blob: e218fb92d1c1ac18ce8fb087826886418e7a0c4f [file] [log] [blame]
Scott Michel7ea02ff2009-03-17 01:15:45 +00001//===-- SPUISelLowering.cpp - Cell SPU DAG Lowering Implementation --------===//
Scott Michel266bc8f2007-12-04 22:23:35 +00002// The LLVM Compiler Infrastructure
3//
Chris Lattner4ee451d2007-12-29 20:36:04 +00004// This file is distributed under the University of Illinois Open Source
5// License. See LICENSE.TXT for details.
Scott Michel266bc8f2007-12-04 22:23:35 +00006//
7//===----------------------------------------------------------------------===//
8//
9// This file implements the SPUTargetLowering class.
10//
11//===----------------------------------------------------------------------===//
12
13#include "SPURegisterNames.h"
14#include "SPUISelLowering.h"
15#include "SPUTargetMachine.h"
Anton Korobeynikov16c29b52011-01-10 12:39:04 +000016#include "SPUFrameLowering.h"
Dan Gohman1e93df62010-04-17 14:41:14 +000017#include "SPUMachineFunction.h"
Chris Lattnerf0144122009-07-28 03:13:23 +000018#include "llvm/Constants.h"
19#include "llvm/Function.h"
20#include "llvm/Intrinsics.h"
Scott Michelc9c8b2a2009-01-26 03:31:40 +000021#include "llvm/CallingConv.h"
John Thompson44ab89e2010-10-29 17:29:13 +000022#include "llvm/Type.h"
Scott Michel266bc8f2007-12-04 22:23:35 +000023#include "llvm/CodeGen/CallingConvLower.h"
24#include "llvm/CodeGen/MachineFrameInfo.h"
25#include "llvm/CodeGen/MachineFunction.h"
26#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000027#include "llvm/CodeGen/MachineRegisterInfo.h"
Scott Michel266bc8f2007-12-04 22:23:35 +000028#include "llvm/CodeGen/SelectionDAG.h"
Anton Korobeynikov362dd0b2010-02-15 22:37:53 +000029#include "llvm/CodeGen/TargetLoweringObjectFileImpl.h"
Chris Lattnerf0144122009-07-28 03:13:23 +000030#include "llvm/Target/TargetOptions.h"
31#include "llvm/ADT/VectorExtras.h"
Scott Michel266bc8f2007-12-04 22:23:35 +000032#include "llvm/Support/Debug.h"
Torok Edwindac237e2009-07-08 20:53:28 +000033#include "llvm/Support/ErrorHandling.h"
Scott Michel266bc8f2007-12-04 22:23:35 +000034#include "llvm/Support/MathExtras.h"
Torok Edwindac237e2009-07-08 20:53:28 +000035#include "llvm/Support/raw_ostream.h"
Scott Michel266bc8f2007-12-04 22:23:35 +000036#include <map>
37
38using namespace llvm;
39
40// Used in getTargetNodeName() below
41namespace {
42 std::map<unsigned, const char *> node_names;
43
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +000044 // Byte offset of the preferred slot (counted from the MSB)
45 int prefslotOffset(EVT VT) {
46 int retval=0;
Wesley Peckbf17cfa2010-11-23 03:31:01 +000047 if (VT==MVT::i1) retval=3;
48 if (VT==MVT::i8) retval=3;
49 if (VT==MVT::i16) retval=2;
Scott Michel266bc8f2007-12-04 22:23:35 +000050
51 return retval;
52 }
Scott Michel94bd57e2009-01-15 04:41:47 +000053
Scott Michelc9c8b2a2009-01-26 03:31:40 +000054 //! Expand a library call into an actual call DAG node
55 /*!
56 \note
57 This code is taken from SelectionDAGLegalize, since it is not exposed as
58 part of the LLVM SelectionDAG API.
59 */
60
61 SDValue
62 ExpandLibCall(RTLIB::Libcall LC, SDValue Op, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +000063 bool isSigned, SDValue &Hi, const SPUTargetLowering &TLI) {
Scott Michelc9c8b2a2009-01-26 03:31:40 +000064 // The input chain to this libcall is the entry node of the function.
65 // Legalizing the call will automatically add the previous call to the
66 // dependence.
67 SDValue InChain = DAG.getEntryNode();
68
69 TargetLowering::ArgListTy Args;
70 TargetLowering::ArgListEntry Entry;
71 for (unsigned i = 0, e = Op.getNumOperands(); i != e; ++i) {
Owen Andersone50ed302009-08-10 22:56:29 +000072 EVT ArgVT = Op.getOperand(i).getValueType();
Owen Anderson23b9b192009-08-12 00:36:31 +000073 const Type *ArgTy = ArgVT.getTypeForEVT(*DAG.getContext());
Scott Michelc9c8b2a2009-01-26 03:31:40 +000074 Entry.Node = Op.getOperand(i);
75 Entry.Ty = ArgTy;
76 Entry.isSExt = isSigned;
77 Entry.isZExt = !isSigned;
78 Args.push_back(Entry);
79 }
80 SDValue Callee = DAG.getExternalSymbol(TLI.getLibcallName(LC),
81 TLI.getPointerTy());
82
83 // Splice the libcall in wherever FindInputOutputChains tells us to.
Owen Anderson23b9b192009-08-12 00:36:31 +000084 const Type *RetTy =
85 Op.getNode()->getValueType(0).getTypeForEVT(*DAG.getContext());
Scott Michelc9c8b2a2009-01-26 03:31:40 +000086 std::pair<SDValue, SDValue> CallInfo =
87 TLI.LowerCallTo(InChain, RetTy, isSigned, !isSigned, false, false,
Anton Korobeynikov72977a42009-08-14 20:10:52 +000088 0, TLI.getLibcallCallingConv(LC), false,
Dan Gohman98ca4f22009-08-05 01:29:28 +000089 /*isReturnValueUsed=*/true,
Bill Wendling46ada192010-03-02 01:55:18 +000090 Callee, Args, DAG, Op.getDebugLoc());
Scott Michelc9c8b2a2009-01-26 03:31:40 +000091
92 return CallInfo.first;
93 }
Scott Michel266bc8f2007-12-04 22:23:35 +000094}
95
96SPUTargetLowering::SPUTargetLowering(SPUTargetMachine &TM)
Chris Lattnerf0144122009-07-28 03:13:23 +000097 : TargetLowering(TM, new TargetLoweringObjectFileELF()),
98 SPUTM(TM) {
Scott Michel266bc8f2007-12-04 22:23:35 +000099
100 // Use _setjmp/_longjmp instead of setjmp/longjmp.
101 setUseUnderscoreSetJmp(true);
102 setUseUnderscoreLongJmp(true);
Scott Michel5af8f0e2008-07-16 17:17:29 +0000103
Scott Micheld1e8d9c2009-01-21 04:58:48 +0000104 // Set RTLIB libcall names as used by SPU:
105 setLibcallName(RTLIB::DIV_F64, "__fast_divdf3");
106
Scott Michel266bc8f2007-12-04 22:23:35 +0000107 // Set up the SPU's register classes:
Owen Anderson825b72b2009-08-11 20:47:22 +0000108 addRegisterClass(MVT::i8, SPU::R8CRegisterClass);
109 addRegisterClass(MVT::i16, SPU::R16CRegisterClass);
110 addRegisterClass(MVT::i32, SPU::R32CRegisterClass);
111 addRegisterClass(MVT::i64, SPU::R64CRegisterClass);
112 addRegisterClass(MVT::f32, SPU::R32FPRegisterClass);
113 addRegisterClass(MVT::f64, SPU::R64FPRegisterClass);
114 addRegisterClass(MVT::i128, SPU::GPRCRegisterClass);
Scott Michel5af8f0e2008-07-16 17:17:29 +0000115
Scott Michel266bc8f2007-12-04 22:23:35 +0000116 // SPU has no sign or zero extended loads for i1, i8, i16:
Owen Anderson825b72b2009-08-11 20:47:22 +0000117 setLoadExtAction(ISD::EXTLOAD, MVT::i1, Promote);
118 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
119 setLoadExtAction(ISD::ZEXTLOAD, MVT::i1, Promote);
Scott Michel266bc8f2007-12-04 22:23:35 +0000120
Owen Anderson825b72b2009-08-11 20:47:22 +0000121 setLoadExtAction(ISD::EXTLOAD, MVT::f32, Expand);
122 setLoadExtAction(ISD::EXTLOAD, MVT::f64, Expand);
Scott Michelb30e8f62008-12-02 19:53:53 +0000123
Owen Anderson825b72b2009-08-11 20:47:22 +0000124 setTruncStoreAction(MVT::i128, MVT::i64, Expand);
125 setTruncStoreAction(MVT::i128, MVT::i32, Expand);
126 setTruncStoreAction(MVT::i128, MVT::i16, Expand);
127 setTruncStoreAction(MVT::i128, MVT::i8, Expand);
Eli Friedman5427d712009-07-17 06:36:24 +0000128
Owen Anderson825b72b2009-08-11 20:47:22 +0000129 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Eli Friedman5427d712009-07-17 06:36:24 +0000130
Scott Michel266bc8f2007-12-04 22:23:35 +0000131 // SPU constant load actions are custom lowered:
Owen Anderson825b72b2009-08-11 20:47:22 +0000132 setOperationAction(ISD::ConstantFP, MVT::f32, Legal);
133 setOperationAction(ISD::ConstantFP, MVT::f64, Custom);
Scott Michel266bc8f2007-12-04 22:23:35 +0000134
135 // SPU's loads and stores have to be custom lowered:
Owen Anderson825b72b2009-08-11 20:47:22 +0000136 for (unsigned sctype = (unsigned) MVT::i8; sctype < (unsigned) MVT::i128;
Scott Michel266bc8f2007-12-04 22:23:35 +0000137 ++sctype) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000138 MVT::SimpleValueType VT = (MVT::SimpleValueType)sctype;
Duncan Sands83ec4b62008-06-06 12:08:01 +0000139
Scott Michelf0569be2008-12-27 04:51:36 +0000140 setOperationAction(ISD::LOAD, VT, Custom);
141 setOperationAction(ISD::STORE, VT, Custom);
142 setLoadExtAction(ISD::EXTLOAD, VT, Custom);
143 setLoadExtAction(ISD::ZEXTLOAD, VT, Custom);
144 setLoadExtAction(ISD::SEXTLOAD, VT, Custom);
145
Owen Anderson825b72b2009-08-11 20:47:22 +0000146 for (unsigned stype = sctype - 1; stype >= (unsigned) MVT::i8; --stype) {
147 MVT::SimpleValueType StoreVT = (MVT::SimpleValueType) stype;
Scott Michelf0569be2008-12-27 04:51:36 +0000148 setTruncStoreAction(VT, StoreVT, Expand);
149 }
Scott Michel266bc8f2007-12-04 22:23:35 +0000150 }
151
Owen Anderson825b72b2009-08-11 20:47:22 +0000152 for (unsigned sctype = (unsigned) MVT::f32; sctype < (unsigned) MVT::f64;
Scott Michelf0569be2008-12-27 04:51:36 +0000153 ++sctype) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000154 MVT::SimpleValueType VT = (MVT::SimpleValueType) sctype;
Scott Michelf0569be2008-12-27 04:51:36 +0000155
156 setOperationAction(ISD::LOAD, VT, Custom);
157 setOperationAction(ISD::STORE, VT, Custom);
158
Owen Anderson825b72b2009-08-11 20:47:22 +0000159 for (unsigned stype = sctype - 1; stype >= (unsigned) MVT::f32; --stype) {
160 MVT::SimpleValueType StoreVT = (MVT::SimpleValueType) stype;
Scott Michelf0569be2008-12-27 04:51:36 +0000161 setTruncStoreAction(VT, StoreVT, Expand);
162 }
163 }
164
Scott Michel266bc8f2007-12-04 22:23:35 +0000165 // Expand the jumptable branches
Owen Anderson825b72b2009-08-11 20:47:22 +0000166 setOperationAction(ISD::BR_JT, MVT::Other, Expand);
167 setOperationAction(ISD::BR_CC, MVT::Other, Expand);
Scott Michel7a1c9e92008-11-22 23:50:42 +0000168
169 // Custom lower SELECT_CC for most cases, but expand by default
Owen Anderson825b72b2009-08-11 20:47:22 +0000170 setOperationAction(ISD::SELECT_CC, MVT::Other, Expand);
171 setOperationAction(ISD::SELECT_CC, MVT::i8, Custom);
172 setOperationAction(ISD::SELECT_CC, MVT::i16, Custom);
173 setOperationAction(ISD::SELECT_CC, MVT::i32, Custom);
174 setOperationAction(ISD::SELECT_CC, MVT::i64, Custom);
Scott Michel266bc8f2007-12-04 22:23:35 +0000175
176 // SPU has no intrinsics for these particular operations:
Owen Anderson825b72b2009-08-11 20:47:22 +0000177 setOperationAction(ISD::MEMBARRIER, MVT::Other, Expand);
Andrew Lenharthd497d9f2008-02-16 14:46:26 +0000178
Eli Friedman5427d712009-07-17 06:36:24 +0000179 // SPU has no division/remainder instructions
Owen Anderson825b72b2009-08-11 20:47:22 +0000180 setOperationAction(ISD::SREM, MVT::i8, Expand);
181 setOperationAction(ISD::UREM, MVT::i8, Expand);
182 setOperationAction(ISD::SDIV, MVT::i8, Expand);
183 setOperationAction(ISD::UDIV, MVT::i8, Expand);
184 setOperationAction(ISD::SDIVREM, MVT::i8, Expand);
185 setOperationAction(ISD::UDIVREM, MVT::i8, Expand);
186 setOperationAction(ISD::SREM, MVT::i16, Expand);
187 setOperationAction(ISD::UREM, MVT::i16, Expand);
188 setOperationAction(ISD::SDIV, MVT::i16, Expand);
189 setOperationAction(ISD::UDIV, MVT::i16, Expand);
190 setOperationAction(ISD::SDIVREM, MVT::i16, Expand);
191 setOperationAction(ISD::UDIVREM, MVT::i16, Expand);
192 setOperationAction(ISD::SREM, MVT::i32, Expand);
193 setOperationAction(ISD::UREM, MVT::i32, Expand);
194 setOperationAction(ISD::SDIV, MVT::i32, Expand);
195 setOperationAction(ISD::UDIV, MVT::i32, Expand);
196 setOperationAction(ISD::SDIVREM, MVT::i32, Expand);
197 setOperationAction(ISD::UDIVREM, MVT::i32, Expand);
198 setOperationAction(ISD::SREM, MVT::i64, Expand);
199 setOperationAction(ISD::UREM, MVT::i64, Expand);
200 setOperationAction(ISD::SDIV, MVT::i64, Expand);
201 setOperationAction(ISD::UDIV, MVT::i64, Expand);
202 setOperationAction(ISD::SDIVREM, MVT::i64, Expand);
203 setOperationAction(ISD::UDIVREM, MVT::i64, Expand);
204 setOperationAction(ISD::SREM, MVT::i128, Expand);
205 setOperationAction(ISD::UREM, MVT::i128, Expand);
206 setOperationAction(ISD::SDIV, MVT::i128, Expand);
207 setOperationAction(ISD::UDIV, MVT::i128, Expand);
208 setOperationAction(ISD::SDIVREM, MVT::i128, Expand);
209 setOperationAction(ISD::UDIVREM, MVT::i128, Expand);
Scott Michel5af8f0e2008-07-16 17:17:29 +0000210
Scott Michel266bc8f2007-12-04 22:23:35 +0000211 // We don't support sin/cos/sqrt/fmod
Owen Anderson825b72b2009-08-11 20:47:22 +0000212 setOperationAction(ISD::FSIN , MVT::f64, Expand);
213 setOperationAction(ISD::FCOS , MVT::f64, Expand);
214 setOperationAction(ISD::FREM , MVT::f64, Expand);
215 setOperationAction(ISD::FSIN , MVT::f32, Expand);
216 setOperationAction(ISD::FCOS , MVT::f32, Expand);
217 setOperationAction(ISD::FREM , MVT::f32, Expand);
Scott Michel5af8f0e2008-07-16 17:17:29 +0000218
Scott Michelc9c8b2a2009-01-26 03:31:40 +0000219 // Expand fsqrt to the appropriate libcall (NOTE: should use h/w fsqrt
220 // for f32!)
Owen Anderson825b72b2009-08-11 20:47:22 +0000221 setOperationAction(ISD::FSQRT, MVT::f64, Expand);
222 setOperationAction(ISD::FSQRT, MVT::f32, Expand);
Scott Michel5af8f0e2008-07-16 17:17:29 +0000223
Owen Anderson825b72b2009-08-11 20:47:22 +0000224 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
225 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
Scott Michel266bc8f2007-12-04 22:23:35 +0000226
227 // SPU can do rotate right and left, so legalize it... but customize for i8
228 // because instructions don't exist.
Bill Wendling9440e352008-08-31 02:59:23 +0000229
230 // FIXME: Change from "expand" to appropriate type once ROTR is supported in
231 // .td files.
Owen Anderson825b72b2009-08-11 20:47:22 +0000232 setOperationAction(ISD::ROTR, MVT::i32, Expand /*Legal*/);
233 setOperationAction(ISD::ROTR, MVT::i16, Expand /*Legal*/);
234 setOperationAction(ISD::ROTR, MVT::i8, Expand /*Custom*/);
Bill Wendling9440e352008-08-31 02:59:23 +0000235
Owen Anderson825b72b2009-08-11 20:47:22 +0000236 setOperationAction(ISD::ROTL, MVT::i32, Legal);
237 setOperationAction(ISD::ROTL, MVT::i16, Legal);
238 setOperationAction(ISD::ROTL, MVT::i8, Custom);
Scott Micheldc91bea2008-11-20 16:36:33 +0000239
Scott Michel266bc8f2007-12-04 22:23:35 +0000240 // SPU has no native version of shift left/right for i8
Owen Anderson825b72b2009-08-11 20:47:22 +0000241 setOperationAction(ISD::SHL, MVT::i8, Custom);
242 setOperationAction(ISD::SRL, MVT::i8, Custom);
243 setOperationAction(ISD::SRA, MVT::i8, Custom);
Scott Michel9c0c6b22008-11-21 02:56:16 +0000244
Scott Michel02d711b2008-12-30 23:28:25 +0000245 // Make these operations legal and handle them during instruction selection:
Owen Anderson825b72b2009-08-11 20:47:22 +0000246 setOperationAction(ISD::SHL, MVT::i64, Legal);
247 setOperationAction(ISD::SRL, MVT::i64, Legal);
248 setOperationAction(ISD::SRA, MVT::i64, Legal);
Scott Michel266bc8f2007-12-04 22:23:35 +0000249
Scott Michel5af8f0e2008-07-16 17:17:29 +0000250 // Custom lower i8, i32 and i64 multiplications
Owen Anderson825b72b2009-08-11 20:47:22 +0000251 setOperationAction(ISD::MUL, MVT::i8, Custom);
252 setOperationAction(ISD::MUL, MVT::i32, Legal);
253 setOperationAction(ISD::MUL, MVT::i64, Legal);
Scott Michel9c0c6b22008-11-21 02:56:16 +0000254
Eli Friedman6314ac22009-06-16 06:40:59 +0000255 // Expand double-width multiplication
256 // FIXME: It would probably be reasonable to support some of these operations
Owen Anderson825b72b2009-08-11 20:47:22 +0000257 setOperationAction(ISD::UMUL_LOHI, MVT::i8, Expand);
258 setOperationAction(ISD::SMUL_LOHI, MVT::i8, Expand);
259 setOperationAction(ISD::MULHU, MVT::i8, Expand);
260 setOperationAction(ISD::MULHS, MVT::i8, Expand);
261 setOperationAction(ISD::UMUL_LOHI, MVT::i16, Expand);
262 setOperationAction(ISD::SMUL_LOHI, MVT::i16, Expand);
263 setOperationAction(ISD::MULHU, MVT::i16, Expand);
264 setOperationAction(ISD::MULHS, MVT::i16, Expand);
265 setOperationAction(ISD::UMUL_LOHI, MVT::i32, Expand);
266 setOperationAction(ISD::SMUL_LOHI, MVT::i32, Expand);
267 setOperationAction(ISD::MULHU, MVT::i32, Expand);
268 setOperationAction(ISD::MULHS, MVT::i32, Expand);
269 setOperationAction(ISD::UMUL_LOHI, MVT::i64, Expand);
270 setOperationAction(ISD::SMUL_LOHI, MVT::i64, Expand);
271 setOperationAction(ISD::MULHU, MVT::i64, Expand);
272 setOperationAction(ISD::MULHS, MVT::i64, Expand);
Eli Friedman6314ac22009-06-16 06:40:59 +0000273
Scott Michel8bf61e82008-06-02 22:18:03 +0000274 // Need to custom handle (some) common i8, i64 math ops
Owen Anderson825b72b2009-08-11 20:47:22 +0000275 setOperationAction(ISD::ADD, MVT::i8, Custom);
276 setOperationAction(ISD::ADD, MVT::i64, Legal);
277 setOperationAction(ISD::SUB, MVT::i8, Custom);
278 setOperationAction(ISD::SUB, MVT::i64, Legal);
Scott Michel5af8f0e2008-07-16 17:17:29 +0000279
Scott Michel266bc8f2007-12-04 22:23:35 +0000280 // SPU does not have BSWAP. It does have i32 support CTLZ.
281 // CTPOP has to be custom lowered.
Owen Anderson825b72b2009-08-11 20:47:22 +0000282 setOperationAction(ISD::BSWAP, MVT::i32, Expand);
283 setOperationAction(ISD::BSWAP, MVT::i64, Expand);
Scott Michel266bc8f2007-12-04 22:23:35 +0000284
Owen Anderson825b72b2009-08-11 20:47:22 +0000285 setOperationAction(ISD::CTPOP, MVT::i8, Custom);
286 setOperationAction(ISD::CTPOP, MVT::i16, Custom);
287 setOperationAction(ISD::CTPOP, MVT::i32, Custom);
288 setOperationAction(ISD::CTPOP, MVT::i64, Custom);
289 setOperationAction(ISD::CTPOP, MVT::i128, Expand);
Scott Michel266bc8f2007-12-04 22:23:35 +0000290
Owen Anderson825b72b2009-08-11 20:47:22 +0000291 setOperationAction(ISD::CTTZ , MVT::i8, Expand);
292 setOperationAction(ISD::CTTZ , MVT::i16, Expand);
293 setOperationAction(ISD::CTTZ , MVT::i32, Expand);
294 setOperationAction(ISD::CTTZ , MVT::i64, Expand);
295 setOperationAction(ISD::CTTZ , MVT::i128, Expand);
Scott Michel266bc8f2007-12-04 22:23:35 +0000296
Owen Anderson825b72b2009-08-11 20:47:22 +0000297 setOperationAction(ISD::CTLZ , MVT::i8, Promote);
298 setOperationAction(ISD::CTLZ , MVT::i16, Promote);
299 setOperationAction(ISD::CTLZ , MVT::i32, Legal);
300 setOperationAction(ISD::CTLZ , MVT::i64, Expand);
301 setOperationAction(ISD::CTLZ , MVT::i128, Expand);
Scott Michel5af8f0e2008-07-16 17:17:29 +0000302
Scott Michel8bf61e82008-06-02 22:18:03 +0000303 // SPU has a version of select that implements (a&~c)|(b&c), just like
Scott Michel405fba12008-03-10 23:49:09 +0000304 // select ought to work:
Owen Anderson825b72b2009-08-11 20:47:22 +0000305 setOperationAction(ISD::SELECT, MVT::i8, Legal);
306 setOperationAction(ISD::SELECT, MVT::i16, Legal);
307 setOperationAction(ISD::SELECT, MVT::i32, Legal);
308 setOperationAction(ISD::SELECT, MVT::i64, Legal);
Scott Michel266bc8f2007-12-04 22:23:35 +0000309
Owen Anderson825b72b2009-08-11 20:47:22 +0000310 setOperationAction(ISD::SETCC, MVT::i8, Legal);
311 setOperationAction(ISD::SETCC, MVT::i16, Legal);
312 setOperationAction(ISD::SETCC, MVT::i32, Legal);
313 setOperationAction(ISD::SETCC, MVT::i64, Legal);
314 setOperationAction(ISD::SETCC, MVT::f64, Custom);
Scott Michelad2715e2008-03-05 23:02:02 +0000315
Scott Michelf0569be2008-12-27 04:51:36 +0000316 // Custom lower i128 -> i64 truncates
Owen Anderson825b72b2009-08-11 20:47:22 +0000317 setOperationAction(ISD::TRUNCATE, MVT::i64, Custom);
Scott Michelb30e8f62008-12-02 19:53:53 +0000318
Scott Michel77f452d2009-08-25 22:37:34 +0000319 // Custom lower i32/i64 -> i128 sign extend
Scott Michelf1fa4fd2009-08-24 22:28:53 +0000320 setOperationAction(ISD::SIGN_EXTEND, MVT::i128, Custom);
321
Owen Anderson825b72b2009-08-11 20:47:22 +0000322 setOperationAction(ISD::FP_TO_SINT, MVT::i8, Promote);
323 setOperationAction(ISD::FP_TO_UINT, MVT::i8, Promote);
324 setOperationAction(ISD::FP_TO_SINT, MVT::i16, Promote);
325 setOperationAction(ISD::FP_TO_UINT, MVT::i16, Promote);
Scott Michelc9c8b2a2009-01-26 03:31:40 +0000326 // SPU has a legal FP -> signed INT instruction for f32, but for f64, need
327 // to expand to a libcall, hence the custom lowering:
Owen Anderson825b72b2009-08-11 20:47:22 +0000328 setOperationAction(ISD::FP_TO_SINT, MVT::i32, Custom);
329 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Custom);
330 setOperationAction(ISD::FP_TO_SINT, MVT::i64, Expand);
331 setOperationAction(ISD::FP_TO_UINT, MVT::i64, Expand);
332 setOperationAction(ISD::FP_TO_SINT, MVT::i128, Expand);
333 setOperationAction(ISD::FP_TO_UINT, MVT::i128, Expand);
Scott Michel266bc8f2007-12-04 22:23:35 +0000334
335 // FDIV on SPU requires custom lowering
Owen Anderson825b72b2009-08-11 20:47:22 +0000336 setOperationAction(ISD::FDIV, MVT::f64, Expand); // to libcall
Scott Michel266bc8f2007-12-04 22:23:35 +0000337
Scott Michel9de57a92009-01-26 22:33:37 +0000338 // SPU has [U|S]INT_TO_FP for f32->i32, but not for f64->i32, f64->i64:
Owen Anderson825b72b2009-08-11 20:47:22 +0000339 setOperationAction(ISD::SINT_TO_FP, MVT::i32, Custom);
340 setOperationAction(ISD::SINT_TO_FP, MVT::i16, Promote);
341 setOperationAction(ISD::SINT_TO_FP, MVT::i8, Promote);
342 setOperationAction(ISD::UINT_TO_FP, MVT::i32, Custom);
343 setOperationAction(ISD::UINT_TO_FP, MVT::i16, Promote);
344 setOperationAction(ISD::UINT_TO_FP, MVT::i8, Promote);
345 setOperationAction(ISD::SINT_TO_FP, MVT::i64, Custom);
346 setOperationAction(ISD::UINT_TO_FP, MVT::i64, Custom);
Scott Michel266bc8f2007-12-04 22:23:35 +0000347
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000348 setOperationAction(ISD::BITCAST, MVT::i32, Legal);
349 setOperationAction(ISD::BITCAST, MVT::f32, Legal);
350 setOperationAction(ISD::BITCAST, MVT::i64, Legal);
351 setOperationAction(ISD::BITCAST, MVT::f64, Legal);
Scott Michel266bc8f2007-12-04 22:23:35 +0000352
353 // We cannot sextinreg(i1). Expand to shifts.
Owen Anderson825b72b2009-08-11 20:47:22 +0000354 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1, Expand);
Scott Michel5af8f0e2008-07-16 17:17:29 +0000355
Scott Michel5af8f0e2008-07-16 17:17:29 +0000356 // We want to legalize GlobalAddress and ConstantPool nodes into the
Scott Michel266bc8f2007-12-04 22:23:35 +0000357 // appropriate instructions to materialize the address.
Owen Anderson825b72b2009-08-11 20:47:22 +0000358 for (unsigned sctype = (unsigned) MVT::i8; sctype < (unsigned) MVT::f128;
Scott Michel053c1da2008-01-29 02:16:57 +0000359 ++sctype) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000360 MVT::SimpleValueType VT = (MVT::SimpleValueType)sctype;
Duncan Sands83ec4b62008-06-06 12:08:01 +0000361
Scott Michel1df30c42008-12-29 03:23:36 +0000362 setOperationAction(ISD::GlobalAddress, VT, Custom);
363 setOperationAction(ISD::ConstantPool, VT, Custom);
364 setOperationAction(ISD::JumpTable, VT, Custom);
Scott Michel053c1da2008-01-29 02:16:57 +0000365 }
Scott Michel266bc8f2007-12-04 22:23:35 +0000366
Scott Michel266bc8f2007-12-04 22:23:35 +0000367 // VASTART needs to be custom lowered to use the VarArgsFrameIndex
Owen Anderson825b72b2009-08-11 20:47:22 +0000368 setOperationAction(ISD::VASTART , MVT::Other, Custom);
Scott Michel5af8f0e2008-07-16 17:17:29 +0000369
Scott Michel266bc8f2007-12-04 22:23:35 +0000370 // Use the default implementation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000371 setOperationAction(ISD::VAARG , MVT::Other, Expand);
372 setOperationAction(ISD::VACOPY , MVT::Other, Expand);
373 setOperationAction(ISD::VAEND , MVT::Other, Expand);
374 setOperationAction(ISD::STACKSAVE , MVT::Other, Expand);
375 setOperationAction(ISD::STACKRESTORE , MVT::Other, Expand);
376 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32 , Expand);
377 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i64 , Expand);
Scott Michel266bc8f2007-12-04 22:23:35 +0000378
379 // Cell SPU has instructions for converting between i64 and fp.
Owen Anderson825b72b2009-08-11 20:47:22 +0000380 setOperationAction(ISD::FP_TO_SINT, MVT::i64, Custom);
381 setOperationAction(ISD::SINT_TO_FP, MVT::i64, Custom);
Scott Michel5af8f0e2008-07-16 17:17:29 +0000382
Scott Michel266bc8f2007-12-04 22:23:35 +0000383 // To take advantage of the above i64 FP_TO_SINT, promote i32 FP_TO_UINT
Owen Anderson825b72b2009-08-11 20:47:22 +0000384 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Promote);
Scott Michel266bc8f2007-12-04 22:23:35 +0000385
386 // BUILD_PAIR can't be handled natively, and should be expanded to shl/or
Owen Anderson825b72b2009-08-11 20:47:22 +0000387 setOperationAction(ISD::BUILD_PAIR, MVT::i64, Expand);
Scott Michel266bc8f2007-12-04 22:23:35 +0000388
389 // First set operation action for all vector types to expand. Then we
390 // will selectively turn on ones that can be effectively codegen'd.
Owen Anderson825b72b2009-08-11 20:47:22 +0000391 addRegisterClass(MVT::v16i8, SPU::VECREGRegisterClass);
392 addRegisterClass(MVT::v8i16, SPU::VECREGRegisterClass);
393 addRegisterClass(MVT::v4i32, SPU::VECREGRegisterClass);
394 addRegisterClass(MVT::v2i64, SPU::VECREGRegisterClass);
395 addRegisterClass(MVT::v4f32, SPU::VECREGRegisterClass);
396 addRegisterClass(MVT::v2f64, SPU::VECREGRegisterClass);
Scott Michel266bc8f2007-12-04 22:23:35 +0000397
Owen Anderson825b72b2009-08-11 20:47:22 +0000398 for (unsigned i = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
399 i <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++i) {
400 MVT::SimpleValueType VT = (MVT::SimpleValueType)i;
Scott Michel266bc8f2007-12-04 22:23:35 +0000401
Duncan Sands83ec4b62008-06-06 12:08:01 +0000402 // add/sub are legal for all supported vector VT's.
Scott Michelc9c8b2a2009-01-26 03:31:40 +0000403 setOperationAction(ISD::ADD, VT, Legal);
404 setOperationAction(ISD::SUB, VT, Legal);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000405 // mul has to be custom lowered.
Scott Michelc9c8b2a2009-01-26 03:31:40 +0000406 setOperationAction(ISD::MUL, VT, Legal);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000407
Scott Michelc9c8b2a2009-01-26 03:31:40 +0000408 setOperationAction(ISD::AND, VT, Legal);
409 setOperationAction(ISD::OR, VT, Legal);
410 setOperationAction(ISD::XOR, VT, Legal);
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000411 setOperationAction(ISD::LOAD, VT, Custom);
Scott Michelc9c8b2a2009-01-26 03:31:40 +0000412 setOperationAction(ISD::SELECT, VT, Legal);
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000413 setOperationAction(ISD::STORE, VT, Custom);
Scott Michel5af8f0e2008-07-16 17:17:29 +0000414
Scott Michel266bc8f2007-12-04 22:23:35 +0000415 // These operations need to be expanded:
Scott Michelc9c8b2a2009-01-26 03:31:40 +0000416 setOperationAction(ISD::SDIV, VT, Expand);
417 setOperationAction(ISD::SREM, VT, Expand);
418 setOperationAction(ISD::UDIV, VT, Expand);
419 setOperationAction(ISD::UREM, VT, Expand);
Scott Michel266bc8f2007-12-04 22:23:35 +0000420
421 // Custom lower build_vector, constant pool spills, insert and
422 // extract vector elements:
Duncan Sands83ec4b62008-06-06 12:08:01 +0000423 setOperationAction(ISD::BUILD_VECTOR, VT, Custom);
424 setOperationAction(ISD::ConstantPool, VT, Custom);
425 setOperationAction(ISD::SCALAR_TO_VECTOR, VT, Custom);
426 setOperationAction(ISD::EXTRACT_VECTOR_ELT, VT, Custom);
427 setOperationAction(ISD::INSERT_VECTOR_ELT, VT, Custom);
428 setOperationAction(ISD::VECTOR_SHUFFLE, VT, Custom);
Scott Michel266bc8f2007-12-04 22:23:35 +0000429 }
430
Owen Anderson825b72b2009-08-11 20:47:22 +0000431 setOperationAction(ISD::AND, MVT::v16i8, Custom);
432 setOperationAction(ISD::OR, MVT::v16i8, Custom);
433 setOperationAction(ISD::XOR, MVT::v16i8, Custom);
434 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4f32, Custom);
Scott Michel9de5d0d2008-01-11 02:53:15 +0000435
Owen Anderson825b72b2009-08-11 20:47:22 +0000436 setOperationAction(ISD::FDIV, MVT::v4f32, Legal);
Scott Michel1df30c42008-12-29 03:23:36 +0000437
Owen Anderson825b72b2009-08-11 20:47:22 +0000438 setShiftAmountType(MVT::i32);
Scott Michelf0569be2008-12-27 04:51:36 +0000439 setBooleanContents(ZeroOrNegativeOneBooleanContent);
Scott Michel5af8f0e2008-07-16 17:17:29 +0000440
Scott Michel266bc8f2007-12-04 22:23:35 +0000441 setStackPointerRegisterToSaveRestore(SPU::R1);
Scott Michel5af8f0e2008-07-16 17:17:29 +0000442
Scott Michel266bc8f2007-12-04 22:23:35 +0000443 // We have target-specific dag combine patterns for the following nodes:
Scott Michel053c1da2008-01-29 02:16:57 +0000444 setTargetDAGCombine(ISD::ADD);
Scott Michela59d4692008-02-23 18:41:37 +0000445 setTargetDAGCombine(ISD::ZERO_EXTEND);
446 setTargetDAGCombine(ISD::SIGN_EXTEND);
447 setTargetDAGCombine(ISD::ANY_EXTEND);
Scott Michel5af8f0e2008-07-16 17:17:29 +0000448
Scott Michel266bc8f2007-12-04 22:23:35 +0000449 computeRegisterProperties();
Scott Michel7a1c9e92008-11-22 23:50:42 +0000450
Scott Michele07d3de2008-12-09 03:37:19 +0000451 // Set pre-RA register scheduler default to BURR, which produces slightly
452 // better code than the default (could also be TDRR, but TargetLowering.h
453 // needs a mod to support that model):
Evan Cheng211ffa12010-05-19 20:19:50 +0000454 setSchedulingPreference(Sched::RegPressure);
Scott Michel266bc8f2007-12-04 22:23:35 +0000455}
456
457const char *
458SPUTargetLowering::getTargetNodeName(unsigned Opcode) const
459{
460 if (node_names.empty()) {
461 node_names[(unsigned) SPUISD::RET_FLAG] = "SPUISD::RET_FLAG";
462 node_names[(unsigned) SPUISD::Hi] = "SPUISD::Hi";
463 node_names[(unsigned) SPUISD::Lo] = "SPUISD::Lo";
464 node_names[(unsigned) SPUISD::PCRelAddr] = "SPUISD::PCRelAddr";
Scott Michel9de5d0d2008-01-11 02:53:15 +0000465 node_names[(unsigned) SPUISD::AFormAddr] = "SPUISD::AFormAddr";
Scott Michel053c1da2008-01-29 02:16:57 +0000466 node_names[(unsigned) SPUISD::IndirectAddr] = "SPUISD::IndirectAddr";
Scott Michel266bc8f2007-12-04 22:23:35 +0000467 node_names[(unsigned) SPUISD::LDRESULT] = "SPUISD::LDRESULT";
468 node_names[(unsigned) SPUISD::CALL] = "SPUISD::CALL";
469 node_names[(unsigned) SPUISD::SHUFB] = "SPUISD::SHUFB";
Scott Michel7a1c9e92008-11-22 23:50:42 +0000470 node_names[(unsigned) SPUISD::SHUFFLE_MASK] = "SPUISD::SHUFFLE_MASK";
Scott Michel266bc8f2007-12-04 22:23:35 +0000471 node_names[(unsigned) SPUISD::CNTB] = "SPUISD::CNTB";
Scott Michel1df30c42008-12-29 03:23:36 +0000472 node_names[(unsigned) SPUISD::PREFSLOT2VEC] = "SPUISD::PREFSLOT2VEC";
Scott Michel104de432008-11-24 17:11:17 +0000473 node_names[(unsigned) SPUISD::VEC2PREFSLOT] = "SPUISD::VEC2PREFSLOT";
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000474 node_names[(unsigned) SPUISD::SHL_BITS] = "SPUISD::SHL_BITS";
475 node_names[(unsigned) SPUISD::SHL_BYTES] = "SPUISD::SHL_BYTES";
Scott Michel266bc8f2007-12-04 22:23:35 +0000476 node_names[(unsigned) SPUISD::VEC_ROTL] = "SPUISD::VEC_ROTL";
477 node_names[(unsigned) SPUISD::VEC_ROTR] = "SPUISD::VEC_ROTR";
Scott Micheld1e8d9c2009-01-21 04:58:48 +0000478 node_names[(unsigned) SPUISD::ROTBYTES_LEFT] = "SPUISD::ROTBYTES_LEFT";
479 node_names[(unsigned) SPUISD::ROTBYTES_LEFT_BITS] =
480 "SPUISD::ROTBYTES_LEFT_BITS";
Scott Michel8bf61e82008-06-02 22:18:03 +0000481 node_names[(unsigned) SPUISD::SELECT_MASK] = "SPUISD::SELECT_MASK";
Scott Michel266bc8f2007-12-04 22:23:35 +0000482 node_names[(unsigned) SPUISD::SELB] = "SPUISD::SELB";
Scott Michel94bd57e2009-01-15 04:41:47 +0000483 node_names[(unsigned) SPUISD::ADD64_MARKER] = "SPUISD::ADD64_MARKER";
484 node_names[(unsigned) SPUISD::SUB64_MARKER] = "SPUISD::SUB64_MARKER";
485 node_names[(unsigned) SPUISD::MUL64_MARKER] = "SPUISD::MUL64_MARKER";
Scott Michel266bc8f2007-12-04 22:23:35 +0000486 }
487
488 std::map<unsigned, const char *>::iterator i = node_names.find(Opcode);
489
490 return ((i != node_names.end()) ? i->second : 0);
491}
492
Bill Wendlingb4202b82009-07-01 18:50:55 +0000493/// getFunctionAlignment - Return the Log2 alignment of this function.
Bill Wendling20c568f2009-06-30 22:38:32 +0000494unsigned SPUTargetLowering::getFunctionAlignment(const Function *) const {
495 return 3;
496}
497
Scott Michelf0569be2008-12-27 04:51:36 +0000498//===----------------------------------------------------------------------===//
499// Return the Cell SPU's SETCC result type
500//===----------------------------------------------------------------------===//
501
Owen Anderson825b72b2009-08-11 20:47:22 +0000502MVT::SimpleValueType SPUTargetLowering::getSetCCResultType(EVT VT) const {
Kalle Raiskila7de81012010-11-24 12:59:16 +0000503 // i8, i16 and i32 are valid SETCC result types
504 MVT::SimpleValueType retval;
505
506 switch(VT.getSimpleVT().SimpleTy){
507 case MVT::i1:
508 case MVT::i8:
509 retval = MVT::i8; break;
510 case MVT::i16:
511 retval = MVT::i16; break;
512 case MVT::i32:
513 default:
514 retval = MVT::i32;
515 }
516 return retval;
Scott Michel78c47fa2008-03-10 16:58:52 +0000517}
518
Scott Michel266bc8f2007-12-04 22:23:35 +0000519//===----------------------------------------------------------------------===//
520// Calling convention code:
521//===----------------------------------------------------------------------===//
522
523#include "SPUGenCallingConv.inc"
524
525//===----------------------------------------------------------------------===//
526// LowerOperation implementation
527//===----------------------------------------------------------------------===//
528
529/// Custom lower loads for CellSPU
530/*!
531 All CellSPU loads and stores are aligned to 16-byte boundaries, so for elements
532 within a 16-byte block, we have to rotate to extract the requested element.
Scott Michel30ee7df2008-12-04 03:02:42 +0000533
534 For extending loads, we also want to ensure that the following sequence is
Owen Anderson825b72b2009-08-11 20:47:22 +0000535 emitted, e.g. for MVT::f32 extending load to MVT::f64:
Scott Michel30ee7df2008-12-04 03:02:42 +0000536
537\verbatim
Scott Michel1df30c42008-12-29 03:23:36 +0000538%1 v16i8,ch = load
Scott Michel30ee7df2008-12-04 03:02:42 +0000539%2 v16i8,ch = rotate %1
Scott Michel1df30c42008-12-29 03:23:36 +0000540%3 v4f8, ch = bitconvert %2
Scott Michel30ee7df2008-12-04 03:02:42 +0000541%4 f32 = vec2perfslot %3
542%5 f64 = fp_extend %4
543\endverbatim
544*/
Dan Gohman475871a2008-07-27 21:46:04 +0000545static SDValue
546LowerLOAD(SDValue Op, SelectionDAG &DAG, const SPUSubtarget *ST) {
Scott Michel266bc8f2007-12-04 22:23:35 +0000547 LoadSDNode *LN = cast<LoadSDNode>(Op);
Dan Gohman475871a2008-07-27 21:46:04 +0000548 SDValue the_chain = LN->getChain();
Owen Andersone50ed302009-08-10 22:56:29 +0000549 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
550 EVT InVT = LN->getMemoryVT();
551 EVT OutVT = Op.getValueType();
Scott Michel266bc8f2007-12-04 22:23:35 +0000552 ISD::LoadExtType ExtType = LN->getExtensionType();
553 unsigned alignment = LN->getAlignment();
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000554 int pso = prefslotOffset(InVT);
Dale Johannesen33c960f2009-02-04 20:06:27 +0000555 DebugLoc dl = Op.getDebugLoc();
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000556 EVT vecVT = InVT.isVector()? InVT: EVT::getVectorVT(*DAG.getContext(), InVT,
557 (128 / InVT.getSizeInBits()));
Scott Michel266bc8f2007-12-04 22:23:35 +0000558
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000559 // two sanity checks
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000560 assert( LN->getAddressingMode() == ISD::UNINDEXED
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000561 && "we should get only UNINDEXED adresses");
562 // clean aligned loads can be selected as-is
Kalle Raiskila8702e8b2011-01-17 11:59:20 +0000563 if (InVT.getSizeInBits() == 128 && (alignment%16) == 0)
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000564 return SDValue();
565
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000566 // Get pointerinfos to the memory chunk(s) that contain the data to load
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000567 uint64_t mpi_offset = LN->getPointerInfo().Offset;
568 mpi_offset -= mpi_offset%16;
Kalle Raiskila38e0c9b2010-11-15 10:12:32 +0000569 MachinePointerInfo lowMemPtr(LN->getPointerInfo().V, mpi_offset);
570 MachinePointerInfo highMemPtr(LN->getPointerInfo().V, mpi_offset+16);
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000571
Kalle Raiskila38e0c9b2010-11-15 10:12:32 +0000572 SDValue result;
573 SDValue basePtr = LN->getBasePtr();
574 SDValue rotate;
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000575
Kalle Raiskila8702e8b2011-01-17 11:59:20 +0000576 if ((alignment%16) == 0) {
Kalle Raiskila38e0c9b2010-11-15 10:12:32 +0000577 ConstantSDNode *CN;
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000578
Kalle Raiskila38e0c9b2010-11-15 10:12:32 +0000579 // Special cases for a known aligned load to simplify the base pointer
580 // and the rotation amount:
581 if (basePtr.getOpcode() == ISD::ADD
582 && (CN = dyn_cast<ConstantSDNode > (basePtr.getOperand(1))) != 0) {
583 // Known offset into basePtr
584 int64_t offset = CN->getSExtValue();
585 int64_t rotamt = int64_t((offset & 0xf) - pso);
Scott Michel266bc8f2007-12-04 22:23:35 +0000586
Kalle Raiskila38e0c9b2010-11-15 10:12:32 +0000587 if (rotamt < 0)
588 rotamt += 16;
Scott Michel9de5d0d2008-01-11 02:53:15 +0000589
Kalle Raiskila38e0c9b2010-11-15 10:12:32 +0000590 rotate = DAG.getConstant(rotamt, MVT::i16);
Scott Michel9de5d0d2008-01-11 02:53:15 +0000591
Kalle Raiskila38e0c9b2010-11-15 10:12:32 +0000592 // Simplify the base pointer for this case:
593 basePtr = basePtr.getOperand(0);
594 if ((offset & ~0xf) > 0) {
Dale Johannesende064702009-02-06 21:50:26 +0000595 basePtr = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT,
Scott Michelf0569be2008-12-27 04:51:36 +0000596 basePtr,
Kalle Raiskila38e0c9b2010-11-15 10:12:32 +0000597 DAG.getConstant((offset & ~0xf), PtrVT));
Scott Michelf0569be2008-12-27 04:51:36 +0000598 }
Kalle Raiskila38e0c9b2010-11-15 10:12:32 +0000599 } else if ((basePtr.getOpcode() == SPUISD::AFormAddr)
600 || (basePtr.getOpcode() == SPUISD::IndirectAddr
601 && basePtr.getOperand(0).getOpcode() == SPUISD::Hi
602 && basePtr.getOperand(1).getOpcode() == SPUISD::Lo)) {
603 // Plain aligned a-form address: rotate into preferred slot
604 // Same for (SPUindirect (SPUhi ...), (SPUlo ...))
605 int64_t rotamt = -pso;
606 if (rotamt < 0)
607 rotamt += 16;
608 rotate = DAG.getConstant(rotamt, MVT::i16);
609 } else {
Scott Michelf0569be2008-12-27 04:51:36 +0000610 // Offset the rotate amount by the basePtr and the preferred slot
611 // byte offset
Kalle Raiskila38e0c9b2010-11-15 10:12:32 +0000612 int64_t rotamt = -pso;
613 if (rotamt < 0)
614 rotamt += 16;
Dale Johannesen33c960f2009-02-04 20:06:27 +0000615 rotate = DAG.getNode(ISD::ADD, dl, PtrVT,
Scott Michelf0569be2008-12-27 04:51:36 +0000616 basePtr,
Kalle Raiskila38e0c9b2010-11-15 10:12:32 +0000617 DAG.getConstant(rotamt, PtrVT));
Scott Michel266bc8f2007-12-04 22:23:35 +0000618 }
Kalle Raiskila38e0c9b2010-11-15 10:12:32 +0000619 } else {
620 // Unaligned load: must be more pessimistic about addressing modes:
621 if (basePtr.getOpcode() == ISD::ADD) {
622 MachineFunction &MF = DAG.getMachineFunction();
623 MachineRegisterInfo &RegInfo = MF.getRegInfo();
624 unsigned VReg = RegInfo.createVirtualRegister(&SPU::R32CRegClass);
625 SDValue Flag;
Scott Michel9de5d0d2008-01-11 02:53:15 +0000626
Kalle Raiskila38e0c9b2010-11-15 10:12:32 +0000627 SDValue Op0 = basePtr.getOperand(0);
628 SDValue Op1 = basePtr.getOperand(1);
629
630 if (isa<ConstantSDNode>(Op1)) {
631 // Convert the (add <ptr>, <const>) to an indirect address contained
632 // in a register. Note that this is done because we need to avoid
633 // creating a 0(reg) d-form address due to the SPU's block loads.
634 basePtr = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT, Op0, Op1);
635 the_chain = DAG.getCopyToReg(the_chain, dl, VReg, basePtr, Flag);
636 basePtr = DAG.getCopyFromReg(the_chain, dl, VReg, PtrVT);
637 } else {
638 // Convert the (add <arg1>, <arg2>) to an indirect address, which
639 // will likely be lowered as a reg(reg) x-form address.
640 basePtr = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT, Op0, Op1);
641 }
642 } else {
643 basePtr = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT,
644 basePtr,
645 DAG.getConstant(0, PtrVT));
646 }
647
648 // Offset the rotate amount by the basePtr and the preferred slot
649 // byte offset
650 rotate = DAG.getNode(ISD::ADD, dl, PtrVT,
651 basePtr,
652 DAG.getConstant(-pso, PtrVT));
653 }
654
655 // Do the load as a i128 to allow possible shifting
656 SDValue low = DAG.getLoad(MVT::i128, dl, the_chain, basePtr,
657 lowMemPtr,
658 LN->isVolatile(), LN->isNonTemporal(), 16);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000659
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000660 // When the size is not greater than alignment we get all data with just
661 // one load
662 if (alignment >= InVT.getSizeInBits()/8) {
Scott Michelf0569be2008-12-27 04:51:36 +0000663 // Update the chain
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000664 the_chain = low.getValue(1);
Scott Michelf0569be2008-12-27 04:51:36 +0000665
666 // Rotate into the preferred slot:
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000667 result = DAG.getNode(SPUISD::ROTBYTES_LEFT, dl, MVT::i128,
668 low.getValue(0), rotate);
Scott Michelf0569be2008-12-27 04:51:36 +0000669
Scott Michel30ee7df2008-12-04 03:02:42 +0000670 // Convert the loaded v16i8 vector to the appropriate vector type
671 // specified by the operand:
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000672 EVT vecVT = EVT::getVectorVT(*DAG.getContext(),
Owen Anderson23b9b192009-08-12 00:36:31 +0000673 InVT, (128 / InVT.getSizeInBits()));
Dale Johannesen33c960f2009-02-04 20:06:27 +0000674 result = DAG.getNode(SPUISD::VEC2PREFSLOT, dl, InVT,
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000675 DAG.getNode(ISD::BITCAST, dl, vecVT, result));
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000676 }
677 // When alignment is less than the size, we might need (known only at
678 // run-time) two loads
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000679 // TODO: if the memory address is composed only from constants, we have
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000680 // extra kowledge, and might avoid the second load
681 else {
682 // storage position offset from lower 16 byte aligned memory chunk
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000683 SDValue offset = DAG.getNode(ISD::AND, dl, MVT::i32,
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000684 basePtr, DAG.getConstant( 0xf, MVT::i32 ) );
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000685 // get a registerfull of ones. (this implementation is a workaround: LLVM
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000686 // cannot handle 128 bit signed int constants)
Kalle Raiskila38e0c9b2010-11-15 10:12:32 +0000687 SDValue ones = DAG.getConstant(-1, MVT::v4i32 );
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000688 ones = DAG.getNode(ISD::BITCAST, dl, MVT::i128, ones);
Scott Michel5af8f0e2008-07-16 17:17:29 +0000689
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000690 SDValue high = DAG.getLoad(MVT::i128, dl, the_chain,
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000691 DAG.getNode(ISD::ADD, dl, PtrVT,
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000692 basePtr,
693 DAG.getConstant(16, PtrVT)),
694 highMemPtr,
695 LN->isVolatile(), LN->isNonTemporal(), 16);
696
697 the_chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, low.getValue(1),
698 high.getValue(1));
699
700 // Shift the (possible) high part right to compensate the misalignemnt.
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000701 // if there is no highpart (i.e. value is i64 and offset is 4), this
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000702 // will zero out the high value.
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000703 high = DAG.getNode(SPUISD::SRL_BYTES, dl, MVT::i128, high,
Kalle Raiskila38e0c9b2010-11-15 10:12:32 +0000704 DAG.getNode(ISD::SUB, dl, MVT::i32,
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000705 DAG.getConstant( 16, MVT::i32),
706 offset
707 ));
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000708
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000709 // Shift the low similarily
710 // TODO: add SPUISD::SHL_BYTES
Kalle Raiskila38e0c9b2010-11-15 10:12:32 +0000711 low = DAG.getNode(SPUISD::SHL_BYTES, dl, MVT::i128, low, offset );
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000712
713 // Merge the two parts
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000714 result = DAG.getNode(ISD::BITCAST, dl, vecVT,
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000715 DAG.getNode(ISD::OR, dl, MVT::i128, low, high));
716
717 if (!InVT.isVector()) {
Kalle Raiskila38e0c9b2010-11-15 10:12:32 +0000718 result = DAG.getNode(SPUISD::VEC2PREFSLOT, dl, InVT, result );
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000719 }
720
721 }
Scott Michel30ee7df2008-12-04 03:02:42 +0000722 // Handle extending loads by extending the scalar result:
723 if (ExtType == ISD::SEXTLOAD) {
Dale Johannesen33c960f2009-02-04 20:06:27 +0000724 result = DAG.getNode(ISD::SIGN_EXTEND, dl, OutVT, result);
Scott Michel30ee7df2008-12-04 03:02:42 +0000725 } else if (ExtType == ISD::ZEXTLOAD) {
Dale Johannesen33c960f2009-02-04 20:06:27 +0000726 result = DAG.getNode(ISD::ZERO_EXTEND, dl, OutVT, result);
Scott Michel30ee7df2008-12-04 03:02:42 +0000727 } else if (ExtType == ISD::EXTLOAD) {
728 unsigned NewOpc = ISD::ANY_EXTEND;
Scott Michel9de5d0d2008-01-11 02:53:15 +0000729
Scott Michel30ee7df2008-12-04 03:02:42 +0000730 if (OutVT.isFloatingPoint())
Scott Michel19c10e62009-01-26 03:37:41 +0000731 NewOpc = ISD::FP_EXTEND;
Scott Michel9de5d0d2008-01-11 02:53:15 +0000732
Dale Johannesen33c960f2009-02-04 20:06:27 +0000733 result = DAG.getNode(NewOpc, dl, OutVT, result);
Scott Michel9de5d0d2008-01-11 02:53:15 +0000734 }
735
Owen Anderson825b72b2009-08-11 20:47:22 +0000736 SDVTList retvts = DAG.getVTList(OutVT, MVT::Other);
Dan Gohman475871a2008-07-27 21:46:04 +0000737 SDValue retops[2] = {
Scott Michel58c58182008-01-17 20:38:41 +0000738 result,
Scott Michel7f9ba9b2008-01-30 02:55:46 +0000739 the_chain
Scott Michel58c58182008-01-17 20:38:41 +0000740 };
Scott Michel9de5d0d2008-01-11 02:53:15 +0000741
Dale Johannesen33c960f2009-02-04 20:06:27 +0000742 result = DAG.getNode(SPUISD::LDRESULT, dl, retvts,
Scott Michel58c58182008-01-17 20:38:41 +0000743 retops, sizeof(retops) / sizeof(retops[0]));
Scott Michel9de5d0d2008-01-11 02:53:15 +0000744 return result;
Scott Michel266bc8f2007-12-04 22:23:35 +0000745}
746
747/// Custom lower stores for CellSPU
748/*!
749 All CellSPU stores are aligned to 16-byte boundaries, so for elements
750 within a 16-byte block, we have to generate a shuffle to insert the
751 requested element into its place, then store the resulting block.
752 */
Dan Gohman475871a2008-07-27 21:46:04 +0000753static SDValue
754LowerSTORE(SDValue Op, SelectionDAG &DAG, const SPUSubtarget *ST) {
Scott Michel266bc8f2007-12-04 22:23:35 +0000755 StoreSDNode *SN = cast<StoreSDNode>(Op);
Dan Gohman475871a2008-07-27 21:46:04 +0000756 SDValue Value = SN->getValue();
Owen Andersone50ed302009-08-10 22:56:29 +0000757 EVT VT = Value.getValueType();
758 EVT StVT = (!SN->isTruncatingStore() ? VT : SN->getMemoryVT());
759 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Dale Johannesen33c960f2009-02-04 20:06:27 +0000760 DebugLoc dl = Op.getDebugLoc();
Scott Michel9de5d0d2008-01-11 02:53:15 +0000761 unsigned alignment = SN->getAlignment();
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000762 SDValue result;
763 EVT vecVT = StVT.isVector()? StVT: EVT::getVectorVT(*DAG.getContext(), StVT,
764 (128 / StVT.getSizeInBits()));
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000765 // Get pointerinfos to the memory chunk(s) that contain the data to load
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000766 uint64_t mpi_offset = SN->getPointerInfo().Offset;
767 mpi_offset -= mpi_offset%16;
Kalle Raiskila38e0c9b2010-11-15 10:12:32 +0000768 MachinePointerInfo lowMemPtr(SN->getPointerInfo().V, mpi_offset);
769 MachinePointerInfo highMemPtr(SN->getPointerInfo().V, mpi_offset+16);
Scott Michel266bc8f2007-12-04 22:23:35 +0000770
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000771
772 // two sanity checks
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000773 assert( SN->getAddressingMode() == ISD::UNINDEXED
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000774 && "we should get only UNINDEXED adresses");
775 // clean aligned loads can be selected as-is
Kalle Raiskila8702e8b2011-01-17 11:59:20 +0000776 if (StVT.getSizeInBits() == 128 && (alignment%16) == 0)
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000777 return SDValue();
778
Kalle Raiskila38e0c9b2010-11-15 10:12:32 +0000779 SDValue alignLoadVec;
780 SDValue basePtr = SN->getBasePtr();
781 SDValue the_chain = SN->getChain();
782 SDValue insertEltOffs;
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000783
Kalle Raiskila8702e8b2011-01-17 11:59:20 +0000784 if ((alignment%16) == 0) {
Kalle Raiskila38e0c9b2010-11-15 10:12:32 +0000785 ConstantSDNode *CN;
786 // Special cases for a known aligned load to simplify the base pointer
787 // and insertion byte:
788 if (basePtr.getOpcode() == ISD::ADD
789 && (CN = dyn_cast<ConstantSDNode>(basePtr.getOperand(1))) != 0) {
790 // Known offset into basePtr
791 int64_t offset = CN->getSExtValue();
Scott Michel266bc8f2007-12-04 22:23:35 +0000792
Kalle Raiskila38e0c9b2010-11-15 10:12:32 +0000793 // Simplify the base pointer for this case:
794 basePtr = basePtr.getOperand(0);
795 insertEltOffs = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT,
796 basePtr,
797 DAG.getConstant((offset & 0xf), PtrVT));
Scott Michel266bc8f2007-12-04 22:23:35 +0000798
Kalle Raiskila38e0c9b2010-11-15 10:12:32 +0000799 if ((offset & ~0xf) > 0) {
Dale Johannesende064702009-02-06 21:50:26 +0000800 basePtr = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT,
Scott Michelf0569be2008-12-27 04:51:36 +0000801 basePtr,
Kalle Raiskila38e0c9b2010-11-15 10:12:32 +0000802 DAG.getConstant((offset & ~0xf), PtrVT));
Scott Michelf0569be2008-12-27 04:51:36 +0000803 }
Kalle Raiskila38e0c9b2010-11-15 10:12:32 +0000804 } else {
805 // Otherwise, assume it's at byte 0 of basePtr
806 insertEltOffs = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT,
807 basePtr,
808 DAG.getConstant(0, PtrVT));
809 basePtr = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT,
Scott Michelf0569be2008-12-27 04:51:36 +0000810 basePtr,
811 DAG.getConstant(0, PtrVT));
812 }
Kalle Raiskila38e0c9b2010-11-15 10:12:32 +0000813 } else {
814 // Unaligned load: must be more pessimistic about addressing modes:
815 if (basePtr.getOpcode() == ISD::ADD) {
816 MachineFunction &MF = DAG.getMachineFunction();
817 MachineRegisterInfo &RegInfo = MF.getRegInfo();
818 unsigned VReg = RegInfo.createVirtualRegister(&SPU::R32CRegClass);
819 SDValue Flag;
Scott Michelf0569be2008-12-27 04:51:36 +0000820
Kalle Raiskila38e0c9b2010-11-15 10:12:32 +0000821 SDValue Op0 = basePtr.getOperand(0);
822 SDValue Op1 = basePtr.getOperand(1);
823
824 if (isa<ConstantSDNode>(Op1)) {
825 // Convert the (add <ptr>, <const>) to an indirect address contained
826 // in a register. Note that this is done because we need to avoid
827 // creating a 0(reg) d-form address due to the SPU's block loads.
828 basePtr = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT, Op0, Op1);
829 the_chain = DAG.getCopyToReg(the_chain, dl, VReg, basePtr, Flag);
830 basePtr = DAG.getCopyFromReg(the_chain, dl, VReg, PtrVT);
831 } else {
832 // Convert the (add <arg1>, <arg2>) to an indirect address, which
833 // will likely be lowered as a reg(reg) x-form address.
834 basePtr = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT, Op0, Op1);
835 }
836 } else {
837 basePtr = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT,
838 basePtr,
839 DAG.getConstant(0, PtrVT));
840 }
841
842 // Insertion point is solely determined by basePtr's contents
843 insertEltOffs = DAG.getNode(ISD::ADD, dl, PtrVT,
844 basePtr,
845 DAG.getConstant(0, PtrVT));
846 }
847
848 // Load the lower part of the memory to which to store.
849 SDValue low = DAG.getLoad(vecVT, dl, the_chain, basePtr,
850 lowMemPtr, SN->isVolatile(), SN->isNonTemporal(), 16);
Scott Michelf0569be2008-12-27 04:51:36 +0000851
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000852 // if we don't need to store over the 16 byte boundary, one store suffices
853 if (alignment >= StVT.getSizeInBits()/8) {
Scott Michelf0569be2008-12-27 04:51:36 +0000854 // Update the chain
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000855 the_chain = low.getValue(1);
Scott Michel266bc8f2007-12-04 22:23:35 +0000856
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000857 LoadSDNode *LN = cast<LoadSDNode>(low);
Dan Gohman475871a2008-07-27 21:46:04 +0000858 SDValue theValue = SN->getValue();
Scott Michel266bc8f2007-12-04 22:23:35 +0000859
860 if (StVT != VT
Scott Michel7f9ba9b2008-01-30 02:55:46 +0000861 && (theValue.getOpcode() == ISD::AssertZext
862 || theValue.getOpcode() == ISD::AssertSext)) {
Scott Michel266bc8f2007-12-04 22:23:35 +0000863 // Drill down and get the value for zero- and sign-extended
864 // quantities
Scott Michel5af8f0e2008-07-16 17:17:29 +0000865 theValue = theValue.getOperand(0);
Scott Michel266bc8f2007-12-04 22:23:35 +0000866 }
867
Scott Michel9de5d0d2008-01-11 02:53:15 +0000868 // If the base pointer is already a D-form address, then just create
869 // a new D-form address with a slot offset and the orignal base pointer.
870 // Otherwise generate a D-form address with the slot offset relative
871 // to the stack pointer, which is always aligned.
Scott Michelf0569be2008-12-27 04:51:36 +0000872#if !defined(NDEBUG)
873 if (DebugFlag && isCurrentDebugType(DEBUG_TYPE)) {
Chris Lattner4437ae22009-08-23 07:05:07 +0000874 errs() << "CellSPU LowerSTORE: basePtr = ";
Scott Michelf0569be2008-12-27 04:51:36 +0000875 basePtr.getNode()->dump(&DAG);
Chris Lattner4437ae22009-08-23 07:05:07 +0000876 errs() << "\n";
Scott Michelf0569be2008-12-27 04:51:36 +0000877 }
878#endif
Scott Michel9de5d0d2008-01-11 02:53:15 +0000879
Kalle Raiskilaf53fdc22010-08-24 11:05:51 +0000880 SDValue insertEltOp = DAG.getNode(SPUISD::SHUFFLE_MASK, dl, vecVT,
881 insertEltOffs);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000882 SDValue vectorizeOp = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, vecVT,
Kalle Raiskilaf53fdc22010-08-24 11:05:51 +0000883 theValue);
884
Dale Johannesen33c960f2009-02-04 20:06:27 +0000885 result = DAG.getNode(SPUISD::SHUFB, dl, vecVT,
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000886 vectorizeOp, low,
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000887 DAG.getNode(ISD::BITCAST, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +0000888 MVT::v4i32, insertEltOp));
Scott Michel266bc8f2007-12-04 22:23:35 +0000889
Dale Johannesen33c960f2009-02-04 20:06:27 +0000890 result = DAG.getStore(the_chain, dl, result, basePtr,
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000891 lowMemPtr,
David Greene73657df2010-02-15 16:55:58 +0000892 LN->isVolatile(), LN->isNonTemporal(),
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000893 16);
Scott Michel266bc8f2007-12-04 22:23:35 +0000894
Scott Michel266bc8f2007-12-04 22:23:35 +0000895 }
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000896 // do the store when it might cross the 16 byte memory access boundary.
897 else {
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000898 // TODO issue a warning if SN->isVolatile()== true? This is likely not
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000899 // what the user wanted.
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000900
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000901 // address offset from nearest lower 16byte alinged address
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000902 SDValue offset = DAG.getNode(ISD::AND, dl, MVT::i32,
903 SN->getBasePtr(),
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000904 DAG.getConstant(0xf, MVT::i32));
905 // 16 - offset
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000906 SDValue offset_compl = DAG.getNode(ISD::SUB, dl, MVT::i32,
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000907 DAG.getConstant( 16, MVT::i32),
908 offset);
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000909 // 16 - sizeof(Value)
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000910 SDValue surplus = DAG.getNode(ISD::SUB, dl, MVT::i32,
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000911 DAG.getConstant( 16, MVT::i32),
912 DAG.getConstant( VT.getSizeInBits()/8,
913 MVT::i32));
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000914 // get a registerfull of ones
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000915 SDValue ones = DAG.getConstant(-1, MVT::v4i32);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000916 ones = DAG.getNode(ISD::BITCAST, dl, MVT::i128, ones);
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000917
918 // Create the 128 bit masks that have ones where the data to store is
919 // located.
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000920 SDValue lowmask, himask;
921 // if the value to store don't fill up the an entire 128 bits, zero
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000922 // out the last bits of the mask so that only the value we want to store
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000923 // is masked.
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000924 // this is e.g. in the case of store i32, align 2
925 if (!VT.isVector()){
926 Value = DAG.getNode(SPUISD::PREFSLOT2VEC, dl, vecVT, Value);
927 lowmask = DAG.getNode(SPUISD::SRL_BYTES, dl, MVT::i128, ones, surplus);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000928 lowmask = DAG.getNode(SPUISD::SHL_BYTES, dl, MVT::i128, lowmask,
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000929 surplus);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000930 Value = DAG.getNode(ISD::BITCAST, dl, MVT::i128, Value);
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000931 Value = DAG.getNode(ISD::AND, dl, MVT::i128, Value, lowmask);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000932
Torok Edwindac237e2009-07-08 20:53:28 +0000933 }
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000934 else {
935 lowmask = ones;
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000936 Value = DAG.getNode(ISD::BITCAST, dl, MVT::i128, Value);
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000937 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000938 // this will zero, if there are no data that goes to the high quad
939 himask = DAG.getNode(SPUISD::SHL_BYTES, dl, MVT::i128, lowmask,
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000940 offset_compl);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000941 lowmask = DAG.getNode(SPUISD::SRL_BYTES, dl, MVT::i128, lowmask,
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000942 offset);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000943
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000944 // Load in the old data and zero out the parts that will be overwritten with
945 // the new data to store.
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000946 SDValue hi = DAG.getLoad(MVT::i128, dl, the_chain,
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000947 DAG.getNode(ISD::ADD, dl, PtrVT, basePtr,
948 DAG.getConstant( 16, PtrVT)),
949 highMemPtr,
950 SN->isVolatile(), SN->isNonTemporal(), 16);
951 the_chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, low.getValue(1),
952 hi.getValue(1));
Scott Michel266bc8f2007-12-04 22:23:35 +0000953
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000954 low = DAG.getNode(ISD::AND, dl, MVT::i128,
955 DAG.getNode( ISD::BITCAST, dl, MVT::i128, low),
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000956 DAG.getNode( ISD::XOR, dl, MVT::i128, lowmask, ones));
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000957 hi = DAG.getNode(ISD::AND, dl, MVT::i128,
958 DAG.getNode( ISD::BITCAST, dl, MVT::i128, hi),
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000959 DAG.getNode( ISD::XOR, dl, MVT::i128, himask, ones));
960
961 // Shift the Value to store into place. rlow contains the parts that go to
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000962 // the lower memory chunk, rhi has the parts that go to the upper one.
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000963 SDValue rlow = DAG.getNode(SPUISD::SRL_BYTES, dl, MVT::i128, Value, offset);
964 rlow = DAG.getNode(ISD::AND, dl, MVT::i128, rlow, lowmask);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000965 SDValue rhi = DAG.getNode(SPUISD::SHL_BYTES, dl, MVT::i128, Value,
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000966 offset_compl);
967
968 // Merge the old data and the new data and store the results
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000969 // Need to convert vectors here to integer as 'OR'ing floats assert
970 rlow = DAG.getNode(ISD::OR, dl, MVT::i128,
971 DAG.getNode(ISD::BITCAST, dl, MVT::i128, low),
972 DAG.getNode(ISD::BITCAST, dl, MVT::i128, rlow));
973 rhi = DAG.getNode(ISD::OR, dl, MVT::i128,
974 DAG.getNode(ISD::BITCAST, dl, MVT::i128, hi),
975 DAG.getNode(ISD::BITCAST, dl, MVT::i128, rhi));
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000976
977 low = DAG.getStore(the_chain, dl, rlow, basePtr,
978 lowMemPtr,
979 SN->isVolatile(), SN->isNonTemporal(), 16);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000980 hi = DAG.getStore(the_chain, dl, rhi,
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000981 DAG.getNode(ISD::ADD, dl, PtrVT, basePtr,
982 DAG.getConstant( 16, PtrVT)),
983 highMemPtr,
984 SN->isVolatile(), SN->isNonTemporal(), 16);
985 result = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, low.getValue(0),
986 hi.getValue(0));
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000987 }
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000988
989 return result;
Scott Michel266bc8f2007-12-04 22:23:35 +0000990}
991
Scott Michel94bd57e2009-01-15 04:41:47 +0000992//! Generate the address of a constant pool entry.
Dan Gohman7db949d2009-08-07 01:32:21 +0000993static SDValue
Dan Gohman475871a2008-07-27 21:46:04 +0000994LowerConstantPool(SDValue Op, SelectionDAG &DAG, const SPUSubtarget *ST) {
Owen Andersone50ed302009-08-10 22:56:29 +0000995 EVT PtrVT = Op.getValueType();
Scott Michel266bc8f2007-12-04 22:23:35 +0000996 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Dan Gohman46510a72010-04-15 01:51:59 +0000997 const Constant *C = CP->getConstVal();
Dan Gohman475871a2008-07-27 21:46:04 +0000998 SDValue CPI = DAG.getTargetConstantPool(C, PtrVT, CP->getAlignment());
999 SDValue Zero = DAG.getConstant(0, PtrVT);
Scott Michel9de5d0d2008-01-11 02:53:15 +00001000 const TargetMachine &TM = DAG.getTarget();
Dale Johannesende064702009-02-06 21:50:26 +00001001 // FIXME there is no actual debug info here
1002 DebugLoc dl = Op.getDebugLoc();
Scott Michel266bc8f2007-12-04 22:23:35 +00001003
1004 if (TM.getRelocationModel() == Reloc::Static) {
1005 if (!ST->usingLargeMem()) {
Dan Gohman475871a2008-07-27 21:46:04 +00001006 // Just return the SDValue with the constant pool address in it.
Dale Johannesende064702009-02-06 21:50:26 +00001007 return DAG.getNode(SPUISD::AFormAddr, dl, PtrVT, CPI, Zero);
Scott Michel266bc8f2007-12-04 22:23:35 +00001008 } else {
Dale Johannesende064702009-02-06 21:50:26 +00001009 SDValue Hi = DAG.getNode(SPUISD::Hi, dl, PtrVT, CPI, Zero);
1010 SDValue Lo = DAG.getNode(SPUISD::Lo, dl, PtrVT, CPI, Zero);
1011 return DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT, Hi, Lo);
Scott Michel266bc8f2007-12-04 22:23:35 +00001012 }
1013 }
1014
Torok Edwinc23197a2009-07-14 16:55:14 +00001015 llvm_unreachable("LowerConstantPool: Relocation model other than static"
Torok Edwin481d15a2009-07-14 12:22:58 +00001016 " not supported.");
Dan Gohman475871a2008-07-27 21:46:04 +00001017 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00001018}
1019
Scott Michel94bd57e2009-01-15 04:41:47 +00001020//! Alternate entry point for generating the address of a constant pool entry
1021SDValue
1022SPU::LowerConstantPool(SDValue Op, SelectionDAG &DAG, const SPUTargetMachine &TM) {
1023 return ::LowerConstantPool(Op, DAG, TM.getSubtargetImpl());
1024}
1025
Dan Gohman475871a2008-07-27 21:46:04 +00001026static SDValue
1027LowerJumpTable(SDValue Op, SelectionDAG &DAG, const SPUSubtarget *ST) {
Owen Andersone50ed302009-08-10 22:56:29 +00001028 EVT PtrVT = Op.getValueType();
Scott Michel266bc8f2007-12-04 22:23:35 +00001029 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
Dan Gohman475871a2008-07-27 21:46:04 +00001030 SDValue JTI = DAG.getTargetJumpTable(JT->getIndex(), PtrVT);
1031 SDValue Zero = DAG.getConstant(0, PtrVT);
Scott Michel266bc8f2007-12-04 22:23:35 +00001032 const TargetMachine &TM = DAG.getTarget();
Dale Johannesende064702009-02-06 21:50:26 +00001033 // FIXME there is no actual debug info here
1034 DebugLoc dl = Op.getDebugLoc();
Scott Michel266bc8f2007-12-04 22:23:35 +00001035
1036 if (TM.getRelocationModel() == Reloc::Static) {
Scott Michela59d4692008-02-23 18:41:37 +00001037 if (!ST->usingLargeMem()) {
Dale Johannesende064702009-02-06 21:50:26 +00001038 return DAG.getNode(SPUISD::AFormAddr, dl, PtrVT, JTI, Zero);
Scott Michela59d4692008-02-23 18:41:37 +00001039 } else {
Dale Johannesende064702009-02-06 21:50:26 +00001040 SDValue Hi = DAG.getNode(SPUISD::Hi, dl, PtrVT, JTI, Zero);
1041 SDValue Lo = DAG.getNode(SPUISD::Lo, dl, PtrVT, JTI, Zero);
1042 return DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT, Hi, Lo);
Scott Michela59d4692008-02-23 18:41:37 +00001043 }
Scott Michel266bc8f2007-12-04 22:23:35 +00001044 }
1045
Torok Edwinc23197a2009-07-14 16:55:14 +00001046 llvm_unreachable("LowerJumpTable: Relocation model other than static"
Torok Edwin481d15a2009-07-14 12:22:58 +00001047 " not supported.");
Dan Gohman475871a2008-07-27 21:46:04 +00001048 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00001049}
1050
Dan Gohman475871a2008-07-27 21:46:04 +00001051static SDValue
1052LowerGlobalAddress(SDValue Op, SelectionDAG &DAG, const SPUSubtarget *ST) {
Owen Andersone50ed302009-08-10 22:56:29 +00001053 EVT PtrVT = Op.getValueType();
Scott Michel266bc8f2007-12-04 22:23:35 +00001054 GlobalAddressSDNode *GSDN = cast<GlobalAddressSDNode>(Op);
Dan Gohman46510a72010-04-15 01:51:59 +00001055 const GlobalValue *GV = GSDN->getGlobal();
Devang Patel0d881da2010-07-06 22:08:15 +00001056 SDValue GA = DAG.getTargetGlobalAddress(GV, Op.getDebugLoc(),
1057 PtrVT, GSDN->getOffset());
Scott Michel266bc8f2007-12-04 22:23:35 +00001058 const TargetMachine &TM = DAG.getTarget();
Dan Gohman475871a2008-07-27 21:46:04 +00001059 SDValue Zero = DAG.getConstant(0, PtrVT);
Dale Johannesende064702009-02-06 21:50:26 +00001060 // FIXME there is no actual debug info here
1061 DebugLoc dl = Op.getDebugLoc();
Scott Michel5af8f0e2008-07-16 17:17:29 +00001062
Scott Michel266bc8f2007-12-04 22:23:35 +00001063 if (TM.getRelocationModel() == Reloc::Static) {
Scott Michel053c1da2008-01-29 02:16:57 +00001064 if (!ST->usingLargeMem()) {
Dale Johannesende064702009-02-06 21:50:26 +00001065 return DAG.getNode(SPUISD::AFormAddr, dl, PtrVT, GA, Zero);
Scott Michel053c1da2008-01-29 02:16:57 +00001066 } else {
Dale Johannesende064702009-02-06 21:50:26 +00001067 SDValue Hi = DAG.getNode(SPUISD::Hi, dl, PtrVT, GA, Zero);
1068 SDValue Lo = DAG.getNode(SPUISD::Lo, dl, PtrVT, GA, Zero);
1069 return DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT, Hi, Lo);
Scott Michel053c1da2008-01-29 02:16:57 +00001070 }
Scott Michel266bc8f2007-12-04 22:23:35 +00001071 } else {
Chris Lattner75361b62010-04-07 22:58:41 +00001072 report_fatal_error("LowerGlobalAddress: Relocation model other than static"
Torok Edwindac237e2009-07-08 20:53:28 +00001073 "not supported.");
Scott Michel266bc8f2007-12-04 22:23:35 +00001074 /*NOTREACHED*/
1075 }
1076
Dan Gohman475871a2008-07-27 21:46:04 +00001077 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00001078}
1079
Nate Begemanccef5802008-02-14 18:43:04 +00001080//! Custom lower double precision floating point constants
Dan Gohman475871a2008-07-27 21:46:04 +00001081static SDValue
1082LowerConstantFP(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00001083 EVT VT = Op.getValueType();
Dale Johannesende064702009-02-06 21:50:26 +00001084 // FIXME there is no actual debug info here
1085 DebugLoc dl = Op.getDebugLoc();
Scott Michel266bc8f2007-12-04 22:23:35 +00001086
Owen Anderson825b72b2009-08-11 20:47:22 +00001087 if (VT == MVT::f64) {
Scott Michel1a6cdb62008-12-01 17:56:02 +00001088 ConstantFPSDNode *FP = cast<ConstantFPSDNode>(Op.getNode());
1089
1090 assert((FP != 0) &&
1091 "LowerConstantFP: Node is not ConstantFPSDNode");
Scott Michel1df30c42008-12-29 03:23:36 +00001092
Scott Michel170783a2007-12-19 20:15:47 +00001093 uint64_t dbits = DoubleToBits(FP->getValueAPF().convertToDouble());
Owen Anderson825b72b2009-08-11 20:47:22 +00001094 SDValue T = DAG.getConstant(dbits, MVT::i64);
1095 SDValue Tvec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v2i64, T, T);
Dale Johannesende064702009-02-06 21:50:26 +00001096 return DAG.getNode(SPUISD::VEC2PREFSLOT, dl, VT,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001097 DAG.getNode(ISD::BITCAST, dl, MVT::v2f64, Tvec));
Scott Michel266bc8f2007-12-04 22:23:35 +00001098 }
1099
Dan Gohman475871a2008-07-27 21:46:04 +00001100 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00001101}
1102
Dan Gohman98ca4f22009-08-05 01:29:28 +00001103SDValue
1104SPUTargetLowering::LowerFormalArguments(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001105 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001106 const SmallVectorImpl<ISD::InputArg>
1107 &Ins,
1108 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001109 SmallVectorImpl<SDValue> &InVals)
1110 const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001111
Scott Michel266bc8f2007-12-04 22:23:35 +00001112 MachineFunction &MF = DAG.getMachineFunction();
1113 MachineFrameInfo *MFI = MF.getFrameInfo();
Chris Lattner84bc5422007-12-31 04:13:23 +00001114 MachineRegisterInfo &RegInfo = MF.getRegInfo();
Dan Gohman1e93df62010-04-17 14:41:14 +00001115 SPUFunctionInfo *FuncInfo = MF.getInfo<SPUFunctionInfo>();
Scott Michel266bc8f2007-12-04 22:23:35 +00001116
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00001117 unsigned ArgOffset = SPUFrameLowering::minStackSize();
Scott Michel266bc8f2007-12-04 22:23:35 +00001118 unsigned ArgRegIdx = 0;
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00001119 unsigned StackSlotSize = SPUFrameLowering::stackSlotSize();
Scott Michel5af8f0e2008-07-16 17:17:29 +00001120
Owen Andersone50ed302009-08-10 22:56:29 +00001121 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Scott Michel5af8f0e2008-07-16 17:17:29 +00001122
Kalle Raiskilad258c492010-07-08 21:15:22 +00001123 SmallVector<CCValAssign, 16> ArgLocs;
1124 CCState CCInfo(CallConv, isVarArg, getTargetMachine(), ArgLocs,
1125 *DAG.getContext());
1126 // FIXME: allow for other calling conventions
1127 CCInfo.AnalyzeFormalArguments(Ins, CCC_SPU);
1128
Scott Michel266bc8f2007-12-04 22:23:35 +00001129 // Add DAG nodes to load the arguments or copy them out of registers.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001130 for (unsigned ArgNo = 0, e = Ins.size(); ArgNo != e; ++ArgNo) {
Owen Andersone50ed302009-08-10 22:56:29 +00001131 EVT ObjectVT = Ins[ArgNo].VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00001132 unsigned ObjSize = ObjectVT.getSizeInBits()/8;
Scott Micheld976c212008-10-30 01:51:48 +00001133 SDValue ArgVal;
Kalle Raiskilad258c492010-07-08 21:15:22 +00001134 CCValAssign &VA = ArgLocs[ArgNo];
Scott Michel266bc8f2007-12-04 22:23:35 +00001135
Kalle Raiskilad258c492010-07-08 21:15:22 +00001136 if (VA.isRegLoc()) {
Scott Micheld976c212008-10-30 01:51:48 +00001137 const TargetRegisterClass *ArgRegClass;
Scott Michel5af8f0e2008-07-16 17:17:29 +00001138
Owen Anderson825b72b2009-08-11 20:47:22 +00001139 switch (ObjectVT.getSimpleVT().SimpleTy) {
Benjamin Kramer1bd73352010-04-08 10:44:28 +00001140 default:
1141 report_fatal_error("LowerFormalArguments Unhandled argument type: " +
1142 Twine(ObjectVT.getEVTString()));
Owen Anderson825b72b2009-08-11 20:47:22 +00001143 case MVT::i8:
Scott Michel9c0c6b22008-11-21 02:56:16 +00001144 ArgRegClass = &SPU::R8CRegClass;
1145 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001146 case MVT::i16:
Scott Michel9c0c6b22008-11-21 02:56:16 +00001147 ArgRegClass = &SPU::R16CRegClass;
1148 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001149 case MVT::i32:
Scott Michel9c0c6b22008-11-21 02:56:16 +00001150 ArgRegClass = &SPU::R32CRegClass;
1151 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001152 case MVT::i64:
Scott Michel9c0c6b22008-11-21 02:56:16 +00001153 ArgRegClass = &SPU::R64CRegClass;
1154 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001155 case MVT::i128:
Scott Micheldd950092009-01-06 03:36:14 +00001156 ArgRegClass = &SPU::GPRCRegClass;
1157 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001158 case MVT::f32:
Scott Michel9c0c6b22008-11-21 02:56:16 +00001159 ArgRegClass = &SPU::R32FPRegClass;
1160 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001161 case MVT::f64:
Scott Michel9c0c6b22008-11-21 02:56:16 +00001162 ArgRegClass = &SPU::R64FPRegClass;
1163 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001164 case MVT::v2f64:
1165 case MVT::v4f32:
1166 case MVT::v2i64:
1167 case MVT::v4i32:
1168 case MVT::v8i16:
1169 case MVT::v16i8:
Scott Michel9c0c6b22008-11-21 02:56:16 +00001170 ArgRegClass = &SPU::VECREGRegClass;
1171 break;
Scott Micheld976c212008-10-30 01:51:48 +00001172 }
1173
1174 unsigned VReg = RegInfo.createVirtualRegister(ArgRegClass);
Kalle Raiskilad258c492010-07-08 21:15:22 +00001175 RegInfo.addLiveIn(VA.getLocReg(), VReg);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001176 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, ObjectVT);
Scott Micheld976c212008-10-30 01:51:48 +00001177 ++ArgRegIdx;
1178 } else {
1179 // We need to load the argument to a virtual register if we determined
1180 // above that we ran out of physical registers of the appropriate type
1181 // or we're forced to do vararg
Evan Chenged2ae132010-07-03 00:40:23 +00001182 int FI = MFI->CreateFixedObject(ObjSize, ArgOffset, true);
Dan Gohman475871a2008-07-27 21:46:04 +00001183 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Chris Lattnere8639032010-09-21 06:22:23 +00001184 ArgVal = DAG.getLoad(ObjectVT, dl, Chain, FIN, MachinePointerInfo(),
1185 false, false, 0);
Scott Michel266bc8f2007-12-04 22:23:35 +00001186 ArgOffset += StackSlotSize;
1187 }
Scott Michel5af8f0e2008-07-16 17:17:29 +00001188
Dan Gohman98ca4f22009-08-05 01:29:28 +00001189 InVals.push_back(ArgVal);
Scott Micheld976c212008-10-30 01:51:48 +00001190 // Update the chain
Dan Gohman98ca4f22009-08-05 01:29:28 +00001191 Chain = ArgVal.getOperand(0);
Scott Michel266bc8f2007-12-04 22:23:35 +00001192 }
Scott Michel5af8f0e2008-07-16 17:17:29 +00001193
Scott Micheld976c212008-10-30 01:51:48 +00001194 // vararg handling:
Scott Michel266bc8f2007-12-04 22:23:35 +00001195 if (isVarArg) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001196 // FIXME: we should be able to query the argument registers from
1197 // tablegen generated code.
Kalle Raiskilad258c492010-07-08 21:15:22 +00001198 static const unsigned ArgRegs[] = {
1199 SPU::R3, SPU::R4, SPU::R5, SPU::R6, SPU::R7, SPU::R8, SPU::R9,
1200 SPU::R10, SPU::R11, SPU::R12, SPU::R13, SPU::R14, SPU::R15, SPU::R16,
1201 SPU::R17, SPU::R18, SPU::R19, SPU::R20, SPU::R21, SPU::R22, SPU::R23,
1202 SPU::R24, SPU::R25, SPU::R26, SPU::R27, SPU::R28, SPU::R29, SPU::R30,
1203 SPU::R31, SPU::R32, SPU::R33, SPU::R34, SPU::R35, SPU::R36, SPU::R37,
1204 SPU::R38, SPU::R39, SPU::R40, SPU::R41, SPU::R42, SPU::R43, SPU::R44,
1205 SPU::R45, SPU::R46, SPU::R47, SPU::R48, SPU::R49, SPU::R50, SPU::R51,
1206 SPU::R52, SPU::R53, SPU::R54, SPU::R55, SPU::R56, SPU::R57, SPU::R58,
1207 SPU::R59, SPU::R60, SPU::R61, SPU::R62, SPU::R63, SPU::R64, SPU::R65,
1208 SPU::R66, SPU::R67, SPU::R68, SPU::R69, SPU::R70, SPU::R71, SPU::R72,
1209 SPU::R73, SPU::R74, SPU::R75, SPU::R76, SPU::R77, SPU::R78, SPU::R79
1210 };
1211 // size of ArgRegs array
1212 unsigned NumArgRegs = 77;
1213
Scott Micheld976c212008-10-30 01:51:48 +00001214 // We will spill (79-3)+1 registers to the stack
1215 SmallVector<SDValue, 79-3+1> MemOps;
1216
1217 // Create the frame slot
Scott Michel266bc8f2007-12-04 22:23:35 +00001218 for (; ArgRegIdx != NumArgRegs; ++ArgRegIdx) {
Dan Gohman1e93df62010-04-17 14:41:14 +00001219 FuncInfo->setVarArgsFrameIndex(
Evan Chenged2ae132010-07-03 00:40:23 +00001220 MFI->CreateFixedObject(StackSlotSize, ArgOffset, true));
Dan Gohman1e93df62010-04-17 14:41:14 +00001221 SDValue FIN = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), PtrVT);
Chris Lattnere27e02b2010-03-29 17:38:47 +00001222 unsigned VReg = MF.addLiveIn(ArgRegs[ArgRegIdx], &SPU::R32CRegClass);
1223 SDValue ArgVal = DAG.getRegister(VReg, MVT::v16i8);
Chris Lattner6229d0a2010-09-21 18:41:36 +00001224 SDValue Store = DAG.getStore(Chain, dl, ArgVal, FIN, MachinePointerInfo(),
David Greene73657df2010-02-15 16:55:58 +00001225 false, false, 0);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001226 Chain = Store.getOperand(0);
Scott Michel266bc8f2007-12-04 22:23:35 +00001227 MemOps.push_back(Store);
Scott Micheld976c212008-10-30 01:51:48 +00001228
1229 // Increment address by stack slot size for the next stored argument
1230 ArgOffset += StackSlotSize;
Scott Michel266bc8f2007-12-04 22:23:35 +00001231 }
1232 if (!MemOps.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00001233 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001234 &MemOps[0], MemOps.size());
Scott Michel266bc8f2007-12-04 22:23:35 +00001235 }
Scott Michel5af8f0e2008-07-16 17:17:29 +00001236
Dan Gohman98ca4f22009-08-05 01:29:28 +00001237 return Chain;
Scott Michel266bc8f2007-12-04 22:23:35 +00001238}
1239
1240/// isLSAAddress - Return the immediate to use if the specified
1241/// value is representable as a LSA address.
Dan Gohman475871a2008-07-27 21:46:04 +00001242static SDNode *isLSAAddress(SDValue Op, SelectionDAG &DAG) {
Scott Michel19fd42a2008-11-11 03:06:06 +00001243 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op);
Scott Michel266bc8f2007-12-04 22:23:35 +00001244 if (!C) return 0;
Scott Michel5af8f0e2008-07-16 17:17:29 +00001245
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001246 int Addr = C->getZExtValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00001247 if ((Addr & 3) != 0 || // Low 2 bits are implicitly zero.
1248 (Addr << 14 >> 14) != Addr)
1249 return 0; // Top 14 bits have to be sext of immediate.
Scott Michel5af8f0e2008-07-16 17:17:29 +00001250
Owen Anderson825b72b2009-08-11 20:47:22 +00001251 return DAG.getConstant((int)C->getZExtValue() >> 2, MVT::i32).getNode();
Scott Michel266bc8f2007-12-04 22:23:35 +00001252}
1253
Dan Gohman98ca4f22009-08-05 01:29:28 +00001254SDValue
Evan Cheng022d9e12010-02-02 23:55:14 +00001255SPUTargetLowering::LowerCall(SDValue Chain, SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001256 CallingConv::ID CallConv, bool isVarArg,
Evan Cheng0c439eb2010-01-27 00:07:07 +00001257 bool &isTailCall,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001258 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00001259 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001260 const SmallVectorImpl<ISD::InputArg> &Ins,
1261 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001262 SmallVectorImpl<SDValue> &InVals) const {
Evan Cheng0c439eb2010-01-27 00:07:07 +00001263 // CellSPU target does not yet support tail call optimization.
1264 isTailCall = false;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001265
1266 const SPUSubtarget *ST = SPUTM.getSubtargetImpl();
1267 unsigned NumOps = Outs.size();
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00001268 unsigned StackSlotSize = SPUFrameLowering::stackSlotSize();
Kalle Raiskilad258c492010-07-08 21:15:22 +00001269
1270 SmallVector<CCValAssign, 16> ArgLocs;
1271 CCState CCInfo(CallConv, isVarArg, getTargetMachine(), ArgLocs,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001272 *DAG.getContext());
Kalle Raiskilad258c492010-07-08 21:15:22 +00001273 // FIXME: allow for other calling conventions
1274 CCInfo.AnalyzeCallOperands(Outs, CCC_SPU);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001275
Kalle Raiskilad258c492010-07-08 21:15:22 +00001276 const unsigned NumArgRegs = ArgLocs.size();
1277
Scott Michel266bc8f2007-12-04 22:23:35 +00001278
1279 // Handy pointer type
Owen Andersone50ed302009-08-10 22:56:29 +00001280 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Scott Michel5af8f0e2008-07-16 17:17:29 +00001281
Scott Michel266bc8f2007-12-04 22:23:35 +00001282 // Set up a copy of the stack pointer for use loading and storing any
1283 // arguments that may not fit in the registers available for argument
1284 // passing.
Owen Anderson825b72b2009-08-11 20:47:22 +00001285 SDValue StackPtr = DAG.getRegister(SPU::R1, MVT::i32);
Scott Michel5af8f0e2008-07-16 17:17:29 +00001286
Scott Michel266bc8f2007-12-04 22:23:35 +00001287 // Figure out which arguments are going to go in registers, and which in
1288 // memory.
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00001289 unsigned ArgOffset = SPUFrameLowering::minStackSize(); // Just below [LR]
Scott Michel266bc8f2007-12-04 22:23:35 +00001290 unsigned ArgRegIdx = 0;
1291
1292 // Keep track of registers passing arguments
Dan Gohman475871a2008-07-27 21:46:04 +00001293 std::vector<std::pair<unsigned, SDValue> > RegsToPass;
Scott Michel266bc8f2007-12-04 22:23:35 +00001294 // And the arguments passed on the stack
Dan Gohman475871a2008-07-27 21:46:04 +00001295 SmallVector<SDValue, 8> MemOpChains;
Scott Michel266bc8f2007-12-04 22:23:35 +00001296
Kalle Raiskilad258c492010-07-08 21:15:22 +00001297 for (; ArgRegIdx != NumOps; ++ArgRegIdx) {
1298 SDValue Arg = OutVals[ArgRegIdx];
1299 CCValAssign &VA = ArgLocs[ArgRegIdx];
Scott Michel5af8f0e2008-07-16 17:17:29 +00001300
Scott Michel266bc8f2007-12-04 22:23:35 +00001301 // PtrOff will be used to store the current argument to the stack if a
1302 // register cannot be found for it.
Dan Gohman475871a2008-07-27 21:46:04 +00001303 SDValue PtrOff = DAG.getConstant(ArgOffset, StackPtr.getValueType());
Dale Johannesen33c960f2009-02-04 20:06:27 +00001304 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr, PtrOff);
Scott Michel266bc8f2007-12-04 22:23:35 +00001305
Owen Anderson825b72b2009-08-11 20:47:22 +00001306 switch (Arg.getValueType().getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001307 default: llvm_unreachable("Unexpected ValueType for argument!");
Owen Anderson825b72b2009-08-11 20:47:22 +00001308 case MVT::i8:
1309 case MVT::i16:
1310 case MVT::i32:
1311 case MVT::i64:
1312 case MVT::i128:
Owen Anderson825b72b2009-08-11 20:47:22 +00001313 case MVT::f32:
1314 case MVT::f64:
Owen Anderson825b72b2009-08-11 20:47:22 +00001315 case MVT::v2i64:
1316 case MVT::v2f64:
1317 case MVT::v4f32:
1318 case MVT::v4i32:
1319 case MVT::v8i16:
1320 case MVT::v16i8:
Scott Michel266bc8f2007-12-04 22:23:35 +00001321 if (ArgRegIdx != NumArgRegs) {
Kalle Raiskilad258c492010-07-08 21:15:22 +00001322 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
Scott Michel266bc8f2007-12-04 22:23:35 +00001323 } else {
Chris Lattner6229d0a2010-09-21 18:41:36 +00001324 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, PtrOff,
1325 MachinePointerInfo(),
David Greene73657df2010-02-15 16:55:58 +00001326 false, false, 0));
Scott Michel7f9ba9b2008-01-30 02:55:46 +00001327 ArgOffset += StackSlotSize;
Scott Michel266bc8f2007-12-04 22:23:35 +00001328 }
1329 break;
1330 }
1331 }
1332
Bill Wendlingce90c242009-12-28 01:31:11 +00001333 // Accumulate how many bytes are to be pushed on the stack, including the
1334 // linkage area, and parameter passing area. According to the SPU ABI,
1335 // we minimally need space for [LR] and [SP].
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00001336 unsigned NumStackBytes = ArgOffset - SPUFrameLowering::minStackSize();
Bill Wendlingce90c242009-12-28 01:31:11 +00001337
1338 // Insert a call sequence start
Chris Lattnere563bbc2008-10-11 22:08:30 +00001339 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumStackBytes,
1340 true));
Scott Michel266bc8f2007-12-04 22:23:35 +00001341
1342 if (!MemOpChains.empty()) {
1343 // Adjust the stack pointer for the stack arguments.
Owen Anderson825b72b2009-08-11 20:47:22 +00001344 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Scott Michel266bc8f2007-12-04 22:23:35 +00001345 &MemOpChains[0], MemOpChains.size());
1346 }
Scott Michel5af8f0e2008-07-16 17:17:29 +00001347
Scott Michel266bc8f2007-12-04 22:23:35 +00001348 // Build a sequence of copy-to-reg nodes chained together with token chain
1349 // and flag operands which copy the outgoing args into the appropriate regs.
Dan Gohman475871a2008-07-27 21:46:04 +00001350 SDValue InFlag;
Scott Michel266bc8f2007-12-04 22:23:35 +00001351 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michel6e1d1472009-03-16 18:47:25 +00001352 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesen33c960f2009-02-04 20:06:27 +00001353 RegsToPass[i].second, InFlag);
Scott Michel266bc8f2007-12-04 22:23:35 +00001354 InFlag = Chain.getValue(1);
1355 }
Scott Michel5af8f0e2008-07-16 17:17:29 +00001356
Dan Gohman475871a2008-07-27 21:46:04 +00001357 SmallVector<SDValue, 8> Ops;
Scott Michel266bc8f2007-12-04 22:23:35 +00001358 unsigned CallOpc = SPUISD::CALL;
Scott Michel5af8f0e2008-07-16 17:17:29 +00001359
Bill Wendling056292f2008-09-16 21:48:12 +00001360 // If the callee is a GlobalAddress/ExternalSymbol node (quite common, every
1361 // direct call is) turn it into a TargetGlobalAddress/TargetExternalSymbol
1362 // node so that legalize doesn't hack it.
Scott Michel19fd42a2008-11-11 03:06:06 +00001363 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Dan Gohman46510a72010-04-15 01:51:59 +00001364 const GlobalValue *GV = G->getGlobal();
Owen Andersone50ed302009-08-10 22:56:29 +00001365 EVT CalleeVT = Callee.getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00001366 SDValue Zero = DAG.getConstant(0, PtrVT);
Devang Patel0d881da2010-07-06 22:08:15 +00001367 SDValue GA = DAG.getTargetGlobalAddress(GV, dl, CalleeVT);
Scott Michel266bc8f2007-12-04 22:23:35 +00001368
Scott Michel9de5d0d2008-01-11 02:53:15 +00001369 if (!ST->usingLargeMem()) {
1370 // Turn calls to targets that are defined (i.e., have bodies) into BRSL
1371 // style calls, otherwise, external symbols are BRASL calls. This assumes
1372 // that declared/defined symbols are in the same compilation unit and can
1373 // be reached through PC-relative jumps.
1374 //
1375 // NOTE:
1376 // This may be an unsafe assumption for JIT and really large compilation
1377 // units.
1378 if (GV->isDeclaration()) {
Dale Johannesende064702009-02-06 21:50:26 +00001379 Callee = DAG.getNode(SPUISD::AFormAddr, dl, CalleeVT, GA, Zero);
Scott Michel9de5d0d2008-01-11 02:53:15 +00001380 } else {
Dale Johannesende064702009-02-06 21:50:26 +00001381 Callee = DAG.getNode(SPUISD::PCRelAddr, dl, CalleeVT, GA, Zero);
Scott Michel9de5d0d2008-01-11 02:53:15 +00001382 }
Scott Michel266bc8f2007-12-04 22:23:35 +00001383 } else {
Scott Michel9de5d0d2008-01-11 02:53:15 +00001384 // "Large memory" mode: Turn all calls into indirect calls with a X-form
1385 // address pairs:
Dale Johannesende064702009-02-06 21:50:26 +00001386 Callee = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT, GA, Zero);
Scott Michel266bc8f2007-12-04 22:23:35 +00001387 }
Scott Michel1df30c42008-12-29 03:23:36 +00001388 } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Owen Andersone50ed302009-08-10 22:56:29 +00001389 EVT CalleeVT = Callee.getValueType();
Scott Michel1df30c42008-12-29 03:23:36 +00001390 SDValue Zero = DAG.getConstant(0, PtrVT);
1391 SDValue ExtSym = DAG.getTargetExternalSymbol(S->getSymbol(),
1392 Callee.getValueType());
1393
1394 if (!ST->usingLargeMem()) {
Dale Johannesende064702009-02-06 21:50:26 +00001395 Callee = DAG.getNode(SPUISD::AFormAddr, dl, CalleeVT, ExtSym, Zero);
Scott Michel1df30c42008-12-29 03:23:36 +00001396 } else {
Dale Johannesende064702009-02-06 21:50:26 +00001397 Callee = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT, ExtSym, Zero);
Scott Michel1df30c42008-12-29 03:23:36 +00001398 }
1399 } else if (SDNode *Dest = isLSAAddress(Callee, DAG)) {
Scott Michel266bc8f2007-12-04 22:23:35 +00001400 // If this is an absolute destination address that appears to be a legal
1401 // local store address, use the munged value.
Dan Gohman475871a2008-07-27 21:46:04 +00001402 Callee = SDValue(Dest, 0);
Scott Michel9de5d0d2008-01-11 02:53:15 +00001403 }
Scott Michel266bc8f2007-12-04 22:23:35 +00001404
1405 Ops.push_back(Chain);
1406 Ops.push_back(Callee);
Scott Michel5af8f0e2008-07-16 17:17:29 +00001407
Scott Michel266bc8f2007-12-04 22:23:35 +00001408 // Add argument registers to the end of the list so that they are known live
1409 // into the call.
1410 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
Scott Michel5af8f0e2008-07-16 17:17:29 +00001411 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
Scott Michel266bc8f2007-12-04 22:23:35 +00001412 RegsToPass[i].second.getValueType()));
Scott Michel5af8f0e2008-07-16 17:17:29 +00001413
Gabor Greifba36cb52008-08-28 21:40:38 +00001414 if (InFlag.getNode())
Scott Michel266bc8f2007-12-04 22:23:35 +00001415 Ops.push_back(InFlag);
Duncan Sands4bdcb612008-07-02 17:40:58 +00001416 // Returns a chain and a flag for retval copy to use.
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00001417 Chain = DAG.getNode(CallOpc, dl, DAG.getVTList(MVT::Other, MVT::Glue),
Duncan Sands4bdcb612008-07-02 17:40:58 +00001418 &Ops[0], Ops.size());
Scott Michel266bc8f2007-12-04 22:23:35 +00001419 InFlag = Chain.getValue(1);
1420
Chris Lattnere563bbc2008-10-11 22:08:30 +00001421 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumStackBytes, true),
1422 DAG.getIntPtrConstant(0, true), InFlag);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001423 if (!Ins.empty())
Evan Chengebaaa912008-02-05 22:44:06 +00001424 InFlag = Chain.getValue(1);
1425
Dan Gohman98ca4f22009-08-05 01:29:28 +00001426 // If the function returns void, just return the chain.
1427 if (Ins.empty())
1428 return Chain;
Scott Michel5af8f0e2008-07-16 17:17:29 +00001429
Kalle Raiskila55aebef2010-08-24 11:50:48 +00001430 // Now handle the return value(s)
1431 SmallVector<CCValAssign, 16> RVLocs;
1432 CCState CCRetInfo(CallConv, isVarArg, getTargetMachine(),
1433 RVLocs, *DAG.getContext());
1434 CCRetInfo.AnalyzeCallResult(Ins, CCC_SPU);
1435
1436
Scott Michel266bc8f2007-12-04 22:23:35 +00001437 // If the call has results, copy the values out of the ret val registers.
Kalle Raiskila55aebef2010-08-24 11:50:48 +00001438 for (unsigned i = 0; i != RVLocs.size(); ++i) {
1439 CCValAssign VA = RVLocs[i];
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001440
Kalle Raiskila55aebef2010-08-24 11:50:48 +00001441 SDValue Val = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), VA.getLocVT(),
1442 InFlag);
1443 Chain = Val.getValue(1);
1444 InFlag = Val.getValue(2);
1445 InVals.push_back(Val);
1446 }
Duncan Sands4bdcb612008-07-02 17:40:58 +00001447
Dan Gohman98ca4f22009-08-05 01:29:28 +00001448 return Chain;
Scott Michel266bc8f2007-12-04 22:23:35 +00001449}
1450
Dan Gohman98ca4f22009-08-05 01:29:28 +00001451SDValue
1452SPUTargetLowering::LowerReturn(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001453 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001454 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00001455 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohmand858e902010-04-17 15:26:15 +00001456 DebugLoc dl, SelectionDAG &DAG) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001457
Scott Michel266bc8f2007-12-04 22:23:35 +00001458 SmallVector<CCValAssign, 16> RVLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001459 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
1460 RVLocs, *DAG.getContext());
1461 CCInfo.AnalyzeReturn(Outs, RetCC_SPU);
Scott Michel5af8f0e2008-07-16 17:17:29 +00001462
Scott Michel266bc8f2007-12-04 22:23:35 +00001463 // If this is the first return lowered for this function, add the regs to the
1464 // liveout set for the function.
Chris Lattner84bc5422007-12-31 04:13:23 +00001465 if (DAG.getMachineFunction().getRegInfo().liveout_empty()) {
Scott Michel266bc8f2007-12-04 22:23:35 +00001466 for (unsigned i = 0; i != RVLocs.size(); ++i)
Chris Lattner84bc5422007-12-31 04:13:23 +00001467 DAG.getMachineFunction().getRegInfo().addLiveOut(RVLocs[i].getLocReg());
Scott Michel266bc8f2007-12-04 22:23:35 +00001468 }
1469
Dan Gohman475871a2008-07-27 21:46:04 +00001470 SDValue Flag;
Scott Michel5af8f0e2008-07-16 17:17:29 +00001471
Scott Michel266bc8f2007-12-04 22:23:35 +00001472 // Copy the result values into the output registers.
1473 for (unsigned i = 0; i != RVLocs.size(); ++i) {
1474 CCValAssign &VA = RVLocs[i];
1475 assert(VA.isRegLoc() && "Can only return in registers!");
Dale Johannesena05dca42009-02-04 23:02:30 +00001476 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(),
Dan Gohmanc9403652010-07-07 15:54:55 +00001477 OutVals[i], Flag);
Scott Michel266bc8f2007-12-04 22:23:35 +00001478 Flag = Chain.getValue(1);
1479 }
1480
Gabor Greifba36cb52008-08-28 21:40:38 +00001481 if (Flag.getNode())
Owen Anderson825b72b2009-08-11 20:47:22 +00001482 return DAG.getNode(SPUISD::RET_FLAG, dl, MVT::Other, Chain, Flag);
Scott Michel266bc8f2007-12-04 22:23:35 +00001483 else
Owen Anderson825b72b2009-08-11 20:47:22 +00001484 return DAG.getNode(SPUISD::RET_FLAG, dl, MVT::Other, Chain);
Scott Michel266bc8f2007-12-04 22:23:35 +00001485}
1486
1487
1488//===----------------------------------------------------------------------===//
1489// Vector related lowering:
1490//===----------------------------------------------------------------------===//
1491
1492static ConstantSDNode *
1493getVecImm(SDNode *N) {
Dan Gohman475871a2008-07-27 21:46:04 +00001494 SDValue OpVal(0, 0);
Scott Michel5af8f0e2008-07-16 17:17:29 +00001495
Scott Michel266bc8f2007-12-04 22:23:35 +00001496 // Check to see if this buildvec has a single non-undef value in its elements.
1497 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) {
1498 if (N->getOperand(i).getOpcode() == ISD::UNDEF) continue;
Gabor Greifba36cb52008-08-28 21:40:38 +00001499 if (OpVal.getNode() == 0)
Scott Michel266bc8f2007-12-04 22:23:35 +00001500 OpVal = N->getOperand(i);
1501 else if (OpVal != N->getOperand(i))
1502 return 0;
1503 }
Scott Michel5af8f0e2008-07-16 17:17:29 +00001504
Gabor Greifba36cb52008-08-28 21:40:38 +00001505 if (OpVal.getNode() != 0) {
Scott Michel19fd42a2008-11-11 03:06:06 +00001506 if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(OpVal)) {
Scott Michel266bc8f2007-12-04 22:23:35 +00001507 return CN;
1508 }
1509 }
1510
Scott Michel7ea02ff2009-03-17 01:15:45 +00001511 return 0;
Scott Michel266bc8f2007-12-04 22:23:35 +00001512}
1513
1514/// get_vec_i18imm - Test if this vector is a vector filled with the same value
1515/// and the value fits into an unsigned 18-bit constant, and if so, return the
1516/// constant
Dan Gohman475871a2008-07-27 21:46:04 +00001517SDValue SPU::get_vec_u18imm(SDNode *N, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00001518 EVT ValueType) {
Scott Michel266bc8f2007-12-04 22:23:35 +00001519 if (ConstantSDNode *CN = getVecImm(N)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001520 uint64_t Value = CN->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00001521 if (ValueType == MVT::i64) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001522 uint64_t UValue = CN->getZExtValue();
Scott Michel4cb8bd82008-03-06 04:02:54 +00001523 uint32_t upper = uint32_t(UValue >> 32);
1524 uint32_t lower = uint32_t(UValue);
1525 if (upper != lower)
Dan Gohman475871a2008-07-27 21:46:04 +00001526 return SDValue();
Scott Michel4cb8bd82008-03-06 04:02:54 +00001527 Value = Value >> 32;
1528 }
Scott Michel266bc8f2007-12-04 22:23:35 +00001529 if (Value <= 0x3ffff)
Dan Gohmanfa210d82008-11-05 02:06:09 +00001530 return DAG.getTargetConstant(Value, ValueType);
Scott Michel266bc8f2007-12-04 22:23:35 +00001531 }
1532
Dan Gohman475871a2008-07-27 21:46:04 +00001533 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00001534}
1535
1536/// get_vec_i16imm - Test if this vector is a vector filled with the same value
1537/// and the value fits into a signed 16-bit constant, and if so, return the
1538/// constant
Dan Gohman475871a2008-07-27 21:46:04 +00001539SDValue SPU::get_vec_i16imm(SDNode *N, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00001540 EVT ValueType) {
Scott Michel266bc8f2007-12-04 22:23:35 +00001541 if (ConstantSDNode *CN = getVecImm(N)) {
Dan Gohman7810bfe2008-09-26 21:54:37 +00001542 int64_t Value = CN->getSExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00001543 if (ValueType == MVT::i64) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001544 uint64_t UValue = CN->getZExtValue();
Scott Michel4cb8bd82008-03-06 04:02:54 +00001545 uint32_t upper = uint32_t(UValue >> 32);
1546 uint32_t lower = uint32_t(UValue);
1547 if (upper != lower)
Dan Gohman475871a2008-07-27 21:46:04 +00001548 return SDValue();
Scott Michel4cb8bd82008-03-06 04:02:54 +00001549 Value = Value >> 32;
1550 }
Scott Michelad2715e2008-03-05 23:02:02 +00001551 if (Value >= -(1 << 15) && Value <= ((1 << 15) - 1)) {
Dan Gohmanfa210d82008-11-05 02:06:09 +00001552 return DAG.getTargetConstant(Value, ValueType);
Scott Michel266bc8f2007-12-04 22:23:35 +00001553 }
1554 }
1555
Dan Gohman475871a2008-07-27 21:46:04 +00001556 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00001557}
1558
1559/// get_vec_i10imm - Test if this vector is a vector filled with the same value
1560/// and the value fits into a signed 10-bit constant, and if so, return the
1561/// constant
Dan Gohman475871a2008-07-27 21:46:04 +00001562SDValue SPU::get_vec_i10imm(SDNode *N, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00001563 EVT ValueType) {
Scott Michel266bc8f2007-12-04 22:23:35 +00001564 if (ConstantSDNode *CN = getVecImm(N)) {
Dan Gohman7810bfe2008-09-26 21:54:37 +00001565 int64_t Value = CN->getSExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00001566 if (ValueType == MVT::i64) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001567 uint64_t UValue = CN->getZExtValue();
Scott Michel4cb8bd82008-03-06 04:02:54 +00001568 uint32_t upper = uint32_t(UValue >> 32);
1569 uint32_t lower = uint32_t(UValue);
1570 if (upper != lower)
Dan Gohman475871a2008-07-27 21:46:04 +00001571 return SDValue();
Scott Michel4cb8bd82008-03-06 04:02:54 +00001572 Value = Value >> 32;
1573 }
Benjamin Kramer7e09deb2010-03-29 19:07:58 +00001574 if (isInt<10>(Value))
Dan Gohmanfa210d82008-11-05 02:06:09 +00001575 return DAG.getTargetConstant(Value, ValueType);
Scott Michel266bc8f2007-12-04 22:23:35 +00001576 }
1577
Dan Gohman475871a2008-07-27 21:46:04 +00001578 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00001579}
1580
1581/// get_vec_i8imm - Test if this vector is a vector filled with the same value
1582/// and the value fits into a signed 8-bit constant, and if so, return the
1583/// constant.
1584///
1585/// @note: The incoming vector is v16i8 because that's the only way we can load
1586/// constant vectors. Thus, we test to see if the upper and lower bytes are the
1587/// same value.
Dan Gohman475871a2008-07-27 21:46:04 +00001588SDValue SPU::get_vec_i8imm(SDNode *N, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00001589 EVT ValueType) {
Scott Michel266bc8f2007-12-04 22:23:35 +00001590 if (ConstantSDNode *CN = getVecImm(N)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001591 int Value = (int) CN->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00001592 if (ValueType == MVT::i16
Scott Michel7f9ba9b2008-01-30 02:55:46 +00001593 && Value <= 0xffff /* truncated from uint64_t */
1594 && ((short) Value >> 8) == ((short) Value & 0xff))
Dan Gohmanfa210d82008-11-05 02:06:09 +00001595 return DAG.getTargetConstant(Value & 0xff, ValueType);
Owen Anderson825b72b2009-08-11 20:47:22 +00001596 else if (ValueType == MVT::i8
Scott Michel7f9ba9b2008-01-30 02:55:46 +00001597 && (Value & 0xff) == Value)
Dan Gohmanfa210d82008-11-05 02:06:09 +00001598 return DAG.getTargetConstant(Value, ValueType);
Scott Michel266bc8f2007-12-04 22:23:35 +00001599 }
1600
Dan Gohman475871a2008-07-27 21:46:04 +00001601 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00001602}
1603
1604/// get_ILHUvec_imm - Test if this vector is a vector filled with the same value
1605/// and the value fits into a signed 16-bit constant, and if so, return the
1606/// constant
Dan Gohman475871a2008-07-27 21:46:04 +00001607SDValue SPU::get_ILHUvec_imm(SDNode *N, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00001608 EVT ValueType) {
Scott Michel266bc8f2007-12-04 22:23:35 +00001609 if (ConstantSDNode *CN = getVecImm(N)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001610 uint64_t Value = CN->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00001611 if ((ValueType == MVT::i32
Scott Michel7f9ba9b2008-01-30 02:55:46 +00001612 && ((unsigned) Value & 0xffff0000) == (unsigned) Value)
Owen Anderson825b72b2009-08-11 20:47:22 +00001613 || (ValueType == MVT::i64 && (Value & 0xffff0000) == Value))
Dan Gohmanfa210d82008-11-05 02:06:09 +00001614 return DAG.getTargetConstant(Value >> 16, ValueType);
Scott Michel266bc8f2007-12-04 22:23:35 +00001615 }
1616
Dan Gohman475871a2008-07-27 21:46:04 +00001617 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00001618}
1619
1620/// get_v4i32_imm - Catch-all for general 32-bit constant vectors
Dan Gohman475871a2008-07-27 21:46:04 +00001621SDValue SPU::get_v4i32_imm(SDNode *N, SelectionDAG &DAG) {
Scott Michel266bc8f2007-12-04 22:23:35 +00001622 if (ConstantSDNode *CN = getVecImm(N)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001623 return DAG.getTargetConstant((unsigned) CN->getZExtValue(), MVT::i32);
Scott Michel266bc8f2007-12-04 22:23:35 +00001624 }
1625
Dan Gohman475871a2008-07-27 21:46:04 +00001626 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00001627}
1628
1629/// get_v4i32_imm - Catch-all for general 64-bit constant vectors
Dan Gohman475871a2008-07-27 21:46:04 +00001630SDValue SPU::get_v2i64_imm(SDNode *N, SelectionDAG &DAG) {
Scott Michel266bc8f2007-12-04 22:23:35 +00001631 if (ConstantSDNode *CN = getVecImm(N)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001632 return DAG.getTargetConstant((unsigned) CN->getZExtValue(), MVT::i64);
Scott Michel266bc8f2007-12-04 22:23:35 +00001633 }
1634
Dan Gohman475871a2008-07-27 21:46:04 +00001635 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00001636}
1637
Scott Micheld1e8d9c2009-01-21 04:58:48 +00001638//! Lower a BUILD_VECTOR instruction creatively:
Dan Gohman7db949d2009-08-07 01:32:21 +00001639static SDValue
Scott Michelc9c8b2a2009-01-26 03:31:40 +00001640LowerBUILD_VECTOR(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00001641 EVT VT = Op.getValueType();
1642 EVT EltVT = VT.getVectorElementType();
Dale Johannesened2eee62009-02-06 01:31:28 +00001643 DebugLoc dl = Op.getDebugLoc();
Scott Michel7ea02ff2009-03-17 01:15:45 +00001644 BuildVectorSDNode *BCN = dyn_cast<BuildVectorSDNode>(Op.getNode());
1645 assert(BCN != 0 && "Expected BuildVectorSDNode in SPU LowerBUILD_VECTOR");
1646 unsigned minSplatBits = EltVT.getSizeInBits();
1647
1648 if (minSplatBits < 16)
1649 minSplatBits = 16;
1650
1651 APInt APSplatBits, APSplatUndef;
1652 unsigned SplatBitSize;
1653 bool HasAnyUndefs;
1654
1655 if (!BCN->isConstantSplat(APSplatBits, APSplatUndef, SplatBitSize,
1656 HasAnyUndefs, minSplatBits)
1657 || minSplatBits < SplatBitSize)
1658 return SDValue(); // Wasn't a constant vector or splat exceeded min
1659
1660 uint64_t SplatBits = APSplatBits.getZExtValue();
Scott Michel5af8f0e2008-07-16 17:17:29 +00001661
Owen Anderson825b72b2009-08-11 20:47:22 +00001662 switch (VT.getSimpleVT().SimpleTy) {
Benjamin Kramer1bd73352010-04-08 10:44:28 +00001663 default:
1664 report_fatal_error("CellSPU: Unhandled VT in LowerBUILD_VECTOR, VT = " +
1665 Twine(VT.getEVTString()));
Scott Micheld1e8d9c2009-01-21 04:58:48 +00001666 /*NOTREACHED*/
Owen Anderson825b72b2009-08-11 20:47:22 +00001667 case MVT::v4f32: {
Scott Michelc9c8b2a2009-01-26 03:31:40 +00001668 uint32_t Value32 = uint32_t(SplatBits);
Chris Lattnere7fa1f22009-03-26 05:29:34 +00001669 assert(SplatBitSize == 32
Scott Michel7f9ba9b2008-01-30 02:55:46 +00001670 && "LowerBUILD_VECTOR: Unexpected floating point vector element.");
Scott Michel266bc8f2007-12-04 22:23:35 +00001671 // NOTE: pretend the constant is an integer. LLVM won't load FP constants
Owen Anderson825b72b2009-08-11 20:47:22 +00001672 SDValue T = DAG.getConstant(Value32, MVT::i32);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001673 return DAG.getNode(ISD::BITCAST, dl, MVT::v4f32,
Owen Anderson825b72b2009-08-11 20:47:22 +00001674 DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, T,T,T,T));
Scott Michel266bc8f2007-12-04 22:23:35 +00001675 break;
1676 }
Owen Anderson825b72b2009-08-11 20:47:22 +00001677 case MVT::v2f64: {
Scott Michelc9c8b2a2009-01-26 03:31:40 +00001678 uint64_t f64val = uint64_t(SplatBits);
Chris Lattnere7fa1f22009-03-26 05:29:34 +00001679 assert(SplatBitSize == 64
Scott Michel104de432008-11-24 17:11:17 +00001680 && "LowerBUILD_VECTOR: 64-bit float vector size > 8 bytes.");
Scott Michel266bc8f2007-12-04 22:23:35 +00001681 // NOTE: pretend the constant is an integer. LLVM won't load FP constants
Owen Anderson825b72b2009-08-11 20:47:22 +00001682 SDValue T = DAG.getConstant(f64val, MVT::i64);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001683 return DAG.getNode(ISD::BITCAST, dl, MVT::v2f64,
Owen Anderson825b72b2009-08-11 20:47:22 +00001684 DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v2i64, T, T));
Scott Michel266bc8f2007-12-04 22:23:35 +00001685 break;
1686 }
Owen Anderson825b72b2009-08-11 20:47:22 +00001687 case MVT::v16i8: {
Scott Michel266bc8f2007-12-04 22:23:35 +00001688 // 8-bit constants have to be expanded to 16-bits
Scott Michel7ea02ff2009-03-17 01:15:45 +00001689 unsigned short Value16 = SplatBits /* | (SplatBits << 8) */;
1690 SmallVector<SDValue, 8> Ops;
1691
Owen Anderson825b72b2009-08-11 20:47:22 +00001692 Ops.assign(8, DAG.getConstant(Value16, MVT::i16));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001693 return DAG.getNode(ISD::BITCAST, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00001694 DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v8i16, &Ops[0], Ops.size()));
Scott Michel266bc8f2007-12-04 22:23:35 +00001695 }
Owen Anderson825b72b2009-08-11 20:47:22 +00001696 case MVT::v8i16: {
Scott Michel7ea02ff2009-03-17 01:15:45 +00001697 unsigned short Value16 = SplatBits;
1698 SDValue T = DAG.getConstant(Value16, EltVT);
1699 SmallVector<SDValue, 8> Ops;
1700
1701 Ops.assign(8, T);
1702 return DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &Ops[0], Ops.size());
Scott Michel266bc8f2007-12-04 22:23:35 +00001703 }
Owen Anderson825b72b2009-08-11 20:47:22 +00001704 case MVT::v4i32: {
Scott Michel7ea02ff2009-03-17 01:15:45 +00001705 SDValue T = DAG.getConstant(unsigned(SplatBits), VT.getVectorElementType());
Evan Chenga87008d2009-02-25 22:49:59 +00001706 return DAG.getNode(ISD::BUILD_VECTOR, dl, VT, T, T, T, T);
Scott Michel266bc8f2007-12-04 22:23:35 +00001707 }
Owen Anderson825b72b2009-08-11 20:47:22 +00001708 case MVT::v2i64: {
Scott Michel7ea02ff2009-03-17 01:15:45 +00001709 return SPU::LowerV2I64Splat(VT, DAG, SplatBits, dl);
Scott Michel266bc8f2007-12-04 22:23:35 +00001710 }
1711 }
Scott Michel5af8f0e2008-07-16 17:17:29 +00001712
Dan Gohman475871a2008-07-27 21:46:04 +00001713 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00001714}
1715
Scott Michel7ea02ff2009-03-17 01:15:45 +00001716/*!
1717 */
Scott Michelc9c8b2a2009-01-26 03:31:40 +00001718SDValue
Owen Andersone50ed302009-08-10 22:56:29 +00001719SPU::LowerV2I64Splat(EVT OpVT, SelectionDAG& DAG, uint64_t SplatVal,
Scott Michel7ea02ff2009-03-17 01:15:45 +00001720 DebugLoc dl) {
Scott Michelc9c8b2a2009-01-26 03:31:40 +00001721 uint32_t upper = uint32_t(SplatVal >> 32);
1722 uint32_t lower = uint32_t(SplatVal);
1723
1724 if (upper == lower) {
1725 // Magic constant that can be matched by IL, ILA, et. al.
Owen Anderson825b72b2009-08-11 20:47:22 +00001726 SDValue Val = DAG.getTargetConstant(upper, MVT::i32);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001727 return DAG.getNode(ISD::BITCAST, dl, OpVT,
Owen Anderson825b72b2009-08-11 20:47:22 +00001728 DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32,
Evan Chenga87008d2009-02-25 22:49:59 +00001729 Val, Val, Val, Val));
Scott Michelc9c8b2a2009-01-26 03:31:40 +00001730 } else {
Scott Michelc9c8b2a2009-01-26 03:31:40 +00001731 bool upper_special, lower_special;
1732
1733 // NOTE: This code creates common-case shuffle masks that can be easily
1734 // detected as common expressions. It is not attempting to create highly
1735 // specialized masks to replace any and all 0's, 0xff's and 0x80's.
1736
1737 // Detect if the upper or lower half is a special shuffle mask pattern:
1738 upper_special = (upper == 0 || upper == 0xffffffff || upper == 0x80000000);
1739 lower_special = (lower == 0 || lower == 0xffffffff || lower == 0x80000000);
1740
Scott Michel7ea02ff2009-03-17 01:15:45 +00001741 // Both upper and lower are special, lower to a constant pool load:
1742 if (lower_special && upper_special) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001743 SDValue SplatValCN = DAG.getConstant(SplatVal, MVT::i64);
1744 return DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v2i64,
Scott Michel7ea02ff2009-03-17 01:15:45 +00001745 SplatValCN, SplatValCN);
1746 }
1747
1748 SDValue LO32;
1749 SDValue HI32;
1750 SmallVector<SDValue, 16> ShufBytes;
1751 SDValue Result;
1752
Scott Michelc9c8b2a2009-01-26 03:31:40 +00001753 // Create lower vector if not a special pattern
1754 if (!lower_special) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001755 SDValue LO32C = DAG.getConstant(lower, MVT::i32);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001756 LO32 = DAG.getNode(ISD::BITCAST, dl, OpVT,
Owen Anderson825b72b2009-08-11 20:47:22 +00001757 DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32,
Evan Chenga87008d2009-02-25 22:49:59 +00001758 LO32C, LO32C, LO32C, LO32C));
Scott Michelc9c8b2a2009-01-26 03:31:40 +00001759 }
1760
1761 // Create upper vector if not a special pattern
1762 if (!upper_special) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001763 SDValue HI32C = DAG.getConstant(upper, MVT::i32);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001764 HI32 = DAG.getNode(ISD::BITCAST, dl, OpVT,
Owen Anderson825b72b2009-08-11 20:47:22 +00001765 DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32,
Evan Chenga87008d2009-02-25 22:49:59 +00001766 HI32C, HI32C, HI32C, HI32C));
Scott Michelc9c8b2a2009-01-26 03:31:40 +00001767 }
1768
1769 // If either upper or lower are special, then the two input operands are
1770 // the same (basically, one of them is a "don't care")
1771 if (lower_special)
1772 LO32 = HI32;
1773 if (upper_special)
1774 HI32 = LO32;
Scott Michelc9c8b2a2009-01-26 03:31:40 +00001775
1776 for (int i = 0; i < 4; ++i) {
1777 uint64_t val = 0;
1778 for (int j = 0; j < 4; ++j) {
1779 SDValue V;
1780 bool process_upper, process_lower;
1781 val <<= 8;
1782 process_upper = (upper_special && (i & 1) == 0);
1783 process_lower = (lower_special && (i & 1) == 1);
1784
1785 if (process_upper || process_lower) {
1786 if ((process_upper && upper == 0)
1787 || (process_lower && lower == 0))
1788 val |= 0x80;
1789 else if ((process_upper && upper == 0xffffffff)
1790 || (process_lower && lower == 0xffffffff))
1791 val |= 0xc0;
1792 else if ((process_upper && upper == 0x80000000)
1793 || (process_lower && lower == 0x80000000))
1794 val |= (j == 0 ? 0xe0 : 0x80);
1795 } else
1796 val |= i * 4 + j + ((i & 1) * 16);
1797 }
1798
Owen Anderson825b72b2009-08-11 20:47:22 +00001799 ShufBytes.push_back(DAG.getConstant(val, MVT::i32));
Scott Michelc9c8b2a2009-01-26 03:31:40 +00001800 }
1801
Dale Johannesened2eee62009-02-06 01:31:28 +00001802 return DAG.getNode(SPUISD::SHUFB, dl, OpVT, HI32, LO32,
Owen Anderson825b72b2009-08-11 20:47:22 +00001803 DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32,
Evan Chenga87008d2009-02-25 22:49:59 +00001804 &ShufBytes[0], ShufBytes.size()));
Scott Michelc9c8b2a2009-01-26 03:31:40 +00001805 }
1806}
1807
Scott Michel266bc8f2007-12-04 22:23:35 +00001808/// LowerVECTOR_SHUFFLE - Lower a vector shuffle (V1, V2, V3) to something on
1809/// which the Cell can operate. The code inspects V3 to ascertain whether the
1810/// permutation vector, V3, is monotonically increasing with one "exception"
1811/// element, e.g., (0, 1, _, 3). If this is the case, then generate a
Scott Michel7a1c9e92008-11-22 23:50:42 +00001812/// SHUFFLE_MASK synthetic instruction. Otherwise, spill V3 to the constant pool.
Scott Michel266bc8f2007-12-04 22:23:35 +00001813/// In either case, the net result is going to eventually invoke SHUFB to
1814/// permute/shuffle the bytes from V1 and V2.
1815/// \note
Scott Michel7a1c9e92008-11-22 23:50:42 +00001816/// SHUFFLE_MASK is eventually selected as one of the C*D instructions, generate
Scott Michel266bc8f2007-12-04 22:23:35 +00001817/// control word for byte/halfword/word insertion. This takes care of a single
1818/// element move from V2 into V1.
1819/// \note
1820/// SPUISD::SHUFB is eventually selected as Cell's <i>shufb</i> instructions.
Dan Gohman475871a2008-07-27 21:46:04 +00001821static SDValue LowerVECTOR_SHUFFLE(SDValue Op, SelectionDAG &DAG) {
Nate Begeman9008ca62009-04-27 18:41:29 +00001822 const ShuffleVectorSDNode *SVN = cast<ShuffleVectorSDNode>(Op);
Dan Gohman475871a2008-07-27 21:46:04 +00001823 SDValue V1 = Op.getOperand(0);
1824 SDValue V2 = Op.getOperand(1);
Dale Johannesena05dca42009-02-04 23:02:30 +00001825 DebugLoc dl = Op.getDebugLoc();
Scott Michel5af8f0e2008-07-16 17:17:29 +00001826
Scott Michel266bc8f2007-12-04 22:23:35 +00001827 if (V2.getOpcode() == ISD::UNDEF) V2 = V1;
Scott Michel5af8f0e2008-07-16 17:17:29 +00001828
Scott Michel266bc8f2007-12-04 22:23:35 +00001829 // If we have a single element being moved from V1 to V2, this can be handled
1830 // using the C*[DX] compute mask instructions, but the vector elements have
Kalle Raiskilaca9460f2010-08-18 10:20:29 +00001831 // to be monotonically increasing with one exception element, and the source
1832 // slot of the element to move must be the same as the destination.
Owen Andersone50ed302009-08-10 22:56:29 +00001833 EVT VecVT = V1.getValueType();
1834 EVT EltVT = VecVT.getVectorElementType();
Scott Michel266bc8f2007-12-04 22:23:35 +00001835 unsigned EltsFromV2 = 0;
Kalle Raiskilaca9460f2010-08-18 10:20:29 +00001836 unsigned V2EltOffset = 0;
Scott Michel266bc8f2007-12-04 22:23:35 +00001837 unsigned V2EltIdx0 = 0;
1838 unsigned CurrElt = 0;
Scott Michelcc188272008-12-04 21:01:44 +00001839 unsigned MaxElts = VecVT.getVectorNumElements();
1840 unsigned PrevElt = 0;
Scott Michel266bc8f2007-12-04 22:23:35 +00001841 bool monotonic = true;
Scott Michelcc188272008-12-04 21:01:44 +00001842 bool rotate = true;
Kalle Raiskilabb7d33a2010-09-09 07:30:15 +00001843 int rotamt=0;
Kalle Raiskila47948072010-06-21 10:17:36 +00001844 EVT maskVT; // which of the c?d instructions to use
Scott Michelcc188272008-12-04 21:01:44 +00001845
Owen Anderson825b72b2009-08-11 20:47:22 +00001846 if (EltVT == MVT::i8) {
Scott Michel266bc8f2007-12-04 22:23:35 +00001847 V2EltIdx0 = 16;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001848 maskVT = MVT::v16i8;
Owen Anderson825b72b2009-08-11 20:47:22 +00001849 } else if (EltVT == MVT::i16) {
Scott Michel266bc8f2007-12-04 22:23:35 +00001850 V2EltIdx0 = 8;
Kalle Raiskila47948072010-06-21 10:17:36 +00001851 maskVT = MVT::v8i16;
Owen Anderson825b72b2009-08-11 20:47:22 +00001852 } else if (EltVT == MVT::i32 || EltVT == MVT::f32) {
Scott Michel266bc8f2007-12-04 22:23:35 +00001853 V2EltIdx0 = 4;
Kalle Raiskila47948072010-06-21 10:17:36 +00001854 maskVT = MVT::v4i32;
Owen Anderson825b72b2009-08-11 20:47:22 +00001855 } else if (EltVT == MVT::i64 || EltVT == MVT::f64) {
Scott Michelcc188272008-12-04 21:01:44 +00001856 V2EltIdx0 = 2;
Kalle Raiskila47948072010-06-21 10:17:36 +00001857 maskVT = MVT::v2i64;
Scott Michelcc188272008-12-04 21:01:44 +00001858 } else
Torok Edwinc23197a2009-07-14 16:55:14 +00001859 llvm_unreachable("Unhandled vector type in LowerVECTOR_SHUFFLE");
Scott Michel266bc8f2007-12-04 22:23:35 +00001860
Nate Begeman9008ca62009-04-27 18:41:29 +00001861 for (unsigned i = 0; i != MaxElts; ++i) {
1862 if (SVN->getMaskElt(i) < 0)
1863 continue;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001864
Nate Begeman9008ca62009-04-27 18:41:29 +00001865 unsigned SrcElt = SVN->getMaskElt(i);
Scott Michel266bc8f2007-12-04 22:23:35 +00001866
Nate Begeman9008ca62009-04-27 18:41:29 +00001867 if (monotonic) {
1868 if (SrcElt >= V2EltIdx0) {
Kalle Raiskilaca9460f2010-08-18 10:20:29 +00001869 // TODO: optimize for the monotonic case when several consecutive
1870 // elements are taken form V2. Do we ever get such a case?
1871 if (EltsFromV2 == 0 && CurrElt == (SrcElt - V2EltIdx0))
1872 V2EltOffset = (SrcElt - V2EltIdx0) * (EltVT.getSizeInBits()/8);
1873 else
1874 monotonic = false;
1875 ++EltsFromV2;
Nate Begeman9008ca62009-04-27 18:41:29 +00001876 } else if (CurrElt != SrcElt) {
1877 monotonic = false;
Scott Michelcc188272008-12-04 21:01:44 +00001878 }
1879
Nate Begeman9008ca62009-04-27 18:41:29 +00001880 ++CurrElt;
1881 }
1882
1883 if (rotate) {
1884 if (PrevElt > 0 && SrcElt < MaxElts) {
1885 if ((PrevElt == SrcElt - 1)
1886 || (PrevElt == MaxElts - 1 && SrcElt == 0)) {
Scott Michelcc188272008-12-04 21:01:44 +00001887 PrevElt = SrcElt;
1888 } else {
Scott Michelcc188272008-12-04 21:01:44 +00001889 rotate = false;
1890 }
Kalle Raiskila0b4ab0c2010-09-08 11:53:38 +00001891 } else if (i == 0 || (PrevElt==0 && SrcElt==1)) {
1892 // First time or after a "wrap around"
Kalle Raiskilad87e5712010-11-22 16:28:26 +00001893 rotamt = SrcElt-i;
Nate Begeman9008ca62009-04-27 18:41:29 +00001894 PrevElt = SrcElt;
1895 } else {
1896 // This isn't a rotation, takes elements from vector 2
1897 rotate = false;
Scott Michelcc188272008-12-04 21:01:44 +00001898 }
Scott Michel266bc8f2007-12-04 22:23:35 +00001899 }
Scott Michel266bc8f2007-12-04 22:23:35 +00001900 }
1901
1902 if (EltsFromV2 == 1 && monotonic) {
1903 // Compute mask and shuffle
Owen Andersone50ed302009-08-10 22:56:29 +00001904 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Kalle Raiskila47948072010-06-21 10:17:36 +00001905
1906 // As SHUFFLE_MASK becomes a c?d instruction, feed it an address
1907 // R1 ($sp) is used here only as it is guaranteed to have last bits zero
1908 SDValue Pointer = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT,
1909 DAG.getRegister(SPU::R1, PtrVT),
Kalle Raiskilaca9460f2010-08-18 10:20:29 +00001910 DAG.getConstant(V2EltOffset, MVT::i32));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001911 SDValue ShufMaskOp = DAG.getNode(SPUISD::SHUFFLE_MASK, dl,
Kalle Raiskila47948072010-06-21 10:17:36 +00001912 maskVT, Pointer);
1913
Scott Michel266bc8f2007-12-04 22:23:35 +00001914 // Use shuffle mask in SHUFB synthetic instruction:
Scott Michel6e1d1472009-03-16 18:47:25 +00001915 return DAG.getNode(SPUISD::SHUFB, dl, V1.getValueType(), V2, V1,
Dale Johannesena05dca42009-02-04 23:02:30 +00001916 ShufMaskOp);
Scott Michelcc188272008-12-04 21:01:44 +00001917 } else if (rotate) {
Kalle Raiskila0b4ab0c2010-09-08 11:53:38 +00001918 if (rotamt < 0)
1919 rotamt +=MaxElts;
1920 rotamt *= EltVT.getSizeInBits()/8;
Dale Johannesena05dca42009-02-04 23:02:30 +00001921 return DAG.getNode(SPUISD::ROTBYTES_LEFT, dl, V1.getValueType(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001922 V1, DAG.getConstant(rotamt, MVT::i16));
Scott Michel266bc8f2007-12-04 22:23:35 +00001923 } else {
Gabor Greif93c53e52008-08-31 15:37:04 +00001924 // Convert the SHUFFLE_VECTOR mask's input element units to the
1925 // actual bytes.
Duncan Sands83ec4b62008-06-06 12:08:01 +00001926 unsigned BytesPerElement = EltVT.getSizeInBits()/8;
Scott Michel5af8f0e2008-07-16 17:17:29 +00001927
Dan Gohman475871a2008-07-27 21:46:04 +00001928 SmallVector<SDValue, 16> ResultMask;
Nate Begeman9008ca62009-04-27 18:41:29 +00001929 for (unsigned i = 0, e = MaxElts; i != e; ++i) {
1930 unsigned SrcElt = SVN->getMaskElt(i) < 0 ? 0 : SVN->getMaskElt(i);
Scott Michel5af8f0e2008-07-16 17:17:29 +00001931
Nate Begeman9008ca62009-04-27 18:41:29 +00001932 for (unsigned j = 0; j < BytesPerElement; ++j)
Owen Anderson825b72b2009-08-11 20:47:22 +00001933 ResultMask.push_back(DAG.getConstant(SrcElt*BytesPerElement+j,MVT::i8));
Scott Michel266bc8f2007-12-04 22:23:35 +00001934 }
Owen Anderson825b72b2009-08-11 20:47:22 +00001935 SDValue VPermMask = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v16i8,
Evan Chenga87008d2009-02-25 22:49:59 +00001936 &ResultMask[0], ResultMask.size());
Dale Johannesena05dca42009-02-04 23:02:30 +00001937 return DAG.getNode(SPUISD::SHUFB, dl, V1.getValueType(), V1, V2, VPermMask);
Scott Michel266bc8f2007-12-04 22:23:35 +00001938 }
1939}
1940
Dan Gohman475871a2008-07-27 21:46:04 +00001941static SDValue LowerSCALAR_TO_VECTOR(SDValue Op, SelectionDAG &DAG) {
1942 SDValue Op0 = Op.getOperand(0); // Op0 = the scalar
Dale Johannesened2eee62009-02-06 01:31:28 +00001943 DebugLoc dl = Op.getDebugLoc();
Scott Michel266bc8f2007-12-04 22:23:35 +00001944
Gabor Greifba36cb52008-08-28 21:40:38 +00001945 if (Op0.getNode()->getOpcode() == ISD::Constant) {
Scott Michel266bc8f2007-12-04 22:23:35 +00001946 // For a constant, build the appropriate constant vector, which will
1947 // eventually simplify to a vector register load.
1948
Gabor Greifba36cb52008-08-28 21:40:38 +00001949 ConstantSDNode *CN = cast<ConstantSDNode>(Op0.getNode());
Dan Gohman475871a2008-07-27 21:46:04 +00001950 SmallVector<SDValue, 16> ConstVecValues;
Owen Andersone50ed302009-08-10 22:56:29 +00001951 EVT VT;
Scott Michel266bc8f2007-12-04 22:23:35 +00001952 size_t n_copies;
1953
1954 // Create a constant vector:
Owen Anderson825b72b2009-08-11 20:47:22 +00001955 switch (Op.getValueType().getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001956 default: llvm_unreachable("Unexpected constant value type in "
Torok Edwin481d15a2009-07-14 12:22:58 +00001957 "LowerSCALAR_TO_VECTOR");
Owen Anderson825b72b2009-08-11 20:47:22 +00001958 case MVT::v16i8: n_copies = 16; VT = MVT::i8; break;
1959 case MVT::v8i16: n_copies = 8; VT = MVT::i16; break;
1960 case MVT::v4i32: n_copies = 4; VT = MVT::i32; break;
1961 case MVT::v4f32: n_copies = 4; VT = MVT::f32; break;
1962 case MVT::v2i64: n_copies = 2; VT = MVT::i64; break;
1963 case MVT::v2f64: n_copies = 2; VT = MVT::f64; break;
Scott Michel266bc8f2007-12-04 22:23:35 +00001964 }
1965
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001966 SDValue CValue = DAG.getConstant(CN->getZExtValue(), VT);
Scott Michel266bc8f2007-12-04 22:23:35 +00001967 for (size_t j = 0; j < n_copies; ++j)
1968 ConstVecValues.push_back(CValue);
1969
Evan Chenga87008d2009-02-25 22:49:59 +00001970 return DAG.getNode(ISD::BUILD_VECTOR, dl, Op.getValueType(),
1971 &ConstVecValues[0], ConstVecValues.size());
Scott Michel266bc8f2007-12-04 22:23:35 +00001972 } else {
1973 // Otherwise, copy the value from one register to another:
Owen Anderson825b72b2009-08-11 20:47:22 +00001974 switch (Op0.getValueType().getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001975 default: llvm_unreachable("Unexpected value type in LowerSCALAR_TO_VECTOR");
Owen Anderson825b72b2009-08-11 20:47:22 +00001976 case MVT::i8:
1977 case MVT::i16:
1978 case MVT::i32:
1979 case MVT::i64:
1980 case MVT::f32:
1981 case MVT::f64:
Dale Johannesened2eee62009-02-06 01:31:28 +00001982 return DAG.getNode(SPUISD::PREFSLOT2VEC, dl, Op.getValueType(), Op0, Op0);
Scott Michel266bc8f2007-12-04 22:23:35 +00001983 }
1984 }
1985
Dan Gohman475871a2008-07-27 21:46:04 +00001986 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00001987}
1988
Dan Gohman475871a2008-07-27 21:46:04 +00001989static SDValue LowerEXTRACT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00001990 EVT VT = Op.getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00001991 SDValue N = Op.getOperand(0);
1992 SDValue Elt = Op.getOperand(1);
Dale Johannesened2eee62009-02-06 01:31:28 +00001993 DebugLoc dl = Op.getDebugLoc();
Scott Michel7a1c9e92008-11-22 23:50:42 +00001994 SDValue retval;
Scott Michel266bc8f2007-12-04 22:23:35 +00001995
Scott Michel7a1c9e92008-11-22 23:50:42 +00001996 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Elt)) {
1997 // Constant argument:
1998 int EltNo = (int) C->getZExtValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00001999
Scott Michel7a1c9e92008-11-22 23:50:42 +00002000 // sanity checks:
Owen Anderson825b72b2009-08-11 20:47:22 +00002001 if (VT == MVT::i8 && EltNo >= 16)
Torok Edwinc23197a2009-07-14 16:55:14 +00002002 llvm_unreachable("SPU LowerEXTRACT_VECTOR_ELT: i8 extraction slot > 15");
Owen Anderson825b72b2009-08-11 20:47:22 +00002003 else if (VT == MVT::i16 && EltNo >= 8)
Torok Edwinc23197a2009-07-14 16:55:14 +00002004 llvm_unreachable("SPU LowerEXTRACT_VECTOR_ELT: i16 extraction slot > 7");
Owen Anderson825b72b2009-08-11 20:47:22 +00002005 else if (VT == MVT::i32 && EltNo >= 4)
Torok Edwinc23197a2009-07-14 16:55:14 +00002006 llvm_unreachable("SPU LowerEXTRACT_VECTOR_ELT: i32 extraction slot > 4");
Owen Anderson825b72b2009-08-11 20:47:22 +00002007 else if (VT == MVT::i64 && EltNo >= 2)
Torok Edwinc23197a2009-07-14 16:55:14 +00002008 llvm_unreachable("SPU LowerEXTRACT_VECTOR_ELT: i64 extraction slot > 2");
Scott Michel266bc8f2007-12-04 22:23:35 +00002009
Owen Anderson825b72b2009-08-11 20:47:22 +00002010 if (EltNo == 0 && (VT == MVT::i32 || VT == MVT::i64)) {
Scott Michel7a1c9e92008-11-22 23:50:42 +00002011 // i32 and i64: Element 0 is the preferred slot
Dale Johannesened2eee62009-02-06 01:31:28 +00002012 return DAG.getNode(SPUISD::VEC2PREFSLOT, dl, VT, N);
Scott Michel7a1c9e92008-11-22 23:50:42 +00002013 }
Scott Michel266bc8f2007-12-04 22:23:35 +00002014
Scott Michel7a1c9e92008-11-22 23:50:42 +00002015 // Need to generate shuffle mask and extract:
2016 int prefslot_begin = -1, prefslot_end = -1;
2017 int elt_byte = EltNo * VT.getSizeInBits() / 8;
2018
Owen Anderson825b72b2009-08-11 20:47:22 +00002019 switch (VT.getSimpleVT().SimpleTy) {
Scott Michel7a1c9e92008-11-22 23:50:42 +00002020 default:
2021 assert(false && "Invalid value type!");
Owen Anderson825b72b2009-08-11 20:47:22 +00002022 case MVT::i8: {
Scott Michel7a1c9e92008-11-22 23:50:42 +00002023 prefslot_begin = prefslot_end = 3;
2024 break;
2025 }
Owen Anderson825b72b2009-08-11 20:47:22 +00002026 case MVT::i16: {
Scott Michel7a1c9e92008-11-22 23:50:42 +00002027 prefslot_begin = 2; prefslot_end = 3;
2028 break;
2029 }
Owen Anderson825b72b2009-08-11 20:47:22 +00002030 case MVT::i32:
2031 case MVT::f32: {
Scott Michel7a1c9e92008-11-22 23:50:42 +00002032 prefslot_begin = 0; prefslot_end = 3;
2033 break;
2034 }
Owen Anderson825b72b2009-08-11 20:47:22 +00002035 case MVT::i64:
2036 case MVT::f64: {
Scott Michel7a1c9e92008-11-22 23:50:42 +00002037 prefslot_begin = 0; prefslot_end = 7;
2038 break;
2039 }
2040 }
2041
2042 assert(prefslot_begin != -1 && prefslot_end != -1 &&
2043 "LowerEXTRACT_VECTOR_ELT: preferred slots uninitialized");
2044
Scott Michel9b2420d2009-08-24 21:53:27 +00002045 unsigned int ShufBytes[16] = {
2046 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0
2047 };
Scott Michel7a1c9e92008-11-22 23:50:42 +00002048 for (int i = 0; i < 16; ++i) {
2049 // zero fill uppper part of preferred slot, don't care about the
2050 // other slots:
2051 unsigned int mask_val;
2052 if (i <= prefslot_end) {
2053 mask_val =
2054 ((i < prefslot_begin)
2055 ? 0x80
2056 : elt_byte + (i - prefslot_begin));
2057
2058 ShufBytes[i] = mask_val;
2059 } else
2060 ShufBytes[i] = ShufBytes[i % (prefslot_end + 1)];
2061 }
2062
2063 SDValue ShufMask[4];
2064 for (unsigned i = 0; i < sizeof(ShufMask)/sizeof(ShufMask[0]); ++i) {
Scott Michelcc188272008-12-04 21:01:44 +00002065 unsigned bidx = i * 4;
Scott Michel7a1c9e92008-11-22 23:50:42 +00002066 unsigned int bits = ((ShufBytes[bidx] << 24) |
2067 (ShufBytes[bidx+1] << 16) |
2068 (ShufBytes[bidx+2] << 8) |
2069 ShufBytes[bidx+3]);
Owen Anderson825b72b2009-08-11 20:47:22 +00002070 ShufMask[i] = DAG.getConstant(bits, MVT::i32);
Scott Michel7a1c9e92008-11-22 23:50:42 +00002071 }
2072
Scott Michel7ea02ff2009-03-17 01:15:45 +00002073 SDValue ShufMaskVec =
Owen Anderson825b72b2009-08-11 20:47:22 +00002074 DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32,
Scott Michel7ea02ff2009-03-17 01:15:45 +00002075 &ShufMask[0], sizeof(ShufMask)/sizeof(ShufMask[0]));
Scott Michel7a1c9e92008-11-22 23:50:42 +00002076
Dale Johannesened2eee62009-02-06 01:31:28 +00002077 retval = DAG.getNode(SPUISD::VEC2PREFSLOT, dl, VT,
2078 DAG.getNode(SPUISD::SHUFB, dl, N.getValueType(),
Scott Michel7a1c9e92008-11-22 23:50:42 +00002079 N, N, ShufMaskVec));
2080 } else {
2081 // Variable index: Rotate the requested element into slot 0, then replicate
2082 // slot 0 across the vector
Owen Andersone50ed302009-08-10 22:56:29 +00002083 EVT VecVT = N.getValueType();
Kalle Raiskila82fe4672010-08-02 08:54:39 +00002084 if (!VecVT.isSimple() || !VecVT.isVector()) {
Chris Lattner75361b62010-04-07 22:58:41 +00002085 report_fatal_error("LowerEXTRACT_VECTOR_ELT: Must have a simple, 128-bit"
Torok Edwindac237e2009-07-08 20:53:28 +00002086 "vector type!");
Scott Michel7a1c9e92008-11-22 23:50:42 +00002087 }
2088
2089 // Make life easier by making sure the index is zero-extended to i32
Owen Anderson825b72b2009-08-11 20:47:22 +00002090 if (Elt.getValueType() != MVT::i32)
2091 Elt = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, Elt);
Scott Michel7a1c9e92008-11-22 23:50:42 +00002092
2093 // Scale the index to a bit/byte shift quantity
2094 APInt scaleFactor =
Scott Michel104de432008-11-24 17:11:17 +00002095 APInt(32, uint64_t(16 / N.getValueType().getVectorNumElements()), false);
2096 unsigned scaleShift = scaleFactor.logBase2();
Scott Michel7a1c9e92008-11-22 23:50:42 +00002097 SDValue vecShift;
Scott Michel7a1c9e92008-11-22 23:50:42 +00002098
Scott Michel104de432008-11-24 17:11:17 +00002099 if (scaleShift > 0) {
2100 // Scale the shift factor:
Owen Anderson825b72b2009-08-11 20:47:22 +00002101 Elt = DAG.getNode(ISD::SHL, dl, MVT::i32, Elt,
2102 DAG.getConstant(scaleShift, MVT::i32));
Scott Michel7a1c9e92008-11-22 23:50:42 +00002103 }
2104
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +00002105 vecShift = DAG.getNode(SPUISD::SHL_BYTES, dl, VecVT, N, Elt);
Scott Michel104de432008-11-24 17:11:17 +00002106
2107 // Replicate the bytes starting at byte 0 across the entire vector (for
2108 // consistency with the notion of a unified register set)
Scott Michel7a1c9e92008-11-22 23:50:42 +00002109 SDValue replicate;
2110
Owen Anderson825b72b2009-08-11 20:47:22 +00002111 switch (VT.getSimpleVT().SimpleTy) {
Scott Michel7a1c9e92008-11-22 23:50:42 +00002112 default:
Chris Lattner75361b62010-04-07 22:58:41 +00002113 report_fatal_error("LowerEXTRACT_VECTOR_ELT(varable): Unhandled vector"
Torok Edwindac237e2009-07-08 20:53:28 +00002114 "type");
Scott Michel7a1c9e92008-11-22 23:50:42 +00002115 /*NOTREACHED*/
Owen Anderson825b72b2009-08-11 20:47:22 +00002116 case MVT::i8: {
2117 SDValue factor = DAG.getConstant(0x00000000, MVT::i32);
2118 replicate = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32,
Scott Michel7ea02ff2009-03-17 01:15:45 +00002119 factor, factor, factor, factor);
Scott Michel7a1c9e92008-11-22 23:50:42 +00002120 break;
2121 }
Owen Anderson825b72b2009-08-11 20:47:22 +00002122 case MVT::i16: {
2123 SDValue factor = DAG.getConstant(0x00010001, MVT::i32);
2124 replicate = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32,
Scott Michel7ea02ff2009-03-17 01:15:45 +00002125 factor, factor, factor, factor);
Scott Michel7a1c9e92008-11-22 23:50:42 +00002126 break;
2127 }
Owen Anderson825b72b2009-08-11 20:47:22 +00002128 case MVT::i32:
2129 case MVT::f32: {
2130 SDValue factor = DAG.getConstant(0x00010203, MVT::i32);
2131 replicate = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32,
Scott Michel7ea02ff2009-03-17 01:15:45 +00002132 factor, factor, factor, factor);
Scott Michel7a1c9e92008-11-22 23:50:42 +00002133 break;
2134 }
Owen Anderson825b72b2009-08-11 20:47:22 +00002135 case MVT::i64:
2136 case MVT::f64: {
2137 SDValue loFactor = DAG.getConstant(0x00010203, MVT::i32);
2138 SDValue hiFactor = DAG.getConstant(0x04050607, MVT::i32);
2139 replicate = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32,
Evan Chenga87008d2009-02-25 22:49:59 +00002140 loFactor, hiFactor, loFactor, hiFactor);
Scott Michel7a1c9e92008-11-22 23:50:42 +00002141 break;
2142 }
2143 }
2144
Dale Johannesened2eee62009-02-06 01:31:28 +00002145 retval = DAG.getNode(SPUISD::VEC2PREFSLOT, dl, VT,
2146 DAG.getNode(SPUISD::SHUFB, dl, VecVT,
Scott Michel1a6cdb62008-12-01 17:56:02 +00002147 vecShift, vecShift, replicate));
Scott Michel266bc8f2007-12-04 22:23:35 +00002148 }
2149
Scott Michel7a1c9e92008-11-22 23:50:42 +00002150 return retval;
Scott Michel266bc8f2007-12-04 22:23:35 +00002151}
2152
Dan Gohman475871a2008-07-27 21:46:04 +00002153static SDValue LowerINSERT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) {
2154 SDValue VecOp = Op.getOperand(0);
2155 SDValue ValOp = Op.getOperand(1);
2156 SDValue IdxOp = Op.getOperand(2);
Dale Johannesened2eee62009-02-06 01:31:28 +00002157 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00002158 EVT VT = Op.getValueType();
Kalle Raiskilabd887df2010-08-29 12:41:50 +00002159 EVT eltVT = ValOp.getValueType();
Scott Michel266bc8f2007-12-04 22:23:35 +00002160
Kalle Raiskila43d225d2010-06-09 09:58:17 +00002161 // use 0 when the lane to insert to is 'undef'
Kalle Raiskilabd887df2010-08-29 12:41:50 +00002162 int64_t Offset=0;
Kalle Raiskila43d225d2010-06-09 09:58:17 +00002163 if (IdxOp.getOpcode() != ISD::UNDEF) {
2164 ConstantSDNode *CN = cast<ConstantSDNode>(IdxOp);
2165 assert(CN != 0 && "LowerINSERT_VECTOR_ELT: Index is not constant!");
Kalle Raiskilabd887df2010-08-29 12:41:50 +00002166 Offset = (CN->getSExtValue()) * eltVT.getSizeInBits()/8;
Kalle Raiskila43d225d2010-06-09 09:58:17 +00002167 }
Scott Michel266bc8f2007-12-04 22:23:35 +00002168
Owen Andersone50ed302009-08-10 22:56:29 +00002169 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Scott Michel1a6cdb62008-12-01 17:56:02 +00002170 // Use $sp ($1) because it's always 16-byte aligned and it's available:
Dale Johannesened2eee62009-02-06 01:31:28 +00002171 SDValue Pointer = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT,
Scott Michel1a6cdb62008-12-01 17:56:02 +00002172 DAG.getRegister(SPU::R1, PtrVT),
Kalle Raiskilabd887df2010-08-29 12:41:50 +00002173 DAG.getConstant(Offset, PtrVT));
Kalle Raiskilabc2697c2010-08-04 13:59:48 +00002174 // widen the mask when dealing with half vectors
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002175 EVT maskVT = EVT::getVectorVT(*(DAG.getContext()), VT.getVectorElementType(),
Kalle Raiskilabc2697c2010-08-04 13:59:48 +00002176 128/ VT.getVectorElementType().getSizeInBits());
2177 SDValue ShufMask = DAG.getNode(SPUISD::SHUFFLE_MASK, dl, maskVT, Pointer);
Scott Michel266bc8f2007-12-04 22:23:35 +00002178
Dan Gohman475871a2008-07-27 21:46:04 +00002179 SDValue result =
Dale Johannesened2eee62009-02-06 01:31:28 +00002180 DAG.getNode(SPUISD::SHUFB, dl, VT,
2181 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, ValOp),
Scott Michel1df30c42008-12-29 03:23:36 +00002182 VecOp,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002183 DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, ShufMask));
Scott Michel266bc8f2007-12-04 22:23:35 +00002184
2185 return result;
2186}
2187
Scott Michelf0569be2008-12-27 04:51:36 +00002188static SDValue LowerI8Math(SDValue Op, SelectionDAG &DAG, unsigned Opc,
2189 const TargetLowering &TLI)
Scott Michela59d4692008-02-23 18:41:37 +00002190{
Dan Gohman475871a2008-07-27 21:46:04 +00002191 SDValue N0 = Op.getOperand(0); // Everything has at least one operand
Dale Johannesened2eee62009-02-06 01:31:28 +00002192 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00002193 EVT ShiftVT = TLI.getShiftAmountTy();
Scott Michel266bc8f2007-12-04 22:23:35 +00002194
Owen Anderson825b72b2009-08-11 20:47:22 +00002195 assert(Op.getValueType() == MVT::i8);
Scott Michel266bc8f2007-12-04 22:23:35 +00002196 switch (Opc) {
2197 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00002198 llvm_unreachable("Unhandled i8 math operator");
Scott Michel266bc8f2007-12-04 22:23:35 +00002199 /*NOTREACHED*/
2200 break;
Scott Michel02d711b2008-12-30 23:28:25 +00002201 case ISD::ADD: {
2202 // 8-bit addition: Promote the arguments up to 16-bits and truncate
2203 // the result:
2204 SDValue N1 = Op.getOperand(1);
Owen Anderson825b72b2009-08-11 20:47:22 +00002205 N0 = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::i16, N0);
2206 N1 = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::i16, N1);
2207 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i8,
2208 DAG.getNode(Opc, dl, MVT::i16, N0, N1));
Scott Michel02d711b2008-12-30 23:28:25 +00002209
2210 }
2211
Scott Michel266bc8f2007-12-04 22:23:35 +00002212 case ISD::SUB: {
2213 // 8-bit subtraction: Promote the arguments up to 16-bits and truncate
2214 // the result:
Dan Gohman475871a2008-07-27 21:46:04 +00002215 SDValue N1 = Op.getOperand(1);
Owen Anderson825b72b2009-08-11 20:47:22 +00002216 N0 = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::i16, N0);
2217 N1 = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::i16, N1);
2218 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i8,
2219 DAG.getNode(Opc, dl, MVT::i16, N0, N1));
Scott Michel5af8f0e2008-07-16 17:17:29 +00002220 }
Scott Michel266bc8f2007-12-04 22:23:35 +00002221 case ISD::ROTR:
2222 case ISD::ROTL: {
Dan Gohman475871a2008-07-27 21:46:04 +00002223 SDValue N1 = Op.getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +00002224 EVT N1VT = N1.getValueType();
Scott Michel7ea02ff2009-03-17 01:15:45 +00002225
Owen Anderson825b72b2009-08-11 20:47:22 +00002226 N0 = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i16, N0);
Scott Michel7ea02ff2009-03-17 01:15:45 +00002227 if (!N1VT.bitsEq(ShiftVT)) {
2228 unsigned N1Opc = N1.getValueType().bitsLT(ShiftVT)
2229 ? ISD::ZERO_EXTEND
2230 : ISD::TRUNCATE;
2231 N1 = DAG.getNode(N1Opc, dl, ShiftVT, N1);
2232 }
2233
2234 // Replicate lower 8-bits into upper 8:
Dan Gohman475871a2008-07-27 21:46:04 +00002235 SDValue ExpandArg =
Owen Anderson825b72b2009-08-11 20:47:22 +00002236 DAG.getNode(ISD::OR, dl, MVT::i16, N0,
2237 DAG.getNode(ISD::SHL, dl, MVT::i16,
2238 N0, DAG.getConstant(8, MVT::i32)));
Scott Michel7ea02ff2009-03-17 01:15:45 +00002239
2240 // Truncate back down to i8
Owen Anderson825b72b2009-08-11 20:47:22 +00002241 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i8,
2242 DAG.getNode(Opc, dl, MVT::i16, ExpandArg, N1));
Scott Michel266bc8f2007-12-04 22:23:35 +00002243 }
2244 case ISD::SRL:
2245 case ISD::SHL: {
Dan Gohman475871a2008-07-27 21:46:04 +00002246 SDValue N1 = Op.getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +00002247 EVT N1VT = N1.getValueType();
Scott Michel7ea02ff2009-03-17 01:15:45 +00002248
Owen Anderson825b72b2009-08-11 20:47:22 +00002249 N0 = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i16, N0);
Scott Michel7ea02ff2009-03-17 01:15:45 +00002250 if (!N1VT.bitsEq(ShiftVT)) {
2251 unsigned N1Opc = ISD::ZERO_EXTEND;
2252
2253 if (N1.getValueType().bitsGT(ShiftVT))
2254 N1Opc = ISD::TRUNCATE;
2255
2256 N1 = DAG.getNode(N1Opc, dl, ShiftVT, N1);
2257 }
2258
Owen Anderson825b72b2009-08-11 20:47:22 +00002259 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i8,
2260 DAG.getNode(Opc, dl, MVT::i16, N0, N1));
Scott Michel266bc8f2007-12-04 22:23:35 +00002261 }
2262 case ISD::SRA: {
Dan Gohman475871a2008-07-27 21:46:04 +00002263 SDValue N1 = Op.getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +00002264 EVT N1VT = N1.getValueType();
Scott Michel7ea02ff2009-03-17 01:15:45 +00002265
Owen Anderson825b72b2009-08-11 20:47:22 +00002266 N0 = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::i16, N0);
Scott Michel7ea02ff2009-03-17 01:15:45 +00002267 if (!N1VT.bitsEq(ShiftVT)) {
2268 unsigned N1Opc = ISD::SIGN_EXTEND;
2269
2270 if (N1VT.bitsGT(ShiftVT))
2271 N1Opc = ISD::TRUNCATE;
2272 N1 = DAG.getNode(N1Opc, dl, ShiftVT, N1);
2273 }
2274
Owen Anderson825b72b2009-08-11 20:47:22 +00002275 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i8,
2276 DAG.getNode(Opc, dl, MVT::i16, N0, N1));
Scott Michel266bc8f2007-12-04 22:23:35 +00002277 }
2278 case ISD::MUL: {
Dan Gohman475871a2008-07-27 21:46:04 +00002279 SDValue N1 = Op.getOperand(1);
Scott Michel7ea02ff2009-03-17 01:15:45 +00002280
Owen Anderson825b72b2009-08-11 20:47:22 +00002281 N0 = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::i16, N0);
2282 N1 = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::i16, N1);
2283 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i8,
2284 DAG.getNode(Opc, dl, MVT::i16, N0, N1));
Scott Michel266bc8f2007-12-04 22:23:35 +00002285 break;
2286 }
2287 }
2288
Dan Gohman475871a2008-07-27 21:46:04 +00002289 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00002290}
2291
2292//! Lower byte immediate operations for v16i8 vectors:
Dan Gohman475871a2008-07-27 21:46:04 +00002293static SDValue
2294LowerByteImmed(SDValue Op, SelectionDAG &DAG) {
2295 SDValue ConstVec;
2296 SDValue Arg;
Owen Andersone50ed302009-08-10 22:56:29 +00002297 EVT VT = Op.getValueType();
Dale Johannesened2eee62009-02-06 01:31:28 +00002298 DebugLoc dl = Op.getDebugLoc();
Scott Michel266bc8f2007-12-04 22:23:35 +00002299
2300 ConstVec = Op.getOperand(0);
2301 Arg = Op.getOperand(1);
Gabor Greifba36cb52008-08-28 21:40:38 +00002302 if (ConstVec.getNode()->getOpcode() != ISD::BUILD_VECTOR) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002303 if (ConstVec.getNode()->getOpcode() == ISD::BITCAST) {
Scott Michel266bc8f2007-12-04 22:23:35 +00002304 ConstVec = ConstVec.getOperand(0);
2305 } else {
2306 ConstVec = Op.getOperand(1);
2307 Arg = Op.getOperand(0);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002308 if (ConstVec.getNode()->getOpcode() == ISD::BITCAST) {
Scott Michel7f9ba9b2008-01-30 02:55:46 +00002309 ConstVec = ConstVec.getOperand(0);
Scott Michel266bc8f2007-12-04 22:23:35 +00002310 }
2311 }
2312 }
2313
Gabor Greifba36cb52008-08-28 21:40:38 +00002314 if (ConstVec.getNode()->getOpcode() == ISD::BUILD_VECTOR) {
Scott Michel7ea02ff2009-03-17 01:15:45 +00002315 BuildVectorSDNode *BCN = dyn_cast<BuildVectorSDNode>(ConstVec.getNode());
2316 assert(BCN != 0 && "Expected BuildVectorSDNode in SPU LowerByteImmed");
Scott Michel266bc8f2007-12-04 22:23:35 +00002317
Scott Michel7ea02ff2009-03-17 01:15:45 +00002318 APInt APSplatBits, APSplatUndef;
2319 unsigned SplatBitSize;
2320 bool HasAnyUndefs;
2321 unsigned minSplatBits = VT.getVectorElementType().getSizeInBits();
2322
2323 if (BCN->isConstantSplat(APSplatBits, APSplatUndef, SplatBitSize,
2324 HasAnyUndefs, minSplatBits)
2325 && minSplatBits <= SplatBitSize) {
2326 uint64_t SplatBits = APSplatBits.getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00002327 SDValue tc = DAG.getTargetConstant(SplatBits & 0xff, MVT::i8);
Scott Michel266bc8f2007-12-04 22:23:35 +00002328
Scott Michel7ea02ff2009-03-17 01:15:45 +00002329 SmallVector<SDValue, 16> tcVec;
2330 tcVec.assign(16, tc);
Dale Johannesened2eee62009-02-06 01:31:28 +00002331 return DAG.getNode(Op.getNode()->getOpcode(), dl, VT, Arg,
Scott Michel7ea02ff2009-03-17 01:15:45 +00002332 DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &tcVec[0], tcVec.size()));
Scott Michel266bc8f2007-12-04 22:23:35 +00002333 }
2334 }
Scott Michel9de57a92009-01-26 22:33:37 +00002335
Nate Begeman24dc3462008-07-29 19:07:27 +00002336 // These operations (AND, OR, XOR) are legal, they just couldn't be custom
2337 // lowered. Return the operation, rather than a null SDValue.
2338 return Op;
Scott Michel266bc8f2007-12-04 22:23:35 +00002339}
2340
Scott Michel266bc8f2007-12-04 22:23:35 +00002341//! Custom lowering for CTPOP (count population)
2342/*!
2343 Custom lowering code that counts the number ones in the input
2344 operand. SPU has such an instruction, but it counts the number of
2345 ones per byte, which then have to be accumulated.
2346*/
Dan Gohman475871a2008-07-27 21:46:04 +00002347static SDValue LowerCTPOP(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00002348 EVT VT = Op.getValueType();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002349 EVT vecVT = EVT::getVectorVT(*DAG.getContext(),
Owen Anderson23b9b192009-08-12 00:36:31 +00002350 VT, (128 / VT.getSizeInBits()));
Dale Johannesena05dca42009-02-04 23:02:30 +00002351 DebugLoc dl = Op.getDebugLoc();
Scott Michel266bc8f2007-12-04 22:23:35 +00002352
Owen Anderson825b72b2009-08-11 20:47:22 +00002353 switch (VT.getSimpleVT().SimpleTy) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00002354 default:
2355 assert(false && "Invalid value type!");
Owen Anderson825b72b2009-08-11 20:47:22 +00002356 case MVT::i8: {
Dan Gohman475871a2008-07-27 21:46:04 +00002357 SDValue N = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00002358 SDValue Elt0 = DAG.getConstant(0, MVT::i32);
Scott Michel266bc8f2007-12-04 22:23:35 +00002359
Dale Johannesena05dca42009-02-04 23:02:30 +00002360 SDValue Promote = DAG.getNode(SPUISD::PREFSLOT2VEC, dl, vecVT, N, N);
2361 SDValue CNTB = DAG.getNode(SPUISD::CNTB, dl, vecVT, Promote);
Scott Michel266bc8f2007-12-04 22:23:35 +00002362
Owen Anderson825b72b2009-08-11 20:47:22 +00002363 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i8, CNTB, Elt0);
Scott Michel266bc8f2007-12-04 22:23:35 +00002364 }
2365
Owen Anderson825b72b2009-08-11 20:47:22 +00002366 case MVT::i16: {
Scott Michel266bc8f2007-12-04 22:23:35 +00002367 MachineFunction &MF = DAG.getMachineFunction();
Chris Lattner84bc5422007-12-31 04:13:23 +00002368 MachineRegisterInfo &RegInfo = MF.getRegInfo();
Scott Michel266bc8f2007-12-04 22:23:35 +00002369
Chris Lattner84bc5422007-12-31 04:13:23 +00002370 unsigned CNTB_reg = RegInfo.createVirtualRegister(&SPU::R16CRegClass);
Scott Michel266bc8f2007-12-04 22:23:35 +00002371
Dan Gohman475871a2008-07-27 21:46:04 +00002372 SDValue N = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00002373 SDValue Elt0 = DAG.getConstant(0, MVT::i16);
2374 SDValue Mask0 = DAG.getConstant(0x0f, MVT::i16);
2375 SDValue Shift1 = DAG.getConstant(8, MVT::i32);
Scott Michel266bc8f2007-12-04 22:23:35 +00002376
Dale Johannesena05dca42009-02-04 23:02:30 +00002377 SDValue Promote = DAG.getNode(SPUISD::PREFSLOT2VEC, dl, vecVT, N, N);
2378 SDValue CNTB = DAG.getNode(SPUISD::CNTB, dl, vecVT, Promote);
Scott Michel266bc8f2007-12-04 22:23:35 +00002379
2380 // CNTB_result becomes the chain to which all of the virtual registers
2381 // CNTB_reg, SUM1_reg become associated:
Dan Gohman475871a2008-07-27 21:46:04 +00002382 SDValue CNTB_result =
Owen Anderson825b72b2009-08-11 20:47:22 +00002383 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, CNTB, Elt0);
Scott Michel5af8f0e2008-07-16 17:17:29 +00002384
Dan Gohman475871a2008-07-27 21:46:04 +00002385 SDValue CNTB_rescopy =
Dale Johannesena05dca42009-02-04 23:02:30 +00002386 DAG.getCopyToReg(CNTB_result, dl, CNTB_reg, CNTB_result);
Scott Michel266bc8f2007-12-04 22:23:35 +00002387
Owen Anderson825b72b2009-08-11 20:47:22 +00002388 SDValue Tmp1 = DAG.getCopyFromReg(CNTB_rescopy, dl, CNTB_reg, MVT::i16);
Scott Michel266bc8f2007-12-04 22:23:35 +00002389
Owen Anderson825b72b2009-08-11 20:47:22 +00002390 return DAG.getNode(ISD::AND, dl, MVT::i16,
2391 DAG.getNode(ISD::ADD, dl, MVT::i16,
2392 DAG.getNode(ISD::SRL, dl, MVT::i16,
Scott Michel7f9ba9b2008-01-30 02:55:46 +00002393 Tmp1, Shift1),
2394 Tmp1),
2395 Mask0);
Scott Michel266bc8f2007-12-04 22:23:35 +00002396 }
2397
Owen Anderson825b72b2009-08-11 20:47:22 +00002398 case MVT::i32: {
Scott Michel266bc8f2007-12-04 22:23:35 +00002399 MachineFunction &MF = DAG.getMachineFunction();
Chris Lattner84bc5422007-12-31 04:13:23 +00002400 MachineRegisterInfo &RegInfo = MF.getRegInfo();
Scott Michel266bc8f2007-12-04 22:23:35 +00002401
Chris Lattner84bc5422007-12-31 04:13:23 +00002402 unsigned CNTB_reg = RegInfo.createVirtualRegister(&SPU::R32CRegClass);
2403 unsigned SUM1_reg = RegInfo.createVirtualRegister(&SPU::R32CRegClass);
Scott Michel266bc8f2007-12-04 22:23:35 +00002404
Dan Gohman475871a2008-07-27 21:46:04 +00002405 SDValue N = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00002406 SDValue Elt0 = DAG.getConstant(0, MVT::i32);
2407 SDValue Mask0 = DAG.getConstant(0xff, MVT::i32);
2408 SDValue Shift1 = DAG.getConstant(16, MVT::i32);
2409 SDValue Shift2 = DAG.getConstant(8, MVT::i32);
Scott Michel266bc8f2007-12-04 22:23:35 +00002410
Dale Johannesena05dca42009-02-04 23:02:30 +00002411 SDValue Promote = DAG.getNode(SPUISD::PREFSLOT2VEC, dl, vecVT, N, N);
2412 SDValue CNTB = DAG.getNode(SPUISD::CNTB, dl, vecVT, Promote);
Scott Michel266bc8f2007-12-04 22:23:35 +00002413
2414 // CNTB_result becomes the chain to which all of the virtual registers
2415 // CNTB_reg, SUM1_reg become associated:
Dan Gohman475871a2008-07-27 21:46:04 +00002416 SDValue CNTB_result =
Owen Anderson825b72b2009-08-11 20:47:22 +00002417 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32, CNTB, Elt0);
Scott Michel5af8f0e2008-07-16 17:17:29 +00002418
Dan Gohman475871a2008-07-27 21:46:04 +00002419 SDValue CNTB_rescopy =
Dale Johannesena05dca42009-02-04 23:02:30 +00002420 DAG.getCopyToReg(CNTB_result, dl, CNTB_reg, CNTB_result);
Scott Michel266bc8f2007-12-04 22:23:35 +00002421
Dan Gohman475871a2008-07-27 21:46:04 +00002422 SDValue Comp1 =
Owen Anderson825b72b2009-08-11 20:47:22 +00002423 DAG.getNode(ISD::SRL, dl, MVT::i32,
2424 DAG.getCopyFromReg(CNTB_rescopy, dl, CNTB_reg, MVT::i32),
Dale Johannesena05dca42009-02-04 23:02:30 +00002425 Shift1);
Scott Michel266bc8f2007-12-04 22:23:35 +00002426
Dan Gohman475871a2008-07-27 21:46:04 +00002427 SDValue Sum1 =
Owen Anderson825b72b2009-08-11 20:47:22 +00002428 DAG.getNode(ISD::ADD, dl, MVT::i32, Comp1,
2429 DAG.getCopyFromReg(CNTB_rescopy, dl, CNTB_reg, MVT::i32));
Scott Michel266bc8f2007-12-04 22:23:35 +00002430
Dan Gohman475871a2008-07-27 21:46:04 +00002431 SDValue Sum1_rescopy =
Dale Johannesena05dca42009-02-04 23:02:30 +00002432 DAG.getCopyToReg(CNTB_result, dl, SUM1_reg, Sum1);
Scott Michel266bc8f2007-12-04 22:23:35 +00002433
Dan Gohman475871a2008-07-27 21:46:04 +00002434 SDValue Comp2 =
Owen Anderson825b72b2009-08-11 20:47:22 +00002435 DAG.getNode(ISD::SRL, dl, MVT::i32,
2436 DAG.getCopyFromReg(Sum1_rescopy, dl, SUM1_reg, MVT::i32),
Scott Michel7f9ba9b2008-01-30 02:55:46 +00002437 Shift2);
Dan Gohman475871a2008-07-27 21:46:04 +00002438 SDValue Sum2 =
Owen Anderson825b72b2009-08-11 20:47:22 +00002439 DAG.getNode(ISD::ADD, dl, MVT::i32, Comp2,
2440 DAG.getCopyFromReg(Sum1_rescopy, dl, SUM1_reg, MVT::i32));
Scott Michel266bc8f2007-12-04 22:23:35 +00002441
Owen Anderson825b72b2009-08-11 20:47:22 +00002442 return DAG.getNode(ISD::AND, dl, MVT::i32, Sum2, Mask0);
Scott Michel266bc8f2007-12-04 22:23:35 +00002443 }
2444
Owen Anderson825b72b2009-08-11 20:47:22 +00002445 case MVT::i64:
Scott Michel266bc8f2007-12-04 22:23:35 +00002446 break;
2447 }
2448
Dan Gohman475871a2008-07-27 21:46:04 +00002449 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00002450}
2451
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002452//! Lower ISD::FP_TO_SINT, ISD::FP_TO_UINT for i32
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002453/*!
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002454 f32->i32 passes through unchanged, whereas f64->i32 expands to a libcall.
2455 All conversions to i64 are expanded to a libcall.
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002456 */
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002457static SDValue LowerFP_TO_INT(SDValue Op, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00002458 const SPUTargetLowering &TLI) {
Owen Andersone50ed302009-08-10 22:56:29 +00002459 EVT OpVT = Op.getValueType();
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002460 SDValue Op0 = Op.getOperand(0);
Owen Andersone50ed302009-08-10 22:56:29 +00002461 EVT Op0VT = Op0.getValueType();
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002462
Owen Anderson825b72b2009-08-11 20:47:22 +00002463 if ((OpVT == MVT::i32 && Op0VT == MVT::f64)
2464 || OpVT == MVT::i64) {
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002465 // Convert f32 / f64 to i32 / i64 via libcall.
2466 RTLIB::Libcall LC =
2467 (Op.getOpcode() == ISD::FP_TO_SINT)
2468 ? RTLIB::getFPTOSINT(Op0VT, OpVT)
2469 : RTLIB::getFPTOUINT(Op0VT, OpVT);
2470 assert(LC != RTLIB::UNKNOWN_LIBCALL && "Unexpectd fp-to-int conversion!");
2471 SDValue Dummy;
2472 return ExpandLibCall(LC, Op, DAG, false, Dummy, TLI);
2473 }
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002474
Eli Friedman36df4992009-05-27 00:47:34 +00002475 return Op;
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002476}
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002477
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002478//! Lower ISD::SINT_TO_FP, ISD::UINT_TO_FP for i32
2479/*!
2480 i32->f32 passes through unchanged, whereas i32->f64 is expanded to a libcall.
2481 All conversions from i64 are expanded to a libcall.
2482 */
2483static SDValue LowerINT_TO_FP(SDValue Op, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00002484 const SPUTargetLowering &TLI) {
Owen Andersone50ed302009-08-10 22:56:29 +00002485 EVT OpVT = Op.getValueType();
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002486 SDValue Op0 = Op.getOperand(0);
Owen Andersone50ed302009-08-10 22:56:29 +00002487 EVT Op0VT = Op0.getValueType();
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002488
Owen Anderson825b72b2009-08-11 20:47:22 +00002489 if ((OpVT == MVT::f64 && Op0VT == MVT::i32)
2490 || Op0VT == MVT::i64) {
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002491 // Convert i32, i64 to f64 via libcall:
2492 RTLIB::Libcall LC =
2493 (Op.getOpcode() == ISD::SINT_TO_FP)
2494 ? RTLIB::getSINTTOFP(Op0VT, OpVT)
2495 : RTLIB::getUINTTOFP(Op0VT, OpVT);
2496 assert(LC != RTLIB::UNKNOWN_LIBCALL && "Unexpectd int-to-fp conversion!");
2497 SDValue Dummy;
2498 return ExpandLibCall(LC, Op, DAG, false, Dummy, TLI);
2499 }
2500
Eli Friedman36df4992009-05-27 00:47:34 +00002501 return Op;
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002502}
2503
2504//! Lower ISD::SETCC
2505/*!
Owen Anderson825b72b2009-08-11 20:47:22 +00002506 This handles MVT::f64 (double floating point) condition lowering
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002507 */
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002508static SDValue LowerSETCC(SDValue Op, SelectionDAG &DAG,
2509 const TargetLowering &TLI) {
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002510 CondCodeSDNode *CC = dyn_cast<CondCodeSDNode>(Op.getOperand(2));
Dale Johannesen6f38cb62009-02-07 19:59:05 +00002511 DebugLoc dl = Op.getDebugLoc();
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002512 assert(CC != 0 && "LowerSETCC: CondCodeSDNode should not be null here!\n");
2513
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002514 SDValue lhs = Op.getOperand(0);
2515 SDValue rhs = Op.getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +00002516 EVT lhsVT = lhs.getValueType();
Owen Anderson825b72b2009-08-11 20:47:22 +00002517 assert(lhsVT == MVT::f64 && "LowerSETCC: type other than MVT::64\n");
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002518
Owen Andersone50ed302009-08-10 22:56:29 +00002519 EVT ccResultVT = TLI.getSetCCResultType(lhs.getValueType());
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002520 APInt ccResultOnes = APInt::getAllOnesValue(ccResultVT.getSizeInBits());
Owen Anderson825b72b2009-08-11 20:47:22 +00002521 EVT IntVT(MVT::i64);
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002522
2523 // Take advantage of the fact that (truncate (sra arg, 32)) is efficiently
2524 // selected to a NOP:
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002525 SDValue i64lhs = DAG.getNode(ISD::BITCAST, dl, IntVT, lhs);
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002526 SDValue lhsHi32 =
Owen Anderson825b72b2009-08-11 20:47:22 +00002527 DAG.getNode(ISD::TRUNCATE, dl, MVT::i32,
Dale Johannesenf5d97892009-02-04 01:48:28 +00002528 DAG.getNode(ISD::SRL, dl, IntVT,
Owen Anderson825b72b2009-08-11 20:47:22 +00002529 i64lhs, DAG.getConstant(32, MVT::i32)));
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002530 SDValue lhsHi32abs =
Owen Anderson825b72b2009-08-11 20:47:22 +00002531 DAG.getNode(ISD::AND, dl, MVT::i32,
2532 lhsHi32, DAG.getConstant(0x7fffffff, MVT::i32));
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002533 SDValue lhsLo32 =
Owen Anderson825b72b2009-08-11 20:47:22 +00002534 DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, i64lhs);
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002535
2536 // SETO and SETUO only use the lhs operand:
2537 if (CC->get() == ISD::SETO) {
2538 // Evaluates to true if Op0 is not [SQ]NaN - lowers to the inverse of
2539 // SETUO
2540 APInt ccResultAllOnes = APInt::getAllOnesValue(ccResultVT.getSizeInBits());
Dale Johannesenf5d97892009-02-04 01:48:28 +00002541 return DAG.getNode(ISD::XOR, dl, ccResultVT,
2542 DAG.getSetCC(dl, ccResultVT,
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002543 lhs, DAG.getConstantFP(0.0, lhsVT),
2544 ISD::SETUO),
2545 DAG.getConstant(ccResultAllOnes, ccResultVT));
2546 } else if (CC->get() == ISD::SETUO) {
2547 // Evaluates to true if Op0 is [SQ]NaN
Dale Johannesenf5d97892009-02-04 01:48:28 +00002548 return DAG.getNode(ISD::AND, dl, ccResultVT,
2549 DAG.getSetCC(dl, ccResultVT,
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002550 lhsHi32abs,
Owen Anderson825b72b2009-08-11 20:47:22 +00002551 DAG.getConstant(0x7ff00000, MVT::i32),
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002552 ISD::SETGE),
Dale Johannesenf5d97892009-02-04 01:48:28 +00002553 DAG.getSetCC(dl, ccResultVT,
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002554 lhsLo32,
Owen Anderson825b72b2009-08-11 20:47:22 +00002555 DAG.getConstant(0, MVT::i32),
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002556 ISD::SETGT));
2557 }
2558
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002559 SDValue i64rhs = DAG.getNode(ISD::BITCAST, dl, IntVT, rhs);
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002560 SDValue rhsHi32 =
Owen Anderson825b72b2009-08-11 20:47:22 +00002561 DAG.getNode(ISD::TRUNCATE, dl, MVT::i32,
Dale Johannesenf5d97892009-02-04 01:48:28 +00002562 DAG.getNode(ISD::SRL, dl, IntVT,
Owen Anderson825b72b2009-08-11 20:47:22 +00002563 i64rhs, DAG.getConstant(32, MVT::i32)));
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002564
2565 // If a value is negative, subtract from the sign magnitude constant:
2566 SDValue signMag2TC = DAG.getConstant(0x8000000000000000ULL, IntVT);
2567
2568 // Convert the sign-magnitude representation into 2's complement:
Dale Johannesenf5d97892009-02-04 01:48:28 +00002569 SDValue lhsSelectMask = DAG.getNode(ISD::SRA, dl, ccResultVT,
Owen Anderson825b72b2009-08-11 20:47:22 +00002570 lhsHi32, DAG.getConstant(31, MVT::i32));
Dale Johannesenf5d97892009-02-04 01:48:28 +00002571 SDValue lhsSignMag2TC = DAG.getNode(ISD::SUB, dl, IntVT, signMag2TC, i64lhs);
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002572 SDValue lhsSelect =
Dale Johannesenf5d97892009-02-04 01:48:28 +00002573 DAG.getNode(ISD::SELECT, dl, IntVT,
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002574 lhsSelectMask, lhsSignMag2TC, i64lhs);
2575
Dale Johannesenf5d97892009-02-04 01:48:28 +00002576 SDValue rhsSelectMask = DAG.getNode(ISD::SRA, dl, ccResultVT,
Owen Anderson825b72b2009-08-11 20:47:22 +00002577 rhsHi32, DAG.getConstant(31, MVT::i32));
Dale Johannesenf5d97892009-02-04 01:48:28 +00002578 SDValue rhsSignMag2TC = DAG.getNode(ISD::SUB, dl, IntVT, signMag2TC, i64rhs);
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002579 SDValue rhsSelect =
Dale Johannesenf5d97892009-02-04 01:48:28 +00002580 DAG.getNode(ISD::SELECT, dl, IntVT,
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002581 rhsSelectMask, rhsSignMag2TC, i64rhs);
2582
2583 unsigned compareOp;
2584
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002585 switch (CC->get()) {
2586 case ISD::SETOEQ:
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002587 case ISD::SETUEQ:
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002588 compareOp = ISD::SETEQ; break;
2589 case ISD::SETOGT:
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002590 case ISD::SETUGT:
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002591 compareOp = ISD::SETGT; break;
2592 case ISD::SETOGE:
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002593 case ISD::SETUGE:
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002594 compareOp = ISD::SETGE; break;
2595 case ISD::SETOLT:
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002596 case ISD::SETULT:
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002597 compareOp = ISD::SETLT; break;
2598 case ISD::SETOLE:
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002599 case ISD::SETULE:
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002600 compareOp = ISD::SETLE; break;
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002601 case ISD::SETUNE:
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002602 case ISD::SETONE:
2603 compareOp = ISD::SETNE; break;
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002604 default:
Chris Lattner75361b62010-04-07 22:58:41 +00002605 report_fatal_error("CellSPU ISel Select: unimplemented f64 condition");
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002606 }
2607
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002608 SDValue result =
Scott Michel6e1d1472009-03-16 18:47:25 +00002609 DAG.getSetCC(dl, ccResultVT, lhsSelect, rhsSelect,
Dale Johannesenf5d97892009-02-04 01:48:28 +00002610 (ISD::CondCode) compareOp);
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002611
2612 if ((CC->get() & 0x8) == 0) {
2613 // Ordered comparison:
Dale Johannesenf5d97892009-02-04 01:48:28 +00002614 SDValue lhsNaN = DAG.getSetCC(dl, ccResultVT,
Owen Anderson825b72b2009-08-11 20:47:22 +00002615 lhs, DAG.getConstantFP(0.0, MVT::f64),
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002616 ISD::SETO);
Dale Johannesenf5d97892009-02-04 01:48:28 +00002617 SDValue rhsNaN = DAG.getSetCC(dl, ccResultVT,
Owen Anderson825b72b2009-08-11 20:47:22 +00002618 rhs, DAG.getConstantFP(0.0, MVT::f64),
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002619 ISD::SETO);
Dale Johannesenf5d97892009-02-04 01:48:28 +00002620 SDValue ordered = DAG.getNode(ISD::AND, dl, ccResultVT, lhsNaN, rhsNaN);
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002621
Dale Johannesenf5d97892009-02-04 01:48:28 +00002622 result = DAG.getNode(ISD::AND, dl, ccResultVT, ordered, result);
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002623 }
2624
2625 return result;
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002626}
2627
Scott Michel7a1c9e92008-11-22 23:50:42 +00002628//! Lower ISD::SELECT_CC
2629/*!
2630 ISD::SELECT_CC can (generally) be implemented directly on the SPU using the
2631 SELB instruction.
2632
2633 \note Need to revisit this in the future: if the code path through the true
2634 and false value computations is longer than the latency of a branch (6
2635 cycles), then it would be more advantageous to branch and insert a new basic
2636 block and branch on the condition. However, this code does not make that
2637 assumption, given the simplisitc uses so far.
2638 */
2639
Scott Michelf0569be2008-12-27 04:51:36 +00002640static SDValue LowerSELECT_CC(SDValue Op, SelectionDAG &DAG,
2641 const TargetLowering &TLI) {
Owen Andersone50ed302009-08-10 22:56:29 +00002642 EVT VT = Op.getValueType();
Scott Michel7a1c9e92008-11-22 23:50:42 +00002643 SDValue lhs = Op.getOperand(0);
2644 SDValue rhs = Op.getOperand(1);
2645 SDValue trueval = Op.getOperand(2);
2646 SDValue falseval = Op.getOperand(3);
2647 SDValue condition = Op.getOperand(4);
Dale Johannesende064702009-02-06 21:50:26 +00002648 DebugLoc dl = Op.getDebugLoc();
Scott Michel7a1c9e92008-11-22 23:50:42 +00002649
Scott Michelf0569be2008-12-27 04:51:36 +00002650 // NOTE: SELB's arguments: $rA, $rB, $mask
2651 //
2652 // SELB selects bits from $rA where bits in $mask are 0, bits from $rB
2653 // where bits in $mask are 1. CCond will be inverted, having 1s where the
2654 // condition was true and 0s where the condition was false. Hence, the
2655 // arguments to SELB get reversed.
2656
Scott Michel7a1c9e92008-11-22 23:50:42 +00002657 // Note: Really should be ISD::SELECT instead of SPUISD::SELB, but LLVM's
2658 // legalizer insists on combining SETCC/SELECT into SELECT_CC, so we end up
2659 // with another "cannot select select_cc" assert:
2660
Dale Johannesende064702009-02-06 21:50:26 +00002661 SDValue compare = DAG.getNode(ISD::SETCC, dl,
Duncan Sands5480c042009-01-01 15:52:00 +00002662 TLI.getSetCCResultType(Op.getValueType()),
Scott Michelf0569be2008-12-27 04:51:36 +00002663 lhs, rhs, condition);
Dale Johannesende064702009-02-06 21:50:26 +00002664 return DAG.getNode(SPUISD::SELB, dl, VT, falseval, trueval, compare);
Scott Michel7a1c9e92008-11-22 23:50:42 +00002665}
2666
Scott Michelb30e8f62008-12-02 19:53:53 +00002667//! Custom lower ISD::TRUNCATE
2668static SDValue LowerTRUNCATE(SDValue Op, SelectionDAG &DAG)
2669{
Scott Michel6e1d1472009-03-16 18:47:25 +00002670 // Type to truncate to
Owen Andersone50ed302009-08-10 22:56:29 +00002671 EVT VT = Op.getValueType();
Owen Anderson825b72b2009-08-11 20:47:22 +00002672 MVT simpleVT = VT.getSimpleVT();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002673 EVT VecVT = EVT::getVectorVT(*DAG.getContext(),
Owen Anderson23b9b192009-08-12 00:36:31 +00002674 VT, (128 / VT.getSizeInBits()));
Dale Johannesende064702009-02-06 21:50:26 +00002675 DebugLoc dl = Op.getDebugLoc();
Scott Michelb30e8f62008-12-02 19:53:53 +00002676
Scott Michel6e1d1472009-03-16 18:47:25 +00002677 // Type to truncate from
Scott Michelb30e8f62008-12-02 19:53:53 +00002678 SDValue Op0 = Op.getOperand(0);
Owen Andersone50ed302009-08-10 22:56:29 +00002679 EVT Op0VT = Op0.getValueType();
Scott Michelb30e8f62008-12-02 19:53:53 +00002680
Duncan Sandscdfad362010-11-03 12:17:33 +00002681 if (Op0VT == MVT::i128 && simpleVT == MVT::i64) {
Scott Michel52d00012009-01-03 00:27:53 +00002682 // Create shuffle mask, least significant doubleword of quadword
Scott Michelf0569be2008-12-27 04:51:36 +00002683 unsigned maskHigh = 0x08090a0b;
2684 unsigned maskLow = 0x0c0d0e0f;
2685 // Use a shuffle to perform the truncation
Owen Anderson825b72b2009-08-11 20:47:22 +00002686 SDValue shufMask = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32,
2687 DAG.getConstant(maskHigh, MVT::i32),
2688 DAG.getConstant(maskLow, MVT::i32),
2689 DAG.getConstant(maskHigh, MVT::i32),
2690 DAG.getConstant(maskLow, MVT::i32));
Scott Michelf0569be2008-12-27 04:51:36 +00002691
Scott Michel6e1d1472009-03-16 18:47:25 +00002692 SDValue truncShuffle = DAG.getNode(SPUISD::SHUFB, dl, VecVT,
2693 Op0, Op0, shufMask);
Scott Michelf0569be2008-12-27 04:51:36 +00002694
Scott Michel6e1d1472009-03-16 18:47:25 +00002695 return DAG.getNode(SPUISD::VEC2PREFSLOT, dl, VT, truncShuffle);
Scott Michelb30e8f62008-12-02 19:53:53 +00002696 }
2697
Scott Michelf0569be2008-12-27 04:51:36 +00002698 return SDValue(); // Leave the truncate unmolested
Scott Michelb30e8f62008-12-02 19:53:53 +00002699}
2700
Scott Michel77f452d2009-08-25 22:37:34 +00002701/*!
2702 * Emit the instruction sequence for i64/i32 -> i128 sign extend. The basic
2703 * algorithm is to duplicate the sign bit using rotmai to generate at
2704 * least one byte full of sign bits. Then propagate the "sign-byte" into
2705 * the leftmost words and the i64/i32 into the rightmost words using shufb.
2706 *
2707 * @param Op The sext operand
2708 * @param DAG The current DAG
2709 * @return The SDValue with the entire instruction sequence
2710 */
Scott Michelf1fa4fd2009-08-24 22:28:53 +00002711static SDValue LowerSIGN_EXTEND(SDValue Op, SelectionDAG &DAG)
2712{
Scott Michelf1fa4fd2009-08-24 22:28:53 +00002713 DebugLoc dl = Op.getDebugLoc();
2714
Scott Michel77f452d2009-08-25 22:37:34 +00002715 // Type to extend to
2716 MVT OpVT = Op.getValueType().getSimpleVT();
Scott Michel77f452d2009-08-25 22:37:34 +00002717
Scott Michelf1fa4fd2009-08-24 22:28:53 +00002718 // Type to extend from
2719 SDValue Op0 = Op.getOperand(0);
Scott Michel77f452d2009-08-25 22:37:34 +00002720 MVT Op0VT = Op0.getValueType().getSimpleVT();
Scott Michelf1fa4fd2009-08-24 22:28:53 +00002721
Kalle Raiskila5106b842011-01-20 15:49:06 +00002722 // extend i8 & i16 via i32
2723 if (Op0VT == MVT::i8 || Op0VT == MVT::i16) {
2724 Op0 = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::i32, Op0);
2725 Op0VT = MVT::i32;
2726 }
2727
Scott Michel77f452d2009-08-25 22:37:34 +00002728 // The type to extend to needs to be a i128 and
2729 // the type to extend from needs to be i64 or i32.
2730 assert((OpVT == MVT::i128 && (Op0VT == MVT::i64 || Op0VT == MVT::i32)) &&
Scott Michelf1fa4fd2009-08-24 22:28:53 +00002731 "LowerSIGN_EXTEND: input and/or output operand have wrong size");
2732
2733 // Create shuffle mask
Scott Michel77f452d2009-08-25 22:37:34 +00002734 unsigned mask1 = 0x10101010; // byte 0 - 3 and 4 - 7
2735 unsigned mask2 = Op0VT == MVT::i64 ? 0x00010203 : 0x10101010; // byte 8 - 11
2736 unsigned mask3 = Op0VT == MVT::i64 ? 0x04050607 : 0x00010203; // byte 12 - 15
Scott Michelf1fa4fd2009-08-24 22:28:53 +00002737 SDValue shufMask = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32,
2738 DAG.getConstant(mask1, MVT::i32),
2739 DAG.getConstant(mask1, MVT::i32),
2740 DAG.getConstant(mask2, MVT::i32),
2741 DAG.getConstant(mask3, MVT::i32));
2742
Scott Michel77f452d2009-08-25 22:37:34 +00002743 // Word wise arithmetic right shift to generate at least one byte
2744 // that contains sign bits.
2745 MVT mvt = Op0VT == MVT::i64 ? MVT::v2i64 : MVT::v4i32;
Scott Michelf1fa4fd2009-08-24 22:28:53 +00002746 SDValue sraVal = DAG.getNode(ISD::SRA,
2747 dl,
Scott Michel77f452d2009-08-25 22:37:34 +00002748 mvt,
2749 DAG.getNode(SPUISD::PREFSLOT2VEC, dl, mvt, Op0, Op0),
Scott Michelf1fa4fd2009-08-24 22:28:53 +00002750 DAG.getConstant(31, MVT::i32));
2751
Kalle Raiskila940e7962010-10-18 09:34:19 +00002752 // reinterpret as a i128 (SHUFB requires it). This gets lowered away.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002753 SDValue extended = SDValue(DAG.getMachineNode(TargetOpcode::COPY_TO_REGCLASS,
Kalle Raiskila940e7962010-10-18 09:34:19 +00002754 dl, Op0VT, Op0,
2755 DAG.getTargetConstant(
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002756 SPU::GPRCRegClass.getID(),
Kalle Raiskila940e7962010-10-18 09:34:19 +00002757 MVT::i32)), 0);
Scott Michel77f452d2009-08-25 22:37:34 +00002758 // Shuffle bytes - Copy the sign bits into the upper 64 bits
2759 // and the input value into the lower 64 bits.
2760 SDValue extShuffle = DAG.getNode(SPUISD::SHUFB, dl, mvt,
Kalle Raiskila940e7962010-10-18 09:34:19 +00002761 extended, sraVal, shufMask);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002762 return DAG.getNode(ISD::BITCAST, dl, MVT::i128, extShuffle);
Scott Michelf1fa4fd2009-08-24 22:28:53 +00002763}
2764
Scott Michel7a1c9e92008-11-22 23:50:42 +00002765//! Custom (target-specific) lowering entry point
2766/*!
2767 This is where LLVM's DAG selection process calls to do target-specific
2768 lowering of nodes.
2769 */
Dan Gohman475871a2008-07-27 21:46:04 +00002770SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00002771SPUTargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) const
Scott Michel266bc8f2007-12-04 22:23:35 +00002772{
Scott Michela59d4692008-02-23 18:41:37 +00002773 unsigned Opc = (unsigned) Op.getOpcode();
Owen Andersone50ed302009-08-10 22:56:29 +00002774 EVT VT = Op.getValueType();
Scott Michela59d4692008-02-23 18:41:37 +00002775
2776 switch (Opc) {
Scott Michel266bc8f2007-12-04 22:23:35 +00002777 default: {
Torok Edwindac237e2009-07-08 20:53:28 +00002778#ifndef NDEBUG
Chris Lattner4437ae22009-08-23 07:05:07 +00002779 errs() << "SPUTargetLowering::LowerOperation(): need to lower this!\n";
2780 errs() << "Op.getOpcode() = " << Opc << "\n";
2781 errs() << "*Op.getNode():\n";
Gabor Greifba36cb52008-08-28 21:40:38 +00002782 Op.getNode()->dump();
Torok Edwindac237e2009-07-08 20:53:28 +00002783#endif
Torok Edwinc23197a2009-07-14 16:55:14 +00002784 llvm_unreachable(0);
Scott Michel266bc8f2007-12-04 22:23:35 +00002785 }
2786 case ISD::LOAD:
Scott Michelb30e8f62008-12-02 19:53:53 +00002787 case ISD::EXTLOAD:
Scott Michel266bc8f2007-12-04 22:23:35 +00002788 case ISD::SEXTLOAD:
2789 case ISD::ZEXTLOAD:
2790 return LowerLOAD(Op, DAG, SPUTM.getSubtargetImpl());
2791 case ISD::STORE:
2792 return LowerSTORE(Op, DAG, SPUTM.getSubtargetImpl());
2793 case ISD::ConstantPool:
2794 return LowerConstantPool(Op, DAG, SPUTM.getSubtargetImpl());
2795 case ISD::GlobalAddress:
2796 return LowerGlobalAddress(Op, DAG, SPUTM.getSubtargetImpl());
2797 case ISD::JumpTable:
2798 return LowerJumpTable(Op, DAG, SPUTM.getSubtargetImpl());
Scott Michel266bc8f2007-12-04 22:23:35 +00002799 case ISD::ConstantFP:
2800 return LowerConstantFP(Op, DAG);
Scott Michel266bc8f2007-12-04 22:23:35 +00002801
Scott Michel02d711b2008-12-30 23:28:25 +00002802 // i8, i64 math ops:
Scott Michel8bf61e82008-06-02 22:18:03 +00002803 case ISD::ADD:
Scott Michel266bc8f2007-12-04 22:23:35 +00002804 case ISD::SUB:
2805 case ISD::ROTR:
2806 case ISD::ROTL:
2807 case ISD::SRL:
2808 case ISD::SHL:
Scott Michel8bf61e82008-06-02 22:18:03 +00002809 case ISD::SRA: {
Owen Anderson825b72b2009-08-11 20:47:22 +00002810 if (VT == MVT::i8)
Scott Michelf0569be2008-12-27 04:51:36 +00002811 return LowerI8Math(Op, DAG, Opc, *this);
Scott Michela59d4692008-02-23 18:41:37 +00002812 break;
Scott Michel8bf61e82008-06-02 22:18:03 +00002813 }
Scott Michel266bc8f2007-12-04 22:23:35 +00002814
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002815 case ISD::FP_TO_SINT:
2816 case ISD::FP_TO_UINT:
2817 return LowerFP_TO_INT(Op, DAG, *this);
2818
2819 case ISD::SINT_TO_FP:
2820 case ISD::UINT_TO_FP:
2821 return LowerINT_TO_FP(Op, DAG, *this);
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002822
Scott Michel266bc8f2007-12-04 22:23:35 +00002823 // Vector-related lowering.
2824 case ISD::BUILD_VECTOR:
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002825 return LowerBUILD_VECTOR(Op, DAG);
Scott Michel266bc8f2007-12-04 22:23:35 +00002826 case ISD::SCALAR_TO_VECTOR:
2827 return LowerSCALAR_TO_VECTOR(Op, DAG);
2828 case ISD::VECTOR_SHUFFLE:
2829 return LowerVECTOR_SHUFFLE(Op, DAG);
2830 case ISD::EXTRACT_VECTOR_ELT:
2831 return LowerEXTRACT_VECTOR_ELT(Op, DAG);
2832 case ISD::INSERT_VECTOR_ELT:
2833 return LowerINSERT_VECTOR_ELT(Op, DAG);
2834
2835 // Look for ANDBI, ORBI and XORBI opportunities and lower appropriately:
2836 case ISD::AND:
2837 case ISD::OR:
2838 case ISD::XOR:
2839 return LowerByteImmed(Op, DAG);
2840
2841 // Vector and i8 multiply:
2842 case ISD::MUL:
Owen Anderson825b72b2009-08-11 20:47:22 +00002843 if (VT == MVT::i8)
Scott Michelf0569be2008-12-27 04:51:36 +00002844 return LowerI8Math(Op, DAG, Opc, *this);
Scott Michel266bc8f2007-12-04 22:23:35 +00002845
Scott Michel266bc8f2007-12-04 22:23:35 +00002846 case ISD::CTPOP:
2847 return LowerCTPOP(Op, DAG);
Scott Michel7a1c9e92008-11-22 23:50:42 +00002848
2849 case ISD::SELECT_CC:
Scott Michelf0569be2008-12-27 04:51:36 +00002850 return LowerSELECT_CC(Op, DAG, *this);
Scott Michelb30e8f62008-12-02 19:53:53 +00002851
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002852 case ISD::SETCC:
2853 return LowerSETCC(Op, DAG, *this);
2854
Scott Michelb30e8f62008-12-02 19:53:53 +00002855 case ISD::TRUNCATE:
2856 return LowerTRUNCATE(Op, DAG);
Scott Michelf1fa4fd2009-08-24 22:28:53 +00002857
2858 case ISD::SIGN_EXTEND:
2859 return LowerSIGN_EXTEND(Op, DAG);
Scott Michel266bc8f2007-12-04 22:23:35 +00002860 }
2861
Dan Gohman475871a2008-07-27 21:46:04 +00002862 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00002863}
2864
Duncan Sands1607f052008-12-01 11:39:25 +00002865void SPUTargetLowering::ReplaceNodeResults(SDNode *N,
2866 SmallVectorImpl<SDValue>&Results,
Dan Gohmand858e902010-04-17 15:26:15 +00002867 SelectionDAG &DAG) const
Scott Michel73ce1c52008-11-10 23:43:06 +00002868{
2869#if 0
2870 unsigned Opc = (unsigned) N->getOpcode();
Owen Andersone50ed302009-08-10 22:56:29 +00002871 EVT OpVT = N->getValueType(0);
Scott Michel73ce1c52008-11-10 23:43:06 +00002872
2873 switch (Opc) {
2874 default: {
Chris Lattner4437ae22009-08-23 07:05:07 +00002875 errs() << "SPUTargetLowering::ReplaceNodeResults(): need to fix this!\n";
2876 errs() << "Op.getOpcode() = " << Opc << "\n";
2877 errs() << "*Op.getNode():\n";
Scott Michel73ce1c52008-11-10 23:43:06 +00002878 N->dump();
2879 abort();
2880 /*NOTREACHED*/
2881 }
2882 }
2883#endif
2884
2885 /* Otherwise, return unchanged */
Scott Michel73ce1c52008-11-10 23:43:06 +00002886}
2887
Scott Michel266bc8f2007-12-04 22:23:35 +00002888//===----------------------------------------------------------------------===//
Scott Michel266bc8f2007-12-04 22:23:35 +00002889// Target Optimization Hooks
2890//===----------------------------------------------------------------------===//
2891
Dan Gohman475871a2008-07-27 21:46:04 +00002892SDValue
Scott Michel266bc8f2007-12-04 22:23:35 +00002893SPUTargetLowering::PerformDAGCombine(SDNode *N, DAGCombinerInfo &DCI) const
2894{
2895#if 0
2896 TargetMachine &TM = getTargetMachine();
Scott Michel053c1da2008-01-29 02:16:57 +00002897#endif
2898 const SPUSubtarget *ST = SPUTM.getSubtargetImpl();
Scott Michel266bc8f2007-12-04 22:23:35 +00002899 SelectionDAG &DAG = DCI.DAG;
Scott Michel1a6cdb62008-12-01 17:56:02 +00002900 SDValue Op0 = N->getOperand(0); // everything has at least one operand
Owen Andersone50ed302009-08-10 22:56:29 +00002901 EVT NodeVT = N->getValueType(0); // The node's value type
2902 EVT Op0VT = Op0.getValueType(); // The first operand's result
Scott Michel1a6cdb62008-12-01 17:56:02 +00002903 SDValue Result; // Initially, empty result
Dale Johannesende064702009-02-06 21:50:26 +00002904 DebugLoc dl = N->getDebugLoc();
Scott Michel266bc8f2007-12-04 22:23:35 +00002905
2906 switch (N->getOpcode()) {
2907 default: break;
Scott Michel053c1da2008-01-29 02:16:57 +00002908 case ISD::ADD: {
Dan Gohman475871a2008-07-27 21:46:04 +00002909 SDValue Op1 = N->getOperand(1);
Scott Michel053c1da2008-01-29 02:16:57 +00002910
Scott Michelf0569be2008-12-27 04:51:36 +00002911 if (Op0.getOpcode() == SPUISD::IndirectAddr
2912 || Op1.getOpcode() == SPUISD::IndirectAddr) {
2913 // Normalize the operands to reduce repeated code
2914 SDValue IndirectArg = Op0, AddArg = Op1;
Scott Michel1df30c42008-12-29 03:23:36 +00002915
Scott Michelf0569be2008-12-27 04:51:36 +00002916 if (Op1.getOpcode() == SPUISD::IndirectAddr) {
2917 IndirectArg = Op1;
2918 AddArg = Op0;
2919 }
2920
2921 if (isa<ConstantSDNode>(AddArg)) {
2922 ConstantSDNode *CN0 = cast<ConstantSDNode > (AddArg);
2923 SDValue IndOp1 = IndirectArg.getOperand(1);
2924
2925 if (CN0->isNullValue()) {
2926 // (add (SPUindirect <arg>, <arg>), 0) ->
2927 // (SPUindirect <arg>, <arg>)
Scott Michel053c1da2008-01-29 02:16:57 +00002928
Scott Michel23f2ff72008-12-04 17:16:59 +00002929#if !defined(NDEBUG)
Scott Michelf0569be2008-12-27 04:51:36 +00002930 if (DebugFlag && isCurrentDebugType(DEBUG_TYPE)) {
Chris Lattner4437ae22009-08-23 07:05:07 +00002931 errs() << "\n"
Scott Michelf0569be2008-12-27 04:51:36 +00002932 << "Replace: (add (SPUindirect <arg>, <arg>), 0)\n"
2933 << "With: (SPUindirect <arg>, <arg>)\n";
2934 }
Scott Michel30ee7df2008-12-04 03:02:42 +00002935#endif
2936
Scott Michelf0569be2008-12-27 04:51:36 +00002937 return IndirectArg;
2938 } else if (isa<ConstantSDNode>(IndOp1)) {
2939 // (add (SPUindirect <arg>, <const>), <const>) ->
2940 // (SPUindirect <arg>, <const + const>)
2941 ConstantSDNode *CN1 = cast<ConstantSDNode > (IndOp1);
2942 int64_t combinedConst = CN0->getSExtValue() + CN1->getSExtValue();
2943 SDValue combinedValue = DAG.getConstant(combinedConst, Op0VT);
Scott Michel053c1da2008-01-29 02:16:57 +00002944
Scott Michelf0569be2008-12-27 04:51:36 +00002945#if !defined(NDEBUG)
2946 if (DebugFlag && isCurrentDebugType(DEBUG_TYPE)) {
Chris Lattner4437ae22009-08-23 07:05:07 +00002947 errs() << "\n"
Scott Michelf0569be2008-12-27 04:51:36 +00002948 << "Replace: (add (SPUindirect <arg>, " << CN1->getSExtValue()
2949 << "), " << CN0->getSExtValue() << ")\n"
2950 << "With: (SPUindirect <arg>, "
2951 << combinedConst << ")\n";
2952 }
2953#endif
Scott Michel053c1da2008-01-29 02:16:57 +00002954
Dale Johannesende064702009-02-06 21:50:26 +00002955 return DAG.getNode(SPUISD::IndirectAddr, dl, Op0VT,
Scott Michelf0569be2008-12-27 04:51:36 +00002956 IndirectArg, combinedValue);
2957 }
Scott Michel053c1da2008-01-29 02:16:57 +00002958 }
2959 }
Scott Michela59d4692008-02-23 18:41:37 +00002960 break;
2961 }
2962 case ISD::SIGN_EXTEND:
2963 case ISD::ZERO_EXTEND:
2964 case ISD::ANY_EXTEND: {
Scott Michel1a6cdb62008-12-01 17:56:02 +00002965 if (Op0.getOpcode() == SPUISD::VEC2PREFSLOT && NodeVT == Op0VT) {
Scott Michela59d4692008-02-23 18:41:37 +00002966 // (any_extend (SPUextract_elt0 <arg>)) ->
2967 // (SPUextract_elt0 <arg>)
2968 // Types must match, however...
Scott Michel23f2ff72008-12-04 17:16:59 +00002969#if !defined(NDEBUG)
2970 if (DebugFlag && isCurrentDebugType(DEBUG_TYPE)) {
Chris Lattner4437ae22009-08-23 07:05:07 +00002971 errs() << "\nReplace: ";
Scott Michel30ee7df2008-12-04 03:02:42 +00002972 N->dump(&DAG);
Chris Lattner4437ae22009-08-23 07:05:07 +00002973 errs() << "\nWith: ";
Scott Michel30ee7df2008-12-04 03:02:42 +00002974 Op0.getNode()->dump(&DAG);
Chris Lattner4437ae22009-08-23 07:05:07 +00002975 errs() << "\n";
Scott Michel23f2ff72008-12-04 17:16:59 +00002976 }
Scott Michel30ee7df2008-12-04 03:02:42 +00002977#endif
Scott Michela59d4692008-02-23 18:41:37 +00002978
2979 return Op0;
2980 }
2981 break;
2982 }
2983 case SPUISD::IndirectAddr: {
2984 if (!ST->usingLargeMem() && Op0.getOpcode() == SPUISD::AFormAddr) {
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002985 ConstantSDNode *CN = dyn_cast<ConstantSDNode>(N->getOperand(1));
Dan Gohmane368b462010-06-18 14:22:04 +00002986 if (CN != 0 && CN->isNullValue()) {
Scott Michela59d4692008-02-23 18:41:37 +00002987 // (SPUindirect (SPUaform <addr>, 0), 0) ->
2988 // (SPUaform <addr>, 0)
2989
Chris Lattner4437ae22009-08-23 07:05:07 +00002990 DEBUG(errs() << "Replace: ");
Scott Michela59d4692008-02-23 18:41:37 +00002991 DEBUG(N->dump(&DAG));
Chris Lattner4437ae22009-08-23 07:05:07 +00002992 DEBUG(errs() << "\nWith: ");
Gabor Greifba36cb52008-08-28 21:40:38 +00002993 DEBUG(Op0.getNode()->dump(&DAG));
Chris Lattner4437ae22009-08-23 07:05:07 +00002994 DEBUG(errs() << "\n");
Scott Michela59d4692008-02-23 18:41:37 +00002995
2996 return Op0;
2997 }
Scott Michelf0569be2008-12-27 04:51:36 +00002998 } else if (Op0.getOpcode() == ISD::ADD) {
2999 SDValue Op1 = N->getOperand(1);
3000 if (ConstantSDNode *CN1 = dyn_cast<ConstantSDNode>(Op1)) {
3001 // (SPUindirect (add <arg>, <arg>), 0) ->
3002 // (SPUindirect <arg>, <arg>)
3003 if (CN1->isNullValue()) {
3004
3005#if !defined(NDEBUG)
3006 if (DebugFlag && isCurrentDebugType(DEBUG_TYPE)) {
Chris Lattner4437ae22009-08-23 07:05:07 +00003007 errs() << "\n"
Scott Michelf0569be2008-12-27 04:51:36 +00003008 << "Replace: (SPUindirect (add <arg>, <arg>), 0)\n"
3009 << "With: (SPUindirect <arg>, <arg>)\n";
3010 }
3011#endif
3012
Dale Johannesende064702009-02-06 21:50:26 +00003013 return DAG.getNode(SPUISD::IndirectAddr, dl, Op0VT,
Scott Michelf0569be2008-12-27 04:51:36 +00003014 Op0.getOperand(0), Op0.getOperand(1));
3015 }
3016 }
Scott Michela59d4692008-02-23 18:41:37 +00003017 }
3018 break;
3019 }
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +00003020 case SPUISD::SHL_BITS:
3021 case SPUISD::SHL_BYTES:
Scott Michelf0569be2008-12-27 04:51:36 +00003022 case SPUISD::ROTBYTES_LEFT: {
Dan Gohman475871a2008-07-27 21:46:04 +00003023 SDValue Op1 = N->getOperand(1);
Scott Michela59d4692008-02-23 18:41:37 +00003024
Scott Michelf0569be2008-12-27 04:51:36 +00003025 // Kill degenerate vector shifts:
3026 if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(Op1)) {
3027 if (CN->isNullValue()) {
Scott Michela59d4692008-02-23 18:41:37 +00003028 Result = Op0;
3029 }
3030 }
3031 break;
3032 }
Scott Michelf0569be2008-12-27 04:51:36 +00003033 case SPUISD::PREFSLOT2VEC: {
Scott Michela59d4692008-02-23 18:41:37 +00003034 switch (Op0.getOpcode()) {
3035 default:
3036 break;
3037 case ISD::ANY_EXTEND:
3038 case ISD::ZERO_EXTEND:
3039 case ISD::SIGN_EXTEND: {
Scott Michel1df30c42008-12-29 03:23:36 +00003040 // (SPUprefslot2vec (any|zero|sign_extend (SPUvec2prefslot <arg>))) ->
Scott Michela59d4692008-02-23 18:41:37 +00003041 // <arg>
Scott Michel1df30c42008-12-29 03:23:36 +00003042 // but only if the SPUprefslot2vec and <arg> types match.
Dan Gohman475871a2008-07-27 21:46:04 +00003043 SDValue Op00 = Op0.getOperand(0);
Scott Michel104de432008-11-24 17:11:17 +00003044 if (Op00.getOpcode() == SPUISD::VEC2PREFSLOT) {
Dan Gohman475871a2008-07-27 21:46:04 +00003045 SDValue Op000 = Op00.getOperand(0);
Scott Michel1a6cdb62008-12-01 17:56:02 +00003046 if (Op000.getValueType() == NodeVT) {
Scott Michela59d4692008-02-23 18:41:37 +00003047 Result = Op000;
3048 }
3049 }
3050 break;
3051 }
Scott Michel104de432008-11-24 17:11:17 +00003052 case SPUISD::VEC2PREFSLOT: {
Scott Michel1df30c42008-12-29 03:23:36 +00003053 // (SPUprefslot2vec (SPUvec2prefslot <arg>)) ->
Scott Michela59d4692008-02-23 18:41:37 +00003054 // <arg>
3055 Result = Op0.getOperand(0);
3056 break;
Scott Michel5af8f0e2008-07-16 17:17:29 +00003057 }
Scott Michela59d4692008-02-23 18:41:37 +00003058 }
3059 break;
Scott Michel053c1da2008-01-29 02:16:57 +00003060 }
3061 }
Scott Micheld1e8d9c2009-01-21 04:58:48 +00003062
Scott Michel58c58182008-01-17 20:38:41 +00003063 // Otherwise, return unchanged.
Scott Michel1a6cdb62008-12-01 17:56:02 +00003064#ifndef NDEBUG
Gabor Greifba36cb52008-08-28 21:40:38 +00003065 if (Result.getNode()) {
Chris Lattner4437ae22009-08-23 07:05:07 +00003066 DEBUG(errs() << "\nReplace.SPU: ");
Scott Michela59d4692008-02-23 18:41:37 +00003067 DEBUG(N->dump(&DAG));
Chris Lattner4437ae22009-08-23 07:05:07 +00003068 DEBUG(errs() << "\nWith: ");
Gabor Greifba36cb52008-08-28 21:40:38 +00003069 DEBUG(Result.getNode()->dump(&DAG));
Chris Lattner4437ae22009-08-23 07:05:07 +00003070 DEBUG(errs() << "\n");
Scott Michela59d4692008-02-23 18:41:37 +00003071 }
3072#endif
3073
3074 return Result;
Scott Michel266bc8f2007-12-04 22:23:35 +00003075}
3076
3077//===----------------------------------------------------------------------===//
3078// Inline Assembly Support
3079//===----------------------------------------------------------------------===//
3080
3081/// getConstraintType - Given a constraint letter, return the type of
3082/// constraint it is for this target.
Scott Michel5af8f0e2008-07-16 17:17:29 +00003083SPUTargetLowering::ConstraintType
Scott Michel266bc8f2007-12-04 22:23:35 +00003084SPUTargetLowering::getConstraintType(const std::string &ConstraintLetter) const {
3085 if (ConstraintLetter.size() == 1) {
3086 switch (ConstraintLetter[0]) {
3087 default: break;
3088 case 'b':
3089 case 'r':
3090 case 'f':
3091 case 'v':
3092 case 'y':
3093 return C_RegisterClass;
Scott Michel5af8f0e2008-07-16 17:17:29 +00003094 }
Scott Michel266bc8f2007-12-04 22:23:35 +00003095 }
3096 return TargetLowering::getConstraintType(ConstraintLetter);
3097}
3098
John Thompson44ab89e2010-10-29 17:29:13 +00003099/// Examine constraint type and operand type and determine a weight value.
3100/// This object must already have been set up with the operand type
3101/// and the current alternative constraint selected.
3102TargetLowering::ConstraintWeight
3103SPUTargetLowering::getSingleConstraintMatchWeight(
3104 AsmOperandInfo &info, const char *constraint) const {
3105 ConstraintWeight weight = CW_Invalid;
3106 Value *CallOperandVal = info.CallOperandVal;
3107 // If we don't have a value, we can't do a match,
3108 // but allow it at the lowest weight.
3109 if (CallOperandVal == NULL)
3110 return CW_Default;
3111 // Look at the constraint type.
3112 switch (*constraint) {
3113 default:
3114 weight = TargetLowering::getSingleConstraintMatchWeight(info, constraint);
3115 break;
3116 //FIXME: Seems like the supported constraint letters were just copied
3117 // from PPC, as the following doesn't correspond to the GCC docs.
3118 // I'm leaving it so until someone adds the corresponding lowering support.
3119 case 'b':
3120 case 'r':
3121 case 'f':
3122 case 'd':
3123 case 'v':
3124 case 'y':
3125 weight = CW_Register;
3126 break;
3127 }
3128 return weight;
3129}
3130
Scott Michel5af8f0e2008-07-16 17:17:29 +00003131std::pair<unsigned, const TargetRegisterClass*>
Scott Michel266bc8f2007-12-04 22:23:35 +00003132SPUTargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +00003133 EVT VT) const
Scott Michel266bc8f2007-12-04 22:23:35 +00003134{
3135 if (Constraint.size() == 1) {
3136 // GCC RS6000 Constraint Letters
3137 switch (Constraint[0]) {
3138 case 'b': // R1-R31
3139 case 'r': // R0-R31
Owen Anderson825b72b2009-08-11 20:47:22 +00003140 if (VT == MVT::i64)
Scott Michel266bc8f2007-12-04 22:23:35 +00003141 return std::make_pair(0U, SPU::R64CRegisterClass);
3142 return std::make_pair(0U, SPU::R32CRegisterClass);
3143 case 'f':
Owen Anderson825b72b2009-08-11 20:47:22 +00003144 if (VT == MVT::f32)
Scott Michel266bc8f2007-12-04 22:23:35 +00003145 return std::make_pair(0U, SPU::R32FPRegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00003146 else if (VT == MVT::f64)
Scott Michel266bc8f2007-12-04 22:23:35 +00003147 return std::make_pair(0U, SPU::R64FPRegisterClass);
3148 break;
Scott Michel5af8f0e2008-07-16 17:17:29 +00003149 case 'v':
Scott Michel266bc8f2007-12-04 22:23:35 +00003150 return std::make_pair(0U, SPU::GPRCRegisterClass);
3151 }
3152 }
Scott Michel5af8f0e2008-07-16 17:17:29 +00003153
Scott Michel266bc8f2007-12-04 22:23:35 +00003154 return TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
3155}
3156
Scott Michela59d4692008-02-23 18:41:37 +00003157//! Compute used/known bits for a SPU operand
Scott Michel266bc8f2007-12-04 22:23:35 +00003158void
Dan Gohman475871a2008-07-27 21:46:04 +00003159SPUTargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Dan Gohman977a76f2008-02-13 22:28:48 +00003160 const APInt &Mask,
Scott Michel5af8f0e2008-07-16 17:17:29 +00003161 APInt &KnownZero,
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00003162 APInt &KnownOne,
Scott Michel7f9ba9b2008-01-30 02:55:46 +00003163 const SelectionDAG &DAG,
3164 unsigned Depth ) const {
Scott Michel203b2d62008-04-30 00:30:08 +00003165#if 0
Dan Gohmande551f92009-04-01 18:45:54 +00003166 const uint64_t uint64_sizebits = sizeof(uint64_t) * CHAR_BIT;
Scott Michela59d4692008-02-23 18:41:37 +00003167
3168 switch (Op.getOpcode()) {
3169 default:
3170 // KnownZero = KnownOne = APInt(Mask.getBitWidth(), 0);
3171 break;
Scott Michela59d4692008-02-23 18:41:37 +00003172 case CALL:
3173 case SHUFB:
Scott Michel7a1c9e92008-11-22 23:50:42 +00003174 case SHUFFLE_MASK:
Scott Michela59d4692008-02-23 18:41:37 +00003175 case CNTB:
Scott Micheld1e8d9c2009-01-21 04:58:48 +00003176 case SPUISD::PREFSLOT2VEC:
Scott Michela59d4692008-02-23 18:41:37 +00003177 case SPUISD::LDRESULT:
Scott Micheld1e8d9c2009-01-21 04:58:48 +00003178 case SPUISD::VEC2PREFSLOT:
Scott Michel203b2d62008-04-30 00:30:08 +00003179 case SPUISD::SHLQUAD_L_BITS:
3180 case SPUISD::SHLQUAD_L_BYTES:
Scott Michel203b2d62008-04-30 00:30:08 +00003181 case SPUISD::VEC_ROTL:
3182 case SPUISD::VEC_ROTR:
Scott Michel203b2d62008-04-30 00:30:08 +00003183 case SPUISD::ROTBYTES_LEFT:
Scott Michel8bf61e82008-06-02 22:18:03 +00003184 case SPUISD::SELECT_MASK:
3185 case SPUISD::SELB:
Scott Michela59d4692008-02-23 18:41:37 +00003186 }
Scott Micheld1e8d9c2009-01-21 04:58:48 +00003187#endif
Scott Michel266bc8f2007-12-04 22:23:35 +00003188}
Scott Michel02d711b2008-12-30 23:28:25 +00003189
Scott Michelf0569be2008-12-27 04:51:36 +00003190unsigned
3191SPUTargetLowering::ComputeNumSignBitsForTargetNode(SDValue Op,
3192 unsigned Depth) const {
3193 switch (Op.getOpcode()) {
3194 default:
3195 return 1;
Scott Michel266bc8f2007-12-04 22:23:35 +00003196
Scott Michelf0569be2008-12-27 04:51:36 +00003197 case ISD::SETCC: {
Owen Andersone50ed302009-08-10 22:56:29 +00003198 EVT VT = Op.getValueType();
Scott Michelf0569be2008-12-27 04:51:36 +00003199
Owen Anderson825b72b2009-08-11 20:47:22 +00003200 if (VT != MVT::i8 && VT != MVT::i16 && VT != MVT::i32) {
3201 VT = MVT::i32;
Scott Michelf0569be2008-12-27 04:51:36 +00003202 }
3203 return VT.getSizeInBits();
3204 }
3205 }
3206}
Scott Michel1df30c42008-12-29 03:23:36 +00003207
Scott Michel203b2d62008-04-30 00:30:08 +00003208// LowerAsmOperandForConstraint
3209void
Dan Gohman475871a2008-07-27 21:46:04 +00003210SPUTargetLowering::LowerAsmOperandForConstraint(SDValue Op,
Scott Michel203b2d62008-04-30 00:30:08 +00003211 char ConstraintLetter,
Dan Gohman475871a2008-07-27 21:46:04 +00003212 std::vector<SDValue> &Ops,
Scott Michel203b2d62008-04-30 00:30:08 +00003213 SelectionDAG &DAG) const {
3214 // Default, for the time being, to the base class handler
Dale Johannesen1784d162010-06-25 21:55:36 +00003215 TargetLowering::LowerAsmOperandForConstraint(Op, ConstraintLetter, Ops, DAG);
Scott Michel203b2d62008-04-30 00:30:08 +00003216}
3217
Scott Michel266bc8f2007-12-04 22:23:35 +00003218/// isLegalAddressImmediate - Return true if the integer value can be used
3219/// as the offset of the target addressing mode.
Gabor Greif93c53e52008-08-31 15:37:04 +00003220bool SPUTargetLowering::isLegalAddressImmediate(int64_t V,
3221 const Type *Ty) const {
Scott Michel266bc8f2007-12-04 22:23:35 +00003222 // SPU's addresses are 256K:
3223 return (V > -(1 << 18) && V < (1 << 18) - 1);
3224}
3225
3226bool SPUTargetLowering::isLegalAddressImmediate(llvm::GlobalValue* GV) const {
Scott Michel5af8f0e2008-07-16 17:17:29 +00003227 return false;
Scott Michel266bc8f2007-12-04 22:23:35 +00003228}
Dan Gohman6520e202008-10-18 02:06:02 +00003229
3230bool
3231SPUTargetLowering::isOffsetFoldingLegal(const GlobalAddressSDNode *GA) const {
3232 // The SPU target isn't yet aware of offsets.
3233 return false;
3234}
Kalle Raiskila8a52fa62010-10-07 16:24:35 +00003235
3236// can we compare to Imm without writing it into a register?
3237bool SPUTargetLowering::isLegalICmpImmediate(int64_t Imm) const {
3238 //ceqi, cgti, etc. all take s10 operand
3239 return isInt<10>(Imm);
3240}
3241
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003242bool
3243SPUTargetLowering::isLegalAddressingMode(const AddrMode &AM,
Kalle Raiskila8a52fa62010-10-07 16:24:35 +00003244 const Type * ) const{
3245
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003246 // A-form: 18bit absolute address.
Kalle Raiskila8a52fa62010-10-07 16:24:35 +00003247 if (AM.BaseGV && !AM.HasBaseReg && AM.Scale == 0 && AM.BaseOffs == 0)
3248 return true;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003249
Kalle Raiskila8a52fa62010-10-07 16:24:35 +00003250 // D-form: reg + 14bit offset
3251 if (AM.BaseGV ==0 && AM.HasBaseReg && AM.Scale == 0 && isInt<14>(AM.BaseOffs))
3252 return true;
3253
3254 // X-form: reg+reg
3255 if (AM.BaseGV == 0 && AM.HasBaseReg && AM.Scale == 1 && AM.BaseOffs ==0)
3256 return true;
3257
3258 return false;
3259}