blob: 88dc5832905f259009bdf0901dca0595f32bf32f [file] [log] [blame]
Tom Stellardf98f2ce2012-12-11 21:25:42 +00001//===-- AMDGPUTargetMachine.cpp - TargetMachine for hw codegen targets-----===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10/// \file
11/// \brief The AMDGPU target machine contains all of the hardware specific
12/// information needed to emit code for R600 and SI GPUs.
13//
14//===----------------------------------------------------------------------===//
15
16#include "AMDGPUTargetMachine.h"
17#include "AMDGPU.h"
18#include "R600ISelLowering.h"
19#include "R600InstrInfo.h"
Vincent Lejeune62f38ca2013-03-05 18:41:32 +000020#include "R600MachineScheduler.h"
Tom Stellardf98f2ce2012-12-11 21:25:42 +000021#include "SIISelLowering.h"
22#include "SIInstrInfo.h"
23#include "llvm/Analysis/Passes.h"
24#include "llvm/Analysis/Verifier.h"
25#include "llvm/CodeGen/MachineFunctionAnalysis.h"
26#include "llvm/CodeGen/MachineModuleInfo.h"
27#include "llvm/CodeGen/Passes.h"
28#include "llvm/MC/MCAsmInfo.h"
29#include "llvm/PassManager.h"
30#include "llvm/Support/TargetRegistry.h"
31#include "llvm/Support/raw_os_ostream.h"
32#include "llvm/Transforms/IPO.h"
33#include "llvm/Transforms/Scalar.h"
34#include <llvm/CodeGen/Passes.h>
35
36using namespace llvm;
37
38extern "C" void LLVMInitializeR600Target() {
39 // Register the target
40 RegisterTargetMachine<AMDGPUTargetMachine> X(TheAMDGPUTarget);
41}
42
Vincent Lejeune62f38ca2013-03-05 18:41:32 +000043static ScheduleDAGInstrs *createR600MachineScheduler(MachineSchedContext *C) {
44 return new ScheduleDAGMI(C, new R600SchedStrategy());
45}
46
47static MachineSchedRegistry
48SchedCustomRegistry("r600", "Run R600's custom scheduler",
49 createR600MachineScheduler);
50
Tom Stellardf98f2ce2012-12-11 21:25:42 +000051AMDGPUTargetMachine::AMDGPUTargetMachine(const Target &T, StringRef TT,
52 StringRef CPU, StringRef FS,
53 TargetOptions Options,
54 Reloc::Model RM, CodeModel::Model CM,
55 CodeGenOpt::Level OptLevel
56)
57:
58 LLVMTargetMachine(T, TT, CPU, FS, Options, RM, CM, OptLevel),
59 Subtarget(TT, CPU, FS),
60 Layout(Subtarget.getDataLayout()),
61 FrameLowering(TargetFrameLowering::StackGrowsUp,
62 Subtarget.device()->getStackAlignment(), 0),
63 IntrinsicInfo(this),
64 InstrItins(&Subtarget.getInstrItineraryData()) {
65 // TLInfo uses InstrInfo so it must be initialized after.
66 if (Subtarget.device()->getGeneration() <= AMDGPUDeviceInfo::HD6XXX) {
Rafael Espindola51101022013-05-23 03:31:47 +000067 InstrInfo.reset(new R600InstrInfo(*this));
68 TLInfo.reset(new R600TargetLowering(*this));
Tom Stellardf98f2ce2012-12-11 21:25:42 +000069 } else {
Rafael Espindola51101022013-05-23 03:31:47 +000070 InstrInfo.reset(new SIInstrInfo(*this));
71 TLInfo.reset(new SITargetLowering(*this));
Tom Stellardf98f2ce2012-12-11 21:25:42 +000072 }
Rafael Espindola4a971702013-05-13 01:16:13 +000073 initAsmInfo();
Tom Stellardf98f2ce2012-12-11 21:25:42 +000074}
75
76AMDGPUTargetMachine::~AMDGPUTargetMachine() {
77}
78
79namespace {
80class AMDGPUPassConfig : public TargetPassConfig {
81public:
82 AMDGPUPassConfig(AMDGPUTargetMachine *TM, PassManagerBase &PM)
Vincent Lejeune62f38ca2013-03-05 18:41:32 +000083 : TargetPassConfig(TM, PM) {
84 const AMDGPUSubtarget &ST = TM->getSubtarget<AMDGPUSubtarget>();
85 if (ST.device()->getGeneration() <= AMDGPUDeviceInfo::HD6XXX) {
86 enablePass(&MachineSchedulerID);
87 MachineSchedRegistry::setDefault(createR600MachineScheduler);
88 }
89 }
Tom Stellardf98f2ce2012-12-11 21:25:42 +000090
91 AMDGPUTargetMachine &getAMDGPUTargetMachine() const {
92 return getTM<AMDGPUTargetMachine>();
93 }
94
95 virtual bool addPreISel();
96 virtual bool addInstSelector();
97 virtual bool addPreRegAlloc();
98 virtual bool addPostRegAlloc();
99 virtual bool addPreSched2();
100 virtual bool addPreEmitPass();
101};
102} // End of anonymous namespace
103
104TargetPassConfig *AMDGPUTargetMachine::createPassConfig(PassManagerBase &PM) {
105 return new AMDGPUPassConfig(this, PM);
106}
107
108bool
109AMDGPUPassConfig::addPreISel() {
Tom Stellard6b7d99d2012-12-19 22:10:31 +0000110 const AMDGPUSubtarget &ST = TM->getSubtarget<AMDGPUSubtarget>();
111 if (ST.device()->getGeneration() > AMDGPUDeviceInfo::HD6XXX) {
112 addPass(createAMDGPUStructurizeCFGPass());
113 addPass(createSIAnnotateControlFlowPass());
Vincent Lejeuned3293b42013-05-17 16:50:20 +0000114 } else {
115 addPass(createR600TextureIntrinsicsReplacer());
Tom Stellard6b7d99d2012-12-19 22:10:31 +0000116 }
Tom Stellardf98f2ce2012-12-11 21:25:42 +0000117 return false;
118}
119
120bool AMDGPUPassConfig::addInstSelector() {
Tom Stellardf98f2ce2012-12-11 21:25:42 +0000121 addPass(createAMDGPUISelDag(getAMDGPUTargetMachine()));
Tom Stellardc0b0c672013-02-06 17:32:29 +0000122
123 const AMDGPUSubtarget &ST = TM->getSubtarget<AMDGPUSubtarget>();
124 if (ST.device()->getGeneration() <= AMDGPUDeviceInfo::HD6XXX) {
125 // This callbacks this pass uses are not implemented yet on SI.
126 addPass(createAMDGPUIndirectAddressingPass(*TM));
127 }
Tom Stellardf98f2ce2012-12-11 21:25:42 +0000128 return false;
129}
130
131bool AMDGPUPassConfig::addPreRegAlloc() {
Tom Stellardf98f2ce2012-12-11 21:25:42 +0000132 addPass(createAMDGPUConvertToISAPass(*TM));
Tom Stellardf98f2ce2012-12-11 21:25:42 +0000133 return false;
134}
135
136bool AMDGPUPassConfig::addPostRegAlloc() {
Tom Stellard82d3d452013-01-18 21:15:53 +0000137 const AMDGPUSubtarget &ST = TM->getSubtarget<AMDGPUSubtarget>();
138
139 if (ST.device()->getGeneration() > AMDGPUDeviceInfo::HD6XXX) {
140 addPass(createSIInsertWaits(*TM));
141 }
Tom Stellardf98f2ce2012-12-11 21:25:42 +0000142 return false;
143}
144
145bool AMDGPUPassConfig::addPreSched2() {
146
147 addPass(&IfConverterID);
148 return false;
149}
150
151bool AMDGPUPassConfig::addPreEmitPass() {
Tom Stellardf98f2ce2012-12-11 21:25:42 +0000152 const AMDGPUSubtarget &ST = TM->getSubtarget<AMDGPUSubtarget>();
153 if (ST.device()->getGeneration() <= AMDGPUDeviceInfo::HD6XXX) {
Tom Stellard6b7d99d2012-12-19 22:10:31 +0000154 addPass(createAMDGPUCFGPreparationPass(*TM));
155 addPass(createAMDGPUCFGStructurizerPass(*TM));
Vincent Lejeune8e591912013-04-01 21:47:42 +0000156 addPass(createR600EmitClauseMarkers(*TM));
Tom Stellardf98f2ce2012-12-11 21:25:42 +0000157 addPass(createR600ExpandSpecialInstrsPass(*TM));
Tom Stellardf98f2ce2012-12-11 21:25:42 +0000158 addPass(&FinalizeMachineBundlesID);
Vincent Lejeune25f259c2013-04-30 00:14:27 +0000159 addPass(createR600Packetizer(*TM));
160 addPass(createR600ControlFlowFinalizer(*TM));
Tom Stellardf98f2ce2012-12-11 21:25:42 +0000161 } else {
Tom Stellardf98f2ce2012-12-11 21:25:42 +0000162 addPass(createSILowerControlFlowPass(*TM));
163 }
164
165 return false;
166}
167