blob: ce412e01c0e6f813525ce9f06e1ed5e89f33dc07 [file] [log] [blame]
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001//===-- SelectionDAGBuild.cpp - Selection-DAG building --------------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This implements routines for translating from LLVM IR into SelectionDAG IR.
11//
12//===----------------------------------------------------------------------===//
13
14#define DEBUG_TYPE "isel"
15#include "SelectionDAGBuild.h"
16#include "llvm/ADT/BitVector.h"
Dan Gohman5b229802008-09-04 20:49:27 +000017#include "llvm/ADT/SmallSet.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000018#include "llvm/Analysis/AliasAnalysis.h"
19#include "llvm/Constants.h"
Dan Gohman98ca4f22009-08-05 01:29:28 +000020#include "llvm/Constants.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000021#include "llvm/CallingConv.h"
22#include "llvm/DerivedTypes.h"
23#include "llvm/Function.h"
24#include "llvm/GlobalVariable.h"
25#include "llvm/InlineAsm.h"
26#include "llvm/Instructions.h"
27#include "llvm/Intrinsics.h"
28#include "llvm/IntrinsicInst.h"
Bill Wendlingb2a42982008-11-06 02:29:10 +000029#include "llvm/Module.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000030#include "llvm/CodeGen/FastISel.h"
31#include "llvm/CodeGen/GCStrategy.h"
32#include "llvm/CodeGen/GCMetadata.h"
33#include "llvm/CodeGen/MachineFunction.h"
34#include "llvm/CodeGen/MachineFrameInfo.h"
35#include "llvm/CodeGen/MachineInstrBuilder.h"
36#include "llvm/CodeGen/MachineJumpTableInfo.h"
37#include "llvm/CodeGen/MachineModuleInfo.h"
38#include "llvm/CodeGen/MachineRegisterInfo.h"
Bill Wendlingb2a42982008-11-06 02:29:10 +000039#include "llvm/CodeGen/PseudoSourceValue.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000040#include "llvm/CodeGen/SelectionDAG.h"
Devang Patel83489bb2009-01-13 00:35:13 +000041#include "llvm/CodeGen/DwarfWriter.h"
42#include "llvm/Analysis/DebugInfo.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000043#include "llvm/Target/TargetRegisterInfo.h"
44#include "llvm/Target/TargetData.h"
45#include "llvm/Target/TargetFrameInfo.h"
46#include "llvm/Target/TargetInstrInfo.h"
Dale Johannesen49de9822009-02-05 01:49:45 +000047#include "llvm/Target/TargetIntrinsicInfo.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000048#include "llvm/Target/TargetLowering.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000049#include "llvm/Target/TargetOptions.h"
50#include "llvm/Support/Compiler.h"
Mikhail Glushenkov2388a582009-01-16 07:02:28 +000051#include "llvm/Support/CommandLine.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000052#include "llvm/Support/Debug.h"
Torok Edwin7d696d82009-07-11 13:10:19 +000053#include "llvm/Support/ErrorHandling.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000054#include "llvm/Support/MathExtras.h"
Anton Korobeynikov56d245b2008-12-23 22:26:18 +000055#include "llvm/Support/raw_ostream.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000056#include <algorithm>
57using namespace llvm;
58
Dale Johannesen601d3c02008-09-05 01:48:15 +000059/// LimitFloatPrecision - Generate low-precision inline sequences for
60/// some float libcalls (6, 8 or 12 bits).
61static unsigned LimitFloatPrecision;
62
63static cl::opt<unsigned, true>
64LimitFPPrecision("limit-float-precision",
65 cl::desc("Generate low-precision inline sequences "
66 "for some float libcalls"),
67 cl::location(LimitFloatPrecision),
68 cl::init(0));
69
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000070/// ComputeLinearIndex - Given an LLVM IR aggregate type and a sequence
Dan Gohman2c91d102009-01-06 22:53:52 +000071/// of insertvalue or extractvalue indices that identify a member, return
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000072/// the linearized index of the start of the member.
73///
74static unsigned ComputeLinearIndex(const TargetLowering &TLI, const Type *Ty,
75 const unsigned *Indices,
76 const unsigned *IndicesEnd,
77 unsigned CurIndex = 0) {
78 // Base case: We're done.
79 if (Indices && Indices == IndicesEnd)
80 return CurIndex;
81
82 // Given a struct type, recursively traverse the elements.
83 if (const StructType *STy = dyn_cast<StructType>(Ty)) {
84 for (StructType::element_iterator EB = STy->element_begin(),
85 EI = EB,
86 EE = STy->element_end();
87 EI != EE; ++EI) {
88 if (Indices && *Indices == unsigned(EI - EB))
89 return ComputeLinearIndex(TLI, *EI, Indices+1, IndicesEnd, CurIndex);
90 CurIndex = ComputeLinearIndex(TLI, *EI, 0, 0, CurIndex);
91 }
Dan Gohman2c91d102009-01-06 22:53:52 +000092 return CurIndex;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000093 }
94 // Given an array type, recursively traverse the elements.
95 else if (const ArrayType *ATy = dyn_cast<ArrayType>(Ty)) {
96 const Type *EltTy = ATy->getElementType();
97 for (unsigned i = 0, e = ATy->getNumElements(); i != e; ++i) {
98 if (Indices && *Indices == i)
99 return ComputeLinearIndex(TLI, EltTy, Indices+1, IndicesEnd, CurIndex);
100 CurIndex = ComputeLinearIndex(TLI, EltTy, 0, 0, CurIndex);
101 }
Dan Gohman2c91d102009-01-06 22:53:52 +0000102 return CurIndex;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000103 }
104 // We haven't found the type we're looking for, so keep searching.
105 return CurIndex + 1;
106}
107
108/// ComputeValueVTs - Given an LLVM IR type, compute a sequence of
Owen Andersone50ed302009-08-10 22:56:29 +0000109/// EVTs that represent all the individual underlying
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000110/// non-aggregate types that comprise it.
111///
112/// If Offsets is non-null, it points to a vector to be filled in
113/// with the in-memory offsets of each of the individual values.
114///
115static void ComputeValueVTs(const TargetLowering &TLI, const Type *Ty,
Owen Andersone50ed302009-08-10 22:56:29 +0000116 SmallVectorImpl<EVT> &ValueVTs,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000117 SmallVectorImpl<uint64_t> *Offsets = 0,
118 uint64_t StartingOffset = 0) {
119 // Given a struct type, recursively traverse the elements.
120 if (const StructType *STy = dyn_cast<StructType>(Ty)) {
121 const StructLayout *SL = TLI.getTargetData()->getStructLayout(STy);
122 for (StructType::element_iterator EB = STy->element_begin(),
123 EI = EB,
124 EE = STy->element_end();
125 EI != EE; ++EI)
126 ComputeValueVTs(TLI, *EI, ValueVTs, Offsets,
127 StartingOffset + SL->getElementOffset(EI - EB));
128 return;
129 }
130 // Given an array type, recursively traverse the elements.
131 if (const ArrayType *ATy = dyn_cast<ArrayType>(Ty)) {
132 const Type *EltTy = ATy->getElementType();
Duncan Sands777d2302009-05-09 07:06:46 +0000133 uint64_t EltSize = TLI.getTargetData()->getTypeAllocSize(EltTy);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000134 for (unsigned i = 0, e = ATy->getNumElements(); i != e; ++i)
135 ComputeValueVTs(TLI, EltTy, ValueVTs, Offsets,
136 StartingOffset + i * EltSize);
137 return;
138 }
Dan Gohman5e5558b2009-04-23 22:50:03 +0000139 // Interpret void as zero return values.
Owen Anderson1d0be152009-08-13 21:58:54 +0000140 if (Ty == Type::getVoidTy(Ty->getContext()))
Dan Gohman5e5558b2009-04-23 22:50:03 +0000141 return;
Owen Andersone50ed302009-08-10 22:56:29 +0000142 // Base case: we can get an EVT for this LLVM IR type.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000143 ValueVTs.push_back(TLI.getValueType(Ty));
144 if (Offsets)
145 Offsets->push_back(StartingOffset);
146}
147
Dan Gohman2a7c6712008-09-03 23:18:39 +0000148namespace llvm {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000149 /// RegsForValue - This struct represents the registers (physical or virtual)
150 /// that a particular set of values is assigned, and the type information about
151 /// the value. The most common situation is to represent one value at a time,
152 /// but struct or array values are handled element-wise as multiple values.
153 /// The splitting of aggregates is performed recursively, so that we never
154 /// have aggregate-typed registers. The values at this point do not necessarily
155 /// have legal types, so each value may require one or more registers of some
156 /// legal type.
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000157 ///
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000158 struct VISIBILITY_HIDDEN RegsForValue {
159 /// TLI - The TargetLowering object.
160 ///
161 const TargetLowering *TLI;
162
163 /// ValueVTs - The value types of the values, which may not be legal, and
164 /// may need be promoted or synthesized from one or more registers.
165 ///
Owen Andersone50ed302009-08-10 22:56:29 +0000166 SmallVector<EVT, 4> ValueVTs;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000167
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000168 /// RegVTs - The value types of the registers. This is the same size as
169 /// ValueVTs and it records, for each value, what the type of the assigned
170 /// register or registers are. (Individual values are never synthesized
171 /// from more than one type of register.)
172 ///
173 /// With virtual registers, the contents of RegVTs is redundant with TLI's
174 /// getRegisterType member function, however when with physical registers
175 /// it is necessary to have a separate record of the types.
176 ///
Owen Andersone50ed302009-08-10 22:56:29 +0000177 SmallVector<EVT, 4> RegVTs;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000178
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000179 /// Regs - This list holds the registers assigned to the values.
180 /// Each legal or promoted value requires one register, and each
181 /// expanded value requires multiple registers.
182 ///
183 SmallVector<unsigned, 4> Regs;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000184
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000185 RegsForValue() : TLI(0) {}
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000186
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000187 RegsForValue(const TargetLowering &tli,
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000188 const SmallVector<unsigned, 4> &regs,
Owen Andersone50ed302009-08-10 22:56:29 +0000189 EVT regvt, EVT valuevt)
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000190 : TLI(&tli), ValueVTs(1, valuevt), RegVTs(1, regvt), Regs(regs) {}
191 RegsForValue(const TargetLowering &tli,
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000192 const SmallVector<unsigned, 4> &regs,
Owen Andersone50ed302009-08-10 22:56:29 +0000193 const SmallVector<EVT, 4> &regvts,
194 const SmallVector<EVT, 4> &valuevts)
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000195 : TLI(&tli), ValueVTs(valuevts), RegVTs(regvts), Regs(regs) {}
Owen Anderson23b9b192009-08-12 00:36:31 +0000196 RegsForValue(LLVMContext &Context, const TargetLowering &tli,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000197 unsigned Reg, const Type *Ty) : TLI(&tli) {
198 ComputeValueVTs(tli, Ty, ValueVTs);
199
200 for (unsigned Value = 0, e = ValueVTs.size(); Value != e; ++Value) {
Owen Andersone50ed302009-08-10 22:56:29 +0000201 EVT ValueVT = ValueVTs[Value];
Owen Anderson23b9b192009-08-12 00:36:31 +0000202 unsigned NumRegs = TLI->getNumRegisters(Context, ValueVT);
203 EVT RegisterVT = TLI->getRegisterType(Context, ValueVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000204 for (unsigned i = 0; i != NumRegs; ++i)
205 Regs.push_back(Reg + i);
206 RegVTs.push_back(RegisterVT);
207 Reg += NumRegs;
208 }
209 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000210
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000211 /// append - Add the specified values to this one.
212 void append(const RegsForValue &RHS) {
213 TLI = RHS.TLI;
214 ValueVTs.append(RHS.ValueVTs.begin(), RHS.ValueVTs.end());
215 RegVTs.append(RHS.RegVTs.begin(), RHS.RegVTs.end());
216 Regs.append(RHS.Regs.begin(), RHS.Regs.end());
217 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000218
219
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000220 /// getCopyFromRegs - Emit a series of CopyFromReg nodes that copies from
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000221 /// this value and returns the result as a ValueVTs value. This uses
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000222 /// Chain/Flag as the input and updates them for the output Chain/Flag.
223 /// If the Flag pointer is NULL, no flag is used.
Dale Johannesen66978ee2009-01-31 02:22:37 +0000224 SDValue getCopyFromRegs(SelectionDAG &DAG, DebugLoc dl,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000225 SDValue &Chain, SDValue *Flag) const;
226
227 /// getCopyToRegs - Emit a series of CopyToReg nodes that copies the
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000228 /// specified value into the registers specified by this object. This uses
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000229 /// Chain/Flag as the input and updates them for the output Chain/Flag.
230 /// If the Flag pointer is NULL, no flag is used.
Dale Johannesen66978ee2009-01-31 02:22:37 +0000231 void getCopyToRegs(SDValue Val, SelectionDAG &DAG, DebugLoc dl,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000232 SDValue &Chain, SDValue *Flag) const;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000233
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000234 /// AddInlineAsmOperands - Add this value to the specified inlineasm node
Evan Cheng697cbbf2009-03-20 18:03:34 +0000235 /// operand list. This adds the code marker, matching input operand index
236 /// (if applicable), and includes the number of values added into it.
237 void AddInlineAsmOperands(unsigned Code,
238 bool HasMatching, unsigned MatchingIdx,
239 SelectionDAG &DAG, std::vector<SDValue> &Ops) const;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000240 };
241}
242
243/// isUsedOutsideOfDefiningBlock - Return true if this instruction is used by
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000244/// PHI nodes or outside of the basic block that defines it, or used by a
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000245/// switch or atomic instruction, which may expand to multiple basic blocks.
246static bool isUsedOutsideOfDefiningBlock(Instruction *I) {
247 if (isa<PHINode>(I)) return true;
248 BasicBlock *BB = I->getParent();
249 for (Value::use_iterator UI = I->use_begin(), E = I->use_end(); UI != E; ++UI)
Dan Gohman8e5c0da2009-04-09 02:33:36 +0000250 if (cast<Instruction>(*UI)->getParent() != BB || isa<PHINode>(*UI))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000251 return true;
252 return false;
253}
254
255/// isOnlyUsedInEntryBlock - If the specified argument is only used in the
256/// entry block, return true. This includes arguments used by switches, since
257/// the switch may expand into multiple basic blocks.
258static bool isOnlyUsedInEntryBlock(Argument *A, bool EnableFastISel) {
259 // With FastISel active, we may be splitting blocks, so force creation
260 // of virtual registers for all non-dead arguments.
Dan Gohman33134c42008-09-25 17:05:24 +0000261 // Don't force virtual registers for byval arguments though, because
262 // fast-isel can't handle those in all cases.
263 if (EnableFastISel && !A->hasByValAttr())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000264 return A->use_empty();
265
266 BasicBlock *Entry = A->getParent()->begin();
267 for (Value::use_iterator UI = A->use_begin(), E = A->use_end(); UI != E; ++UI)
268 if (cast<Instruction>(*UI)->getParent() != Entry || isa<SwitchInst>(*UI))
269 return false; // Use not in entry block.
270 return true;
271}
272
273FunctionLoweringInfo::FunctionLoweringInfo(TargetLowering &tli)
274 : TLI(tli) {
275}
276
277void FunctionLoweringInfo::set(Function &fn, MachineFunction &mf,
Bill Wendling6a8a0d72009-02-03 02:20:52 +0000278 SelectionDAG &DAG,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000279 bool EnableFastISel) {
280 Fn = &fn;
281 MF = &mf;
282 RegInfo = &MF->getRegInfo();
283
284 // Create a vreg for each argument register that is not dead and is used
285 // outside of the entry block for the function.
286 for (Function::arg_iterator AI = Fn->arg_begin(), E = Fn->arg_end();
287 AI != E; ++AI)
288 if (!isOnlyUsedInEntryBlock(AI, EnableFastISel))
289 InitializeRegForValue(AI);
290
291 // Initialize the mapping of values to registers. This is only set up for
292 // instruction values that are used outside of the block that defines
293 // them.
294 Function::iterator BB = Fn->begin(), EB = Fn->end();
295 for (BasicBlock::iterator I = BB->begin(), E = BB->end(); I != E; ++I)
296 if (AllocaInst *AI = dyn_cast<AllocaInst>(I))
297 if (ConstantInt *CUI = dyn_cast<ConstantInt>(AI->getArraySize())) {
298 const Type *Ty = AI->getAllocatedType();
Duncan Sands777d2302009-05-09 07:06:46 +0000299 uint64_t TySize = TLI.getTargetData()->getTypeAllocSize(Ty);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000300 unsigned Align =
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000301 std::max((unsigned)TLI.getTargetData()->getPrefTypeAlignment(Ty),
302 AI->getAlignment());
303
304 TySize *= CUI->getZExtValue(); // Get total allocated size.
305 if (TySize == 0) TySize = 1; // Don't create zero-sized stack objects.
306 StaticAllocaMap[AI] =
307 MF->getFrameInfo()->CreateStackObject(TySize, Align);
308 }
309
310 for (; BB != EB; ++BB)
311 for (BasicBlock::iterator I = BB->begin(), E = BB->end(); I != E; ++I)
312 if (!I->use_empty() && isUsedOutsideOfDefiningBlock(I))
313 if (!isa<AllocaInst>(I) ||
314 !StaticAllocaMap.count(cast<AllocaInst>(I)))
315 InitializeRegForValue(I);
316
317 // Create an initial MachineBasicBlock for each LLVM BasicBlock in F. This
318 // also creates the initial PHI MachineInstrs, though none of the input
319 // operands are populated.
320 for (BB = Fn->begin(), EB = Fn->end(); BB != EB; ++BB) {
321 MachineBasicBlock *MBB = mf.CreateMachineBasicBlock(BB);
322 MBBMap[BB] = MBB;
323 MF->push_back(MBB);
324
325 // Create Machine PHI nodes for LLVM PHI nodes, lowering them as
326 // appropriate.
327 PHINode *PN;
Bill Wendling6a8a0d72009-02-03 02:20:52 +0000328 DebugLoc DL;
329 for (BasicBlock::iterator
330 I = BB->begin(), E = BB->end(); I != E; ++I) {
331 if (CallInst *CI = dyn_cast<CallInst>(I)) {
332 if (Function *F = CI->getCalledFunction()) {
333 switch (F->getIntrinsicID()) {
334 default: break;
335 case Intrinsic::dbg_stoppoint: {
Bill Wendling6a8a0d72009-02-03 02:20:52 +0000336 DbgStopPointInst *SPI = cast<DbgStopPointInst>(I);
Devang Patel7e1e31f2009-07-02 22:43:26 +0000337 if (isValidDebugInfoIntrinsic(*SPI, CodeGenOpt::Default))
338 DL = ExtractDebugLocation(*SPI, MF->getDebugLocInfo());
Bill Wendling6a8a0d72009-02-03 02:20:52 +0000339 break;
340 }
341 case Intrinsic::dbg_func_start: {
Argyrios Kyrtzidis77eaa682009-05-03 08:50:41 +0000342 DbgFuncStartInst *FSI = cast<DbgFuncStartInst>(I);
Devang Patel7e1e31f2009-07-02 22:43:26 +0000343 if (isValidDebugInfoIntrinsic(*FSI, CodeGenOpt::Default))
344 DL = ExtractDebugLocation(*FSI, MF->getDebugLocInfo());
Bill Wendling6a8a0d72009-02-03 02:20:52 +0000345 break;
346 }
347 }
348 }
349 }
350
351 PN = dyn_cast<PHINode>(I);
352 if (!PN || PN->use_empty()) continue;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000353
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000354 unsigned PHIReg = ValueMap[PN];
355 assert(PHIReg && "PHI node does not have an assigned virtual register!");
356
Owen Andersone50ed302009-08-10 22:56:29 +0000357 SmallVector<EVT, 4> ValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000358 ComputeValueVTs(TLI, PN->getType(), ValueVTs);
359 for (unsigned vti = 0, vte = ValueVTs.size(); vti != vte; ++vti) {
Owen Andersone50ed302009-08-10 22:56:29 +0000360 EVT VT = ValueVTs[vti];
Owen Anderson23b9b192009-08-12 00:36:31 +0000361 unsigned NumRegisters = TLI.getNumRegisters(*DAG.getContext(), VT);
Dan Gohman6448d912008-09-04 15:39:15 +0000362 const TargetInstrInfo *TII = MF->getTarget().getInstrInfo();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000363 for (unsigned i = 0; i != NumRegisters; ++i)
Bill Wendling6a8a0d72009-02-03 02:20:52 +0000364 BuildMI(MBB, DL, TII->get(TargetInstrInfo::PHI), PHIReg + i);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000365 PHIReg += NumRegisters;
366 }
367 }
368 }
369}
370
Owen Andersone50ed302009-08-10 22:56:29 +0000371unsigned FunctionLoweringInfo::MakeReg(EVT VT) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000372 return RegInfo->createVirtualRegister(TLI.getRegClassFor(VT));
373}
374
375/// CreateRegForValue - Allocate the appropriate number of virtual registers of
376/// the correctly promoted or expanded types. Assign these registers
377/// consecutive vreg numbers and return the first assigned number.
378///
379/// In the case that the given value has struct or array type, this function
380/// will assign registers for each member or element.
381///
382unsigned FunctionLoweringInfo::CreateRegForValue(const Value *V) {
Owen Andersone50ed302009-08-10 22:56:29 +0000383 SmallVector<EVT, 4> ValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000384 ComputeValueVTs(TLI, V->getType(), ValueVTs);
385
386 unsigned FirstReg = 0;
387 for (unsigned Value = 0, e = ValueVTs.size(); Value != e; ++Value) {
Owen Andersone50ed302009-08-10 22:56:29 +0000388 EVT ValueVT = ValueVTs[Value];
Owen Anderson23b9b192009-08-12 00:36:31 +0000389 EVT RegisterVT = TLI.getRegisterType(V->getContext(), ValueVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000390
Owen Anderson23b9b192009-08-12 00:36:31 +0000391 unsigned NumRegs = TLI.getNumRegisters(V->getContext(), ValueVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000392 for (unsigned i = 0; i != NumRegs; ++i) {
393 unsigned R = MakeReg(RegisterVT);
394 if (!FirstReg) FirstReg = R;
395 }
396 }
397 return FirstReg;
398}
399
400/// getCopyFromParts - Create a value that contains the specified legal parts
401/// combined into the value they represent. If the parts combine to a type
402/// larger then ValueVT then AssertOp can be used to specify whether the extra
403/// bits are known to be zero (ISD::AssertZext) or sign extended from ValueVT
404/// (ISD::AssertSext).
Dale Johannesen66978ee2009-01-31 02:22:37 +0000405static SDValue getCopyFromParts(SelectionDAG &DAG, DebugLoc dl,
406 const SDValue *Parts,
Owen Andersone50ed302009-08-10 22:56:29 +0000407 unsigned NumParts, EVT PartVT, EVT ValueVT,
Duncan Sands0b3aa262009-01-28 14:42:54 +0000408 ISD::NodeType AssertOp = ISD::DELETED_NODE) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000409 assert(NumParts > 0 && "No parts to assemble!");
Dan Gohmane9530ec2009-01-15 16:58:17 +0000410 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000411 SDValue Val = Parts[0];
412
413 if (NumParts > 1) {
414 // Assemble the value from multiple parts.
Eli Friedman2ac8b322009-05-20 06:02:09 +0000415 if (!ValueVT.isVector() && ValueVT.isInteger()) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000416 unsigned PartBits = PartVT.getSizeInBits();
417 unsigned ValueBits = ValueVT.getSizeInBits();
418
419 // Assemble the power of 2 part.
420 unsigned RoundParts = NumParts & (NumParts - 1) ?
421 1 << Log2_32(NumParts) : NumParts;
422 unsigned RoundBits = PartBits * RoundParts;
Owen Andersone50ed302009-08-10 22:56:29 +0000423 EVT RoundVT = RoundBits == ValueBits ?
Owen Anderson23b9b192009-08-12 00:36:31 +0000424 ValueVT : EVT::getIntegerVT(*DAG.getContext(), RoundBits);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000425 SDValue Lo, Hi;
426
Owen Anderson23b9b192009-08-12 00:36:31 +0000427 EVT HalfVT = EVT::getIntegerVT(*DAG.getContext(), RoundBits/2);
Duncan Sandsd22ec5f2008-10-29 14:22:20 +0000428
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000429 if (RoundParts > 2) {
Dale Johannesen66978ee2009-01-31 02:22:37 +0000430 Lo = getCopyFromParts(DAG, dl, Parts, RoundParts/2, PartVT, HalfVT);
431 Hi = getCopyFromParts(DAG, dl, Parts+RoundParts/2, RoundParts/2,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000432 PartVT, HalfVT);
433 } else {
Dale Johannesen66978ee2009-01-31 02:22:37 +0000434 Lo = DAG.getNode(ISD::BIT_CONVERT, dl, HalfVT, Parts[0]);
435 Hi = DAG.getNode(ISD::BIT_CONVERT, dl, HalfVT, Parts[1]);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000436 }
437 if (TLI.isBigEndian())
438 std::swap(Lo, Hi);
Dale Johannesen66978ee2009-01-31 02:22:37 +0000439 Val = DAG.getNode(ISD::BUILD_PAIR, dl, RoundVT, Lo, Hi);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000440
441 if (RoundParts < NumParts) {
442 // Assemble the trailing non-power-of-2 part.
443 unsigned OddParts = NumParts - RoundParts;
Owen Anderson23b9b192009-08-12 00:36:31 +0000444 EVT OddVT = EVT::getIntegerVT(*DAG.getContext(), OddParts * PartBits);
Scott Michelfdc40a02009-02-17 22:15:04 +0000445 Hi = getCopyFromParts(DAG, dl,
Dale Johannesen66978ee2009-01-31 02:22:37 +0000446 Parts+RoundParts, OddParts, PartVT, OddVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000447
448 // Combine the round and odd parts.
449 Lo = Val;
450 if (TLI.isBigEndian())
451 std::swap(Lo, Hi);
Owen Anderson23b9b192009-08-12 00:36:31 +0000452 EVT TotalVT = EVT::getIntegerVT(*DAG.getContext(), NumParts * PartBits);
Dale Johannesen66978ee2009-01-31 02:22:37 +0000453 Hi = DAG.getNode(ISD::ANY_EXTEND, dl, TotalVT, Hi);
454 Hi = DAG.getNode(ISD::SHL, dl, TotalVT, Hi,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000455 DAG.getConstant(Lo.getValueType().getSizeInBits(),
Duncan Sands92abc622009-01-31 15:50:11 +0000456 TLI.getPointerTy()));
Dale Johannesen66978ee2009-01-31 02:22:37 +0000457 Lo = DAG.getNode(ISD::ZERO_EXTEND, dl, TotalVT, Lo);
458 Val = DAG.getNode(ISD::OR, dl, TotalVT, Lo, Hi);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000459 }
Eli Friedman2ac8b322009-05-20 06:02:09 +0000460 } else if (ValueVT.isVector()) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000461 // Handle a multi-element vector.
Owen Andersone50ed302009-08-10 22:56:29 +0000462 EVT IntermediateVT, RegisterVT;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000463 unsigned NumIntermediates;
464 unsigned NumRegs =
Owen Anderson23b9b192009-08-12 00:36:31 +0000465 TLI.getVectorTypeBreakdown(*DAG.getContext(), ValueVT, IntermediateVT,
466 NumIntermediates, RegisterVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000467 assert(NumRegs == NumParts && "Part count doesn't match vector breakdown!");
468 NumParts = NumRegs; // Silence a compiler warning.
469 assert(RegisterVT == PartVT && "Part type doesn't match vector breakdown!");
470 assert(RegisterVT == Parts[0].getValueType() &&
471 "Part type doesn't match part!");
472
473 // Assemble the parts into intermediate operands.
474 SmallVector<SDValue, 8> Ops(NumIntermediates);
475 if (NumIntermediates == NumParts) {
476 // If the register was not expanded, truncate or copy the value,
477 // as appropriate.
478 for (unsigned i = 0; i != NumParts; ++i)
Dale Johannesen66978ee2009-01-31 02:22:37 +0000479 Ops[i] = getCopyFromParts(DAG, dl, &Parts[i], 1,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000480 PartVT, IntermediateVT);
481 } else if (NumParts > 0) {
482 // If the intermediate type was expanded, build the intermediate operands
483 // from the parts.
484 assert(NumParts % NumIntermediates == 0 &&
485 "Must expand into a divisible number of parts!");
486 unsigned Factor = NumParts / NumIntermediates;
487 for (unsigned i = 0; i != NumIntermediates; ++i)
Dale Johannesen66978ee2009-01-31 02:22:37 +0000488 Ops[i] = getCopyFromParts(DAG, dl, &Parts[i * Factor], Factor,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000489 PartVT, IntermediateVT);
490 }
491
492 // Build a vector with BUILD_VECTOR or CONCAT_VECTORS from the intermediate
493 // operands.
494 Val = DAG.getNode(IntermediateVT.isVector() ?
Dale Johannesen66978ee2009-01-31 02:22:37 +0000495 ISD::CONCAT_VECTORS : ISD::BUILD_VECTOR, dl,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000496 ValueVT, &Ops[0], NumIntermediates);
Eli Friedman2ac8b322009-05-20 06:02:09 +0000497 } else if (PartVT.isFloatingPoint()) {
498 // FP split into multiple FP parts (for ppcf128)
Owen Anderson825b72b2009-08-11 20:47:22 +0000499 assert(ValueVT == EVT(MVT::ppcf128) && PartVT == EVT(MVT::f64) &&
Eli Friedman2ac8b322009-05-20 06:02:09 +0000500 "Unexpected split");
501 SDValue Lo, Hi;
Owen Anderson825b72b2009-08-11 20:47:22 +0000502 Lo = DAG.getNode(ISD::BIT_CONVERT, dl, EVT(MVT::f64), Parts[0]);
503 Hi = DAG.getNode(ISD::BIT_CONVERT, dl, EVT(MVT::f64), Parts[1]);
Eli Friedman2ac8b322009-05-20 06:02:09 +0000504 if (TLI.isBigEndian())
505 std::swap(Lo, Hi);
506 Val = DAG.getNode(ISD::BUILD_PAIR, dl, ValueVT, Lo, Hi);
507 } else {
508 // FP split into integer parts (soft fp)
509 assert(ValueVT.isFloatingPoint() && PartVT.isInteger() &&
510 !PartVT.isVector() && "Unexpected split");
Owen Anderson23b9b192009-08-12 00:36:31 +0000511 EVT IntVT = EVT::getIntegerVT(*DAG.getContext(), ValueVT.getSizeInBits());
Eli Friedman2ac8b322009-05-20 06:02:09 +0000512 Val = getCopyFromParts(DAG, dl, Parts, NumParts, PartVT, IntVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000513 }
514 }
515
516 // There is now one part, held in Val. Correct it to match ValueVT.
517 PartVT = Val.getValueType();
518
519 if (PartVT == ValueVT)
520 return Val;
521
522 if (PartVT.isVector()) {
523 assert(ValueVT.isVector() && "Unknown vector conversion!");
Dale Johannesen66978ee2009-01-31 02:22:37 +0000524 return DAG.getNode(ISD::BIT_CONVERT, dl, ValueVT, Val);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000525 }
526
527 if (ValueVT.isVector()) {
528 assert(ValueVT.getVectorElementType() == PartVT &&
529 ValueVT.getVectorNumElements() == 1 &&
530 "Only trivial scalar-to-vector conversions should get here!");
Evan Chenga87008d2009-02-25 22:49:59 +0000531 return DAG.getNode(ISD::BUILD_VECTOR, dl, ValueVT, Val);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000532 }
533
534 if (PartVT.isInteger() &&
535 ValueVT.isInteger()) {
536 if (ValueVT.bitsLT(PartVT)) {
537 // For a truncate, see if we have any information to
538 // indicate whether the truncated bits will always be
539 // zero or sign-extension.
540 if (AssertOp != ISD::DELETED_NODE)
Dale Johannesen66978ee2009-01-31 02:22:37 +0000541 Val = DAG.getNode(AssertOp, dl, PartVT, Val,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000542 DAG.getValueType(ValueVT));
Dale Johannesen66978ee2009-01-31 02:22:37 +0000543 return DAG.getNode(ISD::TRUNCATE, dl, ValueVT, Val);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000544 } else {
Dale Johannesen66978ee2009-01-31 02:22:37 +0000545 return DAG.getNode(ISD::ANY_EXTEND, dl, ValueVT, Val);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000546 }
547 }
548
549 if (PartVT.isFloatingPoint() && ValueVT.isFloatingPoint()) {
550 if (ValueVT.bitsLT(Val.getValueType()))
551 // FP_ROUND's are always exact here.
Dale Johannesen66978ee2009-01-31 02:22:37 +0000552 return DAG.getNode(ISD::FP_ROUND, dl, ValueVT, Val,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000553 DAG.getIntPtrConstant(1));
Dale Johannesen66978ee2009-01-31 02:22:37 +0000554 return DAG.getNode(ISD::FP_EXTEND, dl, ValueVT, Val);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000555 }
556
557 if (PartVT.getSizeInBits() == ValueVT.getSizeInBits())
Dale Johannesen66978ee2009-01-31 02:22:37 +0000558 return DAG.getNode(ISD::BIT_CONVERT, dl, ValueVT, Val);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000559
Torok Edwinc23197a2009-07-14 16:55:14 +0000560 llvm_unreachable("Unknown mismatch!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000561 return SDValue();
562}
563
564/// getCopyToParts - Create a series of nodes that contain the specified value
565/// split into legal parts. If the parts contain more bits than Val, then, for
566/// integers, ExtendKind can be used to specify how to generate the extra bits.
Dale Johannesen66978ee2009-01-31 02:22:37 +0000567static void getCopyToParts(SelectionDAG &DAG, DebugLoc dl, SDValue Val,
Owen Andersone50ed302009-08-10 22:56:29 +0000568 SDValue *Parts, unsigned NumParts, EVT PartVT,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000569 ISD::NodeType ExtendKind = ISD::ANY_EXTEND) {
Dan Gohmane9530ec2009-01-15 16:58:17 +0000570 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Owen Andersone50ed302009-08-10 22:56:29 +0000571 EVT PtrVT = TLI.getPointerTy();
572 EVT ValueVT = Val.getValueType();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000573 unsigned PartBits = PartVT.getSizeInBits();
Dale Johannesen8a36f502009-02-25 22:39:13 +0000574 unsigned OrigNumParts = NumParts;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000575 assert(TLI.isTypeLegal(PartVT) && "Copying to an illegal type!");
576
577 if (!NumParts)
578 return;
579
580 if (!ValueVT.isVector()) {
581 if (PartVT == ValueVT) {
582 assert(NumParts == 1 && "No-op copy with multiple parts!");
583 Parts[0] = Val;
584 return;
585 }
586
587 if (NumParts * PartBits > ValueVT.getSizeInBits()) {
588 // If the parts cover more bits than the value has, promote the value.
589 if (PartVT.isFloatingPoint() && ValueVT.isFloatingPoint()) {
590 assert(NumParts == 1 && "Do not know what to promote to!");
Dale Johannesen66978ee2009-01-31 02:22:37 +0000591 Val = DAG.getNode(ISD::FP_EXTEND, dl, PartVT, Val);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000592 } else if (PartVT.isInteger() && ValueVT.isInteger()) {
Owen Anderson23b9b192009-08-12 00:36:31 +0000593 ValueVT = EVT::getIntegerVT(*DAG.getContext(), NumParts * PartBits);
Dale Johannesen66978ee2009-01-31 02:22:37 +0000594 Val = DAG.getNode(ExtendKind, dl, ValueVT, Val);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000595 } else {
Torok Edwinc23197a2009-07-14 16:55:14 +0000596 llvm_unreachable("Unknown mismatch!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000597 }
598 } else if (PartBits == ValueVT.getSizeInBits()) {
599 // Different types of the same size.
600 assert(NumParts == 1 && PartVT != ValueVT);
Dale Johannesen66978ee2009-01-31 02:22:37 +0000601 Val = DAG.getNode(ISD::BIT_CONVERT, dl, PartVT, Val);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000602 } else if (NumParts * PartBits < ValueVT.getSizeInBits()) {
603 // If the parts cover less bits than value has, truncate the value.
604 if (PartVT.isInteger() && ValueVT.isInteger()) {
Owen Anderson23b9b192009-08-12 00:36:31 +0000605 ValueVT = EVT::getIntegerVT(*DAG.getContext(), NumParts * PartBits);
Dale Johannesen66978ee2009-01-31 02:22:37 +0000606 Val = DAG.getNode(ISD::TRUNCATE, dl, ValueVT, Val);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000607 } else {
Torok Edwinc23197a2009-07-14 16:55:14 +0000608 llvm_unreachable("Unknown mismatch!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000609 }
610 }
611
612 // The value may have changed - recompute ValueVT.
613 ValueVT = Val.getValueType();
614 assert(NumParts * PartBits == ValueVT.getSizeInBits() &&
615 "Failed to tile the value with PartVT!");
616
617 if (NumParts == 1) {
618 assert(PartVT == ValueVT && "Type conversion failed!");
619 Parts[0] = Val;
620 return;
621 }
622
623 // Expand the value into multiple parts.
624 if (NumParts & (NumParts - 1)) {
625 // The number of parts is not a power of 2. Split off and copy the tail.
626 assert(PartVT.isInteger() && ValueVT.isInteger() &&
627 "Do not know what to expand to!");
628 unsigned RoundParts = 1 << Log2_32(NumParts);
629 unsigned RoundBits = RoundParts * PartBits;
630 unsigned OddParts = NumParts - RoundParts;
Dale Johannesen66978ee2009-01-31 02:22:37 +0000631 SDValue OddVal = DAG.getNode(ISD::SRL, dl, ValueVT, Val,
Duncan Sands0b3aa262009-01-28 14:42:54 +0000632 DAG.getConstant(RoundBits,
Duncan Sands92abc622009-01-31 15:50:11 +0000633 TLI.getPointerTy()));
Dale Johannesen66978ee2009-01-31 02:22:37 +0000634 getCopyToParts(DAG, dl, OddVal, Parts + RoundParts, OddParts, PartVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000635 if (TLI.isBigEndian())
636 // The odd parts were reversed by getCopyToParts - unreverse them.
637 std::reverse(Parts + RoundParts, Parts + NumParts);
638 NumParts = RoundParts;
Owen Anderson23b9b192009-08-12 00:36:31 +0000639 ValueVT = EVT::getIntegerVT(*DAG.getContext(), NumParts * PartBits);
Dale Johannesen66978ee2009-01-31 02:22:37 +0000640 Val = DAG.getNode(ISD::TRUNCATE, dl, ValueVT, Val);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000641 }
642
643 // The number of parts is a power of 2. Repeatedly bisect the value using
644 // EXTRACT_ELEMENT.
Scott Michelfdc40a02009-02-17 22:15:04 +0000645 Parts[0] = DAG.getNode(ISD::BIT_CONVERT, dl,
Owen Anderson23b9b192009-08-12 00:36:31 +0000646 EVT::getIntegerVT(*DAG.getContext(), ValueVT.getSizeInBits()),
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000647 Val);
648 for (unsigned StepSize = NumParts; StepSize > 1; StepSize /= 2) {
649 for (unsigned i = 0; i < NumParts; i += StepSize) {
650 unsigned ThisBits = StepSize * PartBits / 2;
Owen Anderson23b9b192009-08-12 00:36:31 +0000651 EVT ThisVT = EVT::getIntegerVT(*DAG.getContext(), ThisBits);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000652 SDValue &Part0 = Parts[i];
653 SDValue &Part1 = Parts[i+StepSize/2];
654
Scott Michelfdc40a02009-02-17 22:15:04 +0000655 Part1 = DAG.getNode(ISD::EXTRACT_ELEMENT, dl,
Dale Johannesenfa42dea2009-01-30 01:34:22 +0000656 ThisVT, Part0,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000657 DAG.getConstant(1, PtrVT));
Scott Michelfdc40a02009-02-17 22:15:04 +0000658 Part0 = DAG.getNode(ISD::EXTRACT_ELEMENT, dl,
Dale Johannesenfa42dea2009-01-30 01:34:22 +0000659 ThisVT, Part0,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000660 DAG.getConstant(0, PtrVT));
661
662 if (ThisBits == PartBits && ThisVT != PartVT) {
Scott Michelfdc40a02009-02-17 22:15:04 +0000663 Part0 = DAG.getNode(ISD::BIT_CONVERT, dl,
Dale Johannesenfa42dea2009-01-30 01:34:22 +0000664 PartVT, Part0);
Scott Michelfdc40a02009-02-17 22:15:04 +0000665 Part1 = DAG.getNode(ISD::BIT_CONVERT, dl,
Dale Johannesenfa42dea2009-01-30 01:34:22 +0000666 PartVT, Part1);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000667 }
668 }
669 }
670
671 if (TLI.isBigEndian())
Dale Johannesen8a36f502009-02-25 22:39:13 +0000672 std::reverse(Parts, Parts + OrigNumParts);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000673
674 return;
675 }
676
677 // Vector ValueVT.
678 if (NumParts == 1) {
679 if (PartVT != ValueVT) {
680 if (PartVT.isVector()) {
Dale Johannesen66978ee2009-01-31 02:22:37 +0000681 Val = DAG.getNode(ISD::BIT_CONVERT, dl, PartVT, Val);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000682 } else {
683 assert(ValueVT.getVectorElementType() == PartVT &&
684 ValueVT.getVectorNumElements() == 1 &&
685 "Only trivial vector-to-scalar conversions should get here!");
Scott Michelfdc40a02009-02-17 22:15:04 +0000686 Val = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl,
Dale Johannesenfa42dea2009-01-30 01:34:22 +0000687 PartVT, Val,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000688 DAG.getConstant(0, PtrVT));
689 }
690 }
691
692 Parts[0] = Val;
693 return;
694 }
695
696 // Handle a multi-element vector.
Owen Andersone50ed302009-08-10 22:56:29 +0000697 EVT IntermediateVT, RegisterVT;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000698 unsigned NumIntermediates;
Owen Anderson23b9b192009-08-12 00:36:31 +0000699 unsigned NumRegs = TLI.getVectorTypeBreakdown(*DAG.getContext(), ValueVT,
700 IntermediateVT, NumIntermediates, RegisterVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000701 unsigned NumElements = ValueVT.getVectorNumElements();
702
703 assert(NumRegs == NumParts && "Part count doesn't match vector breakdown!");
704 NumParts = NumRegs; // Silence a compiler warning.
705 assert(RegisterVT == PartVT && "Part type doesn't match vector breakdown!");
706
707 // Split the vector into intermediate operands.
708 SmallVector<SDValue, 8> Ops(NumIntermediates);
709 for (unsigned i = 0; i != NumIntermediates; ++i)
710 if (IntermediateVT.isVector())
Scott Michelfdc40a02009-02-17 22:15:04 +0000711 Ops[i] = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000712 IntermediateVT, Val,
713 DAG.getConstant(i * (NumElements / NumIntermediates),
714 PtrVT));
715 else
Scott Michelfdc40a02009-02-17 22:15:04 +0000716 Ops[i] = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl,
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000717 IntermediateVT, Val,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000718 DAG.getConstant(i, PtrVT));
719
720 // Split the intermediate operands into legal parts.
721 if (NumParts == NumIntermediates) {
722 // If the register was not expanded, promote or copy the value,
723 // as appropriate.
724 for (unsigned i = 0; i != NumParts; ++i)
Dale Johannesen66978ee2009-01-31 02:22:37 +0000725 getCopyToParts(DAG, dl, Ops[i], &Parts[i], 1, PartVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000726 } else if (NumParts > 0) {
727 // If the intermediate type was expanded, split each the value into
728 // legal parts.
729 assert(NumParts % NumIntermediates == 0 &&
730 "Must expand into a divisible number of parts!");
731 unsigned Factor = NumParts / NumIntermediates;
732 for (unsigned i = 0; i != NumIntermediates; ++i)
Dale Johannesen66978ee2009-01-31 02:22:37 +0000733 getCopyToParts(DAG, dl, Ops[i], &Parts[i * Factor], Factor, PartVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000734 }
735}
736
737
738void SelectionDAGLowering::init(GCFunctionInfo *gfi, AliasAnalysis &aa) {
739 AA = &aa;
740 GFI = gfi;
741 TD = DAG.getTarget().getTargetData();
742}
743
744/// clear - Clear out the curret SelectionDAG and the associated
745/// state and prepare this SelectionDAGLowering object to be used
746/// for a new block. This doesn't clear out information about
747/// additional blocks that are needed to complete switch lowering
748/// or PHI node updating; that information is cleared out as it is
749/// consumed.
750void SelectionDAGLowering::clear() {
751 NodeMap.clear();
752 PendingLoads.clear();
753 PendingExports.clear();
754 DAG.clear();
Bill Wendling8fcf1702009-02-06 21:36:23 +0000755 CurDebugLoc = DebugLoc::getUnknownLoc();
Dan Gohman98ca4f22009-08-05 01:29:28 +0000756 HasTailCall = false;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000757}
758
759/// getRoot - Return the current virtual root of the Selection DAG,
760/// flushing any PendingLoad items. This must be done before emitting
761/// a store or any other node that may need to be ordered after any
762/// prior load instructions.
763///
764SDValue SelectionDAGLowering::getRoot() {
765 if (PendingLoads.empty())
766 return DAG.getRoot();
767
768 if (PendingLoads.size() == 1) {
769 SDValue Root = PendingLoads[0];
770 DAG.setRoot(Root);
771 PendingLoads.clear();
772 return Root;
773 }
774
775 // Otherwise, we have to make a token factor node.
Owen Anderson825b72b2009-08-11 20:47:22 +0000776 SDValue Root = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(), MVT::Other,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000777 &PendingLoads[0], PendingLoads.size());
778 PendingLoads.clear();
779 DAG.setRoot(Root);
780 return Root;
781}
782
783/// getControlRoot - Similar to getRoot, but instead of flushing all the
784/// PendingLoad items, flush all the PendingExports items. It is necessary
785/// to do this before emitting a terminator instruction.
786///
787SDValue SelectionDAGLowering::getControlRoot() {
788 SDValue Root = DAG.getRoot();
789
790 if (PendingExports.empty())
791 return Root;
792
793 // Turn all of the CopyToReg chains into one factored node.
794 if (Root.getOpcode() != ISD::EntryToken) {
795 unsigned i = 0, e = PendingExports.size();
796 for (; i != e; ++i) {
797 assert(PendingExports[i].getNode()->getNumOperands() > 1);
798 if (PendingExports[i].getNode()->getOperand(0) == Root)
799 break; // Don't add the root if we already indirectly depend on it.
800 }
801
802 if (i == e)
803 PendingExports.push_back(Root);
804 }
805
Owen Anderson825b72b2009-08-11 20:47:22 +0000806 Root = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(), MVT::Other,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000807 &PendingExports[0],
808 PendingExports.size());
809 PendingExports.clear();
810 DAG.setRoot(Root);
811 return Root;
812}
813
814void SelectionDAGLowering::visit(Instruction &I) {
815 visit(I.getOpcode(), I);
816}
817
818void SelectionDAGLowering::visit(unsigned Opcode, User &I) {
819 // Note: this doesn't use InstVisitor, because it has to work with
820 // ConstantExpr's in addition to instructions.
821 switch (Opcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000822 default: llvm_unreachable("Unknown instruction type encountered!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000823 // Build the switch statement using the Instruction.def file.
824#define HANDLE_INST(NUM, OPCODE, CLASS) \
825 case Instruction::OPCODE:return visit##OPCODE((CLASS&)I);
826#include "llvm/Instruction.def"
827 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000828}
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000829
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000830SDValue SelectionDAGLowering::getValue(const Value *V) {
831 SDValue &N = NodeMap[V];
832 if (N.getNode()) return N;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000833
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000834 if (Constant *C = const_cast<Constant*>(dyn_cast<Constant>(V))) {
Owen Andersone50ed302009-08-10 22:56:29 +0000835 EVT VT = TLI.getValueType(V->getType(), true);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000836
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000837 if (ConstantInt *CI = dyn_cast<ConstantInt>(C))
Dan Gohman4fbd7962008-09-12 18:08:03 +0000838 return N = DAG.getConstant(*CI, VT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000839
840 if (GlobalValue *GV = dyn_cast<GlobalValue>(C))
841 return N = DAG.getGlobalAddress(GV, VT);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000842
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000843 if (isa<ConstantPointerNull>(C))
844 return N = DAG.getConstant(0, TLI.getPointerTy());
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000845
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000846 if (ConstantFP *CFP = dyn_cast<ConstantFP>(C))
Dan Gohman4fbd7962008-09-12 18:08:03 +0000847 return N = DAG.getConstantFP(*CFP, VT);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000848
Nate Begeman9008ca62009-04-27 18:41:29 +0000849 if (isa<UndefValue>(C) && !V->getType()->isAggregateType())
Dale Johannesene8d72302009-02-06 23:05:02 +0000850 return N = DAG.getUNDEF(VT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000851
852 if (ConstantExpr *CE = dyn_cast<ConstantExpr>(C)) {
853 visit(CE->getOpcode(), *CE);
854 SDValue N1 = NodeMap[V];
855 assert(N1.getNode() && "visit didn't populate the ValueMap!");
856 return N1;
857 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000858
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000859 if (isa<ConstantStruct>(C) || isa<ConstantArray>(C)) {
860 SmallVector<SDValue, 4> Constants;
861 for (User::const_op_iterator OI = C->op_begin(), OE = C->op_end();
862 OI != OE; ++OI) {
863 SDNode *Val = getValue(*OI).getNode();
864 for (unsigned i = 0, e = Val->getNumValues(); i != e; ++i)
865 Constants.push_back(SDValue(Val, i));
866 }
Dale Johannesen4be0bdf2009-02-05 00:20:09 +0000867 return DAG.getMergeValues(&Constants[0], Constants.size(),
868 getCurDebugLoc());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000869 }
870
871 if (isa<StructType>(C->getType()) || isa<ArrayType>(C->getType())) {
872 assert((isa<ConstantAggregateZero>(C) || isa<UndefValue>(C)) &&
873 "Unknown struct or array constant!");
874
Owen Andersone50ed302009-08-10 22:56:29 +0000875 SmallVector<EVT, 4> ValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000876 ComputeValueVTs(TLI, C->getType(), ValueVTs);
877 unsigned NumElts = ValueVTs.size();
878 if (NumElts == 0)
879 return SDValue(); // empty struct
880 SmallVector<SDValue, 4> Constants(NumElts);
881 for (unsigned i = 0; i != NumElts; ++i) {
Owen Andersone50ed302009-08-10 22:56:29 +0000882 EVT EltVT = ValueVTs[i];
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000883 if (isa<UndefValue>(C))
Dale Johannesene8d72302009-02-06 23:05:02 +0000884 Constants[i] = DAG.getUNDEF(EltVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000885 else if (EltVT.isFloatingPoint())
886 Constants[i] = DAG.getConstantFP(0, EltVT);
887 else
888 Constants[i] = DAG.getConstant(0, EltVT);
889 }
Dale Johannesen4be0bdf2009-02-05 00:20:09 +0000890 return DAG.getMergeValues(&Constants[0], NumElts, getCurDebugLoc());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000891 }
892
893 const VectorType *VecTy = cast<VectorType>(V->getType());
894 unsigned NumElements = VecTy->getNumElements();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000895
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000896 // Now that we know the number and type of the elements, get that number of
897 // elements into the Ops array based on what kind of constant it is.
898 SmallVector<SDValue, 16> Ops;
899 if (ConstantVector *CP = dyn_cast<ConstantVector>(C)) {
900 for (unsigned i = 0; i != NumElements; ++i)
901 Ops.push_back(getValue(CP->getOperand(i)));
902 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +0000903 assert(isa<ConstantAggregateZero>(C) && "Unknown vector constant!");
Owen Andersone50ed302009-08-10 22:56:29 +0000904 EVT EltVT = TLI.getValueType(VecTy->getElementType());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000905
906 SDValue Op;
Nate Begeman9008ca62009-04-27 18:41:29 +0000907 if (EltVT.isFloatingPoint())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000908 Op = DAG.getConstantFP(0, EltVT);
909 else
910 Op = DAG.getConstant(0, EltVT);
911 Ops.assign(NumElements, Op);
912 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000913
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000914 // Create a BUILD_VECTOR node.
Evan Chenga87008d2009-02-25 22:49:59 +0000915 return NodeMap[V] = DAG.getNode(ISD::BUILD_VECTOR, getCurDebugLoc(),
916 VT, &Ops[0], Ops.size());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000917 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000918
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000919 // If this is a static alloca, generate it as the frameindex instead of
920 // computation.
921 if (const AllocaInst *AI = dyn_cast<AllocaInst>(V)) {
922 DenseMap<const AllocaInst*, int>::iterator SI =
923 FuncInfo.StaticAllocaMap.find(AI);
924 if (SI != FuncInfo.StaticAllocaMap.end())
925 return DAG.getFrameIndex(SI->second, TLI.getPointerTy());
926 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000927
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000928 unsigned InReg = FuncInfo.ValueMap[V];
929 assert(InReg && "Value not in map!");
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000930
Owen Anderson23b9b192009-08-12 00:36:31 +0000931 RegsForValue RFV(*DAG.getContext(), TLI, InReg, V->getType());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000932 SDValue Chain = DAG.getEntryNode();
Dale Johannesen66978ee2009-01-31 02:22:37 +0000933 return RFV.getCopyFromRegs(DAG, getCurDebugLoc(), Chain, NULL);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000934}
935
936
937void SelectionDAGLowering::visitRet(ReturnInst &I) {
Dan Gohman98ca4f22009-08-05 01:29:28 +0000938 SDValue Chain = getControlRoot();
939 SmallVector<ISD::OutputArg, 8> Outs;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000940 for (unsigned i = 0, e = I.getNumOperands(); i != e; ++i) {
Owen Andersone50ed302009-08-10 22:56:29 +0000941 SmallVector<EVT, 4> ValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000942 ComputeValueVTs(TLI, I.getOperand(i)->getType(), ValueVTs);
Dan Gohman7ea1ca62008-10-21 20:00:42 +0000943 unsigned NumValues = ValueVTs.size();
944 if (NumValues == 0) continue;
945
946 SDValue RetOp = getValue(I.getOperand(i));
947 for (unsigned j = 0, f = NumValues; j != f; ++j) {
Owen Andersone50ed302009-08-10 22:56:29 +0000948 EVT VT = ValueVTs[j];
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000949
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000950 ISD::NodeType ExtendKind = ISD::ANY_EXTEND;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000951
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000952 const Function *F = I.getParent()->getParent();
Devang Patel05988662008-09-25 21:00:45 +0000953 if (F->paramHasAttr(0, Attribute::SExt))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000954 ExtendKind = ISD::SIGN_EXTEND;
Devang Patel05988662008-09-25 21:00:45 +0000955 else if (F->paramHasAttr(0, Attribute::ZExt))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000956 ExtendKind = ISD::ZERO_EXTEND;
957
Evan Cheng3927f432009-03-25 20:20:11 +0000958 // FIXME: C calling convention requires the return type to be promoted to
959 // at least 32-bit. But this is not necessary for non-C calling
960 // conventions. The frontend should mark functions whose return values
961 // require promoting with signext or zeroext attributes.
962 if (ExtendKind != ISD::ANY_EXTEND && VT.isInteger()) {
Owen Anderson23b9b192009-08-12 00:36:31 +0000963 EVT MinVT = TLI.getRegisterType(*DAG.getContext(), MVT::i32);
Evan Cheng3927f432009-03-25 20:20:11 +0000964 if (VT.bitsLT(MinVT))
965 VT = MinVT;
966 }
967
Owen Anderson23b9b192009-08-12 00:36:31 +0000968 unsigned NumParts = TLI.getNumRegisters(*DAG.getContext(), VT);
969 EVT PartVT = TLI.getRegisterType(*DAG.getContext(), VT);
Evan Cheng3927f432009-03-25 20:20:11 +0000970 SmallVector<SDValue, 4> Parts(NumParts);
Dale Johannesen66978ee2009-01-31 02:22:37 +0000971 getCopyToParts(DAG, getCurDebugLoc(),
972 SDValue(RetOp.getNode(), RetOp.getResNo() + j),
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000973 &Parts[0], NumParts, PartVT, ExtendKind);
974
Dale Johannesenc9c6da62008-09-25 20:47:45 +0000975 // 'inreg' on function refers to return value
976 ISD::ArgFlagsTy Flags = ISD::ArgFlagsTy();
Devang Patel05988662008-09-25 21:00:45 +0000977 if (F->paramHasAttr(0, Attribute::InReg))
Dale Johannesenc9c6da62008-09-25 20:47:45 +0000978 Flags.setInReg();
Anton Korobeynikov0692fab2009-07-16 13:35:48 +0000979
980 // Propagate extension type if any
981 if (F->paramHasAttr(0, Attribute::SExt))
982 Flags.setSExt();
983 else if (F->paramHasAttr(0, Attribute::ZExt))
984 Flags.setZExt();
985
Dan Gohman98ca4f22009-08-05 01:29:28 +0000986 for (unsigned i = 0; i < NumParts; ++i)
987 Outs.push_back(ISD::OutputArg(Flags, Parts[i], /*isfixed=*/true));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000988 }
989 }
Dan Gohman98ca4f22009-08-05 01:29:28 +0000990
991 bool isVarArg = DAG.getMachineFunction().getFunction()->isVarArg();
Sandeep Patel65c3c8f2009-09-02 08:44:58 +0000992 CallingConv::ID CallConv =
993 DAG.getMachineFunction().getFunction()->getCallingConv();
Dan Gohman98ca4f22009-08-05 01:29:28 +0000994 Chain = TLI.LowerReturn(Chain, CallConv, isVarArg,
995 Outs, getCurDebugLoc(), DAG);
Dan Gohman5e866062009-08-06 15:37:27 +0000996
997 // Verify that the target's LowerReturn behaved as expected.
Owen Anderson825b72b2009-08-11 20:47:22 +0000998 assert(Chain.getNode() && Chain.getValueType() == MVT::Other &&
Dan Gohman5e866062009-08-06 15:37:27 +0000999 "LowerReturn didn't return a valid chain!");
1000
1001 // Update the DAG with the new chain value resulting from return lowering.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001002 DAG.setRoot(Chain);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001003}
1004
Dan Gohmanad62f532009-04-23 23:13:24 +00001005/// CopyToExportRegsIfNeeded - If the given value has virtual registers
1006/// created for it, emit nodes to copy the value into the virtual
1007/// registers.
1008void SelectionDAGLowering::CopyToExportRegsIfNeeded(Value *V) {
1009 if (!V->use_empty()) {
1010 DenseMap<const Value *, unsigned>::iterator VMI = FuncInfo.ValueMap.find(V);
1011 if (VMI != FuncInfo.ValueMap.end())
1012 CopyValueToVirtualRegister(V, VMI->second);
1013 }
1014}
1015
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001016/// ExportFromCurrentBlock - If this condition isn't known to be exported from
1017/// the current basic block, add it to ValueMap now so that we'll get a
1018/// CopyTo/FromReg.
1019void SelectionDAGLowering::ExportFromCurrentBlock(Value *V) {
1020 // No need to export constants.
1021 if (!isa<Instruction>(V) && !isa<Argument>(V)) return;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001022
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001023 // Already exported?
1024 if (FuncInfo.isExportedInst(V)) return;
1025
1026 unsigned Reg = FuncInfo.InitializeRegForValue(V);
1027 CopyValueToVirtualRegister(V, Reg);
1028}
1029
1030bool SelectionDAGLowering::isExportableFromCurrentBlock(Value *V,
1031 const BasicBlock *FromBB) {
1032 // The operands of the setcc have to be in this block. We don't know
1033 // how to export them from some other block.
1034 if (Instruction *VI = dyn_cast<Instruction>(V)) {
1035 // Can export from current BB.
1036 if (VI->getParent() == FromBB)
1037 return true;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001038
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001039 // Is already exported, noop.
1040 return FuncInfo.isExportedInst(V);
1041 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001042
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001043 // If this is an argument, we can export it if the BB is the entry block or
1044 // if it is already exported.
1045 if (isa<Argument>(V)) {
1046 if (FromBB == &FromBB->getParent()->getEntryBlock())
1047 return true;
1048
1049 // Otherwise, can only export this if it is already exported.
1050 return FuncInfo.isExportedInst(V);
1051 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001052
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001053 // Otherwise, constants can always be exported.
1054 return true;
1055}
1056
1057static bool InBlock(const Value *V, const BasicBlock *BB) {
1058 if (const Instruction *I = dyn_cast<Instruction>(V))
1059 return I->getParent() == BB;
1060 return true;
1061}
1062
Dan Gohman8c1a6ca2008-10-17 18:18:45 +00001063/// getFCmpCondCode - Return the ISD condition code corresponding to
1064/// the given LLVM IR floating-point condition code. This includes
1065/// consideration of global floating-point math flags.
1066///
1067static ISD::CondCode getFCmpCondCode(FCmpInst::Predicate Pred) {
1068 ISD::CondCode FPC, FOC;
1069 switch (Pred) {
1070 case FCmpInst::FCMP_FALSE: FOC = FPC = ISD::SETFALSE; break;
1071 case FCmpInst::FCMP_OEQ: FOC = ISD::SETEQ; FPC = ISD::SETOEQ; break;
1072 case FCmpInst::FCMP_OGT: FOC = ISD::SETGT; FPC = ISD::SETOGT; break;
1073 case FCmpInst::FCMP_OGE: FOC = ISD::SETGE; FPC = ISD::SETOGE; break;
1074 case FCmpInst::FCMP_OLT: FOC = ISD::SETLT; FPC = ISD::SETOLT; break;
1075 case FCmpInst::FCMP_OLE: FOC = ISD::SETLE; FPC = ISD::SETOLE; break;
1076 case FCmpInst::FCMP_ONE: FOC = ISD::SETNE; FPC = ISD::SETONE; break;
1077 case FCmpInst::FCMP_ORD: FOC = FPC = ISD::SETO; break;
1078 case FCmpInst::FCMP_UNO: FOC = FPC = ISD::SETUO; break;
1079 case FCmpInst::FCMP_UEQ: FOC = ISD::SETEQ; FPC = ISD::SETUEQ; break;
1080 case FCmpInst::FCMP_UGT: FOC = ISD::SETGT; FPC = ISD::SETUGT; break;
1081 case FCmpInst::FCMP_UGE: FOC = ISD::SETGE; FPC = ISD::SETUGE; break;
1082 case FCmpInst::FCMP_ULT: FOC = ISD::SETLT; FPC = ISD::SETULT; break;
1083 case FCmpInst::FCMP_ULE: FOC = ISD::SETLE; FPC = ISD::SETULE; break;
1084 case FCmpInst::FCMP_UNE: FOC = ISD::SETNE; FPC = ISD::SETUNE; break;
1085 case FCmpInst::FCMP_TRUE: FOC = FPC = ISD::SETTRUE; break;
1086 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00001087 llvm_unreachable("Invalid FCmp predicate opcode!");
Dan Gohman8c1a6ca2008-10-17 18:18:45 +00001088 FOC = FPC = ISD::SETFALSE;
1089 break;
1090 }
1091 if (FiniteOnlyFPMath())
1092 return FOC;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001093 else
Dan Gohman8c1a6ca2008-10-17 18:18:45 +00001094 return FPC;
1095}
1096
1097/// getICmpCondCode - Return the ISD condition code corresponding to
1098/// the given LLVM IR integer condition code.
1099///
1100static ISD::CondCode getICmpCondCode(ICmpInst::Predicate Pred) {
1101 switch (Pred) {
1102 case ICmpInst::ICMP_EQ: return ISD::SETEQ;
1103 case ICmpInst::ICMP_NE: return ISD::SETNE;
1104 case ICmpInst::ICMP_SLE: return ISD::SETLE;
1105 case ICmpInst::ICMP_ULE: return ISD::SETULE;
1106 case ICmpInst::ICMP_SGE: return ISD::SETGE;
1107 case ICmpInst::ICMP_UGE: return ISD::SETUGE;
1108 case ICmpInst::ICMP_SLT: return ISD::SETLT;
1109 case ICmpInst::ICMP_ULT: return ISD::SETULT;
1110 case ICmpInst::ICMP_SGT: return ISD::SETGT;
1111 case ICmpInst::ICMP_UGT: return ISD::SETUGT;
1112 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00001113 llvm_unreachable("Invalid ICmp predicate opcode!");
Dan Gohman8c1a6ca2008-10-17 18:18:45 +00001114 return ISD::SETNE;
1115 }
1116}
1117
Dan Gohmanc2277342008-10-17 21:16:08 +00001118/// EmitBranchForMergedCondition - Helper method for FindMergedConditions.
1119/// This function emits a branch and is used at the leaves of an OR or an
1120/// AND operator tree.
1121///
1122void
1123SelectionDAGLowering::EmitBranchForMergedCondition(Value *Cond,
1124 MachineBasicBlock *TBB,
1125 MachineBasicBlock *FBB,
1126 MachineBasicBlock *CurBB) {
1127 const BasicBlock *BB = CurBB->getBasicBlock();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001128
Dan Gohmanc2277342008-10-17 21:16:08 +00001129 // If the leaf of the tree is a comparison, merge the condition into
1130 // the caseblock.
1131 if (CmpInst *BOp = dyn_cast<CmpInst>(Cond)) {
1132 // The operands of the cmp have to be in this block. We don't know
1133 // how to export them from some other block. If this is the first block
1134 // of the sequence, no exporting is needed.
1135 if (CurBB == CurMBB ||
1136 (isExportableFromCurrentBlock(BOp->getOperand(0), BB) &&
1137 isExportableFromCurrentBlock(BOp->getOperand(1), BB))) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001138 ISD::CondCode Condition;
1139 if (ICmpInst *IC = dyn_cast<ICmpInst>(Cond)) {
Dan Gohman8c1a6ca2008-10-17 18:18:45 +00001140 Condition = getICmpCondCode(IC->getPredicate());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001141 } else if (FCmpInst *FC = dyn_cast<FCmpInst>(Cond)) {
Dan Gohman8c1a6ca2008-10-17 18:18:45 +00001142 Condition = getFCmpCondCode(FC->getPredicate());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001143 } else {
1144 Condition = ISD::SETEQ; // silence warning.
Torok Edwinc23197a2009-07-14 16:55:14 +00001145 llvm_unreachable("Unknown compare instruction");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001146 }
Dan Gohmanc2277342008-10-17 21:16:08 +00001147
1148 CaseBlock CB(Condition, BOp->getOperand(0),
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001149 BOp->getOperand(1), NULL, TBB, FBB, CurBB);
1150 SwitchCases.push_back(CB);
1151 return;
1152 }
Dan Gohmanc2277342008-10-17 21:16:08 +00001153 }
1154
1155 // Create a CaseBlock record representing this branch.
Owen Anderson5defacc2009-07-31 17:39:07 +00001156 CaseBlock CB(ISD::SETEQ, Cond, ConstantInt::getTrue(*DAG.getContext()),
Dan Gohmanc2277342008-10-17 21:16:08 +00001157 NULL, TBB, FBB, CurBB);
1158 SwitchCases.push_back(CB);
1159}
1160
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001161/// FindMergedConditions - If Cond is an expression like
Dan Gohmanc2277342008-10-17 21:16:08 +00001162void SelectionDAGLowering::FindMergedConditions(Value *Cond,
1163 MachineBasicBlock *TBB,
1164 MachineBasicBlock *FBB,
1165 MachineBasicBlock *CurBB,
1166 unsigned Opc) {
1167 // If this node is not part of the or/and tree, emit it as a branch.
1168 Instruction *BOp = dyn_cast<Instruction>(Cond);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001169 if (!BOp || !(isa<BinaryOperator>(BOp) || isa<CmpInst>(BOp)) ||
Dan Gohmanc2277342008-10-17 21:16:08 +00001170 (unsigned)BOp->getOpcode() != Opc || !BOp->hasOneUse() ||
1171 BOp->getParent() != CurBB->getBasicBlock() ||
1172 !InBlock(BOp->getOperand(0), CurBB->getBasicBlock()) ||
1173 !InBlock(BOp->getOperand(1), CurBB->getBasicBlock())) {
1174 EmitBranchForMergedCondition(Cond, TBB, FBB, CurBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001175 return;
1176 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001177
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001178 // Create TmpBB after CurBB.
1179 MachineFunction::iterator BBI = CurBB;
1180 MachineFunction &MF = DAG.getMachineFunction();
1181 MachineBasicBlock *TmpBB = MF.CreateMachineBasicBlock(CurBB->getBasicBlock());
1182 CurBB->getParent()->insert(++BBI, TmpBB);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001183
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001184 if (Opc == Instruction::Or) {
1185 // Codegen X | Y as:
1186 // jmp_if_X TBB
1187 // jmp TmpBB
1188 // TmpBB:
1189 // jmp_if_Y TBB
1190 // jmp FBB
1191 //
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001192
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001193 // Emit the LHS condition.
1194 FindMergedConditions(BOp->getOperand(0), TBB, TmpBB, CurBB, Opc);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001195
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001196 // Emit the RHS condition into TmpBB.
1197 FindMergedConditions(BOp->getOperand(1), TBB, FBB, TmpBB, Opc);
1198 } else {
1199 assert(Opc == Instruction::And && "Unknown merge op!");
1200 // Codegen X & Y as:
1201 // jmp_if_X TmpBB
1202 // jmp FBB
1203 // TmpBB:
1204 // jmp_if_Y TBB
1205 // jmp FBB
1206 //
1207 // This requires creation of TmpBB after CurBB.
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001208
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001209 // Emit the LHS condition.
1210 FindMergedConditions(BOp->getOperand(0), TmpBB, FBB, CurBB, Opc);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001211
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001212 // Emit the RHS condition into TmpBB.
1213 FindMergedConditions(BOp->getOperand(1), TBB, FBB, TmpBB, Opc);
1214 }
1215}
1216
1217/// If the set of cases should be emitted as a series of branches, return true.
1218/// If we should emit this as a bunch of and/or'd together conditions, return
1219/// false.
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001220bool
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001221SelectionDAGLowering::ShouldEmitAsBranches(const std::vector<CaseBlock> &Cases){
1222 if (Cases.size() != 2) return true;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001223
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001224 // If this is two comparisons of the same values or'd or and'd together, they
1225 // will get folded into a single comparison, so don't emit two blocks.
1226 if ((Cases[0].CmpLHS == Cases[1].CmpLHS &&
1227 Cases[0].CmpRHS == Cases[1].CmpRHS) ||
1228 (Cases[0].CmpRHS == Cases[1].CmpLHS &&
1229 Cases[0].CmpLHS == Cases[1].CmpRHS)) {
1230 return false;
1231 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001232
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001233 return true;
1234}
1235
1236void SelectionDAGLowering::visitBr(BranchInst &I) {
1237 // Update machine-CFG edges.
1238 MachineBasicBlock *Succ0MBB = FuncInfo.MBBMap[I.getSuccessor(0)];
1239
1240 // Figure out which block is immediately after the current one.
1241 MachineBasicBlock *NextBlock = 0;
1242 MachineFunction::iterator BBI = CurMBB;
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001243 if (++BBI != FuncInfo.MF->end())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001244 NextBlock = BBI;
1245
1246 if (I.isUnconditional()) {
1247 // Update machine-CFG edges.
1248 CurMBB->addSuccessor(Succ0MBB);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001249
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001250 // If this is not a fall-through branch, emit the branch.
1251 if (Succ0MBB != NextBlock)
Scott Michelfdc40a02009-02-17 22:15:04 +00001252 DAG.setRoot(DAG.getNode(ISD::BR, getCurDebugLoc(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001253 MVT::Other, getControlRoot(),
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001254 DAG.getBasicBlock(Succ0MBB)));
1255 return;
1256 }
1257
1258 // If this condition is one of the special cases we handle, do special stuff
1259 // now.
1260 Value *CondVal = I.getCondition();
1261 MachineBasicBlock *Succ1MBB = FuncInfo.MBBMap[I.getSuccessor(1)];
1262
1263 // If this is a series of conditions that are or'd or and'd together, emit
1264 // this as a sequence of branches instead of setcc's with and/or operations.
1265 // For example, instead of something like:
1266 // cmp A, B
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001267 // C = seteq
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001268 // cmp D, E
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001269 // F = setle
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001270 // or C, F
1271 // jnz foo
1272 // Emit:
1273 // cmp A, B
1274 // je foo
1275 // cmp D, E
1276 // jle foo
1277 //
1278 if (BinaryOperator *BOp = dyn_cast<BinaryOperator>(CondVal)) {
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001279 if (BOp->hasOneUse() &&
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001280 (BOp->getOpcode() == Instruction::And ||
1281 BOp->getOpcode() == Instruction::Or)) {
1282 FindMergedConditions(BOp, Succ0MBB, Succ1MBB, CurMBB, BOp->getOpcode());
1283 // If the compares in later blocks need to use values not currently
1284 // exported from this block, export them now. This block should always
1285 // be the first entry.
1286 assert(SwitchCases[0].ThisBB == CurMBB && "Unexpected lowering!");
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001287
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001288 // Allow some cases to be rejected.
1289 if (ShouldEmitAsBranches(SwitchCases)) {
1290 for (unsigned i = 1, e = SwitchCases.size(); i != e; ++i) {
1291 ExportFromCurrentBlock(SwitchCases[i].CmpLHS);
1292 ExportFromCurrentBlock(SwitchCases[i].CmpRHS);
1293 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001294
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001295 // Emit the branch for this block.
1296 visitSwitchCase(SwitchCases[0]);
1297 SwitchCases.erase(SwitchCases.begin());
1298 return;
1299 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001300
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001301 // Okay, we decided not to do this, remove any inserted MBB's and clear
1302 // SwitchCases.
1303 for (unsigned i = 1, e = SwitchCases.size(); i != e; ++i)
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001304 FuncInfo.MF->erase(SwitchCases[i].ThisBB);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001305
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001306 SwitchCases.clear();
1307 }
1308 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001309
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001310 // Create a CaseBlock record representing this branch.
Owen Anderson5defacc2009-07-31 17:39:07 +00001311 CaseBlock CB(ISD::SETEQ, CondVal, ConstantInt::getTrue(*DAG.getContext()),
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001312 NULL, Succ0MBB, Succ1MBB, CurMBB);
1313 // Use visitSwitchCase to actually insert the fast branch sequence for this
1314 // cond branch.
1315 visitSwitchCase(CB);
1316}
1317
1318/// visitSwitchCase - Emits the necessary code to represent a single node in
1319/// the binary search tree resulting from lowering a switch instruction.
1320void SelectionDAGLowering::visitSwitchCase(CaseBlock &CB) {
1321 SDValue Cond;
1322 SDValue CondLHS = getValue(CB.CmpLHS);
Dale Johannesenf5d97892009-02-04 01:48:28 +00001323 DebugLoc dl = getCurDebugLoc();
Anton Korobeynikov23218582008-12-23 22:25:27 +00001324
1325 // Build the setcc now.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001326 if (CB.CmpMHS == NULL) {
1327 // Fold "(X == true)" to X and "(X == false)" to !X to
1328 // handle common cases produced by branch lowering.
Owen Anderson5defacc2009-07-31 17:39:07 +00001329 if (CB.CmpRHS == ConstantInt::getTrue(*DAG.getContext()) &&
Owen Andersonf53c3712009-07-21 02:47:59 +00001330 CB.CC == ISD::SETEQ)
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001331 Cond = CondLHS;
Owen Anderson5defacc2009-07-31 17:39:07 +00001332 else if (CB.CmpRHS == ConstantInt::getFalse(*DAG.getContext()) &&
Owen Andersonf53c3712009-07-21 02:47:59 +00001333 CB.CC == ISD::SETEQ) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001334 SDValue True = DAG.getConstant(1, CondLHS.getValueType());
Dale Johannesenf5d97892009-02-04 01:48:28 +00001335 Cond = DAG.getNode(ISD::XOR, dl, CondLHS.getValueType(), CondLHS, True);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001336 } else
Owen Anderson825b72b2009-08-11 20:47:22 +00001337 Cond = DAG.getSetCC(dl, MVT::i1, CondLHS, getValue(CB.CmpRHS), CB.CC);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001338 } else {
1339 assert(CB.CC == ISD::SETLE && "Can handle only LE ranges now");
1340
Anton Korobeynikov23218582008-12-23 22:25:27 +00001341 const APInt& Low = cast<ConstantInt>(CB.CmpLHS)->getValue();
1342 const APInt& High = cast<ConstantInt>(CB.CmpRHS)->getValue();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001343
1344 SDValue CmpOp = getValue(CB.CmpMHS);
Owen Andersone50ed302009-08-10 22:56:29 +00001345 EVT VT = CmpOp.getValueType();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001346
1347 if (cast<ConstantInt>(CB.CmpLHS)->isMinValue(true)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001348 Cond = DAG.getSetCC(dl, MVT::i1, CmpOp, DAG.getConstant(High, VT),
Dale Johannesenf5d97892009-02-04 01:48:28 +00001349 ISD::SETLE);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001350 } else {
Dale Johannesenf5d97892009-02-04 01:48:28 +00001351 SDValue SUB = DAG.getNode(ISD::SUB, dl,
Dale Johannesenfa42dea2009-01-30 01:34:22 +00001352 VT, CmpOp, DAG.getConstant(Low, VT));
Owen Anderson825b72b2009-08-11 20:47:22 +00001353 Cond = DAG.getSetCC(dl, MVT::i1, SUB,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001354 DAG.getConstant(High-Low, VT), ISD::SETULE);
1355 }
1356 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00001357
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001358 // Update successor info
1359 CurMBB->addSuccessor(CB.TrueBB);
1360 CurMBB->addSuccessor(CB.FalseBB);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001361
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001362 // Set NextBlock to be the MBB immediately after the current one, if any.
1363 // This is used to avoid emitting unnecessary branches to the next block.
1364 MachineBasicBlock *NextBlock = 0;
1365 MachineFunction::iterator BBI = CurMBB;
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001366 if (++BBI != FuncInfo.MF->end())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001367 NextBlock = BBI;
Anton Korobeynikov23218582008-12-23 22:25:27 +00001368
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001369 // If the lhs block is the next block, invert the condition so that we can
1370 // fall through to the lhs instead of the rhs block.
1371 if (CB.TrueBB == NextBlock) {
1372 std::swap(CB.TrueBB, CB.FalseBB);
1373 SDValue True = DAG.getConstant(1, Cond.getValueType());
Dale Johannesenf5d97892009-02-04 01:48:28 +00001374 Cond = DAG.getNode(ISD::XOR, dl, Cond.getValueType(), Cond, True);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001375 }
Dale Johannesenf5d97892009-02-04 01:48:28 +00001376 SDValue BrCond = DAG.getNode(ISD::BRCOND, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001377 MVT::Other, getControlRoot(), Cond,
Dale Johannesenfa42dea2009-01-30 01:34:22 +00001378 DAG.getBasicBlock(CB.TrueBB));
Anton Korobeynikov23218582008-12-23 22:25:27 +00001379
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001380 // If the branch was constant folded, fix up the CFG.
1381 if (BrCond.getOpcode() == ISD::BR) {
1382 CurMBB->removeSuccessor(CB.FalseBB);
1383 DAG.setRoot(BrCond);
1384 } else {
1385 // Otherwise, go ahead and insert the false branch.
Anton Korobeynikov23218582008-12-23 22:25:27 +00001386 if (BrCond == getControlRoot())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001387 CurMBB->removeSuccessor(CB.TrueBB);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001388
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001389 if (CB.FalseBB == NextBlock)
1390 DAG.setRoot(BrCond);
1391 else
Owen Anderson825b72b2009-08-11 20:47:22 +00001392 DAG.setRoot(DAG.getNode(ISD::BR, dl, MVT::Other, BrCond,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001393 DAG.getBasicBlock(CB.FalseBB)));
1394 }
1395}
1396
1397/// visitJumpTable - Emit JumpTable node in the current MBB
1398void SelectionDAGLowering::visitJumpTable(JumpTable &JT) {
1399 // Emit the code for the jump table
1400 assert(JT.Reg != -1U && "Should lower JT Header first!");
Owen Andersone50ed302009-08-10 22:56:29 +00001401 EVT PTy = TLI.getPointerTy();
Dale Johannesena04b7572009-02-03 23:04:43 +00001402 SDValue Index = DAG.getCopyFromReg(getControlRoot(), getCurDebugLoc(),
1403 JT.Reg, PTy);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001404 SDValue Table = DAG.getJumpTable(JT.JTI, PTy);
Scott Michelfdc40a02009-02-17 22:15:04 +00001405 DAG.setRoot(DAG.getNode(ISD::BR_JT, getCurDebugLoc(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001406 MVT::Other, Index.getValue(1),
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001407 Table, Index));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001408}
1409
1410/// visitJumpTableHeader - This function emits necessary code to produce index
1411/// in the JumpTable from switch case.
1412void SelectionDAGLowering::visitJumpTableHeader(JumpTable &JT,
1413 JumpTableHeader &JTH) {
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001414 // Subtract the lowest switch case value from the value being switched on and
1415 // conditional branch to default mbb if the result is greater than the
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001416 // difference between smallest and largest cases.
1417 SDValue SwitchOp = getValue(JTH.SValue);
Owen Andersone50ed302009-08-10 22:56:29 +00001418 EVT VT = SwitchOp.getValueType();
Dale Johannesen66978ee2009-01-31 02:22:37 +00001419 SDValue SUB = DAG.getNode(ISD::SUB, getCurDebugLoc(), VT, SwitchOp,
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001420 DAG.getConstant(JTH.First, VT));
Anton Korobeynikov23218582008-12-23 22:25:27 +00001421
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001422 // The SDNode we just created, which holds the value being switched on minus
1423 // the the smallest case value, needs to be copied to a virtual register so it
1424 // can be used as an index into the jump table in a subsequent basic block.
1425 // This value may be smaller or larger than the target's pointer type, and
1426 // therefore require extension or truncating.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001427 if (VT.bitsGT(TLI.getPointerTy()))
Scott Michelfdc40a02009-02-17 22:15:04 +00001428 SwitchOp = DAG.getNode(ISD::TRUNCATE, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00001429 TLI.getPointerTy(), SUB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001430 else
Scott Michelfdc40a02009-02-17 22:15:04 +00001431 SwitchOp = DAG.getNode(ISD::ZERO_EXTEND, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00001432 TLI.getPointerTy(), SUB);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001433
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001434 unsigned JumpTableReg = FuncInfo.MakeReg(TLI.getPointerTy());
Dale Johannesena04b7572009-02-03 23:04:43 +00001435 SDValue CopyTo = DAG.getCopyToReg(getControlRoot(), getCurDebugLoc(),
1436 JumpTableReg, SwitchOp);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001437 JT.Reg = JumpTableReg;
1438
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001439 // Emit the range check for the jump table, and branch to the default block
1440 // for the switch statement if the value being switched on exceeds the largest
1441 // case in the switch.
Dale Johannesenf5d97892009-02-04 01:48:28 +00001442 SDValue CMP = DAG.getSetCC(getCurDebugLoc(),
1443 TLI.getSetCCResultType(SUB.getValueType()), SUB,
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001444 DAG.getConstant(JTH.Last-JTH.First,VT),
1445 ISD::SETUGT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001446
1447 // Set NextBlock to be the MBB immediately after the current one, if any.
1448 // This is used to avoid emitting unnecessary branches to the next block.
1449 MachineBasicBlock *NextBlock = 0;
1450 MachineFunction::iterator BBI = CurMBB;
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001451 if (++BBI != FuncInfo.MF->end())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001452 NextBlock = BBI;
1453
Dale Johannesen66978ee2009-01-31 02:22:37 +00001454 SDValue BrCond = DAG.getNode(ISD::BRCOND, getCurDebugLoc(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001455 MVT::Other, CopyTo, CMP,
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001456 DAG.getBasicBlock(JT.Default));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001457
1458 if (JT.MBB == NextBlock)
1459 DAG.setRoot(BrCond);
1460 else
Owen Anderson825b72b2009-08-11 20:47:22 +00001461 DAG.setRoot(DAG.getNode(ISD::BR, getCurDebugLoc(), MVT::Other, BrCond,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001462 DAG.getBasicBlock(JT.MBB)));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001463}
1464
1465/// visitBitTestHeader - This function emits necessary code to produce value
1466/// suitable for "bit tests"
1467void SelectionDAGLowering::visitBitTestHeader(BitTestBlock &B) {
1468 // Subtract the minimum value
1469 SDValue SwitchOp = getValue(B.SValue);
Owen Andersone50ed302009-08-10 22:56:29 +00001470 EVT VT = SwitchOp.getValueType();
Dale Johannesen66978ee2009-01-31 02:22:37 +00001471 SDValue SUB = DAG.getNode(ISD::SUB, getCurDebugLoc(), VT, SwitchOp,
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001472 DAG.getConstant(B.First, VT));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001473
1474 // Check range
Dale Johannesenf5d97892009-02-04 01:48:28 +00001475 SDValue RangeCmp = DAG.getSetCC(getCurDebugLoc(),
1476 TLI.getSetCCResultType(SUB.getValueType()),
1477 SUB, DAG.getConstant(B.Range, VT),
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001478 ISD::SETUGT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001479
1480 SDValue ShiftOp;
Duncan Sands92abc622009-01-31 15:50:11 +00001481 if (VT.bitsGT(TLI.getPointerTy()))
Scott Michelfdc40a02009-02-17 22:15:04 +00001482 ShiftOp = DAG.getNode(ISD::TRUNCATE, getCurDebugLoc(),
Duncan Sands92abc622009-01-31 15:50:11 +00001483 TLI.getPointerTy(), SUB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001484 else
Scott Michelfdc40a02009-02-17 22:15:04 +00001485 ShiftOp = DAG.getNode(ISD::ZERO_EXTEND, getCurDebugLoc(),
Duncan Sands92abc622009-01-31 15:50:11 +00001486 TLI.getPointerTy(), SUB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001487
Duncan Sands92abc622009-01-31 15:50:11 +00001488 B.Reg = FuncInfo.MakeReg(TLI.getPointerTy());
Dale Johannesena04b7572009-02-03 23:04:43 +00001489 SDValue CopyTo = DAG.getCopyToReg(getControlRoot(), getCurDebugLoc(),
1490 B.Reg, ShiftOp);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001491
1492 // Set NextBlock to be the MBB immediately after the current one, if any.
1493 // This is used to avoid emitting unnecessary branches to the next block.
1494 MachineBasicBlock *NextBlock = 0;
1495 MachineFunction::iterator BBI = CurMBB;
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001496 if (++BBI != FuncInfo.MF->end())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001497 NextBlock = BBI;
1498
1499 MachineBasicBlock* MBB = B.Cases[0].ThisBB;
1500
1501 CurMBB->addSuccessor(B.Default);
1502 CurMBB->addSuccessor(MBB);
1503
Dale Johannesen66978ee2009-01-31 02:22:37 +00001504 SDValue BrRange = DAG.getNode(ISD::BRCOND, getCurDebugLoc(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001505 MVT::Other, CopyTo, RangeCmp,
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001506 DAG.getBasicBlock(B.Default));
Anton Korobeynikov23218582008-12-23 22:25:27 +00001507
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001508 if (MBB == NextBlock)
1509 DAG.setRoot(BrRange);
1510 else
Owen Anderson825b72b2009-08-11 20:47:22 +00001511 DAG.setRoot(DAG.getNode(ISD::BR, getCurDebugLoc(), MVT::Other, CopyTo,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001512 DAG.getBasicBlock(MBB)));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001513}
1514
1515/// visitBitTestCase - this function produces one "bit test"
1516void SelectionDAGLowering::visitBitTestCase(MachineBasicBlock* NextMBB,
1517 unsigned Reg,
1518 BitTestCase &B) {
Anton Korobeynikov36c826a2009-01-26 19:26:01 +00001519 // Make desired shift
Dale Johannesena04b7572009-02-03 23:04:43 +00001520 SDValue ShiftOp = DAG.getCopyFromReg(getControlRoot(), getCurDebugLoc(), Reg,
Duncan Sands92abc622009-01-31 15:50:11 +00001521 TLI.getPointerTy());
Scott Michelfdc40a02009-02-17 22:15:04 +00001522 SDValue SwitchVal = DAG.getNode(ISD::SHL, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00001523 TLI.getPointerTy(),
Anton Korobeynikov36c826a2009-01-26 19:26:01 +00001524 DAG.getConstant(1, TLI.getPointerTy()),
1525 ShiftOp);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001526
Anton Korobeynikov36c826a2009-01-26 19:26:01 +00001527 // Emit bit tests and jumps
Scott Michelfdc40a02009-02-17 22:15:04 +00001528 SDValue AndOp = DAG.getNode(ISD::AND, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00001529 TLI.getPointerTy(), SwitchVal,
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001530 DAG.getConstant(B.Mask, TLI.getPointerTy()));
Dale Johannesenf5d97892009-02-04 01:48:28 +00001531 SDValue AndCmp = DAG.getSetCC(getCurDebugLoc(),
1532 TLI.getSetCCResultType(AndOp.getValueType()),
Duncan Sands5480c042009-01-01 15:52:00 +00001533 AndOp, DAG.getConstant(0, TLI.getPointerTy()),
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001534 ISD::SETNE);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001535
1536 CurMBB->addSuccessor(B.TargetBB);
1537 CurMBB->addSuccessor(NextMBB);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001538
Dale Johannesen66978ee2009-01-31 02:22:37 +00001539 SDValue BrAnd = DAG.getNode(ISD::BRCOND, getCurDebugLoc(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001540 MVT::Other, getControlRoot(),
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001541 AndCmp, DAG.getBasicBlock(B.TargetBB));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001542
1543 // Set NextBlock to be the MBB immediately after the current one, if any.
1544 // This is used to avoid emitting unnecessary branches to the next block.
1545 MachineBasicBlock *NextBlock = 0;
1546 MachineFunction::iterator BBI = CurMBB;
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001547 if (++BBI != FuncInfo.MF->end())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001548 NextBlock = BBI;
1549
1550 if (NextMBB == NextBlock)
1551 DAG.setRoot(BrAnd);
1552 else
Owen Anderson825b72b2009-08-11 20:47:22 +00001553 DAG.setRoot(DAG.getNode(ISD::BR, getCurDebugLoc(), MVT::Other, BrAnd,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001554 DAG.getBasicBlock(NextMBB)));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001555}
1556
1557void SelectionDAGLowering::visitInvoke(InvokeInst &I) {
1558 // Retrieve successors.
1559 MachineBasicBlock *Return = FuncInfo.MBBMap[I.getSuccessor(0)];
1560 MachineBasicBlock *LandingPad = FuncInfo.MBBMap[I.getSuccessor(1)];
1561
Gabor Greifb67e6b32009-01-15 11:10:44 +00001562 const Value *Callee(I.getCalledValue());
1563 if (isa<InlineAsm>(Callee))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001564 visitInlineAsm(&I);
1565 else
Gabor Greifb67e6b32009-01-15 11:10:44 +00001566 LowerCallTo(&I, getValue(Callee), false, LandingPad);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001567
1568 // If the value of the invoke is used outside of its defining block, make it
1569 // available as a virtual register.
Dan Gohmanad62f532009-04-23 23:13:24 +00001570 CopyToExportRegsIfNeeded(&I);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001571
1572 // Update successor info
1573 CurMBB->addSuccessor(Return);
1574 CurMBB->addSuccessor(LandingPad);
1575
1576 // Drop into normal successor.
Scott Michelfdc40a02009-02-17 22:15:04 +00001577 DAG.setRoot(DAG.getNode(ISD::BR, getCurDebugLoc(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001578 MVT::Other, getControlRoot(),
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001579 DAG.getBasicBlock(Return)));
1580}
1581
1582void SelectionDAGLowering::visitUnwind(UnwindInst &I) {
1583}
1584
1585/// handleSmallSwitchCaseRange - Emit a series of specific tests (suitable for
1586/// small case ranges).
1587bool SelectionDAGLowering::handleSmallSwitchRange(CaseRec& CR,
1588 CaseRecVector& WorkList,
1589 Value* SV,
1590 MachineBasicBlock* Default) {
1591 Case& BackCase = *(CR.Range.second-1);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001592
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001593 // Size is the number of Cases represented by this range.
Anton Korobeynikov23218582008-12-23 22:25:27 +00001594 size_t Size = CR.Range.second - CR.Range.first;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001595 if (Size > 3)
Anton Korobeynikov23218582008-12-23 22:25:27 +00001596 return false;
1597
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001598 // Get the MachineFunction which holds the current MBB. This is used when
1599 // inserting any additional MBBs necessary to represent the switch.
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001600 MachineFunction *CurMF = FuncInfo.MF;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001601
1602 // Figure out which block is immediately after the current one.
1603 MachineBasicBlock *NextBlock = 0;
1604 MachineFunction::iterator BBI = CR.CaseBB;
1605
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001606 if (++BBI != FuncInfo.MF->end())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001607 NextBlock = BBI;
1608
1609 // TODO: If any two of the cases has the same destination, and if one value
1610 // is the same as the other, but has one bit unset that the other has set,
1611 // use bit manipulation to do two compares at once. For example:
1612 // "if (X == 6 || X == 4)" -> "if ((X|2) == 6)"
Anton Korobeynikov23218582008-12-23 22:25:27 +00001613
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001614 // Rearrange the case blocks so that the last one falls through if possible.
1615 if (NextBlock && Default != NextBlock && BackCase.BB != NextBlock) {
1616 // The last case block won't fall through into 'NextBlock' if we emit the
1617 // branches in this order. See if rearranging a case value would help.
1618 for (CaseItr I = CR.Range.first, E = CR.Range.second-1; I != E; ++I) {
1619 if (I->BB == NextBlock) {
1620 std::swap(*I, BackCase);
1621 break;
1622 }
1623 }
1624 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00001625
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001626 // Create a CaseBlock record representing a conditional branch to
1627 // the Case's target mbb if the value being switched on SV is equal
1628 // to C.
1629 MachineBasicBlock *CurBlock = CR.CaseBB;
1630 for (CaseItr I = CR.Range.first, E = CR.Range.second; I != E; ++I) {
1631 MachineBasicBlock *FallThrough;
1632 if (I != E-1) {
1633 FallThrough = CurMF->CreateMachineBasicBlock(CurBlock->getBasicBlock());
1634 CurMF->insert(BBI, FallThrough);
Dan Gohman8e5c0da2009-04-09 02:33:36 +00001635
1636 // Put SV in a virtual register to make it available from the new blocks.
1637 ExportFromCurrentBlock(SV);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001638 } else {
1639 // If the last case doesn't match, go to the default block.
1640 FallThrough = Default;
1641 }
1642
1643 Value *RHS, *LHS, *MHS;
1644 ISD::CondCode CC;
1645 if (I->High == I->Low) {
1646 // This is just small small case range :) containing exactly 1 case
1647 CC = ISD::SETEQ;
1648 LHS = SV; RHS = I->High; MHS = NULL;
1649 } else {
1650 CC = ISD::SETLE;
1651 LHS = I->Low; MHS = SV; RHS = I->High;
1652 }
1653 CaseBlock CB(CC, LHS, RHS, MHS, I->BB, FallThrough, CurBlock);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001654
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001655 // If emitting the first comparison, just call visitSwitchCase to emit the
1656 // code into the current block. Otherwise, push the CaseBlock onto the
1657 // vector to be later processed by SDISel, and insert the node's MBB
1658 // before the next MBB.
1659 if (CurBlock == CurMBB)
1660 visitSwitchCase(CB);
1661 else
1662 SwitchCases.push_back(CB);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001663
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001664 CurBlock = FallThrough;
1665 }
1666
1667 return true;
1668}
1669
1670static inline bool areJTsAllowed(const TargetLowering &TLI) {
1671 return !DisableJumpTables &&
Owen Anderson825b72b2009-08-11 20:47:22 +00001672 (TLI.isOperationLegalOrCustom(ISD::BR_JT, MVT::Other) ||
1673 TLI.isOperationLegalOrCustom(ISD::BRIND, MVT::Other));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001674}
Anton Korobeynikov23218582008-12-23 22:25:27 +00001675
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00001676static APInt ComputeRange(const APInt &First, const APInt &Last) {
1677 APInt LastExt(Last), FirstExt(First);
1678 uint32_t BitWidth = std::max(Last.getBitWidth(), First.getBitWidth()) + 1;
1679 LastExt.sext(BitWidth); FirstExt.sext(BitWidth);
1680 return (LastExt - FirstExt + 1ULL);
1681}
1682
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001683/// handleJTSwitchCase - Emit jumptable for current switch case range
1684bool SelectionDAGLowering::handleJTSwitchCase(CaseRec& CR,
1685 CaseRecVector& WorkList,
1686 Value* SV,
1687 MachineBasicBlock* Default) {
1688 Case& FrontCase = *CR.Range.first;
1689 Case& BackCase = *(CR.Range.second-1);
1690
Anton Korobeynikov23218582008-12-23 22:25:27 +00001691 const APInt& First = cast<ConstantInt>(FrontCase.Low)->getValue();
1692 const APInt& Last = cast<ConstantInt>(BackCase.High)->getValue();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001693
Anton Korobeynikov23218582008-12-23 22:25:27 +00001694 size_t TSize = 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001695 for (CaseItr I = CR.Range.first, E = CR.Range.second;
1696 I!=E; ++I)
1697 TSize += I->size();
1698
1699 if (!areJTsAllowed(TLI) || TSize <= 3)
1700 return false;
Anton Korobeynikov23218582008-12-23 22:25:27 +00001701
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00001702 APInt Range = ComputeRange(First, Last);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001703 double Density = (double)TSize / Range.roundToDouble();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001704 if (Density < 0.4)
1705 return false;
1706
Anton Korobeynikov56d245b2008-12-23 22:26:18 +00001707 DEBUG(errs() << "Lowering jump table\n"
1708 << "First entry: " << First << ". Last entry: " << Last << '\n'
1709 << "Range: " << Range
1710 << "Size: " << TSize << ". Density: " << Density << "\n\n");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001711
1712 // Get the MachineFunction which holds the current MBB. This is used when
1713 // inserting any additional MBBs necessary to represent the switch.
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001714 MachineFunction *CurMF = FuncInfo.MF;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001715
1716 // Figure out which block is immediately after the current one.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001717 MachineFunction::iterator BBI = CR.CaseBB;
Duncan Sands51498522009-09-06 18:03:32 +00001718 ++BBI;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001719
1720 const BasicBlock *LLVMBB = CR.CaseBB->getBasicBlock();
1721
1722 // Create a new basic block to hold the code for loading the address
1723 // of the jump table, and jumping to it. Update successor information;
1724 // we will either branch to the default case for the switch, or the jump
1725 // table.
1726 MachineBasicBlock *JumpTableBB = CurMF->CreateMachineBasicBlock(LLVMBB);
1727 CurMF->insert(BBI, JumpTableBB);
1728 CR.CaseBB->addSuccessor(Default);
1729 CR.CaseBB->addSuccessor(JumpTableBB);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001730
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001731 // Build a vector of destination BBs, corresponding to each target
1732 // of the jump table. If the value of the jump table slot corresponds to
1733 // a case statement, push the case's BB onto the vector, otherwise, push
1734 // the default BB.
1735 std::vector<MachineBasicBlock*> DestBBs;
Anton Korobeynikov23218582008-12-23 22:25:27 +00001736 APInt TEI = First;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001737 for (CaseItr I = CR.Range.first, E = CR.Range.second; I != E; ++TEI) {
Anton Korobeynikov23218582008-12-23 22:25:27 +00001738 const APInt& Low = cast<ConstantInt>(I->Low)->getValue();
1739 const APInt& High = cast<ConstantInt>(I->High)->getValue();
1740
1741 if (Low.sle(TEI) && TEI.sle(High)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001742 DestBBs.push_back(I->BB);
1743 if (TEI==High)
1744 ++I;
1745 } else {
1746 DestBBs.push_back(Default);
1747 }
1748 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00001749
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001750 // Update successor info. Add one edge to each unique successor.
Anton Korobeynikov23218582008-12-23 22:25:27 +00001751 BitVector SuccsHandled(CR.CaseBB->getParent()->getNumBlockIDs());
1752 for (std::vector<MachineBasicBlock*>::iterator I = DestBBs.begin(),
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001753 E = DestBBs.end(); I != E; ++I) {
1754 if (!SuccsHandled[(*I)->getNumber()]) {
1755 SuccsHandled[(*I)->getNumber()] = true;
1756 JumpTableBB->addSuccessor(*I);
1757 }
1758 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00001759
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001760 // Create a jump table index for this jump table, or return an existing
1761 // one.
1762 unsigned JTI = CurMF->getJumpTableInfo()->getJumpTableIndex(DestBBs);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001763
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001764 // Set the jump table information so that we can codegen it as a second
1765 // MachineBasicBlock
1766 JumpTable JT(-1U, JTI, JumpTableBB, Default);
1767 JumpTableHeader JTH(First, Last, SV, CR.CaseBB, (CR.CaseBB == CurMBB));
1768 if (CR.CaseBB == CurMBB)
1769 visitJumpTableHeader(JT, JTH);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001770
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001771 JTCases.push_back(JumpTableBlock(JTH, JT));
1772
1773 return true;
1774}
1775
1776/// handleBTSplitSwitchCase - emit comparison and split binary search tree into
1777/// 2 subtrees.
1778bool SelectionDAGLowering::handleBTSplitSwitchCase(CaseRec& CR,
1779 CaseRecVector& WorkList,
1780 Value* SV,
1781 MachineBasicBlock* Default) {
1782 // Get the MachineFunction which holds the current MBB. This is used when
1783 // inserting any additional MBBs necessary to represent the switch.
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001784 MachineFunction *CurMF = FuncInfo.MF;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001785
1786 // Figure out which block is immediately after the current one.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001787 MachineFunction::iterator BBI = CR.CaseBB;
Duncan Sands51498522009-09-06 18:03:32 +00001788 ++BBI;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001789
1790 Case& FrontCase = *CR.Range.first;
1791 Case& BackCase = *(CR.Range.second-1);
1792 const BasicBlock *LLVMBB = CR.CaseBB->getBasicBlock();
1793
1794 // Size is the number of Cases represented by this range.
1795 unsigned Size = CR.Range.second - CR.Range.first;
1796
Anton Korobeynikov23218582008-12-23 22:25:27 +00001797 const APInt& First = cast<ConstantInt>(FrontCase.Low)->getValue();
1798 const APInt& Last = cast<ConstantInt>(BackCase.High)->getValue();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001799 double FMetric = 0;
1800 CaseItr Pivot = CR.Range.first + Size/2;
1801
1802 // Select optimal pivot, maximizing sum density of LHS and RHS. This will
1803 // (heuristically) allow us to emit JumpTable's later.
Anton Korobeynikov23218582008-12-23 22:25:27 +00001804 size_t TSize = 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001805 for (CaseItr I = CR.Range.first, E = CR.Range.second;
1806 I!=E; ++I)
1807 TSize += I->size();
1808
Anton Korobeynikov23218582008-12-23 22:25:27 +00001809 size_t LSize = FrontCase.size();
1810 size_t RSize = TSize-LSize;
Anton Korobeynikov56d245b2008-12-23 22:26:18 +00001811 DEBUG(errs() << "Selecting best pivot: \n"
1812 << "First: " << First << ", Last: " << Last <<'\n'
1813 << "LSize: " << LSize << ", RSize: " << RSize << '\n');
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001814 for (CaseItr I = CR.Range.first, J=I+1, E = CR.Range.second;
1815 J!=E; ++I, ++J) {
Anton Korobeynikov23218582008-12-23 22:25:27 +00001816 const APInt& LEnd = cast<ConstantInt>(I->High)->getValue();
1817 const APInt& RBegin = cast<ConstantInt>(J->Low)->getValue();
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00001818 APInt Range = ComputeRange(LEnd, RBegin);
1819 assert((Range - 2ULL).isNonNegative() &&
1820 "Invalid case distance");
Anton Korobeynikov23218582008-12-23 22:25:27 +00001821 double LDensity = (double)LSize / (LEnd - First + 1ULL).roundToDouble();
1822 double RDensity = (double)RSize / (Last - RBegin + 1ULL).roundToDouble();
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00001823 double Metric = Range.logBase2()*(LDensity+RDensity);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001824 // Should always split in some non-trivial place
Anton Korobeynikov56d245b2008-12-23 22:26:18 +00001825 DEBUG(errs() <<"=>Step\n"
1826 << "LEnd: " << LEnd << ", RBegin: " << RBegin << '\n'
1827 << "LDensity: " << LDensity
1828 << ", RDensity: " << RDensity << '\n'
1829 << "Metric: " << Metric << '\n');
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001830 if (FMetric < Metric) {
1831 Pivot = J;
1832 FMetric = Metric;
Anton Korobeynikov56d245b2008-12-23 22:26:18 +00001833 DEBUG(errs() << "Current metric set to: " << FMetric << '\n');
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001834 }
1835
1836 LSize += J->size();
1837 RSize -= J->size();
1838 }
1839 if (areJTsAllowed(TLI)) {
1840 // If our case is dense we *really* should handle it earlier!
1841 assert((FMetric > 0) && "Should handle dense range earlier!");
1842 } else {
1843 Pivot = CR.Range.first + Size/2;
1844 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00001845
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001846 CaseRange LHSR(CR.Range.first, Pivot);
1847 CaseRange RHSR(Pivot, CR.Range.second);
1848 Constant *C = Pivot->Low;
1849 MachineBasicBlock *FalseBB = 0, *TrueBB = 0;
Anton Korobeynikov23218582008-12-23 22:25:27 +00001850
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001851 // We know that we branch to the LHS if the Value being switched on is
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001852 // less than the Pivot value, C. We use this to optimize our binary
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001853 // tree a bit, by recognizing that if SV is greater than or equal to the
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001854 // LHS's Case Value, and that Case Value is exactly one less than the
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001855 // Pivot's Value, then we can branch directly to the LHS's Target,
1856 // rather than creating a leaf node for it.
1857 if ((LHSR.second - LHSR.first) == 1 &&
1858 LHSR.first->High == CR.GE &&
Anton Korobeynikov23218582008-12-23 22:25:27 +00001859 cast<ConstantInt>(C)->getValue() ==
1860 (cast<ConstantInt>(CR.GE)->getValue() + 1LL)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001861 TrueBB = LHSR.first->BB;
1862 } else {
1863 TrueBB = CurMF->CreateMachineBasicBlock(LLVMBB);
1864 CurMF->insert(BBI, TrueBB);
1865 WorkList.push_back(CaseRec(TrueBB, C, CR.GE, LHSR));
Dan Gohman8e5c0da2009-04-09 02:33:36 +00001866
1867 // Put SV in a virtual register to make it available from the new blocks.
1868 ExportFromCurrentBlock(SV);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001869 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00001870
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001871 // Similar to the optimization above, if the Value being switched on is
1872 // known to be less than the Constant CR.LT, and the current Case Value
1873 // is CR.LT - 1, then we can branch directly to the target block for
1874 // the current Case Value, rather than emitting a RHS leaf node for it.
1875 if ((RHSR.second - RHSR.first) == 1 && CR.LT &&
Anton Korobeynikov23218582008-12-23 22:25:27 +00001876 cast<ConstantInt>(RHSR.first->Low)->getValue() ==
1877 (cast<ConstantInt>(CR.LT)->getValue() - 1LL)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001878 FalseBB = RHSR.first->BB;
1879 } else {
1880 FalseBB = CurMF->CreateMachineBasicBlock(LLVMBB);
1881 CurMF->insert(BBI, FalseBB);
1882 WorkList.push_back(CaseRec(FalseBB,CR.LT,C,RHSR));
Dan Gohman8e5c0da2009-04-09 02:33:36 +00001883
1884 // Put SV in a virtual register to make it available from the new blocks.
1885 ExportFromCurrentBlock(SV);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001886 }
1887
1888 // Create a CaseBlock record representing a conditional branch to
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001889 // the LHS node if the value being switched on SV is less than C.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001890 // Otherwise, branch to LHS.
1891 CaseBlock CB(ISD::SETLT, SV, C, NULL, TrueBB, FalseBB, CR.CaseBB);
1892
1893 if (CR.CaseBB == CurMBB)
1894 visitSwitchCase(CB);
1895 else
1896 SwitchCases.push_back(CB);
1897
1898 return true;
1899}
1900
1901/// handleBitTestsSwitchCase - if current case range has few destination and
1902/// range span less, than machine word bitwidth, encode case range into series
1903/// of masks and emit bit tests with these masks.
1904bool SelectionDAGLowering::handleBitTestsSwitchCase(CaseRec& CR,
1905 CaseRecVector& WorkList,
1906 Value* SV,
1907 MachineBasicBlock* Default){
Owen Andersone50ed302009-08-10 22:56:29 +00001908 EVT PTy = TLI.getPointerTy();
Owen Anderson77547be2009-08-10 18:56:59 +00001909 unsigned IntPtrBits = PTy.getSizeInBits();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001910
1911 Case& FrontCase = *CR.Range.first;
1912 Case& BackCase = *(CR.Range.second-1);
1913
1914 // Get the MachineFunction which holds the current MBB. This is used when
1915 // inserting any additional MBBs necessary to represent the switch.
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001916 MachineFunction *CurMF = FuncInfo.MF;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001917
Anton Korobeynikovd34167a2009-05-08 18:51:34 +00001918 // If target does not have legal shift left, do not emit bit tests at all.
1919 if (!TLI.isOperationLegal(ISD::SHL, TLI.getPointerTy()))
1920 return false;
1921
Anton Korobeynikov23218582008-12-23 22:25:27 +00001922 size_t numCmps = 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001923 for (CaseItr I = CR.Range.first, E = CR.Range.second;
1924 I!=E; ++I) {
1925 // Single case counts one, case range - two.
Anton Korobeynikov23218582008-12-23 22:25:27 +00001926 numCmps += (I->Low == I->High ? 1 : 2);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001927 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00001928
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001929 // Count unique destinations
1930 SmallSet<MachineBasicBlock*, 4> Dests;
1931 for (CaseItr I = CR.Range.first, E = CR.Range.second; I!=E; ++I) {
1932 Dests.insert(I->BB);
1933 if (Dests.size() > 3)
1934 // Don't bother the code below, if there are too much unique destinations
1935 return false;
1936 }
Anton Korobeynikov56d245b2008-12-23 22:26:18 +00001937 DEBUG(errs() << "Total number of unique destinations: " << Dests.size() << '\n'
1938 << "Total number of comparisons: " << numCmps << '\n');
Anton Korobeynikov23218582008-12-23 22:25:27 +00001939
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001940 // Compute span of values.
Anton Korobeynikov23218582008-12-23 22:25:27 +00001941 const APInt& minValue = cast<ConstantInt>(FrontCase.Low)->getValue();
1942 const APInt& maxValue = cast<ConstantInt>(BackCase.High)->getValue();
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00001943 APInt cmpRange = maxValue - minValue;
1944
Anton Korobeynikov56d245b2008-12-23 22:26:18 +00001945 DEBUG(errs() << "Compare range: " << cmpRange << '\n'
1946 << "Low bound: " << minValue << '\n'
1947 << "High bound: " << maxValue << '\n');
Anton Korobeynikov23218582008-12-23 22:25:27 +00001948
1949 if (cmpRange.uge(APInt(cmpRange.getBitWidth(), IntPtrBits)) ||
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001950 (!(Dests.size() == 1 && numCmps >= 3) &&
1951 !(Dests.size() == 2 && numCmps >= 5) &&
1952 !(Dests.size() >= 3 && numCmps >= 6)))
1953 return false;
Anton Korobeynikov23218582008-12-23 22:25:27 +00001954
Anton Korobeynikov56d245b2008-12-23 22:26:18 +00001955 DEBUG(errs() << "Emitting bit tests\n");
Anton Korobeynikov23218582008-12-23 22:25:27 +00001956 APInt lowBound = APInt::getNullValue(cmpRange.getBitWidth());
1957
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001958 // Optimize the case where all the case values fit in a
1959 // word without having to subtract minValue. In this case,
1960 // we can optimize away the subtraction.
Anton Korobeynikov23218582008-12-23 22:25:27 +00001961 if (minValue.isNonNegative() &&
1962 maxValue.slt(APInt(maxValue.getBitWidth(), IntPtrBits))) {
1963 cmpRange = maxValue;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001964 } else {
Anton Korobeynikov23218582008-12-23 22:25:27 +00001965 lowBound = minValue;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001966 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00001967
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001968 CaseBitsVector CasesBits;
1969 unsigned i, count = 0;
1970
1971 for (CaseItr I = CR.Range.first, E = CR.Range.second; I!=E; ++I) {
1972 MachineBasicBlock* Dest = I->BB;
1973 for (i = 0; i < count; ++i)
1974 if (Dest == CasesBits[i].BB)
1975 break;
Anton Korobeynikov23218582008-12-23 22:25:27 +00001976
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001977 if (i == count) {
1978 assert((count < 3) && "Too much destinations to test!");
1979 CasesBits.push_back(CaseBits(0, Dest, 0));
1980 count++;
1981 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00001982
1983 const APInt& lowValue = cast<ConstantInt>(I->Low)->getValue();
1984 const APInt& highValue = cast<ConstantInt>(I->High)->getValue();
1985
1986 uint64_t lo = (lowValue - lowBound).getZExtValue();
1987 uint64_t hi = (highValue - lowBound).getZExtValue();
1988
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001989 for (uint64_t j = lo; j <= hi; j++) {
1990 CasesBits[i].Mask |= 1ULL << j;
1991 CasesBits[i].Bits++;
1992 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00001993
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001994 }
1995 std::sort(CasesBits.begin(), CasesBits.end(), CaseBitsCmp());
Anton Korobeynikov23218582008-12-23 22:25:27 +00001996
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001997 BitTestInfo BTC;
1998
1999 // Figure out which block is immediately after the current one.
2000 MachineFunction::iterator BBI = CR.CaseBB;
2001 ++BBI;
2002
2003 const BasicBlock *LLVMBB = CR.CaseBB->getBasicBlock();
2004
Anton Korobeynikov56d245b2008-12-23 22:26:18 +00002005 DEBUG(errs() << "Cases:\n");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002006 for (unsigned i = 0, e = CasesBits.size(); i!=e; ++i) {
Anton Korobeynikov56d245b2008-12-23 22:26:18 +00002007 DEBUG(errs() << "Mask: " << CasesBits[i].Mask
2008 << ", Bits: " << CasesBits[i].Bits
2009 << ", BB: " << CasesBits[i].BB << '\n');
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002010
2011 MachineBasicBlock *CaseBB = CurMF->CreateMachineBasicBlock(LLVMBB);
2012 CurMF->insert(BBI, CaseBB);
2013 BTC.push_back(BitTestCase(CasesBits[i].Mask,
2014 CaseBB,
2015 CasesBits[i].BB));
Dan Gohman8e5c0da2009-04-09 02:33:36 +00002016
2017 // Put SV in a virtual register to make it available from the new blocks.
2018 ExportFromCurrentBlock(SV);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002019 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002020
2021 BitTestBlock BTB(lowBound, cmpRange, SV,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002022 -1U, (CR.CaseBB == CurMBB),
2023 CR.CaseBB, Default, BTC);
2024
2025 if (CR.CaseBB == CurMBB)
2026 visitBitTestHeader(BTB);
Anton Korobeynikov23218582008-12-23 22:25:27 +00002027
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002028 BitTestCases.push_back(BTB);
2029
2030 return true;
2031}
2032
2033
2034/// Clusterify - Transform simple list of Cases into list of CaseRange's
Anton Korobeynikov23218582008-12-23 22:25:27 +00002035size_t SelectionDAGLowering::Clusterify(CaseVector& Cases,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002036 const SwitchInst& SI) {
Anton Korobeynikov23218582008-12-23 22:25:27 +00002037 size_t numCmps = 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002038
2039 // Start with "simple" cases
Anton Korobeynikov23218582008-12-23 22:25:27 +00002040 for (size_t i = 1; i < SI.getNumSuccessors(); ++i) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002041 MachineBasicBlock *SMBB = FuncInfo.MBBMap[SI.getSuccessor(i)];
2042 Cases.push_back(Case(SI.getSuccessorValue(i),
2043 SI.getSuccessorValue(i),
2044 SMBB));
2045 }
2046 std::sort(Cases.begin(), Cases.end(), CaseCmp());
2047
2048 // Merge case into clusters
Anton Korobeynikov23218582008-12-23 22:25:27 +00002049 if (Cases.size() >= 2)
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002050 // Must recompute end() each iteration because it may be
2051 // invalidated by erase if we hold on to it
Anton Korobeynikov23218582008-12-23 22:25:27 +00002052 for (CaseItr I = Cases.begin(), J = ++(Cases.begin()); J != Cases.end(); ) {
2053 const APInt& nextValue = cast<ConstantInt>(J->Low)->getValue();
2054 const APInt& currentValue = cast<ConstantInt>(I->High)->getValue();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002055 MachineBasicBlock* nextBB = J->BB;
2056 MachineBasicBlock* currentBB = I->BB;
2057
2058 // If the two neighboring cases go to the same destination, merge them
2059 // into a single case.
Anton Korobeynikov23218582008-12-23 22:25:27 +00002060 if ((nextValue - currentValue == 1) && (currentBB == nextBB)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002061 I->High = J->High;
2062 J = Cases.erase(J);
2063 } else {
2064 I = J++;
2065 }
2066 }
2067
2068 for (CaseItr I=Cases.begin(), E=Cases.end(); I!=E; ++I, ++numCmps) {
2069 if (I->Low != I->High)
2070 // A range counts double, since it requires two compares.
2071 ++numCmps;
2072 }
2073
2074 return numCmps;
2075}
2076
Anton Korobeynikov23218582008-12-23 22:25:27 +00002077void SelectionDAGLowering::visitSwitch(SwitchInst &SI) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002078 // Figure out which block is immediately after the current one.
2079 MachineBasicBlock *NextBlock = 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002080
2081 MachineBasicBlock *Default = FuncInfo.MBBMap[SI.getDefaultDest()];
2082
2083 // If there is only the default destination, branch to it if it is not the
2084 // next basic block. Otherwise, just fall through.
2085 if (SI.getNumOperands() == 2) {
2086 // Update machine-CFG edges.
2087
2088 // If this is not a fall-through branch, emit the branch.
2089 CurMBB->addSuccessor(Default);
2090 if (Default != NextBlock)
Dale Johannesen66978ee2009-01-31 02:22:37 +00002091 DAG.setRoot(DAG.getNode(ISD::BR, getCurDebugLoc(),
Owen Anderson825b72b2009-08-11 20:47:22 +00002092 MVT::Other, getControlRoot(),
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002093 DAG.getBasicBlock(Default)));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002094 return;
2095 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002096
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002097 // If there are any non-default case statements, create a vector of Cases
2098 // representing each one, and sort the vector so that we can efficiently
2099 // create a binary search tree from them.
2100 CaseVector Cases;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002101 size_t numCmps = Clusterify(Cases, SI);
Anton Korobeynikov56d245b2008-12-23 22:26:18 +00002102 DEBUG(errs() << "Clusterify finished. Total clusters: " << Cases.size()
2103 << ". Total compares: " << numCmps << '\n');
Devang Patel8a84e442009-01-05 17:31:22 +00002104 numCmps = 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002105
2106 // Get the Value to be switched on and default basic blocks, which will be
2107 // inserted into CaseBlock records, representing basic blocks in the binary
2108 // search tree.
2109 Value *SV = SI.getOperand(0);
2110
2111 // Push the initial CaseRec onto the worklist
2112 CaseRecVector WorkList;
2113 WorkList.push_back(CaseRec(CurMBB,0,0,CaseRange(Cases.begin(),Cases.end())));
2114
2115 while (!WorkList.empty()) {
2116 // Grab a record representing a case range to process off the worklist
2117 CaseRec CR = WorkList.back();
2118 WorkList.pop_back();
2119
2120 if (handleBitTestsSwitchCase(CR, WorkList, SV, Default))
2121 continue;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002122
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002123 // If the range has few cases (two or less) emit a series of specific
2124 // tests.
2125 if (handleSmallSwitchRange(CR, WorkList, SV, Default))
2126 continue;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002127
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00002128 // If the switch has more than 5 blocks, and at least 40% dense, and the
2129 // target supports indirect branches, then emit a jump table rather than
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002130 // lowering the switch to a binary tree of conditional branches.
2131 if (handleJTSwitchCase(CR, WorkList, SV, Default))
2132 continue;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002133
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002134 // Emit binary tree. We need to pick a pivot, and push left and right ranges
2135 // onto the worklist. Leafs are handled via handleSmallSwitchRange() call.
2136 handleBTSplitSwitchCase(CR, WorkList, SV, Default);
2137 }
2138}
2139
2140
Dan Gohmanae3a0be2009-06-04 22:49:04 +00002141void SelectionDAGLowering::visitFSub(User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002142 // -0.0 - X --> fneg
2143 const Type *Ty = I.getType();
2144 if (isa<VectorType>(Ty)) {
2145 if (ConstantVector *CV = dyn_cast<ConstantVector>(I.getOperand(0))) {
2146 const VectorType *DestTy = cast<VectorType>(I.getType());
2147 const Type *ElTy = DestTy->getElementType();
Dan Gohmanae3a0be2009-06-04 22:49:04 +00002148 unsigned VL = DestTy->getNumElements();
Owen Anderson6f83c9c2009-07-27 20:59:43 +00002149 std::vector<Constant*> NZ(VL, ConstantFP::getNegativeZero(ElTy));
Owen Andersonaf7ec972009-07-28 21:19:26 +00002150 Constant *CNZ = ConstantVector::get(&NZ[0], NZ.size());
Dan Gohmanae3a0be2009-06-04 22:49:04 +00002151 if (CV == CNZ) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002152 SDValue Op2 = getValue(I.getOperand(1));
Scott Michelfdc40a02009-02-17 22:15:04 +00002153 setValue(&I, DAG.getNode(ISD::FNEG, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00002154 Op2.getValueType(), Op2));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002155 return;
2156 }
Dan Gohmanae3a0be2009-06-04 22:49:04 +00002157 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002158 }
Dan Gohmanae3a0be2009-06-04 22:49:04 +00002159 if (ConstantFP *CFP = dyn_cast<ConstantFP>(I.getOperand(0)))
Owen Anderson6f83c9c2009-07-27 20:59:43 +00002160 if (CFP->isExactlyValue(ConstantFP::getNegativeZero(Ty)->getValueAPF())) {
Dan Gohmanae3a0be2009-06-04 22:49:04 +00002161 SDValue Op2 = getValue(I.getOperand(1));
2162 setValue(&I, DAG.getNode(ISD::FNEG, getCurDebugLoc(),
2163 Op2.getValueType(), Op2));
2164 return;
2165 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002166
Dan Gohmanae3a0be2009-06-04 22:49:04 +00002167 visitBinary(I, ISD::FSUB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002168}
2169
2170void SelectionDAGLowering::visitBinary(User &I, unsigned OpCode) {
2171 SDValue Op1 = getValue(I.getOperand(0));
2172 SDValue Op2 = getValue(I.getOperand(1));
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00002173
Scott Michelfdc40a02009-02-17 22:15:04 +00002174 setValue(&I, DAG.getNode(OpCode, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00002175 Op1.getValueType(), Op1, Op2));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002176}
2177
2178void SelectionDAGLowering::visitShift(User &I, unsigned Opcode) {
2179 SDValue Op1 = getValue(I.getOperand(0));
2180 SDValue Op2 = getValue(I.getOperand(1));
Dan Gohman57fc82d2009-04-09 03:51:29 +00002181 if (!isa<VectorType>(I.getType()) &&
2182 Op2.getValueType() != TLI.getShiftAmountTy()) {
2183 // If the operand is smaller than the shift count type, promote it.
Owen Andersone50ed302009-08-10 22:56:29 +00002184 EVT PTy = TLI.getPointerTy();
2185 EVT STy = TLI.getShiftAmountTy();
Owen Anderson77547be2009-08-10 18:56:59 +00002186 if (STy.bitsGT(Op2.getValueType()))
Dan Gohman57fc82d2009-04-09 03:51:29 +00002187 Op2 = DAG.getNode(ISD::ANY_EXTEND, getCurDebugLoc(),
2188 TLI.getShiftAmountTy(), Op2);
2189 // If the operand is larger than the shift count type but the shift
2190 // count type has enough bits to represent any shift value, truncate
2191 // it now. This is a common case and it exposes the truncate to
2192 // optimization early.
Owen Anderson77547be2009-08-10 18:56:59 +00002193 else if (STy.getSizeInBits() >=
Dan Gohman57fc82d2009-04-09 03:51:29 +00002194 Log2_32_Ceil(Op2.getValueType().getSizeInBits()))
2195 Op2 = DAG.getNode(ISD::TRUNCATE, getCurDebugLoc(),
2196 TLI.getShiftAmountTy(), Op2);
2197 // Otherwise we'll need to temporarily settle for some other
2198 // convenient type; type legalization will make adjustments as
2199 // needed.
Owen Anderson77547be2009-08-10 18:56:59 +00002200 else if (PTy.bitsLT(Op2.getValueType()))
Scott Michelfdc40a02009-02-17 22:15:04 +00002201 Op2 = DAG.getNode(ISD::TRUNCATE, getCurDebugLoc(),
Duncan Sands92abc622009-01-31 15:50:11 +00002202 TLI.getPointerTy(), Op2);
Owen Anderson77547be2009-08-10 18:56:59 +00002203 else if (PTy.bitsGT(Op2.getValueType()))
Scott Michelfdc40a02009-02-17 22:15:04 +00002204 Op2 = DAG.getNode(ISD::ANY_EXTEND, getCurDebugLoc(),
Duncan Sands92abc622009-01-31 15:50:11 +00002205 TLI.getPointerTy(), Op2);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002206 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00002207
Scott Michelfdc40a02009-02-17 22:15:04 +00002208 setValue(&I, DAG.getNode(Opcode, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00002209 Op1.getValueType(), Op1, Op2));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002210}
2211
2212void SelectionDAGLowering::visitICmp(User &I) {
2213 ICmpInst::Predicate predicate = ICmpInst::BAD_ICMP_PREDICATE;
2214 if (ICmpInst *IC = dyn_cast<ICmpInst>(&I))
2215 predicate = IC->getPredicate();
2216 else if (ConstantExpr *IC = dyn_cast<ConstantExpr>(&I))
2217 predicate = ICmpInst::Predicate(IC->getPredicate());
2218 SDValue Op1 = getValue(I.getOperand(0));
2219 SDValue Op2 = getValue(I.getOperand(1));
Dan Gohman8c1a6ca2008-10-17 18:18:45 +00002220 ISD::CondCode Opcode = getICmpCondCode(predicate);
Chris Lattner9800e842009-07-07 22:41:32 +00002221
Owen Andersone50ed302009-08-10 22:56:29 +00002222 EVT DestVT = TLI.getValueType(I.getType());
Chris Lattner9800e842009-07-07 22:41:32 +00002223 setValue(&I, DAG.getSetCC(getCurDebugLoc(), DestVT, Op1, Op2, Opcode));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002224}
2225
2226void SelectionDAGLowering::visitFCmp(User &I) {
2227 FCmpInst::Predicate predicate = FCmpInst::BAD_FCMP_PREDICATE;
2228 if (FCmpInst *FC = dyn_cast<FCmpInst>(&I))
2229 predicate = FC->getPredicate();
2230 else if (ConstantExpr *FC = dyn_cast<ConstantExpr>(&I))
2231 predicate = FCmpInst::Predicate(FC->getPredicate());
2232 SDValue Op1 = getValue(I.getOperand(0));
2233 SDValue Op2 = getValue(I.getOperand(1));
Dan Gohman8c1a6ca2008-10-17 18:18:45 +00002234 ISD::CondCode Condition = getFCmpCondCode(predicate);
Owen Andersone50ed302009-08-10 22:56:29 +00002235 EVT DestVT = TLI.getValueType(I.getType());
Chris Lattner9800e842009-07-07 22:41:32 +00002236 setValue(&I, DAG.getSetCC(getCurDebugLoc(), DestVT, Op1, Op2, Condition));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002237}
2238
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002239void SelectionDAGLowering::visitSelect(User &I) {
Owen Andersone50ed302009-08-10 22:56:29 +00002240 SmallVector<EVT, 4> ValueVTs;
Dan Gohman7ea1ca62008-10-21 20:00:42 +00002241 ComputeValueVTs(TLI, I.getType(), ValueVTs);
2242 unsigned NumValues = ValueVTs.size();
2243 if (NumValues != 0) {
2244 SmallVector<SDValue, 4> Values(NumValues);
2245 SDValue Cond = getValue(I.getOperand(0));
2246 SDValue TrueVal = getValue(I.getOperand(1));
2247 SDValue FalseVal = getValue(I.getOperand(2));
2248
2249 for (unsigned i = 0; i != NumValues; ++i)
Scott Michelfdc40a02009-02-17 22:15:04 +00002250 Values[i] = DAG.getNode(ISD::SELECT, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00002251 TrueVal.getValueType(), Cond,
Dan Gohman7ea1ca62008-10-21 20:00:42 +00002252 SDValue(TrueVal.getNode(), TrueVal.getResNo() + i),
2253 SDValue(FalseVal.getNode(), FalseVal.getResNo() + i));
2254
Scott Michelfdc40a02009-02-17 22:15:04 +00002255 setValue(&I, DAG.getNode(ISD::MERGE_VALUES, getCurDebugLoc(),
Duncan Sandsaaffa052008-12-01 11:41:29 +00002256 DAG.getVTList(&ValueVTs[0], NumValues),
2257 &Values[0], NumValues));
Dan Gohman7ea1ca62008-10-21 20:00:42 +00002258 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002259}
2260
2261
2262void SelectionDAGLowering::visitTrunc(User &I) {
2263 // TruncInst cannot be a no-op cast because sizeof(src) > sizeof(dest).
2264 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002265 EVT DestVT = TLI.getValueType(I.getType());
Dale Johannesen66978ee2009-01-31 02:22:37 +00002266 setValue(&I, DAG.getNode(ISD::TRUNCATE, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002267}
2268
2269void SelectionDAGLowering::visitZExt(User &I) {
2270 // ZExt cannot be a no-op cast because sizeof(src) < sizeof(dest).
2271 // ZExt also can't be a cast to bool for same reason. So, nothing much to do
2272 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002273 EVT DestVT = TLI.getValueType(I.getType());
Dale Johannesen66978ee2009-01-31 02:22:37 +00002274 setValue(&I, DAG.getNode(ISD::ZERO_EXTEND, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002275}
2276
2277void SelectionDAGLowering::visitSExt(User &I) {
2278 // SExt cannot be a no-op cast because sizeof(src) < sizeof(dest).
2279 // SExt also can't be a cast to bool for same reason. So, nothing much to do
2280 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002281 EVT DestVT = TLI.getValueType(I.getType());
Dale Johannesen66978ee2009-01-31 02:22:37 +00002282 setValue(&I, DAG.getNode(ISD::SIGN_EXTEND, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002283}
2284
2285void SelectionDAGLowering::visitFPTrunc(User &I) {
2286 // FPTrunc is never a no-op cast, no need to check
2287 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002288 EVT DestVT = TLI.getValueType(I.getType());
Scott Michelfdc40a02009-02-17 22:15:04 +00002289 setValue(&I, DAG.getNode(ISD::FP_ROUND, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00002290 DestVT, N, DAG.getIntPtrConstant(0)));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002291}
2292
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00002293void SelectionDAGLowering::visitFPExt(User &I){
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002294 // FPTrunc is never a no-op cast, no need to check
2295 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002296 EVT DestVT = TLI.getValueType(I.getType());
Dale Johannesen66978ee2009-01-31 02:22:37 +00002297 setValue(&I, DAG.getNode(ISD::FP_EXTEND, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002298}
2299
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00002300void SelectionDAGLowering::visitFPToUI(User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002301 // FPToUI is never a no-op cast, no need to check
2302 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002303 EVT DestVT = TLI.getValueType(I.getType());
Dale Johannesen66978ee2009-01-31 02:22:37 +00002304 setValue(&I, DAG.getNode(ISD::FP_TO_UINT, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002305}
2306
2307void SelectionDAGLowering::visitFPToSI(User &I) {
2308 // FPToSI is never a no-op cast, no need to check
2309 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002310 EVT DestVT = TLI.getValueType(I.getType());
Dale Johannesen66978ee2009-01-31 02:22:37 +00002311 setValue(&I, DAG.getNode(ISD::FP_TO_SINT, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002312}
2313
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00002314void SelectionDAGLowering::visitUIToFP(User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002315 // UIToFP is never a no-op cast, no need to check
2316 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002317 EVT DestVT = TLI.getValueType(I.getType());
Dale Johannesen66978ee2009-01-31 02:22:37 +00002318 setValue(&I, DAG.getNode(ISD::UINT_TO_FP, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002319}
2320
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00002321void SelectionDAGLowering::visitSIToFP(User &I){
Bill Wendling181b6272008-10-19 20:34:04 +00002322 // SIToFP is never a no-op cast, no need to check
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002323 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002324 EVT DestVT = TLI.getValueType(I.getType());
Dale Johannesen66978ee2009-01-31 02:22:37 +00002325 setValue(&I, DAG.getNode(ISD::SINT_TO_FP, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002326}
2327
2328void SelectionDAGLowering::visitPtrToInt(User &I) {
2329 // What to do depends on the size of the integer and the size of the pointer.
2330 // We can either truncate, zero extend, or no-op, accordingly.
2331 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002332 EVT SrcVT = N.getValueType();
2333 EVT DestVT = TLI.getValueType(I.getType());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002334 SDValue Result;
2335 if (DestVT.bitsLT(SrcVT))
Dale Johannesen66978ee2009-01-31 02:22:37 +00002336 Result = DAG.getNode(ISD::TRUNCATE, getCurDebugLoc(), DestVT, N);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00002337 else
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002338 // Note: ZERO_EXTEND can handle cases where the sizes are equal too
Dale Johannesen66978ee2009-01-31 02:22:37 +00002339 Result = DAG.getNode(ISD::ZERO_EXTEND, getCurDebugLoc(), DestVT, N);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002340 setValue(&I, Result);
2341}
2342
2343void SelectionDAGLowering::visitIntToPtr(User &I) {
2344 // What to do depends on the size of the integer and the size of the pointer.
2345 // We can either truncate, zero extend, or no-op, accordingly.
2346 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002347 EVT SrcVT = N.getValueType();
2348 EVT DestVT = TLI.getValueType(I.getType());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002349 if (DestVT.bitsLT(SrcVT))
Dale Johannesen66978ee2009-01-31 02:22:37 +00002350 setValue(&I, DAG.getNode(ISD::TRUNCATE, getCurDebugLoc(), DestVT, N));
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00002351 else
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002352 // Note: ZERO_EXTEND can handle cases where the sizes are equal too
Scott Michelfdc40a02009-02-17 22:15:04 +00002353 setValue(&I, DAG.getNode(ISD::ZERO_EXTEND, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00002354 DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002355}
2356
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00002357void SelectionDAGLowering::visitBitCast(User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002358 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002359 EVT DestVT = TLI.getValueType(I.getType());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002360
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00002361 // BitCast assures us that source and destination are the same size so this
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002362 // is either a BIT_CONVERT or a no-op.
2363 if (DestVT != N.getValueType())
Scott Michelfdc40a02009-02-17 22:15:04 +00002364 setValue(&I, DAG.getNode(ISD::BIT_CONVERT, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00002365 DestVT, N)); // convert types
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002366 else
2367 setValue(&I, N); // noop cast.
2368}
2369
2370void SelectionDAGLowering::visitInsertElement(User &I) {
2371 SDValue InVec = getValue(I.getOperand(0));
2372 SDValue InVal = getValue(I.getOperand(1));
Scott Michelfdc40a02009-02-17 22:15:04 +00002373 SDValue InIdx = DAG.getNode(ISD::ZERO_EXTEND, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00002374 TLI.getPointerTy(),
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002375 getValue(I.getOperand(2)));
2376
Scott Michelfdc40a02009-02-17 22:15:04 +00002377 setValue(&I, DAG.getNode(ISD::INSERT_VECTOR_ELT, getCurDebugLoc(),
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002378 TLI.getValueType(I.getType()),
2379 InVec, InVal, InIdx));
2380}
2381
2382void SelectionDAGLowering::visitExtractElement(User &I) {
2383 SDValue InVec = getValue(I.getOperand(0));
Scott Michelfdc40a02009-02-17 22:15:04 +00002384 SDValue InIdx = DAG.getNode(ISD::ZERO_EXTEND, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00002385 TLI.getPointerTy(),
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002386 getValue(I.getOperand(1)));
Dale Johannesen66978ee2009-01-31 02:22:37 +00002387 setValue(&I, DAG.getNode(ISD::EXTRACT_VECTOR_ELT, getCurDebugLoc(),
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002388 TLI.getValueType(I.getType()), InVec, InIdx));
2389}
2390
Mon P Wangaeb06d22008-11-10 04:46:22 +00002391
2392// Utility for visitShuffleVector - Returns true if the mask is mask starting
2393// from SIndx and increasing to the element length (undefs are allowed).
Nate Begeman5a5ca152009-04-29 05:20:52 +00002394static bool SequentialMask(SmallVectorImpl<int> &Mask, unsigned SIndx) {
2395 unsigned MaskNumElts = Mask.size();
2396 for (unsigned i = 0; i != MaskNumElts; ++i)
2397 if ((Mask[i] >= 0) && (Mask[i] != (int)(i + SIndx)))
Nate Begeman9008ca62009-04-27 18:41:29 +00002398 return false;
Mon P Wangaeb06d22008-11-10 04:46:22 +00002399 return true;
2400}
2401
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002402void SelectionDAGLowering::visitShuffleVector(User &I) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002403 SmallVector<int, 8> Mask;
Mon P Wang230e4fa2008-11-21 04:25:21 +00002404 SDValue Src1 = getValue(I.getOperand(0));
2405 SDValue Src2 = getValue(I.getOperand(1));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002406
Nate Begeman9008ca62009-04-27 18:41:29 +00002407 // Convert the ConstantVector mask operand into an array of ints, with -1
2408 // representing undef values.
2409 SmallVector<Constant*, 8> MaskElts;
Owen Anderson001dbfe2009-07-16 18:04:31 +00002410 cast<Constant>(I.getOperand(2))->getVectorElements(*DAG.getContext(),
2411 MaskElts);
Nate Begeman5a5ca152009-04-29 05:20:52 +00002412 unsigned MaskNumElts = MaskElts.size();
2413 for (unsigned i = 0; i != MaskNumElts; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002414 if (isa<UndefValue>(MaskElts[i]))
2415 Mask.push_back(-1);
2416 else
2417 Mask.push_back(cast<ConstantInt>(MaskElts[i])->getSExtValue());
2418 }
2419
Owen Andersone50ed302009-08-10 22:56:29 +00002420 EVT VT = TLI.getValueType(I.getType());
2421 EVT SrcVT = Src1.getValueType();
Nate Begeman5a5ca152009-04-29 05:20:52 +00002422 unsigned SrcNumElts = SrcVT.getVectorNumElements();
Mon P Wangaeb06d22008-11-10 04:46:22 +00002423
Mon P Wangc7849c22008-11-16 05:06:27 +00002424 if (SrcNumElts == MaskNumElts) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002425 setValue(&I, DAG.getVectorShuffle(VT, getCurDebugLoc(), Src1, Src2,
2426 &Mask[0]));
Mon P Wangaeb06d22008-11-10 04:46:22 +00002427 return;
2428 }
2429
2430 // Normalize the shuffle vector since mask and vector length don't match.
Mon P Wangc7849c22008-11-16 05:06:27 +00002431 if (SrcNumElts < MaskNumElts && MaskNumElts % SrcNumElts == 0) {
2432 // Mask is longer than the source vectors and is a multiple of the source
2433 // vectors. We can use concatenate vector to make the mask and vectors
Mon P Wang230e4fa2008-11-21 04:25:21 +00002434 // lengths match.
Mon P Wangc7849c22008-11-16 05:06:27 +00002435 if (SrcNumElts*2 == MaskNumElts && SequentialMask(Mask, 0)) {
2436 // The shuffle is concatenating two vectors together.
Scott Michelfdc40a02009-02-17 22:15:04 +00002437 setValue(&I, DAG.getNode(ISD::CONCAT_VECTORS, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00002438 VT, Src1, Src2));
Mon P Wangaeb06d22008-11-10 04:46:22 +00002439 return;
2440 }
2441
Mon P Wangc7849c22008-11-16 05:06:27 +00002442 // Pad both vectors with undefs to make them the same length as the mask.
2443 unsigned NumConcat = MaskNumElts / SrcNumElts;
Nate Begeman9008ca62009-04-27 18:41:29 +00002444 bool Src1U = Src1.getOpcode() == ISD::UNDEF;
2445 bool Src2U = Src2.getOpcode() == ISD::UNDEF;
Dale Johannesene8d72302009-02-06 23:05:02 +00002446 SDValue UndefVal = DAG.getUNDEF(SrcVT);
Mon P Wangaeb06d22008-11-10 04:46:22 +00002447
Nate Begeman9008ca62009-04-27 18:41:29 +00002448 SmallVector<SDValue, 8> MOps1(NumConcat, UndefVal);
2449 SmallVector<SDValue, 8> MOps2(NumConcat, UndefVal);
Mon P Wang230e4fa2008-11-21 04:25:21 +00002450 MOps1[0] = Src1;
2451 MOps2[0] = Src2;
Nate Begeman9008ca62009-04-27 18:41:29 +00002452
2453 Src1 = Src1U ? DAG.getUNDEF(VT) : DAG.getNode(ISD::CONCAT_VECTORS,
2454 getCurDebugLoc(), VT,
2455 &MOps1[0], NumConcat);
2456 Src2 = Src2U ? DAG.getUNDEF(VT) : DAG.getNode(ISD::CONCAT_VECTORS,
2457 getCurDebugLoc(), VT,
2458 &MOps2[0], NumConcat);
Mon P Wang230e4fa2008-11-21 04:25:21 +00002459
Mon P Wangaeb06d22008-11-10 04:46:22 +00002460 // Readjust mask for new input vector length.
Nate Begeman9008ca62009-04-27 18:41:29 +00002461 SmallVector<int, 8> MappedOps;
Nate Begeman5a5ca152009-04-29 05:20:52 +00002462 for (unsigned i = 0; i != MaskNumElts; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002463 int Idx = Mask[i];
Nate Begeman5a5ca152009-04-29 05:20:52 +00002464 if (Idx < (int)SrcNumElts)
Nate Begeman9008ca62009-04-27 18:41:29 +00002465 MappedOps.push_back(Idx);
2466 else
2467 MappedOps.push_back(Idx + MaskNumElts - SrcNumElts);
Mon P Wangaeb06d22008-11-10 04:46:22 +00002468 }
Nate Begeman9008ca62009-04-27 18:41:29 +00002469 setValue(&I, DAG.getVectorShuffle(VT, getCurDebugLoc(), Src1, Src2,
2470 &MappedOps[0]));
Mon P Wangaeb06d22008-11-10 04:46:22 +00002471 return;
2472 }
2473
Mon P Wangc7849c22008-11-16 05:06:27 +00002474 if (SrcNumElts > MaskNumElts) {
Mon P Wangc7849c22008-11-16 05:06:27 +00002475 // Analyze the access pattern of the vector to see if we can extract
2476 // two subvectors and do the shuffle. The analysis is done by calculating
2477 // the range of elements the mask access on both vectors.
2478 int MinRange[2] = { SrcNumElts+1, SrcNumElts+1};
2479 int MaxRange[2] = {-1, -1};
2480
Nate Begeman5a5ca152009-04-29 05:20:52 +00002481 for (unsigned i = 0; i != MaskNumElts; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002482 int Idx = Mask[i];
2483 int Input = 0;
2484 if (Idx < 0)
2485 continue;
2486
Nate Begeman5a5ca152009-04-29 05:20:52 +00002487 if (Idx >= (int)SrcNumElts) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002488 Input = 1;
2489 Idx -= SrcNumElts;
Mon P Wangaeb06d22008-11-10 04:46:22 +00002490 }
Nate Begeman9008ca62009-04-27 18:41:29 +00002491 if (Idx > MaxRange[Input])
2492 MaxRange[Input] = Idx;
2493 if (Idx < MinRange[Input])
2494 MinRange[Input] = Idx;
Mon P Wangaeb06d22008-11-10 04:46:22 +00002495 }
Mon P Wangaeb06d22008-11-10 04:46:22 +00002496
Mon P Wangc7849c22008-11-16 05:06:27 +00002497 // Check if the access is smaller than the vector size and can we find
2498 // a reasonable extract index.
Mon P Wang230e4fa2008-11-21 04:25:21 +00002499 int RangeUse[2] = { 2, 2 }; // 0 = Unused, 1 = Extract, 2 = Can not Extract.
Mon P Wangc7849c22008-11-16 05:06:27 +00002500 int StartIdx[2]; // StartIdx to extract from
2501 for (int Input=0; Input < 2; ++Input) {
Nate Begeman5a5ca152009-04-29 05:20:52 +00002502 if (MinRange[Input] == (int)(SrcNumElts+1) && MaxRange[Input] == -1) {
Mon P Wangc7849c22008-11-16 05:06:27 +00002503 RangeUse[Input] = 0; // Unused
2504 StartIdx[Input] = 0;
Nate Begeman5a5ca152009-04-29 05:20:52 +00002505 } else if (MaxRange[Input] - MinRange[Input] < (int)MaskNumElts) {
Mon P Wangc7849c22008-11-16 05:06:27 +00002506 // Fits within range but we should see if we can find a good
Mon P Wang230e4fa2008-11-21 04:25:21 +00002507 // start index that is a multiple of the mask length.
Nate Begeman5a5ca152009-04-29 05:20:52 +00002508 if (MaxRange[Input] < (int)MaskNumElts) {
Mon P Wangc7849c22008-11-16 05:06:27 +00002509 RangeUse[Input] = 1; // Extract from beginning of the vector
2510 StartIdx[Input] = 0;
2511 } else {
2512 StartIdx[Input] = (MinRange[Input]/MaskNumElts)*MaskNumElts;
Nate Begeman5a5ca152009-04-29 05:20:52 +00002513 if (MaxRange[Input] - StartIdx[Input] < (int)MaskNumElts &&
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00002514 StartIdx[Input] + MaskNumElts < SrcNumElts)
Mon P Wangc7849c22008-11-16 05:06:27 +00002515 RangeUse[Input] = 1; // Extract from a multiple of the mask length.
Mon P Wangc7849c22008-11-16 05:06:27 +00002516 }
Mon P Wang230e4fa2008-11-21 04:25:21 +00002517 }
Mon P Wangc7849c22008-11-16 05:06:27 +00002518 }
2519
Bill Wendling636e2582009-08-21 18:16:06 +00002520 if (RangeUse[0] == 0 && RangeUse[1] == 0) {
Dale Johannesene8d72302009-02-06 23:05:02 +00002521 setValue(&I, DAG.getUNDEF(VT)); // Vectors are not used.
Mon P Wangc7849c22008-11-16 05:06:27 +00002522 return;
2523 }
2524 else if (RangeUse[0] < 2 && RangeUse[1] < 2) {
2525 // Extract appropriate subvector and generate a vector shuffle
2526 for (int Input=0; Input < 2; ++Input) {
Mon P Wang230e4fa2008-11-21 04:25:21 +00002527 SDValue& Src = Input == 0 ? Src1 : Src2;
Mon P Wangc7849c22008-11-16 05:06:27 +00002528 if (RangeUse[Input] == 0) {
Dale Johannesene8d72302009-02-06 23:05:02 +00002529 Src = DAG.getUNDEF(VT);
Mon P Wangc7849c22008-11-16 05:06:27 +00002530 } else {
Dale Johannesen66978ee2009-01-31 02:22:37 +00002531 Src = DAG.getNode(ISD::EXTRACT_SUBVECTOR, getCurDebugLoc(), VT,
Dale Johannesenfa42dea2009-01-30 01:34:22 +00002532 Src, DAG.getIntPtrConstant(StartIdx[Input]));
Mon P Wangc7849c22008-11-16 05:06:27 +00002533 }
Mon P Wangaeb06d22008-11-10 04:46:22 +00002534 }
Mon P Wangc7849c22008-11-16 05:06:27 +00002535 // Calculate new mask.
Nate Begeman9008ca62009-04-27 18:41:29 +00002536 SmallVector<int, 8> MappedOps;
Nate Begeman5a5ca152009-04-29 05:20:52 +00002537 for (unsigned i = 0; i != MaskNumElts; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002538 int Idx = Mask[i];
2539 if (Idx < 0)
2540 MappedOps.push_back(Idx);
Nate Begeman5a5ca152009-04-29 05:20:52 +00002541 else if (Idx < (int)SrcNumElts)
Nate Begeman9008ca62009-04-27 18:41:29 +00002542 MappedOps.push_back(Idx - StartIdx[0]);
2543 else
2544 MappedOps.push_back(Idx - SrcNumElts - StartIdx[1] + MaskNumElts);
Mon P Wangc7849c22008-11-16 05:06:27 +00002545 }
Nate Begeman9008ca62009-04-27 18:41:29 +00002546 setValue(&I, DAG.getVectorShuffle(VT, getCurDebugLoc(), Src1, Src2,
2547 &MappedOps[0]));
Mon P Wangc7849c22008-11-16 05:06:27 +00002548 return;
Mon P Wangaeb06d22008-11-10 04:46:22 +00002549 }
2550 }
2551
Mon P Wangc7849c22008-11-16 05:06:27 +00002552 // We can't use either concat vectors or extract subvectors so fall back to
2553 // replacing the shuffle with extract and build vector.
2554 // to insert and build vector.
Owen Andersone50ed302009-08-10 22:56:29 +00002555 EVT EltVT = VT.getVectorElementType();
2556 EVT PtrVT = TLI.getPointerTy();
Mon P Wangaeb06d22008-11-10 04:46:22 +00002557 SmallVector<SDValue,8> Ops;
Nate Begeman5a5ca152009-04-29 05:20:52 +00002558 for (unsigned i = 0; i != MaskNumElts; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002559 if (Mask[i] < 0) {
Dale Johannesene8d72302009-02-06 23:05:02 +00002560 Ops.push_back(DAG.getUNDEF(EltVT));
Mon P Wangaeb06d22008-11-10 04:46:22 +00002561 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00002562 int Idx = Mask[i];
Nate Begeman5a5ca152009-04-29 05:20:52 +00002563 if (Idx < (int)SrcNumElts)
Dale Johannesen66978ee2009-01-31 02:22:37 +00002564 Ops.push_back(DAG.getNode(ISD::EXTRACT_VECTOR_ELT, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00002565 EltVT, Src1, DAG.getConstant(Idx, PtrVT)));
Mon P Wangaeb06d22008-11-10 04:46:22 +00002566 else
Dale Johannesen66978ee2009-01-31 02:22:37 +00002567 Ops.push_back(DAG.getNode(ISD::EXTRACT_VECTOR_ELT, getCurDebugLoc(),
Scott Michelfdc40a02009-02-17 22:15:04 +00002568 EltVT, Src2,
Mon P Wangc7849c22008-11-16 05:06:27 +00002569 DAG.getConstant(Idx - SrcNumElts, PtrVT)));
Mon P Wangaeb06d22008-11-10 04:46:22 +00002570 }
2571 }
Evan Chenga87008d2009-02-25 22:49:59 +00002572 setValue(&I, DAG.getNode(ISD::BUILD_VECTOR, getCurDebugLoc(),
2573 VT, &Ops[0], Ops.size()));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002574}
2575
2576void SelectionDAGLowering::visitInsertValue(InsertValueInst &I) {
2577 const Value *Op0 = I.getOperand(0);
2578 const Value *Op1 = I.getOperand(1);
2579 const Type *AggTy = I.getType();
2580 const Type *ValTy = Op1->getType();
2581 bool IntoUndef = isa<UndefValue>(Op0);
2582 bool FromUndef = isa<UndefValue>(Op1);
2583
2584 unsigned LinearIndex = ComputeLinearIndex(TLI, AggTy,
2585 I.idx_begin(), I.idx_end());
2586
Owen Andersone50ed302009-08-10 22:56:29 +00002587 SmallVector<EVT, 4> AggValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002588 ComputeValueVTs(TLI, AggTy, AggValueVTs);
Owen Andersone50ed302009-08-10 22:56:29 +00002589 SmallVector<EVT, 4> ValValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002590 ComputeValueVTs(TLI, ValTy, ValValueVTs);
2591
2592 unsigned NumAggValues = AggValueVTs.size();
2593 unsigned NumValValues = ValValueVTs.size();
2594 SmallVector<SDValue, 4> Values(NumAggValues);
2595
2596 SDValue Agg = getValue(Op0);
2597 SDValue Val = getValue(Op1);
2598 unsigned i = 0;
2599 // Copy the beginning value(s) from the original aggregate.
2600 for (; i != LinearIndex; ++i)
Dale Johannesene8d72302009-02-06 23:05:02 +00002601 Values[i] = IntoUndef ? DAG.getUNDEF(AggValueVTs[i]) :
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002602 SDValue(Agg.getNode(), Agg.getResNo() + i);
2603 // Copy values from the inserted value(s).
2604 for (; i != LinearIndex + NumValValues; ++i)
Dale Johannesene8d72302009-02-06 23:05:02 +00002605 Values[i] = FromUndef ? DAG.getUNDEF(AggValueVTs[i]) :
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002606 SDValue(Val.getNode(), Val.getResNo() + i - LinearIndex);
2607 // Copy remaining value(s) from the original aggregate.
2608 for (; i != NumAggValues; ++i)
Dale Johannesene8d72302009-02-06 23:05:02 +00002609 Values[i] = IntoUndef ? DAG.getUNDEF(AggValueVTs[i]) :
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002610 SDValue(Agg.getNode(), Agg.getResNo() + i);
2611
Scott Michelfdc40a02009-02-17 22:15:04 +00002612 setValue(&I, DAG.getNode(ISD::MERGE_VALUES, getCurDebugLoc(),
Duncan Sandsaaffa052008-12-01 11:41:29 +00002613 DAG.getVTList(&AggValueVTs[0], NumAggValues),
2614 &Values[0], NumAggValues));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002615}
2616
2617void SelectionDAGLowering::visitExtractValue(ExtractValueInst &I) {
2618 const Value *Op0 = I.getOperand(0);
2619 const Type *AggTy = Op0->getType();
2620 const Type *ValTy = I.getType();
2621 bool OutOfUndef = isa<UndefValue>(Op0);
2622
2623 unsigned LinearIndex = ComputeLinearIndex(TLI, AggTy,
2624 I.idx_begin(), I.idx_end());
2625
Owen Andersone50ed302009-08-10 22:56:29 +00002626 SmallVector<EVT, 4> ValValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002627 ComputeValueVTs(TLI, ValTy, ValValueVTs);
2628
2629 unsigned NumValValues = ValValueVTs.size();
2630 SmallVector<SDValue, 4> Values(NumValValues);
2631
2632 SDValue Agg = getValue(Op0);
2633 // Copy out the selected value(s).
2634 for (unsigned i = LinearIndex; i != LinearIndex + NumValValues; ++i)
2635 Values[i - LinearIndex] =
Bill Wendlingf0a2d0c2008-11-20 07:24:30 +00002636 OutOfUndef ?
Dale Johannesene8d72302009-02-06 23:05:02 +00002637 DAG.getUNDEF(Agg.getNode()->getValueType(Agg.getResNo() + i)) :
Bill Wendlingf0a2d0c2008-11-20 07:24:30 +00002638 SDValue(Agg.getNode(), Agg.getResNo() + i);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002639
Scott Michelfdc40a02009-02-17 22:15:04 +00002640 setValue(&I, DAG.getNode(ISD::MERGE_VALUES, getCurDebugLoc(),
Duncan Sandsaaffa052008-12-01 11:41:29 +00002641 DAG.getVTList(&ValValueVTs[0], NumValValues),
2642 &Values[0], NumValValues));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002643}
2644
2645
2646void SelectionDAGLowering::visitGetElementPtr(User &I) {
2647 SDValue N = getValue(I.getOperand(0));
2648 const Type *Ty = I.getOperand(0)->getType();
2649
2650 for (GetElementPtrInst::op_iterator OI = I.op_begin()+1, E = I.op_end();
2651 OI != E; ++OI) {
2652 Value *Idx = *OI;
2653 if (const StructType *StTy = dyn_cast<StructType>(Ty)) {
2654 unsigned Field = cast<ConstantInt>(Idx)->getZExtValue();
2655 if (Field) {
2656 // N = N + Offset
2657 uint64_t Offset = TD->getStructLayout(StTy)->getElementOffset(Field);
Dale Johannesen66978ee2009-01-31 02:22:37 +00002658 N = DAG.getNode(ISD::ADD, getCurDebugLoc(), N.getValueType(), N,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002659 DAG.getIntPtrConstant(Offset));
2660 }
2661 Ty = StTy->getElementType(Field);
2662 } else {
2663 Ty = cast<SequentialType>(Ty)->getElementType();
2664
2665 // If this is a constant subscript, handle it quickly.
2666 if (ConstantInt *CI = dyn_cast<ConstantInt>(Idx)) {
2667 if (CI->getZExtValue() == 0) continue;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00002668 uint64_t Offs =
Duncan Sands777d2302009-05-09 07:06:46 +00002669 TD->getTypeAllocSize(Ty)*cast<ConstantInt>(CI)->getSExtValue();
Evan Cheng65b52df2009-02-09 21:01:06 +00002670 SDValue OffsVal;
Owen Andersone50ed302009-08-10 22:56:29 +00002671 EVT PTy = TLI.getPointerTy();
Owen Anderson77547be2009-08-10 18:56:59 +00002672 unsigned PtrBits = PTy.getSizeInBits();
Evan Cheng65b52df2009-02-09 21:01:06 +00002673 if (PtrBits < 64) {
2674 OffsVal = DAG.getNode(ISD::TRUNCATE, getCurDebugLoc(),
2675 TLI.getPointerTy(),
Owen Anderson825b72b2009-08-11 20:47:22 +00002676 DAG.getConstant(Offs, MVT::i64));
Evan Cheng65b52df2009-02-09 21:01:06 +00002677 } else
Evan Chengb1032a82009-02-09 20:54:38 +00002678 OffsVal = DAG.getIntPtrConstant(Offs);
Dale Johannesen66978ee2009-01-31 02:22:37 +00002679 N = DAG.getNode(ISD::ADD, getCurDebugLoc(), N.getValueType(), N,
Evan Chengb1032a82009-02-09 20:54:38 +00002680 OffsVal);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002681 continue;
2682 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00002683
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002684 // N = N + Idx * ElementSize;
Duncan Sands777d2302009-05-09 07:06:46 +00002685 uint64_t ElementSize = TD->getTypeAllocSize(Ty);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002686 SDValue IdxN = getValue(Idx);
2687
2688 // If the index is smaller or larger than intptr_t, truncate or extend
2689 // it.
2690 if (IdxN.getValueType().bitsLT(N.getValueType()))
Scott Michelfdc40a02009-02-17 22:15:04 +00002691 IdxN = DAG.getNode(ISD::SIGN_EXTEND, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00002692 N.getValueType(), IdxN);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002693 else if (IdxN.getValueType().bitsGT(N.getValueType()))
Scott Michelfdc40a02009-02-17 22:15:04 +00002694 IdxN = DAG.getNode(ISD::TRUNCATE, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00002695 N.getValueType(), IdxN);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002696
2697 // If this is a multiply by a power of two, turn it into a shl
2698 // immediately. This is a very common case.
2699 if (ElementSize != 1) {
2700 if (isPowerOf2_64(ElementSize)) {
2701 unsigned Amt = Log2_64(ElementSize);
Scott Michelfdc40a02009-02-17 22:15:04 +00002702 IdxN = DAG.getNode(ISD::SHL, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00002703 N.getValueType(), IdxN,
Duncan Sands92abc622009-01-31 15:50:11 +00002704 DAG.getConstant(Amt, TLI.getPointerTy()));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002705 } else {
2706 SDValue Scale = DAG.getIntPtrConstant(ElementSize);
Scott Michelfdc40a02009-02-17 22:15:04 +00002707 IdxN = DAG.getNode(ISD::MUL, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00002708 N.getValueType(), IdxN, Scale);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002709 }
2710 }
2711
Scott Michelfdc40a02009-02-17 22:15:04 +00002712 N = DAG.getNode(ISD::ADD, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00002713 N.getValueType(), N, IdxN);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002714 }
2715 }
2716 setValue(&I, N);
2717}
2718
2719void SelectionDAGLowering::visitAlloca(AllocaInst &I) {
2720 // If this is a fixed sized alloca in the entry block of the function,
2721 // allocate it statically on the stack.
2722 if (FuncInfo.StaticAllocaMap.count(&I))
2723 return; // getValue will auto-populate this.
2724
2725 const Type *Ty = I.getAllocatedType();
Duncan Sands777d2302009-05-09 07:06:46 +00002726 uint64_t TySize = TLI.getTargetData()->getTypeAllocSize(Ty);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002727 unsigned Align =
2728 std::max((unsigned)TLI.getTargetData()->getPrefTypeAlignment(Ty),
2729 I.getAlignment());
2730
2731 SDValue AllocSize = getValue(I.getArraySize());
Chris Lattner0b18e592009-03-17 19:36:00 +00002732
2733 AllocSize = DAG.getNode(ISD::MUL, getCurDebugLoc(), AllocSize.getValueType(),
2734 AllocSize,
2735 DAG.getConstant(TySize, AllocSize.getValueType()));
2736
2737
2738
Owen Andersone50ed302009-08-10 22:56:29 +00002739 EVT IntPtr = TLI.getPointerTy();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002740 if (IntPtr.bitsLT(AllocSize.getValueType()))
Scott Michelfdc40a02009-02-17 22:15:04 +00002741 AllocSize = DAG.getNode(ISD::TRUNCATE, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00002742 IntPtr, AllocSize);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002743 else if (IntPtr.bitsGT(AllocSize.getValueType()))
Scott Michelfdc40a02009-02-17 22:15:04 +00002744 AllocSize = DAG.getNode(ISD::ZERO_EXTEND, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00002745 IntPtr, AllocSize);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002746
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002747 // Handle alignment. If the requested alignment is less than or equal to
2748 // the stack alignment, ignore it. If the size is greater than or equal to
2749 // the stack alignment, we note this in the DYNAMIC_STACKALLOC node.
2750 unsigned StackAlign =
2751 TLI.getTargetMachine().getFrameInfo()->getStackAlignment();
2752 if (Align <= StackAlign)
2753 Align = 0;
2754
2755 // Round the size of the allocation up to the stack alignment size
2756 // by add SA-1 to the size.
Scott Michelfdc40a02009-02-17 22:15:04 +00002757 AllocSize = DAG.getNode(ISD::ADD, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00002758 AllocSize.getValueType(), AllocSize,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002759 DAG.getIntPtrConstant(StackAlign-1));
2760 // Mask out the low bits for alignment purposes.
Scott Michelfdc40a02009-02-17 22:15:04 +00002761 AllocSize = DAG.getNode(ISD::AND, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00002762 AllocSize.getValueType(), AllocSize,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002763 DAG.getIntPtrConstant(~(uint64_t)(StackAlign-1)));
2764
2765 SDValue Ops[] = { getRoot(), AllocSize, DAG.getIntPtrConstant(Align) };
Owen Anderson825b72b2009-08-11 20:47:22 +00002766 SDVTList VTs = DAG.getVTList(AllocSize.getValueType(), MVT::Other);
Scott Michelfdc40a02009-02-17 22:15:04 +00002767 SDValue DSA = DAG.getNode(ISD::DYNAMIC_STACKALLOC, getCurDebugLoc(),
Dan Gohmanfc166572009-04-09 23:54:40 +00002768 VTs, Ops, 3);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002769 setValue(&I, DSA);
2770 DAG.setRoot(DSA.getValue(1));
2771
2772 // Inform the Frame Information that we have just allocated a variable-sized
2773 // object.
Dan Gohman0d24bfb2009-08-15 02:06:22 +00002774 FuncInfo.MF->getFrameInfo()->CreateVariableSizedObject();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002775}
2776
2777void SelectionDAGLowering::visitLoad(LoadInst &I) {
2778 const Value *SV = I.getOperand(0);
2779 SDValue Ptr = getValue(SV);
2780
2781 const Type *Ty = I.getType();
2782 bool isVolatile = I.isVolatile();
2783 unsigned Alignment = I.getAlignment();
2784
Owen Andersone50ed302009-08-10 22:56:29 +00002785 SmallVector<EVT, 4> ValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002786 SmallVector<uint64_t, 4> Offsets;
2787 ComputeValueVTs(TLI, Ty, ValueVTs, &Offsets);
2788 unsigned NumValues = ValueVTs.size();
2789 if (NumValues == 0)
2790 return;
2791
2792 SDValue Root;
2793 bool ConstantMemory = false;
2794 if (I.isVolatile())
2795 // Serialize volatile loads with other side effects.
2796 Root = getRoot();
2797 else if (AA->pointsToConstantMemory(SV)) {
2798 // Do not serialize (non-volatile) loads of constant memory with anything.
2799 Root = DAG.getEntryNode();
2800 ConstantMemory = true;
2801 } else {
2802 // Do not serialize non-volatile loads against each other.
2803 Root = DAG.getRoot();
2804 }
2805
2806 SmallVector<SDValue, 4> Values(NumValues);
2807 SmallVector<SDValue, 4> Chains(NumValues);
Owen Andersone50ed302009-08-10 22:56:29 +00002808 EVT PtrVT = Ptr.getValueType();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002809 for (unsigned i = 0; i != NumValues; ++i) {
Dale Johannesen66978ee2009-01-31 02:22:37 +00002810 SDValue L = DAG.getLoad(ValueVTs[i], getCurDebugLoc(), Root,
Scott Michelfdc40a02009-02-17 22:15:04 +00002811 DAG.getNode(ISD::ADD, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00002812 PtrVT, Ptr,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002813 DAG.getConstant(Offsets[i], PtrVT)),
2814 SV, Offsets[i],
2815 isVolatile, Alignment);
2816 Values[i] = L;
2817 Chains[i] = L.getValue(1);
2818 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00002819
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002820 if (!ConstantMemory) {
Scott Michelfdc40a02009-02-17 22:15:04 +00002821 SDValue Chain = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(),
Owen Anderson825b72b2009-08-11 20:47:22 +00002822 MVT::Other,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002823 &Chains[0], NumValues);
2824 if (isVolatile)
2825 DAG.setRoot(Chain);
2826 else
2827 PendingLoads.push_back(Chain);
2828 }
2829
Scott Michelfdc40a02009-02-17 22:15:04 +00002830 setValue(&I, DAG.getNode(ISD::MERGE_VALUES, getCurDebugLoc(),
Duncan Sandsaaffa052008-12-01 11:41:29 +00002831 DAG.getVTList(&ValueVTs[0], NumValues),
2832 &Values[0], NumValues));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002833}
2834
2835
2836void SelectionDAGLowering::visitStore(StoreInst &I) {
2837 Value *SrcV = I.getOperand(0);
2838 Value *PtrV = I.getOperand(1);
2839
Owen Andersone50ed302009-08-10 22:56:29 +00002840 SmallVector<EVT, 4> ValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002841 SmallVector<uint64_t, 4> Offsets;
2842 ComputeValueVTs(TLI, SrcV->getType(), ValueVTs, &Offsets);
2843 unsigned NumValues = ValueVTs.size();
2844 if (NumValues == 0)
2845 return;
2846
2847 // Get the lowered operands. Note that we do this after
2848 // checking if NumResults is zero, because with zero results
2849 // the operands won't have values in the map.
2850 SDValue Src = getValue(SrcV);
2851 SDValue Ptr = getValue(PtrV);
2852
2853 SDValue Root = getRoot();
2854 SmallVector<SDValue, 4> Chains(NumValues);
Owen Andersone50ed302009-08-10 22:56:29 +00002855 EVT PtrVT = Ptr.getValueType();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002856 bool isVolatile = I.isVolatile();
2857 unsigned Alignment = I.getAlignment();
2858 for (unsigned i = 0; i != NumValues; ++i)
Dale Johannesen66978ee2009-01-31 02:22:37 +00002859 Chains[i] = DAG.getStore(Root, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00002860 SDValue(Src.getNode(), Src.getResNo() + i),
Scott Michelfdc40a02009-02-17 22:15:04 +00002861 DAG.getNode(ISD::ADD, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00002862 PtrVT, Ptr,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002863 DAG.getConstant(Offsets[i], PtrVT)),
2864 PtrV, Offsets[i],
2865 isVolatile, Alignment);
2866
Scott Michelfdc40a02009-02-17 22:15:04 +00002867 DAG.setRoot(DAG.getNode(ISD::TokenFactor, getCurDebugLoc(),
Owen Anderson825b72b2009-08-11 20:47:22 +00002868 MVT::Other, &Chains[0], NumValues));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002869}
2870
2871/// visitTargetIntrinsic - Lower a call of a target intrinsic to an INTRINSIC
2872/// node.
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00002873void SelectionDAGLowering::visitTargetIntrinsic(CallInst &I,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002874 unsigned Intrinsic) {
2875 bool HasChain = !I.doesNotAccessMemory();
2876 bool OnlyLoad = HasChain && I.onlyReadsMemory();
2877
2878 // Build the operand list.
2879 SmallVector<SDValue, 8> Ops;
2880 if (HasChain) { // If this intrinsic has side-effects, chainify it.
2881 if (OnlyLoad) {
2882 // We don't need to serialize loads against other loads.
2883 Ops.push_back(DAG.getRoot());
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00002884 } else {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002885 Ops.push_back(getRoot());
2886 }
2887 }
Mon P Wang3efcd4a2008-11-01 20:24:53 +00002888
2889 // Info is set by getTgtMemInstrinsic
2890 TargetLowering::IntrinsicInfo Info;
2891 bool IsTgtIntrinsic = TLI.getTgtMemIntrinsic(Info, I, Intrinsic);
2892
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00002893 // Add the intrinsic ID as an integer operand if it's not a target intrinsic.
Mon P Wang3efcd4a2008-11-01 20:24:53 +00002894 if (!IsTgtIntrinsic)
2895 Ops.push_back(DAG.getConstant(Intrinsic, TLI.getPointerTy()));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002896
2897 // Add all operands of the call to the operand list.
2898 for (unsigned i = 1, e = I.getNumOperands(); i != e; ++i) {
2899 SDValue Op = getValue(I.getOperand(i));
2900 assert(TLI.isTypeLegal(Op.getValueType()) &&
2901 "Intrinsic uses a non-legal type?");
2902 Ops.push_back(Op);
2903 }
2904
Owen Andersone50ed302009-08-10 22:56:29 +00002905 SmallVector<EVT, 4> ValueVTs;
Bob Wilson8d919552009-07-31 22:41:21 +00002906 ComputeValueVTs(TLI, I.getType(), ValueVTs);
2907#ifndef NDEBUG
2908 for (unsigned Val = 0, E = ValueVTs.size(); Val != E; ++Val) {
2909 assert(TLI.isTypeLegal(ValueVTs[Val]) &&
2910 "Intrinsic uses a non-legal type?");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002911 }
Bob Wilson8d919552009-07-31 22:41:21 +00002912#endif // NDEBUG
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002913 if (HasChain)
Owen Anderson825b72b2009-08-11 20:47:22 +00002914 ValueVTs.push_back(MVT::Other);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002915
Bob Wilson8d919552009-07-31 22:41:21 +00002916 SDVTList VTs = DAG.getVTList(ValueVTs.data(), ValueVTs.size());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002917
2918 // Create the node.
2919 SDValue Result;
Mon P Wang3efcd4a2008-11-01 20:24:53 +00002920 if (IsTgtIntrinsic) {
2921 // This is target intrinsic that touches memory
Dale Johannesen66978ee2009-01-31 02:22:37 +00002922 Result = DAG.getMemIntrinsicNode(Info.opc, getCurDebugLoc(),
Dan Gohmanfc166572009-04-09 23:54:40 +00002923 VTs, &Ops[0], Ops.size(),
Mon P Wang3efcd4a2008-11-01 20:24:53 +00002924 Info.memVT, Info.ptrVal, Info.offset,
2925 Info.align, Info.vol,
2926 Info.readMem, Info.writeMem);
2927 }
2928 else if (!HasChain)
Scott Michelfdc40a02009-02-17 22:15:04 +00002929 Result = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, getCurDebugLoc(),
Dan Gohmanfc166572009-04-09 23:54:40 +00002930 VTs, &Ops[0], Ops.size());
Owen Anderson1d0be152009-08-13 21:58:54 +00002931 else if (I.getType() != Type::getVoidTy(*DAG.getContext()))
Scott Michelfdc40a02009-02-17 22:15:04 +00002932 Result = DAG.getNode(ISD::INTRINSIC_W_CHAIN, getCurDebugLoc(),
Dan Gohmanfc166572009-04-09 23:54:40 +00002933 VTs, &Ops[0], Ops.size());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002934 else
Scott Michelfdc40a02009-02-17 22:15:04 +00002935 Result = DAG.getNode(ISD::INTRINSIC_VOID, getCurDebugLoc(),
Dan Gohmanfc166572009-04-09 23:54:40 +00002936 VTs, &Ops[0], Ops.size());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002937
2938 if (HasChain) {
2939 SDValue Chain = Result.getValue(Result.getNode()->getNumValues()-1);
2940 if (OnlyLoad)
2941 PendingLoads.push_back(Chain);
2942 else
2943 DAG.setRoot(Chain);
2944 }
Owen Anderson1d0be152009-08-13 21:58:54 +00002945 if (I.getType() != Type::getVoidTy(*DAG.getContext())) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002946 if (const VectorType *PTy = dyn_cast<VectorType>(I.getType())) {
Owen Andersone50ed302009-08-10 22:56:29 +00002947 EVT VT = TLI.getValueType(PTy);
Dale Johannesen66978ee2009-01-31 02:22:37 +00002948 Result = DAG.getNode(ISD::BIT_CONVERT, getCurDebugLoc(), VT, Result);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00002949 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002950 setValue(&I, Result);
2951 }
2952}
2953
2954/// ExtractTypeInfo - Returns the type info, possibly bitcast, encoded in V.
2955static GlobalVariable *ExtractTypeInfo(Value *V) {
2956 V = V->stripPointerCasts();
2957 GlobalVariable *GV = dyn_cast<GlobalVariable>(V);
2958 assert ((GV || isa<ConstantPointerNull>(V)) &&
2959 "TypeInfo must be a global variable or NULL");
2960 return GV;
2961}
2962
2963namespace llvm {
2964
2965/// AddCatchInfo - Extract the personality and type infos from an eh.selector
2966/// call, and add them to the specified machine basic block.
2967void AddCatchInfo(CallInst &I, MachineModuleInfo *MMI,
2968 MachineBasicBlock *MBB) {
2969 // Inform the MachineModuleInfo of the personality for this landing pad.
2970 ConstantExpr *CE = cast<ConstantExpr>(I.getOperand(2));
2971 assert(CE->getOpcode() == Instruction::BitCast &&
2972 isa<Function>(CE->getOperand(0)) &&
2973 "Personality should be a function");
2974 MMI->addPersonality(MBB, cast<Function>(CE->getOperand(0)));
2975
2976 // Gather all the type infos for this landing pad and pass them along to
2977 // MachineModuleInfo.
2978 std::vector<GlobalVariable *> TyInfo;
2979 unsigned N = I.getNumOperands();
2980
2981 for (unsigned i = N - 1; i > 2; --i) {
2982 if (ConstantInt *CI = dyn_cast<ConstantInt>(I.getOperand(i))) {
2983 unsigned FilterLength = CI->getZExtValue();
2984 unsigned FirstCatch = i + FilterLength + !FilterLength;
2985 assert (FirstCatch <= N && "Invalid filter length");
2986
2987 if (FirstCatch < N) {
2988 TyInfo.reserve(N - FirstCatch);
2989 for (unsigned j = FirstCatch; j < N; ++j)
2990 TyInfo.push_back(ExtractTypeInfo(I.getOperand(j)));
2991 MMI->addCatchTypeInfo(MBB, TyInfo);
2992 TyInfo.clear();
2993 }
2994
2995 if (!FilterLength) {
2996 // Cleanup.
2997 MMI->addCleanup(MBB);
2998 } else {
2999 // Filter.
3000 TyInfo.reserve(FilterLength - 1);
3001 for (unsigned j = i + 1; j < FirstCatch; ++j)
3002 TyInfo.push_back(ExtractTypeInfo(I.getOperand(j)));
3003 MMI->addFilterTypeInfo(MBB, TyInfo);
3004 TyInfo.clear();
3005 }
3006
3007 N = i;
3008 }
3009 }
3010
3011 if (N > 3) {
3012 TyInfo.reserve(N - 3);
3013 for (unsigned j = 3; j < N; ++j)
3014 TyInfo.push_back(ExtractTypeInfo(I.getOperand(j)));
3015 MMI->addCatchTypeInfo(MBB, TyInfo);
3016 }
3017}
3018
3019}
3020
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003021/// GetSignificand - Get the significand and build it into a floating-point
3022/// number with exponent of 1:
3023///
3024/// Op = (Op & 0x007fffff) | 0x3f800000;
3025///
3026/// where Op is the hexidecimal representation of floating point value.
Bill Wendling39150252008-09-09 20:39:27 +00003027static SDValue
Dale Johannesen66978ee2009-01-31 02:22:37 +00003028GetSignificand(SelectionDAG &DAG, SDValue Op, DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003029 SDValue t1 = DAG.getNode(ISD::AND, dl, MVT::i32, Op,
3030 DAG.getConstant(0x007fffff, MVT::i32));
3031 SDValue t2 = DAG.getNode(ISD::OR, dl, MVT::i32, t1,
3032 DAG.getConstant(0x3f800000, MVT::i32));
3033 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::f32, t2);
Bill Wendling39150252008-09-09 20:39:27 +00003034}
3035
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003036/// GetExponent - Get the exponent:
3037///
Bill Wendlinge9a72862009-01-20 21:17:57 +00003038/// (float)(int)(((Op & 0x7f800000) >> 23) - 127);
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003039///
3040/// where Op is the hexidecimal representation of floating point value.
Bill Wendling39150252008-09-09 20:39:27 +00003041static SDValue
Dale Johannesen66978ee2009-01-31 02:22:37 +00003042GetExponent(SelectionDAG &DAG, SDValue Op, const TargetLowering &TLI,
3043 DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003044 SDValue t0 = DAG.getNode(ISD::AND, dl, MVT::i32, Op,
3045 DAG.getConstant(0x7f800000, MVT::i32));
3046 SDValue t1 = DAG.getNode(ISD::SRL, dl, MVT::i32, t0,
Duncan Sands92abc622009-01-31 15:50:11 +00003047 DAG.getConstant(23, TLI.getPointerTy()));
Owen Anderson825b72b2009-08-11 20:47:22 +00003048 SDValue t2 = DAG.getNode(ISD::SUB, dl, MVT::i32, t1,
3049 DAG.getConstant(127, MVT::i32));
3050 return DAG.getNode(ISD::SINT_TO_FP, dl, MVT::f32, t2);
Bill Wendling39150252008-09-09 20:39:27 +00003051}
3052
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003053/// getF32Constant - Get 32-bit floating point constant.
3054static SDValue
3055getF32Constant(SelectionDAG &DAG, unsigned Flt) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003056 return DAG.getConstantFP(APFloat(APInt(32, Flt)), MVT::f32);
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003057}
3058
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003059/// Inlined utility function to implement binary input atomic intrinsics for
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003060/// visitIntrinsicCall: I is a call instruction
3061/// Op is the associated NodeType for I
3062const char *
3063SelectionDAGLowering::implVisitBinaryAtomic(CallInst& I, ISD::NodeType Op) {
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003064 SDValue Root = getRoot();
Dan Gohman0b1d4a72008-12-23 21:37:04 +00003065 SDValue L =
Dale Johannesen66978ee2009-01-31 02:22:37 +00003066 DAG.getAtomic(Op, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003067 getValue(I.getOperand(2)).getValueType().getSimpleVT(),
Dan Gohman0b1d4a72008-12-23 21:37:04 +00003068 Root,
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003069 getValue(I.getOperand(1)),
Dan Gohman0b1d4a72008-12-23 21:37:04 +00003070 getValue(I.getOperand(2)),
3071 I.getOperand(1));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003072 setValue(&I, L);
3073 DAG.setRoot(L.getValue(1));
3074 return 0;
3075}
3076
Bill Wendling2ce4e5c2008-12-10 00:28:22 +00003077// implVisitAluOverflow - Lower arithmetic overflow instrinsics.
Bill Wendling74c37652008-12-09 22:08:41 +00003078const char *
3079SelectionDAGLowering::implVisitAluOverflow(CallInst &I, ISD::NodeType Op) {
Bill Wendling2ce4e5c2008-12-10 00:28:22 +00003080 SDValue Op1 = getValue(I.getOperand(1));
3081 SDValue Op2 = getValue(I.getOperand(2));
Bill Wendling74c37652008-12-09 22:08:41 +00003082
Owen Anderson825b72b2009-08-11 20:47:22 +00003083 SDVTList VTs = DAG.getVTList(Op1.getValueType(), MVT::i1);
Dan Gohmanfc166572009-04-09 23:54:40 +00003084 SDValue Result = DAG.getNode(Op, getCurDebugLoc(), VTs, Op1, Op2);
Bill Wendling74c37652008-12-09 22:08:41 +00003085
Bill Wendling2ce4e5c2008-12-10 00:28:22 +00003086 setValue(&I, Result);
3087 return 0;
3088}
Bill Wendling74c37652008-12-09 22:08:41 +00003089
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003090/// visitExp - Lower an exp intrinsic. Handles the special sequences for
3091/// limited-precision mode.
Dale Johannesen59e577f2008-09-05 18:38:42 +00003092void
3093SelectionDAGLowering::visitExp(CallInst &I) {
3094 SDValue result;
Dale Johannesen66978ee2009-01-31 02:22:37 +00003095 DebugLoc dl = getCurDebugLoc();
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003096
Owen Anderson825b72b2009-08-11 20:47:22 +00003097 if (getValue(I.getOperand(1)).getValueType() == MVT::f32 &&
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003098 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
3099 SDValue Op = getValue(I.getOperand(1));
3100
3101 // Put the exponent in the right bit position for later addition to the
3102 // final result:
3103 //
3104 // #define LOG2OFe 1.4426950f
3105 // IntegerPartOfX = ((int32_t)(X * LOG2OFe));
Owen Anderson825b72b2009-08-11 20:47:22 +00003106 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, Op,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003107 getF32Constant(DAG, 0x3fb8aa3b));
Owen Anderson825b72b2009-08-11 20:47:22 +00003108 SDValue IntegerPartOfX = DAG.getNode(ISD::FP_TO_SINT, dl, MVT::i32, t0);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003109
3110 // FractionalPartOfX = (X * LOG2OFe) - (float)IntegerPartOfX;
Owen Anderson825b72b2009-08-11 20:47:22 +00003111 SDValue t1 = DAG.getNode(ISD::SINT_TO_FP, dl, MVT::f32, IntegerPartOfX);
3112 SDValue X = DAG.getNode(ISD::FSUB, dl, MVT::f32, t0, t1);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003113
3114 // IntegerPartOfX <<= 23;
Owen Anderson825b72b2009-08-11 20:47:22 +00003115 IntegerPartOfX = DAG.getNode(ISD::SHL, dl, MVT::i32, IntegerPartOfX,
Duncan Sands92abc622009-01-31 15:50:11 +00003116 DAG.getConstant(23, TLI.getPointerTy()));
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003117
3118 if (LimitFloatPrecision <= 6) {
3119 // For floating-point precision of 6:
3120 //
3121 // TwoToFractionalPartOfX =
3122 // 0.997535578f +
3123 // (0.735607626f + 0.252464424f * x) * x;
3124 //
3125 // error 0.0144103317, which is 6 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003126 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003127 getF32Constant(DAG, 0x3e814304));
Owen Anderson825b72b2009-08-11 20:47:22 +00003128 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003129 getF32Constant(DAG, 0x3f3c50c8));
Owen Anderson825b72b2009-08-11 20:47:22 +00003130 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3131 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003132 getF32Constant(DAG, 0x3f7f5e7e));
Owen Anderson825b72b2009-08-11 20:47:22 +00003133 SDValue TwoToFracPartOfX = DAG.getNode(ISD::BIT_CONVERT, dl,MVT::i32, t5);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003134
3135 // Add the exponent into the result in integer domain.
Owen Anderson825b72b2009-08-11 20:47:22 +00003136 SDValue t6 = DAG.getNode(ISD::ADD, dl, MVT::i32,
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003137 TwoToFracPartOfX, IntegerPartOfX);
3138
Owen Anderson825b72b2009-08-11 20:47:22 +00003139 result = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::f32, t6);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003140 } else if (LimitFloatPrecision > 6 && LimitFloatPrecision <= 12) {
3141 // For floating-point precision of 12:
3142 //
3143 // TwoToFractionalPartOfX =
3144 // 0.999892986f +
3145 // (0.696457318f +
3146 // (0.224338339f + 0.792043434e-1f * x) * x) * x;
3147 //
3148 // 0.000107046256 error, which is 13 to 14 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003149 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003150 getF32Constant(DAG, 0x3da235e3));
Owen Anderson825b72b2009-08-11 20:47:22 +00003151 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003152 getF32Constant(DAG, 0x3e65b8f3));
Owen Anderson825b72b2009-08-11 20:47:22 +00003153 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3154 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003155 getF32Constant(DAG, 0x3f324b07));
Owen Anderson825b72b2009-08-11 20:47:22 +00003156 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3157 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003158 getF32Constant(DAG, 0x3f7ff8fd));
Owen Anderson825b72b2009-08-11 20:47:22 +00003159 SDValue TwoToFracPartOfX = DAG.getNode(ISD::BIT_CONVERT, dl,MVT::i32, t7);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003160
3161 // Add the exponent into the result in integer domain.
Owen Anderson825b72b2009-08-11 20:47:22 +00003162 SDValue t8 = DAG.getNode(ISD::ADD, dl, MVT::i32,
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003163 TwoToFracPartOfX, IntegerPartOfX);
3164
Owen Anderson825b72b2009-08-11 20:47:22 +00003165 result = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::f32, t8);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003166 } else { // LimitFloatPrecision > 12 && LimitFloatPrecision <= 18
3167 // For floating-point precision of 18:
3168 //
3169 // TwoToFractionalPartOfX =
3170 // 0.999999982f +
3171 // (0.693148872f +
3172 // (0.240227044f +
3173 // (0.554906021e-1f +
3174 // (0.961591928e-2f +
3175 // (0.136028312e-2f + 0.157059148e-3f *x)*x)*x)*x)*x)*x;
3176 //
3177 // error 2.47208000*10^(-7), which is better than 18 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003178 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003179 getF32Constant(DAG, 0x3924b03e));
Owen Anderson825b72b2009-08-11 20:47:22 +00003180 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003181 getF32Constant(DAG, 0x3ab24b87));
Owen Anderson825b72b2009-08-11 20:47:22 +00003182 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3183 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003184 getF32Constant(DAG, 0x3c1d8c17));
Owen Anderson825b72b2009-08-11 20:47:22 +00003185 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3186 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003187 getF32Constant(DAG, 0x3d634a1d));
Owen Anderson825b72b2009-08-11 20:47:22 +00003188 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
3189 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003190 getF32Constant(DAG, 0x3e75fe14));
Owen Anderson825b72b2009-08-11 20:47:22 +00003191 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X);
3192 SDValue t11 = DAG.getNode(ISD::FADD, dl, MVT::f32, t10,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003193 getF32Constant(DAG, 0x3f317234));
Owen Anderson825b72b2009-08-11 20:47:22 +00003194 SDValue t12 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t11, X);
3195 SDValue t13 = DAG.getNode(ISD::FADD, dl, MVT::f32, t12,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003196 getF32Constant(DAG, 0x3f800000));
Scott Michelfdc40a02009-02-17 22:15:04 +00003197 SDValue TwoToFracPartOfX = DAG.getNode(ISD::BIT_CONVERT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003198 MVT::i32, t13);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003199
3200 // Add the exponent into the result in integer domain.
Owen Anderson825b72b2009-08-11 20:47:22 +00003201 SDValue t14 = DAG.getNode(ISD::ADD, dl, MVT::i32,
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003202 TwoToFracPartOfX, IntegerPartOfX);
3203
Owen Anderson825b72b2009-08-11 20:47:22 +00003204 result = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::f32, t14);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003205 }
3206 } else {
3207 // No special expansion.
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003208 result = DAG.getNode(ISD::FEXP, dl,
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003209 getValue(I.getOperand(1)).getValueType(),
3210 getValue(I.getOperand(1)));
3211 }
3212
Dale Johannesen59e577f2008-09-05 18:38:42 +00003213 setValue(&I, result);
3214}
3215
Bill Wendling39150252008-09-09 20:39:27 +00003216/// visitLog - Lower a log intrinsic. Handles the special sequences for
3217/// limited-precision mode.
Dale Johannesen59e577f2008-09-05 18:38:42 +00003218void
3219SelectionDAGLowering::visitLog(CallInst &I) {
3220 SDValue result;
Dale Johannesen66978ee2009-01-31 02:22:37 +00003221 DebugLoc dl = getCurDebugLoc();
Bill Wendling39150252008-09-09 20:39:27 +00003222
Owen Anderson825b72b2009-08-11 20:47:22 +00003223 if (getValue(I.getOperand(1)).getValueType() == MVT::f32 &&
Bill Wendling39150252008-09-09 20:39:27 +00003224 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
3225 SDValue Op = getValue(I.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00003226 SDValue Op1 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i32, Op);
Bill Wendling39150252008-09-09 20:39:27 +00003227
3228 // Scale the exponent by log(2) [0.69314718f].
Dale Johannesen66978ee2009-01-31 02:22:37 +00003229 SDValue Exp = GetExponent(DAG, Op1, TLI, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00003230 SDValue LogOfExponent = DAG.getNode(ISD::FMUL, dl, MVT::f32, Exp,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003231 getF32Constant(DAG, 0x3f317218));
Bill Wendling39150252008-09-09 20:39:27 +00003232
3233 // Get the significand and build it into a floating-point number with
3234 // exponent of 1.
Dale Johannesen66978ee2009-01-31 02:22:37 +00003235 SDValue X = GetSignificand(DAG, Op1, dl);
Bill Wendling39150252008-09-09 20:39:27 +00003236
3237 if (LimitFloatPrecision <= 6) {
3238 // For floating-point precision of 6:
3239 //
3240 // LogofMantissa =
3241 // -1.1609546f +
3242 // (1.4034025f - 0.23903021f * x) * x;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003243 //
Bill Wendling39150252008-09-09 20:39:27 +00003244 // error 0.0034276066, which is better than 8 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003245 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003246 getF32Constant(DAG, 0xbe74c456));
Owen Anderson825b72b2009-08-11 20:47:22 +00003247 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003248 getF32Constant(DAG, 0x3fb3a2b1));
Owen Anderson825b72b2009-08-11 20:47:22 +00003249 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3250 SDValue LogOfMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003251 getF32Constant(DAG, 0x3f949a29));
Bill Wendling39150252008-09-09 20:39:27 +00003252
Scott Michelfdc40a02009-02-17 22:15:04 +00003253 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003254 MVT::f32, LogOfExponent, LogOfMantissa);
Bill Wendling39150252008-09-09 20:39:27 +00003255 } else if (LimitFloatPrecision > 6 && LimitFloatPrecision <= 12) {
3256 // For floating-point precision of 12:
3257 //
3258 // LogOfMantissa =
3259 // -1.7417939f +
3260 // (2.8212026f +
3261 // (-1.4699568f +
3262 // (0.44717955f - 0.56570851e-1f * x) * x) * x) * x;
3263 //
3264 // error 0.000061011436, which is 14 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003265 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003266 getF32Constant(DAG, 0xbd67b6d6));
Owen Anderson825b72b2009-08-11 20:47:22 +00003267 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003268 getF32Constant(DAG, 0x3ee4f4b8));
Owen Anderson825b72b2009-08-11 20:47:22 +00003269 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3270 SDValue t3 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003271 getF32Constant(DAG, 0x3fbc278b));
Owen Anderson825b72b2009-08-11 20:47:22 +00003272 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3273 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003274 getF32Constant(DAG, 0x40348e95));
Owen Anderson825b72b2009-08-11 20:47:22 +00003275 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3276 SDValue LogOfMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003277 getF32Constant(DAG, 0x3fdef31a));
Bill Wendling39150252008-09-09 20:39:27 +00003278
Scott Michelfdc40a02009-02-17 22:15:04 +00003279 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003280 MVT::f32, LogOfExponent, LogOfMantissa);
Bill Wendling39150252008-09-09 20:39:27 +00003281 } else { // LimitFloatPrecision > 12 && LimitFloatPrecision <= 18
3282 // For floating-point precision of 18:
3283 //
3284 // LogOfMantissa =
3285 // -2.1072184f +
3286 // (4.2372794f +
3287 // (-3.7029485f +
3288 // (2.2781945f +
3289 // (-0.87823314f +
3290 // (0.19073739f - 0.17809712e-1f * x) * x) * x) * x) * x)*x;
3291 //
3292 // error 0.0000023660568, which is better than 18 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003293 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003294 getF32Constant(DAG, 0xbc91e5ac));
Owen Anderson825b72b2009-08-11 20:47:22 +00003295 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003296 getF32Constant(DAG, 0x3e4350aa));
Owen Anderson825b72b2009-08-11 20:47:22 +00003297 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3298 SDValue t3 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003299 getF32Constant(DAG, 0x3f60d3e3));
Owen Anderson825b72b2009-08-11 20:47:22 +00003300 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3301 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003302 getF32Constant(DAG, 0x4011cdf0));
Owen Anderson825b72b2009-08-11 20:47:22 +00003303 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3304 SDValue t7 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003305 getF32Constant(DAG, 0x406cfd1c));
Owen Anderson825b72b2009-08-11 20:47:22 +00003306 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
3307 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003308 getF32Constant(DAG, 0x408797cb));
Owen Anderson825b72b2009-08-11 20:47:22 +00003309 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X);
3310 SDValue LogOfMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t10,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003311 getF32Constant(DAG, 0x4006dcab));
Bill Wendling39150252008-09-09 20:39:27 +00003312
Scott Michelfdc40a02009-02-17 22:15:04 +00003313 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003314 MVT::f32, LogOfExponent, LogOfMantissa);
Bill Wendling39150252008-09-09 20:39:27 +00003315 }
3316 } else {
3317 // No special expansion.
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003318 result = DAG.getNode(ISD::FLOG, dl,
Bill Wendling39150252008-09-09 20:39:27 +00003319 getValue(I.getOperand(1)).getValueType(),
3320 getValue(I.getOperand(1)));
3321 }
3322
Dale Johannesen59e577f2008-09-05 18:38:42 +00003323 setValue(&I, result);
3324}
3325
Bill Wendling3eb59402008-09-09 00:28:24 +00003326/// visitLog2 - Lower a log2 intrinsic. Handles the special sequences for
3327/// limited-precision mode.
Dale Johannesen59e577f2008-09-05 18:38:42 +00003328void
3329SelectionDAGLowering::visitLog2(CallInst &I) {
3330 SDValue result;
Dale Johannesen66978ee2009-01-31 02:22:37 +00003331 DebugLoc dl = getCurDebugLoc();
Bill Wendling3eb59402008-09-09 00:28:24 +00003332
Owen Anderson825b72b2009-08-11 20:47:22 +00003333 if (getValue(I.getOperand(1)).getValueType() == MVT::f32 &&
Bill Wendling3eb59402008-09-09 00:28:24 +00003334 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
3335 SDValue Op = getValue(I.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00003336 SDValue Op1 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i32, Op);
Bill Wendling3eb59402008-09-09 00:28:24 +00003337
Bill Wendling39150252008-09-09 20:39:27 +00003338 // Get the exponent.
Dale Johannesen66978ee2009-01-31 02:22:37 +00003339 SDValue LogOfExponent = GetExponent(DAG, Op1, TLI, dl);
Bill Wendling3eb59402008-09-09 00:28:24 +00003340
3341 // Get the significand and build it into a floating-point number with
Bill Wendling39150252008-09-09 20:39:27 +00003342 // exponent of 1.
Dale Johannesen66978ee2009-01-31 02:22:37 +00003343 SDValue X = GetSignificand(DAG, Op1, dl);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003344
Bill Wendling3eb59402008-09-09 00:28:24 +00003345 // Different possible minimax approximations of significand in
3346 // floating-point for various degrees of accuracy over [1,2].
3347 if (LimitFloatPrecision <= 6) {
3348 // For floating-point precision of 6:
3349 //
3350 // Log2ofMantissa = -1.6749035f + (2.0246817f - .34484768f * x) * x;
3351 //
3352 // error 0.0049451742, which is more than 7 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003353 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003354 getF32Constant(DAG, 0xbeb08fe0));
Owen Anderson825b72b2009-08-11 20:47:22 +00003355 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003356 getF32Constant(DAG, 0x40019463));
Owen Anderson825b72b2009-08-11 20:47:22 +00003357 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3358 SDValue Log2ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003359 getF32Constant(DAG, 0x3fd6633d));
Bill Wendling3eb59402008-09-09 00:28:24 +00003360
Scott Michelfdc40a02009-02-17 22:15:04 +00003361 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003362 MVT::f32, LogOfExponent, Log2ofMantissa);
Bill Wendling3eb59402008-09-09 00:28:24 +00003363 } else if (LimitFloatPrecision > 6 && LimitFloatPrecision <= 12) {
3364 // For floating-point precision of 12:
3365 //
3366 // Log2ofMantissa =
3367 // -2.51285454f +
3368 // (4.07009056f +
3369 // (-2.12067489f +
3370 // (.645142248f - 0.816157886e-1f * x) * x) * x) * x;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003371 //
Bill Wendling3eb59402008-09-09 00:28:24 +00003372 // error 0.0000876136000, which is better than 13 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003373 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003374 getF32Constant(DAG, 0xbda7262e));
Owen Anderson825b72b2009-08-11 20:47:22 +00003375 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003376 getF32Constant(DAG, 0x3f25280b));
Owen Anderson825b72b2009-08-11 20:47:22 +00003377 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3378 SDValue t3 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003379 getF32Constant(DAG, 0x4007b923));
Owen Anderson825b72b2009-08-11 20:47:22 +00003380 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3381 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003382 getF32Constant(DAG, 0x40823e2f));
Owen Anderson825b72b2009-08-11 20:47:22 +00003383 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3384 SDValue Log2ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003385 getF32Constant(DAG, 0x4020d29c));
Bill Wendling3eb59402008-09-09 00:28:24 +00003386
Scott Michelfdc40a02009-02-17 22:15:04 +00003387 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003388 MVT::f32, LogOfExponent, Log2ofMantissa);
Bill Wendling3eb59402008-09-09 00:28:24 +00003389 } else { // LimitFloatPrecision > 12 && LimitFloatPrecision <= 18
3390 // For floating-point precision of 18:
3391 //
3392 // Log2ofMantissa =
3393 // -3.0400495f +
3394 // (6.1129976f +
3395 // (-5.3420409f +
3396 // (3.2865683f +
3397 // (-1.2669343f +
3398 // (0.27515199f -
3399 // 0.25691327e-1f * x) * x) * x) * x) * x) * x;
3400 //
3401 // error 0.0000018516, which is better than 18 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003402 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003403 getF32Constant(DAG, 0xbcd2769e));
Owen Anderson825b72b2009-08-11 20:47:22 +00003404 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003405 getF32Constant(DAG, 0x3e8ce0b9));
Owen Anderson825b72b2009-08-11 20:47:22 +00003406 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3407 SDValue t3 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003408 getF32Constant(DAG, 0x3fa22ae7));
Owen Anderson825b72b2009-08-11 20:47:22 +00003409 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3410 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003411 getF32Constant(DAG, 0x40525723));
Owen Anderson825b72b2009-08-11 20:47:22 +00003412 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3413 SDValue t7 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003414 getF32Constant(DAG, 0x40aaf200));
Owen Anderson825b72b2009-08-11 20:47:22 +00003415 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
3416 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003417 getF32Constant(DAG, 0x40c39dad));
Owen Anderson825b72b2009-08-11 20:47:22 +00003418 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X);
3419 SDValue Log2ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t10,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003420 getF32Constant(DAG, 0x4042902c));
Bill Wendling3eb59402008-09-09 00:28:24 +00003421
Scott Michelfdc40a02009-02-17 22:15:04 +00003422 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003423 MVT::f32, LogOfExponent, Log2ofMantissa);
Bill Wendling3eb59402008-09-09 00:28:24 +00003424 }
Dale Johannesen853244f2008-09-05 23:49:37 +00003425 } else {
Bill Wendling3eb59402008-09-09 00:28:24 +00003426 // No special expansion.
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003427 result = DAG.getNode(ISD::FLOG2, dl,
Dale Johannesen853244f2008-09-05 23:49:37 +00003428 getValue(I.getOperand(1)).getValueType(),
3429 getValue(I.getOperand(1)));
3430 }
Bill Wendling3eb59402008-09-09 00:28:24 +00003431
Dale Johannesen59e577f2008-09-05 18:38:42 +00003432 setValue(&I, result);
3433}
3434
Bill Wendling3eb59402008-09-09 00:28:24 +00003435/// visitLog10 - Lower a log10 intrinsic. Handles the special sequences for
3436/// limited-precision mode.
Dale Johannesen59e577f2008-09-05 18:38:42 +00003437void
3438SelectionDAGLowering::visitLog10(CallInst &I) {
3439 SDValue result;
Dale Johannesen66978ee2009-01-31 02:22:37 +00003440 DebugLoc dl = getCurDebugLoc();
Bill Wendling181b6272008-10-19 20:34:04 +00003441
Owen Anderson825b72b2009-08-11 20:47:22 +00003442 if (getValue(I.getOperand(1)).getValueType() == MVT::f32 &&
Bill Wendling3eb59402008-09-09 00:28:24 +00003443 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
3444 SDValue Op = getValue(I.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00003445 SDValue Op1 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i32, Op);
Bill Wendling3eb59402008-09-09 00:28:24 +00003446
Bill Wendling39150252008-09-09 20:39:27 +00003447 // Scale the exponent by log10(2) [0.30102999f].
Dale Johannesen66978ee2009-01-31 02:22:37 +00003448 SDValue Exp = GetExponent(DAG, Op1, TLI, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00003449 SDValue LogOfExponent = DAG.getNode(ISD::FMUL, dl, MVT::f32, Exp,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003450 getF32Constant(DAG, 0x3e9a209a));
Bill Wendling3eb59402008-09-09 00:28:24 +00003451
3452 // Get the significand and build it into a floating-point number with
Bill Wendling39150252008-09-09 20:39:27 +00003453 // exponent of 1.
Dale Johannesen66978ee2009-01-31 02:22:37 +00003454 SDValue X = GetSignificand(DAG, Op1, dl);
Bill Wendling3eb59402008-09-09 00:28:24 +00003455
3456 if (LimitFloatPrecision <= 6) {
Bill Wendlingbd297bc2008-09-09 18:42:23 +00003457 // For floating-point precision of 6:
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003458 //
Bill Wendlingbd297bc2008-09-09 18:42:23 +00003459 // Log10ofMantissa =
3460 // -0.50419619f +
3461 // (0.60948995f - 0.10380950f * x) * x;
3462 //
3463 // error 0.0014886165, which is 6 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003464 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003465 getF32Constant(DAG, 0xbdd49a13));
Owen Anderson825b72b2009-08-11 20:47:22 +00003466 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003467 getF32Constant(DAG, 0x3f1c0789));
Owen Anderson825b72b2009-08-11 20:47:22 +00003468 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3469 SDValue Log10ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003470 getF32Constant(DAG, 0x3f011300));
Bill Wendlingbd297bc2008-09-09 18:42:23 +00003471
Scott Michelfdc40a02009-02-17 22:15:04 +00003472 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003473 MVT::f32, LogOfExponent, Log10ofMantissa);
Bill Wendling3eb59402008-09-09 00:28:24 +00003474 } else if (LimitFloatPrecision > 6 && LimitFloatPrecision <= 12) {
3475 // For floating-point precision of 12:
3476 //
3477 // Log10ofMantissa =
3478 // -0.64831180f +
3479 // (0.91751397f +
3480 // (-0.31664806f + 0.47637168e-1f * x) * x) * x;
3481 //
3482 // error 0.00019228036, which is better than 12 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003483 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003484 getF32Constant(DAG, 0x3d431f31));
Owen Anderson825b72b2009-08-11 20:47:22 +00003485 SDValue t1 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003486 getF32Constant(DAG, 0x3ea21fb2));
Owen Anderson825b72b2009-08-11 20:47:22 +00003487 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3488 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003489 getF32Constant(DAG, 0x3f6ae232));
Owen Anderson825b72b2009-08-11 20:47:22 +00003490 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3491 SDValue Log10ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003492 getF32Constant(DAG, 0x3f25f7c3));
Bill Wendling3eb59402008-09-09 00:28:24 +00003493
Scott Michelfdc40a02009-02-17 22:15:04 +00003494 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003495 MVT::f32, LogOfExponent, Log10ofMantissa);
Bill Wendling3eb59402008-09-09 00:28:24 +00003496 } else { // LimitFloatPrecision > 12 && LimitFloatPrecision <= 18
Bill Wendlingbd297bc2008-09-09 18:42:23 +00003497 // For floating-point precision of 18:
3498 //
3499 // Log10ofMantissa =
3500 // -0.84299375f +
3501 // (1.5327582f +
3502 // (-1.0688956f +
3503 // (0.49102474f +
3504 // (-0.12539807f + 0.13508273e-1f * x) * x) * x) * x) * x;
3505 //
3506 // error 0.0000037995730, which is better than 18 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003507 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003508 getF32Constant(DAG, 0x3c5d51ce));
Owen Anderson825b72b2009-08-11 20:47:22 +00003509 SDValue t1 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003510 getF32Constant(DAG, 0x3e00685a));
Owen Anderson825b72b2009-08-11 20:47:22 +00003511 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3512 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003513 getF32Constant(DAG, 0x3efb6798));
Owen Anderson825b72b2009-08-11 20:47:22 +00003514 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3515 SDValue t5 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003516 getF32Constant(DAG, 0x3f88d192));
Owen Anderson825b72b2009-08-11 20:47:22 +00003517 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3518 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003519 getF32Constant(DAG, 0x3fc4316c));
Owen Anderson825b72b2009-08-11 20:47:22 +00003520 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
3521 SDValue Log10ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t8,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003522 getF32Constant(DAG, 0x3f57ce70));
Bill Wendlingbd297bc2008-09-09 18:42:23 +00003523
Scott Michelfdc40a02009-02-17 22:15:04 +00003524 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003525 MVT::f32, LogOfExponent, Log10ofMantissa);
Bill Wendling3eb59402008-09-09 00:28:24 +00003526 }
Dale Johannesen852680a2008-09-05 21:27:19 +00003527 } else {
Bill Wendling3eb59402008-09-09 00:28:24 +00003528 // No special expansion.
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003529 result = DAG.getNode(ISD::FLOG10, dl,
Dale Johannesen852680a2008-09-05 21:27:19 +00003530 getValue(I.getOperand(1)).getValueType(),
3531 getValue(I.getOperand(1)));
3532 }
Bill Wendling3eb59402008-09-09 00:28:24 +00003533
Dale Johannesen59e577f2008-09-05 18:38:42 +00003534 setValue(&I, result);
3535}
3536
Bill Wendlinge10c8142008-09-09 22:39:21 +00003537/// visitExp2 - Lower an exp2 intrinsic. Handles the special sequences for
3538/// limited-precision mode.
Dale Johannesen601d3c02008-09-05 01:48:15 +00003539void
3540SelectionDAGLowering::visitExp2(CallInst &I) {
3541 SDValue result;
Dale Johannesen66978ee2009-01-31 02:22:37 +00003542 DebugLoc dl = getCurDebugLoc();
Bill Wendlinge10c8142008-09-09 22:39:21 +00003543
Owen Anderson825b72b2009-08-11 20:47:22 +00003544 if (getValue(I.getOperand(1)).getValueType() == MVT::f32 &&
Bill Wendlinge10c8142008-09-09 22:39:21 +00003545 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
3546 SDValue Op = getValue(I.getOperand(1));
3547
Owen Anderson825b72b2009-08-11 20:47:22 +00003548 SDValue IntegerPartOfX = DAG.getNode(ISD::FP_TO_SINT, dl, MVT::i32, Op);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003549
3550 // FractionalPartOfX = x - (float)IntegerPartOfX;
Owen Anderson825b72b2009-08-11 20:47:22 +00003551 SDValue t1 = DAG.getNode(ISD::SINT_TO_FP, dl, MVT::f32, IntegerPartOfX);
3552 SDValue X = DAG.getNode(ISD::FSUB, dl, MVT::f32, Op, t1);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003553
3554 // IntegerPartOfX <<= 23;
Owen Anderson825b72b2009-08-11 20:47:22 +00003555 IntegerPartOfX = DAG.getNode(ISD::SHL, dl, MVT::i32, IntegerPartOfX,
Duncan Sands92abc622009-01-31 15:50:11 +00003556 DAG.getConstant(23, TLI.getPointerTy()));
Bill Wendlinge10c8142008-09-09 22:39:21 +00003557
3558 if (LimitFloatPrecision <= 6) {
3559 // For floating-point precision of 6:
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003560 //
Bill Wendlinge10c8142008-09-09 22:39:21 +00003561 // TwoToFractionalPartOfX =
3562 // 0.997535578f +
3563 // (0.735607626f + 0.252464424f * x) * x;
3564 //
3565 // error 0.0144103317, which is 6 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003566 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003567 getF32Constant(DAG, 0x3e814304));
Owen Anderson825b72b2009-08-11 20:47:22 +00003568 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003569 getF32Constant(DAG, 0x3f3c50c8));
Owen Anderson825b72b2009-08-11 20:47:22 +00003570 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3571 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003572 getF32Constant(DAG, 0x3f7f5e7e));
Owen Anderson825b72b2009-08-11 20:47:22 +00003573 SDValue t6 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i32, t5);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003574 SDValue TwoToFractionalPartOfX =
Owen Anderson825b72b2009-08-11 20:47:22 +00003575 DAG.getNode(ISD::ADD, dl, MVT::i32, t6, IntegerPartOfX);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003576
Scott Michelfdc40a02009-02-17 22:15:04 +00003577 result = DAG.getNode(ISD::BIT_CONVERT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003578 MVT::f32, TwoToFractionalPartOfX);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003579 } else if (LimitFloatPrecision > 6 && LimitFloatPrecision <= 12) {
3580 // For floating-point precision of 12:
3581 //
3582 // TwoToFractionalPartOfX =
3583 // 0.999892986f +
3584 // (0.696457318f +
3585 // (0.224338339f + 0.792043434e-1f * x) * x) * x;
3586 //
3587 // error 0.000107046256, which is 13 to 14 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003588 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003589 getF32Constant(DAG, 0x3da235e3));
Owen Anderson825b72b2009-08-11 20:47:22 +00003590 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003591 getF32Constant(DAG, 0x3e65b8f3));
Owen Anderson825b72b2009-08-11 20:47:22 +00003592 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3593 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003594 getF32Constant(DAG, 0x3f324b07));
Owen Anderson825b72b2009-08-11 20:47:22 +00003595 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3596 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003597 getF32Constant(DAG, 0x3f7ff8fd));
Owen Anderson825b72b2009-08-11 20:47:22 +00003598 SDValue t8 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i32, t7);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003599 SDValue TwoToFractionalPartOfX =
Owen Anderson825b72b2009-08-11 20:47:22 +00003600 DAG.getNode(ISD::ADD, dl, MVT::i32, t8, IntegerPartOfX);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003601
Scott Michelfdc40a02009-02-17 22:15:04 +00003602 result = DAG.getNode(ISD::BIT_CONVERT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003603 MVT::f32, TwoToFractionalPartOfX);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003604 } else { // LimitFloatPrecision > 12 && LimitFloatPrecision <= 18
3605 // For floating-point precision of 18:
3606 //
3607 // TwoToFractionalPartOfX =
3608 // 0.999999982f +
3609 // (0.693148872f +
3610 // (0.240227044f +
3611 // (0.554906021e-1f +
3612 // (0.961591928e-2f +
3613 // (0.136028312e-2f + 0.157059148e-3f *x)*x)*x)*x)*x)*x;
3614 // error 2.47208000*10^(-7), which is better than 18 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003615 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003616 getF32Constant(DAG, 0x3924b03e));
Owen Anderson825b72b2009-08-11 20:47:22 +00003617 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003618 getF32Constant(DAG, 0x3ab24b87));
Owen Anderson825b72b2009-08-11 20:47:22 +00003619 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3620 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003621 getF32Constant(DAG, 0x3c1d8c17));
Owen Anderson825b72b2009-08-11 20:47:22 +00003622 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3623 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003624 getF32Constant(DAG, 0x3d634a1d));
Owen Anderson825b72b2009-08-11 20:47:22 +00003625 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
3626 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003627 getF32Constant(DAG, 0x3e75fe14));
Owen Anderson825b72b2009-08-11 20:47:22 +00003628 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X);
3629 SDValue t11 = DAG.getNode(ISD::FADD, dl, MVT::f32, t10,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003630 getF32Constant(DAG, 0x3f317234));
Owen Anderson825b72b2009-08-11 20:47:22 +00003631 SDValue t12 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t11, X);
3632 SDValue t13 = DAG.getNode(ISD::FADD, dl, MVT::f32, t12,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003633 getF32Constant(DAG, 0x3f800000));
Owen Anderson825b72b2009-08-11 20:47:22 +00003634 SDValue t14 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i32, t13);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003635 SDValue TwoToFractionalPartOfX =
Owen Anderson825b72b2009-08-11 20:47:22 +00003636 DAG.getNode(ISD::ADD, dl, MVT::i32, t14, IntegerPartOfX);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003637
Scott Michelfdc40a02009-02-17 22:15:04 +00003638 result = DAG.getNode(ISD::BIT_CONVERT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003639 MVT::f32, TwoToFractionalPartOfX);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003640 }
Dale Johannesen601d3c02008-09-05 01:48:15 +00003641 } else {
Bill Wendling3eb59402008-09-09 00:28:24 +00003642 // No special expansion.
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003643 result = DAG.getNode(ISD::FEXP2, dl,
Dale Johannesen601d3c02008-09-05 01:48:15 +00003644 getValue(I.getOperand(1)).getValueType(),
3645 getValue(I.getOperand(1)));
3646 }
Bill Wendlinge10c8142008-09-09 22:39:21 +00003647
Dale Johannesen601d3c02008-09-05 01:48:15 +00003648 setValue(&I, result);
3649}
3650
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003651/// visitPow - Lower a pow intrinsic. Handles the special sequences for
3652/// limited-precision mode with x == 10.0f.
3653void
3654SelectionDAGLowering::visitPow(CallInst &I) {
3655 SDValue result;
3656 Value *Val = I.getOperand(1);
Dale Johannesen66978ee2009-01-31 02:22:37 +00003657 DebugLoc dl = getCurDebugLoc();
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003658 bool IsExp10 = false;
3659
Owen Anderson825b72b2009-08-11 20:47:22 +00003660 if (getValue(Val).getValueType() == MVT::f32 &&
3661 getValue(I.getOperand(2)).getValueType() == MVT::f32 &&
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003662 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
3663 if (Constant *C = const_cast<Constant*>(dyn_cast<Constant>(Val))) {
3664 if (ConstantFP *CFP = dyn_cast<ConstantFP>(C)) {
3665 APFloat Ten(10.0f);
3666 IsExp10 = CFP->getValueAPF().bitwiseIsEqual(Ten);
3667 }
3668 }
3669 }
3670
3671 if (IsExp10 && LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
3672 SDValue Op = getValue(I.getOperand(2));
3673
3674 // Put the exponent in the right bit position for later addition to the
3675 // final result:
3676 //
3677 // #define LOG2OF10 3.3219281f
3678 // IntegerPartOfX = (int32_t)(x * LOG2OF10);
Owen Anderson825b72b2009-08-11 20:47:22 +00003679 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, Op,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003680 getF32Constant(DAG, 0x40549a78));
Owen Anderson825b72b2009-08-11 20:47:22 +00003681 SDValue IntegerPartOfX = DAG.getNode(ISD::FP_TO_SINT, dl, MVT::i32, t0);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003682
3683 // FractionalPartOfX = x - (float)IntegerPartOfX;
Owen Anderson825b72b2009-08-11 20:47:22 +00003684 SDValue t1 = DAG.getNode(ISD::SINT_TO_FP, dl, MVT::f32, IntegerPartOfX);
3685 SDValue X = DAG.getNode(ISD::FSUB, dl, MVT::f32, t0, t1);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003686
3687 // IntegerPartOfX <<= 23;
Owen Anderson825b72b2009-08-11 20:47:22 +00003688 IntegerPartOfX = DAG.getNode(ISD::SHL, dl, MVT::i32, IntegerPartOfX,
Duncan Sands92abc622009-01-31 15:50:11 +00003689 DAG.getConstant(23, TLI.getPointerTy()));
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003690
3691 if (LimitFloatPrecision <= 6) {
3692 // For floating-point precision of 6:
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003693 //
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003694 // twoToFractionalPartOfX =
3695 // 0.997535578f +
3696 // (0.735607626f + 0.252464424f * x) * x;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003697 //
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003698 // error 0.0144103317, which is 6 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003699 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003700 getF32Constant(DAG, 0x3e814304));
Owen Anderson825b72b2009-08-11 20:47:22 +00003701 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003702 getF32Constant(DAG, 0x3f3c50c8));
Owen Anderson825b72b2009-08-11 20:47:22 +00003703 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3704 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003705 getF32Constant(DAG, 0x3f7f5e7e));
Owen Anderson825b72b2009-08-11 20:47:22 +00003706 SDValue t6 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i32, t5);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003707 SDValue TwoToFractionalPartOfX =
Owen Anderson825b72b2009-08-11 20:47:22 +00003708 DAG.getNode(ISD::ADD, dl, MVT::i32, t6, IntegerPartOfX);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003709
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003710 result = DAG.getNode(ISD::BIT_CONVERT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003711 MVT::f32, TwoToFractionalPartOfX);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003712 } else if (LimitFloatPrecision > 6 && LimitFloatPrecision <= 12) {
3713 // For floating-point precision of 12:
3714 //
3715 // TwoToFractionalPartOfX =
3716 // 0.999892986f +
3717 // (0.696457318f +
3718 // (0.224338339f + 0.792043434e-1f * x) * x) * x;
3719 //
3720 // error 0.000107046256, which is 13 to 14 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003721 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003722 getF32Constant(DAG, 0x3da235e3));
Owen Anderson825b72b2009-08-11 20:47:22 +00003723 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003724 getF32Constant(DAG, 0x3e65b8f3));
Owen Anderson825b72b2009-08-11 20:47:22 +00003725 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3726 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003727 getF32Constant(DAG, 0x3f324b07));
Owen Anderson825b72b2009-08-11 20:47:22 +00003728 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3729 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003730 getF32Constant(DAG, 0x3f7ff8fd));
Owen Anderson825b72b2009-08-11 20:47:22 +00003731 SDValue t8 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i32, t7);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003732 SDValue TwoToFractionalPartOfX =
Owen Anderson825b72b2009-08-11 20:47:22 +00003733 DAG.getNode(ISD::ADD, dl, MVT::i32, t8, IntegerPartOfX);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003734
Scott Michelfdc40a02009-02-17 22:15:04 +00003735 result = DAG.getNode(ISD::BIT_CONVERT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003736 MVT::f32, TwoToFractionalPartOfX);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003737 } else { // LimitFloatPrecision > 12 && LimitFloatPrecision <= 18
3738 // For floating-point precision of 18:
3739 //
3740 // TwoToFractionalPartOfX =
3741 // 0.999999982f +
3742 // (0.693148872f +
3743 // (0.240227044f +
3744 // (0.554906021e-1f +
3745 // (0.961591928e-2f +
3746 // (0.136028312e-2f + 0.157059148e-3f *x)*x)*x)*x)*x)*x;
3747 // error 2.47208000*10^(-7), which is better than 18 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003748 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003749 getF32Constant(DAG, 0x3924b03e));
Owen Anderson825b72b2009-08-11 20:47:22 +00003750 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003751 getF32Constant(DAG, 0x3ab24b87));
Owen Anderson825b72b2009-08-11 20:47:22 +00003752 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3753 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003754 getF32Constant(DAG, 0x3c1d8c17));
Owen Anderson825b72b2009-08-11 20:47:22 +00003755 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3756 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003757 getF32Constant(DAG, 0x3d634a1d));
Owen Anderson825b72b2009-08-11 20:47:22 +00003758 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
3759 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003760 getF32Constant(DAG, 0x3e75fe14));
Owen Anderson825b72b2009-08-11 20:47:22 +00003761 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X);
3762 SDValue t11 = DAG.getNode(ISD::FADD, dl, MVT::f32, t10,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003763 getF32Constant(DAG, 0x3f317234));
Owen Anderson825b72b2009-08-11 20:47:22 +00003764 SDValue t12 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t11, X);
3765 SDValue t13 = DAG.getNode(ISD::FADD, dl, MVT::f32, t12,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003766 getF32Constant(DAG, 0x3f800000));
Owen Anderson825b72b2009-08-11 20:47:22 +00003767 SDValue t14 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i32, t13);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003768 SDValue TwoToFractionalPartOfX =
Owen Anderson825b72b2009-08-11 20:47:22 +00003769 DAG.getNode(ISD::ADD, dl, MVT::i32, t14, IntegerPartOfX);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003770
Scott Michelfdc40a02009-02-17 22:15:04 +00003771 result = DAG.getNode(ISD::BIT_CONVERT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003772 MVT::f32, TwoToFractionalPartOfX);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003773 }
3774 } else {
3775 // No special expansion.
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003776 result = DAG.getNode(ISD::FPOW, dl,
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003777 getValue(I.getOperand(1)).getValueType(),
3778 getValue(I.getOperand(1)),
3779 getValue(I.getOperand(2)));
3780 }
3781
3782 setValue(&I, result);
3783}
3784
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003785/// visitIntrinsicCall - Lower the call to the specified intrinsic function. If
3786/// we want to emit this as a call to a named external function, return the name
3787/// otherwise lower it and return null.
3788const char *
3789SelectionDAGLowering::visitIntrinsicCall(CallInst &I, unsigned Intrinsic) {
Dale Johannesen66978ee2009-01-31 02:22:37 +00003790 DebugLoc dl = getCurDebugLoc();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003791 switch (Intrinsic) {
3792 default:
3793 // By default, turn this into a target intrinsic node.
3794 visitTargetIntrinsic(I, Intrinsic);
3795 return 0;
3796 case Intrinsic::vastart: visitVAStart(I); return 0;
3797 case Intrinsic::vaend: visitVAEnd(I); return 0;
3798 case Intrinsic::vacopy: visitVACopy(I); return 0;
3799 case Intrinsic::returnaddress:
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003800 setValue(&I, DAG.getNode(ISD::RETURNADDR, dl, TLI.getPointerTy(),
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003801 getValue(I.getOperand(1))));
3802 return 0;
Bill Wendlingd5d81912008-09-26 22:10:44 +00003803 case Intrinsic::frameaddress:
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003804 setValue(&I, DAG.getNode(ISD::FRAMEADDR, dl, TLI.getPointerTy(),
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003805 getValue(I.getOperand(1))));
3806 return 0;
3807 case Intrinsic::setjmp:
3808 return "_setjmp"+!TLI.usesUnderscoreSetJmp();
3809 break;
3810 case Intrinsic::longjmp:
3811 return "_longjmp"+!TLI.usesUnderscoreLongJmp();
3812 break;
Chris Lattner824b9582008-11-21 16:42:48 +00003813 case Intrinsic::memcpy: {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003814 SDValue Op1 = getValue(I.getOperand(1));
3815 SDValue Op2 = getValue(I.getOperand(2));
3816 SDValue Op3 = getValue(I.getOperand(3));
3817 unsigned Align = cast<ConstantInt>(I.getOperand(4))->getZExtValue();
Dale Johannesena04b7572009-02-03 23:04:43 +00003818 DAG.setRoot(DAG.getMemcpy(getRoot(), dl, Op1, Op2, Op3, Align, false,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003819 I.getOperand(1), 0, I.getOperand(2), 0));
3820 return 0;
3821 }
Chris Lattner824b9582008-11-21 16:42:48 +00003822 case Intrinsic::memset: {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003823 SDValue Op1 = getValue(I.getOperand(1));
3824 SDValue Op2 = getValue(I.getOperand(2));
3825 SDValue Op3 = getValue(I.getOperand(3));
3826 unsigned Align = cast<ConstantInt>(I.getOperand(4))->getZExtValue();
Dale Johannesena04b7572009-02-03 23:04:43 +00003827 DAG.setRoot(DAG.getMemset(getRoot(), dl, Op1, Op2, Op3, Align,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003828 I.getOperand(1), 0));
3829 return 0;
3830 }
Chris Lattner824b9582008-11-21 16:42:48 +00003831 case Intrinsic::memmove: {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003832 SDValue Op1 = getValue(I.getOperand(1));
3833 SDValue Op2 = getValue(I.getOperand(2));
3834 SDValue Op3 = getValue(I.getOperand(3));
3835 unsigned Align = cast<ConstantInt>(I.getOperand(4))->getZExtValue();
3836
3837 // If the source and destination are known to not be aliases, we can
3838 // lower memmove as memcpy.
3839 uint64_t Size = -1ULL;
3840 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op3))
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00003841 Size = C->getZExtValue();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003842 if (AA->alias(I.getOperand(1), Size, I.getOperand(2), Size) ==
3843 AliasAnalysis::NoAlias) {
Dale Johannesena04b7572009-02-03 23:04:43 +00003844 DAG.setRoot(DAG.getMemcpy(getRoot(), dl, Op1, Op2, Op3, Align, false,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003845 I.getOperand(1), 0, I.getOperand(2), 0));
3846 return 0;
3847 }
3848
Dale Johannesena04b7572009-02-03 23:04:43 +00003849 DAG.setRoot(DAG.getMemmove(getRoot(), dl, Op1, Op2, Op3, Align,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003850 I.getOperand(1), 0, I.getOperand(2), 0));
3851 return 0;
3852 }
3853 case Intrinsic::dbg_stoppoint: {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003854 DbgStopPointInst &SPI = cast<DbgStopPointInst>(I);
Devang Patel7e1e31f2009-07-02 22:43:26 +00003855 if (isValidDebugInfoIntrinsic(SPI, CodeGenOpt::Default)) {
Evan Chenge3d42322009-02-25 07:04:34 +00003856 MachineFunction &MF = DAG.getMachineFunction();
Devang Patel7e1e31f2009-07-02 22:43:26 +00003857 DebugLoc Loc = ExtractDebugLocation(SPI, MF.getDebugLocInfo());
Chris Lattneraf29a522009-05-04 22:10:05 +00003858 setCurDebugLoc(Loc);
Devang Patel7e1e31f2009-07-02 22:43:26 +00003859
Bill Wendling98a366d2009-04-29 23:29:43 +00003860 if (OptLevel == CodeGenOpt::None)
Chris Lattneraf29a522009-05-04 22:10:05 +00003861 DAG.setRoot(DAG.getDbgStopPoint(Loc, getRoot(),
Dale Johannesenbeaec4c2009-03-25 17:36:08 +00003862 SPI.getLine(),
3863 SPI.getColumn(),
3864 SPI.getContext()));
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003865 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003866 return 0;
3867 }
3868 case Intrinsic::dbg_region_start: {
Devang Patel83489bb2009-01-13 00:35:13 +00003869 DwarfWriter *DW = DAG.getDwarfWriter();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003870 DbgRegionStartInst &RSI = cast<DbgRegionStartInst>(I);
Devang Patel7e1e31f2009-07-02 22:43:26 +00003871 if (isValidDebugInfoIntrinsic(RSI, OptLevel) && DW
3872 && DW->ShouldEmitDwarfDebug()) {
Bill Wendlingdf7d5d32009-05-21 00:04:55 +00003873 unsigned LabelID =
Devang Patele4b27562009-08-28 23:24:31 +00003874 DW->RecordRegionStart(RSI.getContext());
Devang Patel48c7fa22009-04-13 18:13:16 +00003875 DAG.setRoot(DAG.getLabel(ISD::DBG_LABEL, getCurDebugLoc(),
3876 getRoot(), LabelID));
Bill Wendling92c1e122009-02-13 02:16:35 +00003877 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003878 return 0;
3879 }
3880 case Intrinsic::dbg_region_end: {
Devang Patel83489bb2009-01-13 00:35:13 +00003881 DwarfWriter *DW = DAG.getDwarfWriter();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003882 DbgRegionEndInst &REI = cast<DbgRegionEndInst>(I);
Devang Patel0f7fef32009-04-13 17:02:03 +00003883
Devang Patel7e1e31f2009-07-02 22:43:26 +00003884 if (!isValidDebugInfoIntrinsic(REI, OptLevel) || !DW
3885 || !DW->ShouldEmitDwarfDebug())
3886 return 0;
Bill Wendling6c4311d2009-05-08 21:14:49 +00003887
Devang Patel7e1e31f2009-07-02 22:43:26 +00003888 MachineFunction &MF = DAG.getMachineFunction();
Devang Patele4b27562009-08-28 23:24:31 +00003889 DISubprogram Subprogram(REI.getContext());
Devang Patel7e1e31f2009-07-02 22:43:26 +00003890
3891 if (isInlinedFnEnd(REI, MF.getFunction())) {
3892 // This is end of inlined function. Debugging information for inlined
3893 // function is not handled yet (only supported by FastISel).
3894 if (OptLevel == CodeGenOpt::None) {
3895 unsigned ID = DW->RecordInlinedFnEnd(Subprogram);
3896 if (ID != 0)
3897 // Returned ID is 0 if this is unbalanced "end of inlined
3898 // scope". This could happen if optimizer eats dbg intrinsics or
3899 // "beginning of inlined scope" is not recoginized due to missing
3900 // location info. In such cases, do ignore this region.end.
3901 DAG.setRoot(DAG.getLabel(ISD::DBG_LABEL, getCurDebugLoc(),
3902 getRoot(), ID));
Devang Patel0f7fef32009-04-13 17:02:03 +00003903 }
Devang Patel7e1e31f2009-07-02 22:43:26 +00003904 return 0;
3905 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003906
Devang Patel7e1e31f2009-07-02 22:43:26 +00003907 unsigned LabelID =
Devang Patele4b27562009-08-28 23:24:31 +00003908 DW->RecordRegionEnd(REI.getContext());
Devang Patel7e1e31f2009-07-02 22:43:26 +00003909 DAG.setRoot(DAG.getLabel(ISD::DBG_LABEL, getCurDebugLoc(),
3910 getRoot(), LabelID));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003911 return 0;
3912 }
3913 case Intrinsic::dbg_func_start: {
Devang Patel83489bb2009-01-13 00:35:13 +00003914 DwarfWriter *DW = DAG.getDwarfWriter();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003915 DbgFuncStartInst &FSI = cast<DbgFuncStartInst>(I);
Jeffrey Yasskin32360a72009-07-16 21:07:26 +00003916 if (!isValidDebugInfoIntrinsic(FSI, CodeGenOpt::None))
Argyrios Kyrtzidis77eaa682009-05-03 08:50:41 +00003917 return 0;
Devang Patel16f2ffd2009-04-16 02:33:41 +00003918
Argyrios Kyrtzidis77eaa682009-05-03 08:50:41 +00003919 MachineFunction &MF = DAG.getMachineFunction();
Devang Patel7e1e31f2009-07-02 22:43:26 +00003920 // This is a beginning of an inlined function.
3921 if (isInlinedFnStart(FSI, MF.getFunction())) {
3922 if (OptLevel != CodeGenOpt::None)
3923 // FIXME: Debugging informaation for inlined function is only
3924 // supported at CodeGenOpt::Node.
3925 return 0;
3926
Bill Wendlingc677fe52009-05-10 00:10:50 +00003927 DebugLoc PrevLoc = CurDebugLoc;
Devang Patel07b0ec02009-07-02 00:08:09 +00003928 // If llvm.dbg.func.start is seen in a new block before any
3929 // llvm.dbg.stoppoint intrinsic then the location info is unknown.
3930 // FIXME : Why DebugLoc is reset at the beginning of each block ?
3931 if (PrevLoc.isUnknown())
3932 return 0;
Devang Patel07b0ec02009-07-02 00:08:09 +00003933
Devang Patel7e1e31f2009-07-02 22:43:26 +00003934 // Record the source line.
3935 setCurDebugLoc(ExtractDebugLocation(FSI, MF.getDebugLocInfo()));
3936
Jeffrey Yasskin32360a72009-07-16 21:07:26 +00003937 if (!DW || !DW->ShouldEmitDwarfDebug())
3938 return 0;
Devang Patel7e1e31f2009-07-02 22:43:26 +00003939 DebugLocTuple PrevLocTpl = MF.getDebugLocTuple(PrevLoc);
Devang Patele4b27562009-08-28 23:24:31 +00003940 DISubprogram SP(FSI.getSubprogram());
Devang Patel7e1e31f2009-07-02 22:43:26 +00003941 DICompileUnit CU(PrevLocTpl.CompileUnit);
3942 unsigned LabelID = DW->RecordInlinedFnStart(SP, CU,
3943 PrevLocTpl.Line,
3944 PrevLocTpl.Col);
3945 DAG.setRoot(DAG.getLabel(ISD::DBG_LABEL, getCurDebugLoc(),
3946 getRoot(), LabelID));
Devang Patel07b0ec02009-07-02 00:08:09 +00003947 return 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003948 }
3949
Devang Patel07b0ec02009-07-02 00:08:09 +00003950 // This is a beginning of a new function.
Devang Patel7e1e31f2009-07-02 22:43:26 +00003951 MF.setDefaultDebugLoc(ExtractDebugLocation(FSI, MF.getDebugLocInfo()));
Jeffrey Yasskin32360a72009-07-16 21:07:26 +00003952
3953 if (!DW || !DW->ShouldEmitDwarfDebug())
3954 return 0;
Devang Patel7e1e31f2009-07-02 22:43:26 +00003955 // llvm.dbg.func_start also defines beginning of function scope.
Devang Patele4b27562009-08-28 23:24:31 +00003956 DW->RecordRegionStart(FSI.getSubprogram());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003957 return 0;
3958 }
Bill Wendling92c1e122009-02-13 02:16:35 +00003959 case Intrinsic::dbg_declare: {
Devang Patel7e1e31f2009-07-02 22:43:26 +00003960 if (OptLevel != CodeGenOpt::None)
3961 // FIXME: Variable debug info is not supported here.
3962 return 0;
Devang Patel24f20e02009-08-22 17:12:53 +00003963 DwarfWriter *DW = DAG.getDwarfWriter();
3964 if (!DW)
3965 return 0;
Devang Patel7e1e31f2009-07-02 22:43:26 +00003966 DbgDeclareInst &DI = cast<DbgDeclareInst>(I);
3967 if (!isValidDebugInfoIntrinsic(DI, CodeGenOpt::None))
3968 return 0;
3969
3970 Value *Variable = DI.getVariable();
Devang Patel24f20e02009-08-22 17:12:53 +00003971 Value *Address = DI.getAddress();
3972 if (BitCastInst *BCI = dyn_cast<BitCastInst>(Address))
3973 Address = BCI->getOperand(0);
3974 AllocaInst *AI = dyn_cast<AllocaInst>(Address);
3975 // Don't handle byval struct arguments or VLAs, for example.
3976 if (!AI)
3977 return 0;
Devang Patelbd1d6a82009-09-05 00:34:14 +00003978 DenseMap<const AllocaInst*, int>::iterator SI =
3979 FuncInfo.StaticAllocaMap.find(AI);
3980 if (SI == FuncInfo.StaticAllocaMap.end())
3981 return 0; // VLAs.
3982 int FI = SI->second;
Devang Patele4b27562009-08-28 23:24:31 +00003983 DW->RecordVariable(cast<MDNode>(Variable), FI);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003984 return 0;
Bill Wendling92c1e122009-02-13 02:16:35 +00003985 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003986 case Intrinsic::eh_exception: {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003987 // Insert the EXCEPTIONADDR instruction.
Duncan Sandsb0f1e172009-05-22 20:36:31 +00003988 assert(CurMBB->isLandingPad() &&"Call to eh.exception not in landing pad!");
Owen Anderson825b72b2009-08-11 20:47:22 +00003989 SDVTList VTs = DAG.getVTList(TLI.getPointerTy(), MVT::Other);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003990 SDValue Ops[1];
3991 Ops[0] = DAG.getRoot();
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003992 SDValue Op = DAG.getNode(ISD::EXCEPTIONADDR, dl, VTs, Ops, 1);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003993 setValue(&I, Op);
3994 DAG.setRoot(Op.getValue(1));
3995 return 0;
3996 }
3997
3998 case Intrinsic::eh_selector_i32:
3999 case Intrinsic::eh_selector_i64: {
4000 MachineModuleInfo *MMI = DAG.getMachineModuleInfo();
Evan Cheng7cefd802009-08-14 01:56:37 +00004001 EVT VT = (Intrinsic == Intrinsic::eh_selector_i32 ? MVT::i32 : MVT::i64);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004002
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004003 if (MMI) {
4004 if (CurMBB->isLandingPad())
4005 AddCatchInfo(I, MMI, CurMBB);
4006 else {
4007#ifndef NDEBUG
4008 FuncInfo.CatchInfoLost.insert(&I);
4009#endif
4010 // FIXME: Mark exception selector register as live in. Hack for PR1508.
4011 unsigned Reg = TLI.getExceptionSelectorRegister();
4012 if (Reg) CurMBB->addLiveIn(Reg);
4013 }
4014
4015 // Insert the EHSELECTION instruction.
Owen Anderson825b72b2009-08-11 20:47:22 +00004016 SDVTList VTs = DAG.getVTList(VT, MVT::Other);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004017 SDValue Ops[2];
4018 Ops[0] = getValue(I.getOperand(1));
4019 Ops[1] = getRoot();
Dale Johannesenfa42dea2009-01-30 01:34:22 +00004020 SDValue Op = DAG.getNode(ISD::EHSELECTION, dl, VTs, Ops, 2);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004021 setValue(&I, Op);
4022 DAG.setRoot(Op.getValue(1));
4023 } else {
4024 setValue(&I, DAG.getConstant(0, VT));
4025 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004026
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004027 return 0;
4028 }
4029
4030 case Intrinsic::eh_typeid_for_i32:
4031 case Intrinsic::eh_typeid_for_i64: {
4032 MachineModuleInfo *MMI = DAG.getMachineModuleInfo();
Owen Andersone50ed302009-08-10 22:56:29 +00004033 EVT VT = (Intrinsic == Intrinsic::eh_typeid_for_i32 ?
Owen Anderson825b72b2009-08-11 20:47:22 +00004034 MVT::i32 : MVT::i64);
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004035
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004036 if (MMI) {
4037 // Find the type id for the given typeinfo.
4038 GlobalVariable *GV = ExtractTypeInfo(I.getOperand(1));
4039
4040 unsigned TypeID = MMI->getTypeIDFor(GV);
4041 setValue(&I, DAG.getConstant(TypeID, VT));
4042 } else {
4043 // Return something different to eh_selector.
4044 setValue(&I, DAG.getConstant(1, VT));
4045 }
4046
4047 return 0;
4048 }
4049
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004050 case Intrinsic::eh_return_i32:
4051 case Intrinsic::eh_return_i64:
4052 if (MachineModuleInfo *MMI = DAG.getMachineModuleInfo()) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004053 MMI->setCallsEHReturn(true);
Dale Johannesenfa42dea2009-01-30 01:34:22 +00004054 DAG.setRoot(DAG.getNode(ISD::EH_RETURN, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004055 MVT::Other,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004056 getControlRoot(),
4057 getValue(I.getOperand(1)),
4058 getValue(I.getOperand(2))));
4059 } else {
4060 setValue(&I, DAG.getConstant(0, TLI.getPointerTy()));
4061 }
4062
4063 return 0;
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004064 case Intrinsic::eh_unwind_init:
4065 if (MachineModuleInfo *MMI = DAG.getMachineModuleInfo()) {
4066 MMI->setCallsUnwindInit(true);
4067 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004068
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004069 return 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004070
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004071 case Intrinsic::eh_dwarf_cfa: {
Owen Andersone50ed302009-08-10 22:56:29 +00004072 EVT VT = getValue(I.getOperand(1)).getValueType();
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004073 SDValue CfaArg;
4074 if (VT.bitsGT(TLI.getPointerTy()))
Dale Johannesenfa42dea2009-01-30 01:34:22 +00004075 CfaArg = DAG.getNode(ISD::TRUNCATE, dl,
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004076 TLI.getPointerTy(), getValue(I.getOperand(1)));
4077 else
Dale Johannesenfa42dea2009-01-30 01:34:22 +00004078 CfaArg = DAG.getNode(ISD::SIGN_EXTEND, dl,
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004079 TLI.getPointerTy(), getValue(I.getOperand(1)));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004080
Dale Johannesenfa42dea2009-01-30 01:34:22 +00004081 SDValue Offset = DAG.getNode(ISD::ADD, dl,
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004082 TLI.getPointerTy(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00004083 DAG.getNode(ISD::FRAME_TO_ARGS_OFFSET, dl,
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004084 TLI.getPointerTy()),
4085 CfaArg);
Dale Johannesenfa42dea2009-01-30 01:34:22 +00004086 setValue(&I, DAG.getNode(ISD::ADD, dl,
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004087 TLI.getPointerTy(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00004088 DAG.getNode(ISD::FRAMEADDR, dl,
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004089 TLI.getPointerTy(),
4090 DAG.getConstant(0,
4091 TLI.getPointerTy())),
4092 Offset));
4093 return 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004094 }
Mon P Wang77cdf302008-11-10 20:54:11 +00004095 case Intrinsic::convertff:
4096 case Intrinsic::convertfsi:
4097 case Intrinsic::convertfui:
4098 case Intrinsic::convertsif:
4099 case Intrinsic::convertuif:
4100 case Intrinsic::convertss:
4101 case Intrinsic::convertsu:
4102 case Intrinsic::convertus:
4103 case Intrinsic::convertuu: {
4104 ISD::CvtCode Code = ISD::CVT_INVALID;
4105 switch (Intrinsic) {
4106 case Intrinsic::convertff: Code = ISD::CVT_FF; break;
4107 case Intrinsic::convertfsi: Code = ISD::CVT_FS; break;
4108 case Intrinsic::convertfui: Code = ISD::CVT_FU; break;
4109 case Intrinsic::convertsif: Code = ISD::CVT_SF; break;
4110 case Intrinsic::convertuif: Code = ISD::CVT_UF; break;
4111 case Intrinsic::convertss: Code = ISD::CVT_SS; break;
4112 case Intrinsic::convertsu: Code = ISD::CVT_SU; break;
4113 case Intrinsic::convertus: Code = ISD::CVT_US; break;
4114 case Intrinsic::convertuu: Code = ISD::CVT_UU; break;
4115 }
Owen Andersone50ed302009-08-10 22:56:29 +00004116 EVT DestVT = TLI.getValueType(I.getType());
Mon P Wang77cdf302008-11-10 20:54:11 +00004117 Value* Op1 = I.getOperand(1);
Dale Johannesena04b7572009-02-03 23:04:43 +00004118 setValue(&I, DAG.getConvertRndSat(DestVT, getCurDebugLoc(), getValue(Op1),
Mon P Wang77cdf302008-11-10 20:54:11 +00004119 DAG.getValueType(DestVT),
4120 DAG.getValueType(getValue(Op1).getValueType()),
4121 getValue(I.getOperand(2)),
4122 getValue(I.getOperand(3)),
4123 Code));
4124 return 0;
4125 }
4126
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004127 case Intrinsic::sqrt:
Dale Johannesenfa42dea2009-01-30 01:34:22 +00004128 setValue(&I, DAG.getNode(ISD::FSQRT, dl,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004129 getValue(I.getOperand(1)).getValueType(),
4130 getValue(I.getOperand(1))));
4131 return 0;
4132 case Intrinsic::powi:
Dale Johannesenfa42dea2009-01-30 01:34:22 +00004133 setValue(&I, DAG.getNode(ISD::FPOWI, dl,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004134 getValue(I.getOperand(1)).getValueType(),
4135 getValue(I.getOperand(1)),
4136 getValue(I.getOperand(2))));
4137 return 0;
4138 case Intrinsic::sin:
Dale Johannesenfa42dea2009-01-30 01:34:22 +00004139 setValue(&I, DAG.getNode(ISD::FSIN, dl,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004140 getValue(I.getOperand(1)).getValueType(),
4141 getValue(I.getOperand(1))));
4142 return 0;
4143 case Intrinsic::cos:
Dale Johannesenfa42dea2009-01-30 01:34:22 +00004144 setValue(&I, DAG.getNode(ISD::FCOS, dl,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004145 getValue(I.getOperand(1)).getValueType(),
4146 getValue(I.getOperand(1))));
4147 return 0;
Dale Johannesen7794f2a2008-09-04 00:47:13 +00004148 case Intrinsic::log:
Dale Johannesen59e577f2008-09-05 18:38:42 +00004149 visitLog(I);
Dale Johannesen7794f2a2008-09-04 00:47:13 +00004150 return 0;
4151 case Intrinsic::log2:
Dale Johannesen59e577f2008-09-05 18:38:42 +00004152 visitLog2(I);
Dale Johannesen7794f2a2008-09-04 00:47:13 +00004153 return 0;
4154 case Intrinsic::log10:
Dale Johannesen59e577f2008-09-05 18:38:42 +00004155 visitLog10(I);
Dale Johannesen7794f2a2008-09-04 00:47:13 +00004156 return 0;
4157 case Intrinsic::exp:
Dale Johannesen59e577f2008-09-05 18:38:42 +00004158 visitExp(I);
Dale Johannesen7794f2a2008-09-04 00:47:13 +00004159 return 0;
4160 case Intrinsic::exp2:
Dale Johannesen601d3c02008-09-05 01:48:15 +00004161 visitExp2(I);
Dale Johannesen7794f2a2008-09-04 00:47:13 +00004162 return 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004163 case Intrinsic::pow:
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004164 visitPow(I);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004165 return 0;
4166 case Intrinsic::pcmarker: {
4167 SDValue Tmp = getValue(I.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00004168 DAG.setRoot(DAG.getNode(ISD::PCMARKER, dl, MVT::Other, getRoot(), Tmp));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004169 return 0;
4170 }
4171 case Intrinsic::readcyclecounter: {
4172 SDValue Op = getRoot();
Dale Johannesenfa42dea2009-01-30 01:34:22 +00004173 SDValue Tmp = DAG.getNode(ISD::READCYCLECOUNTER, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004174 DAG.getVTList(MVT::i64, MVT::Other),
Dan Gohmanfc166572009-04-09 23:54:40 +00004175 &Op, 1);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004176 setValue(&I, Tmp);
4177 DAG.setRoot(Tmp.getValue(1));
4178 return 0;
4179 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004180 case Intrinsic::bswap:
Dale Johannesenfa42dea2009-01-30 01:34:22 +00004181 setValue(&I, DAG.getNode(ISD::BSWAP, dl,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004182 getValue(I.getOperand(1)).getValueType(),
4183 getValue(I.getOperand(1))));
4184 return 0;
4185 case Intrinsic::cttz: {
4186 SDValue Arg = getValue(I.getOperand(1));
Owen Andersone50ed302009-08-10 22:56:29 +00004187 EVT Ty = Arg.getValueType();
Dale Johannesenfa42dea2009-01-30 01:34:22 +00004188 SDValue result = DAG.getNode(ISD::CTTZ, dl, Ty, Arg);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004189 setValue(&I, result);
4190 return 0;
4191 }
4192 case Intrinsic::ctlz: {
4193 SDValue Arg = getValue(I.getOperand(1));
Owen Andersone50ed302009-08-10 22:56:29 +00004194 EVT Ty = Arg.getValueType();
Dale Johannesenfa42dea2009-01-30 01:34:22 +00004195 SDValue result = DAG.getNode(ISD::CTLZ, dl, Ty, Arg);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004196 setValue(&I, result);
4197 return 0;
4198 }
4199 case Intrinsic::ctpop: {
4200 SDValue Arg = getValue(I.getOperand(1));
Owen Andersone50ed302009-08-10 22:56:29 +00004201 EVT Ty = Arg.getValueType();
Dale Johannesenfa42dea2009-01-30 01:34:22 +00004202 SDValue result = DAG.getNode(ISD::CTPOP, dl, Ty, Arg);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004203 setValue(&I, result);
4204 return 0;
4205 }
4206 case Intrinsic::stacksave: {
4207 SDValue Op = getRoot();
Dale Johannesenfa42dea2009-01-30 01:34:22 +00004208 SDValue Tmp = DAG.getNode(ISD::STACKSAVE, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004209 DAG.getVTList(TLI.getPointerTy(), MVT::Other), &Op, 1);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004210 setValue(&I, Tmp);
4211 DAG.setRoot(Tmp.getValue(1));
4212 return 0;
4213 }
4214 case Intrinsic::stackrestore: {
4215 SDValue Tmp = getValue(I.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00004216 DAG.setRoot(DAG.getNode(ISD::STACKRESTORE, dl, MVT::Other, getRoot(), Tmp));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004217 return 0;
4218 }
Bill Wendling57344502008-11-18 11:01:33 +00004219 case Intrinsic::stackprotector: {
Bill Wendlingb2a42982008-11-06 02:29:10 +00004220 // Emit code into the DAG to store the stack guard onto the stack.
4221 MachineFunction &MF = DAG.getMachineFunction();
4222 MachineFrameInfo *MFI = MF.getFrameInfo();
Owen Andersone50ed302009-08-10 22:56:29 +00004223 EVT PtrTy = TLI.getPointerTy();
Bill Wendlingb2a42982008-11-06 02:29:10 +00004224
Bill Wendlingb7c6ebc2008-11-07 01:23:58 +00004225 SDValue Src = getValue(I.getOperand(1)); // The guard's value.
4226 AllocaInst *Slot = cast<AllocaInst>(I.getOperand(2));
Bill Wendlingb2a42982008-11-06 02:29:10 +00004227
Bill Wendlingb7c6ebc2008-11-07 01:23:58 +00004228 int FI = FuncInfo.StaticAllocaMap[Slot];
Bill Wendlingb2a42982008-11-06 02:29:10 +00004229 MFI->setStackProtectorIndex(FI);
4230
4231 SDValue FIN = DAG.getFrameIndex(FI, PtrTy);
4232
4233 // Store the stack protector onto the stack.
Dale Johannesen66978ee2009-01-31 02:22:37 +00004234 SDValue Result = DAG.getStore(getRoot(), getCurDebugLoc(), Src, FIN,
Bill Wendlingb2a42982008-11-06 02:29:10 +00004235 PseudoSourceValue::getFixedStack(FI),
4236 0, true);
4237 setValue(&I, Result);
4238 DAG.setRoot(Result);
4239 return 0;
4240 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004241 case Intrinsic::var_annotation:
4242 // Discard annotate attributes
4243 return 0;
4244
4245 case Intrinsic::init_trampoline: {
4246 const Function *F = cast<Function>(I.getOperand(2)->stripPointerCasts());
4247
4248 SDValue Ops[6];
4249 Ops[0] = getRoot();
4250 Ops[1] = getValue(I.getOperand(1));
4251 Ops[2] = getValue(I.getOperand(2));
4252 Ops[3] = getValue(I.getOperand(3));
4253 Ops[4] = DAG.getSrcValue(I.getOperand(1));
4254 Ops[5] = DAG.getSrcValue(F);
4255
Dale Johannesenfa42dea2009-01-30 01:34:22 +00004256 SDValue Tmp = DAG.getNode(ISD::TRAMPOLINE, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004257 DAG.getVTList(TLI.getPointerTy(), MVT::Other),
Dan Gohmanfc166572009-04-09 23:54:40 +00004258 Ops, 6);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004259
4260 setValue(&I, Tmp);
4261 DAG.setRoot(Tmp.getValue(1));
4262 return 0;
4263 }
4264
4265 case Intrinsic::gcroot:
4266 if (GFI) {
4267 Value *Alloca = I.getOperand(1);
4268 Constant *TypeMap = cast<Constant>(I.getOperand(2));
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004269
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004270 FrameIndexSDNode *FI = cast<FrameIndexSDNode>(getValue(Alloca).getNode());
4271 GFI->addStackRoot(FI->getIndex(), TypeMap);
4272 }
4273 return 0;
4274
4275 case Intrinsic::gcread:
4276 case Intrinsic::gcwrite:
Torok Edwinc23197a2009-07-14 16:55:14 +00004277 llvm_unreachable("GC failed to lower gcread/gcwrite intrinsics!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004278 return 0;
4279
4280 case Intrinsic::flt_rounds: {
Owen Anderson825b72b2009-08-11 20:47:22 +00004281 setValue(&I, DAG.getNode(ISD::FLT_ROUNDS_, dl, MVT::i32));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004282 return 0;
4283 }
4284
4285 case Intrinsic::trap: {
Owen Anderson825b72b2009-08-11 20:47:22 +00004286 DAG.setRoot(DAG.getNode(ISD::TRAP, dl,MVT::Other, getRoot()));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004287 return 0;
4288 }
Bill Wendling7cdc3c82008-11-21 02:03:52 +00004289
Bill Wendlingef375462008-11-21 02:38:44 +00004290 case Intrinsic::uadd_with_overflow:
Bill Wendling74c37652008-12-09 22:08:41 +00004291 return implVisitAluOverflow(I, ISD::UADDO);
4292 case Intrinsic::sadd_with_overflow:
4293 return implVisitAluOverflow(I, ISD::SADDO);
4294 case Intrinsic::usub_with_overflow:
4295 return implVisitAluOverflow(I, ISD::USUBO);
4296 case Intrinsic::ssub_with_overflow:
4297 return implVisitAluOverflow(I, ISD::SSUBO);
4298 case Intrinsic::umul_with_overflow:
4299 return implVisitAluOverflow(I, ISD::UMULO);
4300 case Intrinsic::smul_with_overflow:
4301 return implVisitAluOverflow(I, ISD::SMULO);
Bill Wendling7cdc3c82008-11-21 02:03:52 +00004302
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004303 case Intrinsic::prefetch: {
4304 SDValue Ops[4];
4305 Ops[0] = getRoot();
4306 Ops[1] = getValue(I.getOperand(1));
4307 Ops[2] = getValue(I.getOperand(2));
4308 Ops[3] = getValue(I.getOperand(3));
Owen Anderson825b72b2009-08-11 20:47:22 +00004309 DAG.setRoot(DAG.getNode(ISD::PREFETCH, dl, MVT::Other, &Ops[0], 4));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004310 return 0;
4311 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004312
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004313 case Intrinsic::memory_barrier: {
4314 SDValue Ops[6];
4315 Ops[0] = getRoot();
4316 for (int x = 1; x < 6; ++x)
4317 Ops[x] = getValue(I.getOperand(x));
4318
Owen Anderson825b72b2009-08-11 20:47:22 +00004319 DAG.setRoot(DAG.getNode(ISD::MEMBARRIER, dl, MVT::Other, &Ops[0], 6));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004320 return 0;
4321 }
4322 case Intrinsic::atomic_cmp_swap: {
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004323 SDValue Root = getRoot();
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004324 SDValue L =
Dale Johannesen66978ee2009-01-31 02:22:37 +00004325 DAG.getAtomic(ISD::ATOMIC_CMP_SWAP, getCurDebugLoc(),
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004326 getValue(I.getOperand(2)).getValueType().getSimpleVT(),
4327 Root,
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004328 getValue(I.getOperand(1)),
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004329 getValue(I.getOperand(2)),
4330 getValue(I.getOperand(3)),
4331 I.getOperand(1));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004332 setValue(&I, L);
4333 DAG.setRoot(L.getValue(1));
4334 return 0;
4335 }
4336 case Intrinsic::atomic_load_add:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004337 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_ADD);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004338 case Intrinsic::atomic_load_sub:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004339 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_SUB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004340 case Intrinsic::atomic_load_or:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004341 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_OR);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004342 case Intrinsic::atomic_load_xor:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004343 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_XOR);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004344 case Intrinsic::atomic_load_and:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004345 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_AND);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004346 case Intrinsic::atomic_load_nand:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004347 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_NAND);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004348 case Intrinsic::atomic_load_max:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004349 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_MAX);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004350 case Intrinsic::atomic_load_min:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004351 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_MIN);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004352 case Intrinsic::atomic_load_umin:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004353 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_UMIN);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004354 case Intrinsic::atomic_load_umax:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004355 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_UMAX);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004356 case Intrinsic::atomic_swap:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004357 return implVisitBinaryAtomic(I, ISD::ATOMIC_SWAP);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004358 }
4359}
4360
Dan Gohman98ca4f22009-08-05 01:29:28 +00004361/// Test if the given instruction is in a position to be optimized
4362/// with a tail-call. This roughly means that it's in a block with
4363/// a return and there's nothing that needs to be scheduled
4364/// between it and the return.
4365///
4366/// This function only tests target-independent requirements.
4367/// For target-dependent requirements, a target should override
4368/// TargetLowering::IsEligibleForTailCallOptimization.
4369///
4370static bool
4371isInTailCallPosition(const Instruction *I, Attributes RetAttr,
4372 const TargetLowering &TLI) {
4373 const BasicBlock *ExitBB = I->getParent();
4374 const TerminatorInst *Term = ExitBB->getTerminator();
4375 const ReturnInst *Ret = dyn_cast<ReturnInst>(Term);
4376 const Function *F = ExitBB->getParent();
4377
4378 // The block must end in a return statement or an unreachable.
4379 if (!Ret && !isa<UnreachableInst>(Term)) return false;
4380
4381 // If I will have a chain, make sure no other instruction that will have a
4382 // chain interposes between I and the return.
4383 if (I->mayHaveSideEffects() || I->mayReadFromMemory() ||
4384 !I->isSafeToSpeculativelyExecute())
4385 for (BasicBlock::const_iterator BBI = prior(prior(ExitBB->end())); ;
4386 --BBI) {
4387 if (&*BBI == I)
4388 break;
4389 if (BBI->mayHaveSideEffects() || BBI->mayReadFromMemory() ||
4390 !BBI->isSafeToSpeculativelyExecute())
4391 return false;
4392 }
4393
4394 // If the block ends with a void return or unreachable, it doesn't matter
4395 // what the call's return type is.
4396 if (!Ret || Ret->getNumOperands() == 0) return true;
4397
4398 // Conservatively require the attributes of the call to match those of
4399 // the return.
4400 if (F->getAttributes().getRetAttributes() != RetAttr)
4401 return false;
4402
4403 // Otherwise, make sure the unmodified return value of I is the return value.
4404 for (const Instruction *U = dyn_cast<Instruction>(Ret->getOperand(0)); ;
4405 U = dyn_cast<Instruction>(U->getOperand(0))) {
4406 if (!U)
4407 return false;
4408 if (!U->hasOneUse())
4409 return false;
4410 if (U == I)
4411 break;
4412 // Check for a truly no-op truncate.
4413 if (isa<TruncInst>(U) &&
4414 TLI.isTruncateFree(U->getOperand(0)->getType(), U->getType()))
4415 continue;
4416 // Check for a truly no-op bitcast.
4417 if (isa<BitCastInst>(U) &&
4418 (U->getOperand(0)->getType() == U->getType() ||
4419 (isa<PointerType>(U->getOperand(0)->getType()) &&
4420 isa<PointerType>(U->getType()))))
4421 continue;
4422 // Otherwise it's not a true no-op.
4423 return false;
4424 }
4425
4426 return true;
4427}
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004428
4429void SelectionDAGLowering::LowerCallTo(CallSite CS, SDValue Callee,
Dan Gohman98ca4f22009-08-05 01:29:28 +00004430 bool isTailCall,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004431 MachineBasicBlock *LandingPad) {
4432 const PointerType *PT = cast<PointerType>(CS.getCalledValue()->getType());
4433 const FunctionType *FTy = cast<FunctionType>(PT->getElementType());
4434 MachineModuleInfo *MMI = DAG.getMachineModuleInfo();
4435 unsigned BeginLabel = 0, EndLabel = 0;
4436
4437 TargetLowering::ArgListTy Args;
4438 TargetLowering::ArgListEntry Entry;
4439 Args.reserve(CS.arg_size());
Dan Gohman98ca4f22009-08-05 01:29:28 +00004440 unsigned j = 1;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004441 for (CallSite::arg_iterator i = CS.arg_begin(), e = CS.arg_end();
Dan Gohman98ca4f22009-08-05 01:29:28 +00004442 i != e; ++i, ++j) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004443 SDValue ArgNode = getValue(*i);
4444 Entry.Node = ArgNode; Entry.Ty = (*i)->getType();
4445
4446 unsigned attrInd = i - CS.arg_begin() + 1;
Devang Patel05988662008-09-25 21:00:45 +00004447 Entry.isSExt = CS.paramHasAttr(attrInd, Attribute::SExt);
4448 Entry.isZExt = CS.paramHasAttr(attrInd, Attribute::ZExt);
4449 Entry.isInReg = CS.paramHasAttr(attrInd, Attribute::InReg);
4450 Entry.isSRet = CS.paramHasAttr(attrInd, Attribute::StructRet);
4451 Entry.isNest = CS.paramHasAttr(attrInd, Attribute::Nest);
4452 Entry.isByVal = CS.paramHasAttr(attrInd, Attribute::ByVal);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004453 Entry.Alignment = CS.getParamAlignment(attrInd);
4454 Args.push_back(Entry);
4455 }
4456
4457 if (LandingPad && MMI) {
4458 // Insert a label before the invoke call to mark the try range. This can be
4459 // used to detect deletion of the invoke via the MachineModuleInfo.
4460 BeginLabel = MMI->NextLabelID();
Jim Grosbach1b747ad2009-08-11 00:09:57 +00004461
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004462 // Both PendingLoads and PendingExports must be flushed here;
4463 // this call might not return.
4464 (void)getRoot();
Dale Johannesen8ad9b432009-02-04 01:17:06 +00004465 DAG.setRoot(DAG.getLabel(ISD::EH_LABEL, getCurDebugLoc(),
4466 getControlRoot(), BeginLabel));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004467 }
4468
Dan Gohman98ca4f22009-08-05 01:29:28 +00004469 // Check if target-independent constraints permit a tail call here.
4470 // Target-dependent constraints are checked within TLI.LowerCallTo.
4471 if (isTailCall &&
4472 !isInTailCallPosition(CS.getInstruction(),
4473 CS.getAttributes().getRetAttributes(),
4474 TLI))
4475 isTailCall = false;
4476
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004477 std::pair<SDValue,SDValue> Result =
4478 TLI.LowerCallTo(getRoot(), CS.getType(),
Devang Patel05988662008-09-25 21:00:45 +00004479 CS.paramHasAttr(0, Attribute::SExt),
Dale Johannesen86098bd2008-09-26 19:31:26 +00004480 CS.paramHasAttr(0, Attribute::ZExt), FTy->isVarArg(),
Tilmann Scheller6b61cd12009-07-03 06:44:53 +00004481 CS.paramHasAttr(0, Attribute::InReg), FTy->getNumParams(),
Dale Johannesen86098bd2008-09-26 19:31:26 +00004482 CS.getCallingConv(),
Dan Gohman98ca4f22009-08-05 01:29:28 +00004483 isTailCall,
4484 !CS.getInstruction()->use_empty(),
Dale Johannesen66978ee2009-01-31 02:22:37 +00004485 Callee, Args, DAG, getCurDebugLoc());
Dan Gohman98ca4f22009-08-05 01:29:28 +00004486 assert((isTailCall || Result.second.getNode()) &&
4487 "Non-null chain expected with non-tail call!");
4488 assert((Result.second.getNode() || !Result.first.getNode()) &&
4489 "Null value expected with tail call!");
4490 if (Result.first.getNode())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004491 setValue(CS.getInstruction(), Result.first);
Dan Gohman98ca4f22009-08-05 01:29:28 +00004492 // As a special case, a null chain means that a tail call has
4493 // been emitted and the DAG root is already updated.
4494 if (Result.second.getNode())
4495 DAG.setRoot(Result.second);
4496 else
4497 HasTailCall = true;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004498
4499 if (LandingPad && MMI) {
4500 // Insert a label at the end of the invoke call to mark the try range. This
4501 // can be used to detect deletion of the invoke via the MachineModuleInfo.
4502 EndLabel = MMI->NextLabelID();
Dale Johannesen8ad9b432009-02-04 01:17:06 +00004503 DAG.setRoot(DAG.getLabel(ISD::EH_LABEL, getCurDebugLoc(),
4504 getRoot(), EndLabel));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004505
4506 // Inform MachineModuleInfo of range.
4507 MMI->addInvoke(LandingPad, BeginLabel, EndLabel);
4508 }
4509}
4510
4511
4512void SelectionDAGLowering::visitCall(CallInst &I) {
4513 const char *RenameFn = 0;
4514 if (Function *F = I.getCalledFunction()) {
4515 if (F->isDeclaration()) {
Dale Johannesen49de9822009-02-05 01:49:45 +00004516 const TargetIntrinsicInfo *II = TLI.getTargetMachine().getIntrinsicInfo();
4517 if (II) {
4518 if (unsigned IID = II->getIntrinsicID(F)) {
4519 RenameFn = visitIntrinsicCall(I, IID);
4520 if (!RenameFn)
4521 return;
4522 }
4523 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004524 if (unsigned IID = F->getIntrinsicID()) {
4525 RenameFn = visitIntrinsicCall(I, IID);
4526 if (!RenameFn)
4527 return;
4528 }
4529 }
4530
4531 // Check for well-known libc/libm calls. If the function is internal, it
4532 // can't be a library call.
Daniel Dunbarf0443c12009-07-26 08:34:35 +00004533 if (!F->hasLocalLinkage() && F->hasName()) {
4534 StringRef Name = F->getName();
4535 if (Name == "copysign" || Name == "copysignf") {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004536 if (I.getNumOperands() == 3 && // Basic sanity checks.
4537 I.getOperand(1)->getType()->isFloatingPoint() &&
4538 I.getType() == I.getOperand(1)->getType() &&
4539 I.getType() == I.getOperand(2)->getType()) {
4540 SDValue LHS = getValue(I.getOperand(1));
4541 SDValue RHS = getValue(I.getOperand(2));
Scott Michelfdc40a02009-02-17 22:15:04 +00004542 setValue(&I, DAG.getNode(ISD::FCOPYSIGN, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00004543 LHS.getValueType(), LHS, RHS));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004544 return;
4545 }
Daniel Dunbarf0443c12009-07-26 08:34:35 +00004546 } else if (Name == "fabs" || Name == "fabsf" || Name == "fabsl") {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004547 if (I.getNumOperands() == 2 && // Basic sanity checks.
4548 I.getOperand(1)->getType()->isFloatingPoint() &&
4549 I.getType() == I.getOperand(1)->getType()) {
4550 SDValue Tmp = getValue(I.getOperand(1));
Scott Michelfdc40a02009-02-17 22:15:04 +00004551 setValue(&I, DAG.getNode(ISD::FABS, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00004552 Tmp.getValueType(), Tmp));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004553 return;
4554 }
Daniel Dunbarf0443c12009-07-26 08:34:35 +00004555 } else if (Name == "sin" || Name == "sinf" || Name == "sinl") {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004556 if (I.getNumOperands() == 2 && // Basic sanity checks.
4557 I.getOperand(1)->getType()->isFloatingPoint() &&
4558 I.getType() == I.getOperand(1)->getType()) {
4559 SDValue Tmp = getValue(I.getOperand(1));
Scott Michelfdc40a02009-02-17 22:15:04 +00004560 setValue(&I, DAG.getNode(ISD::FSIN, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00004561 Tmp.getValueType(), Tmp));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004562 return;
4563 }
Daniel Dunbarf0443c12009-07-26 08:34:35 +00004564 } else if (Name == "cos" || Name == "cosf" || Name == "cosl") {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004565 if (I.getNumOperands() == 2 && // Basic sanity checks.
4566 I.getOperand(1)->getType()->isFloatingPoint() &&
4567 I.getType() == I.getOperand(1)->getType()) {
4568 SDValue Tmp = getValue(I.getOperand(1));
Scott Michelfdc40a02009-02-17 22:15:04 +00004569 setValue(&I, DAG.getNode(ISD::FCOS, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00004570 Tmp.getValueType(), Tmp));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004571 return;
4572 }
4573 }
4574 }
4575 } else if (isa<InlineAsm>(I.getOperand(0))) {
4576 visitInlineAsm(&I);
4577 return;
4578 }
4579
4580 SDValue Callee;
4581 if (!RenameFn)
4582 Callee = getValue(I.getOperand(0));
4583 else
Bill Wendling056292f2008-09-16 21:48:12 +00004584 Callee = DAG.getExternalSymbol(RenameFn, TLI.getPointerTy());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004585
Dan Gohman98ca4f22009-08-05 01:29:28 +00004586 // Check if we can potentially perform a tail call. More detailed
4587 // checking is be done within LowerCallTo, after more information
4588 // about the call is known.
4589 bool isTailCall = PerformTailCallOpt && I.isTailCall();
4590
4591 LowerCallTo(&I, Callee, isTailCall);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004592}
4593
4594
4595/// getCopyFromRegs - Emit a series of CopyFromReg nodes that copies from
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004596/// this value and returns the result as a ValueVT value. This uses
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004597/// Chain/Flag as the input and updates them for the output Chain/Flag.
4598/// If the Flag pointer is NULL, no flag is used.
Dale Johannesen66978ee2009-01-31 02:22:37 +00004599SDValue RegsForValue::getCopyFromRegs(SelectionDAG &DAG, DebugLoc dl,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004600 SDValue &Chain,
4601 SDValue *Flag) const {
4602 // Assemble the legal parts into the final values.
4603 SmallVector<SDValue, 4> Values(ValueVTs.size());
4604 SmallVector<SDValue, 8> Parts;
4605 for (unsigned Value = 0, Part = 0, e = ValueVTs.size(); Value != e; ++Value) {
4606 // Copy the legal parts from the registers.
Owen Andersone50ed302009-08-10 22:56:29 +00004607 EVT ValueVT = ValueVTs[Value];
Owen Anderson23b9b192009-08-12 00:36:31 +00004608 unsigned NumRegs = TLI->getNumRegisters(*DAG.getContext(), ValueVT);
Owen Andersone50ed302009-08-10 22:56:29 +00004609 EVT RegisterVT = RegVTs[Value];
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004610
4611 Parts.resize(NumRegs);
4612 for (unsigned i = 0; i != NumRegs; ++i) {
4613 SDValue P;
4614 if (Flag == 0)
Dale Johannesena04b7572009-02-03 23:04:43 +00004615 P = DAG.getCopyFromReg(Chain, dl, Regs[Part+i], RegisterVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004616 else {
Dale Johannesena04b7572009-02-03 23:04:43 +00004617 P = DAG.getCopyFromReg(Chain, dl, Regs[Part+i], RegisterVT, *Flag);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004618 *Flag = P.getValue(2);
4619 }
4620 Chain = P.getValue(1);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004621
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004622 // If the source register was virtual and if we know something about it,
4623 // add an assert node.
4624 if (TargetRegisterInfo::isVirtualRegister(Regs[Part+i]) &&
4625 RegisterVT.isInteger() && !RegisterVT.isVector()) {
4626 unsigned SlotNo = Regs[Part+i]-TargetRegisterInfo::FirstVirtualRegister;
4627 FunctionLoweringInfo &FLI = DAG.getFunctionLoweringInfo();
4628 if (FLI.LiveOutRegInfo.size() > SlotNo) {
4629 FunctionLoweringInfo::LiveOutInfo &LOI = FLI.LiveOutRegInfo[SlotNo];
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004630
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004631 unsigned RegSize = RegisterVT.getSizeInBits();
4632 unsigned NumSignBits = LOI.NumSignBits;
4633 unsigned NumZeroBits = LOI.KnownZero.countLeadingOnes();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004634
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004635 // FIXME: We capture more information than the dag can represent. For
4636 // now, just use the tightest assertzext/assertsext possible.
4637 bool isSExt = true;
Owen Anderson825b72b2009-08-11 20:47:22 +00004638 EVT FromVT(MVT::Other);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004639 if (NumSignBits == RegSize)
Owen Anderson825b72b2009-08-11 20:47:22 +00004640 isSExt = true, FromVT = MVT::i1; // ASSERT SEXT 1
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004641 else if (NumZeroBits >= RegSize-1)
Owen Anderson825b72b2009-08-11 20:47:22 +00004642 isSExt = false, FromVT = MVT::i1; // ASSERT ZEXT 1
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004643 else if (NumSignBits > RegSize-8)
Owen Anderson825b72b2009-08-11 20:47:22 +00004644 isSExt = true, FromVT = MVT::i8; // ASSERT SEXT 8
Dan Gohman07c26ee2009-03-31 01:38:29 +00004645 else if (NumZeroBits >= RegSize-8)
Owen Anderson825b72b2009-08-11 20:47:22 +00004646 isSExt = false, FromVT = MVT::i8; // ASSERT ZEXT 8
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004647 else if (NumSignBits > RegSize-16)
Owen Anderson825b72b2009-08-11 20:47:22 +00004648 isSExt = true, FromVT = MVT::i16; // ASSERT SEXT 16
Dan Gohman07c26ee2009-03-31 01:38:29 +00004649 else if (NumZeroBits >= RegSize-16)
Owen Anderson825b72b2009-08-11 20:47:22 +00004650 isSExt = false, FromVT = MVT::i16; // ASSERT ZEXT 16
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004651 else if (NumSignBits > RegSize-32)
Owen Anderson825b72b2009-08-11 20:47:22 +00004652 isSExt = true, FromVT = MVT::i32; // ASSERT SEXT 32
Dan Gohman07c26ee2009-03-31 01:38:29 +00004653 else if (NumZeroBits >= RegSize-32)
Owen Anderson825b72b2009-08-11 20:47:22 +00004654 isSExt = false, FromVT = MVT::i32; // ASSERT ZEXT 32
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004655
Owen Anderson825b72b2009-08-11 20:47:22 +00004656 if (FromVT != MVT::Other) {
Dale Johannesen66978ee2009-01-31 02:22:37 +00004657 P = DAG.getNode(isSExt ? ISD::AssertSext : ISD::AssertZext, dl,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004658 RegisterVT, P, DAG.getValueType(FromVT));
4659
4660 }
4661 }
4662 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004663
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004664 Parts[i] = P;
4665 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004666
Scott Michelfdc40a02009-02-17 22:15:04 +00004667 Values[Value] = getCopyFromParts(DAG, dl, Parts.begin(),
Dale Johannesen66978ee2009-01-31 02:22:37 +00004668 NumRegs, RegisterVT, ValueVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004669 Part += NumRegs;
4670 Parts.clear();
4671 }
4672
Dale Johannesen66978ee2009-01-31 02:22:37 +00004673 return DAG.getNode(ISD::MERGE_VALUES, dl,
Duncan Sandsaaffa052008-12-01 11:41:29 +00004674 DAG.getVTList(&ValueVTs[0], ValueVTs.size()),
4675 &Values[0], ValueVTs.size());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004676}
4677
4678/// getCopyToRegs - Emit a series of CopyToReg nodes that copies the
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004679/// specified value into the registers specified by this object. This uses
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004680/// Chain/Flag as the input and updates them for the output Chain/Flag.
4681/// If the Flag pointer is NULL, no flag is used.
Dale Johannesen66978ee2009-01-31 02:22:37 +00004682void RegsForValue::getCopyToRegs(SDValue Val, SelectionDAG &DAG, DebugLoc dl,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004683 SDValue &Chain, SDValue *Flag) const {
4684 // Get the list of the values's legal parts.
4685 unsigned NumRegs = Regs.size();
4686 SmallVector<SDValue, 8> Parts(NumRegs);
4687 for (unsigned Value = 0, Part = 0, e = ValueVTs.size(); Value != e; ++Value) {
Owen Andersone50ed302009-08-10 22:56:29 +00004688 EVT ValueVT = ValueVTs[Value];
Owen Anderson23b9b192009-08-12 00:36:31 +00004689 unsigned NumParts = TLI->getNumRegisters(*DAG.getContext(), ValueVT);
Owen Andersone50ed302009-08-10 22:56:29 +00004690 EVT RegisterVT = RegVTs[Value];
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004691
Dale Johannesen66978ee2009-01-31 02:22:37 +00004692 getCopyToParts(DAG, dl, Val.getValue(Val.getResNo() + Value),
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004693 &Parts[Part], NumParts, RegisterVT);
4694 Part += NumParts;
4695 }
4696
4697 // Copy the parts into the registers.
4698 SmallVector<SDValue, 8> Chains(NumRegs);
4699 for (unsigned i = 0; i != NumRegs; ++i) {
4700 SDValue Part;
4701 if (Flag == 0)
Dale Johannesena04b7572009-02-03 23:04:43 +00004702 Part = DAG.getCopyToReg(Chain, dl, Regs[i], Parts[i]);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004703 else {
Dale Johannesena04b7572009-02-03 23:04:43 +00004704 Part = DAG.getCopyToReg(Chain, dl, Regs[i], Parts[i], *Flag);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004705 *Flag = Part.getValue(1);
4706 }
4707 Chains[i] = Part.getValue(0);
4708 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004709
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004710 if (NumRegs == 1 || Flag)
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004711 // If NumRegs > 1 && Flag is used then the use of the last CopyToReg is
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004712 // flagged to it. That is the CopyToReg nodes and the user are considered
4713 // a single scheduling unit. If we create a TokenFactor and return it as
4714 // chain, then the TokenFactor is both a predecessor (operand) of the
4715 // user as well as a successor (the TF operands are flagged to the user).
4716 // c1, f1 = CopyToReg
4717 // c2, f2 = CopyToReg
4718 // c3 = TokenFactor c1, c2
4719 // ...
4720 // = op c3, ..., f2
4721 Chain = Chains[NumRegs-1];
4722 else
Owen Anderson825b72b2009-08-11 20:47:22 +00004723 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, &Chains[0], NumRegs);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004724}
4725
4726/// AddInlineAsmOperands - Add this value to the specified inlineasm node
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004727/// operand list. This adds the code marker and includes the number of
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004728/// values added into it.
Evan Cheng697cbbf2009-03-20 18:03:34 +00004729void RegsForValue::AddInlineAsmOperands(unsigned Code,
4730 bool HasMatching,unsigned MatchingIdx,
4731 SelectionDAG &DAG,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004732 std::vector<SDValue> &Ops) const {
Owen Andersone50ed302009-08-10 22:56:29 +00004733 EVT IntPtrTy = DAG.getTargetLoweringInfo().getPointerTy();
Evan Cheng697cbbf2009-03-20 18:03:34 +00004734 assert(Regs.size() < (1 << 13) && "Too many inline asm outputs!");
4735 unsigned Flag = Code | (Regs.size() << 3);
4736 if (HasMatching)
4737 Flag |= 0x80000000 | (MatchingIdx << 16);
4738 Ops.push_back(DAG.getTargetConstant(Flag, IntPtrTy));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004739 for (unsigned Value = 0, Reg = 0, e = ValueVTs.size(); Value != e; ++Value) {
Owen Anderson23b9b192009-08-12 00:36:31 +00004740 unsigned NumRegs = TLI->getNumRegisters(*DAG.getContext(), ValueVTs[Value]);
Owen Andersone50ed302009-08-10 22:56:29 +00004741 EVT RegisterVT = RegVTs[Value];
Chris Lattner58f15c42008-10-17 16:21:11 +00004742 for (unsigned i = 0; i != NumRegs; ++i) {
4743 assert(Reg < Regs.size() && "Mismatch in # registers expected");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004744 Ops.push_back(DAG.getRegister(Regs[Reg++], RegisterVT));
Chris Lattner58f15c42008-10-17 16:21:11 +00004745 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004746 }
4747}
4748
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004749/// isAllocatableRegister - If the specified register is safe to allocate,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004750/// i.e. it isn't a stack pointer or some other special register, return the
4751/// register class for the register. Otherwise, return null.
4752static const TargetRegisterClass *
4753isAllocatableRegister(unsigned Reg, MachineFunction &MF,
4754 const TargetLowering &TLI,
4755 const TargetRegisterInfo *TRI) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004756 EVT FoundVT = MVT::Other;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004757 const TargetRegisterClass *FoundRC = 0;
4758 for (TargetRegisterInfo::regclass_iterator RCI = TRI->regclass_begin(),
4759 E = TRI->regclass_end(); RCI != E; ++RCI) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004760 EVT ThisVT = MVT::Other;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004761
4762 const TargetRegisterClass *RC = *RCI;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004763 // If none of the the value types for this register class are valid, we
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004764 // can't use it. For example, 64-bit reg classes on 32-bit targets.
4765 for (TargetRegisterClass::vt_iterator I = RC->vt_begin(), E = RC->vt_end();
4766 I != E; ++I) {
4767 if (TLI.isTypeLegal(*I)) {
4768 // If we have already found this register in a different register class,
4769 // choose the one with the largest VT specified. For example, on
4770 // PowerPC, we favor f64 register classes over f32.
Owen Anderson825b72b2009-08-11 20:47:22 +00004771 if (FoundVT == MVT::Other || FoundVT.bitsLT(*I)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004772 ThisVT = *I;
4773 break;
4774 }
4775 }
4776 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004777
Owen Anderson825b72b2009-08-11 20:47:22 +00004778 if (ThisVT == MVT::Other) continue;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004779
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004780 // NOTE: This isn't ideal. In particular, this might allocate the
4781 // frame pointer in functions that need it (due to them not being taken
4782 // out of allocation, because a variable sized allocation hasn't been seen
4783 // yet). This is a slight code pessimization, but should still work.
4784 for (TargetRegisterClass::iterator I = RC->allocation_order_begin(MF),
4785 E = RC->allocation_order_end(MF); I != E; ++I)
4786 if (*I == Reg) {
4787 // We found a matching register class. Keep looking at others in case
4788 // we find one with larger registers that this physreg is also in.
4789 FoundRC = RC;
4790 FoundVT = ThisVT;
4791 break;
4792 }
4793 }
4794 return FoundRC;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004795}
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004796
4797
4798namespace llvm {
4799/// AsmOperandInfo - This contains information for each constraint that we are
4800/// lowering.
Cedric Venetaff9c272009-02-14 16:06:42 +00004801class VISIBILITY_HIDDEN SDISelAsmOperandInfo :
Daniel Dunbarc0c3b9a2008-09-10 04:16:29 +00004802 public TargetLowering::AsmOperandInfo {
Cedric Venetaff9c272009-02-14 16:06:42 +00004803public:
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004804 /// CallOperand - If this is the result output operand or a clobber
4805 /// this is null, otherwise it is the incoming operand to the CallInst.
4806 /// This gets modified as the asm is processed.
4807 SDValue CallOperand;
4808
4809 /// AssignedRegs - If this is a register or register class operand, this
4810 /// contains the set of register corresponding to the operand.
4811 RegsForValue AssignedRegs;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004812
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004813 explicit SDISelAsmOperandInfo(const InlineAsm::ConstraintInfo &info)
4814 : TargetLowering::AsmOperandInfo(info), CallOperand(0,0) {
4815 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004816
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004817 /// MarkAllocatedRegs - Once AssignedRegs is set, mark the assigned registers
4818 /// busy in OutputRegs/InputRegs.
4819 void MarkAllocatedRegs(bool isOutReg, bool isInReg,
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004820 std::set<unsigned> &OutputRegs,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004821 std::set<unsigned> &InputRegs,
4822 const TargetRegisterInfo &TRI) const {
4823 if (isOutReg) {
4824 for (unsigned i = 0, e = AssignedRegs.Regs.size(); i != e; ++i)
4825 MarkRegAndAliases(AssignedRegs.Regs[i], OutputRegs, TRI);
4826 }
4827 if (isInReg) {
4828 for (unsigned i = 0, e = AssignedRegs.Regs.size(); i != e; ++i)
4829 MarkRegAndAliases(AssignedRegs.Regs[i], InputRegs, TRI);
4830 }
4831 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004832
Owen Andersone50ed302009-08-10 22:56:29 +00004833 /// getCallOperandValEVT - Return the EVT of the Value* that this operand
Chris Lattner81249c92008-10-17 17:05:25 +00004834 /// corresponds to. If there is no Value* for this operand, it returns
Owen Anderson825b72b2009-08-11 20:47:22 +00004835 /// MVT::Other.
Owen Anderson1d0be152009-08-13 21:58:54 +00004836 EVT getCallOperandValEVT(LLVMContext &Context,
4837 const TargetLowering &TLI,
Chris Lattner81249c92008-10-17 17:05:25 +00004838 const TargetData *TD) const {
Owen Anderson825b72b2009-08-11 20:47:22 +00004839 if (CallOperandVal == 0) return MVT::Other;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004840
Chris Lattner81249c92008-10-17 17:05:25 +00004841 if (isa<BasicBlock>(CallOperandVal))
4842 return TLI.getPointerTy();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004843
Chris Lattner81249c92008-10-17 17:05:25 +00004844 const llvm::Type *OpTy = CallOperandVal->getType();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004845
Chris Lattner81249c92008-10-17 17:05:25 +00004846 // If this is an indirect operand, the operand is a pointer to the
4847 // accessed type.
4848 if (isIndirect)
4849 OpTy = cast<PointerType>(OpTy)->getElementType();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004850
Chris Lattner81249c92008-10-17 17:05:25 +00004851 // If OpTy is not a single value, it may be a struct/union that we
4852 // can tile with integers.
4853 if (!OpTy->isSingleValueType() && OpTy->isSized()) {
4854 unsigned BitSize = TD->getTypeSizeInBits(OpTy);
4855 switch (BitSize) {
4856 default: break;
4857 case 1:
4858 case 8:
4859 case 16:
4860 case 32:
4861 case 64:
Chris Lattnercfc14c12008-10-17 19:59:51 +00004862 case 128:
Owen Anderson1d0be152009-08-13 21:58:54 +00004863 OpTy = IntegerType::get(Context, BitSize);
Chris Lattner81249c92008-10-17 17:05:25 +00004864 break;
4865 }
4866 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004867
Chris Lattner81249c92008-10-17 17:05:25 +00004868 return TLI.getValueType(OpTy, true);
4869 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004870
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004871private:
4872 /// MarkRegAndAliases - Mark the specified register and all aliases in the
4873 /// specified set.
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004874 static void MarkRegAndAliases(unsigned Reg, std::set<unsigned> &Regs,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004875 const TargetRegisterInfo &TRI) {
4876 assert(TargetRegisterInfo::isPhysicalRegister(Reg) && "Isn't a physreg");
4877 Regs.insert(Reg);
4878 if (const unsigned *Aliases = TRI.getAliasSet(Reg))
4879 for (; *Aliases; ++Aliases)
4880 Regs.insert(*Aliases);
4881 }
4882};
4883} // end llvm namespace.
4884
4885
4886/// GetRegistersForValue - Assign registers (virtual or physical) for the
4887/// specified operand. We prefer to assign virtual registers, to allow the
4888/// register allocator handle the assignment process. However, if the asm uses
4889/// features that we can't model on machineinstrs, we have SDISel do the
4890/// allocation. This produces generally horrible, but correct, code.
4891///
4892/// OpInfo describes the operand.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004893/// Input and OutputRegs are the set of already allocated physical registers.
4894///
4895void SelectionDAGLowering::
Dale Johannesen8e3455b2008-09-24 23:13:09 +00004896GetRegistersForValue(SDISelAsmOperandInfo &OpInfo,
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004897 std::set<unsigned> &OutputRegs,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004898 std::set<unsigned> &InputRegs) {
Dan Gohman0d24bfb2009-08-15 02:06:22 +00004899 LLVMContext &Context = FuncInfo.Fn->getContext();
Owen Anderson23b9b192009-08-12 00:36:31 +00004900
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004901 // Compute whether this value requires an input register, an output register,
4902 // or both.
4903 bool isOutReg = false;
4904 bool isInReg = false;
4905 switch (OpInfo.Type) {
4906 case InlineAsm::isOutput:
4907 isOutReg = true;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004908
4909 // If there is an input constraint that matches this, we need to reserve
Dale Johannesen8e3455b2008-09-24 23:13:09 +00004910 // the input register so no other inputs allocate to it.
Chris Lattner6bdcda32008-10-17 16:47:46 +00004911 isInReg = OpInfo.hasMatchingInput();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004912 break;
4913 case InlineAsm::isInput:
4914 isInReg = true;
4915 isOutReg = false;
4916 break;
4917 case InlineAsm::isClobber:
4918 isOutReg = true;
4919 isInReg = true;
4920 break;
4921 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004922
4923
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004924 MachineFunction &MF = DAG.getMachineFunction();
4925 SmallVector<unsigned, 4> Regs;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004926
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004927 // If this is a constraint for a single physreg, or a constraint for a
4928 // register class, find it.
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004929 std::pair<unsigned, const TargetRegisterClass*> PhysReg =
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004930 TLI.getRegForInlineAsmConstraint(OpInfo.ConstraintCode,
4931 OpInfo.ConstraintVT);
4932
4933 unsigned NumRegs = 1;
Owen Anderson825b72b2009-08-11 20:47:22 +00004934 if (OpInfo.ConstraintVT != MVT::Other) {
Chris Lattner01426e12008-10-21 00:45:36 +00004935 // If this is a FP input in an integer register (or visa versa) insert a bit
4936 // cast of the input value. More generally, handle any case where the input
4937 // value disagrees with the register class we plan to stick this in.
4938 if (OpInfo.Type == InlineAsm::isInput &&
4939 PhysReg.second && !PhysReg.second->hasType(OpInfo.ConstraintVT)) {
Owen Andersone50ed302009-08-10 22:56:29 +00004940 // Try to convert to the first EVT that the reg class contains. If the
Chris Lattner01426e12008-10-21 00:45:36 +00004941 // types are identical size, use a bitcast to convert (e.g. two differing
4942 // vector types).
Owen Andersone50ed302009-08-10 22:56:29 +00004943 EVT RegVT = *PhysReg.second->vt_begin();
Chris Lattner01426e12008-10-21 00:45:36 +00004944 if (RegVT.getSizeInBits() == OpInfo.ConstraintVT.getSizeInBits()) {
Dale Johannesen66978ee2009-01-31 02:22:37 +00004945 OpInfo.CallOperand = DAG.getNode(ISD::BIT_CONVERT, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00004946 RegVT, OpInfo.CallOperand);
Chris Lattner01426e12008-10-21 00:45:36 +00004947 OpInfo.ConstraintVT = RegVT;
4948 } else if (RegVT.isInteger() && OpInfo.ConstraintVT.isFloatingPoint()) {
4949 // If the input is a FP value and we want it in FP registers, do a
4950 // bitcast to the corresponding integer type. This turns an f64 value
4951 // into i64, which can be passed with two i32 values on a 32-bit
4952 // machine.
Owen Anderson23b9b192009-08-12 00:36:31 +00004953 RegVT = EVT::getIntegerVT(Context,
4954 OpInfo.ConstraintVT.getSizeInBits());
Dale Johannesen66978ee2009-01-31 02:22:37 +00004955 OpInfo.CallOperand = DAG.getNode(ISD::BIT_CONVERT, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00004956 RegVT, OpInfo.CallOperand);
Chris Lattner01426e12008-10-21 00:45:36 +00004957 OpInfo.ConstraintVT = RegVT;
4958 }
4959 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004960
Owen Anderson23b9b192009-08-12 00:36:31 +00004961 NumRegs = TLI.getNumRegisters(Context, OpInfo.ConstraintVT);
Chris Lattner01426e12008-10-21 00:45:36 +00004962 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004963
Owen Andersone50ed302009-08-10 22:56:29 +00004964 EVT RegVT;
4965 EVT ValueVT = OpInfo.ConstraintVT;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004966
4967 // If this is a constraint for a specific physical register, like {r17},
4968 // assign it now.
Chris Lattnere2f7bf82009-03-24 15:27:37 +00004969 if (unsigned AssignedReg = PhysReg.first) {
4970 const TargetRegisterClass *RC = PhysReg.second;
Owen Anderson825b72b2009-08-11 20:47:22 +00004971 if (OpInfo.ConstraintVT == MVT::Other)
Chris Lattnere2f7bf82009-03-24 15:27:37 +00004972 ValueVT = *RC->vt_begin();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004973
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004974 // Get the actual register value type. This is important, because the user
4975 // may have asked for (e.g.) the AX register in i32 type. We need to
4976 // remember that AX is actually i16 to get the right extension.
Chris Lattnere2f7bf82009-03-24 15:27:37 +00004977 RegVT = *RC->vt_begin();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004978
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004979 // This is a explicit reference to a physical register.
Chris Lattnere2f7bf82009-03-24 15:27:37 +00004980 Regs.push_back(AssignedReg);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004981
4982 // If this is an expanded reference, add the rest of the regs to Regs.
4983 if (NumRegs != 1) {
Chris Lattnere2f7bf82009-03-24 15:27:37 +00004984 TargetRegisterClass::iterator I = RC->begin();
4985 for (; *I != AssignedReg; ++I)
4986 assert(I != RC->end() && "Didn't find reg!");
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004987
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004988 // Already added the first reg.
4989 --NumRegs; ++I;
4990 for (; NumRegs; --NumRegs, ++I) {
Chris Lattnere2f7bf82009-03-24 15:27:37 +00004991 assert(I != RC->end() && "Ran out of registers to allocate!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004992 Regs.push_back(*I);
4993 }
4994 }
4995 OpInfo.AssignedRegs = RegsForValue(TLI, Regs, RegVT, ValueVT);
4996 const TargetRegisterInfo *TRI = DAG.getTarget().getRegisterInfo();
4997 OpInfo.MarkAllocatedRegs(isOutReg, isInReg, OutputRegs, InputRegs, *TRI);
4998 return;
4999 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005000
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005001 // Otherwise, if this was a reference to an LLVM register class, create vregs
5002 // for this reference.
Chris Lattnerb3b44842009-03-24 15:25:07 +00005003 if (const TargetRegisterClass *RC = PhysReg.second) {
5004 RegVT = *RC->vt_begin();
Owen Anderson825b72b2009-08-11 20:47:22 +00005005 if (OpInfo.ConstraintVT == MVT::Other)
Evan Chengfb112882009-03-23 08:01:15 +00005006 ValueVT = RegVT;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005007
Evan Chengfb112882009-03-23 08:01:15 +00005008 // Create the appropriate number of virtual registers.
5009 MachineRegisterInfo &RegInfo = MF.getRegInfo();
5010 for (; NumRegs; --NumRegs)
Chris Lattnerb3b44842009-03-24 15:25:07 +00005011 Regs.push_back(RegInfo.createVirtualRegister(RC));
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005012
Evan Chengfb112882009-03-23 08:01:15 +00005013 OpInfo.AssignedRegs = RegsForValue(TLI, Regs, RegVT, ValueVT);
5014 return;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005015 }
Chris Lattnerfc9d1612009-03-24 15:22:11 +00005016
5017 // This is a reference to a register class that doesn't directly correspond
5018 // to an LLVM register class. Allocate NumRegs consecutive, available,
5019 // registers from the class.
5020 std::vector<unsigned> RegClassRegs
5021 = TLI.getRegClassForInlineAsmConstraint(OpInfo.ConstraintCode,
5022 OpInfo.ConstraintVT);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005023
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005024 const TargetRegisterInfo *TRI = DAG.getTarget().getRegisterInfo();
5025 unsigned NumAllocated = 0;
5026 for (unsigned i = 0, e = RegClassRegs.size(); i != e; ++i) {
5027 unsigned Reg = RegClassRegs[i];
5028 // See if this register is available.
5029 if ((isOutReg && OutputRegs.count(Reg)) || // Already used.
5030 (isInReg && InputRegs.count(Reg))) { // Already used.
5031 // Make sure we find consecutive registers.
5032 NumAllocated = 0;
5033 continue;
5034 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005035
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005036 // Check to see if this register is allocatable (i.e. don't give out the
5037 // stack pointer).
Chris Lattnerfc9d1612009-03-24 15:22:11 +00005038 const TargetRegisterClass *RC = isAllocatableRegister(Reg, MF, TLI, TRI);
5039 if (!RC) { // Couldn't allocate this register.
5040 // Reset NumAllocated to make sure we return consecutive registers.
5041 NumAllocated = 0;
5042 continue;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005043 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005044
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005045 // Okay, this register is good, we can use it.
5046 ++NumAllocated;
5047
5048 // If we allocated enough consecutive registers, succeed.
5049 if (NumAllocated == NumRegs) {
5050 unsigned RegStart = (i-NumAllocated)+1;
5051 unsigned RegEnd = i+1;
5052 // Mark all of the allocated registers used.
5053 for (unsigned i = RegStart; i != RegEnd; ++i)
5054 Regs.push_back(RegClassRegs[i]);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005055
5056 OpInfo.AssignedRegs = RegsForValue(TLI, Regs, *RC->vt_begin(),
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005057 OpInfo.ConstraintVT);
5058 OpInfo.MarkAllocatedRegs(isOutReg, isInReg, OutputRegs, InputRegs, *TRI);
5059 return;
5060 }
5061 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005062
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005063 // Otherwise, we couldn't allocate enough registers for this.
5064}
5065
Evan Chengda43bcf2008-09-24 00:05:32 +00005066/// hasInlineAsmMemConstraint - Return true if the inline asm instruction being
5067/// processed uses a memory 'm' constraint.
5068static bool
5069hasInlineAsmMemConstraint(std::vector<InlineAsm::ConstraintInfo> &CInfos,
Dan Gohmane9530ec2009-01-15 16:58:17 +00005070 const TargetLowering &TLI) {
Evan Chengda43bcf2008-09-24 00:05:32 +00005071 for (unsigned i = 0, e = CInfos.size(); i != e; ++i) {
5072 InlineAsm::ConstraintInfo &CI = CInfos[i];
5073 for (unsigned j = 0, ee = CI.Codes.size(); j != ee; ++j) {
5074 TargetLowering::ConstraintType CType = TLI.getConstraintType(CI.Codes[j]);
5075 if (CType == TargetLowering::C_Memory)
5076 return true;
5077 }
Chris Lattner6c147292009-04-30 00:48:50 +00005078
5079 // Indirect operand accesses access memory.
5080 if (CI.isIndirect)
5081 return true;
Evan Chengda43bcf2008-09-24 00:05:32 +00005082 }
5083
5084 return false;
5085}
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005086
5087/// visitInlineAsm - Handle a call to an InlineAsm object.
5088///
5089void SelectionDAGLowering::visitInlineAsm(CallSite CS) {
5090 InlineAsm *IA = cast<InlineAsm>(CS.getCalledValue());
5091
5092 /// ConstraintOperands - Information about all of the constraints.
5093 std::vector<SDISelAsmOperandInfo> ConstraintOperands;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005094
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005095 std::set<unsigned> OutputRegs, InputRegs;
5096
5097 // Do a prepass over the constraints, canonicalizing them, and building up the
5098 // ConstraintOperands list.
5099 std::vector<InlineAsm::ConstraintInfo>
5100 ConstraintInfos = IA->ParseConstraints();
5101
Evan Chengda43bcf2008-09-24 00:05:32 +00005102 bool hasMemory = hasInlineAsmMemConstraint(ConstraintInfos, TLI);
Chris Lattner6c147292009-04-30 00:48:50 +00005103
5104 SDValue Chain, Flag;
5105
5106 // We won't need to flush pending loads if this asm doesn't touch
5107 // memory and is nonvolatile.
5108 if (hasMemory || IA->hasSideEffects())
Dale Johannesen97d14fc2009-04-18 00:09:40 +00005109 Chain = getRoot();
Chris Lattner6c147292009-04-30 00:48:50 +00005110 else
5111 Chain = DAG.getRoot();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005112
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005113 unsigned ArgNo = 0; // ArgNo - The argument of the CallInst.
5114 unsigned ResNo = 0; // ResNo - The result number of the next output.
5115 for (unsigned i = 0, e = ConstraintInfos.size(); i != e; ++i) {
5116 ConstraintOperands.push_back(SDISelAsmOperandInfo(ConstraintInfos[i]));
5117 SDISelAsmOperandInfo &OpInfo = ConstraintOperands.back();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005118
Owen Anderson825b72b2009-08-11 20:47:22 +00005119 EVT OpVT = MVT::Other;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005120
5121 // Compute the value type for each operand.
5122 switch (OpInfo.Type) {
5123 case InlineAsm::isOutput:
5124 // Indirect outputs just consume an argument.
5125 if (OpInfo.isIndirect) {
5126 OpInfo.CallOperandVal = CS.getArgument(ArgNo++);
5127 break;
5128 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005129
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005130 // The return value of the call is this value. As such, there is no
5131 // corresponding argument.
Owen Anderson1d0be152009-08-13 21:58:54 +00005132 assert(CS.getType() != Type::getVoidTy(*DAG.getContext()) &&
5133 "Bad inline asm!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005134 if (const StructType *STy = dyn_cast<StructType>(CS.getType())) {
5135 OpVT = TLI.getValueType(STy->getElementType(ResNo));
5136 } else {
5137 assert(ResNo == 0 && "Asm only has one result!");
5138 OpVT = TLI.getValueType(CS.getType());
5139 }
5140 ++ResNo;
5141 break;
5142 case InlineAsm::isInput:
5143 OpInfo.CallOperandVal = CS.getArgument(ArgNo++);
5144 break;
5145 case InlineAsm::isClobber:
5146 // Nothing to do.
5147 break;
5148 }
5149
5150 // If this is an input or an indirect output, process the call argument.
5151 // BasicBlocks are labels, currently appearing only in asm's.
5152 if (OpInfo.CallOperandVal) {
Dale Johannesen5339c552009-07-20 23:27:39 +00005153 // Strip bitcasts, if any. This mostly comes up for functions.
Dale Johannesen76711242009-08-06 22:45:51 +00005154 OpInfo.CallOperandVal = OpInfo.CallOperandVal->stripPointerCasts();
5155
Chris Lattner81249c92008-10-17 17:05:25 +00005156 if (BasicBlock *BB = dyn_cast<BasicBlock>(OpInfo.CallOperandVal)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005157 OpInfo.CallOperand = DAG.getBasicBlock(FuncInfo.MBBMap[BB]);
Chris Lattner81249c92008-10-17 17:05:25 +00005158 } else {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005159 OpInfo.CallOperand = getValue(OpInfo.CallOperandVal);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005160 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005161
Owen Anderson1d0be152009-08-13 21:58:54 +00005162 OpVT = OpInfo.getCallOperandValEVT(*DAG.getContext(), TLI, TD);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005163 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005164
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005165 OpInfo.ConstraintVT = OpVT;
Chris Lattner2a0b96c2008-10-18 18:49:30 +00005166 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005167
Chris Lattner2a0b96c2008-10-18 18:49:30 +00005168 // Second pass over the constraints: compute which constraint option to use
5169 // and assign registers to constraints that want a specific physreg.
5170 for (unsigned i = 0, e = ConstraintInfos.size(); i != e; ++i) {
5171 SDISelAsmOperandInfo &OpInfo = ConstraintOperands[i];
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005172
Chris Lattner2a0b96c2008-10-18 18:49:30 +00005173 // If this is an output operand with a matching input operand, look up the
Evan Cheng09dc9c02008-12-16 18:21:39 +00005174 // matching input. If their types mismatch, e.g. one is an integer, the
5175 // other is floating point, or their sizes are different, flag it as an
5176 // error.
Chris Lattner2a0b96c2008-10-18 18:49:30 +00005177 if (OpInfo.hasMatchingInput()) {
5178 SDISelAsmOperandInfo &Input = ConstraintOperands[OpInfo.MatchingInput];
5179 if (OpInfo.ConstraintVT != Input.ConstraintVT) {
Evan Cheng09dc9c02008-12-16 18:21:39 +00005180 if ((OpInfo.ConstraintVT.isInteger() !=
5181 Input.ConstraintVT.isInteger()) ||
5182 (OpInfo.ConstraintVT.getSizeInBits() !=
5183 Input.ConstraintVT.getSizeInBits())) {
Benjamin Kramerd5fe92e2009-08-03 13:33:33 +00005184 llvm_report_error("Unsupported asm: input constraint"
Torok Edwin7d696d82009-07-11 13:10:19 +00005185 " with a matching output constraint of incompatible"
5186 " type!");
Evan Cheng09dc9c02008-12-16 18:21:39 +00005187 }
5188 Input.ConstraintVT = OpInfo.ConstraintVT;
Chris Lattner2a0b96c2008-10-18 18:49:30 +00005189 }
5190 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005191
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005192 // Compute the constraint code and ConstraintType to use.
Evan Chengda43bcf2008-09-24 00:05:32 +00005193 TLI.ComputeConstraintToUse(OpInfo, OpInfo.CallOperand, hasMemory, &DAG);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005194
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005195 // If this is a memory input, and if the operand is not indirect, do what we
5196 // need to to provide an address for the memory input.
5197 if (OpInfo.ConstraintType == TargetLowering::C_Memory &&
5198 !OpInfo.isIndirect) {
5199 assert(OpInfo.Type == InlineAsm::isInput &&
5200 "Can only indirectify direct input operands!");
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005201
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005202 // Memory operands really want the address of the value. If we don't have
5203 // an indirect input, put it in the constpool if we can, otherwise spill
5204 // it to a stack slot.
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005205
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005206 // If the operand is a float, integer, or vector constant, spill to a
5207 // constant pool entry to get its address.
5208 Value *OpVal = OpInfo.CallOperandVal;
5209 if (isa<ConstantFP>(OpVal) || isa<ConstantInt>(OpVal) ||
5210 isa<ConstantVector>(OpVal)) {
5211 OpInfo.CallOperand = DAG.getConstantPool(cast<Constant>(OpVal),
5212 TLI.getPointerTy());
5213 } else {
5214 // Otherwise, create a stack slot and emit a store to it before the
5215 // asm.
5216 const Type *Ty = OpVal->getType();
Duncan Sands777d2302009-05-09 07:06:46 +00005217 uint64_t TySize = TLI.getTargetData()->getTypeAllocSize(Ty);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005218 unsigned Align = TLI.getTargetData()->getPrefTypeAlignment(Ty);
5219 MachineFunction &MF = DAG.getMachineFunction();
5220 int SSFI = MF.getFrameInfo()->CreateStackObject(TySize, Align);
5221 SDValue StackSlot = DAG.getFrameIndex(SSFI, TLI.getPointerTy());
Dale Johannesen66978ee2009-01-31 02:22:37 +00005222 Chain = DAG.getStore(Chain, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00005223 OpInfo.CallOperand, StackSlot, NULL, 0);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005224 OpInfo.CallOperand = StackSlot;
5225 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005226
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005227 // There is no longer a Value* corresponding to this operand.
5228 OpInfo.CallOperandVal = 0;
5229 // It is now an indirect operand.
5230 OpInfo.isIndirect = true;
5231 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005232
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005233 // If this constraint is for a specific register, allocate it before
5234 // anything else.
5235 if (OpInfo.ConstraintType == TargetLowering::C_Register)
Dale Johannesen8e3455b2008-09-24 23:13:09 +00005236 GetRegistersForValue(OpInfo, OutputRegs, InputRegs);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005237 }
5238 ConstraintInfos.clear();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005239
5240
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005241 // Second pass - Loop over all of the operands, assigning virtual or physregs
Chris Lattner58f15c42008-10-17 16:21:11 +00005242 // to register class operands.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005243 for (unsigned i = 0, e = ConstraintOperands.size(); i != e; ++i) {
5244 SDISelAsmOperandInfo &OpInfo = ConstraintOperands[i];
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005245
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005246 // C_Register operands have already been allocated, Other/Memory don't need
5247 // to be.
5248 if (OpInfo.ConstraintType == TargetLowering::C_RegisterClass)
Dale Johannesen8e3455b2008-09-24 23:13:09 +00005249 GetRegistersForValue(OpInfo, OutputRegs, InputRegs);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005250 }
5251
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005252 // AsmNodeOperands - The operands for the ISD::INLINEASM node.
5253 std::vector<SDValue> AsmNodeOperands;
5254 AsmNodeOperands.push_back(SDValue()); // reserve space for input chain
5255 AsmNodeOperands.push_back(
Owen Anderson825b72b2009-08-11 20:47:22 +00005256 DAG.getTargetExternalSymbol(IA->getAsmString().c_str(), MVT::Other));
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005257
5258
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005259 // Loop over all of the inputs, copying the operand values into the
5260 // appropriate registers and processing the output regs.
5261 RegsForValue RetValRegs;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005262
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005263 // IndirectStoresToEmit - The set of stores to emit after the inline asm node.
5264 std::vector<std::pair<RegsForValue, Value*> > IndirectStoresToEmit;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005265
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005266 for (unsigned i = 0, e = ConstraintOperands.size(); i != e; ++i) {
5267 SDISelAsmOperandInfo &OpInfo = ConstraintOperands[i];
5268
5269 switch (OpInfo.Type) {
5270 case InlineAsm::isOutput: {
5271 if (OpInfo.ConstraintType != TargetLowering::C_RegisterClass &&
5272 OpInfo.ConstraintType != TargetLowering::C_Register) {
5273 // Memory output, or 'other' output (e.g. 'X' constraint).
5274 assert(OpInfo.isIndirect && "Memory output must be indirect operand");
5275
5276 // Add information to the INLINEASM node to know about this output.
Dale Johannesen86b49f82008-09-24 01:07:17 +00005277 unsigned ResOpType = 4/*MEM*/ | (1<<3);
5278 AsmNodeOperands.push_back(DAG.getTargetConstant(ResOpType,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005279 TLI.getPointerTy()));
5280 AsmNodeOperands.push_back(OpInfo.CallOperand);
5281 break;
5282 }
5283
5284 // Otherwise, this is a register or register class output.
5285
5286 // Copy the output from the appropriate register. Find a register that
5287 // we can use.
5288 if (OpInfo.AssignedRegs.Regs.empty()) {
Benjamin Kramerd5fe92e2009-08-03 13:33:33 +00005289 llvm_report_error("Couldn't allocate output reg for"
Torok Edwin7d696d82009-07-11 13:10:19 +00005290 " constraint '" + OpInfo.ConstraintCode + "'!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005291 }
5292
5293 // If this is an indirect operand, store through the pointer after the
5294 // asm.
5295 if (OpInfo.isIndirect) {
5296 IndirectStoresToEmit.push_back(std::make_pair(OpInfo.AssignedRegs,
5297 OpInfo.CallOperandVal));
5298 } else {
5299 // This is the result value of the call.
Owen Anderson1d0be152009-08-13 21:58:54 +00005300 assert(CS.getType() != Type::getVoidTy(*DAG.getContext()) &&
5301 "Bad inline asm!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005302 // Concatenate this output onto the outputs list.
5303 RetValRegs.append(OpInfo.AssignedRegs);
5304 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005305
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005306 // Add information to the INLINEASM node to know that this register is
5307 // set.
Dale Johannesen913d3df2008-09-12 17:49:03 +00005308 OpInfo.AssignedRegs.AddInlineAsmOperands(OpInfo.isEarlyClobber ?
5309 6 /* EARLYCLOBBER REGDEF */ :
5310 2 /* REGDEF */ ,
Evan Chengfb112882009-03-23 08:01:15 +00005311 false,
5312 0,
Dale Johannesen913d3df2008-09-12 17:49:03 +00005313 DAG, AsmNodeOperands);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005314 break;
5315 }
5316 case InlineAsm::isInput: {
5317 SDValue InOperandVal = OpInfo.CallOperand;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005318
Chris Lattner6bdcda32008-10-17 16:47:46 +00005319 if (OpInfo.isMatchingInputConstraint()) { // Matching constraint?
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005320 // If this is required to match an output register we have already set,
5321 // just use its register.
Chris Lattner58f15c42008-10-17 16:21:11 +00005322 unsigned OperandNo = OpInfo.getMatchedOperand();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005323
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005324 // Scan until we find the definition we already emitted of this operand.
5325 // When we find it, create a RegsForValue operand.
5326 unsigned CurOp = 2; // The first operand.
5327 for (; OperandNo; --OperandNo) {
5328 // Advance to the next operand.
Evan Cheng697cbbf2009-03-20 18:03:34 +00005329 unsigned OpFlag =
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005330 cast<ConstantSDNode>(AsmNodeOperands[CurOp])->getZExtValue();
Evan Cheng697cbbf2009-03-20 18:03:34 +00005331 assert(((OpFlag & 7) == 2 /*REGDEF*/ ||
5332 (OpFlag & 7) == 6 /*EARLYCLOBBER REGDEF*/ ||
5333 (OpFlag & 7) == 4 /*MEM*/) &&
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005334 "Skipped past definitions?");
Evan Cheng697cbbf2009-03-20 18:03:34 +00005335 CurOp += InlineAsm::getNumOperandRegisters(OpFlag)+1;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005336 }
5337
Evan Cheng697cbbf2009-03-20 18:03:34 +00005338 unsigned OpFlag =
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005339 cast<ConstantSDNode>(AsmNodeOperands[CurOp])->getZExtValue();
Evan Cheng697cbbf2009-03-20 18:03:34 +00005340 if ((OpFlag & 7) == 2 /*REGDEF*/
5341 || (OpFlag & 7) == 6 /* EARLYCLOBBER REGDEF */) {
5342 // Add (OpFlag&0xffff)>>3 registers to MatchedRegs.
Dan Gohman15480bd2009-06-15 22:32:41 +00005343 if (OpInfo.isIndirect) {
Benjamin Kramerd5fe92e2009-08-03 13:33:33 +00005344 llvm_report_error("Don't know how to handle tied indirect "
Torok Edwin7d696d82009-07-11 13:10:19 +00005345 "register inputs yet!");
Dan Gohman15480bd2009-06-15 22:32:41 +00005346 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005347 RegsForValue MatchedRegs;
5348 MatchedRegs.TLI = &TLI;
5349 MatchedRegs.ValueVTs.push_back(InOperandVal.getValueType());
Owen Andersone50ed302009-08-10 22:56:29 +00005350 EVT RegVT = AsmNodeOperands[CurOp+1].getValueType();
Evan Chengfb112882009-03-23 08:01:15 +00005351 MatchedRegs.RegVTs.push_back(RegVT);
5352 MachineRegisterInfo &RegInfo = DAG.getMachineFunction().getRegInfo();
Evan Cheng697cbbf2009-03-20 18:03:34 +00005353 for (unsigned i = 0, e = InlineAsm::getNumOperandRegisters(OpFlag);
Evan Chengfb112882009-03-23 08:01:15 +00005354 i != e; ++i)
5355 MatchedRegs.Regs.
5356 push_back(RegInfo.createVirtualRegister(TLI.getRegClassFor(RegVT)));
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005357
5358 // Use the produced MatchedRegs object to
Dale Johannesen66978ee2009-01-31 02:22:37 +00005359 MatchedRegs.getCopyToRegs(InOperandVal, DAG, getCurDebugLoc(),
5360 Chain, &Flag);
Evan Chengfb112882009-03-23 08:01:15 +00005361 MatchedRegs.AddInlineAsmOperands(1 /*REGUSE*/,
5362 true, OpInfo.getMatchedOperand(),
Evan Cheng697cbbf2009-03-20 18:03:34 +00005363 DAG, AsmNodeOperands);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005364 break;
5365 } else {
Evan Cheng697cbbf2009-03-20 18:03:34 +00005366 assert(((OpFlag & 7) == 4) && "Unknown matching constraint!");
5367 assert((InlineAsm::getNumOperandRegisters(OpFlag)) == 1 &&
5368 "Unexpected number of operands");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005369 // Add information to the INLINEASM node to know about this input.
Evan Chengfb112882009-03-23 08:01:15 +00005370 // See InlineAsm.h isUseOperandTiedToDef.
5371 OpFlag |= 0x80000000 | (OpInfo.getMatchedOperand() << 16);
Evan Cheng697cbbf2009-03-20 18:03:34 +00005372 AsmNodeOperands.push_back(DAG.getTargetConstant(OpFlag,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005373 TLI.getPointerTy()));
5374 AsmNodeOperands.push_back(AsmNodeOperands[CurOp+1]);
5375 break;
5376 }
5377 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005378
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005379 if (OpInfo.ConstraintType == TargetLowering::C_Other) {
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005380 assert(!OpInfo.isIndirect &&
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005381 "Don't know how to handle indirect other inputs yet!");
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005382
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005383 std::vector<SDValue> Ops;
5384 TLI.LowerAsmOperandForConstraint(InOperandVal, OpInfo.ConstraintCode[0],
Evan Chengda43bcf2008-09-24 00:05:32 +00005385 hasMemory, Ops, DAG);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005386 if (Ops.empty()) {
Benjamin Kramerd5fe92e2009-08-03 13:33:33 +00005387 llvm_report_error("Invalid operand for inline asm"
Torok Edwin7d696d82009-07-11 13:10:19 +00005388 " constraint '" + OpInfo.ConstraintCode + "'!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005389 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005390
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005391 // Add information to the INLINEASM node to know about this input.
5392 unsigned ResOpType = 3 /*IMM*/ | (Ops.size() << 3);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005393 AsmNodeOperands.push_back(DAG.getTargetConstant(ResOpType,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005394 TLI.getPointerTy()));
5395 AsmNodeOperands.insert(AsmNodeOperands.end(), Ops.begin(), Ops.end());
5396 break;
5397 } else if (OpInfo.ConstraintType == TargetLowering::C_Memory) {
5398 assert(OpInfo.isIndirect && "Operand must be indirect to be a mem!");
5399 assert(InOperandVal.getValueType() == TLI.getPointerTy() &&
5400 "Memory operands expect pointer values");
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005401
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005402 // Add information to the INLINEASM node to know about this input.
Dale Johannesen86b49f82008-09-24 01:07:17 +00005403 unsigned ResOpType = 4/*MEM*/ | (1<<3);
5404 AsmNodeOperands.push_back(DAG.getTargetConstant(ResOpType,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005405 TLI.getPointerTy()));
5406 AsmNodeOperands.push_back(InOperandVal);
5407 break;
5408 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005409
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005410 assert((OpInfo.ConstraintType == TargetLowering::C_RegisterClass ||
5411 OpInfo.ConstraintType == TargetLowering::C_Register) &&
5412 "Unknown constraint type!");
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005413 assert(!OpInfo.isIndirect &&
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005414 "Don't know how to handle indirect register inputs yet!");
5415
5416 // Copy the input into the appropriate registers.
Evan Chengaa765b82008-09-25 00:14:04 +00005417 if (OpInfo.AssignedRegs.Regs.empty()) {
Benjamin Kramerd5fe92e2009-08-03 13:33:33 +00005418 llvm_report_error("Couldn't allocate input reg for"
Torok Edwin7d696d82009-07-11 13:10:19 +00005419 " constraint '"+ OpInfo.ConstraintCode +"'!");
Evan Chengaa765b82008-09-25 00:14:04 +00005420 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005421
Dale Johannesen66978ee2009-01-31 02:22:37 +00005422 OpInfo.AssignedRegs.getCopyToRegs(InOperandVal, DAG, getCurDebugLoc(),
5423 Chain, &Flag);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005424
Evan Cheng697cbbf2009-03-20 18:03:34 +00005425 OpInfo.AssignedRegs.AddInlineAsmOperands(1/*REGUSE*/, false, 0,
Dale Johannesen86b49f82008-09-24 01:07:17 +00005426 DAG, AsmNodeOperands);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005427 break;
5428 }
5429 case InlineAsm::isClobber: {
5430 // Add the clobbered value to the operand list, so that the register
5431 // allocator is aware that the physreg got clobbered.
5432 if (!OpInfo.AssignedRegs.Regs.empty())
Dale Johannesen91aac102008-09-17 21:13:11 +00005433 OpInfo.AssignedRegs.AddInlineAsmOperands(6 /* EARLYCLOBBER REGDEF */,
Evan Cheng697cbbf2009-03-20 18:03:34 +00005434 false, 0, DAG,AsmNodeOperands);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005435 break;
5436 }
5437 }
5438 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005439
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005440 // Finish up input operands.
5441 AsmNodeOperands[0] = Chain;
5442 if (Flag.getNode()) AsmNodeOperands.push_back(Flag);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005443
Dale Johannesen66978ee2009-01-31 02:22:37 +00005444 Chain = DAG.getNode(ISD::INLINEASM, getCurDebugLoc(),
Owen Anderson825b72b2009-08-11 20:47:22 +00005445 DAG.getVTList(MVT::Other, MVT::Flag),
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005446 &AsmNodeOperands[0], AsmNodeOperands.size());
5447 Flag = Chain.getValue(1);
5448
5449 // If this asm returns a register value, copy the result from that register
5450 // and set it as the value of the call.
5451 if (!RetValRegs.Regs.empty()) {
Scott Michelfdc40a02009-02-17 22:15:04 +00005452 SDValue Val = RetValRegs.getCopyFromRegs(DAG, getCurDebugLoc(),
Dale Johannesen66978ee2009-01-31 02:22:37 +00005453 Chain, &Flag);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005454
Chris Lattner2a0b96c2008-10-18 18:49:30 +00005455 // FIXME: Why don't we do this for inline asms with MRVs?
5456 if (CS.getType()->isSingleValueType() && CS.getType()->isSized()) {
Owen Andersone50ed302009-08-10 22:56:29 +00005457 EVT ResultType = TLI.getValueType(CS.getType());
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005458
Chris Lattner2a0b96c2008-10-18 18:49:30 +00005459 // If any of the results of the inline asm is a vector, it may have the
5460 // wrong width/num elts. This can happen for register classes that can
5461 // contain multiple different value types. The preg or vreg allocated may
5462 // not have the same VT as was expected. Convert it to the right type
5463 // with bit_convert.
5464 if (ResultType != Val.getValueType() && Val.getValueType().isVector()) {
Dale Johannesen66978ee2009-01-31 02:22:37 +00005465 Val = DAG.getNode(ISD::BIT_CONVERT, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00005466 ResultType, Val);
Dan Gohman95915732008-10-18 01:03:45 +00005467
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005468 } else if (ResultType != Val.getValueType() &&
Chris Lattner2a0b96c2008-10-18 18:49:30 +00005469 ResultType.isInteger() && Val.getValueType().isInteger()) {
5470 // If a result value was tied to an input value, the computed result may
5471 // have a wider width than the expected result. Extract the relevant
5472 // portion.
Dale Johannesen66978ee2009-01-31 02:22:37 +00005473 Val = DAG.getNode(ISD::TRUNCATE, getCurDebugLoc(), ResultType, Val);
Dan Gohman95915732008-10-18 01:03:45 +00005474 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005475
Chris Lattner2a0b96c2008-10-18 18:49:30 +00005476 assert(ResultType == Val.getValueType() && "Asm result value mismatch!");
Chris Lattner0c526442008-10-17 17:52:49 +00005477 }
Dan Gohman95915732008-10-18 01:03:45 +00005478
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005479 setValue(CS.getInstruction(), Val);
Dale Johannesenec65a7d2009-04-14 00:56:56 +00005480 // Don't need to use this as a chain in this case.
5481 if (!IA->hasSideEffects() && !hasMemory && IndirectStoresToEmit.empty())
5482 return;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005483 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005484
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005485 std::vector<std::pair<SDValue, Value*> > StoresToEmit;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005486
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005487 // Process indirect outputs, first output all of the flagged copies out of
5488 // physregs.
5489 for (unsigned i = 0, e = IndirectStoresToEmit.size(); i != e; ++i) {
5490 RegsForValue &OutRegs = IndirectStoresToEmit[i].first;
5491 Value *Ptr = IndirectStoresToEmit[i].second;
Dale Johannesen66978ee2009-01-31 02:22:37 +00005492 SDValue OutVal = OutRegs.getCopyFromRegs(DAG, getCurDebugLoc(),
5493 Chain, &Flag);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005494 StoresToEmit.push_back(std::make_pair(OutVal, Ptr));
Chris Lattner6c147292009-04-30 00:48:50 +00005495
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005496 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005497
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005498 // Emit the non-flagged stores from the physregs.
5499 SmallVector<SDValue, 8> OutChains;
5500 for (unsigned i = 0, e = StoresToEmit.size(); i != e; ++i)
Dale Johannesen66978ee2009-01-31 02:22:37 +00005501 OutChains.push_back(DAG.getStore(Chain, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00005502 StoresToEmit[i].first,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005503 getValue(StoresToEmit[i].second),
5504 StoresToEmit[i].second, 0));
5505 if (!OutChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00005506 Chain = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(), MVT::Other,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005507 &OutChains[0], OutChains.size());
5508 DAG.setRoot(Chain);
5509}
5510
5511
5512void SelectionDAGLowering::visitMalloc(MallocInst &I) {
5513 SDValue Src = getValue(I.getOperand(0));
5514
Chris Lattner0b18e592009-03-17 19:36:00 +00005515 // Scale up by the type size in the original i32 type width. Various
5516 // mid-level optimizers may make assumptions about demanded bits etc from the
5517 // i32-ness of the optimizer: we do not want to promote to i64 and then
5518 // multiply on 64-bit targets.
5519 // FIXME: Malloc inst should go away: PR715.
Duncan Sands777d2302009-05-09 07:06:46 +00005520 uint64_t ElementSize = TD->getTypeAllocSize(I.getType()->getElementType());
Chris Lattner50340f62009-07-23 21:26:18 +00005521 if (ElementSize != 1) {
5522 // Src is always 32-bits, make sure the constant fits.
Owen Anderson825b72b2009-08-11 20:47:22 +00005523 assert(Src.getValueType() == MVT::i32);
Chris Lattner50340f62009-07-23 21:26:18 +00005524 ElementSize = (uint32_t)ElementSize;
Chris Lattner0b18e592009-03-17 19:36:00 +00005525 Src = DAG.getNode(ISD::MUL, getCurDebugLoc(), Src.getValueType(),
5526 Src, DAG.getConstant(ElementSize, Src.getValueType()));
Chris Lattner50340f62009-07-23 21:26:18 +00005527 }
Chris Lattner0b18e592009-03-17 19:36:00 +00005528
Owen Andersone50ed302009-08-10 22:56:29 +00005529 EVT IntPtr = TLI.getPointerTy();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005530
5531 if (IntPtr.bitsLT(Src.getValueType()))
Dale Johannesen66978ee2009-01-31 02:22:37 +00005532 Src = DAG.getNode(ISD::TRUNCATE, getCurDebugLoc(), IntPtr, Src);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005533 else if (IntPtr.bitsGT(Src.getValueType()))
Dale Johannesen66978ee2009-01-31 02:22:37 +00005534 Src = DAG.getNode(ISD::ZERO_EXTEND, getCurDebugLoc(), IntPtr, Src);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005535
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005536 TargetLowering::ArgListTy Args;
5537 TargetLowering::ArgListEntry Entry;
5538 Entry.Node = Src;
Owen Anderson1d0be152009-08-13 21:58:54 +00005539 Entry.Ty = TLI.getTargetData()->getIntPtrType(*DAG.getContext());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005540 Args.push_back(Entry);
5541
Dan Gohman98ca4f22009-08-05 01:29:28 +00005542 bool isTailCall = PerformTailCallOpt &&
5543 isInTailCallPosition(&I, Attribute::None, TLI);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005544 std::pair<SDValue,SDValue> Result =
Dale Johannesen86098bd2008-09-26 19:31:26 +00005545 TLI.LowerCallTo(getRoot(), I.getType(), false, false, false, false,
Dan Gohman98ca4f22009-08-05 01:29:28 +00005546 0, CallingConv::C, isTailCall,
5547 /*isReturnValueUsed=*/true,
Dale Johannesen86098bd2008-09-26 19:31:26 +00005548 DAG.getExternalSymbol("malloc", IntPtr),
Dale Johannesen66978ee2009-01-31 02:22:37 +00005549 Args, DAG, getCurDebugLoc());
Dan Gohman98ca4f22009-08-05 01:29:28 +00005550 if (Result.first.getNode())
5551 setValue(&I, Result.first); // Pointers always fit in registers
5552 if (Result.second.getNode())
5553 DAG.setRoot(Result.second);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005554}
5555
5556void SelectionDAGLowering::visitFree(FreeInst &I) {
5557 TargetLowering::ArgListTy Args;
5558 TargetLowering::ArgListEntry Entry;
5559 Entry.Node = getValue(I.getOperand(0));
Owen Anderson1d0be152009-08-13 21:58:54 +00005560 Entry.Ty = TLI.getTargetData()->getIntPtrType(*DAG.getContext());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005561 Args.push_back(Entry);
Owen Andersone50ed302009-08-10 22:56:29 +00005562 EVT IntPtr = TLI.getPointerTy();
Dan Gohman98ca4f22009-08-05 01:29:28 +00005563 bool isTailCall = PerformTailCallOpt &&
5564 isInTailCallPosition(&I, Attribute::None, TLI);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005565 std::pair<SDValue,SDValue> Result =
Owen Anderson1d0be152009-08-13 21:58:54 +00005566 TLI.LowerCallTo(getRoot(), Type::getVoidTy(*DAG.getContext()),
5567 false, false, false, false,
Dan Gohman98ca4f22009-08-05 01:29:28 +00005568 0, CallingConv::C, isTailCall,
5569 /*isReturnValueUsed=*/true,
Dale Johannesen7d2ad622009-01-30 23:10:59 +00005570 DAG.getExternalSymbol("free", IntPtr), Args, DAG,
Dale Johannesen66978ee2009-01-31 02:22:37 +00005571 getCurDebugLoc());
Dan Gohman98ca4f22009-08-05 01:29:28 +00005572 if (Result.second.getNode())
5573 DAG.setRoot(Result.second);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005574}
5575
5576void SelectionDAGLowering::visitVAStart(CallInst &I) {
Dale Johannesen66978ee2009-01-31 02:22:37 +00005577 DAG.setRoot(DAG.getNode(ISD::VASTART, getCurDebugLoc(),
Owen Anderson825b72b2009-08-11 20:47:22 +00005578 MVT::Other, getRoot(),
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005579 getValue(I.getOperand(1)),
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005580 DAG.getSrcValue(I.getOperand(1))));
5581}
5582
5583void SelectionDAGLowering::visitVAArg(VAArgInst &I) {
Dale Johannesena04b7572009-02-03 23:04:43 +00005584 SDValue V = DAG.getVAArg(TLI.getValueType(I.getType()), getCurDebugLoc(),
5585 getRoot(), getValue(I.getOperand(0)),
5586 DAG.getSrcValue(I.getOperand(0)));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005587 setValue(&I, V);
5588 DAG.setRoot(V.getValue(1));
5589}
5590
5591void SelectionDAGLowering::visitVAEnd(CallInst &I) {
Dale Johannesen66978ee2009-01-31 02:22:37 +00005592 DAG.setRoot(DAG.getNode(ISD::VAEND, getCurDebugLoc(),
Owen Anderson825b72b2009-08-11 20:47:22 +00005593 MVT::Other, getRoot(),
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005594 getValue(I.getOperand(1)),
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005595 DAG.getSrcValue(I.getOperand(1))));
5596}
5597
5598void SelectionDAGLowering::visitVACopy(CallInst &I) {
Dale Johannesen66978ee2009-01-31 02:22:37 +00005599 DAG.setRoot(DAG.getNode(ISD::VACOPY, getCurDebugLoc(),
Owen Anderson825b72b2009-08-11 20:47:22 +00005600 MVT::Other, getRoot(),
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005601 getValue(I.getOperand(1)),
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005602 getValue(I.getOperand(2)),
5603 DAG.getSrcValue(I.getOperand(1)),
5604 DAG.getSrcValue(I.getOperand(2))));
5605}
5606
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005607/// TargetLowering::LowerCallTo - This is the default LowerCallTo
Dan Gohman98ca4f22009-08-05 01:29:28 +00005608/// implementation, which just calls LowerCall.
5609/// FIXME: When all targets are
5610/// migrated to using LowerCall, this hook should be integrated into SDISel.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005611std::pair<SDValue, SDValue>
5612TargetLowering::LowerCallTo(SDValue Chain, const Type *RetTy,
5613 bool RetSExt, bool RetZExt, bool isVarArg,
Tilmann Scheller6b61cd12009-07-03 06:44:53 +00005614 bool isInreg, unsigned NumFixedArgs,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00005615 CallingConv::ID CallConv, bool isTailCall,
Dan Gohman98ca4f22009-08-05 01:29:28 +00005616 bool isReturnValueUsed,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005617 SDValue Callee,
Dale Johannesen7d2ad622009-01-30 23:10:59 +00005618 ArgListTy &Args, SelectionDAG &DAG, DebugLoc dl) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00005619
Dan Gohman1937e2f2008-09-16 01:42:28 +00005620 assert((!isTailCall || PerformTailCallOpt) &&
5621 "isTailCall set when tail-call optimizations are disabled!");
5622
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005623 // Handle all of the outgoing arguments.
Dan Gohman98ca4f22009-08-05 01:29:28 +00005624 SmallVector<ISD::OutputArg, 32> Outs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005625 for (unsigned i = 0, e = Args.size(); i != e; ++i) {
Owen Andersone50ed302009-08-10 22:56:29 +00005626 SmallVector<EVT, 4> ValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005627 ComputeValueVTs(*this, Args[i].Ty, ValueVTs);
5628 for (unsigned Value = 0, NumValues = ValueVTs.size();
5629 Value != NumValues; ++Value) {
Owen Andersone50ed302009-08-10 22:56:29 +00005630 EVT VT = ValueVTs[Value];
Owen Anderson23b9b192009-08-12 00:36:31 +00005631 const Type *ArgTy = VT.getTypeForEVT(RetTy->getContext());
Chris Lattner2a0b96c2008-10-18 18:49:30 +00005632 SDValue Op = SDValue(Args[i].Node.getNode(),
5633 Args[i].Node.getResNo() + Value);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005634 ISD::ArgFlagsTy Flags;
5635 unsigned OriginalAlignment =
5636 getTargetData()->getABITypeAlignment(ArgTy);
5637
5638 if (Args[i].isZExt)
5639 Flags.setZExt();
5640 if (Args[i].isSExt)
5641 Flags.setSExt();
5642 if (Args[i].isInReg)
5643 Flags.setInReg();
5644 if (Args[i].isSRet)
5645 Flags.setSRet();
5646 if (Args[i].isByVal) {
5647 Flags.setByVal();
5648 const PointerType *Ty = cast<PointerType>(Args[i].Ty);
5649 const Type *ElementTy = Ty->getElementType();
5650 unsigned FrameAlign = getByValTypeAlignment(ElementTy);
Duncan Sands777d2302009-05-09 07:06:46 +00005651 unsigned FrameSize = getTargetData()->getTypeAllocSize(ElementTy);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005652 // For ByVal, alignment should come from FE. BE will guess if this
5653 // info is not there but there are cases it cannot get right.
5654 if (Args[i].Alignment)
5655 FrameAlign = Args[i].Alignment;
5656 Flags.setByValAlign(FrameAlign);
5657 Flags.setByValSize(FrameSize);
5658 }
5659 if (Args[i].isNest)
5660 Flags.setNest();
5661 Flags.setOrigAlign(OriginalAlignment);
5662
Owen Anderson23b9b192009-08-12 00:36:31 +00005663 EVT PartVT = getRegisterType(RetTy->getContext(), VT);
5664 unsigned NumParts = getNumRegisters(RetTy->getContext(), VT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005665 SmallVector<SDValue, 4> Parts(NumParts);
5666 ISD::NodeType ExtendKind = ISD::ANY_EXTEND;
5667
5668 if (Args[i].isSExt)
5669 ExtendKind = ISD::SIGN_EXTEND;
5670 else if (Args[i].isZExt)
5671 ExtendKind = ISD::ZERO_EXTEND;
5672
Dale Johannesen66978ee2009-01-31 02:22:37 +00005673 getCopyToParts(DAG, dl, Op, &Parts[0], NumParts, PartVT, ExtendKind);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005674
Dan Gohman98ca4f22009-08-05 01:29:28 +00005675 for (unsigned j = 0; j != NumParts; ++j) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005676 // if it isn't first piece, alignment must be 1
Dan Gohman98ca4f22009-08-05 01:29:28 +00005677 ISD::OutputArg MyFlags(Flags, Parts[j], i < NumFixedArgs);
5678 if (NumParts > 1 && j == 0)
5679 MyFlags.Flags.setSplit();
5680 else if (j != 0)
5681 MyFlags.Flags.setOrigAlign(1);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005682
Dan Gohman98ca4f22009-08-05 01:29:28 +00005683 Outs.push_back(MyFlags);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005684 }
5685 }
5686 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005687
Dan Gohman98ca4f22009-08-05 01:29:28 +00005688 // Handle the incoming return values from the call.
5689 SmallVector<ISD::InputArg, 32> Ins;
Owen Andersone50ed302009-08-10 22:56:29 +00005690 SmallVector<EVT, 4> RetTys;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005691 ComputeValueVTs(*this, RetTy, RetTys);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005692 for (unsigned I = 0, E = RetTys.size(); I != E; ++I) {
Owen Andersone50ed302009-08-10 22:56:29 +00005693 EVT VT = RetTys[I];
Owen Anderson23b9b192009-08-12 00:36:31 +00005694 EVT RegisterVT = getRegisterType(RetTy->getContext(), VT);
5695 unsigned NumRegs = getNumRegisters(RetTy->getContext(), VT);
Dan Gohman98ca4f22009-08-05 01:29:28 +00005696 for (unsigned i = 0; i != NumRegs; ++i) {
5697 ISD::InputArg MyFlags;
5698 MyFlags.VT = RegisterVT;
5699 MyFlags.Used = isReturnValueUsed;
5700 if (RetSExt)
5701 MyFlags.Flags.setSExt();
5702 if (RetZExt)
5703 MyFlags.Flags.setZExt();
5704 if (isInreg)
5705 MyFlags.Flags.setInReg();
5706 Ins.push_back(MyFlags);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005707 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005708 }
5709
Dan Gohman98ca4f22009-08-05 01:29:28 +00005710 // Check if target-dependent constraints permit a tail call here.
5711 // Target-independent constraints should be checked by the caller.
5712 if (isTailCall &&
5713 !IsEligibleForTailCallOptimization(Callee, CallConv, isVarArg, Ins, DAG))
5714 isTailCall = false;
5715
5716 SmallVector<SDValue, 4> InVals;
5717 Chain = LowerCall(Chain, Callee, CallConv, isVarArg, isTailCall,
5718 Outs, Ins, dl, DAG, InVals);
Dan Gohman5e866062009-08-06 15:37:27 +00005719
5720 // Verify that the target's LowerCall behaved as expected.
Owen Anderson825b72b2009-08-11 20:47:22 +00005721 assert(Chain.getNode() && Chain.getValueType() == MVT::Other &&
Dan Gohman5e866062009-08-06 15:37:27 +00005722 "LowerCall didn't return a valid chain!");
5723 assert((!isTailCall || InVals.empty()) &&
5724 "LowerCall emitted a return value for a tail call!");
5725 assert((isTailCall || InVals.size() == Ins.size()) &&
5726 "LowerCall didn't emit the correct number of values!");
5727 DEBUG(for (unsigned i = 0, e = Ins.size(); i != e; ++i) {
5728 assert(InVals[i].getNode() &&
5729 "LowerCall emitted a null value!");
5730 assert(Ins[i].VT == InVals[i].getValueType() &&
5731 "LowerCall emitted a value with the wrong type!");
5732 });
Dan Gohman98ca4f22009-08-05 01:29:28 +00005733
5734 // For a tail call, the return value is merely live-out and there aren't
5735 // any nodes in the DAG representing it. Return a special value to
5736 // indicate that a tail call has been emitted and no more Instructions
5737 // should be processed in the current block.
5738 if (isTailCall) {
5739 DAG.setRoot(Chain);
5740 return std::make_pair(SDValue(), SDValue());
5741 }
5742
5743 // Collect the legal value parts into potentially illegal values
5744 // that correspond to the original function's return values.
5745 ISD::NodeType AssertOp = ISD::DELETED_NODE;
5746 if (RetSExt)
5747 AssertOp = ISD::AssertSext;
5748 else if (RetZExt)
5749 AssertOp = ISD::AssertZext;
5750 SmallVector<SDValue, 4> ReturnValues;
5751 unsigned CurReg = 0;
5752 for (unsigned I = 0, E = RetTys.size(); I != E; ++I) {
Owen Andersone50ed302009-08-10 22:56:29 +00005753 EVT VT = RetTys[I];
Owen Anderson23b9b192009-08-12 00:36:31 +00005754 EVT RegisterVT = getRegisterType(RetTy->getContext(), VT);
5755 unsigned NumRegs = getNumRegisters(RetTy->getContext(), VT);
Dan Gohman98ca4f22009-08-05 01:29:28 +00005756
5757 SDValue ReturnValue =
5758 getCopyFromParts(DAG, dl, &InVals[CurReg], NumRegs, RegisterVT, VT,
5759 AssertOp);
5760 ReturnValues.push_back(ReturnValue);
5761 CurReg += NumRegs;
5762 }
5763
5764 // For a function returning void, there is no return value. We can't create
5765 // such a node, so we just return a null return value in that case. In
5766 // that case, nothing will actualy look at the value.
5767 if (ReturnValues.empty())
5768 return std::make_pair(SDValue(), Chain);
5769
5770 SDValue Res = DAG.getNode(ISD::MERGE_VALUES, dl,
5771 DAG.getVTList(&RetTys[0], RetTys.size()),
5772 &ReturnValues[0], ReturnValues.size());
5773
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005774 return std::make_pair(Res, Chain);
5775}
5776
Duncan Sands9fbc7e22009-01-21 09:00:29 +00005777void TargetLowering::LowerOperationWrapper(SDNode *N,
5778 SmallVectorImpl<SDValue> &Results,
5779 SelectionDAG &DAG) {
5780 SDValue Res = LowerOperation(SDValue(N, 0), DAG);
Sanjiv Guptabb326bb2009-01-21 04:48:39 +00005781 if (Res.getNode())
5782 Results.push_back(Res);
5783}
5784
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005785SDValue TargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) {
Torok Edwinc23197a2009-07-14 16:55:14 +00005786 llvm_unreachable("LowerOperation not implemented for this target!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005787 return SDValue();
5788}
5789
5790
5791void SelectionDAGLowering::CopyValueToVirtualRegister(Value *V, unsigned Reg) {
5792 SDValue Op = getValue(V);
5793 assert((Op.getOpcode() != ISD::CopyFromReg ||
5794 cast<RegisterSDNode>(Op.getOperand(1))->getReg() != Reg) &&
5795 "Copy from a reg to the same reg!");
5796 assert(!TargetRegisterInfo::isPhysicalRegister(Reg) && "Is a physreg");
5797
Owen Anderson23b9b192009-08-12 00:36:31 +00005798 RegsForValue RFV(V->getContext(), TLI, Reg, V->getType());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005799 SDValue Chain = DAG.getEntryNode();
Dale Johannesen66978ee2009-01-31 02:22:37 +00005800 RFV.getCopyToRegs(Op, DAG, getCurDebugLoc(), Chain, 0);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005801 PendingExports.push_back(Chain);
5802}
5803
5804#include "llvm/CodeGen/SelectionDAGISel.h"
5805
5806void SelectionDAGISel::
5807LowerArguments(BasicBlock *LLVMBB) {
5808 // If this is the entry block, emit arguments.
5809 Function &F = *LLVMBB->getParent();
Dan Gohman98ca4f22009-08-05 01:29:28 +00005810 SelectionDAG &DAG = SDL->DAG;
5811 SDValue OldRoot = DAG.getRoot();
5812 DebugLoc dl = SDL->getCurDebugLoc();
5813 const TargetData *TD = TLI.getTargetData();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005814
Dan Gohman98ca4f22009-08-05 01:29:28 +00005815 // Set up the incoming argument description vector.
5816 SmallVector<ISD::InputArg, 16> Ins;
5817 unsigned Idx = 1;
5818 for (Function::arg_iterator I = F.arg_begin(), E = F.arg_end();
5819 I != E; ++I, ++Idx) {
Owen Andersone50ed302009-08-10 22:56:29 +00005820 SmallVector<EVT, 4> ValueVTs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00005821 ComputeValueVTs(TLI, I->getType(), ValueVTs);
5822 bool isArgValueUsed = !I->use_empty();
5823 for (unsigned Value = 0, NumValues = ValueVTs.size();
5824 Value != NumValues; ++Value) {
Owen Andersone50ed302009-08-10 22:56:29 +00005825 EVT VT = ValueVTs[Value];
Owen Anderson1d0be152009-08-13 21:58:54 +00005826 const Type *ArgTy = VT.getTypeForEVT(*DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +00005827 ISD::ArgFlagsTy Flags;
5828 unsigned OriginalAlignment =
5829 TD->getABITypeAlignment(ArgTy);
5830
5831 if (F.paramHasAttr(Idx, Attribute::ZExt))
5832 Flags.setZExt();
5833 if (F.paramHasAttr(Idx, Attribute::SExt))
5834 Flags.setSExt();
5835 if (F.paramHasAttr(Idx, Attribute::InReg))
5836 Flags.setInReg();
5837 if (F.paramHasAttr(Idx, Attribute::StructRet))
5838 Flags.setSRet();
5839 if (F.paramHasAttr(Idx, Attribute::ByVal)) {
5840 Flags.setByVal();
5841 const PointerType *Ty = cast<PointerType>(I->getType());
5842 const Type *ElementTy = Ty->getElementType();
5843 unsigned FrameAlign = TLI.getByValTypeAlignment(ElementTy);
5844 unsigned FrameSize = TD->getTypeAllocSize(ElementTy);
5845 // For ByVal, alignment should be passed from FE. BE will guess if
5846 // this info is not there but there are cases it cannot get right.
5847 if (F.getParamAlignment(Idx))
5848 FrameAlign = F.getParamAlignment(Idx);
5849 Flags.setByValAlign(FrameAlign);
5850 Flags.setByValSize(FrameSize);
5851 }
5852 if (F.paramHasAttr(Idx, Attribute::Nest))
5853 Flags.setNest();
5854 Flags.setOrigAlign(OriginalAlignment);
5855
Owen Anderson23b9b192009-08-12 00:36:31 +00005856 EVT RegisterVT = TLI.getRegisterType(*CurDAG->getContext(), VT);
5857 unsigned NumRegs = TLI.getNumRegisters(*CurDAG->getContext(), VT);
Dan Gohman98ca4f22009-08-05 01:29:28 +00005858 for (unsigned i = 0; i != NumRegs; ++i) {
5859 ISD::InputArg MyFlags(Flags, RegisterVT, isArgValueUsed);
5860 if (NumRegs > 1 && i == 0)
5861 MyFlags.Flags.setSplit();
5862 // if it isn't first piece, alignment must be 1
5863 else if (i > 0)
5864 MyFlags.Flags.setOrigAlign(1);
5865 Ins.push_back(MyFlags);
5866 }
5867 }
5868 }
5869
5870 // Call the target to set up the argument values.
5871 SmallVector<SDValue, 8> InVals;
5872 SDValue NewRoot = TLI.LowerFormalArguments(DAG.getRoot(), F.getCallingConv(),
5873 F.isVarArg(), Ins,
5874 dl, DAG, InVals);
Dan Gohman5e866062009-08-06 15:37:27 +00005875
5876 // Verify that the target's LowerFormalArguments behaved as expected.
Owen Anderson825b72b2009-08-11 20:47:22 +00005877 assert(NewRoot.getNode() && NewRoot.getValueType() == MVT::Other &&
Dan Gohman5e866062009-08-06 15:37:27 +00005878 "LowerFormalArguments didn't return a valid chain!");
5879 assert(InVals.size() == Ins.size() &&
5880 "LowerFormalArguments didn't emit the correct number of values!");
5881 DEBUG(for (unsigned i = 0, e = Ins.size(); i != e; ++i) {
5882 assert(InVals[i].getNode() &&
5883 "LowerFormalArguments emitted a null value!");
5884 assert(Ins[i].VT == InVals[i].getValueType() &&
5885 "LowerFormalArguments emitted a value with the wrong type!");
5886 });
5887
5888 // Update the DAG with the new chain value resulting from argument lowering.
Dan Gohman98ca4f22009-08-05 01:29:28 +00005889 DAG.setRoot(NewRoot);
5890
5891 // Set up the argument values.
5892 unsigned i = 0;
5893 Idx = 1;
5894 for (Function::arg_iterator I = F.arg_begin(), E = F.arg_end(); I != E;
5895 ++I, ++Idx) {
5896 SmallVector<SDValue, 4> ArgValues;
Owen Andersone50ed302009-08-10 22:56:29 +00005897 SmallVector<EVT, 4> ValueVTs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00005898 ComputeValueVTs(TLI, I->getType(), ValueVTs);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005899 unsigned NumValues = ValueVTs.size();
Dan Gohman98ca4f22009-08-05 01:29:28 +00005900 for (unsigned Value = 0; Value != NumValues; ++Value) {
Owen Andersone50ed302009-08-10 22:56:29 +00005901 EVT VT = ValueVTs[Value];
Owen Anderson23b9b192009-08-12 00:36:31 +00005902 EVT PartVT = TLI.getRegisterType(*CurDAG->getContext(), VT);
5903 unsigned NumParts = TLI.getNumRegisters(*CurDAG->getContext(), VT);
Dan Gohman98ca4f22009-08-05 01:29:28 +00005904
5905 if (!I->use_empty()) {
5906 ISD::NodeType AssertOp = ISD::DELETED_NODE;
5907 if (F.paramHasAttr(Idx, Attribute::SExt))
5908 AssertOp = ISD::AssertSext;
5909 else if (F.paramHasAttr(Idx, Attribute::ZExt))
5910 AssertOp = ISD::AssertZext;
5911
5912 ArgValues.push_back(getCopyFromParts(DAG, dl, &InVals[i], NumParts,
5913 PartVT, VT, AssertOp));
5914 }
5915 i += NumParts;
5916 }
5917 if (!I->use_empty()) {
5918 SDL->setValue(I, DAG.getMergeValues(&ArgValues[0], NumValues,
5919 SDL->getCurDebugLoc()));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005920 // If this argument is live outside of the entry block, insert a copy from
5921 // whereever we got it to the vreg that other BB's will reference it as.
Dan Gohman98ca4f22009-08-05 01:29:28 +00005922 SDL->CopyToExportRegsIfNeeded(I);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005923 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005924 }
Dan Gohman98ca4f22009-08-05 01:29:28 +00005925 assert(i == InVals.size() && "Argument register count mismatch!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005926
5927 // Finally, if the target has anything special to do, allow it to do so.
5928 // FIXME: this should insert code into the DAG!
5929 EmitFunctionEntryCode(F, SDL->DAG.getMachineFunction());
5930}
5931
5932/// Handle PHI nodes in successor blocks. Emit code into the SelectionDAG to
5933/// ensure constants are generated when needed. Remember the virtual registers
5934/// that need to be added to the Machine PHI nodes as input. We cannot just
5935/// directly add them, because expansion might result in multiple MBB's for one
5936/// BB. As such, the start of the BB might correspond to a different MBB than
5937/// the end.
5938///
5939void
5940SelectionDAGISel::HandlePHINodesInSuccessorBlocks(BasicBlock *LLVMBB) {
5941 TerminatorInst *TI = LLVMBB->getTerminator();
5942
5943 SmallPtrSet<MachineBasicBlock *, 4> SuccsHandled;
5944
5945 // Check successor nodes' PHI nodes that expect a constant to be available
5946 // from this block.
5947 for (unsigned succ = 0, e = TI->getNumSuccessors(); succ != e; ++succ) {
5948 BasicBlock *SuccBB = TI->getSuccessor(succ);
5949 if (!isa<PHINode>(SuccBB->begin())) continue;
5950 MachineBasicBlock *SuccMBB = FuncInfo->MBBMap[SuccBB];
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005951
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005952 // If this terminator has multiple identical successors (common for
5953 // switches), only handle each succ once.
5954 if (!SuccsHandled.insert(SuccMBB)) continue;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005955
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005956 MachineBasicBlock::iterator MBBI = SuccMBB->begin();
5957 PHINode *PN;
5958
5959 // At this point we know that there is a 1-1 correspondence between LLVM PHI
5960 // nodes and Machine PHI nodes, but the incoming operands have not been
5961 // emitted yet.
5962 for (BasicBlock::iterator I = SuccBB->begin();
5963 (PN = dyn_cast<PHINode>(I)); ++I) {
5964 // Ignore dead phi's.
5965 if (PN->use_empty()) continue;
5966
5967 unsigned Reg;
5968 Value *PHIOp = PN->getIncomingValueForBlock(LLVMBB);
5969
5970 if (Constant *C = dyn_cast<Constant>(PHIOp)) {
5971 unsigned &RegOut = SDL->ConstantsOut[C];
5972 if (RegOut == 0) {
5973 RegOut = FuncInfo->CreateRegForValue(C);
5974 SDL->CopyValueToVirtualRegister(C, RegOut);
5975 }
5976 Reg = RegOut;
5977 } else {
5978 Reg = FuncInfo->ValueMap[PHIOp];
5979 if (Reg == 0) {
5980 assert(isa<AllocaInst>(PHIOp) &&
5981 FuncInfo->StaticAllocaMap.count(cast<AllocaInst>(PHIOp)) &&
5982 "Didn't codegen value into a register!??");
5983 Reg = FuncInfo->CreateRegForValue(PHIOp);
5984 SDL->CopyValueToVirtualRegister(PHIOp, Reg);
5985 }
5986 }
5987
5988 // Remember that this register needs to added to the machine PHI node as
5989 // the input for this MBB.
Owen Andersone50ed302009-08-10 22:56:29 +00005990 SmallVector<EVT, 4> ValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005991 ComputeValueVTs(TLI, PN->getType(), ValueVTs);
5992 for (unsigned vti = 0, vte = ValueVTs.size(); vti != vte; ++vti) {
Owen Andersone50ed302009-08-10 22:56:29 +00005993 EVT VT = ValueVTs[vti];
Owen Anderson23b9b192009-08-12 00:36:31 +00005994 unsigned NumRegisters = TLI.getNumRegisters(*CurDAG->getContext(), VT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005995 for (unsigned i = 0, e = NumRegisters; i != e; ++i)
5996 SDL->PHINodesToUpdate.push_back(std::make_pair(MBBI++, Reg+i));
5997 Reg += NumRegisters;
5998 }
5999 }
6000 }
6001 SDL->ConstantsOut.clear();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006002}
6003
Dan Gohman3df24e62008-09-03 23:12:08 +00006004/// This is the Fast-ISel version of HandlePHINodesInSuccessorBlocks. It only
6005/// supports legal types, and it emits MachineInstrs directly instead of
6006/// creating SelectionDAG nodes.
6007///
6008bool
6009SelectionDAGISel::HandlePHINodesInSuccessorBlocksFast(BasicBlock *LLVMBB,
6010 FastISel *F) {
6011 TerminatorInst *TI = LLVMBB->getTerminator();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006012
Dan Gohman3df24e62008-09-03 23:12:08 +00006013 SmallPtrSet<MachineBasicBlock *, 4> SuccsHandled;
6014 unsigned OrigNumPHINodesToUpdate = SDL->PHINodesToUpdate.size();
6015
6016 // Check successor nodes' PHI nodes that expect a constant to be available
6017 // from this block.
6018 for (unsigned succ = 0, e = TI->getNumSuccessors(); succ != e; ++succ) {
6019 BasicBlock *SuccBB = TI->getSuccessor(succ);
6020 if (!isa<PHINode>(SuccBB->begin())) continue;
6021 MachineBasicBlock *SuccMBB = FuncInfo->MBBMap[SuccBB];
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006022
Dan Gohman3df24e62008-09-03 23:12:08 +00006023 // If this terminator has multiple identical successors (common for
6024 // switches), only handle each succ once.
6025 if (!SuccsHandled.insert(SuccMBB)) continue;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006026
Dan Gohman3df24e62008-09-03 23:12:08 +00006027 MachineBasicBlock::iterator MBBI = SuccMBB->begin();
6028 PHINode *PN;
6029
6030 // At this point we know that there is a 1-1 correspondence between LLVM PHI
6031 // nodes and Machine PHI nodes, but the incoming operands have not been
6032 // emitted yet.
6033 for (BasicBlock::iterator I = SuccBB->begin();
6034 (PN = dyn_cast<PHINode>(I)); ++I) {
6035 // Ignore dead phi's.
6036 if (PN->use_empty()) continue;
6037
6038 // Only handle legal types. Two interesting things to note here. First,
6039 // by bailing out early, we may leave behind some dead instructions,
6040 // since SelectionDAG's HandlePHINodesInSuccessorBlocks will insert its
6041 // own moves. Second, this check is necessary becuase FastISel doesn't
6042 // use CreateRegForValue to create registers, so it always creates
6043 // exactly one register for each non-void instruction.
Owen Andersone50ed302009-08-10 22:56:29 +00006044 EVT VT = TLI.getValueType(PN->getType(), /*AllowUnknown=*/true);
Owen Anderson825b72b2009-08-11 20:47:22 +00006045 if (VT == MVT::Other || !TLI.isTypeLegal(VT)) {
6046 // Promote MVT::i1.
6047 if (VT == MVT::i1)
Owen Anderson23b9b192009-08-12 00:36:31 +00006048 VT = TLI.getTypeToTransformTo(*CurDAG->getContext(), VT);
Dan Gohman74321ab2008-09-10 21:01:31 +00006049 else {
6050 SDL->PHINodesToUpdate.resize(OrigNumPHINodesToUpdate);
6051 return false;
6052 }
Dan Gohman3df24e62008-09-03 23:12:08 +00006053 }
6054
6055 Value *PHIOp = PN->getIncomingValueForBlock(LLVMBB);
6056
6057 unsigned Reg = F->getRegForValue(PHIOp);
6058 if (Reg == 0) {
6059 SDL->PHINodesToUpdate.resize(OrigNumPHINodesToUpdate);
6060 return false;
6061 }
6062 SDL->PHINodesToUpdate.push_back(std::make_pair(MBBI++, Reg));
6063 }
6064 }
6065
6066 return true;
6067}