blob: 67b4e9e10d0b4857a649112df3575d7bf86d880a [file] [log] [blame]
Dan Gohman2048b852009-11-23 18:04:58 +00001//===-- SelectionDAGBuilder.cpp - Selection-DAG building ------------------===//
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This implements routines for translating from LLVM IR into SelectionDAG IR.
11//
12//===----------------------------------------------------------------------===//
13
14#define DEBUG_TYPE "isel"
Devang Patel00190342010-03-15 19:15:44 +000015#include "SDNodeDbgValue.h"
Dan Gohman2048b852009-11-23 18:04:58 +000016#include "SelectionDAGBuilder.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000017#include "llvm/ADT/BitVector.h"
Michael J. Spencer84ac4d52010-10-16 08:25:41 +000018#include "llvm/ADT/PostOrderIterator.h"
Dan Gohman5b229802008-09-04 20:49:27 +000019#include "llvm/ADT/SmallSet.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000020#include "llvm/Analysis/AliasAnalysis.h"
Chris Lattner8047d9a2009-12-24 00:37:38 +000021#include "llvm/Analysis/ConstantFolding.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000022#include "llvm/Constants.h"
23#include "llvm/CallingConv.h"
24#include "llvm/DerivedTypes.h"
25#include "llvm/Function.h"
26#include "llvm/GlobalVariable.h"
27#include "llvm/InlineAsm.h"
28#include "llvm/Instructions.h"
29#include "llvm/Intrinsics.h"
30#include "llvm/IntrinsicInst.h"
Chris Lattner6129c372010-04-08 00:09:16 +000031#include "llvm/LLVMContext.h"
Bill Wendlingb2a42982008-11-06 02:29:10 +000032#include "llvm/Module.h"
Dan Gohman5eb6d652010-04-21 01:22:34 +000033#include "llvm/CodeGen/Analysis.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000034#include "llvm/CodeGen/FastISel.h"
Dan Gohman4c3fd9f2010-07-07 16:01:37 +000035#include "llvm/CodeGen/FunctionLoweringInfo.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000036#include "llvm/CodeGen/GCStrategy.h"
37#include "llvm/CodeGen/GCMetadata.h"
38#include "llvm/CodeGen/MachineFunction.h"
39#include "llvm/CodeGen/MachineFrameInfo.h"
40#include "llvm/CodeGen/MachineInstrBuilder.h"
41#include "llvm/CodeGen/MachineJumpTableInfo.h"
42#include "llvm/CodeGen/MachineModuleInfo.h"
43#include "llvm/CodeGen/MachineRegisterInfo.h"
44#include "llvm/CodeGen/SelectionDAG.h"
Devang Patel83489bb2009-01-13 00:35:13 +000045#include "llvm/Analysis/DebugInfo.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000046#include "llvm/Target/TargetData.h"
Anton Korobeynikov16c29b52011-01-10 12:39:04 +000047#include "llvm/Target/TargetFrameLowering.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000048#include "llvm/Target/TargetInstrInfo.h"
Dale Johannesen49de9822009-02-05 01:49:45 +000049#include "llvm/Target/TargetIntrinsicInfo.h"
Owen Anderson243eb9e2011-12-08 22:15:21 +000050#include "llvm/Target/TargetLibraryInfo.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000051#include "llvm/Target/TargetLowering.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000052#include "llvm/Target/TargetOptions.h"
Mikhail Glushenkov2388a582009-01-16 07:02:28 +000053#include "llvm/Support/CommandLine.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000054#include "llvm/Support/Debug.h"
Torok Edwin7d696d82009-07-11 13:10:19 +000055#include "llvm/Support/ErrorHandling.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000056#include "llvm/Support/MathExtras.h"
Anton Korobeynikov56d245b2008-12-23 22:26:18 +000057#include "llvm/Support/raw_ostream.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000058#include <algorithm>
59using namespace llvm;
60
Dale Johannesen601d3c02008-09-05 01:48:15 +000061/// LimitFloatPrecision - Generate low-precision inline sequences for
62/// some float libcalls (6, 8 or 12 bits).
63static unsigned LimitFloatPrecision;
64
65static cl::opt<unsigned, true>
66LimitFPPrecision("limit-float-precision",
67 cl::desc("Generate low-precision inline sequences "
68 "for some float libcalls"),
69 cl::location(LimitFloatPrecision),
70 cl::init(0));
71
Andrew Trickde91f3c2010-11-12 17:50:46 +000072// Limit the width of DAG chains. This is important in general to prevent
73// prevent DAG-based analysis from blowing up. For example, alias analysis and
74// load clustering may not complete in reasonable time. It is difficult to
75// recognize and avoid this situation within each individual analysis, and
76// future analyses are likely to have the same behavior. Limiting DAG width is
Andrew Trickb9e6fe12010-11-20 07:26:51 +000077// the safe approach, and will be especially important with global DAGs.
Andrew Trickde91f3c2010-11-12 17:50:46 +000078//
79// MaxParallelChains default is arbitrarily high to avoid affecting
80// optimization, but could be lowered to improve compile time. Any ld-ld-st-st
Andrew Trickb9e6fe12010-11-20 07:26:51 +000081// sequence over this should have been converted to llvm.memcpy by the
82// frontend. It easy to induce this behavior with .ll code such as:
83// %buffer = alloca [4096 x i8]
84// %data = load [4096 x i8]* %argPtr
85// store [4096 x i8] %data, [4096 x i8]* %buffer
Andrew Trick778583a2011-03-11 17:46:59 +000086static const unsigned MaxParallelChains = 64;
Andrew Trickde91f3c2010-11-12 17:50:46 +000087
Chris Lattner3ac18842010-08-24 23:20:40 +000088static SDValue getCopyFromPartsVector(SelectionDAG &DAG, DebugLoc DL,
89 const SDValue *Parts, unsigned NumParts,
90 EVT PartVT, EVT ValueVT);
Michael J. Spencere70c5262010-10-16 08:25:21 +000091
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000092/// getCopyFromParts - Create a value that contains the specified legal parts
93/// combined into the value they represent. If the parts combine to a type
94/// larger then ValueVT then AssertOp can be used to specify whether the extra
95/// bits are known to be zero (ISD::AssertZext) or sign extended from ValueVT
96/// (ISD::AssertSext).
Chris Lattner3ac18842010-08-24 23:20:40 +000097static SDValue getCopyFromParts(SelectionDAG &DAG, DebugLoc DL,
Dale Johannesen66978ee2009-01-31 02:22:37 +000098 const SDValue *Parts,
Owen Andersone50ed302009-08-10 22:56:29 +000099 unsigned NumParts, EVT PartVT, EVT ValueVT,
Duncan Sands0b3aa262009-01-28 14:42:54 +0000100 ISD::NodeType AssertOp = ISD::DELETED_NODE) {
Chris Lattner3ac18842010-08-24 23:20:40 +0000101 if (ValueVT.isVector())
102 return getCopyFromPartsVector(DAG, DL, Parts, NumParts, PartVT, ValueVT);
Michael J. Spencere70c5262010-10-16 08:25:21 +0000103
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000104 assert(NumParts > 0 && "No parts to assemble!");
Dan Gohmane9530ec2009-01-15 16:58:17 +0000105 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000106 SDValue Val = Parts[0];
107
108 if (NumParts > 1) {
109 // Assemble the value from multiple parts.
Chris Lattner3ac18842010-08-24 23:20:40 +0000110 if (ValueVT.isInteger()) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000111 unsigned PartBits = PartVT.getSizeInBits();
112 unsigned ValueBits = ValueVT.getSizeInBits();
113
114 // Assemble the power of 2 part.
115 unsigned RoundParts = NumParts & (NumParts - 1) ?
116 1 << Log2_32(NumParts) : NumParts;
117 unsigned RoundBits = PartBits * RoundParts;
Owen Andersone50ed302009-08-10 22:56:29 +0000118 EVT RoundVT = RoundBits == ValueBits ?
Owen Anderson23b9b192009-08-12 00:36:31 +0000119 ValueVT : EVT::getIntegerVT(*DAG.getContext(), RoundBits);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000120 SDValue Lo, Hi;
121
Owen Anderson23b9b192009-08-12 00:36:31 +0000122 EVT HalfVT = EVT::getIntegerVT(*DAG.getContext(), RoundBits/2);
Duncan Sandsd22ec5f2008-10-29 14:22:20 +0000123
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000124 if (RoundParts > 2) {
Chris Lattner3ac18842010-08-24 23:20:40 +0000125 Lo = getCopyFromParts(DAG, DL, Parts, RoundParts / 2,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000126 PartVT, HalfVT);
Chris Lattner3ac18842010-08-24 23:20:40 +0000127 Hi = getCopyFromParts(DAG, DL, Parts + RoundParts / 2,
Bill Wendling3ea3c242009-12-22 02:10:19 +0000128 RoundParts / 2, PartVT, HalfVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000129 } else {
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000130 Lo = DAG.getNode(ISD::BITCAST, DL, HalfVT, Parts[0]);
131 Hi = DAG.getNode(ISD::BITCAST, DL, HalfVT, Parts[1]);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000132 }
Bill Wendling3ea3c242009-12-22 02:10:19 +0000133
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000134 if (TLI.isBigEndian())
135 std::swap(Lo, Hi);
Bill Wendling3ea3c242009-12-22 02:10:19 +0000136
Chris Lattner3ac18842010-08-24 23:20:40 +0000137 Val = DAG.getNode(ISD::BUILD_PAIR, DL, RoundVT, Lo, Hi);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000138
139 if (RoundParts < NumParts) {
140 // Assemble the trailing non-power-of-2 part.
141 unsigned OddParts = NumParts - RoundParts;
Owen Anderson23b9b192009-08-12 00:36:31 +0000142 EVT OddVT = EVT::getIntegerVT(*DAG.getContext(), OddParts * PartBits);
Chris Lattner3ac18842010-08-24 23:20:40 +0000143 Hi = getCopyFromParts(DAG, DL,
Bill Wendling3ea3c242009-12-22 02:10:19 +0000144 Parts + RoundParts, OddParts, PartVT, OddVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000145
146 // Combine the round and odd parts.
147 Lo = Val;
148 if (TLI.isBigEndian())
149 std::swap(Lo, Hi);
Owen Anderson23b9b192009-08-12 00:36:31 +0000150 EVT TotalVT = EVT::getIntegerVT(*DAG.getContext(), NumParts * PartBits);
Chris Lattner3ac18842010-08-24 23:20:40 +0000151 Hi = DAG.getNode(ISD::ANY_EXTEND, DL, TotalVT, Hi);
152 Hi = DAG.getNode(ISD::SHL, DL, TotalVT, Hi,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000153 DAG.getConstant(Lo.getValueType().getSizeInBits(),
Duncan Sands92abc622009-01-31 15:50:11 +0000154 TLI.getPointerTy()));
Chris Lattner3ac18842010-08-24 23:20:40 +0000155 Lo = DAG.getNode(ISD::ZERO_EXTEND, DL, TotalVT, Lo);
156 Val = DAG.getNode(ISD::OR, DL, TotalVT, Lo, Hi);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000157 }
Eli Friedman2ac8b322009-05-20 06:02:09 +0000158 } else if (PartVT.isFloatingPoint()) {
159 // FP split into multiple FP parts (for ppcf128)
Owen Anderson825b72b2009-08-11 20:47:22 +0000160 assert(ValueVT == EVT(MVT::ppcf128) && PartVT == EVT(MVT::f64) &&
Eli Friedman2ac8b322009-05-20 06:02:09 +0000161 "Unexpected split");
162 SDValue Lo, Hi;
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000163 Lo = DAG.getNode(ISD::BITCAST, DL, EVT(MVT::f64), Parts[0]);
164 Hi = DAG.getNode(ISD::BITCAST, DL, EVT(MVT::f64), Parts[1]);
Eli Friedman2ac8b322009-05-20 06:02:09 +0000165 if (TLI.isBigEndian())
166 std::swap(Lo, Hi);
Chris Lattner3ac18842010-08-24 23:20:40 +0000167 Val = DAG.getNode(ISD::BUILD_PAIR, DL, ValueVT, Lo, Hi);
Eli Friedman2ac8b322009-05-20 06:02:09 +0000168 } else {
169 // FP split into integer parts (soft fp)
170 assert(ValueVT.isFloatingPoint() && PartVT.isInteger() &&
171 !PartVT.isVector() && "Unexpected split");
Owen Anderson23b9b192009-08-12 00:36:31 +0000172 EVT IntVT = EVT::getIntegerVT(*DAG.getContext(), ValueVT.getSizeInBits());
Chris Lattner3ac18842010-08-24 23:20:40 +0000173 Val = getCopyFromParts(DAG, DL, Parts, NumParts, PartVT, IntVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000174 }
175 }
176
177 // There is now one part, held in Val. Correct it to match ValueVT.
178 PartVT = Val.getValueType();
179
180 if (PartVT == ValueVT)
181 return Val;
182
Chris Lattner3ac18842010-08-24 23:20:40 +0000183 if (PartVT.isInteger() && ValueVT.isInteger()) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000184 if (ValueVT.bitsLT(PartVT)) {
185 // For a truncate, see if we have any information to
186 // indicate whether the truncated bits will always be
187 // zero or sign-extension.
188 if (AssertOp != ISD::DELETED_NODE)
Chris Lattner3ac18842010-08-24 23:20:40 +0000189 Val = DAG.getNode(AssertOp, DL, PartVT, Val,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000190 DAG.getValueType(ValueVT));
Chris Lattner3ac18842010-08-24 23:20:40 +0000191 return DAG.getNode(ISD::TRUNCATE, DL, ValueVT, Val);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000192 }
Chris Lattner3ac18842010-08-24 23:20:40 +0000193 return DAG.getNode(ISD::ANY_EXTEND, DL, ValueVT, Val);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000194 }
195
196 if (PartVT.isFloatingPoint() && ValueVT.isFloatingPoint()) {
Chris Lattner3ac18842010-08-24 23:20:40 +0000197 // FP_ROUND's are always exact here.
198 if (ValueVT.bitsLT(Val.getValueType()))
199 return DAG.getNode(ISD::FP_ROUND, DL, ValueVT, Val,
Bill Wendling4533cac2010-01-28 21:51:40 +0000200 DAG.getIntPtrConstant(1));
Bill Wendling3ea3c242009-12-22 02:10:19 +0000201
Chris Lattner3ac18842010-08-24 23:20:40 +0000202 return DAG.getNode(ISD::FP_EXTEND, DL, ValueVT, Val);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000203 }
204
Bill Wendling4533cac2010-01-28 21:51:40 +0000205 if (PartVT.getSizeInBits() == ValueVT.getSizeInBits())
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000206 return DAG.getNode(ISD::BITCAST, DL, ValueVT, Val);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000207
Torok Edwinc23197a2009-07-14 16:55:14 +0000208 llvm_unreachable("Unknown mismatch!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000209 return SDValue();
210}
211
Chris Lattner3ac18842010-08-24 23:20:40 +0000212/// getCopyFromParts - Create a value that contains the specified legal parts
213/// combined into the value they represent. If the parts combine to a type
214/// larger then ValueVT then AssertOp can be used to specify whether the extra
215/// bits are known to be zero (ISD::AssertZext) or sign extended from ValueVT
216/// (ISD::AssertSext).
217static SDValue getCopyFromPartsVector(SelectionDAG &DAG, DebugLoc DL,
218 const SDValue *Parts, unsigned NumParts,
219 EVT PartVT, EVT ValueVT) {
220 assert(ValueVT.isVector() && "Not a vector value");
221 assert(NumParts > 0 && "No parts to assemble!");
222 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
223 SDValue Val = Parts[0];
Michael J. Spencere70c5262010-10-16 08:25:21 +0000224
Chris Lattner3ac18842010-08-24 23:20:40 +0000225 // Handle a multi-element vector.
226 if (NumParts > 1) {
227 EVT IntermediateVT, RegisterVT;
228 unsigned NumIntermediates;
229 unsigned NumRegs =
230 TLI.getVectorTypeBreakdown(*DAG.getContext(), ValueVT, IntermediateVT,
231 NumIntermediates, RegisterVT);
232 assert(NumRegs == NumParts && "Part count doesn't match vector breakdown!");
233 NumParts = NumRegs; // Silence a compiler warning.
234 assert(RegisterVT == PartVT && "Part type doesn't match vector breakdown!");
235 assert(RegisterVT == Parts[0].getValueType() &&
236 "Part type doesn't match part!");
Michael J. Spencere70c5262010-10-16 08:25:21 +0000237
Chris Lattner3ac18842010-08-24 23:20:40 +0000238 // Assemble the parts into intermediate operands.
239 SmallVector<SDValue, 8> Ops(NumIntermediates);
240 if (NumIntermediates == NumParts) {
241 // If the register was not expanded, truncate or copy the value,
242 // as appropriate.
243 for (unsigned i = 0; i != NumParts; ++i)
244 Ops[i] = getCopyFromParts(DAG, DL, &Parts[i], 1,
245 PartVT, IntermediateVT);
246 } else if (NumParts > 0) {
247 // If the intermediate type was expanded, build the intermediate
248 // operands from the parts.
249 assert(NumParts % NumIntermediates == 0 &&
250 "Must expand into a divisible number of parts!");
251 unsigned Factor = NumParts / NumIntermediates;
252 for (unsigned i = 0; i != NumIntermediates; ++i)
253 Ops[i] = getCopyFromParts(DAG, DL, &Parts[i * Factor], Factor,
254 PartVT, IntermediateVT);
255 }
Michael J. Spencere70c5262010-10-16 08:25:21 +0000256
Chris Lattner3ac18842010-08-24 23:20:40 +0000257 // Build a vector with BUILD_VECTOR or CONCAT_VECTORS from the
258 // intermediate operands.
259 Val = DAG.getNode(IntermediateVT.isVector() ?
260 ISD::CONCAT_VECTORS : ISD::BUILD_VECTOR, DL,
261 ValueVT, &Ops[0], NumIntermediates);
262 }
Michael J. Spencere70c5262010-10-16 08:25:21 +0000263
Chris Lattner3ac18842010-08-24 23:20:40 +0000264 // There is now one part, held in Val. Correct it to match ValueVT.
265 PartVT = Val.getValueType();
Michael J. Spencere70c5262010-10-16 08:25:21 +0000266
Chris Lattner3ac18842010-08-24 23:20:40 +0000267 if (PartVT == ValueVT)
268 return Val;
Michael J. Spencere70c5262010-10-16 08:25:21 +0000269
Chris Lattnere6f7c262010-08-25 22:49:25 +0000270 if (PartVT.isVector()) {
271 // If the element type of the source/dest vectors are the same, but the
272 // parts vector has more elements than the value vector, then we have a
273 // vector widening case (e.g. <2 x float> -> <4 x float>). Extract the
274 // elements we want.
275 if (PartVT.getVectorElementType() == ValueVT.getVectorElementType()) {
276 assert(PartVT.getVectorNumElements() > ValueVT.getVectorNumElements() &&
277 "Cannot narrow, it would be a lossy transformation");
278 return DAG.getNode(ISD::EXTRACT_SUBVECTOR, DL, ValueVT, Val,
279 DAG.getIntPtrConstant(0));
Michael J. Spencere70c5262010-10-16 08:25:21 +0000280 }
281
Chris Lattnere6f7c262010-08-25 22:49:25 +0000282 // Vector/Vector bitcast.
Nadav Rotem0b666362011-06-04 20:58:08 +0000283 if (ValueVT.getSizeInBits() == PartVT.getSizeInBits())
284 return DAG.getNode(ISD::BITCAST, DL, ValueVT, Val);
285
286 assert(PartVT.getVectorNumElements() == ValueVT.getVectorNumElements() &&
287 "Cannot handle this kind of promotion");
288 // Promoted vector extract
Nadav Rotemb05f14b2011-06-12 14:49:38 +0000289 bool Smaller = ValueVT.bitsLE(PartVT);
290 return DAG.getNode((Smaller ? ISD::TRUNCATE : ISD::ANY_EXTEND),
291 DL, ValueVT, Val);
Nadav Rotem0b666362011-06-04 20:58:08 +0000292
Chris Lattnere6f7c262010-08-25 22:49:25 +0000293 }
Eric Christopher471e4222011-06-08 23:55:35 +0000294
Eric Christopher9aaa02a2011-06-01 19:55:10 +0000295 // Trivial bitcast if the types are the same size and the destination
296 // vector type is legal.
297 if (PartVT.getSizeInBits() == ValueVT.getSizeInBits() &&
298 TLI.isTypeLegal(ValueVT))
299 return DAG.getNode(ISD::BITCAST, DL, ValueVT, Val);
Michael J. Spencere70c5262010-10-16 08:25:21 +0000300
Nadav Rotemb05f14b2011-06-12 14:49:38 +0000301 // Handle cases such as i8 -> <1 x i1>
302 assert(ValueVT.getVectorNumElements() == 1 &&
Chris Lattner3ac18842010-08-24 23:20:40 +0000303 "Only trivial scalar-to-vector conversions should get here!");
Nadav Rotemb05f14b2011-06-12 14:49:38 +0000304
305 if (ValueVT.getVectorNumElements() == 1 &&
306 ValueVT.getVectorElementType() != PartVT) {
307 bool Smaller = ValueVT.bitsLE(PartVT);
308 Val = DAG.getNode((Smaller ? ISD::TRUNCATE : ISD::ANY_EXTEND),
309 DL, ValueVT.getScalarType(), Val);
310 }
311
Chris Lattner3ac18842010-08-24 23:20:40 +0000312 return DAG.getNode(ISD::BUILD_VECTOR, DL, ValueVT, Val);
313}
314
315
316
Chris Lattnera13b8602010-08-24 23:10:06 +0000317
318static void getCopyToPartsVector(SelectionDAG &DAG, DebugLoc dl,
319 SDValue Val, SDValue *Parts, unsigned NumParts,
320 EVT PartVT);
Michael J. Spencere70c5262010-10-16 08:25:21 +0000321
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000322/// getCopyToParts - Create a series of nodes that contain the specified value
323/// split into legal parts. If the parts contain more bits than Val, then, for
324/// integers, ExtendKind can be used to specify how to generate the extra bits.
Chris Lattnera13b8602010-08-24 23:10:06 +0000325static void getCopyToParts(SelectionDAG &DAG, DebugLoc DL,
Bill Wendling3ea3c242009-12-22 02:10:19 +0000326 SDValue Val, SDValue *Parts, unsigned NumParts,
327 EVT PartVT,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000328 ISD::NodeType ExtendKind = ISD::ANY_EXTEND) {
Owen Andersone50ed302009-08-10 22:56:29 +0000329 EVT ValueVT = Val.getValueType();
Michael J. Spencere70c5262010-10-16 08:25:21 +0000330
Chris Lattnera13b8602010-08-24 23:10:06 +0000331 // Handle the vector case separately.
332 if (ValueVT.isVector())
333 return getCopyToPartsVector(DAG, DL, Val, Parts, NumParts, PartVT);
Michael J. Spencere70c5262010-10-16 08:25:21 +0000334
Chris Lattnera13b8602010-08-24 23:10:06 +0000335 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000336 unsigned PartBits = PartVT.getSizeInBits();
Dale Johannesen8a36f502009-02-25 22:39:13 +0000337 unsigned OrigNumParts = NumParts;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000338 assert(TLI.isTypeLegal(PartVT) && "Copying to an illegal type!");
339
Chris Lattnera13b8602010-08-24 23:10:06 +0000340 if (NumParts == 0)
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000341 return;
342
Chris Lattnera13b8602010-08-24 23:10:06 +0000343 assert(!ValueVT.isVector() && "Vector case handled elsewhere");
344 if (PartVT == ValueVT) {
345 assert(NumParts == 1 && "No-op copy with multiple parts!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000346 Parts[0] = Val;
347 return;
348 }
349
Chris Lattnera13b8602010-08-24 23:10:06 +0000350 if (NumParts * PartBits > ValueVT.getSizeInBits()) {
351 // If the parts cover more bits than the value has, promote the value.
352 if (PartVT.isFloatingPoint() && ValueVT.isFloatingPoint()) {
353 assert(NumParts == 1 && "Do not know what to promote to!");
354 Val = DAG.getNode(ISD::FP_EXTEND, DL, PartVT, Val);
355 } else {
356 assert(PartVT.isInteger() && ValueVT.isInteger() &&
Michael J. Spencere70c5262010-10-16 08:25:21 +0000357 "Unknown mismatch!");
Chris Lattnera13b8602010-08-24 23:10:06 +0000358 ValueVT = EVT::getIntegerVT(*DAG.getContext(), NumParts * PartBits);
359 Val = DAG.getNode(ExtendKind, DL, ValueVT, Val);
360 }
361 } else if (PartBits == ValueVT.getSizeInBits()) {
362 // Different types of the same size.
363 assert(NumParts == 1 && PartVT != ValueVT);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000364 Val = DAG.getNode(ISD::BITCAST, DL, PartVT, Val);
Chris Lattnera13b8602010-08-24 23:10:06 +0000365 } else if (NumParts * PartBits < ValueVT.getSizeInBits()) {
366 // If the parts cover less bits than value has, truncate the value.
367 assert(PartVT.isInteger() && ValueVT.isInteger() &&
368 "Unknown mismatch!");
369 ValueVT = EVT::getIntegerVT(*DAG.getContext(), NumParts * PartBits);
370 Val = DAG.getNode(ISD::TRUNCATE, DL, ValueVT, Val);
371 }
372
373 // The value may have changed - recompute ValueVT.
374 ValueVT = Val.getValueType();
375 assert(NumParts * PartBits == ValueVT.getSizeInBits() &&
376 "Failed to tile the value with PartVT!");
377
378 if (NumParts == 1) {
379 assert(PartVT == ValueVT && "Type conversion failed!");
380 Parts[0] = Val;
381 return;
382 }
383
384 // Expand the value into multiple parts.
385 if (NumParts & (NumParts - 1)) {
386 // The number of parts is not a power of 2. Split off and copy the tail.
387 assert(PartVT.isInteger() && ValueVT.isInteger() &&
388 "Do not know what to expand to!");
389 unsigned RoundParts = 1 << Log2_32(NumParts);
390 unsigned RoundBits = RoundParts * PartBits;
391 unsigned OddParts = NumParts - RoundParts;
392 SDValue OddVal = DAG.getNode(ISD::SRL, DL, ValueVT, Val,
393 DAG.getIntPtrConstant(RoundBits));
394 getCopyToParts(DAG, DL, OddVal, Parts + RoundParts, OddParts, PartVT);
395
396 if (TLI.isBigEndian())
397 // The odd parts were reversed by getCopyToParts - unreverse them.
398 std::reverse(Parts + RoundParts, Parts + NumParts);
399
400 NumParts = RoundParts;
401 ValueVT = EVT::getIntegerVT(*DAG.getContext(), NumParts * PartBits);
402 Val = DAG.getNode(ISD::TRUNCATE, DL, ValueVT, Val);
403 }
404
405 // The number of parts is a power of 2. Repeatedly bisect the value using
406 // EXTRACT_ELEMENT.
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000407 Parts[0] = DAG.getNode(ISD::BITCAST, DL,
Chris Lattnera13b8602010-08-24 23:10:06 +0000408 EVT::getIntegerVT(*DAG.getContext(),
409 ValueVT.getSizeInBits()),
410 Val);
411
412 for (unsigned StepSize = NumParts; StepSize > 1; StepSize /= 2) {
413 for (unsigned i = 0; i < NumParts; i += StepSize) {
414 unsigned ThisBits = StepSize * PartBits / 2;
415 EVT ThisVT = EVT::getIntegerVT(*DAG.getContext(), ThisBits);
416 SDValue &Part0 = Parts[i];
417 SDValue &Part1 = Parts[i+StepSize/2];
418
419 Part1 = DAG.getNode(ISD::EXTRACT_ELEMENT, DL,
420 ThisVT, Part0, DAG.getIntPtrConstant(1));
421 Part0 = DAG.getNode(ISD::EXTRACT_ELEMENT, DL,
422 ThisVT, Part0, DAG.getIntPtrConstant(0));
423
424 if (ThisBits == PartBits && ThisVT != PartVT) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000425 Part0 = DAG.getNode(ISD::BITCAST, DL, PartVT, Part0);
426 Part1 = DAG.getNode(ISD::BITCAST, DL, PartVT, Part1);
Chris Lattnera13b8602010-08-24 23:10:06 +0000427 }
428 }
429 }
430
431 if (TLI.isBigEndian())
432 std::reverse(Parts, Parts + OrigNumParts);
433}
434
435
436/// getCopyToPartsVector - Create a series of nodes that contain the specified
437/// value split into legal parts.
438static void getCopyToPartsVector(SelectionDAG &DAG, DebugLoc DL,
439 SDValue Val, SDValue *Parts, unsigned NumParts,
440 EVT PartVT) {
441 EVT ValueVT = Val.getValueType();
442 assert(ValueVT.isVector() && "Not a vector");
443 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Michael J. Spencere70c5262010-10-16 08:25:21 +0000444
Chris Lattnera13b8602010-08-24 23:10:06 +0000445 if (NumParts == 1) {
Chris Lattnere6f7c262010-08-25 22:49:25 +0000446 if (PartVT == ValueVT) {
447 // Nothing to do.
448 } else if (PartVT.getSizeInBits() == ValueVT.getSizeInBits()) {
449 // Bitconvert vector->vector case.
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000450 Val = DAG.getNode(ISD::BITCAST, DL, PartVT, Val);
Chris Lattnere6f7c262010-08-25 22:49:25 +0000451 } else if (PartVT.isVector() &&
Nadav Rotemb05f14b2011-06-12 14:49:38 +0000452 PartVT.getVectorElementType() == ValueVT.getVectorElementType() &&
Chris Lattnere6f7c262010-08-25 22:49:25 +0000453 PartVT.getVectorNumElements() > ValueVT.getVectorNumElements()) {
454 EVT ElementVT = PartVT.getVectorElementType();
455 // Vector widening case, e.g. <2 x float> -> <4 x float>. Shuffle in
456 // undef elements.
457 SmallVector<SDValue, 16> Ops;
458 for (unsigned i = 0, e = ValueVT.getVectorNumElements(); i != e; ++i)
459 Ops.push_back(DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL,
460 ElementVT, Val, DAG.getIntPtrConstant(i)));
Michael J. Spencere70c5262010-10-16 08:25:21 +0000461
Chris Lattnere6f7c262010-08-25 22:49:25 +0000462 for (unsigned i = ValueVT.getVectorNumElements(),
463 e = PartVT.getVectorNumElements(); i != e; ++i)
464 Ops.push_back(DAG.getUNDEF(ElementVT));
465
466 Val = DAG.getNode(ISD::BUILD_VECTOR, DL, PartVT, &Ops[0], Ops.size());
467
468 // FIXME: Use CONCAT for 2x -> 4x.
Michael J. Spencere70c5262010-10-16 08:25:21 +0000469
Chris Lattnere6f7c262010-08-25 22:49:25 +0000470 //SDValue UndefElts = DAG.getUNDEF(VectorTy);
471 //Val = DAG.getNode(ISD::CONCAT_VECTORS, DL, PartVT, Val, UndefElts);
Nadav Rotem0b666362011-06-04 20:58:08 +0000472 } else if (PartVT.isVector() &&
473 PartVT.getVectorElementType().bitsGE(
Nadav Rotemb05f14b2011-06-12 14:49:38 +0000474 ValueVT.getVectorElementType()) &&
Nadav Rotem0b666362011-06-04 20:58:08 +0000475 PartVT.getVectorNumElements() == ValueVT.getVectorNumElements()) {
476
477 // Promoted vector extract
Nadav Rotemc6341e62011-06-19 08:49:38 +0000478 bool Smaller = PartVT.bitsLE(ValueVT);
479 Val = DAG.getNode((Smaller ? ISD::TRUNCATE : ISD::ANY_EXTEND),
480 DL, PartVT, Val);
Nadav Rotem0b666362011-06-04 20:58:08 +0000481 } else{
Chris Lattnere6f7c262010-08-25 22:49:25 +0000482 // Vector -> scalar conversion.
Nadav Rotemb05f14b2011-06-12 14:49:38 +0000483 assert(ValueVT.getVectorNumElements() == 1 &&
Chris Lattnere6f7c262010-08-25 22:49:25 +0000484 "Only trivial vector-to-scalar conversions should get here!");
485 Val = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL,
486 PartVT, Val, DAG.getIntPtrConstant(0));
Nadav Rotemb05f14b2011-06-12 14:49:38 +0000487
488 bool Smaller = ValueVT.bitsLE(PartVT);
489 Val = DAG.getNode((Smaller ? ISD::TRUNCATE : ISD::ANY_EXTEND),
490 DL, PartVT, Val);
Chris Lattnera13b8602010-08-24 23:10:06 +0000491 }
Michael J. Spencere70c5262010-10-16 08:25:21 +0000492
Chris Lattnera13b8602010-08-24 23:10:06 +0000493 Parts[0] = Val;
494 return;
495 }
Michael J. Spencere70c5262010-10-16 08:25:21 +0000496
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000497 // Handle a multi-element vector.
Owen Andersone50ed302009-08-10 22:56:29 +0000498 EVT IntermediateVT, RegisterVT;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000499 unsigned NumIntermediates;
Owen Anderson23b9b192009-08-12 00:36:31 +0000500 unsigned NumRegs = TLI.getVectorTypeBreakdown(*DAG.getContext(), ValueVT,
Devang Patel8f09bea2010-08-26 20:32:32 +0000501 IntermediateVT,
502 NumIntermediates, RegisterVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000503 unsigned NumElements = ValueVT.getVectorNumElements();
Michael J. Spencere70c5262010-10-16 08:25:21 +0000504
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000505 assert(NumRegs == NumParts && "Part count doesn't match vector breakdown!");
506 NumParts = NumRegs; // Silence a compiler warning.
507 assert(RegisterVT == PartVT && "Part type doesn't match vector breakdown!");
Michael J. Spencere70c5262010-10-16 08:25:21 +0000508
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000509 // Split the vector into intermediate operands.
510 SmallVector<SDValue, 8> Ops(NumIntermediates);
Bill Wendling3ea3c242009-12-22 02:10:19 +0000511 for (unsigned i = 0; i != NumIntermediates; ++i) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000512 if (IntermediateVT.isVector())
Chris Lattnera13b8602010-08-24 23:10:06 +0000513 Ops[i] = DAG.getNode(ISD::EXTRACT_SUBVECTOR, DL,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000514 IntermediateVT, Val,
Chris Lattnera13b8602010-08-24 23:10:06 +0000515 DAG.getIntPtrConstant(i * (NumElements / NumIntermediates)));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000516 else
Chris Lattnera13b8602010-08-24 23:10:06 +0000517 Ops[i] = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL,
Chris Lattnere6f7c262010-08-25 22:49:25 +0000518 IntermediateVT, Val, DAG.getIntPtrConstant(i));
Bill Wendling3ea3c242009-12-22 02:10:19 +0000519 }
Michael J. Spencere70c5262010-10-16 08:25:21 +0000520
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000521 // Split the intermediate operands into legal parts.
522 if (NumParts == NumIntermediates) {
523 // If the register was not expanded, promote or copy the value,
524 // as appropriate.
525 for (unsigned i = 0; i != NumParts; ++i)
Chris Lattnera13b8602010-08-24 23:10:06 +0000526 getCopyToParts(DAG, DL, Ops[i], &Parts[i], 1, PartVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000527 } else if (NumParts > 0) {
528 // If the intermediate type was expanded, split each the value into
529 // legal parts.
530 assert(NumParts % NumIntermediates == 0 &&
531 "Must expand into a divisible number of parts!");
532 unsigned Factor = NumParts / NumIntermediates;
533 for (unsigned i = 0; i != NumIntermediates; ++i)
Chris Lattnera13b8602010-08-24 23:10:06 +0000534 getCopyToParts(DAG, DL, Ops[i], &Parts[i*Factor], Factor, PartVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000535 }
536}
537
Chris Lattnera13b8602010-08-24 23:10:06 +0000538
539
540
Dan Gohman462f6b52010-05-29 17:53:24 +0000541namespace {
542 /// RegsForValue - This struct represents the registers (physical or virtual)
543 /// that a particular set of values is assigned, and the type information
544 /// about the value. The most common situation is to represent one value at a
545 /// time, but struct or array values are handled element-wise as multiple
546 /// values. The splitting of aggregates is performed recursively, so that we
547 /// never have aggregate-typed registers. The values at this point do not
548 /// necessarily have legal types, so each value may require one or more
549 /// registers of some legal type.
550 ///
551 struct RegsForValue {
552 /// ValueVTs - The value types of the values, which may not be legal, and
553 /// may need be promoted or synthesized from one or more registers.
554 ///
555 SmallVector<EVT, 4> ValueVTs;
556
557 /// RegVTs - The value types of the registers. This is the same size as
558 /// ValueVTs and it records, for each value, what the type of the assigned
559 /// register or registers are. (Individual values are never synthesized
560 /// from more than one type of register.)
561 ///
562 /// With virtual registers, the contents of RegVTs is redundant with TLI's
563 /// getRegisterType member function, however when with physical registers
564 /// it is necessary to have a separate record of the types.
565 ///
566 SmallVector<EVT, 4> RegVTs;
567
568 /// Regs - This list holds the registers assigned to the values.
569 /// Each legal or promoted value requires one register, and each
570 /// expanded value requires multiple registers.
571 ///
572 SmallVector<unsigned, 4> Regs;
573
574 RegsForValue() {}
575
576 RegsForValue(const SmallVector<unsigned, 4> &regs,
577 EVT regvt, EVT valuevt)
578 : ValueVTs(1, valuevt), RegVTs(1, regvt), Regs(regs) {}
579
Dan Gohman462f6b52010-05-29 17:53:24 +0000580 RegsForValue(LLVMContext &Context, const TargetLowering &tli,
Chris Lattnerdb125cf2011-07-18 04:54:35 +0000581 unsigned Reg, Type *Ty) {
Dan Gohman462f6b52010-05-29 17:53:24 +0000582 ComputeValueVTs(tli, Ty, ValueVTs);
583
584 for (unsigned Value = 0, e = ValueVTs.size(); Value != e; ++Value) {
585 EVT ValueVT = ValueVTs[Value];
586 unsigned NumRegs = tli.getNumRegisters(Context, ValueVT);
587 EVT RegisterVT = tli.getRegisterType(Context, ValueVT);
588 for (unsigned i = 0; i != NumRegs; ++i)
589 Regs.push_back(Reg + i);
590 RegVTs.push_back(RegisterVT);
591 Reg += NumRegs;
592 }
593 }
594
595 /// areValueTypesLegal - Return true if types of all the values are legal.
596 bool areValueTypesLegal(const TargetLowering &TLI) {
597 for (unsigned Value = 0, e = ValueVTs.size(); Value != e; ++Value) {
598 EVT RegisterVT = RegVTs[Value];
599 if (!TLI.isTypeLegal(RegisterVT))
600 return false;
601 }
602 return true;
603 }
604
605 /// append - Add the specified values to this one.
606 void append(const RegsForValue &RHS) {
607 ValueVTs.append(RHS.ValueVTs.begin(), RHS.ValueVTs.end());
608 RegVTs.append(RHS.RegVTs.begin(), RHS.RegVTs.end());
609 Regs.append(RHS.Regs.begin(), RHS.Regs.end());
610 }
611
612 /// getCopyFromRegs - Emit a series of CopyFromReg nodes that copies from
613 /// this value and returns the result as a ValueVTs value. This uses
614 /// Chain/Flag as the input and updates them for the output Chain/Flag.
615 /// If the Flag pointer is NULL, no flag is used.
616 SDValue getCopyFromRegs(SelectionDAG &DAG, FunctionLoweringInfo &FuncInfo,
617 DebugLoc dl,
618 SDValue &Chain, SDValue *Flag) const;
619
620 /// getCopyToRegs - Emit a series of CopyToReg nodes that copies the
621 /// specified value into the registers specified by this object. This uses
622 /// Chain/Flag as the input and updates them for the output Chain/Flag.
623 /// If the Flag pointer is NULL, no flag is used.
624 void getCopyToRegs(SDValue Val, SelectionDAG &DAG, DebugLoc dl,
625 SDValue &Chain, SDValue *Flag) const;
626
627 /// AddInlineAsmOperands - Add this value to the specified inlineasm node
628 /// operand list. This adds the code marker, matching input operand index
629 /// (if applicable), and includes the number of values added into it.
630 void AddInlineAsmOperands(unsigned Kind,
631 bool HasMatching, unsigned MatchingIdx,
632 SelectionDAG &DAG,
633 std::vector<SDValue> &Ops) const;
634 };
635}
636
637/// getCopyFromRegs - Emit a series of CopyFromReg nodes that copies from
638/// this value and returns the result as a ValueVT value. This uses
639/// Chain/Flag as the input and updates them for the output Chain/Flag.
640/// If the Flag pointer is NULL, no flag is used.
641SDValue RegsForValue::getCopyFromRegs(SelectionDAG &DAG,
642 FunctionLoweringInfo &FuncInfo,
643 DebugLoc dl,
644 SDValue &Chain, SDValue *Flag) const {
Dan Gohman7da5d3f2010-07-26 18:15:41 +0000645 // A Value with type {} or [0 x %t] needs no registers.
646 if (ValueVTs.empty())
647 return SDValue();
648
Dan Gohman462f6b52010-05-29 17:53:24 +0000649 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
650
651 // Assemble the legal parts into the final values.
652 SmallVector<SDValue, 4> Values(ValueVTs.size());
653 SmallVector<SDValue, 8> Parts;
654 for (unsigned Value = 0, Part = 0, e = ValueVTs.size(); Value != e; ++Value) {
655 // Copy the legal parts from the registers.
656 EVT ValueVT = ValueVTs[Value];
657 unsigned NumRegs = TLI.getNumRegisters(*DAG.getContext(), ValueVT);
658 EVT RegisterVT = RegVTs[Value];
659
660 Parts.resize(NumRegs);
661 for (unsigned i = 0; i != NumRegs; ++i) {
662 SDValue P;
663 if (Flag == 0) {
664 P = DAG.getCopyFromReg(Chain, dl, Regs[Part+i], RegisterVT);
665 } else {
666 P = DAG.getCopyFromReg(Chain, dl, Regs[Part+i], RegisterVT, *Flag);
667 *Flag = P.getValue(2);
668 }
669
670 Chain = P.getValue(1);
Chris Lattnerd5b4db92010-12-13 01:11:17 +0000671 Parts[i] = P;
Dan Gohman462f6b52010-05-29 17:53:24 +0000672
673 // If the source register was virtual and if we know something about it,
674 // add an assert node.
Chris Lattnerd5b4db92010-12-13 01:11:17 +0000675 if (!TargetRegisterInfo::isVirtualRegister(Regs[Part+i]) ||
Cameron Zwariche1497b92011-02-24 10:00:08 +0000676 !RegisterVT.isInteger() || RegisterVT.isVector())
Chris Lattnerd5b4db92010-12-13 01:11:17 +0000677 continue;
Cameron Zwariche1497b92011-02-24 10:00:08 +0000678
679 const FunctionLoweringInfo::LiveOutInfo *LOI =
680 FuncInfo.GetLiveOutRegInfo(Regs[Part+i]);
681 if (!LOI)
682 continue;
Dan Gohman462f6b52010-05-29 17:53:24 +0000683
Chris Lattnerd5b4db92010-12-13 01:11:17 +0000684 unsigned RegSize = RegisterVT.getSizeInBits();
Cameron Zwariche1497b92011-02-24 10:00:08 +0000685 unsigned NumSignBits = LOI->NumSignBits;
686 unsigned NumZeroBits = LOI->KnownZero.countLeadingOnes();
Dan Gohman462f6b52010-05-29 17:53:24 +0000687
Chris Lattnerd5b4db92010-12-13 01:11:17 +0000688 // FIXME: We capture more information than the dag can represent. For
689 // now, just use the tightest assertzext/assertsext possible.
690 bool isSExt = true;
691 EVT FromVT(MVT::Other);
692 if (NumSignBits == RegSize)
693 isSExt = true, FromVT = MVT::i1; // ASSERT SEXT 1
694 else if (NumZeroBits >= RegSize-1)
695 isSExt = false, FromVT = MVT::i1; // ASSERT ZEXT 1
696 else if (NumSignBits > RegSize-8)
697 isSExt = true, FromVT = MVT::i8; // ASSERT SEXT 8
698 else if (NumZeroBits >= RegSize-8)
699 isSExt = false, FromVT = MVT::i8; // ASSERT ZEXT 8
700 else if (NumSignBits > RegSize-16)
701 isSExt = true, FromVT = MVT::i16; // ASSERT SEXT 16
702 else if (NumZeroBits >= RegSize-16)
703 isSExt = false, FromVT = MVT::i16; // ASSERT ZEXT 16
704 else if (NumSignBits > RegSize-32)
705 isSExt = true, FromVT = MVT::i32; // ASSERT SEXT 32
706 else if (NumZeroBits >= RegSize-32)
707 isSExt = false, FromVT = MVT::i32; // ASSERT ZEXT 32
708 else
709 continue;
Dan Gohman462f6b52010-05-29 17:53:24 +0000710
Chris Lattnerd5b4db92010-12-13 01:11:17 +0000711 // Add an assertion node.
712 assert(FromVT != MVT::Other);
713 Parts[i] = DAG.getNode(isSExt ? ISD::AssertSext : ISD::AssertZext, dl,
714 RegisterVT, P, DAG.getValueType(FromVT));
Dan Gohman462f6b52010-05-29 17:53:24 +0000715 }
716
717 Values[Value] = getCopyFromParts(DAG, dl, Parts.begin(),
718 NumRegs, RegisterVT, ValueVT);
719 Part += NumRegs;
720 Parts.clear();
721 }
722
723 return DAG.getNode(ISD::MERGE_VALUES, dl,
724 DAG.getVTList(&ValueVTs[0], ValueVTs.size()),
725 &Values[0], ValueVTs.size());
726}
727
728/// getCopyToRegs - Emit a series of CopyToReg nodes that copies the
729/// specified value into the registers specified by this object. This uses
730/// Chain/Flag as the input and updates them for the output Chain/Flag.
731/// If the Flag pointer is NULL, no flag is used.
732void RegsForValue::getCopyToRegs(SDValue Val, SelectionDAG &DAG, DebugLoc dl,
733 SDValue &Chain, SDValue *Flag) const {
734 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
735
736 // Get the list of the values's legal parts.
737 unsigned NumRegs = Regs.size();
738 SmallVector<SDValue, 8> Parts(NumRegs);
739 for (unsigned Value = 0, Part = 0, e = ValueVTs.size(); Value != e; ++Value) {
740 EVT ValueVT = ValueVTs[Value];
741 unsigned NumParts = TLI.getNumRegisters(*DAG.getContext(), ValueVT);
742 EVT RegisterVT = RegVTs[Value];
743
Chris Lattner3ac18842010-08-24 23:20:40 +0000744 getCopyToParts(DAG, dl, Val.getValue(Val.getResNo() + Value),
Dan Gohman462f6b52010-05-29 17:53:24 +0000745 &Parts[Part], NumParts, RegisterVT);
746 Part += NumParts;
747 }
748
749 // Copy the parts into the registers.
750 SmallVector<SDValue, 8> Chains(NumRegs);
751 for (unsigned i = 0; i != NumRegs; ++i) {
752 SDValue Part;
753 if (Flag == 0) {
754 Part = DAG.getCopyToReg(Chain, dl, Regs[i], Parts[i]);
755 } else {
756 Part = DAG.getCopyToReg(Chain, dl, Regs[i], Parts[i], *Flag);
757 *Flag = Part.getValue(1);
758 }
759
760 Chains[i] = Part.getValue(0);
761 }
762
763 if (NumRegs == 1 || Flag)
764 // If NumRegs > 1 && Flag is used then the use of the last CopyToReg is
765 // flagged to it. That is the CopyToReg nodes and the user are considered
766 // a single scheduling unit. If we create a TokenFactor and return it as
767 // chain, then the TokenFactor is both a predecessor (operand) of the
768 // user as well as a successor (the TF operands are flagged to the user).
769 // c1, f1 = CopyToReg
770 // c2, f2 = CopyToReg
771 // c3 = TokenFactor c1, c2
772 // ...
773 // = op c3, ..., f2
774 Chain = Chains[NumRegs-1];
775 else
776 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, &Chains[0], NumRegs);
777}
778
779/// AddInlineAsmOperands - Add this value to the specified inlineasm node
780/// operand list. This adds the code marker and includes the number of
781/// values added into it.
782void RegsForValue::AddInlineAsmOperands(unsigned Code, bool HasMatching,
783 unsigned MatchingIdx,
784 SelectionDAG &DAG,
785 std::vector<SDValue> &Ops) const {
786 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
787
788 unsigned Flag = InlineAsm::getFlagWord(Code, Regs.size());
789 if (HasMatching)
790 Flag = InlineAsm::getFlagWordForMatchingOp(Flag, MatchingIdx);
Jakob Stoklund Olesen459b74b2011-10-12 23:37:29 +0000791 else if (!Regs.empty() &&
792 TargetRegisterInfo::isVirtualRegister(Regs.front())) {
793 // Put the register class of the virtual registers in the flag word. That
794 // way, later passes can recompute register class constraints for inline
795 // assembly as well as normal instructions.
796 // Don't do this for tied operands that can use the regclass information
797 // from the def.
798 const MachineRegisterInfo &MRI = DAG.getMachineFunction().getRegInfo();
799 const TargetRegisterClass *RC = MRI.getRegClass(Regs.front());
800 Flag = InlineAsm::getFlagWordForRegClass(Flag, RC->getID());
801 }
802
Dan Gohman462f6b52010-05-29 17:53:24 +0000803 SDValue Res = DAG.getTargetConstant(Flag, MVT::i32);
804 Ops.push_back(Res);
805
806 for (unsigned Value = 0, Reg = 0, e = ValueVTs.size(); Value != e; ++Value) {
807 unsigned NumRegs = TLI.getNumRegisters(*DAG.getContext(), ValueVTs[Value]);
808 EVT RegisterVT = RegVTs[Value];
809 for (unsigned i = 0; i != NumRegs; ++i) {
810 assert(Reg < Regs.size() && "Mismatch in # registers expected");
811 Ops.push_back(DAG.getRegister(Regs[Reg++], RegisterVT));
812 }
813 }
814}
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000815
Owen Anderson243eb9e2011-12-08 22:15:21 +0000816void SelectionDAGBuilder::init(GCFunctionInfo *gfi, AliasAnalysis &aa,
817 const TargetLibraryInfo *li) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000818 AA = &aa;
819 GFI = gfi;
Owen Anderson243eb9e2011-12-08 22:15:21 +0000820 LibInfo = li;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000821 TD = DAG.getTarget().getTargetData();
Bill Wendling4ed1fb02011-10-15 01:00:26 +0000822 LPadToCallSiteMap.clear();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000823}
824
Dan Gohmanb02b62a2010-04-14 18:24:06 +0000825/// clear - Clear out the current SelectionDAG and the associated
Dan Gohman2048b852009-11-23 18:04:58 +0000826/// state and prepare this SelectionDAGBuilder object to be used
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000827/// for a new block. This doesn't clear out information about
828/// additional blocks that are needed to complete switch lowering
829/// or PHI node updating; that information is cleared out as it is
830/// consumed.
Dan Gohman2048b852009-11-23 18:04:58 +0000831void SelectionDAGBuilder::clear() {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000832 NodeMap.clear();
Devang Patel9126c0d2010-06-01 19:59:01 +0000833 UnusedArgNodeMap.clear();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000834 PendingLoads.clear();
835 PendingExports.clear();
Chris Lattnera4f2bb02010-04-02 20:17:23 +0000836 CurDebugLoc = DebugLoc();
Dan Gohman98ca4f22009-08-05 01:29:28 +0000837 HasTailCall = false;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000838}
839
Devang Patel23385752011-05-23 17:44:13 +0000840/// clearDanglingDebugInfo - Clear the dangling debug information
841/// map. This function is seperated from the clear so that debug
842/// information that is dangling in a basic block can be properly
843/// resolved in a different basic block. This allows the
844/// SelectionDAG to resolve dangling debug information attached
845/// to PHI nodes.
846void SelectionDAGBuilder::clearDanglingDebugInfo() {
847 DanglingDebugInfoMap.clear();
848}
849
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000850/// getRoot - Return the current virtual root of the Selection DAG,
851/// flushing any PendingLoad items. This must be done before emitting
852/// a store or any other node that may need to be ordered after any
853/// prior load instructions.
854///
Dan Gohman2048b852009-11-23 18:04:58 +0000855SDValue SelectionDAGBuilder::getRoot() {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000856 if (PendingLoads.empty())
857 return DAG.getRoot();
858
859 if (PendingLoads.size() == 1) {
860 SDValue Root = PendingLoads[0];
861 DAG.setRoot(Root);
862 PendingLoads.clear();
863 return Root;
864 }
865
866 // Otherwise, we have to make a token factor node.
Owen Anderson825b72b2009-08-11 20:47:22 +0000867 SDValue Root = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(), MVT::Other,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000868 &PendingLoads[0], PendingLoads.size());
869 PendingLoads.clear();
870 DAG.setRoot(Root);
871 return Root;
872}
873
874/// getControlRoot - Similar to getRoot, but instead of flushing all the
875/// PendingLoad items, flush all the PendingExports items. It is necessary
876/// to do this before emitting a terminator instruction.
877///
Dan Gohman2048b852009-11-23 18:04:58 +0000878SDValue SelectionDAGBuilder::getControlRoot() {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000879 SDValue Root = DAG.getRoot();
880
881 if (PendingExports.empty())
882 return Root;
883
884 // Turn all of the CopyToReg chains into one factored node.
885 if (Root.getOpcode() != ISD::EntryToken) {
886 unsigned i = 0, e = PendingExports.size();
887 for (; i != e; ++i) {
888 assert(PendingExports[i].getNode()->getNumOperands() > 1);
889 if (PendingExports[i].getNode()->getOperand(0) == Root)
890 break; // Don't add the root if we already indirectly depend on it.
891 }
892
893 if (i == e)
894 PendingExports.push_back(Root);
895 }
896
Owen Anderson825b72b2009-08-11 20:47:22 +0000897 Root = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(), MVT::Other,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000898 &PendingExports[0],
899 PendingExports.size());
900 PendingExports.clear();
901 DAG.setRoot(Root);
902 return Root;
903}
904
Bill Wendling4533cac2010-01-28 21:51:40 +0000905void SelectionDAGBuilder::AssignOrderingToNode(const SDNode *Node) {
906 if (DAG.GetOrdering(Node) != 0) return; // Already has ordering.
907 DAG.AssignOrdering(Node, SDNodeOrder);
908
909 for (unsigned I = 0, E = Node->getNumOperands(); I != E; ++I)
910 AssignOrderingToNode(Node->getOperand(I).getNode());
911}
912
Dan Gohman46510a72010-04-15 01:51:59 +0000913void SelectionDAGBuilder::visit(const Instruction &I) {
Dan Gohmanc105a2b2010-04-22 20:55:53 +0000914 // Set up outgoing PHI node register values before emitting the terminator.
915 if (isa<TerminatorInst>(&I))
916 HandlePHINodesInSuccessorBlocks(I.getParent());
917
Dan Gohman8ba3aa72010-04-20 00:48:35 +0000918 CurDebugLoc = I.getDebugLoc();
919
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000920 visit(I.getOpcode(), I);
Dan Gohman8ba3aa72010-04-20 00:48:35 +0000921
Dan Gohman92884f72010-04-20 15:03:56 +0000922 if (!isa<TerminatorInst>(&I) && !HasTailCall)
923 CopyToExportRegsIfNeeded(&I);
924
Dan Gohman8ba3aa72010-04-20 00:48:35 +0000925 CurDebugLoc = DebugLoc();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000926}
927
Dan Gohmanba5be5c2010-04-20 15:00:41 +0000928void SelectionDAGBuilder::visitPHI(const PHINode &) {
929 llvm_unreachable("SelectionDAGBuilder shouldn't visit PHI nodes!");
930}
931
Dan Gohman46510a72010-04-15 01:51:59 +0000932void SelectionDAGBuilder::visit(unsigned Opcode, const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000933 // Note: this doesn't use InstVisitor, because it has to work with
934 // ConstantExpr's in addition to instructions.
935 switch (Opcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000936 default: llvm_unreachable("Unknown instruction type encountered!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000937 // Build the switch statement using the Instruction.def file.
938#define HANDLE_INST(NUM, OPCODE, CLASS) \
Bill Wendling4533cac2010-01-28 21:51:40 +0000939 case Instruction::OPCODE: visit##OPCODE((CLASS&)I); break;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000940#include "llvm/Instruction.def"
941 }
Bill Wendling4533cac2010-01-28 21:51:40 +0000942
943 // Assign the ordering to the freshly created DAG nodes.
944 if (NodeMap.count(&I)) {
945 ++SDNodeOrder;
946 AssignOrderingToNode(getValue(&I).getNode());
947 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000948}
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000949
Dale Johannesenbdc09d92010-07-16 00:02:08 +0000950// resolveDanglingDebugInfo - if we saw an earlier dbg_value referring to V,
951// generate the debug data structures now that we've seen its definition.
952void SelectionDAGBuilder::resolveDanglingDebugInfo(const Value *V,
953 SDValue Val) {
954 DanglingDebugInfo &DDI = DanglingDebugInfoMap[V];
Devang Patel4cf81c42010-08-26 23:35:15 +0000955 if (DDI.getDI()) {
956 const DbgValueInst *DI = DDI.getDI();
Dale Johannesenbdc09d92010-07-16 00:02:08 +0000957 DebugLoc dl = DDI.getdl();
958 unsigned DbgSDNodeOrder = DDI.getSDNodeOrder();
Devang Patel4cf81c42010-08-26 23:35:15 +0000959 MDNode *Variable = DI->getVariable();
960 uint64_t Offset = DI->getOffset();
Dale Johannesenbdc09d92010-07-16 00:02:08 +0000961 SDDbgValue *SDV;
962 if (Val.getNode()) {
Devang Patel78a06e52010-08-25 20:39:26 +0000963 if (!EmitFuncArgumentDbgValue(V, Variable, Offset, Val)) {
Dale Johannesenbdc09d92010-07-16 00:02:08 +0000964 SDV = DAG.getDbgValue(Variable, Val.getNode(),
965 Val.getResNo(), Offset, dl, DbgSDNodeOrder);
966 DAG.AddDbgValue(SDV, Val.getNode(), false);
967 }
Owen Anderson95771af2011-02-25 21:41:48 +0000968 } else
Devang Patelafeaae72010-12-06 22:39:26 +0000969 DEBUG(dbgs() << "Dropping debug info for " << DI);
Dale Johannesenbdc09d92010-07-16 00:02:08 +0000970 DanglingDebugInfoMap[V] = DanglingDebugInfo();
971 }
972}
973
Nick Lewycky8de34002011-09-30 22:19:53 +0000974/// getValue - Return an SDValue for the given Value.
Dan Gohman2048b852009-11-23 18:04:58 +0000975SDValue SelectionDAGBuilder::getValue(const Value *V) {
Dan Gohman28a17352010-07-01 01:59:43 +0000976 // If we already have an SDValue for this value, use it. It's important
977 // to do this first, so that we don't create a CopyFromReg if we already
978 // have a regular SDValue.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000979 SDValue &N = NodeMap[V];
980 if (N.getNode()) return N;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000981
Dan Gohman28a17352010-07-01 01:59:43 +0000982 // If there's a virtual register allocated and initialized for this
983 // value, use it.
984 DenseMap<const Value *, unsigned>::iterator It = FuncInfo.ValueMap.find(V);
985 if (It != FuncInfo.ValueMap.end()) {
986 unsigned InReg = It->second;
987 RegsForValue RFV(*DAG.getContext(), TLI, InReg, V->getType());
988 SDValue Chain = DAG.getEntryNode();
Nick Lewycky8de34002011-09-30 22:19:53 +0000989 N = RFV.getCopyFromRegs(DAG, FuncInfo, getCurDebugLoc(), Chain, NULL);
Devang Patel8f314282011-01-25 18:09:58 +0000990 resolveDanglingDebugInfo(V, N);
991 return N;
Dan Gohman28a17352010-07-01 01:59:43 +0000992 }
993
994 // Otherwise create a new SDValue and remember it.
995 SDValue Val = getValueImpl(V);
996 NodeMap[V] = Val;
Dale Johannesenbdc09d92010-07-16 00:02:08 +0000997 resolveDanglingDebugInfo(V, Val);
Dan Gohman28a17352010-07-01 01:59:43 +0000998 return Val;
999}
1000
1001/// getNonRegisterValue - Return an SDValue for the given Value, but
1002/// don't look in FuncInfo.ValueMap for a virtual register.
1003SDValue SelectionDAGBuilder::getNonRegisterValue(const Value *V) {
1004 // If we already have an SDValue for this value, use it.
1005 SDValue &N = NodeMap[V];
1006 if (N.getNode()) return N;
1007
1008 // Otherwise create a new SDValue and remember it.
1009 SDValue Val = getValueImpl(V);
1010 NodeMap[V] = Val;
Dale Johannesenbdc09d92010-07-16 00:02:08 +00001011 resolveDanglingDebugInfo(V, Val);
Dan Gohman28a17352010-07-01 01:59:43 +00001012 return Val;
1013}
1014
Dale Johannesenbdc09d92010-07-16 00:02:08 +00001015/// getValueImpl - Helper function for getValue and getNonRegisterValue.
Dan Gohman28a17352010-07-01 01:59:43 +00001016/// Create an SDValue for the given value.
1017SDValue SelectionDAGBuilder::getValueImpl(const Value *V) {
Dan Gohman383b5f62010-04-17 15:32:28 +00001018 if (const Constant *C = dyn_cast<Constant>(V)) {
Owen Andersone50ed302009-08-10 22:56:29 +00001019 EVT VT = TLI.getValueType(V->getType(), true);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001020
Dan Gohman383b5f62010-04-17 15:32:28 +00001021 if (const ConstantInt *CI = dyn_cast<ConstantInt>(C))
Dan Gohman28a17352010-07-01 01:59:43 +00001022 return DAG.getConstant(*CI, VT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001023
Dan Gohman383b5f62010-04-17 15:32:28 +00001024 if (const GlobalValue *GV = dyn_cast<GlobalValue>(C))
Devang Patel0d881da2010-07-06 22:08:15 +00001025 return DAG.getGlobalAddress(GV, getCurDebugLoc(), VT);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001026
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001027 if (isa<ConstantPointerNull>(C))
Dan Gohman28a17352010-07-01 01:59:43 +00001028 return DAG.getConstant(0, TLI.getPointerTy());
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001029
Dan Gohman383b5f62010-04-17 15:32:28 +00001030 if (const ConstantFP *CFP = dyn_cast<ConstantFP>(C))
Dan Gohman28a17352010-07-01 01:59:43 +00001031 return DAG.getConstantFP(*CFP, VT);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001032
Nate Begeman9008ca62009-04-27 18:41:29 +00001033 if (isa<UndefValue>(C) && !V->getType()->isAggregateType())
Dan Gohman28a17352010-07-01 01:59:43 +00001034 return DAG.getUNDEF(VT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001035
Dan Gohman383b5f62010-04-17 15:32:28 +00001036 if (const ConstantExpr *CE = dyn_cast<ConstantExpr>(C)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001037 visit(CE->getOpcode(), *CE);
1038 SDValue N1 = NodeMap[V];
Dan Gohmanac7d05c2010-04-16 16:55:18 +00001039 assert(N1.getNode() && "visit didn't populate the NodeMap!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001040 return N1;
1041 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001042
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001043 if (isa<ConstantStruct>(C) || isa<ConstantArray>(C)) {
1044 SmallVector<SDValue, 4> Constants;
1045 for (User::const_op_iterator OI = C->op_begin(), OE = C->op_end();
1046 OI != OE; ++OI) {
1047 SDNode *Val = getValue(*OI).getNode();
Dan Gohmaned48caf2009-09-08 01:44:02 +00001048 // If the operand is an empty aggregate, there are no values.
1049 if (!Val) continue;
1050 // Add each leaf value from the operand to the Constants list
1051 // to form a flattened list of all the values.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001052 for (unsigned i = 0, e = Val->getNumValues(); i != e; ++i)
1053 Constants.push_back(SDValue(Val, i));
1054 }
Bill Wendling87710f02009-12-21 23:47:40 +00001055
Bill Wendling4533cac2010-01-28 21:51:40 +00001056 return DAG.getMergeValues(&Constants[0], Constants.size(),
1057 getCurDebugLoc());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001058 }
1059
Duncan Sands1df98592010-02-16 11:11:14 +00001060 if (C->getType()->isStructTy() || C->getType()->isArrayTy()) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001061 assert((isa<ConstantAggregateZero>(C) || isa<UndefValue>(C)) &&
1062 "Unknown struct or array constant!");
1063
Owen Andersone50ed302009-08-10 22:56:29 +00001064 SmallVector<EVT, 4> ValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001065 ComputeValueVTs(TLI, C->getType(), ValueVTs);
1066 unsigned NumElts = ValueVTs.size();
1067 if (NumElts == 0)
1068 return SDValue(); // empty struct
1069 SmallVector<SDValue, 4> Constants(NumElts);
1070 for (unsigned i = 0; i != NumElts; ++i) {
Owen Andersone50ed302009-08-10 22:56:29 +00001071 EVT EltVT = ValueVTs[i];
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001072 if (isa<UndefValue>(C))
Dale Johannesene8d72302009-02-06 23:05:02 +00001073 Constants[i] = DAG.getUNDEF(EltVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001074 else if (EltVT.isFloatingPoint())
1075 Constants[i] = DAG.getConstantFP(0, EltVT);
1076 else
1077 Constants[i] = DAG.getConstant(0, EltVT);
1078 }
Bill Wendling87710f02009-12-21 23:47:40 +00001079
Bill Wendling4533cac2010-01-28 21:51:40 +00001080 return DAG.getMergeValues(&Constants[0], NumElts,
1081 getCurDebugLoc());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001082 }
1083
Dan Gohman383b5f62010-04-17 15:32:28 +00001084 if (const BlockAddress *BA = dyn_cast<BlockAddress>(C))
Dan Gohman29cbade2009-11-20 23:18:13 +00001085 return DAG.getBlockAddress(BA, VT);
Dan Gohman8c2b5252009-10-30 01:27:03 +00001086
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001087 VectorType *VecTy = cast<VectorType>(V->getType());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001088 unsigned NumElements = VecTy->getNumElements();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001089
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001090 // Now that we know the number and type of the elements, get that number of
1091 // elements into the Ops array based on what kind of constant it is.
1092 SmallVector<SDValue, 16> Ops;
Dan Gohman383b5f62010-04-17 15:32:28 +00001093 if (const ConstantVector *CP = dyn_cast<ConstantVector>(C)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001094 for (unsigned i = 0; i != NumElements; ++i)
1095 Ops.push_back(getValue(CP->getOperand(i)));
1096 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00001097 assert(isa<ConstantAggregateZero>(C) && "Unknown vector constant!");
Owen Andersone50ed302009-08-10 22:56:29 +00001098 EVT EltVT = TLI.getValueType(VecTy->getElementType());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001099
1100 SDValue Op;
Nate Begeman9008ca62009-04-27 18:41:29 +00001101 if (EltVT.isFloatingPoint())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001102 Op = DAG.getConstantFP(0, EltVT);
1103 else
1104 Op = DAG.getConstant(0, EltVT);
1105 Ops.assign(NumElements, Op);
1106 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001107
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001108 // Create a BUILD_VECTOR node.
Bill Wendling4533cac2010-01-28 21:51:40 +00001109 return NodeMap[V] = DAG.getNode(ISD::BUILD_VECTOR, getCurDebugLoc(),
1110 VT, &Ops[0], Ops.size());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001111 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001112
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001113 // If this is a static alloca, generate it as the frameindex instead of
1114 // computation.
1115 if (const AllocaInst *AI = dyn_cast<AllocaInst>(V)) {
1116 DenseMap<const AllocaInst*, int>::iterator SI =
1117 FuncInfo.StaticAllocaMap.find(AI);
1118 if (SI != FuncInfo.StaticAllocaMap.end())
1119 return DAG.getFrameIndex(SI->second, TLI.getPointerTy());
1120 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001121
Dan Gohman28a17352010-07-01 01:59:43 +00001122 // If this is an instruction which fast-isel has deferred, select it now.
1123 if (const Instruction *Inst = dyn_cast<Instruction>(V)) {
Dan Gohman84023e02010-07-10 09:00:22 +00001124 unsigned InReg = FuncInfo.InitializeRegForValue(Inst);
1125 RegsForValue RFV(*DAG.getContext(), TLI, InReg, Inst->getType());
1126 SDValue Chain = DAG.getEntryNode();
1127 return RFV.getCopyFromRegs(DAG, FuncInfo, getCurDebugLoc(), Chain, NULL);
Dan Gohman28a17352010-07-01 01:59:43 +00001128 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001129
Dan Gohman28a17352010-07-01 01:59:43 +00001130 llvm_unreachable("Can't get register for value!");
1131 return SDValue();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001132}
1133
Dan Gohman46510a72010-04-15 01:51:59 +00001134void SelectionDAGBuilder::visitRet(const ReturnInst &I) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001135 SDValue Chain = getControlRoot();
1136 SmallVector<ISD::OutputArg, 8> Outs;
Dan Gohmanc9403652010-07-07 15:54:55 +00001137 SmallVector<SDValue, 8> OutVals;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00001138
Dan Gohman7451d3e2010-05-29 17:03:36 +00001139 if (!FuncInfo.CanLowerReturn) {
1140 unsigned DemoteReg = FuncInfo.DemoteRegister;
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001141 const Function *F = I.getParent()->getParent();
1142
1143 // Emit a store of the return value through the virtual register.
1144 // Leave Outs empty so that LowerReturn won't try to load return
1145 // registers the usual way.
1146 SmallVector<EVT, 1> PtrValueVTs;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00001147 ComputeValueVTs(TLI, PointerType::getUnqual(F->getReturnType()),
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001148 PtrValueVTs);
1149
1150 SDValue RetPtr = DAG.getRegister(DemoteReg, PtrValueVTs[0]);
1151 SDValue RetOp = getValue(I.getOperand(0));
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00001152
Owen Andersone50ed302009-08-10 22:56:29 +00001153 SmallVector<EVT, 4> ValueVTs;
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001154 SmallVector<uint64_t, 4> Offsets;
1155 ComputeValueVTs(TLI, I.getOperand(0)->getType(), ValueVTs, &Offsets);
Dan Gohman7ea1ca62008-10-21 20:00:42 +00001156 unsigned NumValues = ValueVTs.size();
Dan Gohman7ea1ca62008-10-21 20:00:42 +00001157
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001158 SmallVector<SDValue, 4> Chains(NumValues);
Bill Wendling87710f02009-12-21 23:47:40 +00001159 for (unsigned i = 0; i != NumValues; ++i) {
Chris Lattnera13b8602010-08-24 23:10:06 +00001160 SDValue Add = DAG.getNode(ISD::ADD, getCurDebugLoc(),
1161 RetPtr.getValueType(), RetPtr,
1162 DAG.getIntPtrConstant(Offsets[i]));
Bill Wendling87710f02009-12-21 23:47:40 +00001163 Chains[i] =
1164 DAG.getStore(Chain, getCurDebugLoc(),
1165 SDValue(RetOp.getNode(), RetOp.getResNo() + i),
Chris Lattner84bd98a2010-09-21 18:58:22 +00001166 // FIXME: better loc info would be nice.
1167 Add, MachinePointerInfo(), false, false, 0);
Bill Wendling87710f02009-12-21 23:47:40 +00001168 }
1169
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001170 Chain = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(),
1171 MVT::Other, &Chains[0], NumValues);
Chris Lattner25d58372010-02-28 18:53:13 +00001172 } else if (I.getNumOperands() != 0) {
1173 SmallVector<EVT, 4> ValueVTs;
1174 ComputeValueVTs(TLI, I.getOperand(0)->getType(), ValueVTs);
1175 unsigned NumValues = ValueVTs.size();
1176 if (NumValues) {
1177 SDValue RetOp = getValue(I.getOperand(0));
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001178 for (unsigned j = 0, f = NumValues; j != f; ++j) {
1179 EVT VT = ValueVTs[j];
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001180
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001181 ISD::NodeType ExtendKind = ISD::ANY_EXTEND;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001182
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001183 const Function *F = I.getParent()->getParent();
1184 if (F->paramHasAttr(0, Attribute::SExt))
1185 ExtendKind = ISD::SIGN_EXTEND;
1186 else if (F->paramHasAttr(0, Attribute::ZExt))
1187 ExtendKind = ISD::ZERO_EXTEND;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001188
Cameron Zwarich7bbf0ee2011-03-17 14:53:37 +00001189 if (ExtendKind != ISD::ANY_EXTEND && VT.isInteger())
1190 VT = TLI.getTypeForExtArgOrReturn(*DAG.getContext(), VT, ExtendKind);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001191
1192 unsigned NumParts = TLI.getNumRegisters(*DAG.getContext(), VT);
1193 EVT PartVT = TLI.getRegisterType(*DAG.getContext(), VT);
1194 SmallVector<SDValue, 4> Parts(NumParts);
Bill Wendling46ada192010-03-02 01:55:18 +00001195 getCopyToParts(DAG, getCurDebugLoc(),
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001196 SDValue(RetOp.getNode(), RetOp.getResNo() + j),
1197 &Parts[0], NumParts, PartVT, ExtendKind);
1198
1199 // 'inreg' on function refers to return value
1200 ISD::ArgFlagsTy Flags = ISD::ArgFlagsTy();
1201 if (F->paramHasAttr(0, Attribute::InReg))
1202 Flags.setInReg();
1203
1204 // Propagate extension type if any
Cameron Zwarich8df6bf52011-03-16 22:20:07 +00001205 if (ExtendKind == ISD::SIGN_EXTEND)
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001206 Flags.setSExt();
Cameron Zwarich8df6bf52011-03-16 22:20:07 +00001207 else if (ExtendKind == ISD::ZERO_EXTEND)
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001208 Flags.setZExt();
1209
Dan Gohmanc9403652010-07-07 15:54:55 +00001210 for (unsigned i = 0; i < NumParts; ++i) {
1211 Outs.push_back(ISD::OutputArg(Flags, Parts[i].getValueType(),
1212 /*isfixed=*/true));
1213 OutVals.push_back(Parts[i]);
1214 }
Evan Cheng3927f432009-03-25 20:20:11 +00001215 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001216 }
1217 }
Dan Gohman98ca4f22009-08-05 01:29:28 +00001218
1219 bool isVarArg = DAG.getMachineFunction().getFunction()->isVarArg();
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001220 CallingConv::ID CallConv =
1221 DAG.getMachineFunction().getFunction()->getCallingConv();
Dan Gohman98ca4f22009-08-05 01:29:28 +00001222 Chain = TLI.LowerReturn(Chain, CallConv, isVarArg,
Dan Gohmanc9403652010-07-07 15:54:55 +00001223 Outs, OutVals, getCurDebugLoc(), DAG);
Dan Gohman5e866062009-08-06 15:37:27 +00001224
1225 // Verify that the target's LowerReturn behaved as expected.
Owen Anderson825b72b2009-08-11 20:47:22 +00001226 assert(Chain.getNode() && Chain.getValueType() == MVT::Other &&
Dan Gohman5e866062009-08-06 15:37:27 +00001227 "LowerReturn didn't return a valid chain!");
1228
1229 // Update the DAG with the new chain value resulting from return lowering.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001230 DAG.setRoot(Chain);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001231}
1232
Dan Gohmanad62f532009-04-23 23:13:24 +00001233/// CopyToExportRegsIfNeeded - If the given value has virtual registers
1234/// created for it, emit nodes to copy the value into the virtual
1235/// registers.
Dan Gohman46510a72010-04-15 01:51:59 +00001236void SelectionDAGBuilder::CopyToExportRegsIfNeeded(const Value *V) {
Rafael Espindola3fa82832011-05-13 15:18:06 +00001237 // Skip empty types
1238 if (V->getType()->isEmptyTy())
1239 return;
1240
Dan Gohman33b7a292010-04-16 17:15:02 +00001241 DenseMap<const Value *, unsigned>::iterator VMI = FuncInfo.ValueMap.find(V);
1242 if (VMI != FuncInfo.ValueMap.end()) {
1243 assert(!V->use_empty() && "Unused value assigned virtual registers!");
1244 CopyValueToVirtualRegister(V, VMI->second);
Dan Gohmanad62f532009-04-23 23:13:24 +00001245 }
1246}
1247
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001248/// ExportFromCurrentBlock - If this condition isn't known to be exported from
1249/// the current basic block, add it to ValueMap now so that we'll get a
1250/// CopyTo/FromReg.
Dan Gohman46510a72010-04-15 01:51:59 +00001251void SelectionDAGBuilder::ExportFromCurrentBlock(const Value *V) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001252 // No need to export constants.
1253 if (!isa<Instruction>(V) && !isa<Argument>(V)) return;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001254
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001255 // Already exported?
1256 if (FuncInfo.isExportedInst(V)) return;
1257
1258 unsigned Reg = FuncInfo.InitializeRegForValue(V);
1259 CopyValueToVirtualRegister(V, Reg);
1260}
1261
Dan Gohman46510a72010-04-15 01:51:59 +00001262bool SelectionDAGBuilder::isExportableFromCurrentBlock(const Value *V,
Dan Gohman2048b852009-11-23 18:04:58 +00001263 const BasicBlock *FromBB) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001264 // The operands of the setcc have to be in this block. We don't know
1265 // how to export them from some other block.
Dan Gohman46510a72010-04-15 01:51:59 +00001266 if (const Instruction *VI = dyn_cast<Instruction>(V)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001267 // Can export from current BB.
1268 if (VI->getParent() == FromBB)
1269 return true;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001270
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001271 // Is already exported, noop.
1272 return FuncInfo.isExportedInst(V);
1273 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001274
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001275 // If this is an argument, we can export it if the BB is the entry block or
1276 // if it is already exported.
1277 if (isa<Argument>(V)) {
1278 if (FromBB == &FromBB->getParent()->getEntryBlock())
1279 return true;
1280
1281 // Otherwise, can only export this if it is already exported.
1282 return FuncInfo.isExportedInst(V);
1283 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001284
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001285 // Otherwise, constants can always be exported.
1286 return true;
1287}
1288
Jakub Staszak7cc2b072011-06-16 20:22:37 +00001289/// Return branch probability calculated by BranchProbabilityInfo for IR blocks.
Jakub Staszak25101bb2011-12-20 20:03:10 +00001290uint32_t SelectionDAGBuilder::getEdgeWeight(const MachineBasicBlock *Src,
1291 const MachineBasicBlock *Dst) const {
Jakub Staszak7cc2b072011-06-16 20:22:37 +00001292 BranchProbabilityInfo *BPI = FuncInfo.BPI;
1293 if (!BPI)
1294 return 0;
Jakub Staszak95ece8e2011-07-29 20:05:36 +00001295 const BasicBlock *SrcBB = Src->getBasicBlock();
1296 const BasicBlock *DstBB = Dst->getBasicBlock();
Jakub Staszak7cc2b072011-06-16 20:22:37 +00001297 return BPI->getEdgeWeight(SrcBB, DstBB);
1298}
1299
Jakub Staszakc8f34de2011-07-29 22:25:21 +00001300void SelectionDAGBuilder::
1301addSuccessorWithWeight(MachineBasicBlock *Src, MachineBasicBlock *Dst,
1302 uint32_t Weight /* = 0 */) {
1303 if (!Weight)
1304 Weight = getEdgeWeight(Src, Dst);
1305 Src->addSuccessor(Dst, Weight);
Jakub Staszak7cc2b072011-06-16 20:22:37 +00001306}
1307
1308
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001309static bool InBlock(const Value *V, const BasicBlock *BB) {
1310 if (const Instruction *I = dyn_cast<Instruction>(V))
1311 return I->getParent() == BB;
1312 return true;
1313}
1314
Dan Gohmanc2277342008-10-17 21:16:08 +00001315/// EmitBranchForMergedCondition - Helper method for FindMergedConditions.
1316/// This function emits a branch and is used at the leaves of an OR or an
1317/// AND operator tree.
1318///
1319void
Dan Gohman46510a72010-04-15 01:51:59 +00001320SelectionDAGBuilder::EmitBranchForMergedCondition(const Value *Cond,
Dan Gohman2048b852009-11-23 18:04:58 +00001321 MachineBasicBlock *TBB,
1322 MachineBasicBlock *FBB,
Dan Gohman99be8ae2010-04-19 22:41:47 +00001323 MachineBasicBlock *CurBB,
1324 MachineBasicBlock *SwitchBB) {
Dan Gohmanc2277342008-10-17 21:16:08 +00001325 const BasicBlock *BB = CurBB->getBasicBlock();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001326
Dan Gohmanc2277342008-10-17 21:16:08 +00001327 // If the leaf of the tree is a comparison, merge the condition into
1328 // the caseblock.
Dan Gohman46510a72010-04-15 01:51:59 +00001329 if (const CmpInst *BOp = dyn_cast<CmpInst>(Cond)) {
Dan Gohmanc2277342008-10-17 21:16:08 +00001330 // The operands of the cmp have to be in this block. We don't know
1331 // how to export them from some other block. If this is the first block
1332 // of the sequence, no exporting is needed.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001333 if (CurBB == SwitchBB ||
Dan Gohmanc2277342008-10-17 21:16:08 +00001334 (isExportableFromCurrentBlock(BOp->getOperand(0), BB) &&
1335 isExportableFromCurrentBlock(BOp->getOperand(1), BB))) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001336 ISD::CondCode Condition;
Dan Gohman46510a72010-04-15 01:51:59 +00001337 if (const ICmpInst *IC = dyn_cast<ICmpInst>(Cond)) {
Dan Gohman8c1a6ca2008-10-17 18:18:45 +00001338 Condition = getICmpCondCode(IC->getPredicate());
Dan Gohman46510a72010-04-15 01:51:59 +00001339 } else if (const FCmpInst *FC = dyn_cast<FCmpInst>(Cond)) {
Dan Gohman8c1a6ca2008-10-17 18:18:45 +00001340 Condition = getFCmpCondCode(FC->getPredicate());
Nick Lewycky8a8d4792011-12-02 22:16:29 +00001341 if (TM.Options.NoNaNsFPMath)
1342 Condition = getFCmpCodeWithoutNaN(Condition);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001343 } else {
1344 Condition = ISD::SETEQ; // silence warning.
Torok Edwinc23197a2009-07-14 16:55:14 +00001345 llvm_unreachable("Unknown compare instruction");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001346 }
Dan Gohmanc2277342008-10-17 21:16:08 +00001347
1348 CaseBlock CB(Condition, BOp->getOperand(0),
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001349 BOp->getOperand(1), NULL, TBB, FBB, CurBB);
1350 SwitchCases.push_back(CB);
1351 return;
1352 }
Dan Gohmanc2277342008-10-17 21:16:08 +00001353 }
1354
1355 // Create a CaseBlock record representing this branch.
Owen Anderson5defacc2009-07-31 17:39:07 +00001356 CaseBlock CB(ISD::SETEQ, Cond, ConstantInt::getTrue(*DAG.getContext()),
Dan Gohmanc2277342008-10-17 21:16:08 +00001357 NULL, TBB, FBB, CurBB);
1358 SwitchCases.push_back(CB);
1359}
1360
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001361/// FindMergedConditions - If Cond is an expression like
Dan Gohman46510a72010-04-15 01:51:59 +00001362void SelectionDAGBuilder::FindMergedConditions(const Value *Cond,
Dan Gohman2048b852009-11-23 18:04:58 +00001363 MachineBasicBlock *TBB,
1364 MachineBasicBlock *FBB,
1365 MachineBasicBlock *CurBB,
Dan Gohman99be8ae2010-04-19 22:41:47 +00001366 MachineBasicBlock *SwitchBB,
Dan Gohman2048b852009-11-23 18:04:58 +00001367 unsigned Opc) {
Dan Gohmanc2277342008-10-17 21:16:08 +00001368 // If this node is not part of the or/and tree, emit it as a branch.
Dan Gohman46510a72010-04-15 01:51:59 +00001369 const Instruction *BOp = dyn_cast<Instruction>(Cond);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001370 if (!BOp || !(isa<BinaryOperator>(BOp) || isa<CmpInst>(BOp)) ||
Dan Gohmanc2277342008-10-17 21:16:08 +00001371 (unsigned)BOp->getOpcode() != Opc || !BOp->hasOneUse() ||
1372 BOp->getParent() != CurBB->getBasicBlock() ||
1373 !InBlock(BOp->getOperand(0), CurBB->getBasicBlock()) ||
1374 !InBlock(BOp->getOperand(1), CurBB->getBasicBlock())) {
Dan Gohman99be8ae2010-04-19 22:41:47 +00001375 EmitBranchForMergedCondition(Cond, TBB, FBB, CurBB, SwitchBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001376 return;
1377 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001378
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001379 // Create TmpBB after CurBB.
1380 MachineFunction::iterator BBI = CurBB;
1381 MachineFunction &MF = DAG.getMachineFunction();
1382 MachineBasicBlock *TmpBB = MF.CreateMachineBasicBlock(CurBB->getBasicBlock());
1383 CurBB->getParent()->insert(++BBI, TmpBB);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001384
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001385 if (Opc == Instruction::Or) {
1386 // Codegen X | Y as:
1387 // jmp_if_X TBB
1388 // jmp TmpBB
1389 // TmpBB:
1390 // jmp_if_Y TBB
1391 // jmp FBB
1392 //
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001393
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001394 // Emit the LHS condition.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001395 FindMergedConditions(BOp->getOperand(0), TBB, TmpBB, CurBB, SwitchBB, Opc);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001396
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001397 // Emit the RHS condition into TmpBB.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001398 FindMergedConditions(BOp->getOperand(1), TBB, FBB, TmpBB, SwitchBB, Opc);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001399 } else {
1400 assert(Opc == Instruction::And && "Unknown merge op!");
1401 // Codegen X & Y as:
1402 // jmp_if_X TmpBB
1403 // jmp FBB
1404 // TmpBB:
1405 // jmp_if_Y TBB
1406 // jmp FBB
1407 //
1408 // This requires creation of TmpBB after CurBB.
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001409
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001410 // Emit the LHS condition.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001411 FindMergedConditions(BOp->getOperand(0), TmpBB, FBB, CurBB, SwitchBB, Opc);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001412
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001413 // Emit the RHS condition into TmpBB.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001414 FindMergedConditions(BOp->getOperand(1), TBB, FBB, TmpBB, SwitchBB, Opc);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001415 }
1416}
1417
1418/// If the set of cases should be emitted as a series of branches, return true.
1419/// If we should emit this as a bunch of and/or'd together conditions, return
1420/// false.
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001421bool
Dan Gohman2048b852009-11-23 18:04:58 +00001422SelectionDAGBuilder::ShouldEmitAsBranches(const std::vector<CaseBlock> &Cases){
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001423 if (Cases.size() != 2) return true;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001424
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001425 // If this is two comparisons of the same values or'd or and'd together, they
1426 // will get folded into a single comparison, so don't emit two blocks.
1427 if ((Cases[0].CmpLHS == Cases[1].CmpLHS &&
1428 Cases[0].CmpRHS == Cases[1].CmpRHS) ||
1429 (Cases[0].CmpRHS == Cases[1].CmpLHS &&
1430 Cases[0].CmpLHS == Cases[1].CmpRHS)) {
1431 return false;
1432 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001433
Chris Lattner133ce872010-01-02 00:00:03 +00001434 // Handle: (X != null) | (Y != null) --> (X|Y) != 0
1435 // Handle: (X == null) & (Y == null) --> (X|Y) == 0
1436 if (Cases[0].CmpRHS == Cases[1].CmpRHS &&
1437 Cases[0].CC == Cases[1].CC &&
1438 isa<Constant>(Cases[0].CmpRHS) &&
1439 cast<Constant>(Cases[0].CmpRHS)->isNullValue()) {
1440 if (Cases[0].CC == ISD::SETEQ && Cases[0].TrueBB == Cases[1].ThisBB)
1441 return false;
1442 if (Cases[0].CC == ISD::SETNE && Cases[0].FalseBB == Cases[1].ThisBB)
1443 return false;
1444 }
Michael J. Spencere70c5262010-10-16 08:25:21 +00001445
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001446 return true;
1447}
1448
Dan Gohman46510a72010-04-15 01:51:59 +00001449void SelectionDAGBuilder::visitBr(const BranchInst &I) {
Dan Gohman84023e02010-07-10 09:00:22 +00001450 MachineBasicBlock *BrMBB = FuncInfo.MBB;
Dan Gohman99be8ae2010-04-19 22:41:47 +00001451
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001452 // Update machine-CFG edges.
1453 MachineBasicBlock *Succ0MBB = FuncInfo.MBBMap[I.getSuccessor(0)];
1454
1455 // Figure out which block is immediately after the current one.
1456 MachineBasicBlock *NextBlock = 0;
Dan Gohman99be8ae2010-04-19 22:41:47 +00001457 MachineFunction::iterator BBI = BrMBB;
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001458 if (++BBI != FuncInfo.MF->end())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001459 NextBlock = BBI;
1460
1461 if (I.isUnconditional()) {
1462 // Update machine-CFG edges.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001463 BrMBB->addSuccessor(Succ0MBB);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001464
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001465 // If this is not a fall-through branch, emit the branch.
Bill Wendling4533cac2010-01-28 21:51:40 +00001466 if (Succ0MBB != NextBlock)
1467 DAG.setRoot(DAG.getNode(ISD::BR, getCurDebugLoc(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001468 MVT::Other, getControlRoot(),
Bill Wendling4533cac2010-01-28 21:51:40 +00001469 DAG.getBasicBlock(Succ0MBB)));
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001470
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001471 return;
1472 }
1473
1474 // If this condition is one of the special cases we handle, do special stuff
1475 // now.
Dan Gohman46510a72010-04-15 01:51:59 +00001476 const Value *CondVal = I.getCondition();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001477 MachineBasicBlock *Succ1MBB = FuncInfo.MBBMap[I.getSuccessor(1)];
1478
1479 // If this is a series of conditions that are or'd or and'd together, emit
1480 // this as a sequence of branches instead of setcc's with and/or operations.
Chris Lattnerde189be2010-11-30 18:12:52 +00001481 // As long as jumps are not expensive, this should improve performance.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001482 // For example, instead of something like:
1483 // cmp A, B
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001484 // C = seteq
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001485 // cmp D, E
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001486 // F = setle
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001487 // or C, F
1488 // jnz foo
1489 // Emit:
1490 // cmp A, B
1491 // je foo
1492 // cmp D, E
1493 // jle foo
1494 //
Dan Gohman46510a72010-04-15 01:51:59 +00001495 if (const BinaryOperator *BOp = dyn_cast<BinaryOperator>(CondVal)) {
Owen Anderson95771af2011-02-25 21:41:48 +00001496 if (!TLI.isJumpExpensive() &&
Chris Lattnerde189be2010-11-30 18:12:52 +00001497 BOp->hasOneUse() &&
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001498 (BOp->getOpcode() == Instruction::And ||
1499 BOp->getOpcode() == Instruction::Or)) {
Dan Gohman99be8ae2010-04-19 22:41:47 +00001500 FindMergedConditions(BOp, Succ0MBB, Succ1MBB, BrMBB, BrMBB,
1501 BOp->getOpcode());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001502 // If the compares in later blocks need to use values not currently
1503 // exported from this block, export them now. This block should always
1504 // be the first entry.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001505 assert(SwitchCases[0].ThisBB == BrMBB && "Unexpected lowering!");
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001506
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001507 // Allow some cases to be rejected.
1508 if (ShouldEmitAsBranches(SwitchCases)) {
1509 for (unsigned i = 1, e = SwitchCases.size(); i != e; ++i) {
1510 ExportFromCurrentBlock(SwitchCases[i].CmpLHS);
1511 ExportFromCurrentBlock(SwitchCases[i].CmpRHS);
1512 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001513
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001514 // Emit the branch for this block.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001515 visitSwitchCase(SwitchCases[0], BrMBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001516 SwitchCases.erase(SwitchCases.begin());
1517 return;
1518 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001519
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001520 // Okay, we decided not to do this, remove any inserted MBB's and clear
1521 // SwitchCases.
1522 for (unsigned i = 1, e = SwitchCases.size(); i != e; ++i)
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001523 FuncInfo.MF->erase(SwitchCases[i].ThisBB);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001524
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001525 SwitchCases.clear();
1526 }
1527 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001528
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001529 // Create a CaseBlock record representing this branch.
Owen Anderson5defacc2009-07-31 17:39:07 +00001530 CaseBlock CB(ISD::SETEQ, CondVal, ConstantInt::getTrue(*DAG.getContext()),
Dan Gohman99be8ae2010-04-19 22:41:47 +00001531 NULL, Succ0MBB, Succ1MBB, BrMBB);
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001532
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001533 // Use visitSwitchCase to actually insert the fast branch sequence for this
1534 // cond branch.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001535 visitSwitchCase(CB, BrMBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001536}
1537
1538/// visitSwitchCase - Emits the necessary code to represent a single node in
1539/// the binary search tree resulting from lowering a switch instruction.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001540void SelectionDAGBuilder::visitSwitchCase(CaseBlock &CB,
1541 MachineBasicBlock *SwitchBB) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001542 SDValue Cond;
1543 SDValue CondLHS = getValue(CB.CmpLHS);
Dale Johannesenf5d97892009-02-04 01:48:28 +00001544 DebugLoc dl = getCurDebugLoc();
Anton Korobeynikov23218582008-12-23 22:25:27 +00001545
1546 // Build the setcc now.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001547 if (CB.CmpMHS == NULL) {
1548 // Fold "(X == true)" to X and "(X == false)" to !X to
1549 // handle common cases produced by branch lowering.
Owen Anderson5defacc2009-07-31 17:39:07 +00001550 if (CB.CmpRHS == ConstantInt::getTrue(*DAG.getContext()) &&
Owen Andersonf53c3712009-07-21 02:47:59 +00001551 CB.CC == ISD::SETEQ)
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001552 Cond = CondLHS;
Owen Anderson5defacc2009-07-31 17:39:07 +00001553 else if (CB.CmpRHS == ConstantInt::getFalse(*DAG.getContext()) &&
Owen Andersonf53c3712009-07-21 02:47:59 +00001554 CB.CC == ISD::SETEQ) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001555 SDValue True = DAG.getConstant(1, CondLHS.getValueType());
Dale Johannesenf5d97892009-02-04 01:48:28 +00001556 Cond = DAG.getNode(ISD::XOR, dl, CondLHS.getValueType(), CondLHS, True);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001557 } else
Owen Anderson825b72b2009-08-11 20:47:22 +00001558 Cond = DAG.getSetCC(dl, MVT::i1, CondLHS, getValue(CB.CmpRHS), CB.CC);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001559 } else {
1560 assert(CB.CC == ISD::SETLE && "Can handle only LE ranges now");
1561
Anton Korobeynikov23218582008-12-23 22:25:27 +00001562 const APInt& Low = cast<ConstantInt>(CB.CmpLHS)->getValue();
1563 const APInt& High = cast<ConstantInt>(CB.CmpRHS)->getValue();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001564
1565 SDValue CmpOp = getValue(CB.CmpMHS);
Owen Andersone50ed302009-08-10 22:56:29 +00001566 EVT VT = CmpOp.getValueType();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001567
1568 if (cast<ConstantInt>(CB.CmpLHS)->isMinValue(true)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001569 Cond = DAG.getSetCC(dl, MVT::i1, CmpOp, DAG.getConstant(High, VT),
Dale Johannesenf5d97892009-02-04 01:48:28 +00001570 ISD::SETLE);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001571 } else {
Dale Johannesenf5d97892009-02-04 01:48:28 +00001572 SDValue SUB = DAG.getNode(ISD::SUB, dl,
Dale Johannesenfa42dea2009-01-30 01:34:22 +00001573 VT, CmpOp, DAG.getConstant(Low, VT));
Owen Anderson825b72b2009-08-11 20:47:22 +00001574 Cond = DAG.getSetCC(dl, MVT::i1, SUB,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001575 DAG.getConstant(High-Low, VT), ISD::SETULE);
1576 }
1577 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00001578
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001579 // Update successor info
Jakub Staszakc8f34de2011-07-29 22:25:21 +00001580 addSuccessorWithWeight(SwitchBB, CB.TrueBB, CB.TrueWeight);
1581 addSuccessorWithWeight(SwitchBB, CB.FalseBB, CB.FalseWeight);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001582
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001583 // Set NextBlock to be the MBB immediately after the current one, if any.
1584 // This is used to avoid emitting unnecessary branches to the next block.
1585 MachineBasicBlock *NextBlock = 0;
Dan Gohman99be8ae2010-04-19 22:41:47 +00001586 MachineFunction::iterator BBI = SwitchBB;
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001587 if (++BBI != FuncInfo.MF->end())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001588 NextBlock = BBI;
Anton Korobeynikov23218582008-12-23 22:25:27 +00001589
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001590 // If the lhs block is the next block, invert the condition so that we can
1591 // fall through to the lhs instead of the rhs block.
1592 if (CB.TrueBB == NextBlock) {
1593 std::swap(CB.TrueBB, CB.FalseBB);
1594 SDValue True = DAG.getConstant(1, Cond.getValueType());
Dale Johannesenf5d97892009-02-04 01:48:28 +00001595 Cond = DAG.getNode(ISD::XOR, dl, Cond.getValueType(), Cond, True);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001596 }
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001597
Dale Johannesenf5d97892009-02-04 01:48:28 +00001598 SDValue BrCond = DAG.getNode(ISD::BRCOND, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001599 MVT::Other, getControlRoot(), Cond,
Dale Johannesenfa42dea2009-01-30 01:34:22 +00001600 DAG.getBasicBlock(CB.TrueBB));
Bill Wendling87710f02009-12-21 23:47:40 +00001601
Evan Cheng266a99d2010-09-23 06:51:55 +00001602 // Insert the false branch. Do this even if it's a fall through branch,
1603 // this makes it easier to do DAG optimizations which require inverting
1604 // the branch condition.
1605 BrCond = DAG.getNode(ISD::BR, dl, MVT::Other, BrCond,
1606 DAG.getBasicBlock(CB.FalseBB));
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001607
1608 DAG.setRoot(BrCond);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001609}
1610
1611/// visitJumpTable - Emit JumpTable node in the current MBB
Dan Gohman2048b852009-11-23 18:04:58 +00001612void SelectionDAGBuilder::visitJumpTable(JumpTable &JT) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001613 // Emit the code for the jump table
1614 assert(JT.Reg != -1U && "Should lower JT Header first!");
Owen Andersone50ed302009-08-10 22:56:29 +00001615 EVT PTy = TLI.getPointerTy();
Dale Johannesena04b7572009-02-03 23:04:43 +00001616 SDValue Index = DAG.getCopyFromReg(getControlRoot(), getCurDebugLoc(),
1617 JT.Reg, PTy);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001618 SDValue Table = DAG.getJumpTable(JT.JTI, PTy);
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001619 SDValue BrJumpTable = DAG.getNode(ISD::BR_JT, getCurDebugLoc(),
1620 MVT::Other, Index.getValue(1),
1621 Table, Index);
1622 DAG.setRoot(BrJumpTable);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001623}
1624
1625/// visitJumpTableHeader - This function emits necessary code to produce index
1626/// in the JumpTable from switch case.
Dan Gohman2048b852009-11-23 18:04:58 +00001627void SelectionDAGBuilder::visitJumpTableHeader(JumpTable &JT,
Dan Gohman99be8ae2010-04-19 22:41:47 +00001628 JumpTableHeader &JTH,
1629 MachineBasicBlock *SwitchBB) {
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001630 // Subtract the lowest switch case value from the value being switched on and
1631 // conditional branch to default mbb if the result is greater than the
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001632 // difference between smallest and largest cases.
1633 SDValue SwitchOp = getValue(JTH.SValue);
Owen Andersone50ed302009-08-10 22:56:29 +00001634 EVT VT = SwitchOp.getValueType();
Bill Wendling87710f02009-12-21 23:47:40 +00001635 SDValue Sub = DAG.getNode(ISD::SUB, getCurDebugLoc(), VT, SwitchOp,
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001636 DAG.getConstant(JTH.First, VT));
Anton Korobeynikov23218582008-12-23 22:25:27 +00001637
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001638 // The SDNode we just created, which holds the value being switched on minus
Dan Gohmanf451cb82010-02-10 16:03:48 +00001639 // the smallest case value, needs to be copied to a virtual register so it
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001640 // can be used as an index into the jump table in a subsequent basic block.
1641 // This value may be smaller or larger than the target's pointer type, and
1642 // therefore require extension or truncating.
Bill Wendling87710f02009-12-21 23:47:40 +00001643 SwitchOp = DAG.getZExtOrTrunc(Sub, getCurDebugLoc(), TLI.getPointerTy());
Anton Korobeynikov23218582008-12-23 22:25:27 +00001644
Dan Gohman89496d02010-07-02 00:10:16 +00001645 unsigned JumpTableReg = FuncInfo.CreateReg(TLI.getPointerTy());
Dale Johannesena04b7572009-02-03 23:04:43 +00001646 SDValue CopyTo = DAG.getCopyToReg(getControlRoot(), getCurDebugLoc(),
1647 JumpTableReg, SwitchOp);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001648 JT.Reg = JumpTableReg;
1649
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001650 // Emit the range check for the jump table, and branch to the default block
1651 // for the switch statement if the value being switched on exceeds the largest
1652 // case in the switch.
Dale Johannesenf5d97892009-02-04 01:48:28 +00001653 SDValue CMP = DAG.getSetCC(getCurDebugLoc(),
Bill Wendling87710f02009-12-21 23:47:40 +00001654 TLI.getSetCCResultType(Sub.getValueType()), Sub,
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001655 DAG.getConstant(JTH.Last-JTH.First,VT),
1656 ISD::SETUGT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001657
1658 // Set NextBlock to be the MBB immediately after the current one, if any.
1659 // This is used to avoid emitting unnecessary branches to the next block.
1660 MachineBasicBlock *NextBlock = 0;
Dan Gohman99be8ae2010-04-19 22:41:47 +00001661 MachineFunction::iterator BBI = SwitchBB;
Bill Wendling87710f02009-12-21 23:47:40 +00001662
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001663 if (++BBI != FuncInfo.MF->end())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001664 NextBlock = BBI;
1665
Dale Johannesen66978ee2009-01-31 02:22:37 +00001666 SDValue BrCond = DAG.getNode(ISD::BRCOND, getCurDebugLoc(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001667 MVT::Other, CopyTo, CMP,
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001668 DAG.getBasicBlock(JT.Default));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001669
Bill Wendling4533cac2010-01-28 21:51:40 +00001670 if (JT.MBB != NextBlock)
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001671 BrCond = DAG.getNode(ISD::BR, getCurDebugLoc(), MVT::Other, BrCond,
1672 DAG.getBasicBlock(JT.MBB));
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001673
Bill Wendling87710f02009-12-21 23:47:40 +00001674 DAG.setRoot(BrCond);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001675}
1676
1677/// visitBitTestHeader - This function emits necessary code to produce value
1678/// suitable for "bit tests"
Dan Gohman99be8ae2010-04-19 22:41:47 +00001679void SelectionDAGBuilder::visitBitTestHeader(BitTestBlock &B,
1680 MachineBasicBlock *SwitchBB) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001681 // Subtract the minimum value
1682 SDValue SwitchOp = getValue(B.SValue);
Owen Andersone50ed302009-08-10 22:56:29 +00001683 EVT VT = SwitchOp.getValueType();
Bill Wendling87710f02009-12-21 23:47:40 +00001684 SDValue Sub = DAG.getNode(ISD::SUB, getCurDebugLoc(), VT, SwitchOp,
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001685 DAG.getConstant(B.First, VT));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001686
1687 // Check range
Dale Johannesenf5d97892009-02-04 01:48:28 +00001688 SDValue RangeCmp = DAG.getSetCC(getCurDebugLoc(),
Bill Wendling87710f02009-12-21 23:47:40 +00001689 TLI.getSetCCResultType(Sub.getValueType()),
1690 Sub, DAG.getConstant(B.Range, VT),
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001691 ISD::SETUGT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001692
Evan Chengd08e5b42011-01-06 01:02:44 +00001693 // Determine the type of the test operands.
1694 bool UsePtrType = false;
1695 if (!TLI.isTypeLegal(VT))
1696 UsePtrType = true;
1697 else {
1698 for (unsigned i = 0, e = B.Cases.size(); i != e; ++i)
Eli Friedman5c75af62011-10-12 22:46:45 +00001699 if (!isUIntN(VT.getSizeInBits(), B.Cases[i].Mask)) {
Evan Chengd08e5b42011-01-06 01:02:44 +00001700 // Switch table case range are encoded into series of masks.
1701 // Just use pointer type, it's guaranteed to fit.
1702 UsePtrType = true;
1703 break;
1704 }
1705 }
1706 if (UsePtrType) {
1707 VT = TLI.getPointerTy();
1708 Sub = DAG.getZExtOrTrunc(Sub, getCurDebugLoc(), VT);
1709 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001710
Evan Chengd08e5b42011-01-06 01:02:44 +00001711 B.RegVT = VT;
1712 B.Reg = FuncInfo.CreateReg(VT);
Dale Johannesena04b7572009-02-03 23:04:43 +00001713 SDValue CopyTo = DAG.getCopyToReg(getControlRoot(), getCurDebugLoc(),
Evan Chengd08e5b42011-01-06 01:02:44 +00001714 B.Reg, Sub);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001715
1716 // Set NextBlock to be the MBB immediately after the current one, if any.
1717 // This is used to avoid emitting unnecessary branches to the next block.
1718 MachineBasicBlock *NextBlock = 0;
Dan Gohman99be8ae2010-04-19 22:41:47 +00001719 MachineFunction::iterator BBI = SwitchBB;
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001720 if (++BBI != FuncInfo.MF->end())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001721 NextBlock = BBI;
1722
1723 MachineBasicBlock* MBB = B.Cases[0].ThisBB;
1724
Jakub Staszak7cc2b072011-06-16 20:22:37 +00001725 addSuccessorWithWeight(SwitchBB, B.Default);
1726 addSuccessorWithWeight(SwitchBB, MBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001727
Dale Johannesen66978ee2009-01-31 02:22:37 +00001728 SDValue BrRange = DAG.getNode(ISD::BRCOND, getCurDebugLoc(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001729 MVT::Other, CopyTo, RangeCmp,
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001730 DAG.getBasicBlock(B.Default));
Anton Korobeynikov23218582008-12-23 22:25:27 +00001731
Evan Cheng8c1f4322010-09-23 18:32:19 +00001732 if (MBB != NextBlock)
1733 BrRange = DAG.getNode(ISD::BR, getCurDebugLoc(), MVT::Other, CopyTo,
1734 DAG.getBasicBlock(MBB));
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001735
Bill Wendling87710f02009-12-21 23:47:40 +00001736 DAG.setRoot(BrRange);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001737}
1738
1739/// visitBitTestCase - this function produces one "bit test"
Evan Chengd08e5b42011-01-06 01:02:44 +00001740void SelectionDAGBuilder::visitBitTestCase(BitTestBlock &BB,
1741 MachineBasicBlock* NextMBB,
Dan Gohman2048b852009-11-23 18:04:58 +00001742 unsigned Reg,
Dan Gohman99be8ae2010-04-19 22:41:47 +00001743 BitTestCase &B,
1744 MachineBasicBlock *SwitchBB) {
Evan Chengd08e5b42011-01-06 01:02:44 +00001745 EVT VT = BB.RegVT;
1746 SDValue ShiftOp = DAG.getCopyFromReg(getControlRoot(), getCurDebugLoc(),
1747 Reg, VT);
Dan Gohman8e0163a2010-06-24 02:06:24 +00001748 SDValue Cmp;
Benjamin Kramer3ff25512011-07-14 01:38:42 +00001749 unsigned PopCount = CountPopulation_64(B.Mask);
1750 if (PopCount == 1) {
Dan Gohman8e0163a2010-06-24 02:06:24 +00001751 // Testing for a single bit; just compare the shift count with what it
1752 // would need to be to shift a 1 bit in that position.
1753 Cmp = DAG.getSetCC(getCurDebugLoc(),
Evan Chengd08e5b42011-01-06 01:02:44 +00001754 TLI.getSetCCResultType(VT),
Dan Gohman8e0163a2010-06-24 02:06:24 +00001755 ShiftOp,
Evan Chengd08e5b42011-01-06 01:02:44 +00001756 DAG.getConstant(CountTrailingZeros_64(B.Mask), VT),
Dan Gohman8e0163a2010-06-24 02:06:24 +00001757 ISD::SETEQ);
Benjamin Kramer3ff25512011-07-14 01:38:42 +00001758 } else if (PopCount == BB.Range) {
1759 // There is only one zero bit in the range, test for it directly.
1760 Cmp = DAG.getSetCC(getCurDebugLoc(),
1761 TLI.getSetCCResultType(VT),
1762 ShiftOp,
1763 DAG.getConstant(CountTrailingOnes_64(B.Mask), VT),
1764 ISD::SETNE);
Dan Gohman8e0163a2010-06-24 02:06:24 +00001765 } else {
1766 // Make desired shift
Evan Chengd08e5b42011-01-06 01:02:44 +00001767 SDValue SwitchVal = DAG.getNode(ISD::SHL, getCurDebugLoc(), VT,
1768 DAG.getConstant(1, VT), ShiftOp);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001769
Dan Gohman8e0163a2010-06-24 02:06:24 +00001770 // Emit bit tests and jumps
1771 SDValue AndOp = DAG.getNode(ISD::AND, getCurDebugLoc(),
Evan Chengd08e5b42011-01-06 01:02:44 +00001772 VT, SwitchVal, DAG.getConstant(B.Mask, VT));
Dan Gohman8e0163a2010-06-24 02:06:24 +00001773 Cmp = DAG.getSetCC(getCurDebugLoc(),
Evan Chengd08e5b42011-01-06 01:02:44 +00001774 TLI.getSetCCResultType(VT),
1775 AndOp, DAG.getConstant(0, VT),
Dan Gohman8e0163a2010-06-24 02:06:24 +00001776 ISD::SETNE);
1777 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001778
Jakub Staszak7cc2b072011-06-16 20:22:37 +00001779 addSuccessorWithWeight(SwitchBB, B.TargetBB);
1780 addSuccessorWithWeight(SwitchBB, NextMBB);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001781
Dale Johannesen66978ee2009-01-31 02:22:37 +00001782 SDValue BrAnd = DAG.getNode(ISD::BRCOND, getCurDebugLoc(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001783 MVT::Other, getControlRoot(),
Dan Gohman8e0163a2010-06-24 02:06:24 +00001784 Cmp, DAG.getBasicBlock(B.TargetBB));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001785
1786 // Set NextBlock to be the MBB immediately after the current one, if any.
1787 // This is used to avoid emitting unnecessary branches to the next block.
1788 MachineBasicBlock *NextBlock = 0;
Dan Gohman99be8ae2010-04-19 22:41:47 +00001789 MachineFunction::iterator BBI = SwitchBB;
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001790 if (++BBI != FuncInfo.MF->end())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001791 NextBlock = BBI;
1792
Evan Cheng8c1f4322010-09-23 18:32:19 +00001793 if (NextMBB != NextBlock)
1794 BrAnd = DAG.getNode(ISD::BR, getCurDebugLoc(), MVT::Other, BrAnd,
1795 DAG.getBasicBlock(NextMBB));
Bill Wendling0777e922009-12-21 21:59:52 +00001796
Bill Wendling87710f02009-12-21 23:47:40 +00001797 DAG.setRoot(BrAnd);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001798}
1799
Dan Gohman46510a72010-04-15 01:51:59 +00001800void SelectionDAGBuilder::visitInvoke(const InvokeInst &I) {
Dan Gohman84023e02010-07-10 09:00:22 +00001801 MachineBasicBlock *InvokeMBB = FuncInfo.MBB;
Dan Gohman99be8ae2010-04-19 22:41:47 +00001802
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001803 // Retrieve successors.
1804 MachineBasicBlock *Return = FuncInfo.MBBMap[I.getSuccessor(0)];
1805 MachineBasicBlock *LandingPad = FuncInfo.MBBMap[I.getSuccessor(1)];
1806
Gabor Greifb67e6b32009-01-15 11:10:44 +00001807 const Value *Callee(I.getCalledValue());
1808 if (isa<InlineAsm>(Callee))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001809 visitInlineAsm(&I);
1810 else
Gabor Greifb67e6b32009-01-15 11:10:44 +00001811 LowerCallTo(&I, getValue(Callee), false, LandingPad);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001812
1813 // If the value of the invoke is used outside of its defining block, make it
1814 // available as a virtual register.
Dan Gohmanad62f532009-04-23 23:13:24 +00001815 CopyToExportRegsIfNeeded(&I);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001816
1817 // Update successor info
Chandler Carruthf2645682011-11-22 11:37:46 +00001818 addSuccessorWithWeight(InvokeMBB, Return);
1819 addSuccessorWithWeight(InvokeMBB, LandingPad);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001820
1821 // Drop into normal successor.
Bill Wendling4533cac2010-01-28 21:51:40 +00001822 DAG.setRoot(DAG.getNode(ISD::BR, getCurDebugLoc(),
1823 MVT::Other, getControlRoot(),
1824 DAG.getBasicBlock(Return)));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001825}
1826
Dan Gohman46510a72010-04-15 01:51:59 +00001827void SelectionDAGBuilder::visitUnwind(const UnwindInst &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001828}
1829
Bill Wendlingdccc03b2011-07-31 06:30:59 +00001830void SelectionDAGBuilder::visitResume(const ResumeInst &RI) {
1831 llvm_unreachable("SelectionDAGBuilder shouldn't visit resume instructions!");
1832}
1833
Bill Wendling2ac0e6b2011-08-17 21:56:44 +00001834void SelectionDAGBuilder::visitLandingPad(const LandingPadInst &LP) {
1835 assert(FuncInfo.MBB->isLandingPad() &&
1836 "Call to landingpad not in landing pad!");
1837
1838 MachineBasicBlock *MBB = FuncInfo.MBB;
1839 MachineModuleInfo &MMI = DAG.getMachineFunction().getMMI();
1840 AddLandingPadInfo(LP, MMI, MBB);
1841
1842 SmallVector<EVT, 2> ValueVTs;
1843 ComputeValueVTs(TLI, LP.getType(), ValueVTs);
1844
1845 // Insert the EXCEPTIONADDR instruction.
1846 assert(FuncInfo.MBB->isLandingPad() &&
1847 "Call to eh.exception not in landing pad!");
1848 SDVTList VTs = DAG.getVTList(TLI.getPointerTy(), MVT::Other);
1849 SDValue Ops[2];
1850 Ops[0] = DAG.getRoot();
1851 SDValue Op1 = DAG.getNode(ISD::EXCEPTIONADDR, getCurDebugLoc(), VTs, Ops, 1);
1852 SDValue Chain = Op1.getValue(1);
1853
1854 // Insert the EHSELECTION instruction.
1855 VTs = DAG.getVTList(TLI.getPointerTy(), MVT::Other);
1856 Ops[0] = Op1;
1857 Ops[1] = Chain;
1858 SDValue Op2 = DAG.getNode(ISD::EHSELECTION, getCurDebugLoc(), VTs, Ops, 2);
1859 Chain = Op2.getValue(1);
1860 Op2 = DAG.getSExtOrTrunc(Op2, getCurDebugLoc(), MVT::i32);
1861
1862 Ops[0] = Op1;
1863 Ops[1] = Op2;
1864 SDValue Res = DAG.getNode(ISD::MERGE_VALUES, getCurDebugLoc(),
1865 DAG.getVTList(&ValueVTs[0], ValueVTs.size()),
1866 &Ops[0], 2);
1867
1868 std::pair<SDValue, SDValue> RetPair = std::make_pair(Res, Chain);
1869 setValue(&LP, RetPair.first);
1870 DAG.setRoot(RetPair.second);
1871}
1872
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001873/// handleSmallSwitchCaseRange - Emit a series of specific tests (suitable for
1874/// small case ranges).
Dan Gohman2048b852009-11-23 18:04:58 +00001875bool SelectionDAGBuilder::handleSmallSwitchRange(CaseRec& CR,
1876 CaseRecVector& WorkList,
Dan Gohman46510a72010-04-15 01:51:59 +00001877 const Value* SV,
Dan Gohman99be8ae2010-04-19 22:41:47 +00001878 MachineBasicBlock *Default,
1879 MachineBasicBlock *SwitchBB) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001880 Case& BackCase = *(CR.Range.second-1);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001881
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001882 // Size is the number of Cases represented by this range.
Anton Korobeynikov23218582008-12-23 22:25:27 +00001883 size_t Size = CR.Range.second - CR.Range.first;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001884 if (Size > 3)
Anton Korobeynikov23218582008-12-23 22:25:27 +00001885 return false;
1886
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001887 // Get the MachineFunction which holds the current MBB. This is used when
1888 // inserting any additional MBBs necessary to represent the switch.
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001889 MachineFunction *CurMF = FuncInfo.MF;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001890
1891 // Figure out which block is immediately after the current one.
1892 MachineBasicBlock *NextBlock = 0;
1893 MachineFunction::iterator BBI = CR.CaseBB;
1894
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001895 if (++BBI != FuncInfo.MF->end())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001896 NextBlock = BBI;
1897
Benjamin Kramerce750f02010-11-22 09:45:38 +00001898 // If any two of the cases has the same destination, and if one value
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001899 // is the same as the other, but has one bit unset that the other has set,
1900 // use bit manipulation to do two compares at once. For example:
1901 // "if (X == 6 || X == 4)" -> "if ((X|2) == 6)"
Benjamin Kramerce750f02010-11-22 09:45:38 +00001902 // TODO: This could be extended to merge any 2 cases in switches with 3 cases.
1903 // TODO: Handle cases where CR.CaseBB != SwitchBB.
1904 if (Size == 2 && CR.CaseBB == SwitchBB) {
1905 Case &Small = *CR.Range.first;
1906 Case &Big = *(CR.Range.second-1);
1907
1908 if (Small.Low == Small.High && Big.Low == Big.High && Small.BB == Big.BB) {
1909 const APInt& SmallValue = cast<ConstantInt>(Small.Low)->getValue();
1910 const APInt& BigValue = cast<ConstantInt>(Big.Low)->getValue();
1911
1912 // Check that there is only one bit different.
1913 if (BigValue.countPopulation() == SmallValue.countPopulation() + 1 &&
1914 (SmallValue | BigValue) == BigValue) {
1915 // Isolate the common bit.
1916 APInt CommonBit = BigValue & ~SmallValue;
1917 assert((SmallValue | CommonBit) == BigValue &&
1918 CommonBit.countPopulation() == 1 && "Not a common bit?");
1919
1920 SDValue CondLHS = getValue(SV);
1921 EVT VT = CondLHS.getValueType();
1922 DebugLoc DL = getCurDebugLoc();
1923
1924 SDValue Or = DAG.getNode(ISD::OR, DL, VT, CondLHS,
1925 DAG.getConstant(CommonBit, VT));
1926 SDValue Cond = DAG.getSetCC(DL, MVT::i1,
1927 Or, DAG.getConstant(BigValue, VT),
1928 ISD::SETEQ);
1929
1930 // Update successor info.
Jakub Staszakc8f34de2011-07-29 22:25:21 +00001931 addSuccessorWithWeight(SwitchBB, Small.BB);
1932 addSuccessorWithWeight(SwitchBB, Default);
Benjamin Kramerce750f02010-11-22 09:45:38 +00001933
1934 // Insert the true branch.
1935 SDValue BrCond = DAG.getNode(ISD::BRCOND, DL, MVT::Other,
1936 getControlRoot(), Cond,
1937 DAG.getBasicBlock(Small.BB));
1938
1939 // Insert the false branch.
1940 BrCond = DAG.getNode(ISD::BR, DL, MVT::Other, BrCond,
1941 DAG.getBasicBlock(Default));
1942
1943 DAG.setRoot(BrCond);
1944 return true;
1945 }
1946 }
1947 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00001948
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001949 // Rearrange the case blocks so that the last one falls through if possible.
1950 if (NextBlock && Default != NextBlock && BackCase.BB != NextBlock) {
1951 // The last case block won't fall through into 'NextBlock' if we emit the
1952 // branches in this order. See if rearranging a case value would help.
1953 for (CaseItr I = CR.Range.first, E = CR.Range.second-1; I != E; ++I) {
1954 if (I->BB == NextBlock) {
1955 std::swap(*I, BackCase);
1956 break;
1957 }
1958 }
1959 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00001960
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001961 // Create a CaseBlock record representing a conditional branch to
1962 // the Case's target mbb if the value being switched on SV is equal
1963 // to C.
1964 MachineBasicBlock *CurBlock = CR.CaseBB;
1965 for (CaseItr I = CR.Range.first, E = CR.Range.second; I != E; ++I) {
1966 MachineBasicBlock *FallThrough;
1967 if (I != E-1) {
1968 FallThrough = CurMF->CreateMachineBasicBlock(CurBlock->getBasicBlock());
1969 CurMF->insert(BBI, FallThrough);
Dan Gohman8e5c0da2009-04-09 02:33:36 +00001970
1971 // Put SV in a virtual register to make it available from the new blocks.
1972 ExportFromCurrentBlock(SV);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001973 } else {
1974 // If the last case doesn't match, go to the default block.
1975 FallThrough = Default;
1976 }
1977
Dan Gohman46510a72010-04-15 01:51:59 +00001978 const Value *RHS, *LHS, *MHS;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001979 ISD::CondCode CC;
1980 if (I->High == I->Low) {
1981 // This is just small small case range :) containing exactly 1 case
1982 CC = ISD::SETEQ;
1983 LHS = SV; RHS = I->High; MHS = NULL;
1984 } else {
1985 CC = ISD::SETLE;
1986 LHS = I->Low; MHS = SV; RHS = I->High;
1987 }
Jakub Staszakc8f34de2011-07-29 22:25:21 +00001988
1989 uint32_t ExtraWeight = I->ExtraWeight;
1990 CaseBlock CB(CC, LHS, RHS, MHS, /* truebb */ I->BB, /* falsebb */ FallThrough,
1991 /* me */ CurBlock,
1992 /* trueweight */ ExtraWeight / 2, /* falseweight */ ExtraWeight / 2);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001993
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001994 // If emitting the first comparison, just call visitSwitchCase to emit the
1995 // code into the current block. Otherwise, push the CaseBlock onto the
1996 // vector to be later processed by SDISel, and insert the node's MBB
1997 // before the next MBB.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001998 if (CurBlock == SwitchBB)
1999 visitSwitchCase(CB, SwitchBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002000 else
2001 SwitchCases.push_back(CB);
Anton Korobeynikov23218582008-12-23 22:25:27 +00002002
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002003 CurBlock = FallThrough;
2004 }
2005
2006 return true;
2007}
2008
2009static inline bool areJTsAllowed(const TargetLowering &TLI) {
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002010 return !TLI.getTargetMachine().Options.DisableJumpTables &&
Owen Anderson825b72b2009-08-11 20:47:22 +00002011 (TLI.isOperationLegalOrCustom(ISD::BR_JT, MVT::Other) ||
2012 TLI.isOperationLegalOrCustom(ISD::BRIND, MVT::Other));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002013}
Anton Korobeynikov23218582008-12-23 22:25:27 +00002014
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00002015static APInt ComputeRange(const APInt &First, const APInt &Last) {
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00002016 uint32_t BitWidth = std::max(Last.getBitWidth(), First.getBitWidth()) + 1;
Jay Foad40f8f622010-12-07 08:25:19 +00002017 APInt LastExt = Last.sext(BitWidth), FirstExt = First.sext(BitWidth);
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00002018 return (LastExt - FirstExt + 1ULL);
2019}
2020
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002021/// handleJTSwitchCase - Emit jumptable for current switch case range
Chris Lattnerc3ab3882011-09-09 22:06:59 +00002022bool SelectionDAGBuilder::handleJTSwitchCase(CaseRec &CR,
2023 CaseRecVector &WorkList,
2024 const Value *SV,
2025 MachineBasicBlock *Default,
Dan Gohman99be8ae2010-04-19 22:41:47 +00002026 MachineBasicBlock *SwitchBB) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002027 Case& FrontCase = *CR.Range.first;
2028 Case& BackCase = *(CR.Range.second-1);
2029
Chris Lattnere880efe2009-11-07 07:50:34 +00002030 const APInt &First = cast<ConstantInt>(FrontCase.Low)->getValue();
2031 const APInt &Last = cast<ConstantInt>(BackCase.High)->getValue();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002032
Chris Lattnere880efe2009-11-07 07:50:34 +00002033 APInt TSize(First.getBitWidth(), 0);
Chris Lattnerc3ab3882011-09-09 22:06:59 +00002034 for (CaseItr I = CR.Range.first, E = CR.Range.second; I != E; ++I)
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002035 TSize += I->size();
2036
Dan Gohmane0567812010-04-08 23:03:40 +00002037 if (!areJTsAllowed(TLI) || TSize.ult(4))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002038 return false;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002039
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00002040 APInt Range = ComputeRange(First, Last);
Jakob Stoklund Olesen79443912011-10-26 01:47:48 +00002041 // The density is TSize / Range. Require at least 40%.
2042 // It should not be possible for IntTSize to saturate for sane code, but make
2043 // sure we handle Range saturation correctly.
2044 uint64_t IntRange = Range.getLimitedValue(UINT64_MAX/10);
2045 uint64_t IntTSize = TSize.getLimitedValue(UINT64_MAX/10);
2046 if (IntTSize * 10 < IntRange * 4)
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002047 return false;
2048
David Greene4b69d992010-01-05 01:24:57 +00002049 DEBUG(dbgs() << "Lowering jump table\n"
Anton Korobeynikov56d245b2008-12-23 22:26:18 +00002050 << "First entry: " << First << ". Last entry: " << Last << '\n'
Jakob Stoklund Olesen79443912011-10-26 01:47:48 +00002051 << "Range: " << Range << ". Size: " << TSize << ".\n\n");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002052
2053 // Get the MachineFunction which holds the current MBB. This is used when
2054 // inserting any additional MBBs necessary to represent the switch.
Dan Gohman0d24bfb2009-08-15 02:06:22 +00002055 MachineFunction *CurMF = FuncInfo.MF;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002056
2057 // Figure out which block is immediately after the current one.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002058 MachineFunction::iterator BBI = CR.CaseBB;
Duncan Sands51498522009-09-06 18:03:32 +00002059 ++BBI;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002060
2061 const BasicBlock *LLVMBB = CR.CaseBB->getBasicBlock();
2062
2063 // Create a new basic block to hold the code for loading the address
2064 // of the jump table, and jumping to it. Update successor information;
2065 // we will either branch to the default case for the switch, or the jump
2066 // table.
2067 MachineBasicBlock *JumpTableBB = CurMF->CreateMachineBasicBlock(LLVMBB);
2068 CurMF->insert(BBI, JumpTableBB);
Jakub Staszak7cc2b072011-06-16 20:22:37 +00002069
2070 addSuccessorWithWeight(CR.CaseBB, Default);
2071 addSuccessorWithWeight(CR.CaseBB, JumpTableBB);
Anton Korobeynikov23218582008-12-23 22:25:27 +00002072
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002073 // Build a vector of destination BBs, corresponding to each target
2074 // of the jump table. If the value of the jump table slot corresponds to
2075 // a case statement, push the case's BB onto the vector, otherwise, push
2076 // the default BB.
2077 std::vector<MachineBasicBlock*> DestBBs;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002078 APInt TEI = First;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002079 for (CaseItr I = CR.Range.first, E = CR.Range.second; I != E; ++TEI) {
Chris Lattner071c62f2010-01-25 23:26:13 +00002080 const APInt &Low = cast<ConstantInt>(I->Low)->getValue();
2081 const APInt &High = cast<ConstantInt>(I->High)->getValue();
Anton Korobeynikov23218582008-12-23 22:25:27 +00002082
2083 if (Low.sle(TEI) && TEI.sle(High)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002084 DestBBs.push_back(I->BB);
2085 if (TEI==High)
2086 ++I;
2087 } else {
2088 DestBBs.push_back(Default);
2089 }
2090 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002091
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002092 // Update successor info. Add one edge to each unique successor.
Anton Korobeynikov23218582008-12-23 22:25:27 +00002093 BitVector SuccsHandled(CR.CaseBB->getParent()->getNumBlockIDs());
2094 for (std::vector<MachineBasicBlock*>::iterator I = DestBBs.begin(),
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002095 E = DestBBs.end(); I != E; ++I) {
2096 if (!SuccsHandled[(*I)->getNumber()]) {
2097 SuccsHandled[(*I)->getNumber()] = true;
Jakub Staszak7cc2b072011-06-16 20:22:37 +00002098 addSuccessorWithWeight(JumpTableBB, *I);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002099 }
2100 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002101
Bob Wilsond1ec31d2010-03-18 18:42:41 +00002102 // Create a jump table index for this jump table.
Chris Lattner071c62f2010-01-25 23:26:13 +00002103 unsigned JTEncoding = TLI.getJumpTableEncoding();
2104 unsigned JTI = CurMF->getOrCreateJumpTableInfo(JTEncoding)
Bob Wilsond1ec31d2010-03-18 18:42:41 +00002105 ->createJumpTableIndex(DestBBs);
Anton Korobeynikov23218582008-12-23 22:25:27 +00002106
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002107 // Set the jump table information so that we can codegen it as a second
2108 // MachineBasicBlock
2109 JumpTable JT(-1U, JTI, JumpTableBB, Default);
Dan Gohman99be8ae2010-04-19 22:41:47 +00002110 JumpTableHeader JTH(First, Last, SV, CR.CaseBB, (CR.CaseBB == SwitchBB));
2111 if (CR.CaseBB == SwitchBB)
2112 visitJumpTableHeader(JT, JTH, SwitchBB);
Anton Korobeynikov23218582008-12-23 22:25:27 +00002113
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002114 JTCases.push_back(JumpTableBlock(JTH, JT));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002115 return true;
2116}
2117
2118/// handleBTSplitSwitchCase - emit comparison and split binary search tree into
2119/// 2 subtrees.
Dan Gohman2048b852009-11-23 18:04:58 +00002120bool SelectionDAGBuilder::handleBTSplitSwitchCase(CaseRec& CR,
2121 CaseRecVector& WorkList,
Dan Gohman46510a72010-04-15 01:51:59 +00002122 const Value* SV,
Dan Gohman99be8ae2010-04-19 22:41:47 +00002123 MachineBasicBlock *Default,
2124 MachineBasicBlock *SwitchBB) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002125 // Get the MachineFunction which holds the current MBB. This is used when
2126 // inserting any additional MBBs necessary to represent the switch.
Dan Gohman0d24bfb2009-08-15 02:06:22 +00002127 MachineFunction *CurMF = FuncInfo.MF;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002128
2129 // Figure out which block is immediately after the current one.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002130 MachineFunction::iterator BBI = CR.CaseBB;
Duncan Sands51498522009-09-06 18:03:32 +00002131 ++BBI;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002132
2133 Case& FrontCase = *CR.Range.first;
2134 Case& BackCase = *(CR.Range.second-1);
2135 const BasicBlock *LLVMBB = CR.CaseBB->getBasicBlock();
2136
2137 // Size is the number of Cases represented by this range.
2138 unsigned Size = CR.Range.second - CR.Range.first;
2139
Chris Lattnere880efe2009-11-07 07:50:34 +00002140 const APInt &First = cast<ConstantInt>(FrontCase.Low)->getValue();
2141 const APInt &Last = cast<ConstantInt>(BackCase.High)->getValue();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002142 double FMetric = 0;
2143 CaseItr Pivot = CR.Range.first + Size/2;
2144
2145 // Select optimal pivot, maximizing sum density of LHS and RHS. This will
2146 // (heuristically) allow us to emit JumpTable's later.
Chris Lattnere880efe2009-11-07 07:50:34 +00002147 APInt TSize(First.getBitWidth(), 0);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002148 for (CaseItr I = CR.Range.first, E = CR.Range.second;
2149 I!=E; ++I)
2150 TSize += I->size();
2151
Chris Lattnere880efe2009-11-07 07:50:34 +00002152 APInt LSize = FrontCase.size();
2153 APInt RSize = TSize-LSize;
David Greene4b69d992010-01-05 01:24:57 +00002154 DEBUG(dbgs() << "Selecting best pivot: \n"
Anton Korobeynikov56d245b2008-12-23 22:26:18 +00002155 << "First: " << First << ", Last: " << Last <<'\n'
2156 << "LSize: " << LSize << ", RSize: " << RSize << '\n');
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002157 for (CaseItr I = CR.Range.first, J=I+1, E = CR.Range.second;
2158 J!=E; ++I, ++J) {
Chris Lattnere880efe2009-11-07 07:50:34 +00002159 const APInt &LEnd = cast<ConstantInt>(I->High)->getValue();
2160 const APInt &RBegin = cast<ConstantInt>(J->Low)->getValue();
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00002161 APInt Range = ComputeRange(LEnd, RBegin);
2162 assert((Range - 2ULL).isNonNegative() &&
2163 "Invalid case distance");
Chris Lattnerc3e4e592011-04-09 06:57:13 +00002164 // Use volatile double here to avoid excess precision issues on some hosts,
2165 // e.g. that use 80-bit X87 registers.
2166 volatile double LDensity =
2167 (double)LSize.roundToDouble() /
Chris Lattnere880efe2009-11-07 07:50:34 +00002168 (LEnd - First + 1ULL).roundToDouble();
Chris Lattnerc3e4e592011-04-09 06:57:13 +00002169 volatile double RDensity =
2170 (double)RSize.roundToDouble() /
Chris Lattnere880efe2009-11-07 07:50:34 +00002171 (Last - RBegin + 1ULL).roundToDouble();
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00002172 double Metric = Range.logBase2()*(LDensity+RDensity);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002173 // Should always split in some non-trivial place
David Greene4b69d992010-01-05 01:24:57 +00002174 DEBUG(dbgs() <<"=>Step\n"
Anton Korobeynikov56d245b2008-12-23 22:26:18 +00002175 << "LEnd: " << LEnd << ", RBegin: " << RBegin << '\n'
2176 << "LDensity: " << LDensity
2177 << ", RDensity: " << RDensity << '\n'
2178 << "Metric: " << Metric << '\n');
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002179 if (FMetric < Metric) {
2180 Pivot = J;
2181 FMetric = Metric;
David Greene4b69d992010-01-05 01:24:57 +00002182 DEBUG(dbgs() << "Current metric set to: " << FMetric << '\n');
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002183 }
2184
2185 LSize += J->size();
2186 RSize -= J->size();
2187 }
2188 if (areJTsAllowed(TLI)) {
2189 // If our case is dense we *really* should handle it earlier!
2190 assert((FMetric > 0) && "Should handle dense range earlier!");
2191 } else {
2192 Pivot = CR.Range.first + Size/2;
2193 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002194
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002195 CaseRange LHSR(CR.Range.first, Pivot);
2196 CaseRange RHSR(Pivot, CR.Range.second);
2197 Constant *C = Pivot->Low;
2198 MachineBasicBlock *FalseBB = 0, *TrueBB = 0;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002199
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002200 // We know that we branch to the LHS if the Value being switched on is
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00002201 // less than the Pivot value, C. We use this to optimize our binary
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002202 // tree a bit, by recognizing that if SV is greater than or equal to the
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00002203 // LHS's Case Value, and that Case Value is exactly one less than the
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002204 // Pivot's Value, then we can branch directly to the LHS's Target,
2205 // rather than creating a leaf node for it.
2206 if ((LHSR.second - LHSR.first) == 1 &&
2207 LHSR.first->High == CR.GE &&
Anton Korobeynikov23218582008-12-23 22:25:27 +00002208 cast<ConstantInt>(C)->getValue() ==
2209 (cast<ConstantInt>(CR.GE)->getValue() + 1LL)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002210 TrueBB = LHSR.first->BB;
2211 } else {
2212 TrueBB = CurMF->CreateMachineBasicBlock(LLVMBB);
2213 CurMF->insert(BBI, TrueBB);
2214 WorkList.push_back(CaseRec(TrueBB, C, CR.GE, LHSR));
Dan Gohman8e5c0da2009-04-09 02:33:36 +00002215
2216 // Put SV in a virtual register to make it available from the new blocks.
2217 ExportFromCurrentBlock(SV);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002218 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002219
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002220 // Similar to the optimization above, if the Value being switched on is
2221 // known to be less than the Constant CR.LT, and the current Case Value
2222 // is CR.LT - 1, then we can branch directly to the target block for
2223 // the current Case Value, rather than emitting a RHS leaf node for it.
2224 if ((RHSR.second - RHSR.first) == 1 && CR.LT &&
Anton Korobeynikov23218582008-12-23 22:25:27 +00002225 cast<ConstantInt>(RHSR.first->Low)->getValue() ==
2226 (cast<ConstantInt>(CR.LT)->getValue() - 1LL)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002227 FalseBB = RHSR.first->BB;
2228 } else {
2229 FalseBB = CurMF->CreateMachineBasicBlock(LLVMBB);
2230 CurMF->insert(BBI, FalseBB);
2231 WorkList.push_back(CaseRec(FalseBB,CR.LT,C,RHSR));
Dan Gohman8e5c0da2009-04-09 02:33:36 +00002232
2233 // Put SV in a virtual register to make it available from the new blocks.
2234 ExportFromCurrentBlock(SV);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002235 }
2236
2237 // Create a CaseBlock record representing a conditional branch to
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00002238 // the LHS node if the value being switched on SV is less than C.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002239 // Otherwise, branch to LHS.
2240 CaseBlock CB(ISD::SETLT, SV, C, NULL, TrueBB, FalseBB, CR.CaseBB);
2241
Dan Gohman99be8ae2010-04-19 22:41:47 +00002242 if (CR.CaseBB == SwitchBB)
2243 visitSwitchCase(CB, SwitchBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002244 else
2245 SwitchCases.push_back(CB);
2246
2247 return true;
2248}
2249
2250/// handleBitTestsSwitchCase - if current case range has few destination and
2251/// range span less, than machine word bitwidth, encode case range into series
2252/// of masks and emit bit tests with these masks.
Dan Gohman2048b852009-11-23 18:04:58 +00002253bool SelectionDAGBuilder::handleBitTestsSwitchCase(CaseRec& CR,
2254 CaseRecVector& WorkList,
Dan Gohman46510a72010-04-15 01:51:59 +00002255 const Value* SV,
Dan Gohman99be8ae2010-04-19 22:41:47 +00002256 MachineBasicBlock* Default,
2257 MachineBasicBlock *SwitchBB){
Owen Andersone50ed302009-08-10 22:56:29 +00002258 EVT PTy = TLI.getPointerTy();
Owen Anderson77547be2009-08-10 18:56:59 +00002259 unsigned IntPtrBits = PTy.getSizeInBits();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002260
2261 Case& FrontCase = *CR.Range.first;
2262 Case& BackCase = *(CR.Range.second-1);
2263
2264 // Get the MachineFunction which holds the current MBB. This is used when
2265 // inserting any additional MBBs necessary to represent the switch.
Dan Gohman0d24bfb2009-08-15 02:06:22 +00002266 MachineFunction *CurMF = FuncInfo.MF;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002267
Anton Korobeynikovd34167a2009-05-08 18:51:34 +00002268 // If target does not have legal shift left, do not emit bit tests at all.
2269 if (!TLI.isOperationLegal(ISD::SHL, TLI.getPointerTy()))
2270 return false;
2271
Anton Korobeynikov23218582008-12-23 22:25:27 +00002272 size_t numCmps = 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002273 for (CaseItr I = CR.Range.first, E = CR.Range.second;
2274 I!=E; ++I) {
2275 // Single case counts one, case range - two.
Anton Korobeynikov23218582008-12-23 22:25:27 +00002276 numCmps += (I->Low == I->High ? 1 : 2);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002277 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002278
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002279 // Count unique destinations
2280 SmallSet<MachineBasicBlock*, 4> Dests;
2281 for (CaseItr I = CR.Range.first, E = CR.Range.second; I!=E; ++I) {
2282 Dests.insert(I->BB);
2283 if (Dests.size() > 3)
2284 // Don't bother the code below, if there are too much unique destinations
2285 return false;
2286 }
David Greene4b69d992010-01-05 01:24:57 +00002287 DEBUG(dbgs() << "Total number of unique destinations: "
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002288 << Dests.size() << '\n'
2289 << "Total number of comparisons: " << numCmps << '\n');
Anton Korobeynikov23218582008-12-23 22:25:27 +00002290
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002291 // Compute span of values.
Anton Korobeynikov23218582008-12-23 22:25:27 +00002292 const APInt& minValue = cast<ConstantInt>(FrontCase.Low)->getValue();
2293 const APInt& maxValue = cast<ConstantInt>(BackCase.High)->getValue();
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00002294 APInt cmpRange = maxValue - minValue;
2295
David Greene4b69d992010-01-05 01:24:57 +00002296 DEBUG(dbgs() << "Compare range: " << cmpRange << '\n'
Anton Korobeynikov56d245b2008-12-23 22:26:18 +00002297 << "Low bound: " << minValue << '\n'
2298 << "High bound: " << maxValue << '\n');
Anton Korobeynikov23218582008-12-23 22:25:27 +00002299
Dan Gohmane0567812010-04-08 23:03:40 +00002300 if (cmpRange.uge(IntPtrBits) ||
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002301 (!(Dests.size() == 1 && numCmps >= 3) &&
2302 !(Dests.size() == 2 && numCmps >= 5) &&
2303 !(Dests.size() >= 3 && numCmps >= 6)))
2304 return false;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002305
David Greene4b69d992010-01-05 01:24:57 +00002306 DEBUG(dbgs() << "Emitting bit tests\n");
Anton Korobeynikov23218582008-12-23 22:25:27 +00002307 APInt lowBound = APInt::getNullValue(cmpRange.getBitWidth());
2308
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002309 // Optimize the case where all the case values fit in a
2310 // word without having to subtract minValue. In this case,
2311 // we can optimize away the subtraction.
Dan Gohmane0567812010-04-08 23:03:40 +00002312 if (minValue.isNonNegative() && maxValue.slt(IntPtrBits)) {
Anton Korobeynikov23218582008-12-23 22:25:27 +00002313 cmpRange = maxValue;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002314 } else {
Anton Korobeynikov23218582008-12-23 22:25:27 +00002315 lowBound = minValue;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002316 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002317
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002318 CaseBitsVector CasesBits;
2319 unsigned i, count = 0;
2320
2321 for (CaseItr I = CR.Range.first, E = CR.Range.second; I!=E; ++I) {
2322 MachineBasicBlock* Dest = I->BB;
2323 for (i = 0; i < count; ++i)
2324 if (Dest == CasesBits[i].BB)
2325 break;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002326
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002327 if (i == count) {
2328 assert((count < 3) && "Too much destinations to test!");
2329 CasesBits.push_back(CaseBits(0, Dest, 0));
2330 count++;
2331 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002332
2333 const APInt& lowValue = cast<ConstantInt>(I->Low)->getValue();
2334 const APInt& highValue = cast<ConstantInt>(I->High)->getValue();
2335
2336 uint64_t lo = (lowValue - lowBound).getZExtValue();
2337 uint64_t hi = (highValue - lowBound).getZExtValue();
2338
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002339 for (uint64_t j = lo; j <= hi; j++) {
2340 CasesBits[i].Mask |= 1ULL << j;
2341 CasesBits[i].Bits++;
2342 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002343
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002344 }
2345 std::sort(CasesBits.begin(), CasesBits.end(), CaseBitsCmp());
Anton Korobeynikov23218582008-12-23 22:25:27 +00002346
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002347 BitTestInfo BTC;
2348
2349 // Figure out which block is immediately after the current one.
2350 MachineFunction::iterator BBI = CR.CaseBB;
2351 ++BBI;
2352
2353 const BasicBlock *LLVMBB = CR.CaseBB->getBasicBlock();
2354
David Greene4b69d992010-01-05 01:24:57 +00002355 DEBUG(dbgs() << "Cases:\n");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002356 for (unsigned i = 0, e = CasesBits.size(); i!=e; ++i) {
David Greene4b69d992010-01-05 01:24:57 +00002357 DEBUG(dbgs() << "Mask: " << CasesBits[i].Mask
Anton Korobeynikov56d245b2008-12-23 22:26:18 +00002358 << ", Bits: " << CasesBits[i].Bits
2359 << ", BB: " << CasesBits[i].BB << '\n');
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002360
2361 MachineBasicBlock *CaseBB = CurMF->CreateMachineBasicBlock(LLVMBB);
2362 CurMF->insert(BBI, CaseBB);
2363 BTC.push_back(BitTestCase(CasesBits[i].Mask,
2364 CaseBB,
2365 CasesBits[i].BB));
Dan Gohman8e5c0da2009-04-09 02:33:36 +00002366
2367 // Put SV in a virtual register to make it available from the new blocks.
2368 ExportFromCurrentBlock(SV);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002369 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002370
2371 BitTestBlock BTB(lowBound, cmpRange, SV,
Evan Chengd08e5b42011-01-06 01:02:44 +00002372 -1U, MVT::Other, (CR.CaseBB == SwitchBB),
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002373 CR.CaseBB, Default, BTC);
2374
Dan Gohman99be8ae2010-04-19 22:41:47 +00002375 if (CR.CaseBB == SwitchBB)
2376 visitBitTestHeader(BTB, SwitchBB);
Anton Korobeynikov23218582008-12-23 22:25:27 +00002377
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002378 BitTestCases.push_back(BTB);
2379
2380 return true;
2381}
2382
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002383/// Clusterify - Transform simple list of Cases into list of CaseRange's
Dan Gohman2048b852009-11-23 18:04:58 +00002384size_t SelectionDAGBuilder::Clusterify(CaseVector& Cases,
2385 const SwitchInst& SI) {
Anton Korobeynikov23218582008-12-23 22:25:27 +00002386 size_t numCmps = 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002387
Jakub Staszakc8f34de2011-07-29 22:25:21 +00002388 BranchProbabilityInfo *BPI = FuncInfo.BPI;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002389 // Start with "simple" cases
Anton Korobeynikov23218582008-12-23 22:25:27 +00002390 for (size_t i = 1; i < SI.getNumSuccessors(); ++i) {
Jakub Staszakc8f34de2011-07-29 22:25:21 +00002391 BasicBlock *SuccBB = SI.getSuccessor(i);
2392 MachineBasicBlock *SMBB = FuncInfo.MBBMap[SuccBB];
2393
2394 uint32_t ExtraWeight = BPI ? BPI->getEdgeWeight(SI.getParent(), SuccBB) : 0;
2395
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002396 Cases.push_back(Case(SI.getSuccessorValue(i),
2397 SI.getSuccessorValue(i),
Jakub Staszakc8f34de2011-07-29 22:25:21 +00002398 SMBB, ExtraWeight));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002399 }
2400 std::sort(Cases.begin(), Cases.end(), CaseCmp());
2401
2402 // Merge case into clusters
Anton Korobeynikov23218582008-12-23 22:25:27 +00002403 if (Cases.size() >= 2)
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002404 // Must recompute end() each iteration because it may be
2405 // invalidated by erase if we hold on to it
Nick Lewyckyed4efd32011-01-28 04:00:15 +00002406 for (CaseItr I = Cases.begin(), J = llvm::next(Cases.begin());
2407 J != Cases.end(); ) {
Anton Korobeynikov23218582008-12-23 22:25:27 +00002408 const APInt& nextValue = cast<ConstantInt>(J->Low)->getValue();
2409 const APInt& currentValue = cast<ConstantInt>(I->High)->getValue();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002410 MachineBasicBlock* nextBB = J->BB;
2411 MachineBasicBlock* currentBB = I->BB;
2412
2413 // If the two neighboring cases go to the same destination, merge them
2414 // into a single case.
Anton Korobeynikov23218582008-12-23 22:25:27 +00002415 if ((nextValue - currentValue == 1) && (currentBB == nextBB)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002416 I->High = J->High;
2417 J = Cases.erase(J);
Jakub Staszakc8f34de2011-07-29 22:25:21 +00002418
2419 if (BranchProbabilityInfo *BPI = FuncInfo.BPI) {
2420 uint32_t CurWeight = currentBB->getBasicBlock() ?
2421 BPI->getEdgeWeight(SI.getParent(), currentBB->getBasicBlock()) : 16;
2422 uint32_t NextWeight = nextBB->getBasicBlock() ?
2423 BPI->getEdgeWeight(SI.getParent(), nextBB->getBasicBlock()) : 16;
2424
2425 BPI->setEdgeWeight(SI.getParent(), currentBB->getBasicBlock(),
2426 CurWeight + NextWeight);
2427 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002428 } else {
2429 I = J++;
2430 }
2431 }
2432
2433 for (CaseItr I=Cases.begin(), E=Cases.end(); I!=E; ++I, ++numCmps) {
2434 if (I->Low != I->High)
2435 // A range counts double, since it requires two compares.
2436 ++numCmps;
2437 }
2438
2439 return numCmps;
2440}
2441
Jakob Stoklund Olesen2622f462010-09-30 19:44:31 +00002442void SelectionDAGBuilder::UpdateSplitBlock(MachineBasicBlock *First,
2443 MachineBasicBlock *Last) {
2444 // Update JTCases.
2445 for (unsigned i = 0, e = JTCases.size(); i != e; ++i)
2446 if (JTCases[i].first.HeaderBB == First)
2447 JTCases[i].first.HeaderBB = Last;
2448
2449 // Update BitTestCases.
2450 for (unsigned i = 0, e = BitTestCases.size(); i != e; ++i)
2451 if (BitTestCases[i].Parent == First)
2452 BitTestCases[i].Parent = Last;
2453}
2454
Dan Gohman46510a72010-04-15 01:51:59 +00002455void SelectionDAGBuilder::visitSwitch(const SwitchInst &SI) {
Dan Gohman84023e02010-07-10 09:00:22 +00002456 MachineBasicBlock *SwitchMBB = FuncInfo.MBB;
Dan Gohman99be8ae2010-04-19 22:41:47 +00002457
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002458 // Figure out which block is immediately after the current one.
2459 MachineBasicBlock *NextBlock = 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002460 MachineBasicBlock *Default = FuncInfo.MBBMap[SI.getDefaultDest()];
2461
2462 // If there is only the default destination, branch to it if it is not the
2463 // next basic block. Otherwise, just fall through.
Eli Friedmanbb5a7442011-09-29 20:21:17 +00002464 if (SI.getNumCases() == 1) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002465 // Update machine-CFG edges.
2466
2467 // If this is not a fall-through branch, emit the branch.
Dan Gohman99be8ae2010-04-19 22:41:47 +00002468 SwitchMBB->addSuccessor(Default);
Bill Wendling4533cac2010-01-28 21:51:40 +00002469 if (Default != NextBlock)
2470 DAG.setRoot(DAG.getNode(ISD::BR, getCurDebugLoc(),
2471 MVT::Other, getControlRoot(),
2472 DAG.getBasicBlock(Default)));
Bill Wendling49fcff82009-12-21 22:30:11 +00002473
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002474 return;
2475 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002476
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002477 // If there are any non-default case statements, create a vector of Cases
2478 // representing each one, and sort the vector so that we can efficiently
2479 // create a binary search tree from them.
2480 CaseVector Cases;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002481 size_t numCmps = Clusterify(Cases, SI);
David Greene4b69d992010-01-05 01:24:57 +00002482 DEBUG(dbgs() << "Clusterify finished. Total clusters: " << Cases.size()
Anton Korobeynikov56d245b2008-12-23 22:26:18 +00002483 << ". Total compares: " << numCmps << '\n');
Duncan Sands17001ce2011-10-18 12:44:00 +00002484 (void)numCmps;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002485
2486 // Get the Value to be switched on and default basic blocks, which will be
2487 // inserted into CaseBlock records, representing basic blocks in the binary
2488 // search tree.
Eli Friedmanbb5a7442011-09-29 20:21:17 +00002489 const Value *SV = SI.getCondition();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002490
2491 // Push the initial CaseRec onto the worklist
2492 CaseRecVector WorkList;
Dan Gohman99be8ae2010-04-19 22:41:47 +00002493 WorkList.push_back(CaseRec(SwitchMBB,0,0,
2494 CaseRange(Cases.begin(),Cases.end())));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002495
2496 while (!WorkList.empty()) {
2497 // Grab a record representing a case range to process off the worklist
2498 CaseRec CR = WorkList.back();
2499 WorkList.pop_back();
2500
Dan Gohman99be8ae2010-04-19 22:41:47 +00002501 if (handleBitTestsSwitchCase(CR, WorkList, SV, Default, SwitchMBB))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002502 continue;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002503
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002504 // If the range has few cases (two or less) emit a series of specific
2505 // tests.
Dan Gohman99be8ae2010-04-19 22:41:47 +00002506 if (handleSmallSwitchRange(CR, WorkList, SV, Default, SwitchMBB))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002507 continue;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002508
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00002509 // If the switch has more than 5 blocks, and at least 40% dense, and the
2510 // target supports indirect branches, then emit a jump table rather than
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002511 // lowering the switch to a binary tree of conditional branches.
Dan Gohman99be8ae2010-04-19 22:41:47 +00002512 if (handleJTSwitchCase(CR, WorkList, SV, Default, SwitchMBB))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002513 continue;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002514
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002515 // Emit binary tree. We need to pick a pivot, and push left and right ranges
2516 // onto the worklist. Leafs are handled via handleSmallSwitchRange() call.
Dan Gohman99be8ae2010-04-19 22:41:47 +00002517 handleBTSplitSwitchCase(CR, WorkList, SV, Default, SwitchMBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002518 }
2519}
2520
Dan Gohman46510a72010-04-15 01:51:59 +00002521void SelectionDAGBuilder::visitIndirectBr(const IndirectBrInst &I) {
Dan Gohman84023e02010-07-10 09:00:22 +00002522 MachineBasicBlock *IndirectBrMBB = FuncInfo.MBB;
Dan Gohman99be8ae2010-04-19 22:41:47 +00002523
Jakob Stoklund Olesen598b24c2010-02-11 00:34:18 +00002524 // Update machine-CFG edges with unique successors.
Jakob Stoklund Olesenb5b90ed2010-02-11 18:06:56 +00002525 SmallVector<BasicBlock*, 32> succs;
Jakob Stoklund Olesen598b24c2010-02-11 00:34:18 +00002526 succs.reserve(I.getNumSuccessors());
Dan Gohmaneef55dc2009-10-27 22:10:34 +00002527 for (unsigned i = 0, e = I.getNumSuccessors(); i != e; ++i)
Jakob Stoklund Olesen598b24c2010-02-11 00:34:18 +00002528 succs.push_back(I.getSuccessor(i));
Jakob Stoklund Olesenb5b90ed2010-02-11 18:06:56 +00002529 array_pod_sort(succs.begin(), succs.end());
Jakob Stoklund Olesen598b24c2010-02-11 00:34:18 +00002530 succs.erase(std::unique(succs.begin(), succs.end()), succs.end());
Jakub Staszak7cc2b072011-06-16 20:22:37 +00002531 for (unsigned i = 0, e = succs.size(); i != e; ++i) {
2532 MachineBasicBlock *Succ = FuncInfo.MBBMap[succs[i]];
2533 addSuccessorWithWeight(IndirectBrMBB, Succ);
2534 }
Dan Gohmaneef55dc2009-10-27 22:10:34 +00002535
Bill Wendling4533cac2010-01-28 21:51:40 +00002536 DAG.setRoot(DAG.getNode(ISD::BRIND, getCurDebugLoc(),
2537 MVT::Other, getControlRoot(),
2538 getValue(I.getAddress())));
Bill Wendling49fcff82009-12-21 22:30:11 +00002539}
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002540
Dan Gohman46510a72010-04-15 01:51:59 +00002541void SelectionDAGBuilder::visitFSub(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002542 // -0.0 - X --> fneg
Chris Lattnerdb125cf2011-07-18 04:54:35 +00002543 Type *Ty = I.getType();
Chris Lattner2ca5c862011-02-15 00:14:00 +00002544 if (isa<Constant>(I.getOperand(0)) &&
2545 I.getOperand(0) == ConstantFP::getZeroValueForNegation(Ty)) {
2546 SDValue Op2 = getValue(I.getOperand(1));
2547 setValue(&I, DAG.getNode(ISD::FNEG, getCurDebugLoc(),
2548 Op2.getValueType(), Op2));
2549 return;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002550 }
Bill Wendling49fcff82009-12-21 22:30:11 +00002551
Dan Gohmanae3a0be2009-06-04 22:49:04 +00002552 visitBinary(I, ISD::FSUB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002553}
2554
Dan Gohman46510a72010-04-15 01:51:59 +00002555void SelectionDAGBuilder::visitBinary(const User &I, unsigned OpCode) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002556 SDValue Op1 = getValue(I.getOperand(0));
2557 SDValue Op2 = getValue(I.getOperand(1));
Bill Wendling4533cac2010-01-28 21:51:40 +00002558 setValue(&I, DAG.getNode(OpCode, getCurDebugLoc(),
2559 Op1.getValueType(), Op1, Op2));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002560}
2561
Dan Gohman46510a72010-04-15 01:51:59 +00002562void SelectionDAGBuilder::visitShift(const User &I, unsigned Opcode) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002563 SDValue Op1 = getValue(I.getOperand(0));
2564 SDValue Op2 = getValue(I.getOperand(1));
Owen Anderson95771af2011-02-25 21:41:48 +00002565
2566 MVT ShiftTy = TLI.getShiftAmountTy(Op2.getValueType());
2567
Chris Lattnerd3027732011-02-13 09:02:52 +00002568 // Coerce the shift amount to the right type if we can.
2569 if (!I.getType()->isVectorTy() && Op2.getValueType() != ShiftTy) {
Chris Lattner915eeb42011-02-13 09:10:56 +00002570 unsigned ShiftSize = ShiftTy.getSizeInBits();
2571 unsigned Op2Size = Op2.getValueType().getSizeInBits();
Chris Lattnerd3027732011-02-13 09:02:52 +00002572 DebugLoc DL = getCurDebugLoc();
Owen Anderson95771af2011-02-25 21:41:48 +00002573
Dan Gohman57fc82d2009-04-09 03:51:29 +00002574 // If the operand is smaller than the shift count type, promote it.
Chris Lattnerd3027732011-02-13 09:02:52 +00002575 if (ShiftSize > Op2Size)
2576 Op2 = DAG.getNode(ISD::ZERO_EXTEND, DL, ShiftTy, Op2);
Owen Anderson95771af2011-02-25 21:41:48 +00002577
Dan Gohman57fc82d2009-04-09 03:51:29 +00002578 // If the operand is larger than the shift count type but the shift
2579 // count type has enough bits to represent any shift value, truncate
2580 // it now. This is a common case and it exposes the truncate to
2581 // optimization early.
Chris Lattnerd3027732011-02-13 09:02:52 +00002582 else if (ShiftSize >= Log2_32_Ceil(Op2.getValueType().getSizeInBits()))
2583 Op2 = DAG.getNode(ISD::TRUNCATE, DL, ShiftTy, Op2);
2584 // Otherwise we'll need to temporarily settle for some other convenient
Chris Lattnere0751182011-02-13 19:09:16 +00002585 // type. Type legalization will make adjustments once the shiftee is split.
Chris Lattnerd3027732011-02-13 09:02:52 +00002586 else
Chris Lattnere0751182011-02-13 19:09:16 +00002587 Op2 = DAG.getZExtOrTrunc(Op2, DL, MVT::i32);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002588 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00002589
Bill Wendling4533cac2010-01-28 21:51:40 +00002590 setValue(&I, DAG.getNode(Opcode, getCurDebugLoc(),
2591 Op1.getValueType(), Op1, Op2));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002592}
2593
Benjamin Kramer9c640302011-07-08 10:31:30 +00002594void SelectionDAGBuilder::visitSDiv(const User &I) {
Benjamin Kramer9c640302011-07-08 10:31:30 +00002595 SDValue Op1 = getValue(I.getOperand(0));
2596 SDValue Op2 = getValue(I.getOperand(1));
2597
2598 // Turn exact SDivs into multiplications.
2599 // FIXME: This should be in DAGCombiner, but it doesn't have access to the
2600 // exact bit.
Benjamin Kramer3492a4a2011-07-08 12:08:24 +00002601 if (isa<BinaryOperator>(&I) && cast<BinaryOperator>(&I)->isExact() &&
2602 !isa<ConstantSDNode>(Op1) &&
Benjamin Kramer9c640302011-07-08 10:31:30 +00002603 isa<ConstantSDNode>(Op2) && !cast<ConstantSDNode>(Op2)->isNullValue())
2604 setValue(&I, TLI.BuildExactSDIV(Op1, Op2, getCurDebugLoc(), DAG));
2605 else
2606 setValue(&I, DAG.getNode(ISD::SDIV, getCurDebugLoc(), Op1.getValueType(),
2607 Op1, Op2));
2608}
2609
Dan Gohman46510a72010-04-15 01:51:59 +00002610void SelectionDAGBuilder::visitICmp(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002611 ICmpInst::Predicate predicate = ICmpInst::BAD_ICMP_PREDICATE;
Dan Gohman46510a72010-04-15 01:51:59 +00002612 if (const ICmpInst *IC = dyn_cast<ICmpInst>(&I))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002613 predicate = IC->getPredicate();
Dan Gohman46510a72010-04-15 01:51:59 +00002614 else if (const ConstantExpr *IC = dyn_cast<ConstantExpr>(&I))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002615 predicate = ICmpInst::Predicate(IC->getPredicate());
2616 SDValue Op1 = getValue(I.getOperand(0));
2617 SDValue Op2 = getValue(I.getOperand(1));
Dan Gohman8c1a6ca2008-10-17 18:18:45 +00002618 ISD::CondCode Opcode = getICmpCondCode(predicate);
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002619
Owen Andersone50ed302009-08-10 22:56:29 +00002620 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002621 setValue(&I, DAG.getSetCC(getCurDebugLoc(), DestVT, Op1, Op2, Opcode));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002622}
2623
Dan Gohman46510a72010-04-15 01:51:59 +00002624void SelectionDAGBuilder::visitFCmp(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002625 FCmpInst::Predicate predicate = FCmpInst::BAD_FCMP_PREDICATE;
Dan Gohman46510a72010-04-15 01:51:59 +00002626 if (const FCmpInst *FC = dyn_cast<FCmpInst>(&I))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002627 predicate = FC->getPredicate();
Dan Gohman46510a72010-04-15 01:51:59 +00002628 else if (const ConstantExpr *FC = dyn_cast<ConstantExpr>(&I))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002629 predicate = FCmpInst::Predicate(FC->getPredicate());
2630 SDValue Op1 = getValue(I.getOperand(0));
2631 SDValue Op2 = getValue(I.getOperand(1));
Dan Gohman8c1a6ca2008-10-17 18:18:45 +00002632 ISD::CondCode Condition = getFCmpCondCode(predicate);
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002633 if (TM.Options.NoNaNsFPMath)
2634 Condition = getFCmpCodeWithoutNaN(Condition);
Owen Andersone50ed302009-08-10 22:56:29 +00002635 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002636 setValue(&I, DAG.getSetCC(getCurDebugLoc(), DestVT, Op1, Op2, Condition));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002637}
2638
Dan Gohman46510a72010-04-15 01:51:59 +00002639void SelectionDAGBuilder::visitSelect(const User &I) {
Owen Andersone50ed302009-08-10 22:56:29 +00002640 SmallVector<EVT, 4> ValueVTs;
Dan Gohman7ea1ca62008-10-21 20:00:42 +00002641 ComputeValueVTs(TLI, I.getType(), ValueVTs);
2642 unsigned NumValues = ValueVTs.size();
Bill Wendling49fcff82009-12-21 22:30:11 +00002643 if (NumValues == 0) return;
Dan Gohman7ea1ca62008-10-21 20:00:42 +00002644
Bill Wendling49fcff82009-12-21 22:30:11 +00002645 SmallVector<SDValue, 4> Values(NumValues);
2646 SDValue Cond = getValue(I.getOperand(0));
2647 SDValue TrueVal = getValue(I.getOperand(1));
2648 SDValue FalseVal = getValue(I.getOperand(2));
Duncan Sands28b77e92011-09-06 19:07:46 +00002649 ISD::NodeType OpCode = Cond.getValueType().isVector() ?
2650 ISD::VSELECT : ISD::SELECT;
Dan Gohman7ea1ca62008-10-21 20:00:42 +00002651
Bill Wendling4533cac2010-01-28 21:51:40 +00002652 for (unsigned i = 0; i != NumValues; ++i)
Duncan Sands28b77e92011-09-06 19:07:46 +00002653 Values[i] = DAG.getNode(OpCode, getCurDebugLoc(),
2654 TrueVal.getNode()->getValueType(TrueVal.getResNo()+i),
Chris Lattnerb3e87b22010-03-12 07:15:36 +00002655 Cond,
Bill Wendling49fcff82009-12-21 22:30:11 +00002656 SDValue(TrueVal.getNode(),
2657 TrueVal.getResNo() + i),
2658 SDValue(FalseVal.getNode(),
2659 FalseVal.getResNo() + i));
2660
Bill Wendling4533cac2010-01-28 21:51:40 +00002661 setValue(&I, DAG.getNode(ISD::MERGE_VALUES, getCurDebugLoc(),
2662 DAG.getVTList(&ValueVTs[0], NumValues),
2663 &Values[0], NumValues));
Bill Wendling49fcff82009-12-21 22:30:11 +00002664}
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002665
Dan Gohman46510a72010-04-15 01:51:59 +00002666void SelectionDAGBuilder::visitTrunc(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002667 // TruncInst cannot be a no-op cast because sizeof(src) > sizeof(dest).
2668 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002669 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002670 setValue(&I, DAG.getNode(ISD::TRUNCATE, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002671}
2672
Dan Gohman46510a72010-04-15 01:51:59 +00002673void SelectionDAGBuilder::visitZExt(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002674 // ZExt cannot be a no-op cast because sizeof(src) < sizeof(dest).
2675 // ZExt also can't be a cast to bool for same reason. So, nothing much to do
2676 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002677 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002678 setValue(&I, DAG.getNode(ISD::ZERO_EXTEND, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002679}
2680
Dan Gohman46510a72010-04-15 01:51:59 +00002681void SelectionDAGBuilder::visitSExt(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002682 // SExt cannot be a no-op cast because sizeof(src) < sizeof(dest).
2683 // SExt also can't be a cast to bool for same reason. So, nothing much to do
2684 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002685 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002686 setValue(&I, DAG.getNode(ISD::SIGN_EXTEND, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002687}
2688
Dan Gohman46510a72010-04-15 01:51:59 +00002689void SelectionDAGBuilder::visitFPTrunc(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002690 // FPTrunc is never a no-op cast, no need to check
2691 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002692 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002693 setValue(&I, DAG.getNode(ISD::FP_ROUND, getCurDebugLoc(),
2694 DestVT, N, DAG.getIntPtrConstant(0)));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002695}
2696
Dan Gohman46510a72010-04-15 01:51:59 +00002697void SelectionDAGBuilder::visitFPExt(const User &I){
Hal Finkel46bb70c2011-10-18 03:51:57 +00002698 // FPExt is never a no-op cast, no need to check
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002699 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002700 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002701 setValue(&I, DAG.getNode(ISD::FP_EXTEND, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002702}
2703
Dan Gohman46510a72010-04-15 01:51:59 +00002704void SelectionDAGBuilder::visitFPToUI(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002705 // FPToUI is never a no-op cast, no need to check
2706 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002707 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002708 setValue(&I, DAG.getNode(ISD::FP_TO_UINT, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002709}
2710
Dan Gohman46510a72010-04-15 01:51:59 +00002711void SelectionDAGBuilder::visitFPToSI(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002712 // FPToSI is never a no-op cast, no need to check
2713 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002714 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002715 setValue(&I, DAG.getNode(ISD::FP_TO_SINT, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002716}
2717
Dan Gohman46510a72010-04-15 01:51:59 +00002718void SelectionDAGBuilder::visitUIToFP(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002719 // UIToFP is never a no-op cast, no need to check
2720 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002721 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002722 setValue(&I, DAG.getNode(ISD::UINT_TO_FP, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002723}
2724
Dan Gohman46510a72010-04-15 01:51:59 +00002725void SelectionDAGBuilder::visitSIToFP(const User &I){
Bill Wendling181b6272008-10-19 20:34:04 +00002726 // SIToFP is never a no-op cast, no need to check
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002727 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002728 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002729 setValue(&I, DAG.getNode(ISD::SINT_TO_FP, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002730}
2731
Dan Gohman46510a72010-04-15 01:51:59 +00002732void SelectionDAGBuilder::visitPtrToInt(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002733 // What to do depends on the size of the integer and the size of the pointer.
2734 // We can either truncate, zero extend, or no-op, accordingly.
2735 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002736 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002737 setValue(&I, DAG.getZExtOrTrunc(N, getCurDebugLoc(), DestVT));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002738}
2739
Dan Gohman46510a72010-04-15 01:51:59 +00002740void SelectionDAGBuilder::visitIntToPtr(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002741 // What to do depends on the size of the integer and the size of the pointer.
2742 // We can either truncate, zero extend, or no-op, accordingly.
2743 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002744 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002745 setValue(&I, DAG.getZExtOrTrunc(N, getCurDebugLoc(), DestVT));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002746}
2747
Dan Gohman46510a72010-04-15 01:51:59 +00002748void SelectionDAGBuilder::visitBitCast(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002749 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002750 EVT DestVT = TLI.getValueType(I.getType());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002751
Bill Wendling49fcff82009-12-21 22:30:11 +00002752 // BitCast assures us that source and destination are the same size so this is
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002753 // either a BITCAST or a no-op.
Bill Wendling4533cac2010-01-28 21:51:40 +00002754 if (DestVT != N.getValueType())
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002755 setValue(&I, DAG.getNode(ISD::BITCAST, getCurDebugLoc(),
Bill Wendling4533cac2010-01-28 21:51:40 +00002756 DestVT, N)); // convert types.
2757 else
Bill Wendling49fcff82009-12-21 22:30:11 +00002758 setValue(&I, N); // noop cast.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002759}
2760
Dan Gohman46510a72010-04-15 01:51:59 +00002761void SelectionDAGBuilder::visitInsertElement(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002762 SDValue InVec = getValue(I.getOperand(0));
2763 SDValue InVal = getValue(I.getOperand(1));
Scott Michelfdc40a02009-02-17 22:15:04 +00002764 SDValue InIdx = DAG.getNode(ISD::ZERO_EXTEND, getCurDebugLoc(),
Bill Wendling87710f02009-12-21 23:47:40 +00002765 TLI.getPointerTy(),
2766 getValue(I.getOperand(2)));
Bill Wendling4533cac2010-01-28 21:51:40 +00002767 setValue(&I, DAG.getNode(ISD::INSERT_VECTOR_ELT, getCurDebugLoc(),
2768 TLI.getValueType(I.getType()),
2769 InVec, InVal, InIdx));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002770}
2771
Dan Gohman46510a72010-04-15 01:51:59 +00002772void SelectionDAGBuilder::visitExtractElement(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002773 SDValue InVec = getValue(I.getOperand(0));
Scott Michelfdc40a02009-02-17 22:15:04 +00002774 SDValue InIdx = DAG.getNode(ISD::ZERO_EXTEND, getCurDebugLoc(),
Bill Wendling87710f02009-12-21 23:47:40 +00002775 TLI.getPointerTy(),
2776 getValue(I.getOperand(1)));
Bill Wendling4533cac2010-01-28 21:51:40 +00002777 setValue(&I, DAG.getNode(ISD::EXTRACT_VECTOR_ELT, getCurDebugLoc(),
2778 TLI.getValueType(I.getType()), InVec, InIdx));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002779}
2780
Craig Topper51578342012-01-04 09:23:09 +00002781// Utility for visitShuffleVector - Return true if every element in Mask,
2782// begining // from position Pos and ending in Pos+Size, falls within the
2783// specified sequential range [L, L+Pos). or is undef.
2784static bool isSequentialInRange(const SmallVectorImpl<int> &Mask,
2785 int Pos, int Size, int Low) {
2786 for (int i = Pos, e = Pos+Size; i != e; ++i, ++Low)
2787 if (Mask[i] >= 0 && Mask[i] != Low)
Nate Begeman9008ca62009-04-27 18:41:29 +00002788 return false;
Mon P Wangaeb06d22008-11-10 04:46:22 +00002789 return true;
2790}
2791
Dan Gohman46510a72010-04-15 01:51:59 +00002792void SelectionDAGBuilder::visitShuffleVector(const User &I) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002793 SmallVector<int, 8> Mask;
Mon P Wang230e4fa2008-11-21 04:25:21 +00002794 SDValue Src1 = getValue(I.getOperand(0));
2795 SDValue Src2 = getValue(I.getOperand(1));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002796
Nate Begeman9008ca62009-04-27 18:41:29 +00002797 // Convert the ConstantVector mask operand into an array of ints, with -1
2798 // representing undef values.
2799 SmallVector<Constant*, 8> MaskElts;
Chris Lattnerb29d5962010-02-01 20:48:08 +00002800 cast<Constant>(I.getOperand(2))->getVectorElements(MaskElts);
Nate Begeman5a5ca152009-04-29 05:20:52 +00002801 unsigned MaskNumElts = MaskElts.size();
2802 for (unsigned i = 0; i != MaskNumElts; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002803 if (isa<UndefValue>(MaskElts[i]))
2804 Mask.push_back(-1);
2805 else
2806 Mask.push_back(cast<ConstantInt>(MaskElts[i])->getSExtValue());
2807 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002808
Owen Andersone50ed302009-08-10 22:56:29 +00002809 EVT VT = TLI.getValueType(I.getType());
2810 EVT SrcVT = Src1.getValueType();
Nate Begeman5a5ca152009-04-29 05:20:52 +00002811 unsigned SrcNumElts = SrcVT.getVectorNumElements();
Mon P Wangaeb06d22008-11-10 04:46:22 +00002812
Mon P Wangc7849c22008-11-16 05:06:27 +00002813 if (SrcNumElts == MaskNumElts) {
Bill Wendling4533cac2010-01-28 21:51:40 +00002814 setValue(&I, DAG.getVectorShuffle(VT, getCurDebugLoc(), Src1, Src2,
2815 &Mask[0]));
Mon P Wangaeb06d22008-11-10 04:46:22 +00002816 return;
2817 }
2818
2819 // Normalize the shuffle vector since mask and vector length don't match.
Mon P Wangc7849c22008-11-16 05:06:27 +00002820 if (SrcNumElts < MaskNumElts && MaskNumElts % SrcNumElts == 0) {
2821 // Mask is longer than the source vectors and is a multiple of the source
2822 // vectors. We can use concatenate vector to make the mask and vectors
Mon P Wang230e4fa2008-11-21 04:25:21 +00002823 // lengths match.
Craig Topper51578342012-01-04 09:23:09 +00002824 if (SrcNumElts*2 == MaskNumElts) {
2825 // First check for Src1 in low and Src2 in high
2826 if (isSequentialInRange(Mask, 0, SrcNumElts, 0) &&
2827 isSequentialInRange(Mask, SrcNumElts, SrcNumElts, SrcNumElts)) {
2828 // The shuffle is concatenating two vectors together.
2829 setValue(&I, DAG.getNode(ISD::CONCAT_VECTORS, getCurDebugLoc(),
2830 VT, Src1, Src2));
2831 return;
2832 }
2833 // Then check for Src2 in low and Src1 in high
2834 if (isSequentialInRange(Mask, 0, SrcNumElts, SrcNumElts) &&
2835 isSequentialInRange(Mask, SrcNumElts, SrcNumElts, 0)) {
2836 // The shuffle is concatenating two vectors together.
2837 setValue(&I, DAG.getNode(ISD::CONCAT_VECTORS, getCurDebugLoc(),
2838 VT, Src2, Src1));
2839 return;
2840 }
Mon P Wangaeb06d22008-11-10 04:46:22 +00002841 }
2842
Mon P Wangc7849c22008-11-16 05:06:27 +00002843 // Pad both vectors with undefs to make them the same length as the mask.
2844 unsigned NumConcat = MaskNumElts / SrcNumElts;
Nate Begeman9008ca62009-04-27 18:41:29 +00002845 bool Src1U = Src1.getOpcode() == ISD::UNDEF;
2846 bool Src2U = Src2.getOpcode() == ISD::UNDEF;
Dale Johannesene8d72302009-02-06 23:05:02 +00002847 SDValue UndefVal = DAG.getUNDEF(SrcVT);
Mon P Wangaeb06d22008-11-10 04:46:22 +00002848
Nate Begeman9008ca62009-04-27 18:41:29 +00002849 SmallVector<SDValue, 8> MOps1(NumConcat, UndefVal);
2850 SmallVector<SDValue, 8> MOps2(NumConcat, UndefVal);
Mon P Wang230e4fa2008-11-21 04:25:21 +00002851 MOps1[0] = Src1;
2852 MOps2[0] = Src2;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002853
2854 Src1 = Src1U ? DAG.getUNDEF(VT) : DAG.getNode(ISD::CONCAT_VECTORS,
2855 getCurDebugLoc(), VT,
Nate Begeman9008ca62009-04-27 18:41:29 +00002856 &MOps1[0], NumConcat);
2857 Src2 = Src2U ? DAG.getUNDEF(VT) : DAG.getNode(ISD::CONCAT_VECTORS,
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002858 getCurDebugLoc(), VT,
Nate Begeman9008ca62009-04-27 18:41:29 +00002859 &MOps2[0], NumConcat);
Mon P Wang230e4fa2008-11-21 04:25:21 +00002860
Mon P Wangaeb06d22008-11-10 04:46:22 +00002861 // Readjust mask for new input vector length.
Nate Begeman9008ca62009-04-27 18:41:29 +00002862 SmallVector<int, 8> MappedOps;
Nate Begeman5a5ca152009-04-29 05:20:52 +00002863 for (unsigned i = 0; i != MaskNumElts; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002864 int Idx = Mask[i];
Nate Begeman5a5ca152009-04-29 05:20:52 +00002865 if (Idx < (int)SrcNumElts)
Nate Begeman9008ca62009-04-27 18:41:29 +00002866 MappedOps.push_back(Idx);
2867 else
2868 MappedOps.push_back(Idx + MaskNumElts - SrcNumElts);
Mon P Wangaeb06d22008-11-10 04:46:22 +00002869 }
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002870
Bill Wendling4533cac2010-01-28 21:51:40 +00002871 setValue(&I, DAG.getVectorShuffle(VT, getCurDebugLoc(), Src1, Src2,
2872 &MappedOps[0]));
Mon P Wangaeb06d22008-11-10 04:46:22 +00002873 return;
2874 }
2875
Mon P Wangc7849c22008-11-16 05:06:27 +00002876 if (SrcNumElts > MaskNumElts) {
Mon P Wangc7849c22008-11-16 05:06:27 +00002877 // Analyze the access pattern of the vector to see if we can extract
2878 // two subvectors and do the shuffle. The analysis is done by calculating
2879 // the range of elements the mask access on both vectors.
Jeffrey Yasskina44defe2011-07-27 06:22:51 +00002880 int MinRange[2] = { static_cast<int>(SrcNumElts+1),
2881 static_cast<int>(SrcNumElts+1)};
Mon P Wangc7849c22008-11-16 05:06:27 +00002882 int MaxRange[2] = {-1, -1};
2883
Nate Begeman5a5ca152009-04-29 05:20:52 +00002884 for (unsigned i = 0; i != MaskNumElts; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002885 int Idx = Mask[i];
2886 int Input = 0;
2887 if (Idx < 0)
2888 continue;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002889
Nate Begeman5a5ca152009-04-29 05:20:52 +00002890 if (Idx >= (int)SrcNumElts) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002891 Input = 1;
2892 Idx -= SrcNumElts;
Mon P Wangaeb06d22008-11-10 04:46:22 +00002893 }
Nate Begeman9008ca62009-04-27 18:41:29 +00002894 if (Idx > MaxRange[Input])
2895 MaxRange[Input] = Idx;
2896 if (Idx < MinRange[Input])
2897 MinRange[Input] = Idx;
Mon P Wangaeb06d22008-11-10 04:46:22 +00002898 }
Mon P Wangaeb06d22008-11-10 04:46:22 +00002899
Mon P Wangc7849c22008-11-16 05:06:27 +00002900 // Check if the access is smaller than the vector size and can we find
2901 // a reasonable extract index.
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002902 int RangeUse[2] = { 2, 2 }; // 0 = Unused, 1 = Extract, 2 = Can not
2903 // Extract.
Mon P Wangc7849c22008-11-16 05:06:27 +00002904 int StartIdx[2]; // StartIdx to extract from
2905 for (int Input=0; Input < 2; ++Input) {
Nate Begeman5a5ca152009-04-29 05:20:52 +00002906 if (MinRange[Input] == (int)(SrcNumElts+1) && MaxRange[Input] == -1) {
Mon P Wangc7849c22008-11-16 05:06:27 +00002907 RangeUse[Input] = 0; // Unused
2908 StartIdx[Input] = 0;
Nate Begeman5a5ca152009-04-29 05:20:52 +00002909 } else if (MaxRange[Input] - MinRange[Input] < (int)MaskNumElts) {
Mon P Wangc7849c22008-11-16 05:06:27 +00002910 // Fits within range but we should see if we can find a good
Mon P Wang230e4fa2008-11-21 04:25:21 +00002911 // start index that is a multiple of the mask length.
Nate Begeman5a5ca152009-04-29 05:20:52 +00002912 if (MaxRange[Input] < (int)MaskNumElts) {
Mon P Wangc7849c22008-11-16 05:06:27 +00002913 RangeUse[Input] = 1; // Extract from beginning of the vector
2914 StartIdx[Input] = 0;
2915 } else {
2916 StartIdx[Input] = (MinRange[Input]/MaskNumElts)*MaskNumElts;
Nate Begeman5a5ca152009-04-29 05:20:52 +00002917 if (MaxRange[Input] - StartIdx[Input] < (int)MaskNumElts &&
Bob Wilson5e8b8332011-01-07 04:59:04 +00002918 StartIdx[Input] + MaskNumElts <= SrcNumElts)
Mon P Wangc7849c22008-11-16 05:06:27 +00002919 RangeUse[Input] = 1; // Extract from a multiple of the mask length.
Mon P Wangc7849c22008-11-16 05:06:27 +00002920 }
Mon P Wang230e4fa2008-11-21 04:25:21 +00002921 }
Mon P Wangc7849c22008-11-16 05:06:27 +00002922 }
2923
Bill Wendling636e2582009-08-21 18:16:06 +00002924 if (RangeUse[0] == 0 && RangeUse[1] == 0) {
Bill Wendling4533cac2010-01-28 21:51:40 +00002925 setValue(&I, DAG.getUNDEF(VT)); // Vectors are not used.
Mon P Wangc7849c22008-11-16 05:06:27 +00002926 return;
2927 }
2928 else if (RangeUse[0] < 2 && RangeUse[1] < 2) {
2929 // Extract appropriate subvector and generate a vector shuffle
2930 for (int Input=0; Input < 2; ++Input) {
Bill Wendling87710f02009-12-21 23:47:40 +00002931 SDValue &Src = Input == 0 ? Src1 : Src2;
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002932 if (RangeUse[Input] == 0)
Dale Johannesene8d72302009-02-06 23:05:02 +00002933 Src = DAG.getUNDEF(VT);
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002934 else
Dale Johannesen66978ee2009-01-31 02:22:37 +00002935 Src = DAG.getNode(ISD::EXTRACT_SUBVECTOR, getCurDebugLoc(), VT,
Dale Johannesenfa42dea2009-01-30 01:34:22 +00002936 Src, DAG.getIntPtrConstant(StartIdx[Input]));
Mon P Wangaeb06d22008-11-10 04:46:22 +00002937 }
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002938
Mon P Wangc7849c22008-11-16 05:06:27 +00002939 // Calculate new mask.
Nate Begeman9008ca62009-04-27 18:41:29 +00002940 SmallVector<int, 8> MappedOps;
Nate Begeman5a5ca152009-04-29 05:20:52 +00002941 for (unsigned i = 0; i != MaskNumElts; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002942 int Idx = Mask[i];
2943 if (Idx < 0)
2944 MappedOps.push_back(Idx);
Nate Begeman5a5ca152009-04-29 05:20:52 +00002945 else if (Idx < (int)SrcNumElts)
Nate Begeman9008ca62009-04-27 18:41:29 +00002946 MappedOps.push_back(Idx - StartIdx[0]);
2947 else
2948 MappedOps.push_back(Idx - SrcNumElts - StartIdx[1] + MaskNumElts);
Mon P Wangc7849c22008-11-16 05:06:27 +00002949 }
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002950
Bill Wendling4533cac2010-01-28 21:51:40 +00002951 setValue(&I, DAG.getVectorShuffle(VT, getCurDebugLoc(), Src1, Src2,
2952 &MappedOps[0]));
Mon P Wangc7849c22008-11-16 05:06:27 +00002953 return;
Mon P Wangaeb06d22008-11-10 04:46:22 +00002954 }
2955 }
2956
Mon P Wangc7849c22008-11-16 05:06:27 +00002957 // We can't use either concat vectors or extract subvectors so fall back to
2958 // replacing the shuffle with extract and build vector.
2959 // to insert and build vector.
Owen Andersone50ed302009-08-10 22:56:29 +00002960 EVT EltVT = VT.getVectorElementType();
2961 EVT PtrVT = TLI.getPointerTy();
Mon P Wangaeb06d22008-11-10 04:46:22 +00002962 SmallVector<SDValue,8> Ops;
Nate Begeman5a5ca152009-04-29 05:20:52 +00002963 for (unsigned i = 0; i != MaskNumElts; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002964 if (Mask[i] < 0) {
Dale Johannesene8d72302009-02-06 23:05:02 +00002965 Ops.push_back(DAG.getUNDEF(EltVT));
Mon P Wangaeb06d22008-11-10 04:46:22 +00002966 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00002967 int Idx = Mask[i];
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002968 SDValue Res;
2969
Nate Begeman5a5ca152009-04-29 05:20:52 +00002970 if (Idx < (int)SrcNumElts)
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002971 Res = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, getCurDebugLoc(),
2972 EltVT, Src1, DAG.getConstant(Idx, PtrVT));
Mon P Wangaeb06d22008-11-10 04:46:22 +00002973 else
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002974 Res = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, getCurDebugLoc(),
2975 EltVT, Src2,
2976 DAG.getConstant(Idx - SrcNumElts, PtrVT));
2977
2978 Ops.push_back(Res);
Mon P Wangaeb06d22008-11-10 04:46:22 +00002979 }
2980 }
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002981
Bill Wendling4533cac2010-01-28 21:51:40 +00002982 setValue(&I, DAG.getNode(ISD::BUILD_VECTOR, getCurDebugLoc(),
2983 VT, &Ops[0], Ops.size()));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002984}
2985
Dan Gohman46510a72010-04-15 01:51:59 +00002986void SelectionDAGBuilder::visitInsertValue(const InsertValueInst &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002987 const Value *Op0 = I.getOperand(0);
2988 const Value *Op1 = I.getOperand(1);
Chris Lattnerdb125cf2011-07-18 04:54:35 +00002989 Type *AggTy = I.getType();
2990 Type *ValTy = Op1->getType();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002991 bool IntoUndef = isa<UndefValue>(Op0);
2992 bool FromUndef = isa<UndefValue>(Op1);
2993
Jay Foadfc6d3a42011-07-13 10:26:04 +00002994 unsigned LinearIndex = ComputeLinearIndex(AggTy, I.getIndices());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002995
Owen Andersone50ed302009-08-10 22:56:29 +00002996 SmallVector<EVT, 4> AggValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002997 ComputeValueVTs(TLI, AggTy, AggValueVTs);
Owen Andersone50ed302009-08-10 22:56:29 +00002998 SmallVector<EVT, 4> ValValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002999 ComputeValueVTs(TLI, ValTy, ValValueVTs);
3000
3001 unsigned NumAggValues = AggValueVTs.size();
3002 unsigned NumValValues = ValValueVTs.size();
3003 SmallVector<SDValue, 4> Values(NumAggValues);
3004
3005 SDValue Agg = getValue(Op0);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003006 unsigned i = 0;
3007 // Copy the beginning value(s) from the original aggregate.
3008 for (; i != LinearIndex; ++i)
Dale Johannesene8d72302009-02-06 23:05:02 +00003009 Values[i] = IntoUndef ? DAG.getUNDEF(AggValueVTs[i]) :
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003010 SDValue(Agg.getNode(), Agg.getResNo() + i);
3011 // Copy values from the inserted value(s).
Rafael Espindola3fa82832011-05-13 15:18:06 +00003012 if (NumValValues) {
3013 SDValue Val = getValue(Op1);
3014 for (; i != LinearIndex + NumValValues; ++i)
3015 Values[i] = FromUndef ? DAG.getUNDEF(AggValueVTs[i]) :
3016 SDValue(Val.getNode(), Val.getResNo() + i - LinearIndex);
3017 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003018 // Copy remaining value(s) from the original aggregate.
3019 for (; i != NumAggValues; ++i)
Dale Johannesene8d72302009-02-06 23:05:02 +00003020 Values[i] = IntoUndef ? DAG.getUNDEF(AggValueVTs[i]) :
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003021 SDValue(Agg.getNode(), Agg.getResNo() + i);
3022
Bill Wendling4533cac2010-01-28 21:51:40 +00003023 setValue(&I, DAG.getNode(ISD::MERGE_VALUES, getCurDebugLoc(),
3024 DAG.getVTList(&AggValueVTs[0], NumAggValues),
3025 &Values[0], NumAggValues));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003026}
3027
Dan Gohman46510a72010-04-15 01:51:59 +00003028void SelectionDAGBuilder::visitExtractValue(const ExtractValueInst &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003029 const Value *Op0 = I.getOperand(0);
Chris Lattnerdb125cf2011-07-18 04:54:35 +00003030 Type *AggTy = Op0->getType();
3031 Type *ValTy = I.getType();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003032 bool OutOfUndef = isa<UndefValue>(Op0);
3033
Jay Foadfc6d3a42011-07-13 10:26:04 +00003034 unsigned LinearIndex = ComputeLinearIndex(AggTy, I.getIndices());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003035
Owen Andersone50ed302009-08-10 22:56:29 +00003036 SmallVector<EVT, 4> ValValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003037 ComputeValueVTs(TLI, ValTy, ValValueVTs);
3038
3039 unsigned NumValValues = ValValueVTs.size();
Rafael Espindola3fa82832011-05-13 15:18:06 +00003040
3041 // Ignore a extractvalue that produces an empty object
3042 if (!NumValValues) {
3043 setValue(&I, DAG.getUNDEF(MVT(MVT::Other)));
3044 return;
3045 }
3046
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003047 SmallVector<SDValue, 4> Values(NumValValues);
3048
3049 SDValue Agg = getValue(Op0);
3050 // Copy out the selected value(s).
3051 for (unsigned i = LinearIndex; i != LinearIndex + NumValValues; ++i)
3052 Values[i - LinearIndex] =
Bill Wendlingf0a2d0c2008-11-20 07:24:30 +00003053 OutOfUndef ?
Dale Johannesene8d72302009-02-06 23:05:02 +00003054 DAG.getUNDEF(Agg.getNode()->getValueType(Agg.getResNo() + i)) :
Bill Wendlingf0a2d0c2008-11-20 07:24:30 +00003055 SDValue(Agg.getNode(), Agg.getResNo() + i);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003056
Bill Wendling4533cac2010-01-28 21:51:40 +00003057 setValue(&I, DAG.getNode(ISD::MERGE_VALUES, getCurDebugLoc(),
3058 DAG.getVTList(&ValValueVTs[0], NumValValues),
3059 &Values[0], NumValValues));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003060}
3061
Dan Gohman46510a72010-04-15 01:51:59 +00003062void SelectionDAGBuilder::visitGetElementPtr(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003063 SDValue N = getValue(I.getOperand(0));
Chris Lattnerdb125cf2011-07-18 04:54:35 +00003064 Type *Ty = I.getOperand(0)->getType();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003065
Dan Gohman46510a72010-04-15 01:51:59 +00003066 for (GetElementPtrInst::const_op_iterator OI = I.op_begin()+1, E = I.op_end();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003067 OI != E; ++OI) {
Dan Gohman46510a72010-04-15 01:51:59 +00003068 const Value *Idx = *OI;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00003069 if (StructType *StTy = dyn_cast<StructType>(Ty)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003070 unsigned Field = cast<ConstantInt>(Idx)->getZExtValue();
3071 if (Field) {
3072 // N = N + Offset
3073 uint64_t Offset = TD->getStructLayout(StTy)->getElementOffset(Field);
Dale Johannesen66978ee2009-01-31 02:22:37 +00003074 N = DAG.getNode(ISD::ADD, getCurDebugLoc(), N.getValueType(), N,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003075 DAG.getIntPtrConstant(Offset));
3076 }
Bill Wendlinge1a90422009-12-21 23:10:19 +00003077
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003078 Ty = StTy->getElementType(Field);
3079 } else {
3080 Ty = cast<SequentialType>(Ty)->getElementType();
3081
3082 // If this is a constant subscript, handle it quickly.
Dan Gohman46510a72010-04-15 01:51:59 +00003083 if (const ConstantInt *CI = dyn_cast<ConstantInt>(Idx)) {
Dan Gohmane368b462010-06-18 14:22:04 +00003084 if (CI->isZero()) continue;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003085 uint64_t Offs =
Duncan Sands777d2302009-05-09 07:06:46 +00003086 TD->getTypeAllocSize(Ty)*cast<ConstantInt>(CI)->getSExtValue();
Evan Cheng65b52df2009-02-09 21:01:06 +00003087 SDValue OffsVal;
Owen Andersone50ed302009-08-10 22:56:29 +00003088 EVT PTy = TLI.getPointerTy();
Owen Anderson77547be2009-08-10 18:56:59 +00003089 unsigned PtrBits = PTy.getSizeInBits();
Bill Wendlinge1a90422009-12-21 23:10:19 +00003090 if (PtrBits < 64)
Evan Cheng65b52df2009-02-09 21:01:06 +00003091 OffsVal = DAG.getNode(ISD::TRUNCATE, getCurDebugLoc(),
3092 TLI.getPointerTy(),
Owen Anderson825b72b2009-08-11 20:47:22 +00003093 DAG.getConstant(Offs, MVT::i64));
Bill Wendlinge1a90422009-12-21 23:10:19 +00003094 else
Evan Chengb1032a82009-02-09 20:54:38 +00003095 OffsVal = DAG.getIntPtrConstant(Offs);
Bill Wendlinge1a90422009-12-21 23:10:19 +00003096
Dale Johannesen66978ee2009-01-31 02:22:37 +00003097 N = DAG.getNode(ISD::ADD, getCurDebugLoc(), N.getValueType(), N,
Evan Chengb1032a82009-02-09 20:54:38 +00003098 OffsVal);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003099 continue;
3100 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003101
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003102 // N = N + Idx * ElementSize;
Dan Gohman7abbd042009-10-23 17:57:43 +00003103 APInt ElementSize = APInt(TLI.getPointerTy().getSizeInBits(),
3104 TD->getTypeAllocSize(Ty));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003105 SDValue IdxN = getValue(Idx);
3106
3107 // If the index is smaller or larger than intptr_t, truncate or extend
3108 // it.
Duncan Sands3a66a682009-10-13 21:04:12 +00003109 IdxN = DAG.getSExtOrTrunc(IdxN, getCurDebugLoc(), N.getValueType());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003110
3111 // If this is a multiply by a power of two, turn it into a shl
3112 // immediately. This is a very common case.
3113 if (ElementSize != 1) {
Dan Gohman7abbd042009-10-23 17:57:43 +00003114 if (ElementSize.isPowerOf2()) {
3115 unsigned Amt = ElementSize.logBase2();
Scott Michelfdc40a02009-02-17 22:15:04 +00003116 IdxN = DAG.getNode(ISD::SHL, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003117 N.getValueType(), IdxN,
Nadav Rotem16087692011-12-05 06:29:09 +00003118 DAG.getConstant(Amt, IdxN.getValueType()));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003119 } else {
Dan Gohman7abbd042009-10-23 17:57:43 +00003120 SDValue Scale = DAG.getConstant(ElementSize, TLI.getPointerTy());
Scott Michelfdc40a02009-02-17 22:15:04 +00003121 IdxN = DAG.getNode(ISD::MUL, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003122 N.getValueType(), IdxN, Scale);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003123 }
3124 }
3125
Scott Michelfdc40a02009-02-17 22:15:04 +00003126 N = DAG.getNode(ISD::ADD, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003127 N.getValueType(), N, IdxN);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003128 }
3129 }
Bill Wendlinge1a90422009-12-21 23:10:19 +00003130
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003131 setValue(&I, N);
3132}
3133
Dan Gohman46510a72010-04-15 01:51:59 +00003134void SelectionDAGBuilder::visitAlloca(const AllocaInst &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003135 // If this is a fixed sized alloca in the entry block of the function,
3136 // allocate it statically on the stack.
3137 if (FuncInfo.StaticAllocaMap.count(&I))
3138 return; // getValue will auto-populate this.
3139
Chris Lattnerdb125cf2011-07-18 04:54:35 +00003140 Type *Ty = I.getAllocatedType();
Duncan Sands777d2302009-05-09 07:06:46 +00003141 uint64_t TySize = TLI.getTargetData()->getTypeAllocSize(Ty);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003142 unsigned Align =
3143 std::max((unsigned)TLI.getTargetData()->getPrefTypeAlignment(Ty),
3144 I.getAlignment());
3145
3146 SDValue AllocSize = getValue(I.getArraySize());
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00003147
Owen Andersone50ed302009-08-10 22:56:29 +00003148 EVT IntPtr = TLI.getPointerTy();
Dan Gohmanf75a7d32010-05-28 01:14:11 +00003149 if (AllocSize.getValueType() != IntPtr)
3150 AllocSize = DAG.getZExtOrTrunc(AllocSize, getCurDebugLoc(), IntPtr);
3151
3152 AllocSize = DAG.getNode(ISD::MUL, getCurDebugLoc(), IntPtr,
3153 AllocSize,
3154 DAG.getConstant(TySize, IntPtr));
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00003155
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003156 // Handle alignment. If the requested alignment is less than or equal to
3157 // the stack alignment, ignore it. If the size is greater than or equal to
3158 // the stack alignment, we note this in the DYNAMIC_STACKALLOC node.
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00003159 unsigned StackAlign = TM.getFrameLowering()->getStackAlignment();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003160 if (Align <= StackAlign)
3161 Align = 0;
3162
3163 // Round the size of the allocation up to the stack alignment size
3164 // by add SA-1 to the size.
Scott Michelfdc40a02009-02-17 22:15:04 +00003165 AllocSize = DAG.getNode(ISD::ADD, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003166 AllocSize.getValueType(), AllocSize,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003167 DAG.getIntPtrConstant(StackAlign-1));
Bill Wendling856ff412009-12-22 00:12:37 +00003168
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003169 // Mask out the low bits for alignment purposes.
Scott Michelfdc40a02009-02-17 22:15:04 +00003170 AllocSize = DAG.getNode(ISD::AND, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003171 AllocSize.getValueType(), AllocSize,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003172 DAG.getIntPtrConstant(~(uint64_t)(StackAlign-1)));
3173
3174 SDValue Ops[] = { getRoot(), AllocSize, DAG.getIntPtrConstant(Align) };
Owen Anderson825b72b2009-08-11 20:47:22 +00003175 SDVTList VTs = DAG.getVTList(AllocSize.getValueType(), MVT::Other);
Scott Michelfdc40a02009-02-17 22:15:04 +00003176 SDValue DSA = DAG.getNode(ISD::DYNAMIC_STACKALLOC, getCurDebugLoc(),
Dan Gohmanfc166572009-04-09 23:54:40 +00003177 VTs, Ops, 3);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003178 setValue(&I, DSA);
3179 DAG.setRoot(DSA.getValue(1));
Bill Wendling856ff412009-12-22 00:12:37 +00003180
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003181 // Inform the Frame Information that we have just allocated a variable-sized
3182 // object.
Eric Christopher2b8271e2010-07-17 00:28:22 +00003183 FuncInfo.MF->getFrameInfo()->CreateVariableSizedObject(Align ? Align : 1);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003184}
3185
Dan Gohman46510a72010-04-15 01:51:59 +00003186void SelectionDAGBuilder::visitLoad(const LoadInst &I) {
Eli Friedman327236c2011-08-24 20:50:09 +00003187 if (I.isAtomic())
3188 return visitAtomicLoad(I);
3189
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003190 const Value *SV = I.getOperand(0);
3191 SDValue Ptr = getValue(SV);
3192
Chris Lattnerdb125cf2011-07-18 04:54:35 +00003193 Type *Ty = I.getType();
David Greene1e559442010-02-15 17:00:31 +00003194
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003195 bool isVolatile = I.isVolatile();
David Greene1e559442010-02-15 17:00:31 +00003196 bool isNonTemporal = I.getMetadata("nontemporal") != 0;
Pete Cooperd752e0f2011-11-08 18:42:53 +00003197 bool isInvariant = I.getMetadata("invariant.load") != 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003198 unsigned Alignment = I.getAlignment();
Dan Gohmanf96e4bd2010-10-20 00:31:05 +00003199 const MDNode *TBAAInfo = I.getMetadata(LLVMContext::MD_tbaa);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003200
Owen Andersone50ed302009-08-10 22:56:29 +00003201 SmallVector<EVT, 4> ValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003202 SmallVector<uint64_t, 4> Offsets;
3203 ComputeValueVTs(TLI, Ty, ValueVTs, &Offsets);
3204 unsigned NumValues = ValueVTs.size();
3205 if (NumValues == 0)
3206 return;
3207
3208 SDValue Root;
3209 bool ConstantMemory = false;
Andrew Trickde91f3c2010-11-12 17:50:46 +00003210 if (I.isVolatile() || NumValues > MaxParallelChains)
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003211 // Serialize volatile loads with other side effects.
3212 Root = getRoot();
Dan Gohmanf96e4bd2010-10-20 00:31:05 +00003213 else if (AA->pointsToConstantMemory(
3214 AliasAnalysis::Location(SV, AA->getTypeStoreSize(Ty), TBAAInfo))) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003215 // Do not serialize (non-volatile) loads of constant memory with anything.
3216 Root = DAG.getEntryNode();
3217 ConstantMemory = true;
3218 } else {
3219 // Do not serialize non-volatile loads against each other.
3220 Root = DAG.getRoot();
3221 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003222
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003223 SmallVector<SDValue, 4> Values(NumValues);
Andrew Trickde91f3c2010-11-12 17:50:46 +00003224 SmallVector<SDValue, 4> Chains(std::min(unsigned(MaxParallelChains),
3225 NumValues));
Owen Andersone50ed302009-08-10 22:56:29 +00003226 EVT PtrVT = Ptr.getValueType();
Andrew Trickde91f3c2010-11-12 17:50:46 +00003227 unsigned ChainI = 0;
3228 for (unsigned i = 0; i != NumValues; ++i, ++ChainI) {
3229 // Serializing loads here may result in excessive register pressure, and
3230 // TokenFactor places arbitrary choke points on the scheduler. SD scheduling
3231 // could recover a bit by hoisting nodes upward in the chain by recognizing
3232 // they are side-effect free or do not alias. The optimizer should really
3233 // avoid this case by converting large object/array copies to llvm.memcpy
3234 // (MaxParallelChains should always remain as failsafe).
3235 if (ChainI == MaxParallelChains) {
3236 assert(PendingLoads.empty() && "PendingLoads must be serialized first");
3237 SDValue Chain = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(),
3238 MVT::Other, &Chains[0], ChainI);
3239 Root = Chain;
3240 ChainI = 0;
3241 }
Bill Wendling856ff412009-12-22 00:12:37 +00003242 SDValue A = DAG.getNode(ISD::ADD, getCurDebugLoc(),
3243 PtrVT, Ptr,
3244 DAG.getConstant(Offsets[i], PtrVT));
Dale Johannesen66978ee2009-01-31 02:22:37 +00003245 SDValue L = DAG.getLoad(ValueVTs[i], getCurDebugLoc(), Root,
Michael J. Spencere70c5262010-10-16 08:25:21 +00003246 A, MachinePointerInfo(SV, Offsets[i]), isVolatile,
Pete Cooperd752e0f2011-11-08 18:42:53 +00003247 isNonTemporal, isInvariant, Alignment, TBAAInfo);
Bill Wendling856ff412009-12-22 00:12:37 +00003248
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003249 Values[i] = L;
Andrew Trickde91f3c2010-11-12 17:50:46 +00003250 Chains[ChainI] = L.getValue(1);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003251 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003252
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003253 if (!ConstantMemory) {
Scott Michelfdc40a02009-02-17 22:15:04 +00003254 SDValue Chain = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(),
Andrew Trickde91f3c2010-11-12 17:50:46 +00003255 MVT::Other, &Chains[0], ChainI);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003256 if (isVolatile)
3257 DAG.setRoot(Chain);
3258 else
3259 PendingLoads.push_back(Chain);
3260 }
3261
Bill Wendling4533cac2010-01-28 21:51:40 +00003262 setValue(&I, DAG.getNode(ISD::MERGE_VALUES, getCurDebugLoc(),
3263 DAG.getVTList(&ValueVTs[0], NumValues),
3264 &Values[0], NumValues));
Bill Wendling856ff412009-12-22 00:12:37 +00003265}
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003266
Dan Gohman46510a72010-04-15 01:51:59 +00003267void SelectionDAGBuilder::visitStore(const StoreInst &I) {
Eli Friedman327236c2011-08-24 20:50:09 +00003268 if (I.isAtomic())
3269 return visitAtomicStore(I);
3270
Dan Gohman46510a72010-04-15 01:51:59 +00003271 const Value *SrcV = I.getOperand(0);
3272 const Value *PtrV = I.getOperand(1);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003273
Owen Andersone50ed302009-08-10 22:56:29 +00003274 SmallVector<EVT, 4> ValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003275 SmallVector<uint64_t, 4> Offsets;
3276 ComputeValueVTs(TLI, SrcV->getType(), ValueVTs, &Offsets);
3277 unsigned NumValues = ValueVTs.size();
3278 if (NumValues == 0)
3279 return;
3280
3281 // Get the lowered operands. Note that we do this after
3282 // checking if NumResults is zero, because with zero results
3283 // the operands won't have values in the map.
3284 SDValue Src = getValue(SrcV);
3285 SDValue Ptr = getValue(PtrV);
3286
3287 SDValue Root = getRoot();
Andrew Trickde91f3c2010-11-12 17:50:46 +00003288 SmallVector<SDValue, 4> Chains(std::min(unsigned(MaxParallelChains),
3289 NumValues));
Owen Andersone50ed302009-08-10 22:56:29 +00003290 EVT PtrVT = Ptr.getValueType();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003291 bool isVolatile = I.isVolatile();
David Greene1e559442010-02-15 17:00:31 +00003292 bool isNonTemporal = I.getMetadata("nontemporal") != 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003293 unsigned Alignment = I.getAlignment();
Dan Gohmanf96e4bd2010-10-20 00:31:05 +00003294 const MDNode *TBAAInfo = I.getMetadata(LLVMContext::MD_tbaa);
Bill Wendling856ff412009-12-22 00:12:37 +00003295
Andrew Trickde91f3c2010-11-12 17:50:46 +00003296 unsigned ChainI = 0;
3297 for (unsigned i = 0; i != NumValues; ++i, ++ChainI) {
3298 // See visitLoad comments.
3299 if (ChainI == MaxParallelChains) {
3300 SDValue Chain = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(),
3301 MVT::Other, &Chains[0], ChainI);
3302 Root = Chain;
3303 ChainI = 0;
3304 }
Bill Wendling856ff412009-12-22 00:12:37 +00003305 SDValue Add = DAG.getNode(ISD::ADD, getCurDebugLoc(), PtrVT, Ptr,
3306 DAG.getConstant(Offsets[i], PtrVT));
Andrew Trickde91f3c2010-11-12 17:50:46 +00003307 SDValue St = DAG.getStore(Root, getCurDebugLoc(),
3308 SDValue(Src.getNode(), Src.getResNo() + i),
3309 Add, MachinePointerInfo(PtrV, Offsets[i]),
3310 isVolatile, isNonTemporal, Alignment, TBAAInfo);
3311 Chains[ChainI] = St;
Bill Wendling856ff412009-12-22 00:12:37 +00003312 }
3313
Devang Patel7e13efa2010-10-26 22:14:52 +00003314 SDValue StoreNode = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(),
Andrew Trickde91f3c2010-11-12 17:50:46 +00003315 MVT::Other, &Chains[0], ChainI);
Devang Patel7e13efa2010-10-26 22:14:52 +00003316 ++SDNodeOrder;
3317 AssignOrderingToNode(StoreNode.getNode());
3318 DAG.setRoot(StoreNode);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003319}
3320
Eli Friedman26689ac2011-08-03 21:06:02 +00003321static SDValue InsertFenceForAtomic(SDValue Chain, AtomicOrdering Order,
Eli Friedman327236c2011-08-24 20:50:09 +00003322 SynchronizationScope Scope,
Eli Friedman26689ac2011-08-03 21:06:02 +00003323 bool Before, DebugLoc dl,
3324 SelectionDAG &DAG,
3325 const TargetLowering &TLI) {
3326 // Fence, if necessary
3327 if (Before) {
Eli Friedman069e2ed2011-08-26 02:59:24 +00003328 if (Order == AcquireRelease || Order == SequentiallyConsistent)
Eli Friedman26689ac2011-08-03 21:06:02 +00003329 Order = Release;
3330 else if (Order == Acquire || Order == Monotonic)
3331 return Chain;
3332 } else {
3333 if (Order == AcquireRelease)
3334 Order = Acquire;
3335 else if (Order == Release || Order == Monotonic)
3336 return Chain;
3337 }
3338 SDValue Ops[3];
3339 Ops[0] = Chain;
Eli Friedman327236c2011-08-24 20:50:09 +00003340 Ops[1] = DAG.getConstant(Order, TLI.getPointerTy());
3341 Ops[2] = DAG.getConstant(Scope, TLI.getPointerTy());
Eli Friedman26689ac2011-08-03 21:06:02 +00003342 return DAG.getNode(ISD::ATOMIC_FENCE, dl, MVT::Other, Ops, 3);
3343}
3344
Eli Friedmanff030482011-07-28 21:48:00 +00003345void SelectionDAGBuilder::visitAtomicCmpXchg(const AtomicCmpXchgInst &I) {
Eli Friedman26689ac2011-08-03 21:06:02 +00003346 DebugLoc dl = getCurDebugLoc();
3347 AtomicOrdering Order = I.getOrdering();
Eli Friedman327236c2011-08-24 20:50:09 +00003348 SynchronizationScope Scope = I.getSynchScope();
Eli Friedman26689ac2011-08-03 21:06:02 +00003349
3350 SDValue InChain = getRoot();
3351
3352 if (TLI.getInsertFencesForAtomic())
Eli Friedman327236c2011-08-24 20:50:09 +00003353 InChain = InsertFenceForAtomic(InChain, Order, Scope, true, dl,
3354 DAG, TLI);
Eli Friedman26689ac2011-08-03 21:06:02 +00003355
Eli Friedman55ba8162011-07-29 03:05:32 +00003356 SDValue L =
Eli Friedman26689ac2011-08-03 21:06:02 +00003357 DAG.getAtomic(ISD::ATOMIC_CMP_SWAP, dl,
Eli Friedman55ba8162011-07-29 03:05:32 +00003358 getValue(I.getCompareOperand()).getValueType().getSimpleVT(),
Eli Friedman26689ac2011-08-03 21:06:02 +00003359 InChain,
Eli Friedman55ba8162011-07-29 03:05:32 +00003360 getValue(I.getPointerOperand()),
3361 getValue(I.getCompareOperand()),
3362 getValue(I.getNewValOperand()),
3363 MachinePointerInfo(I.getPointerOperand()), 0 /* Alignment */,
Eli Friedman327236c2011-08-24 20:50:09 +00003364 TLI.getInsertFencesForAtomic() ? Monotonic : Order,
3365 Scope);
Eli Friedman26689ac2011-08-03 21:06:02 +00003366
3367 SDValue OutChain = L.getValue(1);
3368
3369 if (TLI.getInsertFencesForAtomic())
Eli Friedman327236c2011-08-24 20:50:09 +00003370 OutChain = InsertFenceForAtomic(OutChain, Order, Scope, false, dl,
3371 DAG, TLI);
Eli Friedman26689ac2011-08-03 21:06:02 +00003372
Eli Friedman55ba8162011-07-29 03:05:32 +00003373 setValue(&I, L);
Eli Friedman26689ac2011-08-03 21:06:02 +00003374 DAG.setRoot(OutChain);
Eli Friedmanff030482011-07-28 21:48:00 +00003375}
3376
3377void SelectionDAGBuilder::visitAtomicRMW(const AtomicRMWInst &I) {
Eli Friedman26689ac2011-08-03 21:06:02 +00003378 DebugLoc dl = getCurDebugLoc();
Eli Friedman55ba8162011-07-29 03:05:32 +00003379 ISD::NodeType NT;
3380 switch (I.getOperation()) {
3381 default: llvm_unreachable("Unknown atomicrmw operation"); return;
3382 case AtomicRMWInst::Xchg: NT = ISD::ATOMIC_SWAP; break;
3383 case AtomicRMWInst::Add: NT = ISD::ATOMIC_LOAD_ADD; break;
3384 case AtomicRMWInst::Sub: NT = ISD::ATOMIC_LOAD_SUB; break;
3385 case AtomicRMWInst::And: NT = ISD::ATOMIC_LOAD_AND; break;
3386 case AtomicRMWInst::Nand: NT = ISD::ATOMIC_LOAD_NAND; break;
3387 case AtomicRMWInst::Or: NT = ISD::ATOMIC_LOAD_OR; break;
3388 case AtomicRMWInst::Xor: NT = ISD::ATOMIC_LOAD_XOR; break;
3389 case AtomicRMWInst::Max: NT = ISD::ATOMIC_LOAD_MAX; break;
3390 case AtomicRMWInst::Min: NT = ISD::ATOMIC_LOAD_MIN; break;
3391 case AtomicRMWInst::UMax: NT = ISD::ATOMIC_LOAD_UMAX; break;
3392 case AtomicRMWInst::UMin: NT = ISD::ATOMIC_LOAD_UMIN; break;
3393 }
Eli Friedman26689ac2011-08-03 21:06:02 +00003394 AtomicOrdering Order = I.getOrdering();
Eli Friedman327236c2011-08-24 20:50:09 +00003395 SynchronizationScope Scope = I.getSynchScope();
Eli Friedman26689ac2011-08-03 21:06:02 +00003396
3397 SDValue InChain = getRoot();
3398
3399 if (TLI.getInsertFencesForAtomic())
Eli Friedman327236c2011-08-24 20:50:09 +00003400 InChain = InsertFenceForAtomic(InChain, Order, Scope, true, dl,
3401 DAG, TLI);
Eli Friedman26689ac2011-08-03 21:06:02 +00003402
Eli Friedman55ba8162011-07-29 03:05:32 +00003403 SDValue L =
Eli Friedman26689ac2011-08-03 21:06:02 +00003404 DAG.getAtomic(NT, dl,
Eli Friedman55ba8162011-07-29 03:05:32 +00003405 getValue(I.getValOperand()).getValueType().getSimpleVT(),
Eli Friedman26689ac2011-08-03 21:06:02 +00003406 InChain,
Eli Friedman55ba8162011-07-29 03:05:32 +00003407 getValue(I.getPointerOperand()),
3408 getValue(I.getValOperand()),
3409 I.getPointerOperand(), 0 /* Alignment */,
Eli Friedman26689ac2011-08-03 21:06:02 +00003410 TLI.getInsertFencesForAtomic() ? Monotonic : Order,
Eli Friedman327236c2011-08-24 20:50:09 +00003411 Scope);
Eli Friedman26689ac2011-08-03 21:06:02 +00003412
3413 SDValue OutChain = L.getValue(1);
3414
3415 if (TLI.getInsertFencesForAtomic())
Eli Friedman327236c2011-08-24 20:50:09 +00003416 OutChain = InsertFenceForAtomic(OutChain, Order, Scope, false, dl,
3417 DAG, TLI);
Eli Friedman26689ac2011-08-03 21:06:02 +00003418
Eli Friedman55ba8162011-07-29 03:05:32 +00003419 setValue(&I, L);
Eli Friedman26689ac2011-08-03 21:06:02 +00003420 DAG.setRoot(OutChain);
Eli Friedmanff030482011-07-28 21:48:00 +00003421}
3422
Eli Friedman47f35132011-07-25 23:16:38 +00003423void SelectionDAGBuilder::visitFence(const FenceInst &I) {
Eli Friedman14648462011-07-27 22:21:52 +00003424 DebugLoc dl = getCurDebugLoc();
3425 SDValue Ops[3];
3426 Ops[0] = getRoot();
3427 Ops[1] = DAG.getConstant(I.getOrdering(), TLI.getPointerTy());
3428 Ops[2] = DAG.getConstant(I.getSynchScope(), TLI.getPointerTy());
3429 DAG.setRoot(DAG.getNode(ISD::ATOMIC_FENCE, dl, MVT::Other, Ops, 3));
Eli Friedman47f35132011-07-25 23:16:38 +00003430}
3431
Eli Friedman327236c2011-08-24 20:50:09 +00003432void SelectionDAGBuilder::visitAtomicLoad(const LoadInst &I) {
3433 DebugLoc dl = getCurDebugLoc();
3434 AtomicOrdering Order = I.getOrdering();
3435 SynchronizationScope Scope = I.getSynchScope();
3436
3437 SDValue InChain = getRoot();
3438
Eli Friedman327236c2011-08-24 20:50:09 +00003439 EVT VT = EVT::getEVT(I.getType());
3440
Eli Friedman596f4472011-09-13 22:19:59 +00003441 if (I.getAlignment() * 8 < VT.getSizeInBits())
Eli Friedmanfe731212011-09-13 20:50:54 +00003442 report_fatal_error("Cannot generate unaligned atomic load");
3443
Eli Friedman327236c2011-08-24 20:50:09 +00003444 SDValue L =
3445 DAG.getAtomic(ISD::ATOMIC_LOAD, dl, VT, VT, InChain,
3446 getValue(I.getPointerOperand()),
3447 I.getPointerOperand(), I.getAlignment(),
3448 TLI.getInsertFencesForAtomic() ? Monotonic : Order,
3449 Scope);
3450
3451 SDValue OutChain = L.getValue(1);
3452
3453 if (TLI.getInsertFencesForAtomic())
3454 OutChain = InsertFenceForAtomic(OutChain, Order, Scope, false, dl,
3455 DAG, TLI);
3456
3457 setValue(&I, L);
3458 DAG.setRoot(OutChain);
3459}
3460
3461void SelectionDAGBuilder::visitAtomicStore(const StoreInst &I) {
3462 DebugLoc dl = getCurDebugLoc();
3463
3464 AtomicOrdering Order = I.getOrdering();
3465 SynchronizationScope Scope = I.getSynchScope();
3466
3467 SDValue InChain = getRoot();
3468
Eli Friedmanfe731212011-09-13 20:50:54 +00003469 EVT VT = EVT::getEVT(I.getValueOperand()->getType());
3470
Eli Friedman596f4472011-09-13 22:19:59 +00003471 if (I.getAlignment() * 8 < VT.getSizeInBits())
Eli Friedmanfe731212011-09-13 20:50:54 +00003472 report_fatal_error("Cannot generate unaligned atomic store");
3473
Eli Friedman327236c2011-08-24 20:50:09 +00003474 if (TLI.getInsertFencesForAtomic())
3475 InChain = InsertFenceForAtomic(InChain, Order, Scope, true, dl,
3476 DAG, TLI);
3477
3478 SDValue OutChain =
Eli Friedmanfe731212011-09-13 20:50:54 +00003479 DAG.getAtomic(ISD::ATOMIC_STORE, dl, VT,
Eli Friedman327236c2011-08-24 20:50:09 +00003480 InChain,
3481 getValue(I.getPointerOperand()),
3482 getValue(I.getValueOperand()),
3483 I.getPointerOperand(), I.getAlignment(),
3484 TLI.getInsertFencesForAtomic() ? Monotonic : Order,
3485 Scope);
3486
3487 if (TLI.getInsertFencesForAtomic())
3488 OutChain = InsertFenceForAtomic(OutChain, Order, Scope, false, dl,
3489 DAG, TLI);
3490
3491 DAG.setRoot(OutChain);
3492}
3493
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003494/// visitTargetIntrinsic - Lower a call of a target intrinsic to an INTRINSIC
3495/// node.
Dan Gohman46510a72010-04-15 01:51:59 +00003496void SelectionDAGBuilder::visitTargetIntrinsic(const CallInst &I,
Dan Gohman2048b852009-11-23 18:04:58 +00003497 unsigned Intrinsic) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003498 bool HasChain = !I.doesNotAccessMemory();
3499 bool OnlyLoad = HasChain && I.onlyReadsMemory();
3500
3501 // Build the operand list.
3502 SmallVector<SDValue, 8> Ops;
3503 if (HasChain) { // If this intrinsic has side-effects, chainify it.
3504 if (OnlyLoad) {
3505 // We don't need to serialize loads against other loads.
3506 Ops.push_back(DAG.getRoot());
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003507 } else {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003508 Ops.push_back(getRoot());
3509 }
3510 }
Mon P Wang3efcd4a2008-11-01 20:24:53 +00003511
3512 // Info is set by getTgtMemInstrinsic
3513 TargetLowering::IntrinsicInfo Info;
3514 bool IsTgtIntrinsic = TLI.getTgtMemIntrinsic(Info, I, Intrinsic);
3515
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003516 // Add the intrinsic ID as an integer operand if it's not a target intrinsic.
Bob Wilson65ffec42010-09-21 17:56:22 +00003517 if (!IsTgtIntrinsic || Info.opc == ISD::INTRINSIC_VOID ||
3518 Info.opc == ISD::INTRINSIC_W_CHAIN)
Mon P Wang3efcd4a2008-11-01 20:24:53 +00003519 Ops.push_back(DAG.getConstant(Intrinsic, TLI.getPointerTy()));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003520
3521 // Add all operands of the call to the operand list.
Gabor Greif0635f352010-06-25 09:38:13 +00003522 for (unsigned i = 0, e = I.getNumArgOperands(); i != e; ++i) {
3523 SDValue Op = getValue(I.getArgOperand(i));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003524 Ops.push_back(Op);
3525 }
3526
Owen Andersone50ed302009-08-10 22:56:29 +00003527 SmallVector<EVT, 4> ValueVTs;
Bob Wilson8d919552009-07-31 22:41:21 +00003528 ComputeValueVTs(TLI, I.getType(), ValueVTs);
Bill Wendling856ff412009-12-22 00:12:37 +00003529
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003530 if (HasChain)
Owen Anderson825b72b2009-08-11 20:47:22 +00003531 ValueVTs.push_back(MVT::Other);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003532
Bob Wilson8d919552009-07-31 22:41:21 +00003533 SDVTList VTs = DAG.getVTList(ValueVTs.data(), ValueVTs.size());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003534
3535 // Create the node.
3536 SDValue Result;
Mon P Wang3efcd4a2008-11-01 20:24:53 +00003537 if (IsTgtIntrinsic) {
3538 // This is target intrinsic that touches memory
Dale Johannesen66978ee2009-01-31 02:22:37 +00003539 Result = DAG.getMemIntrinsicNode(Info.opc, getCurDebugLoc(),
Dan Gohmanfc166572009-04-09 23:54:40 +00003540 VTs, &Ops[0], Ops.size(),
Chris Lattnere9ba5dd2010-09-21 04:57:15 +00003541 Info.memVT,
3542 MachinePointerInfo(Info.ptrVal, Info.offset),
Mon P Wang3efcd4a2008-11-01 20:24:53 +00003543 Info.align, Info.vol,
3544 Info.readMem, Info.writeMem);
Bill Wendling856ff412009-12-22 00:12:37 +00003545 } else if (!HasChain) {
Scott Michelfdc40a02009-02-17 22:15:04 +00003546 Result = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, getCurDebugLoc(),
Dan Gohmanfc166572009-04-09 23:54:40 +00003547 VTs, &Ops[0], Ops.size());
Benjamin Kramerf0127052010-01-05 13:12:22 +00003548 } else if (!I.getType()->isVoidTy()) {
Scott Michelfdc40a02009-02-17 22:15:04 +00003549 Result = DAG.getNode(ISD::INTRINSIC_W_CHAIN, getCurDebugLoc(),
Dan Gohmanfc166572009-04-09 23:54:40 +00003550 VTs, &Ops[0], Ops.size());
Bill Wendling856ff412009-12-22 00:12:37 +00003551 } else {
Scott Michelfdc40a02009-02-17 22:15:04 +00003552 Result = DAG.getNode(ISD::INTRINSIC_VOID, getCurDebugLoc(),
Dan Gohmanfc166572009-04-09 23:54:40 +00003553 VTs, &Ops[0], Ops.size());
Bill Wendling856ff412009-12-22 00:12:37 +00003554 }
3555
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003556 if (HasChain) {
3557 SDValue Chain = Result.getValue(Result.getNode()->getNumValues()-1);
3558 if (OnlyLoad)
3559 PendingLoads.push_back(Chain);
3560 else
3561 DAG.setRoot(Chain);
3562 }
Bill Wendling856ff412009-12-22 00:12:37 +00003563
Benjamin Kramerf0127052010-01-05 13:12:22 +00003564 if (!I.getType()->isVoidTy()) {
Chris Lattnerdb125cf2011-07-18 04:54:35 +00003565 if (VectorType *PTy = dyn_cast<VectorType>(I.getType())) {
Owen Andersone50ed302009-08-10 22:56:29 +00003566 EVT VT = TLI.getValueType(PTy);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003567 Result = DAG.getNode(ISD::BITCAST, getCurDebugLoc(), VT, Result);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003568 }
Bill Wendling856ff412009-12-22 00:12:37 +00003569
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003570 setValue(&I, Result);
3571 }
3572}
3573
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003574/// GetSignificand - Get the significand and build it into a floating-point
3575/// number with exponent of 1:
3576///
3577/// Op = (Op & 0x007fffff) | 0x3f800000;
3578///
3579/// where Op is the hexidecimal representation of floating point value.
Bill Wendling39150252008-09-09 20:39:27 +00003580static SDValue
Bill Wendling46ada192010-03-02 01:55:18 +00003581GetSignificand(SelectionDAG &DAG, SDValue Op, DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003582 SDValue t1 = DAG.getNode(ISD::AND, dl, MVT::i32, Op,
3583 DAG.getConstant(0x007fffff, MVT::i32));
3584 SDValue t2 = DAG.getNode(ISD::OR, dl, MVT::i32, t1,
3585 DAG.getConstant(0x3f800000, MVT::i32));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003586 return DAG.getNode(ISD::BITCAST, dl, MVT::f32, t2);
Bill Wendling39150252008-09-09 20:39:27 +00003587}
3588
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003589/// GetExponent - Get the exponent:
3590///
Bill Wendlinge9a72862009-01-20 21:17:57 +00003591/// (float)(int)(((Op & 0x7f800000) >> 23) - 127);
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003592///
3593/// where Op is the hexidecimal representation of floating point value.
Bill Wendling39150252008-09-09 20:39:27 +00003594static SDValue
Dale Johannesen66978ee2009-01-31 02:22:37 +00003595GetExponent(SelectionDAG &DAG, SDValue Op, const TargetLowering &TLI,
Bill Wendling46ada192010-03-02 01:55:18 +00003596 DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003597 SDValue t0 = DAG.getNode(ISD::AND, dl, MVT::i32, Op,
3598 DAG.getConstant(0x7f800000, MVT::i32));
3599 SDValue t1 = DAG.getNode(ISD::SRL, dl, MVT::i32, t0,
Duncan Sands92abc622009-01-31 15:50:11 +00003600 DAG.getConstant(23, TLI.getPointerTy()));
Owen Anderson825b72b2009-08-11 20:47:22 +00003601 SDValue t2 = DAG.getNode(ISD::SUB, dl, MVT::i32, t1,
3602 DAG.getConstant(127, MVT::i32));
Bill Wendling4533cac2010-01-28 21:51:40 +00003603 return DAG.getNode(ISD::SINT_TO_FP, dl, MVT::f32, t2);
Bill Wendling39150252008-09-09 20:39:27 +00003604}
3605
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003606/// getF32Constant - Get 32-bit floating point constant.
3607static SDValue
3608getF32Constant(SelectionDAG &DAG, unsigned Flt) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003609 return DAG.getConstantFP(APFloat(APInt(32, Flt)), MVT::f32);
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003610}
3611
Bill Wendling2ce4e5c2008-12-10 00:28:22 +00003612// implVisitAluOverflow - Lower arithmetic overflow instrinsics.
Bill Wendling74c37652008-12-09 22:08:41 +00003613const char *
Dan Gohman46510a72010-04-15 01:51:59 +00003614SelectionDAGBuilder::implVisitAluOverflow(const CallInst &I, ISD::NodeType Op) {
Gabor Greif0635f352010-06-25 09:38:13 +00003615 SDValue Op1 = getValue(I.getArgOperand(0));
3616 SDValue Op2 = getValue(I.getArgOperand(1));
Bill Wendling74c37652008-12-09 22:08:41 +00003617
Owen Anderson825b72b2009-08-11 20:47:22 +00003618 SDVTList VTs = DAG.getVTList(Op1.getValueType(), MVT::i1);
Bill Wendling4533cac2010-01-28 21:51:40 +00003619 setValue(&I, DAG.getNode(Op, getCurDebugLoc(), VTs, Op1, Op2));
Bill Wendling2ce4e5c2008-12-10 00:28:22 +00003620 return 0;
3621}
Bill Wendling74c37652008-12-09 22:08:41 +00003622
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003623/// visitExp - Lower an exp intrinsic. Handles the special sequences for
3624/// limited-precision mode.
Dale Johannesen59e577f2008-09-05 18:38:42 +00003625void
Dan Gohman46510a72010-04-15 01:51:59 +00003626SelectionDAGBuilder::visitExp(const CallInst &I) {
Dale Johannesen59e577f2008-09-05 18:38:42 +00003627 SDValue result;
Dale Johannesen66978ee2009-01-31 02:22:37 +00003628 DebugLoc dl = getCurDebugLoc();
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003629
Gabor Greif0635f352010-06-25 09:38:13 +00003630 if (getValue(I.getArgOperand(0)).getValueType() == MVT::f32 &&
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003631 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Gabor Greif0635f352010-06-25 09:38:13 +00003632 SDValue Op = getValue(I.getArgOperand(0));
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003633
3634 // Put the exponent in the right bit position for later addition to the
3635 // final result:
3636 //
3637 // #define LOG2OFe 1.4426950f
3638 // IntegerPartOfX = ((int32_t)(X * LOG2OFe));
Owen Anderson825b72b2009-08-11 20:47:22 +00003639 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, Op,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003640 getF32Constant(DAG, 0x3fb8aa3b));
Owen Anderson825b72b2009-08-11 20:47:22 +00003641 SDValue IntegerPartOfX = DAG.getNode(ISD::FP_TO_SINT, dl, MVT::i32, t0);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003642
3643 // FractionalPartOfX = (X * LOG2OFe) - (float)IntegerPartOfX;
Owen Anderson825b72b2009-08-11 20:47:22 +00003644 SDValue t1 = DAG.getNode(ISD::SINT_TO_FP, dl, MVT::f32, IntegerPartOfX);
3645 SDValue X = DAG.getNode(ISD::FSUB, dl, MVT::f32, t0, t1);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003646
3647 // IntegerPartOfX <<= 23;
Owen Anderson825b72b2009-08-11 20:47:22 +00003648 IntegerPartOfX = DAG.getNode(ISD::SHL, dl, MVT::i32, IntegerPartOfX,
Duncan Sands92abc622009-01-31 15:50:11 +00003649 DAG.getConstant(23, TLI.getPointerTy()));
Bill Wendling856ff412009-12-22 00:12:37 +00003650
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003651 if (LimitFloatPrecision <= 6) {
3652 // For floating-point precision of 6:
3653 //
3654 // TwoToFractionalPartOfX =
3655 // 0.997535578f +
3656 // (0.735607626f + 0.252464424f * x) * x;
3657 //
3658 // error 0.0144103317, which is 6 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003659 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003660 getF32Constant(DAG, 0x3e814304));
Owen Anderson825b72b2009-08-11 20:47:22 +00003661 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003662 getF32Constant(DAG, 0x3f3c50c8));
Owen Anderson825b72b2009-08-11 20:47:22 +00003663 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3664 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003665 getF32Constant(DAG, 0x3f7f5e7e));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003666 SDValue TwoToFracPartOfX = DAG.getNode(ISD::BITCAST, dl,MVT::i32, t5);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003667
3668 // Add the exponent into the result in integer domain.
Owen Anderson825b72b2009-08-11 20:47:22 +00003669 SDValue t6 = DAG.getNode(ISD::ADD, dl, MVT::i32,
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003670 TwoToFracPartOfX, IntegerPartOfX);
3671
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003672 result = DAG.getNode(ISD::BITCAST, dl, MVT::f32, t6);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003673 } else if (LimitFloatPrecision > 6 && LimitFloatPrecision <= 12) {
3674 // For floating-point precision of 12:
3675 //
3676 // TwoToFractionalPartOfX =
3677 // 0.999892986f +
3678 // (0.696457318f +
3679 // (0.224338339f + 0.792043434e-1f * x) * x) * x;
3680 //
3681 // 0.000107046256 error, which is 13 to 14 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003682 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003683 getF32Constant(DAG, 0x3da235e3));
Owen Anderson825b72b2009-08-11 20:47:22 +00003684 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003685 getF32Constant(DAG, 0x3e65b8f3));
Owen Anderson825b72b2009-08-11 20:47:22 +00003686 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3687 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003688 getF32Constant(DAG, 0x3f324b07));
Owen Anderson825b72b2009-08-11 20:47:22 +00003689 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3690 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003691 getF32Constant(DAG, 0x3f7ff8fd));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003692 SDValue TwoToFracPartOfX = DAG.getNode(ISD::BITCAST, dl,MVT::i32, t7);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003693
3694 // Add the exponent into the result in integer domain.
Owen Anderson825b72b2009-08-11 20:47:22 +00003695 SDValue t8 = DAG.getNode(ISD::ADD, dl, MVT::i32,
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003696 TwoToFracPartOfX, IntegerPartOfX);
3697
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003698 result = DAG.getNode(ISD::BITCAST, dl, MVT::f32, t8);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003699 } else { // LimitFloatPrecision > 12 && LimitFloatPrecision <= 18
3700 // For floating-point precision of 18:
3701 //
3702 // TwoToFractionalPartOfX =
3703 // 0.999999982f +
3704 // (0.693148872f +
3705 // (0.240227044f +
3706 // (0.554906021e-1f +
3707 // (0.961591928e-2f +
3708 // (0.136028312e-2f + 0.157059148e-3f *x)*x)*x)*x)*x)*x;
3709 //
3710 // error 2.47208000*10^(-7), which is better than 18 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003711 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003712 getF32Constant(DAG, 0x3924b03e));
Owen Anderson825b72b2009-08-11 20:47:22 +00003713 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003714 getF32Constant(DAG, 0x3ab24b87));
Owen Anderson825b72b2009-08-11 20:47:22 +00003715 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3716 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003717 getF32Constant(DAG, 0x3c1d8c17));
Owen Anderson825b72b2009-08-11 20:47:22 +00003718 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3719 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003720 getF32Constant(DAG, 0x3d634a1d));
Owen Anderson825b72b2009-08-11 20:47:22 +00003721 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
3722 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003723 getF32Constant(DAG, 0x3e75fe14));
Owen Anderson825b72b2009-08-11 20:47:22 +00003724 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X);
3725 SDValue t11 = DAG.getNode(ISD::FADD, dl, MVT::f32, t10,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003726 getF32Constant(DAG, 0x3f317234));
Owen Anderson825b72b2009-08-11 20:47:22 +00003727 SDValue t12 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t11, X);
3728 SDValue t13 = DAG.getNode(ISD::FADD, dl, MVT::f32, t12,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003729 getF32Constant(DAG, 0x3f800000));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003730 SDValue TwoToFracPartOfX = DAG.getNode(ISD::BITCAST, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003731 MVT::i32, t13);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003732
3733 // Add the exponent into the result in integer domain.
Owen Anderson825b72b2009-08-11 20:47:22 +00003734 SDValue t14 = DAG.getNode(ISD::ADD, dl, MVT::i32,
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003735 TwoToFracPartOfX, IntegerPartOfX);
3736
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003737 result = DAG.getNode(ISD::BITCAST, dl, MVT::f32, t14);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003738 }
3739 } else {
3740 // No special expansion.
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003741 result = DAG.getNode(ISD::FEXP, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00003742 getValue(I.getArgOperand(0)).getValueType(),
3743 getValue(I.getArgOperand(0)));
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003744 }
3745
Dale Johannesen59e577f2008-09-05 18:38:42 +00003746 setValue(&I, result);
3747}
3748
Bill Wendling39150252008-09-09 20:39:27 +00003749/// visitLog - Lower a log intrinsic. Handles the special sequences for
3750/// limited-precision mode.
Dale Johannesen59e577f2008-09-05 18:38:42 +00003751void
Dan Gohman46510a72010-04-15 01:51:59 +00003752SelectionDAGBuilder::visitLog(const CallInst &I) {
Dale Johannesen59e577f2008-09-05 18:38:42 +00003753 SDValue result;
Dale Johannesen66978ee2009-01-31 02:22:37 +00003754 DebugLoc dl = getCurDebugLoc();
Bill Wendling39150252008-09-09 20:39:27 +00003755
Gabor Greif0635f352010-06-25 09:38:13 +00003756 if (getValue(I.getArgOperand(0)).getValueType() == MVT::f32 &&
Bill Wendling39150252008-09-09 20:39:27 +00003757 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Gabor Greif0635f352010-06-25 09:38:13 +00003758 SDValue Op = getValue(I.getArgOperand(0));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003759 SDValue Op1 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, Op);
Bill Wendling39150252008-09-09 20:39:27 +00003760
3761 // Scale the exponent by log(2) [0.69314718f].
Bill Wendling46ada192010-03-02 01:55:18 +00003762 SDValue Exp = GetExponent(DAG, Op1, TLI, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00003763 SDValue LogOfExponent = DAG.getNode(ISD::FMUL, dl, MVT::f32, Exp,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003764 getF32Constant(DAG, 0x3f317218));
Bill Wendling39150252008-09-09 20:39:27 +00003765
3766 // Get the significand and build it into a floating-point number with
3767 // exponent of 1.
Bill Wendling46ada192010-03-02 01:55:18 +00003768 SDValue X = GetSignificand(DAG, Op1, dl);
Bill Wendling39150252008-09-09 20:39:27 +00003769
3770 if (LimitFloatPrecision <= 6) {
3771 // For floating-point precision of 6:
3772 //
3773 // LogofMantissa =
3774 // -1.1609546f +
3775 // (1.4034025f - 0.23903021f * x) * x;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003776 //
Bill Wendling39150252008-09-09 20:39:27 +00003777 // error 0.0034276066, which is better than 8 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003778 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003779 getF32Constant(DAG, 0xbe74c456));
Owen Anderson825b72b2009-08-11 20:47:22 +00003780 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003781 getF32Constant(DAG, 0x3fb3a2b1));
Owen Anderson825b72b2009-08-11 20:47:22 +00003782 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3783 SDValue LogOfMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003784 getF32Constant(DAG, 0x3f949a29));
Bill Wendling39150252008-09-09 20:39:27 +00003785
Scott Michelfdc40a02009-02-17 22:15:04 +00003786 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003787 MVT::f32, LogOfExponent, LogOfMantissa);
Bill Wendling39150252008-09-09 20:39:27 +00003788 } else if (LimitFloatPrecision > 6 && LimitFloatPrecision <= 12) {
3789 // For floating-point precision of 12:
3790 //
3791 // LogOfMantissa =
3792 // -1.7417939f +
3793 // (2.8212026f +
3794 // (-1.4699568f +
3795 // (0.44717955f - 0.56570851e-1f * x) * x) * x) * x;
3796 //
3797 // error 0.000061011436, which is 14 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003798 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003799 getF32Constant(DAG, 0xbd67b6d6));
Owen Anderson825b72b2009-08-11 20:47:22 +00003800 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003801 getF32Constant(DAG, 0x3ee4f4b8));
Owen Anderson825b72b2009-08-11 20:47:22 +00003802 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3803 SDValue t3 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003804 getF32Constant(DAG, 0x3fbc278b));
Owen Anderson825b72b2009-08-11 20:47:22 +00003805 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3806 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003807 getF32Constant(DAG, 0x40348e95));
Owen Anderson825b72b2009-08-11 20:47:22 +00003808 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3809 SDValue LogOfMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003810 getF32Constant(DAG, 0x3fdef31a));
Bill Wendling39150252008-09-09 20:39:27 +00003811
Scott Michelfdc40a02009-02-17 22:15:04 +00003812 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003813 MVT::f32, LogOfExponent, LogOfMantissa);
Bill Wendling39150252008-09-09 20:39:27 +00003814 } else { // LimitFloatPrecision > 12 && LimitFloatPrecision <= 18
3815 // For floating-point precision of 18:
3816 //
3817 // LogOfMantissa =
3818 // -2.1072184f +
3819 // (4.2372794f +
3820 // (-3.7029485f +
3821 // (2.2781945f +
3822 // (-0.87823314f +
3823 // (0.19073739f - 0.17809712e-1f * x) * x) * x) * x) * x)*x;
3824 //
3825 // error 0.0000023660568, which is better than 18 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003826 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003827 getF32Constant(DAG, 0xbc91e5ac));
Owen Anderson825b72b2009-08-11 20:47:22 +00003828 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003829 getF32Constant(DAG, 0x3e4350aa));
Owen Anderson825b72b2009-08-11 20:47:22 +00003830 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3831 SDValue t3 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003832 getF32Constant(DAG, 0x3f60d3e3));
Owen Anderson825b72b2009-08-11 20:47:22 +00003833 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3834 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003835 getF32Constant(DAG, 0x4011cdf0));
Owen Anderson825b72b2009-08-11 20:47:22 +00003836 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3837 SDValue t7 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003838 getF32Constant(DAG, 0x406cfd1c));
Owen Anderson825b72b2009-08-11 20:47:22 +00003839 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
3840 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003841 getF32Constant(DAG, 0x408797cb));
Owen Anderson825b72b2009-08-11 20:47:22 +00003842 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X);
3843 SDValue LogOfMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t10,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003844 getF32Constant(DAG, 0x4006dcab));
Bill Wendling39150252008-09-09 20:39:27 +00003845
Scott Michelfdc40a02009-02-17 22:15:04 +00003846 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003847 MVT::f32, LogOfExponent, LogOfMantissa);
Bill Wendling39150252008-09-09 20:39:27 +00003848 }
3849 } else {
3850 // No special expansion.
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003851 result = DAG.getNode(ISD::FLOG, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00003852 getValue(I.getArgOperand(0)).getValueType(),
3853 getValue(I.getArgOperand(0)));
Bill Wendling39150252008-09-09 20:39:27 +00003854 }
3855
Dale Johannesen59e577f2008-09-05 18:38:42 +00003856 setValue(&I, result);
3857}
3858
Bill Wendling3eb59402008-09-09 00:28:24 +00003859/// visitLog2 - Lower a log2 intrinsic. Handles the special sequences for
3860/// limited-precision mode.
Dale Johannesen59e577f2008-09-05 18:38:42 +00003861void
Dan Gohman46510a72010-04-15 01:51:59 +00003862SelectionDAGBuilder::visitLog2(const CallInst &I) {
Dale Johannesen59e577f2008-09-05 18:38:42 +00003863 SDValue result;
Dale Johannesen66978ee2009-01-31 02:22:37 +00003864 DebugLoc dl = getCurDebugLoc();
Bill Wendling3eb59402008-09-09 00:28:24 +00003865
Gabor Greif0635f352010-06-25 09:38:13 +00003866 if (getValue(I.getArgOperand(0)).getValueType() == MVT::f32 &&
Bill Wendling3eb59402008-09-09 00:28:24 +00003867 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Gabor Greif0635f352010-06-25 09:38:13 +00003868 SDValue Op = getValue(I.getArgOperand(0));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003869 SDValue Op1 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, Op);
Bill Wendling3eb59402008-09-09 00:28:24 +00003870
Bill Wendling39150252008-09-09 20:39:27 +00003871 // Get the exponent.
Bill Wendling46ada192010-03-02 01:55:18 +00003872 SDValue LogOfExponent = GetExponent(DAG, Op1, TLI, dl);
Bill Wendling856ff412009-12-22 00:12:37 +00003873
Bill Wendling3eb59402008-09-09 00:28:24 +00003874 // Get the significand and build it into a floating-point number with
Bill Wendling39150252008-09-09 20:39:27 +00003875 // exponent of 1.
Bill Wendling46ada192010-03-02 01:55:18 +00003876 SDValue X = GetSignificand(DAG, Op1, dl);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003877
Bill Wendling3eb59402008-09-09 00:28:24 +00003878 // Different possible minimax approximations of significand in
3879 // floating-point for various degrees of accuracy over [1,2].
3880 if (LimitFloatPrecision <= 6) {
3881 // For floating-point precision of 6:
3882 //
3883 // Log2ofMantissa = -1.6749035f + (2.0246817f - .34484768f * x) * x;
3884 //
3885 // error 0.0049451742, which is more than 7 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003886 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003887 getF32Constant(DAG, 0xbeb08fe0));
Owen Anderson825b72b2009-08-11 20:47:22 +00003888 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003889 getF32Constant(DAG, 0x40019463));
Owen Anderson825b72b2009-08-11 20:47:22 +00003890 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3891 SDValue Log2ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003892 getF32Constant(DAG, 0x3fd6633d));
Bill Wendling3eb59402008-09-09 00:28:24 +00003893
Scott Michelfdc40a02009-02-17 22:15:04 +00003894 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003895 MVT::f32, LogOfExponent, Log2ofMantissa);
Bill Wendling3eb59402008-09-09 00:28:24 +00003896 } else if (LimitFloatPrecision > 6 && LimitFloatPrecision <= 12) {
3897 // For floating-point precision of 12:
3898 //
3899 // Log2ofMantissa =
3900 // -2.51285454f +
3901 // (4.07009056f +
3902 // (-2.12067489f +
3903 // (.645142248f - 0.816157886e-1f * x) * x) * x) * x;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003904 //
Bill Wendling3eb59402008-09-09 00:28:24 +00003905 // error 0.0000876136000, which is better than 13 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003906 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003907 getF32Constant(DAG, 0xbda7262e));
Owen Anderson825b72b2009-08-11 20:47:22 +00003908 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003909 getF32Constant(DAG, 0x3f25280b));
Owen Anderson825b72b2009-08-11 20:47:22 +00003910 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3911 SDValue t3 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003912 getF32Constant(DAG, 0x4007b923));
Owen Anderson825b72b2009-08-11 20:47:22 +00003913 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3914 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003915 getF32Constant(DAG, 0x40823e2f));
Owen Anderson825b72b2009-08-11 20:47:22 +00003916 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3917 SDValue Log2ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003918 getF32Constant(DAG, 0x4020d29c));
Bill Wendling3eb59402008-09-09 00:28:24 +00003919
Scott Michelfdc40a02009-02-17 22:15:04 +00003920 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003921 MVT::f32, LogOfExponent, Log2ofMantissa);
Bill Wendling3eb59402008-09-09 00:28:24 +00003922 } else { // LimitFloatPrecision > 12 && LimitFloatPrecision <= 18
3923 // For floating-point precision of 18:
3924 //
3925 // Log2ofMantissa =
3926 // -3.0400495f +
3927 // (6.1129976f +
3928 // (-5.3420409f +
3929 // (3.2865683f +
3930 // (-1.2669343f +
3931 // (0.27515199f -
3932 // 0.25691327e-1f * x) * x) * x) * x) * x) * x;
3933 //
3934 // error 0.0000018516, which is better than 18 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003935 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003936 getF32Constant(DAG, 0xbcd2769e));
Owen Anderson825b72b2009-08-11 20:47:22 +00003937 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003938 getF32Constant(DAG, 0x3e8ce0b9));
Owen Anderson825b72b2009-08-11 20:47:22 +00003939 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3940 SDValue t3 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003941 getF32Constant(DAG, 0x3fa22ae7));
Owen Anderson825b72b2009-08-11 20:47:22 +00003942 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3943 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003944 getF32Constant(DAG, 0x40525723));
Owen Anderson825b72b2009-08-11 20:47:22 +00003945 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3946 SDValue t7 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003947 getF32Constant(DAG, 0x40aaf200));
Owen Anderson825b72b2009-08-11 20:47:22 +00003948 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
3949 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003950 getF32Constant(DAG, 0x40c39dad));
Owen Anderson825b72b2009-08-11 20:47:22 +00003951 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X);
3952 SDValue Log2ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t10,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003953 getF32Constant(DAG, 0x4042902c));
Bill Wendling3eb59402008-09-09 00:28:24 +00003954
Scott Michelfdc40a02009-02-17 22:15:04 +00003955 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003956 MVT::f32, LogOfExponent, Log2ofMantissa);
Bill Wendling3eb59402008-09-09 00:28:24 +00003957 }
Dale Johannesen853244f2008-09-05 23:49:37 +00003958 } else {
Bill Wendling3eb59402008-09-09 00:28:24 +00003959 // No special expansion.
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003960 result = DAG.getNode(ISD::FLOG2, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00003961 getValue(I.getArgOperand(0)).getValueType(),
3962 getValue(I.getArgOperand(0)));
Dale Johannesen853244f2008-09-05 23:49:37 +00003963 }
Bill Wendling3eb59402008-09-09 00:28:24 +00003964
Dale Johannesen59e577f2008-09-05 18:38:42 +00003965 setValue(&I, result);
3966}
3967
Bill Wendling3eb59402008-09-09 00:28:24 +00003968/// visitLog10 - Lower a log10 intrinsic. Handles the special sequences for
3969/// limited-precision mode.
Dale Johannesen59e577f2008-09-05 18:38:42 +00003970void
Dan Gohman46510a72010-04-15 01:51:59 +00003971SelectionDAGBuilder::visitLog10(const CallInst &I) {
Dale Johannesen59e577f2008-09-05 18:38:42 +00003972 SDValue result;
Dale Johannesen66978ee2009-01-31 02:22:37 +00003973 DebugLoc dl = getCurDebugLoc();
Bill Wendling181b6272008-10-19 20:34:04 +00003974
Gabor Greif0635f352010-06-25 09:38:13 +00003975 if (getValue(I.getArgOperand(0)).getValueType() == MVT::f32 &&
Bill Wendling3eb59402008-09-09 00:28:24 +00003976 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Gabor Greif0635f352010-06-25 09:38:13 +00003977 SDValue Op = getValue(I.getArgOperand(0));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003978 SDValue Op1 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, Op);
Bill Wendling3eb59402008-09-09 00:28:24 +00003979
Bill Wendling39150252008-09-09 20:39:27 +00003980 // Scale the exponent by log10(2) [0.30102999f].
Bill Wendling46ada192010-03-02 01:55:18 +00003981 SDValue Exp = GetExponent(DAG, Op1, TLI, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00003982 SDValue LogOfExponent = DAG.getNode(ISD::FMUL, dl, MVT::f32, Exp,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003983 getF32Constant(DAG, 0x3e9a209a));
Bill Wendling3eb59402008-09-09 00:28:24 +00003984
3985 // Get the significand and build it into a floating-point number with
Bill Wendling39150252008-09-09 20:39:27 +00003986 // exponent of 1.
Bill Wendling46ada192010-03-02 01:55:18 +00003987 SDValue X = GetSignificand(DAG, Op1, dl);
Bill Wendling3eb59402008-09-09 00:28:24 +00003988
3989 if (LimitFloatPrecision <= 6) {
Bill Wendlingbd297bc2008-09-09 18:42:23 +00003990 // For floating-point precision of 6:
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003991 //
Bill Wendlingbd297bc2008-09-09 18:42:23 +00003992 // Log10ofMantissa =
3993 // -0.50419619f +
3994 // (0.60948995f - 0.10380950f * x) * x;
3995 //
3996 // error 0.0014886165, which is 6 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003997 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003998 getF32Constant(DAG, 0xbdd49a13));
Owen Anderson825b72b2009-08-11 20:47:22 +00003999 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004000 getF32Constant(DAG, 0x3f1c0789));
Owen Anderson825b72b2009-08-11 20:47:22 +00004001 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
4002 SDValue Log10ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004003 getF32Constant(DAG, 0x3f011300));
Bill Wendlingbd297bc2008-09-09 18:42:23 +00004004
Scott Michelfdc40a02009-02-17 22:15:04 +00004005 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004006 MVT::f32, LogOfExponent, Log10ofMantissa);
Bill Wendling3eb59402008-09-09 00:28:24 +00004007 } else if (LimitFloatPrecision > 6 && LimitFloatPrecision <= 12) {
4008 // For floating-point precision of 12:
4009 //
4010 // Log10ofMantissa =
4011 // -0.64831180f +
4012 // (0.91751397f +
4013 // (-0.31664806f + 0.47637168e-1f * x) * x) * x;
4014 //
4015 // error 0.00019228036, which is better than 12 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00004016 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004017 getF32Constant(DAG, 0x3d431f31));
Owen Anderson825b72b2009-08-11 20:47:22 +00004018 SDValue t1 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004019 getF32Constant(DAG, 0x3ea21fb2));
Owen Anderson825b72b2009-08-11 20:47:22 +00004020 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
4021 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004022 getF32Constant(DAG, 0x3f6ae232));
Owen Anderson825b72b2009-08-11 20:47:22 +00004023 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
4024 SDValue Log10ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004025 getF32Constant(DAG, 0x3f25f7c3));
Bill Wendling3eb59402008-09-09 00:28:24 +00004026
Scott Michelfdc40a02009-02-17 22:15:04 +00004027 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004028 MVT::f32, LogOfExponent, Log10ofMantissa);
Bill Wendling3eb59402008-09-09 00:28:24 +00004029 } else { // LimitFloatPrecision > 12 && LimitFloatPrecision <= 18
Bill Wendlingbd297bc2008-09-09 18:42:23 +00004030 // For floating-point precision of 18:
4031 //
4032 // Log10ofMantissa =
4033 // -0.84299375f +
4034 // (1.5327582f +
4035 // (-1.0688956f +
4036 // (0.49102474f +
4037 // (-0.12539807f + 0.13508273e-1f * x) * x) * x) * x) * x;
4038 //
4039 // error 0.0000037995730, which is better than 18 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00004040 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004041 getF32Constant(DAG, 0x3c5d51ce));
Owen Anderson825b72b2009-08-11 20:47:22 +00004042 SDValue t1 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004043 getF32Constant(DAG, 0x3e00685a));
Owen Anderson825b72b2009-08-11 20:47:22 +00004044 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
4045 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004046 getF32Constant(DAG, 0x3efb6798));
Owen Anderson825b72b2009-08-11 20:47:22 +00004047 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
4048 SDValue t5 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004049 getF32Constant(DAG, 0x3f88d192));
Owen Anderson825b72b2009-08-11 20:47:22 +00004050 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
4051 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004052 getF32Constant(DAG, 0x3fc4316c));
Owen Anderson825b72b2009-08-11 20:47:22 +00004053 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
4054 SDValue Log10ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t8,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004055 getF32Constant(DAG, 0x3f57ce70));
Bill Wendlingbd297bc2008-09-09 18:42:23 +00004056
Scott Michelfdc40a02009-02-17 22:15:04 +00004057 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004058 MVT::f32, LogOfExponent, Log10ofMantissa);
Bill Wendling3eb59402008-09-09 00:28:24 +00004059 }
Dale Johannesen852680a2008-09-05 21:27:19 +00004060 } else {
Bill Wendling3eb59402008-09-09 00:28:24 +00004061 // No special expansion.
Dale Johannesenfa42dea2009-01-30 01:34:22 +00004062 result = DAG.getNode(ISD::FLOG10, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00004063 getValue(I.getArgOperand(0)).getValueType(),
4064 getValue(I.getArgOperand(0)));
Dale Johannesen852680a2008-09-05 21:27:19 +00004065 }
Bill Wendling3eb59402008-09-09 00:28:24 +00004066
Dale Johannesen59e577f2008-09-05 18:38:42 +00004067 setValue(&I, result);
4068}
4069
Bill Wendlinge10c8142008-09-09 22:39:21 +00004070/// visitExp2 - Lower an exp2 intrinsic. Handles the special sequences for
4071/// limited-precision mode.
Dale Johannesen601d3c02008-09-05 01:48:15 +00004072void
Dan Gohman46510a72010-04-15 01:51:59 +00004073SelectionDAGBuilder::visitExp2(const CallInst &I) {
Dale Johannesen601d3c02008-09-05 01:48:15 +00004074 SDValue result;
Dale Johannesen66978ee2009-01-31 02:22:37 +00004075 DebugLoc dl = getCurDebugLoc();
Bill Wendlinge10c8142008-09-09 22:39:21 +00004076
Gabor Greif0635f352010-06-25 09:38:13 +00004077 if (getValue(I.getArgOperand(0)).getValueType() == MVT::f32 &&
Bill Wendlinge10c8142008-09-09 22:39:21 +00004078 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Gabor Greif0635f352010-06-25 09:38:13 +00004079 SDValue Op = getValue(I.getArgOperand(0));
Bill Wendlinge10c8142008-09-09 22:39:21 +00004080
Owen Anderson825b72b2009-08-11 20:47:22 +00004081 SDValue IntegerPartOfX = DAG.getNode(ISD::FP_TO_SINT, dl, MVT::i32, Op);
Bill Wendlinge10c8142008-09-09 22:39:21 +00004082
4083 // FractionalPartOfX = x - (float)IntegerPartOfX;
Owen Anderson825b72b2009-08-11 20:47:22 +00004084 SDValue t1 = DAG.getNode(ISD::SINT_TO_FP, dl, MVT::f32, IntegerPartOfX);
4085 SDValue X = DAG.getNode(ISD::FSUB, dl, MVT::f32, Op, t1);
Bill Wendlinge10c8142008-09-09 22:39:21 +00004086
4087 // IntegerPartOfX <<= 23;
Owen Anderson825b72b2009-08-11 20:47:22 +00004088 IntegerPartOfX = DAG.getNode(ISD::SHL, dl, MVT::i32, IntegerPartOfX,
Duncan Sands92abc622009-01-31 15:50:11 +00004089 DAG.getConstant(23, TLI.getPointerTy()));
Bill Wendlinge10c8142008-09-09 22:39:21 +00004090
4091 if (LimitFloatPrecision <= 6) {
4092 // For floating-point precision of 6:
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004093 //
Bill Wendlinge10c8142008-09-09 22:39:21 +00004094 // TwoToFractionalPartOfX =
4095 // 0.997535578f +
4096 // (0.735607626f + 0.252464424f * x) * x;
4097 //
4098 // error 0.0144103317, which is 6 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00004099 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004100 getF32Constant(DAG, 0x3e814304));
Owen Anderson825b72b2009-08-11 20:47:22 +00004101 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004102 getF32Constant(DAG, 0x3f3c50c8));
Owen Anderson825b72b2009-08-11 20:47:22 +00004103 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
4104 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004105 getF32Constant(DAG, 0x3f7f5e7e));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004106 SDValue t6 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, t5);
Bill Wendlinge10c8142008-09-09 22:39:21 +00004107 SDValue TwoToFractionalPartOfX =
Owen Anderson825b72b2009-08-11 20:47:22 +00004108 DAG.getNode(ISD::ADD, dl, MVT::i32, t6, IntegerPartOfX);
Bill Wendlinge10c8142008-09-09 22:39:21 +00004109
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004110 result = DAG.getNode(ISD::BITCAST, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004111 MVT::f32, TwoToFractionalPartOfX);
Bill Wendlinge10c8142008-09-09 22:39:21 +00004112 } else if (LimitFloatPrecision > 6 && LimitFloatPrecision <= 12) {
4113 // For floating-point precision of 12:
4114 //
4115 // TwoToFractionalPartOfX =
4116 // 0.999892986f +
4117 // (0.696457318f +
4118 // (0.224338339f + 0.792043434e-1f * x) * x) * x;
4119 //
4120 // error 0.000107046256, which is 13 to 14 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00004121 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004122 getF32Constant(DAG, 0x3da235e3));
Owen Anderson825b72b2009-08-11 20:47:22 +00004123 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004124 getF32Constant(DAG, 0x3e65b8f3));
Owen Anderson825b72b2009-08-11 20:47:22 +00004125 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
4126 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004127 getF32Constant(DAG, 0x3f324b07));
Owen Anderson825b72b2009-08-11 20:47:22 +00004128 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
4129 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004130 getF32Constant(DAG, 0x3f7ff8fd));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004131 SDValue t8 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, t7);
Bill Wendlinge10c8142008-09-09 22:39:21 +00004132 SDValue TwoToFractionalPartOfX =
Owen Anderson825b72b2009-08-11 20:47:22 +00004133 DAG.getNode(ISD::ADD, dl, MVT::i32, t8, IntegerPartOfX);
Bill Wendlinge10c8142008-09-09 22:39:21 +00004134
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004135 result = DAG.getNode(ISD::BITCAST, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004136 MVT::f32, TwoToFractionalPartOfX);
Bill Wendlinge10c8142008-09-09 22:39:21 +00004137 } else { // LimitFloatPrecision > 12 && LimitFloatPrecision <= 18
4138 // For floating-point precision of 18:
4139 //
4140 // TwoToFractionalPartOfX =
4141 // 0.999999982f +
4142 // (0.693148872f +
4143 // (0.240227044f +
4144 // (0.554906021e-1f +
4145 // (0.961591928e-2f +
4146 // (0.136028312e-2f + 0.157059148e-3f *x)*x)*x)*x)*x)*x;
4147 // error 2.47208000*10^(-7), which is better than 18 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00004148 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004149 getF32Constant(DAG, 0x3924b03e));
Owen Anderson825b72b2009-08-11 20:47:22 +00004150 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004151 getF32Constant(DAG, 0x3ab24b87));
Owen Anderson825b72b2009-08-11 20:47:22 +00004152 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
4153 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004154 getF32Constant(DAG, 0x3c1d8c17));
Owen Anderson825b72b2009-08-11 20:47:22 +00004155 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
4156 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004157 getF32Constant(DAG, 0x3d634a1d));
Owen Anderson825b72b2009-08-11 20:47:22 +00004158 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
4159 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004160 getF32Constant(DAG, 0x3e75fe14));
Owen Anderson825b72b2009-08-11 20:47:22 +00004161 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X);
4162 SDValue t11 = DAG.getNode(ISD::FADD, dl, MVT::f32, t10,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004163 getF32Constant(DAG, 0x3f317234));
Owen Anderson825b72b2009-08-11 20:47:22 +00004164 SDValue t12 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t11, X);
4165 SDValue t13 = DAG.getNode(ISD::FADD, dl, MVT::f32, t12,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004166 getF32Constant(DAG, 0x3f800000));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004167 SDValue t14 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, t13);
Bill Wendlinge10c8142008-09-09 22:39:21 +00004168 SDValue TwoToFractionalPartOfX =
Owen Anderson825b72b2009-08-11 20:47:22 +00004169 DAG.getNode(ISD::ADD, dl, MVT::i32, t14, IntegerPartOfX);
Bill Wendlinge10c8142008-09-09 22:39:21 +00004170
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004171 result = DAG.getNode(ISD::BITCAST, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004172 MVT::f32, TwoToFractionalPartOfX);
Bill Wendlinge10c8142008-09-09 22:39:21 +00004173 }
Dale Johannesen601d3c02008-09-05 01:48:15 +00004174 } else {
Bill Wendling3eb59402008-09-09 00:28:24 +00004175 // No special expansion.
Dale Johannesenfa42dea2009-01-30 01:34:22 +00004176 result = DAG.getNode(ISD::FEXP2, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00004177 getValue(I.getArgOperand(0)).getValueType(),
4178 getValue(I.getArgOperand(0)));
Dale Johannesen601d3c02008-09-05 01:48:15 +00004179 }
Bill Wendlinge10c8142008-09-09 22:39:21 +00004180
Dale Johannesen601d3c02008-09-05 01:48:15 +00004181 setValue(&I, result);
4182}
4183
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004184/// visitPow - Lower a pow intrinsic. Handles the special sequences for
4185/// limited-precision mode with x == 10.0f.
4186void
Dan Gohman46510a72010-04-15 01:51:59 +00004187SelectionDAGBuilder::visitPow(const CallInst &I) {
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004188 SDValue result;
Gabor Greif0635f352010-06-25 09:38:13 +00004189 const Value *Val = I.getArgOperand(0);
Dale Johannesen66978ee2009-01-31 02:22:37 +00004190 DebugLoc dl = getCurDebugLoc();
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004191 bool IsExp10 = false;
4192
Owen Anderson825b72b2009-08-11 20:47:22 +00004193 if (getValue(Val).getValueType() == MVT::f32 &&
Gabor Greif0635f352010-06-25 09:38:13 +00004194 getValue(I.getArgOperand(1)).getValueType() == MVT::f32 &&
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004195 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
4196 if (Constant *C = const_cast<Constant*>(dyn_cast<Constant>(Val))) {
4197 if (ConstantFP *CFP = dyn_cast<ConstantFP>(C)) {
4198 APFloat Ten(10.0f);
4199 IsExp10 = CFP->getValueAPF().bitwiseIsEqual(Ten);
4200 }
4201 }
4202 }
4203
4204 if (IsExp10 && LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Gabor Greif0635f352010-06-25 09:38:13 +00004205 SDValue Op = getValue(I.getArgOperand(1));
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004206
4207 // Put the exponent in the right bit position for later addition to the
4208 // final result:
4209 //
4210 // #define LOG2OF10 3.3219281f
4211 // IntegerPartOfX = (int32_t)(x * LOG2OF10);
Owen Anderson825b72b2009-08-11 20:47:22 +00004212 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, Op,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004213 getF32Constant(DAG, 0x40549a78));
Owen Anderson825b72b2009-08-11 20:47:22 +00004214 SDValue IntegerPartOfX = DAG.getNode(ISD::FP_TO_SINT, dl, MVT::i32, t0);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004215
4216 // FractionalPartOfX = x - (float)IntegerPartOfX;
Owen Anderson825b72b2009-08-11 20:47:22 +00004217 SDValue t1 = DAG.getNode(ISD::SINT_TO_FP, dl, MVT::f32, IntegerPartOfX);
4218 SDValue X = DAG.getNode(ISD::FSUB, dl, MVT::f32, t0, t1);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004219
4220 // IntegerPartOfX <<= 23;
Owen Anderson825b72b2009-08-11 20:47:22 +00004221 IntegerPartOfX = DAG.getNode(ISD::SHL, dl, MVT::i32, IntegerPartOfX,
Duncan Sands92abc622009-01-31 15:50:11 +00004222 DAG.getConstant(23, TLI.getPointerTy()));
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004223
4224 if (LimitFloatPrecision <= 6) {
4225 // For floating-point precision of 6:
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004226 //
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004227 // twoToFractionalPartOfX =
4228 // 0.997535578f +
4229 // (0.735607626f + 0.252464424f * x) * x;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004230 //
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004231 // error 0.0144103317, which is 6 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00004232 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004233 getF32Constant(DAG, 0x3e814304));
Owen Anderson825b72b2009-08-11 20:47:22 +00004234 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004235 getF32Constant(DAG, 0x3f3c50c8));
Owen Anderson825b72b2009-08-11 20:47:22 +00004236 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
4237 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004238 getF32Constant(DAG, 0x3f7f5e7e));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004239 SDValue t6 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, t5);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004240 SDValue TwoToFractionalPartOfX =
Owen Anderson825b72b2009-08-11 20:47:22 +00004241 DAG.getNode(ISD::ADD, dl, MVT::i32, t6, IntegerPartOfX);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004242
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004243 result = DAG.getNode(ISD::BITCAST, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004244 MVT::f32, TwoToFractionalPartOfX);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004245 } else if (LimitFloatPrecision > 6 && LimitFloatPrecision <= 12) {
4246 // For floating-point precision of 12:
4247 //
4248 // TwoToFractionalPartOfX =
4249 // 0.999892986f +
4250 // (0.696457318f +
4251 // (0.224338339f + 0.792043434e-1f * x) * x) * x;
4252 //
4253 // error 0.000107046256, which is 13 to 14 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00004254 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004255 getF32Constant(DAG, 0x3da235e3));
Owen Anderson825b72b2009-08-11 20:47:22 +00004256 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004257 getF32Constant(DAG, 0x3e65b8f3));
Owen Anderson825b72b2009-08-11 20:47:22 +00004258 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
4259 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004260 getF32Constant(DAG, 0x3f324b07));
Owen Anderson825b72b2009-08-11 20:47:22 +00004261 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
4262 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004263 getF32Constant(DAG, 0x3f7ff8fd));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004264 SDValue t8 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, t7);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004265 SDValue TwoToFractionalPartOfX =
Owen Anderson825b72b2009-08-11 20:47:22 +00004266 DAG.getNode(ISD::ADD, dl, MVT::i32, t8, IntegerPartOfX);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004267
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004268 result = DAG.getNode(ISD::BITCAST, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004269 MVT::f32, TwoToFractionalPartOfX);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004270 } else { // LimitFloatPrecision > 12 && LimitFloatPrecision <= 18
4271 // For floating-point precision of 18:
4272 //
4273 // TwoToFractionalPartOfX =
4274 // 0.999999982f +
4275 // (0.693148872f +
4276 // (0.240227044f +
4277 // (0.554906021e-1f +
4278 // (0.961591928e-2f +
4279 // (0.136028312e-2f + 0.157059148e-3f *x)*x)*x)*x)*x)*x;
4280 // error 2.47208000*10^(-7), which is better than 18 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00004281 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004282 getF32Constant(DAG, 0x3924b03e));
Owen Anderson825b72b2009-08-11 20:47:22 +00004283 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004284 getF32Constant(DAG, 0x3ab24b87));
Owen Anderson825b72b2009-08-11 20:47:22 +00004285 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
4286 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004287 getF32Constant(DAG, 0x3c1d8c17));
Owen Anderson825b72b2009-08-11 20:47:22 +00004288 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
4289 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004290 getF32Constant(DAG, 0x3d634a1d));
Owen Anderson825b72b2009-08-11 20:47:22 +00004291 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
4292 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004293 getF32Constant(DAG, 0x3e75fe14));
Owen Anderson825b72b2009-08-11 20:47:22 +00004294 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X);
4295 SDValue t11 = DAG.getNode(ISD::FADD, dl, MVT::f32, t10,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004296 getF32Constant(DAG, 0x3f317234));
Owen Anderson825b72b2009-08-11 20:47:22 +00004297 SDValue t12 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t11, X);
4298 SDValue t13 = DAG.getNode(ISD::FADD, dl, MVT::f32, t12,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004299 getF32Constant(DAG, 0x3f800000));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004300 SDValue t14 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, t13);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004301 SDValue TwoToFractionalPartOfX =
Owen Anderson825b72b2009-08-11 20:47:22 +00004302 DAG.getNode(ISD::ADD, dl, MVT::i32, t14, IntegerPartOfX);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004303
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004304 result = DAG.getNode(ISD::BITCAST, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004305 MVT::f32, TwoToFractionalPartOfX);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004306 }
4307 } else {
4308 // No special expansion.
Dale Johannesenfa42dea2009-01-30 01:34:22 +00004309 result = DAG.getNode(ISD::FPOW, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00004310 getValue(I.getArgOperand(0)).getValueType(),
4311 getValue(I.getArgOperand(0)),
4312 getValue(I.getArgOperand(1)));
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004313 }
4314
4315 setValue(&I, result);
4316}
4317
Chris Lattnerf031e8a2010-01-01 03:32:16 +00004318
4319/// ExpandPowI - Expand a llvm.powi intrinsic.
4320static SDValue ExpandPowI(DebugLoc DL, SDValue LHS, SDValue RHS,
4321 SelectionDAG &DAG) {
4322 // If RHS is a constant, we can expand this out to a multiplication tree,
4323 // otherwise we end up lowering to a call to __powidf2 (for example). When
4324 // optimizing for size, we only want to do this if the expansion would produce
4325 // a small number of multiplies, otherwise we do the full expansion.
4326 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS)) {
4327 // Get the exponent as a positive value.
4328 unsigned Val = RHSC->getSExtValue();
4329 if ((int)Val < 0) Val = -Val;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004330
Chris Lattnerf031e8a2010-01-01 03:32:16 +00004331 // powi(x, 0) -> 1.0
4332 if (Val == 0)
4333 return DAG.getConstantFP(1.0, LHS.getValueType());
4334
Dan Gohmanae541aa2010-04-15 04:33:49 +00004335 const Function *F = DAG.getMachineFunction().getFunction();
Chris Lattnerf031e8a2010-01-01 03:32:16 +00004336 if (!F->hasFnAttr(Attribute::OptimizeForSize) ||
4337 // If optimizing for size, don't insert too many multiplies. This
4338 // inserts up to 5 multiplies.
4339 CountPopulation_32(Val)+Log2_32(Val) < 7) {
4340 // We use the simple binary decomposition method to generate the multiply
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004341 // sequence. There are more optimal ways to do this (for example,
Chris Lattnerf031e8a2010-01-01 03:32:16 +00004342 // powi(x,15) generates one more multiply than it should), but this has
4343 // the benefit of being both really simple and much better than a libcall.
4344 SDValue Res; // Logically starts equal to 1.0
4345 SDValue CurSquare = LHS;
4346 while (Val) {
Mikhail Glushenkovbfdfea82010-01-01 04:41:36 +00004347 if (Val & 1) {
Chris Lattnerf031e8a2010-01-01 03:32:16 +00004348 if (Res.getNode())
4349 Res = DAG.getNode(ISD::FMUL, DL,Res.getValueType(), Res, CurSquare);
4350 else
4351 Res = CurSquare; // 1.0*CurSquare.
Mikhail Glushenkovbfdfea82010-01-01 04:41:36 +00004352 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004353
Chris Lattnerf031e8a2010-01-01 03:32:16 +00004354 CurSquare = DAG.getNode(ISD::FMUL, DL, CurSquare.getValueType(),
4355 CurSquare, CurSquare);
4356 Val >>= 1;
4357 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004358
Chris Lattnerf031e8a2010-01-01 03:32:16 +00004359 // If the original was negative, invert the result, producing 1/(x*x*x).
4360 if (RHSC->getSExtValue() < 0)
4361 Res = DAG.getNode(ISD::FDIV, DL, LHS.getValueType(),
4362 DAG.getConstantFP(1.0, LHS.getValueType()), Res);
4363 return Res;
4364 }
4365 }
4366
4367 // Otherwise, expand to a libcall.
4368 return DAG.getNode(ISD::FPOWI, DL, LHS.getValueType(), LHS, RHS);
4369}
4370
Devang Patel227dfdb2011-05-16 21:24:05 +00004371// getTruncatedArgReg - Find underlying register used for an truncated
4372// argument.
4373static unsigned getTruncatedArgReg(const SDValue &N) {
4374 if (N.getOpcode() != ISD::TRUNCATE)
4375 return 0;
4376
4377 const SDValue &Ext = N.getOperand(0);
4378 if (Ext.getOpcode() == ISD::AssertZext || Ext.getOpcode() == ISD::AssertSext){
4379 const SDValue &CFR = Ext.getOperand(0);
4380 if (CFR.getOpcode() == ISD::CopyFromReg)
4381 return cast<RegisterSDNode>(CFR.getOperand(1))->getReg();
4382 else
4383 if (CFR.getOpcode() == ISD::TRUNCATE)
4384 return getTruncatedArgReg(CFR);
4385 }
4386 return 0;
4387}
4388
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00004389/// EmitFuncArgumentDbgValue - If the DbgValueInst is a dbg_value of a function
4390/// argument, create the corresponding DBG_VALUE machine instruction for it now.
4391/// At the end of instruction selection, they will be inserted to the entry BB.
Evan Cheng9e8a2b92010-04-29 01:40:30 +00004392bool
Devang Patel78a06e52010-08-25 20:39:26 +00004393SelectionDAGBuilder::EmitFuncArgumentDbgValue(const Value *V, MDNode *Variable,
Michael J. Spencere70c5262010-10-16 08:25:21 +00004394 int64_t Offset,
Dan Gohman5d11ea32010-05-01 00:33:16 +00004395 const SDValue &N) {
Devang Patel0b48ead2010-08-31 22:22:42 +00004396 const Argument *Arg = dyn_cast<Argument>(V);
4397 if (!Arg)
Evan Cheng9e8a2b92010-04-29 01:40:30 +00004398 return false;
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00004399
Devang Patel719f6a92010-04-29 20:40:36 +00004400 MachineFunction &MF = DAG.getMachineFunction();
Devang Patela90b3052010-11-02 17:01:30 +00004401 const TargetInstrInfo *TII = DAG.getTarget().getInstrInfo();
4402 const TargetRegisterInfo *TRI = DAG.getTarget().getRegisterInfo();
4403
Devang Patela83ce982010-04-29 18:50:36 +00004404 // Ignore inlined function arguments here.
4405 DIVariable DV(Variable);
Devang Patel719f6a92010-04-29 20:40:36 +00004406 if (DV.isInlinedFnArgument(MF.getFunction()))
Devang Patela83ce982010-04-29 18:50:36 +00004407 return false;
4408
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00004409 unsigned Reg = 0;
Devang Patel9aee3352011-09-08 22:59:09 +00004410 // Some arguments' frame index is recorded during argument lowering.
4411 Offset = FuncInfo.getArgumentFrameIndex(Arg);
4412 if (Offset)
4413 Reg = TRI->getFrameRegister(MF);
Devang Patel0b48ead2010-08-31 22:22:42 +00004414
Devang Patel9aee3352011-09-08 22:59:09 +00004415 if (!Reg && N.getNode()) {
Devang Patel227dfdb2011-05-16 21:24:05 +00004416 if (N.getOpcode() == ISD::CopyFromReg)
4417 Reg = cast<RegisterSDNode>(N.getOperand(1))->getReg();
4418 else
4419 Reg = getTruncatedArgReg(N);
4420 if (Reg && TargetRegisterInfo::isVirtualRegister(Reg)) {
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00004421 MachineRegisterInfo &RegInfo = MF.getRegInfo();
4422 unsigned PR = RegInfo.getLiveInPhysReg(Reg);
4423 if (PR)
4424 Reg = PR;
4425 }
4426 }
4427
Evan Chenga36acad2010-04-29 06:33:38 +00004428 if (!Reg) {
Devang Patela90b3052010-11-02 17:01:30 +00004429 // Check if ValueMap has reg number.
Evan Chenga36acad2010-04-29 06:33:38 +00004430 DenseMap<const Value *, unsigned>::iterator VMI = FuncInfo.ValueMap.find(V);
Devang Patel8bc9ef72010-11-02 17:19:03 +00004431 if (VMI != FuncInfo.ValueMap.end())
4432 Reg = VMI->second;
Evan Chenga36acad2010-04-29 06:33:38 +00004433 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004434
Devang Patel8bc9ef72010-11-02 17:19:03 +00004435 if (!Reg && N.getNode()) {
Devang Patela90b3052010-11-02 17:01:30 +00004436 // Check if frame index is available.
4437 if (LoadSDNode *LNode = dyn_cast<LoadSDNode>(N.getNode()))
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004438 if (FrameIndexSDNode *FINode =
Devang Patela90b3052010-11-02 17:01:30 +00004439 dyn_cast<FrameIndexSDNode>(LNode->getBasePtr().getNode())) {
4440 Reg = TRI->getFrameRegister(MF);
4441 Offset = FINode->getIndex();
4442 }
Devang Patel8bc9ef72010-11-02 17:19:03 +00004443 }
4444
4445 if (!Reg)
4446 return false;
Devang Patela90b3052010-11-02 17:01:30 +00004447
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00004448 MachineInstrBuilder MIB = BuildMI(MF, getCurDebugLoc(),
4449 TII->get(TargetOpcode::DBG_VALUE))
Evan Chenga36acad2010-04-29 06:33:38 +00004450 .addReg(Reg, RegState::Debug).addImm(Offset).addMetadata(Variable);
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00004451 FuncInfo.ArgDbgValues.push_back(&*MIB);
Evan Cheng9e8a2b92010-04-29 01:40:30 +00004452 return true;
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00004453}
Chris Lattnerf031e8a2010-01-01 03:32:16 +00004454
Douglas Gregor7d9663c2010-05-11 06:17:44 +00004455// VisualStudio defines setjmp as _setjmp
Michael J. Spencer1f409602010-09-24 19:48:47 +00004456#if defined(_MSC_VER) && defined(setjmp) && \
4457 !defined(setjmp_undefined_for_msvc)
4458# pragma push_macro("setjmp")
4459# undef setjmp
4460# define setjmp_undefined_for_msvc
Douglas Gregor7d9663c2010-05-11 06:17:44 +00004461#endif
4462
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004463/// visitIntrinsicCall - Lower the call to the specified intrinsic function. If
4464/// we want to emit this as a call to a named external function, return the name
4465/// otherwise lower it and return null.
4466const char *
Dan Gohman46510a72010-04-15 01:51:59 +00004467SelectionDAGBuilder::visitIntrinsicCall(const CallInst &I, unsigned Intrinsic) {
Dale Johannesen66978ee2009-01-31 02:22:37 +00004468 DebugLoc dl = getCurDebugLoc();
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004469 SDValue Res;
4470
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004471 switch (Intrinsic) {
4472 default:
4473 // By default, turn this into a target intrinsic node.
4474 visitTargetIntrinsic(I, Intrinsic);
4475 return 0;
4476 case Intrinsic::vastart: visitVAStart(I); return 0;
4477 case Intrinsic::vaend: visitVAEnd(I); return 0;
4478 case Intrinsic::vacopy: visitVACopy(I); return 0;
4479 case Intrinsic::returnaddress:
Bill Wendling4533cac2010-01-28 21:51:40 +00004480 setValue(&I, DAG.getNode(ISD::RETURNADDR, dl, TLI.getPointerTy(),
Gabor Greif0635f352010-06-25 09:38:13 +00004481 getValue(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004482 return 0;
Bill Wendlingd5d81912008-09-26 22:10:44 +00004483 case Intrinsic::frameaddress:
Bill Wendling4533cac2010-01-28 21:51:40 +00004484 setValue(&I, DAG.getNode(ISD::FRAMEADDR, dl, TLI.getPointerTy(),
Gabor Greif0635f352010-06-25 09:38:13 +00004485 getValue(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004486 return 0;
4487 case Intrinsic::setjmp:
4488 return "_setjmp"+!TLI.usesUnderscoreSetJmp();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004489 case Intrinsic::longjmp:
4490 return "_longjmp"+!TLI.usesUnderscoreLongJmp();
Chris Lattner824b9582008-11-21 16:42:48 +00004491 case Intrinsic::memcpy: {
Mon P Wang20adc9d2010-04-04 03:10:48 +00004492 // Assert for address < 256 since we support only user defined address
4493 // spaces.
Gabor Greif0635f352010-06-25 09:38:13 +00004494 assert(cast<PointerType>(I.getArgOperand(0)->getType())->getAddressSpace()
Mon P Wang20adc9d2010-04-04 03:10:48 +00004495 < 256 &&
Gabor Greif0635f352010-06-25 09:38:13 +00004496 cast<PointerType>(I.getArgOperand(1)->getType())->getAddressSpace()
Mon P Wang20adc9d2010-04-04 03:10:48 +00004497 < 256 &&
4498 "Unknown address space");
Gabor Greif0635f352010-06-25 09:38:13 +00004499 SDValue Op1 = getValue(I.getArgOperand(0));
4500 SDValue Op2 = getValue(I.getArgOperand(1));
4501 SDValue Op3 = getValue(I.getArgOperand(2));
4502 unsigned Align = cast<ConstantInt>(I.getArgOperand(3))->getZExtValue();
4503 bool isVol = cast<ConstantInt>(I.getArgOperand(4))->getZExtValue();
Mon P Wang20adc9d2010-04-04 03:10:48 +00004504 DAG.setRoot(DAG.getMemcpy(getRoot(), dl, Op1, Op2, Op3, Align, isVol, false,
Chris Lattnere72f2022010-09-21 05:40:29 +00004505 MachinePointerInfo(I.getArgOperand(0)),
4506 MachinePointerInfo(I.getArgOperand(1))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004507 return 0;
4508 }
Chris Lattner824b9582008-11-21 16:42:48 +00004509 case Intrinsic::memset: {
Mon P Wang20adc9d2010-04-04 03:10:48 +00004510 // Assert for address < 256 since we support only user defined address
4511 // spaces.
Gabor Greif0635f352010-06-25 09:38:13 +00004512 assert(cast<PointerType>(I.getArgOperand(0)->getType())->getAddressSpace()
Mon P Wang20adc9d2010-04-04 03:10:48 +00004513 < 256 &&
4514 "Unknown address space");
Gabor Greif0635f352010-06-25 09:38:13 +00004515 SDValue Op1 = getValue(I.getArgOperand(0));
4516 SDValue Op2 = getValue(I.getArgOperand(1));
4517 SDValue Op3 = getValue(I.getArgOperand(2));
4518 unsigned Align = cast<ConstantInt>(I.getArgOperand(3))->getZExtValue();
4519 bool isVol = cast<ConstantInt>(I.getArgOperand(4))->getZExtValue();
Mon P Wang20adc9d2010-04-04 03:10:48 +00004520 DAG.setRoot(DAG.getMemset(getRoot(), dl, Op1, Op2, Op3, Align, isVol,
Chris Lattnere72f2022010-09-21 05:40:29 +00004521 MachinePointerInfo(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004522 return 0;
4523 }
Chris Lattner824b9582008-11-21 16:42:48 +00004524 case Intrinsic::memmove: {
Mon P Wang20adc9d2010-04-04 03:10:48 +00004525 // Assert for address < 256 since we support only user defined address
4526 // spaces.
Gabor Greif0635f352010-06-25 09:38:13 +00004527 assert(cast<PointerType>(I.getArgOperand(0)->getType())->getAddressSpace()
Mon P Wang20adc9d2010-04-04 03:10:48 +00004528 < 256 &&
Gabor Greif0635f352010-06-25 09:38:13 +00004529 cast<PointerType>(I.getArgOperand(1)->getType())->getAddressSpace()
Mon P Wang20adc9d2010-04-04 03:10:48 +00004530 < 256 &&
4531 "Unknown address space");
Gabor Greif0635f352010-06-25 09:38:13 +00004532 SDValue Op1 = getValue(I.getArgOperand(0));
4533 SDValue Op2 = getValue(I.getArgOperand(1));
4534 SDValue Op3 = getValue(I.getArgOperand(2));
4535 unsigned Align = cast<ConstantInt>(I.getArgOperand(3))->getZExtValue();
4536 bool isVol = cast<ConstantInt>(I.getArgOperand(4))->getZExtValue();
Mon P Wang20adc9d2010-04-04 03:10:48 +00004537 DAG.setRoot(DAG.getMemmove(getRoot(), dl, Op1, Op2, Op3, Align, isVol,
Chris Lattnere72f2022010-09-21 05:40:29 +00004538 MachinePointerInfo(I.getArgOperand(0)),
4539 MachinePointerInfo(I.getArgOperand(1))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004540 return 0;
4541 }
Bill Wendling92c1e122009-02-13 02:16:35 +00004542 case Intrinsic::dbg_declare: {
Dan Gohman46510a72010-04-15 01:51:59 +00004543 const DbgDeclareInst &DI = cast<DbgDeclareInst>(I);
Devang Patelac1ceb32009-10-09 22:42:28 +00004544 MDNode *Variable = DI.getVariable();
Dan Gohman46510a72010-04-15 01:51:59 +00004545 const Value *Address = DI.getAddress();
Eric Christopher12eb3ad2011-09-29 00:50:59 +00004546 if (!Address || !DIVariable(Variable).Verify())
Dale Johannesen8ac38f22010-02-08 21:53:27 +00004547 return 0;
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004548
4549 // Build an entry in DbgOrdering. Debug info input nodes get an SDNodeOrder
4550 // but do not always have a corresponding SDNode built. The SDNodeOrder
4551 // absolute, but not relative, values are different depending on whether
4552 // debug info exists.
4553 ++SDNodeOrder;
Devang Patel3f74a112010-09-02 21:29:42 +00004554
4555 // Check if address has undef value.
4556 if (isa<UndefValue>(Address) ||
4557 (Address->use_empty() && !isa<Argument>(Address))) {
Devang Patelafeaae72010-12-06 22:39:26 +00004558 DEBUG(dbgs() << "Dropping debug info for " << DI);
Devang Patel3f74a112010-09-02 21:29:42 +00004559 return 0;
4560 }
4561
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004562 SDValue &N = NodeMap[Address];
Devang Patel0b48ead2010-08-31 22:22:42 +00004563 if (!N.getNode() && isa<Argument>(Address))
4564 // Check unused arguments map.
4565 N = UnusedArgNodeMap[Address];
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004566 SDDbgValue *SDV;
4567 if (N.getNode()) {
Devang Patel8e741ed2010-09-02 21:02:27 +00004568 // Parameters are handled specially.
Michael J. Spencere70c5262010-10-16 08:25:21 +00004569 bool isParameter =
Devang Patel8e741ed2010-09-02 21:02:27 +00004570 DIVariable(Variable).getTag() == dwarf::DW_TAG_arg_variable;
4571 if (const BitCastInst *BCI = dyn_cast<BitCastInst>(Address))
4572 Address = BCI->getOperand(0);
4573 const AllocaInst *AI = dyn_cast<AllocaInst>(Address);
4574
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004575 if (isParameter && !AI) {
4576 FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(N.getNode());
4577 if (FINode)
4578 // Byval parameter. We have a frame index at this point.
4579 SDV = DAG.getDbgValue(Variable, FINode->getIndex(),
4580 0, dl, SDNodeOrder);
Devang Patelafeaae72010-12-06 22:39:26 +00004581 else {
Devang Patel227dfdb2011-05-16 21:24:05 +00004582 // Address is an argument, so try to emit its dbg value using
4583 // virtual register info from the FuncInfo.ValueMap.
4584 EmitFuncArgumentDbgValue(Address, Variable, 0, N);
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004585 return 0;
Devang Patelafeaae72010-12-06 22:39:26 +00004586 }
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004587 } else if (AI)
4588 SDV = DAG.getDbgValue(Variable, N.getNode(), N.getResNo(),
4589 0, dl, SDNodeOrder);
Devang Patelafeaae72010-12-06 22:39:26 +00004590 else {
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004591 // Can't do anything with other non-AI cases yet.
Devang Patelafeaae72010-12-06 22:39:26 +00004592 DEBUG(dbgs() << "Dropping debug info for " << DI);
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004593 return 0;
Devang Patelafeaae72010-12-06 22:39:26 +00004594 }
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004595 DAG.AddDbgValue(SDV, N.getNode(), isParameter);
4596 } else {
Gabor Greiffb4032f2010-10-01 10:32:19 +00004597 // If Address is an argument then try to emit its dbg value using
Michael J. Spencere70c5262010-10-16 08:25:21 +00004598 // virtual register info from the FuncInfo.ValueMap.
Devang Patel6cd467b2010-08-26 22:53:27 +00004599 if (!EmitFuncArgumentDbgValue(Address, Variable, 0, N)) {
Devang Patel1397fdc2010-09-15 14:48:53 +00004600 // If variable is pinned by a alloca in dominating bb then
4601 // use StaticAllocaMap.
4602 if (const AllocaInst *AI = dyn_cast<AllocaInst>(Address)) {
Devang Patel27ede1b2010-09-15 18:13:55 +00004603 if (AI->getParent() != DI.getParent()) {
4604 DenseMap<const AllocaInst*, int>::iterator SI =
4605 FuncInfo.StaticAllocaMap.find(AI);
4606 if (SI != FuncInfo.StaticAllocaMap.end()) {
4607 SDV = DAG.getDbgValue(Variable, SI->second,
4608 0, dl, SDNodeOrder);
4609 DAG.AddDbgValue(SDV, 0, false);
4610 return 0;
4611 }
Devang Patel1397fdc2010-09-15 14:48:53 +00004612 }
4613 }
Devang Patelafeaae72010-12-06 22:39:26 +00004614 DEBUG(dbgs() << "Dropping debug info for " << DI);
Devang Patel6cd467b2010-08-26 22:53:27 +00004615 }
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004616 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004617 return 0;
Bill Wendling92c1e122009-02-13 02:16:35 +00004618 }
Dale Johannesen904c2fa2010-02-01 19:54:53 +00004619 case Intrinsic::dbg_value: {
Dan Gohman46510a72010-04-15 01:51:59 +00004620 const DbgValueInst &DI = cast<DbgValueInst>(I);
Devang Patel02f0dbd2010-05-07 22:04:20 +00004621 if (!DIVariable(DI.getVariable()).Verify())
Dale Johannesen904c2fa2010-02-01 19:54:53 +00004622 return 0;
4623
4624 MDNode *Variable = DI.getVariable();
Devang Patel00190342010-03-15 19:15:44 +00004625 uint64_t Offset = DI.getOffset();
Dan Gohman46510a72010-04-15 01:51:59 +00004626 const Value *V = DI.getValue();
Dale Johannesen904c2fa2010-02-01 19:54:53 +00004627 if (!V)
4628 return 0;
Devang Patel00190342010-03-15 19:15:44 +00004629
4630 // Build an entry in DbgOrdering. Debug info input nodes get an SDNodeOrder
4631 // but do not always have a corresponding SDNode built. The SDNodeOrder
4632 // absolute, but not relative, values are different depending on whether
4633 // debug info exists.
4634 ++SDNodeOrder;
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004635 SDDbgValue *SDV;
Devang Patel57871242011-08-03 23:13:55 +00004636 if (isa<ConstantInt>(V) || isa<ConstantFP>(V) || isa<UndefValue>(V)) {
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004637 SDV = DAG.getDbgValue(Variable, V, Offset, dl, SDNodeOrder);
4638 DAG.AddDbgValue(SDV, 0, false);
Devang Patel00190342010-03-15 19:15:44 +00004639 } else {
Dale Johannesenbdc09d92010-07-16 00:02:08 +00004640 // Do not use getValue() in here; we don't want to generate code at
4641 // this point if it hasn't been done yet.
Devang Patel9126c0d2010-06-01 19:59:01 +00004642 SDValue N = NodeMap[V];
4643 if (!N.getNode() && isa<Argument>(V))
4644 // Check unused arguments map.
4645 N = UnusedArgNodeMap[V];
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004646 if (N.getNode()) {
Devang Patel78a06e52010-08-25 20:39:26 +00004647 if (!EmitFuncArgumentDbgValue(V, Variable, Offset, N)) {
Evan Cheng9e8a2b92010-04-29 01:40:30 +00004648 SDV = DAG.getDbgValue(Variable, N.getNode(),
4649 N.getResNo(), Offset, dl, SDNodeOrder);
4650 DAG.AddDbgValue(SDV, N.getNode(), false);
4651 }
Devang Patela778f5c2011-02-18 22:43:42 +00004652 } else if (!V->use_empty() ) {
Dale Johannesenbdc09d92010-07-16 00:02:08 +00004653 // Do not call getValue(V) yet, as we don't want to generate code.
4654 // Remember it for later.
4655 DanglingDebugInfo DDI(&DI, dl, SDNodeOrder);
4656 DanglingDebugInfoMap[V] = DDI;
Devang Patel0991dfb2010-08-27 22:25:51 +00004657 } else {
Devang Patel00190342010-03-15 19:15:44 +00004658 // We may expand this to cover more cases. One case where we have no
Devang Patelafeaae72010-12-06 22:39:26 +00004659 // data available is an unreferenced parameter.
4660 DEBUG(dbgs() << "Dropping debug info for " << DI);
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004661 }
Devang Patel00190342010-03-15 19:15:44 +00004662 }
4663
4664 // Build a debug info table entry.
Dan Gohman46510a72010-04-15 01:51:59 +00004665 if (const BitCastInst *BCI = dyn_cast<BitCastInst>(V))
Dale Johannesen904c2fa2010-02-01 19:54:53 +00004666 V = BCI->getOperand(0);
Dan Gohman46510a72010-04-15 01:51:59 +00004667 const AllocaInst *AI = dyn_cast<AllocaInst>(V);
Dale Johannesen904c2fa2010-02-01 19:54:53 +00004668 // Don't handle byval struct arguments or VLAs, for example.
4669 if (!AI)
4670 return 0;
4671 DenseMap<const AllocaInst*, int>::iterator SI =
4672 FuncInfo.StaticAllocaMap.find(AI);
4673 if (SI == FuncInfo.StaticAllocaMap.end())
4674 return 0; // VLAs.
4675 int FI = SI->second;
Michael J. Spencere70c5262010-10-16 08:25:21 +00004676
Chris Lattner512063d2010-04-05 06:19:28 +00004677 MachineModuleInfo &MMI = DAG.getMachineFunction().getMMI();
4678 if (!DI.getDebugLoc().isUnknown() && MMI.hasDebugInfo())
4679 MMI.setVariableDbgInfo(Variable, FI, DI.getDebugLoc());
Dale Johannesen904c2fa2010-02-01 19:54:53 +00004680 return 0;
4681 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004682 case Intrinsic::eh_exception: {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004683 // Insert the EXCEPTIONADDR instruction.
Dan Gohman84023e02010-07-10 09:00:22 +00004684 assert(FuncInfo.MBB->isLandingPad() &&
Dan Gohman99be8ae2010-04-19 22:41:47 +00004685 "Call to eh.exception not in landing pad!");
Owen Anderson825b72b2009-08-11 20:47:22 +00004686 SDVTList VTs = DAG.getVTList(TLI.getPointerTy(), MVT::Other);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004687 SDValue Ops[1];
4688 Ops[0] = DAG.getRoot();
Dale Johannesenfa42dea2009-01-30 01:34:22 +00004689 SDValue Op = DAG.getNode(ISD::EXCEPTIONADDR, dl, VTs, Ops, 1);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004690 setValue(&I, Op);
4691 DAG.setRoot(Op.getValue(1));
4692 return 0;
4693 }
4694
Duncan Sandsb01bbdc2009-10-14 16:11:37 +00004695 case Intrinsic::eh_selector: {
Dan Gohman84023e02010-07-10 09:00:22 +00004696 MachineBasicBlock *CallMBB = FuncInfo.MBB;
Chris Lattner512063d2010-04-05 06:19:28 +00004697 MachineModuleInfo &MMI = DAG.getMachineFunction().getMMI();
Dan Gohman99be8ae2010-04-19 22:41:47 +00004698 if (CallMBB->isLandingPad())
4699 AddCatchInfo(I, &MMI, CallMBB);
Chris Lattner3a5815f2009-09-17 23:54:54 +00004700 else {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004701#ifndef NDEBUG
Chris Lattner3a5815f2009-09-17 23:54:54 +00004702 FuncInfo.CatchInfoLost.insert(&I);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004703#endif
Chris Lattner3a5815f2009-09-17 23:54:54 +00004704 // FIXME: Mark exception selector register as live in. Hack for PR1508.
4705 unsigned Reg = TLI.getExceptionSelectorRegister();
Dan Gohman84023e02010-07-10 09:00:22 +00004706 if (Reg) FuncInfo.MBB->addLiveIn(Reg);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004707 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004708
Chris Lattner3a5815f2009-09-17 23:54:54 +00004709 // Insert the EHSELECTION instruction.
4710 SDVTList VTs = DAG.getVTList(TLI.getPointerTy(), MVT::Other);
4711 SDValue Ops[2];
Gabor Greif0635f352010-06-25 09:38:13 +00004712 Ops[0] = getValue(I.getArgOperand(0));
Chris Lattner3a5815f2009-09-17 23:54:54 +00004713 Ops[1] = getRoot();
4714 SDValue Op = DAG.getNode(ISD::EHSELECTION, dl, VTs, Ops, 2);
Chris Lattner3a5815f2009-09-17 23:54:54 +00004715 DAG.setRoot(Op.getValue(1));
Bill Wendling4533cac2010-01-28 21:51:40 +00004716 setValue(&I, DAG.getSExtOrTrunc(Op, dl, MVT::i32));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004717 return 0;
4718 }
4719
Duncan Sandsb01bbdc2009-10-14 16:11:37 +00004720 case Intrinsic::eh_typeid_for: {
Chris Lattner512063d2010-04-05 06:19:28 +00004721 // Find the type id for the given typeinfo.
Gabor Greif0635f352010-06-25 09:38:13 +00004722 GlobalVariable *GV = ExtractTypeInfo(I.getArgOperand(0));
Chris Lattner512063d2010-04-05 06:19:28 +00004723 unsigned TypeID = DAG.getMachineFunction().getMMI().getTypeIDFor(GV);
4724 Res = DAG.getConstant(TypeID, MVT::i32);
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004725 setValue(&I, Res);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004726 return 0;
4727 }
4728
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004729 case Intrinsic::eh_return_i32:
4730 case Intrinsic::eh_return_i64:
Chris Lattner512063d2010-04-05 06:19:28 +00004731 DAG.getMachineFunction().getMMI().setCallsEHReturn(true);
4732 DAG.setRoot(DAG.getNode(ISD::EH_RETURN, dl,
4733 MVT::Other,
4734 getControlRoot(),
Gabor Greif0635f352010-06-25 09:38:13 +00004735 getValue(I.getArgOperand(0)),
4736 getValue(I.getArgOperand(1))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004737 return 0;
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004738 case Intrinsic::eh_unwind_init:
Chris Lattner512063d2010-04-05 06:19:28 +00004739 DAG.getMachineFunction().getMMI().setCallsUnwindInit(true);
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004740 return 0;
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004741 case Intrinsic::eh_dwarf_cfa: {
Gabor Greif0635f352010-06-25 09:38:13 +00004742 SDValue CfaArg = DAG.getSExtOrTrunc(getValue(I.getArgOperand(0)), dl,
Duncan Sands3a66a682009-10-13 21:04:12 +00004743 TLI.getPointerTy());
Dale Johannesenfa42dea2009-01-30 01:34:22 +00004744 SDValue Offset = DAG.getNode(ISD::ADD, dl,
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004745 TLI.getPointerTy(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00004746 DAG.getNode(ISD::FRAME_TO_ARGS_OFFSET, dl,
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004747 TLI.getPointerTy()),
4748 CfaArg);
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004749 SDValue FA = DAG.getNode(ISD::FRAMEADDR, dl,
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004750 TLI.getPointerTy(),
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004751 DAG.getConstant(0, TLI.getPointerTy()));
Bill Wendling4533cac2010-01-28 21:51:40 +00004752 setValue(&I, DAG.getNode(ISD::ADD, dl, TLI.getPointerTy(),
4753 FA, Offset));
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004754 return 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004755 }
Jim Grosbachca752c92010-01-28 01:45:32 +00004756 case Intrinsic::eh_sjlj_callsite: {
Chris Lattner512063d2010-04-05 06:19:28 +00004757 MachineModuleInfo &MMI = DAG.getMachineFunction().getMMI();
Gabor Greif0635f352010-06-25 09:38:13 +00004758 ConstantInt *CI = dyn_cast<ConstantInt>(I.getArgOperand(0));
Jim Grosbachca752c92010-01-28 01:45:32 +00004759 assert(CI && "Non-constant call site value in eh.sjlj.callsite!");
Chris Lattner512063d2010-04-05 06:19:28 +00004760 assert(MMI.getCurrentCallSite() == 0 && "Overlapping call sites!");
Jim Grosbachca752c92010-01-28 01:45:32 +00004761
Chris Lattner512063d2010-04-05 06:19:28 +00004762 MMI.setCurrentCallSite(CI->getZExtValue());
Jim Grosbachca752c92010-01-28 01:45:32 +00004763 return 0;
4764 }
Bill Wendling6ef94172011-09-28 03:36:43 +00004765 case Intrinsic::eh_sjlj_functioncontext: {
4766 // Get and store the index of the function context.
4767 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
Bill Wendlingadbf7b22011-09-28 03:52:41 +00004768 AllocaInst *FnCtx =
4769 cast<AllocaInst>(I.getArgOperand(0)->stripPointerCasts());
Bill Wendling6ef94172011-09-28 03:36:43 +00004770 int FI = FuncInfo.StaticAllocaMap[FnCtx];
4771 MFI->setFunctionContextIndex(FI);
4772 return 0;
4773 }
Jim Grosbach23ff7cf2010-05-26 20:22:18 +00004774 case Intrinsic::eh_sjlj_setjmp: {
Bill Wendlingce370cf2011-10-07 21:25:38 +00004775 SDValue Ops[2];
4776 Ops[0] = getRoot();
4777 Ops[1] = getValue(I.getArgOperand(0));
4778 SDValue Op = DAG.getNode(ISD::EH_SJLJ_SETJMP, dl,
4779 DAG.getVTList(MVT::i32, MVT::Other),
4780 Ops, 2);
4781 setValue(&I, Op.getValue(0));
4782 DAG.setRoot(Op.getValue(1));
Jim Grosbach23ff7cf2010-05-26 20:22:18 +00004783 return 0;
4784 }
Jim Grosbach5eb19512010-05-22 01:06:18 +00004785 case Intrinsic::eh_sjlj_longjmp: {
Jim Grosbach23ff7cf2010-05-26 20:22:18 +00004786 DAG.setRoot(DAG.getNode(ISD::EH_SJLJ_LONGJMP, dl, MVT::Other,
Jim Grosbache4ad3872010-10-19 23:27:08 +00004787 getRoot(), getValue(I.getArgOperand(0))));
4788 return 0;
4789 }
Jim Grosbachca752c92010-01-28 01:45:32 +00004790
Dale Johannesen0488fb62010-09-30 23:57:10 +00004791 case Intrinsic::x86_mmx_pslli_w:
4792 case Intrinsic::x86_mmx_pslli_d:
4793 case Intrinsic::x86_mmx_pslli_q:
4794 case Intrinsic::x86_mmx_psrli_w:
4795 case Intrinsic::x86_mmx_psrli_d:
4796 case Intrinsic::x86_mmx_psrli_q:
4797 case Intrinsic::x86_mmx_psrai_w:
4798 case Intrinsic::x86_mmx_psrai_d: {
4799 SDValue ShAmt = getValue(I.getArgOperand(1));
4800 if (isa<ConstantSDNode>(ShAmt)) {
4801 visitTargetIntrinsic(I, Intrinsic);
4802 return 0;
4803 }
4804 unsigned NewIntrinsic = 0;
4805 EVT ShAmtVT = MVT::v2i32;
4806 switch (Intrinsic) {
4807 case Intrinsic::x86_mmx_pslli_w:
4808 NewIntrinsic = Intrinsic::x86_mmx_psll_w;
4809 break;
4810 case Intrinsic::x86_mmx_pslli_d:
4811 NewIntrinsic = Intrinsic::x86_mmx_psll_d;
4812 break;
4813 case Intrinsic::x86_mmx_pslli_q:
4814 NewIntrinsic = Intrinsic::x86_mmx_psll_q;
4815 break;
4816 case Intrinsic::x86_mmx_psrli_w:
4817 NewIntrinsic = Intrinsic::x86_mmx_psrl_w;
4818 break;
4819 case Intrinsic::x86_mmx_psrli_d:
4820 NewIntrinsic = Intrinsic::x86_mmx_psrl_d;
4821 break;
4822 case Intrinsic::x86_mmx_psrli_q:
4823 NewIntrinsic = Intrinsic::x86_mmx_psrl_q;
4824 break;
4825 case Intrinsic::x86_mmx_psrai_w:
4826 NewIntrinsic = Intrinsic::x86_mmx_psra_w;
4827 break;
4828 case Intrinsic::x86_mmx_psrai_d:
4829 NewIntrinsic = Intrinsic::x86_mmx_psra_d;
4830 break;
4831 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
4832 }
4833
4834 // The vector shift intrinsics with scalars uses 32b shift amounts but
4835 // the sse2/mmx shift instructions reads 64 bits. Set the upper 32 bits
4836 // to be zero.
4837 // We must do this early because v2i32 is not a legal type.
4838 DebugLoc dl = getCurDebugLoc();
4839 SDValue ShOps[2];
4840 ShOps[0] = ShAmt;
4841 ShOps[1] = DAG.getConstant(0, MVT::i32);
4842 ShAmt = DAG.getNode(ISD::BUILD_VECTOR, dl, ShAmtVT, &ShOps[0], 2);
4843 EVT DestVT = TLI.getValueType(I.getType());
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004844 ShAmt = DAG.getNode(ISD::BITCAST, dl, DestVT, ShAmt);
Dale Johannesen0488fb62010-09-30 23:57:10 +00004845 Res = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, DestVT,
4846 DAG.getConstant(NewIntrinsic, MVT::i32),
4847 getValue(I.getArgOperand(0)), ShAmt);
4848 setValue(&I, Res);
4849 return 0;
4850 }
Mon P Wang77cdf302008-11-10 20:54:11 +00004851 case Intrinsic::convertff:
4852 case Intrinsic::convertfsi:
4853 case Intrinsic::convertfui:
4854 case Intrinsic::convertsif:
4855 case Intrinsic::convertuif:
4856 case Intrinsic::convertss:
4857 case Intrinsic::convertsu:
4858 case Intrinsic::convertus:
4859 case Intrinsic::convertuu: {
4860 ISD::CvtCode Code = ISD::CVT_INVALID;
4861 switch (Intrinsic) {
4862 case Intrinsic::convertff: Code = ISD::CVT_FF; break;
4863 case Intrinsic::convertfsi: Code = ISD::CVT_FS; break;
4864 case Intrinsic::convertfui: Code = ISD::CVT_FU; break;
4865 case Intrinsic::convertsif: Code = ISD::CVT_SF; break;
4866 case Intrinsic::convertuif: Code = ISD::CVT_UF; break;
4867 case Intrinsic::convertss: Code = ISD::CVT_SS; break;
4868 case Intrinsic::convertsu: Code = ISD::CVT_SU; break;
4869 case Intrinsic::convertus: Code = ISD::CVT_US; break;
4870 case Intrinsic::convertuu: Code = ISD::CVT_UU; break;
4871 }
Owen Andersone50ed302009-08-10 22:56:29 +00004872 EVT DestVT = TLI.getValueType(I.getType());
Gabor Greif0635f352010-06-25 09:38:13 +00004873 const Value *Op1 = I.getArgOperand(0);
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004874 Res = DAG.getConvertRndSat(DestVT, getCurDebugLoc(), getValue(Op1),
4875 DAG.getValueType(DestVT),
4876 DAG.getValueType(getValue(Op1).getValueType()),
Gabor Greif0635f352010-06-25 09:38:13 +00004877 getValue(I.getArgOperand(1)),
4878 getValue(I.getArgOperand(2)),
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004879 Code);
4880 setValue(&I, Res);
Mon P Wang77cdf302008-11-10 20:54:11 +00004881 return 0;
4882 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004883 case Intrinsic::sqrt:
Bill Wendling4533cac2010-01-28 21:51:40 +00004884 setValue(&I, DAG.getNode(ISD::FSQRT, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00004885 getValue(I.getArgOperand(0)).getValueType(),
4886 getValue(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004887 return 0;
4888 case Intrinsic::powi:
Gabor Greif0635f352010-06-25 09:38:13 +00004889 setValue(&I, ExpandPowI(dl, getValue(I.getArgOperand(0)),
4890 getValue(I.getArgOperand(1)), DAG));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004891 return 0;
4892 case Intrinsic::sin:
Bill Wendling4533cac2010-01-28 21:51:40 +00004893 setValue(&I, DAG.getNode(ISD::FSIN, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00004894 getValue(I.getArgOperand(0)).getValueType(),
4895 getValue(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004896 return 0;
4897 case Intrinsic::cos:
Bill Wendling4533cac2010-01-28 21:51:40 +00004898 setValue(&I, DAG.getNode(ISD::FCOS, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00004899 getValue(I.getArgOperand(0)).getValueType(),
4900 getValue(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004901 return 0;
Dale Johannesen7794f2a2008-09-04 00:47:13 +00004902 case Intrinsic::log:
Dale Johannesen59e577f2008-09-05 18:38:42 +00004903 visitLog(I);
Dale Johannesen7794f2a2008-09-04 00:47:13 +00004904 return 0;
4905 case Intrinsic::log2:
Dale Johannesen59e577f2008-09-05 18:38:42 +00004906 visitLog2(I);
Dale Johannesen7794f2a2008-09-04 00:47:13 +00004907 return 0;
4908 case Intrinsic::log10:
Dale Johannesen59e577f2008-09-05 18:38:42 +00004909 visitLog10(I);
Dale Johannesen7794f2a2008-09-04 00:47:13 +00004910 return 0;
4911 case Intrinsic::exp:
Dale Johannesen59e577f2008-09-05 18:38:42 +00004912 visitExp(I);
Dale Johannesen7794f2a2008-09-04 00:47:13 +00004913 return 0;
4914 case Intrinsic::exp2:
Dale Johannesen601d3c02008-09-05 01:48:15 +00004915 visitExp2(I);
Dale Johannesen7794f2a2008-09-04 00:47:13 +00004916 return 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004917 case Intrinsic::pow:
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004918 visitPow(I);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004919 return 0;
Cameron Zwarich33390842011-07-08 21:39:21 +00004920 case Intrinsic::fma:
4921 setValue(&I, DAG.getNode(ISD::FMA, dl,
4922 getValue(I.getArgOperand(0)).getValueType(),
4923 getValue(I.getArgOperand(0)),
4924 getValue(I.getArgOperand(1)),
4925 getValue(I.getArgOperand(2))));
4926 return 0;
Anton Korobeynikovbe5b0322010-03-14 18:42:15 +00004927 case Intrinsic::convert_to_fp16:
4928 setValue(&I, DAG.getNode(ISD::FP32_TO_FP16, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00004929 MVT::i16, getValue(I.getArgOperand(0))));
Anton Korobeynikovbe5b0322010-03-14 18:42:15 +00004930 return 0;
4931 case Intrinsic::convert_from_fp16:
4932 setValue(&I, DAG.getNode(ISD::FP16_TO_FP32, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00004933 MVT::f32, getValue(I.getArgOperand(0))));
Anton Korobeynikovbe5b0322010-03-14 18:42:15 +00004934 return 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004935 case Intrinsic::pcmarker: {
Gabor Greif0635f352010-06-25 09:38:13 +00004936 SDValue Tmp = getValue(I.getArgOperand(0));
Bill Wendling4533cac2010-01-28 21:51:40 +00004937 DAG.setRoot(DAG.getNode(ISD::PCMARKER, dl, MVT::Other, getRoot(), Tmp));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004938 return 0;
4939 }
4940 case Intrinsic::readcyclecounter: {
4941 SDValue Op = getRoot();
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004942 Res = DAG.getNode(ISD::READCYCLECOUNTER, dl,
4943 DAG.getVTList(MVT::i64, MVT::Other),
4944 &Op, 1);
4945 setValue(&I, Res);
4946 DAG.setRoot(Res.getValue(1));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004947 return 0;
4948 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004949 case Intrinsic::bswap:
Bill Wendling4533cac2010-01-28 21:51:40 +00004950 setValue(&I, DAG.getNode(ISD::BSWAP, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00004951 getValue(I.getArgOperand(0)).getValueType(),
4952 getValue(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004953 return 0;
4954 case Intrinsic::cttz: {
Gabor Greif0635f352010-06-25 09:38:13 +00004955 SDValue Arg = getValue(I.getArgOperand(0));
Chandler Carruth63974b22011-12-13 01:56:10 +00004956 ConstantInt *CI = cast<ConstantInt>(I.getArgOperand(1));
Owen Andersone50ed302009-08-10 22:56:29 +00004957 EVT Ty = Arg.getValueType();
Chandler Carruth63974b22011-12-13 01:56:10 +00004958 setValue(&I, DAG.getNode(CI->isZero() ? ISD::CTTZ : ISD::CTTZ_ZERO_UNDEF,
4959 dl, Ty, Arg));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004960 return 0;
4961 }
4962 case Intrinsic::ctlz: {
Gabor Greif0635f352010-06-25 09:38:13 +00004963 SDValue Arg = getValue(I.getArgOperand(0));
Chandler Carruth63974b22011-12-13 01:56:10 +00004964 ConstantInt *CI = cast<ConstantInt>(I.getArgOperand(1));
Owen Andersone50ed302009-08-10 22:56:29 +00004965 EVT Ty = Arg.getValueType();
Chandler Carruth63974b22011-12-13 01:56:10 +00004966 setValue(&I, DAG.getNode(CI->isZero() ? ISD::CTLZ : ISD::CTLZ_ZERO_UNDEF,
4967 dl, Ty, Arg));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004968 return 0;
4969 }
4970 case Intrinsic::ctpop: {
Gabor Greif0635f352010-06-25 09:38:13 +00004971 SDValue Arg = getValue(I.getArgOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00004972 EVT Ty = Arg.getValueType();
Bill Wendling4533cac2010-01-28 21:51:40 +00004973 setValue(&I, DAG.getNode(ISD::CTPOP, dl, Ty, Arg));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004974 return 0;
4975 }
4976 case Intrinsic::stacksave: {
4977 SDValue Op = getRoot();
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004978 Res = DAG.getNode(ISD::STACKSAVE, dl,
4979 DAG.getVTList(TLI.getPointerTy(), MVT::Other), &Op, 1);
4980 setValue(&I, Res);
4981 DAG.setRoot(Res.getValue(1));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004982 return 0;
4983 }
4984 case Intrinsic::stackrestore: {
Gabor Greif0635f352010-06-25 09:38:13 +00004985 Res = getValue(I.getArgOperand(0));
Bill Wendling4533cac2010-01-28 21:51:40 +00004986 DAG.setRoot(DAG.getNode(ISD::STACKRESTORE, dl, MVT::Other, getRoot(), Res));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004987 return 0;
4988 }
Bill Wendling57344502008-11-18 11:01:33 +00004989 case Intrinsic::stackprotector: {
Bill Wendlingb2a42982008-11-06 02:29:10 +00004990 // Emit code into the DAG to store the stack guard onto the stack.
4991 MachineFunction &MF = DAG.getMachineFunction();
4992 MachineFrameInfo *MFI = MF.getFrameInfo();
Owen Andersone50ed302009-08-10 22:56:29 +00004993 EVT PtrTy = TLI.getPointerTy();
Bill Wendlingb2a42982008-11-06 02:29:10 +00004994
Gabor Greif0635f352010-06-25 09:38:13 +00004995 SDValue Src = getValue(I.getArgOperand(0)); // The guard's value.
4996 AllocaInst *Slot = cast<AllocaInst>(I.getArgOperand(1));
Bill Wendlingb2a42982008-11-06 02:29:10 +00004997
Bill Wendlingb7c6ebc2008-11-07 01:23:58 +00004998 int FI = FuncInfo.StaticAllocaMap[Slot];
Bill Wendlingb2a42982008-11-06 02:29:10 +00004999 MFI->setStackProtectorIndex(FI);
5000
5001 SDValue FIN = DAG.getFrameIndex(FI, PtrTy);
5002
5003 // Store the stack protector onto the stack.
Bill Wendlingd0283fa2009-12-22 00:40:51 +00005004 Res = DAG.getStore(getRoot(), getCurDebugLoc(), Src, FIN,
Chris Lattner84bd98a2010-09-21 18:58:22 +00005005 MachinePointerInfo::getFixedStack(FI),
5006 true, false, 0);
Bill Wendlingd0283fa2009-12-22 00:40:51 +00005007 setValue(&I, Res);
5008 DAG.setRoot(Res);
Bill Wendlingb2a42982008-11-06 02:29:10 +00005009 return 0;
5010 }
Eric Christopher7b5e6172009-10-27 00:52:25 +00005011 case Intrinsic::objectsize: {
5012 // If we don't know by now, we're never going to know.
Gabor Greif0635f352010-06-25 09:38:13 +00005013 ConstantInt *CI = dyn_cast<ConstantInt>(I.getArgOperand(1));
Eric Christopher7b5e6172009-10-27 00:52:25 +00005014
5015 assert(CI && "Non-constant type in __builtin_object_size?");
5016
Gabor Greif0635f352010-06-25 09:38:13 +00005017 SDValue Arg = getValue(I.getCalledValue());
Eric Christopher7e5d2ff2009-10-28 21:32:16 +00005018 EVT Ty = Arg.getValueType();
5019
Dan Gohmane368b462010-06-18 14:22:04 +00005020 if (CI->isZero())
Bill Wendlingd0283fa2009-12-22 00:40:51 +00005021 Res = DAG.getConstant(-1ULL, Ty);
Eric Christopher7b5e6172009-10-27 00:52:25 +00005022 else
Bill Wendlingd0283fa2009-12-22 00:40:51 +00005023 Res = DAG.getConstant(0, Ty);
5024
5025 setValue(&I, Res);
Eric Christopher7b5e6172009-10-27 00:52:25 +00005026 return 0;
5027 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005028 case Intrinsic::var_annotation:
5029 // Discard annotate attributes
5030 return 0;
5031
5032 case Intrinsic::init_trampoline: {
Gabor Greif0635f352010-06-25 09:38:13 +00005033 const Function *F = cast<Function>(I.getArgOperand(1)->stripPointerCasts());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005034
5035 SDValue Ops[6];
5036 Ops[0] = getRoot();
Gabor Greif0635f352010-06-25 09:38:13 +00005037 Ops[1] = getValue(I.getArgOperand(0));
5038 Ops[2] = getValue(I.getArgOperand(1));
5039 Ops[3] = getValue(I.getArgOperand(2));
5040 Ops[4] = DAG.getSrcValue(I.getArgOperand(0));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005041 Ops[5] = DAG.getSrcValue(F);
5042
Duncan Sands4a544a72011-09-06 13:37:06 +00005043 Res = DAG.getNode(ISD::INIT_TRAMPOLINE, dl, MVT::Other, Ops, 6);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005044
Duncan Sands4a544a72011-09-06 13:37:06 +00005045 DAG.setRoot(Res);
5046 return 0;
5047 }
5048 case Intrinsic::adjust_trampoline: {
5049 setValue(&I, DAG.getNode(ISD::ADJUST_TRAMPOLINE, dl,
5050 TLI.getPointerTy(),
5051 getValue(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005052 return 0;
5053 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005054 case Intrinsic::gcroot:
5055 if (GFI) {
Gabor Greif0635f352010-06-25 09:38:13 +00005056 const Value *Alloca = I.getArgOperand(0);
5057 const Constant *TypeMap = cast<Constant>(I.getArgOperand(1));
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005058
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005059 FrameIndexSDNode *FI = cast<FrameIndexSDNode>(getValue(Alloca).getNode());
5060 GFI->addStackRoot(FI->getIndex(), TypeMap);
5061 }
5062 return 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005063 case Intrinsic::gcread:
5064 case Intrinsic::gcwrite:
Torok Edwinc23197a2009-07-14 16:55:14 +00005065 llvm_unreachable("GC failed to lower gcread/gcwrite intrinsics!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005066 return 0;
Bill Wendlingd0283fa2009-12-22 00:40:51 +00005067 case Intrinsic::flt_rounds:
Bill Wendling4533cac2010-01-28 21:51:40 +00005068 setValue(&I, DAG.getNode(ISD::FLT_ROUNDS_, dl, MVT::i32));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005069 return 0;
Jakub Staszak9da99342011-07-06 18:22:43 +00005070
5071 case Intrinsic::expect: {
5072 // Just replace __builtin_expect(exp, c) with EXP.
5073 setValue(&I, getValue(I.getArgOperand(0)));
5074 return 0;
5075 }
5076
Evan Cheng4da0c7c2011-04-08 21:37:21 +00005077 case Intrinsic::trap: {
Nick Lewycky8a8d4792011-12-02 22:16:29 +00005078 StringRef TrapFuncName = TM.Options.getTrapFunctionName();
Evan Cheng4da0c7c2011-04-08 21:37:21 +00005079 if (TrapFuncName.empty()) {
5080 DAG.setRoot(DAG.getNode(ISD::TRAP, dl,MVT::Other, getRoot()));
5081 return 0;
5082 }
5083 TargetLowering::ArgListTy Args;
5084 std::pair<SDValue, SDValue> Result =
5085 TLI.LowerCallTo(getRoot(), I.getType(),
5086 false, false, false, false, 0, CallingConv::C,
5087 /*isTailCall=*/false, /*isReturnValueUsed=*/true,
5088 DAG.getExternalSymbol(TrapFuncName.data(), TLI.getPointerTy()),
5089 Args, DAG, getCurDebugLoc());
5090 DAG.setRoot(Result.second);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005091 return 0;
Evan Cheng4da0c7c2011-04-08 21:37:21 +00005092 }
Bill Wendlingef375462008-11-21 02:38:44 +00005093 case Intrinsic::uadd_with_overflow:
Bill Wendling74c37652008-12-09 22:08:41 +00005094 return implVisitAluOverflow(I, ISD::UADDO);
5095 case Intrinsic::sadd_with_overflow:
5096 return implVisitAluOverflow(I, ISD::SADDO);
5097 case Intrinsic::usub_with_overflow:
5098 return implVisitAluOverflow(I, ISD::USUBO);
5099 case Intrinsic::ssub_with_overflow:
5100 return implVisitAluOverflow(I, ISD::SSUBO);
5101 case Intrinsic::umul_with_overflow:
5102 return implVisitAluOverflow(I, ISD::UMULO);
5103 case Intrinsic::smul_with_overflow:
5104 return implVisitAluOverflow(I, ISD::SMULO);
Bill Wendling7cdc3c82008-11-21 02:03:52 +00005105
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005106 case Intrinsic::prefetch: {
Bruno Cardoso Lopes9a767332011-06-14 04:58:37 +00005107 SDValue Ops[5];
Dale Johannesen1de4aa92010-10-26 23:11:10 +00005108 unsigned rw = cast<ConstantInt>(I.getArgOperand(1))->getZExtValue();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005109 Ops[0] = getRoot();
Gabor Greif0635f352010-06-25 09:38:13 +00005110 Ops[1] = getValue(I.getArgOperand(0));
5111 Ops[2] = getValue(I.getArgOperand(1));
5112 Ops[3] = getValue(I.getArgOperand(2));
Bruno Cardoso Lopes9a767332011-06-14 04:58:37 +00005113 Ops[4] = getValue(I.getArgOperand(3));
Dale Johannesen1de4aa92010-10-26 23:11:10 +00005114 DAG.setRoot(DAG.getMemIntrinsicNode(ISD::PREFETCH, dl,
5115 DAG.getVTList(MVT::Other),
Bruno Cardoso Lopes9a767332011-06-14 04:58:37 +00005116 &Ops[0], 5,
Dale Johannesen1de4aa92010-10-26 23:11:10 +00005117 EVT::getIntegerVT(*Context, 8),
5118 MachinePointerInfo(I.getArgOperand(0)),
5119 0, /* align */
5120 false, /* volatile */
5121 rw==0, /* read */
5122 rw==1)); /* write */
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005123 return 0;
5124 }
Duncan Sandsf07c9492009-11-10 09:08:09 +00005125
5126 case Intrinsic::invariant_start:
5127 case Intrinsic::lifetime_start:
5128 // Discard region information.
Bill Wendling4533cac2010-01-28 21:51:40 +00005129 setValue(&I, DAG.getUNDEF(TLI.getPointerTy()));
Duncan Sandsf07c9492009-11-10 09:08:09 +00005130 return 0;
5131 case Intrinsic::invariant_end:
5132 case Intrinsic::lifetime_end:
5133 // Discard region information.
5134 return 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005135 }
5136}
5137
Dan Gohman46510a72010-04-15 01:51:59 +00005138void SelectionDAGBuilder::LowerCallTo(ImmutableCallSite CS, SDValue Callee,
Dan Gohman2048b852009-11-23 18:04:58 +00005139 bool isTailCall,
5140 MachineBasicBlock *LandingPad) {
Chris Lattnerdb125cf2011-07-18 04:54:35 +00005141 PointerType *PT = cast<PointerType>(CS.getCalledValue()->getType());
5142 FunctionType *FTy = cast<FunctionType>(PT->getElementType());
5143 Type *RetTy = FTy->getReturnType();
Chris Lattner512063d2010-04-05 06:19:28 +00005144 MachineModuleInfo &MMI = DAG.getMachineFunction().getMMI();
Chris Lattner16112732010-03-14 01:41:15 +00005145 MCSymbol *BeginLabel = 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005146
5147 TargetLowering::ArgListTy Args;
5148 TargetLowering::ArgListEntry Entry;
5149 Args.reserve(CS.arg_size());
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005150
5151 // Check whether the function can return without sret-demotion.
Dan Gohman84023e02010-07-10 09:00:22 +00005152 SmallVector<ISD::OutputArg, 4> Outs;
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005153 SmallVector<uint64_t, 4> Offsets;
Dan Gohman84023e02010-07-10 09:00:22 +00005154 GetReturnInfo(RetTy, CS.getAttributes().getRetAttributes(),
5155 Outs, TLI, &Offsets);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005156
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005157 bool CanLowerReturn = TLI.CanLowerReturn(CS.getCallingConv(),
Eric Christopher471e4222011-06-08 23:55:35 +00005158 DAG.getMachineFunction(),
5159 FTy->isVarArg(), Outs,
5160 FTy->getContext());
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005161
5162 SDValue DemoteStackSlot;
Chris Lattnerecf42c42010-09-21 16:36:31 +00005163 int DemoteStackIdx = -100;
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005164
5165 if (!CanLowerReturn) {
5166 uint64_t TySize = TLI.getTargetData()->getTypeAllocSize(
5167 FTy->getReturnType());
5168 unsigned Align = TLI.getTargetData()->getPrefTypeAlignment(
5169 FTy->getReturnType());
5170 MachineFunction &MF = DAG.getMachineFunction();
Chris Lattnerecf42c42010-09-21 16:36:31 +00005171 DemoteStackIdx = MF.getFrameInfo()->CreateStackObject(TySize, Align, false);
Chris Lattnerdb125cf2011-07-18 04:54:35 +00005172 Type *StackSlotPtrType = PointerType::getUnqual(FTy->getReturnType());
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005173
Chris Lattnerecf42c42010-09-21 16:36:31 +00005174 DemoteStackSlot = DAG.getFrameIndex(DemoteStackIdx, TLI.getPointerTy());
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005175 Entry.Node = DemoteStackSlot;
5176 Entry.Ty = StackSlotPtrType;
5177 Entry.isSExt = false;
5178 Entry.isZExt = false;
5179 Entry.isInReg = false;
5180 Entry.isSRet = true;
5181 Entry.isNest = false;
5182 Entry.isByVal = false;
5183 Entry.Alignment = Align;
5184 Args.push_back(Entry);
5185 RetTy = Type::getVoidTy(FTy->getContext());
5186 }
5187
Dan Gohman46510a72010-04-15 01:51:59 +00005188 for (ImmutableCallSite::arg_iterator i = CS.arg_begin(), e = CS.arg_end();
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005189 i != e; ++i) {
Rafael Espindola3fa82832011-05-13 15:18:06 +00005190 const Value *V = *i;
5191
5192 // Skip empty types
5193 if (V->getType()->isEmptyTy())
5194 continue;
5195
5196 SDValue ArgNode = getValue(V);
5197 Entry.Node = ArgNode; Entry.Ty = V->getType();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005198
5199 unsigned attrInd = i - CS.arg_begin() + 1;
Devang Patel05988662008-09-25 21:00:45 +00005200 Entry.isSExt = CS.paramHasAttr(attrInd, Attribute::SExt);
5201 Entry.isZExt = CS.paramHasAttr(attrInd, Attribute::ZExt);
5202 Entry.isInReg = CS.paramHasAttr(attrInd, Attribute::InReg);
5203 Entry.isSRet = CS.paramHasAttr(attrInd, Attribute::StructRet);
5204 Entry.isNest = CS.paramHasAttr(attrInd, Attribute::Nest);
5205 Entry.isByVal = CS.paramHasAttr(attrInd, Attribute::ByVal);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005206 Entry.Alignment = CS.getParamAlignment(attrInd);
5207 Args.push_back(Entry);
5208 }
5209
Chris Lattner512063d2010-04-05 06:19:28 +00005210 if (LandingPad) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005211 // Insert a label before the invoke call to mark the try range. This can be
5212 // used to detect deletion of the invoke via the MachineModuleInfo.
Chris Lattner512063d2010-04-05 06:19:28 +00005213 BeginLabel = MMI.getContext().CreateTempSymbol();
Jim Grosbach1b747ad2009-08-11 00:09:57 +00005214
Jim Grosbachca752c92010-01-28 01:45:32 +00005215 // For SjLj, keep track of which landing pads go with which invokes
5216 // so as to maintain the ordering of pads in the LSDA.
Chris Lattner512063d2010-04-05 06:19:28 +00005217 unsigned CallSiteIndex = MMI.getCurrentCallSite();
Jim Grosbachca752c92010-01-28 01:45:32 +00005218 if (CallSiteIndex) {
Chris Lattner512063d2010-04-05 06:19:28 +00005219 MMI.setCallSiteBeginLabel(BeginLabel, CallSiteIndex);
Bill Wendling30e67402011-10-05 22:24:35 +00005220 LPadToCallSiteMap[LandingPad].push_back(CallSiteIndex);
Bill Wendlinga8512ed2011-10-04 22:00:35 +00005221
Jim Grosbachca752c92010-01-28 01:45:32 +00005222 // Now that the call site is handled, stop tracking it.
Chris Lattner512063d2010-04-05 06:19:28 +00005223 MMI.setCurrentCallSite(0);
Jim Grosbachca752c92010-01-28 01:45:32 +00005224 }
5225
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005226 // Both PendingLoads and PendingExports must be flushed here;
5227 // this call might not return.
5228 (void)getRoot();
Chris Lattner7561d482010-03-14 02:33:54 +00005229 DAG.setRoot(DAG.getEHLabel(getCurDebugLoc(), getControlRoot(), BeginLabel));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005230 }
5231
Dan Gohman98ca4f22009-08-05 01:29:28 +00005232 // Check if target-independent constraints permit a tail call here.
5233 // Target-dependent constraints are checked within TLI.LowerCallTo.
5234 if (isTailCall &&
Evan Cheng86809cc2010-02-03 03:28:02 +00005235 !isInTailCallPosition(CS, CS.getAttributes().getRetAttributes(), TLI))
Dan Gohman98ca4f22009-08-05 01:29:28 +00005236 isTailCall = false;
5237
Dan Gohmanbadcda42010-08-28 00:51:03 +00005238 // If there's a possibility that fast-isel has already selected some amount
5239 // of the current basic block, don't emit a tail call.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00005240 if (isTailCall && TM.Options.EnableFastISel)
Dan Gohmanbadcda42010-08-28 00:51:03 +00005241 isTailCall = false;
5242
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005243 std::pair<SDValue,SDValue> Result =
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005244 TLI.LowerCallTo(getRoot(), RetTy,
Devang Patel05988662008-09-25 21:00:45 +00005245 CS.paramHasAttr(0, Attribute::SExt),
Dale Johannesen86098bd2008-09-26 19:31:26 +00005246 CS.paramHasAttr(0, Attribute::ZExt), FTy->isVarArg(),
Tilmann Scheller6b61cd12009-07-03 06:44:53 +00005247 CS.paramHasAttr(0, Attribute::InReg), FTy->getNumParams(),
Dale Johannesen86098bd2008-09-26 19:31:26 +00005248 CS.getCallingConv(),
Dan Gohman98ca4f22009-08-05 01:29:28 +00005249 isTailCall,
5250 !CS.getInstruction()->use_empty(),
Bill Wendling46ada192010-03-02 01:55:18 +00005251 Callee, Args, DAG, getCurDebugLoc());
Dan Gohman98ca4f22009-08-05 01:29:28 +00005252 assert((isTailCall || Result.second.getNode()) &&
5253 "Non-null chain expected with non-tail call!");
5254 assert((Result.second.getNode() || !Result.first.getNode()) &&
5255 "Null value expected with tail call!");
Bill Wendlinge80ae832009-12-22 00:50:32 +00005256 if (Result.first.getNode()) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005257 setValue(CS.getInstruction(), Result.first);
Bill Wendlinge80ae832009-12-22 00:50:32 +00005258 } else if (!CanLowerReturn && Result.second.getNode()) {
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005259 // The instruction result is the result of loading from the
5260 // hidden sret parameter.
5261 SmallVector<EVT, 1> PVTs;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00005262 Type *PtrRetTy = PointerType::getUnqual(FTy->getReturnType());
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005263
5264 ComputeValueVTs(TLI, PtrRetTy, PVTs);
5265 assert(PVTs.size() == 1 && "Pointers should fit in one register");
5266 EVT PtrVT = PVTs[0];
Dan Gohman84023e02010-07-10 09:00:22 +00005267 unsigned NumValues = Outs.size();
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005268 SmallVector<SDValue, 4> Values(NumValues);
5269 SmallVector<SDValue, 4> Chains(NumValues);
5270
5271 for (unsigned i = 0; i < NumValues; ++i) {
Bill Wendlinge80ae832009-12-22 00:50:32 +00005272 SDValue Add = DAG.getNode(ISD::ADD, getCurDebugLoc(), PtrVT,
5273 DemoteStackSlot,
5274 DAG.getConstant(Offsets[i], PtrVT));
Dan Gohman84023e02010-07-10 09:00:22 +00005275 SDValue L = DAG.getLoad(Outs[i].VT, getCurDebugLoc(), Result.second,
Chris Lattnerecf42c42010-09-21 16:36:31 +00005276 Add,
5277 MachinePointerInfo::getFixedStack(DemoteStackIdx, Offsets[i]),
Pete Cooperd752e0f2011-11-08 18:42:53 +00005278 false, false, false, 1);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005279 Values[i] = L;
5280 Chains[i] = L.getValue(1);
5281 }
Bill Wendlinge80ae832009-12-22 00:50:32 +00005282
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005283 SDValue Chain = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(),
5284 MVT::Other, &Chains[0], NumValues);
5285 PendingLoads.push_back(Chain);
Michael J. Spencere70c5262010-10-16 08:25:21 +00005286
Kenneth Uildriks93ae4072010-01-16 23:37:33 +00005287 // Collect the legal value parts into potentially illegal values
5288 // that correspond to the original function's return values.
5289 SmallVector<EVT, 4> RetTys;
5290 RetTy = FTy->getReturnType();
5291 ComputeValueVTs(TLI, RetTy, RetTys);
5292 ISD::NodeType AssertOp = ISD::DELETED_NODE;
5293 SmallVector<SDValue, 4> ReturnValues;
5294 unsigned CurReg = 0;
5295 for (unsigned I = 0, E = RetTys.size(); I != E; ++I) {
5296 EVT VT = RetTys[I];
5297 EVT RegisterVT = TLI.getRegisterType(RetTy->getContext(), VT);
5298 unsigned NumRegs = TLI.getNumRegisters(RetTy->getContext(), VT);
Michael J. Spencere70c5262010-10-16 08:25:21 +00005299
Kenneth Uildriks93ae4072010-01-16 23:37:33 +00005300 SDValue ReturnValue =
Bill Wendling46ada192010-03-02 01:55:18 +00005301 getCopyFromParts(DAG, getCurDebugLoc(), &Values[CurReg], NumRegs,
Kenneth Uildriks93ae4072010-01-16 23:37:33 +00005302 RegisterVT, VT, AssertOp);
5303 ReturnValues.push_back(ReturnValue);
Kenneth Uildriks93ae4072010-01-16 23:37:33 +00005304 CurReg += NumRegs;
5305 }
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005306
Bill Wendling4533cac2010-01-28 21:51:40 +00005307 setValue(CS.getInstruction(),
5308 DAG.getNode(ISD::MERGE_VALUES, getCurDebugLoc(),
5309 DAG.getVTList(&RetTys[0], RetTys.size()),
5310 &ReturnValues[0], ReturnValues.size()));
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005311 }
Bill Wendlinge80ae832009-12-22 00:50:32 +00005312
Evan Chengc249e482011-04-01 19:57:01 +00005313 // Assign order to nodes here. If the call does not produce a result, it won't
5314 // be mapped to a SDNode and visit() will not assign it an order number.
Evan Cheng8380c032011-04-01 19:42:22 +00005315 if (!Result.second.getNode()) {
Evan Chengc249e482011-04-01 19:57:01 +00005316 // As a special case, a null chain means that a tail call has been emitted and
5317 // the DAG root is already updated.
Dan Gohman98ca4f22009-08-05 01:29:28 +00005318 HasTailCall = true;
Evan Cheng8380c032011-04-01 19:42:22 +00005319 ++SDNodeOrder;
5320 AssignOrderingToNode(DAG.getRoot().getNode());
5321 } else {
5322 DAG.setRoot(Result.second);
5323 ++SDNodeOrder;
5324 AssignOrderingToNode(Result.second.getNode());
5325 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005326
Chris Lattner512063d2010-04-05 06:19:28 +00005327 if (LandingPad) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005328 // Insert a label at the end of the invoke call to mark the try range. This
5329 // can be used to detect deletion of the invoke via the MachineModuleInfo.
Chris Lattner512063d2010-04-05 06:19:28 +00005330 MCSymbol *EndLabel = MMI.getContext().CreateTempSymbol();
Chris Lattner7561d482010-03-14 02:33:54 +00005331 DAG.setRoot(DAG.getEHLabel(getCurDebugLoc(), getRoot(), EndLabel));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005332
5333 // Inform MachineModuleInfo of range.
Chris Lattner512063d2010-04-05 06:19:28 +00005334 MMI.addInvoke(LandingPad, BeginLabel, EndLabel);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005335 }
5336}
5337
Chris Lattner8047d9a2009-12-24 00:37:38 +00005338/// IsOnlyUsedInZeroEqualityComparison - Return true if it only matters that the
5339/// value is equal or not-equal to zero.
Dan Gohman46510a72010-04-15 01:51:59 +00005340static bool IsOnlyUsedInZeroEqualityComparison(const Value *V) {
5341 for (Value::const_use_iterator UI = V->use_begin(), E = V->use_end();
Chris Lattner8047d9a2009-12-24 00:37:38 +00005342 UI != E; ++UI) {
Dan Gohman46510a72010-04-15 01:51:59 +00005343 if (const ICmpInst *IC = dyn_cast<ICmpInst>(*UI))
Chris Lattner8047d9a2009-12-24 00:37:38 +00005344 if (IC->isEquality())
Dan Gohman46510a72010-04-15 01:51:59 +00005345 if (const Constant *C = dyn_cast<Constant>(IC->getOperand(1)))
Chris Lattner8047d9a2009-12-24 00:37:38 +00005346 if (C->isNullValue())
5347 continue;
5348 // Unknown instruction.
5349 return false;
5350 }
5351 return true;
5352}
5353
Dan Gohman46510a72010-04-15 01:51:59 +00005354static SDValue getMemCmpLoad(const Value *PtrVal, MVT LoadVT,
Chris Lattnerdb125cf2011-07-18 04:54:35 +00005355 Type *LoadTy,
Chris Lattner8047d9a2009-12-24 00:37:38 +00005356 SelectionDAGBuilder &Builder) {
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005357
Chris Lattner8047d9a2009-12-24 00:37:38 +00005358 // Check to see if this load can be trivially constant folded, e.g. if the
5359 // input is from a string literal.
Dan Gohman46510a72010-04-15 01:51:59 +00005360 if (const Constant *LoadInput = dyn_cast<Constant>(PtrVal)) {
Chris Lattner8047d9a2009-12-24 00:37:38 +00005361 // Cast pointer to the type we really want to load.
Dan Gohman46510a72010-04-15 01:51:59 +00005362 LoadInput = ConstantExpr::getBitCast(const_cast<Constant *>(LoadInput),
Chris Lattner8047d9a2009-12-24 00:37:38 +00005363 PointerType::getUnqual(LoadTy));
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005364
Dan Gohman46510a72010-04-15 01:51:59 +00005365 if (const Constant *LoadCst =
5366 ConstantFoldLoadFromConstPtr(const_cast<Constant *>(LoadInput),
5367 Builder.TD))
Chris Lattner8047d9a2009-12-24 00:37:38 +00005368 return Builder.getValue(LoadCst);
5369 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005370
Chris Lattner8047d9a2009-12-24 00:37:38 +00005371 // Otherwise, we have to emit the load. If the pointer is to unfoldable but
5372 // still constant memory, the input chain can be the entry node.
5373 SDValue Root;
5374 bool ConstantMemory = false;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005375
Chris Lattner8047d9a2009-12-24 00:37:38 +00005376 // Do not serialize (non-volatile) loads of constant memory with anything.
5377 if (Builder.AA->pointsToConstantMemory(PtrVal)) {
5378 Root = Builder.DAG.getEntryNode();
5379 ConstantMemory = true;
5380 } else {
5381 // Do not serialize non-volatile loads against each other.
5382 Root = Builder.DAG.getRoot();
5383 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005384
Chris Lattner8047d9a2009-12-24 00:37:38 +00005385 SDValue Ptr = Builder.getValue(PtrVal);
5386 SDValue LoadVal = Builder.DAG.getLoad(LoadVT, Builder.getCurDebugLoc(), Root,
Chris Lattnerecf42c42010-09-21 16:36:31 +00005387 Ptr, MachinePointerInfo(PtrVal),
David Greene1e559442010-02-15 17:00:31 +00005388 false /*volatile*/,
Pete Cooperd752e0f2011-11-08 18:42:53 +00005389 false /*nontemporal*/,
5390 false /*isinvariant*/, 1 /* align=1 */);
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005391
Chris Lattner8047d9a2009-12-24 00:37:38 +00005392 if (!ConstantMemory)
5393 Builder.PendingLoads.push_back(LoadVal.getValue(1));
5394 return LoadVal;
5395}
5396
5397
5398/// visitMemCmpCall - See if we can lower a call to memcmp in an optimized form.
5399/// If so, return true and lower it, otherwise return false and it will be
5400/// lowered like a normal call.
Dan Gohman46510a72010-04-15 01:51:59 +00005401bool SelectionDAGBuilder::visitMemCmpCall(const CallInst &I) {
Chris Lattner8047d9a2009-12-24 00:37:38 +00005402 // Verify that the prototype makes sense. int memcmp(void*,void*,size_t)
Gabor Greif37387d52010-06-30 12:55:46 +00005403 if (I.getNumArgOperands() != 3)
Chris Lattner8047d9a2009-12-24 00:37:38 +00005404 return false;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005405
Gabor Greif0635f352010-06-25 09:38:13 +00005406 const Value *LHS = I.getArgOperand(0), *RHS = I.getArgOperand(1);
Duncan Sands1df98592010-02-16 11:11:14 +00005407 if (!LHS->getType()->isPointerTy() || !RHS->getType()->isPointerTy() ||
Gabor Greif0635f352010-06-25 09:38:13 +00005408 !I.getArgOperand(2)->getType()->isIntegerTy() ||
Duncan Sands1df98592010-02-16 11:11:14 +00005409 !I.getType()->isIntegerTy())
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005410 return false;
5411
Gabor Greif0635f352010-06-25 09:38:13 +00005412 const ConstantInt *Size = dyn_cast<ConstantInt>(I.getArgOperand(2));
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005413
Chris Lattner8047d9a2009-12-24 00:37:38 +00005414 // memcmp(S1,S2,2) != 0 -> (*(short*)LHS != *(short*)RHS) != 0
5415 // memcmp(S1,S2,4) != 0 -> (*(int*)LHS != *(int*)RHS) != 0
Chris Lattner04b091a2009-12-24 01:07:17 +00005416 if (Size && IsOnlyUsedInZeroEqualityComparison(&I)) {
5417 bool ActuallyDoIt = true;
5418 MVT LoadVT;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00005419 Type *LoadTy;
Chris Lattner04b091a2009-12-24 01:07:17 +00005420 switch (Size->getZExtValue()) {
5421 default:
5422 LoadVT = MVT::Other;
5423 LoadTy = 0;
5424 ActuallyDoIt = false;
5425 break;
5426 case 2:
5427 LoadVT = MVT::i16;
5428 LoadTy = Type::getInt16Ty(Size->getContext());
5429 break;
5430 case 4:
5431 LoadVT = MVT::i32;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005432 LoadTy = Type::getInt32Ty(Size->getContext());
Chris Lattner04b091a2009-12-24 01:07:17 +00005433 break;
5434 case 8:
5435 LoadVT = MVT::i64;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005436 LoadTy = Type::getInt64Ty(Size->getContext());
Chris Lattner04b091a2009-12-24 01:07:17 +00005437 break;
5438 /*
5439 case 16:
5440 LoadVT = MVT::v4i32;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005441 LoadTy = Type::getInt32Ty(Size->getContext());
Chris Lattner04b091a2009-12-24 01:07:17 +00005442 LoadTy = VectorType::get(LoadTy, 4);
5443 break;
5444 */
5445 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005446
Chris Lattner04b091a2009-12-24 01:07:17 +00005447 // This turns into unaligned loads. We only do this if the target natively
5448 // supports the MVT we'll be loading or if it is small enough (<= 4) that
5449 // we'll only produce a small number of byte loads.
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005450
Chris Lattner04b091a2009-12-24 01:07:17 +00005451 // Require that we can find a legal MVT, and only do this if the target
5452 // supports unaligned loads of that type. Expanding into byte loads would
5453 // bloat the code.
5454 if (ActuallyDoIt && Size->getZExtValue() > 4) {
5455 // TODO: Handle 5 byte compare as 4-byte + 1 byte.
5456 // TODO: Handle 8 byte compare on x86-32 as two 32-bit loads.
5457 if (!TLI.isTypeLegal(LoadVT) ||!TLI.allowsUnalignedMemoryAccesses(LoadVT))
5458 ActuallyDoIt = false;
5459 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005460
Chris Lattner04b091a2009-12-24 01:07:17 +00005461 if (ActuallyDoIt) {
5462 SDValue LHSVal = getMemCmpLoad(LHS, LoadVT, LoadTy, *this);
5463 SDValue RHSVal = getMemCmpLoad(RHS, LoadVT, LoadTy, *this);
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005464
Chris Lattner04b091a2009-12-24 01:07:17 +00005465 SDValue Res = DAG.getSetCC(getCurDebugLoc(), MVT::i1, LHSVal, RHSVal,
5466 ISD::SETNE);
5467 EVT CallVT = TLI.getValueType(I.getType(), true);
5468 setValue(&I, DAG.getZExtOrTrunc(Res, getCurDebugLoc(), CallVT));
5469 return true;
5470 }
Chris Lattner8047d9a2009-12-24 00:37:38 +00005471 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005472
5473
Chris Lattner8047d9a2009-12-24 00:37:38 +00005474 return false;
5475}
5476
5477
Dan Gohman46510a72010-04-15 01:51:59 +00005478void SelectionDAGBuilder::visitCall(const CallInst &I) {
Chris Lattner598751e2010-07-05 05:36:21 +00005479 // Handle inline assembly differently.
5480 if (isa<InlineAsm>(I.getCalledValue())) {
5481 visitInlineAsm(&I);
5482 return;
5483 }
Michael J. Spencere70c5262010-10-16 08:25:21 +00005484
Michael J. Spencer391b43b2010-10-21 20:49:23 +00005485 // See if any floating point values are being passed to this function. This is
5486 // used to emit an undefined reference to fltused on Windows.
Chris Lattnerdb125cf2011-07-18 04:54:35 +00005487 FunctionType *FT =
Michael J. Spencer391b43b2010-10-21 20:49:23 +00005488 cast<FunctionType>(I.getCalledValue()->getType()->getContainedType(0));
5489 MachineModuleInfo &MMI = DAG.getMachineFunction().getMMI();
5490 if (FT->isVarArg() &&
5491 !MMI.callsExternalVAFunctionWithFloatingPointArguments()) {
5492 for (unsigned i = 0, e = I.getNumArgOperands(); i != e; ++i) {
Chris Lattnerdb125cf2011-07-18 04:54:35 +00005493 Type* T = I.getArgOperand(i)->getType();
5494 for (po_iterator<Type*> i = po_begin(T), e = po_end(T);
Chris Lattnera29aae72010-11-12 17:24:29 +00005495 i != e; ++i) {
5496 if (!i->isFloatingPointTy()) continue;
5497 MMI.setCallsExternalVAFunctionWithFloatingPointArguments(true);
5498 break;
Michael J. Spencer391b43b2010-10-21 20:49:23 +00005499 }
5500 }
5501 }
5502
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005503 const char *RenameFn = 0;
5504 if (Function *F = I.getCalledFunction()) {
5505 if (F->isDeclaration()) {
Chris Lattner598751e2010-07-05 05:36:21 +00005506 if (const TargetIntrinsicInfo *II = TM.getIntrinsicInfo()) {
Dale Johannesen49de9822009-02-05 01:49:45 +00005507 if (unsigned IID = II->getIntrinsicID(F)) {
5508 RenameFn = visitIntrinsicCall(I, IID);
5509 if (!RenameFn)
5510 return;
5511 }
5512 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005513 if (unsigned IID = F->getIntrinsicID()) {
5514 RenameFn = visitIntrinsicCall(I, IID);
5515 if (!RenameFn)
5516 return;
5517 }
5518 }
5519
5520 // Check for well-known libc/libm calls. If the function is internal, it
5521 // can't be a library call.
Daniel Dunbarf0443c12009-07-26 08:34:35 +00005522 if (!F->hasLocalLinkage() && F->hasName()) {
5523 StringRef Name = F->getName();
Owen Anderson243eb9e2011-12-08 22:15:21 +00005524 if ((LibInfo->has(LibFunc::copysign) && Name == "copysign") ||
5525 (LibInfo->has(LibFunc::copysignf) && Name == "copysignf") ||
5526 (LibInfo->has(LibFunc::copysignl) && Name == "copysignl")) {
Gabor Greif37387d52010-06-30 12:55:46 +00005527 if (I.getNumArgOperands() == 2 && // Basic sanity checks.
Gabor Greif0635f352010-06-25 09:38:13 +00005528 I.getArgOperand(0)->getType()->isFloatingPointTy() &&
5529 I.getType() == I.getArgOperand(0)->getType() &&
5530 I.getType() == I.getArgOperand(1)->getType()) {
5531 SDValue LHS = getValue(I.getArgOperand(0));
5532 SDValue RHS = getValue(I.getArgOperand(1));
Bill Wendling0d580132009-12-23 01:28:19 +00005533 setValue(&I, DAG.getNode(ISD::FCOPYSIGN, getCurDebugLoc(),
5534 LHS.getValueType(), LHS, RHS));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005535 return;
5536 }
Owen Anderson243eb9e2011-12-08 22:15:21 +00005537 } else if ((LibInfo->has(LibFunc::fabs) && Name == "fabs") ||
5538 (LibInfo->has(LibFunc::fabsf) && Name == "fabsf") ||
5539 (LibInfo->has(LibFunc::fabsl) && Name == "fabsl")) {
Gabor Greif37387d52010-06-30 12:55:46 +00005540 if (I.getNumArgOperands() == 1 && // Basic sanity checks.
Gabor Greif0635f352010-06-25 09:38:13 +00005541 I.getArgOperand(0)->getType()->isFloatingPointTy() &&
5542 I.getType() == I.getArgOperand(0)->getType()) {
5543 SDValue Tmp = getValue(I.getArgOperand(0));
Bill Wendling0d580132009-12-23 01:28:19 +00005544 setValue(&I, DAG.getNode(ISD::FABS, getCurDebugLoc(),
5545 Tmp.getValueType(), Tmp));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005546 return;
5547 }
Owen Anderson243eb9e2011-12-08 22:15:21 +00005548 } else if ((LibInfo->has(LibFunc::sin) && Name == "sin") ||
5549 (LibInfo->has(LibFunc::sinf) && Name == "sinf") ||
5550 (LibInfo->has(LibFunc::sinl) && Name == "sinl")) {
Gabor Greif37387d52010-06-30 12:55:46 +00005551 if (I.getNumArgOperands() == 1 && // Basic sanity checks.
Gabor Greif0635f352010-06-25 09:38:13 +00005552 I.getArgOperand(0)->getType()->isFloatingPointTy() &&
5553 I.getType() == I.getArgOperand(0)->getType() &&
Dale Johannesena45bfd32009-09-25 18:00:35 +00005554 I.onlyReadsMemory()) {
Gabor Greif0635f352010-06-25 09:38:13 +00005555 SDValue Tmp = getValue(I.getArgOperand(0));
Bill Wendling0d580132009-12-23 01:28:19 +00005556 setValue(&I, DAG.getNode(ISD::FSIN, getCurDebugLoc(),
5557 Tmp.getValueType(), Tmp));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005558 return;
5559 }
Owen Anderson243eb9e2011-12-08 22:15:21 +00005560 } else if ((LibInfo->has(LibFunc::cos) && Name == "cos") ||
5561 (LibInfo->has(LibFunc::cosf) && Name == "cosf") ||
5562 (LibInfo->has(LibFunc::cosl) && Name == "cosl")) {
Gabor Greif37387d52010-06-30 12:55:46 +00005563 if (I.getNumArgOperands() == 1 && // Basic sanity checks.
Gabor Greif0635f352010-06-25 09:38:13 +00005564 I.getArgOperand(0)->getType()->isFloatingPointTy() &&
5565 I.getType() == I.getArgOperand(0)->getType() &&
Dale Johannesena45bfd32009-09-25 18:00:35 +00005566 I.onlyReadsMemory()) {
Gabor Greif0635f352010-06-25 09:38:13 +00005567 SDValue Tmp = getValue(I.getArgOperand(0));
Bill Wendling0d580132009-12-23 01:28:19 +00005568 setValue(&I, DAG.getNode(ISD::FCOS, getCurDebugLoc(),
5569 Tmp.getValueType(), Tmp));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005570 return;
5571 }
Owen Anderson243eb9e2011-12-08 22:15:21 +00005572 } else if ((LibInfo->has(LibFunc::sqrt) && Name == "sqrt") ||
5573 (LibInfo->has(LibFunc::sqrtf) && Name == "sqrtf") ||
5574 (LibInfo->has(LibFunc::sqrtl) && Name == "sqrtl")) {
Gabor Greif37387d52010-06-30 12:55:46 +00005575 if (I.getNumArgOperands() == 1 && // Basic sanity checks.
Gabor Greif0635f352010-06-25 09:38:13 +00005576 I.getArgOperand(0)->getType()->isFloatingPointTy() &&
5577 I.getType() == I.getArgOperand(0)->getType() &&
Dale Johannesena45bfd32009-09-25 18:00:35 +00005578 I.onlyReadsMemory()) {
Gabor Greif0635f352010-06-25 09:38:13 +00005579 SDValue Tmp = getValue(I.getArgOperand(0));
Bill Wendling0d580132009-12-23 01:28:19 +00005580 setValue(&I, DAG.getNode(ISD::FSQRT, getCurDebugLoc(),
5581 Tmp.getValueType(), Tmp));
Dale Johannesen52fb79b2009-09-25 17:23:22 +00005582 return;
5583 }
Owen Anderson243eb9e2011-12-08 22:15:21 +00005584 } else if ((LibInfo->has(LibFunc::floor) && Name == "floor") ||
5585 (LibInfo->has(LibFunc::floorf) && Name == "floorf") ||
5586 (LibInfo->has(LibFunc::floorl) && Name == "floorl")) {
Owen Anderson4a4fdf32011-12-08 19:32:14 +00005587 if (I.getNumArgOperands() == 1 && // Basic sanity checks.
5588 I.getArgOperand(0)->getType()->isFloatingPointTy() &&
5589 I.getType() == I.getArgOperand(0)->getType()) {
5590 SDValue Tmp = getValue(I.getArgOperand(0));
5591 setValue(&I, DAG.getNode(ISD::FFLOOR, getCurDebugLoc(),
5592 Tmp.getValueType(), Tmp));
5593 return;
5594 }
Owen Anderson243eb9e2011-12-08 22:15:21 +00005595 } else if ((LibInfo->has(LibFunc::nearbyint) && Name == "nearbyint") ||
5596 (LibInfo->has(LibFunc::nearbyintf) && Name == "nearbyintf") ||
5597 (LibInfo->has(LibFunc::nearbyintl) && Name == "nearbyintl")) {
Owen Anderson4a4fdf32011-12-08 19:32:14 +00005598 if (I.getNumArgOperands() == 1 && // Basic sanity checks.
5599 I.getArgOperand(0)->getType()->isFloatingPointTy() &&
5600 I.getType() == I.getArgOperand(0)->getType()) {
5601 SDValue Tmp = getValue(I.getArgOperand(0));
5602 setValue(&I, DAG.getNode(ISD::FNEARBYINT, getCurDebugLoc(),
5603 Tmp.getValueType(), Tmp));
5604 return;
5605 }
Owen Anderson243eb9e2011-12-08 22:15:21 +00005606 } else if ((LibInfo->has(LibFunc::ceil) && Name == "ceil") ||
5607 (LibInfo->has(LibFunc::ceilf) && Name == "ceilf") ||
5608 (LibInfo->has(LibFunc::ceill) && Name == "ceill")) {
Owen Anderson4a4fdf32011-12-08 19:32:14 +00005609 if (I.getNumArgOperands() == 1 && // Basic sanity checks.
5610 I.getArgOperand(0)->getType()->isFloatingPointTy() &&
5611 I.getType() == I.getArgOperand(0)->getType()) {
5612 SDValue Tmp = getValue(I.getArgOperand(0));
5613 setValue(&I, DAG.getNode(ISD::FCEIL, getCurDebugLoc(),
5614 Tmp.getValueType(), Tmp));
5615 return;
5616 }
Owen Anderson243eb9e2011-12-08 22:15:21 +00005617 } else if ((LibInfo->has(LibFunc::rint) && Name == "rint") ||
5618 (LibInfo->has(LibFunc::rintf) && Name == "rintf") ||
5619 (LibInfo->has(LibFunc::rintl) && Name == "rintl")) {
Owen Anderson4a4fdf32011-12-08 19:32:14 +00005620 if (I.getNumArgOperands() == 1 && // Basic sanity checks.
5621 I.getArgOperand(0)->getType()->isFloatingPointTy() &&
5622 I.getType() == I.getArgOperand(0)->getType()) {
5623 SDValue Tmp = getValue(I.getArgOperand(0));
5624 setValue(&I, DAG.getNode(ISD::FRINT, getCurDebugLoc(),
5625 Tmp.getValueType(), Tmp));
5626 return;
5627 }
Owen Anderson243eb9e2011-12-08 22:15:21 +00005628 } else if ((LibInfo->has(LibFunc::trunc) && Name == "trunc") ||
5629 (LibInfo->has(LibFunc::truncf) && Name == "truncf") ||
5630 (LibInfo->has(LibFunc::truncl) && Name == "truncl")) {
Owen Anderson4a4fdf32011-12-08 19:32:14 +00005631 if (I.getNumArgOperands() == 1 && // Basic sanity checks.
5632 I.getArgOperand(0)->getType()->isFloatingPointTy() &&
5633 I.getType() == I.getArgOperand(0)->getType()) {
5634 SDValue Tmp = getValue(I.getArgOperand(0));
5635 setValue(&I, DAG.getNode(ISD::FTRUNC, getCurDebugLoc(),
5636 Tmp.getValueType(), Tmp));
5637 return;
5638 }
Owen Anderson4e0adfa2011-12-15 00:54:12 +00005639 } else if ((LibInfo->has(LibFunc::log2) && Name == "log2") ||
5640 (LibInfo->has(LibFunc::log2f) && Name == "log2f") ||
5641 (LibInfo->has(LibFunc::log2l) && Name == "log2l")) {
5642 if (I.getNumArgOperands() == 1 && // Basic sanity checks.
5643 I.getArgOperand(0)->getType()->isFloatingPointTy() &&
5644 I.getType() == I.getArgOperand(0)->getType()) {
5645 SDValue Tmp = getValue(I.getArgOperand(0));
5646 setValue(&I, DAG.getNode(ISD::FLOG2, getCurDebugLoc(),
5647 Tmp.getValueType(), Tmp));
5648 return;
5649 }
5650 } else if ((LibInfo->has(LibFunc::exp2) && Name == "exp2") ||
5651 (LibInfo->has(LibFunc::exp2f) && Name == "exp2f") ||
5652 (LibInfo->has(LibFunc::exp2l) && Name == "exp2l")) {
5653 if (I.getNumArgOperands() == 1 && // Basic sanity checks.
5654 I.getArgOperand(0)->getType()->isFloatingPointTy() &&
5655 I.getType() == I.getArgOperand(0)->getType()) {
5656 SDValue Tmp = getValue(I.getArgOperand(0));
5657 setValue(&I, DAG.getNode(ISD::FEXP2, getCurDebugLoc(),
5658 Tmp.getValueType(), Tmp));
5659 return;
5660 }
Chris Lattner8047d9a2009-12-24 00:37:38 +00005661 } else if (Name == "memcmp") {
5662 if (visitMemCmpCall(I))
5663 return;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005664 }
5665 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005666 }
Michael J. Spencere70c5262010-10-16 08:25:21 +00005667
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005668 SDValue Callee;
5669 if (!RenameFn)
Gabor Greif0635f352010-06-25 09:38:13 +00005670 Callee = getValue(I.getCalledValue());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005671 else
Bill Wendling056292f2008-09-16 21:48:12 +00005672 Callee = DAG.getExternalSymbol(RenameFn, TLI.getPointerTy());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005673
Bill Wendling0d580132009-12-23 01:28:19 +00005674 // Check if we can potentially perform a tail call. More detailed checking is
5675 // be done within LowerCallTo, after more information about the call is known.
Evan Cheng11e67932010-01-26 23:13:04 +00005676 LowerCallTo(&I, Callee, I.isTailCall());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005677}
5678
Benjamin Kramer7d706ed2011-03-26 16:35:10 +00005679namespace {
Dan Gohman462f6b52010-05-29 17:53:24 +00005680
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005681/// AsmOperandInfo - This contains information for each constraint that we are
5682/// lowering.
Benjamin Kramer7d706ed2011-03-26 16:35:10 +00005683class SDISelAsmOperandInfo : public TargetLowering::AsmOperandInfo {
Cedric Venetaff9c272009-02-14 16:06:42 +00005684public:
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005685 /// CallOperand - If this is the result output operand or a clobber
5686 /// this is null, otherwise it is the incoming operand to the CallInst.
5687 /// This gets modified as the asm is processed.
5688 SDValue CallOperand;
5689
5690 /// AssignedRegs - If this is a register or register class operand, this
5691 /// contains the set of register corresponding to the operand.
5692 RegsForValue AssignedRegs;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005693
John Thompsoneac6e1d2010-09-13 18:15:37 +00005694 explicit SDISelAsmOperandInfo(const TargetLowering::AsmOperandInfo &info)
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005695 : TargetLowering::AsmOperandInfo(info), CallOperand(0,0) {
5696 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005697
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005698 /// MarkAllocatedRegs - Once AssignedRegs is set, mark the assigned registers
5699 /// busy in OutputRegs/InputRegs.
5700 void MarkAllocatedRegs(bool isOutReg, bool isInReg,
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005701 std::set<unsigned> &OutputRegs,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005702 std::set<unsigned> &InputRegs,
5703 const TargetRegisterInfo &TRI) const {
5704 if (isOutReg) {
5705 for (unsigned i = 0, e = AssignedRegs.Regs.size(); i != e; ++i)
5706 MarkRegAndAliases(AssignedRegs.Regs[i], OutputRegs, TRI);
5707 }
5708 if (isInReg) {
5709 for (unsigned i = 0, e = AssignedRegs.Regs.size(); i != e; ++i)
5710 MarkRegAndAliases(AssignedRegs.Regs[i], InputRegs, TRI);
5711 }
5712 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005713
Owen Andersone50ed302009-08-10 22:56:29 +00005714 /// getCallOperandValEVT - Return the EVT of the Value* that this operand
Chris Lattner81249c92008-10-17 17:05:25 +00005715 /// corresponds to. If there is no Value* for this operand, it returns
Owen Anderson825b72b2009-08-11 20:47:22 +00005716 /// MVT::Other.
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005717 EVT getCallOperandValEVT(LLVMContext &Context,
Owen Anderson1d0be152009-08-13 21:58:54 +00005718 const TargetLowering &TLI,
Chris Lattner81249c92008-10-17 17:05:25 +00005719 const TargetData *TD) const {
Owen Anderson825b72b2009-08-11 20:47:22 +00005720 if (CallOperandVal == 0) return MVT::Other;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005721
Chris Lattner81249c92008-10-17 17:05:25 +00005722 if (isa<BasicBlock>(CallOperandVal))
5723 return TLI.getPointerTy();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005724
Chris Lattnerdb125cf2011-07-18 04:54:35 +00005725 llvm::Type *OpTy = CallOperandVal->getType();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005726
Eric Christophercef81b72011-05-09 20:04:43 +00005727 // FIXME: code duplicated from TargetLowering::ParseConstraints().
Chris Lattner81249c92008-10-17 17:05:25 +00005728 // If this is an indirect operand, the operand is a pointer to the
5729 // accessed type.
Bob Wilsone261b0c2009-12-22 18:34:19 +00005730 if (isIndirect) {
Chris Lattnerdb125cf2011-07-18 04:54:35 +00005731 llvm::PointerType *PtrTy = dyn_cast<PointerType>(OpTy);
Bob Wilsone261b0c2009-12-22 18:34:19 +00005732 if (!PtrTy)
Chris Lattner75361b62010-04-07 22:58:41 +00005733 report_fatal_error("Indirect operand for inline asm not a pointer!");
Bob Wilsone261b0c2009-12-22 18:34:19 +00005734 OpTy = PtrTy->getElementType();
5735 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005736
Eric Christophercef81b72011-05-09 20:04:43 +00005737 // Look for vector wrapped in a struct. e.g. { <16 x i8> }.
Chris Lattnerdb125cf2011-07-18 04:54:35 +00005738 if (StructType *STy = dyn_cast<StructType>(OpTy))
Eric Christophercef81b72011-05-09 20:04:43 +00005739 if (STy->getNumElements() == 1)
5740 OpTy = STy->getElementType(0);
5741
Chris Lattner81249c92008-10-17 17:05:25 +00005742 // If OpTy is not a single value, it may be a struct/union that we
5743 // can tile with integers.
5744 if (!OpTy->isSingleValueType() && OpTy->isSized()) {
5745 unsigned BitSize = TD->getTypeSizeInBits(OpTy);
5746 switch (BitSize) {
5747 default: break;
5748 case 1:
5749 case 8:
5750 case 16:
5751 case 32:
5752 case 64:
Chris Lattnercfc14c12008-10-17 19:59:51 +00005753 case 128:
Owen Anderson1d0be152009-08-13 21:58:54 +00005754 OpTy = IntegerType::get(Context, BitSize);
Chris Lattner81249c92008-10-17 17:05:25 +00005755 break;
5756 }
5757 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005758
Chris Lattner81249c92008-10-17 17:05:25 +00005759 return TLI.getValueType(OpTy, true);
5760 }
Michael J. Spencere70c5262010-10-16 08:25:21 +00005761
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005762private:
5763 /// MarkRegAndAliases - Mark the specified register and all aliases in the
5764 /// specified set.
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005765 static void MarkRegAndAliases(unsigned Reg, std::set<unsigned> &Regs,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005766 const TargetRegisterInfo &TRI) {
5767 assert(TargetRegisterInfo::isPhysicalRegister(Reg) && "Isn't a physreg");
5768 Regs.insert(Reg);
5769 if (const unsigned *Aliases = TRI.getAliasSet(Reg))
5770 for (; *Aliases; ++Aliases)
5771 Regs.insert(*Aliases);
5772 }
5773};
Dan Gohman462f6b52010-05-29 17:53:24 +00005774
John Thompson44ab89e2010-10-29 17:29:13 +00005775typedef SmallVector<SDISelAsmOperandInfo,16> SDISelAsmOperandInfoVector;
5776
Benjamin Kramer7d706ed2011-03-26 16:35:10 +00005777} // end anonymous namespace
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005778
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005779/// GetRegistersForValue - Assign registers (virtual or physical) for the
5780/// specified operand. We prefer to assign virtual registers, to allow the
Bob Wilson266d9452009-12-17 05:07:36 +00005781/// register allocator to handle the assignment process. However, if the asm
5782/// uses features that we can't model on machineinstrs, we have SDISel do the
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005783/// allocation. This produces generally horrible, but correct, code.
5784///
5785/// OpInfo describes the operand.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005786/// Input and OutputRegs are the set of already allocated physical registers.
5787///
Benjamin Kramer7d706ed2011-03-26 16:35:10 +00005788static void GetRegistersForValue(SelectionDAG &DAG,
5789 const TargetLowering &TLI,
5790 DebugLoc DL,
5791 SDISelAsmOperandInfo &OpInfo,
5792 std::set<unsigned> &OutputRegs,
5793 std::set<unsigned> &InputRegs) {
5794 LLVMContext &Context = *DAG.getContext();
Owen Anderson23b9b192009-08-12 00:36:31 +00005795
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005796 // Compute whether this value requires an input register, an output register,
5797 // or both.
5798 bool isOutReg = false;
5799 bool isInReg = false;
5800 switch (OpInfo.Type) {
5801 case InlineAsm::isOutput:
5802 isOutReg = true;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005803
5804 // If there is an input constraint that matches this, we need to reserve
Dale Johannesen8e3455b2008-09-24 23:13:09 +00005805 // the input register so no other inputs allocate to it.
Chris Lattner6bdcda32008-10-17 16:47:46 +00005806 isInReg = OpInfo.hasMatchingInput();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005807 break;
5808 case InlineAsm::isInput:
5809 isInReg = true;
5810 isOutReg = false;
5811 break;
5812 case InlineAsm::isClobber:
5813 isOutReg = true;
5814 isInReg = true;
5815 break;
5816 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005817
5818
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005819 MachineFunction &MF = DAG.getMachineFunction();
5820 SmallVector<unsigned, 4> Regs;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005821
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005822 // If this is a constraint for a single physreg, or a constraint for a
5823 // register class, find it.
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005824 std::pair<unsigned, const TargetRegisterClass*> PhysReg =
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005825 TLI.getRegForInlineAsmConstraint(OpInfo.ConstraintCode,
5826 OpInfo.ConstraintVT);
5827
5828 unsigned NumRegs = 1;
Owen Anderson825b72b2009-08-11 20:47:22 +00005829 if (OpInfo.ConstraintVT != MVT::Other) {
Chris Lattner01426e12008-10-21 00:45:36 +00005830 // If this is a FP input in an integer register (or visa versa) insert a bit
5831 // cast of the input value. More generally, handle any case where the input
5832 // value disagrees with the register class we plan to stick this in.
5833 if (OpInfo.Type == InlineAsm::isInput &&
5834 PhysReg.second && !PhysReg.second->hasType(OpInfo.ConstraintVT)) {
Owen Andersone50ed302009-08-10 22:56:29 +00005835 // Try to convert to the first EVT that the reg class contains. If the
Chris Lattner01426e12008-10-21 00:45:36 +00005836 // types are identical size, use a bitcast to convert (e.g. two differing
5837 // vector types).
Owen Andersone50ed302009-08-10 22:56:29 +00005838 EVT RegVT = *PhysReg.second->vt_begin();
Chris Lattner01426e12008-10-21 00:45:36 +00005839 if (RegVT.getSizeInBits() == OpInfo.ConstraintVT.getSizeInBits()) {
Benjamin Kramer7d706ed2011-03-26 16:35:10 +00005840 OpInfo.CallOperand = DAG.getNode(ISD::BITCAST, DL,
Dale Johannesenfa42dea2009-01-30 01:34:22 +00005841 RegVT, OpInfo.CallOperand);
Chris Lattner01426e12008-10-21 00:45:36 +00005842 OpInfo.ConstraintVT = RegVT;
5843 } else if (RegVT.isInteger() && OpInfo.ConstraintVT.isFloatingPoint()) {
5844 // If the input is a FP value and we want it in FP registers, do a
5845 // bitcast to the corresponding integer type. This turns an f64 value
5846 // into i64, which can be passed with two i32 values on a 32-bit
5847 // machine.
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005848 RegVT = EVT::getIntegerVT(Context,
Owen Anderson23b9b192009-08-12 00:36:31 +00005849 OpInfo.ConstraintVT.getSizeInBits());
Benjamin Kramer7d706ed2011-03-26 16:35:10 +00005850 OpInfo.CallOperand = DAG.getNode(ISD::BITCAST, DL,
Dale Johannesenfa42dea2009-01-30 01:34:22 +00005851 RegVT, OpInfo.CallOperand);
Chris Lattner01426e12008-10-21 00:45:36 +00005852 OpInfo.ConstraintVT = RegVT;
5853 }
5854 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005855
Owen Anderson23b9b192009-08-12 00:36:31 +00005856 NumRegs = TLI.getNumRegisters(Context, OpInfo.ConstraintVT);
Chris Lattner01426e12008-10-21 00:45:36 +00005857 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005858
Owen Andersone50ed302009-08-10 22:56:29 +00005859 EVT RegVT;
5860 EVT ValueVT = OpInfo.ConstraintVT;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005861
5862 // If this is a constraint for a specific physical register, like {r17},
5863 // assign it now.
Chris Lattnere2f7bf82009-03-24 15:27:37 +00005864 if (unsigned AssignedReg = PhysReg.first) {
5865 const TargetRegisterClass *RC = PhysReg.second;
Owen Anderson825b72b2009-08-11 20:47:22 +00005866 if (OpInfo.ConstraintVT == MVT::Other)
Chris Lattnere2f7bf82009-03-24 15:27:37 +00005867 ValueVT = *RC->vt_begin();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005868
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005869 // Get the actual register value type. This is important, because the user
5870 // may have asked for (e.g.) the AX register in i32 type. We need to
5871 // remember that AX is actually i16 to get the right extension.
Chris Lattnere2f7bf82009-03-24 15:27:37 +00005872 RegVT = *RC->vt_begin();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005873
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005874 // This is a explicit reference to a physical register.
Chris Lattnere2f7bf82009-03-24 15:27:37 +00005875 Regs.push_back(AssignedReg);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005876
5877 // If this is an expanded reference, add the rest of the regs to Regs.
5878 if (NumRegs != 1) {
Chris Lattnere2f7bf82009-03-24 15:27:37 +00005879 TargetRegisterClass::iterator I = RC->begin();
5880 for (; *I != AssignedReg; ++I)
5881 assert(I != RC->end() && "Didn't find reg!");
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005882
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005883 // Already added the first reg.
5884 --NumRegs; ++I;
5885 for (; NumRegs; --NumRegs, ++I) {
Chris Lattnere2f7bf82009-03-24 15:27:37 +00005886 assert(I != RC->end() && "Ran out of registers to allocate!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005887 Regs.push_back(*I);
5888 }
5889 }
Bill Wendling651ad132009-12-22 01:25:10 +00005890
Dan Gohman7451d3e2010-05-29 17:03:36 +00005891 OpInfo.AssignedRegs = RegsForValue(Regs, RegVT, ValueVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005892 const TargetRegisterInfo *TRI = DAG.getTarget().getRegisterInfo();
5893 OpInfo.MarkAllocatedRegs(isOutReg, isInReg, OutputRegs, InputRegs, *TRI);
5894 return;
5895 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005896
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005897 // Otherwise, if this was a reference to an LLVM register class, create vregs
5898 // for this reference.
Chris Lattnerb3b44842009-03-24 15:25:07 +00005899 if (const TargetRegisterClass *RC = PhysReg.second) {
5900 RegVT = *RC->vt_begin();
Owen Anderson825b72b2009-08-11 20:47:22 +00005901 if (OpInfo.ConstraintVT == MVT::Other)
Evan Chengfb112882009-03-23 08:01:15 +00005902 ValueVT = RegVT;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005903
Evan Chengfb112882009-03-23 08:01:15 +00005904 // Create the appropriate number of virtual registers.
5905 MachineRegisterInfo &RegInfo = MF.getRegInfo();
5906 for (; NumRegs; --NumRegs)
Chris Lattnerb3b44842009-03-24 15:25:07 +00005907 Regs.push_back(RegInfo.createVirtualRegister(RC));
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005908
Dan Gohman7451d3e2010-05-29 17:03:36 +00005909 OpInfo.AssignedRegs = RegsForValue(Regs, RegVT, ValueVT);
Evan Chengfb112882009-03-23 08:01:15 +00005910 return;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005911 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005912
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005913 // Otherwise, we couldn't allocate enough registers for this.
5914}
5915
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005916/// visitInlineAsm - Handle a call to an InlineAsm object.
5917///
Dan Gohman46510a72010-04-15 01:51:59 +00005918void SelectionDAGBuilder::visitInlineAsm(ImmutableCallSite CS) {
5919 const InlineAsm *IA = cast<InlineAsm>(CS.getCalledValue());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005920
5921 /// ConstraintOperands - Information about all of the constraints.
John Thompson44ab89e2010-10-29 17:29:13 +00005922 SDISelAsmOperandInfoVector ConstraintOperands;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005923
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005924 std::set<unsigned> OutputRegs, InputRegs;
5925
Evan Chengce1cdac2011-05-06 20:52:23 +00005926 TargetLowering::AsmOperandInfoVector
5927 TargetConstraints = TLI.ParseConstraints(CS);
5928
John Thompsoneac6e1d2010-09-13 18:15:37 +00005929 bool hasMemory = false;
Michael J. Spencere70c5262010-10-16 08:25:21 +00005930
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005931 unsigned ArgNo = 0; // ArgNo - The argument of the CallInst.
5932 unsigned ResNo = 0; // ResNo - The result number of the next output.
John Thompsoneac6e1d2010-09-13 18:15:37 +00005933 for (unsigned i = 0, e = TargetConstraints.size(); i != e; ++i) {
5934 ConstraintOperands.push_back(SDISelAsmOperandInfo(TargetConstraints[i]));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005935 SDISelAsmOperandInfo &OpInfo = ConstraintOperands.back();
Michael J. Spencere70c5262010-10-16 08:25:21 +00005936
Owen Anderson825b72b2009-08-11 20:47:22 +00005937 EVT OpVT = MVT::Other;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005938
5939 // Compute the value type for each operand.
5940 switch (OpInfo.Type) {
5941 case InlineAsm::isOutput:
5942 // Indirect outputs just consume an argument.
5943 if (OpInfo.isIndirect) {
Dan Gohman46510a72010-04-15 01:51:59 +00005944 OpInfo.CallOperandVal = const_cast<Value *>(CS.getArgument(ArgNo++));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005945 break;
5946 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005947
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005948 // The return value of the call is this value. As such, there is no
5949 // corresponding argument.
Nick Lewycky8de34002011-09-30 22:19:53 +00005950 assert(!CS.getType()->isVoidTy() && "Bad inline asm!");
Chris Lattnerdb125cf2011-07-18 04:54:35 +00005951 if (StructType *STy = dyn_cast<StructType>(CS.getType())) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005952 OpVT = TLI.getValueType(STy->getElementType(ResNo));
5953 } else {
5954 assert(ResNo == 0 && "Asm only has one result!");
5955 OpVT = TLI.getValueType(CS.getType());
5956 }
5957 ++ResNo;
5958 break;
5959 case InlineAsm::isInput:
Dan Gohman46510a72010-04-15 01:51:59 +00005960 OpInfo.CallOperandVal = const_cast<Value *>(CS.getArgument(ArgNo++));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005961 break;
5962 case InlineAsm::isClobber:
5963 // Nothing to do.
5964 break;
5965 }
5966
5967 // If this is an input or an indirect output, process the call argument.
5968 // BasicBlocks are labels, currently appearing only in asm's.
5969 if (OpInfo.CallOperandVal) {
Dan Gohman46510a72010-04-15 01:51:59 +00005970 if (const BasicBlock *BB = dyn_cast<BasicBlock>(OpInfo.CallOperandVal)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005971 OpInfo.CallOperand = DAG.getBasicBlock(FuncInfo.MBBMap[BB]);
Chris Lattner81249c92008-10-17 17:05:25 +00005972 } else {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005973 OpInfo.CallOperand = getValue(OpInfo.CallOperandVal);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005974 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005975
Owen Anderson1d0be152009-08-13 21:58:54 +00005976 OpVT = OpInfo.getCallOperandValEVT(*DAG.getContext(), TLI, TD);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005977 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005978
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005979 OpInfo.ConstraintVT = OpVT;
Michael J. Spencere70c5262010-10-16 08:25:21 +00005980
John Thompsoneac6e1d2010-09-13 18:15:37 +00005981 // Indirect operand accesses access memory.
5982 if (OpInfo.isIndirect)
5983 hasMemory = true;
5984 else {
5985 for (unsigned j = 0, ee = OpInfo.Codes.size(); j != ee; ++j) {
Evan Chengce1cdac2011-05-06 20:52:23 +00005986 TargetLowering::ConstraintType
5987 CType = TLI.getConstraintType(OpInfo.Codes[j]);
John Thompsoneac6e1d2010-09-13 18:15:37 +00005988 if (CType == TargetLowering::C_Memory) {
5989 hasMemory = true;
5990 break;
5991 }
5992 }
5993 }
Chris Lattner2a0b96c2008-10-18 18:49:30 +00005994 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005995
John Thompsoneac6e1d2010-09-13 18:15:37 +00005996 SDValue Chain, Flag;
5997
5998 // We won't need to flush pending loads if this asm doesn't touch
5999 // memory and is nonvolatile.
6000 if (hasMemory || IA->hasSideEffects())
6001 Chain = getRoot();
6002 else
6003 Chain = DAG.getRoot();
6004
Chris Lattner2a0b96c2008-10-18 18:49:30 +00006005 // Second pass over the constraints: compute which constraint option to use
6006 // and assign registers to constraints that want a specific physreg.
John Thompsoneac6e1d2010-09-13 18:15:37 +00006007 for (unsigned i = 0, e = ConstraintOperands.size(); i != e; ++i) {
Chris Lattner2a0b96c2008-10-18 18:49:30 +00006008 SDISelAsmOperandInfo &OpInfo = ConstraintOperands[i];
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006009
John Thompson54584742010-09-24 22:24:05 +00006010 // If this is an output operand with a matching input operand, look up the
6011 // matching input. If their types mismatch, e.g. one is an integer, the
6012 // other is floating point, or their sizes are different, flag it as an
6013 // error.
6014 if (OpInfo.hasMatchingInput()) {
6015 SDISelAsmOperandInfo &Input = ConstraintOperands[OpInfo.MatchingInput];
Michael J. Spencere70c5262010-10-16 08:25:21 +00006016
John Thompson54584742010-09-24 22:24:05 +00006017 if (OpInfo.ConstraintVT != Input.ConstraintVT) {
Eric Christopher5427ede2011-07-14 20:13:52 +00006018 std::pair<unsigned, const TargetRegisterClass*> MatchRC =
Evan Cheng1dafa702011-08-23 19:17:21 +00006019 TLI.getRegForInlineAsmConstraint(OpInfo.ConstraintCode,
6020 OpInfo.ConstraintVT);
Eric Christopher5427ede2011-07-14 20:13:52 +00006021 std::pair<unsigned, const TargetRegisterClass*> InputRC =
Evan Cheng1dafa702011-08-23 19:17:21 +00006022 TLI.getRegForInlineAsmConstraint(Input.ConstraintCode,
6023 Input.ConstraintVT);
John Thompson54584742010-09-24 22:24:05 +00006024 if ((OpInfo.ConstraintVT.isInteger() !=
6025 Input.ConstraintVT.isInteger()) ||
Eric Christopher5427ede2011-07-14 20:13:52 +00006026 (MatchRC.second != InputRC.second)) {
John Thompson54584742010-09-24 22:24:05 +00006027 report_fatal_error("Unsupported asm: input constraint"
6028 " with a matching output constraint of"
6029 " incompatible type!");
6030 }
6031 Input.ConstraintVT = OpInfo.ConstraintVT;
6032 }
6033 }
6034
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006035 // Compute the constraint code and ConstraintType to use.
Dale Johannesen1784d162010-06-25 21:55:36 +00006036 TLI.ComputeConstraintToUse(OpInfo, OpInfo.CallOperand, &DAG);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006037
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006038 // If this is a memory input, and if the operand is not indirect, do what we
6039 // need to to provide an address for the memory input.
6040 if (OpInfo.ConstraintType == TargetLowering::C_Memory &&
6041 !OpInfo.isIndirect) {
Evan Chengce1cdac2011-05-06 20:52:23 +00006042 assert((OpInfo.isMultipleAlternative ||
6043 (OpInfo.Type == InlineAsm::isInput)) &&
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006044 "Can only indirectify direct input operands!");
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006045
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006046 // Memory operands really want the address of the value. If we don't have
6047 // an indirect input, put it in the constpool if we can, otherwise spill
6048 // it to a stack slot.
Eric Christophere0b42c02011-06-03 17:21:23 +00006049 // TODO: This isn't quite right. We need to handle these according to
6050 // the addressing mode that the constraint wants. Also, this may take
6051 // an additional register for the computation and we don't want that
6052 // either.
Eric Christopher471e4222011-06-08 23:55:35 +00006053
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006054 // If the operand is a float, integer, or vector constant, spill to a
6055 // constant pool entry to get its address.
Dan Gohman46510a72010-04-15 01:51:59 +00006056 const Value *OpVal = OpInfo.CallOperandVal;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006057 if (isa<ConstantFP>(OpVal) || isa<ConstantInt>(OpVal) ||
6058 isa<ConstantVector>(OpVal)) {
6059 OpInfo.CallOperand = DAG.getConstantPool(cast<Constant>(OpVal),
6060 TLI.getPointerTy());
6061 } else {
6062 // Otherwise, create a stack slot and emit a store to it before the
6063 // asm.
Chris Lattnerdb125cf2011-07-18 04:54:35 +00006064 Type *Ty = OpVal->getType();
Duncan Sands777d2302009-05-09 07:06:46 +00006065 uint64_t TySize = TLI.getTargetData()->getTypeAllocSize(Ty);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006066 unsigned Align = TLI.getTargetData()->getPrefTypeAlignment(Ty);
6067 MachineFunction &MF = DAG.getMachineFunction();
David Greene3f2bf852009-11-12 20:49:22 +00006068 int SSFI = MF.getFrameInfo()->CreateStackObject(TySize, Align, false);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006069 SDValue StackSlot = DAG.getFrameIndex(SSFI, TLI.getPointerTy());
Dale Johannesen66978ee2009-01-31 02:22:37 +00006070 Chain = DAG.getStore(Chain, getCurDebugLoc(),
Chris Lattnerecf42c42010-09-21 16:36:31 +00006071 OpInfo.CallOperand, StackSlot,
6072 MachinePointerInfo::getFixedStack(SSFI),
David Greene1e559442010-02-15 17:00:31 +00006073 false, false, 0);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006074 OpInfo.CallOperand = StackSlot;
6075 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006076
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006077 // There is no longer a Value* corresponding to this operand.
6078 OpInfo.CallOperandVal = 0;
Bill Wendling651ad132009-12-22 01:25:10 +00006079
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006080 // It is now an indirect operand.
6081 OpInfo.isIndirect = true;
6082 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006083
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006084 // If this constraint is for a specific register, allocate it before
6085 // anything else.
6086 if (OpInfo.ConstraintType == TargetLowering::C_Register)
Benjamin Kramer7d706ed2011-03-26 16:35:10 +00006087 GetRegistersForValue(DAG, TLI, getCurDebugLoc(), OpInfo, OutputRegs,
6088 InputRegs);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006089 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006090
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006091 // Second pass - Loop over all of the operands, assigning virtual or physregs
Chris Lattner58f15c42008-10-17 16:21:11 +00006092 // to register class operands.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006093 for (unsigned i = 0, e = ConstraintOperands.size(); i != e; ++i) {
6094 SDISelAsmOperandInfo &OpInfo = ConstraintOperands[i];
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006095
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006096 // C_Register operands have already been allocated, Other/Memory don't need
6097 // to be.
6098 if (OpInfo.ConstraintType == TargetLowering::C_RegisterClass)
Benjamin Kramer7d706ed2011-03-26 16:35:10 +00006099 GetRegistersForValue(DAG, TLI, getCurDebugLoc(), OpInfo, OutputRegs,
6100 InputRegs);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006101 }
6102
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006103 // AsmNodeOperands - The operands for the ISD::INLINEASM node.
6104 std::vector<SDValue> AsmNodeOperands;
6105 AsmNodeOperands.push_back(SDValue()); // reserve space for input chain
6106 AsmNodeOperands.push_back(
Dan Gohmanf2d7fb32010-01-04 21:00:54 +00006107 DAG.getTargetExternalSymbol(IA->getAsmString().c_str(),
6108 TLI.getPointerTy()));
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006109
Chris Lattnerdecc2672010-04-07 05:20:54 +00006110 // If we have a !srcloc metadata node associated with it, we want to attach
6111 // this to the ultimately generated inline asm machineinstr. To do this, we
6112 // pass in the third operand as this (potentially null) inline asm MDNode.
6113 const MDNode *SrcLoc = CS.getInstruction()->getMetadata("srcloc");
6114 AsmNodeOperands.push_back(DAG.getMDNode(SrcLoc));
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006115
Evan Chengc36b7062011-01-07 23:50:32 +00006116 // Remember the HasSideEffect and AlignStack bits as operand 3.
6117 unsigned ExtraInfo = 0;
6118 if (IA->hasSideEffects())
6119 ExtraInfo |= InlineAsm::Extra_HasSideEffects;
6120 if (IA->isAlignStack())
6121 ExtraInfo |= InlineAsm::Extra_IsAlignStack;
6122 AsmNodeOperands.push_back(DAG.getTargetConstant(ExtraInfo,
6123 TLI.getPointerTy()));
Dale Johannesenf1e309e2010-07-02 20:16:09 +00006124
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006125 // Loop over all of the inputs, copying the operand values into the
6126 // appropriate registers and processing the output regs.
6127 RegsForValue RetValRegs;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006128
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006129 // IndirectStoresToEmit - The set of stores to emit after the inline asm node.
6130 std::vector<std::pair<RegsForValue, Value*> > IndirectStoresToEmit;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006131
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006132 for (unsigned i = 0, e = ConstraintOperands.size(); i != e; ++i) {
6133 SDISelAsmOperandInfo &OpInfo = ConstraintOperands[i];
6134
6135 switch (OpInfo.Type) {
6136 case InlineAsm::isOutput: {
6137 if (OpInfo.ConstraintType != TargetLowering::C_RegisterClass &&
6138 OpInfo.ConstraintType != TargetLowering::C_Register) {
6139 // Memory output, or 'other' output (e.g. 'X' constraint).
6140 assert(OpInfo.isIndirect && "Memory output must be indirect operand");
6141
6142 // Add information to the INLINEASM node to know about this output.
Chris Lattnerdecc2672010-04-07 05:20:54 +00006143 unsigned OpFlags = InlineAsm::getFlagWord(InlineAsm::Kind_Mem, 1);
6144 AsmNodeOperands.push_back(DAG.getTargetConstant(OpFlags,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006145 TLI.getPointerTy()));
6146 AsmNodeOperands.push_back(OpInfo.CallOperand);
6147 break;
6148 }
6149
6150 // Otherwise, this is a register or register class output.
6151
6152 // Copy the output from the appropriate register. Find a register that
6153 // we can use.
Chris Lattnerfcd70902012-01-03 23:51:01 +00006154 if (OpInfo.AssignedRegs.Regs.empty()) {
6155 LLVMContext &Ctx = *DAG.getContext();
6156 Ctx.emitError(CS.getInstruction(),
6157 "couldn't allocate output register for constraint '" +
6158 Twine(OpInfo.ConstraintCode) + "'");
6159 break;
6160 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006161
6162 // If this is an indirect operand, store through the pointer after the
6163 // asm.
6164 if (OpInfo.isIndirect) {
6165 IndirectStoresToEmit.push_back(std::make_pair(OpInfo.AssignedRegs,
6166 OpInfo.CallOperandVal));
6167 } else {
6168 // This is the result value of the call.
Benjamin Kramerf0127052010-01-05 13:12:22 +00006169 assert(!CS.getType()->isVoidTy() && "Bad inline asm!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006170 // Concatenate this output onto the outputs list.
6171 RetValRegs.append(OpInfo.AssignedRegs);
6172 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006173
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006174 // Add information to the INLINEASM node to know that this register is
6175 // set.
Dale Johannesen913d3df2008-09-12 17:49:03 +00006176 OpInfo.AssignedRegs.AddInlineAsmOperands(OpInfo.isEarlyClobber ?
Chris Lattnerdecc2672010-04-07 05:20:54 +00006177 InlineAsm::Kind_RegDefEarlyClobber :
6178 InlineAsm::Kind_RegDef,
Evan Chengfb112882009-03-23 08:01:15 +00006179 false,
6180 0,
Bill Wendling46ada192010-03-02 01:55:18 +00006181 DAG,
Bill Wendling651ad132009-12-22 01:25:10 +00006182 AsmNodeOperands);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006183 break;
6184 }
6185 case InlineAsm::isInput: {
6186 SDValue InOperandVal = OpInfo.CallOperand;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006187
Chris Lattner6bdcda32008-10-17 16:47:46 +00006188 if (OpInfo.isMatchingInputConstraint()) { // Matching constraint?
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006189 // If this is required to match an output register we have already set,
6190 // just use its register.
Chris Lattner58f15c42008-10-17 16:21:11 +00006191 unsigned OperandNo = OpInfo.getMatchedOperand();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006192
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006193 // Scan until we find the definition we already emitted of this operand.
6194 // When we find it, create a RegsForValue operand.
Chris Lattnerdecc2672010-04-07 05:20:54 +00006195 unsigned CurOp = InlineAsm::Op_FirstOperand;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006196 for (; OperandNo; --OperandNo) {
6197 // Advance to the next operand.
Evan Cheng697cbbf2009-03-20 18:03:34 +00006198 unsigned OpFlag =
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006199 cast<ConstantSDNode>(AsmNodeOperands[CurOp])->getZExtValue();
Chris Lattnerdecc2672010-04-07 05:20:54 +00006200 assert((InlineAsm::isRegDefKind(OpFlag) ||
6201 InlineAsm::isRegDefEarlyClobberKind(OpFlag) ||
6202 InlineAsm::isMemKind(OpFlag)) && "Skipped past definitions?");
Evan Cheng697cbbf2009-03-20 18:03:34 +00006203 CurOp += InlineAsm::getNumOperandRegisters(OpFlag)+1;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006204 }
6205
Evan Cheng697cbbf2009-03-20 18:03:34 +00006206 unsigned OpFlag =
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006207 cast<ConstantSDNode>(AsmNodeOperands[CurOp])->getZExtValue();
Chris Lattnerdecc2672010-04-07 05:20:54 +00006208 if (InlineAsm::isRegDefKind(OpFlag) ||
6209 InlineAsm::isRegDefEarlyClobberKind(OpFlag)) {
Evan Cheng697cbbf2009-03-20 18:03:34 +00006210 // Add (OpFlag&0xffff)>>3 registers to MatchedRegs.
Chris Lattner6129c372010-04-08 00:09:16 +00006211 if (OpInfo.isIndirect) {
6212 // This happens on gcc/testsuite/gcc.dg/pr8788-1.c
Dan Gohman99be8ae2010-04-19 22:41:47 +00006213 LLVMContext &Ctx = *DAG.getContext();
Chris Lattner6129c372010-04-08 00:09:16 +00006214 Ctx.emitError(CS.getInstruction(), "inline asm not supported yet:"
6215 " don't know how to handle tied "
6216 "indirect register inputs");
6217 }
Michael J. Spencere70c5262010-10-16 08:25:21 +00006218
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006219 RegsForValue MatchedRegs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006220 MatchedRegs.ValueVTs.push_back(InOperandVal.getValueType());
Owen Andersone50ed302009-08-10 22:56:29 +00006221 EVT RegVT = AsmNodeOperands[CurOp+1].getValueType();
Evan Chengfb112882009-03-23 08:01:15 +00006222 MatchedRegs.RegVTs.push_back(RegVT);
6223 MachineRegisterInfo &RegInfo = DAG.getMachineFunction().getRegInfo();
Evan Cheng697cbbf2009-03-20 18:03:34 +00006224 for (unsigned i = 0, e = InlineAsm::getNumOperandRegisters(OpFlag);
Evan Chengfb112882009-03-23 08:01:15 +00006225 i != e; ++i)
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00006226 MatchedRegs.Regs.push_back
6227 (RegInfo.createVirtualRegister(TLI.getRegClassFor(RegVT)));
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006228
6229 // Use the produced MatchedRegs object to
Dale Johannesen66978ee2009-01-31 02:22:37 +00006230 MatchedRegs.getCopyToRegs(InOperandVal, DAG, getCurDebugLoc(),
Bill Wendling46ada192010-03-02 01:55:18 +00006231 Chain, &Flag);
Chris Lattnerdecc2672010-04-07 05:20:54 +00006232 MatchedRegs.AddInlineAsmOperands(InlineAsm::Kind_RegUse,
Evan Chengfb112882009-03-23 08:01:15 +00006233 true, OpInfo.getMatchedOperand(),
Bill Wendling46ada192010-03-02 01:55:18 +00006234 DAG, AsmNodeOperands);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006235 break;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006236 }
Michael J. Spencere70c5262010-10-16 08:25:21 +00006237
Chris Lattnerdecc2672010-04-07 05:20:54 +00006238 assert(InlineAsm::isMemKind(OpFlag) && "Unknown matching constraint!");
6239 assert(InlineAsm::getNumOperandRegisters(OpFlag) == 1 &&
6240 "Unexpected number of operands");
6241 // Add information to the INLINEASM node to know about this input.
6242 // See InlineAsm.h isUseOperandTiedToDef.
6243 OpFlag = InlineAsm::getFlagWordForMatchingOp(OpFlag,
6244 OpInfo.getMatchedOperand());
6245 AsmNodeOperands.push_back(DAG.getTargetConstant(OpFlag,
6246 TLI.getPointerTy()));
6247 AsmNodeOperands.push_back(AsmNodeOperands[CurOp+1]);
6248 break;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006249 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006250
Dale Johannesenb5611a62010-07-13 20:17:05 +00006251 // Treat indirect 'X' constraint as memory.
Michael J. Spencere70c5262010-10-16 08:25:21 +00006252 if (OpInfo.ConstraintType == TargetLowering::C_Other &&
6253 OpInfo.isIndirect)
Dale Johannesenb5611a62010-07-13 20:17:05 +00006254 OpInfo.ConstraintType = TargetLowering::C_Memory;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006255
Dale Johannesenb5611a62010-07-13 20:17:05 +00006256 if (OpInfo.ConstraintType == TargetLowering::C_Other) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006257 std::vector<SDValue> Ops;
Eric Christopher100c8332011-06-02 23:16:42 +00006258 TLI.LowerAsmOperandForConstraint(InOperandVal, OpInfo.ConstraintCode,
Dale Johannesen1784d162010-06-25 21:55:36 +00006259 Ops, DAG);
Chris Lattnerfcd70902012-01-03 23:51:01 +00006260 if (Ops.empty()) {
6261 LLVMContext &Ctx = *DAG.getContext();
6262 Ctx.emitError(CS.getInstruction(),
6263 "invalid operand for inline asm constraint '" +
6264 Twine(OpInfo.ConstraintCode) + "'");
6265 break;
6266 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006267
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006268 // Add information to the INLINEASM node to know about this input.
Chris Lattnerdecc2672010-04-07 05:20:54 +00006269 unsigned ResOpType =
6270 InlineAsm::getFlagWord(InlineAsm::Kind_Imm, Ops.size());
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006271 AsmNodeOperands.push_back(DAG.getTargetConstant(ResOpType,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006272 TLI.getPointerTy()));
6273 AsmNodeOperands.insert(AsmNodeOperands.end(), Ops.begin(), Ops.end());
6274 break;
Chris Lattnerdecc2672010-04-07 05:20:54 +00006275 }
Michael J. Spencere70c5262010-10-16 08:25:21 +00006276
Chris Lattnerdecc2672010-04-07 05:20:54 +00006277 if (OpInfo.ConstraintType == TargetLowering::C_Memory) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006278 assert(OpInfo.isIndirect && "Operand must be indirect to be a mem!");
6279 assert(InOperandVal.getValueType() == TLI.getPointerTy() &&
6280 "Memory operands expect pointer values");
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006281
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006282 // Add information to the INLINEASM node to know about this input.
Chris Lattnerdecc2672010-04-07 05:20:54 +00006283 unsigned ResOpType = InlineAsm::getFlagWord(InlineAsm::Kind_Mem, 1);
Dale Johannesen86b49f82008-09-24 01:07:17 +00006284 AsmNodeOperands.push_back(DAG.getTargetConstant(ResOpType,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006285 TLI.getPointerTy()));
6286 AsmNodeOperands.push_back(InOperandVal);
6287 break;
6288 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006289
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006290 assert((OpInfo.ConstraintType == TargetLowering::C_RegisterClass ||
6291 OpInfo.ConstraintType == TargetLowering::C_Register) &&
6292 "Unknown constraint type!");
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006293 assert(!OpInfo.isIndirect &&
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006294 "Don't know how to handle indirect register inputs yet!");
6295
6296 // Copy the input into the appropriate registers.
Chris Lattnerfcd70902012-01-03 23:51:01 +00006297 if (OpInfo.AssignedRegs.Regs.empty()) {
6298 LLVMContext &Ctx = *DAG.getContext();
6299 Ctx.emitError(CS.getInstruction(),
6300 "couldn't allocate input reg for constraint '" +
6301 Twine(OpInfo.ConstraintCode) + "'");
6302 break;
6303 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006304
Dale Johannesen66978ee2009-01-31 02:22:37 +00006305 OpInfo.AssignedRegs.getCopyToRegs(InOperandVal, DAG, getCurDebugLoc(),
Bill Wendling46ada192010-03-02 01:55:18 +00006306 Chain, &Flag);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006307
Chris Lattnerdecc2672010-04-07 05:20:54 +00006308 OpInfo.AssignedRegs.AddInlineAsmOperands(InlineAsm::Kind_RegUse, false, 0,
Bill Wendling46ada192010-03-02 01:55:18 +00006309 DAG, AsmNodeOperands);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006310 break;
6311 }
6312 case InlineAsm::isClobber: {
6313 // Add the clobbered value to the operand list, so that the register
6314 // allocator is aware that the physreg got clobbered.
6315 if (!OpInfo.AssignedRegs.Regs.empty())
Jakob Stoklund Olesenf792fa92011-06-27 04:08:33 +00006316 OpInfo.AssignedRegs.AddInlineAsmOperands(InlineAsm::Kind_Clobber,
Bill Wendling46ada192010-03-02 01:55:18 +00006317 false, 0, DAG,
Bill Wendling651ad132009-12-22 01:25:10 +00006318 AsmNodeOperands);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006319 break;
6320 }
6321 }
6322 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006323
Chris Lattnerdecc2672010-04-07 05:20:54 +00006324 // Finish up input operands. Set the input chain and add the flag last.
Dale Johannesenf1e309e2010-07-02 20:16:09 +00006325 AsmNodeOperands[InlineAsm::Op_InputChain] = Chain;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006326 if (Flag.getNode()) AsmNodeOperands.push_back(Flag);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006327
Dale Johannesen66978ee2009-01-31 02:22:37 +00006328 Chain = DAG.getNode(ISD::INLINEASM, getCurDebugLoc(),
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00006329 DAG.getVTList(MVT::Other, MVT::Glue),
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006330 &AsmNodeOperands[0], AsmNodeOperands.size());
6331 Flag = Chain.getValue(1);
6332
6333 // If this asm returns a register value, copy the result from that register
6334 // and set it as the value of the call.
6335 if (!RetValRegs.Regs.empty()) {
Dan Gohman7451d3e2010-05-29 17:03:36 +00006336 SDValue Val = RetValRegs.getCopyFromRegs(DAG, FuncInfo, getCurDebugLoc(),
Bill Wendling46ada192010-03-02 01:55:18 +00006337 Chain, &Flag);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006338
Chris Lattner2a0b96c2008-10-18 18:49:30 +00006339 // FIXME: Why don't we do this for inline asms with MRVs?
6340 if (CS.getType()->isSingleValueType() && CS.getType()->isSized()) {
Owen Andersone50ed302009-08-10 22:56:29 +00006341 EVT ResultType = TLI.getValueType(CS.getType());
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006342
Chris Lattner2a0b96c2008-10-18 18:49:30 +00006343 // If any of the results of the inline asm is a vector, it may have the
6344 // wrong width/num elts. This can happen for register classes that can
6345 // contain multiple different value types. The preg or vreg allocated may
6346 // not have the same VT as was expected. Convert it to the right type
6347 // with bit_convert.
6348 if (ResultType != Val.getValueType() && Val.getValueType().isVector()) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006349 Val = DAG.getNode(ISD::BITCAST, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00006350 ResultType, Val);
Dan Gohman95915732008-10-18 01:03:45 +00006351
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006352 } else if (ResultType != Val.getValueType() &&
Chris Lattner2a0b96c2008-10-18 18:49:30 +00006353 ResultType.isInteger() && Val.getValueType().isInteger()) {
6354 // If a result value was tied to an input value, the computed result may
6355 // have a wider width than the expected result. Extract the relevant
6356 // portion.
Dale Johannesen66978ee2009-01-31 02:22:37 +00006357 Val = DAG.getNode(ISD::TRUNCATE, getCurDebugLoc(), ResultType, Val);
Dan Gohman95915732008-10-18 01:03:45 +00006358 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006359
Chris Lattner2a0b96c2008-10-18 18:49:30 +00006360 assert(ResultType == Val.getValueType() && "Asm result value mismatch!");
Chris Lattner0c526442008-10-17 17:52:49 +00006361 }
Dan Gohman95915732008-10-18 01:03:45 +00006362
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006363 setValue(CS.getInstruction(), Val);
Dale Johannesenec65a7d2009-04-14 00:56:56 +00006364 // Don't need to use this as a chain in this case.
6365 if (!IA->hasSideEffects() && !hasMemory && IndirectStoresToEmit.empty())
6366 return;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006367 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006368
Dan Gohman46510a72010-04-15 01:51:59 +00006369 std::vector<std::pair<SDValue, const Value *> > StoresToEmit;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006370
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006371 // Process indirect outputs, first output all of the flagged copies out of
6372 // physregs.
6373 for (unsigned i = 0, e = IndirectStoresToEmit.size(); i != e; ++i) {
6374 RegsForValue &OutRegs = IndirectStoresToEmit[i].first;
Dan Gohman46510a72010-04-15 01:51:59 +00006375 const Value *Ptr = IndirectStoresToEmit[i].second;
Dan Gohman7451d3e2010-05-29 17:03:36 +00006376 SDValue OutVal = OutRegs.getCopyFromRegs(DAG, FuncInfo, getCurDebugLoc(),
Bill Wendling46ada192010-03-02 01:55:18 +00006377 Chain, &Flag);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006378 StoresToEmit.push_back(std::make_pair(OutVal, Ptr));
6379 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006380
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006381 // Emit the non-flagged stores from the physregs.
6382 SmallVector<SDValue, 8> OutChains;
Bill Wendling651ad132009-12-22 01:25:10 +00006383 for (unsigned i = 0, e = StoresToEmit.size(); i != e; ++i) {
6384 SDValue Val = DAG.getStore(Chain, getCurDebugLoc(),
6385 StoresToEmit[i].first,
6386 getValue(StoresToEmit[i].second),
Chris Lattner84bd98a2010-09-21 18:58:22 +00006387 MachinePointerInfo(StoresToEmit[i].second),
David Greene1e559442010-02-15 17:00:31 +00006388 false, false, 0);
Bill Wendling651ad132009-12-22 01:25:10 +00006389 OutChains.push_back(Val);
Bill Wendling651ad132009-12-22 01:25:10 +00006390 }
6391
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006392 if (!OutChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00006393 Chain = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(), MVT::Other,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006394 &OutChains[0], OutChains.size());
Bill Wendling651ad132009-12-22 01:25:10 +00006395
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006396 DAG.setRoot(Chain);
6397}
6398
Dan Gohman46510a72010-04-15 01:51:59 +00006399void SelectionDAGBuilder::visitVAStart(const CallInst &I) {
Bill Wendlingc1d3c942009-12-23 00:44:51 +00006400 DAG.setRoot(DAG.getNode(ISD::VASTART, getCurDebugLoc(),
6401 MVT::Other, getRoot(),
Gabor Greif0635f352010-06-25 09:38:13 +00006402 getValue(I.getArgOperand(0)),
6403 DAG.getSrcValue(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006404}
6405
Dan Gohman46510a72010-04-15 01:51:59 +00006406void SelectionDAGBuilder::visitVAArg(const VAArgInst &I) {
Rafael Espindola9d544d02010-07-12 18:11:17 +00006407 const TargetData &TD = *TLI.getTargetData();
Dale Johannesena04b7572009-02-03 23:04:43 +00006408 SDValue V = DAG.getVAArg(TLI.getValueType(I.getType()), getCurDebugLoc(),
6409 getRoot(), getValue(I.getOperand(0)),
Rafael Espindolacbeeae22010-07-11 04:01:49 +00006410 DAG.getSrcValue(I.getOperand(0)),
Rafael Espindola9d544d02010-07-12 18:11:17 +00006411 TD.getABITypeAlignment(I.getType()));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006412 setValue(&I, V);
6413 DAG.setRoot(V.getValue(1));
6414}
6415
Dan Gohman46510a72010-04-15 01:51:59 +00006416void SelectionDAGBuilder::visitVAEnd(const CallInst &I) {
Bill Wendlingc1d3c942009-12-23 00:44:51 +00006417 DAG.setRoot(DAG.getNode(ISD::VAEND, getCurDebugLoc(),
6418 MVT::Other, getRoot(),
Gabor Greif0635f352010-06-25 09:38:13 +00006419 getValue(I.getArgOperand(0)),
6420 DAG.getSrcValue(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006421}
6422
Dan Gohman46510a72010-04-15 01:51:59 +00006423void SelectionDAGBuilder::visitVACopy(const CallInst &I) {
Bill Wendlingc1d3c942009-12-23 00:44:51 +00006424 DAG.setRoot(DAG.getNode(ISD::VACOPY, getCurDebugLoc(),
6425 MVT::Other, getRoot(),
Gabor Greif0635f352010-06-25 09:38:13 +00006426 getValue(I.getArgOperand(0)),
6427 getValue(I.getArgOperand(1)),
6428 DAG.getSrcValue(I.getArgOperand(0)),
6429 DAG.getSrcValue(I.getArgOperand(1))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006430}
6431
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006432/// TargetLowering::LowerCallTo - This is the default LowerCallTo
Dan Gohman98ca4f22009-08-05 01:29:28 +00006433/// implementation, which just calls LowerCall.
6434/// FIXME: When all targets are
6435/// migrated to using LowerCall, this hook should be integrated into SDISel.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006436std::pair<SDValue, SDValue>
Chris Lattnerdb125cf2011-07-18 04:54:35 +00006437TargetLowering::LowerCallTo(SDValue Chain, Type *RetTy,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006438 bool RetSExt, bool RetZExt, bool isVarArg,
Tilmann Scheller6b61cd12009-07-03 06:44:53 +00006439 bool isInreg, unsigned NumFixedArgs,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00006440 CallingConv::ID CallConv, bool isTailCall,
Dan Gohman98ca4f22009-08-05 01:29:28 +00006441 bool isReturnValueUsed,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006442 SDValue Callee,
Dan Gohmand858e902010-04-17 15:26:15 +00006443 ArgListTy &Args, SelectionDAG &DAG,
6444 DebugLoc dl) const {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006445 // Handle all of the outgoing arguments.
Dan Gohman98ca4f22009-08-05 01:29:28 +00006446 SmallVector<ISD::OutputArg, 32> Outs;
Dan Gohmanc9403652010-07-07 15:54:55 +00006447 SmallVector<SDValue, 32> OutVals;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006448 for (unsigned i = 0, e = Args.size(); i != e; ++i) {
Owen Andersone50ed302009-08-10 22:56:29 +00006449 SmallVector<EVT, 4> ValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006450 ComputeValueVTs(*this, Args[i].Ty, ValueVTs);
6451 for (unsigned Value = 0, NumValues = ValueVTs.size();
6452 Value != NumValues; ++Value) {
Owen Andersone50ed302009-08-10 22:56:29 +00006453 EVT VT = ValueVTs[Value];
Chris Lattnerdb125cf2011-07-18 04:54:35 +00006454 Type *ArgTy = VT.getTypeForEVT(RetTy->getContext());
Chris Lattner2a0b96c2008-10-18 18:49:30 +00006455 SDValue Op = SDValue(Args[i].Node.getNode(),
6456 Args[i].Node.getResNo() + Value);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006457 ISD::ArgFlagsTy Flags;
6458 unsigned OriginalAlignment =
6459 getTargetData()->getABITypeAlignment(ArgTy);
6460
6461 if (Args[i].isZExt)
6462 Flags.setZExt();
6463 if (Args[i].isSExt)
6464 Flags.setSExt();
6465 if (Args[i].isInReg)
6466 Flags.setInReg();
6467 if (Args[i].isSRet)
6468 Flags.setSRet();
6469 if (Args[i].isByVal) {
6470 Flags.setByVal();
Chris Lattnerdb125cf2011-07-18 04:54:35 +00006471 PointerType *Ty = cast<PointerType>(Args[i].Ty);
6472 Type *ElementTy = Ty->getElementType();
Chris Lattner9db20f32011-05-22 23:23:02 +00006473 Flags.setByValSize(getTargetData()->getTypeAllocSize(ElementTy));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006474 // For ByVal, alignment should come from FE. BE will guess if this
6475 // info is not there but there are cases it cannot get right.
Chris Lattner9db20f32011-05-22 23:23:02 +00006476 unsigned FrameAlign;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006477 if (Args[i].Alignment)
6478 FrameAlign = Args[i].Alignment;
Chris Lattner9db20f32011-05-22 23:23:02 +00006479 else
6480 FrameAlign = getByValTypeAlignment(ElementTy);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006481 Flags.setByValAlign(FrameAlign);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006482 }
6483 if (Args[i].isNest)
6484 Flags.setNest();
6485 Flags.setOrigAlign(OriginalAlignment);
6486
Owen Anderson23b9b192009-08-12 00:36:31 +00006487 EVT PartVT = getRegisterType(RetTy->getContext(), VT);
6488 unsigned NumParts = getNumRegisters(RetTy->getContext(), VT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006489 SmallVector<SDValue, 4> Parts(NumParts);
6490 ISD::NodeType ExtendKind = ISD::ANY_EXTEND;
6491
6492 if (Args[i].isSExt)
6493 ExtendKind = ISD::SIGN_EXTEND;
6494 else if (Args[i].isZExt)
6495 ExtendKind = ISD::ZERO_EXTEND;
6496
Bill Wendling46ada192010-03-02 01:55:18 +00006497 getCopyToParts(DAG, dl, Op, &Parts[0], NumParts,
Bill Wendling3ea3c242009-12-22 02:10:19 +00006498 PartVT, ExtendKind);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006499
Dan Gohman98ca4f22009-08-05 01:29:28 +00006500 for (unsigned j = 0; j != NumParts; ++j) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006501 // if it isn't first piece, alignment must be 1
Dan Gohmanc9403652010-07-07 15:54:55 +00006502 ISD::OutputArg MyFlags(Flags, Parts[j].getValueType(),
6503 i < NumFixedArgs);
Dan Gohman98ca4f22009-08-05 01:29:28 +00006504 if (NumParts > 1 && j == 0)
6505 MyFlags.Flags.setSplit();
6506 else if (j != 0)
6507 MyFlags.Flags.setOrigAlign(1);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006508
Dan Gohman98ca4f22009-08-05 01:29:28 +00006509 Outs.push_back(MyFlags);
Dan Gohmanc9403652010-07-07 15:54:55 +00006510 OutVals.push_back(Parts[j]);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006511 }
6512 }
6513 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006514
Dan Gohman98ca4f22009-08-05 01:29:28 +00006515 // Handle the incoming return values from the call.
6516 SmallVector<ISD::InputArg, 32> Ins;
Owen Andersone50ed302009-08-10 22:56:29 +00006517 SmallVector<EVT, 4> RetTys;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006518 ComputeValueVTs(*this, RetTy, RetTys);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006519 for (unsigned I = 0, E = RetTys.size(); I != E; ++I) {
Owen Andersone50ed302009-08-10 22:56:29 +00006520 EVT VT = RetTys[I];
Owen Anderson23b9b192009-08-12 00:36:31 +00006521 EVT RegisterVT = getRegisterType(RetTy->getContext(), VT);
6522 unsigned NumRegs = getNumRegisters(RetTy->getContext(), VT);
Dan Gohman98ca4f22009-08-05 01:29:28 +00006523 for (unsigned i = 0; i != NumRegs; ++i) {
6524 ISD::InputArg MyFlags;
Duncan Sands1440e8b2010-11-03 11:35:31 +00006525 MyFlags.VT = RegisterVT.getSimpleVT();
Dan Gohman98ca4f22009-08-05 01:29:28 +00006526 MyFlags.Used = isReturnValueUsed;
6527 if (RetSExt)
6528 MyFlags.Flags.setSExt();
6529 if (RetZExt)
6530 MyFlags.Flags.setZExt();
6531 if (isInreg)
6532 MyFlags.Flags.setInReg();
6533 Ins.push_back(MyFlags);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006534 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006535 }
6536
Dan Gohman98ca4f22009-08-05 01:29:28 +00006537 SmallVector<SDValue, 4> InVals;
Evan Cheng022d9e12010-02-02 23:55:14 +00006538 Chain = LowerCall(Chain, Callee, CallConv, isVarArg, isTailCall,
Dan Gohmanc9403652010-07-07 15:54:55 +00006539 Outs, OutVals, Ins, dl, DAG, InVals);
Dan Gohman5e866062009-08-06 15:37:27 +00006540
6541 // Verify that the target's LowerCall behaved as expected.
Owen Anderson825b72b2009-08-11 20:47:22 +00006542 assert(Chain.getNode() && Chain.getValueType() == MVT::Other &&
Dan Gohman5e866062009-08-06 15:37:27 +00006543 "LowerCall didn't return a valid chain!");
6544 assert((!isTailCall || InVals.empty()) &&
6545 "LowerCall emitted a return value for a tail call!");
6546 assert((isTailCall || InVals.size() == Ins.size()) &&
6547 "LowerCall didn't emit the correct number of values!");
Dan Gohman98ca4f22009-08-05 01:29:28 +00006548
6549 // For a tail call, the return value is merely live-out and there aren't
6550 // any nodes in the DAG representing it. Return a special value to
6551 // indicate that a tail call has been emitted and no more Instructions
6552 // should be processed in the current block.
6553 if (isTailCall) {
6554 DAG.setRoot(Chain);
6555 return std::make_pair(SDValue(), SDValue());
6556 }
6557
Evan Chengaf1871f2010-03-11 19:38:18 +00006558 DEBUG(for (unsigned i = 0, e = Ins.size(); i != e; ++i) {
6559 assert(InVals[i].getNode() &&
6560 "LowerCall emitted a null value!");
Duncan Sands1440e8b2010-11-03 11:35:31 +00006561 assert(EVT(Ins[i].VT) == InVals[i].getValueType() &&
Evan Chengaf1871f2010-03-11 19:38:18 +00006562 "LowerCall emitted a value with the wrong type!");
6563 });
6564
Dan Gohman98ca4f22009-08-05 01:29:28 +00006565 // Collect the legal value parts into potentially illegal values
6566 // that correspond to the original function's return values.
6567 ISD::NodeType AssertOp = ISD::DELETED_NODE;
6568 if (RetSExt)
6569 AssertOp = ISD::AssertSext;
6570 else if (RetZExt)
6571 AssertOp = ISD::AssertZext;
6572 SmallVector<SDValue, 4> ReturnValues;
6573 unsigned CurReg = 0;
6574 for (unsigned I = 0, E = RetTys.size(); I != E; ++I) {
Owen Andersone50ed302009-08-10 22:56:29 +00006575 EVT VT = RetTys[I];
Owen Anderson23b9b192009-08-12 00:36:31 +00006576 EVT RegisterVT = getRegisterType(RetTy->getContext(), VT);
6577 unsigned NumRegs = getNumRegisters(RetTy->getContext(), VT);
Dan Gohman98ca4f22009-08-05 01:29:28 +00006578
Bill Wendling46ada192010-03-02 01:55:18 +00006579 ReturnValues.push_back(getCopyFromParts(DAG, dl, &InVals[CurReg],
Bill Wendling4533cac2010-01-28 21:51:40 +00006580 NumRegs, RegisterVT, VT,
6581 AssertOp));
Dan Gohman98ca4f22009-08-05 01:29:28 +00006582 CurReg += NumRegs;
6583 }
6584
6585 // For a function returning void, there is no return value. We can't create
6586 // such a node, so we just return a null return value in that case. In
Chris Lattner7a2bdde2011-04-15 05:18:47 +00006587 // that case, nothing will actually look at the value.
Dan Gohman98ca4f22009-08-05 01:29:28 +00006588 if (ReturnValues.empty())
6589 return std::make_pair(SDValue(), Chain);
6590
6591 SDValue Res = DAG.getNode(ISD::MERGE_VALUES, dl,
6592 DAG.getVTList(&RetTys[0], RetTys.size()),
6593 &ReturnValues[0], ReturnValues.size());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006594 return std::make_pair(Res, Chain);
6595}
6596
Duncan Sands9fbc7e22009-01-21 09:00:29 +00006597void TargetLowering::LowerOperationWrapper(SDNode *N,
6598 SmallVectorImpl<SDValue> &Results,
Dan Gohmand858e902010-04-17 15:26:15 +00006599 SelectionDAG &DAG) const {
Duncan Sands9fbc7e22009-01-21 09:00:29 +00006600 SDValue Res = LowerOperation(SDValue(N, 0), DAG);
Sanjiv Guptabb326bb2009-01-21 04:48:39 +00006601 if (Res.getNode())
6602 Results.push_back(Res);
6603}
6604
Dan Gohmand858e902010-04-17 15:26:15 +00006605SDValue TargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) const {
Torok Edwinc23197a2009-07-14 16:55:14 +00006606 llvm_unreachable("LowerOperation not implemented for this target!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006607 return SDValue();
6608}
6609
Dan Gohman46510a72010-04-15 01:51:59 +00006610void
6611SelectionDAGBuilder::CopyValueToVirtualRegister(const Value *V, unsigned Reg) {
Dan Gohman28a17352010-07-01 01:59:43 +00006612 SDValue Op = getNonRegisterValue(V);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006613 assert((Op.getOpcode() != ISD::CopyFromReg ||
6614 cast<RegisterSDNode>(Op.getOperand(1))->getReg() != Reg) &&
6615 "Copy from a reg to the same reg!");
6616 assert(!TargetRegisterInfo::isPhysicalRegister(Reg) && "Is a physreg");
6617
Owen Anderson23b9b192009-08-12 00:36:31 +00006618 RegsForValue RFV(V->getContext(), TLI, Reg, V->getType());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006619 SDValue Chain = DAG.getEntryNode();
Bill Wendling46ada192010-03-02 01:55:18 +00006620 RFV.getCopyToRegs(Op, DAG, getCurDebugLoc(), Chain, 0);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006621 PendingExports.push_back(Chain);
6622}
6623
6624#include "llvm/CodeGen/SelectionDAGISel.h"
6625
Eli Friedman23d32432011-05-05 16:53:34 +00006626/// isOnlyUsedInEntryBlock - If the specified argument is only used in the
6627/// entry block, return true. This includes arguments used by switches, since
6628/// the switch may expand into multiple basic blocks.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00006629static bool isOnlyUsedInEntryBlock(const Argument *A, bool FastISel) {
Eli Friedman23d32432011-05-05 16:53:34 +00006630 // With FastISel active, we may be splitting blocks, so force creation
6631 // of virtual registers for all non-dead arguments.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00006632 if (FastISel)
Eli Friedman23d32432011-05-05 16:53:34 +00006633 return A->use_empty();
6634
6635 const BasicBlock *Entry = A->getParent()->begin();
6636 for (Value::const_use_iterator UI = A->use_begin(), E = A->use_end();
6637 UI != E; ++UI) {
6638 const User *U = *UI;
6639 if (cast<Instruction>(U)->getParent() != Entry || isa<SwitchInst>(U))
6640 return false; // Use not in entry block.
6641 }
6642 return true;
6643}
6644
Dan Gohman46510a72010-04-15 01:51:59 +00006645void SelectionDAGISel::LowerArguments(const BasicBlock *LLVMBB) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006646 // If this is the entry block, emit arguments.
Dan Gohman46510a72010-04-15 01:51:59 +00006647 const Function &F = *LLVMBB->getParent();
Dan Gohman2048b852009-11-23 18:04:58 +00006648 SelectionDAG &DAG = SDB->DAG;
Dan Gohman2048b852009-11-23 18:04:58 +00006649 DebugLoc dl = SDB->getCurDebugLoc();
Dan Gohman98ca4f22009-08-05 01:29:28 +00006650 const TargetData *TD = TLI.getTargetData();
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006651 SmallVector<ISD::InputArg, 16> Ins;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006652
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +00006653 // Check whether the function can return without sret-demotion.
Dan Gohman84023e02010-07-10 09:00:22 +00006654 SmallVector<ISD::OutputArg, 4> Outs;
6655 GetReturnInfo(F.getReturnType(), F.getAttributes().getRetAttributes(),
6656 Outs, TLI);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006657
Dan Gohman7451d3e2010-05-29 17:03:36 +00006658 if (!FuncInfo->CanLowerReturn) {
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006659 // Put in an sret pointer parameter before all the other parameters.
6660 SmallVector<EVT, 1> ValueVTs;
6661 ComputeValueVTs(TLI, PointerType::getUnqual(F.getReturnType()), ValueVTs);
6662
6663 // NOTE: Assuming that a pointer will never break down to more than one VT
6664 // or one register.
6665 ISD::ArgFlagsTy Flags;
6666 Flags.setSRet();
Dan Gohmanf81eca02010-04-22 20:46:50 +00006667 EVT RegisterVT = TLI.getRegisterType(*DAG.getContext(), ValueVTs[0]);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006668 ISD::InputArg RetArg(Flags, RegisterVT, true);
6669 Ins.push_back(RetArg);
6670 }
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +00006671
Dan Gohman98ca4f22009-08-05 01:29:28 +00006672 // Set up the incoming argument description vector.
Dan Gohman98ca4f22009-08-05 01:29:28 +00006673 unsigned Idx = 1;
Dan Gohman46510a72010-04-15 01:51:59 +00006674 for (Function::const_arg_iterator I = F.arg_begin(), E = F.arg_end();
Dan Gohman98ca4f22009-08-05 01:29:28 +00006675 I != E; ++I, ++Idx) {
Owen Andersone50ed302009-08-10 22:56:29 +00006676 SmallVector<EVT, 4> ValueVTs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00006677 ComputeValueVTs(TLI, I->getType(), ValueVTs);
6678 bool isArgValueUsed = !I->use_empty();
6679 for (unsigned Value = 0, NumValues = ValueVTs.size();
6680 Value != NumValues; ++Value) {
Owen Andersone50ed302009-08-10 22:56:29 +00006681 EVT VT = ValueVTs[Value];
Chris Lattnerdb125cf2011-07-18 04:54:35 +00006682 Type *ArgTy = VT.getTypeForEVT(*DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +00006683 ISD::ArgFlagsTy Flags;
6684 unsigned OriginalAlignment =
6685 TD->getABITypeAlignment(ArgTy);
6686
6687 if (F.paramHasAttr(Idx, Attribute::ZExt))
6688 Flags.setZExt();
6689 if (F.paramHasAttr(Idx, Attribute::SExt))
6690 Flags.setSExt();
6691 if (F.paramHasAttr(Idx, Attribute::InReg))
6692 Flags.setInReg();
6693 if (F.paramHasAttr(Idx, Attribute::StructRet))
6694 Flags.setSRet();
6695 if (F.paramHasAttr(Idx, Attribute::ByVal)) {
6696 Flags.setByVal();
Chris Lattnerdb125cf2011-07-18 04:54:35 +00006697 PointerType *Ty = cast<PointerType>(I->getType());
6698 Type *ElementTy = Ty->getElementType();
Chris Lattner9db20f32011-05-22 23:23:02 +00006699 Flags.setByValSize(TD->getTypeAllocSize(ElementTy));
Dan Gohman98ca4f22009-08-05 01:29:28 +00006700 // For ByVal, alignment should be passed from FE. BE will guess if
6701 // this info is not there but there are cases it cannot get right.
Chris Lattner9db20f32011-05-22 23:23:02 +00006702 unsigned FrameAlign;
Dan Gohman98ca4f22009-08-05 01:29:28 +00006703 if (F.getParamAlignment(Idx))
6704 FrameAlign = F.getParamAlignment(Idx);
Chris Lattner9db20f32011-05-22 23:23:02 +00006705 else
6706 FrameAlign = TLI.getByValTypeAlignment(ElementTy);
Dan Gohman98ca4f22009-08-05 01:29:28 +00006707 Flags.setByValAlign(FrameAlign);
Dan Gohman98ca4f22009-08-05 01:29:28 +00006708 }
6709 if (F.paramHasAttr(Idx, Attribute::Nest))
6710 Flags.setNest();
6711 Flags.setOrigAlign(OriginalAlignment);
6712
Owen Anderson23b9b192009-08-12 00:36:31 +00006713 EVT RegisterVT = TLI.getRegisterType(*CurDAG->getContext(), VT);
6714 unsigned NumRegs = TLI.getNumRegisters(*CurDAG->getContext(), VT);
Dan Gohman98ca4f22009-08-05 01:29:28 +00006715 for (unsigned i = 0; i != NumRegs; ++i) {
6716 ISD::InputArg MyFlags(Flags, RegisterVT, isArgValueUsed);
6717 if (NumRegs > 1 && i == 0)
6718 MyFlags.Flags.setSplit();
6719 // if it isn't first piece, alignment must be 1
6720 else if (i > 0)
6721 MyFlags.Flags.setOrigAlign(1);
6722 Ins.push_back(MyFlags);
6723 }
6724 }
6725 }
6726
6727 // Call the target to set up the argument values.
6728 SmallVector<SDValue, 8> InVals;
6729 SDValue NewRoot = TLI.LowerFormalArguments(DAG.getRoot(), F.getCallingConv(),
6730 F.isVarArg(), Ins,
6731 dl, DAG, InVals);
Dan Gohman5e866062009-08-06 15:37:27 +00006732
6733 // Verify that the target's LowerFormalArguments behaved as expected.
Owen Anderson825b72b2009-08-11 20:47:22 +00006734 assert(NewRoot.getNode() && NewRoot.getValueType() == MVT::Other &&
Dan Gohman5e866062009-08-06 15:37:27 +00006735 "LowerFormalArguments didn't return a valid chain!");
6736 assert(InVals.size() == Ins.size() &&
6737 "LowerFormalArguments didn't emit the correct number of values!");
Bill Wendling3ea58b62009-12-22 21:35:02 +00006738 DEBUG({
6739 for (unsigned i = 0, e = Ins.size(); i != e; ++i) {
6740 assert(InVals[i].getNode() &&
6741 "LowerFormalArguments emitted a null value!");
Duncan Sands1440e8b2010-11-03 11:35:31 +00006742 assert(EVT(Ins[i].VT) == InVals[i].getValueType() &&
Bill Wendling3ea58b62009-12-22 21:35:02 +00006743 "LowerFormalArguments emitted a value with the wrong type!");
6744 }
6745 });
Bill Wendling3ea3c242009-12-22 02:10:19 +00006746
Dan Gohman5e866062009-08-06 15:37:27 +00006747 // Update the DAG with the new chain value resulting from argument lowering.
Dan Gohman98ca4f22009-08-05 01:29:28 +00006748 DAG.setRoot(NewRoot);
6749
6750 // Set up the argument values.
6751 unsigned i = 0;
6752 Idx = 1;
Dan Gohman7451d3e2010-05-29 17:03:36 +00006753 if (!FuncInfo->CanLowerReturn) {
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006754 // Create a virtual register for the sret pointer, and put in a copy
6755 // from the sret argument into it.
6756 SmallVector<EVT, 1> ValueVTs;
6757 ComputeValueVTs(TLI, PointerType::getUnqual(F.getReturnType()), ValueVTs);
6758 EVT VT = ValueVTs[0];
6759 EVT RegVT = TLI.getRegisterType(*CurDAG->getContext(), VT);
6760 ISD::NodeType AssertOp = ISD::DELETED_NODE;
Bill Wendling46ada192010-03-02 01:55:18 +00006761 SDValue ArgValue = getCopyFromParts(DAG, dl, &InVals[0], 1,
Bill Wendling3ea3c242009-12-22 02:10:19 +00006762 RegVT, VT, AssertOp);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006763
Dan Gohman2048b852009-11-23 18:04:58 +00006764 MachineFunction& MF = SDB->DAG.getMachineFunction();
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006765 MachineRegisterInfo& RegInfo = MF.getRegInfo();
6766 unsigned SRetReg = RegInfo.createVirtualRegister(TLI.getRegClassFor(RegVT));
Dan Gohman7451d3e2010-05-29 17:03:36 +00006767 FuncInfo->DemoteRegister = SRetReg;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00006768 NewRoot = SDB->DAG.getCopyToReg(NewRoot, SDB->getCurDebugLoc(),
6769 SRetReg, ArgValue);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006770 DAG.setRoot(NewRoot);
Bill Wendling3ea3c242009-12-22 02:10:19 +00006771
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006772 // i indexes lowered arguments. Bump it past the hidden sret argument.
6773 // Idx indexes LLVM arguments. Don't touch it.
6774 ++i;
6775 }
Bill Wendling3ea3c242009-12-22 02:10:19 +00006776
Dan Gohman46510a72010-04-15 01:51:59 +00006777 for (Function::const_arg_iterator I = F.arg_begin(), E = F.arg_end(); I != E;
Dan Gohman98ca4f22009-08-05 01:29:28 +00006778 ++I, ++Idx) {
6779 SmallVector<SDValue, 4> ArgValues;
Owen Andersone50ed302009-08-10 22:56:29 +00006780 SmallVector<EVT, 4> ValueVTs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00006781 ComputeValueVTs(TLI, I->getType(), ValueVTs);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006782 unsigned NumValues = ValueVTs.size();
Devang Patel9126c0d2010-06-01 19:59:01 +00006783
6784 // If this argument is unused then remember its value. It is used to generate
6785 // debugging information.
6786 if (I->use_empty() && NumValues)
6787 SDB->setUnusedArgValue(I, InVals[i]);
6788
Eli Friedman23d32432011-05-05 16:53:34 +00006789 for (unsigned Val = 0; Val != NumValues; ++Val) {
6790 EVT VT = ValueVTs[Val];
Owen Anderson23b9b192009-08-12 00:36:31 +00006791 EVT PartVT = TLI.getRegisterType(*CurDAG->getContext(), VT);
6792 unsigned NumParts = TLI.getNumRegisters(*CurDAG->getContext(), VT);
Dan Gohman98ca4f22009-08-05 01:29:28 +00006793
6794 if (!I->use_empty()) {
6795 ISD::NodeType AssertOp = ISD::DELETED_NODE;
6796 if (F.paramHasAttr(Idx, Attribute::SExt))
6797 AssertOp = ISD::AssertSext;
6798 else if (F.paramHasAttr(Idx, Attribute::ZExt))
6799 AssertOp = ISD::AssertZext;
6800
Bill Wendling46ada192010-03-02 01:55:18 +00006801 ArgValues.push_back(getCopyFromParts(DAG, dl, &InVals[i],
Bill Wendling3ea3c242009-12-22 02:10:19 +00006802 NumParts, PartVT, VT,
6803 AssertOp));
Dan Gohman98ca4f22009-08-05 01:29:28 +00006804 }
Bill Wendling3ea3c242009-12-22 02:10:19 +00006805
Dan Gohman98ca4f22009-08-05 01:29:28 +00006806 i += NumParts;
6807 }
Bill Wendling3ea3c242009-12-22 02:10:19 +00006808
Eli Friedman23d32432011-05-05 16:53:34 +00006809 // We don't need to do anything else for unused arguments.
6810 if (ArgValues.empty())
6811 continue;
6812
Devang Patel9aee3352011-09-08 22:59:09 +00006813 // Note down frame index.
6814 if (FrameIndexSDNode *FI =
6815 dyn_cast<FrameIndexSDNode>(ArgValues[0].getNode()))
6816 FuncInfo->setArgumentFrameIndex(I, FI->getIndex());
Devang Patel0b48ead2010-08-31 22:22:42 +00006817
Eli Friedman23d32432011-05-05 16:53:34 +00006818 SDValue Res = DAG.getMergeValues(&ArgValues[0], NumValues,
6819 SDB->getCurDebugLoc());
Devang Patel9aee3352011-09-08 22:59:09 +00006820
Eli Friedman23d32432011-05-05 16:53:34 +00006821 SDB->setValue(I, Res);
Nick Lewycky8a8d4792011-12-02 22:16:29 +00006822 if (!TM.Options.EnableFastISel && Res.getOpcode() == ISD::BUILD_PAIR) {
Devang Patel9aee3352011-09-08 22:59:09 +00006823 if (LoadSDNode *LNode =
6824 dyn_cast<LoadSDNode>(Res.getOperand(0).getNode()))
6825 if (FrameIndexSDNode *FI =
6826 dyn_cast<FrameIndexSDNode>(LNode->getBasePtr().getNode()))
6827 FuncInfo->setArgumentFrameIndex(I, FI->getIndex());
6828 }
Bill Wendling3ea3c242009-12-22 02:10:19 +00006829
Eli Friedman23d32432011-05-05 16:53:34 +00006830 // If this argument is live outside of the entry block, insert a copy from
6831 // wherever we got it to the vreg that other BB's will reference it as.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00006832 if (!TM.Options.EnableFastISel && Res.getOpcode() == ISD::CopyFromReg) {
Eli Friedman23d32432011-05-05 16:53:34 +00006833 // If we can, though, try to skip creating an unnecessary vreg.
6834 // FIXME: This isn't very clean... it would be nice to make this more
Eli Friedman7f33d672011-05-10 21:50:58 +00006835 // general. It's also subtly incompatible with the hacks FastISel
6836 // uses with vregs.
Eli Friedman23d32432011-05-05 16:53:34 +00006837 unsigned Reg = cast<RegisterSDNode>(Res.getOperand(1))->getReg();
6838 if (TargetRegisterInfo::isVirtualRegister(Reg)) {
6839 FuncInfo->ValueMap[I] = Reg;
6840 continue;
6841 }
6842 }
Nick Lewycky8a8d4792011-12-02 22:16:29 +00006843 if (!isOnlyUsedInEntryBlock(I, TM.Options.EnableFastISel)) {
Eli Friedman23d32432011-05-05 16:53:34 +00006844 FuncInfo->InitializeRegForValue(I);
Dan Gohman2048b852009-11-23 18:04:58 +00006845 SDB->CopyToExportRegsIfNeeded(I);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006846 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006847 }
Bill Wendling3ea3c242009-12-22 02:10:19 +00006848
Dan Gohman98ca4f22009-08-05 01:29:28 +00006849 assert(i == InVals.size() && "Argument register count mismatch!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006850
6851 // Finally, if the target has anything special to do, allow it to do so.
6852 // FIXME: this should insert code into the DAG!
Dan Gohman64652652010-04-14 20:17:22 +00006853 EmitFunctionEntryCode();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006854}
6855
6856/// Handle PHI nodes in successor blocks. Emit code into the SelectionDAG to
6857/// ensure constants are generated when needed. Remember the virtual registers
6858/// that need to be added to the Machine PHI nodes as input. We cannot just
6859/// directly add them, because expansion might result in multiple MBB's for one
6860/// BB. As such, the start of the BB might correspond to a different MBB than
6861/// the end.
6862///
6863void
Dan Gohmanf81eca02010-04-22 20:46:50 +00006864SelectionDAGBuilder::HandlePHINodesInSuccessorBlocks(const BasicBlock *LLVMBB) {
Dan Gohman46510a72010-04-15 01:51:59 +00006865 const TerminatorInst *TI = LLVMBB->getTerminator();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006866
6867 SmallPtrSet<MachineBasicBlock *, 4> SuccsHandled;
6868
6869 // Check successor nodes' PHI nodes that expect a constant to be available
6870 // from this block.
6871 for (unsigned succ = 0, e = TI->getNumSuccessors(); succ != e; ++succ) {
Dan Gohman46510a72010-04-15 01:51:59 +00006872 const BasicBlock *SuccBB = TI->getSuccessor(succ);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006873 if (!isa<PHINode>(SuccBB->begin())) continue;
Dan Gohmanf81eca02010-04-22 20:46:50 +00006874 MachineBasicBlock *SuccMBB = FuncInfo.MBBMap[SuccBB];
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006875
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006876 // If this terminator has multiple identical successors (common for
6877 // switches), only handle each succ once.
6878 if (!SuccsHandled.insert(SuccMBB)) continue;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006879
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006880 MachineBasicBlock::iterator MBBI = SuccMBB->begin();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006881
6882 // At this point we know that there is a 1-1 correspondence between LLVM PHI
6883 // nodes and Machine PHI nodes, but the incoming operands have not been
6884 // emitted yet.
Dan Gohman46510a72010-04-15 01:51:59 +00006885 for (BasicBlock::const_iterator I = SuccBB->begin();
6886 const PHINode *PN = dyn_cast<PHINode>(I); ++I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006887 // Ignore dead phi's.
6888 if (PN->use_empty()) continue;
6889
Rafael Espindola3fa82832011-05-13 15:18:06 +00006890 // Skip empty types
6891 if (PN->getType()->isEmptyTy())
6892 continue;
6893
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006894 unsigned Reg;
Dan Gohman46510a72010-04-15 01:51:59 +00006895 const Value *PHIOp = PN->getIncomingValueForBlock(LLVMBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006896
Dan Gohman46510a72010-04-15 01:51:59 +00006897 if (const Constant *C = dyn_cast<Constant>(PHIOp)) {
Dan Gohmanf81eca02010-04-22 20:46:50 +00006898 unsigned &RegOut = ConstantsOut[C];
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006899 if (RegOut == 0) {
Dan Gohman89496d02010-07-02 00:10:16 +00006900 RegOut = FuncInfo.CreateRegs(C->getType());
Dan Gohmanf81eca02010-04-22 20:46:50 +00006901 CopyValueToVirtualRegister(C, RegOut);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006902 }
6903 Reg = RegOut;
6904 } else {
Dan Gohmanc25ad632010-07-01 01:33:21 +00006905 DenseMap<const Value *, unsigned>::iterator I =
6906 FuncInfo.ValueMap.find(PHIOp);
6907 if (I != FuncInfo.ValueMap.end())
6908 Reg = I->second;
6909 else {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006910 assert(isa<AllocaInst>(PHIOp) &&
Dan Gohmanf81eca02010-04-22 20:46:50 +00006911 FuncInfo.StaticAllocaMap.count(cast<AllocaInst>(PHIOp)) &&
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006912 "Didn't codegen value into a register!??");
Dan Gohman89496d02010-07-02 00:10:16 +00006913 Reg = FuncInfo.CreateRegs(PHIOp->getType());
Dan Gohmanf81eca02010-04-22 20:46:50 +00006914 CopyValueToVirtualRegister(PHIOp, Reg);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006915 }
6916 }
6917
6918 // Remember that this register needs to added to the machine PHI node as
6919 // the input for this MBB.
Owen Andersone50ed302009-08-10 22:56:29 +00006920 SmallVector<EVT, 4> ValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006921 ComputeValueVTs(TLI, PN->getType(), ValueVTs);
6922 for (unsigned vti = 0, vte = ValueVTs.size(); vti != vte; ++vti) {
Owen Andersone50ed302009-08-10 22:56:29 +00006923 EVT VT = ValueVTs[vti];
Dan Gohmanf81eca02010-04-22 20:46:50 +00006924 unsigned NumRegisters = TLI.getNumRegisters(*DAG.getContext(), VT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006925 for (unsigned i = 0, e = NumRegisters; i != e; ++i)
Dan Gohmanf81eca02010-04-22 20:46:50 +00006926 FuncInfo.PHINodesToUpdate.push_back(std::make_pair(MBBI++, Reg+i));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006927 Reg += NumRegisters;
6928 }
6929 }
6930 }
Dan Gohmanf81eca02010-04-22 20:46:50 +00006931 ConstantsOut.clear();
Dan Gohman3df24e62008-09-03 23:12:08 +00006932}