blob: 7565aa35d66a1cf408804c477b3dd71f287f503f [file] [log] [blame]
Bill Wendling9a4d2e42010-12-21 01:54:40 +00001//===-- ARMConstantIslandPass.cpp - ARM constant islands ------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Evan Chenga8e29892007-01-19 07:51:42 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file contains a pass that splits the constant pool up into 'islands'
11// which are scattered through-out the function. This is required due to the
12// limited pc-relative displacements that ARM has.
13//
14//===----------------------------------------------------------------------===//
15
16#define DEBUG_TYPE "arm-cp-islands"
17#include "ARM.h"
Evan Chengaf5cbcb2007-01-25 03:12:46 +000018#include "ARMMachineFunctionInfo.h"
Evan Chenga8e29892007-01-19 07:51:42 +000019#include "ARMInstrInfo.h"
Evan Cheng719510a2010-08-12 20:30:05 +000020#include "Thumb2InstrInfo.h"
Evan Chengee04a6d2011-07-20 23:34:39 +000021#include "MCTargetDesc/ARMAddressingModes.h"
Evan Chenga8e29892007-01-19 07:51:42 +000022#include "llvm/CodeGen/MachineConstantPool.h"
23#include "llvm/CodeGen/MachineFunctionPass.h"
Evan Cheng5657c012009-07-29 02:18:14 +000024#include "llvm/CodeGen/MachineJumpTableInfo.h"
Evan Chenga8e29892007-01-19 07:51:42 +000025#include "llvm/Target/TargetData.h"
26#include "llvm/Target/TargetMachine.h"
Evan Chenga8e29892007-01-19 07:51:42 +000027#include "llvm/Support/Debug.h"
Torok Edwinc25e7582009-07-11 20:10:48 +000028#include "llvm/Support/ErrorHandling.h"
Chris Lattner705e07f2009-08-23 03:41:05 +000029#include "llvm/Support/raw_ostream.h"
Bob Wilsonb9239532009-10-15 20:49:47 +000030#include "llvm/ADT/SmallSet.h"
Evan Chengc99ef082007-02-09 20:54:44 +000031#include "llvm/ADT/SmallVector.h"
Evan Chenga8e29892007-01-19 07:51:42 +000032#include "llvm/ADT/STLExtras.h"
33#include "llvm/ADT/Statistic.h"
Jim Grosbach1fc7d712009-11-11 02:47:19 +000034#include "llvm/Support/CommandLine.h"
Bob Wilsonb9239532009-10-15 20:49:47 +000035#include <algorithm>
Evan Chenga8e29892007-01-19 07:51:42 +000036using namespace llvm;
37
Evan Chenga1efbbd2009-08-14 00:32:16 +000038STATISTIC(NumCPEs, "Number of constpool entries");
39STATISTIC(NumSplit, "Number of uncond branches inserted");
40STATISTIC(NumCBrFixed, "Number of cond branches fixed");
41STATISTIC(NumUBrFixed, "Number of uncond branches fixed");
42STATISTIC(NumTBs, "Number of table branches generated");
43STATISTIC(NumT2CPShrunk, "Number of Thumb2 constantpool instructions shrunk");
Evan Cheng31b99dd2009-08-14 18:31:44 +000044STATISTIC(NumT2BrShrunk, "Number of Thumb2 immediate branches shrunk");
Evan Chengde17fb62009-10-31 23:46:45 +000045STATISTIC(NumCBZ, "Number of CBZ / CBNZ formed");
Jim Grosbach1fc7d712009-11-11 02:47:19 +000046STATISTIC(NumJTMoved, "Number of jump table destination blocks moved");
Jim Grosbach80697d12009-11-12 17:25:07 +000047STATISTIC(NumJTInserted, "Number of jump table intermediate blocks inserted");
Jim Grosbach1fc7d712009-11-11 02:47:19 +000048
49
50static cl::opt<bool>
Jim Grosbachf04777b2009-11-17 21:24:11 +000051AdjustJumpTableBlocks("arm-adjust-jump-tables", cl::Hidden, cl::init(true),
Jim Grosbach1fc7d712009-11-11 02:47:19 +000052 cl::desc("Adjust basic block layout to better use TB[BH]"));
Evan Chenga8e29892007-01-19 07:51:42 +000053
54namespace {
Dale Johannesen88e37ae2007-02-23 05:02:36 +000055 /// ARMConstantIslands - Due to limited PC-relative displacements, ARM
Evan Chenga8e29892007-01-19 07:51:42 +000056 /// requires constant pool entries to be scattered among the instructions
57 /// inside a function. To do this, it completely ignores the normal LLVM
Dale Johannesen88e37ae2007-02-23 05:02:36 +000058 /// constant pool; instead, it places constants wherever it feels like with
Evan Chenga8e29892007-01-19 07:51:42 +000059 /// special instructions.
60 ///
61 /// The terminology used in this pass includes:
62 /// Islands - Clumps of constants placed in the function.
63 /// Water - Potential places where an island could be formed.
64 /// CPE - A constant pool entry that has been placed somewhere, which
65 /// tracks a list of users.
Nick Lewycky6726b6d2009-10-25 06:33:48 +000066 class ARMConstantIslands : public MachineFunctionPass {
Evan Chenga8e29892007-01-19 07:51:42 +000067 /// BBSizes - The size of each MachineBasicBlock in bytes of code, indexed
Dale Johannesen8593e412007-04-29 19:19:30 +000068 /// by MBB Number. The two-byte pads required for Thumb alignment are
69 /// counted as part of the following block (i.e., the offset and size for
70 /// a padded block will both be ==2 mod 4).
Evan Chenge03cff62007-02-09 23:59:14 +000071 std::vector<unsigned> BBSizes;
Bob Wilson84945262009-05-12 17:09:30 +000072
Dale Johannesen99c49a42007-02-25 00:47:03 +000073 /// BBOffsets - the offset of each MBB in bytes, starting from 0.
Dale Johannesen8593e412007-04-29 19:19:30 +000074 /// The two-byte pads required for Thumb alignment are counted as part of
75 /// the following block.
Dale Johannesen99c49a42007-02-25 00:47:03 +000076 std::vector<unsigned> BBOffsets;
77
Evan Chenga8e29892007-01-19 07:51:42 +000078 /// WaterList - A sorted list of basic blocks where islands could be placed
79 /// (i.e. blocks that don't fall through to the following block, due
80 /// to a return, unreachable, or unconditional branch).
Evan Chenge03cff62007-02-09 23:59:14 +000081 std::vector<MachineBasicBlock*> WaterList;
Evan Chengc99ef082007-02-09 20:54:44 +000082
Bob Wilsonb9239532009-10-15 20:49:47 +000083 /// NewWaterList - The subset of WaterList that was created since the
84 /// previous iteration by inserting unconditional branches.
85 SmallSet<MachineBasicBlock*, 4> NewWaterList;
86
Bob Wilson034de5f2009-10-12 18:52:13 +000087 typedef std::vector<MachineBasicBlock*>::iterator water_iterator;
88
Evan Chenga8e29892007-01-19 07:51:42 +000089 /// CPUser - One user of a constant pool, keeping the machine instruction
90 /// pointer, the constant pool being referenced, and the max displacement
Bob Wilson549dda92009-10-15 05:52:29 +000091 /// allowed from the instruction to the CP. The HighWaterMark records the
92 /// highest basic block where a new CPEntry can be placed. To ensure this
93 /// pass terminates, the CP entries are initially placed at the end of the
94 /// function and then move monotonically to lower addresses. The
95 /// exception to this rule is when the current CP entry for a particular
96 /// CPUser is out of range, but there is another CP entry for the same
97 /// constant value in range. We want to use the existing in-range CP
98 /// entry, but if it later moves out of range, the search for new water
99 /// should resume where it left off. The HighWaterMark is used to record
100 /// that point.
Evan Chenga8e29892007-01-19 07:51:42 +0000101 struct CPUser {
102 MachineInstr *MI;
103 MachineInstr *CPEMI;
Bob Wilson549dda92009-10-15 05:52:29 +0000104 MachineBasicBlock *HighWaterMark;
Evan Chenga8e29892007-01-19 07:51:42 +0000105 unsigned MaxDisp;
Evan Cheng5d8f1ca2009-07-21 23:56:01 +0000106 bool NegOk;
Evan Chengd3d9d662009-07-23 18:27:47 +0000107 bool IsSoImm;
108 CPUser(MachineInstr *mi, MachineInstr *cpemi, unsigned maxdisp,
109 bool neg, bool soimm)
Bob Wilson549dda92009-10-15 05:52:29 +0000110 : MI(mi), CPEMI(cpemi), MaxDisp(maxdisp), NegOk(neg), IsSoImm(soimm) {
111 HighWaterMark = CPEMI->getParent();
112 }
Evan Chenga8e29892007-01-19 07:51:42 +0000113 };
Bob Wilson84945262009-05-12 17:09:30 +0000114
Evan Chenga8e29892007-01-19 07:51:42 +0000115 /// CPUsers - Keep track of all of the machine instructions that use various
116 /// constant pools and their max displacement.
Evan Chenge03cff62007-02-09 23:59:14 +0000117 std::vector<CPUser> CPUsers;
Bob Wilson84945262009-05-12 17:09:30 +0000118
Evan Chengc99ef082007-02-09 20:54:44 +0000119 /// CPEntry - One per constant pool entry, keeping the machine instruction
120 /// pointer, the constpool index, and the number of CPUser's which
121 /// reference this entry.
122 struct CPEntry {
123 MachineInstr *CPEMI;
124 unsigned CPI;
125 unsigned RefCount;
126 CPEntry(MachineInstr *cpemi, unsigned cpi, unsigned rc = 0)
127 : CPEMI(cpemi), CPI(cpi), RefCount(rc) {}
128 };
129
130 /// CPEntries - Keep track of all of the constant pool entry machine
Dale Johannesen88e37ae2007-02-23 05:02:36 +0000131 /// instructions. For each original constpool index (i.e. those that
132 /// existed upon entry to this pass), it keeps a vector of entries.
133 /// Original elements are cloned as we go along; the clones are
134 /// put in the vector of the original element, but have distinct CPIs.
Evan Chengc99ef082007-02-09 20:54:44 +0000135 std::vector<std::vector<CPEntry> > CPEntries;
Bob Wilson84945262009-05-12 17:09:30 +0000136
Evan Chengaf5cbcb2007-01-25 03:12:46 +0000137 /// ImmBranch - One per immediate branch, keeping the machine instruction
138 /// pointer, conditional or unconditional, the max displacement,
139 /// and (if isCond is true) the corresponding unconditional branch
140 /// opcode.
141 struct ImmBranch {
142 MachineInstr *MI;
Evan Chengc2854142007-01-25 23:18:59 +0000143 unsigned MaxDisp : 31;
144 bool isCond : 1;
Evan Chengaf5cbcb2007-01-25 03:12:46 +0000145 int UncondBr;
Evan Chengc2854142007-01-25 23:18:59 +0000146 ImmBranch(MachineInstr *mi, unsigned maxdisp, bool cond, int ubr)
147 : MI(mi), MaxDisp(maxdisp), isCond(cond), UncondBr(ubr) {}
Evan Chengaf5cbcb2007-01-25 03:12:46 +0000148 };
149
Evan Cheng2706f972007-05-16 05:14:06 +0000150 /// ImmBranches - Keep track of all the immediate branch instructions.
Evan Chengaf5cbcb2007-01-25 03:12:46 +0000151 ///
Evan Chenge03cff62007-02-09 23:59:14 +0000152 std::vector<ImmBranch> ImmBranches;
Evan Chengaf5cbcb2007-01-25 03:12:46 +0000153
Evan Chengd1b2c1e2007-01-30 01:18:38 +0000154 /// PushPopMIs - Keep track of all the Thumb push / pop instructions.
155 ///
Evan Chengc99ef082007-02-09 20:54:44 +0000156 SmallVector<MachineInstr*, 4> PushPopMIs;
Evan Chengd1b2c1e2007-01-30 01:18:38 +0000157
Evan Cheng5657c012009-07-29 02:18:14 +0000158 /// T2JumpTables - Keep track of all the Thumb2 jumptable instructions.
159 SmallVector<MachineInstr*, 4> T2JumpTables;
160
Evan Chengd1b2c1e2007-01-30 01:18:38 +0000161 /// HasFarJump - True if any far jump instruction has been emitted during
162 /// the branch fix up pass.
163 bool HasFarJump;
164
Jim Grosbach4d8e90a2009-11-19 23:10:28 +0000165 /// HasInlineAsm - True if the function contains inline assembly.
166 bool HasInlineAsm;
167
Chris Lattner20628752010-07-22 21:27:00 +0000168 const ARMInstrInfo *TII;
Evan Cheng25f7cfc2009-08-01 06:13:52 +0000169 const ARMSubtarget *STI;
Dale Johannesen8593e412007-04-29 19:19:30 +0000170 ARMFunctionInfo *AFI;
Dale Johannesenb71aa2b2007-02-28 23:20:38 +0000171 bool isThumb;
Evan Chengd3d9d662009-07-23 18:27:47 +0000172 bool isThumb1;
David Goodwin5e47a9a2009-06-30 18:04:13 +0000173 bool isThumb2;
Evan Chenga8e29892007-01-19 07:51:42 +0000174 public:
Devang Patel19974732007-05-03 01:11:54 +0000175 static char ID;
Owen Anderson90c579d2010-08-06 18:33:48 +0000176 ARMConstantIslands() : MachineFunctionPass(ID) {}
Devang Patel794fd752007-05-01 21:15:47 +0000177
Evan Cheng5657c012009-07-29 02:18:14 +0000178 virtual bool runOnMachineFunction(MachineFunction &MF);
Evan Chenga8e29892007-01-19 07:51:42 +0000179
180 virtual const char *getPassName() const {
Evan Chengaf5cbcb2007-01-25 03:12:46 +0000181 return "ARM constant island placement and branch shortening pass";
Evan Chenga8e29892007-01-19 07:51:42 +0000182 }
Bob Wilson84945262009-05-12 17:09:30 +0000183
Evan Chenga8e29892007-01-19 07:51:42 +0000184 private:
Evan Cheng5657c012009-07-29 02:18:14 +0000185 void DoInitialPlacement(MachineFunction &MF,
Evan Chenge03cff62007-02-09 23:59:14 +0000186 std::vector<MachineInstr*> &CPEMIs);
Evan Chengc99ef082007-02-09 20:54:44 +0000187 CPEntry *findConstPoolEntry(unsigned CPI, const MachineInstr *CPEMI);
Jim Grosbach80697d12009-11-12 17:25:07 +0000188 void JumpTableFunctionScan(MachineFunction &MF);
Evan Cheng5657c012009-07-29 02:18:14 +0000189 void InitialFunctionScan(MachineFunction &MF,
Evan Chenge03cff62007-02-09 23:59:14 +0000190 const std::vector<MachineInstr*> &CPEMIs);
Evan Cheng0c615842007-01-31 02:22:22 +0000191 MachineBasicBlock *SplitBlockBeforeInstr(MachineInstr *MI);
Evan Chenga8e29892007-01-19 07:51:42 +0000192 void UpdateForInsertedWaterBlock(MachineBasicBlock *NewBB);
Dale Johannesen99c49a42007-02-25 00:47:03 +0000193 void AdjustBBOffsetsAfter(MachineBasicBlock *BB, int delta);
Evan Chenged884f32007-04-03 23:39:48 +0000194 bool DecrementOldEntry(unsigned CPI, MachineInstr* CPEMI);
Dale Johannesen88e37ae2007-02-23 05:02:36 +0000195 int LookForExistingCPEntry(CPUser& U, unsigned UserOffset);
Bob Wilsonb9239532009-10-15 20:49:47 +0000196 bool LookForWater(CPUser&U, unsigned UserOffset, water_iterator &WaterIter);
Dale Johannesenb71aa2b2007-02-28 23:20:38 +0000197 void CreateNewWater(unsigned CPUserIndex, unsigned UserOffset,
Bob Wilson757652c2009-10-12 21:39:43 +0000198 MachineBasicBlock *&NewMBB);
Evan Cheng5657c012009-07-29 02:18:14 +0000199 bool HandleConstantPoolUser(MachineFunction &MF, unsigned CPUserIndex);
Evan Chenged884f32007-04-03 23:39:48 +0000200 void RemoveDeadCPEMI(MachineInstr *CPEMI);
201 bool RemoveUnusedCPEntries();
Bob Wilson84945262009-05-12 17:09:30 +0000202 bool CPEIsInRange(MachineInstr *MI, unsigned UserOffset,
Evan Cheng5d8f1ca2009-07-21 23:56:01 +0000203 MachineInstr *CPEMI, unsigned Disp, bool NegOk,
204 bool DoDump = false);
Dale Johannesen99c49a42007-02-25 00:47:03 +0000205 bool WaterIsInRange(unsigned UserOffset, MachineBasicBlock *Water,
Dale Johannesen5d9c4b62007-07-11 18:32:38 +0000206 CPUser &U);
Dale Johannesen99c49a42007-02-25 00:47:03 +0000207 bool OffsetIsInRange(unsigned UserOffset, unsigned TrialOffset,
Evan Chengd3d9d662009-07-23 18:27:47 +0000208 unsigned Disp, bool NegativeOK, bool IsSoImm = false);
Evan Chengc0dbec72007-01-31 19:57:44 +0000209 bool BBIsInRange(MachineInstr *MI, MachineBasicBlock *BB, unsigned Disp);
Evan Cheng5657c012009-07-29 02:18:14 +0000210 bool FixUpImmediateBr(MachineFunction &MF, ImmBranch &Br);
211 bool FixUpConditionalBr(MachineFunction &MF, ImmBranch &Br);
212 bool FixUpUnconditionalBr(MachineFunction &MF, ImmBranch &Br);
Evan Chengd1b2c1e2007-01-30 01:18:38 +0000213 bool UndoLRSpillRestore();
Evan Chenga1efbbd2009-08-14 00:32:16 +0000214 bool OptimizeThumb2Instructions(MachineFunction &MF);
215 bool OptimizeThumb2Branches(MachineFunction &MF);
Jim Grosbach80697d12009-11-12 17:25:07 +0000216 bool ReorderThumb2JumpTables(MachineFunction &MF);
Evan Cheng5657c012009-07-29 02:18:14 +0000217 bool OptimizeThumb2JumpTables(MachineFunction &MF);
Jim Grosbach1fc7d712009-11-11 02:47:19 +0000218 MachineBasicBlock *AdjustJTTargetBlockForward(MachineBasicBlock *BB,
219 MachineBasicBlock *JTBB);
Evan Chenga8e29892007-01-19 07:51:42 +0000220
Evan Chenga8e29892007-01-19 07:51:42 +0000221 unsigned GetOffsetOf(MachineInstr *MI) const;
Dale Johannesen8593e412007-04-29 19:19:30 +0000222 void dumpBBs();
Evan Cheng5657c012009-07-29 02:18:14 +0000223 void verify(MachineFunction &MF);
Evan Chenga8e29892007-01-19 07:51:42 +0000224 };
Devang Patel19974732007-05-03 01:11:54 +0000225 char ARMConstantIslands::ID = 0;
Evan Chenga8e29892007-01-19 07:51:42 +0000226}
227
Dale Johannesen8593e412007-04-29 19:19:30 +0000228/// verify - check BBOffsets, BBSizes, alignment of islands
Evan Cheng5657c012009-07-29 02:18:14 +0000229void ARMConstantIslands::verify(MachineFunction &MF) {
Dale Johannesen8593e412007-04-29 19:19:30 +0000230 assert(BBOffsets.size() == BBSizes.size());
231 for (unsigned i = 1, e = BBOffsets.size(); i != e; ++i)
232 assert(BBOffsets[i-1]+BBSizes[i-1] == BBOffsets[i]);
Evan Chengd3d9d662009-07-23 18:27:47 +0000233 if (!isThumb)
234 return;
235#ifndef NDEBUG
Evan Cheng5657c012009-07-29 02:18:14 +0000236 for (MachineFunction::iterator MBBI = MF.begin(), E = MF.end();
Evan Chengd3d9d662009-07-23 18:27:47 +0000237 MBBI != E; ++MBBI) {
238 MachineBasicBlock *MBB = MBBI;
239 if (!MBB->empty() &&
240 MBB->begin()->getOpcode() == ARM::CONSTPOOL_ENTRY) {
241 unsigned MBBId = MBB->getNumber();
Jim Grosbach4d8e90a2009-11-19 23:10:28 +0000242 assert(HasInlineAsm ||
243 (BBOffsets[MBBId]%4 == 0 && BBSizes[MBBId]%4 == 0) ||
Evan Chengd3d9d662009-07-23 18:27:47 +0000244 (BBOffsets[MBBId]%4 != 0 && BBSizes[MBBId]%4 != 0));
Dale Johannesen8593e412007-04-29 19:19:30 +0000245 }
246 }
Jim Grosbach4d8e90a2009-11-19 23:10:28 +0000247 for (unsigned i = 0, e = CPUsers.size(); i != e; ++i) {
248 CPUser &U = CPUsers[i];
249 unsigned UserOffset = GetOffsetOf(U.MI) + (isThumb ? 4 : 8);
Jim Grosbacha9562562009-11-20 19:37:38 +0000250 unsigned CPEOffset = GetOffsetOf(U.CPEMI);
251 unsigned Disp = UserOffset < CPEOffset ? CPEOffset - UserOffset :
252 UserOffset - CPEOffset;
253 assert(Disp <= U.MaxDisp || "Constant pool entry out of range!");
Jim Grosbach4d8e90a2009-11-19 23:10:28 +0000254 }
Jim Grosbacha9562562009-11-20 19:37:38 +0000255#endif
Dale Johannesen8593e412007-04-29 19:19:30 +0000256}
257
258/// print block size and offset information - debugging
259void ARMConstantIslands::dumpBBs() {
260 for (unsigned J = 0, E = BBOffsets.size(); J !=E; ++J) {
Chris Lattner893e1c92009-08-23 06:49:22 +0000261 DEBUG(errs() << "block " << J << " offset " << BBOffsets[J]
262 << " size " << BBSizes[J] << "\n");
Dale Johannesen8593e412007-04-29 19:19:30 +0000263 }
264}
265
Evan Chengaf5cbcb2007-01-25 03:12:46 +0000266/// createARMConstantIslandPass - returns an instance of the constpool
267/// island pass.
Evan Chenga8e29892007-01-19 07:51:42 +0000268FunctionPass *llvm::createARMConstantIslandPass() {
269 return new ARMConstantIslands();
270}
271
Evan Cheng5657c012009-07-29 02:18:14 +0000272bool ARMConstantIslands::runOnMachineFunction(MachineFunction &MF) {
273 MachineConstantPool &MCP = *MF.getConstantPool();
Bob Wilson84945262009-05-12 17:09:30 +0000274
Chris Lattner20628752010-07-22 21:27:00 +0000275 TII = (const ARMInstrInfo*)MF.getTarget().getInstrInfo();
Evan Cheng5657c012009-07-29 02:18:14 +0000276 AFI = MF.getInfo<ARMFunctionInfo>();
Evan Cheng25f7cfc2009-08-01 06:13:52 +0000277 STI = &MF.getTarget().getSubtarget<ARMSubtarget>();
278
Dale Johannesenb71aa2b2007-02-28 23:20:38 +0000279 isThumb = AFI->isThumbFunction();
Evan Chengd3d9d662009-07-23 18:27:47 +0000280 isThumb1 = AFI->isThumb1OnlyFunction();
David Goodwin5e47a9a2009-06-30 18:04:13 +0000281 isThumb2 = AFI->isThumb2Function();
Evan Chengd1b2c1e2007-01-30 01:18:38 +0000282
283 HasFarJump = false;
Jim Grosbach4d8e90a2009-11-19 23:10:28 +0000284 HasInlineAsm = false;
Evan Chengd1b2c1e2007-01-30 01:18:38 +0000285
Evan Chenga8e29892007-01-19 07:51:42 +0000286 // Renumber all of the machine basic blocks in the function, guaranteeing that
287 // the numbers agree with the position of the block in the function.
Evan Cheng5657c012009-07-29 02:18:14 +0000288 MF.RenumberBlocks();
Evan Chenga8e29892007-01-19 07:51:42 +0000289
Jim Grosbach80697d12009-11-12 17:25:07 +0000290 // Try to reorder and otherwise adjust the block layout to make good use
291 // of the TB[BH] instructions.
292 bool MadeChange = false;
293 if (isThumb2 && AdjustJumpTableBlocks) {
294 JumpTableFunctionScan(MF);
295 MadeChange |= ReorderThumb2JumpTables(MF);
296 // Data is out of date, so clear it. It'll be re-computed later.
Jim Grosbach80697d12009-11-12 17:25:07 +0000297 T2JumpTables.clear();
298 // Blocks may have shifted around. Keep the numbering up to date.
299 MF.RenumberBlocks();
300 }
301
Evan Chengd26b14c2009-07-31 18:28:05 +0000302 // Thumb1 functions containing constant pools get 4-byte alignment.
Evan Chengd3d9d662009-07-23 18:27:47 +0000303 // This is so we can keep exact track of where the alignment padding goes.
304
Chris Lattner7d7dab02010-01-27 23:37:36 +0000305 // ARM and Thumb2 functions need to be 4-byte aligned.
306 if (!isThumb1)
307 MF.EnsureAlignment(2); // 2 = log2(4)
Dale Johannesen56c42ef2007-04-23 20:09:04 +0000308
Evan Chenga8e29892007-01-19 07:51:42 +0000309 // Perform the initial placement of the constant pool entries. To start with,
310 // we put them all at the end of the function.
Evan Chenge03cff62007-02-09 23:59:14 +0000311 std::vector<MachineInstr*> CPEMIs;
Dale Johannesen56c42ef2007-04-23 20:09:04 +0000312 if (!MCP.isEmpty()) {
Evan Cheng5657c012009-07-29 02:18:14 +0000313 DoInitialPlacement(MF, CPEMIs);
Evan Chengd3d9d662009-07-23 18:27:47 +0000314 if (isThumb1)
Chris Lattner7d7dab02010-01-27 23:37:36 +0000315 MF.EnsureAlignment(2); // 2 = log2(4)
Dale Johannesen56c42ef2007-04-23 20:09:04 +0000316 }
Bob Wilson84945262009-05-12 17:09:30 +0000317
Evan Chenga8e29892007-01-19 07:51:42 +0000318 /// The next UID to take is the first unused one.
Evan Cheng5de5d4b2011-01-17 08:03:18 +0000319 AFI->initPICLabelUId(CPEMIs.size());
Bob Wilson84945262009-05-12 17:09:30 +0000320
Evan Chenga8e29892007-01-19 07:51:42 +0000321 // Do the initial scan of the function, building up information about the
322 // sizes of each block, the location of all the water, and finding all of the
323 // constant pool users.
Evan Cheng5657c012009-07-29 02:18:14 +0000324 InitialFunctionScan(MF, CPEMIs);
Evan Chenga8e29892007-01-19 07:51:42 +0000325 CPEMIs.clear();
Dale Johannesen8086d582010-07-23 22:50:23 +0000326 DEBUG(dumpBBs());
327
Bob Wilson84945262009-05-12 17:09:30 +0000328
Evan Chenged884f32007-04-03 23:39:48 +0000329 /// Remove dead constant pool entries.
Bill Wendlingcd080242010-12-18 01:53:06 +0000330 MadeChange |= RemoveUnusedCPEntries();
Evan Chenged884f32007-04-03 23:39:48 +0000331
Evan Chengd1b2c1e2007-01-30 01:18:38 +0000332 // Iteratively place constant pool entries and fix up branches until there
333 // is no change.
Evan Chengb6879b22009-08-07 07:35:21 +0000334 unsigned NoCPIters = 0, NoBRIters = 0;
Evan Chengd1b2c1e2007-01-30 01:18:38 +0000335 while (true) {
Evan Chengb6879b22009-08-07 07:35:21 +0000336 bool CPChange = false;
Evan Chenga8e29892007-01-19 07:51:42 +0000337 for (unsigned i = 0, e = CPUsers.size(); i != e; ++i)
Evan Chengb6879b22009-08-07 07:35:21 +0000338 CPChange |= HandleConstantPoolUser(MF, i);
339 if (CPChange && ++NoCPIters > 30)
340 llvm_unreachable("Constant Island pass failed to converge!");
Evan Cheng82020102007-07-10 22:00:16 +0000341 DEBUG(dumpBBs());
Jim Grosbach26b8ef52010-07-07 21:06:51 +0000342
Bob Wilsonb9239532009-10-15 20:49:47 +0000343 // Clear NewWaterList now. If we split a block for branches, it should
344 // appear as "new water" for the next iteration of constant pool placement.
345 NewWaterList.clear();
Evan Chengb6879b22009-08-07 07:35:21 +0000346
347 bool BRChange = false;
Evan Chengaf5cbcb2007-01-25 03:12:46 +0000348 for (unsigned i = 0, e = ImmBranches.size(); i != e; ++i)
Evan Chengb6879b22009-08-07 07:35:21 +0000349 BRChange |= FixUpImmediateBr(MF, ImmBranches[i]);
350 if (BRChange && ++NoBRIters > 30)
351 llvm_unreachable("Branch Fix Up pass failed to converge!");
Evan Cheng82020102007-07-10 22:00:16 +0000352 DEBUG(dumpBBs());
Evan Chengb6879b22009-08-07 07:35:21 +0000353
354 if (!CPChange && !BRChange)
Evan Chengd1b2c1e2007-01-30 01:18:38 +0000355 break;
356 MadeChange = true;
357 }
Evan Chenged884f32007-04-03 23:39:48 +0000358
Evan Chenga1efbbd2009-08-14 00:32:16 +0000359 // Shrink 32-bit Thumb2 branch, load, and store instructions.
Evan Chenge44be632010-08-09 18:35:19 +0000360 if (isThumb2 && !STI->prefers32BitThumb())
Evan Chenga1efbbd2009-08-14 00:32:16 +0000361 MadeChange |= OptimizeThumb2Instructions(MF);
Evan Cheng25f7cfc2009-08-01 06:13:52 +0000362
Dale Johannesen8593e412007-04-29 19:19:30 +0000363 // After a while, this might be made debug-only, but it is not expensive.
Evan Cheng5657c012009-07-29 02:18:14 +0000364 verify(MF);
Dale Johannesen8593e412007-04-29 19:19:30 +0000365
Jim Grosbach26b8ef52010-07-07 21:06:51 +0000366 // If LR has been forced spilled and no far jump (i.e. BL) has been issued,
367 // undo the spill / restore of LR if possible.
Evan Cheng5657c012009-07-29 02:18:14 +0000368 if (isThumb && !HasFarJump && AFI->isLRSpilledForFarJump())
Evan Chengd1b2c1e2007-01-30 01:18:38 +0000369 MadeChange |= UndoLRSpillRestore();
370
Anton Korobeynikov98b928e2011-01-30 22:07:39 +0000371 // Save the mapping between original and cloned constpool entries.
372 for (unsigned i = 0, e = CPEntries.size(); i != e; ++i) {
373 for (unsigned j = 0, je = CPEntries[i].size(); j != je; ++j) {
374 const CPEntry & CPE = CPEntries[i][j];
375 AFI->recordCPEClone(i, CPE.CPI);
376 }
377 }
378
Evan Chengb1c857b2010-07-22 02:09:47 +0000379 DEBUG(errs() << '\n'; dumpBBs());
380
Evan Chenga8e29892007-01-19 07:51:42 +0000381 BBSizes.clear();
Dale Johannesen99c49a42007-02-25 00:47:03 +0000382 BBOffsets.clear();
Evan Chenga8e29892007-01-19 07:51:42 +0000383 WaterList.clear();
384 CPUsers.clear();
Evan Chengc99ef082007-02-09 20:54:44 +0000385 CPEntries.clear();
Evan Chengaf5cbcb2007-01-25 03:12:46 +0000386 ImmBranches.clear();
Evan Chengc99ef082007-02-09 20:54:44 +0000387 PushPopMIs.clear();
Evan Cheng5657c012009-07-29 02:18:14 +0000388 T2JumpTables.clear();
Evan Chengd1b2c1e2007-01-30 01:18:38 +0000389
390 return MadeChange;
Evan Chenga8e29892007-01-19 07:51:42 +0000391}
392
393/// DoInitialPlacement - Perform the initial placement of the constant pool
394/// entries. To start with, we put them all at the end of the function.
Evan Cheng5657c012009-07-29 02:18:14 +0000395void ARMConstantIslands::DoInitialPlacement(MachineFunction &MF,
Bob Wilson84945262009-05-12 17:09:30 +0000396 std::vector<MachineInstr*> &CPEMIs) {
Evan Chenga8e29892007-01-19 07:51:42 +0000397 // Create the basic block to hold the CPE's.
Evan Cheng5657c012009-07-29 02:18:14 +0000398 MachineBasicBlock *BB = MF.CreateMachineBasicBlock();
399 MF.push_back(BB);
Bob Wilson84945262009-05-12 17:09:30 +0000400
Evan Chenga8e29892007-01-19 07:51:42 +0000401 // Add all of the constants from the constant pool to the end block, use an
402 // identity mapping of CPI's to CPE's.
403 const std::vector<MachineConstantPoolEntry> &CPs =
Evan Cheng5657c012009-07-29 02:18:14 +0000404 MF.getConstantPool()->getConstants();
Bob Wilson84945262009-05-12 17:09:30 +0000405
Evan Cheng5657c012009-07-29 02:18:14 +0000406 const TargetData &TD = *MF.getTarget().getTargetData();
Evan Chenga8e29892007-01-19 07:51:42 +0000407 for (unsigned i = 0, e = CPs.size(); i != e; ++i) {
Duncan Sands777d2302009-05-09 07:06:46 +0000408 unsigned Size = TD.getTypeAllocSize(CPs[i].getType());
Evan Chenga8e29892007-01-19 07:51:42 +0000409 // Verify that all constant pool entries are a multiple of 4 bytes. If not,
410 // we would have to pad them out or something so that instructions stay
411 // aligned.
412 assert((Size & 3) == 0 && "CP Entry not multiple of 4 bytes!");
413 MachineInstr *CPEMI =
Chris Lattnerc7f3ace2010-04-02 20:16:16 +0000414 BuildMI(BB, DebugLoc(), TII->get(ARM::CONSTPOOL_ENTRY))
415 .addImm(i).addConstantPoolIndex(i).addImm(Size);
Evan Chenga8e29892007-01-19 07:51:42 +0000416 CPEMIs.push_back(CPEMI);
Evan Chengc99ef082007-02-09 20:54:44 +0000417
418 // Add a new CPEntry, but no corresponding CPUser yet.
419 std::vector<CPEntry> CPEs;
420 CPEs.push_back(CPEntry(CPEMI, i));
421 CPEntries.push_back(CPEs);
Dan Gohmanfe601042010-06-22 15:08:57 +0000422 ++NumCPEs;
Chris Lattner893e1c92009-08-23 06:49:22 +0000423 DEBUG(errs() << "Moved CPI#" << i << " to end of function as #" << i
424 << "\n");
Evan Chenga8e29892007-01-19 07:51:42 +0000425 }
426}
427
Dale Johannesen88e37ae2007-02-23 05:02:36 +0000428/// BBHasFallthrough - Return true if the specified basic block can fallthrough
Evan Chenga8e29892007-01-19 07:51:42 +0000429/// into the block immediately after it.
430static bool BBHasFallthrough(MachineBasicBlock *MBB) {
431 // Get the next machine basic block in the function.
432 MachineFunction::iterator MBBI = MBB;
Jim Grosbach18f30e62010-06-02 21:53:11 +0000433 // Can't fall off end of function.
434 if (llvm::next(MBBI) == MBB->getParent()->end())
Evan Chenga8e29892007-01-19 07:51:42 +0000435 return false;
Bob Wilson84945262009-05-12 17:09:30 +0000436
Chris Lattner7896c9f2009-12-03 00:50:42 +0000437 MachineBasicBlock *NextBB = llvm::next(MBBI);
Evan Chenga8e29892007-01-19 07:51:42 +0000438 for (MachineBasicBlock::succ_iterator I = MBB->succ_begin(),
439 E = MBB->succ_end(); I != E; ++I)
440 if (*I == NextBB)
441 return true;
Bob Wilson84945262009-05-12 17:09:30 +0000442
Evan Chenga8e29892007-01-19 07:51:42 +0000443 return false;
444}
445
Evan Chengc99ef082007-02-09 20:54:44 +0000446/// findConstPoolEntry - Given the constpool index and CONSTPOOL_ENTRY MI,
447/// look up the corresponding CPEntry.
448ARMConstantIslands::CPEntry
449*ARMConstantIslands::findConstPoolEntry(unsigned CPI,
450 const MachineInstr *CPEMI) {
451 std::vector<CPEntry> &CPEs = CPEntries[CPI];
452 // Number of entries per constpool index should be small, just do a
453 // linear search.
454 for (unsigned i = 0, e = CPEs.size(); i != e; ++i) {
455 if (CPEs[i].CPEMI == CPEMI)
456 return &CPEs[i];
457 }
458 return NULL;
459}
460
Jim Grosbach80697d12009-11-12 17:25:07 +0000461/// JumpTableFunctionScan - Do a scan of the function, building up
462/// information about the sizes of each block and the locations of all
463/// the jump tables.
464void ARMConstantIslands::JumpTableFunctionScan(MachineFunction &MF) {
Jim Grosbach80697d12009-11-12 17:25:07 +0000465 for (MachineFunction::iterator MBBI = MF.begin(), E = MF.end();
466 MBBI != E; ++MBBI) {
467 MachineBasicBlock &MBB = *MBBI;
468
Jim Grosbach80697d12009-11-12 17:25:07 +0000469 for (MachineBasicBlock::iterator I = MBB.begin(), E = MBB.end();
Jim Grosbach08cbda52009-11-16 18:58:52 +0000470 I != E; ++I)
471 if (I->getDesc().isBranch() && I->getOpcode() == ARM::t2BR_JT)
472 T2JumpTables.push_back(I);
Jim Grosbach80697d12009-11-12 17:25:07 +0000473 }
474}
475
Evan Chenga8e29892007-01-19 07:51:42 +0000476/// InitialFunctionScan - Do the initial scan of the function, building up
477/// information about the sizes of each block, the location of all the water,
478/// and finding all of the constant pool users.
Evan Cheng5657c012009-07-29 02:18:14 +0000479void ARMConstantIslands::InitialFunctionScan(MachineFunction &MF,
Evan Chenge03cff62007-02-09 23:59:14 +0000480 const std::vector<MachineInstr*> &CPEMIs) {
Jim Grosbach4d8e90a2009-11-19 23:10:28 +0000481 // First thing, see if the function has any inline assembly in it. If so,
482 // we have to be conservative about alignment assumptions, as we don't
483 // know for sure the size of any instructions in the inline assembly.
484 for (MachineFunction::iterator MBBI = MF.begin(), E = MF.end();
485 MBBI != E; ++MBBI) {
486 MachineBasicBlock &MBB = *MBBI;
487 for (MachineBasicBlock::iterator I = MBB.begin(), E = MBB.end();
488 I != E; ++I)
489 if (I->getOpcode() == ARM::INLINEASM)
490 HasInlineAsm = true;
491 }
492
Bill Wendling9a4d2e42010-12-21 01:54:40 +0000493 // Now go back through the instructions and build up our data structures.
Dale Johannesen99c49a42007-02-25 00:47:03 +0000494 unsigned Offset = 0;
Evan Cheng5657c012009-07-29 02:18:14 +0000495 for (MachineFunction::iterator MBBI = MF.begin(), E = MF.end();
Evan Chenga8e29892007-01-19 07:51:42 +0000496 MBBI != E; ++MBBI) {
497 MachineBasicBlock &MBB = *MBBI;
Bob Wilson84945262009-05-12 17:09:30 +0000498
Evan Chenga8e29892007-01-19 07:51:42 +0000499 // If this block doesn't fall through into the next MBB, then this is
500 // 'water' that a constant pool island could be placed.
501 if (!BBHasFallthrough(&MBB))
502 WaterList.push_back(&MBB);
Bob Wilson84945262009-05-12 17:09:30 +0000503
Evan Chenga8e29892007-01-19 07:51:42 +0000504 unsigned MBBSize = 0;
505 for (MachineBasicBlock::iterator I = MBB.begin(), E = MBB.end();
506 I != E; ++I) {
Jim Grosbach9cfcfeb2010-06-21 17:49:23 +0000507 if (I->isDebugValue())
508 continue;
Evan Chenga8e29892007-01-19 07:51:42 +0000509 // Add instruction size to MBBSize.
Nicolas Geoffray52e724a2008-04-16 20:10:13 +0000510 MBBSize += TII->GetInstSizeInBytes(I);
Evan Chenga8e29892007-01-19 07:51:42 +0000511
Evan Chengaf5cbcb2007-01-25 03:12:46 +0000512 int Opc = I->getOpcode();
Chris Lattner749c6f62008-01-07 07:27:27 +0000513 if (I->getDesc().isBranch()) {
Evan Chengaf5cbcb2007-01-25 03:12:46 +0000514 bool isCond = false;
515 unsigned Bits = 0;
516 unsigned Scale = 1;
517 int UOpc = Opc;
518 switch (Opc) {
Evan Cheng5657c012009-07-29 02:18:14 +0000519 default:
520 continue; // Ignore other JT branches
Dale Johannesen8593e412007-04-29 19:19:30 +0000521 case ARM::tBR_JTr:
Evan Cheng66ac5312009-07-25 00:33:29 +0000522 // A Thumb1 table jump may involve padding; for the offsets to
Dale Johannesen8593e412007-04-29 19:19:30 +0000523 // be right, functions containing these must be 4-byte aligned.
Evan Chengb1c857b2010-07-22 02:09:47 +0000524 // tBR_JTr expands to a mov pc followed by .align 2 and then the jump
525 // table entries. So this code checks whether offset of tBR_JTr + 2
Dale Johannesen8086d582010-07-23 22:50:23 +0000526 // is aligned. That is held in Offset+MBBSize, which already has
527 // 2 added in for the size of the mov pc instruction.
Chris Lattner7d7dab02010-01-27 23:37:36 +0000528 MF.EnsureAlignment(2U);
Dale Johannesen8086d582010-07-23 22:50:23 +0000529 if ((Offset+MBBSize)%4 != 0 || HasInlineAsm)
Evan Cheng5657c012009-07-29 02:18:14 +0000530 // FIXME: Add a pseudo ALIGN instruction instead.
Dale Johannesen8593e412007-04-29 19:19:30 +0000531 MBBSize += 2; // padding
532 continue; // Does not get an entry in ImmBranches
Evan Cheng5657c012009-07-29 02:18:14 +0000533 case ARM::t2BR_JT:
534 T2JumpTables.push_back(I);
535 continue; // Does not get an entry in ImmBranches
Evan Chengaf5cbcb2007-01-25 03:12:46 +0000536 case ARM::Bcc:
537 isCond = true;
538 UOpc = ARM::B;
539 // Fallthrough
540 case ARM::B:
541 Bits = 24;
542 Scale = 4;
543 break;
544 case ARM::tBcc:
545 isCond = true;
546 UOpc = ARM::tB;
547 Bits = 8;
548 Scale = 2;
549 break;
550 case ARM::tB:
551 Bits = 11;
552 Scale = 2;
553 break;
David Goodwin5e47a9a2009-06-30 18:04:13 +0000554 case ARM::t2Bcc:
555 isCond = true;
556 UOpc = ARM::t2B;
557 Bits = 20;
558 Scale = 2;
559 break;
560 case ARM::t2B:
561 Bits = 24;
562 Scale = 2;
563 break;
Evan Chengaf5cbcb2007-01-25 03:12:46 +0000564 }
Evan Chengb43216e2007-02-01 10:16:15 +0000565
566 // Record this immediate branch.
Evan Chengbd5d3db2007-02-03 02:08:34 +0000567 unsigned MaxOffs = ((1 << (Bits-1))-1) * Scale;
Evan Chengb43216e2007-02-01 10:16:15 +0000568 ImmBranches.push_back(ImmBranch(I, MaxOffs, isCond, UOpc));
Evan Chengaf5cbcb2007-01-25 03:12:46 +0000569 }
570
Evan Chengd1b2c1e2007-01-30 01:18:38 +0000571 if (Opc == ARM::tPUSH || Opc == ARM::tPOP_RET)
572 PushPopMIs.push_back(I);
573
Evan Chengd3d9d662009-07-23 18:27:47 +0000574 if (Opc == ARM::CONSTPOOL_ENTRY)
575 continue;
576
Evan Chenga8e29892007-01-19 07:51:42 +0000577 // Scan the instructions for constant pool operands.
578 for (unsigned op = 0, e = I->getNumOperands(); op != e; ++op)
Dan Gohmand735b802008-10-03 15:45:36 +0000579 if (I->getOperand(op).isCPI()) {
Evan Chenga8e29892007-01-19 07:51:42 +0000580 // We found one. The addressing mode tells us the max displacement
581 // from the PC that this instruction permits.
Bob Wilson84945262009-05-12 17:09:30 +0000582
Evan Chenga8e29892007-01-19 07:51:42 +0000583 // Basic size info comes from the TSFlags field.
Evan Chengb43216e2007-02-01 10:16:15 +0000584 unsigned Bits = 0;
585 unsigned Scale = 1;
Evan Cheng5d8f1ca2009-07-21 23:56:01 +0000586 bool NegOk = false;
Evan Chengd3d9d662009-07-23 18:27:47 +0000587 bool IsSoImm = false;
588
589 switch (Opc) {
Bob Wilson84945262009-05-12 17:09:30 +0000590 default:
Torok Edwinc23197a2009-07-14 16:55:14 +0000591 llvm_unreachable("Unknown addressing mode for CP reference!");
Evan Chengd3d9d662009-07-23 18:27:47 +0000592 break;
593
594 // Taking the address of a CP entry.
595 case ARM::LEApcrel:
596 // This takes a SoImm, which is 8 bit immediate rotated. We'll
597 // pretend the maximum offset is 255 * 4. Since each instruction
Jim Grosbachdec6de92009-11-19 18:23:19 +0000598 // 4 byte wide, this is always correct. We'll check for other
Evan Chengd3d9d662009-07-23 18:27:47 +0000599 // displacements that fits in a SoImm as well.
Evan Chengb43216e2007-02-01 10:16:15 +0000600 Bits = 8;
Evan Chengd3d9d662009-07-23 18:27:47 +0000601 Scale = 4;
602 NegOk = true;
603 IsSoImm = true;
604 break;
Owen Anderson6b8719f2010-12-13 22:51:08 +0000605 case ARM::t2LEApcrel:
Evan Chengd3d9d662009-07-23 18:27:47 +0000606 Bits = 12;
Evan Cheng5d8f1ca2009-07-21 23:56:01 +0000607 NegOk = true;
Evan Chenga8e29892007-01-19 07:51:42 +0000608 break;
Evan Chengd3d9d662009-07-23 18:27:47 +0000609 case ARM::tLEApcrel:
610 Bits = 8;
611 Scale = 4;
612 break;
613
Jim Grosbach3e556122010-10-26 22:37:02 +0000614 case ARM::LDRi12:
Evan Chengd3d9d662009-07-23 18:27:47 +0000615 case ARM::LDRcp:
Owen Anderson971b83b2011-02-08 22:39:40 +0000616 case ARM::t2LDRpci:
Evan Cheng556f33c2007-02-01 20:44:52 +0000617 Bits = 12; // +-offset_12
Evan Cheng5d8f1ca2009-07-21 23:56:01 +0000618 NegOk = true;
Evan Chenga8e29892007-01-19 07:51:42 +0000619 break;
Evan Chengd3d9d662009-07-23 18:27:47 +0000620
621 case ARM::tLDRpci:
Evan Chengb43216e2007-02-01 10:16:15 +0000622 Bits = 8;
623 Scale = 4; // +(offset_8*4)
Evan Cheng012f2d92007-01-24 08:53:17 +0000624 break;
Evan Chengd3d9d662009-07-23 18:27:47 +0000625
Jim Grosbache5165492009-11-09 00:11:35 +0000626 case ARM::VLDRD:
627 case ARM::VLDRS:
Evan Chengd3d9d662009-07-23 18:27:47 +0000628 Bits = 8;
629 Scale = 4; // +-(offset_8*4)
630 NegOk = true;
Evan Cheng055b0312009-06-29 07:51:04 +0000631 break;
Evan Chenga8e29892007-01-19 07:51:42 +0000632 }
Evan Chengb43216e2007-02-01 10:16:15 +0000633
Evan Chenga8e29892007-01-19 07:51:42 +0000634 // Remember that this is a user of a CP entry.
Chris Lattner8aa797a2007-12-30 23:10:15 +0000635 unsigned CPI = I->getOperand(op).getIndex();
Evan Chengc99ef082007-02-09 20:54:44 +0000636 MachineInstr *CPEMI = CPEMIs[CPI];
Evan Cheng31b99dd2009-08-14 18:31:44 +0000637 unsigned MaxOffs = ((1 << Bits)-1) * Scale;
Evan Chengd3d9d662009-07-23 18:27:47 +0000638 CPUsers.push_back(CPUser(I, CPEMI, MaxOffs, NegOk, IsSoImm));
Evan Chengc99ef082007-02-09 20:54:44 +0000639
640 // Increment corresponding CPEntry reference count.
641 CPEntry *CPE = findConstPoolEntry(CPI, CPEMI);
642 assert(CPE && "Cannot find a corresponding CPEntry!");
643 CPE->RefCount++;
Bob Wilson84945262009-05-12 17:09:30 +0000644
Evan Chenga8e29892007-01-19 07:51:42 +0000645 // Instructions can only use one CP entry, don't bother scanning the
646 // rest of the operands.
647 break;
648 }
649 }
Evan Cheng2021abe2007-02-01 01:09:47 +0000650
Dale Johannesen8593e412007-04-29 19:19:30 +0000651 // In thumb mode, if this block is a constpool island, we may need padding
652 // so it's aligned on 4 byte boundary.
Dale Johannesenb71aa2b2007-02-28 23:20:38 +0000653 if (isThumb &&
Evan Cheng05cc4242007-02-02 19:09:19 +0000654 !MBB.empty() &&
Dale Johannesen8593e412007-04-29 19:19:30 +0000655 MBB.begin()->getOpcode() == ARM::CONSTPOOL_ENTRY &&
Jim Grosbach4d8e90a2009-11-19 23:10:28 +0000656 ((Offset%4) != 0 || HasInlineAsm))
Evan Cheng2021abe2007-02-01 01:09:47 +0000657 MBBSize += 2;
658
Evan Chenga8e29892007-01-19 07:51:42 +0000659 BBSizes.push_back(MBBSize);
Dale Johannesen99c49a42007-02-25 00:47:03 +0000660 BBOffsets.push_back(Offset);
661 Offset += MBBSize;
Evan Chenga8e29892007-01-19 07:51:42 +0000662 }
663}
664
Evan Chenga8e29892007-01-19 07:51:42 +0000665/// GetOffsetOf - Return the current offset of the specified machine instruction
666/// from the start of the function. This offset changes as stuff is moved
667/// around inside the function.
668unsigned ARMConstantIslands::GetOffsetOf(MachineInstr *MI) const {
669 MachineBasicBlock *MBB = MI->getParent();
Bob Wilson84945262009-05-12 17:09:30 +0000670
Evan Chenga8e29892007-01-19 07:51:42 +0000671 // The offset is composed of two things: the sum of the sizes of all MBB's
672 // before this instruction's block, and the offset from the start of the block
673 // it is in.
Dale Johannesen99c49a42007-02-25 00:47:03 +0000674 unsigned Offset = BBOffsets[MBB->getNumber()];
Evan Chenga8e29892007-01-19 07:51:42 +0000675
Dale Johannesen8593e412007-04-29 19:19:30 +0000676 // If we're looking for a CONSTPOOL_ENTRY in Thumb, see if this block has
677 // alignment padding, and compensate if so.
Bob Wilson84945262009-05-12 17:09:30 +0000678 if (isThumb &&
679 MI->getOpcode() == ARM::CONSTPOOL_ENTRY &&
Jim Grosbach4d8e90a2009-11-19 23:10:28 +0000680 (Offset%4 != 0 || HasInlineAsm))
Dale Johannesen8593e412007-04-29 19:19:30 +0000681 Offset += 2;
682
Evan Chenga8e29892007-01-19 07:51:42 +0000683 // Sum instructions before MI in MBB.
684 for (MachineBasicBlock::iterator I = MBB->begin(); ; ++I) {
685 assert(I != MBB->end() && "Didn't find MI in its own basic block?");
686 if (&*I == MI) return Offset;
Nicolas Geoffray52e724a2008-04-16 20:10:13 +0000687 Offset += TII->GetInstSizeInBytes(I);
Evan Chenga8e29892007-01-19 07:51:42 +0000688 }
689}
690
691/// CompareMBBNumbers - Little predicate function to sort the WaterList by MBB
692/// ID.
693static bool CompareMBBNumbers(const MachineBasicBlock *LHS,
694 const MachineBasicBlock *RHS) {
695 return LHS->getNumber() < RHS->getNumber();
696}
697
698/// UpdateForInsertedWaterBlock - When a block is newly inserted into the
699/// machine function, it upsets all of the block numbers. Renumber the blocks
700/// and update the arrays that parallel this numbering.
701void ARMConstantIslands::UpdateForInsertedWaterBlock(MachineBasicBlock *NewBB) {
Duncan Sandsab4c3662011-02-15 09:23:02 +0000702 // Renumber the MBB's to keep them consecutive.
Evan Chenga8e29892007-01-19 07:51:42 +0000703 NewBB->getParent()->RenumberBlocks(NewBB);
Bob Wilson84945262009-05-12 17:09:30 +0000704
Evan Chenga8e29892007-01-19 07:51:42 +0000705 // Insert a size into BBSizes to align it properly with the (newly
706 // renumbered) block numbers.
707 BBSizes.insert(BBSizes.begin()+NewBB->getNumber(), 0);
Dale Johannesen99c49a42007-02-25 00:47:03 +0000708
709 // Likewise for BBOffsets.
710 BBOffsets.insert(BBOffsets.begin()+NewBB->getNumber(), 0);
Bob Wilson84945262009-05-12 17:09:30 +0000711
712 // Next, update WaterList. Specifically, we need to add NewMBB as having
Evan Chenga8e29892007-01-19 07:51:42 +0000713 // available water after it.
Bob Wilson034de5f2009-10-12 18:52:13 +0000714 water_iterator IP =
Evan Chenga8e29892007-01-19 07:51:42 +0000715 std::lower_bound(WaterList.begin(), WaterList.end(), NewBB,
716 CompareMBBNumbers);
717 WaterList.insert(IP, NewBB);
718}
719
720
721/// Split the basic block containing MI into two blocks, which are joined by
Bob Wilsonb9239532009-10-15 20:49:47 +0000722/// an unconditional branch. Update data structures and renumber blocks to
Evan Cheng0c615842007-01-31 02:22:22 +0000723/// account for this change and returns the newly created block.
724MachineBasicBlock *ARMConstantIslands::SplitBlockBeforeInstr(MachineInstr *MI) {
Evan Chenga8e29892007-01-19 07:51:42 +0000725 MachineBasicBlock *OrigBB = MI->getParent();
Dan Gohman8e5f2c62008-07-07 23:14:23 +0000726 MachineFunction &MF = *OrigBB->getParent();
Evan Chenga8e29892007-01-19 07:51:42 +0000727
728 // Create a new MBB for the code after the OrigBB.
Bob Wilson84945262009-05-12 17:09:30 +0000729 MachineBasicBlock *NewBB =
730 MF.CreateMachineBasicBlock(OrigBB->getBasicBlock());
Evan Chenga8e29892007-01-19 07:51:42 +0000731 MachineFunction::iterator MBBI = OrigBB; ++MBBI;
Dan Gohman8e5f2c62008-07-07 23:14:23 +0000732 MF.insert(MBBI, NewBB);
Bob Wilson84945262009-05-12 17:09:30 +0000733
Evan Chenga8e29892007-01-19 07:51:42 +0000734 // Splice the instructions starting with MI over to NewBB.
735 NewBB->splice(NewBB->end(), OrigBB, MI, OrigBB->end());
Bob Wilson84945262009-05-12 17:09:30 +0000736
Evan Chenga8e29892007-01-19 07:51:42 +0000737 // Add an unconditional branch from OrigBB to NewBB.
Evan Chenga9b8b8d2007-01-31 18:29:27 +0000738 // Note the new unconditional branch is not being recorded.
Dale Johannesenb6728402009-02-13 02:25:56 +0000739 // There doesn't seem to be meaningful DebugInfo available; this doesn't
740 // correspond to anything in the source.
Evan Cheng58541fd2009-07-07 01:16:41 +0000741 unsigned Opc = isThumb ? (isThumb2 ? ARM::t2B : ARM::tB) : ARM::B;
Owen Anderson51f6a7a2011-09-09 21:48:23 +0000742 if (!isThumb)
743 BuildMI(OrigBB, DebugLoc(), TII->get(Opc)).addMBB(NewBB);
744 else
745 BuildMI(OrigBB, DebugLoc(), TII->get(Opc)).addMBB(NewBB)
746 .addImm(ARMCC::AL).addReg(0);
Dan Gohmanfe601042010-06-22 15:08:57 +0000747 ++NumSplit;
Bob Wilson84945262009-05-12 17:09:30 +0000748
Evan Chenga8e29892007-01-19 07:51:42 +0000749 // Update the CFG. All succs of OrigBB are now succs of NewBB.
750 while (!OrigBB->succ_empty()) {
751 MachineBasicBlock *Succ = *OrigBB->succ_begin();
752 OrigBB->removeSuccessor(Succ);
753 NewBB->addSuccessor(Succ);
Bob Wilson84945262009-05-12 17:09:30 +0000754
Evan Chenga8e29892007-01-19 07:51:42 +0000755 // This pass should be run after register allocation, so there should be no
756 // PHI nodes to update.
Chris Lattner518bb532010-02-09 19:54:29 +0000757 assert((Succ->empty() || !Succ->begin()->isPHI())
Evan Chenga8e29892007-01-19 07:51:42 +0000758 && "PHI nodes should be eliminated by now!");
759 }
Bob Wilson84945262009-05-12 17:09:30 +0000760
Evan Chenga8e29892007-01-19 07:51:42 +0000761 // OrigBB branches to NewBB.
762 OrigBB->addSuccessor(NewBB);
Bob Wilson84945262009-05-12 17:09:30 +0000763
Evan Chenga8e29892007-01-19 07:51:42 +0000764 // Update internal data structures to account for the newly inserted MBB.
Dale Johannesen88e37ae2007-02-23 05:02:36 +0000765 // This is almost the same as UpdateForInsertedWaterBlock, except that
766 // the Water goes after OrigBB, not NewBB.
Dan Gohman8e5f2c62008-07-07 23:14:23 +0000767 MF.RenumberBlocks(NewBB);
Bob Wilson84945262009-05-12 17:09:30 +0000768
Dale Johannesen88e37ae2007-02-23 05:02:36 +0000769 // Insert a size into BBSizes to align it properly with the (newly
770 // renumbered) block numbers.
771 BBSizes.insert(BBSizes.begin()+NewBB->getNumber(), 0);
Bob Wilson84945262009-05-12 17:09:30 +0000772
Dale Johannesen99c49a42007-02-25 00:47:03 +0000773 // Likewise for BBOffsets.
774 BBOffsets.insert(BBOffsets.begin()+NewBB->getNumber(), 0);
775
Bob Wilson84945262009-05-12 17:09:30 +0000776 // Next, update WaterList. Specifically, we need to add OrigMBB as having
Dale Johannesen88e37ae2007-02-23 05:02:36 +0000777 // available water after it (but not if it's already there, which happens
778 // when splitting before a conditional branch that is followed by an
779 // unconditional branch - in that case we want to insert NewBB).
Bob Wilson034de5f2009-10-12 18:52:13 +0000780 water_iterator IP =
Dale Johannesen88e37ae2007-02-23 05:02:36 +0000781 std::lower_bound(WaterList.begin(), WaterList.end(), OrigBB,
782 CompareMBBNumbers);
783 MachineBasicBlock* WaterBB = *IP;
784 if (WaterBB == OrigBB)
Chris Lattner7896c9f2009-12-03 00:50:42 +0000785 WaterList.insert(llvm::next(IP), NewBB);
Dale Johannesen88e37ae2007-02-23 05:02:36 +0000786 else
787 WaterList.insert(IP, OrigBB);
Bob Wilsonb9239532009-10-15 20:49:47 +0000788 NewWaterList.insert(OrigBB);
Dale Johannesen88e37ae2007-02-23 05:02:36 +0000789
Dale Johannesen99c49a42007-02-25 00:47:03 +0000790 unsigned OrigBBI = OrigBB->getNumber();
791 unsigned NewBBI = NewBB->getNumber();
Bob Wilson84945262009-05-12 17:09:30 +0000792
Evan Cheng25f7cfc2009-08-01 06:13:52 +0000793 int delta = isThumb1 ? 2 : 4;
Dale Johannesen8086d582010-07-23 22:50:23 +0000794
795 // Figure out how large the OrigBB is. As the first half of the original
796 // block, it cannot contain a tablejump. The size includes
797 // the new jump we added. (It should be possible to do this without
798 // recounting everything, but it's very confusing, and this is rarely
799 // executed.)
800 unsigned OrigBBSize = 0;
801 for (MachineBasicBlock::iterator I = OrigBB->begin(), E = OrigBB->end();
802 I != E; ++I)
803 OrigBBSize += TII->GetInstSizeInBytes(I);
804 BBSizes[OrigBBI] = OrigBBSize;
Dale Johannesen99c49a42007-02-25 00:47:03 +0000805
806 // ...and adjust BBOffsets for NewBB accordingly.
807 BBOffsets[NewBBI] = BBOffsets[OrigBBI] + BBSizes[OrigBBI];
808
Dale Johannesen8086d582010-07-23 22:50:23 +0000809 // Figure out how large the NewMBB is. As the second half of the original
810 // block, it may contain a tablejump.
811 unsigned NewBBSize = 0;
812 for (MachineBasicBlock::iterator I = NewBB->begin(), E = NewBB->end();
813 I != E; ++I)
814 NewBBSize += TII->GetInstSizeInBytes(I);
815 // Set the size of NewBB in BBSizes. It does not include any padding now.
816 BBSizes[NewBBI] = NewBBSize;
817
818 MachineInstr* ThumbJTMI = prior(NewBB->end());
819 if (ThumbJTMI->getOpcode() == ARM::tBR_JTr) {
820 // We've added another 2-byte instruction before this tablejump, which
821 // means we will always need padding if we didn't before, and vice versa.
822
823 // The original offset of the jump instruction was:
824 unsigned OrigOffset = BBOffsets[OrigBBI] + BBSizes[OrigBBI] - delta;
825 if (OrigOffset%4 == 0) {
826 // We had padding before and now we don't. No net change in code size.
827 delta = 0;
828 } else {
829 // We didn't have padding before and now we do.
830 BBSizes[NewBBI] += 2;
831 delta = 4;
832 }
833 }
834
Dale Johannesen99c49a42007-02-25 00:47:03 +0000835 // All BBOffsets following these blocks must be modified.
Dale Johannesen8086d582010-07-23 22:50:23 +0000836 if (delta)
837 AdjustBBOffsetsAfter(NewBB, delta);
Evan Cheng0c615842007-01-31 02:22:22 +0000838
839 return NewBB;
Evan Chenga8e29892007-01-19 07:51:42 +0000840}
841
Dale Johannesen8593e412007-04-29 19:19:30 +0000842/// OffsetIsInRange - Checks whether UserOffset (the location of a constant pool
Bob Wilson84945262009-05-12 17:09:30 +0000843/// reference) is within MaxDisp of TrialOffset (a proposed location of a
Dale Johannesen8593e412007-04-29 19:19:30 +0000844/// constant pool entry).
Bob Wilson84945262009-05-12 17:09:30 +0000845bool ARMConstantIslands::OffsetIsInRange(unsigned UserOffset,
Evan Chengd3d9d662009-07-23 18:27:47 +0000846 unsigned TrialOffset, unsigned MaxDisp,
847 bool NegativeOK, bool IsSoImm) {
Bob Wilson84945262009-05-12 17:09:30 +0000848 // On Thumb offsets==2 mod 4 are rounded down by the hardware for
849 // purposes of the displacement computation; compensate for that here.
Dale Johannesen8593e412007-04-29 19:19:30 +0000850 // Effectively, the valid range of displacements is 2 bytes smaller for such
851 // references.
Evan Cheng31b99dd2009-08-14 18:31:44 +0000852 unsigned TotalAdj = 0;
853 if (isThumb && UserOffset%4 !=0) {
Dale Johannesen8593e412007-04-29 19:19:30 +0000854 UserOffset -= 2;
Evan Cheng31b99dd2009-08-14 18:31:44 +0000855 TotalAdj = 2;
856 }
Dale Johannesen8593e412007-04-29 19:19:30 +0000857 // CPEs will be rounded up to a multiple of 4.
Evan Cheng31b99dd2009-08-14 18:31:44 +0000858 if (isThumb && TrialOffset%4 != 0) {
Dale Johannesen8593e412007-04-29 19:19:30 +0000859 TrialOffset += 2;
Evan Cheng31b99dd2009-08-14 18:31:44 +0000860 TotalAdj += 2;
861 }
862
863 // In Thumb2 mode, later branch adjustments can shift instructions up and
864 // cause alignment change. In the worst case scenario this can cause the
865 // user's effective address to be subtracted by 2 and the CPE's address to
866 // be plus 2.
867 if (isThumb2 && TotalAdj != 4)
868 MaxDisp -= (4 - TotalAdj);
Dale Johannesen8593e412007-04-29 19:19:30 +0000869
Dale Johannesen99c49a42007-02-25 00:47:03 +0000870 if (UserOffset <= TrialOffset) {
871 // User before the Trial.
Evan Chengd3d9d662009-07-23 18:27:47 +0000872 if (TrialOffset - UserOffset <= MaxDisp)
873 return true;
Evan Cheng40efc252009-07-24 19:31:03 +0000874 // FIXME: Make use full range of soimm values.
Dale Johannesen99c49a42007-02-25 00:47:03 +0000875 } else if (NegativeOK) {
Evan Chengd3d9d662009-07-23 18:27:47 +0000876 if (UserOffset - TrialOffset <= MaxDisp)
877 return true;
Evan Cheng40efc252009-07-24 19:31:03 +0000878 // FIXME: Make use full range of soimm values.
Dale Johannesen99c49a42007-02-25 00:47:03 +0000879 }
880 return false;
881}
882
Dale Johannesen88e37ae2007-02-23 05:02:36 +0000883/// WaterIsInRange - Returns true if a CPE placed after the specified
884/// Water (a basic block) will be in range for the specific MI.
885
886bool ARMConstantIslands::WaterIsInRange(unsigned UserOffset,
Evan Cheng5d8f1ca2009-07-21 23:56:01 +0000887 MachineBasicBlock* Water, CPUser &U) {
Dale Johannesen5d9c4b62007-07-11 18:32:38 +0000888 unsigned MaxDisp = U.MaxDisp;
Bob Wilson84945262009-05-12 17:09:30 +0000889 unsigned CPEOffset = BBOffsets[Water->getNumber()] +
Dale Johannesen88e37ae2007-02-23 05:02:36 +0000890 BBSizes[Water->getNumber()];
Dale Johannesen88e37ae2007-02-23 05:02:36 +0000891
Dale Johannesend959aa42007-04-02 20:31:06 +0000892 // If the CPE is to be inserted before the instruction, that will raise
Bob Wilsonaf4b7352009-10-12 22:49:05 +0000893 // the offset of the instruction.
Dale Johannesend959aa42007-04-02 20:31:06 +0000894 if (CPEOffset < UserOffset)
Dale Johannesen5d9c4b62007-07-11 18:32:38 +0000895 UserOffset += U.CPEMI->getOperand(2).getImm();
Dale Johannesend959aa42007-04-02 20:31:06 +0000896
Evan Chengd3d9d662009-07-23 18:27:47 +0000897 return OffsetIsInRange(UserOffset, CPEOffset, MaxDisp, U.NegOk, U.IsSoImm);
Dale Johannesen88e37ae2007-02-23 05:02:36 +0000898}
899
900/// CPEIsInRange - Returns true if the distance between specific MI and
Evan Chengc0dbec72007-01-31 19:57:44 +0000901/// specific ConstPool entry instruction can fit in MI's displacement field.
Dale Johannesen88e37ae2007-02-23 05:02:36 +0000902bool ARMConstantIslands::CPEIsInRange(MachineInstr *MI, unsigned UserOffset,
Evan Cheng5d8f1ca2009-07-21 23:56:01 +0000903 MachineInstr *CPEMI, unsigned MaxDisp,
904 bool NegOk, bool DoDump) {
Dale Johannesen8593e412007-04-29 19:19:30 +0000905 unsigned CPEOffset = GetOffsetOf(CPEMI);
Jim Grosbach4d8e90a2009-11-19 23:10:28 +0000906 assert((CPEOffset%4 == 0 || HasInlineAsm) && "Misaligned CPE");
Evan Cheng2021abe2007-02-01 01:09:47 +0000907
Dale Johannesen88e37ae2007-02-23 05:02:36 +0000908 if (DoDump) {
Chris Lattner705e07f2009-08-23 03:41:05 +0000909 DEBUG(errs() << "User of CPE#" << CPEMI->getOperand(0).getImm()
910 << " max delta=" << MaxDisp
911 << " insn address=" << UserOffset
912 << " CPE address=" << CPEOffset
913 << " offset=" << int(CPEOffset-UserOffset) << "\t" << *MI);
Dale Johannesen88e37ae2007-02-23 05:02:36 +0000914 }
Evan Chengc0dbec72007-01-31 19:57:44 +0000915
Evan Cheng5d8f1ca2009-07-21 23:56:01 +0000916 return OffsetIsInRange(UserOffset, CPEOffset, MaxDisp, NegOk);
Evan Chengc0dbec72007-01-31 19:57:44 +0000917}
918
Evan Chengd1e7d9a2009-01-28 00:53:34 +0000919#ifndef NDEBUG
Evan Chengc99ef082007-02-09 20:54:44 +0000920/// BBIsJumpedOver - Return true of the specified basic block's only predecessor
921/// unconditionally branches to its only successor.
922static bool BBIsJumpedOver(MachineBasicBlock *MBB) {
923 if (MBB->pred_size() != 1 || MBB->succ_size() != 1)
924 return false;
925
926 MachineBasicBlock *Succ = *MBB->succ_begin();
927 MachineBasicBlock *Pred = *MBB->pred_begin();
928 MachineInstr *PredMI = &Pred->back();
David Goodwin5e47a9a2009-06-30 18:04:13 +0000929 if (PredMI->getOpcode() == ARM::B || PredMI->getOpcode() == ARM::tB
930 || PredMI->getOpcode() == ARM::t2B)
Evan Chengc99ef082007-02-09 20:54:44 +0000931 return PredMI->getOperand(0).getMBB() == Succ;
932 return false;
933}
Evan Chengd1e7d9a2009-01-28 00:53:34 +0000934#endif // NDEBUG
Evan Chengc99ef082007-02-09 20:54:44 +0000935
Bob Wilson84945262009-05-12 17:09:30 +0000936void ARMConstantIslands::AdjustBBOffsetsAfter(MachineBasicBlock *BB,
Dale Johannesen8593e412007-04-29 19:19:30 +0000937 int delta) {
Chris Lattner7896c9f2009-12-03 00:50:42 +0000938 MachineFunction::iterator MBBI = BB; MBBI = llvm::next(MBBI);
Evan Chengd3d9d662009-07-23 18:27:47 +0000939 for(unsigned i = BB->getNumber()+1, e = BB->getParent()->getNumBlockIDs();
940 i < e; ++i) {
Dale Johannesen99c49a42007-02-25 00:47:03 +0000941 BBOffsets[i] += delta;
Dale Johannesen8593e412007-04-29 19:19:30 +0000942 // If some existing blocks have padding, adjust the padding as needed, a
943 // bit tricky. delta can be negative so don't use % on that.
Evan Chengd3d9d662009-07-23 18:27:47 +0000944 if (!isThumb)
945 continue;
946 MachineBasicBlock *MBB = MBBI;
Jim Grosbach4d8e90a2009-11-19 23:10:28 +0000947 if (!MBB->empty() && !HasInlineAsm) {
Evan Chengd3d9d662009-07-23 18:27:47 +0000948 // Constant pool entries require padding.
949 if (MBB->begin()->getOpcode() == ARM::CONSTPOOL_ENTRY) {
Evan Cheng4a8ea212009-08-11 07:36:14 +0000950 unsigned OldOffset = BBOffsets[i] - delta;
951 if ((OldOffset%4) == 0 && (BBOffsets[i]%4) != 0) {
Evan Chengd3d9d662009-07-23 18:27:47 +0000952 // add new padding
953 BBSizes[i] += 2;
954 delta += 2;
Evan Cheng4a8ea212009-08-11 07:36:14 +0000955 } else if ((OldOffset%4) != 0 && (BBOffsets[i]%4) == 0) {
Evan Chengd3d9d662009-07-23 18:27:47 +0000956 // remove existing padding
Evan Cheng4a8ea212009-08-11 07:36:14 +0000957 BBSizes[i] -= 2;
Evan Chengd3d9d662009-07-23 18:27:47 +0000958 delta -= 2;
Dale Johannesen8593e412007-04-29 19:19:30 +0000959 }
Dale Johannesen8593e412007-04-29 19:19:30 +0000960 }
Evan Chengd3d9d662009-07-23 18:27:47 +0000961 // Thumb1 jump tables require padding. They should be at the end;
962 // following unconditional branches are removed by AnalyzeBranch.
Evan Chengb1c857b2010-07-22 02:09:47 +0000963 // tBR_JTr expands to a mov pc followed by .align 2 and then the jump
Dale Johannesen8086d582010-07-23 22:50:23 +0000964 // table entries. So this code checks whether offset of tBR_JTr
965 // is aligned; if it is, the offset of the jump table following the
966 // instruction will not be aligned, and we need padding.
Evan Cheng78947622009-07-24 18:20:44 +0000967 MachineInstr *ThumbJTMI = prior(MBB->end());
Evan Cheng66ac5312009-07-25 00:33:29 +0000968 if (ThumbJTMI->getOpcode() == ARM::tBR_JTr) {
Dale Johannesen8086d582010-07-23 22:50:23 +0000969 unsigned NewMIOffset = GetOffsetOf(ThumbJTMI);
Evan Cheng4a8ea212009-08-11 07:36:14 +0000970 unsigned OldMIOffset = NewMIOffset - delta;
971 if ((OldMIOffset%4) == 0 && (NewMIOffset%4) != 0) {
Evan Chengd3d9d662009-07-23 18:27:47 +0000972 // remove existing padding
973 BBSizes[i] -= 2;
974 delta -= 2;
Evan Cheng4a8ea212009-08-11 07:36:14 +0000975 } else if ((OldMIOffset%4) != 0 && (NewMIOffset%4) == 0) {
Evan Chengd3d9d662009-07-23 18:27:47 +0000976 // add new padding
977 BBSizes[i] += 2;
978 delta += 2;
979 }
980 }
981 if (delta==0)
982 return;
Dale Johannesen8593e412007-04-29 19:19:30 +0000983 }
Chris Lattner7896c9f2009-12-03 00:50:42 +0000984 MBBI = llvm::next(MBBI);
Dale Johannesen8593e412007-04-29 19:19:30 +0000985 }
Dale Johannesen99c49a42007-02-25 00:47:03 +0000986}
987
Dale Johannesen88e37ae2007-02-23 05:02:36 +0000988/// DecrementOldEntry - find the constant pool entry with index CPI
989/// and instruction CPEMI, and decrement its refcount. If the refcount
Bob Wilson84945262009-05-12 17:09:30 +0000990/// becomes 0 remove the entry and instruction. Returns true if we removed
Dale Johannesen88e37ae2007-02-23 05:02:36 +0000991/// the entry, false if we didn't.
Evan Chenga8e29892007-01-19 07:51:42 +0000992
Evan Chenged884f32007-04-03 23:39:48 +0000993bool ARMConstantIslands::DecrementOldEntry(unsigned CPI, MachineInstr *CPEMI) {
Evan Chengc99ef082007-02-09 20:54:44 +0000994 // Find the old entry. Eliminate it if it is no longer used.
Evan Chenged884f32007-04-03 23:39:48 +0000995 CPEntry *CPE = findConstPoolEntry(CPI, CPEMI);
996 assert(CPE && "Unexpected!");
997 if (--CPE->RefCount == 0) {
998 RemoveDeadCPEMI(CPEMI);
999 CPE->CPEMI = NULL;
Dan Gohmanfe601042010-06-22 15:08:57 +00001000 --NumCPEs;
Dale Johannesen88e37ae2007-02-23 05:02:36 +00001001 return true;
1002 }
1003 return false;
1004}
1005
Dale Johannesen88e37ae2007-02-23 05:02:36 +00001006/// LookForCPEntryInRange - see if the currently referenced CPE is in range;
1007/// if not, see if an in-range clone of the CPE is in range, and if so,
1008/// change the data structures so the user references the clone. Returns:
1009/// 0 = no existing entry found
1010/// 1 = entry found, and there were no code insertions or deletions
1011/// 2 = entry found, and there were code insertions or deletions
1012int ARMConstantIslands::LookForExistingCPEntry(CPUser& U, unsigned UserOffset)
1013{
1014 MachineInstr *UserMI = U.MI;
1015 MachineInstr *CPEMI = U.CPEMI;
1016
1017 // Check to see if the CPE is already in-range.
Evan Cheng5d8f1ca2009-07-21 23:56:01 +00001018 if (CPEIsInRange(UserMI, UserOffset, CPEMI, U.MaxDisp, U.NegOk, true)) {
Chris Lattner893e1c92009-08-23 06:49:22 +00001019 DEBUG(errs() << "In range\n");
Dale Johannesen88e37ae2007-02-23 05:02:36 +00001020 return 1;
Evan Chengc99ef082007-02-09 20:54:44 +00001021 }
1022
Dale Johannesen88e37ae2007-02-23 05:02:36 +00001023 // No. Look for previously created clones of the CPE that are in range.
Chris Lattner8aa797a2007-12-30 23:10:15 +00001024 unsigned CPI = CPEMI->getOperand(1).getIndex();
Dale Johannesen88e37ae2007-02-23 05:02:36 +00001025 std::vector<CPEntry> &CPEs = CPEntries[CPI];
1026 for (unsigned i = 0, e = CPEs.size(); i != e; ++i) {
1027 // We already tried this one
1028 if (CPEs[i].CPEMI == CPEMI)
1029 continue;
1030 // Removing CPEs can leave empty entries, skip
1031 if (CPEs[i].CPEMI == NULL)
1032 continue;
Evan Cheng5d8f1ca2009-07-21 23:56:01 +00001033 if (CPEIsInRange(UserMI, UserOffset, CPEs[i].CPEMI, U.MaxDisp, U.NegOk)) {
Chris Lattner893e1c92009-08-23 06:49:22 +00001034 DEBUG(errs() << "Replacing CPE#" << CPI << " with CPE#"
1035 << CPEs[i].CPI << "\n");
Dale Johannesen88e37ae2007-02-23 05:02:36 +00001036 // Point the CPUser node to the replacement
1037 U.CPEMI = CPEs[i].CPEMI;
1038 // Change the CPI in the instruction operand to refer to the clone.
1039 for (unsigned j = 0, e = UserMI->getNumOperands(); j != e; ++j)
Dan Gohmand735b802008-10-03 15:45:36 +00001040 if (UserMI->getOperand(j).isCPI()) {
Chris Lattner8aa797a2007-12-30 23:10:15 +00001041 UserMI->getOperand(j).setIndex(CPEs[i].CPI);
Dale Johannesen88e37ae2007-02-23 05:02:36 +00001042 break;
1043 }
1044 // Adjust the refcount of the clone...
1045 CPEs[i].RefCount++;
1046 // ...and the original. If we didn't remove the old entry, none of the
1047 // addresses changed, so we don't need another pass.
Evan Chenged884f32007-04-03 23:39:48 +00001048 return DecrementOldEntry(CPI, CPEMI) ? 2 : 1;
Dale Johannesen88e37ae2007-02-23 05:02:36 +00001049 }
1050 }
1051 return 0;
1052}
1053
Dale Johannesenf1b214d2007-02-28 18:41:23 +00001054/// getUnconditionalBrDisp - Returns the maximum displacement that can fit in
1055/// the specific unconditional branch instruction.
1056static inline unsigned getUnconditionalBrDisp(int Opc) {
David Goodwin5e47a9a2009-06-30 18:04:13 +00001057 switch (Opc) {
1058 case ARM::tB:
1059 return ((1<<10)-1)*2;
1060 case ARM::t2B:
1061 return ((1<<23)-1)*2;
1062 default:
1063 break;
1064 }
Jim Grosbach764ab522009-08-11 15:33:49 +00001065
David Goodwin5e47a9a2009-06-30 18:04:13 +00001066 return ((1<<23)-1)*4;
Dale Johannesenf1b214d2007-02-28 18:41:23 +00001067}
1068
Bob Wilsonb9239532009-10-15 20:49:47 +00001069/// LookForWater - Look for an existing entry in the WaterList in which
Dale Johannesenb71aa2b2007-02-28 23:20:38 +00001070/// we can place the CPE referenced from U so it's within range of U's MI.
Bob Wilsonb9239532009-10-15 20:49:47 +00001071/// Returns true if found, false if not. If it returns true, WaterIter
Bob Wilsonf98032e2009-10-12 21:23:15 +00001072/// is set to the WaterList entry. For Thumb, prefer water that will not
1073/// introduce padding to water that will. To ensure that this pass
1074/// terminates, the CPE location for a particular CPUser is only allowed to
1075/// move to a lower address, so search backward from the end of the list and
1076/// prefer the first water that is in range.
Dale Johannesenb71aa2b2007-02-28 23:20:38 +00001077bool ARMConstantIslands::LookForWater(CPUser &U, unsigned UserOffset,
Bob Wilsonb9239532009-10-15 20:49:47 +00001078 water_iterator &WaterIter) {
Bob Wilson3b757352009-10-12 19:04:03 +00001079 if (WaterList.empty())
1080 return false;
1081
Bob Wilson32c50e82009-10-12 20:45:53 +00001082 bool FoundWaterThatWouldPad = false;
1083 water_iterator IPThatWouldPad;
Bob Wilson3b757352009-10-12 19:04:03 +00001084 for (water_iterator IP = prior(WaterList.end()),
1085 B = WaterList.begin();; --IP) {
1086 MachineBasicBlock* WaterBB = *IP;
Bob Wilsonb9239532009-10-15 20:49:47 +00001087 // Check if water is in range and is either at a lower address than the
1088 // current "high water mark" or a new water block that was created since
1089 // the previous iteration by inserting an unconditional branch. In the
1090 // latter case, we want to allow resetting the high water mark back to
1091 // this new water since we haven't seen it before. Inserting branches
1092 // should be relatively uncommon and when it does happen, we want to be
1093 // sure to take advantage of it for all the CPEs near that block, so that
1094 // we don't insert more branches than necessary.
1095 if (WaterIsInRange(UserOffset, WaterBB, U) &&
1096 (WaterBB->getNumber() < U.HighWaterMark->getNumber() ||
1097 NewWaterList.count(WaterBB))) {
Bob Wilson3b757352009-10-12 19:04:03 +00001098 unsigned WBBId = WaterBB->getNumber();
1099 if (isThumb &&
1100 (BBOffsets[WBBId] + BBSizes[WBBId])%4 != 0) {
1101 // This is valid Water, but would introduce padding. Remember
1102 // it in case we don't find any Water that doesn't do this.
Bob Wilson32c50e82009-10-12 20:45:53 +00001103 if (!FoundWaterThatWouldPad) {
1104 FoundWaterThatWouldPad = true;
Bob Wilson3b757352009-10-12 19:04:03 +00001105 IPThatWouldPad = IP;
Dale Johannesenb71aa2b2007-02-28 23:20:38 +00001106 }
Bob Wilson3b757352009-10-12 19:04:03 +00001107 } else {
Bob Wilsonb9239532009-10-15 20:49:47 +00001108 WaterIter = IP;
Bob Wilson3b757352009-10-12 19:04:03 +00001109 return true;
Evan Chengd3d9d662009-07-23 18:27:47 +00001110 }
Dale Johannesenb71aa2b2007-02-28 23:20:38 +00001111 }
Bob Wilson3b757352009-10-12 19:04:03 +00001112 if (IP == B)
1113 break;
Dale Johannesenb71aa2b2007-02-28 23:20:38 +00001114 }
Bob Wilson32c50e82009-10-12 20:45:53 +00001115 if (FoundWaterThatWouldPad) {
Bob Wilsonb9239532009-10-15 20:49:47 +00001116 WaterIter = IPThatWouldPad;
Dale Johannesen8593e412007-04-29 19:19:30 +00001117 return true;
1118 }
Dale Johannesenb71aa2b2007-02-28 23:20:38 +00001119 return false;
1120}
1121
Bob Wilson84945262009-05-12 17:09:30 +00001122/// CreateNewWater - No existing WaterList entry will work for
Dale Johannesenb71aa2b2007-02-28 23:20:38 +00001123/// CPUsers[CPUserIndex], so create a place to put the CPE. The end of the
1124/// block is used if in range, and the conditional branch munged so control
1125/// flow is correct. Otherwise the block is split to create a hole with an
Bob Wilson757652c2009-10-12 21:39:43 +00001126/// unconditional branch around it. In either case NewMBB is set to a
Dale Johannesenb71aa2b2007-02-28 23:20:38 +00001127/// block following which the new island can be inserted (the WaterList
1128/// is not adjusted).
Bob Wilson84945262009-05-12 17:09:30 +00001129void ARMConstantIslands::CreateNewWater(unsigned CPUserIndex,
Bob Wilson757652c2009-10-12 21:39:43 +00001130 unsigned UserOffset,
1131 MachineBasicBlock *&NewMBB) {
Dale Johannesenb71aa2b2007-02-28 23:20:38 +00001132 CPUser &U = CPUsers[CPUserIndex];
1133 MachineInstr *UserMI = U.MI;
1134 MachineInstr *CPEMI = U.CPEMI;
1135 MachineBasicBlock *UserMBB = UserMI->getParent();
Bob Wilson84945262009-05-12 17:09:30 +00001136 unsigned OffsetOfNextBlock = BBOffsets[UserMBB->getNumber()] +
Dale Johannesenb71aa2b2007-02-28 23:20:38 +00001137 BBSizes[UserMBB->getNumber()];
Dale Johannesen8593e412007-04-29 19:19:30 +00001138 assert(OffsetOfNextBlock== BBOffsets[UserMBB->getNumber()+1]);
Dale Johannesenb71aa2b2007-02-28 23:20:38 +00001139
Bob Wilson36fa5322009-10-15 05:10:36 +00001140 // If the block does not end in an unconditional branch already, and if the
1141 // end of the block is within range, make new water there. (The addition
1142 // below is for the unconditional branch we will be adding: 4 bytes on ARM +
1143 // Thumb2, 2 on Thumb1. Possible Thumb1 alignment padding is allowed for
Dale Johannesen8593e412007-04-29 19:19:30 +00001144 // inside OffsetIsInRange.
Bob Wilson36fa5322009-10-15 05:10:36 +00001145 if (BBHasFallthrough(UserMBB) &&
Evan Chengd3d9d662009-07-23 18:27:47 +00001146 OffsetIsInRange(UserOffset, OffsetOfNextBlock + (isThumb1 ? 2: 4),
1147 U.MaxDisp, U.NegOk, U.IsSoImm)) {
Chris Lattner893e1c92009-08-23 06:49:22 +00001148 DEBUG(errs() << "Split at end of block\n");
Dale Johannesenb71aa2b2007-02-28 23:20:38 +00001149 if (&UserMBB->back() == UserMI)
1150 assert(BBHasFallthrough(UserMBB) && "Expected a fallthrough BB!");
Chris Lattner7896c9f2009-12-03 00:50:42 +00001151 NewMBB = llvm::next(MachineFunction::iterator(UserMBB));
Dale Johannesenb71aa2b2007-02-28 23:20:38 +00001152 // Add an unconditional branch from UserMBB to fallthrough block.
1153 // Record it for branch lengthening; this new branch will not get out of
1154 // range, but if the preceding conditional branch is out of range, the
1155 // targets will be exchanged, and the altered branch may be out of
1156 // range, so the machinery has to know about it.
David Goodwin5e47a9a2009-06-30 18:04:13 +00001157 int UncondBr = isThumb ? ((isThumb2) ? ARM::t2B : ARM::tB) : ARM::B;
Owen Anderson51f6a7a2011-09-09 21:48:23 +00001158 if (!isThumb)
1159 BuildMI(UserMBB, DebugLoc(), TII->get(UncondBr)).addMBB(NewMBB);
1160 else
1161 BuildMI(UserMBB, DebugLoc(), TII->get(UncondBr)).addMBB(NewMBB)
1162 .addImm(ARMCC::AL).addReg(0);
Dale Johannesenb71aa2b2007-02-28 23:20:38 +00001163 unsigned MaxDisp = getUnconditionalBrDisp(UncondBr);
Bob Wilson84945262009-05-12 17:09:30 +00001164 ImmBranches.push_back(ImmBranch(&UserMBB->back(),
Dale Johannesenb71aa2b2007-02-28 23:20:38 +00001165 MaxDisp, false, UncondBr));
Evan Chengd3d9d662009-07-23 18:27:47 +00001166 int delta = isThumb1 ? 2 : 4;
Dale Johannesenb71aa2b2007-02-28 23:20:38 +00001167 BBSizes[UserMBB->getNumber()] += delta;
1168 AdjustBBOffsetsAfter(UserMBB, delta);
1169 } else {
1170 // What a big block. Find a place within the block to split it.
Evan Chengd3d9d662009-07-23 18:27:47 +00001171 // This is a little tricky on Thumb1 since instructions are 2 bytes
Dale Johannesenb71aa2b2007-02-28 23:20:38 +00001172 // and constant pool entries are 4 bytes: if instruction I references
1173 // island CPE, and instruction I+1 references CPE', it will
1174 // not work well to put CPE as far forward as possible, since then
1175 // CPE' cannot immediately follow it (that location is 2 bytes
1176 // farther away from I+1 than CPE was from I) and we'd need to create
Dale Johannesen8593e412007-04-29 19:19:30 +00001177 // a new island. So, we make a first guess, then walk through the
1178 // instructions between the one currently being looked at and the
1179 // possible insertion point, and make sure any other instructions
1180 // that reference CPEs will be able to use the same island area;
1181 // if not, we back up the insertion point.
1182
Dale Johannesenb71aa2b2007-02-28 23:20:38 +00001183 // The 4 in the following is for the unconditional branch we'll be
Evan Chengd3d9d662009-07-23 18:27:47 +00001184 // inserting (allows for long branch on Thumb1). Alignment of the
Dale Johannesen8593e412007-04-29 19:19:30 +00001185 // island is handled inside OffsetIsInRange.
1186 unsigned BaseInsertOffset = UserOffset + U.MaxDisp -4;
Dale Johannesenb71aa2b2007-02-28 23:20:38 +00001187 // This could point off the end of the block if we've already got
1188 // constant pool entries following this block; only the last one is
1189 // in the water list. Back past any possible branches (allow for a
1190 // conditional and a maximally long unconditional).
1191 if (BaseInsertOffset >= BBOffsets[UserMBB->getNumber()+1])
Bob Wilson84945262009-05-12 17:09:30 +00001192 BaseInsertOffset = BBOffsets[UserMBB->getNumber()+1] -
Evan Chengd3d9d662009-07-23 18:27:47 +00001193 (isThumb1 ? 6 : 8);
Dale Johannesenb71aa2b2007-02-28 23:20:38 +00001194 unsigned EndInsertOffset = BaseInsertOffset +
1195 CPEMI->getOperand(2).getImm();
1196 MachineBasicBlock::iterator MI = UserMI;
1197 ++MI;
1198 unsigned CPUIndex = CPUserIndex+1;
Evan Cheng719510a2010-08-12 20:30:05 +00001199 unsigned NumCPUsers = CPUsers.size();
1200 MachineInstr *LastIT = 0;
Nicolas Geoffray52e724a2008-04-16 20:10:13 +00001201 for (unsigned Offset = UserOffset+TII->GetInstSizeInBytes(UserMI);
Dale Johannesenb71aa2b2007-02-28 23:20:38 +00001202 Offset < BaseInsertOffset;
Nicolas Geoffray52e724a2008-04-16 20:10:13 +00001203 Offset += TII->GetInstSizeInBytes(MI),
Evan Cheng719510a2010-08-12 20:30:05 +00001204 MI = llvm::next(MI)) {
1205 if (CPUIndex < NumCPUsers && CPUsers[CPUIndex].MI == MI) {
Evan Chengd3d9d662009-07-23 18:27:47 +00001206 CPUser &U = CPUsers[CPUIndex];
Bob Wilson84945262009-05-12 17:09:30 +00001207 if (!OffsetIsInRange(Offset, EndInsertOffset,
Evan Chengd3d9d662009-07-23 18:27:47 +00001208 U.MaxDisp, U.NegOk, U.IsSoImm)) {
1209 BaseInsertOffset -= (isThumb1 ? 2 : 4);
1210 EndInsertOffset -= (isThumb1 ? 2 : 4);
Dale Johannesenb71aa2b2007-02-28 23:20:38 +00001211 }
1212 // This is overly conservative, as we don't account for CPEMIs
1213 // being reused within the block, but it doesn't matter much.
1214 EndInsertOffset += CPUsers[CPUIndex].CPEMI->getOperand(2).getImm();
1215 CPUIndex++;
1216 }
Evan Cheng719510a2010-08-12 20:30:05 +00001217
1218 // Remember the last IT instruction.
1219 if (MI->getOpcode() == ARM::t2IT)
1220 LastIT = MI;
Dale Johannesenb71aa2b2007-02-28 23:20:38 +00001221 }
Evan Cheng719510a2010-08-12 20:30:05 +00001222
Chris Lattner893e1c92009-08-23 06:49:22 +00001223 DEBUG(errs() << "Split in middle of big block\n");
Evan Cheng719510a2010-08-12 20:30:05 +00001224 --MI;
1225
1226 // Avoid splitting an IT block.
1227 if (LastIT) {
1228 unsigned PredReg = 0;
1229 ARMCC::CondCodes CC = llvm::getITInstrPredicate(MI, PredReg);
1230 if (CC != ARMCC::AL)
1231 MI = LastIT;
1232 }
1233 NewMBB = SplitBlockBeforeInstr(MI);
Dale Johannesenb71aa2b2007-02-28 23:20:38 +00001234 }
1235}
1236
Dale Johannesen88e37ae2007-02-23 05:02:36 +00001237/// HandleConstantPoolUser - Analyze the specified user, checking to see if it
Bob Wilson39bf0512009-05-12 17:35:29 +00001238/// is out-of-range. If so, pick up the constant pool value and move it some
Dale Johannesen88e37ae2007-02-23 05:02:36 +00001239/// place in-range. Return true if we changed any addresses (thus must run
1240/// another pass of branch lengthening), false otherwise.
Evan Cheng5657c012009-07-29 02:18:14 +00001241bool ARMConstantIslands::HandleConstantPoolUser(MachineFunction &MF,
Bob Wilson84945262009-05-12 17:09:30 +00001242 unsigned CPUserIndex) {
Dale Johannesenf1b214d2007-02-28 18:41:23 +00001243 CPUser &U = CPUsers[CPUserIndex];
Dale Johannesen88e37ae2007-02-23 05:02:36 +00001244 MachineInstr *UserMI = U.MI;
1245 MachineInstr *CPEMI = U.CPEMI;
Chris Lattner8aa797a2007-12-30 23:10:15 +00001246 unsigned CPI = CPEMI->getOperand(1).getIndex();
Dale Johannesen88e37ae2007-02-23 05:02:36 +00001247 unsigned Size = CPEMI->getOperand(2).getImm();
Dale Johannesen8593e412007-04-29 19:19:30 +00001248 // Compute this only once, it's expensive. The 4 or 8 is the value the
Evan Chenga1efbbd2009-08-14 00:32:16 +00001249 // hardware keeps in the PC.
Dale Johannesen88e37ae2007-02-23 05:02:36 +00001250 unsigned UserOffset = GetOffsetOf(UserMI) + (isThumb ? 4 : 8);
Evan Cheng768c9f72007-04-27 08:14:15 +00001251
Dale Johannesen88e37ae2007-02-23 05:02:36 +00001252 // See if the current entry is within range, or there is a clone of it
1253 // in range.
1254 int result = LookForExistingCPEntry(U, UserOffset);
1255 if (result==1) return false;
1256 else if (result==2) return true;
1257
1258 // No existing clone of this CPE is within range.
1259 // We will be generating a new clone. Get a UID for it.
Evan Cheng5de5d4b2011-01-17 08:03:18 +00001260 unsigned ID = AFI->createPICLabelUId();
Dale Johannesen88e37ae2007-02-23 05:02:36 +00001261
Bob Wilsonf98032e2009-10-12 21:23:15 +00001262 // Look for water where we can place this CPE.
Bob Wilsonb9239532009-10-15 20:49:47 +00001263 MachineBasicBlock *NewIsland = MF.CreateMachineBasicBlock();
1264 MachineBasicBlock *NewMBB;
1265 water_iterator IP;
1266 if (LookForWater(U, UserOffset, IP)) {
1267 DEBUG(errs() << "found water in range\n");
1268 MachineBasicBlock *WaterBB = *IP;
1269
1270 // If the original WaterList entry was "new water" on this iteration,
1271 // propagate that to the new island. This is just keeping NewWaterList
1272 // updated to match the WaterList, which will be updated below.
1273 if (NewWaterList.count(WaterBB)) {
1274 NewWaterList.erase(WaterBB);
1275 NewWaterList.insert(NewIsland);
1276 }
1277 // The new CPE goes before the following block (NewMBB).
Chris Lattner7896c9f2009-12-03 00:50:42 +00001278 NewMBB = llvm::next(MachineFunction::iterator(WaterBB));
Bob Wilsonb9239532009-10-15 20:49:47 +00001279
1280 } else {
Dale Johannesen88e37ae2007-02-23 05:02:36 +00001281 // No water found.
Chris Lattner893e1c92009-08-23 06:49:22 +00001282 DEBUG(errs() << "No water found\n");
Bob Wilson757652c2009-10-12 21:39:43 +00001283 CreateNewWater(CPUserIndex, UserOffset, NewMBB);
Bob Wilsonb9239532009-10-15 20:49:47 +00001284
1285 // SplitBlockBeforeInstr adds to WaterList, which is important when it is
1286 // called while handling branches so that the water will be seen on the
1287 // next iteration for constant pools, but in this context, we don't want
1288 // it. Check for this so it will be removed from the WaterList.
1289 // Also remove any entry from NewWaterList.
1290 MachineBasicBlock *WaterBB = prior(MachineFunction::iterator(NewMBB));
1291 IP = std::find(WaterList.begin(), WaterList.end(), WaterBB);
1292 if (IP != WaterList.end())
1293 NewWaterList.erase(WaterBB);
1294
1295 // We are adding new water. Update NewWaterList.
1296 NewWaterList.insert(NewIsland);
Dale Johannesen88e37ae2007-02-23 05:02:36 +00001297 }
1298
Bob Wilsonb9239532009-10-15 20:49:47 +00001299 // Remove the original WaterList entry; we want subsequent insertions in
1300 // this vicinity to go after the one we're about to insert. This
1301 // considerably reduces the number of times we have to move the same CPE
1302 // more than once and is also important to ensure the algorithm terminates.
1303 if (IP != WaterList.end())
1304 WaterList.erase(IP);
1305
Dale Johannesen88e37ae2007-02-23 05:02:36 +00001306 // Okay, we know we can put an island before NewMBB now, do it!
Evan Cheng5657c012009-07-29 02:18:14 +00001307 MF.insert(NewMBB, NewIsland);
Dale Johannesen88e37ae2007-02-23 05:02:36 +00001308
1309 // Update internal data structures to account for the newly inserted MBB.
1310 UpdateForInsertedWaterBlock(NewIsland);
1311
1312 // Decrement the old entry, and remove it if refcount becomes 0.
Evan Chenged884f32007-04-03 23:39:48 +00001313 DecrementOldEntry(CPI, CPEMI);
Dale Johannesen88e37ae2007-02-23 05:02:36 +00001314
1315 // Now that we have an island to add the CPE to, clone the original CPE and
1316 // add it to the island.
Bob Wilson549dda92009-10-15 05:52:29 +00001317 U.HighWaterMark = NewIsland;
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00001318 U.CPEMI = BuildMI(NewIsland, DebugLoc(), TII->get(ARM::CONSTPOOL_ENTRY))
Evan Chenga8e29892007-01-19 07:51:42 +00001319 .addImm(ID).addConstantPoolIndex(CPI).addImm(Size);
Dale Johannesen88e37ae2007-02-23 05:02:36 +00001320 CPEntries[CPI].push_back(CPEntry(U.CPEMI, ID, 1));
Dan Gohmanfe601042010-06-22 15:08:57 +00001321 ++NumCPEs;
Evan Chengc99ef082007-02-09 20:54:44 +00001322
Dale Johannesen8593e412007-04-29 19:19:30 +00001323 BBOffsets[NewIsland->getNumber()] = BBOffsets[NewMBB->getNumber()];
Evan Chengb43216e2007-02-01 10:16:15 +00001324 // Compensate for .align 2 in thumb mode.
Jim Grosbach4d8e90a2009-11-19 23:10:28 +00001325 if (isThumb && (BBOffsets[NewIsland->getNumber()]%4 != 0 || HasInlineAsm))
Dale Johannesen8593e412007-04-29 19:19:30 +00001326 Size += 2;
Evan Chenga8e29892007-01-19 07:51:42 +00001327 // Increase the size of the island block to account for the new entry.
1328 BBSizes[NewIsland->getNumber()] += Size;
Dale Johannesen99c49a42007-02-25 00:47:03 +00001329 AdjustBBOffsetsAfter(NewIsland, Size);
Bob Wilson84945262009-05-12 17:09:30 +00001330
Evan Chenga8e29892007-01-19 07:51:42 +00001331 // Finally, change the CPI in the instruction operand to be ID.
1332 for (unsigned i = 0, e = UserMI->getNumOperands(); i != e; ++i)
Dan Gohmand735b802008-10-03 15:45:36 +00001333 if (UserMI->getOperand(i).isCPI()) {
Chris Lattner8aa797a2007-12-30 23:10:15 +00001334 UserMI->getOperand(i).setIndex(ID);
Evan Chenga8e29892007-01-19 07:51:42 +00001335 break;
1336 }
Bob Wilson84945262009-05-12 17:09:30 +00001337
Chris Lattner705e07f2009-08-23 03:41:05 +00001338 DEBUG(errs() << " Moved CPE to #" << ID << " CPI=" << CPI
1339 << '\t' << *UserMI);
Bob Wilson84945262009-05-12 17:09:30 +00001340
Evan Chenga8e29892007-01-19 07:51:42 +00001341 return true;
1342}
1343
Evan Chenged884f32007-04-03 23:39:48 +00001344/// RemoveDeadCPEMI - Remove a dead constant pool entry instruction. Update
1345/// sizes and offsets of impacted basic blocks.
1346void ARMConstantIslands::RemoveDeadCPEMI(MachineInstr *CPEMI) {
1347 MachineBasicBlock *CPEBB = CPEMI->getParent();
Dale Johannesen8593e412007-04-29 19:19:30 +00001348 unsigned Size = CPEMI->getOperand(2).getImm();
1349 CPEMI->eraseFromParent();
1350 BBSizes[CPEBB->getNumber()] -= Size;
1351 // All succeeding offsets have the current size value added in, fix this.
Evan Chenged884f32007-04-03 23:39:48 +00001352 if (CPEBB->empty()) {
Evan Chengd3d9d662009-07-23 18:27:47 +00001353 // In thumb1 mode, the size of island may be padded by two to compensate for
Dale Johannesen8593e412007-04-29 19:19:30 +00001354 // the alignment requirement. Then it will now be 2 when the block is
Evan Chenged884f32007-04-03 23:39:48 +00001355 // empty, so fix this.
1356 // All succeeding offsets have the current size value added in, fix this.
1357 if (BBSizes[CPEBB->getNumber()] != 0) {
Dale Johannesen8593e412007-04-29 19:19:30 +00001358 Size += BBSizes[CPEBB->getNumber()];
Evan Chenged884f32007-04-03 23:39:48 +00001359 BBSizes[CPEBB->getNumber()] = 0;
1360 }
Evan Chenged884f32007-04-03 23:39:48 +00001361 }
Dale Johannesen8593e412007-04-29 19:19:30 +00001362 AdjustBBOffsetsAfter(CPEBB, -Size);
1363 // An island has only one predecessor BB and one successor BB. Check if
1364 // this BB's predecessor jumps directly to this BB's successor. This
1365 // shouldn't happen currently.
1366 assert(!BBIsJumpedOver(CPEBB) && "How did this happen?");
1367 // FIXME: remove the empty blocks after all the work is done?
Evan Chenged884f32007-04-03 23:39:48 +00001368}
1369
1370/// RemoveUnusedCPEntries - Remove constant pool entries whose refcounts
1371/// are zero.
1372bool ARMConstantIslands::RemoveUnusedCPEntries() {
1373 unsigned MadeChange = false;
1374 for (unsigned i = 0, e = CPEntries.size(); i != e; ++i) {
1375 std::vector<CPEntry> &CPEs = CPEntries[i];
1376 for (unsigned j = 0, ee = CPEs.size(); j != ee; ++j) {
1377 if (CPEs[j].RefCount == 0 && CPEs[j].CPEMI) {
1378 RemoveDeadCPEMI(CPEs[j].CPEMI);
1379 CPEs[j].CPEMI = NULL;
1380 MadeChange = true;
1381 }
1382 }
Bob Wilson84945262009-05-12 17:09:30 +00001383 }
Evan Chenged884f32007-04-03 23:39:48 +00001384 return MadeChange;
1385}
1386
Dale Johannesen88e37ae2007-02-23 05:02:36 +00001387/// BBIsInRange - Returns true if the distance between specific MI and
Evan Cheng43aeab62007-01-26 20:38:26 +00001388/// specific BB can fit in MI's displacement field.
Evan Chengc0dbec72007-01-31 19:57:44 +00001389bool ARMConstantIslands::BBIsInRange(MachineInstr *MI,MachineBasicBlock *DestBB,
1390 unsigned MaxDisp) {
Dale Johannesenb71aa2b2007-02-28 23:20:38 +00001391 unsigned PCAdj = isThumb ? 4 : 8;
Evan Chengc0dbec72007-01-31 19:57:44 +00001392 unsigned BrOffset = GetOffsetOf(MI) + PCAdj;
Dale Johannesen99c49a42007-02-25 00:47:03 +00001393 unsigned DestOffset = BBOffsets[DestBB->getNumber()];
Evan Cheng43aeab62007-01-26 20:38:26 +00001394
Chris Lattner705e07f2009-08-23 03:41:05 +00001395 DEBUG(errs() << "Branch of destination BB#" << DestBB->getNumber()
1396 << " from BB#" << MI->getParent()->getNumber()
1397 << " max delta=" << MaxDisp
1398 << " from " << GetOffsetOf(MI) << " to " << DestOffset
1399 << " offset " << int(DestOffset-BrOffset) << "\t" << *MI);
Evan Chengc0dbec72007-01-31 19:57:44 +00001400
Dale Johannesen8593e412007-04-29 19:19:30 +00001401 if (BrOffset <= DestOffset) {
1402 // Branch before the Dest.
1403 if (DestOffset-BrOffset <= MaxDisp)
1404 return true;
1405 } else {
1406 if (BrOffset-DestOffset <= MaxDisp)
1407 return true;
1408 }
1409 return false;
Evan Cheng43aeab62007-01-26 20:38:26 +00001410}
1411
Evan Chengd1b2c1e2007-01-30 01:18:38 +00001412/// FixUpImmediateBr - Fix up an immediate branch whose destination is too far
1413/// away to fit in its displacement field.
Evan Cheng5657c012009-07-29 02:18:14 +00001414bool ARMConstantIslands::FixUpImmediateBr(MachineFunction &MF, ImmBranch &Br) {
Evan Chengaf5cbcb2007-01-25 03:12:46 +00001415 MachineInstr *MI = Br.MI;
Chris Lattner8aa797a2007-12-30 23:10:15 +00001416 MachineBasicBlock *DestBB = MI->getOperand(0).getMBB();
Evan Chengaf5cbcb2007-01-25 03:12:46 +00001417
Evan Chengc0dbec72007-01-31 19:57:44 +00001418 // Check to see if the DestBB is already in-range.
1419 if (BBIsInRange(MI, DestBB, Br.MaxDisp))
Evan Cheng43aeab62007-01-26 20:38:26 +00001420 return false;
Evan Chengaf5cbcb2007-01-25 03:12:46 +00001421
Evan Chengd1b2c1e2007-01-30 01:18:38 +00001422 if (!Br.isCond)
Evan Cheng5657c012009-07-29 02:18:14 +00001423 return FixUpUnconditionalBr(MF, Br);
1424 return FixUpConditionalBr(MF, Br);
Evan Chengd1b2c1e2007-01-30 01:18:38 +00001425}
Evan Chengaf5cbcb2007-01-25 03:12:46 +00001426
Dale Johannesen88e37ae2007-02-23 05:02:36 +00001427/// FixUpUnconditionalBr - Fix up an unconditional branch whose destination is
1428/// too far away to fit in its displacement field. If the LR register has been
Evan Chengd1b2c1e2007-01-30 01:18:38 +00001429/// spilled in the epilogue, then we can use BL to implement a far jump.
Bob Wilson39bf0512009-05-12 17:35:29 +00001430/// Otherwise, add an intermediate branch instruction to a branch.
Evan Chengd1b2c1e2007-01-30 01:18:38 +00001431bool
Evan Cheng5657c012009-07-29 02:18:14 +00001432ARMConstantIslands::FixUpUnconditionalBr(MachineFunction &MF, ImmBranch &Br) {
Evan Chengd1b2c1e2007-01-30 01:18:38 +00001433 MachineInstr *MI = Br.MI;
1434 MachineBasicBlock *MBB = MI->getParent();
Evan Cheng53c67c02009-08-07 05:45:07 +00001435 if (!isThumb1)
1436 llvm_unreachable("FixUpUnconditionalBr is Thumb1 only!");
Evan Chengd1b2c1e2007-01-30 01:18:38 +00001437
1438 // Use BL to implement far jump.
1439 Br.MaxDisp = (1 << 21) * 2;
Chris Lattner5080f4d2008-01-11 18:10:50 +00001440 MI->setDesc(TII->get(ARM::tBfar));
Owen Anderson0af0dc82011-07-18 18:50:52 +00001441 MI->addOperand(MachineOperand::CreateImm((int64_t)ARMCC::AL));
1442 MI->addOperand(MachineOperand::CreateReg(0, false));
Evan Chengd1b2c1e2007-01-30 01:18:38 +00001443 BBSizes[MBB->getNumber()] += 2;
Dale Johannesen99c49a42007-02-25 00:47:03 +00001444 AdjustBBOffsetsAfter(MBB, 2);
Evan Chengd1b2c1e2007-01-30 01:18:38 +00001445 HasFarJump = true;
Dan Gohmanfe601042010-06-22 15:08:57 +00001446 ++NumUBrFixed;
Evan Chengbd5d3db2007-02-03 02:08:34 +00001447
Chris Lattner705e07f2009-08-23 03:41:05 +00001448 DEBUG(errs() << " Changed B to long jump " << *MI);
Evan Chengbd5d3db2007-02-03 02:08:34 +00001449
Evan Chengd1b2c1e2007-01-30 01:18:38 +00001450 return true;
1451}
1452
Dale Johannesen88e37ae2007-02-23 05:02:36 +00001453/// FixUpConditionalBr - Fix up a conditional branch whose destination is too
Evan Chengd1b2c1e2007-01-30 01:18:38 +00001454/// far away to fit in its displacement field. It is converted to an inverse
1455/// conditional branch + an unconditional branch to the destination.
1456bool
Evan Cheng5657c012009-07-29 02:18:14 +00001457ARMConstantIslands::FixUpConditionalBr(MachineFunction &MF, ImmBranch &Br) {
Evan Chengd1b2c1e2007-01-30 01:18:38 +00001458 MachineInstr *MI = Br.MI;
Chris Lattner8aa797a2007-12-30 23:10:15 +00001459 MachineBasicBlock *DestBB = MI->getOperand(0).getMBB();
Evan Chengd1b2c1e2007-01-30 01:18:38 +00001460
Bob Wilson39bf0512009-05-12 17:35:29 +00001461 // Add an unconditional branch to the destination and invert the branch
Evan Chengd1b2c1e2007-01-30 01:18:38 +00001462 // condition to jump over it:
Evan Chengaf5cbcb2007-01-25 03:12:46 +00001463 // blt L1
1464 // =>
1465 // bge L2
1466 // b L1
1467 // L2:
Chris Lattner9a1ceae2007-12-30 20:49:49 +00001468 ARMCC::CondCodes CC = (ARMCC::CondCodes)MI->getOperand(1).getImm();
Evan Chengaf5cbcb2007-01-25 03:12:46 +00001469 CC = ARMCC::getOppositeCondition(CC);
Evan Cheng0e1d3792007-07-05 07:18:20 +00001470 unsigned CCReg = MI->getOperand(2).getReg();
Evan Chengaf5cbcb2007-01-25 03:12:46 +00001471
1472 // If the branch is at the end of its MBB and that has a fall-through block,
1473 // direct the updated conditional branch to the fall-through block. Otherwise,
1474 // split the MBB before the next instruction.
1475 MachineBasicBlock *MBB = MI->getParent();
Evan Chengbd5d3db2007-02-03 02:08:34 +00001476 MachineInstr *BMI = &MBB->back();
1477 bool NeedSplit = (BMI != MI) || !BBHasFallthrough(MBB);
Evan Cheng43aeab62007-01-26 20:38:26 +00001478
Dan Gohmanfe601042010-06-22 15:08:57 +00001479 ++NumCBrFixed;
Evan Chengbd5d3db2007-02-03 02:08:34 +00001480 if (BMI != MI) {
Chris Lattner7896c9f2009-12-03 00:50:42 +00001481 if (llvm::next(MachineBasicBlock::iterator(MI)) == prior(MBB->end()) &&
Evan Chengbd5d3db2007-02-03 02:08:34 +00001482 BMI->getOpcode() == Br.UncondBr) {
Bob Wilson39bf0512009-05-12 17:35:29 +00001483 // Last MI in the BB is an unconditional branch. Can we simply invert the
Evan Cheng43aeab62007-01-26 20:38:26 +00001484 // condition and swap destinations:
1485 // beq L1
1486 // b L2
1487 // =>
1488 // bne L2
1489 // b L1
Chris Lattner8aa797a2007-12-30 23:10:15 +00001490 MachineBasicBlock *NewDest = BMI->getOperand(0).getMBB();
Evan Chengc0dbec72007-01-31 19:57:44 +00001491 if (BBIsInRange(MI, NewDest, Br.MaxDisp)) {
Chris Lattner705e07f2009-08-23 03:41:05 +00001492 DEBUG(errs() << " Invert Bcc condition and swap its destination with "
1493 << *BMI);
Chris Lattner8aa797a2007-12-30 23:10:15 +00001494 BMI->getOperand(0).setMBB(DestBB);
1495 MI->getOperand(0).setMBB(NewDest);
Evan Cheng43aeab62007-01-26 20:38:26 +00001496 MI->getOperand(1).setImm(CC);
1497 return true;
1498 }
1499 }
1500 }
1501
1502 if (NeedSplit) {
Evan Chengaf5cbcb2007-01-25 03:12:46 +00001503 SplitBlockBeforeInstr(MI);
Bob Wilson39bf0512009-05-12 17:35:29 +00001504 // No need for the branch to the next block. We're adding an unconditional
Evan Chengdd353b82007-01-26 02:02:39 +00001505 // branch to the destination.
Nicolas Geoffray52e724a2008-04-16 20:10:13 +00001506 int delta = TII->GetInstSizeInBytes(&MBB->back());
Dale Johannesen56c42ef2007-04-23 20:09:04 +00001507 BBSizes[MBB->getNumber()] -= delta;
Chris Lattner7896c9f2009-12-03 00:50:42 +00001508 MachineBasicBlock* SplitBB = llvm::next(MachineFunction::iterator(MBB));
Dale Johannesen8593e412007-04-29 19:19:30 +00001509 AdjustBBOffsetsAfter(SplitBB, -delta);
Evan Chengdd353b82007-01-26 02:02:39 +00001510 MBB->back().eraseFromParent();
Dale Johannesen8593e412007-04-29 19:19:30 +00001511 // BBOffsets[SplitBB] is wrong temporarily, fixed below
Evan Chengdd353b82007-01-26 02:02:39 +00001512 }
Chris Lattner7896c9f2009-12-03 00:50:42 +00001513 MachineBasicBlock *NextBB = llvm::next(MachineFunction::iterator(MBB));
Bob Wilson84945262009-05-12 17:09:30 +00001514
Chris Lattner893e1c92009-08-23 06:49:22 +00001515 DEBUG(errs() << " Insert B to BB#" << DestBB->getNumber()
1516 << " also invert condition and change dest. to BB#"
1517 << NextBB->getNumber() << "\n");
Evan Chengaf5cbcb2007-01-25 03:12:46 +00001518
Dale Johannesen56c42ef2007-04-23 20:09:04 +00001519 // Insert a new conditional branch and a new unconditional branch.
Evan Chengaf5cbcb2007-01-25 03:12:46 +00001520 // Also update the ImmBranch as well as adding a new entry for the new branch.
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00001521 BuildMI(MBB, DebugLoc(), TII->get(MI->getOpcode()))
Dale Johannesenb6728402009-02-13 02:25:56 +00001522 .addMBB(NextBB).addImm(CC).addReg(CCReg);
Evan Chengaf5cbcb2007-01-25 03:12:46 +00001523 Br.MI = &MBB->back();
Nicolas Geoffray52e724a2008-04-16 20:10:13 +00001524 BBSizes[MBB->getNumber()] += TII->GetInstSizeInBytes(&MBB->back());
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00001525 BuildMI(MBB, DebugLoc(), TII->get(Br.UncondBr)).addMBB(DestBB);
Nicolas Geoffray52e724a2008-04-16 20:10:13 +00001526 BBSizes[MBB->getNumber()] += TII->GetInstSizeInBytes(&MBB->back());
Evan Chenga9b8b8d2007-01-31 18:29:27 +00001527 unsigned MaxDisp = getUnconditionalBrDisp(Br.UncondBr);
Evan Chenga0bf7942007-01-25 23:31:04 +00001528 ImmBranches.push_back(ImmBranch(&MBB->back(), MaxDisp, false, Br.UncondBr));
Dale Johannesen56c42ef2007-04-23 20:09:04 +00001529
1530 // Remove the old conditional branch. It may or may not still be in MBB.
Nicolas Geoffray52e724a2008-04-16 20:10:13 +00001531 BBSizes[MI->getParent()->getNumber()] -= TII->GetInstSizeInBytes(MI);
Evan Chengaf5cbcb2007-01-25 03:12:46 +00001532 MI->eraseFromParent();
1533
Dale Johannesen56c42ef2007-04-23 20:09:04 +00001534 // The net size change is an addition of one unconditional branch.
Nicolas Geoffray52e724a2008-04-16 20:10:13 +00001535 int delta = TII->GetInstSizeInBytes(&MBB->back());
Dale Johannesen99c49a42007-02-25 00:47:03 +00001536 AdjustBBOffsetsAfter(MBB, delta);
Evan Chengaf5cbcb2007-01-25 03:12:46 +00001537 return true;
1538}
Evan Chengd1b2c1e2007-01-30 01:18:38 +00001539
Evan Chengd1b2c1e2007-01-30 01:18:38 +00001540/// UndoLRSpillRestore - Remove Thumb push / pop instructions that only spills
Evan Cheng4b322e52009-08-11 21:11:32 +00001541/// LR / restores LR to pc. FIXME: This is done here because it's only possible
1542/// to do this if tBfar is not used.
Evan Chengd1b2c1e2007-01-30 01:18:38 +00001543bool ARMConstantIslands::UndoLRSpillRestore() {
1544 bool MadeChange = false;
1545 for (unsigned i = 0, e = PushPopMIs.size(); i != e; ++i) {
1546 MachineInstr *MI = PushPopMIs[i];
Bob Wilson815baeb2010-03-13 01:08:20 +00001547 // First two operands are predicates.
Evan Cheng44bec522007-05-15 01:29:07 +00001548 if (MI->getOpcode() == ARM::tPOP_RET &&
Bob Wilson815baeb2010-03-13 01:08:20 +00001549 MI->getOperand(2).getReg() == ARM::PC &&
1550 MI->getNumExplicitOperands() == 3) {
Jim Grosbach25e6d482011-07-08 21:50:04 +00001551 // Create the new insn and copy the predicate from the old.
1552 BuildMI(MI->getParent(), MI->getDebugLoc(), TII->get(ARM::tBX_RET))
1553 .addOperand(MI->getOperand(0))
1554 .addOperand(MI->getOperand(1));
Evan Cheng44bec522007-05-15 01:29:07 +00001555 MI->eraseFromParent();
1556 MadeChange = true;
Evan Chengd1b2c1e2007-01-30 01:18:38 +00001557 }
1558 }
1559 return MadeChange;
1560}
Evan Cheng5657c012009-07-29 02:18:14 +00001561
Evan Chenga1efbbd2009-08-14 00:32:16 +00001562bool ARMConstantIslands::OptimizeThumb2Instructions(MachineFunction &MF) {
1563 bool MadeChange = false;
1564
1565 // Shrink ADR and LDR from constantpool.
1566 for (unsigned i = 0, e = CPUsers.size(); i != e; ++i) {
1567 CPUser &U = CPUsers[i];
1568 unsigned Opcode = U.MI->getOpcode();
1569 unsigned NewOpc = 0;
1570 unsigned Scale = 1;
1571 unsigned Bits = 0;
1572 switch (Opcode) {
1573 default: break;
Owen Anderson6b8719f2010-12-13 22:51:08 +00001574 case ARM::t2LEApcrel:
Evan Chenga1efbbd2009-08-14 00:32:16 +00001575 if (isARMLowRegister(U.MI->getOperand(0).getReg())) {
1576 NewOpc = ARM::tLEApcrel;
1577 Bits = 8;
1578 Scale = 4;
1579 }
1580 break;
1581 case ARM::t2LDRpci:
1582 if (isARMLowRegister(U.MI->getOperand(0).getReg())) {
1583 NewOpc = ARM::tLDRpci;
1584 Bits = 8;
1585 Scale = 4;
1586 }
1587 break;
1588 }
1589
1590 if (!NewOpc)
1591 continue;
1592
1593 unsigned UserOffset = GetOffsetOf(U.MI) + 4;
1594 unsigned MaxOffs = ((1 << Bits) - 1) * Scale;
1595 // FIXME: Check if offset is multiple of scale if scale is not 4.
1596 if (CPEIsInRange(U.MI, UserOffset, U.CPEMI, MaxOffs, false, true)) {
1597 U.MI->setDesc(TII->get(NewOpc));
1598 MachineBasicBlock *MBB = U.MI->getParent();
1599 BBSizes[MBB->getNumber()] -= 2;
1600 AdjustBBOffsetsAfter(MBB, -2);
1601 ++NumT2CPShrunk;
1602 MadeChange = true;
1603 }
1604 }
1605
Evan Chenga1efbbd2009-08-14 00:32:16 +00001606 MadeChange |= OptimizeThumb2Branches(MF);
Jim Grosbach01dec0e2009-11-12 03:28:35 +00001607 MadeChange |= OptimizeThumb2JumpTables(MF);
Evan Chenga1efbbd2009-08-14 00:32:16 +00001608 return MadeChange;
1609}
1610
1611bool ARMConstantIslands::OptimizeThumb2Branches(MachineFunction &MF) {
Evan Cheng31b99dd2009-08-14 18:31:44 +00001612 bool MadeChange = false;
1613
1614 for (unsigned i = 0, e = ImmBranches.size(); i != e; ++i) {
1615 ImmBranch &Br = ImmBranches[i];
1616 unsigned Opcode = Br.MI->getOpcode();
1617 unsigned NewOpc = 0;
1618 unsigned Scale = 1;
1619 unsigned Bits = 0;
1620 switch (Opcode) {
1621 default: break;
1622 case ARM::t2B:
1623 NewOpc = ARM::tB;
1624 Bits = 11;
1625 Scale = 2;
1626 break;
Evan Chengde17fb62009-10-31 23:46:45 +00001627 case ARM::t2Bcc: {
Evan Cheng31b99dd2009-08-14 18:31:44 +00001628 NewOpc = ARM::tBcc;
1629 Bits = 8;
Evan Chengde17fb62009-10-31 23:46:45 +00001630 Scale = 2;
Evan Cheng31b99dd2009-08-14 18:31:44 +00001631 break;
1632 }
Evan Chengde17fb62009-10-31 23:46:45 +00001633 }
1634 if (NewOpc) {
1635 unsigned MaxOffs = ((1 << (Bits-1))-1) * Scale;
1636 MachineBasicBlock *DestBB = Br.MI->getOperand(0).getMBB();
1637 if (BBIsInRange(Br.MI, DestBB, MaxOffs)) {
1638 Br.MI->setDesc(TII->get(NewOpc));
1639 MachineBasicBlock *MBB = Br.MI->getParent();
1640 BBSizes[MBB->getNumber()] -= 2;
1641 AdjustBBOffsetsAfter(MBB, -2);
1642 ++NumT2BrShrunk;
1643 MadeChange = true;
1644 }
1645 }
1646
1647 Opcode = Br.MI->getOpcode();
1648 if (Opcode != ARM::tBcc)
Evan Cheng31b99dd2009-08-14 18:31:44 +00001649 continue;
1650
Evan Chengde17fb62009-10-31 23:46:45 +00001651 NewOpc = 0;
1652 unsigned PredReg = 0;
1653 ARMCC::CondCodes Pred = llvm::getInstrPredicate(Br.MI, PredReg);
1654 if (Pred == ARMCC::EQ)
1655 NewOpc = ARM::tCBZ;
1656 else if (Pred == ARMCC::NE)
1657 NewOpc = ARM::tCBNZ;
1658 if (!NewOpc)
1659 continue;
Evan Cheng31b99dd2009-08-14 18:31:44 +00001660 MachineBasicBlock *DestBB = Br.MI->getOperand(0).getMBB();
Evan Chengde17fb62009-10-31 23:46:45 +00001661 // Check if the distance is within 126. Subtract starting offset by 2
1662 // because the cmp will be eliminated.
1663 unsigned BrOffset = GetOffsetOf(Br.MI) + 4 - 2;
1664 unsigned DestOffset = BBOffsets[DestBB->getNumber()];
1665 if (BrOffset < DestOffset && (DestOffset - BrOffset) <= 126) {
Evan Cheng0539c152011-04-01 22:09:28 +00001666 MachineBasicBlock::iterator CmpMI = Br.MI;
1667 if (CmpMI != Br.MI->getParent()->begin()) {
1668 --CmpMI;
1669 if (CmpMI->getOpcode() == ARM::tCMPi8) {
1670 unsigned Reg = CmpMI->getOperand(0).getReg();
1671 Pred = llvm::getInstrPredicate(CmpMI, PredReg);
1672 if (Pred == ARMCC::AL &&
1673 CmpMI->getOperand(1).getImm() == 0 &&
1674 isARMLowRegister(Reg)) {
1675 MachineBasicBlock *MBB = Br.MI->getParent();
1676 MachineInstr *NewBR =
1677 BuildMI(*MBB, CmpMI, Br.MI->getDebugLoc(), TII->get(NewOpc))
1678 .addReg(Reg).addMBB(DestBB,Br.MI->getOperand(0).getTargetFlags());
1679 CmpMI->eraseFromParent();
1680 Br.MI->eraseFromParent();
1681 Br.MI = NewBR;
1682 BBSizes[MBB->getNumber()] -= 2;
1683 AdjustBBOffsetsAfter(MBB, -2);
1684 ++NumCBZ;
1685 MadeChange = true;
1686 }
Evan Chengde17fb62009-10-31 23:46:45 +00001687 }
1688 }
Evan Cheng31b99dd2009-08-14 18:31:44 +00001689 }
1690 }
1691
1692 return MadeChange;
Evan Chenga1efbbd2009-08-14 00:32:16 +00001693}
1694
Evan Chenga1efbbd2009-08-14 00:32:16 +00001695/// OptimizeThumb2JumpTables - Use tbb / tbh instructions to generate smaller
1696/// jumptables when it's possible.
Evan Cheng5657c012009-07-29 02:18:14 +00001697bool ARMConstantIslands::OptimizeThumb2JumpTables(MachineFunction &MF) {
1698 bool MadeChange = false;
1699
1700 // FIXME: After the tables are shrunk, can we get rid some of the
1701 // constantpool tables?
Jim Grosbach1fc7d712009-11-11 02:47:19 +00001702 MachineJumpTableInfo *MJTI = MF.getJumpTableInfo();
Chris Lattnerb1e80392010-01-25 23:22:00 +00001703 if (MJTI == 0) return false;
Jim Grosbach26b8ef52010-07-07 21:06:51 +00001704
Evan Cheng5657c012009-07-29 02:18:14 +00001705 const std::vector<MachineJumpTableEntry> &JT = MJTI->getJumpTables();
1706 for (unsigned i = 0, e = T2JumpTables.size(); i != e; ++i) {
1707 MachineInstr *MI = T2JumpTables[i];
Evan Chenge837dea2011-06-28 19:10:37 +00001708 const MCInstrDesc &MCID = MI->getDesc();
1709 unsigned NumOps = MCID.getNumOperands();
1710 unsigned JTOpIdx = NumOps - (MCID.isPredicable() ? 3 : 2);
Evan Cheng5657c012009-07-29 02:18:14 +00001711 MachineOperand JTOP = MI->getOperand(JTOpIdx);
1712 unsigned JTI = JTOP.getIndex();
1713 assert(JTI < JT.size());
1714
Jim Grosbach1fc7d712009-11-11 02:47:19 +00001715 bool ByteOk = true;
1716 bool HalfWordOk = true;
Jim Grosbach80697d12009-11-12 17:25:07 +00001717 unsigned JTOffset = GetOffsetOf(MI) + 4;
1718 const std::vector<MachineBasicBlock*> &JTBBs = JT[JTI].MBBs;
Evan Cheng5657c012009-07-29 02:18:14 +00001719 for (unsigned j = 0, ee = JTBBs.size(); j != ee; ++j) {
1720 MachineBasicBlock *MBB = JTBBs[j];
1721 unsigned DstOffset = BBOffsets[MBB->getNumber()];
Evan Cheng8770f742009-07-29 23:20:20 +00001722 // Negative offset is not ok. FIXME: We should change BB layout to make
1723 // sure all the branches are forward.
Evan Chengd26b14c2009-07-31 18:28:05 +00001724 if (ByteOk && (DstOffset - JTOffset) > ((1<<8)-1)*2)
Evan Cheng5657c012009-07-29 02:18:14 +00001725 ByteOk = false;
Evan Cheng25f7cfc2009-08-01 06:13:52 +00001726 unsigned TBHLimit = ((1<<16)-1)*2;
Evan Cheng25f7cfc2009-08-01 06:13:52 +00001727 if (HalfWordOk && (DstOffset - JTOffset) > TBHLimit)
Evan Cheng5657c012009-07-29 02:18:14 +00001728 HalfWordOk = false;
1729 if (!ByteOk && !HalfWordOk)
1730 break;
1731 }
1732
1733 if (ByteOk || HalfWordOk) {
1734 MachineBasicBlock *MBB = MI->getParent();
1735 unsigned BaseReg = MI->getOperand(0).getReg();
1736 bool BaseRegKill = MI->getOperand(0).isKill();
1737 if (!BaseRegKill)
1738 continue;
1739 unsigned IdxReg = MI->getOperand(1).getReg();
1740 bool IdxRegKill = MI->getOperand(1).isKill();
Jim Grosbachc7937ae2010-07-07 22:51:22 +00001741
1742 // Scan backwards to find the instruction that defines the base
1743 // register. Due to post-RA scheduling, we can't count on it
1744 // immediately preceding the branch instruction.
Evan Cheng5657c012009-07-29 02:18:14 +00001745 MachineBasicBlock::iterator PrevI = MI;
Jim Grosbachc7937ae2010-07-07 22:51:22 +00001746 MachineBasicBlock::iterator B = MBB->begin();
1747 while (PrevI != B && !PrevI->definesRegister(BaseReg))
1748 --PrevI;
1749
1750 // If for some reason we didn't find it, we can't do anything, so
1751 // just skip this one.
1752 if (!PrevI->definesRegister(BaseReg))
Evan Cheng5657c012009-07-29 02:18:14 +00001753 continue;
1754
Jim Grosbachc7937ae2010-07-07 22:51:22 +00001755 MachineInstr *AddrMI = PrevI;
Evan Cheng5657c012009-07-29 02:18:14 +00001756 bool OptOk = true;
Jim Grosbach26b8ef52010-07-07 21:06:51 +00001757 // Examine the instruction that calculates the jumptable entry address.
Jim Grosbachc7937ae2010-07-07 22:51:22 +00001758 // Make sure it only defines the base register and kills any uses
1759 // other than the index register.
Evan Cheng5657c012009-07-29 02:18:14 +00001760 for (unsigned k = 0, eee = AddrMI->getNumOperands(); k != eee; ++k) {
1761 const MachineOperand &MO = AddrMI->getOperand(k);
1762 if (!MO.isReg() || !MO.getReg())
1763 continue;
1764 if (MO.isDef() && MO.getReg() != BaseReg) {
1765 OptOk = false;
1766 break;
1767 }
1768 if (MO.isUse() && !MO.isKill() && MO.getReg() != IdxReg) {
1769 OptOk = false;
1770 break;
1771 }
1772 }
1773 if (!OptOk)
1774 continue;
1775
Owen Anderson6b8719f2010-12-13 22:51:08 +00001776 // Now scan back again to find the tLEApcrel or t2LEApcrelJT instruction
Jim Grosbachc7937ae2010-07-07 22:51:22 +00001777 // that gave us the initial base register definition.
1778 for (--PrevI; PrevI != B && !PrevI->definesRegister(BaseReg); --PrevI)
1779 ;
1780
Owen Anderson6b8719f2010-12-13 22:51:08 +00001781 // The instruction should be a tLEApcrel or t2LEApcrelJT; we want
Evan Chenga1efbbd2009-08-14 00:32:16 +00001782 // to delete it as well.
Jim Grosbachc7937ae2010-07-07 22:51:22 +00001783 MachineInstr *LeaMI = PrevI;
Evan Chenga1efbbd2009-08-14 00:32:16 +00001784 if ((LeaMI->getOpcode() != ARM::tLEApcrelJT &&
Owen Anderson6b8719f2010-12-13 22:51:08 +00001785 LeaMI->getOpcode() != ARM::t2LEApcrelJT) ||
Evan Cheng5657c012009-07-29 02:18:14 +00001786 LeaMI->getOperand(0).getReg() != BaseReg)
Evan Cheng25f7cfc2009-08-01 06:13:52 +00001787 OptOk = false;
Evan Cheng5657c012009-07-29 02:18:14 +00001788
Evan Cheng25f7cfc2009-08-01 06:13:52 +00001789 if (!OptOk)
1790 continue;
1791
Jim Grosbachd092a872010-11-29 21:28:32 +00001792 unsigned Opc = ByteOk ? ARM::t2TBB_JT : ARM::t2TBH_JT;
Evan Cheng25f7cfc2009-08-01 06:13:52 +00001793 MachineInstr *NewJTMI = BuildMI(MBB, MI->getDebugLoc(), TII->get(Opc))
1794 .addReg(IdxReg, getKillRegState(IdxRegKill))
1795 .addJumpTableIndex(JTI, JTOP.getTargetFlags())
1796 .addImm(MI->getOperand(JTOpIdx+1).getImm());
1797 // FIXME: Insert an "ALIGN" instruction to ensure the next instruction
1798 // is 2-byte aligned. For now, asm printer will fix it up.
1799 unsigned NewSize = TII->GetInstSizeInBytes(NewJTMI);
1800 unsigned OrigSize = TII->GetInstSizeInBytes(AddrMI);
1801 OrigSize += TII->GetInstSizeInBytes(LeaMI);
1802 OrigSize += TII->GetInstSizeInBytes(MI);
1803
1804 AddrMI->eraseFromParent();
1805 LeaMI->eraseFromParent();
1806 MI->eraseFromParent();
1807
1808 int delta = OrigSize - NewSize;
1809 BBSizes[MBB->getNumber()] -= delta;
1810 AdjustBBOffsetsAfter(MBB, -delta);
1811
1812 ++NumTBs;
1813 MadeChange = true;
Evan Cheng5657c012009-07-29 02:18:14 +00001814 }
1815 }
1816
1817 return MadeChange;
1818}
Jim Grosbach1fc7d712009-11-11 02:47:19 +00001819
Jim Grosbach9249efe2009-11-16 18:55:47 +00001820/// ReorderThumb2JumpTables - Adjust the function's block layout to ensure that
1821/// jump tables always branch forwards, since that's what tbb and tbh need.
Jim Grosbach80697d12009-11-12 17:25:07 +00001822bool ARMConstantIslands::ReorderThumb2JumpTables(MachineFunction &MF) {
1823 bool MadeChange = false;
1824
1825 MachineJumpTableInfo *MJTI = MF.getJumpTableInfo();
Chris Lattnerb1e80392010-01-25 23:22:00 +00001826 if (MJTI == 0) return false;
Jim Grosbach26b8ef52010-07-07 21:06:51 +00001827
Jim Grosbach80697d12009-11-12 17:25:07 +00001828 const std::vector<MachineJumpTableEntry> &JT = MJTI->getJumpTables();
1829 for (unsigned i = 0, e = T2JumpTables.size(); i != e; ++i) {
1830 MachineInstr *MI = T2JumpTables[i];
Evan Chenge837dea2011-06-28 19:10:37 +00001831 const MCInstrDesc &MCID = MI->getDesc();
1832 unsigned NumOps = MCID.getNumOperands();
1833 unsigned JTOpIdx = NumOps - (MCID.isPredicable() ? 3 : 2);
Jim Grosbach80697d12009-11-12 17:25:07 +00001834 MachineOperand JTOP = MI->getOperand(JTOpIdx);
1835 unsigned JTI = JTOP.getIndex();
1836 assert(JTI < JT.size());
1837
1838 // We prefer if target blocks for the jump table come after the jump
1839 // instruction so we can use TB[BH]. Loop through the target blocks
1840 // and try to adjust them such that that's true.
Jim Grosbach08cbda52009-11-16 18:58:52 +00001841 int JTNumber = MI->getParent()->getNumber();
Jim Grosbach80697d12009-11-12 17:25:07 +00001842 const std::vector<MachineBasicBlock*> &JTBBs = JT[JTI].MBBs;
1843 for (unsigned j = 0, ee = JTBBs.size(); j != ee; ++j) {
1844 MachineBasicBlock *MBB = JTBBs[j];
Jim Grosbach08cbda52009-11-16 18:58:52 +00001845 int DTNumber = MBB->getNumber();
Jim Grosbach80697d12009-11-12 17:25:07 +00001846
Jim Grosbach08cbda52009-11-16 18:58:52 +00001847 if (DTNumber < JTNumber) {
Jim Grosbach80697d12009-11-12 17:25:07 +00001848 // The destination precedes the switch. Try to move the block forward
1849 // so we have a positive offset.
1850 MachineBasicBlock *NewBB =
1851 AdjustJTTargetBlockForward(MBB, MI->getParent());
1852 if (NewBB)
Jim Grosbach00a6a1f2009-11-14 20:10:18 +00001853 MJTI->ReplaceMBBInJumpTable(JTI, JTBBs[j], NewBB);
Jim Grosbach80697d12009-11-12 17:25:07 +00001854 MadeChange = true;
1855 }
1856 }
1857 }
1858
1859 return MadeChange;
1860}
1861
Jim Grosbach1fc7d712009-11-11 02:47:19 +00001862MachineBasicBlock *ARMConstantIslands::
1863AdjustJTTargetBlockForward(MachineBasicBlock *BB, MachineBasicBlock *JTBB)
1864{
1865 MachineFunction &MF = *BB->getParent();
1866
Jim Grosbach03e2d442010-07-07 22:53:35 +00001867 // If the destination block is terminated by an unconditional branch,
Jim Grosbach80697d12009-11-12 17:25:07 +00001868 // try to move it; otherwise, create a new block following the jump
Jim Grosbach08cbda52009-11-16 18:58:52 +00001869 // table that branches back to the actual target. This is a very simple
1870 // heuristic. FIXME: We can definitely improve it.
Jim Grosbach80697d12009-11-12 17:25:07 +00001871 MachineBasicBlock *TBB = 0, *FBB = 0;
1872 SmallVector<MachineOperand, 4> Cond;
Jim Grosbacha0a95a32009-11-17 01:21:04 +00001873 SmallVector<MachineOperand, 4> CondPrior;
1874 MachineFunction::iterator BBi = BB;
1875 MachineFunction::iterator OldPrior = prior(BBi);
Jim Grosbach00a6a1f2009-11-14 20:10:18 +00001876
Jim Grosbachca215e72009-11-16 17:10:56 +00001877 // If the block terminator isn't analyzable, don't try to move the block
Jim Grosbacha0a95a32009-11-17 01:21:04 +00001878 bool B = TII->AnalyzeBranch(*BB, TBB, FBB, Cond);
Jim Grosbachca215e72009-11-16 17:10:56 +00001879
Jim Grosbacha0a95a32009-11-17 01:21:04 +00001880 // If the block ends in an unconditional branch, move it. The prior block
1881 // has to have an analyzable terminator for us to move this one. Be paranoid
Jim Grosbach08cbda52009-11-16 18:58:52 +00001882 // and make sure we're not trying to move the entry block of the function.
Jim Grosbacha0a95a32009-11-17 01:21:04 +00001883 if (!B && Cond.empty() && BB != MF.begin() &&
1884 !TII->AnalyzeBranch(*OldPrior, TBB, FBB, CondPrior)) {
Jim Grosbach80697d12009-11-12 17:25:07 +00001885 BB->moveAfter(JTBB);
1886 OldPrior->updateTerminator();
Jim Grosbach00a6a1f2009-11-14 20:10:18 +00001887 BB->updateTerminator();
Jim Grosbach08cbda52009-11-16 18:58:52 +00001888 // Update numbering to account for the block being moved.
Jim Grosbacha0a95a32009-11-17 01:21:04 +00001889 MF.RenumberBlocks();
Jim Grosbach80697d12009-11-12 17:25:07 +00001890 ++NumJTMoved;
1891 return NULL;
1892 }
Jim Grosbach1fc7d712009-11-11 02:47:19 +00001893
1894 // Create a new MBB for the code after the jump BB.
1895 MachineBasicBlock *NewBB =
1896 MF.CreateMachineBasicBlock(JTBB->getBasicBlock());
1897 MachineFunction::iterator MBBI = JTBB; ++MBBI;
1898 MF.insert(MBBI, NewBB);
1899
1900 // Add an unconditional branch from NewBB to BB.
1901 // There doesn't seem to be meaningful DebugInfo available; this doesn't
1902 // correspond directly to anything in the source.
1903 assert (isThumb2 && "Adjusting for TB[BH] but not in Thumb2?");
Owen Anderson51f6a7a2011-09-09 21:48:23 +00001904 BuildMI(NewBB, DebugLoc(), TII->get(ARM::t2B)).addMBB(BB)
1905 .addImm(ARMCC::AL).addReg(0);
Jim Grosbach1fc7d712009-11-11 02:47:19 +00001906
Jim Grosbach00a6a1f2009-11-14 20:10:18 +00001907 // Update internal data structures to account for the newly inserted MBB.
1908 MF.RenumberBlocks(NewBB);
1909
Jim Grosbach1fc7d712009-11-11 02:47:19 +00001910 // Update the CFG.
1911 NewBB->addSuccessor(BB);
1912 JTBB->removeSuccessor(BB);
1913 JTBB->addSuccessor(NewBB);
1914
Jim Grosbach80697d12009-11-12 17:25:07 +00001915 ++NumJTInserted;
Jim Grosbach1fc7d712009-11-11 02:47:19 +00001916 return NewBB;
1917}