blob: bb0c635d8a3a8aee7285f05f9a9fc04dab4e3df3 [file] [log] [blame]
Evan Chenga8e29892007-01-19 07:51:42 +00001//===- ARMInstrInfo.td - Target Description for ARM Target -*- tablegen -*-===//
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00006// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the ARM instructions in TableGen format.
11//
12//===----------------------------------------------------------------------===//
13
Evan Chenga8e29892007-01-19 07:51:42 +000014//===----------------------------------------------------------------------===//
15// ARM specific DAG Nodes.
16//
Rafael Espindola7cca7c52006-09-11 17:25:40 +000017
Evan Chenga8e29892007-01-19 07:51:42 +000018// Type profiles.
Bill Wendlingc69107c2007-11-13 09:19:02 +000019def SDT_ARMCallSeqStart : SDCallSeqStart<[ SDTCisVT<0, i32> ]>;
20def SDT_ARMCallSeqEnd : SDCallSeqEnd<[ SDTCisVT<0, i32>, SDTCisVT<1, i32> ]>;
Rafael Espindola6e8c6492006-11-08 17:07:32 +000021
Evan Chenga8e29892007-01-19 07:51:42 +000022def SDT_ARMSaveCallPC : SDTypeProfile<0, 1, []>;
Rafael Espindola32bd5f42006-10-17 18:04:53 +000023
Evan Chenga8e29892007-01-19 07:51:42 +000024def SDT_ARMcall : SDTypeProfile<0, -1, [SDTCisInt<0>]>;
Rafael Espindola7cca7c52006-09-11 17:25:40 +000025
Evan Chenga8e29892007-01-19 07:51:42 +000026def SDT_ARMCMov : SDTypeProfile<1, 3,
27 [SDTCisSameAs<0, 1>, SDTCisSameAs<0, 2>,
28 SDTCisVT<3, i32>]>;
Rafael Espindola6e8c6492006-11-08 17:07:32 +000029
Evan Chenga8e29892007-01-19 07:51:42 +000030def SDT_ARMBrcond : SDTypeProfile<0, 2,
31 [SDTCisVT<0, OtherVT>, SDTCisVT<1, i32>]>;
32
33def SDT_ARMBrJT : SDTypeProfile<0, 3,
34 [SDTCisPtrTy<0>, SDTCisVT<1, i32>,
35 SDTCisVT<2, i32>]>;
36
Evan Cheng5657c012009-07-29 02:18:14 +000037def SDT_ARMBr2JT : SDTypeProfile<0, 4,
38 [SDTCisPtrTy<0>, SDTCisVT<1, i32>,
39 SDTCisVT<2, i32>, SDTCisVT<3, i32>]>;
40
Evan Chenga8e29892007-01-19 07:51:42 +000041def SDT_ARMCmp : SDTypeProfile<0, 2, [SDTCisSameAs<0, 1>]>;
42
43def SDT_ARMPICAdd : SDTypeProfile<1, 2, [SDTCisSameAs<0, 1>,
44 SDTCisPtrTy<1>, SDTCisVT<2, i32>]>;
45
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +000046def SDT_ARMThreadPointer : SDTypeProfile<1, 0, [SDTCisPtrTy<0>]>;
Jim Grosbachf9570122009-05-14 00:46:35 +000047def SDT_ARMEH_SJLJ_Setjmp : SDTypeProfile<1, 1, [SDTCisInt<0>, SDTCisPtrTy<1>]>;
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +000048
Jim Grosbach3728e962009-12-10 00:11:09 +000049def SDT_ARMMEMBARRIER : SDTypeProfile<0, 0, []>;
50def SDT_ARMSYNCBARRIER : SDTypeProfile<0, 0, []>;
51
Evan Chenga8e29892007-01-19 07:51:42 +000052// Node definitions.
53def ARMWrapper : SDNode<"ARMISD::Wrapper", SDTIntUnaryOp>;
Evan Chenga8e29892007-01-19 07:51:42 +000054def ARMWrapperJT : SDNode<"ARMISD::WrapperJT", SDTIntBinOp>;
55
Bill Wendlingc69107c2007-11-13 09:19:02 +000056def ARMcallseq_start : SDNode<"ISD::CALLSEQ_START", SDT_ARMCallSeqStart,
Bill Wendling6ef781f2008-02-27 06:33:05 +000057 [SDNPHasChain, SDNPOutFlag]>;
Bill Wendlingc69107c2007-11-13 09:19:02 +000058def ARMcallseq_end : SDNode<"ISD::CALLSEQ_END", SDT_ARMCallSeqEnd,
Bill Wendling6ef781f2008-02-27 06:33:05 +000059 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>;
Evan Chenga8e29892007-01-19 07:51:42 +000060
61def ARMcall : SDNode<"ARMISD::CALL", SDT_ARMcall,
62 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>;
Evan Cheng277f0742007-06-19 21:05:09 +000063def ARMcall_pred : SDNode<"ARMISD::CALL_PRED", SDT_ARMcall,
64 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>;
Evan Chenga8e29892007-01-19 07:51:42 +000065def ARMcall_nolink : SDNode<"ARMISD::CALL_NOLINK", SDT_ARMcall,
66 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>;
67
Chris Lattner48be23c2008-01-15 22:02:54 +000068def ARMretflag : SDNode<"ARMISD::RET_FLAG", SDTNone,
Evan Chenga8e29892007-01-19 07:51:42 +000069 [SDNPHasChain, SDNPOptInFlag]>;
70
71def ARMcmov : SDNode<"ARMISD::CMOV", SDT_ARMCMov,
72 [SDNPInFlag]>;
73def ARMcneg : SDNode<"ARMISD::CNEG", SDT_ARMCMov,
74 [SDNPInFlag]>;
75
76def ARMbrcond : SDNode<"ARMISD::BRCOND", SDT_ARMBrcond,
77 [SDNPHasChain, SDNPInFlag, SDNPOutFlag]>;
78
79def ARMbrjt : SDNode<"ARMISD::BR_JT", SDT_ARMBrJT,
80 [SDNPHasChain]>;
Evan Cheng5657c012009-07-29 02:18:14 +000081def ARMbr2jt : SDNode<"ARMISD::BR2_JT", SDT_ARMBr2JT,
82 [SDNPHasChain]>;
Evan Chenga8e29892007-01-19 07:51:42 +000083
84def ARMcmp : SDNode<"ARMISD::CMP", SDT_ARMCmp,
85 [SDNPOutFlag]>;
86
David Goodwinc0309b42009-06-29 15:33:01 +000087def ARMcmpZ : SDNode<"ARMISD::CMPZ", SDT_ARMCmp,
88 [SDNPOutFlag,SDNPCommutative]>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +000089
Evan Chenga8e29892007-01-19 07:51:42 +000090def ARMpic_add : SDNode<"ARMISD::PIC_ADD", SDT_ARMPICAdd>;
91
92def ARMsrl_flag : SDNode<"ARMISD::SRL_FLAG", SDTIntUnaryOp, [SDNPOutFlag]>;
93def ARMsra_flag : SDNode<"ARMISD::SRA_FLAG", SDTIntUnaryOp, [SDNPOutFlag]>;
94def ARMrrx : SDNode<"ARMISD::RRX" , SDTIntUnaryOp, [SDNPInFlag ]>;
Rafael Espindola32bd5f42006-10-17 18:04:53 +000095
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +000096def ARMthread_pointer: SDNode<"ARMISD::THREAD_POINTER", SDT_ARMThreadPointer>;
Jim Grosbachf9570122009-05-14 00:46:35 +000097def ARMeh_sjlj_setjmp: SDNode<"ARMISD::EH_SJLJ_SETJMP", SDT_ARMEH_SJLJ_Setjmp>;
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +000098
Jim Grosbach3728e962009-12-10 00:11:09 +000099def ARMMemBarrier : SDNode<"ARMISD::MEMBARRIER", SDT_ARMMEMBARRIER,
100 [SDNPHasChain]>;
101def ARMSyncBarrier : SDNode<"ARMISD::SYNCBARRIER", SDT_ARMMEMBARRIER,
102 [SDNPHasChain]>;
103
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000104//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +0000105// ARM Instruction Predicate Definitions.
106//
Anton Korobeynikovbb629622009-06-15 21:46:20 +0000107def HasV5T : Predicate<"Subtarget->hasV5TOps()">;
108def HasV5TE : Predicate<"Subtarget->hasV5TEOps()">;
109def HasV6 : Predicate<"Subtarget->hasV6Ops()">;
Evan Chengedcbada2009-07-06 22:05:45 +0000110def HasV6T2 : Predicate<"Subtarget->hasV6T2Ops()">;
Evan Cheng5adb66a2009-09-28 09:14:39 +0000111def NoV6T2 : Predicate<"!Subtarget->hasV6T2Ops()">;
Bob Wilson5bafff32009-06-22 23:27:02 +0000112def HasV7 : Predicate<"Subtarget->hasV7Ops()">;
113def HasVFP2 : Predicate<"Subtarget->hasVFP2()">;
114def HasVFP3 : Predicate<"Subtarget->hasVFP3()">;
115def HasNEON : Predicate<"Subtarget->hasNEON()">;
David Goodwin42a83f22009-08-04 17:53:06 +0000116def UseNEONForFP : Predicate<"Subtarget->useNEONForSinglePrecisionFP()">;
117def DontUseNEONForFP : Predicate<"!Subtarget->useNEONForSinglePrecisionFP()">;
Anton Korobeynikovbb629622009-06-15 21:46:20 +0000118def IsThumb : Predicate<"Subtarget->isThumb()">;
Evan Chengf49810c2009-06-23 17:48:47 +0000119def IsThumb1Only : Predicate<"Subtarget->isThumb1Only()">;
Evan Chengd770d9e2009-07-02 06:38:40 +0000120def IsThumb2 : Predicate<"Subtarget->isThumb2()">;
Anton Korobeynikovbb629622009-06-15 21:46:20 +0000121def IsARM : Predicate<"!Subtarget->isThumb()">;
Bob Wilson54fc1242009-06-22 21:01:46 +0000122def IsDarwin : Predicate<"Subtarget->isTargetDarwin()">;
123def IsNotDarwin : Predicate<"!Subtarget->isTargetDarwin()">;
Evan Cheng2b51d512009-06-26 06:10:18 +0000124def CarryDefIsUnused : Predicate<"!N.getNode()->hasAnyUseOfValue(1)">;
Evan Cheng62674222009-06-25 23:34:10 +0000125def CarryDefIsUsed : Predicate<"N.getNode()->hasAnyUseOfValue(1)">;
Evan Chenga8e29892007-01-19 07:51:42 +0000126
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000127// FIXME: Eventually this will be just "hasV6T2Ops".
128def UseMovt : Predicate<"Subtarget->useMovt()">;
129def DontUseMovt : Predicate<"!Subtarget->useMovt()">;
130
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000131//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +0000132// ARM Flag Definitions.
133
134class RegConstraint<string C> {
135 string Constraints = C;
136}
137
138//===----------------------------------------------------------------------===//
139// ARM specific transformation functions and pattern fragments.
140//
141
Evan Chenga8e29892007-01-19 07:51:42 +0000142// so_imm_neg_XFORM - Return a so_imm value packed into the format described for
143// so_imm_neg def below.
144def so_imm_neg_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000145 return CurDAG->getTargetConstant(-(int)N->getZExtValue(), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000146}]>;
147
148// so_imm_not_XFORM - Return a so_imm value packed into the format described for
149// so_imm_not def below.
150def so_imm_not_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000151 return CurDAG->getTargetConstant(~(int)N->getZExtValue(), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000152}]>;
153
154// rot_imm predicate - True if the 32-bit immediate is equal to 8, 16, or 24.
155def rot_imm : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000156 int32_t v = (int32_t)N->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +0000157 return v == 8 || v == 16 || v == 24;
158}]>;
159
160/// imm1_15 predicate - True if the 32-bit immediate is in the range [1,15].
161def imm1_15 : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000162 return (int32_t)N->getZExtValue() >= 1 && (int32_t)N->getZExtValue() < 16;
Evan Chenga8e29892007-01-19 07:51:42 +0000163}]>;
164
165/// imm16_31 predicate - True if the 32-bit immediate is in the range [16,31].
166def imm16_31 : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000167 return (int32_t)N->getZExtValue() >= 16 && (int32_t)N->getZExtValue() < 32;
Evan Chenga8e29892007-01-19 07:51:42 +0000168}]>;
169
170def so_imm_neg :
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000171 PatLeaf<(imm), [{
172 return ARM_AM::getSOImmVal(-(int)N->getZExtValue()) != -1;
173 }], so_imm_neg_XFORM>;
Evan Chenga8e29892007-01-19 07:51:42 +0000174
Evan Chenga2515702007-03-19 07:09:02 +0000175def so_imm_not :
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000176 PatLeaf<(imm), [{
177 return ARM_AM::getSOImmVal(~(int)N->getZExtValue()) != -1;
178 }], so_imm_not_XFORM>;
Evan Chenga8e29892007-01-19 07:51:42 +0000179
180// sext_16_node predicate - True if the SDNode is sign-extended 16 or more bits.
181def sext_16_node : PatLeaf<(i32 GPR:$a), [{
Dan Gohman475871a2008-07-27 21:46:04 +0000182 return CurDAG->ComputeNumSignBits(SDValue(N,0)) >= 17;
Evan Chenga8e29892007-01-19 07:51:42 +0000183}]>;
184
Evan Cheng36a0aeb2009-07-06 22:23:46 +0000185/// bf_inv_mask_imm predicate - An AND mask to clear an arbitrary width bitfield
186/// e.g., 0xf000ffff
187def bf_inv_mask_imm : Operand<i32>,
188 PatLeaf<(imm), [{
189 uint32_t v = (uint32_t)N->getZExtValue();
190 if (v == 0xffffffff)
191 return 0;
David Goodwinc2ffd282009-07-14 00:57:56 +0000192 // there can be 1's on either or both "outsides", all the "inside"
193 // bits must be 0's
194 unsigned int lsb = 0, msb = 31;
195 while (v & (1 << msb)) --msb;
196 while (v & (1 << lsb)) ++lsb;
197 for (unsigned int i = lsb; i <= msb; ++i) {
198 if (v & (1 << i))
199 return 0;
200 }
201 return 1;
Evan Cheng36a0aeb2009-07-06 22:23:46 +0000202}] > {
203 let PrintMethod = "printBitfieldInvMaskImmOperand";
204}
205
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000206/// Split a 32-bit immediate into two 16 bit parts.
207def lo16 : SDNodeXForm<imm, [{
208 return CurDAG->getTargetConstant((uint32_t)N->getZExtValue() & 0xffff,
209 MVT::i32);
210}]>;
211
212def hi16 : SDNodeXForm<imm, [{
213 return CurDAG->getTargetConstant((uint32_t)N->getZExtValue() >> 16, MVT::i32);
214}]>;
215
216def lo16AllZero : PatLeaf<(i32 imm), [{
217 // Returns true if all low 16-bits are 0.
218 return (((uint32_t)N->getZExtValue()) & 0xFFFFUL) == 0;
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000219}], hi16>;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000220
221/// imm0_65535 predicate - True if the 32-bit immediate is in the range
222/// [0.65535].
223def imm0_65535 : PatLeaf<(i32 imm), [{
224 return (uint32_t)N->getZExtValue() < 65536;
225}]>;
226
Evan Cheng37f25d92008-08-28 23:39:26 +0000227class BinOpFrag<dag res> : PatFrag<(ops node:$LHS, node:$RHS), res>;
228class UnOpFrag <dag res> : PatFrag<(ops node:$Src), res>;
Evan Chenga8e29892007-01-19 07:51:42 +0000229
230//===----------------------------------------------------------------------===//
231// Operand Definitions.
232//
233
234// Branch target.
235def brtarget : Operand<OtherVT>;
236
Evan Chenga8e29892007-01-19 07:51:42 +0000237// A list of registers separated by comma. Used by load/store multiple.
238def reglist : Operand<i32> {
239 let PrintMethod = "printRegisterList";
240}
241
242// An operand for the CONSTPOOL_ENTRY pseudo-instruction.
243def cpinst_operand : Operand<i32> {
244 let PrintMethod = "printCPInstOperand";
245}
246
247def jtblock_operand : Operand<i32> {
248 let PrintMethod = "printJTBlockOperand";
249}
Evan Cheng66ac5312009-07-25 00:33:29 +0000250def jt2block_operand : Operand<i32> {
251 let PrintMethod = "printJT2BlockOperand";
252}
Evan Chenga8e29892007-01-19 07:51:42 +0000253
254// Local PC labels.
255def pclabel : Operand<i32> {
256 let PrintMethod = "printPCLabel";
257}
258
259// shifter_operand operands: so_reg and so_imm.
260def so_reg : Operand<i32>, // reg reg imm
261 ComplexPattern<i32, 3, "SelectShifterOperandReg",
262 [shl,srl,sra,rotr]> {
263 let PrintMethod = "printSORegOperand";
264 let MIOperandInfo = (ops GPR, GPR, i32imm);
265}
266
267// so_imm - Match a 32-bit shifter_operand immediate operand, which is an
268// 8-bit immediate rotated by an arbitrary number of bits. so_imm values are
269// represented in the imm field in the same 12-bit form that they are encoded
270// into so_imm instructions: the 8-bit immediate is the least significant bits
271// [bits 0-7], the 4-bit shift amount is the next 4 bits [bits 8-11].
272def so_imm : Operand<i32>,
Evan Chenge7cbe412009-07-08 21:03:57 +0000273 PatLeaf<(imm), [{
274 return ARM_AM::getSOImmVal(N->getZExtValue()) != -1;
275 }]> {
Evan Chenga8e29892007-01-19 07:51:42 +0000276 let PrintMethod = "printSOImmOperand";
277}
278
Evan Chengc70d1842007-03-20 08:11:30 +0000279// Break so_imm's up into two pieces. This handles immediates with up to 16
280// bits set in them. This uses so_imm2part to match and so_imm2part_[12] to
281// get the first/second pieces.
282def so_imm2part : Operand<i32>,
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000283 PatLeaf<(imm), [{
284 return ARM_AM::isSOImmTwoPartVal((unsigned)N->getZExtValue());
285 }]> {
Evan Chengc70d1842007-03-20 08:11:30 +0000286 let PrintMethod = "printSOImm2PartOperand";
287}
288
289def so_imm2part_1 : SDNodeXForm<imm, [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000290 unsigned V = ARM_AM::getSOImmTwoPartFirst((unsigned)N->getZExtValue());
Owen Anderson825b72b2009-08-11 20:47:22 +0000291 return CurDAG->getTargetConstant(V, MVT::i32);
Evan Chengc70d1842007-03-20 08:11:30 +0000292}]>;
293
294def so_imm2part_2 : SDNodeXForm<imm, [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000295 unsigned V = ARM_AM::getSOImmTwoPartSecond((unsigned)N->getZExtValue());
Owen Anderson825b72b2009-08-11 20:47:22 +0000296 return CurDAG->getTargetConstant(V, MVT::i32);
Evan Chengc70d1842007-03-20 08:11:30 +0000297}]>;
298
Jim Grosbach15e6ef82009-11-23 20:35:53 +0000299def so_neg_imm2part : Operand<i32>, PatLeaf<(imm), [{
300 return ARM_AM::isSOImmTwoPartVal(-(int)N->getZExtValue());
301 }]> {
302 let PrintMethod = "printSOImm2PartOperand";
303}
304
305def so_neg_imm2part_1 : SDNodeXForm<imm, [{
306 unsigned V = ARM_AM::getSOImmTwoPartFirst(-(int)N->getZExtValue());
307 return CurDAG->getTargetConstant(V, MVT::i32);
308}]>;
309
310def so_neg_imm2part_2 : SDNodeXForm<imm, [{
311 unsigned V = ARM_AM::getSOImmTwoPartSecond(-(int)N->getZExtValue());
312 return CurDAG->getTargetConstant(V, MVT::i32);
313}]>;
314
Sandeep Patel47eedaa2009-10-13 18:59:48 +0000315/// imm0_31 predicate - True if the 32-bit immediate is in the range [0,31].
316def imm0_31 : Operand<i32>, PatLeaf<(imm), [{
317 return (int32_t)N->getZExtValue() < 32;
318}]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000319
320// Define ARM specific addressing modes.
321
322// addrmode2 := reg +/- reg shop imm
323// addrmode2 := reg +/- imm12
324//
325def addrmode2 : Operand<i32>,
326 ComplexPattern<i32, 3, "SelectAddrMode2", []> {
327 let PrintMethod = "printAddrMode2Operand";
328 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
329}
330
331def am2offset : Operand<i32>,
332 ComplexPattern<i32, 2, "SelectAddrMode2Offset", []> {
333 let PrintMethod = "printAddrMode2OffsetOperand";
334 let MIOperandInfo = (ops GPR, i32imm);
335}
336
337// addrmode3 := reg +/- reg
338// addrmode3 := reg +/- imm8
339//
340def addrmode3 : Operand<i32>,
341 ComplexPattern<i32, 3, "SelectAddrMode3", []> {
342 let PrintMethod = "printAddrMode3Operand";
343 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
344}
345
346def am3offset : Operand<i32>,
347 ComplexPattern<i32, 2, "SelectAddrMode3Offset", []> {
348 let PrintMethod = "printAddrMode3OffsetOperand";
349 let MIOperandInfo = (ops GPR, i32imm);
350}
351
352// addrmode4 := reg, <mode|W>
353//
354def addrmode4 : Operand<i32>,
Anton Korobeynikovbaf31082009-08-08 13:35:48 +0000355 ComplexPattern<i32, 2, "SelectAddrMode4", []> {
Evan Chenga8e29892007-01-19 07:51:42 +0000356 let PrintMethod = "printAddrMode4Operand";
357 let MIOperandInfo = (ops GPR, i32imm);
358}
359
360// addrmode5 := reg +/- imm8*4
361//
362def addrmode5 : Operand<i32>,
363 ComplexPattern<i32, 2, "SelectAddrMode5", []> {
364 let PrintMethod = "printAddrMode5Operand";
365 let MIOperandInfo = (ops GPR, i32imm);
366}
367
Bob Wilson8b024a52009-07-01 23:16:05 +0000368// addrmode6 := reg with optional writeback
369//
370def addrmode6 : Operand<i32>,
Jim Grosbach8a5ec862009-11-07 21:25:39 +0000371 ComplexPattern<i32, 4, "SelectAddrMode6", []> {
Bob Wilson8b024a52009-07-01 23:16:05 +0000372 let PrintMethod = "printAddrMode6Operand";
Jim Grosbach8a5ec862009-11-07 21:25:39 +0000373 let MIOperandInfo = (ops GPR:$addr, GPR:$upd, i32imm, i32imm);
Bob Wilson8b024a52009-07-01 23:16:05 +0000374}
375
Evan Chenga8e29892007-01-19 07:51:42 +0000376// addrmodepc := pc + reg
377//
378def addrmodepc : Operand<i32>,
379 ComplexPattern<i32, 2, "SelectAddrModePC", []> {
380 let PrintMethod = "printAddrModePCOperand";
381 let MIOperandInfo = (ops GPR, i32imm);
382}
383
Bob Wilson4f38b382009-08-21 21:58:55 +0000384def nohash_imm : Operand<i32> {
385 let PrintMethod = "printNoHashImmediate";
Anton Korobeynikov8e9ece72009-08-08 23:10:41 +0000386}
387
Evan Chenga8e29892007-01-19 07:51:42 +0000388//===----------------------------------------------------------------------===//
Evan Cheng0ff94f72007-08-07 01:37:15 +0000389
Evan Cheng37f25d92008-08-28 23:39:26 +0000390include "ARMInstrFormats.td"
Evan Cheng0ff94f72007-08-07 01:37:15 +0000391
392//===----------------------------------------------------------------------===//
Evan Cheng37f25d92008-08-28 23:39:26 +0000393// Multiclass helpers...
Evan Chenga8e29892007-01-19 07:51:42 +0000394//
395
Evan Cheng3924f782008-08-29 07:36:24 +0000396/// AsI1_bin_irs - Defines a set of (op r, {so_imm|r|so_reg}) patterns for a
Evan Chenga8e29892007-01-19 07:51:42 +0000397/// binop that produces a value.
Evan Cheng8de898a2009-06-26 00:19:44 +0000398multiclass AsI1_bin_irs<bits<4> opcod, string opc, PatFrag opnode,
399 bit Commutable = 0> {
Evan Chengedda31c2008-11-05 18:35:52 +0000400 def ri : AsI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_imm:$b), DPFrm,
Evan Cheng162e3092009-10-26 23:45:59 +0000401 IIC_iALUi, opc, "\t$dst, $a, $b",
Evan Chengbc8a9452009-07-07 23:40:25 +0000402 [(set GPR:$dst, (opnode GPR:$a, so_imm:$b))]> {
403 let Inst{25} = 1;
404 }
Evan Chengedda31c2008-11-05 18:35:52 +0000405 def rr : AsI1<opcod, (outs GPR:$dst), (ins GPR:$a, GPR:$b), DPFrm,
Evan Cheng162e3092009-10-26 23:45:59 +0000406 IIC_iALUr, opc, "\t$dst, $a, $b",
Evan Cheng8de898a2009-06-26 00:19:44 +0000407 [(set GPR:$dst, (opnode GPR:$a, GPR:$b))]> {
Johnny Chen04301522009-11-07 00:54:36 +0000408 let Inst{11-4} = 0b00000000;
Evan Chengbc8a9452009-07-07 23:40:25 +0000409 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000410 let isCommutable = Commutable;
411 }
Evan Chengedda31c2008-11-05 18:35:52 +0000412 def rs : AsI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_reg:$b), DPSoRegFrm,
Evan Cheng162e3092009-10-26 23:45:59 +0000413 IIC_iALUsr, opc, "\t$dst, $a, $b",
Evan Chengbc8a9452009-07-07 23:40:25 +0000414 [(set GPR:$dst, (opnode GPR:$a, so_reg:$b))]> {
415 let Inst{25} = 0;
416 }
Evan Chenga8e29892007-01-19 07:51:42 +0000417}
418
Evan Cheng1e249e32009-06-25 20:59:23 +0000419/// AI1_bin_s_irs - Similar to AsI1_bin_irs except it sets the 's' bit so the
Bob Wilsona3e8bf82009-10-06 20:18:46 +0000420/// instruction modifies the CPSR register.
Evan Cheng071a2792007-09-11 19:55:27 +0000421let Defs = [CPSR] in {
Evan Cheng8de898a2009-06-26 00:19:44 +0000422multiclass AI1_bin_s_irs<bits<4> opcod, string opc, PatFrag opnode,
423 bit Commutable = 0> {
Evan Chengedda31c2008-11-05 18:35:52 +0000424 def ri : AI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_imm:$b), DPFrm,
Jim Grosbache5165492009-11-09 00:11:35 +0000425 IIC_iALUi, opc, "\t$dst, $a, $b",
Evan Chengbc8a9452009-07-07 23:40:25 +0000426 [(set GPR:$dst, (opnode GPR:$a, so_imm:$b))]> {
Bob Wilson7e053bb2009-10-26 22:34:44 +0000427 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000428 let Inst{25} = 1;
429 }
Evan Chengedda31c2008-11-05 18:35:52 +0000430 def rr : AI1<opcod, (outs GPR:$dst), (ins GPR:$a, GPR:$b), DPFrm,
Jim Grosbache5165492009-11-09 00:11:35 +0000431 IIC_iALUr, opc, "\t$dst, $a, $b",
Evan Cheng8de898a2009-06-26 00:19:44 +0000432 [(set GPR:$dst, (opnode GPR:$a, GPR:$b))]> {
433 let isCommutable = Commutable;
Johnny Chen04301522009-11-07 00:54:36 +0000434 let Inst{11-4} = 0b00000000;
Bob Wilson7e053bb2009-10-26 22:34:44 +0000435 let Inst{20} = 1;
Bob Wilsona7fcb9b2009-10-13 15:27:23 +0000436 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000437 }
Evan Chengedda31c2008-11-05 18:35:52 +0000438 def rs : AI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_reg:$b), DPSoRegFrm,
Jim Grosbache5165492009-11-09 00:11:35 +0000439 IIC_iALUsr, opc, "\t$dst, $a, $b",
Evan Chengbc8a9452009-07-07 23:40:25 +0000440 [(set GPR:$dst, (opnode GPR:$a, so_reg:$b))]> {
Bob Wilson7e053bb2009-10-26 22:34:44 +0000441 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000442 let Inst{25} = 0;
443 }
Evan Cheng071a2792007-09-11 19:55:27 +0000444}
Evan Chengc85e8322007-07-05 07:13:32 +0000445}
446
447/// AI1_cmp_irs - Defines a set of (op r, {so_imm|r|so_reg}) cmp / test
Evan Cheng13ab0202007-07-10 18:08:01 +0000448/// patterns. Similar to AsI1_bin_irs except the instruction does not produce
Evan Chengc85e8322007-07-05 07:13:32 +0000449/// a explicit result, only implicitly set CPSR.
Evan Cheng071a2792007-09-11 19:55:27 +0000450let Defs = [CPSR] in {
Evan Cheng8de898a2009-06-26 00:19:44 +0000451multiclass AI1_cmp_irs<bits<4> opcod, string opc, PatFrag opnode,
452 bit Commutable = 0> {
David Goodwin5d598aa2009-08-19 18:00:44 +0000453 def ri : AI1<opcod, (outs), (ins GPR:$a, so_imm:$b), DPFrm, IIC_iCMPi,
Evan Cheng162e3092009-10-26 23:45:59 +0000454 opc, "\t$a, $b",
Evan Chengbc8a9452009-07-07 23:40:25 +0000455 [(opnode GPR:$a, so_imm:$b)]> {
Bob Wilson5361cd22009-10-13 17:35:30 +0000456 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000457 let Inst{25} = 1;
458 }
David Goodwin5d598aa2009-08-19 18:00:44 +0000459 def rr : AI1<opcod, (outs), (ins GPR:$a, GPR:$b), DPFrm, IIC_iCMPr,
Evan Cheng162e3092009-10-26 23:45:59 +0000460 opc, "\t$a, $b",
Evan Cheng8de898a2009-06-26 00:19:44 +0000461 [(opnode GPR:$a, GPR:$b)]> {
Johnny Chen04301522009-11-07 00:54:36 +0000462 let Inst{11-4} = 0b00000000;
Bob Wilson5361cd22009-10-13 17:35:30 +0000463 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000464 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000465 let isCommutable = Commutable;
466 }
David Goodwin5d598aa2009-08-19 18:00:44 +0000467 def rs : AI1<opcod, (outs), (ins GPR:$a, so_reg:$b), DPSoRegFrm, IIC_iCMPsr,
Evan Cheng162e3092009-10-26 23:45:59 +0000468 opc, "\t$a, $b",
Evan Chengbc8a9452009-07-07 23:40:25 +0000469 [(opnode GPR:$a, so_reg:$b)]> {
Bob Wilson5361cd22009-10-13 17:35:30 +0000470 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000471 let Inst{25} = 0;
472 }
Evan Cheng071a2792007-09-11 19:55:27 +0000473}
Evan Chenga8e29892007-01-19 07:51:42 +0000474}
475
Evan Chenga8e29892007-01-19 07:51:42 +0000476/// AI_unary_rrot - A unary operation with two forms: one whose operand is a
477/// register and one whose operand is a register rotated by 8/16/24.
Evan Cheng97f48c32008-11-06 22:15:19 +0000478/// FIXME: Remove the 'r' variant. Its rot_imm is zero.
479multiclass AI_unary_rrot<bits<8> opcod, string opc, PatFrag opnode> {
David Goodwin5d598aa2009-08-19 18:00:44 +0000480 def r : AExtI<opcod, (outs GPR:$dst), (ins GPR:$src),
Evan Cheng162e3092009-10-26 23:45:59 +0000481 IIC_iUNAr, opc, "\t$dst, $src",
David Goodwin5d598aa2009-08-19 18:00:44 +0000482 [(set GPR:$dst, (opnode GPR:$src))]>,
Evan Cheng97f48c32008-11-06 22:15:19 +0000483 Requires<[IsARM, HasV6]> {
Johnny Chen76b39e82009-10-27 18:44:24 +0000484 let Inst{11-10} = 0b00;
485 let Inst{19-16} = 0b1111;
486 }
David Goodwin5d598aa2009-08-19 18:00:44 +0000487 def r_rot : AExtI<opcod, (outs GPR:$dst), (ins GPR:$src, i32imm:$rot),
Evan Cheng162e3092009-10-26 23:45:59 +0000488 IIC_iUNAsi, opc, "\t$dst, $src, ror $rot",
David Goodwin5d598aa2009-08-19 18:00:44 +0000489 [(set GPR:$dst, (opnode (rotr GPR:$src, rot_imm:$rot)))]>,
Evan Cheng97f48c32008-11-06 22:15:19 +0000490 Requires<[IsARM, HasV6]> {
Johnny Chen76b39e82009-10-27 18:44:24 +0000491 let Inst{19-16} = 0b1111;
492 }
Evan Chenga8e29892007-01-19 07:51:42 +0000493}
494
495/// AI_bin_rrot - A binary operation with two forms: one whose operand is a
496/// register and one whose operand is a register rotated by 8/16/24.
Evan Cheng97f48c32008-11-06 22:15:19 +0000497multiclass AI_bin_rrot<bits<8> opcod, string opc, PatFrag opnode> {
498 def rr : AExtI<opcod, (outs GPR:$dst), (ins GPR:$LHS, GPR:$RHS),
Evan Cheng162e3092009-10-26 23:45:59 +0000499 IIC_iALUr, opc, "\t$dst, $LHS, $RHS",
Evan Chenga8e29892007-01-19 07:51:42 +0000500 [(set GPR:$dst, (opnode GPR:$LHS, GPR:$RHS))]>,
Johnny Chen76b39e82009-10-27 18:44:24 +0000501 Requires<[IsARM, HasV6]> {
502 let Inst{11-10} = 0b00;
503 }
Evan Cheng97f48c32008-11-06 22:15:19 +0000504 def rr_rot : AExtI<opcod, (outs GPR:$dst), (ins GPR:$LHS, GPR:$RHS, i32imm:$rot),
Evan Cheng162e3092009-10-26 23:45:59 +0000505 IIC_iALUsi, opc, "\t$dst, $LHS, $RHS, ror $rot",
Evan Chenga8e29892007-01-19 07:51:42 +0000506 [(set GPR:$dst, (opnode GPR:$LHS,
507 (rotr GPR:$RHS, rot_imm:$rot)))]>,
508 Requires<[IsARM, HasV6]>;
509}
510
Evan Cheng62674222009-06-25 23:34:10 +0000511/// AI1_adde_sube_irs - Define instructions and patterns for adde and sube.
512let Uses = [CPSR] in {
Evan Cheng8de898a2009-06-26 00:19:44 +0000513multiclass AI1_adde_sube_irs<bits<4> opcod, string opc, PatFrag opnode,
514 bit Commutable = 0> {
Evan Cheng62674222009-06-25 23:34:10 +0000515 def ri : AsI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_imm:$b),
Evan Cheng162e3092009-10-26 23:45:59 +0000516 DPFrm, IIC_iALUi, opc, "\t$dst, $a, $b",
Evan Cheng62674222009-06-25 23:34:10 +0000517 [(set GPR:$dst, (opnode GPR:$a, so_imm:$b))]>,
Evan Chengbc8a9452009-07-07 23:40:25 +0000518 Requires<[IsARM, CarryDefIsUnused]> {
519 let Inst{25} = 1;
520 }
Evan Cheng62674222009-06-25 23:34:10 +0000521 def rr : AsI1<opcod, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng162e3092009-10-26 23:45:59 +0000522 DPFrm, IIC_iALUr, opc, "\t$dst, $a, $b",
Evan Cheng62674222009-06-25 23:34:10 +0000523 [(set GPR:$dst, (opnode GPR:$a, GPR:$b))]>,
Evan Cheng8de898a2009-06-26 00:19:44 +0000524 Requires<[IsARM, CarryDefIsUnused]> {
525 let isCommutable = Commutable;
Johnny Chen04301522009-11-07 00:54:36 +0000526 let Inst{11-4} = 0b00000000;
Evan Chengbc8a9452009-07-07 23:40:25 +0000527 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000528 }
Evan Cheng62674222009-06-25 23:34:10 +0000529 def rs : AsI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_reg:$b),
Evan Cheng162e3092009-10-26 23:45:59 +0000530 DPSoRegFrm, IIC_iALUsr, opc, "\t$dst, $a, $b",
Evan Cheng62674222009-06-25 23:34:10 +0000531 [(set GPR:$dst, (opnode GPR:$a, so_reg:$b))]>,
Evan Chengbc8a9452009-07-07 23:40:25 +0000532 Requires<[IsARM, CarryDefIsUnused]> {
533 let Inst{25} = 0;
534 }
Jim Grosbache5165492009-11-09 00:11:35 +0000535}
536// Carry setting variants
537let Defs = [CPSR] in {
538multiclass AI1_adde_sube_s_irs<bits<4> opcod, string opc, PatFrag opnode,
539 bit Commutable = 0> {
Evan Cheng62674222009-06-25 23:34:10 +0000540 def Sri : AXI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_imm:$b),
Jim Grosbache5165492009-11-09 00:11:35 +0000541 DPFrm, IIC_iALUi, !strconcat(opc, "\t$dst, $a, $b"),
Evan Cheng62674222009-06-25 23:34:10 +0000542 [(set GPR:$dst, (opnode GPR:$a, so_imm:$b))]>,
543 Requires<[IsARM, CarryDefIsUsed]> {
Evan Chengbc8a9452009-07-07 23:40:25 +0000544 let Defs = [CPSR];
Bob Wilson7e053bb2009-10-26 22:34:44 +0000545 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000546 let Inst{25} = 1;
Evan Cheng8de898a2009-06-26 00:19:44 +0000547 }
Evan Cheng62674222009-06-25 23:34:10 +0000548 def Srr : AXI1<opcod, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Jim Grosbache5165492009-11-09 00:11:35 +0000549 DPFrm, IIC_iALUr, !strconcat(opc, "\t$dst, $a, $b"),
Evan Cheng62674222009-06-25 23:34:10 +0000550 [(set GPR:$dst, (opnode GPR:$a, GPR:$b))]>,
551 Requires<[IsARM, CarryDefIsUsed]> {
Evan Chengbc8a9452009-07-07 23:40:25 +0000552 let Defs = [CPSR];
Johnny Chen04301522009-11-07 00:54:36 +0000553 let Inst{11-4} = 0b00000000;
Bob Wilson7e053bb2009-10-26 22:34:44 +0000554 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000555 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000556 }
Evan Cheng62674222009-06-25 23:34:10 +0000557 def Srs : AXI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_reg:$b),
Jim Grosbache5165492009-11-09 00:11:35 +0000558 DPSoRegFrm, IIC_iALUsr, !strconcat(opc, "\t$dst, $a, $b"),
Evan Cheng62674222009-06-25 23:34:10 +0000559 [(set GPR:$dst, (opnode GPR:$a, so_reg:$b))]>,
560 Requires<[IsARM, CarryDefIsUsed]> {
Evan Chengbc8a9452009-07-07 23:40:25 +0000561 let Defs = [CPSR];
Bob Wilson7e053bb2009-10-26 22:34:44 +0000562 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000563 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000564 }
Evan Cheng071a2792007-09-11 19:55:27 +0000565}
Evan Chengc85e8322007-07-05 07:13:32 +0000566}
Jim Grosbache5165492009-11-09 00:11:35 +0000567}
Evan Chengc85e8322007-07-05 07:13:32 +0000568
Rafael Espindola15a6c3e2006-10-16 17:57:20 +0000569//===----------------------------------------------------------------------===//
570// Instructions
571//===----------------------------------------------------------------------===//
572
Evan Chenga8e29892007-01-19 07:51:42 +0000573//===----------------------------------------------------------------------===//
574// Miscellaneous Instructions.
575//
Rafael Espindola6f602de2006-08-24 16:13:15 +0000576
Evan Chenga8e29892007-01-19 07:51:42 +0000577/// CONSTPOOL_ENTRY - This instruction represents a floating constant pool in
578/// the function. The first operand is the ID# for this instruction, the second
579/// is the index into the MachineConstantPool that this is, the third is the
580/// size in bytes of this constant pool entry.
Evan Chengcd799b92009-06-12 20:46:18 +0000581let neverHasSideEffects = 1, isNotDuplicable = 1 in
Evan Chenga8e29892007-01-19 07:51:42 +0000582def CONSTPOOL_ENTRY :
Evan Cheng64d80e32007-07-19 01:14:50 +0000583PseudoInst<(outs), (ins cpinst_operand:$instid, cpinst_operand:$cpidx,
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000584 i32imm:$size), NoItinerary,
Evan Chenga8e29892007-01-19 07:51:42 +0000585 "${instid:label} ${cpidx:cpentry}", []>;
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000586
Evan Cheng071a2792007-09-11 19:55:27 +0000587let Defs = [SP], Uses = [SP] in {
Evan Chenga8e29892007-01-19 07:51:42 +0000588def ADJCALLSTACKUP :
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000589PseudoInst<(outs), (ins i32imm:$amt1, i32imm:$amt2, pred:$p), NoItinerary,
Bill Wendling0f8d9c02007-11-13 00:44:25 +0000590 "@ ADJCALLSTACKUP $amt1",
Chris Lattnere563bbc2008-10-11 22:08:30 +0000591 [(ARMcallseq_end timm:$amt1, timm:$amt2)]>;
Rafael Espindolacdda88c2006-08-24 17:19:08 +0000592
Evan Chenga8e29892007-01-19 07:51:42 +0000593def ADJCALLSTACKDOWN :
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000594PseudoInst<(outs), (ins i32imm:$amt, pred:$p), NoItinerary,
Evan Chenga8e29892007-01-19 07:51:42 +0000595 "@ ADJCALLSTACKDOWN $amt",
Chris Lattnere563bbc2008-10-11 22:08:30 +0000596 [(ARMcallseq_start timm:$amt)]>;
Evan Cheng071a2792007-09-11 19:55:27 +0000597}
Rafael Espindola3c000bf2006-08-21 22:00:32 +0000598
Evan Cheng12c3a532008-11-06 17:48:05 +0000599// Address computation and loads and stores in PIC mode.
Evan Chengeaa91b02007-06-19 01:26:51 +0000600let isNotDuplicable = 1 in {
Evan Chengc0729662008-10-31 19:11:09 +0000601def PICADD : AXI1<0b0100, (outs GPR:$dst), (ins GPR:$a, pclabel:$cp, pred:$p),
Evan Cheng162e3092009-10-26 23:45:59 +0000602 Pseudo, IIC_iALUr, "\n$cp:\n\tadd$p\t$dst, pc, $a",
Evan Cheng44bec522007-05-15 01:29:07 +0000603 [(set GPR:$dst, (ARMpic_add GPR:$a, imm:$cp))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +0000604
Evan Cheng325474e2008-01-07 23:56:57 +0000605let AddedComplexity = 10 in {
Evan Chengd87293c2008-11-06 08:47:38 +0000606def PICLDR : AXI2ldw<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Evan Cheng162e3092009-10-26 23:45:59 +0000607 Pseudo, IIC_iLoadr, "\n${addr:label}:\n\tldr$p\t$dst, $addr",
Evan Chenga8e29892007-01-19 07:51:42 +0000608 [(set GPR:$dst, (load addrmodepc:$addr))]>;
Rafael Espindola84b19be2006-07-16 01:02:57 +0000609
Evan Chengd87293c2008-11-06 08:47:38 +0000610def PICLDRH : AXI3ldh<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Bob Wilsonafa1df42009-11-30 17:47:19 +0000611 Pseudo, IIC_iLoadr, "\n${addr:label}:\n\tldrh${p}\t$dst, $addr",
Dale Johannesen86d40692007-05-21 22:14:33 +0000612 [(set GPR:$dst, (zextloadi16 addrmodepc:$addr))]>;
613
Evan Chengd87293c2008-11-06 08:47:38 +0000614def PICLDRB : AXI2ldb<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Bob Wilsonafa1df42009-11-30 17:47:19 +0000615 Pseudo, IIC_iLoadr, "\n${addr:label}:\n\tldrb${p}\t$dst, $addr",
Dale Johannesen86d40692007-05-21 22:14:33 +0000616 [(set GPR:$dst, (zextloadi8 addrmodepc:$addr))]>;
617
Evan Chengd87293c2008-11-06 08:47:38 +0000618def PICLDRSH : AXI3ldsh<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Bob Wilsonafa1df42009-11-30 17:47:19 +0000619 Pseudo, IIC_iLoadr, "\n${addr:label}:\n\tldrsh${p}\t$dst, $addr",
Dale Johannesen86d40692007-05-21 22:14:33 +0000620 [(set GPR:$dst, (sextloadi16 addrmodepc:$addr))]>;
621
Evan Chengd87293c2008-11-06 08:47:38 +0000622def PICLDRSB : AXI3ldsb<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Bob Wilsonafa1df42009-11-30 17:47:19 +0000623 Pseudo, IIC_iLoadr, "\n${addr:label}:\n\tldrsb${p}\t$dst, $addr",
Dale Johannesen86d40692007-05-21 22:14:33 +0000624 [(set GPR:$dst, (sextloadi8 addrmodepc:$addr))]>;
625}
Chris Lattner13c63102008-01-06 05:55:01 +0000626let AddedComplexity = 10 in {
Evan Chengd87293c2008-11-06 08:47:38 +0000627def PICSTR : AXI2stw<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Evan Cheng162e3092009-10-26 23:45:59 +0000628 Pseudo, IIC_iStorer, "\n${addr:label}:\n\tstr$p\t$src, $addr",
Dale Johannesen86d40692007-05-21 22:14:33 +0000629 [(store GPR:$src, addrmodepc:$addr)]>;
630
Evan Chengd87293c2008-11-06 08:47:38 +0000631def PICSTRH : AXI3sth<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Bob Wilsona3003002009-11-18 18:10:35 +0000632 Pseudo, IIC_iStorer, "\n${addr:label}:\n\tstrh${p}\t$src, $addr",
Dale Johannesen86d40692007-05-21 22:14:33 +0000633 [(truncstorei16 GPR:$src, addrmodepc:$addr)]>;
634
Evan Chengd87293c2008-11-06 08:47:38 +0000635def PICSTRB : AXI2stb<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Bob Wilsona3003002009-11-18 18:10:35 +0000636 Pseudo, IIC_iStorer, "\n${addr:label}:\n\tstrb${p}\t$src, $addr",
Dale Johannesen86d40692007-05-21 22:14:33 +0000637 [(truncstorei8 GPR:$src, addrmodepc:$addr)]>;
638}
Evan Cheng12c3a532008-11-06 17:48:05 +0000639} // isNotDuplicable = 1
Dale Johannesen86d40692007-05-21 22:14:33 +0000640
Evan Chenge07715c2009-06-23 05:25:29 +0000641
642// LEApcrel - Load a pc-relative address into a register without offending the
643// assembler.
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000644def LEApcrel : AXI1<0x0, (outs GPR:$dst), (ins i32imm:$label, pred:$p),
David Goodwin5d598aa2009-08-19 18:00:44 +0000645 Pseudo, IIC_iALUi,
Evan Cheng162e3092009-10-26 23:45:59 +0000646 !strconcat(!strconcat(".set ${:private}PCRELV${:uid}, ($label-(",
647 "${:private}PCRELL${:uid}+8))\n"),
648 !strconcat("${:private}PCRELL${:uid}:\n\t",
649 "add$p\t$dst, pc, #${:private}PCRELV${:uid}")),
Evan Chenge07715c2009-06-23 05:25:29 +0000650 []>;
651
Evan Cheng023dd3f2009-06-24 23:14:45 +0000652def LEApcrelJT : AXI1<0x0, (outs GPR:$dst),
Bob Wilson4f38b382009-08-21 21:58:55 +0000653 (ins i32imm:$label, nohash_imm:$id, pred:$p),
David Goodwin5d598aa2009-08-19 18:00:44 +0000654 Pseudo, IIC_iALUi,
Evan Chengeadf0492009-07-22 22:03:29 +0000655 !strconcat(!strconcat(".set ${:private}PCRELV${:uid}, "
Anton Korobeynikov8e9ece72009-08-08 23:10:41 +0000656 "(${label}_${id}-(",
Evan Chengeadf0492009-07-22 22:03:29 +0000657 "${:private}PCRELL${:uid}+8))\n"),
658 !strconcat("${:private}PCRELL${:uid}:\n\t",
Evan Cheng162e3092009-10-26 23:45:59 +0000659 "add$p\t$dst, pc, #${:private}PCRELV${:uid}")),
Evan Chengbc8a9452009-07-07 23:40:25 +0000660 []> {
661 let Inst{25} = 1;
662}
Evan Chenge07715c2009-06-23 05:25:29 +0000663
Evan Chenga8e29892007-01-19 07:51:42 +0000664//===----------------------------------------------------------------------===//
665// Control Flow Instructions.
666//
Rafael Espindola9e071f02006-10-02 19:30:56 +0000667
Jim Grosbachc732adf2009-09-30 01:35:11 +0000668let isReturn = 1, isTerminator = 1, isBarrier = 1 in
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000669 def BX_RET : AI<(outs), (ins), BrMiscFrm, IIC_Br,
Evan Cheng162e3092009-10-26 23:45:59 +0000670 "bx", "\tlr", [(ARMretflag)]> {
Johnny Chen9d52e8d2009-11-16 23:57:56 +0000671 let Inst{3-0} = 0b1110;
Jim Grosbach26421962008-10-14 20:36:24 +0000672 let Inst{7-4} = 0b0001;
673 let Inst{19-8} = 0b111111111111;
674 let Inst{27-20} = 0b00010010;
Evan Cheng7fd7ca42008-09-17 07:53:38 +0000675}
Rafael Espindola27185192006-09-29 21:20:16 +0000676
Bob Wilson04ea6e52009-10-28 00:37:03 +0000677// Indirect branches
678let isBranch = 1, isTerminator = 1, isBarrier = 1, isIndirectBranch = 1 in {
Bob Wilson8d4de5a2009-10-28 18:26:41 +0000679 def BRIND : AXI<(outs), (ins GPR:$dst), BrMiscFrm, IIC_Br, "bx\t$dst",
Bob Wilson04ea6e52009-10-28 00:37:03 +0000680 [(brind GPR:$dst)]> {
681 let Inst{7-4} = 0b0001;
682 let Inst{19-8} = 0b111111111111;
683 let Inst{27-20} = 0b00010010;
Johnny Chen9d52e8d2009-11-16 23:57:56 +0000684 let Inst{31-28} = 0b1110;
Bob Wilson04ea6e52009-10-28 00:37:03 +0000685 }
686}
687
Evan Chenga8e29892007-01-19 07:51:42 +0000688// FIXME: remove when we have a way to marking a MI with these properties.
Evan Cheng12c3a532008-11-06 17:48:05 +0000689// FIXME: Should pc be an implicit operand like PICADD, etc?
Evan Cheng0d92f5f2009-10-01 08:22:27 +0000690let isReturn = 1, isTerminator = 1, isBarrier = 1, mayLoad = 1,
691 hasExtraDefRegAllocReq = 1 in
Evan Cheng12c3a532008-11-06 17:48:05 +0000692 def LDM_RET : AXI4ld<(outs),
Evan Chengd20d6582009-10-01 01:33:39 +0000693 (ins addrmode4:$addr, pred:$p, reglist:$wb, variable_ops),
Jim Grosbache5165492009-11-09 00:11:35 +0000694 LdStMulFrm, IIC_Br, "ldm${addr:submode}${p}\t$addr, $wb",
Evan Chenga8e29892007-01-19 07:51:42 +0000695 []>;
Rafael Espindolaa2845842006-10-05 16:48:49 +0000696
Bob Wilson54fc1242009-06-22 21:01:46 +0000697// On non-Darwin platforms R9 is callee-saved.
David Goodwin1a8f36e2009-08-12 18:31:53 +0000698let isCall = 1,
Evan Cheng756da122009-07-22 06:46:53 +0000699 Defs = [R0, R1, R2, R3, R12, LR,
700 D0, D1, D2, D3, D4, D5, D6, D7,
701 D16, D17, D18, D19, D20, D21, D22, D23,
David Goodwine8d82c02009-09-03 22:12:28 +0000702 D24, D25, D26, D27, D28, D29, D30, D31, CPSR, FPSCR] in {
Evan Cheng12c3a532008-11-06 17:48:05 +0000703 def BL : ABXI<0b1011, (outs), (ins i32imm:$func, variable_ops),
Evan Cheng162e3092009-10-26 23:45:59 +0000704 IIC_Br, "bl\t${func:call}",
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000705 [(ARMcall tglobaladdr:$func)]>,
Johnny Cheneadeffb2009-10-27 20:45:15 +0000706 Requires<[IsARM, IsNotDarwin]> {
707 let Inst{31-28} = 0b1110;
708 }
Evan Cheng277f0742007-06-19 21:05:09 +0000709
Evan Cheng12c3a532008-11-06 17:48:05 +0000710 def BL_pred : ABI<0b1011, (outs), (ins i32imm:$func, variable_ops),
Evan Cheng162e3092009-10-26 23:45:59 +0000711 IIC_Br, "bl", "\t${func:call}",
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000712 [(ARMcall_pred tglobaladdr:$func)]>,
713 Requires<[IsARM, IsNotDarwin]>;
Evan Cheng277f0742007-06-19 21:05:09 +0000714
Evan Chenga8e29892007-01-19 07:51:42 +0000715 // ARMv5T and above
Evan Cheng12c3a532008-11-06 17:48:05 +0000716 def BLX : AXI<(outs), (ins GPR:$func, variable_ops), BrMiscFrm,
Evan Cheng162e3092009-10-26 23:45:59 +0000717 IIC_Br, "blx\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000718 [(ARMcall GPR:$func)]>,
719 Requires<[IsARM, HasV5T, IsNotDarwin]> {
Jim Grosbach26421962008-10-14 20:36:24 +0000720 let Inst{7-4} = 0b0011;
721 let Inst{19-8} = 0b111111111111;
722 let Inst{27-20} = 0b00010010;
Evan Cheng7fd7ca42008-09-17 07:53:38 +0000723 }
724
Evan Chengf6bc4ae2009-07-14 01:49:27 +0000725 // ARMv4T
726 def BX : ABXIx2<(outs), (ins GPR:$func, variable_ops),
Evan Cheng162e3092009-10-26 23:45:59 +0000727 IIC_Br, "mov\tlr, pc\n\tbx\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000728 [(ARMcall_nolink GPR:$func)]>,
729 Requires<[IsARM, IsNotDarwin]> {
Evan Chengf6bc4ae2009-07-14 01:49:27 +0000730 let Inst{7-4} = 0b0001;
731 let Inst{19-8} = 0b111111111111;
732 let Inst{27-20} = 0b00010010;
Bob Wilson54fc1242009-06-22 21:01:46 +0000733 }
734}
735
736// On Darwin R9 is call-clobbered.
David Goodwin1a8f36e2009-08-12 18:31:53 +0000737let isCall = 1,
Evan Cheng756da122009-07-22 06:46:53 +0000738 Defs = [R0, R1, R2, R3, R9, R12, LR,
739 D0, D1, D2, D3, D4, D5, D6, D7,
740 D16, D17, D18, D19, D20, D21, D22, D23,
David Goodwine8d82c02009-09-03 22:12:28 +0000741 D24, D25, D26, D27, D28, D29, D30, D31, CPSR, FPSCR] in {
Bob Wilson54fc1242009-06-22 21:01:46 +0000742 def BLr9 : ABXI<0b1011, (outs), (ins i32imm:$func, variable_ops),
Evan Cheng162e3092009-10-26 23:45:59 +0000743 IIC_Br, "bl\t${func:call}",
Johnny Cheneadeffb2009-10-27 20:45:15 +0000744 [(ARMcall tglobaladdr:$func)]>, Requires<[IsARM, IsDarwin]> {
745 let Inst{31-28} = 0b1110;
746 }
Bob Wilson54fc1242009-06-22 21:01:46 +0000747
748 def BLr9_pred : ABI<0b1011, (outs), (ins i32imm:$func, variable_ops),
Evan Cheng162e3092009-10-26 23:45:59 +0000749 IIC_Br, "bl", "\t${func:call}",
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000750 [(ARMcall_pred tglobaladdr:$func)]>,
751 Requires<[IsARM, IsDarwin]>;
Bob Wilson54fc1242009-06-22 21:01:46 +0000752
753 // ARMv5T and above
754 def BLXr9 : AXI<(outs), (ins GPR:$func, variable_ops), BrMiscFrm,
Evan Cheng162e3092009-10-26 23:45:59 +0000755 IIC_Br, "blx\t$func",
Bob Wilson54fc1242009-06-22 21:01:46 +0000756 [(ARMcall GPR:$func)]>, Requires<[IsARM, HasV5T, IsDarwin]> {
757 let Inst{7-4} = 0b0011;
758 let Inst{19-8} = 0b111111111111;
759 let Inst{27-20} = 0b00010010;
760 }
761
Evan Chengf6bc4ae2009-07-14 01:49:27 +0000762 // ARMv4T
763 def BXr9 : ABXIx2<(outs), (ins GPR:$func, variable_ops),
Evan Cheng162e3092009-10-26 23:45:59 +0000764 IIC_Br, "mov\tlr, pc\n\tbx\t$func",
Evan Chengf6bc4ae2009-07-14 01:49:27 +0000765 [(ARMcall_nolink GPR:$func)]>, Requires<[IsARM, IsDarwin]> {
766 let Inst{7-4} = 0b0001;
767 let Inst{19-8} = 0b111111111111;
768 let Inst{27-20} = 0b00010010;
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +0000769 }
Rafael Espindola35574632006-07-18 17:00:30 +0000770}
Rafael Espindoladc124a22006-05-18 21:45:49 +0000771
David Goodwin1a8f36e2009-08-12 18:31:53 +0000772let isBranch = 1, isTerminator = 1 in {
Evan Cheng5ada1992007-05-16 20:50:01 +0000773 // B is "predicable" since it can be xformed into a Bcc.
Evan Chengaeafca02007-05-16 07:45:54 +0000774 let isBarrier = 1 in {
Evan Cheng5ada1992007-05-16 20:50:01 +0000775 let isPredicable = 1 in
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000776 def B : ABXI<0b1010, (outs), (ins brtarget:$target), IIC_Br,
Evan Cheng162e3092009-10-26 23:45:59 +0000777 "b\t$target", [(br bb:$target)]>;
Evan Cheng44bec522007-05-15 01:29:07 +0000778
Owen Anderson20ab2902007-11-12 07:39:39 +0000779 let isNotDuplicable = 1, isIndirectBranch = 1 in {
Evan Cheng4df60f52008-11-07 09:06:08 +0000780 def BR_JTr : JTI<(outs), (ins GPR:$target, jtblock_operand:$jt, i32imm:$id),
Evan Cheng162e3092009-10-26 23:45:59 +0000781 IIC_Br, "mov\tpc, $target \n$jt",
Evan Cheng4df60f52008-11-07 09:06:08 +0000782 [(ARMbrjt GPR:$target, tjumptable:$jt, imm:$id)]> {
Johnny Chena9ea9ec2009-11-17 17:17:50 +0000783 let Inst{15-12} = 0b1111;
Evan Cheng4df60f52008-11-07 09:06:08 +0000784 let Inst{20} = 0; // S Bit
785 let Inst{24-21} = 0b1101;
Evan Cheng0fc0ade2009-07-07 23:45:10 +0000786 let Inst{27-25} = 0b000;
Evan Chengaeafca02007-05-16 07:45:54 +0000787 }
Evan Cheng4df60f52008-11-07 09:06:08 +0000788 def BR_JTm : JTI<(outs),
789 (ins addrmode2:$target, jtblock_operand:$jt, i32imm:$id),
Evan Cheng162e3092009-10-26 23:45:59 +0000790 IIC_Br, "ldr\tpc, $target \n$jt",
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000791 [(ARMbrjt (i32 (load addrmode2:$target)), tjumptable:$jt,
792 imm:$id)]> {
Johnny Chena9ea9ec2009-11-17 17:17:50 +0000793 let Inst{15-12} = 0b1111;
Evan Cheng4df60f52008-11-07 09:06:08 +0000794 let Inst{20} = 1; // L bit
795 let Inst{21} = 0; // W bit
796 let Inst{22} = 0; // B bit
797 let Inst{24} = 1; // P bit
Evan Cheng0fc0ade2009-07-07 23:45:10 +0000798 let Inst{27-25} = 0b011;
Evan Chengeaa91b02007-06-19 01:26:51 +0000799 }
Evan Cheng4df60f52008-11-07 09:06:08 +0000800 def BR_JTadd : JTI<(outs),
801 (ins GPR:$target, GPR:$idx, jtblock_operand:$jt, i32imm:$id),
Evan Cheng162e3092009-10-26 23:45:59 +0000802 IIC_Br, "add\tpc, $target, $idx \n$jt",
Evan Cheng4df60f52008-11-07 09:06:08 +0000803 [(ARMbrjt (add GPR:$target, GPR:$idx), tjumptable:$jt,
804 imm:$id)]> {
Johnny Chena9ea9ec2009-11-17 17:17:50 +0000805 let Inst{15-12} = 0b1111;
Evan Cheng4df60f52008-11-07 09:06:08 +0000806 let Inst{20} = 0; // S bit
807 let Inst{24-21} = 0b0100;
Evan Cheng0fc0ade2009-07-07 23:45:10 +0000808 let Inst{27-25} = 0b000;
Evan Cheng4df60f52008-11-07 09:06:08 +0000809 }
810 } // isNotDuplicable = 1, isIndirectBranch = 1
811 } // isBarrier = 1
Evan Chengaeafca02007-05-16 07:45:54 +0000812
Evan Chengc85e8322007-07-05 07:13:32 +0000813 // FIXME: should be able to write a pattern for ARMBrcond, but can't use
814 // a two-value operand where a dag node expects two operands. :(
Evan Cheng12c3a532008-11-06 17:48:05 +0000815 def Bcc : ABI<0b1010, (outs), (ins brtarget:$target),
Evan Cheng162e3092009-10-26 23:45:59 +0000816 IIC_Br, "b", "\t$target",
Evan Cheng0ff94f72007-08-07 01:37:15 +0000817 [/*(ARMbrcond bb:$target, imm:$cc, CCR:$ccr)*/]>;
Rafael Espindola1ed3af12006-08-01 18:53:10 +0000818}
Rafael Espindola84b19be2006-07-16 01:02:57 +0000819
Evan Chenga8e29892007-01-19 07:51:42 +0000820//===----------------------------------------------------------------------===//
821// Load / store Instructions.
822//
Rafael Espindola82c678b2006-10-16 17:17:22 +0000823
Evan Chenga8e29892007-01-19 07:51:42 +0000824// Load
Evan Cheng4aedb612009-11-20 19:57:15 +0000825let canFoldAsLoad = 1, isReMaterializable = 1, mayHaveSideEffects = 1 in
David Goodwin5d598aa2009-08-19 18:00:44 +0000826def LDR : AI2ldw<(outs GPR:$dst), (ins addrmode2:$addr), LdFrm, IIC_iLoadr,
Evan Cheng162e3092009-10-26 23:45:59 +0000827 "ldr", "\t$dst, $addr",
Evan Chenga8e29892007-01-19 07:51:42 +0000828 [(set GPR:$dst, (load addrmode2:$addr))]>;
Rafael Espindola82c678b2006-10-16 17:17:22 +0000829
Evan Chengfa775d02007-03-19 07:20:03 +0000830// Special LDR for loads from non-pc-relative constpools.
Evan Cheng4aedb612009-11-20 19:57:15 +0000831let canFoldAsLoad = 1, mayLoad = 1, isReMaterializable = 1,
832 mayHaveSideEffects = 1 in
David Goodwin5d598aa2009-08-19 18:00:44 +0000833def LDRcp : AI2ldw<(outs GPR:$dst), (ins addrmode2:$addr), LdFrm, IIC_iLoadr,
Evan Cheng162e3092009-10-26 23:45:59 +0000834 "ldr", "\t$dst, $addr", []>;
Evan Chengfa775d02007-03-19 07:20:03 +0000835
Evan Chenga8e29892007-01-19 07:51:42 +0000836// Loads with zero extension
David Goodwin5d598aa2009-08-19 18:00:44 +0000837def LDRH : AI3ldh<(outs GPR:$dst), (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbache5165492009-11-09 00:11:35 +0000838 IIC_iLoadr, "ldrh", "\t$dst, $addr",
David Goodwin5d598aa2009-08-19 18:00:44 +0000839 [(set GPR:$dst, (zextloadi16 addrmode3:$addr))]>;
Rafael Espindola82c678b2006-10-16 17:17:22 +0000840
David Goodwin5d598aa2009-08-19 18:00:44 +0000841def LDRB : AI2ldb<(outs GPR:$dst), (ins addrmode2:$addr), LdFrm,
Jim Grosbache5165492009-11-09 00:11:35 +0000842 IIC_iLoadr, "ldrb", "\t$dst, $addr",
David Goodwin5d598aa2009-08-19 18:00:44 +0000843 [(set GPR:$dst, (zextloadi8 addrmode2:$addr))]>;
Rafael Espindola82c678b2006-10-16 17:17:22 +0000844
Evan Chenga8e29892007-01-19 07:51:42 +0000845// Loads with sign extension
David Goodwin5d598aa2009-08-19 18:00:44 +0000846def LDRSH : AI3ldsh<(outs GPR:$dst), (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbache5165492009-11-09 00:11:35 +0000847 IIC_iLoadr, "ldrsh", "\t$dst, $addr",
David Goodwin5d598aa2009-08-19 18:00:44 +0000848 [(set GPR:$dst, (sextloadi16 addrmode3:$addr))]>;
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000849
David Goodwin5d598aa2009-08-19 18:00:44 +0000850def LDRSB : AI3ldsb<(outs GPR:$dst), (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbache5165492009-11-09 00:11:35 +0000851 IIC_iLoadr, "ldrsb", "\t$dst, $addr",
David Goodwin5d598aa2009-08-19 18:00:44 +0000852 [(set GPR:$dst, (sextloadi8 addrmode3:$addr))]>;
Rafael Espindolac391d162006-10-23 20:34:27 +0000853
Evan Cheng0d92f5f2009-10-01 08:22:27 +0000854let mayLoad = 1, hasExtraDefRegAllocReq = 1 in {
Evan Chenga8e29892007-01-19 07:51:42 +0000855// Load doubleword
Evan Cheng358dec52009-06-15 08:28:29 +0000856def LDRD : AI3ldd<(outs GPR:$dst1, GPR:$dst2), (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbache5165492009-11-09 00:11:35 +0000857 IIC_iLoadr, "ldrd", "\t$dst1, $addr",
Misha Brukmanbf16f1d2009-08-27 14:14:21 +0000858 []>, Requires<[IsARM, HasV5TE]>;
Rafael Espindolac391d162006-10-23 20:34:27 +0000859
Evan Chenga8e29892007-01-19 07:51:42 +0000860// Indexed loads
Evan Chengd87293c2008-11-06 08:47:38 +0000861def LDR_PRE : AI2ldwpr<(outs GPR:$dst, GPR:$base_wb),
David Goodwin5d598aa2009-08-19 18:00:44 +0000862 (ins addrmode2:$addr), LdFrm, IIC_iLoadru,
Evan Cheng162e3092009-10-26 23:45:59 +0000863 "ldr", "\t$dst, $addr!", "$addr.base = $base_wb", []>;
Rafael Espindoladc124a22006-05-18 21:45:49 +0000864
Evan Chengd87293c2008-11-06 08:47:38 +0000865def LDR_POST : AI2ldwpo<(outs GPR:$dst, GPR:$base_wb),
David Goodwin5d598aa2009-08-19 18:00:44 +0000866 (ins GPR:$base, am2offset:$offset), LdFrm, IIC_iLoadru,
Evan Cheng162e3092009-10-26 23:45:59 +0000867 "ldr", "\t$dst, [$base], $offset", "$base = $base_wb", []>;
Rafael Espindola450856d2006-12-12 00:37:38 +0000868
Evan Chengd87293c2008-11-06 08:47:38 +0000869def LDRH_PRE : AI3ldhpr<(outs GPR:$dst, GPR:$base_wb),
David Goodwin5d598aa2009-08-19 18:00:44 +0000870 (ins addrmode3:$addr), LdMiscFrm, IIC_iLoadru,
Jim Grosbache5165492009-11-09 00:11:35 +0000871 "ldrh", "\t$dst, $addr!", "$addr.base = $base_wb", []>;
Rafael Espindola4e307642006-09-08 16:59:47 +0000872
Evan Chengd87293c2008-11-06 08:47:38 +0000873def LDRH_POST : AI3ldhpo<(outs GPR:$dst, GPR:$base_wb),
David Goodwin5d598aa2009-08-19 18:00:44 +0000874 (ins GPR:$base,am3offset:$offset), LdMiscFrm, IIC_iLoadru,
Jim Grosbache5165492009-11-09 00:11:35 +0000875 "ldrh", "\t$dst, [$base], $offset", "$base = $base_wb", []>;
Lauro Ramos Venancio301009a2006-12-28 13:11:14 +0000876
Evan Chengd87293c2008-11-06 08:47:38 +0000877def LDRB_PRE : AI2ldbpr<(outs GPR:$dst, GPR:$base_wb),
David Goodwin5d598aa2009-08-19 18:00:44 +0000878 (ins addrmode2:$addr), LdFrm, IIC_iLoadru,
Jim Grosbache5165492009-11-09 00:11:35 +0000879 "ldrb", "\t$dst, $addr!", "$addr.base = $base_wb", []>;
Lauro Ramos Venancio301009a2006-12-28 13:11:14 +0000880
Evan Chengd87293c2008-11-06 08:47:38 +0000881def LDRB_POST : AI2ldbpo<(outs GPR:$dst, GPR:$base_wb),
David Goodwin5d598aa2009-08-19 18:00:44 +0000882 (ins GPR:$base,am2offset:$offset), LdFrm, IIC_iLoadru,
Jim Grosbache5165492009-11-09 00:11:35 +0000883 "ldrb", "\t$dst, [$base], $offset", "$base = $base_wb", []>;
Evan Chenga8e29892007-01-19 07:51:42 +0000884
Evan Chengd87293c2008-11-06 08:47:38 +0000885def LDRSH_PRE : AI3ldshpr<(outs GPR:$dst, GPR:$base_wb),
David Goodwin5d598aa2009-08-19 18:00:44 +0000886 (ins addrmode3:$addr), LdMiscFrm, IIC_iLoadru,
Jim Grosbache5165492009-11-09 00:11:35 +0000887 "ldrsh", "\t$dst, $addr!", "$addr.base = $base_wb", []>;
Evan Chenga8e29892007-01-19 07:51:42 +0000888
Evan Chengd87293c2008-11-06 08:47:38 +0000889def LDRSH_POST: AI3ldshpo<(outs GPR:$dst, GPR:$base_wb),
David Goodwin5d598aa2009-08-19 18:00:44 +0000890 (ins GPR:$base,am3offset:$offset), LdMiscFrm, IIC_iLoadru,
Jim Grosbache5165492009-11-09 00:11:35 +0000891 "ldrsh", "\t$dst, [$base], $offset", "$base = $base_wb", []>;
Evan Chenga8e29892007-01-19 07:51:42 +0000892
Evan Chengd87293c2008-11-06 08:47:38 +0000893def LDRSB_PRE : AI3ldsbpr<(outs GPR:$dst, GPR:$base_wb),
David Goodwin5d598aa2009-08-19 18:00:44 +0000894 (ins addrmode3:$addr), LdMiscFrm, IIC_iLoadru,
Jim Grosbache5165492009-11-09 00:11:35 +0000895 "ldrsb", "\t$dst, $addr!", "$addr.base = $base_wb", []>;
Evan Chenga8e29892007-01-19 07:51:42 +0000896
Evan Chengd87293c2008-11-06 08:47:38 +0000897def LDRSB_POST: AI3ldsbpo<(outs GPR:$dst, GPR:$base_wb),
David Goodwin5d598aa2009-08-19 18:00:44 +0000898 (ins GPR:$base,am3offset:$offset), LdMiscFrm, IIC_iLoadru,
Jim Grosbache5165492009-11-09 00:11:35 +0000899 "ldrsb", "\t$dst, [$base], $offset", "$base = $base_wb", []>;
Chris Lattner9b37aaf2008-01-10 05:12:37 +0000900}
Evan Chenga8e29892007-01-19 07:51:42 +0000901
902// Store
David Goodwin5d598aa2009-08-19 18:00:44 +0000903def STR : AI2stw<(outs), (ins GPR:$src, addrmode2:$addr), StFrm, IIC_iStorer,
Evan Cheng162e3092009-10-26 23:45:59 +0000904 "str", "\t$src, $addr",
Evan Chenga8e29892007-01-19 07:51:42 +0000905 [(store GPR:$src, addrmode2:$addr)]>;
906
907// Stores with truncate
David Goodwin5d598aa2009-08-19 18:00:44 +0000908def STRH : AI3sth<(outs), (ins GPR:$src, addrmode3:$addr), StMiscFrm, IIC_iStorer,
Jim Grosbache5165492009-11-09 00:11:35 +0000909 "strh", "\t$src, $addr",
Evan Chenga8e29892007-01-19 07:51:42 +0000910 [(truncstorei16 GPR:$src, addrmode3:$addr)]>;
911
David Goodwin5d598aa2009-08-19 18:00:44 +0000912def STRB : AI2stb<(outs), (ins GPR:$src, addrmode2:$addr), StFrm, IIC_iStorer,
Jim Grosbache5165492009-11-09 00:11:35 +0000913 "strb", "\t$src, $addr",
Evan Chenga8e29892007-01-19 07:51:42 +0000914 [(truncstorei8 GPR:$src, addrmode2:$addr)]>;
915
916// Store doubleword
Evan Cheng0d92f5f2009-10-01 08:22:27 +0000917let mayStore = 1, hasExtraSrcRegAllocReq = 1 in
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000918def STRD : AI3std<(outs), (ins GPR:$src1, GPR:$src2, addrmode3:$addr),
David Goodwin5d598aa2009-08-19 18:00:44 +0000919 StMiscFrm, IIC_iStorer,
Jim Grosbache5165492009-11-09 00:11:35 +0000920 "strd", "\t$src1, $addr", []>, Requires<[IsARM, HasV5TE]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000921
922// Indexed stores
Evan Chengd87293c2008-11-06 08:47:38 +0000923def STR_PRE : AI2stwpr<(outs GPR:$base_wb),
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000924 (ins GPR:$src, GPR:$base, am2offset:$offset),
David Goodwin5d598aa2009-08-19 18:00:44 +0000925 StFrm, IIC_iStoreru,
Evan Cheng162e3092009-10-26 23:45:59 +0000926 "str", "\t$src, [$base, $offset]!", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +0000927 [(set GPR:$base_wb,
928 (pre_store GPR:$src, GPR:$base, am2offset:$offset))]>;
929
Evan Chengd87293c2008-11-06 08:47:38 +0000930def STR_POST : AI2stwpo<(outs GPR:$base_wb),
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000931 (ins GPR:$src, GPR:$base,am2offset:$offset),
David Goodwin5d598aa2009-08-19 18:00:44 +0000932 StFrm, IIC_iStoreru,
Evan Cheng162e3092009-10-26 23:45:59 +0000933 "str", "\t$src, [$base], $offset", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +0000934 [(set GPR:$base_wb,
935 (post_store GPR:$src, GPR:$base, am2offset:$offset))]>;
936
Evan Chengd87293c2008-11-06 08:47:38 +0000937def STRH_PRE : AI3sthpr<(outs GPR:$base_wb),
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000938 (ins GPR:$src, GPR:$base,am3offset:$offset),
David Goodwin5d598aa2009-08-19 18:00:44 +0000939 StMiscFrm, IIC_iStoreru,
Jim Grosbache5165492009-11-09 00:11:35 +0000940 "strh", "\t$src, [$base, $offset]!", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +0000941 [(set GPR:$base_wb,
942 (pre_truncsti16 GPR:$src, GPR:$base,am3offset:$offset))]>;
943
Evan Chengd87293c2008-11-06 08:47:38 +0000944def STRH_POST: AI3sthpo<(outs GPR:$base_wb),
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000945 (ins GPR:$src, GPR:$base,am3offset:$offset),
David Goodwin5d598aa2009-08-19 18:00:44 +0000946 StMiscFrm, IIC_iStoreru,
Jim Grosbache5165492009-11-09 00:11:35 +0000947 "strh", "\t$src, [$base], $offset", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +0000948 [(set GPR:$base_wb, (post_truncsti16 GPR:$src,
949 GPR:$base, am3offset:$offset))]>;
950
Evan Chengd87293c2008-11-06 08:47:38 +0000951def STRB_PRE : AI2stbpr<(outs GPR:$base_wb),
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000952 (ins GPR:$src, GPR:$base,am2offset:$offset),
David Goodwin5d598aa2009-08-19 18:00:44 +0000953 StFrm, IIC_iStoreru,
Jim Grosbache5165492009-11-09 00:11:35 +0000954 "strb", "\t$src, [$base, $offset]!", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +0000955 [(set GPR:$base_wb, (pre_truncsti8 GPR:$src,
956 GPR:$base, am2offset:$offset))]>;
957
Evan Chengd87293c2008-11-06 08:47:38 +0000958def STRB_POST: AI2stbpo<(outs GPR:$base_wb),
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000959 (ins GPR:$src, GPR:$base,am2offset:$offset),
David Goodwin5d598aa2009-08-19 18:00:44 +0000960 StFrm, IIC_iStoreru,
Jim Grosbache5165492009-11-09 00:11:35 +0000961 "strb", "\t$src, [$base], $offset", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +0000962 [(set GPR:$base_wb, (post_truncsti8 GPR:$src,
963 GPR:$base, am2offset:$offset))]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000964
965//===----------------------------------------------------------------------===//
966// Load / store multiple Instructions.
967//
968
Evan Cheng0d92f5f2009-10-01 08:22:27 +0000969let mayLoad = 1, hasExtraDefRegAllocReq = 1 in
Evan Chengd87293c2008-11-06 08:47:38 +0000970def LDM : AXI4ld<(outs),
Evan Chengd20d6582009-10-01 01:33:39 +0000971 (ins addrmode4:$addr, pred:$p, reglist:$wb, variable_ops),
Jim Grosbache5165492009-11-09 00:11:35 +0000972 LdStMulFrm, IIC_iLoadm, "ldm${addr:submode}${p}\t$addr, $wb",
Evan Cheng44bec522007-05-15 01:29:07 +0000973 []>;
Evan Chenga8e29892007-01-19 07:51:42 +0000974
Evan Cheng0d92f5f2009-10-01 08:22:27 +0000975let mayStore = 1, hasExtraSrcRegAllocReq = 1 in
Evan Chengd87293c2008-11-06 08:47:38 +0000976def STM : AXI4st<(outs),
Evan Chengd20d6582009-10-01 01:33:39 +0000977 (ins addrmode4:$addr, pred:$p, reglist:$wb, variable_ops),
Jim Grosbache5165492009-11-09 00:11:35 +0000978 LdStMulFrm, IIC_iStorem, "stm${addr:submode}${p}\t$addr, $wb",
Evan Cheng44bec522007-05-15 01:29:07 +0000979 []>;
Evan Chenga8e29892007-01-19 07:51:42 +0000980
981//===----------------------------------------------------------------------===//
982// Move Instructions.
983//
984
Evan Chengcd799b92009-06-12 20:46:18 +0000985let neverHasSideEffects = 1 in
David Goodwin5d598aa2009-08-19 18:00:44 +0000986def MOVr : AsI1<0b1101, (outs GPR:$dst), (ins GPR:$src), DPFrm, IIC_iMOVr,
Evan Cheng162e3092009-10-26 23:45:59 +0000987 "mov", "\t$dst, $src", []>, UnaryDP {
Johnny Chen04301522009-11-07 00:54:36 +0000988 let Inst{11-4} = 0b00000000;
Bob Wilson8e86b512009-10-14 19:00:24 +0000989 let Inst{25} = 0;
990}
991
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000992def MOVs : AsI1<0b1101, (outs GPR:$dst), (ins so_reg:$src),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000993 DPSoRegFrm, IIC_iMOVsr,
Evan Cheng162e3092009-10-26 23:45:59 +0000994 "mov", "\t$dst, $src", [(set GPR:$dst, so_reg:$src)]>, UnaryDP {
Bob Wilson8e86b512009-10-14 19:00:24 +0000995 let Inst{25} = 0;
996}
Evan Chenga2515702007-03-19 07:09:02 +0000997
Evan Chengb3379fb2009-02-05 08:42:55 +0000998let isReMaterializable = 1, isAsCheapAsAMove = 1 in
David Goodwin5d598aa2009-08-19 18:00:44 +0000999def MOVi : AsI1<0b1101, (outs GPR:$dst), (ins so_imm:$src), DPFrm, IIC_iMOVi,
Evan Cheng162e3092009-10-26 23:45:59 +00001000 "mov", "\t$dst, $src", [(set GPR:$dst, so_imm:$src)]>, UnaryDP {
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001001 let Inst{25} = 1;
1002}
1003
1004let isReMaterializable = 1, isAsCheapAsAMove = 1 in
1005def MOVi16 : AI1<0b1000, (outs GPR:$dst), (ins i32imm:$src),
1006 DPFrm, IIC_iMOVi,
Evan Cheng162e3092009-10-26 23:45:59 +00001007 "movw", "\t$dst, $src",
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001008 [(set GPR:$dst, imm0_65535:$src)]>,
1009 Requires<[IsARM, HasV6T2]> {
Bob Wilson5361cd22009-10-13 17:35:30 +00001010 let Inst{20} = 0;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001011 let Inst{25} = 1;
1012}
1013
Evan Cheng5adb66a2009-09-28 09:14:39 +00001014let Constraints = "$src = $dst" in
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001015def MOVTi16 : AI1<0b1010, (outs GPR:$dst), (ins GPR:$src, i32imm:$imm),
1016 DPFrm, IIC_iMOVi,
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +00001017 "movt", "\t$dst, $imm",
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001018 [(set GPR:$dst,
1019 (or (and GPR:$src, 0xffff),
1020 lo16AllZero:$imm))]>, UnaryDP,
1021 Requires<[IsARM, HasV6T2]> {
Bob Wilson5361cd22009-10-13 17:35:30 +00001022 let Inst{20} = 0;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001023 let Inst{25} = 1;
Evan Cheng7995ef32009-09-09 01:47:07 +00001024}
Evan Cheng13ab0202007-07-10 18:08:01 +00001025
Evan Cheng20956592009-10-21 08:15:52 +00001026def : ARMPat<(or GPR:$src, 0xffff0000), (MOVTi16 GPR:$src, 0xffff)>,
1027 Requires<[IsARM, HasV6T2]>;
1028
David Goodwinca01a8d2009-09-01 18:32:09 +00001029let Uses = [CPSR] in
David Goodwin5d598aa2009-08-19 18:00:44 +00001030def MOVrx : AsI1<0b1101, (outs GPR:$dst), (ins GPR:$src), Pseudo, IIC_iMOVsi,
Evan Cheng162e3092009-10-26 23:45:59 +00001031 "mov", "\t$dst, $src, rrx",
Evan Chengedda31c2008-11-05 18:35:52 +00001032 [(set GPR:$dst, (ARMrrx GPR:$src))]>, UnaryDP;
Evan Chenga8e29892007-01-19 07:51:42 +00001033
1034// These aren't really mov instructions, but we have to define them this way
1035// due to flag operands.
1036
Evan Cheng071a2792007-09-11 19:55:27 +00001037let Defs = [CPSR] in {
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001038def MOVsrl_flag : AI1<0b1101, (outs GPR:$dst), (ins GPR:$src), Pseudo,
Jim Grosbache5165492009-11-09 00:11:35 +00001039 IIC_iMOVsi, "movs", "\t$dst, $src, lsr #1",
Evan Chengedda31c2008-11-05 18:35:52 +00001040 [(set GPR:$dst, (ARMsrl_flag GPR:$src))]>, UnaryDP;
Evan Chenga9562552008-11-14 20:09:11 +00001041def MOVsra_flag : AI1<0b1101, (outs GPR:$dst), (ins GPR:$src), Pseudo,
Jim Grosbache5165492009-11-09 00:11:35 +00001042 IIC_iMOVsi, "movs", "\t$dst, $src, asr #1",
Evan Chengedda31c2008-11-05 18:35:52 +00001043 [(set GPR:$dst, (ARMsra_flag GPR:$src))]>, UnaryDP;
Evan Cheng071a2792007-09-11 19:55:27 +00001044}
Evan Chenga8e29892007-01-19 07:51:42 +00001045
Evan Chenga8e29892007-01-19 07:51:42 +00001046//===----------------------------------------------------------------------===//
1047// Extend Instructions.
1048//
1049
1050// Sign extenders
1051
Evan Cheng97f48c32008-11-06 22:15:19 +00001052defm SXTB : AI_unary_rrot<0b01101010,
1053 "sxtb", UnOpFrag<(sext_inreg node:$Src, i8)>>;
1054defm SXTH : AI_unary_rrot<0b01101011,
1055 "sxth", UnOpFrag<(sext_inreg node:$Src, i16)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00001056
Evan Cheng97f48c32008-11-06 22:15:19 +00001057defm SXTAB : AI_bin_rrot<0b01101010,
1058 "sxtab", BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS, i8))>>;
1059defm SXTAH : AI_bin_rrot<0b01101011,
1060 "sxtah", BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS,i16))>>;
Evan Chenga8e29892007-01-19 07:51:42 +00001061
1062// TODO: SXT(A){B|H}16
1063
1064// Zero extenders
1065
1066let AddedComplexity = 16 in {
Evan Cheng97f48c32008-11-06 22:15:19 +00001067defm UXTB : AI_unary_rrot<0b01101110,
1068 "uxtb" , UnOpFrag<(and node:$Src, 0x000000FF)>>;
1069defm UXTH : AI_unary_rrot<0b01101111,
1070 "uxth" , UnOpFrag<(and node:$Src, 0x0000FFFF)>>;
1071defm UXTB16 : AI_unary_rrot<0b01101100,
1072 "uxtb16", UnOpFrag<(and node:$Src, 0x00FF00FF)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00001073
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001074def : ARMV6Pat<(and (shl GPR:$Src, (i32 8)), 0xFF00FF),
Evan Chenga8e29892007-01-19 07:51:42 +00001075 (UXTB16r_rot GPR:$Src, 24)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001076def : ARMV6Pat<(and (srl GPR:$Src, (i32 8)), 0xFF00FF),
Evan Chenga8e29892007-01-19 07:51:42 +00001077 (UXTB16r_rot GPR:$Src, 8)>;
1078
Evan Cheng97f48c32008-11-06 22:15:19 +00001079defm UXTAB : AI_bin_rrot<0b01101110, "uxtab",
Evan Chenga8e29892007-01-19 07:51:42 +00001080 BinOpFrag<(add node:$LHS, (and node:$RHS, 0x00FF))>>;
Evan Cheng97f48c32008-11-06 22:15:19 +00001081defm UXTAH : AI_bin_rrot<0b01101111, "uxtah",
Evan Chenga8e29892007-01-19 07:51:42 +00001082 BinOpFrag<(add node:$LHS, (and node:$RHS, 0xFFFF))>>;
Rafael Espindola3c000bf2006-08-21 22:00:32 +00001083}
1084
Evan Chenga8e29892007-01-19 07:51:42 +00001085// This isn't safe in general, the add is two 16-bit units, not a 32-bit add.
1086//defm UXTAB16 : xxx<"uxtab16", 0xff00ff>;
Rafael Espindola817e7fd2006-09-11 19:24:19 +00001087
Evan Chenga8e29892007-01-19 07:51:42 +00001088// TODO: UXT(A){B|H}16
1089
Sandeep Patel47eedaa2009-10-13 18:59:48 +00001090def SBFX : I<(outs GPR:$dst),
1091 (ins GPR:$src, imm0_31:$lsb, imm0_31:$width),
1092 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iALUi,
Evan Cheng162e3092009-10-26 23:45:59 +00001093 "sbfx", "\t$dst, $src, $lsb, $width", "", []>,
Sandeep Patel47eedaa2009-10-13 18:59:48 +00001094 Requires<[IsARM, HasV6T2]> {
1095 let Inst{27-21} = 0b0111101;
1096 let Inst{6-4} = 0b101;
1097}
1098
1099def UBFX : I<(outs GPR:$dst),
1100 (ins GPR:$src, imm0_31:$lsb, imm0_31:$width),
1101 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iALUi,
Evan Cheng162e3092009-10-26 23:45:59 +00001102 "ubfx", "\t$dst, $src, $lsb, $width", "", []>,
Sandeep Patel47eedaa2009-10-13 18:59:48 +00001103 Requires<[IsARM, HasV6T2]> {
1104 let Inst{27-21} = 0b0111111;
1105 let Inst{6-4} = 0b101;
1106}
1107
Evan Chenga8e29892007-01-19 07:51:42 +00001108//===----------------------------------------------------------------------===//
1109// Arithmetic Instructions.
1110//
1111
Jim Grosbach26421962008-10-14 20:36:24 +00001112defm ADD : AsI1_bin_irs<0b0100, "add",
Evan Cheng8de898a2009-06-26 00:19:44 +00001113 BinOpFrag<(add node:$LHS, node:$RHS)>, 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00001114defm SUB : AsI1_bin_irs<0b0010, "sub",
Evan Cheng7fd7ca42008-09-17 07:53:38 +00001115 BinOpFrag<(sub node:$LHS, node:$RHS)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00001116
Evan Chengc85e8322007-07-05 07:13:32 +00001117// ADD and SUB with 's' bit set.
Jim Grosbache5165492009-11-09 00:11:35 +00001118defm ADDS : AI1_bin_s_irs<0b0100, "adds",
1119 BinOpFrag<(addc node:$LHS, node:$RHS)>, 1>;
1120defm SUBS : AI1_bin_s_irs<0b0010, "subs",
Evan Cheng1e249e32009-06-25 20:59:23 +00001121 BinOpFrag<(subc node:$LHS, node:$RHS)>>;
Evan Cheng2c614c52007-06-06 10:17:05 +00001122
Evan Cheng62674222009-06-25 23:34:10 +00001123defm ADC : AI1_adde_sube_irs<0b0101, "adc",
Evan Cheng8de898a2009-06-26 00:19:44 +00001124 BinOpFrag<(adde node:$LHS, node:$RHS)>, 1>;
Evan Cheng62674222009-06-25 23:34:10 +00001125defm SBC : AI1_adde_sube_irs<0b0110, "sbc",
1126 BinOpFrag<(sube node:$LHS, node:$RHS)>>;
Jim Grosbache5165492009-11-09 00:11:35 +00001127defm ADCS : AI1_adde_sube_s_irs<0b0101, "adcs",
1128 BinOpFrag<(adde node:$LHS, node:$RHS)>, 1>;
1129defm SBCS : AI1_adde_sube_s_irs<0b0110, "sbcs",
1130 BinOpFrag<(sube node:$LHS, node:$RHS)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00001131
Evan Chengc85e8322007-07-05 07:13:32 +00001132// These don't define reg/reg forms, because they are handled above.
Evan Chengedda31c2008-11-05 18:35:52 +00001133def RSBri : AsI1<0b0011, (outs GPR:$dst), (ins GPR:$a, so_imm:$b), DPFrm,
Evan Cheng162e3092009-10-26 23:45:59 +00001134 IIC_iALUi, "rsb", "\t$dst, $a, $b",
Evan Cheng7995ef32009-09-09 01:47:07 +00001135 [(set GPR:$dst, (sub so_imm:$b, GPR:$a))]> {
1136 let Inst{25} = 1;
1137}
Evan Cheng13ab0202007-07-10 18:08:01 +00001138
Evan Chengedda31c2008-11-05 18:35:52 +00001139def RSBrs : AsI1<0b0011, (outs GPR:$dst), (ins GPR:$a, so_reg:$b), DPSoRegFrm,
Evan Cheng162e3092009-10-26 23:45:59 +00001140 IIC_iALUsr, "rsb", "\t$dst, $a, $b",
Bob Wilson7e053bb2009-10-26 22:34:44 +00001141 [(set GPR:$dst, (sub so_reg:$b, GPR:$a))]> {
Bob Wilson7e053bb2009-10-26 22:34:44 +00001142 let Inst{25} = 0;
1143}
Evan Chengc85e8322007-07-05 07:13:32 +00001144
1145// RSB with 's' bit set.
Evan Cheng071a2792007-09-11 19:55:27 +00001146let Defs = [CPSR] in {
Evan Chengedda31c2008-11-05 18:35:52 +00001147def RSBSri : AI1<0b0011, (outs GPR:$dst), (ins GPR:$a, so_imm:$b), DPFrm,
Jim Grosbache5165492009-11-09 00:11:35 +00001148 IIC_iALUi, "rsbs", "\t$dst, $a, $b",
Evan Cheng7995ef32009-09-09 01:47:07 +00001149 [(set GPR:$dst, (subc so_imm:$b, GPR:$a))]> {
Bob Wilson7e053bb2009-10-26 22:34:44 +00001150 let Inst{20} = 1;
Evan Cheng7995ef32009-09-09 01:47:07 +00001151 let Inst{25} = 1;
1152}
Evan Chengedda31c2008-11-05 18:35:52 +00001153def RSBSrs : AI1<0b0011, (outs GPR:$dst), (ins GPR:$a, so_reg:$b), DPSoRegFrm,
Jim Grosbache5165492009-11-09 00:11:35 +00001154 IIC_iALUsr, "rsbs", "\t$dst, $a, $b",
Bob Wilson7e053bb2009-10-26 22:34:44 +00001155 [(set GPR:$dst, (subc so_reg:$b, GPR:$a))]> {
Bob Wilson7e053bb2009-10-26 22:34:44 +00001156 let Inst{20} = 1;
1157 let Inst{25} = 0;
1158}
Evan Cheng071a2792007-09-11 19:55:27 +00001159}
Evan Chengc85e8322007-07-05 07:13:32 +00001160
Evan Cheng62674222009-06-25 23:34:10 +00001161let Uses = [CPSR] in {
1162def RSCri : AsI1<0b0111, (outs GPR:$dst), (ins GPR:$a, so_imm:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00001163 DPFrm, IIC_iALUi, "rsc", "\t$dst, $a, $b",
Evan Cheng62674222009-06-25 23:34:10 +00001164 [(set GPR:$dst, (sube so_imm:$b, GPR:$a))]>,
Evan Cheng7995ef32009-09-09 01:47:07 +00001165 Requires<[IsARM, CarryDefIsUnused]> {
1166 let Inst{25} = 1;
1167}
Evan Cheng62674222009-06-25 23:34:10 +00001168def RSCrs : AsI1<0b0111, (outs GPR:$dst), (ins GPR:$a, so_reg:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00001169 DPSoRegFrm, IIC_iALUsr, "rsc", "\t$dst, $a, $b",
Evan Cheng62674222009-06-25 23:34:10 +00001170 [(set GPR:$dst, (sube so_reg:$b, GPR:$a))]>,
Bob Wilsondda95832009-10-26 22:59:12 +00001171 Requires<[IsARM, CarryDefIsUnused]> {
Bob Wilsondda95832009-10-26 22:59:12 +00001172 let Inst{25} = 0;
1173}
Evan Cheng62674222009-06-25 23:34:10 +00001174}
1175
1176// FIXME: Allow these to be predicated.
Evan Cheng1e249e32009-06-25 20:59:23 +00001177let Defs = [CPSR], Uses = [CPSR] in {
1178def RSCSri : AXI1<0b0111, (outs GPR:$dst), (ins GPR:$a, so_imm:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00001179 DPFrm, IIC_iALUi, "rscs\t$dst, $a, $b",
Evan Cheng62674222009-06-25 23:34:10 +00001180 [(set GPR:$dst, (sube so_imm:$b, GPR:$a))]>,
Evan Cheng7995ef32009-09-09 01:47:07 +00001181 Requires<[IsARM, CarryDefIsUnused]> {
Bob Wilsondda95832009-10-26 22:59:12 +00001182 let Inst{20} = 1;
Evan Cheng7995ef32009-09-09 01:47:07 +00001183 let Inst{25} = 1;
1184}
Evan Cheng1e249e32009-06-25 20:59:23 +00001185def RSCSrs : AXI1<0b0111, (outs GPR:$dst), (ins GPR:$a, so_reg:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00001186 DPSoRegFrm, IIC_iALUsr, "rscs\t$dst, $a, $b",
Evan Cheng62674222009-06-25 23:34:10 +00001187 [(set GPR:$dst, (sube so_reg:$b, GPR:$a))]>,
Bob Wilsondda95832009-10-26 22:59:12 +00001188 Requires<[IsARM, CarryDefIsUnused]> {
Bob Wilsondda95832009-10-26 22:59:12 +00001189 let Inst{20} = 1;
1190 let Inst{25} = 0;
1191}
Evan Cheng071a2792007-09-11 19:55:27 +00001192}
Evan Cheng2c614c52007-06-06 10:17:05 +00001193
Evan Chenga8e29892007-01-19 07:51:42 +00001194// (sub X, imm) gets canonicalized to (add X, -imm). Match this form.
1195def : ARMPat<(add GPR:$src, so_imm_neg:$imm),
1196 (SUBri GPR:$src, so_imm_neg:$imm)>;
1197
1198//def : ARMPat<(addc GPR:$src, so_imm_neg:$imm),
1199// (SUBSri GPR:$src, so_imm_neg:$imm)>;
1200//def : ARMPat<(adde GPR:$src, so_imm_neg:$imm),
1201// (SBCri GPR:$src, so_imm_neg:$imm)>;
1202
1203// Note: These are implemented in C++ code, because they have to generate
1204// ADD/SUBrs instructions, which use a complex pattern that a xform function
1205// cannot produce.
1206// (mul X, 2^n+1) -> (add (X << n), X)
1207// (mul X, 2^n-1) -> (rsb X, (X << n))
1208
1209
1210//===----------------------------------------------------------------------===//
1211// Bitwise Instructions.
1212//
1213
Jim Grosbach26421962008-10-14 20:36:24 +00001214defm AND : AsI1_bin_irs<0b0000, "and",
Evan Cheng8de898a2009-06-26 00:19:44 +00001215 BinOpFrag<(and node:$LHS, node:$RHS)>, 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00001216defm ORR : AsI1_bin_irs<0b1100, "orr",
Evan Cheng8de898a2009-06-26 00:19:44 +00001217 BinOpFrag<(or node:$LHS, node:$RHS)>, 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00001218defm EOR : AsI1_bin_irs<0b0001, "eor",
Evan Cheng8de898a2009-06-26 00:19:44 +00001219 BinOpFrag<(xor node:$LHS, node:$RHS)>, 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00001220defm BIC : AsI1_bin_irs<0b1110, "bic",
Evan Cheng7fd7ca42008-09-17 07:53:38 +00001221 BinOpFrag<(and node:$LHS, (not node:$RHS))>>;
Evan Chenga8e29892007-01-19 07:51:42 +00001222
Evan Cheng36a0aeb2009-07-06 22:23:46 +00001223def BFC : I<(outs GPR:$dst), (ins GPR:$src, bf_inv_mask_imm:$imm),
David Goodwin2f54a2f2009-11-02 17:28:36 +00001224 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iUNAsi,
Evan Cheng162e3092009-10-26 23:45:59 +00001225 "bfc", "\t$dst, $imm", "$src = $dst",
Evan Cheng36a0aeb2009-07-06 22:23:46 +00001226 [(set GPR:$dst, (and GPR:$src, bf_inv_mask_imm:$imm))]>,
1227 Requires<[IsARM, HasV6T2]> {
1228 let Inst{27-21} = 0b0111110;
1229 let Inst{6-0} = 0b0011111;
1230}
1231
David Goodwin5d598aa2009-08-19 18:00:44 +00001232def MVNr : AsI1<0b1111, (outs GPR:$dst), (ins GPR:$src), DPFrm, IIC_iMOVr,
Evan Cheng162e3092009-10-26 23:45:59 +00001233 "mvn", "\t$dst, $src",
Bob Wilson8e86b512009-10-14 19:00:24 +00001234 [(set GPR:$dst, (not GPR:$src))]>, UnaryDP {
Johnny Chen04301522009-11-07 00:54:36 +00001235 let Inst{11-4} = 0b00000000;
Bob Wilson8e86b512009-10-14 19:00:24 +00001236}
Evan Chengedda31c2008-11-05 18:35:52 +00001237def MVNs : AsI1<0b1111, (outs GPR:$dst), (ins so_reg:$src), DPSoRegFrm,
Evan Cheng162e3092009-10-26 23:45:59 +00001238 IIC_iMOVsr, "mvn", "\t$dst, $src",
Johnny Chen04301522009-11-07 00:54:36 +00001239 [(set GPR:$dst, (not so_reg:$src))]>, UnaryDP;
Evan Chengb3379fb2009-02-05 08:42:55 +00001240let isReMaterializable = 1, isAsCheapAsAMove = 1 in
David Goodwin5d598aa2009-08-19 18:00:44 +00001241def MVNi : AsI1<0b1111, (outs GPR:$dst), (ins so_imm:$imm), DPFrm,
Evan Cheng162e3092009-10-26 23:45:59 +00001242 IIC_iMOVi, "mvn", "\t$dst, $imm",
Evan Cheng7995ef32009-09-09 01:47:07 +00001243 [(set GPR:$dst, so_imm_not:$imm)]>,UnaryDP {
1244 let Inst{25} = 1;
1245}
Evan Chenga8e29892007-01-19 07:51:42 +00001246
1247def : ARMPat<(and GPR:$src, so_imm_not:$imm),
1248 (BICri GPR:$src, so_imm_not:$imm)>;
1249
1250//===----------------------------------------------------------------------===//
1251// Multiply Instructions.
1252//
1253
Evan Cheng8de898a2009-06-26 00:19:44 +00001254let isCommutable = 1 in
David Goodwin5d598aa2009-08-19 18:00:44 +00001255def MUL : AsMul1I<0b0000000, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00001256 IIC_iMUL32, "mul", "\t$dst, $a, $b",
Evan Cheng12c3a532008-11-06 17:48:05 +00001257 [(set GPR:$dst, (mul GPR:$a, GPR:$b))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001258
Evan Chengfbc9d412008-11-06 01:21:28 +00001259def MLA : AsMul1I<0b0000001, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c),
Evan Cheng162e3092009-10-26 23:45:59 +00001260 IIC_iMAC32, "mla", "\t$dst, $a, $b, $c",
Evan Cheng12c3a532008-11-06 17:48:05 +00001261 [(set GPR:$dst, (add (mul GPR:$a, GPR:$b), GPR:$c))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001262
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001263def MLS : AMul1I<0b0000011, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c),
Evan Cheng162e3092009-10-26 23:45:59 +00001264 IIC_iMAC32, "mls", "\t$dst, $a, $b, $c",
Evan Chengedcbada2009-07-06 22:05:45 +00001265 [(set GPR:$dst, (sub GPR:$c, (mul GPR:$a, GPR:$b)))]>,
1266 Requires<[IsARM, HasV6T2]>;
1267
Evan Chenga8e29892007-01-19 07:51:42 +00001268// Extra precision multiplies with low / high results
Evan Chengcd799b92009-06-12 20:46:18 +00001269let neverHasSideEffects = 1 in {
Evan Cheng8de898a2009-06-26 00:19:44 +00001270let isCommutable = 1 in {
Evan Chengfbc9d412008-11-06 01:21:28 +00001271def SMULL : AsMul1I<0b0000110, (outs GPR:$ldst, GPR:$hdst),
David Goodwin5d598aa2009-08-19 18:00:44 +00001272 (ins GPR:$a, GPR:$b), IIC_iMUL64,
Evan Cheng162e3092009-10-26 23:45:59 +00001273 "smull", "\t$ldst, $hdst, $a, $b", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001274
Evan Chengfbc9d412008-11-06 01:21:28 +00001275def UMULL : AsMul1I<0b0000100, (outs GPR:$ldst, GPR:$hdst),
David Goodwin5d598aa2009-08-19 18:00:44 +00001276 (ins GPR:$a, GPR:$b), IIC_iMUL64,
Evan Cheng162e3092009-10-26 23:45:59 +00001277 "umull", "\t$ldst, $hdst, $a, $b", []>;
Evan Cheng8de898a2009-06-26 00:19:44 +00001278}
Evan Chenga8e29892007-01-19 07:51:42 +00001279
1280// Multiply + accumulate
Evan Chengfbc9d412008-11-06 01:21:28 +00001281def SMLAL : AsMul1I<0b0000111, (outs GPR:$ldst, GPR:$hdst),
David Goodwin5d598aa2009-08-19 18:00:44 +00001282 (ins GPR:$a, GPR:$b), IIC_iMAC64,
Evan Cheng162e3092009-10-26 23:45:59 +00001283 "smlal", "\t$ldst, $hdst, $a, $b", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001284
Evan Chengfbc9d412008-11-06 01:21:28 +00001285def UMLAL : AsMul1I<0b0000101, (outs GPR:$ldst, GPR:$hdst),
David Goodwin5d598aa2009-08-19 18:00:44 +00001286 (ins GPR:$a, GPR:$b), IIC_iMAC64,
Evan Cheng162e3092009-10-26 23:45:59 +00001287 "umlal", "\t$ldst, $hdst, $a, $b", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001288
Evan Chengfbc9d412008-11-06 01:21:28 +00001289def UMAAL : AMul1I <0b0000010, (outs GPR:$ldst, GPR:$hdst),
David Goodwin5d598aa2009-08-19 18:00:44 +00001290 (ins GPR:$a, GPR:$b), IIC_iMAC64,
Evan Cheng162e3092009-10-26 23:45:59 +00001291 "umaal", "\t$ldst, $hdst, $a, $b", []>,
Evan Chengfbc9d412008-11-06 01:21:28 +00001292 Requires<[IsARM, HasV6]>;
Evan Chengcd799b92009-06-12 20:46:18 +00001293} // neverHasSideEffects
Evan Chenga8e29892007-01-19 07:51:42 +00001294
1295// Most significant word multiply
Evan Chengfbc9d412008-11-06 01:21:28 +00001296def SMMUL : AMul2I <0b0111010, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00001297 IIC_iMUL32, "smmul", "\t$dst, $a, $b",
Evan Cheng13ab0202007-07-10 18:08:01 +00001298 [(set GPR:$dst, (mulhs GPR:$a, GPR:$b))]>,
Evan Chengfbc9d412008-11-06 01:21:28 +00001299 Requires<[IsARM, HasV6]> {
1300 let Inst{7-4} = 0b0001;
1301 let Inst{15-12} = 0b1111;
1302}
Evan Cheng13ab0202007-07-10 18:08:01 +00001303
Evan Chengfbc9d412008-11-06 01:21:28 +00001304def SMMLA : AMul2I <0b0111010, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c),
Evan Cheng162e3092009-10-26 23:45:59 +00001305 IIC_iMAC32, "smmla", "\t$dst, $a, $b, $c",
Evan Cheng13ab0202007-07-10 18:08:01 +00001306 [(set GPR:$dst, (add (mulhs GPR:$a, GPR:$b), GPR:$c))]>,
Evan Chengfbc9d412008-11-06 01:21:28 +00001307 Requires<[IsARM, HasV6]> {
1308 let Inst{7-4} = 0b0001;
1309}
Evan Chenga8e29892007-01-19 07:51:42 +00001310
1311
Evan Chengfbc9d412008-11-06 01:21:28 +00001312def SMMLS : AMul2I <0b0111010, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c),
Evan Cheng162e3092009-10-26 23:45:59 +00001313 IIC_iMAC32, "smmls", "\t$dst, $a, $b, $c",
Evan Chenga8e29892007-01-19 07:51:42 +00001314 [(set GPR:$dst, (sub GPR:$c, (mulhs GPR:$a, GPR:$b)))]>,
Evan Chengfbc9d412008-11-06 01:21:28 +00001315 Requires<[IsARM, HasV6]> {
1316 let Inst{7-4} = 0b1101;
1317}
Evan Chenga8e29892007-01-19 07:51:42 +00001318
Raul Herbster37fb5b12007-08-30 23:25:47 +00001319multiclass AI_smul<string opc, PatFrag opnode> {
Evan Chengeb4f52e2008-11-06 03:35:07 +00001320 def BB : AMulxyI<0b0001011, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00001321 IIC_iMUL32, !strconcat(opc, "bb"), "\t$dst, $a, $b",
Evan Cheng34b12d22007-01-19 20:27:35 +00001322 [(set GPR:$dst, (opnode (sext_inreg GPR:$a, i16),
1323 (sext_inreg GPR:$b, i16)))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00001324 Requires<[IsARM, HasV5TE]> {
1325 let Inst{5} = 0;
1326 let Inst{6} = 0;
1327 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00001328
Evan Chengeb4f52e2008-11-06 03:35:07 +00001329 def BT : AMulxyI<0b0001011, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00001330 IIC_iMUL32, !strconcat(opc, "bt"), "\t$dst, $a, $b",
Evan Cheng34b12d22007-01-19 20:27:35 +00001331 [(set GPR:$dst, (opnode (sext_inreg GPR:$a, i16),
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001332 (sra GPR:$b, (i32 16))))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00001333 Requires<[IsARM, HasV5TE]> {
1334 let Inst{5} = 0;
1335 let Inst{6} = 1;
1336 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00001337
Evan Chengeb4f52e2008-11-06 03:35:07 +00001338 def TB : AMulxyI<0b0001011, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00001339 IIC_iMUL32, !strconcat(opc, "tb"), "\t$dst, $a, $b",
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001340 [(set GPR:$dst, (opnode (sra GPR:$a, (i32 16)),
Evan Cheng34b12d22007-01-19 20:27:35 +00001341 (sext_inreg GPR:$b, i16)))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00001342 Requires<[IsARM, HasV5TE]> {
1343 let Inst{5} = 1;
1344 let Inst{6} = 0;
1345 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00001346
Evan Chengeb4f52e2008-11-06 03:35:07 +00001347 def TT : AMulxyI<0b0001011, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00001348 IIC_iMUL32, !strconcat(opc, "tt"), "\t$dst, $a, $b",
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001349 [(set GPR:$dst, (opnode (sra GPR:$a, (i32 16)),
1350 (sra GPR:$b, (i32 16))))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00001351 Requires<[IsARM, HasV5TE]> {
1352 let Inst{5} = 1;
1353 let Inst{6} = 1;
1354 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00001355
Evan Chengeb4f52e2008-11-06 03:35:07 +00001356 def WB : AMulxyI<0b0001001, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00001357 IIC_iMUL16, !strconcat(opc, "wb"), "\t$dst, $a, $b",
Evan Cheng34b12d22007-01-19 20:27:35 +00001358 [(set GPR:$dst, (sra (opnode GPR:$a,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001359 (sext_inreg GPR:$b, i16)), (i32 16)))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00001360 Requires<[IsARM, HasV5TE]> {
1361 let Inst{5} = 1;
1362 let Inst{6} = 0;
1363 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00001364
Evan Chengeb4f52e2008-11-06 03:35:07 +00001365 def WT : AMulxyI<0b0001001, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00001366 IIC_iMUL16, !strconcat(opc, "wt"), "\t$dst, $a, $b",
Evan Chenga8e29892007-01-19 07:51:42 +00001367 [(set GPR:$dst, (sra (opnode GPR:$a,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001368 (sra GPR:$b, (i32 16))), (i32 16)))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00001369 Requires<[IsARM, HasV5TE]> {
1370 let Inst{5} = 1;
1371 let Inst{6} = 1;
1372 }
Rafael Espindolabec2e382006-10-16 16:33:29 +00001373}
1374
Raul Herbster37fb5b12007-08-30 23:25:47 +00001375
1376multiclass AI_smla<string opc, PatFrag opnode> {
Evan Chengeb4f52e2008-11-06 03:35:07 +00001377 def BB : AMulxyI<0b0001000, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
Evan Cheng162e3092009-10-26 23:45:59 +00001378 IIC_iMAC16, !strconcat(opc, "bb"), "\t$dst, $a, $b, $acc",
Evan Cheng34b12d22007-01-19 20:27:35 +00001379 [(set GPR:$dst, (add GPR:$acc,
1380 (opnode (sext_inreg GPR:$a, i16),
1381 (sext_inreg GPR:$b, i16))))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00001382 Requires<[IsARM, HasV5TE]> {
1383 let Inst{5} = 0;
1384 let Inst{6} = 0;
1385 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00001386
Evan Chengeb4f52e2008-11-06 03:35:07 +00001387 def BT : AMulxyI<0b0001000, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
Evan Cheng162e3092009-10-26 23:45:59 +00001388 IIC_iMAC16, !strconcat(opc, "bt"), "\t$dst, $a, $b, $acc",
Evan Cheng34b12d22007-01-19 20:27:35 +00001389 [(set GPR:$dst, (add GPR:$acc, (opnode (sext_inreg GPR:$a, i16),
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001390 (sra GPR:$b, (i32 16)))))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00001391 Requires<[IsARM, HasV5TE]> {
1392 let Inst{5} = 0;
1393 let Inst{6} = 1;
1394 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00001395
Evan Chengeb4f52e2008-11-06 03:35:07 +00001396 def TB : AMulxyI<0b0001000, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
Evan Cheng162e3092009-10-26 23:45:59 +00001397 IIC_iMAC16, !strconcat(opc, "tb"), "\t$dst, $a, $b, $acc",
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001398 [(set GPR:$dst, (add GPR:$acc, (opnode (sra GPR:$a, (i32 16)),
Evan Cheng34b12d22007-01-19 20:27:35 +00001399 (sext_inreg GPR:$b, i16))))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00001400 Requires<[IsARM, HasV5TE]> {
1401 let Inst{5} = 1;
1402 let Inst{6} = 0;
1403 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00001404
Evan Chengeb4f52e2008-11-06 03:35:07 +00001405 def TT : AMulxyI<0b0001000, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
Evan Cheng162e3092009-10-26 23:45:59 +00001406 IIC_iMAC16, !strconcat(opc, "tt"), "\t$dst, $a, $b, $acc",
1407 [(set GPR:$dst, (add GPR:$acc, (opnode (sra GPR:$a, (i32 16)),
1408 (sra GPR:$b, (i32 16)))))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00001409 Requires<[IsARM, HasV5TE]> {
1410 let Inst{5} = 1;
1411 let Inst{6} = 1;
1412 }
Evan Chenga8e29892007-01-19 07:51:42 +00001413
Evan Chengeb4f52e2008-11-06 03:35:07 +00001414 def WB : AMulxyI<0b0001001, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
Evan Cheng162e3092009-10-26 23:45:59 +00001415 IIC_iMAC16, !strconcat(opc, "wb"), "\t$dst, $a, $b, $acc",
Evan Cheng34b12d22007-01-19 20:27:35 +00001416 [(set GPR:$dst, (add GPR:$acc, (sra (opnode GPR:$a,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001417 (sext_inreg GPR:$b, i16)), (i32 16))))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00001418 Requires<[IsARM, HasV5TE]> {
1419 let Inst{5} = 0;
1420 let Inst{6} = 0;
1421 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00001422
Evan Chengeb4f52e2008-11-06 03:35:07 +00001423 def WT : AMulxyI<0b0001001, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
Evan Cheng162e3092009-10-26 23:45:59 +00001424 IIC_iMAC16, !strconcat(opc, "wt"), "\t$dst, $a, $b, $acc",
Evan Chenga8e29892007-01-19 07:51:42 +00001425 [(set GPR:$dst, (add GPR:$acc, (sra (opnode GPR:$a,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001426 (sra GPR:$b, (i32 16))), (i32 16))))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00001427 Requires<[IsARM, HasV5TE]> {
1428 let Inst{5} = 0;
1429 let Inst{6} = 1;
1430 }
Rafael Espindola70673a12006-10-18 16:20:57 +00001431}
Rafael Espindola5c2aa0a2006-09-08 12:47:03 +00001432
Raul Herbster37fb5b12007-08-30 23:25:47 +00001433defm SMUL : AI_smul<"smul", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
1434defm SMLA : AI_smla<"smla", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
Rafael Espindola27185192006-09-29 21:20:16 +00001435
Evan Chenga8e29892007-01-19 07:51:42 +00001436// TODO: Halfword multiple accumulate long: SMLAL<x><y>
1437// TODO: Dual halfword multiple: SMUAD, SMUSD, SMLAD, SMLSD, SMLALD, SMLSLD
Rafael Espindola42b62f32006-10-13 13:14:59 +00001438
Evan Chenga8e29892007-01-19 07:51:42 +00001439//===----------------------------------------------------------------------===//
1440// Misc. Arithmetic Instructions.
1441//
Rafael Espindola0d9fe762006-10-10 16:33:47 +00001442
David Goodwin5d598aa2009-08-19 18:00:44 +00001443def CLZ : AMiscA1I<0b000010110, (outs GPR:$dst), (ins GPR:$src), IIC_iUNAr,
Evan Cheng162e3092009-10-26 23:45:59 +00001444 "clz", "\t$dst, $src",
Evan Cheng8b59db32008-11-07 01:41:35 +00001445 [(set GPR:$dst, (ctlz GPR:$src))]>, Requires<[IsARM, HasV5T]> {
1446 let Inst{7-4} = 0b0001;
1447 let Inst{11-8} = 0b1111;
1448 let Inst{19-16} = 0b1111;
1449}
Rafael Espindola199dd672006-10-17 13:13:23 +00001450
David Goodwin5d598aa2009-08-19 18:00:44 +00001451def REV : AMiscA1I<0b01101011, (outs GPR:$dst), (ins GPR:$src), IIC_iUNAr,
Evan Cheng162e3092009-10-26 23:45:59 +00001452 "rev", "\t$dst, $src",
Evan Cheng8b59db32008-11-07 01:41:35 +00001453 [(set GPR:$dst, (bswap GPR:$src))]>, Requires<[IsARM, HasV6]> {
1454 let Inst{7-4} = 0b0011;
1455 let Inst{11-8} = 0b1111;
1456 let Inst{19-16} = 0b1111;
1457}
Rafael Espindola199dd672006-10-17 13:13:23 +00001458
David Goodwin5d598aa2009-08-19 18:00:44 +00001459def REV16 : AMiscA1I<0b01101011, (outs GPR:$dst), (ins GPR:$src), IIC_iUNAr,
Evan Cheng162e3092009-10-26 23:45:59 +00001460 "rev16", "\t$dst, $src",
Evan Chenga8e29892007-01-19 07:51:42 +00001461 [(set GPR:$dst,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001462 (or (and (srl GPR:$src, (i32 8)), 0xFF),
1463 (or (and (shl GPR:$src, (i32 8)), 0xFF00),
1464 (or (and (srl GPR:$src, (i32 8)), 0xFF0000),
1465 (and (shl GPR:$src, (i32 8)), 0xFF000000)))))]>,
Evan Cheng8b59db32008-11-07 01:41:35 +00001466 Requires<[IsARM, HasV6]> {
1467 let Inst{7-4} = 0b1011;
1468 let Inst{11-8} = 0b1111;
1469 let Inst{19-16} = 0b1111;
1470}
Rafael Espindola27185192006-09-29 21:20:16 +00001471
David Goodwin5d598aa2009-08-19 18:00:44 +00001472def REVSH : AMiscA1I<0b01101111, (outs GPR:$dst), (ins GPR:$src), IIC_iUNAr,
Evan Cheng162e3092009-10-26 23:45:59 +00001473 "revsh", "\t$dst, $src",
Evan Chenga8e29892007-01-19 07:51:42 +00001474 [(set GPR:$dst,
1475 (sext_inreg
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001476 (or (srl (and GPR:$src, 0xFF00), (i32 8)),
1477 (shl GPR:$src, (i32 8))), i16))]>,
Evan Cheng8b59db32008-11-07 01:41:35 +00001478 Requires<[IsARM, HasV6]> {
1479 let Inst{7-4} = 0b1011;
1480 let Inst{11-8} = 0b1111;
1481 let Inst{19-16} = 0b1111;
1482}
Rafael Espindola27185192006-09-29 21:20:16 +00001483
Evan Cheng8b59db32008-11-07 01:41:35 +00001484def PKHBT : AMiscA1I<0b01101000, (outs GPR:$dst),
1485 (ins GPR:$src1, GPR:$src2, i32imm:$shamt),
Evan Cheng162e3092009-10-26 23:45:59 +00001486 IIC_iALUsi, "pkhbt", "\t$dst, $src1, $src2, LSL $shamt",
Evan Chenga8e29892007-01-19 07:51:42 +00001487 [(set GPR:$dst, (or (and GPR:$src1, 0xFFFF),
1488 (and (shl GPR:$src2, (i32 imm:$shamt)),
1489 0xFFFF0000)))]>,
Evan Cheng8b59db32008-11-07 01:41:35 +00001490 Requires<[IsARM, HasV6]> {
1491 let Inst{6-4} = 0b001;
1492}
Rafael Espindola27185192006-09-29 21:20:16 +00001493
Evan Chenga8e29892007-01-19 07:51:42 +00001494// Alternate cases for PKHBT where identities eliminate some nodes.
1495def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF), (and GPR:$src2, 0xFFFF0000)),
1496 (PKHBT GPR:$src1, GPR:$src2, 0)>;
1497def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF), (shl GPR:$src2, imm16_31:$shamt)),
1498 (PKHBT GPR:$src1, GPR:$src2, imm16_31:$shamt)>;
Rafael Espindola9e071f02006-10-02 19:30:56 +00001499
Rafael Espindolaa2845842006-10-05 16:48:49 +00001500
Evan Cheng8b59db32008-11-07 01:41:35 +00001501def PKHTB : AMiscA1I<0b01101000, (outs GPR:$dst),
1502 (ins GPR:$src1, GPR:$src2, i32imm:$shamt),
Evan Cheng162e3092009-10-26 23:45:59 +00001503 IIC_iALUsi, "pkhtb", "\t$dst, $src1, $src2, ASR $shamt",
Evan Chenga8e29892007-01-19 07:51:42 +00001504 [(set GPR:$dst, (or (and GPR:$src1, 0xFFFF0000),
1505 (and (sra GPR:$src2, imm16_31:$shamt),
Evan Cheng8b59db32008-11-07 01:41:35 +00001506 0xFFFF)))]>, Requires<[IsARM, HasV6]> {
1507 let Inst{6-4} = 0b101;
1508}
Rafael Espindola9e071f02006-10-02 19:30:56 +00001509
Evan Chenga8e29892007-01-19 07:51:42 +00001510// Alternate cases for PKHTB where identities eliminate some nodes. Note that
1511// a shift amount of 0 is *not legal* here, it is PKHBT instead.
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001512def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF0000), (srl GPR:$src2, (i32 16))),
Evan Chenga8e29892007-01-19 07:51:42 +00001513 (PKHTB GPR:$src1, GPR:$src2, 16)>;
1514def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF0000),
1515 (and (srl GPR:$src2, imm1_15:$shamt), 0xFFFF)),
1516 (PKHTB GPR:$src1, GPR:$src2, imm1_15:$shamt)>;
Rafael Espindolab47e1d02006-10-10 18:55:14 +00001517
Evan Chenga8e29892007-01-19 07:51:42 +00001518//===----------------------------------------------------------------------===//
1519// Comparison Instructions...
1520//
Rafael Espindolab47e1d02006-10-10 18:55:14 +00001521
Jim Grosbach26421962008-10-14 20:36:24 +00001522defm CMP : AI1_cmp_irs<0b1010, "cmp",
Evan Cheng0ff94f72007-08-07 01:37:15 +00001523 BinOpFrag<(ARMcmp node:$LHS, node:$RHS)>>;
Jim Grosbach26421962008-10-14 20:36:24 +00001524defm CMN : AI1_cmp_irs<0b1011, "cmn",
Evan Cheng0ff94f72007-08-07 01:37:15 +00001525 BinOpFrag<(ARMcmp node:$LHS,(ineg node:$RHS))>>;
Rafael Espindolae5bbd6d2006-10-07 14:24:52 +00001526
Evan Chenga8e29892007-01-19 07:51:42 +00001527// Note that TST/TEQ don't set all the same flags that CMP does!
Evan Chengd87293c2008-11-06 08:47:38 +00001528defm TST : AI1_cmp_irs<0b1000, "tst",
David Goodwinc0309b42009-06-29 15:33:01 +00001529 BinOpFrag<(ARMcmpZ (and node:$LHS, node:$RHS), 0)>, 1>;
Evan Chengd87293c2008-11-06 08:47:38 +00001530defm TEQ : AI1_cmp_irs<0b1001, "teq",
David Goodwinc0309b42009-06-29 15:33:01 +00001531 BinOpFrag<(ARMcmpZ (xor node:$LHS, node:$RHS), 0)>, 1>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00001532
David Goodwinc0309b42009-06-29 15:33:01 +00001533defm CMPz : AI1_cmp_irs<0b1010, "cmp",
1534 BinOpFrag<(ARMcmpZ node:$LHS, node:$RHS)>>;
1535defm CMNz : AI1_cmp_irs<0b1011, "cmn",
1536 BinOpFrag<(ARMcmpZ node:$LHS,(ineg node:$RHS))>>;
Evan Cheng2c614c52007-06-06 10:17:05 +00001537
1538def : ARMPat<(ARMcmp GPR:$src, so_imm_neg:$imm),
1539 (CMNri GPR:$src, so_imm_neg:$imm)>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00001540
David Goodwinc0309b42009-06-29 15:33:01 +00001541def : ARMPat<(ARMcmpZ GPR:$src, so_imm_neg:$imm),
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00001542 (CMNri GPR:$src, so_imm_neg:$imm)>;
1543
Rafael Espindolae5bbd6d2006-10-07 14:24:52 +00001544
Evan Chenga8e29892007-01-19 07:51:42 +00001545// Conditional moves
Evan Chengc85e8322007-07-05 07:13:32 +00001546// FIXME: should be able to write a pattern for ARMcmov, but can't use
1547// a two-value operand where a dag node expects two operands. :(
Evan Chengd87293c2008-11-06 08:47:38 +00001548def MOVCCr : AI1<0b1101, (outs GPR:$dst), (ins GPR:$false, GPR:$true), DPFrm,
Evan Cheng162e3092009-10-26 23:45:59 +00001549 IIC_iCMOVr, "mov", "\t$dst, $true",
Evan Chengc85e8322007-07-05 07:13:32 +00001550 [/*(set GPR:$dst, (ARMcmov GPR:$false, GPR:$true, imm:$cc, CCR:$ccr))*/]>,
Bob Wilson8e86b512009-10-14 19:00:24 +00001551 RegConstraint<"$false = $dst">, UnaryDP {
Johnny Chen04301522009-11-07 00:54:36 +00001552 let Inst{11-4} = 0b00000000;
Bob Wilson8e86b512009-10-14 19:00:24 +00001553 let Inst{25} = 0;
1554}
Rafael Espindola493a7fc2006-10-10 20:38:57 +00001555
Evan Chengd87293c2008-11-06 08:47:38 +00001556def MOVCCs : AI1<0b1101, (outs GPR:$dst),
David Goodwin5d598aa2009-08-19 18:00:44 +00001557 (ins GPR:$false, so_reg:$true), DPSoRegFrm, IIC_iCMOVsr,
Evan Cheng162e3092009-10-26 23:45:59 +00001558 "mov", "\t$dst, $true",
Evan Chengc85e8322007-07-05 07:13:32 +00001559 [/*(set GPR:$dst, (ARMcmov GPR:$false, so_reg:$true, imm:$cc, CCR:$ccr))*/]>,
Bob Wilson8e86b512009-10-14 19:00:24 +00001560 RegConstraint<"$false = $dst">, UnaryDP {
Bob Wilson8e86b512009-10-14 19:00:24 +00001561 let Inst{25} = 0;
1562}
Rafael Espindola2dc0f2b2006-10-09 17:50:29 +00001563
Evan Chengd87293c2008-11-06 08:47:38 +00001564def MOVCCi : AI1<0b1101, (outs GPR:$dst),
David Goodwin5d598aa2009-08-19 18:00:44 +00001565 (ins GPR:$false, so_imm:$true), DPFrm, IIC_iCMOVi,
Evan Cheng162e3092009-10-26 23:45:59 +00001566 "mov", "\t$dst, $true",
Evan Chengc85e8322007-07-05 07:13:32 +00001567 [/*(set GPR:$dst, (ARMcmov GPR:$false, so_imm:$true, imm:$cc, CCR:$ccr))*/]>,
Evan Cheng7995ef32009-09-09 01:47:07 +00001568 RegConstraint<"$false = $dst">, UnaryDP {
Bob Wilson8e86b512009-10-14 19:00:24 +00001569 let Inst{25} = 1;
Evan Cheng7995ef32009-09-09 01:47:07 +00001570}
Rafael Espindolad9ae7782006-10-07 13:46:42 +00001571
Jim Grosbach3728e962009-12-10 00:11:09 +00001572//===----------------------------------------------------------------------===//
1573// Atomic operations intrinsics
1574//
1575
1576// memory barriers protect the atomic sequences
Jim Grosbachcbd77d22009-12-10 18:35:32 +00001577let isBarrier = 1, isPredicable = 0 in {
Jim Grosbach3728e962009-12-10 00:11:09 +00001578def Int_MemBarrierV7 : AI<(outs), (ins),
1579 Pseudo, NoItinerary,
1580 "dmb", "",
1581 [(ARMMemBarrier)]>,
Jim Grosbachcbd77d22009-12-10 18:35:32 +00001582 Requires<[HasV7]> {
1583 let Inst{31-4} = 0xf57ff05;
1584 // FIXME: add support for options other than a full system DMB
1585 let Inst{3-0} = 0b1111;
1586}
Jim Grosbach3728e962009-12-10 00:11:09 +00001587
1588def Int_SyncBarrierV7 : AI<(outs), (ins),
1589 Pseudo, NoItinerary,
1590 "dsb", "",
1591 [(ARMSyncBarrier)]>,
Jim Grosbachcbd77d22009-12-10 18:35:32 +00001592 Requires<[HasV7]> {
1593 let Inst{31-4} = 0xf57ff04;
1594 // FIXME: add support for options other than a full system DSB
1595 let Inst{3-0} = 0b1111;
1596}
Jim Grosbach3728e962009-12-10 00:11:09 +00001597}
Rafael Espindola4b20fbc2006-10-10 12:56:00 +00001598
Jim Grosbach5278eb82009-12-11 01:42:04 +00001599let usesCustomInserter = 1, mayLoad = 1, mayStore = 1 in {
1600 def ATOMIC_CMP_SWAP_I8 : PseudoInst<
1601 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary,
1602 "${:comment} ATOMIC_CMP_SWAP_I8 PSEUDO!",
1603 [(set GPR:$dst, (atomic_cmp_swap_8 GPR:$ptr, GPR:$old, GPR:$new))]>;
1604 def ATOMIC_CMP_SWAP_I16 : PseudoInst<
1605 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary,
1606 "${:comment} ATOMIC_CMP_SWAP_I16 PSEUDO!",
1607 [(set GPR:$dst, (atomic_cmp_swap_16 GPR:$ptr, GPR:$old, GPR:$new))]>;
1608 def ATOMIC_CMP_SWAP_I32 : PseudoInst<
1609 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary,
1610 "${:comment} ATOMIC_CMP_SWAP_I32 PSEUDO!",
1611 [(set GPR:$dst, (atomic_cmp_swap_32 GPR:$ptr, GPR:$old, GPR:$new))]>;
1612}
1613
1614let mayLoad = 1 in {
1615def LDREXB : AIldrex<0b10, (outs GPR:$dest), (ins GPR:$ptr), NoItinerary,
1616 "ldrexb", "\t$dest, [$ptr]",
1617 []>;
1618def LDREXH : AIldrex<0b11, (outs GPR:$dest), (ins GPR:$ptr), NoItinerary,
1619 "ldrexh", "\t$dest, [$ptr]",
1620 []>;
1621def LDREX : AIldrex<0b00, (outs GPR:$dest), (ins GPR:$ptr), NoItinerary,
1622 "ldrex", "\t$dest, [$ptr]",
1623 []>;
1624}
1625
1626let mayStore = 1 in {
1627def STREXB : AIstrex<0b10, (outs GPR:$success), (ins GPR:$src, GPR:$ptr),
1628 NoItinerary,
1629 "strexb", "\t$success, $src, [$ptr]",
1630 []>;
1631def STREXH : AIstrex<0b11, (outs GPR:$success), (ins GPR:$src, GPR:$ptr),
1632 NoItinerary,
1633 "strexh", "\t$success, $src, [$ptr]",
1634 []>;
1635def STREX : AIstrex<0b00, (outs GPR:$success), (ins GPR:$src, GPR:$ptr),
1636 NoItinerary,
1637 "strex", "\t$success, $src, [$ptr]",
1638 []>;
1639}
1640
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001641//===----------------------------------------------------------------------===//
1642// TLS Instructions
1643//
1644
1645// __aeabi_read_tp preserves the registers r1-r3.
Evan Cheng13ab0202007-07-10 18:08:01 +00001646let isCall = 1,
1647 Defs = [R0, R12, LR, CPSR] in {
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001648 def TPsoft : ABXI<0b1011, (outs), (ins), IIC_Br,
Evan Cheng162e3092009-10-26 23:45:59 +00001649 "bl\t__aeabi_read_tp",
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001650 [(set R0, ARMthread_pointer)]>;
1651}
Rafael Espindolac01c87c2006-10-17 20:33:13 +00001652
Evan Chenga8e29892007-01-19 07:51:42 +00001653//===----------------------------------------------------------------------===//
Jim Grosbach0e0da732009-05-12 23:59:14 +00001654// SJLJ Exception handling intrinsics
Jim Grosbach1add6592009-08-13 15:11:43 +00001655// eh_sjlj_setjmp() is an instruction sequence to store the return
Jim Grosbachf9570122009-05-14 00:46:35 +00001656// address and save #0 in R0 for the non-longjmp case.
Jim Grosbach0e0da732009-05-12 23:59:14 +00001657// Since by its nature we may be coming from some other function to get
1658// here, and we're using the stack frame for the containing function to
1659// save/restore registers, we can't keep anything live in regs across
Jim Grosbachf9570122009-05-14 00:46:35 +00001660// the eh_sjlj_setjmp(), else it will almost certainly have been tromped upon
Jim Grosbach0e0da732009-05-12 23:59:14 +00001661// when we get here from a longjmp(). We force everthing out of registers
Jim Grosbachf9570122009-05-14 00:46:35 +00001662// except for our own input by listing the relevant registers in Defs. By
1663// doing so, we also cause the prologue/epilogue code to actively preserve
1664// all of the callee-saved resgisters, which is exactly what we want.
Jim Grosbach0e0da732009-05-12 23:59:14 +00001665let Defs =
Jim Grosbachf35d2162009-08-13 16:59:44 +00001666 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR, D0,
1667 D1, D2, D3, D4, D5, D6, D7, D8, D9, D10, D11, D12, D13, D14, D15,
Evan Cheng0531d042009-07-29 20:10:36 +00001668 D16, D17, D18, D19, D20, D21, D22, D23, D24, D25, D26, D27, D28, D29, D30,
Evan Cheng756da122009-07-22 06:46:53 +00001669 D31 ] in {
Jim Grosbachf9570122009-05-14 00:46:35 +00001670 def Int_eh_sjlj_setjmp : XI<(outs), (ins GPR:$src),
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001671 AddrModeNone, SizeSpecial, IndexModeNone,
1672 Pseudo, NoItinerary,
Evan Cheng162e3092009-10-26 23:45:59 +00001673 "str\tsp, [$src, #+8] @ eh_setjmp begin\n\t"
1674 "add\tr12, pc, #8\n\t"
1675 "str\tr12, [$src, #+4]\n\t"
1676 "mov\tr0, #0\n\t"
1677 "add\tpc, pc, #0\n\t"
1678 "mov\tr0, #1 @ eh_setjmp end", "",
Jim Grosbachf9570122009-05-14 00:46:35 +00001679 [(set R0, (ARMeh_sjlj_setjmp GPR:$src))]>;
Jim Grosbach0e0da732009-05-12 23:59:14 +00001680}
1681
1682//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +00001683// Non-Instruction Patterns
1684//
Rafael Espindola5aca9272006-10-07 14:03:39 +00001685
Evan Chenga8e29892007-01-19 07:51:42 +00001686// Large immediate handling.
Rafael Espindola0505be02006-10-16 21:10:32 +00001687
Evan Chenga8e29892007-01-19 07:51:42 +00001688// Two piece so_imms.
Dan Gohmand45eddd2007-06-26 00:48:07 +00001689let isReMaterializable = 1 in
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001690def MOVi2pieces : AI1x2<(outs GPR:$dst), (ins so_imm2part:$src),
David Goodwin5d598aa2009-08-19 18:00:44 +00001691 Pseudo, IIC_iMOVi,
Evan Cheng162e3092009-10-26 23:45:59 +00001692 "mov", "\t$dst, $src",
Evan Cheng5adb66a2009-09-28 09:14:39 +00001693 [(set GPR:$dst, so_imm2part:$src)]>,
1694 Requires<[IsARM, NoV6T2]>;
Rafael Espindolaf621abc2006-10-17 13:36:07 +00001695
Evan Chenga8e29892007-01-19 07:51:42 +00001696def : ARMPat<(or GPR:$LHS, so_imm2part:$RHS),
Evan Chenge7cbe412009-07-08 21:03:57 +00001697 (ORRri (ORRri GPR:$LHS, (so_imm2part_1 imm:$RHS)),
1698 (so_imm2part_2 imm:$RHS))>;
Evan Chenga8e29892007-01-19 07:51:42 +00001699def : ARMPat<(xor GPR:$LHS, so_imm2part:$RHS),
Evan Chenge7cbe412009-07-08 21:03:57 +00001700 (EORri (EORri GPR:$LHS, (so_imm2part_1 imm:$RHS)),
1701 (so_imm2part_2 imm:$RHS))>;
Jim Grosbach65b7f3a2009-10-21 20:44:34 +00001702def : ARMPat<(add GPR:$LHS, so_imm2part:$RHS),
1703 (ADDri (ADDri GPR:$LHS, (so_imm2part_1 imm:$RHS)),
1704 (so_imm2part_2 imm:$RHS))>;
Jim Grosbach15e6ef82009-11-23 20:35:53 +00001705def : ARMPat<(add GPR:$LHS, so_neg_imm2part:$RHS),
1706 (SUBri (SUBri GPR:$LHS, (so_neg_imm2part_1 imm:$RHS)),
1707 (so_neg_imm2part_2 imm:$RHS))>;
Rafael Espindolaf621abc2006-10-17 13:36:07 +00001708
Evan Cheng5adb66a2009-09-28 09:14:39 +00001709// 32-bit immediate using movw + movt.
Chris Lattner017d9472009-10-20 00:40:56 +00001710// This is a single pseudo instruction, the benefit is that it can be remat'd
1711// as a single unit instead of having to handle reg inputs.
1712// FIXME: Remove this when we can do generalized remat.
Evan Cheng5adb66a2009-09-28 09:14:39 +00001713let isReMaterializable = 1 in
1714def MOVi32imm : AI1x2<(outs GPR:$dst), (ins i32imm:$src), Pseudo, IIC_iMOVi,
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +00001715 "movw", "\t$dst, ${src:lo16}\n\tmovt${p}\t$dst, ${src:hi16}",
Evan Cheng5adb66a2009-09-28 09:14:39 +00001716 [(set GPR:$dst, (i32 imm:$src))]>,
1717 Requires<[IsARM, HasV6T2]>;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001718
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +00001719// ConstantPool, GlobalAddress, and JumpTable
1720def : ARMPat<(ARMWrapper tglobaladdr :$dst), (LEApcrel tglobaladdr :$dst)>,
1721 Requires<[IsARM, DontUseMovt]>;
1722def : ARMPat<(ARMWrapper tconstpool :$dst), (LEApcrel tconstpool :$dst)>;
1723def : ARMPat<(ARMWrapper tglobaladdr :$dst), (MOVi32imm tglobaladdr :$dst)>,
1724 Requires<[IsARM, UseMovt]>;
1725def : ARMPat<(ARMWrapperJT tjumptable:$dst, imm:$id),
1726 (LEApcrelJT tjumptable:$dst, imm:$id)>;
1727
Evan Chenga8e29892007-01-19 07:51:42 +00001728// TODO: add,sub,and, 3-instr forms?
Rafael Espindola0505be02006-10-16 21:10:32 +00001729
Rafael Espindola24357862006-10-19 17:05:03 +00001730
Evan Chenga8e29892007-01-19 07:51:42 +00001731// Direct calls
Bob Wilson54fc1242009-06-22 21:01:46 +00001732def : ARMPat<(ARMcall texternalsym:$func), (BL texternalsym:$func)>,
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001733 Requires<[IsARM, IsNotDarwin]>;
Bob Wilson54fc1242009-06-22 21:01:46 +00001734def : ARMPat<(ARMcall texternalsym:$func), (BLr9 texternalsym:$func)>,
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001735 Requires<[IsARM, IsDarwin]>;
Rafael Espindola9dca7ad2006-11-01 14:13:27 +00001736
Evan Chenga8e29892007-01-19 07:51:42 +00001737// zextload i1 -> zextload i8
1738def : ARMPat<(zextloadi1 addrmode2:$addr), (LDRB addrmode2:$addr)>;
Lauro Ramos Venancioa8f9f4a2006-12-26 19:30:42 +00001739
Evan Chenga8e29892007-01-19 07:51:42 +00001740// extload -> zextload
1741def : ARMPat<(extloadi1 addrmode2:$addr), (LDRB addrmode2:$addr)>;
1742def : ARMPat<(extloadi8 addrmode2:$addr), (LDRB addrmode2:$addr)>;
1743def : ARMPat<(extloadi16 addrmode3:$addr), (LDRH addrmode3:$addr)>;
Rafael Espindola9dca7ad2006-11-01 14:13:27 +00001744
Evan Cheng83b5cf02008-11-05 23:22:34 +00001745def : ARMPat<(extloadi8 addrmodepc:$addr), (PICLDRB addrmodepc:$addr)>;
1746def : ARMPat<(extloadi16 addrmodepc:$addr), (PICLDRH addrmodepc:$addr)>;
1747
Evan Cheng34b12d22007-01-19 20:27:35 +00001748// smul* and smla*
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001749def : ARMV5TEPat<(mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
1750 (sra (shl GPR:$b, (i32 16)), (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00001751 (SMULBB GPR:$a, GPR:$b)>;
1752def : ARMV5TEPat<(mul sext_16_node:$a, sext_16_node:$b),
1753 (SMULBB GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001754def : ARMV5TEPat<(mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
1755 (sra GPR:$b, (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00001756 (SMULBT GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001757def : ARMV5TEPat<(mul sext_16_node:$a, (sra GPR:$b, (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00001758 (SMULBT GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001759def : ARMV5TEPat<(mul (sra GPR:$a, (i32 16)),
1760 (sra (shl GPR:$b, (i32 16)), (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00001761 (SMULTB GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001762def : ARMV5TEPat<(mul (sra GPR:$a, (i32 16)), sext_16_node:$b),
Evan Cheng34b12d22007-01-19 20:27:35 +00001763 (SMULTB GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001764def : ARMV5TEPat<(sra (mul GPR:$a, (sra (shl GPR:$b, (i32 16)), (i32 16))),
1765 (i32 16)),
Evan Cheng34b12d22007-01-19 20:27:35 +00001766 (SMULWB GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001767def : ARMV5TEPat<(sra (mul GPR:$a, sext_16_node:$b), (i32 16)),
Evan Cheng34b12d22007-01-19 20:27:35 +00001768 (SMULWB GPR:$a, GPR:$b)>;
1769
1770def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001771 (mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
1772 (sra (shl GPR:$b, (i32 16)), (i32 16)))),
Evan Cheng34b12d22007-01-19 20:27:35 +00001773 (SMLABB GPR:$a, GPR:$b, GPR:$acc)>;
1774def : ARMV5TEPat<(add GPR:$acc,
1775 (mul sext_16_node:$a, sext_16_node:$b)),
1776 (SMLABB GPR:$a, GPR:$b, GPR:$acc)>;
1777def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001778 (mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
1779 (sra GPR:$b, (i32 16)))),
Evan Cheng34b12d22007-01-19 20:27:35 +00001780 (SMLABT GPR:$a, GPR:$b, GPR:$acc)>;
1781def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001782 (mul sext_16_node:$a, (sra GPR:$b, (i32 16)))),
Evan Cheng34b12d22007-01-19 20:27:35 +00001783 (SMLABT GPR:$a, GPR:$b, GPR:$acc)>;
1784def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001785 (mul (sra GPR:$a, (i32 16)),
1786 (sra (shl GPR:$b, (i32 16)), (i32 16)))),
Evan Cheng34b12d22007-01-19 20:27:35 +00001787 (SMLATB GPR:$a, GPR:$b, GPR:$acc)>;
1788def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001789 (mul (sra GPR:$a, (i32 16)), sext_16_node:$b)),
Evan Cheng34b12d22007-01-19 20:27:35 +00001790 (SMLATB GPR:$a, GPR:$b, GPR:$acc)>;
1791def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001792 (sra (mul GPR:$a, (sra (shl GPR:$b, (i32 16)), (i32 16))),
1793 (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00001794 (SMLAWB GPR:$a, GPR:$b, GPR:$acc)>;
1795def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001796 (sra (mul GPR:$a, sext_16_node:$b), (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00001797 (SMLAWB GPR:$a, GPR:$b, GPR:$acc)>;
1798
Evan Chenga8e29892007-01-19 07:51:42 +00001799//===----------------------------------------------------------------------===//
1800// Thumb Support
1801//
1802
1803include "ARMInstrThumb.td"
1804
1805//===----------------------------------------------------------------------===//
Anton Korobeynikov52237112009-06-17 18:13:58 +00001806// Thumb2 Support
1807//
1808
1809include "ARMInstrThumb2.td"
1810
1811//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +00001812// Floating Point Support
1813//
1814
1815include "ARMInstrVFP.td"
Bob Wilson5bafff32009-06-22 23:27:02 +00001816
1817//===----------------------------------------------------------------------===//
1818// Advanced SIMD (NEON) Support
1819//
1820
1821include "ARMInstrNEON.td"