blob: 6a5078c21b677f490ec39caa57445d587d7de5f8 [file] [log] [blame]
Anton Korobeynikovd4022c32009-05-29 23:41:08 +00001//===- ARMInstrThumb2.td - Thumb2 support for ARM -------------------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the Thumb2 instruction set.
11//
12//===----------------------------------------------------------------------===//
Anton Korobeynikov52237112009-06-17 18:13:58 +000013
Evan Cheng06e16582009-07-10 01:54:42 +000014// IT block predicate field
15def it_pred : Operand<i32> {
Johnny Chen9d3acaa2010-03-02 17:57:15 +000016 let PrintMethod = "printMandatoryPredicateOperand";
Evan Cheng06e16582009-07-10 01:54:42 +000017}
18
19// IT block condition mask
20def it_mask : Operand<i32> {
21 let PrintMethod = "printThumbITMask";
22}
23
Evan Cheng5657c012009-07-29 02:18:14 +000024// Table branch address
25def tb_addrmode : Operand<i32> {
26 let PrintMethod = "printTBAddrMode";
27}
28
Anton Korobeynikov52237112009-06-17 18:13:58 +000029// Shifted operands. No register controlled shifts for Thumb2.
30// Note: We do not support rrx shifted operands yet.
31def t2_so_reg : Operand<i32>, // reg imm
Evan Cheng9cb9e672009-06-27 02:26:13 +000032 ComplexPattern<i32, 2, "SelectT2ShifterOperandReg",
Anton Korobeynikov52237112009-06-17 18:13:58 +000033 [shl,srl,sra,rotr]> {
Evan Cheng9cb9e672009-06-27 02:26:13 +000034 let PrintMethod = "printT2SOOperand";
Jim Grosbach6ccfc502010-07-30 02:41:01 +000035 let MIOperandInfo = (ops rGPR, i32imm);
Anton Korobeynikov52237112009-06-17 18:13:58 +000036}
37
Evan Chengf49810c2009-06-23 17:48:47 +000038// t2_so_imm_not_XFORM - Return the complement of a t2_so_imm value
39def t2_so_imm_not_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +000040 return CurDAG->getTargetConstant(~((uint32_t)N->getZExtValue()), MVT::i32);
Anton Korobeynikov52237112009-06-17 18:13:58 +000041}]>;
42
Evan Chengf49810c2009-06-23 17:48:47 +000043// t2_so_imm_neg_XFORM - Return the negation of a t2_so_imm value
44def t2_so_imm_neg_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +000045 return CurDAG->getTargetConstant(-((int)N->getZExtValue()), MVT::i32);
Evan Chengf49810c2009-06-23 17:48:47 +000046}]>;
Anton Korobeynikov52237112009-06-17 18:13:58 +000047
Evan Chengf49810c2009-06-23 17:48:47 +000048// t2_so_imm - Match a 32-bit immediate operand, which is an
49// 8-bit immediate rotated by an arbitrary number of bits, or an 8-bit
50// immediate splatted into multiple bytes of the word. t2_so_imm values are
51// represented in the imm field in the same 12-bit form that they are encoded
Jim Grosbach6935efc2009-11-24 00:20:27 +000052// into t2_so_imm instructions: the 8-bit immediate is the least significant
53// bits [bits 0-7], the 4-bit shift/splat amount is the next 4 bits [bits 8-11].
Jakob Stoklund Olesen00d3dda2010-08-17 20:39:04 +000054def t2_so_imm : Operand<i32>, PatLeaf<(imm), [{ return Pred_t2_so_imm(N); }]>;
Anton Korobeynikov52237112009-06-17 18:13:58 +000055
Jim Grosbach64171712010-02-16 21:07:46 +000056// t2_so_imm_not - Match an immediate that is a complement
Evan Chengf49810c2009-06-23 17:48:47 +000057// of a t2_so_imm.
58def t2_so_imm_not : Operand<i32>,
59 PatLeaf<(imm), [{
Evan Chenge7cbe412009-07-08 21:03:57 +000060 return ARM_AM::getT2SOImmVal(~((uint32_t)N->getZExtValue())) != -1;
61}], t2_so_imm_not_XFORM>;
Evan Chengf49810c2009-06-23 17:48:47 +000062
63// t2_so_imm_neg - Match an immediate that is a negation of a t2_so_imm.
64def t2_so_imm_neg : Operand<i32>,
65 PatLeaf<(imm), [{
Evan Chenge7cbe412009-07-08 21:03:57 +000066 return ARM_AM::getT2SOImmVal(-((int)N->getZExtValue())) != -1;
67}], t2_so_imm_neg_XFORM>;
Evan Chengf49810c2009-06-23 17:48:47 +000068
Jim Grosbach65b7f3a2009-10-21 20:44:34 +000069// Break t2_so_imm's up into two pieces. This handles immediates with up to 16
70// bits set in them. This uses t2_so_imm2part to match and t2_so_imm2part_[12]
71// to get the first/second pieces.
72def t2_so_imm2part : Operand<i32>,
73 PatLeaf<(imm), [{
74 return ARM_AM::isT2SOImmTwoPartVal((unsigned)N->getZExtValue());
75 }]> {
76}
77
78def t2_so_imm2part_1 : SDNodeXForm<imm, [{
79 unsigned V = ARM_AM::getT2SOImmTwoPartFirst((unsigned)N->getZExtValue());
80 return CurDAG->getTargetConstant(V, MVT::i32);
81}]>;
82
83def t2_so_imm2part_2 : SDNodeXForm<imm, [{
84 unsigned V = ARM_AM::getT2SOImmTwoPartSecond((unsigned)N->getZExtValue());
85 return CurDAG->getTargetConstant(V, MVT::i32);
86}]>;
87
Jim Grosbach15e6ef82009-11-23 20:35:53 +000088def t2_so_neg_imm2part : Operand<i32>, PatLeaf<(imm), [{
89 return ARM_AM::isT2SOImmTwoPartVal(-(int)N->getZExtValue());
90 }]> {
91}
92
93def t2_so_neg_imm2part_1 : SDNodeXForm<imm, [{
94 unsigned V = ARM_AM::getT2SOImmTwoPartFirst(-(int)N->getZExtValue());
95 return CurDAG->getTargetConstant(V, MVT::i32);
96}]>;
97
98def t2_so_neg_imm2part_2 : SDNodeXForm<imm, [{
99 unsigned V = ARM_AM::getT2SOImmTwoPartSecond(-(int)N->getZExtValue());
100 return CurDAG->getTargetConstant(V, MVT::i32);
101}]>;
102
Evan Chenga67efd12009-06-23 19:39:13 +0000103/// imm1_31 predicate - True if the 32-bit immediate is in the range [1,31].
104def imm1_31 : PatLeaf<(i32 imm), [{
105 return (int32_t)N->getZExtValue() >= 1 && (int32_t)N->getZExtValue() < 32;
106}]>;
107
Evan Chengf49810c2009-06-23 17:48:47 +0000108/// imm0_4095 predicate - True if the 32-bit immediate is in the range [0.4095].
Evan Cheng86198642009-08-07 00:34:42 +0000109def imm0_4095 : Operand<i32>,
110 PatLeaf<(i32 imm), [{
Evan Chengf49810c2009-06-23 17:48:47 +0000111 return (uint32_t)N->getZExtValue() < 4096;
112}]>;
Anton Korobeynikov52237112009-06-17 18:13:58 +0000113
Jim Grosbach64171712010-02-16 21:07:46 +0000114def imm0_4095_neg : PatLeaf<(i32 imm), [{
115 return (uint32_t)(-N->getZExtValue()) < 4096;
116}], imm_neg_XFORM>;
Anton Korobeynikov52237112009-06-17 18:13:58 +0000117
Evan Chengfa2ea1a2009-08-04 01:41:15 +0000118def imm0_255_neg : PatLeaf<(i32 imm), [{
119 return (uint32_t)(-N->getZExtValue()) < 255;
Jim Grosbach64171712010-02-16 21:07:46 +0000120}], imm_neg_XFORM>;
Evan Chengfa2ea1a2009-08-04 01:41:15 +0000121
Jim Grosbach502e0aa2010-07-14 17:45:16 +0000122def imm0_255_not : PatLeaf<(i32 imm), [{
123 return (uint32_t)(~N->getZExtValue()) < 255;
124}], imm_comp_XFORM>;
125
Evan Cheng055b0312009-06-29 07:51:04 +0000126// Define Thumb2 specific addressing modes.
127
128// t2addrmode_imm12 := reg + imm12
129def t2addrmode_imm12 : Operand<i32>,
130 ComplexPattern<i32, 2, "SelectT2AddrModeImm12", []> {
131 let PrintMethod = "printT2AddrModeImm12Operand";
132 let MIOperandInfo = (ops GPR:$base, i32imm:$offsimm);
133}
134
Johnny Chen0635fc52010-03-04 17:40:44 +0000135// t2addrmode_imm8 := reg +/- imm8
Evan Cheng055b0312009-06-29 07:51:04 +0000136def t2addrmode_imm8 : Operand<i32>,
137 ComplexPattern<i32, 2, "SelectT2AddrModeImm8", []> {
138 let PrintMethod = "printT2AddrModeImm8Operand";
139 let MIOperandInfo = (ops GPR:$base, i32imm:$offsimm);
140}
141
Evan Cheng6d94f112009-07-03 00:06:39 +0000142def t2am_imm8_offset : Operand<i32>,
Chris Lattner52a261b2010-09-21 20:31:19 +0000143 ComplexPattern<i32, 1, "SelectT2AddrModeImm8Offset",
144 [], [SDNPWantRoot]> {
Evan Chenge88d5ce2009-07-02 07:28:31 +0000145 let PrintMethod = "printT2AddrModeImm8OffsetOperand";
146}
147
Evan Cheng5c874172009-07-09 22:21:59 +0000148// t2addrmode_imm8s4 := reg +/- (imm8 << 2)
Chris Lattner979b0612010-09-05 22:51:11 +0000149def t2addrmode_imm8s4 : Operand<i32> {
Evan Cheng5c874172009-07-09 22:21:59 +0000150 let PrintMethod = "printT2AddrModeImm8s4Operand";
David Goodwin6647cea2009-06-30 22:50:01 +0000151 let MIOperandInfo = (ops GPR:$base, i32imm:$offsimm);
152}
153
Johnny Chenae1757b2010-03-11 01:13:36 +0000154def t2am_imm8s4_offset : Operand<i32> {
155 let PrintMethod = "printT2AddrModeImm8s4OffsetOperand";
156}
157
Evan Chengcba962d2009-07-09 20:40:44 +0000158// t2addrmode_so_reg := reg + (reg << imm2)
Evan Cheng055b0312009-06-29 07:51:04 +0000159def t2addrmode_so_reg : Operand<i32>,
160 ComplexPattern<i32, 3, "SelectT2AddrModeSoReg", []> {
161 let PrintMethod = "printT2AddrModeSoRegOperand";
Jim Grosbach6ccfc502010-07-30 02:41:01 +0000162 let MIOperandInfo = (ops GPR:$base, rGPR:$offsreg, i32imm:$offsimm);
Evan Cheng055b0312009-06-29 07:51:04 +0000163}
164
165
Anton Korobeynikov52237112009-06-17 18:13:58 +0000166//===----------------------------------------------------------------------===//
Evan Cheng9cb9e672009-06-27 02:26:13 +0000167// Multiclass helpers...
Anton Korobeynikov52237112009-06-17 18:13:58 +0000168//
169
Evan Chenga67efd12009-06-23 19:39:13 +0000170/// T2I_un_irs - Defines a set of (op reg, {so_imm|r|so_reg}) patterns for a
Evan Cheng0aa1d8c2009-06-25 02:08:06 +0000171/// unary operation that produces a value. These are predicable and can be
172/// changed to modify CPSR.
Johnny Chend68e1192009-12-15 17:24:14 +0000173multiclass T2I_un_irs<bits<4> opcod, string opc, PatFrag opnode,
174 bit Cheap = 0, bit ReMat = 0> {
Evan Chenga67efd12009-06-23 19:39:13 +0000175 // shifted imm
Jim Grosbach6ccfc502010-07-30 02:41:01 +0000176 def i : T2sI<(outs rGPR:$dst), (ins t2_so_imm:$src), IIC_iMOVi,
Evan Cheng699beba2009-10-27 00:08:59 +0000177 opc, "\t$dst, $src",
Jim Grosbach6ccfc502010-07-30 02:41:01 +0000178 [(set rGPR:$dst, (opnode t2_so_imm:$src))]> {
Evan Chenga67efd12009-06-23 19:39:13 +0000179 let isAsCheapAsAMove = Cheap;
180 let isReMaterializable = ReMat;
Johnny Chend68e1192009-12-15 17:24:14 +0000181 let Inst{31-27} = 0b11110;
182 let Inst{25} = 0;
183 let Inst{24-21} = opcod;
184 let Inst{20} = ?; // The S bit.
185 let Inst{19-16} = 0b1111; // Rn
186 let Inst{15} = 0;
Evan Chenga67efd12009-06-23 19:39:13 +0000187 }
188 // register
Jim Grosbach6ccfc502010-07-30 02:41:01 +0000189 def r : T2sI<(outs rGPR:$dst), (ins rGPR:$src), IIC_iMOVr,
Bob Wilsonc21763f2010-05-24 22:41:19 +0000190 opc, ".w\t$dst, $src",
Jim Grosbach6ccfc502010-07-30 02:41:01 +0000191 [(set rGPR:$dst, (opnode rGPR:$src))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000192 let Inst{31-27} = 0b11101;
193 let Inst{26-25} = 0b01;
194 let Inst{24-21} = opcod;
195 let Inst{20} = ?; // The S bit.
196 let Inst{19-16} = 0b1111; // Rn
197 let Inst{14-12} = 0b000; // imm3
198 let Inst{7-6} = 0b00; // imm2
199 let Inst{5-4} = 0b00; // type
200 }
Evan Chenga67efd12009-06-23 19:39:13 +0000201 // shifted register
Jim Grosbach6ccfc502010-07-30 02:41:01 +0000202 def s : T2sI<(outs rGPR:$dst), (ins t2_so_reg:$src), IIC_iMOVsi,
Bob Wilsonc21763f2010-05-24 22:41:19 +0000203 opc, ".w\t$dst, $src",
Jim Grosbach6ccfc502010-07-30 02:41:01 +0000204 [(set rGPR:$dst, (opnode t2_so_reg:$src))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000205 let Inst{31-27} = 0b11101;
206 let Inst{26-25} = 0b01;
207 let Inst{24-21} = opcod;
208 let Inst{20} = ?; // The S bit.
209 let Inst{19-16} = 0b1111; // Rn
210 }
Evan Chenga67efd12009-06-23 19:39:13 +0000211}
212
213/// T2I_bin_irs - Defines a set of (op reg, {so_imm|r|so_reg}) patterns for a
Bob Wilson4876bdb2010-05-25 04:43:08 +0000214/// binary operation that produces a value. These are predicable and can be
Evan Cheng0aa1d8c2009-06-25 02:08:06 +0000215/// changed to modify CPSR.
Jim Grosbach64171712010-02-16 21:07:46 +0000216multiclass T2I_bin_irs<bits<4> opcod, string opc, PatFrag opnode,
Bill Wendling4822bce2010-08-30 01:47:35 +0000217 bit Commutable = 0, string wide = ""> {
Anton Korobeynikov52237112009-06-17 18:13:58 +0000218 // shifted imm
Jim Grosbach6ccfc502010-07-30 02:41:01 +0000219 def ri : T2sI<(outs rGPR:$dst), (ins rGPR:$lhs, t2_so_imm:$rhs), IIC_iALUi,
Evan Cheng699beba2009-10-27 00:08:59 +0000220 opc, "\t$dst, $lhs, $rhs",
Jim Grosbach6ccfc502010-07-30 02:41:01 +0000221 [(set rGPR:$dst, (opnode rGPR:$lhs, t2_so_imm:$rhs))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000222 let Inst{31-27} = 0b11110;
223 let Inst{25} = 0;
224 let Inst{24-21} = opcod;
Bill Wendling4822bce2010-08-30 01:47:35 +0000225 let Inst{20} = ?; // The S bit.
Johnny Chend68e1192009-12-15 17:24:14 +0000226 let Inst{15} = 0;
227 }
Evan Chenga67efd12009-06-23 19:39:13 +0000228 // register
Jim Grosbach6ccfc502010-07-30 02:41:01 +0000229 def rr : T2sI<(outs rGPR:$dst), (ins rGPR:$lhs, rGPR:$rhs), IIC_iALUr,
Evan Cheng699beba2009-10-27 00:08:59 +0000230 opc, !strconcat(wide, "\t$dst, $lhs, $rhs"),
Jim Grosbach6ccfc502010-07-30 02:41:01 +0000231 [(set rGPR:$dst, (opnode rGPR:$lhs, rGPR:$rhs))]> {
Evan Cheng8de898a2009-06-26 00:19:44 +0000232 let isCommutable = Commutable;
Johnny Chend68e1192009-12-15 17:24:14 +0000233 let Inst{31-27} = 0b11101;
234 let Inst{26-25} = 0b01;
235 let Inst{24-21} = opcod;
Bill Wendling4822bce2010-08-30 01:47:35 +0000236 let Inst{20} = ?; // The S bit.
Johnny Chend68e1192009-12-15 17:24:14 +0000237 let Inst{14-12} = 0b000; // imm3
238 let Inst{7-6} = 0b00; // imm2
239 let Inst{5-4} = 0b00; // type
Evan Cheng8de898a2009-06-26 00:19:44 +0000240 }
Anton Korobeynikov52237112009-06-17 18:13:58 +0000241 // shifted register
Jim Grosbach6ccfc502010-07-30 02:41:01 +0000242 def rs : T2sI<(outs rGPR:$dst), (ins rGPR:$lhs, t2_so_reg:$rhs), IIC_iALUsi,
Evan Cheng699beba2009-10-27 00:08:59 +0000243 opc, !strconcat(wide, "\t$dst, $lhs, $rhs"),
Jim Grosbach6ccfc502010-07-30 02:41:01 +0000244 [(set rGPR:$dst, (opnode rGPR:$lhs, t2_so_reg:$rhs))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000245 let Inst{31-27} = 0b11101;
246 let Inst{26-25} = 0b01;
247 let Inst{24-21} = opcod;
Bill Wendling4822bce2010-08-30 01:47:35 +0000248 let Inst{20} = ?; // The S bit.
249 }
250}
251
David Goodwin1f096272009-07-27 23:34:12 +0000252/// T2I_bin_w_irs - Same as T2I_bin_irs except these operations need
253// the ".w" prefix to indicate that they are wide.
Johnny Chend68e1192009-12-15 17:24:14 +0000254multiclass T2I_bin_w_irs<bits<4> opcod, string opc, PatFrag opnode,
255 bit Commutable = 0> :
Bill Wendling4822bce2010-08-30 01:47:35 +0000256 T2I_bin_irs<opcod, opc, opnode, Commutable, ".w">;
Bill Wendling1f7bf0e2010-08-29 03:55:31 +0000257
Evan Cheng1e249e32009-06-25 20:59:23 +0000258/// T2I_rbin_is - Same as T2I_bin_irs except the order of operands are
Bob Wilson20d8e4e2010-08-13 23:24:25 +0000259/// reversed. The 'rr' form is only defined for the disassembler; for codegen
260/// it is equivalent to the T2I_bin_irs counterpart.
261multiclass T2I_rbin_irs<bits<4> opcod, string opc, PatFrag opnode> {
Evan Chengf49810c2009-06-23 17:48:47 +0000262 // shifted imm
Jim Grosbach6ccfc502010-07-30 02:41:01 +0000263 def ri : T2sI<(outs rGPR:$dst), (ins rGPR:$rhs, t2_so_imm:$lhs), IIC_iALUi,
Bob Wilson4876bdb2010-05-25 04:43:08 +0000264 opc, ".w\t$dst, $rhs, $lhs",
Jim Grosbach6ccfc502010-07-30 02:41:01 +0000265 [(set rGPR:$dst, (opnode t2_so_imm:$lhs, rGPR:$rhs))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000266 let Inst{31-27} = 0b11110;
267 let Inst{25} = 0;
268 let Inst{24-21} = opcod;
Bob Wilson4876bdb2010-05-25 04:43:08 +0000269 let Inst{20} = ?; // The S bit.
Johnny Chend68e1192009-12-15 17:24:14 +0000270 let Inst{15} = 0;
271 }
Bob Wilson20d8e4e2010-08-13 23:24:25 +0000272 // register
273 def rr : T2sI<(outs rGPR:$dst), (ins rGPR:$rhs, rGPR:$lhs), IIC_iALUr,
274 opc, "\t$dst, $rhs, $lhs",
Bob Wilson136e4912010-08-14 03:18:29 +0000275 [/* For disassembly only; pattern left blank */]> {
Bob Wilson20d8e4e2010-08-13 23:24:25 +0000276 let Inst{31-27} = 0b11101;
277 let Inst{26-25} = 0b01;
278 let Inst{24-21} = opcod;
279 let Inst{20} = ?; // The S bit.
280 let Inst{14-12} = 0b000; // imm3
281 let Inst{7-6} = 0b00; // imm2
282 let Inst{5-4} = 0b00; // type
283 }
Evan Chengf49810c2009-06-23 17:48:47 +0000284 // shifted register
Jim Grosbach6ccfc502010-07-30 02:41:01 +0000285 def rs : T2sI<(outs rGPR:$dst), (ins rGPR:$rhs, t2_so_reg:$lhs), IIC_iALUsi,
Bob Wilson4876bdb2010-05-25 04:43:08 +0000286 opc, "\t$dst, $rhs, $lhs",
Jim Grosbach6ccfc502010-07-30 02:41:01 +0000287 [(set rGPR:$dst, (opnode t2_so_reg:$lhs, rGPR:$rhs))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000288 let Inst{31-27} = 0b11101;
289 let Inst{26-25} = 0b01;
290 let Inst{24-21} = opcod;
Bob Wilson4876bdb2010-05-25 04:43:08 +0000291 let Inst{20} = ?; // The S bit.
Johnny Chend68e1192009-12-15 17:24:14 +0000292 }
Evan Chengf49810c2009-06-23 17:48:47 +0000293}
294
Evan Chenga67efd12009-06-23 19:39:13 +0000295/// T2I_bin_s_irs - Similar to T2I_bin_irs except it sets the 's' bit so the
Anton Korobeynikov52237112009-06-17 18:13:58 +0000296/// instruction modifies the CPSR register.
297let Defs = [CPSR] in {
Johnny Chend68e1192009-12-15 17:24:14 +0000298multiclass T2I_bin_s_irs<bits<4> opcod, string opc, PatFrag opnode,
299 bit Commutable = 0> {
Anton Korobeynikov52237112009-06-17 18:13:58 +0000300 // shifted imm
Jim Grosbach6ccfc502010-07-30 02:41:01 +0000301 def ri : T2I<(outs rGPR:$dst), (ins GPR:$lhs, t2_so_imm:$rhs), IIC_iALUi,
Evan Cheng699beba2009-10-27 00:08:59 +0000302 !strconcat(opc, "s"), ".w\t$dst, $lhs, $rhs",
Jim Grosbach6ccfc502010-07-30 02:41:01 +0000303 [(set rGPR:$dst, (opnode GPR:$lhs, t2_so_imm:$rhs))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000304 let Inst{31-27} = 0b11110;
305 let Inst{25} = 0;
306 let Inst{24-21} = opcod;
307 let Inst{20} = 1; // The S bit.
308 let Inst{15} = 0;
309 }
Evan Chenga67efd12009-06-23 19:39:13 +0000310 // register
Jim Grosbach6ccfc502010-07-30 02:41:01 +0000311 def rr : T2I<(outs rGPR:$dst), (ins GPR:$lhs, rGPR:$rhs), IIC_iALUr,
Evan Cheng699beba2009-10-27 00:08:59 +0000312 !strconcat(opc, "s"), ".w\t$dst, $lhs, $rhs",
Jim Grosbach6ccfc502010-07-30 02:41:01 +0000313 [(set rGPR:$dst, (opnode GPR:$lhs, rGPR:$rhs))]> {
Evan Cheng8de898a2009-06-26 00:19:44 +0000314 let isCommutable = Commutable;
Johnny Chend68e1192009-12-15 17:24:14 +0000315 let Inst{31-27} = 0b11101;
316 let Inst{26-25} = 0b01;
317 let Inst{24-21} = opcod;
318 let Inst{20} = 1; // The S bit.
319 let Inst{14-12} = 0b000; // imm3
320 let Inst{7-6} = 0b00; // imm2
321 let Inst{5-4} = 0b00; // type
Evan Cheng8de898a2009-06-26 00:19:44 +0000322 }
Anton Korobeynikov52237112009-06-17 18:13:58 +0000323 // shifted register
Jim Grosbach6ccfc502010-07-30 02:41:01 +0000324 def rs : T2I<(outs rGPR:$dst), (ins GPR:$lhs, t2_so_reg:$rhs), IIC_iALUsi,
Evan Cheng699beba2009-10-27 00:08:59 +0000325 !strconcat(opc, "s"), ".w\t$dst, $lhs, $rhs",
Jim Grosbach6ccfc502010-07-30 02:41:01 +0000326 [(set rGPR:$dst, (opnode GPR:$lhs, t2_so_reg:$rhs))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000327 let Inst{31-27} = 0b11101;
328 let Inst{26-25} = 0b01;
329 let Inst{24-21} = opcod;
330 let Inst{20} = 1; // The S bit.
331 }
Anton Korobeynikov52237112009-06-17 18:13:58 +0000332}
333}
334
Evan Chenga67efd12009-06-23 19:39:13 +0000335/// T2I_bin_ii12rs - Defines a set of (op reg, {so_imm|imm0_4095|r|so_reg})
336/// patterns for a binary operation that produces a value.
Johnny Chend68e1192009-12-15 17:24:14 +0000337multiclass T2I_bin_ii12rs<bits<3> op23_21, string opc, PatFrag opnode,
338 bit Commutable = 0> {
Evan Chengf49810c2009-06-23 17:48:47 +0000339 // shifted imm
Jim Grosbach663e3392010-08-30 19:49:58 +0000340 // The register-immediate version is re-materializable. This is useful
341 // in particular for taking the address of a local.
342 let isReMaterializable = 1 in {
Jim Grosbach6ccfc502010-07-30 02:41:01 +0000343 def ri : T2sI<(outs rGPR:$dst), (ins GPR:$lhs, t2_so_imm:$rhs), IIC_iALUi,
Evan Cheng699beba2009-10-27 00:08:59 +0000344 opc, ".w\t$dst, $lhs, $rhs",
Jim Grosbach6ccfc502010-07-30 02:41:01 +0000345 [(set rGPR:$dst, (opnode GPR:$lhs, t2_so_imm:$rhs))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000346 let Inst{31-27} = 0b11110;
347 let Inst{25} = 0;
348 let Inst{24} = 1;
349 let Inst{23-21} = op23_21;
350 let Inst{20} = 0; // The S bit.
351 let Inst{15} = 0;
352 }
Jim Grosbach663e3392010-08-30 19:49:58 +0000353 }
Evan Chengf49810c2009-06-23 17:48:47 +0000354 // 12-bit imm
Jim Grosbach6ccfc502010-07-30 02:41:01 +0000355 def ri12 : T2I<(outs rGPR:$dst), (ins GPR:$lhs, imm0_4095:$rhs), IIC_iALUi,
Bob Wilsonf5fd4992010-03-08 22:56:15 +0000356 !strconcat(opc, "w"), "\t$dst, $lhs, $rhs",
Jim Grosbach6ccfc502010-07-30 02:41:01 +0000357 [(set rGPR:$dst, (opnode GPR:$lhs, imm0_4095:$rhs))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000358 let Inst{31-27} = 0b11110;
359 let Inst{25} = 1;
360 let Inst{24} = 0;
361 let Inst{23-21} = op23_21;
362 let Inst{20} = 0; // The S bit.
363 let Inst{15} = 0;
364 }
Evan Chenga67efd12009-06-23 19:39:13 +0000365 // register
Jim Grosbach6ccfc502010-07-30 02:41:01 +0000366 def rr : T2sI<(outs rGPR:$dst), (ins GPR:$lhs, rGPR:$rhs), IIC_iALUr,
Evan Cheng699beba2009-10-27 00:08:59 +0000367 opc, ".w\t$dst, $lhs, $rhs",
Jim Grosbach6ccfc502010-07-30 02:41:01 +0000368 [(set rGPR:$dst, (opnode GPR:$lhs, rGPR:$rhs))]> {
Evan Cheng8de898a2009-06-26 00:19:44 +0000369 let isCommutable = Commutable;
Johnny Chend68e1192009-12-15 17:24:14 +0000370 let Inst{31-27} = 0b11101;
371 let Inst{26-25} = 0b01;
372 let Inst{24} = 1;
373 let Inst{23-21} = op23_21;
374 let Inst{20} = 0; // The S bit.
375 let Inst{14-12} = 0b000; // imm3
376 let Inst{7-6} = 0b00; // imm2
377 let Inst{5-4} = 0b00; // type
Evan Cheng8de898a2009-06-26 00:19:44 +0000378 }
Evan Chengf49810c2009-06-23 17:48:47 +0000379 // shifted register
Jim Grosbach6ccfc502010-07-30 02:41:01 +0000380 def rs : T2sI<(outs rGPR:$dst), (ins GPR:$lhs, t2_so_reg:$rhs), IIC_iALUsi,
Evan Cheng699beba2009-10-27 00:08:59 +0000381 opc, ".w\t$dst, $lhs, $rhs",
Jim Grosbach6ccfc502010-07-30 02:41:01 +0000382 [(set rGPR:$dst, (opnode GPR:$lhs, t2_so_reg:$rhs))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000383 let Inst{31-27} = 0b11101;
Johnny Chend68e1192009-12-15 17:24:14 +0000384 let Inst{26-25} = 0b01;
Johnny Chend248ffb2010-01-08 17:41:33 +0000385 let Inst{24} = 1;
Johnny Chend68e1192009-12-15 17:24:14 +0000386 let Inst{23-21} = op23_21;
387 let Inst{20} = 0; // The S bit.
388 }
Evan Chengf49810c2009-06-23 17:48:47 +0000389}
390
Jim Grosbach6935efc2009-11-24 00:20:27 +0000391/// T2I_adde_sube_irs - Defines a set of (op reg, {so_imm|r|so_reg}) patterns
Jim Grosbach39be8fc2010-02-16 20:42:29 +0000392/// for a binary operation that produces a value and use the carry
Jim Grosbach6935efc2009-11-24 00:20:27 +0000393/// bit. It's not predicable.
Evan Cheng62674222009-06-25 23:34:10 +0000394let Uses = [CPSR] in {
Jim Grosbach80dc1162010-02-16 21:23:02 +0000395multiclass T2I_adde_sube_irs<bits<4> opcod, string opc, PatFrag opnode,
396 bit Commutable = 0> {
Anton Korobeynikov52237112009-06-17 18:13:58 +0000397 // shifted imm
Jim Grosbach6ccfc502010-07-30 02:41:01 +0000398 def ri : T2sI<(outs rGPR:$dst), (ins rGPR:$lhs, t2_so_imm:$rhs), IIC_iALUi,
Evan Cheng699beba2009-10-27 00:08:59 +0000399 opc, "\t$dst, $lhs, $rhs",
Jim Grosbach6ccfc502010-07-30 02:41:01 +0000400 [(set rGPR:$dst, (opnode rGPR:$lhs, t2_so_imm:$rhs))]>,
Jim Grosbach39be8fc2010-02-16 20:42:29 +0000401 Requires<[IsThumb2]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000402 let Inst{31-27} = 0b11110;
403 let Inst{25} = 0;
404 let Inst{24-21} = opcod;
405 let Inst{20} = 0; // The S bit.
406 let Inst{15} = 0;
407 }
Evan Chenga67efd12009-06-23 19:39:13 +0000408 // register
Jim Grosbach6ccfc502010-07-30 02:41:01 +0000409 def rr : T2sI<(outs rGPR:$dst), (ins rGPR:$lhs, rGPR:$rhs), IIC_iALUr,
Evan Cheng699beba2009-10-27 00:08:59 +0000410 opc, ".w\t$dst, $lhs, $rhs",
Jim Grosbach6ccfc502010-07-30 02:41:01 +0000411 [(set rGPR:$dst, (opnode rGPR:$lhs, rGPR:$rhs))]>,
Jim Grosbach39be8fc2010-02-16 20:42:29 +0000412 Requires<[IsThumb2]> {
Evan Cheng8de898a2009-06-26 00:19:44 +0000413 let isCommutable = Commutable;
Johnny Chend68e1192009-12-15 17:24:14 +0000414 let Inst{31-27} = 0b11101;
415 let Inst{26-25} = 0b01;
416 let Inst{24-21} = opcod;
417 let Inst{20} = 0; // The S bit.
418 let Inst{14-12} = 0b000; // imm3
419 let Inst{7-6} = 0b00; // imm2
420 let Inst{5-4} = 0b00; // type
Evan Cheng8de898a2009-06-26 00:19:44 +0000421 }
Anton Korobeynikov52237112009-06-17 18:13:58 +0000422 // shifted register
Jim Grosbach6ccfc502010-07-30 02:41:01 +0000423 def rs : T2sI<(outs rGPR:$dst), (ins rGPR:$lhs, t2_so_reg:$rhs), IIC_iALUsi,
Evan Cheng699beba2009-10-27 00:08:59 +0000424 opc, ".w\t$dst, $lhs, $rhs",
Jim Grosbach6ccfc502010-07-30 02:41:01 +0000425 [(set rGPR:$dst, (opnode rGPR:$lhs, t2_so_reg:$rhs))]>,
Jim Grosbach39be8fc2010-02-16 20:42:29 +0000426 Requires<[IsThumb2]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000427 let Inst{31-27} = 0b11101;
428 let Inst{26-25} = 0b01;
429 let Inst{24-21} = opcod;
430 let Inst{20} = 0; // The S bit.
431 }
Jim Grosbach39be8fc2010-02-16 20:42:29 +0000432}
433
434// Carry setting variants
435let Defs = [CPSR] in {
Jim Grosbach80dc1162010-02-16 21:23:02 +0000436multiclass T2I_adde_sube_s_irs<bits<4> opcod, string opc, PatFrag opnode,
437 bit Commutable = 0> {
Evan Cheng62674222009-06-25 23:34:10 +0000438 // shifted imm
Jim Grosbach6ccfc502010-07-30 02:41:01 +0000439 def ri : T2sI<(outs rGPR:$dst), (ins rGPR:$lhs, t2_so_imm:$rhs), IIC_iALUi,
Johnny Chenb5031ad2010-03-02 19:38:59 +0000440 opc, "\t$dst, $lhs, $rhs",
Jim Grosbach6ccfc502010-07-30 02:41:01 +0000441 [(set rGPR:$dst, (opnode rGPR:$lhs, t2_so_imm:$rhs))]>,
Johnny Chenb5031ad2010-03-02 19:38:59 +0000442 Requires<[IsThumb2]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000443 let Inst{31-27} = 0b11110;
444 let Inst{25} = 0;
445 let Inst{24-21} = opcod;
446 let Inst{20} = 1; // The S bit.
447 let Inst{15} = 0;
448 }
Evan Cheng62674222009-06-25 23:34:10 +0000449 // register
Jim Grosbach6ccfc502010-07-30 02:41:01 +0000450 def rr : T2sI<(outs rGPR:$dst), (ins rGPR:$lhs, rGPR:$rhs), IIC_iALUr,
Johnny Chenb5031ad2010-03-02 19:38:59 +0000451 opc, ".w\t$dst, $lhs, $rhs",
Jim Grosbach6ccfc502010-07-30 02:41:01 +0000452 [(set rGPR:$dst, (opnode rGPR:$lhs, rGPR:$rhs))]>,
Johnny Chenb5031ad2010-03-02 19:38:59 +0000453 Requires<[IsThumb2]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000454 let isCommutable = Commutable;
455 let Inst{31-27} = 0b11101;
456 let Inst{26-25} = 0b01;
457 let Inst{24-21} = opcod;
458 let Inst{20} = 1; // The S bit.
459 let Inst{14-12} = 0b000; // imm3
460 let Inst{7-6} = 0b00; // imm2
461 let Inst{5-4} = 0b00; // type
Evan Cheng8de898a2009-06-26 00:19:44 +0000462 }
Evan Cheng62674222009-06-25 23:34:10 +0000463 // shifted register
Jim Grosbach6ccfc502010-07-30 02:41:01 +0000464 def rs : T2sI<(outs rGPR:$dst), (ins rGPR:$lhs, t2_so_reg:$rhs), IIC_iALUsi,
Johnny Chenb5031ad2010-03-02 19:38:59 +0000465 opc, ".w\t$dst, $lhs, $rhs",
Jim Grosbach6ccfc502010-07-30 02:41:01 +0000466 [(set rGPR:$dst, (opnode rGPR:$lhs, t2_so_reg:$rhs))]>,
Johnny Chenb5031ad2010-03-02 19:38:59 +0000467 Requires<[IsThumb2]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000468 let Inst{31-27} = 0b11101;
469 let Inst{26-25} = 0b01;
470 let Inst{24-21} = opcod;
471 let Inst{20} = 1; // The S bit.
Evan Cheng8de898a2009-06-26 00:19:44 +0000472 }
Evan Chengf49810c2009-06-23 17:48:47 +0000473}
474}
Jim Grosbach39be8fc2010-02-16 20:42:29 +0000475}
Evan Chengf49810c2009-06-23 17:48:47 +0000476
Bob Wilson20d8e4e2010-08-13 23:24:25 +0000477/// T2I_rbin_s_is - Same as T2I_rbin_irs except sets 's' bit and the register
478/// version is not needed since this is only for codegen.
Evan Cheng1e249e32009-06-25 20:59:23 +0000479let Defs = [CPSR] in {
Johnny Chend68e1192009-12-15 17:24:14 +0000480multiclass T2I_rbin_s_is<bits<4> opcod, string opc, PatFrag opnode> {
Evan Chengf49810c2009-06-23 17:48:47 +0000481 // shifted imm
Jim Grosbach6ccfc502010-07-30 02:41:01 +0000482 def ri : T2I<(outs rGPR:$dst), (ins rGPR:$rhs, t2_so_imm:$lhs), IIC_iALUi,
Bob Wilson4876bdb2010-05-25 04:43:08 +0000483 !strconcat(opc, "s"), ".w\t$dst, $rhs, $lhs",
Jim Grosbach6ccfc502010-07-30 02:41:01 +0000484 [(set rGPR:$dst, (opnode t2_so_imm:$lhs, rGPR:$rhs))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000485 let Inst{31-27} = 0b11110;
486 let Inst{25} = 0;
487 let Inst{24-21} = opcod;
488 let Inst{20} = 1; // The S bit.
489 let Inst{15} = 0;
490 }
Evan Chengf49810c2009-06-23 17:48:47 +0000491 // shifted register
Jim Grosbach6ccfc502010-07-30 02:41:01 +0000492 def rs : T2I<(outs rGPR:$dst), (ins rGPR:$rhs, t2_so_reg:$lhs), IIC_iALUsi,
Bob Wilson4876bdb2010-05-25 04:43:08 +0000493 !strconcat(opc, "s"), "\t$dst, $rhs, $lhs",
Jim Grosbach6ccfc502010-07-30 02:41:01 +0000494 [(set rGPR:$dst, (opnode t2_so_reg:$lhs, rGPR:$rhs))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000495 let Inst{31-27} = 0b11101;
496 let Inst{26-25} = 0b01;
497 let Inst{24-21} = opcod;
498 let Inst{20} = 1; // The S bit.
499 }
Evan Chengf49810c2009-06-23 17:48:47 +0000500}
501}
502
Evan Chenga67efd12009-06-23 19:39:13 +0000503/// T2I_sh_ir - Defines a set of (op reg, {so_imm|r}) patterns for a shift /
504// rotate operation that produces a value.
Johnny Chend68e1192009-12-15 17:24:14 +0000505multiclass T2I_sh_ir<bits<2> opcod, string opc, PatFrag opnode> {
Evan Chenga67efd12009-06-23 19:39:13 +0000506 // 5-bit imm
Jim Grosbach6ccfc502010-07-30 02:41:01 +0000507 def ri : T2sI<(outs rGPR:$dst), (ins rGPR:$lhs, i32imm:$rhs), IIC_iMOVsi,
Evan Cheng699beba2009-10-27 00:08:59 +0000508 opc, ".w\t$dst, $lhs, $rhs",
Jim Grosbach6ccfc502010-07-30 02:41:01 +0000509 [(set rGPR:$dst, (opnode rGPR:$lhs, imm1_31:$rhs))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000510 let Inst{31-27} = 0b11101;
511 let Inst{26-21} = 0b010010;
512 let Inst{19-16} = 0b1111; // Rn
513 let Inst{5-4} = opcod;
514 }
Evan Chenga67efd12009-06-23 19:39:13 +0000515 // register
Jim Grosbach6ccfc502010-07-30 02:41:01 +0000516 def rr : T2sI<(outs rGPR:$dst), (ins rGPR:$lhs, rGPR:$rhs), IIC_iMOVsr,
Evan Cheng699beba2009-10-27 00:08:59 +0000517 opc, ".w\t$dst, $lhs, $rhs",
Jim Grosbach6ccfc502010-07-30 02:41:01 +0000518 [(set rGPR:$dst, (opnode rGPR:$lhs, rGPR:$rhs))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000519 let Inst{31-27} = 0b11111;
520 let Inst{26-23} = 0b0100;
521 let Inst{22-21} = opcod;
522 let Inst{15-12} = 0b1111;
523 let Inst{7-4} = 0b0000;
524 }
Evan Chenga67efd12009-06-23 19:39:13 +0000525}
Evan Chengf49810c2009-06-23 17:48:47 +0000526
Johnny Chend68e1192009-12-15 17:24:14 +0000527/// T2I_cmp_irs - Defines a set of (op r, {so_imm|r|so_reg}) cmp / test
Evan Chenga67efd12009-06-23 19:39:13 +0000528/// patterns. Similar to T2I_bin_irs except the instruction does not produce
Evan Chengf49810c2009-06-23 17:48:47 +0000529/// a explicit result, only implicitly set CPSR.
Bill Wendlingf0e132c2010-08-19 00:05:48 +0000530let isCompare = 1, Defs = [CPSR] in {
Johnny Chend68e1192009-12-15 17:24:14 +0000531multiclass T2I_cmp_irs<bits<4> opcod, string opc, PatFrag opnode> {
Evan Chengf49810c2009-06-23 17:48:47 +0000532 // shifted imm
David Goodwin5d598aa2009-08-19 18:00:44 +0000533 def ri : T2I<(outs), (ins GPR:$lhs, t2_so_imm:$rhs), IIC_iCMPi,
Evan Cheng699beba2009-10-27 00:08:59 +0000534 opc, ".w\t$lhs, $rhs",
Johnny Chend68e1192009-12-15 17:24:14 +0000535 [(opnode GPR:$lhs, t2_so_imm:$rhs)]> {
536 let Inst{31-27} = 0b11110;
537 let Inst{25} = 0;
538 let Inst{24-21} = opcod;
539 let Inst{20} = 1; // The S bit.
540 let Inst{15} = 0;
541 let Inst{11-8} = 0b1111; // Rd
542 }
Evan Chenga67efd12009-06-23 19:39:13 +0000543 // register
Jim Grosbach6ccfc502010-07-30 02:41:01 +0000544 def rr : T2I<(outs), (ins GPR:$lhs, rGPR:$rhs), IIC_iCMPr,
Evan Cheng699beba2009-10-27 00:08:59 +0000545 opc, ".w\t$lhs, $rhs",
Jim Grosbach6ccfc502010-07-30 02:41:01 +0000546 [(opnode GPR:$lhs, rGPR:$rhs)]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000547 let Inst{31-27} = 0b11101;
548 let Inst{26-25} = 0b01;
549 let Inst{24-21} = opcod;
550 let Inst{20} = 1; // The S bit.
551 let Inst{14-12} = 0b000; // imm3
552 let Inst{11-8} = 0b1111; // Rd
553 let Inst{7-6} = 0b00; // imm2
554 let Inst{5-4} = 0b00; // type
555 }
Evan Chengf49810c2009-06-23 17:48:47 +0000556 // shifted register
David Goodwin5d598aa2009-08-19 18:00:44 +0000557 def rs : T2I<(outs), (ins GPR:$lhs, t2_so_reg:$rhs), IIC_iCMPsi,
Evan Cheng699beba2009-10-27 00:08:59 +0000558 opc, ".w\t$lhs, $rhs",
Johnny Chend68e1192009-12-15 17:24:14 +0000559 [(opnode GPR:$lhs, t2_so_reg:$rhs)]> {
560 let Inst{31-27} = 0b11101;
561 let Inst{26-25} = 0b01;
562 let Inst{24-21} = opcod;
563 let Inst{20} = 1; // The S bit.
564 let Inst{11-8} = 0b1111; // Rd
565 }
Anton Korobeynikov52237112009-06-17 18:13:58 +0000566}
567}
568
Evan Chengf3c21b82009-06-30 02:15:48 +0000569/// T2I_ld - Defines a set of (op r, {imm12|imm8|so_reg}) load patterns.
Johnny Chend68e1192009-12-15 17:24:14 +0000570multiclass T2I_ld<bit signed, bits<2> opcod, string opc, PatFrag opnode> {
David Goodwin5d598aa2009-08-19 18:00:44 +0000571 def i12 : T2Ii12<(outs GPR:$dst), (ins t2addrmode_imm12:$addr), IIC_iLoadi,
Evan Cheng699beba2009-10-27 00:08:59 +0000572 opc, ".w\t$dst, $addr",
Johnny Chend68e1192009-12-15 17:24:14 +0000573 [(set GPR:$dst, (opnode t2addrmode_imm12:$addr))]> {
574 let Inst{31-27} = 0b11111;
575 let Inst{26-25} = 0b00;
576 let Inst{24} = signed;
577 let Inst{23} = 1;
578 let Inst{22-21} = opcod;
579 let Inst{20} = 1; // load
580 }
David Goodwin5d598aa2009-08-19 18:00:44 +0000581 def i8 : T2Ii8 <(outs GPR:$dst), (ins t2addrmode_imm8:$addr), IIC_iLoadi,
Evan Cheng699beba2009-10-27 00:08:59 +0000582 opc, "\t$dst, $addr",
Johnny Chend68e1192009-12-15 17:24:14 +0000583 [(set GPR:$dst, (opnode t2addrmode_imm8:$addr))]> {
584 let Inst{31-27} = 0b11111;
585 let Inst{26-25} = 0b00;
586 let Inst{24} = signed;
587 let Inst{23} = 0;
588 let Inst{22-21} = opcod;
589 let Inst{20} = 1; // load
590 let Inst{11} = 1;
591 // Offset: index==TRUE, wback==FALSE
592 let Inst{10} = 1; // The P bit.
593 let Inst{8} = 0; // The W bit.
594 }
David Goodwin5d598aa2009-08-19 18:00:44 +0000595 def s : T2Iso <(outs GPR:$dst), (ins t2addrmode_so_reg:$addr), IIC_iLoadr,
Evan Cheng699beba2009-10-27 00:08:59 +0000596 opc, ".w\t$dst, $addr",
Johnny Chend68e1192009-12-15 17:24:14 +0000597 [(set GPR:$dst, (opnode t2addrmode_so_reg:$addr))]> {
598 let Inst{31-27} = 0b11111;
599 let Inst{26-25} = 0b00;
600 let Inst{24} = signed;
601 let Inst{23} = 0;
602 let Inst{22-21} = opcod;
603 let Inst{20} = 1; // load
604 let Inst{11-6} = 0b000000;
605 }
David Goodwin5d598aa2009-08-19 18:00:44 +0000606 def pci : T2Ipc <(outs GPR:$dst), (ins i32imm:$addr), IIC_iLoadi,
Evan Cheng699beba2009-10-27 00:08:59 +0000607 opc, ".w\t$dst, $addr",
Evan Cheng9eda6892009-10-31 03:39:36 +0000608 [(set GPR:$dst, (opnode (ARMWrapper tconstpool:$addr)))]> {
609 let isReMaterializable = 1;
Johnny Chend68e1192009-12-15 17:24:14 +0000610 let Inst{31-27} = 0b11111;
611 let Inst{26-25} = 0b00;
612 let Inst{24} = signed;
613 let Inst{23} = ?; // add = (U == '1')
614 let Inst{22-21} = opcod;
615 let Inst{20} = 1; // load
616 let Inst{19-16} = 0b1111; // Rn
Evan Cheng9eda6892009-10-31 03:39:36 +0000617 }
Evan Chengf3c21b82009-06-30 02:15:48 +0000618}
619
David Goodwin73b8f162009-06-30 22:11:34 +0000620/// T2I_st - Defines a set of (op r, {imm12|imm8|so_reg}) store patterns.
Johnny Chend68e1192009-12-15 17:24:14 +0000621multiclass T2I_st<bits<2> opcod, string opc, PatFrag opnode> {
David Goodwin5d598aa2009-08-19 18:00:44 +0000622 def i12 : T2Ii12<(outs), (ins GPR:$src, t2addrmode_imm12:$addr), IIC_iStorei,
Evan Cheng699beba2009-10-27 00:08:59 +0000623 opc, ".w\t$src, $addr",
Johnny Chend68e1192009-12-15 17:24:14 +0000624 [(opnode GPR:$src, t2addrmode_imm12:$addr)]> {
625 let Inst{31-27} = 0b11111;
626 let Inst{26-23} = 0b0001;
627 let Inst{22-21} = opcod;
628 let Inst{20} = 0; // !load
629 }
David Goodwin5d598aa2009-08-19 18:00:44 +0000630 def i8 : T2Ii8 <(outs), (ins GPR:$src, t2addrmode_imm8:$addr), IIC_iStorei,
Evan Cheng699beba2009-10-27 00:08:59 +0000631 opc, "\t$src, $addr",
Johnny Chend68e1192009-12-15 17:24:14 +0000632 [(opnode GPR:$src, t2addrmode_imm8:$addr)]> {
633 let Inst{31-27} = 0b11111;
634 let Inst{26-23} = 0b0000;
635 let Inst{22-21} = opcod;
636 let Inst{20} = 0; // !load
637 let Inst{11} = 1;
638 // Offset: index==TRUE, wback==FALSE
639 let Inst{10} = 1; // The P bit.
640 let Inst{8} = 0; // The W bit.
641 }
David Goodwin5d598aa2009-08-19 18:00:44 +0000642 def s : T2Iso <(outs), (ins GPR:$src, t2addrmode_so_reg:$addr), IIC_iStorer,
Evan Cheng699beba2009-10-27 00:08:59 +0000643 opc, ".w\t$src, $addr",
Johnny Chend68e1192009-12-15 17:24:14 +0000644 [(opnode GPR:$src, t2addrmode_so_reg:$addr)]> {
645 let Inst{31-27} = 0b11111;
646 let Inst{26-23} = 0b0000;
647 let Inst{22-21} = opcod;
648 let Inst{20} = 0; // !load
649 let Inst{11-6} = 0b000000;
650 }
David Goodwin73b8f162009-06-30 22:11:34 +0000651}
652
Evan Chengd27c9fc2009-07-03 01:43:10 +0000653/// T2I_unary_rrot - A unary operation with two forms: one whose operand is a
654/// register and one whose operand is a register rotated by 8/16/24.
Johnny Chend68e1192009-12-15 17:24:14 +0000655multiclass T2I_unary_rrot<bits<3> opcod, string opc, PatFrag opnode> {
Jim Grosbach6ccfc502010-07-30 02:41:01 +0000656 def r : T2I<(outs rGPR:$dst), (ins rGPR:$src), IIC_iUNAr,
Evan Cheng699beba2009-10-27 00:08:59 +0000657 opc, ".w\t$dst, $src",
Jim Grosbach6ccfc502010-07-30 02:41:01 +0000658 [(set rGPR:$dst, (opnode rGPR:$src))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000659 let Inst{31-27} = 0b11111;
660 let Inst{26-23} = 0b0100;
661 let Inst{22-20} = opcod;
662 let Inst{19-16} = 0b1111; // Rn
663 let Inst{15-12} = 0b1111;
664 let Inst{7} = 1;
665 let Inst{5-4} = 0b00; // rotate
666 }
Jim Grosbach6ccfc502010-07-30 02:41:01 +0000667 def r_rot : T2I<(outs rGPR:$dst), (ins rGPR:$src, i32imm:$rot), IIC_iUNAsi,
Evan Cheng699beba2009-10-27 00:08:59 +0000668 opc, ".w\t$dst, $src, ror $rot",
Jim Grosbach6ccfc502010-07-30 02:41:01 +0000669 [(set rGPR:$dst, (opnode (rotr rGPR:$src, rot_imm:$rot)))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000670 let Inst{31-27} = 0b11111;
671 let Inst{26-23} = 0b0100;
672 let Inst{22-20} = opcod;
673 let Inst{19-16} = 0b1111; // Rn
674 let Inst{15-12} = 0b1111;
675 let Inst{7} = 1;
676 let Inst{5-4} = {?,?}; // rotate
677 }
Evan Chengd27c9fc2009-07-03 01:43:10 +0000678}
679
Eli Friedman761fa7a2010-06-24 18:20:04 +0000680// UXTB16 - Requres T2ExtractPack, does not need the .w qualifier.
681multiclass T2I_unary_rrot_uxtb16<bits<3> opcod, string opc, PatFrag opnode> {
Jim Grosbach6ccfc502010-07-30 02:41:01 +0000682 def r : T2I<(outs rGPR:$dst), (ins rGPR:$src), IIC_iUNAr,
Johnny Chen267124c2010-03-04 22:24:41 +0000683 opc, "\t$dst, $src",
Jim Grosbach6ccfc502010-07-30 02:41:01 +0000684 [(set rGPR:$dst, (opnode rGPR:$src))]>,
Jim Grosbach29402132010-05-05 23:44:43 +0000685 Requires<[HasT2ExtractPack]> {
Johnny Chen267124c2010-03-04 22:24:41 +0000686 let Inst{31-27} = 0b11111;
687 let Inst{26-23} = 0b0100;
688 let Inst{22-20} = opcod;
689 let Inst{19-16} = 0b1111; // Rn
690 let Inst{15-12} = 0b1111;
691 let Inst{7} = 1;
692 let Inst{5-4} = 0b00; // rotate
693 }
Jim Grosbach6ccfc502010-07-30 02:41:01 +0000694 def r_rot : T2I<(outs rGPR:$dst), (ins rGPR:$src, i32imm:$rot), IIC_iUNAsi,
Johnny Chen267124c2010-03-04 22:24:41 +0000695 opc, "\t$dst, $src, ror $rot",
Jim Grosbach6ccfc502010-07-30 02:41:01 +0000696 [(set rGPR:$dst, (opnode (rotr rGPR:$src, rot_imm:$rot)))]>,
Jim Grosbach29402132010-05-05 23:44:43 +0000697 Requires<[HasT2ExtractPack]> {
Johnny Chen267124c2010-03-04 22:24:41 +0000698 let Inst{31-27} = 0b11111;
699 let Inst{26-23} = 0b0100;
700 let Inst{22-20} = opcod;
701 let Inst{19-16} = 0b1111; // Rn
702 let Inst{15-12} = 0b1111;
703 let Inst{7} = 1;
704 let Inst{5-4} = {?,?}; // rotate
705 }
706}
707
Eli Friedman761fa7a2010-06-24 18:20:04 +0000708// SXTB16 - Requres T2ExtractPack, does not need the .w qualifier, no pattern
709// supported yet.
710multiclass T2I_unary_rrot_sxtb16<bits<3> opcod, string opc> {
Jim Grosbach6ccfc502010-07-30 02:41:01 +0000711 def r : T2I<(outs rGPR:$dst), (ins rGPR:$src), IIC_iUNAr,
Johnny Chen93042d12010-03-02 18:14:57 +0000712 opc, "\t$dst, $src", []> {
713 let Inst{31-27} = 0b11111;
714 let Inst{26-23} = 0b0100;
715 let Inst{22-20} = opcod;
716 let Inst{19-16} = 0b1111; // Rn
717 let Inst{15-12} = 0b1111;
718 let Inst{7} = 1;
719 let Inst{5-4} = 0b00; // rotate
720 }
Jim Grosbach6ccfc502010-07-30 02:41:01 +0000721 def r_rot : T2I<(outs rGPR:$dst), (ins rGPR:$src, i32imm:$rot), IIC_iUNAsi,
Johnny Chen93042d12010-03-02 18:14:57 +0000722 opc, "\t$dst, $src, ror $rot", []> {
723 let Inst{31-27} = 0b11111;
724 let Inst{26-23} = 0b0100;
725 let Inst{22-20} = opcod;
726 let Inst{19-16} = 0b1111; // Rn
727 let Inst{15-12} = 0b1111;
728 let Inst{7} = 1;
729 let Inst{5-4} = {?,?}; // rotate
730 }
731}
732
Evan Chengd27c9fc2009-07-03 01:43:10 +0000733/// T2I_bin_rrot - A binary operation with two forms: one whose operand is a
734/// register and one whose operand is a register rotated by 8/16/24.
Johnny Chend68e1192009-12-15 17:24:14 +0000735multiclass T2I_bin_rrot<bits<3> opcod, string opc, PatFrag opnode> {
Jim Grosbach6ccfc502010-07-30 02:41:01 +0000736 def rr : T2I<(outs rGPR:$dst), (ins rGPR:$LHS, rGPR:$RHS), IIC_iALUr,
Evan Cheng699beba2009-10-27 00:08:59 +0000737 opc, "\t$dst, $LHS, $RHS",
Jim Grosbach6ccfc502010-07-30 02:41:01 +0000738 [(set rGPR:$dst, (opnode rGPR:$LHS, rGPR:$RHS))]>,
Jim Grosbach29402132010-05-05 23:44:43 +0000739 Requires<[HasT2ExtractPack]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000740 let Inst{31-27} = 0b11111;
741 let Inst{26-23} = 0b0100;
742 let Inst{22-20} = opcod;
743 let Inst{15-12} = 0b1111;
744 let Inst{7} = 1;
745 let Inst{5-4} = 0b00; // rotate
746 }
Jim Grosbach6ccfc502010-07-30 02:41:01 +0000747 def rr_rot : T2I<(outs rGPR:$dst), (ins rGPR:$LHS, rGPR:$RHS, i32imm:$rot),
Evan Cheng699beba2009-10-27 00:08:59 +0000748 IIC_iALUsr, opc, "\t$dst, $LHS, $RHS, ror $rot",
Jim Grosbach6ccfc502010-07-30 02:41:01 +0000749 [(set rGPR:$dst, (opnode rGPR:$LHS,
750 (rotr rGPR:$RHS, rot_imm:$rot)))]>,
Jim Grosbach29402132010-05-05 23:44:43 +0000751 Requires<[HasT2ExtractPack]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000752 let Inst{31-27} = 0b11111;
753 let Inst{26-23} = 0b0100;
754 let Inst{22-20} = opcod;
755 let Inst{15-12} = 0b1111;
756 let Inst{7} = 1;
757 let Inst{5-4} = {?,?}; // rotate
758 }
Evan Chengd27c9fc2009-07-03 01:43:10 +0000759}
760
Johnny Chen93042d12010-03-02 18:14:57 +0000761// DO variant - disassembly only, no pattern
762
763multiclass T2I_bin_rrot_DO<bits<3> opcod, string opc> {
Jim Grosbach6ccfc502010-07-30 02:41:01 +0000764 def rr : T2I<(outs rGPR:$dst), (ins rGPR:$LHS, rGPR:$RHS), IIC_iALUr,
Johnny Chen93042d12010-03-02 18:14:57 +0000765 opc, "\t$dst, $LHS, $RHS", []> {
766 let Inst{31-27} = 0b11111;
767 let Inst{26-23} = 0b0100;
768 let Inst{22-20} = opcod;
769 let Inst{15-12} = 0b1111;
770 let Inst{7} = 1;
771 let Inst{5-4} = 0b00; // rotate
772 }
Jim Grosbach6ccfc502010-07-30 02:41:01 +0000773 def rr_rot : T2I<(outs rGPR:$dst), (ins rGPR:$LHS, rGPR:$RHS, i32imm:$rot),
Johnny Chen93042d12010-03-02 18:14:57 +0000774 IIC_iALUsr, opc, "\t$dst, $LHS, $RHS, ror $rot", []> {
775 let Inst{31-27} = 0b11111;
776 let Inst{26-23} = 0b0100;
777 let Inst{22-20} = opcod;
778 let Inst{15-12} = 0b1111;
779 let Inst{7} = 1;
780 let Inst{5-4} = {?,?}; // rotate
781 }
782}
783
Anton Korobeynikov52237112009-06-17 18:13:58 +0000784//===----------------------------------------------------------------------===//
Evan Cheng9cb9e672009-06-27 02:26:13 +0000785// Instructions
786//===----------------------------------------------------------------------===//
787
788//===----------------------------------------------------------------------===//
Evan Chenga09b9ca2009-06-24 23:47:58 +0000789// Miscellaneous Instructions.
790//
791
Evan Chenga09b9ca2009-06-24 23:47:58 +0000792// LEApcrel - Load a pc-relative address into a register without offending the
793// assembler.
Evan Chengea420b22010-05-19 01:52:25 +0000794let neverHasSideEffects = 1 in {
Evan Cheng9085f982010-05-19 07:28:01 +0000795let isReMaterializable = 1 in
Jim Grosbach6ccfc502010-07-30 02:41:01 +0000796def t2LEApcrel : T2XI<(outs rGPR:$dst), (ins i32imm:$label, pred:$p), IIC_iALUi,
Daniel Dunbar9db683b2010-08-11 04:46:10 +0000797 "adr${p}.w\t$dst, #$label", []> {
Johnny Chend68e1192009-12-15 17:24:14 +0000798 let Inst{31-27} = 0b11110;
799 let Inst{25-24} = 0b10;
800 // Inst{23:21} = '11' (add = FALSE) or '00' (add = TRUE)
801 let Inst{22} = 0;
802 let Inst{20} = 0;
803 let Inst{19-16} = 0b1111; // Rn
804 let Inst{15} = 0;
805}
Jim Grosbacha967d112010-06-21 21:27:27 +0000806} // neverHasSideEffects
Jim Grosbach6ccfc502010-07-30 02:41:01 +0000807def t2LEApcrelJT : T2XI<(outs rGPR:$dst),
Bob Wilson4f38b382009-08-21 21:58:55 +0000808 (ins i32imm:$label, nohash_imm:$id, pred:$p), IIC_iALUi,
Daniel Dunbar9db683b2010-08-11 04:46:10 +0000809 "adr${p}.w\t$dst, #${label}_${id}", []> {
Johnny Chend68e1192009-12-15 17:24:14 +0000810 let Inst{31-27} = 0b11110;
811 let Inst{25-24} = 0b10;
812 // Inst{23:21} = '11' (add = FALSE) or '00' (add = TRUE)
813 let Inst{22} = 0;
814 let Inst{20} = 0;
815 let Inst{19-16} = 0b1111; // Rn
816 let Inst{15} = 0;
817}
Evan Chenga09b9ca2009-06-24 23:47:58 +0000818
Evan Cheng86198642009-08-07 00:34:42 +0000819// ADD r, sp, {so_imm|i12}
David Goodwin5d598aa2009-08-19 18:00:44 +0000820def t2ADDrSPi : T2sI<(outs GPR:$dst), (ins GPR:$sp, t2_so_imm:$imm),
Johnny Chend68e1192009-12-15 17:24:14 +0000821 IIC_iALUi, "add", ".w\t$dst, $sp, $imm", []> {
822 let Inst{31-27} = 0b11110;
823 let Inst{25} = 0;
824 let Inst{24-21} = 0b1000;
825 let Inst{20} = ?; // The S bit.
826 let Inst{19-16} = 0b1101; // Rn = sp
827 let Inst{15} = 0;
828}
Jim Grosbach64171712010-02-16 21:07:46 +0000829def t2ADDrSPi12 : T2I<(outs GPR:$dst), (ins GPR:$sp, imm0_4095:$imm),
Johnny Chend68e1192009-12-15 17:24:14 +0000830 IIC_iALUi, "addw", "\t$dst, $sp, $imm", []> {
831 let Inst{31-27} = 0b11110;
832 let Inst{25} = 1;
833 let Inst{24-21} = 0b0000;
834 let Inst{20} = 0; // The S bit.
835 let Inst{19-16} = 0b1101; // Rn = sp
836 let Inst{15} = 0;
837}
Evan Cheng86198642009-08-07 00:34:42 +0000838
839// ADD r, sp, so_reg
David Goodwin5d598aa2009-08-19 18:00:44 +0000840def t2ADDrSPs : T2sI<(outs GPR:$dst), (ins GPR:$sp, t2_so_reg:$rhs),
Johnny Chend68e1192009-12-15 17:24:14 +0000841 IIC_iALUsi, "add", ".w\t$dst, $sp, $rhs", []> {
842 let Inst{31-27} = 0b11101;
843 let Inst{26-25} = 0b01;
844 let Inst{24-21} = 0b1000;
845 let Inst{20} = ?; // The S bit.
846 let Inst{19-16} = 0b1101; // Rn = sp
847 let Inst{15} = 0;
848}
Evan Cheng86198642009-08-07 00:34:42 +0000849
850// SUB r, sp, {so_imm|i12}
David Goodwin5d598aa2009-08-19 18:00:44 +0000851def t2SUBrSPi : T2sI<(outs GPR:$dst), (ins GPR:$sp, t2_so_imm:$imm),
Johnny Chend68e1192009-12-15 17:24:14 +0000852 IIC_iALUi, "sub", ".w\t$dst, $sp, $imm", []> {
853 let Inst{31-27} = 0b11110;
854 let Inst{25} = 0;
855 let Inst{24-21} = 0b1101;
856 let Inst{20} = ?; // The S bit.
857 let Inst{19-16} = 0b1101; // Rn = sp
858 let Inst{15} = 0;
859}
David Goodwin5d598aa2009-08-19 18:00:44 +0000860def t2SUBrSPi12 : T2I<(outs GPR:$dst), (ins GPR:$sp, imm0_4095:$imm),
Johnny Chend68e1192009-12-15 17:24:14 +0000861 IIC_iALUi, "subw", "\t$dst, $sp, $imm", []> {
862 let Inst{31-27} = 0b11110;
863 let Inst{25} = 1;
864 let Inst{24-21} = 0b0101;
865 let Inst{20} = 0; // The S bit.
866 let Inst{19-16} = 0b1101; // Rn = sp
867 let Inst{15} = 0;
868}
Evan Cheng86198642009-08-07 00:34:42 +0000869
870// SUB r, sp, so_reg
David Goodwin5d598aa2009-08-19 18:00:44 +0000871def t2SUBrSPs : T2sI<(outs GPR:$dst), (ins GPR:$sp, t2_so_reg:$rhs),
872 IIC_iALUsi,
Johnny Chend68e1192009-12-15 17:24:14 +0000873 "sub", "\t$dst, $sp, $rhs", []> {
874 let Inst{31-27} = 0b11101;
875 let Inst{26-25} = 0b01;
876 let Inst{24-21} = 0b1101;
877 let Inst{20} = ?; // The S bit.
878 let Inst{19-16} = 0b1101; // Rn = sp
879 let Inst{15} = 0;
880}
Evan Cheng86198642009-08-07 00:34:42 +0000881
Jim Grosbachb1dc3932010-05-05 20:44:35 +0000882// Signed and unsigned division on v7-M
Jim Grosbach6ccfc502010-07-30 02:41:01 +0000883def t2SDIV : T2I<(outs rGPR:$dst), (ins rGPR:$a, rGPR:$b), IIC_iALUi,
Jim Grosbachb1dc3932010-05-05 20:44:35 +0000884 "sdiv", "\t$dst, $a, $b",
Jim Grosbach6ccfc502010-07-30 02:41:01 +0000885 [(set rGPR:$dst, (sdiv rGPR:$a, rGPR:$b))]>,
Jim Grosbach29402132010-05-05 23:44:43 +0000886 Requires<[HasDivide]> {
Johnny Chen93042d12010-03-02 18:14:57 +0000887 let Inst{31-27} = 0b11111;
888 let Inst{26-21} = 0b011100;
889 let Inst{20} = 0b1;
890 let Inst{15-12} = 0b1111;
891 let Inst{7-4} = 0b1111;
892}
893
Jim Grosbach6ccfc502010-07-30 02:41:01 +0000894def t2UDIV : T2I<(outs rGPR:$dst), (ins rGPR:$a, rGPR:$b), IIC_iALUi,
Jim Grosbachb1dc3932010-05-05 20:44:35 +0000895 "udiv", "\t$dst, $a, $b",
Jim Grosbach6ccfc502010-07-30 02:41:01 +0000896 [(set rGPR:$dst, (udiv rGPR:$a, rGPR:$b))]>,
Jim Grosbach29402132010-05-05 23:44:43 +0000897 Requires<[HasDivide]> {
Johnny Chen93042d12010-03-02 18:14:57 +0000898 let Inst{31-27} = 0b11111;
899 let Inst{26-21} = 0b011101;
900 let Inst{20} = 0b1;
901 let Inst{15-12} = 0b1111;
902 let Inst{7-4} = 0b1111;
903}
904
Evan Chenga09b9ca2009-06-24 23:47:58 +0000905//===----------------------------------------------------------------------===//
Evan Cheng9cb9e672009-06-27 02:26:13 +0000906// Load / store Instructions.
907//
908
Evan Cheng055b0312009-06-29 07:51:04 +0000909// Load
Dan Gohmanbc9d98b2010-02-27 23:47:46 +0000910let canFoldAsLoad = 1, isReMaterializable = 1 in
Johnny Chend68e1192009-12-15 17:24:14 +0000911defm t2LDR : T2I_ld<0, 0b10, "ldr", UnOpFrag<(load node:$Src)>>;
Evan Cheng055b0312009-06-29 07:51:04 +0000912
Evan Chengf3c21b82009-06-30 02:15:48 +0000913// Loads with zero extension
Johnny Chend68e1192009-12-15 17:24:14 +0000914defm t2LDRH : T2I_ld<0, 0b01, "ldrh", UnOpFrag<(zextloadi16 node:$Src)>>;
915defm t2LDRB : T2I_ld<0, 0b00, "ldrb", UnOpFrag<(zextloadi8 node:$Src)>>;
Evan Cheng055b0312009-06-29 07:51:04 +0000916
Evan Chengf3c21b82009-06-30 02:15:48 +0000917// Loads with sign extension
Johnny Chend68e1192009-12-15 17:24:14 +0000918defm t2LDRSH : T2I_ld<1, 0b01, "ldrsh", UnOpFrag<(sextloadi16 node:$Src)>>;
919defm t2LDRSB : T2I_ld<1, 0b00, "ldrsb", UnOpFrag<(sextloadi8 node:$Src)>>;
Evan Cheng055b0312009-06-29 07:51:04 +0000920
Evan Cheng5fd1c9b2010-05-19 06:07:03 +0000921let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1 in {
Evan Chengf3c21b82009-06-30 02:15:48 +0000922// Load doubleword
Jim Grosbach6ccfc502010-07-30 02:41:01 +0000923def t2LDRDi8 : T2Ii8s4<1, 0, 1, (outs rGPR:$dst1, rGPR:$dst2),
Evan Chenge298ab22009-09-27 09:46:04 +0000924 (ins t2addrmode_imm8s4:$addr),
Johnny Chen83142992010-01-05 22:37:28 +0000925 IIC_iLoadi, "ldrd", "\t$dst1, $addr", []>;
Jim Grosbach6ccfc502010-07-30 02:41:01 +0000926def t2LDRDpci : T2Ii8s4<1, 0, 1, (outs rGPR:$dst1, rGPR:$dst2),
Evan Chenge298ab22009-09-27 09:46:04 +0000927 (ins i32imm:$addr), IIC_iLoadi,
Johnny Chen83142992010-01-05 22:37:28 +0000928 "ldrd", "\t$dst1, $addr", []> {
Johnny Chend68e1192009-12-15 17:24:14 +0000929 let Inst{19-16} = 0b1111; // Rn
930}
Evan Cheng5fd1c9b2010-05-19 06:07:03 +0000931} // mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1
Evan Chengf3c21b82009-06-30 02:15:48 +0000932
933// zextload i1 -> zextload i8
934def : T2Pat<(zextloadi1 t2addrmode_imm12:$addr),
935 (t2LDRBi12 t2addrmode_imm12:$addr)>;
936def : T2Pat<(zextloadi1 t2addrmode_imm8:$addr),
937 (t2LDRBi8 t2addrmode_imm8:$addr)>;
938def : T2Pat<(zextloadi1 t2addrmode_so_reg:$addr),
939 (t2LDRBs t2addrmode_so_reg:$addr)>;
940def : T2Pat<(zextloadi1 (ARMWrapper tconstpool:$addr)),
941 (t2LDRBpci tconstpool:$addr)>;
942
943// extload -> zextload
944// FIXME: Reduce the number of patterns by legalizing extload to zextload
945// earlier?
946def : T2Pat<(extloadi1 t2addrmode_imm12:$addr),
947 (t2LDRBi12 t2addrmode_imm12:$addr)>;
948def : T2Pat<(extloadi1 t2addrmode_imm8:$addr),
949 (t2LDRBi8 t2addrmode_imm8:$addr)>;
950def : T2Pat<(extloadi1 t2addrmode_so_reg:$addr),
951 (t2LDRBs t2addrmode_so_reg:$addr)>;
952def : T2Pat<(extloadi1 (ARMWrapper tconstpool:$addr)),
953 (t2LDRBpci tconstpool:$addr)>;
954
955def : T2Pat<(extloadi8 t2addrmode_imm12:$addr),
956 (t2LDRBi12 t2addrmode_imm12:$addr)>;
957def : T2Pat<(extloadi8 t2addrmode_imm8:$addr),
958 (t2LDRBi8 t2addrmode_imm8:$addr)>;
959def : T2Pat<(extloadi8 t2addrmode_so_reg:$addr),
960 (t2LDRBs t2addrmode_so_reg:$addr)>;
961def : T2Pat<(extloadi8 (ARMWrapper tconstpool:$addr)),
962 (t2LDRBpci tconstpool:$addr)>;
963
964def : T2Pat<(extloadi16 t2addrmode_imm12:$addr),
965 (t2LDRHi12 t2addrmode_imm12:$addr)>;
966def : T2Pat<(extloadi16 t2addrmode_imm8:$addr),
967 (t2LDRHi8 t2addrmode_imm8:$addr)>;
968def : T2Pat<(extloadi16 t2addrmode_so_reg:$addr),
969 (t2LDRHs t2addrmode_so_reg:$addr)>;
970def : T2Pat<(extloadi16 (ARMWrapper tconstpool:$addr)),
971 (t2LDRHpci tconstpool:$addr)>;
Evan Cheng055b0312009-06-29 07:51:04 +0000972
Jim Grosbach6ccfc502010-07-30 02:41:01 +0000973// FIXME: The destination register of the loads and stores can't be PC, but
974// can be SP. We need another regclass (similar to rGPR) to represent
975// that. Not a pressing issue since these are selected manually,
976// not via pattern.
977
Evan Chenge88d5ce2009-07-02 07:28:31 +0000978// Indexed loads
Evan Cheng5fd1c9b2010-05-19 06:07:03 +0000979let mayLoad = 1, neverHasSideEffects = 1 in {
Johnny Chend68e1192009-12-15 17:24:14 +0000980def t2LDR_PRE : T2Iidxldst<0, 0b10, 1, 1, (outs GPR:$dst, GPR:$base_wb),
Evan Chenge88d5ce2009-07-02 07:28:31 +0000981 (ins t2addrmode_imm8:$addr),
David Goodwin5d598aa2009-08-19 18:00:44 +0000982 AddrModeT2_i8, IndexModePre, IIC_iLoadiu,
Evan Cheng699beba2009-10-27 00:08:59 +0000983 "ldr", "\t$dst, $addr!", "$addr.base = $base_wb",
Evan Chenge88d5ce2009-07-02 07:28:31 +0000984 []>;
985
Johnny Chend68e1192009-12-15 17:24:14 +0000986def t2LDR_POST : T2Iidxldst<0, 0b10, 1, 0, (outs GPR:$dst, GPR:$base_wb),
Evan Chenge88d5ce2009-07-02 07:28:31 +0000987 (ins GPR:$base, t2am_imm8_offset:$offset),
David Goodwin5d598aa2009-08-19 18:00:44 +0000988 AddrModeT2_i8, IndexModePost, IIC_iLoadiu,
Evan Cheng699beba2009-10-27 00:08:59 +0000989 "ldr", "\t$dst, [$base], $offset", "$base = $base_wb",
Evan Chenge88d5ce2009-07-02 07:28:31 +0000990 []>;
991
Johnny Chend68e1192009-12-15 17:24:14 +0000992def t2LDRB_PRE : T2Iidxldst<0, 0b00, 1, 1, (outs GPR:$dst, GPR:$base_wb),
Evan Chenge88d5ce2009-07-02 07:28:31 +0000993 (ins t2addrmode_imm8:$addr),
David Goodwin5d598aa2009-08-19 18:00:44 +0000994 AddrModeT2_i8, IndexModePre, IIC_iLoadiu,
Evan Cheng699beba2009-10-27 00:08:59 +0000995 "ldrb", "\t$dst, $addr!", "$addr.base = $base_wb",
Evan Chenge88d5ce2009-07-02 07:28:31 +0000996 []>;
Johnny Chend68e1192009-12-15 17:24:14 +0000997def t2LDRB_POST : T2Iidxldst<0, 0b00, 1, 0, (outs GPR:$dst, GPR:$base_wb),
Evan Chenge88d5ce2009-07-02 07:28:31 +0000998 (ins GPR:$base, t2am_imm8_offset:$offset),
David Goodwin5d598aa2009-08-19 18:00:44 +0000999 AddrModeT2_i8, IndexModePost, IIC_iLoadiu,
Evan Cheng699beba2009-10-27 00:08:59 +00001000 "ldrb", "\t$dst, [$base], $offset", "$base = $base_wb",
Evan Chenge88d5ce2009-07-02 07:28:31 +00001001 []>;
1002
Johnny Chend68e1192009-12-15 17:24:14 +00001003def t2LDRH_PRE : T2Iidxldst<0, 0b01, 1, 1, (outs GPR:$dst, GPR:$base_wb),
Evan Chenge88d5ce2009-07-02 07:28:31 +00001004 (ins t2addrmode_imm8:$addr),
David Goodwin5d598aa2009-08-19 18:00:44 +00001005 AddrModeT2_i8, IndexModePre, IIC_iLoadiu,
Evan Cheng699beba2009-10-27 00:08:59 +00001006 "ldrh", "\t$dst, $addr!", "$addr.base = $base_wb",
Evan Chenge88d5ce2009-07-02 07:28:31 +00001007 []>;
Johnny Chend68e1192009-12-15 17:24:14 +00001008def t2LDRH_POST : T2Iidxldst<0, 0b01, 1, 0, (outs GPR:$dst, GPR:$base_wb),
Evan Chenge88d5ce2009-07-02 07:28:31 +00001009 (ins GPR:$base, t2am_imm8_offset:$offset),
David Goodwin5d598aa2009-08-19 18:00:44 +00001010 AddrModeT2_i8, IndexModePost, IIC_iLoadiu,
Evan Cheng699beba2009-10-27 00:08:59 +00001011 "ldrh", "\t$dst, [$base], $offset", "$base = $base_wb",
Evan Chenge88d5ce2009-07-02 07:28:31 +00001012 []>;
1013
Johnny Chend68e1192009-12-15 17:24:14 +00001014def t2LDRSB_PRE : T2Iidxldst<1, 0b00, 1, 1, (outs GPR:$dst, GPR:$base_wb),
Evan Cheng4fbb9962009-07-02 23:16:11 +00001015 (ins t2addrmode_imm8:$addr),
David Goodwin5d598aa2009-08-19 18:00:44 +00001016 AddrModeT2_i8, IndexModePre, IIC_iLoadiu,
Evan Cheng699beba2009-10-27 00:08:59 +00001017 "ldrsb", "\t$dst, $addr!", "$addr.base = $base_wb",
Evan Cheng4fbb9962009-07-02 23:16:11 +00001018 []>;
Johnny Chend68e1192009-12-15 17:24:14 +00001019def t2LDRSB_POST : T2Iidxldst<1, 0b00, 1, 0, (outs GPR:$dst, GPR:$base_wb),
Evan Cheng4fbb9962009-07-02 23:16:11 +00001020 (ins GPR:$base, t2am_imm8_offset:$offset),
David Goodwin5d598aa2009-08-19 18:00:44 +00001021 AddrModeT2_i8, IndexModePost, IIC_iLoadiu,
Evan Cheng699beba2009-10-27 00:08:59 +00001022 "ldrsb", "\t$dst, [$base], $offset", "$base = $base_wb",
Evan Cheng4fbb9962009-07-02 23:16:11 +00001023 []>;
1024
Johnny Chend68e1192009-12-15 17:24:14 +00001025def t2LDRSH_PRE : T2Iidxldst<1, 0b01, 1, 1, (outs GPR:$dst, GPR:$base_wb),
Evan Cheng4fbb9962009-07-02 23:16:11 +00001026 (ins t2addrmode_imm8:$addr),
David Goodwin5d598aa2009-08-19 18:00:44 +00001027 AddrModeT2_i8, IndexModePre, IIC_iLoadiu,
Evan Cheng699beba2009-10-27 00:08:59 +00001028 "ldrsh", "\t$dst, $addr!", "$addr.base = $base_wb",
Evan Cheng4fbb9962009-07-02 23:16:11 +00001029 []>;
Johnny Chend68e1192009-12-15 17:24:14 +00001030def t2LDRSH_POST : T2Iidxldst<1, 0b01, 1, 0, (outs GPR:$dst, GPR:$base_wb),
Evan Cheng4fbb9962009-07-02 23:16:11 +00001031 (ins GPR:$base, t2am_imm8_offset:$offset),
David Goodwin5d598aa2009-08-19 18:00:44 +00001032 AddrModeT2_i8, IndexModePost, IIC_iLoadiu,
Evan Cheng699beba2009-10-27 00:08:59 +00001033 "ldrsh", "\t$dst, [$base], $offset", "$base = $base_wb",
Evan Cheng4fbb9962009-07-02 23:16:11 +00001034 []>;
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001035} // mayLoad = 1, neverHasSideEffects = 1
Evan Cheng4fbb9962009-07-02 23:16:11 +00001036
Johnny Chene54a3ef2010-03-03 18:45:36 +00001037// LDRT, LDRBT, LDRHT, LDRSBT, LDRSHT all have offset mode (PUW=0b110) and are
1038// for disassembly only.
1039// Ref: A8.6.57 LDR (immediate, Thumb) Encoding T4
1040class T2IldT<bit signed, bits<2> type, string opc>
1041 : T2Ii8<(outs GPR:$dst), (ins t2addrmode_imm8:$addr), IIC_iLoadi, opc,
1042 "\t$dst, $addr", []> {
1043 let Inst{31-27} = 0b11111;
1044 let Inst{26-25} = 0b00;
1045 let Inst{24} = signed;
1046 let Inst{23} = 0;
1047 let Inst{22-21} = type;
1048 let Inst{20} = 1; // load
1049 let Inst{11} = 1;
1050 let Inst{10-8} = 0b110; // PUW.
1051}
1052
1053def t2LDRT : T2IldT<0, 0b10, "ldrt">;
1054def t2LDRBT : T2IldT<0, 0b00, "ldrbt">;
1055def t2LDRHT : T2IldT<0, 0b01, "ldrht">;
1056def t2LDRSBT : T2IldT<1, 0b00, "ldrsbt">;
1057def t2LDRSHT : T2IldT<1, 0b01, "ldrsht">;
1058
David Goodwin73b8f162009-06-30 22:11:34 +00001059// Store
Jim Grosbach80dc1162010-02-16 21:23:02 +00001060defm t2STR :T2I_st<0b10,"str", BinOpFrag<(store node:$LHS, node:$RHS)>>;
1061defm t2STRB:T2I_st<0b00,"strb",BinOpFrag<(truncstorei8 node:$LHS, node:$RHS)>>;
1062defm t2STRH:T2I_st<0b01,"strh",BinOpFrag<(truncstorei16 node:$LHS, node:$RHS)>>;
David Goodwin73b8f162009-06-30 22:11:34 +00001063
David Goodwin6647cea2009-06-30 22:50:01 +00001064// Store doubleword
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001065let mayLoad = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 in
Johnny Chend68e1192009-12-15 17:24:14 +00001066def t2STRDi8 : T2Ii8s4<1, 0, 0, (outs),
Evan Chenge298ab22009-09-27 09:46:04 +00001067 (ins GPR:$src1, GPR:$src2, t2addrmode_imm8s4:$addr),
Johnny Chen83142992010-01-05 22:37:28 +00001068 IIC_iStorer, "strd", "\t$src1, $addr", []>;
David Goodwin6647cea2009-06-30 22:50:01 +00001069
Evan Cheng6d94f112009-07-03 00:06:39 +00001070// Indexed stores
Johnny Chend68e1192009-12-15 17:24:14 +00001071def t2STR_PRE : T2Iidxldst<0, 0b10, 0, 1, (outs GPR:$base_wb),
Evan Cheng6d94f112009-07-03 00:06:39 +00001072 (ins GPR:$src, GPR:$base, t2am_imm8_offset:$offset),
David Goodwin5d598aa2009-08-19 18:00:44 +00001073 AddrModeT2_i8, IndexModePre, IIC_iStoreiu,
Evan Cheng699beba2009-10-27 00:08:59 +00001074 "str", "\t$src, [$base, $offset]!", "$base = $base_wb",
Evan Cheng6d94f112009-07-03 00:06:39 +00001075 [(set GPR:$base_wb,
1076 (pre_store GPR:$src, GPR:$base, t2am_imm8_offset:$offset))]>;
1077
Johnny Chend68e1192009-12-15 17:24:14 +00001078def t2STR_POST : T2Iidxldst<0, 0b10, 0, 0, (outs GPR:$base_wb),
Evan Cheng6d94f112009-07-03 00:06:39 +00001079 (ins GPR:$src, GPR:$base, t2am_imm8_offset:$offset),
David Goodwin5d598aa2009-08-19 18:00:44 +00001080 AddrModeT2_i8, IndexModePost, IIC_iStoreiu,
Evan Cheng699beba2009-10-27 00:08:59 +00001081 "str", "\t$src, [$base], $offset", "$base = $base_wb",
Evan Cheng6d94f112009-07-03 00:06:39 +00001082 [(set GPR:$base_wb,
Jim Grosbach6935efc2009-11-24 00:20:27 +00001083 (post_store GPR:$src, GPR:$base, t2am_imm8_offset:$offset))]>;
Evan Cheng6d94f112009-07-03 00:06:39 +00001084
Johnny Chend68e1192009-12-15 17:24:14 +00001085def t2STRH_PRE : T2Iidxldst<0, 0b01, 0, 1, (outs GPR:$base_wb),
Evan Cheng6d94f112009-07-03 00:06:39 +00001086 (ins GPR:$src, GPR:$base, t2am_imm8_offset:$offset),
David Goodwin5d598aa2009-08-19 18:00:44 +00001087 AddrModeT2_i8, IndexModePre, IIC_iStoreiu,
Evan Cheng699beba2009-10-27 00:08:59 +00001088 "strh", "\t$src, [$base, $offset]!", "$base = $base_wb",
Evan Cheng6d94f112009-07-03 00:06:39 +00001089 [(set GPR:$base_wb,
1090 (pre_truncsti16 GPR:$src, GPR:$base, t2am_imm8_offset:$offset))]>;
1091
Johnny Chend68e1192009-12-15 17:24:14 +00001092def t2STRH_POST : T2Iidxldst<0, 0b01, 0, 0, (outs GPR:$base_wb),
Evan Cheng6d94f112009-07-03 00:06:39 +00001093 (ins GPR:$src, GPR:$base, t2am_imm8_offset:$offset),
David Goodwin5d598aa2009-08-19 18:00:44 +00001094 AddrModeT2_i8, IndexModePost, IIC_iStoreiu,
Evan Cheng699beba2009-10-27 00:08:59 +00001095 "strh", "\t$src, [$base], $offset", "$base = $base_wb",
Evan Cheng6d94f112009-07-03 00:06:39 +00001096 [(set GPR:$base_wb,
1097 (post_truncsti16 GPR:$src, GPR:$base, t2am_imm8_offset:$offset))]>;
1098
Johnny Chend68e1192009-12-15 17:24:14 +00001099def t2STRB_PRE : T2Iidxldst<0, 0b00, 0, 1, (outs GPR:$base_wb),
Evan Cheng6d94f112009-07-03 00:06:39 +00001100 (ins GPR:$src, GPR:$base, t2am_imm8_offset:$offset),
David Goodwin5d598aa2009-08-19 18:00:44 +00001101 AddrModeT2_i8, IndexModePre, IIC_iStoreiu,
Evan Cheng699beba2009-10-27 00:08:59 +00001102 "strb", "\t$src, [$base, $offset]!", "$base = $base_wb",
Evan Cheng6d94f112009-07-03 00:06:39 +00001103 [(set GPR:$base_wb,
1104 (pre_truncsti8 GPR:$src, GPR:$base, t2am_imm8_offset:$offset))]>;
1105
Johnny Chend68e1192009-12-15 17:24:14 +00001106def t2STRB_POST : T2Iidxldst<0, 0b00, 0, 0, (outs GPR:$base_wb),
Evan Cheng6d94f112009-07-03 00:06:39 +00001107 (ins GPR:$src, GPR:$base, t2am_imm8_offset:$offset),
David Goodwin5d598aa2009-08-19 18:00:44 +00001108 AddrModeT2_i8, IndexModePost, IIC_iStoreiu,
Evan Cheng699beba2009-10-27 00:08:59 +00001109 "strb", "\t$src, [$base], $offset", "$base = $base_wb",
Evan Cheng6d94f112009-07-03 00:06:39 +00001110 [(set GPR:$base_wb,
1111 (post_truncsti8 GPR:$src, GPR:$base, t2am_imm8_offset:$offset))]>;
1112
Johnny Chene54a3ef2010-03-03 18:45:36 +00001113// STRT, STRBT, STRHT all have offset mode (PUW=0b110) and are for disassembly
1114// only.
1115// Ref: A8.6.193 STR (immediate, Thumb) Encoding T4
1116class T2IstT<bits<2> type, string opc>
1117 : T2Ii8<(outs GPR:$src), (ins t2addrmode_imm8:$addr), IIC_iStorei, opc,
1118 "\t$src, $addr", []> {
1119 let Inst{31-27} = 0b11111;
1120 let Inst{26-25} = 0b00;
1121 let Inst{24} = 0; // not signed
1122 let Inst{23} = 0;
1123 let Inst{22-21} = type;
1124 let Inst{20} = 0; // store
1125 let Inst{11} = 1;
1126 let Inst{10-8} = 0b110; // PUW
1127}
1128
1129def t2STRT : T2IstT<0b10, "strt">;
1130def t2STRBT : T2IstT<0b00, "strbt">;
1131def t2STRHT : T2IstT<0b01, "strht">;
David Goodwind1fa1202009-07-01 00:01:13 +00001132
Johnny Chenae1757b2010-03-11 01:13:36 +00001133// ldrd / strd pre / post variants
1134// For disassembly only.
1135
1136def t2LDRD_PRE : T2Ii8s4<1, 1, 1, (outs GPR:$dst1, GPR:$dst2),
1137 (ins GPR:$base, t2am_imm8s4_offset:$imm), NoItinerary,
1138 "ldrd", "\t$dst1, $dst2, [$base, $imm]!", []>;
1139
1140def t2LDRD_POST : T2Ii8s4<0, 1, 1, (outs GPR:$dst1, GPR:$dst2),
1141 (ins GPR:$base, t2am_imm8s4_offset:$imm), NoItinerary,
1142 "ldrd", "\t$dst1, $dst2, [$base], $imm", []>;
1143
1144def t2STRD_PRE : T2Ii8s4<1, 1, 0, (outs),
1145 (ins GPR:$src1, GPR:$src2, GPR:$base, t2am_imm8s4_offset:$imm),
1146 NoItinerary, "strd", "\t$src1, $src2, [$base, $imm]!", []>;
1147
1148def t2STRD_POST : T2Ii8s4<0, 1, 0, (outs),
1149 (ins GPR:$src1, GPR:$src2, GPR:$base, t2am_imm8s4_offset:$imm),
1150 NoItinerary, "strd", "\t$src1, $src2, [$base], $imm", []>;
Evan Cheng2889cce2009-07-03 00:18:36 +00001151
Johnny Chen0635fc52010-03-04 17:40:44 +00001152// T2Ipl (Preload Data/Instruction) signals the memory system of possible future
1153// data/instruction access. These are for disassembly only.
Johnny Chendd0f3cf2010-03-10 18:59:38 +00001154//
1155// A8.6.117, A8.6.118. Different instructions are generated for #0 and #-0.
1156// The neg_zero operand translates -0 to -1, -1 to -2, ..., etc.
Johnny Chen0635fc52010-03-04 17:40:44 +00001157multiclass T2Ipl<bit instr, bit write, string opc> {
1158
Johnny Chendd0f3cf2010-03-10 18:59:38 +00001159 def i12 : T2I<(outs), (ins GPR:$base, i32imm:$imm), IIC_iLoadi, opc,
1160 "\t[$base, $imm]", []> {
Johnny Chen0635fc52010-03-04 17:40:44 +00001161 let Inst{31-25} = 0b1111100;
1162 let Inst{24} = instr;
1163 let Inst{23} = 1; // U = 1
1164 let Inst{22} = 0;
1165 let Inst{21} = write;
1166 let Inst{20} = 1;
1167 let Inst{15-12} = 0b1111;
1168 }
1169
Johnny Chendd0f3cf2010-03-10 18:59:38 +00001170 def i8 : T2I<(outs), (ins GPR:$base, neg_zero:$imm), IIC_iLoadi, opc,
1171 "\t[$base, $imm]", []> {
Johnny Chen0635fc52010-03-04 17:40:44 +00001172 let Inst{31-25} = 0b1111100;
1173 let Inst{24} = instr;
1174 let Inst{23} = 0; // U = 0
1175 let Inst{22} = 0;
1176 let Inst{21} = write;
1177 let Inst{20} = 1;
1178 let Inst{15-12} = 0b1111;
1179 let Inst{11-8} = 0b1100;
1180 }
1181
Johnny Chendd0f3cf2010-03-10 18:59:38 +00001182 def pci : T2I<(outs), (ins GPR:$base, neg_zero:$imm), IIC_iLoadi, opc,
1183 "\t[pc, $imm]", []> {
Johnny Chen0635fc52010-03-04 17:40:44 +00001184 let Inst{31-25} = 0b1111100;
1185 let Inst{24} = instr;
1186 let Inst{23} = ?; // add = (U == 1)
1187 let Inst{22} = 0;
1188 let Inst{21} = write;
1189 let Inst{20} = 1;
1190 let Inst{19-16} = 0b1111; // Rn = 0b1111
1191 let Inst{15-12} = 0b1111;
1192 }
1193
1194 def r : T2I<(outs), (ins GPR:$base, GPR:$a), IIC_iLoadi, opc,
1195 "\t[$base, $a]", []> {
1196 let Inst{31-25} = 0b1111100;
1197 let Inst{24} = instr;
1198 let Inst{23} = 0; // add = TRUE for T1
1199 let Inst{22} = 0;
1200 let Inst{21} = write;
1201 let Inst{20} = 1;
1202 let Inst{15-12} = 0b1111;
1203 let Inst{11-6} = 0000000;
1204 let Inst{5-4} = 0b00; // no shift is applied
1205 }
1206
1207 def s : T2I<(outs), (ins GPR:$base, GPR:$a, i32imm:$shamt), IIC_iLoadi, opc,
1208 "\t[$base, $a, lsl $shamt]", []> {
1209 let Inst{31-25} = 0b1111100;
1210 let Inst{24} = instr;
1211 let Inst{23} = 0; // add = TRUE for T1
1212 let Inst{22} = 0;
1213 let Inst{21} = write;
1214 let Inst{20} = 1;
1215 let Inst{15-12} = 0b1111;
1216 let Inst{11-6} = 0000000;
1217 }
1218}
1219
1220defm t2PLD : T2Ipl<0, 0, "pld">;
1221defm t2PLDW : T2Ipl<0, 1, "pldw">;
1222defm t2PLI : T2Ipl<1, 0, "pli">;
1223
Evan Cheng2889cce2009-07-03 00:18:36 +00001224//===----------------------------------------------------------------------===//
1225// Load / store multiple Instructions.
1226//
1227
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001228let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1 in {
Bob Wilson815baeb2010-03-13 01:08:20 +00001229def t2LDM : T2XI<(outs), (ins addrmode4:$addr, pred:$p,
1230 reglist:$dsts, variable_ops), IIC_iLoadm,
1231 "ldm${addr:submode}${p}${addr:wide}\t$addr, $dsts", []> {
Johnny Chend68e1192009-12-15 17:24:14 +00001232 let Inst{31-27} = 0b11101;
1233 let Inst{26-25} = 0b00;
1234 let Inst{24-23} = {?, ?}; // IA: '01', DB: '10'
1235 let Inst{22} = 0;
Bob Wilson815baeb2010-03-13 01:08:20 +00001236 let Inst{21} = 0; // The W bit.
Johnny Chend68e1192009-12-15 17:24:14 +00001237 let Inst{20} = 1; // Load
1238}
Evan Cheng2889cce2009-07-03 00:18:36 +00001239
Bob Wilson815baeb2010-03-13 01:08:20 +00001240def t2LDM_UPD : T2XIt<(outs GPR:$wb), (ins addrmode4:$addr, pred:$p,
1241 reglist:$dsts, variable_ops), IIC_iLoadm,
Bob Wilsonab346052010-03-16 17:46:45 +00001242 "ldm${addr:submode}${p}${addr:wide}\t$addr!, $dsts",
Bob Wilson815baeb2010-03-13 01:08:20 +00001243 "$addr.addr = $wb", []> {
Johnny Chend68e1192009-12-15 17:24:14 +00001244 let Inst{31-27} = 0b11101;
1245 let Inst{26-25} = 0b00;
1246 let Inst{24-23} = {?, ?}; // IA: '01', DB: '10'
1247 let Inst{22} = 0;
Bob Wilson815baeb2010-03-13 01:08:20 +00001248 let Inst{21} = 1; // The W bit.
1249 let Inst{20} = 1; // Load
1250}
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001251} // mayLoad, neverHasSideEffects, hasExtraDefRegAllocReq
Bob Wilson815baeb2010-03-13 01:08:20 +00001252
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001253let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 in {
Bob Wilson815baeb2010-03-13 01:08:20 +00001254def t2STM : T2XI<(outs), (ins addrmode4:$addr, pred:$p,
1255 reglist:$srcs, variable_ops), IIC_iStorem,
1256 "stm${addr:submode}${p}${addr:wide}\t$addr, $srcs", []> {
1257 let Inst{31-27} = 0b11101;
1258 let Inst{26-25} = 0b00;
1259 let Inst{24-23} = {?, ?}; // IA: '01', DB: '10'
1260 let Inst{22} = 0;
1261 let Inst{21} = 0; // The W bit.
Johnny Chend68e1192009-12-15 17:24:14 +00001262 let Inst{20} = 0; // Store
1263}
Evan Cheng2889cce2009-07-03 00:18:36 +00001264
Bob Wilson815baeb2010-03-13 01:08:20 +00001265def t2STM_UPD : T2XIt<(outs GPR:$wb), (ins addrmode4:$addr, pred:$p,
1266 reglist:$srcs, variable_ops),
1267 IIC_iStorem,
Bob Wilsonab346052010-03-16 17:46:45 +00001268 "stm${addr:submode}${p}${addr:wide}\t$addr!, $srcs",
Bob Wilson815baeb2010-03-13 01:08:20 +00001269 "$addr.addr = $wb", []> {
1270 let Inst{31-27} = 0b11101;
1271 let Inst{26-25} = 0b00;
1272 let Inst{24-23} = {?, ?}; // IA: '01', DB: '10'
1273 let Inst{22} = 0;
1274 let Inst{21} = 1; // The W bit.
1275 let Inst{20} = 0; // Store
1276}
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001277} // mayStore, neverHasSideEffects, hasExtraSrcRegAllocReq
Bob Wilson815baeb2010-03-13 01:08:20 +00001278
Evan Cheng9cb9e672009-06-27 02:26:13 +00001279//===----------------------------------------------------------------------===//
Anton Korobeynikov52237112009-06-17 18:13:58 +00001280// Move Instructions.
1281//
Anton Korobeynikov52237112009-06-17 18:13:58 +00001282
Evan Chengf49810c2009-06-23 17:48:47 +00001283let neverHasSideEffects = 1 in
David Goodwin5d598aa2009-08-19 18:00:44 +00001284def t2MOVr : T2sI<(outs GPR:$dst), (ins GPR:$src), IIC_iMOVr,
Johnny Chend68e1192009-12-15 17:24:14 +00001285 "mov", ".w\t$dst, $src", []> {
1286 let Inst{31-27} = 0b11101;
1287 let Inst{26-25} = 0b01;
1288 let Inst{24-21} = 0b0010;
1289 let Inst{20} = ?; // The S bit.
1290 let Inst{19-16} = 0b1111; // Rn
1291 let Inst{14-12} = 0b000;
1292 let Inst{7-4} = 0b0000;
1293}
Evan Chengf49810c2009-06-23 17:48:47 +00001294
Evan Cheng5adb66a2009-09-28 09:14:39 +00001295// AddedComplexity to ensure isel tries t2MOVi before t2MOVi16.
1296let isReMaterializable = 1, isAsCheapAsAMove = 1, AddedComplexity = 1 in
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001297def t2MOVi : T2sI<(outs rGPR:$dst), (ins t2_so_imm:$src), IIC_iMOVi,
Evan Cheng699beba2009-10-27 00:08:59 +00001298 "mov", ".w\t$dst, $src",
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001299 [(set rGPR:$dst, t2_so_imm:$src)]> {
Johnny Chend68e1192009-12-15 17:24:14 +00001300 let Inst{31-27} = 0b11110;
1301 let Inst{25} = 0;
1302 let Inst{24-21} = 0b0010;
1303 let Inst{20} = ?; // The S bit.
1304 let Inst{19-16} = 0b1111; // Rn
1305 let Inst{15} = 0;
1306}
David Goodwin83b35932009-06-26 16:10:07 +00001307
1308let isReMaterializable = 1, isAsCheapAsAMove = 1 in
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001309def t2MOVi16 : T2I<(outs rGPR:$dst), (ins i32imm:$src), IIC_iMOVi,
Evan Cheng699beba2009-10-27 00:08:59 +00001310 "movw", "\t$dst, $src",
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001311 [(set rGPR:$dst, imm0_65535:$src)]> {
Johnny Chend68e1192009-12-15 17:24:14 +00001312 let Inst{31-27} = 0b11110;
1313 let Inst{25} = 1;
1314 let Inst{24-21} = 0b0010;
1315 let Inst{20} = 0; // The S bit.
1316 let Inst{15} = 0;
1317}
Evan Chengf49810c2009-06-23 17:48:47 +00001318
Evan Cheng3850a6a2009-06-23 05:23:49 +00001319let Constraints = "$src = $dst" in
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001320def t2MOVTi16 : T2I<(outs rGPR:$dst), (ins rGPR:$src, i32imm:$imm), IIC_iMOVi,
Evan Cheng699beba2009-10-27 00:08:59 +00001321 "movt", "\t$dst, $imm",
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001322 [(set rGPR:$dst,
1323 (or (and rGPR:$src, 0xffff), lo16AllZero:$imm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00001324 let Inst{31-27} = 0b11110;
1325 let Inst{25} = 1;
1326 let Inst{24-21} = 0b0110;
1327 let Inst{20} = 0; // The S bit.
1328 let Inst{15} = 0;
1329}
Anton Korobeynikov52237112009-06-17 18:13:58 +00001330
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001331def : T2Pat<(or rGPR:$src, 0xffff0000), (t2MOVTi16 rGPR:$src, 0xffff)>;
Evan Cheng20956592009-10-21 08:15:52 +00001332
Anton Korobeynikov52237112009-06-17 18:13:58 +00001333//===----------------------------------------------------------------------===//
Evan Chengd27c9fc2009-07-03 01:43:10 +00001334// Extend Instructions.
1335//
1336
1337// Sign extenders
1338
Johnny Chend68e1192009-12-15 17:24:14 +00001339defm t2SXTB : T2I_unary_rrot<0b100, "sxtb",
1340 UnOpFrag<(sext_inreg node:$Src, i8)>>;
1341defm t2SXTH : T2I_unary_rrot<0b000, "sxth",
1342 UnOpFrag<(sext_inreg node:$Src, i16)>>;
Eli Friedman761fa7a2010-06-24 18:20:04 +00001343defm t2SXTB16 : T2I_unary_rrot_sxtb16<0b010, "sxtb16">;
Evan Chengd27c9fc2009-07-03 01:43:10 +00001344
Johnny Chend68e1192009-12-15 17:24:14 +00001345defm t2SXTAB : T2I_bin_rrot<0b100, "sxtab",
Evan Chengd27c9fc2009-07-03 01:43:10 +00001346 BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS, i8))>>;
Johnny Chend68e1192009-12-15 17:24:14 +00001347defm t2SXTAH : T2I_bin_rrot<0b000, "sxtah",
Evan Chengd27c9fc2009-07-03 01:43:10 +00001348 BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS,i16))>>;
Johnny Chen93042d12010-03-02 18:14:57 +00001349defm t2SXTAB16 : T2I_bin_rrot_DO<0b010, "sxtab16">;
Evan Chengd27c9fc2009-07-03 01:43:10 +00001350
Johnny Chen93042d12010-03-02 18:14:57 +00001351// TODO: SXT(A){B|H}16 - done for disassembly only
Evan Chengd27c9fc2009-07-03 01:43:10 +00001352
1353// Zero extenders
1354
1355let AddedComplexity = 16 in {
Johnny Chend68e1192009-12-15 17:24:14 +00001356defm t2UXTB : T2I_unary_rrot<0b101, "uxtb",
1357 UnOpFrag<(and node:$Src, 0x000000FF)>>;
1358defm t2UXTH : T2I_unary_rrot<0b001, "uxth",
1359 UnOpFrag<(and node:$Src, 0x0000FFFF)>>;
Eli Friedman761fa7a2010-06-24 18:20:04 +00001360defm t2UXTB16 : T2I_unary_rrot_uxtb16<0b011, "uxtb16",
Johnny Chend68e1192009-12-15 17:24:14 +00001361 UnOpFrag<(and node:$Src, 0x00FF00FF)>>;
Evan Chengd27c9fc2009-07-03 01:43:10 +00001362
Jim Grosbach79464942010-07-28 23:17:45 +00001363// FIXME: This pattern incorrectly assumes the shl operator is a rotate.
1364// The transformation should probably be done as a combiner action
1365// instead so we can include a check for masking back in the upper
1366// eight bits of the source into the lower eight bits of the result.
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001367//def : T2Pat<(and (shl rGPR:$Src, (i32 8)), 0xFF00FF),
1368// (t2UXTB16r_rot rGPR:$Src, 24)>, Requires<[HasT2ExtractPack]>;
1369def : T2Pat<(and (srl rGPR:$Src, (i32 8)), 0xFF00FF),
1370 (t2UXTB16r_rot rGPR:$Src, 8)>, Requires<[HasT2ExtractPack]>;
Evan Chengd27c9fc2009-07-03 01:43:10 +00001371
Johnny Chend68e1192009-12-15 17:24:14 +00001372defm t2UXTAB : T2I_bin_rrot<0b101, "uxtab",
Jim Grosbach6935efc2009-11-24 00:20:27 +00001373 BinOpFrag<(add node:$LHS, (and node:$RHS, 0x00FF))>>;
Johnny Chend68e1192009-12-15 17:24:14 +00001374defm t2UXTAH : T2I_bin_rrot<0b001, "uxtah",
Jim Grosbach6935efc2009-11-24 00:20:27 +00001375 BinOpFrag<(add node:$LHS, (and node:$RHS, 0xFFFF))>>;
Johnny Chen93042d12010-03-02 18:14:57 +00001376defm t2UXTAB16 : T2I_bin_rrot_DO<0b011, "uxtab16">;
Evan Chengd27c9fc2009-07-03 01:43:10 +00001377}
1378
1379//===----------------------------------------------------------------------===//
Anton Korobeynikov52237112009-06-17 18:13:58 +00001380// Arithmetic Instructions.
1381//
Anton Korobeynikov52237112009-06-17 18:13:58 +00001382
Johnny Chend68e1192009-12-15 17:24:14 +00001383defm t2ADD : T2I_bin_ii12rs<0b000, "add",
1384 BinOpFrag<(add node:$LHS, node:$RHS)>, 1>;
1385defm t2SUB : T2I_bin_ii12rs<0b101, "sub",
1386 BinOpFrag<(sub node:$LHS, node:$RHS)>>;
Anton Korobeynikov52237112009-06-17 18:13:58 +00001387
Evan Chengf49810c2009-06-23 17:48:47 +00001388// ADD and SUB with 's' bit set. No 12-bit immediate (T4) variants.
Johnny Chend68e1192009-12-15 17:24:14 +00001389defm t2ADDS : T2I_bin_s_irs <0b1000, "add",
1390 BinOpFrag<(addc node:$LHS, node:$RHS)>, 1>;
1391defm t2SUBS : T2I_bin_s_irs <0b1101, "sub",
1392 BinOpFrag<(subc node:$LHS, node:$RHS)>>;
Anton Korobeynikov52237112009-06-17 18:13:58 +00001393
Johnny Chend68e1192009-12-15 17:24:14 +00001394defm t2ADC : T2I_adde_sube_irs<0b1010, "adc",
Jim Grosbach39be8fc2010-02-16 20:42:29 +00001395 BinOpFrag<(adde_dead_carry node:$LHS, node:$RHS)>, 1>;
Johnny Chend68e1192009-12-15 17:24:14 +00001396defm t2SBC : T2I_adde_sube_irs<0b1011, "sbc",
Jim Grosbach39be8fc2010-02-16 20:42:29 +00001397 BinOpFrag<(sube_dead_carry node:$LHS, node:$RHS)>>;
Johnny Chenb5031ad2010-03-02 19:38:59 +00001398defm t2ADCS : T2I_adde_sube_s_irs<0b1010, "adc",
Jim Grosbach39be8fc2010-02-16 20:42:29 +00001399 BinOpFrag<(adde_live_carry node:$LHS, node:$RHS)>, 1>;
Johnny Chenb5031ad2010-03-02 19:38:59 +00001400defm t2SBCS : T2I_adde_sube_s_irs<0b1011, "sbc",
Jim Grosbach39be8fc2010-02-16 20:42:29 +00001401 BinOpFrag<(sube_live_carry node:$LHS, node:$RHS)>>;
Evan Chengf49810c2009-06-23 17:48:47 +00001402
David Goodwin752aa7d2009-07-27 16:39:05 +00001403// RSB
Bob Wilson20d8e4e2010-08-13 23:24:25 +00001404defm t2RSB : T2I_rbin_irs <0b1110, "rsb",
Johnny Chend68e1192009-12-15 17:24:14 +00001405 BinOpFrag<(sub node:$LHS, node:$RHS)>>;
1406defm t2RSBS : T2I_rbin_s_is <0b1110, "rsb",
1407 BinOpFrag<(subc node:$LHS, node:$RHS)>>;
Evan Chengf49810c2009-06-23 17:48:47 +00001408
1409// (sub X, imm) gets canonicalized to (add X, -imm). Match this form.
Jim Grosbach502e0aa2010-07-14 17:45:16 +00001410// The assume-no-carry-in form uses the negation of the input since add/sub
1411// assume opposite meanings of the carry flag (i.e., carry == !borrow).
1412// See the definition of AddWithCarry() in the ARM ARM A2.2.1 for the gory
1413// details.
1414// The AddedComplexity preferences the first variant over the others since
1415// it can be shrunk to a 16-bit wide encoding, while the others cannot.
Evan Chengfa2ea1a2009-08-04 01:41:15 +00001416let AddedComplexity = 1 in
Jim Grosbach502e0aa2010-07-14 17:45:16 +00001417def : T2Pat<(add GPR:$src, imm0_255_neg:$imm),
1418 (t2SUBri GPR:$src, imm0_255_neg:$imm)>;
1419def : T2Pat<(add GPR:$src, t2_so_imm_neg:$imm),
1420 (t2SUBri GPR:$src, t2_so_imm_neg:$imm)>;
1421def : T2Pat<(add GPR:$src, imm0_4095_neg:$imm),
1422 (t2SUBri12 GPR:$src, imm0_4095_neg:$imm)>;
1423let AddedComplexity = 1 in
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001424def : T2Pat<(addc rGPR:$src, imm0_255_neg:$imm),
1425 (t2SUBSri rGPR:$src, imm0_255_neg:$imm)>;
1426def : T2Pat<(addc rGPR:$src, t2_so_imm_neg:$imm),
1427 (t2SUBSri rGPR:$src, t2_so_imm_neg:$imm)>;
Jim Grosbach502e0aa2010-07-14 17:45:16 +00001428// The with-carry-in form matches bitwise not instead of the negation.
1429// Effectively, the inverse interpretation of the carry flag already accounts
1430// for part of the negation.
1431let AddedComplexity = 1 in
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001432def : T2Pat<(adde rGPR:$src, imm0_255_not:$imm),
1433 (t2SBCSri rGPR:$src, imm0_255_not:$imm)>;
1434def : T2Pat<(adde rGPR:$src, t2_so_imm_not:$imm),
1435 (t2SBCSri rGPR:$src, t2_so_imm_not:$imm)>;
Anton Korobeynikov52237112009-06-17 18:13:58 +00001436
Johnny Chen93042d12010-03-02 18:14:57 +00001437// Select Bytes -- for disassembly only
1438
1439def t2SEL : T2I<(outs GPR:$dst), (ins GPR:$a, GPR:$b), NoItinerary, "sel",
1440 "\t$dst, $a, $b", []> {
1441 let Inst{31-27} = 0b11111;
1442 let Inst{26-24} = 0b010;
1443 let Inst{23} = 0b1;
1444 let Inst{22-20} = 0b010;
1445 let Inst{15-12} = 0b1111;
1446 let Inst{7} = 0b1;
1447 let Inst{6-4} = 0b000;
1448}
1449
Johnny Chenadc77332010-02-26 22:04:29 +00001450// A6.3.13, A6.3.14, A6.3.15 Parallel addition and subtraction (signed/unsigned)
1451// And Miscellaneous operations -- for disassembly only
Nate Begeman692433b2010-07-29 17:56:55 +00001452class T2I_pam<bits<3> op22_20, bits<4> op7_4, string opc,
1453 list<dag> pat = [/* For disassembly only; pattern left blank */]>
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001454 : T2I<(outs rGPR:$dst), (ins rGPR:$a, rGPR:$b), NoItinerary, opc,
Nate Begeman692433b2010-07-29 17:56:55 +00001455 "\t$dst, $a, $b", pat> {
Johnny Chenadc77332010-02-26 22:04:29 +00001456 let Inst{31-27} = 0b11111;
1457 let Inst{26-23} = 0b0101;
1458 let Inst{22-20} = op22_20;
1459 let Inst{15-12} = 0b1111;
1460 let Inst{7-4} = op7_4;
1461}
1462
1463// Saturating add/subtract -- for disassembly only
1464
Nate Begeman692433b2010-07-29 17:56:55 +00001465def t2QADD : T2I_pam<0b000, 0b1000, "qadd",
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001466 [(set rGPR:$dst, (int_arm_qadd rGPR:$a, rGPR:$b))]>;
Johnny Chenadc77332010-02-26 22:04:29 +00001467def t2QADD16 : T2I_pam<0b001, 0b0001, "qadd16">;
1468def t2QADD8 : T2I_pam<0b000, 0b0001, "qadd8">;
1469def t2QASX : T2I_pam<0b010, 0b0001, "qasx">;
1470def t2QDADD : T2I_pam<0b000, 0b1001, "qdadd">;
1471def t2QDSUB : T2I_pam<0b000, 0b1011, "qdsub">;
1472def t2QSAX : T2I_pam<0b110, 0b0001, "qsax">;
Nate Begeman692433b2010-07-29 17:56:55 +00001473def t2QSUB : T2I_pam<0b000, 0b1010, "qsub",
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001474 [(set rGPR:$dst, (int_arm_qsub rGPR:$a, rGPR:$b))]>;
Johnny Chenadc77332010-02-26 22:04:29 +00001475def t2QSUB16 : T2I_pam<0b101, 0b0001, "qsub16">;
1476def t2QSUB8 : T2I_pam<0b100, 0b0001, "qsub8">;
1477def t2UQADD16 : T2I_pam<0b001, 0b0101, "uqadd16">;
1478def t2UQADD8 : T2I_pam<0b000, 0b0101, "uqadd8">;
1479def t2UQASX : T2I_pam<0b010, 0b0101, "uqasx">;
1480def t2UQSAX : T2I_pam<0b110, 0b0101, "uqsax">;
1481def t2UQSUB16 : T2I_pam<0b101, 0b0101, "uqsub16">;
1482def t2UQSUB8 : T2I_pam<0b100, 0b0101, "uqsub8">;
1483
1484// Signed/Unsigned add/subtract -- for disassembly only
1485
1486def t2SASX : T2I_pam<0b010, 0b0000, "sasx">;
1487def t2SADD16 : T2I_pam<0b001, 0b0000, "sadd16">;
1488def t2SADD8 : T2I_pam<0b000, 0b0000, "sadd8">;
1489def t2SSAX : T2I_pam<0b110, 0b0000, "ssax">;
1490def t2SSUB16 : T2I_pam<0b101, 0b0000, "ssub16">;
1491def t2SSUB8 : T2I_pam<0b100, 0b0000, "ssub8">;
1492def t2UASX : T2I_pam<0b010, 0b0100, "uasx">;
1493def t2UADD16 : T2I_pam<0b001, 0b0100, "uadd16">;
1494def t2UADD8 : T2I_pam<0b000, 0b0100, "uadd8">;
1495def t2USAX : T2I_pam<0b110, 0b0100, "usax">;
1496def t2USUB16 : T2I_pam<0b101, 0b0100, "usub16">;
1497def t2USUB8 : T2I_pam<0b100, 0b0100, "usub8">;
1498
1499// Signed/Unsigned halving add/subtract -- for disassembly only
1500
1501def t2SHASX : T2I_pam<0b010, 0b0010, "shasx">;
1502def t2SHADD16 : T2I_pam<0b001, 0b0010, "shadd16">;
1503def t2SHADD8 : T2I_pam<0b000, 0b0010, "shadd8">;
1504def t2SHSAX : T2I_pam<0b110, 0b0010, "shsax">;
1505def t2SHSUB16 : T2I_pam<0b101, 0b0010, "shsub16">;
1506def t2SHSUB8 : T2I_pam<0b100, 0b0010, "shsub8">;
1507def t2UHASX : T2I_pam<0b010, 0b0110, "uhasx">;
1508def t2UHADD16 : T2I_pam<0b001, 0b0110, "uhadd16">;
1509def t2UHADD8 : T2I_pam<0b000, 0b0110, "uhadd8">;
1510def t2UHSAX : T2I_pam<0b110, 0b0110, "uhsax">;
1511def t2UHSUB16 : T2I_pam<0b101, 0b0110, "uhsub16">;
1512def t2UHSUB8 : T2I_pam<0b100, 0b0110, "uhsub8">;
1513
1514// Unsigned Sum of Absolute Differences [and Accumulate] -- for disassembly only
1515
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001516def t2USAD8 : T2I_mac<0, 0b111, 0b0000, (outs rGPR:$dst),
1517 (ins rGPR:$a, rGPR:$b),
Johnny Chenadc77332010-02-26 22:04:29 +00001518 NoItinerary, "usad8", "\t$dst, $a, $b", []> {
1519 let Inst{15-12} = 0b1111;
1520}
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001521def t2USADA8 : T2I_mac<0, 0b111, 0b0000, (outs rGPR:$dst),
1522 (ins rGPR:$a, rGPR:$b, rGPR:$acc), NoItinerary, "usada8",
Johnny Chenadc77332010-02-26 22:04:29 +00001523 "\t$dst, $a, $b, $acc", []>;
1524
1525// Signed/Unsigned saturate -- for disassembly only
1526
Bob Wilson22f5dc72010-08-16 18:27:34 +00001527def t2SSAT: T2I<(outs rGPR:$dst), (ins i32imm:$bit_pos, rGPR:$a, shift_imm:$sh),
Bob Wilson38aa2872010-08-13 21:48:10 +00001528 NoItinerary, "ssat", "\t$dst, $bit_pos, $a$sh",
1529 [/* For disassembly only; pattern left blank */]> {
Johnny Chenadc77332010-02-26 22:04:29 +00001530 let Inst{31-27} = 0b11110;
1531 let Inst{25-22} = 0b1100;
1532 let Inst{20} = 0;
1533 let Inst{15} = 0;
Johnny Chenadc77332010-02-26 22:04:29 +00001534}
1535
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001536def t2SSAT16: T2I<(outs rGPR:$dst), (ins i32imm:$bit_pos, rGPR:$a), NoItinerary,
Johnny Chenadc77332010-02-26 22:04:29 +00001537 "ssat16", "\t$dst, $bit_pos, $a",
1538 [/* For disassembly only; pattern left blank */]> {
1539 let Inst{31-27} = 0b11110;
1540 let Inst{25-22} = 0b1100;
1541 let Inst{20} = 0;
1542 let Inst{15} = 0;
1543 let Inst{21} = 1; // sh = '1'
1544 let Inst{14-12} = 0b000; // imm3 = '000'
1545 let Inst{7-6} = 0b00; // imm2 = '00'
1546}
1547
Bob Wilson22f5dc72010-08-16 18:27:34 +00001548def t2USAT: T2I<(outs rGPR:$dst), (ins i32imm:$bit_pos, rGPR:$a, shift_imm:$sh),
Bob Wilson38aa2872010-08-13 21:48:10 +00001549 NoItinerary, "usat", "\t$dst, $bit_pos, $a$sh",
1550 [/* For disassembly only; pattern left blank */]> {
Johnny Chenadc77332010-02-26 22:04:29 +00001551 let Inst{31-27} = 0b11110;
1552 let Inst{25-22} = 0b1110;
1553 let Inst{20} = 0;
1554 let Inst{15} = 0;
Johnny Chenadc77332010-02-26 22:04:29 +00001555}
1556
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001557def t2USAT16: T2I<(outs rGPR:$dst), (ins i32imm:$bit_pos, rGPR:$a), NoItinerary,
Johnny Chenadc77332010-02-26 22:04:29 +00001558 "usat16", "\t$dst, $bit_pos, $a",
1559 [/* For disassembly only; pattern left blank */]> {
1560 let Inst{31-27} = 0b11110;
1561 let Inst{25-22} = 0b1110;
1562 let Inst{20} = 0;
1563 let Inst{15} = 0;
1564 let Inst{21} = 1; // sh = '1'
1565 let Inst{14-12} = 0b000; // imm3 = '000'
1566 let Inst{7-6} = 0b00; // imm2 = '00'
1567}
Anton Korobeynikov52237112009-06-17 18:13:58 +00001568
Bob Wilson38aa2872010-08-13 21:48:10 +00001569def : T2Pat<(int_arm_ssat GPR:$a, imm:$pos), (t2SSAT imm:$pos, GPR:$a, 0)>;
1570def : T2Pat<(int_arm_usat GPR:$a, imm:$pos), (t2USAT imm:$pos, GPR:$a, 0)>;
Nate Begeman0e0a20e2010-07-29 22:48:09 +00001571
Evan Chengf49810c2009-06-23 17:48:47 +00001572//===----------------------------------------------------------------------===//
Evan Chenga67efd12009-06-23 19:39:13 +00001573// Shift and rotate Instructions.
1574//
1575
Johnny Chend68e1192009-12-15 17:24:14 +00001576defm t2LSL : T2I_sh_ir<0b00, "lsl", BinOpFrag<(shl node:$LHS, node:$RHS)>>;
1577defm t2LSR : T2I_sh_ir<0b01, "lsr", BinOpFrag<(srl node:$LHS, node:$RHS)>>;
1578defm t2ASR : T2I_sh_ir<0b10, "asr", BinOpFrag<(sra node:$LHS, node:$RHS)>>;
1579defm t2ROR : T2I_sh_ir<0b11, "ror", BinOpFrag<(rotr node:$LHS, node:$RHS)>>;
Evan Chenga67efd12009-06-23 19:39:13 +00001580
David Goodwinca01a8d2009-09-01 18:32:09 +00001581let Uses = [CPSR] in {
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001582def t2MOVrx : T2sI<(outs rGPR:$dst), (ins rGPR:$src), IIC_iMOVsi,
Evan Cheng699beba2009-10-27 00:08:59 +00001583 "rrx", "\t$dst, $src",
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001584 [(set rGPR:$dst, (ARMrrx rGPR:$src))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00001585 let Inst{31-27} = 0b11101;
1586 let Inst{26-25} = 0b01;
1587 let Inst{24-21} = 0b0010;
1588 let Inst{20} = ?; // The S bit.
1589 let Inst{19-16} = 0b1111; // Rn
1590 let Inst{14-12} = 0b000;
1591 let Inst{7-4} = 0b0011;
1592}
David Goodwinca01a8d2009-09-01 18:32:09 +00001593}
Evan Chenga67efd12009-06-23 19:39:13 +00001594
David Goodwin3583df72009-07-28 17:06:49 +00001595let Defs = [CPSR] in {
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001596def t2MOVsrl_flag : T2I<(outs rGPR:$dst), (ins rGPR:$src), IIC_iMOVsi,
Bob Wilsona85df802010-05-25 04:51:47 +00001597 "lsrs", ".w\t$dst, $src, #1",
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001598 [(set rGPR:$dst, (ARMsrl_flag rGPR:$src))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00001599 let Inst{31-27} = 0b11101;
1600 let Inst{26-25} = 0b01;
1601 let Inst{24-21} = 0b0010;
1602 let Inst{20} = 1; // The S bit.
1603 let Inst{19-16} = 0b1111; // Rn
1604 let Inst{5-4} = 0b01; // Shift type.
1605 // Shift amount = Inst{14-12:7-6} = 1.
1606 let Inst{14-12} = 0b000;
1607 let Inst{7-6} = 0b01;
1608}
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001609def t2MOVsra_flag : T2I<(outs rGPR:$dst), (ins rGPR:$src), IIC_iMOVsi,
Bob Wilsona85df802010-05-25 04:51:47 +00001610 "asrs", ".w\t$dst, $src, #1",
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001611 [(set rGPR:$dst, (ARMsra_flag rGPR:$src))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00001612 let Inst{31-27} = 0b11101;
1613 let Inst{26-25} = 0b01;
1614 let Inst{24-21} = 0b0010;
1615 let Inst{20} = 1; // The S bit.
1616 let Inst{19-16} = 0b1111; // Rn
1617 let Inst{5-4} = 0b10; // Shift type.
1618 // Shift amount = Inst{14-12:7-6} = 1.
1619 let Inst{14-12} = 0b000;
1620 let Inst{7-6} = 0b01;
1621}
David Goodwin3583df72009-07-28 17:06:49 +00001622}
1623
Evan Chenga67efd12009-06-23 19:39:13 +00001624//===----------------------------------------------------------------------===//
Evan Chengf49810c2009-06-23 17:48:47 +00001625// Bitwise Instructions.
1626//
Anton Korobeynikov52237112009-06-17 18:13:58 +00001627
Johnny Chend68e1192009-12-15 17:24:14 +00001628defm t2AND : T2I_bin_w_irs<0b0000, "and",
1629 BinOpFrag<(and node:$LHS, node:$RHS)>, 1>;
1630defm t2ORR : T2I_bin_w_irs<0b0010, "orr",
1631 BinOpFrag<(or node:$LHS, node:$RHS)>, 1>;
1632defm t2EOR : T2I_bin_w_irs<0b0100, "eor",
1633 BinOpFrag<(xor node:$LHS, node:$RHS)>, 1>;
Evan Chengf49810c2009-06-23 17:48:47 +00001634
Johnny Chend68e1192009-12-15 17:24:14 +00001635defm t2BIC : T2I_bin_w_irs<0b0001, "bic",
1636 BinOpFrag<(and node:$LHS, (not node:$RHS))>>;
Evan Chengf49810c2009-06-23 17:48:47 +00001637
Bill Wendling55c134a2010-08-30 22:05:23 +00001638defm t2ANDS : T2I_bin_s_irs<0b0000, "and",
1639 BinOpFrag<(ARMand node:$LHS, node:$RHS)>, 1>;
Bill Wendling0b4aa7d2010-08-29 03:02:11 +00001640
Evan Chengf49810c2009-06-23 17:48:47 +00001641let Constraints = "$src = $dst" in
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001642def t2BFC : T2I<(outs rGPR:$dst), (ins rGPR:$src, bf_inv_mask_imm:$imm),
David Goodwin2f54a2f2009-11-02 17:28:36 +00001643 IIC_iUNAsi, "bfc", "\t$dst, $imm",
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001644 [(set rGPR:$dst, (and rGPR:$src, bf_inv_mask_imm:$imm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00001645 let Inst{31-27} = 0b11110;
1646 let Inst{25} = 1;
1647 let Inst{24-20} = 0b10110;
1648 let Inst{19-16} = 0b1111; // Rn
1649 let Inst{15} = 0;
1650}
Evan Chengf49810c2009-06-23 17:48:47 +00001651
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001652def t2SBFX: T2I<(outs rGPR:$dst), (ins rGPR:$src, imm0_31:$lsb, imm0_31:$width),
Johnny Chend68e1192009-12-15 17:24:14 +00001653 IIC_iALUi, "sbfx", "\t$dst, $src, $lsb, $width", []> {
1654 let Inst{31-27} = 0b11110;
1655 let Inst{25} = 1;
1656 let Inst{24-20} = 0b10100;
1657 let Inst{15} = 0;
1658}
Sandeep Patel47eedaa2009-10-13 18:59:48 +00001659
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001660def t2UBFX: T2I<(outs rGPR:$dst), (ins rGPR:$src, imm0_31:$lsb, imm0_31:$width),
Johnny Chend68e1192009-12-15 17:24:14 +00001661 IIC_iALUi, "ubfx", "\t$dst, $src, $lsb, $width", []> {
1662 let Inst{31-27} = 0b11110;
1663 let Inst{25} = 1;
1664 let Inst{24-20} = 0b11100;
1665 let Inst{15} = 0;
1666}
Sandeep Patel47eedaa2009-10-13 18:59:48 +00001667
Johnny Chen9474d552010-02-02 19:31:58 +00001668// A8.6.18 BFI - Bitfield insert (Encoding T1)
Jim Grosbach469bbdb2010-07-16 23:05:05 +00001669let Constraints = "$src = $dst" in
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001670def t2BFI : T2I<(outs rGPR:$dst),
1671 (ins rGPR:$src, rGPR:$val, bf_inv_mask_imm:$imm),
Jim Grosbach469bbdb2010-07-16 23:05:05 +00001672 IIC_iALUi, "bfi", "\t$dst, $val, $imm",
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001673 [(set rGPR:$dst, (ARMbfi rGPR:$src, rGPR:$val,
Jim Grosbach469bbdb2010-07-16 23:05:05 +00001674 bf_inv_mask_imm:$imm))]> {
Johnny Chen9474d552010-02-02 19:31:58 +00001675 let Inst{31-27} = 0b11110;
1676 let Inst{25} = 1;
1677 let Inst{24-20} = 0b10110;
1678 let Inst{15} = 0;
1679}
Evan Chengf49810c2009-06-23 17:48:47 +00001680
Johnny Chend68e1192009-12-15 17:24:14 +00001681defm t2ORN : T2I_bin_irs<0b0011, "orn", BinOpFrag<(or node:$LHS,
Bill Wendling4822bce2010-08-30 01:47:35 +00001682 (not node:$RHS))>, 0, "">;
Evan Cheng36a0aeb2009-07-06 22:23:46 +00001683
1684// Prefer over of t2EORri ra, rb, -1 because mvn has 16-bit version
1685let AddedComplexity = 1 in
Johnny Chend68e1192009-12-15 17:24:14 +00001686defm t2MVN : T2I_un_irs <0b0011, "mvn", UnOpFrag<(not node:$Src)>, 1, 1>;
Evan Cheng36a0aeb2009-07-06 22:23:46 +00001687
1688
Jim Grosbachf084a5e2010-07-20 16:07:04 +00001689let AddedComplexity = 1 in
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001690def : T2Pat<(and rGPR:$src, t2_so_imm_not:$imm),
1691 (t2BICri rGPR:$src, t2_so_imm_not:$imm)>;
Evan Cheng36a0aeb2009-07-06 22:23:46 +00001692
Evan Cheng25f7cfc2009-08-01 06:13:52 +00001693// FIXME: Disable this pattern on Darwin to workaround an assembler bug.
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001694def : T2Pat<(or rGPR:$src, t2_so_imm_not:$imm),
1695 (t2ORNri rGPR:$src, t2_so_imm_not:$imm)>,
Evan Chengea253b92009-08-12 01:56:42 +00001696 Requires<[IsThumb2]>;
Evan Cheng36a0aeb2009-07-06 22:23:46 +00001697
1698def : T2Pat<(t2_so_imm_not:$src),
1699 (t2MVNi t2_so_imm_not:$src)>;
1700
Evan Chengf49810c2009-06-23 17:48:47 +00001701//===----------------------------------------------------------------------===//
1702// Multiply Instructions.
1703//
Evan Cheng8de898a2009-06-26 00:19:44 +00001704let isCommutable = 1 in
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001705def t2MUL: T2I<(outs rGPR:$dst), (ins rGPR:$a, rGPR:$b), IIC_iMUL32,
Evan Cheng699beba2009-10-27 00:08:59 +00001706 "mul", "\t$dst, $a, $b",
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001707 [(set rGPR:$dst, (mul rGPR:$a, rGPR:$b))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00001708 let Inst{31-27} = 0b11111;
1709 let Inst{26-23} = 0b0110;
1710 let Inst{22-20} = 0b000;
1711 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
1712 let Inst{7-4} = 0b0000; // Multiply
1713}
Evan Chengf49810c2009-06-23 17:48:47 +00001714
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001715def t2MLA: T2I<(outs rGPR:$dst), (ins rGPR:$a, rGPR:$b, rGPR:$c), IIC_iMAC32,
Evan Cheng699beba2009-10-27 00:08:59 +00001716 "mla", "\t$dst, $a, $b, $c",
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001717 [(set rGPR:$dst, (add (mul rGPR:$a, rGPR:$b), rGPR:$c))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00001718 let Inst{31-27} = 0b11111;
1719 let Inst{26-23} = 0b0110;
1720 let Inst{22-20} = 0b000;
1721 let Inst{15-12} = {?, ?, ?, ?}; // Ra
1722 let Inst{7-4} = 0b0000; // Multiply
1723}
Evan Chengf49810c2009-06-23 17:48:47 +00001724
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001725def t2MLS: T2I<(outs rGPR:$dst), (ins rGPR:$a, rGPR:$b, rGPR:$c), IIC_iMAC32,
Evan Cheng699beba2009-10-27 00:08:59 +00001726 "mls", "\t$dst, $a, $b, $c",
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001727 [(set rGPR:$dst, (sub rGPR:$c, (mul rGPR:$a, rGPR:$b)))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00001728 let Inst{31-27} = 0b11111;
1729 let Inst{26-23} = 0b0110;
1730 let Inst{22-20} = 0b000;
1731 let Inst{15-12} = {?, ?, ?, ?}; // Ra
1732 let Inst{7-4} = 0b0001; // Multiply and Subtract
1733}
Evan Chengf49810c2009-06-23 17:48:47 +00001734
Evan Cheng5b9fcd12009-07-07 01:17:28 +00001735// Extra precision multiplies with low / high results
1736let neverHasSideEffects = 1 in {
1737let isCommutable = 1 in {
Jim Grosbachc5ed0132010-08-17 18:39:16 +00001738def t2SMULL : T2I<(outs rGPR:$ldst, rGPR:$hdst),
1739 (ins rGPR:$a, rGPR:$b), IIC_iMUL64,
Johnny Chend68e1192009-12-15 17:24:14 +00001740 "smull", "\t$ldst, $hdst, $a, $b", []> {
1741 let Inst{31-27} = 0b11111;
1742 let Inst{26-23} = 0b0111;
1743 let Inst{22-20} = 0b000;
1744 let Inst{7-4} = 0b0000;
1745}
Evan Cheng5b9fcd12009-07-07 01:17:28 +00001746
Jim Grosbachc5ed0132010-08-17 18:39:16 +00001747def t2UMULL : T2I<(outs rGPR:$ldst, rGPR:$hdst),
1748 (ins rGPR:$a, rGPR:$b), IIC_iMUL64,
Johnny Chend68e1192009-12-15 17:24:14 +00001749 "umull", "\t$ldst, $hdst, $a, $b", []> {
1750 let Inst{31-27} = 0b11111;
1751 let Inst{26-23} = 0b0111;
1752 let Inst{22-20} = 0b010;
1753 let Inst{7-4} = 0b0000;
Evan Cheng5b9fcd12009-07-07 01:17:28 +00001754}
Johnny Chend68e1192009-12-15 17:24:14 +00001755} // isCommutable
Evan Cheng5b9fcd12009-07-07 01:17:28 +00001756
1757// Multiply + accumulate
Jim Grosbachc5ed0132010-08-17 18:39:16 +00001758def t2SMLAL : T2I<(outs rGPR:$ldst, rGPR:$hdst),
1759 (ins rGPR:$a, rGPR:$b), IIC_iMAC64,
Johnny Chend68e1192009-12-15 17:24:14 +00001760 "smlal", "\t$ldst, $hdst, $a, $b", []>{
1761 let Inst{31-27} = 0b11111;
1762 let Inst{26-23} = 0b0111;
1763 let Inst{22-20} = 0b100;
1764 let Inst{7-4} = 0b0000;
1765}
Evan Cheng5b9fcd12009-07-07 01:17:28 +00001766
Jim Grosbachc5ed0132010-08-17 18:39:16 +00001767def t2UMLAL : T2I<(outs rGPR:$ldst, rGPR:$hdst),
1768 (ins rGPR:$a, rGPR:$b), IIC_iMAC64,
Johnny Chend68e1192009-12-15 17:24:14 +00001769 "umlal", "\t$ldst, $hdst, $a, $b", []>{
1770 let Inst{31-27} = 0b11111;
1771 let Inst{26-23} = 0b0111;
1772 let Inst{22-20} = 0b110;
1773 let Inst{7-4} = 0b0000;
1774}
Evan Cheng5b9fcd12009-07-07 01:17:28 +00001775
Jim Grosbachc5ed0132010-08-17 18:39:16 +00001776def t2UMAAL : T2I<(outs rGPR:$ldst, rGPR:$hdst),
1777 (ins rGPR:$a, rGPR:$b), IIC_iMAC64,
Johnny Chend68e1192009-12-15 17:24:14 +00001778 "umaal", "\t$ldst, $hdst, $a, $b", []>{
1779 let Inst{31-27} = 0b11111;
1780 let Inst{26-23} = 0b0111;
1781 let Inst{22-20} = 0b110;
1782 let Inst{7-4} = 0b0110;
1783}
Evan Cheng5b9fcd12009-07-07 01:17:28 +00001784} // neverHasSideEffects
1785
Johnny Chen93042d12010-03-02 18:14:57 +00001786// Rounding variants of the below included for disassembly only
1787
Evan Cheng5b9fcd12009-07-07 01:17:28 +00001788// Most significant word multiply
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001789def t2SMMUL : T2I<(outs rGPR:$dst), (ins rGPR:$a, rGPR:$b), IIC_iMUL32,
Evan Cheng699beba2009-10-27 00:08:59 +00001790 "smmul", "\t$dst, $a, $b",
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001791 [(set rGPR:$dst, (mulhs rGPR:$a, rGPR:$b))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00001792 let Inst{31-27} = 0b11111;
1793 let Inst{26-23} = 0b0110;
1794 let Inst{22-20} = 0b101;
1795 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
1796 let Inst{7-4} = 0b0000; // No Rounding (Inst{4} = 0)
1797}
Evan Cheng5b9fcd12009-07-07 01:17:28 +00001798
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001799def t2SMMULR : T2I<(outs rGPR:$dst), (ins rGPR:$a, rGPR:$b), IIC_iMUL32,
Johnny Chen93042d12010-03-02 18:14:57 +00001800 "smmulr", "\t$dst, $a, $b", []> {
1801 let Inst{31-27} = 0b11111;
1802 let Inst{26-23} = 0b0110;
1803 let Inst{22-20} = 0b101;
1804 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
1805 let Inst{7-4} = 0b0001; // Rounding (Inst{4} = 1)
1806}
1807
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001808def t2SMMLA : T2I<(outs rGPR:$dst), (ins rGPR:$a, rGPR:$b, rGPR:$c), IIC_iMAC32,
Evan Cheng699beba2009-10-27 00:08:59 +00001809 "smmla", "\t$dst, $a, $b, $c",
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001810 [(set rGPR:$dst, (add (mulhs rGPR:$a, rGPR:$b), rGPR:$c))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00001811 let Inst{31-27} = 0b11111;
1812 let Inst{26-23} = 0b0110;
1813 let Inst{22-20} = 0b101;
1814 let Inst{15-12} = {?, ?, ?, ?}; // Ra
1815 let Inst{7-4} = 0b0000; // No Rounding (Inst{4} = 0)
1816}
Evan Cheng5b9fcd12009-07-07 01:17:28 +00001817
Jim Grosbachc5ed0132010-08-17 18:39:16 +00001818def t2SMMLAR: T2I<(outs rGPR:$dst), (ins rGPR:$a, rGPR:$b, rGPR:$c), IIC_iMAC32,
Johnny Chen93042d12010-03-02 18:14:57 +00001819 "smmlar", "\t$dst, $a, $b, $c", []> {
1820 let Inst{31-27} = 0b11111;
1821 let Inst{26-23} = 0b0110;
1822 let Inst{22-20} = 0b101;
1823 let Inst{15-12} = {?, ?, ?, ?}; // Ra
1824 let Inst{7-4} = 0b0001; // Rounding (Inst{4} = 1)
1825}
Evan Cheng5b9fcd12009-07-07 01:17:28 +00001826
Jim Grosbachc5ed0132010-08-17 18:39:16 +00001827def t2SMMLS: T2I <(outs rGPR:$dst), (ins rGPR:$a, rGPR:$b, rGPR:$c), IIC_iMAC32,
Evan Cheng699beba2009-10-27 00:08:59 +00001828 "smmls", "\t$dst, $a, $b, $c",
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001829 [(set rGPR:$dst, (sub rGPR:$c, (mulhs rGPR:$a, rGPR:$b)))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00001830 let Inst{31-27} = 0b11111;
1831 let Inst{26-23} = 0b0110;
1832 let Inst{22-20} = 0b110;
1833 let Inst{15-12} = {?, ?, ?, ?}; // Ra
1834 let Inst{7-4} = 0b0000; // No Rounding (Inst{4} = 0)
1835}
Evan Cheng5b9fcd12009-07-07 01:17:28 +00001836
Jim Grosbachc5ed0132010-08-17 18:39:16 +00001837def t2SMMLSR:T2I <(outs rGPR:$dst), (ins rGPR:$a, rGPR:$b, rGPR:$c), IIC_iMAC32,
Johnny Chen93042d12010-03-02 18:14:57 +00001838 "smmlsr", "\t$dst, $a, $b, $c", []> {
1839 let Inst{31-27} = 0b11111;
1840 let Inst{26-23} = 0b0110;
1841 let Inst{22-20} = 0b110;
1842 let Inst{15-12} = {?, ?, ?, ?}; // Ra
1843 let Inst{7-4} = 0b0001; // Rounding (Inst{4} = 1)
1844}
1845
Evan Cheng5b9fcd12009-07-07 01:17:28 +00001846multiclass T2I_smul<string opc, PatFrag opnode> {
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001847 def BB : T2I<(outs rGPR:$dst), (ins rGPR:$a, rGPR:$b), IIC_iMUL32,
Evan Cheng699beba2009-10-27 00:08:59 +00001848 !strconcat(opc, "bb"), "\t$dst, $a, $b",
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001849 [(set rGPR:$dst, (opnode (sext_inreg rGPR:$a, i16),
1850 (sext_inreg rGPR:$b, i16)))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00001851 let Inst{31-27} = 0b11111;
1852 let Inst{26-23} = 0b0110;
1853 let Inst{22-20} = 0b001;
1854 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
1855 let Inst{7-6} = 0b00;
1856 let Inst{5-4} = 0b00;
1857 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00001858
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001859 def BT : T2I<(outs rGPR:$dst), (ins rGPR:$a, rGPR:$b), IIC_iMUL32,
Evan Cheng699beba2009-10-27 00:08:59 +00001860 !strconcat(opc, "bt"), "\t$dst, $a, $b",
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001861 [(set rGPR:$dst, (opnode (sext_inreg rGPR:$a, i16),
1862 (sra rGPR:$b, (i32 16))))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00001863 let Inst{31-27} = 0b11111;
1864 let Inst{26-23} = 0b0110;
1865 let Inst{22-20} = 0b001;
1866 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
1867 let Inst{7-6} = 0b00;
1868 let Inst{5-4} = 0b01;
1869 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00001870
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001871 def TB : T2I<(outs rGPR:$dst), (ins rGPR:$a, rGPR:$b), IIC_iMUL32,
Evan Cheng699beba2009-10-27 00:08:59 +00001872 !strconcat(opc, "tb"), "\t$dst, $a, $b",
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001873 [(set rGPR:$dst, (opnode (sra rGPR:$a, (i32 16)),
1874 (sext_inreg rGPR:$b, i16)))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00001875 let Inst{31-27} = 0b11111;
1876 let Inst{26-23} = 0b0110;
1877 let Inst{22-20} = 0b001;
1878 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
1879 let Inst{7-6} = 0b00;
1880 let Inst{5-4} = 0b10;
1881 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00001882
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001883 def TT : T2I<(outs rGPR:$dst), (ins rGPR:$a, rGPR:$b), IIC_iMUL32,
Evan Cheng699beba2009-10-27 00:08:59 +00001884 !strconcat(opc, "tt"), "\t$dst, $a, $b",
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001885 [(set rGPR:$dst, (opnode (sra rGPR:$a, (i32 16)),
1886 (sra rGPR:$b, (i32 16))))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00001887 let Inst{31-27} = 0b11111;
1888 let Inst{26-23} = 0b0110;
1889 let Inst{22-20} = 0b001;
1890 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
1891 let Inst{7-6} = 0b00;
1892 let Inst{5-4} = 0b11;
1893 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00001894
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001895 def WB : T2I<(outs rGPR:$dst), (ins rGPR:$a, rGPR:$b), IIC_iMUL16,
Evan Cheng699beba2009-10-27 00:08:59 +00001896 !strconcat(opc, "wb"), "\t$dst, $a, $b",
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001897 [(set rGPR:$dst, (sra (opnode rGPR:$a,
1898 (sext_inreg rGPR:$b, i16)), (i32 16)))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00001899 let Inst{31-27} = 0b11111;
1900 let Inst{26-23} = 0b0110;
1901 let Inst{22-20} = 0b011;
1902 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
1903 let Inst{7-6} = 0b00;
1904 let Inst{5-4} = 0b00;
1905 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00001906
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001907 def WT : T2I<(outs rGPR:$dst), (ins rGPR:$a, rGPR:$b), IIC_iMUL16,
Evan Cheng699beba2009-10-27 00:08:59 +00001908 !strconcat(opc, "wt"), "\t$dst, $a, $b",
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001909 [(set rGPR:$dst, (sra (opnode rGPR:$a,
1910 (sra rGPR:$b, (i32 16))), (i32 16)))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00001911 let Inst{31-27} = 0b11111;
1912 let Inst{26-23} = 0b0110;
1913 let Inst{22-20} = 0b011;
1914 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
1915 let Inst{7-6} = 0b00;
1916 let Inst{5-4} = 0b01;
1917 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00001918}
1919
1920
1921multiclass T2I_smla<string opc, PatFrag opnode> {
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001922 def BB : T2I<(outs rGPR:$dst), (ins rGPR:$a, rGPR:$b, rGPR:$acc), IIC_iMAC16,
Evan Cheng699beba2009-10-27 00:08:59 +00001923 !strconcat(opc, "bb"), "\t$dst, $a, $b, $acc",
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001924 [(set rGPR:$dst, (add rGPR:$acc,
1925 (opnode (sext_inreg rGPR:$a, i16),
1926 (sext_inreg rGPR:$b, i16))))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00001927 let Inst{31-27} = 0b11111;
1928 let Inst{26-23} = 0b0110;
1929 let Inst{22-20} = 0b001;
1930 let Inst{15-12} = {?, ?, ?, ?}; // Ra
1931 let Inst{7-6} = 0b00;
1932 let Inst{5-4} = 0b00;
1933 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00001934
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001935 def BT : T2I<(outs rGPR:$dst), (ins rGPR:$a, rGPR:$b, rGPR:$acc), IIC_iMAC16,
Evan Cheng699beba2009-10-27 00:08:59 +00001936 !strconcat(opc, "bt"), "\t$dst, $a, $b, $acc",
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001937 [(set rGPR:$dst, (add rGPR:$acc, (opnode (sext_inreg rGPR:$a, i16),
Jim Grosbachc5ed0132010-08-17 18:39:16 +00001938 (sra rGPR:$b, (i32 16)))))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00001939 let Inst{31-27} = 0b11111;
1940 let Inst{26-23} = 0b0110;
1941 let Inst{22-20} = 0b001;
1942 let Inst{15-12} = {?, ?, ?, ?}; // Ra
1943 let Inst{7-6} = 0b00;
1944 let Inst{5-4} = 0b01;
1945 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00001946
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001947 def TB : T2I<(outs rGPR:$dst), (ins rGPR:$a, rGPR:$b, rGPR:$acc), IIC_iMAC16,
Evan Cheng699beba2009-10-27 00:08:59 +00001948 !strconcat(opc, "tb"), "\t$dst, $a, $b, $acc",
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001949 [(set rGPR:$dst, (add rGPR:$acc, (opnode (sra rGPR:$a, (i32 16)),
Jim Grosbachc5ed0132010-08-17 18:39:16 +00001950 (sext_inreg rGPR:$b, i16))))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00001951 let Inst{31-27} = 0b11111;
1952 let Inst{26-23} = 0b0110;
1953 let Inst{22-20} = 0b001;
1954 let Inst{15-12} = {?, ?, ?, ?}; // Ra
1955 let Inst{7-6} = 0b00;
1956 let Inst{5-4} = 0b10;
1957 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00001958
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001959 def TT : T2I<(outs rGPR:$dst), (ins rGPR:$a, rGPR:$b, rGPR:$acc), IIC_iMAC16,
Evan Cheng699beba2009-10-27 00:08:59 +00001960 !strconcat(opc, "tt"), "\t$dst, $a, $b, $acc",
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001961 [(set rGPR:$dst, (add rGPR:$acc, (opnode (sra rGPR:$a, (i32 16)),
Jim Grosbachc5ed0132010-08-17 18:39:16 +00001962 (sra rGPR:$b, (i32 16)))))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00001963 let Inst{31-27} = 0b11111;
1964 let Inst{26-23} = 0b0110;
1965 let Inst{22-20} = 0b001;
1966 let Inst{15-12} = {?, ?, ?, ?}; // Ra
1967 let Inst{7-6} = 0b00;
1968 let Inst{5-4} = 0b11;
1969 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00001970
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001971 def WB : T2I<(outs rGPR:$dst), (ins rGPR:$a, rGPR:$b, rGPR:$acc), IIC_iMAC16,
Evan Cheng699beba2009-10-27 00:08:59 +00001972 !strconcat(opc, "wb"), "\t$dst, $a, $b, $acc",
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001973 [(set rGPR:$dst, (add rGPR:$acc, (sra (opnode rGPR:$a,
Jim Grosbachc5ed0132010-08-17 18:39:16 +00001974 (sext_inreg rGPR:$b, i16)), (i32 16))))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00001975 let Inst{31-27} = 0b11111;
1976 let Inst{26-23} = 0b0110;
1977 let Inst{22-20} = 0b011;
1978 let Inst{15-12} = {?, ?, ?, ?}; // Ra
1979 let Inst{7-6} = 0b00;
1980 let Inst{5-4} = 0b00;
1981 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00001982
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001983 def WT : T2I<(outs rGPR:$dst), (ins rGPR:$a, rGPR:$b, rGPR:$acc), IIC_iMAC16,
Evan Cheng699beba2009-10-27 00:08:59 +00001984 !strconcat(opc, "wt"), "\t$dst, $a, $b, $acc",
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001985 [(set rGPR:$dst, (add rGPR:$acc, (sra (opnode rGPR:$a,
Jim Grosbachc5ed0132010-08-17 18:39:16 +00001986 (sra rGPR:$b, (i32 16))), (i32 16))))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00001987 let Inst{31-27} = 0b11111;
1988 let Inst{26-23} = 0b0110;
1989 let Inst{22-20} = 0b011;
1990 let Inst{15-12} = {?, ?, ?, ?}; // Ra
1991 let Inst{7-6} = 0b00;
1992 let Inst{5-4} = 0b01;
1993 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00001994}
1995
1996defm t2SMUL : T2I_smul<"smul", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
1997defm t2SMLA : T2I_smla<"smla", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
1998
Johnny Chenadc77332010-02-26 22:04:29 +00001999// Halfword multiple accumulate long: SMLAL<x><y> -- for disassembly only
Jim Grosbach6ccfc502010-07-30 02:41:01 +00002000def t2SMLALBB : T2I_mac<1, 0b100, 0b1000, (outs rGPR:$ldst,rGPR:$hdst),
Jim Grosbachc5ed0132010-08-17 18:39:16 +00002001 (ins rGPR:$a,rGPR:$b), IIC_iMAC64, "smlalbb", "\t$ldst, $hdst, $a, $b",
Johnny Chenadc77332010-02-26 22:04:29 +00002002 [/* For disassembly only; pattern left blank */]>;
Jim Grosbach6ccfc502010-07-30 02:41:01 +00002003def t2SMLALBT : T2I_mac<1, 0b100, 0b1001, (outs rGPR:$ldst,rGPR:$hdst),
Jim Grosbachc5ed0132010-08-17 18:39:16 +00002004 (ins rGPR:$a,rGPR:$b), IIC_iMAC64, "smlalbt", "\t$ldst, $hdst, $a, $b",
Johnny Chenadc77332010-02-26 22:04:29 +00002005 [/* For disassembly only; pattern left blank */]>;
Jim Grosbach6ccfc502010-07-30 02:41:01 +00002006def t2SMLALTB : T2I_mac<1, 0b100, 0b1010, (outs rGPR:$ldst,rGPR:$hdst),
Jim Grosbachc5ed0132010-08-17 18:39:16 +00002007 (ins rGPR:$a,rGPR:$b), IIC_iMAC64, "smlaltb", "\t$ldst, $hdst, $a, $b",
Johnny Chenadc77332010-02-26 22:04:29 +00002008 [/* For disassembly only; pattern left blank */]>;
Jim Grosbach6ccfc502010-07-30 02:41:01 +00002009def t2SMLALTT : T2I_mac<1, 0b100, 0b1011, (outs rGPR:$ldst,rGPR:$hdst),
Jim Grosbachc5ed0132010-08-17 18:39:16 +00002010 (ins rGPR:$a,rGPR:$b), IIC_iMAC64, "smlaltt", "\t$ldst, $hdst, $a, $b",
Johnny Chenadc77332010-02-26 22:04:29 +00002011 [/* For disassembly only; pattern left blank */]>;
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002012
Johnny Chenadc77332010-02-26 22:04:29 +00002013// Dual halfword multiple: SMUAD, SMUSD, SMLAD, SMLSD, SMLALD, SMLSLD
2014// These are for disassembly only.
2015
Jim Grosbachc5ed0132010-08-17 18:39:16 +00002016def t2SMUAD: T2I_mac<0, 0b010, 0b0000, (outs rGPR:$dst), (ins rGPR:$a, rGPR:$b),
2017 IIC_iMAC32, "smuad", "\t$dst, $a, $b", []> {
Johnny Chenadc77332010-02-26 22:04:29 +00002018 let Inst{15-12} = 0b1111;
2019}
Jim Grosbachc5ed0132010-08-17 18:39:16 +00002020def t2SMUADX:T2I_mac<0, 0b010, 0b0001, (outs rGPR:$dst), (ins rGPR:$a, rGPR:$b),
2021 IIC_iMAC32, "smuadx", "\t$dst, $a, $b", []> {
Johnny Chenadc77332010-02-26 22:04:29 +00002022 let Inst{15-12} = 0b1111;
2023}
Jim Grosbachc5ed0132010-08-17 18:39:16 +00002024def t2SMUSD: T2I_mac<0, 0b100, 0b0000, (outs rGPR:$dst), (ins rGPR:$a, rGPR:$b),
2025 IIC_iMAC32, "smusd", "\t$dst, $a, $b", []> {
Johnny Chenadc77332010-02-26 22:04:29 +00002026 let Inst{15-12} = 0b1111;
2027}
Jim Grosbachc5ed0132010-08-17 18:39:16 +00002028def t2SMUSDX:T2I_mac<0, 0b100, 0b0001, (outs rGPR:$dst), (ins rGPR:$a, rGPR:$b),
2029 IIC_iMAC32, "smusdx", "\t$dst, $a, $b", []> {
Johnny Chenadc77332010-02-26 22:04:29 +00002030 let Inst{15-12} = 0b1111;
2031}
Jim Grosbach6ccfc502010-07-30 02:41:01 +00002032def t2SMLAD : T2I_mac<0, 0b010, 0b0000, (outs rGPR:$dst),
2033 (ins rGPR:$a, rGPR:$b, rGPR:$acc), IIC_iMAC32, "smlad",
Johnny Chenadc77332010-02-26 22:04:29 +00002034 "\t$dst, $a, $b, $acc", []>;
Jim Grosbach6ccfc502010-07-30 02:41:01 +00002035def t2SMLADX : T2I_mac<0, 0b010, 0b0001, (outs rGPR:$dst),
2036 (ins rGPR:$a, rGPR:$b, rGPR:$acc), IIC_iMAC32, "smladx",
Johnny Chenadc77332010-02-26 22:04:29 +00002037 "\t$dst, $a, $b, $acc", []>;
Jim Grosbach6ccfc502010-07-30 02:41:01 +00002038def t2SMLSD : T2I_mac<0, 0b100, 0b0000, (outs rGPR:$dst),
2039 (ins rGPR:$a, rGPR:$b, rGPR:$acc), IIC_iMAC32, "smlsd",
Johnny Chenadc77332010-02-26 22:04:29 +00002040 "\t$dst, $a, $b, $acc", []>;
Jim Grosbach6ccfc502010-07-30 02:41:01 +00002041def t2SMLSDX : T2I_mac<0, 0b100, 0b0001, (outs rGPR:$dst),
2042 (ins rGPR:$a, rGPR:$b, rGPR:$acc), IIC_iMAC32, "smlsdx",
Johnny Chenadc77332010-02-26 22:04:29 +00002043 "\t$dst, $a, $b, $acc", []>;
Jim Grosbach6ccfc502010-07-30 02:41:01 +00002044def t2SMLALD : T2I_mac<1, 0b100, 0b1100, (outs rGPR:$ldst,rGPR:$hdst),
2045 (ins rGPR:$a,rGPR:$b), IIC_iMAC64, "smlald",
Johnny Chenadc77332010-02-26 22:04:29 +00002046 "\t$ldst, $hdst, $a, $b", []>;
Jim Grosbach6ccfc502010-07-30 02:41:01 +00002047def t2SMLALDX : T2I_mac<1, 0b100, 0b1101, (outs rGPR:$ldst,rGPR:$hdst),
2048 (ins rGPR:$a,rGPR:$b), IIC_iMAC64, "smlaldx",
Johnny Chenadc77332010-02-26 22:04:29 +00002049 "\t$ldst, $hdst, $a, $b", []>;
Jim Grosbach6ccfc502010-07-30 02:41:01 +00002050def t2SMLSLD : T2I_mac<1, 0b101, 0b1100, (outs rGPR:$ldst,rGPR:$hdst),
2051 (ins rGPR:$a,rGPR:$b), IIC_iMAC64, "smlsld",
Johnny Chenadc77332010-02-26 22:04:29 +00002052 "\t$ldst, $hdst, $a, $b", []>;
Jim Grosbach6ccfc502010-07-30 02:41:01 +00002053def t2SMLSLDX : T2I_mac<1, 0b101, 0b1101, (outs rGPR:$ldst,rGPR:$hdst),
2054 (ins rGPR:$a,rGPR:$b), IIC_iMAC64, "smlsldx",
Johnny Chenadc77332010-02-26 22:04:29 +00002055 "\t$ldst, $hdst, $a, $b", []>;
Evan Chengf49810c2009-06-23 17:48:47 +00002056
2057//===----------------------------------------------------------------------===//
2058// Misc. Arithmetic Instructions.
2059//
2060
Jim Grosbach80dc1162010-02-16 21:23:02 +00002061class T2I_misc<bits<2> op1, bits<2> op2, dag oops, dag iops,
2062 InstrItinClass itin, string opc, string asm, list<dag> pattern>
Johnny Chend68e1192009-12-15 17:24:14 +00002063 : T2I<oops, iops, itin, opc, asm, pattern> {
2064 let Inst{31-27} = 0b11111;
2065 let Inst{26-22} = 0b01010;
2066 let Inst{21-20} = op1;
2067 let Inst{15-12} = 0b1111;
2068 let Inst{7-6} = 0b10;
2069 let Inst{5-4} = op2;
2070}
Evan Chengf49810c2009-06-23 17:48:47 +00002071
Jim Grosbach6ccfc502010-07-30 02:41:01 +00002072def t2CLZ : T2I_misc<0b11, 0b00, (outs rGPR:$dst), (ins rGPR:$src), IIC_iUNAr,
2073 "clz", "\t$dst, $src", [(set rGPR:$dst, (ctlz rGPR:$src))]>;
Evan Chengf49810c2009-06-23 17:48:47 +00002074
Jim Grosbach6ccfc502010-07-30 02:41:01 +00002075def t2RBIT : T2I_misc<0b01, 0b10, (outs rGPR:$dst), (ins rGPR:$src), IIC_iUNAr,
Evan Chengf609bb82010-01-19 00:44:15 +00002076 "rbit", "\t$dst, $src",
Jim Grosbach6ccfc502010-07-30 02:41:01 +00002077 [(set rGPR:$dst, (ARMrbit rGPR:$src))]>;
Jim Grosbach3482c802010-01-18 19:58:49 +00002078
Jim Grosbach6ccfc502010-07-30 02:41:01 +00002079def t2REV : T2I_misc<0b01, 0b00, (outs rGPR:$dst), (ins rGPR:$src), IIC_iUNAr,
Jim Grosbachc5ed0132010-08-17 18:39:16 +00002080 "rev", ".w\t$dst, $src", [(set rGPR:$dst, (bswap rGPR:$src))]>;
Johnny Chend68e1192009-12-15 17:24:14 +00002081
Jim Grosbach6ccfc502010-07-30 02:41:01 +00002082def t2REV16 : T2I_misc<0b01, 0b01, (outs rGPR:$dst), (ins rGPR:$src), IIC_iUNAr,
Johnny Chend68e1192009-12-15 17:24:14 +00002083 "rev16", ".w\t$dst, $src",
Jim Grosbach6ccfc502010-07-30 02:41:01 +00002084 [(set rGPR:$dst,
2085 (or (and (srl rGPR:$src, (i32 8)), 0xFF),
2086 (or (and (shl rGPR:$src, (i32 8)), 0xFF00),
2087 (or (and (srl rGPR:$src, (i32 8)), 0xFF0000),
Jim Grosbachc5ed0132010-08-17 18:39:16 +00002088 (and (shl rGPR:$src, (i32 8)), 0xFF000000)))))]>;
Evan Chengf49810c2009-06-23 17:48:47 +00002089
Jim Grosbach6ccfc502010-07-30 02:41:01 +00002090def t2REVSH : T2I_misc<0b01, 0b11, (outs rGPR:$dst), (ins rGPR:$src), IIC_iUNAr,
Johnny Chend68e1192009-12-15 17:24:14 +00002091 "revsh", ".w\t$dst, $src",
Jim Grosbach6ccfc502010-07-30 02:41:01 +00002092 [(set rGPR:$dst,
Evan Chengf49810c2009-06-23 17:48:47 +00002093 (sext_inreg
Jim Grosbach6ccfc502010-07-30 02:41:01 +00002094 (or (srl (and rGPR:$src, 0xFF00), (i32 8)),
2095 (shl rGPR:$src, (i32 8))), i16))]>;
Evan Chengf49810c2009-06-23 17:48:47 +00002096
Bob Wilsonf955f292010-08-17 17:23:19 +00002097def t2PKHBT : T2I<(outs rGPR:$dst), (ins rGPR:$src1, rGPR:$src2, shift_imm:$sh),
2098 IIC_iALUsi, "pkhbt", "\t$dst, $src1, $src2$sh",
Jim Grosbach6ccfc502010-07-30 02:41:01 +00002099 [(set rGPR:$dst, (or (and rGPR:$src1, 0xFFFF),
Bob Wilsonf955f292010-08-17 17:23:19 +00002100 (and (shl rGPR:$src2, lsl_amt:$sh),
Jim Grosbachb1dc3932010-05-05 20:44:35 +00002101 0xFFFF0000)))]>,
Jim Grosbach29402132010-05-05 23:44:43 +00002102 Requires<[HasT2ExtractPack]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002103 let Inst{31-27} = 0b11101;
2104 let Inst{26-25} = 0b01;
2105 let Inst{24-20} = 0b01100;
2106 let Inst{5} = 0; // BT form
2107 let Inst{4} = 0;
2108}
Evan Cheng40289b02009-07-07 05:35:52 +00002109
2110// Alternate cases for PKHBT where identities eliminate some nodes.
Jim Grosbach6ccfc502010-07-30 02:41:01 +00002111def : T2Pat<(or (and rGPR:$src1, 0xFFFF), (and rGPR:$src2, 0xFFFF0000)),
2112 (t2PKHBT rGPR:$src1, rGPR:$src2, 0)>,
Jim Grosbach29402132010-05-05 23:44:43 +00002113 Requires<[HasT2ExtractPack]>;
Bob Wilsonf955f292010-08-17 17:23:19 +00002114def : T2Pat<(or (and rGPR:$src1, 0xFFFF), (shl rGPR:$src2, imm16_31:$sh)),
2115 (t2PKHBT rGPR:$src1, rGPR:$src2, (lsl_shift_imm imm16_31:$sh))>,
Jim Grosbach29402132010-05-05 23:44:43 +00002116 Requires<[HasT2ExtractPack]>;
Evan Cheng40289b02009-07-07 05:35:52 +00002117
Bob Wilsondc66eda2010-08-16 22:26:55 +00002118// Note: Shifts of 1-15 bits will be transformed to srl instead of sra and
2119// will match the pattern below.
Bob Wilsonf955f292010-08-17 17:23:19 +00002120def t2PKHTB : T2I<(outs rGPR:$dst), (ins rGPR:$src1, rGPR:$src2, shift_imm:$sh),
2121 IIC_iALUsi, "pkhtb", "\t$dst, $src1, $src2$sh",
Jim Grosbach6ccfc502010-07-30 02:41:01 +00002122 [(set rGPR:$dst, (or (and rGPR:$src1, 0xFFFF0000),
Bob Wilsonf955f292010-08-17 17:23:19 +00002123 (and (sra rGPR:$src2, asr_amt:$sh),
2124 0xFFFF)))]>,
Jim Grosbach29402132010-05-05 23:44:43 +00002125 Requires<[HasT2ExtractPack]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002126 let Inst{31-27} = 0b11101;
2127 let Inst{26-25} = 0b01;
2128 let Inst{24-20} = 0b01100;
2129 let Inst{5} = 1; // TB form
2130 let Inst{4} = 0;
2131}
Evan Cheng40289b02009-07-07 05:35:52 +00002132
2133// Alternate cases for PKHTB where identities eliminate some nodes. Note that
2134// a shift amount of 0 is *not legal* here, it is PKHBT instead.
Bob Wilsondc66eda2010-08-16 22:26:55 +00002135def : T2Pat<(or (and rGPR:$src1, 0xFFFF0000), (srl rGPR:$src2, imm16_31:$sh)),
Bob Wilsonf955f292010-08-17 17:23:19 +00002136 (t2PKHTB rGPR:$src1, rGPR:$src2, (asr_shift_imm imm16_31:$sh))>,
Jim Grosbach29402132010-05-05 23:44:43 +00002137 Requires<[HasT2ExtractPack]>;
Jim Grosbach6ccfc502010-07-30 02:41:01 +00002138def : T2Pat<(or (and rGPR:$src1, 0xFFFF0000),
Bob Wilsonf955f292010-08-17 17:23:19 +00002139 (and (srl rGPR:$src2, imm1_15:$sh), 0xFFFF)),
2140 (t2PKHTB rGPR:$src1, rGPR:$src2, (asr_shift_imm imm1_15:$sh))>,
Jim Grosbach29402132010-05-05 23:44:43 +00002141 Requires<[HasT2ExtractPack]>;
Evan Chengf49810c2009-06-23 17:48:47 +00002142
2143//===----------------------------------------------------------------------===//
2144// Comparison Instructions...
2145//
Johnny Chend68e1192009-12-15 17:24:14 +00002146defm t2CMP : T2I_cmp_irs<0b1101, "cmp",
2147 BinOpFrag<(ARMcmp node:$LHS, node:$RHS)>>;
2148defm t2CMPz : T2I_cmp_irs<0b1101, "cmp",
2149 BinOpFrag<(ARMcmpZ node:$LHS, node:$RHS)>>;
Evan Chengf49810c2009-06-23 17:48:47 +00002150
Dan Gohman4b7dff92010-08-26 15:50:25 +00002151//FIXME: Disable CMN, as CCodes are backwards from compare expectations
2152// Compare-to-zero still works out, just not the relationals
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00002153//defm t2CMN : T2I_cmp_irs<0b1000, "cmn",
2154// BinOpFrag<(ARMcmp node:$LHS,(ineg node:$RHS))>>;
Dan Gohman4b7dff92010-08-26 15:50:25 +00002155defm t2CMNz : T2I_cmp_irs<0b1000, "cmn",
2156 BinOpFrag<(ARMcmpZ node:$LHS,(ineg node:$RHS))>>;
2157
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00002158//def : T2Pat<(ARMcmp GPR:$src, t2_so_imm_neg:$imm),
2159// (t2CMNri GPR:$src, t2_so_imm_neg:$imm)>;
Dan Gohman4b7dff92010-08-26 15:50:25 +00002160
2161def : T2Pat<(ARMcmpZ GPR:$src, t2_so_imm_neg:$imm),
2162 (t2CMNzri GPR:$src, t2_so_imm_neg:$imm)>;
Evan Chengf49810c2009-06-23 17:48:47 +00002163
Johnny Chend68e1192009-12-15 17:24:14 +00002164defm t2TST : T2I_cmp_irs<0b0000, "tst",
2165 BinOpFrag<(ARMcmpZ (and node:$LHS, node:$RHS), 0)>>;
2166defm t2TEQ : T2I_cmp_irs<0b0100, "teq",
2167 BinOpFrag<(ARMcmpZ (xor node:$LHS, node:$RHS), 0)>>;
Evan Chengf49810c2009-06-23 17:48:47 +00002168
Evan Chenge253c952009-07-07 20:39:03 +00002169// Conditional moves
2170// FIXME: should be able to write a pattern for ARMcmov, but can't use
Jim Grosbach64171712010-02-16 21:07:46 +00002171// a two-value operand where a dag node expects two operands. :(
Evan Chengea420b22010-05-19 01:52:25 +00002172let neverHasSideEffects = 1 in {
Jim Grosbach6ccfc502010-07-30 02:41:01 +00002173def t2MOVCCr : T2I<(outs rGPR:$dst), (ins rGPR:$false, rGPR:$true), IIC_iCMOVr,
Evan Cheng699beba2009-10-27 00:08:59 +00002174 "mov", ".w\t$dst, $true",
Jim Grosbach6ccfc502010-07-30 02:41:01 +00002175 [/*(set rGPR:$dst, (ARMcmov rGPR:$false, rGPR:$true, imm:$cc, CCR:$ccr))*/]>,
Johnny Chend68e1192009-12-15 17:24:14 +00002176 RegConstraint<"$false = $dst"> {
2177 let Inst{31-27} = 0b11101;
2178 let Inst{26-25} = 0b01;
2179 let Inst{24-21} = 0b0010;
2180 let Inst{20} = 0; // The S bit.
2181 let Inst{19-16} = 0b1111; // Rn
2182 let Inst{14-12} = 0b000;
2183 let Inst{7-4} = 0b0000;
2184}
Evan Chenge253c952009-07-07 20:39:03 +00002185
Jim Grosbach6ccfc502010-07-30 02:41:01 +00002186def t2MOVCCi : T2I<(outs rGPR:$dst), (ins rGPR:$false, t2_so_imm:$true),
Evan Cheng699beba2009-10-27 00:08:59 +00002187 IIC_iCMOVi, "mov", ".w\t$dst, $true",
Jim Grosbach6ccfc502010-07-30 02:41:01 +00002188[/*(set rGPR:$dst,(ARMcmov rGPR:$false,t2_so_imm:$true, imm:$cc, CCR:$ccr))*/]>,
Johnny Chend68e1192009-12-15 17:24:14 +00002189 RegConstraint<"$false = $dst"> {
2190 let Inst{31-27} = 0b11110;
2191 let Inst{25} = 0;
2192 let Inst{24-21} = 0b0010;
2193 let Inst{20} = 0; // The S bit.
2194 let Inst{19-16} = 0b1111; // Rn
2195 let Inst{15} = 0;
2196}
Evan Chengf49810c2009-06-23 17:48:47 +00002197
Johnny Chend68e1192009-12-15 17:24:14 +00002198class T2I_movcc_sh<bits<2> opcod, dag oops, dag iops, InstrItinClass itin,
2199 string opc, string asm, list<dag> pattern>
2200 : T2I<oops, iops, itin, opc, asm, pattern> {
2201 let Inst{31-27} = 0b11101;
2202 let Inst{26-25} = 0b01;
2203 let Inst{24-21} = 0b0010;
2204 let Inst{20} = 0; // The S bit.
2205 let Inst{19-16} = 0b1111; // Rn
2206 let Inst{5-4} = opcod; // Shift type.
2207}
Jim Grosbach6ccfc502010-07-30 02:41:01 +00002208def t2MOVCClsl : T2I_movcc_sh<0b00, (outs rGPR:$dst),
2209 (ins rGPR:$false, rGPR:$true, i32imm:$rhs),
Johnny Chend68e1192009-12-15 17:24:14 +00002210 IIC_iCMOVsi, "lsl", ".w\t$dst, $true, $rhs", []>,
2211 RegConstraint<"$false = $dst">;
Jim Grosbach6ccfc502010-07-30 02:41:01 +00002212def t2MOVCClsr : T2I_movcc_sh<0b01, (outs rGPR:$dst),
2213 (ins rGPR:$false, rGPR:$true, i32imm:$rhs),
Johnny Chend68e1192009-12-15 17:24:14 +00002214 IIC_iCMOVsi, "lsr", ".w\t$dst, $true, $rhs", []>,
2215 RegConstraint<"$false = $dst">;
Jim Grosbach6ccfc502010-07-30 02:41:01 +00002216def t2MOVCCasr : T2I_movcc_sh<0b10, (outs rGPR:$dst),
2217 (ins rGPR:$false, rGPR:$true, i32imm:$rhs),
Johnny Chend68e1192009-12-15 17:24:14 +00002218 IIC_iCMOVsi, "asr", ".w\t$dst, $true, $rhs", []>,
2219 RegConstraint<"$false = $dst">;
Jim Grosbach6ccfc502010-07-30 02:41:01 +00002220def t2MOVCCror : T2I_movcc_sh<0b11, (outs rGPR:$dst),
2221 (ins rGPR:$false, rGPR:$true, i32imm:$rhs),
Johnny Chend68e1192009-12-15 17:24:14 +00002222 IIC_iCMOVsi, "ror", ".w\t$dst, $true, $rhs", []>,
2223 RegConstraint<"$false = $dst">;
Evan Chengea420b22010-05-19 01:52:25 +00002224} // neverHasSideEffects
Evan Cheng13f8b362009-08-01 01:43:45 +00002225
David Goodwin5e47a9a2009-06-30 18:04:13 +00002226//===----------------------------------------------------------------------===//
Jim Grosbachc219e4d2009-12-14 18:56:47 +00002227// Atomic operations intrinsics
2228//
2229
2230// memory barriers protect the atomic sequences
2231let hasSideEffects = 1 in {
Evan Cheng11db0682010-08-11 06:22:01 +00002232def t2DMBsy : AInoP<(outs), (ins), ThumbFrm, NoItinerary, "dmb", "",
Evan Chengee349872010-08-11 06:36:31 +00002233 [(ARMMemBarrier)]>, Requires<[IsThumb, HasDB]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002234 let Inst{31-4} = 0xF3BF8F5;
Jim Grosbachc219e4d2009-12-14 18:56:47 +00002235 // FIXME: add support for options other than a full system DMB
Johnny Chend68e1192009-12-15 17:24:14 +00002236 let Inst{3-0} = 0b1111;
Jim Grosbachc219e4d2009-12-14 18:56:47 +00002237}
2238
Evan Cheng11db0682010-08-11 06:22:01 +00002239def t2DSBsy : AInoP<(outs), (ins), ThumbFrm, NoItinerary, "dsb", "",
Evan Chengee349872010-08-11 06:36:31 +00002240 [(ARMSyncBarrier)]>, Requires<[IsThumb, HasDB]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002241 let Inst{31-4} = 0xF3BF8F4;
Jim Grosbachc219e4d2009-12-14 18:56:47 +00002242 // FIXME: add support for options other than a full system DSB
Johnny Chend68e1192009-12-15 17:24:14 +00002243 let Inst{3-0} = 0b1111;
Jim Grosbachc219e4d2009-12-14 18:56:47 +00002244}
2245}
2246
Johnny Chena4339822010-03-03 00:16:28 +00002247// Helper class for multiclass T2MemB -- for disassembly only
2248class T2I_memb<string opc, string asm>
2249 : T2I<(outs), (ins), NoItinerary, opc, asm,
2250 [/* For disassembly only; pattern left blank */]>,
2251 Requires<[IsThumb2, HasV7]> {
2252 let Inst{31-20} = 0xf3b;
2253 let Inst{15-14} = 0b10;
2254 let Inst{12} = 0;
2255}
2256
2257multiclass T2MemB<bits<4> op7_4, string opc> {
2258
2259 def st : T2I_memb<opc, "\tst"> {
2260 let Inst{7-4} = op7_4;
2261 let Inst{3-0} = 0b1110;
2262 }
2263
2264 def ish : T2I_memb<opc, "\tish"> {
2265 let Inst{7-4} = op7_4;
2266 let Inst{3-0} = 0b1011;
2267 }
2268
2269 def ishst : T2I_memb<opc, "\tishst"> {
2270 let Inst{7-4} = op7_4;
2271 let Inst{3-0} = 0b1010;
2272 }
2273
2274 def nsh : T2I_memb<opc, "\tnsh"> {
2275 let Inst{7-4} = op7_4;
2276 let Inst{3-0} = 0b0111;
2277 }
2278
2279 def nshst : T2I_memb<opc, "\tnshst"> {
2280 let Inst{7-4} = op7_4;
2281 let Inst{3-0} = 0b0110;
2282 }
2283
2284 def osh : T2I_memb<opc, "\tosh"> {
2285 let Inst{7-4} = op7_4;
2286 let Inst{3-0} = 0b0011;
2287 }
2288
2289 def oshst : T2I_memb<opc, "\toshst"> {
2290 let Inst{7-4} = op7_4;
2291 let Inst{3-0} = 0b0010;
2292 }
2293}
2294
2295// These DMB variants are for disassembly only.
2296defm t2DMB : T2MemB<0b0101, "dmb">;
2297
2298// These DSB variants are for disassembly only.
2299defm t2DSB : T2MemB<0b0100, "dsb">;
2300
2301// ISB has only full system option -- for disassembly only
2302def t2ISBsy : T2I_memb<"isb", ""> {
2303 let Inst{7-4} = 0b0110;
2304 let Inst{3-0} = 0b1111;
2305}
2306
Johnny Chend68e1192009-12-15 17:24:14 +00002307class T2I_ldrex<bits<2> opcod, dag oops, dag iops, AddrMode am, SizeFlagVal sz,
2308 InstrItinClass itin, string opc, string asm, string cstr,
2309 list<dag> pattern, bits<4> rt2 = 0b1111>
2310 : Thumb2I<oops, iops, am, sz, itin, opc, asm, cstr, pattern> {
2311 let Inst{31-27} = 0b11101;
2312 let Inst{26-20} = 0b0001101;
2313 let Inst{11-8} = rt2;
2314 let Inst{7-6} = 0b01;
2315 let Inst{5-4} = opcod;
2316 let Inst{3-0} = 0b1111;
2317}
2318class T2I_strex<bits<2> opcod, dag oops, dag iops, AddrMode am, SizeFlagVal sz,
2319 InstrItinClass itin, string opc, string asm, string cstr,
2320 list<dag> pattern, bits<4> rt2 = 0b1111>
2321 : Thumb2I<oops, iops, am, sz, itin, opc, asm, cstr, pattern> {
2322 let Inst{31-27} = 0b11101;
2323 let Inst{26-20} = 0b0001100;
2324 let Inst{11-8} = rt2;
2325 let Inst{7-6} = 0b01;
2326 let Inst{5-4} = opcod;
2327}
2328
Jim Grosbachc219e4d2009-12-14 18:56:47 +00002329let mayLoad = 1 in {
Jim Grosbach6ccfc502010-07-30 02:41:01 +00002330def t2LDREXB : T2I_ldrex<0b00, (outs rGPR:$dest), (ins rGPR:$ptr), AddrModeNone,
Johnny Chend68e1192009-12-15 17:24:14 +00002331 Size4Bytes, NoItinerary, "ldrexb", "\t$dest, [$ptr]",
2332 "", []>;
Jim Grosbach6ccfc502010-07-30 02:41:01 +00002333def t2LDREXH : T2I_ldrex<0b01, (outs rGPR:$dest), (ins rGPR:$ptr), AddrModeNone,
Johnny Chend68e1192009-12-15 17:24:14 +00002334 Size4Bytes, NoItinerary, "ldrexh", "\t$dest, [$ptr]",
2335 "", []>;
Jim Grosbach6ccfc502010-07-30 02:41:01 +00002336def t2LDREX : Thumb2I<(outs rGPR:$dest), (ins rGPR:$ptr), AddrModeNone,
Johnny Chend68e1192009-12-15 17:24:14 +00002337 Size4Bytes, NoItinerary,
2338 "ldrex", "\t$dest, [$ptr]", "",
2339 []> {
2340 let Inst{31-27} = 0b11101;
2341 let Inst{26-20} = 0b0000101;
2342 let Inst{11-8} = 0b1111;
2343 let Inst{7-0} = 0b00000000; // imm8 = 0
2344}
Jim Grosbach6ccfc502010-07-30 02:41:01 +00002345def t2LDREXD : T2I_ldrex<0b11, (outs rGPR:$dest, rGPR:$dest2), (ins rGPR:$ptr),
Johnny Chend68e1192009-12-15 17:24:14 +00002346 AddrModeNone, Size4Bytes, NoItinerary,
2347 "ldrexd", "\t$dest, $dest2, [$ptr]", "",
2348 [], {?, ?, ?, ?}>;
Jim Grosbachc219e4d2009-12-14 18:56:47 +00002349}
2350
Jim Grosbach587b0722009-12-16 19:44:06 +00002351let mayStore = 1, Constraints = "@earlyclobber $success" in {
Jim Grosbach6ccfc502010-07-30 02:41:01 +00002352def t2STREXB : T2I_strex<0b00, (outs rGPR:$success), (ins rGPR:$src, rGPR:$ptr),
Johnny Chend68e1192009-12-15 17:24:14 +00002353 AddrModeNone, Size4Bytes, NoItinerary,
2354 "strexb", "\t$success, $src, [$ptr]", "", []>;
Jim Grosbach6ccfc502010-07-30 02:41:01 +00002355def t2STREXH : T2I_strex<0b01, (outs rGPR:$success), (ins rGPR:$src, rGPR:$ptr),
Johnny Chend68e1192009-12-15 17:24:14 +00002356 AddrModeNone, Size4Bytes, NoItinerary,
2357 "strexh", "\t$success, $src, [$ptr]", "", []>;
Jim Grosbach6ccfc502010-07-30 02:41:01 +00002358def t2STREX : Thumb2I<(outs rGPR:$success), (ins rGPR:$src, rGPR:$ptr),
Johnny Chend68e1192009-12-15 17:24:14 +00002359 AddrModeNone, Size4Bytes, NoItinerary,
2360 "strex", "\t$success, $src, [$ptr]", "",
2361 []> {
2362 let Inst{31-27} = 0b11101;
2363 let Inst{26-20} = 0b0000100;
2364 let Inst{7-0} = 0b00000000; // imm8 = 0
2365}
Jim Grosbach6ccfc502010-07-30 02:41:01 +00002366def t2STREXD : T2I_strex<0b11, (outs rGPR:$success),
2367 (ins rGPR:$src, rGPR:$src2, rGPR:$ptr),
Johnny Chend68e1192009-12-15 17:24:14 +00002368 AddrModeNone, Size4Bytes, NoItinerary,
2369 "strexd", "\t$success, $src, $src2, [$ptr]", "", [],
2370 {?, ?, ?, ?}>;
Jim Grosbachc219e4d2009-12-14 18:56:47 +00002371}
2372
Johnny Chen10a77e12010-03-02 22:11:06 +00002373// Clear-Exclusive is for disassembly only.
2374def t2CLREX : T2I<(outs), (ins), NoItinerary, "clrex", "",
2375 [/* For disassembly only; pattern left blank */]>,
2376 Requires<[IsARM, HasV7]> {
2377 let Inst{31-20} = 0xf3b;
2378 let Inst{15-14} = 0b10;
2379 let Inst{12} = 0;
2380 let Inst{7-4} = 0b0010;
2381}
2382
Jim Grosbachc219e4d2009-12-14 18:56:47 +00002383//===----------------------------------------------------------------------===//
David Goodwin334c2642009-07-08 16:09:28 +00002384// TLS Instructions
2385//
2386
2387// __aeabi_read_tp preserves the registers r1-r3.
2388let isCall = 1,
2389 Defs = [R0, R12, LR, CPSR] in {
David Goodwin8b7d7ad2009-08-06 16:52:47 +00002390 def t2TPsoft : T2XI<(outs), (ins), IIC_Br,
Evan Cheng699beba2009-10-27 00:08:59 +00002391 "bl\t__aeabi_read_tp",
Johnny Chend68e1192009-12-15 17:24:14 +00002392 [(set R0, ARMthread_pointer)]> {
2393 let Inst{31-27} = 0b11110;
2394 let Inst{15-14} = 0b11;
2395 let Inst{12} = 1;
2396 }
David Goodwin334c2642009-07-08 16:09:28 +00002397}
2398
2399//===----------------------------------------------------------------------===//
Jim Grosbach5aa16842009-08-11 19:42:21 +00002400// SJLJ Exception handling intrinsics
Jim Grosbach1add6592009-08-13 15:11:43 +00002401// eh_sjlj_setjmp() is an instruction sequence to store the return
Jim Grosbach5aa16842009-08-11 19:42:21 +00002402// address and save #0 in R0 for the non-longjmp case.
2403// Since by its nature we may be coming from some other function to get
2404// here, and we're using the stack frame for the containing function to
2405// save/restore registers, we can't keep anything live in regs across
2406// the eh_sjlj_setjmp(), else it will almost certainly have been tromped upon
2407// when we get here from a longjmp(). We force everthing out of registers
2408// except for our own input by listing the relevant registers in Defs. By
2409// doing so, we also cause the prologue/epilogue code to actively preserve
2410// all of the callee-saved resgisters, which is exactly what we want.
Jim Grosbach0798edd2010-05-27 23:49:24 +00002411// $val is a scratch register for our use.
Jim Grosbacha87ded22010-02-08 23:22:00 +00002412let Defs =
Jim Grosbachf35d2162009-08-13 16:59:44 +00002413 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR, D0,
2414 D1, D2, D3, D4, D5, D6, D7, D8, D9, D10, D11, D12, D13, D14, D15,
Jim Grosbach5aa16842009-08-11 19:42:21 +00002415 D16, D17, D18, D19, D20, D21, D22, D23, D24, D25, D26, D27, D28, D29, D30,
Jim Grosbach5caeff52010-05-28 17:37:40 +00002416 D31 ], hasSideEffects = 1, isBarrier = 1 in {
Jim Grosbach9f134b52010-08-26 17:02:47 +00002417 def t2Int_eh_sjlj_setjmp : Thumb2XI<(outs), (ins tGPR:$src, tGPR:$val),
Jim Grosbach5aa16842009-08-11 19:42:21 +00002418 AddrModeNone, SizeSpecial, NoItinerary,
Jim Grosbachc9792a32010-05-28 17:51:20 +00002419 "mov\t$val, pc\t${:comment} begin eh.setjmp\n\t"
2420 "adds\t$val, #7\n\t"
2421 "str\t$val, [$src, #4]\n\t"
2422 "movs\tr0, #0\n\t"
2423 "b\t1f\n\t"
2424 "movs\tr0, #1\t${:comment} end eh.setjmp\n\t"
Jim Grosbach8db5cce2009-08-13 15:12:16 +00002425 "1:", "",
Jim Grosbach9f134b52010-08-26 17:02:47 +00002426 [(set R0, (ARMeh_sjlj_setjmp tGPR:$src, tGPR:$val))]>,
Bob Wilsonec80e262010-04-09 20:41:18 +00002427 Requires<[IsThumb2, HasVFP2]>;
Jim Grosbach5aa16842009-08-11 19:42:21 +00002428}
2429
Bob Wilsonec80e262010-04-09 20:41:18 +00002430let Defs =
Jim Grosbach5caeff52010-05-28 17:37:40 +00002431 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR ],
2432 hasSideEffects = 1, isBarrier = 1 in {
Jim Grosbach9f134b52010-08-26 17:02:47 +00002433 def t2Int_eh_sjlj_setjmp_nofp : Thumb2XI<(outs), (ins tGPR:$src, tGPR:$val),
Bob Wilsonec80e262010-04-09 20:41:18 +00002434 AddrModeNone, SizeSpecial, NoItinerary,
Jim Grosbachc9792a32010-05-28 17:51:20 +00002435 "mov\t$val, pc\t${:comment} begin eh.setjmp\n\t"
2436 "adds\t$val, #7\n\t"
2437 "str\t$val, [$src, #4]\n\t"
2438 "movs\tr0, #0\n\t"
2439 "b\t1f\n\t"
2440 "movs\tr0, #1\t${:comment} end eh.setjmp\n\t"
Bob Wilsonec80e262010-04-09 20:41:18 +00002441 "1:", "",
Jim Grosbach9f134b52010-08-26 17:02:47 +00002442 [(set R0, (ARMeh_sjlj_setjmp tGPR:$src, tGPR:$val))]>,
Bob Wilsonec80e262010-04-09 20:41:18 +00002443 Requires<[IsThumb2, NoVFP]>;
2444}
Jim Grosbach5aa16842009-08-11 19:42:21 +00002445
2446
2447//===----------------------------------------------------------------------===//
David Goodwin5e47a9a2009-06-30 18:04:13 +00002448// Control-Flow Instructions
2449//
2450
Evan Chengc50a1cb2009-07-09 22:58:39 +00002451// FIXME: remove when we have a way to marking a MI with these properties.
2452// FIXME: $dst1 should be a def. But the extra ops must be in the end of the
2453// operand list.
2454// FIXME: Should pc be an implicit operand like PICADD, etc?
Evan Cheng0d92f5f2009-10-01 08:22:27 +00002455let isReturn = 1, isTerminator = 1, isBarrier = 1, mayLoad = 1,
2456 hasExtraDefRegAllocReq = 1 in
Bob Wilson815baeb2010-03-13 01:08:20 +00002457 def t2LDM_RET : T2XIt<(outs GPR:$wb), (ins addrmode4:$addr, pred:$p,
Evan Cheng7602acb2010-09-08 22:57:08 +00002458 reglist:$dsts, variable_ops),
2459 IIC_iLoadmBr,
Bob Wilsonfed76ff2010-07-14 16:02:13 +00002460 "ldm${addr:submode}${p}${addr:wide}\t$addr!, $dsts",
Bob Wilson815baeb2010-03-13 01:08:20 +00002461 "$addr.addr = $wb", []> {
Johnny Chend68e1192009-12-15 17:24:14 +00002462 let Inst{31-27} = 0b11101;
2463 let Inst{26-25} = 0b00;
2464 let Inst{24-23} = {?, ?}; // IA: '01', DB: '10'
2465 let Inst{22} = 0;
Bob Wilson815baeb2010-03-13 01:08:20 +00002466 let Inst{21} = 1; // The W bit.
Johnny Chend68e1192009-12-15 17:24:14 +00002467 let Inst{20} = 1; // Load
2468}
Evan Chengc50a1cb2009-07-09 22:58:39 +00002469
David Goodwin5e47a9a2009-06-30 18:04:13 +00002470let isBranch = 1, isTerminator = 1, isBarrier = 1 in {
2471let isPredicable = 1 in
David Goodwin8b7d7ad2009-08-06 16:52:47 +00002472def t2B : T2XI<(outs), (ins brtarget:$target), IIC_Br,
Evan Cheng699beba2009-10-27 00:08:59 +00002473 "b.w\t$target",
Johnny Chend68e1192009-12-15 17:24:14 +00002474 [(br bb:$target)]> {
2475 let Inst{31-27} = 0b11110;
2476 let Inst{15-14} = 0b10;
2477 let Inst{12} = 1;
2478}
David Goodwin5e47a9a2009-06-30 18:04:13 +00002479
Evan Cheng5657c012009-07-29 02:18:14 +00002480let isNotDuplicable = 1, isIndirectBranch = 1 in {
Evan Cheng66ac5312009-07-25 00:33:29 +00002481def t2BR_JT :
Evan Cheng5657c012009-07-29 02:18:14 +00002482 T2JTI<(outs),
2483 (ins GPR:$target, GPR:$index, jt2block_operand:$jt, i32imm:$id),
Bob Wilsond4d188e2010-07-31 06:28:10 +00002484 IIC_Br, "mov\tpc, $target$jt",
Johnny Chend68e1192009-12-15 17:24:14 +00002485 [(ARMbr2jt GPR:$target, GPR:$index, tjumptable:$jt, imm:$id)]> {
2486 let Inst{31-27} = 0b11101;
2487 let Inst{26-20} = 0b0100100;
2488 let Inst{19-16} = 0b1111;
2489 let Inst{14-12} = 0b000;
2490 let Inst{11-8} = 0b1111; // Rd = pc
2491 let Inst{7-4} = 0b0000;
2492}
Evan Cheng5657c012009-07-29 02:18:14 +00002493
Evan Cheng25f7cfc2009-08-01 06:13:52 +00002494// FIXME: Add a non-pc based case that can be predicated.
Evan Cheng5657c012009-07-29 02:18:14 +00002495def t2TBB :
Evan Cheng25f7cfc2009-08-01 06:13:52 +00002496 T2JTI<(outs),
Evan Cheng5657c012009-07-29 02:18:14 +00002497 (ins tb_addrmode:$index, jt2block_operand:$jt, i32imm:$id),
Bob Wilsond4d188e2010-07-31 06:28:10 +00002498 IIC_Br, "tbb\t$index$jt", []> {
Johnny Chend68e1192009-12-15 17:24:14 +00002499 let Inst{31-27} = 0b11101;
2500 let Inst{26-20} = 0b0001101;
2501 let Inst{19-16} = 0b1111; // Rn = pc (table follows this instruction)
2502 let Inst{15-8} = 0b11110000;
2503 let Inst{7-4} = 0b0000; // B form
2504}
Evan Cheng5657c012009-07-29 02:18:14 +00002505
2506def t2TBH :
Evan Cheng25f7cfc2009-08-01 06:13:52 +00002507 T2JTI<(outs),
Evan Cheng5657c012009-07-29 02:18:14 +00002508 (ins tb_addrmode:$index, jt2block_operand:$jt, i32imm:$id),
Bob Wilsond4d188e2010-07-31 06:28:10 +00002509 IIC_Br, "tbh\t$index$jt", []> {
Johnny Chend68e1192009-12-15 17:24:14 +00002510 let Inst{31-27} = 0b11101;
2511 let Inst{26-20} = 0b0001101;
2512 let Inst{19-16} = 0b1111; // Rn = pc (table follows this instruction)
2513 let Inst{15-8} = 0b11110000;
2514 let Inst{7-4} = 0b0001; // H form
2515}
Johnny Chen93042d12010-03-02 18:14:57 +00002516
2517// Generic versions of the above two instructions, for disassembly only
2518
2519def t2TBBgen : T2I<(outs), (ins GPR:$a, GPR:$b), IIC_Br,
2520 "tbb", "\t[$a, $b]", []>{
2521 let Inst{31-27} = 0b11101;
2522 let Inst{26-20} = 0b0001101;
2523 let Inst{15-8} = 0b11110000;
2524 let Inst{7-4} = 0b0000; // B form
2525}
2526
2527def t2TBHgen : T2I<(outs), (ins GPR:$a, GPR:$b), IIC_Br,
2528 "tbh", "\t[$a, $b, lsl #1]", []> {
2529 let Inst{31-27} = 0b11101;
2530 let Inst{26-20} = 0b0001101;
2531 let Inst{15-8} = 0b11110000;
2532 let Inst{7-4} = 0b0001; // H form
2533}
Evan Cheng5657c012009-07-29 02:18:14 +00002534} // isNotDuplicable, isIndirectBranch
2535
David Goodwinc9a59b52009-06-30 19:50:22 +00002536} // isBranch, isTerminator, isBarrier
David Goodwin5e47a9a2009-06-30 18:04:13 +00002537
2538// FIXME: should be able to write a pattern for ARMBrcond, but can't use
2539// a two-value operand where a dag node expects two operands. :(
2540let isBranch = 1, isTerminator = 1 in
David Goodwin8b7d7ad2009-08-06 16:52:47 +00002541def t2Bcc : T2I<(outs), (ins brtarget:$target), IIC_Br,
Evan Cheng699beba2009-10-27 00:08:59 +00002542 "b", ".w\t$target",
Johnny Chend68e1192009-12-15 17:24:14 +00002543 [/*(ARMbrcond bb:$target, imm:$cc)*/]> {
2544 let Inst{31-27} = 0b11110;
2545 let Inst{15-14} = 0b10;
2546 let Inst{12} = 0;
2547}
Evan Chengf49810c2009-06-23 17:48:47 +00002548
Evan Cheng06e16582009-07-10 01:54:42 +00002549
2550// IT block
Evan Cheng86050dc2010-06-18 23:09:54 +00002551let Defs = [ITSTATE] in
Evan Cheng06e16582009-07-10 01:54:42 +00002552def t2IT : Thumb2XI<(outs), (ins it_pred:$cc, it_mask:$mask),
David Goodwin5d598aa2009-08-19 18:00:44 +00002553 AddrModeNone, Size2Bytes, IIC_iALUx,
Johnny Chend68e1192009-12-15 17:24:14 +00002554 "it$mask\t$cc", "", []> {
2555 // 16-bit instruction.
Johnny Chenbbc71b22009-12-16 02:32:54 +00002556 let Inst{31-16} = 0x0000;
Johnny Chend68e1192009-12-15 17:24:14 +00002557 let Inst{15-8} = 0b10111111;
2558}
Evan Cheng06e16582009-07-10 01:54:42 +00002559
Johnny Chence6275f2010-02-25 19:05:29 +00002560// Branch and Exchange Jazelle -- for disassembly only
2561// Rm = Inst{19-16}
Jim Grosbach6ccfc502010-07-30 02:41:01 +00002562def t2BXJ : T2I<(outs), (ins rGPR:$func), NoItinerary, "bxj", "\t$func",
Johnny Chence6275f2010-02-25 19:05:29 +00002563 [/* For disassembly only; pattern left blank */]> {
2564 let Inst{31-27} = 0b11110;
2565 let Inst{26} = 0;
2566 let Inst{25-20} = 0b111100;
2567 let Inst{15-14} = 0b10;
2568 let Inst{12} = 0;
2569}
2570
Johnny Chen93042d12010-03-02 18:14:57 +00002571// Change Processor State is a system instruction -- for disassembly only.
2572// The singleton $opt operand contains the following information:
2573// opt{4-0} = mode from Inst{4-0}
2574// opt{5} = changemode from Inst{17}
2575// opt{8-6} = AIF from Inst{8-6}
2576// opt{10-9} = imod from Inst{19-18} with 0b10 as enable and 0b11 as disable
Johnny Chendd0f3cf2010-03-10 18:59:38 +00002577def t2CPS : T2XI<(outs),(ins cps_opt:$opt), NoItinerary, "cps$opt",
Johnny Chen93042d12010-03-02 18:14:57 +00002578 [/* For disassembly only; pattern left blank */]> {
2579 let Inst{31-27} = 0b11110;
2580 let Inst{26} = 0;
2581 let Inst{25-20} = 0b111010;
2582 let Inst{15-14} = 0b10;
2583 let Inst{12} = 0;
2584}
2585
Johnny Chen0f7866e2010-03-03 02:09:43 +00002586// A6.3.4 Branches and miscellaneous control
2587// Table A6-14 Change Processor State, and hint instructions
2588// Helper class for disassembly only.
2589class T2I_hint<bits<8> op7_0, string opc, string asm>
2590 : T2I<(outs), (ins), NoItinerary, opc, asm,
2591 [/* For disassembly only; pattern left blank */]> {
2592 let Inst{31-20} = 0xf3a;
2593 let Inst{15-14} = 0b10;
2594 let Inst{12} = 0;
2595 let Inst{10-8} = 0b000;
2596 let Inst{7-0} = op7_0;
2597}
2598
2599def t2NOP : T2I_hint<0b00000000, "nop", ".w">;
2600def t2YIELD : T2I_hint<0b00000001, "yield", ".w">;
2601def t2WFE : T2I_hint<0b00000010, "wfe", ".w">;
2602def t2WFI : T2I_hint<0b00000011, "wfi", ".w">;
2603def t2SEV : T2I_hint<0b00000100, "sev", ".w">;
2604
2605def t2DBG : T2I<(outs),(ins i32imm:$opt), NoItinerary, "dbg", "\t$opt",
2606 [/* For disassembly only; pattern left blank */]> {
2607 let Inst{31-20} = 0xf3a;
2608 let Inst{15-14} = 0b10;
2609 let Inst{12} = 0;
2610 let Inst{10-8} = 0b000;
2611 let Inst{7-4} = 0b1111;
2612}
2613
Johnny Chen6341c5a2010-02-25 20:25:24 +00002614// Secure Monitor Call is a system instruction -- for disassembly only
2615// Option = Inst{19-16}
2616def t2SMC : T2I<(outs), (ins i32imm:$opt), NoItinerary, "smc", "\t$opt",
2617 [/* For disassembly only; pattern left blank */]> {
2618 let Inst{31-27} = 0b11110;
2619 let Inst{26-20} = 0b1111111;
2620 let Inst{15-12} = 0b1000;
2621}
2622
2623// Store Return State is a system instruction -- for disassembly only
2624def t2SRSDBW : T2I<(outs),(ins i32imm:$mode),NoItinerary,"srsdb","\tsp!, $mode",
2625 [/* For disassembly only; pattern left blank */]> {
2626 let Inst{31-27} = 0b11101;
2627 let Inst{26-20} = 0b0000010; // W = 1
2628}
2629
2630def t2SRSDB : T2I<(outs),(ins i32imm:$mode),NoItinerary,"srsdb","\tsp, $mode",
2631 [/* For disassembly only; pattern left blank */]> {
2632 let Inst{31-27} = 0b11101;
2633 let Inst{26-20} = 0b0000000; // W = 0
2634}
2635
2636def t2SRSIAW : T2I<(outs),(ins i32imm:$mode),NoItinerary,"srsia","\tsp!, $mode",
2637 [/* For disassembly only; pattern left blank */]> {
2638 let Inst{31-27} = 0b11101;
2639 let Inst{26-20} = 0b0011010; // W = 1
2640}
2641
2642def t2SRSIA : T2I<(outs), (ins i32imm:$mode),NoItinerary,"srsia","\tsp, $mode",
2643 [/* For disassembly only; pattern left blank */]> {
2644 let Inst{31-27} = 0b11101;
2645 let Inst{26-20} = 0b0011000; // W = 0
2646}
2647
2648// Return From Exception is a system instruction -- for disassembly only
Jim Grosbach6ccfc502010-07-30 02:41:01 +00002649def t2RFEDBW : T2I<(outs), (ins rGPR:$base), NoItinerary, "rfedb", "\t$base!",
Johnny Chen6341c5a2010-02-25 20:25:24 +00002650 [/* For disassembly only; pattern left blank */]> {
2651 let Inst{31-27} = 0b11101;
2652 let Inst{26-20} = 0b0000011; // W = 1
2653}
2654
Jim Grosbach6ccfc502010-07-30 02:41:01 +00002655def t2RFEDB : T2I<(outs), (ins rGPR:$base), NoItinerary, "rfeab", "\t$base",
Johnny Chen6341c5a2010-02-25 20:25:24 +00002656 [/* For disassembly only; pattern left blank */]> {
2657 let Inst{31-27} = 0b11101;
2658 let Inst{26-20} = 0b0000001; // W = 0
2659}
2660
Jim Grosbach6ccfc502010-07-30 02:41:01 +00002661def t2RFEIAW : T2I<(outs), (ins rGPR:$base), NoItinerary, "rfeia", "\t$base!",
Johnny Chen6341c5a2010-02-25 20:25:24 +00002662 [/* For disassembly only; pattern left blank */]> {
2663 let Inst{31-27} = 0b11101;
2664 let Inst{26-20} = 0b0011011; // W = 1
2665}
2666
Jim Grosbach6ccfc502010-07-30 02:41:01 +00002667def t2RFEIA : T2I<(outs), (ins rGPR:$base), NoItinerary, "rfeia", "\t$base",
Johnny Chen6341c5a2010-02-25 20:25:24 +00002668 [/* For disassembly only; pattern left blank */]> {
2669 let Inst{31-27} = 0b11101;
2670 let Inst{26-20} = 0b0011001; // W = 0
2671}
2672
Evan Chengf49810c2009-06-23 17:48:47 +00002673//===----------------------------------------------------------------------===//
2674// Non-Instruction Patterns
2675//
2676
Jim Grosbach65b7f3a2009-10-21 20:44:34 +00002677// Two piece so_imms.
Jim Grosbach6ccfc502010-07-30 02:41:01 +00002678def : T2Pat<(or rGPR:$LHS, t2_so_imm2part:$RHS),
2679 (t2ORRri (t2ORRri rGPR:$LHS, (t2_so_imm2part_1 imm:$RHS)),
Jim Grosbach65b7f3a2009-10-21 20:44:34 +00002680 (t2_so_imm2part_2 imm:$RHS))>;
Jim Grosbach6ccfc502010-07-30 02:41:01 +00002681def : T2Pat<(xor rGPR:$LHS, t2_so_imm2part:$RHS),
2682 (t2EORri (t2EORri rGPR:$LHS, (t2_so_imm2part_1 imm:$RHS)),
Jim Grosbach65b7f3a2009-10-21 20:44:34 +00002683 (t2_so_imm2part_2 imm:$RHS))>;
Jim Grosbach6ccfc502010-07-30 02:41:01 +00002684def : T2Pat<(add rGPR:$LHS, t2_so_imm2part:$RHS),
2685 (t2ADDri (t2ADDri rGPR:$LHS, (t2_so_imm2part_1 imm:$RHS)),
Jim Grosbach65b7f3a2009-10-21 20:44:34 +00002686 (t2_so_imm2part_2 imm:$RHS))>;
Jim Grosbach6ccfc502010-07-30 02:41:01 +00002687def : T2Pat<(add rGPR:$LHS, t2_so_neg_imm2part:$RHS),
2688 (t2SUBri (t2SUBri rGPR:$LHS, (t2_so_neg_imm2part_1 imm:$RHS)),
Jim Grosbach15e6ef82009-11-23 20:35:53 +00002689 (t2_so_neg_imm2part_2 imm:$RHS))>;
Jim Grosbach65b7f3a2009-10-21 20:44:34 +00002690
Evan Cheng5adb66a2009-09-28 09:14:39 +00002691// 32-bit immediate using movw + movt.
2692// This is a single pseudo instruction to make it re-materializable. Remove
2693// when we can do generalized remat.
2694let isReMaterializable = 1 in
Jim Grosbach6ccfc502010-07-30 02:41:01 +00002695def t2MOVi32imm : T2Ix2<(outs rGPR:$dst), (ins i32imm:$src), IIC_iMOVi,
Evan Cheng699beba2009-10-27 00:08:59 +00002696 "movw", "\t$dst, ${src:lo16}\n\tmovt${p}\t$dst, ${src:hi16}",
Jim Grosbach6ccfc502010-07-30 02:41:01 +00002697 [(set rGPR:$dst, (i32 imm:$src))]>;
Evan Chengb9803a82009-11-06 23:52:48 +00002698
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +00002699// ConstantPool, GlobalAddress, and JumpTable
2700def : T2Pat<(ARMWrapper tglobaladdr :$dst), (t2LEApcrel tglobaladdr :$dst)>,
2701 Requires<[IsThumb2, DontUseMovt]>;
2702def : T2Pat<(ARMWrapper tconstpool :$dst), (t2LEApcrel tconstpool :$dst)>;
2703def : T2Pat<(ARMWrapper tglobaladdr :$dst), (t2MOVi32imm tglobaladdr :$dst)>,
2704 Requires<[IsThumb2, UseMovt]>;
2705
2706def : T2Pat<(ARMWrapperJT tjumptable:$dst, imm:$id),
2707 (t2LEApcrelJT tjumptable:$dst, imm:$id)>;
2708
Evan Chengb9803a82009-11-06 23:52:48 +00002709// Pseudo instruction that combines ldr from constpool and add pc. This should
2710// be expanded into two instructions late to allow if-conversion and
2711// scheduling.
Dan Gohmanbc9d98b2010-02-27 23:47:46 +00002712let canFoldAsLoad = 1, isReMaterializable = 1 in
Evan Chengb9803a82009-11-06 23:52:48 +00002713def t2LDRpci_pic : PseudoInst<(outs GPR:$dst), (ins i32imm:$addr, pclabel:$cp),
Jim Grosbach18f30e62010-06-02 21:53:11 +00002714 NoItinerary,
2715 "${:comment} ldr.w\t$dst, $addr\n$cp:\n\tadd\t$dst, pc",
Evan Chengb9803a82009-11-06 23:52:48 +00002716 [(set GPR:$dst, (ARMpic_add (load (ARMWrapper tconstpool:$addr)),
2717 imm:$cp))]>,
2718 Requires<[IsThumb2]>;
Johnny Chen23336552010-02-25 18:46:43 +00002719
2720//===----------------------------------------------------------------------===//
2721// Move between special register and ARM core register -- for disassembly only
2722//
2723
2724// Rd = Instr{11-8}
Jim Grosbach6ccfc502010-07-30 02:41:01 +00002725def t2MRS : T2I<(outs rGPR:$dst), (ins), NoItinerary, "mrs", "\t$dst, cpsr",
Johnny Chen23336552010-02-25 18:46:43 +00002726 [/* For disassembly only; pattern left blank */]> {
2727 let Inst{31-27} = 0b11110;
2728 let Inst{26} = 0;
2729 let Inst{25-21} = 0b11111;
2730 let Inst{20} = 0; // The R bit.
2731 let Inst{15-14} = 0b10;
2732 let Inst{12} = 0;
2733}
2734
2735// Rd = Instr{11-8}
Jim Grosbach6ccfc502010-07-30 02:41:01 +00002736def t2MRSsys : T2I<(outs rGPR:$dst), (ins), NoItinerary, "mrs", "\t$dst, spsr",
Johnny Chen23336552010-02-25 18:46:43 +00002737 [/* For disassembly only; pattern left blank */]> {
2738 let Inst{31-27} = 0b11110;
2739 let Inst{26} = 0;
2740 let Inst{25-21} = 0b11111;
2741 let Inst{20} = 1; // The R bit.
2742 let Inst{15-14} = 0b10;
2743 let Inst{12} = 0;
2744}
2745
Johnny Chen23336552010-02-25 18:46:43 +00002746// Rn = Inst{19-16}
Jim Grosbach6ccfc502010-07-30 02:41:01 +00002747def t2MSR : T2I<(outs), (ins rGPR:$src, msr_mask:$mask), NoItinerary, "msr",
Johnny Chendd0f3cf2010-03-10 18:59:38 +00002748 "\tcpsr$mask, $src",
Johnny Chen23336552010-02-25 18:46:43 +00002749 [/* For disassembly only; pattern left blank */]> {
2750 let Inst{31-27} = 0b11110;
2751 let Inst{26} = 0;
2752 let Inst{25-21} = 0b11100;
2753 let Inst{20} = 0; // The R bit.
2754 let Inst{15-14} = 0b10;
2755 let Inst{12} = 0;
2756}
2757
Johnny Chen23336552010-02-25 18:46:43 +00002758// Rn = Inst{19-16}
Jim Grosbach6ccfc502010-07-30 02:41:01 +00002759def t2MSRsys : T2I<(outs), (ins rGPR:$src, msr_mask:$mask), NoItinerary, "msr",
Johnny Chendd0f3cf2010-03-10 18:59:38 +00002760 "\tspsr$mask, $src",
Johnny Chen23336552010-02-25 18:46:43 +00002761 [/* For disassembly only; pattern left blank */]> {
2762 let Inst{31-27} = 0b11110;
2763 let Inst{26} = 0;
2764 let Inst{25-21} = 0b11100;
2765 let Inst{20} = 1; // The R bit.
2766 let Inst{15-14} = 0b10;
2767 let Inst{12} = 0;
2768}