blob: 8569e0c45b0f852f079d2b387ce7133beca753b3 [file] [log] [blame]
Chris Lattner1c08c712005-01-07 07:47:53 +00001//===-- SelectionDAGISel.cpp - Implement the SelectionDAGISel class -------===//
Misha Brukmanedf128a2005-04-21 22:36:52 +00002//
Chris Lattner1c08c712005-01-07 07:47:53 +00003// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Misha Brukmanedf128a2005-04-21 22:36:52 +00007//
Chris Lattner1c08c712005-01-07 07:47:53 +00008//===----------------------------------------------------------------------===//
9//
10// This implements the SelectionDAGISel class.
11//
12//===----------------------------------------------------------------------===//
13
14#define DEBUG_TYPE "isel"
Dan Gohman84fbac52009-02-06 17:22:58 +000015#include "ScheduleDAGSDNodes.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000016#include "SelectionDAGBuild.h"
Dan Gohman84fbac52009-02-06 17:22:58 +000017#include "llvm/CodeGen/SelectionDAGISel.h"
Jim Laskeyc7c3f112006-10-16 20:52:31 +000018#include "llvm/Analysis/AliasAnalysis.h"
Devang Patel713f0432009-09-16 21:09:07 +000019#include "llvm/Analysis/DebugInfo.h"
Anton Korobeynikov5502bf62007-04-04 21:14:49 +000020#include "llvm/Constants.h"
Chris Lattneradf6a962005-05-13 18:50:42 +000021#include "llvm/CallingConv.h"
Chris Lattner1c08c712005-01-07 07:47:53 +000022#include "llvm/DerivedTypes.h"
23#include "llvm/Function.h"
Chris Lattner36ce6912005-11-29 06:21:05 +000024#include "llvm/GlobalVariable.h"
Chris Lattnerce7518c2006-01-26 22:24:51 +000025#include "llvm/InlineAsm.h"
Chris Lattner1c08c712005-01-07 07:47:53 +000026#include "llvm/Instructions.h"
27#include "llvm/Intrinsics.h"
Jim Laskey43970fe2006-03-23 18:06:46 +000028#include "llvm/IntrinsicInst.h"
Chris Lattner75c478a2009-10-27 17:02:08 +000029#include "llvm/LLVMContext.h"
Dan Gohman78eca172008-08-19 22:33:34 +000030#include "llvm/CodeGen/FastISel.h"
Gordon Henriksen5a29c9e2008-08-17 12:56:54 +000031#include "llvm/CodeGen/GCStrategy.h"
Gordon Henriksen5eca0752008-08-17 18:44:35 +000032#include "llvm/CodeGen/GCMetadata.h"
Chris Lattner1c08c712005-01-07 07:47:53 +000033#include "llvm/CodeGen/MachineFunction.h"
Dan Gohmanad2afc22009-07-31 18:16:33 +000034#include "llvm/CodeGen/MachineFunctionAnalysis.h"
Chris Lattner1c08c712005-01-07 07:47:53 +000035#include "llvm/CodeGen/MachineFrameInfo.h"
36#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000037#include "llvm/CodeGen/MachineJumpTableInfo.h"
38#include "llvm/CodeGen/MachineModuleInfo.h"
39#include "llvm/CodeGen/MachineRegisterInfo.h"
Dan Gohmanfc54c552009-01-15 22:18:12 +000040#include "llvm/CodeGen/ScheduleHazardRecognizer.h"
Jim Laskeyeb577ba2006-08-02 12:30:23 +000041#include "llvm/CodeGen/SchedulerRegistry.h"
Chris Lattner1c08c712005-01-07 07:47:53 +000042#include "llvm/CodeGen/SelectionDAG.h"
Devang Patel6e7a1612009-01-09 19:11:50 +000043#include "llvm/CodeGen/DwarfWriter.h"
Dan Gohman6f0d0242008-02-10 18:45:23 +000044#include "llvm/Target/TargetRegisterInfo.h"
Chris Lattner1c08c712005-01-07 07:47:53 +000045#include "llvm/Target/TargetData.h"
46#include "llvm/Target/TargetFrameInfo.h"
47#include "llvm/Target/TargetInstrInfo.h"
48#include "llvm/Target/TargetLowering.h"
49#include "llvm/Target/TargetMachine.h"
Vladimir Prus12472912006-05-23 13:43:15 +000050#include "llvm/Target/TargetOptions.h"
Chris Lattnera4f0b3a2006-08-27 12:54:02 +000051#include "llvm/Support/Compiler.h"
Evan Chengdb8d56b2008-06-30 20:45:06 +000052#include "llvm/Support/Debug.h"
Torok Edwin7d696d82009-07-11 13:10:19 +000053#include "llvm/Support/ErrorHandling.h"
Evan Chengdb8d56b2008-06-30 20:45:06 +000054#include "llvm/Support/MathExtras.h"
55#include "llvm/Support/Timer.h"
Daniel Dunbarce63ffb2009-07-25 00:23:56 +000056#include "llvm/Support/raw_ostream.h"
Jeff Cohen7e881032006-02-24 02:52:40 +000057#include <algorithm>
Chris Lattner1c08c712005-01-07 07:47:53 +000058using namespace llvm;
59
Chris Lattneread0d882008-06-17 06:09:18 +000060static cl::opt<bool>
Duncan Sands7cb07872008-10-27 08:42:46 +000061DisableLegalizeTypes("disable-legalize-types", cl::Hidden);
Dan Gohman78eca172008-08-19 22:33:34 +000062static cl::opt<bool>
Dan Gohman293d5f82008-09-09 22:06:46 +000063EnableFastISelVerbose("fast-isel-verbose", cl::Hidden,
Dan Gohmand659d502008-10-20 21:30:12 +000064 cl::desc("Enable verbose messages in the \"fast\" "
Dan Gohman293d5f82008-09-09 22:06:46 +000065 "instruction selector"));
66static cl::opt<bool>
Dan Gohman4344a5d2008-09-09 23:05:00 +000067EnableFastISelAbort("fast-isel-abort", cl::Hidden,
68 cl::desc("Enable abort calls when \"fast\" instruction fails"));
Dan Gohman8a110532008-09-05 22:59:21 +000069static cl::opt<bool>
70SchedLiveInCopies("schedule-livein-copies",
71 cl::desc("Schedule copies of livein registers"),
72 cl::init(false));
Chris Lattneread0d882008-06-17 06:09:18 +000073
Chris Lattnerda8abb02005-09-01 18:44:10 +000074#ifndef NDEBUG
Chris Lattner7944d9d2005-01-12 03:41:21 +000075static cl::opt<bool>
Dan Gohman462dc7f2008-07-21 20:00:07 +000076ViewDAGCombine1("view-dag-combine1-dags", cl::Hidden,
77 cl::desc("Pop up a window to show dags before the first "
78 "dag combine pass"));
79static cl::opt<bool>
80ViewLegalizeTypesDAGs("view-legalize-types-dags", cl::Hidden,
81 cl::desc("Pop up a window to show dags before legalize types"));
82static cl::opt<bool>
83ViewLegalizeDAGs("view-legalize-dags", cl::Hidden,
84 cl::desc("Pop up a window to show dags before legalize"));
85static cl::opt<bool>
86ViewDAGCombine2("view-dag-combine2-dags", cl::Hidden,
87 cl::desc("Pop up a window to show dags before the second "
88 "dag combine pass"));
89static cl::opt<bool>
Duncan Sands25cf2272008-11-24 14:53:14 +000090ViewDAGCombineLT("view-dag-combine-lt-dags", cl::Hidden,
91 cl::desc("Pop up a window to show dags before the post legalize types"
92 " dag combine pass"));
93static cl::opt<bool>
Evan Chenga9c20912006-01-21 02:32:06 +000094ViewISelDAGs("view-isel-dags", cl::Hidden,
95 cl::desc("Pop up a window to show isel dags as they are selected"));
96static cl::opt<bool>
97ViewSchedDAGs("view-sched-dags", cl::Hidden,
98 cl::desc("Pop up a window to show sched dags as they are processed"));
Dan Gohman3e1a7ae2007-08-28 20:32:58 +000099static cl::opt<bool>
100ViewSUnitDAGs("view-sunit-dags", cl::Hidden,
Chris Lattner5bab7852008-01-25 17:24:52 +0000101 cl::desc("Pop up a window to show SUnit dags after they are processed"));
Chris Lattner7944d9d2005-01-12 03:41:21 +0000102#else
Dan Gohman462dc7f2008-07-21 20:00:07 +0000103static const bool ViewDAGCombine1 = false,
104 ViewLegalizeTypesDAGs = false, ViewLegalizeDAGs = false,
105 ViewDAGCombine2 = false,
Duncan Sands25cf2272008-11-24 14:53:14 +0000106 ViewDAGCombineLT = false,
Dan Gohman462dc7f2008-07-21 20:00:07 +0000107 ViewISelDAGs = false, ViewSchedDAGs = false,
108 ViewSUnitDAGs = false;
Chris Lattner7944d9d2005-01-12 03:41:21 +0000109#endif
110
Jim Laskeyeb577ba2006-08-02 12:30:23 +0000111//===---------------------------------------------------------------------===//
112///
113/// RegisterScheduler class - Track the registration of instruction schedulers.
114///
115//===---------------------------------------------------------------------===//
116MachinePassRegistry RegisterScheduler::Registry;
117
118//===---------------------------------------------------------------------===//
119///
120/// ISHeuristic command line option for instruction schedulers.
121///
122//===---------------------------------------------------------------------===//
Dan Gohman844731a2008-05-13 00:00:25 +0000123static cl::opt<RegisterScheduler::FunctionPassCtor, false,
124 RegisterPassParser<RegisterScheduler> >
125ISHeuristic("pre-RA-sched",
126 cl::init(&createDefaultScheduler),
127 cl::desc("Instruction schedulers available (before register"
128 " allocation):"));
Jim Laskey13ec7022006-08-01 14:21:23 +0000129
Dan Gohman844731a2008-05-13 00:00:25 +0000130static RegisterScheduler
Dan Gohmanb8cab922008-10-14 20:25:08 +0000131defaultListDAGScheduler("default", "Best scheduler for the target",
Dan Gohman844731a2008-05-13 00:00:25 +0000132 createDefaultScheduler);
Evan Cheng4ef10862006-01-23 07:01:07 +0000133
Chris Lattner1c08c712005-01-07 07:47:53 +0000134namespace llvm {
135 //===--------------------------------------------------------------------===//
Jim Laskey9373beb2006-08-01 19:14:14 +0000136 /// createDefaultScheduler - This creates an instruction scheduler appropriate
137 /// for the target.
Dan Gohman47ac0f02009-02-11 04:27:20 +0000138 ScheduleDAGSDNodes* createDefaultScheduler(SelectionDAGISel *IS,
Bill Wendling98a366d2009-04-29 23:29:43 +0000139 CodeGenOpt::Level OptLevel) {
Dan Gohmane9530ec2009-01-15 16:58:17 +0000140 const TargetLowering &TLI = IS->getTargetLowering();
141
Bill Wendling98a366d2009-04-29 23:29:43 +0000142 if (OptLevel == CodeGenOpt::None)
Bill Wendlingbe8cc2a2009-04-29 00:15:41 +0000143 return createFastDAGScheduler(IS, OptLevel);
Dan Gohman9e76fea2008-11-20 03:11:19 +0000144 if (TLI.getSchedulingPreference() == TargetLowering::SchedulingForLatency)
Bill Wendlingbe8cc2a2009-04-29 00:15:41 +0000145 return createTDListDAGScheduler(IS, OptLevel);
Dan Gohman9e76fea2008-11-20 03:11:19 +0000146 assert(TLI.getSchedulingPreference() ==
147 TargetLowering::SchedulingForRegPressure && "Unknown sched type!");
Bill Wendlingbe8cc2a2009-04-29 00:15:41 +0000148 return createBURRListDAGScheduler(IS, OptLevel);
Jim Laskey9373beb2006-08-01 19:14:14 +0000149 }
Chris Lattner1c08c712005-01-07 07:47:53 +0000150}
151
Evan Chengff9b3732008-01-30 18:18:23 +0000152// EmitInstrWithCustomInserter - This method should be implemented by targets
153// that mark instructions with the 'usesCustomDAGSchedInserter' flag. These
Chris Lattner025c39b2005-08-26 20:54:47 +0000154// instructions are special in various ways, which require special support to
155// insert. The specified MachineInstr is created but not inserted into any
156// basic blocks, and the scheduler passes ownership of it to this method.
Evan Chengff9b3732008-01-30 18:18:23 +0000157MachineBasicBlock *TargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Evan Chengfb2e7522009-09-18 21:02:19 +0000158 MachineBasicBlock *MBB,
159 DenseMap<MachineBasicBlock*, MachineBasicBlock*> *EM) const {
Torok Edwinf3689232009-07-12 20:07:01 +0000160#ifndef NDEBUG
Chris Lattner4437ae22009-08-23 07:05:07 +0000161 errs() << "If a target marks an instruction with "
Torok Edwinf3689232009-07-12 20:07:01 +0000162 "'usesCustomDAGSchedInserter', it must implement "
163 "TargetLowering::EmitInstrWithCustomInserter!";
164#endif
Torok Edwinc23197a2009-07-14 16:55:14 +0000165 llvm_unreachable(0);
Daniel Dunbara279bc32009-09-20 02:20:51 +0000166 return 0;
Chris Lattner025c39b2005-08-26 20:54:47 +0000167}
168
Dan Gohman8a110532008-09-05 22:59:21 +0000169/// EmitLiveInCopy - Emit a copy for a live in physical register. If the
170/// physical register has only a single copy use, then coalesced the copy
171/// if possible.
172static void EmitLiveInCopy(MachineBasicBlock *MBB,
173 MachineBasicBlock::iterator &InsertPos,
174 unsigned VirtReg, unsigned PhysReg,
175 const TargetRegisterClass *RC,
176 DenseMap<MachineInstr*, unsigned> &CopyRegMap,
177 const MachineRegisterInfo &MRI,
178 const TargetRegisterInfo &TRI,
179 const TargetInstrInfo &TII) {
180 unsigned NumUses = 0;
181 MachineInstr *UseMI = NULL;
182 for (MachineRegisterInfo::use_iterator UI = MRI.use_begin(VirtReg),
183 UE = MRI.use_end(); UI != UE; ++UI) {
184 UseMI = &*UI;
185 if (++NumUses > 1)
186 break;
187 }
188
189 // If the number of uses is not one, or the use is not a move instruction,
190 // don't coalesce. Also, only coalesce away a virtual register to virtual
191 // register copy.
192 bool Coalesced = false;
Evan Cheng04ee5a12009-01-20 19:12:24 +0000193 unsigned SrcReg, DstReg, SrcSubReg, DstSubReg;
Dan Gohman8a110532008-09-05 22:59:21 +0000194 if (NumUses == 1 &&
Evan Cheng04ee5a12009-01-20 19:12:24 +0000195 TII.isMoveInstr(*UseMI, SrcReg, DstReg, SrcSubReg, DstSubReg) &&
Dan Gohman8a110532008-09-05 22:59:21 +0000196 TargetRegisterInfo::isVirtualRegister(DstReg)) {
197 VirtReg = DstReg;
198 Coalesced = true;
199 }
200
201 // Now find an ideal location to insert the copy.
202 MachineBasicBlock::iterator Pos = InsertPos;
203 while (Pos != MBB->begin()) {
204 MachineInstr *PrevMI = prior(Pos);
205 DenseMap<MachineInstr*, unsigned>::iterator RI = CopyRegMap.find(PrevMI);
206 // copyRegToReg might emit multiple instructions to do a copy.
207 unsigned CopyDstReg = (RI == CopyRegMap.end()) ? 0 : RI->second;
208 if (CopyDstReg && !TRI.regsOverlap(CopyDstReg, PhysReg))
209 // This is what the BB looks like right now:
210 // r1024 = mov r0
211 // ...
212 // r1 = mov r1024
213 //
214 // We want to insert "r1025 = mov r1". Inserting this copy below the
215 // move to r1024 makes it impossible for that move to be coalesced.
216 //
217 // r1025 = mov r1
218 // r1024 = mov r0
219 // ...
220 // r1 = mov 1024
221 // r2 = mov 1025
222 break; // Woot! Found a good location.
223 --Pos;
224 }
225
David Goodwinf1daf7d2009-07-08 23:10:31 +0000226 bool Emitted = TII.copyRegToReg(*MBB, Pos, VirtReg, PhysReg, RC, RC);
227 assert(Emitted && "Unable to issue a live-in copy instruction!\n");
228 (void) Emitted;
Daniel Dunbara279bc32009-09-20 02:20:51 +0000229
Zhongxing Xu931424a2009-10-16 05:42:28 +0000230 CopyRegMap.insert(std::make_pair(prior(Pos), VirtReg));
Dan Gohman8a110532008-09-05 22:59:21 +0000231 if (Coalesced) {
232 if (&*InsertPos == UseMI) ++InsertPos;
233 MBB->erase(UseMI);
234 }
235}
236
237/// EmitLiveInCopies - If this is the first basic block in the function,
238/// and if it has live ins that need to be copied into vregs, emit the
239/// copies into the block.
240static void EmitLiveInCopies(MachineBasicBlock *EntryMBB,
241 const MachineRegisterInfo &MRI,
242 const TargetRegisterInfo &TRI,
243 const TargetInstrInfo &TII) {
244 if (SchedLiveInCopies) {
245 // Emit the copies at a heuristically-determined location in the block.
246 DenseMap<MachineInstr*, unsigned> CopyRegMap;
247 MachineBasicBlock::iterator InsertPos = EntryMBB->begin();
248 for (MachineRegisterInfo::livein_iterator LI = MRI.livein_begin(),
249 E = MRI.livein_end(); LI != E; ++LI)
250 if (LI->second) {
251 const TargetRegisterClass *RC = MRI.getRegClass(LI->second);
252 EmitLiveInCopy(EntryMBB, InsertPos, LI->second, LI->first,
253 RC, CopyRegMap, MRI, TRI, TII);
254 }
255 } else {
256 // Emit the copies into the top of the block.
257 for (MachineRegisterInfo::livein_iterator LI = MRI.livein_begin(),
258 E = MRI.livein_end(); LI != E; ++LI)
259 if (LI->second) {
260 const TargetRegisterClass *RC = MRI.getRegClass(LI->second);
David Goodwinf1daf7d2009-07-08 23:10:31 +0000261 bool Emitted = TII.copyRegToReg(*EntryMBB, EntryMBB->begin(),
262 LI->second, LI->first, RC, RC);
263 assert(Emitted && "Unable to issue a live-in copy instruction!\n");
264 (void) Emitted;
Dan Gohman8a110532008-09-05 22:59:21 +0000265 }
266 }
267}
268
Chris Lattner7041ee32005-01-11 05:56:49 +0000269//===----------------------------------------------------------------------===//
270// SelectionDAGISel code
271//===----------------------------------------------------------------------===//
Chris Lattner1c08c712005-01-07 07:47:53 +0000272
Bill Wendling98a366d2009-04-29 23:29:43 +0000273SelectionDAGISel::SelectionDAGISel(TargetMachine &tm, CodeGenOpt::Level OL) :
Dan Gohmanad2afc22009-07-31 18:16:33 +0000274 MachineFunctionPass(&ID), TM(tm), TLI(*tm.getTargetLowering()),
Dan Gohman7c3234c2008-08-27 23:52:12 +0000275 FuncInfo(new FunctionLoweringInfo(TLI)),
276 CurDAG(new SelectionDAG(TLI, *FuncInfo)),
Bill Wendlingbe8cc2a2009-04-29 00:15:41 +0000277 SDL(new SelectionDAGLowering(*CurDAG, TLI, *FuncInfo, OL)),
Dan Gohman7c3234c2008-08-27 23:52:12 +0000278 GFI(),
Bill Wendlingbe8cc2a2009-04-29 00:15:41 +0000279 OptLevel(OL),
Dan Gohman7c3234c2008-08-27 23:52:12 +0000280 DAGSize(0)
281{}
282
283SelectionDAGISel::~SelectionDAGISel() {
284 delete SDL;
285 delete CurDAG;
286 delete FuncInfo;
287}
288
Owen Andersone50ed302009-08-10 22:56:29 +0000289unsigned SelectionDAGISel::MakeReg(EVT VT) {
Chris Lattner84bc5422007-12-31 04:13:23 +0000290 return RegInfo->createVirtualRegister(TLI.getRegClassFor(VT));
Chris Lattner1c08c712005-01-07 07:47:53 +0000291}
292
Chris Lattner495a0b52005-08-17 06:37:43 +0000293void SelectionDAGISel::getAnalysisUsage(AnalysisUsage &AU) const {
Jim Laskeyc7c3f112006-10-16 20:52:31 +0000294 AU.addRequired<AliasAnalysis>();
Dan Gohmana3477fe2009-07-31 23:36:22 +0000295 AU.addPreserved<AliasAnalysis>();
Gordon Henriksen5eca0752008-08-17 18:44:35 +0000296 AU.addRequired<GCModuleInfo>();
Dan Gohmana3477fe2009-07-31 23:36:22 +0000297 AU.addPreserved<GCModuleInfo>();
Devang Patel6e7a1612009-01-09 19:11:50 +0000298 AU.addRequired<DwarfWriter>();
Dan Gohmana3477fe2009-07-31 23:36:22 +0000299 AU.addPreserved<DwarfWriter>();
Dan Gohmanad2afc22009-07-31 18:16:33 +0000300 MachineFunctionPass::getAnalysisUsage(AU);
Chris Lattner495a0b52005-08-17 06:37:43 +0000301}
Chris Lattner1c08c712005-01-07 07:47:53 +0000302
Dan Gohmanad2afc22009-07-31 18:16:33 +0000303bool SelectionDAGISel::runOnMachineFunction(MachineFunction &mf) {
304 Function &Fn = *mf.getFunction();
305
Dan Gohman4344a5d2008-09-09 23:05:00 +0000306 // Do some sanity-checking on the command-line options.
307 assert((!EnableFastISelVerbose || EnableFastISel) &&
308 "-fast-isel-verbose requires -fast-isel");
309 assert((!EnableFastISelAbort || EnableFastISel) &&
310 "-fast-isel-abort requires -fast-isel");
311
Dan Gohman5f43f922007-08-27 16:26:13 +0000312 // Get alias analysis for load/store combining.
313 AA = &getAnalysis<AliasAnalysis>();
314
Dan Gohmanad2afc22009-07-31 18:16:33 +0000315 MF = &mf;
Dan Gohman8a110532008-09-05 22:59:21 +0000316 const TargetInstrInfo &TII = *TM.getInstrInfo();
317 const TargetRegisterInfo &TRI = *TM.getRegisterInfo();
318
Dan Gohmanf7d6cd42009-08-01 03:51:09 +0000319 if (Fn.hasGC())
320 GFI = &getAnalysis<GCModuleInfo>().getFunctionInfo(Fn);
Gordon Henriksence224772008-01-07 01:30:38 +0000321 else
Gordon Henriksen5eca0752008-08-17 18:44:35 +0000322 GFI = 0;
Dan Gohman79ce2762009-01-15 19:20:50 +0000323 RegInfo = &MF->getRegInfo();
Daniel Dunbarce63ffb2009-07-25 00:23:56 +0000324 DEBUG(errs() << "\n\n\n=== " << Fn.getName() << "\n");
Chris Lattner1c08c712005-01-07 07:47:53 +0000325
Duncan Sands1465d612009-01-28 13:14:17 +0000326 MachineModuleInfo *MMI = getAnalysisIfAvailable<MachineModuleInfo>();
327 DwarfWriter *DW = getAnalysisIfAvailable<DwarfWriter>();
Owen Anderson5dcaceb2009-07-09 18:44:09 +0000328 CurDAG->init(*MF, MMI, DW);
Devang Patelb51d40c2009-02-03 18:46:32 +0000329 FuncInfo->set(Fn, *MF, *CurDAG, EnableFastISel);
Dan Gohman7c3234c2008-08-27 23:52:12 +0000330 SDL->init(GFI, *AA);
Chris Lattner1c08c712005-01-07 07:47:53 +0000331
Dale Johannesen1532f3d2008-04-02 00:25:04 +0000332 for (Function::iterator I = Fn.begin(), E = Fn.end(); I != E; ++I)
333 if (InvokeInst *Invoke = dyn_cast<InvokeInst>(I->getTerminator()))
334 // Mark landing pad.
Dan Gohman7c3234c2008-08-27 23:52:12 +0000335 FuncInfo->MBBMap[Invoke->getSuccessor(1)]->setIsLandingPad();
Duncan Sands9fac0b52007-06-06 10:05:18 +0000336
Dan Gohman79ce2762009-01-15 19:20:50 +0000337 SelectAllBasicBlocks(Fn, *MF, MMI, DW, TII);
Misha Brukmanedf128a2005-04-21 22:36:52 +0000338
Dan Gohman8a110532008-09-05 22:59:21 +0000339 // If the first basic block in the function has live ins that need to be
340 // copied into vregs, emit the copies into the top of the block before
341 // emitting the code for the block.
Dan Gohman79ce2762009-01-15 19:20:50 +0000342 EmitLiveInCopies(MF->begin(), *RegInfo, TRI, TII);
Dan Gohman8a110532008-09-05 22:59:21 +0000343
Evan Chengad2070c2007-02-10 02:43:39 +0000344 // Add function live-ins to entry block live-in set.
Dan Gohman8a110532008-09-05 22:59:21 +0000345 for (MachineRegisterInfo::livein_iterator I = RegInfo->livein_begin(),
346 E = RegInfo->livein_end(); I != E; ++I)
Dan Gohman79ce2762009-01-15 19:20:50 +0000347 MF->begin()->addLiveIn(I->first);
Evan Chengad2070c2007-02-10 02:43:39 +0000348
Duncan Sandsf4070822007-06-15 19:04:19 +0000349#ifndef NDEBUG
Dan Gohman7c3234c2008-08-27 23:52:12 +0000350 assert(FuncInfo->CatchInfoFound.size() == FuncInfo->CatchInfoLost.size() &&
Duncan Sandsf4070822007-06-15 19:04:19 +0000351 "Not all catch info was assigned to a landing pad!");
352#endif
353
Dan Gohman7c3234c2008-08-27 23:52:12 +0000354 FuncInfo->clear();
355
Chris Lattner1c08c712005-01-07 07:47:53 +0000356 return true;
357}
358
Duncan Sandsf4070822007-06-15 19:04:19 +0000359static void copyCatchInfo(BasicBlock *SrcBB, BasicBlock *DestBB,
360 MachineModuleInfo *MMI, FunctionLoweringInfo &FLI) {
Duncan Sandsf4070822007-06-15 19:04:19 +0000361 for (BasicBlock::iterator I = SrcBB->begin(), E = --SrcBB->end(); I != E; ++I)
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000362 if (EHSelectorInst *EHSel = dyn_cast<EHSelectorInst>(I)) {
Duncan Sandsf4070822007-06-15 19:04:19 +0000363 // Apply the catch info to DestBB.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000364 AddCatchInfo(*EHSel, MMI, FLI.MBBMap[DestBB]);
Duncan Sandsf4070822007-06-15 19:04:19 +0000365#ifndef NDEBUG
Duncan Sands560a7372007-11-15 09:54:37 +0000366 if (!FLI.MBBMap[SrcBB]->isLandingPad())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000367 FLI.CatchInfoFound.insert(EHSel);
Duncan Sandsf4070822007-06-15 19:04:19 +0000368#endif
369 }
370}
371
Dan Gohmanf350b272008-08-23 02:25:05 +0000372void SelectionDAGISel::SelectBasicBlock(BasicBlock *LLVMBB,
373 BasicBlock::iterator Begin,
Dan Gohman5edd3612008-08-28 20:28:56 +0000374 BasicBlock::iterator End) {
Dan Gohman7c3234c2008-08-27 23:52:12 +0000375 SDL->setCurrentBasicBlock(BB);
Devang Patele30e6782009-09-28 21:41:20 +0000376 MetadataContext &TheMetadata = LLVMBB->getParent()->getContext().getMetadata();
Devang Patela2148402009-09-28 21:14:55 +0000377 unsigned MDDbgKind = TheMetadata.getMDKind("dbg");
Dan Gohmanf350b272008-08-23 02:25:05 +0000378
Dan Gohman98ca4f22009-08-05 01:29:28 +0000379 // Lower all of the non-terminator instructions. If a call is emitted
380 // as a tail call, cease emitting nodes for this block.
Devang Patel123eaa72009-09-16 20:39:11 +0000381 for (BasicBlock::iterator I = Begin; I != End && !SDL->HasTailCall; ++I) {
382 if (MDDbgKind) {
Daniel Dunbara279bc32009-09-20 02:20:51 +0000383 // Update DebugLoc if debug information is attached with this
Devang Patel123eaa72009-09-16 20:39:11 +0000384 // instruction.
Devang Patel9dddf972009-09-29 19:56:13 +0000385 if (MDNode *Dbg = TheMetadata.getMD(MDDbgKind, I)) {
Daniel Dunbara279bc32009-09-20 02:20:51 +0000386 DILocation DILoc(Dbg);
387 DebugLoc Loc = ExtractDebugLocation(DILoc, MF->getDebugLocInfo());
388 SDL->setCurDebugLoc(Loc);
Devang Patel1f034712009-10-12 23:10:55 +0000389 if (MF->getDefaultDebugLoc().isUnknown())
390 MF->setDefaultDebugLoc(Loc);
Devang Patel123eaa72009-09-16 20:39:11 +0000391 }
392 }
Dan Gohmanf350b272008-08-23 02:25:05 +0000393 if (!isa<TerminatorInst>(I))
Dan Gohman7c3234c2008-08-27 23:52:12 +0000394 SDL->visit(*I);
Devang Patel123eaa72009-09-16 20:39:11 +0000395 }
Dan Gohmanf350b272008-08-23 02:25:05 +0000396
Dan Gohman98ca4f22009-08-05 01:29:28 +0000397 if (!SDL->HasTailCall) {
398 // Ensure that all instructions which are used outside of their defining
399 // blocks are available as virtual registers. Invoke is handled elsewhere.
400 for (BasicBlock::iterator I = Begin; I != End; ++I)
401 if (!isa<PHINode>(I) && !isa<InvokeInst>(I))
402 SDL->CopyToExportRegsIfNeeded(I);
Dan Gohmanf350b272008-08-23 02:25:05 +0000403
Dan Gohman98ca4f22009-08-05 01:29:28 +0000404 // Handle PHI nodes in successor blocks.
405 if (End == LLVMBB->end()) {
406 HandlePHINodesInSuccessorBlocks(LLVMBB);
Dan Gohman3df24e62008-09-03 23:12:08 +0000407
Dan Gohman98ca4f22009-08-05 01:29:28 +0000408 // Lower the terminator after the copies are emitted.
409 SDL->visit(*LLVMBB->getTerminator());
410 }
Dan Gohman3df24e62008-09-03 23:12:08 +0000411 }
Daniel Dunbara279bc32009-09-20 02:20:51 +0000412
Chris Lattnera651cf62005-01-17 19:43:36 +0000413 // Make sure the root of the DAG is up-to-date.
Dan Gohman7c3234c2008-08-27 23:52:12 +0000414 CurDAG->setRoot(SDL->getControlRoot());
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +0000415
Dan Gohmanf350b272008-08-23 02:25:05 +0000416 // Final step, emit the lowered DAG as machine code.
417 CodeGenAndEmitDAG();
Dan Gohman7c3234c2008-08-27 23:52:12 +0000418 SDL->clear();
Chris Lattner1c08c712005-01-07 07:47:53 +0000419}
420
Dan Gohmanf350b272008-08-23 02:25:05 +0000421void SelectionDAGISel::ComputeLiveOutVRegInfo() {
Chris Lattneread0d882008-06-17 06:09:18 +0000422 SmallPtrSet<SDNode*, 128> VisitedNodes;
423 SmallVector<SDNode*, 128> Worklist;
Daniel Dunbara279bc32009-09-20 02:20:51 +0000424
Gabor Greifba36cb52008-08-28 21:40:38 +0000425 Worklist.push_back(CurDAG->getRoot().getNode());
Daniel Dunbara279bc32009-09-20 02:20:51 +0000426
Chris Lattneread0d882008-06-17 06:09:18 +0000427 APInt Mask;
428 APInt KnownZero;
429 APInt KnownOne;
Daniel Dunbara279bc32009-09-20 02:20:51 +0000430
Chris Lattneread0d882008-06-17 06:09:18 +0000431 while (!Worklist.empty()) {
432 SDNode *N = Worklist.back();
433 Worklist.pop_back();
Daniel Dunbara279bc32009-09-20 02:20:51 +0000434
Chris Lattneread0d882008-06-17 06:09:18 +0000435 // If we've already seen this node, ignore it.
436 if (!VisitedNodes.insert(N))
437 continue;
Daniel Dunbara279bc32009-09-20 02:20:51 +0000438
Chris Lattneread0d882008-06-17 06:09:18 +0000439 // Otherwise, add all chain operands to the worklist.
440 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i)
Owen Anderson825b72b2009-08-11 20:47:22 +0000441 if (N->getOperand(i).getValueType() == MVT::Other)
Gabor Greifba36cb52008-08-28 21:40:38 +0000442 Worklist.push_back(N->getOperand(i).getNode());
Daniel Dunbara279bc32009-09-20 02:20:51 +0000443
Chris Lattneread0d882008-06-17 06:09:18 +0000444 // If this is a CopyToReg with a vreg dest, process it.
445 if (N->getOpcode() != ISD::CopyToReg)
446 continue;
Daniel Dunbara279bc32009-09-20 02:20:51 +0000447
Chris Lattneread0d882008-06-17 06:09:18 +0000448 unsigned DestReg = cast<RegisterSDNode>(N->getOperand(1))->getReg();
449 if (!TargetRegisterInfo::isVirtualRegister(DestReg))
450 continue;
Daniel Dunbara279bc32009-09-20 02:20:51 +0000451
Chris Lattneread0d882008-06-17 06:09:18 +0000452 // Ignore non-scalar or non-integer values.
Dan Gohman475871a2008-07-27 21:46:04 +0000453 SDValue Src = N->getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +0000454 EVT SrcVT = Src.getValueType();
Chris Lattneread0d882008-06-17 06:09:18 +0000455 if (!SrcVT.isInteger() || SrcVT.isVector())
456 continue;
Daniel Dunbara279bc32009-09-20 02:20:51 +0000457
Dan Gohmanf350b272008-08-23 02:25:05 +0000458 unsigned NumSignBits = CurDAG->ComputeNumSignBits(Src);
Chris Lattneread0d882008-06-17 06:09:18 +0000459 Mask = APInt::getAllOnesValue(SrcVT.getSizeInBits());
Dan Gohmanf350b272008-08-23 02:25:05 +0000460 CurDAG->ComputeMaskedBits(Src, Mask, KnownZero, KnownOne);
Daniel Dunbara279bc32009-09-20 02:20:51 +0000461
Chris Lattneread0d882008-06-17 06:09:18 +0000462 // Only install this information if it tells us something.
463 if (NumSignBits != 1 || KnownZero != 0 || KnownOne != 0) {
464 DestReg -= TargetRegisterInfo::FirstVirtualRegister;
Dan Gohmanf7d6cd42009-08-01 03:51:09 +0000465 if (DestReg >= FuncInfo->LiveOutRegInfo.size())
466 FuncInfo->LiveOutRegInfo.resize(DestReg+1);
467 FunctionLoweringInfo::LiveOutInfo &LOI =
468 FuncInfo->LiveOutRegInfo[DestReg];
Chris Lattneread0d882008-06-17 06:09:18 +0000469 LOI.NumSignBits = NumSignBits;
Dan Gohmana80efce2009-03-27 23:55:04 +0000470 LOI.KnownOne = KnownOne;
471 LOI.KnownZero = KnownZero;
Chris Lattneread0d882008-06-17 06:09:18 +0000472 }
473 }
474}
475
Dan Gohmanf350b272008-08-23 02:25:05 +0000476void SelectionDAGISel::CodeGenAndEmitDAG() {
Dan Gohman462dc7f2008-07-21 20:00:07 +0000477 std::string GroupName;
478 if (TimePassesIsEnabled)
479 GroupName = "Instruction Selection and Scheduling";
480 std::string BlockName;
481 if (ViewDAGCombine1 || ViewLegalizeTypesDAGs || ViewLegalizeDAGs ||
Duncan Sands25cf2272008-11-24 14:53:14 +0000482 ViewDAGCombine2 || ViewDAGCombineLT || ViewISelDAGs || ViewSchedDAGs ||
483 ViewSUnitDAGs)
Dan Gohmanf7d6cd42009-08-01 03:51:09 +0000484 BlockName = MF->getFunction()->getNameStr() + ":" +
Daniel Dunbarf6ccee52009-07-24 08:24:36 +0000485 BB->getBasicBlock()->getNameStr();
Dan Gohman462dc7f2008-07-21 20:00:07 +0000486
Chris Lattnerbbbfa992009-08-23 06:35:02 +0000487 DEBUG(errs() << "Initial selection DAG:\n");
Dan Gohmanf350b272008-08-23 02:25:05 +0000488 DEBUG(CurDAG->dump());
Dan Gohman462dc7f2008-07-21 20:00:07 +0000489
Dan Gohmanf350b272008-08-23 02:25:05 +0000490 if (ViewDAGCombine1) CurDAG->viewGraph("dag-combine1 input for " + BlockName);
Dan Gohman417e11b2007-10-08 15:12:17 +0000491
Chris Lattneraf21d552005-10-10 16:47:10 +0000492 // Run the DAG combiner in pre-legalize mode.
Evan Chengebffb662008-07-01 17:59:20 +0000493 if (TimePassesIsEnabled) {
Dan Gohman5e843682008-07-14 18:19:29 +0000494 NamedRegionTimer T("DAG Combining 1", GroupName);
Bill Wendlingbe8cc2a2009-04-29 00:15:41 +0000495 CurDAG->Combine(Unrestricted, *AA, OptLevel);
Evan Chengebffb662008-07-01 17:59:20 +0000496 } else {
Bill Wendlingbe8cc2a2009-04-29 00:15:41 +0000497 CurDAG->Combine(Unrestricted, *AA, OptLevel);
Evan Chengebffb662008-07-01 17:59:20 +0000498 }
Daniel Dunbara279bc32009-09-20 02:20:51 +0000499
Chris Lattnerbbbfa992009-08-23 06:35:02 +0000500 DEBUG(errs() << "Optimized lowered selection DAG:\n");
Dan Gohmanf350b272008-08-23 02:25:05 +0000501 DEBUG(CurDAG->dump());
Daniel Dunbara279bc32009-09-20 02:20:51 +0000502
Chris Lattner1c08c712005-01-07 07:47:53 +0000503 // Second step, hack on the DAG until it only uses operations and types that
504 // the target supports.
Duncan Sands7cb07872008-10-27 08:42:46 +0000505 if (!DisableLegalizeTypes) {
Dan Gohmanf350b272008-08-23 02:25:05 +0000506 if (ViewLegalizeTypesDAGs) CurDAG->viewGraph("legalize-types input for " +
507 BlockName);
Dan Gohman462dc7f2008-07-21 20:00:07 +0000508
Duncan Sands25cf2272008-11-24 14:53:14 +0000509 bool Changed;
Dan Gohman462dc7f2008-07-21 20:00:07 +0000510 if (TimePassesIsEnabled) {
511 NamedRegionTimer T("Type Legalization", GroupName);
Duncan Sands25cf2272008-11-24 14:53:14 +0000512 Changed = CurDAG->LegalizeTypes();
Dan Gohman462dc7f2008-07-21 20:00:07 +0000513 } else {
Duncan Sands25cf2272008-11-24 14:53:14 +0000514 Changed = CurDAG->LegalizeTypes();
Dan Gohman462dc7f2008-07-21 20:00:07 +0000515 }
516
Chris Lattnerbbbfa992009-08-23 06:35:02 +0000517 DEBUG(errs() << "Type-legalized selection DAG:\n");
Dan Gohmanf350b272008-08-23 02:25:05 +0000518 DEBUG(CurDAG->dump());
Dan Gohman462dc7f2008-07-21 20:00:07 +0000519
Duncan Sands25cf2272008-11-24 14:53:14 +0000520 if (Changed) {
521 if (ViewDAGCombineLT)
522 CurDAG->viewGraph("dag-combine-lt input for " + BlockName);
523
524 // Run the DAG combiner in post-type-legalize mode.
525 if (TimePassesIsEnabled) {
526 NamedRegionTimer T("DAG Combining after legalize types", GroupName);
Bill Wendlingbe8cc2a2009-04-29 00:15:41 +0000527 CurDAG->Combine(NoIllegalTypes, *AA, OptLevel);
Duncan Sands25cf2272008-11-24 14:53:14 +0000528 } else {
Bill Wendlingbe8cc2a2009-04-29 00:15:41 +0000529 CurDAG->Combine(NoIllegalTypes, *AA, OptLevel);
Duncan Sands25cf2272008-11-24 14:53:14 +0000530 }
531
Chris Lattnerbbbfa992009-08-23 06:35:02 +0000532 DEBUG(errs() << "Optimized type-legalized selection DAG:\n");
Duncan Sands25cf2272008-11-24 14:53:14 +0000533 DEBUG(CurDAG->dump());
534 }
Eli Friedman5c22c802009-05-23 12:35:30 +0000535
536 if (TimePassesIsEnabled) {
537 NamedRegionTimer T("Vector Legalization", GroupName);
538 Changed = CurDAG->LegalizeVectors();
539 } else {
540 Changed = CurDAG->LegalizeVectors();
541 }
542
543 if (Changed) {
544 if (TimePassesIsEnabled) {
545 NamedRegionTimer T("Type Legalization 2", GroupName);
546 Changed = CurDAG->LegalizeTypes();
547 } else {
548 Changed = CurDAG->LegalizeTypes();
549 }
550
551 if (ViewDAGCombineLT)
552 CurDAG->viewGraph("dag-combine-lv input for " + BlockName);
553
554 // Run the DAG combiner in post-type-legalize mode.
555 if (TimePassesIsEnabled) {
556 NamedRegionTimer T("DAG Combining after legalize vectors", GroupName);
557 CurDAG->Combine(NoIllegalOperations, *AA, OptLevel);
558 } else {
559 CurDAG->Combine(NoIllegalOperations, *AA, OptLevel);
560 }
561
Chris Lattnerbbbfa992009-08-23 06:35:02 +0000562 DEBUG(errs() << "Optimized vector-legalized selection DAG:\n");
Eli Friedman5c22c802009-05-23 12:35:30 +0000563 DEBUG(CurDAG->dump());
564 }
Chris Lattner70587ea2008-07-10 23:37:50 +0000565 }
Daniel Dunbara279bc32009-09-20 02:20:51 +0000566
Dan Gohmanf350b272008-08-23 02:25:05 +0000567 if (ViewLegalizeDAGs) CurDAG->viewGraph("legalize input for " + BlockName);
Dan Gohman462dc7f2008-07-21 20:00:07 +0000568
Evan Chengebffb662008-07-01 17:59:20 +0000569 if (TimePassesIsEnabled) {
Dan Gohman5e843682008-07-14 18:19:29 +0000570 NamedRegionTimer T("DAG Legalization", GroupName);
Bill Wendlingbe8cc2a2009-04-29 00:15:41 +0000571 CurDAG->Legalize(DisableLegalizeTypes, OptLevel);
Evan Chengebffb662008-07-01 17:59:20 +0000572 } else {
Bill Wendlingbe8cc2a2009-04-29 00:15:41 +0000573 CurDAG->Legalize(DisableLegalizeTypes, OptLevel);
Evan Chengebffb662008-07-01 17:59:20 +0000574 }
Daniel Dunbara279bc32009-09-20 02:20:51 +0000575
Chris Lattnerbbbfa992009-08-23 06:35:02 +0000576 DEBUG(errs() << "Legalized selection DAG:\n");
Dan Gohmanf350b272008-08-23 02:25:05 +0000577 DEBUG(CurDAG->dump());
Daniel Dunbara279bc32009-09-20 02:20:51 +0000578
Dan Gohmanf350b272008-08-23 02:25:05 +0000579 if (ViewDAGCombine2) CurDAG->viewGraph("dag-combine2 input for " + BlockName);
Dan Gohman462dc7f2008-07-21 20:00:07 +0000580
Chris Lattneraf21d552005-10-10 16:47:10 +0000581 // Run the DAG combiner in post-legalize mode.
Evan Chengebffb662008-07-01 17:59:20 +0000582 if (TimePassesIsEnabled) {
Dan Gohman5e843682008-07-14 18:19:29 +0000583 NamedRegionTimer T("DAG Combining 2", GroupName);
Bill Wendlingbe8cc2a2009-04-29 00:15:41 +0000584 CurDAG->Combine(NoIllegalOperations, *AA, OptLevel);
Evan Chengebffb662008-07-01 17:59:20 +0000585 } else {
Bill Wendlingbe8cc2a2009-04-29 00:15:41 +0000586 CurDAG->Combine(NoIllegalOperations, *AA, OptLevel);
Evan Chengebffb662008-07-01 17:59:20 +0000587 }
Daniel Dunbara279bc32009-09-20 02:20:51 +0000588
Chris Lattnerbbbfa992009-08-23 06:35:02 +0000589 DEBUG(errs() << "Optimized legalized selection DAG:\n");
Dan Gohmanf350b272008-08-23 02:25:05 +0000590 DEBUG(CurDAG->dump());
Dan Gohman417e11b2007-10-08 15:12:17 +0000591
Dan Gohmanf350b272008-08-23 02:25:05 +0000592 if (ViewISelDAGs) CurDAG->viewGraph("isel input for " + BlockName);
Daniel Dunbara279bc32009-09-20 02:20:51 +0000593
Bill Wendling98a366d2009-04-29 23:29:43 +0000594 if (OptLevel != CodeGenOpt::None)
Dan Gohmanf350b272008-08-23 02:25:05 +0000595 ComputeLiveOutVRegInfo();
Evan Cheng552c4a82006-04-28 02:09:19 +0000596
Chris Lattnera33ef482005-03-30 01:10:47 +0000597 // Third, instruction select all of the operations to machine code, adding the
598 // code to the MachineBasicBlock.
Evan Chengebffb662008-07-01 17:59:20 +0000599 if (TimePassesIsEnabled) {
Dan Gohman5e843682008-07-14 18:19:29 +0000600 NamedRegionTimer T("Instruction Selection", GroupName);
Dan Gohmanf350b272008-08-23 02:25:05 +0000601 InstructionSelect();
Evan Chengebffb662008-07-01 17:59:20 +0000602 } else {
Dan Gohmanf350b272008-08-23 02:25:05 +0000603 InstructionSelect();
Evan Chengebffb662008-07-01 17:59:20 +0000604 }
Evan Chengdb8d56b2008-06-30 20:45:06 +0000605
Chris Lattnerbbbfa992009-08-23 06:35:02 +0000606 DEBUG(errs() << "Selected selection DAG:\n");
Dan Gohmanf350b272008-08-23 02:25:05 +0000607 DEBUG(CurDAG->dump());
Dan Gohman462dc7f2008-07-21 20:00:07 +0000608
Dan Gohmanf350b272008-08-23 02:25:05 +0000609 if (ViewSchedDAGs) CurDAG->viewGraph("scheduler input for " + BlockName);
Dan Gohman462dc7f2008-07-21 20:00:07 +0000610
Dan Gohman5e843682008-07-14 18:19:29 +0000611 // Schedule machine code.
Dan Gohman47ac0f02009-02-11 04:27:20 +0000612 ScheduleDAGSDNodes *Scheduler = CreateScheduler();
Dan Gohman5e843682008-07-14 18:19:29 +0000613 if (TimePassesIsEnabled) {
614 NamedRegionTimer T("Instruction Scheduling", GroupName);
Dan Gohman47ac0f02009-02-11 04:27:20 +0000615 Scheduler->Run(CurDAG, BB, BB->end());
Dan Gohman5e843682008-07-14 18:19:29 +0000616 } else {
Dan Gohman47ac0f02009-02-11 04:27:20 +0000617 Scheduler->Run(CurDAG, BB, BB->end());
Dan Gohman5e843682008-07-14 18:19:29 +0000618 }
619
Dan Gohman462dc7f2008-07-21 20:00:07 +0000620 if (ViewSUnitDAGs) Scheduler->viewGraph();
621
Daniel Dunbara279bc32009-09-20 02:20:51 +0000622 // Emit machine code to BB. This can change 'BB' to the last block being
Evan Chengdb8d56b2008-06-30 20:45:06 +0000623 // inserted into.
Evan Chengebffb662008-07-01 17:59:20 +0000624 if (TimePassesIsEnabled) {
Dan Gohman5e843682008-07-14 18:19:29 +0000625 NamedRegionTimer T("Instruction Creation", GroupName);
Evan Chengfb2e7522009-09-18 21:02:19 +0000626 BB = Scheduler->EmitSchedule(&SDL->EdgeMapping);
Evan Chengebffb662008-07-01 17:59:20 +0000627 } else {
Evan Chengfb2e7522009-09-18 21:02:19 +0000628 BB = Scheduler->EmitSchedule(&SDL->EdgeMapping);
Dan Gohman5e843682008-07-14 18:19:29 +0000629 }
630
631 // Free the scheduler state.
632 if (TimePassesIsEnabled) {
633 NamedRegionTimer T("Instruction Scheduling Cleanup", GroupName);
634 delete Scheduler;
635 } else {
636 delete Scheduler;
Evan Chengebffb662008-07-01 17:59:20 +0000637 }
Evan Chengdb8d56b2008-06-30 20:45:06 +0000638
Chris Lattnerbbbfa992009-08-23 06:35:02 +0000639 DEBUG(errs() << "Selected machine code:\n");
Chris Lattner1c08c712005-01-07 07:47:53 +0000640 DEBUG(BB->dump());
Daniel Dunbara279bc32009-09-20 02:20:51 +0000641}
Chris Lattner1c08c712005-01-07 07:47:53 +0000642
Dan Gohman79ce2762009-01-15 19:20:50 +0000643void SelectionDAGISel::SelectAllBasicBlocks(Function &Fn,
644 MachineFunction &MF,
Dan Gohmandd5b58a2008-10-14 23:54:11 +0000645 MachineModuleInfo *MMI,
Devang Patel83489bb2009-01-13 00:35:13 +0000646 DwarfWriter *DW,
Dan Gohmandd5b58a2008-10-14 23:54:11 +0000647 const TargetInstrInfo &TII) {
Dan Gohmana43abd12008-09-29 21:55:50 +0000648 // Initialize the Fast-ISel state, if needed.
649 FastISel *FastIS = 0;
650 if (EnableFastISel)
Dan Gohman79ce2762009-01-15 19:20:50 +0000651 FastIS = TLI.createFastISel(MF, MMI, DW,
Dan Gohmana43abd12008-09-29 21:55:50 +0000652 FuncInfo->ValueMap,
653 FuncInfo->MBBMap,
Dan Gohmandd5b58a2008-10-14 23:54:11 +0000654 FuncInfo->StaticAllocaMap
655#ifndef NDEBUG
656 , FuncInfo->CatchInfoLost
657#endif
658 );
Dan Gohmana43abd12008-09-29 21:55:50 +0000659
Devang Patele30e6782009-09-28 21:41:20 +0000660 MetadataContext &TheMetadata = Fn.getContext().getMetadata();
Devang Patela2148402009-09-28 21:14:55 +0000661 unsigned MDDbgKind = TheMetadata.getMDKind("dbg");
Devang Patel123eaa72009-09-16 20:39:11 +0000662
Dan Gohmana43abd12008-09-29 21:55:50 +0000663 // Iterate over all basic blocks in the function.
Evan Cheng39fd6e82008-08-07 00:43:25 +0000664 for (Function::iterator I = Fn.begin(), E = Fn.end(); I != E; ++I) {
665 BasicBlock *LLVMBB = &*I;
Dan Gohman7c3234c2008-08-27 23:52:12 +0000666 BB = FuncInfo->MBBMap[LLVMBB];
Dan Gohmanf350b272008-08-23 02:25:05 +0000667
Dan Gohman3df24e62008-09-03 23:12:08 +0000668 BasicBlock::iterator const Begin = LLVMBB->begin();
669 BasicBlock::iterator const End = LLVMBB->end();
Evan Cheng9f118502008-09-08 16:01:27 +0000670 BasicBlock::iterator BI = Begin;
Dan Gohman5edd3612008-08-28 20:28:56 +0000671
672 // Lower any arguments needed in this block if this is the entry block.
Dan Gohman33134c42008-09-25 17:05:24 +0000673 bool SuppressFastISel = false;
674 if (LLVMBB == &Fn.getEntryBlock()) {
Dan Gohman5edd3612008-08-28 20:28:56 +0000675 LowerArguments(LLVMBB);
Dan Gohmanf350b272008-08-23 02:25:05 +0000676
Dan Gohman33134c42008-09-25 17:05:24 +0000677 // If any of the arguments has the byval attribute, forgo
678 // fast-isel in the entry block.
Dan Gohmana43abd12008-09-29 21:55:50 +0000679 if (FastIS) {
Dan Gohman33134c42008-09-25 17:05:24 +0000680 unsigned j = 1;
681 for (Function::arg_iterator I = Fn.arg_begin(), E = Fn.arg_end();
682 I != E; ++I, ++j)
Devang Patel05988662008-09-25 21:00:45 +0000683 if (Fn.paramHasAttr(j, Attribute::ByVal)) {
Dan Gohman77ca41e2008-09-25 17:21:42 +0000684 if (EnableFastISelVerbose || EnableFastISelAbort)
Chris Lattner4437ae22009-08-23 07:05:07 +0000685 errs() << "FastISel skips entry block due to byval argument\n";
Dan Gohman33134c42008-09-25 17:05:24 +0000686 SuppressFastISel = true;
687 break;
688 }
689 }
690 }
691
Dan Gohmandd5b58a2008-10-14 23:54:11 +0000692 if (MMI && BB->isLandingPad()) {
693 // Add a label to mark the beginning of the landing pad. Deletion of the
694 // landing pad can thus be detected via the MachineModuleInfo.
695 unsigned LabelID = MMI->addLandingPad(BB);
696
697 const TargetInstrDesc &II = TII.get(TargetInstrInfo::EH_LABEL);
Bill Wendlingb2884872009-02-03 01:55:42 +0000698 BuildMI(BB, SDL->getCurDebugLoc(), II).addImm(LabelID);
Dan Gohmandd5b58a2008-10-14 23:54:11 +0000699
700 // Mark exception register as live in.
701 unsigned Reg = TLI.getExceptionAddressRegister();
702 if (Reg) BB->addLiveIn(Reg);
703
704 // Mark exception selector register as live in.
705 Reg = TLI.getExceptionSelectorRegister();
706 if (Reg) BB->addLiveIn(Reg);
707
708 // FIXME: Hack around an exception handling flaw (PR1508): the personality
709 // function and list of typeids logically belong to the invoke (or, if you
710 // like, the basic block containing the invoke), and need to be associated
711 // with it in the dwarf exception handling tables. Currently however the
712 // information is provided by an intrinsic (eh.selector) that can be moved
713 // to unexpected places by the optimizers: if the unwind edge is critical,
714 // then breaking it can result in the intrinsics being in the successor of
715 // the landing pad, not the landing pad itself. This results in exceptions
716 // not being caught because no typeids are associated with the invoke.
717 // This may not be the only way things can go wrong, but it is the only way
718 // we try to work around for the moment.
719 BranchInst *Br = dyn_cast<BranchInst>(LLVMBB->getTerminator());
720
721 if (Br && Br->isUnconditional()) { // Critical edge?
722 BasicBlock::iterator I, E;
723 for (I = LLVMBB->begin(), E = --LLVMBB->end(); I != E; ++I)
724 if (isa<EHSelectorInst>(I))
725 break;
726
727 if (I == E)
728 // No catch info found - try to extract some from the successor.
729 copyCatchInfo(Br->getSuccessor(0), LLVMBB, MMI, *FuncInfo);
730 }
731 }
732
Dan Gohmanf350b272008-08-23 02:25:05 +0000733 // Before doing SelectionDAG ISel, see if FastISel has been requested.
Dan Gohmandd5b58a2008-10-14 23:54:11 +0000734 if (FastIS && !SuppressFastISel) {
Dan Gohmana43abd12008-09-29 21:55:50 +0000735 // Emit code for any incoming arguments. This must happen before
736 // beginning FastISel on the entry block.
737 if (LLVMBB == &Fn.getEntryBlock()) {
738 CurDAG->setRoot(SDL->getControlRoot());
739 CodeGenAndEmitDAG();
740 SDL->clear();
741 }
Dan Gohman241f4642008-10-04 00:56:36 +0000742 FastIS->startNewBlock(BB);
Dan Gohmana43abd12008-09-29 21:55:50 +0000743 // Do FastISel on as many instructions as possible.
744 for (; BI != End; ++BI) {
Daniel Dunbara279bc32009-09-20 02:20:51 +0000745 if (MDDbgKind) {
746 // Update DebugLoc if debug information is attached with this
747 // instruction.
Devang Patel9dddf972009-09-29 19:56:13 +0000748 if (MDNode *Dbg = TheMetadata.getMD(MDDbgKind, BI)) {
Daniel Dunbara279bc32009-09-20 02:20:51 +0000749 DILocation DILoc(Dbg);
750 DebugLoc Loc = ExtractDebugLocation(DILoc,
751 MF.getDebugLocInfo());
752 FastIS->setCurDebugLoc(Loc);
Devang Patel454e9572009-10-06 00:09:08 +0000753 if (MF.getDefaultDebugLoc().isUnknown())
754 MF.setDefaultDebugLoc(Loc);
Daniel Dunbara279bc32009-09-20 02:20:51 +0000755 }
756 }
Devang Patel123eaa72009-09-16 20:39:11 +0000757
Dan Gohmana43abd12008-09-29 21:55:50 +0000758 // Just before the terminator instruction, insert instructions to
759 // feed PHI nodes in successor blocks.
760 if (isa<TerminatorInst>(BI))
761 if (!HandlePHINodesInSuccessorBlocksFast(LLVMBB, FastIS)) {
Dan Gohman4344a5d2008-09-09 23:05:00 +0000762 if (EnableFastISelVerbose || EnableFastISelAbort) {
Chris Lattner4437ae22009-08-23 07:05:07 +0000763 errs() << "FastISel miss: ";
Dan Gohman293d5f82008-09-09 22:06:46 +0000764 BI->dump();
765 }
Daniel Dunbara279bc32009-09-20 02:20:51 +0000766 assert(!EnableFastISelAbort &&
Torok Edwinf3689232009-07-12 20:07:01 +0000767 "FastISel didn't handle a PHI in a successor");
Dan Gohmana43abd12008-09-29 21:55:50 +0000768 break;
Dan Gohmanf350b272008-08-23 02:25:05 +0000769 }
Dan Gohmana43abd12008-09-29 21:55:50 +0000770
771 // First try normal tablegen-generated "fast" selection.
772 if (FastIS->SelectInstruction(BI))
773 continue;
774
775 // Next, try calling the target to attempt to handle the instruction.
776 if (FastIS->TargetSelectInstruction(BI))
777 continue;
778
779 // Then handle certain instructions as single-LLVM-Instruction blocks.
780 if (isa<CallInst>(BI)) {
781 if (EnableFastISelVerbose || EnableFastISelAbort) {
Chris Lattner4437ae22009-08-23 07:05:07 +0000782 errs() << "FastISel missed call: ";
Dan Gohmana43abd12008-09-29 21:55:50 +0000783 BI->dump();
784 }
785
Owen Anderson1d0be152009-08-13 21:58:54 +0000786 if (BI->getType() != Type::getVoidTy(*CurDAG->getContext())) {
Dan Gohmana43abd12008-09-29 21:55:50 +0000787 unsigned &R = FuncInfo->ValueMap[BI];
788 if (!R)
789 R = FuncInfo->CreateRegForValue(BI);
790 }
791
Devang Patel390f3ac2009-04-16 01:33:10 +0000792 SDL->setCurDebugLoc(FastIS->getCurDebugLoc());
Dan Gohmana43abd12008-09-29 21:55:50 +0000793 SelectBasicBlock(LLVMBB, BI, next(BI));
Dan Gohman241f4642008-10-04 00:56:36 +0000794 // If the instruction was codegen'd with multiple blocks,
795 // inform the FastISel object where to resume inserting.
796 FastIS->setCurrentBlock(BB);
Dan Gohmana43abd12008-09-29 21:55:50 +0000797 continue;
Dan Gohmanf350b272008-08-23 02:25:05 +0000798 }
Dan Gohmana43abd12008-09-29 21:55:50 +0000799
800 // Otherwise, give up on FastISel for the rest of the block.
801 // For now, be a little lenient about non-branch terminators.
802 if (!isa<TerminatorInst>(BI) || isa<BranchInst>(BI)) {
803 if (EnableFastISelVerbose || EnableFastISelAbort) {
Chris Lattner4437ae22009-08-23 07:05:07 +0000804 errs() << "FastISel miss: ";
Dan Gohmana43abd12008-09-29 21:55:50 +0000805 BI->dump();
806 }
807 if (EnableFastISelAbort)
808 // The "fast" selector couldn't handle something and bailed.
809 // For the purpose of debugging, just abort.
Torok Edwinc23197a2009-07-14 16:55:14 +0000810 llvm_unreachable("FastISel didn't select the entire block");
Dan Gohmana43abd12008-09-29 21:55:50 +0000811 }
812 break;
Dan Gohmanf350b272008-08-23 02:25:05 +0000813 }
814 }
815
Dan Gohmand2ff6472008-09-02 20:17:56 +0000816 // Run SelectionDAG instruction selection on the remainder of the block
817 // not handled by FastISel. If FastISel is not run, this is the entire
Dan Gohman3df24e62008-09-03 23:12:08 +0000818 // block.
Devang Patel390f3ac2009-04-16 01:33:10 +0000819 if (BI != End) {
820 // If FastISel is run and it has known DebugLoc then use it.
821 if (FastIS && !FastIS->getCurDebugLoc().isUnknown())
822 SDL->setCurDebugLoc(FastIS->getCurDebugLoc());
Evan Cheng9f118502008-09-08 16:01:27 +0000823 SelectBasicBlock(LLVMBB, BI, End);
Devang Patel390f3ac2009-04-16 01:33:10 +0000824 }
Dan Gohmanf350b272008-08-23 02:25:05 +0000825
Dan Gohman7c3234c2008-08-27 23:52:12 +0000826 FinishBasicBlock();
Evan Cheng39fd6e82008-08-07 00:43:25 +0000827 }
Dan Gohmana43abd12008-09-29 21:55:50 +0000828
829 delete FastIS;
Dan Gohman0e5f1302008-07-07 23:02:41 +0000830}
831
Dan Gohmanfed90b62008-07-28 21:51:04 +0000832void
Dan Gohman7c3234c2008-08-27 23:52:12 +0000833SelectionDAGISel::FinishBasicBlock() {
Dan Gohmanf350b272008-08-23 02:25:05 +0000834
Chris Lattnerbbbfa992009-08-23 06:35:02 +0000835 DEBUG(errs() << "Target-post-processed machine code:\n");
Dan Gohmanf350b272008-08-23 02:25:05 +0000836 DEBUG(BB->dump());
Nate Begemanf15485a2006-03-27 01:32:24 +0000837
Chris Lattnerbbbfa992009-08-23 06:35:02 +0000838 DEBUG(errs() << "Total amount of phi nodes to update: "
839 << SDL->PHINodesToUpdate.size() << "\n");
Dan Gohman7c3234c2008-08-27 23:52:12 +0000840 DEBUG(for (unsigned i = 0, e = SDL->PHINodesToUpdate.size(); i != e; ++i)
Chris Lattnerbbbfa992009-08-23 06:35:02 +0000841 errs() << "Node " << i << " : ("
842 << SDL->PHINodesToUpdate[i].first
843 << ", " << SDL->PHINodesToUpdate[i].second << ")\n");
Daniel Dunbara279bc32009-09-20 02:20:51 +0000844
Chris Lattnera33ef482005-03-30 01:10:47 +0000845 // Next, now that we know what the last MBB the LLVM BB expanded is, update
Chris Lattner1c08c712005-01-07 07:47:53 +0000846 // PHI nodes in successors.
Dan Gohman7c3234c2008-08-27 23:52:12 +0000847 if (SDL->SwitchCases.empty() &&
848 SDL->JTCases.empty() &&
849 SDL->BitTestCases.empty()) {
850 for (unsigned i = 0, e = SDL->PHINodesToUpdate.size(); i != e; ++i) {
851 MachineInstr *PHI = SDL->PHINodesToUpdate[i].first;
Nate Begemanf15485a2006-03-27 01:32:24 +0000852 assert(PHI->getOpcode() == TargetInstrInfo::PHI &&
853 "This is not a machine PHI node that we are updating!");
Dan Gohman7c3234c2008-08-27 23:52:12 +0000854 PHI->addOperand(MachineOperand::CreateReg(SDL->PHINodesToUpdate[i].second,
Chris Lattner9ce2e9d2007-12-30 00:57:42 +0000855 false));
856 PHI->addOperand(MachineOperand::CreateMBB(BB));
Nate Begemanf15485a2006-03-27 01:32:24 +0000857 }
Dan Gohman7c3234c2008-08-27 23:52:12 +0000858 SDL->PHINodesToUpdate.clear();
Nate Begemanf15485a2006-03-27 01:32:24 +0000859 return;
Chris Lattner1c08c712005-01-07 07:47:53 +0000860 }
Anton Korobeynikov4198c582007-04-09 12:31:58 +0000861
Dan Gohman7c3234c2008-08-27 23:52:12 +0000862 for (unsigned i = 0, e = SDL->BitTestCases.size(); i != e; ++i) {
Anton Korobeynikov4198c582007-04-09 12:31:58 +0000863 // Lower header first, if it wasn't already lowered
Dan Gohman7c3234c2008-08-27 23:52:12 +0000864 if (!SDL->BitTestCases[i].Emitted) {
Anton Korobeynikov4198c582007-04-09 12:31:58 +0000865 // Set the current basic block to the mbb we wish to insert the code into
Dan Gohman7c3234c2008-08-27 23:52:12 +0000866 BB = SDL->BitTestCases[i].Parent;
867 SDL->setCurrentBasicBlock(BB);
Anton Korobeynikov4198c582007-04-09 12:31:58 +0000868 // Emit the code
Dan Gohman7c3234c2008-08-27 23:52:12 +0000869 SDL->visitBitTestHeader(SDL->BitTestCases[i]);
870 CurDAG->setRoot(SDL->getRoot());
Dan Gohmanf350b272008-08-23 02:25:05 +0000871 CodeGenAndEmitDAG();
Dan Gohman7c3234c2008-08-27 23:52:12 +0000872 SDL->clear();
Daniel Dunbara279bc32009-09-20 02:20:51 +0000873 }
Anton Korobeynikov4198c582007-04-09 12:31:58 +0000874
Dan Gohman7c3234c2008-08-27 23:52:12 +0000875 for (unsigned j = 0, ej = SDL->BitTestCases[i].Cases.size(); j != ej; ++j) {
Anton Korobeynikov4198c582007-04-09 12:31:58 +0000876 // Set the current basic block to the mbb we wish to insert the code into
Dan Gohman7c3234c2008-08-27 23:52:12 +0000877 BB = SDL->BitTestCases[i].Cases[j].ThisBB;
878 SDL->setCurrentBasicBlock(BB);
Anton Korobeynikov4198c582007-04-09 12:31:58 +0000879 // Emit the code
880 if (j+1 != ej)
Dan Gohman7c3234c2008-08-27 23:52:12 +0000881 SDL->visitBitTestCase(SDL->BitTestCases[i].Cases[j+1].ThisBB,
882 SDL->BitTestCases[i].Reg,
883 SDL->BitTestCases[i].Cases[j]);
Anton Korobeynikov4198c582007-04-09 12:31:58 +0000884 else
Dan Gohman7c3234c2008-08-27 23:52:12 +0000885 SDL->visitBitTestCase(SDL->BitTestCases[i].Default,
886 SDL->BitTestCases[i].Reg,
887 SDL->BitTestCases[i].Cases[j]);
Daniel Dunbara279bc32009-09-20 02:20:51 +0000888
889
Dan Gohman7c3234c2008-08-27 23:52:12 +0000890 CurDAG->setRoot(SDL->getRoot());
Dan Gohmanf350b272008-08-23 02:25:05 +0000891 CodeGenAndEmitDAG();
Dan Gohman7c3234c2008-08-27 23:52:12 +0000892 SDL->clear();
Anton Korobeynikov4198c582007-04-09 12:31:58 +0000893 }
894
895 // Update PHI Nodes
Dan Gohman7c3234c2008-08-27 23:52:12 +0000896 for (unsigned pi = 0, pe = SDL->PHINodesToUpdate.size(); pi != pe; ++pi) {
897 MachineInstr *PHI = SDL->PHINodesToUpdate[pi].first;
Anton Korobeynikov4198c582007-04-09 12:31:58 +0000898 MachineBasicBlock *PHIBB = PHI->getParent();
899 assert(PHI->getOpcode() == TargetInstrInfo::PHI &&
900 "This is not a machine PHI node that we are updating!");
901 // This is "default" BB. We have two jumps to it. From "header" BB and
902 // from last "case" BB.
Dan Gohman7c3234c2008-08-27 23:52:12 +0000903 if (PHIBB == SDL->BitTestCases[i].Default) {
904 PHI->addOperand(MachineOperand::CreateReg(SDL->PHINodesToUpdate[pi].second,
Chris Lattner9ce2e9d2007-12-30 00:57:42 +0000905 false));
Dan Gohman7c3234c2008-08-27 23:52:12 +0000906 PHI->addOperand(MachineOperand::CreateMBB(SDL->BitTestCases[i].Parent));
907 PHI->addOperand(MachineOperand::CreateReg(SDL->PHINodesToUpdate[pi].second,
Chris Lattner9ce2e9d2007-12-30 00:57:42 +0000908 false));
Dan Gohman7c3234c2008-08-27 23:52:12 +0000909 PHI->addOperand(MachineOperand::CreateMBB(SDL->BitTestCases[i].Cases.
Chris Lattner9ce2e9d2007-12-30 00:57:42 +0000910 back().ThisBB));
Anton Korobeynikov4198c582007-04-09 12:31:58 +0000911 }
912 // One of "cases" BB.
Dan Gohman7c3234c2008-08-27 23:52:12 +0000913 for (unsigned j = 0, ej = SDL->BitTestCases[i].Cases.size();
914 j != ej; ++j) {
915 MachineBasicBlock* cBB = SDL->BitTestCases[i].Cases[j].ThisBB;
Anton Korobeynikov4198c582007-04-09 12:31:58 +0000916 if (cBB->succ_end() !=
917 std::find(cBB->succ_begin(),cBB->succ_end(), PHIBB)) {
Dan Gohman7c3234c2008-08-27 23:52:12 +0000918 PHI->addOperand(MachineOperand::CreateReg(SDL->PHINodesToUpdate[pi].second,
Chris Lattner9ce2e9d2007-12-30 00:57:42 +0000919 false));
920 PHI->addOperand(MachineOperand::CreateMBB(cBB));
Anton Korobeynikov4198c582007-04-09 12:31:58 +0000921 }
922 }
923 }
924 }
Dan Gohman7c3234c2008-08-27 23:52:12 +0000925 SDL->BitTestCases.clear();
Anton Korobeynikov4198c582007-04-09 12:31:58 +0000926
Nate Begeman9453eea2006-04-23 06:26:20 +0000927 // If the JumpTable record is filled in, then we need to emit a jump table.
928 // Updating the PHI nodes is tricky in this case, since we need to determine
929 // whether the PHI is a successor of the range check MBB or the jump table MBB
Dan Gohman7c3234c2008-08-27 23:52:12 +0000930 for (unsigned i = 0, e = SDL->JTCases.size(); i != e; ++i) {
Anton Korobeynikov3a84b9b2007-03-25 15:07:15 +0000931 // Lower header first, if it wasn't already lowered
Dan Gohman7c3234c2008-08-27 23:52:12 +0000932 if (!SDL->JTCases[i].first.Emitted) {
Anton Korobeynikov3a84b9b2007-03-25 15:07:15 +0000933 // Set the current basic block to the mbb we wish to insert the code into
Dan Gohman7c3234c2008-08-27 23:52:12 +0000934 BB = SDL->JTCases[i].first.HeaderBB;
935 SDL->setCurrentBasicBlock(BB);
Anton Korobeynikov3a84b9b2007-03-25 15:07:15 +0000936 // Emit the code
Dan Gohman7c3234c2008-08-27 23:52:12 +0000937 SDL->visitJumpTableHeader(SDL->JTCases[i].second, SDL->JTCases[i].first);
938 CurDAG->setRoot(SDL->getRoot());
Dan Gohmanf350b272008-08-23 02:25:05 +0000939 CodeGenAndEmitDAG();
Dan Gohman7c3234c2008-08-27 23:52:12 +0000940 SDL->clear();
Anton Korobeynikov4198c582007-04-09 12:31:58 +0000941 }
Daniel Dunbara279bc32009-09-20 02:20:51 +0000942
Nate Begeman37efe672006-04-22 18:53:45 +0000943 // Set the current basic block to the mbb we wish to insert the code into
Dan Gohman7c3234c2008-08-27 23:52:12 +0000944 BB = SDL->JTCases[i].second.MBB;
945 SDL->setCurrentBasicBlock(BB);
Nate Begeman37efe672006-04-22 18:53:45 +0000946 // Emit the code
Dan Gohman7c3234c2008-08-27 23:52:12 +0000947 SDL->visitJumpTable(SDL->JTCases[i].second);
948 CurDAG->setRoot(SDL->getRoot());
Dan Gohmanf350b272008-08-23 02:25:05 +0000949 CodeGenAndEmitDAG();
Dan Gohman7c3234c2008-08-27 23:52:12 +0000950 SDL->clear();
Daniel Dunbara279bc32009-09-20 02:20:51 +0000951
Nate Begeman37efe672006-04-22 18:53:45 +0000952 // Update PHI Nodes
Dan Gohman7c3234c2008-08-27 23:52:12 +0000953 for (unsigned pi = 0, pe = SDL->PHINodesToUpdate.size(); pi != pe; ++pi) {
954 MachineInstr *PHI = SDL->PHINodesToUpdate[pi].first;
Nate Begeman37efe672006-04-22 18:53:45 +0000955 MachineBasicBlock *PHIBB = PHI->getParent();
956 assert(PHI->getOpcode() == TargetInstrInfo::PHI &&
957 "This is not a machine PHI node that we are updating!");
Anton Korobeynikov4198c582007-04-09 12:31:58 +0000958 // "default" BB. We can go there only from header BB.
Dan Gohman7c3234c2008-08-27 23:52:12 +0000959 if (PHIBB == SDL->JTCases[i].second.Default) {
Evan Chengce319102009-09-19 09:51:03 +0000960 PHI->addOperand
961 (MachineOperand::CreateReg(SDL->PHINodesToUpdate[pi].second, false));
962 PHI->addOperand
963 (MachineOperand::CreateMBB(SDL->JTCases[i].first.HeaderBB));
Nate Begemanf4360a42006-05-03 03:48:02 +0000964 }
Anton Korobeynikov4198c582007-04-09 12:31:58 +0000965 // JT BB. Just iterate over successors here
Nate Begemanf4360a42006-05-03 03:48:02 +0000966 if (BB->succ_end() != std::find(BB->succ_begin(),BB->succ_end(), PHIBB)) {
Evan Chengce319102009-09-19 09:51:03 +0000967 PHI->addOperand
968 (MachineOperand::CreateReg(SDL->PHINodesToUpdate[pi].second, false));
Chris Lattner9ce2e9d2007-12-30 00:57:42 +0000969 PHI->addOperand(MachineOperand::CreateMBB(BB));
Nate Begeman37efe672006-04-22 18:53:45 +0000970 }
971 }
Nate Begeman37efe672006-04-22 18:53:45 +0000972 }
Dan Gohman7c3234c2008-08-27 23:52:12 +0000973 SDL->JTCases.clear();
Daniel Dunbara279bc32009-09-20 02:20:51 +0000974
Chris Lattnerb2e806e2006-10-22 23:00:53 +0000975 // If the switch block involved a branch to one of the actual successors, we
976 // need to update PHI nodes in that block.
Dan Gohman7c3234c2008-08-27 23:52:12 +0000977 for (unsigned i = 0, e = SDL->PHINodesToUpdate.size(); i != e; ++i) {
978 MachineInstr *PHI = SDL->PHINodesToUpdate[i].first;
Chris Lattnerb2e806e2006-10-22 23:00:53 +0000979 assert(PHI->getOpcode() == TargetInstrInfo::PHI &&
980 "This is not a machine PHI node that we are updating!");
981 if (BB->isSuccessor(PHI->getParent())) {
Dan Gohman7c3234c2008-08-27 23:52:12 +0000982 PHI->addOperand(MachineOperand::CreateReg(SDL->PHINodesToUpdate[i].second,
Chris Lattner9ce2e9d2007-12-30 00:57:42 +0000983 false));
984 PHI->addOperand(MachineOperand::CreateMBB(BB));
Chris Lattnerb2e806e2006-10-22 23:00:53 +0000985 }
986 }
Daniel Dunbara279bc32009-09-20 02:20:51 +0000987
Nate Begemanf15485a2006-03-27 01:32:24 +0000988 // If we generated any switch lowering information, build and codegen any
989 // additional DAGs necessary.
Dan Gohman7c3234c2008-08-27 23:52:12 +0000990 for (unsigned i = 0, e = SDL->SwitchCases.size(); i != e; ++i) {
Nate Begemanf15485a2006-03-27 01:32:24 +0000991 // Set the current basic block to the mbb we wish to insert the code into
Evan Chengfb2e7522009-09-18 21:02:19 +0000992 MachineBasicBlock *ThisBB = BB = SDL->SwitchCases[i].ThisBB;
Dan Gohman7c3234c2008-08-27 23:52:12 +0000993 SDL->setCurrentBasicBlock(BB);
Daniel Dunbara279bc32009-09-20 02:20:51 +0000994
Nate Begemanf15485a2006-03-27 01:32:24 +0000995 // Emit the code
Dan Gohman7c3234c2008-08-27 23:52:12 +0000996 SDL->visitSwitchCase(SDL->SwitchCases[i]);
997 CurDAG->setRoot(SDL->getRoot());
Dan Gohmanf350b272008-08-23 02:25:05 +0000998 CodeGenAndEmitDAG();
Daniel Dunbara279bc32009-09-20 02:20:51 +0000999
Chris Lattnerd5e93c02006-09-07 01:59:34 +00001000 // Handle any PHI nodes in successors of this chunk, as if we were coming
1001 // from the original BB before switch expansion. Note that PHI nodes can
1002 // occur multiple times in PHINodesToUpdate. We have to be very careful to
1003 // handle them the right number of times.
Dan Gohman7c3234c2008-08-27 23:52:12 +00001004 while ((BB = SDL->SwitchCases[i].TrueBB)) { // Handle LHS and RHS.
Evan Chengfb2e7522009-09-18 21:02:19 +00001005 // If new BB's are created during scheduling, the edges may have been
Evan Chengce319102009-09-19 09:51:03 +00001006 // updated. That is, the edge from ThisBB to BB may have been split and
1007 // BB's predecessor is now another block.
Evan Chengfb2e7522009-09-18 21:02:19 +00001008 DenseMap<MachineBasicBlock*, MachineBasicBlock*>::iterator EI =
1009 SDL->EdgeMapping.find(BB);
1010 if (EI != SDL->EdgeMapping.end())
1011 ThisBB = EI->second;
Chris Lattnerd5e93c02006-09-07 01:59:34 +00001012 for (MachineBasicBlock::iterator Phi = BB->begin();
1013 Phi != BB->end() && Phi->getOpcode() == TargetInstrInfo::PHI; ++Phi){
1014 // This value for this PHI node is recorded in PHINodesToUpdate, get it.
1015 for (unsigned pn = 0; ; ++pn) {
Dan Gohman7c3234c2008-08-27 23:52:12 +00001016 assert(pn != SDL->PHINodesToUpdate.size() &&
1017 "Didn't find PHI entry!");
Evan Cheng8be58a12009-09-18 08:26:06 +00001018 if (SDL->PHINodesToUpdate[pn].first == Phi) {
1019 Phi->addOperand(MachineOperand::CreateReg(SDL->PHINodesToUpdate[pn].
1020 second, false));
Evan Chengfb2e7522009-09-18 21:02:19 +00001021 Phi->addOperand(MachineOperand::CreateMBB(ThisBB));
Chris Lattnerd5e93c02006-09-07 01:59:34 +00001022 break;
Evan Cheng8be58a12009-09-18 08:26:06 +00001023 }
Chris Lattnerd5e93c02006-09-07 01:59:34 +00001024 }
Nate Begemanf15485a2006-03-27 01:32:24 +00001025 }
Daniel Dunbara279bc32009-09-20 02:20:51 +00001026
Chris Lattnerd5e93c02006-09-07 01:59:34 +00001027 // Don't process RHS if same block as LHS.
Dan Gohman7c3234c2008-08-27 23:52:12 +00001028 if (BB == SDL->SwitchCases[i].FalseBB)
1029 SDL->SwitchCases[i].FalseBB = 0;
Daniel Dunbara279bc32009-09-20 02:20:51 +00001030
Chris Lattnerd5e93c02006-09-07 01:59:34 +00001031 // If we haven't handled the RHS, do so now. Otherwise, we're done.
Dan Gohman7c3234c2008-08-27 23:52:12 +00001032 SDL->SwitchCases[i].TrueBB = SDL->SwitchCases[i].FalseBB;
1033 SDL->SwitchCases[i].FalseBB = 0;
Nate Begemanf15485a2006-03-27 01:32:24 +00001034 }
Dan Gohman7c3234c2008-08-27 23:52:12 +00001035 assert(SDL->SwitchCases[i].TrueBB == 0 && SDL->SwitchCases[i].FalseBB == 0);
Evan Chengfb2e7522009-09-18 21:02:19 +00001036 SDL->clear();
Chris Lattnera33ef482005-03-30 01:10:47 +00001037 }
Dan Gohman7c3234c2008-08-27 23:52:12 +00001038 SDL->SwitchCases.clear();
1039
1040 SDL->PHINodesToUpdate.clear();
Chris Lattner1c08c712005-01-07 07:47:53 +00001041}
Evan Chenga9c20912006-01-21 02:32:06 +00001042
Jim Laskey13ec7022006-08-01 14:21:23 +00001043
Dan Gohman0a3776d2009-02-06 18:26:51 +00001044/// Create the scheduler. If a specific scheduler was specified
1045/// via the SchedulerRegistry, use it, otherwise select the
1046/// one preferred by the target.
Dan Gohman5e843682008-07-14 18:19:29 +00001047///
Dan Gohman47ac0f02009-02-11 04:27:20 +00001048ScheduleDAGSDNodes *SelectionDAGISel::CreateScheduler() {
Jim Laskeyeb577ba2006-08-02 12:30:23 +00001049 RegisterScheduler::FunctionPassCtor Ctor = RegisterScheduler::getDefault();
Daniel Dunbara279bc32009-09-20 02:20:51 +00001050
Jim Laskey13ec7022006-08-01 14:21:23 +00001051 if (!Ctor) {
Jim Laskeyeb577ba2006-08-02 12:30:23 +00001052 Ctor = ISHeuristic;
Jim Laskey9373beb2006-08-01 19:14:14 +00001053 RegisterScheduler::setDefault(Ctor);
Evan Cheng4ef10862006-01-23 07:01:07 +00001054 }
Daniel Dunbara279bc32009-09-20 02:20:51 +00001055
Bill Wendlingbe8cc2a2009-04-29 00:15:41 +00001056 return Ctor(this, OptLevel);
Evan Chenga9c20912006-01-21 02:32:06 +00001057}
Chris Lattner0e43f2b2006-02-24 02:13:54 +00001058
Dan Gohmanfc54c552009-01-15 22:18:12 +00001059ScheduleHazardRecognizer *SelectionDAGISel::CreateTargetHazardRecognizer() {
1060 return new ScheduleHazardRecognizer();
Jim Laskey9ff542f2006-08-01 18:29:48 +00001061}
1062
Chris Lattner75548062006-10-11 03:58:02 +00001063//===----------------------------------------------------------------------===//
1064// Helper functions used by the generated instruction selector.
1065//===----------------------------------------------------------------------===//
1066// Calls to these methods are generated by tblgen.
1067
1068/// CheckAndMask - The isel is trying to match something like (and X, 255). If
1069/// the dag combiner simplified the 255, we still want to match. RHS is the
1070/// actual value in the DAG on the RHS of an AND, and DesiredMaskS is the value
1071/// specified in the .td file (e.g. 255).
Daniel Dunbara279bc32009-09-20 02:20:51 +00001072bool SelectionDAGISel::CheckAndMask(SDValue LHS, ConstantSDNode *RHS,
Dan Gohmandc9b3d02007-07-24 23:00:27 +00001073 int64_t DesiredMaskS) const {
Dan Gohman2e68b6f2008-02-25 21:11:39 +00001074 const APInt &ActualMask = RHS->getAPIntValue();
1075 const APInt &DesiredMask = APInt(LHS.getValueSizeInBits(), DesiredMaskS);
Daniel Dunbara279bc32009-09-20 02:20:51 +00001076
Chris Lattner75548062006-10-11 03:58:02 +00001077 // If the actual mask exactly matches, success!
1078 if (ActualMask == DesiredMask)
1079 return true;
Daniel Dunbara279bc32009-09-20 02:20:51 +00001080
Chris Lattner75548062006-10-11 03:58:02 +00001081 // If the actual AND mask is allowing unallowed bits, this doesn't match.
Dan Gohman2e68b6f2008-02-25 21:11:39 +00001082 if (ActualMask.intersects(~DesiredMask))
Chris Lattner75548062006-10-11 03:58:02 +00001083 return false;
Daniel Dunbara279bc32009-09-20 02:20:51 +00001084
Chris Lattner75548062006-10-11 03:58:02 +00001085 // Otherwise, the DAG Combiner may have proven that the value coming in is
1086 // either already zero or is not demanded. Check for known zero input bits.
Dan Gohman2e68b6f2008-02-25 21:11:39 +00001087 APInt NeededMask = DesiredMask & ~ActualMask;
Dan Gohmanea859be2007-06-22 14:59:07 +00001088 if (CurDAG->MaskedValueIsZero(LHS, NeededMask))
Chris Lattner75548062006-10-11 03:58:02 +00001089 return true;
Daniel Dunbara279bc32009-09-20 02:20:51 +00001090
Chris Lattner75548062006-10-11 03:58:02 +00001091 // TODO: check to see if missing bits are just not demanded.
1092
1093 // Otherwise, this pattern doesn't match.
1094 return false;
1095}
1096
1097/// CheckOrMask - The isel is trying to match something like (or X, 255). If
1098/// the dag combiner simplified the 255, we still want to match. RHS is the
1099/// actual value in the DAG on the RHS of an OR, and DesiredMaskS is the value
1100/// specified in the .td file (e.g. 255).
Daniel Dunbara279bc32009-09-20 02:20:51 +00001101bool SelectionDAGISel::CheckOrMask(SDValue LHS, ConstantSDNode *RHS,
Dan Gohman2e68b6f2008-02-25 21:11:39 +00001102 int64_t DesiredMaskS) const {
1103 const APInt &ActualMask = RHS->getAPIntValue();
1104 const APInt &DesiredMask = APInt(LHS.getValueSizeInBits(), DesiredMaskS);
Daniel Dunbara279bc32009-09-20 02:20:51 +00001105
Chris Lattner75548062006-10-11 03:58:02 +00001106 // If the actual mask exactly matches, success!
1107 if (ActualMask == DesiredMask)
1108 return true;
Daniel Dunbara279bc32009-09-20 02:20:51 +00001109
Chris Lattner75548062006-10-11 03:58:02 +00001110 // If the actual AND mask is allowing unallowed bits, this doesn't match.
Dan Gohman2e68b6f2008-02-25 21:11:39 +00001111 if (ActualMask.intersects(~DesiredMask))
Chris Lattner75548062006-10-11 03:58:02 +00001112 return false;
Daniel Dunbara279bc32009-09-20 02:20:51 +00001113
Chris Lattner75548062006-10-11 03:58:02 +00001114 // Otherwise, the DAG Combiner may have proven that the value coming in is
1115 // either already zero or is not demanded. Check for known zero input bits.
Dan Gohman2e68b6f2008-02-25 21:11:39 +00001116 APInt NeededMask = DesiredMask & ~ActualMask;
Daniel Dunbara279bc32009-09-20 02:20:51 +00001117
Dan Gohman2e68b6f2008-02-25 21:11:39 +00001118 APInt KnownZero, KnownOne;
Dan Gohmanea859be2007-06-22 14:59:07 +00001119 CurDAG->ComputeMaskedBits(LHS, NeededMask, KnownZero, KnownOne);
Daniel Dunbara279bc32009-09-20 02:20:51 +00001120
Chris Lattner75548062006-10-11 03:58:02 +00001121 // If all the missing bits in the or are already known to be set, match!
1122 if ((NeededMask & KnownOne) == NeededMask)
1123 return true;
Daniel Dunbara279bc32009-09-20 02:20:51 +00001124
Chris Lattner75548062006-10-11 03:58:02 +00001125 // TODO: check to see if missing bits are just not demanded.
Daniel Dunbara279bc32009-09-20 02:20:51 +00001126
Chris Lattner75548062006-10-11 03:58:02 +00001127 // Otherwise, this pattern doesn't match.
1128 return false;
1129}
1130
Jim Laskey9ff542f2006-08-01 18:29:48 +00001131
Chris Lattner0e43f2b2006-02-24 02:13:54 +00001132/// SelectInlineAsmMemoryOperands - Calls to this are automatically generated
1133/// by tblgen. Others should not call it.
1134void SelectionDAGISel::
Dan Gohmanf350b272008-08-23 02:25:05 +00001135SelectInlineAsmMemoryOperands(std::vector<SDValue> &Ops) {
Dan Gohman475871a2008-07-27 21:46:04 +00001136 std::vector<SDValue> InOps;
Chris Lattner0e43f2b2006-02-24 02:13:54 +00001137 std::swap(InOps, Ops);
1138
1139 Ops.push_back(InOps[0]); // input chain.
1140 Ops.push_back(InOps[1]); // input asm string.
1141
Chris Lattner0e43f2b2006-02-24 02:13:54 +00001142 unsigned i = 2, e = InOps.size();
Owen Anderson825b72b2009-08-11 20:47:22 +00001143 if (InOps[e-1].getValueType() == MVT::Flag)
Chris Lattner0e43f2b2006-02-24 02:13:54 +00001144 --e; // Don't process a flag operand if it is here.
Daniel Dunbara279bc32009-09-20 02:20:51 +00001145
Chris Lattner0e43f2b2006-02-24 02:13:54 +00001146 while (i != e) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001147 unsigned Flags = cast<ConstantSDNode>(InOps[i])->getZExtValue();
Dale Johannesen86b49f82008-09-24 01:07:17 +00001148 if ((Flags & 7) != 4 /*MEM*/) {
Chris Lattner0e43f2b2006-02-24 02:13:54 +00001149 // Just skip over this operand, copying the operands verbatim.
Evan Cheng697cbbf2009-03-20 18:03:34 +00001150 Ops.insert(Ops.end(), InOps.begin()+i,
1151 InOps.begin()+i+InlineAsm::getNumOperandRegisters(Flags) + 1);
1152 i += InlineAsm::getNumOperandRegisters(Flags) + 1;
Chris Lattner0e43f2b2006-02-24 02:13:54 +00001153 } else {
Evan Cheng697cbbf2009-03-20 18:03:34 +00001154 assert(InlineAsm::getNumOperandRegisters(Flags) == 1 &&
1155 "Memory operand with multiple values?");
Chris Lattner0e43f2b2006-02-24 02:13:54 +00001156 // Otherwise, this is a memory operand. Ask the target to select it.
Dan Gohman475871a2008-07-27 21:46:04 +00001157 std::vector<SDValue> SelOps;
Dan Gohmanf350b272008-08-23 02:25:05 +00001158 if (SelectInlineAsmMemoryOperand(InOps[i+1], 'm', SelOps)) {
Torok Edwin7d696d82009-07-11 13:10:19 +00001159 llvm_report_error("Could not match memory address. Inline asm"
1160 " failure!");
Chris Lattner0e43f2b2006-02-24 02:13:54 +00001161 }
Daniel Dunbara279bc32009-09-20 02:20:51 +00001162
Chris Lattner0e43f2b2006-02-24 02:13:54 +00001163 // Add this to the output node.
Owen Andersone50ed302009-08-10 22:56:29 +00001164 EVT IntPtrTy = TLI.getPointerTy();
Dale Johannesen86b49f82008-09-24 01:07:17 +00001165 Ops.push_back(CurDAG->getTargetConstant(4/*MEM*/ | (SelOps.size()<< 3),
Dan Gohmanf350b272008-08-23 02:25:05 +00001166 IntPtrTy));
Chris Lattner0e43f2b2006-02-24 02:13:54 +00001167 Ops.insert(Ops.end(), SelOps.begin(), SelOps.end());
1168 i += 2;
1169 }
1170 }
Daniel Dunbara279bc32009-09-20 02:20:51 +00001171
Chris Lattner0e43f2b2006-02-24 02:13:54 +00001172 // Add the flag input back if present.
1173 if (e != InOps.size())
1174 Ops.push_back(InOps.back());
1175}
Devang Patel794fd752007-05-01 21:15:47 +00001176
Owen Andersone50ed302009-08-10 22:56:29 +00001177/// findFlagUse - Return use of EVT::Flag value produced by the specified
Anton Korobeynikovc1c6ef82009-05-08 18:51:58 +00001178/// SDNode.
1179///
1180static SDNode *findFlagUse(SDNode *N) {
1181 unsigned FlagResNo = N->getNumValues()-1;
1182 for (SDNode::use_iterator I = N->use_begin(), E = N->use_end(); I != E; ++I) {
1183 SDUse &Use = I.getUse();
1184 if (Use.getResNo() == FlagResNo)
1185 return Use.getUser();
1186 }
1187 return NULL;
1188}
1189
1190/// findNonImmUse - Return true if "Use" is a non-immediate use of "Def".
1191/// This function recursively traverses up the operand chain, ignoring
1192/// certain nodes.
1193static bool findNonImmUse(SDNode *Use, SDNode* Def, SDNode *ImmedUse,
1194 SDNode *Root,
1195 SmallPtrSet<SDNode*, 16> &Visited) {
1196 if (Use->getNodeId() < Def->getNodeId() ||
1197 !Visited.insert(Use))
1198 return false;
1199
1200 for (unsigned i = 0, e = Use->getNumOperands(); i != e; ++i) {
1201 SDNode *N = Use->getOperand(i).getNode();
1202 if (N == Def) {
1203 if (Use == ImmedUse || Use == Root)
1204 continue; // We are not looking for immediate use.
1205 assert(N != Root);
1206 return true;
1207 }
1208
1209 // Traverse up the operand chain.
1210 if (findNonImmUse(N, Def, ImmedUse, Root, Visited))
1211 return true;
1212 }
1213 return false;
1214}
1215
1216/// isNonImmUse - Start searching from Root up the DAG to check is Def can
1217/// be reached. Return true if that's the case. However, ignore direct uses
1218/// by ImmedUse (which would be U in the example illustrated in
1219/// IsLegalAndProfitableToFold) and by Root (which can happen in the store
1220/// case).
1221/// FIXME: to be really generic, we should allow direct use by any node
1222/// that is being folded. But realisticly since we only fold loads which
1223/// have one non-chain use, we only need to watch out for load/op/store
1224/// and load/op/cmp case where the root (store / cmp) may reach the load via
1225/// its chain operand.
1226static inline bool isNonImmUse(SDNode *Root, SDNode *Def, SDNode *ImmedUse) {
1227 SmallPtrSet<SDNode*, 16> Visited;
1228 return findNonImmUse(Root, Def, ImmedUse, Root, Visited);
1229}
1230
1231/// IsLegalAndProfitableToFold - Returns true if the specific operand node N of
1232/// U can be folded during instruction selection that starts at Root and
1233/// folding N is profitable.
1234bool SelectionDAGISel::IsLegalAndProfitableToFold(SDNode *N, SDNode *U,
1235 SDNode *Root) const {
1236 if (OptLevel == CodeGenOpt::None) return false;
1237
1238 // If Root use can somehow reach N through a path that that doesn't contain
1239 // U then folding N would create a cycle. e.g. In the following
1240 // diagram, Root can reach N through X. If N is folded into into Root, then
1241 // X is both a predecessor and a successor of U.
1242 //
1243 // [N*] //
1244 // ^ ^ //
1245 // / \ //
1246 // [U*] [X]? //
1247 // ^ ^ //
1248 // \ / //
1249 // \ / //
1250 // [Root*] //
1251 //
1252 // * indicates nodes to be folded together.
1253 //
1254 // If Root produces a flag, then it gets (even more) interesting. Since it
1255 // will be "glued" together with its flag use in the scheduler, we need to
1256 // check if it might reach N.
1257 //
1258 // [N*] //
1259 // ^ ^ //
1260 // / \ //
1261 // [U*] [X]? //
1262 // ^ ^ //
1263 // \ \ //
1264 // \ | //
1265 // [Root*] | //
1266 // ^ | //
1267 // f | //
1268 // | / //
1269 // [Y] / //
1270 // ^ / //
1271 // f / //
1272 // | / //
1273 // [FU] //
1274 //
1275 // If FU (flag use) indirectly reaches N (the load), and Root folds N
1276 // (call it Fold), then X is a predecessor of FU and a successor of
1277 // Fold. But since Fold and FU are flagged together, this will create
1278 // a cycle in the scheduling graph.
1279
Owen Andersone50ed302009-08-10 22:56:29 +00001280 EVT VT = Root->getValueType(Root->getNumValues()-1);
Owen Anderson825b72b2009-08-11 20:47:22 +00001281 while (VT == MVT::Flag) {
Anton Korobeynikovc1c6ef82009-05-08 18:51:58 +00001282 SDNode *FU = findFlagUse(Root);
1283 if (FU == NULL)
1284 break;
1285 Root = FU;
1286 VT = Root->getValueType(Root->getNumValues()-1);
1287 }
1288
1289 return !isNonImmUse(Root, N, U);
1290}
1291
1292
Devang Patel19974732007-05-03 01:11:54 +00001293char SelectionDAGISel::ID = 0;