blob: 223fcb1c20cfbfbde787d431f3dd5962ffdb5ccf [file] [log] [blame]
Chris Lattner72614082002-10-25 22:55:53 +00001//===-- InstSelectSimple.cpp - A simple instruction selector for x86 ------===//
John Criswellb576c942003-10-20 19:43:21 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file was developed by the LLVM research group and is distributed under
6// the University of Illinois Open Source License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
Chris Lattner72614082002-10-25 22:55:53 +00009//
Chris Lattner3e130a22003-01-13 00:32:26 +000010// This file defines a simple peephole instruction selector for the x86 target
Chris Lattner72614082002-10-25 22:55:53 +000011//
12//===----------------------------------------------------------------------===//
13
14#include "X86.h"
Chris Lattner6fc3c522002-11-17 21:11:55 +000015#include "X86InstrBuilder.h"
Misha Brukmanc8893fc2003-10-23 16:22:08 +000016#include "X86InstrInfo.h"
17#include "llvm/Constants.h"
18#include "llvm/DerivedTypes.h"
Chris Lattner72614082002-10-25 22:55:53 +000019#include "llvm/Function.h"
Chris Lattner67580ed2003-05-13 20:21:19 +000020#include "llvm/Instructions.h"
Chris Lattner44827152003-12-28 09:47:19 +000021#include "llvm/IntrinsicLowering.h"
Misha Brukmanc8893fc2003-10-23 16:22:08 +000022#include "llvm/Pass.h"
23#include "llvm/CodeGen/MachineConstantPool.h"
24#include "llvm/CodeGen/MachineFrameInfo.h"
Chris Lattner341a9372002-10-29 17:43:55 +000025#include "llvm/CodeGen/MachineFunction.h"
Chris Lattner94af4142002-12-25 05:13:53 +000026#include "llvm/CodeGen/SSARegMap.h"
Misha Brukmand2cc0172002-11-20 00:58:23 +000027#include "llvm/Target/MRegisterInfo.h"
Misha Brukmanc8893fc2003-10-23 16:22:08 +000028#include "llvm/Target/TargetMachine.h"
Chris Lattner3f1e8e72004-02-22 07:04:00 +000029#include "llvm/Support/GetElementPtrTypeIterator.h"
Chris Lattner67580ed2003-05-13 20:21:19 +000030#include "llvm/Support/InstVisitor.h"
Chris Lattnercf93cdd2004-01-30 22:13:44 +000031#include "llvm/Support/CFG.h"
Chris Lattner986618e2004-02-22 19:47:26 +000032#include "Support/Statistic.h"
Chris Lattner44827152003-12-28 09:47:19 +000033using namespace llvm;
Brian Gaeked0fde302003-11-11 22:41:34 +000034
Chris Lattner986618e2004-02-22 19:47:26 +000035namespace {
36 Statistic<>
37 NumFPKill("x86-codegen", "Number of FP_REG_KILL instructions added");
38}
Chris Lattnercf93cdd2004-01-30 22:13:44 +000039
Chris Lattner72614082002-10-25 22:55:53 +000040namespace {
Chris Lattnerb4f68ed2002-10-29 22:37:54 +000041 struct ISel : public FunctionPass, InstVisitor<ISel> {
42 TargetMachine &TM;
Chris Lattnereca195e2003-05-08 19:44:13 +000043 MachineFunction *F; // The function we are compiling into
44 MachineBasicBlock *BB; // The current MBB we are compiling
45 int VarArgsFrameIndex; // FrameIndex for start of varargs area
Chris Lattner0e5b79c2004-02-15 01:04:03 +000046 int ReturnAddressIndex; // FrameIndex for the return address
Chris Lattner72614082002-10-25 22:55:53 +000047
Chris Lattner72614082002-10-25 22:55:53 +000048 std::map<Value*, unsigned> RegMap; // Mapping between Val's and SSA Regs
49
Chris Lattner333b2fa2002-12-13 10:09:43 +000050 // MBBMap - Mapping between LLVM BB -> Machine BB
51 std::map<const BasicBlock*, MachineBasicBlock*> MBBMap;
52
Chris Lattnerf70e0c22003-12-28 21:23:38 +000053 ISel(TargetMachine &tm) : TM(tm), F(0), BB(0) {}
Chris Lattner72614082002-10-25 22:55:53 +000054
55 /// runOnFunction - Top level implementation of instruction selection for
56 /// the entire function.
57 ///
Chris Lattnerb4f68ed2002-10-29 22:37:54 +000058 bool runOnFunction(Function &Fn) {
Chris Lattner44827152003-12-28 09:47:19 +000059 // First pass over the function, lower any unknown intrinsic functions
60 // with the IntrinsicLowering class.
61 LowerUnknownIntrinsicFunctionCalls(Fn);
62
Chris Lattner36b36032002-10-29 23:40:58 +000063 F = &MachineFunction::construct(&Fn, TM);
Chris Lattner333b2fa2002-12-13 10:09:43 +000064
Chris Lattner065faeb2002-12-28 20:24:02 +000065 // Create all of the machine basic blocks for the function...
Chris Lattner333b2fa2002-12-13 10:09:43 +000066 for (Function::iterator I = Fn.begin(), E = Fn.end(); I != E; ++I)
67 F->getBasicBlockList().push_back(MBBMap[I] = new MachineBasicBlock(I));
68
Chris Lattner14aa7fe2002-12-16 22:54:46 +000069 BB = &F->front();
Chris Lattnerdbd73722003-05-06 21:32:22 +000070
Chris Lattner0e5b79c2004-02-15 01:04:03 +000071 // Set up a frame object for the return address. This is used by the
72 // llvm.returnaddress & llvm.frameaddress intrinisics.
73 ReturnAddressIndex = F->getFrameInfo()->CreateFixedObject(4, -4);
74
Chris Lattnerdbd73722003-05-06 21:32:22 +000075 // Copy incoming arguments off of the stack...
Chris Lattner065faeb2002-12-28 20:24:02 +000076 LoadArgumentsToVirtualRegs(Fn);
Chris Lattner14aa7fe2002-12-16 22:54:46 +000077
Chris Lattner333b2fa2002-12-13 10:09:43 +000078 // Instruction select everything except PHI nodes
Chris Lattnerb4f68ed2002-10-29 22:37:54 +000079 visit(Fn);
Chris Lattner333b2fa2002-12-13 10:09:43 +000080
81 // Select the PHI nodes
82 SelectPHINodes();
83
Chris Lattner986618e2004-02-22 19:47:26 +000084 // Insert the FP_REG_KILL instructions into blocks that need them.
85 InsertFPRegKills();
86
Chris Lattner72614082002-10-25 22:55:53 +000087 RegMap.clear();
Chris Lattner333b2fa2002-12-13 10:09:43 +000088 MBBMap.clear();
Chris Lattnerb4f68ed2002-10-29 22:37:54 +000089 F = 0;
Chris Lattner2a865b02003-07-26 23:05:37 +000090 // We always build a machine code representation for the function
91 return true;
Chris Lattner72614082002-10-25 22:55:53 +000092 }
93
Chris Lattnerf0eb7be2002-12-15 21:13:40 +000094 virtual const char *getPassName() const {
95 return "X86 Simple Instruction Selection";
96 }
97
Chris Lattner72614082002-10-25 22:55:53 +000098 /// visitBasicBlock - This method is called when we are visiting a new basic
Chris Lattner33f53b52002-10-29 20:48:56 +000099 /// block. This simply creates a new MachineBasicBlock to emit code into
100 /// and adds it to the current MachineFunction. Subsequent visit* for
101 /// instructions will be invoked for all instructions in the basic block.
Chris Lattner72614082002-10-25 22:55:53 +0000102 ///
103 void visitBasicBlock(BasicBlock &LLVM_BB) {
Chris Lattner333b2fa2002-12-13 10:09:43 +0000104 BB = MBBMap[&LLVM_BB];
Chris Lattner72614082002-10-25 22:55:53 +0000105 }
106
Chris Lattner44827152003-12-28 09:47:19 +0000107 /// LowerUnknownIntrinsicFunctionCalls - This performs a prepass over the
108 /// function, lowering any calls to unknown intrinsic functions into the
109 /// equivalent LLVM code.
Misha Brukman538607f2004-03-01 23:53:11 +0000110 ///
Chris Lattner44827152003-12-28 09:47:19 +0000111 void LowerUnknownIntrinsicFunctionCalls(Function &F);
112
Chris Lattner065faeb2002-12-28 20:24:02 +0000113 /// LoadArgumentsToVirtualRegs - Load all of the arguments to this function
114 /// from the stack into virtual registers.
115 ///
116 void LoadArgumentsToVirtualRegs(Function &F);
Chris Lattner333b2fa2002-12-13 10:09:43 +0000117
118 /// SelectPHINodes - Insert machine code to generate phis. This is tricky
119 /// because we have to generate our sources into the source basic blocks,
120 /// not the current one.
121 ///
122 void SelectPHINodes();
123
Chris Lattner986618e2004-02-22 19:47:26 +0000124 /// InsertFPRegKills - Insert FP_REG_KILL instructions into basic blocks
125 /// that need them. This only occurs due to the floating point stackifier
126 /// not being aggressive enough to handle arbitrary global stackification.
127 ///
128 void InsertFPRegKills();
129
Chris Lattner72614082002-10-25 22:55:53 +0000130 // Visitation methods for various instructions. These methods simply emit
131 // fixed X86 code for each instruction.
132 //
Brian Gaekefa8d5712002-11-22 11:07:01 +0000133
134 // Control flow operators
Chris Lattner72614082002-10-25 22:55:53 +0000135 void visitReturnInst(ReturnInst &RI);
Chris Lattner2df035b2002-11-02 19:27:56 +0000136 void visitBranchInst(BranchInst &BI);
Chris Lattner3e130a22003-01-13 00:32:26 +0000137
138 struct ValueRecord {
Chris Lattner5e2cb8b2003-08-04 02:12:48 +0000139 Value *Val;
Chris Lattner3e130a22003-01-13 00:32:26 +0000140 unsigned Reg;
141 const Type *Ty;
Chris Lattner5e2cb8b2003-08-04 02:12:48 +0000142 ValueRecord(unsigned R, const Type *T) : Val(0), Reg(R), Ty(T) {}
143 ValueRecord(Value *V) : Val(V), Reg(0), Ty(V->getType()) {}
Chris Lattner3e130a22003-01-13 00:32:26 +0000144 };
145 void doCall(const ValueRecord &Ret, MachineInstr *CallMI,
Misha Brukmanc8893fc2003-10-23 16:22:08 +0000146 const std::vector<ValueRecord> &Args);
Brian Gaekefa8d5712002-11-22 11:07:01 +0000147 void visitCallInst(CallInst &I);
Brian Gaeked0fde302003-11-11 22:41:34 +0000148 void visitIntrinsicCall(Intrinsic::ID ID, CallInst &I);
Chris Lattnere2954c82002-11-02 20:04:26 +0000149
150 // Arithmetic operators
Chris Lattnerf01729e2002-11-02 20:54:46 +0000151 void visitSimpleBinary(BinaryOperator &B, unsigned OpcodeClass);
Chris Lattner68aad932002-11-02 20:13:22 +0000152 void visitAdd(BinaryOperator &B) { visitSimpleBinary(B, 0); }
153 void visitSub(BinaryOperator &B) { visitSimpleBinary(B, 1); }
Chris Lattnerbaa58a52004-02-23 03:10:10 +0000154 void doMultiply(MachineBasicBlock *MBB, MachineBasicBlock::iterator MBBI,
Chris Lattner3e130a22003-01-13 00:32:26 +0000155 unsigned DestReg, const Type *DestTy,
Misha Brukmanc8893fc2003-10-23 16:22:08 +0000156 unsigned Op0Reg, unsigned Op1Reg);
Chris Lattnerb2acc512003-10-19 21:09:10 +0000157 void doMultiplyConst(MachineBasicBlock *MBB,
Chris Lattnerbaa58a52004-02-23 03:10:10 +0000158 MachineBasicBlock::iterator MBBI,
Chris Lattnerb2acc512003-10-19 21:09:10 +0000159 unsigned DestReg, const Type *DestTy,
160 unsigned Op0Reg, unsigned Op1Val);
Chris Lattnerca9671d2002-11-02 20:28:58 +0000161 void visitMul(BinaryOperator &B);
Chris Lattnere2954c82002-11-02 20:04:26 +0000162
Chris Lattnerf01729e2002-11-02 20:54:46 +0000163 void visitDiv(BinaryOperator &B) { visitDivRem(B); }
164 void visitRem(BinaryOperator &B) { visitDivRem(B); }
165 void visitDivRem(BinaryOperator &B);
166
Chris Lattnere2954c82002-11-02 20:04:26 +0000167 // Bitwise operators
Chris Lattner68aad932002-11-02 20:13:22 +0000168 void visitAnd(BinaryOperator &B) { visitSimpleBinary(B, 2); }
169 void visitOr (BinaryOperator &B) { visitSimpleBinary(B, 3); }
170 void visitXor(BinaryOperator &B) { visitSimpleBinary(B, 4); }
Chris Lattnere2954c82002-11-02 20:04:26 +0000171
Chris Lattner6d40c192003-01-16 16:43:00 +0000172 // Comparison operators...
173 void visitSetCondInst(SetCondInst &I);
Chris Lattnerb2acc512003-10-19 21:09:10 +0000174 unsigned EmitComparison(unsigned OpNum, Value *Op0, Value *Op1,
175 MachineBasicBlock *MBB,
Chris Lattnerbaa58a52004-02-23 03:10:10 +0000176 MachineBasicBlock::iterator MBBI);
Chris Lattnerb2acc512003-10-19 21:09:10 +0000177
Chris Lattner6fc3c522002-11-17 21:11:55 +0000178 // Memory Instructions
179 void visitLoadInst(LoadInst &I);
180 void visitStoreInst(StoreInst &I);
Brian Gaeke20244b72002-12-12 15:33:40 +0000181 void visitGetElementPtrInst(GetElementPtrInst &I);
Brian Gaeke20244b72002-12-12 15:33:40 +0000182 void visitAllocaInst(AllocaInst &I);
Chris Lattner3e130a22003-01-13 00:32:26 +0000183 void visitMallocInst(MallocInst &I);
184 void visitFreeInst(FreeInst &I);
Brian Gaeke20244b72002-12-12 15:33:40 +0000185
Chris Lattnere2954c82002-11-02 20:04:26 +0000186 // Other operators
Brian Gaekea1719c92002-10-31 23:03:59 +0000187 void visitShiftInst(ShiftInst &I);
Chris Lattner333b2fa2002-12-13 10:09:43 +0000188 void visitPHINode(PHINode &I) {} // PHI nodes handled by second pass
Brian Gaekefa8d5712002-11-22 11:07:01 +0000189 void visitCastInst(CastInst &I);
Chris Lattner73815062003-10-18 05:56:40 +0000190 void visitVANextInst(VANextInst &I);
191 void visitVAArgInst(VAArgInst &I);
Chris Lattner72614082002-10-25 22:55:53 +0000192
193 void visitInstruction(Instruction &I) {
194 std::cerr << "Cannot instruction select: " << I;
195 abort();
196 }
197
Brian Gaeke95780cc2002-12-13 07:56:18 +0000198 /// promote32 - Make a value 32-bits wide, and put it somewhere.
Chris Lattner3e130a22003-01-13 00:32:26 +0000199 ///
200 void promote32(unsigned targetReg, const ValueRecord &VR);
201
Chris Lattnerb6bac512004-02-25 06:13:04 +0000202 // getGEPIndex - This is used to fold GEP instructions into X86 addressing
203 // expressions.
204 void getGEPIndex(MachineBasicBlock *MBB, MachineBasicBlock::iterator IP,
205 std::vector<Value*> &GEPOps,
206 std::vector<const Type*> &GEPTypes, unsigned &BaseReg,
207 unsigned &Scale, unsigned &IndexReg, unsigned &Disp);
208
209 /// isGEPFoldable - Return true if the specified GEP can be completely
210 /// folded into the addressing mode of a load/store or lea instruction.
211 bool isGEPFoldable(MachineBasicBlock *MBB,
212 Value *Src, User::op_iterator IdxBegin,
213 User::op_iterator IdxEnd, unsigned &BaseReg,
214 unsigned &Scale, unsigned &IndexReg, unsigned &Disp);
215
Chris Lattner3e130a22003-01-13 00:32:26 +0000216 /// emitGEPOperation - Common code shared between visitGetElementPtrInst and
217 /// constant expression GEP support.
218 ///
Chris Lattner827832c2004-02-22 17:05:38 +0000219 void emitGEPOperation(MachineBasicBlock *BB, MachineBasicBlock::iterator IP,
Chris Lattner333b2fa2002-12-13 10:09:43 +0000220 Value *Src, User::op_iterator IdxBegin,
Chris Lattnerc0812d82002-12-13 06:56:29 +0000221 User::op_iterator IdxEnd, unsigned TargetReg);
222
Chris Lattner548f61d2003-04-23 17:22:12 +0000223 /// emitCastOperation - Common code shared between visitCastInst and
224 /// constant expression cast support.
Misha Brukman538607f2004-03-01 23:53:11 +0000225 ///
Chris Lattnerbaa58a52004-02-23 03:10:10 +0000226 void emitCastOperation(MachineBasicBlock *BB,MachineBasicBlock::iterator IP,
Chris Lattner548f61d2003-04-23 17:22:12 +0000227 Value *Src, const Type *DestTy, unsigned TargetReg);
228
Chris Lattnerb515f6d2003-05-08 20:49:25 +0000229 /// emitSimpleBinaryOperation - Common code shared between visitSimpleBinary
230 /// and constant expression support.
Misha Brukman538607f2004-03-01 23:53:11 +0000231 ///
Chris Lattnerb515f6d2003-05-08 20:49:25 +0000232 void emitSimpleBinaryOperation(MachineBasicBlock *BB,
Chris Lattnerbaa58a52004-02-23 03:10:10 +0000233 MachineBasicBlock::iterator IP,
Chris Lattnerb515f6d2003-05-08 20:49:25 +0000234 Value *Op0, Value *Op1,
235 unsigned OperatorClass, unsigned TargetReg);
236
Chris Lattnercadff442003-10-23 17:21:43 +0000237 void emitDivRemOperation(MachineBasicBlock *BB,
Chris Lattnerbaa58a52004-02-23 03:10:10 +0000238 MachineBasicBlock::iterator IP,
Chris Lattnercadff442003-10-23 17:21:43 +0000239 unsigned Op0Reg, unsigned Op1Reg, bool isDiv,
240 const Type *Ty, unsigned TargetReg);
241
Chris Lattner58c41fe2003-08-24 19:19:47 +0000242 /// emitSetCCOperation - Common code shared between visitSetCondInst and
243 /// constant expression support.
Misha Brukman538607f2004-03-01 23:53:11 +0000244 ///
Chris Lattner58c41fe2003-08-24 19:19:47 +0000245 void emitSetCCOperation(MachineBasicBlock *BB,
Chris Lattnerbaa58a52004-02-23 03:10:10 +0000246 MachineBasicBlock::iterator IP,
Chris Lattner58c41fe2003-08-24 19:19:47 +0000247 Value *Op0, Value *Op1, unsigned Opcode,
248 unsigned TargetReg);
Brian Gaeke2dd3e1b2003-11-22 05:18:35 +0000249
250 /// emitShiftOperation - Common code shared between visitShiftInst and
251 /// constant expression support.
Misha Brukman538607f2004-03-01 23:53:11 +0000252 ///
Brian Gaekedfcc9cf2003-11-22 06:49:41 +0000253 void emitShiftOperation(MachineBasicBlock *MBB,
Chris Lattnerbaa58a52004-02-23 03:10:10 +0000254 MachineBasicBlock::iterator IP,
Brian Gaekedfcc9cf2003-11-22 06:49:41 +0000255 Value *Op, Value *ShiftAmount, bool isLeftShift,
256 const Type *ResultTy, unsigned DestReg);
257
Chris Lattner58c41fe2003-08-24 19:19:47 +0000258
Chris Lattnerc5291f52002-10-27 21:16:59 +0000259 /// copyConstantToRegister - Output the instructions required to put the
260 /// specified constant into the specified register.
261 ///
Chris Lattner8a307e82002-12-16 19:32:50 +0000262 void copyConstantToRegister(MachineBasicBlock *MBB,
Chris Lattnerbaa58a52004-02-23 03:10:10 +0000263 MachineBasicBlock::iterator MBBI,
Chris Lattner8a307e82002-12-16 19:32:50 +0000264 Constant *C, unsigned Reg);
Chris Lattnerc5291f52002-10-27 21:16:59 +0000265
Chris Lattner3e130a22003-01-13 00:32:26 +0000266 /// makeAnotherReg - This method returns the next register number we haven't
267 /// yet used.
268 ///
269 /// Long values are handled somewhat specially. They are always allocated
270 /// as pairs of 32 bit integer values. The register number returned is the
271 /// lower 32 bits of the long value, and the regNum+1 is the upper 32 bits
272 /// of the long value.
273 ///
Chris Lattnerc0812d82002-12-13 06:56:29 +0000274 unsigned makeAnotherReg(const Type *Ty) {
Chris Lattner7db1fa92003-07-30 05:33:48 +0000275 assert(dynamic_cast<const X86RegisterInfo*>(TM.getRegisterInfo()) &&
276 "Current target doesn't have X86 reg info??");
277 const X86RegisterInfo *MRI =
278 static_cast<const X86RegisterInfo*>(TM.getRegisterInfo());
Chris Lattner3e130a22003-01-13 00:32:26 +0000279 if (Ty == Type::LongTy || Ty == Type::ULongTy) {
Misha Brukmanc8893fc2003-10-23 16:22:08 +0000280 const TargetRegisterClass *RC = MRI->getRegClassForType(Type::IntTy);
281 // Create the lower part
282 F->getSSARegMap()->createVirtualRegister(RC);
283 // Create the upper part.
284 return F->getSSARegMap()->createVirtualRegister(RC)-1;
Chris Lattner3e130a22003-01-13 00:32:26 +0000285 }
286
Chris Lattnerc0812d82002-12-13 06:56:29 +0000287 // Add the mapping of regnumber => reg class to MachineFunction
Chris Lattner7db1fa92003-07-30 05:33:48 +0000288 const TargetRegisterClass *RC = MRI->getRegClassForType(Ty);
Chris Lattner3e130a22003-01-13 00:32:26 +0000289 return F->getSSARegMap()->createVirtualRegister(RC);
Brian Gaeke20244b72002-12-12 15:33:40 +0000290 }
291
Chris Lattner72614082002-10-25 22:55:53 +0000292 /// getReg - This method turns an LLVM value into a register number. This
293 /// is guaranteed to produce the same register number for a particular value
294 /// every time it is queried.
295 ///
296 unsigned getReg(Value &V) { return getReg(&V); } // Allow references
Chris Lattnerf08ad9f2002-12-13 10:50:40 +0000297 unsigned getReg(Value *V) {
298 // Just append to the end of the current bb.
299 MachineBasicBlock::iterator It = BB->end();
300 return getReg(V, BB, It);
301 }
Brian Gaeke71794c02002-12-13 11:22:48 +0000302 unsigned getReg(Value *V, MachineBasicBlock *MBB,
Chris Lattnerbaa58a52004-02-23 03:10:10 +0000303 MachineBasicBlock::iterator IPt) {
Chris Lattner72614082002-10-25 22:55:53 +0000304 unsigned &Reg = RegMap[V];
Misha Brukmand2cc0172002-11-20 00:58:23 +0000305 if (Reg == 0) {
Chris Lattnerc0812d82002-12-13 06:56:29 +0000306 Reg = makeAnotherReg(V->getType());
Misha Brukmand2cc0172002-11-20 00:58:23 +0000307 RegMap[V] = Reg;
Misha Brukmand2cc0172002-11-20 00:58:23 +0000308 }
Chris Lattner72614082002-10-25 22:55:53 +0000309
Chris Lattner6f8fd252002-10-27 21:23:43 +0000310 // If this operand is a constant, emit the code to copy the constant into
311 // the register here...
312 //
Chris Lattnerdbf30f72002-12-04 06:45:19 +0000313 if (Constant *C = dyn_cast<Constant>(V)) {
Chris Lattner8a307e82002-12-16 19:32:50 +0000314 copyConstantToRegister(MBB, IPt, C, Reg);
Chris Lattner14aa7fe2002-12-16 22:54:46 +0000315 RegMap.erase(V); // Assign a new name to this constant if ref'd again
Chris Lattnerdbf30f72002-12-04 06:45:19 +0000316 } else if (GlobalValue *GV = dyn_cast<GlobalValue>(V)) {
317 // Move the address of the global into the register
Alkis Evlogimenos8295f202004-02-29 08:50:03 +0000318 BuildMI(*MBB, IPt, X86::MOV32ri, 1, Reg).addGlobalAddress(GV);
Chris Lattner14aa7fe2002-12-16 22:54:46 +0000319 RegMap.erase(V); // Assign a new name to this address if ref'd again
Chris Lattnerdbf30f72002-12-04 06:45:19 +0000320 }
Chris Lattnerc5291f52002-10-27 21:16:59 +0000321
Chris Lattner72614082002-10-25 22:55:53 +0000322 return Reg;
323 }
Chris Lattner72614082002-10-25 22:55:53 +0000324 };
325}
326
Chris Lattner43189d12002-11-17 20:07:45 +0000327/// TypeClass - Used by the X86 backend to group LLVM types by their basic X86
328/// Representation.
329///
330enum TypeClass {
Chris Lattner94af4142002-12-25 05:13:53 +0000331 cByte, cShort, cInt, cFP, cLong
Chris Lattner43189d12002-11-17 20:07:45 +0000332};
333
Chris Lattnerb1761fc2002-11-02 01:15:18 +0000334/// getClass - Turn a primitive type into a "class" number which is based on the
335/// size of the type, and whether or not it is floating point.
336///
Chris Lattner43189d12002-11-17 20:07:45 +0000337static inline TypeClass getClass(const Type *Ty) {
Chris Lattnerb1761fc2002-11-02 01:15:18 +0000338 switch (Ty->getPrimitiveID()) {
339 case Type::SByteTyID:
Chris Lattner43189d12002-11-17 20:07:45 +0000340 case Type::UByteTyID: return cByte; // Byte operands are class #0
Chris Lattnerb1761fc2002-11-02 01:15:18 +0000341 case Type::ShortTyID:
Chris Lattner43189d12002-11-17 20:07:45 +0000342 case Type::UShortTyID: return cShort; // Short operands are class #1
Chris Lattnerb1761fc2002-11-02 01:15:18 +0000343 case Type::IntTyID:
344 case Type::UIntTyID:
Chris Lattner43189d12002-11-17 20:07:45 +0000345 case Type::PointerTyID: return cInt; // Int's and pointers are class #2
Chris Lattnerb1761fc2002-11-02 01:15:18 +0000346
Chris Lattner94af4142002-12-25 05:13:53 +0000347 case Type::FloatTyID:
348 case Type::DoubleTyID: return cFP; // Floating Point is #3
Chris Lattner3e130a22003-01-13 00:32:26 +0000349
Chris Lattnerb1761fc2002-11-02 01:15:18 +0000350 case Type::LongTyID:
Chris Lattner3e130a22003-01-13 00:32:26 +0000351 case Type::ULongTyID: return cLong; // Longs are class #4
Chris Lattnerb1761fc2002-11-02 01:15:18 +0000352 default:
353 assert(0 && "Invalid type to getClass!");
Chris Lattner43189d12002-11-17 20:07:45 +0000354 return cByte; // not reached
Chris Lattnerb1761fc2002-11-02 01:15:18 +0000355 }
356}
Chris Lattnerc5291f52002-10-27 21:16:59 +0000357
Chris Lattner6b993cc2002-12-15 08:02:15 +0000358// getClassB - Just like getClass, but treat boolean values as bytes.
359static inline TypeClass getClassB(const Type *Ty) {
360 if (Ty == Type::BoolTy) return cByte;
361 return getClass(Ty);
362}
363
Chris Lattner06925362002-11-17 21:56:38 +0000364
Chris Lattnerc5291f52002-10-27 21:16:59 +0000365/// copyConstantToRegister - Output the instructions required to put the
366/// specified constant into the specified register.
367///
Chris Lattner8a307e82002-12-16 19:32:50 +0000368void ISel::copyConstantToRegister(MachineBasicBlock *MBB,
Chris Lattnerbaa58a52004-02-23 03:10:10 +0000369 MachineBasicBlock::iterator IP,
Chris Lattner8a307e82002-12-16 19:32:50 +0000370 Constant *C, unsigned R) {
Chris Lattnerc0812d82002-12-13 06:56:29 +0000371 if (ConstantExpr *CE = dyn_cast<ConstantExpr>(C)) {
Chris Lattnerb515f6d2003-05-08 20:49:25 +0000372 unsigned Class = 0;
373 switch (CE->getOpcode()) {
374 case Instruction::GetElementPtr:
Brian Gaeke68b1edc2002-12-16 04:23:29 +0000375 emitGEPOperation(MBB, IP, CE->getOperand(0),
Chris Lattner333b2fa2002-12-13 10:09:43 +0000376 CE->op_begin()+1, CE->op_end(), R);
Chris Lattnerc0812d82002-12-13 06:56:29 +0000377 return;
Chris Lattnerb515f6d2003-05-08 20:49:25 +0000378 case Instruction::Cast:
Chris Lattner548f61d2003-04-23 17:22:12 +0000379 emitCastOperation(MBB, IP, CE->getOperand(0), CE->getType(), R);
Chris Lattner4b12cde2003-04-21 21:33:44 +0000380 return;
Chris Lattnerc0812d82002-12-13 06:56:29 +0000381
Chris Lattnerb515f6d2003-05-08 20:49:25 +0000382 case Instruction::Xor: ++Class; // FALL THROUGH
383 case Instruction::Or: ++Class; // FALL THROUGH
384 case Instruction::And: ++Class; // FALL THROUGH
385 case Instruction::Sub: ++Class; // FALL THROUGH
386 case Instruction::Add:
387 emitSimpleBinaryOperation(MBB, IP, CE->getOperand(0), CE->getOperand(1),
388 Class, R);
389 return;
390
Chris Lattnercadff442003-10-23 17:21:43 +0000391 case Instruction::Mul: {
392 unsigned Op0Reg = getReg(CE->getOperand(0), MBB, IP);
393 unsigned Op1Reg = getReg(CE->getOperand(1), MBB, IP);
394 doMultiply(MBB, IP, R, CE->getType(), Op0Reg, Op1Reg);
395 return;
396 }
397 case Instruction::Div:
398 case Instruction::Rem: {
399 unsigned Op0Reg = getReg(CE->getOperand(0), MBB, IP);
400 unsigned Op1Reg = getReg(CE->getOperand(1), MBB, IP);
401 emitDivRemOperation(MBB, IP, Op0Reg, Op1Reg,
402 CE->getOpcode() == Instruction::Div,
403 CE->getType(), R);
404 return;
405 }
406
Chris Lattner58c41fe2003-08-24 19:19:47 +0000407 case Instruction::SetNE:
408 case Instruction::SetEQ:
409 case Instruction::SetLT:
410 case Instruction::SetGT:
411 case Instruction::SetLE:
412 case Instruction::SetGE:
413 emitSetCCOperation(MBB, IP, CE->getOperand(0), CE->getOperand(1),
414 CE->getOpcode(), R);
415 return;
416
Brian Gaeke2dd3e1b2003-11-22 05:18:35 +0000417 case Instruction::Shl:
418 case Instruction::Shr:
419 emitShiftOperation(MBB, IP, CE->getOperand(0), CE->getOperand(1),
Brian Gaekedfcc9cf2003-11-22 06:49:41 +0000420 CE->getOpcode() == Instruction::Shl, CE->getType(), R);
421 return;
Brian Gaeke2dd3e1b2003-11-22 05:18:35 +0000422
Chris Lattnerb515f6d2003-05-08 20:49:25 +0000423 default:
424 std::cerr << "Offending expr: " << C << "\n";
Chris Lattnerb2acc512003-10-19 21:09:10 +0000425 assert(0 && "Constant expression not yet handled!\n");
Chris Lattnerb515f6d2003-05-08 20:49:25 +0000426 }
Brian Gaeke20244b72002-12-12 15:33:40 +0000427 }
Chris Lattnerc5291f52002-10-27 21:16:59 +0000428
Chris Lattnerb1761fc2002-11-02 01:15:18 +0000429 if (C->getType()->isIntegral()) {
Chris Lattner6b993cc2002-12-15 08:02:15 +0000430 unsigned Class = getClassB(C->getType());
Chris Lattner3e130a22003-01-13 00:32:26 +0000431
432 if (Class == cLong) {
433 // Copy the value into the register pair.
Chris Lattnerc07736a2003-07-23 15:22:26 +0000434 uint64_t Val = cast<ConstantInt>(C)->getRawValue();
Alkis Evlogimenos8295f202004-02-29 08:50:03 +0000435 BuildMI(*MBB, IP, X86::MOV32ri, 1, R).addImm(Val & 0xFFFFFFFF);
436 BuildMI(*MBB, IP, X86::MOV32ri, 1, R+1).addImm(Val >> 32);
Chris Lattner3e130a22003-01-13 00:32:26 +0000437 return;
438 }
439
Chris Lattner94af4142002-12-25 05:13:53 +0000440 assert(Class <= cInt && "Type not handled yet!");
Chris Lattnerb1761fc2002-11-02 01:15:18 +0000441
442 static const unsigned IntegralOpcodeTab[] = {
Alkis Evlogimenos8295f202004-02-29 08:50:03 +0000443 X86::MOV8ri, X86::MOV16ri, X86::MOV32ri
Chris Lattnerb1761fc2002-11-02 01:15:18 +0000444 };
445
Chris Lattner6b993cc2002-12-15 08:02:15 +0000446 if (C->getType() == Type::BoolTy) {
Alkis Evlogimenos8295f202004-02-29 08:50:03 +0000447 BuildMI(*MBB, IP, X86::MOV8ri, 1, R).addImm(C == ConstantBool::True);
Chris Lattnerb1761fc2002-11-02 01:15:18 +0000448 } else {
Chris Lattnerc07736a2003-07-23 15:22:26 +0000449 ConstantInt *CI = cast<ConstantInt>(C);
Chris Lattneree352852004-02-29 07:22:16 +0000450 BuildMI(*MBB, IP, IntegralOpcodeTab[Class],1,R).addImm(CI->getRawValue());
Chris Lattnerb1761fc2002-11-02 01:15:18 +0000451 }
Chris Lattner94af4142002-12-25 05:13:53 +0000452 } else if (ConstantFP *CFP = dyn_cast<ConstantFP>(C)) {
Chris Lattneraf703622004-02-02 18:56:30 +0000453 if (CFP->isExactlyValue(+0.0))
Chris Lattneree352852004-02-29 07:22:16 +0000454 BuildMI(*MBB, IP, X86::FLD0, 0, R);
Chris Lattneraf703622004-02-02 18:56:30 +0000455 else if (CFP->isExactlyValue(+1.0))
Chris Lattneree352852004-02-29 07:22:16 +0000456 BuildMI(*MBB, IP, X86::FLD1, 0, R);
Chris Lattner94af4142002-12-25 05:13:53 +0000457 else {
Chris Lattner3e130a22003-01-13 00:32:26 +0000458 // Otherwise we need to spill the constant to memory...
459 MachineConstantPool *CP = F->getConstantPool();
460 unsigned CPI = CP->getConstantPoolIndex(CFP);
Chris Lattner6c09db22003-10-20 04:11:23 +0000461 const Type *Ty = CFP->getType();
462
463 assert(Ty == Type::FloatTy || Ty == Type::DoubleTy && "Unknown FP type!");
Alkis Evlogimenos8295f202004-02-29 08:50:03 +0000464 unsigned LoadOpcode = Ty == Type::FloatTy ? X86::FLD32m : X86::FLD64m;
Chris Lattneree352852004-02-29 07:22:16 +0000465 addConstantPoolReference(BuildMI(*MBB, IP, LoadOpcode, 4, R), CPI);
Chris Lattner94af4142002-12-25 05:13:53 +0000466 }
467
Chris Lattnerf08ad9f2002-12-13 10:50:40 +0000468 } else if (isa<ConstantPointerNull>(C)) {
Brian Gaeke20244b72002-12-12 15:33:40 +0000469 // Copy zero (null pointer) to the register.
Alkis Evlogimenos8295f202004-02-29 08:50:03 +0000470 BuildMI(*MBB, IP, X86::MOV32ri, 1, R).addImm(0);
Chris Lattnerc0812d82002-12-13 06:56:29 +0000471 } else if (ConstantPointerRef *CPR = dyn_cast<ConstantPointerRef>(C)) {
Alkis Evlogimenos8295f202004-02-29 08:50:03 +0000472 BuildMI(*MBB, IP, X86::MOV32ri, 1, R).addGlobalAddress(CPR->getValue());
Chris Lattnerb1761fc2002-11-02 01:15:18 +0000473 } else {
Brian Gaeke20244b72002-12-12 15:33:40 +0000474 std::cerr << "Offending constant: " << C << "\n";
Chris Lattnerb1761fc2002-11-02 01:15:18 +0000475 assert(0 && "Type not handled yet!");
Chris Lattnerc5291f52002-10-27 21:16:59 +0000476 }
477}
478
Chris Lattner065faeb2002-12-28 20:24:02 +0000479/// LoadArgumentsToVirtualRegs - Load all of the arguments to this function from
480/// the stack into virtual registers.
481///
482void ISel::LoadArgumentsToVirtualRegs(Function &Fn) {
483 // Emit instructions to load the arguments... On entry to a function on the
484 // X86, the stack frame looks like this:
485 //
486 // [ESP] -- return address
Chris Lattner3e130a22003-01-13 00:32:26 +0000487 // [ESP + 4] -- first argument (leftmost lexically)
488 // [ESP + 8] -- second argument, if first argument is four bytes in size
Chris Lattner065faeb2002-12-28 20:24:02 +0000489 // ...
490 //
Chris Lattnerf158da22003-01-16 02:20:12 +0000491 unsigned ArgOffset = 0; // Frame mechanisms handle retaddr slot
Chris Lattneraa09b752002-12-28 21:08:28 +0000492 MachineFrameInfo *MFI = F->getFrameInfo();
Chris Lattner065faeb2002-12-28 20:24:02 +0000493
494 for (Function::aiterator I = Fn.abegin(), E = Fn.aend(); I != E; ++I) {
495 unsigned Reg = getReg(*I);
496
Chris Lattner065faeb2002-12-28 20:24:02 +0000497 int FI; // Frame object index
Chris Lattner065faeb2002-12-28 20:24:02 +0000498 switch (getClassB(I->getType())) {
499 case cByte:
Chris Lattneraa09b752002-12-28 21:08:28 +0000500 FI = MFI->CreateFixedObject(1, ArgOffset);
Alkis Evlogimenos8295f202004-02-29 08:50:03 +0000501 addFrameReference(BuildMI(BB, X86::MOV8rm, 4, Reg), FI);
Chris Lattner065faeb2002-12-28 20:24:02 +0000502 break;
503 case cShort:
Chris Lattneraa09b752002-12-28 21:08:28 +0000504 FI = MFI->CreateFixedObject(2, ArgOffset);
Alkis Evlogimenos8295f202004-02-29 08:50:03 +0000505 addFrameReference(BuildMI(BB, X86::MOV16rm, 4, Reg), FI);
Chris Lattner065faeb2002-12-28 20:24:02 +0000506 break;
507 case cInt:
Chris Lattneraa09b752002-12-28 21:08:28 +0000508 FI = MFI->CreateFixedObject(4, ArgOffset);
Alkis Evlogimenos8295f202004-02-29 08:50:03 +0000509 addFrameReference(BuildMI(BB, X86::MOV32rm, 4, Reg), FI);
Chris Lattner065faeb2002-12-28 20:24:02 +0000510 break;
Chris Lattner3e130a22003-01-13 00:32:26 +0000511 case cLong:
512 FI = MFI->CreateFixedObject(8, ArgOffset);
Alkis Evlogimenos8295f202004-02-29 08:50:03 +0000513 addFrameReference(BuildMI(BB, X86::MOV32rm, 4, Reg), FI);
514 addFrameReference(BuildMI(BB, X86::MOV32rm, 4, Reg+1), FI, 4);
Chris Lattner3e130a22003-01-13 00:32:26 +0000515 ArgOffset += 4; // longs require 4 additional bytes
516 break;
Chris Lattner065faeb2002-12-28 20:24:02 +0000517 case cFP:
518 unsigned Opcode;
519 if (I->getType() == Type::FloatTy) {
Alkis Evlogimenos8295f202004-02-29 08:50:03 +0000520 Opcode = X86::FLD32m;
Misha Brukmanc8893fc2003-10-23 16:22:08 +0000521 FI = MFI->CreateFixedObject(4, ArgOffset);
Chris Lattner065faeb2002-12-28 20:24:02 +0000522 } else {
Alkis Evlogimenos8295f202004-02-29 08:50:03 +0000523 Opcode = X86::FLD64m;
Misha Brukmanc8893fc2003-10-23 16:22:08 +0000524 FI = MFI->CreateFixedObject(8, ArgOffset);
525 ArgOffset += 4; // doubles require 4 additional bytes
Chris Lattner065faeb2002-12-28 20:24:02 +0000526 }
527 addFrameReference(BuildMI(BB, Opcode, 4, Reg), FI);
528 break;
529 default:
530 assert(0 && "Unhandled argument type!");
531 }
Chris Lattner3e130a22003-01-13 00:32:26 +0000532 ArgOffset += 4; // Each argument takes at least 4 bytes on the stack...
Chris Lattner065faeb2002-12-28 20:24:02 +0000533 }
Chris Lattnereca195e2003-05-08 19:44:13 +0000534
535 // If the function takes variable number of arguments, add a frame offset for
536 // the start of the first vararg value... this is used to expand
537 // llvm.va_start.
538 if (Fn.getFunctionType()->isVarArg())
539 VarArgsFrameIndex = MFI->CreateFixedObject(1, ArgOffset);
Chris Lattner065faeb2002-12-28 20:24:02 +0000540}
541
542
Chris Lattner333b2fa2002-12-13 10:09:43 +0000543/// SelectPHINodes - Insert machine code to generate phis. This is tricky
544/// because we have to generate our sources into the source basic blocks, not
545/// the current one.
546///
547void ISel::SelectPHINodes() {
Chris Lattner3501fea2003-01-14 22:00:31 +0000548 const TargetInstrInfo &TII = TM.getInstrInfo();
Chris Lattner333b2fa2002-12-13 10:09:43 +0000549 const Function &LF = *F->getFunction(); // The LLVM function...
550 for (Function::const_iterator I = LF.begin(), E = LF.end(); I != E; ++I) {
551 const BasicBlock *BB = I;
Chris Lattner168aa902004-02-29 07:10:16 +0000552 MachineBasicBlock &MBB = *MBBMap[I];
Chris Lattner333b2fa2002-12-13 10:09:43 +0000553
554 // Loop over all of the PHI nodes in the LLVM basic block...
Chris Lattner168aa902004-02-29 07:10:16 +0000555 MachineBasicBlock::iterator PHIInsertPoint = MBB.begin();
Chris Lattner333b2fa2002-12-13 10:09:43 +0000556 for (BasicBlock::const_iterator I = BB->begin();
Chris Lattnera81fc682003-10-19 00:26:11 +0000557 PHINode *PN = const_cast<PHINode*>(dyn_cast<PHINode>(I)); ++I) {
Chris Lattner3e130a22003-01-13 00:32:26 +0000558
Chris Lattner333b2fa2002-12-13 10:09:43 +0000559 // Create a new machine instr PHI node, and insert it.
Chris Lattner3e130a22003-01-13 00:32:26 +0000560 unsigned PHIReg = getReg(*PN);
Chris Lattner168aa902004-02-29 07:10:16 +0000561 MachineInstr *PhiMI = BuildMI(MBB, PHIInsertPoint,
562 X86::PHI, PN->getNumOperands(), PHIReg);
Chris Lattner3e130a22003-01-13 00:32:26 +0000563
564 MachineInstr *LongPhiMI = 0;
Chris Lattner168aa902004-02-29 07:10:16 +0000565 if (PN->getType() == Type::LongTy || PN->getType() == Type::ULongTy)
566 LongPhiMI = BuildMI(MBB, PHIInsertPoint,
567 X86::PHI, PN->getNumOperands(), PHIReg+1);
Chris Lattner333b2fa2002-12-13 10:09:43 +0000568
Chris Lattnera6e73f12003-05-12 14:22:21 +0000569 // PHIValues - Map of blocks to incoming virtual registers. We use this
570 // so that we only initialize one incoming value for a particular block,
571 // even if the block has multiple entries in the PHI node.
572 //
573 std::map<MachineBasicBlock*, unsigned> PHIValues;
574
Chris Lattner333b2fa2002-12-13 10:09:43 +0000575 for (unsigned i = 0, e = PN->getNumIncomingValues(); i != e; ++i) {
576 MachineBasicBlock *PredMBB = MBBMap[PN->getIncomingBlock(i)];
Chris Lattnera6e73f12003-05-12 14:22:21 +0000577 unsigned ValReg;
578 std::map<MachineBasicBlock*, unsigned>::iterator EntryIt =
579 PHIValues.lower_bound(PredMBB);
Chris Lattner333b2fa2002-12-13 10:09:43 +0000580
Chris Lattnera6e73f12003-05-12 14:22:21 +0000581 if (EntryIt != PHIValues.end() && EntryIt->first == PredMBB) {
582 // We already inserted an initialization of the register for this
583 // predecessor. Recycle it.
584 ValReg = EntryIt->second;
585
586 } else {
Chris Lattnera81fc682003-10-19 00:26:11 +0000587 // Get the incoming value into a virtual register.
Chris Lattnera6e73f12003-05-12 14:22:21 +0000588 //
Chris Lattnera81fc682003-10-19 00:26:11 +0000589 Value *Val = PN->getIncomingValue(i);
590
591 // If this is a constant or GlobalValue, we may have to insert code
592 // into the basic block to compute it into a virtual register.
593 if (isa<Constant>(Val) || isa<GlobalValue>(Val)) {
594 // Because we don't want to clobber any values which might be in
595 // physical registers with the computation of this constant (which
596 // might be arbitrarily complex if it is a constant expression),
597 // just insert the computation at the top of the basic block.
598 MachineBasicBlock::iterator PI = PredMBB->begin();
599
600 // Skip over any PHI nodes though!
Alkis Evlogimenosc0b9dc52004-02-12 02:27:10 +0000601 while (PI != PredMBB->end() && PI->getOpcode() == X86::PHI)
Chris Lattnera81fc682003-10-19 00:26:11 +0000602 ++PI;
603
604 ValReg = getReg(Val, PredMBB, PI);
605 } else {
606 ValReg = getReg(Val);
607 }
Chris Lattnera6e73f12003-05-12 14:22:21 +0000608
609 // Remember that we inserted a value for this PHI for this predecessor
610 PHIValues.insert(EntryIt, std::make_pair(PredMBB, ValReg));
611 }
612
Misha Brukmanc8893fc2003-10-23 16:22:08 +0000613 PhiMI->addRegOperand(ValReg);
Chris Lattner3e130a22003-01-13 00:32:26 +0000614 PhiMI->addMachineBasicBlockOperand(PredMBB);
Misha Brukmanc8893fc2003-10-23 16:22:08 +0000615 if (LongPhiMI) {
616 LongPhiMI->addRegOperand(ValReg+1);
617 LongPhiMI->addMachineBasicBlockOperand(PredMBB);
618 }
Chris Lattner333b2fa2002-12-13 10:09:43 +0000619 }
Chris Lattner168aa902004-02-29 07:10:16 +0000620
621 // Now that we emitted all of the incoming values for the PHI node, make
622 // sure to reposition the InsertPoint after the PHI that we just added.
623 // This is needed because we might have inserted a constant into this
624 // block, right after the PHI's which is before the old insert point!
625 PHIInsertPoint = LongPhiMI ? LongPhiMI : PhiMI;
626 ++PHIInsertPoint;
Chris Lattner333b2fa2002-12-13 10:09:43 +0000627 }
628 }
629}
630
Chris Lattner986618e2004-02-22 19:47:26 +0000631/// RequiresFPRegKill - The floating point stackifier pass cannot insert
632/// compensation code on critical edges. As such, it requires that we kill all
633/// FP registers on the exit from any blocks that either ARE critical edges, or
634/// branch to a block that has incoming critical edges.
635///
636/// Note that this kill instruction will eventually be eliminated when
637/// restrictions in the stackifier are relaxed.
638///
639static bool RequiresFPRegKill(const BasicBlock *BB) {
640#if 0
641 for (succ_const_iterator SI = succ_begin(BB), E = succ_end(BB); SI!=E; ++SI) {
642 const BasicBlock *Succ = *SI;
643 pred_const_iterator PI = pred_begin(Succ), PE = pred_end(Succ);
644 ++PI; // Block have at least one predecessory
645 if (PI != PE) { // If it has exactly one, this isn't crit edge
646 // If this block has more than one predecessor, check all of the
647 // predecessors to see if they have multiple successors. If so, then the
648 // block we are analyzing needs an FPRegKill.
649 for (PI = pred_begin(Succ); PI != PE; ++PI) {
650 const BasicBlock *Pred = *PI;
651 succ_const_iterator SI2 = succ_begin(Pred);
652 ++SI2; // There must be at least one successor of this block.
653 if (SI2 != succ_end(Pred))
654 return true; // Yes, we must insert the kill on this edge.
655 }
656 }
657 }
658 // If we got this far, there is no need to insert the kill instruction.
659 return false;
660#else
661 return true;
662#endif
663}
664
665// InsertFPRegKills - Insert FP_REG_KILL instructions into basic blocks that
666// need them. This only occurs due to the floating point stackifier not being
667// aggressive enough to handle arbitrary global stackification.
668//
669// Currently we insert an FP_REG_KILL instruction into each block that uses or
670// defines a floating point virtual register.
671//
672// When the global register allocators (like linear scan) finally update live
673// variable analysis, we can keep floating point values in registers across
674// portions of the CFG that do not involve critical edges. This will be a big
675// win, but we are waiting on the global allocators before we can do this.
676//
677// With a bit of work, the floating point stackifier pass can be enhanced to
678// break critical edges as needed (to make a place to put compensation code),
679// but this will require some infrastructure improvements as well.
680//
681void ISel::InsertFPRegKills() {
682 SSARegMap &RegMap = *F->getSSARegMap();
Chris Lattner986618e2004-02-22 19:47:26 +0000683
684 for (MachineFunction::iterator BB = F->begin(), E = F->end(); BB != E; ++BB) {
Chris Lattner986618e2004-02-22 19:47:26 +0000685 for (MachineBasicBlock::iterator I = BB->begin(), E = BB->end(); I!=E; ++I)
Alkis Evlogimenos71e353e2004-02-26 22:00:20 +0000686 for (unsigned i = 0, e = I->getNumOperands(); i != e; ++i) {
687 MachineOperand& MO = I->getOperand(i);
688 if (MO.isRegister() && MO.getReg()) {
689 unsigned Reg = MO.getReg();
Chris Lattner986618e2004-02-22 19:47:26 +0000690 if (MRegisterInfo::isVirtualRegister(Reg))
Chris Lattner65cf42d2004-02-23 07:29:45 +0000691 if (RegMap.getRegClass(Reg)->getSize() == 10)
692 goto UsesFPReg;
Chris Lattner986618e2004-02-22 19:47:26 +0000693 }
Alkis Evlogimenos71e353e2004-02-26 22:00:20 +0000694 }
Chris Lattner65cf42d2004-02-23 07:29:45 +0000695 // If we haven't found an FP register use or def in this basic block, check
696 // to see if any of our successors has an FP PHI node, which will cause a
697 // copy to be inserted into this block.
Chris Lattnerfbc39d52004-02-23 07:42:19 +0000698 for (succ_const_iterator SI = succ_begin(BB->getBasicBlock()),
699 E = succ_end(BB->getBasicBlock()); SI != E; ++SI) {
700 MachineBasicBlock *SBB = MBBMap[*SI];
701 for (MachineBasicBlock::iterator I = SBB->begin();
702 I != SBB->end() && I->getOpcode() == X86::PHI; ++I) {
703 if (RegMap.getRegClass(I->getOperand(0).getReg())->getSize() == 10)
704 goto UsesFPReg;
Chris Lattner986618e2004-02-22 19:47:26 +0000705 }
Chris Lattnerfbc39d52004-02-23 07:42:19 +0000706 }
Chris Lattner65cf42d2004-02-23 07:29:45 +0000707 continue;
708 UsesFPReg:
709 // Okay, this block uses an FP register. If the block has successors (ie,
710 // it's not an unwind/return), insert the FP_REG_KILL instruction.
711 if (BB->getBasicBlock()->getTerminator()->getNumSuccessors() &&
712 RequiresFPRegKill(BB->getBasicBlock())) {
Chris Lattneree352852004-02-29 07:22:16 +0000713 BuildMI(*BB, BB->getFirstTerminator(), X86::FP_REG_KILL, 0);
Chris Lattner65cf42d2004-02-23 07:29:45 +0000714 ++NumFPKill;
Chris Lattner986618e2004-02-22 19:47:26 +0000715 }
716 }
717}
718
719
Chris Lattner6d40c192003-01-16 16:43:00 +0000720// canFoldSetCCIntoBranch - Return the setcc instruction if we can fold it into
721// the conditional branch instruction which is the only user of the cc
722// instruction. This is the case if the conditional branch is the only user of
723// the setcc, and if the setcc is in the same basic block as the conditional
724// branch. We also don't handle long arguments below, so we reject them here as
725// well.
726//
727static SetCondInst *canFoldSetCCIntoBranch(Value *V) {
728 if (SetCondInst *SCI = dyn_cast<SetCondInst>(V))
Chris Lattnerfd059242003-10-15 16:48:29 +0000729 if (SCI->hasOneUse() && isa<BranchInst>(SCI->use_back()) &&
Chris Lattner6d40c192003-01-16 16:43:00 +0000730 SCI->getParent() == cast<BranchInst>(SCI->use_back())->getParent()) {
731 const Type *Ty = SCI->getOperand(0)->getType();
732 if (Ty != Type::LongTy && Ty != Type::ULongTy)
733 return SCI;
734 }
735 return 0;
736}
Chris Lattner333b2fa2002-12-13 10:09:43 +0000737
Chris Lattner6d40c192003-01-16 16:43:00 +0000738// Return a fixed numbering for setcc instructions which does not depend on the
739// order of the opcodes.
740//
741static unsigned getSetCCNumber(unsigned Opcode) {
742 switch(Opcode) {
743 default: assert(0 && "Unknown setcc instruction!");
744 case Instruction::SetEQ: return 0;
745 case Instruction::SetNE: return 1;
746 case Instruction::SetLT: return 2;
Chris Lattner55f6fab2003-01-16 18:07:23 +0000747 case Instruction::SetGE: return 3;
748 case Instruction::SetGT: return 4;
749 case Instruction::SetLE: return 5;
Chris Lattner6d40c192003-01-16 16:43:00 +0000750 }
751}
Chris Lattner06925362002-11-17 21:56:38 +0000752
Chris Lattner6d40c192003-01-16 16:43:00 +0000753// LLVM -> X86 signed X86 unsigned
754// ----- ---------- ------------
755// seteq -> sete sete
756// setne -> setne setne
757// setlt -> setl setb
Chris Lattner55f6fab2003-01-16 18:07:23 +0000758// setge -> setge setae
Chris Lattner6d40c192003-01-16 16:43:00 +0000759// setgt -> setg seta
760// setle -> setle setbe
Chris Lattnerb2acc512003-10-19 21:09:10 +0000761// ----
762// sets // Used by comparison with 0 optimization
763// setns
764static const unsigned SetCCOpcodeTab[2][8] = {
765 { X86::SETEr, X86::SETNEr, X86::SETBr, X86::SETAEr, X86::SETAr, X86::SETBEr,
766 0, 0 },
767 { X86::SETEr, X86::SETNEr, X86::SETLr, X86::SETGEr, X86::SETGr, X86::SETLEr,
768 X86::SETSr, X86::SETNSr },
Chris Lattner6d40c192003-01-16 16:43:00 +0000769};
770
Chris Lattnerb2acc512003-10-19 21:09:10 +0000771// EmitComparison - This function emits a comparison of the two operands,
772// returning the extended setcc code to use.
773unsigned ISel::EmitComparison(unsigned OpNum, Value *Op0, Value *Op1,
774 MachineBasicBlock *MBB,
Chris Lattnerbaa58a52004-02-23 03:10:10 +0000775 MachineBasicBlock::iterator IP) {
Brian Gaeke1749d632002-11-07 17:59:21 +0000776 // The arguments are already supposed to be of the same type.
Chris Lattner6d40c192003-01-16 16:43:00 +0000777 const Type *CompTy = Op0->getType();
Chris Lattner3e130a22003-01-13 00:32:26 +0000778 unsigned Class = getClassB(CompTy);
Chris Lattner58c41fe2003-08-24 19:19:47 +0000779 unsigned Op0r = getReg(Op0, MBB, IP);
Chris Lattner333864d2003-06-05 19:30:30 +0000780
781 // Special case handling of: cmp R, i
782 if (Class == cByte || Class == cShort || Class == cInt)
783 if (ConstantInt *CI = dyn_cast<ConstantInt>(Op1)) {
Chris Lattnerc07736a2003-07-23 15:22:26 +0000784 uint64_t Op1v = cast<ConstantInt>(CI)->getRawValue();
785
Chris Lattner333864d2003-06-05 19:30:30 +0000786 // Mask off any upper bits of the constant, if there are any...
787 Op1v &= (1ULL << (8 << Class)) - 1;
788
Chris Lattnerb2acc512003-10-19 21:09:10 +0000789 // If this is a comparison against zero, emit more efficient code. We
790 // can't handle unsigned comparisons against zero unless they are == or
791 // !=. These should have been strength reduced already anyway.
792 if (Op1v == 0 && (CompTy->isSigned() || OpNum < 2)) {
793 static const unsigned TESTTab[] = {
Alkis Evlogimenos8295f202004-02-29 08:50:03 +0000794 X86::TEST8rr, X86::TEST16rr, X86::TEST32rr
Chris Lattnerb2acc512003-10-19 21:09:10 +0000795 };
Chris Lattneree352852004-02-29 07:22:16 +0000796 BuildMI(*MBB, IP, TESTTab[Class], 2).addReg(Op0r).addReg(Op0r);
Chris Lattnerb2acc512003-10-19 21:09:10 +0000797
798 if (OpNum == 2) return 6; // Map jl -> js
799 if (OpNum == 3) return 7; // Map jg -> jns
800 return OpNum;
Chris Lattner333864d2003-06-05 19:30:30 +0000801 }
Chris Lattnerb2acc512003-10-19 21:09:10 +0000802
803 static const unsigned CMPTab[] = {
Alkis Evlogimenos8295f202004-02-29 08:50:03 +0000804 X86::CMP8ri, X86::CMP16ri, X86::CMP32ri
Chris Lattnerb2acc512003-10-19 21:09:10 +0000805 };
806
Chris Lattneree352852004-02-29 07:22:16 +0000807 BuildMI(*MBB, IP, CMPTab[Class], 2).addReg(Op0r).addImm(Op1v);
Chris Lattnerb2acc512003-10-19 21:09:10 +0000808 return OpNum;
Chris Lattner333864d2003-06-05 19:30:30 +0000809 }
810
Chris Lattner9f08a922004-02-03 18:54:04 +0000811 // Special case handling of comparison against +/- 0.0
812 if (ConstantFP *CFP = dyn_cast<ConstantFP>(Op1))
813 if (CFP->isExactlyValue(+0.0) || CFP->isExactlyValue(-0.0)) {
Chris Lattneree352852004-02-29 07:22:16 +0000814 BuildMI(*MBB, IP, X86::FTST, 1).addReg(Op0r);
Alkis Evlogimenos8295f202004-02-29 08:50:03 +0000815 BuildMI(*MBB, IP, X86::FNSTSW8r, 0);
Chris Lattneree352852004-02-29 07:22:16 +0000816 BuildMI(*MBB, IP, X86::SAHF, 1);
Chris Lattner9f08a922004-02-03 18:54:04 +0000817 return OpNum;
818 }
819
Chris Lattner58c41fe2003-08-24 19:19:47 +0000820 unsigned Op1r = getReg(Op1, MBB, IP);
Chris Lattner3e130a22003-01-13 00:32:26 +0000821 switch (Class) {
822 default: assert(0 && "Unknown type class!");
823 // Emit: cmp <var1>, <var2> (do the comparison). We can
824 // compare 8-bit with 8-bit, 16-bit with 16-bit, 32-bit with
825 // 32-bit.
826 case cByte:
Alkis Evlogimenos8295f202004-02-29 08:50:03 +0000827 BuildMI(*MBB, IP, X86::CMP8rr, 2).addReg(Op0r).addReg(Op1r);
Chris Lattner3e130a22003-01-13 00:32:26 +0000828 break;
829 case cShort:
Alkis Evlogimenos8295f202004-02-29 08:50:03 +0000830 BuildMI(*MBB, IP, X86::CMP16rr, 2).addReg(Op0r).addReg(Op1r);
Chris Lattner3e130a22003-01-13 00:32:26 +0000831 break;
832 case cInt:
Alkis Evlogimenos8295f202004-02-29 08:50:03 +0000833 BuildMI(*MBB, IP, X86::CMP32rr, 2).addReg(Op0r).addReg(Op1r);
Chris Lattner3e130a22003-01-13 00:32:26 +0000834 break;
835 case cFP:
Chris Lattneree352852004-02-29 07:22:16 +0000836 BuildMI(*MBB, IP, X86::FpUCOM, 2).addReg(Op0r).addReg(Op1r);
Alkis Evlogimenos8295f202004-02-29 08:50:03 +0000837 BuildMI(*MBB, IP, X86::FNSTSW8r, 0);
Chris Lattneree352852004-02-29 07:22:16 +0000838 BuildMI(*MBB, IP, X86::SAHF, 1);
Chris Lattner3e130a22003-01-13 00:32:26 +0000839 break;
840
841 case cLong:
842 if (OpNum < 2) { // seteq, setne
843 unsigned LoTmp = makeAnotherReg(Type::IntTy);
844 unsigned HiTmp = makeAnotherReg(Type::IntTy);
845 unsigned FinalTmp = makeAnotherReg(Type::IntTy);
Alkis Evlogimenos8295f202004-02-29 08:50:03 +0000846 BuildMI(*MBB, IP, X86::XOR32rr, 2, LoTmp).addReg(Op0r).addReg(Op1r);
847 BuildMI(*MBB, IP, X86::XOR32rr, 2, HiTmp).addReg(Op0r+1).addReg(Op1r+1);
848 BuildMI(*MBB, IP, X86::OR32rr, 2, FinalTmp).addReg(LoTmp).addReg(HiTmp);
Chris Lattner3e130a22003-01-13 00:32:26 +0000849 break; // Allow the sete or setne to be generated from flags set by OR
850 } else {
851 // Emit a sequence of code which compares the high and low parts once
852 // each, then uses a conditional move to handle the overflow case. For
853 // example, a setlt for long would generate code like this:
854 //
855 // AL = lo(op1) < lo(op2) // Signedness depends on operands
856 // BL = hi(op1) < hi(op2) // Always unsigned comparison
857 // dest = hi(op1) == hi(op2) ? AL : BL;
858 //
859
Chris Lattner6d40c192003-01-16 16:43:00 +0000860 // FIXME: This would be much better if we had hierarchical register
Chris Lattner3e130a22003-01-13 00:32:26 +0000861 // classes! Until then, hardcode registers so that we can deal with their
862 // aliases (because we don't have conditional byte moves).
863 //
Alkis Evlogimenos8295f202004-02-29 08:50:03 +0000864 BuildMI(*MBB, IP, X86::CMP32rr, 2).addReg(Op0r).addReg(Op1r);
Chris Lattneree352852004-02-29 07:22:16 +0000865 BuildMI(*MBB, IP, SetCCOpcodeTab[0][OpNum], 0, X86::AL);
Alkis Evlogimenos8295f202004-02-29 08:50:03 +0000866 BuildMI(*MBB, IP, X86::CMP32rr, 2).addReg(Op0r+1).addReg(Op1r+1);
Chris Lattneree352852004-02-29 07:22:16 +0000867 BuildMI(*MBB, IP, SetCCOpcodeTab[CompTy->isSigned()][OpNum], 0, X86::BL);
868 BuildMI(*MBB, IP, X86::IMPLICIT_DEF, 0, X86::BH);
869 BuildMI(*MBB, IP, X86::IMPLICIT_DEF, 0, X86::AH);
Alkis Evlogimenos8295f202004-02-29 08:50:03 +0000870 BuildMI(*MBB, IP, X86::CMOVE16rr, 2, X86::BX).addReg(X86::BX)
Chris Lattneree352852004-02-29 07:22:16 +0000871 .addReg(X86::AX);
Chris Lattner6d40c192003-01-16 16:43:00 +0000872 // NOTE: visitSetCondInst knows that the value is dumped into the BL
873 // register at this point for long values...
Chris Lattnerb2acc512003-10-19 21:09:10 +0000874 return OpNum;
Chris Lattner3e130a22003-01-13 00:32:26 +0000875 }
876 }
Chris Lattnerb2acc512003-10-19 21:09:10 +0000877 return OpNum;
Chris Lattner6d40c192003-01-16 16:43:00 +0000878}
Chris Lattner3e130a22003-01-13 00:32:26 +0000879
Chris Lattner6d40c192003-01-16 16:43:00 +0000880
881/// SetCC instructions - Here we just emit boilerplate code to set a byte-sized
882/// register, then move it to wherever the result should be.
883///
884void ISel::visitSetCondInst(SetCondInst &I) {
885 if (canFoldSetCCIntoBranch(&I)) return; // Fold this into a branch...
886
Chris Lattner6d40c192003-01-16 16:43:00 +0000887 unsigned DestReg = getReg(I);
Chris Lattner58c41fe2003-08-24 19:19:47 +0000888 MachineBasicBlock::iterator MII = BB->end();
889 emitSetCCOperation(BB, MII, I.getOperand(0), I.getOperand(1), I.getOpcode(),
890 DestReg);
891}
Chris Lattner6d40c192003-01-16 16:43:00 +0000892
Chris Lattner58c41fe2003-08-24 19:19:47 +0000893/// emitSetCCOperation - Common code shared between visitSetCondInst and
894/// constant expression support.
Misha Brukman538607f2004-03-01 23:53:11 +0000895///
Chris Lattner58c41fe2003-08-24 19:19:47 +0000896void ISel::emitSetCCOperation(MachineBasicBlock *MBB,
Chris Lattnerbaa58a52004-02-23 03:10:10 +0000897 MachineBasicBlock::iterator IP,
Chris Lattner58c41fe2003-08-24 19:19:47 +0000898 Value *Op0, Value *Op1, unsigned Opcode,
899 unsigned TargetReg) {
900 unsigned OpNum = getSetCCNumber(Opcode);
Chris Lattnerb2acc512003-10-19 21:09:10 +0000901 OpNum = EmitComparison(OpNum, Op0, Op1, MBB, IP);
Chris Lattner58c41fe2003-08-24 19:19:47 +0000902
Chris Lattnerb2acc512003-10-19 21:09:10 +0000903 const Type *CompTy = Op0->getType();
904 unsigned CompClass = getClassB(CompTy);
905 bool isSigned = CompTy->isSigned() && CompClass != cFP;
906
907 if (CompClass != cLong || OpNum < 2) {
Chris Lattner6d40c192003-01-16 16:43:00 +0000908 // Handle normal comparisons with a setcc instruction...
Chris Lattneree352852004-02-29 07:22:16 +0000909 BuildMI(*MBB, IP, SetCCOpcodeTab[isSigned][OpNum], 0, TargetReg);
Chris Lattner6d40c192003-01-16 16:43:00 +0000910 } else {
911 // Handle long comparisons by copying the value which is already in BL into
912 // the register we want...
Alkis Evlogimenos8295f202004-02-29 08:50:03 +0000913 BuildMI(*MBB, IP, X86::MOV8rr, 1, TargetReg).addReg(X86::BL);
Chris Lattner6d40c192003-01-16 16:43:00 +0000914 }
Brian Gaeke1749d632002-11-07 17:59:21 +0000915}
Chris Lattner51b49a92002-11-02 19:45:49 +0000916
Chris Lattner58c41fe2003-08-24 19:19:47 +0000917
918
919
Brian Gaekec2505982002-11-30 11:57:28 +0000920/// promote32 - Emit instructions to turn a narrow operand into a 32-bit-wide
921/// operand, in the specified target register.
Misha Brukman538607f2004-03-01 23:53:11 +0000922///
Chris Lattner3e130a22003-01-13 00:32:26 +0000923void ISel::promote32(unsigned targetReg, const ValueRecord &VR) {
924 bool isUnsigned = VR.Ty->isUnsigned();
Chris Lattner5e2cb8b2003-08-04 02:12:48 +0000925
926 // Make sure we have the register number for this value...
927 unsigned Reg = VR.Val ? getReg(VR.Val) : VR.Reg;
928
Chris Lattner3e130a22003-01-13 00:32:26 +0000929 switch (getClassB(VR.Ty)) {
Chris Lattner94af4142002-12-25 05:13:53 +0000930 case cByte:
931 // Extend value into target register (8->32)
932 if (isUnsigned)
Alkis Evlogimenos8295f202004-02-29 08:50:03 +0000933 BuildMI(BB, X86::MOVZX32rr8, 1, targetReg).addReg(Reg);
Chris Lattner94af4142002-12-25 05:13:53 +0000934 else
Alkis Evlogimenos8295f202004-02-29 08:50:03 +0000935 BuildMI(BB, X86::MOVSX32rr8, 1, targetReg).addReg(Reg);
Chris Lattner94af4142002-12-25 05:13:53 +0000936 break;
937 case cShort:
938 // Extend value into target register (16->32)
939 if (isUnsigned)
Alkis Evlogimenos8295f202004-02-29 08:50:03 +0000940 BuildMI(BB, X86::MOVZX32rr16, 1, targetReg).addReg(Reg);
Chris Lattner94af4142002-12-25 05:13:53 +0000941 else
Alkis Evlogimenos8295f202004-02-29 08:50:03 +0000942 BuildMI(BB, X86::MOVSX32rr16, 1, targetReg).addReg(Reg);
Chris Lattner94af4142002-12-25 05:13:53 +0000943 break;
944 case cInt:
945 // Move value into target register (32->32)
Alkis Evlogimenos8295f202004-02-29 08:50:03 +0000946 BuildMI(BB, X86::MOV32rr, 1, targetReg).addReg(Reg);
Chris Lattner94af4142002-12-25 05:13:53 +0000947 break;
948 default:
949 assert(0 && "Unpromotable operand class in promote32");
950 }
Brian Gaekec2505982002-11-30 11:57:28 +0000951}
Chris Lattnerc5291f52002-10-27 21:16:59 +0000952
Chris Lattner72614082002-10-25 22:55:53 +0000953/// 'ret' instruction - Here we are interested in meeting the x86 ABI. As such,
954/// we have the following possibilities:
955///
956/// ret void: No return value, simply emit a 'ret' instruction
957/// ret sbyte, ubyte : Extend value into EAX and return
958/// ret short, ushort: Extend value into EAX and return
959/// ret int, uint : Move value into EAX and return
960/// ret pointer : Move value into EAX and return
Chris Lattner06925362002-11-17 21:56:38 +0000961/// ret long, ulong : Move value into EAX/EDX and return
962/// ret float/double : Top of FP stack
Chris Lattner72614082002-10-25 22:55:53 +0000963///
Chris Lattner3e130a22003-01-13 00:32:26 +0000964void ISel::visitReturnInst(ReturnInst &I) {
Chris Lattner94af4142002-12-25 05:13:53 +0000965 if (I.getNumOperands() == 0) {
966 BuildMI(BB, X86::RET, 0); // Just emit a 'ret' instruction
967 return;
968 }
969
970 Value *RetVal = I.getOperand(0);
Chris Lattner3e130a22003-01-13 00:32:26 +0000971 unsigned RetReg = getReg(RetVal);
972 switch (getClassB(RetVal->getType())) {
Chris Lattner94af4142002-12-25 05:13:53 +0000973 case cByte: // integral return values: extend or move into EAX and return
974 case cShort:
975 case cInt:
Chris Lattner3e130a22003-01-13 00:32:26 +0000976 promote32(X86::EAX, ValueRecord(RetReg, RetVal->getType()));
Chris Lattnerdbd73722003-05-06 21:32:22 +0000977 // Declare that EAX is live on exit
Chris Lattnerc2489032003-05-07 19:21:28 +0000978 BuildMI(BB, X86::IMPLICIT_USE, 2).addReg(X86::EAX).addReg(X86::ESP);
Chris Lattner94af4142002-12-25 05:13:53 +0000979 break;
980 case cFP: // Floats & Doubles: Return in ST(0)
Chris Lattner3e130a22003-01-13 00:32:26 +0000981 BuildMI(BB, X86::FpSETRESULT, 1).addReg(RetReg);
Chris Lattnerdbd73722003-05-06 21:32:22 +0000982 // Declare that top-of-stack is live on exit
Chris Lattnerc2489032003-05-07 19:21:28 +0000983 BuildMI(BB, X86::IMPLICIT_USE, 2).addReg(X86::ST0).addReg(X86::ESP);
Chris Lattner94af4142002-12-25 05:13:53 +0000984 break;
985 case cLong:
Alkis Evlogimenos8295f202004-02-29 08:50:03 +0000986 BuildMI(BB, X86::MOV32rr, 1, X86::EAX).addReg(RetReg);
987 BuildMI(BB, X86::MOV32rr, 1, X86::EDX).addReg(RetReg+1);
Chris Lattnerdbd73722003-05-06 21:32:22 +0000988 // Declare that EAX & EDX are live on exit
Misha Brukmanc8893fc2003-10-23 16:22:08 +0000989 BuildMI(BB, X86::IMPLICIT_USE, 3).addReg(X86::EAX).addReg(X86::EDX)
990 .addReg(X86::ESP);
Chris Lattner3e130a22003-01-13 00:32:26 +0000991 break;
Chris Lattner94af4142002-12-25 05:13:53 +0000992 default:
Chris Lattner3e130a22003-01-13 00:32:26 +0000993 visitInstruction(I);
Chris Lattner94af4142002-12-25 05:13:53 +0000994 }
Chris Lattner43189d12002-11-17 20:07:45 +0000995 // Emit a 'ret' instruction
Chris Lattner94af4142002-12-25 05:13:53 +0000996 BuildMI(BB, X86::RET, 0);
Chris Lattner72614082002-10-25 22:55:53 +0000997}
998
Chris Lattner55f6fab2003-01-16 18:07:23 +0000999// getBlockAfter - Return the basic block which occurs lexically after the
1000// specified one.
1001static inline BasicBlock *getBlockAfter(BasicBlock *BB) {
1002 Function::iterator I = BB; ++I; // Get iterator to next block
1003 return I != BB->getParent()->end() ? &*I : 0;
1004}
1005
Chris Lattner51b49a92002-11-02 19:45:49 +00001006/// visitBranchInst - Handle conditional and unconditional branches here. Note
1007/// that since code layout is frozen at this point, that if we are trying to
1008/// jump to a block that is the immediate successor of the current block, we can
Chris Lattner6d40c192003-01-16 16:43:00 +00001009/// just make a fall-through (but we don't currently).
Chris Lattner51b49a92002-11-02 19:45:49 +00001010///
Chris Lattner94af4142002-12-25 05:13:53 +00001011void ISel::visitBranchInst(BranchInst &BI) {
Chris Lattner55f6fab2003-01-16 18:07:23 +00001012 BasicBlock *NextBB = getBlockAfter(BI.getParent()); // BB after current one
1013
1014 if (!BI.isConditional()) { // Unconditional branch?
Chris Lattnercf93cdd2004-01-30 22:13:44 +00001015 if (BI.getSuccessor(0) != NextBB)
Chris Lattner55f6fab2003-01-16 18:07:23 +00001016 BuildMI(BB, X86::JMP, 1).addPCDisp(BI.getSuccessor(0));
Chris Lattner6d40c192003-01-16 16:43:00 +00001017 return;
1018 }
1019
1020 // See if we can fold the setcc into the branch itself...
1021 SetCondInst *SCI = canFoldSetCCIntoBranch(BI.getCondition());
1022 if (SCI == 0) {
1023 // Nope, cannot fold setcc into this branch. Emit a branch on a condition
1024 // computed some other way...
Chris Lattner065faeb2002-12-28 20:24:02 +00001025 unsigned condReg = getReg(BI.getCondition());
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00001026 BuildMI(BB, X86::CMP8ri, 2).addReg(condReg).addImm(0);
Chris Lattner55f6fab2003-01-16 18:07:23 +00001027 if (BI.getSuccessor(1) == NextBB) {
1028 if (BI.getSuccessor(0) != NextBB)
1029 BuildMI(BB, X86::JNE, 1).addPCDisp(BI.getSuccessor(0));
1030 } else {
1031 BuildMI(BB, X86::JE, 1).addPCDisp(BI.getSuccessor(1));
1032
1033 if (BI.getSuccessor(0) != NextBB)
1034 BuildMI(BB, X86::JMP, 1).addPCDisp(BI.getSuccessor(0));
1035 }
Chris Lattner6d40c192003-01-16 16:43:00 +00001036 return;
Chris Lattner94af4142002-12-25 05:13:53 +00001037 }
Chris Lattner6d40c192003-01-16 16:43:00 +00001038
1039 unsigned OpNum = getSetCCNumber(SCI->getOpcode());
Chris Lattner58c41fe2003-08-24 19:19:47 +00001040 MachineBasicBlock::iterator MII = BB->end();
Misha Brukmanc8893fc2003-10-23 16:22:08 +00001041 OpNum = EmitComparison(OpNum, SCI->getOperand(0), SCI->getOperand(1), BB,MII);
Chris Lattnerb2acc512003-10-19 21:09:10 +00001042
1043 const Type *CompTy = SCI->getOperand(0)->getType();
1044 bool isSigned = CompTy->isSigned() && getClassB(CompTy) != cFP;
Chris Lattner6d40c192003-01-16 16:43:00 +00001045
Chris Lattnerb2acc512003-10-19 21:09:10 +00001046
Chris Lattner6d40c192003-01-16 16:43:00 +00001047 // LLVM -> X86 signed X86 unsigned
1048 // ----- ---------- ------------
1049 // seteq -> je je
1050 // setne -> jne jne
1051 // setlt -> jl jb
Chris Lattner55f6fab2003-01-16 18:07:23 +00001052 // setge -> jge jae
Chris Lattner6d40c192003-01-16 16:43:00 +00001053 // setgt -> jg ja
1054 // setle -> jle jbe
Chris Lattnerb2acc512003-10-19 21:09:10 +00001055 // ----
1056 // js // Used by comparison with 0 optimization
1057 // jns
1058
1059 static const unsigned OpcodeTab[2][8] = {
1060 { X86::JE, X86::JNE, X86::JB, X86::JAE, X86::JA, X86::JBE, 0, 0 },
1061 { X86::JE, X86::JNE, X86::JL, X86::JGE, X86::JG, X86::JLE,
1062 X86::JS, X86::JNS },
Chris Lattner6d40c192003-01-16 16:43:00 +00001063 };
1064
Chris Lattner55f6fab2003-01-16 18:07:23 +00001065 if (BI.getSuccessor(0) != NextBB) {
1066 BuildMI(BB, OpcodeTab[isSigned][OpNum], 1).addPCDisp(BI.getSuccessor(0));
1067 if (BI.getSuccessor(1) != NextBB)
1068 BuildMI(BB, X86::JMP, 1).addPCDisp(BI.getSuccessor(1));
1069 } else {
1070 // Change to the inverse condition...
1071 if (BI.getSuccessor(1) != NextBB) {
1072 OpNum ^= 1;
1073 BuildMI(BB, OpcodeTab[isSigned][OpNum], 1).addPCDisp(BI.getSuccessor(1));
1074 }
1075 }
Chris Lattner2df035b2002-11-02 19:27:56 +00001076}
1077
Chris Lattner3e130a22003-01-13 00:32:26 +00001078
1079/// doCall - This emits an abstract call instruction, setting up the arguments
1080/// and the return value as appropriate. For the actual function call itself,
1081/// it inserts the specified CallMI instruction into the stream.
1082///
1083void ISel::doCall(const ValueRecord &Ret, MachineInstr *CallMI,
Misha Brukmanc8893fc2003-10-23 16:22:08 +00001084 const std::vector<ValueRecord> &Args) {
Chris Lattner3e130a22003-01-13 00:32:26 +00001085
Chris Lattner065faeb2002-12-28 20:24:02 +00001086 // Count how many bytes are to be pushed on the stack...
1087 unsigned NumBytes = 0;
Misha Brukman0d2cf3a2002-12-04 19:22:53 +00001088
Chris Lattner3e130a22003-01-13 00:32:26 +00001089 if (!Args.empty()) {
1090 for (unsigned i = 0, e = Args.size(); i != e; ++i)
1091 switch (getClassB(Args[i].Ty)) {
Chris Lattner065faeb2002-12-28 20:24:02 +00001092 case cByte: case cShort: case cInt:
Misha Brukmanc8893fc2003-10-23 16:22:08 +00001093 NumBytes += 4; break;
Chris Lattner065faeb2002-12-28 20:24:02 +00001094 case cLong:
Misha Brukmanc8893fc2003-10-23 16:22:08 +00001095 NumBytes += 8; break;
Chris Lattner065faeb2002-12-28 20:24:02 +00001096 case cFP:
Misha Brukmanc8893fc2003-10-23 16:22:08 +00001097 NumBytes += Args[i].Ty == Type::FloatTy ? 4 : 8;
1098 break;
Chris Lattner065faeb2002-12-28 20:24:02 +00001099 default: assert(0 && "Unknown class!");
1100 }
1101
1102 // Adjust the stack pointer for the new arguments...
Chris Lattneree352852004-02-29 07:22:16 +00001103 BuildMI(BB, X86::ADJCALLSTACKDOWN, 1).addImm(NumBytes);
Chris Lattner065faeb2002-12-28 20:24:02 +00001104
1105 // Arguments go on the stack in reverse order, as specified by the ABI.
1106 unsigned ArgOffset = 0;
Chris Lattner3e130a22003-01-13 00:32:26 +00001107 for (unsigned i = 0, e = Args.size(); i != e; ++i) {
Chris Lattnerce6096f2004-03-01 02:34:08 +00001108 unsigned ArgReg;
Chris Lattner3e130a22003-01-13 00:32:26 +00001109 switch (getClassB(Args[i].Ty)) {
Chris Lattner065faeb2002-12-28 20:24:02 +00001110 case cByte:
Chris Lattner21585222004-03-01 02:42:43 +00001111 case cShort:
1112 if (Args[i].Val && isa<ConstantInt>(Args[i].Val)) {
1113 // Zero/Sign extend constant, then stuff into memory.
1114 ConstantInt *Val = cast<ConstantInt>(Args[i].Val);
1115 Val = cast<ConstantInt>(ConstantExpr::getCast(Val, Type::IntTy));
1116 addRegOffset(BuildMI(BB, X86::MOV32mi, 5), X86::ESP, ArgOffset)
1117 .addImm(Val->getRawValue() & 0xFFFFFFFF);
1118 } else {
1119 // Promote arg to 32 bits wide into a temporary register...
1120 ArgReg = makeAnotherReg(Type::UIntTy);
1121 promote32(ArgReg, Args[i]);
1122 addRegOffset(BuildMI(BB, X86::MOV32mr, 5),
1123 X86::ESP, ArgOffset).addReg(ArgReg);
1124 }
Misha Brukmanc8893fc2003-10-23 16:22:08 +00001125 break;
Chris Lattner065faeb2002-12-28 20:24:02 +00001126 case cInt:
Chris Lattner21585222004-03-01 02:42:43 +00001127 if (Args[i].Val && isa<ConstantInt>(Args[i].Val)) {
1128 unsigned Val = cast<ConstantInt>(Args[i].Val)->getRawValue();
1129 addRegOffset(BuildMI(BB, X86::MOV32mi, 5),
1130 X86::ESP, ArgOffset).addImm(Val);
1131 } else {
1132 ArgReg = Args[i].Val ? getReg(Args[i].Val) : Args[i].Reg;
1133 addRegOffset(BuildMI(BB, X86::MOV32mr, 5),
1134 X86::ESP, ArgOffset).addReg(ArgReg);
1135 }
Misha Brukmanc8893fc2003-10-23 16:22:08 +00001136 break;
Chris Lattner3e130a22003-01-13 00:32:26 +00001137 case cLong:
Chris Lattnerce6096f2004-03-01 02:34:08 +00001138 ArgReg = Args[i].Val ? getReg(Args[i].Val) : Args[i].Reg;
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00001139 addRegOffset(BuildMI(BB, X86::MOV32mr, 5),
Misha Brukmanc8893fc2003-10-23 16:22:08 +00001140 X86::ESP, ArgOffset).addReg(ArgReg);
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00001141 addRegOffset(BuildMI(BB, X86::MOV32mr, 5),
Misha Brukmanc8893fc2003-10-23 16:22:08 +00001142 X86::ESP, ArgOffset+4).addReg(ArgReg+1);
1143 ArgOffset += 4; // 8 byte entry, not 4.
1144 break;
1145
Chris Lattner065faeb2002-12-28 20:24:02 +00001146 case cFP:
Chris Lattnerce6096f2004-03-01 02:34:08 +00001147 ArgReg = Args[i].Val ? getReg(Args[i].Val) : Args[i].Reg;
Misha Brukmanc8893fc2003-10-23 16:22:08 +00001148 if (Args[i].Ty == Type::FloatTy) {
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00001149 addRegOffset(BuildMI(BB, X86::FST32m, 5),
Misha Brukmanc8893fc2003-10-23 16:22:08 +00001150 X86::ESP, ArgOffset).addReg(ArgReg);
1151 } else {
1152 assert(Args[i].Ty == Type::DoubleTy && "Unknown FP type!");
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00001153 addRegOffset(BuildMI(BB, X86::FST64m, 5),
Misha Brukmanc8893fc2003-10-23 16:22:08 +00001154 X86::ESP, ArgOffset).addReg(ArgReg);
1155 ArgOffset += 4; // 8 byte entry, not 4.
1156 }
1157 break;
Chris Lattner065faeb2002-12-28 20:24:02 +00001158
Chris Lattner3e130a22003-01-13 00:32:26 +00001159 default: assert(0 && "Unknown class!");
Chris Lattner065faeb2002-12-28 20:24:02 +00001160 }
1161 ArgOffset += 4;
Chris Lattner94af4142002-12-25 05:13:53 +00001162 }
Chris Lattner3e130a22003-01-13 00:32:26 +00001163 } else {
Chris Lattneree352852004-02-29 07:22:16 +00001164 BuildMI(BB, X86::ADJCALLSTACKDOWN, 1).addImm(0);
Chris Lattner94af4142002-12-25 05:13:53 +00001165 }
Chris Lattner6e49a4b2002-12-13 14:13:27 +00001166
Chris Lattner3e130a22003-01-13 00:32:26 +00001167 BB->push_back(CallMI);
Misha Brukman0d2cf3a2002-12-04 19:22:53 +00001168
Chris Lattneree352852004-02-29 07:22:16 +00001169 BuildMI(BB, X86::ADJCALLSTACKUP, 1).addImm(NumBytes);
Chris Lattnera3243642002-12-04 23:45:28 +00001170
1171 // If there is a return value, scavenge the result from the location the call
1172 // leaves it in...
1173 //
Chris Lattner3e130a22003-01-13 00:32:26 +00001174 if (Ret.Ty != Type::VoidTy) {
1175 unsigned DestClass = getClassB(Ret.Ty);
1176 switch (DestClass) {
Brian Gaeke20244b72002-12-12 15:33:40 +00001177 case cByte:
1178 case cShort:
1179 case cInt: {
1180 // Integral results are in %eax, or the appropriate portion
1181 // thereof.
1182 static const unsigned regRegMove[] = {
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00001183 X86::MOV8rr, X86::MOV16rr, X86::MOV32rr
Brian Gaeke20244b72002-12-12 15:33:40 +00001184 };
1185 static const unsigned AReg[] = { X86::AL, X86::AX, X86::EAX };
Chris Lattner3e130a22003-01-13 00:32:26 +00001186 BuildMI(BB, regRegMove[DestClass], 1, Ret.Reg).addReg(AReg[DestClass]);
Chris Lattner4fa1acc2002-12-04 23:50:28 +00001187 break;
Brian Gaeke20244b72002-12-12 15:33:40 +00001188 }
Chris Lattner94af4142002-12-25 05:13:53 +00001189 case cFP: // Floating-point return values live in %ST(0)
Chris Lattner3e130a22003-01-13 00:32:26 +00001190 BuildMI(BB, X86::FpGETRESULT, 1, Ret.Reg);
Brian Gaeke20244b72002-12-12 15:33:40 +00001191 break;
Chris Lattner3e130a22003-01-13 00:32:26 +00001192 case cLong: // Long values are left in EDX:EAX
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00001193 BuildMI(BB, X86::MOV32rr, 1, Ret.Reg).addReg(X86::EAX);
1194 BuildMI(BB, X86::MOV32rr, 1, Ret.Reg+1).addReg(X86::EDX);
Chris Lattner3e130a22003-01-13 00:32:26 +00001195 break;
1196 default: assert(0 && "Unknown class!");
Chris Lattner4fa1acc2002-12-04 23:50:28 +00001197 }
Chris Lattnera3243642002-12-04 23:45:28 +00001198 }
Brian Gaekefa8d5712002-11-22 11:07:01 +00001199}
Chris Lattner2df035b2002-11-02 19:27:56 +00001200
Chris Lattner3e130a22003-01-13 00:32:26 +00001201
1202/// visitCallInst - Push args on stack and do a procedure call instruction.
1203void ISel::visitCallInst(CallInst &CI) {
1204 MachineInstr *TheCall;
1205 if (Function *F = CI.getCalledFunction()) {
Chris Lattnereca195e2003-05-08 19:44:13 +00001206 // Is it an intrinsic function call?
Brian Gaeked0fde302003-11-11 22:41:34 +00001207 if (Intrinsic::ID ID = (Intrinsic::ID)F->getIntrinsicID()) {
Chris Lattnereca195e2003-05-08 19:44:13 +00001208 visitIntrinsicCall(ID, CI); // Special intrinsics are not handled here
1209 return;
1210 }
1211
Chris Lattner3e130a22003-01-13 00:32:26 +00001212 // Emit a CALL instruction with PC-relative displacement.
1213 TheCall = BuildMI(X86::CALLpcrel32, 1).addGlobalAddress(F, true);
1214 } else { // Emit an indirect call...
1215 unsigned Reg = getReg(CI.getCalledValue());
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00001216 TheCall = BuildMI(X86::CALL32r, 1).addReg(Reg);
Chris Lattner3e130a22003-01-13 00:32:26 +00001217 }
1218
1219 std::vector<ValueRecord> Args;
1220 for (unsigned i = 1, e = CI.getNumOperands(); i != e; ++i)
Chris Lattner5e2cb8b2003-08-04 02:12:48 +00001221 Args.push_back(ValueRecord(CI.getOperand(i)));
Chris Lattner3e130a22003-01-13 00:32:26 +00001222
1223 unsigned DestReg = CI.getType() != Type::VoidTy ? getReg(CI) : 0;
1224 doCall(ValueRecord(DestReg, CI.getType()), TheCall, Args);
Misha Brukmanc8893fc2003-10-23 16:22:08 +00001225}
Chris Lattner3e130a22003-01-13 00:32:26 +00001226
Chris Lattneraeb54b82003-08-28 21:23:43 +00001227
Chris Lattner44827152003-12-28 09:47:19 +00001228/// LowerUnknownIntrinsicFunctionCalls - This performs a prepass over the
1229/// function, lowering any calls to unknown intrinsic functions into the
1230/// equivalent LLVM code.
Misha Brukman538607f2004-03-01 23:53:11 +00001231///
Chris Lattner44827152003-12-28 09:47:19 +00001232void ISel::LowerUnknownIntrinsicFunctionCalls(Function &F) {
1233 for (Function::iterator BB = F.begin(), E = F.end(); BB != E; ++BB)
1234 for (BasicBlock::iterator I = BB->begin(), E = BB->end(); I != E; )
1235 if (CallInst *CI = dyn_cast<CallInst>(I++))
1236 if (Function *F = CI->getCalledFunction())
1237 switch (F->getIntrinsicID()) {
Chris Lattneraed386e2003-12-28 09:53:23 +00001238 case Intrinsic::not_intrinsic:
Chris Lattner44827152003-12-28 09:47:19 +00001239 case Intrinsic::va_start:
1240 case Intrinsic::va_copy:
1241 case Intrinsic::va_end:
Chris Lattner0e5b79c2004-02-15 01:04:03 +00001242 case Intrinsic::returnaddress:
1243 case Intrinsic::frameaddress:
Chris Lattner915e5e52004-02-12 17:53:22 +00001244 case Intrinsic::memcpy:
Chris Lattner2a0f2242004-02-14 04:46:05 +00001245 case Intrinsic::memset:
Chris Lattner44827152003-12-28 09:47:19 +00001246 // We directly implement these intrinsics
1247 break;
1248 default:
1249 // All other intrinsic calls we must lower.
1250 Instruction *Before = CI->getPrev();
Chris Lattnerf70e0c22003-12-28 21:23:38 +00001251 TM.getIntrinsicLowering().LowerIntrinsicCall(CI);
Chris Lattner44827152003-12-28 09:47:19 +00001252 if (Before) { // Move iterator to instruction after call
1253 I = Before; ++I;
1254 } else {
1255 I = BB->begin();
1256 }
1257 }
1258
1259}
1260
Brian Gaeked0fde302003-11-11 22:41:34 +00001261void ISel::visitIntrinsicCall(Intrinsic::ID ID, CallInst &CI) {
Chris Lattnereca195e2003-05-08 19:44:13 +00001262 unsigned TmpReg1, TmpReg2;
1263 switch (ID) {
Brian Gaeked0fde302003-11-11 22:41:34 +00001264 case Intrinsic::va_start:
Chris Lattnereca195e2003-05-08 19:44:13 +00001265 // Get the address of the first vararg value...
Chris Lattner73815062003-10-18 05:56:40 +00001266 TmpReg1 = getReg(CI);
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00001267 addFrameReference(BuildMI(BB, X86::LEA32r, 5, TmpReg1), VarArgsFrameIndex);
Chris Lattnereca195e2003-05-08 19:44:13 +00001268 return;
1269
Brian Gaeked0fde302003-11-11 22:41:34 +00001270 case Intrinsic::va_copy:
Chris Lattner73815062003-10-18 05:56:40 +00001271 TmpReg1 = getReg(CI);
1272 TmpReg2 = getReg(CI.getOperand(1));
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00001273 BuildMI(BB, X86::MOV32rr, 1, TmpReg1).addReg(TmpReg2);
Chris Lattnereca195e2003-05-08 19:44:13 +00001274 return;
Brian Gaeked0fde302003-11-11 22:41:34 +00001275 case Intrinsic::va_end: return; // Noop on X86
Chris Lattnereca195e2003-05-08 19:44:13 +00001276
Chris Lattner0e5b79c2004-02-15 01:04:03 +00001277 case Intrinsic::returnaddress:
1278 case Intrinsic::frameaddress:
1279 TmpReg1 = getReg(CI);
1280 if (cast<Constant>(CI.getOperand(1))->isNullValue()) {
1281 if (ID == Intrinsic::returnaddress) {
1282 // Just load the return address
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00001283 addFrameReference(BuildMI(BB, X86::MOV32rm, 4, TmpReg1),
Chris Lattner0e5b79c2004-02-15 01:04:03 +00001284 ReturnAddressIndex);
1285 } else {
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00001286 addFrameReference(BuildMI(BB, X86::LEA32r, 4, TmpReg1),
Chris Lattner0e5b79c2004-02-15 01:04:03 +00001287 ReturnAddressIndex, -4);
1288 }
1289 } else {
1290 // Values other than zero are not implemented yet.
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00001291 BuildMI(BB, X86::MOV32ri, 1, TmpReg1).addImm(0);
Chris Lattner0e5b79c2004-02-15 01:04:03 +00001292 }
1293 return;
1294
Chris Lattner915e5e52004-02-12 17:53:22 +00001295 case Intrinsic::memcpy: {
1296 assert(CI.getNumOperands() == 5 && "Illegal llvm.memcpy call!");
1297 unsigned Align = 1;
1298 if (ConstantInt *AlignC = dyn_cast<ConstantInt>(CI.getOperand(4))) {
1299 Align = AlignC->getRawValue();
1300 if (Align == 0) Align = 1;
1301 }
1302
1303 // Turn the byte code into # iterations
Chris Lattner915e5e52004-02-12 17:53:22 +00001304 unsigned CountReg;
Chris Lattner2a0f2242004-02-14 04:46:05 +00001305 unsigned Opcode;
Chris Lattner915e5e52004-02-12 17:53:22 +00001306 switch (Align & 3) {
1307 case 2: // WORD aligned
Chris Lattner07122832004-02-13 23:36:47 +00001308 if (ConstantInt *I = dyn_cast<ConstantInt>(CI.getOperand(3))) {
1309 CountReg = getReg(ConstantUInt::get(Type::UIntTy, I->getRawValue()/2));
1310 } else {
1311 CountReg = makeAnotherReg(Type::IntTy);
Chris Lattner8dd8d262004-02-26 01:20:02 +00001312 unsigned ByteReg = getReg(CI.getOperand(3));
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00001313 BuildMI(BB, X86::SHR32ri, 2, CountReg).addReg(ByteReg).addImm(1);
Chris Lattner07122832004-02-13 23:36:47 +00001314 }
Chris Lattner2a0f2242004-02-14 04:46:05 +00001315 Opcode = X86::REP_MOVSW;
Chris Lattner915e5e52004-02-12 17:53:22 +00001316 break;
1317 case 0: // DWORD aligned
Chris Lattner07122832004-02-13 23:36:47 +00001318 if (ConstantInt *I = dyn_cast<ConstantInt>(CI.getOperand(3))) {
1319 CountReg = getReg(ConstantUInt::get(Type::UIntTy, I->getRawValue()/4));
1320 } else {
1321 CountReg = makeAnotherReg(Type::IntTy);
Chris Lattner8dd8d262004-02-26 01:20:02 +00001322 unsigned ByteReg = getReg(CI.getOperand(3));
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00001323 BuildMI(BB, X86::SHR32ri, 2, CountReg).addReg(ByteReg).addImm(2);
Chris Lattner07122832004-02-13 23:36:47 +00001324 }
Chris Lattner2a0f2242004-02-14 04:46:05 +00001325 Opcode = X86::REP_MOVSD;
Chris Lattner915e5e52004-02-12 17:53:22 +00001326 break;
Chris Lattner8dd8d262004-02-26 01:20:02 +00001327 default: // BYTE aligned
Chris Lattner07122832004-02-13 23:36:47 +00001328 CountReg = getReg(CI.getOperand(3));
Chris Lattner2a0f2242004-02-14 04:46:05 +00001329 Opcode = X86::REP_MOVSB;
Chris Lattner915e5e52004-02-12 17:53:22 +00001330 break;
1331 }
1332
1333 // No matter what the alignment is, we put the source in ESI, the
1334 // destination in EDI, and the count in ECX.
1335 TmpReg1 = getReg(CI.getOperand(1));
1336 TmpReg2 = getReg(CI.getOperand(2));
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00001337 BuildMI(BB, X86::MOV32rr, 1, X86::ECX).addReg(CountReg);
1338 BuildMI(BB, X86::MOV32rr, 1, X86::EDI).addReg(TmpReg1);
1339 BuildMI(BB, X86::MOV32rr, 1, X86::ESI).addReg(TmpReg2);
Chris Lattner2a0f2242004-02-14 04:46:05 +00001340 BuildMI(BB, Opcode, 0);
1341 return;
1342 }
1343 case Intrinsic::memset: {
1344 assert(CI.getNumOperands() == 5 && "Illegal llvm.memset call!");
1345 unsigned Align = 1;
1346 if (ConstantInt *AlignC = dyn_cast<ConstantInt>(CI.getOperand(4))) {
1347 Align = AlignC->getRawValue();
1348 if (Align == 0) Align = 1;
Chris Lattner915e5e52004-02-12 17:53:22 +00001349 }
1350
Chris Lattner2a0f2242004-02-14 04:46:05 +00001351 // Turn the byte code into # iterations
Chris Lattner2a0f2242004-02-14 04:46:05 +00001352 unsigned CountReg;
1353 unsigned Opcode;
1354 if (ConstantInt *ValC = dyn_cast<ConstantInt>(CI.getOperand(2))) {
1355 unsigned Val = ValC->getRawValue() & 255;
1356
1357 // If the value is a constant, then we can potentially use larger copies.
1358 switch (Align & 3) {
1359 case 2: // WORD aligned
1360 if (ConstantInt *I = dyn_cast<ConstantInt>(CI.getOperand(3))) {
Chris Lattner300d0ed2004-02-14 06:00:36 +00001361 CountReg =getReg(ConstantUInt::get(Type::UIntTy, I->getRawValue()/2));
Chris Lattner2a0f2242004-02-14 04:46:05 +00001362 } else {
1363 CountReg = makeAnotherReg(Type::IntTy);
Chris Lattner8dd8d262004-02-26 01:20:02 +00001364 unsigned ByteReg = getReg(CI.getOperand(3));
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00001365 BuildMI(BB, X86::SHR32ri, 2, CountReg).addReg(ByteReg).addImm(1);
Chris Lattner2a0f2242004-02-14 04:46:05 +00001366 }
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00001367 BuildMI(BB, X86::MOV16ri, 1, X86::AX).addImm((Val << 8) | Val);
Chris Lattner2a0f2242004-02-14 04:46:05 +00001368 Opcode = X86::REP_STOSW;
1369 break;
1370 case 0: // DWORD aligned
1371 if (ConstantInt *I = dyn_cast<ConstantInt>(CI.getOperand(3))) {
Chris Lattner300d0ed2004-02-14 06:00:36 +00001372 CountReg =getReg(ConstantUInt::get(Type::UIntTy, I->getRawValue()/4));
Chris Lattner2a0f2242004-02-14 04:46:05 +00001373 } else {
1374 CountReg = makeAnotherReg(Type::IntTy);
Chris Lattner8dd8d262004-02-26 01:20:02 +00001375 unsigned ByteReg = getReg(CI.getOperand(3));
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00001376 BuildMI(BB, X86::SHR32ri, 2, CountReg).addReg(ByteReg).addImm(2);
Chris Lattner2a0f2242004-02-14 04:46:05 +00001377 }
1378 Val = (Val << 8) | Val;
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00001379 BuildMI(BB, X86::MOV32ri, 1, X86::EAX).addImm((Val << 16) | Val);
Chris Lattner2a0f2242004-02-14 04:46:05 +00001380 Opcode = X86::REP_STOSD;
1381 break;
Chris Lattner8dd8d262004-02-26 01:20:02 +00001382 default: // BYTE aligned
Chris Lattner2a0f2242004-02-14 04:46:05 +00001383 CountReg = getReg(CI.getOperand(3));
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00001384 BuildMI(BB, X86::MOV8ri, 1, X86::AL).addImm(Val);
Chris Lattner2a0f2242004-02-14 04:46:05 +00001385 Opcode = X86::REP_STOSB;
1386 break;
1387 }
1388 } else {
1389 // If it's not a constant value we are storing, just fall back. We could
1390 // try to be clever to form 16 bit and 32 bit values, but we don't yet.
1391 unsigned ValReg = getReg(CI.getOperand(2));
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00001392 BuildMI(BB, X86::MOV8rr, 1, X86::AL).addReg(ValReg);
Chris Lattner2a0f2242004-02-14 04:46:05 +00001393 CountReg = getReg(CI.getOperand(3));
1394 Opcode = X86::REP_STOSB;
1395 }
1396
1397 // No matter what the alignment is, we put the source in ESI, the
1398 // destination in EDI, and the count in ECX.
1399 TmpReg1 = getReg(CI.getOperand(1));
1400 //TmpReg2 = getReg(CI.getOperand(2));
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00001401 BuildMI(BB, X86::MOV32rr, 1, X86::ECX).addReg(CountReg);
1402 BuildMI(BB, X86::MOV32rr, 1, X86::EDI).addReg(TmpReg1);
Chris Lattner2a0f2242004-02-14 04:46:05 +00001403 BuildMI(BB, Opcode, 0);
Chris Lattner915e5e52004-02-12 17:53:22 +00001404 return;
1405 }
1406
Chris Lattner44827152003-12-28 09:47:19 +00001407 default: assert(0 && "Error: unknown intrinsics should have been lowered!");
Chris Lattnereca195e2003-05-08 19:44:13 +00001408 }
1409}
1410
1411
Chris Lattnerb515f6d2003-05-08 20:49:25 +00001412/// visitSimpleBinary - Implement simple binary operators for integral types...
1413/// OperatorClass is one of: 0 for Add, 1 for Sub, 2 for And, 3 for Or, 4 for
1414/// Xor.
Misha Brukman538607f2004-03-01 23:53:11 +00001415///
Chris Lattnerb515f6d2003-05-08 20:49:25 +00001416void ISel::visitSimpleBinary(BinaryOperator &B, unsigned OperatorClass) {
1417 unsigned DestReg = getReg(B);
1418 MachineBasicBlock::iterator MI = BB->end();
1419 emitSimpleBinaryOperation(BB, MI, B.getOperand(0), B.getOperand(1),
1420 OperatorClass, DestReg);
1421}
Chris Lattner3e130a22003-01-13 00:32:26 +00001422
Chris Lattnerb2acc512003-10-19 21:09:10 +00001423/// emitSimpleBinaryOperation - Implement simple binary operators for integral
1424/// types... OperatorClass is one of: 0 for Add, 1 for Sub, 2 for And, 3 for
1425/// Or, 4 for Xor.
Chris Lattner68aad932002-11-02 20:13:22 +00001426///
Chris Lattnerb515f6d2003-05-08 20:49:25 +00001427/// emitSimpleBinaryOperation - Common code shared between visitSimpleBinary
1428/// and constant expression support.
Chris Lattnerb2acc512003-10-19 21:09:10 +00001429///
1430void ISel::emitSimpleBinaryOperation(MachineBasicBlock *MBB,
Chris Lattnerbaa58a52004-02-23 03:10:10 +00001431 MachineBasicBlock::iterator IP,
Chris Lattnerb515f6d2003-05-08 20:49:25 +00001432 Value *Op0, Value *Op1,
Chris Lattnerb2acc512003-10-19 21:09:10 +00001433 unsigned OperatorClass, unsigned DestReg) {
Chris Lattnerb515f6d2003-05-08 20:49:25 +00001434 unsigned Class = getClassB(Op0->getType());
Chris Lattnerb2acc512003-10-19 21:09:10 +00001435
1436 // sub 0, X -> neg X
1437 if (OperatorClass == 1 && Class != cLong)
Chris Lattneraf703622004-02-02 18:56:30 +00001438 if (ConstantInt *CI = dyn_cast<ConstantInt>(Op0)) {
Chris Lattnerb2acc512003-10-19 21:09:10 +00001439 if (CI->isNullValue()) {
1440 unsigned op1Reg = getReg(Op1, MBB, IP);
1441 switch (Class) {
1442 default: assert(0 && "Unknown class for this function!");
1443 case cByte:
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00001444 BuildMI(*MBB, IP, X86::NEG8r, 1, DestReg).addReg(op1Reg);
Chris Lattnerb2acc512003-10-19 21:09:10 +00001445 return;
1446 case cShort:
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00001447 BuildMI(*MBB, IP, X86::NEG16r, 1, DestReg).addReg(op1Reg);
Chris Lattnerb2acc512003-10-19 21:09:10 +00001448 return;
1449 case cInt:
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00001450 BuildMI(*MBB, IP, X86::NEG32r, 1, DestReg).addReg(op1Reg);
Chris Lattnerb2acc512003-10-19 21:09:10 +00001451 return;
1452 }
1453 }
Chris Lattner9f8fd6d2004-02-02 19:31:38 +00001454 } else if (ConstantFP *CFP = dyn_cast<ConstantFP>(Op0))
1455 if (CFP->isExactlyValue(-0.0)) {
1456 // -0.0 - X === -X
1457 unsigned op1Reg = getReg(Op1, MBB, IP);
Chris Lattneree352852004-02-29 07:22:16 +00001458 BuildMI(*MBB, IP, X86::FCHS, 1, DestReg).addReg(op1Reg);
Chris Lattner9f8fd6d2004-02-02 19:31:38 +00001459 return;
1460 }
Chris Lattnerb2acc512003-10-19 21:09:10 +00001461
Chris Lattner35333e12003-06-05 18:28:55 +00001462 if (!isa<ConstantInt>(Op1) || Class == cLong) {
1463 static const unsigned OpcodeTab[][4] = {
1464 // Arithmetic operators
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00001465 { X86::ADD8rr, X86::ADD16rr, X86::ADD32rr, X86::FpADD }, // ADD
1466 { X86::SUB8rr, X86::SUB16rr, X86::SUB32rr, X86::FpSUB }, // SUB
Chris Lattner35333e12003-06-05 18:28:55 +00001467
1468 // Bitwise operators
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00001469 { X86::AND8rr, X86::AND16rr, X86::AND32rr, 0 }, // AND
1470 { X86:: OR8rr, X86:: OR16rr, X86:: OR32rr, 0 }, // OR
1471 { X86::XOR8rr, X86::XOR16rr, X86::XOR32rr, 0 }, // XOR
Chris Lattner3e130a22003-01-13 00:32:26 +00001472 };
Chris Lattner35333e12003-06-05 18:28:55 +00001473
1474 bool isLong = false;
1475 if (Class == cLong) {
1476 isLong = true;
1477 Class = cInt; // Bottom 32 bits are handled just like ints
1478 }
1479
1480 unsigned Opcode = OpcodeTab[OperatorClass][Class];
1481 assert(Opcode && "Floating point arguments to logical inst?");
Chris Lattnerb2acc512003-10-19 21:09:10 +00001482 unsigned Op0r = getReg(Op0, MBB, IP);
1483 unsigned Op1r = getReg(Op1, MBB, IP);
Chris Lattneree352852004-02-29 07:22:16 +00001484 BuildMI(*MBB, IP, Opcode, 2, DestReg).addReg(Op0r).addReg(Op1r);
Chris Lattner35333e12003-06-05 18:28:55 +00001485
1486 if (isLong) { // Handle the upper 32 bits of long values...
1487 static const unsigned TopTab[] = {
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00001488 X86::ADC32rr, X86::SBB32rr, X86::AND32rr, X86::OR32rr, X86::XOR32rr
Chris Lattner35333e12003-06-05 18:28:55 +00001489 };
Chris Lattneree352852004-02-29 07:22:16 +00001490 BuildMI(*MBB, IP, TopTab[OperatorClass], 2,
Chris Lattnerb2acc512003-10-19 21:09:10 +00001491 DestReg+1).addReg(Op0r+1).addReg(Op1r+1);
Chris Lattner35333e12003-06-05 18:28:55 +00001492 }
Chris Lattnerb2acc512003-10-19 21:09:10 +00001493 return;
Chris Lattner3e130a22003-01-13 00:32:26 +00001494 }
Chris Lattnerb2acc512003-10-19 21:09:10 +00001495
1496 // Special case: op Reg, <const>
1497 ConstantInt *Op1C = cast<ConstantInt>(Op1);
1498 unsigned Op0r = getReg(Op0, MBB, IP);
1499
1500 // xor X, -1 -> not X
1501 if (OperatorClass == 4 && Op1C->isAllOnesValue()) {
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00001502 static unsigned const NOTTab[] = { X86::NOT8r, X86::NOT16r, X86::NOT32r };
Chris Lattneree352852004-02-29 07:22:16 +00001503 BuildMI(*MBB, IP, NOTTab[Class], 1, DestReg).addReg(Op0r);
Chris Lattnerb2acc512003-10-19 21:09:10 +00001504 return;
1505 }
1506
1507 // add X, -1 -> dec X
1508 if (OperatorClass == 0 && Op1C->isAllOnesValue()) {
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00001509 static unsigned const DECTab[] = { X86::DEC8r, X86::DEC16r, X86::DEC32r };
Chris Lattneree352852004-02-29 07:22:16 +00001510 BuildMI(*MBB, IP, DECTab[Class], 1, DestReg).addReg(Op0r);
Chris Lattnerb2acc512003-10-19 21:09:10 +00001511 return;
1512 }
1513
1514 // add X, 1 -> inc X
1515 if (OperatorClass == 0 && Op1C->equalsInt(1)) {
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00001516 static unsigned const DECTab[] = { X86::INC8r, X86::INC16r, X86::INC32r };
Chris Lattneree352852004-02-29 07:22:16 +00001517 BuildMI(*MBB, IP, DECTab[Class], 1, DestReg).addReg(Op0r);
Chris Lattnerb2acc512003-10-19 21:09:10 +00001518 return;
1519 }
1520
1521 static const unsigned OpcodeTab[][3] = {
1522 // Arithmetic operators
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00001523 { X86::ADD8ri, X86::ADD16ri, X86::ADD32ri }, // ADD
1524 { X86::SUB8ri, X86::SUB16ri, X86::SUB32ri }, // SUB
Chris Lattnerb2acc512003-10-19 21:09:10 +00001525
1526 // Bitwise operators
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00001527 { X86::AND8ri, X86::AND16ri, X86::AND32ri }, // AND
1528 { X86:: OR8ri, X86:: OR16ri, X86:: OR32ri }, // OR
1529 { X86::XOR8ri, X86::XOR16ri, X86::XOR32ri }, // XOR
Chris Lattnerb2acc512003-10-19 21:09:10 +00001530 };
1531
1532 assert(Class < 3 && "General code handles 64-bit integer types!");
1533 unsigned Opcode = OpcodeTab[OperatorClass][Class];
1534 uint64_t Op1v = cast<ConstantInt>(Op1C)->getRawValue();
1535
1536 // Mask off any upper bits of the constant, if there are any...
1537 Op1v &= (1ULL << (8 << Class)) - 1;
Chris Lattneree352852004-02-29 07:22:16 +00001538 BuildMI(*MBB, IP, Opcode, 2, DestReg).addReg(Op0r).addImm(Op1v);
Chris Lattnere2954c82002-11-02 20:04:26 +00001539}
1540
Chris Lattner3e130a22003-01-13 00:32:26 +00001541/// doMultiply - Emit appropriate instructions to multiply together the
1542/// registers op0Reg and op1Reg, and put the result in DestReg. The type of the
1543/// result should be given as DestTy.
1544///
Chris Lattnerbaa58a52004-02-23 03:10:10 +00001545void ISel::doMultiply(MachineBasicBlock *MBB, MachineBasicBlock::iterator MBBI,
Chris Lattner3e130a22003-01-13 00:32:26 +00001546 unsigned DestReg, const Type *DestTy,
Chris Lattner8a307e82002-12-16 19:32:50 +00001547 unsigned op0Reg, unsigned op1Reg) {
Chris Lattner3e130a22003-01-13 00:32:26 +00001548 unsigned Class = getClass(DestTy);
Chris Lattner94af4142002-12-25 05:13:53 +00001549 switch (Class) {
1550 case cFP: // Floating point multiply
Chris Lattneree352852004-02-29 07:22:16 +00001551 BuildMI(*MBB, MBBI, X86::FpMUL, 2, DestReg).addReg(op0Reg).addReg(op1Reg);
Chris Lattner94af4142002-12-25 05:13:53 +00001552 return;
Chris Lattner0f1c4612003-06-21 17:16:58 +00001553 case cInt:
1554 case cShort:
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00001555 BuildMI(*MBB, MBBI, Class == cInt ? X86::IMUL32rr:X86::IMUL16rr, 2, DestReg)
Chris Lattner0f1c4612003-06-21 17:16:58 +00001556 .addReg(op0Reg).addReg(op1Reg);
1557 return;
1558 case cByte:
1559 // Must use the MUL instruction, which forces use of AL...
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00001560 BuildMI(*MBB, MBBI, X86::MOV8rr, 1, X86::AL).addReg(op0Reg);
1561 BuildMI(*MBB, MBBI, X86::MUL8r, 1).addReg(op1Reg);
1562 BuildMI(*MBB, MBBI, X86::MOV8rr, 1, DestReg).addReg(X86::AL);
Chris Lattner0f1c4612003-06-21 17:16:58 +00001563 return;
Chris Lattner94af4142002-12-25 05:13:53 +00001564 default:
Chris Lattner3e130a22003-01-13 00:32:26 +00001565 case cLong: assert(0 && "doMultiply cannot operate on LONG values!");
Chris Lattner94af4142002-12-25 05:13:53 +00001566 }
Brian Gaeke20244b72002-12-12 15:33:40 +00001567}
1568
Chris Lattnerb2acc512003-10-19 21:09:10 +00001569// ExactLog2 - This function solves for (Val == 1 << (N-1)) and returns N. It
1570// returns zero when the input is not exactly a power of two.
1571static unsigned ExactLog2(unsigned Val) {
1572 if (Val == 0) return 0;
1573 unsigned Count = 0;
1574 while (Val != 1) {
1575 if (Val & 1) return 0;
1576 Val >>= 1;
1577 ++Count;
1578 }
1579 return Count+1;
1580}
1581
1582void ISel::doMultiplyConst(MachineBasicBlock *MBB,
Chris Lattnerbaa58a52004-02-23 03:10:10 +00001583 MachineBasicBlock::iterator IP,
Chris Lattnerb2acc512003-10-19 21:09:10 +00001584 unsigned DestReg, const Type *DestTy,
1585 unsigned op0Reg, unsigned ConstRHS) {
1586 unsigned Class = getClass(DestTy);
1587
1588 // If the element size is exactly a power of 2, use a shift to get it.
1589 if (unsigned Shift = ExactLog2(ConstRHS)) {
1590 switch (Class) {
1591 default: assert(0 && "Unknown class for this function!");
1592 case cByte:
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00001593 BuildMI(*MBB, IP, X86::SHL32ri,2, DestReg).addReg(op0Reg).addImm(Shift-1);
Chris Lattnerb2acc512003-10-19 21:09:10 +00001594 return;
1595 case cShort:
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00001596 BuildMI(*MBB, IP, X86::SHL32ri,2, DestReg).addReg(op0Reg).addImm(Shift-1);
Chris Lattnerb2acc512003-10-19 21:09:10 +00001597 return;
1598 case cInt:
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00001599 BuildMI(*MBB, IP, X86::SHL32ri,2, DestReg).addReg(op0Reg).addImm(Shift-1);
Chris Lattnerb2acc512003-10-19 21:09:10 +00001600 return;
1601 }
1602 }
Chris Lattnerc01d1232003-10-20 03:42:58 +00001603
1604 if (Class == cShort) {
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00001605 BuildMI(*MBB, IP, X86::IMUL16rri,2,DestReg).addReg(op0Reg).addImm(ConstRHS);
Chris Lattnerc01d1232003-10-20 03:42:58 +00001606 return;
1607 } else if (Class == cInt) {
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00001608 BuildMI(*MBB, IP, X86::IMUL32rri,2,DestReg).addReg(op0Reg).addImm(ConstRHS);
Chris Lattnerc01d1232003-10-20 03:42:58 +00001609 return;
1610 }
Chris Lattnerb2acc512003-10-19 21:09:10 +00001611
1612 // Most general case, emit a normal multiply...
Chris Lattner6e173a02004-02-17 06:16:44 +00001613 static const unsigned MOVriTab[] = {
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00001614 X86::MOV8ri, X86::MOV16ri, X86::MOV32ri
Chris Lattnerb2acc512003-10-19 21:09:10 +00001615 };
1616
1617 unsigned TmpReg = makeAnotherReg(DestTy);
Chris Lattneree352852004-02-29 07:22:16 +00001618 BuildMI(*MBB, IP, MOVriTab[Class], 1, TmpReg).addImm(ConstRHS);
Chris Lattnerb2acc512003-10-19 21:09:10 +00001619
1620 // Emit a MUL to multiply the register holding the index by
1621 // elementSize, putting the result in OffsetReg.
1622 doMultiply(MBB, IP, DestReg, DestTy, op0Reg, TmpReg);
1623}
1624
Chris Lattnerca9671d2002-11-02 20:28:58 +00001625/// visitMul - Multiplies are not simple binary operators because they must deal
1626/// with the EAX register explicitly.
1627///
1628void ISel::visitMul(BinaryOperator &I) {
Chris Lattner202a2d02002-12-13 13:07:42 +00001629 unsigned Op0Reg = getReg(I.getOperand(0));
Chris Lattner3e130a22003-01-13 00:32:26 +00001630 unsigned DestReg = getReg(I);
1631
1632 // Simple scalar multiply?
1633 if (I.getType() != Type::LongTy && I.getType() != Type::ULongTy) {
Chris Lattnerb2acc512003-10-19 21:09:10 +00001634 if (ConstantInt *CI = dyn_cast<ConstantInt>(I.getOperand(1))) {
1635 unsigned Val = (unsigned)CI->getRawValue(); // Cannot be 64-bit constant
1636 MachineBasicBlock::iterator MBBI = BB->end();
1637 doMultiplyConst(BB, MBBI, DestReg, I.getType(), Op0Reg, Val);
1638 } else {
1639 unsigned Op1Reg = getReg(I.getOperand(1));
1640 MachineBasicBlock::iterator MBBI = BB->end();
1641 doMultiply(BB, MBBI, DestReg, I.getType(), Op0Reg, Op1Reg);
1642 }
Chris Lattner3e130a22003-01-13 00:32:26 +00001643 } else {
Chris Lattnerb2acc512003-10-19 21:09:10 +00001644 unsigned Op1Reg = getReg(I.getOperand(1));
1645
Chris Lattner3e130a22003-01-13 00:32:26 +00001646 // Long value. We have to do things the hard way...
1647 // Multiply the two low parts... capturing carry into EDX
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00001648 BuildMI(BB, X86::MOV32rr, 1, X86::EAX).addReg(Op0Reg);
1649 BuildMI(BB, X86::MUL32r, 1).addReg(Op1Reg); // AL*BL
Chris Lattner3e130a22003-01-13 00:32:26 +00001650
1651 unsigned OverflowReg = makeAnotherReg(Type::UIntTy);
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00001652 BuildMI(BB, X86::MOV32rr, 1, DestReg).addReg(X86::EAX); // AL*BL
1653 BuildMI(BB, X86::MOV32rr, 1, OverflowReg).addReg(X86::EDX); // AL*BL >> 32
Chris Lattner3e130a22003-01-13 00:32:26 +00001654
1655 MachineBasicBlock::iterator MBBI = BB->end();
Chris Lattner034acf02003-06-21 18:15:27 +00001656 unsigned AHBLReg = makeAnotherReg(Type::UIntTy); // AH*BL
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00001657 BuildMI(*BB, MBBI, X86::IMUL32rr,2,AHBLReg).addReg(Op0Reg+1).addReg(Op1Reg);
Chris Lattner3e130a22003-01-13 00:32:26 +00001658
1659 unsigned AHBLplusOverflowReg = makeAnotherReg(Type::UIntTy);
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00001660 BuildMI(*BB, MBBI, X86::ADD32rr, 2, // AH*BL+(AL*BL >> 32)
Misha Brukmanc8893fc2003-10-23 16:22:08 +00001661 AHBLplusOverflowReg).addReg(AHBLReg).addReg(OverflowReg);
Chris Lattner3e130a22003-01-13 00:32:26 +00001662
1663 MBBI = BB->end();
Chris Lattner034acf02003-06-21 18:15:27 +00001664 unsigned ALBHReg = makeAnotherReg(Type::UIntTy); // AL*BH
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00001665 BuildMI(*BB, MBBI, X86::IMUL32rr,2,ALBHReg).addReg(Op0Reg).addReg(Op1Reg+1);
Chris Lattner3e130a22003-01-13 00:32:26 +00001666
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00001667 BuildMI(*BB, MBBI, X86::ADD32rr, 2, // AL*BH + AH*BL + (AL*BL >> 32)
Misha Brukmanc8893fc2003-10-23 16:22:08 +00001668 DestReg+1).addReg(AHBLplusOverflowReg).addReg(ALBHReg);
Chris Lattner3e130a22003-01-13 00:32:26 +00001669 }
Chris Lattnerf01729e2002-11-02 20:54:46 +00001670}
Chris Lattnerca9671d2002-11-02 20:28:58 +00001671
Chris Lattner06925362002-11-17 21:56:38 +00001672
Chris Lattnerf01729e2002-11-02 20:54:46 +00001673/// visitDivRem - Handle division and remainder instructions... these
1674/// instruction both require the same instructions to be generated, they just
1675/// select the result from a different register. Note that both of these
1676/// instructions work differently for signed and unsigned operands.
1677///
1678void ISel::visitDivRem(BinaryOperator &I) {
Chris Lattnercadff442003-10-23 17:21:43 +00001679 unsigned Op0Reg = getReg(I.getOperand(0));
1680 unsigned Op1Reg = getReg(I.getOperand(1));
1681 unsigned ResultReg = getReg(I);
Chris Lattner94af4142002-12-25 05:13:53 +00001682
Chris Lattnercadff442003-10-23 17:21:43 +00001683 MachineBasicBlock::iterator IP = BB->end();
1684 emitDivRemOperation(BB, IP, Op0Reg, Op1Reg, I.getOpcode() == Instruction::Div,
1685 I.getType(), ResultReg);
1686}
1687
1688void ISel::emitDivRemOperation(MachineBasicBlock *BB,
Chris Lattnerbaa58a52004-02-23 03:10:10 +00001689 MachineBasicBlock::iterator IP,
Chris Lattnercadff442003-10-23 17:21:43 +00001690 unsigned Op0Reg, unsigned Op1Reg, bool isDiv,
1691 const Type *Ty, unsigned ResultReg) {
1692 unsigned Class = getClass(Ty);
Chris Lattner94af4142002-12-25 05:13:53 +00001693 switch (Class) {
Chris Lattner3e130a22003-01-13 00:32:26 +00001694 case cFP: // Floating point divide
Chris Lattnercadff442003-10-23 17:21:43 +00001695 if (isDiv) {
Chris Lattneree352852004-02-29 07:22:16 +00001696 BuildMI(*BB, IP, X86::FpDIV, 2, ResultReg).addReg(Op0Reg).addReg(Op1Reg);
Chris Lattner5e2cb8b2003-08-04 02:12:48 +00001697 } else { // Floating point remainder...
Chris Lattner3e130a22003-01-13 00:32:26 +00001698 MachineInstr *TheCall =
Misha Brukmanc8893fc2003-10-23 16:22:08 +00001699 BuildMI(X86::CALLpcrel32, 1).addExternalSymbol("fmod", true);
Chris Lattner3e130a22003-01-13 00:32:26 +00001700 std::vector<ValueRecord> Args;
Chris Lattnercadff442003-10-23 17:21:43 +00001701 Args.push_back(ValueRecord(Op0Reg, Type::DoubleTy));
1702 Args.push_back(ValueRecord(Op1Reg, Type::DoubleTy));
Chris Lattner3e130a22003-01-13 00:32:26 +00001703 doCall(ValueRecord(ResultReg, Type::DoubleTy), TheCall, Args);
1704 }
Chris Lattner94af4142002-12-25 05:13:53 +00001705 return;
Chris Lattner3e130a22003-01-13 00:32:26 +00001706 case cLong: {
1707 static const char *FnName[] =
1708 { "__moddi3", "__divdi3", "__umoddi3", "__udivdi3" };
1709
Chris Lattnercadff442003-10-23 17:21:43 +00001710 unsigned NameIdx = Ty->isUnsigned()*2 + isDiv;
Chris Lattner3e130a22003-01-13 00:32:26 +00001711 MachineInstr *TheCall =
1712 BuildMI(X86::CALLpcrel32, 1).addExternalSymbol(FnName[NameIdx], true);
1713
1714 std::vector<ValueRecord> Args;
Chris Lattnercadff442003-10-23 17:21:43 +00001715 Args.push_back(ValueRecord(Op0Reg, Type::LongTy));
1716 Args.push_back(ValueRecord(Op1Reg, Type::LongTy));
Chris Lattner3e130a22003-01-13 00:32:26 +00001717 doCall(ValueRecord(ResultReg, Type::LongTy), TheCall, Args);
1718 return;
1719 }
1720 case cByte: case cShort: case cInt:
Misha Brukmancf00c4a2003-10-10 17:57:28 +00001721 break; // Small integrals, handled below...
Chris Lattner3e130a22003-01-13 00:32:26 +00001722 default: assert(0 && "Unknown class!");
Chris Lattner94af4142002-12-25 05:13:53 +00001723 }
Chris Lattnerf01729e2002-11-02 20:54:46 +00001724
1725 static const unsigned Regs[] ={ X86::AL , X86::AX , X86::EAX };
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00001726 static const unsigned MovOpcode[]={ X86::MOV8rr, X86::MOV16rr, X86::MOV32rr };
1727 static const unsigned SarOpcode[]={ X86::SAR8ri, X86::SAR16ri, X86::SAR32ri };
1728 static const unsigned ClrOpcode[]={ X86::MOV8ri, X86::MOV16ri, X86::MOV32ri };
Chris Lattnerf01729e2002-11-02 20:54:46 +00001729 static const unsigned ExtRegs[] ={ X86::AH , X86::DX , X86::EDX };
1730
1731 static const unsigned DivOpcode[][4] = {
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00001732 { X86::DIV8r , X86::DIV16r , X86::DIV32r , 0 }, // Unsigned division
1733 { X86::IDIV8r, X86::IDIV16r, X86::IDIV32r, 0 }, // Signed division
Chris Lattnerf01729e2002-11-02 20:54:46 +00001734 };
1735
Chris Lattnercadff442003-10-23 17:21:43 +00001736 bool isSigned = Ty->isSigned();
Chris Lattnerf01729e2002-11-02 20:54:46 +00001737 unsigned Reg = Regs[Class];
1738 unsigned ExtReg = ExtRegs[Class];
Chris Lattnerf01729e2002-11-02 20:54:46 +00001739
1740 // Put the first operand into one of the A registers...
Chris Lattneree352852004-02-29 07:22:16 +00001741 BuildMI(*BB, IP, MovOpcode[Class], 1, Reg).addReg(Op0Reg);
Chris Lattnerf01729e2002-11-02 20:54:46 +00001742
1743 if (isSigned) {
1744 // Emit a sign extension instruction...
Chris Lattnercadff442003-10-23 17:21:43 +00001745 unsigned ShiftResult = makeAnotherReg(Ty);
Chris Lattneree352852004-02-29 07:22:16 +00001746 BuildMI(*BB, IP, SarOpcode[Class], 2,ShiftResult).addReg(Op0Reg).addImm(31);
1747 BuildMI(*BB, IP, MovOpcode[Class], 1, ExtReg).addReg(ShiftResult);
Chris Lattnerf01729e2002-11-02 20:54:46 +00001748 } else {
Alkis Evlogimenosf998a7e2004-01-12 07:22:45 +00001749 // If unsigned, emit a zeroing instruction... (reg = 0)
Chris Lattneree352852004-02-29 07:22:16 +00001750 BuildMI(*BB, IP, ClrOpcode[Class], 2, ExtReg).addImm(0);
Chris Lattnerf01729e2002-11-02 20:54:46 +00001751 }
1752
Chris Lattner06925362002-11-17 21:56:38 +00001753 // Emit the appropriate divide or remainder instruction...
Chris Lattneree352852004-02-29 07:22:16 +00001754 BuildMI(*BB, IP, DivOpcode[isSigned][Class], 1).addReg(Op1Reg);
Chris Lattner06925362002-11-17 21:56:38 +00001755
Chris Lattnerf01729e2002-11-02 20:54:46 +00001756 // Figure out which register we want to pick the result out of...
Chris Lattnercadff442003-10-23 17:21:43 +00001757 unsigned DestReg = isDiv ? Reg : ExtReg;
Chris Lattnerf01729e2002-11-02 20:54:46 +00001758
Chris Lattnerf01729e2002-11-02 20:54:46 +00001759 // Put the result into the destination register...
Chris Lattneree352852004-02-29 07:22:16 +00001760 BuildMI(*BB, IP, MovOpcode[Class], 1, ResultReg).addReg(DestReg);
Chris Lattnerca9671d2002-11-02 20:28:58 +00001761}
Chris Lattnere2954c82002-11-02 20:04:26 +00001762
Chris Lattner06925362002-11-17 21:56:38 +00001763
Brian Gaekea1719c92002-10-31 23:03:59 +00001764/// Shift instructions: 'shl', 'sar', 'shr' - Some special cases here
1765/// for constant immediate shift values, and for constant immediate
1766/// shift values equal to 1. Even the general case is sort of special,
1767/// because the shift amount has to be in CL, not just any old register.
1768///
Chris Lattner3e130a22003-01-13 00:32:26 +00001769void ISel::visitShiftInst(ShiftInst &I) {
Brian Gaekedfcc9cf2003-11-22 06:49:41 +00001770 MachineBasicBlock::iterator IP = BB->end ();
1771 emitShiftOperation (BB, IP, I.getOperand (0), I.getOperand (1),
1772 I.getOpcode () == Instruction::Shl, I.getType (),
1773 getReg (I));
1774}
1775
1776/// emitShiftOperation - Common code shared between visitShiftInst and
1777/// constant expression support.
1778void ISel::emitShiftOperation(MachineBasicBlock *MBB,
Chris Lattnerbaa58a52004-02-23 03:10:10 +00001779 MachineBasicBlock::iterator IP,
Brian Gaekedfcc9cf2003-11-22 06:49:41 +00001780 Value *Op, Value *ShiftAmount, bool isLeftShift,
1781 const Type *ResultTy, unsigned DestReg) {
1782 unsigned SrcReg = getReg (Op, MBB, IP);
1783 bool isSigned = ResultTy->isSigned ();
1784 unsigned Class = getClass (ResultTy);
Chris Lattner3e130a22003-01-13 00:32:26 +00001785
1786 static const unsigned ConstantOperand[][4] = {
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00001787 { X86::SHR8ri, X86::SHR16ri, X86::SHR32ri, X86::SHRD32rri8 }, // SHR
1788 { X86::SAR8ri, X86::SAR16ri, X86::SAR32ri, X86::SHRD32rri8 }, // SAR
1789 { X86::SHL8ri, X86::SHL16ri, X86::SHL32ri, X86::SHLD32rri8 }, // SHL
1790 { X86::SHL8ri, X86::SHL16ri, X86::SHL32ri, X86::SHLD32rri8 }, // SAL = SHL
Chris Lattner3e130a22003-01-13 00:32:26 +00001791 };
Chris Lattnerb1761fc2002-11-02 01:15:18 +00001792
Chris Lattner3e130a22003-01-13 00:32:26 +00001793 static const unsigned NonConstantOperand[][4] = {
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00001794 { X86::SHR8rCL, X86::SHR16rCL, X86::SHR32rCL }, // SHR
1795 { X86::SAR8rCL, X86::SAR16rCL, X86::SAR32rCL }, // SAR
1796 { X86::SHL8rCL, X86::SHL16rCL, X86::SHL32rCL }, // SHL
1797 { X86::SHL8rCL, X86::SHL16rCL, X86::SHL32rCL }, // SAL = SHL
Chris Lattner3e130a22003-01-13 00:32:26 +00001798 };
Chris Lattner796df732002-11-02 00:44:25 +00001799
Chris Lattner3e130a22003-01-13 00:32:26 +00001800 // Longs, as usual, are handled specially...
1801 if (Class == cLong) {
1802 // If we have a constant shift, we can generate much more efficient code
1803 // than otherwise...
1804 //
Brian Gaekedfcc9cf2003-11-22 06:49:41 +00001805 if (ConstantUInt *CUI = dyn_cast<ConstantUInt>(ShiftAmount)) {
Chris Lattner3e130a22003-01-13 00:32:26 +00001806 unsigned Amount = CUI->getValue();
1807 if (Amount < 32) {
Misha Brukmanc8893fc2003-10-23 16:22:08 +00001808 const unsigned *Opc = ConstantOperand[isLeftShift*2+isSigned];
1809 if (isLeftShift) {
Chris Lattneree352852004-02-29 07:22:16 +00001810 BuildMI(*MBB, IP, Opc[3], 3,
1811 DestReg+1).addReg(SrcReg+1).addReg(SrcReg).addImm(Amount);
1812 BuildMI(*MBB, IP, Opc[2], 2, DestReg).addReg(SrcReg).addImm(Amount);
Misha Brukmanc8893fc2003-10-23 16:22:08 +00001813 } else {
Chris Lattneree352852004-02-29 07:22:16 +00001814 BuildMI(*MBB, IP, Opc[3], 3,
1815 DestReg).addReg(SrcReg ).addReg(SrcReg+1).addImm(Amount);
1816 BuildMI(*MBB, IP, Opc[2],2,DestReg+1).addReg(SrcReg+1).addImm(Amount);
Misha Brukmanc8893fc2003-10-23 16:22:08 +00001817 }
Chris Lattner3e130a22003-01-13 00:32:26 +00001818 } else { // Shifting more than 32 bits
Misha Brukmanc8893fc2003-10-23 16:22:08 +00001819 Amount -= 32;
1820 if (isLeftShift) {
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00001821 BuildMI(*MBB, IP, X86::SHL32ri, 2,
Chris Lattneree352852004-02-29 07:22:16 +00001822 DestReg + 1).addReg(SrcReg).addImm(Amount);
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00001823 BuildMI(*MBB, IP, X86::MOV32ri, 1,
Chris Lattneree352852004-02-29 07:22:16 +00001824 DestReg).addImm(0);
Misha Brukmanc8893fc2003-10-23 16:22:08 +00001825 } else {
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00001826 unsigned Opcode = isSigned ? X86::SAR32ri : X86::SHR32ri;
Chris Lattneree352852004-02-29 07:22:16 +00001827 BuildMI(*MBB, IP, Opcode, 2, DestReg).addReg(SrcReg+1).addImm(Amount);
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00001828 BuildMI(*MBB, IP, X86::MOV32ri, 1, DestReg+1).addImm(0);
Misha Brukmanc8893fc2003-10-23 16:22:08 +00001829 }
Chris Lattner3e130a22003-01-13 00:32:26 +00001830 }
1831 } else {
Chris Lattner9171ef52003-06-01 01:56:54 +00001832 unsigned TmpReg = makeAnotherReg(Type::IntTy);
1833
1834 if (!isLeftShift && isSigned) {
1835 // If this is a SHR of a Long, then we need to do funny sign extension
1836 // stuff. TmpReg gets the value to use as the high-part if we are
1837 // shifting more than 32 bits.
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00001838 BuildMI(*MBB, IP, X86::SAR32ri, 2, TmpReg).addReg(SrcReg).addImm(31);
Chris Lattner9171ef52003-06-01 01:56:54 +00001839 } else {
1840 // Other shifts use a fixed zero value if the shift is more than 32
1841 // bits.
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00001842 BuildMI(*MBB, IP, X86::MOV32ri, 1, TmpReg).addImm(0);
Chris Lattner9171ef52003-06-01 01:56:54 +00001843 }
1844
1845 // Initialize CL with the shift amount...
Brian Gaekedfcc9cf2003-11-22 06:49:41 +00001846 unsigned ShiftAmountReg = getReg(ShiftAmount, MBB, IP);
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00001847 BuildMI(*MBB, IP, X86::MOV8rr, 1, X86::CL).addReg(ShiftAmountReg);
Chris Lattner9171ef52003-06-01 01:56:54 +00001848
1849 unsigned TmpReg2 = makeAnotherReg(Type::IntTy);
1850 unsigned TmpReg3 = makeAnotherReg(Type::IntTy);
1851 if (isLeftShift) {
1852 // TmpReg2 = shld inHi, inLo
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00001853 BuildMI(*MBB, IP, X86::SHLD32rrCL,2,TmpReg2).addReg(SrcReg+1)
Chris Lattneree352852004-02-29 07:22:16 +00001854 .addReg(SrcReg);
Chris Lattner9171ef52003-06-01 01:56:54 +00001855 // TmpReg3 = shl inLo, CL
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00001856 BuildMI(*MBB, IP, X86::SHL32rCL, 1, TmpReg3).addReg(SrcReg);
Chris Lattner9171ef52003-06-01 01:56:54 +00001857
1858 // Set the flags to indicate whether the shift was by more than 32 bits.
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00001859 BuildMI(*MBB, IP, X86::TEST8ri, 2).addReg(X86::CL).addImm(32);
Chris Lattner9171ef52003-06-01 01:56:54 +00001860
1861 // DestHi = (>32) ? TmpReg3 : TmpReg2;
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00001862 BuildMI(*MBB, IP, X86::CMOVNE32rr, 2,
Chris Lattner9171ef52003-06-01 01:56:54 +00001863 DestReg+1).addReg(TmpReg2).addReg(TmpReg3);
1864 // DestLo = (>32) ? TmpReg : TmpReg3;
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00001865 BuildMI(*MBB, IP, X86::CMOVNE32rr, 2,
Brian Gaekedfcc9cf2003-11-22 06:49:41 +00001866 DestReg).addReg(TmpReg3).addReg(TmpReg);
Chris Lattner9171ef52003-06-01 01:56:54 +00001867 } else {
1868 // TmpReg2 = shrd inLo, inHi
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00001869 BuildMI(*MBB, IP, X86::SHRD32rrCL,2,TmpReg2).addReg(SrcReg)
Chris Lattneree352852004-02-29 07:22:16 +00001870 .addReg(SrcReg+1);
Chris Lattner9171ef52003-06-01 01:56:54 +00001871 // TmpReg3 = s[ah]r inHi, CL
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00001872 BuildMI(*MBB, IP, isSigned ? X86::SAR32rCL : X86::SHR32rCL, 1, TmpReg3)
Chris Lattner9171ef52003-06-01 01:56:54 +00001873 .addReg(SrcReg+1);
1874
1875 // Set the flags to indicate whether the shift was by more than 32 bits.
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00001876 BuildMI(*MBB, IP, X86::TEST8ri, 2).addReg(X86::CL).addImm(32);
Chris Lattner9171ef52003-06-01 01:56:54 +00001877
1878 // DestLo = (>32) ? TmpReg3 : TmpReg2;
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00001879 BuildMI(*MBB, IP, X86::CMOVNE32rr, 2,
Chris Lattner9171ef52003-06-01 01:56:54 +00001880 DestReg).addReg(TmpReg2).addReg(TmpReg3);
1881
1882 // DestHi = (>32) ? TmpReg : TmpReg3;
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00001883 BuildMI(*MBB, IP, X86::CMOVNE32rr, 2,
Chris Lattner9171ef52003-06-01 01:56:54 +00001884 DestReg+1).addReg(TmpReg3).addReg(TmpReg);
1885 }
Brian Gaekea1719c92002-10-31 23:03:59 +00001886 }
Chris Lattner3e130a22003-01-13 00:32:26 +00001887 return;
1888 }
Chris Lattnere9913f22002-11-02 01:41:55 +00001889
Brian Gaekedfcc9cf2003-11-22 06:49:41 +00001890 if (ConstantUInt *CUI = dyn_cast<ConstantUInt>(ShiftAmount)) {
Chris Lattner3e130a22003-01-13 00:32:26 +00001891 // The shift amount is constant, guaranteed to be a ubyte. Get its value.
1892 assert(CUI->getType() == Type::UByteTy && "Shift amount not a ubyte?");
Chris Lattnerb1761fc2002-11-02 01:15:18 +00001893
Chris Lattner3e130a22003-01-13 00:32:26 +00001894 const unsigned *Opc = ConstantOperand[isLeftShift*2+isSigned];
Chris Lattneree352852004-02-29 07:22:16 +00001895 BuildMI(*MBB, IP, Opc[Class], 2,
1896 DestReg).addReg(SrcReg).addImm(CUI->getValue());
Chris Lattner3e130a22003-01-13 00:32:26 +00001897 } else { // The shift amount is non-constant.
Brian Gaekedfcc9cf2003-11-22 06:49:41 +00001898 unsigned ShiftAmountReg = getReg (ShiftAmount, MBB, IP);
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00001899 BuildMI(*MBB, IP, X86::MOV8rr, 1, X86::CL).addReg(ShiftAmountReg);
Chris Lattnerb1761fc2002-11-02 01:15:18 +00001900
Chris Lattner3e130a22003-01-13 00:32:26 +00001901 const unsigned *Opc = NonConstantOperand[isLeftShift*2+isSigned];
Chris Lattneree352852004-02-29 07:22:16 +00001902 BuildMI(*MBB, IP, Opc[Class], 1, DestReg).addReg(SrcReg);
Chris Lattner3e130a22003-01-13 00:32:26 +00001903 }
1904}
Chris Lattnerb1761fc2002-11-02 01:15:18 +00001905
Chris Lattner3e130a22003-01-13 00:32:26 +00001906
Chris Lattner6fc3c522002-11-17 21:11:55 +00001907/// visitLoadInst - Implement LLVM load instructions in terms of the x86 'mov'
Chris Lattnere8f0d922002-12-24 00:03:11 +00001908/// instruction. The load and store instructions are the only place where we
1909/// need to worry about the memory layout of the target machine.
Chris Lattner6fc3c522002-11-17 21:11:55 +00001910///
1911void ISel::visitLoadInst(LoadInst &I) {
Chris Lattner94af4142002-12-25 05:13:53 +00001912 unsigned DestReg = getReg(I);
Chris Lattnerb6bac512004-02-25 06:13:04 +00001913 unsigned BaseReg = 0, Scale = 1, IndexReg = 0, Disp = 0;
1914 Value *Addr = I.getOperand(0);
1915 if (GetElementPtrInst *GEP = dyn_cast<GetElementPtrInst>(Addr)) {
1916 if (isGEPFoldable(BB, GEP->getOperand(0), GEP->op_begin()+1, GEP->op_end(),
1917 BaseReg, Scale, IndexReg, Disp))
1918 Addr = 0; // Address is consumed!
1919 } else if (ConstantExpr *CE = dyn_cast<ConstantExpr>(Addr)) {
1920 if (CE->getOpcode() == Instruction::GetElementPtr)
1921 if (isGEPFoldable(BB, CE->getOperand(0), CE->op_begin()+1, CE->op_end(),
1922 BaseReg, Scale, IndexReg, Disp))
1923 Addr = 0;
1924 }
1925
1926 if (Addr) {
1927 // If it's not foldable, reset addr mode.
1928 BaseReg = getReg(Addr);
1929 Scale = 1; IndexReg = 0; Disp = 0;
1930 }
Chris Lattnere8f0d922002-12-24 00:03:11 +00001931
Brian Gaekebfedb912003-07-17 21:30:06 +00001932 unsigned Class = getClassB(I.getType());
Chris Lattner6ac1d712003-10-20 04:48:06 +00001933 if (Class == cLong) {
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00001934 addFullAddress(BuildMI(BB, X86::MOV32rm, 4, DestReg),
Chris Lattnerb6bac512004-02-25 06:13:04 +00001935 BaseReg, Scale, IndexReg, Disp);
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00001936 addFullAddress(BuildMI(BB, X86::MOV32rm, 4, DestReg+1),
Chris Lattnerb6bac512004-02-25 06:13:04 +00001937 BaseReg, Scale, IndexReg, Disp+4);
Chris Lattner94af4142002-12-25 05:13:53 +00001938 return;
1939 }
Chris Lattner6fc3c522002-11-17 21:11:55 +00001940
Chris Lattner6ac1d712003-10-20 04:48:06 +00001941 static const unsigned Opcodes[] = {
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00001942 X86::MOV8rm, X86::MOV16rm, X86::MOV32rm, X86::FLD32m
Chris Lattner3e130a22003-01-13 00:32:26 +00001943 };
Chris Lattner6ac1d712003-10-20 04:48:06 +00001944 unsigned Opcode = Opcodes[Class];
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00001945 if (I.getType() == Type::DoubleTy) Opcode = X86::FLD64m;
Chris Lattnerb6bac512004-02-25 06:13:04 +00001946 addFullAddress(BuildMI(BB, Opcode, 4, DestReg),
1947 BaseReg, Scale, IndexReg, Disp);
Chris Lattner3e130a22003-01-13 00:32:26 +00001948}
1949
Chris Lattner6fc3c522002-11-17 21:11:55 +00001950/// visitStoreInst - Implement LLVM store instructions in terms of the x86 'mov'
1951/// instruction.
1952///
1953void ISel::visitStoreInst(StoreInst &I) {
Chris Lattnerb6bac512004-02-25 06:13:04 +00001954 unsigned BaseReg = 0, Scale = 1, IndexReg = 0, Disp = 0;
1955 Value *Addr = I.getOperand(1);
1956 if (GetElementPtrInst *GEP = dyn_cast<GetElementPtrInst>(Addr)) {
1957 if (isGEPFoldable(BB, GEP->getOperand(0), GEP->op_begin()+1, GEP->op_end(),
1958 BaseReg, Scale, IndexReg, Disp))
1959 Addr = 0; // Address is consumed!
1960 } else if (ConstantExpr *CE = dyn_cast<ConstantExpr>(Addr)) {
1961 if (CE->getOpcode() == Instruction::GetElementPtr)
1962 if (isGEPFoldable(BB, CE->getOperand(0), CE->op_begin()+1, CE->op_end(),
1963 BaseReg, Scale, IndexReg, Disp))
1964 Addr = 0;
1965 }
1966
1967 if (Addr) {
1968 // If it's not foldable, reset addr mode.
1969 BaseReg = getReg(Addr);
1970 Scale = 1; IndexReg = 0; Disp = 0;
1971 }
1972
Chris Lattner6c09db22003-10-20 04:11:23 +00001973 const Type *ValTy = I.getOperand(0)->getType();
1974 unsigned Class = getClassB(ValTy);
Chris Lattner6ac1d712003-10-20 04:48:06 +00001975
Chris Lattner5a830962004-02-25 02:56:58 +00001976 if (ConstantInt *CI = dyn_cast<ConstantInt>(I.getOperand(0))) {
1977 uint64_t Val = CI->getRawValue();
1978 if (Class == cLong) {
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00001979 addFullAddress(BuildMI(BB, X86::MOV32mi, 5),
Chris Lattneree352852004-02-29 07:22:16 +00001980 BaseReg, Scale, IndexReg, Disp).addImm(Val & ~0U);
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00001981 addFullAddress(BuildMI(BB, X86::MOV32mi, 5),
Chris Lattneree352852004-02-29 07:22:16 +00001982 BaseReg, Scale, IndexReg, Disp+4).addImm(Val>>32);
Chris Lattner5a830962004-02-25 02:56:58 +00001983 } else {
1984 static const unsigned Opcodes[] = {
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00001985 X86::MOV8mi, X86::MOV16mi, X86::MOV32mi
Chris Lattner5a830962004-02-25 02:56:58 +00001986 };
1987 unsigned Opcode = Opcodes[Class];
Chris Lattnerb6bac512004-02-25 06:13:04 +00001988 addFullAddress(BuildMI(BB, Opcode, 5),
Chris Lattneree352852004-02-29 07:22:16 +00001989 BaseReg, Scale, IndexReg, Disp).addImm(Val);
Chris Lattner5a830962004-02-25 02:56:58 +00001990 }
1991 } else if (ConstantBool *CB = dyn_cast<ConstantBool>(I.getOperand(0))) {
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00001992 addFullAddress(BuildMI(BB, X86::MOV8mi, 5),
Chris Lattneree352852004-02-29 07:22:16 +00001993 BaseReg, Scale, IndexReg, Disp).addImm(CB->getValue());
Chris Lattner5a830962004-02-25 02:56:58 +00001994 } else {
1995 if (Class == cLong) {
1996 unsigned ValReg = getReg(I.getOperand(0));
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00001997 addFullAddress(BuildMI(BB, X86::MOV32mr, 5),
Chris Lattnerb6bac512004-02-25 06:13:04 +00001998 BaseReg, Scale, IndexReg, Disp).addReg(ValReg);
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00001999 addFullAddress(BuildMI(BB, X86::MOV32mr, 5),
Chris Lattnerb6bac512004-02-25 06:13:04 +00002000 BaseReg, Scale, IndexReg, Disp+4).addReg(ValReg+1);
Chris Lattner5a830962004-02-25 02:56:58 +00002001 } else {
2002 unsigned ValReg = getReg(I.getOperand(0));
2003 static const unsigned Opcodes[] = {
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00002004 X86::MOV8mr, X86::MOV16mr, X86::MOV32mr, X86::FST32m
Chris Lattner5a830962004-02-25 02:56:58 +00002005 };
2006 unsigned Opcode = Opcodes[Class];
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00002007 if (ValTy == Type::DoubleTy) Opcode = X86::FST64m;
Chris Lattnerb6bac512004-02-25 06:13:04 +00002008 addFullAddress(BuildMI(BB, Opcode, 1+4),
2009 BaseReg, Scale, IndexReg, Disp).addReg(ValReg);
Chris Lattner5a830962004-02-25 02:56:58 +00002010 }
Chris Lattner94af4142002-12-25 05:13:53 +00002011 }
Chris Lattner6fc3c522002-11-17 21:11:55 +00002012}
2013
2014
Misha Brukman538607f2004-03-01 23:53:11 +00002015/// visitCastInst - Here we have various kinds of copying with or without sign
2016/// extension going on.
2017///
Chris Lattner3e130a22003-01-13 00:32:26 +00002018void ISel::visitCastInst(CastInst &CI) {
Chris Lattnerf5854472003-06-21 16:01:24 +00002019 Value *Op = CI.getOperand(0);
2020 // If this is a cast from a 32-bit integer to a Long type, and the only uses
2021 // of the case are GEP instructions, then the cast does not need to be
2022 // generated explicitly, it will be folded into the GEP.
2023 if (CI.getType() == Type::LongTy &&
2024 (Op->getType() == Type::IntTy || Op->getType() == Type::UIntTy)) {
2025 bool AllUsesAreGEPs = true;
2026 for (Value::use_iterator I = CI.use_begin(), E = CI.use_end(); I != E; ++I)
2027 if (!isa<GetElementPtrInst>(*I)) {
2028 AllUsesAreGEPs = false;
2029 break;
2030 }
2031
2032 // No need to codegen this cast if all users are getelementptr instrs...
2033 if (AllUsesAreGEPs) return;
2034 }
2035
Chris Lattner548f61d2003-04-23 17:22:12 +00002036 unsigned DestReg = getReg(CI);
2037 MachineBasicBlock::iterator MI = BB->end();
Chris Lattnerf5854472003-06-21 16:01:24 +00002038 emitCastOperation(BB, MI, Op, CI.getType(), DestReg);
Chris Lattner548f61d2003-04-23 17:22:12 +00002039}
2040
Misha Brukman538607f2004-03-01 23:53:11 +00002041/// emitCastOperation - Common code shared between visitCastInst and constant
2042/// expression cast support.
2043///
Chris Lattner548f61d2003-04-23 17:22:12 +00002044void ISel::emitCastOperation(MachineBasicBlock *BB,
Chris Lattnerbaa58a52004-02-23 03:10:10 +00002045 MachineBasicBlock::iterator IP,
Chris Lattner548f61d2003-04-23 17:22:12 +00002046 Value *Src, const Type *DestTy,
2047 unsigned DestReg) {
Chris Lattner3907d112003-04-23 17:57:48 +00002048 unsigned SrcReg = getReg(Src, BB, IP);
Chris Lattner3e130a22003-01-13 00:32:26 +00002049 const Type *SrcTy = Src->getType();
2050 unsigned SrcClass = getClassB(SrcTy);
Chris Lattner3e130a22003-01-13 00:32:26 +00002051 unsigned DestClass = getClassB(DestTy);
Chris Lattner7d255892002-12-13 11:31:59 +00002052
Chris Lattner3e130a22003-01-13 00:32:26 +00002053 // Implement casts to bool by using compare on the operand followed by set if
2054 // not zero on the result.
2055 if (DestTy == Type::BoolTy) {
Chris Lattner20772542003-06-01 03:38:24 +00002056 switch (SrcClass) {
2057 case cByte:
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00002058 BuildMI(*BB, IP, X86::TEST8rr, 2).addReg(SrcReg).addReg(SrcReg);
Chris Lattner20772542003-06-01 03:38:24 +00002059 break;
2060 case cShort:
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00002061 BuildMI(*BB, IP, X86::TEST16rr, 2).addReg(SrcReg).addReg(SrcReg);
Chris Lattner20772542003-06-01 03:38:24 +00002062 break;
2063 case cInt:
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00002064 BuildMI(*BB, IP, X86::TEST32rr, 2).addReg(SrcReg).addReg(SrcReg);
Chris Lattner20772542003-06-01 03:38:24 +00002065 break;
2066 case cLong: {
2067 unsigned TmpReg = makeAnotherReg(Type::IntTy);
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00002068 BuildMI(*BB, IP, X86::OR32rr, 2, TmpReg).addReg(SrcReg).addReg(SrcReg+1);
Chris Lattner20772542003-06-01 03:38:24 +00002069 break;
2070 }
2071 case cFP:
Chris Lattneree352852004-02-29 07:22:16 +00002072 BuildMI(*BB, IP, X86::FTST, 1).addReg(SrcReg);
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00002073 BuildMI(*BB, IP, X86::FNSTSW8r, 0);
Chris Lattneree352852004-02-29 07:22:16 +00002074 BuildMI(*BB, IP, X86::SAHF, 1);
Chris Lattner311ca2e2004-02-23 03:21:41 +00002075 break;
Chris Lattner20772542003-06-01 03:38:24 +00002076 }
2077
2078 // If the zero flag is not set, then the value is true, set the byte to
2079 // true.
Chris Lattneree352852004-02-29 07:22:16 +00002080 BuildMI(*BB, IP, X86::SETNEr, 1, DestReg);
Chris Lattner94af4142002-12-25 05:13:53 +00002081 return;
2082 }
Chris Lattner3e130a22003-01-13 00:32:26 +00002083
2084 static const unsigned RegRegMove[] = {
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00002085 X86::MOV8rr, X86::MOV16rr, X86::MOV32rr, X86::FpMOV, X86::MOV32rr
Chris Lattner3e130a22003-01-13 00:32:26 +00002086 };
2087
2088 // Implement casts between values of the same type class (as determined by
2089 // getClass) by using a register-to-register move.
2090 if (SrcClass == DestClass) {
2091 if (SrcClass <= cInt || (SrcClass == cFP && SrcTy == DestTy)) {
Chris Lattneree352852004-02-29 07:22:16 +00002092 BuildMI(*BB, IP, RegRegMove[SrcClass], 1, DestReg).addReg(SrcReg);
Chris Lattner3e130a22003-01-13 00:32:26 +00002093 } else if (SrcClass == cFP) {
2094 if (SrcTy == Type::FloatTy) { // double -> float
Misha Brukmanc8893fc2003-10-23 16:22:08 +00002095 assert(DestTy == Type::DoubleTy && "Unknown cFP member!");
Chris Lattneree352852004-02-29 07:22:16 +00002096 BuildMI(*BB, IP, X86::FpMOV, 1, DestReg).addReg(SrcReg);
Chris Lattner3e130a22003-01-13 00:32:26 +00002097 } else { // float -> double
Misha Brukmanc8893fc2003-10-23 16:22:08 +00002098 assert(SrcTy == Type::DoubleTy && DestTy == Type::FloatTy &&
2099 "Unknown cFP member!");
2100 // Truncate from double to float by storing to memory as short, then
2101 // reading it back.
2102 unsigned FltAlign = TM.getTargetData().getFloatAlignment();
Chris Lattner3e130a22003-01-13 00:32:26 +00002103 int FrameIdx = F->getFrameInfo()->CreateStackObject(4, FltAlign);
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00002104 addFrameReference(BuildMI(*BB, IP, X86::FST32m, 5), FrameIdx).addReg(SrcReg);
2105 addFrameReference(BuildMI(*BB, IP, X86::FLD32m, 5, DestReg), FrameIdx);
Chris Lattner3e130a22003-01-13 00:32:26 +00002106 }
2107 } else if (SrcClass == cLong) {
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00002108 BuildMI(*BB, IP, X86::MOV32rr, 1, DestReg).addReg(SrcReg);
2109 BuildMI(*BB, IP, X86::MOV32rr, 1, DestReg+1).addReg(SrcReg+1);
Chris Lattner3e130a22003-01-13 00:32:26 +00002110 } else {
Chris Lattnerc53544a2003-05-12 20:16:58 +00002111 assert(0 && "Cannot handle this type of cast instruction!");
Chris Lattner548f61d2003-04-23 17:22:12 +00002112 abort();
Brian Gaeked474e9c2002-12-06 10:49:33 +00002113 }
Chris Lattner3e130a22003-01-13 00:32:26 +00002114 return;
2115 }
2116
2117 // Handle cast of SMALLER int to LARGER int using a move with sign extension
2118 // or zero extension, depending on whether the source type was signed.
2119 if (SrcClass <= cInt && (DestClass <= cInt || DestClass == cLong) &&
2120 SrcClass < DestClass) {
2121 bool isLong = DestClass == cLong;
2122 if (isLong) DestClass = cInt;
2123
2124 static const unsigned Opc[][4] = {
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00002125 { X86::MOVSX16rr8, X86::MOVSX32rr8, X86::MOVSX32rr16, X86::MOV32rr }, // s
2126 { X86::MOVZX16rr8, X86::MOVZX32rr8, X86::MOVZX32rr16, X86::MOV32rr } // u
Chris Lattner3e130a22003-01-13 00:32:26 +00002127 };
2128
2129 bool isUnsigned = SrcTy->isUnsigned();
Chris Lattneree352852004-02-29 07:22:16 +00002130 BuildMI(*BB, IP, Opc[isUnsigned][SrcClass + DestClass - 1], 1,
Chris Lattner548f61d2003-04-23 17:22:12 +00002131 DestReg).addReg(SrcReg);
Chris Lattner3e130a22003-01-13 00:32:26 +00002132
2133 if (isLong) { // Handle upper 32 bits as appropriate...
2134 if (isUnsigned) // Zero out top bits...
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00002135 BuildMI(*BB, IP, X86::MOV32ri, 1, DestReg+1).addImm(0);
Chris Lattner3e130a22003-01-13 00:32:26 +00002136 else // Sign extend bottom half...
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00002137 BuildMI(*BB, IP, X86::SAR32ri, 2, DestReg+1).addReg(DestReg).addImm(31);
Brian Gaeked474e9c2002-12-06 10:49:33 +00002138 }
Chris Lattner3e130a22003-01-13 00:32:26 +00002139 return;
2140 }
2141
2142 // Special case long -> int ...
2143 if (SrcClass == cLong && DestClass == cInt) {
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00002144 BuildMI(*BB, IP, X86::MOV32rr, 1, DestReg).addReg(SrcReg);
Chris Lattner3e130a22003-01-13 00:32:26 +00002145 return;
2146 }
2147
2148 // Handle cast of LARGER int to SMALLER int using a move to EAX followed by a
2149 // move out of AX or AL.
2150 if ((SrcClass <= cInt || SrcClass == cLong) && DestClass <= cInt
2151 && SrcClass > DestClass) {
2152 static const unsigned AReg[] = { X86::AL, X86::AX, X86::EAX, 0, X86::EAX };
Chris Lattneree352852004-02-29 07:22:16 +00002153 BuildMI(*BB, IP, RegRegMove[SrcClass], 1, AReg[SrcClass]).addReg(SrcReg);
2154 BuildMI(*BB, IP, RegRegMove[DestClass], 1, DestReg).addReg(AReg[DestClass]);
Chris Lattner3e130a22003-01-13 00:32:26 +00002155 return;
2156 }
2157
2158 // Handle casts from integer to floating point now...
2159 if (DestClass == cFP) {
Chris Lattner4d5a50a2003-05-12 20:36:13 +00002160 // Promote the integer to a type supported by FLD. We do this because there
2161 // are no unsigned FLD instructions, so we must promote an unsigned value to
2162 // a larger signed value, then use FLD on the larger value.
2163 //
2164 const Type *PromoteType = 0;
2165 unsigned PromoteOpcode;
Chris Lattnerbaa58a52004-02-23 03:10:10 +00002166 unsigned RealDestReg = DestReg;
Chris Lattner4d5a50a2003-05-12 20:36:13 +00002167 switch (SrcTy->getPrimitiveID()) {
2168 case Type::BoolTyID:
2169 case Type::SByteTyID:
2170 // We don't have the facilities for directly loading byte sized data from
2171 // memory (even signed). Promote it to 16 bits.
2172 PromoteType = Type::ShortTy;
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00002173 PromoteOpcode = X86::MOVSX16rr8;
Chris Lattner4d5a50a2003-05-12 20:36:13 +00002174 break;
2175 case Type::UByteTyID:
2176 PromoteType = Type::ShortTy;
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00002177 PromoteOpcode = X86::MOVZX16rr8;
Chris Lattner4d5a50a2003-05-12 20:36:13 +00002178 break;
2179 case Type::UShortTyID:
2180 PromoteType = Type::IntTy;
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00002181 PromoteOpcode = X86::MOVZX32rr16;
Chris Lattner4d5a50a2003-05-12 20:36:13 +00002182 break;
2183 case Type::UIntTyID: {
2184 // Make a 64 bit temporary... and zero out the top of it...
2185 unsigned TmpReg = makeAnotherReg(Type::LongTy);
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00002186 BuildMI(*BB, IP, X86::MOV32rr, 1, TmpReg).addReg(SrcReg);
2187 BuildMI(*BB, IP, X86::MOV32ri, 1, TmpReg+1).addImm(0);
Chris Lattner4d5a50a2003-05-12 20:36:13 +00002188 SrcTy = Type::LongTy;
2189 SrcClass = cLong;
2190 SrcReg = TmpReg;
2191 break;
2192 }
2193 case Type::ULongTyID:
Chris Lattnerbaa58a52004-02-23 03:10:10 +00002194 // Don't fild into the read destination.
2195 DestReg = makeAnotherReg(Type::DoubleTy);
2196 break;
Chris Lattner4d5a50a2003-05-12 20:36:13 +00002197 default: // No promotion needed...
2198 break;
2199 }
2200
2201 if (PromoteType) {
2202 unsigned TmpReg = makeAnotherReg(PromoteType);
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00002203 unsigned Opc = SrcTy->isSigned() ? X86::MOVSX16rr8 : X86::MOVZX16rr8;
Chris Lattneree352852004-02-29 07:22:16 +00002204 BuildMI(*BB, IP, Opc, 1, TmpReg).addReg(SrcReg);
Chris Lattner4d5a50a2003-05-12 20:36:13 +00002205 SrcTy = PromoteType;
2206 SrcClass = getClass(PromoteType);
Chris Lattner3e130a22003-01-13 00:32:26 +00002207 SrcReg = TmpReg;
2208 }
2209
2210 // Spill the integer to memory and reload it from there...
Chris Lattnerb6bac512004-02-25 06:13:04 +00002211 int FrameIdx =
2212 F->getFrameInfo()->CreateStackObject(SrcTy, TM.getTargetData());
Chris Lattner3e130a22003-01-13 00:32:26 +00002213
2214 if (SrcClass == cLong) {
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00002215 addFrameReference(BuildMI(*BB, IP, X86::MOV32mr, 5),
Chris Lattneree352852004-02-29 07:22:16 +00002216 FrameIdx).addReg(SrcReg);
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00002217 addFrameReference(BuildMI(*BB, IP, X86::MOV32mr, 5),
Misha Brukmanc8893fc2003-10-23 16:22:08 +00002218 FrameIdx, 4).addReg(SrcReg+1);
Chris Lattner3e130a22003-01-13 00:32:26 +00002219 } else {
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00002220 static const unsigned Op1[] = { X86::MOV8mr, X86::MOV16mr, X86::MOV32mr };
Chris Lattneree352852004-02-29 07:22:16 +00002221 addFrameReference(BuildMI(*BB, IP, Op1[SrcClass], 5),
2222 FrameIdx).addReg(SrcReg);
Chris Lattner3e130a22003-01-13 00:32:26 +00002223 }
2224
2225 static const unsigned Op2[] =
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00002226 { 0/*byte*/, X86::FILD16m, X86::FILD32m, 0/*FP*/, X86::FILD64m };
Chris Lattneree352852004-02-29 07:22:16 +00002227 addFrameReference(BuildMI(*BB, IP, Op2[SrcClass], 5, DestReg), FrameIdx);
Chris Lattnerbaa58a52004-02-23 03:10:10 +00002228
2229 // We need special handling for unsigned 64-bit integer sources. If the
2230 // input number has the "sign bit" set, then we loaded it incorrectly as a
2231 // negative 64-bit number. In this case, add an offset value.
2232 if (SrcTy == Type::ULongTy) {
2233 // Emit a test instruction to see if the dynamic input value was signed.
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00002234 BuildMI(*BB, IP, X86::TEST32rr, 2).addReg(SrcReg+1).addReg(SrcReg+1);
Chris Lattnerbaa58a52004-02-23 03:10:10 +00002235
Chris Lattnerb6bac512004-02-25 06:13:04 +00002236 // If the sign bit is set, get a pointer to an offset, otherwise get a
2237 // pointer to a zero.
Chris Lattnerbaa58a52004-02-23 03:10:10 +00002238 MachineConstantPool *CP = F->getConstantPool();
2239 unsigned Zero = makeAnotherReg(Type::IntTy);
Chris Lattnerb6bac512004-02-25 06:13:04 +00002240 Constant *Null = Constant::getNullValue(Type::UIntTy);
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00002241 addConstantPoolReference(BuildMI(*BB, IP, X86::LEA32r, 5, Zero),
Chris Lattnerb6bac512004-02-25 06:13:04 +00002242 CP->getConstantPoolIndex(Null));
Chris Lattnerbaa58a52004-02-23 03:10:10 +00002243 unsigned Offset = makeAnotherReg(Type::IntTy);
Chris Lattnerb6bac512004-02-25 06:13:04 +00002244 Constant *OffsetCst = ConstantUInt::get(Type::UIntTy, 0x5f800000);
2245
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00002246 addConstantPoolReference(BuildMI(*BB, IP, X86::LEA32r, 5, Offset),
Chris Lattnerb6bac512004-02-25 06:13:04 +00002247 CP->getConstantPoolIndex(OffsetCst));
Chris Lattnerbaa58a52004-02-23 03:10:10 +00002248 unsigned Addr = makeAnotherReg(Type::IntTy);
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00002249 BuildMI(*BB, IP, X86::CMOVS32rr, 2, Addr).addReg(Zero).addReg(Offset);
Chris Lattnerbaa58a52004-02-23 03:10:10 +00002250
2251 // Load the constant for an add. FIXME: this could make an 'fadd' that
2252 // reads directly from memory, but we don't support these yet.
2253 unsigned ConstReg = makeAnotherReg(Type::DoubleTy);
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00002254 addDirectMem(BuildMI(*BB, IP, X86::FLD32m, 4, ConstReg), Addr);
Chris Lattnerbaa58a52004-02-23 03:10:10 +00002255
Chris Lattneree352852004-02-29 07:22:16 +00002256 BuildMI(*BB, IP, X86::FpADD, 2, RealDestReg)
2257 .addReg(ConstReg).addReg(DestReg);
Chris Lattnerbaa58a52004-02-23 03:10:10 +00002258 }
2259
Chris Lattner3e130a22003-01-13 00:32:26 +00002260 return;
2261 }
2262
2263 // Handle casts from floating point to integer now...
2264 if (SrcClass == cFP) {
2265 // Change the floating point control register to use "round towards zero"
2266 // mode when truncating to an integer value.
2267 //
2268 int CWFrameIdx = F->getFrameInfo()->CreateStackObject(2, 2);
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00002269 addFrameReference(BuildMI(*BB, IP, X86::FNSTCW16m, 4), CWFrameIdx);
Chris Lattner3e130a22003-01-13 00:32:26 +00002270
2271 // Load the old value of the high byte of the control word...
2272 unsigned HighPartOfCW = makeAnotherReg(Type::UByteTy);
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00002273 addFrameReference(BuildMI(*BB, IP, X86::MOV8rm, 4, HighPartOfCW),
Chris Lattneree352852004-02-29 07:22:16 +00002274 CWFrameIdx, 1);
Chris Lattner3e130a22003-01-13 00:32:26 +00002275
2276 // Set the high part to be round to zero...
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00002277 addFrameReference(BuildMI(*BB, IP, X86::MOV8mi, 5),
Chris Lattneree352852004-02-29 07:22:16 +00002278 CWFrameIdx, 1).addImm(12);
Chris Lattner3e130a22003-01-13 00:32:26 +00002279
2280 // Reload the modified control word now...
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00002281 addFrameReference(BuildMI(*BB, IP, X86::FLDCW16m, 4), CWFrameIdx);
Chris Lattner3e130a22003-01-13 00:32:26 +00002282
2283 // Restore the memory image of control word to original value
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00002284 addFrameReference(BuildMI(*BB, IP, X86::MOV8mr, 5),
Misha Brukmanc8893fc2003-10-23 16:22:08 +00002285 CWFrameIdx, 1).addReg(HighPartOfCW);
Chris Lattner3e130a22003-01-13 00:32:26 +00002286
2287 // We don't have the facilities for directly storing byte sized data to
2288 // memory. Promote it to 16 bits. We also must promote unsigned values to
2289 // larger classes because we only have signed FP stores.
2290 unsigned StoreClass = DestClass;
2291 const Type *StoreTy = DestTy;
2292 if (StoreClass == cByte || DestTy->isUnsigned())
2293 switch (StoreClass) {
2294 case cByte: StoreTy = Type::ShortTy; StoreClass = cShort; break;
2295 case cShort: StoreTy = Type::IntTy; StoreClass = cInt; break;
2296 case cInt: StoreTy = Type::LongTy; StoreClass = cLong; break;
Brian Gaeked4615052003-07-18 20:23:43 +00002297 // The following treatment of cLong may not be perfectly right,
2298 // but it survives chains of casts of the form
2299 // double->ulong->double.
2300 case cLong: StoreTy = Type::LongTy; StoreClass = cLong; break;
Chris Lattner3e130a22003-01-13 00:32:26 +00002301 default: assert(0 && "Unknown store class!");
2302 }
2303
2304 // Spill the integer to memory and reload it from there...
2305 int FrameIdx =
2306 F->getFrameInfo()->CreateStackObject(StoreTy, TM.getTargetData());
2307
2308 static const unsigned Op1[] =
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00002309 { 0, X86::FIST16m, X86::FIST32m, 0, X86::FISTP64m };
Chris Lattneree352852004-02-29 07:22:16 +00002310 addFrameReference(BuildMI(*BB, IP, Op1[StoreClass], 5),
2311 FrameIdx).addReg(SrcReg);
Chris Lattner3e130a22003-01-13 00:32:26 +00002312
2313 if (DestClass == cLong) {
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00002314 addFrameReference(BuildMI(*BB, IP, X86::MOV32rm, 4, DestReg), FrameIdx);
2315 addFrameReference(BuildMI(*BB, IP, X86::MOV32rm, 4, DestReg+1),
Chris Lattneree352852004-02-29 07:22:16 +00002316 FrameIdx, 4);
Chris Lattner3e130a22003-01-13 00:32:26 +00002317 } else {
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00002318 static const unsigned Op2[] = { X86::MOV8rm, X86::MOV16rm, X86::MOV32rm };
Chris Lattneree352852004-02-29 07:22:16 +00002319 addFrameReference(BuildMI(*BB, IP, Op2[DestClass], 4, DestReg), FrameIdx);
Chris Lattner3e130a22003-01-13 00:32:26 +00002320 }
2321
2322 // Reload the original control word now...
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00002323 addFrameReference(BuildMI(*BB, IP, X86::FLDCW16m, 4), CWFrameIdx);
Chris Lattner3e130a22003-01-13 00:32:26 +00002324 return;
2325 }
2326
Brian Gaeked474e9c2002-12-06 10:49:33 +00002327 // Anything we haven't handled already, we can't (yet) handle at all.
Chris Lattnerc53544a2003-05-12 20:16:58 +00002328 assert(0 && "Unhandled cast instruction!");
Chris Lattner548f61d2003-04-23 17:22:12 +00002329 abort();
Brian Gaekefa8d5712002-11-22 11:07:01 +00002330}
Brian Gaekea1719c92002-10-31 23:03:59 +00002331
Chris Lattner73815062003-10-18 05:56:40 +00002332/// visitVANextInst - Implement the va_next instruction...
Chris Lattnereca195e2003-05-08 19:44:13 +00002333///
Chris Lattner73815062003-10-18 05:56:40 +00002334void ISel::visitVANextInst(VANextInst &I) {
2335 unsigned VAList = getReg(I.getOperand(0));
Chris Lattnereca195e2003-05-08 19:44:13 +00002336 unsigned DestReg = getReg(I);
2337
Chris Lattnereca195e2003-05-08 19:44:13 +00002338 unsigned Size;
Chris Lattner73815062003-10-18 05:56:40 +00002339 switch (I.getArgType()->getPrimitiveID()) {
Chris Lattnereca195e2003-05-08 19:44:13 +00002340 default:
2341 std::cerr << I;
Chris Lattner73815062003-10-18 05:56:40 +00002342 assert(0 && "Error: bad type for va_next instruction!");
Chris Lattnereca195e2003-05-08 19:44:13 +00002343 return;
2344 case Type::PointerTyID:
2345 case Type::UIntTyID:
2346 case Type::IntTyID:
2347 Size = 4;
Chris Lattnereca195e2003-05-08 19:44:13 +00002348 break;
2349 case Type::ULongTyID:
2350 case Type::LongTyID:
Chris Lattnereca195e2003-05-08 19:44:13 +00002351 case Type::DoubleTyID:
2352 Size = 8;
Chris Lattnereca195e2003-05-08 19:44:13 +00002353 break;
2354 }
2355
2356 // Increment the VAList pointer...
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00002357 BuildMI(BB, X86::ADD32ri, 2, DestReg).addReg(VAList).addImm(Size);
Chris Lattner73815062003-10-18 05:56:40 +00002358}
Chris Lattnereca195e2003-05-08 19:44:13 +00002359
Chris Lattner73815062003-10-18 05:56:40 +00002360void ISel::visitVAArgInst(VAArgInst &I) {
2361 unsigned VAList = getReg(I.getOperand(0));
2362 unsigned DestReg = getReg(I);
2363
2364 switch (I.getType()->getPrimitiveID()) {
2365 default:
2366 std::cerr << I;
2367 assert(0 && "Error: bad type for va_next instruction!");
2368 return;
2369 case Type::PointerTyID:
2370 case Type::UIntTyID:
2371 case Type::IntTyID:
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00002372 addDirectMem(BuildMI(BB, X86::MOV32rm, 4, DestReg), VAList);
Chris Lattner73815062003-10-18 05:56:40 +00002373 break;
2374 case Type::ULongTyID:
2375 case Type::LongTyID:
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00002376 addDirectMem(BuildMI(BB, X86::MOV32rm, 4, DestReg), VAList);
2377 addRegOffset(BuildMI(BB, X86::MOV32rm, 4, DestReg+1), VAList, 4);
Chris Lattner73815062003-10-18 05:56:40 +00002378 break;
2379 case Type::DoubleTyID:
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00002380 addDirectMem(BuildMI(BB, X86::FLD64m, 4, DestReg), VAList);
Chris Lattner73815062003-10-18 05:56:40 +00002381 break;
2382 }
Chris Lattnereca195e2003-05-08 19:44:13 +00002383}
2384
Misha Brukman538607f2004-03-01 23:53:11 +00002385/// visitGetElementPtrInst - instruction-select GEP instructions
2386///
Chris Lattner3e130a22003-01-13 00:32:26 +00002387void ISel::visitGetElementPtrInst(GetElementPtrInst &I) {
Chris Lattnerb6bac512004-02-25 06:13:04 +00002388 // If this GEP instruction will be folded into all of its users, we don't need
2389 // to explicitly calculate it!
2390 unsigned A, B, C, D;
2391 if (isGEPFoldable(0, I.getOperand(0), I.op_begin()+1, I.op_end(), A,B,C,D)) {
2392 // Check all of the users of the instruction to see if they are loads and
2393 // stores.
2394 bool AllWillFold = true;
2395 for (Value::use_iterator UI = I.use_begin(), E = I.use_end(); UI != E; ++UI)
2396 if (cast<Instruction>(*UI)->getOpcode() != Instruction::Load)
2397 if (cast<Instruction>(*UI)->getOpcode() != Instruction::Store ||
2398 cast<Instruction>(*UI)->getOperand(0) == &I) {
2399 AllWillFold = false;
2400 break;
2401 }
2402
2403 // If the instruction is foldable, and will be folded into all users, don't
2404 // emit it!
2405 if (AllWillFold) return;
2406 }
2407
Chris Lattner3e130a22003-01-13 00:32:26 +00002408 unsigned outputReg = getReg(I);
Chris Lattner827832c2004-02-22 17:05:38 +00002409 emitGEPOperation(BB, BB->end(), I.getOperand(0),
Brian Gaeke68b1edc2002-12-16 04:23:29 +00002410 I.op_begin()+1, I.op_end(), outputReg);
Chris Lattnerc0812d82002-12-13 06:56:29 +00002411}
2412
Chris Lattner985fe3d2004-02-25 03:45:50 +00002413/// getGEPIndex - Inspect the getelementptr operands specified with GEPOps and
2414/// GEPTypes (the derived types being stepped through at each level). On return
2415/// from this function, if some indexes of the instruction are representable as
2416/// an X86 lea instruction, the machine operands are put into the Ops
2417/// instruction and the consumed indexes are poped from the GEPOps/GEPTypes
2418/// lists. Otherwise, GEPOps.size() is returned. If this returns a an
2419/// addressing mode that only partially consumes the input, the BaseReg input of
2420/// the addressing mode must be left free.
2421///
2422/// Note that there is one fewer entry in GEPTypes than there is in GEPOps.
2423///
Chris Lattnerb6bac512004-02-25 06:13:04 +00002424void ISel::getGEPIndex(MachineBasicBlock *MBB, MachineBasicBlock::iterator IP,
2425 std::vector<Value*> &GEPOps,
2426 std::vector<const Type*> &GEPTypes, unsigned &BaseReg,
2427 unsigned &Scale, unsigned &IndexReg, unsigned &Disp) {
2428 const TargetData &TD = TM.getTargetData();
2429
Chris Lattner985fe3d2004-02-25 03:45:50 +00002430 // Clear out the state we are working with...
Chris Lattnerb6bac512004-02-25 06:13:04 +00002431 BaseReg = 0; // No base register
2432 Scale = 1; // Unit scale
2433 IndexReg = 0; // No index register
2434 Disp = 0; // No displacement
2435
Chris Lattner985fe3d2004-02-25 03:45:50 +00002436 // While there are GEP indexes that can be folded into the current address,
2437 // keep processing them.
2438 while (!GEPTypes.empty()) {
2439 if (const StructType *StTy = dyn_cast<StructType>(GEPTypes.back())) {
2440 // It's a struct access. CUI is the index into the structure,
2441 // which names the field. This index must have unsigned type.
2442 const ConstantUInt *CUI = cast<ConstantUInt>(GEPOps.back());
2443
2444 // Use the TargetData structure to pick out what the layout of the
2445 // structure is in memory. Since the structure index must be constant, we
2446 // can get its value and use it to find the right byte offset from the
2447 // StructLayout class's list of structure member offsets.
Chris Lattnerb6bac512004-02-25 06:13:04 +00002448 Disp += TD.getStructLayout(StTy)->MemberOffsets[CUI->getValue()];
Chris Lattner985fe3d2004-02-25 03:45:50 +00002449 GEPOps.pop_back(); // Consume a GEP operand
2450 GEPTypes.pop_back();
2451 } else {
2452 // It's an array or pointer access: [ArraySize x ElementType].
2453 const SequentialType *SqTy = cast<SequentialType>(GEPTypes.back());
2454 Value *idx = GEPOps.back();
2455
2456 // idx is the index into the array. Unlike with structure
2457 // indices, we may not know its actual value at code-generation
2458 // time.
2459 assert(idx->getType() == Type::LongTy && "Bad GEP array index!");
2460
2461 // If idx is a constant, fold it into the offset.
Chris Lattner5f2c7b12004-02-25 07:00:55 +00002462 unsigned TypeSize = TD.getTypeSize(SqTy->getElementType());
Chris Lattner985fe3d2004-02-25 03:45:50 +00002463 if (ConstantSInt *CSI = dyn_cast<ConstantSInt>(idx)) {
Chris Lattner5f2c7b12004-02-25 07:00:55 +00002464 Disp += TypeSize*CSI->getValue();
Chris Lattner985fe3d2004-02-25 03:45:50 +00002465 } else {
Chris Lattner5f2c7b12004-02-25 07:00:55 +00002466 // If the index reg is already taken, we can't handle this index.
2467 if (IndexReg) return;
2468
2469 // If this is a size that we can handle, then add the index as
2470 switch (TypeSize) {
2471 case 1: case 2: case 4: case 8:
2472 // These are all acceptable scales on X86.
2473 Scale = TypeSize;
2474 break;
2475 default:
2476 // Otherwise, we can't handle this scale
2477 return;
2478 }
2479
2480 if (CastInst *CI = dyn_cast<CastInst>(idx))
2481 if (CI->getOperand(0)->getType() == Type::IntTy ||
2482 CI->getOperand(0)->getType() == Type::UIntTy)
2483 idx = CI->getOperand(0);
2484
2485 IndexReg = MBB ? getReg(idx, MBB, IP) : 1;
Chris Lattner985fe3d2004-02-25 03:45:50 +00002486 }
2487
2488 GEPOps.pop_back(); // Consume a GEP operand
2489 GEPTypes.pop_back();
2490 }
2491 }
Chris Lattnerb6bac512004-02-25 06:13:04 +00002492
2493 // GEPTypes is empty, which means we have a single operand left. See if we
2494 // can set it as the base register.
2495 //
2496 // FIXME: When addressing modes are more powerful/correct, we could load
2497 // global addresses directly as 32-bit immediates.
2498 assert(BaseReg == 0);
Chris Lattner5f2c7b12004-02-25 07:00:55 +00002499 BaseReg = MBB ? getReg(GEPOps[0], MBB, IP) : 1;
Chris Lattnerb6bac512004-02-25 06:13:04 +00002500 GEPOps.pop_back(); // Consume the last GEP operand
Chris Lattner985fe3d2004-02-25 03:45:50 +00002501}
2502
2503
Chris Lattnerb6bac512004-02-25 06:13:04 +00002504/// isGEPFoldable - Return true if the specified GEP can be completely
2505/// folded into the addressing mode of a load/store or lea instruction.
2506bool ISel::isGEPFoldable(MachineBasicBlock *MBB,
2507 Value *Src, User::op_iterator IdxBegin,
2508 User::op_iterator IdxEnd, unsigned &BaseReg,
2509 unsigned &Scale, unsigned &IndexReg, unsigned &Disp) {
Chris Lattner7ca04092004-02-22 17:35:42 +00002510 if (ConstantPointerRef *CPR = dyn_cast<ConstantPointerRef>(Src))
2511 Src = CPR->getValue();
2512
Chris Lattner3f1e8e72004-02-22 07:04:00 +00002513 std::vector<Value*> GEPOps;
2514 GEPOps.resize(IdxEnd-IdxBegin+1);
2515 GEPOps[0] = Src;
2516 std::copy(IdxBegin, IdxEnd, GEPOps.begin()+1);
2517
2518 std::vector<const Type*> GEPTypes;
2519 GEPTypes.assign(gep_type_begin(Src->getType(), IdxBegin, IdxEnd),
2520 gep_type_end(Src->getType(), IdxBegin, IdxEnd));
2521
Chris Lattnerb6bac512004-02-25 06:13:04 +00002522 MachineBasicBlock::iterator IP;
2523 if (MBB) IP = MBB->end();
2524 getGEPIndex(MBB, IP, GEPOps, GEPTypes, BaseReg, Scale, IndexReg, Disp);
2525
2526 // We can fold it away iff the getGEPIndex call eliminated all operands.
2527 return GEPOps.empty();
2528}
2529
2530void ISel::emitGEPOperation(MachineBasicBlock *MBB,
2531 MachineBasicBlock::iterator IP,
2532 Value *Src, User::op_iterator IdxBegin,
2533 User::op_iterator IdxEnd, unsigned TargetReg) {
2534 const TargetData &TD = TM.getTargetData();
2535 if (ConstantPointerRef *CPR = dyn_cast<ConstantPointerRef>(Src))
2536 Src = CPR->getValue();
2537
2538 std::vector<Value*> GEPOps;
2539 GEPOps.resize(IdxEnd-IdxBegin+1);
2540 GEPOps[0] = Src;
2541 std::copy(IdxBegin, IdxEnd, GEPOps.begin()+1);
2542
2543 std::vector<const Type*> GEPTypes;
2544 GEPTypes.assign(gep_type_begin(Src->getType(), IdxBegin, IdxEnd),
2545 gep_type_end(Src->getType(), IdxBegin, IdxEnd));
Chris Lattner985fe3d2004-02-25 03:45:50 +00002546
Chris Lattner3f1e8e72004-02-22 07:04:00 +00002547 // Keep emitting instructions until we consume the entire GEP instruction.
2548 while (!GEPOps.empty()) {
2549 unsigned OldSize = GEPOps.size();
Chris Lattnerb6bac512004-02-25 06:13:04 +00002550 unsigned BaseReg, Scale, IndexReg, Disp;
2551 getGEPIndex(MBB, IP, GEPOps, GEPTypes, BaseReg, Scale, IndexReg, Disp);
Chris Lattner3f1e8e72004-02-22 07:04:00 +00002552
Chris Lattner985fe3d2004-02-25 03:45:50 +00002553 if (GEPOps.size() != OldSize) {
2554 // getGEPIndex consumed some of the input. Build an LEA instruction here.
Chris Lattnerb6bac512004-02-25 06:13:04 +00002555 unsigned NextTarget = 0;
2556 if (!GEPOps.empty()) {
2557 assert(BaseReg == 0 &&
2558 "getGEPIndex should have left the base register open for chaining!");
2559 NextTarget = BaseReg = makeAnotherReg(Type::UIntTy);
Chris Lattner985fe3d2004-02-25 03:45:50 +00002560 }
Chris Lattnerb6bac512004-02-25 06:13:04 +00002561
2562 if (IndexReg == 0 && Disp == 0)
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00002563 BuildMI(*MBB, IP, X86::MOV32rr, 1, TargetReg).addReg(BaseReg);
Chris Lattnerb6bac512004-02-25 06:13:04 +00002564 else
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00002565 addFullAddress(BuildMI(*MBB, IP, X86::LEA32r, 5, TargetReg),
Chris Lattnerb6bac512004-02-25 06:13:04 +00002566 BaseReg, Scale, IndexReg, Disp);
2567 --IP;
2568 TargetReg = NextTarget;
Chris Lattner985fe3d2004-02-25 03:45:50 +00002569 } else if (GEPTypes.empty()) {
Chris Lattner3f1e8e72004-02-22 07:04:00 +00002570 // The getGEPIndex operation didn't want to build an LEA. Check to see if
2571 // all operands are consumed but the base pointer. If so, just load it
2572 // into the register.
Chris Lattner7ca04092004-02-22 17:35:42 +00002573 if (GlobalValue *GV = dyn_cast<GlobalValue>(GEPOps[0])) {
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00002574 BuildMI(*MBB, IP, X86::MOV32ri, 1, TargetReg).addGlobalAddress(GV);
Chris Lattner7ca04092004-02-22 17:35:42 +00002575 } else {
2576 unsigned BaseReg = getReg(GEPOps[0], MBB, IP);
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00002577 BuildMI(*MBB, IP, X86::MOV32rr, 1, TargetReg).addReg(BaseReg);
Chris Lattner7ca04092004-02-22 17:35:42 +00002578 }
2579 break; // we are now done
Chris Lattnerb6bac512004-02-25 06:13:04 +00002580
Chris Lattner3f1e8e72004-02-22 07:04:00 +00002581 } else {
Brian Gaeke20244b72002-12-12 15:33:40 +00002582 // It's an array or pointer access: [ArraySize x ElementType].
Chris Lattner3f1e8e72004-02-22 07:04:00 +00002583 const SequentialType *SqTy = cast<SequentialType>(GEPTypes.back());
2584 Value *idx = GEPOps.back();
2585 GEPOps.pop_back(); // Consume a GEP operand
2586 GEPTypes.pop_back();
Chris Lattner8a307e82002-12-16 19:32:50 +00002587
Brian Gaeke20244b72002-12-12 15:33:40 +00002588 // idx is the index into the array. Unlike with structure
2589 // indices, we may not know its actual value at code-generation
2590 // time.
Chris Lattner8a307e82002-12-16 19:32:50 +00002591 assert(idx->getType() == Type::LongTy && "Bad GEP array index!");
2592
Chris Lattnerf5854472003-06-21 16:01:24 +00002593 // Most GEP instructions use a [cast (int/uint) to LongTy] as their
2594 // operand on X86. Handle this case directly now...
2595 if (CastInst *CI = dyn_cast<CastInst>(idx))
2596 if (CI->getOperand(0)->getType() == Type::IntTy ||
2597 CI->getOperand(0)->getType() == Type::UIntTy)
2598 idx = CI->getOperand(0);
2599
Chris Lattner3e130a22003-01-13 00:32:26 +00002600 // We want to add BaseReg to(idxReg * sizeof ElementType). First, we
Chris Lattner8a307e82002-12-16 19:32:50 +00002601 // must find the size of the pointed-to type (Not coincidentally, the next
2602 // type is the type of the elements in the array).
Chris Lattner3f1e8e72004-02-22 07:04:00 +00002603 const Type *ElTy = SqTy->getElementType();
2604 unsigned elementSize = TD.getTypeSize(ElTy);
Chris Lattner8a307e82002-12-16 19:32:50 +00002605
2606 // If idxReg is a constant, we don't need to perform the multiply!
2607 if (ConstantSInt *CSI = dyn_cast<ConstantSInt>(idx)) {
Chris Lattner3e130a22003-01-13 00:32:26 +00002608 if (!CSI->isNullValue()) {
Chris Lattner8a307e82002-12-16 19:32:50 +00002609 unsigned Offset = elementSize*CSI->getValue();
Chris Lattner3f1e8e72004-02-22 07:04:00 +00002610 unsigned Reg = makeAnotherReg(Type::UIntTy);
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00002611 BuildMI(*MBB, IP, X86::ADD32ri, 2, TargetReg)
Chris Lattneree352852004-02-29 07:22:16 +00002612 .addReg(Reg).addImm(Offset);
Chris Lattner3f1e8e72004-02-22 07:04:00 +00002613 --IP; // Insert the next instruction before this one.
2614 TargetReg = Reg; // Codegen the rest of the GEP into this
Chris Lattner8a307e82002-12-16 19:32:50 +00002615 }
2616 } else if (elementSize == 1) {
2617 // If the element size is 1, we don't have to multiply, just add
2618 unsigned idxReg = getReg(idx, MBB, IP);
Chris Lattner3f1e8e72004-02-22 07:04:00 +00002619 unsigned Reg = makeAnotherReg(Type::UIntTy);
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00002620 BuildMI(*MBB, IP, X86::ADD32rr, 2,TargetReg).addReg(Reg).addReg(idxReg);
Chris Lattner3f1e8e72004-02-22 07:04:00 +00002621 --IP; // Insert the next instruction before this one.
2622 TargetReg = Reg; // Codegen the rest of the GEP into this
Chris Lattner8a307e82002-12-16 19:32:50 +00002623 } else {
2624 unsigned idxReg = getReg(idx, MBB, IP);
2625 unsigned OffsetReg = makeAnotherReg(Type::UIntTy);
Chris Lattnerb2acc512003-10-19 21:09:10 +00002626
Chris Lattner3f1e8e72004-02-22 07:04:00 +00002627 // Make sure we can back the iterator up to point to the first
2628 // instruction emitted.
2629 MachineBasicBlock::iterator BeforeIt = IP;
2630 if (IP == MBB->begin())
2631 BeforeIt = MBB->end();
2632 else
2633 --BeforeIt;
Chris Lattnerb2acc512003-10-19 21:09:10 +00002634 doMultiplyConst(MBB, IP, OffsetReg, Type::IntTy, idxReg, elementSize);
2635
Chris Lattner8a307e82002-12-16 19:32:50 +00002636 // Emit an ADD to add OffsetReg to the basePtr.
Chris Lattner3f1e8e72004-02-22 07:04:00 +00002637 unsigned Reg = makeAnotherReg(Type::UIntTy);
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00002638 BuildMI(*MBB, IP, X86::ADD32rr, 2, TargetReg)
Chris Lattneree352852004-02-29 07:22:16 +00002639 .addReg(Reg).addReg(OffsetReg);
Chris Lattner3f1e8e72004-02-22 07:04:00 +00002640
2641 // Step to the first instruction of the multiply.
2642 if (BeforeIt == MBB->end())
2643 IP = MBB->begin();
2644 else
2645 IP = ++BeforeIt;
2646
2647 TargetReg = Reg; // Codegen the rest of the GEP into this
Chris Lattner8a307e82002-12-16 19:32:50 +00002648 }
Brian Gaeke20244b72002-12-12 15:33:40 +00002649 }
Brian Gaeke20244b72002-12-12 15:33:40 +00002650 }
Brian Gaeke20244b72002-12-12 15:33:40 +00002651}
2652
2653
Chris Lattner065faeb2002-12-28 20:24:02 +00002654/// visitAllocaInst - If this is a fixed size alloca, allocate space from the
2655/// frame manager, otherwise do it the hard way.
2656///
2657void ISel::visitAllocaInst(AllocaInst &I) {
Brian Gaekee48ec012002-12-13 06:46:31 +00002658 // Find the data size of the alloca inst's getAllocatedType.
Chris Lattner065faeb2002-12-28 20:24:02 +00002659 const Type *Ty = I.getAllocatedType();
2660 unsigned TySize = TM.getTargetData().getTypeSize(Ty);
2661
2662 // If this is a fixed size alloca in the entry block for the function,
2663 // statically stack allocate the space.
2664 //
2665 if (ConstantUInt *CUI = dyn_cast<ConstantUInt>(I.getArraySize())) {
2666 if (I.getParent() == I.getParent()->getParent()->begin()) {
2667 TySize *= CUI->getValue(); // Get total allocated size...
2668 unsigned Alignment = TM.getTargetData().getTypeAlignment(Ty);
2669
2670 // Create a new stack object using the frame manager...
2671 int FrameIdx = F->getFrameInfo()->CreateStackObject(TySize, Alignment);
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00002672 addFrameReference(BuildMI(BB, X86::LEA32r, 5, getReg(I)), FrameIdx);
Chris Lattner065faeb2002-12-28 20:24:02 +00002673 return;
2674 }
2675 }
2676
2677 // Create a register to hold the temporary result of multiplying the type size
2678 // constant by the variable amount.
2679 unsigned TotalSizeReg = makeAnotherReg(Type::UIntTy);
2680 unsigned SrcReg1 = getReg(I.getArraySize());
Chris Lattner065faeb2002-12-28 20:24:02 +00002681
2682 // TotalSizeReg = mul <numelements>, <TypeSize>
2683 MachineBasicBlock::iterator MBBI = BB->end();
Chris Lattnerb2acc512003-10-19 21:09:10 +00002684 doMultiplyConst(BB, MBBI, TotalSizeReg, Type::UIntTy, SrcReg1, TySize);
Chris Lattner065faeb2002-12-28 20:24:02 +00002685
2686 // AddedSize = add <TotalSizeReg>, 15
2687 unsigned AddedSizeReg = makeAnotherReg(Type::UIntTy);
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00002688 BuildMI(BB, X86::ADD32ri, 2, AddedSizeReg).addReg(TotalSizeReg).addImm(15);
Chris Lattner065faeb2002-12-28 20:24:02 +00002689
2690 // AlignedSize = and <AddedSize>, ~15
2691 unsigned AlignedSize = makeAnotherReg(Type::UIntTy);
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00002692 BuildMI(BB, X86::AND32ri, 2, AlignedSize).addReg(AddedSizeReg).addImm(~15);
Chris Lattner065faeb2002-12-28 20:24:02 +00002693
Brian Gaekee48ec012002-12-13 06:46:31 +00002694 // Subtract size from stack pointer, thereby allocating some space.
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00002695 BuildMI(BB, X86::SUB32rr, 2, X86::ESP).addReg(X86::ESP).addReg(AlignedSize);
Chris Lattner065faeb2002-12-28 20:24:02 +00002696
Brian Gaekee48ec012002-12-13 06:46:31 +00002697 // Put a pointer to the space into the result register, by copying
2698 // the stack pointer.
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00002699 BuildMI(BB, X86::MOV32rr, 1, getReg(I)).addReg(X86::ESP);
Chris Lattner065faeb2002-12-28 20:24:02 +00002700
Misha Brukman48196b32003-05-03 02:18:17 +00002701 // Inform the Frame Information that we have just allocated a variable-sized
Chris Lattner065faeb2002-12-28 20:24:02 +00002702 // object.
2703 F->getFrameInfo()->CreateVariableSizedObject();
Brian Gaeke20244b72002-12-12 15:33:40 +00002704}
Chris Lattner3e130a22003-01-13 00:32:26 +00002705
2706/// visitMallocInst - Malloc instructions are code generated into direct calls
2707/// to the library malloc.
2708///
2709void ISel::visitMallocInst(MallocInst &I) {
2710 unsigned AllocSize = TM.getTargetData().getTypeSize(I.getAllocatedType());
2711 unsigned Arg;
2712
2713 if (ConstantUInt *C = dyn_cast<ConstantUInt>(I.getOperand(0))) {
2714 Arg = getReg(ConstantUInt::get(Type::UIntTy, C->getValue() * AllocSize));
2715 } else {
2716 Arg = makeAnotherReg(Type::UIntTy);
Chris Lattnerb2acc512003-10-19 21:09:10 +00002717 unsigned Op0Reg = getReg(I.getOperand(0));
Chris Lattner3e130a22003-01-13 00:32:26 +00002718 MachineBasicBlock::iterator MBBI = BB->end();
Chris Lattnerb2acc512003-10-19 21:09:10 +00002719 doMultiplyConst(BB, MBBI, Arg, Type::UIntTy, Op0Reg, AllocSize);
Chris Lattner3e130a22003-01-13 00:32:26 +00002720 }
2721
2722 std::vector<ValueRecord> Args;
2723 Args.push_back(ValueRecord(Arg, Type::UIntTy));
2724 MachineInstr *TheCall = BuildMI(X86::CALLpcrel32,
Misha Brukmanc8893fc2003-10-23 16:22:08 +00002725 1).addExternalSymbol("malloc", true);
Chris Lattner3e130a22003-01-13 00:32:26 +00002726 doCall(ValueRecord(getReg(I), I.getType()), TheCall, Args);
2727}
2728
2729
2730/// visitFreeInst - Free instructions are code gen'd to call the free libc
2731/// function.
2732///
2733void ISel::visitFreeInst(FreeInst &I) {
2734 std::vector<ValueRecord> Args;
Chris Lattner5e2cb8b2003-08-04 02:12:48 +00002735 Args.push_back(ValueRecord(I.getOperand(0)));
Chris Lattner3e130a22003-01-13 00:32:26 +00002736 MachineInstr *TheCall = BuildMI(X86::CALLpcrel32,
Misha Brukmanc8893fc2003-10-23 16:22:08 +00002737 1).addExternalSymbol("free", true);
Chris Lattner3e130a22003-01-13 00:32:26 +00002738 doCall(ValueRecord(0, Type::VoidTy), TheCall, Args);
2739}
2740
Chris Lattnerd281de22003-07-26 23:49:58 +00002741/// createX86SimpleInstructionSelector - This pass converts an LLVM function
Chris Lattnerb4f68ed2002-10-29 22:37:54 +00002742/// into a machine code representation is a very simple peep-hole fashion. The
Chris Lattner72614082002-10-25 22:55:53 +00002743/// generated code sucks but the implementation is nice and simple.
2744///
Chris Lattnerf70e0c22003-12-28 21:23:38 +00002745FunctionPass *llvm::createX86SimpleInstructionSelector(TargetMachine &TM) {
2746 return new ISel(TM);
Chris Lattner72614082002-10-25 22:55:53 +00002747}