blob: b9f1a1aabcc5681a2d277c9dcde8ce5e9645615e [file] [log] [blame]
Bill Wendling0480e282010-12-01 02:36:55 +00001//===- ARMInstrThumb.td - Thumb support for ARM ------------*- tablegen -*-===//
Evan Chenga8e29892007-01-19 07:51:42 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Evan Chenga8e29892007-01-19 07:51:42 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the Thumb instruction set.
11//
12//===----------------------------------------------------------------------===//
13
14//===----------------------------------------------------------------------===//
15// Thumb specific DAG Nodes.
16//
17
18def ARMtcall : SDNode<"ARMISD::tCALL", SDT_ARMcall,
Chris Lattner036609b2010-12-23 18:28:41 +000019 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue,
Chris Lattner60e9eac2010-03-19 05:33:51 +000020 SDNPVariadic]>;
Evan Chenga8e29892007-01-19 07:51:42 +000021
Evan Chenga8e29892007-01-19 07:51:42 +000022def imm_neg_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +000023 return CurDAG->getTargetConstant(-(int)N->getZExtValue(), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +000024}]>;
25def imm_comp_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +000026 return CurDAG->getTargetConstant(~((uint32_t)N->getZExtValue()), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +000027}]>;
28
Evan Chenga8e29892007-01-19 07:51:42 +000029/// imm0_7 predicate - True if the 32-bit immediate is in the range [0,7].
Eric Christopher8f232d32011-04-28 05:49:04 +000030def imm0_7 : ImmLeaf<i32, [{
31 return Imm >= 0 && Imm < 8;
Evan Chenga8e29892007-01-19 07:51:42 +000032}]>;
33def imm0_7_neg : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000034 return (uint32_t)-N->getZExtValue() < 8;
Evan Chenga8e29892007-01-19 07:51:42 +000035}], imm_neg_XFORM>;
36
Jim Grosbach6b8f1e32011-06-27 23:54:06 +000037def imm0_255_asmoperand : AsmOperandClass { let Name = "Imm0_255"; }
38def imm0_255 : Operand<i32>, ImmLeaf<i32, [{ return Imm >= 0 && Imm < 256; }]> {
39 let ParserMatchClass = imm0_255_asmoperand;
40}
Evan Chenga8e29892007-01-19 07:51:42 +000041def imm0_255_comp : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000042 return ~((uint32_t)N->getZExtValue()) < 256;
Evan Chenga8e29892007-01-19 07:51:42 +000043}]>;
44
Eric Christopher8f232d32011-04-28 05:49:04 +000045def imm8_255 : ImmLeaf<i32, [{
46 return Imm >= 8 && Imm < 256;
Evan Chenga8e29892007-01-19 07:51:42 +000047}]>;
48def imm8_255_neg : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000049 unsigned Val = -N->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +000050 return Val >= 8 && Val < 256;
51}], imm_neg_XFORM>;
52
Bill Wendling0480e282010-12-01 02:36:55 +000053// Break imm's up into two pieces: an immediate + a left shift. This uses
54// thumb_immshifted to match and thumb_immshifted_val and thumb_immshifted_shamt
55// to get the val/shift pieces.
Evan Chenga8e29892007-01-19 07:51:42 +000056def thumb_immshifted : PatLeaf<(imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000057 return ARM_AM::isThumbImmShiftedVal((unsigned)N->getZExtValue());
Evan Chenga8e29892007-01-19 07:51:42 +000058}]>;
59
60def thumb_immshifted_val : SDNodeXForm<imm, [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000061 unsigned V = ARM_AM::getThumbImmNonShiftedVal((unsigned)N->getZExtValue());
Owen Anderson825b72b2009-08-11 20:47:22 +000062 return CurDAG->getTargetConstant(V, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +000063}]>;
64
65def thumb_immshifted_shamt : SDNodeXForm<imm, [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000066 unsigned V = ARM_AM::getThumbImmValShift((unsigned)N->getZExtValue());
Owen Anderson825b72b2009-08-11 20:47:22 +000067 return CurDAG->getTargetConstant(V, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +000068}]>;
69
Jim Grosbachd40963c2010-12-14 22:28:03 +000070// ADR instruction labels.
71def t_adrlabel : Operand<i32> {
72 let EncoderMethod = "getThumbAdrLabelOpValue";
73}
74
Evan Cheng2ef9c8a2009-11-19 06:57:41 +000075// Scaled 4 immediate.
76def t_imm_s4 : Operand<i32> {
77 let PrintMethod = "printThumbS4ImmOperand";
78}
79
Evan Chenga8e29892007-01-19 07:51:42 +000080// Define Thumb specific addressing modes.
81
Jim Grosbache2467172010-12-10 18:21:33 +000082def t_brtarget : Operand<OtherVT> {
83 let EncoderMethod = "getThumbBRTargetOpValue";
84}
85
Jim Grosbach01086452010-12-10 17:13:40 +000086def t_bcctarget : Operand<i32> {
87 let EncoderMethod = "getThumbBCCTargetOpValue";
88}
89
Jim Grosbachcf6220a2010-12-09 19:01:46 +000090def t_cbtarget : Operand<i32> {
Jim Grosbach027d6e82010-12-09 19:04:53 +000091 let EncoderMethod = "getThumbCBTargetOpValue";
Bill Wendlingdff2f712010-12-08 23:01:43 +000092}
93
Jim Grosbach662a8162010-12-06 23:57:07 +000094def t_bltarget : Operand<i32> {
95 let EncoderMethod = "getThumbBLTargetOpValue";
96}
97
Bill Wendling09aa3f02010-12-09 00:39:08 +000098def t_blxtarget : Operand<i32> {
99 let EncoderMethod = "getThumbBLXTargetOpValue";
100}
101
Bill Wendlingf4caf692010-12-14 03:36:38 +0000102def MemModeRegThumbAsmOperand : AsmOperandClass {
103 let Name = "MemModeRegThumb";
104 let SuperClasses = [];
105}
106
107def MemModeImmThumbAsmOperand : AsmOperandClass {
108 let Name = "MemModeImmThumb";
Bill Wendlingef4a68b2010-11-30 07:44:32 +0000109 let SuperClasses = [];
110}
111
Evan Chenga8e29892007-01-19 07:51:42 +0000112// t_addrmode_rr := reg + reg
113//
114def t_addrmode_rr : Operand<i32>,
115 ComplexPattern<i32, 2, "SelectThumbAddrModeRR", []> {
Bill Wendlingf4caf692010-12-14 03:36:38 +0000116 let EncoderMethod = "getThumbAddrModeRegRegOpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000117 let PrintMethod = "printThumbAddrModeRROperand";
Jim Grosbach30eae3c2009-04-07 20:34:09 +0000118 let MIOperandInfo = (ops tGPR:$base, tGPR:$offsreg);
Evan Chenga8e29892007-01-19 07:51:42 +0000119}
120
Bill Wendlingf4caf692010-12-14 03:36:38 +0000121// t_addrmode_rrs := reg + reg
Evan Chenga8e29892007-01-19 07:51:42 +0000122//
Bill Wendlingf4caf692010-12-14 03:36:38 +0000123def t_addrmode_rrs1 : Operand<i32>,
124 ComplexPattern<i32, 2, "SelectThumbAddrModeRI5S1", []> {
125 let EncoderMethod = "getThumbAddrModeRegRegOpValue";
126 let PrintMethod = "printThumbAddrModeRROperand";
127 let MIOperandInfo = (ops tGPR:$base, tGPR:$offsreg);
128 let ParserMatchClass = MemModeRegThumbAsmOperand;
Evan Chenga8e29892007-01-19 07:51:42 +0000129}
Bill Wendlingf4caf692010-12-14 03:36:38 +0000130def t_addrmode_rrs2 : Operand<i32>,
131 ComplexPattern<i32, 2, "SelectThumbAddrModeRI5S2", []> {
132 let EncoderMethod = "getThumbAddrModeRegRegOpValue";
133 let PrintMethod = "printThumbAddrModeRROperand";
134 let MIOperandInfo = (ops tGPR:$base, tGPR:$offsreg);
135 let ParserMatchClass = MemModeRegThumbAsmOperand;
136}
137def t_addrmode_rrs4 : Operand<i32>,
138 ComplexPattern<i32, 2, "SelectThumbAddrModeRI5S4", []> {
139 let EncoderMethod = "getThumbAddrModeRegRegOpValue";
140 let PrintMethod = "printThumbAddrModeRROperand";
141 let MIOperandInfo = (ops tGPR:$base, tGPR:$offsreg);
142 let ParserMatchClass = MemModeRegThumbAsmOperand;
Evan Chenga8e29892007-01-19 07:51:42 +0000143}
Evan Chengc38f2bc2007-01-23 22:59:13 +0000144
Bill Wendlingf4caf692010-12-14 03:36:38 +0000145// t_addrmode_is4 := reg + imm5 * 4
Evan Chengc38f2bc2007-01-23 22:59:13 +0000146//
Bill Wendlingf4caf692010-12-14 03:36:38 +0000147def t_addrmode_is4 : Operand<i32>,
148 ComplexPattern<i32, 2, "SelectThumbAddrModeImm5S4", []> {
149 let EncoderMethod = "getAddrModeISOpValue";
150 let PrintMethod = "printThumbAddrModeImm5S4Operand";
151 let MIOperandInfo = (ops tGPR:$base, i32imm:$offsimm);
152 let ParserMatchClass = MemModeImmThumbAsmOperand;
153}
154
155// t_addrmode_is2 := reg + imm5 * 2
156//
157def t_addrmode_is2 : Operand<i32>,
158 ComplexPattern<i32, 2, "SelectThumbAddrModeImm5S2", []> {
159 let EncoderMethod = "getAddrModeISOpValue";
160 let PrintMethod = "printThumbAddrModeImm5S2Operand";
161 let MIOperandInfo = (ops tGPR:$base, i32imm:$offsimm);
162 let ParserMatchClass = MemModeImmThumbAsmOperand;
163}
164
165// t_addrmode_is1 := reg + imm5
166//
167def t_addrmode_is1 : Operand<i32>,
168 ComplexPattern<i32, 2, "SelectThumbAddrModeImm5S1", []> {
169 let EncoderMethod = "getAddrModeISOpValue";
170 let PrintMethod = "printThumbAddrModeImm5S1Operand";
171 let MIOperandInfo = (ops tGPR:$base, i32imm:$offsimm);
172 let ParserMatchClass = MemModeImmThumbAsmOperand;
Evan Chenga8e29892007-01-19 07:51:42 +0000173}
174
175// t_addrmode_sp := sp + imm8 * 4
176//
177def t_addrmode_sp : Operand<i32>,
178 ComplexPattern<i32, 2, "SelectThumbAddrModeSP", []> {
Jim Grosbachd967cd02010-12-07 21:50:47 +0000179 let EncoderMethod = "getAddrModeThumbSPOpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000180 let PrintMethod = "printThumbAddrModeSPOperand";
Jakob Stoklund Olesenc5b7ef12010-01-13 00:43:06 +0000181 let MIOperandInfo = (ops GPR:$base, i32imm:$offsimm);
Bill Wendlingf4caf692010-12-14 03:36:38 +0000182 let ParserMatchClass = MemModeImmThumbAsmOperand;
Evan Chenga8e29892007-01-19 07:51:42 +0000183}
184
Bill Wendlingb8958b02010-12-08 01:57:09 +0000185// t_addrmode_pc := <label> => pc + imm8 * 4
186//
187def t_addrmode_pc : Operand<i32> {
188 let EncoderMethod = "getAddrModePCOpValue";
Bill Wendlingf4caf692010-12-14 03:36:38 +0000189 let ParserMatchClass = MemModeImmThumbAsmOperand;
Bill Wendlingb8958b02010-12-08 01:57:09 +0000190}
191
Evan Chenga8e29892007-01-19 07:51:42 +0000192//===----------------------------------------------------------------------===//
193// Miscellaneous Instructions.
194//
195
Jim Grosbach4642ad32010-02-22 23:10:38 +0000196// FIXME: Marking these as hasSideEffects is necessary to prevent machine DCE
197// from removing one half of the matched pairs. That breaks PEI, which assumes
198// these will always be in pairs, and asserts if it finds otherwise. Better way?
199let Defs = [SP], Uses = [SP], hasSideEffects = 1 in {
Evan Cheng44bec522007-05-15 01:29:07 +0000200def tADJCALLSTACKUP :
Bill Wendlinga8981662010-11-19 22:02:18 +0000201 PseudoInst<(outs), (ins i32imm:$amt1, i32imm:$amt2), NoItinerary,
202 [(ARMcallseq_end imm:$amt1, imm:$amt2)]>,
203 Requires<[IsThumb, IsThumb1Only]>;
Evan Cheng44bec522007-05-15 01:29:07 +0000204
Jim Grosbach0ede14f2009-03-27 23:06:27 +0000205def tADJCALLSTACKDOWN :
Bill Wendlinga8981662010-11-19 22:02:18 +0000206 PseudoInst<(outs), (ins i32imm:$amt), NoItinerary,
207 [(ARMcallseq_start imm:$amt)]>,
208 Requires<[IsThumb, IsThumb1Only]>;
Evan Cheng071a2792007-09-11 19:55:27 +0000209}
Evan Cheng44bec522007-05-15 01:29:07 +0000210
Bill Wendling0e45a5a2010-11-30 00:50:22 +0000211// T1Disassembly - A simple class to make encoding some disassembly patterns
212// easier and less verbose.
Bill Wendlinga46a4932010-11-29 22:15:03 +0000213class T1Disassembly<bits<2> op1, bits<8> op2>
214 : T1Encoding<0b101111> {
215 let Inst{9-8} = op1;
216 let Inst{7-0} = op2;
217}
218
Johnny Chenbd2c6232010-02-25 03:28:51 +0000219def tNOP : T1pI<(outs), (ins), NoItinerary, "nop", "",
220 [/* For disassembly only; pattern left blank */]>,
Bill Wendlinga46a4932010-11-29 22:15:03 +0000221 T1Disassembly<0b11, 0x00>; // A8.6.110
Johnny Chenbd2c6232010-02-25 03:28:51 +0000222
Johnny Chend86d2692010-02-25 17:51:03 +0000223def tYIELD : T1pI<(outs), (ins), NoItinerary, "yield", "",
224 [/* For disassembly only; pattern left blank */]>,
Bill Wendlinga46a4932010-11-29 22:15:03 +0000225 T1Disassembly<0b11, 0x10>; // A8.6.410
Johnny Chend86d2692010-02-25 17:51:03 +0000226
227def tWFE : T1pI<(outs), (ins), NoItinerary, "wfe", "",
228 [/* For disassembly only; pattern left blank */]>,
Bill Wendlinga46a4932010-11-29 22:15:03 +0000229 T1Disassembly<0b11, 0x20>; // A8.6.408
Johnny Chend86d2692010-02-25 17:51:03 +0000230
231def tWFI : T1pI<(outs), (ins), NoItinerary, "wfi", "",
232 [/* For disassembly only; pattern left blank */]>,
Bill Wendlinga46a4932010-11-29 22:15:03 +0000233 T1Disassembly<0b11, 0x30>; // A8.6.409
Johnny Chend86d2692010-02-25 17:51:03 +0000234
235def tSEV : T1pI<(outs), (ins), NoItinerary, "sev", "",
236 [/* For disassembly only; pattern left blank */]>,
Bill Wendlinga46a4932010-11-29 22:15:03 +0000237 T1Disassembly<0b11, 0x40>; // A8.6.157
238
239// The i32imm operand $val can be used by a debugger to store more information
240// about the breakpoint.
241def tBKPT : T1I<(outs), (ins i32imm:$val), NoItinerary, "bkpt\t$val",
242 [/* For disassembly only; pattern left blank */]>,
243 T1Disassembly<0b10, {?,?,?,?,?,?,?,?}> {
244 // A8.6.22
245 bits<8> val;
246 let Inst{7-0} = val;
247}
Johnny Chend86d2692010-02-25 17:51:03 +0000248
249def tSETENDBE : T1I<(outs), (ins), NoItinerary, "setend\tbe",
250 [/* For disassembly only; pattern left blank */]>,
251 T1Encoding<0b101101> {
Bill Wendling7d0affd2010-11-21 10:55:23 +0000252 // A8.6.156
Johnny Chend86d2692010-02-25 17:51:03 +0000253 let Inst{9-5} = 0b10010;
Bill Wendlinga8981662010-11-19 22:02:18 +0000254 let Inst{4} = 1;
255 let Inst{3} = 1; // Big-Endian
256 let Inst{2-0} = 0b000;
Johnny Chend86d2692010-02-25 17:51:03 +0000257}
258
259def tSETENDLE : T1I<(outs), (ins), NoItinerary, "setend\tle",
260 [/* For disassembly only; pattern left blank */]>,
261 T1Encoding<0b101101> {
Bill Wendling7d0affd2010-11-21 10:55:23 +0000262 // A8.6.156
Johnny Chend86d2692010-02-25 17:51:03 +0000263 let Inst{9-5} = 0b10010;
Bill Wendlinga8981662010-11-19 22:02:18 +0000264 let Inst{4} = 1;
265 let Inst{3} = 0; // Little-Endian
266 let Inst{2-0} = 0b000;
Johnny Chend86d2692010-02-25 17:51:03 +0000267}
268
Johnny Chen93042d12010-03-02 18:14:57 +0000269// Change Processor State is a system instruction -- for disassembly only.
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +0000270def tCPS : T1I<(outs), (ins imod_op:$imod, iflags_op:$iflags),
271 NoItinerary, "cps$imod $iflags",
272 [/* For disassembly only; pattern left blank */]>,
Bill Wendling849f2e32010-11-29 00:18:15 +0000273 T1Misc<0b0110011> {
274 // A8.6.38 & B6.1.1
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +0000275 bit imod;
276 bits<3> iflags;
277
278 let Inst{4} = imod;
279 let Inst{3} = 0;
280 let Inst{2-0} = iflags;
Bill Wendling849f2e32010-11-29 00:18:15 +0000281}
Johnny Chen93042d12010-03-02 18:14:57 +0000282
Evan Cheng35d6c412009-08-04 23:47:55 +0000283// For both thumb1 and thumb2.
Chris Lattnera4a3a5e2010-10-31 19:15:18 +0000284let isNotDuplicable = 1, isCodeGenOnly = 1 in
Jim Grosbacha3fbadf2010-09-30 19:53:58 +0000285def tPICADD : TIt<(outs GPR:$dst), (ins GPR:$lhs, pclabel:$cp), IIC_iALUr, "",
Bill Wendling0ae28e42010-11-19 22:37:33 +0000286 [(set GPR:$dst, (ARMpic_add GPR:$lhs, imm:$cp))]>,
Johnny Chend68e1192009-12-15 17:24:14 +0000287 T1Special<{0,0,?,?}> {
Bill Wendling0e45a5a2010-11-30 00:50:22 +0000288 // A8.6.6
Bill Wendling0ae28e42010-11-19 22:37:33 +0000289 bits<3> dst;
Bill Wendling0e45a5a2010-11-30 00:50:22 +0000290 let Inst{6-3} = 0b1111; // Rm = pc
Bill Wendling0ae28e42010-11-19 22:37:33 +0000291 let Inst{2-0} = dst;
Johnny Chend68e1192009-12-15 17:24:14 +0000292}
Evan Chenga8e29892007-01-19 07:51:42 +0000293
Bill Wendling0e45a5a2010-11-30 00:50:22 +0000294// PC relative add (ADR).
Evan Cheng2ef9c8a2009-11-19 06:57:41 +0000295def tADDrPCi : T1I<(outs tGPR:$dst), (ins t_imm_s4:$rhs), IIC_iALUi,
Bill Wendling0ae28e42010-11-19 22:37:33 +0000296 "add\t$dst, pc, $rhs", []>,
297 T1Encoding<{1,0,1,0,0,?}> {
298 // A6.2 & A8.6.10
299 bits<3> dst;
300 bits<8> rhs;
301 let Inst{10-8} = dst;
302 let Inst{7-0} = rhs;
Jim Grosbach663e3392010-08-30 19:49:58 +0000303}
Evan Cheng7dcf4a82009-06-25 01:05:06 +0000304
Bill Wendling0ae28e42010-11-19 22:37:33 +0000305// ADD <Rd>, sp, #<imm8>
306// This is rematerializable, which is particularly useful for taking the
307// address of locals.
308let isReMaterializable = 1 in
309def tADDrSPi : T1I<(outs tGPR:$dst), (ins GPR:$sp, t_imm_s4:$rhs), IIC_iALUi,
310 "add\t$dst, $sp, $rhs", []>,
311 T1Encoding<{1,0,1,0,1,?}> {
312 // A6.2 & A8.6.8
313 bits<3> dst;
314 bits<8> rhs;
315 let Inst{10-8} = dst;
316 let Inst{7-0} = rhs;
317}
318
319// ADD sp, sp, #<imm7>
Evan Cheng2ef9c8a2009-11-19 06:57:41 +0000320def tADDspi : TIt<(outs GPR:$dst), (ins GPR:$lhs, t_imm_s4:$rhs), IIC_iALUi,
Johnny Chend68e1192009-12-15 17:24:14 +0000321 "add\t$dst, $rhs", []>,
Bill Wendling0ae28e42010-11-19 22:37:33 +0000322 T1Misc<{0,0,0,0,0,?,?}> {
323 // A6.2.5 & A8.6.8
324 bits<7> rhs;
325 let Inst{6-0} = rhs;
326}
Evan Cheng7dcf4a82009-06-25 01:05:06 +0000327
Bill Wendling0ae28e42010-11-19 22:37:33 +0000328// SUB sp, sp, #<imm7>
329// FIXME: The encoding and the ASM string don't match up.
Evan Cheng2ef9c8a2009-11-19 06:57:41 +0000330def tSUBspi : TIt<(outs GPR:$dst), (ins GPR:$lhs, t_imm_s4:$rhs), IIC_iALUi,
Johnny Chend68e1192009-12-15 17:24:14 +0000331 "sub\t$dst, $rhs", []>,
Bill Wendling0ae28e42010-11-19 22:37:33 +0000332 T1Misc<{0,0,0,0,1,?,?}> {
333 // A6.2.5 & A8.6.214
334 bits<7> rhs;
335 let Inst{6-0} = rhs;
336}
Evan Cheng86198642009-08-07 00:34:42 +0000337
Bill Wendling0ae28e42010-11-19 22:37:33 +0000338// ADD <Rm>, sp
David Goodwin5d598aa2009-08-19 18:00:44 +0000339def tADDrSP : TIt<(outs GPR:$dst), (ins GPR:$lhs, GPR:$rhs), IIC_iALUr,
Johnny Chend68e1192009-12-15 17:24:14 +0000340 "add\t$dst, $rhs", []>,
341 T1Special<{0,0,?,?}> {
Bill Wendling0ae28e42010-11-19 22:37:33 +0000342 // A8.6.9 Encoding T1
343 bits<4> dst;
344 let Inst{7} = dst{3};
345 let Inst{6-3} = 0b1101;
346 let Inst{2-0} = dst{2-0};
Johnny Chend68e1192009-12-15 17:24:14 +0000347}
Evan Cheng86198642009-08-07 00:34:42 +0000348
Bill Wendling0ae28e42010-11-19 22:37:33 +0000349// ADD sp, <Rm>
David Goodwin5d598aa2009-08-19 18:00:44 +0000350def tADDspr : TIt<(outs GPR:$dst), (ins GPR:$lhs, GPR:$rhs), IIC_iALUr,
Johnny Chend68e1192009-12-15 17:24:14 +0000351 "add\t$dst, $rhs", []>,
352 T1Special<{0,0,?,?}> {
353 // A8.6.9 Encoding T2
Bill Wendling0ae28e42010-11-19 22:37:33 +0000354 bits<4> dst;
Johnny Chend68e1192009-12-15 17:24:14 +0000355 let Inst{7} = 1;
Bill Wendling0ae28e42010-11-19 22:37:33 +0000356 let Inst{6-3} = dst;
Johnny Chend68e1192009-12-15 17:24:14 +0000357 let Inst{2-0} = 0b101;
358}
Evan Cheng86198642009-08-07 00:34:42 +0000359
Evan Chenga8e29892007-01-19 07:51:42 +0000360//===----------------------------------------------------------------------===//
361// Control Flow Instructions.
362//
363
Jim Grosbachc732adf2009-09-30 01:35:11 +0000364let isReturn = 1, isTerminator = 1, isBarrier = 1 in {
Cameron Zwarich8e9bace2011-05-25 04:45:29 +0000365 def tBX_RET : TI<(outs), (ins), IIC_Br, "bx\tlr",
366 [(ARMretflag)]>,
367 T1Special<{1,1,0,?}> {
368 // A6.2.3 & A8.6.25
369 let Inst{6-3} = 0b1110; // Rm = lr
370 let Inst{2-0} = 0b000;
371 }
372
Evan Cheng9d945f72007-02-01 01:49:46 +0000373 // Alternative return instruction used by vararg functions.
Bill Wendling602890d2010-11-19 01:33:10 +0000374 def tBX_RET_vararg : TI<(outs), (ins tGPR:$Rm),
375 IIC_Br, "bx\t$Rm",
376 []>,
Bill Wendling849f2e32010-11-29 00:18:15 +0000377 T1Special<{1,1,0,?}> {
378 // A6.2.3 & A8.6.25
Bill Wendling602890d2010-11-19 01:33:10 +0000379 bits<4> Rm;
380 let Inst{6-3} = Rm;
381 let Inst{2-0} = 0b000;
382 }
Evan Cheng9d945f72007-02-01 01:49:46 +0000383}
Evan Chenga8e29892007-01-19 07:51:42 +0000384
Bob Wilson8d4de5a2009-10-28 18:26:41 +0000385// Indirect branches
386let isBranch = 1, isTerminator = 1, isBarrier = 1, isIndirectBranch = 1 in {
Cameron Zwarich421b1062011-05-26 03:41:12 +0000387 def tBX : TI<(outs), (ins GPR:$Rm, pred:$p), IIC_Br, "bx${p}\t$Rm", []>,
388 T1Special<{1,1,0,?}> {
389 // A6.2.3 & A8.6.25
390 bits<4> Rm;
391 let Inst{6-3} = Rm;
392 let Inst{2-0} = 0b000;
393 }
394
Bill Wendling534a5e42010-12-03 01:55:47 +0000395 def tBRIND : TI<(outs), (ins GPR:$Rm),
396 IIC_Br,
397 "mov\tpc, $Rm",
Bill Wendling602890d2010-11-19 01:33:10 +0000398 [(brind GPR:$Rm)]>,
Bill Wendling12280382010-11-19 23:14:32 +0000399 T1Special<{1,0,?,?}> {
Bill Wendling849f2e32010-11-29 00:18:15 +0000400 // A8.6.97
Bill Wendling602890d2010-11-19 01:33:10 +0000401 bits<4> Rm;
Bill Wendling849f2e32010-11-29 00:18:15 +0000402 let Inst{7} = 1; // <Rd> = Inst{7:2-0} = pc
Bill Wendling602890d2010-11-19 01:33:10 +0000403 let Inst{6-3} = Rm;
Bill Wendling12280382010-11-19 23:14:32 +0000404 let Inst{2-0} = 0b111;
Johnny Chend68e1192009-12-15 17:24:14 +0000405 }
Bob Wilson8d4de5a2009-10-28 18:26:41 +0000406}
407
Bill Wendling0480e282010-12-01 02:36:55 +0000408// All calls clobber the non-callee saved registers. SP is marked as a use to
409// prevent stack-pointer assignments that appear immediately before calls from
410// potentially appearing dead.
Jim Grosbach0ede14f2009-03-27 23:06:27 +0000411let isCall = 1,
Evan Cheng1e0eab12010-11-29 22:43:27 +0000412 // On non-Darwin platforms R9 is callee-saved.
Jakob Stoklund Olesen2944b4f2011-05-03 22:31:24 +0000413 Defs = [R0, R1, R2, R3, R12, LR, QQQQ0, QQQQ2, QQQQ3, CPSR, FPSCR],
Evan Cheng1e0eab12010-11-29 22:43:27 +0000414 Uses = [SP] in {
Evan Chengb6207242009-08-01 00:16:10 +0000415 // Also used for Thumb2
Johnny Chend68e1192009-12-15 17:24:14 +0000416 def tBL : TIx2<0b11110, 0b11, 1,
Jim Grosbach662a8162010-12-06 23:57:07 +0000417 (outs), (ins t_bltarget:$func, variable_ops), IIC_Br,
Jim Grosbach1d6111c2010-10-06 21:36:43 +0000418 "bl\t$func",
Johnny Chend68e1192009-12-15 17:24:14 +0000419 [(ARMtcall tglobaladdr:$func)]>,
Bill Wendling534a5e42010-12-03 01:55:47 +0000420 Requires<[IsThumb, IsNotDarwin]> {
Jim Grosbach662a8162010-12-06 23:57:07 +0000421 bits<21> func;
422 let Inst{25-16} = func{20-11};
Jim Grosbach4fa102b2010-12-03 22:33:42 +0000423 let Inst{13} = 1;
424 let Inst{11} = 1;
Jim Grosbach662a8162010-12-06 23:57:07 +0000425 let Inst{10-0} = func{10-0};
Bill Wendling534a5e42010-12-03 01:55:47 +0000426 }
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000427
Evan Chengb6207242009-08-01 00:16:10 +0000428 // ARMv5T and above, also used for Thumb2
Johnny Chend68e1192009-12-15 17:24:14 +0000429 def tBLXi : TIx2<0b11110, 0b11, 0,
Bill Wendling09aa3f02010-12-09 00:39:08 +0000430 (outs), (ins t_blxtarget:$func, variable_ops), IIC_Br,
Jim Grosbach1d6111c2010-10-06 21:36:43 +0000431 "blx\t$func",
Johnny Chend68e1192009-12-15 17:24:14 +0000432 [(ARMcall tglobaladdr:$func)]>,
Jim Grosbach4fa102b2010-12-03 22:33:42 +0000433 Requires<[IsThumb, HasV5T, IsNotDarwin]> {
Jim Grosbach662a8162010-12-06 23:57:07 +0000434 bits<21> func;
435 let Inst{25-16} = func{20-11};
Jim Grosbach4fa102b2010-12-03 22:33:42 +0000436 let Inst{13} = 1;
437 let Inst{11} = 1;
Jim Grosbach662a8162010-12-06 23:57:07 +0000438 let Inst{10-1} = func{10-1};
439 let Inst{0} = 0; // func{0} is assumed zero
Jim Grosbach4fa102b2010-12-03 22:33:42 +0000440 }
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000441
Evan Chengb6207242009-08-01 00:16:10 +0000442 // Also used for Thumb2
Jim Grosbach64171712010-02-16 21:07:46 +0000443 def tBLXr : TI<(outs), (ins GPR:$func, variable_ops), IIC_Br,
Evan Cheng699beba2009-10-27 00:08:59 +0000444 "blx\t$func",
Evan Chengb6207242009-08-01 00:16:10 +0000445 [(ARMtcall GPR:$func)]>,
Johnny Chend68e1192009-12-15 17:24:14 +0000446 Requires<[IsThumb, HasV5T, IsNotDarwin]>,
Owen Anderson18901d62011-05-11 17:00:48 +0000447 T1Special<{1,1,1,?}> { // A6.2.3 & A8.6.24;
448 bits<4> func;
449 let Inst{6-3} = func;
450 let Inst{2-0} = 0b000;
451 }
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000452
Lauro Ramos Venanciob8a93a42007-03-27 16:19:21 +0000453 // ARMv4T
Cameron Zwarichad70f6d2011-05-25 21:53:50 +0000454 def tBX_CALL : tPseudoInst<(outs), (ins tGPR:$func, variable_ops),
455 Size4Bytes, IIC_Br,
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000456 [(ARMcall_nolink tGPR:$func)]>,
Jim Grosbach6797f892010-11-01 17:08:58 +0000457 Requires<[IsThumb, IsThumb1Only, IsNotDarwin]>;
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000458}
459
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000460let isCall = 1,
Evan Cheng1e0eab12010-11-29 22:43:27 +0000461 // On Darwin R9 is call-clobbered.
462 // R7 is marked as a use to prevent frame-pointer assignments from being
463 // moved above / below calls.
Jakob Stoklund Olesen2944b4f2011-05-03 22:31:24 +0000464 Defs = [R0, R1, R2, R3, R9, R12, LR, QQQQ0, QQQQ2, QQQQ3, CPSR, FPSCR],
Evan Cheng1e0eab12010-11-29 22:43:27 +0000465 Uses = [R7, SP] in {
Evan Chengb6207242009-08-01 00:16:10 +0000466 // Also used for Thumb2
Johnny Chend68e1192009-12-15 17:24:14 +0000467 def tBLr9 : TIx2<0b11110, 0b11, 1,
Jim Grosbach662a8162010-12-06 23:57:07 +0000468 (outs), (ins pred:$p, t_bltarget:$func, variable_ops),
469 IIC_Br, "bl${p}\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000470 [(ARMtcall tglobaladdr:$func)]>,
Bill Wendling534a5e42010-12-03 01:55:47 +0000471 Requires<[IsThumb, IsDarwin]> {
Jim Grosbach662a8162010-12-06 23:57:07 +0000472 bits<21> func;
473 let Inst{25-16} = func{20-11};
474 let Inst{13} = 1;
475 let Inst{11} = 1;
476 let Inst{10-0} = func{10-0};
Bill Wendling534a5e42010-12-03 01:55:47 +0000477 }
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000478
Evan Chengb6207242009-08-01 00:16:10 +0000479 // ARMv5T and above, also used for Thumb2
Johnny Chend68e1192009-12-15 17:24:14 +0000480 def tBLXi_r9 : TIx2<0b11110, 0b11, 0,
Bill Wendling09aa3f02010-12-09 00:39:08 +0000481 (outs), (ins pred:$p, t_blxtarget:$func, variable_ops),
Jim Grosbach662a8162010-12-06 23:57:07 +0000482 IIC_Br, "blx${p}\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000483 [(ARMcall tglobaladdr:$func)]>,
Jim Grosbach4fa102b2010-12-03 22:33:42 +0000484 Requires<[IsThumb, HasV5T, IsDarwin]> {
Jim Grosbach662a8162010-12-06 23:57:07 +0000485 bits<21> func;
486 let Inst{25-16} = func{20-11};
Jim Grosbach4fa102b2010-12-03 22:33:42 +0000487 let Inst{13} = 1;
488 let Inst{11} = 1;
Jim Grosbach662a8162010-12-06 23:57:07 +0000489 let Inst{10-1} = func{10-1};
490 let Inst{0} = 0; // func{0} is assumed zero
Jim Grosbach4fa102b2010-12-03 22:33:42 +0000491 }
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000492
Evan Chengb6207242009-08-01 00:16:10 +0000493 // Also used for Thumb2
Bill Wendling849f2e32010-11-29 00:18:15 +0000494 def tBLXr_r9 : TI<(outs), (ins pred:$p, GPR:$func, variable_ops), IIC_Br,
495 "blx${p}\t$func",
Johnny Chend68e1192009-12-15 17:24:14 +0000496 [(ARMtcall GPR:$func)]>,
497 Requires<[IsThumb, HasV5T, IsDarwin]>,
Bill Wendling849f2e32010-11-29 00:18:15 +0000498 T1Special<{1,1,1,?}> {
499 // A6.2.3 & A8.6.24
500 bits<4> func;
501 let Inst{6-3} = func;
502 let Inst{2-0} = 0b000;
503 }
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000504
505 // ARMv4T
Cameron Zwarichad70f6d2011-05-25 21:53:50 +0000506 def tBXr9_CALL : tPseudoInst<(outs), (ins tGPR:$func, variable_ops),
507 Size4Bytes, IIC_Br,
Johnny Chend68e1192009-12-15 17:24:14 +0000508 [(ARMcall_nolink tGPR:$func)]>,
Jim Grosbach6797f892010-11-01 17:08:58 +0000509 Requires<[IsThumb, IsThumb1Only, IsDarwin]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000510}
511
Bill Wendling0480e282010-12-01 02:36:55 +0000512let isBranch = 1, isTerminator = 1, isBarrier = 1 in {
513 let isPredicable = 1 in
Jim Grosbache2467172010-12-10 18:21:33 +0000514 def tB : T1I<(outs), (ins t_brtarget:$target), IIC_Br,
Bill Wendling0480e282010-12-01 02:36:55 +0000515 "b\t$target", [(br bb:$target)]>,
Jim Grosbache2467172010-12-10 18:21:33 +0000516 T1Encoding<{1,1,1,0,0,?}> {
517 bits<11> target;
518 let Inst{10-0} = target;
519 }
Evan Chenga8e29892007-01-19 07:51:42 +0000520
Evan Cheng225dfe92007-01-30 01:13:37 +0000521 // Far jump
Jim Grosbach3efad8f2010-12-16 19:11:16 +0000522 // Just a pseudo for a tBL instruction. Needed to let regalloc know about
523 // the clobber of LR.
Evan Cheng53c67c02009-08-07 05:45:07 +0000524 let Defs = [LR] in
Jim Grosbach53e3fc42011-07-08 17:40:42 +0000525 def tBfar : tPseudoExpand<(outs), (ins t_bltarget:$target),
526 Size4Bytes, IIC_Br, [], (tBL t_bltarget:$target)>;
Evan Cheng225dfe92007-01-30 01:13:37 +0000527
Jim Grosbachf1aa47d2010-11-29 19:32:47 +0000528 def tBR_JTr : tPseudoInst<(outs),
529 (ins tGPR:$target, i32imm:$jt, i32imm:$id),
Bill Wendlinga519d572010-12-21 01:57:15 +0000530 SizeSpecial, IIC_Br,
Jim Grosbachf1aa47d2010-11-29 19:32:47 +0000531 [(ARMbrjt tGPR:$target, tjumptable:$jt, imm:$id)]> {
532 list<Predicate> Predicates = [IsThumb, IsThumb1Only];
Johnny Chenbbc71b22009-12-16 02:32:54 +0000533 }
Evan Chengd85ac4d2007-01-27 02:29:45 +0000534}
535
Evan Chengc85e8322007-07-05 07:13:32 +0000536// FIXME: should be able to write a pattern for ARMBrcond, but can't use
Jim Grosbach0ede14f2009-03-27 23:06:27 +0000537// a two-value operand where a dag node expects two operands. :(
Evan Chengffbacca2007-07-21 00:34:19 +0000538let isBranch = 1, isTerminator = 1 in
Jim Grosbach01086452010-12-10 17:13:40 +0000539 def tBcc : T1I<(outs), (ins t_bcctarget:$target, pred:$p), IIC_Br,
Jim Grosbachceab5012010-12-04 00:20:40 +0000540 "b${p}\t$target",
Johnny Chend68e1192009-12-15 17:24:14 +0000541 [/*(ARMbrcond bb:$target, imm:$cc)*/]>,
Eric Christopher33281b22011-05-27 03:50:53 +0000542 T1BranchCond<{1,1,0,1}> {
Jim Grosbachceab5012010-12-04 00:20:40 +0000543 bits<4> p;
Jim Grosbach01086452010-12-10 17:13:40 +0000544 bits<8> target;
Jim Grosbachceab5012010-12-04 00:20:40 +0000545 let Inst{11-8} = p;
Jim Grosbach01086452010-12-10 17:13:40 +0000546 let Inst{7-0} = target;
Jim Grosbachceab5012010-12-04 00:20:40 +0000547}
Evan Chenga8e29892007-01-19 07:51:42 +0000548
Evan Chengde17fb62009-10-31 23:46:45 +0000549// Compare and branch on zero / non-zero
550let isBranch = 1, isTerminator = 1 in {
Jim Grosbachcf6220a2010-12-09 19:01:46 +0000551 def tCBZ : T1I<(outs), (ins tGPR:$Rn, t_cbtarget:$target), IIC_Br,
Bill Wendling12280382010-11-19 23:14:32 +0000552 "cbz\t$Rn, $target", []>,
553 T1Misc<{0,0,?,1,?,?,?}> {
Bill Wendling849f2e32010-11-29 00:18:15 +0000554 // A8.6.27
Bill Wendling12280382010-11-19 23:14:32 +0000555 bits<6> target;
556 bits<3> Rn;
557 let Inst{9} = target{5};
558 let Inst{7-3} = target{4-0};
559 let Inst{2-0} = Rn;
560 }
Evan Chengde17fb62009-10-31 23:46:45 +0000561
Jim Grosbachcf6220a2010-12-09 19:01:46 +0000562 def tCBNZ : T1I<(outs), (ins tGPR:$cmp, t_cbtarget:$target), IIC_Br,
Johnny Chend68e1192009-12-15 17:24:14 +0000563 "cbnz\t$cmp, $target", []>,
Bill Wendling12280382010-11-19 23:14:32 +0000564 T1Misc<{1,0,?,1,?,?,?}> {
Bill Wendling849f2e32010-11-29 00:18:15 +0000565 // A8.6.27
Bill Wendling12280382010-11-19 23:14:32 +0000566 bits<6> target;
567 bits<3> Rn;
568 let Inst{9} = target{5};
569 let Inst{7-3} = target{4-0};
570 let Inst{2-0} = Rn;
571 }
Evan Chengde17fb62009-10-31 23:46:45 +0000572}
573
Johnny Chen4c61cdd2010-02-25 02:21:11 +0000574// A8.6.218 Supervisor Call (Software Interrupt) -- for disassembly only
575// A8.6.16 B: Encoding T1
576// If Inst{11-8} == 0b1111 then SEE SVC
Evan Cheng1e0eab12010-11-29 22:43:27 +0000577let isCall = 1, Uses = [SP] in
Bill Wendling6179c312010-11-20 00:53:35 +0000578def tSVC : T1pI<(outs), (ins i32imm:$imm), IIC_Br,
579 "svc", "\t$imm", []>, Encoding16 {
580 bits<8> imm;
Johnny Chen4c61cdd2010-02-25 02:21:11 +0000581 let Inst{15-12} = 0b1101;
Bill Wendling6179c312010-11-20 00:53:35 +0000582 let Inst{11-8} = 0b1111;
583 let Inst{7-0} = imm;
Johnny Chen4c61cdd2010-02-25 02:21:11 +0000584}
585
Bill Wendlingef4a68b2010-11-30 07:44:32 +0000586// The assembler uses 0xDEFE for a trap instruction.
Evan Chengfb3611d2010-05-11 07:26:32 +0000587let isBarrier = 1, isTerminator = 1 in
Owen Anderson18901d62011-05-11 17:00:48 +0000588def tTRAP : TI<(outs), (ins), IIC_Br,
Jim Grosbach2e6ae132010-09-23 18:05:37 +0000589 "trap", [(trap)]>, Encoding16 {
Bill Wendling7d0affd2010-11-21 10:55:23 +0000590 let Inst = 0xdefe;
Johnny Chen4c61cdd2010-02-25 02:21:11 +0000591}
592
Evan Chenga8e29892007-01-19 07:51:42 +0000593//===----------------------------------------------------------------------===//
594// Load Store Instructions.
595//
596
Bill Wendlingb6faf652010-12-14 22:10:49 +0000597// Loads: reg/reg and reg/imm5
Dan Gohmanbc9d98b2010-02-27 23:47:46 +0000598let canFoldAsLoad = 1, isReMaterializable = 1 in
Bill Wendlingb6faf652010-12-14 22:10:49 +0000599multiclass thumb_ld_rr_ri_enc<bits<3> reg_opc, bits<4> imm_opc,
600 Operand AddrMode_r, Operand AddrMode_i,
601 AddrMode am, InstrItinClass itin_r,
602 InstrItinClass itin_i, string asm,
603 PatFrag opnode> {
Bill Wendling345cdb62010-12-14 23:42:48 +0000604 def r : // reg/reg
Bill Wendlingb6faf652010-12-14 22:10:49 +0000605 T1pILdStEncode<reg_opc,
606 (outs tGPR:$Rt), (ins AddrMode_r:$addr),
607 am, itin_r, asm, "\t$Rt, $addr",
608 [(set tGPR:$Rt, (opnode AddrMode_r:$addr))]>;
Bill Wendling345cdb62010-12-14 23:42:48 +0000609 def i : // reg/imm5
Bill Wendlingb6faf652010-12-14 22:10:49 +0000610 T1pILdStEncodeImm<imm_opc, 1 /* Load */,
611 (outs tGPR:$Rt), (ins AddrMode_i:$addr),
612 am, itin_i, asm, "\t$Rt, $addr",
613 [(set tGPR:$Rt, (opnode AddrMode_i:$addr))]>;
614}
615// Stores: reg/reg and reg/imm5
616multiclass thumb_st_rr_ri_enc<bits<3> reg_opc, bits<4> imm_opc,
617 Operand AddrMode_r, Operand AddrMode_i,
618 AddrMode am, InstrItinClass itin_r,
619 InstrItinClass itin_i, string asm,
620 PatFrag opnode> {
Bill Wendling345cdb62010-12-14 23:42:48 +0000621 def r : // reg/reg
Bill Wendlingb6faf652010-12-14 22:10:49 +0000622 T1pILdStEncode<reg_opc,
623 (outs), (ins tGPR:$Rt, AddrMode_r:$addr),
624 am, itin_r, asm, "\t$Rt, $addr",
625 [(opnode tGPR:$Rt, AddrMode_r:$addr)]>;
Bill Wendling345cdb62010-12-14 23:42:48 +0000626 def i : // reg/imm5
Bill Wendlingb6faf652010-12-14 22:10:49 +0000627 T1pILdStEncodeImm<imm_opc, 0 /* Store */,
628 (outs), (ins tGPR:$Rt, AddrMode_i:$addr),
629 am, itin_i, asm, "\t$Rt, $addr",
630 [(opnode tGPR:$Rt, AddrMode_i:$addr)]>;
631}
Bill Wendling6179c312010-11-20 00:53:35 +0000632
Bill Wendlingb6faf652010-12-14 22:10:49 +0000633// A8.6.57 & A8.6.60
634defm tLDR : thumb_ld_rr_ri_enc<0b100, 0b0110, t_addrmode_rrs4,
635 t_addrmode_is4, AddrModeT1_4,
636 IIC_iLoad_r, IIC_iLoad_i, "ldr",
637 UnOpFrag<(load node:$Src)>>;
Evan Chenga8e29892007-01-19 07:51:42 +0000638
Bill Wendlingb6faf652010-12-14 22:10:49 +0000639// A8.6.64 & A8.6.61
640defm tLDRB : thumb_ld_rr_ri_enc<0b110, 0b0111, t_addrmode_rrs1,
641 t_addrmode_is1, AddrModeT1_1,
642 IIC_iLoad_bh_r, IIC_iLoad_bh_i, "ldrb",
643 UnOpFrag<(zextloadi8 node:$Src)>>;
Bill Wendling1fd374e2010-11-30 22:57:21 +0000644
Bill Wendlingb6faf652010-12-14 22:10:49 +0000645// A8.6.76 & A8.6.73
646defm tLDRH : thumb_ld_rr_ri_enc<0b101, 0b1000, t_addrmode_rrs2,
647 t_addrmode_is2, AddrModeT1_2,
648 IIC_iLoad_bh_r, IIC_iLoad_bh_i, "ldrh",
649 UnOpFrag<(zextloadi16 node:$Src)>>;
Evan Chengc38f2bc2007-01-23 22:59:13 +0000650
Evan Cheng2f297df2009-07-11 07:08:13 +0000651let AddedComplexity = 10 in
Bill Wendling1fd374e2010-11-30 22:57:21 +0000652def tLDRSB : // A8.6.80
Bill Wendling40062fb2010-12-01 01:38:08 +0000653 T1pILdStEncode<0b011, (outs tGPR:$dst), (ins t_addrmode_rr:$addr),
654 AddrModeT1_1, IIC_iLoad_bh_r,
655 "ldrsb", "\t$dst, $addr",
656 [(set tGPR:$dst, (sextloadi8 t_addrmode_rr:$addr))]>;
Evan Chengc38f2bc2007-01-23 22:59:13 +0000657
Evan Cheng2f297df2009-07-11 07:08:13 +0000658let AddedComplexity = 10 in
Bill Wendling1fd374e2010-11-30 22:57:21 +0000659def tLDRSH : // A8.6.84
Bill Wendling40062fb2010-12-01 01:38:08 +0000660 T1pILdStEncode<0b111, (outs tGPR:$dst), (ins t_addrmode_rr:$addr),
661 AddrModeT1_2, IIC_iLoad_bh_r,
662 "ldrsh", "\t$dst, $addr",
663 [(set tGPR:$dst, (sextloadi16 t_addrmode_rr:$addr))]>;
Evan Chengc38f2bc2007-01-23 22:59:13 +0000664
Dan Gohman15511cf2008-12-03 18:15:48 +0000665let canFoldAsLoad = 1 in
Jim Grosbachd967cd02010-12-07 21:50:47 +0000666def tLDRspi : T1pIs<(outs tGPR:$Rt), (ins t_addrmode_sp:$addr), IIC_iLoad_i,
Bill Wendlingdc381372010-12-15 23:31:24 +0000667 "ldr", "\t$Rt, $addr",
668 [(set tGPR:$Rt, (load t_addrmode_sp:$addr))]>,
Jim Grosbachd967cd02010-12-07 21:50:47 +0000669 T1LdStSP<{1,?,?}> {
670 bits<3> Rt;
671 bits<8> addr;
672 let Inst{10-8} = Rt;
673 let Inst{7-0} = addr;
674}
Evan Cheng012f2d92007-01-24 08:53:17 +0000675
676// Load tconstpool
Evan Cheng7883fa92009-11-04 00:00:39 +0000677// FIXME: Use ldr.n to work around a Darwin assembler bug.
Dan Gohmanbc9d98b2010-02-27 23:47:46 +0000678let canFoldAsLoad = 1, isReMaterializable = 1 in
Bill Wendlingb8958b02010-12-08 01:57:09 +0000679def tLDRpci : T1pIs<(outs tGPR:$Rt), (ins t_addrmode_pc:$addr), IIC_iLoad_i,
Bill Wendling3f8c1102010-11-30 23:54:45 +0000680 "ldr", ".n\t$Rt, $addr",
681 [(set tGPR:$Rt, (load (ARMWrapper tconstpool:$addr)))]>,
682 T1Encoding<{0,1,0,0,1,?}> {
683 // A6.2 & A8.6.59
684 bits<3> Rt;
Bill Wendlingb8958b02010-12-08 01:57:09 +0000685 bits<8> addr;
Bill Wendling3f8c1102010-11-30 23:54:45 +0000686 let Inst{10-8} = Rt;
Bill Wendlingb8958b02010-12-08 01:57:09 +0000687 let Inst{7-0} = addr;
Bill Wendling3f8c1102010-11-30 23:54:45 +0000688}
Evan Chengfa775d02007-03-19 07:20:03 +0000689
Johnny Chen597fa652011-04-22 19:12:43 +0000690// FIXME: Remove this entry when the above ldr.n workaround is fixed.
691// For disassembly use only.
692def tLDRpciDIS : T1pIs<(outs tGPR:$Rt), (ins t_addrmode_pc:$addr), IIC_iLoad_i,
693 "ldr", "\t$Rt, $addr",
694 [/* disassembly only */]>,
695 T1Encoding<{0,1,0,0,1,?}> {
696 // A6.2 & A8.6.59
697 bits<3> Rt;
698 bits<8> addr;
699 let Inst{10-8} = Rt;
700 let Inst{7-0} = addr;
701}
702
Bill Wendlingb6faf652010-12-14 22:10:49 +0000703// A8.6.194 & A8.6.192
704defm tSTR : thumb_st_rr_ri_enc<0b000, 0b0110, t_addrmode_rrs4,
705 t_addrmode_is4, AddrModeT1_4,
706 IIC_iStore_r, IIC_iStore_i, "str",
707 BinOpFrag<(store node:$LHS, node:$RHS)>>;
Evan Chenga8e29892007-01-19 07:51:42 +0000708
Bill Wendlingb6faf652010-12-14 22:10:49 +0000709// A8.6.197 & A8.6.195
710defm tSTRB : thumb_st_rr_ri_enc<0b010, 0b0111, t_addrmode_rrs1,
711 t_addrmode_is1, AddrModeT1_1,
712 IIC_iStore_bh_r, IIC_iStore_bh_i, "strb",
713 BinOpFrag<(truncstorei8 node:$LHS, node:$RHS)>>;
Evan Chengc38f2bc2007-01-23 22:59:13 +0000714
Bill Wendlingb6faf652010-12-14 22:10:49 +0000715// A8.6.207 & A8.6.205
716defm tSTRH : thumb_st_rr_ri_enc<0b001, 0b1000, t_addrmode_rrs2,
Jim Grosbachf921c0fe2011-06-13 22:54:22 +0000717 t_addrmode_is2, AddrModeT1_2,
718 IIC_iStore_bh_r, IIC_iStore_bh_i, "strh",
719 BinOpFrag<(truncstorei16 node:$LHS, node:$RHS)>>;
Bill Wendling1fd374e2010-11-30 22:57:21 +0000720
Evan Chenga8e29892007-01-19 07:51:42 +0000721
Jim Grosbachd967cd02010-12-07 21:50:47 +0000722def tSTRspi : T1pIs<(outs), (ins tGPR:$Rt, t_addrmode_sp:$addr), IIC_iStore_i,
Bill Wendlingf4caf692010-12-14 03:36:38 +0000723 "str", "\t$Rt, $addr",
724 [(store tGPR:$Rt, t_addrmode_sp:$addr)]>,
Jim Grosbachd967cd02010-12-07 21:50:47 +0000725 T1LdStSP<{0,?,?}> {
726 bits<3> Rt;
727 bits<8> addr;
728 let Inst{10-8} = Rt;
729 let Inst{7-0} = addr;
730}
Evan Cheng8e59ea92007-02-07 00:06:56 +0000731
Evan Chenga8e29892007-01-19 07:51:42 +0000732//===----------------------------------------------------------------------===//
733// Load / store multiple Instructions.
734//
735
Bill Wendling6c470b82010-11-13 09:09:38 +0000736multiclass thumb_ldst_mult<string asm, InstrItinClass itin,
737 InstrItinClass itin_upd, bits<6> T1Enc,
738 bit L_bit> {
Bill Wendling73fe34a2010-11-16 01:16:36 +0000739 def IA :
Bill Wendling6c470b82010-11-13 09:09:38 +0000740 T1I<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
Bill Wendling73fe34a2010-11-16 01:16:36 +0000741 itin, !strconcat(asm, "ia${p}\t$Rn, $regs"), []>,
Bill Wendling6179c312010-11-20 00:53:35 +0000742 T1Encoding<T1Enc> {
743 bits<3> Rn;
744 bits<8> regs;
745 let Inst{10-8} = Rn;
746 let Inst{7-0} = regs;
747 }
Bill Wendling73fe34a2010-11-16 01:16:36 +0000748 def IA_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +0000749 T1It<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
Bill Wendling73fe34a2010-11-16 01:16:36 +0000750 itin_upd, !strconcat(asm, "ia${p}\t$Rn!, $regs"), "$Rn = $wb", []>,
Bill Wendling6179c312010-11-20 00:53:35 +0000751 T1Encoding<T1Enc> {
752 bits<3> Rn;
753 bits<8> regs;
754 let Inst{10-8} = Rn;
755 let Inst{7-0} = regs;
756 }
Bill Wendling6c470b82010-11-13 09:09:38 +0000757}
758
Bill Wendling73fe34a2010-11-16 01:16:36 +0000759// These require base address to be written back or one of the loaded regs.
Bill Wendlingddc918b2010-11-13 10:57:02 +0000760let neverHasSideEffects = 1 in {
761
762let mayLoad = 1, hasExtraDefRegAllocReq = 1 in
763defm tLDM : thumb_ldst_mult<"ldm", IIC_iLoad_m, IIC_iLoad_mu,
764 {1,1,0,0,1,?}, 1>;
765
766let mayStore = 1, hasExtraSrcRegAllocReq = 1 in
767defm tSTM : thumb_ldst_mult<"stm", IIC_iStore_m, IIC_iStore_mu,
768 {1,1,0,0,0,?}, 0>;
Owen Anderson18901d62011-05-11 17:00:48 +0000769
Bill Wendlingddc918b2010-11-13 10:57:02 +0000770} // neverHasSideEffects
Evan Cheng4b322e52009-08-11 21:11:32 +0000771
Evan Cheng0d92f5f2009-10-01 08:22:27 +0000772let mayLoad = 1, Uses = [SP], Defs = [SP], hasExtraDefRegAllocReq = 1 in
Bill Wendling602890d2010-11-19 01:33:10 +0000773def tPOP : T1I<(outs), (ins pred:$p, reglist:$regs, variable_ops),
Evan Chenga0792de2010-10-06 06:27:31 +0000774 IIC_iPop,
Bill Wendling602890d2010-11-19 01:33:10 +0000775 "pop${p}\t$regs", []>,
776 T1Misc<{1,1,0,?,?,?,?}> {
777 bits<16> regs;
Bill Wendling602890d2010-11-19 01:33:10 +0000778 let Inst{8} = regs{15};
779 let Inst{7-0} = regs{7-0};
780}
Evan Cheng4b322e52009-08-11 21:11:32 +0000781
Evan Cheng0d92f5f2009-10-01 08:22:27 +0000782let mayStore = 1, Uses = [SP], Defs = [SP], hasExtraSrcRegAllocReq = 1 in
Bill Wendling6179c312010-11-20 00:53:35 +0000783def tPUSH : T1I<(outs), (ins pred:$p, reglist:$regs, variable_ops),
Evan Chenga0792de2010-10-06 06:27:31 +0000784 IIC_iStore_m,
Bill Wendling6179c312010-11-20 00:53:35 +0000785 "push${p}\t$regs", []>,
786 T1Misc<{0,1,0,?,?,?,?}> {
787 bits<16> regs;
788 let Inst{8} = regs{14};
789 let Inst{7-0} = regs{7-0};
790}
Evan Chenga8e29892007-01-19 07:51:42 +0000791
792//===----------------------------------------------------------------------===//
793// Arithmetic Instructions.
794//
795
Bill Wendling1d045ee2010-12-01 02:28:08 +0000796// Helper classes for encoding T1pI patterns:
797class T1pIDPEncode<bits<4> opA, dag oops, dag iops, InstrItinClass itin,
798 string opc, string asm, list<dag> pattern>
799 : T1pI<oops, iops, itin, opc, asm, pattern>,
800 T1DataProcessing<opA> {
801 bits<3> Rm;
802 bits<3> Rn;
803 let Inst{5-3} = Rm;
804 let Inst{2-0} = Rn;
805}
806class T1pIMiscEncode<bits<7> opA, dag oops, dag iops, InstrItinClass itin,
807 string opc, string asm, list<dag> pattern>
808 : T1pI<oops, iops, itin, opc, asm, pattern>,
809 T1Misc<opA> {
810 bits<3> Rm;
811 bits<3> Rd;
812 let Inst{5-3} = Rm;
813 let Inst{2-0} = Rd;
814}
815
Bill Wendling76f4e102010-12-01 01:20:15 +0000816// Helper classes for encoding T1sI patterns:
817class T1sIDPEncode<bits<4> opA, dag oops, dag iops, InstrItinClass itin,
818 string opc, string asm, list<dag> pattern>
819 : T1sI<oops, iops, itin, opc, asm, pattern>,
820 T1DataProcessing<opA> {
821 bits<3> Rd;
822 bits<3> Rn;
823 let Inst{5-3} = Rn;
824 let Inst{2-0} = Rd;
825}
826class T1sIGenEncode<bits<5> opA, dag oops, dag iops, InstrItinClass itin,
827 string opc, string asm, list<dag> pattern>
828 : T1sI<oops, iops, itin, opc, asm, pattern>,
829 T1General<opA> {
830 bits<3> Rm;
831 bits<3> Rn;
832 bits<3> Rd;
833 let Inst{8-6} = Rm;
834 let Inst{5-3} = Rn;
835 let Inst{2-0} = Rd;
836}
837class T1sIGenEncodeImm<bits<5> opA, dag oops, dag iops, InstrItinClass itin,
838 string opc, string asm, list<dag> pattern>
839 : T1sI<oops, iops, itin, opc, asm, pattern>,
840 T1General<opA> {
841 bits<3> Rd;
842 bits<3> Rm;
843 let Inst{5-3} = Rm;
844 let Inst{2-0} = Rd;
845}
846
847// Helper classes for encoding T1sIt patterns:
Bill Wendlinga5a42d92010-12-01 00:48:44 +0000848class T1sItDPEncode<bits<4> opA, dag oops, dag iops, InstrItinClass itin,
849 string opc, string asm, list<dag> pattern>
850 : T1sIt<oops, iops, itin, opc, asm, pattern>,
851 T1DataProcessing<opA> {
Bill Wendling3f8c1102010-11-30 23:54:45 +0000852 bits<3> Rdn;
853 bits<3> Rm;
Bill Wendlinga5a42d92010-12-01 00:48:44 +0000854 let Inst{5-3} = Rm;
855 let Inst{2-0} = Rdn;
Bill Wendling95a6d172010-11-20 01:00:29 +0000856}
Bill Wendlinga5a42d92010-12-01 00:48:44 +0000857class T1sItGenEncodeImm<bits<5> opA, dag oops, dag iops, InstrItinClass itin,
858 string opc, string asm, list<dag> pattern>
859 : T1sIt<oops, iops, itin, opc, asm, pattern>,
860 T1General<opA> {
861 bits<3> Rdn;
862 bits<8> imm8;
863 let Inst{10-8} = Rdn;
864 let Inst{7-0} = imm8;
865}
866
867// Add with carry register
868let isCommutable = 1, Uses = [CPSR] in
869def tADC : // A8.6.2
870 T1sItDPEncode<0b0101, (outs tGPR:$Rdn), (ins tGPR:$Rn, tGPR:$Rm), IIC_iALUr,
871 "adc", "\t$Rdn, $Rm",
872 [(set tGPR:$Rdn, (adde tGPR:$Rn, tGPR:$Rm))]>;
Evan Cheng53d7dba2007-01-27 00:07:15 +0000873
David Goodwinc9ee1182009-06-25 22:49:55 +0000874// Add immediate
Bill Wendling76f4e102010-12-01 01:20:15 +0000875def tADDi3 : // A8.6.4 T1
Jim Grosbachf921c0fe2011-06-13 22:54:22 +0000876 T1sIGenEncodeImm<0b01110, (outs tGPR:$Rd), (ins tGPR:$Rm, i32imm:$imm3),
877 IIC_iALUi,
Bill Wendling76f4e102010-12-01 01:20:15 +0000878 "add", "\t$Rd, $Rm, $imm3",
879 [(set tGPR:$Rd, (add tGPR:$Rm, imm0_7:$imm3))]> {
Bill Wendling95a6d172010-11-20 01:00:29 +0000880 bits<3> imm3;
881 let Inst{8-6} = imm3;
Bill Wendling95a6d172010-11-20 01:00:29 +0000882}
Evan Chenga8e29892007-01-19 07:51:42 +0000883
Bill Wendlinga5a42d92010-12-01 00:48:44 +0000884def tADDi8 : // A8.6.4 T2
885 T1sItGenEncodeImm<{1,1,0,?,?}, (outs tGPR:$Rdn), (ins tGPR:$Rn, i32imm:$imm8),
886 IIC_iALUi,
887 "add", "\t$Rdn, $imm8",
888 [(set tGPR:$Rdn, (add tGPR:$Rn, imm8_255:$imm8))]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000889
David Goodwinc9ee1182009-06-25 22:49:55 +0000890// Add register
Evan Cheng446c4282009-07-11 06:43:01 +0000891let isCommutable = 1 in
Bill Wendling76f4e102010-12-01 01:20:15 +0000892def tADDrr : // A8.6.6 T1
893 T1sIGenEncode<0b01100, (outs tGPR:$Rd), (ins tGPR:$Rn, tGPR:$Rm),
894 IIC_iALUr,
895 "add", "\t$Rd, $Rn, $Rm",
896 [(set tGPR:$Rd, (add tGPR:$Rn, tGPR:$Rm))]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000897
Evan Chengcd799b92009-06-12 20:46:18 +0000898let neverHasSideEffects = 1 in
Bill Wendling0b424dc2010-12-01 01:32:02 +0000899def tADDhirr : T1pIt<(outs GPR:$Rdn), (ins GPR:$Rn, GPR:$Rm), IIC_iALUr,
900 "add", "\t$Rdn, $Rm", []>,
Bill Wendlinga09cc2b2010-11-20 01:18:47 +0000901 T1Special<{0,0,?,?}> {
902 // A8.6.6 T2
Bill Wendling0b424dc2010-12-01 01:32:02 +0000903 bits<4> Rdn;
904 bits<4> Rm;
905 let Inst{7} = Rdn{3};
906 let Inst{6-3} = Rm;
907 let Inst{2-0} = Rdn{2-0};
Bill Wendlinga09cc2b2010-11-20 01:18:47 +0000908}
Evan Chenga8e29892007-01-19 07:51:42 +0000909
Bill Wendlinga09cc2b2010-11-20 01:18:47 +0000910// AND register
Evan Cheng446c4282009-07-11 06:43:01 +0000911let isCommutable = 1 in
Bill Wendlinga5a42d92010-12-01 00:48:44 +0000912def tAND : // A8.6.12
913 T1sItDPEncode<0b0000, (outs tGPR:$Rdn), (ins tGPR:$Rn, tGPR:$Rm),
914 IIC_iBITr,
915 "and", "\t$Rdn, $Rm",
916 [(set tGPR:$Rdn, (and tGPR:$Rn, tGPR:$Rm))]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000917
David Goodwinc9ee1182009-06-25 22:49:55 +0000918// ASR immediate
Bill Wendling76f4e102010-12-01 01:20:15 +0000919def tASRri : // A8.6.14
920 T1sIGenEncodeImm<{0,1,0,?,?}, (outs tGPR:$Rd), (ins tGPR:$Rm, i32imm:$imm5),
921 IIC_iMOVsi,
922 "asr", "\t$Rd, $Rm, $imm5",
923 [(set tGPR:$Rd, (sra tGPR:$Rm, (i32 imm:$imm5)))]> {
Bill Wendlinga09cc2b2010-11-20 01:18:47 +0000924 bits<5> imm5;
925 let Inst{10-6} = imm5;
Bill Wendlinga09cc2b2010-11-20 01:18:47 +0000926}
Evan Chenga8e29892007-01-19 07:51:42 +0000927
David Goodwinc9ee1182009-06-25 22:49:55 +0000928// ASR register
Bill Wendlinga5a42d92010-12-01 00:48:44 +0000929def tASRrr : // A8.6.15
930 T1sItDPEncode<0b0100, (outs tGPR:$Rdn), (ins tGPR:$Rn, tGPR:$Rm),
931 IIC_iMOVsr,
932 "asr", "\t$Rdn, $Rm",
933 [(set tGPR:$Rdn, (sra tGPR:$Rn, tGPR:$Rm))]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000934
David Goodwinc9ee1182009-06-25 22:49:55 +0000935// BIC register
Bill Wendlinga5a42d92010-12-01 00:48:44 +0000936def tBIC : // A8.6.20
937 T1sItDPEncode<0b1110, (outs tGPR:$Rdn), (ins tGPR:$Rn, tGPR:$Rm),
938 IIC_iBITr,
939 "bic", "\t$Rdn, $Rm",
940 [(set tGPR:$Rdn, (and tGPR:$Rn, (not tGPR:$Rm)))]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000941
David Goodwinc9ee1182009-06-25 22:49:55 +0000942// CMN register
Gabor Greiff7d10f52010-09-14 22:00:50 +0000943let isCompare = 1, Defs = [CPSR] in {
Jim Grosbachd5d2bae2010-01-22 00:08:13 +0000944//FIXME: Disable CMN, as CCodes are backwards from compare expectations
945// Compare-to-zero still works out, just not the relationals
Bill Wendling0480e282010-12-01 02:36:55 +0000946//def tCMN : // A8.6.33
947// T1pIDPEncode<0b1011, (outs), (ins tGPR:$lhs, tGPR:$rhs),
948// IIC_iCMPr,
949// "cmn", "\t$lhs, $rhs",
950// [(ARMcmp tGPR:$lhs, (ineg tGPR:$rhs))]>;
Bill Wendling1d045ee2010-12-01 02:28:08 +0000951
952def tCMNz : // A8.6.33
953 T1pIDPEncode<0b1011, (outs), (ins tGPR:$Rn, tGPR:$Rm),
954 IIC_iCMPr,
955 "cmn", "\t$Rn, $Rm",
956 [(ARMcmpZ tGPR:$Rn, (ineg tGPR:$Rm))]>;
957
958} // isCompare = 1, Defs = [CPSR]
Lauro Ramos Venancio99966632007-04-02 01:30:03 +0000959
David Goodwinc9ee1182009-06-25 22:49:55 +0000960// CMP immediate
Gabor Greiff7d10f52010-09-14 22:00:50 +0000961let isCompare = 1, Defs = [CPSR] in {
Bill Wendling5cc88a22010-11-20 22:52:33 +0000962def tCMPi8 : T1pI<(outs), (ins tGPR:$Rn, i32imm:$imm8), IIC_iCMPi,
963 "cmp", "\t$Rn, $imm8",
964 [(ARMcmp tGPR:$Rn, imm0_255:$imm8)]>,
965 T1General<{1,0,1,?,?}> {
966 // A8.6.35
967 bits<3> Rn;
968 bits<8> imm8;
969 let Inst{10-8} = Rn;
970 let Inst{7-0} = imm8;
971}
972
David Goodwinc9ee1182009-06-25 22:49:55 +0000973// CMP register
Bill Wendling1d045ee2010-12-01 02:28:08 +0000974def tCMPr : // A8.6.36 T1
975 T1pIDPEncode<0b1010, (outs), (ins tGPR:$Rn, tGPR:$Rm),
976 IIC_iCMPr,
977 "cmp", "\t$Rn, $Rm",
978 [(ARMcmp tGPR:$Rn, tGPR:$Rm)]>;
979
Bill Wendling849f2e32010-11-29 00:18:15 +0000980def tCMPhir : T1pI<(outs), (ins GPR:$Rn, GPR:$Rm), IIC_iCMPr,
981 "cmp", "\t$Rn, $Rm", []>,
982 T1Special<{0,1,?,?}> {
983 // A8.6.36 T2
984 bits<4> Rm;
985 bits<4> Rn;
986 let Inst{7} = Rn{3};
987 let Inst{6-3} = Rm;
988 let Inst{2-0} = Rn{2-0};
989}
Bill Wendling5cc88a22010-11-20 22:52:33 +0000990} // isCompare = 1, Defs = [CPSR]
Lauro Ramos Venancio99966632007-04-02 01:30:03 +0000991
Evan Chenga8e29892007-01-19 07:51:42 +0000992
David Goodwinc9ee1182009-06-25 22:49:55 +0000993// XOR register
Evan Cheng446c4282009-07-11 06:43:01 +0000994let isCommutable = 1 in
Bill Wendlinga5a42d92010-12-01 00:48:44 +0000995def tEOR : // A8.6.45
996 T1sItDPEncode<0b0001, (outs tGPR:$Rdn), (ins tGPR:$Rn, tGPR:$Rm),
997 IIC_iBITr,
998 "eor", "\t$Rdn, $Rm",
999 [(set tGPR:$Rdn, (xor tGPR:$Rn, tGPR:$Rm))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001000
David Goodwinc9ee1182009-06-25 22:49:55 +00001001// LSL immediate
Bill Wendling76f4e102010-12-01 01:20:15 +00001002def tLSLri : // A8.6.88
1003 T1sIGenEncodeImm<{0,0,0,?,?}, (outs tGPR:$Rd), (ins tGPR:$Rm, i32imm:$imm5),
1004 IIC_iMOVsi,
1005 "lsl", "\t$Rd, $Rm, $imm5",
1006 [(set tGPR:$Rd, (shl tGPR:$Rm, (i32 imm:$imm5)))]> {
Bill Wendlingdcf0a472010-11-21 11:49:36 +00001007 bits<5> imm5;
1008 let Inst{10-6} = imm5;
Bill Wendlingdcf0a472010-11-21 11:49:36 +00001009}
Evan Chenga8e29892007-01-19 07:51:42 +00001010
David Goodwinc9ee1182009-06-25 22:49:55 +00001011// LSL register
Bill Wendlinga5a42d92010-12-01 00:48:44 +00001012def tLSLrr : // A8.6.89
1013 T1sItDPEncode<0b0010, (outs tGPR:$Rdn), (ins tGPR:$Rn, tGPR:$Rm),
1014 IIC_iMOVsr,
1015 "lsl", "\t$Rdn, $Rm",
1016 [(set tGPR:$Rdn, (shl tGPR:$Rn, tGPR:$Rm))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001017
David Goodwinc9ee1182009-06-25 22:49:55 +00001018// LSR immediate
Bill Wendling76f4e102010-12-01 01:20:15 +00001019def tLSRri : // A8.6.90
1020 T1sIGenEncodeImm<{0,0,1,?,?}, (outs tGPR:$Rd), (ins tGPR:$Rm, i32imm:$imm5),
1021 IIC_iMOVsi,
1022 "lsr", "\t$Rd, $Rm, $imm5",
1023 [(set tGPR:$Rd, (srl tGPR:$Rm, (i32 imm:$imm5)))]> {
Bill Wendlingdcf0a472010-11-21 11:49:36 +00001024 bits<5> imm5;
1025 let Inst{10-6} = imm5;
Bill Wendlingdcf0a472010-11-21 11:49:36 +00001026}
Evan Chenga8e29892007-01-19 07:51:42 +00001027
David Goodwinc9ee1182009-06-25 22:49:55 +00001028// LSR register
Bill Wendlinga5a42d92010-12-01 00:48:44 +00001029def tLSRrr : // A8.6.91
1030 T1sItDPEncode<0b0011, (outs tGPR:$Rdn), (ins tGPR:$Rn, tGPR:$Rm),
1031 IIC_iMOVsr,
1032 "lsr", "\t$Rdn, $Rm",
1033 [(set tGPR:$Rdn, (srl tGPR:$Rn, tGPR:$Rm))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001034
Bill Wendlingdcf0a472010-11-21 11:49:36 +00001035// Move register
Evan Chengc4af4632010-11-17 20:13:28 +00001036let isMoveImm = 1 in
Jim Grosbach6b8f1e32011-06-27 23:54:06 +00001037def tMOVi8 : T1sI<(outs tGPR:$Rd), (ins imm0_255:$imm8), IIC_iMOVi,
Bill Wendlingdcf0a472010-11-21 11:49:36 +00001038 "mov", "\t$Rd, $imm8",
1039 [(set tGPR:$Rd, imm0_255:$imm8)]>,
1040 T1General<{1,0,0,?,?}> {
1041 // A8.6.96
1042 bits<3> Rd;
1043 bits<8> imm8;
1044 let Inst{10-8} = Rd;
1045 let Inst{7-0} = imm8;
1046}
Evan Chenga8e29892007-01-19 07:51:42 +00001047
Jim Grosbachefeedce2011-07-01 17:14:11 +00001048// A7-73: MOV(2) - mov setting flag.
Evan Chenga8e29892007-01-19 07:51:42 +00001049
Evan Chengcd799b92009-06-12 20:46:18 +00001050let neverHasSideEffects = 1 in {
Jim Grosbach2a7b41b2011-06-30 23:38:17 +00001051def tMOVr : Thumb1pI<(outs GPR:$Rd), (ins GPR:$Rm), AddrModeNone,
Jim Grosbach63b46fa2011-06-30 22:10:46 +00001052 Size2Bytes, IIC_iMOVr,
1053 "mov", "\t$Rd, $Rm", "", []>,
Jim Grosbach2a7b41b2011-06-30 23:38:17 +00001054 T1Special<{1,0,?,?}> {
Bill Wendling534a5e42010-12-03 01:55:47 +00001055 // A8.6.97
1056 bits<4> Rd;
1057 bits<4> Rm;
Jim Grosbach2a7b41b2011-06-30 23:38:17 +00001058 let Inst{7} = Rd{3};
1059 let Inst{6-3} = Rm;
Bill Wendling534a5e42010-12-03 01:55:47 +00001060 let Inst{2-0} = Rd{2-0};
1061}
Evan Cheng446c4282009-07-11 06:43:01 +00001062let Defs = [CPSR] in
Bill Wendling534a5e42010-12-03 01:55:47 +00001063def tMOVSr : T1I<(outs tGPR:$Rd), (ins tGPR:$Rm), IIC_iMOVr,
1064 "movs\t$Rd, $Rm", []>, Encoding16 {
1065 // A8.6.97
1066 bits<3> Rd;
1067 bits<3> Rm;
Johnny Chend68e1192009-12-15 17:24:14 +00001068 let Inst{15-6} = 0b0000000000;
Bill Wendling534a5e42010-12-03 01:55:47 +00001069 let Inst{5-3} = Rm;
1070 let Inst{2-0} = Rd;
Johnny Chend68e1192009-12-15 17:24:14 +00001071}
Evan Chengcd799b92009-06-12 20:46:18 +00001072} // neverHasSideEffects
Evan Chenga8e29892007-01-19 07:51:42 +00001073
Bill Wendling0480e282010-12-01 02:36:55 +00001074// Multiply register
Evan Cheng446c4282009-07-11 06:43:01 +00001075let isCommutable = 1 in
Bill Wendlinga5a42d92010-12-01 00:48:44 +00001076def tMUL : // A8.6.105 T1
1077 T1sItDPEncode<0b1101, (outs tGPR:$Rdn), (ins tGPR:$Rn, tGPR:$Rm),
1078 IIC_iMUL32,
1079 "mul", "\t$Rdn, $Rm, $Rdn",
1080 [(set tGPR:$Rdn, (mul tGPR:$Rn, tGPR:$Rm))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001081
Bill Wendling76f4e102010-12-01 01:20:15 +00001082// Move inverse register
1083def tMVN : // A8.6.107
1084 T1sIDPEncode<0b1111, (outs tGPR:$Rd), (ins tGPR:$Rn), IIC_iMVNr,
1085 "mvn", "\t$Rd, $Rn",
1086 [(set tGPR:$Rd, (not tGPR:$Rn))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001087
Bill Wendlingdcf0a472010-11-21 11:49:36 +00001088// Bitwise or register
Evan Cheng446c4282009-07-11 06:43:01 +00001089let isCommutable = 1 in
Bill Wendlinga5a42d92010-12-01 00:48:44 +00001090def tORR : // A8.6.114
1091 T1sItDPEncode<0b1100, (outs tGPR:$Rdn), (ins tGPR:$Rn, tGPR:$Rm),
1092 IIC_iBITr,
1093 "orr", "\t$Rdn, $Rm",
1094 [(set tGPR:$Rdn, (or tGPR:$Rn, tGPR:$Rm))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001095
Bill Wendlingdcf0a472010-11-21 11:49:36 +00001096// Swaps
Bill Wendling1d045ee2010-12-01 02:28:08 +00001097def tREV : // A8.6.134
1098 T1pIMiscEncode<{1,0,1,0,0,0,?}, (outs tGPR:$Rd), (ins tGPR:$Rm),
1099 IIC_iUNAr,
1100 "rev", "\t$Rd, $Rm",
1101 [(set tGPR:$Rd, (bswap tGPR:$Rm))]>,
1102 Requires<[IsThumb, IsThumb1Only, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001103
Bill Wendling1d045ee2010-12-01 02:28:08 +00001104def tREV16 : // A8.6.135
1105 T1pIMiscEncode<{1,0,1,0,0,1,?}, (outs tGPR:$Rd), (ins tGPR:$Rm),
1106 IIC_iUNAr,
1107 "rev16", "\t$Rd, $Rm",
Evan Cheng9568e5c2011-06-21 06:01:08 +00001108 [(set tGPR:$Rd, (rotr (bswap tGPR:$Rm), (i32 16)))]>,
Bill Wendling1d045ee2010-12-01 02:28:08 +00001109 Requires<[IsThumb, IsThumb1Only, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001110
Bill Wendling1d045ee2010-12-01 02:28:08 +00001111def tREVSH : // A8.6.136
1112 T1pIMiscEncode<{1,0,1,0,1,1,?}, (outs tGPR:$Rd), (ins tGPR:$Rm),
1113 IIC_iUNAr,
1114 "revsh", "\t$Rd, $Rm",
Evan Cheng9568e5c2011-06-21 06:01:08 +00001115 [(set tGPR:$Rd, (sra (bswap tGPR:$Rm), (i32 16)))]>,
Bill Wendling1d045ee2010-12-01 02:28:08 +00001116 Requires<[IsThumb, IsThumb1Only, HasV6]>;
Evan Cheng446c4282009-07-11 06:43:01 +00001117
Bill Wendlinga5a42d92010-12-01 00:48:44 +00001118// Rotate right register
1119def tROR : // A8.6.139
1120 T1sItDPEncode<0b0111, (outs tGPR:$Rdn), (ins tGPR:$Rn, tGPR:$Rm),
1121 IIC_iMOVsr,
1122 "ror", "\t$Rdn, $Rm",
1123 [(set tGPR:$Rdn, (rotr tGPR:$Rn, tGPR:$Rm))]>;
Evan Cheng446c4282009-07-11 06:43:01 +00001124
Bill Wendlinga5a42d92010-12-01 00:48:44 +00001125// Negate register
Bill Wendling76f4e102010-12-01 01:20:15 +00001126def tRSB : // A8.6.141
1127 T1sIDPEncode<0b1001, (outs tGPR:$Rd), (ins tGPR:$Rn),
1128 IIC_iALUi,
1129 "rsb", "\t$Rd, $Rn, #0",
1130 [(set tGPR:$Rd, (ineg tGPR:$Rn))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001131
David Goodwinc9ee1182009-06-25 22:49:55 +00001132// Subtract with carry register
Evan Cheng446c4282009-07-11 06:43:01 +00001133let Uses = [CPSR] in
Bill Wendlinga5a42d92010-12-01 00:48:44 +00001134def tSBC : // A8.6.151
1135 T1sItDPEncode<0b0110, (outs tGPR:$Rdn), (ins tGPR:$Rn, tGPR:$Rm),
1136 IIC_iALUr,
1137 "sbc", "\t$Rdn, $Rm",
1138 [(set tGPR:$Rdn, (sube tGPR:$Rn, tGPR:$Rm))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001139
David Goodwinc9ee1182009-06-25 22:49:55 +00001140// Subtract immediate
Bill Wendling76f4e102010-12-01 01:20:15 +00001141def tSUBi3 : // A8.6.210 T1
1142 T1sIGenEncodeImm<0b01111, (outs tGPR:$Rd), (ins tGPR:$Rm, i32imm:$imm3),
1143 IIC_iALUi,
1144 "sub", "\t$Rd, $Rm, $imm3",
1145 [(set tGPR:$Rd, (add tGPR:$Rm, imm0_7_neg:$imm3))]> {
Bill Wendling5cbbf682010-11-29 01:00:43 +00001146 bits<3> imm3;
Bill Wendling5cbbf682010-11-29 01:00:43 +00001147 let Inst{8-6} = imm3;
Bill Wendling5cbbf682010-11-29 01:00:43 +00001148}
Jim Grosbach0ede14f2009-03-27 23:06:27 +00001149
Bill Wendlinga5a42d92010-12-01 00:48:44 +00001150def tSUBi8 : // A8.6.210 T2
1151 T1sItGenEncodeImm<{1,1,1,?,?}, (outs tGPR:$Rdn), (ins tGPR:$Rn, i32imm:$imm8),
1152 IIC_iALUi,
1153 "sub", "\t$Rdn, $imm8",
1154 [(set tGPR:$Rdn, (add tGPR:$Rn, imm8_255_neg:$imm8))]>;
Jim Grosbach0ede14f2009-03-27 23:06:27 +00001155
Bill Wendling76f4e102010-12-01 01:20:15 +00001156// Subtract register
1157def tSUBrr : // A8.6.212
1158 T1sIGenEncode<0b01101, (outs tGPR:$Rd), (ins tGPR:$Rn, tGPR:$Rm),
1159 IIC_iALUr,
1160 "sub", "\t$Rd, $Rn, $Rm",
1161 [(set tGPR:$Rd, (sub tGPR:$Rn, tGPR:$Rm))]>;
David Goodwinc9ee1182009-06-25 22:49:55 +00001162
1163// TODO: A7-96: STMIA - store multiple.
Evan Chenga8e29892007-01-19 07:51:42 +00001164
Bill Wendling76f4e102010-12-01 01:20:15 +00001165// Sign-extend byte
Bill Wendling1d045ee2010-12-01 02:28:08 +00001166def tSXTB : // A8.6.222
1167 T1pIMiscEncode<{0,0,1,0,0,1,?}, (outs tGPR:$Rd), (ins tGPR:$Rm),
1168 IIC_iUNAr,
1169 "sxtb", "\t$Rd, $Rm",
1170 [(set tGPR:$Rd, (sext_inreg tGPR:$Rm, i8))]>,
1171 Requires<[IsThumb, IsThumb1Only, HasV6]>;
David Goodwinc9ee1182009-06-25 22:49:55 +00001172
Bill Wendling1d045ee2010-12-01 02:28:08 +00001173// Sign-extend short
1174def tSXTH : // A8.6.224
1175 T1pIMiscEncode<{0,0,1,0,0,0,?}, (outs tGPR:$Rd), (ins tGPR:$Rm),
1176 IIC_iUNAr,
1177 "sxth", "\t$Rd, $Rm",
1178 [(set tGPR:$Rd, (sext_inreg tGPR:$Rm, i16))]>,
1179 Requires<[IsThumb, IsThumb1Only, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001180
Bill Wendling1d045ee2010-12-01 02:28:08 +00001181// Test
Gabor Greif007248b2010-09-14 20:47:43 +00001182let isCompare = 1, isCommutable = 1, Defs = [CPSR] in
Bill Wendling1d045ee2010-12-01 02:28:08 +00001183def tTST : // A8.6.230
1184 T1pIDPEncode<0b1000, (outs), (ins tGPR:$Rn, tGPR:$Rm), IIC_iTSTr,
1185 "tst", "\t$Rn, $Rm",
1186 [(ARMcmpZ (and_su tGPR:$Rn, tGPR:$Rm), 0)]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001187
Bill Wendling1d045ee2010-12-01 02:28:08 +00001188// Zero-extend byte
1189def tUXTB : // A8.6.262
1190 T1pIMiscEncode<{0,0,1,0,1,1,?}, (outs tGPR:$Rd), (ins tGPR:$Rm),
1191 IIC_iUNAr,
1192 "uxtb", "\t$Rd, $Rm",
1193 [(set tGPR:$Rd, (and tGPR:$Rm, 0xFF))]>,
1194 Requires<[IsThumb, IsThumb1Only, HasV6]>;
David Goodwinc9ee1182009-06-25 22:49:55 +00001195
Bill Wendling1d045ee2010-12-01 02:28:08 +00001196// Zero-extend short
1197def tUXTH : // A8.6.264
1198 T1pIMiscEncode<{0,0,1,0,1,0,?}, (outs tGPR:$Rd), (ins tGPR:$Rm),
1199 IIC_iUNAr,
1200 "uxth", "\t$Rd, $Rm",
1201 [(set tGPR:$Rd, (and tGPR:$Rm, 0xFFFF))]>,
1202 Requires<[IsThumb, IsThumb1Only, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001203
Jim Grosbach80dc1162010-02-16 21:23:02 +00001204// Conditional move tMOVCCr - Used to implement the Thumb SELECT_CC operation.
Dan Gohman533297b2009-10-29 18:10:34 +00001205// Expanded after instruction selection into a branch sequence.
1206let usesCustomInserter = 1 in // Expanded after instruction selection.
Evan Cheng007ea272009-08-12 05:17:19 +00001207 def tMOVCCr_pseudo :
Evan Chengc9721652009-08-12 02:03:03 +00001208 PseudoInst<(outs tGPR:$dst), (ins tGPR:$false, tGPR:$true, pred:$cc),
Jim Grosbach99594eb2010-11-18 01:38:26 +00001209 NoItinerary,
Evan Chengc9721652009-08-12 02:03:03 +00001210 [/*(set tGPR:$dst, (ARMcmov tGPR:$false, tGPR:$true, imm:$cc))*/]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001211
1212// tLEApcrel - Load a pc-relative address into a register without offending the
1213// assembler.
Jim Grosbachd40963c2010-12-14 22:28:03 +00001214
1215def tADR : T1I<(outs tGPR:$Rd), (ins t_adrlabel:$addr, pred:$p),
1216 IIC_iALUi, "adr{$p}\t$Rd, #$addr", []>,
1217 T1Encoding<{1,0,1,0,0,?}> {
Bill Wendling67077412010-11-30 00:18:30 +00001218 bits<3> Rd;
Jim Grosbachd40963c2010-12-14 22:28:03 +00001219 bits<8> addr;
Bill Wendling67077412010-11-30 00:18:30 +00001220 let Inst{10-8} = Rd;
Jim Grosbachd40963c2010-12-14 22:28:03 +00001221 let Inst{7-0} = addr;
Bill Wendling67077412010-11-30 00:18:30 +00001222}
Evan Chenga8e29892007-01-19 07:51:42 +00001223
Jim Grosbachd40963c2010-12-14 22:28:03 +00001224let neverHasSideEffects = 1, isReMaterializable = 1 in
1225def tLEApcrel : tPseudoInst<(outs tGPR:$Rd), (ins i32imm:$label, pred:$p),
1226 Size2Bytes, IIC_iALUi, []>;
1227
1228def tLEApcrelJT : tPseudoInst<(outs tGPR:$Rd),
1229 (ins i32imm:$label, nohash_imm:$id, pred:$p),
1230 Size2Bytes, IIC_iALUi, []>;
Evan Chengd85ac4d2007-01-27 02:29:45 +00001231
Evan Chenga8e29892007-01-19 07:51:42 +00001232//===----------------------------------------------------------------------===//
Bruno Cardoso Lopesfa5bd272011-01-20 16:35:57 +00001233// Move between coprocessor and ARM core register -- for disassembly only
1234//
1235
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00001236class tMovRCopro<string opc, bit direction, dag oops, dag iops,
1237 list<dag> pattern>
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00001238 : T1Cop<oops, iops, !strconcat(opc, "\t$cop, $opc1, $Rt, $CRn, $CRm, $opc2"),
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00001239 pattern> {
Bruno Cardoso Lopesfa5bd272011-01-20 16:35:57 +00001240 let Inst{27-24} = 0b1110;
1241 let Inst{20} = direction;
1242 let Inst{4} = 1;
1243
1244 bits<4> Rt;
1245 bits<4> cop;
1246 bits<3> opc1;
1247 bits<3> opc2;
1248 bits<4> CRm;
1249 bits<4> CRn;
1250
1251 let Inst{15-12} = Rt;
1252 let Inst{11-8} = cop;
1253 let Inst{23-21} = opc1;
1254 let Inst{7-5} = opc2;
1255 let Inst{3-0} = CRm;
1256 let Inst{19-16} = CRn;
1257}
1258
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00001259def tMCR : tMovRCopro<"mcr", 0 /* from ARM core register to coprocessor */,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00001260 (outs),
1261 (ins p_imm:$cop, i32imm:$opc1, GPR:$Rt, c_imm:$CRn,
1262 c_imm:$CRm, i32imm:$opc2),
1263 [(int_arm_mcr imm:$cop, imm:$opc1, GPR:$Rt, imm:$CRn,
1264 imm:$CRm, imm:$opc2)]>;
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00001265def tMRC : tMovRCopro<"mrc", 1 /* from coprocessor to ARM core register */,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00001266 (outs GPR:$Rt),
1267 (ins p_imm:$cop, i32imm:$opc1, c_imm:$CRn, c_imm:$CRm, i32imm:$opc2),
1268 []>;
Bruno Cardoso Lopesfa5bd272011-01-20 16:35:57 +00001269
Bruno Cardoso Lopes54ad87a2011-05-03 17:29:22 +00001270def : Pat<(int_arm_mrc imm:$cop, imm:$opc1, imm:$CRn, imm:$CRm, imm:$opc2),
1271 (tMRC imm:$cop, imm:$opc1, imm:$CRn, imm:$CRm, imm:$opc2)>,
1272 Requires<[IsThumb, HasV6T2]>;
1273
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00001274class tMovRRCopro<string opc, bit direction,
1275 list<dag> pattern = [/* For disassembly only */]>
Bruno Cardoso Lopesfa5bd272011-01-20 16:35:57 +00001276 : T1Cop<(outs), (ins p_imm:$cop, i32imm:$opc1, GPR:$Rt, GPR:$Rt2, c_imm:$CRm),
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00001277 !strconcat(opc, "\t$cop, $opc1, $Rt, $Rt2, $CRm"), pattern> {
Bruno Cardoso Lopesfa5bd272011-01-20 16:35:57 +00001278 let Inst{27-24} = 0b1100;
1279 let Inst{23-21} = 0b010;
1280 let Inst{20} = direction;
1281
1282 bits<4> Rt;
1283 bits<4> Rt2;
1284 bits<4> cop;
1285 bits<4> opc1;
1286 bits<4> CRm;
1287
1288 let Inst{15-12} = Rt;
1289 let Inst{19-16} = Rt2;
1290 let Inst{11-8} = cop;
1291 let Inst{7-4} = opc1;
1292 let Inst{3-0} = CRm;
1293}
1294
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00001295def tMCRR : tMovRRCopro<"mcrr", 0 /* from ARM core register to coprocessor */,
1296 [(int_arm_mcrr imm:$cop, imm:$opc1, GPR:$Rt, GPR:$Rt2,
1297 imm:$CRm)]>;
Bruno Cardoso Lopesfa5bd272011-01-20 16:35:57 +00001298def tMRRC : tMovRRCopro<"mrrc", 1 /* from coprocessor to ARM core register */>;
1299
1300//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes8dd37f72011-01-20 18:32:09 +00001301// Other Coprocessor Instructions. For disassembly only.
1302//
1303def tCDP : T1Cop<(outs), (ins p_imm:$cop, i32imm:$opc1,
1304 c_imm:$CRd, c_imm:$CRn, c_imm:$CRm, i32imm:$opc2),
1305 "cdp\t$cop, $opc1, $CRd, $CRn, $CRm, $opc2",
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00001306 [(int_arm_cdp imm:$cop, imm:$opc1, imm:$CRd, imm:$CRn,
1307 imm:$CRm, imm:$opc2)]> {
Bruno Cardoso Lopes8dd37f72011-01-20 18:32:09 +00001308 let Inst{27-24} = 0b1110;
1309
1310 bits<4> opc1;
1311 bits<4> CRn;
1312 bits<4> CRd;
1313 bits<4> cop;
1314 bits<3> opc2;
1315 bits<4> CRm;
1316
1317 let Inst{3-0} = CRm;
1318 let Inst{4} = 0;
1319 let Inst{7-5} = opc2;
1320 let Inst{11-8} = cop;
1321 let Inst{15-12} = CRd;
1322 let Inst{19-16} = CRn;
1323 let Inst{23-20} = opc1;
1324}
1325
1326//===----------------------------------------------------------------------===//
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001327// TLS Instructions
1328//
1329
1330// __aeabi_read_tp preserves the registers r1-r3.
Jim Grosbachff97eb02011-06-30 19:38:01 +00001331// This is a pseudo inst so that we can get the encoding right,
1332// complete with fixup for the aeabi_read_tp function.
1333let isCall = 1, Defs = [R0, R12, LR, CPSR], Uses = [SP] in
1334def tTPsoft : tPseudoInst<(outs), (ins), Size4Bytes, IIC_Br,
1335 [(set R0, ARMthread_pointer)]>;
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001336
Bill Wendling0480e282010-12-01 02:36:55 +00001337//===----------------------------------------------------------------------===//
Jim Grosbachd1228742009-12-01 18:10:36 +00001338// SJLJ Exception handling intrinsics
Owen Anderson18901d62011-05-11 17:00:48 +00001339//
Bill Wendling0480e282010-12-01 02:36:55 +00001340
1341// eh_sjlj_setjmp() is an instruction sequence to store the return address and
1342// save #0 in R0 for the non-longjmp case. Since by its nature we may be coming
1343// from some other function to get here, and we're using the stack frame for the
1344// containing function to save/restore registers, we can't keep anything live in
1345// regs across the eh_sjlj_setjmp(), else it will almost certainly have been
Chris Lattner7a2bdde2011-04-15 05:18:47 +00001346// tromped upon when we get here from a longjmp(). We force everything out of
Bill Wendling0480e282010-12-01 02:36:55 +00001347// registers except for our own input by listing the relevant registers in
1348// Defs. By doing so, we also cause the prologue/epilogue code to actively
1349// preserve all of the callee-saved resgisters, which is exactly what we want.
1350// $val is a scratch register for our use.
Andrew Tricka1099f12011-06-07 00:08:49 +00001351let Defs = [ R0, R1, R2, R3, R4, R5, R6, R7, R12, CPSR ],
Bill Wendling0e45a5a2010-11-30 00:50:22 +00001352 hasSideEffects = 1, isBarrier = 1, isCodeGenOnly = 1 in
1353def tInt_eh_sjlj_setjmp : ThumbXI<(outs),(ins tGPR:$src, tGPR:$val),
1354 AddrModeNone, SizeSpecial, NoItinerary, "","",
1355 [(set R0, (ARMeh_sjlj_setjmp tGPR:$src, tGPR:$val))]>;
Jim Grosbach5eb19512010-05-22 01:06:18 +00001356
1357// FIXME: Non-Darwin version(s)
Chris Lattnera4a3a5e2010-10-31 19:15:18 +00001358let isBarrier = 1, hasSideEffects = 1, isTerminator = 1, isCodeGenOnly = 1,
Bill Wendling0e45a5a2010-11-30 00:50:22 +00001359 Defs = [ R7, LR, SP ] in
Jim Grosbach5eb19512010-05-22 01:06:18 +00001360def tInt_eh_sjlj_longjmp : XI<(outs), (ins GPR:$src, GPR:$scratch),
Bill Wendling0e45a5a2010-11-30 00:50:22 +00001361 AddrModeNone, SizeSpecial, IndexModeNone,
1362 Pseudo, NoItinerary, "", "",
1363 [(ARMeh_sjlj_longjmp GPR:$src, GPR:$scratch)]>,
1364 Requires<[IsThumb, IsDarwin]>;
Jim Grosbach5eb19512010-05-22 01:06:18 +00001365
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001366//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +00001367// Non-Instruction Patterns
1368//
1369
Jim Grosbach97a884d2010-12-07 20:41:06 +00001370// Comparisons
1371def : T1Pat<(ARMcmpZ tGPR:$Rn, imm0_255:$imm8),
1372 (tCMPi8 tGPR:$Rn, imm0_255:$imm8)>;
1373def : T1Pat<(ARMcmpZ tGPR:$Rn, tGPR:$Rm),
1374 (tCMPr tGPR:$Rn, tGPR:$Rm)>;
1375
Evan Cheng892837a2009-07-10 02:09:04 +00001376// Add with carry
David Goodwinc9d138f2009-07-27 19:59:26 +00001377def : T1Pat<(addc tGPR:$lhs, imm0_7:$rhs),
1378 (tADDi3 tGPR:$lhs, imm0_7:$rhs)>;
1379def : T1Pat<(addc tGPR:$lhs, imm8_255:$rhs),
Evan Cheng89d177f2009-08-20 17:01:04 +00001380 (tADDi8 tGPR:$lhs, imm8_255:$rhs)>;
David Goodwinc9d138f2009-07-27 19:59:26 +00001381def : T1Pat<(addc tGPR:$lhs, tGPR:$rhs),
1382 (tADDrr tGPR:$lhs, tGPR:$rhs)>;
Evan Cheng892837a2009-07-10 02:09:04 +00001383
1384// Subtract with carry
David Goodwinc9d138f2009-07-27 19:59:26 +00001385def : T1Pat<(addc tGPR:$lhs, imm0_7_neg:$rhs),
1386 (tSUBi3 tGPR:$lhs, imm0_7_neg:$rhs)>;
1387def : T1Pat<(addc tGPR:$lhs, imm8_255_neg:$rhs),
1388 (tSUBi8 tGPR:$lhs, imm8_255_neg:$rhs)>;
1389def : T1Pat<(subc tGPR:$lhs, tGPR:$rhs),
1390 (tSUBrr tGPR:$lhs, tGPR:$rhs)>;
Evan Cheng892837a2009-07-10 02:09:04 +00001391
Evan Chenga8e29892007-01-19 07:51:42 +00001392// ConstantPool, GlobalAddress
David Goodwinc9d138f2009-07-27 19:59:26 +00001393def : T1Pat<(ARMWrapper tglobaladdr :$dst), (tLEApcrel tglobaladdr :$dst)>;
1394def : T1Pat<(ARMWrapper tconstpool :$dst), (tLEApcrel tconstpool :$dst)>;
Evan Chenga8e29892007-01-19 07:51:42 +00001395
Evan Chengd85ac4d2007-01-27 02:29:45 +00001396// JumpTable
David Goodwinc9d138f2009-07-27 19:59:26 +00001397def : T1Pat<(ARMWrapperJT tjumptable:$dst, imm:$id),
1398 (tLEApcrelJT tjumptable:$dst, imm:$id)>;
Evan Chengd85ac4d2007-01-27 02:29:45 +00001399
Evan Chenga8e29892007-01-19 07:51:42 +00001400// Direct calls
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001401def : T1Pat<(ARMtcall texternalsym:$func), (tBL texternalsym:$func)>,
Evan Chengb6207242009-08-01 00:16:10 +00001402 Requires<[IsThumb, IsNotDarwin]>;
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001403def : T1Pat<(ARMtcall texternalsym:$func), (tBLr9 texternalsym:$func)>,
Evan Chengb6207242009-08-01 00:16:10 +00001404 Requires<[IsThumb, IsDarwin]>;
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001405
1406def : Tv5Pat<(ARMcall texternalsym:$func), (tBLXi texternalsym:$func)>,
Evan Chengb6207242009-08-01 00:16:10 +00001407 Requires<[IsThumb, HasV5T, IsNotDarwin]>;
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001408def : Tv5Pat<(ARMcall texternalsym:$func), (tBLXi_r9 texternalsym:$func)>,
Evan Chengb6207242009-08-01 00:16:10 +00001409 Requires<[IsThumb, HasV5T, IsDarwin]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001410
1411// Indirect calls to ARM routines
Evan Chengb6207242009-08-01 00:16:10 +00001412def : Tv5Pat<(ARMcall GPR:$dst), (tBLXr GPR:$dst)>,
1413 Requires<[IsThumb, HasV5T, IsNotDarwin]>;
1414def : Tv5Pat<(ARMcall GPR:$dst), (tBLXr_r9 GPR:$dst)>,
1415 Requires<[IsThumb, HasV5T, IsDarwin]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001416
1417// zextload i1 -> zextload i8
Bill Wendlingf4caf692010-12-14 03:36:38 +00001418def : T1Pat<(zextloadi1 t_addrmode_rrs1:$addr),
1419 (tLDRBr t_addrmode_rrs1:$addr)>;
1420def : T1Pat<(zextloadi1 t_addrmode_is1:$addr),
1421 (tLDRBi t_addrmode_is1:$addr)>;
Jim Grosbach0ede14f2009-03-27 23:06:27 +00001422
Evan Chengb60c02e2007-01-26 19:13:16 +00001423// extload -> zextload
Bill Wendlingf4caf692010-12-14 03:36:38 +00001424def : T1Pat<(extloadi1 t_addrmode_rrs1:$addr), (tLDRBr t_addrmode_rrs1:$addr)>;
1425def : T1Pat<(extloadi1 t_addrmode_is1:$addr), (tLDRBi t_addrmode_is1:$addr)>;
1426def : T1Pat<(extloadi8 t_addrmode_rrs1:$addr), (tLDRBr t_addrmode_rrs1:$addr)>;
1427def : T1Pat<(extloadi8 t_addrmode_is1:$addr), (tLDRBi t_addrmode_is1:$addr)>;
1428def : T1Pat<(extloadi16 t_addrmode_rrs2:$addr), (tLDRHr t_addrmode_rrs2:$addr)>;
1429def : T1Pat<(extloadi16 t_addrmode_is2:$addr), (tLDRHi t_addrmode_is2:$addr)>;
Evan Chengb60c02e2007-01-26 19:13:16 +00001430
Evan Cheng0e87e232009-08-28 00:31:43 +00001431// If it's impossible to use [r,r] address mode for sextload, select to
Evan Cheng2f297df2009-07-11 07:08:13 +00001432// ldr{b|h} + sxt{b|h} instead.
Bill Wendling415af342010-12-15 00:58:57 +00001433def : T1Pat<(sextloadi8 t_addrmode_is1:$addr),
1434 (tSXTB (tLDRBi t_addrmode_is1:$addr))>,
1435 Requires<[IsThumb, IsThumb1Only, HasV6]>;
Bill Wendlingf4caf692010-12-14 03:36:38 +00001436def : T1Pat<(sextloadi8 t_addrmode_rrs1:$addr),
1437 (tSXTB (tLDRBr t_addrmode_rrs1:$addr))>,
Jim Grosbach6797f892010-11-01 17:08:58 +00001438 Requires<[IsThumb, IsThumb1Only, HasV6]>;
Bill Wendling415af342010-12-15 00:58:57 +00001439def : T1Pat<(sextloadi16 t_addrmode_is2:$addr),
1440 (tSXTH (tLDRHi t_addrmode_is2:$addr))>,
1441 Requires<[IsThumb, IsThumb1Only, HasV6]>;
Bill Wendlingf4caf692010-12-14 03:36:38 +00001442def : T1Pat<(sextloadi16 t_addrmode_rrs2:$addr),
1443 (tSXTH (tLDRHr t_addrmode_rrs2:$addr))>,
Jim Grosbach6797f892010-11-01 17:08:58 +00001444 Requires<[IsThumb, IsThumb1Only, HasV6]>;
Evan Cheng2f297df2009-07-11 07:08:13 +00001445
Bill Wendlingf4caf692010-12-14 03:36:38 +00001446def : T1Pat<(sextloadi8 t_addrmode_rrs1:$addr),
1447 (tASRri (tLSLri (tLDRBr t_addrmode_rrs1:$addr), 24), 24)>;
Bill Wendling415af342010-12-15 00:58:57 +00001448def : T1Pat<(sextloadi8 t_addrmode_is1:$addr),
1449 (tASRri (tLSLri (tLDRBi t_addrmode_is1:$addr), 24), 24)>;
1450def : T1Pat<(sextloadi16 t_addrmode_rrs2:$addr),
1451 (tASRri (tLSLri (tLDRHr t_addrmode_rrs2:$addr), 16), 16)>;
1452def : T1Pat<(sextloadi16 t_addrmode_is2:$addr),
1453 (tASRri (tLSLri (tLDRHi t_addrmode_is2:$addr), 16), 16)>;
Evan Cheng2f297df2009-07-11 07:08:13 +00001454
Evan Chenga8e29892007-01-19 07:51:42 +00001455// Large immediate handling.
1456
1457// Two piece imms.
Evan Cheng9cb9e672009-06-27 02:26:13 +00001458def : T1Pat<(i32 thumb_immshifted:$src),
1459 (tLSLri (tMOVi8 (thumb_immshifted_val imm:$src)),
1460 (thumb_immshifted_shamt imm:$src))>;
Evan Chenga8e29892007-01-19 07:51:42 +00001461
Evan Cheng9cb9e672009-06-27 02:26:13 +00001462def : T1Pat<(i32 imm0_255_comp:$src),
1463 (tMVN (tMOVi8 (imm_comp_XFORM imm:$src)))>;
Evan Chengb9803a82009-11-06 23:52:48 +00001464
1465// Pseudo instruction that combines ldr from constpool and add pc. This should
1466// be expanded into two instructions late to allow if-conversion and
1467// scheduling.
1468let isReMaterializable = 1 in
1469def tLDRpci_pic : PseudoInst<(outs GPR:$dst), (ins i32imm:$addr, pclabel:$cp),
Bill Wendling0480e282010-12-01 02:36:55 +00001470 NoItinerary,
Evan Chengb9803a82009-11-06 23:52:48 +00001471 [(set GPR:$dst, (ARMpic_add (load (ARMWrapper tconstpool:$addr)),
1472 imm:$cp))]>,
Jim Grosbach6797f892010-11-01 17:08:58 +00001473 Requires<[IsThumb, IsThumb1Only]>;
Jim Grosbach53e3fc42011-07-08 17:40:42 +00001474
1475// Pseudo-instruction for merged POP and return.
1476// FIXME: remove when we have a way to marking a MI with these properties.
1477let isReturn = 1, isTerminator = 1, isBarrier = 1, mayLoad = 1,
1478 hasExtraDefRegAllocReq = 1 in
1479def tPOP_RET : tPseudoExpand<(outs), (ins pred:$p, reglist:$regs, variable_ops),
1480 Size2Bytes, IIC_iPop_Br, [],
1481 (tPOP pred:$p, reglist:$regs)>;
1482