Jim Grosbach | 0f448b5 | 2010-10-08 00:47:59 +0000 | [diff] [blame] | 1 | ;RUN: llc -mtriple=armv7-apple-darwin -show-mc-encoding < %s | FileCheck %s |
| 2 | |
| 3 | |
| 4 | ;FIXME: Once the ARM integrated assembler is up and going, these sorts of tests |
| 5 | ; should run on .s source files rather than using llc to generate the |
| 6 | ; assembly. |
| 7 | |
Jim Grosbach | 53e7dcb | 2010-10-14 23:32:44 +0000 | [diff] [blame^] | 8 | define i32 @foo(i32 %a, i32 %b) { |
Jim Grosbach | 0f448b5 | 2010-10-08 00:47:59 +0000 | [diff] [blame] | 9 | entry: |
| 10 | ; CHECK: foo |
Jim Grosbach | 42fac8e | 2010-10-11 23:16:21 +0000 | [diff] [blame] | 11 | ; CHECK: trap @ encoding: [0xf0,0x00,0xf0,0x07] |
| 12 | ; CHECK: bx lr @ encoding: [0x1e,0xff,0x2f,0xe1] |
Jim Grosbach | 0f448b5 | 2010-10-08 00:47:59 +0000 | [diff] [blame] | 13 | |
| 14 | tail call void @llvm.trap() |
| 15 | ret i32 undef |
| 16 | } |
| 17 | |
Jim Grosbach | 53e7dcb | 2010-10-14 23:32:44 +0000 | [diff] [blame^] | 18 | define i32 @f2(i32 %a, i32 %b) { |
Jim Grosbach | 56ac907 | 2010-10-08 21:45:55 +0000 | [diff] [blame] | 19 | entry: |
| 20 | ; CHECK: f2 |
Jim Grosbach | 42fac8e | 2010-10-11 23:16:21 +0000 | [diff] [blame] | 21 | ; CHECK: add r0, r1, r0 @ encoding: [0x00,0x00,0x81,0xe0] |
| 22 | ; CHECK: bx lr @ encoding: [0x1e,0xff,0x2f,0xe1] |
Jim Grosbach | 56ac907 | 2010-10-08 21:45:55 +0000 | [diff] [blame] | 23 | %add = add nsw i32 %b, %a |
| 24 | ret i32 %add |
| 25 | } |
Jim Grosbach | 42fac8e | 2010-10-11 23:16:21 +0000 | [diff] [blame] | 26 | |
| 27 | |
Jim Grosbach | 53e7dcb | 2010-10-14 23:32:44 +0000 | [diff] [blame^] | 28 | define i32 @f3(i32 %a, i32 %b) { |
Jim Grosbach | 42fac8e | 2010-10-11 23:16:21 +0000 | [diff] [blame] | 29 | entry: |
| 30 | ; CHECK: f3 |
| 31 | ; CHECK: add r0, r0, r1, lsl #3 @ encoding: [0x81,0x01,0x80,0xe0] |
| 32 | ; CHECK: bx lr @ encoding: [0x1e,0xff,0x2f,0xe1] |
| 33 | %mul = shl i32 %b, 3 |
| 34 | %add = add nsw i32 %mul, %a |
| 35 | ret i32 %add |
| 36 | } |
| 37 | |
Jim Grosbach | 53e7dcb | 2010-10-14 23:32:44 +0000 | [diff] [blame^] | 38 | define i32 @f4(i32 %a, i32 %b) { |
Jim Grosbach | 0de6ab3 | 2010-10-12 17:11:26 +0000 | [diff] [blame] | 39 | entry: |
| 40 | ; CHECK: f4 |
Jim Grosbach | c14b80f | 2010-10-12 23:14:03 +0000 | [diff] [blame] | 41 | ; CHECK: add r0, r0, #254, 28 @ encoding: [0xfe,0x0e,0x80,0xe2] |
| 42 | ; CHECK: @ 4064 |
Jim Grosbach | 0de6ab3 | 2010-10-12 17:11:26 +0000 | [diff] [blame] | 43 | ; CHECK: bx lr @ encoding: [0x1e,0xff,0x2f,0xe1] |
| 44 | %add = add nsw i32 %a, 4064 |
| 45 | ret i32 %add |
| 46 | } |
| 47 | |
Jim Grosbach | 53e7dcb | 2010-10-14 23:32:44 +0000 | [diff] [blame^] | 48 | define i32 @f5(i32 %a, i32 %b, i32 %c) { |
Jim Grosbach | 89c898f | 2010-10-13 00:50:27 +0000 | [diff] [blame] | 49 | entry: |
| 50 | ; CHECK: f5 |
| 51 | ; CHECK: cmp r0, r1 @ encoding: [0x01,0x00,0x50,0xe1] |
| 52 | ; CHECK: mov r0, r2 @ encoding: [0x02,0x00,0xa0,0xe1] |
| 53 | ; CHECK: movgt r0, r1 @ encoding: [0x01,0x00,0xa0,0xc1] |
| 54 | %cmp = icmp sgt i32 %a, %b |
| 55 | %retval.0 = select i1 %cmp, i32 %b, i32 %c |
| 56 | ret i32 %retval.0 |
| 57 | } |
Jim Grosbach | 24989ec | 2010-10-13 18:00:52 +0000 | [diff] [blame] | 58 | |
Jim Grosbach | 53e7dcb | 2010-10-14 23:32:44 +0000 | [diff] [blame^] | 59 | define i64 @f6(i64 %a, i64 %b, i64 %c) { |
Jim Grosbach | 24989ec | 2010-10-13 18:00:52 +0000 | [diff] [blame] | 60 | entry: |
| 61 | ; CHECK: f6 |
| 62 | ; CHECK: adds r0, r2, r0 @ encoding: [0x00,0x00,0x92,0xe0] |
| 63 | ; CHECK: adc r1, r3, r1 @ encoding: [0x01,0x10,0xa3,0xe0] |
| 64 | %add = add nsw i64 %b, %a |
| 65 | ret i64 %add |
| 66 | } |
Jim Grosbach | b35ad41 | 2010-10-13 19:56:10 +0000 | [diff] [blame] | 67 | |
Jim Grosbach | 53e7dcb | 2010-10-14 23:32:44 +0000 | [diff] [blame^] | 68 | define i32 @f7(i32 %a, i32 %b) { |
Jim Grosbach | b35ad41 | 2010-10-13 19:56:10 +0000 | [diff] [blame] | 69 | entry: |
| 70 | ; CHECK: f7 |
| 71 | ; CHECK: uxtab r0, r0, r1 @ encoding: [0x71,0x00,0xe0,0xe6] |
| 72 | %and = and i32 %b, 255 |
| 73 | %add = add i32 %and, %a |
| 74 | ret i32 %add |
| 75 | } |
| 76 | |
Jim Grosbach | 53e7dcb | 2010-10-14 23:32:44 +0000 | [diff] [blame^] | 77 | define i32 @f8(i32 %a) { |
Jim Grosbach | 1de588d | 2010-10-14 18:54:27 +0000 | [diff] [blame] | 78 | entry: |
| 79 | ; CHECK: f8 |
| 80 | ; CHECK: movt r0, #42405 @ encoding: [0xa5,0x05,0x4a,0xe3] |
| 81 | %and = and i32 %a, 65535 |
| 82 | %or = or i32 %and, -1515913216 |
| 83 | ret i32 %or |
| 84 | } |
| 85 | |
Jim Grosbach | 53e7dcb | 2010-10-14 23:32:44 +0000 | [diff] [blame^] | 86 | define i32 @f9() { |
Jim Grosbach | 1de588d | 2010-10-14 18:54:27 +0000 | [diff] [blame] | 87 | entry: |
| 88 | ; CHECK: f9 |
| 89 | ; CHECK: movw r0, #42405 @ encoding: [0xa5,0x05,0x0a,0xe3] |
| 90 | ret i32 42405 |
| 91 | } |
| 92 | |
Jim Grosbach | 53e7dcb | 2010-10-14 23:32:44 +0000 | [diff] [blame^] | 93 | define i64 @f10(i64 %a) { |
Jim Grosbach | 8faff9c | 2010-10-14 23:29:18 +0000 | [diff] [blame] | 94 | entry: |
| 95 | ; CHECK: f10 |
| 96 | ; CHECK: asrs r1, r1, #1 @ encoding: [0xc1,0x10,0xb0,0xe1] |
| 97 | ; CHECK: rrx r0, r0 @ encoding: [0x60,0x00,0xa0,0xe1] |
| 98 | %shr = ashr i64 %a, 1 |
| 99 | ret i64 %shr |
| 100 | } |
Jim Grosbach | 1de588d | 2010-10-14 18:54:27 +0000 | [diff] [blame] | 101 | |
Jim Grosbach | 0f448b5 | 2010-10-08 00:47:59 +0000 | [diff] [blame] | 102 | declare void @llvm.trap() nounwind |