blob: 6fcecc872b5d456087a63b989ec3de428a1dde8a [file] [log] [blame]
Chris Lattner310968c2005-01-07 07:44:53 +00001//===-- TargetLowering.cpp - Implement the TargetLowering class -----------===//
Misha Brukmanf976c852005-04-21 22:55:34 +00002//
Chris Lattner310968c2005-01-07 07:44:53 +00003// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Misha Brukmanf976c852005-04-21 22:55:34 +00007//
Chris Lattner310968c2005-01-07 07:44:53 +00008//===----------------------------------------------------------------------===//
9//
10// This implements the TargetLowering class.
11//
12//===----------------------------------------------------------------------===//
13
Evan Cheng5c807602008-02-26 02:33:44 +000014#include "llvm/Target/TargetAsmInfo.h"
Chris Lattner310968c2005-01-07 07:44:53 +000015#include "llvm/Target/TargetLowering.h"
Rafael Espindolaf1ba1ca2007-11-05 23:12:20 +000016#include "llvm/Target/TargetSubtarget.h"
Owen Anderson07000c62006-05-12 06:33:49 +000017#include "llvm/Target/TargetData.h"
Chris Lattner310968c2005-01-07 07:44:53 +000018#include "llvm/Target/TargetMachine.h"
Dan Gohman6f0d0242008-02-10 18:45:23 +000019#include "llvm/Target/TargetRegisterInfo.h"
Dan Gohman707e0182008-04-12 04:36:06 +000020#include "llvm/GlobalVariable.h"
Chris Lattnerdc879292006-03-31 00:28:56 +000021#include "llvm/DerivedTypes.h"
Evan Chengad4196b2008-05-12 19:56:52 +000022#include "llvm/CodeGen/MachineFrameInfo.h"
Chris Lattner310968c2005-01-07 07:44:53 +000023#include "llvm/CodeGen/SelectionDAG.h"
Chris Lattner4ccb0702006-01-26 20:37:03 +000024#include "llvm/ADT/StringExtras.h"
Owen Anderson718cb662007-09-07 04:06:50 +000025#include "llvm/ADT/STLExtras.h"
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +000026#include "llvm/Support/MathExtras.h"
Chris Lattner310968c2005-01-07 07:44:53 +000027using namespace llvm;
28
Evan Cheng56966222007-01-12 02:11:51 +000029/// InitLibcallNames - Set default libcall names.
30///
Evan Cheng79cca502007-01-12 22:51:10 +000031static void InitLibcallNames(const char **Names) {
Evan Cheng56966222007-01-12 02:11:51 +000032 Names[RTLIB::SHL_I32] = "__ashlsi3";
33 Names[RTLIB::SHL_I64] = "__ashldi3";
Duncan Sandsdddc6292008-07-11 16:52:29 +000034 Names[RTLIB::SHL_I128] = "__ashlti3";
Evan Cheng56966222007-01-12 02:11:51 +000035 Names[RTLIB::SRL_I32] = "__lshrsi3";
36 Names[RTLIB::SRL_I64] = "__lshrdi3";
Duncan Sandsdddc6292008-07-11 16:52:29 +000037 Names[RTLIB::SRL_I128] = "__lshrti3";
Evan Cheng56966222007-01-12 02:11:51 +000038 Names[RTLIB::SRA_I32] = "__ashrsi3";
39 Names[RTLIB::SRA_I64] = "__ashrdi3";
Duncan Sandsdddc6292008-07-11 16:52:29 +000040 Names[RTLIB::SRA_I128] = "__ashrti3";
Evan Cheng56966222007-01-12 02:11:51 +000041 Names[RTLIB::MUL_I32] = "__mulsi3";
42 Names[RTLIB::MUL_I64] = "__muldi3";
Duncan Sands5ac319a2008-07-10 15:35:05 +000043 Names[RTLIB::MUL_I128] = "__multi3";
Evan Cheng56966222007-01-12 02:11:51 +000044 Names[RTLIB::SDIV_I32] = "__divsi3";
45 Names[RTLIB::SDIV_I64] = "__divdi3";
Duncan Sands5ac319a2008-07-10 15:35:05 +000046 Names[RTLIB::SDIV_I128] = "__divti3";
Evan Cheng56966222007-01-12 02:11:51 +000047 Names[RTLIB::UDIV_I32] = "__udivsi3";
48 Names[RTLIB::UDIV_I64] = "__udivdi3";
Duncan Sands5ac319a2008-07-10 15:35:05 +000049 Names[RTLIB::UDIV_I128] = "__udivti3";
Evan Cheng56966222007-01-12 02:11:51 +000050 Names[RTLIB::SREM_I32] = "__modsi3";
51 Names[RTLIB::SREM_I64] = "__moddi3";
Duncan Sands5ac319a2008-07-10 15:35:05 +000052 Names[RTLIB::SREM_I128] = "__modti3";
Evan Cheng56966222007-01-12 02:11:51 +000053 Names[RTLIB::UREM_I32] = "__umodsi3";
54 Names[RTLIB::UREM_I64] = "__umoddi3";
Duncan Sands5ac319a2008-07-10 15:35:05 +000055 Names[RTLIB::UREM_I128] = "__umodti3";
Evan Cheng56966222007-01-12 02:11:51 +000056 Names[RTLIB::NEG_I32] = "__negsi2";
57 Names[RTLIB::NEG_I64] = "__negdi2";
58 Names[RTLIB::ADD_F32] = "__addsf3";
59 Names[RTLIB::ADD_F64] = "__adddf3";
Duncan Sands007f9842008-01-10 10:28:30 +000060 Names[RTLIB::ADD_F80] = "__addxf3";
Dale Johannesen161e8972007-10-05 20:04:43 +000061 Names[RTLIB::ADD_PPCF128] = "__gcc_qadd";
Evan Cheng56966222007-01-12 02:11:51 +000062 Names[RTLIB::SUB_F32] = "__subsf3";
63 Names[RTLIB::SUB_F64] = "__subdf3";
Duncan Sands007f9842008-01-10 10:28:30 +000064 Names[RTLIB::SUB_F80] = "__subxf3";
Dale Johannesen161e8972007-10-05 20:04:43 +000065 Names[RTLIB::SUB_PPCF128] = "__gcc_qsub";
Evan Cheng56966222007-01-12 02:11:51 +000066 Names[RTLIB::MUL_F32] = "__mulsf3";
67 Names[RTLIB::MUL_F64] = "__muldf3";
Duncan Sands007f9842008-01-10 10:28:30 +000068 Names[RTLIB::MUL_F80] = "__mulxf3";
Dale Johannesen161e8972007-10-05 20:04:43 +000069 Names[RTLIB::MUL_PPCF128] = "__gcc_qmul";
Evan Cheng56966222007-01-12 02:11:51 +000070 Names[RTLIB::DIV_F32] = "__divsf3";
71 Names[RTLIB::DIV_F64] = "__divdf3";
Duncan Sands007f9842008-01-10 10:28:30 +000072 Names[RTLIB::DIV_F80] = "__divxf3";
Dale Johannesen161e8972007-10-05 20:04:43 +000073 Names[RTLIB::DIV_PPCF128] = "__gcc_qdiv";
Evan Cheng56966222007-01-12 02:11:51 +000074 Names[RTLIB::REM_F32] = "fmodf";
75 Names[RTLIB::REM_F64] = "fmod";
Duncan Sands007f9842008-01-10 10:28:30 +000076 Names[RTLIB::REM_F80] = "fmodl";
Dale Johannesen161e8972007-10-05 20:04:43 +000077 Names[RTLIB::REM_PPCF128] = "fmodl";
Evan Cheng56966222007-01-12 02:11:51 +000078 Names[RTLIB::POWI_F32] = "__powisf2";
79 Names[RTLIB::POWI_F64] = "__powidf2";
Dale Johannesen161e8972007-10-05 20:04:43 +000080 Names[RTLIB::POWI_F80] = "__powixf2";
81 Names[RTLIB::POWI_PPCF128] = "__powitf2";
Evan Cheng56966222007-01-12 02:11:51 +000082 Names[RTLIB::SQRT_F32] = "sqrtf";
83 Names[RTLIB::SQRT_F64] = "sqrt";
Dale Johannesen161e8972007-10-05 20:04:43 +000084 Names[RTLIB::SQRT_F80] = "sqrtl";
85 Names[RTLIB::SQRT_PPCF128] = "sqrtl";
Dale Johannesen7794f2a2008-09-04 00:47:13 +000086 Names[RTLIB::LOG_F32] = "logf";
87 Names[RTLIB::LOG_F64] = "log";
88 Names[RTLIB::LOG_F80] = "logl";
89 Names[RTLIB::LOG_PPCF128] = "logl";
90 Names[RTLIB::LOG2_F32] = "log2f";
91 Names[RTLIB::LOG2_F64] = "log2";
92 Names[RTLIB::LOG2_F80] = "log2l";
93 Names[RTLIB::LOG2_PPCF128] = "log2l";
94 Names[RTLIB::LOG10_F32] = "log10f";
95 Names[RTLIB::LOG10_F64] = "log10";
96 Names[RTLIB::LOG10_F80] = "log10l";
97 Names[RTLIB::LOG10_PPCF128] = "log10l";
98 Names[RTLIB::EXP_F32] = "expf";
99 Names[RTLIB::EXP_F64] = "exp";
100 Names[RTLIB::EXP_F80] = "expl";
101 Names[RTLIB::EXP_PPCF128] = "expl";
102 Names[RTLIB::EXP2_F32] = "exp2f";
103 Names[RTLIB::EXP2_F64] = "exp2";
104 Names[RTLIB::EXP2_F80] = "exp2l";
105 Names[RTLIB::EXP2_PPCF128] = "exp2l";
Evan Cheng56966222007-01-12 02:11:51 +0000106 Names[RTLIB::SIN_F32] = "sinf";
107 Names[RTLIB::SIN_F64] = "sin";
Duncan Sands007f9842008-01-10 10:28:30 +0000108 Names[RTLIB::SIN_F80] = "sinl";
109 Names[RTLIB::SIN_PPCF128] = "sinl";
Evan Cheng56966222007-01-12 02:11:51 +0000110 Names[RTLIB::COS_F32] = "cosf";
111 Names[RTLIB::COS_F64] = "cos";
Duncan Sands007f9842008-01-10 10:28:30 +0000112 Names[RTLIB::COS_F80] = "cosl";
113 Names[RTLIB::COS_PPCF128] = "cosl";
Dan Gohmane54be102007-10-11 23:09:10 +0000114 Names[RTLIB::POW_F32] = "powf";
115 Names[RTLIB::POW_F64] = "pow";
116 Names[RTLIB::POW_F80] = "powl";
117 Names[RTLIB::POW_PPCF128] = "powl";
Dan Gohman2bb1e3e2008-08-21 18:38:14 +0000118 Names[RTLIB::CEIL_F32] = "ceilf";
119 Names[RTLIB::CEIL_F64] = "ceil";
120 Names[RTLIB::CEIL_F80] = "ceill";
121 Names[RTLIB::CEIL_PPCF128] = "ceill";
122 Names[RTLIB::TRUNC_F32] = "truncf";
123 Names[RTLIB::TRUNC_F64] = "trunc";
124 Names[RTLIB::TRUNC_F80] = "truncl";
125 Names[RTLIB::TRUNC_PPCF128] = "truncl";
126 Names[RTLIB::RINT_F32] = "rintf";
127 Names[RTLIB::RINT_F64] = "rint";
128 Names[RTLIB::RINT_F80] = "rintl";
129 Names[RTLIB::RINT_PPCF128] = "rintl";
130 Names[RTLIB::NEARBYINT_F32] = "nearbyintf";
131 Names[RTLIB::NEARBYINT_F64] = "nearbyint";
132 Names[RTLIB::NEARBYINT_F80] = "nearbyintl";
133 Names[RTLIB::NEARBYINT_PPCF128] = "nearbyintl";
134 Names[RTLIB::FLOOR_F32] = "floorf";
135 Names[RTLIB::FLOOR_F64] = "floor";
136 Names[RTLIB::FLOOR_F80] = "floorl";
137 Names[RTLIB::FLOOR_PPCF128] = "floorl";
Evan Cheng56966222007-01-12 02:11:51 +0000138 Names[RTLIB::FPEXT_F32_F64] = "__extendsfdf2";
139 Names[RTLIB::FPROUND_F64_F32] = "__truncdfsf2";
Bruno Cardoso Lopese36bfe62008-08-07 19:01:24 +0000140 Names[RTLIB::FPROUND_F80_F32] = "__truncxfsf2";
141 Names[RTLIB::FPROUND_PPCF128_F32] = "__trunctfsf2";
142 Names[RTLIB::FPROUND_F80_F64] = "__truncxfdf2";
143 Names[RTLIB::FPROUND_PPCF128_F64] = "__trunctfdf2";
Evan Cheng56966222007-01-12 02:11:51 +0000144 Names[RTLIB::FPTOSINT_F32_I32] = "__fixsfsi";
145 Names[RTLIB::FPTOSINT_F32_I64] = "__fixsfdi";
Dan Gohmana2e94852008-03-10 23:03:31 +0000146 Names[RTLIB::FPTOSINT_F32_I128] = "__fixsfti";
Evan Cheng56966222007-01-12 02:11:51 +0000147 Names[RTLIB::FPTOSINT_F64_I32] = "__fixdfsi";
148 Names[RTLIB::FPTOSINT_F64_I64] = "__fixdfdi";
Dan Gohmana2e94852008-03-10 23:03:31 +0000149 Names[RTLIB::FPTOSINT_F64_I128] = "__fixdfti";
Duncan Sandsbe1ad4d2008-07-10 15:33:02 +0000150 Names[RTLIB::FPTOSINT_F80_I32] = "__fixxfsi";
Dale Johannesen161e8972007-10-05 20:04:43 +0000151 Names[RTLIB::FPTOSINT_F80_I64] = "__fixxfdi";
Dan Gohmana2e94852008-03-10 23:03:31 +0000152 Names[RTLIB::FPTOSINT_F80_I128] = "__fixxfti";
Duncan Sands041cde22008-06-25 20:24:48 +0000153 Names[RTLIB::FPTOSINT_PPCF128_I32] = "__fixtfsi";
Dale Johannesen161e8972007-10-05 20:04:43 +0000154 Names[RTLIB::FPTOSINT_PPCF128_I64] = "__fixtfdi";
Dan Gohmana2e94852008-03-10 23:03:31 +0000155 Names[RTLIB::FPTOSINT_PPCF128_I128] = "__fixtfti";
Evan Cheng56966222007-01-12 02:11:51 +0000156 Names[RTLIB::FPTOUINT_F32_I32] = "__fixunssfsi";
157 Names[RTLIB::FPTOUINT_F32_I64] = "__fixunssfdi";
Dan Gohmana2e94852008-03-10 23:03:31 +0000158 Names[RTLIB::FPTOUINT_F32_I128] = "__fixunssfti";
Evan Cheng56966222007-01-12 02:11:51 +0000159 Names[RTLIB::FPTOUINT_F64_I32] = "__fixunsdfsi";
160 Names[RTLIB::FPTOUINT_F64_I64] = "__fixunsdfdi";
Dan Gohmana2e94852008-03-10 23:03:31 +0000161 Names[RTLIB::FPTOUINT_F64_I128] = "__fixunsdfti";
Dale Johannesen161e8972007-10-05 20:04:43 +0000162 Names[RTLIB::FPTOUINT_F80_I32] = "__fixunsxfsi";
163 Names[RTLIB::FPTOUINT_F80_I64] = "__fixunsxfdi";
Dan Gohmana2e94852008-03-10 23:03:31 +0000164 Names[RTLIB::FPTOUINT_F80_I128] = "__fixunsxfti";
Duncan Sands041cde22008-06-25 20:24:48 +0000165 Names[RTLIB::FPTOUINT_PPCF128_I32] = "__fixunstfsi";
Dale Johannesen161e8972007-10-05 20:04:43 +0000166 Names[RTLIB::FPTOUINT_PPCF128_I64] = "__fixunstfdi";
Dan Gohmana2e94852008-03-10 23:03:31 +0000167 Names[RTLIB::FPTOUINT_PPCF128_I128] = "__fixunstfti";
Evan Cheng56966222007-01-12 02:11:51 +0000168 Names[RTLIB::SINTTOFP_I32_F32] = "__floatsisf";
169 Names[RTLIB::SINTTOFP_I32_F64] = "__floatsidf";
Duncan Sands9bed0f52008-07-11 16:57:02 +0000170 Names[RTLIB::SINTTOFP_I32_F80] = "__floatsixf";
171 Names[RTLIB::SINTTOFP_I32_PPCF128] = "__floatsitf";
Evan Cheng56966222007-01-12 02:11:51 +0000172 Names[RTLIB::SINTTOFP_I64_F32] = "__floatdisf";
173 Names[RTLIB::SINTTOFP_I64_F64] = "__floatdidf";
Dale Johannesen161e8972007-10-05 20:04:43 +0000174 Names[RTLIB::SINTTOFP_I64_F80] = "__floatdixf";
175 Names[RTLIB::SINTTOFP_I64_PPCF128] = "__floatditf";
Dan Gohmand91446d2008-03-05 01:08:17 +0000176 Names[RTLIB::SINTTOFP_I128_F32] = "__floattisf";
177 Names[RTLIB::SINTTOFP_I128_F64] = "__floattidf";
178 Names[RTLIB::SINTTOFP_I128_F80] = "__floattixf";
179 Names[RTLIB::SINTTOFP_I128_PPCF128] = "__floattitf";
Evan Cheng56966222007-01-12 02:11:51 +0000180 Names[RTLIB::UINTTOFP_I32_F32] = "__floatunsisf";
181 Names[RTLIB::UINTTOFP_I32_F64] = "__floatunsidf";
Duncan Sandsac6cece2008-07-11 17:00:14 +0000182 Names[RTLIB::UINTTOFP_I32_F80] = "__floatunsixf";
183 Names[RTLIB::UINTTOFP_I32_PPCF128] = "__floatunsitf";
Evan Cheng56966222007-01-12 02:11:51 +0000184 Names[RTLIB::UINTTOFP_I64_F32] = "__floatundisf";
185 Names[RTLIB::UINTTOFP_I64_F64] = "__floatundidf";
Duncan Sandsac6cece2008-07-11 17:00:14 +0000186 Names[RTLIB::UINTTOFP_I64_F80] = "__floatundixf";
187 Names[RTLIB::UINTTOFP_I64_PPCF128] = "__floatunditf";
188 Names[RTLIB::UINTTOFP_I128_F32] = "__floatuntisf";
189 Names[RTLIB::UINTTOFP_I128_F64] = "__floatuntidf";
190 Names[RTLIB::UINTTOFP_I128_F80] = "__floatuntixf";
191 Names[RTLIB::UINTTOFP_I128_PPCF128] = "__floatuntitf";
Evan Cheng56966222007-01-12 02:11:51 +0000192 Names[RTLIB::OEQ_F32] = "__eqsf2";
193 Names[RTLIB::OEQ_F64] = "__eqdf2";
194 Names[RTLIB::UNE_F32] = "__nesf2";
195 Names[RTLIB::UNE_F64] = "__nedf2";
196 Names[RTLIB::OGE_F32] = "__gesf2";
197 Names[RTLIB::OGE_F64] = "__gedf2";
198 Names[RTLIB::OLT_F32] = "__ltsf2";
199 Names[RTLIB::OLT_F64] = "__ltdf2";
200 Names[RTLIB::OLE_F32] = "__lesf2";
201 Names[RTLIB::OLE_F64] = "__ledf2";
202 Names[RTLIB::OGT_F32] = "__gtsf2";
203 Names[RTLIB::OGT_F64] = "__gtdf2";
204 Names[RTLIB::UO_F32] = "__unordsf2";
205 Names[RTLIB::UO_F64] = "__unorddf2";
Evan Chengd385fd62007-01-31 09:29:11 +0000206 Names[RTLIB::O_F32] = "__unordsf2";
207 Names[RTLIB::O_F64] = "__unorddf2";
208}
209
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000210/// getFPEXT - Return the FPEXT_*_* value for the given types, or
211/// UNKNOWN_LIBCALL if there is none.
212RTLIB::Libcall RTLIB::getFPEXT(MVT OpVT, MVT RetVT) {
213 if (OpVT == MVT::f32) {
214 if (RetVT == MVT::f64)
215 return FPEXT_F32_F64;
216 }
217 return UNKNOWN_LIBCALL;
218}
219
220/// getFPROUND - Return the FPROUND_*_* value for the given types, or
221/// UNKNOWN_LIBCALL if there is none.
222RTLIB::Libcall RTLIB::getFPROUND(MVT OpVT, MVT RetVT) {
Bruno Cardoso Lopese36bfe62008-08-07 19:01:24 +0000223 if (RetVT == MVT::f32) {
224 if (OpVT == MVT::f64)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000225 return FPROUND_F64_F32;
Bruno Cardoso Lopese36bfe62008-08-07 19:01:24 +0000226 if (OpVT == MVT::f80)
227 return FPROUND_F80_F32;
228 if (OpVT == MVT::ppcf128)
229 return FPROUND_PPCF128_F32;
230 } else if (RetVT == MVT::f64) {
231 if (OpVT == MVT::f80)
232 return FPROUND_F80_F64;
233 if (OpVT == MVT::ppcf128)
234 return FPROUND_PPCF128_F64;
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000235 }
236 return UNKNOWN_LIBCALL;
237}
238
239/// getFPTOSINT - Return the FPTOSINT_*_* value for the given types, or
240/// UNKNOWN_LIBCALL if there is none.
241RTLIB::Libcall RTLIB::getFPTOSINT(MVT OpVT, MVT RetVT) {
242 if (OpVT == MVT::f32) {
243 if (RetVT == MVT::i32)
244 return FPTOSINT_F32_I32;
245 if (RetVT == MVT::i64)
246 return FPTOSINT_F32_I64;
247 if (RetVT == MVT::i128)
248 return FPTOSINT_F32_I128;
249 } else if (OpVT == MVT::f64) {
250 if (RetVT == MVT::i32)
251 return FPTOSINT_F64_I32;
252 if (RetVT == MVT::i64)
253 return FPTOSINT_F64_I64;
254 if (RetVT == MVT::i128)
255 return FPTOSINT_F64_I128;
256 } else if (OpVT == MVT::f80) {
257 if (RetVT == MVT::i32)
258 return FPTOSINT_F80_I32;
259 if (RetVT == MVT::i64)
260 return FPTOSINT_F80_I64;
261 if (RetVT == MVT::i128)
262 return FPTOSINT_F80_I128;
263 } else if (OpVT == MVT::ppcf128) {
264 if (RetVT == MVT::i32)
265 return FPTOSINT_PPCF128_I32;
266 if (RetVT == MVT::i64)
267 return FPTOSINT_PPCF128_I64;
268 if (RetVT == MVT::i128)
269 return FPTOSINT_PPCF128_I128;
270 }
271 return UNKNOWN_LIBCALL;
272}
273
274/// getFPTOUINT - Return the FPTOUINT_*_* value for the given types, or
275/// UNKNOWN_LIBCALL if there is none.
276RTLIB::Libcall RTLIB::getFPTOUINT(MVT OpVT, MVT RetVT) {
277 if (OpVT == MVT::f32) {
278 if (RetVT == MVT::i32)
279 return FPTOUINT_F32_I32;
280 if (RetVT == MVT::i64)
281 return FPTOUINT_F32_I64;
282 if (RetVT == MVT::i128)
283 return FPTOUINT_F32_I128;
284 } else if (OpVT == MVT::f64) {
285 if (RetVT == MVT::i32)
286 return FPTOUINT_F64_I32;
287 if (RetVT == MVT::i64)
288 return FPTOUINT_F64_I64;
289 if (RetVT == MVT::i128)
290 return FPTOUINT_F64_I128;
291 } else if (OpVT == MVT::f80) {
292 if (RetVT == MVT::i32)
293 return FPTOUINT_F80_I32;
294 if (RetVT == MVT::i64)
295 return FPTOUINT_F80_I64;
296 if (RetVT == MVT::i128)
297 return FPTOUINT_F80_I128;
298 } else if (OpVT == MVT::ppcf128) {
299 if (RetVT == MVT::i32)
300 return FPTOUINT_PPCF128_I32;
301 if (RetVT == MVT::i64)
302 return FPTOUINT_PPCF128_I64;
303 if (RetVT == MVT::i128)
304 return FPTOUINT_PPCF128_I128;
305 }
306 return UNKNOWN_LIBCALL;
307}
308
309/// getSINTTOFP - Return the SINTTOFP_*_* value for the given types, or
310/// UNKNOWN_LIBCALL if there is none.
311RTLIB::Libcall RTLIB::getSINTTOFP(MVT OpVT, MVT RetVT) {
312 if (OpVT == MVT::i32) {
313 if (RetVT == MVT::f32)
314 return SINTTOFP_I32_F32;
315 else if (RetVT == MVT::f64)
316 return SINTTOFP_I32_F64;
317 else if (RetVT == MVT::f80)
318 return SINTTOFP_I32_F80;
319 else if (RetVT == MVT::ppcf128)
320 return SINTTOFP_I32_PPCF128;
321 } else if (OpVT == MVT::i64) {
322 if (RetVT == MVT::f32)
323 return SINTTOFP_I64_F32;
324 else if (RetVT == MVT::f64)
325 return SINTTOFP_I64_F64;
326 else if (RetVT == MVT::f80)
327 return SINTTOFP_I64_F80;
328 else if (RetVT == MVT::ppcf128)
329 return SINTTOFP_I64_PPCF128;
330 } else if (OpVT == MVT::i128) {
331 if (RetVT == MVT::f32)
332 return SINTTOFP_I128_F32;
333 else if (RetVT == MVT::f64)
334 return SINTTOFP_I128_F64;
335 else if (RetVT == MVT::f80)
336 return SINTTOFP_I128_F80;
337 else if (RetVT == MVT::ppcf128)
338 return SINTTOFP_I128_PPCF128;
339 }
340 return UNKNOWN_LIBCALL;
341}
342
343/// getUINTTOFP - Return the UINTTOFP_*_* value for the given types, or
344/// UNKNOWN_LIBCALL if there is none.
345RTLIB::Libcall RTLIB::getUINTTOFP(MVT OpVT, MVT RetVT) {
346 if (OpVT == MVT::i32) {
347 if (RetVT == MVT::f32)
348 return UINTTOFP_I32_F32;
349 else if (RetVT == MVT::f64)
350 return UINTTOFP_I32_F64;
351 else if (RetVT == MVT::f80)
352 return UINTTOFP_I32_F80;
353 else if (RetVT == MVT::ppcf128)
354 return UINTTOFP_I32_PPCF128;
355 } else if (OpVT == MVT::i64) {
356 if (RetVT == MVT::f32)
357 return UINTTOFP_I64_F32;
358 else if (RetVT == MVT::f64)
359 return UINTTOFP_I64_F64;
360 else if (RetVT == MVT::f80)
361 return UINTTOFP_I64_F80;
362 else if (RetVT == MVT::ppcf128)
363 return UINTTOFP_I64_PPCF128;
364 } else if (OpVT == MVT::i128) {
365 if (RetVT == MVT::f32)
366 return UINTTOFP_I128_F32;
367 else if (RetVT == MVT::f64)
368 return UINTTOFP_I128_F64;
369 else if (RetVT == MVT::f80)
370 return UINTTOFP_I128_F80;
371 else if (RetVT == MVT::ppcf128)
372 return UINTTOFP_I128_PPCF128;
373 }
374 return UNKNOWN_LIBCALL;
375}
376
Evan Chengd385fd62007-01-31 09:29:11 +0000377/// InitCmpLibcallCCs - Set default comparison libcall CC.
378///
379static void InitCmpLibcallCCs(ISD::CondCode *CCs) {
380 memset(CCs, ISD::SETCC_INVALID, sizeof(ISD::CondCode)*RTLIB::UNKNOWN_LIBCALL);
381 CCs[RTLIB::OEQ_F32] = ISD::SETEQ;
382 CCs[RTLIB::OEQ_F64] = ISD::SETEQ;
383 CCs[RTLIB::UNE_F32] = ISD::SETNE;
384 CCs[RTLIB::UNE_F64] = ISD::SETNE;
385 CCs[RTLIB::OGE_F32] = ISD::SETGE;
386 CCs[RTLIB::OGE_F64] = ISD::SETGE;
387 CCs[RTLIB::OLT_F32] = ISD::SETLT;
388 CCs[RTLIB::OLT_F64] = ISD::SETLT;
389 CCs[RTLIB::OLE_F32] = ISD::SETLE;
390 CCs[RTLIB::OLE_F64] = ISD::SETLE;
391 CCs[RTLIB::OGT_F32] = ISD::SETGT;
392 CCs[RTLIB::OGT_F64] = ISD::SETGT;
393 CCs[RTLIB::UO_F32] = ISD::SETNE;
394 CCs[RTLIB::UO_F64] = ISD::SETNE;
395 CCs[RTLIB::O_F32] = ISD::SETEQ;
396 CCs[RTLIB::O_F64] = ISD::SETEQ;
Evan Cheng56966222007-01-12 02:11:51 +0000397}
398
Chris Lattner310968c2005-01-07 07:44:53 +0000399TargetLowering::TargetLowering(TargetMachine &tm)
Chris Lattner3e6e8cc2006-01-29 08:41:12 +0000400 : TM(tm), TD(TM.getTargetData()) {
Mon P Wang63307c32008-05-05 19:05:59 +0000401 assert(ISD::BUILTIN_OP_END <= OpActionsCapacity &&
Chris Lattner310968c2005-01-07 07:44:53 +0000402 "Fixed size array in TargetLowering is not large enough!");
Chris Lattnercba82f92005-01-16 07:28:11 +0000403 // All operations default to being supported.
404 memset(OpActions, 0, sizeof(OpActions));
Evan Cheng03294662008-10-14 21:26:46 +0000405 memset(LoadExtActions, 0, sizeof(LoadExtActions));
Chris Lattnerddf89562008-01-17 19:59:44 +0000406 memset(TruncStoreActions, 0, sizeof(TruncStoreActions));
Chris Lattnerc9133f92008-01-18 19:36:20 +0000407 memset(IndexedModeActions, 0, sizeof(IndexedModeActions));
408 memset(ConvertActions, 0, sizeof(ConvertActions));
Evan Cheng7f042682008-10-15 02:05:31 +0000409 memset(CondCodeActions, 0, sizeof(CondCodeActions));
Dan Gohman93f81e22007-07-09 20:49:44 +0000410
Chris Lattner1a3048b2007-12-22 20:47:56 +0000411 // Set default actions for various operations.
Evan Cheng5ff839f2006-11-09 18:56:43 +0000412 for (unsigned VT = 0; VT != (unsigned)MVT::LAST_VALUETYPE; ++VT) {
Chris Lattner1a3048b2007-12-22 20:47:56 +0000413 // Default all indexed load / store to expand.
Evan Cheng5ff839f2006-11-09 18:56:43 +0000414 for (unsigned IM = (unsigned)ISD::PRE_INC;
415 IM != (unsigned)ISD::LAST_INDEXED_MODE; ++IM) {
Duncan Sands83ec4b62008-06-06 12:08:01 +0000416 setIndexedLoadAction(IM, (MVT::SimpleValueType)VT, Expand);
417 setIndexedStoreAction(IM, (MVT::SimpleValueType)VT, Expand);
Evan Cheng5ff839f2006-11-09 18:56:43 +0000418 }
Chris Lattner1a3048b2007-12-22 20:47:56 +0000419
420 // These operations default to expand.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000421 setOperationAction(ISD::FGETSIGN, (MVT::SimpleValueType)VT, Expand);
Evan Cheng5ff839f2006-11-09 18:56:43 +0000422 }
Evan Chengd2cde682008-03-10 19:38:10 +0000423
424 // Most targets ignore the @llvm.prefetch intrinsic.
425 setOperationAction(ISD::PREFETCH, MVT::Other, Expand);
Nate Begemane1795842008-02-14 08:57:00 +0000426
427 // ConstantFP nodes default to expand. Targets can either change this to
428 // Legal, in which case all fp constants are legal, or use addLegalFPImmediate
429 // to optimize expansions for certain constants.
430 setOperationAction(ISD::ConstantFP, MVT::f32, Expand);
431 setOperationAction(ISD::ConstantFP, MVT::f64, Expand);
432 setOperationAction(ISD::ConstantFP, MVT::f80, Expand);
Chris Lattner310968c2005-01-07 07:44:53 +0000433
Dale Johannesen0bb41602008-09-22 21:57:32 +0000434 // These library functions default to expand.
435 setOperationAction(ISD::FLOG , MVT::f64, Expand);
436 setOperationAction(ISD::FLOG2, MVT::f64, Expand);
437 setOperationAction(ISD::FLOG10,MVT::f64, Expand);
438 setOperationAction(ISD::FEXP , MVT::f64, Expand);
439 setOperationAction(ISD::FEXP2, MVT::f64, Expand);
440 setOperationAction(ISD::FLOG , MVT::f32, Expand);
441 setOperationAction(ISD::FLOG2, MVT::f32, Expand);
442 setOperationAction(ISD::FLOG10,MVT::f32, Expand);
443 setOperationAction(ISD::FEXP , MVT::f32, Expand);
444 setOperationAction(ISD::FEXP2, MVT::f32, Expand);
445
Chris Lattner41bab0b2008-01-15 21:58:08 +0000446 // Default ISD::TRAP to expand (which turns it into abort).
447 setOperationAction(ISD::TRAP, MVT::Other, Expand);
448
Owen Andersona69571c2006-05-03 01:29:57 +0000449 IsLittleEndian = TD->isLittleEndian();
Chris Lattnercf9668f2006-10-06 22:52:08 +0000450 UsesGlobalOffsetTable = false;
Scott Michel5b8f82e2008-03-10 15:42:14 +0000451 ShiftAmountTy = PointerTy = getValueType(TD->getIntPtrType());
Chris Lattnerd6e49672005-01-19 03:36:14 +0000452 ShiftAmtHandling = Undefined;
Chris Lattner310968c2005-01-07 07:44:53 +0000453 memset(RegClassForVT, 0,MVT::LAST_VALUETYPE*sizeof(TargetRegisterClass*));
Owen Anderson718cb662007-09-07 04:06:50 +0000454 memset(TargetDAGCombineArray, 0, array_lengthof(TargetDAGCombineArray));
Evan Chenga03a5dc2006-02-14 08:38:30 +0000455 maxStoresPerMemset = maxStoresPerMemcpy = maxStoresPerMemmove = 8;
Reid Spencer0f9beca2005-08-27 19:09:02 +0000456 allowUnalignedMemoryAccesses = false;
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000457 UseUnderscoreSetJmp = false;
458 UseUnderscoreLongJmp = false;
Chris Lattner66180392007-02-25 01:28:05 +0000459 SelectIsExpensive = false;
Nate Begeman405e3ec2005-10-21 00:02:42 +0000460 IntDivIsCheap = false;
461 Pow2DivIsCheap = false;
Chris Lattneree4a7652006-01-25 18:57:15 +0000462 StackPointerRegisterToSaveRestore = 0;
Jim Laskey9bb3c932007-02-22 18:04:49 +0000463 ExceptionPointerRegister = 0;
464 ExceptionSelectorRegister = 0;
Duncan Sands03228082008-11-23 15:47:28 +0000465 BooleanContents = UndefinedBooleanContent;
Evan Cheng0577a222006-01-25 18:52:42 +0000466 SchedPreferenceInfo = SchedulingForLatency;
Chris Lattner7acf5f32006-09-05 17:39:15 +0000467 JumpBufSize = 0;
Duraid Madina0c9e0ff2006-09-04 07:44:11 +0000468 JumpBufAlignment = 0;
Evan Chengd60483e2007-05-16 23:45:53 +0000469 IfCvtBlockSizeLimit = 2;
Evan Chengfb8075d2008-02-28 00:43:03 +0000470 IfCvtDupBlockSizeLimit = 0;
471 PrefLoopAlignment = 0;
Evan Cheng56966222007-01-12 02:11:51 +0000472
473 InitLibcallNames(LibcallRoutineNames);
Evan Chengd385fd62007-01-31 09:29:11 +0000474 InitCmpLibcallCCs(CmpLibcallCCs);
Dan Gohmanc3b0b5c2007-09-25 15:10:49 +0000475
476 // Tell Legalize whether the assembler supports DEBUG_LOC.
Matthijs Kooijmand9d07782008-10-13 12:41:46 +0000477 const TargetAsmInfo *TASM = TM.getTargetAsmInfo();
478 if (!TASM || !TASM->hasDotLocAndDotFile())
Dan Gohmanc3b0b5c2007-09-25 15:10:49 +0000479 setOperationAction(ISD::DEBUG_LOC, MVT::Other, Expand);
Chris Lattner310968c2005-01-07 07:44:53 +0000480}
481
Chris Lattnercba82f92005-01-16 07:28:11 +0000482TargetLowering::~TargetLowering() {}
483
Chris Lattner310968c2005-01-07 07:44:53 +0000484/// computeRegisterProperties - Once all of the register classes are added,
485/// this allows us to compute derived properties we expose.
486void TargetLowering::computeRegisterProperties() {
Nate Begeman6a648612005-11-29 05:45:29 +0000487 assert(MVT::LAST_VALUETYPE <= 32 &&
Chris Lattnerbb97d812005-01-16 01:10:58 +0000488 "Too many value types for ValueTypeActions to hold!");
489
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000490 // Everything defaults to needing one register.
491 for (unsigned i = 0; i != MVT::LAST_VALUETYPE; ++i) {
Dan Gohmanb9f10192007-06-21 14:42:22 +0000492 NumRegistersForVT[i] = 1;
Duncan Sands83ec4b62008-06-06 12:08:01 +0000493 RegisterTypeForVT[i] = TransformToType[i] = (MVT::SimpleValueType)i;
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000494 }
495 // ...except isVoid, which doesn't need any registers.
496 NumRegistersForVT[MVT::isVoid] = 0;
Misha Brukmanf976c852005-04-21 22:55:34 +0000497
Chris Lattner310968c2005-01-07 07:44:53 +0000498 // Find the largest integer register class.
Duncan Sands89307632008-06-09 15:48:25 +0000499 unsigned LargestIntReg = MVT::LAST_INTEGER_VALUETYPE;
Chris Lattner310968c2005-01-07 07:44:53 +0000500 for (; RegClassForVT[LargestIntReg] == 0; --LargestIntReg)
501 assert(LargestIntReg != MVT::i1 && "No integer registers defined!");
502
503 // Every integer value type larger than this largest register takes twice as
504 // many registers to represent as the previous ValueType.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000505 for (unsigned ExpandedReg = LargestIntReg + 1; ; ++ExpandedReg) {
506 MVT EVT = (MVT::SimpleValueType)ExpandedReg;
507 if (!EVT.isInteger())
508 break;
Dan Gohmanb9f10192007-06-21 14:42:22 +0000509 NumRegistersForVT[ExpandedReg] = 2*NumRegistersForVT[ExpandedReg-1];
Duncan Sands83ec4b62008-06-06 12:08:01 +0000510 RegisterTypeForVT[ExpandedReg] = (MVT::SimpleValueType)LargestIntReg;
511 TransformToType[ExpandedReg] = (MVT::SimpleValueType)(ExpandedReg - 1);
512 ValueTypeActions.setTypeAction(EVT, Expand);
Evan Cheng1a8f1fe2006-12-09 02:42:38 +0000513 }
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000514
515 // Inspect all of the ValueType's smaller than the largest integer
516 // register to see which ones need promotion.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000517 unsigned LegalIntReg = LargestIntReg;
518 for (unsigned IntReg = LargestIntReg - 1;
519 IntReg >= (unsigned)MVT::i1; --IntReg) {
520 MVT IVT = (MVT::SimpleValueType)IntReg;
521 if (isTypeLegal(IVT)) {
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000522 LegalIntReg = IntReg;
523 } else {
Duncan Sands83ec4b62008-06-06 12:08:01 +0000524 RegisterTypeForVT[IntReg] = TransformToType[IntReg] =
525 (MVT::SimpleValueType)LegalIntReg;
526 ValueTypeActions.setTypeAction(IVT, Promote);
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000527 }
528 }
529
Dale Johannesen161e8972007-10-05 20:04:43 +0000530 // ppcf128 type is really two f64's.
531 if (!isTypeLegal(MVT::ppcf128)) {
532 NumRegistersForVT[MVT::ppcf128] = 2*NumRegistersForVT[MVT::f64];
533 RegisterTypeForVT[MVT::ppcf128] = MVT::f64;
534 TransformToType[MVT::ppcf128] = MVT::f64;
535 ValueTypeActions.setTypeAction(MVT::ppcf128, Expand);
536 }
537
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000538 // Decide how to handle f64. If the target does not have native f64 support,
539 // expand it to i64 and we will be generating soft float library calls.
540 if (!isTypeLegal(MVT::f64)) {
541 NumRegistersForVT[MVT::f64] = NumRegistersForVT[MVT::i64];
542 RegisterTypeForVT[MVT::f64] = RegisterTypeForVT[MVT::i64];
543 TransformToType[MVT::f64] = MVT::i64;
544 ValueTypeActions.setTypeAction(MVT::f64, Expand);
545 }
546
547 // Decide how to handle f32. If the target does not have native support for
548 // f32, promote it to f64 if it is legal. Otherwise, expand it to i32.
549 if (!isTypeLegal(MVT::f32)) {
550 if (isTypeLegal(MVT::f64)) {
551 NumRegistersForVT[MVT::f32] = NumRegistersForVT[MVT::f64];
552 RegisterTypeForVT[MVT::f32] = RegisterTypeForVT[MVT::f64];
553 TransformToType[MVT::f32] = MVT::f64;
554 ValueTypeActions.setTypeAction(MVT::f32, Promote);
555 } else {
556 NumRegistersForVT[MVT::f32] = NumRegistersForVT[MVT::i32];
557 RegisterTypeForVT[MVT::f32] = RegisterTypeForVT[MVT::i32];
558 TransformToType[MVT::f32] = MVT::i32;
559 ValueTypeActions.setTypeAction(MVT::f32, Expand);
560 }
Evan Cheng1a8f1fe2006-12-09 02:42:38 +0000561 }
Nate Begeman4ef3b812005-11-22 01:29:36 +0000562
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000563 // Loop over all of the vector value types to see which need transformations.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000564 for (unsigned i = MVT::FIRST_VECTOR_VALUETYPE;
565 i <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++i) {
566 MVT VT = (MVT::SimpleValueType)i;
567 if (!isTypeLegal(VT)) {
568 MVT IntermediateVT, RegisterVT;
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000569 unsigned NumIntermediates;
570 NumRegistersForVT[i] =
Duncan Sands83ec4b62008-06-06 12:08:01 +0000571 getVectorTypeBreakdown(VT,
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000572 IntermediateVT, NumIntermediates,
573 RegisterVT);
574 RegisterTypeForVT[i] = RegisterVT;
Mon P Wang87c8a8f2008-12-18 20:03:17 +0000575
576 // Determine if there is a legal wider type.
577 bool IsLegalWiderType = false;
578 MVT EltVT = VT.getVectorElementType();
579 unsigned NElts = VT.getVectorNumElements();
580 for (unsigned nVT = i+1; nVT <= MVT::LAST_VECTOR_VALUETYPE; ++nVT) {
581 MVT SVT = (MVT::SimpleValueType)nVT;
582 if (isTypeLegal(SVT) && SVT.getVectorElementType() == EltVT &&
583 SVT.getVectorNumElements() > NElts) {
584 TransformToType[i] = SVT;
585 ValueTypeActions.setTypeAction(VT, Promote);
586 IsLegalWiderType = true;
587 break;
588 }
589 }
590 if (!IsLegalWiderType) {
591 MVT NVT = VT.getPow2VectorType();
592 if (NVT == VT) {
593 // Type is already a power of 2. The default action is to split.
594 TransformToType[i] = MVT::Other;
595 ValueTypeActions.setTypeAction(VT, Expand);
596 } else {
597 TransformToType[i] = NVT;
598 ValueTypeActions.setTypeAction(VT, Promote);
599 }
600 }
Dan Gohman7f321562007-06-25 16:23:39 +0000601 }
Chris Lattner3a5935842006-03-16 19:50:01 +0000602 }
Chris Lattnerbb97d812005-01-16 01:10:58 +0000603}
Chris Lattnercba82f92005-01-16 07:28:11 +0000604
Evan Cheng72261582005-12-20 06:22:03 +0000605const char *TargetLowering::getTargetNodeName(unsigned Opcode) const {
606 return NULL;
607}
Evan Cheng3a03ebb2005-12-21 23:05:39 +0000608
Scott Michel5b8f82e2008-03-10 15:42:14 +0000609
Duncan Sands5480c042009-01-01 15:52:00 +0000610MVT TargetLowering::getSetCCResultType(MVT VT) const {
Scott Michel5b8f82e2008-03-10 15:42:14 +0000611 return getValueType(TD->getIntPtrType());
612}
613
614
Dan Gohman7f321562007-06-25 16:23:39 +0000615/// getVectorTypeBreakdown - Vector types are broken down into some number of
616/// legal first class types. For example, MVT::v8f32 maps to 2 MVT::v4f32
Chris Lattnerdc879292006-03-31 00:28:56 +0000617/// with Altivec or SSE1, or 8 promoted MVT::f64 values with the X86 FP stack.
Dan Gohman7f321562007-06-25 16:23:39 +0000618/// Similarly, MVT::v2i64 turns into 4 MVT::i32 values with both PPC and X86.
Chris Lattnerdc879292006-03-31 00:28:56 +0000619///
Dan Gohman7f321562007-06-25 16:23:39 +0000620/// This method returns the number of registers needed, and the VT for each
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000621/// register. It also returns the VT and quantity of the intermediate values
622/// before they are promoted/expanded.
Chris Lattnerdc879292006-03-31 00:28:56 +0000623///
Duncan Sands83ec4b62008-06-06 12:08:01 +0000624unsigned TargetLowering::getVectorTypeBreakdown(MVT VT,
625 MVT &IntermediateVT,
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000626 unsigned &NumIntermediates,
Duncan Sands83ec4b62008-06-06 12:08:01 +0000627 MVT &RegisterVT) const {
Chris Lattnerdc879292006-03-31 00:28:56 +0000628 // Figure out the right, legal destination reg to copy into.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000629 unsigned NumElts = VT.getVectorNumElements();
630 MVT EltTy = VT.getVectorElementType();
Chris Lattnerdc879292006-03-31 00:28:56 +0000631
632 unsigned NumVectorRegs = 1;
633
Nate Begemand73ab882007-11-27 19:28:48 +0000634 // FIXME: We don't support non-power-of-2-sized vectors for now. Ideally we
635 // could break down into LHS/RHS like LegalizeDAG does.
636 if (!isPowerOf2_32(NumElts)) {
637 NumVectorRegs = NumElts;
638 NumElts = 1;
639 }
640
Chris Lattnerdc879292006-03-31 00:28:56 +0000641 // Divide the input until we get to a supported size. This will always
642 // end with a scalar if the target doesn't support vectors.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000643 while (NumElts > 1 && !isTypeLegal(MVT::getVectorVT(EltTy, NumElts))) {
Chris Lattnerdc879292006-03-31 00:28:56 +0000644 NumElts >>= 1;
645 NumVectorRegs <<= 1;
646 }
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000647
648 NumIntermediates = NumVectorRegs;
Chris Lattnerdc879292006-03-31 00:28:56 +0000649
Duncan Sands83ec4b62008-06-06 12:08:01 +0000650 MVT NewVT = MVT::getVectorVT(EltTy, NumElts);
Dan Gohman7f321562007-06-25 16:23:39 +0000651 if (!isTypeLegal(NewVT))
652 NewVT = EltTy;
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000653 IntermediateVT = NewVT;
Chris Lattnerdc879292006-03-31 00:28:56 +0000654
Duncan Sands83ec4b62008-06-06 12:08:01 +0000655 MVT DestVT = getTypeToTransformTo(NewVT);
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000656 RegisterVT = DestVT;
Duncan Sands8e4eb092008-06-08 20:54:56 +0000657 if (DestVT.bitsLT(NewVT)) {
Chris Lattnerdc879292006-03-31 00:28:56 +0000658 // Value is expanded, e.g. i64 -> i16.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000659 return NumVectorRegs*(NewVT.getSizeInBits()/DestVT.getSizeInBits());
Chris Lattnerdc879292006-03-31 00:28:56 +0000660 } else {
661 // Otherwise, promotion or legal types use the same number of registers as
662 // the vector decimated to the appropriate level.
Chris Lattner79227e22006-03-31 00:46:36 +0000663 return NumVectorRegs;
Chris Lattnerdc879292006-03-31 00:28:56 +0000664 }
665
Evan Chenge9b3da12006-05-17 18:10:06 +0000666 return 1;
Chris Lattnerdc879292006-03-31 00:28:56 +0000667}
668
Mon P Wang0c397192008-10-30 08:01:45 +0000669/// getWidenVectorType: given a vector type, returns the type to widen to
670/// (e.g., v7i8 to v8i8). If the vector type is legal, it returns itself.
671/// If there is no vector type that we want to widen to, returns MVT::Other
Mon P Wangf007a8b2008-11-06 05:31:54 +0000672/// When and where to widen is target dependent based on the cost of
Mon P Wang0c397192008-10-30 08:01:45 +0000673/// scalarizing vs using the wider vector type.
674MVT TargetLowering::getWidenVectorType(MVT VT) {
675 assert(VT.isVector());
676 if (isTypeLegal(VT))
677 return VT;
678
679 // Default is not to widen until moved to LegalizeTypes
680 return MVT::Other;
681}
682
Evan Cheng3ae05432008-01-24 00:22:01 +0000683/// getByValTypeAlignment - Return the desired alignment for ByVal aggregate
Dale Johannesen28d08fd2008-02-28 22:31:51 +0000684/// function arguments in the caller parameter area. This is the actual
685/// alignment, not its logarithm.
Evan Cheng3ae05432008-01-24 00:22:01 +0000686unsigned TargetLowering::getByValTypeAlignment(const Type *Ty) const {
Dale Johannesen28d08fd2008-02-28 22:31:51 +0000687 return TD->getCallFrameTypeAlignment(Ty);
Evan Cheng3ae05432008-01-24 00:22:01 +0000688}
689
Dan Gohman475871a2008-07-27 21:46:04 +0000690SDValue TargetLowering::getPICJumpTableRelocBase(SDValue Table,
691 SelectionDAG &DAG) const {
Evan Chengcc415862007-11-09 01:32:10 +0000692 if (usesGlobalOffsetTable())
693 return DAG.getNode(ISD::GLOBAL_OFFSET_TABLE, getPointerTy());
694 return Table;
695}
696
Dan Gohman6520e202008-10-18 02:06:02 +0000697bool
698TargetLowering::isOffsetFoldingLegal(const GlobalAddressSDNode *GA) const {
699 // Assume that everything is safe in static mode.
700 if (getTargetMachine().getRelocationModel() == Reloc::Static)
701 return true;
702
703 // In dynamic-no-pic mode, assume that known defined values are safe.
704 if (getTargetMachine().getRelocationModel() == Reloc::DynamicNoPIC &&
705 GA &&
706 !GA->getGlobal()->isDeclaration() &&
707 !GA->getGlobal()->mayBeOverridden())
708 return true;
709
710 // Otherwise assume nothing is safe.
711 return false;
712}
713
Chris Lattnereb8146b2006-02-04 02:13:02 +0000714//===----------------------------------------------------------------------===//
715// Optimization Methods
716//===----------------------------------------------------------------------===//
717
Nate Begeman368e18d2006-02-16 21:11:51 +0000718/// ShrinkDemandedConstant - Check to see if the specified operand of the
719/// specified instruction is a constant integer. If so, check to see if there
720/// are any bits set in the constant that are not demanded. If so, shrink the
721/// constant and return true.
Dan Gohman475871a2008-07-27 21:46:04 +0000722bool TargetLowering::TargetLoweringOpt::ShrinkDemandedConstant(SDValue Op,
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000723 const APInt &Demanded) {
Chris Lattnerec665152006-02-26 23:36:02 +0000724 // FIXME: ISD::SELECT, ISD::SELECT_CC
Nate Begeman368e18d2006-02-16 21:11:51 +0000725 switch(Op.getOpcode()) {
726 default: break;
Nate Begemande996292006-02-03 22:24:05 +0000727 case ISD::AND:
Nate Begeman368e18d2006-02-16 21:11:51 +0000728 case ISD::OR:
729 case ISD::XOR:
730 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1)))
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000731 if (C->getAPIntValue().intersects(~Demanded)) {
Duncan Sands83ec4b62008-06-06 12:08:01 +0000732 MVT VT = Op.getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +0000733 SDValue New = DAG.getNode(Op.getOpcode(), VT, Op.getOperand(0),
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000734 DAG.getConstant(Demanded &
735 C->getAPIntValue(),
Nate Begeman368e18d2006-02-16 21:11:51 +0000736 VT));
737 return CombineTo(Op, New);
Nate Begemande996292006-02-03 22:24:05 +0000738 }
Nate Begemande996292006-02-03 22:24:05 +0000739 break;
740 }
741 return false;
742}
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +0000743
Nate Begeman368e18d2006-02-16 21:11:51 +0000744/// SimplifyDemandedBits - Look at Op. At this point, we know that only the
745/// DemandedMask bits of the result of Op are ever used downstream. If we can
746/// use this information to simplify Op, create a new simplified DAG node and
747/// return true, returning the original and new nodes in Old and New. Otherwise,
748/// analyze the expression and return a mask of KnownOne and KnownZero bits for
749/// the expression (used to simplify the caller). The KnownZero/One bits may
750/// only be accurate for those bits in the DemandedMask.
Dan Gohman475871a2008-07-27 21:46:04 +0000751bool TargetLowering::SimplifyDemandedBits(SDValue Op,
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000752 const APInt &DemandedMask,
753 APInt &KnownZero,
754 APInt &KnownOne,
Nate Begeman368e18d2006-02-16 21:11:51 +0000755 TargetLoweringOpt &TLO,
756 unsigned Depth) const {
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000757 unsigned BitWidth = DemandedMask.getBitWidth();
758 assert(Op.getValueSizeInBits() == BitWidth &&
759 "Mask size mismatches value type size!");
760 APInt NewMask = DemandedMask;
Chris Lattner3fc5b012007-05-17 18:19:23 +0000761
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000762 // Don't know anything.
763 KnownZero = KnownOne = APInt(BitWidth, 0);
764
Nate Begeman368e18d2006-02-16 21:11:51 +0000765 // Other users may use these bits.
Gabor Greifba36cb52008-08-28 21:40:38 +0000766 if (!Op.getNode()->hasOneUse()) {
Nate Begeman368e18d2006-02-16 21:11:51 +0000767 if (Depth != 0) {
768 // If not at the root, Just compute the KnownZero/KnownOne bits to
769 // simplify things downstream.
Dan Gohmanea859be2007-06-22 14:59:07 +0000770 TLO.DAG.ComputeMaskedBits(Op, DemandedMask, KnownZero, KnownOne, Depth);
Nate Begeman368e18d2006-02-16 21:11:51 +0000771 return false;
772 }
773 // If this is the root being simplified, allow it to have multiple uses,
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000774 // just set the NewMask to all bits.
775 NewMask = APInt::getAllOnesValue(BitWidth);
Nate Begeman368e18d2006-02-16 21:11:51 +0000776 } else if (DemandedMask == 0) {
777 // Not demanding any bits from Op.
778 if (Op.getOpcode() != ISD::UNDEF)
779 return TLO.CombineTo(Op, TLO.DAG.getNode(ISD::UNDEF, Op.getValueType()));
780 return false;
781 } else if (Depth == 6) { // Limit search depth.
782 return false;
783 }
784
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000785 APInt KnownZero2, KnownOne2, KnownZeroOut, KnownOneOut;
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +0000786 switch (Op.getOpcode()) {
787 case ISD::Constant:
Nate Begeman368e18d2006-02-16 21:11:51 +0000788 // We know all of the bits for a constant!
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000789 KnownOne = cast<ConstantSDNode>(Op)->getAPIntValue() & NewMask;
790 KnownZero = ~KnownOne & NewMask;
Chris Lattnerec665152006-02-26 23:36:02 +0000791 return false; // Don't fall through, will infinitely loop.
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +0000792 case ISD::AND:
Chris Lattner81cd3552006-02-27 00:36:27 +0000793 // If the RHS is a constant, check to see if the LHS would be zero without
794 // using the bits from the RHS. Below, we use knowledge about the RHS to
795 // simplify the LHS, here we're using information from the LHS to simplify
796 // the RHS.
797 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000798 APInt LHSZero, LHSOne;
799 TLO.DAG.ComputeMaskedBits(Op.getOperand(0), NewMask,
Dan Gohmanea859be2007-06-22 14:59:07 +0000800 LHSZero, LHSOne, Depth+1);
Chris Lattner81cd3552006-02-27 00:36:27 +0000801 // If the LHS already has zeros where RHSC does, this and is dead.
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000802 if ((LHSZero & NewMask) == (~RHSC->getAPIntValue() & NewMask))
Chris Lattner81cd3552006-02-27 00:36:27 +0000803 return TLO.CombineTo(Op, Op.getOperand(0));
804 // If any of the set bits in the RHS are known zero on the LHS, shrink
805 // the constant.
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000806 if (TLO.ShrinkDemandedConstant(Op, ~LHSZero & NewMask))
Chris Lattner81cd3552006-02-27 00:36:27 +0000807 return true;
808 }
809
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000810 if (SimplifyDemandedBits(Op.getOperand(1), NewMask, KnownZero,
Nate Begeman368e18d2006-02-16 21:11:51 +0000811 KnownOne, TLO, Depth+1))
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +0000812 return true;
Nate Begeman368e18d2006-02-16 21:11:51 +0000813 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000814 if (SimplifyDemandedBits(Op.getOperand(0), ~KnownZero & NewMask,
Nate Begeman368e18d2006-02-16 21:11:51 +0000815 KnownZero2, KnownOne2, TLO, Depth+1))
816 return true;
817 assert((KnownZero2 & KnownOne2) == 0 && "Bits known to be one AND zero?");
818
819 // If all of the demanded bits are known one on one side, return the other.
820 // These bits cannot contribute to the result of the 'and'.
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000821 if ((NewMask & ~KnownZero2 & KnownOne) == (~KnownZero2 & NewMask))
Nate Begeman368e18d2006-02-16 21:11:51 +0000822 return TLO.CombineTo(Op, Op.getOperand(0));
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000823 if ((NewMask & ~KnownZero & KnownOne2) == (~KnownZero & NewMask))
Nate Begeman368e18d2006-02-16 21:11:51 +0000824 return TLO.CombineTo(Op, Op.getOperand(1));
825 // If all of the demanded bits in the inputs are known zeros, return zero.
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000826 if ((NewMask & (KnownZero|KnownZero2)) == NewMask)
Nate Begeman368e18d2006-02-16 21:11:51 +0000827 return TLO.CombineTo(Op, TLO.DAG.getConstant(0, Op.getValueType()));
828 // If the RHS is a constant, see if we can simplify it.
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000829 if (TLO.ShrinkDemandedConstant(Op, ~KnownZero2 & NewMask))
Nate Begeman368e18d2006-02-16 21:11:51 +0000830 return true;
Chris Lattner5f0c6582006-02-27 00:22:28 +0000831
Nate Begeman368e18d2006-02-16 21:11:51 +0000832 // Output known-1 bits are only known if set in both the LHS & RHS.
833 KnownOne &= KnownOne2;
834 // Output known-0 are known to be clear if zero in either the LHS | RHS.
835 KnownZero |= KnownZero2;
836 break;
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +0000837 case ISD::OR:
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000838 if (SimplifyDemandedBits(Op.getOperand(1), NewMask, KnownZero,
Nate Begeman368e18d2006-02-16 21:11:51 +0000839 KnownOne, TLO, Depth+1))
840 return true;
841 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000842 if (SimplifyDemandedBits(Op.getOperand(0), ~KnownOne & NewMask,
Nate Begeman368e18d2006-02-16 21:11:51 +0000843 KnownZero2, KnownOne2, TLO, Depth+1))
844 return true;
845 assert((KnownZero2 & KnownOne2) == 0 && "Bits known to be one AND zero?");
846
847 // If all of the demanded bits are known zero on one side, return the other.
848 // These bits cannot contribute to the result of the 'or'.
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000849 if ((NewMask & ~KnownOne2 & KnownZero) == (~KnownOne2 & NewMask))
Nate Begeman368e18d2006-02-16 21:11:51 +0000850 return TLO.CombineTo(Op, Op.getOperand(0));
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000851 if ((NewMask & ~KnownOne & KnownZero2) == (~KnownOne & NewMask))
Nate Begeman368e18d2006-02-16 21:11:51 +0000852 return TLO.CombineTo(Op, Op.getOperand(1));
853 // If all of the potentially set bits on one side are known to be set on
854 // the other side, just use the 'other' side.
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000855 if ((NewMask & ~KnownZero & KnownOne2) == (~KnownZero & NewMask))
Nate Begeman368e18d2006-02-16 21:11:51 +0000856 return TLO.CombineTo(Op, Op.getOperand(0));
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000857 if ((NewMask & ~KnownZero2 & KnownOne) == (~KnownZero2 & NewMask))
Nate Begeman368e18d2006-02-16 21:11:51 +0000858 return TLO.CombineTo(Op, Op.getOperand(1));
859 // If the RHS is a constant, see if we can simplify it.
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000860 if (TLO.ShrinkDemandedConstant(Op, NewMask))
Nate Begeman368e18d2006-02-16 21:11:51 +0000861 return true;
862
863 // Output known-0 bits are only known if clear in both the LHS & RHS.
864 KnownZero &= KnownZero2;
865 // Output known-1 are known to be set if set in either the LHS | RHS.
866 KnownOne |= KnownOne2;
867 break;
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +0000868 case ISD::XOR:
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000869 if (SimplifyDemandedBits(Op.getOperand(1), NewMask, KnownZero,
Nate Begeman368e18d2006-02-16 21:11:51 +0000870 KnownOne, TLO, Depth+1))
871 return true;
872 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000873 if (SimplifyDemandedBits(Op.getOperand(0), NewMask, KnownZero2,
Nate Begeman368e18d2006-02-16 21:11:51 +0000874 KnownOne2, TLO, Depth+1))
875 return true;
876 assert((KnownZero2 & KnownOne2) == 0 && "Bits known to be one AND zero?");
877
878 // If all of the demanded bits are known zero on one side, return the other.
879 // These bits cannot contribute to the result of the 'xor'.
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000880 if ((KnownZero & NewMask) == NewMask)
Nate Begeman368e18d2006-02-16 21:11:51 +0000881 return TLO.CombineTo(Op, Op.getOperand(0));
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000882 if ((KnownZero2 & NewMask) == NewMask)
Nate Begeman368e18d2006-02-16 21:11:51 +0000883 return TLO.CombineTo(Op, Op.getOperand(1));
Chris Lattner3687c1a2006-11-27 21:50:02 +0000884
885 // If all of the unknown bits are known to be zero on one side or the other
886 // (but not both) turn this into an *inclusive* or.
887 // e.g. (A & C1)^(B & C2) -> (A & C1)|(B & C2) iff C1&C2 == 0
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000888 if ((NewMask & ~KnownZero & ~KnownZero2) == 0)
Chris Lattner3687c1a2006-11-27 21:50:02 +0000889 return TLO.CombineTo(Op, TLO.DAG.getNode(ISD::OR, Op.getValueType(),
890 Op.getOperand(0),
891 Op.getOperand(1)));
Nate Begeman368e18d2006-02-16 21:11:51 +0000892
893 // Output known-0 bits are known if clear or set in both the LHS & RHS.
894 KnownZeroOut = (KnownZero & KnownZero2) | (KnownOne & KnownOne2);
895 // Output known-1 are known to be set if set in only one of the LHS, RHS.
896 KnownOneOut = (KnownZero & KnownOne2) | (KnownOne & KnownZero2);
897
Nate Begeman368e18d2006-02-16 21:11:51 +0000898 // If all of the demanded bits on one side are known, and all of the set
899 // bits on that side are also known to be set on the other side, turn this
900 // into an AND, as we know the bits will be cleared.
901 // e.g. (X | C1) ^ C2 --> (X | C1) & ~C2 iff (C1&C2) == C2
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000902 if ((NewMask & (KnownZero|KnownOne)) == NewMask) { // all known
Nate Begeman368e18d2006-02-16 21:11:51 +0000903 if ((KnownOne & KnownOne2) == KnownOne) {
Duncan Sands83ec4b62008-06-06 12:08:01 +0000904 MVT VT = Op.getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +0000905 SDValue ANDC = TLO.DAG.getConstant(~KnownOne & NewMask, VT);
Nate Begeman368e18d2006-02-16 21:11:51 +0000906 return TLO.CombineTo(Op, TLO.DAG.getNode(ISD::AND, VT, Op.getOperand(0),
907 ANDC));
908 }
909 }
910
911 // If the RHS is a constant, see if we can simplify it.
Torok Edwin4fea2e92008-04-06 21:23:02 +0000912 // for XOR, we prefer to force bits to 1 if they will make a -1.
913 // if we can't force bits, try to shrink constant
914 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
915 APInt Expanded = C->getAPIntValue() | (~NewMask);
916 // if we can expand it to have all bits set, do it
917 if (Expanded.isAllOnesValue()) {
918 if (Expanded != C->getAPIntValue()) {
Duncan Sands83ec4b62008-06-06 12:08:01 +0000919 MVT VT = Op.getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +0000920 SDValue New = TLO.DAG.getNode(Op.getOpcode(), VT, Op.getOperand(0),
Torok Edwin4fea2e92008-04-06 21:23:02 +0000921 TLO.DAG.getConstant(Expanded, VT));
922 return TLO.CombineTo(Op, New);
923 }
924 // if it already has all the bits set, nothing to change
925 // but don't shrink either!
926 } else if (TLO.ShrinkDemandedConstant(Op, NewMask)) {
927 return true;
928 }
929 }
930
Nate Begeman368e18d2006-02-16 21:11:51 +0000931 KnownZero = KnownZeroOut;
932 KnownOne = KnownOneOut;
933 break;
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +0000934 case ISD::SELECT:
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000935 if (SimplifyDemandedBits(Op.getOperand(2), NewMask, KnownZero,
Nate Begeman368e18d2006-02-16 21:11:51 +0000936 KnownOne, TLO, Depth+1))
937 return true;
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000938 if (SimplifyDemandedBits(Op.getOperand(1), NewMask, KnownZero2,
Nate Begeman368e18d2006-02-16 21:11:51 +0000939 KnownOne2, TLO, Depth+1))
940 return true;
941 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
942 assert((KnownZero2 & KnownOne2) == 0 && "Bits known to be one AND zero?");
943
944 // If the operands are constants, see if we can simplify them.
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000945 if (TLO.ShrinkDemandedConstant(Op, NewMask))
Nate Begeman368e18d2006-02-16 21:11:51 +0000946 return true;
947
948 // Only known if known in both the LHS and RHS.
949 KnownOne &= KnownOne2;
950 KnownZero &= KnownZero2;
951 break;
Chris Lattnerec665152006-02-26 23:36:02 +0000952 case ISD::SELECT_CC:
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000953 if (SimplifyDemandedBits(Op.getOperand(3), NewMask, KnownZero,
Chris Lattnerec665152006-02-26 23:36:02 +0000954 KnownOne, TLO, Depth+1))
955 return true;
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000956 if (SimplifyDemandedBits(Op.getOperand(2), NewMask, KnownZero2,
Chris Lattnerec665152006-02-26 23:36:02 +0000957 KnownOne2, TLO, Depth+1))
958 return true;
959 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
960 assert((KnownZero2 & KnownOne2) == 0 && "Bits known to be one AND zero?");
961
962 // If the operands are constants, see if we can simplify them.
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000963 if (TLO.ShrinkDemandedConstant(Op, NewMask))
Chris Lattnerec665152006-02-26 23:36:02 +0000964 return true;
965
966 // Only known if known in both the LHS and RHS.
967 KnownOne &= KnownOne2;
968 KnownZero &= KnownZero2;
969 break;
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +0000970 case ISD::SHL:
Nate Begeman368e18d2006-02-16 21:11:51 +0000971 if (ConstantSDNode *SA = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000972 unsigned ShAmt = SA->getZExtValue();
Dan Gohman475871a2008-07-27 21:46:04 +0000973 SDValue InOp = Op.getOperand(0);
Chris Lattner895c4ab2007-04-17 21:14:16 +0000974
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000975 // If the shift count is an invalid immediate, don't do anything.
976 if (ShAmt >= BitWidth)
977 break;
978
Chris Lattner895c4ab2007-04-17 21:14:16 +0000979 // If this is ((X >>u C1) << ShAmt), see if we can simplify this into a
980 // single shift. We can do this if the bottom bits (which are shifted
981 // out) are never demanded.
982 if (InOp.getOpcode() == ISD::SRL &&
983 isa<ConstantSDNode>(InOp.getOperand(1))) {
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000984 if (ShAmt && (NewMask & APInt::getLowBitsSet(BitWidth, ShAmt)) == 0) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000985 unsigned C1= cast<ConstantSDNode>(InOp.getOperand(1))->getZExtValue();
Chris Lattner895c4ab2007-04-17 21:14:16 +0000986 unsigned Opc = ISD::SHL;
987 int Diff = ShAmt-C1;
988 if (Diff < 0) {
989 Diff = -Diff;
990 Opc = ISD::SRL;
991 }
992
Dan Gohman475871a2008-07-27 21:46:04 +0000993 SDValue NewSA =
Chris Lattner4e7e6cd2007-05-30 16:30:06 +0000994 TLO.DAG.getConstant(Diff, Op.getOperand(1).getValueType());
Duncan Sands83ec4b62008-06-06 12:08:01 +0000995 MVT VT = Op.getValueType();
Chris Lattner0a16a1f2007-04-18 03:01:40 +0000996 return TLO.CombineTo(Op, TLO.DAG.getNode(Opc, VT,
Chris Lattner895c4ab2007-04-17 21:14:16 +0000997 InOp.getOperand(0), NewSA));
998 }
999 }
1000
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001001 if (SimplifyDemandedBits(Op.getOperand(0), NewMask.lshr(ShAmt),
Nate Begeman368e18d2006-02-16 21:11:51 +00001002 KnownZero, KnownOne, TLO, Depth+1))
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +00001003 return true;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001004 KnownZero <<= SA->getZExtValue();
1005 KnownOne <<= SA->getZExtValue();
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001006 // low bits known zero.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001007 KnownZero |= APInt::getLowBitsSet(BitWidth, SA->getZExtValue());
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +00001008 }
1009 break;
Nate Begeman368e18d2006-02-16 21:11:51 +00001010 case ISD::SRL:
1011 if (ConstantSDNode *SA = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00001012 MVT VT = Op.getValueType();
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001013 unsigned ShAmt = SA->getZExtValue();
Duncan Sands83ec4b62008-06-06 12:08:01 +00001014 unsigned VTSize = VT.getSizeInBits();
Dan Gohman475871a2008-07-27 21:46:04 +00001015 SDValue InOp = Op.getOperand(0);
Chris Lattner895c4ab2007-04-17 21:14:16 +00001016
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001017 // If the shift count is an invalid immediate, don't do anything.
1018 if (ShAmt >= BitWidth)
1019 break;
1020
Chris Lattner895c4ab2007-04-17 21:14:16 +00001021 // If this is ((X << C1) >>u ShAmt), see if we can simplify this into a
1022 // single shift. We can do this if the top bits (which are shifted out)
1023 // are never demanded.
1024 if (InOp.getOpcode() == ISD::SHL &&
1025 isa<ConstantSDNode>(InOp.getOperand(1))) {
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001026 if (ShAmt && (NewMask & APInt::getHighBitsSet(VTSize, ShAmt)) == 0) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001027 unsigned C1= cast<ConstantSDNode>(InOp.getOperand(1))->getZExtValue();
Chris Lattner895c4ab2007-04-17 21:14:16 +00001028 unsigned Opc = ISD::SRL;
1029 int Diff = ShAmt-C1;
1030 if (Diff < 0) {
1031 Diff = -Diff;
1032 Opc = ISD::SHL;
1033 }
1034
Dan Gohman475871a2008-07-27 21:46:04 +00001035 SDValue NewSA =
Chris Lattner8c7d2d52007-04-17 22:53:02 +00001036 TLO.DAG.getConstant(Diff, Op.getOperand(1).getValueType());
Chris Lattner895c4ab2007-04-17 21:14:16 +00001037 return TLO.CombineTo(Op, TLO.DAG.getNode(Opc, VT,
1038 InOp.getOperand(0), NewSA));
1039 }
1040 }
Nate Begeman368e18d2006-02-16 21:11:51 +00001041
1042 // Compute the new bits that are at the top now.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001043 if (SimplifyDemandedBits(InOp, (NewMask << ShAmt),
Nate Begeman368e18d2006-02-16 21:11:51 +00001044 KnownZero, KnownOne, TLO, Depth+1))
1045 return true;
1046 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001047 KnownZero = KnownZero.lshr(ShAmt);
1048 KnownOne = KnownOne.lshr(ShAmt);
Chris Lattnerc4fa6032006-06-13 16:52:37 +00001049
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001050 APInt HighBits = APInt::getHighBitsSet(BitWidth, ShAmt);
Chris Lattnerc4fa6032006-06-13 16:52:37 +00001051 KnownZero |= HighBits; // High bits known zero.
Nate Begeman368e18d2006-02-16 21:11:51 +00001052 }
1053 break;
1054 case ISD::SRA:
1055 if (ConstantSDNode *SA = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00001056 MVT VT = Op.getValueType();
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001057 unsigned ShAmt = SA->getZExtValue();
Nate Begeman368e18d2006-02-16 21:11:51 +00001058
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001059 // If the shift count is an invalid immediate, don't do anything.
1060 if (ShAmt >= BitWidth)
1061 break;
1062
1063 APInt InDemandedMask = (NewMask << ShAmt);
Chris Lattner1b737132006-05-08 17:22:53 +00001064
1065 // If any of the demanded bits are produced by the sign extension, we also
1066 // demand the input sign bit.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001067 APInt HighBits = APInt::getHighBitsSet(BitWidth, ShAmt);
1068 if (HighBits.intersects(NewMask))
Duncan Sands83ec4b62008-06-06 12:08:01 +00001069 InDemandedMask |= APInt::getSignBit(VT.getSizeInBits());
Chris Lattner1b737132006-05-08 17:22:53 +00001070
1071 if (SimplifyDemandedBits(Op.getOperand(0), InDemandedMask,
Nate Begeman368e18d2006-02-16 21:11:51 +00001072 KnownZero, KnownOne, TLO, Depth+1))
1073 return true;
1074 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001075 KnownZero = KnownZero.lshr(ShAmt);
1076 KnownOne = KnownOne.lshr(ShAmt);
Nate Begeman368e18d2006-02-16 21:11:51 +00001077
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001078 // Handle the sign bit, adjusted to where it is now in the mask.
1079 APInt SignBit = APInt::getSignBit(BitWidth).lshr(ShAmt);
Nate Begeman368e18d2006-02-16 21:11:51 +00001080
1081 // If the input sign bit is known to be zero, or if none of the top bits
1082 // are demanded, turn this into an unsigned shift right.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001083 if (KnownZero.intersects(SignBit) || (HighBits & ~NewMask) == HighBits) {
Nate Begeman368e18d2006-02-16 21:11:51 +00001084 return TLO.CombineTo(Op, TLO.DAG.getNode(ISD::SRL, VT, Op.getOperand(0),
1085 Op.getOperand(1)));
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001086 } else if (KnownOne.intersects(SignBit)) { // New bits are known one.
Nate Begeman368e18d2006-02-16 21:11:51 +00001087 KnownOne |= HighBits;
1088 }
1089 }
1090 break;
1091 case ISD::SIGN_EXTEND_INREG: {
Duncan Sands83ec4b62008-06-06 12:08:01 +00001092 MVT EVT = cast<VTSDNode>(Op.getOperand(1))->getVT();
Nate Begeman368e18d2006-02-16 21:11:51 +00001093
Chris Lattnerec665152006-02-26 23:36:02 +00001094 // Sign extension. Compute the demanded bits in the result that are not
Nate Begeman368e18d2006-02-16 21:11:51 +00001095 // present in the input.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001096 APInt NewBits = APInt::getHighBitsSet(BitWidth,
Duncan Sands83ec4b62008-06-06 12:08:01 +00001097 BitWidth - EVT.getSizeInBits()) &
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001098 NewMask;
Nate Begeman368e18d2006-02-16 21:11:51 +00001099
Chris Lattnerec665152006-02-26 23:36:02 +00001100 // If none of the extended bits are demanded, eliminate the sextinreg.
1101 if (NewBits == 0)
1102 return TLO.CombineTo(Op, Op.getOperand(0));
1103
Duncan Sands83ec4b62008-06-06 12:08:01 +00001104 APInt InSignBit = APInt::getSignBit(EVT.getSizeInBits());
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001105 InSignBit.zext(BitWidth);
1106 APInt InputDemandedBits = APInt::getLowBitsSet(BitWidth,
Duncan Sands83ec4b62008-06-06 12:08:01 +00001107 EVT.getSizeInBits()) &
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001108 NewMask;
Nate Begeman368e18d2006-02-16 21:11:51 +00001109
Chris Lattnerec665152006-02-26 23:36:02 +00001110 // Since the sign extended bits are demanded, we know that the sign
Nate Begeman368e18d2006-02-16 21:11:51 +00001111 // bit is demanded.
Chris Lattnerec665152006-02-26 23:36:02 +00001112 InputDemandedBits |= InSignBit;
Nate Begeman368e18d2006-02-16 21:11:51 +00001113
1114 if (SimplifyDemandedBits(Op.getOperand(0), InputDemandedBits,
1115 KnownZero, KnownOne, TLO, Depth+1))
1116 return true;
1117 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
1118
1119 // If the sign bit of the input is known set or clear, then we know the
1120 // top bits of the result.
1121
Chris Lattnerec665152006-02-26 23:36:02 +00001122 // If the input sign bit is known zero, convert this into a zero extension.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001123 if (KnownZero.intersects(InSignBit))
Chris Lattnerec665152006-02-26 23:36:02 +00001124 return TLO.CombineTo(Op,
1125 TLO.DAG.getZeroExtendInReg(Op.getOperand(0), EVT));
1126
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001127 if (KnownOne.intersects(InSignBit)) { // Input sign bit known set
Nate Begeman368e18d2006-02-16 21:11:51 +00001128 KnownOne |= NewBits;
1129 KnownZero &= ~NewBits;
Chris Lattnerec665152006-02-26 23:36:02 +00001130 } else { // Input sign bit unknown
Nate Begeman368e18d2006-02-16 21:11:51 +00001131 KnownZero &= ~NewBits;
1132 KnownOne &= ~NewBits;
1133 }
1134 break;
1135 }
Chris Lattnerec665152006-02-26 23:36:02 +00001136 case ISD::ZERO_EXTEND: {
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001137 unsigned OperandBitWidth = Op.getOperand(0).getValueSizeInBits();
1138 APInt InMask = NewMask;
1139 InMask.trunc(OperandBitWidth);
Chris Lattnerec665152006-02-26 23:36:02 +00001140
1141 // If none of the top bits are demanded, convert this into an any_extend.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001142 APInt NewBits =
1143 APInt::getHighBitsSet(BitWidth, BitWidth - OperandBitWidth) & NewMask;
1144 if (!NewBits.intersects(NewMask))
Chris Lattnerec665152006-02-26 23:36:02 +00001145 return TLO.CombineTo(Op, TLO.DAG.getNode(ISD::ANY_EXTEND,
1146 Op.getValueType(),
1147 Op.getOperand(0)));
1148
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001149 if (SimplifyDemandedBits(Op.getOperand(0), InMask,
Chris Lattnerec665152006-02-26 23:36:02 +00001150 KnownZero, KnownOne, TLO, Depth+1))
1151 return true;
1152 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001153 KnownZero.zext(BitWidth);
1154 KnownOne.zext(BitWidth);
Chris Lattnerec665152006-02-26 23:36:02 +00001155 KnownZero |= NewBits;
1156 break;
1157 }
1158 case ISD::SIGN_EXTEND: {
Duncan Sands83ec4b62008-06-06 12:08:01 +00001159 MVT InVT = Op.getOperand(0).getValueType();
1160 unsigned InBits = InVT.getSizeInBits();
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001161 APInt InMask = APInt::getLowBitsSet(BitWidth, InBits);
Dan Gohman97360282008-03-11 21:29:43 +00001162 APInt InSignBit = APInt::getBitsSet(BitWidth, InBits - 1, InBits);
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001163 APInt NewBits = ~InMask & NewMask;
Chris Lattnerec665152006-02-26 23:36:02 +00001164
1165 // If none of the top bits are demanded, convert this into an any_extend.
1166 if (NewBits == 0)
Chris Lattnerfea997a2007-02-01 04:55:59 +00001167 return TLO.CombineTo(Op,TLO.DAG.getNode(ISD::ANY_EXTEND,Op.getValueType(),
Chris Lattnerec665152006-02-26 23:36:02 +00001168 Op.getOperand(0)));
1169
1170 // Since some of the sign extended bits are demanded, we know that the sign
1171 // bit is demanded.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001172 APInt InDemandedBits = InMask & NewMask;
Chris Lattnerec665152006-02-26 23:36:02 +00001173 InDemandedBits |= InSignBit;
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001174 InDemandedBits.trunc(InBits);
Chris Lattnerec665152006-02-26 23:36:02 +00001175
1176 if (SimplifyDemandedBits(Op.getOperand(0), InDemandedBits, KnownZero,
1177 KnownOne, TLO, Depth+1))
1178 return true;
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001179 KnownZero.zext(BitWidth);
1180 KnownOne.zext(BitWidth);
Chris Lattnerec665152006-02-26 23:36:02 +00001181
1182 // If the sign bit is known zero, convert this to a zero extend.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001183 if (KnownZero.intersects(InSignBit))
Chris Lattnerec665152006-02-26 23:36:02 +00001184 return TLO.CombineTo(Op, TLO.DAG.getNode(ISD::ZERO_EXTEND,
1185 Op.getValueType(),
1186 Op.getOperand(0)));
1187
1188 // If the sign bit is known one, the top bits match.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001189 if (KnownOne.intersects(InSignBit)) {
Chris Lattnerec665152006-02-26 23:36:02 +00001190 KnownOne |= NewBits;
1191 KnownZero &= ~NewBits;
1192 } else { // Otherwise, top bits aren't known.
1193 KnownOne &= ~NewBits;
1194 KnownZero &= ~NewBits;
1195 }
1196 break;
1197 }
1198 case ISD::ANY_EXTEND: {
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001199 unsigned OperandBitWidth = Op.getOperand(0).getValueSizeInBits();
1200 APInt InMask = NewMask;
1201 InMask.trunc(OperandBitWidth);
1202 if (SimplifyDemandedBits(Op.getOperand(0), InMask,
Chris Lattnerec665152006-02-26 23:36:02 +00001203 KnownZero, KnownOne, TLO, Depth+1))
1204 return true;
1205 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001206 KnownZero.zext(BitWidth);
1207 KnownOne.zext(BitWidth);
Chris Lattnerec665152006-02-26 23:36:02 +00001208 break;
1209 }
Chris Lattnerfe8babf2006-05-05 22:32:12 +00001210 case ISD::TRUNCATE: {
Chris Lattnerc93dfda2006-05-06 00:11:52 +00001211 // Simplify the input, using demanded bit information, and compute the known
1212 // zero/one bits live out.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001213 APInt TruncMask = NewMask;
1214 TruncMask.zext(Op.getOperand(0).getValueSizeInBits());
1215 if (SimplifyDemandedBits(Op.getOperand(0), TruncMask,
Chris Lattnerfe8babf2006-05-05 22:32:12 +00001216 KnownZero, KnownOne, TLO, Depth+1))
1217 return true;
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001218 KnownZero.trunc(BitWidth);
1219 KnownOne.trunc(BitWidth);
Chris Lattnerc93dfda2006-05-06 00:11:52 +00001220
1221 // If the input is only used by this truncate, see if we can shrink it based
1222 // on the known demanded bits.
Gabor Greifba36cb52008-08-28 21:40:38 +00001223 if (Op.getOperand(0).getNode()->hasOneUse()) {
Dan Gohman475871a2008-07-27 21:46:04 +00001224 SDValue In = Op.getOperand(0);
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001225 unsigned InBitWidth = In.getValueSizeInBits();
Chris Lattnerc93dfda2006-05-06 00:11:52 +00001226 switch (In.getOpcode()) {
1227 default: break;
1228 case ISD::SRL:
1229 // Shrink SRL by a constant if none of the high bits shifted in are
1230 // demanded.
1231 if (ConstantSDNode *ShAmt = dyn_cast<ConstantSDNode>(In.getOperand(1))){
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001232 APInt HighBits = APInt::getHighBitsSet(InBitWidth,
1233 InBitWidth - BitWidth);
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001234 HighBits = HighBits.lshr(ShAmt->getZExtValue());
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001235 HighBits.trunc(BitWidth);
Chris Lattnerc93dfda2006-05-06 00:11:52 +00001236
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001237 if (ShAmt->getZExtValue() < BitWidth && !(HighBits & NewMask)) {
Chris Lattnerc93dfda2006-05-06 00:11:52 +00001238 // None of the shifted in bits are needed. Add a truncate of the
1239 // shift input, then shift it.
Dan Gohman475871a2008-07-27 21:46:04 +00001240 SDValue NewTrunc = TLO.DAG.getNode(ISD::TRUNCATE,
Chris Lattnerc93dfda2006-05-06 00:11:52 +00001241 Op.getValueType(),
1242 In.getOperand(0));
1243 return TLO.CombineTo(Op, TLO.DAG.getNode(ISD::SRL,Op.getValueType(),
1244 NewTrunc, In.getOperand(1)));
1245 }
1246 }
1247 break;
1248 }
1249 }
1250
Chris Lattnerfe8babf2006-05-05 22:32:12 +00001251 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
Chris Lattnerfe8babf2006-05-05 22:32:12 +00001252 break;
1253 }
Chris Lattnerec665152006-02-26 23:36:02 +00001254 case ISD::AssertZext: {
Duncan Sands83ec4b62008-06-06 12:08:01 +00001255 MVT VT = cast<VTSDNode>(Op.getOperand(1))->getVT();
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001256 APInt InMask = APInt::getLowBitsSet(BitWidth,
Duncan Sands83ec4b62008-06-06 12:08:01 +00001257 VT.getSizeInBits());
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001258 if (SimplifyDemandedBits(Op.getOperand(0), InMask & NewMask,
Chris Lattnerec665152006-02-26 23:36:02 +00001259 KnownZero, KnownOne, TLO, Depth+1))
1260 return true;
1261 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001262 KnownZero |= ~InMask & NewMask;
Chris Lattnerec665152006-02-26 23:36:02 +00001263 break;
1264 }
Chris Lattner2ceb2cf2007-12-22 21:35:38 +00001265 case ISD::BIT_CONVERT:
1266#if 0
1267 // If this is an FP->Int bitcast and if the sign bit is the only thing that
1268 // is demanded, turn this into a FGETSIGN.
Duncan Sands83ec4b62008-06-06 12:08:01 +00001269 if (NewMask == MVT::getIntegerVTSignBit(Op.getValueType()) &&
Chris Lattner2ceb2cf2007-12-22 21:35:38 +00001270 MVT::isFloatingPoint(Op.getOperand(0).getValueType()) &&
1271 !MVT::isVector(Op.getOperand(0).getValueType())) {
1272 // Only do this xform if FGETSIGN is valid or if before legalize.
1273 if (!TLO.AfterLegalize ||
1274 isOperationLegal(ISD::FGETSIGN, Op.getValueType())) {
1275 // Make a FGETSIGN + SHL to move the sign bit into the appropriate
1276 // place. We expect the SHL to be eliminated by other optimizations.
Dan Gohman475871a2008-07-27 21:46:04 +00001277 SDValue Sign = TLO.DAG.getNode(ISD::FGETSIGN, Op.getValueType(),
Chris Lattner2ceb2cf2007-12-22 21:35:38 +00001278 Op.getOperand(0));
Duncan Sands83ec4b62008-06-06 12:08:01 +00001279 unsigned ShVal = Op.getValueType().getSizeInBits()-1;
Dan Gohman475871a2008-07-27 21:46:04 +00001280 SDValue ShAmt = TLO.DAG.getConstant(ShVal, getShiftAmountTy());
Chris Lattner2ceb2cf2007-12-22 21:35:38 +00001281 return TLO.CombineTo(Op, TLO.DAG.getNode(ISD::SHL, Op.getValueType(),
1282 Sign, ShAmt));
1283 }
1284 }
1285#endif
1286 break;
Dan Gohman54eed372008-05-06 00:53:29 +00001287 default:
Chris Lattner1482b5f2006-04-02 06:15:09 +00001288 // Just use ComputeMaskedBits to compute output bits.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001289 TLO.DAG.ComputeMaskedBits(Op, NewMask, KnownZero, KnownOne, Depth);
Chris Lattnera6bc5a42006-02-27 01:00:42 +00001290 break;
Nate Begeman368e18d2006-02-16 21:11:51 +00001291 }
Chris Lattnerec665152006-02-26 23:36:02 +00001292
1293 // If we know the value of all of the demanded bits, return this as a
1294 // constant.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001295 if ((NewMask & (KnownZero|KnownOne)) == NewMask)
Chris Lattnerec665152006-02-26 23:36:02 +00001296 return TLO.CombineTo(Op, TLO.DAG.getConstant(KnownOne, Op.getValueType()));
1297
Nate Begeman368e18d2006-02-16 21:11:51 +00001298 return false;
1299}
1300
Nate Begeman368e18d2006-02-16 21:11:51 +00001301/// computeMaskedBitsForTargetNode - Determine which of the bits specified
1302/// in Mask are known to be either zero or one and return them in the
1303/// KnownZero/KnownOne bitsets.
Dan Gohman475871a2008-07-27 21:46:04 +00001304void TargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Dan Gohman977a76f2008-02-13 22:28:48 +00001305 const APInt &Mask,
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00001306 APInt &KnownZero,
1307 APInt &KnownOne,
Dan Gohmanea859be2007-06-22 14:59:07 +00001308 const SelectionDAG &DAG,
Nate Begeman368e18d2006-02-16 21:11:51 +00001309 unsigned Depth) const {
Chris Lattner1b5232a2006-04-02 06:19:46 +00001310 assert((Op.getOpcode() >= ISD::BUILTIN_OP_END ||
1311 Op.getOpcode() == ISD::INTRINSIC_WO_CHAIN ||
1312 Op.getOpcode() == ISD::INTRINSIC_W_CHAIN ||
1313 Op.getOpcode() == ISD::INTRINSIC_VOID) &&
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +00001314 "Should use MaskedValueIsZero if you don't know whether Op"
1315 " is a target node!");
Dan Gohman977a76f2008-02-13 22:28:48 +00001316 KnownZero = KnownOne = APInt(Mask.getBitWidth(), 0);
Evan Cheng3a03ebb2005-12-21 23:05:39 +00001317}
Chris Lattner4ccb0702006-01-26 20:37:03 +00001318
Chris Lattner5c3e21d2006-05-06 09:27:13 +00001319/// ComputeNumSignBitsForTargetNode - This method can be implemented by
1320/// targets that want to expose additional information about sign bits to the
1321/// DAG Combiner.
Dan Gohman475871a2008-07-27 21:46:04 +00001322unsigned TargetLowering::ComputeNumSignBitsForTargetNode(SDValue Op,
Chris Lattner5c3e21d2006-05-06 09:27:13 +00001323 unsigned Depth) const {
1324 assert((Op.getOpcode() >= ISD::BUILTIN_OP_END ||
1325 Op.getOpcode() == ISD::INTRINSIC_WO_CHAIN ||
1326 Op.getOpcode() == ISD::INTRINSIC_W_CHAIN ||
1327 Op.getOpcode() == ISD::INTRINSIC_VOID) &&
1328 "Should use ComputeNumSignBits if you don't know whether Op"
1329 " is a target node!");
1330 return 1;
1331}
1332
1333
Evan Chengfa1eb272007-02-08 22:13:59 +00001334/// SimplifySetCC - Try to simplify a setcc built with the specified operands
Dan Gohman475871a2008-07-27 21:46:04 +00001335/// and cc. If it is unable to simplify it, return a null SDValue.
1336SDValue
1337TargetLowering::SimplifySetCC(MVT VT, SDValue N0, SDValue N1,
Evan Chengfa1eb272007-02-08 22:13:59 +00001338 ISD::CondCode Cond, bool foldBooleans,
1339 DAGCombinerInfo &DCI) const {
1340 SelectionDAG &DAG = DCI.DAG;
1341
1342 // These setcc operations always fold.
1343 switch (Cond) {
1344 default: break;
1345 case ISD::SETFALSE:
1346 case ISD::SETFALSE2: return DAG.getConstant(0, VT);
1347 case ISD::SETTRUE:
1348 case ISD::SETTRUE2: return DAG.getConstant(1, VT);
1349 }
1350
Gabor Greifba36cb52008-08-28 21:40:38 +00001351 if (ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1.getNode())) {
Dan Gohman6c6cd1c2008-03-03 22:22:56 +00001352 const APInt &C1 = N1C->getAPIntValue();
Gabor Greifba36cb52008-08-28 21:40:38 +00001353 if (isa<ConstantSDNode>(N0.getNode())) {
Evan Chengfa1eb272007-02-08 22:13:59 +00001354 return DAG.FoldSetCC(VT, N0, N1, Cond);
1355 } else {
1356 // If the LHS is '(srl (ctlz x), 5)', the RHS is 0/1, and this is an
1357 // equality comparison, then we're just comparing whether X itself is
1358 // zero.
1359 if (N0.getOpcode() == ISD::SRL && (C1 == 0 || C1 == 1) &&
1360 N0.getOperand(0).getOpcode() == ISD::CTLZ &&
1361 N0.getOperand(1).getOpcode() == ISD::Constant) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001362 unsigned ShAmt = cast<ConstantSDNode>(N0.getOperand(1))->getZExtValue();
Evan Chengfa1eb272007-02-08 22:13:59 +00001363 if ((Cond == ISD::SETEQ || Cond == ISD::SETNE) &&
Duncan Sands83ec4b62008-06-06 12:08:01 +00001364 ShAmt == Log2_32(N0.getValueType().getSizeInBits())) {
Evan Chengfa1eb272007-02-08 22:13:59 +00001365 if ((C1 == 0) == (Cond == ISD::SETEQ)) {
1366 // (srl (ctlz x), 5) == 0 -> X != 0
1367 // (srl (ctlz x), 5) != 1 -> X != 0
1368 Cond = ISD::SETNE;
1369 } else {
1370 // (srl (ctlz x), 5) != 0 -> X == 0
1371 // (srl (ctlz x), 5) == 1 -> X == 0
1372 Cond = ISD::SETEQ;
1373 }
Dan Gohman475871a2008-07-27 21:46:04 +00001374 SDValue Zero = DAG.getConstant(0, N0.getValueType());
Evan Chengfa1eb272007-02-08 22:13:59 +00001375 return DAG.getSetCC(VT, N0.getOperand(0).getOperand(0),
1376 Zero, Cond);
1377 }
1378 }
Dale Johannesen89217a62008-11-07 01:28:02 +00001379
1380 // If the LHS is '(and load, const)', the RHS is 0,
1381 // the test is for equality or unsigned, and all 1 bits of the const are
1382 // in the same partial word, see if we can shorten the load.
1383 if (DCI.isBeforeLegalize() &&
1384 N0.getOpcode() == ISD::AND && C1 == 0 &&
1385 isa<LoadSDNode>(N0.getOperand(0)) &&
1386 N0.getOperand(0).getNode()->hasOneUse() &&
1387 isa<ConstantSDNode>(N0.getOperand(1))) {
1388 LoadSDNode *Lod = cast<LoadSDNode>(N0.getOperand(0));
1389 uint64_t Mask = cast<ConstantSDNode>(N0.getOperand(1))->getZExtValue();
Dale Johannesenbaf26b22008-11-10 07:16:42 +00001390 uint64_t bestMask = 0;
Dale Johannesen89217a62008-11-07 01:28:02 +00001391 unsigned bestWidth = 0, bestOffset = 0;
Dale Johannesenbaf26b22008-11-10 07:16:42 +00001392 if (!Lod->isVolatile() && Lod->isUnindexed()) {
Dale Johannesen89217a62008-11-07 01:28:02 +00001393 unsigned origWidth = N0.getValueType().getSizeInBits();
Dale Johannesenbaf26b22008-11-10 07:16:42 +00001394 // We can narrow (e.g.) 16-bit extending loads on 32-bit target to
1395 // 8 bits, but have to be careful...
1396 if (Lod->getExtensionType() != ISD::NON_EXTLOAD)
1397 origWidth = Lod->getMemoryVT().getSizeInBits();
Dale Johannesen89217a62008-11-07 01:28:02 +00001398 for (unsigned width = origWidth / 2; width>=8; width /= 2) {
1399 uint64_t newMask = (1ULL << width) - 1;
1400 for (unsigned offset=0; offset<origWidth/width; offset++) {
1401 if ((newMask & Mask)==Mask) {
Dale Johannesenb514ac92008-11-08 00:01:16 +00001402 if (!TD->isLittleEndian())
1403 bestOffset = (origWidth/width - offset - 1) * (width/8);
Dale Johannesenbaf26b22008-11-10 07:16:42 +00001404 else
Dale Johannesenb514ac92008-11-08 00:01:16 +00001405 bestOffset = (uint64_t)offset * (width/8);
Dale Johannesencbf7cf52008-11-12 02:00:35 +00001406 bestMask = Mask >> (offset * (width/8) * 8);
Dale Johannesen89217a62008-11-07 01:28:02 +00001407 bestWidth = width;
1408 break;
1409 }
1410 newMask = newMask << width;
1411 }
1412 }
1413 }
1414 if (bestWidth) {
1415 MVT newVT = MVT::getIntegerVT(bestWidth);
1416 if (newVT.isRound()) {
Dale Johannesen89217a62008-11-07 01:28:02 +00001417 MVT PtrType = Lod->getOperand(1).getValueType();
1418 SDValue Ptr = Lod->getBasePtr();
1419 if (bestOffset != 0)
1420 Ptr = DAG.getNode(ISD::ADD, PtrType, Lod->getBasePtr(),
1421 DAG.getConstant(bestOffset, PtrType));
1422 unsigned NewAlign = MinAlign(Lod->getAlignment(), bestOffset);
1423 SDValue NewLoad = DAG.getLoad(newVT, Lod->getChain(), Ptr,
1424 Lod->getSrcValue(),
1425 Lod->getSrcValueOffset() + bestOffset,
1426 false, NewAlign);
1427 return DAG.getSetCC(VT, DAG.getNode(ISD::AND, newVT, NewLoad,
1428 DAG.getConstant(bestMask, newVT)),
1429 DAG.getConstant(0LL, newVT), Cond);
1430 }
1431 }
1432 }
Bill Wendlingd0ab34b2008-11-10 21:22:06 +00001433
Evan Chengfa1eb272007-02-08 22:13:59 +00001434 // If the LHS is a ZERO_EXTEND, perform the comparison on the input.
1435 if (N0.getOpcode() == ISD::ZERO_EXTEND) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00001436 unsigned InSize = N0.getOperand(0).getValueType().getSizeInBits();
Evan Chengfa1eb272007-02-08 22:13:59 +00001437
1438 // If the comparison constant has bits in the upper part, the
1439 // zero-extended value could never match.
Dan Gohman6c6cd1c2008-03-03 22:22:56 +00001440 if (C1.intersects(APInt::getHighBitsSet(C1.getBitWidth(),
1441 C1.getBitWidth() - InSize))) {
Evan Chengfa1eb272007-02-08 22:13:59 +00001442 switch (Cond) {
1443 case ISD::SETUGT:
1444 case ISD::SETUGE:
1445 case ISD::SETEQ: return DAG.getConstant(0, VT);
1446 case ISD::SETULT:
1447 case ISD::SETULE:
1448 case ISD::SETNE: return DAG.getConstant(1, VT);
1449 case ISD::SETGT:
1450 case ISD::SETGE:
1451 // True if the sign bit of C1 is set.
Dan Gohman6c6cd1c2008-03-03 22:22:56 +00001452 return DAG.getConstant(C1.isNegative(), VT);
Evan Chengfa1eb272007-02-08 22:13:59 +00001453 case ISD::SETLT:
1454 case ISD::SETLE:
1455 // True if the sign bit of C1 isn't set.
Dan Gohman6c6cd1c2008-03-03 22:22:56 +00001456 return DAG.getConstant(C1.isNonNegative(), VT);
Evan Chengfa1eb272007-02-08 22:13:59 +00001457 default:
1458 break;
1459 }
1460 }
1461
1462 // Otherwise, we can perform the comparison with the low bits.
1463 switch (Cond) {
1464 case ISD::SETEQ:
1465 case ISD::SETNE:
1466 case ISD::SETUGT:
1467 case ISD::SETUGE:
1468 case ISD::SETULT:
1469 case ISD::SETULE:
1470 return DAG.getSetCC(VT, N0.getOperand(0),
Dan Gohman6c6cd1c2008-03-03 22:22:56 +00001471 DAG.getConstant(APInt(C1).trunc(InSize),
1472 N0.getOperand(0).getValueType()),
Evan Chengfa1eb272007-02-08 22:13:59 +00001473 Cond);
1474 default:
1475 break; // todo, be more careful with signed comparisons
1476 }
1477 } else if (N0.getOpcode() == ISD::SIGN_EXTEND_INREG &&
1478 (Cond == ISD::SETEQ || Cond == ISD::SETNE)) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00001479 MVT ExtSrcTy = cast<VTSDNode>(N0.getOperand(1))->getVT();
1480 unsigned ExtSrcTyBits = ExtSrcTy.getSizeInBits();
1481 MVT ExtDstTy = N0.getValueType();
1482 unsigned ExtDstTyBits = ExtDstTy.getSizeInBits();
Evan Chengfa1eb272007-02-08 22:13:59 +00001483
1484 // If the extended part has any inconsistent bits, it cannot ever
1485 // compare equal. In other words, they have to be all ones or all
1486 // zeros.
Dan Gohman6c6cd1c2008-03-03 22:22:56 +00001487 APInt ExtBits =
1488 APInt::getHighBitsSet(ExtDstTyBits, ExtDstTyBits - ExtSrcTyBits);
Evan Chengfa1eb272007-02-08 22:13:59 +00001489 if ((C1 & ExtBits) != 0 && (C1 & ExtBits) != ExtBits)
1490 return DAG.getConstant(Cond == ISD::SETNE, VT);
1491
Dan Gohman475871a2008-07-27 21:46:04 +00001492 SDValue ZextOp;
Duncan Sands83ec4b62008-06-06 12:08:01 +00001493 MVT Op0Ty = N0.getOperand(0).getValueType();
Evan Chengfa1eb272007-02-08 22:13:59 +00001494 if (Op0Ty == ExtSrcTy) {
1495 ZextOp = N0.getOperand(0);
1496 } else {
Dan Gohman3370dd72008-03-03 22:37:52 +00001497 APInt Imm = APInt::getLowBitsSet(ExtDstTyBits, ExtSrcTyBits);
Evan Chengfa1eb272007-02-08 22:13:59 +00001498 ZextOp = DAG.getNode(ISD::AND, Op0Ty, N0.getOperand(0),
1499 DAG.getConstant(Imm, Op0Ty));
1500 }
1501 if (!DCI.isCalledByLegalizer())
Gabor Greifba36cb52008-08-28 21:40:38 +00001502 DCI.AddToWorklist(ZextOp.getNode());
Evan Chengfa1eb272007-02-08 22:13:59 +00001503 // Otherwise, make this a use of a zext.
1504 return DAG.getSetCC(VT, ZextOp,
Dan Gohman6c6cd1c2008-03-03 22:22:56 +00001505 DAG.getConstant(C1 & APInt::getLowBitsSet(
1506 ExtDstTyBits,
1507 ExtSrcTyBits),
Evan Chengfa1eb272007-02-08 22:13:59 +00001508 ExtDstTy),
1509 Cond);
Dan Gohman6c6cd1c2008-03-03 22:22:56 +00001510 } else if ((N1C->isNullValue() || N1C->getAPIntValue() == 1) &&
Evan Chengfa1eb272007-02-08 22:13:59 +00001511 (Cond == ISD::SETEQ || Cond == ISD::SETNE)) {
1512
1513 // SETCC (SETCC), [0|1], [EQ|NE] -> SETCC
1514 if (N0.getOpcode() == ISD::SETCC) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001515 bool TrueWhenTrue = (Cond == ISD::SETEQ) ^ (N1C->getZExtValue() != 1);
Evan Chengfa1eb272007-02-08 22:13:59 +00001516 if (TrueWhenTrue)
1517 return N0;
1518
1519 // Invert the condition.
1520 ISD::CondCode CC = cast<CondCodeSDNode>(N0.getOperand(2))->get();
1521 CC = ISD::getSetCCInverse(CC,
Duncan Sands83ec4b62008-06-06 12:08:01 +00001522 N0.getOperand(0).getValueType().isInteger());
Evan Chengfa1eb272007-02-08 22:13:59 +00001523 return DAG.getSetCC(VT, N0.getOperand(0), N0.getOperand(1), CC);
1524 }
1525
1526 if ((N0.getOpcode() == ISD::XOR ||
1527 (N0.getOpcode() == ISD::AND &&
1528 N0.getOperand(0).getOpcode() == ISD::XOR &&
1529 N0.getOperand(1) == N0.getOperand(0).getOperand(1))) &&
1530 isa<ConstantSDNode>(N0.getOperand(1)) &&
Dan Gohman002e5d02008-03-13 22:13:53 +00001531 cast<ConstantSDNode>(N0.getOperand(1))->getAPIntValue() == 1) {
Evan Chengfa1eb272007-02-08 22:13:59 +00001532 // If this is (X^1) == 0/1, swap the RHS and eliminate the xor. We
1533 // can only do this if the top bits are known zero.
Dan Gohman2e68b6f2008-02-25 21:11:39 +00001534 unsigned BitWidth = N0.getValueSizeInBits();
Dan Gohmanea859be2007-06-22 14:59:07 +00001535 if (DAG.MaskedValueIsZero(N0,
Dan Gohman2e68b6f2008-02-25 21:11:39 +00001536 APInt::getHighBitsSet(BitWidth,
1537 BitWidth-1))) {
Evan Chengfa1eb272007-02-08 22:13:59 +00001538 // Okay, get the un-inverted input value.
Dan Gohman475871a2008-07-27 21:46:04 +00001539 SDValue Val;
Evan Chengfa1eb272007-02-08 22:13:59 +00001540 if (N0.getOpcode() == ISD::XOR)
1541 Val = N0.getOperand(0);
1542 else {
1543 assert(N0.getOpcode() == ISD::AND &&
1544 N0.getOperand(0).getOpcode() == ISD::XOR);
1545 // ((X^1)&1)^1 -> X & 1
1546 Val = DAG.getNode(ISD::AND, N0.getValueType(),
1547 N0.getOperand(0).getOperand(0),
1548 N0.getOperand(1));
1549 }
1550 return DAG.getSetCC(VT, Val, N1,
1551 Cond == ISD::SETEQ ? ISD::SETNE : ISD::SETEQ);
1552 }
1553 }
1554 }
1555
Dan Gohman3370dd72008-03-03 22:37:52 +00001556 APInt MinVal, MaxVal;
Duncan Sands83ec4b62008-06-06 12:08:01 +00001557 unsigned OperandBitSize = N1C->getValueType(0).getSizeInBits();
Evan Chengfa1eb272007-02-08 22:13:59 +00001558 if (ISD::isSignedIntSetCC(Cond)) {
Dan Gohman3370dd72008-03-03 22:37:52 +00001559 MinVal = APInt::getSignedMinValue(OperandBitSize);
1560 MaxVal = APInt::getSignedMaxValue(OperandBitSize);
Evan Chengfa1eb272007-02-08 22:13:59 +00001561 } else {
Dan Gohman3370dd72008-03-03 22:37:52 +00001562 MinVal = APInt::getMinValue(OperandBitSize);
1563 MaxVal = APInt::getMaxValue(OperandBitSize);
Evan Chengfa1eb272007-02-08 22:13:59 +00001564 }
1565
1566 // Canonicalize GE/LE comparisons to use GT/LT comparisons.
1567 if (Cond == ISD::SETGE || Cond == ISD::SETUGE) {
1568 if (C1 == MinVal) return DAG.getConstant(1, VT); // X >= MIN --> true
Dan Gohman6c6cd1c2008-03-03 22:22:56 +00001569 // X >= C0 --> X > (C0-1)
1570 return DAG.getSetCC(VT, N0, DAG.getConstant(C1-1, N1.getValueType()),
Evan Chengfa1eb272007-02-08 22:13:59 +00001571 (Cond == ISD::SETGE) ? ISD::SETGT : ISD::SETUGT);
1572 }
1573
1574 if (Cond == ISD::SETLE || Cond == ISD::SETULE) {
1575 if (C1 == MaxVal) return DAG.getConstant(1, VT); // X <= MAX --> true
Dan Gohman6c6cd1c2008-03-03 22:22:56 +00001576 // X <= C0 --> X < (C0+1)
1577 return DAG.getSetCC(VT, N0, DAG.getConstant(C1+1, N1.getValueType()),
Evan Chengfa1eb272007-02-08 22:13:59 +00001578 (Cond == ISD::SETLE) ? ISD::SETLT : ISD::SETULT);
1579 }
1580
1581 if ((Cond == ISD::SETLT || Cond == ISD::SETULT) && C1 == MinVal)
1582 return DAG.getConstant(0, VT); // X < MIN --> false
1583 if ((Cond == ISD::SETGE || Cond == ISD::SETUGE) && C1 == MinVal)
1584 return DAG.getConstant(1, VT); // X >= MIN --> true
1585 if ((Cond == ISD::SETGT || Cond == ISD::SETUGT) && C1 == MaxVal)
1586 return DAG.getConstant(0, VT); // X > MAX --> false
1587 if ((Cond == ISD::SETLE || Cond == ISD::SETULE) && C1 == MaxVal)
1588 return DAG.getConstant(1, VT); // X <= MAX --> true
1589
1590 // Canonicalize setgt X, Min --> setne X, Min
1591 if ((Cond == ISD::SETGT || Cond == ISD::SETUGT) && C1 == MinVal)
1592 return DAG.getSetCC(VT, N0, N1, ISD::SETNE);
1593 // Canonicalize setlt X, Max --> setne X, Max
1594 if ((Cond == ISD::SETLT || Cond == ISD::SETULT) && C1 == MaxVal)
1595 return DAG.getSetCC(VT, N0, N1, ISD::SETNE);
1596
1597 // If we have setult X, 1, turn it into seteq X, 0
1598 if ((Cond == ISD::SETLT || Cond == ISD::SETULT) && C1 == MinVal+1)
1599 return DAG.getSetCC(VT, N0, DAG.getConstant(MinVal, N0.getValueType()),
1600 ISD::SETEQ);
1601 // If we have setugt X, Max-1, turn it into seteq X, Max
1602 else if ((Cond == ISD::SETGT || Cond == ISD::SETUGT) && C1 == MaxVal-1)
1603 return DAG.getSetCC(VT, N0, DAG.getConstant(MaxVal, N0.getValueType()),
1604 ISD::SETEQ);
1605
1606 // If we have "setcc X, C0", check to see if we can shrink the immediate
1607 // by changing cc.
1608
1609 // SETUGT X, SINTMAX -> SETLT X, 0
Eli Friedman86f874d2008-11-30 04:59:26 +00001610 if (Cond == ISD::SETUGT &&
1611 C1 == APInt::getSignedMaxValue(OperandBitSize))
Evan Chengfa1eb272007-02-08 22:13:59 +00001612 return DAG.getSetCC(VT, N0, DAG.getConstant(0, N1.getValueType()),
1613 ISD::SETLT);
1614
Eli Friedman86f874d2008-11-30 04:59:26 +00001615 // SETULT X, SINTMIN -> SETGT X, -1
1616 if (Cond == ISD::SETULT &&
1617 C1 == APInt::getSignedMinValue(OperandBitSize)) {
1618 SDValue ConstMinusOne =
1619 DAG.getConstant(APInt::getAllOnesValue(OperandBitSize),
1620 N1.getValueType());
1621 return DAG.getSetCC(VT, N0, ConstMinusOne, ISD::SETGT);
1622 }
Evan Chengfa1eb272007-02-08 22:13:59 +00001623
1624 // Fold bit comparisons when we can.
1625 if ((Cond == ISD::SETEQ || Cond == ISD::SETNE) &&
1626 VT == N0.getValueType() && N0.getOpcode() == ISD::AND)
1627 if (ConstantSDNode *AndRHS =
1628 dyn_cast<ConstantSDNode>(N0.getOperand(1))) {
1629 if (Cond == ISD::SETNE && C1 == 0) {// (X & 8) != 0 --> (X & 8) >> 3
1630 // Perform the xform if the AND RHS is a single bit.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001631 if (isPowerOf2_64(AndRHS->getZExtValue())) {
Evan Chengfa1eb272007-02-08 22:13:59 +00001632 return DAG.getNode(ISD::SRL, VT, N0,
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001633 DAG.getConstant(Log2_64(AndRHS->getZExtValue()),
Evan Chengfa1eb272007-02-08 22:13:59 +00001634 getShiftAmountTy()));
1635 }
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001636 } else if (Cond == ISD::SETEQ && C1 == AndRHS->getZExtValue()) {
Evan Chengfa1eb272007-02-08 22:13:59 +00001637 // (X & 8) == 8 --> (X & 8) >> 3
1638 // Perform the xform if C1 is a single bit.
Dan Gohman6c6cd1c2008-03-03 22:22:56 +00001639 if (C1.isPowerOf2()) {
Evan Chengfa1eb272007-02-08 22:13:59 +00001640 return DAG.getNode(ISD::SRL, VT, N0,
Dan Gohman6c6cd1c2008-03-03 22:22:56 +00001641 DAG.getConstant(C1.logBase2(), getShiftAmountTy()));
Evan Chengfa1eb272007-02-08 22:13:59 +00001642 }
1643 }
1644 }
1645 }
Gabor Greifba36cb52008-08-28 21:40:38 +00001646 } else if (isa<ConstantSDNode>(N0.getNode())) {
Evan Chengfa1eb272007-02-08 22:13:59 +00001647 // Ensure that the constant occurs on the RHS.
1648 return DAG.getSetCC(VT, N1, N0, ISD::getSetCCSwappedOperands(Cond));
1649 }
1650
Gabor Greifba36cb52008-08-28 21:40:38 +00001651 if (isa<ConstantFPSDNode>(N0.getNode())) {
Evan Chengfa1eb272007-02-08 22:13:59 +00001652 // Constant fold or commute setcc.
Dan Gohman475871a2008-07-27 21:46:04 +00001653 SDValue O = DAG.FoldSetCC(VT, N0, N1, Cond);
Gabor Greifba36cb52008-08-28 21:40:38 +00001654 if (O.getNode()) return O;
1655 } else if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(N1.getNode())) {
Chris Lattner63079f02007-12-29 08:37:08 +00001656 // If the RHS of an FP comparison is a constant, simplify it away in
1657 // some cases.
1658 if (CFP->getValueAPF().isNaN()) {
1659 // If an operand is known to be a nan, we can fold it.
1660 switch (ISD::getUnorderedFlavor(Cond)) {
1661 default: assert(0 && "Unknown flavor!");
1662 case 0: // Known false.
1663 return DAG.getConstant(0, VT);
1664 case 1: // Known true.
1665 return DAG.getConstant(1, VT);
Chris Lattner1c3e1e22007-12-30 21:21:10 +00001666 case 2: // Undefined.
Chris Lattner63079f02007-12-29 08:37:08 +00001667 return DAG.getNode(ISD::UNDEF, VT);
1668 }
1669 }
1670
1671 // Otherwise, we know the RHS is not a NaN. Simplify the node to drop the
1672 // constant if knowing that the operand is non-nan is enough. We prefer to
1673 // have SETO(x,x) instead of SETO(x, 0.0) because this avoids having to
1674 // materialize 0.0.
1675 if (Cond == ISD::SETO || Cond == ISD::SETUO)
1676 return DAG.getSetCC(VT, N0, N0, Cond);
Evan Chengfa1eb272007-02-08 22:13:59 +00001677 }
1678
1679 if (N0 == N1) {
1680 // We can always fold X == X for integer setcc's.
Duncan Sands83ec4b62008-06-06 12:08:01 +00001681 if (N0.getValueType().isInteger())
Evan Chengfa1eb272007-02-08 22:13:59 +00001682 return DAG.getConstant(ISD::isTrueWhenEqual(Cond), VT);
1683 unsigned UOF = ISD::getUnorderedFlavor(Cond);
1684 if (UOF == 2) // FP operators that are undefined on NaNs.
1685 return DAG.getConstant(ISD::isTrueWhenEqual(Cond), VT);
1686 if (UOF == unsigned(ISD::isTrueWhenEqual(Cond)))
1687 return DAG.getConstant(UOF, VT);
1688 // Otherwise, we can't fold it. However, we can simplify it to SETUO/SETO
1689 // if it is not already.
1690 ISD::CondCode NewCond = UOF == 0 ? ISD::SETO : ISD::SETUO;
1691 if (NewCond != Cond)
1692 return DAG.getSetCC(VT, N0, N1, NewCond);
1693 }
1694
1695 if ((Cond == ISD::SETEQ || Cond == ISD::SETNE) &&
Duncan Sands83ec4b62008-06-06 12:08:01 +00001696 N0.getValueType().isInteger()) {
Evan Chengfa1eb272007-02-08 22:13:59 +00001697 if (N0.getOpcode() == ISD::ADD || N0.getOpcode() == ISD::SUB ||
1698 N0.getOpcode() == ISD::XOR) {
1699 // Simplify (X+Y) == (X+Z) --> Y == Z
1700 if (N0.getOpcode() == N1.getOpcode()) {
1701 if (N0.getOperand(0) == N1.getOperand(0))
1702 return DAG.getSetCC(VT, N0.getOperand(1), N1.getOperand(1), Cond);
1703 if (N0.getOperand(1) == N1.getOperand(1))
1704 return DAG.getSetCC(VT, N0.getOperand(0), N1.getOperand(0), Cond);
1705 if (DAG.isCommutativeBinOp(N0.getOpcode())) {
1706 // If X op Y == Y op X, try other combinations.
1707 if (N0.getOperand(0) == N1.getOperand(1))
1708 return DAG.getSetCC(VT, N0.getOperand(1), N1.getOperand(0), Cond);
1709 if (N0.getOperand(1) == N1.getOperand(0))
1710 return DAG.getSetCC(VT, N0.getOperand(0), N1.getOperand(1), Cond);
1711 }
1712 }
1713
1714 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(N1)) {
1715 if (ConstantSDNode *LHSR = dyn_cast<ConstantSDNode>(N0.getOperand(1))) {
1716 // Turn (X+C1) == C2 --> X == C2-C1
Gabor Greifba36cb52008-08-28 21:40:38 +00001717 if (N0.getOpcode() == ISD::ADD && N0.getNode()->hasOneUse()) {
Evan Chengfa1eb272007-02-08 22:13:59 +00001718 return DAG.getSetCC(VT, N0.getOperand(0),
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001719 DAG.getConstant(RHSC->getAPIntValue()-
1720 LHSR->getAPIntValue(),
Evan Chengfa1eb272007-02-08 22:13:59 +00001721 N0.getValueType()), Cond);
1722 }
1723
1724 // Turn (X^C1) == C2 into X == C1^C2 iff X&~C1 = 0.
1725 if (N0.getOpcode() == ISD::XOR)
1726 // If we know that all of the inverted bits are zero, don't bother
1727 // performing the inversion.
Dan Gohman2e68b6f2008-02-25 21:11:39 +00001728 if (DAG.MaskedValueIsZero(N0.getOperand(0), ~LHSR->getAPIntValue()))
1729 return
1730 DAG.getSetCC(VT, N0.getOperand(0),
1731 DAG.getConstant(LHSR->getAPIntValue() ^
1732 RHSC->getAPIntValue(),
1733 N0.getValueType()),
1734 Cond);
Evan Chengfa1eb272007-02-08 22:13:59 +00001735 }
1736
1737 // Turn (C1-X) == C2 --> X == C1-C2
1738 if (ConstantSDNode *SUBC = dyn_cast<ConstantSDNode>(N0.getOperand(0))) {
Gabor Greifba36cb52008-08-28 21:40:38 +00001739 if (N0.getOpcode() == ISD::SUB && N0.getNode()->hasOneUse()) {
Dan Gohman2e68b6f2008-02-25 21:11:39 +00001740 return
1741 DAG.getSetCC(VT, N0.getOperand(1),
1742 DAG.getConstant(SUBC->getAPIntValue() -
1743 RHSC->getAPIntValue(),
1744 N0.getValueType()),
1745 Cond);
Evan Chengfa1eb272007-02-08 22:13:59 +00001746 }
1747 }
1748 }
1749
1750 // Simplify (X+Z) == X --> Z == 0
1751 if (N0.getOperand(0) == N1)
1752 return DAG.getSetCC(VT, N0.getOperand(1),
1753 DAG.getConstant(0, N0.getValueType()), Cond);
1754 if (N0.getOperand(1) == N1) {
1755 if (DAG.isCommutativeBinOp(N0.getOpcode()))
1756 return DAG.getSetCC(VT, N0.getOperand(0),
1757 DAG.getConstant(0, N0.getValueType()), Cond);
Gabor Greifba36cb52008-08-28 21:40:38 +00001758 else if (N0.getNode()->hasOneUse()) {
Evan Chengfa1eb272007-02-08 22:13:59 +00001759 assert(N0.getOpcode() == ISD::SUB && "Unexpected operation!");
1760 // (Z-X) == X --> Z == X<<1
Dan Gohman475871a2008-07-27 21:46:04 +00001761 SDValue SH = DAG.getNode(ISD::SHL, N1.getValueType(),
Evan Chengfa1eb272007-02-08 22:13:59 +00001762 N1,
1763 DAG.getConstant(1, getShiftAmountTy()));
1764 if (!DCI.isCalledByLegalizer())
Gabor Greifba36cb52008-08-28 21:40:38 +00001765 DCI.AddToWorklist(SH.getNode());
Evan Chengfa1eb272007-02-08 22:13:59 +00001766 return DAG.getSetCC(VT, N0.getOperand(0), SH, Cond);
1767 }
1768 }
1769 }
1770
1771 if (N1.getOpcode() == ISD::ADD || N1.getOpcode() == ISD::SUB ||
1772 N1.getOpcode() == ISD::XOR) {
1773 // Simplify X == (X+Z) --> Z == 0
1774 if (N1.getOperand(0) == N0) {
1775 return DAG.getSetCC(VT, N1.getOperand(1),
1776 DAG.getConstant(0, N1.getValueType()), Cond);
1777 } else if (N1.getOperand(1) == N0) {
1778 if (DAG.isCommutativeBinOp(N1.getOpcode())) {
1779 return DAG.getSetCC(VT, N1.getOperand(0),
1780 DAG.getConstant(0, N1.getValueType()), Cond);
Gabor Greifba36cb52008-08-28 21:40:38 +00001781 } else if (N1.getNode()->hasOneUse()) {
Evan Chengfa1eb272007-02-08 22:13:59 +00001782 assert(N1.getOpcode() == ISD::SUB && "Unexpected operation!");
1783 // X == (Z-X) --> X<<1 == Z
Dan Gohman475871a2008-07-27 21:46:04 +00001784 SDValue SH = DAG.getNode(ISD::SHL, N1.getValueType(), N0,
Evan Chengfa1eb272007-02-08 22:13:59 +00001785 DAG.getConstant(1, getShiftAmountTy()));
1786 if (!DCI.isCalledByLegalizer())
Gabor Greifba36cb52008-08-28 21:40:38 +00001787 DCI.AddToWorklist(SH.getNode());
Evan Chengfa1eb272007-02-08 22:13:59 +00001788 return DAG.getSetCC(VT, SH, N1.getOperand(0), Cond);
1789 }
1790 }
1791 }
1792 }
1793
1794 // Fold away ALL boolean setcc's.
Dan Gohman475871a2008-07-27 21:46:04 +00001795 SDValue Temp;
Evan Chengfa1eb272007-02-08 22:13:59 +00001796 if (N0.getValueType() == MVT::i1 && foldBooleans) {
1797 switch (Cond) {
1798 default: assert(0 && "Unknown integer setcc!");
1799 case ISD::SETEQ: // X == Y -> (X^Y)^1
1800 Temp = DAG.getNode(ISD::XOR, MVT::i1, N0, N1);
1801 N0 = DAG.getNode(ISD::XOR, MVT::i1, Temp, DAG.getConstant(1, MVT::i1));
1802 if (!DCI.isCalledByLegalizer())
Gabor Greifba36cb52008-08-28 21:40:38 +00001803 DCI.AddToWorklist(Temp.getNode());
Evan Chengfa1eb272007-02-08 22:13:59 +00001804 break;
1805 case ISD::SETNE: // X != Y --> (X^Y)
1806 N0 = DAG.getNode(ISD::XOR, MVT::i1, N0, N1);
1807 break;
1808 case ISD::SETGT: // X >s Y --> X == 0 & Y == 1 --> X^1 & Y
1809 case ISD::SETULT: // X <u Y --> X == 0 & Y == 1 --> X^1 & Y
1810 Temp = DAG.getNode(ISD::XOR, MVT::i1, N0, DAG.getConstant(1, MVT::i1));
1811 N0 = DAG.getNode(ISD::AND, MVT::i1, N1, Temp);
1812 if (!DCI.isCalledByLegalizer())
Gabor Greifba36cb52008-08-28 21:40:38 +00001813 DCI.AddToWorklist(Temp.getNode());
Evan Chengfa1eb272007-02-08 22:13:59 +00001814 break;
1815 case ISD::SETLT: // X <s Y --> X == 1 & Y == 0 --> Y^1 & X
1816 case ISD::SETUGT: // X >u Y --> X == 1 & Y == 0 --> Y^1 & X
1817 Temp = DAG.getNode(ISD::XOR, MVT::i1, N1, DAG.getConstant(1, MVT::i1));
1818 N0 = DAG.getNode(ISD::AND, MVT::i1, N0, Temp);
1819 if (!DCI.isCalledByLegalizer())
Gabor Greifba36cb52008-08-28 21:40:38 +00001820 DCI.AddToWorklist(Temp.getNode());
Evan Chengfa1eb272007-02-08 22:13:59 +00001821 break;
1822 case ISD::SETULE: // X <=u Y --> X == 0 | Y == 1 --> X^1 | Y
1823 case ISD::SETGE: // X >=s Y --> X == 0 | Y == 1 --> X^1 | Y
1824 Temp = DAG.getNode(ISD::XOR, MVT::i1, N0, DAG.getConstant(1, MVT::i1));
1825 N0 = DAG.getNode(ISD::OR, MVT::i1, N1, Temp);
1826 if (!DCI.isCalledByLegalizer())
Gabor Greifba36cb52008-08-28 21:40:38 +00001827 DCI.AddToWorklist(Temp.getNode());
Evan Chengfa1eb272007-02-08 22:13:59 +00001828 break;
1829 case ISD::SETUGE: // X >=u Y --> X == 1 | Y == 0 --> Y^1 | X
1830 case ISD::SETLE: // X <=s Y --> X == 1 | Y == 0 --> Y^1 | X
1831 Temp = DAG.getNode(ISD::XOR, MVT::i1, N1, DAG.getConstant(1, MVT::i1));
1832 N0 = DAG.getNode(ISD::OR, MVT::i1, N0, Temp);
1833 break;
1834 }
1835 if (VT != MVT::i1) {
1836 if (!DCI.isCalledByLegalizer())
Gabor Greifba36cb52008-08-28 21:40:38 +00001837 DCI.AddToWorklist(N0.getNode());
Evan Chengfa1eb272007-02-08 22:13:59 +00001838 // FIXME: If running after legalize, we probably can't do this.
1839 N0 = DAG.getNode(ISD::ZERO_EXTEND, VT, N0);
1840 }
1841 return N0;
1842 }
1843
1844 // Could not fold it.
Dan Gohman475871a2008-07-27 21:46:04 +00001845 return SDValue();
Evan Chengfa1eb272007-02-08 22:13:59 +00001846}
1847
Evan Chengad4196b2008-05-12 19:56:52 +00001848/// isGAPlusOffset - Returns true (and the GlobalValue and the offset) if the
1849/// node is a GlobalAddress + offset.
1850bool TargetLowering::isGAPlusOffset(SDNode *N, GlobalValue* &GA,
1851 int64_t &Offset) const {
1852 if (isa<GlobalAddressSDNode>(N)) {
Dan Gohman9ea3f562008-06-09 22:05:52 +00001853 GlobalAddressSDNode *GASD = cast<GlobalAddressSDNode>(N);
1854 GA = GASD->getGlobal();
1855 Offset += GASD->getOffset();
Evan Chengad4196b2008-05-12 19:56:52 +00001856 return true;
1857 }
1858
1859 if (N->getOpcode() == ISD::ADD) {
Dan Gohman475871a2008-07-27 21:46:04 +00001860 SDValue N1 = N->getOperand(0);
1861 SDValue N2 = N->getOperand(1);
Gabor Greifba36cb52008-08-28 21:40:38 +00001862 if (isGAPlusOffset(N1.getNode(), GA, Offset)) {
Evan Chengad4196b2008-05-12 19:56:52 +00001863 ConstantSDNode *V = dyn_cast<ConstantSDNode>(N2);
1864 if (V) {
Dan Gohman7810bfe2008-09-26 21:54:37 +00001865 Offset += V->getSExtValue();
Evan Chengad4196b2008-05-12 19:56:52 +00001866 return true;
1867 }
Gabor Greifba36cb52008-08-28 21:40:38 +00001868 } else if (isGAPlusOffset(N2.getNode(), GA, Offset)) {
Evan Chengad4196b2008-05-12 19:56:52 +00001869 ConstantSDNode *V = dyn_cast<ConstantSDNode>(N1);
1870 if (V) {
Dan Gohman7810bfe2008-09-26 21:54:37 +00001871 Offset += V->getSExtValue();
Evan Chengad4196b2008-05-12 19:56:52 +00001872 return true;
1873 }
1874 }
1875 }
1876 return false;
1877}
1878
1879
1880/// isConsecutiveLoad - Return true if LD (which must be a LoadSDNode) is
1881/// loading 'Bytes' bytes from a location that is 'Dist' units away from the
1882/// location that the 'Base' load is loading from.
1883bool TargetLowering::isConsecutiveLoad(SDNode *LD, SDNode *Base,
1884 unsigned Bytes, int Dist,
Evan Cheng9bfa03c2008-05-12 23:04:07 +00001885 const MachineFrameInfo *MFI) const {
Gabor Greifba36cb52008-08-28 21:40:38 +00001886 if (LD->getOperand(0).getNode() != Base->getOperand(0).getNode())
Evan Chengad4196b2008-05-12 19:56:52 +00001887 return false;
Duncan Sands83ec4b62008-06-06 12:08:01 +00001888 MVT VT = LD->getValueType(0);
1889 if (VT.getSizeInBits() / 8 != Bytes)
Evan Chengad4196b2008-05-12 19:56:52 +00001890 return false;
1891
Dan Gohman475871a2008-07-27 21:46:04 +00001892 SDValue Loc = LD->getOperand(1);
1893 SDValue BaseLoc = Base->getOperand(1);
Evan Chengad4196b2008-05-12 19:56:52 +00001894 if (Loc.getOpcode() == ISD::FrameIndex) {
1895 if (BaseLoc.getOpcode() != ISD::FrameIndex)
1896 return false;
1897 int FI = cast<FrameIndexSDNode>(Loc)->getIndex();
1898 int BFI = cast<FrameIndexSDNode>(BaseLoc)->getIndex();
1899 int FS = MFI->getObjectSize(FI);
1900 int BFS = MFI->getObjectSize(BFI);
1901 if (FS != BFS || FS != (int)Bytes) return false;
1902 return MFI->getObjectOffset(FI) == (MFI->getObjectOffset(BFI) + Dist*Bytes);
1903 }
1904
1905 GlobalValue *GV1 = NULL;
1906 GlobalValue *GV2 = NULL;
1907 int64_t Offset1 = 0;
1908 int64_t Offset2 = 0;
Gabor Greifba36cb52008-08-28 21:40:38 +00001909 bool isGA1 = isGAPlusOffset(Loc.getNode(), GV1, Offset1);
1910 bool isGA2 = isGAPlusOffset(BaseLoc.getNode(), GV2, Offset2);
Evan Chengad4196b2008-05-12 19:56:52 +00001911 if (isGA1 && isGA2 && GV1 == GV2)
1912 return Offset1 == (Offset2 + Dist*Bytes);
1913 return false;
1914}
1915
1916
Dan Gohman475871a2008-07-27 21:46:04 +00001917SDValue TargetLowering::
Chris Lattner00ffed02006-03-01 04:52:55 +00001918PerformDAGCombine(SDNode *N, DAGCombinerInfo &DCI) const {
1919 // Default implementation: no optimization.
Dan Gohman475871a2008-07-27 21:46:04 +00001920 return SDValue();
Chris Lattner00ffed02006-03-01 04:52:55 +00001921}
1922
Chris Lattnereb8146b2006-02-04 02:13:02 +00001923//===----------------------------------------------------------------------===//
1924// Inline Assembler Implementation Methods
1925//===----------------------------------------------------------------------===//
1926
Chris Lattner4376fea2008-04-27 00:09:47 +00001927
Chris Lattnereb8146b2006-02-04 02:13:02 +00001928TargetLowering::ConstraintType
Chris Lattner4234f572007-03-25 02:14:49 +00001929TargetLowering::getConstraintType(const std::string &Constraint) const {
Chris Lattnereb8146b2006-02-04 02:13:02 +00001930 // FIXME: lots more standard ones to handle.
Chris Lattner4234f572007-03-25 02:14:49 +00001931 if (Constraint.size() == 1) {
1932 switch (Constraint[0]) {
1933 default: break;
1934 case 'r': return C_RegisterClass;
1935 case 'm': // memory
1936 case 'o': // offsetable
1937 case 'V': // not offsetable
1938 return C_Memory;
1939 case 'i': // Simple Integer or Relocatable Constant
1940 case 'n': // Simple Integer
1941 case 's': // Relocatable Constant
Chris Lattnerc13dd1c2007-03-25 04:35:41 +00001942 case 'X': // Allow ANY value.
Chris Lattner4234f572007-03-25 02:14:49 +00001943 case 'I': // Target registers.
1944 case 'J':
1945 case 'K':
1946 case 'L':
1947 case 'M':
1948 case 'N':
1949 case 'O':
1950 case 'P':
1951 return C_Other;
1952 }
Chris Lattnereb8146b2006-02-04 02:13:02 +00001953 }
Chris Lattner065421f2007-03-25 02:18:14 +00001954
1955 if (Constraint.size() > 1 && Constraint[0] == '{' &&
1956 Constraint[Constraint.size()-1] == '}')
1957 return C_Register;
Chris Lattner4234f572007-03-25 02:14:49 +00001958 return C_Unknown;
Chris Lattnereb8146b2006-02-04 02:13:02 +00001959}
1960
Dale Johannesenba2a0b92008-01-29 02:21:21 +00001961/// LowerXConstraint - try to replace an X constraint, which matches anything,
1962/// with another that has more specific requirements based on the type of the
1963/// corresponding operand.
Duncan Sands83ec4b62008-06-06 12:08:01 +00001964const char *TargetLowering::LowerXConstraint(MVT ConstraintVT) const{
1965 if (ConstraintVT.isInteger())
Chris Lattner5e764232008-04-26 23:02:14 +00001966 return "r";
Duncan Sands83ec4b62008-06-06 12:08:01 +00001967 if (ConstraintVT.isFloatingPoint())
Chris Lattner5e764232008-04-26 23:02:14 +00001968 return "f"; // works for many targets
1969 return 0;
Dale Johannesenba2a0b92008-01-29 02:21:21 +00001970}
1971
Chris Lattner48884cd2007-08-25 00:47:38 +00001972/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
1973/// vector. If it is invalid, don't add anything to Ops.
Dan Gohman475871a2008-07-27 21:46:04 +00001974void TargetLowering::LowerAsmOperandForConstraint(SDValue Op,
Chris Lattner48884cd2007-08-25 00:47:38 +00001975 char ConstraintLetter,
Evan Chengda43bcf2008-09-24 00:05:32 +00001976 bool hasMemory,
Dan Gohman475871a2008-07-27 21:46:04 +00001977 std::vector<SDValue> &Ops,
Chris Lattner5e764232008-04-26 23:02:14 +00001978 SelectionDAG &DAG) const {
Chris Lattnereb8146b2006-02-04 02:13:02 +00001979 switch (ConstraintLetter) {
Chris Lattner9ff6ee82007-02-17 06:00:35 +00001980 default: break;
Dale Johanneseneb57ea72007-11-05 21:20:28 +00001981 case 'X': // Allows any operand; labels (basic block) use this.
1982 if (Op.getOpcode() == ISD::BasicBlock) {
1983 Ops.push_back(Op);
1984 return;
1985 }
1986 // fall through
Chris Lattnereb8146b2006-02-04 02:13:02 +00001987 case 'i': // Simple Integer or Relocatable Constant
1988 case 'n': // Simple Integer
Dale Johanneseneb57ea72007-11-05 21:20:28 +00001989 case 's': { // Relocatable Constant
Chris Lattner75c7d2b2007-05-03 16:54:34 +00001990 // These operands are interested in values of the form (GV+C), where C may
1991 // be folded in as an offset of GV, or it may be explicitly added. Also, it
1992 // is possible and fine if either GV or C are missing.
1993 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op);
1994 GlobalAddressSDNode *GA = dyn_cast<GlobalAddressSDNode>(Op);
1995
1996 // If we have "(add GV, C)", pull out GV/C
1997 if (Op.getOpcode() == ISD::ADD) {
1998 C = dyn_cast<ConstantSDNode>(Op.getOperand(1));
1999 GA = dyn_cast<GlobalAddressSDNode>(Op.getOperand(0));
2000 if (C == 0 || GA == 0) {
2001 C = dyn_cast<ConstantSDNode>(Op.getOperand(0));
2002 GA = dyn_cast<GlobalAddressSDNode>(Op.getOperand(1));
2003 }
2004 if (C == 0 || GA == 0)
2005 C = 0, GA = 0;
2006 }
2007
2008 // If we find a valid operand, map to the TargetXXX version so that the
2009 // value itself doesn't get selected.
2010 if (GA) { // Either &GV or &GV+C
2011 if (ConstraintLetter != 'n') {
2012 int64_t Offs = GA->getOffset();
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002013 if (C) Offs += C->getZExtValue();
Chris Lattner48884cd2007-08-25 00:47:38 +00002014 Ops.push_back(DAG.getTargetGlobalAddress(GA->getGlobal(),
2015 Op.getValueType(), Offs));
2016 return;
Chris Lattner75c7d2b2007-05-03 16:54:34 +00002017 }
2018 }
2019 if (C) { // just C, no GV.
Chris Lattner9ff6ee82007-02-17 06:00:35 +00002020 // Simple constants are not allowed for 's'.
Chris Lattner48884cd2007-08-25 00:47:38 +00002021 if (ConstraintLetter != 's') {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002022 Ops.push_back(DAG.getTargetConstant(C->getAPIntValue(),
2023 Op.getValueType()));
Chris Lattner48884cd2007-08-25 00:47:38 +00002024 return;
2025 }
Chris Lattner9ff6ee82007-02-17 06:00:35 +00002026 }
Chris Lattner9ff6ee82007-02-17 06:00:35 +00002027 break;
Chris Lattnereb8146b2006-02-04 02:13:02 +00002028 }
Chris Lattner75c7d2b2007-05-03 16:54:34 +00002029 }
Chris Lattnereb8146b2006-02-04 02:13:02 +00002030}
2031
Chris Lattner4ccb0702006-01-26 20:37:03 +00002032std::vector<unsigned> TargetLowering::
Chris Lattner1efa40f2006-02-22 00:56:39 +00002033getRegClassForInlineAsmConstraint(const std::string &Constraint,
Duncan Sands83ec4b62008-06-06 12:08:01 +00002034 MVT VT) const {
Chris Lattner1efa40f2006-02-22 00:56:39 +00002035 return std::vector<unsigned>();
2036}
2037
2038
2039std::pair<unsigned, const TargetRegisterClass*> TargetLowering::
Chris Lattner4217ca8dc2006-02-21 23:11:00 +00002040getRegForInlineAsmConstraint(const std::string &Constraint,
Duncan Sands83ec4b62008-06-06 12:08:01 +00002041 MVT VT) const {
Chris Lattner1efa40f2006-02-22 00:56:39 +00002042 if (Constraint[0] != '{')
2043 return std::pair<unsigned, const TargetRegisterClass*>(0, 0);
Chris Lattnera55079a2006-02-01 01:29:47 +00002044 assert(*(Constraint.end()-1) == '}' && "Not a brace enclosed constraint?");
2045
2046 // Remove the braces from around the name.
2047 std::string RegName(Constraint.begin()+1, Constraint.end()-1);
Chris Lattner1efa40f2006-02-22 00:56:39 +00002048
2049 // Figure out which register class contains this reg.
Dan Gohman6f0d0242008-02-10 18:45:23 +00002050 const TargetRegisterInfo *RI = TM.getRegisterInfo();
2051 for (TargetRegisterInfo::regclass_iterator RCI = RI->regclass_begin(),
Chris Lattner1efa40f2006-02-22 00:56:39 +00002052 E = RI->regclass_end(); RCI != E; ++RCI) {
2053 const TargetRegisterClass *RC = *RCI;
Chris Lattnerb3befd42006-02-22 23:00:51 +00002054
2055 // If none of the the value types for this register class are valid, we
2056 // can't use it. For example, 64-bit reg classes on 32-bit targets.
2057 bool isLegal = false;
2058 for (TargetRegisterClass::vt_iterator I = RC->vt_begin(), E = RC->vt_end();
2059 I != E; ++I) {
2060 if (isTypeLegal(*I)) {
2061 isLegal = true;
2062 break;
2063 }
2064 }
2065
2066 if (!isLegal) continue;
2067
Chris Lattner1efa40f2006-02-22 00:56:39 +00002068 for (TargetRegisterClass::iterator I = RC->begin(), E = RC->end();
2069 I != E; ++I) {
Bill Wendling74ab84c2008-02-26 21:11:01 +00002070 if (StringsEqualNoCase(RegName, RI->get(*I).AsmName))
Chris Lattner1efa40f2006-02-22 00:56:39 +00002071 return std::make_pair(*I, RC);
Chris Lattner1efa40f2006-02-22 00:56:39 +00002072 }
Chris Lattner4ccb0702006-01-26 20:37:03 +00002073 }
Chris Lattnera55079a2006-02-01 01:29:47 +00002074
Chris Lattner1efa40f2006-02-22 00:56:39 +00002075 return std::pair<unsigned, const TargetRegisterClass*>(0, 0);
Chris Lattner4ccb0702006-01-26 20:37:03 +00002076}
Evan Cheng30b37b52006-03-13 23:18:16 +00002077
2078//===----------------------------------------------------------------------===//
Chris Lattner4376fea2008-04-27 00:09:47 +00002079// Constraint Selection.
2080
Chris Lattner6bdcda32008-10-17 16:47:46 +00002081/// isMatchingInputConstraint - Return true of this is an input operand that is
2082/// a matching constraint like "4".
2083bool TargetLowering::AsmOperandInfo::isMatchingInputConstraint() const {
Chris Lattner58f15c42008-10-17 16:21:11 +00002084 assert(!ConstraintCode.empty() && "No known constraint!");
2085 return isdigit(ConstraintCode[0]);
2086}
2087
2088/// getMatchedOperand - If this is an input matching constraint, this method
2089/// returns the output operand it matches.
2090unsigned TargetLowering::AsmOperandInfo::getMatchedOperand() const {
2091 assert(!ConstraintCode.empty() && "No known constraint!");
2092 return atoi(ConstraintCode.c_str());
2093}
2094
2095
Chris Lattner4376fea2008-04-27 00:09:47 +00002096/// getConstraintGenerality - Return an integer indicating how general CT
2097/// is.
2098static unsigned getConstraintGenerality(TargetLowering::ConstraintType CT) {
2099 switch (CT) {
2100 default: assert(0 && "Unknown constraint type!");
2101 case TargetLowering::C_Other:
2102 case TargetLowering::C_Unknown:
2103 return 0;
2104 case TargetLowering::C_Register:
2105 return 1;
2106 case TargetLowering::C_RegisterClass:
2107 return 2;
2108 case TargetLowering::C_Memory:
2109 return 3;
2110 }
2111}
2112
2113/// ChooseConstraint - If there are multiple different constraints that we
2114/// could pick for this operand (e.g. "imr") try to pick the 'best' one.
Chris Lattner24e1a9d2008-04-27 01:49:46 +00002115/// This is somewhat tricky: constraints fall into four classes:
Chris Lattner4376fea2008-04-27 00:09:47 +00002116/// Other -> immediates and magic values
2117/// Register -> one specific register
2118/// RegisterClass -> a group of regs
2119/// Memory -> memory
2120/// Ideally, we would pick the most specific constraint possible: if we have
2121/// something that fits into a register, we would pick it. The problem here
2122/// is that if we have something that could either be in a register or in
2123/// memory that use of the register could cause selection of *other*
2124/// operands to fail: they might only succeed if we pick memory. Because of
2125/// this the heuristic we use is:
2126///
2127/// 1) If there is an 'other' constraint, and if the operand is valid for
2128/// that constraint, use it. This makes us take advantage of 'i'
2129/// constraints when available.
2130/// 2) Otherwise, pick the most general constraint present. This prefers
2131/// 'm' over 'r', for example.
2132///
2133static void ChooseConstraint(TargetLowering::AsmOperandInfo &OpInfo,
Evan Chengda43bcf2008-09-24 00:05:32 +00002134 bool hasMemory, const TargetLowering &TLI,
Dan Gohman475871a2008-07-27 21:46:04 +00002135 SDValue Op, SelectionDAG *DAG) {
Chris Lattner4376fea2008-04-27 00:09:47 +00002136 assert(OpInfo.Codes.size() > 1 && "Doesn't have multiple constraint options");
2137 unsigned BestIdx = 0;
2138 TargetLowering::ConstraintType BestType = TargetLowering::C_Unknown;
2139 int BestGenerality = -1;
2140
2141 // Loop over the options, keeping track of the most general one.
2142 for (unsigned i = 0, e = OpInfo.Codes.size(); i != e; ++i) {
2143 TargetLowering::ConstraintType CType =
2144 TLI.getConstraintType(OpInfo.Codes[i]);
2145
Chris Lattner5a096902008-04-27 00:37:18 +00002146 // If this is an 'other' constraint, see if the operand is valid for it.
2147 // For example, on X86 we might have an 'rI' constraint. If the operand
2148 // is an integer in the range [0..31] we want to use I (saving a load
2149 // of a register), otherwise we must use 'r'.
Gabor Greifba36cb52008-08-28 21:40:38 +00002150 if (CType == TargetLowering::C_Other && Op.getNode()) {
Chris Lattner5a096902008-04-27 00:37:18 +00002151 assert(OpInfo.Codes[i].size() == 1 &&
2152 "Unhandled multi-letter 'other' constraint");
Dan Gohman475871a2008-07-27 21:46:04 +00002153 std::vector<SDValue> ResultOps;
Evan Chengda43bcf2008-09-24 00:05:32 +00002154 TLI.LowerAsmOperandForConstraint(Op, OpInfo.Codes[i][0], hasMemory,
Chris Lattner5a096902008-04-27 00:37:18 +00002155 ResultOps, *DAG);
2156 if (!ResultOps.empty()) {
2157 BestType = CType;
2158 BestIdx = i;
2159 break;
2160 }
2161 }
2162
Chris Lattner4376fea2008-04-27 00:09:47 +00002163 // This constraint letter is more general than the previous one, use it.
2164 int Generality = getConstraintGenerality(CType);
2165 if (Generality > BestGenerality) {
2166 BestType = CType;
2167 BestIdx = i;
2168 BestGenerality = Generality;
2169 }
2170 }
2171
2172 OpInfo.ConstraintCode = OpInfo.Codes[BestIdx];
2173 OpInfo.ConstraintType = BestType;
2174}
2175
2176/// ComputeConstraintToUse - Determines the constraint code and constraint
2177/// type to use for the specific AsmOperandInfo, setting
2178/// OpInfo.ConstraintCode and OpInfo.ConstraintType.
Chris Lattner5a096902008-04-27 00:37:18 +00002179void TargetLowering::ComputeConstraintToUse(AsmOperandInfo &OpInfo,
Dan Gohman475871a2008-07-27 21:46:04 +00002180 SDValue Op,
Evan Chengda43bcf2008-09-24 00:05:32 +00002181 bool hasMemory,
Chris Lattner5a096902008-04-27 00:37:18 +00002182 SelectionDAG *DAG) const {
Chris Lattner4376fea2008-04-27 00:09:47 +00002183 assert(!OpInfo.Codes.empty() && "Must have at least one constraint");
2184
2185 // Single-letter constraints ('r') are very common.
2186 if (OpInfo.Codes.size() == 1) {
2187 OpInfo.ConstraintCode = OpInfo.Codes[0];
2188 OpInfo.ConstraintType = getConstraintType(OpInfo.ConstraintCode);
2189 } else {
Evan Chengda43bcf2008-09-24 00:05:32 +00002190 ChooseConstraint(OpInfo, hasMemory, *this, Op, DAG);
Chris Lattner4376fea2008-04-27 00:09:47 +00002191 }
2192
2193 // 'X' matches anything.
2194 if (OpInfo.ConstraintCode == "X" && OpInfo.CallOperandVal) {
2195 // Labels and constants are handled elsewhere ('X' is the only thing
2196 // that matches labels).
2197 if (isa<BasicBlock>(OpInfo.CallOperandVal) ||
2198 isa<ConstantInt>(OpInfo.CallOperandVal))
2199 return;
2200
2201 // Otherwise, try to resolve it to something we know about by looking at
2202 // the actual operand type.
2203 if (const char *Repl = LowerXConstraint(OpInfo.ConstraintVT)) {
2204 OpInfo.ConstraintCode = Repl;
2205 OpInfo.ConstraintType = getConstraintType(OpInfo.ConstraintCode);
2206 }
2207 }
2208}
2209
2210//===----------------------------------------------------------------------===//
Evan Cheng30b37b52006-03-13 23:18:16 +00002211// Loop Strength Reduction hooks
2212//===----------------------------------------------------------------------===//
2213
Chris Lattner1436bb62007-03-30 23:14:50 +00002214/// isLegalAddressingMode - Return true if the addressing mode represented
2215/// by AM is legal for this target, for a load/store of the specified type.
2216bool TargetLowering::isLegalAddressingMode(const AddrMode &AM,
2217 const Type *Ty) const {
2218 // The default implementation of this implements a conservative RISCy, r+r and
2219 // r+i addr mode.
2220
2221 // Allows a sign-extended 16-bit immediate field.
2222 if (AM.BaseOffs <= -(1LL << 16) || AM.BaseOffs >= (1LL << 16)-1)
2223 return false;
2224
2225 // No global is ever allowed as a base.
2226 if (AM.BaseGV)
2227 return false;
2228
2229 // Only support r+r,
2230 switch (AM.Scale) {
2231 case 0: // "r+i" or just "i", depending on HasBaseReg.
2232 break;
2233 case 1:
2234 if (AM.HasBaseReg && AM.BaseOffs) // "r+r+i" is not allowed.
2235 return false;
2236 // Otherwise we have r+r or r+i.
2237 break;
2238 case 2:
2239 if (AM.HasBaseReg || AM.BaseOffs) // 2*r+r or 2*r+i is not allowed.
2240 return false;
2241 // Allow 2*r as r+r.
2242 break;
2243 }
2244
2245 return true;
2246}
2247
Eli Friedman201c9772008-11-30 06:02:26 +00002248struct mu {
2249 APInt m; // magic number
2250 bool a; // add indicator
Eli Friedmanfc69cb42008-11-30 06:35:39 +00002251 unsigned s; // shift amount
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002252};
2253
Eli Friedman201c9772008-11-30 06:02:26 +00002254/// magicu - calculate the magic numbers required to codegen an integer udiv as
2255/// a sequence of multiply, add and shifts. Requires that the divisor not be 0.
2256static mu magicu(const APInt& d) {
2257 unsigned p;
2258 APInt nc, delta, q1, r1, q2, r2;
2259 struct mu magu;
2260 magu.a = 0; // initialize "add" indicator
2261 APInt allOnes = APInt::getAllOnesValue(d.getBitWidth());
2262 APInt signedMin = APInt::getSignedMinValue(d.getBitWidth());
2263 APInt signedMax = APInt::getSignedMaxValue(d.getBitWidth());
2264
2265 nc = allOnes - (-d).urem(d);
2266 p = d.getBitWidth() - 1; // initialize p
2267 q1 = signedMin.udiv(nc); // initialize q1 = 2p/nc
2268 r1 = signedMin - q1*nc; // initialize r1 = rem(2p,nc)
2269 q2 = signedMax.udiv(d); // initialize q2 = (2p-1)/d
2270 r2 = signedMax - q2*d; // initialize r2 = rem((2p-1),d)
2271 do {
2272 p = p + 1;
2273 if (r1.uge(nc - r1)) {
2274 q1 = q1 + q1 + 1; // update q1
2275 r1 = r1 + r1 - nc; // update r1
2276 }
2277 else {
2278 q1 = q1+q1; // update q1
2279 r1 = r1+r1; // update r1
2280 }
2281 if ((r2 + 1).uge(d - r2)) {
2282 if (q2.uge(signedMax)) magu.a = 1;
2283 q2 = q2+q2 + 1; // update q2
2284 r2 = r2+r2 + 1 - d; // update r2
2285 }
2286 else {
2287 if (q2.uge(signedMin)) magu.a = 1;
2288 q2 = q2+q2; // update q2
2289 r2 = r2+r2 + 1; // update r2
2290 }
2291 delta = d - 1 - r2;
2292 } while (p < d.getBitWidth()*2 &&
2293 (q1.ult(delta) || (q1 == delta && r1 == 0)));
2294 magu.m = q2 + 1; // resulting magic number
2295 magu.s = p - d.getBitWidth(); // resulting shift
2296 return magu;
2297}
2298
2299// Magic for divide replacement
Eli Friedman201c9772008-11-30 06:02:26 +00002300struct ms {
Eli Friedmanfc69cb42008-11-30 06:35:39 +00002301 APInt m; // magic number
2302 unsigned s; // shift amount
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002303};
2304
2305/// magic - calculate the magic numbers required to codegen an integer sdiv as
2306/// a sequence of multiply and shifts. Requires that the divisor not be 0, 1,
2307/// or -1.
Eli Friedmanfc69cb42008-11-30 06:35:39 +00002308static ms magic(const APInt& d) {
2309 unsigned p;
2310 APInt ad, anc, delta, q1, r1, q2, r2, t;
2311 APInt allOnes = APInt::getAllOnesValue(d.getBitWidth());
2312 APInt signedMin = APInt::getSignedMinValue(d.getBitWidth());
2313 APInt signedMax = APInt::getSignedMaxValue(d.getBitWidth());
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002314 struct ms mag;
2315
Eli Friedmanfc69cb42008-11-30 06:35:39 +00002316 ad = d.abs();
2317 t = signedMin + (d.lshr(d.getBitWidth() - 1));
2318 anc = t - 1 - t.urem(ad); // absolute value of nc
2319 p = d.getBitWidth() - 1; // initialize p
2320 q1 = signedMin.udiv(anc); // initialize q1 = 2p/abs(nc)
2321 r1 = signedMin - q1*anc; // initialize r1 = rem(2p,abs(nc))
2322 q2 = signedMin.udiv(ad); // initialize q2 = 2p/abs(d)
2323 r2 = signedMin - q2*ad; // initialize r2 = rem(2p,abs(d))
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002324 do {
2325 p = p + 1;
Eli Friedmanfc69cb42008-11-30 06:35:39 +00002326 q1 = q1<<1; // update q1 = 2p/abs(nc)
2327 r1 = r1<<1; // update r1 = rem(2p/abs(nc))
2328 if (r1.uge(anc)) { // must be unsigned comparison
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002329 q1 = q1 + 1;
2330 r1 = r1 - anc;
2331 }
Eli Friedmanfc69cb42008-11-30 06:35:39 +00002332 q2 = q2<<1; // update q2 = 2p/abs(d)
2333 r2 = r2<<1; // update r2 = rem(2p/abs(d))
2334 if (r2.uge(ad)) { // must be unsigned comparison
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002335 q2 = q2 + 1;
2336 r2 = r2 - ad;
2337 }
2338 delta = ad - r2;
Eli Friedmanfc69cb42008-11-30 06:35:39 +00002339 } while (q1.ule(delta) || (q1 == delta && r1 == 0));
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002340
2341 mag.m = q2 + 1;
Eli Friedmanfc69cb42008-11-30 06:35:39 +00002342 if (d.isNegative()) mag.m = -mag.m; // resulting magic number
2343 mag.s = p - d.getBitWidth(); // resulting shift
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002344 return mag;
2345}
2346
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002347/// BuildSDIVSequence - Given an ISD::SDIV node expressing a divide by constant,
2348/// return a DAG expression to select that will generate the same value by
2349/// multiplying by a magic number. See:
2350/// <http://the.wall.riscom.net/books/proc/ppc/cwg/code2.html>
Dan Gohman475871a2008-07-27 21:46:04 +00002351SDValue TargetLowering::BuildSDIV(SDNode *N, SelectionDAG &DAG,
2352 std::vector<SDNode*>* Created) const {
Duncan Sands83ec4b62008-06-06 12:08:01 +00002353 MVT VT = N->getValueType(0);
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002354
2355 // Check to see if we can do this.
Eli Friedmanfc69cb42008-11-30 06:35:39 +00002356 // FIXME: We should be more aggressive here.
2357 if (!isTypeLegal(VT))
2358 return SDValue();
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002359
Eli Friedmanfc69cb42008-11-30 06:35:39 +00002360 APInt d = cast<ConstantSDNode>(N->getOperand(1))->getAPIntValue();
2361 ms magics = magic(d);
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002362
2363 // Multiply the numerator (operand 0) by the magic value
Eli Friedmanfc69cb42008-11-30 06:35:39 +00002364 // FIXME: We should support doing a MUL in a wider type
Dan Gohman475871a2008-07-27 21:46:04 +00002365 SDValue Q;
Dan Gohman525178c2007-10-08 18:33:35 +00002366 if (isOperationLegal(ISD::MULHS, VT))
2367 Q = DAG.getNode(ISD::MULHS, VT, N->getOperand(0),
2368 DAG.getConstant(magics.m, VT));
2369 else if (isOperationLegal(ISD::SMUL_LOHI, VT))
Dan Gohman475871a2008-07-27 21:46:04 +00002370 Q = SDValue(DAG.getNode(ISD::SMUL_LOHI, DAG.getVTList(VT, VT),
Dan Gohman525178c2007-10-08 18:33:35 +00002371 N->getOperand(0),
Gabor Greifba36cb52008-08-28 21:40:38 +00002372 DAG.getConstant(magics.m, VT)).getNode(), 1);
Dan Gohman525178c2007-10-08 18:33:35 +00002373 else
Dan Gohman475871a2008-07-27 21:46:04 +00002374 return SDValue(); // No mulhs or equvialent
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002375 // If d > 0 and m < 0, add the numerator
Eli Friedmanfc69cb42008-11-30 06:35:39 +00002376 if (d.isStrictlyPositive() && magics.m.isNegative()) {
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002377 Q = DAG.getNode(ISD::ADD, VT, Q, N->getOperand(0));
2378 if (Created)
Gabor Greifba36cb52008-08-28 21:40:38 +00002379 Created->push_back(Q.getNode());
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002380 }
2381 // If d < 0 and m > 0, subtract the numerator.
Eli Friedmanfc69cb42008-11-30 06:35:39 +00002382 if (d.isNegative() && magics.m.isStrictlyPositive()) {
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002383 Q = DAG.getNode(ISD::SUB, VT, Q, N->getOperand(0));
2384 if (Created)
Gabor Greifba36cb52008-08-28 21:40:38 +00002385 Created->push_back(Q.getNode());
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002386 }
2387 // Shift right algebraic if shift value is nonzero
2388 if (magics.s > 0) {
2389 Q = DAG.getNode(ISD::SRA, VT, Q,
2390 DAG.getConstant(magics.s, getShiftAmountTy()));
2391 if (Created)
Gabor Greifba36cb52008-08-28 21:40:38 +00002392 Created->push_back(Q.getNode());
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002393 }
2394 // Extract the sign bit and add it to the quotient
Dan Gohman475871a2008-07-27 21:46:04 +00002395 SDValue T =
Duncan Sands83ec4b62008-06-06 12:08:01 +00002396 DAG.getNode(ISD::SRL, VT, Q, DAG.getConstant(VT.getSizeInBits()-1,
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002397 getShiftAmountTy()));
2398 if (Created)
Gabor Greifba36cb52008-08-28 21:40:38 +00002399 Created->push_back(T.getNode());
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002400 return DAG.getNode(ISD::ADD, VT, Q, T);
2401}
2402
2403/// BuildUDIVSequence - Given an ISD::UDIV node expressing a divide by constant,
2404/// return a DAG expression to select that will generate the same value by
2405/// multiplying by a magic number. See:
2406/// <http://the.wall.riscom.net/books/proc/ppc/cwg/code2.html>
Dan Gohman475871a2008-07-27 21:46:04 +00002407SDValue TargetLowering::BuildUDIV(SDNode *N, SelectionDAG &DAG,
2408 std::vector<SDNode*>* Created) const {
Duncan Sands83ec4b62008-06-06 12:08:01 +00002409 MVT VT = N->getValueType(0);
Eli Friedman201c9772008-11-30 06:02:26 +00002410
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002411 // Check to see if we can do this.
Eli Friedman201c9772008-11-30 06:02:26 +00002412 // FIXME: We should be more aggressive here.
2413 if (!isTypeLegal(VT))
2414 return SDValue();
2415
2416 // FIXME: We should use a narrower constant when the upper
2417 // bits are known to be zero.
2418 ConstantSDNode *N1C = cast<ConstantSDNode>(N->getOperand(1));
2419 mu magics = magicu(N1C->getAPIntValue());
2420
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002421 // Multiply the numerator (operand 0) by the magic value
Eli Friedman201c9772008-11-30 06:02:26 +00002422 // FIXME: We should support doing a MUL in a wider type
Dan Gohman475871a2008-07-27 21:46:04 +00002423 SDValue Q;
Dan Gohman525178c2007-10-08 18:33:35 +00002424 if (isOperationLegal(ISD::MULHU, VT))
2425 Q = DAG.getNode(ISD::MULHU, VT, N->getOperand(0),
2426 DAG.getConstant(magics.m, VT));
2427 else if (isOperationLegal(ISD::UMUL_LOHI, VT))
Dan Gohman475871a2008-07-27 21:46:04 +00002428 Q = SDValue(DAG.getNode(ISD::UMUL_LOHI, DAG.getVTList(VT, VT),
Dan Gohman525178c2007-10-08 18:33:35 +00002429 N->getOperand(0),
Gabor Greifba36cb52008-08-28 21:40:38 +00002430 DAG.getConstant(magics.m, VT)).getNode(), 1);
Dan Gohman525178c2007-10-08 18:33:35 +00002431 else
Dan Gohman475871a2008-07-27 21:46:04 +00002432 return SDValue(); // No mulhu or equvialent
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002433 if (Created)
Gabor Greifba36cb52008-08-28 21:40:38 +00002434 Created->push_back(Q.getNode());
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002435
2436 if (magics.a == 0) {
Eli Friedman201c9772008-11-30 06:02:26 +00002437 assert(magics.s < N1C->getAPIntValue().getBitWidth() &&
2438 "We shouldn't generate an undefined shift!");
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002439 return DAG.getNode(ISD::SRL, VT, Q,
2440 DAG.getConstant(magics.s, getShiftAmountTy()));
2441 } else {
Dan Gohman475871a2008-07-27 21:46:04 +00002442 SDValue NPQ = DAG.getNode(ISD::SUB, VT, N->getOperand(0), Q);
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002443 if (Created)
Gabor Greifba36cb52008-08-28 21:40:38 +00002444 Created->push_back(NPQ.getNode());
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002445 NPQ = DAG.getNode(ISD::SRL, VT, NPQ,
2446 DAG.getConstant(1, getShiftAmountTy()));
2447 if (Created)
Gabor Greifba36cb52008-08-28 21:40:38 +00002448 Created->push_back(NPQ.getNode());
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002449 NPQ = DAG.getNode(ISD::ADD, VT, NPQ, Q);
2450 if (Created)
Gabor Greifba36cb52008-08-28 21:40:38 +00002451 Created->push_back(NPQ.getNode());
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002452 return DAG.getNode(ISD::SRL, VT, NPQ,
2453 DAG.getConstant(magics.s-1, getShiftAmountTy()));
2454 }
2455}