blob: 793d475e0ddc68f7481f3bb43bb081197d10a05c [file] [log] [blame]
Andrew Lenharthaa38ce42005-09-02 18:46:02 +00001//===-- AlphaISelLowering.cpp - Alpha DAG Lowering Implementation ---------===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Andrew Lenharthaa38ce42005-09-02 18:46:02 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file implements the AlphaISelLowering class.
11//
12//===----------------------------------------------------------------------===//
13
14#include "AlphaISelLowering.h"
15#include "AlphaTargetMachine.h"
16#include "llvm/CodeGen/MachineFrameInfo.h"
17#include "llvm/CodeGen/MachineFunction.h"
18#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000019#include "llvm/CodeGen/MachineRegisterInfo.h"
Andrew Lenharthaa38ce42005-09-02 18:46:02 +000020#include "llvm/CodeGen/SelectionDAG.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000021#include "llvm/CodeGen/MachineRegisterInfo.h"
Andrew Lenharthaa38ce42005-09-02 18:46:02 +000022#include "llvm/Constants.h"
23#include "llvm/Function.h"
Andrew Lenharth167bc6e2006-01-23 20:59:50 +000024#include "llvm/Module.h"
Andrew Lenharth1b19ef02008-10-07 02:10:26 +000025#include "llvm/Intrinsics.h"
Andrew Lenharthaa38ce42005-09-02 18:46:02 +000026#include "llvm/Support/CommandLine.h"
Andrew Lenharthaa38ce42005-09-02 18:46:02 +000027using namespace llvm;
28
Andrew Lenharthaa38ce42005-09-02 18:46:02 +000029/// AddLiveIn - This helper function adds the specified physical register to the
30/// MachineFunction as a live in value. It also creates a corresponding virtual
31/// register for it.
32static unsigned AddLiveIn(MachineFunction &MF, unsigned PReg,
33 TargetRegisterClass *RC) {
34 assert(RC->contains(PReg) && "Not the correct regclass!");
Chris Lattner84bc5422007-12-31 04:13:23 +000035 unsigned VReg = MF.getRegInfo().createVirtualRegister(RC);
36 MF.getRegInfo().addLiveIn(PReg, VReg);
Andrew Lenharthaa38ce42005-09-02 18:46:02 +000037 return VReg;
38}
39
40AlphaTargetLowering::AlphaTargetLowering(TargetMachine &TM) : TargetLowering(TM) {
41 // Set up the TargetLowering object.
42 //I am having problems with shr n ubyte 1
43 setShiftAmountType(MVT::i64);
Duncan Sands03228082008-11-23 15:47:28 +000044 setBooleanContents(ZeroOrOneBooleanContent);
Andrew Lenharthaa38ce42005-09-02 18:46:02 +000045
Chris Lattner111c2fa2006-10-06 22:46:51 +000046 setUsesGlobalOffsetTable(true);
47
Andrew Lenharthaa38ce42005-09-02 18:46:02 +000048 addRegisterClass(MVT::i64, Alpha::GPRCRegisterClass);
Andrew Lenharth5cefc5e2005-11-09 19:17:08 +000049 addRegisterClass(MVT::f64, Alpha::F8RCRegisterClass);
50 addRegisterClass(MVT::f32, Alpha::F4RCRegisterClass);
Andrew Lenharth1b19ef02008-10-07 02:10:26 +000051
52 // We want to custom lower some of our intrinsics.
53 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
54
Evan Cheng03294662008-10-14 21:26:46 +000055 setLoadExtAction(ISD::EXTLOAD, MVT::i1, Promote);
56 setLoadExtAction(ISD::EXTLOAD, MVT::f32, Expand);
Evan Chengc5484282006-10-04 00:56:09 +000057
Evan Cheng03294662008-10-14 21:26:46 +000058 setLoadExtAction(ISD::ZEXTLOAD, MVT::i1, Promote);
59 setLoadExtAction(ISD::ZEXTLOAD, MVT::i32, Expand);
Evan Chengc5484282006-10-04 00:56:09 +000060
Evan Cheng03294662008-10-14 21:26:46 +000061 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
62 setLoadExtAction(ISD::SEXTLOAD, MVT::i8, Expand);
63 setLoadExtAction(ISD::SEXTLOAD, MVT::i16, Expand);
Evan Cheng8b2794a2006-10-13 21:14:26 +000064
Evan Chengc35497f2006-10-30 08:02:39 +000065 // setOperationAction(ISD::BRIND, MVT::Other, Expand);
66 setOperationAction(ISD::BR_JT, MVT::Other, Expand);
Nate Begeman750ac1b2006-02-01 07:19:44 +000067 setOperationAction(ISD::BR_CC, MVT::Other, Expand);
Evan Cheng8b2794a2006-10-13 21:14:26 +000068 setOperationAction(ISD::SELECT_CC, MVT::Other, Expand);
Andrew Lenharthf3fb71b2005-10-06 16:54:29 +000069
Andrew Lenharth7794bd32006-06-27 23:19:14 +000070 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1, Expand);
71
Chris Lattner3e2bafd2005-09-28 22:29:17 +000072 setOperationAction(ISD::FREM, MVT::f32, Expand);
73 setOperationAction(ISD::FREM, MVT::f64, Expand);
Andrew Lenharthaa38ce42005-09-02 18:46:02 +000074
75 setOperationAction(ISD::UINT_TO_FP, MVT::i64, Expand);
Andrew Lenharth7f0db912005-11-30 07:19:56 +000076 setOperationAction(ISD::SINT_TO_FP, MVT::i64, Custom);
Andrew Lenharthcd804962005-11-30 16:10:29 +000077 setOperationAction(ISD::FP_TO_UINT, MVT::i64, Expand);
78 setOperationAction(ISD::FP_TO_SINT, MVT::i64, Custom);
79
Andrew Lenharth120ab482005-09-29 22:54:56 +000080 if (!TM.getSubtarget<AlphaSubtarget>().hasCT()) {
Andrew Lenharthaa38ce42005-09-02 18:46:02 +000081 setOperationAction(ISD::CTPOP , MVT::i64 , Expand);
82 setOperationAction(ISD::CTTZ , MVT::i64 , Expand);
83 setOperationAction(ISD::CTLZ , MVT::i64 , Expand);
84 }
Nate Begemand88fc032006-01-14 03:14:10 +000085 setOperationAction(ISD::BSWAP , MVT::i64, Expand);
Nate Begeman35ef9132006-01-11 21:21:00 +000086 setOperationAction(ISD::ROTL , MVT::i64, Expand);
87 setOperationAction(ISD::ROTR , MVT::i64, Expand);
Andrew Lenharthaa38ce42005-09-02 18:46:02 +000088
Andrew Lenharth53d89702005-12-25 01:34:27 +000089 setOperationAction(ISD::SREM , MVT::i64, Custom);
90 setOperationAction(ISD::UREM , MVT::i64, Custom);
91 setOperationAction(ISD::SDIV , MVT::i64, Custom);
92 setOperationAction(ISD::UDIV , MVT::i64, Custom);
Andrew Lenharthafe3f492006-04-03 03:18:59 +000093
Andrew Lenharth1b19ef02008-10-07 02:10:26 +000094 setOperationAction(ISD::ADDC , MVT::i64, Expand);
95 setOperationAction(ISD::ADDE , MVT::i64, Expand);
96 setOperationAction(ISD::SUBC , MVT::i64, Expand);
97 setOperationAction(ISD::SUBE , MVT::i64, Expand);
98
Chris Lattnerd2a27ee2008-10-09 04:50:56 +000099 setOperationAction(ISD::UMUL_LOHI, MVT::i64, Expand);
Andrew Lenharth683a9222008-11-11 06:06:07 +0000100 setOperationAction(ISD::SMUL_LOHI, MVT::i64, Expand);
Chris Lattnerd2a27ee2008-10-09 04:50:56 +0000101
Andrew Lenharth1b19ef02008-10-07 02:10:26 +0000102
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000103 // We don't support sin/cos/sqrt/pow
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000104 setOperationAction(ISD::FSIN , MVT::f64, Expand);
105 setOperationAction(ISD::FCOS , MVT::f64, Expand);
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000106 setOperationAction(ISD::FSIN , MVT::f32, Expand);
107 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Andrew Lenharth39424472006-01-19 21:10:38 +0000108
109 setOperationAction(ISD::FSQRT, MVT::f64, Expand);
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000110 setOperationAction(ISD::FSQRT, MVT::f32, Expand);
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000111
112 setOperationAction(ISD::FPOW , MVT::f32, Expand);
113 setOperationAction(ISD::FPOW , MVT::f64, Expand);
Dale Johannesen7794f2a2008-09-04 00:47:13 +0000114
Andrew Lenharthb2156f92005-11-30 17:11:20 +0000115 setOperationAction(ISD::SETCC, MVT::f32, Promote);
Chris Lattnerf73bae12005-11-29 06:16:21 +0000116
Andrew Lenharth3553d862007-01-24 21:09:16 +0000117 setOperationAction(ISD::BIT_CONVERT, MVT::f32, Promote);
118
Chris Lattnerf73bae12005-11-29 06:16:21 +0000119 // We don't have line number support yet.
Dan Gohman7f460202008-06-30 20:59:49 +0000120 setOperationAction(ISD::DBG_STOPPOINT, MVT::Other, Expand);
Jim Laskeye0bce712006-01-05 01:47:43 +0000121 setOperationAction(ISD::DEBUG_LOC, MVT::Other, Expand);
Dan Gohman44066042008-07-01 00:05:16 +0000122 setOperationAction(ISD::DBG_LABEL, MVT::Other, Expand);
123 setOperationAction(ISD::EH_LABEL, MVT::Other, Expand);
Chris Lattnerb99329e2006-01-13 02:42:53 +0000124
125 // Not implemented yet.
126 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
127 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
Andrew Lenharth739027e2006-01-16 21:22:38 +0000128 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i64, Expand);
129
Bill Wendling056292f2008-09-16 21:48:12 +0000130 // We want to legalize GlobalAddress and ConstantPool and
131 // ExternalSymbols nodes into the appropriate instructions to
132 // materialize the address.
Andrew Lenharth53d89702005-12-25 01:34:27 +0000133 setOperationAction(ISD::GlobalAddress, MVT::i64, Custom);
134 setOperationAction(ISD::ConstantPool, MVT::i64, Custom);
Bill Wendling056292f2008-09-16 21:48:12 +0000135 setOperationAction(ISD::ExternalSymbol, MVT::i64, Custom);
Lauro Ramos Venancio75ce0102007-07-11 17:19:51 +0000136 setOperationAction(ISD::GlobalTLSAddress, MVT::i64, Custom);
Andrew Lenharth4e629512005-12-24 05:36:33 +0000137
Andrew Lenharth0e538792006-01-25 21:54:38 +0000138 setOperationAction(ISD::VASTART, MVT::Other, Custom);
Andrew Lenharth677c4f22006-01-25 23:33:32 +0000139 setOperationAction(ISD::VAEND, MVT::Other, Expand);
Andrew Lenharth0e538792006-01-25 21:54:38 +0000140 setOperationAction(ISD::VACOPY, MVT::Other, Custom);
Andrew Lenharth5f8f0e22006-01-25 22:28:07 +0000141 setOperationAction(ISD::VAARG, MVT::Other, Custom);
Nate Begeman0aed7842006-01-28 03:14:31 +0000142 setOperationAction(ISD::VAARG, MVT::i32, Custom);
Andrew Lenharth0e538792006-01-25 21:54:38 +0000143
Andrew Lenharthf2b806a2006-06-12 18:09:24 +0000144 setOperationAction(ISD::RET, MVT::Other, Custom);
145
Andrew Lenharthea4f9d52006-09-18 18:01:03 +0000146 setOperationAction(ISD::JumpTable, MVT::i64, Custom);
Andrew Lenharth0607a2f2006-09-24 19:46:56 +0000147 setOperationAction(ISD::JumpTable, MVT::i32, Custom);
Andrew Lenharthea4f9d52006-09-18 18:01:03 +0000148
Andrew Lenharth739027e2006-01-16 21:22:38 +0000149 setStackPointerRegisterToSaveRestore(Alpha::R30);
150
Dale Johannesenf04afdb2007-08-30 00:23:21 +0000151 addLegalFPImmediate(APFloat(+0.0)); //F31
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000152 addLegalFPImmediate(APFloat(+0.0f)); //F31
Dale Johannesenf04afdb2007-08-30 00:23:21 +0000153 addLegalFPImmediate(APFloat(-0.0)); //-F31
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000154 addLegalFPImmediate(APFloat(-0.0f)); //-F31
Andrew Lenharth7f0db912005-11-30 07:19:56 +0000155
Andrew Lenharth89c0b4a2006-09-05 00:22:25 +0000156 setJumpBufSize(272);
157 setJumpBufAlignment(16);
158
Andrew Lenharth7f0db912005-11-30 07:19:56 +0000159 computeRegisterProperties();
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000160}
161
Duncan Sands5480c042009-01-01 15:52:00 +0000162MVT AlphaTargetLowering::getSetCCResultType(MVT VT) const {
Scott Michel5b8f82e2008-03-10 15:42:14 +0000163 return MVT::i64;
164}
165
Andrew Lenharth84a06052006-01-16 19:53:25 +0000166const char *AlphaTargetLowering::getTargetNodeName(unsigned Opcode) const {
167 switch (Opcode) {
168 default: return 0;
Andrew Lenharth84a06052006-01-16 19:53:25 +0000169 case AlphaISD::CVTQT_: return "Alpha::CVTQT_";
170 case AlphaISD::CVTQS_: return "Alpha::CVTQS_";
171 case AlphaISD::CVTTQ_: return "Alpha::CVTTQ_";
172 case AlphaISD::GPRelHi: return "Alpha::GPRelHi";
173 case AlphaISD::GPRelLo: return "Alpha::GPRelLo";
174 case AlphaISD::RelLit: return "Alpha::RelLit";
Andrew Lenharth0e4dd012006-06-13 18:27:39 +0000175 case AlphaISD::GlobalRetAddr: return "Alpha::GlobalRetAddr";
Chris Lattner2d90bd52006-01-27 23:39:00 +0000176 case AlphaISD::CALL: return "Alpha::CALL";
Andrew Lenharth84a06052006-01-16 19:53:25 +0000177 case AlphaISD::DivCall: return "Alpha::DivCall";
Andrew Lenharthf2b806a2006-06-12 18:09:24 +0000178 case AlphaISD::RET_FLAG: return "Alpha::RET_FLAG";
Andrew Lenharthf81173f2006-10-31 16:49:55 +0000179 case AlphaISD::COND_BRANCH_I: return "Alpha::COND_BRANCH_I";
180 case AlphaISD::COND_BRANCH_F: return "Alpha::COND_BRANCH_F";
Andrew Lenharth84a06052006-01-16 19:53:25 +0000181 }
182}
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000183
Dan Gohman475871a2008-07-27 21:46:04 +0000184static SDValue LowerJumpTable(SDValue Op, SelectionDAG &DAG) {
Duncan Sands83ec4b62008-06-06 12:08:01 +0000185 MVT PtrVT = Op.getValueType();
Andrew Lenharthea4f9d52006-09-18 18:01:03 +0000186 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
Dan Gohman475871a2008-07-27 21:46:04 +0000187 SDValue JTI = DAG.getTargetJumpTable(JT->getIndex(), PtrVT);
188 SDValue Zero = DAG.getConstant(0, PtrVT);
Andrew Lenharthea4f9d52006-09-18 18:01:03 +0000189
Dan Gohman475871a2008-07-27 21:46:04 +0000190 SDValue Hi = DAG.getNode(AlphaISD::GPRelHi, MVT::i64, JTI,
Anton Korobeynikovbed29462007-04-16 18:10:23 +0000191 DAG.getNode(ISD::GLOBAL_OFFSET_TABLE, MVT::i64));
Dan Gohman475871a2008-07-27 21:46:04 +0000192 SDValue Lo = DAG.getNode(AlphaISD::GPRelLo, MVT::i64, JTI, Hi);
Andrew Lenharthea4f9d52006-09-18 18:01:03 +0000193 return Lo;
194}
195
Chris Lattnere21492b2006-08-11 17:19:54 +0000196//http://www.cs.arizona.edu/computer.help/policy/DIGITAL_unix/
197//AA-PY8AC-TET1_html/callCH3.html#BLOCK21
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000198
199//For now, just use variable size stack frame format
200
201//In a standard call, the first six items are passed in registers $16
202//- $21 and/or registers $f16 - $f21. (See Section 4.1.2 for details
203//of argument-to-register correspondence.) The remaining items are
204//collected in a memory argument list that is a naturally aligned
205//array of quadwords. In a standard call, this list, if present, must
206//be passed at 0(SP).
207//7 ... n 0(SP) ... (n-7)*8(SP)
208
209// //#define FP $15
210// //#define RA $26
211// //#define PV $27
212// //#define GP $29
213// //#define SP $30
214
Dan Gohman475871a2008-07-27 21:46:04 +0000215static SDValue LowerFORMAL_ARGUMENTS(SDValue Op, SelectionDAG &DAG,
Anton Korobeynikovbed29462007-04-16 18:10:23 +0000216 int &VarArgsBase,
217 int &VarArgsOffset) {
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000218 MachineFunction &MF = DAG.getMachineFunction();
219 MachineFrameInfo *MFI = MF.getFrameInfo();
Dan Gohman475871a2008-07-27 21:46:04 +0000220 std::vector<SDValue> ArgValues;
221 SDValue Root = Op.getOperand(0);
Andrew Lenharthf2b806a2006-06-12 18:09:24 +0000222
Andrew Lenharthb4eb0922006-10-11 16:24:51 +0000223 AddLiveIn(MF, Alpha::R29, &Alpha::GPRCRegClass); //GP
224 AddLiveIn(MF, Alpha::R26, &Alpha::GPRCRegClass); //RA
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000225
Andrew Lenharthf71df332005-09-04 06:12:19 +0000226 unsigned args_int[] = {
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000227 Alpha::R16, Alpha::R17, Alpha::R18, Alpha::R19, Alpha::R20, Alpha::R21};
Andrew Lenharthf71df332005-09-04 06:12:19 +0000228 unsigned args_float[] = {
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000229 Alpha::F16, Alpha::F17, Alpha::F18, Alpha::F19, Alpha::F20, Alpha::F21};
Andrew Lenharthf2b806a2006-06-12 18:09:24 +0000230
Gabor Greifba36cb52008-08-28 21:40:38 +0000231 for (unsigned ArgNo = 0, e = Op.getNode()->getNumValues()-1; ArgNo != e; ++ArgNo) {
Dan Gohman475871a2008-07-27 21:46:04 +0000232 SDValue argt;
Duncan Sands83ec4b62008-06-06 12:08:01 +0000233 MVT ObjectVT = Op.getValue(ArgNo).getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +0000234 SDValue ArgVal;
Andrew Lenharthf2b806a2006-06-12 18:09:24 +0000235
236 if (ArgNo < 6) {
Duncan Sands83ec4b62008-06-06 12:08:01 +0000237 switch (ObjectVT.getSimpleVT()) {
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000238 default:
Duncan Sands83ec4b62008-06-06 12:08:01 +0000239 assert(false && "Invalid value type!");
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000240 case MVT::f64:
Andrew Lenharthf2b806a2006-06-12 18:09:24 +0000241 args_float[ArgNo] = AddLiveIn(MF, args_float[ArgNo],
Anton Korobeynikovbed29462007-04-16 18:10:23 +0000242 &Alpha::F8RCRegClass);
Andrew Lenharthf2b806a2006-06-12 18:09:24 +0000243 ArgVal = DAG.getCopyFromReg(Root, args_float[ArgNo], ObjectVT);
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000244 break;
Andrew Lenharthd1aab352006-06-21 01:00:43 +0000245 case MVT::f32:
246 args_float[ArgNo] = AddLiveIn(MF, args_float[ArgNo],
Anton Korobeynikovbed29462007-04-16 18:10:23 +0000247 &Alpha::F4RCRegClass);
Andrew Lenharthd1aab352006-06-21 01:00:43 +0000248 ArgVal = DAG.getCopyFromReg(Root, args_float[ArgNo], ObjectVT);
249 break;
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000250 case MVT::i64:
Andrew Lenharthf2b806a2006-06-12 18:09:24 +0000251 args_int[ArgNo] = AddLiveIn(MF, args_int[ArgNo],
Anton Korobeynikovbed29462007-04-16 18:10:23 +0000252 &Alpha::GPRCRegClass);
Andrew Lenharthf2b806a2006-06-12 18:09:24 +0000253 ArgVal = DAG.getCopyFromReg(Root, args_int[ArgNo], MVT::i64);
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000254 break;
255 }
256 } else { //more args
257 // Create the frame index object for this incoming parameter...
Andrew Lenharthf2b806a2006-06-12 18:09:24 +0000258 int FI = MFI->CreateFixedObject(8, 8 * (ArgNo - 6));
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000259
260 // Create the SelectionDAG nodes corresponding to a load
261 //from this parameter
Dan Gohman475871a2008-07-27 21:46:04 +0000262 SDValue FIN = DAG.getFrameIndex(FI, MVT::i64);
Evan Cheng466685d2006-10-09 20:57:25 +0000263 ArgVal = DAG.getLoad(ObjectVT, Root, FIN, NULL, 0);
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000264 }
Andrew Lenharthf2b806a2006-06-12 18:09:24 +0000265 ArgValues.push_back(ArgVal);
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000266 }
267
268 // If the functions takes variable number of arguments, copy all regs to stack
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000269 bool isVarArg = cast<ConstantSDNode>(Op.getOperand(2))->getZExtValue() != 0;
Andrew Lenharthf2b806a2006-06-12 18:09:24 +0000270 if (isVarArg) {
Gabor Greifba36cb52008-08-28 21:40:38 +0000271 VarArgsOffset = (Op.getNode()->getNumValues()-1) * 8;
Dan Gohman475871a2008-07-27 21:46:04 +0000272 std::vector<SDValue> LS;
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000273 for (int i = 0; i < 6; ++i) {
Dan Gohman6f0d0242008-02-10 18:45:23 +0000274 if (TargetRegisterInfo::isPhysicalRegister(args_int[i]))
Andrew Lenharthf2b806a2006-06-12 18:09:24 +0000275 args_int[i] = AddLiveIn(MF, args_int[i], &Alpha::GPRCRegClass);
Dan Gohman475871a2008-07-27 21:46:04 +0000276 SDValue argt = DAG.getCopyFromReg(Root, args_int[i], MVT::i64);
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000277 int FI = MFI->CreateFixedObject(8, -8 * (6 - i));
278 if (i == 0) VarArgsBase = FI;
Dan Gohman475871a2008-07-27 21:46:04 +0000279 SDValue SDFI = DAG.getFrameIndex(FI, MVT::i64);
Evan Cheng8b2794a2006-10-13 21:14:26 +0000280 LS.push_back(DAG.getStore(Root, argt, SDFI, NULL, 0));
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000281
Dan Gohman6f0d0242008-02-10 18:45:23 +0000282 if (TargetRegisterInfo::isPhysicalRegister(args_float[i]))
Andrew Lenharthf2b806a2006-06-12 18:09:24 +0000283 args_float[i] = AddLiveIn(MF, args_float[i], &Alpha::F8RCRegClass);
284 argt = DAG.getCopyFromReg(Root, args_float[i], MVT::f64);
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000285 FI = MFI->CreateFixedObject(8, - 8 * (12 - i));
286 SDFI = DAG.getFrameIndex(FI, MVT::i64);
Evan Cheng8b2794a2006-10-13 21:14:26 +0000287 LS.push_back(DAG.getStore(Root, argt, SDFI, NULL, 0));
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000288 }
289
290 //Set up a token factor with all the stack traffic
Chris Lattnere2199452006-08-11 17:38:39 +0000291 Root = DAG.getNode(ISD::TokenFactor, MVT::Other, &LS[0], LS.size());
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000292 }
293
Andrew Lenharthf2b806a2006-06-12 18:09:24 +0000294 ArgValues.push_back(Root);
295
296 // Return the new list of results.
Duncan Sandsaaffa052008-12-01 11:41:29 +0000297 return DAG.getNode(ISD::MERGE_VALUES, Op.getNode()->getVTList(),
298 &ArgValues[0], ArgValues.size());
Andrew Lenharthf2b806a2006-06-12 18:09:24 +0000299}
300
Dan Gohman475871a2008-07-27 21:46:04 +0000301static SDValue LowerRET(SDValue Op, SelectionDAG &DAG) {
302 SDValue Copy = DAG.getCopyToReg(Op.getOperand(0), Alpha::R26,
Anton Korobeynikovbed29462007-04-16 18:10:23 +0000303 DAG.getNode(AlphaISD::GlobalRetAddr,
304 MVT::i64),
Dan Gohman475871a2008-07-27 21:46:04 +0000305 SDValue());
Andrew Lenharthf2b806a2006-06-12 18:09:24 +0000306 switch (Op.getNumOperands()) {
307 default:
308 assert(0 && "Do not know how to return this many arguments!");
309 abort();
310 case 1:
Andrew Lenharth0e4dd012006-06-13 18:27:39 +0000311 break;
Dan Gohman475871a2008-07-27 21:46:04 +0000312 //return SDValue(); // ret void is legal
Andrew Lenharthf2b806a2006-06-12 18:09:24 +0000313 case 3: {
Duncan Sands83ec4b62008-06-06 12:08:01 +0000314 MVT ArgVT = Op.getOperand(1).getValueType();
Andrew Lenharthf2b806a2006-06-12 18:09:24 +0000315 unsigned ArgReg;
Duncan Sands83ec4b62008-06-06 12:08:01 +0000316 if (ArgVT.isInteger())
Andrew Lenharthf2b806a2006-06-12 18:09:24 +0000317 ArgReg = Alpha::R0;
318 else {
Duncan Sands83ec4b62008-06-06 12:08:01 +0000319 assert(ArgVT.isFloatingPoint());
Andrew Lenharthf2b806a2006-06-12 18:09:24 +0000320 ArgReg = Alpha::F0;
321 }
Andrew Lenharth0e4dd012006-06-13 18:27:39 +0000322 Copy = DAG.getCopyToReg(Copy, ArgReg, Op.getOperand(1), Copy.getValue(1));
Chris Lattner84bc5422007-12-31 04:13:23 +0000323 if (DAG.getMachineFunction().getRegInfo().liveout_empty())
324 DAG.getMachineFunction().getRegInfo().addLiveOut(ArgReg);
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000325 break;
326 }
Andrew Lenharth1b19ef02008-10-07 02:10:26 +0000327 case 5: {
328 MVT ArgVT = Op.getOperand(1).getValueType();
329 unsigned ArgReg1, ArgReg2;
330 if (ArgVT.isInteger()) {
331 ArgReg1 = Alpha::R0;
332 ArgReg2 = Alpha::R1;
333 } else {
334 assert(ArgVT.isFloatingPoint());
335 ArgReg1 = Alpha::F0;
336 ArgReg2 = Alpha::F1;
337 }
338 Copy = DAG.getCopyToReg(Copy, ArgReg1, Op.getOperand(1), Copy.getValue(1));
339 if (std::find(DAG.getMachineFunction().getRegInfo().liveout_begin(),
340 DAG.getMachineFunction().getRegInfo().liveout_end(), ArgReg1)
341 == DAG.getMachineFunction().getRegInfo().liveout_end())
342 DAG.getMachineFunction().getRegInfo().addLiveOut(ArgReg1);
343 Copy = DAG.getCopyToReg(Copy, ArgReg2, Op.getOperand(3), Copy.getValue(1));
344 if (std::find(DAG.getMachineFunction().getRegInfo().liveout_begin(),
345 DAG.getMachineFunction().getRegInfo().liveout_end(), ArgReg2)
346 == DAG.getMachineFunction().getRegInfo().liveout_end())
347 DAG.getMachineFunction().getRegInfo().addLiveOut(ArgReg2);
348 break;
349 }
Andrew Lenharthf2b806a2006-06-12 18:09:24 +0000350 }
351 return DAG.getNode(AlphaISD::RET_FLAG, MVT::Other, Copy, Copy.getValue(1));
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000352}
353
Dan Gohman475871a2008-07-27 21:46:04 +0000354std::pair<SDValue, SDValue>
355AlphaTargetLowering::LowerCallTo(SDValue Chain, const Type *RetTy,
Duncan Sands00fee652008-02-14 17:28:50 +0000356 bool RetSExt, bool RetZExt, bool isVarArg,
Dale Johannesen86098bd2008-09-26 19:31:26 +0000357 bool isInreg, unsigned CallingConv,
358 bool isTailCall, SDValue Callee,
359 ArgListTy &Args, SelectionDAG &DAG) {
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000360 int NumBytes = 0;
361 if (Args.size() > 6)
362 NumBytes = (Args.size() - 6) * 8;
363
Chris Lattnere563bbc2008-10-11 22:08:30 +0000364 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
Dan Gohman475871a2008-07-27 21:46:04 +0000365 std::vector<SDValue> args_to_use;
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000366 for (unsigned i = 0, e = Args.size(); i != e; ++i)
367 {
Duncan Sands83ec4b62008-06-06 12:08:01 +0000368 switch (getValueType(Args[i].Ty).getSimpleVT()) {
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000369 default: assert(0 && "Unexpected ValueType for argument!");
370 case MVT::i1:
371 case MVT::i8:
372 case MVT::i16:
373 case MVT::i32:
374 // Promote the integer to 64 bits. If the input type is signed use a
375 // sign extend, otherwise use a zero extend.
Anton Korobeynikovd0b82b32007-03-07 16:25:09 +0000376 if (Args[i].isSExt)
Reid Spencer47857812006-12-31 05:55:36 +0000377 Args[i].Node = DAG.getNode(ISD::SIGN_EXTEND, MVT::i64, Args[i].Node);
Anton Korobeynikovd0b82b32007-03-07 16:25:09 +0000378 else if (Args[i].isZExt)
Reid Spencer47857812006-12-31 05:55:36 +0000379 Args[i].Node = DAG.getNode(ISD::ZERO_EXTEND, MVT::i64, Args[i].Node);
Anton Korobeynikovd0b82b32007-03-07 16:25:09 +0000380 else
381 Args[i].Node = DAG.getNode(ISD::ANY_EXTEND, MVT::i64, Args[i].Node);
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000382 break;
383 case MVT::i64:
384 case MVT::f64:
385 case MVT::f32:
386 break;
387 }
Reid Spencer47857812006-12-31 05:55:36 +0000388 args_to_use.push_back(Args[i].Node);
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000389 }
390
Duncan Sands83ec4b62008-06-06 12:08:01 +0000391 std::vector<MVT> RetVals;
392 MVT RetTyVT = getValueType(RetTy);
393 MVT ActualRetTyVT = RetTyVT;
Duncan Sands8e4eb092008-06-08 20:54:56 +0000394 if (RetTyVT.getSimpleVT() >= MVT::i1 && RetTyVT.getSimpleVT() <= MVT::i32)
Andrew Lenharth46a776e2005-09-06 17:00:23 +0000395 ActualRetTyVT = MVT::i64;
396
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000397 if (RetTyVT != MVT::isVoid)
Andrew Lenharth46a776e2005-09-06 17:00:23 +0000398 RetVals.push_back(ActualRetTyVT);
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000399 RetVals.push_back(MVT::Other);
400
Dan Gohman475871a2008-07-27 21:46:04 +0000401 std::vector<SDValue> Ops;
Chris Lattner2d90bd52006-01-27 23:39:00 +0000402 Ops.push_back(Chain);
403 Ops.push_back(Callee);
404 Ops.insert(Ops.end(), args_to_use.begin(), args_to_use.end());
Dan Gohman475871a2008-07-27 21:46:04 +0000405 SDValue TheCall = DAG.getNode(AlphaISD::CALL, RetVals, &Ops[0], Ops.size());
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000406 Chain = TheCall.getValue(RetTyVT != MVT::isVoid);
Chris Lattnere563bbc2008-10-11 22:08:30 +0000407 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
408 DAG.getIntPtrConstant(0, true), SDValue());
Dan Gohman475871a2008-07-27 21:46:04 +0000409 SDValue RetVal = TheCall;
Andrew Lenharth46a776e2005-09-06 17:00:23 +0000410
411 if (RetTyVT != ActualRetTyVT) {
Duncan Sands00fee652008-02-14 17:28:50 +0000412 ISD::NodeType AssertKind = ISD::DELETED_NODE;
413 if (RetSExt)
414 AssertKind = ISD::AssertSext;
415 else if (RetZExt)
416 AssertKind = ISD::AssertZext;
417
418 if (AssertKind != ISD::DELETED_NODE)
419 RetVal = DAG.getNode(AssertKind, MVT::i64, RetVal,
420 DAG.getValueType(RetTyVT));
421
Andrew Lenharth46a776e2005-09-06 17:00:23 +0000422 RetVal = DAG.getNode(ISD::TRUNCATE, RetTyVT, RetVal);
423 }
424
425 return std::make_pair(RetVal, Chain);
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000426}
427
Dan Gohman475871a2008-07-27 21:46:04 +0000428void AlphaTargetLowering::LowerVAARG(SDNode *N, SDValue &Chain,
429 SDValue &DataPtr, SelectionDAG &DAG) {
Duncan Sands126d9072008-07-04 11:47:58 +0000430 Chain = N->getOperand(0);
Dan Gohman475871a2008-07-27 21:46:04 +0000431 SDValue VAListP = N->getOperand(1);
Duncan Sands126d9072008-07-04 11:47:58 +0000432 const Value *VAListS = cast<SrcValueSDNode>(N->getOperand(2))->getValue();
433
Dan Gohman475871a2008-07-27 21:46:04 +0000434 SDValue Base = DAG.getLoad(MVT::i64, Chain, VAListP, VAListS, 0);
435 SDValue Tmp = DAG.getNode(ISD::ADD, MVT::i64, VAListP,
Duncan Sands126d9072008-07-04 11:47:58 +0000436 DAG.getConstant(8, MVT::i64));
Dan Gohman475871a2008-07-27 21:46:04 +0000437 SDValue Offset = DAG.getExtLoad(ISD::SEXTLOAD, MVT::i64, Base.getValue(1),
Duncan Sands126d9072008-07-04 11:47:58 +0000438 Tmp, NULL, 0, MVT::i32);
439 DataPtr = DAG.getNode(ISD::ADD, MVT::i64, Base, Offset);
440 if (N->getValueType(0).isFloatingPoint())
441 {
442 //if fp && Offset < 6*8, then subtract 6*8 from DataPtr
Dan Gohman475871a2008-07-27 21:46:04 +0000443 SDValue FPDataPtr = DAG.getNode(ISD::SUB, MVT::i64, DataPtr,
Duncan Sands126d9072008-07-04 11:47:58 +0000444 DAG.getConstant(8*6, MVT::i64));
Dan Gohman475871a2008-07-27 21:46:04 +0000445 SDValue CC = DAG.getSetCC(MVT::i64, Offset,
Duncan Sands126d9072008-07-04 11:47:58 +0000446 DAG.getConstant(8*6, MVT::i64), ISD::SETLT);
447 DataPtr = DAG.getNode(ISD::SELECT, MVT::i64, CC, FPDataPtr, DataPtr);
448 }
449
Dan Gohman475871a2008-07-27 21:46:04 +0000450 SDValue NewOffset = DAG.getNode(ISD::ADD, MVT::i64, Offset,
Duncan Sands126d9072008-07-04 11:47:58 +0000451 DAG.getConstant(8, MVT::i64));
452 Chain = DAG.getTruncStore(Offset.getValue(1), NewOffset, Tmp, NULL, 0,
453 MVT::i32);
454}
455
Andrew Lenharth7f0db912005-11-30 07:19:56 +0000456/// LowerOperation - Provide custom lowering hooks for some operations.
457///
Dan Gohman475871a2008-07-27 21:46:04 +0000458SDValue AlphaTargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) {
Andrew Lenharth7f0db912005-11-30 07:19:56 +0000459 switch (Op.getOpcode()) {
Andrew Lenharthf2b806a2006-06-12 18:09:24 +0000460 default: assert(0 && "Wasn't expecting to be able to lower this!");
461 case ISD::FORMAL_ARGUMENTS: return LowerFORMAL_ARGUMENTS(Op, DAG,
Anton Korobeynikovbed29462007-04-16 18:10:23 +0000462 VarArgsBase,
463 VarArgsOffset);
Andrew Lenharthb4eb0922006-10-11 16:24:51 +0000464
465 case ISD::RET: return LowerRET(Op,DAG);
Andrew Lenharthea4f9d52006-09-18 18:01:03 +0000466 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
467
Andrew Lenharth1b19ef02008-10-07 02:10:26 +0000468 case ISD::INTRINSIC_WO_CHAIN: {
469 unsigned IntNo = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
470 switch (IntNo) {
471 default: break; // Don't custom lower most intrinsics.
472 case Intrinsic::alpha_umulh:
473 return DAG.getNode(ISD::MULHU, MVT::i64, Op.getOperand(1), Op.getOperand(2));
474 }
475 }
476
Andrew Lenharth7f0db912005-11-30 07:19:56 +0000477 case ISD::SINT_TO_FP: {
Duncan Sands83ec4b62008-06-06 12:08:01 +0000478 assert(Op.getOperand(0).getValueType() == MVT::i64 &&
Andrew Lenharth7f0db912005-11-30 07:19:56 +0000479 "Unhandled SINT_TO_FP type in custom expander!");
Dan Gohman475871a2008-07-27 21:46:04 +0000480 SDValue LD;
Duncan Sands83ec4b62008-06-06 12:08:01 +0000481 bool isDouble = Op.getValueType() == MVT::f64;
Andrew Lenharth3553d862007-01-24 21:09:16 +0000482 LD = DAG.getNode(ISD::BIT_CONVERT, MVT::f64, Op.getOperand(0));
Dan Gohman475871a2008-07-27 21:46:04 +0000483 SDValue FP = DAG.getNode(isDouble?AlphaISD::CVTQT_:AlphaISD::CVTQS_,
Andrew Lenharth7f0db912005-11-30 07:19:56 +0000484 isDouble?MVT::f64:MVT::f32, LD);
485 return FP;
486 }
Andrew Lenharthcd804962005-11-30 16:10:29 +0000487 case ISD::FP_TO_SINT: {
Duncan Sands83ec4b62008-06-06 12:08:01 +0000488 bool isDouble = Op.getOperand(0).getValueType() == MVT::f64;
Dan Gohman475871a2008-07-27 21:46:04 +0000489 SDValue src = Op.getOperand(0);
Andrew Lenharthcd804962005-11-30 16:10:29 +0000490
491 if (!isDouble) //Promote
492 src = DAG.getNode(ISD::FP_EXTEND, MVT::f64, src);
493
494 src = DAG.getNode(AlphaISD::CVTTQ_, MVT::f64, src);
495
Andrew Lenharth3553d862007-01-24 21:09:16 +0000496 return DAG.getNode(ISD::BIT_CONVERT, MVT::i64, src);
Andrew Lenharth7f0db912005-11-30 07:19:56 +0000497 }
Andrew Lenharth4e629512005-12-24 05:36:33 +0000498 case ISD::ConstantPool: {
Evan Chengb8973bd2006-01-31 22:23:14 +0000499 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Evan Chengc356a572006-09-12 21:04:05 +0000500 Constant *C = CP->getConstVal();
Dan Gohman475871a2008-07-27 21:46:04 +0000501 SDValue CPI = DAG.getTargetConstantPool(C, MVT::i64, CP->getAlignment());
Andrew Lenharth4e629512005-12-24 05:36:33 +0000502
Dan Gohman475871a2008-07-27 21:46:04 +0000503 SDValue Hi = DAG.getNode(AlphaISD::GPRelHi, MVT::i64, CPI,
Anton Korobeynikovbed29462007-04-16 18:10:23 +0000504 DAG.getNode(ISD::GLOBAL_OFFSET_TABLE, MVT::i64));
Dan Gohman475871a2008-07-27 21:46:04 +0000505 SDValue Lo = DAG.getNode(AlphaISD::GPRelLo, MVT::i64, CPI, Hi);
Andrew Lenharth4e629512005-12-24 05:36:33 +0000506 return Lo;
507 }
Lauro Ramos Venancio75ce0102007-07-11 17:19:51 +0000508 case ISD::GlobalTLSAddress:
509 assert(0 && "TLS not implemented for Alpha.");
Andrew Lenharth4e629512005-12-24 05:36:33 +0000510 case ISD::GlobalAddress: {
511 GlobalAddressSDNode *GSDN = cast<GlobalAddressSDNode>(Op);
512 GlobalValue *GV = GSDN->getGlobal();
Dan Gohman475871a2008-07-27 21:46:04 +0000513 SDValue GA = DAG.getTargetGlobalAddress(GV, MVT::i64, GSDN->getOffset());
Andrew Lenharth4e629512005-12-24 05:36:33 +0000514
Reid Spencer5cbf9852007-01-30 20:08:39 +0000515 // if (!GV->hasWeakLinkage() && !GV->isDeclaration() && !GV->hasLinkOnceLinkage()) {
Andrew Lenharth3e2c7452006-04-06 23:18:45 +0000516 if (GV->hasInternalLinkage()) {
Dan Gohman475871a2008-07-27 21:46:04 +0000517 SDValue Hi = DAG.getNode(AlphaISD::GPRelHi, MVT::i64, GA,
Anton Korobeynikovbed29462007-04-16 18:10:23 +0000518 DAG.getNode(ISD::GLOBAL_OFFSET_TABLE, MVT::i64));
Dan Gohman475871a2008-07-27 21:46:04 +0000519 SDValue Lo = DAG.getNode(AlphaISD::GPRelLo, MVT::i64, GA, Hi);
Andrew Lenharth4e629512005-12-24 05:36:33 +0000520 return Lo;
521 } else
Andrew Lenharth82c3d8f2006-10-11 04:29:42 +0000522 return DAG.getNode(AlphaISD::RelLit, MVT::i64, GA,
Anton Korobeynikovbed29462007-04-16 18:10:23 +0000523 DAG.getNode(ISD::GLOBAL_OFFSET_TABLE, MVT::i64));
Andrew Lenharth4e629512005-12-24 05:36:33 +0000524 }
Bill Wendling056292f2008-09-16 21:48:12 +0000525 case ISD::ExternalSymbol: {
Andrew Lenharth53d89702005-12-25 01:34:27 +0000526 return DAG.getNode(AlphaISD::RelLit, MVT::i64,
Bill Wendling056292f2008-09-16 21:48:12 +0000527 DAG.getTargetExternalSymbol(cast<ExternalSymbolSDNode>(Op)
528 ->getSymbol(), MVT::i64),
Anton Korobeynikovbed29462007-04-16 18:10:23 +0000529 DAG.getNode(ISD::GLOBAL_OFFSET_TABLE, MVT::i64));
Andrew Lenharth53d89702005-12-25 01:34:27 +0000530 }
Bill Wendling056292f2008-09-16 21:48:12 +0000531
Andrew Lenharth53d89702005-12-25 01:34:27 +0000532 case ISD::UREM:
533 case ISD::SREM:
Andrew Lenharthccd9f982006-04-02 21:08:39 +0000534 //Expand only on constant case
535 if (Op.getOperand(1).getOpcode() == ISD::Constant) {
Gabor Greifba36cb52008-08-28 21:40:38 +0000536 MVT VT = Op.getNode()->getValueType(0);
537 SDValue Tmp1 = Op.getNode()->getOpcode() == ISD::UREM ?
538 BuildUDIV(Op.getNode(), DAG, NULL) :
539 BuildSDIV(Op.getNode(), DAG, NULL);
Andrew Lenharthccd9f982006-04-02 21:08:39 +0000540 Tmp1 = DAG.getNode(ISD::MUL, VT, Tmp1, Op.getOperand(1));
541 Tmp1 = DAG.getNode(ISD::SUB, VT, Op.getOperand(0), Tmp1);
542 return Tmp1;
543 }
544 //fall through
545 case ISD::SDIV:
546 case ISD::UDIV:
Duncan Sands83ec4b62008-06-06 12:08:01 +0000547 if (Op.getValueType().isInteger()) {
Andrew Lenharth253b9e72006-04-06 21:26:32 +0000548 if (Op.getOperand(1).getOpcode() == ISD::Constant)
Gabor Greifba36cb52008-08-28 21:40:38 +0000549 return Op.getOpcode() == ISD::SDIV ? BuildSDIV(Op.getNode(), DAG, NULL)
550 : BuildUDIV(Op.getNode(), DAG, NULL);
Andrew Lenharth53d89702005-12-25 01:34:27 +0000551 const char* opstr = 0;
Anton Korobeynikovbed29462007-04-16 18:10:23 +0000552 switch (Op.getOpcode()) {
Andrew Lenharth53d89702005-12-25 01:34:27 +0000553 case ISD::UREM: opstr = "__remqu"; break;
554 case ISD::SREM: opstr = "__remq"; break;
555 case ISD::UDIV: opstr = "__divqu"; break;
556 case ISD::SDIV: opstr = "__divq"; break;
557 }
Dan Gohman475871a2008-07-27 21:46:04 +0000558 SDValue Tmp1 = Op.getOperand(0),
Andrew Lenharth53d89702005-12-25 01:34:27 +0000559 Tmp2 = Op.getOperand(1),
Bill Wendling056292f2008-09-16 21:48:12 +0000560 Addr = DAG.getExternalSymbol(opstr, MVT::i64);
Andrew Lenharth53d89702005-12-25 01:34:27 +0000561 return DAG.getNode(AlphaISD::DivCall, MVT::i64, Addr, Tmp1, Tmp2);
562 }
563 break;
Andrew Lenharthcd804962005-11-30 16:10:29 +0000564
Nate Begemanacc398c2006-01-25 18:21:52 +0000565 case ISD::VAARG: {
Dan Gohman475871a2008-07-27 21:46:04 +0000566 SDValue Chain, DataPtr;
Gabor Greifba36cb52008-08-28 21:40:38 +0000567 LowerVAARG(Op.getNode(), Chain, DataPtr, DAG);
Andrew Lenharth66e49582006-01-23 21:51:33 +0000568
Dan Gohman475871a2008-07-27 21:46:04 +0000569 SDValue Result;
Nate Begemanacc398c2006-01-25 18:21:52 +0000570 if (Op.getValueType() == MVT::i32)
Duncan Sands126d9072008-07-04 11:47:58 +0000571 Result = DAG.getExtLoad(ISD::SEXTLOAD, MVT::i64, Chain, DataPtr,
Evan Cheng466685d2006-10-09 20:57:25 +0000572 NULL, 0, MVT::i32);
Nate Begemanacc398c2006-01-25 18:21:52 +0000573 else
Duncan Sands126d9072008-07-04 11:47:58 +0000574 Result = DAG.getLoad(Op.getValueType(), Chain, DataPtr, NULL, 0);
Nate Begemanacc398c2006-01-25 18:21:52 +0000575 return Result;
576 }
577 case ISD::VACOPY: {
Dan Gohman475871a2008-07-27 21:46:04 +0000578 SDValue Chain = Op.getOperand(0);
579 SDValue DestP = Op.getOperand(1);
580 SDValue SrcP = Op.getOperand(2);
Dan Gohman69de1932008-02-06 22:27:42 +0000581 const Value *DestS = cast<SrcValueSDNode>(Op.getOperand(3))->getValue();
582 const Value *SrcS = cast<SrcValueSDNode>(Op.getOperand(4))->getValue();
Nate Begemanacc398c2006-01-25 18:21:52 +0000583
Dan Gohman475871a2008-07-27 21:46:04 +0000584 SDValue Val = DAG.getLoad(getPointerTy(), Chain, SrcP, SrcS, 0);
585 SDValue Result = DAG.getStore(Val.getValue(1), Val, DestP, DestS, 0);
586 SDValue NP = DAG.getNode(ISD::ADD, MVT::i64, SrcP,
Nate Begemanacc398c2006-01-25 18:21:52 +0000587 DAG.getConstant(8, MVT::i64));
Evan Cheng466685d2006-10-09 20:57:25 +0000588 Val = DAG.getExtLoad(ISD::SEXTLOAD, MVT::i64, Result, NP, NULL,0, MVT::i32);
Dan Gohman475871a2008-07-27 21:46:04 +0000589 SDValue NPD = DAG.getNode(ISD::ADD, MVT::i64, DestP,
Nate Begemanacc398c2006-01-25 18:21:52 +0000590 DAG.getConstant(8, MVT::i64));
Evan Cheng8b2794a2006-10-13 21:14:26 +0000591 return DAG.getTruncStore(Val.getValue(1), Val, NPD, NULL, 0, MVT::i32);
Nate Begemanacc398c2006-01-25 18:21:52 +0000592 }
593 case ISD::VASTART: {
Dan Gohman475871a2008-07-27 21:46:04 +0000594 SDValue Chain = Op.getOperand(0);
595 SDValue VAListP = Op.getOperand(1);
Dan Gohman69de1932008-02-06 22:27:42 +0000596 const Value *VAListS = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Nate Begemanacc398c2006-01-25 18:21:52 +0000597
598 // vastart stores the address of the VarArgsBase and VarArgsOffset
Dan Gohman475871a2008-07-27 21:46:04 +0000599 SDValue FR = DAG.getFrameIndex(VarArgsBase, MVT::i64);
600 SDValue S1 = DAG.getStore(Chain, FR, VAListP, VAListS, 0);
601 SDValue SA2 = DAG.getNode(ISD::ADD, MVT::i64, VAListP,
Nate Begemanacc398c2006-01-25 18:21:52 +0000602 DAG.getConstant(8, MVT::i64));
Evan Cheng8b2794a2006-10-13 21:14:26 +0000603 return DAG.getTruncStore(S1, DAG.getConstant(VarArgsOffset, MVT::i64),
604 SA2, NULL, 0, MVT::i32);
Nate Begemanacc398c2006-01-25 18:21:52 +0000605 }
Andrew Lenharthac5a5452007-02-08 17:37:41 +0000606 case ISD::RETURNADDR:
607 return DAG.getNode(AlphaISD::GlobalRetAddr, MVT::i64);
608 //FIXME: implement
Nate Begemanbcc5f362007-01-29 22:58:52 +0000609 case ISD::FRAMEADDR: break;
Andrew Lenharthcd804962005-11-30 16:10:29 +0000610 }
Jim Laskey62819f32007-02-21 22:54:50 +0000611
Dan Gohman475871a2008-07-27 21:46:04 +0000612 return SDValue();
Andrew Lenharth7f0db912005-11-30 07:19:56 +0000613}
Nate Begeman0aed7842006-01-28 03:14:31 +0000614
Duncan Sands1607f052008-12-01 11:39:25 +0000615void AlphaTargetLowering::ReplaceNodeResults(SDNode *N,
616 SmallVectorImpl<SDValue>&Results,
617 SelectionDAG &DAG) {
Duncan Sands126d9072008-07-04 11:47:58 +0000618 assert(N->getValueType(0) == MVT::i32 &&
619 N->getOpcode() == ISD::VAARG &&
Nate Begeman0aed7842006-01-28 03:14:31 +0000620 "Unknown node to custom promote!");
Duncan Sands126d9072008-07-04 11:47:58 +0000621
Dan Gohman475871a2008-07-27 21:46:04 +0000622 SDValue Chain, DataPtr;
Duncan Sands126d9072008-07-04 11:47:58 +0000623 LowerVAARG(N, Chain, DataPtr, DAG);
Duncan Sands1607f052008-12-01 11:39:25 +0000624 SDValue Res = DAG.getLoad(N->getValueType(0), Chain, DataPtr, NULL, 0);
625 Results.push_back(Res);
626 Results.push_back(SDValue(Res.getNode(), 1));
Nate Begeman0aed7842006-01-28 03:14:31 +0000627}
Andrew Lenharth17255992006-06-21 13:37:27 +0000628
629
630//Inline Asm
631
632/// getConstraintType - Given a constraint letter, return the type of
633/// constraint it is for this target.
634AlphaTargetLowering::ConstraintType
Chris Lattner4234f572007-03-25 02:14:49 +0000635AlphaTargetLowering::getConstraintType(const std::string &Constraint) const {
636 if (Constraint.size() == 1) {
637 switch (Constraint[0]) {
638 default: break;
639 case 'f':
640 case 'r':
641 return C_RegisterClass;
642 }
643 }
644 return TargetLowering::getConstraintType(Constraint);
Andrew Lenharth17255992006-06-21 13:37:27 +0000645}
646
647std::vector<unsigned> AlphaTargetLowering::
648getRegClassForInlineAsmConstraint(const std::string &Constraint,
Duncan Sands83ec4b62008-06-06 12:08:01 +0000649 MVT VT) const {
Andrew Lenharth17255992006-06-21 13:37:27 +0000650 if (Constraint.size() == 1) {
651 switch (Constraint[0]) {
652 default: break; // Unknown constriant letter
653 case 'f':
654 return make_vector<unsigned>(Alpha::F0 , Alpha::F1 , Alpha::F2 ,
Anton Korobeynikovbed29462007-04-16 18:10:23 +0000655 Alpha::F3 , Alpha::F4 , Alpha::F5 ,
656 Alpha::F6 , Alpha::F7 , Alpha::F8 ,
657 Alpha::F9 , Alpha::F10, Alpha::F11,
Andrew Lenharth17255992006-06-21 13:37:27 +0000658 Alpha::F12, Alpha::F13, Alpha::F14,
Anton Korobeynikovbed29462007-04-16 18:10:23 +0000659 Alpha::F15, Alpha::F16, Alpha::F17,
660 Alpha::F18, Alpha::F19, Alpha::F20,
661 Alpha::F21, Alpha::F22, Alpha::F23,
Andrew Lenharth17255992006-06-21 13:37:27 +0000662 Alpha::F24, Alpha::F25, Alpha::F26,
Anton Korobeynikovbed29462007-04-16 18:10:23 +0000663 Alpha::F27, Alpha::F28, Alpha::F29,
664 Alpha::F30, Alpha::F31, 0);
Andrew Lenharthdf97cc62006-06-21 15:42:36 +0000665 case 'r':
666 return make_vector<unsigned>(Alpha::R0 , Alpha::R1 , Alpha::R2 ,
Anton Korobeynikovbed29462007-04-16 18:10:23 +0000667 Alpha::R3 , Alpha::R4 , Alpha::R5 ,
668 Alpha::R6 , Alpha::R7 , Alpha::R8 ,
669 Alpha::R9 , Alpha::R10, Alpha::R11,
Andrew Lenharthdf97cc62006-06-21 15:42:36 +0000670 Alpha::R12, Alpha::R13, Alpha::R14,
Anton Korobeynikovbed29462007-04-16 18:10:23 +0000671 Alpha::R15, Alpha::R16, Alpha::R17,
672 Alpha::R18, Alpha::R19, Alpha::R20,
673 Alpha::R21, Alpha::R22, Alpha::R23,
Andrew Lenharthdf97cc62006-06-21 15:42:36 +0000674 Alpha::R24, Alpha::R25, Alpha::R26,
Anton Korobeynikovbed29462007-04-16 18:10:23 +0000675 Alpha::R27, Alpha::R28, Alpha::R29,
676 Alpha::R30, Alpha::R31, 0);
Andrew Lenharth17255992006-06-21 13:37:27 +0000677 }
678 }
679
680 return std::vector<unsigned>();
681}
Andrew Lenharthab0b9492008-02-21 06:45:13 +0000682//===----------------------------------------------------------------------===//
683// Other Lowering Code
684//===----------------------------------------------------------------------===//
685
686MachineBasicBlock *
687AlphaTargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
688 MachineBasicBlock *BB) {
689 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
690 assert((MI->getOpcode() == Alpha::CAS32 ||
691 MI->getOpcode() == Alpha::CAS64 ||
692 MI->getOpcode() == Alpha::LAS32 ||
693 MI->getOpcode() == Alpha::LAS64 ||
694 MI->getOpcode() == Alpha::SWAP32 ||
695 MI->getOpcode() == Alpha::SWAP64) &&
696 "Unexpected instr type to insert");
697
698 bool is32 = MI->getOpcode() == Alpha::CAS32 ||
699 MI->getOpcode() == Alpha::LAS32 ||
700 MI->getOpcode() == Alpha::SWAP32;
701
702 //Load locked store conditional for atomic ops take on the same form
703 //start:
704 //ll
705 //do stuff (maybe branch to exit)
706 //sc
707 //test sc and maybe branck to start
708 //exit:
709 const BasicBlock *LLVM_BB = BB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +0000710 MachineFunction::iterator It = BB;
Andrew Lenharthab0b9492008-02-21 06:45:13 +0000711 ++It;
712
713 MachineBasicBlock *thisMBB = BB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +0000714 MachineFunction *F = BB->getParent();
715 MachineBasicBlock *llscMBB = F->CreateMachineBasicBlock(LLVM_BB);
716 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
Andrew Lenharthab0b9492008-02-21 06:45:13 +0000717
Dan Gohman0011dc42008-06-21 20:21:19 +0000718 sinkMBB->transferSuccessors(thisMBB);
Andrew Lenharthab0b9492008-02-21 06:45:13 +0000719
Dan Gohman8e5f2c62008-07-07 23:14:23 +0000720 F->insert(It, llscMBB);
721 F->insert(It, sinkMBB);
Andrew Lenharthab0b9492008-02-21 06:45:13 +0000722
723 BuildMI(thisMBB, TII->get(Alpha::BR)).addMBB(llscMBB);
724
725 unsigned reg_res = MI->getOperand(0).getReg(),
726 reg_ptr = MI->getOperand(1).getReg(),
727 reg_v2 = MI->getOperand(2).getReg(),
728 reg_store = F->getRegInfo().createVirtualRegister(&Alpha::GPRCRegClass);
729
730 BuildMI(llscMBB, TII->get(is32 ? Alpha::LDL_L : Alpha::LDQ_L),
731 reg_res).addImm(0).addReg(reg_ptr);
732 switch (MI->getOpcode()) {
733 case Alpha::CAS32:
734 case Alpha::CAS64: {
735 unsigned reg_cmp
736 = F->getRegInfo().createVirtualRegister(&Alpha::GPRCRegClass);
737 BuildMI(llscMBB, TII->get(Alpha::CMPEQ), reg_cmp)
738 .addReg(reg_v2).addReg(reg_res);
739 BuildMI(llscMBB, TII->get(Alpha::BEQ))
740 .addImm(0).addReg(reg_cmp).addMBB(sinkMBB);
741 BuildMI(llscMBB, TII->get(Alpha::BISr), reg_store)
742 .addReg(Alpha::R31).addReg(MI->getOperand(3).getReg());
743 break;
744 }
745 case Alpha::LAS32:
746 case Alpha::LAS64: {
747 BuildMI(llscMBB, TII->get(is32 ? Alpha::ADDLr : Alpha::ADDQr), reg_store)
748 .addReg(reg_res).addReg(reg_v2);
749 break;
750 }
751 case Alpha::SWAP32:
752 case Alpha::SWAP64: {
753 BuildMI(llscMBB, TII->get(Alpha::BISr), reg_store)
754 .addReg(reg_v2).addReg(reg_v2);
755 break;
756 }
757 }
758 BuildMI(llscMBB, TII->get(is32 ? Alpha::STL_C : Alpha::STQ_C), reg_store)
759 .addReg(reg_store).addImm(0).addReg(reg_ptr);
760 BuildMI(llscMBB, TII->get(Alpha::BEQ))
761 .addImm(0).addReg(reg_store).addMBB(llscMBB);
762 BuildMI(llscMBB, TII->get(Alpha::BR)).addMBB(sinkMBB);
763
764 thisMBB->addSuccessor(llscMBB);
765 llscMBB->addSuccessor(llscMBB);
766 llscMBB->addSuccessor(sinkMBB);
Dan Gohman8e5f2c62008-07-07 23:14:23 +0000767 F->DeleteMachineInstr(MI); // The pseudo instruction is gone now.
Andrew Lenharthab0b9492008-02-21 06:45:13 +0000768
769 return sinkMBB;
770}
Dan Gohman6520e202008-10-18 02:06:02 +0000771
772bool
773AlphaTargetLowering::isOffsetFoldingLegal(const GlobalAddressSDNode *GA) const {
774 // The Alpha target isn't yet aware of offsets.
775 return false;
776}