Jia Liu | c570711 | 2012-02-17 08:55:11 +0000 | [diff] [blame] | 1 | //===-- MipsISelDAGToDAG.cpp - A Dag to Dag Inst Selector for Mips --------===// |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 2 | // |
| 3 | // The LLVM Compiler Infrastructure |
| 4 | // |
Chris Lattner | 4ee451d | 2007-12-29 20:36:04 +0000 | [diff] [blame] | 5 | // This file is distributed under the University of Illinois Open Source |
| 6 | // License. See LICENSE.TXT for details. |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 7 | // |
Akira Hatanaka | 4552c9a | 2011-04-15 21:51:11 +0000 | [diff] [blame] | 8 | //===----------------------------------------------------------------------===// |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 9 | // |
| 10 | // This file defines an instruction selector for the MIPS target. |
| 11 | // |
Akira Hatanaka | 4552c9a | 2011-04-15 21:51:11 +0000 | [diff] [blame] | 12 | //===----------------------------------------------------------------------===// |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 13 | |
| 14 | #define DEBUG_TYPE "mips-isel" |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 15 | #include "Mips.h" |
Akira Hatanaka | 57fa382 | 2012-01-25 03:01:35 +0000 | [diff] [blame] | 16 | #include "MipsAnalyzeImmediate.h" |
Bruno Cardoso Lopes | c7db561 | 2007-11-05 03:02:32 +0000 | [diff] [blame] | 17 | #include "MipsMachineFunction.h" |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 18 | #include "MipsRegisterInfo.h" |
| 19 | #include "MipsSubtarget.h" |
| 20 | #include "MipsTargetMachine.h" |
Akira Hatanaka | 648f00c | 2012-02-24 22:34:47 +0000 | [diff] [blame] | 21 | #include "MCTargetDesc/MipsBaseInfo.h" |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 22 | #include "llvm/GlobalValue.h" |
| 23 | #include "llvm/Instructions.h" |
| 24 | #include "llvm/Intrinsics.h" |
| 25 | #include "llvm/Support/CFG.h" |
| 26 | #include "llvm/Type.h" |
| 27 | #include "llvm/CodeGen/MachineConstantPool.h" |
| 28 | #include "llvm/CodeGen/MachineFunction.h" |
| 29 | #include "llvm/CodeGen/MachineFrameInfo.h" |
| 30 | #include "llvm/CodeGen/MachineInstrBuilder.h" |
Chris Lattner | 84bc542 | 2007-12-31 04:13:23 +0000 | [diff] [blame] | 31 | #include "llvm/CodeGen/MachineRegisterInfo.h" |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 32 | #include "llvm/CodeGen/SelectionDAGISel.h" |
Akira Hatanaka | 44b6c71 | 2012-02-28 02:55:02 +0000 | [diff] [blame] | 33 | #include "llvm/CodeGen/SelectionDAGNodes.h" |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 34 | #include "llvm/Target/TargetMachine.h" |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 35 | #include "llvm/Support/Debug.h" |
Torok Edwin | dac237e | 2009-07-08 20:53:28 +0000 | [diff] [blame] | 36 | #include "llvm/Support/ErrorHandling.h" |
| 37 | #include "llvm/Support/raw_ostream.h" |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 38 | using namespace llvm; |
| 39 | |
Akira Hatanaka | 4552c9a | 2011-04-15 21:51:11 +0000 | [diff] [blame] | 40 | //===----------------------------------------------------------------------===// |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 41 | // Instruction Selector Implementation |
Akira Hatanaka | 4552c9a | 2011-04-15 21:51:11 +0000 | [diff] [blame] | 42 | //===----------------------------------------------------------------------===// |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 43 | |
Akira Hatanaka | 4552c9a | 2011-04-15 21:51:11 +0000 | [diff] [blame] | 44 | //===----------------------------------------------------------------------===// |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 45 | // MipsDAGToDAGISel - MIPS specific code to select MIPS machine |
| 46 | // instructions for SelectionDAG operations. |
Akira Hatanaka | 4552c9a | 2011-04-15 21:51:11 +0000 | [diff] [blame] | 47 | //===----------------------------------------------------------------------===// |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 48 | namespace { |
| 49 | |
Nick Lewycky | 6726b6d | 2009-10-25 06:33:48 +0000 | [diff] [blame] | 50 | class MipsDAGToDAGISel : public SelectionDAGISel { |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 51 | |
| 52 | /// TM - Keep a reference to MipsTargetMachine. |
| 53 | MipsTargetMachine &TM; |
| 54 | |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 55 | /// Subtarget - Keep a pointer to the MipsSubtarget around so that we can |
| 56 | /// make the right decision when generating code for different targets. |
Bruno Cardoso Lopes | 225ca9c | 2008-07-05 19:05:21 +0000 | [diff] [blame] | 57 | const MipsSubtarget &Subtarget; |
Bruno Cardoso Lopes | 81092dc | 2011-03-04 17:51:39 +0000 | [diff] [blame] | 58 | |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 59 | public: |
Dan Gohman | 1002c02 | 2008-07-07 18:00:37 +0000 | [diff] [blame] | 60 | explicit MipsDAGToDAGISel(MipsTargetMachine &tm) : |
Dan Gohman | 79ce276 | 2009-01-15 19:20:50 +0000 | [diff] [blame] | 61 | SelectionDAGISel(tm), |
Dan Gohman | da8ac5f | 2008-10-03 16:55:19 +0000 | [diff] [blame] | 62 | TM(tm), Subtarget(tm.getSubtarget<MipsSubtarget>()) {} |
Bruno Cardoso Lopes | 81092dc | 2011-03-04 17:51:39 +0000 | [diff] [blame] | 63 | |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 64 | // Pass Name |
| 65 | virtual const char *getPassName() const { |
| 66 | return "MIPS DAG->DAG Pattern Instruction Selection"; |
Bruno Cardoso Lopes | 81092dc | 2011-03-04 17:51:39 +0000 | [diff] [blame] | 67 | } |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 68 | |
Akira Hatanaka | 648f00c | 2012-02-24 22:34:47 +0000 | [diff] [blame] | 69 | virtual bool runOnMachineFunction(MachineFunction &MF); |
Bruno Cardoso Lopes | 81092dc | 2011-03-04 17:51:39 +0000 | [diff] [blame] | 70 | |
| 71 | private: |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 72 | // Include the pieces autogenerated from the target description. |
| 73 | #include "MipsGenDAGISel.inc" |
| 74 | |
Dan Gohman | 9911405 | 2009-06-03 20:30:14 +0000 | [diff] [blame] | 75 | /// getTargetMachine - Return a reference to the TargetMachine, casted |
| 76 | /// to the target-specific type. |
| 77 | const MipsTargetMachine &getTargetMachine() { |
| 78 | return static_cast<const MipsTargetMachine &>(TM); |
| 79 | } |
| 80 | |
| 81 | /// getInstrInfo - Return a reference to the TargetInstrInfo, casted |
| 82 | /// to the target-specific type. |
| 83 | const MipsInstrInfo *getInstrInfo() { |
| 84 | return getTargetMachine().getInstrInfo(); |
| 85 | } |
| 86 | |
| 87 | SDNode *getGlobalBaseReg(); |
Akira Hatanaka | 2fd0475 | 2011-12-20 23:10:57 +0000 | [diff] [blame] | 88 | |
| 89 | std::pair<SDNode*, SDNode*> SelectMULT(SDNode *N, unsigned Opc, DebugLoc dl, |
| 90 | EVT Ty, bool HasLo, bool HasHi); |
| 91 | |
Dan Gohman | eeb3a00 | 2010-01-05 01:24:18 +0000 | [diff] [blame] | 92 | SDNode *Select(SDNode *N); |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 93 | |
| 94 | // Complex Pattern. |
Akira Hatanaka | 44b6c71 | 2012-02-28 02:55:02 +0000 | [diff] [blame] | 95 | bool SelectAddr(SDNode *Parent, SDValue N, SDValue &Base, SDValue &Offset); |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 96 | |
Akira Hatanaka | bd15090 | 2011-12-07 20:15:01 +0000 | [diff] [blame] | 97 | // getImm - Return a target constant with the specified value. |
Akira Hatanaka | 4d0eb63 | 2011-12-07 20:10:24 +0000 | [diff] [blame] | 98 | inline SDValue getImm(const SDNode *Node, unsigned Imm) { |
| 99 | return CurDAG->getTargetConstant(Imm, Node->getValueType(0)); |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 100 | } |
Akira Hatanaka | 21afc63 | 2011-06-21 00:40:49 +0000 | [diff] [blame] | 101 | |
Akira Hatanaka | 7065b7b | 2012-03-08 01:51:59 +0000 | [diff] [blame] | 102 | void ProcessFunctionAfterISel(MachineFunction &MF); |
| 103 | bool ReplaceUsesWithZeroReg(MachineRegisterInfo *MRI, const MachineInstr&); |
Akira Hatanaka | 648f00c | 2012-02-24 22:34:47 +0000 | [diff] [blame] | 104 | void InitGlobalBaseReg(MachineFunction &MF); |
| 105 | |
Akira Hatanaka | 21afc63 | 2011-06-21 00:40:49 +0000 | [diff] [blame] | 106 | virtual bool SelectInlineAsmMemoryOperand(const SDValue &Op, |
| 107 | char ConstraintCode, |
| 108 | std::vector<SDValue> &OutOps); |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 109 | }; |
| 110 | |
| 111 | } |
| 112 | |
Akira Hatanaka | 648f00c | 2012-02-24 22:34:47 +0000 | [diff] [blame] | 113 | // Insert instructions to initialize the global base register in the |
| 114 | // first MBB of the function. When the ABI is O32 and the relocation model is |
| 115 | // PIC, the necessary instructions are emitted later to prevent optimization |
| 116 | // passes from moving them. |
| 117 | void MipsDAGToDAGISel::InitGlobalBaseReg(MachineFunction &MF) { |
| 118 | MipsFunctionInfo *MipsFI = MF.getInfo<MipsFunctionInfo>(); |
Jia Liu | bb481f8 | 2012-02-28 07:46:26 +0000 | [diff] [blame] | 119 | |
Akira Hatanaka | 648f00c | 2012-02-24 22:34:47 +0000 | [diff] [blame] | 120 | MachineBasicBlock &MBB = MF.front(); |
| 121 | MachineBasicBlock::iterator I = MBB.begin(); |
| 122 | MachineRegisterInfo &RegInfo = MF.getRegInfo(); |
Akira Hatanaka | 4654e58 | 2012-06-14 01:16:15 +0000 | [diff] [blame] | 123 | const MipsRegisterInfo *TargetRegInfo = TM.getRegisterInfo(); |
| 124 | const MipsInstrInfo *MII = TM.getInstrInfo(); |
Akira Hatanaka | 648f00c | 2012-02-24 22:34:47 +0000 | [diff] [blame] | 125 | const TargetInstrInfo &TII = *MF.getTarget().getInstrInfo(); |
| 126 | DebugLoc DL = I != MBB.end() ? I->getDebugLoc() : DebugLoc(); |
| 127 | unsigned V0, V1, GlobalBaseReg = MipsFI->getGlobalBaseReg(); |
Akira Hatanaka | 4654e58 | 2012-06-14 01:16:15 +0000 | [diff] [blame] | 128 | int FI = MipsFI->initGlobalRegFI(); |
Akira Hatanaka | 648f00c | 2012-02-24 22:34:47 +0000 | [diff] [blame] | 129 | |
Akira Hatanaka | 27ba61d | 2012-05-12 00:17:17 +0000 | [diff] [blame] | 130 | const TargetRegisterClass *RC = Subtarget.isABI_N64() ? |
| 131 | (const TargetRegisterClass*)&Mips::CPU64RegsRegClass : |
| 132 | (const TargetRegisterClass*)&Mips::CPURegsRegClass; |
Jia Liu | bb481f8 | 2012-02-28 07:46:26 +0000 | [diff] [blame] | 133 | |
Akira Hatanaka | 27ba61d | 2012-05-12 00:17:17 +0000 | [diff] [blame] | 134 | V0 = RegInfo.createVirtualRegister(RC); |
| 135 | V1 = RegInfo.createVirtualRegister(RC); |
Akira Hatanaka | 648f00c | 2012-02-24 22:34:47 +0000 | [diff] [blame] | 136 | |
| 137 | if (Subtarget.isABI_N64()) { |
| 138 | MF.getRegInfo().addLiveIn(Mips::T9_64); |
Akira Hatanaka | 56e1ed5 | 2012-03-27 02:46:25 +0000 | [diff] [blame] | 139 | MBB.addLiveIn(Mips::T9_64); |
Akira Hatanaka | 648f00c | 2012-02-24 22:34:47 +0000 | [diff] [blame] | 140 | |
| 141 | // lui $v0, %hi(%neg(%gp_rel(fname))) |
| 142 | // daddu $v1, $v0, $t9 |
| 143 | // daddiu $globalbasereg, $v1, %lo(%neg(%gp_rel(fname))) |
| 144 | const GlobalValue *FName = MF.getFunction(); |
| 145 | BuildMI(MBB, I, DL, TII.get(Mips::LUi64), V0) |
| 146 | .addGlobalAddress(FName, 0, MipsII::MO_GPOFF_HI); |
Akira Hatanaka | 864f660 | 2012-06-14 21:10:56 +0000 | [diff] [blame] | 147 | BuildMI(MBB, I, DL, TII.get(Mips::DADDu), V1).addReg(V0) |
| 148 | .addReg(Mips::T9_64); |
Akira Hatanaka | 648f00c | 2012-02-24 22:34:47 +0000 | [diff] [blame] | 149 | BuildMI(MBB, I, DL, TII.get(Mips::DADDiu), GlobalBaseReg).addReg(V1) |
| 150 | .addGlobalAddress(FName, 0, MipsII::MO_GPOFF_LO); |
Akira Hatanaka | 4654e58 | 2012-06-14 01:16:15 +0000 | [diff] [blame] | 151 | MII->storeRegToStackSlot(MBB, I, GlobalBaseReg, false, FI, RC, |
| 152 | TargetRegInfo); |
Akira Hatanaka | 27ba61d | 2012-05-12 00:17:17 +0000 | [diff] [blame] | 153 | return; |
| 154 | } |
| 155 | |
| 156 | if (MF.getTarget().getRelocationModel() == Reloc::Static) { |
Akira Hatanaka | 648f00c | 2012-02-24 22:34:47 +0000 | [diff] [blame] | 157 | // Set global register to __gnu_local_gp. |
| 158 | // |
| 159 | // lui $v0, %hi(__gnu_local_gp) |
| 160 | // addiu $globalbasereg, $v0, %lo(__gnu_local_gp) |
| 161 | BuildMI(MBB, I, DL, TII.get(Mips::LUi), V0) |
| 162 | .addExternalSymbol("__gnu_local_gp", MipsII::MO_ABS_HI); |
| 163 | BuildMI(MBB, I, DL, TII.get(Mips::ADDiu), GlobalBaseReg).addReg(V0) |
| 164 | .addExternalSymbol("__gnu_local_gp", MipsII::MO_ABS_LO); |
Akira Hatanaka | 4654e58 | 2012-06-14 01:16:15 +0000 | [diff] [blame] | 165 | MII->storeRegToStackSlot(MBB, I, GlobalBaseReg, false, FI, RC, |
| 166 | TargetRegInfo); |
Akira Hatanaka | 27ba61d | 2012-05-12 00:17:17 +0000 | [diff] [blame] | 167 | return; |
Jia Liu | bb481f8 | 2012-02-28 07:46:26 +0000 | [diff] [blame] | 168 | } |
Akira Hatanaka | 27ba61d | 2012-05-12 00:17:17 +0000 | [diff] [blame] | 169 | |
| 170 | MF.getRegInfo().addLiveIn(Mips::T9); |
| 171 | MBB.addLiveIn(Mips::T9); |
| 172 | |
| 173 | if (Subtarget.isABI_N32()) { |
| 174 | // lui $v0, %hi(%neg(%gp_rel(fname))) |
| 175 | // addu $v1, $v0, $t9 |
| 176 | // addiu $globalbasereg, $v1, %lo(%neg(%gp_rel(fname))) |
| 177 | const GlobalValue *FName = MF.getFunction(); |
| 178 | BuildMI(MBB, I, DL, TII.get(Mips::LUi), V0) |
| 179 | .addGlobalAddress(FName, 0, MipsII::MO_GPOFF_HI); |
| 180 | BuildMI(MBB, I, DL, TII.get(Mips::ADDu), V1).addReg(V0).addReg(Mips::T9); |
| 181 | BuildMI(MBB, I, DL, TII.get(Mips::ADDiu), GlobalBaseReg).addReg(V1) |
| 182 | .addGlobalAddress(FName, 0, MipsII::MO_GPOFF_LO); |
Akira Hatanaka | 4654e58 | 2012-06-14 01:16:15 +0000 | [diff] [blame] | 183 | MII->storeRegToStackSlot(MBB, I, GlobalBaseReg, false, FI, RC, |
| 184 | TargetRegInfo); |
Akira Hatanaka | 27ba61d | 2012-05-12 00:17:17 +0000 | [diff] [blame] | 185 | return; |
| 186 | } |
| 187 | |
| 188 | assert(Subtarget.isABI_O32()); |
| 189 | |
| 190 | // For O32 ABI, the following instruction sequence is emitted to initialize |
| 191 | // the global base register: |
| 192 | // |
| 193 | // 0. lui $2, %hi(_gp_disp) |
| 194 | // 1. addiu $2, $2, %lo(_gp_disp) |
| 195 | // 2. addu $globalbasereg, $2, $t9 |
| 196 | // |
| 197 | // We emit only the last instruction here. |
| 198 | // |
| 199 | // GNU linker requires that the first two instructions appear at the beginning |
Benjamin Kramer | d9b0b02 | 2012-06-02 10:20:22 +0000 | [diff] [blame] | 200 | // of a function and no instructions be inserted before or between them. |
Akira Hatanaka | 27ba61d | 2012-05-12 00:17:17 +0000 | [diff] [blame] | 201 | // The two instructions are emitted during lowering to MC layer in order to |
| 202 | // avoid any reordering. |
| 203 | // |
| 204 | // Register $2 (Mips::V0) is added to the list of live-in registers to ensure |
| 205 | // the value instruction 1 (addiu) defines is valid when instruction 2 (addu) |
| 206 | // reads it. |
| 207 | MF.getRegInfo().addLiveIn(Mips::V0); |
| 208 | MBB.addLiveIn(Mips::V0); |
| 209 | BuildMI(MBB, I, DL, TII.get(Mips::ADDu), GlobalBaseReg) |
| 210 | .addReg(Mips::V0).addReg(Mips::T9); |
Akira Hatanaka | 4654e58 | 2012-06-14 01:16:15 +0000 | [diff] [blame] | 211 | MII->storeRegToStackSlot(MBB, I, GlobalBaseReg, false, FI, RC, TargetRegInfo); |
Akira Hatanaka | 648f00c | 2012-02-24 22:34:47 +0000 | [diff] [blame] | 212 | } |
| 213 | |
Akira Hatanaka | 7065b7b | 2012-03-08 01:51:59 +0000 | [diff] [blame] | 214 | bool MipsDAGToDAGISel::ReplaceUsesWithZeroReg(MachineRegisterInfo *MRI, |
| 215 | const MachineInstr& MI) { |
| 216 | unsigned DstReg = 0, ZeroReg = 0; |
| 217 | |
| 218 | // Check if MI is "addiu $dst, $zero, 0" or "daddiu $dst, $zero, 0". |
| 219 | if ((MI.getOpcode() == Mips::ADDiu) && |
| 220 | (MI.getOperand(1).getReg() == Mips::ZERO) && |
| 221 | (MI.getOperand(2).getImm() == 0)) { |
| 222 | DstReg = MI.getOperand(0).getReg(); |
| 223 | ZeroReg = Mips::ZERO; |
| 224 | } else if ((MI.getOpcode() == Mips::DADDiu) && |
| 225 | (MI.getOperand(1).getReg() == Mips::ZERO_64) && |
| 226 | (MI.getOperand(2).getImm() == 0)) { |
| 227 | DstReg = MI.getOperand(0).getReg(); |
| 228 | ZeroReg = Mips::ZERO_64; |
| 229 | } |
| 230 | |
| 231 | if (!DstReg) |
| 232 | return false; |
| 233 | |
| 234 | // Replace uses with ZeroReg. |
| 235 | for (MachineRegisterInfo::use_iterator U = MRI->use_begin(DstReg), |
| 236 | E = MRI->use_end(); U != E; ++U) { |
| 237 | MachineOperand &MO = U.getOperand(); |
| 238 | MachineInstr *MI = MO.getParent(); |
| 239 | |
| 240 | // Do not replace if it is a phi's operand or is tied to def operand. |
Akira Hatanaka | 3011a33 | 2012-05-11 23:22:18 +0000 | [diff] [blame] | 241 | if (MI->isPHI() || MI->isRegTiedToDefOperand(U.getOperandNo()) || |
| 242 | MI->isPseudo()) |
Akira Hatanaka | 7065b7b | 2012-03-08 01:51:59 +0000 | [diff] [blame] | 243 | continue; |
| 244 | |
| 245 | MO.setReg(ZeroReg); |
| 246 | } |
| 247 | |
| 248 | return true; |
| 249 | } |
| 250 | |
| 251 | void MipsDAGToDAGISel::ProcessFunctionAfterISel(MachineFunction &MF) { |
| 252 | InitGlobalBaseReg(MF); |
| 253 | |
| 254 | MachineRegisterInfo *MRI = &MF.getRegInfo(); |
| 255 | |
| 256 | for (MachineFunction::iterator MFI = MF.begin(), MFE = MF.end(); MFI != MFE; |
| 257 | ++MFI) |
| 258 | for (MachineBasicBlock::iterator I = MFI->begin(); I != MFI->end(); ++I) |
| 259 | ReplaceUsesWithZeroReg(MRI, *I); |
| 260 | } |
| 261 | |
Akira Hatanaka | 648f00c | 2012-02-24 22:34:47 +0000 | [diff] [blame] | 262 | bool MipsDAGToDAGISel::runOnMachineFunction(MachineFunction &MF) { |
| 263 | bool Ret = SelectionDAGISel::runOnMachineFunction(MF); |
Jia Liu | bb481f8 | 2012-02-28 07:46:26 +0000 | [diff] [blame] | 264 | |
Akira Hatanaka | 7065b7b | 2012-03-08 01:51:59 +0000 | [diff] [blame] | 265 | ProcessFunctionAfterISel(MF); |
Akira Hatanaka | 648f00c | 2012-02-24 22:34:47 +0000 | [diff] [blame] | 266 | |
| 267 | return Ret; |
| 268 | } |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 269 | |
Bruno Cardoso Lopes | 753a987 | 2007-11-12 19:49:57 +0000 | [diff] [blame] | 270 | /// getGlobalBaseReg - Output the instructions required to put the |
| 271 | /// GOT address into a register. |
Dan Gohman | 9911405 | 2009-06-03 20:30:14 +0000 | [diff] [blame] | 272 | SDNode *MipsDAGToDAGISel::getGlobalBaseReg() { |
Akira Hatanaka | 648f00c | 2012-02-24 22:34:47 +0000 | [diff] [blame] | 273 | unsigned GlobalBaseReg = MF->getInfo<MipsFunctionInfo>()->getGlobalBaseReg(); |
Dan Gohman | 9911405 | 2009-06-03 20:30:14 +0000 | [diff] [blame] | 274 | return CurDAG->getRegister(GlobalBaseReg, TLI.getPointerTy()).getNode(); |
Bruno Cardoso Lopes | 753a987 | 2007-11-12 19:49:57 +0000 | [diff] [blame] | 275 | } |
| 276 | |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 277 | /// ComplexPattern used on MipsInstrInfo |
| 278 | /// Used on Mips Load/Store instructions |
| 279 | bool MipsDAGToDAGISel:: |
Akira Hatanaka | 44b6c71 | 2012-02-28 02:55:02 +0000 | [diff] [blame] | 280 | SelectAddr(SDNode *Parent, SDValue Addr, SDValue &Base, SDValue &Offset) { |
Akira Hatanaka | 381e97d | 2011-10-11 00:44:20 +0000 | [diff] [blame] | 281 | EVT ValTy = Addr.getValueType(); |
Akira Hatanaka | 381e97d | 2011-10-11 00:44:20 +0000 | [diff] [blame] | 282 | |
Akira Hatanaka | dfa27ae | 2012-03-01 22:12:30 +0000 | [diff] [blame] | 283 | // If Parent is an unaligned f32 load or store, select a (base + index) |
| 284 | // floating point load/store instruction (luxc1 or suxc1). |
Akira Hatanaka | 864f660 | 2012-06-14 21:10:56 +0000 | [diff] [blame] | 285 | const LSBaseSDNode *LS = 0; |
Akira Hatanaka | dfa27ae | 2012-03-01 22:12:30 +0000 | [diff] [blame] | 286 | |
| 287 | if (Parent && (LS = dyn_cast<LSBaseSDNode>(Parent))) { |
| 288 | EVT VT = LS->getMemoryVT(); |
| 289 | |
| 290 | if (VT.getSizeInBits() / 8 > LS->getAlignment()) { |
| 291 | assert(TLI.allowsUnalignedMemoryAccesses(VT) && |
| 292 | "Unaligned loads/stores not supported for this type."); |
| 293 | if (VT == MVT::f32) |
| 294 | return false; |
| 295 | } |
| 296 | } |
| 297 | |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 298 | // if Address is FI, get the TargetFrameIndex. |
| 299 | if (FrameIndexSDNode *FIN = dyn_cast<FrameIndexSDNode>(Addr)) { |
Akira Hatanaka | 381e97d | 2011-10-11 00:44:20 +0000 | [diff] [blame] | 300 | Base = CurDAG->getTargetFrameIndex(FIN->getIndex(), ValTy); |
| 301 | Offset = CurDAG->getTargetConstant(0, ValTy); |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 302 | return true; |
| 303 | } |
Bruno Cardoso Lopes | 81092dc | 2011-03-04 17:51:39 +0000 | [diff] [blame] | 304 | |
Bruno Cardoso Lopes | c7db561 | 2007-11-05 03:02:32 +0000 | [diff] [blame] | 305 | // on PIC code Load GA |
Akira Hatanaka | 6df7e23 | 2011-12-09 01:53:17 +0000 | [diff] [blame] | 306 | if (Addr.getOpcode() == MipsISD::Wrapper) { |
Akira Hatanaka | 648f00c | 2012-02-24 22:34:47 +0000 | [diff] [blame] | 307 | Base = Addr.getOperand(0); |
| 308 | Offset = Addr.getOperand(1); |
Akira Hatanaka | ca07479 | 2011-12-08 20:34:32 +0000 | [diff] [blame] | 309 | return true; |
| 310 | } |
| 311 | |
| 312 | if (TM.getRelocationModel() != Reloc::PIC_) { |
Bill Wendling | 056292f | 2008-09-16 21:48:12 +0000 | [diff] [blame] | 313 | if ((Addr.getOpcode() == ISD::TargetExternalSymbol || |
Bruno Cardoso Lopes | c7db561 | 2007-11-05 03:02:32 +0000 | [diff] [blame] | 314 | Addr.getOpcode() == ISD::TargetGlobalAddress)) |
| 315 | return false; |
Bruno Cardoso Lopes | 81092dc | 2011-03-04 17:51:39 +0000 | [diff] [blame] | 316 | } |
| 317 | |
Akira Hatanaka | 5e06903 | 2011-06-02 01:03:14 +0000 | [diff] [blame] | 318 | // Addresses of the form FI+const or FI|const |
| 319 | if (CurDAG->isBaseWithConstantOffset(Addr)) { |
| 320 | ConstantSDNode *CN = dyn_cast<ConstantSDNode>(Addr.getOperand(1)); |
| 321 | if (isInt<16>(CN->getSExtValue())) { |
| 322 | |
| 323 | // If the first operand is a FI, get the TargetFI Node |
| 324 | if (FrameIndexSDNode *FIN = dyn_cast<FrameIndexSDNode> |
| 325 | (Addr.getOperand(0))) |
Akira Hatanaka | 381e97d | 2011-10-11 00:44:20 +0000 | [diff] [blame] | 326 | Base = CurDAG->getTargetFrameIndex(FIN->getIndex(), ValTy); |
Akira Hatanaka | 5e06903 | 2011-06-02 01:03:14 +0000 | [diff] [blame] | 327 | else |
| 328 | Base = Addr.getOperand(0); |
| 329 | |
Akira Hatanaka | 381e97d | 2011-10-11 00:44:20 +0000 | [diff] [blame] | 330 | Offset = CurDAG->getTargetConstant(CN->getZExtValue(), ValTy); |
Akira Hatanaka | 5e06903 | 2011-06-02 01:03:14 +0000 | [diff] [blame] | 331 | return true; |
| 332 | } |
| 333 | } |
| 334 | |
Bruno Cardoso Lopes | 7ff6fa2 | 2007-08-18 02:16:30 +0000 | [diff] [blame] | 335 | // Operand is a result from an ADD. |
Bruno Cardoso Lopes | c7db561 | 2007-11-05 03:02:32 +0000 | [diff] [blame] | 336 | if (Addr.getOpcode() == ISD::ADD) { |
Bruno Cardoso Lopes | 6e0b658 | 2009-11-16 04:33:42 +0000 | [diff] [blame] | 337 | // When loading from constant pools, load the lower address part in |
Bruno Cardoso Lopes | d71cebf | 2009-11-25 12:17:58 +0000 | [diff] [blame] | 338 | // the instruction itself. Example, instead of: |
Bruno Cardoso Lopes | 6e0b658 | 2009-11-16 04:33:42 +0000 | [diff] [blame] | 339 | // lui $2, %hi($CPI1_0) |
| 340 | // addiu $2, $2, %lo($CPI1_0) |
| 341 | // lwc1 $f0, 0($2) |
| 342 | // Generate: |
| 343 | // lui $2, %hi($CPI1_0) |
| 344 | // lwc1 $f0, %lo($CPI1_0)($2) |
Akira Hatanaka | 89dc8d7 | 2011-12-19 19:28:37 +0000 | [diff] [blame] | 345 | if (Addr.getOperand(1).getOpcode() == MipsISD::Lo) { |
Akira Hatanaka | 8782707 | 2012-06-13 20:33:18 +0000 | [diff] [blame] | 346 | SDValue LoVal = Addr.getOperand(1), Opnd0 = LoVal.getOperand(0); |
| 347 | if (isa<ConstantPoolSDNode>(Opnd0) || isa<GlobalAddressSDNode>(Opnd0) || |
| 348 | isa<JumpTableSDNode>(Opnd0)) { |
Bruno Cardoso Lopes | d71cebf | 2009-11-25 12:17:58 +0000 | [diff] [blame] | 349 | Base = Addr.getOperand(0); |
Akira Hatanaka | 8782707 | 2012-06-13 20:33:18 +0000 | [diff] [blame] | 350 | Offset = Opnd0; |
Bruno Cardoso Lopes | d71cebf | 2009-11-25 12:17:58 +0000 | [diff] [blame] | 351 | return true; |
Bruno Cardoso Lopes | 6e0b658 | 2009-11-16 04:33:42 +0000 | [diff] [blame] | 352 | } |
| 353 | } |
Akira Hatanaka | 44b6c71 | 2012-02-28 02:55:02 +0000 | [diff] [blame] | 354 | |
Akira Hatanaka | dfa27ae | 2012-03-01 22:12:30 +0000 | [diff] [blame] | 355 | // If an indexed floating point load/store can be emitted, return false. |
Akira Hatanaka | 864f660 | 2012-06-14 21:10:56 +0000 | [diff] [blame] | 356 | if (LS && |
| 357 | (LS->getMemoryVT() == MVT::f32 || LS->getMemoryVT() == MVT::f64) && |
Akira Hatanaka | dfa27ae | 2012-03-01 22:12:30 +0000 | [diff] [blame] | 358 | Subtarget.hasMips32r2Or64()) |
| 359 | return false; |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 360 | } |
| 361 | |
Bruno Cardoso Lopes | a4e8200 | 2007-07-11 23:24:41 +0000 | [diff] [blame] | 362 | Base = Addr; |
Akira Hatanaka | 381e97d | 2011-10-11 00:44:20 +0000 | [diff] [blame] | 363 | Offset = CurDAG->getTargetConstant(0, ValTy); |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 364 | return true; |
| 365 | } |
| 366 | |
Akira Hatanaka | 2fd0475 | 2011-12-20 23:10:57 +0000 | [diff] [blame] | 367 | /// Select multiply instructions. |
| 368 | std::pair<SDNode*, SDNode*> |
Jia Liu | bb481f8 | 2012-02-28 07:46:26 +0000 | [diff] [blame] | 369 | MipsDAGToDAGISel::SelectMULT(SDNode *N, unsigned Opc, DebugLoc dl, EVT Ty, |
Akira Hatanaka | 2fd0475 | 2011-12-20 23:10:57 +0000 | [diff] [blame] | 370 | bool HasLo, bool HasHi) { |
Chad Rosier | a32a08c | 2012-01-06 20:02:49 +0000 | [diff] [blame] | 371 | SDNode *Lo = 0, *Hi = 0; |
Akira Hatanaka | 2fd0475 | 2011-12-20 23:10:57 +0000 | [diff] [blame] | 372 | SDNode *Mul = CurDAG->getMachineNode(Opc, dl, MVT::Glue, N->getOperand(0), |
| 373 | N->getOperand(1)); |
| 374 | SDValue InFlag = SDValue(Mul, 0); |
| 375 | |
| 376 | if (HasLo) { |
| 377 | Lo = CurDAG->getMachineNode(Ty == MVT::i32 ? Mips::MFLO : Mips::MFLO64, dl, |
| 378 | Ty, MVT::Glue, InFlag); |
| 379 | InFlag = SDValue(Lo, 1); |
| 380 | } |
| 381 | if (HasHi) |
| 382 | Hi = CurDAG->getMachineNode(Ty == MVT::i32 ? Mips::MFHI : Mips::MFHI64, dl, |
| 383 | Ty, InFlag); |
Jia Liu | bb481f8 | 2012-02-28 07:46:26 +0000 | [diff] [blame] | 384 | |
Akira Hatanaka | 2fd0475 | 2011-12-20 23:10:57 +0000 | [diff] [blame] | 385 | return std::make_pair(Lo, Hi); |
| 386 | } |
| 387 | |
| 388 | |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 389 | /// Select instructions not customized! Used for |
| 390 | /// expanded, promoted and normal instructions |
Dan Gohman | eeb3a00 | 2010-01-05 01:24:18 +0000 | [diff] [blame] | 391 | SDNode* MipsDAGToDAGISel::Select(SDNode *Node) { |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 392 | unsigned Opcode = Node->getOpcode(); |
Dale Johannesen | a05dca4 | 2009-02-04 23:02:30 +0000 | [diff] [blame] | 393 | DebugLoc dl = Node->getDebugLoc(); |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 394 | |
| 395 | // Dump information about the Node being selected |
Chris Lattner | 7c306da | 2010-03-02 06:34:30 +0000 | [diff] [blame] | 396 | DEBUG(errs() << "Selecting: "; Node->dump(CurDAG); errs() << "\n"); |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 397 | |
| 398 | // If we have a custom node, we already have selected! |
Dan Gohman | e8be6c6 | 2008-07-17 19:10:17 +0000 | [diff] [blame] | 399 | if (Node->isMachineOpcode()) { |
Chris Lattner | 7c306da | 2010-03-02 06:34:30 +0000 | [diff] [blame] | 400 | DEBUG(errs() << "== "; Node->dump(CurDAG); errs() << "\n"); |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 401 | return NULL; |
| 402 | } |
| 403 | |
| 404 | /// |
Bruno Cardoso Lopes | 81092dc | 2011-03-04 17:51:39 +0000 | [diff] [blame] | 405 | // Instruction Selection not handled by the auto-generated |
Bruno Cardoso Lopes | b42abeb | 2007-09-24 20:15:11 +0000 | [diff] [blame] | 406 | // tablegen selection should be handled here. |
Bruno Cardoso Lopes | 81092dc | 2011-03-04 17:51:39 +0000 | [diff] [blame] | 407 | /// |
Akira Hatanaka | 2fd0475 | 2011-12-20 23:10:57 +0000 | [diff] [blame] | 408 | EVT NodeTy = Node->getValueType(0); |
| 409 | unsigned MultOpc; |
| 410 | |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 411 | switch(Opcode) { |
Akira Hatanaka | 49d534b | 2011-12-20 22:58:01 +0000 | [diff] [blame] | 412 | default: break; |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 413 | |
Akira Hatanaka | 49d534b | 2011-12-20 22:58:01 +0000 | [diff] [blame] | 414 | case ISD::SUBE: |
| 415 | case ISD::ADDE: { |
| 416 | SDValue InFlag = Node->getOperand(2), CmpLHS; |
| 417 | unsigned Opc = InFlag.getOpcode(); (void)Opc; |
| 418 | assert(((Opc == ISD::ADDC || Opc == ISD::ADDE) || |
| 419 | (Opc == ISD::SUBC || Opc == ISD::SUBE)) && |
| 420 | "(ADD|SUB)E flag operand must come from (ADD|SUB)C/E insn"); |
Bruno Cardoso Lopes | 0af5e09 | 2008-06-06 06:37:31 +0000 | [diff] [blame] | 421 | |
Akira Hatanaka | 49d534b | 2011-12-20 22:58:01 +0000 | [diff] [blame] | 422 | unsigned MOp; |
| 423 | if (Opcode == ISD::ADDE) { |
| 424 | CmpLHS = InFlag.getValue(0); |
| 425 | MOp = Mips::ADDu; |
| 426 | } else { |
| 427 | CmpLHS = InFlag.getOperand(0); |
| 428 | MOp = Mips::SUBu; |
Bruno Cardoso Lopes | 07cec75 | 2008-06-06 00:58:26 +0000 | [diff] [blame] | 429 | } |
| 430 | |
Akira Hatanaka | 49d534b | 2011-12-20 22:58:01 +0000 | [diff] [blame] | 431 | SDValue Ops[] = { CmpLHS, InFlag.getOperand(1) }; |
Bruno Cardoso Lopes | 07cec75 | 2008-06-06 00:58:26 +0000 | [diff] [blame] | 432 | |
Akira Hatanaka | 49d534b | 2011-12-20 22:58:01 +0000 | [diff] [blame] | 433 | SDValue LHS = Node->getOperand(0); |
| 434 | SDValue RHS = Node->getOperand(1); |
Bruno Cardoso Lopes | 07cec75 | 2008-06-06 00:58:26 +0000 | [diff] [blame] | 435 | |
Akira Hatanaka | 49d534b | 2011-12-20 22:58:01 +0000 | [diff] [blame] | 436 | EVT VT = LHS.getValueType(); |
| 437 | SDNode *Carry = CurDAG->getMachineNode(Mips::SLTu, dl, VT, Ops, 2); |
| 438 | SDNode *AddCarry = CurDAG->getMachineNode(Mips::ADDu, dl, VT, |
| 439 | SDValue(Carry,0), RHS); |
Bruno Cardoso Lopes | 07cec75 | 2008-06-06 00:58:26 +0000 | [diff] [blame] | 440 | |
Akira Hatanaka | 49d534b | 2011-12-20 22:58:01 +0000 | [diff] [blame] | 441 | return CurDAG->SelectNodeTo(Node, MOp, VT, MVT::Glue, |
| 442 | LHS, SDValue(AddCarry,0)); |
| 443 | } |
Bruno Cardoso Lopes | 0af5e09 | 2008-06-06 06:37:31 +0000 | [diff] [blame] | 444 | |
Akira Hatanaka | 49d534b | 2011-12-20 22:58:01 +0000 | [diff] [blame] | 445 | /// Mul with two results |
| 446 | case ISD::SMUL_LOHI: |
| 447 | case ISD::UMUL_LOHI: { |
Akira Hatanaka | 2fd0475 | 2011-12-20 23:10:57 +0000 | [diff] [blame] | 448 | if (NodeTy == MVT::i32) |
| 449 | MultOpc = (Opcode == ISD::UMUL_LOHI ? Mips::MULTu : Mips::MULT); |
| 450 | else |
| 451 | MultOpc = (Opcode == ISD::UMUL_LOHI ? Mips::DMULTu : Mips::DMULT); |
Bruno Cardoso Lopes | 0af5e09 | 2008-06-06 06:37:31 +0000 | [diff] [blame] | 452 | |
Akira Hatanaka | 2fd0475 | 2011-12-20 23:10:57 +0000 | [diff] [blame] | 453 | std::pair<SDNode*, SDNode*> LoHi = SelectMULT(Node, MultOpc, dl, NodeTy, |
| 454 | true, true); |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 455 | |
Akira Hatanaka | 49d534b | 2011-12-20 22:58:01 +0000 | [diff] [blame] | 456 | if (!SDValue(Node, 0).use_empty()) |
Akira Hatanaka | 2fd0475 | 2011-12-20 23:10:57 +0000 | [diff] [blame] | 457 | ReplaceUses(SDValue(Node, 0), SDValue(LoHi.first, 0)); |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 458 | |
Akira Hatanaka | 49d534b | 2011-12-20 22:58:01 +0000 | [diff] [blame] | 459 | if (!SDValue(Node, 1).use_empty()) |
Akira Hatanaka | 2fd0475 | 2011-12-20 23:10:57 +0000 | [diff] [blame] | 460 | ReplaceUses(SDValue(Node, 1), SDValue(LoHi.second, 0)); |
Bruno Cardoso Lopes | 0af5e09 | 2008-06-06 06:37:31 +0000 | [diff] [blame] | 461 | |
Akira Hatanaka | 49d534b | 2011-12-20 22:58:01 +0000 | [diff] [blame] | 462 | return NULL; |
| 463 | } |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 464 | |
Akira Hatanaka | 49d534b | 2011-12-20 22:58:01 +0000 | [diff] [blame] | 465 | /// Special Muls |
Akira Hatanaka | 2fd0475 | 2011-12-20 23:10:57 +0000 | [diff] [blame] | 466 | case ISD::MUL: { |
Akira Hatanaka | 49d534b | 2011-12-20 22:58:01 +0000 | [diff] [blame] | 467 | // Mips32 has a 32-bit three operand mul instruction. |
Akira Hatanaka | 2fd0475 | 2011-12-20 23:10:57 +0000 | [diff] [blame] | 468 | if (Subtarget.hasMips32() && NodeTy == MVT::i32) |
Bruno Cardoso Lopes | a8173b9 | 2009-11-13 18:49:59 +0000 | [diff] [blame] | 469 | break; |
Akira Hatanaka | 2fd0475 | 2011-12-20 23:10:57 +0000 | [diff] [blame] | 470 | return SelectMULT(Node, NodeTy == MVT::i32 ? Mips::MULT : Mips::DMULT, |
| 471 | dl, NodeTy, true, false).first; |
| 472 | } |
Akira Hatanaka | 49d534b | 2011-12-20 22:58:01 +0000 | [diff] [blame] | 473 | case ISD::MULHS: |
| 474 | case ISD::MULHU: { |
Akira Hatanaka | 2fd0475 | 2011-12-20 23:10:57 +0000 | [diff] [blame] | 475 | if (NodeTy == MVT::i32) |
| 476 | MultOpc = (Opcode == ISD::MULHU ? Mips::MULTu : Mips::MULT); |
Akira Hatanaka | 49d534b | 2011-12-20 22:58:01 +0000 | [diff] [blame] | 477 | else |
Akira Hatanaka | 2fd0475 | 2011-12-20 23:10:57 +0000 | [diff] [blame] | 478 | MultOpc = (Opcode == ISD::MULHU ? Mips::DMULTu : Mips::DMULT); |
| 479 | |
| 480 | return SelectMULT(Node, MultOpc, dl, NodeTy, false, true).second; |
Akira Hatanaka | 49d534b | 2011-12-20 22:58:01 +0000 | [diff] [blame] | 481 | } |
Bruno Cardoso Lopes | a8173b9 | 2009-11-13 18:49:59 +0000 | [diff] [blame] | 482 | |
Akira Hatanaka | 49d534b | 2011-12-20 22:58:01 +0000 | [diff] [blame] | 483 | // Get target GOT address. |
| 484 | case ISD::GLOBAL_OFFSET_TABLE: |
| 485 | return getGlobalBaseReg(); |
Akira Hatanaka | ca07479 | 2011-12-08 20:34:32 +0000 | [diff] [blame] | 486 | |
Akira Hatanaka | 49d534b | 2011-12-20 22:58:01 +0000 | [diff] [blame] | 487 | case ISD::ConstantFP: { |
| 488 | ConstantFPSDNode *CN = dyn_cast<ConstantFPSDNode>(Node); |
| 489 | if (Node->getValueType(0) == MVT::f64 && CN->isExactlyValue(+0.0)) { |
| 490 | if (Subtarget.hasMips64()) { |
| 491 | SDValue Zero = CurDAG->getCopyFromReg(CurDAG->getEntryNode(), dl, |
| 492 | Mips::ZERO_64, MVT::i64); |
| 493 | return CurDAG->getMachineNode(Mips::DMTC1, dl, MVT::f64, Zero); |
Akira Hatanaka | ca07479 | 2011-12-08 20:34:32 +0000 | [diff] [blame] | 494 | } |
Akira Hatanaka | 49d534b | 2011-12-20 22:58:01 +0000 | [diff] [blame] | 495 | |
| 496 | SDValue Zero = CurDAG->getCopyFromReg(CurDAG->getEntryNode(), dl, |
| 497 | Mips::ZERO, MVT::i32); |
| 498 | return CurDAG->getMachineNode(Mips::BuildPairF64, dl, MVT::f64, Zero, |
| 499 | Zero); |
Bruno Cardoso Lopes | d979686 | 2011-05-31 02:53:58 +0000 | [diff] [blame] | 500 | } |
Akira Hatanaka | 49d534b | 2011-12-20 22:58:01 +0000 | [diff] [blame] | 501 | break; |
| 502 | } |
| 503 | |
Akira Hatanaka | 57fa382 | 2012-01-25 03:01:35 +0000 | [diff] [blame] | 504 | case ISD::Constant: { |
| 505 | const ConstantSDNode *CN = dyn_cast<ConstantSDNode>(Node); |
| 506 | unsigned Size = CN->getValueSizeInBits(0); |
| 507 | |
| 508 | if (Size == 32) |
| 509 | break; |
| 510 | |
| 511 | MipsAnalyzeImmediate AnalyzeImm; |
| 512 | int64_t Imm = CN->getSExtValue(); |
| 513 | |
| 514 | const MipsAnalyzeImmediate::InstSeq &Seq = |
| 515 | AnalyzeImm.Analyze(Imm, Size, false); |
Jia Liu | bb481f8 | 2012-02-28 07:46:26 +0000 | [diff] [blame] | 516 | |
Akira Hatanaka | 57fa382 | 2012-01-25 03:01:35 +0000 | [diff] [blame] | 517 | MipsAnalyzeImmediate::InstSeq::const_iterator Inst = Seq.begin(); |
| 518 | DebugLoc DL = CN->getDebugLoc(); |
| 519 | SDNode *RegOpnd; |
| 520 | SDValue ImmOpnd = CurDAG->getTargetConstant(SignExtend64<16>(Inst->ImmOpnd), |
| 521 | MVT::i64); |
| 522 | |
| 523 | // The first instruction can be a LUi which is different from other |
| 524 | // instructions (ADDiu, ORI and SLL) in that it does not have a register |
| 525 | // operand. |
| 526 | if (Inst->Opc == Mips::LUi64) |
| 527 | RegOpnd = CurDAG->getMachineNode(Inst->Opc, DL, MVT::i64, ImmOpnd); |
| 528 | else |
| 529 | RegOpnd = |
| 530 | CurDAG->getMachineNode(Inst->Opc, DL, MVT::i64, |
| 531 | CurDAG->getRegister(Mips::ZERO_64, MVT::i64), |
| 532 | ImmOpnd); |
| 533 | |
| 534 | // The remaining instructions in the sequence are handled here. |
| 535 | for (++Inst; Inst != Seq.end(); ++Inst) { |
| 536 | ImmOpnd = CurDAG->getTargetConstant(SignExtend64<16>(Inst->ImmOpnd), |
| 537 | MVT::i64); |
| 538 | RegOpnd = CurDAG->getMachineNode(Inst->Opc, DL, MVT::i64, |
| 539 | SDValue(RegOpnd, 0), ImmOpnd); |
| 540 | } |
| 541 | |
| 542 | return RegOpnd; |
| 543 | } |
| 544 | |
Akira Hatanaka | 49d534b | 2011-12-20 22:58:01 +0000 | [diff] [blame] | 545 | case MipsISD::ThreadPointer: { |
| 546 | EVT PtrVT = TLI.getPointerTy(); |
| 547 | unsigned RdhwrOpc, SrcReg, DestReg; |
| 548 | |
| 549 | if (PtrVT == MVT::i32) { |
| 550 | RdhwrOpc = Mips::RDHWR; |
| 551 | SrcReg = Mips::HWR29; |
| 552 | DestReg = Mips::V1; |
| 553 | } else { |
| 554 | RdhwrOpc = Mips::RDHWR64; |
| 555 | SrcReg = Mips::HWR29_64; |
| 556 | DestReg = Mips::V1_64; |
| 557 | } |
Jia Liu | bb481f8 | 2012-02-28 07:46:26 +0000 | [diff] [blame] | 558 | |
Akira Hatanaka | 49d534b | 2011-12-20 22:58:01 +0000 | [diff] [blame] | 559 | SDNode *Rdhwr = |
| 560 | CurDAG->getMachineNode(RdhwrOpc, Node->getDebugLoc(), |
| 561 | Node->getValueType(0), |
| 562 | CurDAG->getRegister(SrcReg, PtrVT)); |
| 563 | SDValue Chain = CurDAG->getCopyToReg(CurDAG->getEntryNode(), dl, DestReg, |
| 564 | SDValue(Rdhwr, 0)); |
| 565 | SDValue ResNode = CurDAG->getCopyFromReg(Chain, dl, DestReg, PtrVT); |
| 566 | ReplaceUses(SDValue(Node, 0), ResNode); |
| 567 | return ResNode.getNode(); |
| 568 | } |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 569 | } |
| 570 | |
| 571 | // Select the default instruction |
Dan Gohman | eeb3a00 | 2010-01-05 01:24:18 +0000 | [diff] [blame] | 572 | SDNode *ResNode = SelectCode(Node); |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 573 | |
Chris Lattner | 7c306da | 2010-03-02 06:34:30 +0000 | [diff] [blame] | 574 | DEBUG(errs() << "=> "); |
Dan Gohman | eeb3a00 | 2010-01-05 01:24:18 +0000 | [diff] [blame] | 575 | if (ResNode == NULL || ResNode == Node) |
| 576 | DEBUG(Node->dump(CurDAG)); |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 577 | else |
| 578 | DEBUG(ResNode->dump(CurDAG)); |
Chris Lattner | 893e1c9 | 2009-08-23 06:49:22 +0000 | [diff] [blame] | 579 | DEBUG(errs() << "\n"); |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 580 | return ResNode; |
| 581 | } |
| 582 | |
Akira Hatanaka | 21afc63 | 2011-06-21 00:40:49 +0000 | [diff] [blame] | 583 | bool MipsDAGToDAGISel:: |
| 584 | SelectInlineAsmMemoryOperand(const SDValue &Op, char ConstraintCode, |
| 585 | std::vector<SDValue> &OutOps) { |
| 586 | assert(ConstraintCode == 'm' && "unexpected asm memory constraint"); |
| 587 | OutOps.push_back(Op); |
| 588 | return false; |
| 589 | } |
| 590 | |
Bruno Cardoso Lopes | 81092dc | 2011-03-04 17:51:39 +0000 | [diff] [blame] | 591 | /// createMipsISelDag - This pass converts a legalized DAG into a |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 592 | /// MIPS-specific DAG, ready for instruction scheduling. |
| 593 | FunctionPass *llvm::createMipsISelDag(MipsTargetMachine &TM) { |
| 594 | return new MipsDAGToDAGISel(TM); |
| 595 | } |