blob: 9f46ce9a17db81f2192393d7d4ed7c8d28f3aa4b [file] [log] [blame]
Chris Lattner2cfd52c2009-07-29 20:31:52 +00001//===- ARMBaseRegisterInfo.cpp - ARM Register Information -------*- C++ -*-===//
David Goodwinc140c482009-07-08 17:28:55 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file contains the base ARM implementation of TargetRegisterInfo class.
11//
12//===----------------------------------------------------------------------===//
13
14#include "ARM.h"
David Goodwindb5a71a2009-07-08 18:31:39 +000015#include "ARMBaseInstrInfo.h"
David Goodwinc140c482009-07-08 17:28:55 +000016#include "ARMBaseRegisterInfo.h"
Anton Korobeynikov16c29b52011-01-10 12:39:04 +000017#include "ARMFrameLowering.h"
David Goodwinc140c482009-07-08 17:28:55 +000018#include "ARMInstrInfo.h"
19#include "ARMMachineFunctionInfo.h"
20#include "ARMSubtarget.h"
Evan Chengee04a6d2011-07-20 23:34:39 +000021#include "MCTargetDesc/ARMAddressingModes.h"
David Goodwinc140c482009-07-08 17:28:55 +000022#include "llvm/Constants.h"
23#include "llvm/DerivedTypes.h"
Owen Anderson9adc0ab2009-07-14 23:09:55 +000024#include "llvm/Function.h"
25#include "llvm/LLVMContext.h"
David Goodwinc140c482009-07-08 17:28:55 +000026#include "llvm/CodeGen/MachineConstantPool.h"
27#include "llvm/CodeGen/MachineFrameInfo.h"
28#include "llvm/CodeGen/MachineFunction.h"
29#include "llvm/CodeGen/MachineInstrBuilder.h"
David Goodwinc140c482009-07-08 17:28:55 +000030#include "llvm/CodeGen/MachineRegisterInfo.h"
31#include "llvm/CodeGen/RegisterScavenging.h"
Jim Grosbach3dab2772009-10-27 22:45:39 +000032#include "llvm/Support/Debug.h"
Torok Edwinab7c09b2009-07-08 18:01:40 +000033#include "llvm/Support/ErrorHandling.h"
Torok Edwindac237e2009-07-08 20:53:28 +000034#include "llvm/Support/raw_ostream.h"
Anton Korobeynikov16c29b52011-01-10 12:39:04 +000035#include "llvm/Target/TargetFrameLowering.h"
David Goodwinc140c482009-07-08 17:28:55 +000036#include "llvm/Target/TargetMachine.h"
37#include "llvm/Target/TargetOptions.h"
38#include "llvm/ADT/BitVector.h"
39#include "llvm/ADT/SmallVector.h"
Jim Grosbach18ed9c92009-10-20 20:19:50 +000040#include "llvm/Support/CommandLine.h"
Evan Cheng73f50d92011-06-27 18:32:37 +000041
Evan Cheng73f50d92011-06-27 18:32:37 +000042#define GET_REGINFO_TARGET_DESC
Evan Chenga347f852011-06-24 01:44:41 +000043#include "ARMGenRegisterInfo.inc"
David Goodwinc140c482009-07-08 17:28:55 +000044
Evan Cheng1b4886d2010-11-18 01:28:51 +000045using namespace llvm;
46
Jim Grosbacha2734422010-08-24 19:05:43 +000047static cl::opt<bool>
Jim Grosbach31973802010-08-24 21:19:33 +000048ForceAllBaseRegAlloc("arm-force-base-reg-alloc", cl::Hidden, cl::init(false),
Jim Grosbachcd59dc52010-08-24 18:04:52 +000049 cl::desc("Force use of virtual base registers for stack load/store"));
Jim Grosbacha2734422010-08-24 19:05:43 +000050static cl::opt<bool>
Jim Grosbachae47c6d2010-08-26 00:58:06 +000051EnableLocalStackAlloc("enable-local-stack-alloc", cl::init(true), cl::Hidden,
Jim Grosbacha2734422010-08-24 19:05:43 +000052 cl::desc("Enable pre-regalloc stack frame index allocation"));
Jim Grosbach65482b12010-09-03 18:37:12 +000053static cl::opt<bool>
Jim Grosbachd0bd76b2010-09-08 20:12:02 +000054EnableBasePointer("arm-use-base-pointer", cl::Hidden, cl::init(true),
Jim Grosbach65482b12010-09-03 18:37:12 +000055 cl::desc("Enable use of a base pointer for complex stack frames"));
56
David Goodwindb5a71a2009-07-08 18:31:39 +000057ARMBaseRegisterInfo::ARMBaseRegisterInfo(const ARMBaseInstrInfo &tii,
David Goodwinc140c482009-07-08 17:28:55 +000058 const ARMSubtarget &sti)
Evan Cheng0e6a0522011-07-18 20:57:22 +000059 : ARMGenRegisterInfo(ARM::LR), TII(tii), STI(sti),
Jim Grosbach65482b12010-09-03 18:37:12 +000060 FramePtr((STI.isTargetDarwin() || STI.isThumb()) ? ARM::R7 : ARM::R11),
61 BasePtr(ARM::R6) {
David Goodwinc140c482009-07-08 17:28:55 +000062}
63
64const unsigned*
65ARMBaseRegisterInfo::getCalleeSavedRegs(const MachineFunction *MF) const {
66 static const unsigned CalleeSavedRegs[] = {
67 ARM::LR, ARM::R11, ARM::R10, ARM::R9, ARM::R8,
68 ARM::R7, ARM::R6, ARM::R5, ARM::R4,
69
70 ARM::D15, ARM::D14, ARM::D13, ARM::D12,
71 ARM::D11, ARM::D10, ARM::D9, ARM::D8,
72 0
73 };
74
Evan Chengafff9412011-12-20 18:26:50 +000075 static const unsigned iOSCalleeSavedRegs[] = {
76 // iOS ABI deviates from ARM standard ABI. R9 is not a callee-saved
David Goodwinc140c482009-07-08 17:28:55 +000077 // register.
Jim Grosbachab3d00e2010-11-02 17:35:25 +000078 ARM::LR, ARM::R7, ARM::R6, ARM::R5, ARM::R4,
79 ARM::R11, ARM::R10, ARM::R8,
David Goodwinc140c482009-07-08 17:28:55 +000080
81 ARM::D15, ARM::D14, ARM::D13, ARM::D12,
82 ARM::D11, ARM::D10, ARM::D9, ARM::D8,
83 0
84 };
Evan Chengafff9412011-12-20 18:26:50 +000085 return (STI.isTargetIOS()) ? iOSCalleeSavedRegs : CalleeSavedRegs;
David Goodwinc140c482009-07-08 17:28:55 +000086}
87
Jim Grosbach96318642010-01-06 23:54:42 +000088BitVector ARMBaseRegisterInfo::
89getReservedRegs(const MachineFunction &MF) const {
Anton Korobeynikov16c29b52011-01-10 12:39:04 +000090 const TargetFrameLowering *TFI = MF.getTarget().getFrameLowering();
Anton Korobeynikovd0c38172010-11-18 21:19:35 +000091
Chris Lattner7a2bdde2011-04-15 05:18:47 +000092 // FIXME: avoid re-calculating this every time.
David Goodwinc140c482009-07-08 17:28:55 +000093 BitVector Reserved(getNumRegs());
94 Reserved.set(ARM::SP);
95 Reserved.set(ARM::PC);
Nate Begemand1fb5832010-08-03 21:31:55 +000096 Reserved.set(ARM::FPSCR);
Anton Korobeynikovd0c38172010-11-18 21:19:35 +000097 if (TFI->hasFP(MF))
David Goodwinc140c482009-07-08 17:28:55 +000098 Reserved.set(FramePtr);
Jim Grosbach65482b12010-09-03 18:37:12 +000099 if (hasBasePointer(MF))
100 Reserved.set(BasePtr);
David Goodwinc140c482009-07-08 17:28:55 +0000101 // Some targets reserve R9.
102 if (STI.isR9Reserved())
103 Reserved.set(ARM::R9);
Jakob Stoklund Olesen3b6434e2011-06-18 00:53:27 +0000104 // Reserve D16-D31 if the subtarget doesn't support them.
105 if (!STI.hasVFP3() || STI.hasD16()) {
106 assert(ARM::D31 == ARM::D16 + 15);
107 for (unsigned i = 0; i != 16; ++i)
108 Reserved.set(ARM::D16 + i);
109 }
David Goodwinc140c482009-07-08 17:28:55 +0000110 return Reserved;
111}
112
Chris Lattner2cfd52c2009-07-29 20:31:52 +0000113bool ARMBaseRegisterInfo::isReservedReg(const MachineFunction &MF,
114 unsigned Reg) const {
Anton Korobeynikov16c29b52011-01-10 12:39:04 +0000115 const TargetFrameLowering *TFI = MF.getTarget().getFrameLowering();
Anton Korobeynikovd0c38172010-11-18 21:19:35 +0000116
David Goodwinc140c482009-07-08 17:28:55 +0000117 switch (Reg) {
118 default: break;
119 case ARM::SP:
120 case ARM::PC:
121 return true;
Jim Grosbach65482b12010-09-03 18:37:12 +0000122 case ARM::R6:
123 if (hasBasePointer(MF))
124 return true;
125 break;
David Goodwinc140c482009-07-08 17:28:55 +0000126 case ARM::R7:
127 case ARM::R11:
Anton Korobeynikovd0c38172010-11-18 21:19:35 +0000128 if (FramePtr == Reg && TFI->hasFP(MF))
David Goodwinc140c482009-07-08 17:28:55 +0000129 return true;
130 break;
131 case ARM::R9:
132 return STI.isR9Reserved();
133 }
134
135 return false;
136}
137
Evan Chengb990a2f2010-05-14 23:21:14 +0000138bool
Bob Wilson91a74da2010-06-02 18:54:47 +0000139ARMBaseRegisterInfo::canCombineSubRegIndices(const TargetRegisterClass *RC,
Evan Chengb990a2f2010-05-14 23:21:14 +0000140 SmallVectorImpl<unsigned> &SubIndices,
141 unsigned &NewSubIdx) const {
142
143 unsigned Size = RC->getSize() * 8;
144 if (Size < 6)
145 return 0;
146
147 NewSubIdx = 0; // Whole register.
148 unsigned NumRegs = SubIndices.size();
149 if (NumRegs == 8) {
150 // 8 D registers -> 1 QQQQ register.
151 return (Size == 512 &&
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +0000152 SubIndices[0] == ARM::dsub_0 &&
153 SubIndices[1] == ARM::dsub_1 &&
154 SubIndices[2] == ARM::dsub_2 &&
155 SubIndices[3] == ARM::dsub_3 &&
156 SubIndices[4] == ARM::dsub_4 &&
157 SubIndices[5] == ARM::dsub_5 &&
158 SubIndices[6] == ARM::dsub_6 &&
159 SubIndices[7] == ARM::dsub_7);
Evan Chengb990a2f2010-05-14 23:21:14 +0000160 } else if (NumRegs == 4) {
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +0000161 if (SubIndices[0] == ARM::qsub_0) {
Evan Chengb990a2f2010-05-14 23:21:14 +0000162 // 4 Q registers -> 1 QQQQ register.
163 return (Size == 512 &&
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +0000164 SubIndices[1] == ARM::qsub_1 &&
165 SubIndices[2] == ARM::qsub_2 &&
166 SubIndices[3] == ARM::qsub_3);
167 } else if (SubIndices[0] == ARM::dsub_0) {
Evan Chengb990a2f2010-05-14 23:21:14 +0000168 // 4 D registers -> 1 QQ register.
169 if (Size >= 256 &&
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +0000170 SubIndices[1] == ARM::dsub_1 &&
171 SubIndices[2] == ARM::dsub_2 &&
172 SubIndices[3] == ARM::dsub_3) {
Evan Chengb990a2f2010-05-14 23:21:14 +0000173 if (Size == 512)
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +0000174 NewSubIdx = ARM::qqsub_0;
Evan Chengb990a2f2010-05-14 23:21:14 +0000175 return true;
176 }
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +0000177 } else if (SubIndices[0] == ARM::dsub_4) {
Evan Chengb990a2f2010-05-14 23:21:14 +0000178 // 4 D registers -> 1 QQ register (2nd).
179 if (Size == 512 &&
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +0000180 SubIndices[1] == ARM::dsub_5 &&
181 SubIndices[2] == ARM::dsub_6 &&
182 SubIndices[3] == ARM::dsub_7) {
183 NewSubIdx = ARM::qqsub_1;
Evan Chengb990a2f2010-05-14 23:21:14 +0000184 return true;
185 }
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +0000186 } else if (SubIndices[0] == ARM::ssub_0) {
Evan Chengb990a2f2010-05-14 23:21:14 +0000187 // 4 S registers -> 1 Q register.
188 if (Size >= 128 &&
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +0000189 SubIndices[1] == ARM::ssub_1 &&
190 SubIndices[2] == ARM::ssub_2 &&
191 SubIndices[3] == ARM::ssub_3) {
Evan Chengb990a2f2010-05-14 23:21:14 +0000192 if (Size >= 256)
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +0000193 NewSubIdx = ARM::qsub_0;
Evan Chengb990a2f2010-05-14 23:21:14 +0000194 return true;
195 }
196 }
197 } else if (NumRegs == 2) {
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +0000198 if (SubIndices[0] == ARM::qsub_0) {
Evan Chengb990a2f2010-05-14 23:21:14 +0000199 // 2 Q registers -> 1 QQ register.
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +0000200 if (Size >= 256 && SubIndices[1] == ARM::qsub_1) {
Evan Chengb990a2f2010-05-14 23:21:14 +0000201 if (Size == 512)
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +0000202 NewSubIdx = ARM::qqsub_0;
Evan Chengb990a2f2010-05-14 23:21:14 +0000203 return true;
204 }
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +0000205 } else if (SubIndices[0] == ARM::qsub_2) {
Evan Chengb990a2f2010-05-14 23:21:14 +0000206 // 2 Q registers -> 1 QQ register (2nd).
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +0000207 if (Size == 512 && SubIndices[1] == ARM::qsub_3) {
208 NewSubIdx = ARM::qqsub_1;
Evan Chengb990a2f2010-05-14 23:21:14 +0000209 return true;
210 }
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +0000211 } else if (SubIndices[0] == ARM::dsub_0) {
Evan Chengb990a2f2010-05-14 23:21:14 +0000212 // 2 D registers -> 1 Q register.
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +0000213 if (Size >= 128 && SubIndices[1] == ARM::dsub_1) {
Evan Chengb990a2f2010-05-14 23:21:14 +0000214 if (Size >= 256)
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +0000215 NewSubIdx = ARM::qsub_0;
Evan Chengb990a2f2010-05-14 23:21:14 +0000216 return true;
217 }
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +0000218 } else if (SubIndices[0] == ARM::dsub_2) {
Evan Chengb990a2f2010-05-14 23:21:14 +0000219 // 2 D registers -> 1 Q register (2nd).
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +0000220 if (Size >= 256 && SubIndices[1] == ARM::dsub_3) {
221 NewSubIdx = ARM::qsub_1;
Evan Chengb990a2f2010-05-14 23:21:14 +0000222 return true;
223 }
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +0000224 } else if (SubIndices[0] == ARM::dsub_4) {
Evan Chengb990a2f2010-05-14 23:21:14 +0000225 // 2 D registers -> 1 Q register (3rd).
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +0000226 if (Size == 512 && SubIndices[1] == ARM::dsub_5) {
227 NewSubIdx = ARM::qsub_2;
Evan Chengb990a2f2010-05-14 23:21:14 +0000228 return true;
229 }
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +0000230 } else if (SubIndices[0] == ARM::dsub_6) {
Evan Chengb990a2f2010-05-14 23:21:14 +0000231 // 2 D registers -> 1 Q register (3rd).
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +0000232 if (Size == 512 && SubIndices[1] == ARM::dsub_7) {
233 NewSubIdx = ARM::qsub_3;
Evan Chengb990a2f2010-05-14 23:21:14 +0000234 return true;
235 }
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +0000236 } else if (SubIndices[0] == ARM::ssub_0) {
Evan Chengb990a2f2010-05-14 23:21:14 +0000237 // 2 S registers -> 1 D register.
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +0000238 if (SubIndices[1] == ARM::ssub_1) {
Evan Chengb990a2f2010-05-14 23:21:14 +0000239 if (Size >= 128)
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +0000240 NewSubIdx = ARM::dsub_0;
Evan Chengb990a2f2010-05-14 23:21:14 +0000241 return true;
242 }
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +0000243 } else if (SubIndices[0] == ARM::ssub_2) {
Evan Chengb990a2f2010-05-14 23:21:14 +0000244 // 2 S registers -> 1 D register (2nd).
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +0000245 if (Size >= 128 && SubIndices[1] == ARM::ssub_3) {
246 NewSubIdx = ARM::dsub_1;
Evan Chengb990a2f2010-05-14 23:21:14 +0000247 return true;
248 }
249 }
250 }
251 return false;
252}
253
Jakob Stoklund Olesenc9e50152011-04-26 18:52:33 +0000254const TargetRegisterClass*
255ARMBaseRegisterInfo::getLargestLegalSuperClass(const TargetRegisterClass *RC)
256 const {
257 const TargetRegisterClass *Super = RC;
Jakob Stoklund Olesenc8e2bb62011-09-30 22:19:07 +0000258 TargetRegisterClass::sc_iterator I = RC->getSuperClasses();
Jakob Stoklund Olesenc9e50152011-04-26 18:52:33 +0000259 do {
260 switch (Super->getID()) {
261 case ARM::GPRRegClassID:
262 case ARM::SPRRegClassID:
263 case ARM::DPRRegClassID:
264 case ARM::QPRRegClassID:
265 case ARM::QQPRRegClassID:
266 case ARM::QQQQPRRegClassID:
267 return Super;
268 }
269 Super = *I++;
270 } while (Super);
271 return RC;
272}
Evan Chengb990a2f2010-05-14 23:21:14 +0000273
Evan Cheng4f54c122009-10-25 07:53:28 +0000274const TargetRegisterClass *
Chris Lattner2cfd52c2009-07-29 20:31:52 +0000275ARMBaseRegisterInfo::getPointerRegClass(unsigned Kind) const {
Jim Grosbache11a8f52009-09-11 19:49:06 +0000276 return ARM::GPRRegisterClass;
David Goodwinc140c482009-07-08 17:28:55 +0000277}
278
Evan Cheng342e3162011-08-30 01:34:54 +0000279const TargetRegisterClass *
280ARMBaseRegisterInfo::getCrossCopyRegClass(const TargetRegisterClass *RC) const {
281 if (RC == &ARM::CCRRegClass)
282 return 0; // Can't copy CCR registers.
283 return RC;
284}
285
Cameron Zwarichbe2119e2011-03-07 21:56:36 +0000286unsigned
287ARMBaseRegisterInfo::getRegPressureLimit(const TargetRegisterClass *RC,
288 MachineFunction &MF) const {
289 const TargetFrameLowering *TFI = MF.getTarget().getFrameLowering();
290
291 switch (RC->getID()) {
292 default:
293 return 0;
294 case ARM::tGPRRegClassID:
295 return TFI->hasFP(MF) ? 4 : 5;
296 case ARM::GPRRegClassID: {
297 unsigned FP = TFI->hasFP(MF) ? 1 : 0;
298 return 10 - FP - (STI.isR9Reserved() ? 1 : 0);
299 }
300 case ARM::SPRRegClassID: // Currently not used as 'rep' register class.
301 case ARM::DPRRegClassID:
302 return 32 - 10;
303 }
304}
305
Jakob Stoklund Olesendd5a8472011-06-16 23:31:16 +0000306/// getRawAllocationOrder - Returns the register allocation order for a
307/// specified register class with a target-dependent hint.
308ArrayRef<unsigned>
309ARMBaseRegisterInfo::getRawAllocationOrder(const TargetRegisterClass *RC,
310 unsigned HintType, unsigned HintReg,
311 const MachineFunction &MF) const {
Anton Korobeynikov16c29b52011-01-10 12:39:04 +0000312 const TargetFrameLowering *TFI = MF.getTarget().getFrameLowering();
David Goodwinc140c482009-07-08 17:28:55 +0000313 // Alternative register allocation orders when favoring even / odd registers
314 // of register pairs.
315
316 // No FP, R9 is available.
317 static const unsigned GPREven1[] = {
318 ARM::R0, ARM::R2, ARM::R4, ARM::R6, ARM::R8, ARM::R10,
319 ARM::R1, ARM::R3, ARM::R12,ARM::LR, ARM::R5, ARM::R7,
320 ARM::R9, ARM::R11
321 };
322 static const unsigned GPROdd1[] = {
323 ARM::R1, ARM::R3, ARM::R5, ARM::R7, ARM::R9, ARM::R11,
324 ARM::R0, ARM::R2, ARM::R12,ARM::LR, ARM::R4, ARM::R6,
325 ARM::R8, ARM::R10
326 };
327
328 // FP is R7, R9 is available.
329 static const unsigned GPREven2[] = {
330 ARM::R0, ARM::R2, ARM::R4, ARM::R8, ARM::R10,
331 ARM::R1, ARM::R3, ARM::R12,ARM::LR, ARM::R5, ARM::R6,
332 ARM::R9, ARM::R11
333 };
334 static const unsigned GPROdd2[] = {
335 ARM::R1, ARM::R3, ARM::R5, ARM::R9, ARM::R11,
336 ARM::R0, ARM::R2, ARM::R12,ARM::LR, ARM::R4, ARM::R6,
337 ARM::R8, ARM::R10
338 };
339
340 // FP is R11, R9 is available.
341 static const unsigned GPREven3[] = {
342 ARM::R0, ARM::R2, ARM::R4, ARM::R6, ARM::R8,
343 ARM::R1, ARM::R3, ARM::R10,ARM::R12,ARM::LR, ARM::R5, ARM::R7,
344 ARM::R9
345 };
346 static const unsigned GPROdd3[] = {
347 ARM::R1, ARM::R3, ARM::R5, ARM::R6, ARM::R9,
348 ARM::R0, ARM::R2, ARM::R10,ARM::R12,ARM::LR, ARM::R4, ARM::R7,
349 ARM::R8
350 };
351
352 // No FP, R9 is not available.
353 static const unsigned GPREven4[] = {
354 ARM::R0, ARM::R2, ARM::R4, ARM::R6, ARM::R10,
355 ARM::R1, ARM::R3, ARM::R12,ARM::LR, ARM::R5, ARM::R7, ARM::R8,
356 ARM::R11
357 };
358 static const unsigned GPROdd4[] = {
359 ARM::R1, ARM::R3, ARM::R5, ARM::R7, ARM::R11,
360 ARM::R0, ARM::R2, ARM::R12,ARM::LR, ARM::R4, ARM::R6, ARM::R8,
361 ARM::R10
362 };
363
364 // FP is R7, R9 is not available.
365 static const unsigned GPREven5[] = {
366 ARM::R0, ARM::R2, ARM::R4, ARM::R10,
367 ARM::R1, ARM::R3, ARM::R12,ARM::LR, ARM::R5, ARM::R6, ARM::R8,
368 ARM::R11
369 };
370 static const unsigned GPROdd5[] = {
371 ARM::R1, ARM::R3, ARM::R5, ARM::R11,
372 ARM::R0, ARM::R2, ARM::R12,ARM::LR, ARM::R4, ARM::R6, ARM::R8,
373 ARM::R10
374 };
375
376 // FP is R11, R9 is not available.
377 static const unsigned GPREven6[] = {
378 ARM::R0, ARM::R2, ARM::R4, ARM::R6,
379 ARM::R1, ARM::R3, ARM::R10,ARM::R12,ARM::LR, ARM::R5, ARM::R7, ARM::R8
380 };
381 static const unsigned GPROdd6[] = {
382 ARM::R1, ARM::R3, ARM::R5, ARM::R7,
383 ARM::R0, ARM::R2, ARM::R10,ARM::R12,ARM::LR, ARM::R4, ARM::R6, ARM::R8
384 };
385
Jakob Stoklund Oleseneb5067e2011-03-25 01:48:18 +0000386 // We only support even/odd hints for GPR and rGPR.
387 if (RC != ARM::GPRRegisterClass && RC != ARM::rGPRRegisterClass)
Jakob Stoklund Olesendd5a8472011-06-16 23:31:16 +0000388 return RC->getRawAllocationOrder(MF);
David Goodwinc140c482009-07-08 17:28:55 +0000389
390 if (HintType == ARMRI::RegPairEven) {
391 if (isPhysicalRegister(HintReg) && getRegisterPairEven(HintReg, MF) == 0)
392 // It's no longer possible to fulfill this hint. Return the default
393 // allocation order.
Jakob Stoklund Olesendd5a8472011-06-16 23:31:16 +0000394 return RC->getRawAllocationOrder(MF);
David Goodwinc140c482009-07-08 17:28:55 +0000395
Anton Korobeynikovd0c38172010-11-18 21:19:35 +0000396 if (!TFI->hasFP(MF)) {
David Goodwinc140c482009-07-08 17:28:55 +0000397 if (!STI.isR9Reserved())
Frits van Bommel39b5abf2011-07-18 12:00:32 +0000398 return makeArrayRef(GPREven1);
David Goodwinc140c482009-07-08 17:28:55 +0000399 else
Frits van Bommel39b5abf2011-07-18 12:00:32 +0000400 return makeArrayRef(GPREven4);
David Goodwinc140c482009-07-08 17:28:55 +0000401 } else if (FramePtr == ARM::R7) {
402 if (!STI.isR9Reserved())
Frits van Bommel39b5abf2011-07-18 12:00:32 +0000403 return makeArrayRef(GPREven2);
David Goodwinc140c482009-07-08 17:28:55 +0000404 else
Frits van Bommel39b5abf2011-07-18 12:00:32 +0000405 return makeArrayRef(GPREven5);
David Goodwinc140c482009-07-08 17:28:55 +0000406 } else { // FramePtr == ARM::R11
407 if (!STI.isR9Reserved())
Frits van Bommel39b5abf2011-07-18 12:00:32 +0000408 return makeArrayRef(GPREven3);
David Goodwinc140c482009-07-08 17:28:55 +0000409 else
Frits van Bommel39b5abf2011-07-18 12:00:32 +0000410 return makeArrayRef(GPREven6);
David Goodwinc140c482009-07-08 17:28:55 +0000411 }
412 } else if (HintType == ARMRI::RegPairOdd) {
413 if (isPhysicalRegister(HintReg) && getRegisterPairOdd(HintReg, MF) == 0)
414 // It's no longer possible to fulfill this hint. Return the default
415 // allocation order.
Jakob Stoklund Olesendd5a8472011-06-16 23:31:16 +0000416 return RC->getRawAllocationOrder(MF);
David Goodwinc140c482009-07-08 17:28:55 +0000417
Anton Korobeynikovd0c38172010-11-18 21:19:35 +0000418 if (!TFI->hasFP(MF)) {
David Goodwinc140c482009-07-08 17:28:55 +0000419 if (!STI.isR9Reserved())
Frits van Bommel39b5abf2011-07-18 12:00:32 +0000420 return makeArrayRef(GPROdd1);
David Goodwinc140c482009-07-08 17:28:55 +0000421 else
Frits van Bommel39b5abf2011-07-18 12:00:32 +0000422 return makeArrayRef(GPROdd4);
David Goodwinc140c482009-07-08 17:28:55 +0000423 } else if (FramePtr == ARM::R7) {
424 if (!STI.isR9Reserved())
Frits van Bommel39b5abf2011-07-18 12:00:32 +0000425 return makeArrayRef(GPROdd2);
David Goodwinc140c482009-07-08 17:28:55 +0000426 else
Frits van Bommel39b5abf2011-07-18 12:00:32 +0000427 return makeArrayRef(GPROdd5);
David Goodwinc140c482009-07-08 17:28:55 +0000428 } else { // FramePtr == ARM::R11
429 if (!STI.isR9Reserved())
Frits van Bommel39b5abf2011-07-18 12:00:32 +0000430 return makeArrayRef(GPROdd3);
David Goodwinc140c482009-07-08 17:28:55 +0000431 else
Frits van Bommel39b5abf2011-07-18 12:00:32 +0000432 return makeArrayRef(GPROdd6);
David Goodwinc140c482009-07-08 17:28:55 +0000433 }
434 }
Jakob Stoklund Olesendd5a8472011-06-16 23:31:16 +0000435 return RC->getRawAllocationOrder(MF);
David Goodwinc140c482009-07-08 17:28:55 +0000436}
437
438/// ResolveRegAllocHint - Resolves the specified register allocation hint
439/// to a physical register. Returns the physical register if it is successful.
440unsigned
441ARMBaseRegisterInfo::ResolveRegAllocHint(unsigned Type, unsigned Reg,
442 const MachineFunction &MF) const {
443 if (Reg == 0 || !isPhysicalRegister(Reg))
444 return 0;
445 if (Type == 0)
446 return Reg;
447 else if (Type == (unsigned)ARMRI::RegPairOdd)
448 // Odd register.
449 return getRegisterPairOdd(Reg, MF);
450 else if (Type == (unsigned)ARMRI::RegPairEven)
451 // Even register.
452 return getRegisterPairEven(Reg, MF);
453 return 0;
454}
455
456void
457ARMBaseRegisterInfo::UpdateRegAllocHint(unsigned Reg, unsigned NewReg,
458 MachineFunction &MF) const {
459 MachineRegisterInfo *MRI = &MF.getRegInfo();
460 std::pair<unsigned, unsigned> Hint = MRI->getRegAllocationHint(Reg);
461 if ((Hint.first == (unsigned)ARMRI::RegPairOdd ||
462 Hint.first == (unsigned)ARMRI::RegPairEven) &&
Jakob Stoklund Olesenc9df0252011-01-10 02:58:51 +0000463 TargetRegisterInfo::isVirtualRegister(Hint.second)) {
David Goodwinc140c482009-07-08 17:28:55 +0000464 // If 'Reg' is one of the even / odd register pair and it's now changed
465 // (e.g. coalesced) into a different register. The other register of the
466 // pair allocation hint must be updated to reflect the relationship
467 // change.
468 unsigned OtherReg = Hint.second;
469 Hint = MRI->getRegAllocationHint(OtherReg);
470 if (Hint.second == Reg)
471 // Make sure the pair has not already divorced.
472 MRI->setRegAllocationHint(OtherReg, Hint.first, NewReg);
473 }
474}
475
Bob Wilsonf6a4d3c2011-04-19 18:11:45 +0000476bool
477ARMBaseRegisterInfo::avoidWriteAfterWrite(const TargetRegisterClass *RC) const {
478 // CortexA9 has a Write-after-write hazard for NEON registers.
479 if (!STI.isCortexA9())
480 return false;
481
482 switch (RC->getID()) {
483 case ARM::DPRRegClassID:
484 case ARM::DPR_8RegClassID:
485 case ARM::DPR_VFP2RegClassID:
486 case ARM::QPRRegClassID:
487 case ARM::QPR_8RegClassID:
488 case ARM::QPR_VFP2RegClassID:
489 case ARM::SPRRegClassID:
490 case ARM::SPR_8RegClassID:
491 // Avoid reusing S, D, and Q registers.
492 // Don't increase register pressure for QQ and QQQQ.
493 return true;
494 default:
495 return false;
496 }
497}
498
Jim Grosbach65482b12010-09-03 18:37:12 +0000499bool ARMBaseRegisterInfo::hasBasePointer(const MachineFunction &MF) const {
Jim Grosbache45ab8a2010-01-19 18:31:11 +0000500 const MachineFrameInfo *MFI = MF.getFrameInfo();
501 const ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
Jim Grosbach65482b12010-09-03 18:37:12 +0000502
503 if (!EnableBasePointer)
504 return false;
505
506 if (needsStackRealignment(MF) && MFI->hasVarSizedObjects())
507 return true;
508
509 // Thumb has trouble with negative offsets from the FP. Thumb2 has a limited
510 // negative range for ldr/str (255), and thumb1 is positive offsets only.
511 // It's going to be better to use the SP or Base Pointer instead. When there
512 // are variable sized objects, we can't reference off of the SP, so we
513 // reserve a Base Pointer.
514 if (AFI->isThumbFunction() && MFI->hasVarSizedObjects()) {
515 // Conservatively estimate whether the negative offset from the frame
516 // pointer will be sufficient to reach. If a function has a smallish
517 // frame, it's less likely to have lots of spills and callee saved
518 // space, so it's all more likely to be within range of the frame pointer.
519 // If it's wrong, the scavenger will still enable access to work, it just
520 // won't be optimal.
521 if (AFI->isThumb2Function() && MFI->getLocalFrameSize() < 128)
522 return false;
523 return true;
524 }
525
526 return false;
527}
528
529bool ARMBaseRegisterInfo::canRealignStack(const MachineFunction &MF) const {
Jim Grosbach30c93e12010-09-08 17:22:12 +0000530 const MachineFrameInfo *MFI = MF.getFrameInfo();
Jakob Stoklund Olesen54f3b7a2012-01-05 00:26:52 +0000531 const MachineRegisterInfo *MRI = &MF.getRegInfo();
Chad Rosier6690bca2011-10-20 00:07:12 +0000532 const ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
Jim Grosbach30c93e12010-09-08 17:22:12 +0000533 // We can't realign the stack if:
534 // 1. Dynamic stack realignment is explicitly disabled,
Chad Rosier6690bca2011-10-20 00:07:12 +0000535 // 2. This is a Thumb1 function (it's not useful, so we don't bother), or
536 // 3. There are VLAs in the function and the base pointer is disabled.
Jakob Stoklund Olesen54f3b7a2012-01-05 00:26:52 +0000537 if (!MF.getTarget().Options.RealignStack)
538 return false;
539 if (AFI->isThumb1OnlyFunction())
540 return false;
541 // Stack realignment requires a frame pointer. If we already started
542 // register allocation with frame pointer elimination, it is too late now.
543 if (!MRI->canReserveReg(FramePtr))
544 return false;
545 // We may also need a base pointer if there are dynamic allocas.
546 if (!MFI->hasVarSizedObjects())
547 return true;
548 if (!EnableBasePointer)
549 return false;
550 // A base pointer is required and allowed. Check that it isn't too late to
551 // reserve it.
552 return MRI->canReserveReg(BasePtr);
Jim Grosbache45ab8a2010-01-19 18:31:11 +0000553}
554
Jim Grosbach3dab2772009-10-27 22:45:39 +0000555bool ARMBaseRegisterInfo::
556needsStackRealignment(const MachineFunction &MF) const {
Jim Grosbach3dab2772009-10-27 22:45:39 +0000557 const MachineFrameInfo *MFI = MF.getFrameInfo();
Eric Christopherd4c36ce2010-07-17 00:27:24 +0000558 const Function *F = MF.getFunction();
Anton Korobeynikov16c29b52011-01-10 12:39:04 +0000559 unsigned StackAlign = MF.getTarget().getFrameLowering()->getStackAlignment();
Jakob Stoklund Olesen6d5b7cc2012-01-03 22:34:35 +0000560 bool requiresRealignment = ((MFI->getLocalFrameMaxAlign() > StackAlign) ||
Eric Christopher697cba82010-07-17 00:33:04 +0000561 F->hasFnAttr(Attribute::StackAlignment));
Jim Grosbach5c33f5b2010-09-02 19:52:39 +0000562
Eric Christopherd4c36ce2010-07-17 00:27:24 +0000563 return requiresRealignment && canRealignStack(MF);
Jim Grosbach3dab2772009-10-27 22:45:39 +0000564}
565
Jim Grosbach96318642010-01-06 23:54:42 +0000566bool ARMBaseRegisterInfo::
567cannotEliminateFrame(const MachineFunction &MF) const {
Evan Cheng98a01042009-08-14 20:48:13 +0000568 const MachineFrameInfo *MFI = MF.getFrameInfo();
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000569 if (MF.getTarget().Options.DisableFramePointerElim(MF) && MFI->adjustsStack())
Evan Cheng98a01042009-08-14 20:48:13 +0000570 return true;
Jim Grosbach31bc8492009-11-08 00:27:19 +0000571 return MFI->hasVarSizedObjects() || MFI->isFrameAddressTaken()
572 || needsStackRealignment(MF);
Evan Cheng98a01042009-08-14 20:48:13 +0000573}
574
Jim Grosbach5c33f5b2010-09-02 19:52:39 +0000575unsigned
David Greene3f2bf852009-11-12 20:49:22 +0000576ARMBaseRegisterInfo::getFrameRegister(const MachineFunction &MF) const {
Anton Korobeynikov16c29b52011-01-10 12:39:04 +0000577 const TargetFrameLowering *TFI = MF.getTarget().getFrameLowering();
Anton Korobeynikovd0c38172010-11-18 21:19:35 +0000578
579 if (TFI->hasFP(MF))
David Goodwinc140c482009-07-08 17:28:55 +0000580 return FramePtr;
581 return ARM::SP;
582}
583
584unsigned ARMBaseRegisterInfo::getEHExceptionRegister() const {
Torok Edwinc23197a2009-07-14 16:55:14 +0000585 llvm_unreachable("What is the exception register");
David Goodwinc140c482009-07-08 17:28:55 +0000586 return 0;
587}
588
589unsigned ARMBaseRegisterInfo::getEHHandlerRegister() const {
Torok Edwinc23197a2009-07-14 16:55:14 +0000590 llvm_unreachable("What is the exception handler register");
David Goodwinc140c482009-07-08 17:28:55 +0000591 return 0;
592}
593
David Goodwinc140c482009-07-08 17:28:55 +0000594unsigned ARMBaseRegisterInfo::getRegisterPairEven(unsigned Reg,
Jim Grosbach96318642010-01-06 23:54:42 +0000595 const MachineFunction &MF) const {
David Goodwinc140c482009-07-08 17:28:55 +0000596 switch (Reg) {
597 default: break;
598 // Return 0 if either register of the pair is a special register.
599 // So no R12, etc.
Jim Grosbach8f310d92011-09-13 20:27:44 +0000600 case ARM::R1: return ARM::R0;
601 case ARM::R3: return ARM::R2;
602 case ARM::R5: return ARM::R4;
David Goodwinc140c482009-07-08 17:28:55 +0000603 case ARM::R7:
Jim Grosbach65482b12010-09-03 18:37:12 +0000604 return (isReservedReg(MF, ARM::R7) || isReservedReg(MF, ARM::R6))
605 ? 0 : ARM::R6;
Jim Grosbach8f310d92011-09-13 20:27:44 +0000606 case ARM::R9: return isReservedReg(MF, ARM::R9) ? 0 :ARM::R8;
607 case ARM::R11: return isReservedReg(MF, ARM::R11) ? 0 : ARM::R10;
David Goodwinc140c482009-07-08 17:28:55 +0000608
Jim Grosbach8f310d92011-09-13 20:27:44 +0000609 case ARM::S1: return ARM::S0;
610 case ARM::S3: return ARM::S2;
611 case ARM::S5: return ARM::S4;
612 case ARM::S7: return ARM::S6;
613 case ARM::S9: return ARM::S8;
614 case ARM::S11: return ARM::S10;
615 case ARM::S13: return ARM::S12;
616 case ARM::S15: return ARM::S14;
617 case ARM::S17: return ARM::S16;
618 case ARM::S19: return ARM::S18;
619 case ARM::S21: return ARM::S20;
620 case ARM::S23: return ARM::S22;
621 case ARM::S25: return ARM::S24;
622 case ARM::S27: return ARM::S26;
623 case ARM::S29: return ARM::S28;
624 case ARM::S31: return ARM::S30;
David Goodwinc140c482009-07-08 17:28:55 +0000625
Jim Grosbach8f310d92011-09-13 20:27:44 +0000626 case ARM::D1: return ARM::D0;
627 case ARM::D3: return ARM::D2;
628 case ARM::D5: return ARM::D4;
629 case ARM::D7: return ARM::D6;
630 case ARM::D9: return ARM::D8;
631 case ARM::D11: return ARM::D10;
632 case ARM::D13: return ARM::D12;
633 case ARM::D15: return ARM::D14;
634 case ARM::D17: return ARM::D16;
635 case ARM::D19: return ARM::D18;
636 case ARM::D21: return ARM::D20;
637 case ARM::D23: return ARM::D22;
638 case ARM::D25: return ARM::D24;
639 case ARM::D27: return ARM::D26;
640 case ARM::D29: return ARM::D28;
641 case ARM::D31: return ARM::D30;
David Goodwinc140c482009-07-08 17:28:55 +0000642 }
643
644 return 0;
645}
646
647unsigned ARMBaseRegisterInfo::getRegisterPairOdd(unsigned Reg,
648 const MachineFunction &MF) const {
649 switch (Reg) {
650 default: break;
651 // Return 0 if either register of the pair is a special register.
652 // So no R12, etc.
Jim Grosbach8f310d92011-09-13 20:27:44 +0000653 case ARM::R0: return ARM::R1;
654 case ARM::R2: return ARM::R3;
655 case ARM::R4: return ARM::R5;
David Goodwinc140c482009-07-08 17:28:55 +0000656 case ARM::R6:
Jim Grosbach65482b12010-09-03 18:37:12 +0000657 return (isReservedReg(MF, ARM::R7) || isReservedReg(MF, ARM::R6))
658 ? 0 : ARM::R7;
Jim Grosbach8f310d92011-09-13 20:27:44 +0000659 case ARM::R8: return isReservedReg(MF, ARM::R9) ? 0 :ARM::R9;
660 case ARM::R10: return isReservedReg(MF, ARM::R11) ? 0 : ARM::R11;
David Goodwinc140c482009-07-08 17:28:55 +0000661
Jim Grosbach8f310d92011-09-13 20:27:44 +0000662 case ARM::S0: return ARM::S1;
663 case ARM::S2: return ARM::S3;
664 case ARM::S4: return ARM::S5;
665 case ARM::S6: return ARM::S7;
666 case ARM::S8: return ARM::S9;
667 case ARM::S10: return ARM::S11;
668 case ARM::S12: return ARM::S13;
669 case ARM::S14: return ARM::S15;
670 case ARM::S16: return ARM::S17;
671 case ARM::S18: return ARM::S19;
672 case ARM::S20: return ARM::S21;
673 case ARM::S22: return ARM::S23;
674 case ARM::S24: return ARM::S25;
675 case ARM::S26: return ARM::S27;
676 case ARM::S28: return ARM::S29;
677 case ARM::S30: return ARM::S31;
David Goodwinc140c482009-07-08 17:28:55 +0000678
Jim Grosbach8f310d92011-09-13 20:27:44 +0000679 case ARM::D0: return ARM::D1;
680 case ARM::D2: return ARM::D3;
681 case ARM::D4: return ARM::D5;
682 case ARM::D6: return ARM::D7;
683 case ARM::D8: return ARM::D9;
684 case ARM::D10: return ARM::D11;
685 case ARM::D12: return ARM::D13;
686 case ARM::D14: return ARM::D15;
687 case ARM::D16: return ARM::D17;
688 case ARM::D18: return ARM::D19;
689 case ARM::D20: return ARM::D21;
690 case ARM::D22: return ARM::D23;
691 case ARM::D24: return ARM::D25;
692 case ARM::D26: return ARM::D27;
693 case ARM::D28: return ARM::D29;
694 case ARM::D30: return ARM::D31;
David Goodwinc140c482009-07-08 17:28:55 +0000695 }
696
697 return 0;
698}
699
David Goodwindb5a71a2009-07-08 18:31:39 +0000700/// emitLoadConstPool - Emits a load from constpool to materialize the
701/// specified immediate.
702void ARMBaseRegisterInfo::
703emitLoadConstPool(MachineBasicBlock &MBB,
704 MachineBasicBlock::iterator &MBBI,
David Goodwin77521f52009-07-08 20:28:28 +0000705 DebugLoc dl,
Evan Cheng37844532009-07-16 09:20:10 +0000706 unsigned DestReg, unsigned SubIdx, int Val,
David Goodwindb5a71a2009-07-08 18:31:39 +0000707 ARMCC::CondCodes Pred,
Anton Korobeynikov3daccd82011-03-05 18:43:50 +0000708 unsigned PredReg, unsigned MIFlags) const {
David Goodwindb5a71a2009-07-08 18:31:39 +0000709 MachineFunction &MF = *MBB.getParent();
710 MachineConstantPool *ConstantPool = MF.getConstantPool();
Dan Gohman46510a72010-04-15 01:51:59 +0000711 const Constant *C =
Owen Anderson1d0be152009-08-13 21:58:54 +0000712 ConstantInt::get(Type::getInt32Ty(MF.getFunction()->getContext()), Val);
David Goodwindb5a71a2009-07-08 18:31:39 +0000713 unsigned Idx = ConstantPool->getConstantPoolIndex(C, 4);
714
Evan Cheng37844532009-07-16 09:20:10 +0000715 BuildMI(MBB, MBBI, dl, TII.get(ARM::LDRcp))
716 .addReg(DestReg, getDefRegState(true), SubIdx)
David Goodwindb5a71a2009-07-08 18:31:39 +0000717 .addConstantPoolIndex(Idx)
Anton Korobeynikov3daccd82011-03-05 18:43:50 +0000718 .addImm(0).addImm(Pred).addReg(PredReg)
719 .setMIFlags(MIFlags);
David Goodwindb5a71a2009-07-08 18:31:39 +0000720}
721
722bool ARMBaseRegisterInfo::
723requiresRegisterScavenging(const MachineFunction &MF) const {
724 return true;
725}
Jim Grosbach41fff8c2009-10-21 23:40:56 +0000726
Jim Grosbach7e831db2009-10-20 01:26:58 +0000727bool ARMBaseRegisterInfo::
728requiresFrameIndexScavenging(const MachineFunction &MF) const {
Jim Grosbachca5dfb72009-10-28 17:33:28 +0000729 return true;
Jim Grosbach7e831db2009-10-20 01:26:58 +0000730}
David Goodwindb5a71a2009-07-08 18:31:39 +0000731
Jim Grosbacha2734422010-08-24 19:05:43 +0000732bool ARMBaseRegisterInfo::
733requiresVirtualBaseRegisters(const MachineFunction &MF) const {
734 return EnableLocalStackAlloc;
735}
736
David Goodwindb5a71a2009-07-08 18:31:39 +0000737static void
Evan Cheng6495f632009-07-28 05:48:47 +0000738emitSPUpdate(bool isARM,
739 MachineBasicBlock &MBB, MachineBasicBlock::iterator &MBBI,
740 DebugLoc dl, const ARMBaseInstrInfo &TII,
David Goodwindb5a71a2009-07-08 18:31:39 +0000741 int NumBytes,
742 ARMCC::CondCodes Pred = ARMCC::AL, unsigned PredReg = 0) {
Evan Cheng6495f632009-07-28 05:48:47 +0000743 if (isARM)
744 emitARMRegPlusImmediate(MBB, MBBI, dl, ARM::SP, ARM::SP, NumBytes,
745 Pred, PredReg, TII);
746 else
747 emitT2RegPlusImmediate(MBB, MBBI, dl, ARM::SP, ARM::SP, NumBytes,
748 Pred, PredReg, TII);
David Goodwindb5a71a2009-07-08 18:31:39 +0000749}
750
Evan Cheng6495f632009-07-28 05:48:47 +0000751
David Goodwindb5a71a2009-07-08 18:31:39 +0000752void ARMBaseRegisterInfo::
753eliminateCallFramePseudoInstr(MachineFunction &MF, MachineBasicBlock &MBB,
754 MachineBasicBlock::iterator I) const {
Anton Korobeynikov16c29b52011-01-10 12:39:04 +0000755 const TargetFrameLowering *TFI = MF.getTarget().getFrameLowering();
Anton Korobeynikovd0c38172010-11-18 21:19:35 +0000756 if (!TFI->hasReservedCallFrame(MF)) {
David Goodwindb5a71a2009-07-08 18:31:39 +0000757 // If we have alloca, convert as follows:
758 // ADJCALLSTACKDOWN -> sub, sp, sp, amount
759 // ADJCALLSTACKUP -> add, sp, sp, amount
760 MachineInstr *Old = I;
761 DebugLoc dl = Old->getDebugLoc();
762 unsigned Amount = Old->getOperand(0).getImm();
763 if (Amount != 0) {
764 // We need to keep the stack aligned properly. To do this, we round the
765 // amount of space needed for the outgoing arguments up to the next
766 // alignment boundary.
Anton Korobeynikov16c29b52011-01-10 12:39:04 +0000767 unsigned Align = TFI->getStackAlignment();
David Goodwindb5a71a2009-07-08 18:31:39 +0000768 Amount = (Amount+Align-1)/Align*Align;
769
Evan Cheng6495f632009-07-28 05:48:47 +0000770 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
771 assert(!AFI->isThumb1OnlyFunction() &&
Jim Grosbachcf453ee2010-02-23 17:16:27 +0000772 "This eliminateCallFramePseudoInstr does not support Thumb1!");
Evan Cheng6495f632009-07-28 05:48:47 +0000773 bool isARM = !AFI->isThumbFunction();
774
David Goodwindb5a71a2009-07-08 18:31:39 +0000775 // Replace the pseudo instruction with a new instruction...
776 unsigned Opc = Old->getOpcode();
Jim Grosbach4c7628e2010-02-22 22:47:46 +0000777 int PIdx = Old->findFirstPredOperandIdx();
778 ARMCC::CondCodes Pred = (PIdx == -1)
779 ? ARMCC::AL : (ARMCC::CondCodes)Old->getOperand(PIdx).getImm();
David Goodwindb5a71a2009-07-08 18:31:39 +0000780 if (Opc == ARM::ADJCALLSTACKDOWN || Opc == ARM::tADJCALLSTACKDOWN) {
781 // Note: PredReg is operand 2 for ADJCALLSTACKDOWN.
782 unsigned PredReg = Old->getOperand(2).getReg();
Evan Cheng6495f632009-07-28 05:48:47 +0000783 emitSPUpdate(isARM, MBB, I, dl, TII, -Amount, Pred, PredReg);
David Goodwindb5a71a2009-07-08 18:31:39 +0000784 } else {
785 // Note: PredReg is operand 3 for ADJCALLSTACKUP.
786 unsigned PredReg = Old->getOperand(3).getReg();
787 assert(Opc == ARM::ADJCALLSTACKUP || Opc == ARM::tADJCALLSTACKUP);
Evan Cheng6495f632009-07-28 05:48:47 +0000788 emitSPUpdate(isARM, MBB, I, dl, TII, Amount, Pred, PredReg);
David Goodwindb5a71a2009-07-08 18:31:39 +0000789 }
790 }
791 }
792 MBB.erase(I);
793}
794
Jim Grosbache2f55692010-08-19 23:52:25 +0000795int64_t ARMBaseRegisterInfo::
Jim Grosbach1ab3f162010-08-26 21:56:30 +0000796getFrameIndexInstrOffset(const MachineInstr *MI, int Idx) const {
Evan Chenge837dea2011-06-28 19:10:37 +0000797 const MCInstrDesc &Desc = MI->getDesc();
Jim Grosbache2f55692010-08-19 23:52:25 +0000798 unsigned AddrMode = (Desc.TSFlags & ARMII::AddrModeMask);
799 int64_t InstrOffs = 0;;
800 int Scale = 1;
801 unsigned ImmIdx = 0;
Jim Grosbach1ab3f162010-08-26 21:56:30 +0000802 switch (AddrMode) {
Jim Grosbache2f55692010-08-19 23:52:25 +0000803 case ARMII::AddrModeT2_i8:
804 case ARMII::AddrModeT2_i12:
Jim Grosbach3e556122010-10-26 22:37:02 +0000805 case ARMII::AddrMode_i12:
Jim Grosbache2f55692010-08-19 23:52:25 +0000806 InstrOffs = MI->getOperand(Idx+1).getImm();
807 Scale = 1;
808 break;
809 case ARMII::AddrMode5: {
810 // VFP address mode.
811 const MachineOperand &OffOp = MI->getOperand(Idx+1);
Jim Grosbachf78ee632010-08-25 19:11:34 +0000812 InstrOffs = ARM_AM::getAM5Offset(OffOp.getImm());
Jim Grosbache2f55692010-08-19 23:52:25 +0000813 if (ARM_AM::getAM5Op(OffOp.getImm()) == ARM_AM::sub)
814 InstrOffs = -InstrOffs;
815 Scale = 4;
816 break;
817 }
818 case ARMII::AddrMode2: {
819 ImmIdx = Idx+2;
820 InstrOffs = ARM_AM::getAM2Offset(MI->getOperand(ImmIdx).getImm());
821 if (ARM_AM::getAM2Op(MI->getOperand(ImmIdx).getImm()) == ARM_AM::sub)
822 InstrOffs = -InstrOffs;
823 break;
824 }
825 case ARMII::AddrMode3: {
826 ImmIdx = Idx+2;
827 InstrOffs = ARM_AM::getAM3Offset(MI->getOperand(ImmIdx).getImm());
828 if (ARM_AM::getAM3Op(MI->getOperand(ImmIdx).getImm()) == ARM_AM::sub)
829 InstrOffs = -InstrOffs;
830 break;
831 }
832 case ARMII::AddrModeT1_s: {
833 ImmIdx = Idx+1;
834 InstrOffs = MI->getOperand(ImmIdx).getImm();
835 Scale = 4;
836 break;
837 }
838 default:
839 llvm_unreachable("Unsupported addressing mode!");
840 break;
841 }
842
843 return InstrOffs * Scale;
844}
845
Jim Grosbach8708ead2010-08-17 18:13:53 +0000846/// needsFrameBaseReg - Returns true if the instruction's frame index
847/// reference would be better served by a base register other than FP
848/// or SP. Used by LocalStackFrameAllocation to determine which frame index
849/// references it should create new base registers for.
850bool ARMBaseRegisterInfo::
Jim Grosbach31973802010-08-24 21:19:33 +0000851needsFrameBaseReg(MachineInstr *MI, int64_t Offset) const {
852 for (unsigned i = 0; !MI->getOperand(i).isFI(); ++i) {
853 assert(i < MI->getNumOperands() &&"Instr doesn't have FrameIndex operand!");
854 }
Jim Grosbach8708ead2010-08-17 18:13:53 +0000855
856 // It's the load/store FI references that cause issues, as it can be difficult
857 // to materialize the offset if it won't fit in the literal field. Estimate
858 // based on the size of the local frame and some conservative assumptions
859 // about the rest of the stack frame (note, this is pre-regalloc, so
860 // we don't know everything for certain yet) whether this offset is likely
861 // to be out of range of the immediate. Return true if so.
862
Jim Grosbachcd59dc52010-08-24 18:04:52 +0000863 // We only generate virtual base registers for loads and stores, so
864 // return false for everything else.
Jim Grosbach8708ead2010-08-17 18:13:53 +0000865 unsigned Opc = MI->getOpcode();
Jim Grosbach8708ead2010-08-17 18:13:53 +0000866 switch (Opc) {
Jim Grosbachc1d30212010-10-27 00:19:44 +0000867 case ARM::LDRi12: case ARM::LDRH: case ARM::LDRBi12:
Jim Grosbach7e3383c2010-10-27 23:12:14 +0000868 case ARM::STRi12: case ARM::STRH: case ARM::STRBi12:
Jim Grosbach8708ead2010-08-17 18:13:53 +0000869 case ARM::t2LDRi12: case ARM::t2LDRi8:
870 case ARM::t2STRi12: case ARM::t2STRi8:
871 case ARM::VLDRS: case ARM::VLDRD:
872 case ARM::VSTRS: case ARM::VSTRD:
Jim Grosbach74d7b0a2010-08-19 17:52:13 +0000873 case ARM::tSTRspi: case ARM::tLDRspi:
Jim Grosbachcd59dc52010-08-24 18:04:52 +0000874 if (ForceAllBaseRegAlloc)
875 return true;
876 break;
Jim Grosbach8708ead2010-08-17 18:13:53 +0000877 default:
878 return false;
879 }
Jim Grosbachcd59dc52010-08-24 18:04:52 +0000880
Jim Grosbachcd59dc52010-08-24 18:04:52 +0000881 // Without a virtual base register, if the function has variable sized
882 // objects, all fixed-size local references will be via the frame pointer,
Jim Grosbach31973802010-08-24 21:19:33 +0000883 // Approximate the offset and see if it's legal for the instruction.
884 // Note that the incoming offset is based on the SP value at function entry,
885 // so it'll be negative.
886 MachineFunction &MF = *MI->getParent()->getParent();
Anton Korobeynikov16c29b52011-01-10 12:39:04 +0000887 const TargetFrameLowering *TFI = MF.getTarget().getFrameLowering();
Jim Grosbach31973802010-08-24 21:19:33 +0000888 MachineFrameInfo *MFI = MF.getFrameInfo();
889 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
Jim Grosbachcd59dc52010-08-24 18:04:52 +0000890
Jim Grosbach31973802010-08-24 21:19:33 +0000891 // Estimate an offset from the frame pointer.
892 // Conservatively assume all callee-saved registers get pushed. R4-R6
893 // will be earlier than the FP, so we ignore those.
894 // R7, LR
895 int64_t FPOffset = Offset - 8;
896 // ARM and Thumb2 functions also need to consider R8-R11 and D8-D15
897 if (!AFI->isThumbFunction() || !AFI->isThumb1OnlyFunction())
898 FPOffset -= 80;
899 // Estimate an offset from the stack pointer.
Jim Grosbachc1dc78d2010-08-31 18:52:31 +0000900 // The incoming offset is relating to the SP at the start of the function,
901 // but when we access the local it'll be relative to the SP after local
902 // allocation, so adjust our SP-relative offset by that allocation size.
Jim Grosbach31973802010-08-24 21:19:33 +0000903 Offset = -Offset;
Jim Grosbachc1dc78d2010-08-31 18:52:31 +0000904 Offset += MFI->getLocalFrameSize();
Jim Grosbach31973802010-08-24 21:19:33 +0000905 // Assume that we'll have at least some spill slots allocated.
906 // FIXME: This is a total SWAG number. We should run some statistics
907 // and pick a real one.
908 Offset += 128; // 128 bytes of spill slots
909
910 // If there is a frame pointer, try using it.
911 // The FP is only available if there is no dynamic realignment. We
912 // don't know for sure yet whether we'll need that, so we guess based
913 // on whether there are any local variables that would trigger it.
Anton Korobeynikov16c29b52011-01-10 12:39:04 +0000914 unsigned StackAlign = TFI->getStackAlignment();
Anton Korobeynikovd0c38172010-11-18 21:19:35 +0000915 if (TFI->hasFP(MF) &&
Jim Grosbach31973802010-08-24 21:19:33 +0000916 !((MFI->getLocalFrameMaxAlign() > StackAlign) && canRealignStack(MF))) {
917 if (isFrameOffsetLegal(MI, FPOffset))
918 return false;
919 }
920 // If we can reference via the stack pointer, try that.
921 // FIXME: This (and the code that resolves the references) can be improved
922 // to only disallow SP relative references in the live range of
923 // the VLA(s). In practice, it's unclear how much difference that
924 // would make, but it may be worth doing.
925 if (!MFI->hasVarSizedObjects() && isFrameOffsetLegal(MI, Offset))
926 return false;
927
928 // The offset likely isn't legal, we want to allocate a virtual base register.
Jim Grosbachcd59dc52010-08-24 18:04:52 +0000929 return true;
Jim Grosbach8708ead2010-08-17 18:13:53 +0000930}
931
Bill Wendling976ef862010-12-17 23:09:14 +0000932/// materializeFrameBaseRegister - Insert defining instruction(s) for BaseReg to
933/// be a pointer to FrameIdx at the beginning of the basic block.
Jim Grosbachdc140c62010-08-17 22:41:55 +0000934void ARMBaseRegisterInfo::
Bill Wendling976ef862010-12-17 23:09:14 +0000935materializeFrameBaseRegister(MachineBasicBlock *MBB,
936 unsigned BaseReg, int FrameIdx,
937 int64_t Offset) const {
938 ARMFunctionInfo *AFI = MBB->getParent()->getInfo<ARMFunctionInfo>();
Jim Grosbach74d7b0a2010-08-19 17:52:13 +0000939 unsigned ADDriOpc = !AFI->isThumbFunction() ? ARM::ADDri :
940 (AFI->isThumb1OnlyFunction() ? ARM::tADDrSPi : ARM::t2ADDri);
Jim Grosbachdc140c62010-08-17 22:41:55 +0000941
Bill Wendling976ef862010-12-17 23:09:14 +0000942 MachineBasicBlock::iterator Ins = MBB->begin();
943 DebugLoc DL; // Defaults to "unknown"
944 if (Ins != MBB->end())
945 DL = Ins->getDebugLoc();
946
Evan Chenge837dea2011-06-28 19:10:37 +0000947 const MCInstrDesc &MCID = TII.get(ADDriOpc);
Cameron Zwarich21803722011-05-19 02:18:27 +0000948 MachineRegisterInfo &MRI = MBB->getParent()->getRegInfo();
Evan Chenge837dea2011-06-28 19:10:37 +0000949 MRI.constrainRegClass(BaseReg, TII.getRegClass(MCID, 0, this));
Cameron Zwarich21803722011-05-19 02:18:27 +0000950
Jim Grosbach5b815842011-08-24 17:46:13 +0000951 MachineInstrBuilder MIB = AddDefaultPred(BuildMI(*MBB, Ins, DL, MCID, BaseReg)
952 .addFrameIndex(FrameIdx).addImm(Offset));
Bill Wendling976ef862010-12-17 23:09:14 +0000953
Jim Grosbach74d7b0a2010-08-19 17:52:13 +0000954 if (!AFI->isThumb1OnlyFunction())
Jim Grosbach5b815842011-08-24 17:46:13 +0000955 AddDefaultCC(MIB);
Jim Grosbachdc140c62010-08-17 22:41:55 +0000956}
957
958void
959ARMBaseRegisterInfo::resolveFrameIndex(MachineBasicBlock::iterator I,
960 unsigned BaseReg, int64_t Offset) const {
961 MachineInstr &MI = *I;
962 MachineBasicBlock &MBB = *MI.getParent();
963 MachineFunction &MF = *MBB.getParent();
964 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
965 int Off = Offset; // ARM doesn't need the general 64-bit offsets
966 unsigned i = 0;
967
968 assert(!AFI->isThumb1OnlyFunction() &&
969 "This resolveFrameIndex does not support Thumb1!");
970
971 while (!MI.getOperand(i).isFI()) {
972 ++i;
973 assert(i < MI.getNumOperands() && "Instr doesn't have FrameIndex operand!");
974 }
975 bool Done = false;
976 if (!AFI->isThumbFunction())
977 Done = rewriteARMFrameIndex(MI, i, BaseReg, Off, TII);
978 else {
979 assert(AFI->isThumb2Function());
980 Done = rewriteT2FrameIndex(MI, i, BaseReg, Off, TII);
981 }
982 assert (Done && "Unable to resolve frame index!");
Duncan Sands1f6a3292011-08-12 14:54:45 +0000983 (void)Done;
Jim Grosbachdc140c62010-08-17 22:41:55 +0000984}
Jim Grosbach8708ead2010-08-17 18:13:53 +0000985
Jim Grosbache2f55692010-08-19 23:52:25 +0000986bool ARMBaseRegisterInfo::isFrameOffsetLegal(const MachineInstr *MI,
987 int64_t Offset) const {
Evan Chenge837dea2011-06-28 19:10:37 +0000988 const MCInstrDesc &Desc = MI->getDesc();
Jim Grosbach2b1e2022010-08-18 22:44:49 +0000989 unsigned AddrMode = (Desc.TSFlags & ARMII::AddrModeMask);
990 unsigned i = 0;
991
992 while (!MI->getOperand(i).isFI()) {
993 ++i;
994 assert(i < MI->getNumOperands() &&"Instr doesn't have FrameIndex operand!");
995 }
996
997 // AddrMode4 and AddrMode6 cannot handle any offset.
998 if (AddrMode == ARMII::AddrMode4 || AddrMode == ARMII::AddrMode6)
999 return Offset == 0;
1000
1001 unsigned NumBits = 0;
1002 unsigned Scale = 1;
Jim Grosbache2f55692010-08-19 23:52:25 +00001003 bool isSigned = true;
Jim Grosbach1ab3f162010-08-26 21:56:30 +00001004 switch (AddrMode) {
Jim Grosbach2b1e2022010-08-18 22:44:49 +00001005 case ARMII::AddrModeT2_i8:
1006 case ARMII::AddrModeT2_i12:
1007 // i8 supports only negative, and i12 supports only positive, so
1008 // based on Offset sign, consider the appropriate instruction
Jim Grosbach74d7b0a2010-08-19 17:52:13 +00001009 Scale = 1;
Jim Grosbach2b1e2022010-08-18 22:44:49 +00001010 if (Offset < 0) {
1011 NumBits = 8;
1012 Offset = -Offset;
1013 } else {
1014 NumBits = 12;
1015 }
1016 break;
Jim Grosbach1ab3f162010-08-26 21:56:30 +00001017 case ARMII::AddrMode5:
Jim Grosbach2b1e2022010-08-18 22:44:49 +00001018 // VFP address mode.
Jim Grosbach2b1e2022010-08-18 22:44:49 +00001019 NumBits = 8;
1020 Scale = 4;
1021 break;
Jim Grosbach3e556122010-10-26 22:37:02 +00001022 case ARMII::AddrMode_i12:
Jim Grosbach1ab3f162010-08-26 21:56:30 +00001023 case ARMII::AddrMode2:
Jim Grosbach2b1e2022010-08-18 22:44:49 +00001024 NumBits = 12;
1025 break;
Jim Grosbach1ab3f162010-08-26 21:56:30 +00001026 case ARMII::AddrMode3:
Jim Grosbach2b1e2022010-08-18 22:44:49 +00001027 NumBits = 8;
1028 break;
Bill Wendlinge5754992011-10-11 21:40:47 +00001029 case ARMII::AddrModeT1_s:
1030 NumBits = 5;
Jim Grosbach74d7b0a2010-08-19 17:52:13 +00001031 Scale = 4;
Jim Grosbache2f55692010-08-19 23:52:25 +00001032 isSigned = false;
Jim Grosbach74d7b0a2010-08-19 17:52:13 +00001033 break;
Jim Grosbach2b1e2022010-08-18 22:44:49 +00001034 default:
1035 llvm_unreachable("Unsupported addressing mode!");
1036 break;
1037 }
1038
Jim Grosbach1ab3f162010-08-26 21:56:30 +00001039 Offset += getFrameIndexInstrOffset(MI, i);
Jim Grosbachd4511e92010-08-31 18:49:31 +00001040 // Make sure the offset is encodable for instructions that scale the
1041 // immediate.
1042 if ((Offset & (Scale-1)) != 0)
1043 return false;
1044
Jim Grosbache2f55692010-08-19 23:52:25 +00001045 if (isSigned && Offset < 0)
Jim Grosbach2b1e2022010-08-18 22:44:49 +00001046 Offset = -Offset;
1047
1048 unsigned Mask = (1 << NumBits) - 1;
1049 if ((unsigned)Offset <= Mask * Scale)
1050 return true;
Jim Grosbach74d803a2010-08-18 17:57:37 +00001051
1052 return false;
1053}
1054
Jim Grosbachfcb4a8e2010-08-26 23:32:16 +00001055void
Evan Cheng6495f632009-07-28 05:48:47 +00001056ARMBaseRegisterInfo::eliminateFrameIndex(MachineBasicBlock::iterator II,
Jim Grosbachfcb4a8e2010-08-26 23:32:16 +00001057 int SPAdj, RegScavenger *RS) const {
David Goodwindb5a71a2009-07-08 18:31:39 +00001058 unsigned i = 0;
1059 MachineInstr &MI = *II;
1060 MachineBasicBlock &MBB = *MI.getParent();
1061 MachineFunction &MF = *MBB.getParent();
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00001062 const ARMFrameLowering *TFI =
1063 static_cast<const ARMFrameLowering*>(MF.getTarget().getFrameLowering());
David Goodwindb5a71a2009-07-08 18:31:39 +00001064 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
Evan Cheng6495f632009-07-28 05:48:47 +00001065 assert(!AFI->isThumb1OnlyFunction() &&
Bob Wilsona15de002009-09-18 21:42:44 +00001066 "This eliminateFrameIndex does not support Thumb1!");
David Goodwindb5a71a2009-07-08 18:31:39 +00001067
1068 while (!MI.getOperand(i).isFI()) {
1069 ++i;
1070 assert(i < MI.getNumOperands() && "Instr doesn't have FrameIndex operand!");
1071 }
1072
David Goodwindb5a71a2009-07-08 18:31:39 +00001073 int FrameIndex = MI.getOperand(i).getIndex();
Jim Grosbacha37aa542009-11-22 20:05:32 +00001074 unsigned FrameReg;
David Goodwindb5a71a2009-07-08 18:31:39 +00001075
Anton Korobeynikov82f58742010-11-20 15:59:32 +00001076 int Offset = TFI->ResolveFrameIndexReference(MF, FrameIndex, FrameReg, SPAdj);
David Goodwindb5a71a2009-07-08 18:31:39 +00001077
Evan Cheng62b50652010-04-26 07:39:25 +00001078 // Special handling of dbg_value instructions.
1079 if (MI.isDebugValue()) {
1080 MI.getOperand(i). ChangeToRegister(FrameReg, false /*isDef*/);
1081 MI.getOperand(i+1).ChangeToImmediate(Offset);
Jim Grosbachfcb4a8e2010-08-26 23:32:16 +00001082 return;
Evan Cheng62b50652010-04-26 07:39:25 +00001083 }
1084
Evan Cheng48d8afa2009-11-01 21:12:51 +00001085 // Modify MI as necessary to handle as much of 'Offset' as possible
Evan Chengcdbb3f52009-08-27 01:23:50 +00001086 bool Done = false;
Evan Cheng6495f632009-07-28 05:48:47 +00001087 if (!AFI->isThumbFunction())
Evan Chengcdbb3f52009-08-27 01:23:50 +00001088 Done = rewriteARMFrameIndex(MI, i, FrameReg, Offset, TII);
Evan Cheng6495f632009-07-28 05:48:47 +00001089 else {
1090 assert(AFI->isThumb2Function());
Evan Chengcdbb3f52009-08-27 01:23:50 +00001091 Done = rewriteT2FrameIndex(MI, i, FrameReg, Offset, TII);
Evan Cheng6495f632009-07-28 05:48:47 +00001092 }
Evan Chengcdbb3f52009-08-27 01:23:50 +00001093 if (Done)
Jim Grosbachfcb4a8e2010-08-26 23:32:16 +00001094 return;
David Goodwindb5a71a2009-07-08 18:31:39 +00001095
1096 // If we get here, the immediate doesn't fit into the instruction. We folded
1097 // as much as possible above, handle the rest, providing a register that is
1098 // SP+LargeImm.
Daniel Dunbar19bb87d2009-08-28 08:08:22 +00001099 assert((Offset ||
Jim Grosbacha4432172009-11-15 21:45:34 +00001100 (MI.getDesc().TSFlags & ARMII::AddrModeMask) == ARMII::AddrMode4 ||
1101 (MI.getDesc().TSFlags & ARMII::AddrModeMask) == ARMII::AddrMode6) &&
Evan Chengcdbb3f52009-08-27 01:23:50 +00001102 "This code isn't needed if offset already handled!");
David Goodwindb5a71a2009-07-08 18:31:39 +00001103
Jim Grosbach7e831db2009-10-20 01:26:58 +00001104 unsigned ScratchReg = 0;
David Goodwindb5a71a2009-07-08 18:31:39 +00001105 int PIdx = MI.findFirstPredOperandIdx();
1106 ARMCC::CondCodes Pred = (PIdx == -1)
1107 ? ARMCC::AL : (ARMCC::CondCodes)MI.getOperand(PIdx).getImm();
1108 unsigned PredReg = (PIdx == -1) ? 0 : MI.getOperand(PIdx+1).getReg();
Evan Chengcdbb3f52009-08-27 01:23:50 +00001109 if (Offset == 0)
Jim Grosbacha4432172009-11-15 21:45:34 +00001110 // Must be addrmode4/6.
Evan Chengcdbb3f52009-08-27 01:23:50 +00001111 MI.getOperand(i).ChangeToRegister(FrameReg, false, false, false);
Evan Cheng6495f632009-07-28 05:48:47 +00001112 else {
Jim Grosbachca5dfb72009-10-28 17:33:28 +00001113 ScratchReg = MF.getRegInfo().createVirtualRegister(ARM::GPRRegisterClass);
Evan Chengcdbb3f52009-08-27 01:23:50 +00001114 if (!AFI->isThumbFunction())
1115 emitARMRegPlusImmediate(MBB, II, MI.getDebugLoc(), ScratchReg, FrameReg,
1116 Offset, Pred, PredReg, TII);
1117 else {
1118 assert(AFI->isThumb2Function());
1119 emitT2RegPlusImmediate(MBB, II, MI.getDebugLoc(), ScratchReg, FrameReg,
1120 Offset, Pred, PredReg, TII);
1121 }
Jim Grosbachcde31292010-12-09 01:22:13 +00001122 // Update the original instruction to use the scratch register.
Evan Chengcdbb3f52009-08-27 01:23:50 +00001123 MI.getOperand(i).ChangeToRegister(ScratchReg, false, false, true);
Evan Cheng6495f632009-07-28 05:48:47 +00001124 }
David Goodwindb5a71a2009-07-08 18:31:39 +00001125}