Chris Lattner | 2cfd52c | 2009-07-29 20:31:52 +0000 | [diff] [blame] | 1 | //===- ARMBaseRegisterInfo.cpp - ARM Register Information -------*- C++ -*-===// |
David Goodwin | c140c48 | 2009-07-08 17:28:55 +0000 | [diff] [blame] | 2 | // |
| 3 | // The LLVM Compiler Infrastructure |
| 4 | // |
| 5 | // This file is distributed under the University of Illinois Open Source |
| 6 | // License. See LICENSE.TXT for details. |
| 7 | // |
| 8 | //===----------------------------------------------------------------------===// |
| 9 | // |
| 10 | // This file contains the base ARM implementation of TargetRegisterInfo class. |
| 11 | // |
| 12 | //===----------------------------------------------------------------------===// |
| 13 | |
| 14 | #include "ARM.h" |
David Goodwin | db5a71a | 2009-07-08 18:31:39 +0000 | [diff] [blame] | 15 | #include "ARMBaseInstrInfo.h" |
David Goodwin | c140c48 | 2009-07-08 17:28:55 +0000 | [diff] [blame] | 16 | #include "ARMBaseRegisterInfo.h" |
Anton Korobeynikov | 16c29b5 | 2011-01-10 12:39:04 +0000 | [diff] [blame] | 17 | #include "ARMFrameLowering.h" |
David Goodwin | c140c48 | 2009-07-08 17:28:55 +0000 | [diff] [blame] | 18 | #include "ARMInstrInfo.h" |
| 19 | #include "ARMMachineFunctionInfo.h" |
| 20 | #include "ARMSubtarget.h" |
Evan Cheng | ee04a6d | 2011-07-20 23:34:39 +0000 | [diff] [blame] | 21 | #include "MCTargetDesc/ARMAddressingModes.h" |
David Goodwin | c140c48 | 2009-07-08 17:28:55 +0000 | [diff] [blame] | 22 | #include "llvm/Constants.h" |
| 23 | #include "llvm/DerivedTypes.h" |
Owen Anderson | 9adc0ab | 2009-07-14 23:09:55 +0000 | [diff] [blame] | 24 | #include "llvm/Function.h" |
| 25 | #include "llvm/LLVMContext.h" |
David Goodwin | c140c48 | 2009-07-08 17:28:55 +0000 | [diff] [blame] | 26 | #include "llvm/CodeGen/MachineConstantPool.h" |
| 27 | #include "llvm/CodeGen/MachineFrameInfo.h" |
| 28 | #include "llvm/CodeGen/MachineFunction.h" |
| 29 | #include "llvm/CodeGen/MachineInstrBuilder.h" |
David Goodwin | c140c48 | 2009-07-08 17:28:55 +0000 | [diff] [blame] | 30 | #include "llvm/CodeGen/MachineRegisterInfo.h" |
| 31 | #include "llvm/CodeGen/RegisterScavenging.h" |
Jim Grosbach | 3dab277 | 2009-10-27 22:45:39 +0000 | [diff] [blame] | 32 | #include "llvm/Support/Debug.h" |
Torok Edwin | ab7c09b | 2009-07-08 18:01:40 +0000 | [diff] [blame] | 33 | #include "llvm/Support/ErrorHandling.h" |
Torok Edwin | dac237e | 2009-07-08 20:53:28 +0000 | [diff] [blame] | 34 | #include "llvm/Support/raw_ostream.h" |
Anton Korobeynikov | 16c29b5 | 2011-01-10 12:39:04 +0000 | [diff] [blame] | 35 | #include "llvm/Target/TargetFrameLowering.h" |
David Goodwin | c140c48 | 2009-07-08 17:28:55 +0000 | [diff] [blame] | 36 | #include "llvm/Target/TargetMachine.h" |
| 37 | #include "llvm/Target/TargetOptions.h" |
| 38 | #include "llvm/ADT/BitVector.h" |
| 39 | #include "llvm/ADT/SmallVector.h" |
Jim Grosbach | 18ed9c9 | 2009-10-20 20:19:50 +0000 | [diff] [blame] | 40 | #include "llvm/Support/CommandLine.h" |
Evan Cheng | 73f50d9 | 2011-06-27 18:32:37 +0000 | [diff] [blame] | 41 | |
Evan Cheng | 73f50d9 | 2011-06-27 18:32:37 +0000 | [diff] [blame] | 42 | #define GET_REGINFO_TARGET_DESC |
Evan Cheng | a347f85 | 2011-06-24 01:44:41 +0000 | [diff] [blame] | 43 | #include "ARMGenRegisterInfo.inc" |
David Goodwin | c140c48 | 2009-07-08 17:28:55 +0000 | [diff] [blame] | 44 | |
Evan Cheng | 1b4886d | 2010-11-18 01:28:51 +0000 | [diff] [blame] | 45 | using namespace llvm; |
| 46 | |
Jim Grosbach | a273442 | 2010-08-24 19:05:43 +0000 | [diff] [blame] | 47 | static cl::opt<bool> |
Jim Grosbach | 3197380 | 2010-08-24 21:19:33 +0000 | [diff] [blame] | 48 | ForceAllBaseRegAlloc("arm-force-base-reg-alloc", cl::Hidden, cl::init(false), |
Jim Grosbach | cd59dc5 | 2010-08-24 18:04:52 +0000 | [diff] [blame] | 49 | cl::desc("Force use of virtual base registers for stack load/store")); |
Jim Grosbach | a273442 | 2010-08-24 19:05:43 +0000 | [diff] [blame] | 50 | static cl::opt<bool> |
Jim Grosbach | ae47c6d | 2010-08-26 00:58:06 +0000 | [diff] [blame] | 51 | EnableLocalStackAlloc("enable-local-stack-alloc", cl::init(true), cl::Hidden, |
Jim Grosbach | a273442 | 2010-08-24 19:05:43 +0000 | [diff] [blame] | 52 | cl::desc("Enable pre-regalloc stack frame index allocation")); |
Jim Grosbach | 65482b1 | 2010-09-03 18:37:12 +0000 | [diff] [blame] | 53 | static cl::opt<bool> |
Jim Grosbach | d0bd76b | 2010-09-08 20:12:02 +0000 | [diff] [blame] | 54 | EnableBasePointer("arm-use-base-pointer", cl::Hidden, cl::init(true), |
Jim Grosbach | 65482b1 | 2010-09-03 18:37:12 +0000 | [diff] [blame] | 55 | cl::desc("Enable use of a base pointer for complex stack frames")); |
| 56 | |
David Goodwin | db5a71a | 2009-07-08 18:31:39 +0000 | [diff] [blame] | 57 | ARMBaseRegisterInfo::ARMBaseRegisterInfo(const ARMBaseInstrInfo &tii, |
David Goodwin | c140c48 | 2009-07-08 17:28:55 +0000 | [diff] [blame] | 58 | const ARMSubtarget &sti) |
Evan Cheng | 0e6a052 | 2011-07-18 20:57:22 +0000 | [diff] [blame] | 59 | : ARMGenRegisterInfo(ARM::LR), TII(tii), STI(sti), |
Jim Grosbach | 65482b1 | 2010-09-03 18:37:12 +0000 | [diff] [blame] | 60 | FramePtr((STI.isTargetDarwin() || STI.isThumb()) ? ARM::R7 : ARM::R11), |
| 61 | BasePtr(ARM::R6) { |
David Goodwin | c140c48 | 2009-07-08 17:28:55 +0000 | [diff] [blame] | 62 | } |
| 63 | |
| 64 | const unsigned* |
| 65 | ARMBaseRegisterInfo::getCalleeSavedRegs(const MachineFunction *MF) const { |
| 66 | static const unsigned CalleeSavedRegs[] = { |
| 67 | ARM::LR, ARM::R11, ARM::R10, ARM::R9, ARM::R8, |
| 68 | ARM::R7, ARM::R6, ARM::R5, ARM::R4, |
| 69 | |
| 70 | ARM::D15, ARM::D14, ARM::D13, ARM::D12, |
| 71 | ARM::D11, ARM::D10, ARM::D9, ARM::D8, |
| 72 | 0 |
| 73 | }; |
| 74 | |
Evan Cheng | afff941 | 2011-12-20 18:26:50 +0000 | [diff] [blame] | 75 | static const unsigned iOSCalleeSavedRegs[] = { |
| 76 | // iOS ABI deviates from ARM standard ABI. R9 is not a callee-saved |
David Goodwin | c140c48 | 2009-07-08 17:28:55 +0000 | [diff] [blame] | 77 | // register. |
Jim Grosbach | ab3d00e | 2010-11-02 17:35:25 +0000 | [diff] [blame] | 78 | ARM::LR, ARM::R7, ARM::R6, ARM::R5, ARM::R4, |
| 79 | ARM::R11, ARM::R10, ARM::R8, |
David Goodwin | c140c48 | 2009-07-08 17:28:55 +0000 | [diff] [blame] | 80 | |
| 81 | ARM::D15, ARM::D14, ARM::D13, ARM::D12, |
| 82 | ARM::D11, ARM::D10, ARM::D9, ARM::D8, |
| 83 | 0 |
| 84 | }; |
Evan Cheng | afff941 | 2011-12-20 18:26:50 +0000 | [diff] [blame] | 85 | return (STI.isTargetIOS()) ? iOSCalleeSavedRegs : CalleeSavedRegs; |
David Goodwin | c140c48 | 2009-07-08 17:28:55 +0000 | [diff] [blame] | 86 | } |
| 87 | |
Jim Grosbach | 9631864 | 2010-01-06 23:54:42 +0000 | [diff] [blame] | 88 | BitVector ARMBaseRegisterInfo:: |
| 89 | getReservedRegs(const MachineFunction &MF) const { |
Anton Korobeynikov | 16c29b5 | 2011-01-10 12:39:04 +0000 | [diff] [blame] | 90 | const TargetFrameLowering *TFI = MF.getTarget().getFrameLowering(); |
Anton Korobeynikov | d0c3817 | 2010-11-18 21:19:35 +0000 | [diff] [blame] | 91 | |
Chris Lattner | 7a2bdde | 2011-04-15 05:18:47 +0000 | [diff] [blame] | 92 | // FIXME: avoid re-calculating this every time. |
David Goodwin | c140c48 | 2009-07-08 17:28:55 +0000 | [diff] [blame] | 93 | BitVector Reserved(getNumRegs()); |
| 94 | Reserved.set(ARM::SP); |
| 95 | Reserved.set(ARM::PC); |
Nate Begeman | d1fb583 | 2010-08-03 21:31:55 +0000 | [diff] [blame] | 96 | Reserved.set(ARM::FPSCR); |
Anton Korobeynikov | d0c3817 | 2010-11-18 21:19:35 +0000 | [diff] [blame] | 97 | if (TFI->hasFP(MF)) |
David Goodwin | c140c48 | 2009-07-08 17:28:55 +0000 | [diff] [blame] | 98 | Reserved.set(FramePtr); |
Jim Grosbach | 65482b1 | 2010-09-03 18:37:12 +0000 | [diff] [blame] | 99 | if (hasBasePointer(MF)) |
| 100 | Reserved.set(BasePtr); |
David Goodwin | c140c48 | 2009-07-08 17:28:55 +0000 | [diff] [blame] | 101 | // Some targets reserve R9. |
| 102 | if (STI.isR9Reserved()) |
| 103 | Reserved.set(ARM::R9); |
Jakob Stoklund Olesen | 3b6434e | 2011-06-18 00:53:27 +0000 | [diff] [blame] | 104 | // Reserve D16-D31 if the subtarget doesn't support them. |
| 105 | if (!STI.hasVFP3() || STI.hasD16()) { |
| 106 | assert(ARM::D31 == ARM::D16 + 15); |
| 107 | for (unsigned i = 0; i != 16; ++i) |
| 108 | Reserved.set(ARM::D16 + i); |
| 109 | } |
David Goodwin | c140c48 | 2009-07-08 17:28:55 +0000 | [diff] [blame] | 110 | return Reserved; |
| 111 | } |
| 112 | |
Chris Lattner | 2cfd52c | 2009-07-29 20:31:52 +0000 | [diff] [blame] | 113 | bool ARMBaseRegisterInfo::isReservedReg(const MachineFunction &MF, |
| 114 | unsigned Reg) const { |
Anton Korobeynikov | 16c29b5 | 2011-01-10 12:39:04 +0000 | [diff] [blame] | 115 | const TargetFrameLowering *TFI = MF.getTarget().getFrameLowering(); |
Anton Korobeynikov | d0c3817 | 2010-11-18 21:19:35 +0000 | [diff] [blame] | 116 | |
David Goodwin | c140c48 | 2009-07-08 17:28:55 +0000 | [diff] [blame] | 117 | switch (Reg) { |
| 118 | default: break; |
| 119 | case ARM::SP: |
| 120 | case ARM::PC: |
| 121 | return true; |
Jim Grosbach | 65482b1 | 2010-09-03 18:37:12 +0000 | [diff] [blame] | 122 | case ARM::R6: |
| 123 | if (hasBasePointer(MF)) |
| 124 | return true; |
| 125 | break; |
David Goodwin | c140c48 | 2009-07-08 17:28:55 +0000 | [diff] [blame] | 126 | case ARM::R7: |
| 127 | case ARM::R11: |
Anton Korobeynikov | d0c3817 | 2010-11-18 21:19:35 +0000 | [diff] [blame] | 128 | if (FramePtr == Reg && TFI->hasFP(MF)) |
David Goodwin | c140c48 | 2009-07-08 17:28:55 +0000 | [diff] [blame] | 129 | return true; |
| 130 | break; |
| 131 | case ARM::R9: |
| 132 | return STI.isR9Reserved(); |
| 133 | } |
| 134 | |
| 135 | return false; |
| 136 | } |
| 137 | |
Evan Cheng | b990a2f | 2010-05-14 23:21:14 +0000 | [diff] [blame] | 138 | bool |
Bob Wilson | 91a74da | 2010-06-02 18:54:47 +0000 | [diff] [blame] | 139 | ARMBaseRegisterInfo::canCombineSubRegIndices(const TargetRegisterClass *RC, |
Evan Cheng | b990a2f | 2010-05-14 23:21:14 +0000 | [diff] [blame] | 140 | SmallVectorImpl<unsigned> &SubIndices, |
| 141 | unsigned &NewSubIdx) const { |
| 142 | |
| 143 | unsigned Size = RC->getSize() * 8; |
| 144 | if (Size < 6) |
| 145 | return 0; |
| 146 | |
| 147 | NewSubIdx = 0; // Whole register. |
| 148 | unsigned NumRegs = SubIndices.size(); |
| 149 | if (NumRegs == 8) { |
| 150 | // 8 D registers -> 1 QQQQ register. |
| 151 | return (Size == 512 && |
Jakob Stoklund Olesen | 558661d | 2010-05-24 16:54:32 +0000 | [diff] [blame] | 152 | SubIndices[0] == ARM::dsub_0 && |
| 153 | SubIndices[1] == ARM::dsub_1 && |
| 154 | SubIndices[2] == ARM::dsub_2 && |
| 155 | SubIndices[3] == ARM::dsub_3 && |
| 156 | SubIndices[4] == ARM::dsub_4 && |
| 157 | SubIndices[5] == ARM::dsub_5 && |
| 158 | SubIndices[6] == ARM::dsub_6 && |
| 159 | SubIndices[7] == ARM::dsub_7); |
Evan Cheng | b990a2f | 2010-05-14 23:21:14 +0000 | [diff] [blame] | 160 | } else if (NumRegs == 4) { |
Jakob Stoklund Olesen | 558661d | 2010-05-24 16:54:32 +0000 | [diff] [blame] | 161 | if (SubIndices[0] == ARM::qsub_0) { |
Evan Cheng | b990a2f | 2010-05-14 23:21:14 +0000 | [diff] [blame] | 162 | // 4 Q registers -> 1 QQQQ register. |
| 163 | return (Size == 512 && |
Jakob Stoklund Olesen | 558661d | 2010-05-24 16:54:32 +0000 | [diff] [blame] | 164 | SubIndices[1] == ARM::qsub_1 && |
| 165 | SubIndices[2] == ARM::qsub_2 && |
| 166 | SubIndices[3] == ARM::qsub_3); |
| 167 | } else if (SubIndices[0] == ARM::dsub_0) { |
Evan Cheng | b990a2f | 2010-05-14 23:21:14 +0000 | [diff] [blame] | 168 | // 4 D registers -> 1 QQ register. |
| 169 | if (Size >= 256 && |
Jakob Stoklund Olesen | 558661d | 2010-05-24 16:54:32 +0000 | [diff] [blame] | 170 | SubIndices[1] == ARM::dsub_1 && |
| 171 | SubIndices[2] == ARM::dsub_2 && |
| 172 | SubIndices[3] == ARM::dsub_3) { |
Evan Cheng | b990a2f | 2010-05-14 23:21:14 +0000 | [diff] [blame] | 173 | if (Size == 512) |
Jakob Stoklund Olesen | 558661d | 2010-05-24 16:54:32 +0000 | [diff] [blame] | 174 | NewSubIdx = ARM::qqsub_0; |
Evan Cheng | b990a2f | 2010-05-14 23:21:14 +0000 | [diff] [blame] | 175 | return true; |
| 176 | } |
Jakob Stoklund Olesen | 558661d | 2010-05-24 16:54:32 +0000 | [diff] [blame] | 177 | } else if (SubIndices[0] == ARM::dsub_4) { |
Evan Cheng | b990a2f | 2010-05-14 23:21:14 +0000 | [diff] [blame] | 178 | // 4 D registers -> 1 QQ register (2nd). |
| 179 | if (Size == 512 && |
Jakob Stoklund Olesen | 558661d | 2010-05-24 16:54:32 +0000 | [diff] [blame] | 180 | SubIndices[1] == ARM::dsub_5 && |
| 181 | SubIndices[2] == ARM::dsub_6 && |
| 182 | SubIndices[3] == ARM::dsub_7) { |
| 183 | NewSubIdx = ARM::qqsub_1; |
Evan Cheng | b990a2f | 2010-05-14 23:21:14 +0000 | [diff] [blame] | 184 | return true; |
| 185 | } |
Jakob Stoklund Olesen | 558661d | 2010-05-24 16:54:32 +0000 | [diff] [blame] | 186 | } else if (SubIndices[0] == ARM::ssub_0) { |
Evan Cheng | b990a2f | 2010-05-14 23:21:14 +0000 | [diff] [blame] | 187 | // 4 S registers -> 1 Q register. |
| 188 | if (Size >= 128 && |
Jakob Stoklund Olesen | 558661d | 2010-05-24 16:54:32 +0000 | [diff] [blame] | 189 | SubIndices[1] == ARM::ssub_1 && |
| 190 | SubIndices[2] == ARM::ssub_2 && |
| 191 | SubIndices[3] == ARM::ssub_3) { |
Evan Cheng | b990a2f | 2010-05-14 23:21:14 +0000 | [diff] [blame] | 192 | if (Size >= 256) |
Jakob Stoklund Olesen | 558661d | 2010-05-24 16:54:32 +0000 | [diff] [blame] | 193 | NewSubIdx = ARM::qsub_0; |
Evan Cheng | b990a2f | 2010-05-14 23:21:14 +0000 | [diff] [blame] | 194 | return true; |
| 195 | } |
| 196 | } |
| 197 | } else if (NumRegs == 2) { |
Jakob Stoklund Olesen | 558661d | 2010-05-24 16:54:32 +0000 | [diff] [blame] | 198 | if (SubIndices[0] == ARM::qsub_0) { |
Evan Cheng | b990a2f | 2010-05-14 23:21:14 +0000 | [diff] [blame] | 199 | // 2 Q registers -> 1 QQ register. |
Jakob Stoklund Olesen | 558661d | 2010-05-24 16:54:32 +0000 | [diff] [blame] | 200 | if (Size >= 256 && SubIndices[1] == ARM::qsub_1) { |
Evan Cheng | b990a2f | 2010-05-14 23:21:14 +0000 | [diff] [blame] | 201 | if (Size == 512) |
Jakob Stoklund Olesen | 558661d | 2010-05-24 16:54:32 +0000 | [diff] [blame] | 202 | NewSubIdx = ARM::qqsub_0; |
Evan Cheng | b990a2f | 2010-05-14 23:21:14 +0000 | [diff] [blame] | 203 | return true; |
| 204 | } |
Jakob Stoklund Olesen | 558661d | 2010-05-24 16:54:32 +0000 | [diff] [blame] | 205 | } else if (SubIndices[0] == ARM::qsub_2) { |
Evan Cheng | b990a2f | 2010-05-14 23:21:14 +0000 | [diff] [blame] | 206 | // 2 Q registers -> 1 QQ register (2nd). |
Jakob Stoklund Olesen | 558661d | 2010-05-24 16:54:32 +0000 | [diff] [blame] | 207 | if (Size == 512 && SubIndices[1] == ARM::qsub_3) { |
| 208 | NewSubIdx = ARM::qqsub_1; |
Evan Cheng | b990a2f | 2010-05-14 23:21:14 +0000 | [diff] [blame] | 209 | return true; |
| 210 | } |
Jakob Stoklund Olesen | 558661d | 2010-05-24 16:54:32 +0000 | [diff] [blame] | 211 | } else if (SubIndices[0] == ARM::dsub_0) { |
Evan Cheng | b990a2f | 2010-05-14 23:21:14 +0000 | [diff] [blame] | 212 | // 2 D registers -> 1 Q register. |
Jakob Stoklund Olesen | 558661d | 2010-05-24 16:54:32 +0000 | [diff] [blame] | 213 | if (Size >= 128 && SubIndices[1] == ARM::dsub_1) { |
Evan Cheng | b990a2f | 2010-05-14 23:21:14 +0000 | [diff] [blame] | 214 | if (Size >= 256) |
Jakob Stoklund Olesen | 558661d | 2010-05-24 16:54:32 +0000 | [diff] [blame] | 215 | NewSubIdx = ARM::qsub_0; |
Evan Cheng | b990a2f | 2010-05-14 23:21:14 +0000 | [diff] [blame] | 216 | return true; |
| 217 | } |
Jakob Stoklund Olesen | 558661d | 2010-05-24 16:54:32 +0000 | [diff] [blame] | 218 | } else if (SubIndices[0] == ARM::dsub_2) { |
Evan Cheng | b990a2f | 2010-05-14 23:21:14 +0000 | [diff] [blame] | 219 | // 2 D registers -> 1 Q register (2nd). |
Jakob Stoklund Olesen | 558661d | 2010-05-24 16:54:32 +0000 | [diff] [blame] | 220 | if (Size >= 256 && SubIndices[1] == ARM::dsub_3) { |
| 221 | NewSubIdx = ARM::qsub_1; |
Evan Cheng | b990a2f | 2010-05-14 23:21:14 +0000 | [diff] [blame] | 222 | return true; |
| 223 | } |
Jakob Stoklund Olesen | 558661d | 2010-05-24 16:54:32 +0000 | [diff] [blame] | 224 | } else if (SubIndices[0] == ARM::dsub_4) { |
Evan Cheng | b990a2f | 2010-05-14 23:21:14 +0000 | [diff] [blame] | 225 | // 2 D registers -> 1 Q register (3rd). |
Jakob Stoklund Olesen | 558661d | 2010-05-24 16:54:32 +0000 | [diff] [blame] | 226 | if (Size == 512 && SubIndices[1] == ARM::dsub_5) { |
| 227 | NewSubIdx = ARM::qsub_2; |
Evan Cheng | b990a2f | 2010-05-14 23:21:14 +0000 | [diff] [blame] | 228 | return true; |
| 229 | } |
Jakob Stoklund Olesen | 558661d | 2010-05-24 16:54:32 +0000 | [diff] [blame] | 230 | } else if (SubIndices[0] == ARM::dsub_6) { |
Evan Cheng | b990a2f | 2010-05-14 23:21:14 +0000 | [diff] [blame] | 231 | // 2 D registers -> 1 Q register (3rd). |
Jakob Stoklund Olesen | 558661d | 2010-05-24 16:54:32 +0000 | [diff] [blame] | 232 | if (Size == 512 && SubIndices[1] == ARM::dsub_7) { |
| 233 | NewSubIdx = ARM::qsub_3; |
Evan Cheng | b990a2f | 2010-05-14 23:21:14 +0000 | [diff] [blame] | 234 | return true; |
| 235 | } |
Jakob Stoklund Olesen | 558661d | 2010-05-24 16:54:32 +0000 | [diff] [blame] | 236 | } else if (SubIndices[0] == ARM::ssub_0) { |
Evan Cheng | b990a2f | 2010-05-14 23:21:14 +0000 | [diff] [blame] | 237 | // 2 S registers -> 1 D register. |
Jakob Stoklund Olesen | 558661d | 2010-05-24 16:54:32 +0000 | [diff] [blame] | 238 | if (SubIndices[1] == ARM::ssub_1) { |
Evan Cheng | b990a2f | 2010-05-14 23:21:14 +0000 | [diff] [blame] | 239 | if (Size >= 128) |
Jakob Stoklund Olesen | 558661d | 2010-05-24 16:54:32 +0000 | [diff] [blame] | 240 | NewSubIdx = ARM::dsub_0; |
Evan Cheng | b990a2f | 2010-05-14 23:21:14 +0000 | [diff] [blame] | 241 | return true; |
| 242 | } |
Jakob Stoklund Olesen | 558661d | 2010-05-24 16:54:32 +0000 | [diff] [blame] | 243 | } else if (SubIndices[0] == ARM::ssub_2) { |
Evan Cheng | b990a2f | 2010-05-14 23:21:14 +0000 | [diff] [blame] | 244 | // 2 S registers -> 1 D register (2nd). |
Jakob Stoklund Olesen | 558661d | 2010-05-24 16:54:32 +0000 | [diff] [blame] | 245 | if (Size >= 128 && SubIndices[1] == ARM::ssub_3) { |
| 246 | NewSubIdx = ARM::dsub_1; |
Evan Cheng | b990a2f | 2010-05-14 23:21:14 +0000 | [diff] [blame] | 247 | return true; |
| 248 | } |
| 249 | } |
| 250 | } |
| 251 | return false; |
| 252 | } |
| 253 | |
Jakob Stoklund Olesen | c9e5015 | 2011-04-26 18:52:33 +0000 | [diff] [blame] | 254 | const TargetRegisterClass* |
| 255 | ARMBaseRegisterInfo::getLargestLegalSuperClass(const TargetRegisterClass *RC) |
| 256 | const { |
| 257 | const TargetRegisterClass *Super = RC; |
Jakob Stoklund Olesen | c8e2bb6 | 2011-09-30 22:19:07 +0000 | [diff] [blame] | 258 | TargetRegisterClass::sc_iterator I = RC->getSuperClasses(); |
Jakob Stoklund Olesen | c9e5015 | 2011-04-26 18:52:33 +0000 | [diff] [blame] | 259 | do { |
| 260 | switch (Super->getID()) { |
| 261 | case ARM::GPRRegClassID: |
| 262 | case ARM::SPRRegClassID: |
| 263 | case ARM::DPRRegClassID: |
| 264 | case ARM::QPRRegClassID: |
| 265 | case ARM::QQPRRegClassID: |
| 266 | case ARM::QQQQPRRegClassID: |
| 267 | return Super; |
| 268 | } |
| 269 | Super = *I++; |
| 270 | } while (Super); |
| 271 | return RC; |
| 272 | } |
Evan Cheng | b990a2f | 2010-05-14 23:21:14 +0000 | [diff] [blame] | 273 | |
Evan Cheng | 4f54c12 | 2009-10-25 07:53:28 +0000 | [diff] [blame] | 274 | const TargetRegisterClass * |
Chris Lattner | 2cfd52c | 2009-07-29 20:31:52 +0000 | [diff] [blame] | 275 | ARMBaseRegisterInfo::getPointerRegClass(unsigned Kind) const { |
Jim Grosbach | e11a8f5 | 2009-09-11 19:49:06 +0000 | [diff] [blame] | 276 | return ARM::GPRRegisterClass; |
David Goodwin | c140c48 | 2009-07-08 17:28:55 +0000 | [diff] [blame] | 277 | } |
| 278 | |
Evan Cheng | 342e316 | 2011-08-30 01:34:54 +0000 | [diff] [blame] | 279 | const TargetRegisterClass * |
| 280 | ARMBaseRegisterInfo::getCrossCopyRegClass(const TargetRegisterClass *RC) const { |
| 281 | if (RC == &ARM::CCRRegClass) |
| 282 | return 0; // Can't copy CCR registers. |
| 283 | return RC; |
| 284 | } |
| 285 | |
Cameron Zwarich | be2119e | 2011-03-07 21:56:36 +0000 | [diff] [blame] | 286 | unsigned |
| 287 | ARMBaseRegisterInfo::getRegPressureLimit(const TargetRegisterClass *RC, |
| 288 | MachineFunction &MF) const { |
| 289 | const TargetFrameLowering *TFI = MF.getTarget().getFrameLowering(); |
| 290 | |
| 291 | switch (RC->getID()) { |
| 292 | default: |
| 293 | return 0; |
| 294 | case ARM::tGPRRegClassID: |
| 295 | return TFI->hasFP(MF) ? 4 : 5; |
| 296 | case ARM::GPRRegClassID: { |
| 297 | unsigned FP = TFI->hasFP(MF) ? 1 : 0; |
| 298 | return 10 - FP - (STI.isR9Reserved() ? 1 : 0); |
| 299 | } |
| 300 | case ARM::SPRRegClassID: // Currently not used as 'rep' register class. |
| 301 | case ARM::DPRRegClassID: |
| 302 | return 32 - 10; |
| 303 | } |
| 304 | } |
| 305 | |
Jakob Stoklund Olesen | dd5a847 | 2011-06-16 23:31:16 +0000 | [diff] [blame] | 306 | /// getRawAllocationOrder - Returns the register allocation order for a |
| 307 | /// specified register class with a target-dependent hint. |
| 308 | ArrayRef<unsigned> |
| 309 | ARMBaseRegisterInfo::getRawAllocationOrder(const TargetRegisterClass *RC, |
| 310 | unsigned HintType, unsigned HintReg, |
| 311 | const MachineFunction &MF) const { |
Anton Korobeynikov | 16c29b5 | 2011-01-10 12:39:04 +0000 | [diff] [blame] | 312 | const TargetFrameLowering *TFI = MF.getTarget().getFrameLowering(); |
David Goodwin | c140c48 | 2009-07-08 17:28:55 +0000 | [diff] [blame] | 313 | // Alternative register allocation orders when favoring even / odd registers |
| 314 | // of register pairs. |
| 315 | |
| 316 | // No FP, R9 is available. |
| 317 | static const unsigned GPREven1[] = { |
| 318 | ARM::R0, ARM::R2, ARM::R4, ARM::R6, ARM::R8, ARM::R10, |
| 319 | ARM::R1, ARM::R3, ARM::R12,ARM::LR, ARM::R5, ARM::R7, |
| 320 | ARM::R9, ARM::R11 |
| 321 | }; |
| 322 | static const unsigned GPROdd1[] = { |
| 323 | ARM::R1, ARM::R3, ARM::R5, ARM::R7, ARM::R9, ARM::R11, |
| 324 | ARM::R0, ARM::R2, ARM::R12,ARM::LR, ARM::R4, ARM::R6, |
| 325 | ARM::R8, ARM::R10 |
| 326 | }; |
| 327 | |
| 328 | // FP is R7, R9 is available. |
| 329 | static const unsigned GPREven2[] = { |
| 330 | ARM::R0, ARM::R2, ARM::R4, ARM::R8, ARM::R10, |
| 331 | ARM::R1, ARM::R3, ARM::R12,ARM::LR, ARM::R5, ARM::R6, |
| 332 | ARM::R9, ARM::R11 |
| 333 | }; |
| 334 | static const unsigned GPROdd2[] = { |
| 335 | ARM::R1, ARM::R3, ARM::R5, ARM::R9, ARM::R11, |
| 336 | ARM::R0, ARM::R2, ARM::R12,ARM::LR, ARM::R4, ARM::R6, |
| 337 | ARM::R8, ARM::R10 |
| 338 | }; |
| 339 | |
| 340 | // FP is R11, R9 is available. |
| 341 | static const unsigned GPREven3[] = { |
| 342 | ARM::R0, ARM::R2, ARM::R4, ARM::R6, ARM::R8, |
| 343 | ARM::R1, ARM::R3, ARM::R10,ARM::R12,ARM::LR, ARM::R5, ARM::R7, |
| 344 | ARM::R9 |
| 345 | }; |
| 346 | static const unsigned GPROdd3[] = { |
| 347 | ARM::R1, ARM::R3, ARM::R5, ARM::R6, ARM::R9, |
| 348 | ARM::R0, ARM::R2, ARM::R10,ARM::R12,ARM::LR, ARM::R4, ARM::R7, |
| 349 | ARM::R8 |
| 350 | }; |
| 351 | |
| 352 | // No FP, R9 is not available. |
| 353 | static const unsigned GPREven4[] = { |
| 354 | ARM::R0, ARM::R2, ARM::R4, ARM::R6, ARM::R10, |
| 355 | ARM::R1, ARM::R3, ARM::R12,ARM::LR, ARM::R5, ARM::R7, ARM::R8, |
| 356 | ARM::R11 |
| 357 | }; |
| 358 | static const unsigned GPROdd4[] = { |
| 359 | ARM::R1, ARM::R3, ARM::R5, ARM::R7, ARM::R11, |
| 360 | ARM::R0, ARM::R2, ARM::R12,ARM::LR, ARM::R4, ARM::R6, ARM::R8, |
| 361 | ARM::R10 |
| 362 | }; |
| 363 | |
| 364 | // FP is R7, R9 is not available. |
| 365 | static const unsigned GPREven5[] = { |
| 366 | ARM::R0, ARM::R2, ARM::R4, ARM::R10, |
| 367 | ARM::R1, ARM::R3, ARM::R12,ARM::LR, ARM::R5, ARM::R6, ARM::R8, |
| 368 | ARM::R11 |
| 369 | }; |
| 370 | static const unsigned GPROdd5[] = { |
| 371 | ARM::R1, ARM::R3, ARM::R5, ARM::R11, |
| 372 | ARM::R0, ARM::R2, ARM::R12,ARM::LR, ARM::R4, ARM::R6, ARM::R8, |
| 373 | ARM::R10 |
| 374 | }; |
| 375 | |
| 376 | // FP is R11, R9 is not available. |
| 377 | static const unsigned GPREven6[] = { |
| 378 | ARM::R0, ARM::R2, ARM::R4, ARM::R6, |
| 379 | ARM::R1, ARM::R3, ARM::R10,ARM::R12,ARM::LR, ARM::R5, ARM::R7, ARM::R8 |
| 380 | }; |
| 381 | static const unsigned GPROdd6[] = { |
| 382 | ARM::R1, ARM::R3, ARM::R5, ARM::R7, |
| 383 | ARM::R0, ARM::R2, ARM::R10,ARM::R12,ARM::LR, ARM::R4, ARM::R6, ARM::R8 |
| 384 | }; |
| 385 | |
Jakob Stoklund Olesen | eb5067e | 2011-03-25 01:48:18 +0000 | [diff] [blame] | 386 | // We only support even/odd hints for GPR and rGPR. |
| 387 | if (RC != ARM::GPRRegisterClass && RC != ARM::rGPRRegisterClass) |
Jakob Stoklund Olesen | dd5a847 | 2011-06-16 23:31:16 +0000 | [diff] [blame] | 388 | return RC->getRawAllocationOrder(MF); |
David Goodwin | c140c48 | 2009-07-08 17:28:55 +0000 | [diff] [blame] | 389 | |
| 390 | if (HintType == ARMRI::RegPairEven) { |
| 391 | if (isPhysicalRegister(HintReg) && getRegisterPairEven(HintReg, MF) == 0) |
| 392 | // It's no longer possible to fulfill this hint. Return the default |
| 393 | // allocation order. |
Jakob Stoklund Olesen | dd5a847 | 2011-06-16 23:31:16 +0000 | [diff] [blame] | 394 | return RC->getRawAllocationOrder(MF); |
David Goodwin | c140c48 | 2009-07-08 17:28:55 +0000 | [diff] [blame] | 395 | |
Anton Korobeynikov | d0c3817 | 2010-11-18 21:19:35 +0000 | [diff] [blame] | 396 | if (!TFI->hasFP(MF)) { |
David Goodwin | c140c48 | 2009-07-08 17:28:55 +0000 | [diff] [blame] | 397 | if (!STI.isR9Reserved()) |
Frits van Bommel | 39b5abf | 2011-07-18 12:00:32 +0000 | [diff] [blame] | 398 | return makeArrayRef(GPREven1); |
David Goodwin | c140c48 | 2009-07-08 17:28:55 +0000 | [diff] [blame] | 399 | else |
Frits van Bommel | 39b5abf | 2011-07-18 12:00:32 +0000 | [diff] [blame] | 400 | return makeArrayRef(GPREven4); |
David Goodwin | c140c48 | 2009-07-08 17:28:55 +0000 | [diff] [blame] | 401 | } else if (FramePtr == ARM::R7) { |
| 402 | if (!STI.isR9Reserved()) |
Frits van Bommel | 39b5abf | 2011-07-18 12:00:32 +0000 | [diff] [blame] | 403 | return makeArrayRef(GPREven2); |
David Goodwin | c140c48 | 2009-07-08 17:28:55 +0000 | [diff] [blame] | 404 | else |
Frits van Bommel | 39b5abf | 2011-07-18 12:00:32 +0000 | [diff] [blame] | 405 | return makeArrayRef(GPREven5); |
David Goodwin | c140c48 | 2009-07-08 17:28:55 +0000 | [diff] [blame] | 406 | } else { // FramePtr == ARM::R11 |
| 407 | if (!STI.isR9Reserved()) |
Frits van Bommel | 39b5abf | 2011-07-18 12:00:32 +0000 | [diff] [blame] | 408 | return makeArrayRef(GPREven3); |
David Goodwin | c140c48 | 2009-07-08 17:28:55 +0000 | [diff] [blame] | 409 | else |
Frits van Bommel | 39b5abf | 2011-07-18 12:00:32 +0000 | [diff] [blame] | 410 | return makeArrayRef(GPREven6); |
David Goodwin | c140c48 | 2009-07-08 17:28:55 +0000 | [diff] [blame] | 411 | } |
| 412 | } else if (HintType == ARMRI::RegPairOdd) { |
| 413 | if (isPhysicalRegister(HintReg) && getRegisterPairOdd(HintReg, MF) == 0) |
| 414 | // It's no longer possible to fulfill this hint. Return the default |
| 415 | // allocation order. |
Jakob Stoklund Olesen | dd5a847 | 2011-06-16 23:31:16 +0000 | [diff] [blame] | 416 | return RC->getRawAllocationOrder(MF); |
David Goodwin | c140c48 | 2009-07-08 17:28:55 +0000 | [diff] [blame] | 417 | |
Anton Korobeynikov | d0c3817 | 2010-11-18 21:19:35 +0000 | [diff] [blame] | 418 | if (!TFI->hasFP(MF)) { |
David Goodwin | c140c48 | 2009-07-08 17:28:55 +0000 | [diff] [blame] | 419 | if (!STI.isR9Reserved()) |
Frits van Bommel | 39b5abf | 2011-07-18 12:00:32 +0000 | [diff] [blame] | 420 | return makeArrayRef(GPROdd1); |
David Goodwin | c140c48 | 2009-07-08 17:28:55 +0000 | [diff] [blame] | 421 | else |
Frits van Bommel | 39b5abf | 2011-07-18 12:00:32 +0000 | [diff] [blame] | 422 | return makeArrayRef(GPROdd4); |
David Goodwin | c140c48 | 2009-07-08 17:28:55 +0000 | [diff] [blame] | 423 | } else if (FramePtr == ARM::R7) { |
| 424 | if (!STI.isR9Reserved()) |
Frits van Bommel | 39b5abf | 2011-07-18 12:00:32 +0000 | [diff] [blame] | 425 | return makeArrayRef(GPROdd2); |
David Goodwin | c140c48 | 2009-07-08 17:28:55 +0000 | [diff] [blame] | 426 | else |
Frits van Bommel | 39b5abf | 2011-07-18 12:00:32 +0000 | [diff] [blame] | 427 | return makeArrayRef(GPROdd5); |
David Goodwin | c140c48 | 2009-07-08 17:28:55 +0000 | [diff] [blame] | 428 | } else { // FramePtr == ARM::R11 |
| 429 | if (!STI.isR9Reserved()) |
Frits van Bommel | 39b5abf | 2011-07-18 12:00:32 +0000 | [diff] [blame] | 430 | return makeArrayRef(GPROdd3); |
David Goodwin | c140c48 | 2009-07-08 17:28:55 +0000 | [diff] [blame] | 431 | else |
Frits van Bommel | 39b5abf | 2011-07-18 12:00:32 +0000 | [diff] [blame] | 432 | return makeArrayRef(GPROdd6); |
David Goodwin | c140c48 | 2009-07-08 17:28:55 +0000 | [diff] [blame] | 433 | } |
| 434 | } |
Jakob Stoklund Olesen | dd5a847 | 2011-06-16 23:31:16 +0000 | [diff] [blame] | 435 | return RC->getRawAllocationOrder(MF); |
David Goodwin | c140c48 | 2009-07-08 17:28:55 +0000 | [diff] [blame] | 436 | } |
| 437 | |
| 438 | /// ResolveRegAllocHint - Resolves the specified register allocation hint |
| 439 | /// to a physical register. Returns the physical register if it is successful. |
| 440 | unsigned |
| 441 | ARMBaseRegisterInfo::ResolveRegAllocHint(unsigned Type, unsigned Reg, |
| 442 | const MachineFunction &MF) const { |
| 443 | if (Reg == 0 || !isPhysicalRegister(Reg)) |
| 444 | return 0; |
| 445 | if (Type == 0) |
| 446 | return Reg; |
| 447 | else if (Type == (unsigned)ARMRI::RegPairOdd) |
| 448 | // Odd register. |
| 449 | return getRegisterPairOdd(Reg, MF); |
| 450 | else if (Type == (unsigned)ARMRI::RegPairEven) |
| 451 | // Even register. |
| 452 | return getRegisterPairEven(Reg, MF); |
| 453 | return 0; |
| 454 | } |
| 455 | |
| 456 | void |
| 457 | ARMBaseRegisterInfo::UpdateRegAllocHint(unsigned Reg, unsigned NewReg, |
| 458 | MachineFunction &MF) const { |
| 459 | MachineRegisterInfo *MRI = &MF.getRegInfo(); |
| 460 | std::pair<unsigned, unsigned> Hint = MRI->getRegAllocationHint(Reg); |
| 461 | if ((Hint.first == (unsigned)ARMRI::RegPairOdd || |
| 462 | Hint.first == (unsigned)ARMRI::RegPairEven) && |
Jakob Stoklund Olesen | c9df025 | 2011-01-10 02:58:51 +0000 | [diff] [blame] | 463 | TargetRegisterInfo::isVirtualRegister(Hint.second)) { |
David Goodwin | c140c48 | 2009-07-08 17:28:55 +0000 | [diff] [blame] | 464 | // If 'Reg' is one of the even / odd register pair and it's now changed |
| 465 | // (e.g. coalesced) into a different register. The other register of the |
| 466 | // pair allocation hint must be updated to reflect the relationship |
| 467 | // change. |
| 468 | unsigned OtherReg = Hint.second; |
| 469 | Hint = MRI->getRegAllocationHint(OtherReg); |
| 470 | if (Hint.second == Reg) |
| 471 | // Make sure the pair has not already divorced. |
| 472 | MRI->setRegAllocationHint(OtherReg, Hint.first, NewReg); |
| 473 | } |
| 474 | } |
| 475 | |
Bob Wilson | f6a4d3c | 2011-04-19 18:11:45 +0000 | [diff] [blame] | 476 | bool |
| 477 | ARMBaseRegisterInfo::avoidWriteAfterWrite(const TargetRegisterClass *RC) const { |
| 478 | // CortexA9 has a Write-after-write hazard for NEON registers. |
| 479 | if (!STI.isCortexA9()) |
| 480 | return false; |
| 481 | |
| 482 | switch (RC->getID()) { |
| 483 | case ARM::DPRRegClassID: |
| 484 | case ARM::DPR_8RegClassID: |
| 485 | case ARM::DPR_VFP2RegClassID: |
| 486 | case ARM::QPRRegClassID: |
| 487 | case ARM::QPR_8RegClassID: |
| 488 | case ARM::QPR_VFP2RegClassID: |
| 489 | case ARM::SPRRegClassID: |
| 490 | case ARM::SPR_8RegClassID: |
| 491 | // Avoid reusing S, D, and Q registers. |
| 492 | // Don't increase register pressure for QQ and QQQQ. |
| 493 | return true; |
| 494 | default: |
| 495 | return false; |
| 496 | } |
| 497 | } |
| 498 | |
Jim Grosbach | 65482b1 | 2010-09-03 18:37:12 +0000 | [diff] [blame] | 499 | bool ARMBaseRegisterInfo::hasBasePointer(const MachineFunction &MF) const { |
Jim Grosbach | e45ab8a | 2010-01-19 18:31:11 +0000 | [diff] [blame] | 500 | const MachineFrameInfo *MFI = MF.getFrameInfo(); |
| 501 | const ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>(); |
Jim Grosbach | 65482b1 | 2010-09-03 18:37:12 +0000 | [diff] [blame] | 502 | |
| 503 | if (!EnableBasePointer) |
| 504 | return false; |
| 505 | |
| 506 | if (needsStackRealignment(MF) && MFI->hasVarSizedObjects()) |
| 507 | return true; |
| 508 | |
| 509 | // Thumb has trouble with negative offsets from the FP. Thumb2 has a limited |
| 510 | // negative range for ldr/str (255), and thumb1 is positive offsets only. |
| 511 | // It's going to be better to use the SP or Base Pointer instead. When there |
| 512 | // are variable sized objects, we can't reference off of the SP, so we |
| 513 | // reserve a Base Pointer. |
| 514 | if (AFI->isThumbFunction() && MFI->hasVarSizedObjects()) { |
| 515 | // Conservatively estimate whether the negative offset from the frame |
| 516 | // pointer will be sufficient to reach. If a function has a smallish |
| 517 | // frame, it's less likely to have lots of spills and callee saved |
| 518 | // space, so it's all more likely to be within range of the frame pointer. |
| 519 | // If it's wrong, the scavenger will still enable access to work, it just |
| 520 | // won't be optimal. |
| 521 | if (AFI->isThumb2Function() && MFI->getLocalFrameSize() < 128) |
| 522 | return false; |
| 523 | return true; |
| 524 | } |
| 525 | |
| 526 | return false; |
| 527 | } |
| 528 | |
| 529 | bool ARMBaseRegisterInfo::canRealignStack(const MachineFunction &MF) const { |
Jim Grosbach | 30c93e1 | 2010-09-08 17:22:12 +0000 | [diff] [blame] | 530 | const MachineFrameInfo *MFI = MF.getFrameInfo(); |
Jakob Stoklund Olesen | 54f3b7a | 2012-01-05 00:26:52 +0000 | [diff] [blame^] | 531 | const MachineRegisterInfo *MRI = &MF.getRegInfo(); |
Chad Rosier | 6690bca | 2011-10-20 00:07:12 +0000 | [diff] [blame] | 532 | const ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>(); |
Jim Grosbach | 30c93e1 | 2010-09-08 17:22:12 +0000 | [diff] [blame] | 533 | // We can't realign the stack if: |
| 534 | // 1. Dynamic stack realignment is explicitly disabled, |
Chad Rosier | 6690bca | 2011-10-20 00:07:12 +0000 | [diff] [blame] | 535 | // 2. This is a Thumb1 function (it's not useful, so we don't bother), or |
| 536 | // 3. There are VLAs in the function and the base pointer is disabled. |
Jakob Stoklund Olesen | 54f3b7a | 2012-01-05 00:26:52 +0000 | [diff] [blame^] | 537 | if (!MF.getTarget().Options.RealignStack) |
| 538 | return false; |
| 539 | if (AFI->isThumb1OnlyFunction()) |
| 540 | return false; |
| 541 | // Stack realignment requires a frame pointer. If we already started |
| 542 | // register allocation with frame pointer elimination, it is too late now. |
| 543 | if (!MRI->canReserveReg(FramePtr)) |
| 544 | return false; |
| 545 | // We may also need a base pointer if there are dynamic allocas. |
| 546 | if (!MFI->hasVarSizedObjects()) |
| 547 | return true; |
| 548 | if (!EnableBasePointer) |
| 549 | return false; |
| 550 | // A base pointer is required and allowed. Check that it isn't too late to |
| 551 | // reserve it. |
| 552 | return MRI->canReserveReg(BasePtr); |
Jim Grosbach | e45ab8a | 2010-01-19 18:31:11 +0000 | [diff] [blame] | 553 | } |
| 554 | |
Jim Grosbach | 3dab277 | 2009-10-27 22:45:39 +0000 | [diff] [blame] | 555 | bool ARMBaseRegisterInfo:: |
| 556 | needsStackRealignment(const MachineFunction &MF) const { |
Jim Grosbach | 3dab277 | 2009-10-27 22:45:39 +0000 | [diff] [blame] | 557 | const MachineFrameInfo *MFI = MF.getFrameInfo(); |
Eric Christopher | d4c36ce | 2010-07-17 00:27:24 +0000 | [diff] [blame] | 558 | const Function *F = MF.getFunction(); |
Anton Korobeynikov | 16c29b5 | 2011-01-10 12:39:04 +0000 | [diff] [blame] | 559 | unsigned StackAlign = MF.getTarget().getFrameLowering()->getStackAlignment(); |
Jakob Stoklund Olesen | 6d5b7cc | 2012-01-03 22:34:35 +0000 | [diff] [blame] | 560 | bool requiresRealignment = ((MFI->getLocalFrameMaxAlign() > StackAlign) || |
Eric Christopher | 697cba8 | 2010-07-17 00:33:04 +0000 | [diff] [blame] | 561 | F->hasFnAttr(Attribute::StackAlignment)); |
Jim Grosbach | 5c33f5b | 2010-09-02 19:52:39 +0000 | [diff] [blame] | 562 | |
Eric Christopher | d4c36ce | 2010-07-17 00:27:24 +0000 | [diff] [blame] | 563 | return requiresRealignment && canRealignStack(MF); |
Jim Grosbach | 3dab277 | 2009-10-27 22:45:39 +0000 | [diff] [blame] | 564 | } |
| 565 | |
Jim Grosbach | 9631864 | 2010-01-06 23:54:42 +0000 | [diff] [blame] | 566 | bool ARMBaseRegisterInfo:: |
| 567 | cannotEliminateFrame(const MachineFunction &MF) const { |
Evan Cheng | 98a0104 | 2009-08-14 20:48:13 +0000 | [diff] [blame] | 568 | const MachineFrameInfo *MFI = MF.getFrameInfo(); |
Nick Lewycky | 8a8d479 | 2011-12-02 22:16:29 +0000 | [diff] [blame] | 569 | if (MF.getTarget().Options.DisableFramePointerElim(MF) && MFI->adjustsStack()) |
Evan Cheng | 98a0104 | 2009-08-14 20:48:13 +0000 | [diff] [blame] | 570 | return true; |
Jim Grosbach | 31bc849 | 2009-11-08 00:27:19 +0000 | [diff] [blame] | 571 | return MFI->hasVarSizedObjects() || MFI->isFrameAddressTaken() |
| 572 | || needsStackRealignment(MF); |
Evan Cheng | 98a0104 | 2009-08-14 20:48:13 +0000 | [diff] [blame] | 573 | } |
| 574 | |
Jim Grosbach | 5c33f5b | 2010-09-02 19:52:39 +0000 | [diff] [blame] | 575 | unsigned |
David Greene | 3f2bf85 | 2009-11-12 20:49:22 +0000 | [diff] [blame] | 576 | ARMBaseRegisterInfo::getFrameRegister(const MachineFunction &MF) const { |
Anton Korobeynikov | 16c29b5 | 2011-01-10 12:39:04 +0000 | [diff] [blame] | 577 | const TargetFrameLowering *TFI = MF.getTarget().getFrameLowering(); |
Anton Korobeynikov | d0c3817 | 2010-11-18 21:19:35 +0000 | [diff] [blame] | 578 | |
| 579 | if (TFI->hasFP(MF)) |
David Goodwin | c140c48 | 2009-07-08 17:28:55 +0000 | [diff] [blame] | 580 | return FramePtr; |
| 581 | return ARM::SP; |
| 582 | } |
| 583 | |
| 584 | unsigned ARMBaseRegisterInfo::getEHExceptionRegister() const { |
Torok Edwin | c23197a | 2009-07-14 16:55:14 +0000 | [diff] [blame] | 585 | llvm_unreachable("What is the exception register"); |
David Goodwin | c140c48 | 2009-07-08 17:28:55 +0000 | [diff] [blame] | 586 | return 0; |
| 587 | } |
| 588 | |
| 589 | unsigned ARMBaseRegisterInfo::getEHHandlerRegister() const { |
Torok Edwin | c23197a | 2009-07-14 16:55:14 +0000 | [diff] [blame] | 590 | llvm_unreachable("What is the exception handler register"); |
David Goodwin | c140c48 | 2009-07-08 17:28:55 +0000 | [diff] [blame] | 591 | return 0; |
| 592 | } |
| 593 | |
David Goodwin | c140c48 | 2009-07-08 17:28:55 +0000 | [diff] [blame] | 594 | unsigned ARMBaseRegisterInfo::getRegisterPairEven(unsigned Reg, |
Jim Grosbach | 9631864 | 2010-01-06 23:54:42 +0000 | [diff] [blame] | 595 | const MachineFunction &MF) const { |
David Goodwin | c140c48 | 2009-07-08 17:28:55 +0000 | [diff] [blame] | 596 | switch (Reg) { |
| 597 | default: break; |
| 598 | // Return 0 if either register of the pair is a special register. |
| 599 | // So no R12, etc. |
Jim Grosbach | 8f310d9 | 2011-09-13 20:27:44 +0000 | [diff] [blame] | 600 | case ARM::R1: return ARM::R0; |
| 601 | case ARM::R3: return ARM::R2; |
| 602 | case ARM::R5: return ARM::R4; |
David Goodwin | c140c48 | 2009-07-08 17:28:55 +0000 | [diff] [blame] | 603 | case ARM::R7: |
Jim Grosbach | 65482b1 | 2010-09-03 18:37:12 +0000 | [diff] [blame] | 604 | return (isReservedReg(MF, ARM::R7) || isReservedReg(MF, ARM::R6)) |
| 605 | ? 0 : ARM::R6; |
Jim Grosbach | 8f310d9 | 2011-09-13 20:27:44 +0000 | [diff] [blame] | 606 | case ARM::R9: return isReservedReg(MF, ARM::R9) ? 0 :ARM::R8; |
| 607 | case ARM::R11: return isReservedReg(MF, ARM::R11) ? 0 : ARM::R10; |
David Goodwin | c140c48 | 2009-07-08 17:28:55 +0000 | [diff] [blame] | 608 | |
Jim Grosbach | 8f310d9 | 2011-09-13 20:27:44 +0000 | [diff] [blame] | 609 | case ARM::S1: return ARM::S0; |
| 610 | case ARM::S3: return ARM::S2; |
| 611 | case ARM::S5: return ARM::S4; |
| 612 | case ARM::S7: return ARM::S6; |
| 613 | case ARM::S9: return ARM::S8; |
| 614 | case ARM::S11: return ARM::S10; |
| 615 | case ARM::S13: return ARM::S12; |
| 616 | case ARM::S15: return ARM::S14; |
| 617 | case ARM::S17: return ARM::S16; |
| 618 | case ARM::S19: return ARM::S18; |
| 619 | case ARM::S21: return ARM::S20; |
| 620 | case ARM::S23: return ARM::S22; |
| 621 | case ARM::S25: return ARM::S24; |
| 622 | case ARM::S27: return ARM::S26; |
| 623 | case ARM::S29: return ARM::S28; |
| 624 | case ARM::S31: return ARM::S30; |
David Goodwin | c140c48 | 2009-07-08 17:28:55 +0000 | [diff] [blame] | 625 | |
Jim Grosbach | 8f310d9 | 2011-09-13 20:27:44 +0000 | [diff] [blame] | 626 | case ARM::D1: return ARM::D0; |
| 627 | case ARM::D3: return ARM::D2; |
| 628 | case ARM::D5: return ARM::D4; |
| 629 | case ARM::D7: return ARM::D6; |
| 630 | case ARM::D9: return ARM::D8; |
| 631 | case ARM::D11: return ARM::D10; |
| 632 | case ARM::D13: return ARM::D12; |
| 633 | case ARM::D15: return ARM::D14; |
| 634 | case ARM::D17: return ARM::D16; |
| 635 | case ARM::D19: return ARM::D18; |
| 636 | case ARM::D21: return ARM::D20; |
| 637 | case ARM::D23: return ARM::D22; |
| 638 | case ARM::D25: return ARM::D24; |
| 639 | case ARM::D27: return ARM::D26; |
| 640 | case ARM::D29: return ARM::D28; |
| 641 | case ARM::D31: return ARM::D30; |
David Goodwin | c140c48 | 2009-07-08 17:28:55 +0000 | [diff] [blame] | 642 | } |
| 643 | |
| 644 | return 0; |
| 645 | } |
| 646 | |
| 647 | unsigned ARMBaseRegisterInfo::getRegisterPairOdd(unsigned Reg, |
| 648 | const MachineFunction &MF) const { |
| 649 | switch (Reg) { |
| 650 | default: break; |
| 651 | // Return 0 if either register of the pair is a special register. |
| 652 | // So no R12, etc. |
Jim Grosbach | 8f310d9 | 2011-09-13 20:27:44 +0000 | [diff] [blame] | 653 | case ARM::R0: return ARM::R1; |
| 654 | case ARM::R2: return ARM::R3; |
| 655 | case ARM::R4: return ARM::R5; |
David Goodwin | c140c48 | 2009-07-08 17:28:55 +0000 | [diff] [blame] | 656 | case ARM::R6: |
Jim Grosbach | 65482b1 | 2010-09-03 18:37:12 +0000 | [diff] [blame] | 657 | return (isReservedReg(MF, ARM::R7) || isReservedReg(MF, ARM::R6)) |
| 658 | ? 0 : ARM::R7; |
Jim Grosbach | 8f310d9 | 2011-09-13 20:27:44 +0000 | [diff] [blame] | 659 | case ARM::R8: return isReservedReg(MF, ARM::R9) ? 0 :ARM::R9; |
| 660 | case ARM::R10: return isReservedReg(MF, ARM::R11) ? 0 : ARM::R11; |
David Goodwin | c140c48 | 2009-07-08 17:28:55 +0000 | [diff] [blame] | 661 | |
Jim Grosbach | 8f310d9 | 2011-09-13 20:27:44 +0000 | [diff] [blame] | 662 | case ARM::S0: return ARM::S1; |
| 663 | case ARM::S2: return ARM::S3; |
| 664 | case ARM::S4: return ARM::S5; |
| 665 | case ARM::S6: return ARM::S7; |
| 666 | case ARM::S8: return ARM::S9; |
| 667 | case ARM::S10: return ARM::S11; |
| 668 | case ARM::S12: return ARM::S13; |
| 669 | case ARM::S14: return ARM::S15; |
| 670 | case ARM::S16: return ARM::S17; |
| 671 | case ARM::S18: return ARM::S19; |
| 672 | case ARM::S20: return ARM::S21; |
| 673 | case ARM::S22: return ARM::S23; |
| 674 | case ARM::S24: return ARM::S25; |
| 675 | case ARM::S26: return ARM::S27; |
| 676 | case ARM::S28: return ARM::S29; |
| 677 | case ARM::S30: return ARM::S31; |
David Goodwin | c140c48 | 2009-07-08 17:28:55 +0000 | [diff] [blame] | 678 | |
Jim Grosbach | 8f310d9 | 2011-09-13 20:27:44 +0000 | [diff] [blame] | 679 | case ARM::D0: return ARM::D1; |
| 680 | case ARM::D2: return ARM::D3; |
| 681 | case ARM::D4: return ARM::D5; |
| 682 | case ARM::D6: return ARM::D7; |
| 683 | case ARM::D8: return ARM::D9; |
| 684 | case ARM::D10: return ARM::D11; |
| 685 | case ARM::D12: return ARM::D13; |
| 686 | case ARM::D14: return ARM::D15; |
| 687 | case ARM::D16: return ARM::D17; |
| 688 | case ARM::D18: return ARM::D19; |
| 689 | case ARM::D20: return ARM::D21; |
| 690 | case ARM::D22: return ARM::D23; |
| 691 | case ARM::D24: return ARM::D25; |
| 692 | case ARM::D26: return ARM::D27; |
| 693 | case ARM::D28: return ARM::D29; |
| 694 | case ARM::D30: return ARM::D31; |
David Goodwin | c140c48 | 2009-07-08 17:28:55 +0000 | [diff] [blame] | 695 | } |
| 696 | |
| 697 | return 0; |
| 698 | } |
| 699 | |
David Goodwin | db5a71a | 2009-07-08 18:31:39 +0000 | [diff] [blame] | 700 | /// emitLoadConstPool - Emits a load from constpool to materialize the |
| 701 | /// specified immediate. |
| 702 | void ARMBaseRegisterInfo:: |
| 703 | emitLoadConstPool(MachineBasicBlock &MBB, |
| 704 | MachineBasicBlock::iterator &MBBI, |
David Goodwin | 77521f5 | 2009-07-08 20:28:28 +0000 | [diff] [blame] | 705 | DebugLoc dl, |
Evan Cheng | 3784453 | 2009-07-16 09:20:10 +0000 | [diff] [blame] | 706 | unsigned DestReg, unsigned SubIdx, int Val, |
David Goodwin | db5a71a | 2009-07-08 18:31:39 +0000 | [diff] [blame] | 707 | ARMCC::CondCodes Pred, |
Anton Korobeynikov | 3daccd8 | 2011-03-05 18:43:50 +0000 | [diff] [blame] | 708 | unsigned PredReg, unsigned MIFlags) const { |
David Goodwin | db5a71a | 2009-07-08 18:31:39 +0000 | [diff] [blame] | 709 | MachineFunction &MF = *MBB.getParent(); |
| 710 | MachineConstantPool *ConstantPool = MF.getConstantPool(); |
Dan Gohman | 46510a7 | 2010-04-15 01:51:59 +0000 | [diff] [blame] | 711 | const Constant *C = |
Owen Anderson | 1d0be15 | 2009-08-13 21:58:54 +0000 | [diff] [blame] | 712 | ConstantInt::get(Type::getInt32Ty(MF.getFunction()->getContext()), Val); |
David Goodwin | db5a71a | 2009-07-08 18:31:39 +0000 | [diff] [blame] | 713 | unsigned Idx = ConstantPool->getConstantPoolIndex(C, 4); |
| 714 | |
Evan Cheng | 3784453 | 2009-07-16 09:20:10 +0000 | [diff] [blame] | 715 | BuildMI(MBB, MBBI, dl, TII.get(ARM::LDRcp)) |
| 716 | .addReg(DestReg, getDefRegState(true), SubIdx) |
David Goodwin | db5a71a | 2009-07-08 18:31:39 +0000 | [diff] [blame] | 717 | .addConstantPoolIndex(Idx) |
Anton Korobeynikov | 3daccd8 | 2011-03-05 18:43:50 +0000 | [diff] [blame] | 718 | .addImm(0).addImm(Pred).addReg(PredReg) |
| 719 | .setMIFlags(MIFlags); |
David Goodwin | db5a71a | 2009-07-08 18:31:39 +0000 | [diff] [blame] | 720 | } |
| 721 | |
| 722 | bool ARMBaseRegisterInfo:: |
| 723 | requiresRegisterScavenging(const MachineFunction &MF) const { |
| 724 | return true; |
| 725 | } |
Jim Grosbach | 41fff8c | 2009-10-21 23:40:56 +0000 | [diff] [blame] | 726 | |
Jim Grosbach | 7e831db | 2009-10-20 01:26:58 +0000 | [diff] [blame] | 727 | bool ARMBaseRegisterInfo:: |
| 728 | requiresFrameIndexScavenging(const MachineFunction &MF) const { |
Jim Grosbach | ca5dfb7 | 2009-10-28 17:33:28 +0000 | [diff] [blame] | 729 | return true; |
Jim Grosbach | 7e831db | 2009-10-20 01:26:58 +0000 | [diff] [blame] | 730 | } |
David Goodwin | db5a71a | 2009-07-08 18:31:39 +0000 | [diff] [blame] | 731 | |
Jim Grosbach | a273442 | 2010-08-24 19:05:43 +0000 | [diff] [blame] | 732 | bool ARMBaseRegisterInfo:: |
| 733 | requiresVirtualBaseRegisters(const MachineFunction &MF) const { |
| 734 | return EnableLocalStackAlloc; |
| 735 | } |
| 736 | |
David Goodwin | db5a71a | 2009-07-08 18:31:39 +0000 | [diff] [blame] | 737 | static void |
Evan Cheng | 6495f63 | 2009-07-28 05:48:47 +0000 | [diff] [blame] | 738 | emitSPUpdate(bool isARM, |
| 739 | MachineBasicBlock &MBB, MachineBasicBlock::iterator &MBBI, |
| 740 | DebugLoc dl, const ARMBaseInstrInfo &TII, |
David Goodwin | db5a71a | 2009-07-08 18:31:39 +0000 | [diff] [blame] | 741 | int NumBytes, |
| 742 | ARMCC::CondCodes Pred = ARMCC::AL, unsigned PredReg = 0) { |
Evan Cheng | 6495f63 | 2009-07-28 05:48:47 +0000 | [diff] [blame] | 743 | if (isARM) |
| 744 | emitARMRegPlusImmediate(MBB, MBBI, dl, ARM::SP, ARM::SP, NumBytes, |
| 745 | Pred, PredReg, TII); |
| 746 | else |
| 747 | emitT2RegPlusImmediate(MBB, MBBI, dl, ARM::SP, ARM::SP, NumBytes, |
| 748 | Pred, PredReg, TII); |
David Goodwin | db5a71a | 2009-07-08 18:31:39 +0000 | [diff] [blame] | 749 | } |
| 750 | |
Evan Cheng | 6495f63 | 2009-07-28 05:48:47 +0000 | [diff] [blame] | 751 | |
David Goodwin | db5a71a | 2009-07-08 18:31:39 +0000 | [diff] [blame] | 752 | void ARMBaseRegisterInfo:: |
| 753 | eliminateCallFramePseudoInstr(MachineFunction &MF, MachineBasicBlock &MBB, |
| 754 | MachineBasicBlock::iterator I) const { |
Anton Korobeynikov | 16c29b5 | 2011-01-10 12:39:04 +0000 | [diff] [blame] | 755 | const TargetFrameLowering *TFI = MF.getTarget().getFrameLowering(); |
Anton Korobeynikov | d0c3817 | 2010-11-18 21:19:35 +0000 | [diff] [blame] | 756 | if (!TFI->hasReservedCallFrame(MF)) { |
David Goodwin | db5a71a | 2009-07-08 18:31:39 +0000 | [diff] [blame] | 757 | // If we have alloca, convert as follows: |
| 758 | // ADJCALLSTACKDOWN -> sub, sp, sp, amount |
| 759 | // ADJCALLSTACKUP -> add, sp, sp, amount |
| 760 | MachineInstr *Old = I; |
| 761 | DebugLoc dl = Old->getDebugLoc(); |
| 762 | unsigned Amount = Old->getOperand(0).getImm(); |
| 763 | if (Amount != 0) { |
| 764 | // We need to keep the stack aligned properly. To do this, we round the |
| 765 | // amount of space needed for the outgoing arguments up to the next |
| 766 | // alignment boundary. |
Anton Korobeynikov | 16c29b5 | 2011-01-10 12:39:04 +0000 | [diff] [blame] | 767 | unsigned Align = TFI->getStackAlignment(); |
David Goodwin | db5a71a | 2009-07-08 18:31:39 +0000 | [diff] [blame] | 768 | Amount = (Amount+Align-1)/Align*Align; |
| 769 | |
Evan Cheng | 6495f63 | 2009-07-28 05:48:47 +0000 | [diff] [blame] | 770 | ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>(); |
| 771 | assert(!AFI->isThumb1OnlyFunction() && |
Jim Grosbach | cf453ee | 2010-02-23 17:16:27 +0000 | [diff] [blame] | 772 | "This eliminateCallFramePseudoInstr does not support Thumb1!"); |
Evan Cheng | 6495f63 | 2009-07-28 05:48:47 +0000 | [diff] [blame] | 773 | bool isARM = !AFI->isThumbFunction(); |
| 774 | |
David Goodwin | db5a71a | 2009-07-08 18:31:39 +0000 | [diff] [blame] | 775 | // Replace the pseudo instruction with a new instruction... |
| 776 | unsigned Opc = Old->getOpcode(); |
Jim Grosbach | 4c7628e | 2010-02-22 22:47:46 +0000 | [diff] [blame] | 777 | int PIdx = Old->findFirstPredOperandIdx(); |
| 778 | ARMCC::CondCodes Pred = (PIdx == -1) |
| 779 | ? ARMCC::AL : (ARMCC::CondCodes)Old->getOperand(PIdx).getImm(); |
David Goodwin | db5a71a | 2009-07-08 18:31:39 +0000 | [diff] [blame] | 780 | if (Opc == ARM::ADJCALLSTACKDOWN || Opc == ARM::tADJCALLSTACKDOWN) { |
| 781 | // Note: PredReg is operand 2 for ADJCALLSTACKDOWN. |
| 782 | unsigned PredReg = Old->getOperand(2).getReg(); |
Evan Cheng | 6495f63 | 2009-07-28 05:48:47 +0000 | [diff] [blame] | 783 | emitSPUpdate(isARM, MBB, I, dl, TII, -Amount, Pred, PredReg); |
David Goodwin | db5a71a | 2009-07-08 18:31:39 +0000 | [diff] [blame] | 784 | } else { |
| 785 | // Note: PredReg is operand 3 for ADJCALLSTACKUP. |
| 786 | unsigned PredReg = Old->getOperand(3).getReg(); |
| 787 | assert(Opc == ARM::ADJCALLSTACKUP || Opc == ARM::tADJCALLSTACKUP); |
Evan Cheng | 6495f63 | 2009-07-28 05:48:47 +0000 | [diff] [blame] | 788 | emitSPUpdate(isARM, MBB, I, dl, TII, Amount, Pred, PredReg); |
David Goodwin | db5a71a | 2009-07-08 18:31:39 +0000 | [diff] [blame] | 789 | } |
| 790 | } |
| 791 | } |
| 792 | MBB.erase(I); |
| 793 | } |
| 794 | |
Jim Grosbach | e2f5569 | 2010-08-19 23:52:25 +0000 | [diff] [blame] | 795 | int64_t ARMBaseRegisterInfo:: |
Jim Grosbach | 1ab3f16 | 2010-08-26 21:56:30 +0000 | [diff] [blame] | 796 | getFrameIndexInstrOffset(const MachineInstr *MI, int Idx) const { |
Evan Cheng | e837dea | 2011-06-28 19:10:37 +0000 | [diff] [blame] | 797 | const MCInstrDesc &Desc = MI->getDesc(); |
Jim Grosbach | e2f5569 | 2010-08-19 23:52:25 +0000 | [diff] [blame] | 798 | unsigned AddrMode = (Desc.TSFlags & ARMII::AddrModeMask); |
| 799 | int64_t InstrOffs = 0;; |
| 800 | int Scale = 1; |
| 801 | unsigned ImmIdx = 0; |
Jim Grosbach | 1ab3f16 | 2010-08-26 21:56:30 +0000 | [diff] [blame] | 802 | switch (AddrMode) { |
Jim Grosbach | e2f5569 | 2010-08-19 23:52:25 +0000 | [diff] [blame] | 803 | case ARMII::AddrModeT2_i8: |
| 804 | case ARMII::AddrModeT2_i12: |
Jim Grosbach | 3e55612 | 2010-10-26 22:37:02 +0000 | [diff] [blame] | 805 | case ARMII::AddrMode_i12: |
Jim Grosbach | e2f5569 | 2010-08-19 23:52:25 +0000 | [diff] [blame] | 806 | InstrOffs = MI->getOperand(Idx+1).getImm(); |
| 807 | Scale = 1; |
| 808 | break; |
| 809 | case ARMII::AddrMode5: { |
| 810 | // VFP address mode. |
| 811 | const MachineOperand &OffOp = MI->getOperand(Idx+1); |
Jim Grosbach | f78ee63 | 2010-08-25 19:11:34 +0000 | [diff] [blame] | 812 | InstrOffs = ARM_AM::getAM5Offset(OffOp.getImm()); |
Jim Grosbach | e2f5569 | 2010-08-19 23:52:25 +0000 | [diff] [blame] | 813 | if (ARM_AM::getAM5Op(OffOp.getImm()) == ARM_AM::sub) |
| 814 | InstrOffs = -InstrOffs; |
| 815 | Scale = 4; |
| 816 | break; |
| 817 | } |
| 818 | case ARMII::AddrMode2: { |
| 819 | ImmIdx = Idx+2; |
| 820 | InstrOffs = ARM_AM::getAM2Offset(MI->getOperand(ImmIdx).getImm()); |
| 821 | if (ARM_AM::getAM2Op(MI->getOperand(ImmIdx).getImm()) == ARM_AM::sub) |
| 822 | InstrOffs = -InstrOffs; |
| 823 | break; |
| 824 | } |
| 825 | case ARMII::AddrMode3: { |
| 826 | ImmIdx = Idx+2; |
| 827 | InstrOffs = ARM_AM::getAM3Offset(MI->getOperand(ImmIdx).getImm()); |
| 828 | if (ARM_AM::getAM3Op(MI->getOperand(ImmIdx).getImm()) == ARM_AM::sub) |
| 829 | InstrOffs = -InstrOffs; |
| 830 | break; |
| 831 | } |
| 832 | case ARMII::AddrModeT1_s: { |
| 833 | ImmIdx = Idx+1; |
| 834 | InstrOffs = MI->getOperand(ImmIdx).getImm(); |
| 835 | Scale = 4; |
| 836 | break; |
| 837 | } |
| 838 | default: |
| 839 | llvm_unreachable("Unsupported addressing mode!"); |
| 840 | break; |
| 841 | } |
| 842 | |
| 843 | return InstrOffs * Scale; |
| 844 | } |
| 845 | |
Jim Grosbach | 8708ead | 2010-08-17 18:13:53 +0000 | [diff] [blame] | 846 | /// needsFrameBaseReg - Returns true if the instruction's frame index |
| 847 | /// reference would be better served by a base register other than FP |
| 848 | /// or SP. Used by LocalStackFrameAllocation to determine which frame index |
| 849 | /// references it should create new base registers for. |
| 850 | bool ARMBaseRegisterInfo:: |
Jim Grosbach | 3197380 | 2010-08-24 21:19:33 +0000 | [diff] [blame] | 851 | needsFrameBaseReg(MachineInstr *MI, int64_t Offset) const { |
| 852 | for (unsigned i = 0; !MI->getOperand(i).isFI(); ++i) { |
| 853 | assert(i < MI->getNumOperands() &&"Instr doesn't have FrameIndex operand!"); |
| 854 | } |
Jim Grosbach | 8708ead | 2010-08-17 18:13:53 +0000 | [diff] [blame] | 855 | |
| 856 | // It's the load/store FI references that cause issues, as it can be difficult |
| 857 | // to materialize the offset if it won't fit in the literal field. Estimate |
| 858 | // based on the size of the local frame and some conservative assumptions |
| 859 | // about the rest of the stack frame (note, this is pre-regalloc, so |
| 860 | // we don't know everything for certain yet) whether this offset is likely |
| 861 | // to be out of range of the immediate. Return true if so. |
| 862 | |
Jim Grosbach | cd59dc5 | 2010-08-24 18:04:52 +0000 | [diff] [blame] | 863 | // We only generate virtual base registers for loads and stores, so |
| 864 | // return false for everything else. |
Jim Grosbach | 8708ead | 2010-08-17 18:13:53 +0000 | [diff] [blame] | 865 | unsigned Opc = MI->getOpcode(); |
Jim Grosbach | 8708ead | 2010-08-17 18:13:53 +0000 | [diff] [blame] | 866 | switch (Opc) { |
Jim Grosbach | c1d3021 | 2010-10-27 00:19:44 +0000 | [diff] [blame] | 867 | case ARM::LDRi12: case ARM::LDRH: case ARM::LDRBi12: |
Jim Grosbach | 7e3383c | 2010-10-27 23:12:14 +0000 | [diff] [blame] | 868 | case ARM::STRi12: case ARM::STRH: case ARM::STRBi12: |
Jim Grosbach | 8708ead | 2010-08-17 18:13:53 +0000 | [diff] [blame] | 869 | case ARM::t2LDRi12: case ARM::t2LDRi8: |
| 870 | case ARM::t2STRi12: case ARM::t2STRi8: |
| 871 | case ARM::VLDRS: case ARM::VLDRD: |
| 872 | case ARM::VSTRS: case ARM::VSTRD: |
Jim Grosbach | 74d7b0a | 2010-08-19 17:52:13 +0000 | [diff] [blame] | 873 | case ARM::tSTRspi: case ARM::tLDRspi: |
Jim Grosbach | cd59dc5 | 2010-08-24 18:04:52 +0000 | [diff] [blame] | 874 | if (ForceAllBaseRegAlloc) |
| 875 | return true; |
| 876 | break; |
Jim Grosbach | 8708ead | 2010-08-17 18:13:53 +0000 | [diff] [blame] | 877 | default: |
| 878 | return false; |
| 879 | } |
Jim Grosbach | cd59dc5 | 2010-08-24 18:04:52 +0000 | [diff] [blame] | 880 | |
Jim Grosbach | cd59dc5 | 2010-08-24 18:04:52 +0000 | [diff] [blame] | 881 | // Without a virtual base register, if the function has variable sized |
| 882 | // objects, all fixed-size local references will be via the frame pointer, |
Jim Grosbach | 3197380 | 2010-08-24 21:19:33 +0000 | [diff] [blame] | 883 | // Approximate the offset and see if it's legal for the instruction. |
| 884 | // Note that the incoming offset is based on the SP value at function entry, |
| 885 | // so it'll be negative. |
| 886 | MachineFunction &MF = *MI->getParent()->getParent(); |
Anton Korobeynikov | 16c29b5 | 2011-01-10 12:39:04 +0000 | [diff] [blame] | 887 | const TargetFrameLowering *TFI = MF.getTarget().getFrameLowering(); |
Jim Grosbach | 3197380 | 2010-08-24 21:19:33 +0000 | [diff] [blame] | 888 | MachineFrameInfo *MFI = MF.getFrameInfo(); |
| 889 | ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>(); |
Jim Grosbach | cd59dc5 | 2010-08-24 18:04:52 +0000 | [diff] [blame] | 890 | |
Jim Grosbach | 3197380 | 2010-08-24 21:19:33 +0000 | [diff] [blame] | 891 | // Estimate an offset from the frame pointer. |
| 892 | // Conservatively assume all callee-saved registers get pushed. R4-R6 |
| 893 | // will be earlier than the FP, so we ignore those. |
| 894 | // R7, LR |
| 895 | int64_t FPOffset = Offset - 8; |
| 896 | // ARM and Thumb2 functions also need to consider R8-R11 and D8-D15 |
| 897 | if (!AFI->isThumbFunction() || !AFI->isThumb1OnlyFunction()) |
| 898 | FPOffset -= 80; |
| 899 | // Estimate an offset from the stack pointer. |
Jim Grosbach | c1dc78d | 2010-08-31 18:52:31 +0000 | [diff] [blame] | 900 | // The incoming offset is relating to the SP at the start of the function, |
| 901 | // but when we access the local it'll be relative to the SP after local |
| 902 | // allocation, so adjust our SP-relative offset by that allocation size. |
Jim Grosbach | 3197380 | 2010-08-24 21:19:33 +0000 | [diff] [blame] | 903 | Offset = -Offset; |
Jim Grosbach | c1dc78d | 2010-08-31 18:52:31 +0000 | [diff] [blame] | 904 | Offset += MFI->getLocalFrameSize(); |
Jim Grosbach | 3197380 | 2010-08-24 21:19:33 +0000 | [diff] [blame] | 905 | // Assume that we'll have at least some spill slots allocated. |
| 906 | // FIXME: This is a total SWAG number. We should run some statistics |
| 907 | // and pick a real one. |
| 908 | Offset += 128; // 128 bytes of spill slots |
| 909 | |
| 910 | // If there is a frame pointer, try using it. |
| 911 | // The FP is only available if there is no dynamic realignment. We |
| 912 | // don't know for sure yet whether we'll need that, so we guess based |
| 913 | // on whether there are any local variables that would trigger it. |
Anton Korobeynikov | 16c29b5 | 2011-01-10 12:39:04 +0000 | [diff] [blame] | 914 | unsigned StackAlign = TFI->getStackAlignment(); |
Anton Korobeynikov | d0c3817 | 2010-11-18 21:19:35 +0000 | [diff] [blame] | 915 | if (TFI->hasFP(MF) && |
Jim Grosbach | 3197380 | 2010-08-24 21:19:33 +0000 | [diff] [blame] | 916 | !((MFI->getLocalFrameMaxAlign() > StackAlign) && canRealignStack(MF))) { |
| 917 | if (isFrameOffsetLegal(MI, FPOffset)) |
| 918 | return false; |
| 919 | } |
| 920 | // If we can reference via the stack pointer, try that. |
| 921 | // FIXME: This (and the code that resolves the references) can be improved |
| 922 | // to only disallow SP relative references in the live range of |
| 923 | // the VLA(s). In practice, it's unclear how much difference that |
| 924 | // would make, but it may be worth doing. |
| 925 | if (!MFI->hasVarSizedObjects() && isFrameOffsetLegal(MI, Offset)) |
| 926 | return false; |
| 927 | |
| 928 | // The offset likely isn't legal, we want to allocate a virtual base register. |
Jim Grosbach | cd59dc5 | 2010-08-24 18:04:52 +0000 | [diff] [blame] | 929 | return true; |
Jim Grosbach | 8708ead | 2010-08-17 18:13:53 +0000 | [diff] [blame] | 930 | } |
| 931 | |
Bill Wendling | 976ef86 | 2010-12-17 23:09:14 +0000 | [diff] [blame] | 932 | /// materializeFrameBaseRegister - Insert defining instruction(s) for BaseReg to |
| 933 | /// be a pointer to FrameIdx at the beginning of the basic block. |
Jim Grosbach | dc140c6 | 2010-08-17 22:41:55 +0000 | [diff] [blame] | 934 | void ARMBaseRegisterInfo:: |
Bill Wendling | 976ef86 | 2010-12-17 23:09:14 +0000 | [diff] [blame] | 935 | materializeFrameBaseRegister(MachineBasicBlock *MBB, |
| 936 | unsigned BaseReg, int FrameIdx, |
| 937 | int64_t Offset) const { |
| 938 | ARMFunctionInfo *AFI = MBB->getParent()->getInfo<ARMFunctionInfo>(); |
Jim Grosbach | 74d7b0a | 2010-08-19 17:52:13 +0000 | [diff] [blame] | 939 | unsigned ADDriOpc = !AFI->isThumbFunction() ? ARM::ADDri : |
| 940 | (AFI->isThumb1OnlyFunction() ? ARM::tADDrSPi : ARM::t2ADDri); |
Jim Grosbach | dc140c6 | 2010-08-17 22:41:55 +0000 | [diff] [blame] | 941 | |
Bill Wendling | 976ef86 | 2010-12-17 23:09:14 +0000 | [diff] [blame] | 942 | MachineBasicBlock::iterator Ins = MBB->begin(); |
| 943 | DebugLoc DL; // Defaults to "unknown" |
| 944 | if (Ins != MBB->end()) |
| 945 | DL = Ins->getDebugLoc(); |
| 946 | |
Evan Cheng | e837dea | 2011-06-28 19:10:37 +0000 | [diff] [blame] | 947 | const MCInstrDesc &MCID = TII.get(ADDriOpc); |
Cameron Zwarich | 2180372 | 2011-05-19 02:18:27 +0000 | [diff] [blame] | 948 | MachineRegisterInfo &MRI = MBB->getParent()->getRegInfo(); |
Evan Cheng | e837dea | 2011-06-28 19:10:37 +0000 | [diff] [blame] | 949 | MRI.constrainRegClass(BaseReg, TII.getRegClass(MCID, 0, this)); |
Cameron Zwarich | 2180372 | 2011-05-19 02:18:27 +0000 | [diff] [blame] | 950 | |
Jim Grosbach | 5b81584 | 2011-08-24 17:46:13 +0000 | [diff] [blame] | 951 | MachineInstrBuilder MIB = AddDefaultPred(BuildMI(*MBB, Ins, DL, MCID, BaseReg) |
| 952 | .addFrameIndex(FrameIdx).addImm(Offset)); |
Bill Wendling | 976ef86 | 2010-12-17 23:09:14 +0000 | [diff] [blame] | 953 | |
Jim Grosbach | 74d7b0a | 2010-08-19 17:52:13 +0000 | [diff] [blame] | 954 | if (!AFI->isThumb1OnlyFunction()) |
Jim Grosbach | 5b81584 | 2011-08-24 17:46:13 +0000 | [diff] [blame] | 955 | AddDefaultCC(MIB); |
Jim Grosbach | dc140c6 | 2010-08-17 22:41:55 +0000 | [diff] [blame] | 956 | } |
| 957 | |
| 958 | void |
| 959 | ARMBaseRegisterInfo::resolveFrameIndex(MachineBasicBlock::iterator I, |
| 960 | unsigned BaseReg, int64_t Offset) const { |
| 961 | MachineInstr &MI = *I; |
| 962 | MachineBasicBlock &MBB = *MI.getParent(); |
| 963 | MachineFunction &MF = *MBB.getParent(); |
| 964 | ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>(); |
| 965 | int Off = Offset; // ARM doesn't need the general 64-bit offsets |
| 966 | unsigned i = 0; |
| 967 | |
| 968 | assert(!AFI->isThumb1OnlyFunction() && |
| 969 | "This resolveFrameIndex does not support Thumb1!"); |
| 970 | |
| 971 | while (!MI.getOperand(i).isFI()) { |
| 972 | ++i; |
| 973 | assert(i < MI.getNumOperands() && "Instr doesn't have FrameIndex operand!"); |
| 974 | } |
| 975 | bool Done = false; |
| 976 | if (!AFI->isThumbFunction()) |
| 977 | Done = rewriteARMFrameIndex(MI, i, BaseReg, Off, TII); |
| 978 | else { |
| 979 | assert(AFI->isThumb2Function()); |
| 980 | Done = rewriteT2FrameIndex(MI, i, BaseReg, Off, TII); |
| 981 | } |
| 982 | assert (Done && "Unable to resolve frame index!"); |
Duncan Sands | 1f6a329 | 2011-08-12 14:54:45 +0000 | [diff] [blame] | 983 | (void)Done; |
Jim Grosbach | dc140c6 | 2010-08-17 22:41:55 +0000 | [diff] [blame] | 984 | } |
Jim Grosbach | 8708ead | 2010-08-17 18:13:53 +0000 | [diff] [blame] | 985 | |
Jim Grosbach | e2f5569 | 2010-08-19 23:52:25 +0000 | [diff] [blame] | 986 | bool ARMBaseRegisterInfo::isFrameOffsetLegal(const MachineInstr *MI, |
| 987 | int64_t Offset) const { |
Evan Cheng | e837dea | 2011-06-28 19:10:37 +0000 | [diff] [blame] | 988 | const MCInstrDesc &Desc = MI->getDesc(); |
Jim Grosbach | 2b1e202 | 2010-08-18 22:44:49 +0000 | [diff] [blame] | 989 | unsigned AddrMode = (Desc.TSFlags & ARMII::AddrModeMask); |
| 990 | unsigned i = 0; |
| 991 | |
| 992 | while (!MI->getOperand(i).isFI()) { |
| 993 | ++i; |
| 994 | assert(i < MI->getNumOperands() &&"Instr doesn't have FrameIndex operand!"); |
| 995 | } |
| 996 | |
| 997 | // AddrMode4 and AddrMode6 cannot handle any offset. |
| 998 | if (AddrMode == ARMII::AddrMode4 || AddrMode == ARMII::AddrMode6) |
| 999 | return Offset == 0; |
| 1000 | |
| 1001 | unsigned NumBits = 0; |
| 1002 | unsigned Scale = 1; |
Jim Grosbach | e2f5569 | 2010-08-19 23:52:25 +0000 | [diff] [blame] | 1003 | bool isSigned = true; |
Jim Grosbach | 1ab3f16 | 2010-08-26 21:56:30 +0000 | [diff] [blame] | 1004 | switch (AddrMode) { |
Jim Grosbach | 2b1e202 | 2010-08-18 22:44:49 +0000 | [diff] [blame] | 1005 | case ARMII::AddrModeT2_i8: |
| 1006 | case ARMII::AddrModeT2_i12: |
| 1007 | // i8 supports only negative, and i12 supports only positive, so |
| 1008 | // based on Offset sign, consider the appropriate instruction |
Jim Grosbach | 74d7b0a | 2010-08-19 17:52:13 +0000 | [diff] [blame] | 1009 | Scale = 1; |
Jim Grosbach | 2b1e202 | 2010-08-18 22:44:49 +0000 | [diff] [blame] | 1010 | if (Offset < 0) { |
| 1011 | NumBits = 8; |
| 1012 | Offset = -Offset; |
| 1013 | } else { |
| 1014 | NumBits = 12; |
| 1015 | } |
| 1016 | break; |
Jim Grosbach | 1ab3f16 | 2010-08-26 21:56:30 +0000 | [diff] [blame] | 1017 | case ARMII::AddrMode5: |
Jim Grosbach | 2b1e202 | 2010-08-18 22:44:49 +0000 | [diff] [blame] | 1018 | // VFP address mode. |
Jim Grosbach | 2b1e202 | 2010-08-18 22:44:49 +0000 | [diff] [blame] | 1019 | NumBits = 8; |
| 1020 | Scale = 4; |
| 1021 | break; |
Jim Grosbach | 3e55612 | 2010-10-26 22:37:02 +0000 | [diff] [blame] | 1022 | case ARMII::AddrMode_i12: |
Jim Grosbach | 1ab3f16 | 2010-08-26 21:56:30 +0000 | [diff] [blame] | 1023 | case ARMII::AddrMode2: |
Jim Grosbach | 2b1e202 | 2010-08-18 22:44:49 +0000 | [diff] [blame] | 1024 | NumBits = 12; |
| 1025 | break; |
Jim Grosbach | 1ab3f16 | 2010-08-26 21:56:30 +0000 | [diff] [blame] | 1026 | case ARMII::AddrMode3: |
Jim Grosbach | 2b1e202 | 2010-08-18 22:44:49 +0000 | [diff] [blame] | 1027 | NumBits = 8; |
| 1028 | break; |
Bill Wendling | e575499 | 2011-10-11 21:40:47 +0000 | [diff] [blame] | 1029 | case ARMII::AddrModeT1_s: |
| 1030 | NumBits = 5; |
Jim Grosbach | 74d7b0a | 2010-08-19 17:52:13 +0000 | [diff] [blame] | 1031 | Scale = 4; |
Jim Grosbach | e2f5569 | 2010-08-19 23:52:25 +0000 | [diff] [blame] | 1032 | isSigned = false; |
Jim Grosbach | 74d7b0a | 2010-08-19 17:52:13 +0000 | [diff] [blame] | 1033 | break; |
Jim Grosbach | 2b1e202 | 2010-08-18 22:44:49 +0000 | [diff] [blame] | 1034 | default: |
| 1035 | llvm_unreachable("Unsupported addressing mode!"); |
| 1036 | break; |
| 1037 | } |
| 1038 | |
Jim Grosbach | 1ab3f16 | 2010-08-26 21:56:30 +0000 | [diff] [blame] | 1039 | Offset += getFrameIndexInstrOffset(MI, i); |
Jim Grosbach | d4511e9 | 2010-08-31 18:49:31 +0000 | [diff] [blame] | 1040 | // Make sure the offset is encodable for instructions that scale the |
| 1041 | // immediate. |
| 1042 | if ((Offset & (Scale-1)) != 0) |
| 1043 | return false; |
| 1044 | |
Jim Grosbach | e2f5569 | 2010-08-19 23:52:25 +0000 | [diff] [blame] | 1045 | if (isSigned && Offset < 0) |
Jim Grosbach | 2b1e202 | 2010-08-18 22:44:49 +0000 | [diff] [blame] | 1046 | Offset = -Offset; |
| 1047 | |
| 1048 | unsigned Mask = (1 << NumBits) - 1; |
| 1049 | if ((unsigned)Offset <= Mask * Scale) |
| 1050 | return true; |
Jim Grosbach | 74d803a | 2010-08-18 17:57:37 +0000 | [diff] [blame] | 1051 | |
| 1052 | return false; |
| 1053 | } |
| 1054 | |
Jim Grosbach | fcb4a8e | 2010-08-26 23:32:16 +0000 | [diff] [blame] | 1055 | void |
Evan Cheng | 6495f63 | 2009-07-28 05:48:47 +0000 | [diff] [blame] | 1056 | ARMBaseRegisterInfo::eliminateFrameIndex(MachineBasicBlock::iterator II, |
Jim Grosbach | fcb4a8e | 2010-08-26 23:32:16 +0000 | [diff] [blame] | 1057 | int SPAdj, RegScavenger *RS) const { |
David Goodwin | db5a71a | 2009-07-08 18:31:39 +0000 | [diff] [blame] | 1058 | unsigned i = 0; |
| 1059 | MachineInstr &MI = *II; |
| 1060 | MachineBasicBlock &MBB = *MI.getParent(); |
| 1061 | MachineFunction &MF = *MBB.getParent(); |
Anton Korobeynikov | 16c29b5 | 2011-01-10 12:39:04 +0000 | [diff] [blame] | 1062 | const ARMFrameLowering *TFI = |
| 1063 | static_cast<const ARMFrameLowering*>(MF.getTarget().getFrameLowering()); |
David Goodwin | db5a71a | 2009-07-08 18:31:39 +0000 | [diff] [blame] | 1064 | ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>(); |
Evan Cheng | 6495f63 | 2009-07-28 05:48:47 +0000 | [diff] [blame] | 1065 | assert(!AFI->isThumb1OnlyFunction() && |
Bob Wilson | a15de00 | 2009-09-18 21:42:44 +0000 | [diff] [blame] | 1066 | "This eliminateFrameIndex does not support Thumb1!"); |
David Goodwin | db5a71a | 2009-07-08 18:31:39 +0000 | [diff] [blame] | 1067 | |
| 1068 | while (!MI.getOperand(i).isFI()) { |
| 1069 | ++i; |
| 1070 | assert(i < MI.getNumOperands() && "Instr doesn't have FrameIndex operand!"); |
| 1071 | } |
| 1072 | |
David Goodwin | db5a71a | 2009-07-08 18:31:39 +0000 | [diff] [blame] | 1073 | int FrameIndex = MI.getOperand(i).getIndex(); |
Jim Grosbach | a37aa54 | 2009-11-22 20:05:32 +0000 | [diff] [blame] | 1074 | unsigned FrameReg; |
David Goodwin | db5a71a | 2009-07-08 18:31:39 +0000 | [diff] [blame] | 1075 | |
Anton Korobeynikov | 82f5874 | 2010-11-20 15:59:32 +0000 | [diff] [blame] | 1076 | int Offset = TFI->ResolveFrameIndexReference(MF, FrameIndex, FrameReg, SPAdj); |
David Goodwin | db5a71a | 2009-07-08 18:31:39 +0000 | [diff] [blame] | 1077 | |
Evan Cheng | 62b5065 | 2010-04-26 07:39:25 +0000 | [diff] [blame] | 1078 | // Special handling of dbg_value instructions. |
| 1079 | if (MI.isDebugValue()) { |
| 1080 | MI.getOperand(i). ChangeToRegister(FrameReg, false /*isDef*/); |
| 1081 | MI.getOperand(i+1).ChangeToImmediate(Offset); |
Jim Grosbach | fcb4a8e | 2010-08-26 23:32:16 +0000 | [diff] [blame] | 1082 | return; |
Evan Cheng | 62b5065 | 2010-04-26 07:39:25 +0000 | [diff] [blame] | 1083 | } |
| 1084 | |
Evan Cheng | 48d8afa | 2009-11-01 21:12:51 +0000 | [diff] [blame] | 1085 | // Modify MI as necessary to handle as much of 'Offset' as possible |
Evan Cheng | cdbb3f5 | 2009-08-27 01:23:50 +0000 | [diff] [blame] | 1086 | bool Done = false; |
Evan Cheng | 6495f63 | 2009-07-28 05:48:47 +0000 | [diff] [blame] | 1087 | if (!AFI->isThumbFunction()) |
Evan Cheng | cdbb3f5 | 2009-08-27 01:23:50 +0000 | [diff] [blame] | 1088 | Done = rewriteARMFrameIndex(MI, i, FrameReg, Offset, TII); |
Evan Cheng | 6495f63 | 2009-07-28 05:48:47 +0000 | [diff] [blame] | 1089 | else { |
| 1090 | assert(AFI->isThumb2Function()); |
Evan Cheng | cdbb3f5 | 2009-08-27 01:23:50 +0000 | [diff] [blame] | 1091 | Done = rewriteT2FrameIndex(MI, i, FrameReg, Offset, TII); |
Evan Cheng | 6495f63 | 2009-07-28 05:48:47 +0000 | [diff] [blame] | 1092 | } |
Evan Cheng | cdbb3f5 | 2009-08-27 01:23:50 +0000 | [diff] [blame] | 1093 | if (Done) |
Jim Grosbach | fcb4a8e | 2010-08-26 23:32:16 +0000 | [diff] [blame] | 1094 | return; |
David Goodwin | db5a71a | 2009-07-08 18:31:39 +0000 | [diff] [blame] | 1095 | |
| 1096 | // If we get here, the immediate doesn't fit into the instruction. We folded |
| 1097 | // as much as possible above, handle the rest, providing a register that is |
| 1098 | // SP+LargeImm. |
Daniel Dunbar | 19bb87d | 2009-08-28 08:08:22 +0000 | [diff] [blame] | 1099 | assert((Offset || |
Jim Grosbach | a443217 | 2009-11-15 21:45:34 +0000 | [diff] [blame] | 1100 | (MI.getDesc().TSFlags & ARMII::AddrModeMask) == ARMII::AddrMode4 || |
| 1101 | (MI.getDesc().TSFlags & ARMII::AddrModeMask) == ARMII::AddrMode6) && |
Evan Cheng | cdbb3f5 | 2009-08-27 01:23:50 +0000 | [diff] [blame] | 1102 | "This code isn't needed if offset already handled!"); |
David Goodwin | db5a71a | 2009-07-08 18:31:39 +0000 | [diff] [blame] | 1103 | |
Jim Grosbach | 7e831db | 2009-10-20 01:26:58 +0000 | [diff] [blame] | 1104 | unsigned ScratchReg = 0; |
David Goodwin | db5a71a | 2009-07-08 18:31:39 +0000 | [diff] [blame] | 1105 | int PIdx = MI.findFirstPredOperandIdx(); |
| 1106 | ARMCC::CondCodes Pred = (PIdx == -1) |
| 1107 | ? ARMCC::AL : (ARMCC::CondCodes)MI.getOperand(PIdx).getImm(); |
| 1108 | unsigned PredReg = (PIdx == -1) ? 0 : MI.getOperand(PIdx+1).getReg(); |
Evan Cheng | cdbb3f5 | 2009-08-27 01:23:50 +0000 | [diff] [blame] | 1109 | if (Offset == 0) |
Jim Grosbach | a443217 | 2009-11-15 21:45:34 +0000 | [diff] [blame] | 1110 | // Must be addrmode4/6. |
Evan Cheng | cdbb3f5 | 2009-08-27 01:23:50 +0000 | [diff] [blame] | 1111 | MI.getOperand(i).ChangeToRegister(FrameReg, false, false, false); |
Evan Cheng | 6495f63 | 2009-07-28 05:48:47 +0000 | [diff] [blame] | 1112 | else { |
Jim Grosbach | ca5dfb7 | 2009-10-28 17:33:28 +0000 | [diff] [blame] | 1113 | ScratchReg = MF.getRegInfo().createVirtualRegister(ARM::GPRRegisterClass); |
Evan Cheng | cdbb3f5 | 2009-08-27 01:23:50 +0000 | [diff] [blame] | 1114 | if (!AFI->isThumbFunction()) |
| 1115 | emitARMRegPlusImmediate(MBB, II, MI.getDebugLoc(), ScratchReg, FrameReg, |
| 1116 | Offset, Pred, PredReg, TII); |
| 1117 | else { |
| 1118 | assert(AFI->isThumb2Function()); |
| 1119 | emitT2RegPlusImmediate(MBB, II, MI.getDebugLoc(), ScratchReg, FrameReg, |
| 1120 | Offset, Pred, PredReg, TII); |
| 1121 | } |
Jim Grosbach | cde3129 | 2010-12-09 01:22:13 +0000 | [diff] [blame] | 1122 | // Update the original instruction to use the scratch register. |
Evan Cheng | cdbb3f5 | 2009-08-27 01:23:50 +0000 | [diff] [blame] | 1123 | MI.getOperand(i).ChangeToRegister(ScratchReg, false, false, true); |
Evan Cheng | 6495f63 | 2009-07-28 05:48:47 +0000 | [diff] [blame] | 1124 | } |
David Goodwin | db5a71a | 2009-07-08 18:31:39 +0000 | [diff] [blame] | 1125 | } |