Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1 | //===- ARMInstrInfo.td - Target Description for ARM Target -*- tablegen -*-===// |
Rafael Espindola | 7bc59bc | 2006-05-14 22:18:28 +0000 | [diff] [blame] | 2 | // |
| 3 | // The LLVM Compiler Infrastructure |
| 4 | // |
Chris Lattner | 4ee451d | 2007-12-29 20:36:04 +0000 | [diff] [blame] | 5 | // This file is distributed under the University of Illinois Open Source |
Rafael Espindola | 7bc59bc | 2006-05-14 22:18:28 +0000 | [diff] [blame] | 6 | // License. See LICENSE.TXT for details. |
| 7 | // |
| 8 | //===----------------------------------------------------------------------===// |
| 9 | // |
| 10 | // This file describes the ARM instructions in TableGen format. |
| 11 | // |
| 12 | //===----------------------------------------------------------------------===// |
| 13 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 14 | //===----------------------------------------------------------------------===// |
| 15 | // ARM specific DAG Nodes. |
| 16 | // |
Rafael Espindola | 7cca7c5 | 2006-09-11 17:25:40 +0000 | [diff] [blame] | 17 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 18 | // Type profiles. |
Bill Wendling | c69107c | 2007-11-13 09:19:02 +0000 | [diff] [blame] | 19 | def SDT_ARMCallSeqStart : SDCallSeqStart<[ SDTCisVT<0, i32> ]>; |
| 20 | def SDT_ARMCallSeqEnd : SDCallSeqEnd<[ SDTCisVT<0, i32>, SDTCisVT<1, i32> ]>; |
Rafael Espindola | 6e8c649 | 2006-11-08 17:07:32 +0000 | [diff] [blame] | 21 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 22 | def SDT_ARMSaveCallPC : SDTypeProfile<0, 1, []>; |
Rafael Espindola | 32bd5f4 | 2006-10-17 18:04:53 +0000 | [diff] [blame] | 23 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 24 | def SDT_ARMcall : SDTypeProfile<0, -1, [SDTCisInt<0>]>; |
Rafael Espindola | 7cca7c5 | 2006-09-11 17:25:40 +0000 | [diff] [blame] | 25 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 26 | def SDT_ARMCMov : SDTypeProfile<1, 3, |
| 27 | [SDTCisSameAs<0, 1>, SDTCisSameAs<0, 2>, |
| 28 | SDTCisVT<3, i32>]>; |
Rafael Espindola | 6e8c649 | 2006-11-08 17:07:32 +0000 | [diff] [blame] | 29 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 30 | def SDT_ARMBrcond : SDTypeProfile<0, 2, |
| 31 | [SDTCisVT<0, OtherVT>, SDTCisVT<1, i32>]>; |
| 32 | |
| 33 | def SDT_ARMBrJT : SDTypeProfile<0, 3, |
| 34 | [SDTCisPtrTy<0>, SDTCisVT<1, i32>, |
| 35 | SDTCisVT<2, i32>]>; |
| 36 | |
| 37 | def SDT_ARMCmp : SDTypeProfile<0, 2, [SDTCisSameAs<0, 1>]>; |
| 38 | |
| 39 | def SDT_ARMPICAdd : SDTypeProfile<1, 2, [SDTCisSameAs<0, 1>, |
| 40 | SDTCisPtrTy<1>, SDTCisVT<2, i32>]>; |
| 41 | |
Lauro Ramos Venancio | 64f4fa5 | 2007-04-27 13:54:47 +0000 | [diff] [blame] | 42 | def SDT_ARMThreadPointer : SDTypeProfile<1, 0, [SDTCisPtrTy<0>]>; |
Jim Grosbach | f957012 | 2009-05-14 00:46:35 +0000 | [diff] [blame] | 43 | def SDT_ARMEH_SJLJ_Setjmp : SDTypeProfile<1, 1, [SDTCisInt<0>, SDTCisPtrTy<1>]>; |
Lauro Ramos Venancio | 64f4fa5 | 2007-04-27 13:54:47 +0000 | [diff] [blame] | 44 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 45 | // Node definitions. |
| 46 | def ARMWrapper : SDNode<"ARMISD::Wrapper", SDTIntUnaryOp>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 47 | def ARMWrapperJT : SDNode<"ARMISD::WrapperJT", SDTIntBinOp>; |
| 48 | |
Bill Wendling | c69107c | 2007-11-13 09:19:02 +0000 | [diff] [blame] | 49 | def ARMcallseq_start : SDNode<"ISD::CALLSEQ_START", SDT_ARMCallSeqStart, |
Bill Wendling | 6ef781f | 2008-02-27 06:33:05 +0000 | [diff] [blame] | 50 | [SDNPHasChain, SDNPOutFlag]>; |
Bill Wendling | c69107c | 2007-11-13 09:19:02 +0000 | [diff] [blame] | 51 | def ARMcallseq_end : SDNode<"ISD::CALLSEQ_END", SDT_ARMCallSeqEnd, |
Bill Wendling | 6ef781f | 2008-02-27 06:33:05 +0000 | [diff] [blame] | 52 | [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 53 | |
| 54 | def ARMcall : SDNode<"ARMISD::CALL", SDT_ARMcall, |
| 55 | [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>; |
Evan Cheng | 277f074 | 2007-06-19 21:05:09 +0000 | [diff] [blame] | 56 | def ARMcall_pred : SDNode<"ARMISD::CALL_PRED", SDT_ARMcall, |
| 57 | [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 58 | def ARMcall_nolink : SDNode<"ARMISD::CALL_NOLINK", SDT_ARMcall, |
| 59 | [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>; |
| 60 | |
Chris Lattner | 48be23c | 2008-01-15 22:02:54 +0000 | [diff] [blame] | 61 | def ARMretflag : SDNode<"ARMISD::RET_FLAG", SDTNone, |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 62 | [SDNPHasChain, SDNPOptInFlag]>; |
| 63 | |
| 64 | def ARMcmov : SDNode<"ARMISD::CMOV", SDT_ARMCMov, |
| 65 | [SDNPInFlag]>; |
| 66 | def ARMcneg : SDNode<"ARMISD::CNEG", SDT_ARMCMov, |
| 67 | [SDNPInFlag]>; |
| 68 | |
| 69 | def ARMbrcond : SDNode<"ARMISD::BRCOND", SDT_ARMBrcond, |
| 70 | [SDNPHasChain, SDNPInFlag, SDNPOutFlag]>; |
| 71 | |
| 72 | def ARMbrjt : SDNode<"ARMISD::BR_JT", SDT_ARMBrJT, |
| 73 | [SDNPHasChain]>; |
| 74 | |
| 75 | def ARMcmp : SDNode<"ARMISD::CMP", SDT_ARMCmp, |
| 76 | [SDNPOutFlag]>; |
| 77 | |
Lauro Ramos Venancio | 9996663 | 2007-04-02 01:30:03 +0000 | [diff] [blame] | 78 | def ARMcmpNZ : SDNode<"ARMISD::CMPNZ", SDT_ARMCmp, |
| 79 | [SDNPOutFlag]>; |
| 80 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 81 | def ARMpic_add : SDNode<"ARMISD::PIC_ADD", SDT_ARMPICAdd>; |
| 82 | |
| 83 | def ARMsrl_flag : SDNode<"ARMISD::SRL_FLAG", SDTIntUnaryOp, [SDNPOutFlag]>; |
| 84 | def ARMsra_flag : SDNode<"ARMISD::SRA_FLAG", SDTIntUnaryOp, [SDNPOutFlag]>; |
| 85 | def ARMrrx : SDNode<"ARMISD::RRX" , SDTIntUnaryOp, [SDNPInFlag ]>; |
Rafael Espindola | 32bd5f4 | 2006-10-17 18:04:53 +0000 | [diff] [blame] | 86 | |
Lauro Ramos Venancio | 64f4fa5 | 2007-04-27 13:54:47 +0000 | [diff] [blame] | 87 | def ARMthread_pointer: SDNode<"ARMISD::THREAD_POINTER", SDT_ARMThreadPointer>; |
Jim Grosbach | f957012 | 2009-05-14 00:46:35 +0000 | [diff] [blame] | 88 | def ARMeh_sjlj_setjmp: SDNode<"ARMISD::EH_SJLJ_SETJMP", SDT_ARMEH_SJLJ_Setjmp>; |
Lauro Ramos Venancio | 64f4fa5 | 2007-04-27 13:54:47 +0000 | [diff] [blame] | 89 | |
Rafael Espindola | 7bc59bc | 2006-05-14 22:18:28 +0000 | [diff] [blame] | 90 | //===----------------------------------------------------------------------===// |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 91 | // ARM Instruction Predicate Definitions. |
| 92 | // |
Anton Korobeynikov | bb62962 | 2009-06-15 21:46:20 +0000 | [diff] [blame] | 93 | def HasV5T : Predicate<"Subtarget->hasV5TOps()">; |
| 94 | def HasV5TE : Predicate<"Subtarget->hasV5TEOps()">; |
| 95 | def HasV6 : Predicate<"Subtarget->hasV6Ops()">; |
| 96 | def IsThumb : Predicate<"Subtarget->isThumb()">; |
| 97 | def HasThumb2 : Predicate<"Subtarget->hasThumb2()">; |
| 98 | def IsARM : Predicate<"!Subtarget->isThumb()">; |
Bob Wilson | 54fc124 | 2009-06-22 21:01:46 +0000 | [diff] [blame^] | 99 | def IsDarwin : Predicate<"Subtarget->isTargetDarwin()">; |
| 100 | def IsNotDarwin : Predicate<"!Subtarget->isTargetDarwin()">; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 101 | |
Rafael Espindola | 7bc59bc | 2006-05-14 22:18:28 +0000 | [diff] [blame] | 102 | //===----------------------------------------------------------------------===// |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 103 | // ARM Flag Definitions. |
| 104 | |
| 105 | class RegConstraint<string C> { |
| 106 | string Constraints = C; |
| 107 | } |
| 108 | |
| 109 | //===----------------------------------------------------------------------===// |
| 110 | // ARM specific transformation functions and pattern fragments. |
| 111 | // |
| 112 | |
| 113 | // so_imm_XFORM - Return a so_imm value packed into the format described for |
| 114 | // so_imm def below. |
| 115 | def so_imm_XFORM : SDNodeXForm<imm, [{ |
Dan Gohman | f5aeb1a | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 116 | return CurDAG->getTargetConstant(ARM_AM::getSOImmVal(N->getZExtValue()), |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 117 | MVT::i32); |
| 118 | }]>; |
| 119 | |
| 120 | // so_imm_neg_XFORM - Return a so_imm value packed into the format described for |
| 121 | // so_imm_neg def below. |
| 122 | def so_imm_neg_XFORM : SDNodeXForm<imm, [{ |
Dan Gohman | f5aeb1a | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 123 | return CurDAG->getTargetConstant(ARM_AM::getSOImmVal(-(int)N->getZExtValue()), |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 124 | MVT::i32); |
| 125 | }]>; |
| 126 | |
| 127 | // so_imm_not_XFORM - Return a so_imm value packed into the format described for |
| 128 | // so_imm_not def below. |
| 129 | def so_imm_not_XFORM : SDNodeXForm<imm, [{ |
Dan Gohman | f5aeb1a | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 130 | return CurDAG->getTargetConstant(ARM_AM::getSOImmVal(~(int)N->getZExtValue()), |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 131 | MVT::i32); |
| 132 | }]>; |
| 133 | |
| 134 | // rot_imm predicate - True if the 32-bit immediate is equal to 8, 16, or 24. |
| 135 | def rot_imm : PatLeaf<(i32 imm), [{ |
Dan Gohman | f5aeb1a | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 136 | int32_t v = (int32_t)N->getZExtValue(); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 137 | return v == 8 || v == 16 || v == 24; |
| 138 | }]>; |
| 139 | |
| 140 | /// imm1_15 predicate - True if the 32-bit immediate is in the range [1,15]. |
| 141 | def imm1_15 : PatLeaf<(i32 imm), [{ |
Dan Gohman | f5aeb1a | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 142 | return (int32_t)N->getZExtValue() >= 1 && (int32_t)N->getZExtValue() < 16; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 143 | }]>; |
| 144 | |
| 145 | /// imm16_31 predicate - True if the 32-bit immediate is in the range [16,31]. |
| 146 | def imm16_31 : PatLeaf<(i32 imm), [{ |
Dan Gohman | f5aeb1a | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 147 | return (int32_t)N->getZExtValue() >= 16 && (int32_t)N->getZExtValue() < 32; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 148 | }]>; |
| 149 | |
| 150 | def so_imm_neg : |
Dan Gohman | f5aeb1a | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 151 | PatLeaf<(imm), [{ |
| 152 | return ARM_AM::getSOImmVal(-(int)N->getZExtValue()) != -1; |
| 153 | }], so_imm_neg_XFORM>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 154 | |
Evan Cheng | a251570 | 2007-03-19 07:09:02 +0000 | [diff] [blame] | 155 | def so_imm_not : |
Dan Gohman | f5aeb1a | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 156 | PatLeaf<(imm), [{ |
| 157 | return ARM_AM::getSOImmVal(~(int)N->getZExtValue()) != -1; |
| 158 | }], so_imm_not_XFORM>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 159 | |
| 160 | // sext_16_node predicate - True if the SDNode is sign-extended 16 or more bits. |
| 161 | def sext_16_node : PatLeaf<(i32 GPR:$a), [{ |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 162 | return CurDAG->ComputeNumSignBits(SDValue(N,0)) >= 17; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 163 | }]>; |
| 164 | |
Evan Cheng | 37f25d9 | 2008-08-28 23:39:26 +0000 | [diff] [blame] | 165 | class BinOpFrag<dag res> : PatFrag<(ops node:$LHS, node:$RHS), res>; |
| 166 | class UnOpFrag <dag res> : PatFrag<(ops node:$Src), res>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 167 | |
| 168 | //===----------------------------------------------------------------------===// |
| 169 | // Operand Definitions. |
| 170 | // |
| 171 | |
| 172 | // Branch target. |
| 173 | def brtarget : Operand<OtherVT>; |
| 174 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 175 | // A list of registers separated by comma. Used by load/store multiple. |
| 176 | def reglist : Operand<i32> { |
| 177 | let PrintMethod = "printRegisterList"; |
| 178 | } |
| 179 | |
| 180 | // An operand for the CONSTPOOL_ENTRY pseudo-instruction. |
| 181 | def cpinst_operand : Operand<i32> { |
| 182 | let PrintMethod = "printCPInstOperand"; |
| 183 | } |
| 184 | |
| 185 | def jtblock_operand : Operand<i32> { |
| 186 | let PrintMethod = "printJTBlockOperand"; |
| 187 | } |
| 188 | |
| 189 | // Local PC labels. |
| 190 | def pclabel : Operand<i32> { |
| 191 | let PrintMethod = "printPCLabel"; |
| 192 | } |
| 193 | |
| 194 | // shifter_operand operands: so_reg and so_imm. |
| 195 | def so_reg : Operand<i32>, // reg reg imm |
| 196 | ComplexPattern<i32, 3, "SelectShifterOperandReg", |
| 197 | [shl,srl,sra,rotr]> { |
| 198 | let PrintMethod = "printSORegOperand"; |
| 199 | let MIOperandInfo = (ops GPR, GPR, i32imm); |
| 200 | } |
| 201 | |
| 202 | // so_imm - Match a 32-bit shifter_operand immediate operand, which is an |
| 203 | // 8-bit immediate rotated by an arbitrary number of bits. so_imm values are |
| 204 | // represented in the imm field in the same 12-bit form that they are encoded |
| 205 | // into so_imm instructions: the 8-bit immediate is the least significant bits |
| 206 | // [bits 0-7], the 4-bit shift amount is the next 4 bits [bits 8-11]. |
| 207 | def so_imm : Operand<i32>, |
| 208 | PatLeaf<(imm), |
Dan Gohman | f5aeb1a | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 209 | [{ return ARM_AM::getSOImmVal(N->getZExtValue()) != -1; }], |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 210 | so_imm_XFORM> { |
| 211 | let PrintMethod = "printSOImmOperand"; |
| 212 | } |
| 213 | |
Evan Cheng | c70d184 | 2007-03-20 08:11:30 +0000 | [diff] [blame] | 214 | // Break so_imm's up into two pieces. This handles immediates with up to 16 |
| 215 | // bits set in them. This uses so_imm2part to match and so_imm2part_[12] to |
| 216 | // get the first/second pieces. |
| 217 | def so_imm2part : Operand<i32>, |
Dan Gohman | f5aeb1a | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 218 | PatLeaf<(imm), [{ |
| 219 | return ARM_AM::isSOImmTwoPartVal((unsigned)N->getZExtValue()); |
| 220 | }]> { |
Evan Cheng | c70d184 | 2007-03-20 08:11:30 +0000 | [diff] [blame] | 221 | let PrintMethod = "printSOImm2PartOperand"; |
| 222 | } |
| 223 | |
| 224 | def so_imm2part_1 : SDNodeXForm<imm, [{ |
Dan Gohman | f5aeb1a | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 225 | unsigned V = ARM_AM::getSOImmTwoPartFirst((unsigned)N->getZExtValue()); |
Evan Cheng | c70d184 | 2007-03-20 08:11:30 +0000 | [diff] [blame] | 226 | return CurDAG->getTargetConstant(ARM_AM::getSOImmVal(V), MVT::i32); |
| 227 | }]>; |
| 228 | |
| 229 | def so_imm2part_2 : SDNodeXForm<imm, [{ |
Dan Gohman | f5aeb1a | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 230 | unsigned V = ARM_AM::getSOImmTwoPartSecond((unsigned)N->getZExtValue()); |
Evan Cheng | c70d184 | 2007-03-20 08:11:30 +0000 | [diff] [blame] | 231 | return CurDAG->getTargetConstant(ARM_AM::getSOImmVal(V), MVT::i32); |
| 232 | }]>; |
| 233 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 234 | |
| 235 | // Define ARM specific addressing modes. |
| 236 | |
| 237 | // addrmode2 := reg +/- reg shop imm |
| 238 | // addrmode2 := reg +/- imm12 |
| 239 | // |
| 240 | def addrmode2 : Operand<i32>, |
| 241 | ComplexPattern<i32, 3, "SelectAddrMode2", []> { |
| 242 | let PrintMethod = "printAddrMode2Operand"; |
| 243 | let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm); |
| 244 | } |
| 245 | |
| 246 | def am2offset : Operand<i32>, |
| 247 | ComplexPattern<i32, 2, "SelectAddrMode2Offset", []> { |
| 248 | let PrintMethod = "printAddrMode2OffsetOperand"; |
| 249 | let MIOperandInfo = (ops GPR, i32imm); |
| 250 | } |
| 251 | |
| 252 | // addrmode3 := reg +/- reg |
| 253 | // addrmode3 := reg +/- imm8 |
| 254 | // |
| 255 | def addrmode3 : Operand<i32>, |
| 256 | ComplexPattern<i32, 3, "SelectAddrMode3", []> { |
| 257 | let PrintMethod = "printAddrMode3Operand"; |
| 258 | let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm); |
| 259 | } |
| 260 | |
| 261 | def am3offset : Operand<i32>, |
| 262 | ComplexPattern<i32, 2, "SelectAddrMode3Offset", []> { |
| 263 | let PrintMethod = "printAddrMode3OffsetOperand"; |
| 264 | let MIOperandInfo = (ops GPR, i32imm); |
| 265 | } |
| 266 | |
| 267 | // addrmode4 := reg, <mode|W> |
| 268 | // |
| 269 | def addrmode4 : Operand<i32>, |
| 270 | ComplexPattern<i32, 2, "", []> { |
| 271 | let PrintMethod = "printAddrMode4Operand"; |
| 272 | let MIOperandInfo = (ops GPR, i32imm); |
| 273 | } |
| 274 | |
| 275 | // addrmode5 := reg +/- imm8*4 |
| 276 | // |
| 277 | def addrmode5 : Operand<i32>, |
| 278 | ComplexPattern<i32, 2, "SelectAddrMode5", []> { |
| 279 | let PrintMethod = "printAddrMode5Operand"; |
| 280 | let MIOperandInfo = (ops GPR, i32imm); |
| 281 | } |
| 282 | |
| 283 | // addrmodepc := pc + reg |
| 284 | // |
| 285 | def addrmodepc : Operand<i32>, |
| 286 | ComplexPattern<i32, 2, "SelectAddrModePC", []> { |
| 287 | let PrintMethod = "printAddrModePCOperand"; |
| 288 | let MIOperandInfo = (ops GPR, i32imm); |
| 289 | } |
| 290 | |
Evan Cheng | c85e832 | 2007-07-05 07:13:32 +0000 | [diff] [blame] | 291 | // ARM Predicate operand. Default to 14 = always (AL). Second part is CC |
| 292 | // register whose default is 0 (no register). |
| 293 | def pred : PredicateOperand<OtherVT, (ops i32imm, CCR), |
| 294 | (ops (i32 14), (i32 zero_reg))> { |
Evan Cheng | 42d712b | 2007-05-08 21:08:43 +0000 | [diff] [blame] | 295 | let PrintMethod = "printPredicateOperand"; |
| 296 | } |
| 297 | |
Evan Cheng | 04c813d | 2007-07-06 01:00:49 +0000 | [diff] [blame] | 298 | // Conditional code result for instructions whose 's' bit is set, e.g. subs. |
Evan Cheng | c85e832 | 2007-07-05 07:13:32 +0000 | [diff] [blame] | 299 | // |
Evan Cheng | 04c813d | 2007-07-06 01:00:49 +0000 | [diff] [blame] | 300 | def cc_out : OptionalDefOperand<OtherVT, (ops CCR), (ops (i32 zero_reg))> { |
| 301 | let PrintMethod = "printSBitModifierOperand"; |
Evan Cheng | 42d712b | 2007-05-08 21:08:43 +0000 | [diff] [blame] | 302 | } |
| 303 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 304 | //===----------------------------------------------------------------------===// |
| 305 | // ARM Instruction flags. These need to match ARMInstrInfo.h. |
| 306 | // |
| 307 | |
| 308 | // Addressing mode. |
| 309 | class AddrMode<bits<4> val> { |
| 310 | bits<4> Value = val; |
| 311 | } |
| 312 | def AddrModeNone : AddrMode<0>; |
| 313 | def AddrMode1 : AddrMode<1>; |
| 314 | def AddrMode2 : AddrMode<2>; |
| 315 | def AddrMode3 : AddrMode<3>; |
| 316 | def AddrMode4 : AddrMode<4>; |
| 317 | def AddrMode5 : AddrMode<5>; |
Evan Cheng | edda31c | 2008-11-05 18:35:52 +0000 | [diff] [blame] | 318 | def AddrModeT1 : AddrMode<6>; |
| 319 | def AddrModeT2 : AddrMode<7>; |
| 320 | def AddrModeT4 : AddrMode<8>; |
| 321 | def AddrModeTs : AddrMode<9>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 322 | |
| 323 | // Instruction size. |
| 324 | class SizeFlagVal<bits<3> val> { |
| 325 | bits<3> Value = val; |
| 326 | } |
| 327 | def SizeInvalid : SizeFlagVal<0>; // Unset. |
| 328 | def SizeSpecial : SizeFlagVal<1>; // Pseudo or special. |
| 329 | def Size8Bytes : SizeFlagVal<2>; |
| 330 | def Size4Bytes : SizeFlagVal<3>; |
| 331 | def Size2Bytes : SizeFlagVal<4>; |
| 332 | |
| 333 | // Load / store index mode. |
| 334 | class IndexMode<bits<2> val> { |
| 335 | bits<2> Value = val; |
| 336 | } |
| 337 | def IndexModeNone : IndexMode<0>; |
| 338 | def IndexModePre : IndexMode<1>; |
| 339 | def IndexModePost : IndexMode<2>; |
| 340 | |
| 341 | //===----------------------------------------------------------------------===// |
Evan Cheng | 0ff94f7 | 2007-08-07 01:37:15 +0000 | [diff] [blame] | 342 | |
Evan Cheng | 37f25d9 | 2008-08-28 23:39:26 +0000 | [diff] [blame] | 343 | include "ARMInstrFormats.td" |
Evan Cheng | 0ff94f7 | 2007-08-07 01:37:15 +0000 | [diff] [blame] | 344 | |
| 345 | //===----------------------------------------------------------------------===// |
Evan Cheng | 37f25d9 | 2008-08-28 23:39:26 +0000 | [diff] [blame] | 346 | // Multiclass helpers... |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 347 | // |
| 348 | |
Evan Cheng | 3924f78 | 2008-08-29 07:36:24 +0000 | [diff] [blame] | 349 | /// AsI1_bin_irs - Defines a set of (op r, {so_imm|r|so_reg}) patterns for a |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 350 | /// binop that produces a value. |
Evan Cheng | 0ff94f7 | 2007-08-07 01:37:15 +0000 | [diff] [blame] | 351 | multiclass AsI1_bin_irs<bits<4> opcod, string opc, PatFrag opnode> { |
Evan Cheng | edda31c | 2008-11-05 18:35:52 +0000 | [diff] [blame] | 352 | def ri : AsI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_imm:$b), DPFrm, |
Evan Cheng | c85e832 | 2007-07-05 07:13:32 +0000 | [diff] [blame] | 353 | opc, " $dst, $a, $b", |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 354 | [(set GPR:$dst, (opnode GPR:$a, so_imm:$b))]>; |
Evan Cheng | edda31c | 2008-11-05 18:35:52 +0000 | [diff] [blame] | 355 | def rr : AsI1<opcod, (outs GPR:$dst), (ins GPR:$a, GPR:$b), DPFrm, |
Evan Cheng | c85e832 | 2007-07-05 07:13:32 +0000 | [diff] [blame] | 356 | opc, " $dst, $a, $b", |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 357 | [(set GPR:$dst, (opnode GPR:$a, GPR:$b))]>; |
Evan Cheng | edda31c | 2008-11-05 18:35:52 +0000 | [diff] [blame] | 358 | def rs : AsI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_reg:$b), DPSoRegFrm, |
Evan Cheng | c85e832 | 2007-07-05 07:13:32 +0000 | [diff] [blame] | 359 | opc, " $dst, $a, $b", |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 360 | [(set GPR:$dst, (opnode GPR:$a, so_reg:$b))]>; |
| 361 | } |
| 362 | |
Evan Cheng | 13ab020 | 2007-07-10 18:08:01 +0000 | [diff] [blame] | 363 | /// ASI1_bin_s_irs - Similar to AsI1_bin_irs except it sets the 's' bit so the |
Evan Cheng | c85e832 | 2007-07-05 07:13:32 +0000 | [diff] [blame] | 364 | /// instruction modifies the CSPR register. |
Evan Cheng | 071a279 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 365 | let Defs = [CPSR] in { |
Evan Cheng | 0ff94f7 | 2007-08-07 01:37:15 +0000 | [diff] [blame] | 366 | multiclass ASI1_bin_s_irs<bits<4> opcod, string opc, PatFrag opnode> { |
Evan Cheng | edda31c | 2008-11-05 18:35:52 +0000 | [diff] [blame] | 367 | def ri : AI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_imm:$b), DPFrm, |
Evan Cheng | c85e832 | 2007-07-05 07:13:32 +0000 | [diff] [blame] | 368 | opc, "s $dst, $a, $b", |
Evan Cheng | 071a279 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 369 | [(set GPR:$dst, (opnode GPR:$a, so_imm:$b))]>; |
Evan Cheng | edda31c | 2008-11-05 18:35:52 +0000 | [diff] [blame] | 370 | def rr : AI1<opcod, (outs GPR:$dst), (ins GPR:$a, GPR:$b), DPFrm, |
Evan Cheng | c85e832 | 2007-07-05 07:13:32 +0000 | [diff] [blame] | 371 | opc, "s $dst, $a, $b", |
Evan Cheng | 071a279 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 372 | [(set GPR:$dst, (opnode GPR:$a, GPR:$b))]>; |
Evan Cheng | edda31c | 2008-11-05 18:35:52 +0000 | [diff] [blame] | 373 | def rs : AI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_reg:$b), DPSoRegFrm, |
Evan Cheng | c85e832 | 2007-07-05 07:13:32 +0000 | [diff] [blame] | 374 | opc, "s $dst, $a, $b", |
Evan Cheng | 071a279 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 375 | [(set GPR:$dst, (opnode GPR:$a, so_reg:$b))]>; |
| 376 | } |
Evan Cheng | c85e832 | 2007-07-05 07:13:32 +0000 | [diff] [blame] | 377 | } |
| 378 | |
| 379 | /// AI1_cmp_irs - Defines a set of (op r, {so_imm|r|so_reg}) cmp / test |
Evan Cheng | 13ab020 | 2007-07-10 18:08:01 +0000 | [diff] [blame] | 380 | /// patterns. Similar to AsI1_bin_irs except the instruction does not produce |
Evan Cheng | c85e832 | 2007-07-05 07:13:32 +0000 | [diff] [blame] | 381 | /// a explicit result, only implicitly set CPSR. |
Evan Cheng | 071a279 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 382 | let Defs = [CPSR] in { |
Evan Cheng | 0ff94f7 | 2007-08-07 01:37:15 +0000 | [diff] [blame] | 383 | multiclass AI1_cmp_irs<bits<4> opcod, string opc, PatFrag opnode> { |
Evan Cheng | edda31c | 2008-11-05 18:35:52 +0000 | [diff] [blame] | 384 | def ri : AI1<opcod, (outs), (ins GPR:$a, so_imm:$b), DPFrm, |
Evan Cheng | 44bec52 | 2007-05-15 01:29:07 +0000 | [diff] [blame] | 385 | opc, " $a, $b", |
Evan Cheng | 071a279 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 386 | [(opnode GPR:$a, so_imm:$b)]>; |
Evan Cheng | edda31c | 2008-11-05 18:35:52 +0000 | [diff] [blame] | 387 | def rr : AI1<opcod, (outs), (ins GPR:$a, GPR:$b), DPFrm, |
Evan Cheng | 44bec52 | 2007-05-15 01:29:07 +0000 | [diff] [blame] | 388 | opc, " $a, $b", |
Evan Cheng | 071a279 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 389 | [(opnode GPR:$a, GPR:$b)]>; |
Evan Cheng | edda31c | 2008-11-05 18:35:52 +0000 | [diff] [blame] | 390 | def rs : AI1<opcod, (outs), (ins GPR:$a, so_reg:$b), DPSoRegFrm, |
Evan Cheng | 44bec52 | 2007-05-15 01:29:07 +0000 | [diff] [blame] | 391 | opc, " $a, $b", |
Evan Cheng | 071a279 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 392 | [(opnode GPR:$a, so_reg:$b)]>; |
| 393 | } |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 394 | } |
| 395 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 396 | /// AI_unary_rrot - A unary operation with two forms: one whose operand is a |
| 397 | /// register and one whose operand is a register rotated by 8/16/24. |
Evan Cheng | 97f48c3 | 2008-11-06 22:15:19 +0000 | [diff] [blame] | 398 | /// FIXME: Remove the 'r' variant. Its rot_imm is zero. |
| 399 | multiclass AI_unary_rrot<bits<8> opcod, string opc, PatFrag opnode> { |
| 400 | def r : AExtI<opcod, (outs GPR:$dst), (ins GPR:$Src), |
Evan Cheng | 44bec52 | 2007-05-15 01:29:07 +0000 | [diff] [blame] | 401 | opc, " $dst, $Src", |
Evan Cheng | 97f48c3 | 2008-11-06 22:15:19 +0000 | [diff] [blame] | 402 | [(set GPR:$dst, (opnode GPR:$Src))]>, |
| 403 | Requires<[IsARM, HasV6]> { |
| 404 | let Inst{19-16} = 0b1111; |
| 405 | } |
| 406 | def r_rot : AExtI<opcod, (outs GPR:$dst), (ins GPR:$Src, i32imm:$rot), |
Evan Cheng | 44bec52 | 2007-05-15 01:29:07 +0000 | [diff] [blame] | 407 | opc, " $dst, $Src, ror $rot", |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 408 | [(set GPR:$dst, (opnode (rotr GPR:$Src, rot_imm:$rot)))]>, |
Evan Cheng | 97f48c3 | 2008-11-06 22:15:19 +0000 | [diff] [blame] | 409 | Requires<[IsARM, HasV6]> { |
| 410 | let Inst{19-16} = 0b1111; |
| 411 | } |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 412 | } |
| 413 | |
| 414 | /// AI_bin_rrot - A binary operation with two forms: one whose operand is a |
| 415 | /// register and one whose operand is a register rotated by 8/16/24. |
Evan Cheng | 97f48c3 | 2008-11-06 22:15:19 +0000 | [diff] [blame] | 416 | multiclass AI_bin_rrot<bits<8> opcod, string opc, PatFrag opnode> { |
| 417 | def rr : AExtI<opcod, (outs GPR:$dst), (ins GPR:$LHS, GPR:$RHS), |
| 418 | opc, " $dst, $LHS, $RHS", |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 419 | [(set GPR:$dst, (opnode GPR:$LHS, GPR:$RHS))]>, |
| 420 | Requires<[IsARM, HasV6]>; |
Evan Cheng | 97f48c3 | 2008-11-06 22:15:19 +0000 | [diff] [blame] | 421 | def rr_rot : AExtI<opcod, (outs GPR:$dst), (ins GPR:$LHS, GPR:$RHS, i32imm:$rot), |
| 422 | opc, " $dst, $LHS, $RHS, ror $rot", |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 423 | [(set GPR:$dst, (opnode GPR:$LHS, |
| 424 | (rotr GPR:$RHS, rot_imm:$rot)))]>, |
| 425 | Requires<[IsARM, HasV6]>; |
| 426 | } |
| 427 | |
Evan Cheng | 13ab020 | 2007-07-10 18:08:01 +0000 | [diff] [blame] | 428 | /// AsXI1_bin_c_irs - Same as AsI1_bin_irs but without the predicate operand and |
| 429 | /// setting carry bit. But it can optionally set CPSR. |
Evan Cheng | 071a279 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 430 | let Uses = [CPSR] in { |
Evan Cheng | 0ff94f7 | 2007-08-07 01:37:15 +0000 | [diff] [blame] | 431 | multiclass AsXI1_bin_c_irs<bits<4> opcod, string opc, PatFrag opnode> { |
| 432 | def ri : AXI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_imm:$b, cc_out:$s), |
Evan Cheng | edda31c | 2008-11-05 18:35:52 +0000 | [diff] [blame] | 433 | DPFrm, !strconcat(opc, "${s} $dst, $a, $b"), |
Evan Cheng | 071a279 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 434 | [(set GPR:$dst, (opnode GPR:$a, so_imm:$b))]>; |
Evan Cheng | 0ff94f7 | 2007-08-07 01:37:15 +0000 | [diff] [blame] | 435 | def rr : AXI1<opcod, (outs GPR:$dst), (ins GPR:$a, GPR:$b, cc_out:$s), |
Evan Cheng | edda31c | 2008-11-05 18:35:52 +0000 | [diff] [blame] | 436 | DPFrm, !strconcat(opc, "${s} $dst, $a, $b"), |
Evan Cheng | 071a279 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 437 | [(set GPR:$dst, (opnode GPR:$a, GPR:$b))]>; |
Evan Cheng | 0ff94f7 | 2007-08-07 01:37:15 +0000 | [diff] [blame] | 438 | def rs : AXI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_reg:$b, cc_out:$s), |
Evan Cheng | edda31c | 2008-11-05 18:35:52 +0000 | [diff] [blame] | 439 | DPSoRegFrm, !strconcat(opc, "${s} $dst, $a, $b"), |
Evan Cheng | 071a279 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 440 | [(set GPR:$dst, (opnode GPR:$a, so_reg:$b))]>; |
| 441 | } |
Evan Cheng | c85e832 | 2007-07-05 07:13:32 +0000 | [diff] [blame] | 442 | } |
| 443 | |
Rafael Espindola | 15a6c3e | 2006-10-16 17:57:20 +0000 | [diff] [blame] | 444 | //===----------------------------------------------------------------------===// |
| 445 | // Instructions |
| 446 | //===----------------------------------------------------------------------===// |
| 447 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 448 | //===----------------------------------------------------------------------===// |
| 449 | // Miscellaneous Instructions. |
| 450 | // |
Rafael Espindola | 6f602de | 2006-08-24 16:13:15 +0000 | [diff] [blame] | 451 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 452 | /// CONSTPOOL_ENTRY - This instruction represents a floating constant pool in |
| 453 | /// the function. The first operand is the ID# for this instruction, the second |
| 454 | /// is the index into the MachineConstantPool that this is, the third is the |
| 455 | /// size in bytes of this constant pool entry. |
Evan Cheng | cd799b9 | 2009-06-12 20:46:18 +0000 | [diff] [blame] | 456 | let neverHasSideEffects = 1, isNotDuplicable = 1 in |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 457 | def CONSTPOOL_ENTRY : |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 458 | PseudoInst<(outs), (ins cpinst_operand:$instid, cpinst_operand:$cpidx, |
Evan Cheng | 12c3a53 | 2008-11-06 17:48:05 +0000 | [diff] [blame] | 459 | i32imm:$size), |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 460 | "${instid:label} ${cpidx:cpentry}", []>; |
Rafael Espindola | 7bc59bc | 2006-05-14 22:18:28 +0000 | [diff] [blame] | 461 | |
Evan Cheng | 071a279 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 462 | let Defs = [SP], Uses = [SP] in { |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 463 | def ADJCALLSTACKUP : |
Bill Wendling | 0f8d9c0 | 2007-11-13 00:44:25 +0000 | [diff] [blame] | 464 | PseudoInst<(outs), (ins i32imm:$amt1, i32imm:$amt2, pred:$p), |
| 465 | "@ ADJCALLSTACKUP $amt1", |
Chris Lattner | e563bbc | 2008-10-11 22:08:30 +0000 | [diff] [blame] | 466 | [(ARMcallseq_end timm:$amt1, timm:$amt2)]>; |
Rafael Espindola | cdda88c | 2006-08-24 17:19:08 +0000 | [diff] [blame] | 467 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 468 | def ADJCALLSTACKDOWN : |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 469 | PseudoInst<(outs), (ins i32imm:$amt, pred:$p), |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 470 | "@ ADJCALLSTACKDOWN $amt", |
Chris Lattner | e563bbc | 2008-10-11 22:08:30 +0000 | [diff] [blame] | 471 | [(ARMcallseq_start timm:$amt)]>; |
Evan Cheng | 071a279 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 472 | } |
Rafael Espindola | 3c000bf | 2006-08-21 22:00:32 +0000 | [diff] [blame] | 473 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 474 | def DWARF_LOC : |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 475 | PseudoInst<(outs), (ins i32imm:$line, i32imm:$col, i32imm:$file), |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 476 | ".loc $file, $line, $col", |
| 477 | [(dwarf_loc (i32 imm:$line), (i32 imm:$col), (i32 imm:$file))]>; |
Rafael Espindola | 4b20fbc | 2006-10-10 12:56:00 +0000 | [diff] [blame] | 478 | |
Evan Cheng | 12c3a53 | 2008-11-06 17:48:05 +0000 | [diff] [blame] | 479 | |
| 480 | // Address computation and loads and stores in PIC mode. |
Evan Cheng | eaa91b0 | 2007-06-19 01:26:51 +0000 | [diff] [blame] | 481 | let isNotDuplicable = 1 in { |
Evan Cheng | c072966 | 2008-10-31 19:11:09 +0000 | [diff] [blame] | 482 | def PICADD : AXI1<0b0100, (outs GPR:$dst), (ins GPR:$a, pclabel:$cp, pred:$p), |
Evan Cheng | 0ff94f7 | 2007-08-07 01:37:15 +0000 | [diff] [blame] | 483 | Pseudo, "$cp:\n\tadd$p $dst, pc, $a", |
Evan Cheng | 44bec52 | 2007-05-15 01:29:07 +0000 | [diff] [blame] | 484 | [(set GPR:$dst, (ARMpic_add GPR:$a, imm:$cp))]>; |
Dale Johannesen | 86d4069 | 2007-05-21 22:14:33 +0000 | [diff] [blame] | 485 | |
Evan Cheng | 325474e | 2008-01-07 23:56:57 +0000 | [diff] [blame] | 486 | let AddedComplexity = 10 in { |
Dan Gohman | 15511cf | 2008-12-03 18:15:48 +0000 | [diff] [blame] | 487 | let canFoldAsLoad = 1 in |
Evan Cheng | d87293c | 2008-11-06 08:47:38 +0000 | [diff] [blame] | 488 | def PICLDR : AXI2ldw<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p), |
Evan Cheng | 0ff94f7 | 2007-08-07 01:37:15 +0000 | [diff] [blame] | 489 | Pseudo, "${addr:label}:\n\tldr$p $dst, $addr", |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 490 | [(set GPR:$dst, (load addrmodepc:$addr))]>; |
Rafael Espindola | 84b19be | 2006-07-16 01:02:57 +0000 | [diff] [blame] | 491 | |
Evan Cheng | d87293c | 2008-11-06 08:47:38 +0000 | [diff] [blame] | 492 | def PICLDRH : AXI3ldh<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p), |
Evan Cheng | 0ff94f7 | 2007-08-07 01:37:15 +0000 | [diff] [blame] | 493 | Pseudo, "${addr:label}:\n\tldr${p}h $dst, $addr", |
Dale Johannesen | 86d4069 | 2007-05-21 22:14:33 +0000 | [diff] [blame] | 494 | [(set GPR:$dst, (zextloadi16 addrmodepc:$addr))]>; |
| 495 | |
Evan Cheng | d87293c | 2008-11-06 08:47:38 +0000 | [diff] [blame] | 496 | def PICLDRB : AXI2ldb<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p), |
Evan Cheng | 0ff94f7 | 2007-08-07 01:37:15 +0000 | [diff] [blame] | 497 | Pseudo, "${addr:label}:\n\tldr${p}b $dst, $addr", |
Dale Johannesen | 86d4069 | 2007-05-21 22:14:33 +0000 | [diff] [blame] | 498 | [(set GPR:$dst, (zextloadi8 addrmodepc:$addr))]>; |
| 499 | |
Evan Cheng | d87293c | 2008-11-06 08:47:38 +0000 | [diff] [blame] | 500 | def PICLDRSH : AXI3ldsh<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p), |
Evan Cheng | 0ff94f7 | 2007-08-07 01:37:15 +0000 | [diff] [blame] | 501 | Pseudo, "${addr:label}:\n\tldr${p}sh $dst, $addr", |
Dale Johannesen | 86d4069 | 2007-05-21 22:14:33 +0000 | [diff] [blame] | 502 | [(set GPR:$dst, (sextloadi16 addrmodepc:$addr))]>; |
| 503 | |
Evan Cheng | d87293c | 2008-11-06 08:47:38 +0000 | [diff] [blame] | 504 | def PICLDRSB : AXI3ldsb<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p), |
Evan Cheng | 0ff94f7 | 2007-08-07 01:37:15 +0000 | [diff] [blame] | 505 | Pseudo, "${addr:label}:\n\tldr${p}sb $dst, $addr", |
Dale Johannesen | 86d4069 | 2007-05-21 22:14:33 +0000 | [diff] [blame] | 506 | [(set GPR:$dst, (sextloadi8 addrmodepc:$addr))]>; |
| 507 | } |
Chris Lattner | 13c6310 | 2008-01-06 05:55:01 +0000 | [diff] [blame] | 508 | let AddedComplexity = 10 in { |
Evan Cheng | d87293c | 2008-11-06 08:47:38 +0000 | [diff] [blame] | 509 | def PICSTR : AXI2stw<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p), |
Evan Cheng | 0ff94f7 | 2007-08-07 01:37:15 +0000 | [diff] [blame] | 510 | Pseudo, "${addr:label}:\n\tstr$p $src, $addr", |
Dale Johannesen | 86d4069 | 2007-05-21 22:14:33 +0000 | [diff] [blame] | 511 | [(store GPR:$src, addrmodepc:$addr)]>; |
| 512 | |
Evan Cheng | d87293c | 2008-11-06 08:47:38 +0000 | [diff] [blame] | 513 | def PICSTRH : AXI3sth<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p), |
Evan Cheng | 0ff94f7 | 2007-08-07 01:37:15 +0000 | [diff] [blame] | 514 | Pseudo, "${addr:label}:\n\tstr${p}h $src, $addr", |
Dale Johannesen | 86d4069 | 2007-05-21 22:14:33 +0000 | [diff] [blame] | 515 | [(truncstorei16 GPR:$src, addrmodepc:$addr)]>; |
| 516 | |
Evan Cheng | d87293c | 2008-11-06 08:47:38 +0000 | [diff] [blame] | 517 | def PICSTRB : AXI2stb<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p), |
Evan Cheng | 0ff94f7 | 2007-08-07 01:37:15 +0000 | [diff] [blame] | 518 | Pseudo, "${addr:label}:\n\tstr${p}b $src, $addr", |
Dale Johannesen | 86d4069 | 2007-05-21 22:14:33 +0000 | [diff] [blame] | 519 | [(truncstorei8 GPR:$src, addrmodepc:$addr)]>; |
| 520 | } |
Evan Cheng | 12c3a53 | 2008-11-06 17:48:05 +0000 | [diff] [blame] | 521 | } // isNotDuplicable = 1 |
Dale Johannesen | 86d4069 | 2007-05-21 22:14:33 +0000 | [diff] [blame] | 522 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 523 | //===----------------------------------------------------------------------===// |
| 524 | // Control Flow Instructions. |
| 525 | // |
Rafael Espindola | 9e071f0 | 2006-10-02 19:30:56 +0000 | [diff] [blame] | 526 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 527 | let isReturn = 1, isTerminator = 1 in |
Evan Cheng | 12c3a53 | 2008-11-06 17:48:05 +0000 | [diff] [blame] | 528 | def BX_RET : AI<(outs), (ins), BrMiscFrm, "bx", " lr", [(ARMretflag)]> { |
Jim Grosbach | 2642196 | 2008-10-14 20:36:24 +0000 | [diff] [blame] | 529 | let Inst{7-4} = 0b0001; |
| 530 | let Inst{19-8} = 0b111111111111; |
| 531 | let Inst{27-20} = 0b00010010; |
Evan Cheng | 7fd7ca4 | 2008-09-17 07:53:38 +0000 | [diff] [blame] | 532 | } |
Rafael Espindola | 2718519 | 2006-09-29 21:20:16 +0000 | [diff] [blame] | 533 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 534 | // FIXME: remove when we have a way to marking a MI with these properties. |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 535 | // FIXME: $dst1 should be a def. But the extra ops must be in the end of the |
| 536 | // operand list. |
Evan Cheng | 12c3a53 | 2008-11-06 17:48:05 +0000 | [diff] [blame] | 537 | // FIXME: Should pc be an implicit operand like PICADD, etc? |
Evan Cheng | 325474e | 2008-01-07 23:56:57 +0000 | [diff] [blame] | 538 | let isReturn = 1, isTerminator = 1 in |
Evan Cheng | 12c3a53 | 2008-11-06 17:48:05 +0000 | [diff] [blame] | 539 | def LDM_RET : AXI4ld<(outs), |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 540 | (ins addrmode4:$addr, pred:$p, reglist:$dst1, variable_ops), |
Evan Cheng | 3c4a4ff | 2008-11-12 07:18:38 +0000 | [diff] [blame] | 541 | LdStMulFrm, "ldm${p}${addr:submode} $addr, $dst1", |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 542 | []>; |
Rafael Espindola | a284584 | 2006-10-05 16:48:49 +0000 | [diff] [blame] | 543 | |
Bob Wilson | 54fc124 | 2009-06-22 21:01:46 +0000 | [diff] [blame^] | 544 | // On non-Darwin platforms R9 is callee-saved. |
Evan Cheng | 8557c2b | 2009-06-19 01:51:50 +0000 | [diff] [blame] | 545 | let isCall = 1, Itinerary = IIC_Br, |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 546 | Defs = [R0, R1, R2, R3, R12, LR, |
Evan Cheng | c85e832 | 2007-07-05 07:13:32 +0000 | [diff] [blame] | 547 | D0, D1, D2, D3, D4, D5, D6, D7, CPSR] in { |
Evan Cheng | 12c3a53 | 2008-11-06 17:48:05 +0000 | [diff] [blame] | 548 | def BL : ABXI<0b1011, (outs), (ins i32imm:$func, variable_ops), |
Evan Cheng | dcc50a4 | 2007-05-18 01:53:54 +0000 | [diff] [blame] | 549 | "bl ${func:call}", |
Bob Wilson | 54fc124 | 2009-06-22 21:01:46 +0000 | [diff] [blame^] | 550 | [(ARMcall tglobaladdr:$func)]>, Requires<[IsNotDarwin]>; |
Evan Cheng | 277f074 | 2007-06-19 21:05:09 +0000 | [diff] [blame] | 551 | |
Evan Cheng | 12c3a53 | 2008-11-06 17:48:05 +0000 | [diff] [blame] | 552 | def BL_pred : ABI<0b1011, (outs), (ins i32imm:$func, variable_ops), |
Evan Cheng | 3aac788 | 2008-09-01 08:25:56 +0000 | [diff] [blame] | 553 | "bl", " ${func:call}", |
Bob Wilson | 54fc124 | 2009-06-22 21:01:46 +0000 | [diff] [blame^] | 554 | [(ARMcall_pred tglobaladdr:$func)]>, Requires<[IsNotDarwin]>; |
Evan Cheng | 277f074 | 2007-06-19 21:05:09 +0000 | [diff] [blame] | 555 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 556 | // ARMv5T and above |
Evan Cheng | 12c3a53 | 2008-11-06 17:48:05 +0000 | [diff] [blame] | 557 | def BLX : AXI<(outs), (ins GPR:$func, variable_ops), BrMiscFrm, |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 558 | "blx $func", |
Bob Wilson | 54fc124 | 2009-06-22 21:01:46 +0000 | [diff] [blame^] | 559 | [(ARMcall GPR:$func)]>, Requires<[IsARM, HasV5T, IsNotDarwin]> { |
Jim Grosbach | 2642196 | 2008-10-14 20:36:24 +0000 | [diff] [blame] | 560 | let Inst{7-4} = 0b0011; |
| 561 | let Inst{19-8} = 0b111111111111; |
| 562 | let Inst{27-20} = 0b00010010; |
Evan Cheng | 7fd7ca4 | 2008-09-17 07:53:38 +0000 | [diff] [blame] | 563 | } |
| 564 | |
Lauro Ramos Venancio | 64c88d7 | 2007-03-20 17:57:23 +0000 | [diff] [blame] | 565 | let Uses = [LR] in { |
| 566 | // ARMv4T |
Evan Cheng | 12c3a53 | 2008-11-06 17:48:05 +0000 | [diff] [blame] | 567 | def BX : ABXIx2<(outs), (ins GPR:$func, variable_ops), |
| 568 | "mov lr, pc\n\tbx $func", |
Bob Wilson | 54fc124 | 2009-06-22 21:01:46 +0000 | [diff] [blame^] | 569 | [(ARMcall_nolink GPR:$func)]>, Requires<[IsNotDarwin]>; |
| 570 | } |
| 571 | } |
| 572 | |
| 573 | // On Darwin R9 is call-clobbered. |
| 574 | let isCall = 1, Itinerary = IIC_Br, |
| 575 | Defs = [R0, R1, R2, R3, R9, R12, LR, |
| 576 | D0, D1, D2, D3, D4, D5, D6, D7, CPSR] in { |
| 577 | def BLr9 : ABXI<0b1011, (outs), (ins i32imm:$func, variable_ops), |
| 578 | "bl ${func:call}", |
| 579 | [(ARMcall tglobaladdr:$func)]>, Requires<[IsDarwin]>; |
| 580 | |
| 581 | def BLr9_pred : ABI<0b1011, (outs), (ins i32imm:$func, variable_ops), |
| 582 | "bl", " ${func:call}", |
| 583 | [(ARMcall_pred tglobaladdr:$func)]>, Requires<[IsDarwin]>; |
| 584 | |
| 585 | // ARMv5T and above |
| 586 | def BLXr9 : AXI<(outs), (ins GPR:$func, variable_ops), BrMiscFrm, |
| 587 | "blx $func", |
| 588 | [(ARMcall GPR:$func)]>, Requires<[IsARM, HasV5T, IsDarwin]> { |
| 589 | let Inst{7-4} = 0b0011; |
| 590 | let Inst{19-8} = 0b111111111111; |
| 591 | let Inst{27-20} = 0b00010010; |
| 592 | } |
| 593 | |
| 594 | let Uses = [LR] in { |
| 595 | // ARMv4T |
| 596 | def BXr9 : ABXIx2<(outs), (ins GPR:$func, variable_ops), |
| 597 | "mov lr, pc\n\tbx $func", |
| 598 | [(ARMcall_nolink GPR:$func)]>, Requires<[IsDarwin]>; |
Lauro Ramos Venancio | 64c88d7 | 2007-03-20 17:57:23 +0000 | [diff] [blame] | 599 | } |
Rafael Espindola | 3557463 | 2006-07-18 17:00:30 +0000 | [diff] [blame] | 600 | } |
Rafael Espindola | dc124a2 | 2006-05-18 21:45:49 +0000 | [diff] [blame] | 601 | |
Evan Cheng | 8557c2b | 2009-06-19 01:51:50 +0000 | [diff] [blame] | 602 | let isBranch = 1, isTerminator = 1, Itinerary = IIC_Br in { |
Evan Cheng | 5ada199 | 2007-05-16 20:50:01 +0000 | [diff] [blame] | 603 | // B is "predicable" since it can be xformed into a Bcc. |
Evan Cheng | aeafca0 | 2007-05-16 07:45:54 +0000 | [diff] [blame] | 604 | let isBarrier = 1 in { |
Evan Cheng | 5ada199 | 2007-05-16 20:50:01 +0000 | [diff] [blame] | 605 | let isPredicable = 1 in |
Evan Cheng | 12c3a53 | 2008-11-06 17:48:05 +0000 | [diff] [blame] | 606 | def B : ABXI<0b1010, (outs), (ins brtarget:$target), "b $target", |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 607 | [(br bb:$target)]>; |
Evan Cheng | 44bec52 | 2007-05-15 01:29:07 +0000 | [diff] [blame] | 608 | |
Owen Anderson | 20ab290 | 2007-11-12 07:39:39 +0000 | [diff] [blame] | 609 | let isNotDuplicable = 1, isIndirectBranch = 1 in { |
Evan Cheng | 4df60f5 | 2008-11-07 09:06:08 +0000 | [diff] [blame] | 610 | def BR_JTr : JTI<(outs), (ins GPR:$target, jtblock_operand:$jt, i32imm:$id), |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 611 | "mov pc, $target \n$jt", |
Evan Cheng | 4df60f5 | 2008-11-07 09:06:08 +0000 | [diff] [blame] | 612 | [(ARMbrjt GPR:$target, tjumptable:$jt, imm:$id)]> { |
| 613 | let Inst{20} = 0; // S Bit |
| 614 | let Inst{24-21} = 0b1101; |
| 615 | let Inst{27-26} = {0,0}; |
Evan Cheng | aeafca0 | 2007-05-16 07:45:54 +0000 | [diff] [blame] | 616 | } |
Evan Cheng | 4df60f5 | 2008-11-07 09:06:08 +0000 | [diff] [blame] | 617 | def BR_JTm : JTI<(outs), |
| 618 | (ins addrmode2:$target, jtblock_operand:$jt, i32imm:$id), |
| 619 | "ldr pc, $target \n$jt", |
| 620 | [(ARMbrjt (i32 (load addrmode2:$target)), tjumptable:$jt, |
| 621 | imm:$id)]> { |
| 622 | let Inst{20} = 1; // L bit |
| 623 | let Inst{21} = 0; // W bit |
| 624 | let Inst{22} = 0; // B bit |
| 625 | let Inst{24} = 1; // P bit |
| 626 | let Inst{27-26} = {0,1}; |
Evan Cheng | eaa91b0 | 2007-06-19 01:26:51 +0000 | [diff] [blame] | 627 | } |
Evan Cheng | 4df60f5 | 2008-11-07 09:06:08 +0000 | [diff] [blame] | 628 | def BR_JTadd : JTI<(outs), |
| 629 | (ins GPR:$target, GPR:$idx, jtblock_operand:$jt, i32imm:$id), |
| 630 | "add pc, $target, $idx \n$jt", |
| 631 | [(ARMbrjt (add GPR:$target, GPR:$idx), tjumptable:$jt, |
| 632 | imm:$id)]> { |
| 633 | let Inst{20} = 0; // S bit |
| 634 | let Inst{24-21} = 0b0100; |
| 635 | let Inst{27-26} = {0,0}; |
| 636 | } |
| 637 | } // isNotDuplicable = 1, isIndirectBranch = 1 |
| 638 | } // isBarrier = 1 |
Evan Cheng | aeafca0 | 2007-05-16 07:45:54 +0000 | [diff] [blame] | 639 | |
Evan Cheng | c85e832 | 2007-07-05 07:13:32 +0000 | [diff] [blame] | 640 | // FIXME: should be able to write a pattern for ARMBrcond, but can't use |
| 641 | // a two-value operand where a dag node expects two operands. :( |
Evan Cheng | 12c3a53 | 2008-11-06 17:48:05 +0000 | [diff] [blame] | 642 | def Bcc : ABI<0b1010, (outs), (ins brtarget:$target), |
Evan Cheng | 0ff94f7 | 2007-08-07 01:37:15 +0000 | [diff] [blame] | 643 | "b", " $target", |
| 644 | [/*(ARMbrcond bb:$target, imm:$cc, CCR:$ccr)*/]>; |
Rafael Espindola | 1ed3af1 | 2006-08-01 18:53:10 +0000 | [diff] [blame] | 645 | } |
Rafael Espindola | 84b19be | 2006-07-16 01:02:57 +0000 | [diff] [blame] | 646 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 647 | //===----------------------------------------------------------------------===// |
| 648 | // Load / store Instructions. |
| 649 | // |
Rafael Espindola | 82c678b | 2006-10-16 17:17:22 +0000 | [diff] [blame] | 650 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 651 | // Load |
Dan Gohman | 15511cf | 2008-12-03 18:15:48 +0000 | [diff] [blame] | 652 | let canFoldAsLoad = 1 in |
Evan Cheng | 148cad8 | 2008-11-13 07:34:59 +0000 | [diff] [blame] | 653 | def LDR : AI2ldw<(outs GPR:$dst), (ins addrmode2:$addr), LdFrm, |
Evan Cheng | 44bec52 | 2007-05-15 01:29:07 +0000 | [diff] [blame] | 654 | "ldr", " $dst, $addr", |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 655 | [(set GPR:$dst, (load addrmode2:$addr))]>; |
Rafael Espindola | 82c678b | 2006-10-16 17:17:22 +0000 | [diff] [blame] | 656 | |
Evan Cheng | fa775d0 | 2007-03-19 07:20:03 +0000 | [diff] [blame] | 657 | // Special LDR for loads from non-pc-relative constpools. |
Dan Gohman | 15511cf | 2008-12-03 18:15:48 +0000 | [diff] [blame] | 658 | let canFoldAsLoad = 1, mayLoad = 1, isReMaterializable = 1 in |
Evan Cheng | 148cad8 | 2008-11-13 07:34:59 +0000 | [diff] [blame] | 659 | def LDRcp : AI2ldw<(outs GPR:$dst), (ins addrmode2:$addr), LdFrm, |
Evan Cheng | 44bec52 | 2007-05-15 01:29:07 +0000 | [diff] [blame] | 660 | "ldr", " $dst, $addr", []>; |
Evan Cheng | fa775d0 | 2007-03-19 07:20:03 +0000 | [diff] [blame] | 661 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 662 | // Loads with zero extension |
Evan Cheng | 148cad8 | 2008-11-13 07:34:59 +0000 | [diff] [blame] | 663 | def LDRH : AI3ldh<(outs GPR:$dst), (ins addrmode3:$addr), LdMiscFrm, |
Evan Cheng | fd488ed | 2007-05-29 23:32:06 +0000 | [diff] [blame] | 664 | "ldr", "h $dst, $addr", |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 665 | [(set GPR:$dst, (zextloadi16 addrmode3:$addr))]>; |
Rafael Espindola | 82c678b | 2006-10-16 17:17:22 +0000 | [diff] [blame] | 666 | |
Evan Cheng | 148cad8 | 2008-11-13 07:34:59 +0000 | [diff] [blame] | 667 | def LDRB : AI2ldb<(outs GPR:$dst), (ins addrmode2:$addr), LdFrm, |
Evan Cheng | fd488ed | 2007-05-29 23:32:06 +0000 | [diff] [blame] | 668 | "ldr", "b $dst, $addr", |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 669 | [(set GPR:$dst, (zextloadi8 addrmode2:$addr))]>; |
Rafael Espindola | 82c678b | 2006-10-16 17:17:22 +0000 | [diff] [blame] | 670 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 671 | // Loads with sign extension |
Evan Cheng | 148cad8 | 2008-11-13 07:34:59 +0000 | [diff] [blame] | 672 | def LDRSH : AI3ldsh<(outs GPR:$dst), (ins addrmode3:$addr), LdMiscFrm, |
Evan Cheng | fd488ed | 2007-05-29 23:32:06 +0000 | [diff] [blame] | 673 | "ldr", "sh $dst, $addr", |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 674 | [(set GPR:$dst, (sextloadi16 addrmode3:$addr))]>; |
Rafael Espindola | 7bc59bc | 2006-05-14 22:18:28 +0000 | [diff] [blame] | 675 | |
Evan Cheng | 148cad8 | 2008-11-13 07:34:59 +0000 | [diff] [blame] | 676 | def LDRSB : AI3ldsb<(outs GPR:$dst), (ins addrmode3:$addr), LdMiscFrm, |
Evan Cheng | fd488ed | 2007-05-29 23:32:06 +0000 | [diff] [blame] | 677 | "ldr", "sb $dst, $addr", |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 678 | [(set GPR:$dst, (sextloadi8 addrmode3:$addr))]>; |
Rafael Espindola | c391d16 | 2006-10-23 20:34:27 +0000 | [diff] [blame] | 679 | |
Chris Lattner | 9b37aaf | 2008-01-10 05:12:37 +0000 | [diff] [blame] | 680 | let mayLoad = 1 in { |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 681 | // Load doubleword |
Evan Cheng | 358dec5 | 2009-06-15 08:28:29 +0000 | [diff] [blame] | 682 | def LDRD : AI3ldd<(outs GPR:$dst1, GPR:$dst2), (ins addrmode3:$addr), LdMiscFrm, |
| 683 | "ldr", "d $dst1, $addr", []>, Requires<[IsARM, HasV5T]>; |
Rafael Espindola | c391d16 | 2006-10-23 20:34:27 +0000 | [diff] [blame] | 684 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 685 | // Indexed loads |
Evan Cheng | d87293c | 2008-11-06 08:47:38 +0000 | [diff] [blame] | 686 | def LDR_PRE : AI2ldwpr<(outs GPR:$dst, GPR:$base_wb), |
Evan Cheng | 148cad8 | 2008-11-13 07:34:59 +0000 | [diff] [blame] | 687 | (ins addrmode2:$addr), LdFrm, |
Evan Cheng | 0ff94f7 | 2007-08-07 01:37:15 +0000 | [diff] [blame] | 688 | "ldr", " $dst, $addr!", "$addr.base = $base_wb", []>; |
Rafael Espindola | dc124a2 | 2006-05-18 21:45:49 +0000 | [diff] [blame] | 689 | |
Evan Cheng | d87293c | 2008-11-06 08:47:38 +0000 | [diff] [blame] | 690 | def LDR_POST : AI2ldwpo<(outs GPR:$dst, GPR:$base_wb), |
Evan Cheng | 148cad8 | 2008-11-13 07:34:59 +0000 | [diff] [blame] | 691 | (ins GPR:$base, am2offset:$offset), LdFrm, |
Evan Cheng | 0ff94f7 | 2007-08-07 01:37:15 +0000 | [diff] [blame] | 692 | "ldr", " $dst, [$base], $offset", "$base = $base_wb", []>; |
Rafael Espindola | 450856d | 2006-12-12 00:37:38 +0000 | [diff] [blame] | 693 | |
Evan Cheng | d87293c | 2008-11-06 08:47:38 +0000 | [diff] [blame] | 694 | def LDRH_PRE : AI3ldhpr<(outs GPR:$dst, GPR:$base_wb), |
Evan Cheng | 148cad8 | 2008-11-13 07:34:59 +0000 | [diff] [blame] | 695 | (ins addrmode3:$addr), LdMiscFrm, |
Evan Cheng | fd488ed | 2007-05-29 23:32:06 +0000 | [diff] [blame] | 696 | "ldr", "h $dst, $addr!", "$addr.base = $base_wb", []>; |
Rafael Espindola | 4e30764 | 2006-09-08 16:59:47 +0000 | [diff] [blame] | 697 | |
Evan Cheng | d87293c | 2008-11-06 08:47:38 +0000 | [diff] [blame] | 698 | def LDRH_POST : AI3ldhpo<(outs GPR:$dst, GPR:$base_wb), |
Evan Cheng | 148cad8 | 2008-11-13 07:34:59 +0000 | [diff] [blame] | 699 | (ins GPR:$base,am3offset:$offset), LdMiscFrm, |
Evan Cheng | fd488ed | 2007-05-29 23:32:06 +0000 | [diff] [blame] | 700 | "ldr", "h $dst, [$base], $offset", "$base = $base_wb", []>; |
Lauro Ramos Venancio | 301009a | 2006-12-28 13:11:14 +0000 | [diff] [blame] | 701 | |
Evan Cheng | d87293c | 2008-11-06 08:47:38 +0000 | [diff] [blame] | 702 | def LDRB_PRE : AI2ldbpr<(outs GPR:$dst, GPR:$base_wb), |
Evan Cheng | 148cad8 | 2008-11-13 07:34:59 +0000 | [diff] [blame] | 703 | (ins addrmode2:$addr), LdFrm, |
Evan Cheng | fd488ed | 2007-05-29 23:32:06 +0000 | [diff] [blame] | 704 | "ldr", "b $dst, $addr!", "$addr.base = $base_wb", []>; |
Lauro Ramos Venancio | 301009a | 2006-12-28 13:11:14 +0000 | [diff] [blame] | 705 | |
Evan Cheng | d87293c | 2008-11-06 08:47:38 +0000 | [diff] [blame] | 706 | def LDRB_POST : AI2ldbpo<(outs GPR:$dst, GPR:$base_wb), |
Evan Cheng | 148cad8 | 2008-11-13 07:34:59 +0000 | [diff] [blame] | 707 | (ins GPR:$base,am2offset:$offset), LdFrm, |
Evan Cheng | fd488ed | 2007-05-29 23:32:06 +0000 | [diff] [blame] | 708 | "ldr", "b $dst, [$base], $offset", "$base = $base_wb", []>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 709 | |
Evan Cheng | d87293c | 2008-11-06 08:47:38 +0000 | [diff] [blame] | 710 | def LDRSH_PRE : AI3ldshpr<(outs GPR:$dst, GPR:$base_wb), |
Evan Cheng | 148cad8 | 2008-11-13 07:34:59 +0000 | [diff] [blame] | 711 | (ins addrmode3:$addr), LdMiscFrm, |
Evan Cheng | fd488ed | 2007-05-29 23:32:06 +0000 | [diff] [blame] | 712 | "ldr", "sh $dst, $addr!", "$addr.base = $base_wb", []>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 713 | |
Evan Cheng | d87293c | 2008-11-06 08:47:38 +0000 | [diff] [blame] | 714 | def LDRSH_POST: AI3ldshpo<(outs GPR:$dst, GPR:$base_wb), |
Evan Cheng | 148cad8 | 2008-11-13 07:34:59 +0000 | [diff] [blame] | 715 | (ins GPR:$base,am3offset:$offset), LdMiscFrm, |
| 716 | "ldr", "sh $dst, [$base], $offset", "$base = $base_wb", []>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 717 | |
Evan Cheng | d87293c | 2008-11-06 08:47:38 +0000 | [diff] [blame] | 718 | def LDRSB_PRE : AI3ldsbpr<(outs GPR:$dst, GPR:$base_wb), |
Evan Cheng | 148cad8 | 2008-11-13 07:34:59 +0000 | [diff] [blame] | 719 | (ins addrmode3:$addr), LdMiscFrm, |
Evan Cheng | fd488ed | 2007-05-29 23:32:06 +0000 | [diff] [blame] | 720 | "ldr", "sb $dst, $addr!", "$addr.base = $base_wb", []>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 721 | |
Evan Cheng | d87293c | 2008-11-06 08:47:38 +0000 | [diff] [blame] | 722 | def LDRSB_POST: AI3ldsbpo<(outs GPR:$dst, GPR:$base_wb), |
Evan Cheng | 148cad8 | 2008-11-13 07:34:59 +0000 | [diff] [blame] | 723 | (ins GPR:$base,am3offset:$offset), LdMiscFrm, |
Evan Cheng | fd488ed | 2007-05-29 23:32:06 +0000 | [diff] [blame] | 724 | "ldr", "sb $dst, [$base], $offset", "$base = $base_wb", []>; |
Chris Lattner | 9b37aaf | 2008-01-10 05:12:37 +0000 | [diff] [blame] | 725 | } |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 726 | |
| 727 | // Store |
Evan Cheng | 148cad8 | 2008-11-13 07:34:59 +0000 | [diff] [blame] | 728 | def STR : AI2stw<(outs), (ins GPR:$src, addrmode2:$addr), StFrm, |
Evan Cheng | 44bec52 | 2007-05-15 01:29:07 +0000 | [diff] [blame] | 729 | "str", " $src, $addr", |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 730 | [(store GPR:$src, addrmode2:$addr)]>; |
| 731 | |
| 732 | // Stores with truncate |
Evan Cheng | 148cad8 | 2008-11-13 07:34:59 +0000 | [diff] [blame] | 733 | def STRH : AI3sth<(outs), (ins GPR:$src, addrmode3:$addr), StMiscFrm, |
Evan Cheng | fd488ed | 2007-05-29 23:32:06 +0000 | [diff] [blame] | 734 | "str", "h $src, $addr", |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 735 | [(truncstorei16 GPR:$src, addrmode3:$addr)]>; |
| 736 | |
Evan Cheng | 148cad8 | 2008-11-13 07:34:59 +0000 | [diff] [blame] | 737 | def STRB : AI2stb<(outs), (ins GPR:$src, addrmode2:$addr), StFrm, |
Evan Cheng | fd488ed | 2007-05-29 23:32:06 +0000 | [diff] [blame] | 738 | "str", "b $src, $addr", |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 739 | [(truncstorei8 GPR:$src, addrmode2:$addr)]>; |
| 740 | |
| 741 | // Store doubleword |
Chris Lattner | 2e48a70 | 2008-01-06 08:36:04 +0000 | [diff] [blame] | 742 | let mayStore = 1 in |
Evan Cheng | 358dec5 | 2009-06-15 08:28:29 +0000 | [diff] [blame] | 743 | def STRD : AI3std<(outs), (ins GPR:$src1, GPR:$src2, addrmode3:$addr),StMiscFrm, |
| 744 | "str", "d $src1, $addr", []>, Requires<[IsARM, HasV5T]>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 745 | |
| 746 | // Indexed stores |
Evan Cheng | d87293c | 2008-11-06 08:47:38 +0000 | [diff] [blame] | 747 | def STR_PRE : AI2stwpr<(outs GPR:$base_wb), |
Evan Cheng | 148cad8 | 2008-11-13 07:34:59 +0000 | [diff] [blame] | 748 | (ins GPR:$src, GPR:$base, am2offset:$offset), StFrm, |
Evan Cheng | 44bec52 | 2007-05-15 01:29:07 +0000 | [diff] [blame] | 749 | "str", " $src, [$base, $offset]!", "$base = $base_wb", |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 750 | [(set GPR:$base_wb, |
| 751 | (pre_store GPR:$src, GPR:$base, am2offset:$offset))]>; |
| 752 | |
Evan Cheng | d87293c | 2008-11-06 08:47:38 +0000 | [diff] [blame] | 753 | def STR_POST : AI2stwpo<(outs GPR:$base_wb), |
Evan Cheng | 148cad8 | 2008-11-13 07:34:59 +0000 | [diff] [blame] | 754 | (ins GPR:$src, GPR:$base,am2offset:$offset), StFrm, |
Evan Cheng | 44bec52 | 2007-05-15 01:29:07 +0000 | [diff] [blame] | 755 | "str", " $src, [$base], $offset", "$base = $base_wb", |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 756 | [(set GPR:$base_wb, |
| 757 | (post_store GPR:$src, GPR:$base, am2offset:$offset))]>; |
| 758 | |
Evan Cheng | d87293c | 2008-11-06 08:47:38 +0000 | [diff] [blame] | 759 | def STRH_PRE : AI3sthpr<(outs GPR:$base_wb), |
Evan Cheng | 148cad8 | 2008-11-13 07:34:59 +0000 | [diff] [blame] | 760 | (ins GPR:$src, GPR:$base,am3offset:$offset), StMiscFrm, |
Evan Cheng | fd488ed | 2007-05-29 23:32:06 +0000 | [diff] [blame] | 761 | "str", "h $src, [$base, $offset]!", "$base = $base_wb", |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 762 | [(set GPR:$base_wb, |
| 763 | (pre_truncsti16 GPR:$src, GPR:$base,am3offset:$offset))]>; |
| 764 | |
Evan Cheng | d87293c | 2008-11-06 08:47:38 +0000 | [diff] [blame] | 765 | def STRH_POST: AI3sthpo<(outs GPR:$base_wb), |
Evan Cheng | 148cad8 | 2008-11-13 07:34:59 +0000 | [diff] [blame] | 766 | (ins GPR:$src, GPR:$base,am3offset:$offset), StMiscFrm, |
Evan Cheng | fd488ed | 2007-05-29 23:32:06 +0000 | [diff] [blame] | 767 | "str", "h $src, [$base], $offset", "$base = $base_wb", |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 768 | [(set GPR:$base_wb, (post_truncsti16 GPR:$src, |
| 769 | GPR:$base, am3offset:$offset))]>; |
| 770 | |
Evan Cheng | d87293c | 2008-11-06 08:47:38 +0000 | [diff] [blame] | 771 | def STRB_PRE : AI2stbpr<(outs GPR:$base_wb), |
Evan Cheng | 148cad8 | 2008-11-13 07:34:59 +0000 | [diff] [blame] | 772 | (ins GPR:$src, GPR:$base,am2offset:$offset), StFrm, |
Evan Cheng | fd488ed | 2007-05-29 23:32:06 +0000 | [diff] [blame] | 773 | "str", "b $src, [$base, $offset]!", "$base = $base_wb", |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 774 | [(set GPR:$base_wb, (pre_truncsti8 GPR:$src, |
| 775 | GPR:$base, am2offset:$offset))]>; |
| 776 | |
Evan Cheng | d87293c | 2008-11-06 08:47:38 +0000 | [diff] [blame] | 777 | def STRB_POST: AI2stbpo<(outs GPR:$base_wb), |
Evan Cheng | 148cad8 | 2008-11-13 07:34:59 +0000 | [diff] [blame] | 778 | (ins GPR:$src, GPR:$base,am2offset:$offset), StFrm, |
Evan Cheng | fd488ed | 2007-05-29 23:32:06 +0000 | [diff] [blame] | 779 | "str", "b $src, [$base], $offset", "$base = $base_wb", |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 780 | [(set GPR:$base_wb, (post_truncsti8 GPR:$src, |
| 781 | GPR:$base, am2offset:$offset))]>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 782 | |
| 783 | //===----------------------------------------------------------------------===// |
| 784 | // Load / store multiple Instructions. |
| 785 | // |
| 786 | |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 787 | // FIXME: $dst1 should be a def. |
Chris Lattner | 9b37aaf | 2008-01-10 05:12:37 +0000 | [diff] [blame] | 788 | let mayLoad = 1 in |
Evan Cheng | d87293c | 2008-11-06 08:47:38 +0000 | [diff] [blame] | 789 | def LDM : AXI4ld<(outs), |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 790 | (ins addrmode4:$addr, pred:$p, reglist:$dst1, variable_ops), |
Evan Cheng | 3c4a4ff | 2008-11-12 07:18:38 +0000 | [diff] [blame] | 791 | LdStMulFrm, "ldm${p}${addr:submode} $addr, $dst1", |
Evan Cheng | 44bec52 | 2007-05-15 01:29:07 +0000 | [diff] [blame] | 792 | []>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 793 | |
Chris Lattner | 2e48a70 | 2008-01-06 08:36:04 +0000 | [diff] [blame] | 794 | let mayStore = 1 in |
Evan Cheng | d87293c | 2008-11-06 08:47:38 +0000 | [diff] [blame] | 795 | def STM : AXI4st<(outs), |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 796 | (ins addrmode4:$addr, pred:$p, reglist:$src1, variable_ops), |
Evan Cheng | 3c4a4ff | 2008-11-12 07:18:38 +0000 | [diff] [blame] | 797 | LdStMulFrm, "stm${p}${addr:submode} $addr, $src1", |
Evan Cheng | 44bec52 | 2007-05-15 01:29:07 +0000 | [diff] [blame] | 798 | []>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 799 | |
| 800 | //===----------------------------------------------------------------------===// |
| 801 | // Move Instructions. |
| 802 | // |
| 803 | |
Evan Cheng | cd799b9 | 2009-06-12 20:46:18 +0000 | [diff] [blame] | 804 | let neverHasSideEffects = 1 in |
Evan Cheng | edda31c | 2008-11-05 18:35:52 +0000 | [diff] [blame] | 805 | def MOVr : AsI1<0b1101, (outs GPR:$dst), (ins GPR:$src), DPFrm, |
| 806 | "mov", " $dst, $src", []>, UnaryDP; |
| 807 | def MOVs : AsI1<0b1101, (outs GPR:$dst), (ins so_reg:$src), DPSoRegFrm, |
| 808 | "mov", " $dst, $src", [(set GPR:$dst, so_reg:$src)]>, UnaryDP; |
Evan Cheng | a251570 | 2007-03-19 07:09:02 +0000 | [diff] [blame] | 809 | |
Evan Cheng | b3379fb | 2009-02-05 08:42:55 +0000 | [diff] [blame] | 810 | let isReMaterializable = 1, isAsCheapAsAMove = 1 in |
Evan Cheng | edda31c | 2008-11-05 18:35:52 +0000 | [diff] [blame] | 811 | def MOVi : AsI1<0b1101, (outs GPR:$dst), (ins so_imm:$src), DPFrm, |
| 812 | "mov", " $dst, $src", [(set GPR:$dst, so_imm:$src)]>, UnaryDP; |
Evan Cheng | 13ab020 | 2007-07-10 18:08:01 +0000 | [diff] [blame] | 813 | |
Evan Cheng | a956255 | 2008-11-14 20:09:11 +0000 | [diff] [blame] | 814 | def MOVrx : AsI1<0b1101, (outs GPR:$dst), (ins GPR:$src), Pseudo, |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 815 | "mov", " $dst, $src, rrx", |
Evan Cheng | edda31c | 2008-11-05 18:35:52 +0000 | [diff] [blame] | 816 | [(set GPR:$dst, (ARMrrx GPR:$src))]>, UnaryDP; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 817 | |
| 818 | // These aren't really mov instructions, but we have to define them this way |
| 819 | // due to flag operands. |
| 820 | |
Evan Cheng | 071a279 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 821 | let Defs = [CPSR] in { |
Evan Cheng | a956255 | 2008-11-14 20:09:11 +0000 | [diff] [blame] | 822 | def MOVsrl_flag : AI1<0b1101, (outs GPR:$dst), (ins GPR:$src), Pseudo, |
Evan Cheng | fd488ed | 2007-05-29 23:32:06 +0000 | [diff] [blame] | 823 | "mov", "s $dst, $src, lsr #1", |
Evan Cheng | edda31c | 2008-11-05 18:35:52 +0000 | [diff] [blame] | 824 | [(set GPR:$dst, (ARMsrl_flag GPR:$src))]>, UnaryDP; |
Evan Cheng | a956255 | 2008-11-14 20:09:11 +0000 | [diff] [blame] | 825 | def MOVsra_flag : AI1<0b1101, (outs GPR:$dst), (ins GPR:$src), Pseudo, |
Evan Cheng | fd488ed | 2007-05-29 23:32:06 +0000 | [diff] [blame] | 826 | "mov", "s $dst, $src, asr #1", |
Evan Cheng | edda31c | 2008-11-05 18:35:52 +0000 | [diff] [blame] | 827 | [(set GPR:$dst, (ARMsra_flag GPR:$src))]>, UnaryDP; |
Evan Cheng | 071a279 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 828 | } |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 829 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 830 | //===----------------------------------------------------------------------===// |
| 831 | // Extend Instructions. |
| 832 | // |
| 833 | |
| 834 | // Sign extenders |
| 835 | |
Evan Cheng | 97f48c3 | 2008-11-06 22:15:19 +0000 | [diff] [blame] | 836 | defm SXTB : AI_unary_rrot<0b01101010, |
| 837 | "sxtb", UnOpFrag<(sext_inreg node:$Src, i8)>>; |
| 838 | defm SXTH : AI_unary_rrot<0b01101011, |
| 839 | "sxth", UnOpFrag<(sext_inreg node:$Src, i16)>>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 840 | |
Evan Cheng | 97f48c3 | 2008-11-06 22:15:19 +0000 | [diff] [blame] | 841 | defm SXTAB : AI_bin_rrot<0b01101010, |
| 842 | "sxtab", BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS, i8))>>; |
| 843 | defm SXTAH : AI_bin_rrot<0b01101011, |
| 844 | "sxtah", BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS,i16))>>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 845 | |
| 846 | // TODO: SXT(A){B|H}16 |
| 847 | |
| 848 | // Zero extenders |
| 849 | |
| 850 | let AddedComplexity = 16 in { |
Evan Cheng | 97f48c3 | 2008-11-06 22:15:19 +0000 | [diff] [blame] | 851 | defm UXTB : AI_unary_rrot<0b01101110, |
| 852 | "uxtb" , UnOpFrag<(and node:$Src, 0x000000FF)>>; |
| 853 | defm UXTH : AI_unary_rrot<0b01101111, |
| 854 | "uxth" , UnOpFrag<(and node:$Src, 0x0000FFFF)>>; |
| 855 | defm UXTB16 : AI_unary_rrot<0b01101100, |
| 856 | "uxtb16", UnOpFrag<(and node:$Src, 0x00FF00FF)>>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 857 | |
| 858 | def : ARMV6Pat<(and (shl GPR:$Src, 8), 0xFF00FF), |
| 859 | (UXTB16r_rot GPR:$Src, 24)>; |
| 860 | def : ARMV6Pat<(and (srl GPR:$Src, 8), 0xFF00FF), |
| 861 | (UXTB16r_rot GPR:$Src, 8)>; |
| 862 | |
Evan Cheng | 97f48c3 | 2008-11-06 22:15:19 +0000 | [diff] [blame] | 863 | defm UXTAB : AI_bin_rrot<0b01101110, "uxtab", |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 864 | BinOpFrag<(add node:$LHS, (and node:$RHS, 0x00FF))>>; |
Evan Cheng | 97f48c3 | 2008-11-06 22:15:19 +0000 | [diff] [blame] | 865 | defm UXTAH : AI_bin_rrot<0b01101111, "uxtah", |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 866 | BinOpFrag<(add node:$LHS, (and node:$RHS, 0xFFFF))>>; |
Rafael Espindola | 3c000bf | 2006-08-21 22:00:32 +0000 | [diff] [blame] | 867 | } |
| 868 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 869 | // This isn't safe in general, the add is two 16-bit units, not a 32-bit add. |
| 870 | //defm UXTAB16 : xxx<"uxtab16", 0xff00ff>; |
Rafael Espindola | 817e7fd | 2006-09-11 19:24:19 +0000 | [diff] [blame] | 871 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 872 | // TODO: UXT(A){B|H}16 |
| 873 | |
| 874 | //===----------------------------------------------------------------------===// |
| 875 | // Arithmetic Instructions. |
| 876 | // |
| 877 | |
Jim Grosbach | 2642196 | 2008-10-14 20:36:24 +0000 | [diff] [blame] | 878 | defm ADD : AsI1_bin_irs<0b0100, "add", |
Evan Cheng | 7fd7ca4 | 2008-09-17 07:53:38 +0000 | [diff] [blame] | 879 | BinOpFrag<(add node:$LHS, node:$RHS)>>; |
Jim Grosbach | 2642196 | 2008-10-14 20:36:24 +0000 | [diff] [blame] | 880 | defm SUB : AsI1_bin_irs<0b0010, "sub", |
Evan Cheng | 7fd7ca4 | 2008-09-17 07:53:38 +0000 | [diff] [blame] | 881 | BinOpFrag<(sub node:$LHS, node:$RHS)>>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 882 | |
Evan Cheng | c85e832 | 2007-07-05 07:13:32 +0000 | [diff] [blame] | 883 | // ADD and SUB with 's' bit set. |
Jim Grosbach | 2642196 | 2008-10-14 20:36:24 +0000 | [diff] [blame] | 884 | defm ADDS : ASI1_bin_s_irs<0b0100, "add", |
Evan Cheng | 7fd7ca4 | 2008-09-17 07:53:38 +0000 | [diff] [blame] | 885 | BinOpFrag<(addc node:$LHS, node:$RHS)>>; |
Jim Grosbach | 2642196 | 2008-10-14 20:36:24 +0000 | [diff] [blame] | 886 | defm SUBS : ASI1_bin_s_irs<0b0010, "sub", |
Evan Cheng | 7fd7ca4 | 2008-09-17 07:53:38 +0000 | [diff] [blame] | 887 | BinOpFrag<(subc node:$LHS, node:$RHS)>>; |
Evan Cheng | 2c614c5 | 2007-06-06 10:17:05 +0000 | [diff] [blame] | 888 | |
Evan Cheng | c85e832 | 2007-07-05 07:13:32 +0000 | [diff] [blame] | 889 | // FIXME: Do not allow ADC / SBC to be predicated for now. |
Jim Grosbach | 2642196 | 2008-10-14 20:36:24 +0000 | [diff] [blame] | 890 | defm ADC : AsXI1_bin_c_irs<0b0101, "adc", |
Evan Cheng | 7fd7ca4 | 2008-09-17 07:53:38 +0000 | [diff] [blame] | 891 | BinOpFrag<(adde node:$LHS, node:$RHS)>>; |
Jim Grosbach | 2642196 | 2008-10-14 20:36:24 +0000 | [diff] [blame] | 892 | defm SBC : AsXI1_bin_c_irs<0b0110, "sbc", |
Evan Cheng | 7fd7ca4 | 2008-09-17 07:53:38 +0000 | [diff] [blame] | 893 | BinOpFrag<(sube node:$LHS, node:$RHS)>>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 894 | |
Evan Cheng | c85e832 | 2007-07-05 07:13:32 +0000 | [diff] [blame] | 895 | // These don't define reg/reg forms, because they are handled above. |
Evan Cheng | edda31c | 2008-11-05 18:35:52 +0000 | [diff] [blame] | 896 | def RSBri : AsI1<0b0011, (outs GPR:$dst), (ins GPR:$a, so_imm:$b), DPFrm, |
Evan Cheng | 13ab020 | 2007-07-10 18:08:01 +0000 | [diff] [blame] | 897 | "rsb", " $dst, $a, $b", |
| 898 | [(set GPR:$dst, (sub so_imm:$b, GPR:$a))]>; |
| 899 | |
Evan Cheng | edda31c | 2008-11-05 18:35:52 +0000 | [diff] [blame] | 900 | def RSBrs : AsI1<0b0011, (outs GPR:$dst), (ins GPR:$a, so_reg:$b), DPSoRegFrm, |
Evan Cheng | 13ab020 | 2007-07-10 18:08:01 +0000 | [diff] [blame] | 901 | "rsb", " $dst, $a, $b", |
| 902 | [(set GPR:$dst, (sub so_reg:$b, GPR:$a))]>; |
Evan Cheng | c85e832 | 2007-07-05 07:13:32 +0000 | [diff] [blame] | 903 | |
| 904 | // RSB with 's' bit set. |
Evan Cheng | 071a279 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 905 | let Defs = [CPSR] in { |
Evan Cheng | edda31c | 2008-11-05 18:35:52 +0000 | [diff] [blame] | 906 | def RSBSri : AI1<0b0011, (outs GPR:$dst), (ins GPR:$a, so_imm:$b), DPFrm, |
Evan Cheng | c85e832 | 2007-07-05 07:13:32 +0000 | [diff] [blame] | 907 | "rsb", "s $dst, $a, $b", |
Evan Cheng | 071a279 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 908 | [(set GPR:$dst, (subc so_imm:$b, GPR:$a))]>; |
Evan Cheng | edda31c | 2008-11-05 18:35:52 +0000 | [diff] [blame] | 909 | def RSBSrs : AI1<0b0011, (outs GPR:$dst), (ins GPR:$a, so_reg:$b), DPSoRegFrm, |
Evan Cheng | c85e832 | 2007-07-05 07:13:32 +0000 | [diff] [blame] | 910 | "rsb", "s $dst, $a, $b", |
Evan Cheng | 071a279 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 911 | [(set GPR:$dst, (subc so_reg:$b, GPR:$a))]>; |
| 912 | } |
Evan Cheng | c85e832 | 2007-07-05 07:13:32 +0000 | [diff] [blame] | 913 | |
Evan Cheng | 13ab020 | 2007-07-10 18:08:01 +0000 | [diff] [blame] | 914 | // FIXME: Do not allow RSC to be predicated for now. But they can set CPSR. |
Evan Cheng | 071a279 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 915 | let Uses = [CPSR] in { |
Jim Grosbach | 2642196 | 2008-10-14 20:36:24 +0000 | [diff] [blame] | 916 | def RSCri : AXI1<0b0111, (outs GPR:$dst), (ins GPR:$a, so_imm:$b, cc_out:$s), |
Evan Cheng | edda31c | 2008-11-05 18:35:52 +0000 | [diff] [blame] | 917 | DPFrm, "rsc${s} $dst, $a, $b", |
Evan Cheng | 071a279 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 918 | [(set GPR:$dst, (sube so_imm:$b, GPR:$a))]>; |
Jim Grosbach | 2642196 | 2008-10-14 20:36:24 +0000 | [diff] [blame] | 919 | def RSCrs : AXI1<0b0111, (outs GPR:$dst), (ins GPR:$a, so_reg:$b, cc_out:$s), |
Evan Cheng | edda31c | 2008-11-05 18:35:52 +0000 | [diff] [blame] | 920 | DPSoRegFrm, "rsc${s} $dst, $a, $b", |
Evan Cheng | 071a279 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 921 | [(set GPR:$dst, (sube so_reg:$b, GPR:$a))]>; |
| 922 | } |
Evan Cheng | 2c614c5 | 2007-06-06 10:17:05 +0000 | [diff] [blame] | 923 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 924 | // (sub X, imm) gets canonicalized to (add X, -imm). Match this form. |
| 925 | def : ARMPat<(add GPR:$src, so_imm_neg:$imm), |
| 926 | (SUBri GPR:$src, so_imm_neg:$imm)>; |
| 927 | |
| 928 | //def : ARMPat<(addc GPR:$src, so_imm_neg:$imm), |
| 929 | // (SUBSri GPR:$src, so_imm_neg:$imm)>; |
| 930 | //def : ARMPat<(adde GPR:$src, so_imm_neg:$imm), |
| 931 | // (SBCri GPR:$src, so_imm_neg:$imm)>; |
| 932 | |
| 933 | // Note: These are implemented in C++ code, because they have to generate |
| 934 | // ADD/SUBrs instructions, which use a complex pattern that a xform function |
| 935 | // cannot produce. |
| 936 | // (mul X, 2^n+1) -> (add (X << n), X) |
| 937 | // (mul X, 2^n-1) -> (rsb X, (X << n)) |
| 938 | |
| 939 | |
| 940 | //===----------------------------------------------------------------------===// |
| 941 | // Bitwise Instructions. |
| 942 | // |
| 943 | |
Jim Grosbach | 2642196 | 2008-10-14 20:36:24 +0000 | [diff] [blame] | 944 | defm AND : AsI1_bin_irs<0b0000, "and", |
Evan Cheng | 7fd7ca4 | 2008-09-17 07:53:38 +0000 | [diff] [blame] | 945 | BinOpFrag<(and node:$LHS, node:$RHS)>>; |
Jim Grosbach | 2642196 | 2008-10-14 20:36:24 +0000 | [diff] [blame] | 946 | defm ORR : AsI1_bin_irs<0b1100, "orr", |
Evan Cheng | 7fd7ca4 | 2008-09-17 07:53:38 +0000 | [diff] [blame] | 947 | BinOpFrag<(or node:$LHS, node:$RHS)>>; |
Jim Grosbach | 2642196 | 2008-10-14 20:36:24 +0000 | [diff] [blame] | 948 | defm EOR : AsI1_bin_irs<0b0001, "eor", |
Evan Cheng | 7fd7ca4 | 2008-09-17 07:53:38 +0000 | [diff] [blame] | 949 | BinOpFrag<(xor node:$LHS, node:$RHS)>>; |
Jim Grosbach | 2642196 | 2008-10-14 20:36:24 +0000 | [diff] [blame] | 950 | defm BIC : AsI1_bin_irs<0b1110, "bic", |
Evan Cheng | 7fd7ca4 | 2008-09-17 07:53:38 +0000 | [diff] [blame] | 951 | BinOpFrag<(and node:$LHS, (not node:$RHS))>>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 952 | |
Evan Cheng | edda31c | 2008-11-05 18:35:52 +0000 | [diff] [blame] | 953 | def MVNr : AsI1<0b1111, (outs GPR:$dst), (ins GPR:$src), DPFrm, |
| 954 | "mvn", " $dst, $src", |
| 955 | [(set GPR:$dst, (not GPR:$src))]>, UnaryDP; |
| 956 | def MVNs : AsI1<0b1111, (outs GPR:$dst), (ins so_reg:$src), DPSoRegFrm, |
| 957 | "mvn", " $dst, $src", |
| 958 | [(set GPR:$dst, (not so_reg:$src))]>, UnaryDP; |
Evan Cheng | b3379fb | 2009-02-05 08:42:55 +0000 | [diff] [blame] | 959 | let isReMaterializable = 1, isAsCheapAsAMove = 1 in |
Evan Cheng | edda31c | 2008-11-05 18:35:52 +0000 | [diff] [blame] | 960 | def MVNi : AsI1<0b1111, (outs GPR:$dst), (ins so_imm:$imm), DPFrm, |
| 961 | "mvn", " $dst, $imm", |
| 962 | [(set GPR:$dst, so_imm_not:$imm)]>,UnaryDP; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 963 | |
| 964 | def : ARMPat<(and GPR:$src, so_imm_not:$imm), |
| 965 | (BICri GPR:$src, so_imm_not:$imm)>; |
| 966 | |
| 967 | //===----------------------------------------------------------------------===// |
| 968 | // Multiply Instructions. |
| 969 | // |
| 970 | |
Evan Cheng | fbc9d41 | 2008-11-06 01:21:28 +0000 | [diff] [blame] | 971 | def MUL : AsMul1I<0b0000000, (outs GPR:$dst), (ins GPR:$a, GPR:$b), |
Evan Cheng | 12c3a53 | 2008-11-06 17:48:05 +0000 | [diff] [blame] | 972 | "mul", " $dst, $a, $b", |
| 973 | [(set GPR:$dst, (mul GPR:$a, GPR:$b))]>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 974 | |
Evan Cheng | fbc9d41 | 2008-11-06 01:21:28 +0000 | [diff] [blame] | 975 | def MLA : AsMul1I<0b0000001, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c), |
Evan Cheng | 12c3a53 | 2008-11-06 17:48:05 +0000 | [diff] [blame] | 976 | "mla", " $dst, $a, $b, $c", |
| 977 | [(set GPR:$dst, (add (mul GPR:$a, GPR:$b), GPR:$c))]>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 978 | |
| 979 | // Extra precision multiplies with low / high results |
Evan Cheng | cd799b9 | 2009-06-12 20:46:18 +0000 | [diff] [blame] | 980 | let neverHasSideEffects = 1 in { |
Evan Cheng | fbc9d41 | 2008-11-06 01:21:28 +0000 | [diff] [blame] | 981 | def SMULL : AsMul1I<0b0000110, (outs GPR:$ldst, GPR:$hdst), |
| 982 | (ins GPR:$a, GPR:$b), |
| 983 | "smull", " $ldst, $hdst, $a, $b", []>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 984 | |
Evan Cheng | fbc9d41 | 2008-11-06 01:21:28 +0000 | [diff] [blame] | 985 | def UMULL : AsMul1I<0b0000100, (outs GPR:$ldst, GPR:$hdst), |
| 986 | (ins GPR:$a, GPR:$b), |
| 987 | "umull", " $ldst, $hdst, $a, $b", []>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 988 | |
| 989 | // Multiply + accumulate |
Evan Cheng | fbc9d41 | 2008-11-06 01:21:28 +0000 | [diff] [blame] | 990 | def SMLAL : AsMul1I<0b0000111, (outs GPR:$ldst, GPR:$hdst), |
| 991 | (ins GPR:$a, GPR:$b), |
| 992 | "smlal", " $ldst, $hdst, $a, $b", []>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 993 | |
Evan Cheng | fbc9d41 | 2008-11-06 01:21:28 +0000 | [diff] [blame] | 994 | def UMLAL : AsMul1I<0b0000101, (outs GPR:$ldst, GPR:$hdst), |
| 995 | (ins GPR:$a, GPR:$b), |
| 996 | "umlal", " $ldst, $hdst, $a, $b", []>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 997 | |
Evan Cheng | fbc9d41 | 2008-11-06 01:21:28 +0000 | [diff] [blame] | 998 | def UMAAL : AMul1I <0b0000010, (outs GPR:$ldst, GPR:$hdst), |
| 999 | (ins GPR:$a, GPR:$b), |
| 1000 | "umaal", " $ldst, $hdst, $a, $b", []>, |
| 1001 | Requires<[IsARM, HasV6]>; |
Evan Cheng | cd799b9 | 2009-06-12 20:46:18 +0000 | [diff] [blame] | 1002 | } // neverHasSideEffects |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1003 | |
| 1004 | // Most significant word multiply |
Evan Cheng | fbc9d41 | 2008-11-06 01:21:28 +0000 | [diff] [blame] | 1005 | def SMMUL : AMul2I <0b0111010, (outs GPR:$dst), (ins GPR:$a, GPR:$b), |
Evan Cheng | 13ab020 | 2007-07-10 18:08:01 +0000 | [diff] [blame] | 1006 | "smmul", " $dst, $a, $b", |
| 1007 | [(set GPR:$dst, (mulhs GPR:$a, GPR:$b))]>, |
Evan Cheng | fbc9d41 | 2008-11-06 01:21:28 +0000 | [diff] [blame] | 1008 | Requires<[IsARM, HasV6]> { |
| 1009 | let Inst{7-4} = 0b0001; |
| 1010 | let Inst{15-12} = 0b1111; |
| 1011 | } |
Evan Cheng | 13ab020 | 2007-07-10 18:08:01 +0000 | [diff] [blame] | 1012 | |
Evan Cheng | fbc9d41 | 2008-11-06 01:21:28 +0000 | [diff] [blame] | 1013 | def SMMLA : AMul2I <0b0111010, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c), |
Evan Cheng | 13ab020 | 2007-07-10 18:08:01 +0000 | [diff] [blame] | 1014 | "smmla", " $dst, $a, $b, $c", |
| 1015 | [(set GPR:$dst, (add (mulhs GPR:$a, GPR:$b), GPR:$c))]>, |
Evan Cheng | fbc9d41 | 2008-11-06 01:21:28 +0000 | [diff] [blame] | 1016 | Requires<[IsARM, HasV6]> { |
| 1017 | let Inst{7-4} = 0b0001; |
| 1018 | } |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1019 | |
| 1020 | |
Evan Cheng | fbc9d41 | 2008-11-06 01:21:28 +0000 | [diff] [blame] | 1021 | def SMMLS : AMul2I <0b0111010, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c), |
Evan Cheng | 44bec52 | 2007-05-15 01:29:07 +0000 | [diff] [blame] | 1022 | "smmls", " $dst, $a, $b, $c", |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1023 | [(set GPR:$dst, (sub GPR:$c, (mulhs GPR:$a, GPR:$b)))]>, |
Evan Cheng | fbc9d41 | 2008-11-06 01:21:28 +0000 | [diff] [blame] | 1024 | Requires<[IsARM, HasV6]> { |
| 1025 | let Inst{7-4} = 0b1101; |
| 1026 | } |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1027 | |
Raul Herbster | 37fb5b1 | 2007-08-30 23:25:47 +0000 | [diff] [blame] | 1028 | multiclass AI_smul<string opc, PatFrag opnode> { |
Evan Cheng | eb4f52e | 2008-11-06 03:35:07 +0000 | [diff] [blame] | 1029 | def BB : AMulxyI<0b0001011, (outs GPR:$dst), (ins GPR:$a, GPR:$b), |
Evan Cheng | 44bec52 | 2007-05-15 01:29:07 +0000 | [diff] [blame] | 1030 | !strconcat(opc, "bb"), " $dst, $a, $b", |
Evan Cheng | 34b12d2 | 2007-01-19 20:27:35 +0000 | [diff] [blame] | 1031 | [(set GPR:$dst, (opnode (sext_inreg GPR:$a, i16), |
| 1032 | (sext_inreg GPR:$b, i16)))]>, |
Evan Cheng | eb4f52e | 2008-11-06 03:35:07 +0000 | [diff] [blame] | 1033 | Requires<[IsARM, HasV5TE]> { |
| 1034 | let Inst{5} = 0; |
| 1035 | let Inst{6} = 0; |
| 1036 | } |
Raul Herbster | 37fb5b1 | 2007-08-30 23:25:47 +0000 | [diff] [blame] | 1037 | |
Evan Cheng | eb4f52e | 2008-11-06 03:35:07 +0000 | [diff] [blame] | 1038 | def BT : AMulxyI<0b0001011, (outs GPR:$dst), (ins GPR:$a, GPR:$b), |
Evan Cheng | 44bec52 | 2007-05-15 01:29:07 +0000 | [diff] [blame] | 1039 | !strconcat(opc, "bt"), " $dst, $a, $b", |
Evan Cheng | 34b12d2 | 2007-01-19 20:27:35 +0000 | [diff] [blame] | 1040 | [(set GPR:$dst, (opnode (sext_inreg GPR:$a, i16), |
| 1041 | (sra GPR:$b, 16)))]>, |
Evan Cheng | eb4f52e | 2008-11-06 03:35:07 +0000 | [diff] [blame] | 1042 | Requires<[IsARM, HasV5TE]> { |
| 1043 | let Inst{5} = 0; |
| 1044 | let Inst{6} = 1; |
| 1045 | } |
Raul Herbster | 37fb5b1 | 2007-08-30 23:25:47 +0000 | [diff] [blame] | 1046 | |
Evan Cheng | eb4f52e | 2008-11-06 03:35:07 +0000 | [diff] [blame] | 1047 | def TB : AMulxyI<0b0001011, (outs GPR:$dst), (ins GPR:$a, GPR:$b), |
Evan Cheng | 44bec52 | 2007-05-15 01:29:07 +0000 | [diff] [blame] | 1048 | !strconcat(opc, "tb"), " $dst, $a, $b", |
Evan Cheng | 34b12d2 | 2007-01-19 20:27:35 +0000 | [diff] [blame] | 1049 | [(set GPR:$dst, (opnode (sra GPR:$a, 16), |
| 1050 | (sext_inreg GPR:$b, i16)))]>, |
Evan Cheng | eb4f52e | 2008-11-06 03:35:07 +0000 | [diff] [blame] | 1051 | Requires<[IsARM, HasV5TE]> { |
| 1052 | let Inst{5} = 1; |
| 1053 | let Inst{6} = 0; |
| 1054 | } |
Raul Herbster | 37fb5b1 | 2007-08-30 23:25:47 +0000 | [diff] [blame] | 1055 | |
Evan Cheng | eb4f52e | 2008-11-06 03:35:07 +0000 | [diff] [blame] | 1056 | def TT : AMulxyI<0b0001011, (outs GPR:$dst), (ins GPR:$a, GPR:$b), |
Evan Cheng | 44bec52 | 2007-05-15 01:29:07 +0000 | [diff] [blame] | 1057 | !strconcat(opc, "tt"), " $dst, $a, $b", |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1058 | [(set GPR:$dst, (opnode (sra GPR:$a, 16), |
| 1059 | (sra GPR:$b, 16)))]>, |
Evan Cheng | eb4f52e | 2008-11-06 03:35:07 +0000 | [diff] [blame] | 1060 | Requires<[IsARM, HasV5TE]> { |
| 1061 | let Inst{5} = 1; |
| 1062 | let Inst{6} = 1; |
| 1063 | } |
Raul Herbster | 37fb5b1 | 2007-08-30 23:25:47 +0000 | [diff] [blame] | 1064 | |
Evan Cheng | eb4f52e | 2008-11-06 03:35:07 +0000 | [diff] [blame] | 1065 | def WB : AMulxyI<0b0001001, (outs GPR:$dst), (ins GPR:$a, GPR:$b), |
Evan Cheng | 44bec52 | 2007-05-15 01:29:07 +0000 | [diff] [blame] | 1066 | !strconcat(opc, "wb"), " $dst, $a, $b", |
Evan Cheng | 34b12d2 | 2007-01-19 20:27:35 +0000 | [diff] [blame] | 1067 | [(set GPR:$dst, (sra (opnode GPR:$a, |
| 1068 | (sext_inreg GPR:$b, i16)), 16))]>, |
Evan Cheng | eb4f52e | 2008-11-06 03:35:07 +0000 | [diff] [blame] | 1069 | Requires<[IsARM, HasV5TE]> { |
| 1070 | let Inst{5} = 1; |
| 1071 | let Inst{6} = 0; |
| 1072 | } |
Raul Herbster | 37fb5b1 | 2007-08-30 23:25:47 +0000 | [diff] [blame] | 1073 | |
Evan Cheng | eb4f52e | 2008-11-06 03:35:07 +0000 | [diff] [blame] | 1074 | def WT : AMulxyI<0b0001001, (outs GPR:$dst), (ins GPR:$a, GPR:$b), |
Evan Cheng | 44bec52 | 2007-05-15 01:29:07 +0000 | [diff] [blame] | 1075 | !strconcat(opc, "wt"), " $dst, $a, $b", |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1076 | [(set GPR:$dst, (sra (opnode GPR:$a, |
| 1077 | (sra GPR:$b, 16)), 16))]>, |
Evan Cheng | eb4f52e | 2008-11-06 03:35:07 +0000 | [diff] [blame] | 1078 | Requires<[IsARM, HasV5TE]> { |
| 1079 | let Inst{5} = 1; |
| 1080 | let Inst{6} = 1; |
| 1081 | } |
Rafael Espindola | bec2e38 | 2006-10-16 16:33:29 +0000 | [diff] [blame] | 1082 | } |
| 1083 | |
Raul Herbster | 37fb5b1 | 2007-08-30 23:25:47 +0000 | [diff] [blame] | 1084 | |
| 1085 | multiclass AI_smla<string opc, PatFrag opnode> { |
Evan Cheng | eb4f52e | 2008-11-06 03:35:07 +0000 | [diff] [blame] | 1086 | def BB : AMulxyI<0b0001000, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc), |
Evan Cheng | 44bec52 | 2007-05-15 01:29:07 +0000 | [diff] [blame] | 1087 | !strconcat(opc, "bb"), " $dst, $a, $b, $acc", |
Evan Cheng | 34b12d2 | 2007-01-19 20:27:35 +0000 | [diff] [blame] | 1088 | [(set GPR:$dst, (add GPR:$acc, |
| 1089 | (opnode (sext_inreg GPR:$a, i16), |
| 1090 | (sext_inreg GPR:$b, i16))))]>, |
Evan Cheng | eb4f52e | 2008-11-06 03:35:07 +0000 | [diff] [blame] | 1091 | Requires<[IsARM, HasV5TE]> { |
| 1092 | let Inst{5} = 0; |
| 1093 | let Inst{6} = 0; |
| 1094 | } |
Raul Herbster | 37fb5b1 | 2007-08-30 23:25:47 +0000 | [diff] [blame] | 1095 | |
Evan Cheng | eb4f52e | 2008-11-06 03:35:07 +0000 | [diff] [blame] | 1096 | def BT : AMulxyI<0b0001000, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc), |
Evan Cheng | 44bec52 | 2007-05-15 01:29:07 +0000 | [diff] [blame] | 1097 | !strconcat(opc, "bt"), " $dst, $a, $b, $acc", |
Evan Cheng | 34b12d2 | 2007-01-19 20:27:35 +0000 | [diff] [blame] | 1098 | [(set GPR:$dst, (add GPR:$acc, (opnode (sext_inreg GPR:$a, i16), |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1099 | (sra GPR:$b, 16))))]>, |
Evan Cheng | eb4f52e | 2008-11-06 03:35:07 +0000 | [diff] [blame] | 1100 | Requires<[IsARM, HasV5TE]> { |
| 1101 | let Inst{5} = 0; |
| 1102 | let Inst{6} = 1; |
| 1103 | } |
Raul Herbster | 37fb5b1 | 2007-08-30 23:25:47 +0000 | [diff] [blame] | 1104 | |
Evan Cheng | eb4f52e | 2008-11-06 03:35:07 +0000 | [diff] [blame] | 1105 | def TB : AMulxyI<0b0001000, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc), |
Evan Cheng | 44bec52 | 2007-05-15 01:29:07 +0000 | [diff] [blame] | 1106 | !strconcat(opc, "tb"), " $dst, $a, $b, $acc", |
Evan Cheng | 34b12d2 | 2007-01-19 20:27:35 +0000 | [diff] [blame] | 1107 | [(set GPR:$dst, (add GPR:$acc, (opnode (sra GPR:$a, 16), |
| 1108 | (sext_inreg GPR:$b, i16))))]>, |
Evan Cheng | eb4f52e | 2008-11-06 03:35:07 +0000 | [diff] [blame] | 1109 | Requires<[IsARM, HasV5TE]> { |
| 1110 | let Inst{5} = 1; |
| 1111 | let Inst{6} = 0; |
| 1112 | } |
Raul Herbster | 37fb5b1 | 2007-08-30 23:25:47 +0000 | [diff] [blame] | 1113 | |
Evan Cheng | eb4f52e | 2008-11-06 03:35:07 +0000 | [diff] [blame] | 1114 | def TT : AMulxyI<0b0001000, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc), |
Evan Cheng | 44bec52 | 2007-05-15 01:29:07 +0000 | [diff] [blame] | 1115 | !strconcat(opc, "tt"), " $dst, $a, $b, $acc", |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1116 | [(set GPR:$dst, (add GPR:$acc, (opnode (sra GPR:$a, 16), |
| 1117 | (sra GPR:$b, 16))))]>, |
Evan Cheng | eb4f52e | 2008-11-06 03:35:07 +0000 | [diff] [blame] | 1118 | Requires<[IsARM, HasV5TE]> { |
| 1119 | let Inst{5} = 1; |
| 1120 | let Inst{6} = 1; |
| 1121 | } |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1122 | |
Evan Cheng | eb4f52e | 2008-11-06 03:35:07 +0000 | [diff] [blame] | 1123 | def WB : AMulxyI<0b0001001, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc), |
Evan Cheng | 44bec52 | 2007-05-15 01:29:07 +0000 | [diff] [blame] | 1124 | !strconcat(opc, "wb"), " $dst, $a, $b, $acc", |
Evan Cheng | 34b12d2 | 2007-01-19 20:27:35 +0000 | [diff] [blame] | 1125 | [(set GPR:$dst, (add GPR:$acc, (sra (opnode GPR:$a, |
| 1126 | (sext_inreg GPR:$b, i16)), 16)))]>, |
Evan Cheng | eb4f52e | 2008-11-06 03:35:07 +0000 | [diff] [blame] | 1127 | Requires<[IsARM, HasV5TE]> { |
| 1128 | let Inst{5} = 0; |
| 1129 | let Inst{6} = 0; |
| 1130 | } |
Raul Herbster | 37fb5b1 | 2007-08-30 23:25:47 +0000 | [diff] [blame] | 1131 | |
Evan Cheng | eb4f52e | 2008-11-06 03:35:07 +0000 | [diff] [blame] | 1132 | def WT : AMulxyI<0b0001001, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc), |
Evan Cheng | 44bec52 | 2007-05-15 01:29:07 +0000 | [diff] [blame] | 1133 | !strconcat(opc, "wt"), " $dst, $a, $b, $acc", |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1134 | [(set GPR:$dst, (add GPR:$acc, (sra (opnode GPR:$a, |
| 1135 | (sra GPR:$b, 16)), 16)))]>, |
Evan Cheng | eb4f52e | 2008-11-06 03:35:07 +0000 | [diff] [blame] | 1136 | Requires<[IsARM, HasV5TE]> { |
| 1137 | let Inst{5} = 0; |
| 1138 | let Inst{6} = 1; |
| 1139 | } |
Rafael Espindola | 70673a1 | 2006-10-18 16:20:57 +0000 | [diff] [blame] | 1140 | } |
Rafael Espindola | 5c2aa0a | 2006-09-08 12:47:03 +0000 | [diff] [blame] | 1141 | |
Raul Herbster | 37fb5b1 | 2007-08-30 23:25:47 +0000 | [diff] [blame] | 1142 | defm SMUL : AI_smul<"smul", BinOpFrag<(mul node:$LHS, node:$RHS)>>; |
| 1143 | defm SMLA : AI_smla<"smla", BinOpFrag<(mul node:$LHS, node:$RHS)>>; |
Rafael Espindola | 2718519 | 2006-09-29 21:20:16 +0000 | [diff] [blame] | 1144 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1145 | // TODO: Halfword multiple accumulate long: SMLAL<x><y> |
| 1146 | // TODO: Dual halfword multiple: SMUAD, SMUSD, SMLAD, SMLSD, SMLALD, SMLSLD |
Rafael Espindola | 42b62f3 | 2006-10-13 13:14:59 +0000 | [diff] [blame] | 1147 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1148 | //===----------------------------------------------------------------------===// |
| 1149 | // Misc. Arithmetic Instructions. |
| 1150 | // |
Rafael Espindola | 0d9fe76 | 2006-10-10 16:33:47 +0000 | [diff] [blame] | 1151 | |
Evan Cheng | 8b59db3 | 2008-11-07 01:41:35 +0000 | [diff] [blame] | 1152 | def CLZ : AMiscA1I<0b000010110, (outs GPR:$dst), (ins GPR:$src), |
Evan Cheng | 44bec52 | 2007-05-15 01:29:07 +0000 | [diff] [blame] | 1153 | "clz", " $dst, $src", |
Evan Cheng | 8b59db3 | 2008-11-07 01:41:35 +0000 | [diff] [blame] | 1154 | [(set GPR:$dst, (ctlz GPR:$src))]>, Requires<[IsARM, HasV5T]> { |
| 1155 | let Inst{7-4} = 0b0001; |
| 1156 | let Inst{11-8} = 0b1111; |
| 1157 | let Inst{19-16} = 0b1111; |
| 1158 | } |
Rafael Espindola | 199dd67 | 2006-10-17 13:13:23 +0000 | [diff] [blame] | 1159 | |
Evan Cheng | 8b59db3 | 2008-11-07 01:41:35 +0000 | [diff] [blame] | 1160 | def REV : AMiscA1I<0b01101011, (outs GPR:$dst), (ins GPR:$src), |
Evan Cheng | 44bec52 | 2007-05-15 01:29:07 +0000 | [diff] [blame] | 1161 | "rev", " $dst, $src", |
Evan Cheng | 8b59db3 | 2008-11-07 01:41:35 +0000 | [diff] [blame] | 1162 | [(set GPR:$dst, (bswap GPR:$src))]>, Requires<[IsARM, HasV6]> { |
| 1163 | let Inst{7-4} = 0b0011; |
| 1164 | let Inst{11-8} = 0b1111; |
| 1165 | let Inst{19-16} = 0b1111; |
| 1166 | } |
Rafael Espindola | 199dd67 | 2006-10-17 13:13:23 +0000 | [diff] [blame] | 1167 | |
Evan Cheng | 8b59db3 | 2008-11-07 01:41:35 +0000 | [diff] [blame] | 1168 | def REV16 : AMiscA1I<0b01101011, (outs GPR:$dst), (ins GPR:$src), |
Evan Cheng | 44bec52 | 2007-05-15 01:29:07 +0000 | [diff] [blame] | 1169 | "rev16", " $dst, $src", |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1170 | [(set GPR:$dst, |
| 1171 | (or (and (srl GPR:$src, 8), 0xFF), |
| 1172 | (or (and (shl GPR:$src, 8), 0xFF00), |
| 1173 | (or (and (srl GPR:$src, 8), 0xFF0000), |
| 1174 | (and (shl GPR:$src, 8), 0xFF000000)))))]>, |
Evan Cheng | 8b59db3 | 2008-11-07 01:41:35 +0000 | [diff] [blame] | 1175 | Requires<[IsARM, HasV6]> { |
| 1176 | let Inst{7-4} = 0b1011; |
| 1177 | let Inst{11-8} = 0b1111; |
| 1178 | let Inst{19-16} = 0b1111; |
| 1179 | } |
Rafael Espindola | 2718519 | 2006-09-29 21:20:16 +0000 | [diff] [blame] | 1180 | |
Evan Cheng | 8b59db3 | 2008-11-07 01:41:35 +0000 | [diff] [blame] | 1181 | def REVSH : AMiscA1I<0b01101111, (outs GPR:$dst), (ins GPR:$src), |
Evan Cheng | 44bec52 | 2007-05-15 01:29:07 +0000 | [diff] [blame] | 1182 | "revsh", " $dst, $src", |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1183 | [(set GPR:$dst, |
| 1184 | (sext_inreg |
Chris Lattner | 120fba9 | 2007-04-17 22:39:58 +0000 | [diff] [blame] | 1185 | (or (srl (and GPR:$src, 0xFF00), 8), |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1186 | (shl GPR:$src, 8)), i16))]>, |
Evan Cheng | 8b59db3 | 2008-11-07 01:41:35 +0000 | [diff] [blame] | 1187 | Requires<[IsARM, HasV6]> { |
| 1188 | let Inst{7-4} = 0b1011; |
| 1189 | let Inst{11-8} = 0b1111; |
| 1190 | let Inst{19-16} = 0b1111; |
| 1191 | } |
Rafael Espindola | 2718519 | 2006-09-29 21:20:16 +0000 | [diff] [blame] | 1192 | |
Evan Cheng | 8b59db3 | 2008-11-07 01:41:35 +0000 | [diff] [blame] | 1193 | def PKHBT : AMiscA1I<0b01101000, (outs GPR:$dst), |
| 1194 | (ins GPR:$src1, GPR:$src2, i32imm:$shamt), |
| 1195 | "pkhbt", " $dst, $src1, $src2, LSL $shamt", |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1196 | [(set GPR:$dst, (or (and GPR:$src1, 0xFFFF), |
| 1197 | (and (shl GPR:$src2, (i32 imm:$shamt)), |
| 1198 | 0xFFFF0000)))]>, |
Evan Cheng | 8b59db3 | 2008-11-07 01:41:35 +0000 | [diff] [blame] | 1199 | Requires<[IsARM, HasV6]> { |
| 1200 | let Inst{6-4} = 0b001; |
| 1201 | } |
Rafael Espindola | 2718519 | 2006-09-29 21:20:16 +0000 | [diff] [blame] | 1202 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1203 | // Alternate cases for PKHBT where identities eliminate some nodes. |
| 1204 | def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF), (and GPR:$src2, 0xFFFF0000)), |
| 1205 | (PKHBT GPR:$src1, GPR:$src2, 0)>; |
| 1206 | def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF), (shl GPR:$src2, imm16_31:$shamt)), |
| 1207 | (PKHBT GPR:$src1, GPR:$src2, imm16_31:$shamt)>; |
Rafael Espindola | 9e071f0 | 2006-10-02 19:30:56 +0000 | [diff] [blame] | 1208 | |
Rafael Espindola | a284584 | 2006-10-05 16:48:49 +0000 | [diff] [blame] | 1209 | |
Evan Cheng | 8b59db3 | 2008-11-07 01:41:35 +0000 | [diff] [blame] | 1210 | def PKHTB : AMiscA1I<0b01101000, (outs GPR:$dst), |
| 1211 | (ins GPR:$src1, GPR:$src2, i32imm:$shamt), |
| 1212 | "pkhtb", " $dst, $src1, $src2, ASR $shamt", |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1213 | [(set GPR:$dst, (or (and GPR:$src1, 0xFFFF0000), |
| 1214 | (and (sra GPR:$src2, imm16_31:$shamt), |
Evan Cheng | 8b59db3 | 2008-11-07 01:41:35 +0000 | [diff] [blame] | 1215 | 0xFFFF)))]>, Requires<[IsARM, HasV6]> { |
| 1216 | let Inst{6-4} = 0b101; |
| 1217 | } |
Rafael Espindola | 9e071f0 | 2006-10-02 19:30:56 +0000 | [diff] [blame] | 1218 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1219 | // Alternate cases for PKHTB where identities eliminate some nodes. Note that |
| 1220 | // a shift amount of 0 is *not legal* here, it is PKHBT instead. |
| 1221 | def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF0000), (srl GPR:$src2, 16)), |
| 1222 | (PKHTB GPR:$src1, GPR:$src2, 16)>; |
| 1223 | def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF0000), |
| 1224 | (and (srl GPR:$src2, imm1_15:$shamt), 0xFFFF)), |
| 1225 | (PKHTB GPR:$src1, GPR:$src2, imm1_15:$shamt)>; |
Rafael Espindola | b47e1d0 | 2006-10-10 18:55:14 +0000 | [diff] [blame] | 1226 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1227 | //===----------------------------------------------------------------------===// |
| 1228 | // Comparison Instructions... |
| 1229 | // |
Rafael Espindola | b47e1d0 | 2006-10-10 18:55:14 +0000 | [diff] [blame] | 1230 | |
Jim Grosbach | 2642196 | 2008-10-14 20:36:24 +0000 | [diff] [blame] | 1231 | defm CMP : AI1_cmp_irs<0b1010, "cmp", |
Evan Cheng | 0ff94f7 | 2007-08-07 01:37:15 +0000 | [diff] [blame] | 1232 | BinOpFrag<(ARMcmp node:$LHS, node:$RHS)>>; |
Jim Grosbach | 2642196 | 2008-10-14 20:36:24 +0000 | [diff] [blame] | 1233 | defm CMN : AI1_cmp_irs<0b1011, "cmn", |
Evan Cheng | 0ff94f7 | 2007-08-07 01:37:15 +0000 | [diff] [blame] | 1234 | BinOpFrag<(ARMcmp node:$LHS,(ineg node:$RHS))>>; |
Rafael Espindola | e5bbd6d | 2006-10-07 14:24:52 +0000 | [diff] [blame] | 1235 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1236 | // Note that TST/TEQ don't set all the same flags that CMP does! |
Evan Cheng | d87293c | 2008-11-06 08:47:38 +0000 | [diff] [blame] | 1237 | defm TST : AI1_cmp_irs<0b1000, "tst", |
Evan Cheng | 0ff94f7 | 2007-08-07 01:37:15 +0000 | [diff] [blame] | 1238 | BinOpFrag<(ARMcmpNZ (and node:$LHS, node:$RHS), 0)>>; |
Evan Cheng | d87293c | 2008-11-06 08:47:38 +0000 | [diff] [blame] | 1239 | defm TEQ : AI1_cmp_irs<0b1001, "teq", |
Evan Cheng | 0ff94f7 | 2007-08-07 01:37:15 +0000 | [diff] [blame] | 1240 | BinOpFrag<(ARMcmpNZ (xor node:$LHS, node:$RHS), 0)>>; |
Lauro Ramos Venancio | 9996663 | 2007-04-02 01:30:03 +0000 | [diff] [blame] | 1241 | |
Jim Grosbach | 2642196 | 2008-10-14 20:36:24 +0000 | [diff] [blame] | 1242 | defm CMPnz : AI1_cmp_irs<0b1010, "cmp", |
Evan Cheng | 0ff94f7 | 2007-08-07 01:37:15 +0000 | [diff] [blame] | 1243 | BinOpFrag<(ARMcmpNZ node:$LHS, node:$RHS)>>; |
Jim Grosbach | 2642196 | 2008-10-14 20:36:24 +0000 | [diff] [blame] | 1244 | defm CMNnz : AI1_cmp_irs<0b1011, "cmn", |
Evan Cheng | 0ff94f7 | 2007-08-07 01:37:15 +0000 | [diff] [blame] | 1245 | BinOpFrag<(ARMcmpNZ node:$LHS,(ineg node:$RHS))>>; |
Evan Cheng | 2c614c5 | 2007-06-06 10:17:05 +0000 | [diff] [blame] | 1246 | |
| 1247 | def : ARMPat<(ARMcmp GPR:$src, so_imm_neg:$imm), |
| 1248 | (CMNri GPR:$src, so_imm_neg:$imm)>; |
Lauro Ramos Venancio | 9996663 | 2007-04-02 01:30:03 +0000 | [diff] [blame] | 1249 | |
| 1250 | def : ARMPat<(ARMcmpNZ GPR:$src, so_imm_neg:$imm), |
| 1251 | (CMNri GPR:$src, so_imm_neg:$imm)>; |
| 1252 | |
Rafael Espindola | e5bbd6d | 2006-10-07 14:24:52 +0000 | [diff] [blame] | 1253 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1254 | // Conditional moves |
Evan Cheng | c85e832 | 2007-07-05 07:13:32 +0000 | [diff] [blame] | 1255 | // FIXME: should be able to write a pattern for ARMcmov, but can't use |
| 1256 | // a two-value operand where a dag node expects two operands. :( |
Evan Cheng | d87293c | 2008-11-06 08:47:38 +0000 | [diff] [blame] | 1257 | def MOVCCr : AI1<0b1101, (outs GPR:$dst), (ins GPR:$false, GPR:$true), DPFrm, |
Evan Cheng | edda31c | 2008-11-05 18:35:52 +0000 | [diff] [blame] | 1258 | "mov", " $dst, $true", |
Evan Cheng | c85e832 | 2007-07-05 07:13:32 +0000 | [diff] [blame] | 1259 | [/*(set GPR:$dst, (ARMcmov GPR:$false, GPR:$true, imm:$cc, CCR:$ccr))*/]>, |
Evan Cheng | d87293c | 2008-11-06 08:47:38 +0000 | [diff] [blame] | 1260 | RegConstraint<"$false = $dst">, UnaryDP; |
Rafael Espindola | 493a7fc | 2006-10-10 20:38:57 +0000 | [diff] [blame] | 1261 | |
Evan Cheng | d87293c | 2008-11-06 08:47:38 +0000 | [diff] [blame] | 1262 | def MOVCCs : AI1<0b1101, (outs GPR:$dst), |
| 1263 | (ins GPR:$false, so_reg:$true), DPSoRegFrm, |
Evan Cheng | edda31c | 2008-11-05 18:35:52 +0000 | [diff] [blame] | 1264 | "mov", " $dst, $true", |
Evan Cheng | c85e832 | 2007-07-05 07:13:32 +0000 | [diff] [blame] | 1265 | [/*(set GPR:$dst, (ARMcmov GPR:$false, so_reg:$true, imm:$cc, CCR:$ccr))*/]>, |
Evan Cheng | edda31c | 2008-11-05 18:35:52 +0000 | [diff] [blame] | 1266 | RegConstraint<"$false = $dst">, UnaryDP; |
Rafael Espindola | 2dc0f2b | 2006-10-09 17:50:29 +0000 | [diff] [blame] | 1267 | |
Evan Cheng | d87293c | 2008-11-06 08:47:38 +0000 | [diff] [blame] | 1268 | def MOVCCi : AI1<0b1101, (outs GPR:$dst), |
| 1269 | (ins GPR:$false, so_imm:$true), DPFrm, |
Evan Cheng | edda31c | 2008-11-05 18:35:52 +0000 | [diff] [blame] | 1270 | "mov", " $dst, $true", |
Evan Cheng | c85e832 | 2007-07-05 07:13:32 +0000 | [diff] [blame] | 1271 | [/*(set GPR:$dst, (ARMcmov GPR:$false, so_imm:$true, imm:$cc, CCR:$ccr))*/]>, |
Evan Cheng | edda31c | 2008-11-05 18:35:52 +0000 | [diff] [blame] | 1272 | RegConstraint<"$false = $dst">, UnaryDP; |
Rafael Espindola | d9ae778 | 2006-10-07 13:46:42 +0000 | [diff] [blame] | 1273 | |
Rafael Espindola | 4b20fbc | 2006-10-10 12:56:00 +0000 | [diff] [blame] | 1274 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1275 | // LEApcrel - Load a pc-relative address into a register without offending the |
| 1276 | // assembler. |
Evan Cheng | 0ff94f7 | 2007-08-07 01:37:15 +0000 | [diff] [blame] | 1277 | def LEApcrel : AXI1<0x0, (outs GPR:$dst), (ins i32imm:$label, pred:$p), Pseudo, |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1278 | !strconcat(!strconcat(".set PCRELV${:uid}, ($label-(", |
| 1279 | "${:private}PCRELL${:uid}+8))\n"), |
| 1280 | !strconcat("${:private}PCRELL${:uid}:\n\t", |
Evan Cheng | 44bec52 | 2007-05-15 01:29:07 +0000 | [diff] [blame] | 1281 | "add$p $dst, pc, #PCRELV${:uid}")), |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1282 | []>; |
Rafael Espindola | 667c349 | 2006-10-10 19:35:01 +0000 | [diff] [blame] | 1283 | |
Evan Cheng | 0ff94f7 | 2007-08-07 01:37:15 +0000 | [diff] [blame] | 1284 | def LEApcrelJT : AXI1<0x0, (outs GPR:$dst), (ins i32imm:$label, i32imm:$id, pred:$p), |
| 1285 | Pseudo, |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1286 | !strconcat(!strconcat(".set PCRELV${:uid}, (${label}_${id:no_hash}-(", |
| 1287 | "${:private}PCRELL${:uid}+8))\n"), |
| 1288 | !strconcat("${:private}PCRELL${:uid}:\n\t", |
Evan Cheng | 44bec52 | 2007-05-15 01:29:07 +0000 | [diff] [blame] | 1289 | "add$p $dst, pc, #PCRELV${:uid}")), |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1290 | []>; |
Evan Cheng | eaa91b0 | 2007-06-19 01:26:51 +0000 | [diff] [blame] | 1291 | |
Lauro Ramos Venancio | 64f4fa5 | 2007-04-27 13:54:47 +0000 | [diff] [blame] | 1292 | //===----------------------------------------------------------------------===// |
| 1293 | // TLS Instructions |
| 1294 | // |
| 1295 | |
| 1296 | // __aeabi_read_tp preserves the registers r1-r3. |
Evan Cheng | 13ab020 | 2007-07-10 18:08:01 +0000 | [diff] [blame] | 1297 | let isCall = 1, |
| 1298 | Defs = [R0, R12, LR, CPSR] in { |
Evan Cheng | 12c3a53 | 2008-11-06 17:48:05 +0000 | [diff] [blame] | 1299 | def TPsoft : ABXI<0b1011, (outs), (ins), |
Evan Cheng | dcc50a4 | 2007-05-18 01:53:54 +0000 | [diff] [blame] | 1300 | "bl __aeabi_read_tp", |
Lauro Ramos Venancio | 64f4fa5 | 2007-04-27 13:54:47 +0000 | [diff] [blame] | 1301 | [(set R0, ARMthread_pointer)]>; |
| 1302 | } |
Rafael Espindola | c01c87c | 2006-10-17 20:33:13 +0000 | [diff] [blame] | 1303 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1304 | //===----------------------------------------------------------------------===// |
Jim Grosbach | 0e0da73 | 2009-05-12 23:59:14 +0000 | [diff] [blame] | 1305 | // SJLJ Exception handling intrinsics |
Jim Grosbach | f957012 | 2009-05-14 00:46:35 +0000 | [diff] [blame] | 1306 | // eh_sjlj_setjmp() is a three instruction sequence to store the return |
| 1307 | // address and save #0 in R0 for the non-longjmp case. |
Jim Grosbach | 0e0da73 | 2009-05-12 23:59:14 +0000 | [diff] [blame] | 1308 | // Since by its nature we may be coming from some other function to get |
| 1309 | // here, and we're using the stack frame for the containing function to |
| 1310 | // save/restore registers, we can't keep anything live in regs across |
Jim Grosbach | f957012 | 2009-05-14 00:46:35 +0000 | [diff] [blame] | 1311 | // the eh_sjlj_setjmp(), else it will almost certainly have been tromped upon |
Jim Grosbach | 0e0da73 | 2009-05-12 23:59:14 +0000 | [diff] [blame] | 1312 | // when we get here from a longjmp(). We force everthing out of registers |
Jim Grosbach | f957012 | 2009-05-14 00:46:35 +0000 | [diff] [blame] | 1313 | // except for our own input by listing the relevant registers in Defs. By |
| 1314 | // doing so, we also cause the prologue/epilogue code to actively preserve |
| 1315 | // all of the callee-saved resgisters, which is exactly what we want. |
Jim Grosbach | 0e0da73 | 2009-05-12 23:59:14 +0000 | [diff] [blame] | 1316 | let Defs = |
| 1317 | [ R0, R1, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR, |
| 1318 | D0, D2, D3, D4, D5, D6, D7, D8, D9, D10, D11, D12, D13, D14, D15 ] in { |
Jim Grosbach | f957012 | 2009-05-14 00:46:35 +0000 | [diff] [blame] | 1319 | def Int_eh_sjlj_setjmp : XI<(outs), (ins GPR:$src), |
Jim Grosbach | 0e0da73 | 2009-05-12 23:59:14 +0000 | [diff] [blame] | 1320 | AddrModeNone, SizeSpecial, IndexModeNone, Pseudo, |
| 1321 | "add r0, pc, #4\n\t" |
| 1322 | "str r0, [$src, #+4]\n\t" |
Jim Grosbach | f957012 | 2009-05-14 00:46:35 +0000 | [diff] [blame] | 1323 | "mov r0, #0 @ eh_setjmp", "", |
| 1324 | [(set R0, (ARMeh_sjlj_setjmp GPR:$src))]>; |
Jim Grosbach | 0e0da73 | 2009-05-12 23:59:14 +0000 | [diff] [blame] | 1325 | } |
| 1326 | |
| 1327 | //===----------------------------------------------------------------------===// |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1328 | // Non-Instruction Patterns |
| 1329 | // |
Rafael Espindola | 5aca927 | 2006-10-07 14:03:39 +0000 | [diff] [blame] | 1330 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1331 | // ConstantPool, GlobalAddress, and JumpTable |
| 1332 | def : ARMPat<(ARMWrapper tglobaladdr :$dst), (LEApcrel tglobaladdr :$dst)>; |
| 1333 | def : ARMPat<(ARMWrapper tconstpool :$dst), (LEApcrel tconstpool :$dst)>; |
| 1334 | def : ARMPat<(ARMWrapperJT tjumptable:$dst, imm:$id), |
Evan Cheng | c70d184 | 2007-03-20 08:11:30 +0000 | [diff] [blame] | 1335 | (LEApcrelJT tjumptable:$dst, imm:$id)>; |
Rafael Espindola | 5aca927 | 2006-10-07 14:03:39 +0000 | [diff] [blame] | 1336 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1337 | // Large immediate handling. |
Rafael Espindola | 0505be0 | 2006-10-16 21:10:32 +0000 | [diff] [blame] | 1338 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1339 | // Two piece so_imms. |
Dan Gohman | d45eddd | 2007-06-26 00:48:07 +0000 | [diff] [blame] | 1340 | let isReMaterializable = 1 in |
Evan Cheng | d87293c | 2008-11-06 08:47:38 +0000 | [diff] [blame] | 1341 | def MOVi2pieces : AI1x2<(outs GPR:$dst), (ins so_imm2part:$src), Pseudo, |
Evan Cheng | 44bec52 | 2007-05-15 01:29:07 +0000 | [diff] [blame] | 1342 | "mov", " $dst, $src", |
Evan Cheng | 9092213 | 2008-11-06 02:25:39 +0000 | [diff] [blame] | 1343 | [(set GPR:$dst, so_imm2part:$src)]>; |
Rafael Espindola | f621abc | 2006-10-17 13:36:07 +0000 | [diff] [blame] | 1344 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1345 | def : ARMPat<(or GPR:$LHS, so_imm2part:$RHS), |
| 1346 | (ORRri (ORRri GPR:$LHS, (so_imm2part_1 imm:$RHS)), |
| 1347 | (so_imm2part_2 imm:$RHS))>; |
| 1348 | def : ARMPat<(xor GPR:$LHS, so_imm2part:$RHS), |
| 1349 | (EORri (EORri GPR:$LHS, (so_imm2part_1 imm:$RHS)), |
| 1350 | (so_imm2part_2 imm:$RHS))>; |
Rafael Espindola | f621abc | 2006-10-17 13:36:07 +0000 | [diff] [blame] | 1351 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1352 | // TODO: add,sub,and, 3-instr forms? |
Rafael Espindola | 0505be0 | 2006-10-16 21:10:32 +0000 | [diff] [blame] | 1353 | |
Rafael Espindola | 2435786 | 2006-10-19 17:05:03 +0000 | [diff] [blame] | 1354 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1355 | // Direct calls |
Bob Wilson | 54fc124 | 2009-06-22 21:01:46 +0000 | [diff] [blame^] | 1356 | def : ARMPat<(ARMcall texternalsym:$func), (BL texternalsym:$func)>, |
| 1357 | Requires<[IsNotDarwin]>; |
| 1358 | def : ARMPat<(ARMcall texternalsym:$func), (BLr9 texternalsym:$func)>, |
| 1359 | Requires<[IsDarwin]>; |
Rafael Espindola | 9dca7ad | 2006-11-01 14:13:27 +0000 | [diff] [blame] | 1360 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1361 | // zextload i1 -> zextload i8 |
| 1362 | def : ARMPat<(zextloadi1 addrmode2:$addr), (LDRB addrmode2:$addr)>; |
Lauro Ramos Venancio | a8f9f4a | 2006-12-26 19:30:42 +0000 | [diff] [blame] | 1363 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1364 | // extload -> zextload |
| 1365 | def : ARMPat<(extloadi1 addrmode2:$addr), (LDRB addrmode2:$addr)>; |
| 1366 | def : ARMPat<(extloadi8 addrmode2:$addr), (LDRB addrmode2:$addr)>; |
| 1367 | def : ARMPat<(extloadi16 addrmode3:$addr), (LDRH addrmode3:$addr)>; |
Rafael Espindola | 9dca7ad | 2006-11-01 14:13:27 +0000 | [diff] [blame] | 1368 | |
Evan Cheng | 83b5cf0 | 2008-11-05 23:22:34 +0000 | [diff] [blame] | 1369 | def : ARMPat<(extloadi8 addrmodepc:$addr), (PICLDRB addrmodepc:$addr)>; |
| 1370 | def : ARMPat<(extloadi16 addrmodepc:$addr), (PICLDRH addrmodepc:$addr)>; |
| 1371 | |
Evan Cheng | 34b12d2 | 2007-01-19 20:27:35 +0000 | [diff] [blame] | 1372 | // smul* and smla* |
| 1373 | def : ARMV5TEPat<(mul (sra (shl GPR:$a, 16), 16), (sra (shl GPR:$b, 16), 16)), |
| 1374 | (SMULBB GPR:$a, GPR:$b)>; |
| 1375 | def : ARMV5TEPat<(mul sext_16_node:$a, sext_16_node:$b), |
| 1376 | (SMULBB GPR:$a, GPR:$b)>; |
| 1377 | def : ARMV5TEPat<(mul (sra (shl GPR:$a, 16), 16), (sra GPR:$b, 16)), |
| 1378 | (SMULBT GPR:$a, GPR:$b)>; |
| 1379 | def : ARMV5TEPat<(mul sext_16_node:$a, (sra GPR:$b, 16)), |
| 1380 | (SMULBT GPR:$a, GPR:$b)>; |
| 1381 | def : ARMV5TEPat<(mul (sra GPR:$a, 16), (sra (shl GPR:$b, 16), 16)), |
| 1382 | (SMULTB GPR:$a, GPR:$b)>; |
| 1383 | def : ARMV5TEPat<(mul (sra GPR:$a, 16), sext_16_node:$b), |
| 1384 | (SMULTB GPR:$a, GPR:$b)>; |
| 1385 | def : ARMV5TEPat<(sra (mul GPR:$a, (sra (shl GPR:$b, 16), 16)), 16), |
| 1386 | (SMULWB GPR:$a, GPR:$b)>; |
| 1387 | def : ARMV5TEPat<(sra (mul GPR:$a, sext_16_node:$b), 16), |
| 1388 | (SMULWB GPR:$a, GPR:$b)>; |
| 1389 | |
| 1390 | def : ARMV5TEPat<(add GPR:$acc, |
| 1391 | (mul (sra (shl GPR:$a, 16), 16), |
| 1392 | (sra (shl GPR:$b, 16), 16))), |
| 1393 | (SMLABB GPR:$a, GPR:$b, GPR:$acc)>; |
| 1394 | def : ARMV5TEPat<(add GPR:$acc, |
| 1395 | (mul sext_16_node:$a, sext_16_node:$b)), |
| 1396 | (SMLABB GPR:$a, GPR:$b, GPR:$acc)>; |
| 1397 | def : ARMV5TEPat<(add GPR:$acc, |
| 1398 | (mul (sra (shl GPR:$a, 16), 16), (sra GPR:$b, 16))), |
| 1399 | (SMLABT GPR:$a, GPR:$b, GPR:$acc)>; |
| 1400 | def : ARMV5TEPat<(add GPR:$acc, |
| 1401 | (mul sext_16_node:$a, (sra GPR:$b, 16))), |
| 1402 | (SMLABT GPR:$a, GPR:$b, GPR:$acc)>; |
| 1403 | def : ARMV5TEPat<(add GPR:$acc, |
| 1404 | (mul (sra GPR:$a, 16), (sra (shl GPR:$b, 16), 16))), |
| 1405 | (SMLATB GPR:$a, GPR:$b, GPR:$acc)>; |
| 1406 | def : ARMV5TEPat<(add GPR:$acc, |
| 1407 | (mul (sra GPR:$a, 16), sext_16_node:$b)), |
| 1408 | (SMLATB GPR:$a, GPR:$b, GPR:$acc)>; |
| 1409 | def : ARMV5TEPat<(add GPR:$acc, |
| 1410 | (sra (mul GPR:$a, (sra (shl GPR:$b, 16), 16)), 16)), |
| 1411 | (SMLAWB GPR:$a, GPR:$b, GPR:$acc)>; |
| 1412 | def : ARMV5TEPat<(add GPR:$acc, |
| 1413 | (sra (mul GPR:$a, sext_16_node:$b), 16)), |
| 1414 | (SMLAWB GPR:$a, GPR:$b, GPR:$acc)>; |
| 1415 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1416 | //===----------------------------------------------------------------------===// |
| 1417 | // Thumb Support |
| 1418 | // |
| 1419 | |
| 1420 | include "ARMInstrThumb.td" |
| 1421 | |
| 1422 | //===----------------------------------------------------------------------===// |
Anton Korobeynikov | 5223711 | 2009-06-17 18:13:58 +0000 | [diff] [blame] | 1423 | // Thumb2 Support |
| 1424 | // |
| 1425 | |
| 1426 | include "ARMInstrThumb2.td" |
| 1427 | |
| 1428 | //===----------------------------------------------------------------------===// |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1429 | // Floating Point Support |
| 1430 | // |
| 1431 | |
| 1432 | include "ARMInstrVFP.td" |