blob: 3705f4556f84f39c0c5dd6933cbfc9ac108847fa [file] [log] [blame]
Dan Gohmanb0cf29c2008-08-13 20:19:35 +00001///===-- FastISel.cpp - Implementation of the FastISel class --------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file contains the implementation of the FastISel class.
11//
Dan Gohman5ec9efd2008-09-30 20:48:29 +000012// "Fast" instruction selection is designed to emit very poor code quickly.
13// Also, it is not designed to be able to do much lowering, so most illegal
Chris Lattner44d2a982008-10-13 01:59:13 +000014// types (e.g. i64 on 32-bit targets) and operations are not supported. It is
15// also not intended to be able to do much optimization, except in a few cases
16// where doing optimizations reduces overall compile time. For example, folding
17// constants into immediate fields is often done, because it's cheap and it
18// reduces the number of instructions later phases have to examine.
Dan Gohman5ec9efd2008-09-30 20:48:29 +000019//
20// "Fast" instruction selection is able to fail gracefully and transfer
21// control to the SelectionDAG selector for operations that it doesn't
Chris Lattner44d2a982008-10-13 01:59:13 +000022// support. In many cases, this allows us to avoid duplicating a lot of
Dan Gohman5ec9efd2008-09-30 20:48:29 +000023// the complicated lowering logic that SelectionDAG currently has.
24//
25// The intended use for "fast" instruction selection is "-O0" mode
26// compilation, where the quality of the generated code is irrelevant when
Chris Lattner44d2a982008-10-13 01:59:13 +000027// weighed against the speed at which the code can be generated. Also,
Dan Gohman5ec9efd2008-09-30 20:48:29 +000028// at -O0, the LLVM optimizers are not running, and this makes the
29// compile time of codegen a much higher portion of the overall compile
Chris Lattner44d2a982008-10-13 01:59:13 +000030// time. Despite its limitations, "fast" instruction selection is able to
Dan Gohman5ec9efd2008-09-30 20:48:29 +000031// handle enough code on its own to provide noticeable overall speedups
32// in -O0 compiles.
33//
34// Basic operations are supported in a target-independent way, by reading
35// the same instruction descriptions that the SelectionDAG selector reads,
36// and identifying simple arithmetic operations that can be directly selected
Chris Lattner44d2a982008-10-13 01:59:13 +000037// from simple operators. More complicated operations currently require
Dan Gohman5ec9efd2008-09-30 20:48:29 +000038// target-specific code.
39//
Dan Gohmanb0cf29c2008-08-13 20:19:35 +000040//===----------------------------------------------------------------------===//
41
Dan Gohman33134c42008-09-25 17:05:24 +000042#include "llvm/Function.h"
43#include "llvm/GlobalVariable.h"
Dan Gohman6f2766d2008-08-19 22:31:46 +000044#include "llvm/Instructions.h"
Dan Gohman33134c42008-09-25 17:05:24 +000045#include "llvm/IntrinsicInst.h"
Dan Gohmanb0cf29c2008-08-13 20:19:35 +000046#include "llvm/CodeGen/FastISel.h"
47#include "llvm/CodeGen/MachineInstrBuilder.h"
Dan Gohman33134c42008-09-25 17:05:24 +000048#include "llvm/CodeGen/MachineModuleInfo.h"
Dan Gohmanb0cf29c2008-08-13 20:19:35 +000049#include "llvm/CodeGen/MachineRegisterInfo.h"
Devang Patel83489bb2009-01-13 00:35:13 +000050#include "llvm/CodeGen/DwarfWriter.h"
51#include "llvm/Analysis/DebugInfo.h"
Evan Cheng83785c82008-08-20 22:45:34 +000052#include "llvm/Target/TargetData.h"
Dan Gohmanb0cf29c2008-08-13 20:19:35 +000053#include "llvm/Target/TargetInstrInfo.h"
Evan Cheng83785c82008-08-20 22:45:34 +000054#include "llvm/Target/TargetLowering.h"
Dan Gohmanbb466332008-08-20 21:05:57 +000055#include "llvm/Target/TargetMachine.h"
Dan Gohmandd5b58a2008-10-14 23:54:11 +000056#include "SelectionDAGBuild.h"
Dan Gohmanb0cf29c2008-08-13 20:19:35 +000057using namespace llvm;
58
Dan Gohman3df24e62008-09-03 23:12:08 +000059unsigned FastISel::getRegForValue(Value *V) {
Dan Gohmanc8a1a3c2008-12-08 07:57:47 +000060 MVT::SimpleValueType VT = TLI.getValueType(V->getType()).getSimpleVT();
61
62 // Ignore illegal types. We must do this before looking up the value
63 // in ValueMap because Arguments are given virtual registers regardless
64 // of whether FastISel can handle them.
65 if (!TLI.isTypeLegal(VT)) {
66 // Promote MVT::i1 to a legal type though, because it's common and easy.
67 if (VT == MVT::i1)
68 VT = TLI.getTypeToTransformTo(VT).getSimpleVT();
69 else
70 return 0;
71 }
72
Dan Gohman104e4ce2008-09-03 23:32:19 +000073 // Look up the value to see if we already have a register for it. We
74 // cache values defined by Instructions across blocks, and other values
75 // only locally. This is because Instructions already have the SSA
76 // def-dominatess-use requirement enforced.
Owen Anderson99aaf102008-09-03 17:37:03 +000077 if (ValueMap.count(V))
78 return ValueMap[V];
Dan Gohman104e4ce2008-09-03 23:32:19 +000079 unsigned Reg = LocalValueMap[V];
80 if (Reg != 0)
81 return Reg;
Dan Gohmanad368ac2008-08-27 18:10:19 +000082
Dan Gohmanad368ac2008-08-27 18:10:19 +000083 if (ConstantInt *CI = dyn_cast<ConstantInt>(V)) {
Dan Gohman2ff7fd12008-09-19 22:16:54 +000084 if (CI->getValue().getActiveBits() <= 64)
85 Reg = FastEmit_i(VT, VT, ISD::Constant, CI->getZExtValue());
Dan Gohman0586d912008-09-10 20:11:02 +000086 } else if (isa<AllocaInst>(V)) {
Dan Gohman2ff7fd12008-09-19 22:16:54 +000087 Reg = TargetMaterializeAlloca(cast<AllocaInst>(V));
Dan Gohman205d9252008-08-28 21:19:07 +000088 } else if (isa<ConstantPointerNull>(V)) {
Dan Gohman1e9e8c32008-10-07 22:03:27 +000089 // Translate this as an integer zero so that it can be
90 // local-CSE'd with actual integer zeros.
91 Reg = getRegForValue(Constant::getNullValue(TD.getIntPtrType()));
Dan Gohmanad368ac2008-08-27 18:10:19 +000092 } else if (ConstantFP *CF = dyn_cast<ConstantFP>(V)) {
Dan Gohman104e4ce2008-09-03 23:32:19 +000093 Reg = FastEmit_f(VT, VT, ISD::ConstantFP, CF);
Dan Gohmanad368ac2008-08-27 18:10:19 +000094
95 if (!Reg) {
96 const APFloat &Flt = CF->getValueAPF();
97 MVT IntVT = TLI.getPointerTy();
98
99 uint64_t x[2];
100 uint32_t IntBitWidth = IntVT.getSizeInBits();
Dale Johannesen23a98552008-10-09 23:00:39 +0000101 bool isExact;
102 (void) Flt.convertToInteger(x, IntBitWidth, /*isSigned=*/true,
103 APFloat::rmTowardZero, &isExact);
104 if (isExact) {
Dan Gohman2ff7fd12008-09-19 22:16:54 +0000105 APInt IntVal(IntBitWidth, 2, x);
Dan Gohmanad368ac2008-08-27 18:10:19 +0000106
Dan Gohman1e9e8c32008-10-07 22:03:27 +0000107 unsigned IntegerReg = getRegForValue(ConstantInt::get(IntVal));
Dan Gohman2ff7fd12008-09-19 22:16:54 +0000108 if (IntegerReg != 0)
109 Reg = FastEmit_r(IntVT.getSimpleVT(), VT, ISD::SINT_TO_FP, IntegerReg);
110 }
Dan Gohmanad368ac2008-08-27 18:10:19 +0000111 }
Dan Gohman40b189e2008-09-05 18:18:20 +0000112 } else if (ConstantExpr *CE = dyn_cast<ConstantExpr>(V)) {
113 if (!SelectOperator(CE, CE->getOpcode())) return 0;
114 Reg = LocalValueMap[CE];
Dan Gohman205d9252008-08-28 21:19:07 +0000115 } else if (isa<UndefValue>(V)) {
Dan Gohman104e4ce2008-09-03 23:32:19 +0000116 Reg = createResultReg(TLI.getRegClassFor(VT));
Bill Wendling9bc96a52009-02-03 00:55:04 +0000117 BuildMI(MBB, DL, TII.get(TargetInstrInfo::IMPLICIT_DEF), Reg);
Dan Gohmanad368ac2008-08-27 18:10:19 +0000118 }
Owen Andersond5d81a42008-09-03 17:51:57 +0000119
Dan Gohmandceffe62008-09-25 01:28:51 +0000120 // If target-independent code couldn't handle the value, give target-specific
121 // code a try.
Owen Anderson6e607452008-09-05 23:36:01 +0000122 if (!Reg && isa<Constant>(V))
Dan Gohman2ff7fd12008-09-19 22:16:54 +0000123 Reg = TargetMaterializeConstant(cast<Constant>(V));
Owen Anderson6e607452008-09-05 23:36:01 +0000124
Dan Gohman2ff7fd12008-09-19 22:16:54 +0000125 // Don't cache constant materializations in the general ValueMap.
126 // To do so would require tracking what uses they dominate.
Dan Gohmandceffe62008-09-25 01:28:51 +0000127 if (Reg != 0)
128 LocalValueMap[V] = Reg;
Dan Gohman104e4ce2008-09-03 23:32:19 +0000129 return Reg;
Dan Gohmanad368ac2008-08-27 18:10:19 +0000130}
131
Evan Cheng59fbc802008-09-09 01:26:59 +0000132unsigned FastISel::lookUpRegForValue(Value *V) {
133 // Look up the value to see if we already have a register for it. We
134 // cache values defined by Instructions across blocks, and other values
135 // only locally. This is because Instructions already have the SSA
136 // def-dominatess-use requirement enforced.
137 if (ValueMap.count(V))
138 return ValueMap[V];
139 return LocalValueMap[V];
140}
141
Owen Andersoncc54e762008-08-30 00:38:46 +0000142/// UpdateValueMap - Update the value map to include the new mapping for this
143/// instruction, or insert an extra copy to get the result in a previous
144/// determined register.
145/// NOTE: This is only necessary because we might select a block that uses
146/// a value before we select the block that defines the value. It might be
147/// possible to fix this by selecting blocks in reverse postorder.
Owen Anderson95267a12008-09-05 00:06:23 +0000148void FastISel::UpdateValueMap(Value* I, unsigned Reg) {
Dan Gohman40b189e2008-09-05 18:18:20 +0000149 if (!isa<Instruction>(I)) {
150 LocalValueMap[I] = Reg;
151 return;
152 }
Owen Andersoncc54e762008-08-30 00:38:46 +0000153 if (!ValueMap.count(I))
154 ValueMap[I] = Reg;
155 else
Evan Chengf0991782008-09-07 09:04:52 +0000156 TII.copyRegToReg(*MBB, MBB->end(), ValueMap[I],
157 Reg, MRI.getRegClass(Reg), MRI.getRegClass(Reg));
Owen Andersoncc54e762008-08-30 00:38:46 +0000158}
159
Dan Gohmanc8a1a3c2008-12-08 07:57:47 +0000160unsigned FastISel::getRegForGEPIndex(Value *Idx) {
161 unsigned IdxN = getRegForValue(Idx);
162 if (IdxN == 0)
163 // Unhandled operand. Halt "fast" selection and bail.
164 return 0;
165
166 // If the index is smaller or larger than intptr_t, truncate or extend it.
167 MVT PtrVT = TLI.getPointerTy();
168 MVT IdxVT = MVT::getMVT(Idx->getType(), /*HandleUnknown=*/false);
169 if (IdxVT.bitsLT(PtrVT))
170 IdxN = FastEmit_r(IdxVT.getSimpleVT(), PtrVT.getSimpleVT(),
171 ISD::SIGN_EXTEND, IdxN);
172 else if (IdxVT.bitsGT(PtrVT))
173 IdxN = FastEmit_r(IdxVT.getSimpleVT(), PtrVT.getSimpleVT(),
174 ISD::TRUNCATE, IdxN);
175 return IdxN;
176}
177
Dan Gohmanbdedd442008-08-20 00:11:48 +0000178/// SelectBinaryOp - Select and emit code for a binary operator instruction,
179/// which has an opcode which directly corresponds to the given ISD opcode.
180///
Dan Gohman40b189e2008-09-05 18:18:20 +0000181bool FastISel::SelectBinaryOp(User *I, ISD::NodeType ISDOpcode) {
Dan Gohmanbdedd442008-08-20 00:11:48 +0000182 MVT VT = MVT::getMVT(I->getType(), /*HandleUnknown=*/true);
183 if (VT == MVT::Other || !VT.isSimple())
184 // Unhandled type. Halt "fast" selection and bail.
185 return false;
Dan Gohman638c6832008-09-05 18:44:22 +0000186
Dan Gohmanb71fea22008-08-26 20:52:40 +0000187 // We only handle legal types. For example, on x86-32 the instruction
188 // selector contains all of the 64-bit instructions from x86-64,
189 // under the assumption that i64 won't be used if the target doesn't
190 // support it.
Dan Gohman638c6832008-09-05 18:44:22 +0000191 if (!TLI.isTypeLegal(VT)) {
Dan Gohman5dd9c2e2008-09-25 17:22:52 +0000192 // MVT::i1 is special. Allow AND, OR, or XOR because they
Dan Gohman638c6832008-09-05 18:44:22 +0000193 // don't require additional zeroing, which makes them easy.
194 if (VT == MVT::i1 &&
Dan Gohman5dd9c2e2008-09-25 17:22:52 +0000195 (ISDOpcode == ISD::AND || ISDOpcode == ISD::OR ||
196 ISDOpcode == ISD::XOR))
Dan Gohman638c6832008-09-05 18:44:22 +0000197 VT = TLI.getTypeToTransformTo(VT);
198 else
199 return false;
200 }
Dan Gohmanbdedd442008-08-20 00:11:48 +0000201
Dan Gohman3df24e62008-09-03 23:12:08 +0000202 unsigned Op0 = getRegForValue(I->getOperand(0));
Dan Gohmand5fe57d2008-08-21 01:41:07 +0000203 if (Op0 == 0)
204 // Unhandled operand. Halt "fast" selection and bail.
205 return false;
206
207 // Check if the second operand is a constant and handle it appropriately.
208 if (ConstantInt *CI = dyn_cast<ConstantInt>(I->getOperand(1))) {
Dan Gohmanad368ac2008-08-27 18:10:19 +0000209 unsigned ResultReg = FastEmit_ri(VT.getSimpleVT(), VT.getSimpleVT(),
210 ISDOpcode, Op0, CI->getZExtValue());
211 if (ResultReg != 0) {
212 // We successfully emitted code for the given LLVM Instruction.
Dan Gohman3df24e62008-09-03 23:12:08 +0000213 UpdateValueMap(I, ResultReg);
Dan Gohmanad368ac2008-08-27 18:10:19 +0000214 return true;
215 }
Dan Gohmand5fe57d2008-08-21 01:41:07 +0000216 }
217
Dan Gohman10df0fa2008-08-27 01:09:54 +0000218 // Check if the second operand is a constant float.
219 if (ConstantFP *CF = dyn_cast<ConstantFP>(I->getOperand(1))) {
Dan Gohmanad368ac2008-08-27 18:10:19 +0000220 unsigned ResultReg = FastEmit_rf(VT.getSimpleVT(), VT.getSimpleVT(),
221 ISDOpcode, Op0, CF);
222 if (ResultReg != 0) {
223 // We successfully emitted code for the given LLVM Instruction.
Dan Gohman3df24e62008-09-03 23:12:08 +0000224 UpdateValueMap(I, ResultReg);
Dan Gohmanad368ac2008-08-27 18:10:19 +0000225 return true;
226 }
Dan Gohman10df0fa2008-08-27 01:09:54 +0000227 }
228
Dan Gohman3df24e62008-09-03 23:12:08 +0000229 unsigned Op1 = getRegForValue(I->getOperand(1));
Dan Gohmand5fe57d2008-08-21 01:41:07 +0000230 if (Op1 == 0)
231 // Unhandled operand. Halt "fast" selection and bail.
232 return false;
233
Dan Gohmanad368ac2008-08-27 18:10:19 +0000234 // Now we have both operands in registers. Emit the instruction.
Owen Anderson0f84e4e2008-08-25 23:58:18 +0000235 unsigned ResultReg = FastEmit_rr(VT.getSimpleVT(), VT.getSimpleVT(),
236 ISDOpcode, Op0, Op1);
Dan Gohmanbdedd442008-08-20 00:11:48 +0000237 if (ResultReg == 0)
238 // Target-specific code wasn't able to find a machine opcode for
239 // the given ISD opcode and type. Halt "fast" selection and bail.
240 return false;
241
Dan Gohman8014e862008-08-20 00:23:20 +0000242 // We successfully emitted code for the given LLVM Instruction.
Dan Gohman3df24e62008-09-03 23:12:08 +0000243 UpdateValueMap(I, ResultReg);
Dan Gohmanbdedd442008-08-20 00:11:48 +0000244 return true;
245}
246
Dan Gohman40b189e2008-09-05 18:18:20 +0000247bool FastISel::SelectGetElementPtr(User *I) {
Dan Gohman3df24e62008-09-03 23:12:08 +0000248 unsigned N = getRegForValue(I->getOperand(0));
Evan Cheng83785c82008-08-20 22:45:34 +0000249 if (N == 0)
250 // Unhandled operand. Halt "fast" selection and bail.
251 return false;
252
253 const Type *Ty = I->getOperand(0)->getType();
Dan Gohman7a0e6592008-08-21 17:25:26 +0000254 MVT::SimpleValueType VT = TLI.getPointerTy().getSimpleVT();
Evan Cheng83785c82008-08-20 22:45:34 +0000255 for (GetElementPtrInst::op_iterator OI = I->op_begin()+1, E = I->op_end();
256 OI != E; ++OI) {
257 Value *Idx = *OI;
258 if (const StructType *StTy = dyn_cast<StructType>(Ty)) {
259 unsigned Field = cast<ConstantInt>(Idx)->getZExtValue();
260 if (Field) {
261 // N = N + Offset
262 uint64_t Offs = TD.getStructLayout(StTy)->getElementOffset(Field);
263 // FIXME: This can be optimized by combining the add with a
264 // subsequent one.
Dan Gohman7a0e6592008-08-21 17:25:26 +0000265 N = FastEmit_ri_(VT, ISD::ADD, N, Offs, VT);
Evan Cheng83785c82008-08-20 22:45:34 +0000266 if (N == 0)
267 // Unhandled operand. Halt "fast" selection and bail.
268 return false;
269 }
270 Ty = StTy->getElementType(Field);
271 } else {
272 Ty = cast<SequentialType>(Ty)->getElementType();
273
274 // If this is a constant subscript, handle it quickly.
275 if (ConstantInt *CI = dyn_cast<ConstantInt>(Idx)) {
276 if (CI->getZExtValue() == 0) continue;
277 uint64_t Offs =
Duncan Sandsceb4d1a2009-01-12 20:38:59 +0000278 TD.getTypePaddedSize(Ty)*cast<ConstantInt>(CI)->getSExtValue();
Dan Gohman7a0e6592008-08-21 17:25:26 +0000279 N = FastEmit_ri_(VT, ISD::ADD, N, Offs, VT);
Evan Cheng83785c82008-08-20 22:45:34 +0000280 if (N == 0)
281 // Unhandled operand. Halt "fast" selection and bail.
282 return false;
283 continue;
284 }
285
286 // N = N + Idx * ElementSize;
Duncan Sandsceb4d1a2009-01-12 20:38:59 +0000287 uint64_t ElementSize = TD.getTypePaddedSize(Ty);
Dan Gohmanc8a1a3c2008-12-08 07:57:47 +0000288 unsigned IdxN = getRegForGEPIndex(Idx);
Evan Cheng83785c82008-08-20 22:45:34 +0000289 if (IdxN == 0)
290 // Unhandled operand. Halt "fast" selection and bail.
291 return false;
292
Dan Gohman80bc6e22008-08-26 20:57:08 +0000293 if (ElementSize != 1) {
Dan Gohmanf93cf792008-08-21 17:37:05 +0000294 IdxN = FastEmit_ri_(VT, ISD::MUL, IdxN, ElementSize, VT);
Dan Gohman80bc6e22008-08-26 20:57:08 +0000295 if (IdxN == 0)
296 // Unhandled operand. Halt "fast" selection and bail.
297 return false;
298 }
Owen Anderson0f84e4e2008-08-25 23:58:18 +0000299 N = FastEmit_rr(VT, VT, ISD::ADD, N, IdxN);
Evan Cheng83785c82008-08-20 22:45:34 +0000300 if (N == 0)
301 // Unhandled operand. Halt "fast" selection and bail.
302 return false;
303 }
304 }
305
306 // We successfully emitted code for the given LLVM Instruction.
Dan Gohman3df24e62008-09-03 23:12:08 +0000307 UpdateValueMap(I, N);
Evan Cheng83785c82008-08-20 22:45:34 +0000308 return true;
Dan Gohmanbdedd442008-08-20 00:11:48 +0000309}
310
Dan Gohman33134c42008-09-25 17:05:24 +0000311bool FastISel::SelectCall(User *I) {
312 Function *F = cast<CallInst>(I)->getCalledFunction();
313 if (!F) return false;
314
315 unsigned IID = F->getIntrinsicID();
316 switch (IID) {
317 default: break;
318 case Intrinsic::dbg_stoppoint: {
319 DbgStopPointInst *SPI = cast<DbgStopPointInst>(I);
Devang Patelb79b5352009-01-19 23:21:49 +0000320 if (DW && DW->ValidDebugInfo(SPI->getContext())) {
Devang Patel83489bb2009-01-13 00:35:13 +0000321 DICompileUnit CU(cast<GlobalVariable>(SPI->getContext()));
322 unsigned SrcFile = DW->RecordSource(CU.getDirectory(),
323 CU.getFilename());
Dan Gohman33134c42008-09-25 17:05:24 +0000324 unsigned Line = SPI->getLine();
325 unsigned Col = SPI->getColumn();
Bill Wendling9bc96a52009-02-03 00:55:04 +0000326 unsigned Idx = MF.getOrCreateDebugLocID(SrcFile, Line, Col);
327 setCurDebugLoc(DebugLoc::get(Idx));
Dan Gohman33134c42008-09-25 17:05:24 +0000328 }
329 return true;
330 }
331 case Intrinsic::dbg_region_start: {
332 DbgRegionStartInst *RSI = cast<DbgRegionStartInst>(I);
Bill Wendling54fc7d62009-02-13 02:01:04 +0000333 if (DW && DW->ValidDebugInfo(RSI->getContext()))
334 DW->RecordRegionStart(cast<GlobalVariable>(RSI->getContext()));
Dan Gohman33134c42008-09-25 17:05:24 +0000335 return true;
336 }
337 case Intrinsic::dbg_region_end: {
338 DbgRegionEndInst *REI = cast<DbgRegionEndInst>(I);
Bill Wendling54fc7d62009-02-13 02:01:04 +0000339 if (DW && DW->ValidDebugInfo(REI->getContext()))
340 DW->RecordRegionEnd(cast<GlobalVariable>(REI->getContext()));
Dan Gohman33134c42008-09-25 17:05:24 +0000341 return true;
342 }
343 case Intrinsic::dbg_func_start: {
Devang Patel83489bb2009-01-13 00:35:13 +0000344 if (!DW) return true;
Dan Gohman33134c42008-09-25 17:05:24 +0000345 DbgFuncStartInst *FSI = cast<DbgFuncStartInst>(I);
346 Value *SP = FSI->getSubprogram();
Bill Wendling9bc96a52009-02-03 00:55:04 +0000347
Devang Patelb79b5352009-01-19 23:21:49 +0000348 if (DW->ValidDebugInfo(SP)) {
Bill Wendling9bc96a52009-02-03 00:55:04 +0000349 // llvm.dbg.func.start implicitly defines a dbg_stoppoint which is what
350 // (most?) gdb expects.
Devang Patel83489bb2009-01-13 00:35:13 +0000351 DISubprogram Subprogram(cast<GlobalVariable>(SP));
352 DICompileUnit CompileUnit = Subprogram.getCompileUnit();
353 unsigned SrcFile = DW->RecordSource(CompileUnit.getDirectory(),
354 CompileUnit.getFilename());
Bill Wendling9bc96a52009-02-03 00:55:04 +0000355
Devang Patele75808c2008-11-06 21:28:20 +0000356 // Record the source line but does not create a label for the normal
357 // function start. It will be emitted at asm emission time. However,
358 // create a label if this is a beginning of inlined function.
Bill Wendling9bc96a52009-02-03 00:55:04 +0000359 unsigned Line = Subprogram.getLineNumber();
Bill Wendling9bc96a52009-02-03 00:55:04 +0000360 setCurDebugLoc(DebugLoc::get(MF.getOrCreateDebugLocID(SrcFile, Line, 0)));
Dan Gohman33134c42008-09-25 17:05:24 +0000361 }
Bill Wendling9bc96a52009-02-03 00:55:04 +0000362
Dan Gohman33134c42008-09-25 17:05:24 +0000363 return true;
364 }
Bill Wendling54fc7d62009-02-13 02:01:04 +0000365 case Intrinsic::dbg_declare:
366 // FIXME: Do something correct here when declare stuff is working again.
Dan Gohman33134c42008-09-25 17:05:24 +0000367 return true;
Dan Gohmandd5b58a2008-10-14 23:54:11 +0000368 case Intrinsic::eh_exception: {
369 MVT VT = TLI.getValueType(I->getType());
370 switch (TLI.getOperationAction(ISD::EXCEPTIONADDR, VT)) {
371 default: break;
372 case TargetLowering::Expand: {
373 if (!MBB->isLandingPad()) {
374 // FIXME: Mark exception register as live in. Hack for PR1508.
375 unsigned Reg = TLI.getExceptionAddressRegister();
376 if (Reg) MBB->addLiveIn(Reg);
377 }
378 unsigned Reg = TLI.getExceptionAddressRegister();
379 const TargetRegisterClass *RC = TLI.getRegClassFor(VT);
380 unsigned ResultReg = createResultReg(RC);
381 bool InsertedCopy = TII.copyRegToReg(*MBB, MBB->end(), ResultReg,
382 Reg, RC, RC);
383 assert(InsertedCopy && "Can't copy address registers!");
Evan Cheng24ac4082008-11-24 07:09:49 +0000384 InsertedCopy = InsertedCopy;
Dan Gohmandd5b58a2008-10-14 23:54:11 +0000385 UpdateValueMap(I, ResultReg);
386 return true;
387 }
388 }
389 break;
390 }
391 case Intrinsic::eh_selector_i32:
392 case Intrinsic::eh_selector_i64: {
393 MVT VT = TLI.getValueType(I->getType());
394 switch (TLI.getOperationAction(ISD::EHSELECTION, VT)) {
395 default: break;
396 case TargetLowering::Expand: {
397 MVT VT = (IID == Intrinsic::eh_selector_i32 ?
398 MVT::i32 : MVT::i64);
399
400 if (MMI) {
401 if (MBB->isLandingPad())
402 AddCatchInfo(*cast<CallInst>(I), MMI, MBB);
403 else {
404#ifndef NDEBUG
405 CatchInfoLost.insert(cast<CallInst>(I));
406#endif
407 // FIXME: Mark exception selector register as live in. Hack for PR1508.
408 unsigned Reg = TLI.getExceptionSelectorRegister();
409 if (Reg) MBB->addLiveIn(Reg);
410 }
411
412 unsigned Reg = TLI.getExceptionSelectorRegister();
413 const TargetRegisterClass *RC = TLI.getRegClassFor(VT);
414 unsigned ResultReg = createResultReg(RC);
415 bool InsertedCopy = TII.copyRegToReg(*MBB, MBB->end(), ResultReg,
416 Reg, RC, RC);
417 assert(InsertedCopy && "Can't copy address registers!");
Evan Cheng24ac4082008-11-24 07:09:49 +0000418 InsertedCopy = InsertedCopy;
Dan Gohmandd5b58a2008-10-14 23:54:11 +0000419 UpdateValueMap(I, ResultReg);
420 } else {
421 unsigned ResultReg =
422 getRegForValue(Constant::getNullValue(I->getType()));
423 UpdateValueMap(I, ResultReg);
424 }
425 return true;
426 }
427 }
428 break;
429 }
Dan Gohman33134c42008-09-25 17:05:24 +0000430 }
431 return false;
432}
433
Dan Gohman40b189e2008-09-05 18:18:20 +0000434bool FastISel::SelectCast(User *I, ISD::NodeType Opcode) {
Owen Anderson6336b702008-08-27 18:58:30 +0000435 MVT SrcVT = TLI.getValueType(I->getOperand(0)->getType());
436 MVT DstVT = TLI.getValueType(I->getType());
Owen Andersond0533c92008-08-26 23:46:32 +0000437
438 if (SrcVT == MVT::Other || !SrcVT.isSimple() ||
439 DstVT == MVT::Other || !DstVT.isSimple() ||
Dan Gohman91b6f972008-10-03 01:28:47 +0000440 !TLI.isTypeLegal(DstVT))
Owen Andersond0533c92008-08-26 23:46:32 +0000441 // Unhandled type. Halt "fast" selection and bail.
442 return false;
443
Dan Gohman91b6f972008-10-03 01:28:47 +0000444 // Check if the source operand is legal. Or as a special case,
445 // it may be i1 if we're doing zero-extension because that's
446 // trivially easy and somewhat common.
447 if (!TLI.isTypeLegal(SrcVT)) {
448 if (SrcVT == MVT::i1 && Opcode == ISD::ZERO_EXTEND)
449 SrcVT = TLI.getTypeToTransformTo(SrcVT);
450 else
451 // Unhandled type. Halt "fast" selection and bail.
452 return false;
453 }
454
Dan Gohman3df24e62008-09-03 23:12:08 +0000455 unsigned InputReg = getRegForValue(I->getOperand(0));
Owen Andersond0533c92008-08-26 23:46:32 +0000456 if (!InputReg)
457 // Unhandled operand. Halt "fast" selection and bail.
458 return false;
459
460 unsigned ResultReg = FastEmit_r(SrcVT.getSimpleVT(),
461 DstVT.getSimpleVT(),
462 Opcode,
463 InputReg);
464 if (!ResultReg)
465 return false;
466
Dan Gohman3df24e62008-09-03 23:12:08 +0000467 UpdateValueMap(I, ResultReg);
Owen Andersond0533c92008-08-26 23:46:32 +0000468 return true;
469}
470
Dan Gohman40b189e2008-09-05 18:18:20 +0000471bool FastISel::SelectBitCast(User *I) {
Dan Gohmanad368ac2008-08-27 18:10:19 +0000472 // If the bitcast doesn't change the type, just use the operand value.
473 if (I->getType() == I->getOperand(0)->getType()) {
Dan Gohman3df24e62008-09-03 23:12:08 +0000474 unsigned Reg = getRegForValue(I->getOperand(0));
Dan Gohmana318dab2008-08-27 20:41:38 +0000475 if (Reg == 0)
476 return false;
Dan Gohman3df24e62008-09-03 23:12:08 +0000477 UpdateValueMap(I, Reg);
Dan Gohmanad368ac2008-08-27 18:10:19 +0000478 return true;
479 }
480
481 // Bitcasts of other values become reg-reg copies or BIT_CONVERT operators.
Owen Anderson6336b702008-08-27 18:58:30 +0000482 MVT SrcVT = TLI.getValueType(I->getOperand(0)->getType());
483 MVT DstVT = TLI.getValueType(I->getType());
Owen Andersond0533c92008-08-26 23:46:32 +0000484
485 if (SrcVT == MVT::Other || !SrcVT.isSimple() ||
486 DstVT == MVT::Other || !DstVT.isSimple() ||
487 !TLI.isTypeLegal(SrcVT) || !TLI.isTypeLegal(DstVT))
488 // Unhandled type. Halt "fast" selection and bail.
489 return false;
490
Dan Gohman3df24e62008-09-03 23:12:08 +0000491 unsigned Op0 = getRegForValue(I->getOperand(0));
Dan Gohmanad368ac2008-08-27 18:10:19 +0000492 if (Op0 == 0)
493 // Unhandled operand. Halt "fast" selection and bail.
Owen Andersond0533c92008-08-26 23:46:32 +0000494 return false;
495
Dan Gohmanad368ac2008-08-27 18:10:19 +0000496 // First, try to perform the bitcast by inserting a reg-reg copy.
497 unsigned ResultReg = 0;
498 if (SrcVT.getSimpleVT() == DstVT.getSimpleVT()) {
499 TargetRegisterClass* SrcClass = TLI.getRegClassFor(SrcVT);
500 TargetRegisterClass* DstClass = TLI.getRegClassFor(DstVT);
501 ResultReg = createResultReg(DstClass);
502
503 bool InsertedCopy = TII.copyRegToReg(*MBB, MBB->end(), ResultReg,
504 Op0, DstClass, SrcClass);
505 if (!InsertedCopy)
506 ResultReg = 0;
507 }
508
509 // If the reg-reg copy failed, select a BIT_CONVERT opcode.
510 if (!ResultReg)
511 ResultReg = FastEmit_r(SrcVT.getSimpleVT(), DstVT.getSimpleVT(),
512 ISD::BIT_CONVERT, Op0);
513
514 if (!ResultReg)
Owen Andersond0533c92008-08-26 23:46:32 +0000515 return false;
516
Dan Gohman3df24e62008-09-03 23:12:08 +0000517 UpdateValueMap(I, ResultReg);
Owen Andersond0533c92008-08-26 23:46:32 +0000518 return true;
519}
520
Dan Gohman3df24e62008-09-03 23:12:08 +0000521bool
522FastISel::SelectInstruction(Instruction *I) {
Dan Gohman40b189e2008-09-05 18:18:20 +0000523 return SelectOperator(I, I->getOpcode());
524}
525
Dan Gohmand98d6202008-10-02 22:15:21 +0000526/// FastEmitBranch - Emit an unconditional branch to the given block,
527/// unless it is the immediate (fall-through) successor, and update
528/// the CFG.
529void
530FastISel::FastEmitBranch(MachineBasicBlock *MSucc) {
531 MachineFunction::iterator NextMBB =
532 next(MachineFunction::iterator(MBB));
533
534 if (MBB->isLayoutSuccessor(MSucc)) {
535 // The unconditional fall-through case, which needs no instructions.
536 } else {
537 // The unconditional branch case.
538 TII.InsertBranch(*MBB, MSucc, NULL, SmallVector<MachineOperand, 0>());
539 }
540 MBB->addSuccessor(MSucc);
541}
542
Dan Gohman40b189e2008-09-05 18:18:20 +0000543bool
544FastISel::SelectOperator(User *I, unsigned Opcode) {
545 switch (Opcode) {
Dan Gohman3df24e62008-09-03 23:12:08 +0000546 case Instruction::Add: {
547 ISD::NodeType Opc = I->getType()->isFPOrFPVector() ? ISD::FADD : ISD::ADD;
548 return SelectBinaryOp(I, Opc);
549 }
550 case Instruction::Sub: {
551 ISD::NodeType Opc = I->getType()->isFPOrFPVector() ? ISD::FSUB : ISD::SUB;
552 return SelectBinaryOp(I, Opc);
553 }
554 case Instruction::Mul: {
555 ISD::NodeType Opc = I->getType()->isFPOrFPVector() ? ISD::FMUL : ISD::MUL;
556 return SelectBinaryOp(I, Opc);
557 }
558 case Instruction::SDiv:
559 return SelectBinaryOp(I, ISD::SDIV);
560 case Instruction::UDiv:
561 return SelectBinaryOp(I, ISD::UDIV);
562 case Instruction::FDiv:
563 return SelectBinaryOp(I, ISD::FDIV);
564 case Instruction::SRem:
565 return SelectBinaryOp(I, ISD::SREM);
566 case Instruction::URem:
567 return SelectBinaryOp(I, ISD::UREM);
568 case Instruction::FRem:
569 return SelectBinaryOp(I, ISD::FREM);
570 case Instruction::Shl:
571 return SelectBinaryOp(I, ISD::SHL);
572 case Instruction::LShr:
573 return SelectBinaryOp(I, ISD::SRL);
574 case Instruction::AShr:
575 return SelectBinaryOp(I, ISD::SRA);
576 case Instruction::And:
577 return SelectBinaryOp(I, ISD::AND);
578 case Instruction::Or:
579 return SelectBinaryOp(I, ISD::OR);
580 case Instruction::Xor:
581 return SelectBinaryOp(I, ISD::XOR);
Dan Gohmanb0cf29c2008-08-13 20:19:35 +0000582
Dan Gohman3df24e62008-09-03 23:12:08 +0000583 case Instruction::GetElementPtr:
584 return SelectGetElementPtr(I);
Dan Gohmanbdedd442008-08-20 00:11:48 +0000585
Dan Gohman3df24e62008-09-03 23:12:08 +0000586 case Instruction::Br: {
587 BranchInst *BI = cast<BranchInst>(I);
Dan Gohmanbdedd442008-08-20 00:11:48 +0000588
Dan Gohman3df24e62008-09-03 23:12:08 +0000589 if (BI->isUnconditional()) {
Dan Gohman3df24e62008-09-03 23:12:08 +0000590 BasicBlock *LLVMSucc = BI->getSuccessor(0);
591 MachineBasicBlock *MSucc = MBBMap[LLVMSucc];
Dan Gohmand98d6202008-10-02 22:15:21 +0000592 FastEmitBranch(MSucc);
Dan Gohman3df24e62008-09-03 23:12:08 +0000593 return true;
Owen Anderson9d5b4162008-08-27 00:31:01 +0000594 }
Dan Gohman3df24e62008-09-03 23:12:08 +0000595
596 // Conditional branches are not handed yet.
597 // Halt "fast" selection and bail.
598 return false;
Dan Gohmanb0cf29c2008-08-13 20:19:35 +0000599 }
600
Dan Gohman087c8502008-09-05 01:08:41 +0000601 case Instruction::Unreachable:
602 // Nothing to emit.
603 return true;
604
Dan Gohman3df24e62008-09-03 23:12:08 +0000605 case Instruction::PHI:
606 // PHI nodes are already emitted.
607 return true;
Dan Gohman0586d912008-09-10 20:11:02 +0000608
609 case Instruction::Alloca:
610 // FunctionLowering has the static-sized case covered.
611 if (StaticAllocaMap.count(cast<AllocaInst>(I)))
612 return true;
613
614 // Dynamic-sized alloca is not handled yet.
615 return false;
Dan Gohman3df24e62008-09-03 23:12:08 +0000616
Dan Gohman33134c42008-09-25 17:05:24 +0000617 case Instruction::Call:
618 return SelectCall(I);
619
Dan Gohman3df24e62008-09-03 23:12:08 +0000620 case Instruction::BitCast:
621 return SelectBitCast(I);
622
623 case Instruction::FPToSI:
624 return SelectCast(I, ISD::FP_TO_SINT);
625 case Instruction::ZExt:
626 return SelectCast(I, ISD::ZERO_EXTEND);
627 case Instruction::SExt:
628 return SelectCast(I, ISD::SIGN_EXTEND);
629 case Instruction::Trunc:
630 return SelectCast(I, ISD::TRUNCATE);
631 case Instruction::SIToFP:
632 return SelectCast(I, ISD::SINT_TO_FP);
633
634 case Instruction::IntToPtr: // Deliberate fall-through.
635 case Instruction::PtrToInt: {
636 MVT SrcVT = TLI.getValueType(I->getOperand(0)->getType());
637 MVT DstVT = TLI.getValueType(I->getType());
638 if (DstVT.bitsGT(SrcVT))
639 return SelectCast(I, ISD::ZERO_EXTEND);
640 if (DstVT.bitsLT(SrcVT))
641 return SelectCast(I, ISD::TRUNCATE);
642 unsigned Reg = getRegForValue(I->getOperand(0));
643 if (Reg == 0) return false;
644 UpdateValueMap(I, Reg);
645 return true;
646 }
Dan Gohmand57dd5f2008-09-23 21:53:34 +0000647
Dan Gohman3df24e62008-09-03 23:12:08 +0000648 default:
649 // Unhandled instruction. Halt "fast" selection and bail.
650 return false;
651 }
Dan Gohmanb0cf29c2008-08-13 20:19:35 +0000652}
653
Dan Gohman3df24e62008-09-03 23:12:08 +0000654FastISel::FastISel(MachineFunction &mf,
Dan Gohmand57dd5f2008-09-23 21:53:34 +0000655 MachineModuleInfo *mmi,
Devang Patel83489bb2009-01-13 00:35:13 +0000656 DwarfWriter *dw,
Dan Gohman3df24e62008-09-03 23:12:08 +0000657 DenseMap<const Value *, unsigned> &vm,
Dan Gohman0586d912008-09-10 20:11:02 +0000658 DenseMap<const BasicBlock *, MachineBasicBlock *> &bm,
Dan Gohmandd5b58a2008-10-14 23:54:11 +0000659 DenseMap<const AllocaInst *, int> &am
660#ifndef NDEBUG
661 , SmallSet<Instruction*, 8> &cil
662#endif
663 )
Dan Gohman3df24e62008-09-03 23:12:08 +0000664 : MBB(0),
665 ValueMap(vm),
666 MBBMap(bm),
Dan Gohman0586d912008-09-10 20:11:02 +0000667 StaticAllocaMap(am),
Dan Gohmandd5b58a2008-10-14 23:54:11 +0000668#ifndef NDEBUG
669 CatchInfoLost(cil),
670#endif
Dan Gohman3df24e62008-09-03 23:12:08 +0000671 MF(mf),
Dan Gohmand57dd5f2008-09-23 21:53:34 +0000672 MMI(mmi),
Devang Patel83489bb2009-01-13 00:35:13 +0000673 DW(dw),
Dan Gohman3df24e62008-09-03 23:12:08 +0000674 MRI(MF.getRegInfo()),
Dan Gohman0586d912008-09-10 20:11:02 +0000675 MFI(*MF.getFrameInfo()),
676 MCP(*MF.getConstantPool()),
Dan Gohman3df24e62008-09-03 23:12:08 +0000677 TM(MF.getTarget()),
Dan Gohman22bb3112008-08-22 00:20:26 +0000678 TD(*TM.getTargetData()),
679 TII(*TM.getInstrInfo()),
680 TLI(*TM.getTargetLowering()) {
Dan Gohmanbb466332008-08-20 21:05:57 +0000681}
682
Dan Gohmane285a742008-08-14 21:51:29 +0000683FastISel::~FastISel() {}
684
Evan Cheng36fd9412008-09-02 21:59:13 +0000685unsigned FastISel::FastEmit_(MVT::SimpleValueType, MVT::SimpleValueType,
686 ISD::NodeType) {
Dan Gohmanb0cf29c2008-08-13 20:19:35 +0000687 return 0;
688}
689
Owen Anderson0f84e4e2008-08-25 23:58:18 +0000690unsigned FastISel::FastEmit_r(MVT::SimpleValueType, MVT::SimpleValueType,
691 ISD::NodeType, unsigned /*Op0*/) {
Dan Gohmanb0cf29c2008-08-13 20:19:35 +0000692 return 0;
693}
694
Owen Anderson0f84e4e2008-08-25 23:58:18 +0000695unsigned FastISel::FastEmit_rr(MVT::SimpleValueType, MVT::SimpleValueType,
696 ISD::NodeType, unsigned /*Op0*/,
697 unsigned /*Op0*/) {
Dan Gohmanb0cf29c2008-08-13 20:19:35 +0000698 return 0;
699}
700
Owen Anderson0f84e4e2008-08-25 23:58:18 +0000701unsigned FastISel::FastEmit_i(MVT::SimpleValueType, MVT::SimpleValueType,
702 ISD::NodeType, uint64_t /*Imm*/) {
Evan Cheng83785c82008-08-20 22:45:34 +0000703 return 0;
704}
705
Dan Gohman10df0fa2008-08-27 01:09:54 +0000706unsigned FastISel::FastEmit_f(MVT::SimpleValueType, MVT::SimpleValueType,
707 ISD::NodeType, ConstantFP * /*FPImm*/) {
708 return 0;
709}
710
Owen Anderson0f84e4e2008-08-25 23:58:18 +0000711unsigned FastISel::FastEmit_ri(MVT::SimpleValueType, MVT::SimpleValueType,
712 ISD::NodeType, unsigned /*Op0*/,
713 uint64_t /*Imm*/) {
Dan Gohmand5fe57d2008-08-21 01:41:07 +0000714 return 0;
715}
716
Dan Gohman10df0fa2008-08-27 01:09:54 +0000717unsigned FastISel::FastEmit_rf(MVT::SimpleValueType, MVT::SimpleValueType,
718 ISD::NodeType, unsigned /*Op0*/,
719 ConstantFP * /*FPImm*/) {
720 return 0;
721}
722
Owen Anderson0f84e4e2008-08-25 23:58:18 +0000723unsigned FastISel::FastEmit_rri(MVT::SimpleValueType, MVT::SimpleValueType,
724 ISD::NodeType,
Dan Gohmand5fe57d2008-08-21 01:41:07 +0000725 unsigned /*Op0*/, unsigned /*Op1*/,
726 uint64_t /*Imm*/) {
Evan Cheng83785c82008-08-20 22:45:34 +0000727 return 0;
728}
729
730/// FastEmit_ri_ - This method is a wrapper of FastEmit_ri. It first tries
731/// to emit an instruction with an immediate operand using FastEmit_ri.
732/// If that fails, it materializes the immediate into a register and try
733/// FastEmit_rr instead.
734unsigned FastISel::FastEmit_ri_(MVT::SimpleValueType VT, ISD::NodeType Opcode,
Dan Gohmand5fe57d2008-08-21 01:41:07 +0000735 unsigned Op0, uint64_t Imm,
736 MVT::SimpleValueType ImmType) {
Evan Cheng83785c82008-08-20 22:45:34 +0000737 // First check if immediate type is legal. If not, we can't use the ri form.
Dan Gohman151ed612008-08-27 18:15:05 +0000738 unsigned ResultReg = FastEmit_ri(VT, VT, Opcode, Op0, Imm);
Evan Cheng83785c82008-08-20 22:45:34 +0000739 if (ResultReg != 0)
740 return ResultReg;
Owen Anderson0f84e4e2008-08-25 23:58:18 +0000741 unsigned MaterialReg = FastEmit_i(ImmType, ImmType, ISD::Constant, Imm);
Dan Gohmand5fe57d2008-08-21 01:41:07 +0000742 if (MaterialReg == 0)
743 return 0;
Owen Anderson0f84e4e2008-08-25 23:58:18 +0000744 return FastEmit_rr(VT, VT, Opcode, Op0, MaterialReg);
Dan Gohmand5fe57d2008-08-21 01:41:07 +0000745}
746
Dan Gohman10df0fa2008-08-27 01:09:54 +0000747/// FastEmit_rf_ - This method is a wrapper of FastEmit_ri. It first tries
748/// to emit an instruction with a floating-point immediate operand using
749/// FastEmit_rf. If that fails, it materializes the immediate into a register
750/// and try FastEmit_rr instead.
751unsigned FastISel::FastEmit_rf_(MVT::SimpleValueType VT, ISD::NodeType Opcode,
752 unsigned Op0, ConstantFP *FPImm,
753 MVT::SimpleValueType ImmType) {
Dan Gohman10df0fa2008-08-27 01:09:54 +0000754 // First check if immediate type is legal. If not, we can't use the rf form.
Dan Gohman151ed612008-08-27 18:15:05 +0000755 unsigned ResultReg = FastEmit_rf(VT, VT, Opcode, Op0, FPImm);
Dan Gohman10df0fa2008-08-27 01:09:54 +0000756 if (ResultReg != 0)
757 return ResultReg;
758
759 // Materialize the constant in a register.
760 unsigned MaterialReg = FastEmit_f(ImmType, ImmType, ISD::ConstantFP, FPImm);
761 if (MaterialReg == 0) {
Dan Gohman96a99992008-08-27 18:01:42 +0000762 // If the target doesn't have a way to directly enter a floating-point
763 // value into a register, use an alternate approach.
764 // TODO: The current approach only supports floating-point constants
765 // that can be constructed by conversion from integer values. This should
766 // be replaced by code that creates a load from a constant-pool entry,
767 // which will require some target-specific work.
Dan Gohman10df0fa2008-08-27 01:09:54 +0000768 const APFloat &Flt = FPImm->getValueAPF();
769 MVT IntVT = TLI.getPointerTy();
770
771 uint64_t x[2];
772 uint32_t IntBitWidth = IntVT.getSizeInBits();
Dale Johannesen23a98552008-10-09 23:00:39 +0000773 bool isExact;
774 (void) Flt.convertToInteger(x, IntBitWidth, /*isSigned=*/true,
775 APFloat::rmTowardZero, &isExact);
776 if (!isExact)
Dan Gohman10df0fa2008-08-27 01:09:54 +0000777 return 0;
778 APInt IntVal(IntBitWidth, 2, x);
779
780 unsigned IntegerReg = FastEmit_i(IntVT.getSimpleVT(), IntVT.getSimpleVT(),
781 ISD::Constant, IntVal.getZExtValue());
782 if (IntegerReg == 0)
783 return 0;
784 MaterialReg = FastEmit_r(IntVT.getSimpleVT(), VT,
785 ISD::SINT_TO_FP, IntegerReg);
786 if (MaterialReg == 0)
787 return 0;
788 }
789 return FastEmit_rr(VT, VT, Opcode, Op0, MaterialReg);
790}
791
Dan Gohmand5fe57d2008-08-21 01:41:07 +0000792unsigned FastISel::createResultReg(const TargetRegisterClass* RC) {
793 return MRI.createVirtualRegister(RC);
Evan Cheng83785c82008-08-20 22:45:34 +0000794}
795
Dan Gohmanb0cf29c2008-08-13 20:19:35 +0000796unsigned FastISel::FastEmitInst_(unsigned MachineInstOpcode,
Dan Gohman77ad7962008-08-20 18:09:38 +0000797 const TargetRegisterClass* RC) {
Dan Gohmand5fe57d2008-08-21 01:41:07 +0000798 unsigned ResultReg = createResultReg(RC);
Dan Gohmanbb466332008-08-20 21:05:57 +0000799 const TargetInstrDesc &II = TII.get(MachineInstOpcode);
Dan Gohmanb0cf29c2008-08-13 20:19:35 +0000800
Bill Wendling9bc96a52009-02-03 00:55:04 +0000801 BuildMI(MBB, DL, II, ResultReg);
Dan Gohmanb0cf29c2008-08-13 20:19:35 +0000802 return ResultReg;
803}
804
805unsigned FastISel::FastEmitInst_r(unsigned MachineInstOpcode,
806 const TargetRegisterClass *RC,
807 unsigned Op0) {
Dan Gohmand5fe57d2008-08-21 01:41:07 +0000808 unsigned ResultReg = createResultReg(RC);
Dan Gohmanbb466332008-08-20 21:05:57 +0000809 const TargetInstrDesc &II = TII.get(MachineInstOpcode);
Dan Gohmanb0cf29c2008-08-13 20:19:35 +0000810
Evan Cheng5960e4e2008-09-08 08:38:20 +0000811 if (II.getNumDefs() >= 1)
Bill Wendling9bc96a52009-02-03 00:55:04 +0000812 BuildMI(MBB, DL, II, ResultReg).addReg(Op0);
Evan Cheng5960e4e2008-09-08 08:38:20 +0000813 else {
Bill Wendling9bc96a52009-02-03 00:55:04 +0000814 BuildMI(MBB, DL, II).addReg(Op0);
Evan Cheng5960e4e2008-09-08 08:38:20 +0000815 bool InsertedCopy = TII.copyRegToReg(*MBB, MBB->end(), ResultReg,
816 II.ImplicitDefs[0], RC, RC);
817 if (!InsertedCopy)
818 ResultReg = 0;
819 }
820
Dan Gohmanb0cf29c2008-08-13 20:19:35 +0000821 return ResultReg;
822}
823
824unsigned FastISel::FastEmitInst_rr(unsigned MachineInstOpcode,
825 const TargetRegisterClass *RC,
826 unsigned Op0, unsigned Op1) {
Dan Gohmand5fe57d2008-08-21 01:41:07 +0000827 unsigned ResultReg = createResultReg(RC);
Dan Gohmanbb466332008-08-20 21:05:57 +0000828 const TargetInstrDesc &II = TII.get(MachineInstOpcode);
Dan Gohmanb0cf29c2008-08-13 20:19:35 +0000829
Evan Cheng5960e4e2008-09-08 08:38:20 +0000830 if (II.getNumDefs() >= 1)
Bill Wendling9bc96a52009-02-03 00:55:04 +0000831 BuildMI(MBB, DL, II, ResultReg).addReg(Op0).addReg(Op1);
Evan Cheng5960e4e2008-09-08 08:38:20 +0000832 else {
Bill Wendling9bc96a52009-02-03 00:55:04 +0000833 BuildMI(MBB, DL, II).addReg(Op0).addReg(Op1);
Evan Cheng5960e4e2008-09-08 08:38:20 +0000834 bool InsertedCopy = TII.copyRegToReg(*MBB, MBB->end(), ResultReg,
835 II.ImplicitDefs[0], RC, RC);
836 if (!InsertedCopy)
837 ResultReg = 0;
838 }
Dan Gohmanb0cf29c2008-08-13 20:19:35 +0000839 return ResultReg;
840}
Dan Gohmand5fe57d2008-08-21 01:41:07 +0000841
842unsigned FastISel::FastEmitInst_ri(unsigned MachineInstOpcode,
843 const TargetRegisterClass *RC,
844 unsigned Op0, uint64_t Imm) {
845 unsigned ResultReg = createResultReg(RC);
846 const TargetInstrDesc &II = TII.get(MachineInstOpcode);
847
Evan Cheng5960e4e2008-09-08 08:38:20 +0000848 if (II.getNumDefs() >= 1)
Bill Wendling9bc96a52009-02-03 00:55:04 +0000849 BuildMI(MBB, DL, II, ResultReg).addReg(Op0).addImm(Imm);
Evan Cheng5960e4e2008-09-08 08:38:20 +0000850 else {
Bill Wendling9bc96a52009-02-03 00:55:04 +0000851 BuildMI(MBB, DL, II).addReg(Op0).addImm(Imm);
Evan Cheng5960e4e2008-09-08 08:38:20 +0000852 bool InsertedCopy = TII.copyRegToReg(*MBB, MBB->end(), ResultReg,
853 II.ImplicitDefs[0], RC, RC);
854 if (!InsertedCopy)
855 ResultReg = 0;
856 }
Dan Gohmand5fe57d2008-08-21 01:41:07 +0000857 return ResultReg;
858}
859
Dan Gohman10df0fa2008-08-27 01:09:54 +0000860unsigned FastISel::FastEmitInst_rf(unsigned MachineInstOpcode,
861 const TargetRegisterClass *RC,
862 unsigned Op0, ConstantFP *FPImm) {
863 unsigned ResultReg = createResultReg(RC);
864 const TargetInstrDesc &II = TII.get(MachineInstOpcode);
865
Evan Cheng5960e4e2008-09-08 08:38:20 +0000866 if (II.getNumDefs() >= 1)
Bill Wendling9bc96a52009-02-03 00:55:04 +0000867 BuildMI(MBB, DL, II, ResultReg).addReg(Op0).addFPImm(FPImm);
Evan Cheng5960e4e2008-09-08 08:38:20 +0000868 else {
Bill Wendling9bc96a52009-02-03 00:55:04 +0000869 BuildMI(MBB, DL, II).addReg(Op0).addFPImm(FPImm);
Evan Cheng5960e4e2008-09-08 08:38:20 +0000870 bool InsertedCopy = TII.copyRegToReg(*MBB, MBB->end(), ResultReg,
871 II.ImplicitDefs[0], RC, RC);
872 if (!InsertedCopy)
873 ResultReg = 0;
874 }
Dan Gohman10df0fa2008-08-27 01:09:54 +0000875 return ResultReg;
876}
877
Dan Gohmand5fe57d2008-08-21 01:41:07 +0000878unsigned FastISel::FastEmitInst_rri(unsigned MachineInstOpcode,
879 const TargetRegisterClass *RC,
880 unsigned Op0, unsigned Op1, uint64_t Imm) {
881 unsigned ResultReg = createResultReg(RC);
882 const TargetInstrDesc &II = TII.get(MachineInstOpcode);
883
Evan Cheng5960e4e2008-09-08 08:38:20 +0000884 if (II.getNumDefs() >= 1)
Bill Wendling9bc96a52009-02-03 00:55:04 +0000885 BuildMI(MBB, DL, II, ResultReg).addReg(Op0).addReg(Op1).addImm(Imm);
Evan Cheng5960e4e2008-09-08 08:38:20 +0000886 else {
Bill Wendling9bc96a52009-02-03 00:55:04 +0000887 BuildMI(MBB, DL, II).addReg(Op0).addReg(Op1).addImm(Imm);
Evan Cheng5960e4e2008-09-08 08:38:20 +0000888 bool InsertedCopy = TII.copyRegToReg(*MBB, MBB->end(), ResultReg,
889 II.ImplicitDefs[0], RC, RC);
890 if (!InsertedCopy)
891 ResultReg = 0;
892 }
Dan Gohmand5fe57d2008-08-21 01:41:07 +0000893 return ResultReg;
894}
Owen Anderson6d0c25e2008-08-25 20:20:32 +0000895
896unsigned FastISel::FastEmitInst_i(unsigned MachineInstOpcode,
897 const TargetRegisterClass *RC,
898 uint64_t Imm) {
899 unsigned ResultReg = createResultReg(RC);
900 const TargetInstrDesc &II = TII.get(MachineInstOpcode);
901
Evan Cheng5960e4e2008-09-08 08:38:20 +0000902 if (II.getNumDefs() >= 1)
Bill Wendling9bc96a52009-02-03 00:55:04 +0000903 BuildMI(MBB, DL, II, ResultReg).addImm(Imm);
Evan Cheng5960e4e2008-09-08 08:38:20 +0000904 else {
Bill Wendling9bc96a52009-02-03 00:55:04 +0000905 BuildMI(MBB, DL, II).addImm(Imm);
Evan Cheng5960e4e2008-09-08 08:38:20 +0000906 bool InsertedCopy = TII.copyRegToReg(*MBB, MBB->end(), ResultReg,
907 II.ImplicitDefs[0], RC, RC);
908 if (!InsertedCopy)
909 ResultReg = 0;
910 }
Owen Anderson6d0c25e2008-08-25 20:20:32 +0000911 return ResultReg;
Evan Chengb41aec52008-08-25 22:20:39 +0000912}
Owen Anderson8970f002008-08-27 22:30:02 +0000913
Evan Cheng536ab132009-01-22 09:10:11 +0000914unsigned FastISel::FastEmitInst_extractsubreg(MVT::SimpleValueType RetVT,
915 unsigned Op0, uint32_t Idx) {
Owen Anderson40a468f2008-08-28 17:47:37 +0000916 const TargetRegisterClass* RC = MRI.getRegClass(Op0);
Owen Anderson8970f002008-08-27 22:30:02 +0000917
Evan Cheng536ab132009-01-22 09:10:11 +0000918 unsigned ResultReg = createResultReg(TLI.getRegClassFor(RetVT));
Owen Anderson8970f002008-08-27 22:30:02 +0000919 const TargetInstrDesc &II = TII.get(TargetInstrInfo::EXTRACT_SUBREG);
920
Evan Cheng5960e4e2008-09-08 08:38:20 +0000921 if (II.getNumDefs() >= 1)
Bill Wendling9bc96a52009-02-03 00:55:04 +0000922 BuildMI(MBB, DL, II, ResultReg).addReg(Op0).addImm(Idx);
Evan Cheng5960e4e2008-09-08 08:38:20 +0000923 else {
Bill Wendling9bc96a52009-02-03 00:55:04 +0000924 BuildMI(MBB, DL, II).addReg(Op0).addImm(Idx);
Evan Cheng5960e4e2008-09-08 08:38:20 +0000925 bool InsertedCopy = TII.copyRegToReg(*MBB, MBB->end(), ResultReg,
926 II.ImplicitDefs[0], RC, RC);
927 if (!InsertedCopy)
928 ResultReg = 0;
929 }
Owen Anderson8970f002008-08-27 22:30:02 +0000930 return ResultReg;
931}