blob: 128522c8843138f53aba0dd2b0667037ba3ac35a [file] [log] [blame]
Nate Begeman1d9d7422005-10-18 00:28:58 +00001//===-- PPCISelLowering.cpp - PPC DAG Lowering Implementation -------------===//
Chris Lattner7c5a3d32005-08-16 17:14:42 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Chris Lattner7c5a3d32005-08-16 17:14:42 +00007//
8//===----------------------------------------------------------------------===//
9//
Nate Begeman21e463b2005-10-16 05:39:50 +000010// This file implements the PPCISelLowering class.
Chris Lattner7c5a3d32005-08-16 17:14:42 +000011//
12//===----------------------------------------------------------------------===//
13
Chris Lattner16e71f22005-10-14 23:59:06 +000014#include "PPCISelLowering.h"
Jim Laskey2f616bf2006-11-16 22:43:37 +000015#include "PPCMachineFunctionInfo.h"
Bill Wendling53351a12010-03-12 02:00:43 +000016#include "PPCPerfectShuffle.h"
Chris Lattnerdf4ed632006-11-17 22:10:59 +000017#include "PPCPredicates.h"
Chris Lattner16e71f22005-10-14 23:59:06 +000018#include "PPCTargetMachine.h"
Owen Anderson718cb662007-09-07 04:06:50 +000019#include "llvm/ADT/STLExtras.h"
Nate Begeman750ac1b2006-02-01 07:19:44 +000020#include "llvm/ADT/VectorExtras.h"
Chris Lattnerb9a7bea2007-03-06 00:59:59 +000021#include "llvm/CodeGen/CallingConvLower.h"
Chris Lattner7c5a3d32005-08-16 17:14:42 +000022#include "llvm/CodeGen/MachineFrameInfo.h"
23#include "llvm/CodeGen/MachineFunction.h"
Chris Lattner8a2d3ca2005-08-26 21:23:58 +000024#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000025#include "llvm/CodeGen/MachineRegisterInfo.h"
Dan Gohman69de1932008-02-06 22:27:42 +000026#include "llvm/CodeGen/PseudoSourceValue.h"
Chris Lattner7c5a3d32005-08-16 17:14:42 +000027#include "llvm/CodeGen/SelectionDAG.h"
Anton Korobeynikov362dd0b2010-02-15 22:37:53 +000028#include "llvm/CodeGen/TargetLoweringObjectFileImpl.h"
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +000029#include "llvm/CallingConv.h"
Chris Lattner0b1e4e52005-08-26 17:36:52 +000030#include "llvm/Constants.h"
Chris Lattner7c5a3d32005-08-16 17:14:42 +000031#include "llvm/Function.h"
Chris Lattner6d92cad2006-03-26 10:06:40 +000032#include "llvm/Intrinsics.h"
Nate Begeman750ac1b2006-02-01 07:19:44 +000033#include "llvm/Support/MathExtras.h"
Evan Chengd2ee2182006-02-18 00:08:58 +000034#include "llvm/Target/TargetOptions.h"
Chris Lattner4eab7142006-11-10 02:08:47 +000035#include "llvm/Support/CommandLine.h"
Torok Edwindac237e2009-07-08 20:53:28 +000036#include "llvm/Support/ErrorHandling.h"
37#include "llvm/Support/raw_ostream.h"
Jay Foad8d730fb2009-05-11 19:38:09 +000038#include "llvm/DerivedTypes.h"
Chris Lattner7c5a3d32005-08-16 17:14:42 +000039using namespace llvm;
40
Duncan Sands1e96bab2010-11-04 10:49:57 +000041static bool CC_PPC_SVR4_Custom_Dummy(unsigned &ValNo, MVT &ValVT, MVT &LocVT,
Tilmann Schellerffd02002009-07-03 06:45:56 +000042 CCValAssign::LocInfo &LocInfo,
43 ISD::ArgFlagsTy &ArgFlags,
44 CCState &State);
Duncan Sands1e96bab2010-11-04 10:49:57 +000045static bool CC_PPC_SVR4_Custom_AlignArgRegs(unsigned &ValNo, MVT &ValVT,
Duncan Sands1440e8b2010-11-03 11:35:31 +000046 MVT &LocVT,
Tilmann Schellerffd02002009-07-03 06:45:56 +000047 CCValAssign::LocInfo &LocInfo,
48 ISD::ArgFlagsTy &ArgFlags,
49 CCState &State);
Duncan Sands1e96bab2010-11-04 10:49:57 +000050static bool CC_PPC_SVR4_Custom_AlignFPArgRegs(unsigned &ValNo, MVT &ValVT,
Duncan Sands1440e8b2010-11-03 11:35:31 +000051 MVT &LocVT,
Tilmann Schellerffd02002009-07-03 06:45:56 +000052 CCValAssign::LocInfo &LocInfo,
53 ISD::ArgFlagsTy &ArgFlags,
54 CCState &State);
55
Scott Michelfdc40a02009-02-17 22:15:04 +000056static cl::opt<bool> EnablePPCPreinc("enable-ppc-preinc",
Chris Lattner3ee77402007-06-19 05:46:06 +000057cl::desc("enable preincrement load/store generation on PPC (experimental)"),
58 cl::Hidden);
Chris Lattner4eab7142006-11-10 02:08:47 +000059
Chris Lattnerf0144122009-07-28 03:13:23 +000060static TargetLoweringObjectFile *CreateTLOF(const PPCTargetMachine &TM) {
61 if (TM.getSubtargetImpl()->isDarwin())
Bill Wendling505ad8b2010-03-15 21:09:38 +000062 return new TargetLoweringObjectFileMachO();
Bill Wendling53351a12010-03-12 02:00:43 +000063
Bruno Cardoso Lopesfdf229e2009-08-13 23:30:21 +000064 return new TargetLoweringObjectFileELF();
Chris Lattnerf0144122009-07-28 03:13:23 +000065}
66
Chris Lattner331d1bc2006-11-02 01:44:04 +000067PPCTargetLowering::PPCTargetLowering(PPCTargetMachine &TM)
Chris Lattnerf0144122009-07-28 03:13:23 +000068 : TargetLowering(TM, CreateTLOF(TM)), PPCSubTarget(*TM.getSubtargetImpl()) {
Scott Michelfdc40a02009-02-17 22:15:04 +000069
Nate Begeman405e3ec2005-10-21 00:02:42 +000070 setPow2DivIsCheap();
Dale Johannesen72324642008-07-31 18:13:12 +000071
Chris Lattnerd145a612005-09-27 22:18:25 +000072 // Use _setjmp/_longjmp instead of setjmp/longjmp.
Anton Korobeynikovd27a2582006-12-10 23:12:42 +000073 setUseUnderscoreSetJmp(true);
74 setUseUnderscoreLongJmp(true);
Scott Michelfdc40a02009-02-17 22:15:04 +000075
Chris Lattner749dc722010-10-10 18:34:00 +000076 // On PPC32/64, arguments smaller than 4/8 bytes are extended, so all
77 // arguments are at least 4/8 bytes aligned.
78 setMinStackArgumentAlignment(TM.getSubtarget<PPCSubtarget>().isPPC64() ? 8:4);
Wesley Peckbf17cfa2010-11-23 03:31:01 +000079
Chris Lattner7c5a3d32005-08-16 17:14:42 +000080 // Set up the register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +000081 addRegisterClass(MVT::i32, PPC::GPRCRegisterClass);
82 addRegisterClass(MVT::f32, PPC::F4RCRegisterClass);
83 addRegisterClass(MVT::f64, PPC::F8RCRegisterClass);
Scott Michelfdc40a02009-02-17 22:15:04 +000084
Evan Chengc5484282006-10-04 00:56:09 +000085 // PowerPC has an i16 but no i8 (or i1) SEXTLOAD
Owen Anderson825b72b2009-08-11 20:47:22 +000086 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
87 setLoadExtAction(ISD::SEXTLOAD, MVT::i8, Expand);
Duncan Sandsf9c98e62008-01-23 20:39:46 +000088
Owen Anderson825b72b2009-08-11 20:47:22 +000089 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +000090
Chris Lattner94e509c2006-11-10 23:58:45 +000091 // PowerPC has pre-inc load and store's.
Owen Anderson825b72b2009-08-11 20:47:22 +000092 setIndexedLoadAction(ISD::PRE_INC, MVT::i1, Legal);
93 setIndexedLoadAction(ISD::PRE_INC, MVT::i8, Legal);
94 setIndexedLoadAction(ISD::PRE_INC, MVT::i16, Legal);
95 setIndexedLoadAction(ISD::PRE_INC, MVT::i32, Legal);
96 setIndexedLoadAction(ISD::PRE_INC, MVT::i64, Legal);
97 setIndexedStoreAction(ISD::PRE_INC, MVT::i1, Legal);
98 setIndexedStoreAction(ISD::PRE_INC, MVT::i8, Legal);
99 setIndexedStoreAction(ISD::PRE_INC, MVT::i16, Legal);
100 setIndexedStoreAction(ISD::PRE_INC, MVT::i32, Legal);
101 setIndexedStoreAction(ISD::PRE_INC, MVT::i64, Legal);
Evan Chengcd633192006-11-09 19:11:50 +0000102
Dale Johannesen6eaeff22007-10-10 01:01:31 +0000103 // This is used in the ppcf128->int sequence. Note it has different semantics
104 // from FP_ROUND: that rounds to nearest, this rounds to zero.
Owen Anderson825b72b2009-08-11 20:47:22 +0000105 setOperationAction(ISD::FP_ROUND_INREG, MVT::ppcf128, Custom);
Dale Johannesen638ccd52007-10-06 01:24:11 +0000106
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000107 // PowerPC has no SREM/UREM instructions
Owen Anderson825b72b2009-08-11 20:47:22 +0000108 setOperationAction(ISD::SREM, MVT::i32, Expand);
109 setOperationAction(ISD::UREM, MVT::i32, Expand);
110 setOperationAction(ISD::SREM, MVT::i64, Expand);
111 setOperationAction(ISD::UREM, MVT::i64, Expand);
Dan Gohman3ce990d2007-10-08 17:28:24 +0000112
113 // Don't use SMUL_LOHI/UMUL_LOHI or SDIVREM/UDIVREM to lower SREM/UREM.
Owen Anderson825b72b2009-08-11 20:47:22 +0000114 setOperationAction(ISD::UMUL_LOHI, MVT::i32, Expand);
115 setOperationAction(ISD::SMUL_LOHI, MVT::i32, Expand);
116 setOperationAction(ISD::UMUL_LOHI, MVT::i64, Expand);
117 setOperationAction(ISD::SMUL_LOHI, MVT::i64, Expand);
118 setOperationAction(ISD::UDIVREM, MVT::i32, Expand);
119 setOperationAction(ISD::SDIVREM, MVT::i32, Expand);
120 setOperationAction(ISD::UDIVREM, MVT::i64, Expand);
121 setOperationAction(ISD::SDIVREM, MVT::i64, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000122
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000123 // We don't support sin/cos/sqrt/fmod/pow
Owen Anderson825b72b2009-08-11 20:47:22 +0000124 setOperationAction(ISD::FSIN , MVT::f64, Expand);
125 setOperationAction(ISD::FCOS , MVT::f64, Expand);
126 setOperationAction(ISD::FREM , MVT::f64, Expand);
127 setOperationAction(ISD::FPOW , MVT::f64, Expand);
128 setOperationAction(ISD::FSIN , MVT::f32, Expand);
129 setOperationAction(ISD::FCOS , MVT::f32, Expand);
130 setOperationAction(ISD::FREM , MVT::f32, Expand);
131 setOperationAction(ISD::FPOW , MVT::f32, Expand);
Dale Johannesen5c5eb802008-01-18 19:55:37 +0000132
Owen Anderson825b72b2009-08-11 20:47:22 +0000133 setOperationAction(ISD::FLT_ROUNDS_, MVT::i32, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000134
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000135 // If we're enabling GP optimizations, use hardware square root
Chris Lattner1e9de3e2005-09-02 18:33:05 +0000136 if (!TM.getSubtarget<PPCSubtarget>().hasFSQRT()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000137 setOperationAction(ISD::FSQRT, MVT::f64, Expand);
138 setOperationAction(ISD::FSQRT, MVT::f32, Expand);
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000139 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000140
Owen Anderson825b72b2009-08-11 20:47:22 +0000141 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
142 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000143
Nate Begemand88fc032006-01-14 03:14:10 +0000144 // PowerPC does not have BSWAP, CTPOP or CTTZ
Owen Anderson825b72b2009-08-11 20:47:22 +0000145 setOperationAction(ISD::BSWAP, MVT::i32 , Expand);
146 setOperationAction(ISD::CTPOP, MVT::i32 , Expand);
147 setOperationAction(ISD::CTTZ , MVT::i32 , Expand);
148 setOperationAction(ISD::BSWAP, MVT::i64 , Expand);
149 setOperationAction(ISD::CTPOP, MVT::i64 , Expand);
150 setOperationAction(ISD::CTTZ , MVT::i64 , Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000151
Nate Begeman35ef9132006-01-11 21:21:00 +0000152 // PowerPC does not have ROTR
Owen Anderson825b72b2009-08-11 20:47:22 +0000153 setOperationAction(ISD::ROTR, MVT::i32 , Expand);
154 setOperationAction(ISD::ROTR, MVT::i64 , Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000155
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000156 // PowerPC does not have Select
Owen Anderson825b72b2009-08-11 20:47:22 +0000157 setOperationAction(ISD::SELECT, MVT::i32, Expand);
158 setOperationAction(ISD::SELECT, MVT::i64, Expand);
159 setOperationAction(ISD::SELECT, MVT::f32, Expand);
160 setOperationAction(ISD::SELECT, MVT::f64, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000161
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000162 // PowerPC wants to turn select_cc of FP into fsel when possible.
Owen Anderson825b72b2009-08-11 20:47:22 +0000163 setOperationAction(ISD::SELECT_CC, MVT::f32, Custom);
164 setOperationAction(ISD::SELECT_CC, MVT::f64, Custom);
Nate Begeman44775902006-01-31 08:17:29 +0000165
Nate Begeman750ac1b2006-02-01 07:19:44 +0000166 // PowerPC wants to optimize integer setcc a bit
Owen Anderson825b72b2009-08-11 20:47:22 +0000167 setOperationAction(ISD::SETCC, MVT::i32, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000168
Nate Begeman81e80972006-03-17 01:40:33 +0000169 // PowerPC does not have BRCOND which requires SetCC
Owen Anderson825b72b2009-08-11 20:47:22 +0000170 setOperationAction(ISD::BRCOND, MVT::Other, Expand);
Evan Chengc35497f2006-10-30 08:02:39 +0000171
Owen Anderson825b72b2009-08-11 20:47:22 +0000172 setOperationAction(ISD::BR_JT, MVT::Other, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000173
Chris Lattnerf7605322005-08-31 21:09:52 +0000174 // PowerPC turns FP_TO_SINT into FCTIWZ and some load/stores.
Owen Anderson825b72b2009-08-11 20:47:22 +0000175 setOperationAction(ISD::FP_TO_SINT, MVT::i32, Custom);
Nate Begemanc09eeec2005-09-06 22:03:27 +0000176
Jim Laskeyad23c9d2005-08-17 00:40:22 +0000177 // PowerPC does not have [U|S]INT_TO_FP
Owen Anderson825b72b2009-08-11 20:47:22 +0000178 setOperationAction(ISD::SINT_TO_FP, MVT::i32, Expand);
179 setOperationAction(ISD::UINT_TO_FP, MVT::i32, Expand);
Jim Laskeyad23c9d2005-08-17 00:40:22 +0000180
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000181 setOperationAction(ISD::BITCAST, MVT::f32, Expand);
182 setOperationAction(ISD::BITCAST, MVT::i32, Expand);
183 setOperationAction(ISD::BITCAST, MVT::i64, Expand);
184 setOperationAction(ISD::BITCAST, MVT::f64, Expand);
Chris Lattner53e88452005-12-23 05:13:35 +0000185
Chris Lattner25b8b8c2006-04-28 21:56:10 +0000186 // We cannot sextinreg(i1). Expand to shifts.
Owen Anderson825b72b2009-08-11 20:47:22 +0000187 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1, Expand);
Jim Laskey2ad9f172007-02-22 14:56:36 +0000188
Owen Anderson825b72b2009-08-11 20:47:22 +0000189 setOperationAction(ISD::EXCEPTIONADDR, MVT::i64, Expand);
190 setOperationAction(ISD::EHSELECTION, MVT::i64, Expand);
191 setOperationAction(ISD::EXCEPTIONADDR, MVT::i32, Expand);
192 setOperationAction(ISD::EHSELECTION, MVT::i32, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000193
194
195 // We want to legalize GlobalAddress and ConstantPool nodes into the
Nate Begeman28a6b022005-12-10 02:36:00 +0000196 // appropriate instructions to materialize the address.
Owen Anderson825b72b2009-08-11 20:47:22 +0000197 setOperationAction(ISD::GlobalAddress, MVT::i32, Custom);
198 setOperationAction(ISD::GlobalTLSAddress, MVT::i32, Custom);
Bob Wilson3d90dbe2009-11-04 21:31:18 +0000199 setOperationAction(ISD::BlockAddress, MVT::i32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000200 setOperationAction(ISD::ConstantPool, MVT::i32, Custom);
201 setOperationAction(ISD::JumpTable, MVT::i32, Custom);
202 setOperationAction(ISD::GlobalAddress, MVT::i64, Custom);
203 setOperationAction(ISD::GlobalTLSAddress, MVT::i64, Custom);
Bob Wilson3d90dbe2009-11-04 21:31:18 +0000204 setOperationAction(ISD::BlockAddress, MVT::i64, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000205 setOperationAction(ISD::ConstantPool, MVT::i64, Custom);
206 setOperationAction(ISD::JumpTable, MVT::i64, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000207
Nate Begeman1db3c922008-08-11 17:36:31 +0000208 // TRAP is legal.
Owen Anderson825b72b2009-08-11 20:47:22 +0000209 setOperationAction(ISD::TRAP, MVT::Other, Legal);
Bill Wendling77959322008-09-17 00:30:57 +0000210
211 // TRAMPOLINE is custom lowered.
Owen Anderson825b72b2009-08-11 20:47:22 +0000212 setOperationAction(ISD::TRAMPOLINE, MVT::Other, Custom);
Bill Wendling77959322008-09-17 00:30:57 +0000213
Nate Begemanacc398c2006-01-25 18:21:52 +0000214 // VASTART needs to be custom lowered to use the VarArgsFrameIndex
Owen Anderson825b72b2009-08-11 20:47:22 +0000215 setOperationAction(ISD::VASTART , MVT::Other, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000216
Tilmann Scheller6b16eff2009-08-15 11:54:46 +0000217 // VAARG is custom lowered with the 32-bit SVR4 ABI.
218 if ( TM.getSubtarget<PPCSubtarget>().isSVR4ABI()
219 && !TM.getSubtarget<PPCSubtarget>().isPPC64())
Owen Anderson825b72b2009-08-11 20:47:22 +0000220 setOperationAction(ISD::VAARG, MVT::Other, Custom);
Nicolas Geoffray01119992007-04-03 13:59:52 +0000221 else
Owen Anderson825b72b2009-08-11 20:47:22 +0000222 setOperationAction(ISD::VAARG, MVT::Other, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000223
Chris Lattnerb22c08b2006-01-15 09:02:48 +0000224 // Use the default implementation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000225 setOperationAction(ISD::VACOPY , MVT::Other, Expand);
226 setOperationAction(ISD::VAEND , MVT::Other, Expand);
227 setOperationAction(ISD::STACKSAVE , MVT::Other, Expand);
228 setOperationAction(ISD::STACKRESTORE , MVT::Other, Custom);
229 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32 , Custom);
230 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i64 , Custom);
Chris Lattner56a752e2006-10-18 01:18:48 +0000231
Chris Lattner6d92cad2006-03-26 10:06:40 +0000232 // We want to custom lower some of our intrinsics.
Owen Anderson825b72b2009-08-11 20:47:22 +0000233 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000234
Dale Johannesen53e4e442008-11-07 22:54:33 +0000235 // Comparisons that require checking two conditions.
Owen Anderson825b72b2009-08-11 20:47:22 +0000236 setCondCodeAction(ISD::SETULT, MVT::f32, Expand);
237 setCondCodeAction(ISD::SETULT, MVT::f64, Expand);
238 setCondCodeAction(ISD::SETUGT, MVT::f32, Expand);
239 setCondCodeAction(ISD::SETUGT, MVT::f64, Expand);
240 setCondCodeAction(ISD::SETUEQ, MVT::f32, Expand);
241 setCondCodeAction(ISD::SETUEQ, MVT::f64, Expand);
242 setCondCodeAction(ISD::SETOGE, MVT::f32, Expand);
243 setCondCodeAction(ISD::SETOGE, MVT::f64, Expand);
244 setCondCodeAction(ISD::SETOLE, MVT::f32, Expand);
245 setCondCodeAction(ISD::SETOLE, MVT::f64, Expand);
246 setCondCodeAction(ISD::SETONE, MVT::f32, Expand);
247 setCondCodeAction(ISD::SETONE, MVT::f64, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000248
Chris Lattnera7a58542006-06-16 17:34:12 +0000249 if (TM.getSubtarget<PPCSubtarget>().has64BitSupport()) {
Nate Begeman1d9d7422005-10-18 00:28:58 +0000250 // They also have instructions for converting between i64 and fp.
Owen Anderson825b72b2009-08-11 20:47:22 +0000251 setOperationAction(ISD::FP_TO_SINT, MVT::i64, Custom);
252 setOperationAction(ISD::FP_TO_UINT, MVT::i64, Expand);
253 setOperationAction(ISD::SINT_TO_FP, MVT::i64, Custom);
254 setOperationAction(ISD::UINT_TO_FP, MVT::i64, Expand);
Dale Johannesen4c9369d2009-06-04 20:53:52 +0000255 // This is just the low 32 bits of a (signed) fp->i64 conversion.
256 // We cannot do this with Promote because i64 is not a legal type.
Owen Anderson825b72b2009-08-11 20:47:22 +0000257 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000258
Chris Lattner7fbcef72006-03-24 07:53:47 +0000259 // FIXME: disable this lowered code. This generates 64-bit register values,
260 // and we don't model the fact that the top part is clobbered by calls. We
261 // need to flag these together so that the value isn't live across a call.
Owen Anderson825b72b2009-08-11 20:47:22 +0000262 //setOperationAction(ISD::SINT_TO_FP, MVT::i32, Custom);
Nate Begemanae749a92005-10-25 23:48:36 +0000263 } else {
Chris Lattner860e8862005-11-17 07:30:41 +0000264 // PowerPC does not have FP_TO_UINT on 32-bit implementations.
Owen Anderson825b72b2009-08-11 20:47:22 +0000265 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Expand);
Nate Begeman9d2b8172005-10-18 00:56:42 +0000266 }
267
Chris Lattnera7a58542006-06-16 17:34:12 +0000268 if (TM.getSubtarget<PPCSubtarget>().use64BitRegs()) {
Chris Lattner26cb2862007-10-19 04:08:28 +0000269 // 64-bit PowerPC implementations can support i64 types directly
Owen Anderson825b72b2009-08-11 20:47:22 +0000270 addRegisterClass(MVT::i64, PPC::G8RCRegisterClass);
Nate Begeman1d9d7422005-10-18 00:28:58 +0000271 // BUILD_PAIR can't be handled natively, and should be expanded to shl/or
Owen Anderson825b72b2009-08-11 20:47:22 +0000272 setOperationAction(ISD::BUILD_PAIR, MVT::i64, Expand);
Dan Gohman9ed06db2008-03-07 20:36:53 +0000273 // 64-bit PowerPC wants to expand i128 shifts itself.
Owen Anderson825b72b2009-08-11 20:47:22 +0000274 setOperationAction(ISD::SHL_PARTS, MVT::i64, Custom);
275 setOperationAction(ISD::SRA_PARTS, MVT::i64, Custom);
276 setOperationAction(ISD::SRL_PARTS, MVT::i64, Custom);
Nate Begeman1d9d7422005-10-18 00:28:58 +0000277 } else {
Chris Lattner26cb2862007-10-19 04:08:28 +0000278 // 32-bit PowerPC wants to expand i64 shifts itself.
Owen Anderson825b72b2009-08-11 20:47:22 +0000279 setOperationAction(ISD::SHL_PARTS, MVT::i32, Custom);
280 setOperationAction(ISD::SRA_PARTS, MVT::i32, Custom);
281 setOperationAction(ISD::SRL_PARTS, MVT::i32, Custom);
Nate Begemanc09eeec2005-09-06 22:03:27 +0000282 }
Evan Chengd30bf012006-03-01 01:11:20 +0000283
Nate Begeman425a9692005-11-29 08:17:20 +0000284 if (TM.getSubtarget<PPCSubtarget>().hasAltivec()) {
Chris Lattnere3fea5a2006-03-31 19:52:36 +0000285 // First set operation action for all vector types to expand. Then we
286 // will selectively turn on ones that can be effectively codegen'd.
Owen Anderson825b72b2009-08-11 20:47:22 +0000287 for (unsigned i = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
288 i <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++i) {
289 MVT::SimpleValueType VT = (MVT::SimpleValueType)i;
Duncan Sands83ec4b62008-06-06 12:08:01 +0000290
Chris Lattnerf3f69de2006-04-16 01:37:57 +0000291 // add/sub are legal for all supported vector VT's.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000292 setOperationAction(ISD::ADD , VT, Legal);
293 setOperationAction(ISD::SUB , VT, Legal);
Scott Michelfdc40a02009-02-17 22:15:04 +0000294
Chris Lattner7ff7e672006-04-04 17:25:31 +0000295 // We promote all shuffles to v16i8.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000296 setOperationAction(ISD::VECTOR_SHUFFLE, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000297 AddPromotedToType (ISD::VECTOR_SHUFFLE, VT, MVT::v16i8);
Chris Lattnerf3f69de2006-04-16 01:37:57 +0000298
299 // We promote all non-typed operations to v4i32.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000300 setOperationAction(ISD::AND , VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000301 AddPromotedToType (ISD::AND , VT, MVT::v4i32);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000302 setOperationAction(ISD::OR , VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000303 AddPromotedToType (ISD::OR , VT, MVT::v4i32);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000304 setOperationAction(ISD::XOR , VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000305 AddPromotedToType (ISD::XOR , VT, MVT::v4i32);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000306 setOperationAction(ISD::LOAD , VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000307 AddPromotedToType (ISD::LOAD , VT, MVT::v4i32);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000308 setOperationAction(ISD::SELECT, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000309 AddPromotedToType (ISD::SELECT, VT, MVT::v4i32);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000310 setOperationAction(ISD::STORE, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000311 AddPromotedToType (ISD::STORE, VT, MVT::v4i32);
Scott Michelfdc40a02009-02-17 22:15:04 +0000312
Chris Lattnerf3f69de2006-04-16 01:37:57 +0000313 // No other operations are legal.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000314 setOperationAction(ISD::MUL , VT, Expand);
315 setOperationAction(ISD::SDIV, VT, Expand);
316 setOperationAction(ISD::SREM, VT, Expand);
317 setOperationAction(ISD::UDIV, VT, Expand);
318 setOperationAction(ISD::UREM, VT, Expand);
319 setOperationAction(ISD::FDIV, VT, Expand);
320 setOperationAction(ISD::FNEG, VT, Expand);
321 setOperationAction(ISD::EXTRACT_VECTOR_ELT, VT, Expand);
322 setOperationAction(ISD::INSERT_VECTOR_ELT, VT, Expand);
323 setOperationAction(ISD::BUILD_VECTOR, VT, Expand);
324 setOperationAction(ISD::UMUL_LOHI, VT, Expand);
325 setOperationAction(ISD::SMUL_LOHI, VT, Expand);
326 setOperationAction(ISD::UDIVREM, VT, Expand);
327 setOperationAction(ISD::SDIVREM, VT, Expand);
328 setOperationAction(ISD::SCALAR_TO_VECTOR, VT, Expand);
329 setOperationAction(ISD::FPOW, VT, Expand);
330 setOperationAction(ISD::CTPOP, VT, Expand);
331 setOperationAction(ISD::CTLZ, VT, Expand);
332 setOperationAction(ISD::CTTZ, VT, Expand);
Chris Lattnere3fea5a2006-03-31 19:52:36 +0000333 }
334
Chris Lattner7ff7e672006-04-04 17:25:31 +0000335 // We can custom expand all VECTOR_SHUFFLEs to VPERM, others we can handle
336 // with merges, splats, etc.
Owen Anderson825b72b2009-08-11 20:47:22 +0000337 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v16i8, Custom);
Chris Lattner7ff7e672006-04-04 17:25:31 +0000338
Owen Anderson825b72b2009-08-11 20:47:22 +0000339 setOperationAction(ISD::AND , MVT::v4i32, Legal);
340 setOperationAction(ISD::OR , MVT::v4i32, Legal);
341 setOperationAction(ISD::XOR , MVT::v4i32, Legal);
342 setOperationAction(ISD::LOAD , MVT::v4i32, Legal);
343 setOperationAction(ISD::SELECT, MVT::v4i32, Expand);
344 setOperationAction(ISD::STORE , MVT::v4i32, Legal);
Scott Michelfdc40a02009-02-17 22:15:04 +0000345
Owen Anderson825b72b2009-08-11 20:47:22 +0000346 addRegisterClass(MVT::v4f32, PPC::VRRCRegisterClass);
347 addRegisterClass(MVT::v4i32, PPC::VRRCRegisterClass);
348 addRegisterClass(MVT::v8i16, PPC::VRRCRegisterClass);
349 addRegisterClass(MVT::v16i8, PPC::VRRCRegisterClass);
Scott Michelfdc40a02009-02-17 22:15:04 +0000350
Owen Anderson825b72b2009-08-11 20:47:22 +0000351 setOperationAction(ISD::MUL, MVT::v4f32, Legal);
352 setOperationAction(ISD::MUL, MVT::v4i32, Custom);
353 setOperationAction(ISD::MUL, MVT::v8i16, Custom);
354 setOperationAction(ISD::MUL, MVT::v16i8, Custom);
Chris Lattnerf1d0b2b2006-03-20 01:53:53 +0000355
Owen Anderson825b72b2009-08-11 20:47:22 +0000356 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4f32, Custom);
357 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4i32, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000358
Owen Anderson825b72b2009-08-11 20:47:22 +0000359 setOperationAction(ISD::BUILD_VECTOR, MVT::v16i8, Custom);
360 setOperationAction(ISD::BUILD_VECTOR, MVT::v8i16, Custom);
361 setOperationAction(ISD::BUILD_VECTOR, MVT::v4i32, Custom);
362 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f32, Custom);
Nate Begeman425a9692005-11-29 08:17:20 +0000363 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000364
Duncan Sands03228082008-11-23 15:47:28 +0000365 setBooleanContents(ZeroOrOneBooleanContent);
Scott Michelfdc40a02009-02-17 22:15:04 +0000366
Jim Laskey2ad9f172007-02-22 14:56:36 +0000367 if (TM.getSubtarget<PPCSubtarget>().isPPC64()) {
Chris Lattner10da9572006-10-18 01:20:43 +0000368 setStackPointerRegisterToSaveRestore(PPC::X1);
Jim Laskey2ad9f172007-02-22 14:56:36 +0000369 setExceptionPointerRegister(PPC::X3);
370 setExceptionSelectorRegister(PPC::X4);
371 } else {
Chris Lattner10da9572006-10-18 01:20:43 +0000372 setStackPointerRegisterToSaveRestore(PPC::R1);
Jim Laskey2ad9f172007-02-22 14:56:36 +0000373 setExceptionPointerRegister(PPC::R3);
374 setExceptionSelectorRegister(PPC::R4);
375 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000376
Chris Lattner8c13d0a2006-03-01 04:57:39 +0000377 // We have target-specific dag combine patterns for the following nodes:
378 setTargetDAGCombine(ISD::SINT_TO_FP);
Chris Lattner51269842006-03-01 05:50:56 +0000379 setTargetDAGCombine(ISD::STORE);
Chris Lattner90564f22006-04-18 17:59:36 +0000380 setTargetDAGCombine(ISD::BR_CC);
Chris Lattnerd9989382006-07-10 20:56:58 +0000381 setTargetDAGCombine(ISD::BSWAP);
Scott Michelfdc40a02009-02-17 22:15:04 +0000382
Dale Johannesenfabd32d2007-10-19 00:59:18 +0000383 // Darwin long double math library functions have $LDBL128 appended.
384 if (TM.getSubtarget<PPCSubtarget>().isDarwin()) {
Duncan Sands007f9842008-01-10 10:28:30 +0000385 setLibcallName(RTLIB::COS_PPCF128, "cosl$LDBL128");
Dale Johannesenfabd32d2007-10-19 00:59:18 +0000386 setLibcallName(RTLIB::POW_PPCF128, "powl$LDBL128");
387 setLibcallName(RTLIB::REM_PPCF128, "fmodl$LDBL128");
Duncan Sands007f9842008-01-10 10:28:30 +0000388 setLibcallName(RTLIB::SIN_PPCF128, "sinl$LDBL128");
389 setLibcallName(RTLIB::SQRT_PPCF128, "sqrtl$LDBL128");
Dale Johannesen7794f2a2008-09-04 00:47:13 +0000390 setLibcallName(RTLIB::LOG_PPCF128, "logl$LDBL128");
391 setLibcallName(RTLIB::LOG2_PPCF128, "log2l$LDBL128");
392 setLibcallName(RTLIB::LOG10_PPCF128, "log10l$LDBL128");
393 setLibcallName(RTLIB::EXP_PPCF128, "expl$LDBL128");
394 setLibcallName(RTLIB::EXP2_PPCF128, "exp2l$LDBL128");
Dale Johannesenfabd32d2007-10-19 00:59:18 +0000395 }
396
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000397 computeRegisterProperties();
398}
399
Dale Johannesen28d08fd2008-02-28 22:31:51 +0000400/// getByValTypeAlignment - Return the desired alignment for ByVal aggregate
401/// function arguments in the caller parameter area.
402unsigned PPCTargetLowering::getByValTypeAlignment(const Type *Ty) const {
Dan Gohmanf0757b02010-04-21 01:34:56 +0000403 const TargetMachine &TM = getTargetMachine();
Dale Johannesen28d08fd2008-02-28 22:31:51 +0000404 // Darwin passes everything on 4 byte boundary.
405 if (TM.getSubtarget<PPCSubtarget>().isDarwin())
406 return 4;
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +0000407 // FIXME SVR4 TBD
Dale Johannesen28d08fd2008-02-28 22:31:51 +0000408 return 4;
409}
410
Chris Lattnerda6d20f2006-01-09 23:52:17 +0000411const char *PPCTargetLowering::getTargetNodeName(unsigned Opcode) const {
412 switch (Opcode) {
413 default: return 0;
Evan Cheng53301922008-07-12 02:23:19 +0000414 case PPCISD::FSEL: return "PPCISD::FSEL";
415 case PPCISD::FCFID: return "PPCISD::FCFID";
416 case PPCISD::FCTIDZ: return "PPCISD::FCTIDZ";
417 case PPCISD::FCTIWZ: return "PPCISD::FCTIWZ";
418 case PPCISD::STFIWX: return "PPCISD::STFIWX";
419 case PPCISD::VMADDFP: return "PPCISD::VMADDFP";
420 case PPCISD::VNMSUBFP: return "PPCISD::VNMSUBFP";
421 case PPCISD::VPERM: return "PPCISD::VPERM";
422 case PPCISD::Hi: return "PPCISD::Hi";
423 case PPCISD::Lo: return "PPCISD::Lo";
Tilmann Scheller6b16eff2009-08-15 11:54:46 +0000424 case PPCISD::TOC_ENTRY: return "PPCISD::TOC_ENTRY";
Tilmann Scheller3a84dae2009-12-18 13:00:15 +0000425 case PPCISD::TOC_RESTORE: return "PPCISD::TOC_RESTORE";
426 case PPCISD::LOAD: return "PPCISD::LOAD";
427 case PPCISD::LOAD_TOC: return "PPCISD::LOAD_TOC";
Evan Cheng53301922008-07-12 02:23:19 +0000428 case PPCISD::DYNALLOC: return "PPCISD::DYNALLOC";
429 case PPCISD::GlobalBaseReg: return "PPCISD::GlobalBaseReg";
430 case PPCISD::SRL: return "PPCISD::SRL";
431 case PPCISD::SRA: return "PPCISD::SRA";
432 case PPCISD::SHL: return "PPCISD::SHL";
433 case PPCISD::EXTSW_32: return "PPCISD::EXTSW_32";
434 case PPCISD::STD_32: return "PPCISD::STD_32";
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +0000435 case PPCISD::CALL_SVR4: return "PPCISD::CALL_SVR4";
436 case PPCISD::CALL_Darwin: return "PPCISD::CALL_Darwin";
Tilmann Scheller6b16eff2009-08-15 11:54:46 +0000437 case PPCISD::NOP: return "PPCISD::NOP";
Evan Cheng53301922008-07-12 02:23:19 +0000438 case PPCISD::MTCTR: return "PPCISD::MTCTR";
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +0000439 case PPCISD::BCTRL_Darwin: return "PPCISD::BCTRL_Darwin";
440 case PPCISD::BCTRL_SVR4: return "PPCISD::BCTRL_SVR4";
Evan Cheng53301922008-07-12 02:23:19 +0000441 case PPCISD::RET_FLAG: return "PPCISD::RET_FLAG";
442 case PPCISD::MFCR: return "PPCISD::MFCR";
443 case PPCISD::VCMP: return "PPCISD::VCMP";
444 case PPCISD::VCMPo: return "PPCISD::VCMPo";
445 case PPCISD::LBRX: return "PPCISD::LBRX";
446 case PPCISD::STBRX: return "PPCISD::STBRX";
Evan Cheng53301922008-07-12 02:23:19 +0000447 case PPCISD::LARX: return "PPCISD::LARX";
448 case PPCISD::STCX: return "PPCISD::STCX";
449 case PPCISD::COND_BRANCH: return "PPCISD::COND_BRANCH";
450 case PPCISD::MFFS: return "PPCISD::MFFS";
451 case PPCISD::MTFSB0: return "PPCISD::MTFSB0";
452 case PPCISD::MTFSB1: return "PPCISD::MTFSB1";
453 case PPCISD::FADDRTZ: return "PPCISD::FADDRTZ";
454 case PPCISD::MTFSF: return "PPCISD::MTFSF";
Evan Cheng53301922008-07-12 02:23:19 +0000455 case PPCISD::TC_RETURN: return "PPCISD::TC_RETURN";
Chris Lattnerda6d20f2006-01-09 23:52:17 +0000456 }
457}
458
Owen Anderson825b72b2009-08-11 20:47:22 +0000459MVT::SimpleValueType PPCTargetLowering::getSetCCResultType(EVT VT) const {
460 return MVT::i32;
Scott Michel5b8f82e2008-03-10 15:42:14 +0000461}
462
Bill Wendlingb4202b82009-07-01 18:50:55 +0000463/// getFunctionAlignment - Return the Log2 alignment of this function.
Bill Wendling20c568f2009-06-30 22:38:32 +0000464unsigned PPCTargetLowering::getFunctionAlignment(const Function *F) const {
465 if (getTargetMachine().getSubtarget<PPCSubtarget>().isDarwin())
466 return F->hasFnAttr(Attribute::OptimizeForSize) ? 2 : 4;
467 else
468 return 2;
469}
Scott Michel5b8f82e2008-03-10 15:42:14 +0000470
Chris Lattner1a635d62006-04-14 06:01:58 +0000471//===----------------------------------------------------------------------===//
472// Node matching predicates, for use by the tblgen matching code.
473//===----------------------------------------------------------------------===//
474
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000475/// isFloatingPointZero - Return true if this is 0.0 or -0.0.
Dan Gohman475871a2008-07-27 21:46:04 +0000476static bool isFloatingPointZero(SDValue Op) {
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000477 if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(Op))
Dale Johanneseneaf08942007-08-31 04:03:46 +0000478 return CFP->getValueAPF().isZero();
Gabor Greifba36cb52008-08-28 21:40:38 +0000479 else if (ISD::isEXTLoad(Op.getNode()) || ISD::isNON_EXTLoad(Op.getNode())) {
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000480 // Maybe this has already been legalized into the constant pool?
481 if (ConstantPoolSDNode *CP = dyn_cast<ConstantPoolSDNode>(Op.getOperand(1)))
Dan Gohman46510a72010-04-15 01:51:59 +0000482 if (const ConstantFP *CFP = dyn_cast<ConstantFP>(CP->getConstVal()))
Dale Johanneseneaf08942007-08-31 04:03:46 +0000483 return CFP->getValueAPF().isZero();
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000484 }
485 return false;
486}
487
Chris Lattnerddb739e2006-04-06 17:23:16 +0000488/// isConstantOrUndef - Op is either an undef node or a ConstantSDNode. Return
489/// true if Op is undef or if it matches the specified value.
Nate Begeman9008ca62009-04-27 18:41:29 +0000490static bool isConstantOrUndef(int Op, int Val) {
491 return Op < 0 || Op == Val;
Chris Lattnerddb739e2006-04-06 17:23:16 +0000492}
493
494/// isVPKUHUMShuffleMask - Return true if this is the shuffle mask for a
495/// VPKUHUM instruction.
Nate Begeman9008ca62009-04-27 18:41:29 +0000496bool PPC::isVPKUHUMShuffleMask(ShuffleVectorSDNode *N, bool isUnary) {
Chris Lattnerf24380e2006-04-06 22:28:36 +0000497 if (!isUnary) {
498 for (unsigned i = 0; i != 16; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +0000499 if (!isConstantOrUndef(N->getMaskElt(i), i*2+1))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000500 return false;
501 } else {
502 for (unsigned i = 0; i != 8; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +0000503 if (!isConstantOrUndef(N->getMaskElt(i), i*2+1) ||
504 !isConstantOrUndef(N->getMaskElt(i+8), i*2+1))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000505 return false;
506 }
Chris Lattnerd0608e12006-04-06 18:26:28 +0000507 return true;
Chris Lattnerddb739e2006-04-06 17:23:16 +0000508}
509
510/// isVPKUWUMShuffleMask - Return true if this is the shuffle mask for a
511/// VPKUWUM instruction.
Nate Begeman9008ca62009-04-27 18:41:29 +0000512bool PPC::isVPKUWUMShuffleMask(ShuffleVectorSDNode *N, bool isUnary) {
Chris Lattnerf24380e2006-04-06 22:28:36 +0000513 if (!isUnary) {
514 for (unsigned i = 0; i != 16; i += 2)
Nate Begeman9008ca62009-04-27 18:41:29 +0000515 if (!isConstantOrUndef(N->getMaskElt(i ), i*2+2) ||
516 !isConstantOrUndef(N->getMaskElt(i+1), i*2+3))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000517 return false;
518 } else {
519 for (unsigned i = 0; i != 8; i += 2)
Nate Begeman9008ca62009-04-27 18:41:29 +0000520 if (!isConstantOrUndef(N->getMaskElt(i ), i*2+2) ||
521 !isConstantOrUndef(N->getMaskElt(i+1), i*2+3) ||
522 !isConstantOrUndef(N->getMaskElt(i+8), i*2+2) ||
523 !isConstantOrUndef(N->getMaskElt(i+9), i*2+3))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000524 return false;
525 }
Chris Lattnerd0608e12006-04-06 18:26:28 +0000526 return true;
Chris Lattnerddb739e2006-04-06 17:23:16 +0000527}
528
Chris Lattnercaad1632006-04-06 22:02:42 +0000529/// isVMerge - Common function, used to match vmrg* shuffles.
530///
Nate Begeman9008ca62009-04-27 18:41:29 +0000531static bool isVMerge(ShuffleVectorSDNode *N, unsigned UnitSize,
Chris Lattnercaad1632006-04-06 22:02:42 +0000532 unsigned LHSStart, unsigned RHSStart) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000533 assert(N->getValueType(0) == MVT::v16i8 &&
Nate Begeman9008ca62009-04-27 18:41:29 +0000534 "PPC only supports shuffles by bytes!");
Chris Lattner116cc482006-04-06 21:11:54 +0000535 assert((UnitSize == 1 || UnitSize == 2 || UnitSize == 4) &&
536 "Unsupported merge size!");
Scott Michelfdc40a02009-02-17 22:15:04 +0000537
Chris Lattner116cc482006-04-06 21:11:54 +0000538 for (unsigned i = 0; i != 8/UnitSize; ++i) // Step over units
539 for (unsigned j = 0; j != UnitSize; ++j) { // Step over bytes within unit
Nate Begeman9008ca62009-04-27 18:41:29 +0000540 if (!isConstantOrUndef(N->getMaskElt(i*UnitSize*2+j),
Chris Lattnercaad1632006-04-06 22:02:42 +0000541 LHSStart+j+i*UnitSize) ||
Nate Begeman9008ca62009-04-27 18:41:29 +0000542 !isConstantOrUndef(N->getMaskElt(i*UnitSize*2+UnitSize+j),
Chris Lattnercaad1632006-04-06 22:02:42 +0000543 RHSStart+j+i*UnitSize))
Chris Lattner116cc482006-04-06 21:11:54 +0000544 return false;
545 }
Nate Begeman9008ca62009-04-27 18:41:29 +0000546 return true;
Chris Lattnercaad1632006-04-06 22:02:42 +0000547}
548
549/// isVMRGLShuffleMask - Return true if this is a shuffle mask suitable for
550/// a VRGL* instruction with the specified unit size (1,2 or 4 bytes).
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000551bool PPC::isVMRGLShuffleMask(ShuffleVectorSDNode *N, unsigned UnitSize,
Nate Begeman9008ca62009-04-27 18:41:29 +0000552 bool isUnary) {
Chris Lattnercaad1632006-04-06 22:02:42 +0000553 if (!isUnary)
554 return isVMerge(N, UnitSize, 8, 24);
555 return isVMerge(N, UnitSize, 8, 8);
Chris Lattner116cc482006-04-06 21:11:54 +0000556}
557
558/// isVMRGHShuffleMask - Return true if this is a shuffle mask suitable for
559/// a VRGH* instruction with the specified unit size (1,2 or 4 bytes).
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000560bool PPC::isVMRGHShuffleMask(ShuffleVectorSDNode *N, unsigned UnitSize,
Nate Begeman9008ca62009-04-27 18:41:29 +0000561 bool isUnary) {
Chris Lattnercaad1632006-04-06 22:02:42 +0000562 if (!isUnary)
563 return isVMerge(N, UnitSize, 0, 16);
564 return isVMerge(N, UnitSize, 0, 0);
Chris Lattner116cc482006-04-06 21:11:54 +0000565}
566
567
Chris Lattnerd0608e12006-04-06 18:26:28 +0000568/// isVSLDOIShuffleMask - If this is a vsldoi shuffle mask, return the shift
569/// amount, otherwise return -1.
Chris Lattnerf24380e2006-04-06 22:28:36 +0000570int PPC::isVSLDOIShuffleMask(SDNode *N, bool isUnary) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000571 assert(N->getValueType(0) == MVT::v16i8 &&
Nate Begeman9008ca62009-04-27 18:41:29 +0000572 "PPC only supports shuffles by bytes!");
573
574 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000575
Chris Lattnerd0608e12006-04-06 18:26:28 +0000576 // Find the first non-undef value in the shuffle mask.
577 unsigned i;
Nate Begeman9008ca62009-04-27 18:41:29 +0000578 for (i = 0; i != 16 && SVOp->getMaskElt(i) < 0; ++i)
Chris Lattnerd0608e12006-04-06 18:26:28 +0000579 /*search*/;
Scott Michelfdc40a02009-02-17 22:15:04 +0000580
Chris Lattnerd0608e12006-04-06 18:26:28 +0000581 if (i == 16) return -1; // all undef.
Scott Michelfdc40a02009-02-17 22:15:04 +0000582
Nate Begeman9008ca62009-04-27 18:41:29 +0000583 // Otherwise, check to see if the rest of the elements are consecutively
Chris Lattnerd0608e12006-04-06 18:26:28 +0000584 // numbered from this value.
Nate Begeman9008ca62009-04-27 18:41:29 +0000585 unsigned ShiftAmt = SVOp->getMaskElt(i);
Chris Lattnerd0608e12006-04-06 18:26:28 +0000586 if (ShiftAmt < i) return -1;
587 ShiftAmt -= i;
Chris Lattnerddb739e2006-04-06 17:23:16 +0000588
Chris Lattnerf24380e2006-04-06 22:28:36 +0000589 if (!isUnary) {
Nate Begeman9008ca62009-04-27 18:41:29 +0000590 // Check the rest of the elements to see if they are consecutive.
Chris Lattnerf24380e2006-04-06 22:28:36 +0000591 for (++i; i != 16; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +0000592 if (!isConstantOrUndef(SVOp->getMaskElt(i), ShiftAmt+i))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000593 return -1;
594 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +0000595 // Check the rest of the elements to see if they are consecutive.
Chris Lattnerf24380e2006-04-06 22:28:36 +0000596 for (++i; i != 16; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +0000597 if (!isConstantOrUndef(SVOp->getMaskElt(i), (ShiftAmt+i) & 15))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000598 return -1;
599 }
Chris Lattnerd0608e12006-04-06 18:26:28 +0000600 return ShiftAmt;
601}
Chris Lattneref819f82006-03-20 06:33:01 +0000602
603/// isSplatShuffleMask - Return true if the specified VECTOR_SHUFFLE operand
604/// specifies a splat of a single element that is suitable for input to
605/// VSPLTB/VSPLTH/VSPLTW.
Nate Begeman9008ca62009-04-27 18:41:29 +0000606bool PPC::isSplatShuffleMask(ShuffleVectorSDNode *N, unsigned EltSize) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000607 assert(N->getValueType(0) == MVT::v16i8 &&
Chris Lattner7ff7e672006-04-04 17:25:31 +0000608 (EltSize == 1 || EltSize == 2 || EltSize == 4));
Scott Michelfdc40a02009-02-17 22:15:04 +0000609
Chris Lattner88a99ef2006-03-20 06:37:44 +0000610 // This is a splat operation if each element of the permute is the same, and
611 // if the value doesn't reference the second vector.
Nate Begeman9008ca62009-04-27 18:41:29 +0000612 unsigned ElementBase = N->getMaskElt(0);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000613
Nate Begeman9008ca62009-04-27 18:41:29 +0000614 // FIXME: Handle UNDEF elements too!
615 if (ElementBase >= 16)
Chris Lattner7ff7e672006-04-04 17:25:31 +0000616 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +0000617
Nate Begeman9008ca62009-04-27 18:41:29 +0000618 // Check that the indices are consecutive, in the case of a multi-byte element
619 // splatted with a v16i8 mask.
620 for (unsigned i = 1; i != EltSize; ++i)
621 if (N->getMaskElt(i) < 0 || N->getMaskElt(i) != (int)(i+ElementBase))
Chris Lattner7ff7e672006-04-04 17:25:31 +0000622 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +0000623
Chris Lattner7ff7e672006-04-04 17:25:31 +0000624 for (unsigned i = EltSize, e = 16; i != e; i += EltSize) {
Nate Begeman9008ca62009-04-27 18:41:29 +0000625 if (N->getMaskElt(i) < 0) continue;
Chris Lattner7ff7e672006-04-04 17:25:31 +0000626 for (unsigned j = 0; j != EltSize; ++j)
Nate Begeman9008ca62009-04-27 18:41:29 +0000627 if (N->getMaskElt(i+j) != N->getMaskElt(j))
Chris Lattner7ff7e672006-04-04 17:25:31 +0000628 return false;
Chris Lattner88a99ef2006-03-20 06:37:44 +0000629 }
Chris Lattner7ff7e672006-04-04 17:25:31 +0000630 return true;
Chris Lattneref819f82006-03-20 06:33:01 +0000631}
632
Evan Cheng66ffe6b2007-07-30 07:51:22 +0000633/// isAllNegativeZeroVector - Returns true if all elements of build_vector
634/// are -0.0.
635bool PPC::isAllNegativeZeroVector(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +0000636 BuildVectorSDNode *BV = cast<BuildVectorSDNode>(N);
637
638 APInt APVal, APUndef;
639 unsigned BitSize;
640 bool HasAnyUndefs;
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000641
Dale Johannesen1e608812009-11-13 01:45:18 +0000642 if (BV->isConstantSplat(APVal, APUndef, BitSize, HasAnyUndefs, 32, true))
Nate Begeman9008ca62009-04-27 18:41:29 +0000643 if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
Dale Johanneseneaf08942007-08-31 04:03:46 +0000644 return CFP->getValueAPF().isNegZero();
Nate Begeman9008ca62009-04-27 18:41:29 +0000645
Evan Cheng66ffe6b2007-07-30 07:51:22 +0000646 return false;
647}
648
Chris Lattneref819f82006-03-20 06:33:01 +0000649/// getVSPLTImmediate - Return the appropriate VSPLT* immediate to splat the
650/// specified isSplatShuffleMask VECTOR_SHUFFLE mask.
Chris Lattner7ff7e672006-04-04 17:25:31 +0000651unsigned PPC::getVSPLTImmediate(SDNode *N, unsigned EltSize) {
Nate Begeman9008ca62009-04-27 18:41:29 +0000652 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
653 assert(isSplatShuffleMask(SVOp, EltSize));
654 return SVOp->getMaskElt(0) / EltSize;
Chris Lattneref819f82006-03-20 06:33:01 +0000655}
656
Chris Lattnere87192a2006-04-12 17:37:20 +0000657/// get_VSPLTI_elt - If this is a build_vector of constants which can be formed
Chris Lattner140a58f2006-04-08 06:46:53 +0000658/// by using a vspltis[bhw] instruction of the specified element size, return
659/// the constant being splatted. The ByteSize field indicates the number of
660/// bytes of each element [124] -> [bhw].
Dan Gohman475871a2008-07-27 21:46:04 +0000661SDValue PPC::get_VSPLTI_elt(SDNode *N, unsigned ByteSize, SelectionDAG &DAG) {
662 SDValue OpVal(0, 0);
Chris Lattner79d9a882006-04-08 07:14:26 +0000663
664 // If ByteSize of the splat is bigger than the element size of the
665 // build_vector, then we have a case where we are checking for a splat where
666 // multiple elements of the buildvector are folded together into a single
667 // logical element of the splat (e.g. "vsplish 1" to splat {0,1}*8).
668 unsigned EltSize = 16/N->getNumOperands();
669 if (EltSize < ByteSize) {
670 unsigned Multiple = ByteSize/EltSize; // Number of BV entries per spltval.
Dan Gohman475871a2008-07-27 21:46:04 +0000671 SDValue UniquedVals[4];
Chris Lattner79d9a882006-04-08 07:14:26 +0000672 assert(Multiple > 1 && Multiple <= 4 && "How can this happen?");
Scott Michelfdc40a02009-02-17 22:15:04 +0000673
Chris Lattner79d9a882006-04-08 07:14:26 +0000674 // See if all of the elements in the buildvector agree across.
675 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) {
676 if (N->getOperand(i).getOpcode() == ISD::UNDEF) continue;
677 // If the element isn't a constant, bail fully out.
Dan Gohman475871a2008-07-27 21:46:04 +0000678 if (!isa<ConstantSDNode>(N->getOperand(i))) return SDValue();
Chris Lattner79d9a882006-04-08 07:14:26 +0000679
Scott Michelfdc40a02009-02-17 22:15:04 +0000680
Gabor Greifba36cb52008-08-28 21:40:38 +0000681 if (UniquedVals[i&(Multiple-1)].getNode() == 0)
Chris Lattner79d9a882006-04-08 07:14:26 +0000682 UniquedVals[i&(Multiple-1)] = N->getOperand(i);
683 else if (UniquedVals[i&(Multiple-1)] != N->getOperand(i))
Dan Gohman475871a2008-07-27 21:46:04 +0000684 return SDValue(); // no match.
Chris Lattner79d9a882006-04-08 07:14:26 +0000685 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000686
Chris Lattner79d9a882006-04-08 07:14:26 +0000687 // Okay, if we reached this point, UniquedVals[0..Multiple-1] contains
688 // either constant or undef values that are identical for each chunk. See
689 // if these chunks can form into a larger vspltis*.
Scott Michelfdc40a02009-02-17 22:15:04 +0000690
Chris Lattner79d9a882006-04-08 07:14:26 +0000691 // Check to see if all of the leading entries are either 0 or -1. If
692 // neither, then this won't fit into the immediate field.
693 bool LeadingZero = true;
694 bool LeadingOnes = true;
695 for (unsigned i = 0; i != Multiple-1; ++i) {
Gabor Greifba36cb52008-08-28 21:40:38 +0000696 if (UniquedVals[i].getNode() == 0) continue; // Must have been undefs.
Scott Michelfdc40a02009-02-17 22:15:04 +0000697
Chris Lattner79d9a882006-04-08 07:14:26 +0000698 LeadingZero &= cast<ConstantSDNode>(UniquedVals[i])->isNullValue();
699 LeadingOnes &= cast<ConstantSDNode>(UniquedVals[i])->isAllOnesValue();
700 }
701 // Finally, check the least significant entry.
702 if (LeadingZero) {
Gabor Greifba36cb52008-08-28 21:40:38 +0000703 if (UniquedVals[Multiple-1].getNode() == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +0000704 return DAG.getTargetConstant(0, MVT::i32); // 0,0,0,undef
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000705 int Val = cast<ConstantSDNode>(UniquedVals[Multiple-1])->getZExtValue();
Chris Lattner79d9a882006-04-08 07:14:26 +0000706 if (Val < 16)
Owen Anderson825b72b2009-08-11 20:47:22 +0000707 return DAG.getTargetConstant(Val, MVT::i32); // 0,0,0,4 -> vspltisw(4)
Chris Lattner79d9a882006-04-08 07:14:26 +0000708 }
709 if (LeadingOnes) {
Gabor Greifba36cb52008-08-28 21:40:38 +0000710 if (UniquedVals[Multiple-1].getNode() == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +0000711 return DAG.getTargetConstant(~0U, MVT::i32); // -1,-1,-1,undef
Dan Gohman7810bfe2008-09-26 21:54:37 +0000712 int Val =cast<ConstantSDNode>(UniquedVals[Multiple-1])->getSExtValue();
Chris Lattner79d9a882006-04-08 07:14:26 +0000713 if (Val >= -16) // -1,-1,-1,-2 -> vspltisw(-2)
Owen Anderson825b72b2009-08-11 20:47:22 +0000714 return DAG.getTargetConstant(Val, MVT::i32);
Chris Lattner79d9a882006-04-08 07:14:26 +0000715 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000716
Dan Gohman475871a2008-07-27 21:46:04 +0000717 return SDValue();
Chris Lattner79d9a882006-04-08 07:14:26 +0000718 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000719
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000720 // Check to see if this buildvec has a single non-undef value in its elements.
721 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) {
722 if (N->getOperand(i).getOpcode() == ISD::UNDEF) continue;
Gabor Greifba36cb52008-08-28 21:40:38 +0000723 if (OpVal.getNode() == 0)
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000724 OpVal = N->getOperand(i);
725 else if (OpVal != N->getOperand(i))
Dan Gohman475871a2008-07-27 21:46:04 +0000726 return SDValue();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000727 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000728
Gabor Greifba36cb52008-08-28 21:40:38 +0000729 if (OpVal.getNode() == 0) return SDValue(); // All UNDEF: use implicit def.
Scott Michelfdc40a02009-02-17 22:15:04 +0000730
Eli Friedman1a8229b2009-05-24 02:03:36 +0000731 unsigned ValSizeInBytes = EltSize;
Nate Begeman98e70cc2006-03-28 04:15:58 +0000732 uint64_t Value = 0;
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000733 if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(OpVal)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000734 Value = CN->getZExtValue();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000735 } else if (ConstantFPSDNode *CN = dyn_cast<ConstantFPSDNode>(OpVal)) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000736 assert(CN->getValueType(0) == MVT::f32 && "Only one legal FP vector type!");
Dale Johanneseneaf08942007-08-31 04:03:46 +0000737 Value = FloatToBits(CN->getValueAPF().convertToFloat());
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000738 }
739
740 // If the splat value is larger than the element value, then we can never do
741 // this splat. The only case that we could fit the replicated bits into our
742 // immediate field for would be zero, and we prefer to use vxor for it.
Dan Gohman475871a2008-07-27 21:46:04 +0000743 if (ValSizeInBytes < ByteSize) return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +0000744
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000745 // If the element value is larger than the splat value, cut it in half and
746 // check to see if the two halves are equal. Continue doing this until we
747 // get to ByteSize. This allows us to handle 0x01010101 as 0x01.
748 while (ValSizeInBytes > ByteSize) {
749 ValSizeInBytes >>= 1;
Scott Michelfdc40a02009-02-17 22:15:04 +0000750
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000751 // If the top half equals the bottom half, we're still ok.
Chris Lattner9b42bdd2006-04-05 17:39:25 +0000752 if (((Value >> (ValSizeInBytes*8)) & ((1 << (8*ValSizeInBytes))-1)) !=
753 (Value & ((1 << (8*ValSizeInBytes))-1)))
Dan Gohman475871a2008-07-27 21:46:04 +0000754 return SDValue();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000755 }
756
757 // Properly sign extend the value.
758 int ShAmt = (4-ByteSize)*8;
759 int MaskVal = ((int)Value << ShAmt) >> ShAmt;
Scott Michelfdc40a02009-02-17 22:15:04 +0000760
Evan Cheng5b6a01b2006-03-26 09:52:32 +0000761 // If this is zero, don't match, zero matches ISD::isBuildVectorAllZeros.
Dan Gohman475871a2008-07-27 21:46:04 +0000762 if (MaskVal == 0) return SDValue();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000763
Chris Lattner140a58f2006-04-08 06:46:53 +0000764 // Finally, if this value fits in a 5 bit sext field, return it
765 if (((MaskVal << (32-5)) >> (32-5)) == MaskVal)
Owen Anderson825b72b2009-08-11 20:47:22 +0000766 return DAG.getTargetConstant(MaskVal, MVT::i32);
Dan Gohman475871a2008-07-27 21:46:04 +0000767 return SDValue();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000768}
769
Chris Lattner1a635d62006-04-14 06:01:58 +0000770//===----------------------------------------------------------------------===//
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000771// Addressing Mode Selection
772//===----------------------------------------------------------------------===//
773
774/// isIntS16Immediate - This method tests to see if the node is either a 32-bit
775/// or 64-bit immediate, and if the value can be accurately represented as a
776/// sign extension from a 16-bit value. If so, this returns true and the
777/// immediate.
778static bool isIntS16Immediate(SDNode *N, short &Imm) {
779 if (N->getOpcode() != ISD::Constant)
780 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +0000781
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000782 Imm = (short)cast<ConstantSDNode>(N)->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +0000783 if (N->getValueType(0) == MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000784 return Imm == (int32_t)cast<ConstantSDNode>(N)->getZExtValue();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000785 else
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000786 return Imm == (int64_t)cast<ConstantSDNode>(N)->getZExtValue();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000787}
Dan Gohman475871a2008-07-27 21:46:04 +0000788static bool isIntS16Immediate(SDValue Op, short &Imm) {
Gabor Greifba36cb52008-08-28 21:40:38 +0000789 return isIntS16Immediate(Op.getNode(), Imm);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000790}
791
792
793/// SelectAddressRegReg - Given the specified addressed, check to see if it
794/// can be represented as an indexed [r+r] operation. Returns false if it
795/// can be more efficiently represented with [r+imm].
Dan Gohman475871a2008-07-27 21:46:04 +0000796bool PPCTargetLowering::SelectAddressRegReg(SDValue N, SDValue &Base,
797 SDValue &Index,
Dan Gohman73e09142009-01-15 16:29:45 +0000798 SelectionDAG &DAG) const {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000799 short imm = 0;
800 if (N.getOpcode() == ISD::ADD) {
801 if (isIntS16Immediate(N.getOperand(1), imm))
802 return false; // r+i
803 if (N.getOperand(1).getOpcode() == PPCISD::Lo)
804 return false; // r+i
Scott Michelfdc40a02009-02-17 22:15:04 +0000805
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000806 Base = N.getOperand(0);
807 Index = N.getOperand(1);
808 return true;
809 } else if (N.getOpcode() == ISD::OR) {
810 if (isIntS16Immediate(N.getOperand(1), imm))
811 return false; // r+i can fold it if we can.
Scott Michelfdc40a02009-02-17 22:15:04 +0000812
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000813 // If this is an or of disjoint bitfields, we can codegen this as an add
814 // (for better address arithmetic) if the LHS and RHS of the OR are provably
815 // disjoint.
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000816 APInt LHSKnownZero, LHSKnownOne;
817 APInt RHSKnownZero, RHSKnownOne;
818 DAG.ComputeMaskedBits(N.getOperand(0),
Dan Gohmanec59b952008-02-27 21:12:32 +0000819 APInt::getAllOnesValue(N.getOperand(0)
820 .getValueSizeInBits()),
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000821 LHSKnownZero, LHSKnownOne);
Scott Michelfdc40a02009-02-17 22:15:04 +0000822
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000823 if (LHSKnownZero.getBoolValue()) {
824 DAG.ComputeMaskedBits(N.getOperand(1),
Dan Gohmanec59b952008-02-27 21:12:32 +0000825 APInt::getAllOnesValue(N.getOperand(1)
826 .getValueSizeInBits()),
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000827 RHSKnownZero, RHSKnownOne);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000828 // If all of the bits are known zero on the LHS or RHS, the add won't
829 // carry.
Dan Gohmanec59b952008-02-27 21:12:32 +0000830 if (~(LHSKnownZero | RHSKnownZero) == 0) {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000831 Base = N.getOperand(0);
832 Index = N.getOperand(1);
833 return true;
834 }
835 }
836 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000837
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000838 return false;
839}
840
841/// Returns true if the address N can be represented by a base register plus
842/// a signed 16-bit displacement [r+imm], and if it is not better
843/// represented as reg+reg.
Dan Gohman475871a2008-07-27 21:46:04 +0000844bool PPCTargetLowering::SelectAddressRegImm(SDValue N, SDValue &Disp,
Dan Gohman73e09142009-01-15 16:29:45 +0000845 SDValue &Base,
846 SelectionDAG &DAG) const {
Dale Johannesenf5f5dce2009-02-06 19:16:40 +0000847 // FIXME dl should come from parent load or store, not from address
848 DebugLoc dl = N.getDebugLoc();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000849 // If this can be more profitably realized as r+r, fail.
850 if (SelectAddressRegReg(N, Disp, Base, DAG))
851 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +0000852
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000853 if (N.getOpcode() == ISD::ADD) {
854 short imm = 0;
855 if (isIntS16Immediate(N.getOperand(1), imm)) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000856 Disp = DAG.getTargetConstant((int)imm & 0xFFFF, MVT::i32);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000857 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N.getOperand(0))) {
858 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
859 } else {
860 Base = N.getOperand(0);
861 }
862 return true; // [r+i]
863 } else if (N.getOperand(1).getOpcode() == PPCISD::Lo) {
864 // Match LOAD (ADD (X, Lo(G))).
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000865 assert(!cast<ConstantSDNode>(N.getOperand(1).getOperand(1))->getZExtValue()
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000866 && "Cannot handle constant offsets yet!");
867 Disp = N.getOperand(1).getOperand(0); // The global address.
868 assert(Disp.getOpcode() == ISD::TargetGlobalAddress ||
869 Disp.getOpcode() == ISD::TargetConstantPool ||
870 Disp.getOpcode() == ISD::TargetJumpTable);
871 Base = N.getOperand(0);
872 return true; // [&g+r]
873 }
874 } else if (N.getOpcode() == ISD::OR) {
875 short imm = 0;
876 if (isIntS16Immediate(N.getOperand(1), imm)) {
877 // If this is an or of disjoint bitfields, we can codegen this as an add
878 // (for better address arithmetic) if the LHS and RHS of the OR are
879 // provably disjoint.
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000880 APInt LHSKnownZero, LHSKnownOne;
881 DAG.ComputeMaskedBits(N.getOperand(0),
Bill Wendling3e98c302008-03-24 23:16:37 +0000882 APInt::getAllOnesValue(N.getOperand(0)
883 .getValueSizeInBits()),
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000884 LHSKnownZero, LHSKnownOne);
Bill Wendling3e98c302008-03-24 23:16:37 +0000885
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000886 if ((LHSKnownZero.getZExtValue()|~(uint64_t)imm) == ~0ULL) {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000887 // If all of the bits are known zero on the LHS or RHS, the add won't
888 // carry.
889 Base = N.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +0000890 Disp = DAG.getTargetConstant((int)imm & 0xFFFF, MVT::i32);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000891 return true;
892 }
893 }
894 } else if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(N)) {
895 // Loading from a constant address.
Scott Michelfdc40a02009-02-17 22:15:04 +0000896
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000897 // If this address fits entirely in a 16-bit sext immediate field, codegen
898 // this as "d, 0"
899 short Imm;
900 if (isIntS16Immediate(CN, Imm)) {
901 Disp = DAG.getTargetConstant(Imm, CN->getValueType(0));
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +0000902 Base = DAG.getRegister(PPCSubTarget.isPPC64() ? PPC::X0 : PPC::R0,
903 CN->getValueType(0));
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000904 return true;
905 }
Chris Lattnerbc681d62007-02-17 06:44:03 +0000906
907 // Handle 32-bit sext immediates with LIS + addr mode.
Owen Anderson825b72b2009-08-11 20:47:22 +0000908 if (CN->getValueType(0) == MVT::i32 ||
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000909 (int64_t)CN->getZExtValue() == (int)CN->getZExtValue()) {
910 int Addr = (int)CN->getZExtValue();
Scott Michelfdc40a02009-02-17 22:15:04 +0000911
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000912 // Otherwise, break this down into an LIS + disp.
Owen Anderson825b72b2009-08-11 20:47:22 +0000913 Disp = DAG.getTargetConstant((short)Addr, MVT::i32);
Scott Michelfdc40a02009-02-17 22:15:04 +0000914
Owen Anderson825b72b2009-08-11 20:47:22 +0000915 Base = DAG.getTargetConstant((Addr - (signed short)Addr) >> 16, MVT::i32);
916 unsigned Opc = CN->getValueType(0) == MVT::i32 ? PPC::LIS : PPC::LIS8;
Dan Gohman602b0c82009-09-25 18:54:59 +0000917 Base = SDValue(DAG.getMachineNode(Opc, dl, CN->getValueType(0), Base), 0);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000918 return true;
919 }
920 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000921
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000922 Disp = DAG.getTargetConstant(0, getPointerTy());
923 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N))
924 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
925 else
926 Base = N;
927 return true; // [r+0]
928}
929
930/// SelectAddressRegRegOnly - Given the specified addressed, force it to be
931/// represented as an indexed [r+r] operation.
Dan Gohman475871a2008-07-27 21:46:04 +0000932bool PPCTargetLowering::SelectAddressRegRegOnly(SDValue N, SDValue &Base,
933 SDValue &Index,
Dan Gohman73e09142009-01-15 16:29:45 +0000934 SelectionDAG &DAG) const {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000935 // Check to see if we can easily represent this as an [r+r] address. This
936 // will fail if it thinks that the address is more profitably represented as
937 // reg+imm, e.g. where imm = 0.
938 if (SelectAddressRegReg(N, Base, Index, DAG))
939 return true;
Scott Michelfdc40a02009-02-17 22:15:04 +0000940
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000941 // If the operand is an addition, always emit this as [r+r], since this is
942 // better (for code size, and execution, as the memop does the add for free)
943 // than emitting an explicit add.
944 if (N.getOpcode() == ISD::ADD) {
945 Base = N.getOperand(0);
946 Index = N.getOperand(1);
947 return true;
948 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000949
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000950 // Otherwise, do it the hard way, using R0 as the base register.
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +0000951 Base = DAG.getRegister(PPCSubTarget.isPPC64() ? PPC::X0 : PPC::R0,
952 N.getValueType());
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000953 Index = N;
954 return true;
955}
956
957/// SelectAddressRegImmShift - Returns true if the address N can be
958/// represented by a base register plus a signed 14-bit displacement
959/// [r+imm*4]. Suitable for use by STD and friends.
Dan Gohman475871a2008-07-27 21:46:04 +0000960bool PPCTargetLowering::SelectAddressRegImmShift(SDValue N, SDValue &Disp,
961 SDValue &Base,
Dan Gohman73e09142009-01-15 16:29:45 +0000962 SelectionDAG &DAG) const {
Dale Johannesenf5f5dce2009-02-06 19:16:40 +0000963 // FIXME dl should come from the parent load or store, not the address
964 DebugLoc dl = N.getDebugLoc();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000965 // If this can be more profitably realized as r+r, fail.
966 if (SelectAddressRegReg(N, Disp, Base, DAG))
967 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +0000968
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000969 if (N.getOpcode() == ISD::ADD) {
970 short imm = 0;
971 if (isIntS16Immediate(N.getOperand(1), imm) && (imm & 3) == 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000972 Disp = DAG.getTargetConstant(((int)imm & 0xFFFF) >> 2, MVT::i32);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000973 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N.getOperand(0))) {
974 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
975 } else {
976 Base = N.getOperand(0);
977 }
978 return true; // [r+i]
979 } else if (N.getOperand(1).getOpcode() == PPCISD::Lo) {
980 // Match LOAD (ADD (X, Lo(G))).
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000981 assert(!cast<ConstantSDNode>(N.getOperand(1).getOperand(1))->getZExtValue()
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000982 && "Cannot handle constant offsets yet!");
983 Disp = N.getOperand(1).getOperand(0); // The global address.
984 assert(Disp.getOpcode() == ISD::TargetGlobalAddress ||
985 Disp.getOpcode() == ISD::TargetConstantPool ||
986 Disp.getOpcode() == ISD::TargetJumpTable);
987 Base = N.getOperand(0);
988 return true; // [&g+r]
989 }
990 } else if (N.getOpcode() == ISD::OR) {
991 short imm = 0;
992 if (isIntS16Immediate(N.getOperand(1), imm) && (imm & 3) == 0) {
993 // If this is an or of disjoint bitfields, we can codegen this as an add
994 // (for better address arithmetic) if the LHS and RHS of the OR are
995 // provably disjoint.
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000996 APInt LHSKnownZero, LHSKnownOne;
997 DAG.ComputeMaskedBits(N.getOperand(0),
Bill Wendling3e98c302008-03-24 23:16:37 +0000998 APInt::getAllOnesValue(N.getOperand(0)
999 .getValueSizeInBits()),
Dan Gohmanb3564aa2008-02-27 01:23:58 +00001000 LHSKnownZero, LHSKnownOne);
1001 if ((LHSKnownZero.getZExtValue()|~(uint64_t)imm) == ~0ULL) {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001002 // If all of the bits are known zero on the LHS or RHS, the add won't
1003 // carry.
1004 Base = N.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00001005 Disp = DAG.getTargetConstant(((int)imm & 0xFFFF) >> 2, MVT::i32);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001006 return true;
1007 }
1008 }
1009 } else if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(N)) {
Chris Lattnerdee5a5a2007-02-17 06:57:26 +00001010 // Loading from a constant address. Verify low two bits are clear.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001011 if ((CN->getZExtValue() & 3) == 0) {
Chris Lattnerdee5a5a2007-02-17 06:57:26 +00001012 // If this address fits entirely in a 14-bit sext immediate field, codegen
1013 // this as "d, 0"
1014 short Imm;
1015 if (isIntS16Immediate(CN, Imm)) {
1016 Disp = DAG.getTargetConstant((unsigned short)Imm >> 2, getPointerTy());
1017 Base = DAG.getRegister(PPC::R0, CN->getValueType(0));
1018 return true;
1019 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001020
Chris Lattnerdee5a5a2007-02-17 06:57:26 +00001021 // Fold the low-part of 32-bit absolute addresses into addr mode.
Owen Anderson825b72b2009-08-11 20:47:22 +00001022 if (CN->getValueType(0) == MVT::i32 ||
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001023 (int64_t)CN->getZExtValue() == (int)CN->getZExtValue()) {
1024 int Addr = (int)CN->getZExtValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00001025
Chris Lattnerdee5a5a2007-02-17 06:57:26 +00001026 // Otherwise, break this down into an LIS + disp.
Owen Anderson825b72b2009-08-11 20:47:22 +00001027 Disp = DAG.getTargetConstant((short)Addr >> 2, MVT::i32);
1028 Base = DAG.getTargetConstant((Addr-(signed short)Addr) >> 16, MVT::i32);
1029 unsigned Opc = CN->getValueType(0) == MVT::i32 ? PPC::LIS : PPC::LIS8;
Dan Gohman602b0c82009-09-25 18:54:59 +00001030 Base = SDValue(DAG.getMachineNode(Opc, dl, CN->getValueType(0), Base),0);
Chris Lattnerdee5a5a2007-02-17 06:57:26 +00001031 return true;
1032 }
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001033 }
1034 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001035
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001036 Disp = DAG.getTargetConstant(0, getPointerTy());
1037 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N))
1038 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
1039 else
1040 Base = N;
1041 return true; // [r+0]
1042}
1043
1044
1045/// getPreIndexedAddressParts - returns true by value, base pointer and
1046/// offset pointer and addressing mode by reference if the node's address
1047/// can be legally represented as pre-indexed load / store address.
Dan Gohman475871a2008-07-27 21:46:04 +00001048bool PPCTargetLowering::getPreIndexedAddressParts(SDNode *N, SDValue &Base,
1049 SDValue &Offset,
Evan Cheng144d8f02006-11-09 17:55:04 +00001050 ISD::MemIndexedMode &AM,
Dan Gohman73e09142009-01-15 16:29:45 +00001051 SelectionDAG &DAG) const {
Chris Lattner4eab7142006-11-10 02:08:47 +00001052 // Disabled by default for now.
1053 if (!EnablePPCPreinc) return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00001054
Dan Gohman475871a2008-07-27 21:46:04 +00001055 SDValue Ptr;
Owen Andersone50ed302009-08-10 22:56:29 +00001056 EVT VT;
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001057 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
1058 Ptr = LD->getBasePtr();
Dan Gohmanb625f2f2008-01-30 00:15:11 +00001059 VT = LD->getMemoryVT();
Scott Michelfdc40a02009-02-17 22:15:04 +00001060
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001061 } else if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N)) {
Chris Lattner2fe4bf42006-11-14 01:38:31 +00001062 Ptr = ST->getBasePtr();
Dan Gohmanb625f2f2008-01-30 00:15:11 +00001063 VT = ST->getMemoryVT();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001064 } else
1065 return false;
1066
Chris Lattner2fe4bf42006-11-14 01:38:31 +00001067 // PowerPC doesn't have preinc load/store instructions for vectors.
Duncan Sands83ec4b62008-06-06 12:08:01 +00001068 if (VT.isVector())
Chris Lattner2fe4bf42006-11-14 01:38:31 +00001069 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00001070
Chris Lattner0851b4f2006-11-15 19:55:13 +00001071 // TODO: Check reg+reg first.
Scott Michelfdc40a02009-02-17 22:15:04 +00001072
Chris Lattner0851b4f2006-11-15 19:55:13 +00001073 // LDU/STU use reg+imm*4, others use reg+imm.
Owen Anderson825b72b2009-08-11 20:47:22 +00001074 if (VT != MVT::i64) {
Chris Lattner0851b4f2006-11-15 19:55:13 +00001075 // reg + imm
1076 if (!SelectAddressRegImm(Ptr, Offset, Base, DAG))
1077 return false;
1078 } else {
1079 // reg + imm * 4.
1080 if (!SelectAddressRegImmShift(Ptr, Offset, Base, DAG))
1081 return false;
1082 }
Chris Lattnerf6edf4d2006-11-11 00:08:42 +00001083
Chris Lattnerf6edf4d2006-11-11 00:08:42 +00001084 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
Chris Lattner0851b4f2006-11-15 19:55:13 +00001085 // PPC64 doesn't have lwau, but it does have lwaux. Reject preinc load of
1086 // sext i32 to i64 when addr mode is r+i.
Owen Anderson825b72b2009-08-11 20:47:22 +00001087 if (LD->getValueType(0) == MVT::i64 && LD->getMemoryVT() == MVT::i32 &&
Chris Lattnerf6edf4d2006-11-11 00:08:42 +00001088 LD->getExtensionType() == ISD::SEXTLOAD &&
1089 isa<ConstantSDNode>(Offset))
1090 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00001091 }
1092
Chris Lattner4eab7142006-11-10 02:08:47 +00001093 AM = ISD::PRE_INC;
1094 return true;
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001095}
1096
1097//===----------------------------------------------------------------------===//
Chris Lattner1a635d62006-04-14 06:01:58 +00001098// LowerOperation implementation
1099//===----------------------------------------------------------------------===//
1100
Chris Lattner1e61e692010-11-15 02:46:57 +00001101/// GetLabelAccessInfo - Return true if we should reference labels using a
1102/// PICBase, set the HiOpFlags and LoOpFlags to the target MO flags.
1103static bool GetLabelAccessInfo(const TargetMachine &TM, unsigned &HiOpFlags,
Chris Lattner6d2ff122010-11-15 03:13:19 +00001104 unsigned &LoOpFlags, const GlobalValue *GV = 0) {
1105 HiOpFlags = PPCII::MO_HA16;
1106 LoOpFlags = PPCII::MO_LO16;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001107
Chris Lattner1e61e692010-11-15 02:46:57 +00001108 // Don't use the pic base if not in PIC relocation model. Or if we are on a
1109 // non-darwin platform. We don't support PIC on other platforms yet.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001110 bool isPIC = TM.getRelocationModel() == Reloc::PIC_ &&
Chris Lattner1e61e692010-11-15 02:46:57 +00001111 TM.getSubtarget<PPCSubtarget>().isDarwin();
Chris Lattner6d2ff122010-11-15 03:13:19 +00001112 if (isPIC) {
1113 HiOpFlags |= PPCII::MO_PIC_FLAG;
1114 LoOpFlags |= PPCII::MO_PIC_FLAG;
1115 }
1116
1117 // If this is a reference to a global value that requires a non-lazy-ptr, make
1118 // sure that instruction lowering adds it.
1119 if (GV && TM.getSubtarget<PPCSubtarget>().hasLazyResolverStub(GV, TM)) {
1120 HiOpFlags |= PPCII::MO_NLP_FLAG;
1121 LoOpFlags |= PPCII::MO_NLP_FLAG;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001122
Chris Lattner6d2ff122010-11-15 03:13:19 +00001123 if (GV->hasHiddenVisibility()) {
1124 HiOpFlags |= PPCII::MO_NLP_HIDDEN_FLAG;
1125 LoOpFlags |= PPCII::MO_NLP_HIDDEN_FLAG;
1126 }
1127 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001128
Chris Lattner1e61e692010-11-15 02:46:57 +00001129 return isPIC;
1130}
1131
1132static SDValue LowerLabelRef(SDValue HiPart, SDValue LoPart, bool isPIC,
1133 SelectionDAG &DAG) {
1134 EVT PtrVT = HiPart.getValueType();
1135 SDValue Zero = DAG.getConstant(0, PtrVT);
1136 DebugLoc DL = HiPart.getDebugLoc();
1137
1138 SDValue Hi = DAG.getNode(PPCISD::Hi, DL, PtrVT, HiPart, Zero);
1139 SDValue Lo = DAG.getNode(PPCISD::Lo, DL, PtrVT, LoPart, Zero);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001140
Chris Lattner1e61e692010-11-15 02:46:57 +00001141 // With PIC, the first instruction is actually "GR+hi(&G)".
1142 if (isPIC)
1143 Hi = DAG.getNode(ISD::ADD, DL, PtrVT,
1144 DAG.getNode(PPCISD::GlobalBaseReg, DL, PtrVT), Hi);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001145
Chris Lattner1e61e692010-11-15 02:46:57 +00001146 // Generate non-pic code that has direct accesses to the constant pool.
1147 // The address of the global is just (hi(&g)+lo(&g)).
1148 return DAG.getNode(ISD::ADD, DL, PtrVT, Hi, Lo);
1149}
1150
Scott Michelfdc40a02009-02-17 22:15:04 +00001151SDValue PPCTargetLowering::LowerConstantPool(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00001152 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00001153 EVT PtrVT = Op.getValueType();
Chris Lattner1a635d62006-04-14 06:01:58 +00001154 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Dan Gohman46510a72010-04-15 01:51:59 +00001155 const Constant *C = CP->getConstVal();
Chris Lattner1a635d62006-04-14 06:01:58 +00001156
Chris Lattner1e61e692010-11-15 02:46:57 +00001157 unsigned MOHiFlag, MOLoFlag;
1158 bool isPIC = GetLabelAccessInfo(DAG.getTarget(), MOHiFlag, MOLoFlag);
1159 SDValue CPIHi =
1160 DAG.getTargetConstantPool(C, PtrVT, CP->getAlignment(), 0, MOHiFlag);
1161 SDValue CPILo =
1162 DAG.getTargetConstantPool(C, PtrVT, CP->getAlignment(), 0, MOLoFlag);
1163 return LowerLabelRef(CPIHi, CPILo, isPIC, DAG);
Chris Lattner1a635d62006-04-14 06:01:58 +00001164}
1165
Dan Gohmand858e902010-04-17 15:26:15 +00001166SDValue PPCTargetLowering::LowerJumpTable(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00001167 EVT PtrVT = Op.getValueType();
Nate Begeman37efe672006-04-22 18:53:45 +00001168 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001169
Chris Lattner1e61e692010-11-15 02:46:57 +00001170 unsigned MOHiFlag, MOLoFlag;
1171 bool isPIC = GetLabelAccessInfo(DAG.getTarget(), MOHiFlag, MOLoFlag);
1172 SDValue JTIHi = DAG.getTargetJumpTable(JT->getIndex(), PtrVT, MOHiFlag);
1173 SDValue JTILo = DAG.getTargetJumpTable(JT->getIndex(), PtrVT, MOLoFlag);
1174 return LowerLabelRef(JTIHi, JTILo, isPIC, DAG);
Lauro Ramos Venancio75ce0102007-07-11 17:19:51 +00001175}
1176
Dan Gohmand858e902010-04-17 15:26:15 +00001177SDValue PPCTargetLowering::LowerBlockAddress(SDValue Op,
1178 SelectionDAG &DAG) const {
Bob Wilson3d90dbe2009-11-04 21:31:18 +00001179 EVT PtrVT = Op.getValueType();
Bob Wilson3d90dbe2009-11-04 21:31:18 +00001180
Dan Gohman46510a72010-04-15 01:51:59 +00001181 const BlockAddress *BA = cast<BlockAddressSDNode>(Op)->getBlockAddress();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001182
Chris Lattner1e61e692010-11-15 02:46:57 +00001183 unsigned MOHiFlag, MOLoFlag;
1184 bool isPIC = GetLabelAccessInfo(DAG.getTarget(), MOHiFlag, MOLoFlag);
1185 SDValue TgtBAHi = DAG.getBlockAddress(BA, PtrVT, /*isTarget=*/true, MOHiFlag);
1186 SDValue TgtBALo = DAG.getBlockAddress(BA, PtrVT, /*isTarget=*/true, MOLoFlag);
1187 return LowerLabelRef(TgtBAHi, TgtBALo, isPIC, DAG);
1188}
1189
1190SDValue PPCTargetLowering::LowerGlobalAddress(SDValue Op,
1191 SelectionDAG &DAG) const {
1192 EVT PtrVT = Op.getValueType();
1193 GlobalAddressSDNode *GSDN = cast<GlobalAddressSDNode>(Op);
1194 DebugLoc DL = GSDN->getDebugLoc();
1195 const GlobalValue *GV = GSDN->getGlobal();
1196
Chris Lattner1e61e692010-11-15 02:46:57 +00001197 // 64-bit SVR4 ABI code is always position-independent.
1198 // The actual address of the GlobalValue is stored in the TOC.
1199 if (PPCSubTarget.isSVR4ABI() && PPCSubTarget.isPPC64()) {
1200 SDValue GA = DAG.getTargetGlobalAddress(GV, DL, PtrVT, GSDN->getOffset());
1201 return DAG.getNode(PPCISD::TOC_ENTRY, DL, MVT::i64, GA,
1202 DAG.getRegister(PPC::X2, MVT::i64));
1203 }
1204
Chris Lattner6d2ff122010-11-15 03:13:19 +00001205 unsigned MOHiFlag, MOLoFlag;
1206 bool isPIC = GetLabelAccessInfo(DAG.getTarget(), MOHiFlag, MOLoFlag, GV);
Chris Lattner1e61e692010-11-15 02:46:57 +00001207
Chris Lattner6d2ff122010-11-15 03:13:19 +00001208 SDValue GAHi =
1209 DAG.getTargetGlobalAddress(GV, DL, PtrVT, GSDN->getOffset(), MOHiFlag);
1210 SDValue GALo =
1211 DAG.getTargetGlobalAddress(GV, DL, PtrVT, GSDN->getOffset(), MOLoFlag);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001212
Chris Lattner6d2ff122010-11-15 03:13:19 +00001213 SDValue Ptr = LowerLabelRef(GAHi, GALo, isPIC, DAG);
Bob Wilson3d90dbe2009-11-04 21:31:18 +00001214
Chris Lattner6d2ff122010-11-15 03:13:19 +00001215 // If the global reference is actually to a non-lazy-pointer, we have to do an
1216 // extra load to get the address of the global.
1217 if (MOHiFlag & PPCII::MO_NLP_FLAG)
1218 Ptr = DAG.getLoad(PtrVT, DL, DAG.getEntryNode(), Ptr, MachinePointerInfo(),
1219 false, false, 0);
1220 return Ptr;
Chris Lattner1a635d62006-04-14 06:01:58 +00001221}
1222
Dan Gohmand858e902010-04-17 15:26:15 +00001223SDValue PPCTargetLowering::LowerSETCC(SDValue Op, SelectionDAG &DAG) const {
Chris Lattner1a635d62006-04-14 06:01:58 +00001224 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(2))->get();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00001225 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00001226
Chris Lattner1a635d62006-04-14 06:01:58 +00001227 // If we're comparing for equality to zero, expose the fact that this is
1228 // implented as a ctlz/srl pair on ppc, so that the dag combiner can
1229 // fold the new nodes.
1230 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
1231 if (C->isNullValue() && CC == ISD::SETEQ) {
Owen Andersone50ed302009-08-10 22:56:29 +00001232 EVT VT = Op.getOperand(0).getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00001233 SDValue Zext = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00001234 if (VT.bitsLT(MVT::i32)) {
1235 VT = MVT::i32;
Dale Johannesenf5d97892009-02-04 01:48:28 +00001236 Zext = DAG.getNode(ISD::ZERO_EXTEND, dl, VT, Op.getOperand(0));
Scott Michelfdc40a02009-02-17 22:15:04 +00001237 }
Duncan Sands83ec4b62008-06-06 12:08:01 +00001238 unsigned Log2b = Log2_32(VT.getSizeInBits());
Dale Johannesenf5d97892009-02-04 01:48:28 +00001239 SDValue Clz = DAG.getNode(ISD::CTLZ, dl, VT, Zext);
1240 SDValue Scc = DAG.getNode(ISD::SRL, dl, VT, Clz,
Owen Anderson825b72b2009-08-11 20:47:22 +00001241 DAG.getConstant(Log2b, MVT::i32));
1242 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, Scc);
Chris Lattner1a635d62006-04-14 06:01:58 +00001243 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001244 // Leave comparisons against 0 and -1 alone for now, since they're usually
Chris Lattner1a635d62006-04-14 06:01:58 +00001245 // optimized. FIXME: revisit this when we can custom lower all setcc
1246 // optimizations.
1247 if (C->isAllOnesValue() || C->isNullValue())
Dan Gohman475871a2008-07-27 21:46:04 +00001248 return SDValue();
Chris Lattner1a635d62006-04-14 06:01:58 +00001249 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001250
Chris Lattner1a635d62006-04-14 06:01:58 +00001251 // If we have an integer seteq/setne, turn it into a compare against zero
Chris Lattnerac011bc2006-11-14 05:28:08 +00001252 // by xor'ing the rhs with the lhs, which is faster than setting a
1253 // condition register, reading it back out, and masking the correct bit. The
1254 // normal approach here uses sub to do this instead of xor. Using xor exposes
1255 // the result to other bit-twiddling opportunities.
Owen Andersone50ed302009-08-10 22:56:29 +00001256 EVT LHSVT = Op.getOperand(0).getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00001257 if (LHSVT.isInteger() && (CC == ISD::SETEQ || CC == ISD::SETNE)) {
Owen Andersone50ed302009-08-10 22:56:29 +00001258 EVT VT = Op.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00001259 SDValue Sub = DAG.getNode(ISD::XOR, dl, LHSVT, Op.getOperand(0),
Chris Lattner1a635d62006-04-14 06:01:58 +00001260 Op.getOperand(1));
Dale Johannesenf5d97892009-02-04 01:48:28 +00001261 return DAG.getSetCC(dl, VT, Sub, DAG.getConstant(0, LHSVT), CC);
Chris Lattner1a635d62006-04-14 06:01:58 +00001262 }
Dan Gohman475871a2008-07-27 21:46:04 +00001263 return SDValue();
Chris Lattner1a635d62006-04-14 06:01:58 +00001264}
1265
Dan Gohman475871a2008-07-27 21:46:04 +00001266SDValue PPCTargetLowering::LowerVAARG(SDValue Op, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001267 const PPCSubtarget &Subtarget) const {
Scott Michelfdc40a02009-02-17 22:15:04 +00001268
Torok Edwinc23197a2009-07-14 16:55:14 +00001269 llvm_unreachable("VAARG not yet implemented for the SVR4 ABI!");
Dan Gohman475871a2008-07-27 21:46:04 +00001270 return SDValue(); // Not reached
Nicolas Geoffray01119992007-04-03 13:59:52 +00001271}
1272
Dan Gohmand858e902010-04-17 15:26:15 +00001273SDValue PPCTargetLowering::LowerTRAMPOLINE(SDValue Op,
1274 SelectionDAG &DAG) const {
Bill Wendling77959322008-09-17 00:30:57 +00001275 SDValue Chain = Op.getOperand(0);
1276 SDValue Trmp = Op.getOperand(1); // trampoline
1277 SDValue FPtr = Op.getOperand(2); // nested function
1278 SDValue Nest = Op.getOperand(3); // 'nest' parameter value
Dale Johannesen6f38cb62009-02-07 19:59:05 +00001279 DebugLoc dl = Op.getDebugLoc();
Bill Wendling77959322008-09-17 00:30:57 +00001280
Owen Andersone50ed302009-08-10 22:56:29 +00001281 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson825b72b2009-08-11 20:47:22 +00001282 bool isPPC64 = (PtrVT == MVT::i64);
Bill Wendling77959322008-09-17 00:30:57 +00001283 const Type *IntPtrTy =
Owen Anderson1d0be152009-08-13 21:58:54 +00001284 DAG.getTargetLoweringInfo().getTargetData()->getIntPtrType(
1285 *DAG.getContext());
Bill Wendling77959322008-09-17 00:30:57 +00001286
Scott Michelfdc40a02009-02-17 22:15:04 +00001287 TargetLowering::ArgListTy Args;
Bill Wendling77959322008-09-17 00:30:57 +00001288 TargetLowering::ArgListEntry Entry;
1289
1290 Entry.Ty = IntPtrTy;
1291 Entry.Node = Trmp; Args.push_back(Entry);
1292
1293 // TrampSize == (isPPC64 ? 48 : 40);
1294 Entry.Node = DAG.getConstant(isPPC64 ? 48 : 40,
Owen Anderson825b72b2009-08-11 20:47:22 +00001295 isPPC64 ? MVT::i64 : MVT::i32);
Bill Wendling77959322008-09-17 00:30:57 +00001296 Args.push_back(Entry);
1297
1298 Entry.Node = FPtr; Args.push_back(Entry);
1299 Entry.Node = Nest; Args.push_back(Entry);
Scott Michelfdc40a02009-02-17 22:15:04 +00001300
Bill Wendling77959322008-09-17 00:30:57 +00001301 // Lower to a call to __trampoline_setup(Trmp, TrampSize, FPtr, ctx_reg)
1302 std::pair<SDValue, SDValue> CallResult =
Owen Anderson23b9b192009-08-12 00:36:31 +00001303 LowerCallTo(Chain, Op.getValueType().getTypeForEVT(*DAG.getContext()),
Owen Andersond1474d02009-07-09 17:57:24 +00001304 false, false, false, false, 0, CallingConv::C, false,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001305 /*isReturnValueUsed=*/true,
Bill Wendling77959322008-09-17 00:30:57 +00001306 DAG.getExternalSymbol("__trampoline_setup", PtrVT),
Bill Wendling46ada192010-03-02 01:55:18 +00001307 Args, DAG, dl);
Bill Wendling77959322008-09-17 00:30:57 +00001308
1309 SDValue Ops[] =
1310 { CallResult.first, CallResult.second };
1311
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00001312 return DAG.getMergeValues(Ops, 2, dl);
Bill Wendling77959322008-09-17 00:30:57 +00001313}
1314
Dan Gohman475871a2008-07-27 21:46:04 +00001315SDValue PPCTargetLowering::LowerVASTART(SDValue Op, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001316 const PPCSubtarget &Subtarget) const {
Dan Gohman1e93df62010-04-17 14:41:14 +00001317 MachineFunction &MF = DAG.getMachineFunction();
1318 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
1319
Dale Johannesen6f38cb62009-02-07 19:59:05 +00001320 DebugLoc dl = Op.getDebugLoc();
Nicolas Geoffray01119992007-04-03 13:59:52 +00001321
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001322 if (Subtarget.isDarwinABI() || Subtarget.isPPC64()) {
Nicolas Geoffray01119992007-04-03 13:59:52 +00001323 // vastart just stores the address of the VarArgsFrameIndex slot into the
1324 // memory location argument.
Owen Andersone50ed302009-08-10 22:56:29 +00001325 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Dan Gohman1e93df62010-04-17 14:41:14 +00001326 SDValue FR = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), PtrVT);
Dan Gohman69de1932008-02-06 22:27:42 +00001327 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Chris Lattner6229d0a2010-09-21 18:41:36 +00001328 return DAG.getStore(Op.getOperand(0), dl, FR, Op.getOperand(1),
1329 MachinePointerInfo(SV),
David Greene534502d12010-02-15 16:56:53 +00001330 false, false, 0);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001331 }
1332
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001333 // For the 32-bit SVR4 ABI we follow the layout of the va_list struct.
Nicolas Geoffray01119992007-04-03 13:59:52 +00001334 // We suppose the given va_list is already allocated.
1335 //
1336 // typedef struct {
1337 // char gpr; /* index into the array of 8 GPRs
1338 // * stored in the register save area
1339 // * gpr=0 corresponds to r3,
1340 // * gpr=1 to r4, etc.
1341 // */
1342 // char fpr; /* index into the array of 8 FPRs
1343 // * stored in the register save area
1344 // * fpr=0 corresponds to f1,
1345 // * fpr=1 to f2, etc.
1346 // */
1347 // char *overflow_arg_area;
1348 // /* location on stack that holds
1349 // * the next overflow argument
1350 // */
1351 // char *reg_save_area;
1352 // /* where r3:r10 and f1:f8 (if saved)
1353 // * are stored
1354 // */
1355 // } va_list[1];
1356
1357
Dan Gohman1e93df62010-04-17 14:41:14 +00001358 SDValue ArgGPR = DAG.getConstant(FuncInfo->getVarArgsNumGPR(), MVT::i32);
1359 SDValue ArgFPR = DAG.getConstant(FuncInfo->getVarArgsNumFPR(), MVT::i32);
Scott Michelfdc40a02009-02-17 22:15:04 +00001360
Nicolas Geoffray01119992007-04-03 13:59:52 +00001361
Owen Andersone50ed302009-08-10 22:56:29 +00001362 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Scott Michelfdc40a02009-02-17 22:15:04 +00001363
Dan Gohman1e93df62010-04-17 14:41:14 +00001364 SDValue StackOffsetFI = DAG.getFrameIndex(FuncInfo->getVarArgsStackOffset(),
1365 PtrVT);
1366 SDValue FR = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(),
1367 PtrVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001368
Duncan Sands83ec4b62008-06-06 12:08:01 +00001369 uint64_t FrameOffset = PtrVT.getSizeInBits()/8;
Dan Gohman475871a2008-07-27 21:46:04 +00001370 SDValue ConstFrameOffset = DAG.getConstant(FrameOffset, PtrVT);
Dan Gohman69de1932008-02-06 22:27:42 +00001371
Duncan Sands83ec4b62008-06-06 12:08:01 +00001372 uint64_t StackOffset = PtrVT.getSizeInBits()/8 - 1;
Dan Gohman475871a2008-07-27 21:46:04 +00001373 SDValue ConstStackOffset = DAG.getConstant(StackOffset, PtrVT);
Dan Gohman69de1932008-02-06 22:27:42 +00001374
1375 uint64_t FPROffset = 1;
Dan Gohman475871a2008-07-27 21:46:04 +00001376 SDValue ConstFPROffset = DAG.getConstant(FPROffset, PtrVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001377
Dan Gohman69de1932008-02-06 22:27:42 +00001378 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00001379
Nicolas Geoffray01119992007-04-03 13:59:52 +00001380 // Store first byte : number of int regs
Tilmann Schellerffd02002009-07-03 06:45:56 +00001381 SDValue firstStore = DAG.getTruncStore(Op.getOperand(0), dl, ArgGPR,
Chris Lattnerda2d8e12010-09-21 17:42:31 +00001382 Op.getOperand(1),
1383 MachinePointerInfo(SV),
1384 MVT::i8, false, false, 0);
Dan Gohman69de1932008-02-06 22:27:42 +00001385 uint64_t nextOffset = FPROffset;
Dale Johannesen33c960f2009-02-04 20:06:27 +00001386 SDValue nextPtr = DAG.getNode(ISD::ADD, dl, PtrVT, Op.getOperand(1),
Nicolas Geoffray01119992007-04-03 13:59:52 +00001387 ConstFPROffset);
Scott Michelfdc40a02009-02-17 22:15:04 +00001388
Nicolas Geoffray01119992007-04-03 13:59:52 +00001389 // Store second byte : number of float regs
Dan Gohman475871a2008-07-27 21:46:04 +00001390 SDValue secondStore =
Chris Lattnerda2d8e12010-09-21 17:42:31 +00001391 DAG.getTruncStore(firstStore, dl, ArgFPR, nextPtr,
1392 MachinePointerInfo(SV, nextOffset), MVT::i8,
David Greene534502d12010-02-15 16:56:53 +00001393 false, false, 0);
Dan Gohman69de1932008-02-06 22:27:42 +00001394 nextOffset += StackOffset;
Dale Johannesen33c960f2009-02-04 20:06:27 +00001395 nextPtr = DAG.getNode(ISD::ADD, dl, PtrVT, nextPtr, ConstStackOffset);
Scott Michelfdc40a02009-02-17 22:15:04 +00001396
Nicolas Geoffray01119992007-04-03 13:59:52 +00001397 // Store second word : arguments given on stack
Dan Gohman475871a2008-07-27 21:46:04 +00001398 SDValue thirdStore =
Chris Lattner6229d0a2010-09-21 18:41:36 +00001399 DAG.getStore(secondStore, dl, StackOffsetFI, nextPtr,
1400 MachinePointerInfo(SV, nextOffset),
David Greene534502d12010-02-15 16:56:53 +00001401 false, false, 0);
Dan Gohman69de1932008-02-06 22:27:42 +00001402 nextOffset += FrameOffset;
Dale Johannesen33c960f2009-02-04 20:06:27 +00001403 nextPtr = DAG.getNode(ISD::ADD, dl, PtrVT, nextPtr, ConstFrameOffset);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001404
1405 // Store third word : arguments given in registers
Chris Lattner6229d0a2010-09-21 18:41:36 +00001406 return DAG.getStore(thirdStore, dl, FR, nextPtr,
1407 MachinePointerInfo(SV, nextOffset),
David Greene534502d12010-02-15 16:56:53 +00001408 false, false, 0);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001409
Chris Lattner1a635d62006-04-14 06:01:58 +00001410}
1411
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00001412#include "PPCGenCallingConv.inc"
1413
Duncan Sands1e96bab2010-11-04 10:49:57 +00001414static bool CC_PPC_SVR4_Custom_Dummy(unsigned &ValNo, MVT &ValVT, MVT &LocVT,
Tilmann Schellerffd02002009-07-03 06:45:56 +00001415 CCValAssign::LocInfo &LocInfo,
1416 ISD::ArgFlagsTy &ArgFlags,
1417 CCState &State) {
1418 return true;
1419}
1420
Duncan Sands1e96bab2010-11-04 10:49:57 +00001421static bool CC_PPC_SVR4_Custom_AlignArgRegs(unsigned &ValNo, MVT &ValVT,
Duncan Sands1440e8b2010-11-03 11:35:31 +00001422 MVT &LocVT,
Tilmann Schellerffd02002009-07-03 06:45:56 +00001423 CCValAssign::LocInfo &LocInfo,
1424 ISD::ArgFlagsTy &ArgFlags,
1425 CCState &State) {
1426 static const unsigned ArgRegs[] = {
1427 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
1428 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
1429 };
1430 const unsigned NumArgRegs = array_lengthof(ArgRegs);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001431
Tilmann Schellerffd02002009-07-03 06:45:56 +00001432 unsigned RegNum = State.getFirstUnallocated(ArgRegs, NumArgRegs);
1433
1434 // Skip one register if the first unallocated register has an even register
1435 // number and there are still argument registers available which have not been
1436 // allocated yet. RegNum is actually an index into ArgRegs, which means we
1437 // need to skip a register if RegNum is odd.
1438 if (RegNum != NumArgRegs && RegNum % 2 == 1) {
1439 State.AllocateReg(ArgRegs[RegNum]);
1440 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001441
Tilmann Schellerffd02002009-07-03 06:45:56 +00001442 // Always return false here, as this function only makes sure that the first
1443 // unallocated register has an odd register number and does not actually
1444 // allocate a register for the current argument.
1445 return false;
1446}
1447
Duncan Sands1e96bab2010-11-04 10:49:57 +00001448static bool CC_PPC_SVR4_Custom_AlignFPArgRegs(unsigned &ValNo, MVT &ValVT,
Duncan Sands1440e8b2010-11-03 11:35:31 +00001449 MVT &LocVT,
Tilmann Schellerffd02002009-07-03 06:45:56 +00001450 CCValAssign::LocInfo &LocInfo,
1451 ISD::ArgFlagsTy &ArgFlags,
1452 CCState &State) {
1453 static const unsigned ArgRegs[] = {
1454 PPC::F1, PPC::F2, PPC::F3, PPC::F4, PPC::F5, PPC::F6, PPC::F7,
1455 PPC::F8
1456 };
1457
1458 const unsigned NumArgRegs = array_lengthof(ArgRegs);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001459
Tilmann Schellerffd02002009-07-03 06:45:56 +00001460 unsigned RegNum = State.getFirstUnallocated(ArgRegs, NumArgRegs);
1461
1462 // If there is only one Floating-point register left we need to put both f64
1463 // values of a split ppc_fp128 value on the stack.
1464 if (RegNum != NumArgRegs && ArgRegs[RegNum] == PPC::F8) {
1465 State.AllocateReg(ArgRegs[RegNum]);
1466 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001467
Tilmann Schellerffd02002009-07-03 06:45:56 +00001468 // Always return false here, as this function only makes sure that the two f64
1469 // values a ppc_fp128 value is split into are both passed in registers or both
1470 // passed on the stack and does not actually allocate a register for the
1471 // current argument.
1472 return false;
1473}
1474
Chris Lattner9f0bc652007-02-25 05:34:32 +00001475/// GetFPR - Get the set of FP registers that should be allocated for arguments,
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001476/// on Darwin.
1477static const unsigned *GetFPR() {
Chris Lattner9f0bc652007-02-25 05:34:32 +00001478 static const unsigned FPR[] = {
1479 PPC::F1, PPC::F2, PPC::F3, PPC::F4, PPC::F5, PPC::F6, PPC::F7,
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001480 PPC::F8, PPC::F9, PPC::F10, PPC::F11, PPC::F12, PPC::F13
Chris Lattner9f0bc652007-02-25 05:34:32 +00001481 };
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001482
Chris Lattner9f0bc652007-02-25 05:34:32 +00001483 return FPR;
1484}
1485
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001486/// CalculateStackSlotSize - Calculates the size reserved for this argument on
1487/// the stack.
Owen Andersone50ed302009-08-10 22:56:29 +00001488static unsigned CalculateStackSlotSize(EVT ArgVT, ISD::ArgFlagsTy Flags,
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00001489 unsigned PtrByteSize) {
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00001490 unsigned ArgSize = ArgVT.getSizeInBits()/8;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001491 if (Flags.isByVal())
1492 ArgSize = Flags.getByValSize();
1493 ArgSize = ((ArgSize + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
1494
1495 return ArgSize;
1496}
1497
Dan Gohman475871a2008-07-27 21:46:04 +00001498SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00001499PPCTargetLowering::LowerFormalArguments(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001500 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001501 const SmallVectorImpl<ISD::InputArg>
1502 &Ins,
1503 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001504 SmallVectorImpl<SDValue> &InVals)
1505 const {
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001506 if (PPCSubTarget.isSVR4ABI() && !PPCSubTarget.isPPC64()) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001507 return LowerFormalArguments_SVR4(Chain, CallConv, isVarArg, Ins,
1508 dl, DAG, InVals);
1509 } else {
1510 return LowerFormalArguments_Darwin(Chain, CallConv, isVarArg, Ins,
1511 dl, DAG, InVals);
1512 }
1513}
1514
1515SDValue
1516PPCTargetLowering::LowerFormalArguments_SVR4(
1517 SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001518 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001519 const SmallVectorImpl<ISD::InputArg>
1520 &Ins,
1521 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001522 SmallVectorImpl<SDValue> &InVals) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001523
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001524 // 32-bit SVR4 ABI Stack Frame Layout:
Tilmann Schellerffd02002009-07-03 06:45:56 +00001525 // +-----------------------------------+
1526 // +--> | Back chain |
1527 // | +-----------------------------------+
1528 // | | Floating-point register save area |
1529 // | +-----------------------------------+
1530 // | | General register save area |
1531 // | +-----------------------------------+
1532 // | | CR save word |
1533 // | +-----------------------------------+
1534 // | | VRSAVE save word |
1535 // | +-----------------------------------+
1536 // | | Alignment padding |
1537 // | +-----------------------------------+
1538 // | | Vector register save area |
1539 // | +-----------------------------------+
1540 // | | Local variable space |
1541 // | +-----------------------------------+
1542 // | | Parameter list area |
1543 // | +-----------------------------------+
1544 // | | LR save word |
1545 // | +-----------------------------------+
1546 // SP--> +--- | Back chain |
1547 // +-----------------------------------+
1548 //
1549 // Specifications:
1550 // System V Application Binary Interface PowerPC Processor Supplement
1551 // AltiVec Technology Programming Interface Manual
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001552
Tilmann Schellerffd02002009-07-03 06:45:56 +00001553 MachineFunction &MF = DAG.getMachineFunction();
1554 MachineFrameInfo *MFI = MF.getFrameInfo();
Dan Gohman1e93df62010-04-17 14:41:14 +00001555 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
Tilmann Schellerffd02002009-07-03 06:45:56 +00001556
Owen Andersone50ed302009-08-10 22:56:29 +00001557 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Tilmann Schellerffd02002009-07-03 06:45:56 +00001558 // Potential tail calls could cause overwriting of argument stack slots.
Dan Gohman1797ed52010-02-08 20:27:50 +00001559 bool isImmutable = !(GuaranteedTailCallOpt && (CallConv==CallingConv::Fast));
Tilmann Schellerffd02002009-07-03 06:45:56 +00001560 unsigned PtrByteSize = 4;
1561
1562 // Assign locations to all of the incoming arguments.
1563 SmallVector<CCValAssign, 16> ArgLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001564 CCState CCInfo(CallConv, isVarArg, getTargetMachine(), ArgLocs,
1565 *DAG.getContext());
Tilmann Schellerffd02002009-07-03 06:45:56 +00001566
1567 // Reserve space for the linkage area on the stack.
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00001568 CCInfo.AllocateStack(PPCFrameLowering::getLinkageSize(false, false), PtrByteSize);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001569
Dan Gohman98ca4f22009-08-05 01:29:28 +00001570 CCInfo.AnalyzeFormalArguments(Ins, CC_PPC_SVR4);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001571
Tilmann Schellerffd02002009-07-03 06:45:56 +00001572 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1573 CCValAssign &VA = ArgLocs[i];
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001574
Tilmann Schellerffd02002009-07-03 06:45:56 +00001575 // Arguments stored in registers.
1576 if (VA.isRegLoc()) {
1577 TargetRegisterClass *RC;
Owen Andersone50ed302009-08-10 22:56:29 +00001578 EVT ValVT = VA.getValVT();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001579
Owen Anderson825b72b2009-08-11 20:47:22 +00001580 switch (ValVT.getSimpleVT().SimpleTy) {
Tilmann Schellerffd02002009-07-03 06:45:56 +00001581 default:
Dan Gohman98ca4f22009-08-05 01:29:28 +00001582 llvm_unreachable("ValVT not supported by formal arguments Lowering");
Owen Anderson825b72b2009-08-11 20:47:22 +00001583 case MVT::i32:
Tilmann Schellerffd02002009-07-03 06:45:56 +00001584 RC = PPC::GPRCRegisterClass;
1585 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001586 case MVT::f32:
Tilmann Schellerffd02002009-07-03 06:45:56 +00001587 RC = PPC::F4RCRegisterClass;
1588 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001589 case MVT::f64:
Tilmann Schellerffd02002009-07-03 06:45:56 +00001590 RC = PPC::F8RCRegisterClass;
1591 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001592 case MVT::v16i8:
1593 case MVT::v8i16:
1594 case MVT::v4i32:
1595 case MVT::v4f32:
Tilmann Schellerffd02002009-07-03 06:45:56 +00001596 RC = PPC::VRRCRegisterClass;
1597 break;
1598 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001599
Tilmann Schellerffd02002009-07-03 06:45:56 +00001600 // Transform the arguments stored in physical registers into virtual ones.
Devang Patel68e6bee2011-02-21 23:21:26 +00001601 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001602 SDValue ArgValue = DAG.getCopyFromReg(Chain, dl, Reg, ValVT);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001603
Dan Gohman98ca4f22009-08-05 01:29:28 +00001604 InVals.push_back(ArgValue);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001605 } else {
1606 // Argument stored in memory.
1607 assert(VA.isMemLoc());
1608
1609 unsigned ArgSize = VA.getLocVT().getSizeInBits() / 8;
1610 int FI = MFI->CreateFixedObject(ArgSize, VA.getLocMemOffset(),
Evan Chenged2ae132010-07-03 00:40:23 +00001611 isImmutable);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001612
1613 // Create load nodes to retrieve arguments from the stack.
1614 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001615 InVals.push_back(DAG.getLoad(VA.getValVT(), dl, Chain, FIN,
1616 MachinePointerInfo(),
David Greene534502d12010-02-15 16:56:53 +00001617 false, false, 0));
Tilmann Schellerffd02002009-07-03 06:45:56 +00001618 }
1619 }
1620
1621 // Assign locations to all of the incoming aggregate by value arguments.
1622 // Aggregates passed by value are stored in the local variable space of the
1623 // caller's stack frame, right above the parameter list area.
1624 SmallVector<CCValAssign, 16> ByValArgLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001625 CCState CCByValInfo(CallConv, isVarArg, getTargetMachine(),
Owen Andersone922c022009-07-22 00:24:57 +00001626 ByValArgLocs, *DAG.getContext());
Tilmann Schellerffd02002009-07-03 06:45:56 +00001627
1628 // Reserve stack space for the allocations in CCInfo.
1629 CCByValInfo.AllocateStack(CCInfo.getNextStackOffset(), PtrByteSize);
1630
Dan Gohman98ca4f22009-08-05 01:29:28 +00001631 CCByValInfo.AnalyzeFormalArguments(Ins, CC_PPC_SVR4_ByVal);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001632
1633 // Area that is at least reserved in the caller of this function.
1634 unsigned MinReservedArea = CCByValInfo.getNextStackOffset();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001635
Tilmann Schellerffd02002009-07-03 06:45:56 +00001636 // Set the size that is at least reserved in caller of this function. Tail
1637 // call optimized function's reserved stack space needs to be aligned so that
1638 // taking the difference between two stack areas will result in an aligned
1639 // stack.
1640 PPCFunctionInfo *FI = MF.getInfo<PPCFunctionInfo>();
1641
1642 MinReservedArea =
1643 std::max(MinReservedArea,
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00001644 PPCFrameLowering::getMinCallFrameSize(false, false));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001645
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00001646 unsigned TargetAlign = DAG.getMachineFunction().getTarget().getFrameLowering()->
Tilmann Schellerffd02002009-07-03 06:45:56 +00001647 getStackAlignment();
1648 unsigned AlignMask = TargetAlign-1;
1649 MinReservedArea = (MinReservedArea + AlignMask) & ~AlignMask;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001650
Tilmann Schellerffd02002009-07-03 06:45:56 +00001651 FI->setMinReservedArea(MinReservedArea);
1652
1653 SmallVector<SDValue, 8> MemOps;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001654
Tilmann Schellerffd02002009-07-03 06:45:56 +00001655 // If the function takes variable number of arguments, make a frame index for
1656 // the start of the first vararg value... for expansion of llvm.va_start.
1657 if (isVarArg) {
1658 static const unsigned GPArgRegs[] = {
1659 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
1660 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
1661 };
1662 const unsigned NumGPArgRegs = array_lengthof(GPArgRegs);
1663
1664 static const unsigned FPArgRegs[] = {
1665 PPC::F1, PPC::F2, PPC::F3, PPC::F4, PPC::F5, PPC::F6, PPC::F7,
1666 PPC::F8
1667 };
1668 const unsigned NumFPArgRegs = array_lengthof(FPArgRegs);
1669
Dan Gohman1e93df62010-04-17 14:41:14 +00001670 FuncInfo->setVarArgsNumGPR(CCInfo.getFirstUnallocated(GPArgRegs,
1671 NumGPArgRegs));
1672 FuncInfo->setVarArgsNumFPR(CCInfo.getFirstUnallocated(FPArgRegs,
1673 NumFPArgRegs));
Tilmann Schellerffd02002009-07-03 06:45:56 +00001674
1675 // Make room for NumGPArgRegs and NumFPArgRegs.
1676 int Depth = NumGPArgRegs * PtrVT.getSizeInBits()/8 +
Owen Anderson825b72b2009-08-11 20:47:22 +00001677 NumFPArgRegs * EVT(MVT::f64).getSizeInBits()/8;
Tilmann Schellerffd02002009-07-03 06:45:56 +00001678
Dan Gohman1e93df62010-04-17 14:41:14 +00001679 FuncInfo->setVarArgsStackOffset(
1680 MFI->CreateFixedObject(PtrVT.getSizeInBits()/8,
Evan Chenged2ae132010-07-03 00:40:23 +00001681 CCInfo.getNextStackOffset(), true));
Tilmann Schellerffd02002009-07-03 06:45:56 +00001682
Dan Gohman1e93df62010-04-17 14:41:14 +00001683 FuncInfo->setVarArgsFrameIndex(MFI->CreateStackObject(Depth, 8, false));
1684 SDValue FIN = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), PtrVT);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001685
Jakob Stoklund Olesen4f9af2e2010-10-11 20:43:09 +00001686 // The fixed integer arguments of a variadic function are stored to the
1687 // VarArgsFrameIndex on the stack so that they may be loaded by deferencing
1688 // the result of va_next.
1689 for (unsigned GPRIndex = 0; GPRIndex != NumGPArgRegs; ++GPRIndex) {
1690 // Get an existing live-in vreg, or add a new one.
1691 unsigned VReg = MF.getRegInfo().getLiveInVirtReg(GPArgRegs[GPRIndex]);
1692 if (!VReg)
Devang Patel68e6bee2011-02-21 23:21:26 +00001693 VReg = MF.addLiveIn(GPArgRegs[GPRIndex], &PPC::GPRCRegClass);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001694
Dan Gohman98ca4f22009-08-05 01:29:28 +00001695 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Chris Lattner6229d0a2010-09-21 18:41:36 +00001696 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
1697 MachinePointerInfo(), false, false, 0);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001698 MemOps.push_back(Store);
1699 // Increment the address by four for the next argument to store
1700 SDValue PtrOff = DAG.getConstant(PtrVT.getSizeInBits()/8, PtrVT);
1701 FIN = DAG.getNode(ISD::ADD, dl, PtrOff.getValueType(), FIN, PtrOff);
1702 }
1703
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001704 // FIXME 32-bit SVR4: We only need to save FP argument registers if CR bit 6
1705 // is set.
Tilmann Schellerffd02002009-07-03 06:45:56 +00001706 // The double arguments are stored to the VarArgsFrameIndex
1707 // on the stack.
Jakob Stoklund Olesen4f9af2e2010-10-11 20:43:09 +00001708 for (unsigned FPRIndex = 0; FPRIndex != NumFPArgRegs; ++FPRIndex) {
1709 // Get an existing live-in vreg, or add a new one.
1710 unsigned VReg = MF.getRegInfo().getLiveInVirtReg(FPArgRegs[FPRIndex]);
1711 if (!VReg)
Devang Patel68e6bee2011-02-21 23:21:26 +00001712 VReg = MF.addLiveIn(FPArgRegs[FPRIndex], &PPC::F8RCRegClass);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001713
Owen Anderson825b72b2009-08-11 20:47:22 +00001714 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::f64);
Chris Lattner6229d0a2010-09-21 18:41:36 +00001715 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
1716 MachinePointerInfo(), false, false, 0);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001717 MemOps.push_back(Store);
1718 // Increment the address by eight for the next argument to store
Owen Anderson825b72b2009-08-11 20:47:22 +00001719 SDValue PtrOff = DAG.getConstant(EVT(MVT::f64).getSizeInBits()/8,
Tilmann Schellerffd02002009-07-03 06:45:56 +00001720 PtrVT);
1721 FIN = DAG.getNode(ISD::ADD, dl, PtrOff.getValueType(), FIN, PtrOff);
1722 }
1723 }
1724
1725 if (!MemOps.empty())
Dan Gohman98ca4f22009-08-05 01:29:28 +00001726 Chain = DAG.getNode(ISD::TokenFactor, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001727 MVT::Other, &MemOps[0], MemOps.size());
Tilmann Schellerffd02002009-07-03 06:45:56 +00001728
Dan Gohman98ca4f22009-08-05 01:29:28 +00001729 return Chain;
Tilmann Schellerffd02002009-07-03 06:45:56 +00001730}
1731
1732SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00001733PPCTargetLowering::LowerFormalArguments_Darwin(
1734 SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001735 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001736 const SmallVectorImpl<ISD::InputArg>
1737 &Ins,
1738 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001739 SmallVectorImpl<SDValue> &InVals) const {
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001740 // TODO: add description of PPC stack frame format, or at least some docs.
1741 //
1742 MachineFunction &MF = DAG.getMachineFunction();
1743 MachineFrameInfo *MFI = MF.getFrameInfo();
Dan Gohman1e93df62010-04-17 14:41:14 +00001744 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
Scott Michelfdc40a02009-02-17 22:15:04 +00001745
Owen Andersone50ed302009-08-10 22:56:29 +00001746 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson825b72b2009-08-11 20:47:22 +00001747 bool isPPC64 = PtrVT == MVT::i64;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001748 // Potential tail calls could cause overwriting of argument stack slots.
Dan Gohman1797ed52010-02-08 20:27:50 +00001749 bool isImmutable = !(GuaranteedTailCallOpt && (CallConv==CallingConv::Fast));
Jim Laskeye9bd7b22006-11-28 14:53:52 +00001750 unsigned PtrByteSize = isPPC64 ? 8 : 4;
Jim Laskey2f616bf2006-11-16 22:43:37 +00001751
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00001752 unsigned ArgOffset = PPCFrameLowering::getLinkageSize(isPPC64, true);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001753 // Area that is at least reserved in caller of this function.
1754 unsigned MinReservedArea = ArgOffset;
1755
Chris Lattnerc91a4752006-06-26 22:48:35 +00001756 static const unsigned GPR_32[] = { // 32-bit registers.
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001757 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
1758 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
1759 };
Chris Lattnerc91a4752006-06-26 22:48:35 +00001760 static const unsigned GPR_64[] = { // 64-bit registers.
1761 PPC::X3, PPC::X4, PPC::X5, PPC::X6,
1762 PPC::X7, PPC::X8, PPC::X9, PPC::X10,
1763 };
Scott Michelfdc40a02009-02-17 22:15:04 +00001764
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001765 static const unsigned *FPR = GetFPR();
Scott Michelfdc40a02009-02-17 22:15:04 +00001766
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001767 static const unsigned VR[] = {
1768 PPC::V2, PPC::V3, PPC::V4, PPC::V5, PPC::V6, PPC::V7, PPC::V8,
1769 PPC::V9, PPC::V10, PPC::V11, PPC::V12, PPC::V13
1770 };
Chris Lattnerc91a4752006-06-26 22:48:35 +00001771
Owen Anderson718cb662007-09-07 04:06:50 +00001772 const unsigned Num_GPR_Regs = array_lengthof(GPR_32);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00001773 const unsigned Num_FPR_Regs = 13;
Owen Anderson718cb662007-09-07 04:06:50 +00001774 const unsigned Num_VR_Regs = array_lengthof( VR);
Jim Laskey2f616bf2006-11-16 22:43:37 +00001775
1776 unsigned GPR_idx = 0, FPR_idx = 0, VR_idx = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +00001777
Chris Lattnerc91a4752006-06-26 22:48:35 +00001778 const unsigned *GPR = isPPC64 ? GPR_64 : GPR_32;
Scott Michelfdc40a02009-02-17 22:15:04 +00001779
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001780 // In 32-bit non-varargs functions, the stack space for vectors is after the
1781 // stack space for non-vectors. We do not use this space unless we have
1782 // too many vectors to fit in registers, something that only occurs in
Scott Michelfdc40a02009-02-17 22:15:04 +00001783 // constructed examples:), but we have to walk the arglist to figure
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001784 // that out...for the pathological case, compute VecArgOffset as the
1785 // start of the vector parameter area. Computing VecArgOffset is the
1786 // entire point of the following loop.
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001787 unsigned VecArgOffset = ArgOffset;
1788 if (!isVarArg && !isPPC64) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001789 for (unsigned ArgNo = 0, e = Ins.size(); ArgNo != e;
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001790 ++ArgNo) {
Owen Andersone50ed302009-08-10 22:56:29 +00001791 EVT ObjectVT = Ins[ArgNo].VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00001792 unsigned ObjSize = ObjectVT.getSizeInBits()/8;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001793 ISD::ArgFlagsTy Flags = Ins[ArgNo].Flags;
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001794
Duncan Sands276dcbd2008-03-21 09:14:45 +00001795 if (Flags.isByVal()) {
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001796 // ObjSize is the true size, ArgSize rounded up to multiple of regs.
Duncan Sands276dcbd2008-03-21 09:14:45 +00001797 ObjSize = Flags.getByValSize();
Scott Michelfdc40a02009-02-17 22:15:04 +00001798 unsigned ArgSize =
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001799 ((ObjSize + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
1800 VecArgOffset += ArgSize;
1801 continue;
1802 }
1803
Owen Anderson825b72b2009-08-11 20:47:22 +00001804 switch(ObjectVT.getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001805 default: llvm_unreachable("Unhandled argument type!");
Owen Anderson825b72b2009-08-11 20:47:22 +00001806 case MVT::i32:
1807 case MVT::f32:
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001808 VecArgOffset += isPPC64 ? 8 : 4;
1809 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001810 case MVT::i64: // PPC64
1811 case MVT::f64:
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001812 VecArgOffset += 8;
1813 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001814 case MVT::v4f32:
1815 case MVT::v4i32:
1816 case MVT::v8i16:
1817 case MVT::v16i8:
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001818 // Nothing to do, we're only looking at Nonvector args here.
1819 break;
1820 }
1821 }
1822 }
1823 // We've found where the vector parameter area in memory is. Skip the
1824 // first 12 parameters; these don't use that memory.
1825 VecArgOffset = ((VecArgOffset+15)/16)*16;
1826 VecArgOffset += 12*16;
1827
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001828 // Add DAG nodes to load the arguments or copy them out of registers. On
Jim Laskey2f616bf2006-11-16 22:43:37 +00001829 // entry to a function on PPC, the arguments start after the linkage area,
1830 // although the first ones are often in registers.
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00001831
Dan Gohman475871a2008-07-27 21:46:04 +00001832 SmallVector<SDValue, 8> MemOps;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001833 unsigned nAltivecParamsAtEnd = 0;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001834 for (unsigned ArgNo = 0, e = Ins.size(); ArgNo != e; ++ArgNo) {
Dan Gohman475871a2008-07-27 21:46:04 +00001835 SDValue ArgVal;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001836 bool needsLoad = false;
Owen Andersone50ed302009-08-10 22:56:29 +00001837 EVT ObjectVT = Ins[ArgNo].VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00001838 unsigned ObjSize = ObjectVT.getSizeInBits()/8;
Jim Laskey619965d2006-11-29 13:37:09 +00001839 unsigned ArgSize = ObjSize;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001840 ISD::ArgFlagsTy Flags = Ins[ArgNo].Flags;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001841
Chris Lattnerbe4849a2006-05-16 18:51:52 +00001842 unsigned CurArgOffset = ArgOffset;
Dale Johannesen8419dd62008-03-07 20:27:40 +00001843
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001844 // Varargs or 64 bit Altivec parameters are padded to a 16 byte boundary.
Owen Anderson825b72b2009-08-11 20:47:22 +00001845 if (ObjectVT==MVT::v4f32 || ObjectVT==MVT::v4i32 ||
1846 ObjectVT==MVT::v8i16 || ObjectVT==MVT::v16i8) {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001847 if (isVarArg || isPPC64) {
1848 MinReservedArea = ((MinReservedArea+15)/16)*16;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001849 MinReservedArea += CalculateStackSlotSize(ObjectVT,
Dan Gohman095cc292008-09-13 01:54:27 +00001850 Flags,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001851 PtrByteSize);
1852 } else nAltivecParamsAtEnd++;
1853 } else
1854 // Calculate min reserved area.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001855 MinReservedArea += CalculateStackSlotSize(Ins[ArgNo].VT,
Dan Gohman095cc292008-09-13 01:54:27 +00001856 Flags,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001857 PtrByteSize);
1858
Dale Johannesen8419dd62008-03-07 20:27:40 +00001859 // FIXME the codegen can be much improved in some cases.
1860 // We do not have to keep everything in memory.
Duncan Sands276dcbd2008-03-21 09:14:45 +00001861 if (Flags.isByVal()) {
Dale Johannesen8419dd62008-03-07 20:27:40 +00001862 // ObjSize is the true size, ArgSize rounded up to multiple of registers.
Duncan Sands276dcbd2008-03-21 09:14:45 +00001863 ObjSize = Flags.getByValSize();
Dale Johannesen8419dd62008-03-07 20:27:40 +00001864 ArgSize = ((ObjSize + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
Dale Johannesen7f96f392008-03-08 01:41:42 +00001865 // Objects of size 1 and 2 are right justified, everything else is
1866 // left justified. This means the memory address is adjusted forwards.
1867 if (ObjSize==1 || ObjSize==2) {
1868 CurArgOffset = CurArgOffset + (4 - ObjSize);
1869 }
Dale Johannesen8419dd62008-03-07 20:27:40 +00001870 // The value of the object is its address.
Evan Chenged2ae132010-07-03 00:40:23 +00001871 int FI = MFI->CreateFixedObject(ObjSize, CurArgOffset, true);
Dan Gohman475871a2008-07-27 21:46:04 +00001872 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001873 InVals.push_back(FIN);
Dale Johannesen7f96f392008-03-08 01:41:42 +00001874 if (ObjSize==1 || ObjSize==2) {
1875 if (GPR_idx != Num_GPR_Regs) {
Devang Patel68e6bee2011-02-21 23:21:26 +00001876 unsigned VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::GPRCRegClass);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001877 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001878 SDValue Store = DAG.getTruncStore(Val.getValue(1), dl, Val, FIN,
Chris Lattnerda2d8e12010-09-21 17:42:31 +00001879 MachinePointerInfo(),
David Greene534502d12010-02-15 16:56:53 +00001880 ObjSize==1 ? MVT::i8 : MVT::i16,
1881 false, false, 0);
Dale Johannesen7f96f392008-03-08 01:41:42 +00001882 MemOps.push_back(Store);
1883 ++GPR_idx;
Dale Johannesen7f96f392008-03-08 01:41:42 +00001884 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001885
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00001886 ArgOffset += PtrByteSize;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001887
Dale Johannesen7f96f392008-03-08 01:41:42 +00001888 continue;
1889 }
Dale Johannesen8419dd62008-03-07 20:27:40 +00001890 for (unsigned j = 0; j < ArgSize; j += PtrByteSize) {
1891 // Store whatever pieces of the object are in registers
1892 // to memory. ArgVal will be address of the beginning of
1893 // the object.
1894 if (GPR_idx != Num_GPR_Regs) {
Devang Patel68e6bee2011-02-21 23:21:26 +00001895 unsigned VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::GPRCRegClass);
Evan Chenged2ae132010-07-03 00:40:23 +00001896 int FI = MFI->CreateFixedObject(PtrByteSize, ArgOffset, true);
Dan Gohman475871a2008-07-27 21:46:04 +00001897 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001898 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Chris Lattner6229d0a2010-09-21 18:41:36 +00001899 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
1900 MachinePointerInfo(),
David Greene534502d12010-02-15 16:56:53 +00001901 false, false, 0);
Dale Johannesen8419dd62008-03-07 20:27:40 +00001902 MemOps.push_back(Store);
1903 ++GPR_idx;
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00001904 ArgOffset += PtrByteSize;
Dale Johannesen8419dd62008-03-07 20:27:40 +00001905 } else {
1906 ArgOffset += ArgSize - (ArgOffset-CurArgOffset);
1907 break;
1908 }
1909 }
1910 continue;
1911 }
1912
Owen Anderson825b72b2009-08-11 20:47:22 +00001913 switch (ObjectVT.getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001914 default: llvm_unreachable("Unhandled argument type!");
Owen Anderson825b72b2009-08-11 20:47:22 +00001915 case MVT::i32:
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00001916 if (!isPPC64) {
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00001917 if (GPR_idx != Num_GPR_Regs) {
Devang Patel68e6bee2011-02-21 23:21:26 +00001918 unsigned VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::GPRCRegClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00001919 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i32);
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00001920 ++GPR_idx;
1921 } else {
1922 needsLoad = true;
1923 ArgSize = PtrByteSize;
1924 }
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00001925 // All int arguments reserve stack space in the Darwin ABI.
1926 ArgOffset += PtrByteSize;
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00001927 break;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001928 }
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00001929 // FALLTHROUGH
Owen Anderson825b72b2009-08-11 20:47:22 +00001930 case MVT::i64: // PPC64
Chris Lattnerc91a4752006-06-26 22:48:35 +00001931 if (GPR_idx != Num_GPR_Regs) {
Devang Patel68e6bee2011-02-21 23:21:26 +00001932 unsigned VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00001933 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i64);
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00001934
Owen Anderson825b72b2009-08-11 20:47:22 +00001935 if (ObjectVT == MVT::i32) {
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00001936 // PPC64 passes i8, i16, and i32 values in i64 registers. Promote
Owen Anderson825b72b2009-08-11 20:47:22 +00001937 // value to MVT::i64 and then truncate to the correct register size.
Duncan Sands276dcbd2008-03-21 09:14:45 +00001938 if (Flags.isSExt())
Owen Anderson825b72b2009-08-11 20:47:22 +00001939 ArgVal = DAG.getNode(ISD::AssertSext, dl, MVT::i64, ArgVal,
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00001940 DAG.getValueType(ObjectVT));
Duncan Sands276dcbd2008-03-21 09:14:45 +00001941 else if (Flags.isZExt())
Owen Anderson825b72b2009-08-11 20:47:22 +00001942 ArgVal = DAG.getNode(ISD::AssertZext, dl, MVT::i64, ArgVal,
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00001943 DAG.getValueType(ObjectVT));
1944
Owen Anderson825b72b2009-08-11 20:47:22 +00001945 ArgVal = DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, ArgVal);
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00001946 }
1947
Chris Lattnerc91a4752006-06-26 22:48:35 +00001948 ++GPR_idx;
1949 } else {
1950 needsLoad = true;
Evan Cheng982a0592008-07-24 08:17:07 +00001951 ArgSize = PtrByteSize;
Chris Lattnerc91a4752006-06-26 22:48:35 +00001952 }
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00001953 // All int arguments reserve stack space in the Darwin ABI.
1954 ArgOffset += 8;
Chris Lattnerc91a4752006-06-26 22:48:35 +00001955 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00001956
Owen Anderson825b72b2009-08-11 20:47:22 +00001957 case MVT::f32:
1958 case MVT::f64:
Chris Lattnerbe4849a2006-05-16 18:51:52 +00001959 // Every 4 bytes of argument space consumes one of the GPRs available for
1960 // argument passing.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00001961 if (GPR_idx != Num_GPR_Regs) {
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00001962 ++GPR_idx;
Chris Lattnerb1eb9872006-11-18 01:57:19 +00001963 if (ObjSize == 8 && GPR_idx != Num_GPR_Regs && !isPPC64)
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00001964 ++GPR_idx;
Chris Lattnerbe4849a2006-05-16 18:51:52 +00001965 }
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00001966 if (FPR_idx != Num_FPR_Regs) {
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001967 unsigned VReg;
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00001968
Owen Anderson825b72b2009-08-11 20:47:22 +00001969 if (ObjectVT == MVT::f32)
Devang Patel68e6bee2011-02-21 23:21:26 +00001970 VReg = MF.addLiveIn(FPR[FPR_idx], &PPC::F4RCRegClass);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001971 else
Devang Patel68e6bee2011-02-21 23:21:26 +00001972 VReg = MF.addLiveIn(FPR[FPR_idx], &PPC::F8RCRegClass);
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00001973
Dan Gohman98ca4f22009-08-05 01:29:28 +00001974 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, ObjectVT);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001975 ++FPR_idx;
1976 } else {
1977 needsLoad = true;
1978 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001979
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00001980 // All FP arguments reserve stack space in the Darwin ABI.
1981 ArgOffset += isPPC64 ? 8 : ObjSize;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001982 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001983 case MVT::v4f32:
1984 case MVT::v4i32:
1985 case MVT::v8i16:
1986 case MVT::v16i8:
Dale Johannesen75092de2008-03-12 00:22:17 +00001987 // Note that vector arguments in registers don't reserve stack space,
1988 // except in varargs functions.
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00001989 if (VR_idx != Num_VR_Regs) {
Devang Patel68e6bee2011-02-21 23:21:26 +00001990 unsigned VReg = MF.addLiveIn(VR[VR_idx], &PPC::VRRCRegClass);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001991 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, ObjectVT);
Dale Johannesen75092de2008-03-12 00:22:17 +00001992 if (isVarArg) {
1993 while ((ArgOffset % 16) != 0) {
1994 ArgOffset += PtrByteSize;
1995 if (GPR_idx != Num_GPR_Regs)
1996 GPR_idx++;
1997 }
1998 ArgOffset += 16;
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001999 GPR_idx = std::min(GPR_idx+4, Num_GPR_Regs); // FIXME correct for ppc64?
Dale Johannesen75092de2008-03-12 00:22:17 +00002000 }
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002001 ++VR_idx;
2002 } else {
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002003 if (!isVarArg && !isPPC64) {
2004 // Vectors go after all the nonvectors.
2005 CurArgOffset = VecArgOffset;
2006 VecArgOffset += 16;
2007 } else {
2008 // Vectors are aligned.
2009 ArgOffset = ((ArgOffset+15)/16)*16;
2010 CurArgOffset = ArgOffset;
2011 ArgOffset += 16;
Dale Johannesen404d9902008-03-12 00:49:20 +00002012 }
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002013 needsLoad = true;
2014 }
2015 break;
2016 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002017
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002018 // We need to load the argument to a virtual register if we determined above
Chris Lattner9f72d1a2008-02-13 07:35:30 +00002019 // that we ran out of physical registers of the appropriate type.
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002020 if (needsLoad) {
Chris Lattner9f72d1a2008-02-13 07:35:30 +00002021 int FI = MFI->CreateFixedObject(ObjSize,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002022 CurArgOffset + (ArgSize - ObjSize),
Evan Chenged2ae132010-07-03 00:40:23 +00002023 isImmutable);
Dan Gohman475871a2008-07-27 21:46:04 +00002024 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002025 ArgVal = DAG.getLoad(ObjectVT, dl, Chain, FIN, MachinePointerInfo(),
David Greene534502d12010-02-15 16:56:53 +00002026 false, false, 0);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002027 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002028
Dan Gohman98ca4f22009-08-05 01:29:28 +00002029 InVals.push_back(ArgVal);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002030 }
Dale Johannesen8419dd62008-03-07 20:27:40 +00002031
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002032 // Set the size that is at least reserved in caller of this function. Tail
2033 // call optimized function's reserved stack space needs to be aligned so that
2034 // taking the difference between two stack areas will result in an aligned
2035 // stack.
2036 PPCFunctionInfo *FI = MF.getInfo<PPCFunctionInfo>();
2037 // Add the Altivec parameters at the end, if needed.
2038 if (nAltivecParamsAtEnd) {
2039 MinReservedArea = ((MinReservedArea+15)/16)*16;
2040 MinReservedArea += 16*nAltivecParamsAtEnd;
2041 }
2042 MinReservedArea =
2043 std::max(MinReservedArea,
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002044 PPCFrameLowering::getMinCallFrameSize(isPPC64, true));
2045 unsigned TargetAlign = DAG.getMachineFunction().getTarget().getFrameLowering()->
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002046 getStackAlignment();
2047 unsigned AlignMask = TargetAlign-1;
2048 MinReservedArea = (MinReservedArea + AlignMask) & ~AlignMask;
2049 FI->setMinReservedArea(MinReservedArea);
2050
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002051 // If the function takes variable number of arguments, make a frame index for
2052 // the start of the first vararg value... for expansion of llvm.va_start.
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002053 if (isVarArg) {
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002054 int Depth = ArgOffset;
Scott Michelfdc40a02009-02-17 22:15:04 +00002055
Dan Gohman1e93df62010-04-17 14:41:14 +00002056 FuncInfo->setVarArgsFrameIndex(
2057 MFI->CreateFixedObject(PtrVT.getSizeInBits()/8,
Evan Chenged2ae132010-07-03 00:40:23 +00002058 Depth, true));
Dan Gohman1e93df62010-04-17 14:41:14 +00002059 SDValue FIN = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), PtrVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00002060
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002061 // If this function is vararg, store any remaining integer argument regs
2062 // to their spots on the stack so that they may be loaded by deferencing the
2063 // result of va_next.
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00002064 for (; GPR_idx != Num_GPR_Regs; ++GPR_idx) {
Chris Lattnerb1eb9872006-11-18 01:57:19 +00002065 unsigned VReg;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002066
Chris Lattnerb1eb9872006-11-18 01:57:19 +00002067 if (isPPC64)
Devang Patel68e6bee2011-02-21 23:21:26 +00002068 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
Chris Lattnerb1eb9872006-11-18 01:57:19 +00002069 else
Devang Patel68e6bee2011-02-21 23:21:26 +00002070 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::GPRCRegClass);
Chris Lattnerb1eb9872006-11-18 01:57:19 +00002071
Dan Gohman98ca4f22009-08-05 01:29:28 +00002072 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Chris Lattner6229d0a2010-09-21 18:41:36 +00002073 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
2074 MachinePointerInfo(), false, false, 0);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002075 MemOps.push_back(Store);
2076 // Increment the address by four for the next argument to store
Dan Gohman475871a2008-07-27 21:46:04 +00002077 SDValue PtrOff = DAG.getConstant(PtrVT.getSizeInBits()/8, PtrVT);
Dale Johannesen39355f92009-02-04 02:34:38 +00002078 FIN = DAG.getNode(ISD::ADD, dl, PtrOff.getValueType(), FIN, PtrOff);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002079 }
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002080 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002081
Dale Johannesen8419dd62008-03-07 20:27:40 +00002082 if (!MemOps.empty())
Dan Gohman98ca4f22009-08-05 01:29:28 +00002083 Chain = DAG.getNode(ISD::TokenFactor, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00002084 MVT::Other, &MemOps[0], MemOps.size());
Dale Johannesen8419dd62008-03-07 20:27:40 +00002085
Dan Gohman98ca4f22009-08-05 01:29:28 +00002086 return Chain;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002087}
2088
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002089/// CalculateParameterAndLinkageAreaSize - Get the size of the paramter plus
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002090/// linkage area for the Darwin ABI.
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002091static unsigned
2092CalculateParameterAndLinkageAreaSize(SelectionDAG &DAG,
2093 bool isPPC64,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002094 bool isVarArg,
2095 unsigned CC,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002096 const SmallVectorImpl<ISD::OutputArg>
2097 &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00002098 const SmallVectorImpl<SDValue> &OutVals,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002099 unsigned &nAltivecParamsAtEnd) {
2100 // Count how many bytes are to be pushed on the stack, including the linkage
2101 // area, and parameter passing area. We start with 24/48 bytes, which is
2102 // prereserved space for [SP][CR][LR][3 x unused].
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002103 unsigned NumBytes = PPCFrameLowering::getLinkageSize(isPPC64, true);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002104 unsigned NumOps = Outs.size();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002105 unsigned PtrByteSize = isPPC64 ? 8 : 4;
2106
2107 // Add up all the space actually used.
2108 // In 32-bit non-varargs calls, Altivec parameters all go at the end; usually
2109 // they all go in registers, but we must reserve stack space for them for
2110 // possible use by the caller. In varargs or 64-bit calls, parameters are
2111 // assigned stack space in order, with padding so Altivec parameters are
2112 // 16-byte aligned.
2113 nAltivecParamsAtEnd = 0;
2114 for (unsigned i = 0; i != NumOps; ++i) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00002115 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Dan Gohmanc9403652010-07-07 15:54:55 +00002116 EVT ArgVT = Outs[i].VT;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002117 // Varargs Altivec parameters are padded to a 16 byte boundary.
Owen Anderson825b72b2009-08-11 20:47:22 +00002118 if (ArgVT==MVT::v4f32 || ArgVT==MVT::v4i32 ||
2119 ArgVT==MVT::v8i16 || ArgVT==MVT::v16i8) {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002120 if (!isVarArg && !isPPC64) {
2121 // Non-varargs Altivec parameters go after all the non-Altivec
2122 // parameters; handle those later so we know how much padding we need.
2123 nAltivecParamsAtEnd++;
2124 continue;
2125 }
2126 // Varargs and 64-bit Altivec parameters are padded to 16 byte boundary.
2127 NumBytes = ((NumBytes+15)/16)*16;
2128 }
Dan Gohman98ca4f22009-08-05 01:29:28 +00002129 NumBytes += CalculateStackSlotSize(ArgVT, Flags, PtrByteSize);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002130 }
2131
2132 // Allow for Altivec parameters at the end, if needed.
2133 if (nAltivecParamsAtEnd) {
2134 NumBytes = ((NumBytes+15)/16)*16;
2135 NumBytes += 16*nAltivecParamsAtEnd;
2136 }
2137
2138 // The prolog code of the callee may store up to 8 GPR argument registers to
2139 // the stack, allowing va_start to index over them in memory if its varargs.
2140 // Because we cannot tell if this is needed on the caller side, we have to
2141 // conservatively assume that it is needed. As such, make sure we have at
2142 // least enough stack space for the caller to store the 8 GPRs.
2143 NumBytes = std::max(NumBytes,
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002144 PPCFrameLowering::getMinCallFrameSize(isPPC64, true));
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002145
2146 // Tail call needs the stack to be aligned.
Dan Gohman1797ed52010-02-08 20:27:50 +00002147 if (CC==CallingConv::Fast && GuaranteedTailCallOpt) {
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002148 unsigned TargetAlign = DAG.getMachineFunction().getTarget().getFrameLowering()->
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002149 getStackAlignment();
2150 unsigned AlignMask = TargetAlign-1;
2151 NumBytes = (NumBytes + AlignMask) & ~AlignMask;
2152 }
2153
2154 return NumBytes;
2155}
2156
2157/// CalculateTailCallSPDiff - Get the amount the stack pointer has to be
Chris Lattner7a2bdde2011-04-15 05:18:47 +00002158/// adjusted to accommodate the arguments for the tailcall.
Dale Johannesenb60d5192009-11-24 01:09:07 +00002159static int CalculateTailCallSPDiff(SelectionDAG& DAG, bool isTailCall,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002160 unsigned ParamSize) {
2161
Dale Johannesenb60d5192009-11-24 01:09:07 +00002162 if (!isTailCall) return 0;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002163
2164 PPCFunctionInfo *FI = DAG.getMachineFunction().getInfo<PPCFunctionInfo>();
2165 unsigned CallerMinReservedArea = FI->getMinReservedArea();
2166 int SPDiff = (int)CallerMinReservedArea - (int)ParamSize;
2167 // Remember only if the new adjustement is bigger.
2168 if (SPDiff < FI->getTailCallSPDelta())
2169 FI->setTailCallSPDelta(SPDiff);
2170
2171 return SPDiff;
2172}
2173
Dan Gohman98ca4f22009-08-05 01:29:28 +00002174/// IsEligibleForTailCallOptimization - Check whether the call is eligible
2175/// for tail call optimization. Targets which want to do tail call
2176/// optimization should implement this function.
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002177bool
Dan Gohman98ca4f22009-08-05 01:29:28 +00002178PPCTargetLowering::IsEligibleForTailCallOptimization(SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002179 CallingConv::ID CalleeCC,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002180 bool isVarArg,
2181 const SmallVectorImpl<ISD::InputArg> &Ins,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002182 SelectionDAG& DAG) const {
Dan Gohman1797ed52010-02-08 20:27:50 +00002183 if (!GuaranteedTailCallOpt)
Evan Cheng6c2e8a92010-01-29 23:05:56 +00002184 return false;
2185
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002186 // Variable argument functions are not supported.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002187 if (isVarArg)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002188 return false;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002189
Dan Gohman98ca4f22009-08-05 01:29:28 +00002190 MachineFunction &MF = DAG.getMachineFunction();
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002191 CallingConv::ID CallerCC = MF.getFunction()->getCallingConv();
Dan Gohman98ca4f22009-08-05 01:29:28 +00002192 if (CalleeCC == CallingConv::Fast && CallerCC == CalleeCC) {
2193 // Functions containing by val parameters are not supported.
2194 for (unsigned i = 0; i != Ins.size(); i++) {
2195 ISD::ArgFlagsTy Flags = Ins[i].Flags;
2196 if (Flags.isByVal()) return false;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002197 }
Dan Gohman98ca4f22009-08-05 01:29:28 +00002198
2199 // Non PIC/GOT tail calls are supported.
2200 if (getTargetMachine().getRelocationModel() != Reloc::PIC_)
2201 return true;
2202
2203 // At the moment we can only do local tail calls (in same module, hidden
2204 // or protected) if we are generating PIC.
2205 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee))
2206 return G->getGlobal()->hasHiddenVisibility()
2207 || G->getGlobal()->hasProtectedVisibility();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002208 }
2209
2210 return false;
2211}
2212
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002213/// isCallCompatibleAddress - Return the immediate to use if the specified
2214/// 32-bit value is representable in the immediate field of a BxA instruction.
Dan Gohman475871a2008-07-27 21:46:04 +00002215static SDNode *isBLACompatibleAddress(SDValue Op, SelectionDAG &DAG) {
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002216 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op);
2217 if (!C) return 0;
Scott Michelfdc40a02009-02-17 22:15:04 +00002218
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002219 int Addr = C->getZExtValue();
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002220 if ((Addr & 3) != 0 || // Low 2 bits are implicitly zero.
2221 (Addr << 6 >> 6) != Addr)
2222 return 0; // Top 6 bits have to be sext of immediate.
Scott Michelfdc40a02009-02-17 22:15:04 +00002223
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002224 return DAG.getConstant((int)C->getZExtValue() >> 2,
Gabor Greifba36cb52008-08-28 21:40:38 +00002225 DAG.getTargetLoweringInfo().getPointerTy()).getNode();
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002226}
2227
Dan Gohman844731a2008-05-13 00:00:25 +00002228namespace {
2229
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002230struct TailCallArgumentInfo {
Dan Gohman475871a2008-07-27 21:46:04 +00002231 SDValue Arg;
2232 SDValue FrameIdxOp;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002233 int FrameIdx;
2234
2235 TailCallArgumentInfo() : FrameIdx(0) {}
2236};
2237
Dan Gohman844731a2008-05-13 00:00:25 +00002238}
2239
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002240/// StoreTailCallArgumentsToStackSlot - Stores arguments to their stack slot.
2241static void
2242StoreTailCallArgumentsToStackSlot(SelectionDAG &DAG,
Evan Chengff89dcb2009-10-18 18:16:27 +00002243 SDValue Chain,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002244 const SmallVector<TailCallArgumentInfo, 8> &TailCallArgs,
Dale Johannesen33c960f2009-02-04 20:06:27 +00002245 SmallVector<SDValue, 8> &MemOpChains,
2246 DebugLoc dl) {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002247 for (unsigned i = 0, e = TailCallArgs.size(); i != e; ++i) {
Dan Gohman475871a2008-07-27 21:46:04 +00002248 SDValue Arg = TailCallArgs[i].Arg;
2249 SDValue FIN = TailCallArgs[i].FrameIdxOp;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002250 int FI = TailCallArgs[i].FrameIdx;
2251 // Store relative to framepointer.
Dale Johannesen33c960f2009-02-04 20:06:27 +00002252 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, FIN,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002253 MachinePointerInfo::getFixedStack(FI),
2254 false, false, 0));
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002255 }
2256}
2257
2258/// EmitTailCallStoreFPAndRetAddr - Move the frame pointer and return address to
2259/// the appropriate stack slot for the tail call optimized function call.
Dan Gohman475871a2008-07-27 21:46:04 +00002260static SDValue EmitTailCallStoreFPAndRetAddr(SelectionDAG &DAG,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002261 MachineFunction &MF,
Dan Gohman475871a2008-07-27 21:46:04 +00002262 SDValue Chain,
2263 SDValue OldRetAddr,
2264 SDValue OldFP,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002265 int SPDiff,
2266 bool isPPC64,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002267 bool isDarwinABI,
Dale Johannesen33c960f2009-02-04 20:06:27 +00002268 DebugLoc dl) {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002269 if (SPDiff) {
2270 // Calculate the new stack slot for the return address.
2271 int SlotSize = isPPC64 ? 8 : 4;
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002272 int NewRetAddrLoc = SPDiff + PPCFrameLowering::getReturnSaveOffset(isPPC64,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002273 isDarwinABI);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002274 int NewRetAddr = MF.getFrameInfo()->CreateFixedObject(SlotSize,
Evan Chenged2ae132010-07-03 00:40:23 +00002275 NewRetAddrLoc, true);
Owen Anderson825b72b2009-08-11 20:47:22 +00002276 EVT VT = isPPC64 ? MVT::i64 : MVT::i32;
Dan Gohman475871a2008-07-27 21:46:04 +00002277 SDValue NewRetAddrFrIdx = DAG.getFrameIndex(NewRetAddr, VT);
Dale Johannesen33c960f2009-02-04 20:06:27 +00002278 Chain = DAG.getStore(Chain, dl, OldRetAddr, NewRetAddrFrIdx,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002279 MachinePointerInfo::getFixedStack(NewRetAddr),
David Greene534502d12010-02-15 16:56:53 +00002280 false, false, 0);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002281
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00002282 // When using the 32/64-bit SVR4 ABI there is no need to move the FP stack
2283 // slot as the FP is never overwritten.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002284 if (isDarwinABI) {
Tilmann Schellerffd02002009-07-03 06:45:56 +00002285 int NewFPLoc =
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002286 SPDiff + PPCFrameLowering::getFramePointerSaveOffset(isPPC64, isDarwinABI);
David Greene3f2bf852009-11-12 20:49:22 +00002287 int NewFPIdx = MF.getFrameInfo()->CreateFixedObject(SlotSize, NewFPLoc,
Evan Chenged2ae132010-07-03 00:40:23 +00002288 true);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002289 SDValue NewFramePtrIdx = DAG.getFrameIndex(NewFPIdx, VT);
2290 Chain = DAG.getStore(Chain, dl, OldFP, NewFramePtrIdx,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002291 MachinePointerInfo::getFixedStack(NewFPIdx),
David Greene534502d12010-02-15 16:56:53 +00002292 false, false, 0);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002293 }
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002294 }
2295 return Chain;
2296}
2297
2298/// CalculateTailCallArgDest - Remember Argument for later processing. Calculate
2299/// the position of the argument.
2300static void
2301CalculateTailCallArgDest(SelectionDAG &DAG, MachineFunction &MF, bool isPPC64,
Dan Gohman475871a2008-07-27 21:46:04 +00002302 SDValue Arg, int SPDiff, unsigned ArgOffset,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002303 SmallVector<TailCallArgumentInfo, 8>& TailCallArguments) {
2304 int Offset = ArgOffset + SPDiff;
Duncan Sands83ec4b62008-06-06 12:08:01 +00002305 uint32_t OpSize = (Arg.getValueType().getSizeInBits()+7)/8;
Evan Chenged2ae132010-07-03 00:40:23 +00002306 int FI = MF.getFrameInfo()->CreateFixedObject(OpSize, Offset, true);
Owen Anderson825b72b2009-08-11 20:47:22 +00002307 EVT VT = isPPC64 ? MVT::i64 : MVT::i32;
Dan Gohman475871a2008-07-27 21:46:04 +00002308 SDValue FIN = DAG.getFrameIndex(FI, VT);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002309 TailCallArgumentInfo Info;
2310 Info.Arg = Arg;
2311 Info.FrameIdxOp = FIN;
2312 Info.FrameIdx = FI;
2313 TailCallArguments.push_back(Info);
2314}
2315
2316/// EmitTCFPAndRetAddrLoad - Emit load from frame pointer and return address
2317/// stack slot. Returns the chain as result and the loaded frame pointers in
2318/// LROpOut/FPOpout. Used when tail calling.
Dan Gohman475871a2008-07-27 21:46:04 +00002319SDValue PPCTargetLowering::EmitTailCallLoadFPAndRetAddr(SelectionDAG & DAG,
Dale Johannesen33c960f2009-02-04 20:06:27 +00002320 int SPDiff,
2321 SDValue Chain,
2322 SDValue &LROpOut,
2323 SDValue &FPOpOut,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002324 bool isDarwinABI,
Dan Gohmand858e902010-04-17 15:26:15 +00002325 DebugLoc dl) const {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002326 if (SPDiff) {
2327 // Load the LR and FP stack slot for later adjusting.
Owen Anderson825b72b2009-08-11 20:47:22 +00002328 EVT VT = PPCSubTarget.isPPC64() ? MVT::i64 : MVT::i32;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002329 LROpOut = getReturnAddrFrameIndex(DAG);
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002330 LROpOut = DAG.getLoad(VT, dl, Chain, LROpOut, MachinePointerInfo(),
David Greene534502d12010-02-15 16:56:53 +00002331 false, false, 0);
Gabor Greifba36cb52008-08-28 21:40:38 +00002332 Chain = SDValue(LROpOut.getNode(), 1);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002333
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00002334 // When using the 32/64-bit SVR4 ABI there is no need to load the FP stack
2335 // slot as the FP is never overwritten.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002336 if (isDarwinABI) {
Tilmann Schellerffd02002009-07-03 06:45:56 +00002337 FPOpOut = getFramePointerFrameIndex(DAG);
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002338 FPOpOut = DAG.getLoad(VT, dl, Chain, FPOpOut, MachinePointerInfo(),
David Greene534502d12010-02-15 16:56:53 +00002339 false, false, 0);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002340 Chain = SDValue(FPOpOut.getNode(), 1);
2341 }
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002342 }
2343 return Chain;
2344}
2345
Dale Johannesen5b3b6952008-03-04 23:17:14 +00002346/// CreateCopyOfByValArgument - Make a copy of an aggregate at address specified
Scott Michelfdc40a02009-02-17 22:15:04 +00002347/// by "Src" to address "Dst" of size "Size". Alignment information is
Dale Johannesen5b3b6952008-03-04 23:17:14 +00002348/// specified by the specific parameter attribute. The copy will be passed as
2349/// a byval function parameter.
2350/// Sometimes what we are copying is the end of a larger object, the part that
2351/// does not fit in registers.
Scott Michelfdc40a02009-02-17 22:15:04 +00002352static SDValue
Dan Gohman475871a2008-07-27 21:46:04 +00002353CreateCopyOfByValArgument(SDValue Src, SDValue Dst, SDValue Chain,
Duncan Sands276dcbd2008-03-21 09:14:45 +00002354 ISD::ArgFlagsTy Flags, SelectionDAG &DAG,
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00002355 DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002356 SDValue SizeNode = DAG.getConstant(Flags.getByValSize(), MVT::i32);
Dale Johannesen8ad9b432009-02-04 01:17:06 +00002357 return DAG.getMemcpy(Chain, dl, Dst, Src, SizeNode, Flags.getByValAlign(),
Chris Lattnere72f2022010-09-21 05:40:29 +00002358 false, false, MachinePointerInfo(0),
2359 MachinePointerInfo(0));
Dale Johannesen5b3b6952008-03-04 23:17:14 +00002360}
Chris Lattner9f0bc652007-02-25 05:34:32 +00002361
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002362/// LowerMemOpCallTo - Store the argument to the stack or remember it in case of
2363/// tail calls.
2364static void
Dan Gohman475871a2008-07-27 21:46:04 +00002365LowerMemOpCallTo(SelectionDAG &DAG, MachineFunction &MF, SDValue Chain,
2366 SDValue Arg, SDValue PtrOff, int SPDiff,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002367 unsigned ArgOffset, bool isPPC64, bool isTailCall,
Dan Gohman475871a2008-07-27 21:46:04 +00002368 bool isVector, SmallVector<SDValue, 8> &MemOpChains,
Chris Lattner6229d0a2010-09-21 18:41:36 +00002369 SmallVector<TailCallArgumentInfo, 8> &TailCallArguments,
Dale Johannesen33c960f2009-02-04 20:06:27 +00002370 DebugLoc dl) {
Owen Andersone50ed302009-08-10 22:56:29 +00002371 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002372 if (!isTailCall) {
2373 if (isVector) {
Dan Gohman475871a2008-07-27 21:46:04 +00002374 SDValue StackPtr;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002375 if (isPPC64)
Owen Anderson825b72b2009-08-11 20:47:22 +00002376 StackPtr = DAG.getRegister(PPC::X1, MVT::i64);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002377 else
Owen Anderson825b72b2009-08-11 20:47:22 +00002378 StackPtr = DAG.getRegister(PPC::R1, MVT::i32);
Dale Johannesen33c960f2009-02-04 20:06:27 +00002379 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002380 DAG.getConstant(ArgOffset, PtrVT));
2381 }
Chris Lattner6229d0a2010-09-21 18:41:36 +00002382 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, PtrOff,
2383 MachinePointerInfo(), false, false, 0));
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002384 // Calculate and remember argument location.
2385 } else CalculateTailCallArgDest(DAG, MF, isPPC64, Arg, SPDiff, ArgOffset,
2386 TailCallArguments);
2387}
2388
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002389static
2390void PrepareTailCall(SelectionDAG &DAG, SDValue &InFlag, SDValue &Chain,
2391 DebugLoc dl, bool isPPC64, int SPDiff, unsigned NumBytes,
2392 SDValue LROp, SDValue FPOp, bool isDarwinABI,
2393 SmallVector<TailCallArgumentInfo, 8> &TailCallArguments) {
2394 MachineFunction &MF = DAG.getMachineFunction();
2395
2396 // Emit a sequence of copyto/copyfrom virtual registers for arguments that
2397 // might overwrite each other in case of tail call optimization.
2398 SmallVector<SDValue, 8> MemOpChains2;
Chris Lattner7a2bdde2011-04-15 05:18:47 +00002399 // Do not flag preceding copytoreg stuff together with the following stuff.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002400 InFlag = SDValue();
2401 StoreTailCallArgumentsToStackSlot(DAG, Chain, TailCallArguments,
2402 MemOpChains2, dl);
2403 if (!MemOpChains2.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00002404 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002405 &MemOpChains2[0], MemOpChains2.size());
2406
2407 // Store the return address to the appropriate stack slot.
2408 Chain = EmitTailCallStoreFPAndRetAddr(DAG, MF, Chain, LROp, FPOp, SPDiff,
2409 isPPC64, isDarwinABI, dl);
2410
2411 // Emit callseq_end just before tailcall node.
2412 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
2413 DAG.getIntPtrConstant(0, true), InFlag);
2414 InFlag = Chain.getValue(1);
2415}
2416
2417static
2418unsigned PrepareCall(SelectionDAG &DAG, SDValue &Callee, SDValue &InFlag,
2419 SDValue &Chain, DebugLoc dl, int SPDiff, bool isTailCall,
2420 SmallVector<std::pair<unsigned, SDValue>, 8> &RegsToPass,
Owen Andersone50ed302009-08-10 22:56:29 +00002421 SmallVector<SDValue, 8> &Ops, std::vector<EVT> &NodeTys,
Chris Lattnerb9082582010-11-14 23:42:06 +00002422 const PPCSubtarget &PPCSubTarget) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002423
Chris Lattnerb9082582010-11-14 23:42:06 +00002424 bool isPPC64 = PPCSubTarget.isPPC64();
2425 bool isSVR4ABI = PPCSubTarget.isSVR4ABI();
2426
Owen Andersone50ed302009-08-10 22:56:29 +00002427 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson825b72b2009-08-11 20:47:22 +00002428 NodeTys.push_back(MVT::Other); // Returns a chain
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00002429 NodeTys.push_back(MVT::Glue); // Returns a flag for retval copy to use.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002430
2431 unsigned CallOpc = isSVR4ABI ? PPCISD::CALL_SVR4 : PPCISD::CALL_Darwin;
2432
Torok Edwin0e3a1a82010-08-04 20:47:44 +00002433 bool needIndirectCall = true;
2434 if (SDNode *Dest = isBLACompatibleAddress(Callee, DAG)) {
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002435 // If this is an absolute destination address, use the munged value.
2436 Callee = SDValue(Dest, 0);
Torok Edwin0e3a1a82010-08-04 20:47:44 +00002437 needIndirectCall = false;
2438 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002439
Chris Lattnerb9082582010-11-14 23:42:06 +00002440 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
2441 // XXX Work around for http://llvm.org/bugs/show_bug.cgi?id=5201
2442 // Use indirect calls for ALL functions calls in JIT mode, since the
2443 // far-call stubs may be outside relocation limits for a BL instruction.
2444 if (!DAG.getTarget().getSubtarget<PPCSubtarget>().isJITCodeModel()) {
2445 unsigned OpFlags = 0;
2446 if (DAG.getTarget().getRelocationModel() != Reloc::Static &&
Daniel Dunbar558692f2011-04-20 00:14:25 +00002447 (!PPCSubTarget.getTargetTriple().isMacOSX() ||
2448 PPCSubTarget.getTargetTriple().isMacOSXVersionLT(10, 5)) &&
Chris Lattnerb9082582010-11-14 23:42:06 +00002449 (G->getGlobal()->isDeclaration() ||
2450 G->getGlobal()->isWeakForLinker())) {
2451 // PC-relative references to external symbols should go through $stub,
2452 // unless we're building with the leopard linker or later, which
2453 // automatically synthesizes these stubs.
2454 OpFlags = PPCII::MO_DARWIN_STUB;
2455 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002456
Chris Lattnerb9082582010-11-14 23:42:06 +00002457 // If the callee is a GlobalAddress/ExternalSymbol node (quite common,
2458 // every direct call is) turn it into a TargetGlobalAddress /
2459 // TargetExternalSymbol node so that legalize doesn't hack it.
Torok Edwin0e3a1a82010-08-04 20:47:44 +00002460 Callee = DAG.getTargetGlobalAddress(G->getGlobal(), dl,
Chris Lattnerb9082582010-11-14 23:42:06 +00002461 Callee.getValueType(),
2462 0, OpFlags);
Torok Edwin0e3a1a82010-08-04 20:47:44 +00002463 needIndirectCall = false;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002464 }
Torok Edwin0e3a1a82010-08-04 20:47:44 +00002465 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002466
Torok Edwin0e3a1a82010-08-04 20:47:44 +00002467 if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Chris Lattnerb9082582010-11-14 23:42:06 +00002468 unsigned char OpFlags = 0;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002469
Chris Lattnerb9082582010-11-14 23:42:06 +00002470 if (DAG.getTarget().getRelocationModel() != Reloc::Static &&
Daniel Dunbar558692f2011-04-20 00:14:25 +00002471 (!PPCSubTarget.getTargetTriple().isMacOSX() ||
2472 PPCSubTarget.getTargetTriple().isMacOSXVersionLT(10, 5))) {
Chris Lattnerb9082582010-11-14 23:42:06 +00002473 // PC-relative references to external symbols should go through $stub,
2474 // unless we're building with the leopard linker or later, which
2475 // automatically synthesizes these stubs.
2476 OpFlags = PPCII::MO_DARWIN_STUB;
2477 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002478
Chris Lattnerb9082582010-11-14 23:42:06 +00002479 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), Callee.getValueType(),
2480 OpFlags);
2481 needIndirectCall = false;
Torok Edwin0e3a1a82010-08-04 20:47:44 +00002482 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002483
Torok Edwin0e3a1a82010-08-04 20:47:44 +00002484 if (needIndirectCall) {
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002485 // Otherwise, this is an indirect call. We have to use a MTCTR/BCTRL pair
2486 // to do the call, we can't use PPCISD::CALL.
2487 SDValue MTCTROps[] = {Chain, Callee, InFlag};
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00002488
2489 if (isSVR4ABI && isPPC64) {
2490 // Function pointers in the 64-bit SVR4 ABI do not point to the function
2491 // entry point, but to the function descriptor (the function entry point
2492 // address is part of the function descriptor though).
2493 // The function descriptor is a three doubleword structure with the
2494 // following fields: function entry point, TOC base address and
2495 // environment pointer.
2496 // Thus for a call through a function pointer, the following actions need
2497 // to be performed:
2498 // 1. Save the TOC of the caller in the TOC save area of its stack
2499 // frame (this is done in LowerCall_Darwin()).
2500 // 2. Load the address of the function entry point from the function
2501 // descriptor.
2502 // 3. Load the TOC of the callee from the function descriptor into r2.
2503 // 4. Load the environment pointer from the function descriptor into
2504 // r11.
2505 // 5. Branch to the function entry point address.
2506 // 6. On return of the callee, the TOC of the caller needs to be
2507 // restored (this is done in FinishCall()).
2508 //
2509 // All those operations are flagged together to ensure that no other
2510 // operations can be scheduled in between. E.g. without flagging the
2511 // operations together, a TOC access in the caller could be scheduled
2512 // between the load of the callee TOC and the branch to the callee, which
2513 // results in the TOC access going through the TOC of the callee instead
2514 // of going through the TOC of the caller, which leads to incorrect code.
2515
2516 // Load the address of the function entry point from the function
2517 // descriptor.
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00002518 SDVTList VTs = DAG.getVTList(MVT::i64, MVT::Other, MVT::Glue);
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00002519 SDValue LoadFuncPtr = DAG.getNode(PPCISD::LOAD, dl, VTs, MTCTROps,
2520 InFlag.getNode() ? 3 : 2);
2521 Chain = LoadFuncPtr.getValue(1);
2522 InFlag = LoadFuncPtr.getValue(2);
2523
2524 // Load environment pointer into r11.
2525 // Offset of the environment pointer within the function descriptor.
2526 SDValue PtrOff = DAG.getIntPtrConstant(16);
2527
2528 SDValue AddPtr = DAG.getNode(ISD::ADD, dl, MVT::i64, Callee, PtrOff);
2529 SDValue LoadEnvPtr = DAG.getNode(PPCISD::LOAD, dl, VTs, Chain, AddPtr,
2530 InFlag);
2531 Chain = LoadEnvPtr.getValue(1);
2532 InFlag = LoadEnvPtr.getValue(2);
2533
2534 SDValue EnvVal = DAG.getCopyToReg(Chain, dl, PPC::X11, LoadEnvPtr,
2535 InFlag);
2536 Chain = EnvVal.getValue(0);
2537 InFlag = EnvVal.getValue(1);
2538
2539 // Load TOC of the callee into r2. We are using a target-specific load
2540 // with r2 hard coded, because the result of a target-independent load
2541 // would never go directly into r2, since r2 is a reserved register (which
2542 // prevents the register allocator from allocating it), resulting in an
2543 // additional register being allocated and an unnecessary move instruction
2544 // being generated.
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00002545 VTs = DAG.getVTList(MVT::Other, MVT::Glue);
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00002546 SDValue LoadTOCPtr = DAG.getNode(PPCISD::LOAD_TOC, dl, VTs, Chain,
2547 Callee, InFlag);
2548 Chain = LoadTOCPtr.getValue(0);
2549 InFlag = LoadTOCPtr.getValue(1);
2550
2551 MTCTROps[0] = Chain;
2552 MTCTROps[1] = LoadFuncPtr;
2553 MTCTROps[2] = InFlag;
2554 }
2555
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002556 Chain = DAG.getNode(PPCISD::MTCTR, dl, NodeTys, MTCTROps,
2557 2 + (InFlag.getNode() != 0));
2558 InFlag = Chain.getValue(1);
2559
2560 NodeTys.clear();
Owen Anderson825b72b2009-08-11 20:47:22 +00002561 NodeTys.push_back(MVT::Other);
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00002562 NodeTys.push_back(MVT::Glue);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002563 Ops.push_back(Chain);
2564 CallOpc = isSVR4ABI ? PPCISD::BCTRL_SVR4 : PPCISD::BCTRL_Darwin;
2565 Callee.setNode(0);
2566 // Add CTR register as callee so a bctr can be emitted later.
2567 if (isTailCall)
2568 Ops.push_back(DAG.getRegister(PPC::CTR, PtrVT));
2569 }
2570
2571 // If this is a direct call, pass the chain and the callee.
2572 if (Callee.getNode()) {
2573 Ops.push_back(Chain);
2574 Ops.push_back(Callee);
2575 }
2576 // If this is a tail call add stack pointer delta.
2577 if (isTailCall)
Owen Anderson825b72b2009-08-11 20:47:22 +00002578 Ops.push_back(DAG.getConstant(SPDiff, MVT::i32));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002579
2580 // Add argument registers to the end of the list so that they are known live
2581 // into the call.
2582 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
2583 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
2584 RegsToPass[i].second.getValueType()));
2585
2586 return CallOpc;
2587}
2588
Dan Gohman98ca4f22009-08-05 01:29:28 +00002589SDValue
2590PPCTargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002591 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002592 const SmallVectorImpl<ISD::InputArg> &Ins,
2593 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00002594 SmallVectorImpl<SDValue> &InVals) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00002595
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002596 SmallVector<CCValAssign, 16> RVLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00002597 CCState CCRetInfo(CallConv, isVarArg, getTargetMachine(),
2598 RVLocs, *DAG.getContext());
2599 CCRetInfo.AnalyzeCallResult(Ins, RetCC_PPC);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002600
2601 // Copy all of the result registers out of their specified physreg.
2602 for (unsigned i = 0, e = RVLocs.size(); i != e; ++i) {
2603 CCValAssign &VA = RVLocs[i];
Owen Andersone50ed302009-08-10 22:56:29 +00002604 EVT VT = VA.getValVT();
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002605 assert(VA.isRegLoc() && "Can only return in registers!");
2606 Chain = DAG.getCopyFromReg(Chain, dl,
2607 VA.getLocReg(), VT, InFlag).getValue(1);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002608 InVals.push_back(Chain.getValue(0));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002609 InFlag = Chain.getValue(2);
2610 }
2611
Dan Gohman98ca4f22009-08-05 01:29:28 +00002612 return Chain;
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002613}
2614
Dan Gohman98ca4f22009-08-05 01:29:28 +00002615SDValue
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002616PPCTargetLowering::FinishCall(CallingConv::ID CallConv, DebugLoc dl,
2617 bool isTailCall, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002618 SelectionDAG &DAG,
2619 SmallVector<std::pair<unsigned, SDValue>, 8>
2620 &RegsToPass,
2621 SDValue InFlag, SDValue Chain,
2622 SDValue &Callee,
2623 int SPDiff, unsigned NumBytes,
2624 const SmallVectorImpl<ISD::InputArg> &Ins,
Dan Gohmand858e902010-04-17 15:26:15 +00002625 SmallVectorImpl<SDValue> &InVals) const {
Owen Andersone50ed302009-08-10 22:56:29 +00002626 std::vector<EVT> NodeTys;
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002627 SmallVector<SDValue, 8> Ops;
2628 unsigned CallOpc = PrepareCall(DAG, Callee, InFlag, Chain, dl, SPDiff,
2629 isTailCall, RegsToPass, Ops, NodeTys,
Chris Lattnerb9082582010-11-14 23:42:06 +00002630 PPCSubTarget);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002631
2632 // When performing tail call optimization the callee pops its arguments off
2633 // the stack. Account for this here so these bytes can be pushed back on in
2634 // PPCRegisterInfo::eliminateCallFramePseudoInstr.
2635 int BytesCalleePops =
Dan Gohman1797ed52010-02-08 20:27:50 +00002636 (CallConv==CallingConv::Fast && GuaranteedTailCallOpt) ? NumBytes : 0;
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002637
2638 if (InFlag.getNode())
2639 Ops.push_back(InFlag);
2640
2641 // Emit tail call.
2642 if (isTailCall) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00002643 // If this is the first return lowered for this function, add the regs
2644 // to the liveout set for the function.
2645 if (DAG.getMachineFunction().getRegInfo().liveout_empty()) {
2646 SmallVector<CCValAssign, 16> RVLocs;
2647 CCState CCInfo(CallConv, isVarArg, getTargetMachine(), RVLocs,
2648 *DAG.getContext());
2649 CCInfo.AnalyzeCallResult(Ins, RetCC_PPC);
2650 for (unsigned i = 0; i != RVLocs.size(); ++i)
2651 DAG.getMachineFunction().getRegInfo().addLiveOut(RVLocs[i].getLocReg());
2652 }
2653
2654 assert(((Callee.getOpcode() == ISD::Register &&
2655 cast<RegisterSDNode>(Callee)->getReg() == PPC::CTR) ||
2656 Callee.getOpcode() == ISD::TargetExternalSymbol ||
2657 Callee.getOpcode() == ISD::TargetGlobalAddress ||
2658 isa<ConstantSDNode>(Callee)) &&
2659 "Expecting an global address, external symbol, absolute value or register");
2660
Owen Anderson825b72b2009-08-11 20:47:22 +00002661 return DAG.getNode(PPCISD::TC_RETURN, dl, MVT::Other, &Ops[0], Ops.size());
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002662 }
2663
2664 Chain = DAG.getNode(CallOpc, dl, NodeTys, &Ops[0], Ops.size());
2665 InFlag = Chain.getValue(1);
2666
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00002667 // Add a NOP immediately after the branch instruction when using the 64-bit
2668 // SVR4 ABI. At link time, if caller and callee are in a different module and
2669 // thus have a different TOC, the call will be replaced with a call to a stub
2670 // function which saves the current TOC, loads the TOC of the callee and
2671 // branches to the callee. The NOP will be replaced with a load instruction
2672 // which restores the TOC of the caller from the TOC save slot of the current
2673 // stack frame. If caller and callee belong to the same module (and have the
2674 // same TOC), the NOP will remain unchanged.
2675 if (!isTailCall && PPCSubTarget.isSVR4ABI()&& PPCSubTarget.isPPC64()) {
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00002676 SDVTList VTs = DAG.getVTList(MVT::Other, MVT::Glue);
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00002677 if (CallOpc == PPCISD::BCTRL_SVR4) {
2678 // This is a call through a function pointer.
2679 // Restore the caller TOC from the save area into R2.
2680 // See PrepareCall() for more information about calls through function
2681 // pointers in the 64-bit SVR4 ABI.
2682 // We are using a target-specific load with r2 hard coded, because the
2683 // result of a target-independent load would never go directly into r2,
2684 // since r2 is a reserved register (which prevents the register allocator
2685 // from allocating it), resulting in an additional register being
2686 // allocated and an unnecessary move instruction being generated.
2687 Chain = DAG.getNode(PPCISD::TOC_RESTORE, dl, VTs, Chain, InFlag);
2688 InFlag = Chain.getValue(1);
2689 } else {
2690 // Otherwise insert NOP.
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00002691 InFlag = DAG.getNode(PPCISD::NOP, dl, MVT::Glue, InFlag);
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00002692 }
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00002693 }
2694
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002695 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
2696 DAG.getIntPtrConstant(BytesCalleePops, true),
2697 InFlag);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002698 if (!Ins.empty())
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002699 InFlag = Chain.getValue(1);
2700
Dan Gohman98ca4f22009-08-05 01:29:28 +00002701 return LowerCallResult(Chain, InFlag, CallConv, isVarArg,
2702 Ins, dl, DAG, InVals);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002703}
2704
Dan Gohman98ca4f22009-08-05 01:29:28 +00002705SDValue
Evan Cheng022d9e12010-02-02 23:55:14 +00002706PPCTargetLowering::LowerCall(SDValue Chain, SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002707 CallingConv::ID CallConv, bool isVarArg,
Evan Cheng0c439eb2010-01-27 00:07:07 +00002708 bool &isTailCall,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002709 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00002710 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002711 const SmallVectorImpl<ISD::InputArg> &Ins,
2712 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00002713 SmallVectorImpl<SDValue> &InVals) const {
Evan Cheng0c439eb2010-01-27 00:07:07 +00002714 if (isTailCall)
2715 isTailCall = IsEligibleForTailCallOptimization(Callee, CallConv, isVarArg,
2716 Ins, DAG);
2717
Chris Lattnerb9082582010-11-14 23:42:06 +00002718 if (PPCSubTarget.isSVR4ABI() && !PPCSubTarget.isPPC64())
Dan Gohman98ca4f22009-08-05 01:29:28 +00002719 return LowerCall_SVR4(Chain, Callee, CallConv, isVarArg,
Dan Gohmanc9403652010-07-07 15:54:55 +00002720 isTailCall, Outs, OutVals, Ins,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002721 dl, DAG, InVals);
Chris Lattnerb9082582010-11-14 23:42:06 +00002722
2723 return LowerCall_Darwin(Chain, Callee, CallConv, isVarArg,
2724 isTailCall, Outs, OutVals, Ins,
2725 dl, DAG, InVals);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002726}
2727
2728SDValue
2729PPCTargetLowering::LowerCall_SVR4(SDValue Chain, SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002730 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002731 bool isTailCall,
2732 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00002733 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002734 const SmallVectorImpl<ISD::InputArg> &Ins,
2735 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00002736 SmallVectorImpl<SDValue> &InVals) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00002737 // See PPCTargetLowering::LowerFormalArguments_SVR4() for a description
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00002738 // of the 32-bit SVR4 ABI stack frame layout.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002739
Dan Gohman98ca4f22009-08-05 01:29:28 +00002740 assert((CallConv == CallingConv::C ||
2741 CallConv == CallingConv::Fast) && "Unknown calling convention!");
Tilmann Schellerffd02002009-07-03 06:45:56 +00002742
Tilmann Schellerffd02002009-07-03 06:45:56 +00002743 unsigned PtrByteSize = 4;
2744
2745 MachineFunction &MF = DAG.getMachineFunction();
2746
2747 // Mark this function as potentially containing a function that contains a
2748 // tail call. As a consequence the frame pointer will be used for dynamicalloc
2749 // and restoring the callers stack pointer in this functions epilog. This is
2750 // done because by tail calling the called function might overwrite the value
2751 // in this function's (MF) stack pointer stack slot 0(SP).
Dan Gohman1797ed52010-02-08 20:27:50 +00002752 if (GuaranteedTailCallOpt && CallConv==CallingConv::Fast)
Tilmann Schellerffd02002009-07-03 06:45:56 +00002753 MF.getInfo<PPCFunctionInfo>()->setHasFastCall();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002754
Tilmann Schellerffd02002009-07-03 06:45:56 +00002755 // Count how many bytes are to be pushed on the stack, including the linkage
2756 // area, parameter list area and the part of the local variable space which
2757 // contains copies of aggregates which are passed by value.
2758
2759 // Assign locations to all of the outgoing arguments.
2760 SmallVector<CCValAssign, 16> ArgLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00002761 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
2762 ArgLocs, *DAG.getContext());
Tilmann Schellerffd02002009-07-03 06:45:56 +00002763
2764 // Reserve space for the linkage area on the stack.
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002765 CCInfo.AllocateStack(PPCFrameLowering::getLinkageSize(false, false), PtrByteSize);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002766
2767 if (isVarArg) {
2768 // Handle fixed and variable vector arguments differently.
2769 // Fixed vector arguments go into registers as long as registers are
2770 // available. Variable vector arguments always go into memory.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002771 unsigned NumArgs = Outs.size();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002772
Tilmann Schellerffd02002009-07-03 06:45:56 +00002773 for (unsigned i = 0; i != NumArgs; ++i) {
Duncan Sands1440e8b2010-11-03 11:35:31 +00002774 MVT ArgVT = Outs[i].VT;
Dan Gohman98ca4f22009-08-05 01:29:28 +00002775 ISD::ArgFlagsTy ArgFlags = Outs[i].Flags;
Tilmann Schellerffd02002009-07-03 06:45:56 +00002776 bool Result;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002777
Dan Gohman98ca4f22009-08-05 01:29:28 +00002778 if (Outs[i].IsFixed) {
Tilmann Schellerffd02002009-07-03 06:45:56 +00002779 Result = CC_PPC_SVR4(i, ArgVT, ArgVT, CCValAssign::Full, ArgFlags,
2780 CCInfo);
2781 } else {
2782 Result = CC_PPC_SVR4_VarArg(i, ArgVT, ArgVT, CCValAssign::Full,
2783 ArgFlags, CCInfo);
2784 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002785
Tilmann Schellerffd02002009-07-03 06:45:56 +00002786 if (Result) {
Torok Edwindac237e2009-07-08 20:53:28 +00002787#ifndef NDEBUG
Chris Lattner45cfe542009-08-23 06:03:38 +00002788 errs() << "Call operand #" << i << " has unhandled type "
Duncan Sands1440e8b2010-11-03 11:35:31 +00002789 << EVT(ArgVT).getEVTString() << "\n";
Torok Edwindac237e2009-07-08 20:53:28 +00002790#endif
Torok Edwinc23197a2009-07-14 16:55:14 +00002791 llvm_unreachable(0);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002792 }
2793 }
2794 } else {
2795 // All arguments are treated the same.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002796 CCInfo.AnalyzeCallOperands(Outs, CC_PPC_SVR4);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002797 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002798
Tilmann Schellerffd02002009-07-03 06:45:56 +00002799 // Assign locations to all of the outgoing aggregate by value arguments.
2800 SmallVector<CCValAssign, 16> ByValArgLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00002801 CCState CCByValInfo(CallConv, isVarArg, getTargetMachine(), ByValArgLocs,
Owen Andersone922c022009-07-22 00:24:57 +00002802 *DAG.getContext());
Tilmann Schellerffd02002009-07-03 06:45:56 +00002803
2804 // Reserve stack space for the allocations in CCInfo.
2805 CCByValInfo.AllocateStack(CCInfo.getNextStackOffset(), PtrByteSize);
2806
Dan Gohman98ca4f22009-08-05 01:29:28 +00002807 CCByValInfo.AnalyzeCallOperands(Outs, CC_PPC_SVR4_ByVal);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002808
2809 // Size of the linkage area, parameter list area and the part of the local
2810 // space variable where copies of aggregates which are passed by value are
2811 // stored.
2812 unsigned NumBytes = CCByValInfo.getNextStackOffset();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002813
Tilmann Schellerffd02002009-07-03 06:45:56 +00002814 // Calculate by how many bytes the stack has to be adjusted in case of tail
2815 // call optimization.
2816 int SPDiff = CalculateTailCallSPDiff(DAG, isTailCall, NumBytes);
2817
2818 // Adjust the stack pointer for the new arguments...
2819 // These operations are automatically eliminated by the prolog/epilog pass
2820 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
2821 SDValue CallSeqStart = Chain;
2822
2823 // Load the return address and frame pointer so it can be moved somewhere else
2824 // later.
2825 SDValue LROp, FPOp;
2826 Chain = EmitTailCallLoadFPAndRetAddr(DAG, SPDiff, Chain, LROp, FPOp, false,
2827 dl);
2828
2829 // Set up a copy of the stack pointer for use loading and storing any
2830 // arguments that may not fit in the registers available for argument
2831 // passing.
Owen Anderson825b72b2009-08-11 20:47:22 +00002832 SDValue StackPtr = DAG.getRegister(PPC::R1, MVT::i32);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002833
Tilmann Schellerffd02002009-07-03 06:45:56 +00002834 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
2835 SmallVector<TailCallArgumentInfo, 8> TailCallArguments;
2836 SmallVector<SDValue, 8> MemOpChains;
2837
2838 // Walk the register/memloc assignments, inserting copies/loads.
2839 for (unsigned i = 0, j = 0, e = ArgLocs.size();
2840 i != e;
2841 ++i) {
2842 CCValAssign &VA = ArgLocs[i];
Dan Gohmanc9403652010-07-07 15:54:55 +00002843 SDValue Arg = OutVals[i];
Dan Gohman98ca4f22009-08-05 01:29:28 +00002844 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002845
Tilmann Schellerffd02002009-07-03 06:45:56 +00002846 if (Flags.isByVal()) {
2847 // Argument is an aggregate which is passed by value, thus we need to
2848 // create a copy of it in the local variable space of the current stack
2849 // frame (which is the stack frame of the caller) and pass the address of
2850 // this copy to the callee.
2851 assert((j < ByValArgLocs.size()) && "Index out of bounds!");
2852 CCValAssign &ByValVA = ByValArgLocs[j++];
2853 assert((VA.getValNo() == ByValVA.getValNo()) && "ValNo mismatch!");
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002854
Tilmann Schellerffd02002009-07-03 06:45:56 +00002855 // Memory reserved in the local variable space of the callers stack frame.
2856 unsigned LocMemOffset = ByValVA.getLocMemOffset();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002857
Tilmann Schellerffd02002009-07-03 06:45:56 +00002858 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
2859 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002860
Tilmann Schellerffd02002009-07-03 06:45:56 +00002861 // Create a copy of the argument in the local area of the current
2862 // stack frame.
2863 SDValue MemcpyCall =
2864 CreateCopyOfByValArgument(Arg, PtrOff,
2865 CallSeqStart.getNode()->getOperand(0),
2866 Flags, DAG, dl);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002867
Tilmann Schellerffd02002009-07-03 06:45:56 +00002868 // This must go outside the CALLSEQ_START..END.
2869 SDValue NewCallSeqStart = DAG.getCALLSEQ_START(MemcpyCall,
2870 CallSeqStart.getNode()->getOperand(1));
2871 DAG.ReplaceAllUsesWith(CallSeqStart.getNode(),
2872 NewCallSeqStart.getNode());
2873 Chain = CallSeqStart = NewCallSeqStart;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002874
Tilmann Schellerffd02002009-07-03 06:45:56 +00002875 // Pass the address of the aggregate copy on the stack either in a
2876 // physical register or in the parameter list area of the current stack
2877 // frame to the callee.
2878 Arg = PtrOff;
2879 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002880
Tilmann Schellerffd02002009-07-03 06:45:56 +00002881 if (VA.isRegLoc()) {
2882 // Put argument in a physical register.
2883 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
2884 } else {
2885 // Put argument in the parameter list area of the current stack frame.
2886 assert(VA.isMemLoc());
2887 unsigned LocMemOffset = VA.getLocMemOffset();
2888
2889 if (!isTailCall) {
2890 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
2891 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
2892
2893 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, PtrOff,
Chris Lattner6229d0a2010-09-21 18:41:36 +00002894 MachinePointerInfo(),
David Greene534502d12010-02-15 16:56:53 +00002895 false, false, 0));
Tilmann Schellerffd02002009-07-03 06:45:56 +00002896 } else {
2897 // Calculate and remember argument location.
2898 CalculateTailCallArgDest(DAG, MF, false, Arg, SPDiff, LocMemOffset,
2899 TailCallArguments);
2900 }
2901 }
2902 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002903
Tilmann Schellerffd02002009-07-03 06:45:56 +00002904 if (!MemOpChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00002905 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Tilmann Schellerffd02002009-07-03 06:45:56 +00002906 &MemOpChains[0], MemOpChains.size());
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002907
Tilmann Schellerffd02002009-07-03 06:45:56 +00002908 // Build a sequence of copy-to-reg nodes chained together with token chain
2909 // and flag operands which copy the outgoing args into the appropriate regs.
2910 SDValue InFlag;
2911 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
2912 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
2913 RegsToPass[i].second, InFlag);
2914 InFlag = Chain.getValue(1);
2915 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002916
Tilmann Schellerffd02002009-07-03 06:45:56 +00002917 // Set CR6 to true if this is a vararg call.
2918 if (isVarArg) {
Dan Gohman602b0c82009-09-25 18:54:59 +00002919 SDValue SetCR(DAG.getMachineNode(PPC::CRSET, dl, MVT::i32), 0);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002920 Chain = DAG.getCopyToReg(Chain, dl, PPC::CR1EQ, SetCR, InFlag);
2921 InFlag = Chain.getValue(1);
2922 }
2923
Chris Lattnerb9082582010-11-14 23:42:06 +00002924 if (isTailCall)
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002925 PrepareTailCall(DAG, InFlag, Chain, dl, false, SPDiff, NumBytes, LROp, FPOp,
2926 false, TailCallArguments);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002927
Dan Gohman98ca4f22009-08-05 01:29:28 +00002928 return FinishCall(CallConv, dl, isTailCall, isVarArg, DAG,
2929 RegsToPass, InFlag, Chain, Callee, SPDiff, NumBytes,
2930 Ins, InVals);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002931}
2932
Dan Gohman98ca4f22009-08-05 01:29:28 +00002933SDValue
2934PPCTargetLowering::LowerCall_Darwin(SDValue Chain, SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002935 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002936 bool isTailCall,
2937 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00002938 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002939 const SmallVectorImpl<ISD::InputArg> &Ins,
2940 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00002941 SmallVectorImpl<SDValue> &InVals) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00002942
2943 unsigned NumOps = Outs.size();
Scott Michelfdc40a02009-02-17 22:15:04 +00002944
Owen Andersone50ed302009-08-10 22:56:29 +00002945 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson825b72b2009-08-11 20:47:22 +00002946 bool isPPC64 = PtrVT == MVT::i64;
Chris Lattnerc91a4752006-06-26 22:48:35 +00002947 unsigned PtrByteSize = isPPC64 ? 8 : 4;
Scott Michelfdc40a02009-02-17 22:15:04 +00002948
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002949 MachineFunction &MF = DAG.getMachineFunction();
2950
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002951 // Mark this function as potentially containing a function that contains a
2952 // tail call. As a consequence the frame pointer will be used for dynamicalloc
2953 // and restoring the callers stack pointer in this functions epilog. This is
2954 // done because by tail calling the called function might overwrite the value
2955 // in this function's (MF) stack pointer stack slot 0(SP).
Dan Gohman1797ed52010-02-08 20:27:50 +00002956 if (GuaranteedTailCallOpt && CallConv==CallingConv::Fast)
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002957 MF.getInfo<PPCFunctionInfo>()->setHasFastCall();
2958
2959 unsigned nAltivecParamsAtEnd = 0;
2960
Chris Lattnerabde4602006-05-16 22:56:08 +00002961 // Count how many bytes are to be pushed on the stack, including the linkage
Chris Lattnerc91a4752006-06-26 22:48:35 +00002962 // area, and parameter passing area. We start with 24/48 bytes, which is
Chris Lattnerc8b682c2006-05-17 00:15:40 +00002963 // prereserved space for [SP][CR][LR][3 x unused].
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002964 unsigned NumBytes =
Dan Gohman98ca4f22009-08-05 01:29:28 +00002965 CalculateParameterAndLinkageAreaSize(DAG, isPPC64, isVarArg, CallConv,
Dan Gohmanc9403652010-07-07 15:54:55 +00002966 Outs, OutVals,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002967 nAltivecParamsAtEnd);
Dale Johannesen75092de2008-03-12 00:22:17 +00002968
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002969 // Calculate by how many bytes the stack has to be adjusted in case of tail
2970 // call optimization.
2971 int SPDiff = CalculateTailCallSPDiff(DAG, isTailCall, NumBytes);
Scott Michelfdc40a02009-02-17 22:15:04 +00002972
Dan Gohman98ca4f22009-08-05 01:29:28 +00002973 // To protect arguments on the stack from being clobbered in a tail call,
2974 // force all the loads to happen before doing any other lowering.
2975 if (isTailCall)
2976 Chain = DAG.getStackArgumentTokenFactor(Chain);
2977
Chris Lattnerc8b682c2006-05-17 00:15:40 +00002978 // Adjust the stack pointer for the new arguments...
2979 // These operations are automatically eliminated by the prolog/epilog pass
Chris Lattnere563bbc2008-10-11 22:08:30 +00002980 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
Dan Gohman475871a2008-07-27 21:46:04 +00002981 SDValue CallSeqStart = Chain;
Scott Michelfdc40a02009-02-17 22:15:04 +00002982
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002983 // Load the return address and frame pointer so it can be move somewhere else
2984 // later.
Dan Gohman475871a2008-07-27 21:46:04 +00002985 SDValue LROp, FPOp;
Tilmann Schellerffd02002009-07-03 06:45:56 +00002986 Chain = EmitTailCallLoadFPAndRetAddr(DAG, SPDiff, Chain, LROp, FPOp, true,
2987 dl);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002988
Chris Lattnerc8b682c2006-05-17 00:15:40 +00002989 // Set up a copy of the stack pointer for use loading and storing any
2990 // arguments that may not fit in the registers available for argument
2991 // passing.
Dan Gohman475871a2008-07-27 21:46:04 +00002992 SDValue StackPtr;
Chris Lattnerc91a4752006-06-26 22:48:35 +00002993 if (isPPC64)
Owen Anderson825b72b2009-08-11 20:47:22 +00002994 StackPtr = DAG.getRegister(PPC::X1, MVT::i64);
Chris Lattnerc91a4752006-06-26 22:48:35 +00002995 else
Owen Anderson825b72b2009-08-11 20:47:22 +00002996 StackPtr = DAG.getRegister(PPC::R1, MVT::i32);
Scott Michelfdc40a02009-02-17 22:15:04 +00002997
Chris Lattnerc8b682c2006-05-17 00:15:40 +00002998 // Figure out which arguments are going to go in registers, and which in
2999 // memory. Also, if this is a vararg function, floating point operations
3000 // must be stored to our stack, and loaded into integer regs as well, if
3001 // any integer regs are available for argument passing.
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00003002 unsigned ArgOffset = PPCFrameLowering::getLinkageSize(isPPC64, true);
Chris Lattner9a2a4972006-05-17 06:01:33 +00003003 unsigned GPR_idx = 0, FPR_idx = 0, VR_idx = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +00003004
Chris Lattnerc91a4752006-06-26 22:48:35 +00003005 static const unsigned GPR_32[] = { // 32-bit registers.
Chris Lattner9a2a4972006-05-17 06:01:33 +00003006 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
3007 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
3008 };
Chris Lattnerc91a4752006-06-26 22:48:35 +00003009 static const unsigned GPR_64[] = { // 64-bit registers.
3010 PPC::X3, PPC::X4, PPC::X5, PPC::X6,
3011 PPC::X7, PPC::X8, PPC::X9, PPC::X10,
3012 };
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00003013 static const unsigned *FPR = GetFPR();
Scott Michelfdc40a02009-02-17 22:15:04 +00003014
Chris Lattner9a2a4972006-05-17 06:01:33 +00003015 static const unsigned VR[] = {
3016 PPC::V2, PPC::V3, PPC::V4, PPC::V5, PPC::V6, PPC::V7, PPC::V8,
3017 PPC::V9, PPC::V10, PPC::V11, PPC::V12, PPC::V13
3018 };
Owen Anderson718cb662007-09-07 04:06:50 +00003019 const unsigned NumGPRs = array_lengthof(GPR_32);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003020 const unsigned NumFPRs = 13;
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00003021 const unsigned NumVRs = array_lengthof(VR);
Scott Michelfdc40a02009-02-17 22:15:04 +00003022
Chris Lattnerc91a4752006-06-26 22:48:35 +00003023 const unsigned *GPR = isPPC64 ? GPR_64 : GPR_32;
3024
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003025 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003026 SmallVector<TailCallArgumentInfo, 8> TailCallArguments;
3027
Dan Gohman475871a2008-07-27 21:46:04 +00003028 SmallVector<SDValue, 8> MemOpChains;
Evan Cheng4360bdc2006-05-25 00:57:32 +00003029 for (unsigned i = 0; i != NumOps; ++i) {
Dan Gohmanc9403652010-07-07 15:54:55 +00003030 SDValue Arg = OutVals[i];
Dan Gohman98ca4f22009-08-05 01:29:28 +00003031 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00003032
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003033 // PtrOff will be used to store the current argument to the stack if a
3034 // register cannot be found for it.
Dan Gohman475871a2008-07-27 21:46:04 +00003035 SDValue PtrOff;
Scott Michelfdc40a02009-02-17 22:15:04 +00003036
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003037 PtrOff = DAG.getConstant(ArgOffset, StackPtr.getValueType());
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00003038
Dale Johannesen39355f92009-02-04 02:34:38 +00003039 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr, PtrOff);
Chris Lattnerc91a4752006-06-26 22:48:35 +00003040
3041 // On PPC64, promote integers to 64-bit values.
Owen Anderson825b72b2009-08-11 20:47:22 +00003042 if (isPPC64 && Arg.getValueType() == MVT::i32) {
Duncan Sands276dcbd2008-03-21 09:14:45 +00003043 // FIXME: Should this use ANY_EXTEND if neither sext nor zext?
3044 unsigned ExtOp = Flags.isSExt() ? ISD::SIGN_EXTEND : ISD::ZERO_EXTEND;
Owen Anderson825b72b2009-08-11 20:47:22 +00003045 Arg = DAG.getNode(ExtOp, dl, MVT::i64, Arg);
Chris Lattnerc91a4752006-06-26 22:48:35 +00003046 }
Dale Johannesen5b3b6952008-03-04 23:17:14 +00003047
Dale Johannesen8419dd62008-03-07 20:27:40 +00003048 // FIXME memcpy is used way more than necessary. Correctness first.
Duncan Sands276dcbd2008-03-21 09:14:45 +00003049 if (Flags.isByVal()) {
3050 unsigned Size = Flags.getByValSize();
Dale Johannesen8419dd62008-03-07 20:27:40 +00003051 if (Size==1 || Size==2) {
3052 // Very small objects are passed right-justified.
3053 // Everything else is passed left-justified.
Owen Anderson825b72b2009-08-11 20:47:22 +00003054 EVT VT = (Size==1) ? MVT::i8 : MVT::i16;
Dale Johannesen8419dd62008-03-07 20:27:40 +00003055 if (GPR_idx != NumGPRs) {
Stuart Hastingsa9011292011-02-16 16:23:55 +00003056 SDValue Load = DAG.getExtLoad(ISD::EXTLOAD, dl, PtrVT, Chain, Arg,
Chris Lattner3d6ccfb2010-09-21 17:04:51 +00003057 MachinePointerInfo(), VT,
3058 false, false, 0);
Dale Johannesen8419dd62008-03-07 20:27:40 +00003059 MemOpChains.push_back(Load.getValue(1));
3060 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003061
3062 ArgOffset += PtrByteSize;
Dale Johannesen8419dd62008-03-07 20:27:40 +00003063 } else {
Dan Gohman475871a2008-07-27 21:46:04 +00003064 SDValue Const = DAG.getConstant(4 - Size, PtrOff.getValueType());
Dale Johannesen39355f92009-02-04 02:34:38 +00003065 SDValue AddPtr = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, Const);
Dan Gohman475871a2008-07-27 21:46:04 +00003066 SDValue MemcpyCall = CreateCopyOfByValArgument(Arg, AddPtr,
Scott Michelfdc40a02009-02-17 22:15:04 +00003067 CallSeqStart.getNode()->getOperand(0),
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00003068 Flags, DAG, dl);
Dale Johannesen8419dd62008-03-07 20:27:40 +00003069 // This must go outside the CALLSEQ_START..END.
Dan Gohman475871a2008-07-27 21:46:04 +00003070 SDValue NewCallSeqStart = DAG.getCALLSEQ_START(MemcpyCall,
Gabor Greifba36cb52008-08-28 21:40:38 +00003071 CallSeqStart.getNode()->getOperand(1));
Gabor Greif93c53e52008-08-31 15:37:04 +00003072 DAG.ReplaceAllUsesWith(CallSeqStart.getNode(),
3073 NewCallSeqStart.getNode());
Dale Johannesen8419dd62008-03-07 20:27:40 +00003074 Chain = CallSeqStart = NewCallSeqStart;
3075 ArgOffset += PtrByteSize;
3076 }
3077 continue;
3078 }
Dale Johannesenfdd3ade2008-03-17 02:13:43 +00003079 // Copy entire object into memory. There are cases where gcc-generated
3080 // code assumes it is there, even if it could be put entirely into
3081 // registers. (This is not what the doc says.)
Dan Gohman475871a2008-07-27 21:46:04 +00003082 SDValue MemcpyCall = CreateCopyOfByValArgument(Arg, PtrOff,
Scott Michelfdc40a02009-02-17 22:15:04 +00003083 CallSeqStart.getNode()->getOperand(0),
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00003084 Flags, DAG, dl);
Dale Johannesenfdd3ade2008-03-17 02:13:43 +00003085 // This must go outside the CALLSEQ_START..END.
Dan Gohman475871a2008-07-27 21:46:04 +00003086 SDValue NewCallSeqStart = DAG.getCALLSEQ_START(MemcpyCall,
Gabor Greifba36cb52008-08-28 21:40:38 +00003087 CallSeqStart.getNode()->getOperand(1));
3088 DAG.ReplaceAllUsesWith(CallSeqStart.getNode(), NewCallSeqStart.getNode());
Dale Johannesenfdd3ade2008-03-17 02:13:43 +00003089 Chain = CallSeqStart = NewCallSeqStart;
3090 // And copy the pieces of it that fit into registers.
Dale Johannesen5b3b6952008-03-04 23:17:14 +00003091 for (unsigned j=0; j<Size; j+=PtrByteSize) {
Dan Gohman475871a2008-07-27 21:46:04 +00003092 SDValue Const = DAG.getConstant(j, PtrOff.getValueType());
Dale Johannesen39355f92009-02-04 02:34:38 +00003093 SDValue AddArg = DAG.getNode(ISD::ADD, dl, PtrVT, Arg, Const);
Dale Johannesen5b3b6952008-03-04 23:17:14 +00003094 if (GPR_idx != NumGPRs) {
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00003095 SDValue Load = DAG.getLoad(PtrVT, dl, Chain, AddArg,
3096 MachinePointerInfo(),
David Greene534502d12010-02-15 16:56:53 +00003097 false, false, 0);
Dale Johannesen1f797a32008-03-05 23:31:27 +00003098 MemOpChains.push_back(Load.getValue(1));
Dale Johannesen5b3b6952008-03-04 23:17:14 +00003099 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003100 ArgOffset += PtrByteSize;
Dale Johannesen5b3b6952008-03-04 23:17:14 +00003101 } else {
Dale Johannesenfdd3ade2008-03-17 02:13:43 +00003102 ArgOffset += ((Size - j + PtrByteSize-1)/PtrByteSize)*PtrByteSize;
Dale Johannesen8419dd62008-03-07 20:27:40 +00003103 break;
Dale Johannesen5b3b6952008-03-04 23:17:14 +00003104 }
3105 }
3106 continue;
3107 }
3108
Owen Anderson825b72b2009-08-11 20:47:22 +00003109 switch (Arg.getValueType().getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00003110 default: llvm_unreachable("Unexpected ValueType for argument!");
Owen Anderson825b72b2009-08-11 20:47:22 +00003111 case MVT::i32:
3112 case MVT::i64:
Chris Lattner9a2a4972006-05-17 06:01:33 +00003113 if (GPR_idx != NumGPRs) {
3114 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Arg));
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003115 } else {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003116 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
3117 isPPC64, isTailCall, false, MemOpChains,
Dale Johannesen33c960f2009-02-04 20:06:27 +00003118 TailCallArguments, dl);
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003119 }
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003120 ArgOffset += PtrByteSize;
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003121 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00003122 case MVT::f32:
3123 case MVT::f64:
Chris Lattner9a2a4972006-05-17 06:01:33 +00003124 if (FPR_idx != NumFPRs) {
3125 RegsToPass.push_back(std::make_pair(FPR[FPR_idx++], Arg));
3126
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003127 if (isVarArg) {
Chris Lattner6229d0a2010-09-21 18:41:36 +00003128 SDValue Store = DAG.getStore(Chain, dl, Arg, PtrOff,
3129 MachinePointerInfo(), false, false, 0);
Chris Lattner9a2a4972006-05-17 06:01:33 +00003130 MemOpChains.push_back(Store);
3131
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003132 // Float varargs are always shadowed in available integer registers
Chris Lattner9a2a4972006-05-17 06:01:33 +00003133 if (GPR_idx != NumGPRs) {
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00003134 SDValue Load = DAG.getLoad(PtrVT, dl, Store, PtrOff,
3135 MachinePointerInfo(), false, false, 0);
Chris Lattner9a2a4972006-05-17 06:01:33 +00003136 MemOpChains.push_back(Load.getValue(1));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003137 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003138 }
Owen Anderson825b72b2009-08-11 20:47:22 +00003139 if (GPR_idx != NumGPRs && Arg.getValueType() == MVT::f64 && !isPPC64){
Dan Gohman475871a2008-07-27 21:46:04 +00003140 SDValue ConstFour = DAG.getConstant(4, PtrOff.getValueType());
Dale Johannesen39355f92009-02-04 02:34:38 +00003141 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, ConstFour);
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00003142 SDValue Load = DAG.getLoad(PtrVT, dl, Store, PtrOff,
3143 MachinePointerInfo(),
David Greene534502d12010-02-15 16:56:53 +00003144 false, false, 0);
Chris Lattner9a2a4972006-05-17 06:01:33 +00003145 MemOpChains.push_back(Load.getValue(1));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003146 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
Chris Lattnerabde4602006-05-16 22:56:08 +00003147 }
3148 } else {
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003149 // If we have any FPRs remaining, we may also have GPRs remaining.
3150 // Args passed in FPRs consume either 1 (f32) or 2 (f64) available
3151 // GPRs.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003152 if (GPR_idx != NumGPRs)
3153 ++GPR_idx;
Owen Anderson825b72b2009-08-11 20:47:22 +00003154 if (GPR_idx != NumGPRs && Arg.getValueType() == MVT::f64 &&
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003155 !isPPC64) // PPC64 has 64-bit GPR's obviously :)
3156 ++GPR_idx;
Chris Lattnerabde4602006-05-16 22:56:08 +00003157 }
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003158 } else {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003159 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
3160 isPPC64, isTailCall, false, MemOpChains,
Dale Johannesen33c960f2009-02-04 20:06:27 +00003161 TailCallArguments, dl);
Chris Lattnerabde4602006-05-16 22:56:08 +00003162 }
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003163 if (isPPC64)
3164 ArgOffset += 8;
3165 else
Owen Anderson825b72b2009-08-11 20:47:22 +00003166 ArgOffset += Arg.getValueType() == MVT::f32 ? 4 : 8;
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003167 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00003168 case MVT::v4f32:
3169 case MVT::v4i32:
3170 case MVT::v8i16:
3171 case MVT::v16i8:
Dale Johannesen75092de2008-03-12 00:22:17 +00003172 if (isVarArg) {
3173 // These go aligned on the stack, or in the corresponding R registers
Scott Michelfdc40a02009-02-17 22:15:04 +00003174 // when within range. The Darwin PPC ABI doc claims they also go in
Dale Johannesen75092de2008-03-12 00:22:17 +00003175 // V registers; in fact gcc does this only for arguments that are
3176 // prototyped, not for those that match the ... We do it for all
3177 // arguments, seems to work.
3178 while (ArgOffset % 16 !=0) {
3179 ArgOffset += PtrByteSize;
3180 if (GPR_idx != NumGPRs)
3181 GPR_idx++;
3182 }
3183 // We could elide this store in the case where the object fits
3184 // entirely in R registers. Maybe later.
Scott Michelfdc40a02009-02-17 22:15:04 +00003185 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr,
Dale Johannesen75092de2008-03-12 00:22:17 +00003186 DAG.getConstant(ArgOffset, PtrVT));
Chris Lattner6229d0a2010-09-21 18:41:36 +00003187 SDValue Store = DAG.getStore(Chain, dl, Arg, PtrOff,
3188 MachinePointerInfo(), false, false, 0);
Dale Johannesen75092de2008-03-12 00:22:17 +00003189 MemOpChains.push_back(Store);
3190 if (VR_idx != NumVRs) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003191 SDValue Load = DAG.getLoad(MVT::v4f32, dl, Store, PtrOff,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00003192 MachinePointerInfo(),
David Greene534502d12010-02-15 16:56:53 +00003193 false, false, 0);
Dale Johannesen75092de2008-03-12 00:22:17 +00003194 MemOpChains.push_back(Load.getValue(1));
3195 RegsToPass.push_back(std::make_pair(VR[VR_idx++], Load));
3196 }
3197 ArgOffset += 16;
3198 for (unsigned i=0; i<16; i+=PtrByteSize) {
3199 if (GPR_idx == NumGPRs)
3200 break;
Dale Johannesen39355f92009-02-04 02:34:38 +00003201 SDValue Ix = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff,
Dale Johannesen75092de2008-03-12 00:22:17 +00003202 DAG.getConstant(i, PtrVT));
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00003203 SDValue Load = DAG.getLoad(PtrVT, dl, Store, Ix, MachinePointerInfo(),
David Greene534502d12010-02-15 16:56:53 +00003204 false, false, 0);
Dale Johannesen75092de2008-03-12 00:22:17 +00003205 MemOpChains.push_back(Load.getValue(1));
3206 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
3207 }
3208 break;
3209 }
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003210
Dale Johannesen8f5422c2008-03-14 17:41:26 +00003211 // Non-varargs Altivec params generally go in registers, but have
3212 // stack space allocated at the end.
3213 if (VR_idx != NumVRs) {
3214 // Doesn't have GPR space allocated.
3215 RegsToPass.push_back(std::make_pair(VR[VR_idx++], Arg));
3216 } else if (nAltivecParamsAtEnd==0) {
3217 // We are emitting Altivec params in order.
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003218 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
3219 isPPC64, isTailCall, true, MemOpChains,
Dale Johannesen33c960f2009-02-04 20:06:27 +00003220 TailCallArguments, dl);
Dale Johannesen75092de2008-03-12 00:22:17 +00003221 ArgOffset += 16;
Dale Johannesen75092de2008-03-12 00:22:17 +00003222 }
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003223 break;
Chris Lattnerabde4602006-05-16 22:56:08 +00003224 }
Chris Lattnerabde4602006-05-16 22:56:08 +00003225 }
Dale Johannesen8f5422c2008-03-14 17:41:26 +00003226 // If all Altivec parameters fit in registers, as they usually do,
3227 // they get stack space following the non-Altivec parameters. We
3228 // don't track this here because nobody below needs it.
3229 // If there are more Altivec parameters than fit in registers emit
3230 // the stores here.
3231 if (!isVarArg && nAltivecParamsAtEnd > NumVRs) {
3232 unsigned j = 0;
3233 // Offset is aligned; skip 1st 12 params which go in V registers.
3234 ArgOffset = ((ArgOffset+15)/16)*16;
3235 ArgOffset += 12*16;
3236 for (unsigned i = 0; i != NumOps; ++i) {
Dan Gohmanc9403652010-07-07 15:54:55 +00003237 SDValue Arg = OutVals[i];
3238 EVT ArgType = Outs[i].VT;
Owen Anderson825b72b2009-08-11 20:47:22 +00003239 if (ArgType==MVT::v4f32 || ArgType==MVT::v4i32 ||
3240 ArgType==MVT::v8i16 || ArgType==MVT::v16i8) {
Dale Johannesen8f5422c2008-03-14 17:41:26 +00003241 if (++j > NumVRs) {
Dan Gohman475871a2008-07-27 21:46:04 +00003242 SDValue PtrOff;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003243 // We are emitting Altivec params in order.
3244 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
3245 isPPC64, isTailCall, true, MemOpChains,
Dale Johannesen33c960f2009-02-04 20:06:27 +00003246 TailCallArguments, dl);
Dale Johannesen8f5422c2008-03-14 17:41:26 +00003247 ArgOffset += 16;
3248 }
3249 }
3250 }
3251 }
3252
Chris Lattner9a2a4972006-05-17 06:01:33 +00003253 if (!MemOpChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00003254 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Chris Lattnere2199452006-08-11 17:38:39 +00003255 &MemOpChains[0], MemOpChains.size());
Scott Michelfdc40a02009-02-17 22:15:04 +00003256
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00003257 // Check if this is an indirect call (MTCTR/BCTRL).
3258 // See PrepareCall() for more information about calls through function
3259 // pointers in the 64-bit SVR4 ABI.
3260 if (!isTailCall && isPPC64 && PPCSubTarget.isSVR4ABI() &&
3261 !dyn_cast<GlobalAddressSDNode>(Callee) &&
3262 !dyn_cast<ExternalSymbolSDNode>(Callee) &&
3263 !isBLACompatibleAddress(Callee, DAG)) {
3264 // Load r2 into a virtual register and store it to the TOC save area.
3265 SDValue Val = DAG.getCopyFromReg(Chain, dl, PPC::X2, MVT::i64);
3266 // TOC save area offset.
3267 SDValue PtrOff = DAG.getIntPtrConstant(40);
3268 SDValue AddPtr = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr, PtrOff);
Chris Lattner6229d0a2010-09-21 18:41:36 +00003269 Chain = DAG.getStore(Val.getValue(1), dl, Val, AddPtr, MachinePointerInfo(),
David Greene534502d12010-02-15 16:56:53 +00003270 false, false, 0);
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00003271 }
3272
Dale Johannesenf7b73042010-03-09 20:15:42 +00003273 // On Darwin, R12 must contain the address of an indirect callee. This does
3274 // not mean the MTCTR instruction must use R12; it's easier to model this as
3275 // an extra parameter, so do that.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003276 if (!isTailCall &&
Dale Johannesenf7b73042010-03-09 20:15:42 +00003277 !dyn_cast<GlobalAddressSDNode>(Callee) &&
3278 !dyn_cast<ExternalSymbolSDNode>(Callee) &&
3279 !isBLACompatibleAddress(Callee, DAG))
3280 RegsToPass.push_back(std::make_pair((unsigned)(isPPC64 ? PPC::X12 :
3281 PPC::R12), Callee));
3282
Chris Lattner9a2a4972006-05-17 06:01:33 +00003283 // Build a sequence of copy-to-reg nodes chained together with token chain
3284 // and flag operands which copy the outgoing args into the appropriate regs.
Dan Gohman475871a2008-07-27 21:46:04 +00003285 SDValue InFlag;
Chris Lattner9a2a4972006-05-17 06:01:33 +00003286 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michelfdc40a02009-02-17 22:15:04 +00003287 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesen39355f92009-02-04 02:34:38 +00003288 RegsToPass[i].second, InFlag);
Chris Lattner9a2a4972006-05-17 06:01:33 +00003289 InFlag = Chain.getValue(1);
3290 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003291
Chris Lattnerb9082582010-11-14 23:42:06 +00003292 if (isTailCall)
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003293 PrepareTailCall(DAG, InFlag, Chain, dl, isPPC64, SPDiff, NumBytes, LROp,
3294 FPOp, true, TailCallArguments);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003295
Dan Gohman98ca4f22009-08-05 01:29:28 +00003296 return FinishCall(CallConv, dl, isTailCall, isVarArg, DAG,
3297 RegsToPass, InFlag, Chain, Callee, SPDiff, NumBytes,
3298 Ins, InVals);
Chris Lattnerabde4602006-05-16 22:56:08 +00003299}
3300
Dan Gohman98ca4f22009-08-05 01:29:28 +00003301SDValue
3302PPCTargetLowering::LowerReturn(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00003303 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00003304 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00003305 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohmand858e902010-04-17 15:26:15 +00003306 DebugLoc dl, SelectionDAG &DAG) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00003307
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00003308 SmallVector<CCValAssign, 16> RVLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00003309 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
3310 RVLocs, *DAG.getContext());
3311 CCInfo.AnalyzeReturn(Outs, RetCC_PPC);
Scott Michelfdc40a02009-02-17 22:15:04 +00003312
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00003313 // If this is the first return lowered for this function, add the regs to the
3314 // liveout set for the function.
Chris Lattner84bc5422007-12-31 04:13:23 +00003315 if (DAG.getMachineFunction().getRegInfo().liveout_empty()) {
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00003316 for (unsigned i = 0; i != RVLocs.size(); ++i)
Chris Lattner84bc5422007-12-31 04:13:23 +00003317 DAG.getMachineFunction().getRegInfo().addLiveOut(RVLocs[i].getLocReg());
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00003318 }
3319
Dan Gohman475871a2008-07-27 21:46:04 +00003320 SDValue Flag;
Scott Michelfdc40a02009-02-17 22:15:04 +00003321
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00003322 // Copy the result values into the output registers.
3323 for (unsigned i = 0; i != RVLocs.size(); ++i) {
3324 CCValAssign &VA = RVLocs[i];
3325 assert(VA.isRegLoc() && "Can only return in registers!");
Scott Michelfdc40a02009-02-17 22:15:04 +00003326 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(),
Dan Gohmanc9403652010-07-07 15:54:55 +00003327 OutVals[i], Flag);
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00003328 Flag = Chain.getValue(1);
3329 }
3330
Gabor Greifba36cb52008-08-28 21:40:38 +00003331 if (Flag.getNode())
Owen Anderson825b72b2009-08-11 20:47:22 +00003332 return DAG.getNode(PPCISD::RET_FLAG, dl, MVT::Other, Chain, Flag);
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00003333 else
Owen Anderson825b72b2009-08-11 20:47:22 +00003334 return DAG.getNode(PPCISD::RET_FLAG, dl, MVT::Other, Chain);
Chris Lattner1a635d62006-04-14 06:01:58 +00003335}
3336
Dan Gohman475871a2008-07-27 21:46:04 +00003337SDValue PPCTargetLowering::LowerSTACKRESTORE(SDValue Op, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00003338 const PPCSubtarget &Subtarget) const {
Jim Laskeyefc7e522006-12-04 22:04:42 +00003339 // When we pop the dynamic allocation we need to restore the SP link.
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003340 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00003341
Jim Laskeyefc7e522006-12-04 22:04:42 +00003342 // Get the corect type for pointers.
Owen Andersone50ed302009-08-10 22:56:29 +00003343 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Jim Laskeyefc7e522006-12-04 22:04:42 +00003344
3345 // Construct the stack pointer operand.
Dale Johannesenb60d5192009-11-24 01:09:07 +00003346 bool isPPC64 = Subtarget.isPPC64();
3347 unsigned SP = isPPC64 ? PPC::X1 : PPC::R1;
Dan Gohman475871a2008-07-27 21:46:04 +00003348 SDValue StackPtr = DAG.getRegister(SP, PtrVT);
Jim Laskeyefc7e522006-12-04 22:04:42 +00003349
3350 // Get the operands for the STACKRESTORE.
Dan Gohman475871a2008-07-27 21:46:04 +00003351 SDValue Chain = Op.getOperand(0);
3352 SDValue SaveSP = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00003353
Jim Laskeyefc7e522006-12-04 22:04:42 +00003354 // Load the old link SP.
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00003355 SDValue LoadLinkSP = DAG.getLoad(PtrVT, dl, Chain, StackPtr,
3356 MachinePointerInfo(),
David Greene534502d12010-02-15 16:56:53 +00003357 false, false, 0);
Scott Michelfdc40a02009-02-17 22:15:04 +00003358
Jim Laskeyefc7e522006-12-04 22:04:42 +00003359 // Restore the stack pointer.
Dale Johannesen33c960f2009-02-04 20:06:27 +00003360 Chain = DAG.getCopyToReg(LoadLinkSP.getValue(1), dl, SP, SaveSP);
Scott Michelfdc40a02009-02-17 22:15:04 +00003361
Jim Laskeyefc7e522006-12-04 22:04:42 +00003362 // Store the old link SP.
Chris Lattner6229d0a2010-09-21 18:41:36 +00003363 return DAG.getStore(Chain, dl, LoadLinkSP, StackPtr, MachinePointerInfo(),
David Greene534502d12010-02-15 16:56:53 +00003364 false, false, 0);
Jim Laskeyefc7e522006-12-04 22:04:42 +00003365}
3366
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003367
3368
Dan Gohman475871a2008-07-27 21:46:04 +00003369SDValue
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003370PPCTargetLowering::getReturnAddrFrameIndex(SelectionDAG & DAG) const {
Jim Laskey2f616bf2006-11-16 22:43:37 +00003371 MachineFunction &MF = DAG.getMachineFunction();
Dale Johannesenb60d5192009-11-24 01:09:07 +00003372 bool isPPC64 = PPCSubTarget.isPPC64();
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003373 bool isDarwinABI = PPCSubTarget.isDarwinABI();
Owen Andersone50ed302009-08-10 22:56:29 +00003374 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003375
3376 // Get current frame pointer save index. The users of this index will be
3377 // primarily DYNALLOC instructions.
3378 PPCFunctionInfo *FI = MF.getInfo<PPCFunctionInfo>();
3379 int RASI = FI->getReturnAddrSaveIndex();
3380
3381 // If the frame pointer save index hasn't been defined yet.
3382 if (!RASI) {
3383 // Find out what the fix offset of the frame pointer save area.
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00003384 int LROffset = PPCFrameLowering::getReturnSaveOffset(isPPC64, isDarwinABI);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003385 // Allocate the frame index for frame pointer save area.
Evan Chenged2ae132010-07-03 00:40:23 +00003386 RASI = MF.getFrameInfo()->CreateFixedObject(isPPC64? 8 : 4, LROffset, true);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003387 // Save the result.
3388 FI->setReturnAddrSaveIndex(RASI);
3389 }
3390 return DAG.getFrameIndex(RASI, PtrVT);
3391}
3392
Dan Gohman475871a2008-07-27 21:46:04 +00003393SDValue
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003394PPCTargetLowering::getFramePointerFrameIndex(SelectionDAG & DAG) const {
3395 MachineFunction &MF = DAG.getMachineFunction();
Dale Johannesenb60d5192009-11-24 01:09:07 +00003396 bool isPPC64 = PPCSubTarget.isPPC64();
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003397 bool isDarwinABI = PPCSubTarget.isDarwinABI();
Owen Andersone50ed302009-08-10 22:56:29 +00003398 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Jim Laskey2f616bf2006-11-16 22:43:37 +00003399
3400 // Get current frame pointer save index. The users of this index will be
3401 // primarily DYNALLOC instructions.
3402 PPCFunctionInfo *FI = MF.getInfo<PPCFunctionInfo>();
3403 int FPSI = FI->getFramePointerSaveIndex();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003404
Jim Laskey2f616bf2006-11-16 22:43:37 +00003405 // If the frame pointer save index hasn't been defined yet.
3406 if (!FPSI) {
3407 // Find out what the fix offset of the frame pointer save area.
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00003408 int FPOffset = PPCFrameLowering::getFramePointerSaveOffset(isPPC64,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003409 isDarwinABI);
Scott Michelfdc40a02009-02-17 22:15:04 +00003410
Jim Laskey2f616bf2006-11-16 22:43:37 +00003411 // Allocate the frame index for frame pointer save area.
Evan Chenged2ae132010-07-03 00:40:23 +00003412 FPSI = MF.getFrameInfo()->CreateFixedObject(isPPC64? 8 : 4, FPOffset, true);
Jim Laskey2f616bf2006-11-16 22:43:37 +00003413 // Save the result.
Scott Michelfdc40a02009-02-17 22:15:04 +00003414 FI->setFramePointerSaveIndex(FPSI);
Jim Laskey2f616bf2006-11-16 22:43:37 +00003415 }
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003416 return DAG.getFrameIndex(FPSI, PtrVT);
3417}
Jim Laskey2f616bf2006-11-16 22:43:37 +00003418
Dan Gohman475871a2008-07-27 21:46:04 +00003419SDValue PPCTargetLowering::LowerDYNAMIC_STACKALLOC(SDValue Op,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003420 SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00003421 const PPCSubtarget &Subtarget) const {
Jim Laskey2f616bf2006-11-16 22:43:37 +00003422 // Get the inputs.
Dan Gohman475871a2008-07-27 21:46:04 +00003423 SDValue Chain = Op.getOperand(0);
3424 SDValue Size = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00003425 DebugLoc dl = Op.getDebugLoc();
3426
Jim Laskey2f616bf2006-11-16 22:43:37 +00003427 // Get the corect type for pointers.
Owen Andersone50ed302009-08-10 22:56:29 +00003428 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Jim Laskey2f616bf2006-11-16 22:43:37 +00003429 // Negate the size.
Dale Johannesende064702009-02-06 21:50:26 +00003430 SDValue NegSize = DAG.getNode(ISD::SUB, dl, PtrVT,
Jim Laskey2f616bf2006-11-16 22:43:37 +00003431 DAG.getConstant(0, PtrVT), Size);
3432 // Construct a node for the frame pointer save index.
Dan Gohman475871a2008-07-27 21:46:04 +00003433 SDValue FPSIdx = getFramePointerFrameIndex(DAG);
Jim Laskey2f616bf2006-11-16 22:43:37 +00003434 // Build a DYNALLOC node.
Dan Gohman475871a2008-07-27 21:46:04 +00003435 SDValue Ops[3] = { Chain, NegSize, FPSIdx };
Owen Anderson825b72b2009-08-11 20:47:22 +00003436 SDVTList VTs = DAG.getVTList(PtrVT, MVT::Other);
Dale Johannesende064702009-02-06 21:50:26 +00003437 return DAG.getNode(PPCISD::DYNALLOC, dl, VTs, Ops, 3);
Jim Laskey2f616bf2006-11-16 22:43:37 +00003438}
3439
Chris Lattner1a635d62006-04-14 06:01:58 +00003440/// LowerSELECT_CC - Lower floating point select_cc's into fsel instruction when
3441/// possible.
Dan Gohmand858e902010-04-17 15:26:15 +00003442SDValue PPCTargetLowering::LowerSELECT_CC(SDValue Op, SelectionDAG &DAG) const {
Chris Lattner1a635d62006-04-14 06:01:58 +00003443 // Not FP? Not a fsel.
Duncan Sands83ec4b62008-06-06 12:08:01 +00003444 if (!Op.getOperand(0).getValueType().isFloatingPoint() ||
3445 !Op.getOperand(2).getValueType().isFloatingPoint())
Eli Friedmanc06441e2009-05-28 04:31:08 +00003446 return Op;
Scott Michelfdc40a02009-02-17 22:15:04 +00003447
Chris Lattner1a635d62006-04-14 06:01:58 +00003448 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(4))->get();
Scott Michelfdc40a02009-02-17 22:15:04 +00003449
Chris Lattner1a635d62006-04-14 06:01:58 +00003450 // Cannot handle SETEQ/SETNE.
Eli Friedmanc06441e2009-05-28 04:31:08 +00003451 if (CC == ISD::SETEQ || CC == ISD::SETNE) return Op;
Scott Michelfdc40a02009-02-17 22:15:04 +00003452
Owen Andersone50ed302009-08-10 22:56:29 +00003453 EVT ResVT = Op.getValueType();
3454 EVT CmpVT = Op.getOperand(0).getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00003455 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
3456 SDValue TV = Op.getOperand(2), FV = Op.getOperand(3);
Dale Johannesende064702009-02-06 21:50:26 +00003457 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00003458
Chris Lattner1a635d62006-04-14 06:01:58 +00003459 // If the RHS of the comparison is a 0.0, we don't need to do the
3460 // subtraction at all.
3461 if (isFloatingPointZero(RHS))
3462 switch (CC) {
3463 default: break; // SETUO etc aren't handled by fsel.
3464 case ISD::SETULT:
3465 case ISD::SETLT:
3466 std::swap(TV, FV); // fsel is natively setge, swap operands for setlt
Chris Lattner57340122006-05-24 00:06:44 +00003467 case ISD::SETOGE:
Chris Lattner1a635d62006-04-14 06:01:58 +00003468 case ISD::SETGE:
Owen Anderson825b72b2009-08-11 20:47:22 +00003469 if (LHS.getValueType() == MVT::f32) // Comparison is always 64-bits
3470 LHS = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, LHS);
Dale Johannesende064702009-02-06 21:50:26 +00003471 return DAG.getNode(PPCISD::FSEL, dl, ResVT, LHS, TV, FV);
Chris Lattner1a635d62006-04-14 06:01:58 +00003472 case ISD::SETUGT:
3473 case ISD::SETGT:
3474 std::swap(TV, FV); // fsel is natively setge, swap operands for setlt
Chris Lattner57340122006-05-24 00:06:44 +00003475 case ISD::SETOLE:
Chris Lattner1a635d62006-04-14 06:01:58 +00003476 case ISD::SETLE:
Owen Anderson825b72b2009-08-11 20:47:22 +00003477 if (LHS.getValueType() == MVT::f32) // Comparison is always 64-bits
3478 LHS = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, LHS);
Dale Johannesende064702009-02-06 21:50:26 +00003479 return DAG.getNode(PPCISD::FSEL, dl, ResVT,
Owen Anderson825b72b2009-08-11 20:47:22 +00003480 DAG.getNode(ISD::FNEG, dl, MVT::f64, LHS), TV, FV);
Chris Lattner1a635d62006-04-14 06:01:58 +00003481 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003482
Dan Gohman475871a2008-07-27 21:46:04 +00003483 SDValue Cmp;
Chris Lattner1a635d62006-04-14 06:01:58 +00003484 switch (CC) {
3485 default: break; // SETUO etc aren't handled by fsel.
3486 case ISD::SETULT:
3487 case ISD::SETLT:
Dale Johannesende064702009-02-06 21:50:26 +00003488 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, LHS, RHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00003489 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
3490 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
Dale Johannesende064702009-02-06 21:50:26 +00003491 return DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, FV, TV);
Chris Lattner57340122006-05-24 00:06:44 +00003492 case ISD::SETOGE:
Chris Lattner1a635d62006-04-14 06:01:58 +00003493 case ISD::SETGE:
Dale Johannesende064702009-02-06 21:50:26 +00003494 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, LHS, RHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00003495 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
3496 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
Dale Johannesende064702009-02-06 21:50:26 +00003497 return DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, TV, FV);
Chris Lattner1a635d62006-04-14 06:01:58 +00003498 case ISD::SETUGT:
3499 case ISD::SETGT:
Dale Johannesende064702009-02-06 21:50:26 +00003500 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, RHS, LHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00003501 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
3502 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
Dale Johannesende064702009-02-06 21:50:26 +00003503 return DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, FV, TV);
Chris Lattner57340122006-05-24 00:06:44 +00003504 case ISD::SETOLE:
Chris Lattner1a635d62006-04-14 06:01:58 +00003505 case ISD::SETLE:
Dale Johannesende064702009-02-06 21:50:26 +00003506 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, RHS, LHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00003507 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
3508 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
Dale Johannesende064702009-02-06 21:50:26 +00003509 return DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, TV, FV);
Chris Lattner1a635d62006-04-14 06:01:58 +00003510 }
Eli Friedmanc06441e2009-05-28 04:31:08 +00003511 return Op;
Chris Lattner1a635d62006-04-14 06:01:58 +00003512}
3513
Chris Lattner1f873002007-11-28 18:44:47 +00003514// FIXME: Split this code up when LegalizeDAGTypes lands.
Dale Johannesen4c9369d2009-06-04 20:53:52 +00003515SDValue PPCTargetLowering::LowerFP_TO_INT(SDValue Op, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00003516 DebugLoc dl) const {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003517 assert(Op.getOperand(0).getValueType().isFloatingPoint());
Dan Gohman475871a2008-07-27 21:46:04 +00003518 SDValue Src = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00003519 if (Src.getValueType() == MVT::f32)
3520 Src = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Src);
Duncan Sandsa7360f02008-07-19 16:26:02 +00003521
Dan Gohman475871a2008-07-27 21:46:04 +00003522 SDValue Tmp;
Owen Anderson825b72b2009-08-11 20:47:22 +00003523 switch (Op.getValueType().getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00003524 default: llvm_unreachable("Unhandled FP_TO_INT type in custom expander!");
Owen Anderson825b72b2009-08-11 20:47:22 +00003525 case MVT::i32:
Dale Johannesen4c9369d2009-06-04 20:53:52 +00003526 Tmp = DAG.getNode(Op.getOpcode()==ISD::FP_TO_SINT ? PPCISD::FCTIWZ :
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003527 PPCISD::FCTIDZ,
Owen Anderson825b72b2009-08-11 20:47:22 +00003528 dl, MVT::f64, Src);
Chris Lattner1a635d62006-04-14 06:01:58 +00003529 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00003530 case MVT::i64:
3531 Tmp = DAG.getNode(PPCISD::FCTIDZ, dl, MVT::f64, Src);
Chris Lattner1a635d62006-04-14 06:01:58 +00003532 break;
3533 }
Duncan Sandsa7360f02008-07-19 16:26:02 +00003534
Chris Lattner1a635d62006-04-14 06:01:58 +00003535 // Convert the FP value to an int value through memory.
Owen Anderson825b72b2009-08-11 20:47:22 +00003536 SDValue FIPtr = DAG.CreateStackTemporary(MVT::f64);
Duncan Sandsa7360f02008-07-19 16:26:02 +00003537
Chris Lattner1de7c1d2007-10-15 20:14:52 +00003538 // Emit a store to the stack slot.
Chris Lattner6229d0a2010-09-21 18:41:36 +00003539 SDValue Chain = DAG.getStore(DAG.getEntryNode(), dl, Tmp, FIPtr,
3540 MachinePointerInfo(), false, false, 0);
Chris Lattner1de7c1d2007-10-15 20:14:52 +00003541
3542 // Result is a load from the stack slot. If loading 4 bytes, make sure to
3543 // add in a bias.
Owen Anderson825b72b2009-08-11 20:47:22 +00003544 if (Op.getValueType() == MVT::i32)
Dale Johannesen33c960f2009-02-04 20:06:27 +00003545 FIPtr = DAG.getNode(ISD::ADD, dl, FIPtr.getValueType(), FIPtr,
Chris Lattner1de7c1d2007-10-15 20:14:52 +00003546 DAG.getConstant(4, FIPtr.getValueType()));
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00003547 return DAG.getLoad(Op.getValueType(), dl, Chain, FIPtr, MachinePointerInfo(),
David Greene534502d12010-02-15 16:56:53 +00003548 false, false, 0);
Chris Lattner1a635d62006-04-14 06:01:58 +00003549}
3550
Dan Gohmand858e902010-04-17 15:26:15 +00003551SDValue PPCTargetLowering::LowerSINT_TO_FP(SDValue Op,
3552 SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003553 DebugLoc dl = Op.getDebugLoc();
Dan Gohman034f60e2008-03-11 01:59:03 +00003554 // Don't handle ppc_fp128 here; let it be lowered to a libcall.
Owen Anderson825b72b2009-08-11 20:47:22 +00003555 if (Op.getValueType() != MVT::f32 && Op.getValueType() != MVT::f64)
Dan Gohman475871a2008-07-27 21:46:04 +00003556 return SDValue();
Dan Gohman034f60e2008-03-11 01:59:03 +00003557
Owen Anderson825b72b2009-08-11 20:47:22 +00003558 if (Op.getOperand(0).getValueType() == MVT::i64) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003559 SDValue Bits = DAG.getNode(ISD::BITCAST, dl, MVT::f64, Op.getOperand(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00003560 SDValue FP = DAG.getNode(PPCISD::FCFID, dl, MVT::f64, Bits);
3561 if (Op.getValueType() == MVT::f32)
Scott Michelfdc40a02009-02-17 22:15:04 +00003562 FP = DAG.getNode(ISD::FP_ROUND, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003563 MVT::f32, FP, DAG.getIntPtrConstant(0));
Chris Lattner1a635d62006-04-14 06:01:58 +00003564 return FP;
3565 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003566
Owen Anderson825b72b2009-08-11 20:47:22 +00003567 assert(Op.getOperand(0).getValueType() == MVT::i32 &&
Chris Lattner1a635d62006-04-14 06:01:58 +00003568 "Unhandled SINT_TO_FP type in custom expander!");
3569 // Since we only generate this in 64-bit mode, we can take advantage of
3570 // 64-bit registers. In particular, sign extend the input value into the
3571 // 64-bit register with extsw, store the WHOLE 64-bit value into the stack
3572 // then lfd it and fcfid it.
Dan Gohmanc76909a2009-09-25 20:36:54 +00003573 MachineFunction &MF = DAG.getMachineFunction();
3574 MachineFrameInfo *FrameInfo = MF.getFrameInfo();
David Greene3f2bf852009-11-12 20:49:22 +00003575 int FrameIdx = FrameInfo->CreateStackObject(8, 8, false);
Owen Andersone50ed302009-08-10 22:56:29 +00003576 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Dan Gohman475871a2008-07-27 21:46:04 +00003577 SDValue FIdx = DAG.getFrameIndex(FrameIdx, PtrVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00003578
Owen Anderson825b72b2009-08-11 20:47:22 +00003579 SDValue Ext64 = DAG.getNode(PPCISD::EXTSW_32, dl, MVT::i32,
Chris Lattner1a635d62006-04-14 06:01:58 +00003580 Op.getOperand(0));
Scott Michelfdc40a02009-02-17 22:15:04 +00003581
Chris Lattner1a635d62006-04-14 06:01:58 +00003582 // STD the extended value into the stack slot.
Dan Gohmanc76909a2009-09-25 20:36:54 +00003583 MachineMemOperand *MMO =
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00003584 MF.getMachineMemOperand(MachinePointerInfo::getFixedStack(FrameIdx),
Chris Lattner59db5492010-09-21 04:39:43 +00003585 MachineMemOperand::MOStore, 8, 8);
Dan Gohmanc76909a2009-09-25 20:36:54 +00003586 SDValue Ops[] = { DAG.getEntryNode(), Ext64, FIdx };
3587 SDValue Store =
3588 DAG.getMemIntrinsicNode(PPCISD::STD_32, dl, DAG.getVTList(MVT::Other),
3589 Ops, 4, MVT::i64, MMO);
Chris Lattner1a635d62006-04-14 06:01:58 +00003590 // Load the value as a double.
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00003591 SDValue Ld = DAG.getLoad(MVT::f64, dl, Store, FIdx, MachinePointerInfo(),
3592 false, false, 0);
Scott Michelfdc40a02009-02-17 22:15:04 +00003593
Chris Lattner1a635d62006-04-14 06:01:58 +00003594 // FCFID it and return it.
Owen Anderson825b72b2009-08-11 20:47:22 +00003595 SDValue FP = DAG.getNode(PPCISD::FCFID, dl, MVT::f64, Ld);
3596 if (Op.getValueType() == MVT::f32)
3597 FP = DAG.getNode(ISD::FP_ROUND, dl, MVT::f32, FP, DAG.getIntPtrConstant(0));
Chris Lattner1a635d62006-04-14 06:01:58 +00003598 return FP;
3599}
3600
Dan Gohmand858e902010-04-17 15:26:15 +00003601SDValue PPCTargetLowering::LowerFLT_ROUNDS_(SDValue Op,
3602 SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003603 DebugLoc dl = Op.getDebugLoc();
Dale Johannesen5c5eb802008-01-18 19:55:37 +00003604 /*
3605 The rounding mode is in bits 30:31 of FPSR, and has the following
3606 settings:
3607 00 Round to nearest
3608 01 Round to 0
3609 10 Round to +inf
3610 11 Round to -inf
3611
3612 FLT_ROUNDS, on the other hand, expects the following:
3613 -1 Undefined
3614 0 Round to 0
3615 1 Round to nearest
3616 2 Round to +inf
3617 3 Round to -inf
3618
3619 To perform the conversion, we do:
3620 ((FPSCR & 0x3) ^ ((~FPSCR & 0x3) >> 1))
3621 */
3622
3623 MachineFunction &MF = DAG.getMachineFunction();
Owen Andersone50ed302009-08-10 22:56:29 +00003624 EVT VT = Op.getValueType();
3625 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
3626 std::vector<EVT> NodeTys;
Dan Gohman475871a2008-07-27 21:46:04 +00003627 SDValue MFFSreg, InFlag;
Dale Johannesen5c5eb802008-01-18 19:55:37 +00003628
3629 // Save FP Control Word to register
Owen Anderson825b72b2009-08-11 20:47:22 +00003630 NodeTys.push_back(MVT::f64); // return register
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00003631 NodeTys.push_back(MVT::Glue); // unused in this context
Dale Johannesen33c960f2009-02-04 20:06:27 +00003632 SDValue Chain = DAG.getNode(PPCISD::MFFS, dl, NodeTys, &InFlag, 0);
Dale Johannesen5c5eb802008-01-18 19:55:37 +00003633
3634 // Save FP register to stack slot
David Greene3f2bf852009-11-12 20:49:22 +00003635 int SSFI = MF.getFrameInfo()->CreateStackObject(8, 8, false);
Dan Gohman475871a2008-07-27 21:46:04 +00003636 SDValue StackSlot = DAG.getFrameIndex(SSFI, PtrVT);
Dale Johannesen33c960f2009-02-04 20:06:27 +00003637 SDValue Store = DAG.getStore(DAG.getEntryNode(), dl, Chain,
Chris Lattner6229d0a2010-09-21 18:41:36 +00003638 StackSlot, MachinePointerInfo(), false, false,0);
Dale Johannesen5c5eb802008-01-18 19:55:37 +00003639
3640 // Load FP Control Word from low 32 bits of stack slot.
Dan Gohman475871a2008-07-27 21:46:04 +00003641 SDValue Four = DAG.getConstant(4, PtrVT);
Dale Johannesen33c960f2009-02-04 20:06:27 +00003642 SDValue Addr = DAG.getNode(ISD::ADD, dl, PtrVT, StackSlot, Four);
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00003643 SDValue CWD = DAG.getLoad(MVT::i32, dl, Store, Addr, MachinePointerInfo(),
David Greene534502d12010-02-15 16:56:53 +00003644 false, false, 0);
Dale Johannesen5c5eb802008-01-18 19:55:37 +00003645
3646 // Transform as necessary
Dan Gohman475871a2008-07-27 21:46:04 +00003647 SDValue CWD1 =
Owen Anderson825b72b2009-08-11 20:47:22 +00003648 DAG.getNode(ISD::AND, dl, MVT::i32,
3649 CWD, DAG.getConstant(3, MVT::i32));
Dan Gohman475871a2008-07-27 21:46:04 +00003650 SDValue CWD2 =
Owen Anderson825b72b2009-08-11 20:47:22 +00003651 DAG.getNode(ISD::SRL, dl, MVT::i32,
3652 DAG.getNode(ISD::AND, dl, MVT::i32,
3653 DAG.getNode(ISD::XOR, dl, MVT::i32,
3654 CWD, DAG.getConstant(3, MVT::i32)),
3655 DAG.getConstant(3, MVT::i32)),
3656 DAG.getConstant(1, MVT::i32));
Dale Johannesen5c5eb802008-01-18 19:55:37 +00003657
Dan Gohman475871a2008-07-27 21:46:04 +00003658 SDValue RetVal =
Owen Anderson825b72b2009-08-11 20:47:22 +00003659 DAG.getNode(ISD::XOR, dl, MVT::i32, CWD1, CWD2);
Dale Johannesen5c5eb802008-01-18 19:55:37 +00003660
Duncan Sands83ec4b62008-06-06 12:08:01 +00003661 return DAG.getNode((VT.getSizeInBits() < 16 ?
Dale Johannesen33c960f2009-02-04 20:06:27 +00003662 ISD::TRUNCATE : ISD::ZERO_EXTEND), dl, VT, RetVal);
Dale Johannesen5c5eb802008-01-18 19:55:37 +00003663}
3664
Dan Gohmand858e902010-04-17 15:26:15 +00003665SDValue PPCTargetLowering::LowerSHL_PARTS(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00003666 EVT VT = Op.getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00003667 unsigned BitWidth = VT.getSizeInBits();
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003668 DebugLoc dl = Op.getDebugLoc();
Dan Gohman9ed06db2008-03-07 20:36:53 +00003669 assert(Op.getNumOperands() == 3 &&
3670 VT == Op.getOperand(1).getValueType() &&
3671 "Unexpected SHL!");
Scott Michelfdc40a02009-02-17 22:15:04 +00003672
Chris Lattner3fe6c1d2006-09-20 03:47:40 +00003673 // Expand into a bunch of logical ops. Note that these ops
Chris Lattner1a635d62006-04-14 06:01:58 +00003674 // depend on the PPC behavior for oversized shift amounts.
Dan Gohman475871a2008-07-27 21:46:04 +00003675 SDValue Lo = Op.getOperand(0);
3676 SDValue Hi = Op.getOperand(1);
3677 SDValue Amt = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00003678 EVT AmtVT = Amt.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00003679
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003680 SDValue Tmp1 = DAG.getNode(ISD::SUB, dl, AmtVT,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00003681 DAG.getConstant(BitWidth, AmtVT), Amt);
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003682 SDValue Tmp2 = DAG.getNode(PPCISD::SHL, dl, VT, Hi, Amt);
3683 SDValue Tmp3 = DAG.getNode(PPCISD::SRL, dl, VT, Lo, Tmp1);
3684 SDValue Tmp4 = DAG.getNode(ISD::OR , dl, VT, Tmp2, Tmp3);
3685 SDValue Tmp5 = DAG.getNode(ISD::ADD, dl, AmtVT, Amt,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00003686 DAG.getConstant(-BitWidth, AmtVT));
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003687 SDValue Tmp6 = DAG.getNode(PPCISD::SHL, dl, VT, Lo, Tmp5);
3688 SDValue OutHi = DAG.getNode(ISD::OR, dl, VT, Tmp4, Tmp6);
3689 SDValue OutLo = DAG.getNode(PPCISD::SHL, dl, VT, Lo, Amt);
Dan Gohman475871a2008-07-27 21:46:04 +00003690 SDValue OutOps[] = { OutLo, OutHi };
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003691 return DAG.getMergeValues(OutOps, 2, dl);
Chris Lattner1a635d62006-04-14 06:01:58 +00003692}
3693
Dan Gohmand858e902010-04-17 15:26:15 +00003694SDValue PPCTargetLowering::LowerSRL_PARTS(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00003695 EVT VT = Op.getValueType();
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003696 DebugLoc dl = Op.getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00003697 unsigned BitWidth = VT.getSizeInBits();
Dan Gohman9ed06db2008-03-07 20:36:53 +00003698 assert(Op.getNumOperands() == 3 &&
3699 VT == Op.getOperand(1).getValueType() &&
3700 "Unexpected SRL!");
Scott Michelfdc40a02009-02-17 22:15:04 +00003701
Dan Gohman9ed06db2008-03-07 20:36:53 +00003702 // Expand into a bunch of logical ops. Note that these ops
Chris Lattner1a635d62006-04-14 06:01:58 +00003703 // depend on the PPC behavior for oversized shift amounts.
Dan Gohman475871a2008-07-27 21:46:04 +00003704 SDValue Lo = Op.getOperand(0);
3705 SDValue Hi = Op.getOperand(1);
3706 SDValue Amt = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00003707 EVT AmtVT = Amt.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00003708
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003709 SDValue Tmp1 = DAG.getNode(ISD::SUB, dl, AmtVT,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00003710 DAG.getConstant(BitWidth, AmtVT), Amt);
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003711 SDValue Tmp2 = DAG.getNode(PPCISD::SRL, dl, VT, Lo, Amt);
3712 SDValue Tmp3 = DAG.getNode(PPCISD::SHL, dl, VT, Hi, Tmp1);
3713 SDValue Tmp4 = DAG.getNode(ISD::OR, dl, VT, Tmp2, Tmp3);
3714 SDValue Tmp5 = DAG.getNode(ISD::ADD, dl, AmtVT, Amt,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00003715 DAG.getConstant(-BitWidth, AmtVT));
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003716 SDValue Tmp6 = DAG.getNode(PPCISD::SRL, dl, VT, Hi, Tmp5);
3717 SDValue OutLo = DAG.getNode(ISD::OR, dl, VT, Tmp4, Tmp6);
3718 SDValue OutHi = DAG.getNode(PPCISD::SRL, dl, VT, Hi, Amt);
Dan Gohman475871a2008-07-27 21:46:04 +00003719 SDValue OutOps[] = { OutLo, OutHi };
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003720 return DAG.getMergeValues(OutOps, 2, dl);
Chris Lattner1a635d62006-04-14 06:01:58 +00003721}
3722
Dan Gohmand858e902010-04-17 15:26:15 +00003723SDValue PPCTargetLowering::LowerSRA_PARTS(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003724 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00003725 EVT VT = Op.getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00003726 unsigned BitWidth = VT.getSizeInBits();
Dan Gohman9ed06db2008-03-07 20:36:53 +00003727 assert(Op.getNumOperands() == 3 &&
3728 VT == Op.getOperand(1).getValueType() &&
3729 "Unexpected SRA!");
Scott Michelfdc40a02009-02-17 22:15:04 +00003730
Dan Gohman9ed06db2008-03-07 20:36:53 +00003731 // Expand into a bunch of logical ops, followed by a select_cc.
Dan Gohman475871a2008-07-27 21:46:04 +00003732 SDValue Lo = Op.getOperand(0);
3733 SDValue Hi = Op.getOperand(1);
3734 SDValue Amt = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00003735 EVT AmtVT = Amt.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00003736
Dale Johannesenf5d97892009-02-04 01:48:28 +00003737 SDValue Tmp1 = DAG.getNode(ISD::SUB, dl, AmtVT,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00003738 DAG.getConstant(BitWidth, AmtVT), Amt);
Dale Johannesenf5d97892009-02-04 01:48:28 +00003739 SDValue Tmp2 = DAG.getNode(PPCISD::SRL, dl, VT, Lo, Amt);
3740 SDValue Tmp3 = DAG.getNode(PPCISD::SHL, dl, VT, Hi, Tmp1);
3741 SDValue Tmp4 = DAG.getNode(ISD::OR, dl, VT, Tmp2, Tmp3);
3742 SDValue Tmp5 = DAG.getNode(ISD::ADD, dl, AmtVT, Amt,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00003743 DAG.getConstant(-BitWidth, AmtVT));
Dale Johannesenf5d97892009-02-04 01:48:28 +00003744 SDValue Tmp6 = DAG.getNode(PPCISD::SRA, dl, VT, Hi, Tmp5);
3745 SDValue OutHi = DAG.getNode(PPCISD::SRA, dl, VT, Hi, Amt);
3746 SDValue OutLo = DAG.getSelectCC(dl, Tmp5, DAG.getConstant(0, AmtVT),
Duncan Sands2fbfbd22008-10-30 19:28:32 +00003747 Tmp4, Tmp6, ISD::SETLE);
Dan Gohman475871a2008-07-27 21:46:04 +00003748 SDValue OutOps[] = { OutLo, OutHi };
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003749 return DAG.getMergeValues(OutOps, 2, dl);
Chris Lattner1a635d62006-04-14 06:01:58 +00003750}
3751
3752//===----------------------------------------------------------------------===//
3753// Vector related lowering.
3754//
3755
Chris Lattner4a998b92006-04-17 06:00:21 +00003756/// BuildSplatI - Build a canonical splati of Val with an element size of
3757/// SplatSize. Cast the result to VT.
Owen Andersone50ed302009-08-10 22:56:29 +00003758static SDValue BuildSplatI(int Val, unsigned SplatSize, EVT VT,
Dale Johannesened2eee62009-02-06 01:31:28 +00003759 SelectionDAG &DAG, DebugLoc dl) {
Chris Lattner4a998b92006-04-17 06:00:21 +00003760 assert(Val >= -16 && Val <= 15 && "vsplti is out of range!");
Chris Lattner70fa4932006-12-01 01:45:39 +00003761
Owen Andersone50ed302009-08-10 22:56:29 +00003762 static const EVT VTys[] = { // canonical VT to use for each size.
Owen Anderson825b72b2009-08-11 20:47:22 +00003763 MVT::v16i8, MVT::v8i16, MVT::Other, MVT::v4i32
Chris Lattner4a998b92006-04-17 06:00:21 +00003764 };
Chris Lattner70fa4932006-12-01 01:45:39 +00003765
Owen Anderson825b72b2009-08-11 20:47:22 +00003766 EVT ReqVT = VT != MVT::Other ? VT : VTys[SplatSize-1];
Scott Michelfdc40a02009-02-17 22:15:04 +00003767
Chris Lattner70fa4932006-12-01 01:45:39 +00003768 // Force vspltis[hw] -1 to vspltisb -1 to canonicalize.
3769 if (Val == -1)
3770 SplatSize = 1;
Scott Michelfdc40a02009-02-17 22:15:04 +00003771
Owen Andersone50ed302009-08-10 22:56:29 +00003772 EVT CanonicalVT = VTys[SplatSize-1];
Scott Michelfdc40a02009-02-17 22:15:04 +00003773
Chris Lattner4a998b92006-04-17 06:00:21 +00003774 // Build a canonical splat for this value.
Owen Anderson825b72b2009-08-11 20:47:22 +00003775 SDValue Elt = DAG.getConstant(Val, MVT::i32);
Dan Gohman475871a2008-07-27 21:46:04 +00003776 SmallVector<SDValue, 8> Ops;
Duncan Sands83ec4b62008-06-06 12:08:01 +00003777 Ops.assign(CanonicalVT.getVectorNumElements(), Elt);
Evan Chenga87008d2009-02-25 22:49:59 +00003778 SDValue Res = DAG.getNode(ISD::BUILD_VECTOR, dl, CanonicalVT,
3779 &Ops[0], Ops.size());
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003780 return DAG.getNode(ISD::BITCAST, dl, ReqVT, Res);
Chris Lattner4a998b92006-04-17 06:00:21 +00003781}
3782
Chris Lattnere7c768e2006-04-18 03:24:30 +00003783/// BuildIntrinsicOp - Return a binary operator intrinsic node with the
Chris Lattner6876e662006-04-17 06:58:41 +00003784/// specified intrinsic ID.
Dan Gohman475871a2008-07-27 21:46:04 +00003785static SDValue BuildIntrinsicOp(unsigned IID, SDValue LHS, SDValue RHS,
Dale Johannesened2eee62009-02-06 01:31:28 +00003786 SelectionDAG &DAG, DebugLoc dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003787 EVT DestVT = MVT::Other) {
3788 if (DestVT == MVT::Other) DestVT = LHS.getValueType();
Dale Johannesened2eee62009-02-06 01:31:28 +00003789 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, DestVT,
Owen Anderson825b72b2009-08-11 20:47:22 +00003790 DAG.getConstant(IID, MVT::i32), LHS, RHS);
Chris Lattner6876e662006-04-17 06:58:41 +00003791}
3792
Chris Lattnere7c768e2006-04-18 03:24:30 +00003793/// BuildIntrinsicOp - Return a ternary operator intrinsic node with the
3794/// specified intrinsic ID.
Dan Gohman475871a2008-07-27 21:46:04 +00003795static SDValue BuildIntrinsicOp(unsigned IID, SDValue Op0, SDValue Op1,
Dale Johannesened2eee62009-02-06 01:31:28 +00003796 SDValue Op2, SelectionDAG &DAG,
Owen Anderson825b72b2009-08-11 20:47:22 +00003797 DebugLoc dl, EVT DestVT = MVT::Other) {
3798 if (DestVT == MVT::Other) DestVT = Op0.getValueType();
Dale Johannesened2eee62009-02-06 01:31:28 +00003799 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, DestVT,
Owen Anderson825b72b2009-08-11 20:47:22 +00003800 DAG.getConstant(IID, MVT::i32), Op0, Op1, Op2);
Chris Lattnere7c768e2006-04-18 03:24:30 +00003801}
3802
3803
Chris Lattnerbdd558c2006-04-17 17:55:10 +00003804/// BuildVSLDOI - Return a VECTOR_SHUFFLE that is a vsldoi of the specified
3805/// amount. The result has the specified value type.
Dan Gohman475871a2008-07-27 21:46:04 +00003806static SDValue BuildVSLDOI(SDValue LHS, SDValue RHS, unsigned Amt,
Owen Andersone50ed302009-08-10 22:56:29 +00003807 EVT VT, SelectionDAG &DAG, DebugLoc dl) {
Chris Lattnerbdd558c2006-04-17 17:55:10 +00003808 // Force LHS/RHS to be the right type.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003809 LHS = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, LHS);
3810 RHS = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, RHS);
Duncan Sandsd038e042008-07-21 10:20:31 +00003811
Nate Begeman9008ca62009-04-27 18:41:29 +00003812 int Ops[16];
Chris Lattnerbdd558c2006-04-17 17:55:10 +00003813 for (unsigned i = 0; i != 16; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003814 Ops[i] = i + Amt;
Owen Anderson825b72b2009-08-11 20:47:22 +00003815 SDValue T = DAG.getVectorShuffle(MVT::v16i8, dl, LHS, RHS, Ops);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003816 return DAG.getNode(ISD::BITCAST, dl, VT, T);
Chris Lattnerbdd558c2006-04-17 17:55:10 +00003817}
3818
Chris Lattnerf1b47082006-04-14 05:19:18 +00003819// If this is a case we can't handle, return null and let the default
3820// expansion code take care of it. If we CAN select this case, and if it
3821// selects to a single instruction, return Op. Otherwise, if we can codegen
3822// this case more efficiently than a constant pool load, lower it to the
3823// sequence of ops that should be used.
Dan Gohmand858e902010-04-17 15:26:15 +00003824SDValue PPCTargetLowering::LowerBUILD_VECTOR(SDValue Op,
3825 SelectionDAG &DAG) const {
Dale Johannesened2eee62009-02-06 01:31:28 +00003826 DebugLoc dl = Op.getDebugLoc();
Bob Wilsona27ea9e2009-03-01 01:13:55 +00003827 BuildVectorSDNode *BVN = dyn_cast<BuildVectorSDNode>(Op.getNode());
3828 assert(BVN != 0 && "Expected a BuildVectorSDNode in LowerBUILD_VECTOR");
Scott Micheldf380432009-02-25 03:12:50 +00003829
Bob Wilson24e338e2009-03-02 23:24:16 +00003830 // Check if this is a splat of a constant value.
3831 APInt APSplatBits, APSplatUndef;
3832 unsigned SplatBitSize;
Bob Wilsona27ea9e2009-03-01 01:13:55 +00003833 bool HasAnyUndefs;
Bob Wilsonf2950b02009-03-03 19:26:27 +00003834 if (! BVN->isConstantSplat(APSplatBits, APSplatUndef, SplatBitSize,
Dale Johannesen1e608812009-11-13 01:45:18 +00003835 HasAnyUndefs, 0, true) || SplatBitSize > 32)
Bob Wilsonf2950b02009-03-03 19:26:27 +00003836 return SDValue();
Evan Chenga87008d2009-02-25 22:49:59 +00003837
Bob Wilsonf2950b02009-03-03 19:26:27 +00003838 unsigned SplatBits = APSplatBits.getZExtValue();
3839 unsigned SplatUndef = APSplatUndef.getZExtValue();
3840 unsigned SplatSize = SplatBitSize / 8;
Scott Michelfdc40a02009-02-17 22:15:04 +00003841
Bob Wilsonf2950b02009-03-03 19:26:27 +00003842 // First, handle single instruction cases.
3843
3844 // All zeros?
3845 if (SplatBits == 0) {
3846 // Canonicalize all zero vectors to be v4i32.
Owen Anderson825b72b2009-08-11 20:47:22 +00003847 if (Op.getValueType() != MVT::v4i32 || HasAnyUndefs) {
3848 SDValue Z = DAG.getConstant(0, MVT::i32);
3849 Z = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Z, Z, Z, Z);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003850 Op = DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Z);
Chris Lattnerf1b47082006-04-14 05:19:18 +00003851 }
Bob Wilsonf2950b02009-03-03 19:26:27 +00003852 return Op;
3853 }
Chris Lattnerb17f1672006-04-16 01:01:29 +00003854
Bob Wilsonf2950b02009-03-03 19:26:27 +00003855 // If the sign extended value is in the range [-16,15], use VSPLTI[bhw].
3856 int32_t SextVal= (int32_t(SplatBits << (32-SplatBitSize)) >>
3857 (32-SplatBitSize));
3858 if (SextVal >= -16 && SextVal <= 15)
3859 return BuildSplatI(SextVal, SplatSize, Op.getValueType(), DAG, dl);
Scott Michelfdc40a02009-02-17 22:15:04 +00003860
3861
Bob Wilsonf2950b02009-03-03 19:26:27 +00003862 // Two instruction sequences.
Scott Michelfdc40a02009-02-17 22:15:04 +00003863
Bob Wilsonf2950b02009-03-03 19:26:27 +00003864 // If this value is in the range [-32,30] and is even, use:
3865 // tmp = VSPLTI[bhw], result = add tmp, tmp
3866 if (SextVal >= -32 && SextVal <= 30 && (SextVal & 1) == 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003867 SDValue Res = BuildSplatI(SextVal >> 1, SplatSize, MVT::Other, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00003868 Res = DAG.getNode(ISD::ADD, dl, Res.getValueType(), Res, Res);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003869 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Bob Wilsonf2950b02009-03-03 19:26:27 +00003870 }
3871
3872 // If this is 0x8000_0000 x 4, turn into vspltisw + vslw. If it is
3873 // 0x7FFF_FFFF x 4, turn it into not(0x8000_0000). This is important
3874 // for fneg/fabs.
3875 if (SplatSize == 4 && SplatBits == (0x7FFFFFFF&~SplatUndef)) {
3876 // Make -1 and vspltisw -1:
Owen Anderson825b72b2009-08-11 20:47:22 +00003877 SDValue OnesV = BuildSplatI(-1, 4, MVT::v4i32, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00003878
3879 // Make the VSLW intrinsic, computing 0x8000_0000.
3880 SDValue Res = BuildIntrinsicOp(Intrinsic::ppc_altivec_vslw, OnesV,
3881 OnesV, DAG, dl);
3882
3883 // xor by OnesV to invert it.
Owen Anderson825b72b2009-08-11 20:47:22 +00003884 Res = DAG.getNode(ISD::XOR, dl, MVT::v4i32, Res, OnesV);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003885 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Bob Wilsonf2950b02009-03-03 19:26:27 +00003886 }
3887
3888 // Check to see if this is a wide variety of vsplti*, binop self cases.
3889 static const signed char SplatCsts[] = {
3890 -1, 1, -2, 2, -3, 3, -4, 4, -5, 5, -6, 6, -7, 7,
3891 -8, 8, -9, 9, -10, 10, -11, 11, -12, 12, -13, 13, 14, -14, 15, -15, -16
3892 };
3893
3894 for (unsigned idx = 0; idx < array_lengthof(SplatCsts); ++idx) {
3895 // Indirect through the SplatCsts array so that we favor 'vsplti -1' for
3896 // cases which are ambiguous (e.g. formation of 0x8000_0000). 'vsplti -1'
3897 int i = SplatCsts[idx];
3898
3899 // Figure out what shift amount will be used by altivec if shifted by i in
3900 // this splat size.
3901 unsigned TypeShiftAmt = i & (SplatBitSize-1);
3902
3903 // vsplti + shl self.
3904 if (SextVal == (i << (int)TypeShiftAmt)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003905 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00003906 static const unsigned IIDs[] = { // Intrinsic to use for each size.
3907 Intrinsic::ppc_altivec_vslb, Intrinsic::ppc_altivec_vslh, 0,
3908 Intrinsic::ppc_altivec_vslw
3909 };
3910 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG, dl);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003911 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Chris Lattner4a998b92006-04-17 06:00:21 +00003912 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003913
Bob Wilsonf2950b02009-03-03 19:26:27 +00003914 // vsplti + srl self.
3915 if (SextVal == (int)((unsigned)i >> TypeShiftAmt)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003916 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00003917 static const unsigned IIDs[] = { // Intrinsic to use for each size.
3918 Intrinsic::ppc_altivec_vsrb, Intrinsic::ppc_altivec_vsrh, 0,
3919 Intrinsic::ppc_altivec_vsrw
3920 };
3921 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG, dl);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003922 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Chris Lattner6876e662006-04-17 06:58:41 +00003923 }
3924
Bob Wilsonf2950b02009-03-03 19:26:27 +00003925 // vsplti + sra self.
3926 if (SextVal == (int)((unsigned)i >> TypeShiftAmt)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003927 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00003928 static const unsigned IIDs[] = { // Intrinsic to use for each size.
3929 Intrinsic::ppc_altivec_vsrab, Intrinsic::ppc_altivec_vsrah, 0,
3930 Intrinsic::ppc_altivec_vsraw
3931 };
3932 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG, dl);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003933 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Chris Lattner6876e662006-04-17 06:58:41 +00003934 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003935
Bob Wilsonf2950b02009-03-03 19:26:27 +00003936 // vsplti + rol self.
3937 if (SextVal == (int)(((unsigned)i << TypeShiftAmt) |
3938 ((unsigned)i >> (SplatBitSize-TypeShiftAmt)))) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003939 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00003940 static const unsigned IIDs[] = { // Intrinsic to use for each size.
3941 Intrinsic::ppc_altivec_vrlb, Intrinsic::ppc_altivec_vrlh, 0,
3942 Intrinsic::ppc_altivec_vrlw
3943 };
3944 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG, dl);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003945 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Bob Wilsonf2950b02009-03-03 19:26:27 +00003946 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003947
Bob Wilsonf2950b02009-03-03 19:26:27 +00003948 // t = vsplti c, result = vsldoi t, t, 1
Eli Friedmane3837012010-08-02 00:18:19 +00003949 if (SextVal == ((i << 8) | (i < 0 ? 0xFF : 0))) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003950 SDValue T = BuildSplatI(i, SplatSize, MVT::v16i8, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00003951 return BuildVSLDOI(T, T, 1, Op.getValueType(), DAG, dl);
Chris Lattnerdbce85d2006-04-17 18:09:22 +00003952 }
Bob Wilsonf2950b02009-03-03 19:26:27 +00003953 // t = vsplti c, result = vsldoi t, t, 2
Eli Friedmane3837012010-08-02 00:18:19 +00003954 if (SextVal == ((i << 16) | (i < 0 ? 0xFFFF : 0))) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003955 SDValue T = BuildSplatI(i, SplatSize, MVT::v16i8, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00003956 return BuildVSLDOI(T, T, 2, Op.getValueType(), DAG, dl);
Chris Lattnerf1b47082006-04-14 05:19:18 +00003957 }
Bob Wilsonf2950b02009-03-03 19:26:27 +00003958 // t = vsplti c, result = vsldoi t, t, 3
Eli Friedmane3837012010-08-02 00:18:19 +00003959 if (SextVal == ((i << 24) | (i < 0 ? 0xFFFFFF : 0))) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003960 SDValue T = BuildSplatI(i, SplatSize, MVT::v16i8, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00003961 return BuildVSLDOI(T, T, 3, Op.getValueType(), DAG, dl);
3962 }
3963 }
3964
3965 // Three instruction sequences.
3966
3967 // Odd, in range [17,31]: (vsplti C)-(vsplti -16).
3968 if (SextVal >= 0 && SextVal <= 31) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003969 SDValue LHS = BuildSplatI(SextVal-16, SplatSize, MVT::Other, DAG, dl);
3970 SDValue RHS = BuildSplatI(-16, SplatSize, MVT::Other, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00003971 LHS = DAG.getNode(ISD::SUB, dl, LHS.getValueType(), LHS, RHS);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003972 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), LHS);
Bob Wilsonf2950b02009-03-03 19:26:27 +00003973 }
3974 // Odd, in range [-31,-17]: (vsplti C)+(vsplti -16).
3975 if (SextVal >= -31 && SextVal <= 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003976 SDValue LHS = BuildSplatI(SextVal+16, SplatSize, MVT::Other, DAG, dl);
3977 SDValue RHS = BuildSplatI(-16, SplatSize, MVT::Other, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00003978 LHS = DAG.getNode(ISD::ADD, dl, LHS.getValueType(), LHS, RHS);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003979 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), LHS);
Chris Lattnerf1b47082006-04-14 05:19:18 +00003980 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003981
Dan Gohman475871a2008-07-27 21:46:04 +00003982 return SDValue();
Chris Lattnerf1b47082006-04-14 05:19:18 +00003983}
3984
Chris Lattner59138102006-04-17 05:28:54 +00003985/// GeneratePerfectShuffle - Given an entry in the perfect-shuffle table, emit
3986/// the specified operations to build the shuffle.
Dan Gohman475871a2008-07-27 21:46:04 +00003987static SDValue GeneratePerfectShuffle(unsigned PFEntry, SDValue LHS,
Scott Michelfdc40a02009-02-17 22:15:04 +00003988 SDValue RHS, SelectionDAG &DAG,
Dale Johannesened2eee62009-02-06 01:31:28 +00003989 DebugLoc dl) {
Chris Lattner59138102006-04-17 05:28:54 +00003990 unsigned OpNum = (PFEntry >> 26) & 0x0F;
Bill Wendling77959322008-09-17 00:30:57 +00003991 unsigned LHSID = (PFEntry >> 13) & ((1 << 13)-1);
Chris Lattner59138102006-04-17 05:28:54 +00003992 unsigned RHSID = (PFEntry >> 0) & ((1 << 13)-1);
Scott Michelfdc40a02009-02-17 22:15:04 +00003993
Chris Lattner59138102006-04-17 05:28:54 +00003994 enum {
Chris Lattner00402c72006-05-16 04:20:24 +00003995 OP_COPY = 0, // Copy, used for things like <u,u,u,3> to say it is <0,1,2,3>
Chris Lattner59138102006-04-17 05:28:54 +00003996 OP_VMRGHW,
3997 OP_VMRGLW,
3998 OP_VSPLTISW0,
3999 OP_VSPLTISW1,
4000 OP_VSPLTISW2,
4001 OP_VSPLTISW3,
4002 OP_VSLDOI4,
4003 OP_VSLDOI8,
Chris Lattnerd74ea2b2006-05-24 17:04:05 +00004004 OP_VSLDOI12
Chris Lattner59138102006-04-17 05:28:54 +00004005 };
Scott Michelfdc40a02009-02-17 22:15:04 +00004006
Chris Lattner59138102006-04-17 05:28:54 +00004007 if (OpNum == OP_COPY) {
4008 if (LHSID == (1*9+2)*9+3) return LHS;
4009 assert(LHSID == ((4*9+5)*9+6)*9+7 && "Illegal OP_COPY!");
4010 return RHS;
4011 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004012
Dan Gohman475871a2008-07-27 21:46:04 +00004013 SDValue OpLHS, OpRHS;
Dale Johannesened2eee62009-02-06 01:31:28 +00004014 OpLHS = GeneratePerfectShuffle(PerfectShuffleTable[LHSID], LHS, RHS, DAG, dl);
4015 OpRHS = GeneratePerfectShuffle(PerfectShuffleTable[RHSID], LHS, RHS, DAG, dl);
Scott Michelfdc40a02009-02-17 22:15:04 +00004016
Nate Begeman9008ca62009-04-27 18:41:29 +00004017 int ShufIdxs[16];
Chris Lattner59138102006-04-17 05:28:54 +00004018 switch (OpNum) {
Torok Edwinc23197a2009-07-14 16:55:14 +00004019 default: llvm_unreachable("Unknown i32 permute!");
Chris Lattner59138102006-04-17 05:28:54 +00004020 case OP_VMRGHW:
4021 ShufIdxs[ 0] = 0; ShufIdxs[ 1] = 1; ShufIdxs[ 2] = 2; ShufIdxs[ 3] = 3;
4022 ShufIdxs[ 4] = 16; ShufIdxs[ 5] = 17; ShufIdxs[ 6] = 18; ShufIdxs[ 7] = 19;
4023 ShufIdxs[ 8] = 4; ShufIdxs[ 9] = 5; ShufIdxs[10] = 6; ShufIdxs[11] = 7;
4024 ShufIdxs[12] = 20; ShufIdxs[13] = 21; ShufIdxs[14] = 22; ShufIdxs[15] = 23;
4025 break;
4026 case OP_VMRGLW:
4027 ShufIdxs[ 0] = 8; ShufIdxs[ 1] = 9; ShufIdxs[ 2] = 10; ShufIdxs[ 3] = 11;
4028 ShufIdxs[ 4] = 24; ShufIdxs[ 5] = 25; ShufIdxs[ 6] = 26; ShufIdxs[ 7] = 27;
4029 ShufIdxs[ 8] = 12; ShufIdxs[ 9] = 13; ShufIdxs[10] = 14; ShufIdxs[11] = 15;
4030 ShufIdxs[12] = 28; ShufIdxs[13] = 29; ShufIdxs[14] = 30; ShufIdxs[15] = 31;
4031 break;
4032 case OP_VSPLTISW0:
4033 for (unsigned i = 0; i != 16; ++i)
4034 ShufIdxs[i] = (i&3)+0;
4035 break;
4036 case OP_VSPLTISW1:
4037 for (unsigned i = 0; i != 16; ++i)
4038 ShufIdxs[i] = (i&3)+4;
4039 break;
4040 case OP_VSPLTISW2:
4041 for (unsigned i = 0; i != 16; ++i)
4042 ShufIdxs[i] = (i&3)+8;
4043 break;
4044 case OP_VSPLTISW3:
4045 for (unsigned i = 0; i != 16; ++i)
4046 ShufIdxs[i] = (i&3)+12;
4047 break;
4048 case OP_VSLDOI4:
Dale Johannesened2eee62009-02-06 01:31:28 +00004049 return BuildVSLDOI(OpLHS, OpRHS, 4, OpLHS.getValueType(), DAG, dl);
Chris Lattner59138102006-04-17 05:28:54 +00004050 case OP_VSLDOI8:
Dale Johannesened2eee62009-02-06 01:31:28 +00004051 return BuildVSLDOI(OpLHS, OpRHS, 8, OpLHS.getValueType(), DAG, dl);
Chris Lattner59138102006-04-17 05:28:54 +00004052 case OP_VSLDOI12:
Dale Johannesened2eee62009-02-06 01:31:28 +00004053 return BuildVSLDOI(OpLHS, OpRHS, 12, OpLHS.getValueType(), DAG, dl);
Chris Lattner59138102006-04-17 05:28:54 +00004054 }
Owen Andersone50ed302009-08-10 22:56:29 +00004055 EVT VT = OpLHS.getValueType();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004056 OpLHS = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, OpLHS);
4057 OpRHS = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, OpRHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00004058 SDValue T = DAG.getVectorShuffle(MVT::v16i8, dl, OpLHS, OpRHS, ShufIdxs);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004059 return DAG.getNode(ISD::BITCAST, dl, VT, T);
Chris Lattner59138102006-04-17 05:28:54 +00004060}
4061
Chris Lattnerf1b47082006-04-14 05:19:18 +00004062/// LowerVECTOR_SHUFFLE - Return the code we lower for VECTOR_SHUFFLE. If this
4063/// is a shuffle we can handle in a single instruction, return it. Otherwise,
4064/// return the code it can be lowered into. Worst case, it can always be
4065/// lowered into a vperm.
Scott Michelfdc40a02009-02-17 22:15:04 +00004066SDValue PPCTargetLowering::LowerVECTOR_SHUFFLE(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00004067 SelectionDAG &DAG) const {
Dale Johannesened2eee62009-02-06 01:31:28 +00004068 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00004069 SDValue V1 = Op.getOperand(0);
4070 SDValue V2 = Op.getOperand(1);
Nate Begeman9008ca62009-04-27 18:41:29 +00004071 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Owen Andersone50ed302009-08-10 22:56:29 +00004072 EVT VT = Op.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00004073
Chris Lattnerf1b47082006-04-14 05:19:18 +00004074 // Cases that are handled by instructions that take permute immediates
4075 // (such as vsplt*) should be left as VECTOR_SHUFFLE nodes so they can be
4076 // selected by the instruction selector.
4077 if (V2.getOpcode() == ISD::UNDEF) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004078 if (PPC::isSplatShuffleMask(SVOp, 1) ||
4079 PPC::isSplatShuffleMask(SVOp, 2) ||
4080 PPC::isSplatShuffleMask(SVOp, 4) ||
4081 PPC::isVPKUWUMShuffleMask(SVOp, true) ||
4082 PPC::isVPKUHUMShuffleMask(SVOp, true) ||
4083 PPC::isVSLDOIShuffleMask(SVOp, true) != -1 ||
4084 PPC::isVMRGLShuffleMask(SVOp, 1, true) ||
4085 PPC::isVMRGLShuffleMask(SVOp, 2, true) ||
4086 PPC::isVMRGLShuffleMask(SVOp, 4, true) ||
4087 PPC::isVMRGHShuffleMask(SVOp, 1, true) ||
4088 PPC::isVMRGHShuffleMask(SVOp, 2, true) ||
4089 PPC::isVMRGHShuffleMask(SVOp, 4, true)) {
Chris Lattnerf1b47082006-04-14 05:19:18 +00004090 return Op;
4091 }
4092 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004093
Chris Lattnerf1b47082006-04-14 05:19:18 +00004094 // Altivec has a variety of "shuffle immediates" that take two vector inputs
4095 // and produce a fixed permutation. If any of these match, do not lower to
4096 // VPERM.
Nate Begeman9008ca62009-04-27 18:41:29 +00004097 if (PPC::isVPKUWUMShuffleMask(SVOp, false) ||
4098 PPC::isVPKUHUMShuffleMask(SVOp, false) ||
4099 PPC::isVSLDOIShuffleMask(SVOp, false) != -1 ||
4100 PPC::isVMRGLShuffleMask(SVOp, 1, false) ||
4101 PPC::isVMRGLShuffleMask(SVOp, 2, false) ||
4102 PPC::isVMRGLShuffleMask(SVOp, 4, false) ||
4103 PPC::isVMRGHShuffleMask(SVOp, 1, false) ||
4104 PPC::isVMRGHShuffleMask(SVOp, 2, false) ||
4105 PPC::isVMRGHShuffleMask(SVOp, 4, false))
Chris Lattnerf1b47082006-04-14 05:19:18 +00004106 return Op;
Scott Michelfdc40a02009-02-17 22:15:04 +00004107
Chris Lattner59138102006-04-17 05:28:54 +00004108 // Check to see if this is a shuffle of 4-byte values. If so, we can use our
4109 // perfect shuffle table to emit an optimal matching sequence.
Nate Begeman9008ca62009-04-27 18:41:29 +00004110 SmallVector<int, 16> PermMask;
4111 SVOp->getMask(PermMask);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004112
Chris Lattner59138102006-04-17 05:28:54 +00004113 unsigned PFIndexes[4];
4114 bool isFourElementShuffle = true;
4115 for (unsigned i = 0; i != 4 && isFourElementShuffle; ++i) { // Element number
4116 unsigned EltNo = 8; // Start out undef.
4117 for (unsigned j = 0; j != 4; ++j) { // Intra-element byte.
Nate Begeman9008ca62009-04-27 18:41:29 +00004118 if (PermMask[i*4+j] < 0)
Chris Lattner59138102006-04-17 05:28:54 +00004119 continue; // Undef, ignore it.
Scott Michelfdc40a02009-02-17 22:15:04 +00004120
Nate Begeman9008ca62009-04-27 18:41:29 +00004121 unsigned ByteSource = PermMask[i*4+j];
Chris Lattner59138102006-04-17 05:28:54 +00004122 if ((ByteSource & 3) != j) {
4123 isFourElementShuffle = false;
4124 break;
4125 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004126
Chris Lattner59138102006-04-17 05:28:54 +00004127 if (EltNo == 8) {
4128 EltNo = ByteSource/4;
4129 } else if (EltNo != ByteSource/4) {
4130 isFourElementShuffle = false;
4131 break;
4132 }
4133 }
4134 PFIndexes[i] = EltNo;
4135 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004136
4137 // If this shuffle can be expressed as a shuffle of 4-byte elements, use the
Chris Lattner59138102006-04-17 05:28:54 +00004138 // perfect shuffle vector to determine if it is cost effective to do this as
4139 // discrete instructions, or whether we should use a vperm.
4140 if (isFourElementShuffle) {
4141 // Compute the index in the perfect shuffle table.
Scott Michelfdc40a02009-02-17 22:15:04 +00004142 unsigned PFTableIndex =
Chris Lattner59138102006-04-17 05:28:54 +00004143 PFIndexes[0]*9*9*9+PFIndexes[1]*9*9+PFIndexes[2]*9+PFIndexes[3];
Scott Michelfdc40a02009-02-17 22:15:04 +00004144
Chris Lattner59138102006-04-17 05:28:54 +00004145 unsigned PFEntry = PerfectShuffleTable[PFTableIndex];
4146 unsigned Cost = (PFEntry >> 30);
Scott Michelfdc40a02009-02-17 22:15:04 +00004147
Chris Lattner59138102006-04-17 05:28:54 +00004148 // Determining when to avoid vperm is tricky. Many things affect the cost
4149 // of vperm, particularly how many times the perm mask needs to be computed.
4150 // For example, if the perm mask can be hoisted out of a loop or is already
4151 // used (perhaps because there are multiple permutes with the same shuffle
4152 // mask?) the vperm has a cost of 1. OTOH, hoisting the permute mask out of
4153 // the loop requires an extra register.
4154 //
4155 // As a compromise, we only emit discrete instructions if the shuffle can be
Scott Michelfdc40a02009-02-17 22:15:04 +00004156 // generated in 3 or fewer operations. When we have loop information
Chris Lattner59138102006-04-17 05:28:54 +00004157 // available, if this block is within a loop, we should avoid using vperm
4158 // for 3-operation perms and use a constant pool load instead.
Scott Michelfdc40a02009-02-17 22:15:04 +00004159 if (Cost < 3)
Dale Johannesened2eee62009-02-06 01:31:28 +00004160 return GeneratePerfectShuffle(PFEntry, V1, V2, DAG, dl);
Chris Lattner59138102006-04-17 05:28:54 +00004161 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004162
Chris Lattnerf1b47082006-04-14 05:19:18 +00004163 // Lower this to a VPERM(V1, V2, V3) expression, where V3 is a constant
4164 // vector that will get spilled to the constant pool.
4165 if (V2.getOpcode() == ISD::UNDEF) V2 = V1;
Scott Michelfdc40a02009-02-17 22:15:04 +00004166
Chris Lattnerf1b47082006-04-14 05:19:18 +00004167 // The SHUFFLE_VECTOR mask is almost exactly what we want for vperm, except
4168 // that it is in input element units, not in bytes. Convert now.
Owen Andersone50ed302009-08-10 22:56:29 +00004169 EVT EltVT = V1.getValueType().getVectorElementType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00004170 unsigned BytesPerElement = EltVT.getSizeInBits()/8;
Scott Michelfdc40a02009-02-17 22:15:04 +00004171
Dan Gohman475871a2008-07-27 21:46:04 +00004172 SmallVector<SDValue, 16> ResultMask;
Nate Begeman9008ca62009-04-27 18:41:29 +00004173 for (unsigned i = 0, e = VT.getVectorNumElements(); i != e; ++i) {
4174 unsigned SrcElt = PermMask[i] < 0 ? 0 : PermMask[i];
Scott Michelfdc40a02009-02-17 22:15:04 +00004175
Chris Lattnerf1b47082006-04-14 05:19:18 +00004176 for (unsigned j = 0; j != BytesPerElement; ++j)
4177 ResultMask.push_back(DAG.getConstant(SrcElt*BytesPerElement+j,
Owen Anderson825b72b2009-08-11 20:47:22 +00004178 MVT::i32));
Chris Lattnerf1b47082006-04-14 05:19:18 +00004179 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004180
Owen Anderson825b72b2009-08-11 20:47:22 +00004181 SDValue VPermMask = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v16i8,
Evan Chenga87008d2009-02-25 22:49:59 +00004182 &ResultMask[0], ResultMask.size());
Dale Johannesened2eee62009-02-06 01:31:28 +00004183 return DAG.getNode(PPCISD::VPERM, dl, V1.getValueType(), V1, V2, VPermMask);
Chris Lattnerf1b47082006-04-14 05:19:18 +00004184}
4185
Chris Lattner90564f22006-04-18 17:59:36 +00004186/// getAltivecCompareInfo - Given an intrinsic, return false if it is not an
4187/// altivec comparison. If it is, return true and fill in Opc/isDot with
4188/// information about the intrinsic.
Dan Gohman475871a2008-07-27 21:46:04 +00004189static bool getAltivecCompareInfo(SDValue Intrin, int &CompareOpc,
Chris Lattner90564f22006-04-18 17:59:36 +00004190 bool &isDot) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004191 unsigned IntrinsicID =
4192 cast<ConstantSDNode>(Intrin.getOperand(0))->getZExtValue();
Chris Lattner90564f22006-04-18 17:59:36 +00004193 CompareOpc = -1;
4194 isDot = false;
4195 switch (IntrinsicID) {
4196 default: return false;
4197 // Comparison predicates.
Chris Lattner1a635d62006-04-14 06:01:58 +00004198 case Intrinsic::ppc_altivec_vcmpbfp_p: CompareOpc = 966; isDot = 1; break;
4199 case Intrinsic::ppc_altivec_vcmpeqfp_p: CompareOpc = 198; isDot = 1; break;
4200 case Intrinsic::ppc_altivec_vcmpequb_p: CompareOpc = 6; isDot = 1; break;
4201 case Intrinsic::ppc_altivec_vcmpequh_p: CompareOpc = 70; isDot = 1; break;
4202 case Intrinsic::ppc_altivec_vcmpequw_p: CompareOpc = 134; isDot = 1; break;
4203 case Intrinsic::ppc_altivec_vcmpgefp_p: CompareOpc = 454; isDot = 1; break;
4204 case Intrinsic::ppc_altivec_vcmpgtfp_p: CompareOpc = 710; isDot = 1; break;
4205 case Intrinsic::ppc_altivec_vcmpgtsb_p: CompareOpc = 774; isDot = 1; break;
4206 case Intrinsic::ppc_altivec_vcmpgtsh_p: CompareOpc = 838; isDot = 1; break;
4207 case Intrinsic::ppc_altivec_vcmpgtsw_p: CompareOpc = 902; isDot = 1; break;
4208 case Intrinsic::ppc_altivec_vcmpgtub_p: CompareOpc = 518; isDot = 1; break;
4209 case Intrinsic::ppc_altivec_vcmpgtuh_p: CompareOpc = 582; isDot = 1; break;
4210 case Intrinsic::ppc_altivec_vcmpgtuw_p: CompareOpc = 646; isDot = 1; break;
Scott Michelfdc40a02009-02-17 22:15:04 +00004211
Chris Lattner1a635d62006-04-14 06:01:58 +00004212 // Normal Comparisons.
4213 case Intrinsic::ppc_altivec_vcmpbfp: CompareOpc = 966; isDot = 0; break;
4214 case Intrinsic::ppc_altivec_vcmpeqfp: CompareOpc = 198; isDot = 0; break;
4215 case Intrinsic::ppc_altivec_vcmpequb: CompareOpc = 6; isDot = 0; break;
4216 case Intrinsic::ppc_altivec_vcmpequh: CompareOpc = 70; isDot = 0; break;
4217 case Intrinsic::ppc_altivec_vcmpequw: CompareOpc = 134; isDot = 0; break;
4218 case Intrinsic::ppc_altivec_vcmpgefp: CompareOpc = 454; isDot = 0; break;
4219 case Intrinsic::ppc_altivec_vcmpgtfp: CompareOpc = 710; isDot = 0; break;
4220 case Intrinsic::ppc_altivec_vcmpgtsb: CompareOpc = 774; isDot = 0; break;
4221 case Intrinsic::ppc_altivec_vcmpgtsh: CompareOpc = 838; isDot = 0; break;
4222 case Intrinsic::ppc_altivec_vcmpgtsw: CompareOpc = 902; isDot = 0; break;
4223 case Intrinsic::ppc_altivec_vcmpgtub: CompareOpc = 518; isDot = 0; break;
4224 case Intrinsic::ppc_altivec_vcmpgtuh: CompareOpc = 582; isDot = 0; break;
4225 case Intrinsic::ppc_altivec_vcmpgtuw: CompareOpc = 646; isDot = 0; break;
4226 }
Chris Lattner90564f22006-04-18 17:59:36 +00004227 return true;
4228}
4229
4230/// LowerINTRINSIC_WO_CHAIN - If this is an intrinsic that we want to custom
4231/// lower, do it, otherwise return null.
Scott Michelfdc40a02009-02-17 22:15:04 +00004232SDValue PPCTargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00004233 SelectionDAG &DAG) const {
Chris Lattner90564f22006-04-18 17:59:36 +00004234 // If this is a lowered altivec predicate compare, CompareOpc is set to the
4235 // opcode number of the comparison.
Dale Johannesen3484c092009-02-05 22:07:54 +00004236 DebugLoc dl = Op.getDebugLoc();
Chris Lattner90564f22006-04-18 17:59:36 +00004237 int CompareOpc;
4238 bool isDot;
4239 if (!getAltivecCompareInfo(Op, CompareOpc, isDot))
Dan Gohman475871a2008-07-27 21:46:04 +00004240 return SDValue(); // Don't custom lower most intrinsics.
Scott Michelfdc40a02009-02-17 22:15:04 +00004241
Chris Lattner90564f22006-04-18 17:59:36 +00004242 // If this is a non-dot comparison, make the VCMP node and we are done.
Chris Lattner1a635d62006-04-14 06:01:58 +00004243 if (!isDot) {
Dale Johannesen3484c092009-02-05 22:07:54 +00004244 SDValue Tmp = DAG.getNode(PPCISD::VCMP, dl, Op.getOperand(2).getValueType(),
Chris Lattner149add02010-03-14 22:44:11 +00004245 Op.getOperand(1), Op.getOperand(2),
4246 DAG.getConstant(CompareOpc, MVT::i32));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004247 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Tmp);
Chris Lattner1a635d62006-04-14 06:01:58 +00004248 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004249
Chris Lattner1a635d62006-04-14 06:01:58 +00004250 // Create the PPCISD altivec 'dot' comparison node.
Dan Gohman475871a2008-07-27 21:46:04 +00004251 SDValue Ops[] = {
Chris Lattner79e490a2006-08-11 17:18:05 +00004252 Op.getOperand(2), // LHS
4253 Op.getOperand(3), // RHS
Owen Anderson825b72b2009-08-11 20:47:22 +00004254 DAG.getConstant(CompareOpc, MVT::i32)
Chris Lattner79e490a2006-08-11 17:18:05 +00004255 };
Owen Andersone50ed302009-08-10 22:56:29 +00004256 std::vector<EVT> VTs;
Chris Lattner1a635d62006-04-14 06:01:58 +00004257 VTs.push_back(Op.getOperand(2).getValueType());
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00004258 VTs.push_back(MVT::Glue);
Dale Johannesen3484c092009-02-05 22:07:54 +00004259 SDValue CompNode = DAG.getNode(PPCISD::VCMPo, dl, VTs, Ops, 3);
Scott Michelfdc40a02009-02-17 22:15:04 +00004260
Chris Lattner1a635d62006-04-14 06:01:58 +00004261 // Now that we have the comparison, emit a copy from the CR to a GPR.
4262 // This is flagged to the above dot comparison.
Owen Anderson825b72b2009-08-11 20:47:22 +00004263 SDValue Flags = DAG.getNode(PPCISD::MFCR, dl, MVT::i32,
4264 DAG.getRegister(PPC::CR6, MVT::i32),
Scott Michelfdc40a02009-02-17 22:15:04 +00004265 CompNode.getValue(1));
4266
Chris Lattner1a635d62006-04-14 06:01:58 +00004267 // Unpack the result based on how the target uses it.
4268 unsigned BitNo; // Bit # of CR6.
4269 bool InvertBit; // Invert result?
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004270 switch (cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue()) {
Chris Lattner1a635d62006-04-14 06:01:58 +00004271 default: // Can't happen, don't crash on invalid number though.
4272 case 0: // Return the value of the EQ bit of CR6.
4273 BitNo = 0; InvertBit = false;
4274 break;
4275 case 1: // Return the inverted value of the EQ bit of CR6.
4276 BitNo = 0; InvertBit = true;
4277 break;
4278 case 2: // Return the value of the LT bit of CR6.
4279 BitNo = 2; InvertBit = false;
4280 break;
4281 case 3: // Return the inverted value of the LT bit of CR6.
4282 BitNo = 2; InvertBit = true;
4283 break;
4284 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004285
Chris Lattner1a635d62006-04-14 06:01:58 +00004286 // Shift the bit into the low position.
Owen Anderson825b72b2009-08-11 20:47:22 +00004287 Flags = DAG.getNode(ISD::SRL, dl, MVT::i32, Flags,
4288 DAG.getConstant(8-(3-BitNo), MVT::i32));
Chris Lattner1a635d62006-04-14 06:01:58 +00004289 // Isolate the bit.
Owen Anderson825b72b2009-08-11 20:47:22 +00004290 Flags = DAG.getNode(ISD::AND, dl, MVT::i32, Flags,
4291 DAG.getConstant(1, MVT::i32));
Scott Michelfdc40a02009-02-17 22:15:04 +00004292
Chris Lattner1a635d62006-04-14 06:01:58 +00004293 // If we are supposed to, toggle the bit.
4294 if (InvertBit)
Owen Anderson825b72b2009-08-11 20:47:22 +00004295 Flags = DAG.getNode(ISD::XOR, dl, MVT::i32, Flags,
4296 DAG.getConstant(1, MVT::i32));
Chris Lattner1a635d62006-04-14 06:01:58 +00004297 return Flags;
4298}
4299
Scott Michelfdc40a02009-02-17 22:15:04 +00004300SDValue PPCTargetLowering::LowerSCALAR_TO_VECTOR(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00004301 SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004302 DebugLoc dl = Op.getDebugLoc();
Chris Lattner1a635d62006-04-14 06:01:58 +00004303 // Create a stack slot that is 16-byte aligned.
4304 MachineFrameInfo *FrameInfo = DAG.getMachineFunction().getFrameInfo();
David Greene3f2bf852009-11-12 20:49:22 +00004305 int FrameIdx = FrameInfo->CreateStackObject(16, 16, false);
Dale Johannesen08673d22010-05-03 22:59:34 +00004306 EVT PtrVT = getPointerTy();
Dan Gohman475871a2008-07-27 21:46:04 +00004307 SDValue FIdx = DAG.getFrameIndex(FrameIdx, PtrVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00004308
Chris Lattner1a635d62006-04-14 06:01:58 +00004309 // Store the input value into Value#0 of the stack slot.
Dale Johannesen33c960f2009-02-04 20:06:27 +00004310 SDValue Store = DAG.getStore(DAG.getEntryNode(), dl,
Chris Lattner6229d0a2010-09-21 18:41:36 +00004311 Op.getOperand(0), FIdx, MachinePointerInfo(),
David Greene534502d12010-02-15 16:56:53 +00004312 false, false, 0);
Chris Lattner1a635d62006-04-14 06:01:58 +00004313 // Load it out.
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00004314 return DAG.getLoad(Op.getValueType(), dl, Store, FIdx, MachinePointerInfo(),
David Greene534502d12010-02-15 16:56:53 +00004315 false, false, 0);
Chris Lattner1a635d62006-04-14 06:01:58 +00004316}
4317
Dan Gohmand858e902010-04-17 15:26:15 +00004318SDValue PPCTargetLowering::LowerMUL(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesened2eee62009-02-06 01:31:28 +00004319 DebugLoc dl = Op.getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00004320 if (Op.getValueType() == MVT::v4i32) {
Dan Gohman475871a2008-07-27 21:46:04 +00004321 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00004322
Owen Anderson825b72b2009-08-11 20:47:22 +00004323 SDValue Zero = BuildSplatI( 0, 1, MVT::v4i32, DAG, dl);
4324 SDValue Neg16 = BuildSplatI(-16, 4, MVT::v4i32, DAG, dl);//+16 as shift amt.
Scott Michelfdc40a02009-02-17 22:15:04 +00004325
Dan Gohman475871a2008-07-27 21:46:04 +00004326 SDValue RHSSwap = // = vrlw RHS, 16
Dale Johannesened2eee62009-02-06 01:31:28 +00004327 BuildIntrinsicOp(Intrinsic::ppc_altivec_vrlw, RHS, Neg16, DAG, dl);
Scott Michelfdc40a02009-02-17 22:15:04 +00004328
Chris Lattner72dd9bd2006-04-18 03:43:48 +00004329 // Shrinkify inputs to v8i16.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004330 LHS = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, LHS);
4331 RHS = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, RHS);
4332 RHSSwap = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, RHSSwap);
Scott Michelfdc40a02009-02-17 22:15:04 +00004333
Chris Lattner72dd9bd2006-04-18 03:43:48 +00004334 // Low parts multiplied together, generating 32-bit results (we ignore the
4335 // top parts).
Dan Gohman475871a2008-07-27 21:46:04 +00004336 SDValue LoProd = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmulouh,
Owen Anderson825b72b2009-08-11 20:47:22 +00004337 LHS, RHS, DAG, dl, MVT::v4i32);
Scott Michelfdc40a02009-02-17 22:15:04 +00004338
Dan Gohman475871a2008-07-27 21:46:04 +00004339 SDValue HiProd = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmsumuhm,
Owen Anderson825b72b2009-08-11 20:47:22 +00004340 LHS, RHSSwap, Zero, DAG, dl, MVT::v4i32);
Chris Lattner72dd9bd2006-04-18 03:43:48 +00004341 // Shift the high parts up 16 bits.
Scott Michelfdc40a02009-02-17 22:15:04 +00004342 HiProd = BuildIntrinsicOp(Intrinsic::ppc_altivec_vslw, HiProd,
Dale Johannesened2eee62009-02-06 01:31:28 +00004343 Neg16, DAG, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00004344 return DAG.getNode(ISD::ADD, dl, MVT::v4i32, LoProd, HiProd);
4345 } else if (Op.getValueType() == MVT::v8i16) {
Dan Gohman475871a2008-07-27 21:46:04 +00004346 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00004347
Owen Anderson825b72b2009-08-11 20:47:22 +00004348 SDValue Zero = BuildSplatI(0, 1, MVT::v8i16, DAG, dl);
Chris Lattner72dd9bd2006-04-18 03:43:48 +00004349
Chris Lattnercea2aa72006-04-18 04:28:57 +00004350 return BuildIntrinsicOp(Intrinsic::ppc_altivec_vmladduhm,
Dale Johannesened2eee62009-02-06 01:31:28 +00004351 LHS, RHS, Zero, DAG, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00004352 } else if (Op.getValueType() == MVT::v16i8) {
Dan Gohman475871a2008-07-27 21:46:04 +00004353 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00004354
Chris Lattner19a81522006-04-18 03:57:35 +00004355 // Multiply the even 8-bit parts, producing 16-bit sums.
Dan Gohman475871a2008-07-27 21:46:04 +00004356 SDValue EvenParts = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmuleub,
Owen Anderson825b72b2009-08-11 20:47:22 +00004357 LHS, RHS, DAG, dl, MVT::v8i16);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004358 EvenParts = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, EvenParts);
Scott Michelfdc40a02009-02-17 22:15:04 +00004359
Chris Lattner19a81522006-04-18 03:57:35 +00004360 // Multiply the odd 8-bit parts, producing 16-bit sums.
Dan Gohman475871a2008-07-27 21:46:04 +00004361 SDValue OddParts = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmuloub,
Owen Anderson825b72b2009-08-11 20:47:22 +00004362 LHS, RHS, DAG, dl, MVT::v8i16);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004363 OddParts = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, OddParts);
Scott Michelfdc40a02009-02-17 22:15:04 +00004364
Chris Lattner19a81522006-04-18 03:57:35 +00004365 // Merge the results together.
Nate Begeman9008ca62009-04-27 18:41:29 +00004366 int Ops[16];
Chris Lattner19a81522006-04-18 03:57:35 +00004367 for (unsigned i = 0; i != 8; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004368 Ops[i*2 ] = 2*i+1;
4369 Ops[i*2+1] = 2*i+1+16;
Chris Lattner19a81522006-04-18 03:57:35 +00004370 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004371 return DAG.getVectorShuffle(MVT::v16i8, dl, EvenParts, OddParts, Ops);
Chris Lattner72dd9bd2006-04-18 03:43:48 +00004372 } else {
Torok Edwinc23197a2009-07-14 16:55:14 +00004373 llvm_unreachable("Unknown mul to lower!");
Chris Lattner72dd9bd2006-04-18 03:43:48 +00004374 }
Chris Lattnere7c768e2006-04-18 03:24:30 +00004375}
4376
Chris Lattnere4bc9ea2005-08-26 00:52:45 +00004377/// LowerOperation - Provide custom lowering hooks for some operations.
4378///
Dan Gohmand858e902010-04-17 15:26:15 +00004379SDValue PPCTargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) const {
Chris Lattnere4bc9ea2005-08-26 00:52:45 +00004380 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00004381 default: llvm_unreachable("Wasn't expecting to be able to lower this!");
Chris Lattner1a635d62006-04-14 06:01:58 +00004382 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
Bob Wilson3d90dbe2009-11-04 21:31:18 +00004383 case ISD::BlockAddress: return LowerBlockAddress(Op, DAG);
Chris Lattner1a635d62006-04-14 06:01:58 +00004384 case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG);
Chris Lattner1e61e692010-11-15 02:46:57 +00004385 case ISD::GlobalTLSAddress: llvm_unreachable("TLS not implemented for PPC");
Nate Begeman37efe672006-04-22 18:53:45 +00004386 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
Chris Lattner1a635d62006-04-14 06:01:58 +00004387 case ISD::SETCC: return LowerSETCC(Op, DAG);
Bill Wendling77959322008-09-17 00:30:57 +00004388 case ISD::TRAMPOLINE: return LowerTRAMPOLINE(Op, DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00004389 case ISD::VASTART:
Dan Gohman1e93df62010-04-17 14:41:14 +00004390 return LowerVASTART(Op, DAG, PPCSubTarget);
Scott Michelfdc40a02009-02-17 22:15:04 +00004391
4392 case ISD::VAARG:
Dan Gohman1e93df62010-04-17 14:41:14 +00004393 return LowerVAARG(Op, DAG, PPCSubTarget);
Nicolas Geoffray01119992007-04-03 13:59:52 +00004394
Jim Laskeyefc7e522006-12-04 22:04:42 +00004395 case ISD::STACKRESTORE: return LowerSTACKRESTORE(Op, DAG, PPCSubTarget);
Chris Lattner9f0bc652007-02-25 05:34:32 +00004396 case ISD::DYNAMIC_STACKALLOC:
4397 return LowerDYNAMIC_STACKALLOC(Op, DAG, PPCSubTarget);
Evan Cheng54fc97d2008-04-19 01:30:48 +00004398
Chris Lattner1a635d62006-04-14 06:01:58 +00004399 case ISD::SELECT_CC: return LowerSELECT_CC(Op, DAG);
Dale Johannesen4c9369d2009-06-04 20:53:52 +00004400 case ISD::FP_TO_UINT:
4401 case ISD::FP_TO_SINT: return LowerFP_TO_INT(Op, DAG,
Dale Johannesen3484c092009-02-05 22:07:54 +00004402 Op.getDebugLoc());
Chris Lattner1a635d62006-04-14 06:01:58 +00004403 case ISD::SINT_TO_FP: return LowerSINT_TO_FP(Op, DAG);
Dan Gohman1a024862008-01-31 00:41:03 +00004404 case ISD::FLT_ROUNDS_: return LowerFLT_ROUNDS_(Op, DAG);
Chris Lattnerecfe55e2006-03-22 05:30:33 +00004405
Chris Lattner1a635d62006-04-14 06:01:58 +00004406 // Lower 64-bit shifts.
Chris Lattner3fe6c1d2006-09-20 03:47:40 +00004407 case ISD::SHL_PARTS: return LowerSHL_PARTS(Op, DAG);
4408 case ISD::SRL_PARTS: return LowerSRL_PARTS(Op, DAG);
4409 case ISD::SRA_PARTS: return LowerSRA_PARTS(Op, DAG);
Chris Lattnerecfe55e2006-03-22 05:30:33 +00004410
Chris Lattner1a635d62006-04-14 06:01:58 +00004411 // Vector-related lowering.
4412 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG);
4413 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
4414 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG);
4415 case ISD::SCALAR_TO_VECTOR: return LowerSCALAR_TO_VECTOR(Op, DAG);
Chris Lattnere7c768e2006-04-18 03:24:30 +00004416 case ISD::MUL: return LowerMUL(Op, DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00004417
Chris Lattner3fc027d2007-12-08 06:59:59 +00004418 // Frame & Return address.
4419 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG);
Nicolas Geoffray43c6e7c2007-03-01 13:11:38 +00004420 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Chris Lattnerbc11c342005-08-31 20:23:54 +00004421 }
Dan Gohman475871a2008-07-27 21:46:04 +00004422 return SDValue();
Chris Lattnere4bc9ea2005-08-26 00:52:45 +00004423}
4424
Duncan Sands1607f052008-12-01 11:39:25 +00004425void PPCTargetLowering::ReplaceNodeResults(SDNode *N,
4426 SmallVectorImpl<SDValue>&Results,
Dan Gohmand858e902010-04-17 15:26:15 +00004427 SelectionDAG &DAG) const {
Dale Johannesen3484c092009-02-05 22:07:54 +00004428 DebugLoc dl = N->getDebugLoc();
Chris Lattner1f873002007-11-28 18:44:47 +00004429 switch (N->getOpcode()) {
Duncan Sands57760d92008-10-28 15:00:32 +00004430 default:
Duncan Sands1607f052008-12-01 11:39:25 +00004431 assert(false && "Do not know how to custom type legalize this operation!");
4432 return;
4433 case ISD::FP_ROUND_INREG: {
Owen Anderson825b72b2009-08-11 20:47:22 +00004434 assert(N->getValueType(0) == MVT::ppcf128);
4435 assert(N->getOperand(0).getValueType() == MVT::ppcf128);
Scott Michelfdc40a02009-02-17 22:15:04 +00004436 SDValue Lo = DAG.getNode(ISD::EXTRACT_ELEMENT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004437 MVT::f64, N->getOperand(0),
Duncan Sands1607f052008-12-01 11:39:25 +00004438 DAG.getIntPtrConstant(0));
Dale Johannesen3484c092009-02-05 22:07:54 +00004439 SDValue Hi = DAG.getNode(ISD::EXTRACT_ELEMENT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004440 MVT::f64, N->getOperand(0),
Duncan Sands1607f052008-12-01 11:39:25 +00004441 DAG.getIntPtrConstant(1));
4442
4443 // This sequence changes FPSCR to do round-to-zero, adds the two halves
4444 // of the long double, and puts FPSCR back the way it was. We do not
4445 // actually model FPSCR.
Owen Andersone50ed302009-08-10 22:56:29 +00004446 std::vector<EVT> NodeTys;
Duncan Sands1607f052008-12-01 11:39:25 +00004447 SDValue Ops[4], Result, MFFSreg, InFlag, FPreg;
4448
Owen Anderson825b72b2009-08-11 20:47:22 +00004449 NodeTys.push_back(MVT::f64); // Return register
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00004450 NodeTys.push_back(MVT::Glue); // Returns a flag for later insns
Dale Johannesen3484c092009-02-05 22:07:54 +00004451 Result = DAG.getNode(PPCISD::MFFS, dl, NodeTys, &InFlag, 0);
Duncan Sands1607f052008-12-01 11:39:25 +00004452 MFFSreg = Result.getValue(0);
4453 InFlag = Result.getValue(1);
4454
4455 NodeTys.clear();
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00004456 NodeTys.push_back(MVT::Glue); // Returns a flag
Owen Anderson825b72b2009-08-11 20:47:22 +00004457 Ops[0] = DAG.getConstant(31, MVT::i32);
Duncan Sands1607f052008-12-01 11:39:25 +00004458 Ops[1] = InFlag;
Dale Johannesen3484c092009-02-05 22:07:54 +00004459 Result = DAG.getNode(PPCISD::MTFSB1, dl, NodeTys, Ops, 2);
Duncan Sands1607f052008-12-01 11:39:25 +00004460 InFlag = Result.getValue(0);
4461
4462 NodeTys.clear();
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00004463 NodeTys.push_back(MVT::Glue); // Returns a flag
Owen Anderson825b72b2009-08-11 20:47:22 +00004464 Ops[0] = DAG.getConstant(30, MVT::i32);
Duncan Sands1607f052008-12-01 11:39:25 +00004465 Ops[1] = InFlag;
Dale Johannesen3484c092009-02-05 22:07:54 +00004466 Result = DAG.getNode(PPCISD::MTFSB0, dl, NodeTys, Ops, 2);
Duncan Sands1607f052008-12-01 11:39:25 +00004467 InFlag = Result.getValue(0);
4468
4469 NodeTys.clear();
Owen Anderson825b72b2009-08-11 20:47:22 +00004470 NodeTys.push_back(MVT::f64); // result of add
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00004471 NodeTys.push_back(MVT::Glue); // Returns a flag
Duncan Sands1607f052008-12-01 11:39:25 +00004472 Ops[0] = Lo;
4473 Ops[1] = Hi;
4474 Ops[2] = InFlag;
Dale Johannesen3484c092009-02-05 22:07:54 +00004475 Result = DAG.getNode(PPCISD::FADDRTZ, dl, NodeTys, Ops, 3);
Duncan Sands1607f052008-12-01 11:39:25 +00004476 FPreg = Result.getValue(0);
4477 InFlag = Result.getValue(1);
4478
4479 NodeTys.clear();
Owen Anderson825b72b2009-08-11 20:47:22 +00004480 NodeTys.push_back(MVT::f64);
4481 Ops[0] = DAG.getConstant(1, MVT::i32);
Duncan Sands1607f052008-12-01 11:39:25 +00004482 Ops[1] = MFFSreg;
4483 Ops[2] = FPreg;
4484 Ops[3] = InFlag;
Dale Johannesen3484c092009-02-05 22:07:54 +00004485 Result = DAG.getNode(PPCISD::MTFSF, dl, NodeTys, Ops, 4);
Duncan Sands1607f052008-12-01 11:39:25 +00004486 FPreg = Result.getValue(0);
4487
4488 // We know the low half is about to be thrown away, so just use something
4489 // convenient.
Owen Anderson825b72b2009-08-11 20:47:22 +00004490 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::ppcf128,
Dale Johannesen3484c092009-02-05 22:07:54 +00004491 FPreg, FPreg));
Duncan Sands1607f052008-12-01 11:39:25 +00004492 return;
Duncan Sandsa7360f02008-07-19 16:26:02 +00004493 }
Duncan Sands1607f052008-12-01 11:39:25 +00004494 case ISD::FP_TO_SINT:
Dale Johannesen4c9369d2009-06-04 20:53:52 +00004495 Results.push_back(LowerFP_TO_INT(SDValue(N, 0), DAG, dl));
Duncan Sands1607f052008-12-01 11:39:25 +00004496 return;
Chris Lattner1f873002007-11-28 18:44:47 +00004497 }
4498}
4499
4500
Chris Lattner1a635d62006-04-14 06:01:58 +00004501//===----------------------------------------------------------------------===//
4502// Other Lowering Code
4503//===----------------------------------------------------------------------===//
4504
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00004505MachineBasicBlock *
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004506PPCTargetLowering::EmitAtomicBinary(MachineInstr *MI, MachineBasicBlock *BB,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00004507 bool is64bit, unsigned BinOpcode) const {
Dale Johannesen0e55f062008-08-29 18:29:46 +00004508 // This also handles ATOMIC_SWAP, indicated by BinOpcode==0.
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004509 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
4510
4511 const BasicBlock *LLVM_BB = BB->getBasicBlock();
4512 MachineFunction *F = BB->getParent();
4513 MachineFunction::iterator It = BB;
4514 ++It;
4515
4516 unsigned dest = MI->getOperand(0).getReg();
4517 unsigned ptrA = MI->getOperand(1).getReg();
4518 unsigned ptrB = MI->getOperand(2).getReg();
4519 unsigned incr = MI->getOperand(3).getReg();
Dale Johannesen536a2f12009-02-13 02:27:39 +00004520 DebugLoc dl = MI->getDebugLoc();
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004521
4522 MachineBasicBlock *loopMBB = F->CreateMachineBasicBlock(LLVM_BB);
4523 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
4524 F->insert(It, loopMBB);
4525 F->insert(It, exitMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00004526 exitMBB->splice(exitMBB->begin(), BB,
4527 llvm::next(MachineBasicBlock::iterator(MI)),
4528 BB->end());
4529 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004530
4531 MachineRegisterInfo &RegInfo = F->getRegInfo();
Dale Johannesen0e55f062008-08-29 18:29:46 +00004532 unsigned TmpReg = (!BinOpcode) ? incr :
4533 RegInfo.createVirtualRegister(
Dale Johannesena619d012008-09-02 20:30:23 +00004534 is64bit ? (const TargetRegisterClass *) &PPC::G8RCRegClass :
4535 (const TargetRegisterClass *) &PPC::GPRCRegClass);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004536
4537 // thisMBB:
4538 // ...
4539 // fallthrough --> loopMBB
4540 BB->addSuccessor(loopMBB);
4541
4542 // loopMBB:
4543 // l[wd]arx dest, ptr
4544 // add r0, dest, incr
4545 // st[wd]cx. r0, ptr
4546 // bne- loopMBB
4547 // fallthrough --> exitMBB
4548 BB = loopMBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00004549 BuildMI(BB, dl, TII->get(is64bit ? PPC::LDARX : PPC::LWARX), dest)
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004550 .addReg(ptrA).addReg(ptrB);
Dale Johannesen0e55f062008-08-29 18:29:46 +00004551 if (BinOpcode)
Dale Johannesen536a2f12009-02-13 02:27:39 +00004552 BuildMI(BB, dl, TII->get(BinOpcode), TmpReg).addReg(incr).addReg(dest);
4553 BuildMI(BB, dl, TII->get(is64bit ? PPC::STDCX : PPC::STWCX))
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004554 .addReg(TmpReg).addReg(ptrA).addReg(ptrB);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004555 BuildMI(BB, dl, TII->get(PPC::BCC))
Scott Michelfdc40a02009-02-17 22:15:04 +00004556 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loopMBB);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004557 BB->addSuccessor(loopMBB);
4558 BB->addSuccessor(exitMBB);
4559
4560 // exitMBB:
4561 // ...
4562 BB = exitMBB;
4563 return BB;
4564}
4565
4566MachineBasicBlock *
Scott Michelfdc40a02009-02-17 22:15:04 +00004567PPCTargetLowering::EmitPartwordAtomicBinary(MachineInstr *MI,
Dale Johannesen97efa362008-08-28 17:53:09 +00004568 MachineBasicBlock *BB,
4569 bool is8bit, // operation
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00004570 unsigned BinOpcode) const {
Dale Johannesen0e55f062008-08-29 18:29:46 +00004571 // This also handles ATOMIC_SWAP, indicated by BinOpcode==0.
Dale Johannesen97efa362008-08-28 17:53:09 +00004572 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
4573 // In 64 bit mode we have to use 64 bits for addresses, even though the
4574 // lwarx/stwcx are 32 bits. With the 32-bit atomics we can use address
4575 // registers without caring whether they're 32 or 64, but here we're
4576 // doing actual arithmetic on the addresses.
4577 bool is64bit = PPCSubTarget.isPPC64();
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00004578 unsigned ZeroReg = is64bit ? PPC::X0 : PPC::R0;
Dale Johannesen97efa362008-08-28 17:53:09 +00004579
4580 const BasicBlock *LLVM_BB = BB->getBasicBlock();
4581 MachineFunction *F = BB->getParent();
4582 MachineFunction::iterator It = BB;
4583 ++It;
4584
4585 unsigned dest = MI->getOperand(0).getReg();
4586 unsigned ptrA = MI->getOperand(1).getReg();
4587 unsigned ptrB = MI->getOperand(2).getReg();
4588 unsigned incr = MI->getOperand(3).getReg();
Dale Johannesen536a2f12009-02-13 02:27:39 +00004589 DebugLoc dl = MI->getDebugLoc();
Dale Johannesen97efa362008-08-28 17:53:09 +00004590
4591 MachineBasicBlock *loopMBB = F->CreateMachineBasicBlock(LLVM_BB);
4592 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
4593 F->insert(It, loopMBB);
4594 F->insert(It, exitMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00004595 exitMBB->splice(exitMBB->begin(), BB,
4596 llvm::next(MachineBasicBlock::iterator(MI)),
4597 BB->end());
4598 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Dale Johannesen97efa362008-08-28 17:53:09 +00004599
4600 MachineRegisterInfo &RegInfo = F->getRegInfo();
Scott Michelfdc40a02009-02-17 22:15:04 +00004601 const TargetRegisterClass *RC =
Dale Johannesena619d012008-09-02 20:30:23 +00004602 is64bit ? (const TargetRegisterClass *) &PPC::G8RCRegClass :
4603 (const TargetRegisterClass *) &PPC::GPRCRegClass;
Dale Johannesen97efa362008-08-28 17:53:09 +00004604 unsigned PtrReg = RegInfo.createVirtualRegister(RC);
4605 unsigned Shift1Reg = RegInfo.createVirtualRegister(RC);
4606 unsigned ShiftReg = RegInfo.createVirtualRegister(RC);
4607 unsigned Incr2Reg = RegInfo.createVirtualRegister(RC);
4608 unsigned MaskReg = RegInfo.createVirtualRegister(RC);
4609 unsigned Mask2Reg = RegInfo.createVirtualRegister(RC);
4610 unsigned Mask3Reg = RegInfo.createVirtualRegister(RC);
4611 unsigned Tmp2Reg = RegInfo.createVirtualRegister(RC);
4612 unsigned Tmp3Reg = RegInfo.createVirtualRegister(RC);
4613 unsigned Tmp4Reg = RegInfo.createVirtualRegister(RC);
Dale Johannesen0e55f062008-08-29 18:29:46 +00004614 unsigned TmpDestReg = RegInfo.createVirtualRegister(RC);
Dale Johannesen97efa362008-08-28 17:53:09 +00004615 unsigned Ptr1Reg;
Dale Johannesen0e55f062008-08-29 18:29:46 +00004616 unsigned TmpReg = (!BinOpcode) ? Incr2Reg : RegInfo.createVirtualRegister(RC);
Dale Johannesen97efa362008-08-28 17:53:09 +00004617
4618 // thisMBB:
4619 // ...
4620 // fallthrough --> loopMBB
4621 BB->addSuccessor(loopMBB);
4622
4623 // The 4-byte load must be aligned, while a char or short may be
4624 // anywhere in the word. Hence all this nasty bookkeeping code.
4625 // add ptr1, ptrA, ptrB [copy if ptrA==0]
4626 // rlwinm shift1, ptr1, 3, 27, 28 [3, 27, 27]
Dale Johannesena619d012008-09-02 20:30:23 +00004627 // xori shift, shift1, 24 [16]
Dale Johannesen97efa362008-08-28 17:53:09 +00004628 // rlwinm ptr, ptr1, 0, 0, 29
4629 // slw incr2, incr, shift
4630 // li mask2, 255 [li mask3, 0; ori mask2, mask3, 65535]
4631 // slw mask, mask2, shift
4632 // loopMBB:
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004633 // lwarx tmpDest, ptr
Dale Johannesen0e55f062008-08-29 18:29:46 +00004634 // add tmp, tmpDest, incr2
4635 // andc tmp2, tmpDest, mask
Dale Johannesen97efa362008-08-28 17:53:09 +00004636 // and tmp3, tmp, mask
4637 // or tmp4, tmp3, tmp2
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004638 // stwcx. tmp4, ptr
Dale Johannesen97efa362008-08-28 17:53:09 +00004639 // bne- loopMBB
4640 // fallthrough --> exitMBB
Dale Johannesen0e55f062008-08-29 18:29:46 +00004641 // srw dest, tmpDest, shift
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00004642 if (ptrA != ZeroReg) {
Dale Johannesen97efa362008-08-28 17:53:09 +00004643 Ptr1Reg = RegInfo.createVirtualRegister(RC);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004644 BuildMI(BB, dl, TII->get(is64bit ? PPC::ADD8 : PPC::ADD4), Ptr1Reg)
Dale Johannesen97efa362008-08-28 17:53:09 +00004645 .addReg(ptrA).addReg(ptrB);
4646 } else {
4647 Ptr1Reg = ptrB;
4648 }
Dale Johannesen536a2f12009-02-13 02:27:39 +00004649 BuildMI(BB, dl, TII->get(PPC::RLWINM), Shift1Reg).addReg(Ptr1Reg)
Dale Johannesen97efa362008-08-28 17:53:09 +00004650 .addImm(3).addImm(27).addImm(is8bit ? 28 : 27);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004651 BuildMI(BB, dl, TII->get(is64bit ? PPC::XORI8 : PPC::XORI), ShiftReg)
Dale Johannesen97efa362008-08-28 17:53:09 +00004652 .addReg(Shift1Reg).addImm(is8bit ? 24 : 16);
4653 if (is64bit)
Dale Johannesen536a2f12009-02-13 02:27:39 +00004654 BuildMI(BB, dl, TII->get(PPC::RLDICR), PtrReg)
Dale Johannesen97efa362008-08-28 17:53:09 +00004655 .addReg(Ptr1Reg).addImm(0).addImm(61);
4656 else
Dale Johannesen536a2f12009-02-13 02:27:39 +00004657 BuildMI(BB, dl, TII->get(PPC::RLWINM), PtrReg)
Dale Johannesen97efa362008-08-28 17:53:09 +00004658 .addReg(Ptr1Reg).addImm(0).addImm(0).addImm(29);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004659 BuildMI(BB, dl, TII->get(PPC::SLW), Incr2Reg)
Dale Johannesen97efa362008-08-28 17:53:09 +00004660 .addReg(incr).addReg(ShiftReg);
4661 if (is8bit)
Dale Johannesen536a2f12009-02-13 02:27:39 +00004662 BuildMI(BB, dl, TII->get(PPC::LI), Mask2Reg).addImm(255);
Dale Johannesen97efa362008-08-28 17:53:09 +00004663 else {
Dale Johannesen536a2f12009-02-13 02:27:39 +00004664 BuildMI(BB, dl, TII->get(PPC::LI), Mask3Reg).addImm(0);
4665 BuildMI(BB, dl, TII->get(PPC::ORI),Mask2Reg).addReg(Mask3Reg).addImm(65535);
Dale Johannesen97efa362008-08-28 17:53:09 +00004666 }
Dale Johannesen536a2f12009-02-13 02:27:39 +00004667 BuildMI(BB, dl, TII->get(PPC::SLW), MaskReg)
Dale Johannesen97efa362008-08-28 17:53:09 +00004668 .addReg(Mask2Reg).addReg(ShiftReg);
4669
4670 BB = loopMBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00004671 BuildMI(BB, dl, TII->get(PPC::LWARX), TmpDestReg)
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00004672 .addReg(ZeroReg).addReg(PtrReg);
Dale Johannesen0e55f062008-08-29 18:29:46 +00004673 if (BinOpcode)
Dale Johannesen536a2f12009-02-13 02:27:39 +00004674 BuildMI(BB, dl, TII->get(BinOpcode), TmpReg)
Dale Johannesen0e55f062008-08-29 18:29:46 +00004675 .addReg(Incr2Reg).addReg(TmpDestReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004676 BuildMI(BB, dl, TII->get(is64bit ? PPC::ANDC8 : PPC::ANDC), Tmp2Reg)
Dale Johannesen0e55f062008-08-29 18:29:46 +00004677 .addReg(TmpDestReg).addReg(MaskReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004678 BuildMI(BB, dl, TII->get(is64bit ? PPC::AND8 : PPC::AND), Tmp3Reg)
Dale Johannesen97efa362008-08-28 17:53:09 +00004679 .addReg(TmpReg).addReg(MaskReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004680 BuildMI(BB, dl, TII->get(is64bit ? PPC::OR8 : PPC::OR), Tmp4Reg)
Dale Johannesen97efa362008-08-28 17:53:09 +00004681 .addReg(Tmp3Reg).addReg(Tmp2Reg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004682 BuildMI(BB, dl, TII->get(PPC::STWCX))
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00004683 .addReg(Tmp4Reg).addReg(ZeroReg).addReg(PtrReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004684 BuildMI(BB, dl, TII->get(PPC::BCC))
Scott Michelfdc40a02009-02-17 22:15:04 +00004685 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loopMBB);
Dale Johannesen97efa362008-08-28 17:53:09 +00004686 BB->addSuccessor(loopMBB);
4687 BB->addSuccessor(exitMBB);
4688
4689 // exitMBB:
4690 // ...
4691 BB = exitMBB;
Jakob Stoklund Olesen5fcb81d2011-04-04 17:57:29 +00004692 BuildMI(*BB, BB->begin(), dl, TII->get(PPC::SRW), dest).addReg(TmpDestReg)
4693 .addReg(ShiftReg);
Dale Johannesen97efa362008-08-28 17:53:09 +00004694 return BB;
4695}
4696
4697MachineBasicBlock *
Evan Chengff9b3732008-01-30 18:18:23 +00004698PPCTargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +00004699 MachineBasicBlock *BB) const {
Evan Chengc0f64ff2006-11-27 23:37:22 +00004700 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
Evan Cheng53301922008-07-12 02:23:19 +00004701
4702 // To "insert" these instructions we actually have to insert their
4703 // control-flow patterns.
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00004704 const BasicBlock *LLVM_BB = BB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +00004705 MachineFunction::iterator It = BB;
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00004706 ++It;
Evan Cheng53301922008-07-12 02:23:19 +00004707
Dan Gohman8e5f2c62008-07-07 23:14:23 +00004708 MachineFunction *F = BB->getParent();
Evan Cheng53301922008-07-12 02:23:19 +00004709
4710 if (MI->getOpcode() == PPC::SELECT_CC_I4 ||
4711 MI->getOpcode() == PPC::SELECT_CC_I8 ||
4712 MI->getOpcode() == PPC::SELECT_CC_F4 ||
4713 MI->getOpcode() == PPC::SELECT_CC_F8 ||
4714 MI->getOpcode() == PPC::SELECT_CC_VRRC) {
4715
4716 // The incoming instruction knows the destination vreg to set, the
4717 // condition code register to branch on, the true/false values to
4718 // select between, and a branch opcode to use.
4719
4720 // thisMBB:
4721 // ...
4722 // TrueVal = ...
4723 // cmpTY ccX, r1, r2
4724 // bCC copy1MBB
4725 // fallthrough --> copy0MBB
4726 MachineBasicBlock *thisMBB = BB;
4727 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
4728 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
4729 unsigned SelectPred = MI->getOperand(4).getImm();
Dale Johannesen536a2f12009-02-13 02:27:39 +00004730 DebugLoc dl = MI->getDebugLoc();
Evan Cheng53301922008-07-12 02:23:19 +00004731 F->insert(It, copy0MBB);
4732 F->insert(It, sinkMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00004733
4734 // Transfer the remainder of BB and its successor edges to sinkMBB.
4735 sinkMBB->splice(sinkMBB->begin(), BB,
4736 llvm::next(MachineBasicBlock::iterator(MI)),
4737 BB->end());
4738 sinkMBB->transferSuccessorsAndUpdatePHIs(BB);
4739
Evan Cheng53301922008-07-12 02:23:19 +00004740 // Next, add the true and fallthrough blocks as its successors.
4741 BB->addSuccessor(copy0MBB);
4742 BB->addSuccessor(sinkMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00004743
Dan Gohman14152b42010-07-06 20:24:04 +00004744 BuildMI(BB, dl, TII->get(PPC::BCC))
4745 .addImm(SelectPred).addReg(MI->getOperand(1).getReg()).addMBB(sinkMBB);
4746
Evan Cheng53301922008-07-12 02:23:19 +00004747 // copy0MBB:
4748 // %FalseValue = ...
4749 // # fallthrough to sinkMBB
4750 BB = copy0MBB;
Scott Michelfdc40a02009-02-17 22:15:04 +00004751
Evan Cheng53301922008-07-12 02:23:19 +00004752 // Update machine-CFG edges
4753 BB->addSuccessor(sinkMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00004754
Evan Cheng53301922008-07-12 02:23:19 +00004755 // sinkMBB:
4756 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
4757 // ...
4758 BB = sinkMBB;
Dan Gohman14152b42010-07-06 20:24:04 +00004759 BuildMI(*BB, BB->begin(), dl,
4760 TII->get(PPC::PHI), MI->getOperand(0).getReg())
Evan Cheng53301922008-07-12 02:23:19 +00004761 .addReg(MI->getOperand(3).getReg()).addMBB(copy0MBB)
4762 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
4763 }
Dale Johannesen97efa362008-08-28 17:53:09 +00004764 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I8)
4765 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::ADD4);
4766 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I16)
4767 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::ADD4);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004768 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I32)
4769 BB = EmitAtomicBinary(MI, BB, false, PPC::ADD4);
4770 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I64)
4771 BB = EmitAtomicBinary(MI, BB, true, PPC::ADD8);
Dale Johannesen97efa362008-08-28 17:53:09 +00004772
4773 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I8)
4774 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::AND);
4775 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I16)
4776 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::AND);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004777 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I32)
4778 BB = EmitAtomicBinary(MI, BB, false, PPC::AND);
4779 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I64)
4780 BB = EmitAtomicBinary(MI, BB, true, PPC::AND8);
Dale Johannesen97efa362008-08-28 17:53:09 +00004781
4782 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I8)
4783 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::OR);
4784 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I16)
4785 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::OR);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004786 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I32)
4787 BB = EmitAtomicBinary(MI, BB, false, PPC::OR);
4788 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I64)
4789 BB = EmitAtomicBinary(MI, BB, true, PPC::OR8);
Dale Johannesen97efa362008-08-28 17:53:09 +00004790
4791 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I8)
4792 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::XOR);
4793 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I16)
4794 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::XOR);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004795 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I32)
4796 BB = EmitAtomicBinary(MI, BB, false, PPC::XOR);
4797 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I64)
4798 BB = EmitAtomicBinary(MI, BB, true, PPC::XOR8);
Dale Johannesen97efa362008-08-28 17:53:09 +00004799
4800 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I8)
Dale Johannesen209a4092008-09-11 02:15:03 +00004801 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::ANDC);
Dale Johannesen97efa362008-08-28 17:53:09 +00004802 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I16)
Dale Johannesen209a4092008-09-11 02:15:03 +00004803 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::ANDC);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004804 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I32)
Dale Johannesen209a4092008-09-11 02:15:03 +00004805 BB = EmitAtomicBinary(MI, BB, false, PPC::ANDC);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004806 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I64)
Dale Johannesen209a4092008-09-11 02:15:03 +00004807 BB = EmitAtomicBinary(MI, BB, true, PPC::ANDC8);
Dale Johannesen97efa362008-08-28 17:53:09 +00004808
4809 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I8)
4810 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::SUBF);
4811 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I16)
4812 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::SUBF);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004813 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I32)
4814 BB = EmitAtomicBinary(MI, BB, false, PPC::SUBF);
4815 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I64)
4816 BB = EmitAtomicBinary(MI, BB, true, PPC::SUBF8);
Dale Johannesen97efa362008-08-28 17:53:09 +00004817
Dale Johannesen0e55f062008-08-29 18:29:46 +00004818 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I8)
4819 BB = EmitPartwordAtomicBinary(MI, BB, true, 0);
4820 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I16)
4821 BB = EmitPartwordAtomicBinary(MI, BB, false, 0);
4822 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I32)
4823 BB = EmitAtomicBinary(MI, BB, false, 0);
4824 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I64)
4825 BB = EmitAtomicBinary(MI, BB, true, 0);
4826
Evan Cheng53301922008-07-12 02:23:19 +00004827 else if (MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I32 ||
4828 MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I64) {
4829 bool is64bit = MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I64;
4830
4831 unsigned dest = MI->getOperand(0).getReg();
4832 unsigned ptrA = MI->getOperand(1).getReg();
4833 unsigned ptrB = MI->getOperand(2).getReg();
4834 unsigned oldval = MI->getOperand(3).getReg();
4835 unsigned newval = MI->getOperand(4).getReg();
Dale Johannesen536a2f12009-02-13 02:27:39 +00004836 DebugLoc dl = MI->getDebugLoc();
Evan Cheng53301922008-07-12 02:23:19 +00004837
Dale Johannesen65e39732008-08-25 18:53:26 +00004838 MachineBasicBlock *loop1MBB = F->CreateMachineBasicBlock(LLVM_BB);
4839 MachineBasicBlock *loop2MBB = F->CreateMachineBasicBlock(LLVM_BB);
4840 MachineBasicBlock *midMBB = F->CreateMachineBasicBlock(LLVM_BB);
Evan Cheng53301922008-07-12 02:23:19 +00004841 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
Dale Johannesen65e39732008-08-25 18:53:26 +00004842 F->insert(It, loop1MBB);
4843 F->insert(It, loop2MBB);
4844 F->insert(It, midMBB);
Evan Cheng53301922008-07-12 02:23:19 +00004845 F->insert(It, exitMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00004846 exitMBB->splice(exitMBB->begin(), BB,
4847 llvm::next(MachineBasicBlock::iterator(MI)),
4848 BB->end());
4849 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Evan Cheng53301922008-07-12 02:23:19 +00004850
4851 // thisMBB:
4852 // ...
4853 // fallthrough --> loopMBB
Dale Johannesen65e39732008-08-25 18:53:26 +00004854 BB->addSuccessor(loop1MBB);
Evan Cheng53301922008-07-12 02:23:19 +00004855
Dale Johannesen65e39732008-08-25 18:53:26 +00004856 // loop1MBB:
Evan Cheng53301922008-07-12 02:23:19 +00004857 // l[wd]arx dest, ptr
Dale Johannesen65e39732008-08-25 18:53:26 +00004858 // cmp[wd] dest, oldval
4859 // bne- midMBB
4860 // loop2MBB:
Evan Cheng53301922008-07-12 02:23:19 +00004861 // st[wd]cx. newval, ptr
4862 // bne- loopMBB
Dale Johannesen65e39732008-08-25 18:53:26 +00004863 // b exitBB
4864 // midMBB:
4865 // st[wd]cx. dest, ptr
4866 // exitBB:
4867 BB = loop1MBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00004868 BuildMI(BB, dl, TII->get(is64bit ? PPC::LDARX : PPC::LWARX), dest)
Evan Cheng53301922008-07-12 02:23:19 +00004869 .addReg(ptrA).addReg(ptrB);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004870 BuildMI(BB, dl, TII->get(is64bit ? PPC::CMPD : PPC::CMPW), PPC::CR0)
Evan Cheng53301922008-07-12 02:23:19 +00004871 .addReg(oldval).addReg(dest);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004872 BuildMI(BB, dl, TII->get(PPC::BCC))
Dale Johannesen65e39732008-08-25 18:53:26 +00004873 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(midMBB);
4874 BB->addSuccessor(loop2MBB);
4875 BB->addSuccessor(midMBB);
4876
4877 BB = loop2MBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00004878 BuildMI(BB, dl, TII->get(is64bit ? PPC::STDCX : PPC::STWCX))
Evan Cheng53301922008-07-12 02:23:19 +00004879 .addReg(newval).addReg(ptrA).addReg(ptrB);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004880 BuildMI(BB, dl, TII->get(PPC::BCC))
Dale Johannesen65e39732008-08-25 18:53:26 +00004881 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loop1MBB);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004882 BuildMI(BB, dl, TII->get(PPC::B)).addMBB(exitMBB);
Dale Johannesen65e39732008-08-25 18:53:26 +00004883 BB->addSuccessor(loop1MBB);
Evan Cheng53301922008-07-12 02:23:19 +00004884 BB->addSuccessor(exitMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00004885
Dale Johannesen65e39732008-08-25 18:53:26 +00004886 BB = midMBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00004887 BuildMI(BB, dl, TII->get(is64bit ? PPC::STDCX : PPC::STWCX))
Dale Johannesen65e39732008-08-25 18:53:26 +00004888 .addReg(dest).addReg(ptrA).addReg(ptrB);
4889 BB->addSuccessor(exitMBB);
4890
Evan Cheng53301922008-07-12 02:23:19 +00004891 // exitMBB:
4892 // ...
4893 BB = exitMBB;
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004894 } else if (MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I8 ||
4895 MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I16) {
4896 // We must use 64-bit registers for addresses when targeting 64-bit,
4897 // since we're actually doing arithmetic on them. Other registers
4898 // can be 32-bit.
4899 bool is64bit = PPCSubTarget.isPPC64();
4900 bool is8bit = MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I8;
4901
4902 unsigned dest = MI->getOperand(0).getReg();
4903 unsigned ptrA = MI->getOperand(1).getReg();
4904 unsigned ptrB = MI->getOperand(2).getReg();
4905 unsigned oldval = MI->getOperand(3).getReg();
4906 unsigned newval = MI->getOperand(4).getReg();
Dale Johannesen536a2f12009-02-13 02:27:39 +00004907 DebugLoc dl = MI->getDebugLoc();
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004908
4909 MachineBasicBlock *loop1MBB = F->CreateMachineBasicBlock(LLVM_BB);
4910 MachineBasicBlock *loop2MBB = F->CreateMachineBasicBlock(LLVM_BB);
4911 MachineBasicBlock *midMBB = F->CreateMachineBasicBlock(LLVM_BB);
4912 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
4913 F->insert(It, loop1MBB);
4914 F->insert(It, loop2MBB);
4915 F->insert(It, midMBB);
4916 F->insert(It, exitMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00004917 exitMBB->splice(exitMBB->begin(), BB,
4918 llvm::next(MachineBasicBlock::iterator(MI)),
4919 BB->end());
4920 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004921
4922 MachineRegisterInfo &RegInfo = F->getRegInfo();
Scott Michelfdc40a02009-02-17 22:15:04 +00004923 const TargetRegisterClass *RC =
Dale Johannesena619d012008-09-02 20:30:23 +00004924 is64bit ? (const TargetRegisterClass *) &PPC::G8RCRegClass :
4925 (const TargetRegisterClass *) &PPC::GPRCRegClass;
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004926 unsigned PtrReg = RegInfo.createVirtualRegister(RC);
4927 unsigned Shift1Reg = RegInfo.createVirtualRegister(RC);
4928 unsigned ShiftReg = RegInfo.createVirtualRegister(RC);
4929 unsigned NewVal2Reg = RegInfo.createVirtualRegister(RC);
4930 unsigned NewVal3Reg = RegInfo.createVirtualRegister(RC);
4931 unsigned OldVal2Reg = RegInfo.createVirtualRegister(RC);
4932 unsigned OldVal3Reg = RegInfo.createVirtualRegister(RC);
4933 unsigned MaskReg = RegInfo.createVirtualRegister(RC);
4934 unsigned Mask2Reg = RegInfo.createVirtualRegister(RC);
4935 unsigned Mask3Reg = RegInfo.createVirtualRegister(RC);
4936 unsigned Tmp2Reg = RegInfo.createVirtualRegister(RC);
4937 unsigned Tmp4Reg = RegInfo.createVirtualRegister(RC);
4938 unsigned TmpDestReg = RegInfo.createVirtualRegister(RC);
4939 unsigned Ptr1Reg;
4940 unsigned TmpReg = RegInfo.createVirtualRegister(RC);
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00004941 unsigned ZeroReg = is64bit ? PPC::X0 : PPC::R0;
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004942 // thisMBB:
4943 // ...
4944 // fallthrough --> loopMBB
4945 BB->addSuccessor(loop1MBB);
4946
4947 // The 4-byte load must be aligned, while a char or short may be
4948 // anywhere in the word. Hence all this nasty bookkeeping code.
4949 // add ptr1, ptrA, ptrB [copy if ptrA==0]
4950 // rlwinm shift1, ptr1, 3, 27, 28 [3, 27, 27]
Dale Johannesena619d012008-09-02 20:30:23 +00004951 // xori shift, shift1, 24 [16]
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004952 // rlwinm ptr, ptr1, 0, 0, 29
4953 // slw newval2, newval, shift
4954 // slw oldval2, oldval,shift
4955 // li mask2, 255 [li mask3, 0; ori mask2, mask3, 65535]
4956 // slw mask, mask2, shift
4957 // and newval3, newval2, mask
4958 // and oldval3, oldval2, mask
4959 // loop1MBB:
4960 // lwarx tmpDest, ptr
4961 // and tmp, tmpDest, mask
4962 // cmpw tmp, oldval3
4963 // bne- midMBB
4964 // loop2MBB:
4965 // andc tmp2, tmpDest, mask
4966 // or tmp4, tmp2, newval3
4967 // stwcx. tmp4, ptr
4968 // bne- loop1MBB
4969 // b exitBB
4970 // midMBB:
4971 // stwcx. tmpDest, ptr
4972 // exitBB:
4973 // srw dest, tmpDest, shift
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00004974 if (ptrA != ZeroReg) {
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004975 Ptr1Reg = RegInfo.createVirtualRegister(RC);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004976 BuildMI(BB, dl, TII->get(is64bit ? PPC::ADD8 : PPC::ADD4), Ptr1Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004977 .addReg(ptrA).addReg(ptrB);
4978 } else {
4979 Ptr1Reg = ptrB;
4980 }
Dale Johannesen536a2f12009-02-13 02:27:39 +00004981 BuildMI(BB, dl, TII->get(PPC::RLWINM), Shift1Reg).addReg(Ptr1Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004982 .addImm(3).addImm(27).addImm(is8bit ? 28 : 27);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004983 BuildMI(BB, dl, TII->get(is64bit ? PPC::XORI8 : PPC::XORI), ShiftReg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004984 .addReg(Shift1Reg).addImm(is8bit ? 24 : 16);
4985 if (is64bit)
Dale Johannesen536a2f12009-02-13 02:27:39 +00004986 BuildMI(BB, dl, TII->get(PPC::RLDICR), PtrReg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004987 .addReg(Ptr1Reg).addImm(0).addImm(61);
4988 else
Dale Johannesen536a2f12009-02-13 02:27:39 +00004989 BuildMI(BB, dl, TII->get(PPC::RLWINM), PtrReg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004990 .addReg(Ptr1Reg).addImm(0).addImm(0).addImm(29);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004991 BuildMI(BB, dl, TII->get(PPC::SLW), NewVal2Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004992 .addReg(newval).addReg(ShiftReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004993 BuildMI(BB, dl, TII->get(PPC::SLW), OldVal2Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004994 .addReg(oldval).addReg(ShiftReg);
4995 if (is8bit)
Dale Johannesen536a2f12009-02-13 02:27:39 +00004996 BuildMI(BB, dl, TII->get(PPC::LI), Mask2Reg).addImm(255);
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004997 else {
Dale Johannesen536a2f12009-02-13 02:27:39 +00004998 BuildMI(BB, dl, TII->get(PPC::LI), Mask3Reg).addImm(0);
4999 BuildMI(BB, dl, TII->get(PPC::ORI), Mask2Reg)
5000 .addReg(Mask3Reg).addImm(65535);
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005001 }
Dale Johannesen536a2f12009-02-13 02:27:39 +00005002 BuildMI(BB, dl, TII->get(PPC::SLW), MaskReg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005003 .addReg(Mask2Reg).addReg(ShiftReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005004 BuildMI(BB, dl, TII->get(PPC::AND), NewVal3Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005005 .addReg(NewVal2Reg).addReg(MaskReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005006 BuildMI(BB, dl, TII->get(PPC::AND), OldVal3Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005007 .addReg(OldVal2Reg).addReg(MaskReg);
5008
5009 BB = loop1MBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00005010 BuildMI(BB, dl, TII->get(PPC::LWARX), TmpDestReg)
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00005011 .addReg(ZeroReg).addReg(PtrReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005012 BuildMI(BB, dl, TII->get(PPC::AND),TmpReg)
5013 .addReg(TmpDestReg).addReg(MaskReg);
5014 BuildMI(BB, dl, TII->get(PPC::CMPW), PPC::CR0)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005015 .addReg(TmpReg).addReg(OldVal3Reg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005016 BuildMI(BB, dl, TII->get(PPC::BCC))
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005017 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(midMBB);
5018 BB->addSuccessor(loop2MBB);
5019 BB->addSuccessor(midMBB);
5020
5021 BB = loop2MBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00005022 BuildMI(BB, dl, TII->get(PPC::ANDC),Tmp2Reg)
5023 .addReg(TmpDestReg).addReg(MaskReg);
5024 BuildMI(BB, dl, TII->get(PPC::OR),Tmp4Reg)
5025 .addReg(Tmp2Reg).addReg(NewVal3Reg);
5026 BuildMI(BB, dl, TII->get(PPC::STWCX)).addReg(Tmp4Reg)
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00005027 .addReg(ZeroReg).addReg(PtrReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005028 BuildMI(BB, dl, TII->get(PPC::BCC))
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005029 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loop1MBB);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005030 BuildMI(BB, dl, TII->get(PPC::B)).addMBB(exitMBB);
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005031 BB->addSuccessor(loop1MBB);
5032 BB->addSuccessor(exitMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00005033
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005034 BB = midMBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00005035 BuildMI(BB, dl, TII->get(PPC::STWCX)).addReg(TmpDestReg)
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00005036 .addReg(ZeroReg).addReg(PtrReg);
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005037 BB->addSuccessor(exitMBB);
5038
5039 // exitMBB:
5040 // ...
5041 BB = exitMBB;
Jakob Stoklund Olesen5fcb81d2011-04-04 17:57:29 +00005042 BuildMI(*BB, BB->begin(), dl, TII->get(PPC::SRW),dest).addReg(TmpReg)
5043 .addReg(ShiftReg);
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005044 } else {
Torok Edwinc23197a2009-07-14 16:55:14 +00005045 llvm_unreachable("Unexpected instr type to insert");
Evan Cheng53301922008-07-12 02:23:19 +00005046 }
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00005047
Dan Gohman14152b42010-07-06 20:24:04 +00005048 MI->eraseFromParent(); // The pseudo instruction is gone now.
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00005049 return BB;
5050}
5051
Chris Lattner1a635d62006-04-14 06:01:58 +00005052//===----------------------------------------------------------------------===//
5053// Target Optimization Hooks
5054//===----------------------------------------------------------------------===//
5055
Duncan Sands25cf2272008-11-24 14:53:14 +00005056SDValue PPCTargetLowering::PerformDAGCombine(SDNode *N,
5057 DAGCombinerInfo &DCI) const {
Dan Gohmanf0757b02010-04-21 01:34:56 +00005058 const TargetMachine &TM = getTargetMachine();
Chris Lattner8c13d0a2006-03-01 04:57:39 +00005059 SelectionDAG &DAG = DCI.DAG;
Dale Johannesen3484c092009-02-05 22:07:54 +00005060 DebugLoc dl = N->getDebugLoc();
Chris Lattner8c13d0a2006-03-01 04:57:39 +00005061 switch (N->getOpcode()) {
5062 default: break;
Chris Lattnercf9d0ac2006-09-19 05:22:59 +00005063 case PPCISD::SHL:
5064 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
Dan Gohmane368b462010-06-18 14:22:04 +00005065 if (C->isNullValue()) // 0 << V -> 0.
Chris Lattnercf9d0ac2006-09-19 05:22:59 +00005066 return N->getOperand(0);
5067 }
5068 break;
5069 case PPCISD::SRL:
5070 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
Dan Gohmane368b462010-06-18 14:22:04 +00005071 if (C->isNullValue()) // 0 >>u V -> 0.
Chris Lattnercf9d0ac2006-09-19 05:22:59 +00005072 return N->getOperand(0);
5073 }
5074 break;
5075 case PPCISD::SRA:
5076 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
Dan Gohmane368b462010-06-18 14:22:04 +00005077 if (C->isNullValue() || // 0 >>s V -> 0.
Chris Lattnercf9d0ac2006-09-19 05:22:59 +00005078 C->isAllOnesValue()) // -1 >>s V -> -1.
5079 return N->getOperand(0);
5080 }
5081 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00005082
Chris Lattner8c13d0a2006-03-01 04:57:39 +00005083 case ISD::SINT_TO_FP:
Chris Lattnera7a58542006-06-16 17:34:12 +00005084 if (TM.getSubtarget<PPCSubtarget>().has64BitSupport()) {
Chris Lattnerecfe55e2006-03-22 05:30:33 +00005085 if (N->getOperand(0).getOpcode() == ISD::FP_TO_SINT) {
5086 // Turn (sint_to_fp (fp_to_sint X)) -> fctidz/fcfid without load/stores.
5087 // We allow the src/dst to be either f32/f64, but the intermediate
5088 // type must be i64.
Owen Anderson825b72b2009-08-11 20:47:22 +00005089 if (N->getOperand(0).getValueType() == MVT::i64 &&
5090 N->getOperand(0).getOperand(0).getValueType() != MVT::ppcf128) {
Dan Gohman475871a2008-07-27 21:46:04 +00005091 SDValue Val = N->getOperand(0).getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00005092 if (Val.getValueType() == MVT::f32) {
5093 Val = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Val);
Gabor Greifba36cb52008-08-28 21:40:38 +00005094 DCI.AddToWorklist(Val.getNode());
Chris Lattnerecfe55e2006-03-22 05:30:33 +00005095 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005096
Owen Anderson825b72b2009-08-11 20:47:22 +00005097 Val = DAG.getNode(PPCISD::FCTIDZ, dl, MVT::f64, Val);
Gabor Greifba36cb52008-08-28 21:40:38 +00005098 DCI.AddToWorklist(Val.getNode());
Owen Anderson825b72b2009-08-11 20:47:22 +00005099 Val = DAG.getNode(PPCISD::FCFID, dl, MVT::f64, Val);
Gabor Greifba36cb52008-08-28 21:40:38 +00005100 DCI.AddToWorklist(Val.getNode());
Owen Anderson825b72b2009-08-11 20:47:22 +00005101 if (N->getValueType(0) == MVT::f32) {
5102 Val = DAG.getNode(ISD::FP_ROUND, dl, MVT::f32, Val,
Chris Lattner0bd48932008-01-17 07:00:52 +00005103 DAG.getIntPtrConstant(0));
Gabor Greifba36cb52008-08-28 21:40:38 +00005104 DCI.AddToWorklist(Val.getNode());
Chris Lattnerecfe55e2006-03-22 05:30:33 +00005105 }
5106 return Val;
Owen Anderson825b72b2009-08-11 20:47:22 +00005107 } else if (N->getOperand(0).getValueType() == MVT::i32) {
Chris Lattnerecfe55e2006-03-22 05:30:33 +00005108 // If the intermediate type is i32, we can avoid the load/store here
5109 // too.
Chris Lattner8c13d0a2006-03-01 04:57:39 +00005110 }
Chris Lattner8c13d0a2006-03-01 04:57:39 +00005111 }
5112 }
5113 break;
Chris Lattner51269842006-03-01 05:50:56 +00005114 case ISD::STORE:
5115 // Turn STORE (FP_TO_SINT F) -> STFIWX(FCTIWZ(F)).
5116 if (TM.getSubtarget<PPCSubtarget>().hasSTFIWX() &&
Chris Lattnera7a02fb2008-01-18 16:54:56 +00005117 !cast<StoreSDNode>(N)->isTruncatingStore() &&
Chris Lattner51269842006-03-01 05:50:56 +00005118 N->getOperand(1).getOpcode() == ISD::FP_TO_SINT &&
Owen Anderson825b72b2009-08-11 20:47:22 +00005119 N->getOperand(1).getValueType() == MVT::i32 &&
5120 N->getOperand(1).getOperand(0).getValueType() != MVT::ppcf128) {
Dan Gohman475871a2008-07-27 21:46:04 +00005121 SDValue Val = N->getOperand(1).getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00005122 if (Val.getValueType() == MVT::f32) {
5123 Val = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Val);
Gabor Greifba36cb52008-08-28 21:40:38 +00005124 DCI.AddToWorklist(Val.getNode());
Chris Lattner51269842006-03-01 05:50:56 +00005125 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005126 Val = DAG.getNode(PPCISD::FCTIWZ, dl, MVT::f64, Val);
Gabor Greifba36cb52008-08-28 21:40:38 +00005127 DCI.AddToWorklist(Val.getNode());
Chris Lattner51269842006-03-01 05:50:56 +00005128
Owen Anderson825b72b2009-08-11 20:47:22 +00005129 Val = DAG.getNode(PPCISD::STFIWX, dl, MVT::Other, N->getOperand(0), Val,
Chris Lattner51269842006-03-01 05:50:56 +00005130 N->getOperand(2), N->getOperand(3));
Gabor Greifba36cb52008-08-28 21:40:38 +00005131 DCI.AddToWorklist(Val.getNode());
Chris Lattner51269842006-03-01 05:50:56 +00005132 return Val;
5133 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005134
Chris Lattnerd9989382006-07-10 20:56:58 +00005135 // Turn STORE (BSWAP) -> sthbrx/stwbrx.
Dan Gohman6acaaa82009-09-25 00:57:30 +00005136 if (cast<StoreSDNode>(N)->isUnindexed() &&
5137 N->getOperand(1).getOpcode() == ISD::BSWAP &&
Gabor Greifba36cb52008-08-28 21:40:38 +00005138 N->getOperand(1).getNode()->hasOneUse() &&
Owen Anderson825b72b2009-08-11 20:47:22 +00005139 (N->getOperand(1).getValueType() == MVT::i32 ||
5140 N->getOperand(1).getValueType() == MVT::i16)) {
Dan Gohman475871a2008-07-27 21:46:04 +00005141 SDValue BSwapOp = N->getOperand(1).getOperand(0);
Chris Lattnerd9989382006-07-10 20:56:58 +00005142 // Do an any-extend to 32-bits if this is a half-word input.
Owen Anderson825b72b2009-08-11 20:47:22 +00005143 if (BSwapOp.getValueType() == MVT::i16)
5144 BSwapOp = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, BSwapOp);
Chris Lattnerd9989382006-07-10 20:56:58 +00005145
Dan Gohmanc76909a2009-09-25 20:36:54 +00005146 SDValue Ops[] = {
5147 N->getOperand(0), BSwapOp, N->getOperand(2),
5148 DAG.getValueType(N->getOperand(1).getValueType())
5149 };
5150 return
5151 DAG.getMemIntrinsicNode(PPCISD::STBRX, dl, DAG.getVTList(MVT::Other),
5152 Ops, array_lengthof(Ops),
5153 cast<StoreSDNode>(N)->getMemoryVT(),
5154 cast<StoreSDNode>(N)->getMemOperand());
Chris Lattnerd9989382006-07-10 20:56:58 +00005155 }
5156 break;
5157 case ISD::BSWAP:
5158 // Turn BSWAP (LOAD) -> lhbrx/lwbrx.
Gabor Greifba36cb52008-08-28 21:40:38 +00005159 if (ISD::isNON_EXTLoad(N->getOperand(0).getNode()) &&
Chris Lattnerd9989382006-07-10 20:56:58 +00005160 N->getOperand(0).hasOneUse() &&
Owen Anderson825b72b2009-08-11 20:47:22 +00005161 (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i16)) {
Dan Gohman475871a2008-07-27 21:46:04 +00005162 SDValue Load = N->getOperand(0);
Evan Cheng466685d2006-10-09 20:57:25 +00005163 LoadSDNode *LD = cast<LoadSDNode>(Load);
Chris Lattnerd9989382006-07-10 20:56:58 +00005164 // Create the byte-swapping load.
Dan Gohman475871a2008-07-27 21:46:04 +00005165 SDValue Ops[] = {
Evan Cheng466685d2006-10-09 20:57:25 +00005166 LD->getChain(), // Chain
5167 LD->getBasePtr(), // Ptr
Chris Lattner79e490a2006-08-11 17:18:05 +00005168 DAG.getValueType(N->getValueType(0)) // VT
5169 };
Dan Gohmanc76909a2009-09-25 20:36:54 +00005170 SDValue BSLoad =
5171 DAG.getMemIntrinsicNode(PPCISD::LBRX, dl,
5172 DAG.getVTList(MVT::i32, MVT::Other), Ops, 3,
5173 LD->getMemoryVT(), LD->getMemOperand());
Chris Lattnerd9989382006-07-10 20:56:58 +00005174
Scott Michelfdc40a02009-02-17 22:15:04 +00005175 // If this is an i16 load, insert the truncate.
Dan Gohman475871a2008-07-27 21:46:04 +00005176 SDValue ResVal = BSLoad;
Owen Anderson825b72b2009-08-11 20:47:22 +00005177 if (N->getValueType(0) == MVT::i16)
5178 ResVal = DAG.getNode(ISD::TRUNCATE, dl, MVT::i16, BSLoad);
Scott Michelfdc40a02009-02-17 22:15:04 +00005179
Chris Lattnerd9989382006-07-10 20:56:58 +00005180 // First, combine the bswap away. This makes the value produced by the
5181 // load dead.
5182 DCI.CombineTo(N, ResVal);
5183
5184 // Next, combine the load away, we give it a bogus result value but a real
5185 // chain result. The result value is dead because the bswap is dead.
Gabor Greifba36cb52008-08-28 21:40:38 +00005186 DCI.CombineTo(Load.getNode(), ResVal, BSLoad.getValue(1));
Scott Michelfdc40a02009-02-17 22:15:04 +00005187
Chris Lattnerd9989382006-07-10 20:56:58 +00005188 // Return N so it doesn't get rechecked!
Dan Gohman475871a2008-07-27 21:46:04 +00005189 return SDValue(N, 0);
Chris Lattnerd9989382006-07-10 20:56:58 +00005190 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005191
Chris Lattner51269842006-03-01 05:50:56 +00005192 break;
Chris Lattner4468c222006-03-31 06:02:07 +00005193 case PPCISD::VCMP: {
5194 // If a VCMPo node already exists with exactly the same operands as this
5195 // node, use its result instead of this node (VCMPo computes both a CR6 and
5196 // a normal output).
5197 //
5198 if (!N->getOperand(0).hasOneUse() &&
5199 !N->getOperand(1).hasOneUse() &&
5200 !N->getOperand(2).hasOneUse()) {
Scott Michelfdc40a02009-02-17 22:15:04 +00005201
Chris Lattner4468c222006-03-31 06:02:07 +00005202 // Scan all of the users of the LHS, looking for VCMPo's that match.
5203 SDNode *VCMPoNode = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +00005204
Gabor Greifba36cb52008-08-28 21:40:38 +00005205 SDNode *LHSN = N->getOperand(0).getNode();
Chris Lattner4468c222006-03-31 06:02:07 +00005206 for (SDNode::use_iterator UI = LHSN->use_begin(), E = LHSN->use_end();
5207 UI != E; ++UI)
Dan Gohman89684502008-07-27 20:43:25 +00005208 if (UI->getOpcode() == PPCISD::VCMPo &&
5209 UI->getOperand(1) == N->getOperand(1) &&
5210 UI->getOperand(2) == N->getOperand(2) &&
5211 UI->getOperand(0) == N->getOperand(0)) {
5212 VCMPoNode = *UI;
Chris Lattner4468c222006-03-31 06:02:07 +00005213 break;
5214 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005215
Chris Lattner00901202006-04-18 18:28:22 +00005216 // If there is no VCMPo node, or if the flag value has a single use, don't
5217 // transform this.
5218 if (!VCMPoNode || VCMPoNode->hasNUsesOfValue(0, 1))
5219 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00005220
5221 // Look at the (necessarily single) use of the flag value. If it has a
Chris Lattner00901202006-04-18 18:28:22 +00005222 // chain, this transformation is more complex. Note that multiple things
5223 // could use the value result, which we should ignore.
5224 SDNode *FlagUser = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +00005225 for (SDNode::use_iterator UI = VCMPoNode->use_begin();
Chris Lattner00901202006-04-18 18:28:22 +00005226 FlagUser == 0; ++UI) {
5227 assert(UI != VCMPoNode->use_end() && "Didn't find user!");
Dan Gohman89684502008-07-27 20:43:25 +00005228 SDNode *User = *UI;
Chris Lattner00901202006-04-18 18:28:22 +00005229 for (unsigned i = 0, e = User->getNumOperands(); i != e; ++i) {
Dan Gohman475871a2008-07-27 21:46:04 +00005230 if (User->getOperand(i) == SDValue(VCMPoNode, 1)) {
Chris Lattner00901202006-04-18 18:28:22 +00005231 FlagUser = User;
5232 break;
5233 }
5234 }
5235 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005236
Chris Lattner00901202006-04-18 18:28:22 +00005237 // If the user is a MFCR instruction, we know this is safe. Otherwise we
5238 // give up for right now.
5239 if (FlagUser->getOpcode() == PPCISD::MFCR)
Dan Gohman475871a2008-07-27 21:46:04 +00005240 return SDValue(VCMPoNode, 0);
Chris Lattner4468c222006-03-31 06:02:07 +00005241 }
5242 break;
5243 }
Chris Lattner90564f22006-04-18 17:59:36 +00005244 case ISD::BR_CC: {
5245 // If this is a branch on an altivec predicate comparison, lower this so
5246 // that we don't have to do a MFCR: instead, branch directly on CR6. This
5247 // lowering is done pre-legalize, because the legalizer lowers the predicate
5248 // compare down to code that is difficult to reassemble.
5249 ISD::CondCode CC = cast<CondCodeSDNode>(N->getOperand(1))->get();
Dan Gohman475871a2008-07-27 21:46:04 +00005250 SDValue LHS = N->getOperand(2), RHS = N->getOperand(3);
Chris Lattner90564f22006-04-18 17:59:36 +00005251 int CompareOpc;
5252 bool isDot;
Scott Michelfdc40a02009-02-17 22:15:04 +00005253
Chris Lattner90564f22006-04-18 17:59:36 +00005254 if (LHS.getOpcode() == ISD::INTRINSIC_WO_CHAIN &&
5255 isa<ConstantSDNode>(RHS) && (CC == ISD::SETEQ || CC == ISD::SETNE) &&
5256 getAltivecCompareInfo(LHS, CompareOpc, isDot)) {
5257 assert(isDot && "Can't compare against a vector result!");
Scott Michelfdc40a02009-02-17 22:15:04 +00005258
Chris Lattner90564f22006-04-18 17:59:36 +00005259 // If this is a comparison against something other than 0/1, then we know
5260 // that the condition is never/always true.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005261 unsigned Val = cast<ConstantSDNode>(RHS)->getZExtValue();
Chris Lattner90564f22006-04-18 17:59:36 +00005262 if (Val != 0 && Val != 1) {
5263 if (CC == ISD::SETEQ) // Cond never true, remove branch.
5264 return N->getOperand(0);
5265 // Always !=, turn it into an unconditional branch.
Owen Anderson825b72b2009-08-11 20:47:22 +00005266 return DAG.getNode(ISD::BR, dl, MVT::Other,
Chris Lattner90564f22006-04-18 17:59:36 +00005267 N->getOperand(0), N->getOperand(4));
5268 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005269
Chris Lattner90564f22006-04-18 17:59:36 +00005270 bool BranchOnWhenPredTrue = (CC == ISD::SETEQ) ^ (Val == 0);
Scott Michelfdc40a02009-02-17 22:15:04 +00005271
Chris Lattner90564f22006-04-18 17:59:36 +00005272 // Create the PPCISD altivec 'dot' comparison node.
Owen Andersone50ed302009-08-10 22:56:29 +00005273 std::vector<EVT> VTs;
Dan Gohman475871a2008-07-27 21:46:04 +00005274 SDValue Ops[] = {
Chris Lattner79e490a2006-08-11 17:18:05 +00005275 LHS.getOperand(2), // LHS of compare
5276 LHS.getOperand(3), // RHS of compare
Owen Anderson825b72b2009-08-11 20:47:22 +00005277 DAG.getConstant(CompareOpc, MVT::i32)
Chris Lattner79e490a2006-08-11 17:18:05 +00005278 };
Chris Lattner90564f22006-04-18 17:59:36 +00005279 VTs.push_back(LHS.getOperand(2).getValueType());
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00005280 VTs.push_back(MVT::Glue);
Dale Johannesen3484c092009-02-05 22:07:54 +00005281 SDValue CompNode = DAG.getNode(PPCISD::VCMPo, dl, VTs, Ops, 3);
Scott Michelfdc40a02009-02-17 22:15:04 +00005282
Chris Lattner90564f22006-04-18 17:59:36 +00005283 // Unpack the result based on how the target uses it.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00005284 PPC::Predicate CompOpc;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005285 switch (cast<ConstantSDNode>(LHS.getOperand(1))->getZExtValue()) {
Chris Lattner90564f22006-04-18 17:59:36 +00005286 default: // Can't happen, don't crash on invalid number though.
5287 case 0: // Branch on the value of the EQ bit of CR6.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00005288 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_EQ : PPC::PRED_NE;
Chris Lattner90564f22006-04-18 17:59:36 +00005289 break;
5290 case 1: // Branch on the inverted value of the EQ bit of CR6.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00005291 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_NE : PPC::PRED_EQ;
Chris Lattner90564f22006-04-18 17:59:36 +00005292 break;
5293 case 2: // Branch on the value of the LT bit of CR6.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00005294 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_LT : PPC::PRED_GE;
Chris Lattner90564f22006-04-18 17:59:36 +00005295 break;
5296 case 3: // Branch on the inverted value of the LT bit of CR6.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00005297 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_GE : PPC::PRED_LT;
Chris Lattner90564f22006-04-18 17:59:36 +00005298 break;
5299 }
5300
Owen Anderson825b72b2009-08-11 20:47:22 +00005301 return DAG.getNode(PPCISD::COND_BRANCH, dl, MVT::Other, N->getOperand(0),
5302 DAG.getConstant(CompOpc, MVT::i32),
5303 DAG.getRegister(PPC::CR6, MVT::i32),
Chris Lattner90564f22006-04-18 17:59:36 +00005304 N->getOperand(4), CompNode.getValue(1));
5305 }
5306 break;
5307 }
Chris Lattner8c13d0a2006-03-01 04:57:39 +00005308 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005309
Dan Gohman475871a2008-07-27 21:46:04 +00005310 return SDValue();
Chris Lattner8c13d0a2006-03-01 04:57:39 +00005311}
5312
Chris Lattner1a635d62006-04-14 06:01:58 +00005313//===----------------------------------------------------------------------===//
5314// Inline Assembly Support
5315//===----------------------------------------------------------------------===//
5316
Dan Gohman475871a2008-07-27 21:46:04 +00005317void PPCTargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Dan Gohman977a76f2008-02-13 22:28:48 +00005318 const APInt &Mask,
Scott Michelfdc40a02009-02-17 22:15:04 +00005319 APInt &KnownZero,
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00005320 APInt &KnownOne,
Dan Gohmanea859be2007-06-22 14:59:07 +00005321 const SelectionDAG &DAG,
Chris Lattnerbbe77de2006-04-02 06:26:07 +00005322 unsigned Depth) const {
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00005323 KnownZero = KnownOne = APInt(Mask.getBitWidth(), 0);
Chris Lattnerbbe77de2006-04-02 06:26:07 +00005324 switch (Op.getOpcode()) {
5325 default: break;
Chris Lattnerd9989382006-07-10 20:56:58 +00005326 case PPCISD::LBRX: {
5327 // lhbrx is known to have the top bits cleared out.
Dan Gohmanae03af22009-09-27 23:17:47 +00005328 if (cast<VTSDNode>(Op.getOperand(2))->getVT() == MVT::i16)
Chris Lattnerd9989382006-07-10 20:56:58 +00005329 KnownZero = 0xFFFF0000;
5330 break;
5331 }
Chris Lattnerbbe77de2006-04-02 06:26:07 +00005332 case ISD::INTRINSIC_WO_CHAIN: {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005333 switch (cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue()) {
Chris Lattnerbbe77de2006-04-02 06:26:07 +00005334 default: break;
5335 case Intrinsic::ppc_altivec_vcmpbfp_p:
5336 case Intrinsic::ppc_altivec_vcmpeqfp_p:
5337 case Intrinsic::ppc_altivec_vcmpequb_p:
5338 case Intrinsic::ppc_altivec_vcmpequh_p:
5339 case Intrinsic::ppc_altivec_vcmpequw_p:
5340 case Intrinsic::ppc_altivec_vcmpgefp_p:
5341 case Intrinsic::ppc_altivec_vcmpgtfp_p:
5342 case Intrinsic::ppc_altivec_vcmpgtsb_p:
5343 case Intrinsic::ppc_altivec_vcmpgtsh_p:
5344 case Intrinsic::ppc_altivec_vcmpgtsw_p:
5345 case Intrinsic::ppc_altivec_vcmpgtub_p:
5346 case Intrinsic::ppc_altivec_vcmpgtuh_p:
5347 case Intrinsic::ppc_altivec_vcmpgtuw_p:
5348 KnownZero = ~1U; // All bits but the low one are known to be zero.
5349 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00005350 }
Chris Lattnerbbe77de2006-04-02 06:26:07 +00005351 }
5352 }
5353}
5354
5355
Chris Lattner4234f572007-03-25 02:14:49 +00005356/// getConstraintType - Given a constraint, return the type of
Chris Lattnerad3bc8d2006-02-07 20:16:30 +00005357/// constraint it is for this target.
Scott Michelfdc40a02009-02-17 22:15:04 +00005358PPCTargetLowering::ConstraintType
Chris Lattner4234f572007-03-25 02:14:49 +00005359PPCTargetLowering::getConstraintType(const std::string &Constraint) const {
5360 if (Constraint.size() == 1) {
5361 switch (Constraint[0]) {
5362 default: break;
5363 case 'b':
5364 case 'r':
5365 case 'f':
5366 case 'v':
5367 case 'y':
5368 return C_RegisterClass;
5369 }
5370 }
5371 return TargetLowering::getConstraintType(Constraint);
Chris Lattnerad3bc8d2006-02-07 20:16:30 +00005372}
5373
John Thompson44ab89e2010-10-29 17:29:13 +00005374/// Examine constraint type and operand type and determine a weight value.
5375/// This object must already have been set up with the operand type
5376/// and the current alternative constraint selected.
5377TargetLowering::ConstraintWeight
5378PPCTargetLowering::getSingleConstraintMatchWeight(
5379 AsmOperandInfo &info, const char *constraint) const {
5380 ConstraintWeight weight = CW_Invalid;
5381 Value *CallOperandVal = info.CallOperandVal;
5382 // If we don't have a value, we can't do a match,
5383 // but allow it at the lowest weight.
5384 if (CallOperandVal == NULL)
5385 return CW_Default;
5386 const Type *type = CallOperandVal->getType();
5387 // Look at the constraint type.
5388 switch (*constraint) {
5389 default:
5390 weight = TargetLowering::getSingleConstraintMatchWeight(info, constraint);
5391 break;
5392 case 'b':
5393 if (type->isIntegerTy())
5394 weight = CW_Register;
5395 break;
5396 case 'f':
5397 if (type->isFloatTy())
5398 weight = CW_Register;
5399 break;
5400 case 'd':
5401 if (type->isDoubleTy())
5402 weight = CW_Register;
5403 break;
5404 case 'v':
5405 if (type->isVectorTy())
5406 weight = CW_Register;
5407 break;
5408 case 'y':
5409 weight = CW_Register;
5410 break;
5411 }
5412 return weight;
5413}
5414
Scott Michelfdc40a02009-02-17 22:15:04 +00005415std::pair<unsigned, const TargetRegisterClass*>
Chris Lattner331d1bc2006-11-02 01:44:04 +00005416PPCTargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +00005417 EVT VT) const {
Chris Lattnerddc787d2006-01-31 19:20:21 +00005418 if (Constraint.size() == 1) {
Chris Lattner331d1bc2006-11-02 01:44:04 +00005419 // GCC RS6000 Constraint Letters
5420 switch (Constraint[0]) {
5421 case 'b': // R1-R31
5422 case 'r': // R0-R31
Owen Anderson825b72b2009-08-11 20:47:22 +00005423 if (VT == MVT::i64 && PPCSubTarget.isPPC64())
Chris Lattner331d1bc2006-11-02 01:44:04 +00005424 return std::make_pair(0U, PPC::G8RCRegisterClass);
5425 return std::make_pair(0U, PPC::GPRCRegisterClass);
5426 case 'f':
Owen Anderson825b72b2009-08-11 20:47:22 +00005427 if (VT == MVT::f32)
Chris Lattner331d1bc2006-11-02 01:44:04 +00005428 return std::make_pair(0U, PPC::F4RCRegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00005429 else if (VT == MVT::f64)
Chris Lattner331d1bc2006-11-02 01:44:04 +00005430 return std::make_pair(0U, PPC::F8RCRegisterClass);
5431 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00005432 case 'v':
Chris Lattner331d1bc2006-11-02 01:44:04 +00005433 return std::make_pair(0U, PPC::VRRCRegisterClass);
5434 case 'y': // crrc
5435 return std::make_pair(0U, PPC::CRRCRegisterClass);
Chris Lattnerddc787d2006-01-31 19:20:21 +00005436 }
5437 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005438
Chris Lattner331d1bc2006-11-02 01:44:04 +00005439 return TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
Chris Lattnerddc787d2006-01-31 19:20:21 +00005440}
Chris Lattner763317d2006-02-07 00:47:13 +00005441
Chris Lattner331d1bc2006-11-02 01:44:04 +00005442
Chris Lattner48884cd2007-08-25 00:47:38 +00005443/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
Dale Johannesen1784d162010-06-25 21:55:36 +00005444/// vector. If it is invalid, don't add anything to Ops.
Dan Gohman475871a2008-07-27 21:46:04 +00005445void PPCTargetLowering::LowerAsmOperandForConstraint(SDValue Op, char Letter,
5446 std::vector<SDValue>&Ops,
Chris Lattner5e764232008-04-26 23:02:14 +00005447 SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +00005448 SDValue Result(0,0);
Chris Lattner763317d2006-02-07 00:47:13 +00005449 switch (Letter) {
5450 default: break;
5451 case 'I':
5452 case 'J':
5453 case 'K':
5454 case 'L':
5455 case 'M':
5456 case 'N':
5457 case 'O':
5458 case 'P': {
Chris Lattner9f5d5782007-05-15 01:31:05 +00005459 ConstantSDNode *CST = dyn_cast<ConstantSDNode>(Op);
Chris Lattner48884cd2007-08-25 00:47:38 +00005460 if (!CST) return; // Must be an immediate to match.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005461 unsigned Value = CST->getZExtValue();
Chris Lattner763317d2006-02-07 00:47:13 +00005462 switch (Letter) {
Torok Edwinc23197a2009-07-14 16:55:14 +00005463 default: llvm_unreachable("Unknown constraint letter!");
Chris Lattner763317d2006-02-07 00:47:13 +00005464 case 'I': // "I" is a signed 16-bit constant.
Chris Lattner9f5d5782007-05-15 01:31:05 +00005465 if ((short)Value == (int)Value)
Chris Lattner48884cd2007-08-25 00:47:38 +00005466 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00005467 break;
Chris Lattner763317d2006-02-07 00:47:13 +00005468 case 'J': // "J" is a constant with only the high-order 16 bits nonzero.
5469 case 'L': // "L" is a signed 16-bit constant shifted left 16 bits.
Chris Lattner9f5d5782007-05-15 01:31:05 +00005470 if ((short)Value == 0)
Chris Lattner48884cd2007-08-25 00:47:38 +00005471 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00005472 break;
Chris Lattner763317d2006-02-07 00:47:13 +00005473 case 'K': // "K" is a constant with only the low-order 16 bits nonzero.
Chris Lattner9f5d5782007-05-15 01:31:05 +00005474 if ((Value >> 16) == 0)
Chris Lattner48884cd2007-08-25 00:47:38 +00005475 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00005476 break;
Chris Lattner763317d2006-02-07 00:47:13 +00005477 case 'M': // "M" is a constant that is greater than 31.
Chris Lattner9f5d5782007-05-15 01:31:05 +00005478 if (Value > 31)
Chris Lattner48884cd2007-08-25 00:47:38 +00005479 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00005480 break;
Chris Lattner763317d2006-02-07 00:47:13 +00005481 case 'N': // "N" is a positive constant that is an exact power of two.
Chris Lattner9f5d5782007-05-15 01:31:05 +00005482 if ((int)Value > 0 && isPowerOf2_32(Value))
Chris Lattner48884cd2007-08-25 00:47:38 +00005483 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00005484 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00005485 case 'O': // "O" is the constant zero.
Chris Lattner9f5d5782007-05-15 01:31:05 +00005486 if (Value == 0)
Chris Lattner48884cd2007-08-25 00:47:38 +00005487 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00005488 break;
Chris Lattner763317d2006-02-07 00:47:13 +00005489 case 'P': // "P" is a constant whose negation is a signed 16-bit constant.
Chris Lattner9f5d5782007-05-15 01:31:05 +00005490 if ((short)-Value == (int)-Value)
Chris Lattner48884cd2007-08-25 00:47:38 +00005491 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00005492 break;
Chris Lattner763317d2006-02-07 00:47:13 +00005493 }
5494 break;
5495 }
5496 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005497
Gabor Greifba36cb52008-08-28 21:40:38 +00005498 if (Result.getNode()) {
Chris Lattner48884cd2007-08-25 00:47:38 +00005499 Ops.push_back(Result);
5500 return;
5501 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005502
Chris Lattner763317d2006-02-07 00:47:13 +00005503 // Handle standard constraint letters.
Dale Johannesen1784d162010-06-25 21:55:36 +00005504 TargetLowering::LowerAsmOperandForConstraint(Op, Letter, Ops, DAG);
Chris Lattner763317d2006-02-07 00:47:13 +00005505}
Evan Chengc4c62572006-03-13 23:20:37 +00005506
Chris Lattnerc9addb72007-03-30 23:15:24 +00005507// isLegalAddressingMode - Return true if the addressing mode represented
5508// by AM is legal for this target, for a load/store of the specified type.
Scott Michelfdc40a02009-02-17 22:15:04 +00005509bool PPCTargetLowering::isLegalAddressingMode(const AddrMode &AM,
Chris Lattnerc9addb72007-03-30 23:15:24 +00005510 const Type *Ty) const {
5511 // FIXME: PPC does not allow r+i addressing modes for vectors!
Scott Michelfdc40a02009-02-17 22:15:04 +00005512
Chris Lattnerc9addb72007-03-30 23:15:24 +00005513 // PPC allows a sign-extended 16-bit immediate field.
5514 if (AM.BaseOffs <= -(1LL << 16) || AM.BaseOffs >= (1LL << 16)-1)
5515 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00005516
Chris Lattnerc9addb72007-03-30 23:15:24 +00005517 // No global is ever allowed as a base.
5518 if (AM.BaseGV)
5519 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00005520
5521 // PPC only support r+r,
Chris Lattnerc9addb72007-03-30 23:15:24 +00005522 switch (AM.Scale) {
5523 case 0: // "r+i" or just "i", depending on HasBaseReg.
5524 break;
5525 case 1:
5526 if (AM.HasBaseReg && AM.BaseOffs) // "r+r+i" is not allowed.
5527 return false;
5528 // Otherwise we have r+r or r+i.
5529 break;
5530 case 2:
5531 if (AM.HasBaseReg || AM.BaseOffs) // 2*r+r or 2*r+i is not allowed.
5532 return false;
5533 // Allow 2*r as r+r.
5534 break;
Chris Lattner7c7ba9d2007-04-09 22:10:05 +00005535 default:
5536 // No other scales are supported.
5537 return false;
Chris Lattnerc9addb72007-03-30 23:15:24 +00005538 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005539
Chris Lattnerc9addb72007-03-30 23:15:24 +00005540 return true;
5541}
5542
Evan Chengc4c62572006-03-13 23:20:37 +00005543/// isLegalAddressImmediate - Return true if the integer value can be used
Evan Cheng86193912007-03-12 23:29:01 +00005544/// as the offset of the target addressing mode for load / store of the
5545/// given type.
5546bool PPCTargetLowering::isLegalAddressImmediate(int64_t V,const Type *Ty) const{
Evan Chengc4c62572006-03-13 23:20:37 +00005547 // PPC allows a sign-extended 16-bit immediate field.
5548 return (V > -(1 << 16) && V < (1 << 16)-1);
5549}
Reid Spencer3a9ec242006-08-28 01:02:49 +00005550
5551bool PPCTargetLowering::isLegalAddressImmediate(llvm::GlobalValue* GV) const {
Scott Michelfdc40a02009-02-17 22:15:04 +00005552 return false;
Reid Spencer3a9ec242006-08-28 01:02:49 +00005553}
Nicolas Geoffray43c6e7c2007-03-01 13:11:38 +00005554
Dan Gohmand858e902010-04-17 15:26:15 +00005555SDValue PPCTargetLowering::LowerRETURNADDR(SDValue Op,
5556 SelectionDAG &DAG) const {
Evan Cheng2457f2c2010-05-22 01:47:14 +00005557 MachineFunction &MF = DAG.getMachineFunction();
5558 MachineFrameInfo *MFI = MF.getFrameInfo();
5559 MFI->setReturnAddressIsTaken(true);
5560
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005561 DebugLoc dl = Op.getDebugLoc();
Dale Johannesen08673d22010-05-03 22:59:34 +00005562 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Chris Lattner3fc027d2007-12-08 06:59:59 +00005563
Dale Johannesen08673d22010-05-03 22:59:34 +00005564 // Make sure the function does not optimize away the store of the RA to
5565 // the stack.
Chris Lattner3fc027d2007-12-08 06:59:59 +00005566 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
Dale Johannesen08673d22010-05-03 22:59:34 +00005567 FuncInfo->setLRStoreRequired();
5568 bool isPPC64 = PPCSubTarget.isPPC64();
5569 bool isDarwinABI = PPCSubTarget.isDarwinABI();
5570
5571 if (Depth > 0) {
5572 SDValue FrameAddr = LowerFRAMEADDR(Op, DAG);
5573 SDValue Offset =
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005574
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00005575 DAG.getConstant(PPCFrameLowering::getReturnSaveOffset(isPPC64, isDarwinABI),
Dale Johannesen08673d22010-05-03 22:59:34 +00005576 isPPC64? MVT::i64 : MVT::i32);
5577 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
5578 DAG.getNode(ISD::ADD, dl, getPointerTy(),
5579 FrameAddr, Offset),
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00005580 MachinePointerInfo(), false, false, 0);
Dale Johannesen08673d22010-05-03 22:59:34 +00005581 }
Chris Lattner3fc027d2007-12-08 06:59:59 +00005582
Chris Lattner3fc027d2007-12-08 06:59:59 +00005583 // Just load the return address off the stack.
Dan Gohman475871a2008-07-27 21:46:04 +00005584 SDValue RetAddrFI = getReturnAddrFrameIndex(DAG);
Dale Johannesen08673d22010-05-03 22:59:34 +00005585 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00005586 RetAddrFI, MachinePointerInfo(), false, false, 0);
Chris Lattner3fc027d2007-12-08 06:59:59 +00005587}
5588
Dan Gohmand858e902010-04-17 15:26:15 +00005589SDValue PPCTargetLowering::LowerFRAMEADDR(SDValue Op,
5590 SelectionDAG &DAG) const {
Dale Johannesena05dca42009-02-04 23:02:30 +00005591 DebugLoc dl = Op.getDebugLoc();
Dale Johannesen08673d22010-05-03 22:59:34 +00005592 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00005593
Owen Andersone50ed302009-08-10 22:56:29 +00005594 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson825b72b2009-08-11 20:47:22 +00005595 bool isPPC64 = PtrVT == MVT::i64;
Scott Michelfdc40a02009-02-17 22:15:04 +00005596
Nicolas Geoffray43c6e7c2007-03-01 13:11:38 +00005597 MachineFunction &MF = DAG.getMachineFunction();
5598 MachineFrameInfo *MFI = MF.getFrameInfo();
Dale Johannesen08673d22010-05-03 22:59:34 +00005599 MFI->setFrameAddressIsTaken(true);
5600 bool is31 = (DisableFramePointerElim(MF) || MFI->hasVarSizedObjects()) &&
5601 MFI->getStackSize() &&
5602 !MF.getFunction()->hasFnAttr(Attribute::Naked);
5603 unsigned FrameReg = isPPC64 ? (is31 ? PPC::X31 : PPC::X1) :
5604 (is31 ? PPC::R31 : PPC::R1);
5605 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl, FrameReg,
5606 PtrVT);
5607 while (Depth--)
5608 FrameAddr = DAG.getLoad(Op.getValueType(), dl, DAG.getEntryNode(),
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00005609 FrameAddr, MachinePointerInfo(), false, false, 0);
Dale Johannesen08673d22010-05-03 22:59:34 +00005610 return FrameAddr;
Nicolas Geoffray43c6e7c2007-03-01 13:11:38 +00005611}
Dan Gohman54aeea32008-10-21 03:41:46 +00005612
5613bool
5614PPCTargetLowering::isOffsetFoldingLegal(const GlobalAddressSDNode *GA) const {
5615 // The PowerPC target isn't yet aware of offsets.
5616 return false;
5617}
Tilmann Schellerffd02002009-07-03 06:45:56 +00005618
Evan Cheng42642d02010-04-01 20:10:42 +00005619/// getOptimalMemOpType - Returns the target specific optimal type for load
Evan Chengf28f8bc2010-04-02 19:36:14 +00005620/// and store operations as a result of memset, memcpy, and memmove
5621/// lowering. If DstAlign is zero that means it's safe to destination
5622/// alignment can satisfy any constraint. Similarly if SrcAlign is zero it
5623/// means there isn't a need to check it against alignment requirement,
5624/// probably because the source does not need to be loaded. If
5625/// 'NonScalarIntSafe' is true, that means it's safe to return a
5626/// non-scalar-integer type, e.g. empty string source, constant, or loaded
Evan Chengc3b0c342010-04-08 07:37:57 +00005627/// from memory. 'MemcpyStrSrc' indicates whether the memcpy source is
5628/// constant so it does not need to be loaded.
Dan Gohman37f32ee2010-04-16 20:11:05 +00005629/// It returns EVT::Other if the type should be determined using generic
5630/// target-independent logic.
Evan Cheng255f20f2010-04-01 06:04:33 +00005631EVT PPCTargetLowering::getOptimalMemOpType(uint64_t Size,
5632 unsigned DstAlign, unsigned SrcAlign,
Evan Chengf28f8bc2010-04-02 19:36:14 +00005633 bool NonScalarIntSafe,
Evan Chengc3b0c342010-04-08 07:37:57 +00005634 bool MemcpyStrSrc,
Dan Gohman37f32ee2010-04-16 20:11:05 +00005635 MachineFunction &MF) const {
Tilmann Schellerffd02002009-07-03 06:45:56 +00005636 if (this->PPCSubTarget.isPPC64()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005637 return MVT::i64;
Tilmann Schellerffd02002009-07-03 06:45:56 +00005638 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +00005639 return MVT::i32;
Tilmann Schellerffd02002009-07-03 06:45:56 +00005640 }
5641}