Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 1 | //===-- RegAllocLinearScan.cpp - Linear Scan register allocator -----------===// |
| 2 | // |
| 3 | // The LLVM Compiler Infrastructure |
| 4 | // |
| 5 | // This file was developed by the LLVM research group and is distributed under |
| 6 | // the University of Illinois Open Source License. See LICENSE.TXT for details. |
| 7 | // |
| 8 | //===----------------------------------------------------------------------===// |
| 9 | // |
| 10 | // This file implements a linear scan register allocator. |
| 11 | // |
| 12 | //===----------------------------------------------------------------------===// |
| 13 | #define DEBUG_TYPE "regalloc" |
| 14 | #include "llvm/Function.h" |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 15 | #include "llvm/CodeGen/LiveVariables.h" |
| 16 | #include "llvm/CodeGen/MachineFrameInfo.h" |
| 17 | #include "llvm/CodeGen/MachineFunctionPass.h" |
| 18 | #include "llvm/CodeGen/MachineInstr.h" |
| 19 | #include "llvm/CodeGen/Passes.h" |
| 20 | #include "llvm/CodeGen/SSARegMap.h" |
| 21 | #include "llvm/Target/MRegisterInfo.h" |
| 22 | #include "llvm/Target/TargetInstrInfo.h" |
| 23 | #include "llvm/Target/TargetMachine.h" |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 24 | #include "llvm/Support/CFG.h" |
| 25 | #include "Support/Debug.h" |
| 26 | #include "Support/DepthFirstIterator.h" |
| 27 | #include "Support/Statistic.h" |
| 28 | #include "Support/STLExtras.h" |
Alkis Evlogimenos | a2f6a40 | 2004-02-23 00:50:15 +0000 | [diff] [blame] | 29 | #include "LiveIntervals.h" |
Alkis Evlogimenos | 888b1a6 | 2004-02-23 00:53:31 +0000 | [diff] [blame] | 30 | #include "PhysRegTracker.h" |
Alkis Evlogimenos | 843b160 | 2004-02-15 10:24:21 +0000 | [diff] [blame] | 31 | #include <algorithm> |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 32 | using namespace llvm; |
| 33 | |
| 34 | namespace { |
Alkis Evlogimenos | 2acef2d | 2004-02-19 06:19:09 +0000 | [diff] [blame] | 35 | Statistic<> numStores("ra-linearscan", "Number of stores added"); |
| 36 | Statistic<> numLoads ("ra-linearscan", "Number of loads added"); |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 37 | |
| 38 | class RA : public MachineFunctionPass { |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 39 | private: |
| 40 | MachineFunction* mf_; |
| 41 | const TargetMachine* tm_; |
Alkis Evlogimenos | 39a0d5c | 2004-02-20 06:15:40 +0000 | [diff] [blame] | 42 | const TargetInstrInfo* tii_; |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 43 | const MRegisterInfo* mri_; |
Alkis Evlogimenos | e88280a | 2004-01-22 23:08:45 +0000 | [diff] [blame] | 44 | LiveIntervals* li_; |
Alkis Evlogimenos | 843b160 | 2004-02-15 10:24:21 +0000 | [diff] [blame] | 45 | typedef std::list<LiveIntervals::Interval*> IntervalPtrs; |
| 46 | IntervalPtrs unhandled_, fixed_, active_, inactive_, handled_; |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 47 | |
Alkis Evlogimenos | 12edc7e | 2004-02-23 06:10:13 +0000 | [diff] [blame] | 48 | std::auto_ptr<PhysRegTracker> prt_; |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 49 | |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 50 | typedef std::map<unsigned, unsigned> Virt2PhysMap; |
| 51 | Virt2PhysMap v2pMap_; |
| 52 | |
| 53 | typedef std::map<unsigned, int> Virt2StackSlotMap; |
| 54 | Virt2StackSlotMap v2ssMap_; |
| 55 | |
| 56 | int instrAdded_; |
| 57 | |
Alkis Evlogimenos | f5eaf16 | 2004-02-06 18:08:18 +0000 | [diff] [blame] | 58 | typedef std::vector<float> SpillWeights; |
| 59 | SpillWeights spillWeights_; |
| 60 | |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 61 | public: |
| 62 | virtual const char* getPassName() const { |
| 63 | return "Linear Scan Register Allocator"; |
| 64 | } |
| 65 | |
| 66 | virtual void getAnalysisUsage(AnalysisUsage &AU) const { |
| 67 | AU.addRequired<LiveVariables>(); |
| 68 | AU.addRequired<LiveIntervals>(); |
| 69 | MachineFunctionPass::getAnalysisUsage(AU); |
| 70 | } |
| 71 | |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 72 | /// runOnMachineFunction - register allocate the whole function |
| 73 | bool runOnMachineFunction(MachineFunction&); |
| 74 | |
Alkis Evlogimenos | 0466729 | 2004-02-01 20:13:26 +0000 | [diff] [blame] | 75 | void releaseMemory(); |
| 76 | |
| 77 | private: |
Alkis Evlogimenos | 7d629b5 | 2004-01-07 09:20:58 +0000 | [diff] [blame] | 78 | /// initIntervalSets - initializa the four interval sets: |
| 79 | /// unhandled, fixed, active and inactive |
Alkis Evlogimenos | 843b160 | 2004-02-15 10:24:21 +0000 | [diff] [blame] | 80 | void initIntervalSets(LiveIntervals::Intervals& li); |
Alkis Evlogimenos | 7d629b5 | 2004-01-07 09:20:58 +0000 | [diff] [blame] | 81 | |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 82 | /// processActiveIntervals - expire old intervals and move |
| 83 | /// non-overlapping ones to the incative list |
Alkis Evlogimenos | 7d629b5 | 2004-01-07 09:20:58 +0000 | [diff] [blame] | 84 | void processActiveIntervals(IntervalPtrs::value_type cur); |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 85 | |
| 86 | /// processInactiveIntervals - expire old intervals and move |
| 87 | /// overlapping ones to the active list |
Alkis Evlogimenos | 7d629b5 | 2004-01-07 09:20:58 +0000 | [diff] [blame] | 88 | void processInactiveIntervals(IntervalPtrs::value_type cur); |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 89 | |
Alkis Evlogimenos | f5eaf16 | 2004-02-06 18:08:18 +0000 | [diff] [blame] | 90 | /// updateSpillWeights - updates the spill weights of the |
| 91 | /// specifed physical register and its weight |
| 92 | void updateSpillWeights(unsigned reg, SpillWeights::value_type weight); |
| 93 | |
| 94 | /// assignRegOrStackSlotAtInterval - assign a register if one |
| 95 | /// is available, or spill. |
| 96 | void assignRegOrStackSlotAtInterval(IntervalPtrs::value_type cur); |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 97 | |
Alkis Evlogimenos | 843b160 | 2004-02-15 10:24:21 +0000 | [diff] [blame] | 98 | /// addSpillCode - adds spill code for interval. The interval |
| 99 | /// must be modified by LiveIntervals::updateIntervalForSpill. |
| 100 | void addSpillCode(IntervalPtrs::value_type li, int slot); |
| 101 | |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 102 | /// |
| 103 | /// register handling helpers |
| 104 | /// |
| 105 | |
Alkis Evlogimenos | 169cfd0 | 2003-12-21 05:43:40 +0000 | [diff] [blame] | 106 | /// getFreePhysReg - return a free physical register for this |
| 107 | /// virtual register interval if we have one, otherwise return |
| 108 | /// 0 |
Alkis Evlogimenos | 7d629b5 | 2004-01-07 09:20:58 +0000 | [diff] [blame] | 109 | unsigned getFreePhysReg(IntervalPtrs::value_type cur); |
Alkis Evlogimenos | 169cfd0 | 2003-12-21 05:43:40 +0000 | [diff] [blame] | 110 | |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 111 | /// assignVirt2PhysReg - assigns the free physical register to |
| 112 | /// the virtual register passed as arguments |
Alkis Evlogimenos | 54d23c7 | 2004-02-06 03:15:40 +0000 | [diff] [blame] | 113 | Virt2PhysMap::iterator |
| 114 | assignVirt2PhysReg(unsigned virtReg, unsigned physReg); |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 115 | |
| 116 | /// clearVirtReg - free the physical register associated with this |
| 117 | /// virtual register and disassociate virtual->physical and |
| 118 | /// physical->virtual mappings |
Alkis Evlogimenos | 54d23c7 | 2004-02-06 03:15:40 +0000 | [diff] [blame] | 119 | void clearVirtReg(Virt2PhysMap::iterator it); |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 120 | |
| 121 | /// assignVirt2StackSlot - assigns this virtual register to a |
Alkis Evlogimenos | 843b160 | 2004-02-15 10:24:21 +0000 | [diff] [blame] | 122 | /// stack slot. returns the stack slot |
| 123 | int assignVirt2StackSlot(unsigned virtReg); |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 124 | |
Alkis Evlogimenos | 69546d5 | 2003-12-04 03:57:28 +0000 | [diff] [blame] | 125 | /// getStackSlot - returns the offset of the specified |
| 126 | /// register on the stack |
| 127 | int getStackSlot(unsigned virtReg); |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 128 | |
Alkis Evlogimenos | ce50115 | 2004-01-22 19:24:43 +0000 | [diff] [blame] | 129 | void printVirtRegAssignment() const { |
| 130 | std::cerr << "register assignment:\n"; |
Alkis Evlogimenos | 22b7e44 | 2004-02-02 07:30:36 +0000 | [diff] [blame] | 131 | |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 132 | for (Virt2PhysMap::const_iterator |
| 133 | i = v2pMap_.begin(), e = v2pMap_.end(); i != e; ++i) { |
Alkis Evlogimenos | ce50115 | 2004-01-22 19:24:43 +0000 | [diff] [blame] | 134 | assert(i->second != 0); |
Alkis Evlogimenos | 39a0d5c | 2004-02-20 06:15:40 +0000 | [diff] [blame] | 135 | std::cerr << "[reg" << i->first << " -> " |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 136 | << mri_->getName(i->second) << "]\n"; |
| 137 | } |
Alkis Evlogimenos | ce50115 | 2004-01-22 19:24:43 +0000 | [diff] [blame] | 138 | for (Virt2StackSlotMap::const_iterator |
| 139 | i = v2ssMap_.begin(), e = v2ssMap_.end(); i != e; ++i) { |
Alkis Evlogimenos | 39a0d5c | 2004-02-20 06:15:40 +0000 | [diff] [blame] | 140 | std::cerr << '[' << i->first << " -> ss#" << i->second << "]\n"; |
Alkis Evlogimenos | ce50115 | 2004-01-22 19:24:43 +0000 | [diff] [blame] | 141 | } |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 142 | std::cerr << '\n'; |
| 143 | } |
Alkis Evlogimenos | a6d8c3f | 2004-01-16 20:29:42 +0000 | [diff] [blame] | 144 | |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 145 | void printIntervals(const char* const str, |
| 146 | RA::IntervalPtrs::const_iterator i, |
| 147 | RA::IntervalPtrs::const_iterator e) const { |
| 148 | if (str) std::cerr << str << " intervals:\n"; |
| 149 | for (; i != e; ++i) { |
Alkis Evlogimenos | 39a0d5c | 2004-02-20 06:15:40 +0000 | [diff] [blame] | 150 | std::cerr << "\t" << **i << " -> "; |
Alkis Evlogimenos | a6d8c3f | 2004-01-16 20:29:42 +0000 | [diff] [blame] | 151 | unsigned reg = (*i)->reg; |
Alkis Evlogimenos | 4f67b86 | 2004-02-01 01:27:01 +0000 | [diff] [blame] | 152 | if (MRegisterInfo::isVirtualRegister(reg)) { |
Alkis Evlogimenos | a6d8c3f | 2004-01-16 20:29:42 +0000 | [diff] [blame] | 153 | Virt2PhysMap::const_iterator it = v2pMap_.find(reg); |
| 154 | reg = (it == v2pMap_.end() ? 0 : it->second); |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 155 | } |
Alkis Evlogimenos | a12c7bb | 2004-01-16 20:33:13 +0000 | [diff] [blame] | 156 | std::cerr << mri_->getName(reg) << '\n'; |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 157 | } |
| 158 | } |
Alkis Evlogimenos | 779e640 | 2004-02-18 23:15:23 +0000 | [diff] [blame] | 159 | |
| 160 | void verifyAssignment() const { |
| 161 | for (Virt2PhysMap::const_iterator i = v2pMap_.begin(), |
| 162 | e = v2pMap_.end(); i != e; ++i) |
Alkis Evlogimenos | d195e99 | 2004-02-19 19:24:17 +0000 | [diff] [blame] | 163 | for (Virt2PhysMap::const_iterator i2 = next(i); i2 != e; ++i2) |
| 164 | if (MRegisterInfo::isVirtualRegister(i->second) && |
| 165 | (i->second == i2->second || |
| 166 | mri_->areAliases(i->second, i2->second))) { |
Alkis Evlogimenos | 779e640 | 2004-02-18 23:15:23 +0000 | [diff] [blame] | 167 | const LiveIntervals::Interval |
| 168 | &in = li_->getInterval(i->second), |
| 169 | &in2 = li_->getInterval(i2->second); |
Alkis Evlogimenos | d195e99 | 2004-02-19 19:24:17 +0000 | [diff] [blame] | 170 | if (in.overlaps(in2)) { |
| 171 | std::cerr << in << " overlaps " << in2 << '\n'; |
| 172 | assert(0); |
| 173 | } |
Alkis Evlogimenos | 779e640 | 2004-02-18 23:15:23 +0000 | [diff] [blame] | 174 | } |
| 175 | } |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 176 | }; |
| 177 | } |
| 178 | |
Alkis Evlogimenos | 0466729 | 2004-02-01 20:13:26 +0000 | [diff] [blame] | 179 | void RA::releaseMemory() |
| 180 | { |
| 181 | v2pMap_.clear(); |
| 182 | v2ssMap_.clear(); |
| 183 | unhandled_.clear(); |
| 184 | active_.clear(); |
| 185 | inactive_.clear(); |
| 186 | fixed_.clear(); |
Alkis Evlogimenos | 843b160 | 2004-02-15 10:24:21 +0000 | [diff] [blame] | 187 | handled_.clear(); |
Alkis Evlogimenos | 0466729 | 2004-02-01 20:13:26 +0000 | [diff] [blame] | 188 | } |
| 189 | |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 190 | bool RA::runOnMachineFunction(MachineFunction &fn) { |
| 191 | mf_ = &fn; |
| 192 | tm_ = &fn.getTarget(); |
Alkis Evlogimenos | 39a0d5c | 2004-02-20 06:15:40 +0000 | [diff] [blame] | 193 | tii_ = &tm_->getInstrInfo(); |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 194 | mri_ = tm_->getRegisterInfo(); |
Alkis Evlogimenos | e88280a | 2004-01-22 23:08:45 +0000 | [diff] [blame] | 195 | li_ = &getAnalysis<LiveIntervals>(); |
Alkis Evlogimenos | 12edc7e | 2004-02-23 06:10:13 +0000 | [diff] [blame] | 196 | if (!prt_.get()) prt_.reset(new PhysRegTracker(*mri_)); |
Alkis Evlogimenos | 169cfd0 | 2003-12-21 05:43:40 +0000 | [diff] [blame] | 197 | |
Alkis Evlogimenos | 22b7e44 | 2004-02-02 07:30:36 +0000 | [diff] [blame] | 198 | initIntervalSets(li_->getIntervals()); |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 199 | |
Alkis Evlogimenos | 7d629b5 | 2004-01-07 09:20:58 +0000 | [diff] [blame] | 200 | // linear scan algorithm |
Alkis Evlogimenos | 39a0d5c | 2004-02-20 06:15:40 +0000 | [diff] [blame] | 201 | DEBUG(std::cerr << "********** LINEAR SCAN **********\n"); |
| 202 | DEBUG(std::cerr << "********** Function: " |
| 203 | << mf_->getFunction()->getName() << '\n'); |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 204 | |
Alkis Evlogimenos | 39a0d5c | 2004-02-20 06:15:40 +0000 | [diff] [blame] | 205 | DEBUG(printIntervals("unhandled", unhandled_.begin(), unhandled_.end())); |
| 206 | DEBUG(printIntervals("fixed", fixed_.begin(), fixed_.end())); |
| 207 | DEBUG(printIntervals("active", active_.begin(), active_.end())); |
| 208 | DEBUG(printIntervals("inactive", inactive_.begin(), inactive_.end())); |
Alkis Evlogimenos | 7d629b5 | 2004-01-07 09:20:58 +0000 | [diff] [blame] | 209 | |
| 210 | while (!unhandled_.empty() || !fixed_.empty()) { |
| 211 | // pick the interval with the earliest start point |
| 212 | IntervalPtrs::value_type cur; |
| 213 | if (fixed_.empty()) { |
| 214 | cur = unhandled_.front(); |
Alkis Evlogimenos | 843b160 | 2004-02-15 10:24:21 +0000 | [diff] [blame] | 215 | unhandled_.pop_front(); |
Alkis Evlogimenos | 7d629b5 | 2004-01-07 09:20:58 +0000 | [diff] [blame] | 216 | } |
| 217 | else if (unhandled_.empty()) { |
| 218 | cur = fixed_.front(); |
Alkis Evlogimenos | 843b160 | 2004-02-15 10:24:21 +0000 | [diff] [blame] | 219 | fixed_.pop_front(); |
Alkis Evlogimenos | 7d629b5 | 2004-01-07 09:20:58 +0000 | [diff] [blame] | 220 | } |
| 221 | else if (unhandled_.front()->start() < fixed_.front()->start()) { |
| 222 | cur = unhandled_.front(); |
Alkis Evlogimenos | 843b160 | 2004-02-15 10:24:21 +0000 | [diff] [blame] | 223 | unhandled_.pop_front(); |
Alkis Evlogimenos | 7d629b5 | 2004-01-07 09:20:58 +0000 | [diff] [blame] | 224 | } |
| 225 | else { |
| 226 | cur = fixed_.front(); |
Alkis Evlogimenos | 843b160 | 2004-02-15 10:24:21 +0000 | [diff] [blame] | 227 | fixed_.pop_front(); |
Alkis Evlogimenos | 7d629b5 | 2004-01-07 09:20:58 +0000 | [diff] [blame] | 228 | } |
| 229 | |
Alkis Evlogimenos | 39a0d5c | 2004-02-20 06:15:40 +0000 | [diff] [blame] | 230 | DEBUG(std::cerr << "\n*** CURRENT ***: " << *cur << '\n'); |
Alkis Evlogimenos | 7d629b5 | 2004-01-07 09:20:58 +0000 | [diff] [blame] | 231 | |
| 232 | processActiveIntervals(cur); |
| 233 | processInactiveIntervals(cur); |
Alkis Evlogimenos | b7be115 | 2004-01-13 20:42:08 +0000 | [diff] [blame] | 234 | |
Alkis Evlogimenos | 7d629b5 | 2004-01-07 09:20:58 +0000 | [diff] [blame] | 235 | // if this register is fixed we are done |
Alkis Evlogimenos | 4f67b86 | 2004-02-01 01:27:01 +0000 | [diff] [blame] | 236 | if (MRegisterInfo::isPhysicalRegister(cur->reg)) { |
Alkis Evlogimenos | 12edc7e | 2004-02-23 06:10:13 +0000 | [diff] [blame] | 237 | prt_->addRegUse(cur->reg); |
Alkis Evlogimenos | 7d629b5 | 2004-01-07 09:20:58 +0000 | [diff] [blame] | 238 | active_.push_back(cur); |
Alkis Evlogimenos | 843b160 | 2004-02-15 10:24:21 +0000 | [diff] [blame] | 239 | handled_.push_back(cur); |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 240 | } |
| 241 | // otherwise we are allocating a virtual register. try to find |
| 242 | // a free physical register or spill an interval in order to |
| 243 | // assign it one (we could spill the current though). |
| 244 | else { |
Alkis Evlogimenos | f5eaf16 | 2004-02-06 18:08:18 +0000 | [diff] [blame] | 245 | assignRegOrStackSlotAtInterval(cur); |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 246 | } |
Alkis Evlogimenos | 7d629b5 | 2004-01-07 09:20:58 +0000 | [diff] [blame] | 247 | |
Alkis Evlogimenos | 39a0d5c | 2004-02-20 06:15:40 +0000 | [diff] [blame] | 248 | DEBUG(printIntervals("active", active_.begin(), active_.end())); |
| 249 | DEBUG(printIntervals("inactive", inactive_.begin(), inactive_.end())); |
| 250 | // DEBUG(verifyAssignment()); |
| 251 | } |
Alkis Evlogimenos | 7d629b5 | 2004-01-07 09:20:58 +0000 | [diff] [blame] | 252 | |
Alkis Evlogimenos | 7d65a12 | 2003-12-13 05:50:19 +0000 | [diff] [blame] | 253 | // expire any remaining active intervals |
| 254 | for (IntervalPtrs::iterator i = active_.begin(); i != active_.end(); ++i) { |
| 255 | unsigned reg = (*i)->reg; |
Alkis Evlogimenos | 39a0d5c | 2004-02-20 06:15:40 +0000 | [diff] [blame] | 256 | DEBUG(std::cerr << "\tinterval " << **i << " expired\n"); |
Alkis Evlogimenos | 4f67b86 | 2004-02-01 01:27:01 +0000 | [diff] [blame] | 257 | if (MRegisterInfo::isVirtualRegister(reg)) { |
Alkis Evlogimenos | 3bf564a | 2003-12-23 18:00:33 +0000 | [diff] [blame] | 258 | reg = v2pMap_[reg]; |
Alkis Evlogimenos | 7d65a12 | 2003-12-13 05:50:19 +0000 | [diff] [blame] | 259 | } |
Alkis Evlogimenos | 12edc7e | 2004-02-23 06:10:13 +0000 | [diff] [blame] | 260 | prt_->delRegUse(reg); |
Alkis Evlogimenos | 7d65a12 | 2003-12-13 05:50:19 +0000 | [diff] [blame] | 261 | } |
Alkis Evlogimenos | 4d7af65 | 2003-12-14 13:24:17 +0000 | [diff] [blame] | 262 | |
Alkis Evlogimenos | e88280a | 2004-01-22 23:08:45 +0000 | [diff] [blame] | 263 | DEBUG(printVirtRegAssignment()); |
Alkis Evlogimenos | e88280a | 2004-01-22 23:08:45 +0000 | [diff] [blame] | 264 | |
Alkis Evlogimenos | 39a0d5c | 2004-02-20 06:15:40 +0000 | [diff] [blame] | 265 | DEBUG(std::cerr << "********** REWRITE MACHINE CODE **********\n"); |
| 266 | DEBUG(std::cerr << "********** Function: " |
| 267 | << mf_->getFunction()->getName() << '\n'); |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 268 | |
Alkis Evlogimenos | 843b160 | 2004-02-15 10:24:21 +0000 | [diff] [blame] | 269 | for (MachineFunction::iterator mbbi = mf_->begin(), mbbe = mf_->end(); |
| 270 | mbbi != mbbe; ++mbbi) { |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 271 | instrAdded_ = 0; |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 272 | |
Alkis Evlogimenos | 843b160 | 2004-02-15 10:24:21 +0000 | [diff] [blame] | 273 | for (MachineBasicBlock::iterator mii = mbbi->begin(), mie = mbbi->end(); |
| 274 | mii != mie; ++mii) { |
Alkis Evlogimenos | 39a0d5c | 2004-02-20 06:15:40 +0000 | [diff] [blame] | 275 | DEBUG( |
| 276 | std::cerr << '['; |
| 277 | unsigned index = li_->getInstructionIndex(mii); |
| 278 | if (index == std::numeric_limits<unsigned>::max()) |
| 279 | std::cerr << '*'; |
| 280 | else |
| 281 | std::cerr << index; |
| 282 | std::cerr << "]\t"; |
| 283 | mii->print(std::cerr, *tm_)); |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 284 | |
Alkis Evlogimenos | 843b160 | 2004-02-15 10:24:21 +0000 | [diff] [blame] | 285 | // use our current mapping and actually replace every |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 286 | // virtual register with its allocated physical registers |
Alkis Evlogimenos | 39a0d5c | 2004-02-20 06:15:40 +0000 | [diff] [blame] | 287 | DEBUG(std::cerr << "\t"); |
Alkis Evlogimenos | 843b160 | 2004-02-15 10:24:21 +0000 | [diff] [blame] | 288 | for (unsigned i = 0, e = mii->getNumOperands(); |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 289 | i != e; ++i) { |
Alkis Evlogimenos | 843b160 | 2004-02-15 10:24:21 +0000 | [diff] [blame] | 290 | MachineOperand& op = mii->getOperand(i); |
Chris Lattner | 1cbe4d0 | 2004-02-10 21:12:22 +0000 | [diff] [blame] | 291 | if (op.isRegister() && |
| 292 | MRegisterInfo::isVirtualRegister(op.getReg())) { |
| 293 | unsigned virtReg = op.getReg(); |
Alkis Evlogimenos | 54d23c7 | 2004-02-06 03:15:40 +0000 | [diff] [blame] | 294 | Virt2PhysMap::iterator it = v2pMap_.find(virtReg); |
Alkis Evlogimenos | 843b160 | 2004-02-15 10:24:21 +0000 | [diff] [blame] | 295 | assert(it != v2pMap_.end() && |
| 296 | "all virtual registers must be allocated"); |
| 297 | unsigned physReg = it->second; |
| 298 | assert(MRegisterInfo::isPhysicalRegister(physReg)); |
Alkis Evlogimenos | 39a0d5c | 2004-02-20 06:15:40 +0000 | [diff] [blame] | 299 | DEBUG(std::cerr << "\t[reg" << virtReg |
| 300 | << " -> " << mri_->getName(physReg) << ']'); |
Alkis Evlogimenos | 843b160 | 2004-02-15 10:24:21 +0000 | [diff] [blame] | 301 | mii->SetMachineOperandReg(i, physReg); |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 302 | } |
| 303 | } |
Alkis Evlogimenos | 39a0d5c | 2004-02-20 06:15:40 +0000 | [diff] [blame] | 304 | DEBUG(std::cerr << '\n'); |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 305 | } |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 306 | } |
| 307 | |
Alkis Evlogimenos | 39a0d5c | 2004-02-20 06:15:40 +0000 | [diff] [blame] | 308 | DEBUG(std::cerr << "********** MACHINEINSTRS **********\n"); |
| 309 | DEBUG( |
| 310 | for (MachineFunction::iterator mbbi = mf_->begin(), mbbe = mf_->end(); |
| 311 | mbbi != mbbe; ++mbbi) { |
Alkis Evlogimenos | 0f338a1 | 2004-02-22 05:46:04 +0000 | [diff] [blame] | 312 | std::cerr << mbbi->getBasicBlock()->getName() << ":\n"; |
Alkis Evlogimenos | 39a0d5c | 2004-02-20 06:15:40 +0000 | [diff] [blame] | 313 | for (MachineBasicBlock::iterator mii = mbbi->begin(), |
| 314 | mie = mbbi->end(); mii != mie; ++mii) { |
| 315 | unsigned index = li_->getInstructionIndex(mii); |
| 316 | if (index == std::numeric_limits<unsigned>::max()) |
| 317 | std::cerr << "*\t"; |
| 318 | else |
| 319 | std::cerr << index << '\t'; |
| 320 | mii->print(std::cerr, *tm_); |
| 321 | } |
| 322 | }); |
| 323 | |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 324 | return true; |
| 325 | } |
| 326 | |
Alkis Evlogimenos | 843b160 | 2004-02-15 10:24:21 +0000 | [diff] [blame] | 327 | void RA::initIntervalSets(LiveIntervals::Intervals& li) |
Alkis Evlogimenos | 7d629b5 | 2004-01-07 09:20:58 +0000 | [diff] [blame] | 328 | { |
| 329 | assert(unhandled_.empty() && fixed_.empty() && |
| 330 | active_.empty() && inactive_.empty() && |
| 331 | "interval sets should be empty on initialization"); |
| 332 | |
Alkis Evlogimenos | 843b160 | 2004-02-15 10:24:21 +0000 | [diff] [blame] | 333 | for (LiveIntervals::Intervals::iterator i = li.begin(), e = li.end(); |
Alkis Evlogimenos | 7d629b5 | 2004-01-07 09:20:58 +0000 | [diff] [blame] | 334 | i != e; ++i) { |
Alkis Evlogimenos | 4f67b86 | 2004-02-01 01:27:01 +0000 | [diff] [blame] | 335 | if (MRegisterInfo::isPhysicalRegister(i->reg)) |
Alkis Evlogimenos | 7d629b5 | 2004-01-07 09:20:58 +0000 | [diff] [blame] | 336 | fixed_.push_back(&*i); |
| 337 | else |
| 338 | unhandled_.push_back(&*i); |
| 339 | } |
| 340 | } |
| 341 | |
| 342 | void RA::processActiveIntervals(IntervalPtrs::value_type cur) |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 343 | { |
| 344 | DEBUG(std::cerr << "\tprocessing active intervals:\n"); |
| 345 | for (IntervalPtrs::iterator i = active_.begin(); i != active_.end();) { |
| 346 | unsigned reg = (*i)->reg; |
Alkis Evlogimenos | 3b02cbe | 2004-01-16 20:17:05 +0000 | [diff] [blame] | 347 | // remove expired intervals |
| 348 | if ((*i)->expiredAt(cur->start())) { |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 349 | DEBUG(std::cerr << "\t\tinterval " << **i << " expired\n"); |
Alkis Evlogimenos | 4f67b86 | 2004-02-01 01:27:01 +0000 | [diff] [blame] | 350 | if (MRegisterInfo::isVirtualRegister(reg)) { |
Alkis Evlogimenos | 3bf564a | 2003-12-23 18:00:33 +0000 | [diff] [blame] | 351 | reg = v2pMap_[reg]; |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 352 | } |
Alkis Evlogimenos | 12edc7e | 2004-02-23 06:10:13 +0000 | [diff] [blame] | 353 | prt_->delRegUse(reg); |
Alkis Evlogimenos | 169cfd0 | 2003-12-21 05:43:40 +0000 | [diff] [blame] | 354 | // remove from active |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 355 | i = active_.erase(i); |
| 356 | } |
Alkis Evlogimenos | 169cfd0 | 2003-12-21 05:43:40 +0000 | [diff] [blame] | 357 | // move inactive intervals to inactive list |
| 358 | else if (!(*i)->liveAt(cur->start())) { |
Alkis Evlogimenos | 39a0d5c | 2004-02-20 06:15:40 +0000 | [diff] [blame] | 359 | DEBUG(std::cerr << "\t\tinterval " << **i << " inactive\n"); |
Alkis Evlogimenos | 4f67b86 | 2004-02-01 01:27:01 +0000 | [diff] [blame] | 360 | if (MRegisterInfo::isVirtualRegister(reg)) { |
Alkis Evlogimenos | 3bf564a | 2003-12-23 18:00:33 +0000 | [diff] [blame] | 361 | reg = v2pMap_[reg]; |
| 362 | } |
Alkis Evlogimenos | 12edc7e | 2004-02-23 06:10:13 +0000 | [diff] [blame] | 363 | prt_->delRegUse(reg); |
Alkis Evlogimenos | 169cfd0 | 2003-12-21 05:43:40 +0000 | [diff] [blame] | 364 | // add to inactive |
| 365 | inactive_.push_back(*i); |
| 366 | // remove from active |
| 367 | i = active_.erase(i); |
| 368 | } |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 369 | else { |
| 370 | ++i; |
| 371 | } |
| 372 | } |
| 373 | } |
| 374 | |
Alkis Evlogimenos | 7d629b5 | 2004-01-07 09:20:58 +0000 | [diff] [blame] | 375 | void RA::processInactiveIntervals(IntervalPtrs::value_type cur) |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 376 | { |
Alkis Evlogimenos | 169cfd0 | 2003-12-21 05:43:40 +0000 | [diff] [blame] | 377 | DEBUG(std::cerr << "\tprocessing inactive intervals:\n"); |
| 378 | for (IntervalPtrs::iterator i = inactive_.begin(); i != inactive_.end();) { |
| 379 | unsigned reg = (*i)->reg; |
| 380 | |
Alkis Evlogimenos | 3b02cbe | 2004-01-16 20:17:05 +0000 | [diff] [blame] | 381 | // remove expired intervals |
| 382 | if ((*i)->expiredAt(cur->start())) { |
Alkis Evlogimenos | 39a0d5c | 2004-02-20 06:15:40 +0000 | [diff] [blame] | 383 | DEBUG(std::cerr << "\t\tinterval " << **i << " expired\n"); |
Alkis Evlogimenos | 169cfd0 | 2003-12-21 05:43:40 +0000 | [diff] [blame] | 384 | // remove from inactive |
| 385 | i = inactive_.erase(i); |
| 386 | } |
| 387 | // move re-activated intervals in active list |
| 388 | else if ((*i)->liveAt(cur->start())) { |
Alkis Evlogimenos | 39a0d5c | 2004-02-20 06:15:40 +0000 | [diff] [blame] | 389 | DEBUG(std::cerr << "\t\tinterval " << **i << " active\n"); |
Alkis Evlogimenos | 4f67b86 | 2004-02-01 01:27:01 +0000 | [diff] [blame] | 390 | if (MRegisterInfo::isVirtualRegister(reg)) { |
Alkis Evlogimenos | 3bf564a | 2003-12-23 18:00:33 +0000 | [diff] [blame] | 391 | reg = v2pMap_[reg]; |
| 392 | } |
Alkis Evlogimenos | 12edc7e | 2004-02-23 06:10:13 +0000 | [diff] [blame] | 393 | prt_->addRegUse(reg); |
Alkis Evlogimenos | 169cfd0 | 2003-12-21 05:43:40 +0000 | [diff] [blame] | 394 | // add to active |
| 395 | active_.push_back(*i); |
| 396 | // remove from inactive |
| 397 | i = inactive_.erase(i); |
| 398 | } |
| 399 | else { |
| 400 | ++i; |
| 401 | } |
| 402 | } |
| 403 | } |
| 404 | |
Alkis Evlogimenos | f5eaf16 | 2004-02-06 18:08:18 +0000 | [diff] [blame] | 405 | void RA::updateSpillWeights(unsigned reg, SpillWeights::value_type weight) |
| 406 | { |
| 407 | spillWeights_[reg] += weight; |
| 408 | for (const unsigned* as = mri_->getAliasSet(reg); *as; ++as) |
| 409 | spillWeights_[*as] += weight; |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 410 | } |
| 411 | |
Alkis Evlogimenos | f5eaf16 | 2004-02-06 18:08:18 +0000 | [diff] [blame] | 412 | void RA::assignRegOrStackSlotAtInterval(IntervalPtrs::value_type cur) |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 413 | { |
Alkis Evlogimenos | 39a0d5c | 2004-02-20 06:15:40 +0000 | [diff] [blame] | 414 | DEBUG(std::cerr << "\tallocating current interval: "); |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 415 | |
Alkis Evlogimenos | 12edc7e | 2004-02-23 06:10:13 +0000 | [diff] [blame] | 416 | PhysRegTracker backupPrt = *prt_; |
Alkis Evlogimenos | 169cfd0 | 2003-12-21 05:43:40 +0000 | [diff] [blame] | 417 | |
Alkis Evlogimenos | f5eaf16 | 2004-02-06 18:08:18 +0000 | [diff] [blame] | 418 | spillWeights_.assign(mri_->getNumRegs(), 0.0); |
| 419 | |
| 420 | // for each interval in active update spill weights |
Alkis Evlogimenos | 7d629b5 | 2004-01-07 09:20:58 +0000 | [diff] [blame] | 421 | for (IntervalPtrs::const_iterator i = active_.begin(), e = active_.end(); |
| 422 | i != e; ++i) { |
Alkis Evlogimenos | 169cfd0 | 2003-12-21 05:43:40 +0000 | [diff] [blame] | 423 | unsigned reg = (*i)->reg; |
Alkis Evlogimenos | f5eaf16 | 2004-02-06 18:08:18 +0000 | [diff] [blame] | 424 | if (MRegisterInfo::isVirtualRegister(reg)) |
Alkis Evlogimenos | 169cfd0 | 2003-12-21 05:43:40 +0000 | [diff] [blame] | 425 | reg = v2pMap_[reg]; |
Alkis Evlogimenos | f5eaf16 | 2004-02-06 18:08:18 +0000 | [diff] [blame] | 426 | updateSpillWeights(reg, (*i)->weight); |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 427 | } |
Alkis Evlogimenos | 169cfd0 | 2003-12-21 05:43:40 +0000 | [diff] [blame] | 428 | |
Alkis Evlogimenos | f5eaf16 | 2004-02-06 18:08:18 +0000 | [diff] [blame] | 429 | // for every interval in inactive we overlap with, mark the |
| 430 | // register as not free and update spill weights |
Alkis Evlogimenos | 7d629b5 | 2004-01-07 09:20:58 +0000 | [diff] [blame] | 431 | for (IntervalPtrs::const_iterator i = inactive_.begin(), |
| 432 | e = inactive_.end(); i != e; ++i) { |
Alkis Evlogimenos | f5eaf16 | 2004-02-06 18:08:18 +0000 | [diff] [blame] | 433 | if (cur->overlaps(**i)) { |
| 434 | unsigned reg = (*i)->reg; |
| 435 | if (MRegisterInfo::isVirtualRegister(reg)) |
| 436 | reg = v2pMap_[reg]; |
Alkis Evlogimenos | 12edc7e | 2004-02-23 06:10:13 +0000 | [diff] [blame] | 437 | prt_->addRegUse(reg); |
Alkis Evlogimenos | f5eaf16 | 2004-02-06 18:08:18 +0000 | [diff] [blame] | 438 | updateSpillWeights(reg, (*i)->weight); |
Alkis Evlogimenos | 169cfd0 | 2003-12-21 05:43:40 +0000 | [diff] [blame] | 439 | } |
Alkis Evlogimenos | 169cfd0 | 2003-12-21 05:43:40 +0000 | [diff] [blame] | 440 | } |
| 441 | |
Alkis Evlogimenos | f5eaf16 | 2004-02-06 18:08:18 +0000 | [diff] [blame] | 442 | // for every interval in fixed we overlap with, |
| 443 | // mark the register as not free and update spill weights |
| 444 | for (IntervalPtrs::const_iterator i = fixed_.begin(), |
| 445 | e = fixed_.end(); i != e; ++i) { |
| 446 | if (cur->overlaps(**i)) { |
| 447 | unsigned reg = (*i)->reg; |
Alkis Evlogimenos | 12edc7e | 2004-02-23 06:10:13 +0000 | [diff] [blame] | 448 | prt_->addRegUse(reg); |
Alkis Evlogimenos | f5eaf16 | 2004-02-06 18:08:18 +0000 | [diff] [blame] | 449 | updateSpillWeights(reg, (*i)->weight); |
| 450 | } |
Alkis Evlogimenos | 3bf564a | 2003-12-23 18:00:33 +0000 | [diff] [blame] | 451 | } |
| 452 | |
Alkis Evlogimenos | f5eaf16 | 2004-02-06 18:08:18 +0000 | [diff] [blame] | 453 | unsigned physReg = getFreePhysReg(cur); |
Alkis Evlogimenos | 843b160 | 2004-02-15 10:24:21 +0000 | [diff] [blame] | 454 | // restore the physical register tracker |
Alkis Evlogimenos | 12edc7e | 2004-02-23 06:10:13 +0000 | [diff] [blame] | 455 | *prt_ = backupPrt; |
Alkis Evlogimenos | 843b160 | 2004-02-15 10:24:21 +0000 | [diff] [blame] | 456 | // if we find a free register, we are done: assign this virtual to |
| 457 | // the free physical register and add this interval to the active |
| 458 | // list. |
Alkis Evlogimenos | f5eaf16 | 2004-02-06 18:08:18 +0000 | [diff] [blame] | 459 | if (physReg) { |
Alkis Evlogimenos | 39a0d5c | 2004-02-20 06:15:40 +0000 | [diff] [blame] | 460 | DEBUG(std::cerr << mri_->getName(physReg) << '\n'); |
Alkis Evlogimenos | f5eaf16 | 2004-02-06 18:08:18 +0000 | [diff] [blame] | 461 | assignVirt2PhysReg(cur->reg, physReg); |
| 462 | active_.push_back(cur); |
Alkis Evlogimenos | 843b160 | 2004-02-15 10:24:21 +0000 | [diff] [blame] | 463 | handled_.push_back(cur); |
Alkis Evlogimenos | f5eaf16 | 2004-02-06 18:08:18 +0000 | [diff] [blame] | 464 | return; |
| 465 | } |
Alkis Evlogimenos | 39a0d5c | 2004-02-20 06:15:40 +0000 | [diff] [blame] | 466 | DEBUG(std::cerr << "no free registers\n"); |
Alkis Evlogimenos | f5eaf16 | 2004-02-06 18:08:18 +0000 | [diff] [blame] | 467 | |
Alkis Evlogimenos | 39a0d5c | 2004-02-20 06:15:40 +0000 | [diff] [blame] | 468 | DEBUG(std::cerr << "\tassigning stack slot at interval "<< *cur << ":\n"); |
Alkis Evlogimenos | f5eaf16 | 2004-02-06 18:08:18 +0000 | [diff] [blame] | 469 | |
Alkis Evlogimenos | 6ab5c15 | 2004-02-14 00:44:07 +0000 | [diff] [blame] | 470 | float minWeight = std::numeric_limits<float>::infinity(); |
Alkis Evlogimenos | 169cfd0 | 2003-12-21 05:43:40 +0000 | [diff] [blame] | 471 | unsigned minReg = 0; |
| 472 | const TargetRegisterClass* rc = mf_->getSSARegMap()->getRegClass(cur->reg); |
| 473 | for (TargetRegisterClass::iterator i = rc->allocation_order_begin(*mf_); |
| 474 | i != rc->allocation_order_end(*mf_); ++i) { |
| 475 | unsigned reg = *i; |
Alkis Evlogimenos | 843b160 | 2004-02-15 10:24:21 +0000 | [diff] [blame] | 476 | if (minWeight > spillWeights_[reg]) { |
Alkis Evlogimenos | f5eaf16 | 2004-02-06 18:08:18 +0000 | [diff] [blame] | 477 | minWeight = spillWeights_[reg]; |
Alkis Evlogimenos | 169cfd0 | 2003-12-21 05:43:40 +0000 | [diff] [blame] | 478 | minReg = reg; |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 479 | } |
| 480 | } |
Alkis Evlogimenos | 39a0d5c | 2004-02-20 06:15:40 +0000 | [diff] [blame] | 481 | DEBUG(std::cerr << "\t\tregister with min weight: " |
Alkis Evlogimenos | ce50115 | 2004-01-22 19:24:43 +0000 | [diff] [blame] | 482 | << mri_->getName(minReg) << " (" << minWeight << ")\n"); |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 483 | |
Alkis Evlogimenos | 843b160 | 2004-02-15 10:24:21 +0000 | [diff] [blame] | 484 | // if the current has the minimum weight, we need to modify it, |
| 485 | // push it back in unhandled and let the linear scan algorithm run |
| 486 | // again |
Alkis Evlogimenos | 39a0d5c | 2004-02-20 06:15:40 +0000 | [diff] [blame] | 487 | if (cur->weight <= minWeight) { |
| 488 | DEBUG(std::cerr << "\t\t\tspilling(c): " << *cur << '\n';); |
Alkis Evlogimenos | 843b160 | 2004-02-15 10:24:21 +0000 | [diff] [blame] | 489 | int slot = assignVirt2StackSlot(cur->reg); |
Alkis Evlogimenos | 39a0d5c | 2004-02-20 06:15:40 +0000 | [diff] [blame] | 490 | li_->updateSpilledInterval(*cur, slot); |
| 491 | |
| 492 | // if we didn't eliminate the interval find where to add it |
| 493 | // back to unhandled. We need to scan since unhandled are |
| 494 | // sorted on earliest start point and we may have changed our |
| 495 | // start point. |
| 496 | if (!cur->empty()) { |
| 497 | addSpillCode(cur, slot); |
| 498 | IntervalPtrs::iterator it = unhandled_.begin(); |
| 499 | while (it != unhandled_.end() && (*it)->start() < cur->start()) |
| 500 | ++it; |
| 501 | unhandled_.insert(it, cur); |
| 502 | } |
Alkis Evlogimenos | f5eaf16 | 2004-02-06 18:08:18 +0000 | [diff] [blame] | 503 | return; |
Alkis Evlogimenos | 169cfd0 | 2003-12-21 05:43:40 +0000 | [diff] [blame] | 504 | } |
Alkis Evlogimenos | 169cfd0 | 2003-12-21 05:43:40 +0000 | [diff] [blame] | 505 | |
Alkis Evlogimenos | 39a0d5c | 2004-02-20 06:15:40 +0000 | [diff] [blame] | 506 | // push the current interval back to unhandled since we are going |
| 507 | // to re-run at least this iteration. Since we didn't modify it it |
| 508 | // should go back right in the front of the list |
| 509 | unhandled_.push_front(cur); |
| 510 | |
Alkis Evlogimenos | 843b160 | 2004-02-15 10:24:21 +0000 | [diff] [blame] | 511 | // otherwise we spill all intervals aliasing the register with |
| 512 | // minimum weight, rollback to the interval with the earliest |
| 513 | // start point and let the linear scan algorithm run again |
Alkis Evlogimenos | a2f6a40 | 2004-02-23 00:50:15 +0000 | [diff] [blame] | 514 | assert(MRegisterInfo::isPhysicalRegister(minReg) && |
| 515 | "did not choose a register to spill?"); |
Alkis Evlogimenos | f5eaf16 | 2004-02-06 18:08:18 +0000 | [diff] [blame] | 516 | std::vector<bool> toSpill(mri_->getNumRegs(), false); |
| 517 | toSpill[minReg] = true; |
| 518 | for (const unsigned* as = mri_->getAliasSet(minReg); *as; ++as) |
| 519 | toSpill[*as] = true; |
Alkis Evlogimenos | 843b160 | 2004-02-15 10:24:21 +0000 | [diff] [blame] | 520 | unsigned earliestStart = cur->start(); |
Alkis Evlogimenos | f5eaf16 | 2004-02-06 18:08:18 +0000 | [diff] [blame] | 521 | |
Alkis Evlogimenos | 39a0d5c | 2004-02-20 06:15:40 +0000 | [diff] [blame] | 522 | for (IntervalPtrs::iterator i = active_.begin(); i != active_.end(); ++i) { |
Alkis Evlogimenos | f5eaf16 | 2004-02-06 18:08:18 +0000 | [diff] [blame] | 523 | unsigned reg = (*i)->reg; |
| 524 | if (MRegisterInfo::isVirtualRegister(reg) && |
| 525 | toSpill[v2pMap_[reg]] && |
| 526 | cur->overlaps(**i)) { |
Alkis Evlogimenos | 39a0d5c | 2004-02-20 06:15:40 +0000 | [diff] [blame] | 527 | DEBUG(std::cerr << "\t\t\tspilling(a): " << **i << '\n'); |
Alkis Evlogimenos | 843b160 | 2004-02-15 10:24:21 +0000 | [diff] [blame] | 528 | earliestStart = std::min(earliestStart, (*i)->start()); |
Alkis Evlogimenos | 39a0d5c | 2004-02-20 06:15:40 +0000 | [diff] [blame] | 529 | int slot = assignVirt2StackSlot((*i)->reg); |
| 530 | li_->updateSpilledInterval(**i, slot); |
| 531 | addSpillCode(*i, slot); |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 532 | } |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 533 | } |
Alkis Evlogimenos | f5eaf16 | 2004-02-06 18:08:18 +0000 | [diff] [blame] | 534 | for (IntervalPtrs::iterator i = inactive_.begin(); |
Alkis Evlogimenos | 843b160 | 2004-02-15 10:24:21 +0000 | [diff] [blame] | 535 | i != inactive_.end(); ++i) { |
Alkis Evlogimenos | f5eaf16 | 2004-02-06 18:08:18 +0000 | [diff] [blame] | 536 | unsigned reg = (*i)->reg; |
| 537 | if (MRegisterInfo::isVirtualRegister(reg) && |
| 538 | toSpill[v2pMap_[reg]] && |
| 539 | cur->overlaps(**i)) { |
Alkis Evlogimenos | 39a0d5c | 2004-02-20 06:15:40 +0000 | [diff] [blame] | 540 | DEBUG(std::cerr << "\t\t\tspilling(i): " << **i << '\n'); |
Alkis Evlogimenos | 843b160 | 2004-02-15 10:24:21 +0000 | [diff] [blame] | 541 | earliestStart = std::min(earliestStart, (*i)->start()); |
Alkis Evlogimenos | 39a0d5c | 2004-02-20 06:15:40 +0000 | [diff] [blame] | 542 | int slot = assignVirt2StackSlot((*i)->reg); |
| 543 | li_->updateSpilledInterval(**i, slot); |
| 544 | addSpillCode(*i, slot); |
Alkis Evlogimenos | f5eaf16 | 2004-02-06 18:08:18 +0000 | [diff] [blame] | 545 | } |
| 546 | } |
| 547 | |
Alkis Evlogimenos | 39a0d5c | 2004-02-20 06:15:40 +0000 | [diff] [blame] | 548 | DEBUG(std::cerr << "\t\trolling back to: " << earliestStart << '\n'); |
Alkis Evlogimenos | 843b160 | 2004-02-15 10:24:21 +0000 | [diff] [blame] | 549 | // scan handled in reverse order and undo each one, restoring the |
| 550 | // state of unhandled and fixed |
| 551 | while (!handled_.empty()) { |
| 552 | IntervalPtrs::value_type i = handled_.back(); |
| 553 | // if this interval starts before t we are done |
Alkis Evlogimenos | 39a0d5c | 2004-02-20 06:15:40 +0000 | [diff] [blame] | 554 | if (!i->empty() && i->start() < earliestStart) |
Alkis Evlogimenos | 843b160 | 2004-02-15 10:24:21 +0000 | [diff] [blame] | 555 | break; |
Alkis Evlogimenos | 39a0d5c | 2004-02-20 06:15:40 +0000 | [diff] [blame] | 556 | DEBUG(std::cerr << "\t\t\tundo changes for: " << *i << '\n'); |
Alkis Evlogimenos | 843b160 | 2004-02-15 10:24:21 +0000 | [diff] [blame] | 557 | handled_.pop_back(); |
| 558 | IntervalPtrs::iterator it; |
| 559 | if ((it = find(active_.begin(), active_.end(), i)) != active_.end()) { |
| 560 | active_.erase(it); |
| 561 | if (MRegisterInfo::isPhysicalRegister(i->reg)) { |
| 562 | fixed_.push_front(i); |
Alkis Evlogimenos | 12edc7e | 2004-02-23 06:10:13 +0000 | [diff] [blame] | 563 | prt_->delRegUse(i->reg); |
Alkis Evlogimenos | 843b160 | 2004-02-15 10:24:21 +0000 | [diff] [blame] | 564 | } |
| 565 | else { |
| 566 | Virt2PhysMap::iterator v2pIt = v2pMap_.find(i->reg); |
| 567 | clearVirtReg(v2pIt); |
Alkis Evlogimenos | 12edc7e | 2004-02-23 06:10:13 +0000 | [diff] [blame] | 568 | prt_->delRegUse(v2pIt->second); |
Alkis Evlogimenos | 39a0d5c | 2004-02-20 06:15:40 +0000 | [diff] [blame] | 569 | if (i->spilled()) { |
| 570 | if (!i->empty()) { |
| 571 | IntervalPtrs::iterator it = unhandled_.begin(); |
| 572 | while (it != unhandled_.end() && |
| 573 | (*it)->start() < i->start()) |
| 574 | ++it; |
| 575 | unhandled_.insert(it, i); |
| 576 | } |
| 577 | } |
| 578 | else |
| 579 | unhandled_.push_front(i); |
| 580 | |
Alkis Evlogimenos | 843b160 | 2004-02-15 10:24:21 +0000 | [diff] [blame] | 581 | } |
| 582 | } |
| 583 | else if ((it = find(inactive_.begin(), inactive_.end(), i)) != inactive_.end()) { |
| 584 | inactive_.erase(it); |
| 585 | if (MRegisterInfo::isPhysicalRegister(i->reg)) |
| 586 | fixed_.push_front(i); |
| 587 | else { |
| 588 | Virt2PhysMap::iterator v2pIt = v2pMap_.find(i->reg); |
| 589 | clearVirtReg(v2pIt); |
Alkis Evlogimenos | 39a0d5c | 2004-02-20 06:15:40 +0000 | [diff] [blame] | 590 | if (i->spilled()) { |
| 591 | if (!i->empty()) { |
| 592 | IntervalPtrs::iterator it = unhandled_.begin(); |
| 593 | while (it != unhandled_.end() && |
| 594 | (*it)->start() < i->start()) |
| 595 | ++it; |
| 596 | unhandled_.insert(it, i); |
| 597 | } |
| 598 | } |
| 599 | else |
| 600 | unhandled_.push_front(i); |
Alkis Evlogimenos | 843b160 | 2004-02-15 10:24:21 +0000 | [diff] [blame] | 601 | } |
| 602 | } |
| 603 | else { |
| 604 | if (MRegisterInfo::isPhysicalRegister(i->reg)) |
| 605 | fixed_.push_front(i); |
| 606 | else { |
| 607 | Virt2PhysMap::iterator v2pIt = v2pMap_.find(i->reg); |
| 608 | clearVirtReg(v2pIt); |
| 609 | unhandled_.push_front(i); |
| 610 | } |
| 611 | } |
| 612 | } |
Alkis Evlogimenos | f5eaf16 | 2004-02-06 18:08:18 +0000 | [diff] [blame] | 613 | |
Alkis Evlogimenos | 843b160 | 2004-02-15 10:24:21 +0000 | [diff] [blame] | 614 | // scan the rest and undo each interval that expired after t and |
| 615 | // insert it in active (the next iteration of the algorithm will |
| 616 | // put it in inactive if required) |
| 617 | IntervalPtrs::iterator i = handled_.begin(), e = handled_.end(); |
| 618 | for (; i != e; ++i) { |
| 619 | if (!(*i)->expiredAt(earliestStart) && (*i)->expiredAt(cur->start())) { |
Alkis Evlogimenos | 39a0d5c | 2004-02-20 06:15:40 +0000 | [diff] [blame] | 620 | DEBUG(std::cerr << "\t\t\tundo changes for: " << **i << '\n'); |
Alkis Evlogimenos | 843b160 | 2004-02-15 10:24:21 +0000 | [diff] [blame] | 621 | active_.push_back(*i); |
| 622 | if (MRegisterInfo::isPhysicalRegister((*i)->reg)) |
Alkis Evlogimenos | 12edc7e | 2004-02-23 06:10:13 +0000 | [diff] [blame] | 623 | prt_->addRegUse((*i)->reg); |
Alkis Evlogimenos | 843b160 | 2004-02-15 10:24:21 +0000 | [diff] [blame] | 624 | else { |
| 625 | assert(v2pMap_.count((*i)->reg)); |
Alkis Evlogimenos | 12edc7e | 2004-02-23 06:10:13 +0000 | [diff] [blame] | 626 | prt_->addRegUse(v2pMap_.find((*i)->reg)->second); |
Alkis Evlogimenos | 843b160 | 2004-02-15 10:24:21 +0000 | [diff] [blame] | 627 | } |
| 628 | } |
| 629 | } |
| 630 | } |
Alkis Evlogimenos | f5eaf16 | 2004-02-06 18:08:18 +0000 | [diff] [blame] | 631 | |
Alkis Evlogimenos | 843b160 | 2004-02-15 10:24:21 +0000 | [diff] [blame] | 632 | void RA::addSpillCode(IntervalPtrs::value_type li, int slot) |
| 633 | { |
| 634 | // We scan the instructions corresponding to each range. We load |
| 635 | // when we have a use and spill at end of basic blocks or end of |
| 636 | // ranges only if the register was modified. |
| 637 | const TargetRegisterClass* rc = mf_->getSSARegMap()->getRegClass(li->reg); |
| 638 | |
| 639 | for (LiveIntervals::Interval::Ranges::iterator i = li->ranges.begin(), |
| 640 | e = li->ranges.end(); i != e; ++i) { |
Alkis Evlogimenos | 39a0d5c | 2004-02-20 06:15:40 +0000 | [diff] [blame] | 641 | unsigned index = i->first; |
Alkis Evlogimenos | 843b160 | 2004-02-15 10:24:21 +0000 | [diff] [blame] | 642 | unsigned end = i->second; |
| 643 | |
Alkis Evlogimenos | 39a0d5c | 2004-02-20 06:15:40 +0000 | [diff] [blame] | 644 | bool loaded = false; |
Alkis Evlogimenos | 843b160 | 2004-02-15 10:24:21 +0000 | [diff] [blame] | 645 | |
| 646 | // skip deleted instructions. getInstructionFromIndex returns |
| 647 | // null if the instruction was deleted (because of coalescing |
| 648 | // for example) |
Alkis Evlogimenos | 39a0d5c | 2004-02-20 06:15:40 +0000 | [diff] [blame] | 649 | while (!li_->getInstructionFromIndex(index)) |
| 650 | index += LiveIntervals::InstrSlots::NUM; |
Alkis Evlogimenos | 843b160 | 2004-02-15 10:24:21 +0000 | [diff] [blame] | 651 | MachineBasicBlock::iterator mi = li_->getInstructionFromIndex(index); |
| 652 | MachineBasicBlock* mbb = mi->getParent(); |
Alkis Evlogimenos | 39a0d5c | 2004-02-20 06:15:40 +0000 | [diff] [blame] | 653 | assert(mbb && "machine instruction not bound to basic block"); |
Alkis Evlogimenos | 843b160 | 2004-02-15 10:24:21 +0000 | [diff] [blame] | 654 | |
Alkis Evlogimenos | 39a0d5c | 2004-02-20 06:15:40 +0000 | [diff] [blame] | 655 | for (; index < end; index += LiveIntervals::InstrSlots::NUM) { |
Alkis Evlogimenos | 843b160 | 2004-02-15 10:24:21 +0000 | [diff] [blame] | 656 | // ignore deleted instructions |
| 657 | while (!li_->getInstructionFromIndex(index)) index += 2; |
Alkis Evlogimenos | 843b160 | 2004-02-15 10:24:21 +0000 | [diff] [blame] | 658 | mi = li_->getInstructionFromIndex(index); |
Alkis Evlogimenos | 537fa98 | 2004-02-20 06:29:51 +0000 | [diff] [blame] | 659 | DEBUG(std::cerr << "\t\t\t\texamining: \t\t\t\t\t" |
| 660 | << LiveIntervals::getBaseIndex(index) << '\t'; |
Alkis Evlogimenos | 39a0d5c | 2004-02-20 06:15:40 +0000 | [diff] [blame] | 661 | mi->print(std::cerr, *tm_)); |
Alkis Evlogimenos | 843b160 | 2004-02-15 10:24:21 +0000 | [diff] [blame] | 662 | |
| 663 | // if it is used in this instruction load it |
| 664 | for (unsigned i = 0; i < mi->getNumOperands(); ++i) { |
| 665 | MachineOperand& mop = mi->getOperand(i); |
| 666 | if (mop.isRegister() && mop.getReg() == li->reg && |
| 667 | mop.isUse() && !loaded) { |
| 668 | loaded = true; |
Alkis Evlogimenos | 39a0d5c | 2004-02-20 06:15:40 +0000 | [diff] [blame] | 669 | mri_->loadRegFromStackSlot(*mbb, mi, li->reg, slot, rc); |
Alkis Evlogimenos | 2acef2d | 2004-02-19 06:19:09 +0000 | [diff] [blame] | 670 | ++numLoads; |
Alkis Evlogimenos | 39a0d5c | 2004-02-20 06:15:40 +0000 | [diff] [blame] | 671 | DEBUG(std::cerr << "\t\t\t\tadded load for reg" << li->reg |
| 672 | << " from ss#" << slot << " before: \t" |
| 673 | << LiveIntervals::getBaseIndex(index) << '\t'; |
| 674 | mi->print(std::cerr, *tm_)); |
Alkis Evlogimenos | 843b160 | 2004-02-15 10:24:21 +0000 | [diff] [blame] | 675 | } |
| 676 | } |
| 677 | |
| 678 | // if it is defined in this instruction mark as dirty |
| 679 | for (unsigned i = 0; i < mi->getNumOperands(); ++i) { |
| 680 | MachineOperand& mop = mi->getOperand(i); |
| 681 | if (mop.isRegister() && mop.getReg() == li->reg && |
Alkis Evlogimenos | 39a0d5c | 2004-02-20 06:15:40 +0000 | [diff] [blame] | 682 | mop.isDef()) { |
| 683 | loaded = true; |
| 684 | |
| 685 | mri_->storeRegToStackSlot(*mbb, next(mi), li->reg, slot,rc); |
| 686 | ++numStores; |
| 687 | DEBUG(std::cerr << "\t\t\t\tadded store for reg" << li->reg |
| 688 | << " to ss#" << slot << " after: \t\t" |
| 689 | << LiveIntervals::getBaseIndex(index) << " \t"; |
Alkis Evlogimenos | fa510c4 | 2004-02-20 06:41:12 +0000 | [diff] [blame] | 690 | mi->print(std::cerr, *tm_)); |
Alkis Evlogimenos | 39a0d5c | 2004-02-20 06:15:40 +0000 | [diff] [blame] | 691 | } |
Alkis Evlogimenos | 843b160 | 2004-02-15 10:24:21 +0000 | [diff] [blame] | 692 | } |
| 693 | } |
Alkis Evlogimenos | 843b160 | 2004-02-15 10:24:21 +0000 | [diff] [blame] | 694 | } |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 695 | } |
| 696 | |
Alkis Evlogimenos | 7d629b5 | 2004-01-07 09:20:58 +0000 | [diff] [blame] | 697 | unsigned RA::getFreePhysReg(IntervalPtrs::value_type cur) |
Alkis Evlogimenos | 169cfd0 | 2003-12-21 05:43:40 +0000 | [diff] [blame] | 698 | { |
Alkis Evlogimenos | 169cfd0 | 2003-12-21 05:43:40 +0000 | [diff] [blame] | 699 | const TargetRegisterClass* rc = mf_->getSSARegMap()->getRegClass(cur->reg); |
Alkis Evlogimenos | 26bfc08 | 2003-12-28 17:58:18 +0000 | [diff] [blame] | 700 | |
Alkis Evlogimenos | 169cfd0 | 2003-12-21 05:43:40 +0000 | [diff] [blame] | 701 | for (TargetRegisterClass::iterator i = rc->allocation_order_begin(*mf_); |
| 702 | i != rc->allocation_order_end(*mf_); ++i) { |
| 703 | unsigned reg = *i; |
Alkis Evlogimenos | 12edc7e | 2004-02-23 06:10:13 +0000 | [diff] [blame] | 704 | if (prt_->isRegAvail(reg)) |
Alkis Evlogimenos | 169cfd0 | 2003-12-21 05:43:40 +0000 | [diff] [blame] | 705 | return reg; |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 706 | } |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 707 | return 0; |
| 708 | } |
| 709 | |
Alkis Evlogimenos | 54d23c7 | 2004-02-06 03:15:40 +0000 | [diff] [blame] | 710 | RA::Virt2PhysMap::iterator |
| 711 | RA::assignVirt2PhysReg(unsigned virtReg, unsigned physReg) |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 712 | { |
Alkis Evlogimenos | 54d23c7 | 2004-02-06 03:15:40 +0000 | [diff] [blame] | 713 | bool inserted; |
| 714 | Virt2PhysMap::iterator it; |
| 715 | tie(it, inserted) = v2pMap_.insert(std::make_pair(virtReg, physReg)); |
Alkis Evlogimenos | ce50115 | 2004-01-22 19:24:43 +0000 | [diff] [blame] | 716 | assert(inserted && "attempting to assign a virt->phys mapping to an " |
| 717 | "already mapped register"); |
Alkis Evlogimenos | 12edc7e | 2004-02-23 06:10:13 +0000 | [diff] [blame] | 718 | prt_->addRegUse(physReg); |
Alkis Evlogimenos | 54d23c7 | 2004-02-06 03:15:40 +0000 | [diff] [blame] | 719 | return it; |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 720 | } |
| 721 | |
Alkis Evlogimenos | 54d23c7 | 2004-02-06 03:15:40 +0000 | [diff] [blame] | 722 | void RA::clearVirtReg(Virt2PhysMap::iterator it) |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 723 | { |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 724 | assert(it != v2pMap_.end() && |
| 725 | "attempting to clear a not allocated virtual register"); |
| 726 | unsigned physReg = it->second; |
Alkis Evlogimenos | ce50115 | 2004-01-22 19:24:43 +0000 | [diff] [blame] | 727 | v2pMap_.erase(it); |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 728 | DEBUG(std::cerr << "\t\t\tcleared register " << mri_->getName(physReg) |
| 729 | << "\n"); |
| 730 | } |
| 731 | |
Alkis Evlogimenos | 843b160 | 2004-02-15 10:24:21 +0000 | [diff] [blame] | 732 | |
| 733 | int RA::assignVirt2StackSlot(unsigned virtReg) |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 734 | { |
| 735 | const TargetRegisterClass* rc = mf_->getSSARegMap()->getRegClass(virtReg); |
| 736 | int frameIndex = mf_->getFrameInfo()->CreateStackObject(rc); |
| 737 | |
| 738 | bool inserted = v2ssMap_.insert(std::make_pair(virtReg, frameIndex)).second; |
Alkis Evlogimenos | 843b160 | 2004-02-15 10:24:21 +0000 | [diff] [blame] | 739 | assert(inserted && "attempt to assign stack slot to spilled register!"); |
| 740 | return frameIndex; |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 741 | } |
| 742 | |
Alkis Evlogimenos | 69546d5 | 2003-12-04 03:57:28 +0000 | [diff] [blame] | 743 | int RA::getStackSlot(unsigned virtReg) |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 744 | { |
Alkis Evlogimenos | 843b160 | 2004-02-15 10:24:21 +0000 | [diff] [blame] | 745 | assert(v2ssMap_.count(virtReg) && |
| 746 | "attempt to get stack slot for a non spilled register"); |
| 747 | return v2ssMap_.find(virtReg)->second; |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 748 | } |
| 749 | |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 750 | FunctionPass* llvm::createLinearScanRegisterAllocator() { |
| 751 | return new RA(); |
| 752 | } |