blob: 1168171b232be1d4bf8446028406b99f01370556 [file] [log] [blame]
Nate Begeman1d9d7422005-10-18 00:28:58 +00001//===-- PPCISelLowering.cpp - PPC DAG Lowering Implementation -------------===//
Chris Lattner7c5a3d32005-08-16 17:14:42 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Chris Lattner7c5a3d32005-08-16 17:14:42 +00007//
8//===----------------------------------------------------------------------===//
9//
Nate Begeman21e463b2005-10-16 05:39:50 +000010// This file implements the PPCISelLowering class.
Chris Lattner7c5a3d32005-08-16 17:14:42 +000011//
12//===----------------------------------------------------------------------===//
13
Chris Lattner16e71f22005-10-14 23:59:06 +000014#include "PPCISelLowering.h"
Chandler Carruthd04a8d42012-12-03 16:50:05 +000015#include "MCTargetDesc/PPCPredicates.h"
Jim Laskey2f616bf2006-11-16 22:43:37 +000016#include "PPCMachineFunctionInfo.h"
Bill Wendling53351a12010-03-12 02:00:43 +000017#include "PPCPerfectShuffle.h"
Chris Lattner16e71f22005-10-14 23:59:06 +000018#include "PPCTargetMachine.h"
Owen Anderson718cb662007-09-07 04:06:50 +000019#include "llvm/ADT/STLExtras.h"
Chandler Carruthd04a8d42012-12-03 16:50:05 +000020#include "llvm/CallingConv.h"
Chris Lattnerb9a7bea2007-03-06 00:59:59 +000021#include "llvm/CodeGen/CallingConvLower.h"
Chris Lattner7c5a3d32005-08-16 17:14:42 +000022#include "llvm/CodeGen/MachineFrameInfo.h"
23#include "llvm/CodeGen/MachineFunction.h"
Chris Lattner8a2d3ca2005-08-26 21:23:58 +000024#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000025#include "llvm/CodeGen/MachineRegisterInfo.h"
Chris Lattner7c5a3d32005-08-16 17:14:42 +000026#include "llvm/CodeGen/SelectionDAG.h"
Anton Korobeynikov362dd0b2010-02-15 22:37:53 +000027#include "llvm/CodeGen/TargetLoweringObjectFileImpl.h"
Chandler Carruthd04a8d42012-12-03 16:50:05 +000028#include "llvm/Constants.h"
29#include "llvm/DerivedTypes.h"
30#include "llvm/Function.h"
31#include "llvm/Intrinsics.h"
Chris Lattner4eab7142006-11-10 02:08:47 +000032#include "llvm/Support/CommandLine.h"
Torok Edwindac237e2009-07-08 20:53:28 +000033#include "llvm/Support/ErrorHandling.h"
Craig Topper79aa3412012-03-17 18:46:09 +000034#include "llvm/Support/MathExtras.h"
Torok Edwindac237e2009-07-08 20:53:28 +000035#include "llvm/Support/raw_ostream.h"
Craig Topper79aa3412012-03-17 18:46:09 +000036#include "llvm/Target/TargetOptions.h"
Chris Lattner7c5a3d32005-08-16 17:14:42 +000037using namespace llvm;
38
Duncan Sands1e96bab2010-11-04 10:49:57 +000039static bool CC_PPC_SVR4_Custom_Dummy(unsigned &ValNo, MVT &ValVT, MVT &LocVT,
Tilmann Schellerffd02002009-07-03 06:45:56 +000040 CCValAssign::LocInfo &LocInfo,
41 ISD::ArgFlagsTy &ArgFlags,
42 CCState &State);
Duncan Sands1e96bab2010-11-04 10:49:57 +000043static bool CC_PPC_SVR4_Custom_AlignArgRegs(unsigned &ValNo, MVT &ValVT,
Duncan Sands1440e8b2010-11-03 11:35:31 +000044 MVT &LocVT,
Tilmann Schellerffd02002009-07-03 06:45:56 +000045 CCValAssign::LocInfo &LocInfo,
46 ISD::ArgFlagsTy &ArgFlags,
47 CCState &State);
Duncan Sands1e96bab2010-11-04 10:49:57 +000048static bool CC_PPC_SVR4_Custom_AlignFPArgRegs(unsigned &ValNo, MVT &ValVT,
Duncan Sands1440e8b2010-11-03 11:35:31 +000049 MVT &LocVT,
Tilmann Schellerffd02002009-07-03 06:45:56 +000050 CCValAssign::LocInfo &LocInfo,
51 ISD::ArgFlagsTy &ArgFlags,
52 CCState &State);
53
Hal Finkel77838f92012-06-04 02:21:00 +000054static cl::opt<bool> DisablePPCPreinc("disable-ppc-preinc",
55cl::desc("disable preincrement load/store generation on PPC"), cl::Hidden);
Chris Lattner4eab7142006-11-10 02:08:47 +000056
Hal Finkel71ffcfe2012-06-10 19:32:29 +000057static cl::opt<bool> DisableILPPref("disable-ppc-ilp-pref",
58cl::desc("disable setting the node scheduling preference to ILP on PPC"), cl::Hidden);
59
Chris Lattnerf0144122009-07-28 03:13:23 +000060static TargetLoweringObjectFile *CreateTLOF(const PPCTargetMachine &TM) {
61 if (TM.getSubtargetImpl()->isDarwin())
Bill Wendling505ad8b2010-03-15 21:09:38 +000062 return new TargetLoweringObjectFileMachO();
Bill Wendling53351a12010-03-12 02:00:43 +000063
Bruno Cardoso Lopesfdf229e2009-08-13 23:30:21 +000064 return new TargetLoweringObjectFileELF();
Chris Lattnerf0144122009-07-28 03:13:23 +000065}
66
Chris Lattner331d1bc2006-11-02 01:44:04 +000067PPCTargetLowering::PPCTargetLowering(PPCTargetMachine &TM)
Chris Lattnerf0144122009-07-28 03:13:23 +000068 : TargetLowering(TM, CreateTLOF(TM)), PPCSubTarget(*TM.getSubtargetImpl()) {
Evan Cheng769951f2012-07-02 22:39:56 +000069 const PPCSubtarget *Subtarget = &TM.getSubtarget<PPCSubtarget>();
Scott Michelfdc40a02009-02-17 22:15:04 +000070
Nate Begeman405e3ec2005-10-21 00:02:42 +000071 setPow2DivIsCheap();
Dale Johannesen72324642008-07-31 18:13:12 +000072
Chris Lattnerd145a612005-09-27 22:18:25 +000073 // Use _setjmp/_longjmp instead of setjmp/longjmp.
Anton Korobeynikovd27a2582006-12-10 23:12:42 +000074 setUseUnderscoreSetJmp(true);
75 setUseUnderscoreLongJmp(true);
Scott Michelfdc40a02009-02-17 22:15:04 +000076
Chris Lattner749dc722010-10-10 18:34:00 +000077 // On PPC32/64, arguments smaller than 4/8 bytes are extended, so all
78 // arguments are at least 4/8 bytes aligned.
Evan Cheng769951f2012-07-02 22:39:56 +000079 bool isPPC64 = Subtarget->isPPC64();
80 setMinStackArgumentAlignment(isPPC64 ? 8:4);
Wesley Peckbf17cfa2010-11-23 03:31:01 +000081
Chris Lattner7c5a3d32005-08-16 17:14:42 +000082 // Set up the register classes.
Craig Topperc9099502012-04-20 06:31:50 +000083 addRegisterClass(MVT::i32, &PPC::GPRCRegClass);
84 addRegisterClass(MVT::f32, &PPC::F4RCRegClass);
85 addRegisterClass(MVT::f64, &PPC::F8RCRegClass);
Scott Michelfdc40a02009-02-17 22:15:04 +000086
Evan Chengc5484282006-10-04 00:56:09 +000087 // PowerPC has an i16 but no i8 (or i1) SEXTLOAD
Owen Anderson825b72b2009-08-11 20:47:22 +000088 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
89 setLoadExtAction(ISD::SEXTLOAD, MVT::i8, Expand);
Duncan Sandsf9c98e62008-01-23 20:39:46 +000090
Owen Anderson825b72b2009-08-11 20:47:22 +000091 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +000092
Chris Lattner94e509c2006-11-10 23:58:45 +000093 // PowerPC has pre-inc load and store's.
Owen Anderson825b72b2009-08-11 20:47:22 +000094 setIndexedLoadAction(ISD::PRE_INC, MVT::i1, Legal);
95 setIndexedLoadAction(ISD::PRE_INC, MVT::i8, Legal);
96 setIndexedLoadAction(ISD::PRE_INC, MVT::i16, Legal);
97 setIndexedLoadAction(ISD::PRE_INC, MVT::i32, Legal);
98 setIndexedLoadAction(ISD::PRE_INC, MVT::i64, Legal);
99 setIndexedStoreAction(ISD::PRE_INC, MVT::i1, Legal);
100 setIndexedStoreAction(ISD::PRE_INC, MVT::i8, Legal);
101 setIndexedStoreAction(ISD::PRE_INC, MVT::i16, Legal);
102 setIndexedStoreAction(ISD::PRE_INC, MVT::i32, Legal);
103 setIndexedStoreAction(ISD::PRE_INC, MVT::i64, Legal);
Evan Chengcd633192006-11-09 19:11:50 +0000104
Dale Johannesen6eaeff22007-10-10 01:01:31 +0000105 // This is used in the ppcf128->int sequence. Note it has different semantics
106 // from FP_ROUND: that rounds to nearest, this rounds to zero.
Owen Anderson825b72b2009-08-11 20:47:22 +0000107 setOperationAction(ISD::FP_ROUND_INREG, MVT::ppcf128, Custom);
Dale Johannesen638ccd52007-10-06 01:24:11 +0000108
Roman Divacky0016f732012-08-16 18:19:29 +0000109 // We do not currently implement these libm ops for PowerPC.
Owen Anderson4a4fdf32011-12-08 19:32:14 +0000110 setOperationAction(ISD::FFLOOR, MVT::ppcf128, Expand);
111 setOperationAction(ISD::FCEIL, MVT::ppcf128, Expand);
112 setOperationAction(ISD::FTRUNC, MVT::ppcf128, Expand);
113 setOperationAction(ISD::FRINT, MVT::ppcf128, Expand);
114 setOperationAction(ISD::FNEARBYINT, MVT::ppcf128, Expand);
115
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000116 // PowerPC has no SREM/UREM instructions
Owen Anderson825b72b2009-08-11 20:47:22 +0000117 setOperationAction(ISD::SREM, MVT::i32, Expand);
118 setOperationAction(ISD::UREM, MVT::i32, Expand);
119 setOperationAction(ISD::SREM, MVT::i64, Expand);
120 setOperationAction(ISD::UREM, MVT::i64, Expand);
Dan Gohman3ce990d2007-10-08 17:28:24 +0000121
122 // Don't use SMUL_LOHI/UMUL_LOHI or SDIVREM/UDIVREM to lower SREM/UREM.
Owen Anderson825b72b2009-08-11 20:47:22 +0000123 setOperationAction(ISD::UMUL_LOHI, MVT::i32, Expand);
124 setOperationAction(ISD::SMUL_LOHI, MVT::i32, Expand);
125 setOperationAction(ISD::UMUL_LOHI, MVT::i64, Expand);
126 setOperationAction(ISD::SMUL_LOHI, MVT::i64, Expand);
127 setOperationAction(ISD::UDIVREM, MVT::i32, Expand);
128 setOperationAction(ISD::SDIVREM, MVT::i32, Expand);
129 setOperationAction(ISD::UDIVREM, MVT::i64, Expand);
130 setOperationAction(ISD::SDIVREM, MVT::i64, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000131
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000132 // We don't support sin/cos/sqrt/fmod/pow
Owen Anderson825b72b2009-08-11 20:47:22 +0000133 setOperationAction(ISD::FSIN , MVT::f64, Expand);
134 setOperationAction(ISD::FCOS , MVT::f64, Expand);
135 setOperationAction(ISD::FREM , MVT::f64, Expand);
136 setOperationAction(ISD::FPOW , MVT::f64, Expand);
Hal Finkel070b8db2012-06-22 00:49:52 +0000137 setOperationAction(ISD::FMA , MVT::f64, Legal);
Owen Anderson825b72b2009-08-11 20:47:22 +0000138 setOperationAction(ISD::FSIN , MVT::f32, Expand);
139 setOperationAction(ISD::FCOS , MVT::f32, Expand);
140 setOperationAction(ISD::FREM , MVT::f32, Expand);
141 setOperationAction(ISD::FPOW , MVT::f32, Expand);
Hal Finkel070b8db2012-06-22 00:49:52 +0000142 setOperationAction(ISD::FMA , MVT::f32, Legal);
Dale Johannesen5c5eb802008-01-18 19:55:37 +0000143
Owen Anderson825b72b2009-08-11 20:47:22 +0000144 setOperationAction(ISD::FLT_ROUNDS_, MVT::i32, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000145
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000146 // If we're enabling GP optimizations, use hardware square root
Evan Cheng769951f2012-07-02 22:39:56 +0000147 if (!Subtarget->hasFSQRT()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000148 setOperationAction(ISD::FSQRT, MVT::f64, Expand);
149 setOperationAction(ISD::FSQRT, MVT::f32, Expand);
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000150 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000151
Owen Anderson825b72b2009-08-11 20:47:22 +0000152 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
153 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000154
Nate Begemand88fc032006-01-14 03:14:10 +0000155 // PowerPC does not have BSWAP, CTPOP or CTTZ
Owen Anderson825b72b2009-08-11 20:47:22 +0000156 setOperationAction(ISD::BSWAP, MVT::i32 , Expand);
157 setOperationAction(ISD::CTPOP, MVT::i32 , Expand);
158 setOperationAction(ISD::CTTZ , MVT::i32 , Expand);
Chandler Carruth63974b22011-12-13 01:56:10 +0000159 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i32, Expand);
160 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i32, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000161 setOperationAction(ISD::BSWAP, MVT::i64 , Expand);
162 setOperationAction(ISD::CTPOP, MVT::i64 , Expand);
163 setOperationAction(ISD::CTTZ , MVT::i64 , Expand);
Chandler Carruth63974b22011-12-13 01:56:10 +0000164 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i64, Expand);
165 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i64, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000166
Nate Begeman35ef9132006-01-11 21:21:00 +0000167 // PowerPC does not have ROTR
Owen Anderson825b72b2009-08-11 20:47:22 +0000168 setOperationAction(ISD::ROTR, MVT::i32 , Expand);
169 setOperationAction(ISD::ROTR, MVT::i64 , Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000170
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000171 // PowerPC does not have Select
Owen Anderson825b72b2009-08-11 20:47:22 +0000172 setOperationAction(ISD::SELECT, MVT::i32, Expand);
173 setOperationAction(ISD::SELECT, MVT::i64, Expand);
174 setOperationAction(ISD::SELECT, MVT::f32, Expand);
175 setOperationAction(ISD::SELECT, MVT::f64, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000176
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000177 // PowerPC wants to turn select_cc of FP into fsel when possible.
Owen Anderson825b72b2009-08-11 20:47:22 +0000178 setOperationAction(ISD::SELECT_CC, MVT::f32, Custom);
179 setOperationAction(ISD::SELECT_CC, MVT::f64, Custom);
Nate Begeman44775902006-01-31 08:17:29 +0000180
Nate Begeman750ac1b2006-02-01 07:19:44 +0000181 // PowerPC wants to optimize integer setcc a bit
Owen Anderson825b72b2009-08-11 20:47:22 +0000182 setOperationAction(ISD::SETCC, MVT::i32, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000183
Nate Begeman81e80972006-03-17 01:40:33 +0000184 // PowerPC does not have BRCOND which requires SetCC
Owen Anderson825b72b2009-08-11 20:47:22 +0000185 setOperationAction(ISD::BRCOND, MVT::Other, Expand);
Evan Chengc35497f2006-10-30 08:02:39 +0000186
Owen Anderson825b72b2009-08-11 20:47:22 +0000187 setOperationAction(ISD::BR_JT, MVT::Other, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000188
Chris Lattnerf7605322005-08-31 21:09:52 +0000189 // PowerPC turns FP_TO_SINT into FCTIWZ and some load/stores.
Owen Anderson825b72b2009-08-11 20:47:22 +0000190 setOperationAction(ISD::FP_TO_SINT, MVT::i32, Custom);
Nate Begemanc09eeec2005-09-06 22:03:27 +0000191
Jim Laskeyad23c9d2005-08-17 00:40:22 +0000192 // PowerPC does not have [U|S]INT_TO_FP
Owen Anderson825b72b2009-08-11 20:47:22 +0000193 setOperationAction(ISD::SINT_TO_FP, MVT::i32, Expand);
194 setOperationAction(ISD::UINT_TO_FP, MVT::i32, Expand);
Jim Laskeyad23c9d2005-08-17 00:40:22 +0000195
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000196 setOperationAction(ISD::BITCAST, MVT::f32, Expand);
197 setOperationAction(ISD::BITCAST, MVT::i32, Expand);
198 setOperationAction(ISD::BITCAST, MVT::i64, Expand);
199 setOperationAction(ISD::BITCAST, MVT::f64, Expand);
Chris Lattner53e88452005-12-23 05:13:35 +0000200
Chris Lattner25b8b8c2006-04-28 21:56:10 +0000201 // We cannot sextinreg(i1). Expand to shifts.
Owen Anderson825b72b2009-08-11 20:47:22 +0000202 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1, Expand);
Jim Laskey2ad9f172007-02-22 14:56:36 +0000203
Owen Anderson825b72b2009-08-11 20:47:22 +0000204 setOperationAction(ISD::EXCEPTIONADDR, MVT::i64, Expand);
205 setOperationAction(ISD::EHSELECTION, MVT::i64, Expand);
206 setOperationAction(ISD::EXCEPTIONADDR, MVT::i32, Expand);
207 setOperationAction(ISD::EHSELECTION, MVT::i32, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000208
209
210 // We want to legalize GlobalAddress and ConstantPool nodes into the
Nate Begeman28a6b022005-12-10 02:36:00 +0000211 // appropriate instructions to materialize the address.
Owen Anderson825b72b2009-08-11 20:47:22 +0000212 setOperationAction(ISD::GlobalAddress, MVT::i32, Custom);
213 setOperationAction(ISD::GlobalTLSAddress, MVT::i32, Custom);
Bob Wilson3d90dbe2009-11-04 21:31:18 +0000214 setOperationAction(ISD::BlockAddress, MVT::i32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000215 setOperationAction(ISD::ConstantPool, MVT::i32, Custom);
216 setOperationAction(ISD::JumpTable, MVT::i32, Custom);
217 setOperationAction(ISD::GlobalAddress, MVT::i64, Custom);
218 setOperationAction(ISD::GlobalTLSAddress, MVT::i64, Custom);
Bob Wilson3d90dbe2009-11-04 21:31:18 +0000219 setOperationAction(ISD::BlockAddress, MVT::i64, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000220 setOperationAction(ISD::ConstantPool, MVT::i64, Custom);
221 setOperationAction(ISD::JumpTable, MVT::i64, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000222
Nate Begeman1db3c922008-08-11 17:36:31 +0000223 // TRAP is legal.
Owen Anderson825b72b2009-08-11 20:47:22 +0000224 setOperationAction(ISD::TRAP, MVT::Other, Legal);
Bill Wendling77959322008-09-17 00:30:57 +0000225
226 // TRAMPOLINE is custom lowered.
Duncan Sands4a544a72011-09-06 13:37:06 +0000227 setOperationAction(ISD::INIT_TRAMPOLINE, MVT::Other, Custom);
228 setOperationAction(ISD::ADJUST_TRAMPOLINE, MVT::Other, Custom);
Bill Wendling77959322008-09-17 00:30:57 +0000229
Nate Begemanacc398c2006-01-25 18:21:52 +0000230 // VASTART needs to be custom lowered to use the VarArgsFrameIndex
Owen Anderson825b72b2009-08-11 20:47:22 +0000231 setOperationAction(ISD::VASTART , MVT::Other, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000232
Evan Cheng769951f2012-07-02 22:39:56 +0000233 if (Subtarget->isSVR4ABI()) {
234 if (isPPC64) {
Hal Finkel179a4dd2012-03-24 03:53:55 +0000235 // VAARG always uses double-word chunks, so promote anything smaller.
236 setOperationAction(ISD::VAARG, MVT::i1, Promote);
237 AddPromotedToType (ISD::VAARG, MVT::i1, MVT::i64);
238 setOperationAction(ISD::VAARG, MVT::i8, Promote);
239 AddPromotedToType (ISD::VAARG, MVT::i8, MVT::i64);
240 setOperationAction(ISD::VAARG, MVT::i16, Promote);
241 AddPromotedToType (ISD::VAARG, MVT::i16, MVT::i64);
242 setOperationAction(ISD::VAARG, MVT::i32, Promote);
243 AddPromotedToType (ISD::VAARG, MVT::i32, MVT::i64);
244 setOperationAction(ISD::VAARG, MVT::Other, Expand);
245 } else {
246 // VAARG is custom lowered with the 32-bit SVR4 ABI.
247 setOperationAction(ISD::VAARG, MVT::Other, Custom);
248 setOperationAction(ISD::VAARG, MVT::i64, Custom);
249 }
Roman Divackybdb226e2011-06-28 15:30:42 +0000250 } else
Owen Anderson825b72b2009-08-11 20:47:22 +0000251 setOperationAction(ISD::VAARG, MVT::Other, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000252
Chris Lattnerb22c08b2006-01-15 09:02:48 +0000253 // Use the default implementation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000254 setOperationAction(ISD::VACOPY , MVT::Other, Expand);
255 setOperationAction(ISD::VAEND , MVT::Other, Expand);
256 setOperationAction(ISD::STACKSAVE , MVT::Other, Expand);
257 setOperationAction(ISD::STACKRESTORE , MVT::Other, Custom);
258 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32 , Custom);
259 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i64 , Custom);
Chris Lattner56a752e2006-10-18 01:18:48 +0000260
Chris Lattner6d92cad2006-03-26 10:06:40 +0000261 // We want to custom lower some of our intrinsics.
Owen Anderson825b72b2009-08-11 20:47:22 +0000262 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000263
Dale Johannesen53e4e442008-11-07 22:54:33 +0000264 // Comparisons that require checking two conditions.
Owen Anderson825b72b2009-08-11 20:47:22 +0000265 setCondCodeAction(ISD::SETULT, MVT::f32, Expand);
266 setCondCodeAction(ISD::SETULT, MVT::f64, Expand);
267 setCondCodeAction(ISD::SETUGT, MVT::f32, Expand);
268 setCondCodeAction(ISD::SETUGT, MVT::f64, Expand);
269 setCondCodeAction(ISD::SETUEQ, MVT::f32, Expand);
270 setCondCodeAction(ISD::SETUEQ, MVT::f64, Expand);
271 setCondCodeAction(ISD::SETOGE, MVT::f32, Expand);
272 setCondCodeAction(ISD::SETOGE, MVT::f64, Expand);
273 setCondCodeAction(ISD::SETOLE, MVT::f32, Expand);
274 setCondCodeAction(ISD::SETOLE, MVT::f64, Expand);
275 setCondCodeAction(ISD::SETONE, MVT::f32, Expand);
276 setCondCodeAction(ISD::SETONE, MVT::f64, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000277
Evan Cheng769951f2012-07-02 22:39:56 +0000278 if (Subtarget->has64BitSupport()) {
Nate Begeman1d9d7422005-10-18 00:28:58 +0000279 // They also have instructions for converting between i64 and fp.
Owen Anderson825b72b2009-08-11 20:47:22 +0000280 setOperationAction(ISD::FP_TO_SINT, MVT::i64, Custom);
281 setOperationAction(ISD::FP_TO_UINT, MVT::i64, Expand);
282 setOperationAction(ISD::SINT_TO_FP, MVT::i64, Custom);
283 setOperationAction(ISD::UINT_TO_FP, MVT::i64, Expand);
Dale Johannesen4c9369d2009-06-04 20:53:52 +0000284 // This is just the low 32 bits of a (signed) fp->i64 conversion.
285 // We cannot do this with Promote because i64 is not a legal type.
Owen Anderson825b72b2009-08-11 20:47:22 +0000286 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000287
Chris Lattner7fbcef72006-03-24 07:53:47 +0000288 // FIXME: disable this lowered code. This generates 64-bit register values,
289 // and we don't model the fact that the top part is clobbered by calls. We
290 // need to flag these together so that the value isn't live across a call.
Owen Anderson825b72b2009-08-11 20:47:22 +0000291 //setOperationAction(ISD::SINT_TO_FP, MVT::i32, Custom);
Nate Begemanae749a92005-10-25 23:48:36 +0000292 } else {
Chris Lattner860e8862005-11-17 07:30:41 +0000293 // PowerPC does not have FP_TO_UINT on 32-bit implementations.
Owen Anderson825b72b2009-08-11 20:47:22 +0000294 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Expand);
Nate Begeman9d2b8172005-10-18 00:56:42 +0000295 }
296
Evan Cheng769951f2012-07-02 22:39:56 +0000297 if (Subtarget->use64BitRegs()) {
Chris Lattner26cb2862007-10-19 04:08:28 +0000298 // 64-bit PowerPC implementations can support i64 types directly
Craig Topperc9099502012-04-20 06:31:50 +0000299 addRegisterClass(MVT::i64, &PPC::G8RCRegClass);
Nate Begeman1d9d7422005-10-18 00:28:58 +0000300 // BUILD_PAIR can't be handled natively, and should be expanded to shl/or
Owen Anderson825b72b2009-08-11 20:47:22 +0000301 setOperationAction(ISD::BUILD_PAIR, MVT::i64, Expand);
Dan Gohman9ed06db2008-03-07 20:36:53 +0000302 // 64-bit PowerPC wants to expand i128 shifts itself.
Owen Anderson825b72b2009-08-11 20:47:22 +0000303 setOperationAction(ISD::SHL_PARTS, MVT::i64, Custom);
304 setOperationAction(ISD::SRA_PARTS, MVT::i64, Custom);
305 setOperationAction(ISD::SRL_PARTS, MVT::i64, Custom);
Nate Begeman1d9d7422005-10-18 00:28:58 +0000306 } else {
Chris Lattner26cb2862007-10-19 04:08:28 +0000307 // 32-bit PowerPC wants to expand i64 shifts itself.
Owen Anderson825b72b2009-08-11 20:47:22 +0000308 setOperationAction(ISD::SHL_PARTS, MVT::i32, Custom);
309 setOperationAction(ISD::SRA_PARTS, MVT::i32, Custom);
310 setOperationAction(ISD::SRL_PARTS, MVT::i32, Custom);
Nate Begemanc09eeec2005-09-06 22:03:27 +0000311 }
Evan Chengd30bf012006-03-01 01:11:20 +0000312
Evan Cheng769951f2012-07-02 22:39:56 +0000313 if (Subtarget->hasAltivec()) {
Chris Lattnere3fea5a2006-03-31 19:52:36 +0000314 // First set operation action for all vector types to expand. Then we
315 // will selectively turn on ones that can be effectively codegen'd.
Owen Anderson825b72b2009-08-11 20:47:22 +0000316 for (unsigned i = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
317 i <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++i) {
318 MVT::SimpleValueType VT = (MVT::SimpleValueType)i;
Duncan Sands83ec4b62008-06-06 12:08:01 +0000319
Chris Lattnerf3f69de2006-04-16 01:37:57 +0000320 // add/sub are legal for all supported vector VT's.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000321 setOperationAction(ISD::ADD , VT, Legal);
322 setOperationAction(ISD::SUB , VT, Legal);
Scott Michelfdc40a02009-02-17 22:15:04 +0000323
Chris Lattner7ff7e672006-04-04 17:25:31 +0000324 // We promote all shuffles to v16i8.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000325 setOperationAction(ISD::VECTOR_SHUFFLE, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000326 AddPromotedToType (ISD::VECTOR_SHUFFLE, VT, MVT::v16i8);
Chris Lattnerf3f69de2006-04-16 01:37:57 +0000327
328 // We promote all non-typed operations to v4i32.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000329 setOperationAction(ISD::AND , VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000330 AddPromotedToType (ISD::AND , VT, MVT::v4i32);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000331 setOperationAction(ISD::OR , VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000332 AddPromotedToType (ISD::OR , VT, MVT::v4i32);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000333 setOperationAction(ISD::XOR , VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000334 AddPromotedToType (ISD::XOR , VT, MVT::v4i32);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000335 setOperationAction(ISD::LOAD , VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000336 AddPromotedToType (ISD::LOAD , VT, MVT::v4i32);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000337 setOperationAction(ISD::SELECT, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000338 AddPromotedToType (ISD::SELECT, VT, MVT::v4i32);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000339 setOperationAction(ISD::STORE, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000340 AddPromotedToType (ISD::STORE, VT, MVT::v4i32);
Scott Michelfdc40a02009-02-17 22:15:04 +0000341
Chris Lattnerf3f69de2006-04-16 01:37:57 +0000342 // No other operations are legal.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000343 setOperationAction(ISD::MUL , VT, Expand);
344 setOperationAction(ISD::SDIV, VT, Expand);
345 setOperationAction(ISD::SREM, VT, Expand);
346 setOperationAction(ISD::UDIV, VT, Expand);
347 setOperationAction(ISD::UREM, VT, Expand);
348 setOperationAction(ISD::FDIV, VT, Expand);
349 setOperationAction(ISD::FNEG, VT, Expand);
Craig Topper44e394c2012-11-15 08:02:19 +0000350 setOperationAction(ISD::FSQRT, VT, Expand);
351 setOperationAction(ISD::FLOG, VT, Expand);
352 setOperationAction(ISD::FLOG10, VT, Expand);
353 setOperationAction(ISD::FLOG2, VT, Expand);
354 setOperationAction(ISD::FEXP, VT, Expand);
355 setOperationAction(ISD::FEXP2, VT, Expand);
356 setOperationAction(ISD::FSIN, VT, Expand);
357 setOperationAction(ISD::FCOS, VT, Expand);
358 setOperationAction(ISD::FABS, VT, Expand);
359 setOperationAction(ISD::FPOWI, VT, Expand);
Craig Topper1ab489a2012-11-14 08:11:25 +0000360 setOperationAction(ISD::FFLOOR, VT, Expand);
Craig Topper49010472012-11-15 06:51:10 +0000361 setOperationAction(ISD::FCEIL, VT, Expand);
362 setOperationAction(ISD::FTRUNC, VT, Expand);
363 setOperationAction(ISD::FRINT, VT, Expand);
364 setOperationAction(ISD::FNEARBYINT, VT, Expand);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000365 setOperationAction(ISD::EXTRACT_VECTOR_ELT, VT, Expand);
366 setOperationAction(ISD::INSERT_VECTOR_ELT, VT, Expand);
367 setOperationAction(ISD::BUILD_VECTOR, VT, Expand);
368 setOperationAction(ISD::UMUL_LOHI, VT, Expand);
369 setOperationAction(ISD::SMUL_LOHI, VT, Expand);
370 setOperationAction(ISD::UDIVREM, VT, Expand);
371 setOperationAction(ISD::SDIVREM, VT, Expand);
372 setOperationAction(ISD::SCALAR_TO_VECTOR, VT, Expand);
373 setOperationAction(ISD::FPOW, VT, Expand);
374 setOperationAction(ISD::CTPOP, VT, Expand);
375 setOperationAction(ISD::CTLZ, VT, Expand);
Chandler Carruth63974b22011-12-13 01:56:10 +0000376 setOperationAction(ISD::CTLZ_ZERO_UNDEF, VT, Expand);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000377 setOperationAction(ISD::CTTZ, VT, Expand);
Chandler Carruth63974b22011-12-13 01:56:10 +0000378 setOperationAction(ISD::CTTZ_ZERO_UNDEF, VT, Expand);
Adhemerval Zanellacfe09ed2012-11-05 17:15:56 +0000379 setOperationAction(ISD::SIGN_EXTEND_INREG, VT, Expand);
380
381 for (unsigned j = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
382 j <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++j) {
383 MVT::SimpleValueType InnerVT = (MVT::SimpleValueType)j;
384 setTruncStoreAction(VT, InnerVT, Expand);
385 }
386 setLoadExtAction(ISD::SEXTLOAD, VT, Expand);
387 setLoadExtAction(ISD::ZEXTLOAD, VT, Expand);
388 setLoadExtAction(ISD::EXTLOAD, VT, Expand);
Chris Lattnere3fea5a2006-03-31 19:52:36 +0000389 }
390
Chris Lattner7ff7e672006-04-04 17:25:31 +0000391 // We can custom expand all VECTOR_SHUFFLEs to VPERM, others we can handle
392 // with merges, splats, etc.
Owen Anderson825b72b2009-08-11 20:47:22 +0000393 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v16i8, Custom);
Chris Lattner7ff7e672006-04-04 17:25:31 +0000394
Owen Anderson825b72b2009-08-11 20:47:22 +0000395 setOperationAction(ISD::AND , MVT::v4i32, Legal);
396 setOperationAction(ISD::OR , MVT::v4i32, Legal);
397 setOperationAction(ISD::XOR , MVT::v4i32, Legal);
398 setOperationAction(ISD::LOAD , MVT::v4i32, Legal);
399 setOperationAction(ISD::SELECT, MVT::v4i32, Expand);
400 setOperationAction(ISD::STORE , MVT::v4i32, Legal);
Adhemerval Zanella51aaadb2012-10-08 17:27:24 +0000401 setOperationAction(ISD::FP_TO_SINT, MVT::v4i32, Legal);
402 setOperationAction(ISD::FP_TO_UINT, MVT::v4i32, Legal);
403 setOperationAction(ISD::SINT_TO_FP, MVT::v4i32, Legal);
404 setOperationAction(ISD::UINT_TO_FP, MVT::v4i32, Legal);
Adhemerval Zanellae95ed2b2012-11-15 20:56:03 +0000405 setOperationAction(ISD::FFLOOR, MVT::v4f32, Legal);
406 setOperationAction(ISD::FCEIL, MVT::v4f32, Legal);
407 setOperationAction(ISD::FTRUNC, MVT::v4f32, Legal);
408 setOperationAction(ISD::FNEARBYINT, MVT::v4f32, Legal);
Scott Michelfdc40a02009-02-17 22:15:04 +0000409
Craig Topperc9099502012-04-20 06:31:50 +0000410 addRegisterClass(MVT::v4f32, &PPC::VRRCRegClass);
411 addRegisterClass(MVT::v4i32, &PPC::VRRCRegClass);
412 addRegisterClass(MVT::v8i16, &PPC::VRRCRegClass);
413 addRegisterClass(MVT::v16i8, &PPC::VRRCRegClass);
Scott Michelfdc40a02009-02-17 22:15:04 +0000414
Owen Anderson825b72b2009-08-11 20:47:22 +0000415 setOperationAction(ISD::MUL, MVT::v4f32, Legal);
Hal Finkel070b8db2012-06-22 00:49:52 +0000416 setOperationAction(ISD::FMA, MVT::v4f32, Legal);
Owen Anderson825b72b2009-08-11 20:47:22 +0000417 setOperationAction(ISD::MUL, MVT::v4i32, Custom);
418 setOperationAction(ISD::MUL, MVT::v8i16, Custom);
419 setOperationAction(ISD::MUL, MVT::v16i8, Custom);
Chris Lattnerf1d0b2b2006-03-20 01:53:53 +0000420
Owen Anderson825b72b2009-08-11 20:47:22 +0000421 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4f32, Custom);
422 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4i32, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000423
Owen Anderson825b72b2009-08-11 20:47:22 +0000424 setOperationAction(ISD::BUILD_VECTOR, MVT::v16i8, Custom);
425 setOperationAction(ISD::BUILD_VECTOR, MVT::v8i16, Custom);
426 setOperationAction(ISD::BUILD_VECTOR, MVT::v4i32, Custom);
427 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f32, Custom);
Adhemerval Zanella5f41fd62012-10-30 13:50:19 +0000428
429 // Altivec does not contain unordered floating-point compare instructions
430 setCondCodeAction(ISD::SETUO, MVT::v4f32, Expand);
431 setCondCodeAction(ISD::SETUEQ, MVT::v4f32, Expand);
432 setCondCodeAction(ISD::SETUGT, MVT::v4f32, Expand);
433 setCondCodeAction(ISD::SETUGE, MVT::v4f32, Expand);
434 setCondCodeAction(ISD::SETULT, MVT::v4f32, Expand);
435 setCondCodeAction(ISD::SETULE, MVT::v4f32, Expand);
Nate Begeman425a9692005-11-29 08:17:20 +0000436 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000437
Hal Finkel8cc34742012-08-04 14:10:46 +0000438 if (Subtarget->has64BitSupport()) {
Hal Finkel19aa2b52012-04-01 20:08:17 +0000439 setOperationAction(ISD::PREFETCH, MVT::Other, Legal);
Hal Finkel8cc34742012-08-04 14:10:46 +0000440 setOperationAction(ISD::READCYCLECOUNTER, MVT::i64, Legal);
441 }
Hal Finkel19aa2b52012-04-01 20:08:17 +0000442
Eli Friedman4db5aca2011-08-29 18:23:02 +0000443 setOperationAction(ISD::ATOMIC_LOAD, MVT::i32, Expand);
444 setOperationAction(ISD::ATOMIC_STORE, MVT::i32, Expand);
445
Duncan Sands03228082008-11-23 15:47:28 +0000446 setBooleanContents(ZeroOrOneBooleanContent);
Duncan Sands28b77e92011-09-06 19:07:46 +0000447 setBooleanVectorContents(ZeroOrOneBooleanContent); // FIXME: Is this correct?
Scott Michelfdc40a02009-02-17 22:15:04 +0000448
Evan Cheng769951f2012-07-02 22:39:56 +0000449 if (isPPC64) {
Chris Lattner10da9572006-10-18 01:20:43 +0000450 setStackPointerRegisterToSaveRestore(PPC::X1);
Jim Laskey2ad9f172007-02-22 14:56:36 +0000451 setExceptionPointerRegister(PPC::X3);
452 setExceptionSelectorRegister(PPC::X4);
453 } else {
Chris Lattner10da9572006-10-18 01:20:43 +0000454 setStackPointerRegisterToSaveRestore(PPC::R1);
Jim Laskey2ad9f172007-02-22 14:56:36 +0000455 setExceptionPointerRegister(PPC::R3);
456 setExceptionSelectorRegister(PPC::R4);
457 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000458
Chris Lattner8c13d0a2006-03-01 04:57:39 +0000459 // We have target-specific dag combine patterns for the following nodes:
460 setTargetDAGCombine(ISD::SINT_TO_FP);
Chris Lattner51269842006-03-01 05:50:56 +0000461 setTargetDAGCombine(ISD::STORE);
Chris Lattner90564f22006-04-18 17:59:36 +0000462 setTargetDAGCombine(ISD::BR_CC);
Chris Lattnerd9989382006-07-10 20:56:58 +0000463 setTargetDAGCombine(ISD::BSWAP);
Scott Michelfdc40a02009-02-17 22:15:04 +0000464
Dale Johannesenfabd32d2007-10-19 00:59:18 +0000465 // Darwin long double math library functions have $LDBL128 appended.
Evan Cheng769951f2012-07-02 22:39:56 +0000466 if (Subtarget->isDarwin()) {
Duncan Sands007f9842008-01-10 10:28:30 +0000467 setLibcallName(RTLIB::COS_PPCF128, "cosl$LDBL128");
Dale Johannesenfabd32d2007-10-19 00:59:18 +0000468 setLibcallName(RTLIB::POW_PPCF128, "powl$LDBL128");
469 setLibcallName(RTLIB::REM_PPCF128, "fmodl$LDBL128");
Duncan Sands007f9842008-01-10 10:28:30 +0000470 setLibcallName(RTLIB::SIN_PPCF128, "sinl$LDBL128");
471 setLibcallName(RTLIB::SQRT_PPCF128, "sqrtl$LDBL128");
Dale Johannesen7794f2a2008-09-04 00:47:13 +0000472 setLibcallName(RTLIB::LOG_PPCF128, "logl$LDBL128");
473 setLibcallName(RTLIB::LOG2_PPCF128, "log2l$LDBL128");
474 setLibcallName(RTLIB::LOG10_PPCF128, "log10l$LDBL128");
475 setLibcallName(RTLIB::EXP_PPCF128, "expl$LDBL128");
476 setLibcallName(RTLIB::EXP2_PPCF128, "exp2l$LDBL128");
Dale Johannesenfabd32d2007-10-19 00:59:18 +0000477 }
478
Hal Finkelc6129162011-10-17 18:53:03 +0000479 setMinFunctionAlignment(2);
480 if (PPCSubTarget.isDarwin())
481 setPrefFunctionAlignment(4);
Eli Friedmanfc5d3052011-05-06 20:34:06 +0000482
Evan Cheng769951f2012-07-02 22:39:56 +0000483 if (isPPC64 && Subtarget->isJITCodeModel())
484 // Temporary workaround for the inability of PPC64 JIT to handle jump
485 // tables.
486 setSupportJumpTables(false);
487
Eli Friedman26689ac2011-08-03 21:06:02 +0000488 setInsertFencesForAtomic(true);
489
Hal Finkel768c65f2011-11-22 16:21:04 +0000490 setSchedulingPreference(Sched::Hybrid);
491
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000492 computeRegisterProperties();
Hal Finkel621b77a2012-08-28 16:12:39 +0000493
494 // The Freescale cores does better with aggressive inlining of memcpy and
495 // friends. Gcc uses same threshold of 128 bytes (= 32 word stores).
496 if (Subtarget->getDarwinDirective() == PPC::DIR_E500mc ||
497 Subtarget->getDarwinDirective() == PPC::DIR_E5500) {
498 maxStoresPerMemset = 32;
499 maxStoresPerMemsetOptSize = 16;
500 maxStoresPerMemcpy = 32;
501 maxStoresPerMemcpyOptSize = 8;
502 maxStoresPerMemmove = 32;
503 maxStoresPerMemmoveOptSize = 8;
504
505 setPrefFunctionAlignment(4);
506 benefitFromCodePlacementOpt = true;
507 }
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000508}
509
Dale Johannesen28d08fd2008-02-28 22:31:51 +0000510/// getByValTypeAlignment - Return the desired alignment for ByVal aggregate
511/// function arguments in the caller parameter area.
Chris Lattnerdb125cf2011-07-18 04:54:35 +0000512unsigned PPCTargetLowering::getByValTypeAlignment(Type *Ty) const {
Dan Gohmanf0757b02010-04-21 01:34:56 +0000513 const TargetMachine &TM = getTargetMachine();
Dale Johannesen28d08fd2008-02-28 22:31:51 +0000514 // Darwin passes everything on 4 byte boundary.
515 if (TM.getSubtarget<PPCSubtarget>().isDarwin())
516 return 4;
Roman Divacky466958c2012-04-02 15:49:30 +0000517
518 // 16byte and wider vectors are passed on 16byte boundary.
519 if (VectorType *VTy = dyn_cast<VectorType>(Ty))
520 if (VTy->getBitWidth() >= 128)
521 return 16;
522
523 // The rest is 8 on PPC64 and 4 on PPC32 boundary.
524 if (PPCSubTarget.isPPC64())
525 return 8;
526
Dale Johannesen28d08fd2008-02-28 22:31:51 +0000527 return 4;
528}
529
Chris Lattnerda6d20f2006-01-09 23:52:17 +0000530const char *PPCTargetLowering::getTargetNodeName(unsigned Opcode) const {
531 switch (Opcode) {
532 default: return 0;
Evan Cheng53301922008-07-12 02:23:19 +0000533 case PPCISD::FSEL: return "PPCISD::FSEL";
534 case PPCISD::FCFID: return "PPCISD::FCFID";
535 case PPCISD::FCTIDZ: return "PPCISD::FCTIDZ";
536 case PPCISD::FCTIWZ: return "PPCISD::FCTIWZ";
537 case PPCISD::STFIWX: return "PPCISD::STFIWX";
538 case PPCISD::VMADDFP: return "PPCISD::VMADDFP";
539 case PPCISD::VNMSUBFP: return "PPCISD::VNMSUBFP";
540 case PPCISD::VPERM: return "PPCISD::VPERM";
541 case PPCISD::Hi: return "PPCISD::Hi";
542 case PPCISD::Lo: return "PPCISD::Lo";
Tilmann Scheller6b16eff2009-08-15 11:54:46 +0000543 case PPCISD::TOC_ENTRY: return "PPCISD::TOC_ENTRY";
Tilmann Scheller3a84dae2009-12-18 13:00:15 +0000544 case PPCISD::TOC_RESTORE: return "PPCISD::TOC_RESTORE";
545 case PPCISD::LOAD: return "PPCISD::LOAD";
546 case PPCISD::LOAD_TOC: return "PPCISD::LOAD_TOC";
Evan Cheng53301922008-07-12 02:23:19 +0000547 case PPCISD::DYNALLOC: return "PPCISD::DYNALLOC";
548 case PPCISD::GlobalBaseReg: return "PPCISD::GlobalBaseReg";
549 case PPCISD::SRL: return "PPCISD::SRL";
550 case PPCISD::SRA: return "PPCISD::SRA";
551 case PPCISD::SHL: return "PPCISD::SHL";
552 case PPCISD::EXTSW_32: return "PPCISD::EXTSW_32";
553 case PPCISD::STD_32: return "PPCISD::STD_32";
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +0000554 case PPCISD::CALL_SVR4: return "PPCISD::CALL_SVR4";
Hal Finkel5b00cea2012-03-31 14:45:15 +0000555 case PPCISD::CALL_NOP_SVR4: return "PPCISD::CALL_NOP_SVR4";
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +0000556 case PPCISD::CALL_Darwin: return "PPCISD::CALL_Darwin";
Tilmann Scheller6b16eff2009-08-15 11:54:46 +0000557 case PPCISD::NOP: return "PPCISD::NOP";
Evan Cheng53301922008-07-12 02:23:19 +0000558 case PPCISD::MTCTR: return "PPCISD::MTCTR";
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +0000559 case PPCISD::BCTRL_Darwin: return "PPCISD::BCTRL_Darwin";
560 case PPCISD::BCTRL_SVR4: return "PPCISD::BCTRL_SVR4";
Evan Cheng53301922008-07-12 02:23:19 +0000561 case PPCISD::RET_FLAG: return "PPCISD::RET_FLAG";
562 case PPCISD::MFCR: return "PPCISD::MFCR";
563 case PPCISD::VCMP: return "PPCISD::VCMP";
564 case PPCISD::VCMPo: return "PPCISD::VCMPo";
565 case PPCISD::LBRX: return "PPCISD::LBRX";
566 case PPCISD::STBRX: return "PPCISD::STBRX";
Evan Cheng53301922008-07-12 02:23:19 +0000567 case PPCISD::LARX: return "PPCISD::LARX";
568 case PPCISD::STCX: return "PPCISD::STCX";
569 case PPCISD::COND_BRANCH: return "PPCISD::COND_BRANCH";
570 case PPCISD::MFFS: return "PPCISD::MFFS";
571 case PPCISD::MTFSB0: return "PPCISD::MTFSB0";
572 case PPCISD::MTFSB1: return "PPCISD::MTFSB1";
573 case PPCISD::FADDRTZ: return "PPCISD::FADDRTZ";
574 case PPCISD::MTFSF: return "PPCISD::MTFSF";
Evan Cheng53301922008-07-12 02:23:19 +0000575 case PPCISD::TC_RETURN: return "PPCISD::TC_RETURN";
Hal Finkel82b38212012-08-28 02:10:27 +0000576 case PPCISD::CR6SET: return "PPCISD::CR6SET";
577 case PPCISD::CR6UNSET: return "PPCISD::CR6UNSET";
Bill Schmidt34a9d4b2012-11-27 17:35:46 +0000578 case PPCISD::ADDIS_TOC_HA: return "PPCISD::ADDIS_TOC_HA";
579 case PPCISD::LD_TOC_L: return "PPCISD::LD_TOC_L";
580 case PPCISD::ADDI_TOC_L: return "PPCISD::ADDI_TOC_L";
Bill Schmidtd7802bf2012-12-04 16:18:08 +0000581 case PPCISD::LD_GOT_TPREL: return "PPCISD::LD_GOT_TPREL";
582 case PPCISD::ADD_TLS: return "PPCISD::ADD_TLS";
Chris Lattnerda6d20f2006-01-09 23:52:17 +0000583 }
584}
585
Duncan Sands28b77e92011-09-06 19:07:46 +0000586EVT PPCTargetLowering::getSetCCResultType(EVT VT) const {
Adhemerval Zanella1c7d69b2012-10-08 18:59:53 +0000587 if (!VT.isVector())
588 return MVT::i32;
589 return VT.changeVectorElementTypeToInteger();
Scott Michel5b8f82e2008-03-10 15:42:14 +0000590}
591
Chris Lattner1a635d62006-04-14 06:01:58 +0000592//===----------------------------------------------------------------------===//
593// Node matching predicates, for use by the tblgen matching code.
594//===----------------------------------------------------------------------===//
595
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000596/// isFloatingPointZero - Return true if this is 0.0 or -0.0.
Dan Gohman475871a2008-07-27 21:46:04 +0000597static bool isFloatingPointZero(SDValue Op) {
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000598 if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(Op))
Dale Johanneseneaf08942007-08-31 04:03:46 +0000599 return CFP->getValueAPF().isZero();
Gabor Greifba36cb52008-08-28 21:40:38 +0000600 else if (ISD::isEXTLoad(Op.getNode()) || ISD::isNON_EXTLoad(Op.getNode())) {
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000601 // Maybe this has already been legalized into the constant pool?
602 if (ConstantPoolSDNode *CP = dyn_cast<ConstantPoolSDNode>(Op.getOperand(1)))
Dan Gohman46510a72010-04-15 01:51:59 +0000603 if (const ConstantFP *CFP = dyn_cast<ConstantFP>(CP->getConstVal()))
Dale Johanneseneaf08942007-08-31 04:03:46 +0000604 return CFP->getValueAPF().isZero();
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000605 }
606 return false;
607}
608
Chris Lattnerddb739e2006-04-06 17:23:16 +0000609/// isConstantOrUndef - Op is either an undef node or a ConstantSDNode. Return
610/// true if Op is undef or if it matches the specified value.
Nate Begeman9008ca62009-04-27 18:41:29 +0000611static bool isConstantOrUndef(int Op, int Val) {
612 return Op < 0 || Op == Val;
Chris Lattnerddb739e2006-04-06 17:23:16 +0000613}
614
615/// isVPKUHUMShuffleMask - Return true if this is the shuffle mask for a
616/// VPKUHUM instruction.
Nate Begeman9008ca62009-04-27 18:41:29 +0000617bool PPC::isVPKUHUMShuffleMask(ShuffleVectorSDNode *N, bool isUnary) {
Chris Lattnerf24380e2006-04-06 22:28:36 +0000618 if (!isUnary) {
619 for (unsigned i = 0; i != 16; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +0000620 if (!isConstantOrUndef(N->getMaskElt(i), i*2+1))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000621 return false;
622 } else {
623 for (unsigned i = 0; i != 8; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +0000624 if (!isConstantOrUndef(N->getMaskElt(i), i*2+1) ||
625 !isConstantOrUndef(N->getMaskElt(i+8), i*2+1))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000626 return false;
627 }
Chris Lattnerd0608e12006-04-06 18:26:28 +0000628 return true;
Chris Lattnerddb739e2006-04-06 17:23:16 +0000629}
630
631/// isVPKUWUMShuffleMask - Return true if this is the shuffle mask for a
632/// VPKUWUM instruction.
Nate Begeman9008ca62009-04-27 18:41:29 +0000633bool PPC::isVPKUWUMShuffleMask(ShuffleVectorSDNode *N, bool isUnary) {
Chris Lattnerf24380e2006-04-06 22:28:36 +0000634 if (!isUnary) {
635 for (unsigned i = 0; i != 16; i += 2)
Nate Begeman9008ca62009-04-27 18:41:29 +0000636 if (!isConstantOrUndef(N->getMaskElt(i ), i*2+2) ||
637 !isConstantOrUndef(N->getMaskElt(i+1), i*2+3))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000638 return false;
639 } else {
640 for (unsigned i = 0; i != 8; i += 2)
Nate Begeman9008ca62009-04-27 18:41:29 +0000641 if (!isConstantOrUndef(N->getMaskElt(i ), i*2+2) ||
642 !isConstantOrUndef(N->getMaskElt(i+1), i*2+3) ||
643 !isConstantOrUndef(N->getMaskElt(i+8), i*2+2) ||
644 !isConstantOrUndef(N->getMaskElt(i+9), i*2+3))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000645 return false;
646 }
Chris Lattnerd0608e12006-04-06 18:26:28 +0000647 return true;
Chris Lattnerddb739e2006-04-06 17:23:16 +0000648}
649
Chris Lattnercaad1632006-04-06 22:02:42 +0000650/// isVMerge - Common function, used to match vmrg* shuffles.
651///
Nate Begeman9008ca62009-04-27 18:41:29 +0000652static bool isVMerge(ShuffleVectorSDNode *N, unsigned UnitSize,
Chris Lattnercaad1632006-04-06 22:02:42 +0000653 unsigned LHSStart, unsigned RHSStart) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000654 assert(N->getValueType(0) == MVT::v16i8 &&
Nate Begeman9008ca62009-04-27 18:41:29 +0000655 "PPC only supports shuffles by bytes!");
Chris Lattner116cc482006-04-06 21:11:54 +0000656 assert((UnitSize == 1 || UnitSize == 2 || UnitSize == 4) &&
657 "Unsupported merge size!");
Scott Michelfdc40a02009-02-17 22:15:04 +0000658
Chris Lattner116cc482006-04-06 21:11:54 +0000659 for (unsigned i = 0; i != 8/UnitSize; ++i) // Step over units
660 for (unsigned j = 0; j != UnitSize; ++j) { // Step over bytes within unit
Nate Begeman9008ca62009-04-27 18:41:29 +0000661 if (!isConstantOrUndef(N->getMaskElt(i*UnitSize*2+j),
Chris Lattnercaad1632006-04-06 22:02:42 +0000662 LHSStart+j+i*UnitSize) ||
Nate Begeman9008ca62009-04-27 18:41:29 +0000663 !isConstantOrUndef(N->getMaskElt(i*UnitSize*2+UnitSize+j),
Chris Lattnercaad1632006-04-06 22:02:42 +0000664 RHSStart+j+i*UnitSize))
Chris Lattner116cc482006-04-06 21:11:54 +0000665 return false;
666 }
Nate Begeman9008ca62009-04-27 18:41:29 +0000667 return true;
Chris Lattnercaad1632006-04-06 22:02:42 +0000668}
669
670/// isVMRGLShuffleMask - Return true if this is a shuffle mask suitable for
671/// a VRGL* instruction with the specified unit size (1,2 or 4 bytes).
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000672bool PPC::isVMRGLShuffleMask(ShuffleVectorSDNode *N, unsigned UnitSize,
Nate Begeman9008ca62009-04-27 18:41:29 +0000673 bool isUnary) {
Chris Lattnercaad1632006-04-06 22:02:42 +0000674 if (!isUnary)
675 return isVMerge(N, UnitSize, 8, 24);
676 return isVMerge(N, UnitSize, 8, 8);
Chris Lattner116cc482006-04-06 21:11:54 +0000677}
678
679/// isVMRGHShuffleMask - Return true if this is a shuffle mask suitable for
680/// a VRGH* instruction with the specified unit size (1,2 or 4 bytes).
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000681bool PPC::isVMRGHShuffleMask(ShuffleVectorSDNode *N, unsigned UnitSize,
Nate Begeman9008ca62009-04-27 18:41:29 +0000682 bool isUnary) {
Chris Lattnercaad1632006-04-06 22:02:42 +0000683 if (!isUnary)
684 return isVMerge(N, UnitSize, 0, 16);
685 return isVMerge(N, UnitSize, 0, 0);
Chris Lattner116cc482006-04-06 21:11:54 +0000686}
687
688
Chris Lattnerd0608e12006-04-06 18:26:28 +0000689/// isVSLDOIShuffleMask - If this is a vsldoi shuffle mask, return the shift
690/// amount, otherwise return -1.
Chris Lattnerf24380e2006-04-06 22:28:36 +0000691int PPC::isVSLDOIShuffleMask(SDNode *N, bool isUnary) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000692 assert(N->getValueType(0) == MVT::v16i8 &&
Nate Begeman9008ca62009-04-27 18:41:29 +0000693 "PPC only supports shuffles by bytes!");
694
695 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000696
Chris Lattnerd0608e12006-04-06 18:26:28 +0000697 // Find the first non-undef value in the shuffle mask.
698 unsigned i;
Nate Begeman9008ca62009-04-27 18:41:29 +0000699 for (i = 0; i != 16 && SVOp->getMaskElt(i) < 0; ++i)
Chris Lattnerd0608e12006-04-06 18:26:28 +0000700 /*search*/;
Scott Michelfdc40a02009-02-17 22:15:04 +0000701
Chris Lattnerd0608e12006-04-06 18:26:28 +0000702 if (i == 16) return -1; // all undef.
Scott Michelfdc40a02009-02-17 22:15:04 +0000703
Nate Begeman9008ca62009-04-27 18:41:29 +0000704 // Otherwise, check to see if the rest of the elements are consecutively
Chris Lattnerd0608e12006-04-06 18:26:28 +0000705 // numbered from this value.
Nate Begeman9008ca62009-04-27 18:41:29 +0000706 unsigned ShiftAmt = SVOp->getMaskElt(i);
Chris Lattnerd0608e12006-04-06 18:26:28 +0000707 if (ShiftAmt < i) return -1;
708 ShiftAmt -= i;
Chris Lattnerddb739e2006-04-06 17:23:16 +0000709
Chris Lattnerf24380e2006-04-06 22:28:36 +0000710 if (!isUnary) {
Nate Begeman9008ca62009-04-27 18:41:29 +0000711 // Check the rest of the elements to see if they are consecutive.
Chris Lattnerf24380e2006-04-06 22:28:36 +0000712 for (++i; i != 16; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +0000713 if (!isConstantOrUndef(SVOp->getMaskElt(i), ShiftAmt+i))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000714 return -1;
715 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +0000716 // Check the rest of the elements to see if they are consecutive.
Chris Lattnerf24380e2006-04-06 22:28:36 +0000717 for (++i; i != 16; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +0000718 if (!isConstantOrUndef(SVOp->getMaskElt(i), (ShiftAmt+i) & 15))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000719 return -1;
720 }
Chris Lattnerd0608e12006-04-06 18:26:28 +0000721 return ShiftAmt;
722}
Chris Lattneref819f82006-03-20 06:33:01 +0000723
724/// isSplatShuffleMask - Return true if the specified VECTOR_SHUFFLE operand
725/// specifies a splat of a single element that is suitable for input to
726/// VSPLTB/VSPLTH/VSPLTW.
Nate Begeman9008ca62009-04-27 18:41:29 +0000727bool PPC::isSplatShuffleMask(ShuffleVectorSDNode *N, unsigned EltSize) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000728 assert(N->getValueType(0) == MVT::v16i8 &&
Chris Lattner7ff7e672006-04-04 17:25:31 +0000729 (EltSize == 1 || EltSize == 2 || EltSize == 4));
Scott Michelfdc40a02009-02-17 22:15:04 +0000730
Chris Lattner88a99ef2006-03-20 06:37:44 +0000731 // This is a splat operation if each element of the permute is the same, and
732 // if the value doesn't reference the second vector.
Nate Begeman9008ca62009-04-27 18:41:29 +0000733 unsigned ElementBase = N->getMaskElt(0);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000734
Nate Begeman9008ca62009-04-27 18:41:29 +0000735 // FIXME: Handle UNDEF elements too!
736 if (ElementBase >= 16)
Chris Lattner7ff7e672006-04-04 17:25:31 +0000737 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +0000738
Nate Begeman9008ca62009-04-27 18:41:29 +0000739 // Check that the indices are consecutive, in the case of a multi-byte element
740 // splatted with a v16i8 mask.
741 for (unsigned i = 1; i != EltSize; ++i)
742 if (N->getMaskElt(i) < 0 || N->getMaskElt(i) != (int)(i+ElementBase))
Chris Lattner7ff7e672006-04-04 17:25:31 +0000743 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +0000744
Chris Lattner7ff7e672006-04-04 17:25:31 +0000745 for (unsigned i = EltSize, e = 16; i != e; i += EltSize) {
Nate Begeman9008ca62009-04-27 18:41:29 +0000746 if (N->getMaskElt(i) < 0) continue;
Chris Lattner7ff7e672006-04-04 17:25:31 +0000747 for (unsigned j = 0; j != EltSize; ++j)
Nate Begeman9008ca62009-04-27 18:41:29 +0000748 if (N->getMaskElt(i+j) != N->getMaskElt(j))
Chris Lattner7ff7e672006-04-04 17:25:31 +0000749 return false;
Chris Lattner88a99ef2006-03-20 06:37:44 +0000750 }
Chris Lattner7ff7e672006-04-04 17:25:31 +0000751 return true;
Chris Lattneref819f82006-03-20 06:33:01 +0000752}
753
Evan Cheng66ffe6b2007-07-30 07:51:22 +0000754/// isAllNegativeZeroVector - Returns true if all elements of build_vector
755/// are -0.0.
756bool PPC::isAllNegativeZeroVector(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +0000757 BuildVectorSDNode *BV = cast<BuildVectorSDNode>(N);
758
759 APInt APVal, APUndef;
760 unsigned BitSize;
761 bool HasAnyUndefs;
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000762
Dale Johannesen1e608812009-11-13 01:45:18 +0000763 if (BV->isConstantSplat(APVal, APUndef, BitSize, HasAnyUndefs, 32, true))
Nate Begeman9008ca62009-04-27 18:41:29 +0000764 if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
Dale Johanneseneaf08942007-08-31 04:03:46 +0000765 return CFP->getValueAPF().isNegZero();
Nate Begeman9008ca62009-04-27 18:41:29 +0000766
Evan Cheng66ffe6b2007-07-30 07:51:22 +0000767 return false;
768}
769
Chris Lattneref819f82006-03-20 06:33:01 +0000770/// getVSPLTImmediate - Return the appropriate VSPLT* immediate to splat the
771/// specified isSplatShuffleMask VECTOR_SHUFFLE mask.
Chris Lattner7ff7e672006-04-04 17:25:31 +0000772unsigned PPC::getVSPLTImmediate(SDNode *N, unsigned EltSize) {
Nate Begeman9008ca62009-04-27 18:41:29 +0000773 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
774 assert(isSplatShuffleMask(SVOp, EltSize));
775 return SVOp->getMaskElt(0) / EltSize;
Chris Lattneref819f82006-03-20 06:33:01 +0000776}
777
Chris Lattnere87192a2006-04-12 17:37:20 +0000778/// get_VSPLTI_elt - If this is a build_vector of constants which can be formed
Chris Lattner140a58f2006-04-08 06:46:53 +0000779/// by using a vspltis[bhw] instruction of the specified element size, return
780/// the constant being splatted. The ByteSize field indicates the number of
781/// bytes of each element [124] -> [bhw].
Dan Gohman475871a2008-07-27 21:46:04 +0000782SDValue PPC::get_VSPLTI_elt(SDNode *N, unsigned ByteSize, SelectionDAG &DAG) {
783 SDValue OpVal(0, 0);
Chris Lattner79d9a882006-04-08 07:14:26 +0000784
785 // If ByteSize of the splat is bigger than the element size of the
786 // build_vector, then we have a case where we are checking for a splat where
787 // multiple elements of the buildvector are folded together into a single
788 // logical element of the splat (e.g. "vsplish 1" to splat {0,1}*8).
789 unsigned EltSize = 16/N->getNumOperands();
790 if (EltSize < ByteSize) {
791 unsigned Multiple = ByteSize/EltSize; // Number of BV entries per spltval.
Dan Gohman475871a2008-07-27 21:46:04 +0000792 SDValue UniquedVals[4];
Chris Lattner79d9a882006-04-08 07:14:26 +0000793 assert(Multiple > 1 && Multiple <= 4 && "How can this happen?");
Scott Michelfdc40a02009-02-17 22:15:04 +0000794
Chris Lattner79d9a882006-04-08 07:14:26 +0000795 // See if all of the elements in the buildvector agree across.
796 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) {
797 if (N->getOperand(i).getOpcode() == ISD::UNDEF) continue;
798 // If the element isn't a constant, bail fully out.
Dan Gohman475871a2008-07-27 21:46:04 +0000799 if (!isa<ConstantSDNode>(N->getOperand(i))) return SDValue();
Chris Lattner79d9a882006-04-08 07:14:26 +0000800
Scott Michelfdc40a02009-02-17 22:15:04 +0000801
Gabor Greifba36cb52008-08-28 21:40:38 +0000802 if (UniquedVals[i&(Multiple-1)].getNode() == 0)
Chris Lattner79d9a882006-04-08 07:14:26 +0000803 UniquedVals[i&(Multiple-1)] = N->getOperand(i);
804 else if (UniquedVals[i&(Multiple-1)] != N->getOperand(i))
Dan Gohman475871a2008-07-27 21:46:04 +0000805 return SDValue(); // no match.
Chris Lattner79d9a882006-04-08 07:14:26 +0000806 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000807
Chris Lattner79d9a882006-04-08 07:14:26 +0000808 // Okay, if we reached this point, UniquedVals[0..Multiple-1] contains
809 // either constant or undef values that are identical for each chunk. See
810 // if these chunks can form into a larger vspltis*.
Scott Michelfdc40a02009-02-17 22:15:04 +0000811
Chris Lattner79d9a882006-04-08 07:14:26 +0000812 // Check to see if all of the leading entries are either 0 or -1. If
813 // neither, then this won't fit into the immediate field.
814 bool LeadingZero = true;
815 bool LeadingOnes = true;
816 for (unsigned i = 0; i != Multiple-1; ++i) {
Gabor Greifba36cb52008-08-28 21:40:38 +0000817 if (UniquedVals[i].getNode() == 0) continue; // Must have been undefs.
Scott Michelfdc40a02009-02-17 22:15:04 +0000818
Chris Lattner79d9a882006-04-08 07:14:26 +0000819 LeadingZero &= cast<ConstantSDNode>(UniquedVals[i])->isNullValue();
820 LeadingOnes &= cast<ConstantSDNode>(UniquedVals[i])->isAllOnesValue();
821 }
822 // Finally, check the least significant entry.
823 if (LeadingZero) {
Gabor Greifba36cb52008-08-28 21:40:38 +0000824 if (UniquedVals[Multiple-1].getNode() == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +0000825 return DAG.getTargetConstant(0, MVT::i32); // 0,0,0,undef
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000826 int Val = cast<ConstantSDNode>(UniquedVals[Multiple-1])->getZExtValue();
Chris Lattner79d9a882006-04-08 07:14:26 +0000827 if (Val < 16)
Owen Anderson825b72b2009-08-11 20:47:22 +0000828 return DAG.getTargetConstant(Val, MVT::i32); // 0,0,0,4 -> vspltisw(4)
Chris Lattner79d9a882006-04-08 07:14:26 +0000829 }
830 if (LeadingOnes) {
Gabor Greifba36cb52008-08-28 21:40:38 +0000831 if (UniquedVals[Multiple-1].getNode() == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +0000832 return DAG.getTargetConstant(~0U, MVT::i32); // -1,-1,-1,undef
Dan Gohman7810bfe2008-09-26 21:54:37 +0000833 int Val =cast<ConstantSDNode>(UniquedVals[Multiple-1])->getSExtValue();
Chris Lattner79d9a882006-04-08 07:14:26 +0000834 if (Val >= -16) // -1,-1,-1,-2 -> vspltisw(-2)
Owen Anderson825b72b2009-08-11 20:47:22 +0000835 return DAG.getTargetConstant(Val, MVT::i32);
Chris Lattner79d9a882006-04-08 07:14:26 +0000836 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000837
Dan Gohman475871a2008-07-27 21:46:04 +0000838 return SDValue();
Chris Lattner79d9a882006-04-08 07:14:26 +0000839 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000840
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000841 // Check to see if this buildvec has a single non-undef value in its elements.
842 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) {
843 if (N->getOperand(i).getOpcode() == ISD::UNDEF) continue;
Gabor Greifba36cb52008-08-28 21:40:38 +0000844 if (OpVal.getNode() == 0)
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000845 OpVal = N->getOperand(i);
846 else if (OpVal != N->getOperand(i))
Dan Gohman475871a2008-07-27 21:46:04 +0000847 return SDValue();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000848 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000849
Gabor Greifba36cb52008-08-28 21:40:38 +0000850 if (OpVal.getNode() == 0) return SDValue(); // All UNDEF: use implicit def.
Scott Michelfdc40a02009-02-17 22:15:04 +0000851
Eli Friedman1a8229b2009-05-24 02:03:36 +0000852 unsigned ValSizeInBytes = EltSize;
Nate Begeman98e70cc2006-03-28 04:15:58 +0000853 uint64_t Value = 0;
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000854 if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(OpVal)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000855 Value = CN->getZExtValue();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000856 } else if (ConstantFPSDNode *CN = dyn_cast<ConstantFPSDNode>(OpVal)) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000857 assert(CN->getValueType(0) == MVT::f32 && "Only one legal FP vector type!");
Dale Johanneseneaf08942007-08-31 04:03:46 +0000858 Value = FloatToBits(CN->getValueAPF().convertToFloat());
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000859 }
860
861 // If the splat value is larger than the element value, then we can never do
862 // this splat. The only case that we could fit the replicated bits into our
863 // immediate field for would be zero, and we prefer to use vxor for it.
Dan Gohman475871a2008-07-27 21:46:04 +0000864 if (ValSizeInBytes < ByteSize) return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +0000865
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000866 // If the element value is larger than the splat value, cut it in half and
867 // check to see if the two halves are equal. Continue doing this until we
868 // get to ByteSize. This allows us to handle 0x01010101 as 0x01.
869 while (ValSizeInBytes > ByteSize) {
870 ValSizeInBytes >>= 1;
Scott Michelfdc40a02009-02-17 22:15:04 +0000871
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000872 // If the top half equals the bottom half, we're still ok.
Chris Lattner9b42bdd2006-04-05 17:39:25 +0000873 if (((Value >> (ValSizeInBytes*8)) & ((1 << (8*ValSizeInBytes))-1)) !=
874 (Value & ((1 << (8*ValSizeInBytes))-1)))
Dan Gohman475871a2008-07-27 21:46:04 +0000875 return SDValue();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000876 }
877
878 // Properly sign extend the value.
Richard Smith1144af32012-08-24 23:29:28 +0000879 int MaskVal = SignExtend32(Value, ByteSize * 8);
Scott Michelfdc40a02009-02-17 22:15:04 +0000880
Evan Cheng5b6a01b2006-03-26 09:52:32 +0000881 // If this is zero, don't match, zero matches ISD::isBuildVectorAllZeros.
Dan Gohman475871a2008-07-27 21:46:04 +0000882 if (MaskVal == 0) return SDValue();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000883
Chris Lattner140a58f2006-04-08 06:46:53 +0000884 // Finally, if this value fits in a 5 bit sext field, return it
Richard Smith1144af32012-08-24 23:29:28 +0000885 if (SignExtend32<5>(MaskVal) == MaskVal)
Owen Anderson825b72b2009-08-11 20:47:22 +0000886 return DAG.getTargetConstant(MaskVal, MVT::i32);
Dan Gohman475871a2008-07-27 21:46:04 +0000887 return SDValue();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000888}
889
Chris Lattner1a635d62006-04-14 06:01:58 +0000890//===----------------------------------------------------------------------===//
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000891// Addressing Mode Selection
892//===----------------------------------------------------------------------===//
893
894/// isIntS16Immediate - This method tests to see if the node is either a 32-bit
895/// or 64-bit immediate, and if the value can be accurately represented as a
896/// sign extension from a 16-bit value. If so, this returns true and the
897/// immediate.
898static bool isIntS16Immediate(SDNode *N, short &Imm) {
899 if (N->getOpcode() != ISD::Constant)
900 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +0000901
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000902 Imm = (short)cast<ConstantSDNode>(N)->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +0000903 if (N->getValueType(0) == MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000904 return Imm == (int32_t)cast<ConstantSDNode>(N)->getZExtValue();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000905 else
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000906 return Imm == (int64_t)cast<ConstantSDNode>(N)->getZExtValue();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000907}
Dan Gohman475871a2008-07-27 21:46:04 +0000908static bool isIntS16Immediate(SDValue Op, short &Imm) {
Gabor Greifba36cb52008-08-28 21:40:38 +0000909 return isIntS16Immediate(Op.getNode(), Imm);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000910}
911
912
913/// SelectAddressRegReg - Given the specified addressed, check to see if it
914/// can be represented as an indexed [r+r] operation. Returns false if it
915/// can be more efficiently represented with [r+imm].
Dan Gohman475871a2008-07-27 21:46:04 +0000916bool PPCTargetLowering::SelectAddressRegReg(SDValue N, SDValue &Base,
917 SDValue &Index,
Dan Gohman73e09142009-01-15 16:29:45 +0000918 SelectionDAG &DAG) const {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000919 short imm = 0;
920 if (N.getOpcode() == ISD::ADD) {
921 if (isIntS16Immediate(N.getOperand(1), imm))
922 return false; // r+i
923 if (N.getOperand(1).getOpcode() == PPCISD::Lo)
924 return false; // r+i
Scott Michelfdc40a02009-02-17 22:15:04 +0000925
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000926 Base = N.getOperand(0);
927 Index = N.getOperand(1);
928 return true;
929 } else if (N.getOpcode() == ISD::OR) {
930 if (isIntS16Immediate(N.getOperand(1), imm))
931 return false; // r+i can fold it if we can.
Scott Michelfdc40a02009-02-17 22:15:04 +0000932
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000933 // If this is an or of disjoint bitfields, we can codegen this as an add
934 // (for better address arithmetic) if the LHS and RHS of the OR are provably
935 // disjoint.
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000936 APInt LHSKnownZero, LHSKnownOne;
937 APInt RHSKnownZero, RHSKnownOne;
938 DAG.ComputeMaskedBits(N.getOperand(0),
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000939 LHSKnownZero, LHSKnownOne);
Scott Michelfdc40a02009-02-17 22:15:04 +0000940
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000941 if (LHSKnownZero.getBoolValue()) {
942 DAG.ComputeMaskedBits(N.getOperand(1),
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000943 RHSKnownZero, RHSKnownOne);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000944 // If all of the bits are known zero on the LHS or RHS, the add won't
945 // carry.
Dan Gohmanec59b952008-02-27 21:12:32 +0000946 if (~(LHSKnownZero | RHSKnownZero) == 0) {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000947 Base = N.getOperand(0);
948 Index = N.getOperand(1);
949 return true;
950 }
951 }
952 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000953
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000954 return false;
955}
956
957/// Returns true if the address N can be represented by a base register plus
958/// a signed 16-bit displacement [r+imm], and if it is not better
959/// represented as reg+reg.
Dan Gohman475871a2008-07-27 21:46:04 +0000960bool PPCTargetLowering::SelectAddressRegImm(SDValue N, SDValue &Disp,
Dan Gohman73e09142009-01-15 16:29:45 +0000961 SDValue &Base,
962 SelectionDAG &DAG) const {
Dale Johannesenf5f5dce2009-02-06 19:16:40 +0000963 // FIXME dl should come from parent load or store, not from address
964 DebugLoc dl = N.getDebugLoc();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000965 // If this can be more profitably realized as r+r, fail.
966 if (SelectAddressRegReg(N, Disp, Base, DAG))
967 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +0000968
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000969 if (N.getOpcode() == ISD::ADD) {
970 short imm = 0;
971 if (isIntS16Immediate(N.getOperand(1), imm)) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000972 Disp = DAG.getTargetConstant((int)imm & 0xFFFF, MVT::i32);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000973 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N.getOperand(0))) {
974 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
975 } else {
976 Base = N.getOperand(0);
977 }
978 return true; // [r+i]
979 } else if (N.getOperand(1).getOpcode() == PPCISD::Lo) {
980 // Match LOAD (ADD (X, Lo(G))).
Gabor Greif413ca0d2012-04-20 11:41:38 +0000981 assert(!cast<ConstantSDNode>(N.getOperand(1).getOperand(1))->getZExtValue()
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000982 && "Cannot handle constant offsets yet!");
983 Disp = N.getOperand(1).getOperand(0); // The global address.
984 assert(Disp.getOpcode() == ISD::TargetGlobalAddress ||
Roman Divackyfd42ed62012-06-04 17:36:38 +0000985 Disp.getOpcode() == ISD::TargetGlobalTLSAddress ||
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000986 Disp.getOpcode() == ISD::TargetConstantPool ||
987 Disp.getOpcode() == ISD::TargetJumpTable);
988 Base = N.getOperand(0);
989 return true; // [&g+r]
990 }
991 } else if (N.getOpcode() == ISD::OR) {
992 short imm = 0;
993 if (isIntS16Immediate(N.getOperand(1), imm)) {
994 // If this is an or of disjoint bitfields, we can codegen this as an add
995 // (for better address arithmetic) if the LHS and RHS of the OR are
996 // provably disjoint.
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000997 APInt LHSKnownZero, LHSKnownOne;
Rafael Espindola26c8dcc2012-04-04 12:51:34 +0000998 DAG.ComputeMaskedBits(N.getOperand(0), LHSKnownZero, LHSKnownOne);
Bill Wendling3e98c302008-03-24 23:16:37 +0000999
Dan Gohmanb3564aa2008-02-27 01:23:58 +00001000 if ((LHSKnownZero.getZExtValue()|~(uint64_t)imm) == ~0ULL) {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001001 // If all of the bits are known zero on the LHS or RHS, the add won't
1002 // carry.
1003 Base = N.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00001004 Disp = DAG.getTargetConstant((int)imm & 0xFFFF, MVT::i32);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001005 return true;
1006 }
1007 }
1008 } else if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(N)) {
1009 // Loading from a constant address.
Scott Michelfdc40a02009-02-17 22:15:04 +00001010
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001011 // If this address fits entirely in a 16-bit sext immediate field, codegen
1012 // this as "d, 0"
1013 short Imm;
1014 if (isIntS16Immediate(CN, Imm)) {
1015 Disp = DAG.getTargetConstant(Imm, CN->getValueType(0));
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00001016 Base = DAG.getRegister(PPCSubTarget.isPPC64() ? PPC::X0 : PPC::R0,
1017 CN->getValueType(0));
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001018 return true;
1019 }
Chris Lattnerbc681d62007-02-17 06:44:03 +00001020
1021 // Handle 32-bit sext immediates with LIS + addr mode.
Owen Anderson825b72b2009-08-11 20:47:22 +00001022 if (CN->getValueType(0) == MVT::i32 ||
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001023 (int64_t)CN->getZExtValue() == (int)CN->getZExtValue()) {
1024 int Addr = (int)CN->getZExtValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00001025
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001026 // Otherwise, break this down into an LIS + disp.
Owen Anderson825b72b2009-08-11 20:47:22 +00001027 Disp = DAG.getTargetConstant((short)Addr, MVT::i32);
Scott Michelfdc40a02009-02-17 22:15:04 +00001028
Owen Anderson825b72b2009-08-11 20:47:22 +00001029 Base = DAG.getTargetConstant((Addr - (signed short)Addr) >> 16, MVT::i32);
1030 unsigned Opc = CN->getValueType(0) == MVT::i32 ? PPC::LIS : PPC::LIS8;
Dan Gohman602b0c82009-09-25 18:54:59 +00001031 Base = SDValue(DAG.getMachineNode(Opc, dl, CN->getValueType(0), Base), 0);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001032 return true;
1033 }
1034 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001035
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001036 Disp = DAG.getTargetConstant(0, getPointerTy());
1037 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N))
1038 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
1039 else
1040 Base = N;
1041 return true; // [r+0]
1042}
1043
1044/// SelectAddressRegRegOnly - Given the specified addressed, force it to be
1045/// represented as an indexed [r+r] operation.
Dan Gohman475871a2008-07-27 21:46:04 +00001046bool PPCTargetLowering::SelectAddressRegRegOnly(SDValue N, SDValue &Base,
1047 SDValue &Index,
Dan Gohman73e09142009-01-15 16:29:45 +00001048 SelectionDAG &DAG) const {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001049 // Check to see if we can easily represent this as an [r+r] address. This
1050 // will fail if it thinks that the address is more profitably represented as
1051 // reg+imm, e.g. where imm = 0.
1052 if (SelectAddressRegReg(N, Base, Index, DAG))
1053 return true;
Scott Michelfdc40a02009-02-17 22:15:04 +00001054
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001055 // If the operand is an addition, always emit this as [r+r], since this is
1056 // better (for code size, and execution, as the memop does the add for free)
1057 // than emitting an explicit add.
1058 if (N.getOpcode() == ISD::ADD) {
1059 Base = N.getOperand(0);
1060 Index = N.getOperand(1);
1061 return true;
1062 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001063
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001064 // Otherwise, do it the hard way, using R0 as the base register.
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00001065 Base = DAG.getRegister(PPCSubTarget.isPPC64() ? PPC::X0 : PPC::R0,
1066 N.getValueType());
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001067 Index = N;
1068 return true;
1069}
1070
1071/// SelectAddressRegImmShift - Returns true if the address N can be
1072/// represented by a base register plus a signed 14-bit displacement
1073/// [r+imm*4]. Suitable for use by STD and friends.
Dan Gohman475871a2008-07-27 21:46:04 +00001074bool PPCTargetLowering::SelectAddressRegImmShift(SDValue N, SDValue &Disp,
1075 SDValue &Base,
Dan Gohman73e09142009-01-15 16:29:45 +00001076 SelectionDAG &DAG) const {
Dale Johannesenf5f5dce2009-02-06 19:16:40 +00001077 // FIXME dl should come from the parent load or store, not the address
1078 DebugLoc dl = N.getDebugLoc();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001079 // If this can be more profitably realized as r+r, fail.
1080 if (SelectAddressRegReg(N, Disp, Base, DAG))
1081 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00001082
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001083 if (N.getOpcode() == ISD::ADD) {
1084 short imm = 0;
1085 if (isIntS16Immediate(N.getOperand(1), imm) && (imm & 3) == 0) {
Gabor Greifc77d6782012-04-20 08:58:49 +00001086 Disp = DAG.getTargetConstant(((int)imm & 0xFFFF) >> 2, MVT::i32);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001087 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N.getOperand(0))) {
1088 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
1089 } else {
1090 Base = N.getOperand(0);
1091 }
1092 return true; // [r+i]
1093 } else if (N.getOperand(1).getOpcode() == PPCISD::Lo) {
1094 // Match LOAD (ADD (X, Lo(G))).
Gabor Greif413ca0d2012-04-20 11:41:38 +00001095 assert(!cast<ConstantSDNode>(N.getOperand(1).getOperand(1))->getZExtValue()
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001096 && "Cannot handle constant offsets yet!");
1097 Disp = N.getOperand(1).getOperand(0); // The global address.
1098 assert(Disp.getOpcode() == ISD::TargetGlobalAddress ||
1099 Disp.getOpcode() == ISD::TargetConstantPool ||
1100 Disp.getOpcode() == ISD::TargetJumpTable);
1101 Base = N.getOperand(0);
1102 return true; // [&g+r]
1103 }
1104 } else if (N.getOpcode() == ISD::OR) {
1105 short imm = 0;
1106 if (isIntS16Immediate(N.getOperand(1), imm) && (imm & 3) == 0) {
1107 // If this is an or of disjoint bitfields, we can codegen this as an add
1108 // (for better address arithmetic) if the LHS and RHS of the OR are
1109 // provably disjoint.
Dan Gohmanb3564aa2008-02-27 01:23:58 +00001110 APInt LHSKnownZero, LHSKnownOne;
Rafael Espindola26c8dcc2012-04-04 12:51:34 +00001111 DAG.ComputeMaskedBits(N.getOperand(0), LHSKnownZero, LHSKnownOne);
Dan Gohmanb3564aa2008-02-27 01:23:58 +00001112 if ((LHSKnownZero.getZExtValue()|~(uint64_t)imm) == ~0ULL) {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001113 // If all of the bits are known zero on the LHS or RHS, the add won't
1114 // carry.
1115 Base = N.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00001116 Disp = DAG.getTargetConstant(((int)imm & 0xFFFF) >> 2, MVT::i32);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001117 return true;
1118 }
1119 }
1120 } else if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(N)) {
Chris Lattnerdee5a5a2007-02-17 06:57:26 +00001121 // Loading from a constant address. Verify low two bits are clear.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001122 if ((CN->getZExtValue() & 3) == 0) {
Chris Lattnerdee5a5a2007-02-17 06:57:26 +00001123 // If this address fits entirely in a 14-bit sext immediate field, codegen
1124 // this as "d, 0"
1125 short Imm;
1126 if (isIntS16Immediate(CN, Imm)) {
1127 Disp = DAG.getTargetConstant((unsigned short)Imm >> 2, getPointerTy());
Cameron Zwarichd76773a2011-05-19 03:11:06 +00001128 Base = DAG.getRegister(PPCSubTarget.isPPC64() ? PPC::X0 : PPC::R0,
1129 CN->getValueType(0));
Chris Lattnerdee5a5a2007-02-17 06:57:26 +00001130 return true;
1131 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001132
Chris Lattnerdee5a5a2007-02-17 06:57:26 +00001133 // Fold the low-part of 32-bit absolute addresses into addr mode.
Owen Anderson825b72b2009-08-11 20:47:22 +00001134 if (CN->getValueType(0) == MVT::i32 ||
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001135 (int64_t)CN->getZExtValue() == (int)CN->getZExtValue()) {
1136 int Addr = (int)CN->getZExtValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00001137
Chris Lattnerdee5a5a2007-02-17 06:57:26 +00001138 // Otherwise, break this down into an LIS + disp.
Owen Anderson825b72b2009-08-11 20:47:22 +00001139 Disp = DAG.getTargetConstant((short)Addr >> 2, MVT::i32);
1140 Base = DAG.getTargetConstant((Addr-(signed short)Addr) >> 16, MVT::i32);
1141 unsigned Opc = CN->getValueType(0) == MVT::i32 ? PPC::LIS : PPC::LIS8;
Dan Gohman602b0c82009-09-25 18:54:59 +00001142 Base = SDValue(DAG.getMachineNode(Opc, dl, CN->getValueType(0), Base),0);
Chris Lattnerdee5a5a2007-02-17 06:57:26 +00001143 return true;
1144 }
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001145 }
1146 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001147
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001148 Disp = DAG.getTargetConstant(0, getPointerTy());
1149 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N))
1150 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
1151 else
1152 Base = N;
1153 return true; // [r+0]
1154}
1155
1156
1157/// getPreIndexedAddressParts - returns true by value, base pointer and
1158/// offset pointer and addressing mode by reference if the node's address
1159/// can be legally represented as pre-indexed load / store address.
Dan Gohman475871a2008-07-27 21:46:04 +00001160bool PPCTargetLowering::getPreIndexedAddressParts(SDNode *N, SDValue &Base,
1161 SDValue &Offset,
Evan Cheng144d8f02006-11-09 17:55:04 +00001162 ISD::MemIndexedMode &AM,
Dan Gohman73e09142009-01-15 16:29:45 +00001163 SelectionDAG &DAG) const {
Hal Finkel77838f92012-06-04 02:21:00 +00001164 if (DisablePPCPreinc) return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00001165
Dan Gohman475871a2008-07-27 21:46:04 +00001166 SDValue Ptr;
Owen Andersone50ed302009-08-10 22:56:29 +00001167 EVT VT;
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001168 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
1169 Ptr = LD->getBasePtr();
Dan Gohmanb625f2f2008-01-30 00:15:11 +00001170 VT = LD->getMemoryVT();
Scott Michelfdc40a02009-02-17 22:15:04 +00001171
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001172 } else if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N)) {
Chris Lattner2fe4bf42006-11-14 01:38:31 +00001173 Ptr = ST->getBasePtr();
Dan Gohmanb625f2f2008-01-30 00:15:11 +00001174 VT = ST->getMemoryVT();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001175 } else
1176 return false;
1177
Chris Lattner2fe4bf42006-11-14 01:38:31 +00001178 // PowerPC doesn't have preinc load/store instructions for vectors.
Duncan Sands83ec4b62008-06-06 12:08:01 +00001179 if (VT.isVector())
Chris Lattner2fe4bf42006-11-14 01:38:31 +00001180 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00001181
Hal Finkelac81cc32012-06-19 02:34:32 +00001182 if (SelectAddressRegReg(Ptr, Offset, Base, DAG)) {
Hal Finkel0fcdd8b2012-06-20 15:43:03 +00001183 AM = ISD::PRE_INC;
1184 return true;
Hal Finkelac81cc32012-06-19 02:34:32 +00001185 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001186
Chris Lattner0851b4f2006-11-15 19:55:13 +00001187 // LDU/STU use reg+imm*4, others use reg+imm.
Owen Anderson825b72b2009-08-11 20:47:22 +00001188 if (VT != MVT::i64) {
Chris Lattner0851b4f2006-11-15 19:55:13 +00001189 // reg + imm
1190 if (!SelectAddressRegImm(Ptr, Offset, Base, DAG))
1191 return false;
1192 } else {
1193 // reg + imm * 4.
1194 if (!SelectAddressRegImmShift(Ptr, Offset, Base, DAG))
1195 return false;
1196 }
Chris Lattnerf6edf4d2006-11-11 00:08:42 +00001197
Chris Lattnerf6edf4d2006-11-11 00:08:42 +00001198 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
Chris Lattner0851b4f2006-11-15 19:55:13 +00001199 // PPC64 doesn't have lwau, but it does have lwaux. Reject preinc load of
1200 // sext i32 to i64 when addr mode is r+i.
Owen Anderson825b72b2009-08-11 20:47:22 +00001201 if (LD->getValueType(0) == MVT::i64 && LD->getMemoryVT() == MVT::i32 &&
Chris Lattnerf6edf4d2006-11-11 00:08:42 +00001202 LD->getExtensionType() == ISD::SEXTLOAD &&
1203 isa<ConstantSDNode>(Offset))
1204 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00001205 }
1206
Chris Lattner4eab7142006-11-10 02:08:47 +00001207 AM = ISD::PRE_INC;
1208 return true;
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001209}
1210
1211//===----------------------------------------------------------------------===//
Chris Lattner1a635d62006-04-14 06:01:58 +00001212// LowerOperation implementation
1213//===----------------------------------------------------------------------===//
1214
Chris Lattner1e61e692010-11-15 02:46:57 +00001215/// GetLabelAccessInfo - Return true if we should reference labels using a
1216/// PICBase, set the HiOpFlags and LoOpFlags to the target MO flags.
1217static bool GetLabelAccessInfo(const TargetMachine &TM, unsigned &HiOpFlags,
Chris Lattner6d2ff122010-11-15 03:13:19 +00001218 unsigned &LoOpFlags, const GlobalValue *GV = 0) {
1219 HiOpFlags = PPCII::MO_HA16;
1220 LoOpFlags = PPCII::MO_LO16;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001221
Chris Lattner1e61e692010-11-15 02:46:57 +00001222 // Don't use the pic base if not in PIC relocation model. Or if we are on a
1223 // non-darwin platform. We don't support PIC on other platforms yet.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001224 bool isPIC = TM.getRelocationModel() == Reloc::PIC_ &&
Chris Lattner1e61e692010-11-15 02:46:57 +00001225 TM.getSubtarget<PPCSubtarget>().isDarwin();
Chris Lattner6d2ff122010-11-15 03:13:19 +00001226 if (isPIC) {
1227 HiOpFlags |= PPCII::MO_PIC_FLAG;
1228 LoOpFlags |= PPCII::MO_PIC_FLAG;
1229 }
1230
1231 // If this is a reference to a global value that requires a non-lazy-ptr, make
1232 // sure that instruction lowering adds it.
1233 if (GV && TM.getSubtarget<PPCSubtarget>().hasLazyResolverStub(GV, TM)) {
1234 HiOpFlags |= PPCII::MO_NLP_FLAG;
1235 LoOpFlags |= PPCII::MO_NLP_FLAG;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001236
Chris Lattner6d2ff122010-11-15 03:13:19 +00001237 if (GV->hasHiddenVisibility()) {
1238 HiOpFlags |= PPCII::MO_NLP_HIDDEN_FLAG;
1239 LoOpFlags |= PPCII::MO_NLP_HIDDEN_FLAG;
1240 }
1241 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001242
Chris Lattner1e61e692010-11-15 02:46:57 +00001243 return isPIC;
1244}
1245
1246static SDValue LowerLabelRef(SDValue HiPart, SDValue LoPart, bool isPIC,
1247 SelectionDAG &DAG) {
1248 EVT PtrVT = HiPart.getValueType();
1249 SDValue Zero = DAG.getConstant(0, PtrVT);
1250 DebugLoc DL = HiPart.getDebugLoc();
1251
1252 SDValue Hi = DAG.getNode(PPCISD::Hi, DL, PtrVT, HiPart, Zero);
1253 SDValue Lo = DAG.getNode(PPCISD::Lo, DL, PtrVT, LoPart, Zero);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001254
Chris Lattner1e61e692010-11-15 02:46:57 +00001255 // With PIC, the first instruction is actually "GR+hi(&G)".
1256 if (isPIC)
1257 Hi = DAG.getNode(ISD::ADD, DL, PtrVT,
1258 DAG.getNode(PPCISD::GlobalBaseReg, DL, PtrVT), Hi);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001259
Chris Lattner1e61e692010-11-15 02:46:57 +00001260 // Generate non-pic code that has direct accesses to the constant pool.
1261 // The address of the global is just (hi(&g)+lo(&g)).
1262 return DAG.getNode(ISD::ADD, DL, PtrVT, Hi, Lo);
1263}
1264
Scott Michelfdc40a02009-02-17 22:15:04 +00001265SDValue PPCTargetLowering::LowerConstantPool(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00001266 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00001267 EVT PtrVT = Op.getValueType();
Chris Lattner1a635d62006-04-14 06:01:58 +00001268 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Dan Gohman46510a72010-04-15 01:51:59 +00001269 const Constant *C = CP->getConstVal();
Chris Lattner1a635d62006-04-14 06:01:58 +00001270
Roman Divacky9fb8b492012-08-24 16:26:02 +00001271 // 64-bit SVR4 ABI code is always position-independent.
1272 // The actual address of the GlobalValue is stored in the TOC.
1273 if (PPCSubTarget.isSVR4ABI() && PPCSubTarget.isPPC64()) {
1274 SDValue GA = DAG.getTargetConstantPool(C, PtrVT, CP->getAlignment(), 0);
1275 return DAG.getNode(PPCISD::TOC_ENTRY, CP->getDebugLoc(), MVT::i64, GA,
1276 DAG.getRegister(PPC::X2, MVT::i64));
1277 }
1278
Chris Lattner1e61e692010-11-15 02:46:57 +00001279 unsigned MOHiFlag, MOLoFlag;
1280 bool isPIC = GetLabelAccessInfo(DAG.getTarget(), MOHiFlag, MOLoFlag);
1281 SDValue CPIHi =
1282 DAG.getTargetConstantPool(C, PtrVT, CP->getAlignment(), 0, MOHiFlag);
1283 SDValue CPILo =
1284 DAG.getTargetConstantPool(C, PtrVT, CP->getAlignment(), 0, MOLoFlag);
1285 return LowerLabelRef(CPIHi, CPILo, isPIC, DAG);
Chris Lattner1a635d62006-04-14 06:01:58 +00001286}
1287
Dan Gohmand858e902010-04-17 15:26:15 +00001288SDValue PPCTargetLowering::LowerJumpTable(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00001289 EVT PtrVT = Op.getValueType();
Nate Begeman37efe672006-04-22 18:53:45 +00001290 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001291
Roman Divacky9fb8b492012-08-24 16:26:02 +00001292 // 64-bit SVR4 ABI code is always position-independent.
1293 // The actual address of the GlobalValue is stored in the TOC.
1294 if (PPCSubTarget.isSVR4ABI() && PPCSubTarget.isPPC64()) {
1295 SDValue GA = DAG.getTargetJumpTable(JT->getIndex(), PtrVT);
1296 return DAG.getNode(PPCISD::TOC_ENTRY, JT->getDebugLoc(), MVT::i64, GA,
1297 DAG.getRegister(PPC::X2, MVT::i64));
1298 }
1299
Chris Lattner1e61e692010-11-15 02:46:57 +00001300 unsigned MOHiFlag, MOLoFlag;
1301 bool isPIC = GetLabelAccessInfo(DAG.getTarget(), MOHiFlag, MOLoFlag);
1302 SDValue JTIHi = DAG.getTargetJumpTable(JT->getIndex(), PtrVT, MOHiFlag);
1303 SDValue JTILo = DAG.getTargetJumpTable(JT->getIndex(), PtrVT, MOLoFlag);
1304 return LowerLabelRef(JTIHi, JTILo, isPIC, DAG);
Lauro Ramos Venancio75ce0102007-07-11 17:19:51 +00001305}
1306
Dan Gohmand858e902010-04-17 15:26:15 +00001307SDValue PPCTargetLowering::LowerBlockAddress(SDValue Op,
1308 SelectionDAG &DAG) const {
Bob Wilson3d90dbe2009-11-04 21:31:18 +00001309 EVT PtrVT = Op.getValueType();
Bob Wilson3d90dbe2009-11-04 21:31:18 +00001310
Dan Gohman46510a72010-04-15 01:51:59 +00001311 const BlockAddress *BA = cast<BlockAddressSDNode>(Op)->getBlockAddress();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001312
Chris Lattner1e61e692010-11-15 02:46:57 +00001313 unsigned MOHiFlag, MOLoFlag;
1314 bool isPIC = GetLabelAccessInfo(DAG.getTarget(), MOHiFlag, MOLoFlag);
Michael Liao6c7ccaa2012-09-12 21:43:09 +00001315 SDValue TgtBAHi = DAG.getTargetBlockAddress(BA, PtrVT, 0, MOHiFlag);
1316 SDValue TgtBALo = DAG.getTargetBlockAddress(BA, PtrVT, 0, MOLoFlag);
Chris Lattner1e61e692010-11-15 02:46:57 +00001317 return LowerLabelRef(TgtBAHi, TgtBALo, isPIC, DAG);
1318}
1319
Roman Divackyfd42ed62012-06-04 17:36:38 +00001320SDValue PPCTargetLowering::LowerGlobalTLSAddress(SDValue Op,
1321 SelectionDAG &DAG) const {
1322
1323 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
1324 DebugLoc dl = GA->getDebugLoc();
1325 const GlobalValue *GV = GA->getGlobal();
1326 EVT PtrVT = getPointerTy();
1327 bool is64bit = PPCSubTarget.isPPC64();
1328
Bill Schmidtd7802bf2012-12-04 16:18:08 +00001329 TLSModel::Model Model = getTargetMachine().getTLSModel(GV);
Roman Divackyfd42ed62012-06-04 17:36:38 +00001330
Bill Schmidtd7802bf2012-12-04 16:18:08 +00001331 if (Model == TLSModel::LocalExec) {
1332 SDValue TGAHi = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0,
1333 PPCII::MO_TPREL16_HA);
1334 SDValue TGALo = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0,
1335 PPCII::MO_TPREL16_LO);
1336 SDValue TLSReg = DAG.getRegister(is64bit ? PPC::X13 : PPC::R2,
1337 is64bit ? MVT::i64 : MVT::i32);
1338 SDValue Hi = DAG.getNode(PPCISD::Hi, dl, PtrVT, TGAHi, TLSReg);
1339 return DAG.getNode(PPCISD::Lo, dl, PtrVT, TGALo, Hi);
1340 }
Roman Divackyfd42ed62012-06-04 17:36:38 +00001341
Bill Schmidtd7802bf2012-12-04 16:18:08 +00001342 if (!is64bit)
1343 llvm_unreachable("only local-exec is currently supported for ppc32");
1344
1345 if (Model != TLSModel::InitialExec)
1346 llvm_unreachable("only local-exec and initial-exec TLS modes supported");
1347
1348 SDValue GOTOffset = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0,
1349 PPCII::MO_GOT_TPREL16_DS);
1350 SDValue TPReg = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0,
1351 PPCII::MO_TLS);
1352 SDValue GOTReg = DAG.getRegister(is64bit ? PPC::X2 : PPC::R2,
Roman Divacky3e77af42012-06-05 17:14:17 +00001353 is64bit ? MVT::i64 : MVT::i32);
Bill Schmidtd7802bf2012-12-04 16:18:08 +00001354 SDValue TPOffset = DAG.getNode(PPCISD::LD_GOT_TPREL, dl, PtrVT,
1355 GOTOffset, GOTReg);
1356 return DAG.getNode(PPCISD::ADD_TLS, dl, PtrVT, TPOffset, TPReg);
Roman Divackyfd42ed62012-06-04 17:36:38 +00001357}
1358
Chris Lattner1e61e692010-11-15 02:46:57 +00001359SDValue PPCTargetLowering::LowerGlobalAddress(SDValue Op,
1360 SelectionDAG &DAG) const {
1361 EVT PtrVT = Op.getValueType();
1362 GlobalAddressSDNode *GSDN = cast<GlobalAddressSDNode>(Op);
1363 DebugLoc DL = GSDN->getDebugLoc();
1364 const GlobalValue *GV = GSDN->getGlobal();
1365
Chris Lattner1e61e692010-11-15 02:46:57 +00001366 // 64-bit SVR4 ABI code is always position-independent.
1367 // The actual address of the GlobalValue is stored in the TOC.
1368 if (PPCSubTarget.isSVR4ABI() && PPCSubTarget.isPPC64()) {
1369 SDValue GA = DAG.getTargetGlobalAddress(GV, DL, PtrVT, GSDN->getOffset());
1370 return DAG.getNode(PPCISD::TOC_ENTRY, DL, MVT::i64, GA,
1371 DAG.getRegister(PPC::X2, MVT::i64));
1372 }
1373
Chris Lattner6d2ff122010-11-15 03:13:19 +00001374 unsigned MOHiFlag, MOLoFlag;
1375 bool isPIC = GetLabelAccessInfo(DAG.getTarget(), MOHiFlag, MOLoFlag, GV);
Chris Lattner1e61e692010-11-15 02:46:57 +00001376
Chris Lattner6d2ff122010-11-15 03:13:19 +00001377 SDValue GAHi =
1378 DAG.getTargetGlobalAddress(GV, DL, PtrVT, GSDN->getOffset(), MOHiFlag);
1379 SDValue GALo =
1380 DAG.getTargetGlobalAddress(GV, DL, PtrVT, GSDN->getOffset(), MOLoFlag);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001381
Chris Lattner6d2ff122010-11-15 03:13:19 +00001382 SDValue Ptr = LowerLabelRef(GAHi, GALo, isPIC, DAG);
Bob Wilson3d90dbe2009-11-04 21:31:18 +00001383
Chris Lattner6d2ff122010-11-15 03:13:19 +00001384 // If the global reference is actually to a non-lazy-pointer, we have to do an
1385 // extra load to get the address of the global.
1386 if (MOHiFlag & PPCII::MO_NLP_FLAG)
1387 Ptr = DAG.getLoad(PtrVT, DL, DAG.getEntryNode(), Ptr, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00001388 false, false, false, 0);
Chris Lattner6d2ff122010-11-15 03:13:19 +00001389 return Ptr;
Chris Lattner1a635d62006-04-14 06:01:58 +00001390}
1391
Dan Gohmand858e902010-04-17 15:26:15 +00001392SDValue PPCTargetLowering::LowerSETCC(SDValue Op, SelectionDAG &DAG) const {
Chris Lattner1a635d62006-04-14 06:01:58 +00001393 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(2))->get();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00001394 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00001395
Chris Lattner1a635d62006-04-14 06:01:58 +00001396 // If we're comparing for equality to zero, expose the fact that this is
1397 // implented as a ctlz/srl pair on ppc, so that the dag combiner can
1398 // fold the new nodes.
1399 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
1400 if (C->isNullValue() && CC == ISD::SETEQ) {
Owen Andersone50ed302009-08-10 22:56:29 +00001401 EVT VT = Op.getOperand(0).getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00001402 SDValue Zext = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00001403 if (VT.bitsLT(MVT::i32)) {
1404 VT = MVT::i32;
Dale Johannesenf5d97892009-02-04 01:48:28 +00001405 Zext = DAG.getNode(ISD::ZERO_EXTEND, dl, VT, Op.getOperand(0));
Scott Michelfdc40a02009-02-17 22:15:04 +00001406 }
Duncan Sands83ec4b62008-06-06 12:08:01 +00001407 unsigned Log2b = Log2_32(VT.getSizeInBits());
Dale Johannesenf5d97892009-02-04 01:48:28 +00001408 SDValue Clz = DAG.getNode(ISD::CTLZ, dl, VT, Zext);
1409 SDValue Scc = DAG.getNode(ISD::SRL, dl, VT, Clz,
Owen Anderson825b72b2009-08-11 20:47:22 +00001410 DAG.getConstant(Log2b, MVT::i32));
1411 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, Scc);
Chris Lattner1a635d62006-04-14 06:01:58 +00001412 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001413 // Leave comparisons against 0 and -1 alone for now, since they're usually
Chris Lattner1a635d62006-04-14 06:01:58 +00001414 // optimized. FIXME: revisit this when we can custom lower all setcc
1415 // optimizations.
1416 if (C->isAllOnesValue() || C->isNullValue())
Dan Gohman475871a2008-07-27 21:46:04 +00001417 return SDValue();
Chris Lattner1a635d62006-04-14 06:01:58 +00001418 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001419
Chris Lattner1a635d62006-04-14 06:01:58 +00001420 // If we have an integer seteq/setne, turn it into a compare against zero
Chris Lattnerac011bc2006-11-14 05:28:08 +00001421 // by xor'ing the rhs with the lhs, which is faster than setting a
1422 // condition register, reading it back out, and masking the correct bit. The
1423 // normal approach here uses sub to do this instead of xor. Using xor exposes
1424 // the result to other bit-twiddling opportunities.
Owen Andersone50ed302009-08-10 22:56:29 +00001425 EVT LHSVT = Op.getOperand(0).getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00001426 if (LHSVT.isInteger() && (CC == ISD::SETEQ || CC == ISD::SETNE)) {
Owen Andersone50ed302009-08-10 22:56:29 +00001427 EVT VT = Op.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00001428 SDValue Sub = DAG.getNode(ISD::XOR, dl, LHSVT, Op.getOperand(0),
Chris Lattner1a635d62006-04-14 06:01:58 +00001429 Op.getOperand(1));
Dale Johannesenf5d97892009-02-04 01:48:28 +00001430 return DAG.getSetCC(dl, VT, Sub, DAG.getConstant(0, LHSVT), CC);
Chris Lattner1a635d62006-04-14 06:01:58 +00001431 }
Dan Gohman475871a2008-07-27 21:46:04 +00001432 return SDValue();
Chris Lattner1a635d62006-04-14 06:01:58 +00001433}
1434
Dan Gohman475871a2008-07-27 21:46:04 +00001435SDValue PPCTargetLowering::LowerVAARG(SDValue Op, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001436 const PPCSubtarget &Subtarget) const {
Roman Divackybdb226e2011-06-28 15:30:42 +00001437 SDNode *Node = Op.getNode();
1438 EVT VT = Node->getValueType(0);
1439 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
1440 SDValue InChain = Node->getOperand(0);
1441 SDValue VAListPtr = Node->getOperand(1);
1442 const Value *SV = cast<SrcValueSDNode>(Node->getOperand(2))->getValue();
1443 DebugLoc dl = Node->getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00001444
Roman Divackybdb226e2011-06-28 15:30:42 +00001445 assert(!Subtarget.isPPC64() && "LowerVAARG is PPC32 only");
1446
1447 // gpr_index
1448 SDValue GprIndex = DAG.getExtLoad(ISD::ZEXTLOAD, dl, MVT::i32, InChain,
1449 VAListPtr, MachinePointerInfo(SV), MVT::i8,
1450 false, false, 0);
1451 InChain = GprIndex.getValue(1);
1452
1453 if (VT == MVT::i64) {
1454 // Check if GprIndex is even
1455 SDValue GprAnd = DAG.getNode(ISD::AND, dl, MVT::i32, GprIndex,
1456 DAG.getConstant(1, MVT::i32));
1457 SDValue CC64 = DAG.getSetCC(dl, MVT::i32, GprAnd,
1458 DAG.getConstant(0, MVT::i32), ISD::SETNE);
1459 SDValue GprIndexPlusOne = DAG.getNode(ISD::ADD, dl, MVT::i32, GprIndex,
1460 DAG.getConstant(1, MVT::i32));
1461 // Align GprIndex to be even if it isn't
1462 GprIndex = DAG.getNode(ISD::SELECT, dl, MVT::i32, CC64, GprIndexPlusOne,
1463 GprIndex);
1464 }
1465
1466 // fpr index is 1 byte after gpr
1467 SDValue FprPtr = DAG.getNode(ISD::ADD, dl, PtrVT, VAListPtr,
1468 DAG.getConstant(1, MVT::i32));
1469
1470 // fpr
1471 SDValue FprIndex = DAG.getExtLoad(ISD::ZEXTLOAD, dl, MVT::i32, InChain,
1472 FprPtr, MachinePointerInfo(SV), MVT::i8,
1473 false, false, 0);
1474 InChain = FprIndex.getValue(1);
1475
1476 SDValue RegSaveAreaPtr = DAG.getNode(ISD::ADD, dl, PtrVT, VAListPtr,
1477 DAG.getConstant(8, MVT::i32));
1478
1479 SDValue OverflowAreaPtr = DAG.getNode(ISD::ADD, dl, PtrVT, VAListPtr,
1480 DAG.getConstant(4, MVT::i32));
1481
1482 // areas
1483 SDValue OverflowArea = DAG.getLoad(MVT::i32, dl, InChain, OverflowAreaPtr,
Pete Cooperd752e0f2011-11-08 18:42:53 +00001484 MachinePointerInfo(), false, false,
1485 false, 0);
Roman Divackybdb226e2011-06-28 15:30:42 +00001486 InChain = OverflowArea.getValue(1);
1487
1488 SDValue RegSaveArea = DAG.getLoad(MVT::i32, dl, InChain, RegSaveAreaPtr,
Pete Cooperd752e0f2011-11-08 18:42:53 +00001489 MachinePointerInfo(), false, false,
1490 false, 0);
Roman Divackybdb226e2011-06-28 15:30:42 +00001491 InChain = RegSaveArea.getValue(1);
1492
1493 // select overflow_area if index > 8
1494 SDValue CC = DAG.getSetCC(dl, MVT::i32, VT.isInteger() ? GprIndex : FprIndex,
1495 DAG.getConstant(8, MVT::i32), ISD::SETLT);
1496
Roman Divackybdb226e2011-06-28 15:30:42 +00001497 // adjustment constant gpr_index * 4/8
1498 SDValue RegConstant = DAG.getNode(ISD::MUL, dl, MVT::i32,
1499 VT.isInteger() ? GprIndex : FprIndex,
1500 DAG.getConstant(VT.isInteger() ? 4 : 8,
1501 MVT::i32));
1502
1503 // OurReg = RegSaveArea + RegConstant
1504 SDValue OurReg = DAG.getNode(ISD::ADD, dl, PtrVT, RegSaveArea,
1505 RegConstant);
1506
1507 // Floating types are 32 bytes into RegSaveArea
1508 if (VT.isFloatingPoint())
1509 OurReg = DAG.getNode(ISD::ADD, dl, PtrVT, OurReg,
1510 DAG.getConstant(32, MVT::i32));
1511
1512 // increase {f,g}pr_index by 1 (or 2 if VT is i64)
1513 SDValue IndexPlus1 = DAG.getNode(ISD::ADD, dl, MVT::i32,
1514 VT.isInteger() ? GprIndex : FprIndex,
1515 DAG.getConstant(VT == MVT::i64 ? 2 : 1,
1516 MVT::i32));
1517
1518 InChain = DAG.getTruncStore(InChain, dl, IndexPlus1,
1519 VT.isInteger() ? VAListPtr : FprPtr,
1520 MachinePointerInfo(SV),
1521 MVT::i8, false, false, 0);
1522
1523 // determine if we should load from reg_save_area or overflow_area
1524 SDValue Result = DAG.getNode(ISD::SELECT, dl, PtrVT, CC, OurReg, OverflowArea);
1525
1526 // increase overflow_area by 4/8 if gpr/fpr > 8
1527 SDValue OverflowAreaPlusN = DAG.getNode(ISD::ADD, dl, PtrVT, OverflowArea,
1528 DAG.getConstant(VT.isInteger() ? 4 : 8,
1529 MVT::i32));
1530
1531 OverflowArea = DAG.getNode(ISD::SELECT, dl, MVT::i32, CC, OverflowArea,
1532 OverflowAreaPlusN);
1533
1534 InChain = DAG.getTruncStore(InChain, dl, OverflowArea,
1535 OverflowAreaPtr,
1536 MachinePointerInfo(),
1537 MVT::i32, false, false, 0);
1538
NAKAMURA Takumi25f6b5a2012-08-30 15:52:23 +00001539 return DAG.getLoad(VT, dl, InChain, Result, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00001540 false, false, false, 0);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001541}
1542
Duncan Sands4a544a72011-09-06 13:37:06 +00001543SDValue PPCTargetLowering::LowerADJUST_TRAMPOLINE(SDValue Op,
1544 SelectionDAG &DAG) const {
1545 return Op.getOperand(0);
1546}
1547
1548SDValue PPCTargetLowering::LowerINIT_TRAMPOLINE(SDValue Op,
1549 SelectionDAG &DAG) const {
Bill Wendling77959322008-09-17 00:30:57 +00001550 SDValue Chain = Op.getOperand(0);
1551 SDValue Trmp = Op.getOperand(1); // trampoline
1552 SDValue FPtr = Op.getOperand(2); // nested function
1553 SDValue Nest = Op.getOperand(3); // 'nest' parameter value
Dale Johannesen6f38cb62009-02-07 19:59:05 +00001554 DebugLoc dl = Op.getDebugLoc();
Bill Wendling77959322008-09-17 00:30:57 +00001555
Owen Andersone50ed302009-08-10 22:56:29 +00001556 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson825b72b2009-08-11 20:47:22 +00001557 bool isPPC64 = (PtrVT == MVT::i64);
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001558 Type *IntPtrTy =
Micah Villmow3574eca2012-10-08 16:38:25 +00001559 DAG.getTargetLoweringInfo().getDataLayout()->getIntPtrType(
Chandler Carruthece6c6b2012-11-01 08:07:29 +00001560 *DAG.getContext());
Bill Wendling77959322008-09-17 00:30:57 +00001561
Scott Michelfdc40a02009-02-17 22:15:04 +00001562 TargetLowering::ArgListTy Args;
Bill Wendling77959322008-09-17 00:30:57 +00001563 TargetLowering::ArgListEntry Entry;
1564
1565 Entry.Ty = IntPtrTy;
1566 Entry.Node = Trmp; Args.push_back(Entry);
1567
1568 // TrampSize == (isPPC64 ? 48 : 40);
1569 Entry.Node = DAG.getConstant(isPPC64 ? 48 : 40,
Owen Anderson825b72b2009-08-11 20:47:22 +00001570 isPPC64 ? MVT::i64 : MVT::i32);
Bill Wendling77959322008-09-17 00:30:57 +00001571 Args.push_back(Entry);
1572
1573 Entry.Node = FPtr; Args.push_back(Entry);
1574 Entry.Node = Nest; Args.push_back(Entry);
Scott Michelfdc40a02009-02-17 22:15:04 +00001575
Bill Wendling77959322008-09-17 00:30:57 +00001576 // Lower to a call to __trampoline_setup(Trmp, TrampSize, FPtr, ctx_reg)
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00001577 TargetLowering::CallLoweringInfo CLI(Chain,
1578 Type::getVoidTy(*DAG.getContext()),
1579 false, false, false, false, 0,
1580 CallingConv::C,
Evan Cheng4bfcd4a2012-02-28 18:51:51 +00001581 /*isTailCall=*/false,
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00001582 /*doesNotRet=*/false,
1583 /*isReturnValueUsed=*/true,
Bill Wendling77959322008-09-17 00:30:57 +00001584 DAG.getExternalSymbol("__trampoline_setup", PtrVT),
Bill Wendling46ada192010-03-02 01:55:18 +00001585 Args, DAG, dl);
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00001586 std::pair<SDValue, SDValue> CallResult = LowerCallTo(CLI);
Bill Wendling77959322008-09-17 00:30:57 +00001587
Duncan Sands4a544a72011-09-06 13:37:06 +00001588 return CallResult.second;
Bill Wendling77959322008-09-17 00:30:57 +00001589}
1590
Dan Gohman475871a2008-07-27 21:46:04 +00001591SDValue PPCTargetLowering::LowerVASTART(SDValue Op, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001592 const PPCSubtarget &Subtarget) const {
Dan Gohman1e93df62010-04-17 14:41:14 +00001593 MachineFunction &MF = DAG.getMachineFunction();
1594 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
1595
Dale Johannesen6f38cb62009-02-07 19:59:05 +00001596 DebugLoc dl = Op.getDebugLoc();
Nicolas Geoffray01119992007-04-03 13:59:52 +00001597
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001598 if (Subtarget.isDarwinABI() || Subtarget.isPPC64()) {
Nicolas Geoffray01119992007-04-03 13:59:52 +00001599 // vastart just stores the address of the VarArgsFrameIndex slot into the
1600 // memory location argument.
Owen Andersone50ed302009-08-10 22:56:29 +00001601 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Dan Gohman1e93df62010-04-17 14:41:14 +00001602 SDValue FR = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), PtrVT);
Dan Gohman69de1932008-02-06 22:27:42 +00001603 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Chris Lattner6229d0a2010-09-21 18:41:36 +00001604 return DAG.getStore(Op.getOperand(0), dl, FR, Op.getOperand(1),
1605 MachinePointerInfo(SV),
David Greene534502d12010-02-15 16:56:53 +00001606 false, false, 0);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001607 }
1608
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001609 // For the 32-bit SVR4 ABI we follow the layout of the va_list struct.
Nicolas Geoffray01119992007-04-03 13:59:52 +00001610 // We suppose the given va_list is already allocated.
1611 //
1612 // typedef struct {
1613 // char gpr; /* index into the array of 8 GPRs
1614 // * stored in the register save area
1615 // * gpr=0 corresponds to r3,
1616 // * gpr=1 to r4, etc.
1617 // */
1618 // char fpr; /* index into the array of 8 FPRs
1619 // * stored in the register save area
1620 // * fpr=0 corresponds to f1,
1621 // * fpr=1 to f2, etc.
1622 // */
1623 // char *overflow_arg_area;
1624 // /* location on stack that holds
1625 // * the next overflow argument
1626 // */
1627 // char *reg_save_area;
1628 // /* where r3:r10 and f1:f8 (if saved)
1629 // * are stored
1630 // */
1631 // } va_list[1];
1632
1633
Dan Gohman1e93df62010-04-17 14:41:14 +00001634 SDValue ArgGPR = DAG.getConstant(FuncInfo->getVarArgsNumGPR(), MVT::i32);
1635 SDValue ArgFPR = DAG.getConstant(FuncInfo->getVarArgsNumFPR(), MVT::i32);
Scott Michelfdc40a02009-02-17 22:15:04 +00001636
Nicolas Geoffray01119992007-04-03 13:59:52 +00001637
Owen Andersone50ed302009-08-10 22:56:29 +00001638 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Scott Michelfdc40a02009-02-17 22:15:04 +00001639
Dan Gohman1e93df62010-04-17 14:41:14 +00001640 SDValue StackOffsetFI = DAG.getFrameIndex(FuncInfo->getVarArgsStackOffset(),
1641 PtrVT);
1642 SDValue FR = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(),
1643 PtrVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001644
Duncan Sands83ec4b62008-06-06 12:08:01 +00001645 uint64_t FrameOffset = PtrVT.getSizeInBits()/8;
Dan Gohman475871a2008-07-27 21:46:04 +00001646 SDValue ConstFrameOffset = DAG.getConstant(FrameOffset, PtrVT);
Dan Gohman69de1932008-02-06 22:27:42 +00001647
Duncan Sands83ec4b62008-06-06 12:08:01 +00001648 uint64_t StackOffset = PtrVT.getSizeInBits()/8 - 1;
Dan Gohman475871a2008-07-27 21:46:04 +00001649 SDValue ConstStackOffset = DAG.getConstant(StackOffset, PtrVT);
Dan Gohman69de1932008-02-06 22:27:42 +00001650
1651 uint64_t FPROffset = 1;
Dan Gohman475871a2008-07-27 21:46:04 +00001652 SDValue ConstFPROffset = DAG.getConstant(FPROffset, PtrVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001653
Dan Gohman69de1932008-02-06 22:27:42 +00001654 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00001655
Nicolas Geoffray01119992007-04-03 13:59:52 +00001656 // Store first byte : number of int regs
Tilmann Schellerffd02002009-07-03 06:45:56 +00001657 SDValue firstStore = DAG.getTruncStore(Op.getOperand(0), dl, ArgGPR,
Chris Lattnerda2d8e12010-09-21 17:42:31 +00001658 Op.getOperand(1),
1659 MachinePointerInfo(SV),
1660 MVT::i8, false, false, 0);
Dan Gohman69de1932008-02-06 22:27:42 +00001661 uint64_t nextOffset = FPROffset;
Dale Johannesen33c960f2009-02-04 20:06:27 +00001662 SDValue nextPtr = DAG.getNode(ISD::ADD, dl, PtrVT, Op.getOperand(1),
Nicolas Geoffray01119992007-04-03 13:59:52 +00001663 ConstFPROffset);
Scott Michelfdc40a02009-02-17 22:15:04 +00001664
Nicolas Geoffray01119992007-04-03 13:59:52 +00001665 // Store second byte : number of float regs
Dan Gohman475871a2008-07-27 21:46:04 +00001666 SDValue secondStore =
Chris Lattnerda2d8e12010-09-21 17:42:31 +00001667 DAG.getTruncStore(firstStore, dl, ArgFPR, nextPtr,
1668 MachinePointerInfo(SV, nextOffset), MVT::i8,
David Greene534502d12010-02-15 16:56:53 +00001669 false, false, 0);
Dan Gohman69de1932008-02-06 22:27:42 +00001670 nextOffset += StackOffset;
Dale Johannesen33c960f2009-02-04 20:06:27 +00001671 nextPtr = DAG.getNode(ISD::ADD, dl, PtrVT, nextPtr, ConstStackOffset);
Scott Michelfdc40a02009-02-17 22:15:04 +00001672
Nicolas Geoffray01119992007-04-03 13:59:52 +00001673 // Store second word : arguments given on stack
Dan Gohman475871a2008-07-27 21:46:04 +00001674 SDValue thirdStore =
Chris Lattner6229d0a2010-09-21 18:41:36 +00001675 DAG.getStore(secondStore, dl, StackOffsetFI, nextPtr,
1676 MachinePointerInfo(SV, nextOffset),
David Greene534502d12010-02-15 16:56:53 +00001677 false, false, 0);
Dan Gohman69de1932008-02-06 22:27:42 +00001678 nextOffset += FrameOffset;
Dale Johannesen33c960f2009-02-04 20:06:27 +00001679 nextPtr = DAG.getNode(ISD::ADD, dl, PtrVT, nextPtr, ConstFrameOffset);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001680
1681 // Store third word : arguments given in registers
Chris Lattner6229d0a2010-09-21 18:41:36 +00001682 return DAG.getStore(thirdStore, dl, FR, nextPtr,
1683 MachinePointerInfo(SV, nextOffset),
David Greene534502d12010-02-15 16:56:53 +00001684 false, false, 0);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001685
Chris Lattner1a635d62006-04-14 06:01:58 +00001686}
1687
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00001688#include "PPCGenCallingConv.inc"
1689
Duncan Sands1e96bab2010-11-04 10:49:57 +00001690static bool CC_PPC_SVR4_Custom_Dummy(unsigned &ValNo, MVT &ValVT, MVT &LocVT,
Tilmann Schellerffd02002009-07-03 06:45:56 +00001691 CCValAssign::LocInfo &LocInfo,
1692 ISD::ArgFlagsTy &ArgFlags,
1693 CCState &State) {
1694 return true;
1695}
1696
Duncan Sands1e96bab2010-11-04 10:49:57 +00001697static bool CC_PPC_SVR4_Custom_AlignArgRegs(unsigned &ValNo, MVT &ValVT,
Duncan Sands1440e8b2010-11-03 11:35:31 +00001698 MVT &LocVT,
Tilmann Schellerffd02002009-07-03 06:45:56 +00001699 CCValAssign::LocInfo &LocInfo,
1700 ISD::ArgFlagsTy &ArgFlags,
1701 CCState &State) {
Craig Topperc5eaae42012-03-11 07:57:25 +00001702 static const uint16_t ArgRegs[] = {
Tilmann Schellerffd02002009-07-03 06:45:56 +00001703 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
1704 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
1705 };
1706 const unsigned NumArgRegs = array_lengthof(ArgRegs);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001707
Tilmann Schellerffd02002009-07-03 06:45:56 +00001708 unsigned RegNum = State.getFirstUnallocated(ArgRegs, NumArgRegs);
1709
1710 // Skip one register if the first unallocated register has an even register
1711 // number and there are still argument registers available which have not been
1712 // allocated yet. RegNum is actually an index into ArgRegs, which means we
1713 // need to skip a register if RegNum is odd.
1714 if (RegNum != NumArgRegs && RegNum % 2 == 1) {
1715 State.AllocateReg(ArgRegs[RegNum]);
1716 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001717
Tilmann Schellerffd02002009-07-03 06:45:56 +00001718 // Always return false here, as this function only makes sure that the first
1719 // unallocated register has an odd register number and does not actually
1720 // allocate a register for the current argument.
1721 return false;
1722}
1723
Duncan Sands1e96bab2010-11-04 10:49:57 +00001724static bool CC_PPC_SVR4_Custom_AlignFPArgRegs(unsigned &ValNo, MVT &ValVT,
Duncan Sands1440e8b2010-11-03 11:35:31 +00001725 MVT &LocVT,
Tilmann Schellerffd02002009-07-03 06:45:56 +00001726 CCValAssign::LocInfo &LocInfo,
1727 ISD::ArgFlagsTy &ArgFlags,
1728 CCState &State) {
Craig Topperc5eaae42012-03-11 07:57:25 +00001729 static const uint16_t ArgRegs[] = {
Tilmann Schellerffd02002009-07-03 06:45:56 +00001730 PPC::F1, PPC::F2, PPC::F3, PPC::F4, PPC::F5, PPC::F6, PPC::F7,
1731 PPC::F8
1732 };
1733
1734 const unsigned NumArgRegs = array_lengthof(ArgRegs);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001735
Tilmann Schellerffd02002009-07-03 06:45:56 +00001736 unsigned RegNum = State.getFirstUnallocated(ArgRegs, NumArgRegs);
1737
1738 // If there is only one Floating-point register left we need to put both f64
1739 // values of a split ppc_fp128 value on the stack.
1740 if (RegNum != NumArgRegs && ArgRegs[RegNum] == PPC::F8) {
1741 State.AllocateReg(ArgRegs[RegNum]);
1742 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001743
Tilmann Schellerffd02002009-07-03 06:45:56 +00001744 // Always return false here, as this function only makes sure that the two f64
1745 // values a ppc_fp128 value is split into are both passed in registers or both
1746 // passed on the stack and does not actually allocate a register for the
1747 // current argument.
1748 return false;
1749}
1750
Chris Lattner9f0bc652007-02-25 05:34:32 +00001751/// GetFPR - Get the set of FP registers that should be allocated for arguments,
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001752/// on Darwin.
Craig Topperb78ca422012-03-11 07:16:55 +00001753static const uint16_t *GetFPR() {
1754 static const uint16_t FPR[] = {
Chris Lattner9f0bc652007-02-25 05:34:32 +00001755 PPC::F1, PPC::F2, PPC::F3, PPC::F4, PPC::F5, PPC::F6, PPC::F7,
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001756 PPC::F8, PPC::F9, PPC::F10, PPC::F11, PPC::F12, PPC::F13
Chris Lattner9f0bc652007-02-25 05:34:32 +00001757 };
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001758
Chris Lattner9f0bc652007-02-25 05:34:32 +00001759 return FPR;
1760}
1761
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001762/// CalculateStackSlotSize - Calculates the size reserved for this argument on
1763/// the stack.
Owen Andersone50ed302009-08-10 22:56:29 +00001764static unsigned CalculateStackSlotSize(EVT ArgVT, ISD::ArgFlagsTy Flags,
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00001765 unsigned PtrByteSize) {
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00001766 unsigned ArgSize = ArgVT.getSizeInBits()/8;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001767 if (Flags.isByVal())
1768 ArgSize = Flags.getByValSize();
1769 ArgSize = ((ArgSize + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
1770
1771 return ArgSize;
1772}
1773
Dan Gohman475871a2008-07-27 21:46:04 +00001774SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00001775PPCTargetLowering::LowerFormalArguments(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001776 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001777 const SmallVectorImpl<ISD::InputArg>
1778 &Ins,
1779 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001780 SmallVectorImpl<SDValue> &InVals)
1781 const {
Bill Schmidtb2544ec2012-10-05 21:27:08 +00001782 if (PPCSubTarget.isSVR4ABI()) {
1783 if (PPCSubTarget.isPPC64())
1784 return LowerFormalArguments_64SVR4(Chain, CallConv, isVarArg, Ins,
1785 dl, DAG, InVals);
1786 else
1787 return LowerFormalArguments_32SVR4(Chain, CallConv, isVarArg, Ins,
1788 dl, DAG, InVals);
Bill Schmidt419f3762012-09-19 15:42:13 +00001789 } else {
Bill Schmidtb2544ec2012-10-05 21:27:08 +00001790 return LowerFormalArguments_Darwin(Chain, CallConv, isVarArg, Ins,
1791 dl, DAG, InVals);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001792 }
1793}
1794
1795SDValue
Bill Schmidt419f3762012-09-19 15:42:13 +00001796PPCTargetLowering::LowerFormalArguments_32SVR4(
Dan Gohman98ca4f22009-08-05 01:29:28 +00001797 SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001798 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001799 const SmallVectorImpl<ISD::InputArg>
1800 &Ins,
1801 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001802 SmallVectorImpl<SDValue> &InVals) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001803
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001804 // 32-bit SVR4 ABI Stack Frame Layout:
Tilmann Schellerffd02002009-07-03 06:45:56 +00001805 // +-----------------------------------+
1806 // +--> | Back chain |
1807 // | +-----------------------------------+
1808 // | | Floating-point register save area |
1809 // | +-----------------------------------+
1810 // | | General register save area |
1811 // | +-----------------------------------+
1812 // | | CR save word |
1813 // | +-----------------------------------+
1814 // | | VRSAVE save word |
1815 // | +-----------------------------------+
1816 // | | Alignment padding |
1817 // | +-----------------------------------+
1818 // | | Vector register save area |
1819 // | +-----------------------------------+
1820 // | | Local variable space |
1821 // | +-----------------------------------+
1822 // | | Parameter list area |
1823 // | +-----------------------------------+
1824 // | | LR save word |
1825 // | +-----------------------------------+
1826 // SP--> +--- | Back chain |
1827 // +-----------------------------------+
1828 //
1829 // Specifications:
1830 // System V Application Binary Interface PowerPC Processor Supplement
1831 // AltiVec Technology Programming Interface Manual
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001832
Tilmann Schellerffd02002009-07-03 06:45:56 +00001833 MachineFunction &MF = DAG.getMachineFunction();
1834 MachineFrameInfo *MFI = MF.getFrameInfo();
Dan Gohman1e93df62010-04-17 14:41:14 +00001835 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
Tilmann Schellerffd02002009-07-03 06:45:56 +00001836
Owen Andersone50ed302009-08-10 22:56:29 +00001837 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Tilmann Schellerffd02002009-07-03 06:45:56 +00001838 // Potential tail calls could cause overwriting of argument stack slots.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00001839 bool isImmutable = !(getTargetMachine().Options.GuaranteedTailCallOpt &&
1840 (CallConv == CallingConv::Fast));
Tilmann Schellerffd02002009-07-03 06:45:56 +00001841 unsigned PtrByteSize = 4;
1842
1843 // Assign locations to all of the incoming arguments.
1844 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00001845 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Gabor Greifa4b00b22012-04-19 15:16:31 +00001846 getTargetMachine(), ArgLocs, *DAG.getContext());
Tilmann Schellerffd02002009-07-03 06:45:56 +00001847
1848 // Reserve space for the linkage area on the stack.
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00001849 CCInfo.AllocateStack(PPCFrameLowering::getLinkageSize(false, false), PtrByteSize);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001850
Dan Gohman98ca4f22009-08-05 01:29:28 +00001851 CCInfo.AnalyzeFormalArguments(Ins, CC_PPC_SVR4);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001852
Tilmann Schellerffd02002009-07-03 06:45:56 +00001853 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1854 CCValAssign &VA = ArgLocs[i];
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001855
Tilmann Schellerffd02002009-07-03 06:45:56 +00001856 // Arguments stored in registers.
1857 if (VA.isRegLoc()) {
Craig Topper44d23822012-02-22 05:59:10 +00001858 const TargetRegisterClass *RC;
Owen Andersone50ed302009-08-10 22:56:29 +00001859 EVT ValVT = VA.getValVT();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001860
Owen Anderson825b72b2009-08-11 20:47:22 +00001861 switch (ValVT.getSimpleVT().SimpleTy) {
Tilmann Schellerffd02002009-07-03 06:45:56 +00001862 default:
Dan Gohman98ca4f22009-08-05 01:29:28 +00001863 llvm_unreachable("ValVT not supported by formal arguments Lowering");
Owen Anderson825b72b2009-08-11 20:47:22 +00001864 case MVT::i32:
Craig Topperc9099502012-04-20 06:31:50 +00001865 RC = &PPC::GPRCRegClass;
Tilmann Schellerffd02002009-07-03 06:45:56 +00001866 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001867 case MVT::f32:
Craig Topperc9099502012-04-20 06:31:50 +00001868 RC = &PPC::F4RCRegClass;
Tilmann Schellerffd02002009-07-03 06:45:56 +00001869 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001870 case MVT::f64:
Craig Topperc9099502012-04-20 06:31:50 +00001871 RC = &PPC::F8RCRegClass;
Tilmann Schellerffd02002009-07-03 06:45:56 +00001872 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001873 case MVT::v16i8:
1874 case MVT::v8i16:
1875 case MVT::v4i32:
1876 case MVT::v4f32:
Craig Topperc9099502012-04-20 06:31:50 +00001877 RC = &PPC::VRRCRegClass;
Tilmann Schellerffd02002009-07-03 06:45:56 +00001878 break;
1879 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001880
Tilmann Schellerffd02002009-07-03 06:45:56 +00001881 // Transform the arguments stored in physical registers into virtual ones.
Devang Patel68e6bee2011-02-21 23:21:26 +00001882 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001883 SDValue ArgValue = DAG.getCopyFromReg(Chain, dl, Reg, ValVT);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001884
Dan Gohman98ca4f22009-08-05 01:29:28 +00001885 InVals.push_back(ArgValue);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001886 } else {
1887 // Argument stored in memory.
1888 assert(VA.isMemLoc());
1889
1890 unsigned ArgSize = VA.getLocVT().getSizeInBits() / 8;
1891 int FI = MFI->CreateFixedObject(ArgSize, VA.getLocMemOffset(),
Evan Chenged2ae132010-07-03 00:40:23 +00001892 isImmutable);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001893
1894 // Create load nodes to retrieve arguments from the stack.
1895 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001896 InVals.push_back(DAG.getLoad(VA.getValVT(), dl, Chain, FIN,
1897 MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00001898 false, false, false, 0));
Tilmann Schellerffd02002009-07-03 06:45:56 +00001899 }
1900 }
1901
1902 // Assign locations to all of the incoming aggregate by value arguments.
1903 // Aggregates passed by value are stored in the local variable space of the
1904 // caller's stack frame, right above the parameter list area.
1905 SmallVector<CCValAssign, 16> ByValArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00001906 CCState CCByValInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Gabor Greifa4b00b22012-04-19 15:16:31 +00001907 getTargetMachine(), ByValArgLocs, *DAG.getContext());
Tilmann Schellerffd02002009-07-03 06:45:56 +00001908
1909 // Reserve stack space for the allocations in CCInfo.
1910 CCByValInfo.AllocateStack(CCInfo.getNextStackOffset(), PtrByteSize);
1911
Dan Gohman98ca4f22009-08-05 01:29:28 +00001912 CCByValInfo.AnalyzeFormalArguments(Ins, CC_PPC_SVR4_ByVal);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001913
1914 // Area that is at least reserved in the caller of this function.
1915 unsigned MinReservedArea = CCByValInfo.getNextStackOffset();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001916
Tilmann Schellerffd02002009-07-03 06:45:56 +00001917 // Set the size that is at least reserved in caller of this function. Tail
1918 // call optimized function's reserved stack space needs to be aligned so that
1919 // taking the difference between two stack areas will result in an aligned
1920 // stack.
1921 PPCFunctionInfo *FI = MF.getInfo<PPCFunctionInfo>();
1922
1923 MinReservedArea =
1924 std::max(MinReservedArea,
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00001925 PPCFrameLowering::getMinCallFrameSize(false, false));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001926
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00001927 unsigned TargetAlign = DAG.getMachineFunction().getTarget().getFrameLowering()->
Tilmann Schellerffd02002009-07-03 06:45:56 +00001928 getStackAlignment();
1929 unsigned AlignMask = TargetAlign-1;
1930 MinReservedArea = (MinReservedArea + AlignMask) & ~AlignMask;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001931
Tilmann Schellerffd02002009-07-03 06:45:56 +00001932 FI->setMinReservedArea(MinReservedArea);
1933
1934 SmallVector<SDValue, 8> MemOps;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001935
Tilmann Schellerffd02002009-07-03 06:45:56 +00001936 // If the function takes variable number of arguments, make a frame index for
1937 // the start of the first vararg value... for expansion of llvm.va_start.
1938 if (isVarArg) {
Craig Topperc5eaae42012-03-11 07:57:25 +00001939 static const uint16_t GPArgRegs[] = {
Tilmann Schellerffd02002009-07-03 06:45:56 +00001940 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
1941 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
1942 };
1943 const unsigned NumGPArgRegs = array_lengthof(GPArgRegs);
1944
Craig Topperc5eaae42012-03-11 07:57:25 +00001945 static const uint16_t FPArgRegs[] = {
Tilmann Schellerffd02002009-07-03 06:45:56 +00001946 PPC::F1, PPC::F2, PPC::F3, PPC::F4, PPC::F5, PPC::F6, PPC::F7,
1947 PPC::F8
1948 };
1949 const unsigned NumFPArgRegs = array_lengthof(FPArgRegs);
1950
Dan Gohman1e93df62010-04-17 14:41:14 +00001951 FuncInfo->setVarArgsNumGPR(CCInfo.getFirstUnallocated(GPArgRegs,
1952 NumGPArgRegs));
1953 FuncInfo->setVarArgsNumFPR(CCInfo.getFirstUnallocated(FPArgRegs,
1954 NumFPArgRegs));
Tilmann Schellerffd02002009-07-03 06:45:56 +00001955
1956 // Make room for NumGPArgRegs and NumFPArgRegs.
1957 int Depth = NumGPArgRegs * PtrVT.getSizeInBits()/8 +
Owen Anderson825b72b2009-08-11 20:47:22 +00001958 NumFPArgRegs * EVT(MVT::f64).getSizeInBits()/8;
Tilmann Schellerffd02002009-07-03 06:45:56 +00001959
Dan Gohman1e93df62010-04-17 14:41:14 +00001960 FuncInfo->setVarArgsStackOffset(
1961 MFI->CreateFixedObject(PtrVT.getSizeInBits()/8,
Evan Chenged2ae132010-07-03 00:40:23 +00001962 CCInfo.getNextStackOffset(), true));
Tilmann Schellerffd02002009-07-03 06:45:56 +00001963
Dan Gohman1e93df62010-04-17 14:41:14 +00001964 FuncInfo->setVarArgsFrameIndex(MFI->CreateStackObject(Depth, 8, false));
1965 SDValue FIN = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), PtrVT);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001966
Jakob Stoklund Olesen4f9af2e2010-10-11 20:43:09 +00001967 // The fixed integer arguments of a variadic function are stored to the
1968 // VarArgsFrameIndex on the stack so that they may be loaded by deferencing
1969 // the result of va_next.
1970 for (unsigned GPRIndex = 0; GPRIndex != NumGPArgRegs; ++GPRIndex) {
1971 // Get an existing live-in vreg, or add a new one.
1972 unsigned VReg = MF.getRegInfo().getLiveInVirtReg(GPArgRegs[GPRIndex]);
1973 if (!VReg)
Devang Patel68e6bee2011-02-21 23:21:26 +00001974 VReg = MF.addLiveIn(GPArgRegs[GPRIndex], &PPC::GPRCRegClass);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001975
Dan Gohman98ca4f22009-08-05 01:29:28 +00001976 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Chris Lattner6229d0a2010-09-21 18:41:36 +00001977 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
1978 MachinePointerInfo(), false, false, 0);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001979 MemOps.push_back(Store);
1980 // Increment the address by four for the next argument to store
1981 SDValue PtrOff = DAG.getConstant(PtrVT.getSizeInBits()/8, PtrVT);
1982 FIN = DAG.getNode(ISD::ADD, dl, PtrOff.getValueType(), FIN, PtrOff);
1983 }
1984
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001985 // FIXME 32-bit SVR4: We only need to save FP argument registers if CR bit 6
1986 // is set.
Tilmann Schellerffd02002009-07-03 06:45:56 +00001987 // The double arguments are stored to the VarArgsFrameIndex
1988 // on the stack.
Jakob Stoklund Olesen4f9af2e2010-10-11 20:43:09 +00001989 for (unsigned FPRIndex = 0; FPRIndex != NumFPArgRegs; ++FPRIndex) {
1990 // Get an existing live-in vreg, or add a new one.
1991 unsigned VReg = MF.getRegInfo().getLiveInVirtReg(FPArgRegs[FPRIndex]);
1992 if (!VReg)
Devang Patel68e6bee2011-02-21 23:21:26 +00001993 VReg = MF.addLiveIn(FPArgRegs[FPRIndex], &PPC::F8RCRegClass);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001994
Owen Anderson825b72b2009-08-11 20:47:22 +00001995 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::f64);
Chris Lattner6229d0a2010-09-21 18:41:36 +00001996 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
1997 MachinePointerInfo(), false, false, 0);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001998 MemOps.push_back(Store);
1999 // Increment the address by eight for the next argument to store
Owen Anderson825b72b2009-08-11 20:47:22 +00002000 SDValue PtrOff = DAG.getConstant(EVT(MVT::f64).getSizeInBits()/8,
Tilmann Schellerffd02002009-07-03 06:45:56 +00002001 PtrVT);
2002 FIN = DAG.getNode(ISD::ADD, dl, PtrOff.getValueType(), FIN, PtrOff);
2003 }
2004 }
2005
2006 if (!MemOps.empty())
Dan Gohman98ca4f22009-08-05 01:29:28 +00002007 Chain = DAG.getNode(ISD::TokenFactor, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00002008 MVT::Other, &MemOps[0], MemOps.size());
Tilmann Schellerffd02002009-07-03 06:45:56 +00002009
Dan Gohman98ca4f22009-08-05 01:29:28 +00002010 return Chain;
Tilmann Schellerffd02002009-07-03 06:45:56 +00002011}
2012
Bill Schmidt726c2372012-10-23 15:51:16 +00002013// PPC64 passes i8, i16, and i32 values in i64 registers. Promote
2014// value to MVT::i64 and then truncate to the correct register size.
2015SDValue
2016PPCTargetLowering::extendArgForPPC64(ISD::ArgFlagsTy Flags, EVT ObjectVT,
2017 SelectionDAG &DAG, SDValue ArgVal,
2018 DebugLoc dl) const {
2019 if (Flags.isSExt())
2020 ArgVal = DAG.getNode(ISD::AssertSext, dl, MVT::i64, ArgVal,
2021 DAG.getValueType(ObjectVT));
2022 else if (Flags.isZExt())
2023 ArgVal = DAG.getNode(ISD::AssertZext, dl, MVT::i64, ArgVal,
2024 DAG.getValueType(ObjectVT));
2025
2026 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, ArgVal);
2027}
2028
2029// Set the size that is at least reserved in caller of this function. Tail
2030// call optimized functions' reserved stack space needs to be aligned so that
2031// taking the difference between two stack areas will result in an aligned
2032// stack.
2033void
2034PPCTargetLowering::setMinReservedArea(MachineFunction &MF, SelectionDAG &DAG,
2035 unsigned nAltivecParamsAtEnd,
2036 unsigned MinReservedArea,
2037 bool isPPC64) const {
2038 PPCFunctionInfo *FI = MF.getInfo<PPCFunctionInfo>();
2039 // Add the Altivec parameters at the end, if needed.
2040 if (nAltivecParamsAtEnd) {
2041 MinReservedArea = ((MinReservedArea+15)/16)*16;
2042 MinReservedArea += 16*nAltivecParamsAtEnd;
2043 }
2044 MinReservedArea =
2045 std::max(MinReservedArea,
2046 PPCFrameLowering::getMinCallFrameSize(isPPC64, true));
2047 unsigned TargetAlign
2048 = DAG.getMachineFunction().getTarget().getFrameLowering()->
2049 getStackAlignment();
2050 unsigned AlignMask = TargetAlign-1;
2051 MinReservedArea = (MinReservedArea + AlignMask) & ~AlignMask;
2052 FI->setMinReservedArea(MinReservedArea);
2053}
2054
Tilmann Schellerffd02002009-07-03 06:45:56 +00002055SDValue
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002056PPCTargetLowering::LowerFormalArguments_64SVR4(
2057 SDValue Chain,
2058 CallingConv::ID CallConv, bool isVarArg,
2059 const SmallVectorImpl<ISD::InputArg>
2060 &Ins,
2061 DebugLoc dl, SelectionDAG &DAG,
2062 SmallVectorImpl<SDValue> &InVals) const {
2063 // TODO: add description of PPC stack frame format, or at least some docs.
2064 //
2065 MachineFunction &MF = DAG.getMachineFunction();
2066 MachineFrameInfo *MFI = MF.getFrameInfo();
2067 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
2068
2069 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
2070 // Potential tail calls could cause overwriting of argument stack slots.
2071 bool isImmutable = !(getTargetMachine().Options.GuaranteedTailCallOpt &&
2072 (CallConv == CallingConv::Fast));
2073 unsigned PtrByteSize = 8;
2074
2075 unsigned ArgOffset = PPCFrameLowering::getLinkageSize(true, true);
2076 // Area that is at least reserved in caller of this function.
2077 unsigned MinReservedArea = ArgOffset;
2078
2079 static const uint16_t GPR[] = {
2080 PPC::X3, PPC::X4, PPC::X5, PPC::X6,
2081 PPC::X7, PPC::X8, PPC::X9, PPC::X10,
2082 };
2083
2084 static const uint16_t *FPR = GetFPR();
2085
2086 static const uint16_t VR[] = {
2087 PPC::V2, PPC::V3, PPC::V4, PPC::V5, PPC::V6, PPC::V7, PPC::V8,
2088 PPC::V9, PPC::V10, PPC::V11, PPC::V12, PPC::V13
2089 };
2090
2091 const unsigned Num_GPR_Regs = array_lengthof(GPR);
2092 const unsigned Num_FPR_Regs = 13;
2093 const unsigned Num_VR_Regs = array_lengthof(VR);
2094
2095 unsigned GPR_idx = 0, FPR_idx = 0, VR_idx = 0;
2096
2097 // Add DAG nodes to load the arguments or copy them out of registers. On
2098 // entry to a function on PPC, the arguments start after the linkage area,
2099 // although the first ones are often in registers.
2100
2101 SmallVector<SDValue, 8> MemOps;
2102 unsigned nAltivecParamsAtEnd = 0;
2103 Function::const_arg_iterator FuncArg = MF.getFunction()->arg_begin();
2104 for (unsigned ArgNo = 0, e = Ins.size(); ArgNo != e; ++ArgNo, ++FuncArg) {
2105 SDValue ArgVal;
2106 bool needsLoad = false;
2107 EVT ObjectVT = Ins[ArgNo].VT;
2108 unsigned ObjSize = ObjectVT.getSizeInBits()/8;
2109 unsigned ArgSize = ObjSize;
2110 ISD::ArgFlagsTy Flags = Ins[ArgNo].Flags;
2111
2112 unsigned CurArgOffset = ArgOffset;
2113
2114 // Varargs or 64 bit Altivec parameters are padded to a 16 byte boundary.
2115 if (ObjectVT==MVT::v4f32 || ObjectVT==MVT::v4i32 ||
2116 ObjectVT==MVT::v8i16 || ObjectVT==MVT::v16i8) {
2117 if (isVarArg) {
2118 MinReservedArea = ((MinReservedArea+15)/16)*16;
2119 MinReservedArea += CalculateStackSlotSize(ObjectVT,
2120 Flags,
2121 PtrByteSize);
2122 } else
2123 nAltivecParamsAtEnd++;
2124 } else
2125 // Calculate min reserved area.
2126 MinReservedArea += CalculateStackSlotSize(Ins[ArgNo].VT,
2127 Flags,
2128 PtrByteSize);
2129
2130 // FIXME the codegen can be much improved in some cases.
2131 // We do not have to keep everything in memory.
2132 if (Flags.isByVal()) {
2133 // ObjSize is the true size, ArgSize rounded up to multiple of registers.
2134 ObjSize = Flags.getByValSize();
2135 ArgSize = ((ObjSize + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
Bill Schmidt42d43352012-10-31 01:15:05 +00002136 // Empty aggregate parameters do not take up registers. Examples:
2137 // struct { } a;
2138 // union { } b;
2139 // int c[0];
2140 // etc. However, we have to provide a place-holder in InVals, so
2141 // pretend we have an 8-byte item at the current address for that
2142 // purpose.
2143 if (!ObjSize) {
2144 int FI = MFI->CreateFixedObject(PtrByteSize, ArgOffset, true);
2145 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
2146 InVals.push_back(FIN);
2147 continue;
2148 }
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002149 // All aggregates smaller than 8 bytes must be passed right-justified.
Bill Schmidt7a6cb152012-10-16 13:30:53 +00002150 if (ObjSize < PtrByteSize)
2151 CurArgOffset = CurArgOffset + (PtrByteSize - ObjSize);
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002152 // The value of the object is its address.
2153 int FI = MFI->CreateFixedObject(ObjSize, CurArgOffset, true);
2154 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
2155 InVals.push_back(FIN);
Bill Schmidt37900c52012-10-25 13:38:09 +00002156
2157 if (ObjSize < 8) {
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002158 if (GPR_idx != Num_GPR_Regs) {
Bill Schmidt37900c52012-10-25 13:38:09 +00002159 unsigned VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002160 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Bill Schmidt37900c52012-10-25 13:38:09 +00002161 SDValue Store;
2162
2163 if (ObjSize==1 || ObjSize==2 || ObjSize==4) {
2164 EVT ObjType = (ObjSize == 1 ? MVT::i8 :
2165 (ObjSize == 2 ? MVT::i16 : MVT::i32));
2166 Store = DAG.getTruncStore(Val.getValue(1), dl, Val, FIN,
2167 MachinePointerInfo(FuncArg, CurArgOffset),
2168 ObjType, false, false, 0);
2169 } else {
2170 // For sizes that don't fit a truncating store (3, 5, 6, 7),
2171 // store the whole register as-is to the parameter save area
2172 // slot. The address of the parameter was already calculated
2173 // above (InVals.push_back(FIN)) to be the right-justified
2174 // offset within the slot. For this store, we need a new
2175 // frame index that points at the beginning of the slot.
2176 int FI = MFI->CreateFixedObject(PtrByteSize, ArgOffset, true);
2177 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
2178 Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
2179 MachinePointerInfo(FuncArg, ArgOffset),
2180 false, false, 0);
2181 }
2182
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002183 MemOps.push_back(Store);
2184 ++GPR_idx;
2185 }
Bill Schmidt37900c52012-10-25 13:38:09 +00002186 // Whether we copied from a register or not, advance the offset
2187 // into the parameter save area by a full doubleword.
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002188 ArgOffset += PtrByteSize;
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002189 continue;
2190 }
Bill Schmidt37900c52012-10-25 13:38:09 +00002191
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002192 for (unsigned j = 0; j < ArgSize; j += PtrByteSize) {
2193 // Store whatever pieces of the object are in registers
2194 // to memory. ArgOffset will be the address of the beginning
2195 // of the object.
2196 if (GPR_idx != Num_GPR_Regs) {
2197 unsigned VReg;
2198 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
2199 int FI = MFI->CreateFixedObject(PtrByteSize, ArgOffset, true);
2200 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
2201 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Bill Schmidt37900c52012-10-25 13:38:09 +00002202 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002203 MachinePointerInfo(FuncArg, ArgOffset),
2204 false, false, 0);
2205 MemOps.push_back(Store);
2206 ++GPR_idx;
2207 ArgOffset += PtrByteSize;
2208 } else {
Bill Schmidt7a6cb152012-10-16 13:30:53 +00002209 ArgOffset += ArgSize - j;
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002210 break;
2211 }
2212 }
2213 continue;
2214 }
2215
2216 switch (ObjectVT.getSimpleVT().SimpleTy) {
2217 default: llvm_unreachable("Unhandled argument type!");
2218 case MVT::i32:
2219 case MVT::i64:
2220 if (GPR_idx != Num_GPR_Regs) {
2221 unsigned VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
2222 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i64);
2223
Bill Schmidt726c2372012-10-23 15:51:16 +00002224 if (ObjectVT == MVT::i32)
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002225 // PPC64 passes i8, i16, and i32 values in i64 registers. Promote
2226 // value to MVT::i64 and then truncate to the correct register size.
Bill Schmidt726c2372012-10-23 15:51:16 +00002227 ArgVal = extendArgForPPC64(Flags, ObjectVT, DAG, ArgVal, dl);
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002228
2229 ++GPR_idx;
2230 } else {
2231 needsLoad = true;
2232 ArgSize = PtrByteSize;
2233 }
2234 ArgOffset += 8;
2235 break;
2236
2237 case MVT::f32:
2238 case MVT::f64:
2239 // Every 8 bytes of argument space consumes one of the GPRs available for
2240 // argument passing.
2241 if (GPR_idx != Num_GPR_Regs) {
2242 ++GPR_idx;
2243 }
2244 if (FPR_idx != Num_FPR_Regs) {
2245 unsigned VReg;
2246
2247 if (ObjectVT == MVT::f32)
2248 VReg = MF.addLiveIn(FPR[FPR_idx], &PPC::F4RCRegClass);
2249 else
2250 VReg = MF.addLiveIn(FPR[FPR_idx], &PPC::F8RCRegClass);
2251
2252 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, ObjectVT);
2253 ++FPR_idx;
2254 } else {
2255 needsLoad = true;
Bill Schmidta867f372012-10-11 15:38:20 +00002256 ArgSize = PtrByteSize;
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002257 }
2258
2259 ArgOffset += 8;
2260 break;
2261 case MVT::v4f32:
2262 case MVT::v4i32:
2263 case MVT::v8i16:
2264 case MVT::v16i8:
2265 // Note that vector arguments in registers don't reserve stack space,
2266 // except in varargs functions.
2267 if (VR_idx != Num_VR_Regs) {
2268 unsigned VReg = MF.addLiveIn(VR[VR_idx], &PPC::VRRCRegClass);
2269 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, ObjectVT);
2270 if (isVarArg) {
2271 while ((ArgOffset % 16) != 0) {
2272 ArgOffset += PtrByteSize;
2273 if (GPR_idx != Num_GPR_Regs)
2274 GPR_idx++;
2275 }
2276 ArgOffset += 16;
2277 GPR_idx = std::min(GPR_idx+4, Num_GPR_Regs); // FIXME correct for ppc64?
2278 }
2279 ++VR_idx;
2280 } else {
2281 // Vectors are aligned.
2282 ArgOffset = ((ArgOffset+15)/16)*16;
2283 CurArgOffset = ArgOffset;
2284 ArgOffset += 16;
2285 needsLoad = true;
2286 }
2287 break;
2288 }
2289
2290 // We need to load the argument to a virtual register if we determined
2291 // above that we ran out of physical registers of the appropriate type.
2292 if (needsLoad) {
2293 int FI = MFI->CreateFixedObject(ObjSize,
2294 CurArgOffset + (ArgSize - ObjSize),
2295 isImmutable);
2296 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
2297 ArgVal = DAG.getLoad(ObjectVT, dl, Chain, FIN, MachinePointerInfo(),
2298 false, false, false, 0);
2299 }
2300
2301 InVals.push_back(ArgVal);
2302 }
2303
2304 // Set the size that is at least reserved in caller of this function. Tail
Bill Schmidt726c2372012-10-23 15:51:16 +00002305 // call optimized functions' reserved stack space needs to be aligned so that
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002306 // taking the difference between two stack areas will result in an aligned
2307 // stack.
Bill Schmidt726c2372012-10-23 15:51:16 +00002308 setMinReservedArea(MF, DAG, nAltivecParamsAtEnd, MinReservedArea, true);
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002309
2310 // If the function takes variable number of arguments, make a frame index for
2311 // the start of the first vararg value... for expansion of llvm.va_start.
2312 if (isVarArg) {
2313 int Depth = ArgOffset;
2314
2315 FuncInfo->setVarArgsFrameIndex(
Bill Schmidt726c2372012-10-23 15:51:16 +00002316 MFI->CreateFixedObject(PtrByteSize, Depth, true));
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002317 SDValue FIN = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), PtrVT);
2318
2319 // If this function is vararg, store any remaining integer argument regs
2320 // to their spots on the stack so that they may be loaded by deferencing the
2321 // result of va_next.
2322 for (; GPR_idx != Num_GPR_Regs; ++GPR_idx) {
2323 unsigned VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
2324 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
2325 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
2326 MachinePointerInfo(), false, false, 0);
2327 MemOps.push_back(Store);
2328 // Increment the address by four for the next argument to store
Bill Schmidt726c2372012-10-23 15:51:16 +00002329 SDValue PtrOff = DAG.getConstant(PtrByteSize, PtrVT);
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002330 FIN = DAG.getNode(ISD::ADD, dl, PtrOff.getValueType(), FIN, PtrOff);
2331 }
2332 }
2333
2334 if (!MemOps.empty())
2335 Chain = DAG.getNode(ISD::TokenFactor, dl,
2336 MVT::Other, &MemOps[0], MemOps.size());
2337
2338 return Chain;
2339}
2340
2341SDValue
2342PPCTargetLowering::LowerFormalArguments_Darwin(
Dan Gohman98ca4f22009-08-05 01:29:28 +00002343 SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002344 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002345 const SmallVectorImpl<ISD::InputArg>
2346 &Ins,
2347 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00002348 SmallVectorImpl<SDValue> &InVals) const {
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002349 // TODO: add description of PPC stack frame format, or at least some docs.
2350 //
2351 MachineFunction &MF = DAG.getMachineFunction();
2352 MachineFrameInfo *MFI = MF.getFrameInfo();
Dan Gohman1e93df62010-04-17 14:41:14 +00002353 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
Scott Michelfdc40a02009-02-17 22:15:04 +00002354
Owen Andersone50ed302009-08-10 22:56:29 +00002355 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson825b72b2009-08-11 20:47:22 +00002356 bool isPPC64 = PtrVT == MVT::i64;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002357 // Potential tail calls could cause overwriting of argument stack slots.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002358 bool isImmutable = !(getTargetMachine().Options.GuaranteedTailCallOpt &&
2359 (CallConv == CallingConv::Fast));
Jim Laskeye9bd7b22006-11-28 14:53:52 +00002360 unsigned PtrByteSize = isPPC64 ? 8 : 4;
Jim Laskey2f616bf2006-11-16 22:43:37 +00002361
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002362 unsigned ArgOffset = PPCFrameLowering::getLinkageSize(isPPC64, true);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002363 // Area that is at least reserved in caller of this function.
2364 unsigned MinReservedArea = ArgOffset;
2365
Craig Topperb78ca422012-03-11 07:16:55 +00002366 static const uint16_t GPR_32[] = { // 32-bit registers.
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002367 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
2368 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
2369 };
Craig Topperb78ca422012-03-11 07:16:55 +00002370 static const uint16_t GPR_64[] = { // 64-bit registers.
Chris Lattnerc91a4752006-06-26 22:48:35 +00002371 PPC::X3, PPC::X4, PPC::X5, PPC::X6,
2372 PPC::X7, PPC::X8, PPC::X9, PPC::X10,
2373 };
Scott Michelfdc40a02009-02-17 22:15:04 +00002374
Craig Topperb78ca422012-03-11 07:16:55 +00002375 static const uint16_t *FPR = GetFPR();
Scott Michelfdc40a02009-02-17 22:15:04 +00002376
Craig Topperb78ca422012-03-11 07:16:55 +00002377 static const uint16_t VR[] = {
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002378 PPC::V2, PPC::V3, PPC::V4, PPC::V5, PPC::V6, PPC::V7, PPC::V8,
2379 PPC::V9, PPC::V10, PPC::V11, PPC::V12, PPC::V13
2380 };
Chris Lattnerc91a4752006-06-26 22:48:35 +00002381
Owen Anderson718cb662007-09-07 04:06:50 +00002382 const unsigned Num_GPR_Regs = array_lengthof(GPR_32);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002383 const unsigned Num_FPR_Regs = 13;
Owen Anderson718cb662007-09-07 04:06:50 +00002384 const unsigned Num_VR_Regs = array_lengthof( VR);
Jim Laskey2f616bf2006-11-16 22:43:37 +00002385
2386 unsigned GPR_idx = 0, FPR_idx = 0, VR_idx = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +00002387
Craig Topperb78ca422012-03-11 07:16:55 +00002388 const uint16_t *GPR = isPPC64 ? GPR_64 : GPR_32;
Scott Michelfdc40a02009-02-17 22:15:04 +00002389
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002390 // In 32-bit non-varargs functions, the stack space for vectors is after the
2391 // stack space for non-vectors. We do not use this space unless we have
2392 // too many vectors to fit in registers, something that only occurs in
Scott Michelfdc40a02009-02-17 22:15:04 +00002393 // constructed examples:), but we have to walk the arglist to figure
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002394 // that out...for the pathological case, compute VecArgOffset as the
2395 // start of the vector parameter area. Computing VecArgOffset is the
2396 // entire point of the following loop.
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002397 unsigned VecArgOffset = ArgOffset;
2398 if (!isVarArg && !isPPC64) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00002399 for (unsigned ArgNo = 0, e = Ins.size(); ArgNo != e;
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002400 ++ArgNo) {
Owen Andersone50ed302009-08-10 22:56:29 +00002401 EVT ObjectVT = Ins[ArgNo].VT;
Dan Gohman98ca4f22009-08-05 01:29:28 +00002402 ISD::ArgFlagsTy Flags = Ins[ArgNo].Flags;
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002403
Duncan Sands276dcbd2008-03-21 09:14:45 +00002404 if (Flags.isByVal()) {
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002405 // ObjSize is the true size, ArgSize rounded up to multiple of regs.
Benjamin Kramer263109d2012-01-20 14:42:32 +00002406 unsigned ObjSize = Flags.getByValSize();
Scott Michelfdc40a02009-02-17 22:15:04 +00002407 unsigned ArgSize =
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002408 ((ObjSize + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
2409 VecArgOffset += ArgSize;
2410 continue;
2411 }
2412
Owen Anderson825b72b2009-08-11 20:47:22 +00002413 switch(ObjectVT.getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002414 default: llvm_unreachable("Unhandled argument type!");
Owen Anderson825b72b2009-08-11 20:47:22 +00002415 case MVT::i32:
2416 case MVT::f32:
Bill Schmidt419f3762012-09-19 15:42:13 +00002417 VecArgOffset += 4;
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002418 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00002419 case MVT::i64: // PPC64
2420 case MVT::f64:
Bill Schmidt419f3762012-09-19 15:42:13 +00002421 // FIXME: We are guaranteed to be !isPPC64 at this point.
2422 // Does MVT::i64 apply?
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002423 VecArgOffset += 8;
2424 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00002425 case MVT::v4f32:
2426 case MVT::v4i32:
2427 case MVT::v8i16:
2428 case MVT::v16i8:
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002429 // Nothing to do, we're only looking at Nonvector args here.
2430 break;
2431 }
2432 }
2433 }
2434 // We've found where the vector parameter area in memory is. Skip the
2435 // first 12 parameters; these don't use that memory.
2436 VecArgOffset = ((VecArgOffset+15)/16)*16;
2437 VecArgOffset += 12*16;
2438
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002439 // Add DAG nodes to load the arguments or copy them out of registers. On
Jim Laskey2f616bf2006-11-16 22:43:37 +00002440 // entry to a function on PPC, the arguments start after the linkage area,
2441 // although the first ones are often in registers.
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00002442
Dan Gohman475871a2008-07-27 21:46:04 +00002443 SmallVector<SDValue, 8> MemOps;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002444 unsigned nAltivecParamsAtEnd = 0;
Roman Divacky5236ab32012-09-24 20:47:19 +00002445 Function::const_arg_iterator FuncArg = MF.getFunction()->arg_begin();
2446 for (unsigned ArgNo = 0, e = Ins.size(); ArgNo != e; ++ArgNo, ++FuncArg) {
Dan Gohman475871a2008-07-27 21:46:04 +00002447 SDValue ArgVal;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002448 bool needsLoad = false;
Owen Andersone50ed302009-08-10 22:56:29 +00002449 EVT ObjectVT = Ins[ArgNo].VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00002450 unsigned ObjSize = ObjectVT.getSizeInBits()/8;
Jim Laskey619965d2006-11-29 13:37:09 +00002451 unsigned ArgSize = ObjSize;
Dan Gohman98ca4f22009-08-05 01:29:28 +00002452 ISD::ArgFlagsTy Flags = Ins[ArgNo].Flags;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002453
Chris Lattnerbe4849a2006-05-16 18:51:52 +00002454 unsigned CurArgOffset = ArgOffset;
Dale Johannesen8419dd62008-03-07 20:27:40 +00002455
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002456 // Varargs or 64 bit Altivec parameters are padded to a 16 byte boundary.
Owen Anderson825b72b2009-08-11 20:47:22 +00002457 if (ObjectVT==MVT::v4f32 || ObjectVT==MVT::v4i32 ||
2458 ObjectVT==MVT::v8i16 || ObjectVT==MVT::v16i8) {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002459 if (isVarArg || isPPC64) {
2460 MinReservedArea = ((MinReservedArea+15)/16)*16;
Dan Gohman98ca4f22009-08-05 01:29:28 +00002461 MinReservedArea += CalculateStackSlotSize(ObjectVT,
Dan Gohman095cc292008-09-13 01:54:27 +00002462 Flags,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002463 PtrByteSize);
2464 } else nAltivecParamsAtEnd++;
2465 } else
2466 // Calculate min reserved area.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002467 MinReservedArea += CalculateStackSlotSize(Ins[ArgNo].VT,
Dan Gohman095cc292008-09-13 01:54:27 +00002468 Flags,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002469 PtrByteSize);
2470
Dale Johannesen8419dd62008-03-07 20:27:40 +00002471 // FIXME the codegen can be much improved in some cases.
2472 // We do not have to keep everything in memory.
Duncan Sands276dcbd2008-03-21 09:14:45 +00002473 if (Flags.isByVal()) {
Dale Johannesen8419dd62008-03-07 20:27:40 +00002474 // ObjSize is the true size, ArgSize rounded up to multiple of registers.
Duncan Sands276dcbd2008-03-21 09:14:45 +00002475 ObjSize = Flags.getByValSize();
Dale Johannesen8419dd62008-03-07 20:27:40 +00002476 ArgSize = ((ObjSize + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002477 // Objects of size 1 and 2 are right justified, everything else is
2478 // left justified. This means the memory address is adjusted forwards.
Dale Johannesen7f96f392008-03-08 01:41:42 +00002479 if (ObjSize==1 || ObjSize==2) {
2480 CurArgOffset = CurArgOffset + (4 - ObjSize);
2481 }
Dale Johannesen8419dd62008-03-07 20:27:40 +00002482 // The value of the object is its address.
Evan Chenged2ae132010-07-03 00:40:23 +00002483 int FI = MFI->CreateFixedObject(ObjSize, CurArgOffset, true);
Dan Gohman475871a2008-07-27 21:46:04 +00002484 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002485 InVals.push_back(FIN);
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002486 if (ObjSize==1 || ObjSize==2) {
Dale Johannesen7f96f392008-03-08 01:41:42 +00002487 if (GPR_idx != Num_GPR_Regs) {
Roman Divacky951cd022011-06-17 15:21:10 +00002488 unsigned VReg;
2489 if (isPPC64)
2490 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
2491 else
2492 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::GPRCRegClass);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002493 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Bill Schmidt726c2372012-10-23 15:51:16 +00002494 EVT ObjType = ObjSize == 1 ? MVT::i8 : MVT::i16;
Scott Michelfdc40a02009-02-17 22:15:04 +00002495 SDValue Store = DAG.getTruncStore(Val.getValue(1), dl, Val, FIN,
Roman Divacky5236ab32012-09-24 20:47:19 +00002496 MachinePointerInfo(FuncArg,
2497 CurArgOffset),
Bill Schmidt419f3762012-09-19 15:42:13 +00002498 ObjType, false, false, 0);
Dale Johannesen7f96f392008-03-08 01:41:42 +00002499 MemOps.push_back(Store);
2500 ++GPR_idx;
Dale Johannesen7f96f392008-03-08 01:41:42 +00002501 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002502
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002503 ArgOffset += PtrByteSize;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002504
Dale Johannesen7f96f392008-03-08 01:41:42 +00002505 continue;
2506 }
Dale Johannesen8419dd62008-03-07 20:27:40 +00002507 for (unsigned j = 0; j < ArgSize; j += PtrByteSize) {
2508 // Store whatever pieces of the object are in registers
Bill Schmidt419f3762012-09-19 15:42:13 +00002509 // to memory. ArgOffset will be the address of the beginning
2510 // of the object.
Dale Johannesen8419dd62008-03-07 20:27:40 +00002511 if (GPR_idx != Num_GPR_Regs) {
Roman Divacky951cd022011-06-17 15:21:10 +00002512 unsigned VReg;
2513 if (isPPC64)
2514 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
2515 else
2516 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::GPRCRegClass);
Evan Chenged2ae132010-07-03 00:40:23 +00002517 int FI = MFI->CreateFixedObject(PtrByteSize, ArgOffset, true);
Dan Gohman475871a2008-07-27 21:46:04 +00002518 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002519 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002520 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
Roman Divacky5236ab32012-09-24 20:47:19 +00002521 MachinePointerInfo(FuncArg, ArgOffset),
David Greene534502d12010-02-15 16:56:53 +00002522 false, false, 0);
Dale Johannesen8419dd62008-03-07 20:27:40 +00002523 MemOps.push_back(Store);
2524 ++GPR_idx;
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002525 ArgOffset += PtrByteSize;
Dale Johannesen8419dd62008-03-07 20:27:40 +00002526 } else {
2527 ArgOffset += ArgSize - (ArgOffset-CurArgOffset);
2528 break;
2529 }
2530 }
2531 continue;
2532 }
2533
Owen Anderson825b72b2009-08-11 20:47:22 +00002534 switch (ObjectVT.getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002535 default: llvm_unreachable("Unhandled argument type!");
Owen Anderson825b72b2009-08-11 20:47:22 +00002536 case MVT::i32:
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002537 if (!isPPC64) {
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002538 if (GPR_idx != Num_GPR_Regs) {
Devang Patel68e6bee2011-02-21 23:21:26 +00002539 unsigned VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::GPRCRegClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00002540 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i32);
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002541 ++GPR_idx;
2542 } else {
2543 needsLoad = true;
2544 ArgSize = PtrByteSize;
2545 }
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002546 // All int arguments reserve stack space in the Darwin ABI.
2547 ArgOffset += PtrByteSize;
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002548 break;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002549 }
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002550 // FALLTHROUGH
Owen Anderson825b72b2009-08-11 20:47:22 +00002551 case MVT::i64: // PPC64
Chris Lattnerc91a4752006-06-26 22:48:35 +00002552 if (GPR_idx != Num_GPR_Regs) {
Devang Patel68e6bee2011-02-21 23:21:26 +00002553 unsigned VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00002554 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i64);
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002555
Bill Schmidt726c2372012-10-23 15:51:16 +00002556 if (ObjectVT == MVT::i32)
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002557 // PPC64 passes i8, i16, and i32 values in i64 registers. Promote
Owen Anderson825b72b2009-08-11 20:47:22 +00002558 // value to MVT::i64 and then truncate to the correct register size.
Bill Schmidt726c2372012-10-23 15:51:16 +00002559 ArgVal = extendArgForPPC64(Flags, ObjectVT, DAG, ArgVal, dl);
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002560
Chris Lattnerc91a4752006-06-26 22:48:35 +00002561 ++GPR_idx;
2562 } else {
2563 needsLoad = true;
Evan Cheng982a0592008-07-24 08:17:07 +00002564 ArgSize = PtrByteSize;
Chris Lattnerc91a4752006-06-26 22:48:35 +00002565 }
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002566 // All int arguments reserve stack space in the Darwin ABI.
2567 ArgOffset += 8;
Chris Lattnerc91a4752006-06-26 22:48:35 +00002568 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00002569
Owen Anderson825b72b2009-08-11 20:47:22 +00002570 case MVT::f32:
2571 case MVT::f64:
Chris Lattnerbe4849a2006-05-16 18:51:52 +00002572 // Every 4 bytes of argument space consumes one of the GPRs available for
2573 // argument passing.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002574 if (GPR_idx != Num_GPR_Regs) {
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00002575 ++GPR_idx;
Chris Lattnerb1eb9872006-11-18 01:57:19 +00002576 if (ObjSize == 8 && GPR_idx != Num_GPR_Regs && !isPPC64)
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00002577 ++GPR_idx;
Chris Lattnerbe4849a2006-05-16 18:51:52 +00002578 }
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00002579 if (FPR_idx != Num_FPR_Regs) {
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002580 unsigned VReg;
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00002581
Owen Anderson825b72b2009-08-11 20:47:22 +00002582 if (ObjectVT == MVT::f32)
Devang Patel68e6bee2011-02-21 23:21:26 +00002583 VReg = MF.addLiveIn(FPR[FPR_idx], &PPC::F4RCRegClass);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002584 else
Devang Patel68e6bee2011-02-21 23:21:26 +00002585 VReg = MF.addLiveIn(FPR[FPR_idx], &PPC::F8RCRegClass);
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00002586
Dan Gohman98ca4f22009-08-05 01:29:28 +00002587 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, ObjectVT);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002588 ++FPR_idx;
2589 } else {
2590 needsLoad = true;
2591 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002592
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002593 // All FP arguments reserve stack space in the Darwin ABI.
2594 ArgOffset += isPPC64 ? 8 : ObjSize;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002595 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00002596 case MVT::v4f32:
2597 case MVT::v4i32:
2598 case MVT::v8i16:
2599 case MVT::v16i8:
Dale Johannesen75092de2008-03-12 00:22:17 +00002600 // Note that vector arguments in registers don't reserve stack space,
2601 // except in varargs functions.
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00002602 if (VR_idx != Num_VR_Regs) {
Devang Patel68e6bee2011-02-21 23:21:26 +00002603 unsigned VReg = MF.addLiveIn(VR[VR_idx], &PPC::VRRCRegClass);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002604 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, ObjectVT);
Dale Johannesen75092de2008-03-12 00:22:17 +00002605 if (isVarArg) {
2606 while ((ArgOffset % 16) != 0) {
2607 ArgOffset += PtrByteSize;
2608 if (GPR_idx != Num_GPR_Regs)
2609 GPR_idx++;
2610 }
2611 ArgOffset += 16;
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00002612 GPR_idx = std::min(GPR_idx+4, Num_GPR_Regs); // FIXME correct for ppc64?
Dale Johannesen75092de2008-03-12 00:22:17 +00002613 }
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002614 ++VR_idx;
2615 } else {
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002616 if (!isVarArg && !isPPC64) {
2617 // Vectors go after all the nonvectors.
2618 CurArgOffset = VecArgOffset;
2619 VecArgOffset += 16;
2620 } else {
2621 // Vectors are aligned.
2622 ArgOffset = ((ArgOffset+15)/16)*16;
2623 CurArgOffset = ArgOffset;
2624 ArgOffset += 16;
Dale Johannesen404d9902008-03-12 00:49:20 +00002625 }
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002626 needsLoad = true;
2627 }
2628 break;
2629 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002630
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002631 // We need to load the argument to a virtual register if we determined above
Chris Lattner9f72d1a2008-02-13 07:35:30 +00002632 // that we ran out of physical registers of the appropriate type.
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002633 if (needsLoad) {
Chris Lattner9f72d1a2008-02-13 07:35:30 +00002634 int FI = MFI->CreateFixedObject(ObjSize,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002635 CurArgOffset + (ArgSize - ObjSize),
Evan Chenged2ae132010-07-03 00:40:23 +00002636 isImmutable);
Dan Gohman475871a2008-07-27 21:46:04 +00002637 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002638 ArgVal = DAG.getLoad(ObjectVT, dl, Chain, FIN, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00002639 false, false, false, 0);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002640 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002641
Dan Gohman98ca4f22009-08-05 01:29:28 +00002642 InVals.push_back(ArgVal);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002643 }
Dale Johannesen8419dd62008-03-07 20:27:40 +00002644
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002645 // Set the size that is at least reserved in caller of this function. Tail
Bill Schmidt726c2372012-10-23 15:51:16 +00002646 // call optimized functions' reserved stack space needs to be aligned so that
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002647 // taking the difference between two stack areas will result in an aligned
2648 // stack.
Bill Schmidt726c2372012-10-23 15:51:16 +00002649 setMinReservedArea(MF, DAG, nAltivecParamsAtEnd, MinReservedArea, isPPC64);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002650
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002651 // If the function takes variable number of arguments, make a frame index for
2652 // the start of the first vararg value... for expansion of llvm.va_start.
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002653 if (isVarArg) {
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002654 int Depth = ArgOffset;
Scott Michelfdc40a02009-02-17 22:15:04 +00002655
Dan Gohman1e93df62010-04-17 14:41:14 +00002656 FuncInfo->setVarArgsFrameIndex(
2657 MFI->CreateFixedObject(PtrVT.getSizeInBits()/8,
Evan Chenged2ae132010-07-03 00:40:23 +00002658 Depth, true));
Dan Gohman1e93df62010-04-17 14:41:14 +00002659 SDValue FIN = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), PtrVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00002660
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002661 // If this function is vararg, store any remaining integer argument regs
2662 // to their spots on the stack so that they may be loaded by deferencing the
2663 // result of va_next.
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00002664 for (; GPR_idx != Num_GPR_Regs; ++GPR_idx) {
Chris Lattnerb1eb9872006-11-18 01:57:19 +00002665 unsigned VReg;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002666
Chris Lattnerb1eb9872006-11-18 01:57:19 +00002667 if (isPPC64)
Devang Patel68e6bee2011-02-21 23:21:26 +00002668 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
Chris Lattnerb1eb9872006-11-18 01:57:19 +00002669 else
Devang Patel68e6bee2011-02-21 23:21:26 +00002670 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::GPRCRegClass);
Chris Lattnerb1eb9872006-11-18 01:57:19 +00002671
Dan Gohman98ca4f22009-08-05 01:29:28 +00002672 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Chris Lattner6229d0a2010-09-21 18:41:36 +00002673 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
2674 MachinePointerInfo(), false, false, 0);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002675 MemOps.push_back(Store);
2676 // Increment the address by four for the next argument to store
Dan Gohman475871a2008-07-27 21:46:04 +00002677 SDValue PtrOff = DAG.getConstant(PtrVT.getSizeInBits()/8, PtrVT);
Dale Johannesen39355f92009-02-04 02:34:38 +00002678 FIN = DAG.getNode(ISD::ADD, dl, PtrOff.getValueType(), FIN, PtrOff);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002679 }
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002680 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002681
Dale Johannesen8419dd62008-03-07 20:27:40 +00002682 if (!MemOps.empty())
Dan Gohman98ca4f22009-08-05 01:29:28 +00002683 Chain = DAG.getNode(ISD::TokenFactor, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00002684 MVT::Other, &MemOps[0], MemOps.size());
Dale Johannesen8419dd62008-03-07 20:27:40 +00002685
Dan Gohman98ca4f22009-08-05 01:29:28 +00002686 return Chain;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002687}
2688
Bill Schmidt419f3762012-09-19 15:42:13 +00002689/// CalculateParameterAndLinkageAreaSize - Get the size of the parameter plus
2690/// linkage area for the Darwin ABI, or the 64-bit SVR4 ABI.
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002691static unsigned
2692CalculateParameterAndLinkageAreaSize(SelectionDAG &DAG,
2693 bool isPPC64,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002694 bool isVarArg,
2695 unsigned CC,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002696 const SmallVectorImpl<ISD::OutputArg>
2697 &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00002698 const SmallVectorImpl<SDValue> &OutVals,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002699 unsigned &nAltivecParamsAtEnd) {
2700 // Count how many bytes are to be pushed on the stack, including the linkage
2701 // area, and parameter passing area. We start with 24/48 bytes, which is
2702 // prereserved space for [SP][CR][LR][3 x unused].
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002703 unsigned NumBytes = PPCFrameLowering::getLinkageSize(isPPC64, true);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002704 unsigned NumOps = Outs.size();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002705 unsigned PtrByteSize = isPPC64 ? 8 : 4;
2706
2707 // Add up all the space actually used.
2708 // In 32-bit non-varargs calls, Altivec parameters all go at the end; usually
2709 // they all go in registers, but we must reserve stack space for them for
2710 // possible use by the caller. In varargs or 64-bit calls, parameters are
2711 // assigned stack space in order, with padding so Altivec parameters are
2712 // 16-byte aligned.
2713 nAltivecParamsAtEnd = 0;
2714 for (unsigned i = 0; i != NumOps; ++i) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00002715 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Dan Gohmanc9403652010-07-07 15:54:55 +00002716 EVT ArgVT = Outs[i].VT;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002717 // Varargs Altivec parameters are padded to a 16 byte boundary.
Owen Anderson825b72b2009-08-11 20:47:22 +00002718 if (ArgVT==MVT::v4f32 || ArgVT==MVT::v4i32 ||
2719 ArgVT==MVT::v8i16 || ArgVT==MVT::v16i8) {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002720 if (!isVarArg && !isPPC64) {
2721 // Non-varargs Altivec parameters go after all the non-Altivec
2722 // parameters; handle those later so we know how much padding we need.
2723 nAltivecParamsAtEnd++;
2724 continue;
2725 }
2726 // Varargs and 64-bit Altivec parameters are padded to 16 byte boundary.
2727 NumBytes = ((NumBytes+15)/16)*16;
2728 }
Dan Gohman98ca4f22009-08-05 01:29:28 +00002729 NumBytes += CalculateStackSlotSize(ArgVT, Flags, PtrByteSize);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002730 }
2731
2732 // Allow for Altivec parameters at the end, if needed.
2733 if (nAltivecParamsAtEnd) {
2734 NumBytes = ((NumBytes+15)/16)*16;
2735 NumBytes += 16*nAltivecParamsAtEnd;
2736 }
2737
2738 // The prolog code of the callee may store up to 8 GPR argument registers to
2739 // the stack, allowing va_start to index over them in memory if its varargs.
2740 // Because we cannot tell if this is needed on the caller side, we have to
2741 // conservatively assume that it is needed. As such, make sure we have at
2742 // least enough stack space for the caller to store the 8 GPRs.
2743 NumBytes = std::max(NumBytes,
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002744 PPCFrameLowering::getMinCallFrameSize(isPPC64, true));
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002745
2746 // Tail call needs the stack to be aligned.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002747 if (CC == CallingConv::Fast && DAG.getTarget().Options.GuaranteedTailCallOpt){
2748 unsigned TargetAlign = DAG.getMachineFunction().getTarget().
2749 getFrameLowering()->getStackAlignment();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002750 unsigned AlignMask = TargetAlign-1;
2751 NumBytes = (NumBytes + AlignMask) & ~AlignMask;
2752 }
2753
2754 return NumBytes;
2755}
2756
2757/// CalculateTailCallSPDiff - Get the amount the stack pointer has to be
Chris Lattner7a2bdde2011-04-15 05:18:47 +00002758/// adjusted to accommodate the arguments for the tailcall.
Dale Johannesenb60d5192009-11-24 01:09:07 +00002759static int CalculateTailCallSPDiff(SelectionDAG& DAG, bool isTailCall,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002760 unsigned ParamSize) {
2761
Dale Johannesenb60d5192009-11-24 01:09:07 +00002762 if (!isTailCall) return 0;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002763
2764 PPCFunctionInfo *FI = DAG.getMachineFunction().getInfo<PPCFunctionInfo>();
2765 unsigned CallerMinReservedArea = FI->getMinReservedArea();
2766 int SPDiff = (int)CallerMinReservedArea - (int)ParamSize;
2767 // Remember only if the new adjustement is bigger.
2768 if (SPDiff < FI->getTailCallSPDelta())
2769 FI->setTailCallSPDelta(SPDiff);
2770
2771 return SPDiff;
2772}
2773
Dan Gohman98ca4f22009-08-05 01:29:28 +00002774/// IsEligibleForTailCallOptimization - Check whether the call is eligible
2775/// for tail call optimization. Targets which want to do tail call
2776/// optimization should implement this function.
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002777bool
Dan Gohman98ca4f22009-08-05 01:29:28 +00002778PPCTargetLowering::IsEligibleForTailCallOptimization(SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002779 CallingConv::ID CalleeCC,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002780 bool isVarArg,
2781 const SmallVectorImpl<ISD::InputArg> &Ins,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002782 SelectionDAG& DAG) const {
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002783 if (!getTargetMachine().Options.GuaranteedTailCallOpt)
Evan Cheng6c2e8a92010-01-29 23:05:56 +00002784 return false;
2785
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002786 // Variable argument functions are not supported.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002787 if (isVarArg)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002788 return false;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002789
Dan Gohman98ca4f22009-08-05 01:29:28 +00002790 MachineFunction &MF = DAG.getMachineFunction();
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002791 CallingConv::ID CallerCC = MF.getFunction()->getCallingConv();
Dan Gohman98ca4f22009-08-05 01:29:28 +00002792 if (CalleeCC == CallingConv::Fast && CallerCC == CalleeCC) {
2793 // Functions containing by val parameters are not supported.
2794 for (unsigned i = 0; i != Ins.size(); i++) {
2795 ISD::ArgFlagsTy Flags = Ins[i].Flags;
2796 if (Flags.isByVal()) return false;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002797 }
Dan Gohman98ca4f22009-08-05 01:29:28 +00002798
2799 // Non PIC/GOT tail calls are supported.
2800 if (getTargetMachine().getRelocationModel() != Reloc::PIC_)
2801 return true;
2802
2803 // At the moment we can only do local tail calls (in same module, hidden
2804 // or protected) if we are generating PIC.
2805 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee))
2806 return G->getGlobal()->hasHiddenVisibility()
2807 || G->getGlobal()->hasProtectedVisibility();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002808 }
2809
2810 return false;
2811}
2812
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002813/// isCallCompatibleAddress - Return the immediate to use if the specified
2814/// 32-bit value is representable in the immediate field of a BxA instruction.
Dan Gohman475871a2008-07-27 21:46:04 +00002815static SDNode *isBLACompatibleAddress(SDValue Op, SelectionDAG &DAG) {
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002816 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op);
2817 if (!C) return 0;
Scott Michelfdc40a02009-02-17 22:15:04 +00002818
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002819 int Addr = C->getZExtValue();
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002820 if ((Addr & 3) != 0 || // Low 2 bits are implicitly zero.
Richard Smith1144af32012-08-24 23:29:28 +00002821 SignExtend32<26>(Addr) != Addr)
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002822 return 0; // Top 6 bits have to be sext of immediate.
Scott Michelfdc40a02009-02-17 22:15:04 +00002823
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002824 return DAG.getConstant((int)C->getZExtValue() >> 2,
Gabor Greifba36cb52008-08-28 21:40:38 +00002825 DAG.getTargetLoweringInfo().getPointerTy()).getNode();
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002826}
2827
Dan Gohman844731a2008-05-13 00:00:25 +00002828namespace {
2829
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002830struct TailCallArgumentInfo {
Dan Gohman475871a2008-07-27 21:46:04 +00002831 SDValue Arg;
2832 SDValue FrameIdxOp;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002833 int FrameIdx;
2834
2835 TailCallArgumentInfo() : FrameIdx(0) {}
2836};
2837
Dan Gohman844731a2008-05-13 00:00:25 +00002838}
2839
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002840/// StoreTailCallArgumentsToStackSlot - Stores arguments to their stack slot.
2841static void
2842StoreTailCallArgumentsToStackSlot(SelectionDAG &DAG,
Evan Chengff89dcb2009-10-18 18:16:27 +00002843 SDValue Chain,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002844 const SmallVector<TailCallArgumentInfo, 8> &TailCallArgs,
Dale Johannesen33c960f2009-02-04 20:06:27 +00002845 SmallVector<SDValue, 8> &MemOpChains,
2846 DebugLoc dl) {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002847 for (unsigned i = 0, e = TailCallArgs.size(); i != e; ++i) {
Dan Gohman475871a2008-07-27 21:46:04 +00002848 SDValue Arg = TailCallArgs[i].Arg;
2849 SDValue FIN = TailCallArgs[i].FrameIdxOp;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002850 int FI = TailCallArgs[i].FrameIdx;
2851 // Store relative to framepointer.
Dale Johannesen33c960f2009-02-04 20:06:27 +00002852 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, FIN,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002853 MachinePointerInfo::getFixedStack(FI),
2854 false, false, 0));
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002855 }
2856}
2857
2858/// EmitTailCallStoreFPAndRetAddr - Move the frame pointer and return address to
2859/// the appropriate stack slot for the tail call optimized function call.
Dan Gohman475871a2008-07-27 21:46:04 +00002860static SDValue EmitTailCallStoreFPAndRetAddr(SelectionDAG &DAG,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002861 MachineFunction &MF,
Dan Gohman475871a2008-07-27 21:46:04 +00002862 SDValue Chain,
2863 SDValue OldRetAddr,
2864 SDValue OldFP,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002865 int SPDiff,
2866 bool isPPC64,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002867 bool isDarwinABI,
Dale Johannesen33c960f2009-02-04 20:06:27 +00002868 DebugLoc dl) {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002869 if (SPDiff) {
2870 // Calculate the new stack slot for the return address.
2871 int SlotSize = isPPC64 ? 8 : 4;
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002872 int NewRetAddrLoc = SPDiff + PPCFrameLowering::getReturnSaveOffset(isPPC64,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002873 isDarwinABI);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002874 int NewRetAddr = MF.getFrameInfo()->CreateFixedObject(SlotSize,
Evan Chenged2ae132010-07-03 00:40:23 +00002875 NewRetAddrLoc, true);
Owen Anderson825b72b2009-08-11 20:47:22 +00002876 EVT VT = isPPC64 ? MVT::i64 : MVT::i32;
Dan Gohman475871a2008-07-27 21:46:04 +00002877 SDValue NewRetAddrFrIdx = DAG.getFrameIndex(NewRetAddr, VT);
Dale Johannesen33c960f2009-02-04 20:06:27 +00002878 Chain = DAG.getStore(Chain, dl, OldRetAddr, NewRetAddrFrIdx,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002879 MachinePointerInfo::getFixedStack(NewRetAddr),
David Greene534502d12010-02-15 16:56:53 +00002880 false, false, 0);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002881
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00002882 // When using the 32/64-bit SVR4 ABI there is no need to move the FP stack
2883 // slot as the FP is never overwritten.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002884 if (isDarwinABI) {
Tilmann Schellerffd02002009-07-03 06:45:56 +00002885 int NewFPLoc =
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002886 SPDiff + PPCFrameLowering::getFramePointerSaveOffset(isPPC64, isDarwinABI);
David Greene3f2bf852009-11-12 20:49:22 +00002887 int NewFPIdx = MF.getFrameInfo()->CreateFixedObject(SlotSize, NewFPLoc,
Evan Chenged2ae132010-07-03 00:40:23 +00002888 true);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002889 SDValue NewFramePtrIdx = DAG.getFrameIndex(NewFPIdx, VT);
2890 Chain = DAG.getStore(Chain, dl, OldFP, NewFramePtrIdx,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002891 MachinePointerInfo::getFixedStack(NewFPIdx),
David Greene534502d12010-02-15 16:56:53 +00002892 false, false, 0);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002893 }
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002894 }
2895 return Chain;
2896}
2897
2898/// CalculateTailCallArgDest - Remember Argument for later processing. Calculate
2899/// the position of the argument.
2900static void
2901CalculateTailCallArgDest(SelectionDAG &DAG, MachineFunction &MF, bool isPPC64,
Dan Gohman475871a2008-07-27 21:46:04 +00002902 SDValue Arg, int SPDiff, unsigned ArgOffset,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002903 SmallVector<TailCallArgumentInfo, 8>& TailCallArguments) {
2904 int Offset = ArgOffset + SPDiff;
Duncan Sands83ec4b62008-06-06 12:08:01 +00002905 uint32_t OpSize = (Arg.getValueType().getSizeInBits()+7)/8;
Evan Chenged2ae132010-07-03 00:40:23 +00002906 int FI = MF.getFrameInfo()->CreateFixedObject(OpSize, Offset, true);
Owen Anderson825b72b2009-08-11 20:47:22 +00002907 EVT VT = isPPC64 ? MVT::i64 : MVT::i32;
Dan Gohman475871a2008-07-27 21:46:04 +00002908 SDValue FIN = DAG.getFrameIndex(FI, VT);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002909 TailCallArgumentInfo Info;
2910 Info.Arg = Arg;
2911 Info.FrameIdxOp = FIN;
2912 Info.FrameIdx = FI;
2913 TailCallArguments.push_back(Info);
2914}
2915
2916/// EmitTCFPAndRetAddrLoad - Emit load from frame pointer and return address
2917/// stack slot. Returns the chain as result and the loaded frame pointers in
2918/// LROpOut/FPOpout. Used when tail calling.
Dan Gohman475871a2008-07-27 21:46:04 +00002919SDValue PPCTargetLowering::EmitTailCallLoadFPAndRetAddr(SelectionDAG & DAG,
Dale Johannesen33c960f2009-02-04 20:06:27 +00002920 int SPDiff,
2921 SDValue Chain,
2922 SDValue &LROpOut,
2923 SDValue &FPOpOut,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002924 bool isDarwinABI,
Dan Gohmand858e902010-04-17 15:26:15 +00002925 DebugLoc dl) const {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002926 if (SPDiff) {
2927 // Load the LR and FP stack slot for later adjusting.
Owen Anderson825b72b2009-08-11 20:47:22 +00002928 EVT VT = PPCSubTarget.isPPC64() ? MVT::i64 : MVT::i32;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002929 LROpOut = getReturnAddrFrameIndex(DAG);
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002930 LROpOut = DAG.getLoad(VT, dl, Chain, LROpOut, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00002931 false, false, false, 0);
Gabor Greifba36cb52008-08-28 21:40:38 +00002932 Chain = SDValue(LROpOut.getNode(), 1);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002933
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00002934 // When using the 32/64-bit SVR4 ABI there is no need to load the FP stack
2935 // slot as the FP is never overwritten.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002936 if (isDarwinABI) {
Tilmann Schellerffd02002009-07-03 06:45:56 +00002937 FPOpOut = getFramePointerFrameIndex(DAG);
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002938 FPOpOut = DAG.getLoad(VT, dl, Chain, FPOpOut, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00002939 false, false, false, 0);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002940 Chain = SDValue(FPOpOut.getNode(), 1);
2941 }
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002942 }
2943 return Chain;
2944}
2945
Dale Johannesen5b3b6952008-03-04 23:17:14 +00002946/// CreateCopyOfByValArgument - Make a copy of an aggregate at address specified
Scott Michelfdc40a02009-02-17 22:15:04 +00002947/// by "Src" to address "Dst" of size "Size". Alignment information is
Dale Johannesen5b3b6952008-03-04 23:17:14 +00002948/// specified by the specific parameter attribute. The copy will be passed as
2949/// a byval function parameter.
2950/// Sometimes what we are copying is the end of a larger object, the part that
2951/// does not fit in registers.
Scott Michelfdc40a02009-02-17 22:15:04 +00002952static SDValue
Dan Gohman475871a2008-07-27 21:46:04 +00002953CreateCopyOfByValArgument(SDValue Src, SDValue Dst, SDValue Chain,
Duncan Sands276dcbd2008-03-21 09:14:45 +00002954 ISD::ArgFlagsTy Flags, SelectionDAG &DAG,
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00002955 DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002956 SDValue SizeNode = DAG.getConstant(Flags.getByValSize(), MVT::i32);
Dale Johannesen8ad9b432009-02-04 01:17:06 +00002957 return DAG.getMemcpy(Chain, dl, Dst, Src, SizeNode, Flags.getByValAlign(),
Chris Lattnere72f2022010-09-21 05:40:29 +00002958 false, false, MachinePointerInfo(0),
2959 MachinePointerInfo(0));
Dale Johannesen5b3b6952008-03-04 23:17:14 +00002960}
Chris Lattner9f0bc652007-02-25 05:34:32 +00002961
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002962/// LowerMemOpCallTo - Store the argument to the stack or remember it in case of
2963/// tail calls.
2964static void
Dan Gohman475871a2008-07-27 21:46:04 +00002965LowerMemOpCallTo(SelectionDAG &DAG, MachineFunction &MF, SDValue Chain,
2966 SDValue Arg, SDValue PtrOff, int SPDiff,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002967 unsigned ArgOffset, bool isPPC64, bool isTailCall,
Dan Gohman475871a2008-07-27 21:46:04 +00002968 bool isVector, SmallVector<SDValue, 8> &MemOpChains,
Chris Lattner6229d0a2010-09-21 18:41:36 +00002969 SmallVector<TailCallArgumentInfo, 8> &TailCallArguments,
Dale Johannesen33c960f2009-02-04 20:06:27 +00002970 DebugLoc dl) {
Owen Andersone50ed302009-08-10 22:56:29 +00002971 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002972 if (!isTailCall) {
2973 if (isVector) {
Dan Gohman475871a2008-07-27 21:46:04 +00002974 SDValue StackPtr;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002975 if (isPPC64)
Owen Anderson825b72b2009-08-11 20:47:22 +00002976 StackPtr = DAG.getRegister(PPC::X1, MVT::i64);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002977 else
Owen Anderson825b72b2009-08-11 20:47:22 +00002978 StackPtr = DAG.getRegister(PPC::R1, MVT::i32);
Dale Johannesen33c960f2009-02-04 20:06:27 +00002979 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002980 DAG.getConstant(ArgOffset, PtrVT));
2981 }
Chris Lattner6229d0a2010-09-21 18:41:36 +00002982 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, PtrOff,
2983 MachinePointerInfo(), false, false, 0));
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002984 // Calculate and remember argument location.
2985 } else CalculateTailCallArgDest(DAG, MF, isPPC64, Arg, SPDiff, ArgOffset,
2986 TailCallArguments);
2987}
2988
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002989static
2990void PrepareTailCall(SelectionDAG &DAG, SDValue &InFlag, SDValue &Chain,
2991 DebugLoc dl, bool isPPC64, int SPDiff, unsigned NumBytes,
2992 SDValue LROp, SDValue FPOp, bool isDarwinABI,
2993 SmallVector<TailCallArgumentInfo, 8> &TailCallArguments) {
2994 MachineFunction &MF = DAG.getMachineFunction();
2995
2996 // Emit a sequence of copyto/copyfrom virtual registers for arguments that
2997 // might overwrite each other in case of tail call optimization.
2998 SmallVector<SDValue, 8> MemOpChains2;
Chris Lattner7a2bdde2011-04-15 05:18:47 +00002999 // Do not flag preceding copytoreg stuff together with the following stuff.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003000 InFlag = SDValue();
3001 StoreTailCallArgumentsToStackSlot(DAG, Chain, TailCallArguments,
3002 MemOpChains2, dl);
3003 if (!MemOpChains2.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00003004 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003005 &MemOpChains2[0], MemOpChains2.size());
3006
3007 // Store the return address to the appropriate stack slot.
3008 Chain = EmitTailCallStoreFPAndRetAddr(DAG, MF, Chain, LROp, FPOp, SPDiff,
3009 isPPC64, isDarwinABI, dl);
3010
3011 // Emit callseq_end just before tailcall node.
3012 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
3013 DAG.getIntPtrConstant(0, true), InFlag);
3014 InFlag = Chain.getValue(1);
3015}
3016
3017static
3018unsigned PrepareCall(SelectionDAG &DAG, SDValue &Callee, SDValue &InFlag,
3019 SDValue &Chain, DebugLoc dl, int SPDiff, bool isTailCall,
3020 SmallVector<std::pair<unsigned, SDValue>, 8> &RegsToPass,
Owen Andersone50ed302009-08-10 22:56:29 +00003021 SmallVector<SDValue, 8> &Ops, std::vector<EVT> &NodeTys,
Chris Lattnerb9082582010-11-14 23:42:06 +00003022 const PPCSubtarget &PPCSubTarget) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003023
Chris Lattnerb9082582010-11-14 23:42:06 +00003024 bool isPPC64 = PPCSubTarget.isPPC64();
3025 bool isSVR4ABI = PPCSubTarget.isSVR4ABI();
3026
Owen Andersone50ed302009-08-10 22:56:29 +00003027 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson825b72b2009-08-11 20:47:22 +00003028 NodeTys.push_back(MVT::Other); // Returns a chain
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00003029 NodeTys.push_back(MVT::Glue); // Returns a flag for retval copy to use.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003030
3031 unsigned CallOpc = isSVR4ABI ? PPCISD::CALL_SVR4 : PPCISD::CALL_Darwin;
3032
Torok Edwin0e3a1a82010-08-04 20:47:44 +00003033 bool needIndirectCall = true;
3034 if (SDNode *Dest = isBLACompatibleAddress(Callee, DAG)) {
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003035 // If this is an absolute destination address, use the munged value.
3036 Callee = SDValue(Dest, 0);
Torok Edwin0e3a1a82010-08-04 20:47:44 +00003037 needIndirectCall = false;
3038 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003039
Chris Lattnerb9082582010-11-14 23:42:06 +00003040 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
3041 // XXX Work around for http://llvm.org/bugs/show_bug.cgi?id=5201
3042 // Use indirect calls for ALL functions calls in JIT mode, since the
3043 // far-call stubs may be outside relocation limits for a BL instruction.
3044 if (!DAG.getTarget().getSubtarget<PPCSubtarget>().isJITCodeModel()) {
3045 unsigned OpFlags = 0;
3046 if (DAG.getTarget().getRelocationModel() != Reloc::Static &&
Roman Divackyd5601cc2011-07-24 08:22:56 +00003047 (PPCSubTarget.getTargetTriple().isMacOSX() &&
Daniel Dunbar558692f2011-04-20 00:14:25 +00003048 PPCSubTarget.getTargetTriple().isMacOSXVersionLT(10, 5)) &&
Chris Lattnerb9082582010-11-14 23:42:06 +00003049 (G->getGlobal()->isDeclaration() ||
3050 G->getGlobal()->isWeakForLinker())) {
3051 // PC-relative references to external symbols should go through $stub,
3052 // unless we're building with the leopard linker or later, which
3053 // automatically synthesizes these stubs.
3054 OpFlags = PPCII::MO_DARWIN_STUB;
3055 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003056
Chris Lattnerb9082582010-11-14 23:42:06 +00003057 // If the callee is a GlobalAddress/ExternalSymbol node (quite common,
3058 // every direct call is) turn it into a TargetGlobalAddress /
3059 // TargetExternalSymbol node so that legalize doesn't hack it.
Torok Edwin0e3a1a82010-08-04 20:47:44 +00003060 Callee = DAG.getTargetGlobalAddress(G->getGlobal(), dl,
Chris Lattnerb9082582010-11-14 23:42:06 +00003061 Callee.getValueType(),
3062 0, OpFlags);
Torok Edwin0e3a1a82010-08-04 20:47:44 +00003063 needIndirectCall = false;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003064 }
Torok Edwin0e3a1a82010-08-04 20:47:44 +00003065 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003066
Torok Edwin0e3a1a82010-08-04 20:47:44 +00003067 if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Chris Lattnerb9082582010-11-14 23:42:06 +00003068 unsigned char OpFlags = 0;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003069
Chris Lattnerb9082582010-11-14 23:42:06 +00003070 if (DAG.getTarget().getRelocationModel() != Reloc::Static &&
Roman Divackyd5601cc2011-07-24 08:22:56 +00003071 (PPCSubTarget.getTargetTriple().isMacOSX() &&
Daniel Dunbar558692f2011-04-20 00:14:25 +00003072 PPCSubTarget.getTargetTriple().isMacOSXVersionLT(10, 5))) {
Chris Lattnerb9082582010-11-14 23:42:06 +00003073 // PC-relative references to external symbols should go through $stub,
3074 // unless we're building with the leopard linker or later, which
3075 // automatically synthesizes these stubs.
3076 OpFlags = PPCII::MO_DARWIN_STUB;
3077 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003078
Chris Lattnerb9082582010-11-14 23:42:06 +00003079 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), Callee.getValueType(),
3080 OpFlags);
3081 needIndirectCall = false;
Torok Edwin0e3a1a82010-08-04 20:47:44 +00003082 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003083
Torok Edwin0e3a1a82010-08-04 20:47:44 +00003084 if (needIndirectCall) {
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003085 // Otherwise, this is an indirect call. We have to use a MTCTR/BCTRL pair
3086 // to do the call, we can't use PPCISD::CALL.
3087 SDValue MTCTROps[] = {Chain, Callee, InFlag};
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00003088
3089 if (isSVR4ABI && isPPC64) {
3090 // Function pointers in the 64-bit SVR4 ABI do not point to the function
3091 // entry point, but to the function descriptor (the function entry point
3092 // address is part of the function descriptor though).
3093 // The function descriptor is a three doubleword structure with the
3094 // following fields: function entry point, TOC base address and
3095 // environment pointer.
3096 // Thus for a call through a function pointer, the following actions need
3097 // to be performed:
3098 // 1. Save the TOC of the caller in the TOC save area of its stack
Bill Schmidt726c2372012-10-23 15:51:16 +00003099 // frame (this is done in LowerCall_Darwin() or LowerCall_64SVR4()).
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00003100 // 2. Load the address of the function entry point from the function
3101 // descriptor.
3102 // 3. Load the TOC of the callee from the function descriptor into r2.
3103 // 4. Load the environment pointer from the function descriptor into
3104 // r11.
3105 // 5. Branch to the function entry point address.
3106 // 6. On return of the callee, the TOC of the caller needs to be
3107 // restored (this is done in FinishCall()).
3108 //
3109 // All those operations are flagged together to ensure that no other
3110 // operations can be scheduled in between. E.g. without flagging the
3111 // operations together, a TOC access in the caller could be scheduled
3112 // between the load of the callee TOC and the branch to the callee, which
3113 // results in the TOC access going through the TOC of the callee instead
3114 // of going through the TOC of the caller, which leads to incorrect code.
3115
3116 // Load the address of the function entry point from the function
3117 // descriptor.
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00003118 SDVTList VTs = DAG.getVTList(MVT::i64, MVT::Other, MVT::Glue);
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00003119 SDValue LoadFuncPtr = DAG.getNode(PPCISD::LOAD, dl, VTs, MTCTROps,
3120 InFlag.getNode() ? 3 : 2);
3121 Chain = LoadFuncPtr.getValue(1);
3122 InFlag = LoadFuncPtr.getValue(2);
3123
3124 // Load environment pointer into r11.
3125 // Offset of the environment pointer within the function descriptor.
3126 SDValue PtrOff = DAG.getIntPtrConstant(16);
3127
3128 SDValue AddPtr = DAG.getNode(ISD::ADD, dl, MVT::i64, Callee, PtrOff);
3129 SDValue LoadEnvPtr = DAG.getNode(PPCISD::LOAD, dl, VTs, Chain, AddPtr,
3130 InFlag);
3131 Chain = LoadEnvPtr.getValue(1);
3132 InFlag = LoadEnvPtr.getValue(2);
3133
3134 SDValue EnvVal = DAG.getCopyToReg(Chain, dl, PPC::X11, LoadEnvPtr,
3135 InFlag);
3136 Chain = EnvVal.getValue(0);
3137 InFlag = EnvVal.getValue(1);
3138
3139 // Load TOC of the callee into r2. We are using a target-specific load
3140 // with r2 hard coded, because the result of a target-independent load
3141 // would never go directly into r2, since r2 is a reserved register (which
3142 // prevents the register allocator from allocating it), resulting in an
3143 // additional register being allocated and an unnecessary move instruction
3144 // being generated.
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00003145 VTs = DAG.getVTList(MVT::Other, MVT::Glue);
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00003146 SDValue LoadTOCPtr = DAG.getNode(PPCISD::LOAD_TOC, dl, VTs, Chain,
3147 Callee, InFlag);
3148 Chain = LoadTOCPtr.getValue(0);
3149 InFlag = LoadTOCPtr.getValue(1);
3150
3151 MTCTROps[0] = Chain;
3152 MTCTROps[1] = LoadFuncPtr;
3153 MTCTROps[2] = InFlag;
3154 }
3155
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003156 Chain = DAG.getNode(PPCISD::MTCTR, dl, NodeTys, MTCTROps,
3157 2 + (InFlag.getNode() != 0));
3158 InFlag = Chain.getValue(1);
3159
3160 NodeTys.clear();
Owen Anderson825b72b2009-08-11 20:47:22 +00003161 NodeTys.push_back(MVT::Other);
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00003162 NodeTys.push_back(MVT::Glue);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003163 Ops.push_back(Chain);
3164 CallOpc = isSVR4ABI ? PPCISD::BCTRL_SVR4 : PPCISD::BCTRL_Darwin;
3165 Callee.setNode(0);
3166 // Add CTR register as callee so a bctr can be emitted later.
3167 if (isTailCall)
Roman Divacky0c9b5592011-06-03 15:47:49 +00003168 Ops.push_back(DAG.getRegister(isPPC64 ? PPC::CTR8 : PPC::CTR, PtrVT));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003169 }
3170
3171 // If this is a direct call, pass the chain and the callee.
3172 if (Callee.getNode()) {
3173 Ops.push_back(Chain);
3174 Ops.push_back(Callee);
3175 }
3176 // If this is a tail call add stack pointer delta.
3177 if (isTailCall)
Owen Anderson825b72b2009-08-11 20:47:22 +00003178 Ops.push_back(DAG.getConstant(SPDiff, MVT::i32));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003179
3180 // Add argument registers to the end of the list so that they are known live
3181 // into the call.
3182 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
3183 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
3184 RegsToPass[i].second.getValueType()));
3185
3186 return CallOpc;
3187}
3188
Roman Divackyeb8b7dc2012-09-18 16:47:58 +00003189static
3190bool isLocalCall(const SDValue &Callee)
3191{
3192 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee))
Roman Divacky6fc3ea22012-09-18 18:27:49 +00003193 return !G->getGlobal()->isDeclaration() &&
3194 !G->getGlobal()->isWeakForLinker();
Roman Divackyeb8b7dc2012-09-18 16:47:58 +00003195 return false;
3196}
3197
Dan Gohman98ca4f22009-08-05 01:29:28 +00003198SDValue
3199PPCTargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00003200 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00003201 const SmallVectorImpl<ISD::InputArg> &Ins,
3202 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00003203 SmallVectorImpl<SDValue> &InVals) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00003204
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003205 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00003206 CCState CCRetInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Gabor Greifa4b00b22012-04-19 15:16:31 +00003207 getTargetMachine(), RVLocs, *DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +00003208 CCRetInfo.AnalyzeCallResult(Ins, RetCC_PPC);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003209
3210 // Copy all of the result registers out of their specified physreg.
3211 for (unsigned i = 0, e = RVLocs.size(); i != e; ++i) {
3212 CCValAssign &VA = RVLocs[i];
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003213 assert(VA.isRegLoc() && "Can only return in registers!");
Ulrich Weigand86aef0a2012-11-05 19:39:45 +00003214
3215 SDValue Val = DAG.getCopyFromReg(Chain, dl,
3216 VA.getLocReg(), VA.getLocVT(), InFlag);
3217 Chain = Val.getValue(1);
3218 InFlag = Val.getValue(2);
3219
3220 switch (VA.getLocInfo()) {
3221 default: llvm_unreachable("Unknown loc info!");
3222 case CCValAssign::Full: break;
3223 case CCValAssign::AExt:
3224 Val = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), Val);
3225 break;
3226 case CCValAssign::ZExt:
3227 Val = DAG.getNode(ISD::AssertZext, dl, VA.getLocVT(), Val,
3228 DAG.getValueType(VA.getValVT()));
3229 Val = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), Val);
3230 break;
3231 case CCValAssign::SExt:
3232 Val = DAG.getNode(ISD::AssertSext, dl, VA.getLocVT(), Val,
3233 DAG.getValueType(VA.getValVT()));
3234 Val = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), Val);
3235 break;
3236 }
3237
3238 InVals.push_back(Val);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003239 }
3240
Dan Gohman98ca4f22009-08-05 01:29:28 +00003241 return Chain;
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003242}
3243
Dan Gohman98ca4f22009-08-05 01:29:28 +00003244SDValue
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00003245PPCTargetLowering::FinishCall(CallingConv::ID CallConv, DebugLoc dl,
3246 bool isTailCall, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00003247 SelectionDAG &DAG,
3248 SmallVector<std::pair<unsigned, SDValue>, 8>
3249 &RegsToPass,
3250 SDValue InFlag, SDValue Chain,
3251 SDValue &Callee,
3252 int SPDiff, unsigned NumBytes,
3253 const SmallVectorImpl<ISD::InputArg> &Ins,
Dan Gohmand858e902010-04-17 15:26:15 +00003254 SmallVectorImpl<SDValue> &InVals) const {
Owen Andersone50ed302009-08-10 22:56:29 +00003255 std::vector<EVT> NodeTys;
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003256 SmallVector<SDValue, 8> Ops;
3257 unsigned CallOpc = PrepareCall(DAG, Callee, InFlag, Chain, dl, SPDiff,
3258 isTailCall, RegsToPass, Ops, NodeTys,
Chris Lattnerb9082582010-11-14 23:42:06 +00003259 PPCSubTarget);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003260
Hal Finkel82b38212012-08-28 02:10:27 +00003261 // Add implicit use of CR bit 6 for 32-bit SVR4 vararg calls
3262 if (isVarArg && PPCSubTarget.isSVR4ABI() && !PPCSubTarget.isPPC64())
3263 Ops.push_back(DAG.getRegister(PPC::CR1EQ, MVT::i32));
3264
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003265 // When performing tail call optimization the callee pops its arguments off
3266 // the stack. Account for this here so these bytes can be pushed back on in
3267 // PPCRegisterInfo::eliminateCallFramePseudoInstr.
3268 int BytesCalleePops =
Nick Lewycky8a8d4792011-12-02 22:16:29 +00003269 (CallConv == CallingConv::Fast &&
3270 getTargetMachine().Options.GuaranteedTailCallOpt) ? NumBytes : 0;
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003271
Roman Divackye46137f2012-03-06 16:41:49 +00003272 // Add a register mask operand representing the call-preserved registers.
3273 const TargetRegisterInfo *TRI = getTargetMachine().getRegisterInfo();
3274 const uint32_t *Mask = TRI->getCallPreservedMask(CallConv);
3275 assert(Mask && "Missing call preserved mask for calling convention");
3276 Ops.push_back(DAG.getRegisterMask(Mask));
3277
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003278 if (InFlag.getNode())
3279 Ops.push_back(InFlag);
3280
3281 // Emit tail call.
3282 if (isTailCall) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00003283 // If this is the first return lowered for this function, add the regs
3284 // to the liveout set for the function.
3285 if (DAG.getMachineFunction().getRegInfo().liveout_empty()) {
3286 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00003287 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Gabor Greifa4b00b22012-04-19 15:16:31 +00003288 getTargetMachine(), RVLocs, *DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +00003289 CCInfo.AnalyzeCallResult(Ins, RetCC_PPC);
3290 for (unsigned i = 0; i != RVLocs.size(); ++i)
3291 DAG.getMachineFunction().getRegInfo().addLiveOut(RVLocs[i].getLocReg());
3292 }
3293
3294 assert(((Callee.getOpcode() == ISD::Register &&
3295 cast<RegisterSDNode>(Callee)->getReg() == PPC::CTR) ||
3296 Callee.getOpcode() == ISD::TargetExternalSymbol ||
3297 Callee.getOpcode() == ISD::TargetGlobalAddress ||
3298 isa<ConstantSDNode>(Callee)) &&
3299 "Expecting an global address, external symbol, absolute value or register");
3300
Owen Anderson825b72b2009-08-11 20:47:22 +00003301 return DAG.getNode(PPCISD::TC_RETURN, dl, MVT::Other, &Ops[0], Ops.size());
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003302 }
3303
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00003304 // Add a NOP immediately after the branch instruction when using the 64-bit
3305 // SVR4 ABI. At link time, if caller and callee are in a different module and
3306 // thus have a different TOC, the call will be replaced with a call to a stub
3307 // function which saves the current TOC, loads the TOC of the callee and
3308 // branches to the callee. The NOP will be replaced with a load instruction
3309 // which restores the TOC of the caller from the TOC save slot of the current
3310 // stack frame. If caller and callee belong to the same module (and have the
3311 // same TOC), the NOP will remain unchanged.
Hal Finkel5b00cea2012-03-31 14:45:15 +00003312
3313 bool needsTOCRestore = false;
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00003314 if (!isTailCall && PPCSubTarget.isSVR4ABI()&& PPCSubTarget.isPPC64()) {
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00003315 if (CallOpc == PPCISD::BCTRL_SVR4) {
3316 // This is a call through a function pointer.
3317 // Restore the caller TOC from the save area into R2.
3318 // See PrepareCall() for more information about calls through function
3319 // pointers in the 64-bit SVR4 ABI.
3320 // We are using a target-specific load with r2 hard coded, because the
3321 // result of a target-independent load would never go directly into r2,
3322 // since r2 is a reserved register (which prevents the register allocator
3323 // from allocating it), resulting in an additional register being
3324 // allocated and an unnecessary move instruction being generated.
Hal Finkel5b00cea2012-03-31 14:45:15 +00003325 needsTOCRestore = true;
Roman Divackyeb8b7dc2012-09-18 16:47:58 +00003326 } else if ((CallOpc == PPCISD::CALL_SVR4) && !isLocalCall(Callee)) {
3327 // Otherwise insert NOP for non-local calls.
Hal Finkel5b00cea2012-03-31 14:45:15 +00003328 CallOpc = PPCISD::CALL_NOP_SVR4;
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00003329 }
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00003330 }
3331
Hal Finkel5b00cea2012-03-31 14:45:15 +00003332 Chain = DAG.getNode(CallOpc, dl, NodeTys, &Ops[0], Ops.size());
3333 InFlag = Chain.getValue(1);
3334
3335 if (needsTOCRestore) {
3336 SDVTList VTs = DAG.getVTList(MVT::Other, MVT::Glue);
3337 Chain = DAG.getNode(PPCISD::TOC_RESTORE, dl, VTs, Chain, InFlag);
3338 InFlag = Chain.getValue(1);
3339 }
3340
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003341 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
3342 DAG.getIntPtrConstant(BytesCalleePops, true),
3343 InFlag);
Dan Gohman98ca4f22009-08-05 01:29:28 +00003344 if (!Ins.empty())
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003345 InFlag = Chain.getValue(1);
3346
Dan Gohman98ca4f22009-08-05 01:29:28 +00003347 return LowerCallResult(Chain, InFlag, CallConv, isVarArg,
3348 Ins, dl, DAG, InVals);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003349}
3350
Dan Gohman98ca4f22009-08-05 01:29:28 +00003351SDValue
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00003352PPCTargetLowering::LowerCall(TargetLowering::CallLoweringInfo &CLI,
Dan Gohmand858e902010-04-17 15:26:15 +00003353 SmallVectorImpl<SDValue> &InVals) const {
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00003354 SelectionDAG &DAG = CLI.DAG;
3355 DebugLoc &dl = CLI.DL;
3356 SmallVector<ISD::OutputArg, 32> &Outs = CLI.Outs;
3357 SmallVector<SDValue, 32> &OutVals = CLI.OutVals;
3358 SmallVector<ISD::InputArg, 32> &Ins = CLI.Ins;
3359 SDValue Chain = CLI.Chain;
3360 SDValue Callee = CLI.Callee;
3361 bool &isTailCall = CLI.IsTailCall;
3362 CallingConv::ID CallConv = CLI.CallConv;
3363 bool isVarArg = CLI.IsVarArg;
3364
Evan Cheng0c439eb2010-01-27 00:07:07 +00003365 if (isTailCall)
3366 isTailCall = IsEligibleForTailCallOptimization(Callee, CallConv, isVarArg,
3367 Ins, DAG);
3368
Bill Schmidt726c2372012-10-23 15:51:16 +00003369 if (PPCSubTarget.isSVR4ABI()) {
3370 if (PPCSubTarget.isPPC64())
3371 return LowerCall_64SVR4(Chain, Callee, CallConv, isVarArg,
3372 isTailCall, Outs, OutVals, Ins,
3373 dl, DAG, InVals);
3374 else
3375 return LowerCall_32SVR4(Chain, Callee, CallConv, isVarArg,
3376 isTailCall, Outs, OutVals, Ins,
3377 dl, DAG, InVals);
3378 }
Chris Lattnerb9082582010-11-14 23:42:06 +00003379
Bill Schmidt726c2372012-10-23 15:51:16 +00003380 return LowerCall_Darwin(Chain, Callee, CallConv, isVarArg,
3381 isTailCall, Outs, OutVals, Ins,
3382 dl, DAG, InVals);
Dan Gohman98ca4f22009-08-05 01:29:28 +00003383}
3384
3385SDValue
Bill Schmidt419f3762012-09-19 15:42:13 +00003386PPCTargetLowering::LowerCall_32SVR4(SDValue Chain, SDValue Callee,
3387 CallingConv::ID CallConv, bool isVarArg,
3388 bool isTailCall,
3389 const SmallVectorImpl<ISD::OutputArg> &Outs,
3390 const SmallVectorImpl<SDValue> &OutVals,
3391 const SmallVectorImpl<ISD::InputArg> &Ins,
3392 DebugLoc dl, SelectionDAG &DAG,
3393 SmallVectorImpl<SDValue> &InVals) const {
3394 // See PPCTargetLowering::LowerFormalArguments_32SVR4() for a description
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00003395 // of the 32-bit SVR4 ABI stack frame layout.
Dan Gohman98ca4f22009-08-05 01:29:28 +00003396
Dan Gohman98ca4f22009-08-05 01:29:28 +00003397 assert((CallConv == CallingConv::C ||
3398 CallConv == CallingConv::Fast) && "Unknown calling convention!");
Tilmann Schellerffd02002009-07-03 06:45:56 +00003399
Tilmann Schellerffd02002009-07-03 06:45:56 +00003400 unsigned PtrByteSize = 4;
3401
3402 MachineFunction &MF = DAG.getMachineFunction();
3403
3404 // Mark this function as potentially containing a function that contains a
3405 // tail call. As a consequence the frame pointer will be used for dynamicalloc
3406 // and restoring the callers stack pointer in this functions epilog. This is
3407 // done because by tail calling the called function might overwrite the value
3408 // in this function's (MF) stack pointer stack slot 0(SP).
Nick Lewycky8a8d4792011-12-02 22:16:29 +00003409 if (getTargetMachine().Options.GuaranteedTailCallOpt &&
3410 CallConv == CallingConv::Fast)
Tilmann Schellerffd02002009-07-03 06:45:56 +00003411 MF.getInfo<PPCFunctionInfo>()->setHasFastCall();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003412
Tilmann Schellerffd02002009-07-03 06:45:56 +00003413 // Count how many bytes are to be pushed on the stack, including the linkage
3414 // area, parameter list area and the part of the local variable space which
3415 // contains copies of aggregates which are passed by value.
3416
3417 // Assign locations to all of the outgoing arguments.
3418 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00003419 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Gabor Greifa4b00b22012-04-19 15:16:31 +00003420 getTargetMachine(), ArgLocs, *DAG.getContext());
Tilmann Schellerffd02002009-07-03 06:45:56 +00003421
3422 // Reserve space for the linkage area on the stack.
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00003423 CCInfo.AllocateStack(PPCFrameLowering::getLinkageSize(false, false), PtrByteSize);
Tilmann Schellerffd02002009-07-03 06:45:56 +00003424
3425 if (isVarArg) {
3426 // Handle fixed and variable vector arguments differently.
3427 // Fixed vector arguments go into registers as long as registers are
3428 // available. Variable vector arguments always go into memory.
Dan Gohman98ca4f22009-08-05 01:29:28 +00003429 unsigned NumArgs = Outs.size();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003430
Tilmann Schellerffd02002009-07-03 06:45:56 +00003431 for (unsigned i = 0; i != NumArgs; ++i) {
Duncan Sands1440e8b2010-11-03 11:35:31 +00003432 MVT ArgVT = Outs[i].VT;
Dan Gohman98ca4f22009-08-05 01:29:28 +00003433 ISD::ArgFlagsTy ArgFlags = Outs[i].Flags;
Tilmann Schellerffd02002009-07-03 06:45:56 +00003434 bool Result;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003435
Dan Gohman98ca4f22009-08-05 01:29:28 +00003436 if (Outs[i].IsFixed) {
Tilmann Schellerffd02002009-07-03 06:45:56 +00003437 Result = CC_PPC_SVR4(i, ArgVT, ArgVT, CCValAssign::Full, ArgFlags,
3438 CCInfo);
3439 } else {
3440 Result = CC_PPC_SVR4_VarArg(i, ArgVT, ArgVT, CCValAssign::Full,
3441 ArgFlags, CCInfo);
3442 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003443
Tilmann Schellerffd02002009-07-03 06:45:56 +00003444 if (Result) {
Torok Edwindac237e2009-07-08 20:53:28 +00003445#ifndef NDEBUG
Chris Lattner45cfe542009-08-23 06:03:38 +00003446 errs() << "Call operand #" << i << " has unhandled type "
Duncan Sands1440e8b2010-11-03 11:35:31 +00003447 << EVT(ArgVT).getEVTString() << "\n";
Torok Edwindac237e2009-07-08 20:53:28 +00003448#endif
Torok Edwinc23197a2009-07-14 16:55:14 +00003449 llvm_unreachable(0);
Tilmann Schellerffd02002009-07-03 06:45:56 +00003450 }
3451 }
3452 } else {
3453 // All arguments are treated the same.
Dan Gohman98ca4f22009-08-05 01:29:28 +00003454 CCInfo.AnalyzeCallOperands(Outs, CC_PPC_SVR4);
Tilmann Schellerffd02002009-07-03 06:45:56 +00003455 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003456
Tilmann Schellerffd02002009-07-03 06:45:56 +00003457 // Assign locations to all of the outgoing aggregate by value arguments.
3458 SmallVector<CCValAssign, 16> ByValArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00003459 CCState CCByValInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Gabor Greifa4b00b22012-04-19 15:16:31 +00003460 getTargetMachine(), ByValArgLocs, *DAG.getContext());
Tilmann Schellerffd02002009-07-03 06:45:56 +00003461
3462 // Reserve stack space for the allocations in CCInfo.
3463 CCByValInfo.AllocateStack(CCInfo.getNextStackOffset(), PtrByteSize);
3464
Dan Gohman98ca4f22009-08-05 01:29:28 +00003465 CCByValInfo.AnalyzeCallOperands(Outs, CC_PPC_SVR4_ByVal);
Tilmann Schellerffd02002009-07-03 06:45:56 +00003466
3467 // Size of the linkage area, parameter list area and the part of the local
3468 // space variable where copies of aggregates which are passed by value are
3469 // stored.
3470 unsigned NumBytes = CCByValInfo.getNextStackOffset();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003471
Tilmann Schellerffd02002009-07-03 06:45:56 +00003472 // Calculate by how many bytes the stack has to be adjusted in case of tail
3473 // call optimization.
3474 int SPDiff = CalculateTailCallSPDiff(DAG, isTailCall, NumBytes);
3475
3476 // Adjust the stack pointer for the new arguments...
3477 // These operations are automatically eliminated by the prolog/epilog pass
3478 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
3479 SDValue CallSeqStart = Chain;
3480
3481 // Load the return address and frame pointer so it can be moved somewhere else
3482 // later.
3483 SDValue LROp, FPOp;
3484 Chain = EmitTailCallLoadFPAndRetAddr(DAG, SPDiff, Chain, LROp, FPOp, false,
3485 dl);
3486
3487 // Set up a copy of the stack pointer for use loading and storing any
3488 // arguments that may not fit in the registers available for argument
3489 // passing.
Owen Anderson825b72b2009-08-11 20:47:22 +00003490 SDValue StackPtr = DAG.getRegister(PPC::R1, MVT::i32);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003491
Tilmann Schellerffd02002009-07-03 06:45:56 +00003492 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
3493 SmallVector<TailCallArgumentInfo, 8> TailCallArguments;
3494 SmallVector<SDValue, 8> MemOpChains;
3495
Roman Divacky0aaa9192011-08-30 17:04:16 +00003496 bool seenFloatArg = false;
Tilmann Schellerffd02002009-07-03 06:45:56 +00003497 // Walk the register/memloc assignments, inserting copies/loads.
3498 for (unsigned i = 0, j = 0, e = ArgLocs.size();
3499 i != e;
3500 ++i) {
3501 CCValAssign &VA = ArgLocs[i];
Dan Gohmanc9403652010-07-07 15:54:55 +00003502 SDValue Arg = OutVals[i];
Dan Gohman98ca4f22009-08-05 01:29:28 +00003503 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003504
Tilmann Schellerffd02002009-07-03 06:45:56 +00003505 if (Flags.isByVal()) {
3506 // Argument is an aggregate which is passed by value, thus we need to
3507 // create a copy of it in the local variable space of the current stack
3508 // frame (which is the stack frame of the caller) and pass the address of
3509 // this copy to the callee.
3510 assert((j < ByValArgLocs.size()) && "Index out of bounds!");
3511 CCValAssign &ByValVA = ByValArgLocs[j++];
3512 assert((VA.getValNo() == ByValVA.getValNo()) && "ValNo mismatch!");
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003513
Tilmann Schellerffd02002009-07-03 06:45:56 +00003514 // Memory reserved in the local variable space of the callers stack frame.
3515 unsigned LocMemOffset = ByValVA.getLocMemOffset();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003516
Tilmann Schellerffd02002009-07-03 06:45:56 +00003517 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
3518 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003519
Tilmann Schellerffd02002009-07-03 06:45:56 +00003520 // Create a copy of the argument in the local area of the current
3521 // stack frame.
3522 SDValue MemcpyCall =
3523 CreateCopyOfByValArgument(Arg, PtrOff,
3524 CallSeqStart.getNode()->getOperand(0),
3525 Flags, DAG, dl);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003526
Tilmann Schellerffd02002009-07-03 06:45:56 +00003527 // This must go outside the CALLSEQ_START..END.
3528 SDValue NewCallSeqStart = DAG.getCALLSEQ_START(MemcpyCall,
3529 CallSeqStart.getNode()->getOperand(1));
3530 DAG.ReplaceAllUsesWith(CallSeqStart.getNode(),
3531 NewCallSeqStart.getNode());
3532 Chain = CallSeqStart = NewCallSeqStart;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003533
Tilmann Schellerffd02002009-07-03 06:45:56 +00003534 // Pass the address of the aggregate copy on the stack either in a
3535 // physical register or in the parameter list area of the current stack
3536 // frame to the callee.
3537 Arg = PtrOff;
3538 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003539
Tilmann Schellerffd02002009-07-03 06:45:56 +00003540 if (VA.isRegLoc()) {
Roman Divacky0aaa9192011-08-30 17:04:16 +00003541 seenFloatArg |= VA.getLocVT().isFloatingPoint();
Tilmann Schellerffd02002009-07-03 06:45:56 +00003542 // Put argument in a physical register.
3543 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
3544 } else {
3545 // Put argument in the parameter list area of the current stack frame.
3546 assert(VA.isMemLoc());
3547 unsigned LocMemOffset = VA.getLocMemOffset();
3548
3549 if (!isTailCall) {
3550 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
3551 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
3552
3553 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, PtrOff,
Chris Lattner6229d0a2010-09-21 18:41:36 +00003554 MachinePointerInfo(),
David Greene534502d12010-02-15 16:56:53 +00003555 false, false, 0));
Tilmann Schellerffd02002009-07-03 06:45:56 +00003556 } else {
3557 // Calculate and remember argument location.
3558 CalculateTailCallArgDest(DAG, MF, false, Arg, SPDiff, LocMemOffset,
3559 TailCallArguments);
3560 }
3561 }
3562 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003563
Tilmann Schellerffd02002009-07-03 06:45:56 +00003564 if (!MemOpChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00003565 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Tilmann Schellerffd02002009-07-03 06:45:56 +00003566 &MemOpChains[0], MemOpChains.size());
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003567
Tilmann Schellerffd02002009-07-03 06:45:56 +00003568 // Build a sequence of copy-to-reg nodes chained together with token chain
3569 // and flag operands which copy the outgoing args into the appropriate regs.
3570 SDValue InFlag;
3571 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
3572 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
3573 RegsToPass[i].second, InFlag);
3574 InFlag = Chain.getValue(1);
3575 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003576
Hal Finkel82b38212012-08-28 02:10:27 +00003577 // Set CR bit 6 to true if this is a vararg call with floating args passed in
3578 // registers.
3579 if (isVarArg) {
NAKAMURA Takumid2a35f22012-08-30 15:52:29 +00003580 SDVTList VTs = DAG.getVTList(MVT::Other, MVT::Glue);
3581 SDValue Ops[] = { Chain, InFlag };
3582
Hal Finkel82b38212012-08-28 02:10:27 +00003583 Chain = DAG.getNode(seenFloatArg ? PPCISD::CR6SET : PPCISD::CR6UNSET,
NAKAMURA Takumid2a35f22012-08-30 15:52:29 +00003584 dl, VTs, Ops, InFlag.getNode() ? 2 : 1);
3585
Hal Finkel82b38212012-08-28 02:10:27 +00003586 InFlag = Chain.getValue(1);
3587 }
3588
Chris Lattnerb9082582010-11-14 23:42:06 +00003589 if (isTailCall)
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003590 PrepareTailCall(DAG, InFlag, Chain, dl, false, SPDiff, NumBytes, LROp, FPOp,
3591 false, TailCallArguments);
Tilmann Schellerffd02002009-07-03 06:45:56 +00003592
Dan Gohman98ca4f22009-08-05 01:29:28 +00003593 return FinishCall(CallConv, dl, isTailCall, isVarArg, DAG,
3594 RegsToPass, InFlag, Chain, Callee, SPDiff, NumBytes,
3595 Ins, InVals);
Tilmann Schellerffd02002009-07-03 06:45:56 +00003596}
3597
Bill Schmidt726c2372012-10-23 15:51:16 +00003598// Copy an argument into memory, being careful to do this outside the
3599// call sequence for the call to which the argument belongs.
Dan Gohman98ca4f22009-08-05 01:29:28 +00003600SDValue
Bill Schmidt726c2372012-10-23 15:51:16 +00003601PPCTargetLowering::createMemcpyOutsideCallSeq(SDValue Arg, SDValue PtrOff,
3602 SDValue CallSeqStart,
3603 ISD::ArgFlagsTy Flags,
3604 SelectionDAG &DAG,
3605 DebugLoc dl) const {
3606 SDValue MemcpyCall = CreateCopyOfByValArgument(Arg, PtrOff,
3607 CallSeqStart.getNode()->getOperand(0),
3608 Flags, DAG, dl);
3609 // The MEMCPY must go outside the CALLSEQ_START..END.
3610 SDValue NewCallSeqStart = DAG.getCALLSEQ_START(MemcpyCall,
3611 CallSeqStart.getNode()->getOperand(1));
3612 DAG.ReplaceAllUsesWith(CallSeqStart.getNode(),
3613 NewCallSeqStart.getNode());
3614 return NewCallSeqStart;
3615}
3616
3617SDValue
3618PPCTargetLowering::LowerCall_64SVR4(SDValue Chain, SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00003619 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00003620 bool isTailCall,
3621 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00003622 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohman98ca4f22009-08-05 01:29:28 +00003623 const SmallVectorImpl<ISD::InputArg> &Ins,
3624 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00003625 SmallVectorImpl<SDValue> &InVals) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00003626
Bill Schmidt726c2372012-10-23 15:51:16 +00003627 unsigned NumOps = Outs.size();
Bill Schmidt419f3762012-09-19 15:42:13 +00003628
Bill Schmidt726c2372012-10-23 15:51:16 +00003629 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
3630 unsigned PtrByteSize = 8;
3631
3632 MachineFunction &MF = DAG.getMachineFunction();
3633
3634 // Mark this function as potentially containing a function that contains a
3635 // tail call. As a consequence the frame pointer will be used for dynamicalloc
3636 // and restoring the callers stack pointer in this functions epilog. This is
3637 // done because by tail calling the called function might overwrite the value
3638 // in this function's (MF) stack pointer stack slot 0(SP).
3639 if (getTargetMachine().Options.GuaranteedTailCallOpt &&
3640 CallConv == CallingConv::Fast)
3641 MF.getInfo<PPCFunctionInfo>()->setHasFastCall();
3642
3643 unsigned nAltivecParamsAtEnd = 0;
3644
3645 // Count how many bytes are to be pushed on the stack, including the linkage
3646 // area, and parameter passing area. We start with at least 48 bytes, which
3647 // is reserved space for [SP][CR][LR][3 x unused].
3648 // NOTE: For PPC64, nAltivecParamsAtEnd always remains zero as a result
3649 // of this call.
3650 unsigned NumBytes =
3651 CalculateParameterAndLinkageAreaSize(DAG, true, isVarArg, CallConv,
3652 Outs, OutVals, nAltivecParamsAtEnd);
3653
3654 // Calculate by how many bytes the stack has to be adjusted in case of tail
3655 // call optimization.
3656 int SPDiff = CalculateTailCallSPDiff(DAG, isTailCall, NumBytes);
3657
3658 // To protect arguments on the stack from being clobbered in a tail call,
3659 // force all the loads to happen before doing any other lowering.
3660 if (isTailCall)
3661 Chain = DAG.getStackArgumentTokenFactor(Chain);
3662
3663 // Adjust the stack pointer for the new arguments...
3664 // These operations are automatically eliminated by the prolog/epilog pass
3665 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
3666 SDValue CallSeqStart = Chain;
3667
3668 // Load the return address and frame pointer so it can be move somewhere else
3669 // later.
3670 SDValue LROp, FPOp;
3671 Chain = EmitTailCallLoadFPAndRetAddr(DAG, SPDiff, Chain, LROp, FPOp, true,
3672 dl);
3673
3674 // Set up a copy of the stack pointer for use loading and storing any
3675 // arguments that may not fit in the registers available for argument
3676 // passing.
3677 SDValue StackPtr = DAG.getRegister(PPC::X1, MVT::i64);
3678
3679 // Figure out which arguments are going to go in registers, and which in
3680 // memory. Also, if this is a vararg function, floating point operations
3681 // must be stored to our stack, and loaded into integer regs as well, if
3682 // any integer regs are available for argument passing.
3683 unsigned ArgOffset = PPCFrameLowering::getLinkageSize(true, true);
3684 unsigned GPR_idx = 0, FPR_idx = 0, VR_idx = 0;
3685
3686 static const uint16_t GPR[] = {
3687 PPC::X3, PPC::X4, PPC::X5, PPC::X6,
3688 PPC::X7, PPC::X8, PPC::X9, PPC::X10,
3689 };
3690 static const uint16_t *FPR = GetFPR();
3691
3692 static const uint16_t VR[] = {
3693 PPC::V2, PPC::V3, PPC::V4, PPC::V5, PPC::V6, PPC::V7, PPC::V8,
3694 PPC::V9, PPC::V10, PPC::V11, PPC::V12, PPC::V13
3695 };
3696 const unsigned NumGPRs = array_lengthof(GPR);
3697 const unsigned NumFPRs = 13;
3698 const unsigned NumVRs = array_lengthof(VR);
3699
3700 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
3701 SmallVector<TailCallArgumentInfo, 8> TailCallArguments;
3702
3703 SmallVector<SDValue, 8> MemOpChains;
3704 for (unsigned i = 0; i != NumOps; ++i) {
3705 SDValue Arg = OutVals[i];
3706 ISD::ArgFlagsTy Flags = Outs[i].Flags;
3707
3708 // PtrOff will be used to store the current argument to the stack if a
3709 // register cannot be found for it.
3710 SDValue PtrOff;
3711
3712 PtrOff = DAG.getConstant(ArgOffset, StackPtr.getValueType());
3713
3714 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr, PtrOff);
3715
3716 // Promote integers to 64-bit values.
3717 if (Arg.getValueType() == MVT::i32) {
3718 // FIXME: Should this use ANY_EXTEND if neither sext nor zext?
3719 unsigned ExtOp = Flags.isSExt() ? ISD::SIGN_EXTEND : ISD::ZERO_EXTEND;
3720 Arg = DAG.getNode(ExtOp, dl, MVT::i64, Arg);
3721 }
3722
3723 // FIXME memcpy is used way more than necessary. Correctness first.
3724 // Note: "by value" is code for passing a structure by value, not
3725 // basic types.
3726 if (Flags.isByVal()) {
3727 // Note: Size includes alignment padding, so
3728 // struct x { short a; char b; }
3729 // will have Size = 4. With #pragma pack(1), it will have Size = 3.
3730 // These are the proper values we need for right-justifying the
3731 // aggregate in a parameter register.
3732 unsigned Size = Flags.getByValSize();
Bill Schmidt42d43352012-10-31 01:15:05 +00003733
3734 // An empty aggregate parameter takes up no storage and no
3735 // registers.
3736 if (Size == 0)
3737 continue;
3738
Bill Schmidt726c2372012-10-23 15:51:16 +00003739 // All aggregates smaller than 8 bytes must be passed right-justified.
3740 if (Size==1 || Size==2 || Size==4) {
3741 EVT VT = (Size==1) ? MVT::i8 : ((Size==2) ? MVT::i16 : MVT::i32);
3742 if (GPR_idx != NumGPRs) {
3743 SDValue Load = DAG.getExtLoad(ISD::EXTLOAD, dl, PtrVT, Chain, Arg,
3744 MachinePointerInfo(), VT,
3745 false, false, 0);
3746 MemOpChains.push_back(Load.getValue(1));
3747 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
3748
3749 ArgOffset += PtrByteSize;
3750 continue;
3751 }
3752 }
3753
3754 if (GPR_idx == NumGPRs && Size < 8) {
3755 SDValue Const = DAG.getConstant(PtrByteSize - Size,
3756 PtrOff.getValueType());
3757 SDValue AddPtr = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, Const);
3758 Chain = CallSeqStart = createMemcpyOutsideCallSeq(Arg, AddPtr,
3759 CallSeqStart,
3760 Flags, DAG, dl);
3761 ArgOffset += PtrByteSize;
3762 continue;
3763 }
3764 // Copy entire object into memory. There are cases where gcc-generated
3765 // code assumes it is there, even if it could be put entirely into
3766 // registers. (This is not what the doc says.)
3767
3768 // FIXME: The above statement is likely due to a misunderstanding of the
3769 // documents. All arguments must be copied into the parameter area BY
3770 // THE CALLEE in the event that the callee takes the address of any
3771 // formal argument. That has not yet been implemented. However, it is
3772 // reasonable to use the stack area as a staging area for the register
3773 // load.
3774
3775 // Skip this for small aggregates, as we will use the same slot for a
3776 // right-justified copy, below.
3777 if (Size >= 8)
3778 Chain = CallSeqStart = createMemcpyOutsideCallSeq(Arg, PtrOff,
3779 CallSeqStart,
3780 Flags, DAG, dl);
3781
3782 // When a register is available, pass a small aggregate right-justified.
3783 if (Size < 8 && GPR_idx != NumGPRs) {
3784 // The easiest way to get this right-justified in a register
3785 // is to copy the structure into the rightmost portion of a
3786 // local variable slot, then load the whole slot into the
3787 // register.
3788 // FIXME: The memcpy seems to produce pretty awful code for
3789 // small aggregates, particularly for packed ones.
3790 // FIXME: It would be preferable to use the slot in the
3791 // parameter save area instead of a new local variable.
3792 SDValue Const = DAG.getConstant(8 - Size, PtrOff.getValueType());
3793 SDValue AddPtr = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, Const);
3794 Chain = CallSeqStart = createMemcpyOutsideCallSeq(Arg, AddPtr,
3795 CallSeqStart,
3796 Flags, DAG, dl);
3797
3798 // Load the slot into the register.
3799 SDValue Load = DAG.getLoad(PtrVT, dl, Chain, PtrOff,
3800 MachinePointerInfo(),
3801 false, false, false, 0);
3802 MemOpChains.push_back(Load.getValue(1));
3803 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
3804
3805 // Done with this argument.
3806 ArgOffset += PtrByteSize;
3807 continue;
3808 }
3809
3810 // For aggregates larger than PtrByteSize, copy the pieces of the
3811 // object that fit into registers from the parameter save area.
3812 for (unsigned j=0; j<Size; j+=PtrByteSize) {
3813 SDValue Const = DAG.getConstant(j, PtrOff.getValueType());
3814 SDValue AddArg = DAG.getNode(ISD::ADD, dl, PtrVT, Arg, Const);
3815 if (GPR_idx != NumGPRs) {
3816 SDValue Load = DAG.getLoad(PtrVT, dl, Chain, AddArg,
3817 MachinePointerInfo(),
3818 false, false, false, 0);
3819 MemOpChains.push_back(Load.getValue(1));
3820 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
3821 ArgOffset += PtrByteSize;
3822 } else {
3823 ArgOffset += ((Size - j + PtrByteSize-1)/PtrByteSize)*PtrByteSize;
3824 break;
3825 }
3826 }
3827 continue;
3828 }
3829
3830 switch (Arg.getValueType().getSimpleVT().SimpleTy) {
3831 default: llvm_unreachable("Unexpected ValueType for argument!");
3832 case MVT::i32:
3833 case MVT::i64:
3834 if (GPR_idx != NumGPRs) {
3835 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Arg));
3836 } else {
3837 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
3838 true, isTailCall, false, MemOpChains,
3839 TailCallArguments, dl);
3840 }
3841 ArgOffset += PtrByteSize;
3842 break;
3843 case MVT::f32:
3844 case MVT::f64:
3845 if (FPR_idx != NumFPRs) {
3846 RegsToPass.push_back(std::make_pair(FPR[FPR_idx++], Arg));
3847
3848 if (isVarArg) {
Bill Schmidte6c56432012-10-29 21:18:16 +00003849 // A single float or an aggregate containing only a single float
3850 // must be passed right-justified in the stack doubleword, and
3851 // in the GPR, if one is available.
3852 SDValue StoreOff;
3853 if (Arg.getValueType().getSimpleVT().SimpleTy == MVT::f32) {
3854 SDValue ConstFour = DAG.getConstant(4, PtrOff.getValueType());
3855 StoreOff = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, ConstFour);
3856 } else
3857 StoreOff = PtrOff;
3858
3859 SDValue Store = DAG.getStore(Chain, dl, Arg, StoreOff,
Bill Schmidt726c2372012-10-23 15:51:16 +00003860 MachinePointerInfo(), false, false, 0);
3861 MemOpChains.push_back(Store);
3862
3863 // Float varargs are always shadowed in available integer registers
3864 if (GPR_idx != NumGPRs) {
3865 SDValue Load = DAG.getLoad(PtrVT, dl, Store, PtrOff,
3866 MachinePointerInfo(), false, false,
3867 false, 0);
3868 MemOpChains.push_back(Load.getValue(1));
3869 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
3870 }
3871 } else if (GPR_idx != NumGPRs)
3872 // If we have any FPRs remaining, we may also have GPRs remaining.
3873 ++GPR_idx;
3874 } else {
3875 // Single-precision floating-point values are mapped to the
3876 // second (rightmost) word of the stack doubleword.
3877 if (Arg.getValueType() == MVT::f32) {
3878 SDValue ConstFour = DAG.getConstant(4, PtrOff.getValueType());
3879 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, ConstFour);
3880 }
3881
3882 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
3883 true, isTailCall, false, MemOpChains,
3884 TailCallArguments, dl);
3885 }
3886 ArgOffset += 8;
3887 break;
3888 case MVT::v4f32:
3889 case MVT::v4i32:
3890 case MVT::v8i16:
3891 case MVT::v16i8:
3892 if (isVarArg) {
3893 // These go aligned on the stack, or in the corresponding R registers
3894 // when within range. The Darwin PPC ABI doc claims they also go in
3895 // V registers; in fact gcc does this only for arguments that are
3896 // prototyped, not for those that match the ... We do it for all
3897 // arguments, seems to work.
3898 while (ArgOffset % 16 !=0) {
3899 ArgOffset += PtrByteSize;
3900 if (GPR_idx != NumGPRs)
3901 GPR_idx++;
3902 }
3903 // We could elide this store in the case where the object fits
3904 // entirely in R registers. Maybe later.
3905 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr,
3906 DAG.getConstant(ArgOffset, PtrVT));
3907 SDValue Store = DAG.getStore(Chain, dl, Arg, PtrOff,
3908 MachinePointerInfo(), false, false, 0);
3909 MemOpChains.push_back(Store);
3910 if (VR_idx != NumVRs) {
3911 SDValue Load = DAG.getLoad(MVT::v4f32, dl, Store, PtrOff,
3912 MachinePointerInfo(),
3913 false, false, false, 0);
3914 MemOpChains.push_back(Load.getValue(1));
3915 RegsToPass.push_back(std::make_pair(VR[VR_idx++], Load));
3916 }
3917 ArgOffset += 16;
3918 for (unsigned i=0; i<16; i+=PtrByteSize) {
3919 if (GPR_idx == NumGPRs)
3920 break;
3921 SDValue Ix = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff,
3922 DAG.getConstant(i, PtrVT));
3923 SDValue Load = DAG.getLoad(PtrVT, dl, Store, Ix, MachinePointerInfo(),
3924 false, false, false, 0);
3925 MemOpChains.push_back(Load.getValue(1));
3926 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
3927 }
3928 break;
3929 }
3930
3931 // Non-varargs Altivec params generally go in registers, but have
3932 // stack space allocated at the end.
3933 if (VR_idx != NumVRs) {
3934 // Doesn't have GPR space allocated.
3935 RegsToPass.push_back(std::make_pair(VR[VR_idx++], Arg));
3936 } else {
3937 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
3938 true, isTailCall, true, MemOpChains,
3939 TailCallArguments, dl);
3940 ArgOffset += 16;
3941 }
3942 break;
3943 }
3944 }
3945
3946 if (!MemOpChains.empty())
3947 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
3948 &MemOpChains[0], MemOpChains.size());
3949
3950 // Check if this is an indirect call (MTCTR/BCTRL).
3951 // See PrepareCall() for more information about calls through function
3952 // pointers in the 64-bit SVR4 ABI.
3953 if (!isTailCall &&
3954 !dyn_cast<GlobalAddressSDNode>(Callee) &&
3955 !dyn_cast<ExternalSymbolSDNode>(Callee) &&
3956 !isBLACompatibleAddress(Callee, DAG)) {
3957 // Load r2 into a virtual register and store it to the TOC save area.
3958 SDValue Val = DAG.getCopyFromReg(Chain, dl, PPC::X2, MVT::i64);
3959 // TOC save area offset.
3960 SDValue PtrOff = DAG.getIntPtrConstant(40);
3961 SDValue AddPtr = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr, PtrOff);
3962 Chain = DAG.getStore(Val.getValue(1), dl, Val, AddPtr, MachinePointerInfo(),
3963 false, false, 0);
3964 // R12 must contain the address of an indirect callee. This does not
3965 // mean the MTCTR instruction must use R12; it's easier to model this
3966 // as an extra parameter, so do that.
3967 RegsToPass.push_back(std::make_pair((unsigned)PPC::X12, Callee));
3968 }
3969
3970 // Build a sequence of copy-to-reg nodes chained together with token chain
3971 // and flag operands which copy the outgoing args into the appropriate regs.
3972 SDValue InFlag;
3973 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
3974 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
3975 RegsToPass[i].second, InFlag);
3976 InFlag = Chain.getValue(1);
3977 }
3978
3979 if (isTailCall)
3980 PrepareTailCall(DAG, InFlag, Chain, dl, true, SPDiff, NumBytes, LROp,
3981 FPOp, true, TailCallArguments);
3982
3983 return FinishCall(CallConv, dl, isTailCall, isVarArg, DAG,
3984 RegsToPass, InFlag, Chain, Callee, SPDiff, NumBytes,
3985 Ins, InVals);
3986}
3987
3988SDValue
3989PPCTargetLowering::LowerCall_Darwin(SDValue Chain, SDValue Callee,
3990 CallingConv::ID CallConv, bool isVarArg,
3991 bool isTailCall,
3992 const SmallVectorImpl<ISD::OutputArg> &Outs,
3993 const SmallVectorImpl<SDValue> &OutVals,
3994 const SmallVectorImpl<ISD::InputArg> &Ins,
3995 DebugLoc dl, SelectionDAG &DAG,
3996 SmallVectorImpl<SDValue> &InVals) const {
3997
3998 unsigned NumOps = Outs.size();
Scott Michelfdc40a02009-02-17 22:15:04 +00003999
Owen Andersone50ed302009-08-10 22:56:29 +00004000 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson825b72b2009-08-11 20:47:22 +00004001 bool isPPC64 = PtrVT == MVT::i64;
Chris Lattnerc91a4752006-06-26 22:48:35 +00004002 unsigned PtrByteSize = isPPC64 ? 8 : 4;
Scott Michelfdc40a02009-02-17 22:15:04 +00004003
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004004 MachineFunction &MF = DAG.getMachineFunction();
4005
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004006 // Mark this function as potentially containing a function that contains a
4007 // tail call. As a consequence the frame pointer will be used for dynamicalloc
4008 // and restoring the callers stack pointer in this functions epilog. This is
4009 // done because by tail calling the called function might overwrite the value
4010 // in this function's (MF) stack pointer stack slot 0(SP).
Nick Lewycky8a8d4792011-12-02 22:16:29 +00004011 if (getTargetMachine().Options.GuaranteedTailCallOpt &&
4012 CallConv == CallingConv::Fast)
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004013 MF.getInfo<PPCFunctionInfo>()->setHasFastCall();
4014
4015 unsigned nAltivecParamsAtEnd = 0;
4016
Chris Lattnerabde4602006-05-16 22:56:08 +00004017 // Count how many bytes are to be pushed on the stack, including the linkage
Chris Lattnerc91a4752006-06-26 22:48:35 +00004018 // area, and parameter passing area. We start with 24/48 bytes, which is
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004019 // prereserved space for [SP][CR][LR][3 x unused].
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004020 unsigned NumBytes =
Dan Gohman98ca4f22009-08-05 01:29:28 +00004021 CalculateParameterAndLinkageAreaSize(DAG, isPPC64, isVarArg, CallConv,
Dan Gohmanc9403652010-07-07 15:54:55 +00004022 Outs, OutVals,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004023 nAltivecParamsAtEnd);
Dale Johannesen75092de2008-03-12 00:22:17 +00004024
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004025 // Calculate by how many bytes the stack has to be adjusted in case of tail
4026 // call optimization.
4027 int SPDiff = CalculateTailCallSPDiff(DAG, isTailCall, NumBytes);
Scott Michelfdc40a02009-02-17 22:15:04 +00004028
Dan Gohman98ca4f22009-08-05 01:29:28 +00004029 // To protect arguments on the stack from being clobbered in a tail call,
4030 // force all the loads to happen before doing any other lowering.
4031 if (isTailCall)
4032 Chain = DAG.getStackArgumentTokenFactor(Chain);
4033
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004034 // Adjust the stack pointer for the new arguments...
4035 // These operations are automatically eliminated by the prolog/epilog pass
Chris Lattnere563bbc2008-10-11 22:08:30 +00004036 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
Dan Gohman475871a2008-07-27 21:46:04 +00004037 SDValue CallSeqStart = Chain;
Scott Michelfdc40a02009-02-17 22:15:04 +00004038
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004039 // Load the return address and frame pointer so it can be move somewhere else
4040 // later.
Dan Gohman475871a2008-07-27 21:46:04 +00004041 SDValue LROp, FPOp;
Tilmann Schellerffd02002009-07-03 06:45:56 +00004042 Chain = EmitTailCallLoadFPAndRetAddr(DAG, SPDiff, Chain, LROp, FPOp, true,
4043 dl);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004044
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004045 // Set up a copy of the stack pointer for use loading and storing any
4046 // arguments that may not fit in the registers available for argument
4047 // passing.
Dan Gohman475871a2008-07-27 21:46:04 +00004048 SDValue StackPtr;
Chris Lattnerc91a4752006-06-26 22:48:35 +00004049 if (isPPC64)
Owen Anderson825b72b2009-08-11 20:47:22 +00004050 StackPtr = DAG.getRegister(PPC::X1, MVT::i64);
Chris Lattnerc91a4752006-06-26 22:48:35 +00004051 else
Owen Anderson825b72b2009-08-11 20:47:22 +00004052 StackPtr = DAG.getRegister(PPC::R1, MVT::i32);
Scott Michelfdc40a02009-02-17 22:15:04 +00004053
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004054 // Figure out which arguments are going to go in registers, and which in
4055 // memory. Also, if this is a vararg function, floating point operations
4056 // must be stored to our stack, and loaded into integer regs as well, if
4057 // any integer regs are available for argument passing.
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00004058 unsigned ArgOffset = PPCFrameLowering::getLinkageSize(isPPC64, true);
Chris Lattner9a2a4972006-05-17 06:01:33 +00004059 unsigned GPR_idx = 0, FPR_idx = 0, VR_idx = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +00004060
Craig Topperb78ca422012-03-11 07:16:55 +00004061 static const uint16_t GPR_32[] = { // 32-bit registers.
Chris Lattner9a2a4972006-05-17 06:01:33 +00004062 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
4063 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
4064 };
Craig Topperb78ca422012-03-11 07:16:55 +00004065 static const uint16_t GPR_64[] = { // 64-bit registers.
Chris Lattnerc91a4752006-06-26 22:48:35 +00004066 PPC::X3, PPC::X4, PPC::X5, PPC::X6,
4067 PPC::X7, PPC::X8, PPC::X9, PPC::X10,
4068 };
Craig Topperb78ca422012-03-11 07:16:55 +00004069 static const uint16_t *FPR = GetFPR();
Scott Michelfdc40a02009-02-17 22:15:04 +00004070
Craig Topperb78ca422012-03-11 07:16:55 +00004071 static const uint16_t VR[] = {
Chris Lattner9a2a4972006-05-17 06:01:33 +00004072 PPC::V2, PPC::V3, PPC::V4, PPC::V5, PPC::V6, PPC::V7, PPC::V8,
4073 PPC::V9, PPC::V10, PPC::V11, PPC::V12, PPC::V13
4074 };
Owen Anderson718cb662007-09-07 04:06:50 +00004075 const unsigned NumGPRs = array_lengthof(GPR_32);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004076 const unsigned NumFPRs = 13;
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00004077 const unsigned NumVRs = array_lengthof(VR);
Scott Michelfdc40a02009-02-17 22:15:04 +00004078
Craig Topperb78ca422012-03-11 07:16:55 +00004079 const uint16_t *GPR = isPPC64 ? GPR_64 : GPR_32;
Chris Lattnerc91a4752006-06-26 22:48:35 +00004080
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004081 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004082 SmallVector<TailCallArgumentInfo, 8> TailCallArguments;
4083
Dan Gohman475871a2008-07-27 21:46:04 +00004084 SmallVector<SDValue, 8> MemOpChains;
Evan Cheng4360bdc2006-05-25 00:57:32 +00004085 for (unsigned i = 0; i != NumOps; ++i) {
Dan Gohmanc9403652010-07-07 15:54:55 +00004086 SDValue Arg = OutVals[i];
Dan Gohman98ca4f22009-08-05 01:29:28 +00004087 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00004088
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004089 // PtrOff will be used to store the current argument to the stack if a
4090 // register cannot be found for it.
Dan Gohman475871a2008-07-27 21:46:04 +00004091 SDValue PtrOff;
Scott Michelfdc40a02009-02-17 22:15:04 +00004092
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004093 PtrOff = DAG.getConstant(ArgOffset, StackPtr.getValueType());
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00004094
Dale Johannesen39355f92009-02-04 02:34:38 +00004095 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr, PtrOff);
Chris Lattnerc91a4752006-06-26 22:48:35 +00004096
4097 // On PPC64, promote integers to 64-bit values.
Owen Anderson825b72b2009-08-11 20:47:22 +00004098 if (isPPC64 && Arg.getValueType() == MVT::i32) {
Duncan Sands276dcbd2008-03-21 09:14:45 +00004099 // FIXME: Should this use ANY_EXTEND if neither sext nor zext?
4100 unsigned ExtOp = Flags.isSExt() ? ISD::SIGN_EXTEND : ISD::ZERO_EXTEND;
Owen Anderson825b72b2009-08-11 20:47:22 +00004101 Arg = DAG.getNode(ExtOp, dl, MVT::i64, Arg);
Chris Lattnerc91a4752006-06-26 22:48:35 +00004102 }
Dale Johannesen5b3b6952008-03-04 23:17:14 +00004103
Dale Johannesen8419dd62008-03-07 20:27:40 +00004104 // FIXME memcpy is used way more than necessary. Correctness first.
Bill Schmidt419f3762012-09-19 15:42:13 +00004105 // Note: "by value" is code for passing a structure by value, not
4106 // basic types.
Duncan Sands276dcbd2008-03-21 09:14:45 +00004107 if (Flags.isByVal()) {
4108 unsigned Size = Flags.getByValSize();
Bill Schmidt726c2372012-10-23 15:51:16 +00004109 // Very small objects are passed right-justified. Everything else is
4110 // passed left-justified.
4111 if (Size==1 || Size==2) {
4112 EVT VT = (Size==1) ? MVT::i8 : MVT::i16;
Dale Johannesen8419dd62008-03-07 20:27:40 +00004113 if (GPR_idx != NumGPRs) {
Stuart Hastingsa9011292011-02-16 16:23:55 +00004114 SDValue Load = DAG.getExtLoad(ISD::EXTLOAD, dl, PtrVT, Chain, Arg,
Chris Lattner3d6ccfb2010-09-21 17:04:51 +00004115 MachinePointerInfo(), VT,
4116 false, false, 0);
Dale Johannesen8419dd62008-03-07 20:27:40 +00004117 MemOpChains.push_back(Load.getValue(1));
4118 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004119
4120 ArgOffset += PtrByteSize;
Dale Johannesen8419dd62008-03-07 20:27:40 +00004121 } else {
Bill Schmidt7a6cb152012-10-16 13:30:53 +00004122 SDValue Const = DAG.getConstant(PtrByteSize - Size,
4123 PtrOff.getValueType());
Dale Johannesen39355f92009-02-04 02:34:38 +00004124 SDValue AddPtr = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, Const);
Bill Schmidt726c2372012-10-23 15:51:16 +00004125 Chain = CallSeqStart = createMemcpyOutsideCallSeq(Arg, AddPtr,
4126 CallSeqStart,
4127 Flags, DAG, dl);
Dale Johannesen8419dd62008-03-07 20:27:40 +00004128 ArgOffset += PtrByteSize;
4129 }
4130 continue;
4131 }
Dale Johannesenfdd3ade2008-03-17 02:13:43 +00004132 // Copy entire object into memory. There are cases where gcc-generated
4133 // code assumes it is there, even if it could be put entirely into
4134 // registers. (This is not what the doc says.)
Bill Schmidt726c2372012-10-23 15:51:16 +00004135 Chain = CallSeqStart = createMemcpyOutsideCallSeq(Arg, PtrOff,
4136 CallSeqStart,
4137 Flags, DAG, dl);
Bill Schmidt419f3762012-09-19 15:42:13 +00004138
4139 // For small aggregates (Darwin only) and aggregates >= PtrByteSize,
4140 // copy the pieces of the object that fit into registers from the
4141 // parameter save area.
Dale Johannesen5b3b6952008-03-04 23:17:14 +00004142 for (unsigned j=0; j<Size; j+=PtrByteSize) {
Dan Gohman475871a2008-07-27 21:46:04 +00004143 SDValue Const = DAG.getConstant(j, PtrOff.getValueType());
Dale Johannesen39355f92009-02-04 02:34:38 +00004144 SDValue AddArg = DAG.getNode(ISD::ADD, dl, PtrVT, Arg, Const);
Dale Johannesen5b3b6952008-03-04 23:17:14 +00004145 if (GPR_idx != NumGPRs) {
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00004146 SDValue Load = DAG.getLoad(PtrVT, dl, Chain, AddArg,
4147 MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00004148 false, false, false, 0);
Dale Johannesen1f797a32008-03-05 23:31:27 +00004149 MemOpChains.push_back(Load.getValue(1));
Dale Johannesen5b3b6952008-03-04 23:17:14 +00004150 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004151 ArgOffset += PtrByteSize;
Dale Johannesen5b3b6952008-03-04 23:17:14 +00004152 } else {
Dale Johannesenfdd3ade2008-03-17 02:13:43 +00004153 ArgOffset += ((Size - j + PtrByteSize-1)/PtrByteSize)*PtrByteSize;
Dale Johannesen8419dd62008-03-07 20:27:40 +00004154 break;
Dale Johannesen5b3b6952008-03-04 23:17:14 +00004155 }
4156 }
4157 continue;
4158 }
4159
Owen Anderson825b72b2009-08-11 20:47:22 +00004160 switch (Arg.getValueType().getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00004161 default: llvm_unreachable("Unexpected ValueType for argument!");
Owen Anderson825b72b2009-08-11 20:47:22 +00004162 case MVT::i32:
4163 case MVT::i64:
Chris Lattner9a2a4972006-05-17 06:01:33 +00004164 if (GPR_idx != NumGPRs) {
4165 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Arg));
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004166 } else {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004167 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
4168 isPPC64, isTailCall, false, MemOpChains,
Dale Johannesen33c960f2009-02-04 20:06:27 +00004169 TailCallArguments, dl);
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004170 }
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004171 ArgOffset += PtrByteSize;
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004172 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00004173 case MVT::f32:
4174 case MVT::f64:
Chris Lattner9a2a4972006-05-17 06:01:33 +00004175 if (FPR_idx != NumFPRs) {
4176 RegsToPass.push_back(std::make_pair(FPR[FPR_idx++], Arg));
4177
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004178 if (isVarArg) {
Chris Lattner6229d0a2010-09-21 18:41:36 +00004179 SDValue Store = DAG.getStore(Chain, dl, Arg, PtrOff,
4180 MachinePointerInfo(), false, false, 0);
Chris Lattner9a2a4972006-05-17 06:01:33 +00004181 MemOpChains.push_back(Store);
4182
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004183 // Float varargs are always shadowed in available integer registers
Chris Lattner9a2a4972006-05-17 06:01:33 +00004184 if (GPR_idx != NumGPRs) {
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00004185 SDValue Load = DAG.getLoad(PtrVT, dl, Store, PtrOff,
Pete Cooperd752e0f2011-11-08 18:42:53 +00004186 MachinePointerInfo(), false, false,
4187 false, 0);
Chris Lattner9a2a4972006-05-17 06:01:33 +00004188 MemOpChains.push_back(Load.getValue(1));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004189 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004190 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004191 if (GPR_idx != NumGPRs && Arg.getValueType() == MVT::f64 && !isPPC64){
Dan Gohman475871a2008-07-27 21:46:04 +00004192 SDValue ConstFour = DAG.getConstant(4, PtrOff.getValueType());
Dale Johannesen39355f92009-02-04 02:34:38 +00004193 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, ConstFour);
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00004194 SDValue Load = DAG.getLoad(PtrVT, dl, Store, PtrOff,
4195 MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00004196 false, false, false, 0);
Chris Lattner9a2a4972006-05-17 06:01:33 +00004197 MemOpChains.push_back(Load.getValue(1));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004198 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
Chris Lattnerabde4602006-05-16 22:56:08 +00004199 }
4200 } else {
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004201 // If we have any FPRs remaining, we may also have GPRs remaining.
4202 // Args passed in FPRs consume either 1 (f32) or 2 (f64) available
4203 // GPRs.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004204 if (GPR_idx != NumGPRs)
4205 ++GPR_idx;
Owen Anderson825b72b2009-08-11 20:47:22 +00004206 if (GPR_idx != NumGPRs && Arg.getValueType() == MVT::f64 &&
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004207 !isPPC64) // PPC64 has 64-bit GPR's obviously :)
4208 ++GPR_idx;
Chris Lattnerabde4602006-05-16 22:56:08 +00004209 }
Bill Schmidt726c2372012-10-23 15:51:16 +00004210 } else
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004211 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
4212 isPPC64, isTailCall, false, MemOpChains,
Dale Johannesen33c960f2009-02-04 20:06:27 +00004213 TailCallArguments, dl);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004214 if (isPPC64)
4215 ArgOffset += 8;
4216 else
Owen Anderson825b72b2009-08-11 20:47:22 +00004217 ArgOffset += Arg.getValueType() == MVT::f32 ? 4 : 8;
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004218 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00004219 case MVT::v4f32:
4220 case MVT::v4i32:
4221 case MVT::v8i16:
4222 case MVT::v16i8:
Dale Johannesen75092de2008-03-12 00:22:17 +00004223 if (isVarArg) {
4224 // These go aligned on the stack, or in the corresponding R registers
Scott Michelfdc40a02009-02-17 22:15:04 +00004225 // when within range. The Darwin PPC ABI doc claims they also go in
Dale Johannesen75092de2008-03-12 00:22:17 +00004226 // V registers; in fact gcc does this only for arguments that are
4227 // prototyped, not for those that match the ... We do it for all
4228 // arguments, seems to work.
4229 while (ArgOffset % 16 !=0) {
4230 ArgOffset += PtrByteSize;
4231 if (GPR_idx != NumGPRs)
4232 GPR_idx++;
4233 }
4234 // We could elide this store in the case where the object fits
4235 // entirely in R registers. Maybe later.
Scott Michelfdc40a02009-02-17 22:15:04 +00004236 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr,
Dale Johannesen75092de2008-03-12 00:22:17 +00004237 DAG.getConstant(ArgOffset, PtrVT));
Chris Lattner6229d0a2010-09-21 18:41:36 +00004238 SDValue Store = DAG.getStore(Chain, dl, Arg, PtrOff,
4239 MachinePointerInfo(), false, false, 0);
Dale Johannesen75092de2008-03-12 00:22:17 +00004240 MemOpChains.push_back(Store);
4241 if (VR_idx != NumVRs) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004242 SDValue Load = DAG.getLoad(MVT::v4f32, dl, Store, PtrOff,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00004243 MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00004244 false, false, false, 0);
Dale Johannesen75092de2008-03-12 00:22:17 +00004245 MemOpChains.push_back(Load.getValue(1));
4246 RegsToPass.push_back(std::make_pair(VR[VR_idx++], Load));
4247 }
4248 ArgOffset += 16;
4249 for (unsigned i=0; i<16; i+=PtrByteSize) {
4250 if (GPR_idx == NumGPRs)
4251 break;
Dale Johannesen39355f92009-02-04 02:34:38 +00004252 SDValue Ix = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff,
Dale Johannesen75092de2008-03-12 00:22:17 +00004253 DAG.getConstant(i, PtrVT));
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00004254 SDValue Load = DAG.getLoad(PtrVT, dl, Store, Ix, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00004255 false, false, false, 0);
Dale Johannesen75092de2008-03-12 00:22:17 +00004256 MemOpChains.push_back(Load.getValue(1));
4257 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
4258 }
4259 break;
4260 }
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004261
Dale Johannesen8f5422c2008-03-14 17:41:26 +00004262 // Non-varargs Altivec params generally go in registers, but have
4263 // stack space allocated at the end.
4264 if (VR_idx != NumVRs) {
4265 // Doesn't have GPR space allocated.
4266 RegsToPass.push_back(std::make_pair(VR[VR_idx++], Arg));
4267 } else if (nAltivecParamsAtEnd==0) {
4268 // We are emitting Altivec params in order.
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004269 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
4270 isPPC64, isTailCall, true, MemOpChains,
Dale Johannesen33c960f2009-02-04 20:06:27 +00004271 TailCallArguments, dl);
Dale Johannesen75092de2008-03-12 00:22:17 +00004272 ArgOffset += 16;
Dale Johannesen75092de2008-03-12 00:22:17 +00004273 }
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004274 break;
Chris Lattnerabde4602006-05-16 22:56:08 +00004275 }
Chris Lattnerabde4602006-05-16 22:56:08 +00004276 }
Dale Johannesen8f5422c2008-03-14 17:41:26 +00004277 // If all Altivec parameters fit in registers, as they usually do,
4278 // they get stack space following the non-Altivec parameters. We
4279 // don't track this here because nobody below needs it.
4280 // If there are more Altivec parameters than fit in registers emit
4281 // the stores here.
4282 if (!isVarArg && nAltivecParamsAtEnd > NumVRs) {
4283 unsigned j = 0;
4284 // Offset is aligned; skip 1st 12 params which go in V registers.
4285 ArgOffset = ((ArgOffset+15)/16)*16;
4286 ArgOffset += 12*16;
4287 for (unsigned i = 0; i != NumOps; ++i) {
Dan Gohmanc9403652010-07-07 15:54:55 +00004288 SDValue Arg = OutVals[i];
4289 EVT ArgType = Outs[i].VT;
Owen Anderson825b72b2009-08-11 20:47:22 +00004290 if (ArgType==MVT::v4f32 || ArgType==MVT::v4i32 ||
4291 ArgType==MVT::v8i16 || ArgType==MVT::v16i8) {
Dale Johannesen8f5422c2008-03-14 17:41:26 +00004292 if (++j > NumVRs) {
Dan Gohman475871a2008-07-27 21:46:04 +00004293 SDValue PtrOff;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004294 // We are emitting Altivec params in order.
4295 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
4296 isPPC64, isTailCall, true, MemOpChains,
Dale Johannesen33c960f2009-02-04 20:06:27 +00004297 TailCallArguments, dl);
Dale Johannesen8f5422c2008-03-14 17:41:26 +00004298 ArgOffset += 16;
4299 }
4300 }
4301 }
4302 }
4303
Chris Lattner9a2a4972006-05-17 06:01:33 +00004304 if (!MemOpChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00004305 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Chris Lattnere2199452006-08-11 17:38:39 +00004306 &MemOpChains[0], MemOpChains.size());
Scott Michelfdc40a02009-02-17 22:15:04 +00004307
Dale Johannesenf7b73042010-03-09 20:15:42 +00004308 // On Darwin, R12 must contain the address of an indirect callee. This does
4309 // not mean the MTCTR instruction must use R12; it's easier to model this as
4310 // an extra parameter, so do that.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004311 if (!isTailCall &&
Dale Johannesenf7b73042010-03-09 20:15:42 +00004312 !dyn_cast<GlobalAddressSDNode>(Callee) &&
4313 !dyn_cast<ExternalSymbolSDNode>(Callee) &&
4314 !isBLACompatibleAddress(Callee, DAG))
4315 RegsToPass.push_back(std::make_pair((unsigned)(isPPC64 ? PPC::X12 :
4316 PPC::R12), Callee));
4317
Chris Lattner9a2a4972006-05-17 06:01:33 +00004318 // Build a sequence of copy-to-reg nodes chained together with token chain
4319 // and flag operands which copy the outgoing args into the appropriate regs.
Dan Gohman475871a2008-07-27 21:46:04 +00004320 SDValue InFlag;
Chris Lattner9a2a4972006-05-17 06:01:33 +00004321 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michelfdc40a02009-02-17 22:15:04 +00004322 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesen39355f92009-02-04 02:34:38 +00004323 RegsToPass[i].second, InFlag);
Chris Lattner9a2a4972006-05-17 06:01:33 +00004324 InFlag = Chain.getValue(1);
4325 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004326
Chris Lattnerb9082582010-11-14 23:42:06 +00004327 if (isTailCall)
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004328 PrepareTailCall(DAG, InFlag, Chain, dl, isPPC64, SPDiff, NumBytes, LROp,
4329 FPOp, true, TailCallArguments);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004330
Dan Gohman98ca4f22009-08-05 01:29:28 +00004331 return FinishCall(CallConv, dl, isTailCall, isVarArg, DAG,
4332 RegsToPass, InFlag, Chain, Callee, SPDiff, NumBytes,
4333 Ins, InVals);
Chris Lattnerabde4602006-05-16 22:56:08 +00004334}
4335
Hal Finkeld712f932011-10-14 19:51:36 +00004336bool
4337PPCTargetLowering::CanLowerReturn(CallingConv::ID CallConv,
4338 MachineFunction &MF, bool isVarArg,
4339 const SmallVectorImpl<ISD::OutputArg> &Outs,
4340 LLVMContext &Context) const {
4341 SmallVector<CCValAssign, 16> RVLocs;
4342 CCState CCInfo(CallConv, isVarArg, MF, getTargetMachine(),
4343 RVLocs, Context);
4344 return CCInfo.CheckReturn(Outs, RetCC_PPC);
4345}
4346
Dan Gohman98ca4f22009-08-05 01:29:28 +00004347SDValue
4348PPCTargetLowering::LowerReturn(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00004349 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00004350 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00004351 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohmand858e902010-04-17 15:26:15 +00004352 DebugLoc dl, SelectionDAG &DAG) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00004353
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00004354 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00004355 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Gabor Greifa4b00b22012-04-19 15:16:31 +00004356 getTargetMachine(), RVLocs, *DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +00004357 CCInfo.AnalyzeReturn(Outs, RetCC_PPC);
Scott Michelfdc40a02009-02-17 22:15:04 +00004358
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00004359 // If this is the first return lowered for this function, add the regs to the
4360 // liveout set for the function.
Chris Lattner84bc5422007-12-31 04:13:23 +00004361 if (DAG.getMachineFunction().getRegInfo().liveout_empty()) {
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00004362 for (unsigned i = 0; i != RVLocs.size(); ++i)
Chris Lattner84bc5422007-12-31 04:13:23 +00004363 DAG.getMachineFunction().getRegInfo().addLiveOut(RVLocs[i].getLocReg());
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00004364 }
4365
Dan Gohman475871a2008-07-27 21:46:04 +00004366 SDValue Flag;
Scott Michelfdc40a02009-02-17 22:15:04 +00004367
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00004368 // Copy the result values into the output registers.
4369 for (unsigned i = 0; i != RVLocs.size(); ++i) {
4370 CCValAssign &VA = RVLocs[i];
4371 assert(VA.isRegLoc() && "Can only return in registers!");
Ulrich Weigand86aef0a2012-11-05 19:39:45 +00004372
4373 SDValue Arg = OutVals[i];
4374
4375 switch (VA.getLocInfo()) {
4376 default: llvm_unreachable("Unknown loc info!");
4377 case CCValAssign::Full: break;
4378 case CCValAssign::AExt:
4379 Arg = DAG.getNode(ISD::ANY_EXTEND, dl, VA.getLocVT(), Arg);
4380 break;
4381 case CCValAssign::ZExt:
4382 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, VA.getLocVT(), Arg);
4383 break;
4384 case CCValAssign::SExt:
4385 Arg = DAG.getNode(ISD::SIGN_EXTEND, dl, VA.getLocVT(), Arg);
4386 break;
4387 }
4388
4389 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), Arg, Flag);
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00004390 Flag = Chain.getValue(1);
4391 }
4392
Gabor Greifba36cb52008-08-28 21:40:38 +00004393 if (Flag.getNode())
Owen Anderson825b72b2009-08-11 20:47:22 +00004394 return DAG.getNode(PPCISD::RET_FLAG, dl, MVT::Other, Chain, Flag);
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00004395 else
Owen Anderson825b72b2009-08-11 20:47:22 +00004396 return DAG.getNode(PPCISD::RET_FLAG, dl, MVT::Other, Chain);
Chris Lattner1a635d62006-04-14 06:01:58 +00004397}
4398
Dan Gohman475871a2008-07-27 21:46:04 +00004399SDValue PPCTargetLowering::LowerSTACKRESTORE(SDValue Op, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00004400 const PPCSubtarget &Subtarget) const {
Jim Laskeyefc7e522006-12-04 22:04:42 +00004401 // When we pop the dynamic allocation we need to restore the SP link.
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004402 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00004403
Jim Laskeyefc7e522006-12-04 22:04:42 +00004404 // Get the corect type for pointers.
Owen Andersone50ed302009-08-10 22:56:29 +00004405 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Jim Laskeyefc7e522006-12-04 22:04:42 +00004406
4407 // Construct the stack pointer operand.
Dale Johannesenb60d5192009-11-24 01:09:07 +00004408 bool isPPC64 = Subtarget.isPPC64();
4409 unsigned SP = isPPC64 ? PPC::X1 : PPC::R1;
Dan Gohman475871a2008-07-27 21:46:04 +00004410 SDValue StackPtr = DAG.getRegister(SP, PtrVT);
Jim Laskeyefc7e522006-12-04 22:04:42 +00004411
4412 // Get the operands for the STACKRESTORE.
Dan Gohman475871a2008-07-27 21:46:04 +00004413 SDValue Chain = Op.getOperand(0);
4414 SDValue SaveSP = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00004415
Jim Laskeyefc7e522006-12-04 22:04:42 +00004416 // Load the old link SP.
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00004417 SDValue LoadLinkSP = DAG.getLoad(PtrVT, dl, Chain, StackPtr,
4418 MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00004419 false, false, false, 0);
Scott Michelfdc40a02009-02-17 22:15:04 +00004420
Jim Laskeyefc7e522006-12-04 22:04:42 +00004421 // Restore the stack pointer.
Dale Johannesen33c960f2009-02-04 20:06:27 +00004422 Chain = DAG.getCopyToReg(LoadLinkSP.getValue(1), dl, SP, SaveSP);
Scott Michelfdc40a02009-02-17 22:15:04 +00004423
Jim Laskeyefc7e522006-12-04 22:04:42 +00004424 // Store the old link SP.
Chris Lattner6229d0a2010-09-21 18:41:36 +00004425 return DAG.getStore(Chain, dl, LoadLinkSP, StackPtr, MachinePointerInfo(),
David Greene534502d12010-02-15 16:56:53 +00004426 false, false, 0);
Jim Laskeyefc7e522006-12-04 22:04:42 +00004427}
4428
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004429
4430
Dan Gohman475871a2008-07-27 21:46:04 +00004431SDValue
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004432PPCTargetLowering::getReturnAddrFrameIndex(SelectionDAG & DAG) const {
Jim Laskey2f616bf2006-11-16 22:43:37 +00004433 MachineFunction &MF = DAG.getMachineFunction();
Dale Johannesenb60d5192009-11-24 01:09:07 +00004434 bool isPPC64 = PPCSubTarget.isPPC64();
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004435 bool isDarwinABI = PPCSubTarget.isDarwinABI();
Owen Andersone50ed302009-08-10 22:56:29 +00004436 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004437
4438 // Get current frame pointer save index. The users of this index will be
4439 // primarily DYNALLOC instructions.
4440 PPCFunctionInfo *FI = MF.getInfo<PPCFunctionInfo>();
4441 int RASI = FI->getReturnAddrSaveIndex();
4442
4443 // If the frame pointer save index hasn't been defined yet.
4444 if (!RASI) {
4445 // Find out what the fix offset of the frame pointer save area.
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00004446 int LROffset = PPCFrameLowering::getReturnSaveOffset(isPPC64, isDarwinABI);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004447 // Allocate the frame index for frame pointer save area.
Evan Chenged2ae132010-07-03 00:40:23 +00004448 RASI = MF.getFrameInfo()->CreateFixedObject(isPPC64? 8 : 4, LROffset, true);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004449 // Save the result.
4450 FI->setReturnAddrSaveIndex(RASI);
4451 }
4452 return DAG.getFrameIndex(RASI, PtrVT);
4453}
4454
Dan Gohman475871a2008-07-27 21:46:04 +00004455SDValue
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004456PPCTargetLowering::getFramePointerFrameIndex(SelectionDAG & DAG) const {
4457 MachineFunction &MF = DAG.getMachineFunction();
Dale Johannesenb60d5192009-11-24 01:09:07 +00004458 bool isPPC64 = PPCSubTarget.isPPC64();
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004459 bool isDarwinABI = PPCSubTarget.isDarwinABI();
Owen Andersone50ed302009-08-10 22:56:29 +00004460 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Jim Laskey2f616bf2006-11-16 22:43:37 +00004461
4462 // Get current frame pointer save index. The users of this index will be
4463 // primarily DYNALLOC instructions.
4464 PPCFunctionInfo *FI = MF.getInfo<PPCFunctionInfo>();
4465 int FPSI = FI->getFramePointerSaveIndex();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004466
Jim Laskey2f616bf2006-11-16 22:43:37 +00004467 // If the frame pointer save index hasn't been defined yet.
4468 if (!FPSI) {
4469 // Find out what the fix offset of the frame pointer save area.
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00004470 int FPOffset = PPCFrameLowering::getFramePointerSaveOffset(isPPC64,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004471 isDarwinABI);
Scott Michelfdc40a02009-02-17 22:15:04 +00004472
Jim Laskey2f616bf2006-11-16 22:43:37 +00004473 // Allocate the frame index for frame pointer save area.
Evan Chenged2ae132010-07-03 00:40:23 +00004474 FPSI = MF.getFrameInfo()->CreateFixedObject(isPPC64? 8 : 4, FPOffset, true);
Jim Laskey2f616bf2006-11-16 22:43:37 +00004475 // Save the result.
Scott Michelfdc40a02009-02-17 22:15:04 +00004476 FI->setFramePointerSaveIndex(FPSI);
Jim Laskey2f616bf2006-11-16 22:43:37 +00004477 }
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004478 return DAG.getFrameIndex(FPSI, PtrVT);
4479}
Jim Laskey2f616bf2006-11-16 22:43:37 +00004480
Dan Gohman475871a2008-07-27 21:46:04 +00004481SDValue PPCTargetLowering::LowerDYNAMIC_STACKALLOC(SDValue Op,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004482 SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00004483 const PPCSubtarget &Subtarget) const {
Jim Laskey2f616bf2006-11-16 22:43:37 +00004484 // Get the inputs.
Dan Gohman475871a2008-07-27 21:46:04 +00004485 SDValue Chain = Op.getOperand(0);
4486 SDValue Size = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00004487 DebugLoc dl = Op.getDebugLoc();
4488
Jim Laskey2f616bf2006-11-16 22:43:37 +00004489 // Get the corect type for pointers.
Owen Andersone50ed302009-08-10 22:56:29 +00004490 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Jim Laskey2f616bf2006-11-16 22:43:37 +00004491 // Negate the size.
Dale Johannesende064702009-02-06 21:50:26 +00004492 SDValue NegSize = DAG.getNode(ISD::SUB, dl, PtrVT,
Jim Laskey2f616bf2006-11-16 22:43:37 +00004493 DAG.getConstant(0, PtrVT), Size);
4494 // Construct a node for the frame pointer save index.
Dan Gohman475871a2008-07-27 21:46:04 +00004495 SDValue FPSIdx = getFramePointerFrameIndex(DAG);
Jim Laskey2f616bf2006-11-16 22:43:37 +00004496 // Build a DYNALLOC node.
Dan Gohman475871a2008-07-27 21:46:04 +00004497 SDValue Ops[3] = { Chain, NegSize, FPSIdx };
Owen Anderson825b72b2009-08-11 20:47:22 +00004498 SDVTList VTs = DAG.getVTList(PtrVT, MVT::Other);
Dale Johannesende064702009-02-06 21:50:26 +00004499 return DAG.getNode(PPCISD::DYNALLOC, dl, VTs, Ops, 3);
Jim Laskey2f616bf2006-11-16 22:43:37 +00004500}
4501
Chris Lattner1a635d62006-04-14 06:01:58 +00004502/// LowerSELECT_CC - Lower floating point select_cc's into fsel instruction when
4503/// possible.
Dan Gohmand858e902010-04-17 15:26:15 +00004504SDValue PPCTargetLowering::LowerSELECT_CC(SDValue Op, SelectionDAG &DAG) const {
Chris Lattner1a635d62006-04-14 06:01:58 +00004505 // Not FP? Not a fsel.
Duncan Sands83ec4b62008-06-06 12:08:01 +00004506 if (!Op.getOperand(0).getValueType().isFloatingPoint() ||
4507 !Op.getOperand(2).getValueType().isFloatingPoint())
Eli Friedmanc06441e2009-05-28 04:31:08 +00004508 return Op;
Scott Michelfdc40a02009-02-17 22:15:04 +00004509
Chris Lattner1a635d62006-04-14 06:01:58 +00004510 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(4))->get();
Scott Michelfdc40a02009-02-17 22:15:04 +00004511
Chris Lattner1a635d62006-04-14 06:01:58 +00004512 // Cannot handle SETEQ/SETNE.
Eli Friedmanc06441e2009-05-28 04:31:08 +00004513 if (CC == ISD::SETEQ || CC == ISD::SETNE) return Op;
Scott Michelfdc40a02009-02-17 22:15:04 +00004514
Owen Andersone50ed302009-08-10 22:56:29 +00004515 EVT ResVT = Op.getValueType();
4516 EVT CmpVT = Op.getOperand(0).getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00004517 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
4518 SDValue TV = Op.getOperand(2), FV = Op.getOperand(3);
Dale Johannesende064702009-02-06 21:50:26 +00004519 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00004520
Chris Lattner1a635d62006-04-14 06:01:58 +00004521 // If the RHS of the comparison is a 0.0, we don't need to do the
4522 // subtraction at all.
4523 if (isFloatingPointZero(RHS))
4524 switch (CC) {
4525 default: break; // SETUO etc aren't handled by fsel.
4526 case ISD::SETULT:
4527 case ISD::SETLT:
4528 std::swap(TV, FV); // fsel is natively setge, swap operands for setlt
Chris Lattner57340122006-05-24 00:06:44 +00004529 case ISD::SETOGE:
Chris Lattner1a635d62006-04-14 06:01:58 +00004530 case ISD::SETGE:
Owen Anderson825b72b2009-08-11 20:47:22 +00004531 if (LHS.getValueType() == MVT::f32) // Comparison is always 64-bits
4532 LHS = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, LHS);
Dale Johannesende064702009-02-06 21:50:26 +00004533 return DAG.getNode(PPCISD::FSEL, dl, ResVT, LHS, TV, FV);
Chris Lattner1a635d62006-04-14 06:01:58 +00004534 case ISD::SETUGT:
4535 case ISD::SETGT:
4536 std::swap(TV, FV); // fsel is natively setge, swap operands for setlt
Chris Lattner57340122006-05-24 00:06:44 +00004537 case ISD::SETOLE:
Chris Lattner1a635d62006-04-14 06:01:58 +00004538 case ISD::SETLE:
Owen Anderson825b72b2009-08-11 20:47:22 +00004539 if (LHS.getValueType() == MVT::f32) // Comparison is always 64-bits
4540 LHS = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, LHS);
Dale Johannesende064702009-02-06 21:50:26 +00004541 return DAG.getNode(PPCISD::FSEL, dl, ResVT,
Owen Anderson825b72b2009-08-11 20:47:22 +00004542 DAG.getNode(ISD::FNEG, dl, MVT::f64, LHS), TV, FV);
Chris Lattner1a635d62006-04-14 06:01:58 +00004543 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004544
Dan Gohman475871a2008-07-27 21:46:04 +00004545 SDValue Cmp;
Chris Lattner1a635d62006-04-14 06:01:58 +00004546 switch (CC) {
4547 default: break; // SETUO etc aren't handled by fsel.
4548 case ISD::SETULT:
4549 case ISD::SETLT:
Dale Johannesende064702009-02-06 21:50:26 +00004550 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, LHS, RHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00004551 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
4552 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
Dale Johannesende064702009-02-06 21:50:26 +00004553 return DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, FV, TV);
Chris Lattner57340122006-05-24 00:06:44 +00004554 case ISD::SETOGE:
Chris Lattner1a635d62006-04-14 06:01:58 +00004555 case ISD::SETGE:
Dale Johannesende064702009-02-06 21:50:26 +00004556 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, LHS, RHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00004557 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
4558 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
Dale Johannesende064702009-02-06 21:50:26 +00004559 return DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, TV, FV);
Chris Lattner1a635d62006-04-14 06:01:58 +00004560 case ISD::SETUGT:
4561 case ISD::SETGT:
Dale Johannesende064702009-02-06 21:50:26 +00004562 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, RHS, LHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00004563 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
4564 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
Dale Johannesende064702009-02-06 21:50:26 +00004565 return DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, FV, TV);
Chris Lattner57340122006-05-24 00:06:44 +00004566 case ISD::SETOLE:
Chris Lattner1a635d62006-04-14 06:01:58 +00004567 case ISD::SETLE:
Dale Johannesende064702009-02-06 21:50:26 +00004568 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, RHS, LHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00004569 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
4570 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
Dale Johannesende064702009-02-06 21:50:26 +00004571 return DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, TV, FV);
Chris Lattner1a635d62006-04-14 06:01:58 +00004572 }
Eli Friedmanc06441e2009-05-28 04:31:08 +00004573 return Op;
Chris Lattner1a635d62006-04-14 06:01:58 +00004574}
4575
Chris Lattner1f873002007-11-28 18:44:47 +00004576// FIXME: Split this code up when LegalizeDAGTypes lands.
Dale Johannesen4c9369d2009-06-04 20:53:52 +00004577SDValue PPCTargetLowering::LowerFP_TO_INT(SDValue Op, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00004578 DebugLoc dl) const {
Duncan Sands83ec4b62008-06-06 12:08:01 +00004579 assert(Op.getOperand(0).getValueType().isFloatingPoint());
Dan Gohman475871a2008-07-27 21:46:04 +00004580 SDValue Src = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00004581 if (Src.getValueType() == MVT::f32)
4582 Src = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Src);
Duncan Sandsa7360f02008-07-19 16:26:02 +00004583
Dan Gohman475871a2008-07-27 21:46:04 +00004584 SDValue Tmp;
Owen Anderson825b72b2009-08-11 20:47:22 +00004585 switch (Op.getValueType().getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00004586 default: llvm_unreachable("Unhandled FP_TO_INT type in custom expander!");
Owen Anderson825b72b2009-08-11 20:47:22 +00004587 case MVT::i32:
Dale Johannesen4c9369d2009-06-04 20:53:52 +00004588 Tmp = DAG.getNode(Op.getOpcode()==ISD::FP_TO_SINT ? PPCISD::FCTIWZ :
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004589 PPCISD::FCTIDZ,
Owen Anderson825b72b2009-08-11 20:47:22 +00004590 dl, MVT::f64, Src);
Chris Lattner1a635d62006-04-14 06:01:58 +00004591 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00004592 case MVT::i64:
4593 Tmp = DAG.getNode(PPCISD::FCTIDZ, dl, MVT::f64, Src);
Chris Lattner1a635d62006-04-14 06:01:58 +00004594 break;
4595 }
Duncan Sandsa7360f02008-07-19 16:26:02 +00004596
Chris Lattner1a635d62006-04-14 06:01:58 +00004597 // Convert the FP value to an int value through memory.
Owen Anderson825b72b2009-08-11 20:47:22 +00004598 SDValue FIPtr = DAG.CreateStackTemporary(MVT::f64);
Duncan Sandsa7360f02008-07-19 16:26:02 +00004599
Chris Lattner1de7c1d2007-10-15 20:14:52 +00004600 // Emit a store to the stack slot.
Chris Lattner6229d0a2010-09-21 18:41:36 +00004601 SDValue Chain = DAG.getStore(DAG.getEntryNode(), dl, Tmp, FIPtr,
4602 MachinePointerInfo(), false, false, 0);
Chris Lattner1de7c1d2007-10-15 20:14:52 +00004603
4604 // Result is a load from the stack slot. If loading 4 bytes, make sure to
4605 // add in a bias.
Owen Anderson825b72b2009-08-11 20:47:22 +00004606 if (Op.getValueType() == MVT::i32)
Dale Johannesen33c960f2009-02-04 20:06:27 +00004607 FIPtr = DAG.getNode(ISD::ADD, dl, FIPtr.getValueType(), FIPtr,
Chris Lattner1de7c1d2007-10-15 20:14:52 +00004608 DAG.getConstant(4, FIPtr.getValueType()));
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00004609 return DAG.getLoad(Op.getValueType(), dl, Chain, FIPtr, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00004610 false, false, false, 0);
Chris Lattner1a635d62006-04-14 06:01:58 +00004611}
4612
Dan Gohmand858e902010-04-17 15:26:15 +00004613SDValue PPCTargetLowering::LowerSINT_TO_FP(SDValue Op,
4614 SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004615 DebugLoc dl = Op.getDebugLoc();
Dan Gohman034f60e2008-03-11 01:59:03 +00004616 // Don't handle ppc_fp128 here; let it be lowered to a libcall.
Owen Anderson825b72b2009-08-11 20:47:22 +00004617 if (Op.getValueType() != MVT::f32 && Op.getValueType() != MVT::f64)
Dan Gohman475871a2008-07-27 21:46:04 +00004618 return SDValue();
Dan Gohman034f60e2008-03-11 01:59:03 +00004619
Owen Anderson825b72b2009-08-11 20:47:22 +00004620 if (Op.getOperand(0).getValueType() == MVT::i64) {
Ulrich Weigand6c28a7e2012-10-18 13:16:11 +00004621 SDValue SINT = Op.getOperand(0);
4622 // When converting to single-precision, we actually need to convert
4623 // to double-precision first and then round to single-precision.
4624 // To avoid double-rounding effects during that operation, we have
4625 // to prepare the input operand. Bits that might be truncated when
4626 // converting to double-precision are replaced by a bit that won't
4627 // be lost at this stage, but is below the single-precision rounding
4628 // position.
4629 //
4630 // However, if -enable-unsafe-fp-math is in effect, accept double
4631 // rounding to avoid the extra overhead.
4632 if (Op.getValueType() == MVT::f32 &&
4633 !DAG.getTarget().Options.UnsafeFPMath) {
4634
4635 // Twiddle input to make sure the low 11 bits are zero. (If this
4636 // is the case, we are guaranteed the value will fit into the 53 bit
4637 // mantissa of an IEEE double-precision value without rounding.)
4638 // If any of those low 11 bits were not zero originally, make sure
4639 // bit 12 (value 2048) is set instead, so that the final rounding
4640 // to single-precision gets the correct result.
4641 SDValue Round = DAG.getNode(ISD::AND, dl, MVT::i64,
4642 SINT, DAG.getConstant(2047, MVT::i64));
4643 Round = DAG.getNode(ISD::ADD, dl, MVT::i64,
4644 Round, DAG.getConstant(2047, MVT::i64));
4645 Round = DAG.getNode(ISD::OR, dl, MVT::i64, Round, SINT);
4646 Round = DAG.getNode(ISD::AND, dl, MVT::i64,
4647 Round, DAG.getConstant(-2048, MVT::i64));
4648
4649 // However, we cannot use that value unconditionally: if the magnitude
4650 // of the input value is small, the bit-twiddling we did above might
4651 // end up visibly changing the output. Fortunately, in that case, we
4652 // don't need to twiddle bits since the original input will convert
4653 // exactly to double-precision floating-point already. Therefore,
4654 // construct a conditional to use the original value if the top 11
4655 // bits are all sign-bit copies, and use the rounded value computed
4656 // above otherwise.
4657 SDValue Cond = DAG.getNode(ISD::SRA, dl, MVT::i64,
4658 SINT, DAG.getConstant(53, MVT::i32));
4659 Cond = DAG.getNode(ISD::ADD, dl, MVT::i64,
4660 Cond, DAG.getConstant(1, MVT::i64));
4661 Cond = DAG.getSetCC(dl, MVT::i32,
4662 Cond, DAG.getConstant(1, MVT::i64), ISD::SETUGT);
4663
4664 SINT = DAG.getNode(ISD::SELECT, dl, MVT::i64, Cond, Round, SINT);
4665 }
4666 SDValue Bits = DAG.getNode(ISD::BITCAST, dl, MVT::f64, SINT);
Owen Anderson825b72b2009-08-11 20:47:22 +00004667 SDValue FP = DAG.getNode(PPCISD::FCFID, dl, MVT::f64, Bits);
4668 if (Op.getValueType() == MVT::f32)
Scott Michelfdc40a02009-02-17 22:15:04 +00004669 FP = DAG.getNode(ISD::FP_ROUND, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004670 MVT::f32, FP, DAG.getIntPtrConstant(0));
Chris Lattner1a635d62006-04-14 06:01:58 +00004671 return FP;
4672 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004673
Owen Anderson825b72b2009-08-11 20:47:22 +00004674 assert(Op.getOperand(0).getValueType() == MVT::i32 &&
Chris Lattner1a635d62006-04-14 06:01:58 +00004675 "Unhandled SINT_TO_FP type in custom expander!");
4676 // Since we only generate this in 64-bit mode, we can take advantage of
4677 // 64-bit registers. In particular, sign extend the input value into the
4678 // 64-bit register with extsw, store the WHOLE 64-bit value into the stack
4679 // then lfd it and fcfid it.
Dan Gohmanc76909a2009-09-25 20:36:54 +00004680 MachineFunction &MF = DAG.getMachineFunction();
4681 MachineFrameInfo *FrameInfo = MF.getFrameInfo();
David Greene3f2bf852009-11-12 20:49:22 +00004682 int FrameIdx = FrameInfo->CreateStackObject(8, 8, false);
Owen Andersone50ed302009-08-10 22:56:29 +00004683 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Dan Gohman475871a2008-07-27 21:46:04 +00004684 SDValue FIdx = DAG.getFrameIndex(FrameIdx, PtrVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00004685
Owen Anderson825b72b2009-08-11 20:47:22 +00004686 SDValue Ext64 = DAG.getNode(PPCISD::EXTSW_32, dl, MVT::i32,
Chris Lattner1a635d62006-04-14 06:01:58 +00004687 Op.getOperand(0));
Scott Michelfdc40a02009-02-17 22:15:04 +00004688
Chris Lattner1a635d62006-04-14 06:01:58 +00004689 // STD the extended value into the stack slot.
Dan Gohmanc76909a2009-09-25 20:36:54 +00004690 MachineMemOperand *MMO =
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00004691 MF.getMachineMemOperand(MachinePointerInfo::getFixedStack(FrameIdx),
Chris Lattner59db5492010-09-21 04:39:43 +00004692 MachineMemOperand::MOStore, 8, 8);
Dan Gohmanc76909a2009-09-25 20:36:54 +00004693 SDValue Ops[] = { DAG.getEntryNode(), Ext64, FIdx };
4694 SDValue Store =
4695 DAG.getMemIntrinsicNode(PPCISD::STD_32, dl, DAG.getVTList(MVT::Other),
4696 Ops, 4, MVT::i64, MMO);
Chris Lattner1a635d62006-04-14 06:01:58 +00004697 // Load the value as a double.
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00004698 SDValue Ld = DAG.getLoad(MVT::f64, dl, Store, FIdx, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00004699 false, false, false, 0);
Scott Michelfdc40a02009-02-17 22:15:04 +00004700
Chris Lattner1a635d62006-04-14 06:01:58 +00004701 // FCFID it and return it.
Owen Anderson825b72b2009-08-11 20:47:22 +00004702 SDValue FP = DAG.getNode(PPCISD::FCFID, dl, MVT::f64, Ld);
4703 if (Op.getValueType() == MVT::f32)
4704 FP = DAG.getNode(ISD::FP_ROUND, dl, MVT::f32, FP, DAG.getIntPtrConstant(0));
Chris Lattner1a635d62006-04-14 06:01:58 +00004705 return FP;
4706}
4707
Dan Gohmand858e902010-04-17 15:26:15 +00004708SDValue PPCTargetLowering::LowerFLT_ROUNDS_(SDValue Op,
4709 SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004710 DebugLoc dl = Op.getDebugLoc();
Dale Johannesen5c5eb802008-01-18 19:55:37 +00004711 /*
4712 The rounding mode is in bits 30:31 of FPSR, and has the following
4713 settings:
4714 00 Round to nearest
4715 01 Round to 0
4716 10 Round to +inf
4717 11 Round to -inf
4718
4719 FLT_ROUNDS, on the other hand, expects the following:
4720 -1 Undefined
4721 0 Round to 0
4722 1 Round to nearest
4723 2 Round to +inf
4724 3 Round to -inf
4725
4726 To perform the conversion, we do:
4727 ((FPSCR & 0x3) ^ ((~FPSCR & 0x3) >> 1))
4728 */
4729
4730 MachineFunction &MF = DAG.getMachineFunction();
Owen Andersone50ed302009-08-10 22:56:29 +00004731 EVT VT = Op.getValueType();
4732 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
4733 std::vector<EVT> NodeTys;
Dan Gohman475871a2008-07-27 21:46:04 +00004734 SDValue MFFSreg, InFlag;
Dale Johannesen5c5eb802008-01-18 19:55:37 +00004735
4736 // Save FP Control Word to register
Owen Anderson825b72b2009-08-11 20:47:22 +00004737 NodeTys.push_back(MVT::f64); // return register
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00004738 NodeTys.push_back(MVT::Glue); // unused in this context
Dale Johannesen33c960f2009-02-04 20:06:27 +00004739 SDValue Chain = DAG.getNode(PPCISD::MFFS, dl, NodeTys, &InFlag, 0);
Dale Johannesen5c5eb802008-01-18 19:55:37 +00004740
4741 // Save FP register to stack slot
David Greene3f2bf852009-11-12 20:49:22 +00004742 int SSFI = MF.getFrameInfo()->CreateStackObject(8, 8, false);
Dan Gohman475871a2008-07-27 21:46:04 +00004743 SDValue StackSlot = DAG.getFrameIndex(SSFI, PtrVT);
Dale Johannesen33c960f2009-02-04 20:06:27 +00004744 SDValue Store = DAG.getStore(DAG.getEntryNode(), dl, Chain,
Chris Lattner6229d0a2010-09-21 18:41:36 +00004745 StackSlot, MachinePointerInfo(), false, false,0);
Dale Johannesen5c5eb802008-01-18 19:55:37 +00004746
4747 // Load FP Control Word from low 32 bits of stack slot.
Dan Gohman475871a2008-07-27 21:46:04 +00004748 SDValue Four = DAG.getConstant(4, PtrVT);
Dale Johannesen33c960f2009-02-04 20:06:27 +00004749 SDValue Addr = DAG.getNode(ISD::ADD, dl, PtrVT, StackSlot, Four);
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00004750 SDValue CWD = DAG.getLoad(MVT::i32, dl, Store, Addr, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00004751 false, false, false, 0);
Dale Johannesen5c5eb802008-01-18 19:55:37 +00004752
4753 // Transform as necessary
Dan Gohman475871a2008-07-27 21:46:04 +00004754 SDValue CWD1 =
Owen Anderson825b72b2009-08-11 20:47:22 +00004755 DAG.getNode(ISD::AND, dl, MVT::i32,
4756 CWD, DAG.getConstant(3, MVT::i32));
Dan Gohman475871a2008-07-27 21:46:04 +00004757 SDValue CWD2 =
Owen Anderson825b72b2009-08-11 20:47:22 +00004758 DAG.getNode(ISD::SRL, dl, MVT::i32,
4759 DAG.getNode(ISD::AND, dl, MVT::i32,
4760 DAG.getNode(ISD::XOR, dl, MVT::i32,
4761 CWD, DAG.getConstant(3, MVT::i32)),
4762 DAG.getConstant(3, MVT::i32)),
4763 DAG.getConstant(1, MVT::i32));
Dale Johannesen5c5eb802008-01-18 19:55:37 +00004764
Dan Gohman475871a2008-07-27 21:46:04 +00004765 SDValue RetVal =
Owen Anderson825b72b2009-08-11 20:47:22 +00004766 DAG.getNode(ISD::XOR, dl, MVT::i32, CWD1, CWD2);
Dale Johannesen5c5eb802008-01-18 19:55:37 +00004767
Duncan Sands83ec4b62008-06-06 12:08:01 +00004768 return DAG.getNode((VT.getSizeInBits() < 16 ?
Dale Johannesen33c960f2009-02-04 20:06:27 +00004769 ISD::TRUNCATE : ISD::ZERO_EXTEND), dl, VT, RetVal);
Dale Johannesen5c5eb802008-01-18 19:55:37 +00004770}
4771
Dan Gohmand858e902010-04-17 15:26:15 +00004772SDValue PPCTargetLowering::LowerSHL_PARTS(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00004773 EVT VT = Op.getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00004774 unsigned BitWidth = VT.getSizeInBits();
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00004775 DebugLoc dl = Op.getDebugLoc();
Dan Gohman9ed06db2008-03-07 20:36:53 +00004776 assert(Op.getNumOperands() == 3 &&
4777 VT == Op.getOperand(1).getValueType() &&
4778 "Unexpected SHL!");
Scott Michelfdc40a02009-02-17 22:15:04 +00004779
Chris Lattner3fe6c1d2006-09-20 03:47:40 +00004780 // Expand into a bunch of logical ops. Note that these ops
Chris Lattner1a635d62006-04-14 06:01:58 +00004781 // depend on the PPC behavior for oversized shift amounts.
Dan Gohman475871a2008-07-27 21:46:04 +00004782 SDValue Lo = Op.getOperand(0);
4783 SDValue Hi = Op.getOperand(1);
4784 SDValue Amt = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00004785 EVT AmtVT = Amt.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00004786
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00004787 SDValue Tmp1 = DAG.getNode(ISD::SUB, dl, AmtVT,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00004788 DAG.getConstant(BitWidth, AmtVT), Amt);
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00004789 SDValue Tmp2 = DAG.getNode(PPCISD::SHL, dl, VT, Hi, Amt);
4790 SDValue Tmp3 = DAG.getNode(PPCISD::SRL, dl, VT, Lo, Tmp1);
4791 SDValue Tmp4 = DAG.getNode(ISD::OR , dl, VT, Tmp2, Tmp3);
4792 SDValue Tmp5 = DAG.getNode(ISD::ADD, dl, AmtVT, Amt,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00004793 DAG.getConstant(-BitWidth, AmtVT));
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00004794 SDValue Tmp6 = DAG.getNode(PPCISD::SHL, dl, VT, Lo, Tmp5);
4795 SDValue OutHi = DAG.getNode(ISD::OR, dl, VT, Tmp4, Tmp6);
4796 SDValue OutLo = DAG.getNode(PPCISD::SHL, dl, VT, Lo, Amt);
Dan Gohman475871a2008-07-27 21:46:04 +00004797 SDValue OutOps[] = { OutLo, OutHi };
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00004798 return DAG.getMergeValues(OutOps, 2, dl);
Chris Lattner1a635d62006-04-14 06:01:58 +00004799}
4800
Dan Gohmand858e902010-04-17 15:26:15 +00004801SDValue PPCTargetLowering::LowerSRL_PARTS(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00004802 EVT VT = Op.getValueType();
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00004803 DebugLoc dl = Op.getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00004804 unsigned BitWidth = VT.getSizeInBits();
Dan Gohman9ed06db2008-03-07 20:36:53 +00004805 assert(Op.getNumOperands() == 3 &&
4806 VT == Op.getOperand(1).getValueType() &&
4807 "Unexpected SRL!");
Scott Michelfdc40a02009-02-17 22:15:04 +00004808
Dan Gohman9ed06db2008-03-07 20:36:53 +00004809 // Expand into a bunch of logical ops. Note that these ops
Chris Lattner1a635d62006-04-14 06:01:58 +00004810 // depend on the PPC behavior for oversized shift amounts.
Dan Gohman475871a2008-07-27 21:46:04 +00004811 SDValue Lo = Op.getOperand(0);
4812 SDValue Hi = Op.getOperand(1);
4813 SDValue Amt = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00004814 EVT AmtVT = Amt.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00004815
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00004816 SDValue Tmp1 = DAG.getNode(ISD::SUB, dl, AmtVT,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00004817 DAG.getConstant(BitWidth, AmtVT), Amt);
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00004818 SDValue Tmp2 = DAG.getNode(PPCISD::SRL, dl, VT, Lo, Amt);
4819 SDValue Tmp3 = DAG.getNode(PPCISD::SHL, dl, VT, Hi, Tmp1);
4820 SDValue Tmp4 = DAG.getNode(ISD::OR, dl, VT, Tmp2, Tmp3);
4821 SDValue Tmp5 = DAG.getNode(ISD::ADD, dl, AmtVT, Amt,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00004822 DAG.getConstant(-BitWidth, AmtVT));
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00004823 SDValue Tmp6 = DAG.getNode(PPCISD::SRL, dl, VT, Hi, Tmp5);
4824 SDValue OutLo = DAG.getNode(ISD::OR, dl, VT, Tmp4, Tmp6);
4825 SDValue OutHi = DAG.getNode(PPCISD::SRL, dl, VT, Hi, Amt);
Dan Gohman475871a2008-07-27 21:46:04 +00004826 SDValue OutOps[] = { OutLo, OutHi };
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00004827 return DAG.getMergeValues(OutOps, 2, dl);
Chris Lattner1a635d62006-04-14 06:01:58 +00004828}
4829
Dan Gohmand858e902010-04-17 15:26:15 +00004830SDValue PPCTargetLowering::LowerSRA_PARTS(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004831 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00004832 EVT VT = Op.getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00004833 unsigned BitWidth = VT.getSizeInBits();
Dan Gohman9ed06db2008-03-07 20:36:53 +00004834 assert(Op.getNumOperands() == 3 &&
4835 VT == Op.getOperand(1).getValueType() &&
4836 "Unexpected SRA!");
Scott Michelfdc40a02009-02-17 22:15:04 +00004837
Dan Gohman9ed06db2008-03-07 20:36:53 +00004838 // Expand into a bunch of logical ops, followed by a select_cc.
Dan Gohman475871a2008-07-27 21:46:04 +00004839 SDValue Lo = Op.getOperand(0);
4840 SDValue Hi = Op.getOperand(1);
4841 SDValue Amt = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00004842 EVT AmtVT = Amt.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00004843
Dale Johannesenf5d97892009-02-04 01:48:28 +00004844 SDValue Tmp1 = DAG.getNode(ISD::SUB, dl, AmtVT,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00004845 DAG.getConstant(BitWidth, AmtVT), Amt);
Dale Johannesenf5d97892009-02-04 01:48:28 +00004846 SDValue Tmp2 = DAG.getNode(PPCISD::SRL, dl, VT, Lo, Amt);
4847 SDValue Tmp3 = DAG.getNode(PPCISD::SHL, dl, VT, Hi, Tmp1);
4848 SDValue Tmp4 = DAG.getNode(ISD::OR, dl, VT, Tmp2, Tmp3);
4849 SDValue Tmp5 = DAG.getNode(ISD::ADD, dl, AmtVT, Amt,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00004850 DAG.getConstant(-BitWidth, AmtVT));
Dale Johannesenf5d97892009-02-04 01:48:28 +00004851 SDValue Tmp6 = DAG.getNode(PPCISD::SRA, dl, VT, Hi, Tmp5);
4852 SDValue OutHi = DAG.getNode(PPCISD::SRA, dl, VT, Hi, Amt);
4853 SDValue OutLo = DAG.getSelectCC(dl, Tmp5, DAG.getConstant(0, AmtVT),
Duncan Sands2fbfbd22008-10-30 19:28:32 +00004854 Tmp4, Tmp6, ISD::SETLE);
Dan Gohman475871a2008-07-27 21:46:04 +00004855 SDValue OutOps[] = { OutLo, OutHi };
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00004856 return DAG.getMergeValues(OutOps, 2, dl);
Chris Lattner1a635d62006-04-14 06:01:58 +00004857}
4858
4859//===----------------------------------------------------------------------===//
4860// Vector related lowering.
4861//
4862
Chris Lattner4a998b92006-04-17 06:00:21 +00004863/// BuildSplatI - Build a canonical splati of Val with an element size of
4864/// SplatSize. Cast the result to VT.
Owen Andersone50ed302009-08-10 22:56:29 +00004865static SDValue BuildSplatI(int Val, unsigned SplatSize, EVT VT,
Dale Johannesened2eee62009-02-06 01:31:28 +00004866 SelectionDAG &DAG, DebugLoc dl) {
Chris Lattner4a998b92006-04-17 06:00:21 +00004867 assert(Val >= -16 && Val <= 15 && "vsplti is out of range!");
Chris Lattner70fa4932006-12-01 01:45:39 +00004868
Owen Andersone50ed302009-08-10 22:56:29 +00004869 static const EVT VTys[] = { // canonical VT to use for each size.
Owen Anderson825b72b2009-08-11 20:47:22 +00004870 MVT::v16i8, MVT::v8i16, MVT::Other, MVT::v4i32
Chris Lattner4a998b92006-04-17 06:00:21 +00004871 };
Chris Lattner70fa4932006-12-01 01:45:39 +00004872
Owen Anderson825b72b2009-08-11 20:47:22 +00004873 EVT ReqVT = VT != MVT::Other ? VT : VTys[SplatSize-1];
Scott Michelfdc40a02009-02-17 22:15:04 +00004874
Chris Lattner70fa4932006-12-01 01:45:39 +00004875 // Force vspltis[hw] -1 to vspltisb -1 to canonicalize.
4876 if (Val == -1)
4877 SplatSize = 1;
Scott Michelfdc40a02009-02-17 22:15:04 +00004878
Owen Andersone50ed302009-08-10 22:56:29 +00004879 EVT CanonicalVT = VTys[SplatSize-1];
Scott Michelfdc40a02009-02-17 22:15:04 +00004880
Chris Lattner4a998b92006-04-17 06:00:21 +00004881 // Build a canonical splat for this value.
Owen Anderson825b72b2009-08-11 20:47:22 +00004882 SDValue Elt = DAG.getConstant(Val, MVT::i32);
Dan Gohman475871a2008-07-27 21:46:04 +00004883 SmallVector<SDValue, 8> Ops;
Duncan Sands83ec4b62008-06-06 12:08:01 +00004884 Ops.assign(CanonicalVT.getVectorNumElements(), Elt);
Evan Chenga87008d2009-02-25 22:49:59 +00004885 SDValue Res = DAG.getNode(ISD::BUILD_VECTOR, dl, CanonicalVT,
4886 &Ops[0], Ops.size());
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004887 return DAG.getNode(ISD::BITCAST, dl, ReqVT, Res);
Chris Lattner4a998b92006-04-17 06:00:21 +00004888}
4889
Chris Lattnere7c768e2006-04-18 03:24:30 +00004890/// BuildIntrinsicOp - Return a binary operator intrinsic node with the
Chris Lattner6876e662006-04-17 06:58:41 +00004891/// specified intrinsic ID.
Dan Gohman475871a2008-07-27 21:46:04 +00004892static SDValue BuildIntrinsicOp(unsigned IID, SDValue LHS, SDValue RHS,
Dale Johannesened2eee62009-02-06 01:31:28 +00004893 SelectionDAG &DAG, DebugLoc dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004894 EVT DestVT = MVT::Other) {
4895 if (DestVT == MVT::Other) DestVT = LHS.getValueType();
Dale Johannesened2eee62009-02-06 01:31:28 +00004896 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, DestVT,
Owen Anderson825b72b2009-08-11 20:47:22 +00004897 DAG.getConstant(IID, MVT::i32), LHS, RHS);
Chris Lattner6876e662006-04-17 06:58:41 +00004898}
4899
Chris Lattnere7c768e2006-04-18 03:24:30 +00004900/// BuildIntrinsicOp - Return a ternary operator intrinsic node with the
4901/// specified intrinsic ID.
Dan Gohman475871a2008-07-27 21:46:04 +00004902static SDValue BuildIntrinsicOp(unsigned IID, SDValue Op0, SDValue Op1,
Dale Johannesened2eee62009-02-06 01:31:28 +00004903 SDValue Op2, SelectionDAG &DAG,
Owen Anderson825b72b2009-08-11 20:47:22 +00004904 DebugLoc dl, EVT DestVT = MVT::Other) {
4905 if (DestVT == MVT::Other) DestVT = Op0.getValueType();
Dale Johannesened2eee62009-02-06 01:31:28 +00004906 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, DestVT,
Owen Anderson825b72b2009-08-11 20:47:22 +00004907 DAG.getConstant(IID, MVT::i32), Op0, Op1, Op2);
Chris Lattnere7c768e2006-04-18 03:24:30 +00004908}
4909
4910
Chris Lattnerbdd558c2006-04-17 17:55:10 +00004911/// BuildVSLDOI - Return a VECTOR_SHUFFLE that is a vsldoi of the specified
4912/// amount. The result has the specified value type.
Dan Gohman475871a2008-07-27 21:46:04 +00004913static SDValue BuildVSLDOI(SDValue LHS, SDValue RHS, unsigned Amt,
Owen Andersone50ed302009-08-10 22:56:29 +00004914 EVT VT, SelectionDAG &DAG, DebugLoc dl) {
Chris Lattnerbdd558c2006-04-17 17:55:10 +00004915 // Force LHS/RHS to be the right type.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004916 LHS = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, LHS);
4917 RHS = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, RHS);
Duncan Sandsd038e042008-07-21 10:20:31 +00004918
Nate Begeman9008ca62009-04-27 18:41:29 +00004919 int Ops[16];
Chris Lattnerbdd558c2006-04-17 17:55:10 +00004920 for (unsigned i = 0; i != 16; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004921 Ops[i] = i + Amt;
Owen Anderson825b72b2009-08-11 20:47:22 +00004922 SDValue T = DAG.getVectorShuffle(MVT::v16i8, dl, LHS, RHS, Ops);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004923 return DAG.getNode(ISD::BITCAST, dl, VT, T);
Chris Lattnerbdd558c2006-04-17 17:55:10 +00004924}
4925
Chris Lattnerf1b47082006-04-14 05:19:18 +00004926// If this is a case we can't handle, return null and let the default
4927// expansion code take care of it. If we CAN select this case, and if it
4928// selects to a single instruction, return Op. Otherwise, if we can codegen
4929// this case more efficiently than a constant pool load, lower it to the
4930// sequence of ops that should be used.
Dan Gohmand858e902010-04-17 15:26:15 +00004931SDValue PPCTargetLowering::LowerBUILD_VECTOR(SDValue Op,
4932 SelectionDAG &DAG) const {
Dale Johannesened2eee62009-02-06 01:31:28 +00004933 DebugLoc dl = Op.getDebugLoc();
Bob Wilsona27ea9e2009-03-01 01:13:55 +00004934 BuildVectorSDNode *BVN = dyn_cast<BuildVectorSDNode>(Op.getNode());
4935 assert(BVN != 0 && "Expected a BuildVectorSDNode in LowerBUILD_VECTOR");
Scott Micheldf380432009-02-25 03:12:50 +00004936
Bob Wilson24e338e2009-03-02 23:24:16 +00004937 // Check if this is a splat of a constant value.
4938 APInt APSplatBits, APSplatUndef;
4939 unsigned SplatBitSize;
Bob Wilsona27ea9e2009-03-01 01:13:55 +00004940 bool HasAnyUndefs;
Bob Wilsonf2950b02009-03-03 19:26:27 +00004941 if (! BVN->isConstantSplat(APSplatBits, APSplatUndef, SplatBitSize,
Dale Johannesen1e608812009-11-13 01:45:18 +00004942 HasAnyUndefs, 0, true) || SplatBitSize > 32)
Bob Wilsonf2950b02009-03-03 19:26:27 +00004943 return SDValue();
Evan Chenga87008d2009-02-25 22:49:59 +00004944
Bob Wilsonf2950b02009-03-03 19:26:27 +00004945 unsigned SplatBits = APSplatBits.getZExtValue();
4946 unsigned SplatUndef = APSplatUndef.getZExtValue();
4947 unsigned SplatSize = SplatBitSize / 8;
Scott Michelfdc40a02009-02-17 22:15:04 +00004948
Bob Wilsonf2950b02009-03-03 19:26:27 +00004949 // First, handle single instruction cases.
4950
4951 // All zeros?
4952 if (SplatBits == 0) {
4953 // Canonicalize all zero vectors to be v4i32.
Owen Anderson825b72b2009-08-11 20:47:22 +00004954 if (Op.getValueType() != MVT::v4i32 || HasAnyUndefs) {
4955 SDValue Z = DAG.getConstant(0, MVT::i32);
4956 Z = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Z, Z, Z, Z);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004957 Op = DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Z);
Chris Lattnerf1b47082006-04-14 05:19:18 +00004958 }
Bob Wilsonf2950b02009-03-03 19:26:27 +00004959 return Op;
4960 }
Chris Lattnerb17f1672006-04-16 01:01:29 +00004961
Bob Wilsonf2950b02009-03-03 19:26:27 +00004962 // If the sign extended value is in the range [-16,15], use VSPLTI[bhw].
4963 int32_t SextVal= (int32_t(SplatBits << (32-SplatBitSize)) >>
4964 (32-SplatBitSize));
4965 if (SextVal >= -16 && SextVal <= 15)
4966 return BuildSplatI(SextVal, SplatSize, Op.getValueType(), DAG, dl);
Scott Michelfdc40a02009-02-17 22:15:04 +00004967
4968
Bob Wilsonf2950b02009-03-03 19:26:27 +00004969 // Two instruction sequences.
Scott Michelfdc40a02009-02-17 22:15:04 +00004970
Bob Wilsonf2950b02009-03-03 19:26:27 +00004971 // If this value is in the range [-32,30] and is even, use:
4972 // tmp = VSPLTI[bhw], result = add tmp, tmp
4973 if (SextVal >= -32 && SextVal <= 30 && (SextVal & 1) == 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004974 SDValue Res = BuildSplatI(SextVal >> 1, SplatSize, MVT::Other, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004975 Res = DAG.getNode(ISD::ADD, dl, Res.getValueType(), Res, Res);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004976 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004977 }
4978
4979 // If this is 0x8000_0000 x 4, turn into vspltisw + vslw. If it is
4980 // 0x7FFF_FFFF x 4, turn it into not(0x8000_0000). This is important
4981 // for fneg/fabs.
4982 if (SplatSize == 4 && SplatBits == (0x7FFFFFFF&~SplatUndef)) {
4983 // Make -1 and vspltisw -1:
Owen Anderson825b72b2009-08-11 20:47:22 +00004984 SDValue OnesV = BuildSplatI(-1, 4, MVT::v4i32, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004985
4986 // Make the VSLW intrinsic, computing 0x8000_0000.
4987 SDValue Res = BuildIntrinsicOp(Intrinsic::ppc_altivec_vslw, OnesV,
4988 OnesV, DAG, dl);
4989
4990 // xor by OnesV to invert it.
Owen Anderson825b72b2009-08-11 20:47:22 +00004991 Res = DAG.getNode(ISD::XOR, dl, MVT::v4i32, Res, OnesV);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004992 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004993 }
4994
4995 // Check to see if this is a wide variety of vsplti*, binop self cases.
4996 static const signed char SplatCsts[] = {
4997 -1, 1, -2, 2, -3, 3, -4, 4, -5, 5, -6, 6, -7, 7,
4998 -8, 8, -9, 9, -10, 10, -11, 11, -12, 12, -13, 13, 14, -14, 15, -15, -16
4999 };
5000
5001 for (unsigned idx = 0; idx < array_lengthof(SplatCsts); ++idx) {
5002 // Indirect through the SplatCsts array so that we favor 'vsplti -1' for
5003 // cases which are ambiguous (e.g. formation of 0x8000_0000). 'vsplti -1'
5004 int i = SplatCsts[idx];
5005
5006 // Figure out what shift amount will be used by altivec if shifted by i in
5007 // this splat size.
5008 unsigned TypeShiftAmt = i & (SplatBitSize-1);
5009
5010 // vsplti + shl self.
Richard Smith1144af32012-08-24 23:29:28 +00005011 if (SextVal == (int)((unsigned)i << TypeShiftAmt)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005012 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00005013 static const unsigned IIDs[] = { // Intrinsic to use for each size.
5014 Intrinsic::ppc_altivec_vslb, Intrinsic::ppc_altivec_vslh, 0,
5015 Intrinsic::ppc_altivec_vslw
5016 };
5017 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG, dl);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005018 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Chris Lattner4a998b92006-04-17 06:00:21 +00005019 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005020
Bob Wilsonf2950b02009-03-03 19:26:27 +00005021 // vsplti + srl self.
5022 if (SextVal == (int)((unsigned)i >> TypeShiftAmt)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005023 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00005024 static const unsigned IIDs[] = { // Intrinsic to use for each size.
5025 Intrinsic::ppc_altivec_vsrb, Intrinsic::ppc_altivec_vsrh, 0,
5026 Intrinsic::ppc_altivec_vsrw
5027 };
5028 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG, dl);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005029 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Chris Lattner6876e662006-04-17 06:58:41 +00005030 }
5031
Bob Wilsonf2950b02009-03-03 19:26:27 +00005032 // vsplti + sra self.
5033 if (SextVal == (int)((unsigned)i >> TypeShiftAmt)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005034 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00005035 static const unsigned IIDs[] = { // Intrinsic to use for each size.
5036 Intrinsic::ppc_altivec_vsrab, Intrinsic::ppc_altivec_vsrah, 0,
5037 Intrinsic::ppc_altivec_vsraw
5038 };
5039 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG, dl);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005040 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Chris Lattner6876e662006-04-17 06:58:41 +00005041 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005042
Bob Wilsonf2950b02009-03-03 19:26:27 +00005043 // vsplti + rol self.
5044 if (SextVal == (int)(((unsigned)i << TypeShiftAmt) |
5045 ((unsigned)i >> (SplatBitSize-TypeShiftAmt)))) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005046 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00005047 static const unsigned IIDs[] = { // Intrinsic to use for each size.
5048 Intrinsic::ppc_altivec_vrlb, Intrinsic::ppc_altivec_vrlh, 0,
5049 Intrinsic::ppc_altivec_vrlw
5050 };
5051 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG, dl);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005052 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Bob Wilsonf2950b02009-03-03 19:26:27 +00005053 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005054
Bob Wilsonf2950b02009-03-03 19:26:27 +00005055 // t = vsplti c, result = vsldoi t, t, 1
Richard Smith1144af32012-08-24 23:29:28 +00005056 if (SextVal == (int)(((unsigned)i << 8) | (i < 0 ? 0xFF : 0))) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005057 SDValue T = BuildSplatI(i, SplatSize, MVT::v16i8, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00005058 return BuildVSLDOI(T, T, 1, Op.getValueType(), DAG, dl);
Chris Lattnerdbce85d2006-04-17 18:09:22 +00005059 }
Bob Wilsonf2950b02009-03-03 19:26:27 +00005060 // t = vsplti c, result = vsldoi t, t, 2
Richard Smith1144af32012-08-24 23:29:28 +00005061 if (SextVal == (int)(((unsigned)i << 16) | (i < 0 ? 0xFFFF : 0))) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005062 SDValue T = BuildSplatI(i, SplatSize, MVT::v16i8, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00005063 return BuildVSLDOI(T, T, 2, Op.getValueType(), DAG, dl);
Chris Lattnerf1b47082006-04-14 05:19:18 +00005064 }
Bob Wilsonf2950b02009-03-03 19:26:27 +00005065 // t = vsplti c, result = vsldoi t, t, 3
Richard Smith1144af32012-08-24 23:29:28 +00005066 if (SextVal == (int)(((unsigned)i << 24) | (i < 0 ? 0xFFFFFF : 0))) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005067 SDValue T = BuildSplatI(i, SplatSize, MVT::v16i8, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00005068 return BuildVSLDOI(T, T, 3, Op.getValueType(), DAG, dl);
5069 }
5070 }
5071
5072 // Three instruction sequences.
5073
5074 // Odd, in range [17,31]: (vsplti C)-(vsplti -16).
5075 if (SextVal >= 0 && SextVal <= 31) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005076 SDValue LHS = BuildSplatI(SextVal-16, SplatSize, MVT::Other, DAG, dl);
5077 SDValue RHS = BuildSplatI(-16, SplatSize, MVT::Other, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00005078 LHS = DAG.getNode(ISD::SUB, dl, LHS.getValueType(), LHS, RHS);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005079 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), LHS);
Bob Wilsonf2950b02009-03-03 19:26:27 +00005080 }
5081 // Odd, in range [-31,-17]: (vsplti C)+(vsplti -16).
5082 if (SextVal >= -31 && SextVal <= 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005083 SDValue LHS = BuildSplatI(SextVal+16, SplatSize, MVT::Other, DAG, dl);
5084 SDValue RHS = BuildSplatI(-16, SplatSize, MVT::Other, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00005085 LHS = DAG.getNode(ISD::ADD, dl, LHS.getValueType(), LHS, RHS);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005086 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), LHS);
Chris Lattnerf1b47082006-04-14 05:19:18 +00005087 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005088
Dan Gohman475871a2008-07-27 21:46:04 +00005089 return SDValue();
Chris Lattnerf1b47082006-04-14 05:19:18 +00005090}
5091
Chris Lattner59138102006-04-17 05:28:54 +00005092/// GeneratePerfectShuffle - Given an entry in the perfect-shuffle table, emit
5093/// the specified operations to build the shuffle.
Dan Gohman475871a2008-07-27 21:46:04 +00005094static SDValue GeneratePerfectShuffle(unsigned PFEntry, SDValue LHS,
Scott Michelfdc40a02009-02-17 22:15:04 +00005095 SDValue RHS, SelectionDAG &DAG,
Dale Johannesened2eee62009-02-06 01:31:28 +00005096 DebugLoc dl) {
Chris Lattner59138102006-04-17 05:28:54 +00005097 unsigned OpNum = (PFEntry >> 26) & 0x0F;
Bill Wendling77959322008-09-17 00:30:57 +00005098 unsigned LHSID = (PFEntry >> 13) & ((1 << 13)-1);
Chris Lattner59138102006-04-17 05:28:54 +00005099 unsigned RHSID = (PFEntry >> 0) & ((1 << 13)-1);
Scott Michelfdc40a02009-02-17 22:15:04 +00005100
Chris Lattner59138102006-04-17 05:28:54 +00005101 enum {
Chris Lattner00402c72006-05-16 04:20:24 +00005102 OP_COPY = 0, // Copy, used for things like <u,u,u,3> to say it is <0,1,2,3>
Chris Lattner59138102006-04-17 05:28:54 +00005103 OP_VMRGHW,
5104 OP_VMRGLW,
5105 OP_VSPLTISW0,
5106 OP_VSPLTISW1,
5107 OP_VSPLTISW2,
5108 OP_VSPLTISW3,
5109 OP_VSLDOI4,
5110 OP_VSLDOI8,
Chris Lattnerd74ea2b2006-05-24 17:04:05 +00005111 OP_VSLDOI12
Chris Lattner59138102006-04-17 05:28:54 +00005112 };
Scott Michelfdc40a02009-02-17 22:15:04 +00005113
Chris Lattner59138102006-04-17 05:28:54 +00005114 if (OpNum == OP_COPY) {
5115 if (LHSID == (1*9+2)*9+3) return LHS;
5116 assert(LHSID == ((4*9+5)*9+6)*9+7 && "Illegal OP_COPY!");
5117 return RHS;
5118 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005119
Dan Gohman475871a2008-07-27 21:46:04 +00005120 SDValue OpLHS, OpRHS;
Dale Johannesened2eee62009-02-06 01:31:28 +00005121 OpLHS = GeneratePerfectShuffle(PerfectShuffleTable[LHSID], LHS, RHS, DAG, dl);
5122 OpRHS = GeneratePerfectShuffle(PerfectShuffleTable[RHSID], LHS, RHS, DAG, dl);
Scott Michelfdc40a02009-02-17 22:15:04 +00005123
Nate Begeman9008ca62009-04-27 18:41:29 +00005124 int ShufIdxs[16];
Chris Lattner59138102006-04-17 05:28:54 +00005125 switch (OpNum) {
Torok Edwinc23197a2009-07-14 16:55:14 +00005126 default: llvm_unreachable("Unknown i32 permute!");
Chris Lattner59138102006-04-17 05:28:54 +00005127 case OP_VMRGHW:
5128 ShufIdxs[ 0] = 0; ShufIdxs[ 1] = 1; ShufIdxs[ 2] = 2; ShufIdxs[ 3] = 3;
5129 ShufIdxs[ 4] = 16; ShufIdxs[ 5] = 17; ShufIdxs[ 6] = 18; ShufIdxs[ 7] = 19;
5130 ShufIdxs[ 8] = 4; ShufIdxs[ 9] = 5; ShufIdxs[10] = 6; ShufIdxs[11] = 7;
5131 ShufIdxs[12] = 20; ShufIdxs[13] = 21; ShufIdxs[14] = 22; ShufIdxs[15] = 23;
5132 break;
5133 case OP_VMRGLW:
5134 ShufIdxs[ 0] = 8; ShufIdxs[ 1] = 9; ShufIdxs[ 2] = 10; ShufIdxs[ 3] = 11;
5135 ShufIdxs[ 4] = 24; ShufIdxs[ 5] = 25; ShufIdxs[ 6] = 26; ShufIdxs[ 7] = 27;
5136 ShufIdxs[ 8] = 12; ShufIdxs[ 9] = 13; ShufIdxs[10] = 14; ShufIdxs[11] = 15;
5137 ShufIdxs[12] = 28; ShufIdxs[13] = 29; ShufIdxs[14] = 30; ShufIdxs[15] = 31;
5138 break;
5139 case OP_VSPLTISW0:
5140 for (unsigned i = 0; i != 16; ++i)
5141 ShufIdxs[i] = (i&3)+0;
5142 break;
5143 case OP_VSPLTISW1:
5144 for (unsigned i = 0; i != 16; ++i)
5145 ShufIdxs[i] = (i&3)+4;
5146 break;
5147 case OP_VSPLTISW2:
5148 for (unsigned i = 0; i != 16; ++i)
5149 ShufIdxs[i] = (i&3)+8;
5150 break;
5151 case OP_VSPLTISW3:
5152 for (unsigned i = 0; i != 16; ++i)
5153 ShufIdxs[i] = (i&3)+12;
5154 break;
5155 case OP_VSLDOI4:
Dale Johannesened2eee62009-02-06 01:31:28 +00005156 return BuildVSLDOI(OpLHS, OpRHS, 4, OpLHS.getValueType(), DAG, dl);
Chris Lattner59138102006-04-17 05:28:54 +00005157 case OP_VSLDOI8:
Dale Johannesened2eee62009-02-06 01:31:28 +00005158 return BuildVSLDOI(OpLHS, OpRHS, 8, OpLHS.getValueType(), DAG, dl);
Chris Lattner59138102006-04-17 05:28:54 +00005159 case OP_VSLDOI12:
Dale Johannesened2eee62009-02-06 01:31:28 +00005160 return BuildVSLDOI(OpLHS, OpRHS, 12, OpLHS.getValueType(), DAG, dl);
Chris Lattner59138102006-04-17 05:28:54 +00005161 }
Owen Andersone50ed302009-08-10 22:56:29 +00005162 EVT VT = OpLHS.getValueType();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005163 OpLHS = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, OpLHS);
5164 OpRHS = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, OpRHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00005165 SDValue T = DAG.getVectorShuffle(MVT::v16i8, dl, OpLHS, OpRHS, ShufIdxs);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005166 return DAG.getNode(ISD::BITCAST, dl, VT, T);
Chris Lattner59138102006-04-17 05:28:54 +00005167}
5168
Chris Lattnerf1b47082006-04-14 05:19:18 +00005169/// LowerVECTOR_SHUFFLE - Return the code we lower for VECTOR_SHUFFLE. If this
5170/// is a shuffle we can handle in a single instruction, return it. Otherwise,
5171/// return the code it can be lowered into. Worst case, it can always be
5172/// lowered into a vperm.
Scott Michelfdc40a02009-02-17 22:15:04 +00005173SDValue PPCTargetLowering::LowerVECTOR_SHUFFLE(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00005174 SelectionDAG &DAG) const {
Dale Johannesened2eee62009-02-06 01:31:28 +00005175 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00005176 SDValue V1 = Op.getOperand(0);
5177 SDValue V2 = Op.getOperand(1);
Nate Begeman9008ca62009-04-27 18:41:29 +00005178 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Owen Andersone50ed302009-08-10 22:56:29 +00005179 EVT VT = Op.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00005180
Chris Lattnerf1b47082006-04-14 05:19:18 +00005181 // Cases that are handled by instructions that take permute immediates
5182 // (such as vsplt*) should be left as VECTOR_SHUFFLE nodes so they can be
5183 // selected by the instruction selector.
5184 if (V2.getOpcode() == ISD::UNDEF) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005185 if (PPC::isSplatShuffleMask(SVOp, 1) ||
5186 PPC::isSplatShuffleMask(SVOp, 2) ||
5187 PPC::isSplatShuffleMask(SVOp, 4) ||
5188 PPC::isVPKUWUMShuffleMask(SVOp, true) ||
5189 PPC::isVPKUHUMShuffleMask(SVOp, true) ||
5190 PPC::isVSLDOIShuffleMask(SVOp, true) != -1 ||
5191 PPC::isVMRGLShuffleMask(SVOp, 1, true) ||
5192 PPC::isVMRGLShuffleMask(SVOp, 2, true) ||
5193 PPC::isVMRGLShuffleMask(SVOp, 4, true) ||
5194 PPC::isVMRGHShuffleMask(SVOp, 1, true) ||
5195 PPC::isVMRGHShuffleMask(SVOp, 2, true) ||
5196 PPC::isVMRGHShuffleMask(SVOp, 4, true)) {
Chris Lattnerf1b47082006-04-14 05:19:18 +00005197 return Op;
5198 }
5199 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005200
Chris Lattnerf1b47082006-04-14 05:19:18 +00005201 // Altivec has a variety of "shuffle immediates" that take two vector inputs
5202 // and produce a fixed permutation. If any of these match, do not lower to
5203 // VPERM.
Nate Begeman9008ca62009-04-27 18:41:29 +00005204 if (PPC::isVPKUWUMShuffleMask(SVOp, false) ||
5205 PPC::isVPKUHUMShuffleMask(SVOp, false) ||
5206 PPC::isVSLDOIShuffleMask(SVOp, false) != -1 ||
5207 PPC::isVMRGLShuffleMask(SVOp, 1, false) ||
5208 PPC::isVMRGLShuffleMask(SVOp, 2, false) ||
5209 PPC::isVMRGLShuffleMask(SVOp, 4, false) ||
5210 PPC::isVMRGHShuffleMask(SVOp, 1, false) ||
5211 PPC::isVMRGHShuffleMask(SVOp, 2, false) ||
5212 PPC::isVMRGHShuffleMask(SVOp, 4, false))
Chris Lattnerf1b47082006-04-14 05:19:18 +00005213 return Op;
Scott Michelfdc40a02009-02-17 22:15:04 +00005214
Chris Lattner59138102006-04-17 05:28:54 +00005215 // Check to see if this is a shuffle of 4-byte values. If so, we can use our
5216 // perfect shuffle table to emit an optimal matching sequence.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00005217 ArrayRef<int> PermMask = SVOp->getMask();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005218
Chris Lattner59138102006-04-17 05:28:54 +00005219 unsigned PFIndexes[4];
5220 bool isFourElementShuffle = true;
5221 for (unsigned i = 0; i != 4 && isFourElementShuffle; ++i) { // Element number
5222 unsigned EltNo = 8; // Start out undef.
5223 for (unsigned j = 0; j != 4; ++j) { // Intra-element byte.
Nate Begeman9008ca62009-04-27 18:41:29 +00005224 if (PermMask[i*4+j] < 0)
Chris Lattner59138102006-04-17 05:28:54 +00005225 continue; // Undef, ignore it.
Scott Michelfdc40a02009-02-17 22:15:04 +00005226
Nate Begeman9008ca62009-04-27 18:41:29 +00005227 unsigned ByteSource = PermMask[i*4+j];
Chris Lattner59138102006-04-17 05:28:54 +00005228 if ((ByteSource & 3) != j) {
5229 isFourElementShuffle = false;
5230 break;
5231 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005232
Chris Lattner59138102006-04-17 05:28:54 +00005233 if (EltNo == 8) {
5234 EltNo = ByteSource/4;
5235 } else if (EltNo != ByteSource/4) {
5236 isFourElementShuffle = false;
5237 break;
5238 }
5239 }
5240 PFIndexes[i] = EltNo;
5241 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005242
5243 // If this shuffle can be expressed as a shuffle of 4-byte elements, use the
Chris Lattner59138102006-04-17 05:28:54 +00005244 // perfect shuffle vector to determine if it is cost effective to do this as
5245 // discrete instructions, or whether we should use a vperm.
5246 if (isFourElementShuffle) {
5247 // Compute the index in the perfect shuffle table.
Scott Michelfdc40a02009-02-17 22:15:04 +00005248 unsigned PFTableIndex =
Chris Lattner59138102006-04-17 05:28:54 +00005249 PFIndexes[0]*9*9*9+PFIndexes[1]*9*9+PFIndexes[2]*9+PFIndexes[3];
Scott Michelfdc40a02009-02-17 22:15:04 +00005250
Chris Lattner59138102006-04-17 05:28:54 +00005251 unsigned PFEntry = PerfectShuffleTable[PFTableIndex];
5252 unsigned Cost = (PFEntry >> 30);
Scott Michelfdc40a02009-02-17 22:15:04 +00005253
Chris Lattner59138102006-04-17 05:28:54 +00005254 // Determining when to avoid vperm is tricky. Many things affect the cost
5255 // of vperm, particularly how many times the perm mask needs to be computed.
5256 // For example, if the perm mask can be hoisted out of a loop or is already
5257 // used (perhaps because there are multiple permutes with the same shuffle
5258 // mask?) the vperm has a cost of 1. OTOH, hoisting the permute mask out of
5259 // the loop requires an extra register.
5260 //
5261 // As a compromise, we only emit discrete instructions if the shuffle can be
Scott Michelfdc40a02009-02-17 22:15:04 +00005262 // generated in 3 or fewer operations. When we have loop information
Chris Lattner59138102006-04-17 05:28:54 +00005263 // available, if this block is within a loop, we should avoid using vperm
5264 // for 3-operation perms and use a constant pool load instead.
Scott Michelfdc40a02009-02-17 22:15:04 +00005265 if (Cost < 3)
Dale Johannesened2eee62009-02-06 01:31:28 +00005266 return GeneratePerfectShuffle(PFEntry, V1, V2, DAG, dl);
Chris Lattner59138102006-04-17 05:28:54 +00005267 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005268
Chris Lattnerf1b47082006-04-14 05:19:18 +00005269 // Lower this to a VPERM(V1, V2, V3) expression, where V3 is a constant
5270 // vector that will get spilled to the constant pool.
5271 if (V2.getOpcode() == ISD::UNDEF) V2 = V1;
Scott Michelfdc40a02009-02-17 22:15:04 +00005272
Chris Lattnerf1b47082006-04-14 05:19:18 +00005273 // The SHUFFLE_VECTOR mask is almost exactly what we want for vperm, except
5274 // that it is in input element units, not in bytes. Convert now.
Owen Andersone50ed302009-08-10 22:56:29 +00005275 EVT EltVT = V1.getValueType().getVectorElementType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00005276 unsigned BytesPerElement = EltVT.getSizeInBits()/8;
Scott Michelfdc40a02009-02-17 22:15:04 +00005277
Dan Gohman475871a2008-07-27 21:46:04 +00005278 SmallVector<SDValue, 16> ResultMask;
Nate Begeman9008ca62009-04-27 18:41:29 +00005279 for (unsigned i = 0, e = VT.getVectorNumElements(); i != e; ++i) {
5280 unsigned SrcElt = PermMask[i] < 0 ? 0 : PermMask[i];
Scott Michelfdc40a02009-02-17 22:15:04 +00005281
Chris Lattnerf1b47082006-04-14 05:19:18 +00005282 for (unsigned j = 0; j != BytesPerElement; ++j)
5283 ResultMask.push_back(DAG.getConstant(SrcElt*BytesPerElement+j,
Owen Anderson825b72b2009-08-11 20:47:22 +00005284 MVT::i32));
Chris Lattnerf1b47082006-04-14 05:19:18 +00005285 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005286
Owen Anderson825b72b2009-08-11 20:47:22 +00005287 SDValue VPermMask = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v16i8,
Evan Chenga87008d2009-02-25 22:49:59 +00005288 &ResultMask[0], ResultMask.size());
Dale Johannesened2eee62009-02-06 01:31:28 +00005289 return DAG.getNode(PPCISD::VPERM, dl, V1.getValueType(), V1, V2, VPermMask);
Chris Lattnerf1b47082006-04-14 05:19:18 +00005290}
5291
Chris Lattner90564f22006-04-18 17:59:36 +00005292/// getAltivecCompareInfo - Given an intrinsic, return false if it is not an
5293/// altivec comparison. If it is, return true and fill in Opc/isDot with
5294/// information about the intrinsic.
Dan Gohman475871a2008-07-27 21:46:04 +00005295static bool getAltivecCompareInfo(SDValue Intrin, int &CompareOpc,
Chris Lattner90564f22006-04-18 17:59:36 +00005296 bool &isDot) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005297 unsigned IntrinsicID =
5298 cast<ConstantSDNode>(Intrin.getOperand(0))->getZExtValue();
Chris Lattner90564f22006-04-18 17:59:36 +00005299 CompareOpc = -1;
5300 isDot = false;
5301 switch (IntrinsicID) {
5302 default: return false;
5303 // Comparison predicates.
Chris Lattner1a635d62006-04-14 06:01:58 +00005304 case Intrinsic::ppc_altivec_vcmpbfp_p: CompareOpc = 966; isDot = 1; break;
5305 case Intrinsic::ppc_altivec_vcmpeqfp_p: CompareOpc = 198; isDot = 1; break;
5306 case Intrinsic::ppc_altivec_vcmpequb_p: CompareOpc = 6; isDot = 1; break;
5307 case Intrinsic::ppc_altivec_vcmpequh_p: CompareOpc = 70; isDot = 1; break;
5308 case Intrinsic::ppc_altivec_vcmpequw_p: CompareOpc = 134; isDot = 1; break;
5309 case Intrinsic::ppc_altivec_vcmpgefp_p: CompareOpc = 454; isDot = 1; break;
5310 case Intrinsic::ppc_altivec_vcmpgtfp_p: CompareOpc = 710; isDot = 1; break;
5311 case Intrinsic::ppc_altivec_vcmpgtsb_p: CompareOpc = 774; isDot = 1; break;
5312 case Intrinsic::ppc_altivec_vcmpgtsh_p: CompareOpc = 838; isDot = 1; break;
5313 case Intrinsic::ppc_altivec_vcmpgtsw_p: CompareOpc = 902; isDot = 1; break;
5314 case Intrinsic::ppc_altivec_vcmpgtub_p: CompareOpc = 518; isDot = 1; break;
5315 case Intrinsic::ppc_altivec_vcmpgtuh_p: CompareOpc = 582; isDot = 1; break;
5316 case Intrinsic::ppc_altivec_vcmpgtuw_p: CompareOpc = 646; isDot = 1; break;
Scott Michelfdc40a02009-02-17 22:15:04 +00005317
Chris Lattner1a635d62006-04-14 06:01:58 +00005318 // Normal Comparisons.
5319 case Intrinsic::ppc_altivec_vcmpbfp: CompareOpc = 966; isDot = 0; break;
5320 case Intrinsic::ppc_altivec_vcmpeqfp: CompareOpc = 198; isDot = 0; break;
5321 case Intrinsic::ppc_altivec_vcmpequb: CompareOpc = 6; isDot = 0; break;
5322 case Intrinsic::ppc_altivec_vcmpequh: CompareOpc = 70; isDot = 0; break;
5323 case Intrinsic::ppc_altivec_vcmpequw: CompareOpc = 134; isDot = 0; break;
5324 case Intrinsic::ppc_altivec_vcmpgefp: CompareOpc = 454; isDot = 0; break;
5325 case Intrinsic::ppc_altivec_vcmpgtfp: CompareOpc = 710; isDot = 0; break;
5326 case Intrinsic::ppc_altivec_vcmpgtsb: CompareOpc = 774; isDot = 0; break;
5327 case Intrinsic::ppc_altivec_vcmpgtsh: CompareOpc = 838; isDot = 0; break;
5328 case Intrinsic::ppc_altivec_vcmpgtsw: CompareOpc = 902; isDot = 0; break;
5329 case Intrinsic::ppc_altivec_vcmpgtub: CompareOpc = 518; isDot = 0; break;
5330 case Intrinsic::ppc_altivec_vcmpgtuh: CompareOpc = 582; isDot = 0; break;
5331 case Intrinsic::ppc_altivec_vcmpgtuw: CompareOpc = 646; isDot = 0; break;
5332 }
Chris Lattner90564f22006-04-18 17:59:36 +00005333 return true;
5334}
5335
5336/// LowerINTRINSIC_WO_CHAIN - If this is an intrinsic that we want to custom
5337/// lower, do it, otherwise return null.
Scott Michelfdc40a02009-02-17 22:15:04 +00005338SDValue PPCTargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00005339 SelectionDAG &DAG) const {
Chris Lattner90564f22006-04-18 17:59:36 +00005340 // If this is a lowered altivec predicate compare, CompareOpc is set to the
5341 // opcode number of the comparison.
Dale Johannesen3484c092009-02-05 22:07:54 +00005342 DebugLoc dl = Op.getDebugLoc();
Chris Lattner90564f22006-04-18 17:59:36 +00005343 int CompareOpc;
5344 bool isDot;
5345 if (!getAltivecCompareInfo(Op, CompareOpc, isDot))
Dan Gohman475871a2008-07-27 21:46:04 +00005346 return SDValue(); // Don't custom lower most intrinsics.
Scott Michelfdc40a02009-02-17 22:15:04 +00005347
Chris Lattner90564f22006-04-18 17:59:36 +00005348 // If this is a non-dot comparison, make the VCMP node and we are done.
Chris Lattner1a635d62006-04-14 06:01:58 +00005349 if (!isDot) {
Dale Johannesen3484c092009-02-05 22:07:54 +00005350 SDValue Tmp = DAG.getNode(PPCISD::VCMP, dl, Op.getOperand(2).getValueType(),
Chris Lattner149add02010-03-14 22:44:11 +00005351 Op.getOperand(1), Op.getOperand(2),
5352 DAG.getConstant(CompareOpc, MVT::i32));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005353 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Tmp);
Chris Lattner1a635d62006-04-14 06:01:58 +00005354 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005355
Chris Lattner1a635d62006-04-14 06:01:58 +00005356 // Create the PPCISD altivec 'dot' comparison node.
Dan Gohman475871a2008-07-27 21:46:04 +00005357 SDValue Ops[] = {
Chris Lattner79e490a2006-08-11 17:18:05 +00005358 Op.getOperand(2), // LHS
5359 Op.getOperand(3), // RHS
Owen Anderson825b72b2009-08-11 20:47:22 +00005360 DAG.getConstant(CompareOpc, MVT::i32)
Chris Lattner79e490a2006-08-11 17:18:05 +00005361 };
Owen Andersone50ed302009-08-10 22:56:29 +00005362 std::vector<EVT> VTs;
Chris Lattner1a635d62006-04-14 06:01:58 +00005363 VTs.push_back(Op.getOperand(2).getValueType());
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00005364 VTs.push_back(MVT::Glue);
Dale Johannesen3484c092009-02-05 22:07:54 +00005365 SDValue CompNode = DAG.getNode(PPCISD::VCMPo, dl, VTs, Ops, 3);
Scott Michelfdc40a02009-02-17 22:15:04 +00005366
Chris Lattner1a635d62006-04-14 06:01:58 +00005367 // Now that we have the comparison, emit a copy from the CR to a GPR.
5368 // This is flagged to the above dot comparison.
Owen Anderson825b72b2009-08-11 20:47:22 +00005369 SDValue Flags = DAG.getNode(PPCISD::MFCR, dl, MVT::i32,
5370 DAG.getRegister(PPC::CR6, MVT::i32),
Scott Michelfdc40a02009-02-17 22:15:04 +00005371 CompNode.getValue(1));
5372
Chris Lattner1a635d62006-04-14 06:01:58 +00005373 // Unpack the result based on how the target uses it.
5374 unsigned BitNo; // Bit # of CR6.
5375 bool InvertBit; // Invert result?
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005376 switch (cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue()) {
Chris Lattner1a635d62006-04-14 06:01:58 +00005377 default: // Can't happen, don't crash on invalid number though.
5378 case 0: // Return the value of the EQ bit of CR6.
5379 BitNo = 0; InvertBit = false;
5380 break;
5381 case 1: // Return the inverted value of the EQ bit of CR6.
5382 BitNo = 0; InvertBit = true;
5383 break;
5384 case 2: // Return the value of the LT bit of CR6.
5385 BitNo = 2; InvertBit = false;
5386 break;
5387 case 3: // Return the inverted value of the LT bit of CR6.
5388 BitNo = 2; InvertBit = true;
5389 break;
5390 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005391
Chris Lattner1a635d62006-04-14 06:01:58 +00005392 // Shift the bit into the low position.
Owen Anderson825b72b2009-08-11 20:47:22 +00005393 Flags = DAG.getNode(ISD::SRL, dl, MVT::i32, Flags,
5394 DAG.getConstant(8-(3-BitNo), MVT::i32));
Chris Lattner1a635d62006-04-14 06:01:58 +00005395 // Isolate the bit.
Owen Anderson825b72b2009-08-11 20:47:22 +00005396 Flags = DAG.getNode(ISD::AND, dl, MVT::i32, Flags,
5397 DAG.getConstant(1, MVT::i32));
Scott Michelfdc40a02009-02-17 22:15:04 +00005398
Chris Lattner1a635d62006-04-14 06:01:58 +00005399 // If we are supposed to, toggle the bit.
5400 if (InvertBit)
Owen Anderson825b72b2009-08-11 20:47:22 +00005401 Flags = DAG.getNode(ISD::XOR, dl, MVT::i32, Flags,
5402 DAG.getConstant(1, MVT::i32));
Chris Lattner1a635d62006-04-14 06:01:58 +00005403 return Flags;
5404}
5405
Scott Michelfdc40a02009-02-17 22:15:04 +00005406SDValue PPCTargetLowering::LowerSCALAR_TO_VECTOR(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00005407 SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005408 DebugLoc dl = Op.getDebugLoc();
Chris Lattner1a635d62006-04-14 06:01:58 +00005409 // Create a stack slot that is 16-byte aligned.
5410 MachineFrameInfo *FrameInfo = DAG.getMachineFunction().getFrameInfo();
David Greene3f2bf852009-11-12 20:49:22 +00005411 int FrameIdx = FrameInfo->CreateStackObject(16, 16, false);
Dale Johannesen08673d22010-05-03 22:59:34 +00005412 EVT PtrVT = getPointerTy();
Dan Gohman475871a2008-07-27 21:46:04 +00005413 SDValue FIdx = DAG.getFrameIndex(FrameIdx, PtrVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00005414
Chris Lattner1a635d62006-04-14 06:01:58 +00005415 // Store the input value into Value#0 of the stack slot.
Dale Johannesen33c960f2009-02-04 20:06:27 +00005416 SDValue Store = DAG.getStore(DAG.getEntryNode(), dl,
Chris Lattner6229d0a2010-09-21 18:41:36 +00005417 Op.getOperand(0), FIdx, MachinePointerInfo(),
David Greene534502d12010-02-15 16:56:53 +00005418 false, false, 0);
Chris Lattner1a635d62006-04-14 06:01:58 +00005419 // Load it out.
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00005420 return DAG.getLoad(Op.getValueType(), dl, Store, FIdx, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00005421 false, false, false, 0);
Chris Lattner1a635d62006-04-14 06:01:58 +00005422}
5423
Dan Gohmand858e902010-04-17 15:26:15 +00005424SDValue PPCTargetLowering::LowerMUL(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesened2eee62009-02-06 01:31:28 +00005425 DebugLoc dl = Op.getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00005426 if (Op.getValueType() == MVT::v4i32) {
Dan Gohman475871a2008-07-27 21:46:04 +00005427 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00005428
Owen Anderson825b72b2009-08-11 20:47:22 +00005429 SDValue Zero = BuildSplatI( 0, 1, MVT::v4i32, DAG, dl);
5430 SDValue Neg16 = BuildSplatI(-16, 4, MVT::v4i32, DAG, dl);//+16 as shift amt.
Scott Michelfdc40a02009-02-17 22:15:04 +00005431
Dan Gohman475871a2008-07-27 21:46:04 +00005432 SDValue RHSSwap = // = vrlw RHS, 16
Dale Johannesened2eee62009-02-06 01:31:28 +00005433 BuildIntrinsicOp(Intrinsic::ppc_altivec_vrlw, RHS, Neg16, DAG, dl);
Scott Michelfdc40a02009-02-17 22:15:04 +00005434
Chris Lattner72dd9bd2006-04-18 03:43:48 +00005435 // Shrinkify inputs to v8i16.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005436 LHS = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, LHS);
5437 RHS = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, RHS);
5438 RHSSwap = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, RHSSwap);
Scott Michelfdc40a02009-02-17 22:15:04 +00005439
Chris Lattner72dd9bd2006-04-18 03:43:48 +00005440 // Low parts multiplied together, generating 32-bit results (we ignore the
5441 // top parts).
Dan Gohman475871a2008-07-27 21:46:04 +00005442 SDValue LoProd = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmulouh,
Owen Anderson825b72b2009-08-11 20:47:22 +00005443 LHS, RHS, DAG, dl, MVT::v4i32);
Scott Michelfdc40a02009-02-17 22:15:04 +00005444
Dan Gohman475871a2008-07-27 21:46:04 +00005445 SDValue HiProd = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmsumuhm,
Owen Anderson825b72b2009-08-11 20:47:22 +00005446 LHS, RHSSwap, Zero, DAG, dl, MVT::v4i32);
Chris Lattner72dd9bd2006-04-18 03:43:48 +00005447 // Shift the high parts up 16 bits.
Scott Michelfdc40a02009-02-17 22:15:04 +00005448 HiProd = BuildIntrinsicOp(Intrinsic::ppc_altivec_vslw, HiProd,
Dale Johannesened2eee62009-02-06 01:31:28 +00005449 Neg16, DAG, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00005450 return DAG.getNode(ISD::ADD, dl, MVT::v4i32, LoProd, HiProd);
5451 } else if (Op.getValueType() == MVT::v8i16) {
Dan Gohman475871a2008-07-27 21:46:04 +00005452 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00005453
Owen Anderson825b72b2009-08-11 20:47:22 +00005454 SDValue Zero = BuildSplatI(0, 1, MVT::v8i16, DAG, dl);
Chris Lattner72dd9bd2006-04-18 03:43:48 +00005455
Chris Lattnercea2aa72006-04-18 04:28:57 +00005456 return BuildIntrinsicOp(Intrinsic::ppc_altivec_vmladduhm,
Dale Johannesened2eee62009-02-06 01:31:28 +00005457 LHS, RHS, Zero, DAG, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00005458 } else if (Op.getValueType() == MVT::v16i8) {
Dan Gohman475871a2008-07-27 21:46:04 +00005459 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00005460
Chris Lattner19a81522006-04-18 03:57:35 +00005461 // Multiply the even 8-bit parts, producing 16-bit sums.
Dan Gohman475871a2008-07-27 21:46:04 +00005462 SDValue EvenParts = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmuleub,
Owen Anderson825b72b2009-08-11 20:47:22 +00005463 LHS, RHS, DAG, dl, MVT::v8i16);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005464 EvenParts = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, EvenParts);
Scott Michelfdc40a02009-02-17 22:15:04 +00005465
Chris Lattner19a81522006-04-18 03:57:35 +00005466 // Multiply the odd 8-bit parts, producing 16-bit sums.
Dan Gohman475871a2008-07-27 21:46:04 +00005467 SDValue OddParts = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmuloub,
Owen Anderson825b72b2009-08-11 20:47:22 +00005468 LHS, RHS, DAG, dl, MVT::v8i16);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005469 OddParts = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, OddParts);
Scott Michelfdc40a02009-02-17 22:15:04 +00005470
Chris Lattner19a81522006-04-18 03:57:35 +00005471 // Merge the results together.
Nate Begeman9008ca62009-04-27 18:41:29 +00005472 int Ops[16];
Chris Lattner19a81522006-04-18 03:57:35 +00005473 for (unsigned i = 0; i != 8; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005474 Ops[i*2 ] = 2*i+1;
5475 Ops[i*2+1] = 2*i+1+16;
Chris Lattner19a81522006-04-18 03:57:35 +00005476 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005477 return DAG.getVectorShuffle(MVT::v16i8, dl, EvenParts, OddParts, Ops);
Chris Lattner72dd9bd2006-04-18 03:43:48 +00005478 } else {
Torok Edwinc23197a2009-07-14 16:55:14 +00005479 llvm_unreachable("Unknown mul to lower!");
Chris Lattner72dd9bd2006-04-18 03:43:48 +00005480 }
Chris Lattnere7c768e2006-04-18 03:24:30 +00005481}
5482
Chris Lattnere4bc9ea2005-08-26 00:52:45 +00005483/// LowerOperation - Provide custom lowering hooks for some operations.
5484///
Dan Gohmand858e902010-04-17 15:26:15 +00005485SDValue PPCTargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) const {
Chris Lattnere4bc9ea2005-08-26 00:52:45 +00005486 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00005487 default: llvm_unreachable("Wasn't expecting to be able to lower this!");
Chris Lattner1a635d62006-04-14 06:01:58 +00005488 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
Bob Wilson3d90dbe2009-11-04 21:31:18 +00005489 case ISD::BlockAddress: return LowerBlockAddress(Op, DAG);
Chris Lattner1a635d62006-04-14 06:01:58 +00005490 case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG);
Roman Divackyfd42ed62012-06-04 17:36:38 +00005491 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
Nate Begeman37efe672006-04-22 18:53:45 +00005492 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
Chris Lattner1a635d62006-04-14 06:01:58 +00005493 case ISD::SETCC: return LowerSETCC(Op, DAG);
Duncan Sands4a544a72011-09-06 13:37:06 +00005494 case ISD::INIT_TRAMPOLINE: return LowerINIT_TRAMPOLINE(Op, DAG);
5495 case ISD::ADJUST_TRAMPOLINE: return LowerADJUST_TRAMPOLINE(Op, DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00005496 case ISD::VASTART:
Dan Gohman1e93df62010-04-17 14:41:14 +00005497 return LowerVASTART(Op, DAG, PPCSubTarget);
Scott Michelfdc40a02009-02-17 22:15:04 +00005498
5499 case ISD::VAARG:
Dan Gohman1e93df62010-04-17 14:41:14 +00005500 return LowerVAARG(Op, DAG, PPCSubTarget);
Nicolas Geoffray01119992007-04-03 13:59:52 +00005501
Jim Laskeyefc7e522006-12-04 22:04:42 +00005502 case ISD::STACKRESTORE: return LowerSTACKRESTORE(Op, DAG, PPCSubTarget);
Chris Lattner9f0bc652007-02-25 05:34:32 +00005503 case ISD::DYNAMIC_STACKALLOC:
5504 return LowerDYNAMIC_STACKALLOC(Op, DAG, PPCSubTarget);
Evan Cheng54fc97d2008-04-19 01:30:48 +00005505
Chris Lattner1a635d62006-04-14 06:01:58 +00005506 case ISD::SELECT_CC: return LowerSELECT_CC(Op, DAG);
Dale Johannesen4c9369d2009-06-04 20:53:52 +00005507 case ISD::FP_TO_UINT:
5508 case ISD::FP_TO_SINT: return LowerFP_TO_INT(Op, DAG,
Dale Johannesen3484c092009-02-05 22:07:54 +00005509 Op.getDebugLoc());
Chris Lattner1a635d62006-04-14 06:01:58 +00005510 case ISD::SINT_TO_FP: return LowerSINT_TO_FP(Op, DAG);
Dan Gohman1a024862008-01-31 00:41:03 +00005511 case ISD::FLT_ROUNDS_: return LowerFLT_ROUNDS_(Op, DAG);
Chris Lattnerecfe55e2006-03-22 05:30:33 +00005512
Chris Lattner1a635d62006-04-14 06:01:58 +00005513 // Lower 64-bit shifts.
Chris Lattner3fe6c1d2006-09-20 03:47:40 +00005514 case ISD::SHL_PARTS: return LowerSHL_PARTS(Op, DAG);
5515 case ISD::SRL_PARTS: return LowerSRL_PARTS(Op, DAG);
5516 case ISD::SRA_PARTS: return LowerSRA_PARTS(Op, DAG);
Chris Lattnerecfe55e2006-03-22 05:30:33 +00005517
Chris Lattner1a635d62006-04-14 06:01:58 +00005518 // Vector-related lowering.
5519 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG);
5520 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
5521 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG);
5522 case ISD::SCALAR_TO_VECTOR: return LowerSCALAR_TO_VECTOR(Op, DAG);
Chris Lattnere7c768e2006-04-18 03:24:30 +00005523 case ISD::MUL: return LowerMUL(Op, DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00005524
Chris Lattner3fc027d2007-12-08 06:59:59 +00005525 // Frame & Return address.
5526 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG);
Nicolas Geoffray43c6e7c2007-03-01 13:11:38 +00005527 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Chris Lattnerbc11c342005-08-31 20:23:54 +00005528 }
Chris Lattnere4bc9ea2005-08-26 00:52:45 +00005529}
5530
Duncan Sands1607f052008-12-01 11:39:25 +00005531void PPCTargetLowering::ReplaceNodeResults(SDNode *N,
5532 SmallVectorImpl<SDValue>&Results,
Dan Gohmand858e902010-04-17 15:26:15 +00005533 SelectionDAG &DAG) const {
Roman Divackybdb226e2011-06-28 15:30:42 +00005534 const TargetMachine &TM = getTargetMachine();
Dale Johannesen3484c092009-02-05 22:07:54 +00005535 DebugLoc dl = N->getDebugLoc();
Chris Lattner1f873002007-11-28 18:44:47 +00005536 switch (N->getOpcode()) {
Duncan Sands57760d92008-10-28 15:00:32 +00005537 default:
Craig Topperbc219812012-02-07 02:50:20 +00005538 llvm_unreachable("Do not know how to custom type legalize this operation!");
Roman Divackybdb226e2011-06-28 15:30:42 +00005539 case ISD::VAARG: {
5540 if (!TM.getSubtarget<PPCSubtarget>().isSVR4ABI()
5541 || TM.getSubtarget<PPCSubtarget>().isPPC64())
5542 return;
5543
5544 EVT VT = N->getValueType(0);
5545
5546 if (VT == MVT::i64) {
5547 SDValue NewNode = LowerVAARG(SDValue(N, 1), DAG, PPCSubTarget);
5548
5549 Results.push_back(NewNode);
5550 Results.push_back(NewNode.getValue(1));
5551 }
5552 return;
5553 }
Duncan Sands1607f052008-12-01 11:39:25 +00005554 case ISD::FP_ROUND_INREG: {
Owen Anderson825b72b2009-08-11 20:47:22 +00005555 assert(N->getValueType(0) == MVT::ppcf128);
5556 assert(N->getOperand(0).getValueType() == MVT::ppcf128);
Scott Michelfdc40a02009-02-17 22:15:04 +00005557 SDValue Lo = DAG.getNode(ISD::EXTRACT_ELEMENT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005558 MVT::f64, N->getOperand(0),
Duncan Sands1607f052008-12-01 11:39:25 +00005559 DAG.getIntPtrConstant(0));
Dale Johannesen3484c092009-02-05 22:07:54 +00005560 SDValue Hi = DAG.getNode(ISD::EXTRACT_ELEMENT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005561 MVT::f64, N->getOperand(0),
Duncan Sands1607f052008-12-01 11:39:25 +00005562 DAG.getIntPtrConstant(1));
5563
5564 // This sequence changes FPSCR to do round-to-zero, adds the two halves
5565 // of the long double, and puts FPSCR back the way it was. We do not
5566 // actually model FPSCR.
Owen Andersone50ed302009-08-10 22:56:29 +00005567 std::vector<EVT> NodeTys;
Duncan Sands1607f052008-12-01 11:39:25 +00005568 SDValue Ops[4], Result, MFFSreg, InFlag, FPreg;
5569
Owen Anderson825b72b2009-08-11 20:47:22 +00005570 NodeTys.push_back(MVT::f64); // Return register
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00005571 NodeTys.push_back(MVT::Glue); // Returns a flag for later insns
Dale Johannesen3484c092009-02-05 22:07:54 +00005572 Result = DAG.getNode(PPCISD::MFFS, dl, NodeTys, &InFlag, 0);
Duncan Sands1607f052008-12-01 11:39:25 +00005573 MFFSreg = Result.getValue(0);
5574 InFlag = Result.getValue(1);
5575
5576 NodeTys.clear();
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00005577 NodeTys.push_back(MVT::Glue); // Returns a flag
Owen Anderson825b72b2009-08-11 20:47:22 +00005578 Ops[0] = DAG.getConstant(31, MVT::i32);
Duncan Sands1607f052008-12-01 11:39:25 +00005579 Ops[1] = InFlag;
Dale Johannesen3484c092009-02-05 22:07:54 +00005580 Result = DAG.getNode(PPCISD::MTFSB1, dl, NodeTys, Ops, 2);
Duncan Sands1607f052008-12-01 11:39:25 +00005581 InFlag = Result.getValue(0);
5582
5583 NodeTys.clear();
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00005584 NodeTys.push_back(MVT::Glue); // Returns a flag
Owen Anderson825b72b2009-08-11 20:47:22 +00005585 Ops[0] = DAG.getConstant(30, MVT::i32);
Duncan Sands1607f052008-12-01 11:39:25 +00005586 Ops[1] = InFlag;
Dale Johannesen3484c092009-02-05 22:07:54 +00005587 Result = DAG.getNode(PPCISD::MTFSB0, dl, NodeTys, Ops, 2);
Duncan Sands1607f052008-12-01 11:39:25 +00005588 InFlag = Result.getValue(0);
5589
5590 NodeTys.clear();
Owen Anderson825b72b2009-08-11 20:47:22 +00005591 NodeTys.push_back(MVT::f64); // result of add
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00005592 NodeTys.push_back(MVT::Glue); // Returns a flag
Duncan Sands1607f052008-12-01 11:39:25 +00005593 Ops[0] = Lo;
5594 Ops[1] = Hi;
5595 Ops[2] = InFlag;
Dale Johannesen3484c092009-02-05 22:07:54 +00005596 Result = DAG.getNode(PPCISD::FADDRTZ, dl, NodeTys, Ops, 3);
Duncan Sands1607f052008-12-01 11:39:25 +00005597 FPreg = Result.getValue(0);
5598 InFlag = Result.getValue(1);
5599
5600 NodeTys.clear();
Owen Anderson825b72b2009-08-11 20:47:22 +00005601 NodeTys.push_back(MVT::f64);
5602 Ops[0] = DAG.getConstant(1, MVT::i32);
Duncan Sands1607f052008-12-01 11:39:25 +00005603 Ops[1] = MFFSreg;
5604 Ops[2] = FPreg;
5605 Ops[3] = InFlag;
Dale Johannesen3484c092009-02-05 22:07:54 +00005606 Result = DAG.getNode(PPCISD::MTFSF, dl, NodeTys, Ops, 4);
Duncan Sands1607f052008-12-01 11:39:25 +00005607 FPreg = Result.getValue(0);
5608
5609 // We know the low half is about to be thrown away, so just use something
5610 // convenient.
Owen Anderson825b72b2009-08-11 20:47:22 +00005611 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::ppcf128,
Dale Johannesen3484c092009-02-05 22:07:54 +00005612 FPreg, FPreg));
Duncan Sands1607f052008-12-01 11:39:25 +00005613 return;
Duncan Sandsa7360f02008-07-19 16:26:02 +00005614 }
Duncan Sands1607f052008-12-01 11:39:25 +00005615 case ISD::FP_TO_SINT:
Dale Johannesen4c9369d2009-06-04 20:53:52 +00005616 Results.push_back(LowerFP_TO_INT(SDValue(N, 0), DAG, dl));
Duncan Sands1607f052008-12-01 11:39:25 +00005617 return;
Chris Lattner1f873002007-11-28 18:44:47 +00005618 }
5619}
5620
5621
Chris Lattner1a635d62006-04-14 06:01:58 +00005622//===----------------------------------------------------------------------===//
5623// Other Lowering Code
5624//===----------------------------------------------------------------------===//
5625
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00005626MachineBasicBlock *
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005627PPCTargetLowering::EmitAtomicBinary(MachineInstr *MI, MachineBasicBlock *BB,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00005628 bool is64bit, unsigned BinOpcode) const {
Dale Johannesen0e55f062008-08-29 18:29:46 +00005629 // This also handles ATOMIC_SWAP, indicated by BinOpcode==0.
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005630 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
5631
5632 const BasicBlock *LLVM_BB = BB->getBasicBlock();
5633 MachineFunction *F = BB->getParent();
5634 MachineFunction::iterator It = BB;
5635 ++It;
5636
5637 unsigned dest = MI->getOperand(0).getReg();
5638 unsigned ptrA = MI->getOperand(1).getReg();
5639 unsigned ptrB = MI->getOperand(2).getReg();
5640 unsigned incr = MI->getOperand(3).getReg();
Dale Johannesen536a2f12009-02-13 02:27:39 +00005641 DebugLoc dl = MI->getDebugLoc();
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005642
5643 MachineBasicBlock *loopMBB = F->CreateMachineBasicBlock(LLVM_BB);
5644 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
5645 F->insert(It, loopMBB);
5646 F->insert(It, exitMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00005647 exitMBB->splice(exitMBB->begin(), BB,
5648 llvm::next(MachineBasicBlock::iterator(MI)),
5649 BB->end());
5650 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005651
5652 MachineRegisterInfo &RegInfo = F->getRegInfo();
Dale Johannesen0e55f062008-08-29 18:29:46 +00005653 unsigned TmpReg = (!BinOpcode) ? incr :
5654 RegInfo.createVirtualRegister(
Dale Johannesena619d012008-09-02 20:30:23 +00005655 is64bit ? (const TargetRegisterClass *) &PPC::G8RCRegClass :
5656 (const TargetRegisterClass *) &PPC::GPRCRegClass);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005657
5658 // thisMBB:
5659 // ...
5660 // fallthrough --> loopMBB
5661 BB->addSuccessor(loopMBB);
5662
5663 // loopMBB:
5664 // l[wd]arx dest, ptr
5665 // add r0, dest, incr
5666 // st[wd]cx. r0, ptr
5667 // bne- loopMBB
5668 // fallthrough --> exitMBB
5669 BB = loopMBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00005670 BuildMI(BB, dl, TII->get(is64bit ? PPC::LDARX : PPC::LWARX), dest)
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005671 .addReg(ptrA).addReg(ptrB);
Dale Johannesen0e55f062008-08-29 18:29:46 +00005672 if (BinOpcode)
Dale Johannesen536a2f12009-02-13 02:27:39 +00005673 BuildMI(BB, dl, TII->get(BinOpcode), TmpReg).addReg(incr).addReg(dest);
5674 BuildMI(BB, dl, TII->get(is64bit ? PPC::STDCX : PPC::STWCX))
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005675 .addReg(TmpReg).addReg(ptrA).addReg(ptrB);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005676 BuildMI(BB, dl, TII->get(PPC::BCC))
Scott Michelfdc40a02009-02-17 22:15:04 +00005677 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loopMBB);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005678 BB->addSuccessor(loopMBB);
5679 BB->addSuccessor(exitMBB);
5680
5681 // exitMBB:
5682 // ...
5683 BB = exitMBB;
5684 return BB;
5685}
5686
5687MachineBasicBlock *
Scott Michelfdc40a02009-02-17 22:15:04 +00005688PPCTargetLowering::EmitPartwordAtomicBinary(MachineInstr *MI,
Dale Johannesen97efa362008-08-28 17:53:09 +00005689 MachineBasicBlock *BB,
5690 bool is8bit, // operation
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00005691 unsigned BinOpcode) const {
Dale Johannesen0e55f062008-08-29 18:29:46 +00005692 // This also handles ATOMIC_SWAP, indicated by BinOpcode==0.
Dale Johannesen97efa362008-08-28 17:53:09 +00005693 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
5694 // In 64 bit mode we have to use 64 bits for addresses, even though the
5695 // lwarx/stwcx are 32 bits. With the 32-bit atomics we can use address
5696 // registers without caring whether they're 32 or 64, but here we're
5697 // doing actual arithmetic on the addresses.
5698 bool is64bit = PPCSubTarget.isPPC64();
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00005699 unsigned ZeroReg = is64bit ? PPC::X0 : PPC::R0;
Dale Johannesen97efa362008-08-28 17:53:09 +00005700
5701 const BasicBlock *LLVM_BB = BB->getBasicBlock();
5702 MachineFunction *F = BB->getParent();
5703 MachineFunction::iterator It = BB;
5704 ++It;
5705
5706 unsigned dest = MI->getOperand(0).getReg();
5707 unsigned ptrA = MI->getOperand(1).getReg();
5708 unsigned ptrB = MI->getOperand(2).getReg();
5709 unsigned incr = MI->getOperand(3).getReg();
Dale Johannesen536a2f12009-02-13 02:27:39 +00005710 DebugLoc dl = MI->getDebugLoc();
Dale Johannesen97efa362008-08-28 17:53:09 +00005711
5712 MachineBasicBlock *loopMBB = F->CreateMachineBasicBlock(LLVM_BB);
5713 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
5714 F->insert(It, loopMBB);
5715 F->insert(It, exitMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00005716 exitMBB->splice(exitMBB->begin(), BB,
5717 llvm::next(MachineBasicBlock::iterator(MI)),
5718 BB->end());
5719 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Dale Johannesen97efa362008-08-28 17:53:09 +00005720
5721 MachineRegisterInfo &RegInfo = F->getRegInfo();
Scott Michelfdc40a02009-02-17 22:15:04 +00005722 const TargetRegisterClass *RC =
Dale Johannesena619d012008-09-02 20:30:23 +00005723 is64bit ? (const TargetRegisterClass *) &PPC::G8RCRegClass :
5724 (const TargetRegisterClass *) &PPC::GPRCRegClass;
Dale Johannesen97efa362008-08-28 17:53:09 +00005725 unsigned PtrReg = RegInfo.createVirtualRegister(RC);
5726 unsigned Shift1Reg = RegInfo.createVirtualRegister(RC);
5727 unsigned ShiftReg = RegInfo.createVirtualRegister(RC);
5728 unsigned Incr2Reg = RegInfo.createVirtualRegister(RC);
5729 unsigned MaskReg = RegInfo.createVirtualRegister(RC);
5730 unsigned Mask2Reg = RegInfo.createVirtualRegister(RC);
5731 unsigned Mask3Reg = RegInfo.createVirtualRegister(RC);
5732 unsigned Tmp2Reg = RegInfo.createVirtualRegister(RC);
5733 unsigned Tmp3Reg = RegInfo.createVirtualRegister(RC);
5734 unsigned Tmp4Reg = RegInfo.createVirtualRegister(RC);
Dale Johannesen0e55f062008-08-29 18:29:46 +00005735 unsigned TmpDestReg = RegInfo.createVirtualRegister(RC);
Dale Johannesen97efa362008-08-28 17:53:09 +00005736 unsigned Ptr1Reg;
Dale Johannesen0e55f062008-08-29 18:29:46 +00005737 unsigned TmpReg = (!BinOpcode) ? Incr2Reg : RegInfo.createVirtualRegister(RC);
Dale Johannesen97efa362008-08-28 17:53:09 +00005738
5739 // thisMBB:
5740 // ...
5741 // fallthrough --> loopMBB
5742 BB->addSuccessor(loopMBB);
5743
5744 // The 4-byte load must be aligned, while a char or short may be
5745 // anywhere in the word. Hence all this nasty bookkeeping code.
5746 // add ptr1, ptrA, ptrB [copy if ptrA==0]
5747 // rlwinm shift1, ptr1, 3, 27, 28 [3, 27, 27]
Dale Johannesena619d012008-09-02 20:30:23 +00005748 // xori shift, shift1, 24 [16]
Dale Johannesen97efa362008-08-28 17:53:09 +00005749 // rlwinm ptr, ptr1, 0, 0, 29
5750 // slw incr2, incr, shift
5751 // li mask2, 255 [li mask3, 0; ori mask2, mask3, 65535]
5752 // slw mask, mask2, shift
5753 // loopMBB:
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005754 // lwarx tmpDest, ptr
Dale Johannesen0e55f062008-08-29 18:29:46 +00005755 // add tmp, tmpDest, incr2
5756 // andc tmp2, tmpDest, mask
Dale Johannesen97efa362008-08-28 17:53:09 +00005757 // and tmp3, tmp, mask
5758 // or tmp4, tmp3, tmp2
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005759 // stwcx. tmp4, ptr
Dale Johannesen97efa362008-08-28 17:53:09 +00005760 // bne- loopMBB
5761 // fallthrough --> exitMBB
Dale Johannesen0e55f062008-08-29 18:29:46 +00005762 // srw dest, tmpDest, shift
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00005763 if (ptrA != ZeroReg) {
Dale Johannesen97efa362008-08-28 17:53:09 +00005764 Ptr1Reg = RegInfo.createVirtualRegister(RC);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005765 BuildMI(BB, dl, TII->get(is64bit ? PPC::ADD8 : PPC::ADD4), Ptr1Reg)
Dale Johannesen97efa362008-08-28 17:53:09 +00005766 .addReg(ptrA).addReg(ptrB);
5767 } else {
5768 Ptr1Reg = ptrB;
5769 }
Dale Johannesen536a2f12009-02-13 02:27:39 +00005770 BuildMI(BB, dl, TII->get(PPC::RLWINM), Shift1Reg).addReg(Ptr1Reg)
Dale Johannesen97efa362008-08-28 17:53:09 +00005771 .addImm(3).addImm(27).addImm(is8bit ? 28 : 27);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005772 BuildMI(BB, dl, TII->get(is64bit ? PPC::XORI8 : PPC::XORI), ShiftReg)
Dale Johannesen97efa362008-08-28 17:53:09 +00005773 .addReg(Shift1Reg).addImm(is8bit ? 24 : 16);
5774 if (is64bit)
Dale Johannesen536a2f12009-02-13 02:27:39 +00005775 BuildMI(BB, dl, TII->get(PPC::RLDICR), PtrReg)
Dale Johannesen97efa362008-08-28 17:53:09 +00005776 .addReg(Ptr1Reg).addImm(0).addImm(61);
5777 else
Dale Johannesen536a2f12009-02-13 02:27:39 +00005778 BuildMI(BB, dl, TII->get(PPC::RLWINM), PtrReg)
Dale Johannesen97efa362008-08-28 17:53:09 +00005779 .addReg(Ptr1Reg).addImm(0).addImm(0).addImm(29);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005780 BuildMI(BB, dl, TII->get(PPC::SLW), Incr2Reg)
Dale Johannesen97efa362008-08-28 17:53:09 +00005781 .addReg(incr).addReg(ShiftReg);
5782 if (is8bit)
Dale Johannesen536a2f12009-02-13 02:27:39 +00005783 BuildMI(BB, dl, TII->get(PPC::LI), Mask2Reg).addImm(255);
Dale Johannesen97efa362008-08-28 17:53:09 +00005784 else {
Dale Johannesen536a2f12009-02-13 02:27:39 +00005785 BuildMI(BB, dl, TII->get(PPC::LI), Mask3Reg).addImm(0);
5786 BuildMI(BB, dl, TII->get(PPC::ORI),Mask2Reg).addReg(Mask3Reg).addImm(65535);
Dale Johannesen97efa362008-08-28 17:53:09 +00005787 }
Dale Johannesen536a2f12009-02-13 02:27:39 +00005788 BuildMI(BB, dl, TII->get(PPC::SLW), MaskReg)
Dale Johannesen97efa362008-08-28 17:53:09 +00005789 .addReg(Mask2Reg).addReg(ShiftReg);
5790
5791 BB = loopMBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00005792 BuildMI(BB, dl, TII->get(PPC::LWARX), TmpDestReg)
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00005793 .addReg(ZeroReg).addReg(PtrReg);
Dale Johannesen0e55f062008-08-29 18:29:46 +00005794 if (BinOpcode)
Dale Johannesen536a2f12009-02-13 02:27:39 +00005795 BuildMI(BB, dl, TII->get(BinOpcode), TmpReg)
Dale Johannesen0e55f062008-08-29 18:29:46 +00005796 .addReg(Incr2Reg).addReg(TmpDestReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005797 BuildMI(BB, dl, TII->get(is64bit ? PPC::ANDC8 : PPC::ANDC), Tmp2Reg)
Dale Johannesen0e55f062008-08-29 18:29:46 +00005798 .addReg(TmpDestReg).addReg(MaskReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005799 BuildMI(BB, dl, TII->get(is64bit ? PPC::AND8 : PPC::AND), Tmp3Reg)
Dale Johannesen97efa362008-08-28 17:53:09 +00005800 .addReg(TmpReg).addReg(MaskReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005801 BuildMI(BB, dl, TII->get(is64bit ? PPC::OR8 : PPC::OR), Tmp4Reg)
Dale Johannesen97efa362008-08-28 17:53:09 +00005802 .addReg(Tmp3Reg).addReg(Tmp2Reg);
Roman Divacky951cd022011-06-17 15:21:10 +00005803 BuildMI(BB, dl, TII->get(is64bit ? PPC::STDCX : PPC::STWCX))
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00005804 .addReg(Tmp4Reg).addReg(ZeroReg).addReg(PtrReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005805 BuildMI(BB, dl, TII->get(PPC::BCC))
Scott Michelfdc40a02009-02-17 22:15:04 +00005806 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loopMBB);
Dale Johannesen97efa362008-08-28 17:53:09 +00005807 BB->addSuccessor(loopMBB);
5808 BB->addSuccessor(exitMBB);
5809
5810 // exitMBB:
5811 // ...
5812 BB = exitMBB;
Jakob Stoklund Olesen5fcb81d2011-04-04 17:57:29 +00005813 BuildMI(*BB, BB->begin(), dl, TII->get(PPC::SRW), dest).addReg(TmpDestReg)
5814 .addReg(ShiftReg);
Dale Johannesen97efa362008-08-28 17:53:09 +00005815 return BB;
5816}
5817
5818MachineBasicBlock *
Evan Chengff9b3732008-01-30 18:18:23 +00005819PPCTargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +00005820 MachineBasicBlock *BB) const {
Evan Chengc0f64ff2006-11-27 23:37:22 +00005821 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
Evan Cheng53301922008-07-12 02:23:19 +00005822
5823 // To "insert" these instructions we actually have to insert their
5824 // control-flow patterns.
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00005825 const BasicBlock *LLVM_BB = BB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +00005826 MachineFunction::iterator It = BB;
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00005827 ++It;
Evan Cheng53301922008-07-12 02:23:19 +00005828
Dan Gohman8e5f2c62008-07-07 23:14:23 +00005829 MachineFunction *F = BB->getParent();
Evan Cheng53301922008-07-12 02:23:19 +00005830
Hal Finkel009f7af2012-06-22 23:10:08 +00005831 if (PPCSubTarget.hasISEL() && (MI->getOpcode() == PPC::SELECT_CC_I4 ||
5832 MI->getOpcode() == PPC::SELECT_CC_I8)) {
5833 unsigned OpCode = MI->getOpcode() == PPC::SELECT_CC_I8 ?
5834 PPC::ISEL8 : PPC::ISEL;
5835 unsigned SelectPred = MI->getOperand(4).getImm();
5836 DebugLoc dl = MI->getDebugLoc();
5837
5838 // The SelectPred is ((BI << 5) | BO) for a BCC
5839 unsigned BO = SelectPred & 0xF;
5840 assert((BO == 12 || BO == 4) && "invalid predicate BO field for isel");
5841
5842 unsigned TrueOpNo, FalseOpNo;
5843 if (BO == 12) {
5844 TrueOpNo = 2;
5845 FalseOpNo = 3;
5846 } else {
5847 TrueOpNo = 3;
5848 FalseOpNo = 2;
5849 SelectPred = PPC::InvertPredicate((PPC::Predicate)SelectPred);
5850 }
5851
5852 BuildMI(*BB, MI, dl, TII->get(OpCode), MI->getOperand(0).getReg())
5853 .addReg(MI->getOperand(TrueOpNo).getReg())
5854 .addReg(MI->getOperand(FalseOpNo).getReg())
5855 .addImm(SelectPred).addReg(MI->getOperand(1).getReg());
5856 } else if (MI->getOpcode() == PPC::SELECT_CC_I4 ||
5857 MI->getOpcode() == PPC::SELECT_CC_I8 ||
5858 MI->getOpcode() == PPC::SELECT_CC_F4 ||
5859 MI->getOpcode() == PPC::SELECT_CC_F8 ||
5860 MI->getOpcode() == PPC::SELECT_CC_VRRC) {
5861
Evan Cheng53301922008-07-12 02:23:19 +00005862
5863 // The incoming instruction knows the destination vreg to set, the
5864 // condition code register to branch on, the true/false values to
5865 // select between, and a branch opcode to use.
5866
5867 // thisMBB:
5868 // ...
5869 // TrueVal = ...
5870 // cmpTY ccX, r1, r2
5871 // bCC copy1MBB
5872 // fallthrough --> copy0MBB
5873 MachineBasicBlock *thisMBB = BB;
5874 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
5875 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
5876 unsigned SelectPred = MI->getOperand(4).getImm();
Dale Johannesen536a2f12009-02-13 02:27:39 +00005877 DebugLoc dl = MI->getDebugLoc();
Evan Cheng53301922008-07-12 02:23:19 +00005878 F->insert(It, copy0MBB);
5879 F->insert(It, sinkMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00005880
5881 // Transfer the remainder of BB and its successor edges to sinkMBB.
5882 sinkMBB->splice(sinkMBB->begin(), BB,
5883 llvm::next(MachineBasicBlock::iterator(MI)),
5884 BB->end());
5885 sinkMBB->transferSuccessorsAndUpdatePHIs(BB);
5886
Evan Cheng53301922008-07-12 02:23:19 +00005887 // Next, add the true and fallthrough blocks as its successors.
5888 BB->addSuccessor(copy0MBB);
5889 BB->addSuccessor(sinkMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00005890
Dan Gohman14152b42010-07-06 20:24:04 +00005891 BuildMI(BB, dl, TII->get(PPC::BCC))
5892 .addImm(SelectPred).addReg(MI->getOperand(1).getReg()).addMBB(sinkMBB);
5893
Evan Cheng53301922008-07-12 02:23:19 +00005894 // copy0MBB:
5895 // %FalseValue = ...
5896 // # fallthrough to sinkMBB
5897 BB = copy0MBB;
Scott Michelfdc40a02009-02-17 22:15:04 +00005898
Evan Cheng53301922008-07-12 02:23:19 +00005899 // Update machine-CFG edges
5900 BB->addSuccessor(sinkMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00005901
Evan Cheng53301922008-07-12 02:23:19 +00005902 // sinkMBB:
5903 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
5904 // ...
5905 BB = sinkMBB;
Dan Gohman14152b42010-07-06 20:24:04 +00005906 BuildMI(*BB, BB->begin(), dl,
5907 TII->get(PPC::PHI), MI->getOperand(0).getReg())
Evan Cheng53301922008-07-12 02:23:19 +00005908 .addReg(MI->getOperand(3).getReg()).addMBB(copy0MBB)
5909 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
5910 }
Dale Johannesen97efa362008-08-28 17:53:09 +00005911 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I8)
5912 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::ADD4);
5913 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I16)
5914 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::ADD4);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005915 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I32)
5916 BB = EmitAtomicBinary(MI, BB, false, PPC::ADD4);
5917 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I64)
5918 BB = EmitAtomicBinary(MI, BB, true, PPC::ADD8);
Dale Johannesen97efa362008-08-28 17:53:09 +00005919
5920 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I8)
5921 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::AND);
5922 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I16)
5923 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::AND);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005924 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I32)
5925 BB = EmitAtomicBinary(MI, BB, false, PPC::AND);
5926 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I64)
5927 BB = EmitAtomicBinary(MI, BB, true, PPC::AND8);
Dale Johannesen97efa362008-08-28 17:53:09 +00005928
5929 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I8)
5930 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::OR);
5931 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I16)
5932 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::OR);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005933 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I32)
5934 BB = EmitAtomicBinary(MI, BB, false, PPC::OR);
5935 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I64)
5936 BB = EmitAtomicBinary(MI, BB, true, PPC::OR8);
Dale Johannesen97efa362008-08-28 17:53:09 +00005937
5938 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I8)
5939 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::XOR);
5940 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I16)
5941 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::XOR);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005942 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I32)
5943 BB = EmitAtomicBinary(MI, BB, false, PPC::XOR);
5944 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I64)
5945 BB = EmitAtomicBinary(MI, BB, true, PPC::XOR8);
Dale Johannesen97efa362008-08-28 17:53:09 +00005946
5947 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I8)
Dale Johannesen209a4092008-09-11 02:15:03 +00005948 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::ANDC);
Dale Johannesen97efa362008-08-28 17:53:09 +00005949 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I16)
Dale Johannesen209a4092008-09-11 02:15:03 +00005950 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::ANDC);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005951 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I32)
Dale Johannesen209a4092008-09-11 02:15:03 +00005952 BB = EmitAtomicBinary(MI, BB, false, PPC::ANDC);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005953 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I64)
Dale Johannesen209a4092008-09-11 02:15:03 +00005954 BB = EmitAtomicBinary(MI, BB, true, PPC::ANDC8);
Dale Johannesen97efa362008-08-28 17:53:09 +00005955
5956 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I8)
5957 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::SUBF);
5958 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I16)
5959 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::SUBF);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005960 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I32)
5961 BB = EmitAtomicBinary(MI, BB, false, PPC::SUBF);
5962 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I64)
5963 BB = EmitAtomicBinary(MI, BB, true, PPC::SUBF8);
Dale Johannesen97efa362008-08-28 17:53:09 +00005964
Dale Johannesen0e55f062008-08-29 18:29:46 +00005965 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I8)
5966 BB = EmitPartwordAtomicBinary(MI, BB, true, 0);
5967 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I16)
5968 BB = EmitPartwordAtomicBinary(MI, BB, false, 0);
5969 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I32)
5970 BB = EmitAtomicBinary(MI, BB, false, 0);
5971 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I64)
5972 BB = EmitAtomicBinary(MI, BB, true, 0);
5973
Evan Cheng53301922008-07-12 02:23:19 +00005974 else if (MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I32 ||
5975 MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I64) {
5976 bool is64bit = MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I64;
5977
5978 unsigned dest = MI->getOperand(0).getReg();
5979 unsigned ptrA = MI->getOperand(1).getReg();
5980 unsigned ptrB = MI->getOperand(2).getReg();
5981 unsigned oldval = MI->getOperand(3).getReg();
5982 unsigned newval = MI->getOperand(4).getReg();
Dale Johannesen536a2f12009-02-13 02:27:39 +00005983 DebugLoc dl = MI->getDebugLoc();
Evan Cheng53301922008-07-12 02:23:19 +00005984
Dale Johannesen65e39732008-08-25 18:53:26 +00005985 MachineBasicBlock *loop1MBB = F->CreateMachineBasicBlock(LLVM_BB);
5986 MachineBasicBlock *loop2MBB = F->CreateMachineBasicBlock(LLVM_BB);
5987 MachineBasicBlock *midMBB = F->CreateMachineBasicBlock(LLVM_BB);
Evan Cheng53301922008-07-12 02:23:19 +00005988 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
Dale Johannesen65e39732008-08-25 18:53:26 +00005989 F->insert(It, loop1MBB);
5990 F->insert(It, loop2MBB);
5991 F->insert(It, midMBB);
Evan Cheng53301922008-07-12 02:23:19 +00005992 F->insert(It, exitMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00005993 exitMBB->splice(exitMBB->begin(), BB,
5994 llvm::next(MachineBasicBlock::iterator(MI)),
5995 BB->end());
5996 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Evan Cheng53301922008-07-12 02:23:19 +00005997
5998 // thisMBB:
5999 // ...
6000 // fallthrough --> loopMBB
Dale Johannesen65e39732008-08-25 18:53:26 +00006001 BB->addSuccessor(loop1MBB);
Evan Cheng53301922008-07-12 02:23:19 +00006002
Dale Johannesen65e39732008-08-25 18:53:26 +00006003 // loop1MBB:
Evan Cheng53301922008-07-12 02:23:19 +00006004 // l[wd]arx dest, ptr
Dale Johannesen65e39732008-08-25 18:53:26 +00006005 // cmp[wd] dest, oldval
6006 // bne- midMBB
6007 // loop2MBB:
Evan Cheng53301922008-07-12 02:23:19 +00006008 // st[wd]cx. newval, ptr
6009 // bne- loopMBB
Dale Johannesen65e39732008-08-25 18:53:26 +00006010 // b exitBB
6011 // midMBB:
6012 // st[wd]cx. dest, ptr
6013 // exitBB:
6014 BB = loop1MBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00006015 BuildMI(BB, dl, TII->get(is64bit ? PPC::LDARX : PPC::LWARX), dest)
Evan Cheng53301922008-07-12 02:23:19 +00006016 .addReg(ptrA).addReg(ptrB);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006017 BuildMI(BB, dl, TII->get(is64bit ? PPC::CMPD : PPC::CMPW), PPC::CR0)
Evan Cheng53301922008-07-12 02:23:19 +00006018 .addReg(oldval).addReg(dest);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006019 BuildMI(BB, dl, TII->get(PPC::BCC))
Dale Johannesen65e39732008-08-25 18:53:26 +00006020 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(midMBB);
6021 BB->addSuccessor(loop2MBB);
6022 BB->addSuccessor(midMBB);
6023
6024 BB = loop2MBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00006025 BuildMI(BB, dl, TII->get(is64bit ? PPC::STDCX : PPC::STWCX))
Evan Cheng53301922008-07-12 02:23:19 +00006026 .addReg(newval).addReg(ptrA).addReg(ptrB);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006027 BuildMI(BB, dl, TII->get(PPC::BCC))
Dale Johannesen65e39732008-08-25 18:53:26 +00006028 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loop1MBB);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006029 BuildMI(BB, dl, TII->get(PPC::B)).addMBB(exitMBB);
Dale Johannesen65e39732008-08-25 18:53:26 +00006030 BB->addSuccessor(loop1MBB);
Evan Cheng53301922008-07-12 02:23:19 +00006031 BB->addSuccessor(exitMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00006032
Dale Johannesen65e39732008-08-25 18:53:26 +00006033 BB = midMBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00006034 BuildMI(BB, dl, TII->get(is64bit ? PPC::STDCX : PPC::STWCX))
Dale Johannesen65e39732008-08-25 18:53:26 +00006035 .addReg(dest).addReg(ptrA).addReg(ptrB);
6036 BB->addSuccessor(exitMBB);
6037
Evan Cheng53301922008-07-12 02:23:19 +00006038 // exitMBB:
6039 // ...
6040 BB = exitMBB;
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006041 } else if (MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I8 ||
6042 MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I16) {
6043 // We must use 64-bit registers for addresses when targeting 64-bit,
6044 // since we're actually doing arithmetic on them. Other registers
6045 // can be 32-bit.
6046 bool is64bit = PPCSubTarget.isPPC64();
6047 bool is8bit = MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I8;
6048
6049 unsigned dest = MI->getOperand(0).getReg();
6050 unsigned ptrA = MI->getOperand(1).getReg();
6051 unsigned ptrB = MI->getOperand(2).getReg();
6052 unsigned oldval = MI->getOperand(3).getReg();
6053 unsigned newval = MI->getOperand(4).getReg();
Dale Johannesen536a2f12009-02-13 02:27:39 +00006054 DebugLoc dl = MI->getDebugLoc();
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006055
6056 MachineBasicBlock *loop1MBB = F->CreateMachineBasicBlock(LLVM_BB);
6057 MachineBasicBlock *loop2MBB = F->CreateMachineBasicBlock(LLVM_BB);
6058 MachineBasicBlock *midMBB = F->CreateMachineBasicBlock(LLVM_BB);
6059 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
6060 F->insert(It, loop1MBB);
6061 F->insert(It, loop2MBB);
6062 F->insert(It, midMBB);
6063 F->insert(It, exitMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00006064 exitMBB->splice(exitMBB->begin(), BB,
6065 llvm::next(MachineBasicBlock::iterator(MI)),
6066 BB->end());
6067 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006068
6069 MachineRegisterInfo &RegInfo = F->getRegInfo();
Scott Michelfdc40a02009-02-17 22:15:04 +00006070 const TargetRegisterClass *RC =
Dale Johannesena619d012008-09-02 20:30:23 +00006071 is64bit ? (const TargetRegisterClass *) &PPC::G8RCRegClass :
6072 (const TargetRegisterClass *) &PPC::GPRCRegClass;
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006073 unsigned PtrReg = RegInfo.createVirtualRegister(RC);
6074 unsigned Shift1Reg = RegInfo.createVirtualRegister(RC);
6075 unsigned ShiftReg = RegInfo.createVirtualRegister(RC);
6076 unsigned NewVal2Reg = RegInfo.createVirtualRegister(RC);
6077 unsigned NewVal3Reg = RegInfo.createVirtualRegister(RC);
6078 unsigned OldVal2Reg = RegInfo.createVirtualRegister(RC);
6079 unsigned OldVal3Reg = RegInfo.createVirtualRegister(RC);
6080 unsigned MaskReg = RegInfo.createVirtualRegister(RC);
6081 unsigned Mask2Reg = RegInfo.createVirtualRegister(RC);
6082 unsigned Mask3Reg = RegInfo.createVirtualRegister(RC);
6083 unsigned Tmp2Reg = RegInfo.createVirtualRegister(RC);
6084 unsigned Tmp4Reg = RegInfo.createVirtualRegister(RC);
6085 unsigned TmpDestReg = RegInfo.createVirtualRegister(RC);
6086 unsigned Ptr1Reg;
6087 unsigned TmpReg = RegInfo.createVirtualRegister(RC);
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00006088 unsigned ZeroReg = is64bit ? PPC::X0 : PPC::R0;
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006089 // thisMBB:
6090 // ...
6091 // fallthrough --> loopMBB
6092 BB->addSuccessor(loop1MBB);
6093
6094 // The 4-byte load must be aligned, while a char or short may be
6095 // anywhere in the word. Hence all this nasty bookkeeping code.
6096 // add ptr1, ptrA, ptrB [copy if ptrA==0]
6097 // rlwinm shift1, ptr1, 3, 27, 28 [3, 27, 27]
Dale Johannesena619d012008-09-02 20:30:23 +00006098 // xori shift, shift1, 24 [16]
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006099 // rlwinm ptr, ptr1, 0, 0, 29
6100 // slw newval2, newval, shift
6101 // slw oldval2, oldval,shift
6102 // li mask2, 255 [li mask3, 0; ori mask2, mask3, 65535]
6103 // slw mask, mask2, shift
6104 // and newval3, newval2, mask
6105 // and oldval3, oldval2, mask
6106 // loop1MBB:
6107 // lwarx tmpDest, ptr
6108 // and tmp, tmpDest, mask
6109 // cmpw tmp, oldval3
6110 // bne- midMBB
6111 // loop2MBB:
6112 // andc tmp2, tmpDest, mask
6113 // or tmp4, tmp2, newval3
6114 // stwcx. tmp4, ptr
6115 // bne- loop1MBB
6116 // b exitBB
6117 // midMBB:
6118 // stwcx. tmpDest, ptr
6119 // exitBB:
6120 // srw dest, tmpDest, shift
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00006121 if (ptrA != ZeroReg) {
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006122 Ptr1Reg = RegInfo.createVirtualRegister(RC);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006123 BuildMI(BB, dl, TII->get(is64bit ? PPC::ADD8 : PPC::ADD4), Ptr1Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006124 .addReg(ptrA).addReg(ptrB);
6125 } else {
6126 Ptr1Reg = ptrB;
6127 }
Dale Johannesen536a2f12009-02-13 02:27:39 +00006128 BuildMI(BB, dl, TII->get(PPC::RLWINM), Shift1Reg).addReg(Ptr1Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006129 .addImm(3).addImm(27).addImm(is8bit ? 28 : 27);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006130 BuildMI(BB, dl, TII->get(is64bit ? PPC::XORI8 : PPC::XORI), ShiftReg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006131 .addReg(Shift1Reg).addImm(is8bit ? 24 : 16);
6132 if (is64bit)
Dale Johannesen536a2f12009-02-13 02:27:39 +00006133 BuildMI(BB, dl, TII->get(PPC::RLDICR), PtrReg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006134 .addReg(Ptr1Reg).addImm(0).addImm(61);
6135 else
Dale Johannesen536a2f12009-02-13 02:27:39 +00006136 BuildMI(BB, dl, TII->get(PPC::RLWINM), PtrReg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006137 .addReg(Ptr1Reg).addImm(0).addImm(0).addImm(29);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006138 BuildMI(BB, dl, TII->get(PPC::SLW), NewVal2Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006139 .addReg(newval).addReg(ShiftReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006140 BuildMI(BB, dl, TII->get(PPC::SLW), OldVal2Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006141 .addReg(oldval).addReg(ShiftReg);
6142 if (is8bit)
Dale Johannesen536a2f12009-02-13 02:27:39 +00006143 BuildMI(BB, dl, TII->get(PPC::LI), Mask2Reg).addImm(255);
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006144 else {
Dale Johannesen536a2f12009-02-13 02:27:39 +00006145 BuildMI(BB, dl, TII->get(PPC::LI), Mask3Reg).addImm(0);
6146 BuildMI(BB, dl, TII->get(PPC::ORI), Mask2Reg)
6147 .addReg(Mask3Reg).addImm(65535);
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006148 }
Dale Johannesen536a2f12009-02-13 02:27:39 +00006149 BuildMI(BB, dl, TII->get(PPC::SLW), MaskReg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006150 .addReg(Mask2Reg).addReg(ShiftReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006151 BuildMI(BB, dl, TII->get(PPC::AND), NewVal3Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006152 .addReg(NewVal2Reg).addReg(MaskReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006153 BuildMI(BB, dl, TII->get(PPC::AND), OldVal3Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006154 .addReg(OldVal2Reg).addReg(MaskReg);
6155
6156 BB = loop1MBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00006157 BuildMI(BB, dl, TII->get(PPC::LWARX), TmpDestReg)
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00006158 .addReg(ZeroReg).addReg(PtrReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006159 BuildMI(BB, dl, TII->get(PPC::AND),TmpReg)
6160 .addReg(TmpDestReg).addReg(MaskReg);
6161 BuildMI(BB, dl, TII->get(PPC::CMPW), PPC::CR0)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006162 .addReg(TmpReg).addReg(OldVal3Reg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006163 BuildMI(BB, dl, TII->get(PPC::BCC))
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006164 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(midMBB);
6165 BB->addSuccessor(loop2MBB);
6166 BB->addSuccessor(midMBB);
6167
6168 BB = loop2MBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00006169 BuildMI(BB, dl, TII->get(PPC::ANDC),Tmp2Reg)
6170 .addReg(TmpDestReg).addReg(MaskReg);
6171 BuildMI(BB, dl, TII->get(PPC::OR),Tmp4Reg)
6172 .addReg(Tmp2Reg).addReg(NewVal3Reg);
6173 BuildMI(BB, dl, TII->get(PPC::STWCX)).addReg(Tmp4Reg)
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00006174 .addReg(ZeroReg).addReg(PtrReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006175 BuildMI(BB, dl, TII->get(PPC::BCC))
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006176 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loop1MBB);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006177 BuildMI(BB, dl, TII->get(PPC::B)).addMBB(exitMBB);
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006178 BB->addSuccessor(loop1MBB);
6179 BB->addSuccessor(exitMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00006180
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006181 BB = midMBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00006182 BuildMI(BB, dl, TII->get(PPC::STWCX)).addReg(TmpDestReg)
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00006183 .addReg(ZeroReg).addReg(PtrReg);
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006184 BB->addSuccessor(exitMBB);
6185
6186 // exitMBB:
6187 // ...
6188 BB = exitMBB;
Jakob Stoklund Olesen5fcb81d2011-04-04 17:57:29 +00006189 BuildMI(*BB, BB->begin(), dl, TII->get(PPC::SRW),dest).addReg(TmpReg)
6190 .addReg(ShiftReg);
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006191 } else {
Torok Edwinc23197a2009-07-14 16:55:14 +00006192 llvm_unreachable("Unexpected instr type to insert");
Evan Cheng53301922008-07-12 02:23:19 +00006193 }
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00006194
Dan Gohman14152b42010-07-06 20:24:04 +00006195 MI->eraseFromParent(); // The pseudo instruction is gone now.
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00006196 return BB;
6197}
6198
Chris Lattner1a635d62006-04-14 06:01:58 +00006199//===----------------------------------------------------------------------===//
6200// Target Optimization Hooks
6201//===----------------------------------------------------------------------===//
6202
Duncan Sands25cf2272008-11-24 14:53:14 +00006203SDValue PPCTargetLowering::PerformDAGCombine(SDNode *N,
6204 DAGCombinerInfo &DCI) const {
Dan Gohmanf0757b02010-04-21 01:34:56 +00006205 const TargetMachine &TM = getTargetMachine();
Chris Lattner8c13d0a2006-03-01 04:57:39 +00006206 SelectionDAG &DAG = DCI.DAG;
Dale Johannesen3484c092009-02-05 22:07:54 +00006207 DebugLoc dl = N->getDebugLoc();
Chris Lattner8c13d0a2006-03-01 04:57:39 +00006208 switch (N->getOpcode()) {
6209 default: break;
Chris Lattnercf9d0ac2006-09-19 05:22:59 +00006210 case PPCISD::SHL:
6211 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
Dan Gohmane368b462010-06-18 14:22:04 +00006212 if (C->isNullValue()) // 0 << V -> 0.
Chris Lattnercf9d0ac2006-09-19 05:22:59 +00006213 return N->getOperand(0);
6214 }
6215 break;
6216 case PPCISD::SRL:
6217 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
Dan Gohmane368b462010-06-18 14:22:04 +00006218 if (C->isNullValue()) // 0 >>u V -> 0.
Chris Lattnercf9d0ac2006-09-19 05:22:59 +00006219 return N->getOperand(0);
6220 }
6221 break;
6222 case PPCISD::SRA:
6223 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
Dan Gohmane368b462010-06-18 14:22:04 +00006224 if (C->isNullValue() || // 0 >>s V -> 0.
Chris Lattnercf9d0ac2006-09-19 05:22:59 +00006225 C->isAllOnesValue()) // -1 >>s V -> -1.
6226 return N->getOperand(0);
6227 }
6228 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00006229
Chris Lattner8c13d0a2006-03-01 04:57:39 +00006230 case ISD::SINT_TO_FP:
Chris Lattnera7a58542006-06-16 17:34:12 +00006231 if (TM.getSubtarget<PPCSubtarget>().has64BitSupport()) {
Chris Lattnerecfe55e2006-03-22 05:30:33 +00006232 if (N->getOperand(0).getOpcode() == ISD::FP_TO_SINT) {
6233 // Turn (sint_to_fp (fp_to_sint X)) -> fctidz/fcfid without load/stores.
6234 // We allow the src/dst to be either f32/f64, but the intermediate
6235 // type must be i64.
Owen Anderson825b72b2009-08-11 20:47:22 +00006236 if (N->getOperand(0).getValueType() == MVT::i64 &&
6237 N->getOperand(0).getOperand(0).getValueType() != MVT::ppcf128) {
Dan Gohman475871a2008-07-27 21:46:04 +00006238 SDValue Val = N->getOperand(0).getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00006239 if (Val.getValueType() == MVT::f32) {
6240 Val = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Val);
Gabor Greifba36cb52008-08-28 21:40:38 +00006241 DCI.AddToWorklist(Val.getNode());
Chris Lattnerecfe55e2006-03-22 05:30:33 +00006242 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006243
Owen Anderson825b72b2009-08-11 20:47:22 +00006244 Val = DAG.getNode(PPCISD::FCTIDZ, dl, MVT::f64, Val);
Gabor Greifba36cb52008-08-28 21:40:38 +00006245 DCI.AddToWorklist(Val.getNode());
Owen Anderson825b72b2009-08-11 20:47:22 +00006246 Val = DAG.getNode(PPCISD::FCFID, dl, MVT::f64, Val);
Gabor Greifba36cb52008-08-28 21:40:38 +00006247 DCI.AddToWorklist(Val.getNode());
Owen Anderson825b72b2009-08-11 20:47:22 +00006248 if (N->getValueType(0) == MVT::f32) {
6249 Val = DAG.getNode(ISD::FP_ROUND, dl, MVT::f32, Val,
Chris Lattner0bd48932008-01-17 07:00:52 +00006250 DAG.getIntPtrConstant(0));
Gabor Greifba36cb52008-08-28 21:40:38 +00006251 DCI.AddToWorklist(Val.getNode());
Chris Lattnerecfe55e2006-03-22 05:30:33 +00006252 }
6253 return Val;
Owen Anderson825b72b2009-08-11 20:47:22 +00006254 } else if (N->getOperand(0).getValueType() == MVT::i32) {
Chris Lattnerecfe55e2006-03-22 05:30:33 +00006255 // If the intermediate type is i32, we can avoid the load/store here
6256 // too.
Chris Lattner8c13d0a2006-03-01 04:57:39 +00006257 }
Chris Lattner8c13d0a2006-03-01 04:57:39 +00006258 }
6259 }
6260 break;
Chris Lattner51269842006-03-01 05:50:56 +00006261 case ISD::STORE:
6262 // Turn STORE (FP_TO_SINT F) -> STFIWX(FCTIWZ(F)).
6263 if (TM.getSubtarget<PPCSubtarget>().hasSTFIWX() &&
Chris Lattnera7a02fb2008-01-18 16:54:56 +00006264 !cast<StoreSDNode>(N)->isTruncatingStore() &&
Chris Lattner51269842006-03-01 05:50:56 +00006265 N->getOperand(1).getOpcode() == ISD::FP_TO_SINT &&
Owen Anderson825b72b2009-08-11 20:47:22 +00006266 N->getOperand(1).getValueType() == MVT::i32 &&
6267 N->getOperand(1).getOperand(0).getValueType() != MVT::ppcf128) {
Dan Gohman475871a2008-07-27 21:46:04 +00006268 SDValue Val = N->getOperand(1).getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00006269 if (Val.getValueType() == MVT::f32) {
6270 Val = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Val);
Gabor Greifba36cb52008-08-28 21:40:38 +00006271 DCI.AddToWorklist(Val.getNode());
Chris Lattner51269842006-03-01 05:50:56 +00006272 }
Owen Anderson825b72b2009-08-11 20:47:22 +00006273 Val = DAG.getNode(PPCISD::FCTIWZ, dl, MVT::f64, Val);
Gabor Greifba36cb52008-08-28 21:40:38 +00006274 DCI.AddToWorklist(Val.getNode());
Chris Lattner51269842006-03-01 05:50:56 +00006275
Owen Anderson825b72b2009-08-11 20:47:22 +00006276 Val = DAG.getNode(PPCISD::STFIWX, dl, MVT::Other, N->getOperand(0), Val,
Chris Lattner51269842006-03-01 05:50:56 +00006277 N->getOperand(2), N->getOperand(3));
Gabor Greifba36cb52008-08-28 21:40:38 +00006278 DCI.AddToWorklist(Val.getNode());
Chris Lattner51269842006-03-01 05:50:56 +00006279 return Val;
6280 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006281
Chris Lattnerd9989382006-07-10 20:56:58 +00006282 // Turn STORE (BSWAP) -> sthbrx/stwbrx.
Dan Gohman6acaaa82009-09-25 00:57:30 +00006283 if (cast<StoreSDNode>(N)->isUnindexed() &&
6284 N->getOperand(1).getOpcode() == ISD::BSWAP &&
Gabor Greifba36cb52008-08-28 21:40:38 +00006285 N->getOperand(1).getNode()->hasOneUse() &&
Owen Anderson825b72b2009-08-11 20:47:22 +00006286 (N->getOperand(1).getValueType() == MVT::i32 ||
6287 N->getOperand(1).getValueType() == MVT::i16)) {
Dan Gohman475871a2008-07-27 21:46:04 +00006288 SDValue BSwapOp = N->getOperand(1).getOperand(0);
Chris Lattnerd9989382006-07-10 20:56:58 +00006289 // Do an any-extend to 32-bits if this is a half-word input.
Owen Anderson825b72b2009-08-11 20:47:22 +00006290 if (BSwapOp.getValueType() == MVT::i16)
6291 BSwapOp = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, BSwapOp);
Chris Lattnerd9989382006-07-10 20:56:58 +00006292
Dan Gohmanc76909a2009-09-25 20:36:54 +00006293 SDValue Ops[] = {
6294 N->getOperand(0), BSwapOp, N->getOperand(2),
6295 DAG.getValueType(N->getOperand(1).getValueType())
6296 };
6297 return
6298 DAG.getMemIntrinsicNode(PPCISD::STBRX, dl, DAG.getVTList(MVT::Other),
6299 Ops, array_lengthof(Ops),
6300 cast<StoreSDNode>(N)->getMemoryVT(),
6301 cast<StoreSDNode>(N)->getMemOperand());
Chris Lattnerd9989382006-07-10 20:56:58 +00006302 }
6303 break;
6304 case ISD::BSWAP:
6305 // Turn BSWAP (LOAD) -> lhbrx/lwbrx.
Gabor Greifba36cb52008-08-28 21:40:38 +00006306 if (ISD::isNON_EXTLoad(N->getOperand(0).getNode()) &&
Chris Lattnerd9989382006-07-10 20:56:58 +00006307 N->getOperand(0).hasOneUse() &&
Owen Anderson825b72b2009-08-11 20:47:22 +00006308 (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i16)) {
Dan Gohman475871a2008-07-27 21:46:04 +00006309 SDValue Load = N->getOperand(0);
Evan Cheng466685d2006-10-09 20:57:25 +00006310 LoadSDNode *LD = cast<LoadSDNode>(Load);
Chris Lattnerd9989382006-07-10 20:56:58 +00006311 // Create the byte-swapping load.
Dan Gohman475871a2008-07-27 21:46:04 +00006312 SDValue Ops[] = {
Evan Cheng466685d2006-10-09 20:57:25 +00006313 LD->getChain(), // Chain
6314 LD->getBasePtr(), // Ptr
Chris Lattner79e490a2006-08-11 17:18:05 +00006315 DAG.getValueType(N->getValueType(0)) // VT
6316 };
Dan Gohmanc76909a2009-09-25 20:36:54 +00006317 SDValue BSLoad =
6318 DAG.getMemIntrinsicNode(PPCISD::LBRX, dl,
6319 DAG.getVTList(MVT::i32, MVT::Other), Ops, 3,
6320 LD->getMemoryVT(), LD->getMemOperand());
Chris Lattnerd9989382006-07-10 20:56:58 +00006321
Scott Michelfdc40a02009-02-17 22:15:04 +00006322 // If this is an i16 load, insert the truncate.
Dan Gohman475871a2008-07-27 21:46:04 +00006323 SDValue ResVal = BSLoad;
Owen Anderson825b72b2009-08-11 20:47:22 +00006324 if (N->getValueType(0) == MVT::i16)
6325 ResVal = DAG.getNode(ISD::TRUNCATE, dl, MVT::i16, BSLoad);
Scott Michelfdc40a02009-02-17 22:15:04 +00006326
Chris Lattnerd9989382006-07-10 20:56:58 +00006327 // First, combine the bswap away. This makes the value produced by the
6328 // load dead.
6329 DCI.CombineTo(N, ResVal);
6330
6331 // Next, combine the load away, we give it a bogus result value but a real
6332 // chain result. The result value is dead because the bswap is dead.
Gabor Greifba36cb52008-08-28 21:40:38 +00006333 DCI.CombineTo(Load.getNode(), ResVal, BSLoad.getValue(1));
Scott Michelfdc40a02009-02-17 22:15:04 +00006334
Chris Lattnerd9989382006-07-10 20:56:58 +00006335 // Return N so it doesn't get rechecked!
Dan Gohman475871a2008-07-27 21:46:04 +00006336 return SDValue(N, 0);
Chris Lattnerd9989382006-07-10 20:56:58 +00006337 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006338
Chris Lattner51269842006-03-01 05:50:56 +00006339 break;
Chris Lattner4468c222006-03-31 06:02:07 +00006340 case PPCISD::VCMP: {
6341 // If a VCMPo node already exists with exactly the same operands as this
6342 // node, use its result instead of this node (VCMPo computes both a CR6 and
6343 // a normal output).
6344 //
6345 if (!N->getOperand(0).hasOneUse() &&
6346 !N->getOperand(1).hasOneUse() &&
6347 !N->getOperand(2).hasOneUse()) {
Scott Michelfdc40a02009-02-17 22:15:04 +00006348
Chris Lattner4468c222006-03-31 06:02:07 +00006349 // Scan all of the users of the LHS, looking for VCMPo's that match.
6350 SDNode *VCMPoNode = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +00006351
Gabor Greifba36cb52008-08-28 21:40:38 +00006352 SDNode *LHSN = N->getOperand(0).getNode();
Chris Lattner4468c222006-03-31 06:02:07 +00006353 for (SDNode::use_iterator UI = LHSN->use_begin(), E = LHSN->use_end();
6354 UI != E; ++UI)
Dan Gohman89684502008-07-27 20:43:25 +00006355 if (UI->getOpcode() == PPCISD::VCMPo &&
6356 UI->getOperand(1) == N->getOperand(1) &&
6357 UI->getOperand(2) == N->getOperand(2) &&
6358 UI->getOperand(0) == N->getOperand(0)) {
6359 VCMPoNode = *UI;
Chris Lattner4468c222006-03-31 06:02:07 +00006360 break;
6361 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006362
Chris Lattner00901202006-04-18 18:28:22 +00006363 // If there is no VCMPo node, or if the flag value has a single use, don't
6364 // transform this.
6365 if (!VCMPoNode || VCMPoNode->hasNUsesOfValue(0, 1))
6366 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00006367
6368 // Look at the (necessarily single) use of the flag value. If it has a
Chris Lattner00901202006-04-18 18:28:22 +00006369 // chain, this transformation is more complex. Note that multiple things
6370 // could use the value result, which we should ignore.
6371 SDNode *FlagUser = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +00006372 for (SDNode::use_iterator UI = VCMPoNode->use_begin();
Chris Lattner00901202006-04-18 18:28:22 +00006373 FlagUser == 0; ++UI) {
6374 assert(UI != VCMPoNode->use_end() && "Didn't find user!");
Dan Gohman89684502008-07-27 20:43:25 +00006375 SDNode *User = *UI;
Chris Lattner00901202006-04-18 18:28:22 +00006376 for (unsigned i = 0, e = User->getNumOperands(); i != e; ++i) {
Dan Gohman475871a2008-07-27 21:46:04 +00006377 if (User->getOperand(i) == SDValue(VCMPoNode, 1)) {
Chris Lattner00901202006-04-18 18:28:22 +00006378 FlagUser = User;
6379 break;
6380 }
6381 }
6382 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006383
Chris Lattner00901202006-04-18 18:28:22 +00006384 // If the user is a MFCR instruction, we know this is safe. Otherwise we
6385 // give up for right now.
6386 if (FlagUser->getOpcode() == PPCISD::MFCR)
Dan Gohman475871a2008-07-27 21:46:04 +00006387 return SDValue(VCMPoNode, 0);
Chris Lattner4468c222006-03-31 06:02:07 +00006388 }
6389 break;
6390 }
Chris Lattner90564f22006-04-18 17:59:36 +00006391 case ISD::BR_CC: {
6392 // If this is a branch on an altivec predicate comparison, lower this so
6393 // that we don't have to do a MFCR: instead, branch directly on CR6. This
6394 // lowering is done pre-legalize, because the legalizer lowers the predicate
6395 // compare down to code that is difficult to reassemble.
6396 ISD::CondCode CC = cast<CondCodeSDNode>(N->getOperand(1))->get();
Dan Gohman475871a2008-07-27 21:46:04 +00006397 SDValue LHS = N->getOperand(2), RHS = N->getOperand(3);
Chris Lattner90564f22006-04-18 17:59:36 +00006398 int CompareOpc;
6399 bool isDot;
Scott Michelfdc40a02009-02-17 22:15:04 +00006400
Chris Lattner90564f22006-04-18 17:59:36 +00006401 if (LHS.getOpcode() == ISD::INTRINSIC_WO_CHAIN &&
6402 isa<ConstantSDNode>(RHS) && (CC == ISD::SETEQ || CC == ISD::SETNE) &&
6403 getAltivecCompareInfo(LHS, CompareOpc, isDot)) {
6404 assert(isDot && "Can't compare against a vector result!");
Scott Michelfdc40a02009-02-17 22:15:04 +00006405
Chris Lattner90564f22006-04-18 17:59:36 +00006406 // If this is a comparison against something other than 0/1, then we know
6407 // that the condition is never/always true.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006408 unsigned Val = cast<ConstantSDNode>(RHS)->getZExtValue();
Chris Lattner90564f22006-04-18 17:59:36 +00006409 if (Val != 0 && Val != 1) {
6410 if (CC == ISD::SETEQ) // Cond never true, remove branch.
6411 return N->getOperand(0);
6412 // Always !=, turn it into an unconditional branch.
Owen Anderson825b72b2009-08-11 20:47:22 +00006413 return DAG.getNode(ISD::BR, dl, MVT::Other,
Chris Lattner90564f22006-04-18 17:59:36 +00006414 N->getOperand(0), N->getOperand(4));
6415 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006416
Chris Lattner90564f22006-04-18 17:59:36 +00006417 bool BranchOnWhenPredTrue = (CC == ISD::SETEQ) ^ (Val == 0);
Scott Michelfdc40a02009-02-17 22:15:04 +00006418
Chris Lattner90564f22006-04-18 17:59:36 +00006419 // Create the PPCISD altivec 'dot' comparison node.
Owen Andersone50ed302009-08-10 22:56:29 +00006420 std::vector<EVT> VTs;
Dan Gohman475871a2008-07-27 21:46:04 +00006421 SDValue Ops[] = {
Chris Lattner79e490a2006-08-11 17:18:05 +00006422 LHS.getOperand(2), // LHS of compare
6423 LHS.getOperand(3), // RHS of compare
Owen Anderson825b72b2009-08-11 20:47:22 +00006424 DAG.getConstant(CompareOpc, MVT::i32)
Chris Lattner79e490a2006-08-11 17:18:05 +00006425 };
Chris Lattner90564f22006-04-18 17:59:36 +00006426 VTs.push_back(LHS.getOperand(2).getValueType());
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00006427 VTs.push_back(MVT::Glue);
Dale Johannesen3484c092009-02-05 22:07:54 +00006428 SDValue CompNode = DAG.getNode(PPCISD::VCMPo, dl, VTs, Ops, 3);
Scott Michelfdc40a02009-02-17 22:15:04 +00006429
Chris Lattner90564f22006-04-18 17:59:36 +00006430 // Unpack the result based on how the target uses it.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00006431 PPC::Predicate CompOpc;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006432 switch (cast<ConstantSDNode>(LHS.getOperand(1))->getZExtValue()) {
Chris Lattner90564f22006-04-18 17:59:36 +00006433 default: // Can't happen, don't crash on invalid number though.
6434 case 0: // Branch on the value of the EQ bit of CR6.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00006435 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_EQ : PPC::PRED_NE;
Chris Lattner90564f22006-04-18 17:59:36 +00006436 break;
6437 case 1: // Branch on the inverted value of the EQ bit of CR6.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00006438 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_NE : PPC::PRED_EQ;
Chris Lattner90564f22006-04-18 17:59:36 +00006439 break;
6440 case 2: // Branch on the value of the LT bit of CR6.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00006441 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_LT : PPC::PRED_GE;
Chris Lattner90564f22006-04-18 17:59:36 +00006442 break;
6443 case 3: // Branch on the inverted value of the LT bit of CR6.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00006444 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_GE : PPC::PRED_LT;
Chris Lattner90564f22006-04-18 17:59:36 +00006445 break;
6446 }
6447
Owen Anderson825b72b2009-08-11 20:47:22 +00006448 return DAG.getNode(PPCISD::COND_BRANCH, dl, MVT::Other, N->getOperand(0),
6449 DAG.getConstant(CompOpc, MVT::i32),
6450 DAG.getRegister(PPC::CR6, MVT::i32),
Chris Lattner90564f22006-04-18 17:59:36 +00006451 N->getOperand(4), CompNode.getValue(1));
6452 }
6453 break;
6454 }
Chris Lattner8c13d0a2006-03-01 04:57:39 +00006455 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006456
Dan Gohman475871a2008-07-27 21:46:04 +00006457 return SDValue();
Chris Lattner8c13d0a2006-03-01 04:57:39 +00006458}
6459
Chris Lattner1a635d62006-04-14 06:01:58 +00006460//===----------------------------------------------------------------------===//
6461// Inline Assembly Support
6462//===----------------------------------------------------------------------===//
6463
Dan Gohman475871a2008-07-27 21:46:04 +00006464void PPCTargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Scott Michelfdc40a02009-02-17 22:15:04 +00006465 APInt &KnownZero,
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00006466 APInt &KnownOne,
Dan Gohmanea859be2007-06-22 14:59:07 +00006467 const SelectionDAG &DAG,
Chris Lattnerbbe77de2006-04-02 06:26:07 +00006468 unsigned Depth) const {
Rafael Espindola26c8dcc2012-04-04 12:51:34 +00006469 KnownZero = KnownOne = APInt(KnownZero.getBitWidth(), 0);
Chris Lattnerbbe77de2006-04-02 06:26:07 +00006470 switch (Op.getOpcode()) {
6471 default: break;
Chris Lattnerd9989382006-07-10 20:56:58 +00006472 case PPCISD::LBRX: {
6473 // lhbrx is known to have the top bits cleared out.
Dan Gohmanae03af22009-09-27 23:17:47 +00006474 if (cast<VTSDNode>(Op.getOperand(2))->getVT() == MVT::i16)
Chris Lattnerd9989382006-07-10 20:56:58 +00006475 KnownZero = 0xFFFF0000;
6476 break;
6477 }
Chris Lattnerbbe77de2006-04-02 06:26:07 +00006478 case ISD::INTRINSIC_WO_CHAIN: {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006479 switch (cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue()) {
Chris Lattnerbbe77de2006-04-02 06:26:07 +00006480 default: break;
6481 case Intrinsic::ppc_altivec_vcmpbfp_p:
6482 case Intrinsic::ppc_altivec_vcmpeqfp_p:
6483 case Intrinsic::ppc_altivec_vcmpequb_p:
6484 case Intrinsic::ppc_altivec_vcmpequh_p:
6485 case Intrinsic::ppc_altivec_vcmpequw_p:
6486 case Intrinsic::ppc_altivec_vcmpgefp_p:
6487 case Intrinsic::ppc_altivec_vcmpgtfp_p:
6488 case Intrinsic::ppc_altivec_vcmpgtsb_p:
6489 case Intrinsic::ppc_altivec_vcmpgtsh_p:
6490 case Intrinsic::ppc_altivec_vcmpgtsw_p:
6491 case Intrinsic::ppc_altivec_vcmpgtub_p:
6492 case Intrinsic::ppc_altivec_vcmpgtuh_p:
6493 case Intrinsic::ppc_altivec_vcmpgtuw_p:
6494 KnownZero = ~1U; // All bits but the low one are known to be zero.
6495 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00006496 }
Chris Lattnerbbe77de2006-04-02 06:26:07 +00006497 }
6498 }
6499}
6500
6501
Chris Lattner4234f572007-03-25 02:14:49 +00006502/// getConstraintType - Given a constraint, return the type of
Chris Lattnerad3bc8d2006-02-07 20:16:30 +00006503/// constraint it is for this target.
Scott Michelfdc40a02009-02-17 22:15:04 +00006504PPCTargetLowering::ConstraintType
Chris Lattner4234f572007-03-25 02:14:49 +00006505PPCTargetLowering::getConstraintType(const std::string &Constraint) const {
6506 if (Constraint.size() == 1) {
6507 switch (Constraint[0]) {
6508 default: break;
6509 case 'b':
6510 case 'r':
6511 case 'f':
6512 case 'v':
6513 case 'y':
6514 return C_RegisterClass;
Hal Finkel827b7a02012-11-05 18:18:42 +00006515 case 'Z':
6516 // FIXME: While Z does indicate a memory constraint, it specifically
6517 // indicates an r+r address (used in conjunction with the 'y' modifier
6518 // in the replacement string). Currently, we're forcing the base
6519 // register to be r0 in the asm printer (which is interpreted as zero)
6520 // and forming the complete address in the second register. This is
6521 // suboptimal.
6522 return C_Memory;
Chris Lattner4234f572007-03-25 02:14:49 +00006523 }
6524 }
6525 return TargetLowering::getConstraintType(Constraint);
Chris Lattnerad3bc8d2006-02-07 20:16:30 +00006526}
6527
John Thompson44ab89e2010-10-29 17:29:13 +00006528/// Examine constraint type and operand type and determine a weight value.
6529/// This object must already have been set up with the operand type
6530/// and the current alternative constraint selected.
6531TargetLowering::ConstraintWeight
6532PPCTargetLowering::getSingleConstraintMatchWeight(
6533 AsmOperandInfo &info, const char *constraint) const {
6534 ConstraintWeight weight = CW_Invalid;
6535 Value *CallOperandVal = info.CallOperandVal;
6536 // If we don't have a value, we can't do a match,
6537 // but allow it at the lowest weight.
6538 if (CallOperandVal == NULL)
6539 return CW_Default;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00006540 Type *type = CallOperandVal->getType();
John Thompson44ab89e2010-10-29 17:29:13 +00006541 // Look at the constraint type.
6542 switch (*constraint) {
6543 default:
6544 weight = TargetLowering::getSingleConstraintMatchWeight(info, constraint);
6545 break;
6546 case 'b':
6547 if (type->isIntegerTy())
6548 weight = CW_Register;
6549 break;
6550 case 'f':
6551 if (type->isFloatTy())
6552 weight = CW_Register;
6553 break;
6554 case 'd':
6555 if (type->isDoubleTy())
6556 weight = CW_Register;
6557 break;
6558 case 'v':
6559 if (type->isVectorTy())
6560 weight = CW_Register;
6561 break;
6562 case 'y':
6563 weight = CW_Register;
6564 break;
Hal Finkel827b7a02012-11-05 18:18:42 +00006565 case 'Z':
6566 weight = CW_Memory;
6567 break;
John Thompson44ab89e2010-10-29 17:29:13 +00006568 }
6569 return weight;
6570}
6571
Scott Michelfdc40a02009-02-17 22:15:04 +00006572std::pair<unsigned, const TargetRegisterClass*>
Chris Lattner331d1bc2006-11-02 01:44:04 +00006573PPCTargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +00006574 EVT VT) const {
Chris Lattnerddc787d2006-01-31 19:20:21 +00006575 if (Constraint.size() == 1) {
Chris Lattner331d1bc2006-11-02 01:44:04 +00006576 // GCC RS6000 Constraint Letters
6577 switch (Constraint[0]) {
6578 case 'b': // R1-R31
6579 case 'r': // R0-R31
Owen Anderson825b72b2009-08-11 20:47:22 +00006580 if (VT == MVT::i64 && PPCSubTarget.isPPC64())
Craig Topperc9099502012-04-20 06:31:50 +00006581 return std::make_pair(0U, &PPC::G8RCRegClass);
6582 return std::make_pair(0U, &PPC::GPRCRegClass);
Chris Lattner331d1bc2006-11-02 01:44:04 +00006583 case 'f':
Ulrich Weigand78dab642012-10-29 17:49:34 +00006584 if (VT == MVT::f32 || VT == MVT::i32)
Craig Topperc9099502012-04-20 06:31:50 +00006585 return std::make_pair(0U, &PPC::F4RCRegClass);
Ulrich Weigand78dab642012-10-29 17:49:34 +00006586 if (VT == MVT::f64 || VT == MVT::i64)
Craig Topperc9099502012-04-20 06:31:50 +00006587 return std::make_pair(0U, &PPC::F8RCRegClass);
Chris Lattner331d1bc2006-11-02 01:44:04 +00006588 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00006589 case 'v':
Craig Topperc9099502012-04-20 06:31:50 +00006590 return std::make_pair(0U, &PPC::VRRCRegClass);
Chris Lattner331d1bc2006-11-02 01:44:04 +00006591 case 'y': // crrc
Craig Topperc9099502012-04-20 06:31:50 +00006592 return std::make_pair(0U, &PPC::CRRCRegClass);
Chris Lattnerddc787d2006-01-31 19:20:21 +00006593 }
6594 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006595
Chris Lattner331d1bc2006-11-02 01:44:04 +00006596 return TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
Chris Lattnerddc787d2006-01-31 19:20:21 +00006597}
Chris Lattner763317d2006-02-07 00:47:13 +00006598
Chris Lattner331d1bc2006-11-02 01:44:04 +00006599
Chris Lattner48884cd2007-08-25 00:47:38 +00006600/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
Dale Johannesen1784d162010-06-25 21:55:36 +00006601/// vector. If it is invalid, don't add anything to Ops.
Eric Christopher471e4222011-06-08 23:55:35 +00006602void PPCTargetLowering::LowerAsmOperandForConstraint(SDValue Op,
Eric Christopher100c8332011-06-02 23:16:42 +00006603 std::string &Constraint,
Dan Gohman475871a2008-07-27 21:46:04 +00006604 std::vector<SDValue>&Ops,
Chris Lattner5e764232008-04-26 23:02:14 +00006605 SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +00006606 SDValue Result(0,0);
Eric Christopher471e4222011-06-08 23:55:35 +00006607
Eric Christopher100c8332011-06-02 23:16:42 +00006608 // Only support length 1 constraints.
6609 if (Constraint.length() > 1) return;
Eric Christopher471e4222011-06-08 23:55:35 +00006610
Eric Christopher100c8332011-06-02 23:16:42 +00006611 char Letter = Constraint[0];
Chris Lattner763317d2006-02-07 00:47:13 +00006612 switch (Letter) {
6613 default: break;
6614 case 'I':
6615 case 'J':
6616 case 'K':
6617 case 'L':
6618 case 'M':
6619 case 'N':
6620 case 'O':
6621 case 'P': {
Chris Lattner9f5d5782007-05-15 01:31:05 +00006622 ConstantSDNode *CST = dyn_cast<ConstantSDNode>(Op);
Chris Lattner48884cd2007-08-25 00:47:38 +00006623 if (!CST) return; // Must be an immediate to match.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006624 unsigned Value = CST->getZExtValue();
Chris Lattner763317d2006-02-07 00:47:13 +00006625 switch (Letter) {
Torok Edwinc23197a2009-07-14 16:55:14 +00006626 default: llvm_unreachable("Unknown constraint letter!");
Chris Lattner763317d2006-02-07 00:47:13 +00006627 case 'I': // "I" is a signed 16-bit constant.
Chris Lattner9f5d5782007-05-15 01:31:05 +00006628 if ((short)Value == (int)Value)
Chris Lattner48884cd2007-08-25 00:47:38 +00006629 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00006630 break;
Chris Lattner763317d2006-02-07 00:47:13 +00006631 case 'J': // "J" is a constant with only the high-order 16 bits nonzero.
6632 case 'L': // "L" is a signed 16-bit constant shifted left 16 bits.
Chris Lattner9f5d5782007-05-15 01:31:05 +00006633 if ((short)Value == 0)
Chris Lattner48884cd2007-08-25 00:47:38 +00006634 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00006635 break;
Chris Lattner763317d2006-02-07 00:47:13 +00006636 case 'K': // "K" is a constant with only the low-order 16 bits nonzero.
Chris Lattner9f5d5782007-05-15 01:31:05 +00006637 if ((Value >> 16) == 0)
Chris Lattner48884cd2007-08-25 00:47:38 +00006638 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00006639 break;
Chris Lattner763317d2006-02-07 00:47:13 +00006640 case 'M': // "M" is a constant that is greater than 31.
Chris Lattner9f5d5782007-05-15 01:31:05 +00006641 if (Value > 31)
Chris Lattner48884cd2007-08-25 00:47:38 +00006642 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00006643 break;
Chris Lattner763317d2006-02-07 00:47:13 +00006644 case 'N': // "N" is a positive constant that is an exact power of two.
Chris Lattner9f5d5782007-05-15 01:31:05 +00006645 if ((int)Value > 0 && isPowerOf2_32(Value))
Chris Lattner48884cd2007-08-25 00:47:38 +00006646 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00006647 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00006648 case 'O': // "O" is the constant zero.
Chris Lattner9f5d5782007-05-15 01:31:05 +00006649 if (Value == 0)
Chris Lattner48884cd2007-08-25 00:47:38 +00006650 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00006651 break;
Chris Lattner763317d2006-02-07 00:47:13 +00006652 case 'P': // "P" is a constant whose negation is a signed 16-bit constant.
Chris Lattner9f5d5782007-05-15 01:31:05 +00006653 if ((short)-Value == (int)-Value)
Chris Lattner48884cd2007-08-25 00:47:38 +00006654 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00006655 break;
Chris Lattner763317d2006-02-07 00:47:13 +00006656 }
6657 break;
6658 }
6659 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006660
Gabor Greifba36cb52008-08-28 21:40:38 +00006661 if (Result.getNode()) {
Chris Lattner48884cd2007-08-25 00:47:38 +00006662 Ops.push_back(Result);
6663 return;
6664 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006665
Chris Lattner763317d2006-02-07 00:47:13 +00006666 // Handle standard constraint letters.
Eric Christopher100c8332011-06-02 23:16:42 +00006667 TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, Ops, DAG);
Chris Lattner763317d2006-02-07 00:47:13 +00006668}
Evan Chengc4c62572006-03-13 23:20:37 +00006669
Chris Lattnerc9addb72007-03-30 23:15:24 +00006670// isLegalAddressingMode - Return true if the addressing mode represented
6671// by AM is legal for this target, for a load/store of the specified type.
Scott Michelfdc40a02009-02-17 22:15:04 +00006672bool PPCTargetLowering::isLegalAddressingMode(const AddrMode &AM,
Chris Lattnerdb125cf2011-07-18 04:54:35 +00006673 Type *Ty) const {
Chris Lattnerc9addb72007-03-30 23:15:24 +00006674 // FIXME: PPC does not allow r+i addressing modes for vectors!
Scott Michelfdc40a02009-02-17 22:15:04 +00006675
Chris Lattnerc9addb72007-03-30 23:15:24 +00006676 // PPC allows a sign-extended 16-bit immediate field.
6677 if (AM.BaseOffs <= -(1LL << 16) || AM.BaseOffs >= (1LL << 16)-1)
6678 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00006679
Chris Lattnerc9addb72007-03-30 23:15:24 +00006680 // No global is ever allowed as a base.
6681 if (AM.BaseGV)
6682 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00006683
6684 // PPC only support r+r,
Chris Lattnerc9addb72007-03-30 23:15:24 +00006685 switch (AM.Scale) {
6686 case 0: // "r+i" or just "i", depending on HasBaseReg.
6687 break;
6688 case 1:
6689 if (AM.HasBaseReg && AM.BaseOffs) // "r+r+i" is not allowed.
6690 return false;
6691 // Otherwise we have r+r or r+i.
6692 break;
6693 case 2:
6694 if (AM.HasBaseReg || AM.BaseOffs) // 2*r+r or 2*r+i is not allowed.
6695 return false;
6696 // Allow 2*r as r+r.
6697 break;
Chris Lattner7c7ba9d2007-04-09 22:10:05 +00006698 default:
6699 // No other scales are supported.
6700 return false;
Chris Lattnerc9addb72007-03-30 23:15:24 +00006701 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006702
Chris Lattnerc9addb72007-03-30 23:15:24 +00006703 return true;
6704}
6705
Evan Chengc4c62572006-03-13 23:20:37 +00006706/// isLegalAddressImmediate - Return true if the integer value can be used
Evan Cheng86193912007-03-12 23:29:01 +00006707/// as the offset of the target addressing mode for load / store of the
6708/// given type.
Chris Lattnerdb125cf2011-07-18 04:54:35 +00006709bool PPCTargetLowering::isLegalAddressImmediate(int64_t V,Type *Ty) const{
Evan Chengc4c62572006-03-13 23:20:37 +00006710 // PPC allows a sign-extended 16-bit immediate field.
6711 return (V > -(1 << 16) && V < (1 << 16)-1);
6712}
Reid Spencer3a9ec242006-08-28 01:02:49 +00006713
Craig Topperc89c7442012-03-27 07:21:54 +00006714bool PPCTargetLowering::isLegalAddressImmediate(GlobalValue* GV) const {
Scott Michelfdc40a02009-02-17 22:15:04 +00006715 return false;
Reid Spencer3a9ec242006-08-28 01:02:49 +00006716}
Nicolas Geoffray43c6e7c2007-03-01 13:11:38 +00006717
Dan Gohmand858e902010-04-17 15:26:15 +00006718SDValue PPCTargetLowering::LowerRETURNADDR(SDValue Op,
6719 SelectionDAG &DAG) const {
Evan Cheng2457f2c2010-05-22 01:47:14 +00006720 MachineFunction &MF = DAG.getMachineFunction();
6721 MachineFrameInfo *MFI = MF.getFrameInfo();
6722 MFI->setReturnAddressIsTaken(true);
6723
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006724 DebugLoc dl = Op.getDebugLoc();
Dale Johannesen08673d22010-05-03 22:59:34 +00006725 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Chris Lattner3fc027d2007-12-08 06:59:59 +00006726
Dale Johannesen08673d22010-05-03 22:59:34 +00006727 // Make sure the function does not optimize away the store of the RA to
6728 // the stack.
Chris Lattner3fc027d2007-12-08 06:59:59 +00006729 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
Dale Johannesen08673d22010-05-03 22:59:34 +00006730 FuncInfo->setLRStoreRequired();
6731 bool isPPC64 = PPCSubTarget.isPPC64();
6732 bool isDarwinABI = PPCSubTarget.isDarwinABI();
6733
6734 if (Depth > 0) {
6735 SDValue FrameAddr = LowerFRAMEADDR(Op, DAG);
6736 SDValue Offset =
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006737
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00006738 DAG.getConstant(PPCFrameLowering::getReturnSaveOffset(isPPC64, isDarwinABI),
Dale Johannesen08673d22010-05-03 22:59:34 +00006739 isPPC64? MVT::i64 : MVT::i32);
6740 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
6741 DAG.getNode(ISD::ADD, dl, getPointerTy(),
6742 FrameAddr, Offset),
Pete Cooperd752e0f2011-11-08 18:42:53 +00006743 MachinePointerInfo(), false, false, false, 0);
Dale Johannesen08673d22010-05-03 22:59:34 +00006744 }
Chris Lattner3fc027d2007-12-08 06:59:59 +00006745
Chris Lattner3fc027d2007-12-08 06:59:59 +00006746 // Just load the return address off the stack.
Dan Gohman475871a2008-07-27 21:46:04 +00006747 SDValue RetAddrFI = getReturnAddrFrameIndex(DAG);
Dale Johannesen08673d22010-05-03 22:59:34 +00006748 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00006749 RetAddrFI, MachinePointerInfo(), false, false, false, 0);
Chris Lattner3fc027d2007-12-08 06:59:59 +00006750}
6751
Dan Gohmand858e902010-04-17 15:26:15 +00006752SDValue PPCTargetLowering::LowerFRAMEADDR(SDValue Op,
6753 SelectionDAG &DAG) const {
Dale Johannesena05dca42009-02-04 23:02:30 +00006754 DebugLoc dl = Op.getDebugLoc();
Dale Johannesen08673d22010-05-03 22:59:34 +00006755 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00006756
Owen Andersone50ed302009-08-10 22:56:29 +00006757 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson825b72b2009-08-11 20:47:22 +00006758 bool isPPC64 = PtrVT == MVT::i64;
Scott Michelfdc40a02009-02-17 22:15:04 +00006759
Nicolas Geoffray43c6e7c2007-03-01 13:11:38 +00006760 MachineFunction &MF = DAG.getMachineFunction();
6761 MachineFrameInfo *MFI = MF.getFrameInfo();
Dale Johannesen08673d22010-05-03 22:59:34 +00006762 MFI->setFrameAddressIsTaken(true);
Nick Lewycky8a8d4792011-12-02 22:16:29 +00006763 bool is31 = (getTargetMachine().Options.DisableFramePointerElim(MF) ||
6764 MFI->hasVarSizedObjects()) &&
Dale Johannesen08673d22010-05-03 22:59:34 +00006765 MFI->getStackSize() &&
Bill Wendling67658342012-10-09 07:45:08 +00006766 !MF.getFunction()->getFnAttributes().
6767 hasAttribute(Attributes::Naked);
Dale Johannesen08673d22010-05-03 22:59:34 +00006768 unsigned FrameReg = isPPC64 ? (is31 ? PPC::X31 : PPC::X1) :
6769 (is31 ? PPC::R31 : PPC::R1);
6770 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl, FrameReg,
6771 PtrVT);
6772 while (Depth--)
6773 FrameAddr = DAG.getLoad(Op.getValueType(), dl, DAG.getEntryNode(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00006774 FrameAddr, MachinePointerInfo(), false, false,
6775 false, 0);
Dale Johannesen08673d22010-05-03 22:59:34 +00006776 return FrameAddr;
Nicolas Geoffray43c6e7c2007-03-01 13:11:38 +00006777}
Dan Gohman54aeea32008-10-21 03:41:46 +00006778
6779bool
6780PPCTargetLowering::isOffsetFoldingLegal(const GlobalAddressSDNode *GA) const {
6781 // The PowerPC target isn't yet aware of offsets.
6782 return false;
6783}
Tilmann Schellerffd02002009-07-03 06:45:56 +00006784
Evan Cheng42642d02010-04-01 20:10:42 +00006785/// getOptimalMemOpType - Returns the target specific optimal type for load
Evan Chengf28f8bc2010-04-02 19:36:14 +00006786/// and store operations as a result of memset, memcpy, and memmove
6787/// lowering. If DstAlign is zero that means it's safe to destination
6788/// alignment can satisfy any constraint. Similarly if SrcAlign is zero it
6789/// means there isn't a need to check it against alignment requirement,
6790/// probably because the source does not need to be loaded. If
Lang Hames15701f82011-10-26 23:50:43 +00006791/// 'IsZeroVal' is true, that means it's safe to return a
Evan Chengf28f8bc2010-04-02 19:36:14 +00006792/// non-scalar-integer type, e.g. empty string source, constant, or loaded
Evan Chengc3b0c342010-04-08 07:37:57 +00006793/// from memory. 'MemcpyStrSrc' indicates whether the memcpy source is
6794/// constant so it does not need to be loaded.
Dan Gohman37f32ee2010-04-16 20:11:05 +00006795/// It returns EVT::Other if the type should be determined using generic
6796/// target-independent logic.
Evan Cheng255f20f2010-04-01 06:04:33 +00006797EVT PPCTargetLowering::getOptimalMemOpType(uint64_t Size,
6798 unsigned DstAlign, unsigned SrcAlign,
Lang Hames15701f82011-10-26 23:50:43 +00006799 bool IsZeroVal,
Evan Chengc3b0c342010-04-08 07:37:57 +00006800 bool MemcpyStrSrc,
Dan Gohman37f32ee2010-04-16 20:11:05 +00006801 MachineFunction &MF) const {
Tilmann Schellerffd02002009-07-03 06:45:56 +00006802 if (this->PPCSubTarget.isPPC64()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00006803 return MVT::i64;
Tilmann Schellerffd02002009-07-03 06:45:56 +00006804 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +00006805 return MVT::i32;
Tilmann Schellerffd02002009-07-03 06:45:56 +00006806 }
6807}
Hal Finkel3f31d492012-04-01 19:23:08 +00006808
Hal Finkel070b8db2012-06-22 00:49:52 +00006809/// isFMAFasterThanMulAndAdd - Return true if an FMA operation is faster than
6810/// a pair of mul and add instructions. fmuladd intrinsics will be expanded to
6811/// FMAs when this method returns true (and FMAs are legal), otherwise fmuladd
6812/// is expanded to mul + add.
6813bool PPCTargetLowering::isFMAFasterThanMulAndAdd(EVT VT) const {
6814 if (!VT.isSimple())
6815 return false;
6816
6817 switch (VT.getSimpleVT().SimpleTy) {
6818 case MVT::f32:
6819 case MVT::f64:
6820 case MVT::v4f32:
6821 return true;
6822 default:
6823 break;
6824 }
6825
6826 return false;
6827}
6828
Hal Finkel3f31d492012-04-01 19:23:08 +00006829Sched::Preference PPCTargetLowering::getSchedulingPreference(SDNode *N) const {
Hal Finkel71ffcfe2012-06-10 19:32:29 +00006830 if (DisableILPPref)
6831 return TargetLowering::getSchedulingPreference(N);
Hal Finkel3f31d492012-04-01 19:23:08 +00006832
Hal Finkel71ffcfe2012-06-10 19:32:29 +00006833 return Sched::ILP;
Hal Finkel3f31d492012-04-01 19:23:08 +00006834}
6835