blob: 82f972b5f2695dde4b5001c320ab44ece2081113 [file] [log] [blame]
Evan Chenga8e29892007-01-19 07:51:42 +00001//===- ARMInstrInfo.td - Target Description for ARM Target -*- tablegen -*-===//
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00006// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the ARM instructions in TableGen format.
11//
12//===----------------------------------------------------------------------===//
13
Evan Chenga8e29892007-01-19 07:51:42 +000014//===----------------------------------------------------------------------===//
15// ARM specific DAG Nodes.
16//
Rafael Espindola7cca7c52006-09-11 17:25:40 +000017
Evan Chenga8e29892007-01-19 07:51:42 +000018// Type profiles.
Bill Wendlingc69107c2007-11-13 09:19:02 +000019def SDT_ARMCallSeqStart : SDCallSeqStart<[ SDTCisVT<0, i32> ]>;
20def SDT_ARMCallSeqEnd : SDCallSeqEnd<[ SDTCisVT<0, i32>, SDTCisVT<1, i32> ]>;
Rafael Espindola6e8c6492006-11-08 17:07:32 +000021
Evan Chenga8e29892007-01-19 07:51:42 +000022def SDT_ARMSaveCallPC : SDTypeProfile<0, 1, []>;
Rafael Espindola32bd5f42006-10-17 18:04:53 +000023
Chris Lattnerd10a53d2010-03-08 18:51:21 +000024def SDT_ARMcall : SDTypeProfile<0, -1, [SDTCisPtrTy<0>]>;
Rafael Espindola7cca7c52006-09-11 17:25:40 +000025
Evan Chenga8e29892007-01-19 07:51:42 +000026def SDT_ARMCMov : SDTypeProfile<1, 3,
27 [SDTCisSameAs<0, 1>, SDTCisSameAs<0, 2>,
28 SDTCisVT<3, i32>]>;
Rafael Espindola6e8c6492006-11-08 17:07:32 +000029
Evan Chenga8e29892007-01-19 07:51:42 +000030def SDT_ARMBrcond : SDTypeProfile<0, 2,
31 [SDTCisVT<0, OtherVT>, SDTCisVT<1, i32>]>;
32
33def SDT_ARMBrJT : SDTypeProfile<0, 3,
34 [SDTCisPtrTy<0>, SDTCisVT<1, i32>,
35 SDTCisVT<2, i32>]>;
36
Evan Cheng5657c012009-07-29 02:18:14 +000037def SDT_ARMBr2JT : SDTypeProfile<0, 4,
38 [SDTCisPtrTy<0>, SDTCisVT<1, i32>,
39 SDTCisVT<2, i32>, SDTCisVT<3, i32>]>;
40
Evan Cheng218977b2010-07-13 19:27:42 +000041def SDT_ARMBCC_i64 : SDTypeProfile<0, 6,
42 [SDTCisVT<0, i32>,
43 SDTCisVT<1, i32>, SDTCisVT<2, i32>,
44 SDTCisVT<3, i32>, SDTCisVT<4, i32>,
45 SDTCisVT<5, OtherVT>]>;
46
Bill Wendlingac3b9352010-08-29 03:02:28 +000047def SDT_ARMAnd : SDTypeProfile<1, 2,
48 [SDTCisVT<0, i32>, SDTCisVT<1, i32>,
49 SDTCisVT<2, i32>]>;
50
Evan Chenga8e29892007-01-19 07:51:42 +000051def SDT_ARMCmp : SDTypeProfile<0, 2, [SDTCisSameAs<0, 1>]>;
52
53def SDT_ARMPICAdd : SDTypeProfile<1, 2, [SDTCisSameAs<0, 1>,
54 SDTCisPtrTy<1>, SDTCisVT<2, i32>]>;
55
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +000056def SDT_ARMThreadPointer : SDTypeProfile<1, 0, [SDTCisPtrTy<0>]>;
Jim Grosbacha87ded22010-02-08 23:22:00 +000057def SDT_ARMEH_SJLJ_Setjmp : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisPtrTy<1>,
58 SDTCisInt<2>]>;
Jim Grosbach5eb19512010-05-22 01:06:18 +000059def SDT_ARMEH_SJLJ_Longjmp: SDTypeProfile<0, 2, [SDTCisPtrTy<0>, SDTCisInt<1>]>;
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +000060
Bill Wendling61512ba2011-05-11 01:11:55 +000061def SDT_ARMEH_SJLJ_DispatchSetup: SDTypeProfile<0, 1, [SDTCisInt<0>]>;
Jim Grosbache4ad3872010-10-19 23:27:08 +000062
Bob Wilsonf74a4292010-10-30 00:54:37 +000063def SDT_ARMMEMBARRIER : SDTypeProfile<0, 1, [SDTCisInt<0>]>;
Jim Grosbach3728e962009-12-10 00:11:09 +000064
Bruno Cardoso Lopes9a767332011-06-14 04:58:37 +000065def SDT_ARMPREFETCH : SDTypeProfile<0, 3, [SDTCisPtrTy<0>, SDTCisSameAs<1, 2>,
66 SDTCisInt<1>]>;
67
Dale Johannesen51e28e62010-06-03 21:09:53 +000068def SDT_ARMTCRET : SDTypeProfile<0, 1, [SDTCisPtrTy<0>]>;
69
Jim Grosbach469bbdb2010-07-16 23:05:05 +000070def SDT_ARMBFI : SDTypeProfile<1, 3, [SDTCisVT<0, i32>, SDTCisVT<1, i32>,
71 SDTCisVT<2, i32>, SDTCisVT<3, i32>]>;
72
Evan Cheng342e3162011-08-30 01:34:54 +000073def SDTBinaryArithWithFlags : SDTypeProfile<2, 2,
74 [SDTCisSameAs<0, 2>,
75 SDTCisSameAs<0, 3>,
76 SDTCisInt<0>, SDTCisVT<1, i32>]>;
77
78// SDTBinaryArithWithFlagsInOut - RES1, CPSR = op LHS, RHS, CPSR
79def SDTBinaryArithWithFlagsInOut : SDTypeProfile<2, 3,
80 [SDTCisSameAs<0, 2>,
81 SDTCisSameAs<0, 3>,
82 SDTCisInt<0>,
83 SDTCisVT<1, i32>,
84 SDTCisVT<4, i32>]>;
Evan Chenga8e29892007-01-19 07:51:42 +000085// Node definitions.
86def ARMWrapper : SDNode<"ARMISD::Wrapper", SDTIntUnaryOp>;
Evan Cheng53519f02011-01-21 18:55:51 +000087def ARMWrapperDYN : SDNode<"ARMISD::WrapperDYN", SDTIntUnaryOp>;
Evan Cheng9fe20092011-01-20 08:34:58 +000088def ARMWrapperPIC : SDNode<"ARMISD::WrapperPIC", SDTIntUnaryOp>;
Evan Cheng53519f02011-01-21 18:55:51 +000089def ARMWrapperJT : SDNode<"ARMISD::WrapperJT", SDTIntBinOp>;
Evan Chenga8e29892007-01-19 07:51:42 +000090
Bill Wendlingc69107c2007-11-13 09:19:02 +000091def ARMcallseq_start : SDNode<"ISD::CALLSEQ_START", SDT_ARMCallSeqStart,
Chris Lattner036609b2010-12-23 18:28:41 +000092 [SDNPHasChain, SDNPOutGlue]>;
Bill Wendlingc69107c2007-11-13 09:19:02 +000093def ARMcallseq_end : SDNode<"ISD::CALLSEQ_END", SDT_ARMCallSeqEnd,
Chris Lattner036609b2010-12-23 18:28:41 +000094 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue]>;
Evan Chenga8e29892007-01-19 07:51:42 +000095
96def ARMcall : SDNode<"ARMISD::CALL", SDT_ARMcall,
Chris Lattner036609b2010-12-23 18:28:41 +000097 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue,
Chris Lattner60e9eac2010-03-19 05:33:51 +000098 SDNPVariadic]>;
Evan Cheng277f0742007-06-19 21:05:09 +000099def ARMcall_pred : SDNode<"ARMISD::CALL_PRED", SDT_ARMcall,
Chris Lattner036609b2010-12-23 18:28:41 +0000100 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue,
Chris Lattner60e9eac2010-03-19 05:33:51 +0000101 SDNPVariadic]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000102def ARMcall_nolink : SDNode<"ARMISD::CALL_NOLINK", SDT_ARMcall,
Chris Lattner036609b2010-12-23 18:28:41 +0000103 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue,
Chris Lattner60e9eac2010-03-19 05:33:51 +0000104 SDNPVariadic]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000105
Chris Lattner48be23c2008-01-15 22:02:54 +0000106def ARMretflag : SDNode<"ARMISD::RET_FLAG", SDTNone,
Chris Lattner036609b2010-12-23 18:28:41 +0000107 [SDNPHasChain, SDNPOptInGlue]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000108
109def ARMcmov : SDNode<"ARMISD::CMOV", SDT_ARMCMov,
Chris Lattner036609b2010-12-23 18:28:41 +0000110 [SDNPInGlue]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000111
112def ARMbrcond : SDNode<"ARMISD::BRCOND", SDT_ARMBrcond,
Chris Lattner036609b2010-12-23 18:28:41 +0000113 [SDNPHasChain, SDNPInGlue, SDNPOutGlue]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000114
115def ARMbrjt : SDNode<"ARMISD::BR_JT", SDT_ARMBrJT,
116 [SDNPHasChain]>;
Evan Cheng5657c012009-07-29 02:18:14 +0000117def ARMbr2jt : SDNode<"ARMISD::BR2_JT", SDT_ARMBr2JT,
118 [SDNPHasChain]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000119
Evan Cheng218977b2010-07-13 19:27:42 +0000120def ARMBcci64 : SDNode<"ARMISD::BCC_i64", SDT_ARMBCC_i64,
121 [SDNPHasChain]>;
122
Evan Chenga8e29892007-01-19 07:51:42 +0000123def ARMcmp : SDNode<"ARMISD::CMP", SDT_ARMCmp,
Chris Lattner036609b2010-12-23 18:28:41 +0000124 [SDNPOutGlue]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000125
David Goodwinc0309b42009-06-29 15:33:01 +0000126def ARMcmpZ : SDNode<"ARMISD::CMPZ", SDT_ARMCmp,
Chris Lattner036609b2010-12-23 18:28:41 +0000127 [SDNPOutGlue, SDNPCommutative]>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +0000128
Evan Chenga8e29892007-01-19 07:51:42 +0000129def ARMpic_add : SDNode<"ARMISD::PIC_ADD", SDT_ARMPICAdd>;
130
Chris Lattner036609b2010-12-23 18:28:41 +0000131def ARMsrl_flag : SDNode<"ARMISD::SRL_FLAG", SDTIntUnaryOp, [SDNPOutGlue]>;
132def ARMsra_flag : SDNode<"ARMISD::SRA_FLAG", SDTIntUnaryOp, [SDNPOutGlue]>;
133def ARMrrx : SDNode<"ARMISD::RRX" , SDTIntUnaryOp, [SDNPInGlue ]>;
Rafael Espindola32bd5f42006-10-17 18:04:53 +0000134
Evan Cheng342e3162011-08-30 01:34:54 +0000135def ARMaddc : SDNode<"ARMISD::ADDC", SDTBinaryArithWithFlags,
136 [SDNPCommutative]>;
137def ARMsubc : SDNode<"ARMISD::SUBC", SDTBinaryArithWithFlags>;
138def ARMadde : SDNode<"ARMISD::ADDE", SDTBinaryArithWithFlagsInOut>;
139def ARMsube : SDNode<"ARMISD::SUBE", SDTBinaryArithWithFlagsInOut>;
140
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000141def ARMthread_pointer: SDNode<"ARMISD::THREAD_POINTER", SDT_ARMThreadPointer>;
Jim Grosbach23ff7cf2010-05-26 20:22:18 +0000142def ARMeh_sjlj_setjmp: SDNode<"ARMISD::EH_SJLJ_SETJMP",
143 SDT_ARMEH_SJLJ_Setjmp, [SDNPHasChain]>;
Jim Grosbach5eb19512010-05-22 01:06:18 +0000144def ARMeh_sjlj_longjmp: SDNode<"ARMISD::EH_SJLJ_LONGJMP",
Jim Grosbache4ad3872010-10-19 23:27:08 +0000145 SDT_ARMEH_SJLJ_Longjmp, [SDNPHasChain]>;
146def ARMeh_sjlj_dispatchsetup: SDNode<"ARMISD::EH_SJLJ_DISPATCHSETUP",
147 SDT_ARMEH_SJLJ_DispatchSetup, [SDNPHasChain]>;
148
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000149
Evan Cheng11db0682010-08-11 06:22:01 +0000150def ARMMemBarrier : SDNode<"ARMISD::MEMBARRIER", SDT_ARMMEMBARRIER,
151 [SDNPHasChain]>;
Bob Wilsonf74a4292010-10-30 00:54:37 +0000152def ARMMemBarrierMCR : SDNode<"ARMISD::MEMBARRIER_MCR", SDT_ARMMEMBARRIER,
Evan Cheng11db0682010-08-11 06:22:01 +0000153 [SDNPHasChain]>;
Bruno Cardoso Lopes9a767332011-06-14 04:58:37 +0000154def ARMPreload : SDNode<"ARMISD::PRELOAD", SDT_ARMPREFETCH,
Evan Chengdfed19f2010-11-03 06:34:55 +0000155 [SDNPHasChain, SDNPMayLoad, SDNPMayStore]>;
Jim Grosbach3728e962009-12-10 00:11:09 +0000156
Evan Chengf609bb82010-01-19 00:44:15 +0000157def ARMrbit : SDNode<"ARMISD::RBIT", SDTIntUnaryOp>;
158
Jim Grosbacha9a968d2010-10-22 23:48:29 +0000159def ARMtcret : SDNode<"ARMISD::TC_RETURN", SDT_ARMTCRET,
Chris Lattner036609b2010-12-23 18:28:41 +0000160 [SDNPHasChain, SDNPOptInGlue, SDNPVariadic]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +0000161
Jim Grosbach469bbdb2010-07-16 23:05:05 +0000162
163def ARMbfi : SDNode<"ARMISD::BFI", SDT_ARMBFI>;
164
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000165//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +0000166// ARM Instruction Predicate Definitions.
167//
Evan Chengebdeeab2011-07-08 01:53:10 +0000168def HasV4T : Predicate<"Subtarget->hasV4TOps()">,
169 AssemblerPredicate<"HasV4TOps">;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000170def NoV4T : Predicate<"!Subtarget->hasV4TOps()">;
171def HasV5T : Predicate<"Subtarget->hasV5TOps()">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000172def HasV5TE : Predicate<"Subtarget->hasV5TEOps()">,
173 AssemblerPredicate<"HasV5TEOps">;
174def HasV6 : Predicate<"Subtarget->hasV6Ops()">,
175 AssemblerPredicate<"HasV6Ops">;
Anton Korobeynikov4d728602011-01-01 20:38:38 +0000176def NoV6 : Predicate<"!Subtarget->hasV6Ops()">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000177def HasV6T2 : Predicate<"Subtarget->hasV6T2Ops()">,
178 AssemblerPredicate<"HasV6T2Ops">;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000179def NoV6T2 : Predicate<"!Subtarget->hasV6T2Ops()">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000180def HasV7 : Predicate<"Subtarget->hasV7Ops()">,
181 AssemblerPredicate<"HasV7Ops">;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000182def NoVFP : Predicate<"!Subtarget->hasVFP2()">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000183def HasVFP2 : Predicate<"Subtarget->hasVFP2()">,
184 AssemblerPredicate<"FeatureVFP2">;
185def HasVFP3 : Predicate<"Subtarget->hasVFP3()">,
186 AssemblerPredicate<"FeatureVFP3">;
187def HasNEON : Predicate<"Subtarget->hasNEON()">,
188 AssemblerPredicate<"FeatureNEON">;
189def HasFP16 : Predicate<"Subtarget->hasFP16()">,
190 AssemblerPredicate<"FeatureFP16">;
191def HasDivide : Predicate<"Subtarget->hasDivide()">,
192 AssemblerPredicate<"FeatureHWDiv">;
Jim Grosbach833c93c2010-11-01 16:59:54 +0000193def HasT2ExtractPack : Predicate<"Subtarget->hasT2ExtractPack()">,
Evan Chengebdeeab2011-07-08 01:53:10 +0000194 AssemblerPredicate<"FeatureT2XtPk">;
Jim Grosbacha7603982011-07-01 21:12:19 +0000195def HasThumb2DSP : Predicate<"Subtarget->hasThumb2DSP()">,
Evan Chengebdeeab2011-07-08 01:53:10 +0000196 AssemblerPredicate<"FeatureDSPThumb2">;
Jim Grosbach833c93c2010-11-01 16:59:54 +0000197def HasDB : Predicate<"Subtarget->hasDataBarrier()">,
Evan Chengebdeeab2011-07-08 01:53:10 +0000198 AssemblerPredicate<"FeatureDB">;
Evan Chengdfed19f2010-11-03 06:34:55 +0000199def HasMP : Predicate<"Subtarget->hasMPExtension()">,
Evan Chengebdeeab2011-07-08 01:53:10 +0000200 AssemblerPredicate<"FeatureMP">;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000201def UseNEONForFP : Predicate<"Subtarget->useNEONForSinglePrecisionFP()">;
David Goodwin42a83f22009-08-04 17:53:06 +0000202def DontUseNEONForFP : Predicate<"!Subtarget->useNEONForSinglePrecisionFP()">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000203def IsThumb : Predicate<"Subtarget->isThumb()">,
204 AssemblerPredicate<"ModeThumb">;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000205def IsThumb1Only : Predicate<"Subtarget->isThumb1Only()">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000206def IsThumb2 : Predicate<"Subtarget->isThumb2()">,
207 AssemblerPredicate<"ModeThumb,FeatureThumb2">;
James Molloyacad68d2011-09-28 14:21:38 +0000208def IsMClass : Predicate<"Subtarget->isMClass()">,
209 AssemblerPredicate<"FeatureMClass">;
210def IsARClass : Predicate<"!Subtarget->isMClass()">,
211 AssemblerPredicate<"!FeatureMClass">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000212def IsARM : Predicate<"!Subtarget->isThumb()">,
213 AssemblerPredicate<"!ModeThumb">;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000214def IsDarwin : Predicate<"Subtarget->isTargetDarwin()">;
215def IsNotDarwin : Predicate<"!Subtarget->isTargetDarwin()">;
Nick Lewycky1fac6b52011-09-05 21:51:43 +0000216def IsNaCl : Predicate<"Subtarget->isTargetNaCl()">,
217 AssemblerPredicate<"ModeNaCl">;
Evan Chenga8e29892007-01-19 07:51:42 +0000218
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000219// FIXME: Eventually this will be just "hasV6T2Ops".
Bill Wendling10ce7f32010-08-29 11:31:07 +0000220def UseMovt : Predicate<"Subtarget->useMovt()">;
221def DontUseMovt : Predicate<"!Subtarget->useMovt()">;
Evan Cheng48575f62010-12-05 22:04:16 +0000222def UseFPVMLx : Predicate<"Subtarget->useFPVMLx()">;
Jim Grosbach26767372010-03-24 22:31:46 +0000223
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000224//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +0000225// ARM Flag Definitions.
226
227class RegConstraint<string C> {
228 string Constraints = C;
229}
230
231//===----------------------------------------------------------------------===//
232// ARM specific transformation functions and pattern fragments.
233//
234
Evan Chenga8e29892007-01-19 07:51:42 +0000235// so_imm_neg_XFORM - Return a so_imm value packed into the format described for
236// so_imm_neg def below.
237def so_imm_neg_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000238 return CurDAG->getTargetConstant(-(int)N->getZExtValue(), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000239}]>;
240
241// so_imm_not_XFORM - Return a so_imm value packed into the format described for
242// so_imm_not def below.
243def so_imm_not_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000244 return CurDAG->getTargetConstant(~(int)N->getZExtValue(), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000245}]>;
246
Evan Chenga8e29892007-01-19 07:51:42 +0000247/// imm1_15 predicate - True if the 32-bit immediate is in the range [1,15].
Eric Christopher8f232d32011-04-28 05:49:04 +0000248def imm1_15 : ImmLeaf<i32, [{
249 return (int32_t)Imm >= 1 && (int32_t)Imm < 16;
Evan Chenga8e29892007-01-19 07:51:42 +0000250}]>;
251
252/// imm16_31 predicate - True if the 32-bit immediate is in the range [16,31].
Eric Christopher8f232d32011-04-28 05:49:04 +0000253def imm16_31 : ImmLeaf<i32, [{
254 return (int32_t)Imm >= 16 && (int32_t)Imm < 32;
Evan Chenga8e29892007-01-19 07:51:42 +0000255}]>;
256
Jim Grosbach64171712010-02-16 21:07:46 +0000257def so_imm_neg :
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000258 PatLeaf<(imm), [{
Evan Cheng875a6ac2010-11-12 22:42:47 +0000259 return ARM_AM::getSOImmVal(-(uint32_t)N->getZExtValue()) != -1;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000260 }], so_imm_neg_XFORM>;
Evan Chenga8e29892007-01-19 07:51:42 +0000261
Evan Chenga2515702007-03-19 07:09:02 +0000262def so_imm_not :
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000263 PatLeaf<(imm), [{
Evan Cheng875a6ac2010-11-12 22:42:47 +0000264 return ARM_AM::getSOImmVal(~(uint32_t)N->getZExtValue()) != -1;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000265 }], so_imm_not_XFORM>;
Evan Chenga8e29892007-01-19 07:51:42 +0000266
267// sext_16_node predicate - True if the SDNode is sign-extended 16 or more bits.
268def sext_16_node : PatLeaf<(i32 GPR:$a), [{
Dan Gohman475871a2008-07-27 21:46:04 +0000269 return CurDAG->ComputeNumSignBits(SDValue(N,0)) >= 17;
Evan Chenga8e29892007-01-19 07:51:42 +0000270}]>;
271
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000272/// Split a 32-bit immediate into two 16 bit parts.
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000273def hi16 : SDNodeXForm<imm, [{
274 return CurDAG->getTargetConstant((uint32_t)N->getZExtValue() >> 16, MVT::i32);
275}]>;
276
277def lo16AllZero : PatLeaf<(i32 imm), [{
278 // Returns true if all low 16-bits are 0.
279 return (((uint32_t)N->getZExtValue()) & 0xFFFFUL) == 0;
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000280}], hi16>;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000281
Jim Grosbach619e0d62011-07-13 19:24:09 +0000282/// imm0_65535 - An immediate is in the range [0.65535].
Jim Grosbachfff76ee2011-07-13 20:10:10 +0000283def Imm0_65535AsmOperand: AsmOperandClass { let Name = "Imm0_65535"; }
Jim Grosbach619e0d62011-07-13 19:24:09 +0000284def imm0_65535 : Operand<i32>, ImmLeaf<i32, [{
Eric Christopher8f232d32011-04-28 05:49:04 +0000285 return Imm >= 0 && Imm < 65536;
Jim Grosbachfff76ee2011-07-13 20:10:10 +0000286}]> {
287 let ParserMatchClass = Imm0_65535AsmOperand;
288}
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000289
Evan Cheng342e3162011-08-30 01:34:54 +0000290class BinOpWithFlagFrag<dag res> :
291 PatFrag<(ops node:$LHS, node:$RHS, node:$FLAG), res>;
Evan Cheng37f25d92008-08-28 23:39:26 +0000292class BinOpFrag<dag res> : PatFrag<(ops node:$LHS, node:$RHS), res>;
293class UnOpFrag <dag res> : PatFrag<(ops node:$Src), res>;
Evan Chenga8e29892007-01-19 07:51:42 +0000294
Evan Chengc4af4632010-11-17 20:13:28 +0000295// An 'and' node with a single use.
296def and_su : PatFrag<(ops node:$lhs, node:$rhs), (and node:$lhs, node:$rhs), [{
297 return N->hasOneUse();
298}]>;
299
300// An 'xor' node with a single use.
301def xor_su : PatFrag<(ops node:$lhs, node:$rhs), (xor node:$lhs, node:$rhs), [{
302 return N->hasOneUse();
303}]>;
304
Evan Cheng48575f62010-12-05 22:04:16 +0000305// An 'fmul' node with a single use.
306def fmul_su : PatFrag<(ops node:$lhs, node:$rhs), (fmul node:$lhs, node:$rhs),[{
307 return N->hasOneUse();
308}]>;
309
310// An 'fadd' node which checks for single non-hazardous use.
311def fadd_mlx : PatFrag<(ops node:$lhs, node:$rhs),(fadd node:$lhs, node:$rhs),[{
312 return hasNoVMLxHazardUse(N);
313}]>;
314
315// An 'fsub' node which checks for single non-hazardous use.
316def fsub_mlx : PatFrag<(ops node:$lhs, node:$rhs),(fsub node:$lhs, node:$rhs),[{
317 return hasNoVMLxHazardUse(N);
318}]>;
319
Evan Chenga8e29892007-01-19 07:51:42 +0000320//===----------------------------------------------------------------------===//
321// Operand Definitions.
322//
323
324// Branch target.
Jason W Kim685c3502011-02-04 19:47:15 +0000325// FIXME: rename brtarget to t2_brtarget
Jim Grosbachc466b932010-11-11 18:04:49 +0000326def brtarget : Operand<OtherVT> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000327 let EncoderMethod = "getBranchTargetOpValue";
Benjamin Kramer3be41b72011-07-14 21:47:22 +0000328 let OperandType = "OPERAND_PCREL";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000329 let DecoderMethod = "DecodeT2BROperand";
Jim Grosbachc466b932010-11-11 18:04:49 +0000330}
Evan Chenga8e29892007-01-19 07:51:42 +0000331
Jason W Kim685c3502011-02-04 19:47:15 +0000332// FIXME: get rid of this one?
Owen Andersonc2666002010-12-13 19:31:11 +0000333def uncondbrtarget : Operand<OtherVT> {
334 let EncoderMethod = "getUnconditionalBranchTargetOpValue";
Benjamin Kramer3be41b72011-07-14 21:47:22 +0000335 let OperandType = "OPERAND_PCREL";
Owen Andersonc2666002010-12-13 19:31:11 +0000336}
337
Jason W Kim685c3502011-02-04 19:47:15 +0000338// Branch target for ARM. Handles conditional/unconditional
339def br_target : Operand<OtherVT> {
340 let EncoderMethod = "getARMBranchTargetOpValue";
Benjamin Kramer3be41b72011-07-14 21:47:22 +0000341 let OperandType = "OPERAND_PCREL";
Jason W Kim685c3502011-02-04 19:47:15 +0000342}
343
Jim Grosbachd1d5a392010-11-11 20:05:40 +0000344// Call target.
Jason W Kim685c3502011-02-04 19:47:15 +0000345// FIXME: rename bltarget to t2_bl_target?
Jim Grosbachd1d5a392010-11-11 20:05:40 +0000346def bltarget : Operand<i32> {
347 // Encoded the same as branch targets.
Chris Lattner2ac19022010-11-15 05:19:05 +0000348 let EncoderMethod = "getBranchTargetOpValue";
Benjamin Kramer3be41b72011-07-14 21:47:22 +0000349 let OperandType = "OPERAND_PCREL";
Jim Grosbachd1d5a392010-11-11 20:05:40 +0000350}
351
Jason W Kim685c3502011-02-04 19:47:15 +0000352// Call target for ARM. Handles conditional/unconditional
353// FIXME: rename bl_target to t2_bltarget?
354def bl_target : Operand<i32> {
355 // Encoded the same as branch targets.
356 let EncoderMethod = "getARMBranchTargetOpValue";
Benjamin Kramer3be41b72011-07-14 21:47:22 +0000357 let OperandType = "OPERAND_PCREL";
Jason W Kim685c3502011-02-04 19:47:15 +0000358}
359
Owen Andersonf1eab592011-08-26 23:32:08 +0000360def blx_target : Operand<i32> {
361 // Encoded the same as branch targets.
362 let EncoderMethod = "getARMBLXTargetOpValue";
363 let OperandType = "OPERAND_PCREL";
364}
Jason W Kim685c3502011-02-04 19:47:15 +0000365
Evan Chenga8e29892007-01-19 07:51:42 +0000366// A list of registers separated by comma. Used by load/store multiple.
Jim Grosbach1610a702011-07-25 20:06:30 +0000367def RegListAsmOperand : AsmOperandClass { let Name = "RegList"; }
Bill Wendling04863d02010-11-13 10:40:19 +0000368def reglist : Operand<i32> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000369 let EncoderMethod = "getRegisterListOpValue";
Bill Wendling04863d02010-11-13 10:40:19 +0000370 let ParserMatchClass = RegListAsmOperand;
371 let PrintMethod = "printRegisterList";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000372 let DecoderMethod = "DecodeRegListOperand";
Bill Wendling04863d02010-11-13 10:40:19 +0000373}
374
Jim Grosbach1610a702011-07-25 20:06:30 +0000375def DPRRegListAsmOperand : AsmOperandClass { let Name = "DPRRegList"; }
Bill Wendling0f630752010-11-17 04:32:08 +0000376def dpr_reglist : Operand<i32> {
377 let EncoderMethod = "getRegisterListOpValue";
378 let ParserMatchClass = DPRRegListAsmOperand;
379 let PrintMethod = "printRegisterList";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000380 let DecoderMethod = "DecodeDPRRegListOperand";
Bill Wendling0f630752010-11-17 04:32:08 +0000381}
382
Jim Grosbach1610a702011-07-25 20:06:30 +0000383def SPRRegListAsmOperand : AsmOperandClass { let Name = "SPRRegList"; }
Bill Wendling0f630752010-11-17 04:32:08 +0000384def spr_reglist : Operand<i32> {
385 let EncoderMethod = "getRegisterListOpValue";
386 let ParserMatchClass = SPRRegListAsmOperand;
387 let PrintMethod = "printRegisterList";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000388 let DecoderMethod = "DecodeSPRRegListOperand";
Bill Wendling0f630752010-11-17 04:32:08 +0000389}
390
Evan Chenga8e29892007-01-19 07:51:42 +0000391// An operand for the CONSTPOOL_ENTRY pseudo-instruction.
392def cpinst_operand : Operand<i32> {
393 let PrintMethod = "printCPInstOperand";
394}
395
Evan Chenga8e29892007-01-19 07:51:42 +0000396// Local PC labels.
397def pclabel : Operand<i32> {
398 let PrintMethod = "printPCLabel";
399}
400
Jim Grosbach5d14f9b2010-12-01 19:47:31 +0000401// ADR instruction labels.
402def adrlabel : Operand<i32> {
403 let EncoderMethod = "getAdrLabelOpValue";
404}
405
Owen Anderson498ec202010-10-27 22:49:00 +0000406def neon_vcvt_imm32 : Operand<i32> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000407 let EncoderMethod = "getNEONVcvtImm32OpValue";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000408 let DecoderMethod = "DecodeVCVTImmOperand";
Owen Anderson498ec202010-10-27 22:49:00 +0000409}
410
Jim Grosbachb35ad412010-10-13 19:56:10 +0000411// rot_imm: An integer that encodes a rotate amount. Must be 8, 16, or 24.
Jim Grosbach85bfd3b2011-07-26 21:28:43 +0000412def rot_imm_XFORM: SDNodeXForm<imm, [{
413 switch (N->getZExtValue()){
414 default: assert(0);
415 case 0: return CurDAG->getTargetConstant(0, MVT::i32);
416 case 8: return CurDAG->getTargetConstant(1, MVT::i32);
417 case 16: return CurDAG->getTargetConstant(2, MVT::i32);
418 case 24: return CurDAG->getTargetConstant(3, MVT::i32);
419 }
420}]>;
Jim Grosbach7e1547e2011-07-27 20:15:40 +0000421def RotImmAsmOperand : AsmOperandClass {
422 let Name = "RotImm";
423 let ParserMethod = "parseRotImm";
424}
Jim Grosbach85bfd3b2011-07-26 21:28:43 +0000425def rot_imm : Operand<i32>, PatLeaf<(i32 imm), [{
426 int32_t v = N->getZExtValue();
427 return v == 8 || v == 16 || v == 24; }],
428 rot_imm_XFORM> {
429 let PrintMethod = "printRotImmOperand";
Jim Grosbach7e1547e2011-07-27 20:15:40 +0000430 let ParserMatchClass = RotImmAsmOperand;
Jim Grosbachb35ad412010-10-13 19:56:10 +0000431}
432
Bob Wilson22f5dc72010-08-16 18:27:34 +0000433// shift_imm: An integer that encodes a shift amount and the type of shift
Jim Grosbach580f4a92011-07-25 22:20:28 +0000434// (asr or lsl). The 6-bit immediate encodes as:
435// {5} 0 ==> lsl
436// 1 asr
437// {4-0} imm5 shift amount.
438// asr #32 encoded as imm5 == 0.
439def ShifterImmAsmOperand : AsmOperandClass {
440 let Name = "ShifterImm";
441 let ParserMethod = "parseShifterImm";
442}
Bob Wilson22f5dc72010-08-16 18:27:34 +0000443def shift_imm : Operand<i32> {
444 let PrintMethod = "printShiftImmOperand";
Jim Grosbach580f4a92011-07-25 22:20:28 +0000445 let ParserMatchClass = ShifterImmAsmOperand;
Bob Wilson22f5dc72010-08-16 18:27:34 +0000446}
447
Owen Anderson92a20222011-07-21 18:54:16 +0000448// shifter_operand operands: so_reg_reg, so_reg_imm, and so_imm.
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000449def ShiftedRegAsmOperand : AsmOperandClass { let Name = "RegShiftedReg"; }
Owen Anderson92a20222011-07-21 18:54:16 +0000450def so_reg_reg : Operand<i32>, // reg reg imm
451 ComplexPattern<i32, 3, "SelectRegShifterOperand",
452 [shl, srl, sra, rotr]> {
Owen Anderson152d4a42011-07-21 23:38:37 +0000453 let EncoderMethod = "getSORegRegOpValue";
454 let PrintMethod = "printSORegRegOperand";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000455 let DecoderMethod = "DecodeSORegRegOperand";
Jim Grosbache8606dc2011-07-13 17:50:29 +0000456 let ParserMatchClass = ShiftedRegAsmOperand;
Owen Andersonde317f42011-08-09 23:33:27 +0000457 let MIOperandInfo = (ops GPRnopc, GPRnopc, i32imm);
Evan Chenga8e29892007-01-19 07:51:42 +0000458}
Owen Anderson92a20222011-07-21 18:54:16 +0000459
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000460def ShiftedImmAsmOperand : AsmOperandClass { let Name = "RegShiftedImm"; }
Owen Anderson92a20222011-07-21 18:54:16 +0000461def so_reg_imm : Operand<i32>, // reg imm
Owen Anderson152d4a42011-07-21 23:38:37 +0000462 ComplexPattern<i32, 2, "SelectImmShifterOperand",
Owen Anderson92a20222011-07-21 18:54:16 +0000463 [shl, srl, sra, rotr]> {
Owen Anderson152d4a42011-07-21 23:38:37 +0000464 let EncoderMethod = "getSORegImmOpValue";
465 let PrintMethod = "printSORegImmOperand";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000466 let DecoderMethod = "DecodeSORegImmOperand";
Owen Anderson92a20222011-07-21 18:54:16 +0000467 let ParserMatchClass = ShiftedImmAsmOperand;
Jim Grosbache4616ac2011-07-25 21:04:58 +0000468 let MIOperandInfo = (ops GPR, i32imm);
Owen Anderson152d4a42011-07-21 23:38:37 +0000469}
470
471// FIXME: Does this need to be distinct from so_reg?
472def shift_so_reg_reg : Operand<i32>, // reg reg imm
473 ComplexPattern<i32, 3, "SelectShiftRegShifterOperand",
474 [shl,srl,sra,rotr]> {
475 let EncoderMethod = "getSORegRegOpValue";
476 let PrintMethod = "printSORegRegOperand";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000477 let DecoderMethod = "DecodeSORegRegOperand";
Jim Grosbache4616ac2011-07-25 21:04:58 +0000478 let MIOperandInfo = (ops GPR, GPR, i32imm);
Owen Anderson92a20222011-07-21 18:54:16 +0000479}
480
Jim Grosbache8606dc2011-07-13 17:50:29 +0000481// FIXME: Does this need to be distinct from so_reg?
Owen Anderson152d4a42011-07-21 23:38:37 +0000482def shift_so_reg_imm : Operand<i32>, // reg reg imm
483 ComplexPattern<i32, 2, "SelectShiftImmShifterOperand",
Evan Chengf40deed2010-10-27 23:41:30 +0000484 [shl,srl,sra,rotr]> {
Owen Anderson152d4a42011-07-21 23:38:37 +0000485 let EncoderMethod = "getSORegImmOpValue";
486 let PrintMethod = "printSORegImmOperand";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000487 let DecoderMethod = "DecodeSORegImmOperand";
Jim Grosbache4616ac2011-07-25 21:04:58 +0000488 let MIOperandInfo = (ops GPR, i32imm);
Evan Chengf40deed2010-10-27 23:41:30 +0000489}
Evan Chenga8e29892007-01-19 07:51:42 +0000490
Owen Anderson152d4a42011-07-21 23:38:37 +0000491
Evan Chenga8e29892007-01-19 07:51:42 +0000492// so_imm - Match a 32-bit shifter_operand immediate operand, which is an
Bob Wilson09989942011-02-07 17:43:06 +0000493// 8-bit immediate rotated by an arbitrary number of bits.
Jim Grosbach6bc1dbc2011-07-19 16:50:30 +0000494def SOImmAsmOperand: AsmOperandClass { let Name = "ARMSOImm"; }
Eli Friedmanc573e2c2011-04-29 22:48:03 +0000495def so_imm : Operand<i32>, ImmLeaf<i32, [{
496 return ARM_AM::getSOImmVal(Imm) != -1;
497 }]> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000498 let EncoderMethod = "getSOImmOpValue";
Jim Grosbach6bc1dbc2011-07-19 16:50:30 +0000499 let ParserMatchClass = SOImmAsmOperand;
Owen Andersonfd9085d2011-08-10 17:38:05 +0000500 let DecoderMethod = "DecodeSOImmOperand";
Evan Chenga8e29892007-01-19 07:51:42 +0000501}
502
Evan Chengc70d1842007-03-20 08:11:30 +0000503// Break so_imm's up into two pieces. This handles immediates with up to 16
504// bits set in them. This uses so_imm2part to match and so_imm2part_[12] to
505// get the first/second pieces.
Evan Cheng11c11f82010-11-12 23:46:13 +0000506def so_imm2part : PatLeaf<(imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000507 return ARM_AM::isSOImmTwoPartVal((unsigned)N->getZExtValue());
Evan Cheng11c11f82010-11-12 23:46:13 +0000508}]>;
509
510/// arm_i32imm - True for +V6T2, or true only if so_imm2part is true.
511///
512def arm_i32imm : PatLeaf<(imm), [{
513 if (Subtarget->hasV6T2Ops())
514 return true;
515 return ARM_AM::isSOImmTwoPartVal((unsigned)N->getZExtValue());
516}]>;
Evan Chengc70d1842007-03-20 08:11:30 +0000517
Jim Grosbachb2756af2011-08-01 21:55:12 +0000518/// imm0_7 predicate - Immediate in the range [0,7].
Jim Grosbach83ab0702011-07-13 22:01:08 +0000519def Imm0_7AsmOperand: AsmOperandClass { let Name = "Imm0_7"; }
520def imm0_7 : Operand<i32>, ImmLeaf<i32, [{
521 return Imm >= 0 && Imm < 8;
522}]> {
523 let ParserMatchClass = Imm0_7AsmOperand;
524}
525
Jim Grosbachb2756af2011-08-01 21:55:12 +0000526/// imm0_15 predicate - Immediate in the range [0,15].
Jim Grosbach83ab0702011-07-13 22:01:08 +0000527def Imm0_15AsmOperand: AsmOperandClass { let Name = "Imm0_15"; }
528def imm0_15 : Operand<i32>, ImmLeaf<i32, [{
529 return Imm >= 0 && Imm < 16;
530}]> {
531 let ParserMatchClass = Imm0_15AsmOperand;
532}
533
Sandeep Patel47eedaa2009-10-13 18:59:48 +0000534/// imm0_31 predicate - True if the 32-bit immediate is in the range [0,31].
Jim Grosbach7c6e42e2011-07-21 23:26:25 +0000535def Imm0_31AsmOperand: AsmOperandClass { let Name = "Imm0_31"; }
Eric Christopher8f232d32011-04-28 05:49:04 +0000536def imm0_31 : Operand<i32>, ImmLeaf<i32, [{
537 return Imm >= 0 && Imm < 32;
Jim Grosbach3d5ab362011-07-26 16:44:05 +0000538}]> {
539 let ParserMatchClass = Imm0_31AsmOperand;
540}
Evan Chenga8e29892007-01-19 07:51:42 +0000541
Jim Grosbach02c84602011-08-01 22:02:20 +0000542/// imm0_255 predicate - Immediate in the range [0,255].
543def Imm0_255AsmOperand : AsmOperandClass { let Name = "Imm0_255"; }
544def imm0_255 : Operand<i32>, ImmLeaf<i32, [{ return Imm >= 0 && Imm < 256; }]> {
545 let ParserMatchClass = Imm0_255AsmOperand;
546}
547
Jim Grosbachffa32252011-07-19 19:13:28 +0000548// imm0_65535_expr - For movt/movw - 16-bit immediate that can also reference
549// a relocatable expression.
Jason W Kim837caa92010-11-18 23:37:15 +0000550//
Jim Grosbachffa32252011-07-19 19:13:28 +0000551// FIXME: This really needs a Thumb version separate from the ARM version.
552// While the range is the same, and can thus use the same match class,
553// the encoding is different so it should have a different encoder method.
554def Imm0_65535ExprAsmOperand: AsmOperandClass { let Name = "Imm0_65535Expr"; }
555def imm0_65535_expr : Operand<i32> {
Evan Cheng75972122011-01-13 07:58:56 +0000556 let EncoderMethod = "getHiLo16ImmOpValue";
Jim Grosbachffa32252011-07-19 19:13:28 +0000557 let ParserMatchClass = Imm0_65535ExprAsmOperand;
Jason W Kim837caa92010-11-18 23:37:15 +0000558}
559
Jim Grosbached838482011-07-26 16:24:27 +0000560/// imm24b - True if the 32-bit immediate is encodable in 24 bits.
561def Imm24bitAsmOperand: AsmOperandClass { let Name = "Imm24bit"; }
562def imm24b : Operand<i32>, ImmLeaf<i32, [{
563 return Imm >= 0 && Imm <= 0xffffff;
564}]> {
565 let ParserMatchClass = Imm24bitAsmOperand;
566}
567
568
Evan Chenga9688c42010-12-11 04:11:38 +0000569/// bf_inv_mask_imm predicate - An AND mask to clear an arbitrary width bitfield
570/// e.g., 0xf000ffff
Jim Grosbach293a2ee2011-07-28 21:34:26 +0000571def BitfieldAsmOperand : AsmOperandClass {
572 let Name = "Bitfield";
573 let ParserMethod = "parseBitfield";
574}
Evan Chenga9688c42010-12-11 04:11:38 +0000575def bf_inv_mask_imm : Operand<i32>,
576 PatLeaf<(imm), [{
577 return ARM::isBitFieldInvertedMask(N->getZExtValue());
578}] > {
579 let EncoderMethod = "getBitfieldInvertedMaskOpValue";
580 let PrintMethod = "printBitfieldInvMaskImmOperand";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000581 let DecoderMethod = "DecodeBitfieldMaskOperand";
Jim Grosbach293a2ee2011-07-28 21:34:26 +0000582 let ParserMatchClass = BitfieldAsmOperand;
Evan Chenga9688c42010-12-11 04:11:38 +0000583}
584
Jim Grosbach4a5ffb32011-07-22 23:16:18 +0000585def imm1_32_XFORM: SDNodeXForm<imm, [{
586 return CurDAG->getTargetConstant((int)N->getZExtValue() - 1, MVT::i32);
587}]>;
588def Imm1_32AsmOperand: AsmOperandClass { let Name = "Imm1_32"; }
Jim Grosbachef3bf642011-08-17 21:01:11 +0000589def imm1_32 : Operand<i32>, PatLeaf<(imm), [{
590 uint64_t Imm = N->getZExtValue();
591 return Imm > 0 && Imm <= 32;
592 }],
Jim Grosbach4a5ffb32011-07-22 23:16:18 +0000593 imm1_32_XFORM> {
Jim Grosbachf4943352011-07-25 23:09:14 +0000594 let PrintMethod = "printImmPlusOneOperand";
Jim Grosbach4a5ffb32011-07-22 23:16:18 +0000595 let ParserMatchClass = Imm1_32AsmOperand;
Bruno Cardoso Lopes895c1e22011-05-31 03:33:27 +0000596}
597
Jim Grosbachf4943352011-07-25 23:09:14 +0000598def imm1_16_XFORM: SDNodeXForm<imm, [{
599 return CurDAG->getTargetConstant((int)N->getZExtValue() - 1, MVT::i32);
600}]>;
601def Imm1_16AsmOperand: AsmOperandClass { let Name = "Imm1_16"; }
602def imm1_16 : Operand<i32>, PatLeaf<(imm), [{ return Imm > 0 && Imm <= 16; }],
603 imm1_16_XFORM> {
604 let PrintMethod = "printImmPlusOneOperand";
605 let ParserMatchClass = Imm1_16AsmOperand;
606}
607
Evan Chenga8e29892007-01-19 07:51:42 +0000608// Define ARM specific addressing modes.
Jim Grosbach3e556122010-10-26 22:37:02 +0000609// addrmode_imm12 := reg +/- imm12
Jim Grosbach82891622010-09-29 19:03:54 +0000610//
Jim Grosbach7ce05792011-08-03 23:50:40 +0000611def MemImm12OffsetAsmOperand : AsmOperandClass { let Name = "MemImm12Offset"; }
Jim Grosbach3e556122010-10-26 22:37:02 +0000612def addrmode_imm12 : Operand<i32>,
613 ComplexPattern<i32, 2, "SelectAddrModeImm12", []> {
Jim Grosbachab682a22010-10-28 18:34:10 +0000614 // 12-bit immediate operand. Note that instructions using this encode
615 // #0 and #-0 differently. We flag #-0 as the magic value INT32_MIN. All other
616 // immediate values are as normal.
Jim Grosbach3e556122010-10-26 22:37:02 +0000617
Chris Lattner2ac19022010-11-15 05:19:05 +0000618 let EncoderMethod = "getAddrModeImm12OpValue";
Jim Grosbach3e556122010-10-26 22:37:02 +0000619 let PrintMethod = "printAddrModeImm12Operand";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000620 let DecoderMethod = "DecodeAddrModeImm12Operand";
Jim Grosbach7ce05792011-08-03 23:50:40 +0000621 let ParserMatchClass = MemImm12OffsetAsmOperand;
Jim Grosbach3e556122010-10-26 22:37:02 +0000622 let MIOperandInfo = (ops GPR:$base, i32imm:$offsimm);
Jim Grosbach82891622010-09-29 19:03:54 +0000623}
Jim Grosbach3e556122010-10-26 22:37:02 +0000624// ldst_so_reg := reg +/- reg shop imm
Jim Grosbach82891622010-09-29 19:03:54 +0000625//
Jim Grosbach7ce05792011-08-03 23:50:40 +0000626def MemRegOffsetAsmOperand : AsmOperandClass { let Name = "MemRegOffset"; }
Jim Grosbach3e556122010-10-26 22:37:02 +0000627def ldst_so_reg : Operand<i32>,
628 ComplexPattern<i32, 3, "SelectLdStSOReg", []> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000629 let EncoderMethod = "getLdStSORegOpValue";
Jim Grosbach3e556122010-10-26 22:37:02 +0000630 // FIXME: Simplify the printer
Jim Grosbach82891622010-09-29 19:03:54 +0000631 let PrintMethod = "printAddrMode2Operand";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000632 let DecoderMethod = "DecodeSORegMemOperand";
Jim Grosbach7ce05792011-08-03 23:50:40 +0000633 let ParserMatchClass = MemRegOffsetAsmOperand;
Owen Anderson2b7b2382011-08-11 18:55:42 +0000634 let MIOperandInfo = (ops GPR:$base, GPRnopc:$offsreg, i32imm:$shift);
Jim Grosbach82891622010-09-29 19:03:54 +0000635}
636
Jim Grosbach7ce05792011-08-03 23:50:40 +0000637// postidx_imm8 := +/- [0,255]
638//
639// 9 bit value:
640// {8} 1 is imm8 is non-negative. 0 otherwise.
641// {7-0} [0,255] imm8 value.
642def PostIdxImm8AsmOperand : AsmOperandClass { let Name = "PostIdxImm8"; }
643def postidx_imm8 : Operand<i32> {
644 let PrintMethod = "printPostIdxImm8Operand";
645 let ParserMatchClass = PostIdxImm8AsmOperand;
646 let MIOperandInfo = (ops i32imm);
647}
648
Owen Anderson154c41d2011-08-04 18:24:14 +0000649// postidx_imm8s4 := +/- [0,1020]
650//
651// 9 bit value:
652// {8} 1 is imm8 is non-negative. 0 otherwise.
653// {7-0} [0,255] imm8 value, scaled by 4.
654def postidx_imm8s4 : Operand<i32> {
655 let PrintMethod = "printPostIdxImm8s4Operand";
656 let MIOperandInfo = (ops i32imm);
657}
658
659
Jim Grosbach7ce05792011-08-03 23:50:40 +0000660// postidx_reg := +/- reg
661//
662def PostIdxRegAsmOperand : AsmOperandClass {
663 let Name = "PostIdxReg";
664 let ParserMethod = "parsePostIdxReg";
665}
666def postidx_reg : Operand<i32> {
667 let EncoderMethod = "getPostIdxRegOpValue";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000668 let DecoderMethod = "DecodePostIdxReg";
Jim Grosbachca8c70b2011-08-05 15:48:21 +0000669 let PrintMethod = "printPostIdxRegOperand";
Jim Grosbach7ce05792011-08-03 23:50:40 +0000670 let ParserMatchClass = PostIdxRegAsmOperand;
671 let MIOperandInfo = (ops GPR, i32imm);
672}
673
674
Jim Grosbach3e556122010-10-26 22:37:02 +0000675// addrmode2 := reg +/- imm12
676// := reg +/- reg shop imm
Evan Chenga8e29892007-01-19 07:51:42 +0000677//
Jim Grosbach7ce05792011-08-03 23:50:40 +0000678// FIXME: addrmode2 should be refactored the rest of the way to always
679// use explicit imm vs. reg versions above (addrmode_imm12 and ldst_so_reg).
680def AddrMode2AsmOperand : AsmOperandClass { let Name = "AddrMode2"; }
Evan Chenga8e29892007-01-19 07:51:42 +0000681def addrmode2 : Operand<i32>,
682 ComplexPattern<i32, 3, "SelectAddrMode2", []> {
Jim Grosbach683fc3e2010-12-10 20:53:44 +0000683 let EncoderMethod = "getAddrMode2OpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000684 let PrintMethod = "printAddrMode2Operand";
Jim Grosbach7ce05792011-08-03 23:50:40 +0000685 let ParserMatchClass = AddrMode2AsmOperand;
Evan Chenga8e29892007-01-19 07:51:42 +0000686 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
687}
688
Jim Grosbachf4fa3d62011-08-05 21:28:30 +0000689def PostIdxRegShiftedAsmOperand : AsmOperandClass {
690 let Name = "PostIdxRegShifted";
691 let ParserMethod = "parsePostIdxReg";
692}
Owen Anderson793e7962011-07-26 20:54:26 +0000693def am2offset_reg : Operand<i32>,
694 ComplexPattern<i32, 2, "SelectAddrMode2OffsetReg",
Chris Lattner52a261b2010-09-21 20:31:19 +0000695 [], [SDNPWantRoot]> {
Jim Grosbach683fc3e2010-12-10 20:53:44 +0000696 let EncoderMethod = "getAddrMode2OffsetOpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000697 let PrintMethod = "printAddrMode2OffsetOperand";
Jim Grosbachf4fa3d62011-08-05 21:28:30 +0000698 // When using this for assembly, it's always as a post-index offset.
699 let ParserMatchClass = PostIdxRegShiftedAsmOperand;
Evan Chenga8e29892007-01-19 07:51:42 +0000700 let MIOperandInfo = (ops GPR, i32imm);
701}
702
Jim Grosbach039c2e12011-08-04 23:01:30 +0000703// FIXME: am2offset_imm should only need the immediate, not the GPR. Having
704// the GPR is purely vestigal at this point.
705def AM2OffsetImmAsmOperand : AsmOperandClass { let Name = "AM2OffsetImm"; }
Owen Anderson793e7962011-07-26 20:54:26 +0000706def am2offset_imm : Operand<i32>,
707 ComplexPattern<i32, 2, "SelectAddrMode2OffsetImm",
708 [], [SDNPWantRoot]> {
709 let EncoderMethod = "getAddrMode2OffsetOpValue";
710 let PrintMethod = "printAddrMode2OffsetOperand";
Jim Grosbach039c2e12011-08-04 23:01:30 +0000711 let ParserMatchClass = AM2OffsetImmAsmOperand;
Owen Anderson793e7962011-07-26 20:54:26 +0000712 let MIOperandInfo = (ops GPR, i32imm);
713}
714
715
Evan Chenga8e29892007-01-19 07:51:42 +0000716// addrmode3 := reg +/- reg
717// addrmode3 := reg +/- imm8
718//
Jim Grosbach2fd2b872011-08-10 20:29:19 +0000719// FIXME: split into imm vs. reg versions.
720def AddrMode3AsmOperand : AsmOperandClass { let Name = "AddrMode3"; }
Evan Chenga8e29892007-01-19 07:51:42 +0000721def addrmode3 : Operand<i32>,
722 ComplexPattern<i32, 3, "SelectAddrMode3", []> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000723 let EncoderMethod = "getAddrMode3OpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000724 let PrintMethod = "printAddrMode3Operand";
Jim Grosbach2fd2b872011-08-10 20:29:19 +0000725 let ParserMatchClass = AddrMode3AsmOperand;
Evan Chenga8e29892007-01-19 07:51:42 +0000726 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
727}
728
Jim Grosbach2fd2b872011-08-10 20:29:19 +0000729// FIXME: split into imm vs. reg versions.
730// FIXME: parser method to handle +/- register.
Jim Grosbach251bf252011-08-10 21:56:18 +0000731def AM3OffsetAsmOperand : AsmOperandClass {
732 let Name = "AM3Offset";
733 let ParserMethod = "parseAM3Offset";
734}
Evan Chenga8e29892007-01-19 07:51:42 +0000735def am3offset : Operand<i32>,
Chris Lattner52a261b2010-09-21 20:31:19 +0000736 ComplexPattern<i32, 2, "SelectAddrMode3Offset",
737 [], [SDNPWantRoot]> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000738 let EncoderMethod = "getAddrMode3OffsetOpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000739 let PrintMethod = "printAddrMode3OffsetOperand";
Jim Grosbach2fd2b872011-08-10 20:29:19 +0000740 let ParserMatchClass = AM3OffsetAsmOperand;
Evan Chenga8e29892007-01-19 07:51:42 +0000741 let MIOperandInfo = (ops GPR, i32imm);
742}
743
Jim Grosbache6913602010-11-03 01:01:43 +0000744// ldstm_mode := {ia, ib, da, db}
Evan Chenga8e29892007-01-19 07:51:42 +0000745//
Jim Grosbache6913602010-11-03 01:01:43 +0000746def ldstm_mode : OptionalDefOperand<OtherVT, (ops i32), (ops (i32 1))> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000747 let EncoderMethod = "getLdStmModeOpValue";
Jim Grosbache6913602010-11-03 01:01:43 +0000748 let PrintMethod = "printLdStmModeOperand";
Evan Chenga8e29892007-01-19 07:51:42 +0000749}
750
751// addrmode5 := reg +/- imm8*4
752//
Jim Grosbach7ce05792011-08-03 23:50:40 +0000753def AddrMode5AsmOperand : AsmOperandClass { let Name = "AddrMode5"; }
Evan Chenga8e29892007-01-19 07:51:42 +0000754def addrmode5 : Operand<i32>,
755 ComplexPattern<i32, 2, "SelectAddrMode5", []> {
756 let PrintMethod = "printAddrMode5Operand";
Chris Lattner2ac19022010-11-15 05:19:05 +0000757 let EncoderMethod = "getAddrMode5OpValue";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000758 let DecoderMethod = "DecodeAddrMode5Operand";
Jim Grosbach7ce05792011-08-03 23:50:40 +0000759 let ParserMatchClass = AddrMode5AsmOperand;
760 let MIOperandInfo = (ops GPR:$base, i32imm);
Evan Chenga8e29892007-01-19 07:51:42 +0000761}
762
Bob Wilsond3a07652011-02-07 17:43:09 +0000763// addrmode6 := reg with optional alignment
Bob Wilson8b024a52009-07-01 23:16:05 +0000764//
Jim Grosbach57dcb852011-10-11 17:29:55 +0000765def AddrMode6AsmOperand : AsmOperandClass { let Name = "AlignedMemory"; }
Bob Wilson8b024a52009-07-01 23:16:05 +0000766def addrmode6 : Operand<i32>,
Bob Wilson665814b2010-11-01 23:40:51 +0000767 ComplexPattern<i32, 2, "SelectAddrMode6", [], [SDNPWantParent]>{
Bob Wilson8b024a52009-07-01 23:16:05 +0000768 let PrintMethod = "printAddrMode6Operand";
Jim Grosbach38fbe322011-10-10 22:55:05 +0000769 let MIOperandInfo = (ops GPR:$addr, i32imm:$align);
Chris Lattner2ac19022010-11-15 05:19:05 +0000770 let EncoderMethod = "getAddrMode6AddressOpValue";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000771 let DecoderMethod = "DecodeAddrMode6Operand";
Jim Grosbach57dcb852011-10-11 17:29:55 +0000772 let ParserMatchClass = AddrMode6AsmOperand;
Bob Wilson226036e2010-03-20 22:13:40 +0000773}
774
Bob Wilsonda525062011-02-25 06:42:42 +0000775def am6offset : Operand<i32>,
776 ComplexPattern<i32, 1, "SelectAddrMode6Offset",
777 [], [SDNPWantRoot]> {
Bob Wilson226036e2010-03-20 22:13:40 +0000778 let PrintMethod = "printAddrMode6OffsetOperand";
779 let MIOperandInfo = (ops GPR);
Chris Lattner2ac19022010-11-15 05:19:05 +0000780 let EncoderMethod = "getAddrMode6OffsetOpValue";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000781 let DecoderMethod = "DecodeGPRRegisterClass";
Bob Wilson8b024a52009-07-01 23:16:05 +0000782}
783
Mon P Wang183c6272011-05-09 17:47:27 +0000784// Special version of addrmode6 to handle alignment encoding for VST1/VLD1
785// (single element from one lane) for size 32.
786def addrmode6oneL32 : Operand<i32>,
787 ComplexPattern<i32, 2, "SelectAddrMode6", [], [SDNPWantParent]>{
788 let PrintMethod = "printAddrMode6Operand";
789 let MIOperandInfo = (ops GPR:$addr, i32imm);
790 let EncoderMethod = "getAddrMode6OneLane32AddressOpValue";
791}
792
Bob Wilson8e0c7b52010-11-30 00:00:42 +0000793// Special version of addrmode6 to handle alignment encoding for VLD-dup
794// instructions, specifically VLD4-dup.
795def addrmode6dup : Operand<i32>,
796 ComplexPattern<i32, 2, "SelectAddrMode6", [], [SDNPWantParent]>{
797 let PrintMethod = "printAddrMode6Operand";
798 let MIOperandInfo = (ops GPR:$addr, i32imm);
799 let EncoderMethod = "getAddrMode6DupAddressOpValue";
800}
801
Evan Chenga8e29892007-01-19 07:51:42 +0000802// addrmodepc := pc + reg
803//
804def addrmodepc : Operand<i32>,
805 ComplexPattern<i32, 2, "SelectAddrModePC", []> {
806 let PrintMethod = "printAddrModePCOperand";
807 let MIOperandInfo = (ops GPR, i32imm);
808}
809
Jim Grosbache39389a2011-08-02 18:07:32 +0000810// addr_offset_none := reg
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +0000811//
Jim Grosbach7ce05792011-08-03 23:50:40 +0000812def MemNoOffsetAsmOperand : AsmOperandClass { let Name = "MemNoOffset"; }
Jim Grosbach19dec202011-08-05 20:35:44 +0000813def addr_offset_none : Operand<i32>,
814 ComplexPattern<i32, 1, "SelectAddrOffsetNone", []> {
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +0000815 let PrintMethod = "printAddrMode7Operand";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000816 let DecoderMethod = "DecodeAddrMode7Operand";
Jim Grosbach7ce05792011-08-03 23:50:40 +0000817 let ParserMatchClass = MemNoOffsetAsmOperand;
818 let MIOperandInfo = (ops GPR:$base);
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +0000819}
820
Bob Wilson4f38b382009-08-21 21:58:55 +0000821def nohash_imm : Operand<i32> {
822 let PrintMethod = "printNoHashImmediate";
Anton Korobeynikov8e9ece72009-08-08 23:10:41 +0000823}
824
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000825def CoprocNumAsmOperand : AsmOperandClass {
826 let Name = "CoprocNum";
Jim Grosbach43904292011-07-25 20:14:50 +0000827 let ParserMethod = "parseCoprocNumOperand";
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000828}
Owen Andersone4e5e2a2011-01-13 21:46:02 +0000829def p_imm : Operand<i32> {
830 let PrintMethod = "printPImmediate";
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000831 let ParserMatchClass = CoprocNumAsmOperand;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000832 let DecoderMethod = "DecodeCoprocessor";
Owen Andersone4e5e2a2011-01-13 21:46:02 +0000833}
834
Jim Grosbach1610a702011-07-25 20:06:30 +0000835def CoprocRegAsmOperand : AsmOperandClass {
836 let Name = "CoprocReg";
Jim Grosbach43904292011-07-25 20:14:50 +0000837 let ParserMethod = "parseCoprocRegOperand";
Jim Grosbach1610a702011-07-25 20:06:30 +0000838}
Owen Andersone4e5e2a2011-01-13 21:46:02 +0000839def c_imm : Operand<i32> {
840 let PrintMethod = "printCImmediate";
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000841 let ParserMatchClass = CoprocRegAsmOperand;
Owen Andersone4e5e2a2011-01-13 21:46:02 +0000842}
843
Evan Chenga8e29892007-01-19 07:51:42 +0000844//===----------------------------------------------------------------------===//
Evan Cheng0ff94f72007-08-07 01:37:15 +0000845
Evan Cheng37f25d92008-08-28 23:39:26 +0000846include "ARMInstrFormats.td"
Evan Cheng0ff94f72007-08-07 01:37:15 +0000847
848//===----------------------------------------------------------------------===//
Evan Cheng37f25d92008-08-28 23:39:26 +0000849// Multiclass helpers...
Evan Chenga8e29892007-01-19 07:51:42 +0000850//
851
Evan Cheng3924f782008-08-29 07:36:24 +0000852/// AsI1_bin_irs - Defines a set of (op r, {so_imm|r|so_reg}) patterns for a
Evan Chenga8e29892007-01-19 07:51:42 +0000853/// binop that produces a value.
Evan Cheng7e1bf302010-09-29 00:27:46 +0000854multiclass AsI1_bin_irs<bits<4> opcod, string opc,
855 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
Jim Grosbach0ff92202011-06-27 19:09:15 +0000856 PatFrag opnode, string baseOpc, bit Commutable = 0> {
Jim Grosbach663e3392010-08-30 19:49:58 +0000857 // The register-immediate version is re-materializable. This is useful
858 // in particular for taking the address of a local.
859 let isReMaterializable = 1 in {
Jim Grosbach0de6ab32010-10-12 17:11:26 +0000860 def ri : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
861 iii, opc, "\t$Rd, $Rn, $imm",
862 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]> {
863 bits<4> Rd;
864 bits<4> Rn;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +0000865 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000866 let Inst{25} = 1;
Jim Grosbach0de6ab32010-10-12 17:11:26 +0000867 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +0000868 let Inst{15-12} = Rd;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +0000869 let Inst{11-0} = imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000870 }
Jim Grosbach663e3392010-08-30 19:49:58 +0000871 }
Jim Grosbach62547262010-10-11 18:51:51 +0000872 def rr : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm,
873 iir, opc, "\t$Rd, $Rn, $Rm",
874 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]> {
Jim Grosbach56ac9072010-10-08 21:45:55 +0000875 bits<4> Rd;
876 bits<4> Rn;
877 bits<4> Rm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000878 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000879 let isCommutable = Commutable;
Jim Grosbach56ac9072010-10-08 21:45:55 +0000880 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +0000881 let Inst{15-12} = Rd;
882 let Inst{11-4} = 0b00000000;
883 let Inst{3-0} = Rm;
Evan Cheng8de898a2009-06-26 00:19:44 +0000884 }
Owen Anderson92a20222011-07-21 18:54:16 +0000885
886 def rsi : AsI1<opcod, (outs GPR:$Rd),
Owen Anderson152d4a42011-07-21 23:38:37 +0000887 (ins GPR:$Rn, so_reg_imm:$shift), DPSoRegImmFrm,
Jim Grosbachef324d72010-10-12 23:53:58 +0000888 iis, opc, "\t$Rd, $Rn, $shift",
Owen Anderson92a20222011-07-21 18:54:16 +0000889 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg_imm:$shift))]> {
Jim Grosbach42fac8e2010-10-11 23:16:21 +0000890 bits<4> Rd;
891 bits<4> Rn;
Jim Grosbachef324d72010-10-12 23:53:58 +0000892 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000893 let Inst{25} = 0;
Jim Grosbach42fac8e2010-10-11 23:16:21 +0000894 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +0000895 let Inst{15-12} = Rd;
Owen Anderson92a20222011-07-21 18:54:16 +0000896 let Inst{11-5} = shift{11-5};
897 let Inst{4} = 0;
898 let Inst{3-0} = shift{3-0};
899 }
900
901 def rsr : AsI1<opcod, (outs GPR:$Rd),
Owen Anderson152d4a42011-07-21 23:38:37 +0000902 (ins GPR:$Rn, so_reg_reg:$shift), DPSoRegRegFrm,
Owen Anderson92a20222011-07-21 18:54:16 +0000903 iis, opc, "\t$Rd, $Rn, $shift",
904 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg_reg:$shift))]> {
905 bits<4> Rd;
906 bits<4> Rn;
907 bits<12> shift;
908 let Inst{25} = 0;
909 let Inst{19-16} = Rn;
910 let Inst{15-12} = Rd;
911 let Inst{11-8} = shift{11-8};
912 let Inst{7} = 0;
913 let Inst{6-5} = shift{6-5};
914 let Inst{4} = 1;
915 let Inst{3-0} = shift{3-0};
Evan Chengbc8a9452009-07-07 23:40:25 +0000916 }
Jim Grosbach0ff92202011-06-27 19:09:15 +0000917
918 // Assembly aliases for optional destination operand when it's the same
919 // as the source operand.
920 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $imm"),
921 (!cast<Instruction>(!strconcat(baseOpc, "ri")) GPR:$Rdn, GPR:$Rdn,
922 so_imm:$imm, pred:$p,
923 cc_out:$s)>,
924 Requires<[IsARM]>;
925 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $Rm"),
926 (!cast<Instruction>(!strconcat(baseOpc, "rr")) GPR:$Rdn, GPR:$Rdn,
927 GPR:$Rm, pred:$p,
928 cc_out:$s)>,
929 Requires<[IsARM]>;
930 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $shift"),
Owen Anderson92a20222011-07-21 18:54:16 +0000931 (!cast<Instruction>(!strconcat(baseOpc, "rsi")) GPR:$Rdn, GPR:$Rdn,
932 so_reg_imm:$shift, pred:$p,
Jim Grosbach0ff92202011-06-27 19:09:15 +0000933 cc_out:$s)>,
934 Requires<[IsARM]>;
Owen Anderson92a20222011-07-21 18:54:16 +0000935 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $shift"),
936 (!cast<Instruction>(!strconcat(baseOpc, "rsr")) GPR:$Rdn, GPR:$Rdn,
937 so_reg_reg:$shift, pred:$p,
938 cc_out:$s)>,
939 Requires<[IsARM]>;
940
Evan Chenga8e29892007-01-19 07:51:42 +0000941}
942
Evan Cheng342e3162011-08-30 01:34:54 +0000943/// AsI1_rbin_irs - Same as AsI1_bin_irs except the order of operands are
944/// reversed. The 'rr' form is only defined for the disassembler; for codegen
945/// it is equivalent to the AsI1_bin_irs counterpart.
946multiclass AsI1_rbin_irs<bits<4> opcod, string opc,
947 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
948 PatFrag opnode, string baseOpc, bit Commutable = 0> {
949 // The register-immediate version is re-materializable. This is useful
950 // in particular for taking the address of a local.
951 let isReMaterializable = 1 in {
952 def ri : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
953 iii, opc, "\t$Rd, $Rn, $imm",
954 [(set GPR:$Rd, (opnode so_imm:$imm, GPR:$Rn))]> {
955 bits<4> Rd;
956 bits<4> Rn;
957 bits<12> imm;
958 let Inst{25} = 1;
959 let Inst{19-16} = Rn;
960 let Inst{15-12} = Rd;
961 let Inst{11-0} = imm;
962 }
963 }
964 def rr : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm,
965 iir, opc, "\t$Rd, $Rn, $Rm",
966 [/* pattern left blank */]> {
967 bits<4> Rd;
968 bits<4> Rn;
969 bits<4> Rm;
970 let Inst{11-4} = 0b00000000;
971 let Inst{25} = 0;
972 let Inst{3-0} = Rm;
973 let Inst{15-12} = Rd;
974 let Inst{19-16} = Rn;
975 }
976
977 def rsi : AsI1<opcod, (outs GPR:$Rd),
978 (ins GPR:$Rn, so_reg_imm:$shift), DPSoRegImmFrm,
979 iis, opc, "\t$Rd, $Rn, $shift",
980 [(set GPR:$Rd, (opnode so_reg_imm:$shift, GPR:$Rn))]> {
981 bits<4> Rd;
982 bits<4> Rn;
983 bits<12> shift;
984 let Inst{25} = 0;
985 let Inst{19-16} = Rn;
986 let Inst{15-12} = Rd;
987 let Inst{11-5} = shift{11-5};
988 let Inst{4} = 0;
989 let Inst{3-0} = shift{3-0};
990 }
991
992 def rsr : AsI1<opcod, (outs GPR:$Rd),
993 (ins GPR:$Rn, so_reg_reg:$shift), DPSoRegRegFrm,
994 iis, opc, "\t$Rd, $Rn, $shift",
995 [(set GPR:$Rd, (opnode so_reg_reg:$shift, GPR:$Rn))]> {
996 bits<4> Rd;
997 bits<4> Rn;
998 bits<12> shift;
999 let Inst{25} = 0;
1000 let Inst{19-16} = Rn;
1001 let Inst{15-12} = Rd;
1002 let Inst{11-8} = shift{11-8};
1003 let Inst{7} = 0;
1004 let Inst{6-5} = shift{6-5};
1005 let Inst{4} = 1;
1006 let Inst{3-0} = shift{3-0};
1007 }
1008
1009 // Assembly aliases for optional destination operand when it's the same
1010 // as the source operand.
1011 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $imm"),
1012 (!cast<Instruction>(!strconcat(baseOpc, "ri")) GPR:$Rdn, GPR:$Rdn,
1013 so_imm:$imm, pred:$p,
1014 cc_out:$s)>,
1015 Requires<[IsARM]>;
1016 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $Rm"),
1017 (!cast<Instruction>(!strconcat(baseOpc, "rr")) GPR:$Rdn, GPR:$Rdn,
1018 GPR:$Rm, pred:$p,
1019 cc_out:$s)>,
1020 Requires<[IsARM]>;
1021 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $shift"),
1022 (!cast<Instruction>(!strconcat(baseOpc, "rsi")) GPR:$Rdn, GPR:$Rdn,
1023 so_reg_imm:$shift, pred:$p,
1024 cc_out:$s)>,
1025 Requires<[IsARM]>;
1026 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $shift"),
1027 (!cast<Instruction>(!strconcat(baseOpc, "rsr")) GPR:$Rdn, GPR:$Rdn,
1028 so_reg_reg:$shift, pred:$p,
1029 cc_out:$s)>,
1030 Requires<[IsARM]>;
1031
1032}
1033
Evan Cheng4a517082011-09-06 18:52:20 +00001034/// AsI1_rbin_s_is - Same as AsI1_rbin_s_is except it sets 's' bit by default.
Andrew Trick3be654f2011-09-21 02:20:46 +00001035///
1036/// These opcodes will be converted to the real non-S opcodes by
1037/// AdjustInstrPostInstrSelection after giving then an optional CPSR operand.
1038let hasPostISelHook = 1, isCodeGenOnly = 1, isPseudo = 1, Defs = [CPSR] in {
Evan Cheng342e3162011-08-30 01:34:54 +00001039multiclass AsI1_rbin_s_is<bits<4> opcod, string opc,
1040 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
1041 PatFrag opnode, bit Commutable = 0> {
1042 def ri : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
1043 iii, opc, "\t$Rd, $Rn, $imm",
Andrew Trick3be654f2011-09-21 02:20:46 +00001044 [(set GPR:$Rd, CPSR, (opnode so_imm:$imm, GPR:$Rn))]>;
Evan Cheng342e3162011-08-30 01:34:54 +00001045
1046 def rr : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm,
1047 iir, opc, "\t$Rd, $Rn, $Rm",
Andrew Trick3be654f2011-09-21 02:20:46 +00001048 [/* pattern left blank */]>;
Evan Cheng342e3162011-08-30 01:34:54 +00001049
1050 def rsi : AsI1<opcod, (outs GPR:$Rd),
1051 (ins GPR:$Rn, so_reg_imm:$shift), DPSoRegImmFrm,
1052 iis, opc, "\t$Rd, $Rn, $shift",
Andrew Trick3be654f2011-09-21 02:20:46 +00001053 [(set GPR:$Rd, CPSR, (opnode so_reg_imm:$shift, GPR:$Rn))]>;
Evan Cheng342e3162011-08-30 01:34:54 +00001054
1055 def rsr : AsI1<opcod, (outs GPR:$Rd),
1056 (ins GPR:$Rn, so_reg_reg:$shift), DPSoRegRegFrm,
1057 iis, opc, "\t$Rd, $Rn, $shift",
1058 [(set GPR:$Rd, CPSR, (opnode so_reg_reg:$shift, GPR:$Rn))]> {
1059 bits<4> Rd;
1060 bits<4> Rn;
1061 bits<12> shift;
1062 let Inst{25} = 0;
1063 let Inst{19-16} = Rn;
1064 let Inst{15-12} = Rd;
1065 let Inst{11-8} = shift{11-8};
1066 let Inst{7} = 0;
1067 let Inst{6-5} = shift{6-5};
1068 let Inst{4} = 1;
1069 let Inst{3-0} = shift{3-0};
1070 }
1071}
1072}
1073
Evan Cheng4a517082011-09-06 18:52:20 +00001074/// AsI1_bin_s_irs - Same as AsI1_bin_irs except it sets the 's' bit by default.
Andrew Trick3be654f2011-09-21 02:20:46 +00001075///
1076/// These opcodes will be converted to the real non-S opcodes by
1077/// AdjustInstrPostInstrSelection after giving then an optional CPSR operand.
1078let hasPostISelHook = 1, isCodeGenOnly = 1, isPseudo = 1, Defs = [CPSR] in {
Evan Cheng4a517082011-09-06 18:52:20 +00001079multiclass AsI1_bin_s_irs<bits<4> opcod, string opc,
Evan Cheng7e1bf302010-09-29 00:27:46 +00001080 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
1081 PatFrag opnode, bit Commutable = 0> {
Evan Cheng4a517082011-09-06 18:52:20 +00001082 def ri : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
Jim Grosbach89c898f2010-10-13 00:50:27 +00001083 iii, opc, "\t$Rd, $Rn, $imm",
Andrew Trick3be654f2011-09-21 02:20:46 +00001084 [(set GPR:$Rd, CPSR, (opnode GPR:$Rn, so_imm:$imm))]>;
Evan Cheng4a517082011-09-06 18:52:20 +00001085 def rr : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm,
Jim Grosbach89c898f2010-10-13 00:50:27 +00001086 iir, opc, "\t$Rd, $Rn, $Rm",
Andrew Trick3be654f2011-09-21 02:20:46 +00001087 [(set GPR:$Rd, CPSR, (opnode GPR:$Rn, GPR:$Rm))]>;
Evan Cheng4a517082011-09-06 18:52:20 +00001088 def rsi : AsI1<opcod, (outs GPR:$Rd),
Owen Anderson152d4a42011-07-21 23:38:37 +00001089 (ins GPR:$Rn, so_reg_imm:$shift), DPSoRegImmFrm,
Jim Grosbach89c898f2010-10-13 00:50:27 +00001090 iis, opc, "\t$Rd, $Rn, $shift",
Andrew Trick3be654f2011-09-21 02:20:46 +00001091 [(set GPR:$Rd, CPSR, (opnode GPR:$Rn, so_reg_imm:$shift))]>;
Owen Anderson92a20222011-07-21 18:54:16 +00001092
Evan Cheng4a517082011-09-06 18:52:20 +00001093 def rsr : AsI1<opcod, (outs GPR:$Rd),
Owen Anderson152d4a42011-07-21 23:38:37 +00001094 (ins GPR:$Rn, so_reg_reg:$shift), DPSoRegRegFrm,
Owen Anderson92a20222011-07-21 18:54:16 +00001095 iis, opc, "\t$Rd, $Rn, $shift",
Andrew Trick3be654f2011-09-21 02:20:46 +00001096 [(set GPR:$Rd, CPSR, (opnode GPR:$Rn, so_reg_reg:$shift))]>;
Evan Cheng071a2792007-09-11 19:55:27 +00001097}
Evan Chengc85e8322007-07-05 07:13:32 +00001098}
1099
1100/// AI1_cmp_irs - Defines a set of (op r, {so_imm|r|so_reg}) cmp / test
Evan Cheng13ab0202007-07-10 18:08:01 +00001101/// patterns. Similar to AsI1_bin_irs except the instruction does not produce
Evan Chengc85e8322007-07-05 07:13:32 +00001102/// a explicit result, only implicitly set CPSR.
Bill Wendling0cce3dd2010-08-11 00:22:27 +00001103let isCompare = 1, Defs = [CPSR] in {
Evan Cheng5d42c562010-09-29 00:49:25 +00001104multiclass AI1_cmp_irs<bits<4> opcod, string opc,
1105 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
1106 PatFrag opnode, bit Commutable = 0> {
Jim Grosbach89c898f2010-10-13 00:50:27 +00001107 def ri : AI1<opcod, (outs), (ins GPR:$Rn, so_imm:$imm), DPFrm, iii,
1108 opc, "\t$Rn, $imm",
1109 [(opnode GPR:$Rn, so_imm:$imm)]> {
Jim Grosbach89c898f2010-10-13 00:50:27 +00001110 bits<4> Rn;
1111 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +00001112 let Inst{25} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +00001113 let Inst{20} = 1;
Jim Grosbach89c898f2010-10-13 00:50:27 +00001114 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +00001115 let Inst{15-12} = 0b0000;
Jim Grosbach89c898f2010-10-13 00:50:27 +00001116 let Inst{11-0} = imm;
Jim Grosbach89c898f2010-10-13 00:50:27 +00001117 }
1118 def rr : AI1<opcod, (outs), (ins GPR:$Rn, GPR:$Rm), DPFrm, iir,
1119 opc, "\t$Rn, $Rm",
1120 [(opnode GPR:$Rn, GPR:$Rm)]> {
Jim Grosbach89c898f2010-10-13 00:50:27 +00001121 bits<4> Rn;
1122 bits<4> Rm;
Evan Cheng8de898a2009-06-26 00:19:44 +00001123 let isCommutable = Commutable;
Jim Grosbach28b10822010-11-02 17:59:04 +00001124 let Inst{25} = 0;
Bob Wilson5361cd22009-10-13 17:35:30 +00001125 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +00001126 let Inst{19-16} = Rn;
1127 let Inst{15-12} = 0b0000;
1128 let Inst{11-4} = 0b00000000;
1129 let Inst{3-0} = Rm;
Jim Grosbach89c898f2010-10-13 00:50:27 +00001130 }
Owen Anderson92a20222011-07-21 18:54:16 +00001131 def rsi : AI1<opcod, (outs),
Owen Anderson152d4a42011-07-21 23:38:37 +00001132 (ins GPR:$Rn, so_reg_imm:$shift), DPSoRegImmFrm, iis,
Jim Grosbach89c898f2010-10-13 00:50:27 +00001133 opc, "\t$Rn, $shift",
Owen Anderson92a20222011-07-21 18:54:16 +00001134 [(opnode GPR:$Rn, so_reg_imm:$shift)]> {
Jim Grosbach89c898f2010-10-13 00:50:27 +00001135 bits<4> Rn;
1136 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +00001137 let Inst{25} = 0;
Jim Grosbach89c898f2010-10-13 00:50:27 +00001138 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +00001139 let Inst{19-16} = Rn;
1140 let Inst{15-12} = 0b0000;
Owen Anderson92a20222011-07-21 18:54:16 +00001141 let Inst{11-5} = shift{11-5};
1142 let Inst{4} = 0;
1143 let Inst{3-0} = shift{3-0};
Evan Chengbc8a9452009-07-07 23:40:25 +00001144 }
Owen Anderson92a20222011-07-21 18:54:16 +00001145 def rsr : AI1<opcod, (outs),
Owen Anderson152d4a42011-07-21 23:38:37 +00001146 (ins GPR:$Rn, so_reg_reg:$shift), DPSoRegRegFrm, iis,
Owen Anderson92a20222011-07-21 18:54:16 +00001147 opc, "\t$Rn, $shift",
1148 [(opnode GPR:$Rn, so_reg_reg:$shift)]> {
1149 bits<4> Rn;
1150 bits<12> shift;
1151 let Inst{25} = 0;
1152 let Inst{20} = 1;
1153 let Inst{19-16} = Rn;
1154 let Inst{15-12} = 0b0000;
1155 let Inst{11-8} = shift{11-8};
1156 let Inst{7} = 0;
1157 let Inst{6-5} = shift{6-5};
1158 let Inst{4} = 1;
1159 let Inst{3-0} = shift{3-0};
1160 }
1161
Evan Cheng071a2792007-09-11 19:55:27 +00001162}
Evan Chenga8e29892007-01-19 07:51:42 +00001163}
1164
Evan Cheng576a3962010-09-25 00:49:35 +00001165/// AI_ext_rrot - A unary operation with two forms: one whose operand is a
Evan Chenga8e29892007-01-19 07:51:42 +00001166/// register and one whose operand is a register rotated by 8/16/24.
Evan Cheng97f48c32008-11-06 22:15:19 +00001167/// FIXME: Remove the 'r' variant. Its rot_imm is zero.
Jim Grosbachc5a8c862011-07-27 16:47:19 +00001168class AI_ext_rrot<bits<8> opcod, string opc, PatFrag opnode>
Owen Anderson33e57512011-08-10 00:03:03 +00001169 : AExtI<opcod, (outs GPRnopc:$Rd), (ins GPRnopc:$Rm, rot_imm:$rot),
Jim Grosbachc5a8c862011-07-27 16:47:19 +00001170 IIC_iEXTr, opc, "\t$Rd, $Rm$rot",
Owen Anderson33e57512011-08-10 00:03:03 +00001171 [(set GPRnopc:$Rd, (opnode (rotr GPRnopc:$Rm, rot_imm:$rot)))]>,
Jim Grosbachc5a8c862011-07-27 16:47:19 +00001172 Requires<[IsARM, HasV6]> {
1173 bits<4> Rd;
1174 bits<4> Rm;
1175 bits<2> rot;
1176 let Inst{19-16} = 0b1111;
1177 let Inst{15-12} = Rd;
1178 let Inst{11-10} = rot;
1179 let Inst{3-0} = Rm;
Evan Chenga8e29892007-01-19 07:51:42 +00001180}
1181
Jim Grosbachc5a8c862011-07-27 16:47:19 +00001182class AI_ext_rrot_np<bits<8> opcod, string opc>
Owen Anderson33e57512011-08-10 00:03:03 +00001183 : AExtI<opcod, (outs GPRnopc:$Rd), (ins GPRnopc:$Rm, rot_imm:$rot),
Jim Grosbachc5a8c862011-07-27 16:47:19 +00001184 IIC_iEXTr, opc, "\t$Rd, $Rm$rot", []>,
1185 Requires<[IsARM, HasV6]> {
1186 bits<2> rot;
1187 let Inst{19-16} = 0b1111;
1188 let Inst{11-10} = rot;
Johnny Chen2ec5e492010-02-22 21:50:40 +00001189}
1190
Evan Cheng576a3962010-09-25 00:49:35 +00001191/// AI_exta_rrot - A binary operation with two forms: one whose operand is a
Evan Chenga8e29892007-01-19 07:51:42 +00001192/// register and one whose operand is a register rotated by 8/16/24.
Jim Grosbach70327412011-07-27 17:48:13 +00001193class AI_exta_rrot<bits<8> opcod, string opc, PatFrag opnode>
Owen Anderson33e57512011-08-10 00:03:03 +00001194 : AExtI<opcod, (outs GPRnopc:$Rd), (ins GPR:$Rn, GPRnopc:$Rm, rot_imm:$rot),
Jim Grosbach70327412011-07-27 17:48:13 +00001195 IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm$rot",
Owen Anderson33e57512011-08-10 00:03:03 +00001196 [(set GPRnopc:$Rd, (opnode GPR:$Rn,
1197 (rotr GPRnopc:$Rm, rot_imm:$rot)))]>,
Jim Grosbach70327412011-07-27 17:48:13 +00001198 Requires<[IsARM, HasV6]> {
1199 bits<4> Rd;
1200 bits<4> Rm;
1201 bits<4> Rn;
1202 bits<2> rot;
1203 let Inst{19-16} = Rn;
1204 let Inst{15-12} = Rd;
1205 let Inst{11-10} = rot;
1206 let Inst{9-4} = 0b000111;
1207 let Inst{3-0} = Rm;
Evan Chenga8e29892007-01-19 07:51:42 +00001208}
1209
Jim Grosbach70327412011-07-27 17:48:13 +00001210class AI_exta_rrot_np<bits<8> opcod, string opc>
Owen Anderson33e57512011-08-10 00:03:03 +00001211 : AExtI<opcod, (outs GPRnopc:$Rd), (ins GPR:$Rn, GPRnopc:$Rm, rot_imm:$rot),
Jim Grosbach70327412011-07-27 17:48:13 +00001212 IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm$rot", []>,
1213 Requires<[IsARM, HasV6]> {
1214 bits<4> Rn;
1215 bits<2> rot;
1216 let Inst{19-16} = Rn;
1217 let Inst{11-10} = rot;
Johnny Chen2ec5e492010-02-22 21:50:40 +00001218}
1219
Evan Cheng62674222009-06-25 23:34:10 +00001220/// AI1_adde_sube_irs - Define instructions and patterns for adde and sube.
Evan Cheng8de898a2009-06-26 00:19:44 +00001221multiclass AI1_adde_sube_irs<bits<4> opcod, string opc, PatFrag opnode,
Jim Grosbach37ee4642011-07-13 17:57:17 +00001222 string baseOpc, bit Commutable = 0> {
Andrew Trick83a80312011-09-20 18:22:31 +00001223 let hasPostISelHook = 1, Defs = [CPSR], Uses = [CPSR] in {
Jim Grosbach24989ec2010-10-13 18:00:52 +00001224 def ri : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
1225 DPFrm, IIC_iALUi, opc, "\t$Rd, $Rn, $imm",
Evan Cheng342e3162011-08-30 01:34:54 +00001226 [(set GPR:$Rd, CPSR, (opnode GPR:$Rn, so_imm:$imm, CPSR))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00001227 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +00001228 bits<4> Rd;
1229 bits<4> Rn;
1230 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +00001231 let Inst{25} = 1;
Jim Grosbach24989ec2010-10-13 18:00:52 +00001232 let Inst{15-12} = Rd;
1233 let Inst{19-16} = Rn;
1234 let Inst{11-0} = imm;
Evan Chengbc8a9452009-07-07 23:40:25 +00001235 }
Jim Grosbach24989ec2010-10-13 18:00:52 +00001236 def rr : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
1237 DPFrm, IIC_iALUr, opc, "\t$Rd, $Rn, $Rm",
Evan Cheng342e3162011-08-30 01:34:54 +00001238 [(set GPR:$Rd, CPSR, (opnode GPR:$Rn, GPR:$Rm, CPSR))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00001239 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +00001240 bits<4> Rd;
1241 bits<4> Rn;
1242 bits<4> Rm;
Johnny Chen04301522009-11-07 00:54:36 +00001243 let Inst{11-4} = 0b00000000;
Evan Chengbc8a9452009-07-07 23:40:25 +00001244 let Inst{25} = 0;
Jim Grosbach24989ec2010-10-13 18:00:52 +00001245 let isCommutable = Commutable;
1246 let Inst{3-0} = Rm;
1247 let Inst{15-12} = Rd;
1248 let Inst{19-16} = Rn;
Evan Cheng8de898a2009-06-26 00:19:44 +00001249 }
Owen Anderson92a20222011-07-21 18:54:16 +00001250 def rsi : AsI1<opcod, (outs GPR:$Rd),
1251 (ins GPR:$Rn, so_reg_imm:$shift),
Owen Anderson152d4a42011-07-21 23:38:37 +00001252 DPSoRegImmFrm, IIC_iALUsr, opc, "\t$Rd, $Rn, $shift",
Evan Cheng342e3162011-08-30 01:34:54 +00001253 [(set GPR:$Rd, CPSR, (opnode GPR:$Rn, so_reg_imm:$shift, CPSR))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00001254 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +00001255 bits<4> Rd;
1256 bits<4> Rn;
1257 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +00001258 let Inst{25} = 0;
Jim Grosbach24989ec2010-10-13 18:00:52 +00001259 let Inst{19-16} = Rn;
Owen Anderson92a20222011-07-21 18:54:16 +00001260 let Inst{15-12} = Rd;
1261 let Inst{11-5} = shift{11-5};
1262 let Inst{4} = 0;
1263 let Inst{3-0} = shift{3-0};
1264 }
1265 def rsr : AsI1<opcod, (outs GPR:$Rd),
1266 (ins GPR:$Rn, so_reg_reg:$shift),
Owen Anderson152d4a42011-07-21 23:38:37 +00001267 DPSoRegRegFrm, IIC_iALUsr, opc, "\t$Rd, $Rn, $shift",
Evan Cheng342e3162011-08-30 01:34:54 +00001268 [(set GPR:$Rd, CPSR, (opnode GPR:$Rn, so_reg_reg:$shift, CPSR))]>,
Owen Anderson92a20222011-07-21 18:54:16 +00001269 Requires<[IsARM]> {
1270 bits<4> Rd;
1271 bits<4> Rn;
1272 bits<12> shift;
1273 let Inst{25} = 0;
1274 let Inst{19-16} = Rn;
1275 let Inst{15-12} = Rd;
1276 let Inst{11-8} = shift{11-8};
1277 let Inst{7} = 0;
1278 let Inst{6-5} = shift{6-5};
1279 let Inst{4} = 1;
1280 let Inst{3-0} = shift{3-0};
Evan Chengbc8a9452009-07-07 23:40:25 +00001281 }
Jim Grosbach37ee4642011-07-13 17:57:17 +00001282 }
Evan Cheng342e3162011-08-30 01:34:54 +00001283
Jim Grosbach37ee4642011-07-13 17:57:17 +00001284 // Assembly aliases for optional destination operand when it's the same
1285 // as the source operand.
1286 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $imm"),
1287 (!cast<Instruction>(!strconcat(baseOpc, "ri")) GPR:$Rdn, GPR:$Rdn,
1288 so_imm:$imm, pred:$p,
1289 cc_out:$s)>,
1290 Requires<[IsARM]>;
1291 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $Rm"),
1292 (!cast<Instruction>(!strconcat(baseOpc, "rr")) GPR:$Rdn, GPR:$Rdn,
1293 GPR:$Rm, pred:$p,
1294 cc_out:$s)>,
1295 Requires<[IsARM]>;
1296 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $shift"),
Owen Anderson92a20222011-07-21 18:54:16 +00001297 (!cast<Instruction>(!strconcat(baseOpc, "rsi")) GPR:$Rdn, GPR:$Rdn,
1298 so_reg_imm:$shift, pred:$p,
1299 cc_out:$s)>,
1300 Requires<[IsARM]>;
1301 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $shift"),
1302 (!cast<Instruction>(!strconcat(baseOpc, "rsr")) GPR:$Rdn, GPR:$Rdn,
1303 so_reg_reg:$shift, pred:$p,
Jim Grosbach37ee4642011-07-13 17:57:17 +00001304 cc_out:$s)>,
1305 Requires<[IsARM]>;
Owen Anderson78a54692011-04-11 20:12:19 +00001306}
1307
Evan Cheng342e3162011-08-30 01:34:54 +00001308/// AI1_rsc_irs - Define instructions and patterns for rsc
1309multiclass AI1_rsc_irs<bits<4> opcod, string opc, PatFrag opnode,
1310 string baseOpc> {
Andrew Trick83a80312011-09-20 18:22:31 +00001311 let hasPostISelHook = 1, Defs = [CPSR], Uses = [CPSR] in {
Evan Cheng342e3162011-08-30 01:34:54 +00001312 def ri : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
1313 DPFrm, IIC_iALUi, opc, "\t$Rd, $Rn, $imm",
1314 [(set GPR:$Rd, CPSR, (opnode so_imm:$imm, GPR:$Rn, CPSR))]>,
1315 Requires<[IsARM]> {
1316 bits<4> Rd;
1317 bits<4> Rn;
1318 bits<12> imm;
1319 let Inst{25} = 1;
1320 let Inst{15-12} = Rd;
1321 let Inst{19-16} = Rn;
1322 let Inst{11-0} = imm;
Owen Anderson78a54692011-04-11 20:12:19 +00001323 }
Evan Cheng342e3162011-08-30 01:34:54 +00001324 def rr : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
1325 DPFrm, IIC_iALUr, opc, "\t$Rd, $Rn, $Rm",
1326 [/* pattern left blank */]> {
1327 bits<4> Rd;
1328 bits<4> Rn;
1329 bits<4> Rm;
1330 let Inst{11-4} = 0b00000000;
1331 let Inst{25} = 0;
1332 let Inst{3-0} = Rm;
1333 let Inst{15-12} = Rd;
1334 let Inst{19-16} = Rn;
1335 }
1336 def rsi : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_reg_imm:$shift),
1337 DPSoRegImmFrm, IIC_iALUsr, opc, "\t$Rd, $Rn, $shift",
1338 [(set GPR:$Rd, CPSR, (opnode so_reg_imm:$shift, GPR:$Rn, CPSR))]>,
1339 Requires<[IsARM]> {
1340 bits<4> Rd;
1341 bits<4> Rn;
1342 bits<12> shift;
1343 let Inst{25} = 0;
1344 let Inst{19-16} = Rn;
1345 let Inst{15-12} = Rd;
1346 let Inst{11-5} = shift{11-5};
1347 let Inst{4} = 0;
1348 let Inst{3-0} = shift{3-0};
1349 }
1350 def rsr : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_reg_reg:$shift),
1351 DPSoRegRegFrm, IIC_iALUsr, opc, "\t$Rd, $Rn, $shift",
1352 [(set GPR:$Rd, CPSR, (opnode so_reg_reg:$shift, GPR:$Rn, CPSR))]>,
1353 Requires<[IsARM]> {
1354 bits<4> Rd;
1355 bits<4> Rn;
1356 bits<12> shift;
1357 let Inst{25} = 0;
1358 let Inst{19-16} = Rn;
1359 let Inst{15-12} = Rd;
1360 let Inst{11-8} = shift{11-8};
1361 let Inst{7} = 0;
1362 let Inst{6-5} = shift{6-5};
1363 let Inst{4} = 1;
1364 let Inst{3-0} = shift{3-0};
1365 }
1366 }
1367
1368 // Assembly aliases for optional destination operand when it's the same
1369 // as the source operand.
1370 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $imm"),
1371 (!cast<Instruction>(!strconcat(baseOpc, "ri")) GPR:$Rdn, GPR:$Rdn,
1372 so_imm:$imm, pred:$p,
1373 cc_out:$s)>,
1374 Requires<[IsARM]>;
1375 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $Rm"),
1376 (!cast<Instruction>(!strconcat(baseOpc, "rr")) GPR:$Rdn, GPR:$Rdn,
1377 GPR:$Rm, pred:$p,
1378 cc_out:$s)>,
1379 Requires<[IsARM]>;
1380 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $shift"),
1381 (!cast<Instruction>(!strconcat(baseOpc, "rsi")) GPR:$Rdn, GPR:$Rdn,
1382 so_reg_imm:$shift, pred:$p,
1383 cc_out:$s)>,
1384 Requires<[IsARM]>;
1385 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $shift"),
1386 (!cast<Instruction>(!strconcat(baseOpc, "rsr")) GPR:$Rdn, GPR:$Rdn,
1387 so_reg_reg:$shift, pred:$p,
1388 cc_out:$s)>,
1389 Requires<[IsARM]>;
Evan Chengc85e8322007-07-05 07:13:32 +00001390}
1391
Jim Grosbach3e556122010-10-26 22:37:02 +00001392let canFoldAsLoad = 1, isReMaterializable = 1 in {
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001393multiclass AI_ldr1<bit isByte, string opc, InstrItinClass iii,
Jim Grosbach3e556122010-10-26 22:37:02 +00001394 InstrItinClass iir, PatFrag opnode> {
1395 // Note: We use the complex addrmode_imm12 rather than just an input
1396 // GPR and a constrained immediate so that we can use this to match
1397 // frame index references and avoid matching constant pool references.
Jim Grosbach9558b4c2010-11-19 21:07:51 +00001398 def i12: AI2ldst<0b010, 1, isByte, (outs GPR:$Rt), (ins addrmode_imm12:$addr),
Jim Grosbach3e556122010-10-26 22:37:02 +00001399 AddrMode_i12, LdFrm, iii, opc, "\t$Rt, $addr",
1400 [(set GPR:$Rt, (opnode addrmode_imm12:$addr))]> {
Bill Wendling92b5a2e2010-11-03 01:49:29 +00001401 bits<4> Rt;
1402 bits<17> addr;
1403 let Inst{23} = addr{12}; // U (add = ('U' == 1))
1404 let Inst{19-16} = addr{16-13}; // Rn
Jim Grosbach3e556122010-10-26 22:37:02 +00001405 let Inst{15-12} = Rt;
1406 let Inst{11-0} = addr{11-0}; // imm12
1407 }
Jim Grosbach9558b4c2010-11-19 21:07:51 +00001408 def rs : AI2ldst<0b011, 1, isByte, (outs GPR:$Rt), (ins ldst_so_reg:$shift),
Jim Grosbach3e556122010-10-26 22:37:02 +00001409 AddrModeNone, LdFrm, iir, opc, "\t$Rt, $shift",
1410 [(set GPR:$Rt, (opnode ldst_so_reg:$shift))]> {
Bill Wendling92b5a2e2010-11-03 01:49:29 +00001411 bits<4> Rt;
1412 bits<17> shift;
Johnny Chena52d7da2011-03-31 19:28:35 +00001413 let shift{4} = 0; // Inst{4} = 0
Bill Wendling92b5a2e2010-11-03 01:49:29 +00001414 let Inst{23} = shift{12}; // U (add = ('U' == 1))
1415 let Inst{19-16} = shift{16-13}; // Rn
Jim Grosbache0ee08e2010-11-09 18:43:54 +00001416 let Inst{15-12} = Rt;
Jim Grosbach3e556122010-10-26 22:37:02 +00001417 let Inst{11-0} = shift{11-0};
1418 }
1419}
1420}
1421
Owen Anderson26d2f0a2011-08-11 20:21:46 +00001422let canFoldAsLoad = 1, isReMaterializable = 1 in {
1423multiclass AI_ldr1nopc<bit isByte, string opc, InstrItinClass iii,
1424 InstrItinClass iir, PatFrag opnode> {
1425 // Note: We use the complex addrmode_imm12 rather than just an input
1426 // GPR and a constrained immediate so that we can use this to match
1427 // frame index references and avoid matching constant pool references.
1428 def i12: AI2ldst<0b010, 1, isByte, (outs GPRnopc:$Rt), (ins addrmode_imm12:$addr),
1429 AddrMode_i12, LdFrm, iii, opc, "\t$Rt, $addr",
1430 [(set GPRnopc:$Rt, (opnode addrmode_imm12:$addr))]> {
1431 bits<4> Rt;
1432 bits<17> addr;
1433 let Inst{23} = addr{12}; // U (add = ('U' == 1))
1434 let Inst{19-16} = addr{16-13}; // Rn
1435 let Inst{15-12} = Rt;
1436 let Inst{11-0} = addr{11-0}; // imm12
1437 }
1438 def rs : AI2ldst<0b011, 1, isByte, (outs GPRnopc:$Rt), (ins ldst_so_reg:$shift),
1439 AddrModeNone, LdFrm, iir, opc, "\t$Rt, $shift",
1440 [(set GPRnopc:$Rt, (opnode ldst_so_reg:$shift))]> {
1441 bits<4> Rt;
1442 bits<17> shift;
1443 let shift{4} = 0; // Inst{4} = 0
1444 let Inst{23} = shift{12}; // U (add = ('U' == 1))
1445 let Inst{19-16} = shift{16-13}; // Rn
1446 let Inst{15-12} = Rt;
1447 let Inst{11-0} = shift{11-0};
1448 }
1449}
1450}
1451
1452
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001453multiclass AI_str1<bit isByte, string opc, InstrItinClass iii,
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001454 InstrItinClass iir, PatFrag opnode> {
1455 // Note: We use the complex addrmode_imm12 rather than just an input
1456 // GPR and a constrained immediate so that we can use this to match
1457 // frame index references and avoid matching constant pool references.
Jim Grosbach9558b4c2010-11-19 21:07:51 +00001458 def i12 : AI2ldst<0b010, 0, isByte, (outs),
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001459 (ins GPR:$Rt, addrmode_imm12:$addr),
1460 AddrMode_i12, StFrm, iii, opc, "\t$Rt, $addr",
1461 [(opnode GPR:$Rt, addrmode_imm12:$addr)]> {
1462 bits<4> Rt;
1463 bits<17> addr;
1464 let Inst{23} = addr{12}; // U (add = ('U' == 1))
1465 let Inst{19-16} = addr{16-13}; // Rn
1466 let Inst{15-12} = Rt;
1467 let Inst{11-0} = addr{11-0}; // imm12
1468 }
Jim Grosbach9558b4c2010-11-19 21:07:51 +00001469 def rs : AI2ldst<0b011, 0, isByte, (outs), (ins GPR:$Rt, ldst_so_reg:$shift),
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001470 AddrModeNone, StFrm, iir, opc, "\t$Rt, $shift",
1471 [(opnode GPR:$Rt, ldst_so_reg:$shift)]> {
1472 bits<4> Rt;
1473 bits<17> shift;
Johnny Chena52d7da2011-03-31 19:28:35 +00001474 let shift{4} = 0; // Inst{4} = 0
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001475 let Inst{23} = shift{12}; // U (add = ('U' == 1))
1476 let Inst{19-16} = shift{16-13}; // Rn
Jim Grosbache0ee08e2010-11-09 18:43:54 +00001477 let Inst{15-12} = Rt;
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001478 let Inst{11-0} = shift{11-0};
1479 }
1480}
Owen Anderson26d2f0a2011-08-11 20:21:46 +00001481
1482multiclass AI_str1nopc<bit isByte, string opc, InstrItinClass iii,
1483 InstrItinClass iir, PatFrag opnode> {
1484 // Note: We use the complex addrmode_imm12 rather than just an input
1485 // GPR and a constrained immediate so that we can use this to match
1486 // frame index references and avoid matching constant pool references.
1487 def i12 : AI2ldst<0b010, 0, isByte, (outs),
1488 (ins GPRnopc:$Rt, addrmode_imm12:$addr),
1489 AddrMode_i12, StFrm, iii, opc, "\t$Rt, $addr",
1490 [(opnode GPRnopc:$Rt, addrmode_imm12:$addr)]> {
1491 bits<4> Rt;
1492 bits<17> addr;
1493 let Inst{23} = addr{12}; // U (add = ('U' == 1))
1494 let Inst{19-16} = addr{16-13}; // Rn
1495 let Inst{15-12} = Rt;
1496 let Inst{11-0} = addr{11-0}; // imm12
1497 }
1498 def rs : AI2ldst<0b011, 0, isByte, (outs), (ins GPRnopc:$Rt, ldst_so_reg:$shift),
1499 AddrModeNone, StFrm, iir, opc, "\t$Rt, $shift",
1500 [(opnode GPRnopc:$Rt, ldst_so_reg:$shift)]> {
1501 bits<4> Rt;
1502 bits<17> shift;
1503 let shift{4} = 0; // Inst{4} = 0
1504 let Inst{23} = shift{12}; // U (add = ('U' == 1))
1505 let Inst{19-16} = shift{16-13}; // Rn
1506 let Inst{15-12} = Rt;
1507 let Inst{11-0} = shift{11-0};
1508 }
1509}
1510
1511
Rafael Espindola15a6c3e2006-10-16 17:57:20 +00001512//===----------------------------------------------------------------------===//
1513// Instructions
1514//===----------------------------------------------------------------------===//
1515
Evan Chenga8e29892007-01-19 07:51:42 +00001516//===----------------------------------------------------------------------===//
1517// Miscellaneous Instructions.
1518//
Rafael Espindola6f602de2006-08-24 16:13:15 +00001519
Evan Chenga8e29892007-01-19 07:51:42 +00001520/// CONSTPOOL_ENTRY - This instruction represents a floating constant pool in
1521/// the function. The first operand is the ID# for this instruction, the second
1522/// is the index into the MachineConstantPool that this is, the third is the
1523/// size in bytes of this constant pool entry.
Evan Chengcd799b92009-06-12 20:46:18 +00001524let neverHasSideEffects = 1, isNotDuplicable = 1 in
Evan Chenga8e29892007-01-19 07:51:42 +00001525def CONSTPOOL_ENTRY :
Evan Cheng64d80e32007-07-19 01:14:50 +00001526PseudoInst<(outs), (ins cpinst_operand:$instid, cpinst_operand:$cpidx,
Jim Grosbach99594eb2010-11-18 01:38:26 +00001527 i32imm:$size), NoItinerary, []>;
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00001528
Jim Grosbach4642ad32010-02-22 23:10:38 +00001529// FIXME: Marking these as hasSideEffects is necessary to prevent machine DCE
1530// from removing one half of the matched pairs. That breaks PEI, which assumes
1531// these will always be in pairs, and asserts if it finds otherwise. Better way?
1532let Defs = [SP], Uses = [SP], hasSideEffects = 1 in {
Evan Chenga8e29892007-01-19 07:51:42 +00001533def ADJCALLSTACKUP :
Jim Grosbach99594eb2010-11-18 01:38:26 +00001534PseudoInst<(outs), (ins i32imm:$amt1, i32imm:$amt2, pred:$p), NoItinerary,
Chris Lattnere563bbc2008-10-11 22:08:30 +00001535 [(ARMcallseq_end timm:$amt1, timm:$amt2)]>;
Rafael Espindolacdda88c2006-08-24 17:19:08 +00001536
Jim Grosbach64171712010-02-16 21:07:46 +00001537def ADJCALLSTACKDOWN :
Jim Grosbach99594eb2010-11-18 01:38:26 +00001538PseudoInst<(outs), (ins i32imm:$amt, pred:$p), NoItinerary,
Chris Lattnere563bbc2008-10-11 22:08:30 +00001539 [(ARMcallseq_start timm:$amt)]>;
Evan Cheng071a2792007-09-11 19:55:27 +00001540}
Rafael Espindola3c000bf2006-08-21 22:00:32 +00001541
Eli Friedman2bdffe42011-08-31 00:31:29 +00001542// Atomic pseudo-insts which will be lowered to ldrexd/strexd loops.
1543// (These psuedos use a hand-written selection code).
Eli Friedman34c44852011-09-06 20:53:37 +00001544let usesCustomInserter = 1, Defs = [CPSR], mayLoad = 1, mayStore = 1 in {
Eli Friedman2bdffe42011-08-31 00:31:29 +00001545def ATOMOR6432 : PseudoInst<(outs GPR:$dst1, GPR:$dst2),
1546 (ins GPR:$addr, GPR:$src1, GPR:$src2),
1547 NoItinerary, []>;
1548def ATOMXOR6432 : PseudoInst<(outs GPR:$dst1, GPR:$dst2),
1549 (ins GPR:$addr, GPR:$src1, GPR:$src2),
1550 NoItinerary, []>;
1551def ATOMADD6432 : PseudoInst<(outs GPR:$dst1, GPR:$dst2),
1552 (ins GPR:$addr, GPR:$src1, GPR:$src2),
1553 NoItinerary, []>;
1554def ATOMSUB6432 : PseudoInst<(outs GPR:$dst1, GPR:$dst2),
1555 (ins GPR:$addr, GPR:$src1, GPR:$src2),
1556 NoItinerary, []>;
1557def ATOMNAND6432 : PseudoInst<(outs GPR:$dst1, GPR:$dst2),
1558 (ins GPR:$addr, GPR:$src1, GPR:$src2),
1559 NoItinerary, []>;
1560def ATOMAND6432 : PseudoInst<(outs GPR:$dst1, GPR:$dst2),
1561 (ins GPR:$addr, GPR:$src1, GPR:$src2),
1562 NoItinerary, []>;
1563def ATOMSWAP6432 : PseudoInst<(outs GPR:$dst1, GPR:$dst2),
1564 (ins GPR:$addr, GPR:$src1, GPR:$src2),
1565 NoItinerary, []>;
Eli Friedman4d3f3292011-08-31 17:52:22 +00001566def ATOMCMPXCHG6432 : PseudoInst<(outs GPR:$dst1, GPR:$dst2),
1567 (ins GPR:$addr, GPR:$cmp1, GPR:$cmp2,
1568 GPR:$set1, GPR:$set2),
1569 NoItinerary, []>;
Eli Friedman2bdffe42011-08-31 00:31:29 +00001570}
1571
Jim Grosbachd30970f2011-08-11 22:30:30 +00001572def NOP : AI<(outs), (ins), MiscFrm, NoItinerary, "nop", "", []>,
Johnny Chen85d5a892010-02-10 18:02:25 +00001573 Requires<[IsARM, HasV6T2]> {
1574 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001575 let Inst{15-8} = 0b11110000;
Johnny Chen85d5a892010-02-10 18:02:25 +00001576 let Inst{7-0} = 0b00000000;
1577}
1578
Jim Grosbachd30970f2011-08-11 22:30:30 +00001579def YIELD : AI<(outs), (ins), MiscFrm, NoItinerary, "yield", "", []>,
Johnny Chenf4d81052010-02-12 22:53:19 +00001580 Requires<[IsARM, HasV6T2]> {
1581 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001582 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +00001583 let Inst{7-0} = 0b00000001;
1584}
1585
Jim Grosbachd30970f2011-08-11 22:30:30 +00001586def WFE : AI<(outs), (ins), MiscFrm, NoItinerary, "wfe", "", []>,
Johnny Chenf4d81052010-02-12 22:53:19 +00001587 Requires<[IsARM, HasV6T2]> {
1588 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001589 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +00001590 let Inst{7-0} = 0b00000010;
1591}
1592
Jim Grosbachd30970f2011-08-11 22:30:30 +00001593def WFI : AI<(outs), (ins), MiscFrm, NoItinerary, "wfi", "", []>,
Johnny Chenf4d81052010-02-12 22:53:19 +00001594 Requires<[IsARM, HasV6T2]> {
1595 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001596 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +00001597 let Inst{7-0} = 0b00000011;
1598}
1599
Owen Anderson05b0c9f2011-08-11 21:50:56 +00001600def SEL : AI<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm, NoItinerary, "sel",
1601 "\t$Rd, $Rn, $Rm", []>, Requires<[IsARM, HasV6]> {
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001602 bits<4> Rd;
1603 bits<4> Rn;
1604 bits<4> Rm;
1605 let Inst{3-0} = Rm;
1606 let Inst{15-12} = Rd;
1607 let Inst{19-16} = Rn;
Johnny Chen2ec5e492010-02-22 21:50:40 +00001608 let Inst{27-20} = 0b01101000;
1609 let Inst{7-4} = 0b1011;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001610 let Inst{11-8} = 0b1111;
Johnny Chen2ec5e492010-02-22 21:50:40 +00001611}
1612
Johnny Chenf4d81052010-02-12 22:53:19 +00001613def SEV : AI<(outs), (ins), MiscFrm, NoItinerary, "sev", "",
Jim Grosbach0fdf6cc2011-07-22 18:04:10 +00001614 []>, Requires<[IsARM, HasV6T2]> {
Johnny Chenf4d81052010-02-12 22:53:19 +00001615 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001616 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +00001617 let Inst{7-0} = 0b00000100;
1618}
1619
Johnny Chenc6f7b272010-02-11 18:12:29 +00001620// The i32imm operand $val can be used by a debugger to store more information
1621// about the breakpoint.
Jim Grosbach619e0d62011-07-13 19:24:09 +00001622def BKPT : AI<(outs), (ins imm0_65535:$val), MiscFrm, NoItinerary,
1623 "bkpt", "\t$val", []>, Requires<[IsARM]> {
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001624 bits<16> val;
1625 let Inst{3-0} = val{3-0};
1626 let Inst{19-8} = val{15-4};
Johnny Chenc6f7b272010-02-11 18:12:29 +00001627 let Inst{27-20} = 0b00010010;
1628 let Inst{7-4} = 0b0111;
1629}
1630
Jim Grosbach96e24fa2011-07-29 17:36:04 +00001631// Change Processor State
1632// FIXME: We should use InstAlias to handle the optional operands.
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001633class CPS<dag iops, string asm_ops>
1634 : AXI<(outs), iops, MiscFrm, NoItinerary, !strconcat("cps", asm_ops),
Jim Grosbachbd4562e2011-07-29 17:33:29 +00001635 []>, Requires<[IsARM]> {
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001636 bits<2> imod;
1637 bits<3> iflags;
1638 bits<5> mode;
1639 bit M;
1640
Johnny Chenb98e1602010-02-12 18:55:33 +00001641 let Inst{31-28} = 0b1111;
1642 let Inst{27-20} = 0b00010000;
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001643 let Inst{19-18} = imod;
1644 let Inst{17} = M; // Enabled if mode is set;
1645 let Inst{16} = 0;
1646 let Inst{8-6} = iflags;
1647 let Inst{5} = 0;
1648 let Inst{4-0} = mode;
Johnny Chenb98e1602010-02-12 18:55:33 +00001649}
1650
Owen Anderson35008c22011-08-09 23:05:39 +00001651let DecoderMethod = "DecodeCPSInstruction" in {
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001652let M = 1 in
Jim Grosbach33768db2011-07-29 20:02:39 +00001653 def CPS3p : CPS<(ins imod_op:$imod, iflags_op:$iflags, imm0_31:$mode),
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001654 "$imod\t$iflags, $mode">;
1655let mode = 0, M = 0 in
1656 def CPS2p : CPS<(ins imod_op:$imod, iflags_op:$iflags), "$imod\t$iflags">;
1657
1658let imod = 0, iflags = 0, M = 1 in
Jim Grosbach33768db2011-07-29 20:02:39 +00001659 def CPS1p : CPS<(ins imm0_31:$mode), "\t$mode">;
Owen Anderson35008c22011-08-09 23:05:39 +00001660}
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001661
Johnny Chenb92a23f2010-02-21 04:42:01 +00001662// Preload signals the memory system of possible future data/instruction access.
Evan Cheng416941d2010-11-04 05:19:35 +00001663multiclass APreLoad<bits<1> read, bits<1> data, string opc> {
Johnny Chenb92a23f2010-02-21 04:42:01 +00001664
Evan Chengdfed19f2010-11-03 06:34:55 +00001665 def i12 : AXI<(outs), (ins addrmode_imm12:$addr), MiscFrm, IIC_Preload,
Evan Chengbc7deb02010-11-03 05:14:24 +00001666 !strconcat(opc, "\t$addr"),
Evan Cheng416941d2010-11-04 05:19:35 +00001667 [(ARMPreload addrmode_imm12:$addr, (i32 read), (i32 data))]> {
Jim Grosbachab682a22010-10-28 18:34:10 +00001668 bits<4> Rt;
1669 bits<17> addr;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001670 let Inst{31-26} = 0b111101;
1671 let Inst{25} = 0; // 0 for immediate form
Evan Cheng416941d2010-11-04 05:19:35 +00001672 let Inst{24} = data;
Jim Grosbachab682a22010-10-28 18:34:10 +00001673 let Inst{23} = addr{12}; // U (add = ('U' == 1))
Evan Cheng416941d2010-11-04 05:19:35 +00001674 let Inst{22} = read;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001675 let Inst{21-20} = 0b01;
Jim Grosbachab682a22010-10-28 18:34:10 +00001676 let Inst{19-16} = addr{16-13}; // Rn
Evan Chengc3a20ba2011-01-27 23:48:34 +00001677 let Inst{15-12} = 0b1111;
Jim Grosbachab682a22010-10-28 18:34:10 +00001678 let Inst{11-0} = addr{11-0}; // imm12
Johnny Chenb92a23f2010-02-21 04:42:01 +00001679 }
1680
Evan Chengdfed19f2010-11-03 06:34:55 +00001681 def rs : AXI<(outs), (ins ldst_so_reg:$shift), MiscFrm, IIC_Preload,
Evan Chengbc7deb02010-11-03 05:14:24 +00001682 !strconcat(opc, "\t$shift"),
Evan Cheng416941d2010-11-04 05:19:35 +00001683 [(ARMPreload ldst_so_reg:$shift, (i32 read), (i32 data))]> {
Jim Grosbachab682a22010-10-28 18:34:10 +00001684 bits<17> shift;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001685 let Inst{31-26} = 0b111101;
1686 let Inst{25} = 1; // 1 for register form
Evan Cheng416941d2010-11-04 05:19:35 +00001687 let Inst{24} = data;
Jim Grosbachab682a22010-10-28 18:34:10 +00001688 let Inst{23} = shift{12}; // U (add = ('U' == 1))
Evan Cheng416941d2010-11-04 05:19:35 +00001689 let Inst{22} = read;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001690 let Inst{21-20} = 0b01;
Jim Grosbachab682a22010-10-28 18:34:10 +00001691 let Inst{19-16} = shift{16-13}; // Rn
Evan Chengc3a20ba2011-01-27 23:48:34 +00001692 let Inst{15-12} = 0b1111;
Jim Grosbachab682a22010-10-28 18:34:10 +00001693 let Inst{11-0} = shift{11-0};
Owen Anderson1f267582011-08-29 20:42:00 +00001694 let Inst{4} = 0;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001695 }
1696}
1697
Evan Cheng416941d2010-11-04 05:19:35 +00001698defm PLD : APreLoad<1, 1, "pld">, Requires<[IsARM]>;
1699defm PLDW : APreLoad<0, 1, "pldw">, Requires<[IsARM,HasV7,HasMP]>;
1700defm PLI : APreLoad<1, 0, "pli">, Requires<[IsARM,HasV7]>;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001701
Jim Grosbach53a89d62011-07-22 17:46:13 +00001702def SETEND : AXI<(outs), (ins setend_op:$end), MiscFrm, NoItinerary,
Jim Grosbach6c1bb772011-07-22 16:59:04 +00001703 "setend\t$end", []>, Requires<[IsARM]> {
Jim Grosbachb3af5de2010-10-13 21:00:04 +00001704 bits<1> end;
1705 let Inst{31-10} = 0b1111000100000001000000;
1706 let Inst{9} = end;
1707 let Inst{8-0} = 0;
Johnny Chena1e76212010-02-13 02:51:09 +00001708}
1709
Jim Grosbach6f9f8842011-07-13 22:59:38 +00001710def DBG : AI<(outs), (ins imm0_15:$opt), MiscFrm, NoItinerary, "dbg", "\t$opt",
1711 []>, Requires<[IsARM, HasV7]> {
Jim Grosbach6c354fd2010-10-13 21:32:30 +00001712 bits<4> opt;
1713 let Inst{27-4} = 0b001100100000111100001111;
1714 let Inst{3-0} = opt;
Johnny Chen85d5a892010-02-10 18:02:25 +00001715}
1716
Johnny Chenba6e0332010-02-11 17:14:31 +00001717// A5.4 Permanently UNDEFINED instructions.
Evan Chengfb3611d2010-05-11 07:26:32 +00001718let isBarrier = 1, isTerminator = 1 in
Jim Grosbacha9a968d2010-10-22 23:48:29 +00001719def TRAP : AXI<(outs), (ins), MiscFrm, NoItinerary,
Jim Grosbach2e6ae132010-09-23 18:05:37 +00001720 "trap", [(trap)]>,
Johnny Chenba6e0332010-02-11 17:14:31 +00001721 Requires<[IsARM]> {
Bill Wendlingaf2b5732010-11-21 11:05:29 +00001722 let Inst = 0xe7ffdefe;
Johnny Chenba6e0332010-02-11 17:14:31 +00001723}
1724
Evan Cheng12c3a532008-11-06 17:48:05 +00001725// Address computation and loads and stores in PIC mode.
Evan Chengeaa91b02007-06-19 01:26:51 +00001726let isNotDuplicable = 1 in {
Jim Grosbach6e422112010-11-29 23:48:41 +00001727def PICADD : ARMPseudoInst<(outs GPR:$dst), (ins GPR:$a, pclabel:$cp, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001728 4, IIC_iALUr,
Jim Grosbach6e422112010-11-29 23:48:41 +00001729 [(set GPR:$dst, (ARMpic_add GPR:$a, imm:$cp))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001730
Evan Cheng325474e2008-01-07 23:56:57 +00001731let AddedComplexity = 10 in {
Jim Grosbach53694262010-11-18 01:15:56 +00001732def PICLDR : ARMPseudoInst<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001733 4, IIC_iLoad_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001734 [(set GPR:$dst, (load addrmodepc:$addr))]>;
Rafael Espindola84b19be2006-07-16 01:02:57 +00001735
Jim Grosbach53694262010-11-18 01:15:56 +00001736def PICLDRH : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001737 4, IIC_iLoad_bh_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001738 [(set GPR:$Rt, (zextloadi16 addrmodepc:$addr))]>;
Jim Grosbach160f8f02010-11-18 00:46:58 +00001739
Jim Grosbach53694262010-11-18 01:15:56 +00001740def PICLDRB : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001741 4, IIC_iLoad_bh_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001742 [(set GPR:$Rt, (zextloadi8 addrmodepc:$addr))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001743
Jim Grosbach53694262010-11-18 01:15:56 +00001744def PICLDRSH : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001745 4, IIC_iLoad_bh_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001746 [(set GPR:$Rt, (sextloadi16 addrmodepc:$addr))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001747
Jim Grosbach53694262010-11-18 01:15:56 +00001748def PICLDRSB : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001749 4, IIC_iLoad_bh_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001750 [(set GPR:$Rt, (sextloadi8 addrmodepc:$addr))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001751}
Chris Lattner13c63102008-01-06 05:55:01 +00001752let AddedComplexity = 10 in {
Jim Grosbach9ef65cb2010-11-19 21:14:02 +00001753def PICSTR : ARMPseudoInst<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001754 4, IIC_iStore_r, [(store GPR:$src, addrmodepc:$addr)]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001755
Jim Grosbach9ef65cb2010-11-19 21:14:02 +00001756def PICSTRH : ARMPseudoInst<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001757 4, IIC_iStore_bh_r, [(truncstorei16 GPR:$src,
Eric Christophera0f720f2011-01-15 00:25:09 +00001758 addrmodepc:$addr)]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001759
Jim Grosbach9ef65cb2010-11-19 21:14:02 +00001760def PICSTRB : ARMPseudoInst<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001761 4, IIC_iStore_bh_r, [(truncstorei8 GPR:$src, addrmodepc:$addr)]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001762}
Evan Cheng12c3a532008-11-06 17:48:05 +00001763} // isNotDuplicable = 1
Dale Johannesen86d40692007-05-21 22:14:33 +00001764
Evan Chenge07715c2009-06-23 05:25:29 +00001765
1766// LEApcrel - Load a pc-relative address into a register without offending the
1767// assembler.
Bill Wendling8ca2fd62010-11-30 00:08:20 +00001768let neverHasSideEffects = 1, isReMaterializable = 1 in
Jim Grosbach5d14f9b2010-12-01 19:47:31 +00001769// The 'adr' mnemonic encodes differently if the label is before or after
Jim Grosbachdff84b02010-12-02 00:28:45 +00001770// the instruction. The {24-21} opcode bits are set by the fixup, as we don't
1771// know until then which form of the instruction will be used.
Johnny Chene6d69e72011-03-24 20:42:48 +00001772def ADR : AI1<{0,?,?,0}, (outs GPR:$Rd), (ins adrlabel:$label),
Jim Grosbach70a09152011-07-28 16:33:54 +00001773 MiscFrm, IIC_iALUi, "adr", "\t$Rd, $label", []> {
Jim Grosbach85eb54c2010-11-17 23:33:14 +00001774 bits<4> Rd;
Owen Anderson96425c82011-08-26 18:09:22 +00001775 bits<14> label;
Jim Grosbach85eb54c2010-11-17 23:33:14 +00001776 let Inst{27-25} = 0b001;
Owen Anderson96425c82011-08-26 18:09:22 +00001777 let Inst{24} = 0;
1778 let Inst{23-22} = label{13-12};
1779 let Inst{21} = 0;
Jim Grosbach85eb54c2010-11-17 23:33:14 +00001780 let Inst{20} = 0;
1781 let Inst{19-16} = 0b1111;
1782 let Inst{15-12} = Rd;
Owen Anderson96425c82011-08-26 18:09:22 +00001783 let Inst{11-0} = label{11-0};
Evan Chengbc8a9452009-07-07 23:40:25 +00001784}
Jim Grosbachdff84b02010-12-02 00:28:45 +00001785def LEApcrel : ARMPseudoInst<(outs GPR:$Rd), (ins i32imm:$label, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001786 4, IIC_iALUi, []>;
Jim Grosbach5d14f9b2010-12-01 19:47:31 +00001787
1788def LEApcrelJT : ARMPseudoInst<(outs GPR:$Rd),
1789 (ins i32imm:$label, nohash_imm:$id, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001790 4, IIC_iALUi, []>;
Evan Chenge07715c2009-06-23 05:25:29 +00001791
Evan Chenga8e29892007-01-19 07:51:42 +00001792//===----------------------------------------------------------------------===//
1793// Control Flow Instructions.
1794//
Rafael Espindola9e071f02006-10-02 19:30:56 +00001795
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001796let isReturn = 1, isTerminator = 1, isBarrier = 1 in {
1797 // ARMV4T and above
Jim Grosbach64171712010-02-16 21:07:46 +00001798 def BX_RET : AI<(outs), (ins), BrMiscFrm, IIC_Br,
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001799 "bx", "\tlr", [(ARMretflag)]>,
1800 Requires<[IsARM, HasV4T]> {
Jim Grosbacha7dbc1e2010-10-13 21:48:54 +00001801 let Inst{27-0} = 0b0001001011111111111100011110;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001802 }
1803
1804 // ARMV4 only
Jim Grosbacha9a968d2010-10-22 23:48:29 +00001805 def MOVPCLR : AI<(outs), (ins), BrMiscFrm, IIC_Br,
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001806 "mov", "\tpc, lr", [(ARMretflag)]>,
1807 Requires<[IsARM, NoV4T]> {
Jim Grosbacha7dbc1e2010-10-13 21:48:54 +00001808 let Inst{27-0} = 0b0001101000001111000000001110;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001809 }
Evan Cheng7fd7ca42008-09-17 07:53:38 +00001810}
Rafael Espindola27185192006-09-29 21:20:16 +00001811
Bob Wilson04ea6e52009-10-28 00:37:03 +00001812// Indirect branches
1813let isBranch = 1, isTerminator = 1, isBarrier = 1, isIndirectBranch = 1 in {
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001814 // ARMV4T and above
Jim Grosbach532c2f12010-11-30 00:24:05 +00001815 def BX : AXI<(outs), (ins GPR:$dst), BrMiscFrm, IIC_Br, "bx\t$dst",
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001816 [(brind GPR:$dst)]>,
1817 Requires<[IsARM, HasV4T]> {
Jim Grosbach62547262010-10-11 18:51:51 +00001818 bits<4> dst;
Jim Grosbacha7dbc1e2010-10-13 21:48:54 +00001819 let Inst{31-4} = 0b1110000100101111111111110001;
Jim Grosbach27e90082010-10-29 19:28:17 +00001820 let Inst{3-0} = dst;
Bob Wilson04ea6e52009-10-28 00:37:03 +00001821 }
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001822
Jim Grosbachd447ac62011-07-13 20:21:31 +00001823 def BX_pred : AI<(outs), (ins GPR:$dst), BrMiscFrm, IIC_Br,
1824 "bx", "\t$dst", [/* pattern left blank */]>,
Johnny Chen75f42962011-05-22 17:51:04 +00001825 Requires<[IsARM, HasV4T]> {
1826 bits<4> dst;
1827 let Inst{27-4} = 0b000100101111111111110001;
1828 let Inst{3-0} = dst;
1829 }
Bob Wilson04ea6e52009-10-28 00:37:03 +00001830}
1831
Evan Cheng1e0eab12010-11-29 22:43:27 +00001832// All calls clobber the non-callee saved registers. SP is marked as
1833// a use to prevent stack-pointer assignments that appear immediately
1834// before calls from potentially appearing dead.
David Goodwin1a8f36e2009-08-12 18:31:53 +00001835let isCall = 1,
Evan Cheng1e0eab12010-11-29 22:43:27 +00001836 // On non-Darwin platforms R9 is callee-saved.
Jim Grosbach34e98e92011-03-12 00:51:00 +00001837 // FIXME: Do we really need a non-predicated version? If so, it should
1838 // at least be a pseudo instruction expanding to the predicated version
1839 // at MC lowering time.
Jakob Stoklund Olesen2944b4f2011-05-03 22:31:24 +00001840 Defs = [R0, R1, R2, R3, R12, LR, QQQQ0, QQQQ2, QQQQ3, CPSR, FPSCR],
Evan Cheng1e0eab12010-11-29 22:43:27 +00001841 Uses = [SP] in {
Jason W Kim685c3502011-02-04 19:47:15 +00001842 def BL : ABXI<0b1011, (outs), (ins bl_target:$func, variable_ops),
Jim Grosbach1d6111c2010-10-06 21:36:43 +00001843 IIC_Br, "bl\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001844 [(ARMcall tglobaladdr:$func)]>,
Johnny Cheneadeffb2009-10-27 20:45:15 +00001845 Requires<[IsARM, IsNotDarwin]> {
1846 let Inst{31-28} = 0b1110;
Jim Grosbachd1d5a392010-11-11 20:05:40 +00001847 bits<24> func;
1848 let Inst{23-0} = func;
Owen Andersonf1eab592011-08-26 23:32:08 +00001849 let DecoderMethod = "DecodeBranchImmInstruction";
Johnny Cheneadeffb2009-10-27 20:45:15 +00001850 }
Evan Cheng277f0742007-06-19 21:05:09 +00001851
Jason W Kim685c3502011-02-04 19:47:15 +00001852 def BL_pred : ABI<0b1011, (outs), (ins bl_target:$func, variable_ops),
Jim Grosbach1d6111c2010-10-06 21:36:43 +00001853 IIC_Br, "bl", "\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001854 [(ARMcall_pred tglobaladdr:$func)]>,
Jim Grosbachd1d5a392010-11-11 20:05:40 +00001855 Requires<[IsARM, IsNotDarwin]> {
1856 bits<24> func;
1857 let Inst{23-0} = func;
Owen Andersonf1eab592011-08-26 23:32:08 +00001858 let DecoderMethod = "DecodeBranchImmInstruction";
Jim Grosbachd1d5a392010-11-11 20:05:40 +00001859 }
Evan Cheng277f0742007-06-19 21:05:09 +00001860
Evan Chenga8e29892007-01-19 07:51:42 +00001861 // ARMv5T and above
Evan Cheng12c3a532008-11-06 17:48:05 +00001862 def BLX : AXI<(outs), (ins GPR:$func, variable_ops), BrMiscFrm,
Evan Cheng162e3092009-10-26 23:45:59 +00001863 IIC_Br, "blx\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001864 [(ARMcall GPR:$func)]>,
1865 Requires<[IsARM, HasV5T, IsNotDarwin]> {
Jim Grosbach62547262010-10-11 18:51:51 +00001866 bits<4> func;
Jim Grosbach817c1a62010-11-19 00:27:09 +00001867 let Inst{31-4} = 0b1110000100101111111111110011;
Bob Wilson181d3fe2011-03-03 01:41:01 +00001868 let Inst{3-0} = func;
1869 }
1870
1871 def BLX_pred : AI<(outs), (ins GPR:$func, variable_ops), BrMiscFrm,
1872 IIC_Br, "blx", "\t$func",
1873 [(ARMcall_pred GPR:$func)]>,
1874 Requires<[IsARM, HasV5T, IsNotDarwin]> {
1875 bits<4> func;
1876 let Inst{27-4} = 0b000100101111111111110011;
1877 let Inst{3-0} = func;
Evan Cheng7fd7ca42008-09-17 07:53:38 +00001878 }
1879
Evan Chengf6bc4ae2009-07-14 01:49:27 +00001880 // ARMv4T
Bob Wilson1665b0a2010-02-16 17:24:15 +00001881 // Note: Restrict $func to the tGPR regclass to prevent it being in LR.
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001882 def BX_CALL : ARMPseudoInst<(outs), (ins tGPR:$func, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001883 8, IIC_Br, [(ARMcall_nolink tGPR:$func)]>,
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001884 Requires<[IsARM, HasV4T, IsNotDarwin]>;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001885
1886 // ARMv4
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001887 def BMOVPCRX_CALL : ARMPseudoInst<(outs), (ins tGPR:$func, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001888 8, IIC_Br, [(ARMcall_nolink tGPR:$func)]>,
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001889 Requires<[IsARM, NoV4T, IsNotDarwin]>;
Bob Wilson54fc1242009-06-22 21:01:46 +00001890}
1891
David Goodwin1a8f36e2009-08-12 18:31:53 +00001892let isCall = 1,
Evan Cheng1e0eab12010-11-29 22:43:27 +00001893 // On Darwin R9 is call-clobbered.
1894 // R7 is marked as a use to prevent frame-pointer assignments from being
1895 // moved above / below calls.
Jakob Stoklund Olesen2944b4f2011-05-03 22:31:24 +00001896 Defs = [R0, R1, R2, R3, R9, R12, LR, QQQQ0, QQQQ2, QQQQ3, CPSR, FPSCR],
Evan Cheng1e0eab12010-11-29 22:43:27 +00001897 Uses = [R7, SP] in {
Jim Grosbach4559a7b2011-07-08 18:15:12 +00001898 def BLr9 : ARMPseudoExpand<(outs), (ins bl_target:$func, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001899 4, IIC_Br,
Jim Grosbach4559a7b2011-07-08 18:15:12 +00001900 [(ARMcall tglobaladdr:$func)], (BL bl_target:$func)>,
1901 Requires<[IsARM, IsDarwin]>;
Bob Wilson54fc1242009-06-22 21:01:46 +00001902
Jim Grosbach4559a7b2011-07-08 18:15:12 +00001903 def BLr9_pred : ARMPseudoExpand<(outs),
1904 (ins bl_target:$func, pred:$p, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001905 4, IIC_Br,
Jim Grosbach4559a7b2011-07-08 18:15:12 +00001906 [(ARMcall_pred tglobaladdr:$func)],
1907 (BL_pred bl_target:$func, pred:$p)>,
Jim Grosbachf859a542011-03-12 00:45:26 +00001908 Requires<[IsARM, IsDarwin]>;
Bob Wilson54fc1242009-06-22 21:01:46 +00001909
1910 // ARMv5T and above
Jim Grosbach4559a7b2011-07-08 18:15:12 +00001911 def BLXr9 : ARMPseudoExpand<(outs), (ins GPR:$func, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001912 4, IIC_Br,
Jim Grosbach4559a7b2011-07-08 18:15:12 +00001913 [(ARMcall GPR:$func)],
1914 (BLX GPR:$func)>,
1915 Requires<[IsARM, HasV5T, IsDarwin]>;
Bob Wilson54fc1242009-06-22 21:01:46 +00001916
Jim Grosbach4559a7b2011-07-08 18:15:12 +00001917 def BLXr9_pred: ARMPseudoExpand<(outs), (ins GPR:$func, pred:$p,variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001918 4, IIC_Br,
Jim Grosbach4559a7b2011-07-08 18:15:12 +00001919 [(ARMcall_pred GPR:$func)],
1920 (BLX_pred GPR:$func, pred:$p)>,
Jim Grosbachf859a542011-03-12 00:45:26 +00001921 Requires<[IsARM, HasV5T, IsDarwin]>;
Bob Wilson181d3fe2011-03-03 01:41:01 +00001922
Evan Chengf6bc4ae2009-07-14 01:49:27 +00001923 // ARMv4T
Bob Wilson1665b0a2010-02-16 17:24:15 +00001924 // Note: Restrict $func to the tGPR regclass to prevent it being in LR.
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001925 def BXr9_CALL : ARMPseudoInst<(outs), (ins tGPR:$func, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001926 8, IIC_Br, [(ARMcall_nolink tGPR:$func)]>,
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001927 Requires<[IsARM, HasV4T, IsDarwin]>;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001928
1929 // ARMv4
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001930 def BMOVPCRXr9_CALL : ARMPseudoInst<(outs), (ins tGPR:$func, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001931 8, IIC_Br, [(ARMcall_nolink tGPR:$func)]>,
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001932 Requires<[IsARM, NoV4T, IsDarwin]>;
Rafael Espindola35574632006-07-18 17:00:30 +00001933}
Rafael Espindoladc124a22006-05-18 21:45:49 +00001934
David Goodwin1a8f36e2009-08-12 18:31:53 +00001935let isBranch = 1, isTerminator = 1 in {
Jim Grosbach53e3fc42011-07-08 17:40:42 +00001936 // FIXME: should be able to write a pattern for ARMBrcond, but can't use
1937 // a two-value operand where a dag node expects two operands. :(
1938 def Bcc : ABI<0b1010, (outs), (ins br_target:$target),
1939 IIC_Br, "b", "\t$target",
1940 [/*(ARMbrcond bb:$target, imm:$cc, CCR:$ccr)*/]> {
1941 bits<24> target;
1942 let Inst{23-0} = target;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001943 let DecoderMethod = "DecodeBranchImmInstruction";
Jim Grosbach53e3fc42011-07-08 17:40:42 +00001944 }
1945
Evan Chengaeafca02007-05-16 07:45:54 +00001946 let isBarrier = 1 in {
Jim Grosbach53e3fc42011-07-08 17:40:42 +00001947 // B is "predicable" since it's just a Bcc with an 'always' condition.
Evan Cheng5ada1992007-05-16 20:50:01 +00001948 let isPredicable = 1 in
Jim Grosbachcea5afc2011-03-11 23:25:21 +00001949 // FIXME: We shouldn't need this pseudo at all. Just using Bcc directly
1950 // should be sufficient.
Jim Grosbach53e3fc42011-07-08 17:40:42 +00001951 // FIXME: Is B really a Barrier? That doesn't seem right.
Owen Anderson16884412011-07-13 23:22:26 +00001952 def B : ARMPseudoExpand<(outs), (ins br_target:$target), 4, IIC_Br,
Jim Grosbach53e3fc42011-07-08 17:40:42 +00001953 [(br bb:$target)], (Bcc br_target:$target, (ops 14, zero_reg))>;
Evan Cheng44bec522007-05-15 01:29:07 +00001954
Jim Grosbach2dc77682010-11-29 18:37:44 +00001955 let isNotDuplicable = 1, isIndirectBranch = 1 in {
1956 def BR_JTr : ARMPseudoInst<(outs),
Jim Grosbach11fbff82010-11-29 18:53:24 +00001957 (ins GPR:$target, i32imm:$jt, i32imm:$id),
Owen Anderson16884412011-07-13 23:22:26 +00001958 0, IIC_Br,
Jim Grosbach6e422112010-11-29 23:48:41 +00001959 [(ARMbrjt GPR:$target, tjumptable:$jt, imm:$id)]>;
Jim Grosbach2dc77682010-11-29 18:37:44 +00001960 // FIXME: This shouldn't use the generic "addrmode2," but rather be split
1961 // into i12 and rs suffixed versions.
1962 def BR_JTm : ARMPseudoInst<(outs),
Jim Grosbach11fbff82010-11-29 18:53:24 +00001963 (ins addrmode2:$target, i32imm:$jt, i32imm:$id),
Owen Anderson16884412011-07-13 23:22:26 +00001964 0, IIC_Br,
Chris Lattnera1ca91a2010-11-02 23:40:41 +00001965 [(ARMbrjt (i32 (load addrmode2:$target)), tjumptable:$jt,
Jim Grosbach6e422112010-11-29 23:48:41 +00001966 imm:$id)]>;
Jim Grosbach0eb49c52010-11-21 01:26:01 +00001967 def BR_JTadd : ARMPseudoInst<(outs),
Jim Grosbach11fbff82010-11-29 18:53:24 +00001968 (ins GPR:$target, GPR:$idx, i32imm:$jt, i32imm:$id),
Owen Anderson16884412011-07-13 23:22:26 +00001969 0, IIC_Br,
Jim Grosbachf8dabac2010-11-17 21:05:55 +00001970 [(ARMbrjt (add GPR:$target, GPR:$idx), tjumptable:$jt,
Jim Grosbach6e422112010-11-29 23:48:41 +00001971 imm:$id)]>;
Chris Lattnera1ca91a2010-11-02 23:40:41 +00001972 } // isNotDuplicable = 1, isIndirectBranch = 1
Evan Cheng4df60f52008-11-07 09:06:08 +00001973 } // isBarrier = 1
Evan Chengaeafca02007-05-16 07:45:54 +00001974
Rafael Espindola1ed3af12006-08-01 18:53:10 +00001975}
Rafael Espindola84b19be2006-07-16 01:02:57 +00001976
Jim Grosbachcf121c32011-07-28 21:57:55 +00001977// BLX (immediate)
Owen Andersonf1eab592011-08-26 23:32:08 +00001978def BLXi : AXI<(outs), (ins blx_target:$target), BrMiscFrm, NoItinerary,
Jim Grosbachcf121c32011-07-28 21:57:55 +00001979 "blx\t$target", []>,
Johnny Chen8901e6f2011-03-31 17:53:50 +00001980 Requires<[IsARM, HasV5T]> {
1981 let Inst{31-25} = 0b1111101;
1982 bits<25> target;
1983 let Inst{23-0} = target{24-1};
1984 let Inst{24} = target{0};
1985}
1986
Jim Grosbach898e7e22011-07-13 20:25:01 +00001987// Branch and Exchange Jazelle
Johnny Chena1e76212010-02-13 02:51:09 +00001988def BXJ : ABI<0b0001, (outs), (ins GPR:$func), NoItinerary, "bxj", "\t$func",
Jim Grosbach898e7e22011-07-13 20:25:01 +00001989 [/* pattern left blank */]> {
1990 bits<4> func;
Johnny Chena1e76212010-02-13 02:51:09 +00001991 let Inst{23-20} = 0b0010;
Jim Grosbach898e7e22011-07-13 20:25:01 +00001992 let Inst{19-8} = 0xfff;
Johnny Chena1e76212010-02-13 02:51:09 +00001993 let Inst{7-4} = 0b0010;
Jim Grosbach898e7e22011-07-13 20:25:01 +00001994 let Inst{3-0} = func;
Johnny Chena1e76212010-02-13 02:51:09 +00001995}
1996
Jim Grosbach9ca2a772011-07-08 18:26:27 +00001997// Tail calls.
1998
Jim Grosbach9ca2a772011-07-08 18:26:27 +00001999let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1 in {
2000 // Darwin versions.
2001 let Defs = [R0, R1, R2, R3, R9, R12, QQQQ0, QQQQ2, QQQQ3, PC],
2002 Uses = [SP] in {
2003 def TCRETURNdi : PseudoInst<(outs), (ins i32imm:$dst, variable_ops),
2004 IIC_Br, []>, Requires<[IsDarwin]>;
2005
2006 def TCRETURNri : PseudoInst<(outs), (ins tcGPR:$dst, variable_ops),
2007 IIC_Br, []>, Requires<[IsDarwin]>;
2008
Jim Grosbach245f5e82011-07-08 18:50:22 +00002009 def TAILJMPd : ARMPseudoExpand<(outs), (ins br_target:$dst, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00002010 4, IIC_Br, [],
Jim Grosbach245f5e82011-07-08 18:50:22 +00002011 (Bcc br_target:$dst, (ops 14, zero_reg))>,
2012 Requires<[IsARM, IsDarwin]>;
Jim Grosbach9ca2a772011-07-08 18:26:27 +00002013
Jim Grosbach245f5e82011-07-08 18:50:22 +00002014 def TAILJMPr : ARMPseudoExpand<(outs), (ins tcGPR:$dst, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00002015 4, IIC_Br, [],
Jim Grosbach245f5e82011-07-08 18:50:22 +00002016 (BX GPR:$dst)>,
2017 Requires<[IsARM, IsDarwin]>;
Jim Grosbach9ca2a772011-07-08 18:26:27 +00002018
Jim Grosbach9ca2a772011-07-08 18:26:27 +00002019 }
2020
2021 // Non-Darwin versions (the difference is R9).
2022 let Defs = [R0, R1, R2, R3, R12, QQQQ0, QQQQ2, QQQQ3, PC],
2023 Uses = [SP] in {
2024 def TCRETURNdiND : PseudoInst<(outs), (ins i32imm:$dst, variable_ops),
2025 IIC_Br, []>, Requires<[IsNotDarwin]>;
2026
2027 def TCRETURNriND : PseudoInst<(outs), (ins tcGPR:$dst, variable_ops),
2028 IIC_Br, []>, Requires<[IsNotDarwin]>;
2029
Jim Grosbach245f5e82011-07-08 18:50:22 +00002030 def TAILJMPdND : ARMPseudoExpand<(outs), (ins brtarget:$dst, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00002031 4, IIC_Br, [],
Jim Grosbach245f5e82011-07-08 18:50:22 +00002032 (Bcc br_target:$dst, (ops 14, zero_reg))>,
2033 Requires<[IsARM, IsNotDarwin]>;
Jim Grosbach9ca2a772011-07-08 18:26:27 +00002034
Jim Grosbach245f5e82011-07-08 18:50:22 +00002035 def TAILJMPrND : ARMPseudoExpand<(outs), (ins tcGPR:$dst, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00002036 4, IIC_Br, [],
Jim Grosbach245f5e82011-07-08 18:50:22 +00002037 (BX GPR:$dst)>,
2038 Requires<[IsARM, IsNotDarwin]>;
Jim Grosbach9ca2a772011-07-08 18:26:27 +00002039 }
2040}
2041
Jim Grosbachd30970f2011-08-11 22:30:30 +00002042// Secure Monitor Call is a system instruction.
Jim Grosbach7c9fbc02011-07-22 18:13:31 +00002043def SMC : ABI<0b0001, (outs), (ins imm0_15:$opt), NoItinerary, "smc", "\t$opt",
2044 []> {
Jim Grosbach06ef4442010-10-13 22:38:23 +00002045 bits<4> opt;
2046 let Inst{23-4} = 0b01100000000000000111;
2047 let Inst{3-0} = opt;
Johnny Chen0296f3e2010-02-16 21:59:54 +00002048}
2049
Jim Grosbached838482011-07-26 16:24:27 +00002050// Supervisor Call (Software Interrupt)
Evan Cheng1e0eab12010-11-29 22:43:27 +00002051let isCall = 1, Uses = [SP] in {
Jim Grosbached838482011-07-26 16:24:27 +00002052def SVC : ABI<0b1111, (outs), (ins imm24b:$svc), IIC_Br, "svc", "\t$svc", []> {
Jim Grosbach06ef4442010-10-13 22:38:23 +00002053 bits<24> svc;
2054 let Inst{23-0} = svc;
2055}
Johnny Chen85d5a892010-02-10 18:02:25 +00002056}
2057
Jim Grosbach5a287482011-07-29 17:51:39 +00002058// Store Return State
Jim Grosbache1cf5902011-07-29 20:26:09 +00002059class SRSI<bit wb, string asm>
2060 : XI<(outs), (ins imm0_31:$mode), AddrModeNone, 4, IndexModeNone, BrFrm,
2061 NoItinerary, asm, "", []> {
2062 bits<5> mode;
Johnny Chen64dfb782010-02-16 20:04:27 +00002063 let Inst{31-28} = 0b1111;
Jim Grosbache1cf5902011-07-29 20:26:09 +00002064 let Inst{27-25} = 0b100;
2065 let Inst{22} = 1;
2066 let Inst{21} = wb;
2067 let Inst{20} = 0;
2068 let Inst{19-16} = 0b1101; // SP
2069 let Inst{15-5} = 0b00000101000;
2070 let Inst{4-0} = mode;
Johnny Chen64dfb782010-02-16 20:04:27 +00002071}
2072
Jim Grosbache1cf5902011-07-29 20:26:09 +00002073def SRSDA : SRSI<0, "srsda\tsp, $mode"> {
2074 let Inst{24-23} = 0;
Johnny Chen64dfb782010-02-16 20:04:27 +00002075}
Jim Grosbache1cf5902011-07-29 20:26:09 +00002076def SRSDA_UPD : SRSI<1, "srsda\tsp!, $mode"> {
2077 let Inst{24-23} = 0;
2078}
2079def SRSDB : SRSI<0, "srsdb\tsp, $mode"> {
2080 let Inst{24-23} = 0b10;
2081}
2082def SRSDB_UPD : SRSI<1, "srsdb\tsp!, $mode"> {
2083 let Inst{24-23} = 0b10;
2084}
2085def SRSIA : SRSI<0, "srsia\tsp, $mode"> {
2086 let Inst{24-23} = 0b01;
2087}
2088def SRSIA_UPD : SRSI<1, "srsia\tsp!, $mode"> {
2089 let Inst{24-23} = 0b01;
2090}
2091def SRSIB : SRSI<0, "srsib\tsp, $mode"> {
2092 let Inst{24-23} = 0b11;
2093}
2094def SRSIB_UPD : SRSI<1, "srsib\tsp!, $mode"> {
2095 let Inst{24-23} = 0b11;
2096}
Jim Grosbach2c6363a2011-07-29 18:47:24 +00002097
Jim Grosbach5a287482011-07-29 17:51:39 +00002098// Return From Exception
Jim Grosbach2c6363a2011-07-29 18:47:24 +00002099class RFEI<bit wb, string asm>
2100 : XI<(outs), (ins GPR:$Rn), AddrModeNone, 4, IndexModeNone, BrFrm,
2101 NoItinerary, asm, "", []> {
2102 bits<4> Rn;
Johnny Chenfb566792010-02-17 21:39:10 +00002103 let Inst{31-28} = 0b1111;
Jim Grosbach2c6363a2011-07-29 18:47:24 +00002104 let Inst{27-25} = 0b100;
2105 let Inst{22} = 0;
2106 let Inst{21} = wb;
2107 let Inst{20} = 1;
2108 let Inst{19-16} = Rn;
2109 let Inst{15-0} = 0xa00;
Johnny Chenfb566792010-02-17 21:39:10 +00002110}
2111
Jim Grosbach2c6363a2011-07-29 18:47:24 +00002112def RFEDA : RFEI<0, "rfeda\t$Rn"> {
2113 let Inst{24-23} = 0;
2114}
2115def RFEDA_UPD : RFEI<1, "rfeda\t$Rn!"> {
2116 let Inst{24-23} = 0;
2117}
2118def RFEDB : RFEI<0, "rfedb\t$Rn"> {
2119 let Inst{24-23} = 0b10;
2120}
2121def RFEDB_UPD : RFEI<1, "rfedb\t$Rn!"> {
2122 let Inst{24-23} = 0b10;
2123}
2124def RFEIA : RFEI<0, "rfeia\t$Rn"> {
2125 let Inst{24-23} = 0b01;
2126}
2127def RFEIA_UPD : RFEI<1, "rfeia\t$Rn!"> {
2128 let Inst{24-23} = 0b01;
2129}
2130def RFEIB : RFEI<0, "rfeib\t$Rn"> {
2131 let Inst{24-23} = 0b11;
2132}
2133def RFEIB_UPD : RFEI<1, "rfeib\t$Rn!"> {
2134 let Inst{24-23} = 0b11;
Johnny Chenfb566792010-02-17 21:39:10 +00002135}
2136
Evan Chenga8e29892007-01-19 07:51:42 +00002137//===----------------------------------------------------------------------===//
2138// Load / store Instructions.
2139//
Rafael Espindola82c678b2006-10-16 17:17:22 +00002140
Evan Chenga8e29892007-01-19 07:51:42 +00002141// Load
Jim Grosbach3e556122010-10-26 22:37:02 +00002142
2143
Evan Cheng7e2fe912010-10-28 06:47:08 +00002144defm LDR : AI_ldr1<0, "ldr", IIC_iLoad_r, IIC_iLoad_si,
Jim Grosbachc1d30212010-10-27 00:19:44 +00002145 UnOpFrag<(load node:$Src)>>;
Owen Anderson26d2f0a2011-08-11 20:21:46 +00002146defm LDRB : AI_ldr1nopc<1, "ldrb", IIC_iLoad_bh_r, IIC_iLoad_bh_si,
Jim Grosbachc1d30212010-10-27 00:19:44 +00002147 UnOpFrag<(zextloadi8 node:$Src)>>;
Evan Cheng7e2fe912010-10-28 06:47:08 +00002148defm STR : AI_str1<0, "str", IIC_iStore_r, IIC_iStore_si,
Jim Grosbach7e3383c2010-10-27 23:12:14 +00002149 BinOpFrag<(store node:$LHS, node:$RHS)>>;
Owen Anderson26d2f0a2011-08-11 20:21:46 +00002150defm STRB : AI_str1nopc<1, "strb", IIC_iStore_bh_r, IIC_iStore_bh_si,
Jim Grosbach7e3383c2010-10-27 23:12:14 +00002151 BinOpFrag<(truncstorei8 node:$LHS, node:$RHS)>>;
Rafael Espindola82c678b2006-10-16 17:17:22 +00002152
Evan Chengfa775d02007-03-19 07:20:03 +00002153// Special LDR for loads from non-pc-relative constpools.
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00002154let canFoldAsLoad = 1, mayLoad = 1, neverHasSideEffects = 1,
Jim Grosbach7ce05792011-08-03 23:50:40 +00002155 isReMaterializable = 1, isCodeGenOnly = 1 in
Jim Grosbach9558b4c2010-11-19 21:07:51 +00002156def LDRcp : AI2ldst<0b010, 1, 0, (outs GPR:$Rt), (ins addrmode_imm12:$addr),
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00002157 AddrMode_i12, LdFrm, IIC_iLoad_r, "ldr", "\t$Rt, $addr",
2158 []> {
Jim Grosbach3e556122010-10-26 22:37:02 +00002159 bits<4> Rt;
2160 bits<17> addr;
2161 let Inst{23} = addr{12}; // U (add = ('U' == 1))
2162 let Inst{19-16} = 0b1111;
2163 let Inst{15-12} = Rt;
2164 let Inst{11-0} = addr{11-0}; // imm12
2165}
Evan Chengfa775d02007-03-19 07:20:03 +00002166
Evan Chenga8e29892007-01-19 07:51:42 +00002167// Loads with zero extension
Jim Grosbachf1ce7cc2010-11-19 18:16:46 +00002168def LDRH : AI3ld<0b1011, 1, (outs GPR:$Rt), (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbach89e14c72010-11-17 18:11:11 +00002169 IIC_iLoad_bh_r, "ldrh", "\t$Rt, $addr",
2170 [(set GPR:$Rt, (zextloadi16 addrmode3:$addr))]>;
Rafael Espindola82c678b2006-10-16 17:17:22 +00002171
Evan Chenga8e29892007-01-19 07:51:42 +00002172// Loads with sign extension
Jim Grosbachf1ce7cc2010-11-19 18:16:46 +00002173def LDRSH : AI3ld<0b1111, 1, (outs GPR:$Rt), (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbach89e14c72010-11-17 18:11:11 +00002174 IIC_iLoad_bh_r, "ldrsh", "\t$Rt, $addr",
2175 [(set GPR:$Rt, (sextloadi16 addrmode3:$addr))]>;
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00002176
Jim Grosbachf1ce7cc2010-11-19 18:16:46 +00002177def LDRSB : AI3ld<0b1101, 1, (outs GPR:$Rt), (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbach89e14c72010-11-17 18:11:11 +00002178 IIC_iLoad_bh_r, "ldrsb", "\t$Rt, $addr",
2179 [(set GPR:$Rt, (sextloadi8 addrmode3:$addr))]>;
Rafael Espindolac391d162006-10-23 20:34:27 +00002180
Jim Grosbach5b03a3a2011-04-08 18:47:05 +00002181let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1 in {
Evan Chenga8e29892007-01-19 07:51:42 +00002182// Load doubleword
Jim Grosbachf1ce7cc2010-11-19 18:16:46 +00002183def LDRD : AI3ld<0b1101, 0, (outs GPR:$Rd, GPR:$dst2),
2184 (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbach9a3507f2011-04-01 20:26:57 +00002185 IIC_iLoad_d_r, "ldrd", "\t$Rd, $dst2, $addr",
Misha Brukmanbf16f1d2009-08-27 14:14:21 +00002186 []>, Requires<[IsARM, HasV5TE]>;
Jim Grosbach9cb15b52010-11-19 19:41:26 +00002187}
Rafael Espindolac391d162006-10-23 20:34:27 +00002188
Evan Chenga8e29892007-01-19 07:51:42 +00002189// Indexed loads
Jim Grosbachdf7e0f82010-11-13 01:28:30 +00002190multiclass AI2_ldridx<bit isByte, string opc, InstrItinClass itin> {
Owen Anderson9ab0f252011-08-26 20:43:14 +00002191 def _PRE_IMM : AI2ldstidx<1, isByte, 1, (outs GPR:$Rt, GPR:$Rn_wb),
2192 (ins addrmode_imm12:$addr), IndexModePre, LdFrm, itin,
Jim Grosbach99f53d12010-11-15 20:47:07 +00002193 opc, "\t$Rt, $addr!", "$addr.base = $Rn_wb", []> {
Owen Anderson9ab0f252011-08-26 20:43:14 +00002194 bits<17> addr;
2195 let Inst{25} = 0;
Jim Grosbach99f53d12010-11-15 20:47:07 +00002196 let Inst{23} = addr{12};
Owen Anderson9ab0f252011-08-26 20:43:14 +00002197 let Inst{19-16} = addr{16-13};
Jim Grosbach99f53d12010-11-15 20:47:07 +00002198 let Inst{11-0} = addr{11-0};
Owen Anderson9ab0f252011-08-26 20:43:14 +00002199 let DecoderMethod = "DecodeLDRPreImm";
2200 let AsmMatchConverter = "cvtLdWriteBackRegAddrModeImm12";
2201 }
2202
2203 def _PRE_REG : AI2ldstidx<1, isByte, 1, (outs GPR:$Rt, GPR:$Rn_wb),
2204 (ins ldst_so_reg:$addr), IndexModePre, LdFrm, itin,
2205 opc, "\t$Rt, $addr!", "$addr.base = $Rn_wb", []> {
2206 bits<17> addr;
2207 let Inst{25} = 1;
2208 let Inst{23} = addr{12};
2209 let Inst{19-16} = addr{16-13};
2210 let Inst{11-0} = addr{11-0};
2211 let Inst{4} = 0;
2212 let DecoderMethod = "DecodeLDRPreReg";
Jim Grosbach1355cf12011-07-26 17:10:22 +00002213 let AsmMatchConverter = "cvtLdWriteBackRegAddrMode2";
Jim Grosbach99f53d12010-11-15 20:47:07 +00002214 }
Owen Anderson793e7962011-07-26 20:54:26 +00002215
2216 def _POST_REG : AI2ldstidx<1, isByte, 0, (outs GPR:$Rt, GPR:$Rn_wb),
Jim Grosbach039c2e12011-08-04 23:01:30 +00002217 (ins addr_offset_none:$addr, am2offset_reg:$offset),
Owen Anderson793e7962011-07-26 20:54:26 +00002218 IndexModePost, LdFrm, itin,
Jim Grosbach039c2e12011-08-04 23:01:30 +00002219 opc, "\t$Rt, $addr, $offset",
2220 "$addr.base = $Rn_wb", []> {
Owen Anderson793e7962011-07-26 20:54:26 +00002221 // {12} isAdd
2222 // {11-0} imm12/Rm
2223 bits<14> offset;
Jim Grosbach039c2e12011-08-04 23:01:30 +00002224 bits<4> addr;
Owen Anderson793e7962011-07-26 20:54:26 +00002225 let Inst{25} = 1;
2226 let Inst{23} = offset{12};
Jim Grosbach039c2e12011-08-04 23:01:30 +00002227 let Inst{19-16} = addr;
Owen Anderson793e7962011-07-26 20:54:26 +00002228 let Inst{11-0} = offset{11-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002229
2230 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
Owen Anderson793e7962011-07-26 20:54:26 +00002231 }
2232
2233 def _POST_IMM : AI2ldstidx<1, isByte, 0, (outs GPR:$Rt, GPR:$Rn_wb),
Jim Grosbach039c2e12011-08-04 23:01:30 +00002234 (ins addr_offset_none:$addr, am2offset_imm:$offset),
Bruno Cardoso Lopesb41aaab2011-03-31 15:54:36 +00002235 IndexModePost, LdFrm, itin,
Jim Grosbach039c2e12011-08-04 23:01:30 +00002236 opc, "\t$Rt, $addr, $offset",
2237 "$addr.base = $Rn_wb", []> {
Jim Grosbach99f53d12010-11-15 20:47:07 +00002238 // {12} isAdd
2239 // {11-0} imm12/Rm
Bruno Cardoso Lopesb41aaab2011-03-31 15:54:36 +00002240 bits<14> offset;
Jim Grosbach039c2e12011-08-04 23:01:30 +00002241 bits<4> addr;
Owen Anderson793e7962011-07-26 20:54:26 +00002242 let Inst{25} = 0;
Bruno Cardoso Lopesb41aaab2011-03-31 15:54:36 +00002243 let Inst{23} = offset{12};
Jim Grosbach039c2e12011-08-04 23:01:30 +00002244 let Inst{19-16} = addr;
Bruno Cardoso Lopesb41aaab2011-03-31 15:54:36 +00002245 let Inst{11-0} = offset{11-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002246
2247 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
Jim Grosbach99f53d12010-11-15 20:47:07 +00002248 }
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002249
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00002250}
Rafael Espindoladc124a22006-05-18 21:45:49 +00002251
Jim Grosbach9cb15b52010-11-19 19:41:26 +00002252let mayLoad = 1, neverHasSideEffects = 1 in {
Jim Grosbachdf7e0f82010-11-13 01:28:30 +00002253defm LDR : AI2_ldridx<0, "ldr", IIC_iLoad_ru>;
2254defm LDRB : AI2_ldridx<1, "ldrb", IIC_iLoad_bh_ru>;
Jim Grosbach9cb15b52010-11-19 19:41:26 +00002255}
Rafael Espindola450856d2006-12-12 00:37:38 +00002256
Jim Grosbach45251b32011-08-11 20:41:13 +00002257multiclass AI3_ldridx<bits<4> op, string opc, InstrItinClass itin> {
2258 def _PRE : AI3ldstidx<op, 1, 1, (outs GPR:$Rt, GPR:$Rn_wb),
Jim Grosbach9cb15b52010-11-19 19:41:26 +00002259 (ins addrmode3:$addr), IndexModePre,
2260 LdMiscFrm, itin,
2261 opc, "\t$Rt, $addr!", "$addr.base = $Rn_wb", []> {
2262 bits<14> addr;
2263 let Inst{23} = addr{8}; // U bit
2264 let Inst{22} = addr{13}; // 1 == imm8, 0 == Rm
2265 let Inst{19-16} = addr{12-9}; // Rn
2266 let Inst{11-8} = addr{7-4}; // imm7_4/zero
2267 let Inst{3-0} = addr{3-0}; // imm3_0/Rm
Jim Grosbach623a4542011-08-10 22:42:16 +00002268 let AsmMatchConverter = "cvtLdWriteBackRegAddrMode3";
Owen Anderson0d094992011-08-12 20:36:11 +00002269 let DecoderMethod = "DecodeAddrMode3Instruction";
Jim Grosbach9cb15b52010-11-19 19:41:26 +00002270 }
Jim Grosbach45251b32011-08-11 20:41:13 +00002271 def _POST : AI3ldstidx<op, 1, 0, (outs GPR:$Rt, GPR:$Rn_wb),
Jim Grosbach623a4542011-08-10 22:42:16 +00002272 (ins addr_offset_none:$addr, am3offset:$offset),
2273 IndexModePost, LdMiscFrm, itin,
2274 opc, "\t$Rt, $addr, $offset", "$addr.base = $Rn_wb",
2275 []> {
Jim Grosbach078e2392010-11-19 23:14:43 +00002276 bits<10> offset;
Jim Grosbach623a4542011-08-10 22:42:16 +00002277 bits<4> addr;
Jim Grosbach078e2392010-11-19 23:14:43 +00002278 let Inst{23} = offset{8}; // U bit
2279 let Inst{22} = offset{9}; // 1 == imm8, 0 == Rm
Jim Grosbach623a4542011-08-10 22:42:16 +00002280 let Inst{19-16} = addr;
Jim Grosbach078e2392010-11-19 23:14:43 +00002281 let Inst{11-8} = offset{7-4}; // imm7_4/zero
2282 let Inst{3-0} = offset{3-0}; // imm3_0/Rm
Owen Anderson0d094992011-08-12 20:36:11 +00002283 let DecoderMethod = "DecodeAddrMode3Instruction";
Jim Grosbach9cb15b52010-11-19 19:41:26 +00002284 }
2285}
Rafael Espindola4e307642006-09-08 16:59:47 +00002286
Jim Grosbach9cb15b52010-11-19 19:41:26 +00002287let mayLoad = 1, neverHasSideEffects = 1 in {
Jim Grosbach45251b32011-08-11 20:41:13 +00002288defm LDRH : AI3_ldridx<0b1011, "ldrh", IIC_iLoad_bh_ru>;
2289defm LDRSH : AI3_ldridx<0b1111, "ldrsh", IIC_iLoad_bh_ru>;
2290defm LDRSB : AI3_ldridx<0b1101, "ldrsb", IIC_iLoad_bh_ru>;
Jim Grosbach5b03a3a2011-04-08 18:47:05 +00002291let hasExtraDefRegAllocReq = 1 in {
Jim Grosbach45251b32011-08-11 20:41:13 +00002292def LDRD_PRE : AI3ldstidx<0b1101, 0, 1, (outs GPR:$Rt, GPR:$Rt2, GPR:$Rn_wb),
Jim Grosbach215e4fd2011-04-05 18:40:13 +00002293 (ins addrmode3:$addr), IndexModePre,
2294 LdMiscFrm, IIC_iLoad_d_ru,
2295 "ldrd", "\t$Rt, $Rt2, $addr!",
2296 "$addr.base = $Rn_wb", []> {
2297 bits<14> addr;
2298 let Inst{23} = addr{8}; // U bit
2299 let Inst{22} = addr{13}; // 1 == imm8, 0 == Rm
2300 let Inst{19-16} = addr{12-9}; // Rn
2301 let Inst{11-8} = addr{7-4}; // imm7_4/zero
2302 let Inst{3-0} = addr{3-0}; // imm3_0/Rm
Owen Anderson8313b482011-07-28 17:53:25 +00002303 let DecoderMethod = "DecodeAddrMode3Instruction";
Jim Grosbach2fd2b872011-08-10 20:29:19 +00002304 let AsmMatchConverter = "cvtLdrdPre";
Jim Grosbach215e4fd2011-04-05 18:40:13 +00002305}
Jim Grosbach45251b32011-08-11 20:41:13 +00002306def LDRD_POST: AI3ldstidx<0b1101, 0, 0, (outs GPR:$Rt, GPR:$Rt2, GPR:$Rn_wb),
Jim Grosbach2fd2b872011-08-10 20:29:19 +00002307 (ins addr_offset_none:$addr, am3offset:$offset),
2308 IndexModePost, LdMiscFrm, IIC_iLoad_d_ru,
2309 "ldrd", "\t$Rt, $Rt2, $addr, $offset",
2310 "$addr.base = $Rn_wb", []> {
Jim Grosbach215e4fd2011-04-05 18:40:13 +00002311 bits<10> offset;
Jim Grosbach2fd2b872011-08-10 20:29:19 +00002312 bits<4> addr;
Jim Grosbach215e4fd2011-04-05 18:40:13 +00002313 let Inst{23} = offset{8}; // U bit
2314 let Inst{22} = offset{9}; // 1 == imm8, 0 == Rm
Jim Grosbach2fd2b872011-08-10 20:29:19 +00002315 let Inst{19-16} = addr;
Jim Grosbach215e4fd2011-04-05 18:40:13 +00002316 let Inst{11-8} = offset{7-4}; // imm7_4/zero
2317 let Inst{3-0} = offset{3-0}; // imm3_0/Rm
Owen Anderson8313b482011-07-28 17:53:25 +00002318 let DecoderMethod = "DecodeAddrMode3Instruction";
Jim Grosbach215e4fd2011-04-05 18:40:13 +00002319}
Jim Grosbach5b03a3a2011-04-08 18:47:05 +00002320} // hasExtraDefRegAllocReq = 1
Jim Grosbach9cb15b52010-11-19 19:41:26 +00002321} // mayLoad = 1, neverHasSideEffects = 1
Evan Chenga8e29892007-01-19 07:51:42 +00002322
Jim Grosbach89958d52011-08-11 21:41:59 +00002323// LDRT, LDRBT, LDRSBT, LDRHT, LDRSHT.
Jim Grosbach9cb15b52010-11-19 19:41:26 +00002324let mayLoad = 1, neverHasSideEffects = 1 in {
Jim Grosbach59999262011-08-10 23:43:54 +00002325def LDRT_POST_REG : AI2ldstidx<1, 0, 0, (outs GPR:$Rt, GPR:$Rn_wb),
2326 (ins addr_offset_none:$addr, am2offset_reg:$offset),
2327 IndexModePost, LdFrm, IIC_iLoad_ru,
2328 "ldrt", "\t$Rt, $addr, $offset",
2329 "$addr.base = $Rn_wb", []> {
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00002330 // {12} isAdd
2331 // {11-0} imm12/Rm
Jim Grosbach59999262011-08-10 23:43:54 +00002332 bits<14> offset;
2333 bits<4> addr;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002334 let Inst{25} = 1;
Jim Grosbach59999262011-08-10 23:43:54 +00002335 let Inst{23} = offset{12};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002336 let Inst{21} = 1; // overwrite
Jim Grosbach59999262011-08-10 23:43:54 +00002337 let Inst{19-16} = addr;
2338 let Inst{11-5} = offset{11-5};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002339 let Inst{4} = 0;
Jim Grosbach59999262011-08-10 23:43:54 +00002340 let Inst{3-0} = offset{3-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002341 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
2342}
Jim Grosbach59999262011-08-10 23:43:54 +00002343
2344def LDRT_POST_IMM : AI2ldstidx<1, 0, 0, (outs GPR:$Rt, GPR:$Rn_wb),
2345 (ins addr_offset_none:$addr, am2offset_imm:$offset),
Jim Grosbache15defc2011-08-10 23:23:47 +00002346 IndexModePost, LdFrm, IIC_iLoad_ru,
Jim Grosbach59999262011-08-10 23:43:54 +00002347 "ldrt", "\t$Rt, $addr, $offset",
2348 "$addr.base = $Rn_wb", []> {
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002349 // {12} isAdd
2350 // {11-0} imm12/Rm
Jim Grosbach59999262011-08-10 23:43:54 +00002351 bits<14> offset;
2352 bits<4> addr;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002353 let Inst{25} = 0;
Jim Grosbach59999262011-08-10 23:43:54 +00002354 let Inst{23} = offset{12};
Johnny Chene4c7f0f2010-02-11 20:31:08 +00002355 let Inst{21} = 1; // overwrite
Jim Grosbach59999262011-08-10 23:43:54 +00002356 let Inst{19-16} = addr;
2357 let Inst{11-0} = offset{11-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002358 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
Johnny Chene4c7f0f2010-02-11 20:31:08 +00002359}
Jim Grosbach3148a652011-08-08 23:28:47 +00002360
2361def LDRBT_POST_REG : AI2ldstidx<1, 1, 0, (outs GPR:$Rt, GPR:$Rn_wb),
2362 (ins addr_offset_none:$addr, am2offset_reg:$offset),
2363 IndexModePost, LdFrm, IIC_iLoad_bh_ru,
2364 "ldrbt", "\t$Rt, $addr, $offset",
2365 "$addr.base = $Rn_wb", []> {
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00002366 // {12} isAdd
2367 // {11-0} imm12/Rm
Jim Grosbach3148a652011-08-08 23:28:47 +00002368 bits<14> offset;
2369 bits<4> addr;
2370 let Inst{25} = 1;
2371 let Inst{23} = offset{12};
Johnny Chenadb561d2010-02-18 03:27:42 +00002372 let Inst{21} = 1; // overwrite
Jim Grosbach3148a652011-08-08 23:28:47 +00002373 let Inst{19-16} = addr;
Owen Anderson63681192011-08-12 19:41:29 +00002374 let Inst{11-5} = offset{11-5};
2375 let Inst{4} = 0;
2376 let Inst{3-0} = offset{3-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002377 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
Jim Grosbach3148a652011-08-08 23:28:47 +00002378}
2379
2380def LDRBT_POST_IMM : AI2ldstidx<1, 1, 0, (outs GPR:$Rt, GPR:$Rn_wb),
2381 (ins addr_offset_none:$addr, am2offset_imm:$offset),
2382 IndexModePost, LdFrm, IIC_iLoad_bh_ru,
2383 "ldrbt", "\t$Rt, $addr, $offset",
2384 "$addr.base = $Rn_wb", []> {
2385 // {12} isAdd
2386 // {11-0} imm12/Rm
2387 bits<14> offset;
2388 bits<4> addr;
2389 let Inst{25} = 0;
2390 let Inst{23} = offset{12};
2391 let Inst{21} = 1; // overwrite
2392 let Inst{19-16} = addr;
2393 let Inst{11-0} = offset{11-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002394 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
Johnny Chenadb561d2010-02-18 03:27:42 +00002395}
Jim Grosbach7ce05792011-08-03 23:50:40 +00002396
2397multiclass AI3ldrT<bits<4> op, string opc> {
2398 def i : AI3ldstidxT<op, 1, (outs GPR:$Rt, GPR:$base_wb),
2399 (ins addr_offset_none:$addr, postidx_imm8:$offset),
2400 IndexModePost, LdMiscFrm, IIC_iLoad_bh_ru, opc,
2401 "\t$Rt, $addr, $offset", "$addr.base = $base_wb", []> {
2402 bits<9> offset;
2403 let Inst{23} = offset{8};
2404 let Inst{22} = 1;
2405 let Inst{11-8} = offset{7-4};
2406 let Inst{3-0} = offset{3-0};
2407 let AsmMatchConverter = "cvtLdExtTWriteBackImm";
2408 }
2409 def r : AI3ldstidxT<op, 1, (outs GPR:$Rt, GPR:$base_wb),
2410 (ins addr_offset_none:$addr, postidx_reg:$Rm),
2411 IndexModePost, LdMiscFrm, IIC_iLoad_bh_ru, opc,
2412 "\t$Rt, $addr, $Rm", "$addr.base = $base_wb", []> {
2413 bits<5> Rm;
2414 let Inst{23} = Rm{4};
2415 let Inst{22} = 0;
2416 let Inst{11-8} = 0;
2417 let Inst{3-0} = Rm{3-0};
2418 let AsmMatchConverter = "cvtLdExtTWriteBackReg";
2419 }
Johnny Chenadb561d2010-02-18 03:27:42 +00002420}
Jim Grosbach7ce05792011-08-03 23:50:40 +00002421
2422defm LDRSBT : AI3ldrT<0b1101, "ldrsbt">;
2423defm LDRHT : AI3ldrT<0b1011, "ldrht">;
2424defm LDRSHT : AI3ldrT<0b1111, "ldrsht">;
Jim Grosbach9cb15b52010-11-19 19:41:26 +00002425}
Johnny Chene4c7f0f2010-02-11 20:31:08 +00002426
Evan Chenga8e29892007-01-19 07:51:42 +00002427// Store
Evan Chenga8e29892007-01-19 07:51:42 +00002428
2429// Stores with truncate
Jim Grosbach2aeb6122010-11-19 22:14:31 +00002430def STRH : AI3str<0b1011, (outs), (ins GPR:$Rt, addrmode3:$addr), StMiscFrm,
Jim Grosbach570a9222010-11-11 01:09:40 +00002431 IIC_iStore_bh_r, "strh", "\t$Rt, $addr",
2432 [(truncstorei16 GPR:$Rt, addrmode3:$addr)]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002433
Evan Chenga8e29892007-01-19 07:51:42 +00002434// Store doubleword
Jim Grosbach9a3507f2011-04-01 20:26:57 +00002435let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 in
2436def STRD : AI3str<0b1111, (outs), (ins GPR:$Rt, GPR:$src2, addrmode3:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00002437 StMiscFrm, IIC_iStore_d_r,
Owen Anderson8313b482011-07-28 17:53:25 +00002438 "strd", "\t$Rt, $src2, $addr", []>,
2439 Requires<[IsARM, HasV5TE]> {
2440 let Inst{21} = 0;
2441}
Evan Chenga8e29892007-01-19 07:51:42 +00002442
2443// Indexed stores
Jim Grosbach19dec202011-08-05 20:35:44 +00002444multiclass AI2_stridx<bit isByte, string opc, InstrItinClass itin> {
2445 def _PRE_IMM : AI2ldstidx<0, isByte, 1, (outs GPR:$Rn_wb),
2446 (ins GPR:$Rt, addrmode_imm12:$addr), IndexModePre,
2447 StFrm, itin,
2448 opc, "\t$Rt, $addr!", "$addr.base = $Rn_wb", []> {
2449 bits<17> addr;
2450 let Inst{25} = 0;
2451 let Inst{23} = addr{12}; // U (add = ('U' == 1))
2452 let Inst{19-16} = addr{16-13}; // Rn
2453 let Inst{11-0} = addr{11-0}; // imm12
Jim Grosbach548340c2011-08-11 19:22:40 +00002454 let AsmMatchConverter = "cvtStWriteBackRegAddrModeImm12";
Owen Anderson7cdbf082011-08-12 18:12:39 +00002455 let DecoderMethod = "DecodeSTRPreImm";
Jim Grosbach19dec202011-08-05 20:35:44 +00002456 }
Evan Chenga8e29892007-01-19 07:51:42 +00002457
Jim Grosbach19dec202011-08-05 20:35:44 +00002458 def _PRE_REG : AI2ldstidx<0, isByte, 1, (outs GPR:$Rn_wb),
Jim Grosbach548340c2011-08-11 19:22:40 +00002459 (ins GPR:$Rt, ldst_so_reg:$addr),
2460 IndexModePre, StFrm, itin,
Jim Grosbach19dec202011-08-05 20:35:44 +00002461 opc, "\t$Rt, $addr!", "$addr.base = $Rn_wb", []> {
2462 bits<17> addr;
2463 let Inst{25} = 1;
2464 let Inst{23} = addr{12}; // U (add = ('U' == 1))
2465 let Inst{19-16} = addr{16-13}; // Rn
2466 let Inst{11-0} = addr{11-0};
2467 let Inst{4} = 0; // Inst{4} = 0
2468 let AsmMatchConverter = "cvtStWriteBackRegAddrMode2";
Owen Anderson7cdbf082011-08-12 18:12:39 +00002469 let DecoderMethod = "DecodeSTRPreReg";
Jim Grosbach19dec202011-08-05 20:35:44 +00002470 }
2471 def _POST_REG : AI2ldstidx<0, isByte, 0, (outs GPR:$Rn_wb),
2472 (ins GPR:$Rt, addr_offset_none:$addr, am2offset_reg:$offset),
2473 IndexModePost, StFrm, itin,
2474 opc, "\t$Rt, $addr, $offset",
2475 "$addr.base = $Rn_wb", []> {
2476 // {12} isAdd
2477 // {11-0} imm12/Rm
2478 bits<14> offset;
2479 bits<4> addr;
2480 let Inst{25} = 1;
2481 let Inst{23} = offset{12};
2482 let Inst{19-16} = addr;
2483 let Inst{11-0} = offset{11-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002484
2485 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
Jim Grosbach19dec202011-08-05 20:35:44 +00002486 }
Owen Anderson793e7962011-07-26 20:54:26 +00002487
Jim Grosbach19dec202011-08-05 20:35:44 +00002488 def _POST_IMM : AI2ldstidx<0, isByte, 0, (outs GPR:$Rn_wb),
2489 (ins GPR:$Rt, addr_offset_none:$addr, am2offset_imm:$offset),
2490 IndexModePost, StFrm, itin,
2491 opc, "\t$Rt, $addr, $offset",
2492 "$addr.base = $Rn_wb", []> {
2493 // {12} isAdd
2494 // {11-0} imm12/Rm
2495 bits<14> offset;
2496 bits<4> addr;
2497 let Inst{25} = 0;
2498 let Inst{23} = offset{12};
2499 let Inst{19-16} = addr;
2500 let Inst{11-0} = offset{11-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002501
2502 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
Jim Grosbach19dec202011-08-05 20:35:44 +00002503 }
2504}
Owen Anderson793e7962011-07-26 20:54:26 +00002505
Jim Grosbach19dec202011-08-05 20:35:44 +00002506let mayStore = 1, neverHasSideEffects = 1 in {
2507defm STR : AI2_stridx<0, "str", IIC_iStore_ru>;
2508defm STRB : AI2_stridx<1, "strb", IIC_iStore_bh_ru>;
2509}
Evan Chenga8e29892007-01-19 07:51:42 +00002510
Jim Grosbach19dec202011-08-05 20:35:44 +00002511def : ARMPat<(post_store GPR:$Rt, addr_offset_none:$addr,
2512 am2offset_reg:$offset),
2513 (STR_POST_REG GPR:$Rt, addr_offset_none:$addr,
2514 am2offset_reg:$offset)>;
2515def : ARMPat<(post_store GPR:$Rt, addr_offset_none:$addr,
2516 am2offset_imm:$offset),
2517 (STR_POST_IMM GPR:$Rt, addr_offset_none:$addr,
2518 am2offset_imm:$offset)>;
2519def : ARMPat<(post_truncsti8 GPR:$Rt, addr_offset_none:$addr,
2520 am2offset_reg:$offset),
2521 (STRB_POST_REG GPR:$Rt, addr_offset_none:$addr,
2522 am2offset_reg:$offset)>;
2523def : ARMPat<(post_truncsti8 GPR:$Rt, addr_offset_none:$addr,
2524 am2offset_imm:$offset),
2525 (STRB_POST_IMM GPR:$Rt, addr_offset_none:$addr,
2526 am2offset_imm:$offset)>;
Owen Anderson793e7962011-07-26 20:54:26 +00002527
Jim Grosbach19dec202011-08-05 20:35:44 +00002528// Pseudo-instructions for pattern matching the pre-indexed stores. We can't
2529// put the patterns on the instruction definitions directly as ISel wants
2530// the address base and offset to be separate operands, not a single
2531// complex operand like we represent the instructions themselves. The
2532// pseudos map between the two.
2533let usesCustomInserter = 1,
2534 Constraints = "$Rn = $Rn_wb,@earlyclobber $Rn_wb" in {
2535def STRi_preidx: ARMPseudoInst<(outs GPR:$Rn_wb),
2536 (ins GPR:$Rt, GPR:$Rn, am2offset_imm:$offset, pred:$p),
2537 4, IIC_iStore_ru,
2538 [(set GPR:$Rn_wb,
2539 (pre_store GPR:$Rt, GPR:$Rn, am2offset_imm:$offset))]>;
2540def STRr_preidx: ARMPseudoInst<(outs GPR:$Rn_wb),
2541 (ins GPR:$Rt, GPR:$Rn, am2offset_reg:$offset, pred:$p),
2542 4, IIC_iStore_ru,
2543 [(set GPR:$Rn_wb,
2544 (pre_store GPR:$Rt, GPR:$Rn, am2offset_reg:$offset))]>;
2545def STRBi_preidx: ARMPseudoInst<(outs GPR:$Rn_wb),
2546 (ins GPR:$Rt, GPR:$Rn, am2offset_imm:$offset, pred:$p),
2547 4, IIC_iStore_ru,
2548 [(set GPR:$Rn_wb,
2549 (pre_truncsti8 GPR:$Rt, GPR:$Rn, am2offset_imm:$offset))]>;
2550def STRBr_preidx: ARMPseudoInst<(outs GPR:$Rn_wb),
2551 (ins GPR:$Rt, GPR:$Rn, am2offset_reg:$offset, pred:$p),
2552 4, IIC_iStore_ru,
2553 [(set GPR:$Rn_wb,
2554 (pre_truncsti8 GPR:$Rt, GPR:$Rn, am2offset_reg:$offset))]>;
Jim Grosbach7b8f46c2011-08-11 21:17:22 +00002555def STRH_preidx: ARMPseudoInst<(outs GPR:$Rn_wb),
2556 (ins GPR:$Rt, GPR:$Rn, am3offset:$offset, pred:$p),
2557 4, IIC_iStore_ru,
2558 [(set GPR:$Rn_wb,
2559 (pre_truncsti16 GPR:$Rt, GPR:$Rn, am3offset:$offset))]>;
Jim Grosbach19dec202011-08-05 20:35:44 +00002560}
Jim Grosbacha1b41752010-11-19 22:06:57 +00002561
Evan Chenga8e29892007-01-19 07:51:42 +00002562
Jim Grosbach7b8f46c2011-08-11 21:17:22 +00002563
2564def STRH_PRE : AI3ldstidx<0b1011, 0, 1, (outs GPR:$Rn_wb),
2565 (ins GPR:$Rt, addrmode3:$addr), IndexModePre,
2566 StMiscFrm, IIC_iStore_bh_ru,
2567 "strh", "\t$Rt, $addr!", "$addr.base = $Rn_wb", []> {
2568 bits<14> addr;
2569 let Inst{23} = addr{8}; // U bit
2570 let Inst{22} = addr{13}; // 1 == imm8, 0 == Rm
2571 let Inst{19-16} = addr{12-9}; // Rn
2572 let Inst{11-8} = addr{7-4}; // imm7_4/zero
2573 let Inst{3-0} = addr{3-0}; // imm3_0/Rm
2574 let AsmMatchConverter = "cvtStWriteBackRegAddrMode3";
Owen Anderson79628e92011-08-12 20:02:50 +00002575 let DecoderMethod = "DecodeAddrMode3Instruction";
Jim Grosbach7b8f46c2011-08-11 21:17:22 +00002576}
2577
2578def STRH_POST : AI3ldstidx<0b1011, 0, 0, (outs GPR:$Rn_wb),
2579 (ins GPR:$Rt, addr_offset_none:$addr, am3offset:$offset),
2580 IndexModePost, StMiscFrm, IIC_iStore_bh_ru,
2581 "strh", "\t$Rt, $addr, $offset", "$addr.base = $Rn_wb",
2582 [(set GPR:$Rn_wb, (post_truncsti16 GPR:$Rt,
2583 addr_offset_none:$addr,
2584 am3offset:$offset))]> {
2585 bits<10> offset;
2586 bits<4> addr;
2587 let Inst{23} = offset{8}; // U bit
2588 let Inst{22} = offset{9}; // 1 == imm8, 0 == Rm
2589 let Inst{19-16} = addr;
2590 let Inst{11-8} = offset{7-4}; // imm7_4/zero
2591 let Inst{3-0} = offset{3-0}; // imm3_0/Rm
Owen Anderson79628e92011-08-12 20:02:50 +00002592 let DecoderMethod = "DecodeAddrMode3Instruction";
Jim Grosbach7b8f46c2011-08-11 21:17:22 +00002593}
Evan Chenga8e29892007-01-19 07:51:42 +00002594
Jim Grosbach5b03a3a2011-04-08 18:47:05 +00002595let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 in {
Jim Grosbach45251b32011-08-11 20:41:13 +00002596def STRD_PRE : AI3ldstidx<0b1111, 0, 1, (outs GPR:$Rn_wb),
Jim Grosbach14605d12011-08-11 20:28:23 +00002597 (ins GPR:$Rt, GPR:$Rt2, addrmode3:$addr),
2598 IndexModePre, StMiscFrm, IIC_iStore_d_ru,
2599 "strd", "\t$Rt, $Rt2, $addr!",
2600 "$addr.base = $Rn_wb", []> {
2601 bits<14> addr;
2602 let Inst{23} = addr{8}; // U bit
2603 let Inst{22} = addr{13}; // 1 == imm8, 0 == Rm
2604 let Inst{19-16} = addr{12-9}; // Rn
2605 let Inst{11-8} = addr{7-4}; // imm7_4/zero
2606 let Inst{3-0} = addr{3-0}; // imm3_0/Rm
Owen Anderson8313b482011-07-28 17:53:25 +00002607 let DecoderMethod = "DecodeAddrMode3Instruction";
Jim Grosbach14605d12011-08-11 20:28:23 +00002608 let AsmMatchConverter = "cvtStrdPre";
Owen Anderson8313b482011-07-28 17:53:25 +00002609}
Johnny Chen39a4bb32010-02-18 22:31:18 +00002610
Jim Grosbach45251b32011-08-11 20:41:13 +00002611def STRD_POST: AI3ldstidx<0b1111, 0, 0, (outs GPR:$Rn_wb),
Jim Grosbach14605d12011-08-11 20:28:23 +00002612 (ins GPR:$Rt, GPR:$Rt2, addr_offset_none:$addr,
2613 am3offset:$offset),
2614 IndexModePost, StMiscFrm, IIC_iStore_d_ru,
2615 "strd", "\t$Rt, $Rt2, $addr, $offset",
2616 "$addr.base = $Rn_wb", []> {
Owen Anderson8313b482011-07-28 17:53:25 +00002617 bits<10> offset;
Jim Grosbach14605d12011-08-11 20:28:23 +00002618 bits<4> addr;
2619 let Inst{23} = offset{8}; // U bit
2620 let Inst{22} = offset{9}; // 1 == imm8, 0 == Rm
2621 let Inst{19-16} = addr;
2622 let Inst{11-8} = offset{7-4}; // imm7_4/zero
2623 let Inst{3-0} = offset{3-0}; // imm3_0/Rm
Owen Anderson8313b482011-07-28 17:53:25 +00002624 let DecoderMethod = "DecodeAddrMode3Instruction";
2625}
Jim Grosbach5b03a3a2011-04-08 18:47:05 +00002626} // mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1
Johnny Chen39a4bb32010-02-18 22:31:18 +00002627
Jim Grosbach7ce05792011-08-03 23:50:40 +00002628// STRT, STRBT, and STRHT
Johnny Chene4c7f0f2010-02-11 20:31:08 +00002629
Jim Grosbach10348e72011-08-11 20:04:56 +00002630def STRBT_POST_REG : AI2ldstidx<0, 1, 0, (outs GPR:$Rn_wb),
2631 (ins GPR:$Rt, addr_offset_none:$addr, am2offset_reg:$offset),
2632 IndexModePost, StFrm, IIC_iStore_bh_ru,
2633 "strbt", "\t$Rt, $addr, $offset",
2634 "$addr.base = $Rn_wb", []> {
2635 // {12} isAdd
2636 // {11-0} imm12/Rm
2637 bits<14> offset;
2638 bits<4> addr;
2639 let Inst{25} = 1;
2640 let Inst{23} = offset{12};
2641 let Inst{21} = 1; // overwrite
2642 let Inst{19-16} = addr;
2643 let Inst{11-5} = offset{11-5};
2644 let Inst{4} = 0;
2645 let Inst{3-0} = offset{3-0};
2646 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
2647}
2648
2649def STRBT_POST_IMM : AI2ldstidx<0, 1, 0, (outs GPR:$Rn_wb),
2650 (ins GPR:$Rt, addr_offset_none:$addr, am2offset_imm:$offset),
2651 IndexModePost, StFrm, IIC_iStore_bh_ru,
2652 "strbt", "\t$Rt, $addr, $offset",
2653 "$addr.base = $Rn_wb", []> {
2654 // {12} isAdd
2655 // {11-0} imm12/Rm
2656 bits<14> offset;
2657 bits<4> addr;
2658 let Inst{25} = 0;
2659 let Inst{23} = offset{12};
2660 let Inst{21} = 1; // overwrite
2661 let Inst{19-16} = addr;
2662 let Inst{11-0} = offset{11-0};
2663 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
2664}
2665
Jim Grosbach342ebd52011-08-11 22:18:00 +00002666let mayStore = 1, neverHasSideEffects = 1 in {
2667def STRT_POST_REG : AI2ldstidx<0, 0, 0, (outs GPR:$Rn_wb),
2668 (ins GPR:$Rt, addr_offset_none:$addr, am2offset_reg:$offset),
2669 IndexModePost, StFrm, IIC_iStore_ru,
2670 "strt", "\t$Rt, $addr, $offset",
2671 "$addr.base = $Rn_wb", []> {
2672 // {12} isAdd
2673 // {11-0} imm12/Rm
2674 bits<14> offset;
2675 bits<4> addr;
Owen Anderson06470312011-07-27 20:29:48 +00002676 let Inst{25} = 1;
Jim Grosbach342ebd52011-08-11 22:18:00 +00002677 let Inst{23} = offset{12};
Owen Anderson06470312011-07-27 20:29:48 +00002678 let Inst{21} = 1; // overwrite
Jim Grosbach342ebd52011-08-11 22:18:00 +00002679 let Inst{19-16} = addr;
2680 let Inst{11-5} = offset{11-5};
Owen Anderson06470312011-07-27 20:29:48 +00002681 let Inst{4} = 0;
Jim Grosbach342ebd52011-08-11 22:18:00 +00002682 let Inst{3-0} = offset{3-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002683 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
Owen Anderson06470312011-07-27 20:29:48 +00002684}
2685
Jim Grosbach342ebd52011-08-11 22:18:00 +00002686def STRT_POST_IMM : AI2ldstidx<0, 0, 0, (outs GPR:$Rn_wb),
2687 (ins GPR:$Rt, addr_offset_none:$addr, am2offset_imm:$offset),
2688 IndexModePost, StFrm, IIC_iStore_ru,
2689 "strt", "\t$Rt, $addr, $offset",
2690 "$addr.base = $Rn_wb", []> {
2691 // {12} isAdd
2692 // {11-0} imm12/Rm
2693 bits<14> offset;
2694 bits<4> addr;
Owen Anderson06470312011-07-27 20:29:48 +00002695 let Inst{25} = 0;
Jim Grosbach342ebd52011-08-11 22:18:00 +00002696 let Inst{23} = offset{12};
Johnny Chene4c7f0f2010-02-11 20:31:08 +00002697 let Inst{21} = 1; // overwrite
Jim Grosbach342ebd52011-08-11 22:18:00 +00002698 let Inst{19-16} = addr;
2699 let Inst{11-0} = offset{11-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002700 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00002701}
Jim Grosbach342ebd52011-08-11 22:18:00 +00002702}
2703
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00002704
Jim Grosbach7ce05792011-08-03 23:50:40 +00002705multiclass AI3strT<bits<4> op, string opc> {
2706 def i : AI3ldstidxT<op, 0, (outs GPR:$base_wb),
2707 (ins GPR:$Rt, addr_offset_none:$addr, postidx_imm8:$offset),
2708 IndexModePost, StMiscFrm, IIC_iStore_bh_ru, opc,
2709 "\t$Rt, $addr, $offset", "$addr.base = $base_wb", []> {
2710 bits<9> offset;
2711 let Inst{23} = offset{8};
2712 let Inst{22} = 1;
2713 let Inst{11-8} = offset{7-4};
2714 let Inst{3-0} = offset{3-0};
2715 let AsmMatchConverter = "cvtStExtTWriteBackImm";
2716 }
2717 def r : AI3ldstidxT<op, 0, (outs GPR:$base_wb),
2718 (ins GPR:$Rt, addr_offset_none:$addr, postidx_reg:$Rm),
2719 IndexModePost, StMiscFrm, IIC_iStore_bh_ru, opc,
2720 "\t$Rt, $addr, $Rm", "$addr.base = $base_wb", []> {
2721 bits<5> Rm;
2722 let Inst{23} = Rm{4};
2723 let Inst{22} = 0;
2724 let Inst{11-8} = 0;
2725 let Inst{3-0} = Rm{3-0};
2726 let AsmMatchConverter = "cvtStExtTWriteBackReg";
2727 }
Johnny Chenad4df4c2010-03-01 19:22:00 +00002728}
2729
Jim Grosbach7ce05792011-08-03 23:50:40 +00002730
2731defm STRHT : AI3strT<0b1011, "strht">;
2732
2733
Evan Chenga8e29892007-01-19 07:51:42 +00002734//===----------------------------------------------------------------------===//
2735// Load / store multiple Instructions.
2736//
2737
Bill Wendling6c470b82010-11-13 09:09:38 +00002738multiclass arm_ldst_mult<string asm, bit L_bit, Format f,
2739 InstrItinClass itin, InstrItinClass itin_upd> {
Jim Grosbach3b14a5c2011-07-14 18:35:38 +00002740 // IA is the default, so no need for an explicit suffix on the
2741 // mnemonic here. Without it is the cannonical spelling.
Bill Wendling73fe34a2010-11-16 01:16:36 +00002742 def IA :
Bill Wendling6c470b82010-11-13 09:09:38 +00002743 AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2744 IndexModeNone, f, itin,
Jim Grosbach3b14a5c2011-07-14 18:35:38 +00002745 !strconcat(asm, "${p}\t$Rn, $regs"), "", []> {
Bill Wendling6c470b82010-11-13 09:09:38 +00002746 let Inst{24-23} = 0b01; // Increment After
2747 let Inst{21} = 0; // No writeback
2748 let Inst{20} = L_bit;
2749 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00002750 def IA_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00002751 AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2752 IndexModeUpd, f, itin_upd,
Jim Grosbach3b14a5c2011-07-14 18:35:38 +00002753 !strconcat(asm, "${p}\t$Rn!, $regs"), "$Rn = $wb", []> {
Bill Wendling6c470b82010-11-13 09:09:38 +00002754 let Inst{24-23} = 0b01; // Increment After
Bill Wendling73fe34a2010-11-16 01:16:36 +00002755 let Inst{21} = 1; // Writeback
Bill Wendling6c470b82010-11-13 09:09:38 +00002756 let Inst{20} = L_bit;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002757
2758 let DecoderMethod = "DecodeMemMultipleWritebackInstruction";
Bill Wendling6c470b82010-11-13 09:09:38 +00002759 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00002760 def DA :
Bill Wendling6c470b82010-11-13 09:09:38 +00002761 AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2762 IndexModeNone, f, itin,
2763 !strconcat(asm, "da${p}\t$Rn, $regs"), "", []> {
2764 let Inst{24-23} = 0b00; // Decrement After
2765 let Inst{21} = 0; // No writeback
2766 let Inst{20} = L_bit;
2767 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00002768 def DA_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00002769 AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2770 IndexModeUpd, f, itin_upd,
2771 !strconcat(asm, "da${p}\t$Rn!, $regs"), "$Rn = $wb", []> {
2772 let Inst{24-23} = 0b00; // Decrement After
Bill Wendling73fe34a2010-11-16 01:16:36 +00002773 let Inst{21} = 1; // Writeback
Bill Wendling6c470b82010-11-13 09:09:38 +00002774 let Inst{20} = L_bit;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002775
2776 let DecoderMethod = "DecodeMemMultipleWritebackInstruction";
Bill Wendling6c470b82010-11-13 09:09:38 +00002777 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00002778 def DB :
Bill Wendling6c470b82010-11-13 09:09:38 +00002779 AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2780 IndexModeNone, f, itin,
2781 !strconcat(asm, "db${p}\t$Rn, $regs"), "", []> {
2782 let Inst{24-23} = 0b10; // Decrement Before
2783 let Inst{21} = 0; // No writeback
2784 let Inst{20} = L_bit;
2785 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00002786 def DB_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00002787 AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2788 IndexModeUpd, f, itin_upd,
2789 !strconcat(asm, "db${p}\t$Rn!, $regs"), "$Rn = $wb", []> {
2790 let Inst{24-23} = 0b10; // Decrement Before
Bill Wendling73fe34a2010-11-16 01:16:36 +00002791 let Inst{21} = 1; // Writeback
Bill Wendling6c470b82010-11-13 09:09:38 +00002792 let Inst{20} = L_bit;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002793
2794 let DecoderMethod = "DecodeMemMultipleWritebackInstruction";
Bill Wendling6c470b82010-11-13 09:09:38 +00002795 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00002796 def IB :
Bill Wendling6c470b82010-11-13 09:09:38 +00002797 AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2798 IndexModeNone, f, itin,
2799 !strconcat(asm, "ib${p}\t$Rn, $regs"), "", []> {
2800 let Inst{24-23} = 0b11; // Increment Before
2801 let Inst{21} = 0; // No writeback
2802 let Inst{20} = L_bit;
2803 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00002804 def IB_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00002805 AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2806 IndexModeUpd, f, itin_upd,
2807 !strconcat(asm, "ib${p}\t$Rn!, $regs"), "$Rn = $wb", []> {
2808 let Inst{24-23} = 0b11; // Increment Before
Bill Wendling73fe34a2010-11-16 01:16:36 +00002809 let Inst{21} = 1; // Writeback
Bill Wendling6c470b82010-11-13 09:09:38 +00002810 let Inst{20} = L_bit;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002811
2812 let DecoderMethod = "DecodeMemMultipleWritebackInstruction";
Bill Wendling6c470b82010-11-13 09:09:38 +00002813 }
Owen Anderson19f6f502011-03-18 19:47:14 +00002814}
Bill Wendling6c470b82010-11-13 09:09:38 +00002815
Bill Wendlingc93989a2010-11-13 11:20:05 +00002816let neverHasSideEffects = 1 in {
Bill Wendlingddc918b2010-11-13 10:57:02 +00002817
2818let mayLoad = 1, hasExtraDefRegAllocReq = 1 in
2819defm LDM : arm_ldst_mult<"ldm", 1, LdStMulFrm, IIC_iLoad_m, IIC_iLoad_mu>;
2820
2821let mayStore = 1, hasExtraSrcRegAllocReq = 1 in
2822defm STM : arm_ldst_mult<"stm", 0, LdStMulFrm, IIC_iStore_m, IIC_iStore_mu>;
2823
2824} // neverHasSideEffects
2825
Bill Wendling73fe34a2010-11-16 01:16:36 +00002826// FIXME: remove when we have a way to marking a MI with these properties.
2827// FIXME: Should pc be an implicit operand like PICADD, etc?
2828let isReturn = 1, isTerminator = 1, isBarrier = 1, mayLoad = 1,
2829 hasExtraDefRegAllocReq = 1, isCodeGenOnly = 1 in
Jim Grosbach53e3fc42011-07-08 17:40:42 +00002830def LDMIA_RET : ARMPseudoExpand<(outs GPR:$wb), (ins GPR:$Rn, pred:$p,
2831 reglist:$regs, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00002832 4, IIC_iLoad_mBr, [],
Jim Grosbach53e3fc42011-07-08 17:40:42 +00002833 (LDMIA_UPD GPR:$wb, GPR:$Rn, pred:$p, reglist:$regs)>,
Jim Grosbachdd119882011-03-11 22:51:41 +00002834 RegConstraint<"$Rn = $wb">;
Evan Chenga8e29892007-01-19 07:51:42 +00002835
Evan Chenga8e29892007-01-19 07:51:42 +00002836//===----------------------------------------------------------------------===//
2837// Move Instructions.
2838//
2839
Evan Chengcd799b92009-06-12 20:46:18 +00002840let neverHasSideEffects = 1 in
Jim Grosbachf59818b2010-10-12 18:09:12 +00002841def MOVr : AsI1<0b1101, (outs GPR:$Rd), (ins GPR:$Rm), DPFrm, IIC_iMOVr,
2842 "mov", "\t$Rd, $Rm", []>, UnaryDP {
2843 bits<4> Rd;
2844 bits<4> Rm;
Jim Grosbach56ac9072010-10-08 21:45:55 +00002845
Johnny Chen103bf952011-04-01 23:30:25 +00002846 let Inst{19-16} = 0b0000;
Johnny Chen04301522009-11-07 00:54:36 +00002847 let Inst{11-4} = 0b00000000;
Bob Wilson8e86b512009-10-14 19:00:24 +00002848 let Inst{25} = 0;
Jim Grosbachf59818b2010-10-12 18:09:12 +00002849 let Inst{3-0} = Rm;
2850 let Inst{15-12} = Rd;
Bob Wilson8e86b512009-10-14 19:00:24 +00002851}
2852
Bill Wendlingef2c86f2011-10-10 22:59:55 +00002853def : ARMInstAlias<"movs${p} $Rd, $Rm",
2854 (MOVr GPR:$Rd, GPR:$Rm, pred:$p, CPSR)>;
2855
Dale Johannesen38d5f042010-06-15 22:24:08 +00002856// A version for the smaller set of tail call registers.
2857let neverHasSideEffects = 1 in
Jim Grosbacha9a968d2010-10-22 23:48:29 +00002858def MOVr_TC : AsI1<0b1101, (outs tcGPR:$Rd), (ins tcGPR:$Rm), DPFrm,
Jim Grosbachf59818b2010-10-12 18:09:12 +00002859 IIC_iMOVr, "mov", "\t$Rd, $Rm", []>, UnaryDP {
2860 bits<4> Rd;
2861 bits<4> Rm;
Jim Grosbach56ac9072010-10-08 21:45:55 +00002862
Dale Johannesen38d5f042010-06-15 22:24:08 +00002863 let Inst{11-4} = 0b00000000;
2864 let Inst{25} = 0;
Jim Grosbachf59818b2010-10-12 18:09:12 +00002865 let Inst{3-0} = Rm;
2866 let Inst{15-12} = Rd;
Dale Johannesen38d5f042010-06-15 22:24:08 +00002867}
2868
Owen Andersonde317f42011-08-09 23:33:27 +00002869def MOVsr : AsI1<0b1101, (outs GPRnopc:$Rd), (ins shift_so_reg_reg:$src),
Owen Anderson152d4a42011-07-21 23:38:37 +00002870 DPSoRegRegFrm, IIC_iMOVsr,
Jim Grosbache15defc2011-08-10 23:23:47 +00002871 "mov", "\t$Rd, $src",
2872 [(set GPRnopc:$Rd, shift_so_reg_reg:$src)]>, UnaryDP {
Jim Grosbach58456c02010-10-14 23:28:31 +00002873 bits<4> Rd;
Jim Grosbach1de588d2010-10-14 18:54:27 +00002874 bits<12> src;
Jim Grosbach58456c02010-10-14 23:28:31 +00002875 let Inst{15-12} = Rd;
Johnny Chen6da3fe62011-04-01 23:15:50 +00002876 let Inst{19-16} = 0b0000;
Owen Anderson152d4a42011-07-21 23:38:37 +00002877 let Inst{11-8} = src{11-8};
2878 let Inst{7} = 0;
2879 let Inst{6-5} = src{6-5};
2880 let Inst{4} = 1;
2881 let Inst{3-0} = src{3-0};
Bob Wilson8e86b512009-10-14 19:00:24 +00002882 let Inst{25} = 0;
2883}
Evan Chenga2515702007-03-19 07:09:02 +00002884
Owen Anderson152d4a42011-07-21 23:38:37 +00002885def MOVsi : AsI1<0b1101, (outs GPR:$Rd), (ins shift_so_reg_imm:$src),
2886 DPSoRegImmFrm, IIC_iMOVsr,
2887 "mov", "\t$Rd, $src", [(set GPR:$Rd, shift_so_reg_imm:$src)]>,
2888 UnaryDP {
2889 bits<4> Rd;
2890 bits<12> src;
2891 let Inst{15-12} = Rd;
2892 let Inst{19-16} = 0b0000;
2893 let Inst{11-5} = src{11-5};
2894 let Inst{4} = 0;
2895 let Inst{3-0} = src{3-0};
2896 let Inst{25} = 0;
2897}
2898
Evan Chengc4af4632010-11-17 20:13:28 +00002899let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1 in
Jim Grosbach2a6a93d2010-10-12 23:18:08 +00002900def MOVi : AsI1<0b1101, (outs GPR:$Rd), (ins so_imm:$imm), DPFrm, IIC_iMOVi,
2901 "mov", "\t$Rd, $imm", [(set GPR:$Rd, so_imm:$imm)]>, UnaryDP {
Jim Grosbachf59818b2010-10-12 18:09:12 +00002902 bits<4> Rd;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +00002903 bits<12> imm;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002904 let Inst{25} = 1;
Jim Grosbachf59818b2010-10-12 18:09:12 +00002905 let Inst{15-12} = Rd;
2906 let Inst{19-16} = 0b0000;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +00002907 let Inst{11-0} = imm;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002908}
2909
Evan Chengc4af4632010-11-17 20:13:28 +00002910let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1 in
Jim Grosbachffa32252011-07-19 19:13:28 +00002911def MOVi16 : AI1<0b1000, (outs GPR:$Rd), (ins imm0_65535_expr:$imm),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002912 DPFrm, IIC_iMOVi,
Jim Grosbach1de588d2010-10-14 18:54:27 +00002913 "movw", "\t$Rd, $imm",
2914 [(set GPR:$Rd, imm0_65535:$imm)]>,
Johnny Chen92e63d82010-02-01 23:06:04 +00002915 Requires<[IsARM, HasV6T2]>, UnaryDP {
Jim Grosbach1de588d2010-10-14 18:54:27 +00002916 bits<4> Rd;
2917 bits<16> imm;
2918 let Inst{15-12} = Rd;
2919 let Inst{11-0} = imm{11-0};
2920 let Inst{19-16} = imm{15-12};
Bob Wilson5361cd22009-10-13 17:35:30 +00002921 let Inst{20} = 0;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002922 let Inst{25} = 1;
Kevin Enderby9e5887b2011-10-04 22:44:48 +00002923 let DecoderMethod = "DecodeArmMOVTWInstruction";
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002924}
2925
Jim Grosbachffa32252011-07-19 19:13:28 +00002926def : InstAlias<"mov${p} $Rd, $imm",
2927 (MOVi16 GPR:$Rd, imm0_65535_expr:$imm, pred:$p)>,
2928 Requires<[IsARM]>;
2929
Evan Cheng53519f02011-01-21 18:55:51 +00002930def MOVi16_ga_pcrel : PseudoInst<(outs GPR:$Rd),
2931 (ins i32imm:$addr, pclabel:$id), IIC_iMOVi, []>;
Evan Cheng5de5d4b2011-01-17 08:03:18 +00002932
2933let Constraints = "$src = $Rd" in {
Jim Grosbache15defc2011-08-10 23:23:47 +00002934def MOVTi16 : AI1<0b1010, (outs GPRnopc:$Rd),
2935 (ins GPR:$src, imm0_65535_expr:$imm),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002936 DPFrm, IIC_iMOVi,
Jim Grosbach1de588d2010-10-14 18:54:27 +00002937 "movt", "\t$Rd, $imm",
Owen Anderson33e57512011-08-10 00:03:03 +00002938 [(set GPRnopc:$Rd,
Jim Grosbach64171712010-02-16 21:07:46 +00002939 (or (and GPR:$src, 0xffff),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002940 lo16AllZero:$imm))]>, UnaryDP,
2941 Requires<[IsARM, HasV6T2]> {
Jim Grosbach1de588d2010-10-14 18:54:27 +00002942 bits<4> Rd;
2943 bits<16> imm;
2944 let Inst{15-12} = Rd;
2945 let Inst{11-0} = imm{11-0};
2946 let Inst{19-16} = imm{15-12};
Bob Wilson5361cd22009-10-13 17:35:30 +00002947 let Inst{20} = 0;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002948 let Inst{25} = 1;
Kevin Enderby9e5887b2011-10-04 22:44:48 +00002949 let DecoderMethod = "DecodeArmMOVTWInstruction";
Evan Cheng7995ef32009-09-09 01:47:07 +00002950}
Evan Cheng13ab0202007-07-10 18:08:01 +00002951
Evan Cheng53519f02011-01-21 18:55:51 +00002952def MOVTi16_ga_pcrel : PseudoInst<(outs GPR:$Rd),
2953 (ins GPR:$src, i32imm:$addr, pclabel:$id), IIC_iMOVi, []>;
Evan Cheng5de5d4b2011-01-17 08:03:18 +00002954
2955} // Constraints
2956
Evan Cheng20956592009-10-21 08:15:52 +00002957def : ARMPat<(or GPR:$src, 0xffff0000), (MOVTi16 GPR:$src, 0xffff)>,
2958 Requires<[IsARM, HasV6T2]>;
2959
David Goodwinca01a8d2009-09-01 18:32:09 +00002960let Uses = [CPSR] in
Jim Grosbach99594eb2010-11-18 01:38:26 +00002961def RRX: PseudoInst<(outs GPR:$Rd), (ins GPR:$Rm), IIC_iMOVsi,
Jim Grosbach7032f922010-10-14 22:57:13 +00002962 [(set GPR:$Rd, (ARMrrx GPR:$Rm))]>, UnaryDP,
2963 Requires<[IsARM]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002964
2965// These aren't really mov instructions, but we have to define them this way
2966// due to flag operands.
2967
Evan Cheng071a2792007-09-11 19:55:27 +00002968let Defs = [CPSR] in {
Jim Grosbach99594eb2010-11-18 01:38:26 +00002969def MOVsrl_flag : PseudoInst<(outs GPR:$dst), (ins GPR:$src), IIC_iMOVsi,
Jim Grosbach7032f922010-10-14 22:57:13 +00002970 [(set GPR:$dst, (ARMsrl_flag GPR:$src))]>, UnaryDP,
2971 Requires<[IsARM]>;
Jim Grosbach99594eb2010-11-18 01:38:26 +00002972def MOVsra_flag : PseudoInst<(outs GPR:$dst), (ins GPR:$src), IIC_iMOVsi,
Jim Grosbach7032f922010-10-14 22:57:13 +00002973 [(set GPR:$dst, (ARMsra_flag GPR:$src))]>, UnaryDP,
2974 Requires<[IsARM]>;
Evan Cheng071a2792007-09-11 19:55:27 +00002975}
Evan Chenga8e29892007-01-19 07:51:42 +00002976
Evan Chenga8e29892007-01-19 07:51:42 +00002977//===----------------------------------------------------------------------===//
2978// Extend Instructions.
2979//
2980
2981// Sign extenders
2982
Jim Grosbachc5a8c862011-07-27 16:47:19 +00002983def SXTB : AI_ext_rrot<0b01101010,
Evan Cheng576a3962010-09-25 00:49:35 +00002984 "sxtb", UnOpFrag<(sext_inreg node:$Src, i8)>>;
Jim Grosbachc5a8c862011-07-27 16:47:19 +00002985def SXTH : AI_ext_rrot<0b01101011,
Evan Cheng576a3962010-09-25 00:49:35 +00002986 "sxth", UnOpFrag<(sext_inreg node:$Src, i16)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00002987
Jim Grosbach70327412011-07-27 17:48:13 +00002988def SXTAB : AI_exta_rrot<0b01101010,
Evan Cheng97f48c32008-11-06 22:15:19 +00002989 "sxtab", BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS, i8))>>;
Jim Grosbach70327412011-07-27 17:48:13 +00002990def SXTAH : AI_exta_rrot<0b01101011,
Evan Cheng97f48c32008-11-06 22:15:19 +00002991 "sxtah", BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS,i16))>>;
Evan Chenga8e29892007-01-19 07:51:42 +00002992
Jim Grosbachc5a8c862011-07-27 16:47:19 +00002993def SXTB16 : AI_ext_rrot_np<0b01101000, "sxtb16">;
Johnny Chen2ec5e492010-02-22 21:50:40 +00002994
Jim Grosbach70327412011-07-27 17:48:13 +00002995def SXTAB16 : AI_exta_rrot_np<0b01101000, "sxtab16">;
Evan Chenga8e29892007-01-19 07:51:42 +00002996
2997// Zero extenders
2998
2999let AddedComplexity = 16 in {
Jim Grosbachc5a8c862011-07-27 16:47:19 +00003000def UXTB : AI_ext_rrot<0b01101110,
Evan Cheng576a3962010-09-25 00:49:35 +00003001 "uxtb" , UnOpFrag<(and node:$Src, 0x000000FF)>>;
Jim Grosbachc5a8c862011-07-27 16:47:19 +00003002def UXTH : AI_ext_rrot<0b01101111,
Evan Cheng576a3962010-09-25 00:49:35 +00003003 "uxth" , UnOpFrag<(and node:$Src, 0x0000FFFF)>>;
Jim Grosbachc5a8c862011-07-27 16:47:19 +00003004def UXTB16 : AI_ext_rrot<0b01101100,
Evan Cheng576a3962010-09-25 00:49:35 +00003005 "uxtb16", UnOpFrag<(and node:$Src, 0x00FF00FF)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00003006
Jim Grosbach542f6422010-07-28 23:25:44 +00003007// FIXME: This pattern incorrectly assumes the shl operator is a rotate.
3008// The transformation should probably be done as a combiner action
3009// instead so we can include a check for masking back in the upper
3010// eight bits of the source into the lower eight bits of the result.
3011//def : ARMV6Pat<(and (shl GPR:$Src, (i32 8)), 0xFF00FF),
Jim Grosbach85bfd3b2011-07-26 21:28:43 +00003012// (UXTB16r_rot GPR:$Src, 3)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003013def : ARMV6Pat<(and (srl GPR:$Src, (i32 8)), 0xFF00FF),
Jim Grosbachc5a8c862011-07-27 16:47:19 +00003014 (UXTB16 GPR:$Src, 1)>;
Evan Chenga8e29892007-01-19 07:51:42 +00003015
Jim Grosbach70327412011-07-27 17:48:13 +00003016def UXTAB : AI_exta_rrot<0b01101110, "uxtab",
Evan Chenga8e29892007-01-19 07:51:42 +00003017 BinOpFrag<(add node:$LHS, (and node:$RHS, 0x00FF))>>;
Jim Grosbach70327412011-07-27 17:48:13 +00003018def UXTAH : AI_exta_rrot<0b01101111, "uxtah",
Evan Chenga8e29892007-01-19 07:51:42 +00003019 BinOpFrag<(add node:$LHS, (and node:$RHS, 0xFFFF))>>;
Rafael Espindola3c000bf2006-08-21 22:00:32 +00003020}
3021
Evan Chenga8e29892007-01-19 07:51:42 +00003022// This isn't safe in general, the add is two 16-bit units, not a 32-bit add.
Jim Grosbach70327412011-07-27 17:48:13 +00003023def UXTAB16 : AI_exta_rrot_np<0b01101100, "uxtab16">;
Rafael Espindola817e7fd2006-09-11 19:24:19 +00003024
Evan Chenga8e29892007-01-19 07:51:42 +00003025
Owen Anderson33e57512011-08-10 00:03:03 +00003026def SBFX : I<(outs GPRnopc:$Rd),
3027 (ins GPRnopc:$Rn, imm0_31:$lsb, imm1_32:$width),
Owen Anderson16884412011-07-13 23:22:26 +00003028 AddrMode1, 4, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach8abe32a2010-10-15 17:15:16 +00003029 "sbfx", "\t$Rd, $Rn, $lsb, $width", "", []>,
Sandeep Patel47eedaa2009-10-13 18:59:48 +00003030 Requires<[IsARM, HasV6T2]> {
Jim Grosbach8abe32a2010-10-15 17:15:16 +00003031 bits<4> Rd;
3032 bits<4> Rn;
3033 bits<5> lsb;
3034 bits<5> width;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00003035 let Inst{27-21} = 0b0111101;
3036 let Inst{6-4} = 0b101;
Jim Grosbach8abe32a2010-10-15 17:15:16 +00003037 let Inst{20-16} = width;
3038 let Inst{15-12} = Rd;
3039 let Inst{11-7} = lsb;
3040 let Inst{3-0} = Rn;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00003041}
3042
Jim Grosbach8abe32a2010-10-15 17:15:16 +00003043def UBFX : I<(outs GPR:$Rd),
Jim Grosbachfb8989e2011-07-27 21:09:25 +00003044 (ins GPR:$Rn, imm0_31:$lsb, imm1_32:$width),
Owen Anderson16884412011-07-13 23:22:26 +00003045 AddrMode1, 4, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach8abe32a2010-10-15 17:15:16 +00003046 "ubfx", "\t$Rd, $Rn, $lsb, $width", "", []>,
Sandeep Patel47eedaa2009-10-13 18:59:48 +00003047 Requires<[IsARM, HasV6T2]> {
Jim Grosbach8abe32a2010-10-15 17:15:16 +00003048 bits<4> Rd;
3049 bits<4> Rn;
3050 bits<5> lsb;
3051 bits<5> width;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00003052 let Inst{27-21} = 0b0111111;
3053 let Inst{6-4} = 0b101;
Jim Grosbach8abe32a2010-10-15 17:15:16 +00003054 let Inst{20-16} = width;
3055 let Inst{15-12} = Rd;
3056 let Inst{11-7} = lsb;
3057 let Inst{3-0} = Rn;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00003058}
3059
Evan Chenga8e29892007-01-19 07:51:42 +00003060//===----------------------------------------------------------------------===//
3061// Arithmetic Instructions.
3062//
3063
Jim Grosbach26421962008-10-14 20:36:24 +00003064defm ADD : AsI1_bin_irs<0b0100, "add",
Evan Cheng7e1bf302010-09-29 00:27:46 +00003065 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Jim Grosbach0ff92202011-06-27 19:09:15 +00003066 BinOpFrag<(add node:$LHS, node:$RHS)>, "ADD", 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00003067defm SUB : AsI1_bin_irs<0b0010, "sub",
Evan Cheng7e1bf302010-09-29 00:27:46 +00003068 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Jim Grosbach0ff92202011-06-27 19:09:15 +00003069 BinOpFrag<(sub node:$LHS, node:$RHS)>, "SUB">;
Evan Chenga8e29892007-01-19 07:51:42 +00003070
Evan Chengc85e8322007-07-05 07:13:32 +00003071// ADD and SUB with 's' bit set.
Andrew Trick3be654f2011-09-21 02:20:46 +00003072//
3073// Currently, t2ADDS/t2SUBS are pseudo opcodes that exist only in the
3074// selection DAG. They are "lowered" to real t2ADD/t2SUB opcodes by
3075// AdjustInstrPostInstrSelection where we determine whether or not to
3076// set the "s" bit based on CPSR liveness.
3077//
3078// FIXME: Eliminate t2ADDS/t2SUBS pseudo opcodes after adding tablegen
3079// support for an optional CPSR definition that corresponds to the DAG
3080// node's second value. We can then eliminate the implicit def of CPSR.
Evan Cheng4a517082011-09-06 18:52:20 +00003081defm ADDS : AsI1_bin_s_irs<0b0100, "add",
Evan Cheng7e1bf302010-09-29 00:27:46 +00003082 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Evan Cheng342e3162011-08-30 01:34:54 +00003083 BinOpFrag<(ARMaddc node:$LHS, node:$RHS)>, 1>;
Evan Cheng4a517082011-09-06 18:52:20 +00003084defm SUBS : AsI1_bin_s_irs<0b0010, "sub",
Evan Cheng7e1bf302010-09-29 00:27:46 +00003085 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Evan Cheng342e3162011-08-30 01:34:54 +00003086 BinOpFrag<(ARMsubc node:$LHS, node:$RHS)>>;
Evan Cheng2c614c52007-06-06 10:17:05 +00003087
Evan Cheng62674222009-06-25 23:34:10 +00003088defm ADC : AI1_adde_sube_irs<0b0101, "adc",
Evan Cheng342e3162011-08-30 01:34:54 +00003089 BinOpWithFlagFrag<(ARMadde node:$LHS, node:$RHS, node:$FLAG)>,
Jim Grosbach37ee4642011-07-13 17:57:17 +00003090 "ADC", 1>;
Evan Cheng62674222009-06-25 23:34:10 +00003091defm SBC : AI1_adde_sube_irs<0b0110, "sbc",
Evan Cheng342e3162011-08-30 01:34:54 +00003092 BinOpWithFlagFrag<(ARMsube node:$LHS, node:$RHS, node:$FLAG)>,
Jim Grosbach37ee4642011-07-13 17:57:17 +00003093 "SBC">;
Daniel Dunbar238100a2011-01-10 15:26:35 +00003094
Evan Cheng342e3162011-08-30 01:34:54 +00003095defm RSB : AsI1_rbin_irs <0b0011, "rsb",
3096 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
3097 BinOpFrag<(sub node:$LHS, node:$RHS)>, "RSB">;
Evan Cheng4a517082011-09-06 18:52:20 +00003098
3099// FIXME: Eliminate them if we can write def : Pat patterns which defines
3100// CPSR and the implicit def of CPSR is not needed.
Evan Cheng342e3162011-08-30 01:34:54 +00003101defm RSBS : AsI1_rbin_s_is<0b0011, "rsb",
3102 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
3103 BinOpFrag<(ARMsubc node:$LHS, node:$RHS)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00003104
Evan Cheng342e3162011-08-30 01:34:54 +00003105defm RSC : AI1_rsc_irs<0b0111, "rsc",
3106 BinOpWithFlagFrag<(ARMsube node:$LHS, node:$RHS, node:$FLAG)>,
3107 "RSC">;
Evan Cheng2c614c52007-06-06 10:17:05 +00003108
Evan Chenga8e29892007-01-19 07:51:42 +00003109// (sub X, imm) gets canonicalized to (add X, -imm). Match this form.
Jim Grosbach502e0aa2010-07-14 17:45:16 +00003110// The assume-no-carry-in form uses the negation of the input since add/sub
3111// assume opposite meanings of the carry flag (i.e., carry == !borrow).
3112// See the definition of AddWithCarry() in the ARM ARM A2.2.1 for the gory
3113// details.
Evan Cheng342e3162011-08-30 01:34:54 +00003114def : ARMPat<(add GPR:$src, so_imm_neg:$imm),
3115 (SUBri GPR:$src, so_imm_neg:$imm)>;
3116def : ARMPat<(ARMaddc GPR:$src, so_imm_neg:$imm),
3117 (SUBSri GPR:$src, so_imm_neg:$imm)>;
3118
Jim Grosbach502e0aa2010-07-14 17:45:16 +00003119// The with-carry-in form matches bitwise not instead of the negation.
3120// Effectively, the inverse interpretation of the carry flag already accounts
3121// for part of the negation.
Evan Cheng342e3162011-08-30 01:34:54 +00003122def : ARMPat<(ARMadde GPR:$src, so_imm_not:$imm, CPSR),
3123 (SBCri GPR:$src, so_imm_not:$imm)>;
Evan Chenga8e29892007-01-19 07:51:42 +00003124
3125// Note: These are implemented in C++ code, because they have to generate
3126// ADD/SUBrs instructions, which use a complex pattern that a xform function
3127// cannot produce.
3128// (mul X, 2^n+1) -> (add (X << n), X)
3129// (mul X, 2^n-1) -> (rsb X, (X << n))
3130
Jim Grosbach7931df32011-07-22 18:06:01 +00003131// ARM Arithmetic Instruction
Johnny Chen2faf3912010-02-14 06:32:20 +00003132// GPR:$dst = GPR:$a op GPR:$b
Jim Grosbach5ad01c72010-10-15 19:49:46 +00003133class AAI<bits<8> op27_20, bits<8> op11_4, string opc,
Jim Grosbach7931df32011-07-22 18:06:01 +00003134 list<dag> pattern = [],
Owen Anderson33e57512011-08-10 00:03:03 +00003135 dag iops = (ins GPRnopc:$Rn, GPRnopc:$Rm),
3136 string asm = "\t$Rd, $Rn, $Rm">
3137 : AI<(outs GPRnopc:$Rd), iops, DPFrm, IIC_iALUr, opc, asm, pattern> {
Jim Grosbach5ad01c72010-10-15 19:49:46 +00003138 bits<4> Rn;
Bruno Cardoso Lopes03016002011-01-21 14:07:40 +00003139 bits<4> Rd;
Jim Grosbach5ad01c72010-10-15 19:49:46 +00003140 bits<4> Rm;
Johnny Chen08b85f32010-02-13 01:21:01 +00003141 let Inst{27-20} = op27_20;
Jim Grosbach5ad01c72010-10-15 19:49:46 +00003142 let Inst{11-4} = op11_4;
3143 let Inst{19-16} = Rn;
3144 let Inst{15-12} = Rd;
3145 let Inst{3-0} = Rm;
Johnny Chen08b85f32010-02-13 01:21:01 +00003146}
3147
Jim Grosbach7931df32011-07-22 18:06:01 +00003148// Saturating add/subtract
Johnny Chen667d1272010-02-22 18:50:54 +00003149
Jim Grosbach5ad01c72010-10-15 19:49:46 +00003150def QADD : AAI<0b00010000, 0b00000101, "qadd",
Owen Anderson33e57512011-08-10 00:03:03 +00003151 [(set GPRnopc:$Rd, (int_arm_qadd GPRnopc:$Rm, GPRnopc:$Rn))],
3152 (ins GPRnopc:$Rm, GPRnopc:$Rn), "\t$Rd, $Rm, $Rn">;
Jim Grosbach5ad01c72010-10-15 19:49:46 +00003153def QSUB : AAI<0b00010010, 0b00000101, "qsub",
Owen Anderson33e57512011-08-10 00:03:03 +00003154 [(set GPRnopc:$Rd, (int_arm_qsub GPRnopc:$Rm, GPRnopc:$Rn))],
3155 (ins GPRnopc:$Rm, GPRnopc:$Rn), "\t$Rd, $Rm, $Rn">;
3156def QDADD : AAI<0b00010100, 0b00000101, "qdadd", [],
3157 (ins GPRnopc:$Rm, GPRnopc:$Rn),
Bruno Cardoso Lopes03016002011-01-21 14:07:40 +00003158 "\t$Rd, $Rm, $Rn">;
Owen Anderson33e57512011-08-10 00:03:03 +00003159def QDSUB : AAI<0b00010110, 0b00000101, "qdsub", [],
3160 (ins GPRnopc:$Rm, GPRnopc:$Rn),
Bruno Cardoso Lopes03016002011-01-21 14:07:40 +00003161 "\t$Rd, $Rm, $Rn">;
Jim Grosbach5ad01c72010-10-15 19:49:46 +00003162
3163def QADD16 : AAI<0b01100010, 0b11110001, "qadd16">;
3164def QADD8 : AAI<0b01100010, 0b11111001, "qadd8">;
3165def QASX : AAI<0b01100010, 0b11110011, "qasx">;
3166def QSAX : AAI<0b01100010, 0b11110101, "qsax">;
3167def QSUB16 : AAI<0b01100010, 0b11110111, "qsub16">;
3168def QSUB8 : AAI<0b01100010, 0b11111111, "qsub8">;
3169def UQADD16 : AAI<0b01100110, 0b11110001, "uqadd16">;
3170def UQADD8 : AAI<0b01100110, 0b11111001, "uqadd8">;
3171def UQASX : AAI<0b01100110, 0b11110011, "uqasx">;
3172def UQSAX : AAI<0b01100110, 0b11110101, "uqsax">;
3173def UQSUB16 : AAI<0b01100110, 0b11110111, "uqsub16">;
3174def UQSUB8 : AAI<0b01100110, 0b11111111, "uqsub8">;
Johnny Chen667d1272010-02-22 18:50:54 +00003175
Jim Grosbach7931df32011-07-22 18:06:01 +00003176// Signed/Unsigned add/subtract
Johnny Chen667d1272010-02-22 18:50:54 +00003177
Jim Grosbach5ad01c72010-10-15 19:49:46 +00003178def SASX : AAI<0b01100001, 0b11110011, "sasx">;
3179def SADD16 : AAI<0b01100001, 0b11110001, "sadd16">;
3180def SADD8 : AAI<0b01100001, 0b11111001, "sadd8">;
3181def SSAX : AAI<0b01100001, 0b11110101, "ssax">;
3182def SSUB16 : AAI<0b01100001, 0b11110111, "ssub16">;
3183def SSUB8 : AAI<0b01100001, 0b11111111, "ssub8">;
3184def UASX : AAI<0b01100101, 0b11110011, "uasx">;
3185def UADD16 : AAI<0b01100101, 0b11110001, "uadd16">;
3186def UADD8 : AAI<0b01100101, 0b11111001, "uadd8">;
3187def USAX : AAI<0b01100101, 0b11110101, "usax">;
3188def USUB16 : AAI<0b01100101, 0b11110111, "usub16">;
3189def USUB8 : AAI<0b01100101, 0b11111111, "usub8">;
Johnny Chen667d1272010-02-22 18:50:54 +00003190
Jim Grosbach7931df32011-07-22 18:06:01 +00003191// Signed/Unsigned halving add/subtract
Johnny Chen667d1272010-02-22 18:50:54 +00003192
Jim Grosbach5ad01c72010-10-15 19:49:46 +00003193def SHASX : AAI<0b01100011, 0b11110011, "shasx">;
3194def SHADD16 : AAI<0b01100011, 0b11110001, "shadd16">;
3195def SHADD8 : AAI<0b01100011, 0b11111001, "shadd8">;
3196def SHSAX : AAI<0b01100011, 0b11110101, "shsax">;
3197def SHSUB16 : AAI<0b01100011, 0b11110111, "shsub16">;
3198def SHSUB8 : AAI<0b01100011, 0b11111111, "shsub8">;
3199def UHASX : AAI<0b01100111, 0b11110011, "uhasx">;
3200def UHADD16 : AAI<0b01100111, 0b11110001, "uhadd16">;
3201def UHADD8 : AAI<0b01100111, 0b11111001, "uhadd8">;
3202def UHSAX : AAI<0b01100111, 0b11110101, "uhsax">;
3203def UHSUB16 : AAI<0b01100111, 0b11110111, "uhsub16">;
3204def UHSUB8 : AAI<0b01100111, 0b11111111, "uhsub8">;
Johnny Chen667d1272010-02-22 18:50:54 +00003205
Jim Grosbachd30970f2011-08-11 22:30:30 +00003206// Unsigned Sum of Absolute Differences [and Accumulate].
Johnny Chen667d1272010-02-22 18:50:54 +00003207
Jim Grosbach70987fb2010-10-18 23:35:38 +00003208def USAD8 : AI<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
Johnny Chen667d1272010-02-22 18:50:54 +00003209 MulFrm /* for convenience */, NoItinerary, "usad8",
Jim Grosbach70987fb2010-10-18 23:35:38 +00003210 "\t$Rd, $Rn, $Rm", []>,
Johnny Chen667d1272010-02-22 18:50:54 +00003211 Requires<[IsARM, HasV6]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00003212 bits<4> Rd;
3213 bits<4> Rn;
3214 bits<4> Rm;
Johnny Chen667d1272010-02-22 18:50:54 +00003215 let Inst{27-20} = 0b01111000;
3216 let Inst{15-12} = 0b1111;
3217 let Inst{7-4} = 0b0001;
Jim Grosbach70987fb2010-10-18 23:35:38 +00003218 let Inst{19-16} = Rd;
3219 let Inst{11-8} = Rm;
3220 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00003221}
Jim Grosbach70987fb2010-10-18 23:35:38 +00003222def USADA8 : AI<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
Johnny Chen667d1272010-02-22 18:50:54 +00003223 MulFrm /* for convenience */, NoItinerary, "usada8",
Jim Grosbach70987fb2010-10-18 23:35:38 +00003224 "\t$Rd, $Rn, $Rm, $Ra", []>,
Johnny Chen667d1272010-02-22 18:50:54 +00003225 Requires<[IsARM, HasV6]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00003226 bits<4> Rd;
3227 bits<4> Rn;
3228 bits<4> Rm;
3229 bits<4> Ra;
Johnny Chen667d1272010-02-22 18:50:54 +00003230 let Inst{27-20} = 0b01111000;
3231 let Inst{7-4} = 0b0001;
Jim Grosbach70987fb2010-10-18 23:35:38 +00003232 let Inst{19-16} = Rd;
3233 let Inst{15-12} = Ra;
3234 let Inst{11-8} = Rm;
3235 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00003236}
3237
Jim Grosbachd30970f2011-08-11 22:30:30 +00003238// Signed/Unsigned saturate
Johnny Chen667d1272010-02-22 18:50:54 +00003239
Owen Anderson33e57512011-08-10 00:03:03 +00003240def SSAT : AI<(outs GPRnopc:$Rd),
3241 (ins imm1_32:$sat_imm, GPRnopc:$Rn, shift_imm:$sh),
Jim Grosbach580f4a92011-07-25 22:20:28 +00003242 SatFrm, NoItinerary, "ssat", "\t$Rd, $sat_imm, $Rn$sh", []> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00003243 bits<4> Rd;
3244 bits<5> sat_imm;
3245 bits<4> Rn;
3246 bits<8> sh;
Johnny Chen667d1272010-02-22 18:50:54 +00003247 let Inst{27-21} = 0b0110101;
Bob Wilsoneaf1c982010-08-11 23:10:46 +00003248 let Inst{5-4} = 0b01;
Jim Grosbach70987fb2010-10-18 23:35:38 +00003249 let Inst{20-16} = sat_imm;
3250 let Inst{15-12} = Rd;
Jim Grosbach580f4a92011-07-25 22:20:28 +00003251 let Inst{11-7} = sh{4-0};
3252 let Inst{6} = sh{5};
Jim Grosbach70987fb2010-10-18 23:35:38 +00003253 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00003254}
3255
Owen Anderson33e57512011-08-10 00:03:03 +00003256def SSAT16 : AI<(outs GPRnopc:$Rd),
3257 (ins imm1_16:$sat_imm, GPRnopc:$Rn), SatFrm,
Jim Grosbach4a5ffb32011-07-22 23:16:18 +00003258 NoItinerary, "ssat16", "\t$Rd, $sat_imm, $Rn", []> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00003259 bits<4> Rd;
3260 bits<4> sat_imm;
3261 bits<4> Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00003262 let Inst{27-20} = 0b01101010;
Jim Grosbach70987fb2010-10-18 23:35:38 +00003263 let Inst{11-4} = 0b11110011;
3264 let Inst{15-12} = Rd;
3265 let Inst{19-16} = sat_imm;
3266 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00003267}
3268
Owen Anderson33e57512011-08-10 00:03:03 +00003269def USAT : AI<(outs GPRnopc:$Rd),
3270 (ins imm0_31:$sat_imm, GPRnopc:$Rn, shift_imm:$sh),
Jim Grosbach580f4a92011-07-25 22:20:28 +00003271 SatFrm, NoItinerary, "usat", "\t$Rd, $sat_imm, $Rn$sh", []> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00003272 bits<4> Rd;
3273 bits<5> sat_imm;
3274 bits<4> Rn;
3275 bits<8> sh;
Johnny Chen667d1272010-02-22 18:50:54 +00003276 let Inst{27-21} = 0b0110111;
Bob Wilsoneaf1c982010-08-11 23:10:46 +00003277 let Inst{5-4} = 0b01;
Jim Grosbach70987fb2010-10-18 23:35:38 +00003278 let Inst{15-12} = Rd;
Jim Grosbach580f4a92011-07-25 22:20:28 +00003279 let Inst{11-7} = sh{4-0};
3280 let Inst{6} = sh{5};
Jim Grosbach70987fb2010-10-18 23:35:38 +00003281 let Inst{20-16} = sat_imm;
3282 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00003283}
3284
Owen Anderson33e57512011-08-10 00:03:03 +00003285def USAT16 : AI<(outs GPRnopc:$Rd),
Owen Anderson41ff8342011-08-11 22:10:11 +00003286 (ins imm0_15:$sat_imm, GPRnopc:$Rn), SatFrm,
Jim Grosbachd30970f2011-08-11 22:30:30 +00003287 NoItinerary, "usat16", "\t$Rd, $sat_imm, $Rn", []> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00003288 bits<4> Rd;
3289 bits<4> sat_imm;
3290 bits<4> Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00003291 let Inst{27-20} = 0b01101110;
Jim Grosbach70987fb2010-10-18 23:35:38 +00003292 let Inst{11-4} = 0b11110011;
3293 let Inst{15-12} = Rd;
3294 let Inst{19-16} = sat_imm;
3295 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00003296}
Evan Chenga8e29892007-01-19 07:51:42 +00003297
Owen Anderson33e57512011-08-10 00:03:03 +00003298def : ARMV6Pat<(int_arm_ssat GPRnopc:$a, imm:$pos),
3299 (SSAT imm:$pos, GPRnopc:$a, 0)>;
3300def : ARMV6Pat<(int_arm_usat GPRnopc:$a, imm:$pos),
3301 (USAT imm:$pos, GPRnopc:$a, 0)>;
Nate Begeman0e0a20e2010-07-29 22:48:09 +00003302
Evan Chenga8e29892007-01-19 07:51:42 +00003303//===----------------------------------------------------------------------===//
3304// Bitwise Instructions.
3305//
3306
Jim Grosbach26421962008-10-14 20:36:24 +00003307defm AND : AsI1_bin_irs<0b0000, "and",
Evan Cheng7e1bf302010-09-29 00:27:46 +00003308 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Jim Grosbach0ff92202011-06-27 19:09:15 +00003309 BinOpFrag<(and node:$LHS, node:$RHS)>, "AND", 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00003310defm ORR : AsI1_bin_irs<0b1100, "orr",
Evan Cheng7e1bf302010-09-29 00:27:46 +00003311 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Jim Grosbach0ff92202011-06-27 19:09:15 +00003312 BinOpFrag<(or node:$LHS, node:$RHS)>, "ORR", 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00003313defm EOR : AsI1_bin_irs<0b0001, "eor",
Evan Cheng7e1bf302010-09-29 00:27:46 +00003314 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Jim Grosbach0ff92202011-06-27 19:09:15 +00003315 BinOpFrag<(xor node:$LHS, node:$RHS)>, "EOR", 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00003316defm BIC : AsI1_bin_irs<0b1110, "bic",
Evan Cheng7e1bf302010-09-29 00:27:46 +00003317 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Jim Grosbach0ff92202011-06-27 19:09:15 +00003318 BinOpFrag<(and node:$LHS, (not node:$RHS))>, "BIC">;
Evan Chenga8e29892007-01-19 07:51:42 +00003319
Jim Grosbachc29769b2011-07-28 19:46:12 +00003320// FIXME: bf_inv_mask_imm should be two operands, the lsb and the msb, just
3321// like in the actual instruction encoding. The complexity of mapping the mask
3322// to the lsb/msb pair should be handled by ISel, not encapsulated in the
3323// instruction description.
Jim Grosbach3fea191052010-10-21 22:03:21 +00003324def BFC : I<(outs GPR:$Rd), (ins GPR:$src, bf_inv_mask_imm:$imm),
Owen Anderson16884412011-07-13 23:22:26 +00003325 AddrMode1, 4, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach3fea191052010-10-21 22:03:21 +00003326 "bfc", "\t$Rd, $imm", "$src = $Rd",
3327 [(set GPR:$Rd, (and GPR:$src, bf_inv_mask_imm:$imm))]>,
Evan Cheng36a0aeb2009-07-06 22:23:46 +00003328 Requires<[IsARM, HasV6T2]> {
Jim Grosbach3fea191052010-10-21 22:03:21 +00003329 bits<4> Rd;
3330 bits<10> imm;
Evan Cheng36a0aeb2009-07-06 22:23:46 +00003331 let Inst{27-21} = 0b0111110;
3332 let Inst{6-0} = 0b0011111;
Jim Grosbach3fea191052010-10-21 22:03:21 +00003333 let Inst{15-12} = Rd;
3334 let Inst{11-7} = imm{4-0}; // lsb
Jim Grosbachc29769b2011-07-28 19:46:12 +00003335 let Inst{20-16} = imm{9-5}; // msb
Evan Cheng36a0aeb2009-07-06 22:23:46 +00003336}
3337
Johnny Chenb2503c02010-02-17 06:31:48 +00003338// A8.6.18 BFI - Bitfield insert (Encoding A1)
Jim Grosbache15defc2011-08-10 23:23:47 +00003339def BFI:I<(outs GPRnopc:$Rd), (ins GPRnopc:$src, GPR:$Rn, bf_inv_mask_imm:$imm),
3340 AddrMode1, 4, IndexModeNone, DPFrm, IIC_iUNAsi,
3341 "bfi", "\t$Rd, $Rn, $imm", "$src = $Rd",
3342 [(set GPRnopc:$Rd, (ARMbfi GPRnopc:$src, GPR:$Rn,
3343 bf_inv_mask_imm:$imm))]>,
3344 Requires<[IsARM, HasV6T2]> {
Jim Grosbach3fea191052010-10-21 22:03:21 +00003345 bits<4> Rd;
3346 bits<4> Rn;
3347 bits<10> imm;
Johnny Chenb2503c02010-02-17 06:31:48 +00003348 let Inst{27-21} = 0b0111110;
3349 let Inst{6-4} = 0b001; // Rn: Inst{3-0} != 15
Jim Grosbach3fea191052010-10-21 22:03:21 +00003350 let Inst{15-12} = Rd;
3351 let Inst{11-7} = imm{4-0}; // lsb
3352 let Inst{20-16} = imm{9-5}; // width
3353 let Inst{3-0} = Rn;
Johnny Chenb2503c02010-02-17 06:31:48 +00003354}
3355
Jim Grosbach36860462010-10-21 22:19:32 +00003356def MVNr : AsI1<0b1111, (outs GPR:$Rd), (ins GPR:$Rm), DPFrm, IIC_iMVNr,
3357 "mvn", "\t$Rd, $Rm",
3358 [(set GPR:$Rd, (not GPR:$Rm))]>, UnaryDP {
3359 bits<4> Rd;
3360 bits<4> Rm;
Johnny Chen48d5ccf2010-01-31 11:22:28 +00003361 let Inst{25} = 0;
Jim Grosbach36860462010-10-21 22:19:32 +00003362 let Inst{19-16} = 0b0000;
Johnny Chen04301522009-11-07 00:54:36 +00003363 let Inst{11-4} = 0b00000000;
Jim Grosbach36860462010-10-21 22:19:32 +00003364 let Inst{15-12} = Rd;
3365 let Inst{3-0} = Rm;
Bob Wilson8e86b512009-10-14 19:00:24 +00003366}
Jim Grosbachb93509d2011-08-02 18:16:36 +00003367def MVNsi : AsI1<0b1111, (outs GPR:$Rd), (ins so_reg_imm:$shift),
3368 DPSoRegImmFrm, IIC_iMVNsr, "mvn", "\t$Rd, $shift",
Owen Anderson92a20222011-07-21 18:54:16 +00003369 [(set GPR:$Rd, (not so_reg_imm:$shift))]>, UnaryDP {
Jim Grosbach36860462010-10-21 22:19:32 +00003370 bits<4> Rd;
Jim Grosbach36860462010-10-21 22:19:32 +00003371 bits<12> shift;
Johnny Chen48d5ccf2010-01-31 11:22:28 +00003372 let Inst{25} = 0;
Jim Grosbach36860462010-10-21 22:19:32 +00003373 let Inst{19-16} = 0b0000;
3374 let Inst{15-12} = Rd;
Owen Anderson92a20222011-07-21 18:54:16 +00003375 let Inst{11-5} = shift{11-5};
3376 let Inst{4} = 0;
3377 let Inst{3-0} = shift{3-0};
3378}
Jim Grosbachb93509d2011-08-02 18:16:36 +00003379def MVNsr : AsI1<0b1111, (outs GPR:$Rd), (ins so_reg_reg:$shift),
3380 DPSoRegRegFrm, IIC_iMVNsr, "mvn", "\t$Rd, $shift",
Owen Anderson92a20222011-07-21 18:54:16 +00003381 [(set GPR:$Rd, (not so_reg_reg:$shift))]>, UnaryDP {
3382 bits<4> Rd;
3383 bits<12> shift;
3384 let Inst{25} = 0;
3385 let Inst{19-16} = 0b0000;
3386 let Inst{15-12} = Rd;
3387 let Inst{11-8} = shift{11-8};
3388 let Inst{7} = 0;
3389 let Inst{6-5} = shift{6-5};
3390 let Inst{4} = 1;
3391 let Inst{3-0} = shift{3-0};
Johnny Chen48d5ccf2010-01-31 11:22:28 +00003392}
Evan Chengc4af4632010-11-17 20:13:28 +00003393let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1 in
Jim Grosbach36860462010-10-21 22:19:32 +00003394def MVNi : AsI1<0b1111, (outs GPR:$Rd), (ins so_imm:$imm), DPFrm,
3395 IIC_iMVNi, "mvn", "\t$Rd, $imm",
3396 [(set GPR:$Rd, so_imm_not:$imm)]>,UnaryDP {
3397 bits<4> Rd;
Jim Grosbach36860462010-10-21 22:19:32 +00003398 bits<12> imm;
3399 let Inst{25} = 1;
3400 let Inst{19-16} = 0b0000;
3401 let Inst{15-12} = Rd;
3402 let Inst{11-0} = imm;
Evan Cheng7995ef32009-09-09 01:47:07 +00003403}
Evan Chenga8e29892007-01-19 07:51:42 +00003404
3405def : ARMPat<(and GPR:$src, so_imm_not:$imm),
3406 (BICri GPR:$src, so_imm_not:$imm)>;
3407
3408//===----------------------------------------------------------------------===//
3409// Multiply Instructions.
3410//
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003411class AsMul1I32<bits<7> opcod, dag oops, dag iops, InstrItinClass itin,
3412 string opc, string asm, list<dag> pattern>
3413 : AsMul1I<opcod, oops, iops, itin, opc, asm, pattern> {
3414 bits<4> Rd;
3415 bits<4> Rm;
3416 bits<4> Rn;
3417 let Inst{19-16} = Rd;
3418 let Inst{11-8} = Rm;
3419 let Inst{3-0} = Rn;
3420}
3421class AsMul1I64<bits<7> opcod, dag oops, dag iops, InstrItinClass itin,
3422 string opc, string asm, list<dag> pattern>
3423 : AsMul1I<opcod, oops, iops, itin, opc, asm, pattern> {
3424 bits<4> RdLo;
3425 bits<4> RdHi;
3426 bits<4> Rm;
3427 bits<4> Rn;
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003428 let Inst{19-16} = RdHi;
3429 let Inst{15-12} = RdLo;
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003430 let Inst{11-8} = Rm;
3431 let Inst{3-0} = Rn;
3432}
Evan Chenga8e29892007-01-19 07:51:42 +00003433
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003434// FIXME: The v5 pseudos are only necessary for the additional Constraint
3435// property. Remove them when it's possible to add those properties
3436// on an individual MachineInstr, not just an instuction description.
Anton Korobeynikov4d728602011-01-01 20:38:38 +00003437let isCommutable = 1 in {
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003438def MUL : AsMul1I32<0b0000000, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3439 IIC_iMUL32, "mul", "\t$Rd, $Rn, $Rm",
Anton Korobeynikov4d728602011-01-01 20:38:38 +00003440 [(set GPR:$Rd, (mul GPR:$Rn, GPR:$Rm))]>,
Johnny Chen597028c2011-04-04 23:57:05 +00003441 Requires<[IsARM, HasV6]> {
3442 let Inst{15-12} = 0b0000;
3443}
Evan Chenga8e29892007-01-19 07:51:42 +00003444
Anton Korobeynikov4d728602011-01-01 20:38:38 +00003445let Constraints = "@earlyclobber $Rd" in
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003446def MULv5: ARMPseudoExpand<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm,
3447 pred:$p, cc_out:$s),
Owen Anderson16884412011-07-13 23:22:26 +00003448 4, IIC_iMUL32,
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003449 [(set GPR:$Rd, (mul GPR:$Rn, GPR:$Rm))],
3450 (MUL GPR:$Rd, GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s)>,
Jim Grosbachd378b322011-07-06 20:57:35 +00003451 Requires<[IsARM, NoV6]>;
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003452}
3453
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003454def MLA : AsMul1I32<0b0000001, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
3455 IIC_iMAC32, "mla", "\t$Rd, $Rn, $Rm, $Ra",
Anton Korobeynikov4d728602011-01-01 20:38:38 +00003456 [(set GPR:$Rd, (add (mul GPR:$Rn, GPR:$Rm), GPR:$Ra))]>,
3457 Requires<[IsARM, HasV6]> {
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003458 bits<4> Ra;
3459 let Inst{15-12} = Ra;
3460}
Evan Chenga8e29892007-01-19 07:51:42 +00003461
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003462let Constraints = "@earlyclobber $Rd" in
3463def MLAv5: ARMPseudoExpand<(outs GPR:$Rd),
3464 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra, pred:$p, cc_out:$s),
Owen Anderson16884412011-07-13 23:22:26 +00003465 4, IIC_iMAC32,
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003466 [(set GPR:$Rd, (add (mul GPR:$Rn, GPR:$Rm), GPR:$Ra))],
3467 (MLA GPR:$Rd, GPR:$Rn, GPR:$Rm, GPR:$Ra, pred:$p, cc_out:$s)>,
3468 Requires<[IsARM, NoV6]>;
3469
Jim Grosbach65711012010-11-19 22:22:37 +00003470def MLS : AMul1I<0b0000011, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
3471 IIC_iMAC32, "mls", "\t$Rd, $Rn, $Rm, $Ra",
3472 [(set GPR:$Rd, (sub GPR:$Ra, (mul GPR:$Rn, GPR:$Rm)))]>,
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003473 Requires<[IsARM, HasV6T2]> {
3474 bits<4> Rd;
3475 bits<4> Rm;
3476 bits<4> Rn;
Jim Grosbach65711012010-11-19 22:22:37 +00003477 bits<4> Ra;
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003478 let Inst{19-16} = Rd;
Jim Grosbach65711012010-11-19 22:22:37 +00003479 let Inst{15-12} = Ra;
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003480 let Inst{11-8} = Rm;
3481 let Inst{3-0} = Rn;
3482}
Evan Chengedcbada2009-07-06 22:05:45 +00003483
Evan Chenga8e29892007-01-19 07:51:42 +00003484// Extra precision multiplies with low / high results
Evan Chengcd799b92009-06-12 20:46:18 +00003485let neverHasSideEffects = 1 in {
Evan Cheng8de898a2009-06-26 00:19:44 +00003486let isCommutable = 1 in {
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003487def SMULL : AsMul1I64<0b0000110, (outs GPR:$RdLo, GPR:$RdHi),
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003488 (ins GPR:$Rn, GPR:$Rm), IIC_iMUL64,
Anton Korobeynikov4d728602011-01-01 20:38:38 +00003489 "smull", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
3490 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00003491
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003492def UMULL : AsMul1I64<0b0000100, (outs GPR:$RdLo, GPR:$RdHi),
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003493 (ins GPR:$Rn, GPR:$Rm), IIC_iMUL64,
Anton Korobeynikov4d728602011-01-01 20:38:38 +00003494 "umull", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
3495 Requires<[IsARM, HasV6]>;
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003496
3497let Constraints = "@earlyclobber $RdLo,@earlyclobber $RdHi" in {
3498def SMULLv5 : ARMPseudoExpand<(outs GPR:$RdLo, GPR:$RdHi),
3499 (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s),
Owen Anderson16884412011-07-13 23:22:26 +00003500 4, IIC_iMUL64, [],
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003501 (SMULL GPR:$RdLo, GPR:$RdHi, GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s)>,
3502 Requires<[IsARM, NoV6]>;
3503
3504def UMULLv5 : ARMPseudoExpand<(outs GPR:$RdLo, GPR:$RdHi),
3505 (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s),
Owen Anderson16884412011-07-13 23:22:26 +00003506 4, IIC_iMUL64, [],
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003507 (UMULL GPR:$RdLo, GPR:$RdHi, GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s)>,
3508 Requires<[IsARM, NoV6]>;
3509}
Evan Cheng8de898a2009-06-26 00:19:44 +00003510}
Evan Chenga8e29892007-01-19 07:51:42 +00003511
3512// Multiply + accumulate
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003513def SMLAL : AsMul1I64<0b0000111, (outs GPR:$RdLo, GPR:$RdHi),
3514 (ins GPR:$Rn, GPR:$Rm), IIC_iMAC64,
Anton Korobeynikov4d728602011-01-01 20:38:38 +00003515 "smlal", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
3516 Requires<[IsARM, HasV6]>;
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003517def UMLAL : AsMul1I64<0b0000101, (outs GPR:$RdLo, GPR:$RdHi),
3518 (ins GPR:$Rn, GPR:$Rm), IIC_iMAC64,
Anton Korobeynikov4d728602011-01-01 20:38:38 +00003519 "umlal", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
3520 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00003521
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003522def UMAAL : AMul1I <0b0000010, (outs GPR:$RdLo, GPR:$RdHi),
3523 (ins GPR:$Rn, GPR:$Rm), IIC_iMAC64,
3524 "umaal", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
3525 Requires<[IsARM, HasV6]> {
3526 bits<4> RdLo;
3527 bits<4> RdHi;
3528 bits<4> Rm;
3529 bits<4> Rn;
Owen Anderson5df7ef62011-08-15 20:08:25 +00003530 let Inst{19-16} = RdHi;
3531 let Inst{15-12} = RdLo;
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003532 let Inst{11-8} = Rm;
3533 let Inst{3-0} = Rn;
3534}
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003535
3536let Constraints = "@earlyclobber $RdLo,@earlyclobber $RdHi" in {
3537def SMLALv5 : ARMPseudoExpand<(outs GPR:$RdLo, GPR:$RdHi),
3538 (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s),
Owen Anderson16884412011-07-13 23:22:26 +00003539 4, IIC_iMAC64, [],
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003540 (SMLAL GPR:$RdLo, GPR:$RdHi, GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s)>,
3541 Requires<[IsARM, NoV6]>;
3542def UMLALv5 : ARMPseudoExpand<(outs GPR:$RdLo, GPR:$RdHi),
3543 (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s),
Owen Anderson16884412011-07-13 23:22:26 +00003544 4, IIC_iMAC64, [],
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003545 (UMLAL GPR:$RdLo, GPR:$RdHi, GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s)>,
3546 Requires<[IsARM, NoV6]>;
3547def UMAALv5 : ARMPseudoExpand<(outs GPR:$RdLo, GPR:$RdHi),
3548 (ins GPR:$Rn, GPR:$Rm, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00003549 4, IIC_iMAC64, [],
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003550 (UMAAL GPR:$RdLo, GPR:$RdHi, GPR:$Rn, GPR:$Rm, pred:$p)>,
3551 Requires<[IsARM, NoV6]>;
3552}
3553
Evan Chengcd799b92009-06-12 20:46:18 +00003554} // neverHasSideEffects
Evan Chenga8e29892007-01-19 07:51:42 +00003555
3556// Most significant word multiply
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003557def SMMUL : AMul2I <0b0111010, 0b0001, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3558 IIC_iMUL32, "smmul", "\t$Rd, $Rn, $Rm",
3559 [(set GPR:$Rd, (mulhs GPR:$Rn, GPR:$Rm))]>,
Evan Chengfbc9d412008-11-06 01:21:28 +00003560 Requires<[IsARM, HasV6]> {
Evan Chengfbc9d412008-11-06 01:21:28 +00003561 let Inst{15-12} = 0b1111;
3562}
Evan Cheng13ab0202007-07-10 18:08:01 +00003563
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003564def SMMULR : AMul2I <0b0111010, 0b0011, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
Jim Grosbachd30970f2011-08-11 22:30:30 +00003565 IIC_iMUL32, "smmulr", "\t$Rd, $Rn, $Rm", []>,
Johnny Chen2ec5e492010-02-22 21:50:40 +00003566 Requires<[IsARM, HasV6]> {
Johnny Chen2ec5e492010-02-22 21:50:40 +00003567 let Inst{15-12} = 0b1111;
3568}
3569
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003570def SMMLA : AMul2Ia <0b0111010, 0b0001, (outs GPR:$Rd),
3571 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
3572 IIC_iMAC32, "smmla", "\t$Rd, $Rn, $Rm, $Ra",
3573 [(set GPR:$Rd, (add (mulhs GPR:$Rn, GPR:$Rm), GPR:$Ra))]>,
3574 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00003575
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003576def SMMLAR : AMul2Ia <0b0111010, 0b0011, (outs GPR:$Rd),
3577 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
Jim Grosbachd30970f2011-08-11 22:30:30 +00003578 IIC_iMAC32, "smmlar", "\t$Rd, $Rn, $Rm, $Ra", []>,
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003579 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00003580
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003581def SMMLS : AMul2Ia <0b0111010, 0b1101, (outs GPR:$Rd),
3582 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
3583 IIC_iMAC32, "smmls", "\t$Rd, $Rn, $Rm, $Ra",
3584 [(set GPR:$Rd, (sub GPR:$Ra, (mulhs GPR:$Rn, GPR:$Rm)))]>,
3585 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00003586
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003587def SMMLSR : AMul2Ia <0b0111010, 0b1111, (outs GPR:$Rd),
3588 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
Jim Grosbachd30970f2011-08-11 22:30:30 +00003589 IIC_iMAC32, "smmlsr", "\t$Rd, $Rn, $Rm, $Ra", []>,
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003590 Requires<[IsARM, HasV6]>;
Johnny Chen2ec5e492010-02-22 21:50:40 +00003591
Raul Herbster37fb5b12007-08-30 23:25:47 +00003592multiclass AI_smul<string opc, PatFrag opnode> {
Jim Grosbach3870b752010-10-22 18:35:16 +00003593 def BB : AMulxyI<0b0001011, 0b00, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3594 IIC_iMUL16, !strconcat(opc, "bb"), "\t$Rd, $Rn, $Rm",
3595 [(set GPR:$Rd, (opnode (sext_inreg GPR:$Rn, i16),
3596 (sext_inreg GPR:$Rm, i16)))]>,
3597 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003598
Jim Grosbach3870b752010-10-22 18:35:16 +00003599 def BT : AMulxyI<0b0001011, 0b10, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3600 IIC_iMUL16, !strconcat(opc, "bt"), "\t$Rd, $Rn, $Rm",
3601 [(set GPR:$Rd, (opnode (sext_inreg GPR:$Rn, i16),
3602 (sra GPR:$Rm, (i32 16))))]>,
3603 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003604
Jim Grosbach3870b752010-10-22 18:35:16 +00003605 def TB : AMulxyI<0b0001011, 0b01, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3606 IIC_iMUL16, !strconcat(opc, "tb"), "\t$Rd, $Rn, $Rm",
3607 [(set GPR:$Rd, (opnode (sra GPR:$Rn, (i32 16)),
3608 (sext_inreg GPR:$Rm, i16)))]>,
3609 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003610
Jim Grosbach3870b752010-10-22 18:35:16 +00003611 def TT : AMulxyI<0b0001011, 0b11, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3612 IIC_iMUL16, !strconcat(opc, "tt"), "\t$Rd, $Rn, $Rm",
3613 [(set GPR:$Rd, (opnode (sra GPR:$Rn, (i32 16)),
3614 (sra GPR:$Rm, (i32 16))))]>,
3615 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003616
Jim Grosbach3870b752010-10-22 18:35:16 +00003617 def WB : AMulxyI<0b0001001, 0b01, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3618 IIC_iMUL16, !strconcat(opc, "wb"), "\t$Rd, $Rn, $Rm",
3619 [(set GPR:$Rd, (sra (opnode GPR:$Rn,
3620 (sext_inreg GPR:$Rm, i16)), (i32 16)))]>,
3621 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003622
Jim Grosbach3870b752010-10-22 18:35:16 +00003623 def WT : AMulxyI<0b0001001, 0b11, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3624 IIC_iMUL16, !strconcat(opc, "wt"), "\t$Rd, $Rn, $Rm",
3625 [(set GPR:$Rd, (sra (opnode GPR:$Rn,
3626 (sra GPR:$Rm, (i32 16))), (i32 16)))]>,
3627 Requires<[IsARM, HasV5TE]>;
Rafael Espindolabec2e382006-10-16 16:33:29 +00003628}
3629
Raul Herbster37fb5b12007-08-30 23:25:47 +00003630
3631multiclass AI_smla<string opc, PatFrag opnode> {
Owen Anderson8d7d2e12011-08-09 20:55:18 +00003632 let DecoderMethod = "DecodeSMLAInstruction" in {
Owen Anderson33e57512011-08-10 00:03:03 +00003633 def BB : AMulxyIa<0b0001000, 0b00, (outs GPRnopc:$Rd),
3634 (ins GPRnopc:$Rn, GPRnopc:$Rm, GPR:$Ra),
Jim Grosbach3870b752010-10-22 18:35:16 +00003635 IIC_iMAC16, !strconcat(opc, "bb"), "\t$Rd, $Rn, $Rm, $Ra",
Owen Anderson33e57512011-08-10 00:03:03 +00003636 [(set GPRnopc:$Rd, (add GPR:$Ra,
3637 (opnode (sext_inreg GPRnopc:$Rn, i16),
3638 (sext_inreg GPRnopc:$Rm, i16))))]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00003639 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003640
Owen Anderson33e57512011-08-10 00:03:03 +00003641 def BT : AMulxyIa<0b0001000, 0b10, (outs GPRnopc:$Rd),
3642 (ins GPRnopc:$Rn, GPRnopc:$Rm, GPR:$Ra),
Jim Grosbach3870b752010-10-22 18:35:16 +00003643 IIC_iMAC16, !strconcat(opc, "bt"), "\t$Rd, $Rn, $Rm, $Ra",
Owen Anderson33e57512011-08-10 00:03:03 +00003644 [(set GPRnopc:$Rd,
3645 (add GPR:$Ra, (opnode (sext_inreg GPRnopc:$Rn, i16),
3646 (sra GPRnopc:$Rm, (i32 16)))))]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00003647 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003648
Owen Anderson33e57512011-08-10 00:03:03 +00003649 def TB : AMulxyIa<0b0001000, 0b01, (outs GPRnopc:$Rd),
3650 (ins GPRnopc:$Rn, GPRnopc:$Rm, GPR:$Ra),
Jim Grosbach3870b752010-10-22 18:35:16 +00003651 IIC_iMAC16, !strconcat(opc, "tb"), "\t$Rd, $Rn, $Rm, $Ra",
Owen Anderson33e57512011-08-10 00:03:03 +00003652 [(set GPRnopc:$Rd,
3653 (add GPR:$Ra, (opnode (sra GPRnopc:$Rn, (i32 16)),
3654 (sext_inreg GPRnopc:$Rm, i16))))]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00003655 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003656
Owen Anderson33e57512011-08-10 00:03:03 +00003657 def TT : AMulxyIa<0b0001000, 0b11, (outs GPRnopc:$Rd),
3658 (ins GPRnopc:$Rn, GPRnopc:$Rm, GPR:$Ra),
Jim Grosbach3870b752010-10-22 18:35:16 +00003659 IIC_iMAC16, !strconcat(opc, "tt"), "\t$Rd, $Rn, $Rm, $Ra",
Owen Anderson33e57512011-08-10 00:03:03 +00003660 [(set GPRnopc:$Rd,
3661 (add GPR:$Ra, (opnode (sra GPRnopc:$Rn, (i32 16)),
3662 (sra GPRnopc:$Rm, (i32 16)))))]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00003663 Requires<[IsARM, HasV5TE]>;
Evan Chenga8e29892007-01-19 07:51:42 +00003664
Owen Anderson33e57512011-08-10 00:03:03 +00003665 def WB : AMulxyIa<0b0001001, 0b00, (outs GPRnopc:$Rd),
3666 (ins GPRnopc:$Rn, GPRnopc:$Rm, GPR:$Ra),
Jim Grosbach3870b752010-10-22 18:35:16 +00003667 IIC_iMAC16, !strconcat(opc, "wb"), "\t$Rd, $Rn, $Rm, $Ra",
Owen Anderson33e57512011-08-10 00:03:03 +00003668 [(set GPRnopc:$Rd,
3669 (add GPR:$Ra, (sra (opnode GPRnopc:$Rn,
3670 (sext_inreg GPRnopc:$Rm, i16)), (i32 16))))]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00003671 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003672
Owen Anderson33e57512011-08-10 00:03:03 +00003673 def WT : AMulxyIa<0b0001001, 0b10, (outs GPRnopc:$Rd),
3674 (ins GPRnopc:$Rn, GPRnopc:$Rm, GPR:$Ra),
Jim Grosbach3870b752010-10-22 18:35:16 +00003675 IIC_iMAC16, !strconcat(opc, "wt"), "\t$Rd, $Rn, $Rm, $Ra",
Owen Anderson33e57512011-08-10 00:03:03 +00003676 [(set GPRnopc:$Rd,
Jim Grosbache15defc2011-08-10 23:23:47 +00003677 (add GPR:$Ra, (sra (opnode GPRnopc:$Rn,
3678 (sra GPRnopc:$Rm, (i32 16))), (i32 16))))]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00003679 Requires<[IsARM, HasV5TE]>;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00003680 }
Rafael Espindola70673a12006-10-18 16:20:57 +00003681}
Rafael Espindola5c2aa0a2006-09-08 12:47:03 +00003682
Raul Herbster37fb5b12007-08-30 23:25:47 +00003683defm SMUL : AI_smul<"smul", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
3684defm SMLA : AI_smla<"smla", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
Rafael Espindola27185192006-09-29 21:20:16 +00003685
Jim Grosbachd30970f2011-08-11 22:30:30 +00003686// Halfword multiply accumulate long: SMLAL<x><y>.
Owen Anderson33e57512011-08-10 00:03:03 +00003687def SMLALBB : AMulxyI64<0b0001010, 0b00, (outs GPRnopc:$RdLo, GPRnopc:$RdHi),
3688 (ins GPRnopc:$Rn, GPRnopc:$Rm),
Jim Grosbachd30970f2011-08-11 22:30:30 +00003689 IIC_iMAC64, "smlalbb", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
Jim Grosbach3870b752010-10-22 18:35:16 +00003690 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00003691
Owen Anderson33e57512011-08-10 00:03:03 +00003692def SMLALBT : AMulxyI64<0b0001010, 0b10, (outs GPRnopc:$RdLo, GPRnopc:$RdHi),
3693 (ins GPRnopc:$Rn, GPRnopc:$Rm),
Jim Grosbachd30970f2011-08-11 22:30:30 +00003694 IIC_iMAC64, "smlalbt", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
Jim Grosbach3870b752010-10-22 18:35:16 +00003695 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00003696
Owen Anderson33e57512011-08-10 00:03:03 +00003697def SMLALTB : AMulxyI64<0b0001010, 0b01, (outs GPRnopc:$RdLo, GPRnopc:$RdHi),
3698 (ins GPRnopc:$Rn, GPRnopc:$Rm),
Jim Grosbachd30970f2011-08-11 22:30:30 +00003699 IIC_iMAC64, "smlaltb", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
Jim Grosbach3870b752010-10-22 18:35:16 +00003700 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00003701
Owen Anderson33e57512011-08-10 00:03:03 +00003702def SMLALTT : AMulxyI64<0b0001010, 0b11, (outs GPRnopc:$RdLo, GPRnopc:$RdHi),
3703 (ins GPRnopc:$Rn, GPRnopc:$Rm),
Jim Grosbachd30970f2011-08-11 22:30:30 +00003704 IIC_iMAC64, "smlaltt", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
Jim Grosbach3870b752010-10-22 18:35:16 +00003705 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00003706
Jim Grosbachd30970f2011-08-11 22:30:30 +00003707// Helper class for AI_smld.
Jim Grosbach385e1362010-10-22 19:15:30 +00003708class AMulDualIbase<bit long, bit sub, bit swap, dag oops, dag iops,
3709 InstrItinClass itin, string opc, string asm>
Johnny Chen667d1272010-02-22 18:50:54 +00003710 : AI<oops, iops, MulFrm, itin, opc, asm, []>, Requires<[IsARM, HasV6]> {
Jim Grosbach385e1362010-10-22 19:15:30 +00003711 bits<4> Rn;
3712 bits<4> Rm;
Johnny Chen667d1272010-02-22 18:50:54 +00003713 let Inst{27-23} = 0b01110;
Jim Grosbachb206daa2011-07-22 20:11:20 +00003714 let Inst{22} = long;
3715 let Inst{21-20} = 0b00;
Jim Grosbach385e1362010-10-22 19:15:30 +00003716 let Inst{11-8} = Rm;
Jim Grosbachb206daa2011-07-22 20:11:20 +00003717 let Inst{7} = 0;
3718 let Inst{6} = sub;
3719 let Inst{5} = swap;
3720 let Inst{4} = 1;
Jim Grosbach385e1362010-10-22 19:15:30 +00003721 let Inst{3-0} = Rn;
3722}
3723class AMulDualI<bit long, bit sub, bit swap, dag oops, dag iops,
3724 InstrItinClass itin, string opc, string asm>
3725 : AMulDualIbase<long, sub, swap, oops, iops, itin, opc, asm> {
3726 bits<4> Rd;
3727 let Inst{15-12} = 0b1111;
3728 let Inst{19-16} = Rd;
3729}
3730class AMulDualIa<bit long, bit sub, bit swap, dag oops, dag iops,
3731 InstrItinClass itin, string opc, string asm>
3732 : AMulDualIbase<long, sub, swap, oops, iops, itin, opc, asm> {
3733 bits<4> Ra;
Jim Grosbachb206daa2011-07-22 20:11:20 +00003734 bits<4> Rd;
3735 let Inst{19-16} = Rd;
Jim Grosbach385e1362010-10-22 19:15:30 +00003736 let Inst{15-12} = Ra;
3737}
3738class AMulDualI64<bit long, bit sub, bit swap, dag oops, dag iops,
3739 InstrItinClass itin, string opc, string asm>
3740 : AMulDualIbase<long, sub, swap, oops, iops, itin, opc, asm> {
3741 bits<4> RdLo;
3742 bits<4> RdHi;
3743 let Inst{19-16} = RdHi;
3744 let Inst{15-12} = RdLo;
Johnny Chen667d1272010-02-22 18:50:54 +00003745}
3746
3747multiclass AI_smld<bit sub, string opc> {
3748
Owen Anderson33e57512011-08-10 00:03:03 +00003749 def D : AMulDualIa<0, sub, 0, (outs GPRnopc:$Rd),
3750 (ins GPRnopc:$Rn, GPRnopc:$Rm, GPR:$Ra),
Jim Grosbach385e1362010-10-22 19:15:30 +00003751 NoItinerary, !strconcat(opc, "d"), "\t$Rd, $Rn, $Rm, $Ra">;
Johnny Chen667d1272010-02-22 18:50:54 +00003752
Owen Anderson33e57512011-08-10 00:03:03 +00003753 def DX: AMulDualIa<0, sub, 1, (outs GPRnopc:$Rd),
3754 (ins GPRnopc:$Rn, GPRnopc:$Rm, GPR:$Ra),
Jim Grosbach385e1362010-10-22 19:15:30 +00003755 NoItinerary, !strconcat(opc, "dx"), "\t$Rd, $Rn, $Rm, $Ra">;
Johnny Chen667d1272010-02-22 18:50:54 +00003756
Owen Anderson33e57512011-08-10 00:03:03 +00003757 def LD: AMulDualI64<1, sub, 0, (outs GPRnopc:$RdLo, GPRnopc:$RdHi),
3758 (ins GPRnopc:$Rn, GPRnopc:$Rm), NoItinerary,
Jim Grosbach385e1362010-10-22 19:15:30 +00003759 !strconcat(opc, "ld"), "\t$RdLo, $RdHi, $Rn, $Rm">;
Johnny Chen667d1272010-02-22 18:50:54 +00003760
Owen Anderson33e57512011-08-10 00:03:03 +00003761 def LDX : AMulDualI64<1, sub, 1, (outs GPRnopc:$RdLo, GPRnopc:$RdHi),
3762 (ins GPRnopc:$Rn, GPRnopc:$Rm), NoItinerary,
Jim Grosbach385e1362010-10-22 19:15:30 +00003763 !strconcat(opc, "ldx"),"\t$RdLo, $RdHi, $Rn, $Rm">;
Johnny Chen667d1272010-02-22 18:50:54 +00003764
3765}
3766
3767defm SMLA : AI_smld<0, "smla">;
3768defm SMLS : AI_smld<1, "smls">;
3769
Johnny Chen2ec5e492010-02-22 21:50:40 +00003770multiclass AI_sdml<bit sub, string opc> {
3771
Jim Grosbache15defc2011-08-10 23:23:47 +00003772 def D:AMulDualI<0, sub, 0, (outs GPRnopc:$Rd), (ins GPRnopc:$Rn, GPRnopc:$Rm),
3773 NoItinerary, !strconcat(opc, "d"), "\t$Rd, $Rn, $Rm">;
3774 def DX:AMulDualI<0, sub, 1, (outs GPRnopc:$Rd),(ins GPRnopc:$Rn, GPRnopc:$Rm),
3775 NoItinerary, !strconcat(opc, "dx"), "\t$Rd, $Rn, $Rm">;
Johnny Chen2ec5e492010-02-22 21:50:40 +00003776}
3777
3778defm SMUA : AI_sdml<0, "smua">;
3779defm SMUS : AI_sdml<1, "smus">;
Rafael Espindola42b62f32006-10-13 13:14:59 +00003780
Evan Chenga8e29892007-01-19 07:51:42 +00003781//===----------------------------------------------------------------------===//
3782// Misc. Arithmetic Instructions.
3783//
Rafael Espindola0d9fe762006-10-10 16:33:47 +00003784
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003785def CLZ : AMiscA1I<0b000010110, 0b0001, (outs GPR:$Rd), (ins GPR:$Rm),
3786 IIC_iUNAr, "clz", "\t$Rd, $Rm",
3787 [(set GPR:$Rd, (ctlz GPR:$Rm))]>, Requires<[IsARM, HasV5T]>;
Rafael Espindola199dd672006-10-17 13:13:23 +00003788
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003789def RBIT : AMiscA1I<0b01101111, 0b0011, (outs GPR:$Rd), (ins GPR:$Rm),
3790 IIC_iUNAr, "rbit", "\t$Rd, $Rm",
3791 [(set GPR:$Rd, (ARMrbit GPR:$Rm))]>,
3792 Requires<[IsARM, HasV6T2]>;
Jim Grosbach3482c802010-01-18 19:58:49 +00003793
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003794def REV : AMiscA1I<0b01101011, 0b0011, (outs GPR:$Rd), (ins GPR:$Rm),
3795 IIC_iUNAr, "rev", "\t$Rd, $Rm",
3796 [(set GPR:$Rd, (bswap GPR:$Rm))]>, Requires<[IsARM, HasV6]>;
Rafael Espindola199dd672006-10-17 13:13:23 +00003797
Evan Cheng9568e5c2011-06-21 06:01:08 +00003798let AddedComplexity = 5 in
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003799def REV16 : AMiscA1I<0b01101011, 0b1011, (outs GPR:$Rd), (ins GPR:$Rm),
3800 IIC_iUNAr, "rev16", "\t$Rd, $Rm",
Evan Cheng9568e5c2011-06-21 06:01:08 +00003801 [(set GPR:$Rd, (rotr (bswap GPR:$Rm), (i32 16)))]>,
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003802 Requires<[IsARM, HasV6]>;
Rafael Espindola27185192006-09-29 21:20:16 +00003803
Evan Cheng9568e5c2011-06-21 06:01:08 +00003804let AddedComplexity = 5 in
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003805def REVSH : AMiscA1I<0b01101111, 0b1011, (outs GPR:$Rd), (ins GPR:$Rm),
3806 IIC_iUNAr, "revsh", "\t$Rd, $Rm",
Evan Cheng9568e5c2011-06-21 06:01:08 +00003807 [(set GPR:$Rd, (sra (bswap GPR:$Rm), (i32 16)))]>,
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003808 Requires<[IsARM, HasV6]>;
Rafael Espindola27185192006-09-29 21:20:16 +00003809
Evan Chengf60ceac2011-06-15 17:17:48 +00003810def : ARMV6Pat<(or (sra (shl GPR:$Rm, (i32 24)), (i32 16)),
3811 (and (srl GPR:$Rm, (i32 8)), 0xFF)),
3812 (REVSH GPR:$Rm)>;
3813
Jim Grosbache1d58a62011-09-14 22:52:14 +00003814def PKHBT : APKHI<0b01101000, 0, (outs GPRnopc:$Rd),
3815 (ins GPRnopc:$Rn, GPRnopc:$Rm, pkh_lsl_amt:$sh),
Jim Grosbachdde038a2011-07-20 21:40:26 +00003816 IIC_iALUsi, "pkhbt", "\t$Rd, $Rn, $Rm$sh",
Jim Grosbache1d58a62011-09-14 22:52:14 +00003817 [(set GPRnopc:$Rd, (or (and GPRnopc:$Rn, 0xFFFF),
3818 (and (shl GPRnopc:$Rm, pkh_lsl_amt:$sh),
3819 0xFFFF0000)))]>,
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003820 Requires<[IsARM, HasV6]>;
Rafael Espindola27185192006-09-29 21:20:16 +00003821
Evan Chenga8e29892007-01-19 07:51:42 +00003822// Alternate cases for PKHBT where identities eliminate some nodes.
Jim Grosbache1d58a62011-09-14 22:52:14 +00003823def : ARMV6Pat<(or (and GPRnopc:$Rn, 0xFFFF), (and GPRnopc:$Rm, 0xFFFF0000)),
3824 (PKHBT GPRnopc:$Rn, GPRnopc:$Rm, 0)>;
3825def : ARMV6Pat<(or (and GPRnopc:$Rn, 0xFFFF), (shl GPRnopc:$Rm, imm16_31:$sh)),
3826 (PKHBT GPRnopc:$Rn, GPRnopc:$Rm, imm16_31:$sh)>;
Bob Wilsonf955f292010-08-17 17:23:19 +00003827
Bob Wilsondc66eda2010-08-16 22:26:55 +00003828// Note: Shifts of 1-15 bits will be transformed to srl instead of sra and
3829// will match the pattern below.
Jim Grosbache1d58a62011-09-14 22:52:14 +00003830def PKHTB : APKHI<0b01101000, 1, (outs GPRnopc:$Rd),
3831 (ins GPRnopc:$Rn, GPRnopc:$Rm, pkh_asr_amt:$sh),
Jim Grosbachdde038a2011-07-20 21:40:26 +00003832 IIC_iBITsi, "pkhtb", "\t$Rd, $Rn, $Rm$sh",
Jim Grosbache1d58a62011-09-14 22:52:14 +00003833 [(set GPRnopc:$Rd, (or (and GPRnopc:$Rn, 0xFFFF0000),
3834 (and (sra GPRnopc:$Rm, pkh_asr_amt:$sh),
3835 0xFFFF)))]>,
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003836 Requires<[IsARM, HasV6]>;
Rafael Espindola9e071f02006-10-02 19:30:56 +00003837
Evan Chenga8e29892007-01-19 07:51:42 +00003838// Alternate cases for PKHTB where identities eliminate some nodes. Note that
3839// a shift amount of 0 is *not legal* here, it is PKHBT instead.
Jim Grosbache1d58a62011-09-14 22:52:14 +00003840def : ARMV6Pat<(or (and GPRnopc:$src1, 0xFFFF0000),
3841 (srl GPRnopc:$src2, imm16_31:$sh)),
3842 (PKHTB GPRnopc:$src1, GPRnopc:$src2, imm16_31:$sh)>;
3843def : ARMV6Pat<(or (and GPRnopc:$src1, 0xFFFF0000),
3844 (and (srl GPRnopc:$src2, imm1_15:$sh), 0xFFFF)),
3845 (PKHTB GPRnopc:$src1, GPRnopc:$src2, imm1_15:$sh)>;
Rafael Espindolab47e1d02006-10-10 18:55:14 +00003846
Evan Chenga8e29892007-01-19 07:51:42 +00003847//===----------------------------------------------------------------------===//
3848// Comparison Instructions...
3849//
Rafael Espindolab47e1d02006-10-10 18:55:14 +00003850
Jim Grosbach26421962008-10-14 20:36:24 +00003851defm CMP : AI1_cmp_irs<0b1010, "cmp",
Evan Cheng5d42c562010-09-29 00:49:25 +00003852 IIC_iCMPi, IIC_iCMPr, IIC_iCMPsr,
Evan Cheng0ff94f72007-08-07 01:37:15 +00003853 BinOpFrag<(ARMcmp node:$LHS, node:$RHS)>>;
Bill Wendling6165e872010-08-26 18:33:51 +00003854
Jim Grosbach97a884d2010-12-07 20:41:06 +00003855// ARMcmpZ can re-use the above instruction definitions.
3856def : ARMPat<(ARMcmpZ GPR:$src, so_imm:$imm),
3857 (CMPri GPR:$src, so_imm:$imm)>;
3858def : ARMPat<(ARMcmpZ GPR:$src, GPR:$rhs),
3859 (CMPrr GPR:$src, GPR:$rhs)>;
Owen Anderson92a20222011-07-21 18:54:16 +00003860def : ARMPat<(ARMcmpZ GPR:$src, so_reg_imm:$rhs),
3861 (CMPrsi GPR:$src, so_reg_imm:$rhs)>;
3862def : ARMPat<(ARMcmpZ GPR:$src, so_reg_reg:$rhs),
3863 (CMPrsr GPR:$src, so_reg_reg:$rhs)>;
Jim Grosbach97a884d2010-12-07 20:41:06 +00003864
Bill Wendlingc8714bb2010-09-10 10:31:11 +00003865// FIXME: We have to be careful when using the CMN instruction and comparison
3866// with 0. One would expect these two pieces of code should give identical
Bill Wendling6165e872010-08-26 18:33:51 +00003867// results:
3868//
3869// rsbs r1, r1, 0
3870// cmp r0, r1
3871// mov r0, #0
3872// it ls
3873// mov r0, #1
3874//
3875// and:
Jim Grosbacha9a968d2010-10-22 23:48:29 +00003876//
Bill Wendling6165e872010-08-26 18:33:51 +00003877// cmn r0, r1
3878// mov r0, #0
3879// it ls
3880// mov r0, #1
3881//
3882// However, the CMN gives the *opposite* result when r1 is 0. This is because
3883// the carry flag is set in the CMP case but not in the CMN case. In short, the
3884// CMP instruction doesn't perform a truncate of the (logical) NOT of 0 plus the
3885// value of r0 and the carry bit (because the "carry bit" parameter to
3886// AddWithCarry is defined as 1 in this case, the carry flag will always be set
3887// when r0 >= 0). The CMN instruction doesn't perform a NOT of 0 so there is
3888// never a "carry" when this AddWithCarry is performed (because the "carry bit"
3889// parameter to AddWithCarry is defined as 0).
3890//
Bill Wendlingc8714bb2010-09-10 10:31:11 +00003891// When x is 0 and unsigned:
Bill Wendling6165e872010-08-26 18:33:51 +00003892//
3893// x = 0
3894// ~x = 0xFFFF FFFF
3895// ~x + 1 = 0x1 0000 0000
3896// (-x = 0) != (0x1 0000 0000 = ~x + 1)
3897//
Bill Wendlingc8714bb2010-09-10 10:31:11 +00003898// Therefore, we should disable CMN when comparing against zero, until we can
3899// limit when the CMN instruction is used (when we know that the RHS is not 0 or
3900// when it's a comparison which doesn't look at the 'carry' flag).
Bill Wendling6165e872010-08-26 18:33:51 +00003901//
3902// (See the ARM docs for the "AddWithCarry" pseudo-code.)
3903//
3904// This is related to <rdar://problem/7569620>.
3905//
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00003906//defm CMN : AI1_cmp_irs<0b1011, "cmn",
3907// BinOpFrag<(ARMcmp node:$LHS,(ineg node:$RHS))>>;
Rafael Espindolae5bbd6d2006-10-07 14:24:52 +00003908
Evan Chenga8e29892007-01-19 07:51:42 +00003909// Note that TST/TEQ don't set all the same flags that CMP does!
Evan Chengd87293c2008-11-06 08:47:38 +00003910defm TST : AI1_cmp_irs<0b1000, "tst",
Evan Cheng5d42c562010-09-29 00:49:25 +00003911 IIC_iTSTi, IIC_iTSTr, IIC_iTSTsr,
Evan Chengc4af4632010-11-17 20:13:28 +00003912 BinOpFrag<(ARMcmpZ (and_su node:$LHS, node:$RHS), 0)>, 1>;
Evan Chengd87293c2008-11-06 08:47:38 +00003913defm TEQ : AI1_cmp_irs<0b1001, "teq",
Evan Cheng5d42c562010-09-29 00:49:25 +00003914 IIC_iTSTi, IIC_iTSTr, IIC_iTSTsr,
Evan Chengc4af4632010-11-17 20:13:28 +00003915 BinOpFrag<(ARMcmpZ (xor_su node:$LHS, node:$RHS), 0)>, 1>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00003916
David Goodwinc0309b42009-06-29 15:33:01 +00003917defm CMNz : AI1_cmp_irs<0b1011, "cmn",
Evan Cheng5d42c562010-09-29 00:49:25 +00003918 IIC_iCMPi, IIC_iCMPr, IIC_iCMPsr,
David Goodwinc0309b42009-06-29 15:33:01 +00003919 BinOpFrag<(ARMcmpZ node:$LHS,(ineg node:$RHS))>>;
Evan Cheng2c614c52007-06-06 10:17:05 +00003920
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00003921//def : ARMPat<(ARMcmp GPR:$src, so_imm_neg:$imm),
3922// (CMNri GPR:$src, so_imm_neg:$imm)>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00003923
David Goodwinc0309b42009-06-29 15:33:01 +00003924def : ARMPat<(ARMcmpZ GPR:$src, so_imm_neg:$imm),
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00003925 (CMNzri GPR:$src, so_imm_neg:$imm)>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00003926
Evan Cheng218977b2010-07-13 19:27:42 +00003927// Pseudo i64 compares for some floating point compares.
3928let usesCustomInserter = 1, isBranch = 1, isTerminator = 1,
3929 Defs = [CPSR] in {
3930def BCCi64 : PseudoInst<(outs),
Jim Grosbachc5ed0132010-08-17 18:39:16 +00003931 (ins i32imm:$cc, GPR:$lhs1, GPR:$lhs2, GPR:$rhs1, GPR:$rhs2, brtarget:$dst),
Jim Grosbach99594eb2010-11-18 01:38:26 +00003932 IIC_Br,
Evan Cheng218977b2010-07-13 19:27:42 +00003933 [(ARMBcci64 imm:$cc, GPR:$lhs1, GPR:$lhs2, GPR:$rhs1, GPR:$rhs2, bb:$dst)]>;
3934
3935def BCCZi64 : PseudoInst<(outs),
Jim Grosbach99594eb2010-11-18 01:38:26 +00003936 (ins i32imm:$cc, GPR:$lhs1, GPR:$lhs2, brtarget:$dst), IIC_Br,
Evan Cheng218977b2010-07-13 19:27:42 +00003937 [(ARMBcci64 imm:$cc, GPR:$lhs1, GPR:$lhs2, 0, 0, bb:$dst)]>;
3938} // usesCustomInserter
3939
Rafael Espindolae5bbd6d2006-10-07 14:24:52 +00003940
Evan Chenga8e29892007-01-19 07:51:42 +00003941// Conditional moves
Evan Chengc85e8322007-07-05 07:13:32 +00003942// FIXME: should be able to write a pattern for ARMcmov, but can't use
Jim Grosbach64171712010-02-16 21:07:46 +00003943// a two-value operand where a dag node expects two operands. :(
Owen Andersonf523e472010-09-23 23:45:25 +00003944let neverHasSideEffects = 1 in {
Jim Grosbachd4a16ad2011-03-10 23:56:09 +00003945def MOVCCr : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$false, GPR:$Rm, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00003946 4, IIC_iCMOVr,
Jim Grosbachd4a16ad2011-03-10 23:56:09 +00003947 [/*(set GPR:$Rd, (ARMcmov GPR:$false, GPR:$Rm, imm:$cc, CCR:$ccr))*/]>,
3948 RegConstraint<"$false = $Rd">;
Owen Anderson92a20222011-07-21 18:54:16 +00003949def MOVCCsi : ARMPseudoInst<(outs GPR:$Rd),
3950 (ins GPR:$false, so_reg_imm:$shift, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00003951 4, IIC_iCMOVsr,
Jim Grosbachb93509d2011-08-02 18:16:36 +00003952 [/*(set GPR:$Rd, (ARMcmov GPR:$false, so_reg_imm:$shift,
3953 imm:$cc, CCR:$ccr))*/]>,
Jim Grosbachd4a16ad2011-03-10 23:56:09 +00003954 RegConstraint<"$false = $Rd">;
Owen Anderson92a20222011-07-21 18:54:16 +00003955def MOVCCsr : ARMPseudoInst<(outs GPR:$Rd),
3956 (ins GPR:$false, so_reg_reg:$shift, pred:$p),
3957 4, IIC_iCMOVsr,
Jim Grosbachb93509d2011-08-02 18:16:36 +00003958 [/*(set GPR:$Rd, (ARMcmov GPR:$false, so_reg_reg:$shift,
3959 imm:$cc, CCR:$ccr))*/]>,
Owen Anderson92a20222011-07-21 18:54:16 +00003960 RegConstraint<"$false = $Rd">;
3961
Jim Grosbach3bbdcea2010-10-07 00:42:42 +00003962
Evan Chengc4af4632010-11-17 20:13:28 +00003963let isMoveImm = 1 in
Jim Grosbach39062762011-03-11 01:09:28 +00003964def MOVCCi16 : ARMPseudoInst<(outs GPR:$Rd),
Jim Grosbachffa32252011-07-19 19:13:28 +00003965 (ins GPR:$false, imm0_65535_expr:$imm, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00003966 4, IIC_iMOVi,
Jim Grosbach39062762011-03-11 01:09:28 +00003967 []>,
3968 RegConstraint<"$false = $Rd">, Requires<[IsARM, HasV6T2]>;
Jim Grosbach27e90082010-10-29 19:28:17 +00003969
Evan Chengc4af4632010-11-17 20:13:28 +00003970let isMoveImm = 1 in
Jim Grosbach39062762011-03-11 01:09:28 +00003971def MOVCCi : ARMPseudoInst<(outs GPR:$Rd),
3972 (ins GPR:$false, so_imm:$imm, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00003973 4, IIC_iCMOVi,
Jim Grosbach27e90082010-10-29 19:28:17 +00003974 [/*(set GPR:$Rd, (ARMcmov GPR:$false, so_imm:$imm, imm:$cc, CCR:$ccr))*/]>,
Jim Grosbach39062762011-03-11 01:09:28 +00003975 RegConstraint<"$false = $Rd">;
Evan Cheng875a6ac2010-11-12 22:42:47 +00003976
Evan Cheng63f35442010-11-13 02:25:14 +00003977// Two instruction predicate mov immediate.
Evan Chengc4af4632010-11-17 20:13:28 +00003978let isMoveImm = 1 in
Jim Grosbacheb582d72011-03-11 18:00:42 +00003979def MOVCCi32imm : ARMPseudoInst<(outs GPR:$Rd),
3980 (ins GPR:$false, i32imm:$src, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00003981 8, IIC_iCMOVix2, []>, RegConstraint<"$false = $Rd">;
Evan Cheng63f35442010-11-13 02:25:14 +00003982
Evan Chengc4af4632010-11-17 20:13:28 +00003983let isMoveImm = 1 in
Jim Grosbache672ff82011-03-11 19:55:55 +00003984def MVNCCi : ARMPseudoInst<(outs GPR:$Rd),
3985 (ins GPR:$false, so_imm:$imm, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00003986 4, IIC_iCMOVi,
Evan Cheng875a6ac2010-11-12 22:42:47 +00003987 [/*(set GPR:$Rd, (ARMcmov GPR:$false, so_imm_not:$imm, imm:$cc, CCR:$ccr))*/]>,
Jim Grosbache672ff82011-03-11 19:55:55 +00003988 RegConstraint<"$false = $Rd">;
Owen Andersonf523e472010-09-23 23:45:25 +00003989} // neverHasSideEffects
Rafael Espindolad9ae7782006-10-07 13:46:42 +00003990
Jim Grosbach3728e962009-12-10 00:11:09 +00003991//===----------------------------------------------------------------------===//
3992// Atomic operations intrinsics
3993//
3994
Jim Grosbach5f6c1332011-07-25 20:38:18 +00003995def MemBarrierOptOperand : AsmOperandClass {
3996 let Name = "MemBarrierOpt";
3997 let ParserMethod = "parseMemBarrierOptOperand";
3998}
Bob Wilsonf74a4292010-10-30 00:54:37 +00003999def memb_opt : Operand<i32> {
4000 let PrintMethod = "printMemBOption";
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +00004001 let ParserMatchClass = MemBarrierOptOperand;
Owen Andersonc36481c2011-08-09 23:25:42 +00004002 let DecoderMethod = "DecodeMemBarrierOption";
Jim Grosbachcbd77d22009-12-10 18:35:32 +00004003}
Jim Grosbach3728e962009-12-10 00:11:09 +00004004
Bob Wilsonf74a4292010-10-30 00:54:37 +00004005// memory barriers protect the atomic sequences
4006let hasSideEffects = 1 in {
4007def DMB : AInoP<(outs), (ins memb_opt:$opt), MiscFrm, NoItinerary,
4008 "dmb", "\t$opt", [(ARMMemBarrier (i32 imm:$opt))]>,
4009 Requires<[IsARM, HasDB]> {
4010 bits<4> opt;
4011 let Inst{31-4} = 0xf57ff05;
4012 let Inst{3-0} = opt;
Jim Grosbachcbd77d22009-12-10 18:35:32 +00004013}
Jim Grosbach3728e962009-12-10 00:11:09 +00004014}
Rafael Espindola4b20fbc2006-10-10 12:56:00 +00004015
Bob Wilsonf74a4292010-10-30 00:54:37 +00004016def DSB : AInoP<(outs), (ins memb_opt:$opt), MiscFrm, NoItinerary,
Jim Grosbach20fcaff2011-07-13 23:33:10 +00004017 "dsb", "\t$opt", []>,
Bob Wilsonf74a4292010-10-30 00:54:37 +00004018 Requires<[IsARM, HasDB]> {
4019 bits<4> opt;
4020 let Inst{31-4} = 0xf57ff04;
4021 let Inst{3-0} = opt;
Johnny Chenfd6037d2010-02-18 00:19:08 +00004022}
4023
Jim Grosbach20fcaff2011-07-13 23:33:10 +00004024// ISB has only full system option
Jim Grosbach9dec5072011-07-14 18:00:31 +00004025def ISB : AInoP<(outs), (ins memb_opt:$opt), MiscFrm, NoItinerary,
4026 "isb", "\t$opt", []>,
Bob Wilsonf74a4292010-10-30 00:54:37 +00004027 Requires<[IsARM, HasDB]> {
Jim Grosbach9dec5072011-07-14 18:00:31 +00004028 bits<4> opt;
Johnny Chen1adc40c2010-08-12 20:46:17 +00004029 let Inst{31-4} = 0xf57ff06;
Jim Grosbach9dec5072011-07-14 18:00:31 +00004030 let Inst{3-0} = opt;
Johnny Chenfd6037d2010-02-18 00:19:08 +00004031}
4032
Bill Wendlingef2c86f2011-10-10 22:59:55 +00004033// Pseudo isntruction that combines movs + predicated rsbmi
4034// to implement integer ABS
4035let usesCustomInserter = 1, Defs = [CPSR] in {
4036def ABS : ARMPseudoInst<
4037 (outs GPR:$dst), (ins GPR:$src),
4038 8, NoItinerary, []>;
4039}
4040
Jim Grosbach66869102009-12-11 18:52:41 +00004041let usesCustomInserter = 1 in {
Jakob Stoklund Olesen9b0e1e72011-09-06 17:40:35 +00004042 let Defs = [CPSR] in {
Jim Grosbache801dc42009-12-12 01:40:06 +00004043 def ATOMIC_LOAD_ADD_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004044 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004045 [(set GPR:$dst, (atomic_load_add_8 GPR:$ptr, GPR:$incr))]>;
4046 def ATOMIC_LOAD_SUB_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004047 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004048 [(set GPR:$dst, (atomic_load_sub_8 GPR:$ptr, GPR:$incr))]>;
4049 def ATOMIC_LOAD_AND_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004050 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004051 [(set GPR:$dst, (atomic_load_and_8 GPR:$ptr, GPR:$incr))]>;
4052 def ATOMIC_LOAD_OR_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004053 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004054 [(set GPR:$dst, (atomic_load_or_8 GPR:$ptr, GPR:$incr))]>;
4055 def ATOMIC_LOAD_XOR_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004056 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004057 [(set GPR:$dst, (atomic_load_xor_8 GPR:$ptr, GPR:$incr))]>;
4058 def ATOMIC_LOAD_NAND_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004059 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004060 [(set GPR:$dst, (atomic_load_nand_8 GPR:$ptr, GPR:$incr))]>;
Jim Grosbachf7da8822011-04-26 19:44:18 +00004061 def ATOMIC_LOAD_MIN_I8 : PseudoInst<
4062 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
4063 [(set GPR:$dst, (atomic_load_min_8 GPR:$ptr, GPR:$val))]>;
4064 def ATOMIC_LOAD_MAX_I8 : PseudoInst<
4065 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
4066 [(set GPR:$dst, (atomic_load_max_8 GPR:$ptr, GPR:$val))]>;
4067 def ATOMIC_LOAD_UMIN_I8 : PseudoInst<
4068 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
4069 [(set GPR:$dst, (atomic_load_min_8 GPR:$ptr, GPR:$val))]>;
4070 def ATOMIC_LOAD_UMAX_I8 : PseudoInst<
4071 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
4072 [(set GPR:$dst, (atomic_load_max_8 GPR:$ptr, GPR:$val))]>;
Jim Grosbache801dc42009-12-12 01:40:06 +00004073 def ATOMIC_LOAD_ADD_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004074 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004075 [(set GPR:$dst, (atomic_load_add_16 GPR:$ptr, GPR:$incr))]>;
4076 def ATOMIC_LOAD_SUB_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004077 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004078 [(set GPR:$dst, (atomic_load_sub_16 GPR:$ptr, GPR:$incr))]>;
4079 def ATOMIC_LOAD_AND_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004080 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004081 [(set GPR:$dst, (atomic_load_and_16 GPR:$ptr, GPR:$incr))]>;
4082 def ATOMIC_LOAD_OR_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004083 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004084 [(set GPR:$dst, (atomic_load_or_16 GPR:$ptr, GPR:$incr))]>;
4085 def ATOMIC_LOAD_XOR_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004086 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004087 [(set GPR:$dst, (atomic_load_xor_16 GPR:$ptr, GPR:$incr))]>;
4088 def ATOMIC_LOAD_NAND_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004089 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004090 [(set GPR:$dst, (atomic_load_nand_16 GPR:$ptr, GPR:$incr))]>;
Jim Grosbachf7da8822011-04-26 19:44:18 +00004091 def ATOMIC_LOAD_MIN_I16 : PseudoInst<
4092 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
4093 [(set GPR:$dst, (atomic_load_min_16 GPR:$ptr, GPR:$val))]>;
4094 def ATOMIC_LOAD_MAX_I16 : PseudoInst<
4095 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
4096 [(set GPR:$dst, (atomic_load_max_16 GPR:$ptr, GPR:$val))]>;
4097 def ATOMIC_LOAD_UMIN_I16 : PseudoInst<
4098 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
4099 [(set GPR:$dst, (atomic_load_min_16 GPR:$ptr, GPR:$val))]>;
4100 def ATOMIC_LOAD_UMAX_I16 : PseudoInst<
4101 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
4102 [(set GPR:$dst, (atomic_load_max_16 GPR:$ptr, GPR:$val))]>;
Jim Grosbache801dc42009-12-12 01:40:06 +00004103 def ATOMIC_LOAD_ADD_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004104 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004105 [(set GPR:$dst, (atomic_load_add_32 GPR:$ptr, GPR:$incr))]>;
4106 def ATOMIC_LOAD_SUB_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004107 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004108 [(set GPR:$dst, (atomic_load_sub_32 GPR:$ptr, GPR:$incr))]>;
4109 def ATOMIC_LOAD_AND_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004110 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004111 [(set GPR:$dst, (atomic_load_and_32 GPR:$ptr, GPR:$incr))]>;
4112 def ATOMIC_LOAD_OR_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004113 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004114 [(set GPR:$dst, (atomic_load_or_32 GPR:$ptr, GPR:$incr))]>;
4115 def ATOMIC_LOAD_XOR_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004116 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004117 [(set GPR:$dst, (atomic_load_xor_32 GPR:$ptr, GPR:$incr))]>;
4118 def ATOMIC_LOAD_NAND_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004119 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004120 [(set GPR:$dst, (atomic_load_nand_32 GPR:$ptr, GPR:$incr))]>;
Jim Grosbachf7da8822011-04-26 19:44:18 +00004121 def ATOMIC_LOAD_MIN_I32 : PseudoInst<
4122 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
4123 [(set GPR:$dst, (atomic_load_min_32 GPR:$ptr, GPR:$val))]>;
4124 def ATOMIC_LOAD_MAX_I32 : PseudoInst<
4125 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
4126 [(set GPR:$dst, (atomic_load_max_32 GPR:$ptr, GPR:$val))]>;
4127 def ATOMIC_LOAD_UMIN_I32 : PseudoInst<
4128 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
4129 [(set GPR:$dst, (atomic_load_min_32 GPR:$ptr, GPR:$val))]>;
4130 def ATOMIC_LOAD_UMAX_I32 : PseudoInst<
4131 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
4132 [(set GPR:$dst, (atomic_load_max_32 GPR:$ptr, GPR:$val))]>;
Jim Grosbache801dc42009-12-12 01:40:06 +00004133
4134 def ATOMIC_SWAP_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004135 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004136 [(set GPR:$dst, (atomic_swap_8 GPR:$ptr, GPR:$new))]>;
4137 def ATOMIC_SWAP_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004138 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004139 [(set GPR:$dst, (atomic_swap_16 GPR:$ptr, GPR:$new))]>;
4140 def ATOMIC_SWAP_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004141 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004142 [(set GPR:$dst, (atomic_swap_32 GPR:$ptr, GPR:$new))]>;
4143
Jim Grosbache801dc42009-12-12 01:40:06 +00004144 def ATOMIC_CMP_SWAP_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004145 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004146 [(set GPR:$dst, (atomic_cmp_swap_8 GPR:$ptr, GPR:$old, GPR:$new))]>;
4147 def ATOMIC_CMP_SWAP_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004148 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004149 [(set GPR:$dst, (atomic_cmp_swap_16 GPR:$ptr, GPR:$old, GPR:$new))]>;
4150 def ATOMIC_CMP_SWAP_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004151 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004152 [(set GPR:$dst, (atomic_cmp_swap_32 GPR:$ptr, GPR:$old, GPR:$new))]>;
4153}
Jim Grosbach5278eb82009-12-11 01:42:04 +00004154}
4155
4156let mayLoad = 1 in {
Jim Grosbache39389a2011-08-02 18:07:32 +00004157def LDREXB : AIldrex<0b10, (outs GPR:$Rt), (ins addr_offset_none:$addr),
4158 NoItinerary,
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00004159 "ldrexb", "\t$Rt, $addr", []>;
Jim Grosbachb93509d2011-08-02 18:16:36 +00004160def LDREXH : AIldrex<0b11, (outs GPR:$Rt), (ins addr_offset_none:$addr),
4161 NoItinerary, "ldrexh", "\t$Rt, $addr", []>;
Jim Grosbach7ce05792011-08-03 23:50:40 +00004162def LDREX : AIldrex<0b00, (outs GPR:$Rt), (ins addr_offset_none:$addr),
4163 NoItinerary, "ldrex", "\t$Rt, $addr", []>;
Bruno Cardoso Lopesa0112d02011-05-28 04:07:29 +00004164let hasExtraDefRegAllocReq = 1 in
Jim Grosbache39389a2011-08-02 18:07:32 +00004165def LDREXD: AIldrex<0b01, (outs GPR:$Rt, GPR:$Rt2),(ins addr_offset_none:$addr),
Owen Andersoncbfc0442011-08-11 21:34:58 +00004166 NoItinerary, "ldrexd", "\t$Rt, $Rt2, $addr", []> {
Owen Anderson3f3570a2011-08-12 17:58:32 +00004167 let DecoderMethod = "DecodeDoubleRegLoad";
Owen Andersoncbfc0442011-08-11 21:34:58 +00004168}
Jim Grosbach5278eb82009-12-11 01:42:04 +00004169}
4170
Jim Grosbach86875a22010-10-29 19:58:57 +00004171let mayStore = 1, Constraints = "@earlyclobber $Rd" in {
Jim Grosbache39389a2011-08-02 18:07:32 +00004172def STREXB: AIstrex<0b10, (outs GPR:$Rd), (ins GPR:$Rt, addr_offset_none:$addr),
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00004173 NoItinerary, "strexb", "\t$Rd, $Rt, $addr", []>;
Jim Grosbache39389a2011-08-02 18:07:32 +00004174def STREXH: AIstrex<0b11, (outs GPR:$Rd), (ins GPR:$Rt, addr_offset_none:$addr),
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00004175 NoItinerary, "strexh", "\t$Rd, $Rt, $addr", []>;
Jim Grosbache39389a2011-08-02 18:07:32 +00004176def STREX : AIstrex<0b00, (outs GPR:$Rd), (ins GPR:$Rt, addr_offset_none:$addr),
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00004177 NoItinerary, "strex", "\t$Rd, $Rt, $addr", []>;
Bruno Cardoso Lopesa0112d02011-05-28 04:07:29 +00004178}
4179
4180let hasExtraSrcRegAllocReq = 1, Constraints = "@earlyclobber $Rd" in
Jim Grosbach86875a22010-10-29 19:58:57 +00004181def STREXD : AIstrex<0b01, (outs GPR:$Rd),
Jim Grosbache39389a2011-08-02 18:07:32 +00004182 (ins GPR:$Rt, GPR:$Rt2, addr_offset_none:$addr),
Owen Andersoncbfc0442011-08-11 21:34:58 +00004183 NoItinerary, "strexd", "\t$Rd, $Rt, $Rt2, $addr", []> {
Owen Anderson3f3570a2011-08-12 17:58:32 +00004184 let DecoderMethod = "DecodeDoubleRegStore";
Owen Andersoncbfc0442011-08-11 21:34:58 +00004185}
Jim Grosbach5278eb82009-12-11 01:42:04 +00004186
Jim Grosbachd30970f2011-08-11 22:30:30 +00004187def CLREX : AXI<(outs), (ins), MiscFrm, NoItinerary, "clrex", []>,
Johnny Chenb9436272010-02-17 22:37:58 +00004188 Requires<[IsARM, HasV7]> {
Jim Grosbachf32ecc62010-10-29 20:21:36 +00004189 let Inst{31-0} = 0b11110101011111111111000000011111;
Johnny Chenb9436272010-02-17 22:37:58 +00004190}
4191
Jim Grosbach4f6f13d2011-07-26 17:15:11 +00004192// SWP/SWPB are deprecated in V6/V7.
Jim Grosbach1ef91412011-07-26 17:11:05 +00004193let mayLoad = 1, mayStore = 1 in {
Jim Grosbache39389a2011-08-02 18:07:32 +00004194def SWP : AIswp<0, (outs GPR:$Rt), (ins GPR:$Rt2, addr_offset_none:$addr),
4195 "swp", []>;
4196def SWPB: AIswp<1, (outs GPR:$Rt), (ins GPR:$Rt2, addr_offset_none:$addr),
4197 "swpb", []>;
Johnny Chenb3e1bf52010-02-12 20:48:24 +00004198}
4199
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00004200//===----------------------------------------------------------------------===//
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004201// Coprocessor Instructions.
Johnny Chen906d57f2010-02-12 01:44:23 +00004202//
4203
Jim Grosbach83ab0702011-07-13 22:01:08 +00004204def CDP : ABI<0b1110, (outs), (ins p_imm:$cop, imm0_15:$opc1,
4205 c_imm:$CRd, c_imm:$CRn, c_imm:$CRm, imm0_7:$opc2),
Bruno Cardoso Lopesb32f7a52011-01-20 18:06:58 +00004206 NoItinerary, "cdp", "\t$cop, $opc1, $CRd, $CRn, $CRm, $opc2",
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004207 [(int_arm_cdp imm:$cop, imm:$opc1, imm:$CRd, imm:$CRn,
4208 imm:$CRm, imm:$opc2)]> {
Bruno Cardoso Lopesb32f7a52011-01-20 18:06:58 +00004209 bits<4> opc1;
4210 bits<4> CRn;
4211 bits<4> CRd;
4212 bits<4> cop;
4213 bits<3> opc2;
4214 bits<4> CRm;
4215
4216 let Inst{3-0} = CRm;
4217 let Inst{4} = 0;
4218 let Inst{7-5} = opc2;
4219 let Inst{11-8} = cop;
4220 let Inst{15-12} = CRd;
4221 let Inst{19-16} = CRn;
4222 let Inst{23-20} = opc1;
Johnny Chen906d57f2010-02-12 01:44:23 +00004223}
4224
Jim Grosbach83ab0702011-07-13 22:01:08 +00004225def CDP2 : ABXI<0b1110, (outs), (ins p_imm:$cop, imm0_15:$opc1,
4226 c_imm:$CRd, c_imm:$CRn, c_imm:$CRm, imm0_7:$opc2),
Bruno Cardoso Lopesb32f7a52011-01-20 18:06:58 +00004227 NoItinerary, "cdp2\t$cop, $opc1, $CRd, $CRn, $CRm, $opc2",
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004228 [(int_arm_cdp2 imm:$cop, imm:$opc1, imm:$CRd, imm:$CRn,
4229 imm:$CRm, imm:$opc2)]> {
Johnny Chen906d57f2010-02-12 01:44:23 +00004230 let Inst{31-28} = 0b1111;
Bruno Cardoso Lopesb32f7a52011-01-20 18:06:58 +00004231 bits<4> opc1;
4232 bits<4> CRn;
4233 bits<4> CRd;
4234 bits<4> cop;
4235 bits<3> opc2;
4236 bits<4> CRm;
4237
4238 let Inst{3-0} = CRm;
4239 let Inst{4} = 0;
4240 let Inst{7-5} = opc2;
4241 let Inst{11-8} = cop;
4242 let Inst{15-12} = CRd;
4243 let Inst{19-16} = CRn;
4244 let Inst{23-20} = opc1;
Johnny Chen906d57f2010-02-12 01:44:23 +00004245}
4246
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00004247class ACI<dag oops, dag iops, string opc, string asm,
4248 IndexMode im = IndexModeNone>
Owen Anderson16884412011-07-13 23:22:26 +00004249 : InoP<oops, iops, AddrModeNone, 4, im, BrFrm, NoItinerary,
Jim Grosbach7ce05792011-08-03 23:50:40 +00004250 opc, asm, "", []> {
Johnny Chen64dfb782010-02-16 20:04:27 +00004251 let Inst{27-25} = 0b110;
4252}
4253
Johnny Chen670a4562011-04-04 23:39:08 +00004254multiclass LdStCop<bits<4> op31_28, bit load, dag ops, string opc, string cond>{
Johnny Chen64dfb782010-02-16 20:04:27 +00004255 def _OFFSET : ACI<(outs),
Johnny Chen670a4562011-04-04 23:39:08 +00004256 !con((ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr), ops),
4257 !strconcat(opc, cond), "\tp$cop, cr$CRd, $addr"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00004258 let Inst{31-28} = op31_28;
4259 let Inst{24} = 1; // P = 1
4260 let Inst{21} = 0; // W = 0
4261 let Inst{22} = 0; // D = 0
4262 let Inst{20} = load;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00004263 let DecoderMethod = "DecodeCopMemInstruction";
Johnny Chen64dfb782010-02-16 20:04:27 +00004264 }
4265
4266 def _PRE : ACI<(outs),
Johnny Chen670a4562011-04-04 23:39:08 +00004267 !con((ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr), ops),
4268 !strconcat(opc, cond), "\tp$cop, cr$CRd, $addr!", IndexModePre> {
Johnny Chen64dfb782010-02-16 20:04:27 +00004269 let Inst{31-28} = op31_28;
4270 let Inst{24} = 1; // P = 1
4271 let Inst{21} = 1; // W = 1
4272 let Inst{22} = 0; // D = 0
4273 let Inst{20} = load;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00004274 let DecoderMethod = "DecodeCopMemInstruction";
Johnny Chen64dfb782010-02-16 20:04:27 +00004275 }
4276
4277 def _POST : ACI<(outs),
Johnny Chen670a4562011-04-04 23:39:08 +00004278 !con((ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr), ops),
4279 !strconcat(opc, cond), "\tp$cop, cr$CRd, $addr", IndexModePost> {
Johnny Chen64dfb782010-02-16 20:04:27 +00004280 let Inst{31-28} = op31_28;
4281 let Inst{24} = 0; // P = 0
4282 let Inst{21} = 1; // W = 1
4283 let Inst{22} = 0; // D = 0
4284 let Inst{20} = load;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00004285 let DecoderMethod = "DecodeCopMemInstruction";
Johnny Chen64dfb782010-02-16 20:04:27 +00004286 }
4287
4288 def _OPTION : ACI<(outs),
Johnny Chen670a4562011-04-04 23:39:08 +00004289 !con((ins nohash_imm:$cop,nohash_imm:$CRd,GPR:$base, nohash_imm:$option),
4290 ops),
4291 !strconcat(opc, cond), "\tp$cop, cr$CRd, [$base], \\{$option\\}"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00004292 let Inst{31-28} = op31_28;
4293 let Inst{24} = 0; // P = 0
4294 let Inst{23} = 1; // U = 1
4295 let Inst{21} = 0; // W = 0
4296 let Inst{22} = 0; // D = 0
4297 let Inst{20} = load;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00004298 let DecoderMethod = "DecodeCopMemInstruction";
Johnny Chen64dfb782010-02-16 20:04:27 +00004299 }
4300
4301 def L_OFFSET : ACI<(outs),
Johnny Chen670a4562011-04-04 23:39:08 +00004302 !con((ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr), ops),
4303 !strconcat(!strconcat(opc, "l"), cond), "\tp$cop, cr$CRd, $addr"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00004304 let Inst{31-28} = op31_28;
4305 let Inst{24} = 1; // P = 1
4306 let Inst{21} = 0; // W = 0
4307 let Inst{22} = 1; // D = 1
4308 let Inst{20} = load;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00004309 let DecoderMethod = "DecodeCopMemInstruction";
Johnny Chen64dfb782010-02-16 20:04:27 +00004310 }
4311
4312 def L_PRE : ACI<(outs),
Johnny Chen670a4562011-04-04 23:39:08 +00004313 !con((ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr), ops),
4314 !strconcat(!strconcat(opc, "l"), cond), "\tp$cop, cr$CRd, $addr!",
4315 IndexModePre> {
Johnny Chen64dfb782010-02-16 20:04:27 +00004316 let Inst{31-28} = op31_28;
4317 let Inst{24} = 1; // P = 1
4318 let Inst{21} = 1; // W = 1
4319 let Inst{22} = 1; // D = 1
4320 let Inst{20} = load;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00004321 let DecoderMethod = "DecodeCopMemInstruction";
Johnny Chen64dfb782010-02-16 20:04:27 +00004322 }
4323
4324 def L_POST : ACI<(outs),
Jim Grosbach7ce05792011-08-03 23:50:40 +00004325 !con((ins nohash_imm:$cop, nohash_imm:$CRd, addr_offset_none:$addr,
Owen Anderson154c41d2011-08-04 18:24:14 +00004326 postidx_imm8s4:$offset), ops),
Jim Grosbach7ce05792011-08-03 23:50:40 +00004327 !strconcat(!strconcat(opc, "l"), cond), "\tp$cop, cr$CRd, $addr, $offset",
Johnny Chen670a4562011-04-04 23:39:08 +00004328 IndexModePost> {
Johnny Chen64dfb782010-02-16 20:04:27 +00004329 let Inst{31-28} = op31_28;
4330 let Inst{24} = 0; // P = 0
4331 let Inst{21} = 1; // W = 1
4332 let Inst{22} = 1; // D = 1
4333 let Inst{20} = load;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00004334 let DecoderMethod = "DecodeCopMemInstruction";
Johnny Chen64dfb782010-02-16 20:04:27 +00004335 }
4336
4337 def L_OPTION : ACI<(outs),
Johnny Chen670a4562011-04-04 23:39:08 +00004338 !con((ins nohash_imm:$cop, nohash_imm:$CRd,GPR:$base,nohash_imm:$option),
4339 ops),
4340 !strconcat(!strconcat(opc, "l"), cond),
4341 "\tp$cop, cr$CRd, [$base], \\{$option\\}"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00004342 let Inst{31-28} = op31_28;
4343 let Inst{24} = 0; // P = 0
4344 let Inst{23} = 1; // U = 1
4345 let Inst{21} = 0; // W = 0
4346 let Inst{22} = 1; // D = 1
4347 let Inst{20} = load;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00004348 let DecoderMethod = "DecodeCopMemInstruction";
4349 }
Johnny Chen64dfb782010-02-16 20:04:27 +00004350}
4351
Johnny Chen670a4562011-04-04 23:39:08 +00004352defm LDC : LdStCop<{?,?,?,?}, 1, (ins pred:$p), "ldc", "${p}">;
4353defm LDC2 : LdStCop<0b1111, 1, (ins), "ldc2", "">;
4354defm STC : LdStCop<{?,?,?,?}, 0, (ins pred:$p), "stc", "${p}">;
4355defm STC2 : LdStCop<0b1111, 0, (ins), "stc2", "">;
Johnny Chen64dfb782010-02-16 20:04:27 +00004356
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004357//===----------------------------------------------------------------------===//
Jim Grosbachd30970f2011-08-11 22:30:30 +00004358// Move between coprocessor and ARM core register.
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004359//
4360
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004361class MovRCopro<string opc, bit direction, dag oops, dag iops,
4362 list<dag> pattern>
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00004363 : ABI<0b1110, oops, iops, NoItinerary, opc,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004364 "\t$cop, $opc1, $Rt, $CRn, $CRm, $opc2", pattern> {
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004365 let Inst{20} = direction;
Johnny Chen906d57f2010-02-12 01:44:23 +00004366 let Inst{4} = 1;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004367
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004368 bits<4> Rt;
4369 bits<4> cop;
4370 bits<3> opc1;
4371 bits<3> opc2;
4372 bits<4> CRm;
4373 bits<4> CRn;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004374
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004375 let Inst{15-12} = Rt;
4376 let Inst{11-8} = cop;
4377 let Inst{23-21} = opc1;
4378 let Inst{7-5} = opc2;
4379 let Inst{3-0} = CRm;
4380 let Inst{19-16} = CRn;
Johnny Chen906d57f2010-02-12 01:44:23 +00004381}
4382
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00004383def MCR : MovRCopro<"mcr", 0 /* from ARM core register to coprocessor */,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004384 (outs),
Jim Grosbache540c742011-07-14 21:19:17 +00004385 (ins p_imm:$cop, imm0_7:$opc1, GPR:$Rt, c_imm:$CRn,
4386 c_imm:$CRm, imm0_7:$opc2),
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004387 [(int_arm_mcr imm:$cop, imm:$opc1, GPR:$Rt, imm:$CRn,
4388 imm:$CRm, imm:$opc2)]>;
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00004389def MRC : MovRCopro<"mrc", 1 /* from coprocessor to ARM core register */,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004390 (outs GPR:$Rt),
Jim Grosbachccfd9312011-07-19 20:35:35 +00004391 (ins p_imm:$cop, imm0_7:$opc1, c_imm:$CRn, c_imm:$CRm,
4392 imm0_7:$opc2), []>;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004393
Bruno Cardoso Lopes54ad87a2011-05-03 17:29:22 +00004394def : ARMPat<(int_arm_mrc imm:$cop, imm:$opc1, imm:$CRn, imm:$CRm, imm:$opc2),
4395 (MRC imm:$cop, imm:$opc1, imm:$CRn, imm:$CRm, imm:$opc2)>;
4396
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004397class MovRCopro2<string opc, bit direction, dag oops, dag iops,
4398 list<dag> pattern>
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00004399 : ABXI<0b1110, oops, iops, NoItinerary,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004400 !strconcat(opc, "\t$cop, $opc1, $Rt, $CRn, $CRm, $opc2"), pattern> {
Johnny Chen906d57f2010-02-12 01:44:23 +00004401 let Inst{31-28} = 0b1111;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004402 let Inst{20} = direction;
Johnny Chen906d57f2010-02-12 01:44:23 +00004403 let Inst{4} = 1;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004404
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004405 bits<4> Rt;
4406 bits<4> cop;
4407 bits<3> opc1;
4408 bits<3> opc2;
4409 bits<4> CRm;
4410 bits<4> CRn;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004411
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004412 let Inst{15-12} = Rt;
4413 let Inst{11-8} = cop;
4414 let Inst{23-21} = opc1;
4415 let Inst{7-5} = opc2;
4416 let Inst{3-0} = CRm;
4417 let Inst{19-16} = CRn;
Johnny Chen906d57f2010-02-12 01:44:23 +00004418}
4419
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00004420def MCR2 : MovRCopro2<"mcr2", 0 /* from ARM core register to coprocessor */,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004421 (outs),
Jim Grosbache540c742011-07-14 21:19:17 +00004422 (ins p_imm:$cop, imm0_7:$opc1, GPR:$Rt, c_imm:$CRn,
4423 c_imm:$CRm, imm0_7:$opc2),
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004424 [(int_arm_mcr2 imm:$cop, imm:$opc1, GPR:$Rt, imm:$CRn,
4425 imm:$CRm, imm:$opc2)]>;
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00004426def MRC2 : MovRCopro2<"mrc2", 1 /* from coprocessor to ARM core register */,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004427 (outs GPR:$Rt),
Jim Grosbachccfd9312011-07-19 20:35:35 +00004428 (ins p_imm:$cop, imm0_7:$opc1, c_imm:$CRn, c_imm:$CRm,
4429 imm0_7:$opc2), []>;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004430
Bruno Cardoso Lopes54ad87a2011-05-03 17:29:22 +00004431def : ARMV5TPat<(int_arm_mrc2 imm:$cop, imm:$opc1, imm:$CRn,
4432 imm:$CRm, imm:$opc2),
4433 (MRC2 imm:$cop, imm:$opc1, imm:$CRn, imm:$CRm, imm:$opc2)>;
4434
Jim Grosbachd30970f2011-08-11 22:30:30 +00004435class MovRRCopro<string opc, bit direction, list<dag> pattern = []>
Jim Grosbachc8ae39e2011-07-14 21:26:42 +00004436 : ABI<0b1100, (outs), (ins p_imm:$cop, imm0_15:$opc1,
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004437 GPR:$Rt, GPR:$Rt2, c_imm:$CRm),
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004438 NoItinerary, opc, "\t$cop, $opc1, $Rt, $Rt2, $CRm", pattern> {
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004439 let Inst{23-21} = 0b010;
4440 let Inst{20} = direction;
4441
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004442 bits<4> Rt;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004443 bits<4> Rt2;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004444 bits<4> cop;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004445 bits<4> opc1;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004446 bits<4> CRm;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004447
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004448 let Inst{15-12} = Rt;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004449 let Inst{19-16} = Rt2;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004450 let Inst{11-8} = cop;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004451 let Inst{7-4} = opc1;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004452 let Inst{3-0} = CRm;
Johnny Chen906d57f2010-02-12 01:44:23 +00004453}
4454
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004455def MCRR : MovRRCopro<"mcrr", 0 /* from ARM core register to coprocessor */,
4456 [(int_arm_mcrr imm:$cop, imm:$opc1, GPR:$Rt, GPR:$Rt2,
4457 imm:$CRm)]>;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004458def MRRC : MovRRCopro<"mrrc", 1 /* from coprocessor to ARM core register */>;
4459
Jim Grosbachd30970f2011-08-11 22:30:30 +00004460class MovRRCopro2<string opc, bit direction, list<dag> pattern = []>
Jim Grosbachc8ae39e2011-07-14 21:26:42 +00004461 : ABXI<0b1100, (outs), (ins p_imm:$cop, imm0_15:$opc1,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004462 GPR:$Rt, GPR:$Rt2, c_imm:$CRm), NoItinerary,
4463 !strconcat(opc, "\t$cop, $opc1, $Rt, $Rt2, $CRm"), pattern> {
Johnny Chen906d57f2010-02-12 01:44:23 +00004464 let Inst{31-28} = 0b1111;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004465 let Inst{23-21} = 0b010;
4466 let Inst{20} = direction;
Johnny Chen906d57f2010-02-12 01:44:23 +00004467
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004468 bits<4> Rt;
4469 bits<4> Rt2;
4470 bits<4> cop;
Bruno Cardoso Lopes3abd75b2011-01-19 16:56:52 +00004471 bits<4> opc1;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004472 bits<4> CRm;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004473
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004474 let Inst{15-12} = Rt;
4475 let Inst{19-16} = Rt2;
4476 let Inst{11-8} = cop;
Bruno Cardoso Lopes3abd75b2011-01-19 16:56:52 +00004477 let Inst{7-4} = opc1;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004478 let Inst{3-0} = CRm;
Johnny Chen906d57f2010-02-12 01:44:23 +00004479}
4480
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004481def MCRR2 : MovRRCopro2<"mcrr2", 0 /* from ARM core register to coprocessor */,
4482 [(int_arm_mcrr2 imm:$cop, imm:$opc1, GPR:$Rt, GPR:$Rt2,
4483 imm:$CRm)]>;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004484def MRRC2 : MovRRCopro2<"mrrc2", 1 /* from coprocessor to ARM core register */>;
Johnny Chen906d57f2010-02-12 01:44:23 +00004485
Johnny Chenb98e1602010-02-12 18:55:33 +00004486//===----------------------------------------------------------------------===//
Jim Grosbach80d01dd2011-07-19 21:59:29 +00004487// Move between special register and ARM core register
Johnny Chenb98e1602010-02-12 18:55:33 +00004488//
4489
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00004490// Move to ARM core register from Special Register
Jim Grosbach80d01dd2011-07-19 21:59:29 +00004491def MRS : ABI<0b0001, (outs GPR:$Rd), (ins), NoItinerary,
4492 "mrs", "\t$Rd, apsr", []> {
Bruno Cardoso Lopese7255a82011-01-18 21:31:35 +00004493 bits<4> Rd;
4494 let Inst{23-16} = 0b00001111;
4495 let Inst{15-12} = Rd;
Johnny Chenb98e1602010-02-12 18:55:33 +00004496 let Inst{7-4} = 0b0000;
4497}
4498
Jim Grosbach80d01dd2011-07-19 21:59:29 +00004499def : InstAlias<"mrs${p} $Rd, cpsr", (MRS GPR:$Rd, pred:$p)>, Requires<[IsARM]>;
4500
4501def MRSsys : ABI<0b0001, (outs GPR:$Rd), (ins), NoItinerary,
4502 "mrs", "\t$Rd, spsr", []> {
Bruno Cardoso Lopese7255a82011-01-18 21:31:35 +00004503 bits<4> Rd;
4504 let Inst{23-16} = 0b01001111;
4505 let Inst{15-12} = Rd;
Johnny Chenb98e1602010-02-12 18:55:33 +00004506 let Inst{7-4} = 0b0000;
4507}
4508
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00004509// Move from ARM core register to Special Register
4510//
4511// No need to have both system and application versions, the encodings are the
4512// same and the assembly parser has no way to distinguish between them. The mask
4513// operand contains the special register (R Bit) in bit 4 and bits 3-0 contains
4514// the mask with the fields to be accessed in the special register.
4515def MSR : ABI<0b0001, (outs), (ins msr_mask:$mask, GPR:$Rn), NoItinerary,
Jim Grosbachb29b4dd2011-07-19 22:45:10 +00004516 "msr", "\t$mask, $Rn", []> {
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00004517 bits<5> mask;
4518 bits<4> Rn;
4519
4520 let Inst{23} = 0;
4521 let Inst{22} = mask{4}; // R bit
4522 let Inst{21-20} = 0b10;
4523 let Inst{19-16} = mask{3-0};
4524 let Inst{15-12} = 0b1111;
4525 let Inst{11-4} = 0b00000000;
4526 let Inst{3-0} = Rn;
Johnny Chenb98e1602010-02-12 18:55:33 +00004527}
4528
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00004529def MSRi : ABI<0b0011, (outs), (ins msr_mask:$mask, so_imm:$a), NoItinerary,
Jim Grosbachb29b4dd2011-07-19 22:45:10 +00004530 "msr", "\t$mask, $a", []> {
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00004531 bits<5> mask;
4532 bits<12> a;
Johnny Chen64dfb782010-02-16 20:04:27 +00004533
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00004534 let Inst{23} = 0;
4535 let Inst{22} = mask{4}; // R bit
4536 let Inst{21-20} = 0b10;
4537 let Inst{19-16} = mask{3-0};
4538 let Inst{15-12} = 0b1111;
4539 let Inst{11-0} = a;
Johnny Chenb98e1602010-02-12 18:55:33 +00004540}
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004541
4542//===----------------------------------------------------------------------===//
4543// TLS Instructions
4544//
4545
4546// __aeabi_read_tp preserves the registers r1-r3.
Owen Anderson19f6f502011-03-18 19:47:14 +00004547// This is a pseudo inst so that we can get the encoding right,
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004548// complete with fixup for the aeabi_read_tp function.
4549let isCall = 1,
4550 Defs = [R0, R12, LR, CPSR], Uses = [SP] in {
4551 def TPsoft : PseudoInst<(outs), (ins), IIC_Br,
4552 [(set R0, ARMthread_pointer)]>;
4553}
4554
4555//===----------------------------------------------------------------------===//
4556// SJLJ Exception handling intrinsics
4557// eh_sjlj_setjmp() is an instruction sequence to store the return
4558// address and save #0 in R0 for the non-longjmp case.
4559// Since by its nature we may be coming from some other function to get
4560// here, and we're using the stack frame for the containing function to
4561// save/restore registers, we can't keep anything live in regs across
4562// the eh_sjlj_setjmp(), else it will almost certainly have been tromped upon
Chris Lattner7a2bdde2011-04-15 05:18:47 +00004563// when we get here from a longjmp(). We force everything out of registers
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004564// except for our own input by listing the relevant registers in Defs. By
4565// doing so, we also cause the prologue/epilogue code to actively preserve
4566// all of the callee-saved resgisters, which is exactly what we want.
4567// A constant value is passed in $val, and we use the location as a scratch.
4568//
4569// These are pseudo-instructions and are lowered to individual MC-insts, so
4570// no encoding information is necessary.
4571let Defs =
Andrew Tricka1099f12011-06-07 00:08:49 +00004572 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR, CPSR,
Jakob Stoklund Olesen2944b4f2011-05-03 22:31:24 +00004573 QQQQ0, QQQQ1, QQQQ2, QQQQ3 ], hasSideEffects = 1, isBarrier = 1 in {
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004574 def Int_eh_sjlj_setjmp : PseudoInst<(outs), (ins GPR:$src, GPR:$val),
4575 NoItinerary,
4576 [(set R0, (ARMeh_sjlj_setjmp GPR:$src, GPR:$val))]>,
4577 Requires<[IsARM, HasVFP2]>;
4578}
4579
4580let Defs =
Andrew Tricka1099f12011-06-07 00:08:49 +00004581 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR, CPSR ],
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004582 hasSideEffects = 1, isBarrier = 1 in {
4583 def Int_eh_sjlj_setjmp_nofp : PseudoInst<(outs), (ins GPR:$src, GPR:$val),
4584 NoItinerary,
4585 [(set R0, (ARMeh_sjlj_setjmp GPR:$src, GPR:$val))]>,
4586 Requires<[IsARM, NoVFP]>;
4587}
4588
4589// FIXME: Non-Darwin version(s)
4590let isBarrier = 1, hasSideEffects = 1, isTerminator = 1,
4591 Defs = [ R7, LR, SP ] in {
4592def Int_eh_sjlj_longjmp : PseudoInst<(outs), (ins GPR:$src, GPR:$scratch),
4593 NoItinerary,
4594 [(ARMeh_sjlj_longjmp GPR:$src, GPR:$scratch)]>,
4595 Requires<[IsARM, IsDarwin]>;
4596}
4597
4598// eh.sjlj.dispatchsetup pseudo-instruction.
4599// This pseudo is used for ARM, Thumb1 and Thumb2. Any differences are
4600// handled when the pseudo is expanded (which happens before any passes
4601// that need the instruction size).
4602let isBarrier = 1, hasSideEffects = 1 in
4603def Int_eh_sjlj_dispatchsetup :
Bill Wendling61512ba2011-05-11 01:11:55 +00004604 PseudoInst<(outs), (ins GPR:$src), NoItinerary,
4605 [(ARMeh_sjlj_dispatchsetup GPR:$src)]>,
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004606 Requires<[IsDarwin]>;
4607
4608//===----------------------------------------------------------------------===//
4609// Non-Instruction Patterns
4610//
4611
Jim Grosbach53e3fc42011-07-08 17:40:42 +00004612// ARMv4 indirect branch using (MOVr PC, dst)
4613let isBranch = 1, isTerminator = 1, isBarrier = 1, isIndirectBranch = 1 in
4614 def MOVPCRX : ARMPseudoExpand<(outs), (ins GPR:$dst),
Owen Anderson16884412011-07-13 23:22:26 +00004615 4, IIC_Br, [(brind GPR:$dst)],
Jim Grosbach53e3fc42011-07-08 17:40:42 +00004616 (MOVr PC, GPR:$dst, (ops 14, zero_reg), zero_reg)>,
4617 Requires<[IsARM, NoV4T]>;
4618
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004619// Large immediate handling.
4620
4621// 32-bit immediate using two piece so_imms or movw + movt.
4622// This is a single pseudo instruction, the benefit is that it can be remat'd
4623// as a single unit instead of having to handle reg inputs.
4624// FIXME: Remove this when we can do generalized remat.
4625let isReMaterializable = 1, isMoveImm = 1 in
4626def MOVi32imm : PseudoInst<(outs GPR:$dst), (ins i32imm:$src), IIC_iMOVix2,
4627 [(set GPR:$dst, (arm_i32imm:$src))]>,
4628 Requires<[IsARM]>;
4629
4630// Pseudo instruction that combines movw + movt + add pc (if PIC).
4631// It also makes it possible to rematerialize the instructions.
4632// FIXME: Remove this when we can do generalized remat and when machine licm
4633// can properly the instructions.
4634let isReMaterializable = 1 in {
4635def MOV_ga_pcrel : PseudoInst<(outs GPR:$dst), (ins i32imm:$addr),
4636 IIC_iMOVix2addpc,
4637 [(set GPR:$dst, (ARMWrapperPIC tglobaladdr:$addr))]>,
4638 Requires<[IsARM, UseMovt]>;
4639
4640def MOV_ga_dyn : PseudoInst<(outs GPR:$dst), (ins i32imm:$addr),
4641 IIC_iMOVix2,
4642 [(set GPR:$dst, (ARMWrapperDYN tglobaladdr:$addr))]>,
4643 Requires<[IsARM, UseMovt]>;
4644
4645let AddedComplexity = 10 in
4646def MOV_ga_pcrel_ldr : PseudoInst<(outs GPR:$dst), (ins i32imm:$addr),
4647 IIC_iMOVix2ld,
4648 [(set GPR:$dst, (load (ARMWrapperPIC tglobaladdr:$addr)))]>,
4649 Requires<[IsARM, UseMovt]>;
4650} // isReMaterializable
4651
4652// ConstantPool, GlobalAddress, and JumpTable
4653def : ARMPat<(ARMWrapper tglobaladdr :$dst), (LEApcrel tglobaladdr :$dst)>,
4654 Requires<[IsARM, DontUseMovt]>;
4655def : ARMPat<(ARMWrapper tconstpool :$dst), (LEApcrel tconstpool :$dst)>;
4656def : ARMPat<(ARMWrapper tglobaladdr :$dst), (MOVi32imm tglobaladdr :$dst)>,
4657 Requires<[IsARM, UseMovt]>;
4658def : ARMPat<(ARMWrapperJT tjumptable:$dst, imm:$id),
4659 (LEApcrelJT tjumptable:$dst, imm:$id)>;
4660
4661// TODO: add,sub,and, 3-instr forms?
4662
4663// Tail calls
4664def : ARMPat<(ARMtcret tcGPR:$dst),
4665 (TCRETURNri tcGPR:$dst)>, Requires<[IsDarwin]>;
4666
4667def : ARMPat<(ARMtcret (i32 tglobaladdr:$dst)),
4668 (TCRETURNdi texternalsym:$dst)>, Requires<[IsDarwin]>;
4669
4670def : ARMPat<(ARMtcret (i32 texternalsym:$dst)),
4671 (TCRETURNdi texternalsym:$dst)>, Requires<[IsDarwin]>;
4672
4673def : ARMPat<(ARMtcret tcGPR:$dst),
4674 (TCRETURNriND tcGPR:$dst)>, Requires<[IsNotDarwin]>;
4675
4676def : ARMPat<(ARMtcret (i32 tglobaladdr:$dst)),
4677 (TCRETURNdiND texternalsym:$dst)>, Requires<[IsNotDarwin]>;
4678
4679def : ARMPat<(ARMtcret (i32 texternalsym:$dst)),
4680 (TCRETURNdiND texternalsym:$dst)>, Requires<[IsNotDarwin]>;
4681
4682// Direct calls
4683def : ARMPat<(ARMcall texternalsym:$func), (BL texternalsym:$func)>,
4684 Requires<[IsARM, IsNotDarwin]>;
4685def : ARMPat<(ARMcall texternalsym:$func), (BLr9 texternalsym:$func)>,
4686 Requires<[IsARM, IsDarwin]>;
4687
4688// zextload i1 -> zextload i8
4689def : ARMPat<(zextloadi1 addrmode_imm12:$addr), (LDRBi12 addrmode_imm12:$addr)>;
4690def : ARMPat<(zextloadi1 ldst_so_reg:$addr), (LDRBrs ldst_so_reg:$addr)>;
4691
4692// extload -> zextload
4693def : ARMPat<(extloadi1 addrmode_imm12:$addr), (LDRBi12 addrmode_imm12:$addr)>;
4694def : ARMPat<(extloadi1 ldst_so_reg:$addr), (LDRBrs ldst_so_reg:$addr)>;
4695def : ARMPat<(extloadi8 addrmode_imm12:$addr), (LDRBi12 addrmode_imm12:$addr)>;
4696def : ARMPat<(extloadi8 ldst_so_reg:$addr), (LDRBrs ldst_so_reg:$addr)>;
4697
4698def : ARMPat<(extloadi16 addrmode3:$addr), (LDRH addrmode3:$addr)>;
4699
4700def : ARMPat<(extloadi8 addrmodepc:$addr), (PICLDRB addrmodepc:$addr)>;
4701def : ARMPat<(extloadi16 addrmodepc:$addr), (PICLDRH addrmodepc:$addr)>;
4702
4703// smul* and smla*
4704def : ARMV5TEPat<(mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
4705 (sra (shl GPR:$b, (i32 16)), (i32 16))),
4706 (SMULBB GPR:$a, GPR:$b)>;
4707def : ARMV5TEPat<(mul sext_16_node:$a, sext_16_node:$b),
4708 (SMULBB GPR:$a, GPR:$b)>;
4709def : ARMV5TEPat<(mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
4710 (sra GPR:$b, (i32 16))),
4711 (SMULBT GPR:$a, GPR:$b)>;
4712def : ARMV5TEPat<(mul sext_16_node:$a, (sra GPR:$b, (i32 16))),
4713 (SMULBT GPR:$a, GPR:$b)>;
4714def : ARMV5TEPat<(mul (sra GPR:$a, (i32 16)),
4715 (sra (shl GPR:$b, (i32 16)), (i32 16))),
4716 (SMULTB GPR:$a, GPR:$b)>;
4717def : ARMV5TEPat<(mul (sra GPR:$a, (i32 16)), sext_16_node:$b),
4718 (SMULTB GPR:$a, GPR:$b)>;
4719def : ARMV5TEPat<(sra (mul GPR:$a, (sra (shl GPR:$b, (i32 16)), (i32 16))),
4720 (i32 16)),
4721 (SMULWB GPR:$a, GPR:$b)>;
4722def : ARMV5TEPat<(sra (mul GPR:$a, sext_16_node:$b), (i32 16)),
4723 (SMULWB GPR:$a, GPR:$b)>;
4724
4725def : ARMV5TEPat<(add GPR:$acc,
4726 (mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
4727 (sra (shl GPR:$b, (i32 16)), (i32 16)))),
4728 (SMLABB GPR:$a, GPR:$b, GPR:$acc)>;
4729def : ARMV5TEPat<(add GPR:$acc,
4730 (mul sext_16_node:$a, sext_16_node:$b)),
4731 (SMLABB GPR:$a, GPR:$b, GPR:$acc)>;
4732def : ARMV5TEPat<(add GPR:$acc,
4733 (mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
4734 (sra GPR:$b, (i32 16)))),
4735 (SMLABT GPR:$a, GPR:$b, GPR:$acc)>;
4736def : ARMV5TEPat<(add GPR:$acc,
4737 (mul sext_16_node:$a, (sra GPR:$b, (i32 16)))),
4738 (SMLABT GPR:$a, GPR:$b, GPR:$acc)>;
4739def : ARMV5TEPat<(add GPR:$acc,
4740 (mul (sra GPR:$a, (i32 16)),
4741 (sra (shl GPR:$b, (i32 16)), (i32 16)))),
4742 (SMLATB GPR:$a, GPR:$b, GPR:$acc)>;
4743def : ARMV5TEPat<(add GPR:$acc,
4744 (mul (sra GPR:$a, (i32 16)), sext_16_node:$b)),
4745 (SMLATB GPR:$a, GPR:$b, GPR:$acc)>;
4746def : ARMV5TEPat<(add GPR:$acc,
4747 (sra (mul GPR:$a, (sra (shl GPR:$b, (i32 16)), (i32 16))),
4748 (i32 16))),
4749 (SMLAWB GPR:$a, GPR:$b, GPR:$acc)>;
4750def : ARMV5TEPat<(add GPR:$acc,
4751 (sra (mul GPR:$a, sext_16_node:$b), (i32 16))),
4752 (SMLAWB GPR:$a, GPR:$b, GPR:$acc)>;
4753
Jim Grosbacha4f809d2011-03-10 19:27:17 +00004754
4755// Pre-v7 uses MCR for synchronization barriers.
4756def : ARMPat<(ARMMemBarrierMCR GPR:$zero), (MCR 15, 0, GPR:$zero, 7, 10, 5)>,
4757 Requires<[IsARM, HasV6]>;
4758
Jim Grosbachc5a8c862011-07-27 16:47:19 +00004759// SXT/UXT with no rotate
Jim Grosbach70327412011-07-27 17:48:13 +00004760let AddedComplexity = 16 in {
Jim Grosbachc5a8c862011-07-27 16:47:19 +00004761def : ARMV6Pat<(and GPR:$Src, 0x000000FF), (UXTB GPR:$Src, 0)>;
4762def : ARMV6Pat<(and GPR:$Src, 0x0000FFFF), (UXTH GPR:$Src, 0)>;
Jim Grosbachc5a8c862011-07-27 16:47:19 +00004763def : ARMV6Pat<(and GPR:$Src, 0x00FF00FF), (UXTB16 GPR:$Src, 0)>;
Jim Grosbach70327412011-07-27 17:48:13 +00004764def : ARMV6Pat<(add GPR:$Rn, (and GPR:$Rm, 0x00FF)),
4765 (UXTAB GPR:$Rn, GPR:$Rm, 0)>;
4766def : ARMV6Pat<(add GPR:$Rn, (and GPR:$Rm, 0xFFFF)),
4767 (UXTAH GPR:$Rn, GPR:$Rm, 0)>;
4768}
Jim Grosbachc5a8c862011-07-27 16:47:19 +00004769
4770def : ARMV6Pat<(sext_inreg GPR:$Src, i8), (SXTB GPR:$Src, 0)>;
4771def : ARMV6Pat<(sext_inreg GPR:$Src, i16), (SXTH GPR:$Src, 0)>;
Jim Grosbacha4f809d2011-03-10 19:27:17 +00004772
Owen Anderson33e57512011-08-10 00:03:03 +00004773def : ARMV6Pat<(add GPR:$Rn, (sext_inreg GPRnopc:$Rm, i8)),
4774 (SXTAB GPR:$Rn, GPRnopc:$Rm, 0)>;
4775def : ARMV6Pat<(add GPR:$Rn, (sext_inreg GPRnopc:$Rm, i16)),
4776 (SXTAH GPR:$Rn, GPRnopc:$Rm, 0)>;
Jim Grosbach70327412011-07-27 17:48:13 +00004777
Eli Friedman069e2ed2011-08-26 02:59:24 +00004778// Atomic load/store patterns
4779def : ARMPat<(atomic_load_8 ldst_so_reg:$src),
4780 (LDRBrs ldst_so_reg:$src)>;
4781def : ARMPat<(atomic_load_8 addrmode_imm12:$src),
4782 (LDRBi12 addrmode_imm12:$src)>;
4783def : ARMPat<(atomic_load_16 addrmode3:$src),
4784 (LDRH addrmode3:$src)>;
4785def : ARMPat<(atomic_load_32 ldst_so_reg:$src),
4786 (LDRrs ldst_so_reg:$src)>;
4787def : ARMPat<(atomic_load_32 addrmode_imm12:$src),
4788 (LDRi12 addrmode_imm12:$src)>;
4789def : ARMPat<(atomic_store_8 ldst_so_reg:$ptr, GPR:$val),
4790 (STRBrs GPR:$val, ldst_so_reg:$ptr)>;
4791def : ARMPat<(atomic_store_8 addrmode_imm12:$ptr, GPR:$val),
4792 (STRBi12 GPR:$val, addrmode_imm12:$ptr)>;
4793def : ARMPat<(atomic_store_16 addrmode3:$ptr, GPR:$val),
4794 (STRH GPR:$val, addrmode3:$ptr)>;
4795def : ARMPat<(atomic_store_32 ldst_so_reg:$ptr, GPR:$val),
4796 (STRrs GPR:$val, ldst_so_reg:$ptr)>;
4797def : ARMPat<(atomic_store_32 addrmode_imm12:$ptr, GPR:$val),
4798 (STRi12 GPR:$val, addrmode_imm12:$ptr)>;
4799
4800
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004801//===----------------------------------------------------------------------===//
4802// Thumb Support
4803//
4804
4805include "ARMInstrThumb.td"
4806
4807//===----------------------------------------------------------------------===//
4808// Thumb2 Support
4809//
4810
4811include "ARMInstrThumb2.td"
4812
4813//===----------------------------------------------------------------------===//
4814// Floating Point Support
4815//
4816
4817include "ARMInstrVFP.td"
4818
4819//===----------------------------------------------------------------------===//
4820// Advanced SIMD (NEON) Support
4821//
4822
4823include "ARMInstrNEON.td"
4824
Jim Grosbachc83d5042011-07-14 19:47:47 +00004825//===----------------------------------------------------------------------===//
4826// Assembler aliases
4827//
4828
4829// Memory barriers
4830def : InstAlias<"dmb", (DMB 0xf)>, Requires<[IsARM, HasDB]>;
4831def : InstAlias<"dsb", (DSB 0xf)>, Requires<[IsARM, HasDB]>;
4832def : InstAlias<"isb", (ISB 0xf)>, Requires<[IsARM, HasDB]>;
4833
4834// System instructions
4835def : MnemonicAlias<"swi", "svc">;
4836
4837// Load / Store Multiple
4838def : MnemonicAlias<"ldmfd", "ldm">;
4839def : MnemonicAlias<"ldmia", "ldm">;
Jim Grosbach94f914e2011-09-07 19:57:53 +00004840def : MnemonicAlias<"ldmea", "ldmdb">;
Jim Grosbachc83d5042011-07-14 19:47:47 +00004841def : MnemonicAlias<"stmfd", "stmdb">;
4842def : MnemonicAlias<"stmia", "stm">;
4843def : MnemonicAlias<"stmea", "stm">;
4844
Jim Grosbachf6c05252011-07-21 17:23:04 +00004845// PKHBT/PKHTB with default shift amount. PKHTB is equivalent to PKHBT when the
4846// shift amount is zero (i.e., unspecified).
4847def : InstAlias<"pkhbt${p} $Rd, $Rn, $Rm",
Jim Grosbache1d58a62011-09-14 22:52:14 +00004848 (PKHBT GPRnopc:$Rd, GPRnopc:$Rn, GPRnopc:$Rm, 0, pred:$p)>,
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004849 Requires<[IsARM, HasV6]>;
Jim Grosbachf6c05252011-07-21 17:23:04 +00004850def : InstAlias<"pkhtb${p} $Rd, $Rn, $Rm",
Jim Grosbache1d58a62011-09-14 22:52:14 +00004851 (PKHBT GPRnopc:$Rd, GPRnopc:$Rn, GPRnopc:$Rm, 0, pred:$p)>,
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004852 Requires<[IsARM, HasV6]>;
Jim Grosbach10c7d702011-07-21 19:57:11 +00004853
4854// PUSH/POP aliases for STM/LDM
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004855def : ARMInstAlias<"push${p} $regs", (STMDB_UPD SP, pred:$p, reglist:$regs)>;
4856def : ARMInstAlias<"pop${p} $regs", (LDMIA_UPD SP, pred:$p, reglist:$regs)>;
Jim Grosbach86fdff02011-07-21 22:37:43 +00004857
Jim Grosbachaddec772011-07-27 22:34:17 +00004858// SSAT/USAT optional shift operand.
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004859def : ARMInstAlias<"ssat${p} $Rd, $sat_imm, $Rn",
Owen Anderson33e57512011-08-10 00:03:03 +00004860 (SSAT GPRnopc:$Rd, imm1_32:$sat_imm, GPRnopc:$Rn, 0, pred:$p)>;
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004861def : ARMInstAlias<"usat${p} $Rd, $sat_imm, $Rn",
Owen Anderson33e57512011-08-10 00:03:03 +00004862 (USAT GPRnopc:$Rd, imm0_31:$sat_imm, GPRnopc:$Rn, 0, pred:$p)>;
Jim Grosbach766c63e2011-07-27 18:19:32 +00004863
4864
4865// Extend instruction optional rotate operand.
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004866def : ARMInstAlias<"sxtab${p} $Rd, $Rn, $Rm",
Owen Anderson33e57512011-08-10 00:03:03 +00004867 (SXTAB GPRnopc:$Rd, GPR:$Rn, GPRnopc:$Rm, 0, pred:$p)>;
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004868def : ARMInstAlias<"sxtah${p} $Rd, $Rn, $Rm",
Owen Anderson33e57512011-08-10 00:03:03 +00004869 (SXTAH GPRnopc:$Rd, GPR:$Rn, GPRnopc:$Rm, 0, pred:$p)>;
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004870def : ARMInstAlias<"sxtab16${p} $Rd, $Rn, $Rm",
Owen Anderson33e57512011-08-10 00:03:03 +00004871 (SXTAB16 GPRnopc:$Rd, GPR:$Rn, GPRnopc:$Rm, 0, pred:$p)>;
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004872def : ARMInstAlias<"sxtb${p} $Rd, $Rm",
Owen Anderson33e57512011-08-10 00:03:03 +00004873 (SXTB GPRnopc:$Rd, GPRnopc:$Rm, 0, pred:$p)>;
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004874def : ARMInstAlias<"sxtb16${p} $Rd, $Rm",
Owen Anderson33e57512011-08-10 00:03:03 +00004875 (SXTB16 GPRnopc:$Rd, GPRnopc:$Rm, 0, pred:$p)>;
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004876def : ARMInstAlias<"sxth${p} $Rd, $Rm",
Owen Anderson33e57512011-08-10 00:03:03 +00004877 (SXTH GPRnopc:$Rd, GPRnopc:$Rm, 0, pred:$p)>;
Jim Grosbach766c63e2011-07-27 18:19:32 +00004878
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004879def : ARMInstAlias<"uxtab${p} $Rd, $Rn, $Rm",
Owen Anderson33e57512011-08-10 00:03:03 +00004880 (UXTAB GPRnopc:$Rd, GPR:$Rn, GPRnopc:$Rm, 0, pred:$p)>;
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004881def : ARMInstAlias<"uxtah${p} $Rd, $Rn, $Rm",
Owen Anderson33e57512011-08-10 00:03:03 +00004882 (UXTAH GPRnopc:$Rd, GPR:$Rn, GPRnopc:$Rm, 0, pred:$p)>;
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004883def : ARMInstAlias<"uxtab16${p} $Rd, $Rn, $Rm",
Owen Anderson33e57512011-08-10 00:03:03 +00004884 (UXTAB16 GPRnopc:$Rd, GPR:$Rn, GPRnopc:$Rm, 0, pred:$p)>;
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004885def : ARMInstAlias<"uxtb${p} $Rd, $Rm",
Owen Anderson33e57512011-08-10 00:03:03 +00004886 (UXTB GPRnopc:$Rd, GPRnopc:$Rm, 0, pred:$p)>;
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004887def : ARMInstAlias<"uxtb16${p} $Rd, $Rm",
Owen Anderson33e57512011-08-10 00:03:03 +00004888 (UXTB16 GPRnopc:$Rd, GPRnopc:$Rm, 0, pred:$p)>;
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004889def : ARMInstAlias<"uxth${p} $Rd, $Rm",
Owen Anderson33e57512011-08-10 00:03:03 +00004890 (UXTH GPRnopc:$Rd, GPRnopc:$Rm, 0, pred:$p)>;
Jim Grosbach2c6363a2011-07-29 18:47:24 +00004891
4892
4893// RFE aliases
4894def : MnemonicAlias<"rfefa", "rfeda">;
4895def : MnemonicAlias<"rfeea", "rfedb">;
4896def : MnemonicAlias<"rfefd", "rfeia">;
4897def : MnemonicAlias<"rfeed", "rfeib">;
4898def : MnemonicAlias<"rfe", "rfeia">;
Jim Grosbache1cf5902011-07-29 20:26:09 +00004899
4900// SRS aliases
4901def : MnemonicAlias<"srsfa", "srsda">;
4902def : MnemonicAlias<"srsea", "srsdb">;
4903def : MnemonicAlias<"srsfd", "srsia">;
4904def : MnemonicAlias<"srsed", "srsib">;
4905def : MnemonicAlias<"srs", "srsia">;
Jim Grosbach7ce05792011-08-03 23:50:40 +00004906
Jim Grosbachb6e9a832011-09-15 16:16:50 +00004907// QSAX == QSUBADDX
4908def : MnemonicAlias<"qsubaddx", "qsax">;
Jim Grosbache4e4a932011-09-15 21:01:23 +00004909// SASX == SADDSUBX
4910def : MnemonicAlias<"saddsubx", "sasx">;
Jim Grosbachc075d452011-09-15 22:34:29 +00004911// SHASX == SHADDSUBX
4912def : MnemonicAlias<"shaddsubx", "shasx">;
4913// SHSAX == SHSUBADDX
4914def : MnemonicAlias<"shsubaddx", "shsax">;
Jim Grosbach50bd4702011-09-16 18:37:10 +00004915// SSAX == SSUBADDX
4916def : MnemonicAlias<"ssubaddx", "ssax">;
Jim Grosbach4032eaf2011-09-19 23:05:22 +00004917// UASX == UADDSUBX
4918def : MnemonicAlias<"uaddsubx", "uasx">;
Jim Grosbach6729c482011-09-19 23:13:25 +00004919// UHASX == UHADDSUBX
4920def : MnemonicAlias<"uhaddsubx", "uhasx">;
4921// UHSAX == UHSUBADDX
4922def : MnemonicAlias<"uhsubaddx", "uhsax">;
Jim Grosbachab3bf972011-09-20 00:18:52 +00004923// UQASX == UQADDSUBX
4924def : MnemonicAlias<"uqaddsubx", "uqasx">;
4925// UQSAX == UQSUBADDX
4926def : MnemonicAlias<"uqsubaddx", "uqsax">;
Jim Grosbach6053cd92011-09-20 00:30:45 +00004927// USAX == USUBADDX
4928def : MnemonicAlias<"usubaddx", "usax">;
Jim Grosbachb6e9a832011-09-15 16:16:50 +00004929
Jim Grosbach7ce05792011-08-03 23:50:40 +00004930// LDRSBT/LDRHT/LDRSHT post-index offset if optional.
4931// Note that the write-back output register is a dummy operand for MC (it's
4932// only meaningful for codegen), so we just pass zero here.
4933// FIXME: tblgen not cooperating with argument conversions.
4934//def : InstAlias<"ldrsbt${p} $Rt, $addr",
4935// (LDRSBTi GPR:$Rt, GPR:$Rt, addr_offset_none:$addr, 0,pred:$p)>;
4936//def : InstAlias<"ldrht${p} $Rt, $addr",
4937// (LDRHTi GPR:$Rt, GPR:$Rt, addr_offset_none:$addr, 0, pred:$p)>;
4938//def : InstAlias<"ldrsht${p} $Rt, $addr",
4939// (LDRSHTi GPR:$Rt, GPR:$Rt, addr_offset_none:$addr, 0, pred:$p)>;