Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1 | //===- ARMInstrInfo.td - Target Description for ARM Target -*- tablegen -*-===// |
Rafael Espindola | 7bc59bc | 2006-05-14 22:18:28 +0000 | [diff] [blame] | 2 | // |
| 3 | // The LLVM Compiler Infrastructure |
| 4 | // |
Chris Lattner | 4ee451d | 2007-12-29 20:36:04 +0000 | [diff] [blame] | 5 | // This file is distributed under the University of Illinois Open Source |
Rafael Espindola | 7bc59bc | 2006-05-14 22:18:28 +0000 | [diff] [blame] | 6 | // License. See LICENSE.TXT for details. |
| 7 | // |
| 8 | //===----------------------------------------------------------------------===// |
| 9 | // |
| 10 | // This file describes the ARM instructions in TableGen format. |
| 11 | // |
| 12 | //===----------------------------------------------------------------------===// |
| 13 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 14 | //===----------------------------------------------------------------------===// |
| 15 | // ARM specific DAG Nodes. |
| 16 | // |
Rafael Espindola | 7cca7c5 | 2006-09-11 17:25:40 +0000 | [diff] [blame] | 17 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 18 | // Type profiles. |
Bill Wendling | c69107c | 2007-11-13 09:19:02 +0000 | [diff] [blame] | 19 | def SDT_ARMCallSeqStart : SDCallSeqStart<[ SDTCisVT<0, i32> ]>; |
| 20 | def SDT_ARMCallSeqEnd : SDCallSeqEnd<[ SDTCisVT<0, i32>, SDTCisVT<1, i32> ]>; |
Rafael Espindola | 6e8c649 | 2006-11-08 17:07:32 +0000 | [diff] [blame] | 21 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 22 | def SDT_ARMSaveCallPC : SDTypeProfile<0, 1, []>; |
Rafael Espindola | 32bd5f4 | 2006-10-17 18:04:53 +0000 | [diff] [blame] | 23 | |
Chris Lattner | d10a53d | 2010-03-08 18:51:21 +0000 | [diff] [blame] | 24 | def SDT_ARMcall : SDTypeProfile<0, -1, [SDTCisPtrTy<0>]>; |
Rafael Espindola | 7cca7c5 | 2006-09-11 17:25:40 +0000 | [diff] [blame] | 25 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 26 | def SDT_ARMCMov : SDTypeProfile<1, 3, |
| 27 | [SDTCisSameAs<0, 1>, SDTCisSameAs<0, 2>, |
| 28 | SDTCisVT<3, i32>]>; |
Rafael Espindola | 6e8c649 | 2006-11-08 17:07:32 +0000 | [diff] [blame] | 29 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 30 | def SDT_ARMBrcond : SDTypeProfile<0, 2, |
| 31 | [SDTCisVT<0, OtherVT>, SDTCisVT<1, i32>]>; |
| 32 | |
| 33 | def SDT_ARMBrJT : SDTypeProfile<0, 3, |
| 34 | [SDTCisPtrTy<0>, SDTCisVT<1, i32>, |
| 35 | SDTCisVT<2, i32>]>; |
| 36 | |
Evan Cheng | 5657c01 | 2009-07-29 02:18:14 +0000 | [diff] [blame] | 37 | def SDT_ARMBr2JT : SDTypeProfile<0, 4, |
| 38 | [SDTCisPtrTy<0>, SDTCisVT<1, i32>, |
| 39 | SDTCisVT<2, i32>, SDTCisVT<3, i32>]>; |
| 40 | |
Evan Cheng | 218977b | 2010-07-13 19:27:42 +0000 | [diff] [blame] | 41 | def SDT_ARMBCC_i64 : SDTypeProfile<0, 6, |
| 42 | [SDTCisVT<0, i32>, |
| 43 | SDTCisVT<1, i32>, SDTCisVT<2, i32>, |
| 44 | SDTCisVT<3, i32>, SDTCisVT<4, i32>, |
| 45 | SDTCisVT<5, OtherVT>]>; |
| 46 | |
Bill Wendling | ac3b935 | 2010-08-29 03:02:28 +0000 | [diff] [blame] | 47 | def SDT_ARMAnd : SDTypeProfile<1, 2, |
| 48 | [SDTCisVT<0, i32>, SDTCisVT<1, i32>, |
| 49 | SDTCisVT<2, i32>]>; |
| 50 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 51 | def SDT_ARMCmp : SDTypeProfile<0, 2, [SDTCisSameAs<0, 1>]>; |
| 52 | |
| 53 | def SDT_ARMPICAdd : SDTypeProfile<1, 2, [SDTCisSameAs<0, 1>, |
| 54 | SDTCisPtrTy<1>, SDTCisVT<2, i32>]>; |
| 55 | |
Lauro Ramos Venancio | 64f4fa5 | 2007-04-27 13:54:47 +0000 | [diff] [blame] | 56 | def SDT_ARMThreadPointer : SDTypeProfile<1, 0, [SDTCisPtrTy<0>]>; |
Jim Grosbach | a87ded2 | 2010-02-08 23:22:00 +0000 | [diff] [blame] | 57 | def SDT_ARMEH_SJLJ_Setjmp : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisPtrTy<1>, |
| 58 | SDTCisInt<2>]>; |
Jim Grosbach | 5eb1951 | 2010-05-22 01:06:18 +0000 | [diff] [blame] | 59 | def SDT_ARMEH_SJLJ_Longjmp: SDTypeProfile<0, 2, [SDTCisPtrTy<0>, SDTCisInt<1>]>; |
Lauro Ramos Venancio | 64f4fa5 | 2007-04-27 13:54:47 +0000 | [diff] [blame] | 60 | |
Bill Wendling | 61512ba | 2011-05-11 01:11:55 +0000 | [diff] [blame] | 61 | def SDT_ARMEH_SJLJ_DispatchSetup: SDTypeProfile<0, 1, [SDTCisInt<0>]>; |
Jim Grosbach | e4ad387 | 2010-10-19 23:27:08 +0000 | [diff] [blame] | 62 | |
Bob Wilson | f74a429 | 2010-10-30 00:54:37 +0000 | [diff] [blame] | 63 | def SDT_ARMMEMBARRIER : SDTypeProfile<0, 1, [SDTCisInt<0>]>; |
Jim Grosbach | 3728e96 | 2009-12-10 00:11:09 +0000 | [diff] [blame] | 64 | |
Bruno Cardoso Lopes | 9a76733 | 2011-06-14 04:58:37 +0000 | [diff] [blame] | 65 | def SDT_ARMPREFETCH : SDTypeProfile<0, 3, [SDTCisPtrTy<0>, SDTCisSameAs<1, 2>, |
| 66 | SDTCisInt<1>]>; |
| 67 | |
Dale Johannesen | 51e28e6 | 2010-06-03 21:09:53 +0000 | [diff] [blame] | 68 | def SDT_ARMTCRET : SDTypeProfile<0, 1, [SDTCisPtrTy<0>]>; |
| 69 | |
Jim Grosbach | 469bbdb | 2010-07-16 23:05:05 +0000 | [diff] [blame] | 70 | def SDT_ARMBFI : SDTypeProfile<1, 3, [SDTCisVT<0, i32>, SDTCisVT<1, i32>, |
| 71 | SDTCisVT<2, i32>, SDTCisVT<3, i32>]>; |
| 72 | |
Evan Cheng | 342e316 | 2011-08-30 01:34:54 +0000 | [diff] [blame] | 73 | def SDTBinaryArithWithFlags : SDTypeProfile<2, 2, |
| 74 | [SDTCisSameAs<0, 2>, |
| 75 | SDTCisSameAs<0, 3>, |
| 76 | SDTCisInt<0>, SDTCisVT<1, i32>]>; |
| 77 | |
| 78 | // SDTBinaryArithWithFlagsInOut - RES1, CPSR = op LHS, RHS, CPSR |
| 79 | def SDTBinaryArithWithFlagsInOut : SDTypeProfile<2, 3, |
| 80 | [SDTCisSameAs<0, 2>, |
| 81 | SDTCisSameAs<0, 3>, |
| 82 | SDTCisInt<0>, |
| 83 | SDTCisVT<1, i32>, |
| 84 | SDTCisVT<4, i32>]>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 85 | // Node definitions. |
| 86 | def ARMWrapper : SDNode<"ARMISD::Wrapper", SDTIntUnaryOp>; |
Evan Cheng | 53519f0 | 2011-01-21 18:55:51 +0000 | [diff] [blame] | 87 | def ARMWrapperDYN : SDNode<"ARMISD::WrapperDYN", SDTIntUnaryOp>; |
Evan Cheng | 9fe2009 | 2011-01-20 08:34:58 +0000 | [diff] [blame] | 88 | def ARMWrapperPIC : SDNode<"ARMISD::WrapperPIC", SDTIntUnaryOp>; |
Evan Cheng | 53519f0 | 2011-01-21 18:55:51 +0000 | [diff] [blame] | 89 | def ARMWrapperJT : SDNode<"ARMISD::WrapperJT", SDTIntBinOp>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 90 | |
Bill Wendling | c69107c | 2007-11-13 09:19:02 +0000 | [diff] [blame] | 91 | def ARMcallseq_start : SDNode<"ISD::CALLSEQ_START", SDT_ARMCallSeqStart, |
Chris Lattner | 036609b | 2010-12-23 18:28:41 +0000 | [diff] [blame] | 92 | [SDNPHasChain, SDNPOutGlue]>; |
Bill Wendling | c69107c | 2007-11-13 09:19:02 +0000 | [diff] [blame] | 93 | def ARMcallseq_end : SDNode<"ISD::CALLSEQ_END", SDT_ARMCallSeqEnd, |
Chris Lattner | 036609b | 2010-12-23 18:28:41 +0000 | [diff] [blame] | 94 | [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue]>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 95 | |
| 96 | def ARMcall : SDNode<"ARMISD::CALL", SDT_ARMcall, |
Chris Lattner | 036609b | 2010-12-23 18:28:41 +0000 | [diff] [blame] | 97 | [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue, |
Chris Lattner | 60e9eac | 2010-03-19 05:33:51 +0000 | [diff] [blame] | 98 | SDNPVariadic]>; |
Evan Cheng | 277f074 | 2007-06-19 21:05:09 +0000 | [diff] [blame] | 99 | def ARMcall_pred : SDNode<"ARMISD::CALL_PRED", SDT_ARMcall, |
Chris Lattner | 036609b | 2010-12-23 18:28:41 +0000 | [diff] [blame] | 100 | [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue, |
Chris Lattner | 60e9eac | 2010-03-19 05:33:51 +0000 | [diff] [blame] | 101 | SDNPVariadic]>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 102 | def ARMcall_nolink : SDNode<"ARMISD::CALL_NOLINK", SDT_ARMcall, |
Chris Lattner | 036609b | 2010-12-23 18:28:41 +0000 | [diff] [blame] | 103 | [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue, |
Chris Lattner | 60e9eac | 2010-03-19 05:33:51 +0000 | [diff] [blame] | 104 | SDNPVariadic]>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 105 | |
Chris Lattner | 48be23c | 2008-01-15 22:02:54 +0000 | [diff] [blame] | 106 | def ARMretflag : SDNode<"ARMISD::RET_FLAG", SDTNone, |
Chris Lattner | 036609b | 2010-12-23 18:28:41 +0000 | [diff] [blame] | 107 | [SDNPHasChain, SDNPOptInGlue]>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 108 | |
| 109 | def ARMcmov : SDNode<"ARMISD::CMOV", SDT_ARMCMov, |
Chris Lattner | 036609b | 2010-12-23 18:28:41 +0000 | [diff] [blame] | 110 | [SDNPInGlue]>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 111 | |
| 112 | def ARMbrcond : SDNode<"ARMISD::BRCOND", SDT_ARMBrcond, |
Chris Lattner | 036609b | 2010-12-23 18:28:41 +0000 | [diff] [blame] | 113 | [SDNPHasChain, SDNPInGlue, SDNPOutGlue]>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 114 | |
| 115 | def ARMbrjt : SDNode<"ARMISD::BR_JT", SDT_ARMBrJT, |
| 116 | [SDNPHasChain]>; |
Evan Cheng | 5657c01 | 2009-07-29 02:18:14 +0000 | [diff] [blame] | 117 | def ARMbr2jt : SDNode<"ARMISD::BR2_JT", SDT_ARMBr2JT, |
| 118 | [SDNPHasChain]>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 119 | |
Evan Cheng | 218977b | 2010-07-13 19:27:42 +0000 | [diff] [blame] | 120 | def ARMBcci64 : SDNode<"ARMISD::BCC_i64", SDT_ARMBCC_i64, |
| 121 | [SDNPHasChain]>; |
| 122 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 123 | def ARMcmp : SDNode<"ARMISD::CMP", SDT_ARMCmp, |
Chris Lattner | 036609b | 2010-12-23 18:28:41 +0000 | [diff] [blame] | 124 | [SDNPOutGlue]>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 125 | |
David Goodwin | c0309b4 | 2009-06-29 15:33:01 +0000 | [diff] [blame] | 126 | def ARMcmpZ : SDNode<"ARMISD::CMPZ", SDT_ARMCmp, |
Chris Lattner | 036609b | 2010-12-23 18:28:41 +0000 | [diff] [blame] | 127 | [SDNPOutGlue, SDNPCommutative]>; |
Lauro Ramos Venancio | 9996663 | 2007-04-02 01:30:03 +0000 | [diff] [blame] | 128 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 129 | def ARMpic_add : SDNode<"ARMISD::PIC_ADD", SDT_ARMPICAdd>; |
| 130 | |
Chris Lattner | 036609b | 2010-12-23 18:28:41 +0000 | [diff] [blame] | 131 | def ARMsrl_flag : SDNode<"ARMISD::SRL_FLAG", SDTIntUnaryOp, [SDNPOutGlue]>; |
| 132 | def ARMsra_flag : SDNode<"ARMISD::SRA_FLAG", SDTIntUnaryOp, [SDNPOutGlue]>; |
| 133 | def ARMrrx : SDNode<"ARMISD::RRX" , SDTIntUnaryOp, [SDNPInGlue ]>; |
Rafael Espindola | 32bd5f4 | 2006-10-17 18:04:53 +0000 | [diff] [blame] | 134 | |
Evan Cheng | 342e316 | 2011-08-30 01:34:54 +0000 | [diff] [blame] | 135 | def ARMaddc : SDNode<"ARMISD::ADDC", SDTBinaryArithWithFlags, |
| 136 | [SDNPCommutative]>; |
| 137 | def ARMsubc : SDNode<"ARMISD::SUBC", SDTBinaryArithWithFlags>; |
| 138 | def ARMadde : SDNode<"ARMISD::ADDE", SDTBinaryArithWithFlagsInOut>; |
| 139 | def ARMsube : SDNode<"ARMISD::SUBE", SDTBinaryArithWithFlagsInOut>; |
| 140 | |
Lauro Ramos Venancio | 64f4fa5 | 2007-04-27 13:54:47 +0000 | [diff] [blame] | 141 | def ARMthread_pointer: SDNode<"ARMISD::THREAD_POINTER", SDT_ARMThreadPointer>; |
Jim Grosbach | 23ff7cf | 2010-05-26 20:22:18 +0000 | [diff] [blame] | 142 | def ARMeh_sjlj_setjmp: SDNode<"ARMISD::EH_SJLJ_SETJMP", |
| 143 | SDT_ARMEH_SJLJ_Setjmp, [SDNPHasChain]>; |
Jim Grosbach | 5eb1951 | 2010-05-22 01:06:18 +0000 | [diff] [blame] | 144 | def ARMeh_sjlj_longjmp: SDNode<"ARMISD::EH_SJLJ_LONGJMP", |
Jim Grosbach | e4ad387 | 2010-10-19 23:27:08 +0000 | [diff] [blame] | 145 | SDT_ARMEH_SJLJ_Longjmp, [SDNPHasChain]>; |
| 146 | def ARMeh_sjlj_dispatchsetup: SDNode<"ARMISD::EH_SJLJ_DISPATCHSETUP", |
| 147 | SDT_ARMEH_SJLJ_DispatchSetup, [SDNPHasChain]>; |
| 148 | |
Lauro Ramos Venancio | 64f4fa5 | 2007-04-27 13:54:47 +0000 | [diff] [blame] | 149 | |
Evan Cheng | 11db068 | 2010-08-11 06:22:01 +0000 | [diff] [blame] | 150 | def ARMMemBarrier : SDNode<"ARMISD::MEMBARRIER", SDT_ARMMEMBARRIER, |
| 151 | [SDNPHasChain]>; |
Bob Wilson | f74a429 | 2010-10-30 00:54:37 +0000 | [diff] [blame] | 152 | def ARMMemBarrierMCR : SDNode<"ARMISD::MEMBARRIER_MCR", SDT_ARMMEMBARRIER, |
Evan Cheng | 11db068 | 2010-08-11 06:22:01 +0000 | [diff] [blame] | 153 | [SDNPHasChain]>; |
Bruno Cardoso Lopes | 9a76733 | 2011-06-14 04:58:37 +0000 | [diff] [blame] | 154 | def ARMPreload : SDNode<"ARMISD::PRELOAD", SDT_ARMPREFETCH, |
Evan Cheng | dfed19f | 2010-11-03 06:34:55 +0000 | [diff] [blame] | 155 | [SDNPHasChain, SDNPMayLoad, SDNPMayStore]>; |
Jim Grosbach | 3728e96 | 2009-12-10 00:11:09 +0000 | [diff] [blame] | 156 | |
Evan Cheng | f609bb8 | 2010-01-19 00:44:15 +0000 | [diff] [blame] | 157 | def ARMrbit : SDNode<"ARMISD::RBIT", SDTIntUnaryOp>; |
| 158 | |
Jim Grosbach | a9a968d | 2010-10-22 23:48:29 +0000 | [diff] [blame] | 159 | def ARMtcret : SDNode<"ARMISD::TC_RETURN", SDT_ARMTCRET, |
Chris Lattner | 036609b | 2010-12-23 18:28:41 +0000 | [diff] [blame] | 160 | [SDNPHasChain, SDNPOptInGlue, SDNPVariadic]>; |
Dale Johannesen | 51e28e6 | 2010-06-03 21:09:53 +0000 | [diff] [blame] | 161 | |
Jim Grosbach | 469bbdb | 2010-07-16 23:05:05 +0000 | [diff] [blame] | 162 | |
| 163 | def ARMbfi : SDNode<"ARMISD::BFI", SDT_ARMBFI>; |
| 164 | |
Rafael Espindola | 7bc59bc | 2006-05-14 22:18:28 +0000 | [diff] [blame] | 165 | //===----------------------------------------------------------------------===// |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 166 | // ARM Instruction Predicate Definitions. |
| 167 | // |
Evan Cheng | ebdeeab | 2011-07-08 01:53:10 +0000 | [diff] [blame] | 168 | def HasV4T : Predicate<"Subtarget->hasV4TOps()">, |
| 169 | AssemblerPredicate<"HasV4TOps">; |
Bill Wendling | 10ce7f3 | 2010-08-29 11:31:07 +0000 | [diff] [blame] | 170 | def NoV4T : Predicate<"!Subtarget->hasV4TOps()">; |
| 171 | def HasV5T : Predicate<"Subtarget->hasV5TOps()">; |
Evan Cheng | ebdeeab | 2011-07-08 01:53:10 +0000 | [diff] [blame] | 172 | def HasV5TE : Predicate<"Subtarget->hasV5TEOps()">, |
| 173 | AssemblerPredicate<"HasV5TEOps">; |
| 174 | def HasV6 : Predicate<"Subtarget->hasV6Ops()">, |
| 175 | AssemblerPredicate<"HasV6Ops">; |
Anton Korobeynikov | 4d72860 | 2011-01-01 20:38:38 +0000 | [diff] [blame] | 176 | def NoV6 : Predicate<"!Subtarget->hasV6Ops()">; |
Evan Cheng | ebdeeab | 2011-07-08 01:53:10 +0000 | [diff] [blame] | 177 | def HasV6T2 : Predicate<"Subtarget->hasV6T2Ops()">, |
| 178 | AssemblerPredicate<"HasV6T2Ops">; |
Bill Wendling | 10ce7f3 | 2010-08-29 11:31:07 +0000 | [diff] [blame] | 179 | def NoV6T2 : Predicate<"!Subtarget->hasV6T2Ops()">; |
Evan Cheng | ebdeeab | 2011-07-08 01:53:10 +0000 | [diff] [blame] | 180 | def HasV7 : Predicate<"Subtarget->hasV7Ops()">, |
| 181 | AssemblerPredicate<"HasV7Ops">; |
Bill Wendling | 10ce7f3 | 2010-08-29 11:31:07 +0000 | [diff] [blame] | 182 | def NoVFP : Predicate<"!Subtarget->hasVFP2()">; |
Evan Cheng | ebdeeab | 2011-07-08 01:53:10 +0000 | [diff] [blame] | 183 | def HasVFP2 : Predicate<"Subtarget->hasVFP2()">, |
| 184 | AssemblerPredicate<"FeatureVFP2">; |
| 185 | def HasVFP3 : Predicate<"Subtarget->hasVFP3()">, |
| 186 | AssemblerPredicate<"FeatureVFP3">; |
| 187 | def HasNEON : Predicate<"Subtarget->hasNEON()">, |
| 188 | AssemblerPredicate<"FeatureNEON">; |
| 189 | def HasFP16 : Predicate<"Subtarget->hasFP16()">, |
| 190 | AssemblerPredicate<"FeatureFP16">; |
| 191 | def HasDivide : Predicate<"Subtarget->hasDivide()">, |
| 192 | AssemblerPredicate<"FeatureHWDiv">; |
Jim Grosbach | 833c93c | 2010-11-01 16:59:54 +0000 | [diff] [blame] | 193 | def HasT2ExtractPack : Predicate<"Subtarget->hasT2ExtractPack()">, |
Evan Cheng | ebdeeab | 2011-07-08 01:53:10 +0000 | [diff] [blame] | 194 | AssemblerPredicate<"FeatureT2XtPk">; |
Jim Grosbach | a760398 | 2011-07-01 21:12:19 +0000 | [diff] [blame] | 195 | def HasThumb2DSP : Predicate<"Subtarget->hasThumb2DSP()">, |
Evan Cheng | ebdeeab | 2011-07-08 01:53:10 +0000 | [diff] [blame] | 196 | AssemblerPredicate<"FeatureDSPThumb2">; |
Jim Grosbach | 833c93c | 2010-11-01 16:59:54 +0000 | [diff] [blame] | 197 | def HasDB : Predicate<"Subtarget->hasDataBarrier()">, |
Evan Cheng | ebdeeab | 2011-07-08 01:53:10 +0000 | [diff] [blame] | 198 | AssemblerPredicate<"FeatureDB">; |
Evan Cheng | dfed19f | 2010-11-03 06:34:55 +0000 | [diff] [blame] | 199 | def HasMP : Predicate<"Subtarget->hasMPExtension()">, |
Evan Cheng | ebdeeab | 2011-07-08 01:53:10 +0000 | [diff] [blame] | 200 | AssemblerPredicate<"FeatureMP">; |
Bill Wendling | 10ce7f3 | 2010-08-29 11:31:07 +0000 | [diff] [blame] | 201 | def UseNEONForFP : Predicate<"Subtarget->useNEONForSinglePrecisionFP()">; |
David Goodwin | 42a83f2 | 2009-08-04 17:53:06 +0000 | [diff] [blame] | 202 | def DontUseNEONForFP : Predicate<"!Subtarget->useNEONForSinglePrecisionFP()">; |
Evan Cheng | ebdeeab | 2011-07-08 01:53:10 +0000 | [diff] [blame] | 203 | def IsThumb : Predicate<"Subtarget->isThumb()">, |
| 204 | AssemblerPredicate<"ModeThumb">; |
Bill Wendling | 10ce7f3 | 2010-08-29 11:31:07 +0000 | [diff] [blame] | 205 | def IsThumb1Only : Predicate<"Subtarget->isThumb1Only()">; |
Evan Cheng | ebdeeab | 2011-07-08 01:53:10 +0000 | [diff] [blame] | 206 | def IsThumb2 : Predicate<"Subtarget->isThumb2()">, |
| 207 | AssemblerPredicate<"ModeThumb,FeatureThumb2">; |
James Molloy | acad68d | 2011-09-28 14:21:38 +0000 | [diff] [blame] | 208 | def IsMClass : Predicate<"Subtarget->isMClass()">, |
| 209 | AssemblerPredicate<"FeatureMClass">; |
| 210 | def IsARClass : Predicate<"!Subtarget->isMClass()">, |
| 211 | AssemblerPredicate<"!FeatureMClass">; |
Evan Cheng | ebdeeab | 2011-07-08 01:53:10 +0000 | [diff] [blame] | 212 | def IsARM : Predicate<"!Subtarget->isThumb()">, |
| 213 | AssemblerPredicate<"!ModeThumb">; |
Bill Wendling | 10ce7f3 | 2010-08-29 11:31:07 +0000 | [diff] [blame] | 214 | def IsDarwin : Predicate<"Subtarget->isTargetDarwin()">; |
| 215 | def IsNotDarwin : Predicate<"!Subtarget->isTargetDarwin()">; |
Nick Lewycky | 1fac6b5 | 2011-09-05 21:51:43 +0000 | [diff] [blame] | 216 | def IsNaCl : Predicate<"Subtarget->isTargetNaCl()">, |
| 217 | AssemblerPredicate<"ModeNaCl">; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 218 | |
Anton Korobeynikov | 5cdc3a9 | 2009-11-24 00:44:37 +0000 | [diff] [blame] | 219 | // FIXME: Eventually this will be just "hasV6T2Ops". |
Bill Wendling | 10ce7f3 | 2010-08-29 11:31:07 +0000 | [diff] [blame] | 220 | def UseMovt : Predicate<"Subtarget->useMovt()">; |
| 221 | def DontUseMovt : Predicate<"!Subtarget->useMovt()">; |
Evan Cheng | 48575f6 | 2010-12-05 22:04:16 +0000 | [diff] [blame] | 222 | def UseFPVMLx : Predicate<"Subtarget->useFPVMLx()">; |
Jim Grosbach | 2676737 | 2010-03-24 22:31:46 +0000 | [diff] [blame] | 223 | |
Rafael Espindola | 7bc59bc | 2006-05-14 22:18:28 +0000 | [diff] [blame] | 224 | //===----------------------------------------------------------------------===// |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 225 | // ARM Flag Definitions. |
| 226 | |
| 227 | class RegConstraint<string C> { |
| 228 | string Constraints = C; |
| 229 | } |
| 230 | |
| 231 | //===----------------------------------------------------------------------===// |
| 232 | // ARM specific transformation functions and pattern fragments. |
| 233 | // |
| 234 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 235 | // so_imm_neg_XFORM - Return a so_imm value packed into the format described for |
| 236 | // so_imm_neg def below. |
| 237 | def so_imm_neg_XFORM : SDNodeXForm<imm, [{ |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 238 | return CurDAG->getTargetConstant(-(int)N->getZExtValue(), MVT::i32); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 239 | }]>; |
| 240 | |
| 241 | // so_imm_not_XFORM - Return a so_imm value packed into the format described for |
| 242 | // so_imm_not def below. |
| 243 | def so_imm_not_XFORM : SDNodeXForm<imm, [{ |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 244 | return CurDAG->getTargetConstant(~(int)N->getZExtValue(), MVT::i32); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 245 | }]>; |
| 246 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 247 | /// imm1_15 predicate - True if the 32-bit immediate is in the range [1,15]. |
Eric Christopher | 8f232d3 | 2011-04-28 05:49:04 +0000 | [diff] [blame] | 248 | def imm1_15 : ImmLeaf<i32, [{ |
| 249 | return (int32_t)Imm >= 1 && (int32_t)Imm < 16; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 250 | }]>; |
| 251 | |
| 252 | /// imm16_31 predicate - True if the 32-bit immediate is in the range [16,31]. |
Eric Christopher | 8f232d3 | 2011-04-28 05:49:04 +0000 | [diff] [blame] | 253 | def imm16_31 : ImmLeaf<i32, [{ |
| 254 | return (int32_t)Imm >= 16 && (int32_t)Imm < 32; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 255 | }]>; |
| 256 | |
Jim Grosbach | 6417171 | 2010-02-16 21:07:46 +0000 | [diff] [blame] | 257 | def so_imm_neg : |
Dan Gohman | f5aeb1a | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 258 | PatLeaf<(imm), [{ |
Evan Cheng | 875a6ac | 2010-11-12 22:42:47 +0000 | [diff] [blame] | 259 | return ARM_AM::getSOImmVal(-(uint32_t)N->getZExtValue()) != -1; |
Dan Gohman | f5aeb1a | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 260 | }], so_imm_neg_XFORM>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 261 | |
Evan Cheng | a251570 | 2007-03-19 07:09:02 +0000 | [diff] [blame] | 262 | def so_imm_not : |
Dan Gohman | f5aeb1a | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 263 | PatLeaf<(imm), [{ |
Evan Cheng | 875a6ac | 2010-11-12 22:42:47 +0000 | [diff] [blame] | 264 | return ARM_AM::getSOImmVal(~(uint32_t)N->getZExtValue()) != -1; |
Dan Gohman | f5aeb1a | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 265 | }], so_imm_not_XFORM>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 266 | |
| 267 | // sext_16_node predicate - True if the SDNode is sign-extended 16 or more bits. |
| 268 | def sext_16_node : PatLeaf<(i32 GPR:$a), [{ |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 269 | return CurDAG->ComputeNumSignBits(SDValue(N,0)) >= 17; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 270 | }]>; |
| 271 | |
Anton Korobeynikov | 6a2fa32 | 2009-09-27 23:52:58 +0000 | [diff] [blame] | 272 | /// Split a 32-bit immediate into two 16 bit parts. |
Anton Korobeynikov | 6a2fa32 | 2009-09-27 23:52:58 +0000 | [diff] [blame] | 273 | def hi16 : SDNodeXForm<imm, [{ |
| 274 | return CurDAG->getTargetConstant((uint32_t)N->getZExtValue() >> 16, MVT::i32); |
| 275 | }]>; |
| 276 | |
| 277 | def lo16AllZero : PatLeaf<(i32 imm), [{ |
| 278 | // Returns true if all low 16-bits are 0. |
| 279 | return (((uint32_t)N->getZExtValue()) & 0xFFFFUL) == 0; |
Anton Korobeynikov | 5cdc3a9 | 2009-11-24 00:44:37 +0000 | [diff] [blame] | 280 | }], hi16>; |
Anton Korobeynikov | 6a2fa32 | 2009-09-27 23:52:58 +0000 | [diff] [blame] | 281 | |
Jim Grosbach | 619e0d6 | 2011-07-13 19:24:09 +0000 | [diff] [blame] | 282 | /// imm0_65535 - An immediate is in the range [0.65535]. |
Jim Grosbach | fff76ee | 2011-07-13 20:10:10 +0000 | [diff] [blame] | 283 | def Imm0_65535AsmOperand: AsmOperandClass { let Name = "Imm0_65535"; } |
Jim Grosbach | 619e0d6 | 2011-07-13 19:24:09 +0000 | [diff] [blame] | 284 | def imm0_65535 : Operand<i32>, ImmLeaf<i32, [{ |
Eric Christopher | 8f232d3 | 2011-04-28 05:49:04 +0000 | [diff] [blame] | 285 | return Imm >= 0 && Imm < 65536; |
Jim Grosbach | fff76ee | 2011-07-13 20:10:10 +0000 | [diff] [blame] | 286 | }]> { |
| 287 | let ParserMatchClass = Imm0_65535AsmOperand; |
| 288 | } |
Anton Korobeynikov | 6a2fa32 | 2009-09-27 23:52:58 +0000 | [diff] [blame] | 289 | |
Evan Cheng | 342e316 | 2011-08-30 01:34:54 +0000 | [diff] [blame] | 290 | class BinOpWithFlagFrag<dag res> : |
| 291 | PatFrag<(ops node:$LHS, node:$RHS, node:$FLAG), res>; |
Evan Cheng | 37f25d9 | 2008-08-28 23:39:26 +0000 | [diff] [blame] | 292 | class BinOpFrag<dag res> : PatFrag<(ops node:$LHS, node:$RHS), res>; |
| 293 | class UnOpFrag <dag res> : PatFrag<(ops node:$Src), res>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 294 | |
Evan Cheng | c4af463 | 2010-11-17 20:13:28 +0000 | [diff] [blame] | 295 | // An 'and' node with a single use. |
| 296 | def and_su : PatFrag<(ops node:$lhs, node:$rhs), (and node:$lhs, node:$rhs), [{ |
| 297 | return N->hasOneUse(); |
| 298 | }]>; |
| 299 | |
| 300 | // An 'xor' node with a single use. |
| 301 | def xor_su : PatFrag<(ops node:$lhs, node:$rhs), (xor node:$lhs, node:$rhs), [{ |
| 302 | return N->hasOneUse(); |
| 303 | }]>; |
| 304 | |
Evan Cheng | 48575f6 | 2010-12-05 22:04:16 +0000 | [diff] [blame] | 305 | // An 'fmul' node with a single use. |
| 306 | def fmul_su : PatFrag<(ops node:$lhs, node:$rhs), (fmul node:$lhs, node:$rhs),[{ |
| 307 | return N->hasOneUse(); |
| 308 | }]>; |
| 309 | |
| 310 | // An 'fadd' node which checks for single non-hazardous use. |
| 311 | def fadd_mlx : PatFrag<(ops node:$lhs, node:$rhs),(fadd node:$lhs, node:$rhs),[{ |
| 312 | return hasNoVMLxHazardUse(N); |
| 313 | }]>; |
| 314 | |
| 315 | // An 'fsub' node which checks for single non-hazardous use. |
| 316 | def fsub_mlx : PatFrag<(ops node:$lhs, node:$rhs),(fsub node:$lhs, node:$rhs),[{ |
| 317 | return hasNoVMLxHazardUse(N); |
| 318 | }]>; |
| 319 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 320 | //===----------------------------------------------------------------------===// |
| 321 | // Operand Definitions. |
| 322 | // |
| 323 | |
| 324 | // Branch target. |
Jason W Kim | 685c350 | 2011-02-04 19:47:15 +0000 | [diff] [blame] | 325 | // FIXME: rename brtarget to t2_brtarget |
Jim Grosbach | c466b93 | 2010-11-11 18:04:49 +0000 | [diff] [blame] | 326 | def brtarget : Operand<OtherVT> { |
Chris Lattner | 2ac1902 | 2010-11-15 05:19:05 +0000 | [diff] [blame] | 327 | let EncoderMethod = "getBranchTargetOpValue"; |
Benjamin Kramer | 3be41b7 | 2011-07-14 21:47:22 +0000 | [diff] [blame] | 328 | let OperandType = "OPERAND_PCREL"; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 329 | let DecoderMethod = "DecodeT2BROperand"; |
Jim Grosbach | c466b93 | 2010-11-11 18:04:49 +0000 | [diff] [blame] | 330 | } |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 331 | |
Jason W Kim | 685c350 | 2011-02-04 19:47:15 +0000 | [diff] [blame] | 332 | // FIXME: get rid of this one? |
Owen Anderson | c266600 | 2010-12-13 19:31:11 +0000 | [diff] [blame] | 333 | def uncondbrtarget : Operand<OtherVT> { |
| 334 | let EncoderMethod = "getUnconditionalBranchTargetOpValue"; |
Benjamin Kramer | 3be41b7 | 2011-07-14 21:47:22 +0000 | [diff] [blame] | 335 | let OperandType = "OPERAND_PCREL"; |
Owen Anderson | c266600 | 2010-12-13 19:31:11 +0000 | [diff] [blame] | 336 | } |
| 337 | |
Jason W Kim | 685c350 | 2011-02-04 19:47:15 +0000 | [diff] [blame] | 338 | // Branch target for ARM. Handles conditional/unconditional |
| 339 | def br_target : Operand<OtherVT> { |
| 340 | let EncoderMethod = "getARMBranchTargetOpValue"; |
Benjamin Kramer | 3be41b7 | 2011-07-14 21:47:22 +0000 | [diff] [blame] | 341 | let OperandType = "OPERAND_PCREL"; |
Jason W Kim | 685c350 | 2011-02-04 19:47:15 +0000 | [diff] [blame] | 342 | } |
| 343 | |
Jim Grosbach | d1d5a39 | 2010-11-11 20:05:40 +0000 | [diff] [blame] | 344 | // Call target. |
Jason W Kim | 685c350 | 2011-02-04 19:47:15 +0000 | [diff] [blame] | 345 | // FIXME: rename bltarget to t2_bl_target? |
Jim Grosbach | d1d5a39 | 2010-11-11 20:05:40 +0000 | [diff] [blame] | 346 | def bltarget : Operand<i32> { |
| 347 | // Encoded the same as branch targets. |
Chris Lattner | 2ac1902 | 2010-11-15 05:19:05 +0000 | [diff] [blame] | 348 | let EncoderMethod = "getBranchTargetOpValue"; |
Benjamin Kramer | 3be41b7 | 2011-07-14 21:47:22 +0000 | [diff] [blame] | 349 | let OperandType = "OPERAND_PCREL"; |
Jim Grosbach | d1d5a39 | 2010-11-11 20:05:40 +0000 | [diff] [blame] | 350 | } |
| 351 | |
Jason W Kim | 685c350 | 2011-02-04 19:47:15 +0000 | [diff] [blame] | 352 | // Call target for ARM. Handles conditional/unconditional |
| 353 | // FIXME: rename bl_target to t2_bltarget? |
| 354 | def bl_target : Operand<i32> { |
| 355 | // Encoded the same as branch targets. |
| 356 | let EncoderMethod = "getARMBranchTargetOpValue"; |
Benjamin Kramer | 3be41b7 | 2011-07-14 21:47:22 +0000 | [diff] [blame] | 357 | let OperandType = "OPERAND_PCREL"; |
Jason W Kim | 685c350 | 2011-02-04 19:47:15 +0000 | [diff] [blame] | 358 | } |
| 359 | |
Owen Anderson | f1eab59 | 2011-08-26 23:32:08 +0000 | [diff] [blame] | 360 | def blx_target : Operand<i32> { |
| 361 | // Encoded the same as branch targets. |
| 362 | let EncoderMethod = "getARMBLXTargetOpValue"; |
| 363 | let OperandType = "OPERAND_PCREL"; |
| 364 | } |
Jason W Kim | 685c350 | 2011-02-04 19:47:15 +0000 | [diff] [blame] | 365 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 366 | // A list of registers separated by comma. Used by load/store multiple. |
Jim Grosbach | 1610a70 | 2011-07-25 20:06:30 +0000 | [diff] [blame] | 367 | def RegListAsmOperand : AsmOperandClass { let Name = "RegList"; } |
Bill Wendling | 04863d0 | 2010-11-13 10:40:19 +0000 | [diff] [blame] | 368 | def reglist : Operand<i32> { |
Chris Lattner | 2ac1902 | 2010-11-15 05:19:05 +0000 | [diff] [blame] | 369 | let EncoderMethod = "getRegisterListOpValue"; |
Bill Wendling | 04863d0 | 2010-11-13 10:40:19 +0000 | [diff] [blame] | 370 | let ParserMatchClass = RegListAsmOperand; |
| 371 | let PrintMethod = "printRegisterList"; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 372 | let DecoderMethod = "DecodeRegListOperand"; |
Bill Wendling | 04863d0 | 2010-11-13 10:40:19 +0000 | [diff] [blame] | 373 | } |
| 374 | |
Jim Grosbach | 1610a70 | 2011-07-25 20:06:30 +0000 | [diff] [blame] | 375 | def DPRRegListAsmOperand : AsmOperandClass { let Name = "DPRRegList"; } |
Bill Wendling | 0f63075 | 2010-11-17 04:32:08 +0000 | [diff] [blame] | 376 | def dpr_reglist : Operand<i32> { |
| 377 | let EncoderMethod = "getRegisterListOpValue"; |
| 378 | let ParserMatchClass = DPRRegListAsmOperand; |
| 379 | let PrintMethod = "printRegisterList"; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 380 | let DecoderMethod = "DecodeDPRRegListOperand"; |
Bill Wendling | 0f63075 | 2010-11-17 04:32:08 +0000 | [diff] [blame] | 381 | } |
| 382 | |
Jim Grosbach | 1610a70 | 2011-07-25 20:06:30 +0000 | [diff] [blame] | 383 | def SPRRegListAsmOperand : AsmOperandClass { let Name = "SPRRegList"; } |
Bill Wendling | 0f63075 | 2010-11-17 04:32:08 +0000 | [diff] [blame] | 384 | def spr_reglist : Operand<i32> { |
| 385 | let EncoderMethod = "getRegisterListOpValue"; |
| 386 | let ParserMatchClass = SPRRegListAsmOperand; |
| 387 | let PrintMethod = "printRegisterList"; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 388 | let DecoderMethod = "DecodeSPRRegListOperand"; |
Bill Wendling | 0f63075 | 2010-11-17 04:32:08 +0000 | [diff] [blame] | 389 | } |
| 390 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 391 | // An operand for the CONSTPOOL_ENTRY pseudo-instruction. |
| 392 | def cpinst_operand : Operand<i32> { |
| 393 | let PrintMethod = "printCPInstOperand"; |
| 394 | } |
| 395 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 396 | // Local PC labels. |
| 397 | def pclabel : Operand<i32> { |
| 398 | let PrintMethod = "printPCLabel"; |
| 399 | } |
| 400 | |
Jim Grosbach | 5d14f9b | 2010-12-01 19:47:31 +0000 | [diff] [blame] | 401 | // ADR instruction labels. |
| 402 | def adrlabel : Operand<i32> { |
| 403 | let EncoderMethod = "getAdrLabelOpValue"; |
| 404 | } |
| 405 | |
Owen Anderson | 498ec20 | 2010-10-27 22:49:00 +0000 | [diff] [blame] | 406 | def neon_vcvt_imm32 : Operand<i32> { |
Chris Lattner | 2ac1902 | 2010-11-15 05:19:05 +0000 | [diff] [blame] | 407 | let EncoderMethod = "getNEONVcvtImm32OpValue"; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 408 | let DecoderMethod = "DecodeVCVTImmOperand"; |
Owen Anderson | 498ec20 | 2010-10-27 22:49:00 +0000 | [diff] [blame] | 409 | } |
| 410 | |
Jim Grosbach | b35ad41 | 2010-10-13 19:56:10 +0000 | [diff] [blame] | 411 | // rot_imm: An integer that encodes a rotate amount. Must be 8, 16, or 24. |
Jim Grosbach | 85bfd3b | 2011-07-26 21:28:43 +0000 | [diff] [blame] | 412 | def rot_imm_XFORM: SDNodeXForm<imm, [{ |
| 413 | switch (N->getZExtValue()){ |
| 414 | default: assert(0); |
| 415 | case 0: return CurDAG->getTargetConstant(0, MVT::i32); |
| 416 | case 8: return CurDAG->getTargetConstant(1, MVT::i32); |
| 417 | case 16: return CurDAG->getTargetConstant(2, MVT::i32); |
| 418 | case 24: return CurDAG->getTargetConstant(3, MVT::i32); |
| 419 | } |
| 420 | }]>; |
Jim Grosbach | 7e1547e | 2011-07-27 20:15:40 +0000 | [diff] [blame] | 421 | def RotImmAsmOperand : AsmOperandClass { |
| 422 | let Name = "RotImm"; |
| 423 | let ParserMethod = "parseRotImm"; |
| 424 | } |
Jim Grosbach | 85bfd3b | 2011-07-26 21:28:43 +0000 | [diff] [blame] | 425 | def rot_imm : Operand<i32>, PatLeaf<(i32 imm), [{ |
| 426 | int32_t v = N->getZExtValue(); |
| 427 | return v == 8 || v == 16 || v == 24; }], |
| 428 | rot_imm_XFORM> { |
| 429 | let PrintMethod = "printRotImmOperand"; |
Jim Grosbach | 7e1547e | 2011-07-27 20:15:40 +0000 | [diff] [blame] | 430 | let ParserMatchClass = RotImmAsmOperand; |
Jim Grosbach | b35ad41 | 2010-10-13 19:56:10 +0000 | [diff] [blame] | 431 | } |
| 432 | |
Bob Wilson | 22f5dc7 | 2010-08-16 18:27:34 +0000 | [diff] [blame] | 433 | // shift_imm: An integer that encodes a shift amount and the type of shift |
Jim Grosbach | 580f4a9 | 2011-07-25 22:20:28 +0000 | [diff] [blame] | 434 | // (asr or lsl). The 6-bit immediate encodes as: |
| 435 | // {5} 0 ==> lsl |
| 436 | // 1 asr |
| 437 | // {4-0} imm5 shift amount. |
| 438 | // asr #32 encoded as imm5 == 0. |
| 439 | def ShifterImmAsmOperand : AsmOperandClass { |
| 440 | let Name = "ShifterImm"; |
| 441 | let ParserMethod = "parseShifterImm"; |
| 442 | } |
Bob Wilson | 22f5dc7 | 2010-08-16 18:27:34 +0000 | [diff] [blame] | 443 | def shift_imm : Operand<i32> { |
| 444 | let PrintMethod = "printShiftImmOperand"; |
Jim Grosbach | 580f4a9 | 2011-07-25 22:20:28 +0000 | [diff] [blame] | 445 | let ParserMatchClass = ShifterImmAsmOperand; |
Bob Wilson | 22f5dc7 | 2010-08-16 18:27:34 +0000 | [diff] [blame] | 446 | } |
| 447 | |
Owen Anderson | 92a2022 | 2011-07-21 18:54:16 +0000 | [diff] [blame] | 448 | // shifter_operand operands: so_reg_reg, so_reg_imm, and so_imm. |
Jim Grosbach | af6981f | 2011-07-25 20:49:51 +0000 | [diff] [blame] | 449 | def ShiftedRegAsmOperand : AsmOperandClass { let Name = "RegShiftedReg"; } |
Owen Anderson | 92a2022 | 2011-07-21 18:54:16 +0000 | [diff] [blame] | 450 | def so_reg_reg : Operand<i32>, // reg reg imm |
| 451 | ComplexPattern<i32, 3, "SelectRegShifterOperand", |
| 452 | [shl, srl, sra, rotr]> { |
Owen Anderson | 152d4a4 | 2011-07-21 23:38:37 +0000 | [diff] [blame] | 453 | let EncoderMethod = "getSORegRegOpValue"; |
| 454 | let PrintMethod = "printSORegRegOperand"; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 455 | let DecoderMethod = "DecodeSORegRegOperand"; |
Jim Grosbach | e8606dc | 2011-07-13 17:50:29 +0000 | [diff] [blame] | 456 | let ParserMatchClass = ShiftedRegAsmOperand; |
Owen Anderson | de317f4 | 2011-08-09 23:33:27 +0000 | [diff] [blame] | 457 | let MIOperandInfo = (ops GPRnopc, GPRnopc, i32imm); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 458 | } |
Owen Anderson | 92a2022 | 2011-07-21 18:54:16 +0000 | [diff] [blame] | 459 | |
Jim Grosbach | af6981f | 2011-07-25 20:49:51 +0000 | [diff] [blame] | 460 | def ShiftedImmAsmOperand : AsmOperandClass { let Name = "RegShiftedImm"; } |
Owen Anderson | 92a2022 | 2011-07-21 18:54:16 +0000 | [diff] [blame] | 461 | def so_reg_imm : Operand<i32>, // reg imm |
Owen Anderson | 152d4a4 | 2011-07-21 23:38:37 +0000 | [diff] [blame] | 462 | ComplexPattern<i32, 2, "SelectImmShifterOperand", |
Owen Anderson | 92a2022 | 2011-07-21 18:54:16 +0000 | [diff] [blame] | 463 | [shl, srl, sra, rotr]> { |
Owen Anderson | 152d4a4 | 2011-07-21 23:38:37 +0000 | [diff] [blame] | 464 | let EncoderMethod = "getSORegImmOpValue"; |
| 465 | let PrintMethod = "printSORegImmOperand"; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 466 | let DecoderMethod = "DecodeSORegImmOperand"; |
Owen Anderson | 92a2022 | 2011-07-21 18:54:16 +0000 | [diff] [blame] | 467 | let ParserMatchClass = ShiftedImmAsmOperand; |
Jim Grosbach | e4616ac | 2011-07-25 21:04:58 +0000 | [diff] [blame] | 468 | let MIOperandInfo = (ops GPR, i32imm); |
Owen Anderson | 152d4a4 | 2011-07-21 23:38:37 +0000 | [diff] [blame] | 469 | } |
| 470 | |
| 471 | // FIXME: Does this need to be distinct from so_reg? |
| 472 | def shift_so_reg_reg : Operand<i32>, // reg reg imm |
| 473 | ComplexPattern<i32, 3, "SelectShiftRegShifterOperand", |
| 474 | [shl,srl,sra,rotr]> { |
| 475 | let EncoderMethod = "getSORegRegOpValue"; |
| 476 | let PrintMethod = "printSORegRegOperand"; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 477 | let DecoderMethod = "DecodeSORegRegOperand"; |
Jim Grosbach | e4616ac | 2011-07-25 21:04:58 +0000 | [diff] [blame] | 478 | let MIOperandInfo = (ops GPR, GPR, i32imm); |
Owen Anderson | 92a2022 | 2011-07-21 18:54:16 +0000 | [diff] [blame] | 479 | } |
| 480 | |
Jim Grosbach | e8606dc | 2011-07-13 17:50:29 +0000 | [diff] [blame] | 481 | // FIXME: Does this need to be distinct from so_reg? |
Owen Anderson | 152d4a4 | 2011-07-21 23:38:37 +0000 | [diff] [blame] | 482 | def shift_so_reg_imm : Operand<i32>, // reg reg imm |
| 483 | ComplexPattern<i32, 2, "SelectShiftImmShifterOperand", |
Evan Cheng | f40deed | 2010-10-27 23:41:30 +0000 | [diff] [blame] | 484 | [shl,srl,sra,rotr]> { |
Owen Anderson | 152d4a4 | 2011-07-21 23:38:37 +0000 | [diff] [blame] | 485 | let EncoderMethod = "getSORegImmOpValue"; |
| 486 | let PrintMethod = "printSORegImmOperand"; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 487 | let DecoderMethod = "DecodeSORegImmOperand"; |
Jim Grosbach | e4616ac | 2011-07-25 21:04:58 +0000 | [diff] [blame] | 488 | let MIOperandInfo = (ops GPR, i32imm); |
Evan Cheng | f40deed | 2010-10-27 23:41:30 +0000 | [diff] [blame] | 489 | } |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 490 | |
Owen Anderson | 152d4a4 | 2011-07-21 23:38:37 +0000 | [diff] [blame] | 491 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 492 | // so_imm - Match a 32-bit shifter_operand immediate operand, which is an |
Bob Wilson | 0998994 | 2011-02-07 17:43:06 +0000 | [diff] [blame] | 493 | // 8-bit immediate rotated by an arbitrary number of bits. |
Jim Grosbach | 6bc1dbc | 2011-07-19 16:50:30 +0000 | [diff] [blame] | 494 | def SOImmAsmOperand: AsmOperandClass { let Name = "ARMSOImm"; } |
Eli Friedman | c573e2c | 2011-04-29 22:48:03 +0000 | [diff] [blame] | 495 | def so_imm : Operand<i32>, ImmLeaf<i32, [{ |
| 496 | return ARM_AM::getSOImmVal(Imm) != -1; |
| 497 | }]> { |
Chris Lattner | 2ac1902 | 2010-11-15 05:19:05 +0000 | [diff] [blame] | 498 | let EncoderMethod = "getSOImmOpValue"; |
Jim Grosbach | 6bc1dbc | 2011-07-19 16:50:30 +0000 | [diff] [blame] | 499 | let ParserMatchClass = SOImmAsmOperand; |
Owen Anderson | fd9085d | 2011-08-10 17:38:05 +0000 | [diff] [blame] | 500 | let DecoderMethod = "DecodeSOImmOperand"; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 501 | } |
| 502 | |
Evan Cheng | c70d184 | 2007-03-20 08:11:30 +0000 | [diff] [blame] | 503 | // Break so_imm's up into two pieces. This handles immediates with up to 16 |
| 504 | // bits set in them. This uses so_imm2part to match and so_imm2part_[12] to |
| 505 | // get the first/second pieces. |
Evan Cheng | 11c11f8 | 2010-11-12 23:46:13 +0000 | [diff] [blame] | 506 | def so_imm2part : PatLeaf<(imm), [{ |
Dan Gohman | f5aeb1a | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 507 | return ARM_AM::isSOImmTwoPartVal((unsigned)N->getZExtValue()); |
Evan Cheng | 11c11f8 | 2010-11-12 23:46:13 +0000 | [diff] [blame] | 508 | }]>; |
| 509 | |
| 510 | /// arm_i32imm - True for +V6T2, or true only if so_imm2part is true. |
| 511 | /// |
| 512 | def arm_i32imm : PatLeaf<(imm), [{ |
| 513 | if (Subtarget->hasV6T2Ops()) |
| 514 | return true; |
| 515 | return ARM_AM::isSOImmTwoPartVal((unsigned)N->getZExtValue()); |
| 516 | }]>; |
Evan Cheng | c70d184 | 2007-03-20 08:11:30 +0000 | [diff] [blame] | 517 | |
Jim Grosbach | b2756af | 2011-08-01 21:55:12 +0000 | [diff] [blame] | 518 | /// imm0_7 predicate - Immediate in the range [0,7]. |
Jim Grosbach | 83ab070 | 2011-07-13 22:01:08 +0000 | [diff] [blame] | 519 | def Imm0_7AsmOperand: AsmOperandClass { let Name = "Imm0_7"; } |
| 520 | def imm0_7 : Operand<i32>, ImmLeaf<i32, [{ |
| 521 | return Imm >= 0 && Imm < 8; |
| 522 | }]> { |
| 523 | let ParserMatchClass = Imm0_7AsmOperand; |
| 524 | } |
| 525 | |
Jim Grosbach | b2756af | 2011-08-01 21:55:12 +0000 | [diff] [blame] | 526 | /// imm0_15 predicate - Immediate in the range [0,15]. |
Jim Grosbach | 83ab070 | 2011-07-13 22:01:08 +0000 | [diff] [blame] | 527 | def Imm0_15AsmOperand: AsmOperandClass { let Name = "Imm0_15"; } |
| 528 | def imm0_15 : Operand<i32>, ImmLeaf<i32, [{ |
| 529 | return Imm >= 0 && Imm < 16; |
| 530 | }]> { |
| 531 | let ParserMatchClass = Imm0_15AsmOperand; |
| 532 | } |
| 533 | |
Sandeep Patel | 47eedaa | 2009-10-13 18:59:48 +0000 | [diff] [blame] | 534 | /// imm0_31 predicate - True if the 32-bit immediate is in the range [0,31]. |
Jim Grosbach | 7c6e42e | 2011-07-21 23:26:25 +0000 | [diff] [blame] | 535 | def Imm0_31AsmOperand: AsmOperandClass { let Name = "Imm0_31"; } |
Eric Christopher | 8f232d3 | 2011-04-28 05:49:04 +0000 | [diff] [blame] | 536 | def imm0_31 : Operand<i32>, ImmLeaf<i32, [{ |
| 537 | return Imm >= 0 && Imm < 32; |
Jim Grosbach | 3d5ab36 | 2011-07-26 16:44:05 +0000 | [diff] [blame] | 538 | }]> { |
| 539 | let ParserMatchClass = Imm0_31AsmOperand; |
| 540 | } |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 541 | |
Jim Grosbach | 02c8460 | 2011-08-01 22:02:20 +0000 | [diff] [blame] | 542 | /// imm0_255 predicate - Immediate in the range [0,255]. |
| 543 | def Imm0_255AsmOperand : AsmOperandClass { let Name = "Imm0_255"; } |
| 544 | def imm0_255 : Operand<i32>, ImmLeaf<i32, [{ return Imm >= 0 && Imm < 256; }]> { |
| 545 | let ParserMatchClass = Imm0_255AsmOperand; |
| 546 | } |
| 547 | |
Jim Grosbach | ffa3225 | 2011-07-19 19:13:28 +0000 | [diff] [blame] | 548 | // imm0_65535_expr - For movt/movw - 16-bit immediate that can also reference |
| 549 | // a relocatable expression. |
Jason W Kim | 837caa9 | 2010-11-18 23:37:15 +0000 | [diff] [blame] | 550 | // |
Jim Grosbach | ffa3225 | 2011-07-19 19:13:28 +0000 | [diff] [blame] | 551 | // FIXME: This really needs a Thumb version separate from the ARM version. |
| 552 | // While the range is the same, and can thus use the same match class, |
| 553 | // the encoding is different so it should have a different encoder method. |
| 554 | def Imm0_65535ExprAsmOperand: AsmOperandClass { let Name = "Imm0_65535Expr"; } |
| 555 | def imm0_65535_expr : Operand<i32> { |
Evan Cheng | 7597212 | 2011-01-13 07:58:56 +0000 | [diff] [blame] | 556 | let EncoderMethod = "getHiLo16ImmOpValue"; |
Jim Grosbach | ffa3225 | 2011-07-19 19:13:28 +0000 | [diff] [blame] | 557 | let ParserMatchClass = Imm0_65535ExprAsmOperand; |
Jason W Kim | 837caa9 | 2010-11-18 23:37:15 +0000 | [diff] [blame] | 558 | } |
| 559 | |
Jim Grosbach | ed83848 | 2011-07-26 16:24:27 +0000 | [diff] [blame] | 560 | /// imm24b - True if the 32-bit immediate is encodable in 24 bits. |
| 561 | def Imm24bitAsmOperand: AsmOperandClass { let Name = "Imm24bit"; } |
| 562 | def imm24b : Operand<i32>, ImmLeaf<i32, [{ |
| 563 | return Imm >= 0 && Imm <= 0xffffff; |
| 564 | }]> { |
| 565 | let ParserMatchClass = Imm24bitAsmOperand; |
| 566 | } |
| 567 | |
| 568 | |
Evan Cheng | a9688c4 | 2010-12-11 04:11:38 +0000 | [diff] [blame] | 569 | /// bf_inv_mask_imm predicate - An AND mask to clear an arbitrary width bitfield |
| 570 | /// e.g., 0xf000ffff |
Jim Grosbach | 293a2ee | 2011-07-28 21:34:26 +0000 | [diff] [blame] | 571 | def BitfieldAsmOperand : AsmOperandClass { |
| 572 | let Name = "Bitfield"; |
| 573 | let ParserMethod = "parseBitfield"; |
| 574 | } |
Evan Cheng | a9688c4 | 2010-12-11 04:11:38 +0000 | [diff] [blame] | 575 | def bf_inv_mask_imm : Operand<i32>, |
| 576 | PatLeaf<(imm), [{ |
| 577 | return ARM::isBitFieldInvertedMask(N->getZExtValue()); |
| 578 | }] > { |
| 579 | let EncoderMethod = "getBitfieldInvertedMaskOpValue"; |
| 580 | let PrintMethod = "printBitfieldInvMaskImmOperand"; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 581 | let DecoderMethod = "DecodeBitfieldMaskOperand"; |
Jim Grosbach | 293a2ee | 2011-07-28 21:34:26 +0000 | [diff] [blame] | 582 | let ParserMatchClass = BitfieldAsmOperand; |
Evan Cheng | a9688c4 | 2010-12-11 04:11:38 +0000 | [diff] [blame] | 583 | } |
| 584 | |
Jim Grosbach | 4a5ffb3 | 2011-07-22 23:16:18 +0000 | [diff] [blame] | 585 | def imm1_32_XFORM: SDNodeXForm<imm, [{ |
| 586 | return CurDAG->getTargetConstant((int)N->getZExtValue() - 1, MVT::i32); |
| 587 | }]>; |
| 588 | def Imm1_32AsmOperand: AsmOperandClass { let Name = "Imm1_32"; } |
Jim Grosbach | ef3bf64 | 2011-08-17 21:01:11 +0000 | [diff] [blame] | 589 | def imm1_32 : Operand<i32>, PatLeaf<(imm), [{ |
| 590 | uint64_t Imm = N->getZExtValue(); |
| 591 | return Imm > 0 && Imm <= 32; |
| 592 | }], |
Jim Grosbach | 4a5ffb3 | 2011-07-22 23:16:18 +0000 | [diff] [blame] | 593 | imm1_32_XFORM> { |
Jim Grosbach | f494335 | 2011-07-25 23:09:14 +0000 | [diff] [blame] | 594 | let PrintMethod = "printImmPlusOneOperand"; |
Jim Grosbach | 4a5ffb3 | 2011-07-22 23:16:18 +0000 | [diff] [blame] | 595 | let ParserMatchClass = Imm1_32AsmOperand; |
Bruno Cardoso Lopes | 895c1e2 | 2011-05-31 03:33:27 +0000 | [diff] [blame] | 596 | } |
| 597 | |
Jim Grosbach | f494335 | 2011-07-25 23:09:14 +0000 | [diff] [blame] | 598 | def imm1_16_XFORM: SDNodeXForm<imm, [{ |
| 599 | return CurDAG->getTargetConstant((int)N->getZExtValue() - 1, MVT::i32); |
| 600 | }]>; |
| 601 | def Imm1_16AsmOperand: AsmOperandClass { let Name = "Imm1_16"; } |
| 602 | def imm1_16 : Operand<i32>, PatLeaf<(imm), [{ return Imm > 0 && Imm <= 16; }], |
| 603 | imm1_16_XFORM> { |
| 604 | let PrintMethod = "printImmPlusOneOperand"; |
| 605 | let ParserMatchClass = Imm1_16AsmOperand; |
| 606 | } |
| 607 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 608 | // Define ARM specific addressing modes. |
Jim Grosbach | 3e55612 | 2010-10-26 22:37:02 +0000 | [diff] [blame] | 609 | // addrmode_imm12 := reg +/- imm12 |
Jim Grosbach | 8289162 | 2010-09-29 19:03:54 +0000 | [diff] [blame] | 610 | // |
Jim Grosbach | 7ce0579 | 2011-08-03 23:50:40 +0000 | [diff] [blame] | 611 | def MemImm12OffsetAsmOperand : AsmOperandClass { let Name = "MemImm12Offset"; } |
Jim Grosbach | 3e55612 | 2010-10-26 22:37:02 +0000 | [diff] [blame] | 612 | def addrmode_imm12 : Operand<i32>, |
| 613 | ComplexPattern<i32, 2, "SelectAddrModeImm12", []> { |
Jim Grosbach | ab682a2 | 2010-10-28 18:34:10 +0000 | [diff] [blame] | 614 | // 12-bit immediate operand. Note that instructions using this encode |
| 615 | // #0 and #-0 differently. We flag #-0 as the magic value INT32_MIN. All other |
| 616 | // immediate values are as normal. |
Jim Grosbach | 3e55612 | 2010-10-26 22:37:02 +0000 | [diff] [blame] | 617 | |
Chris Lattner | 2ac1902 | 2010-11-15 05:19:05 +0000 | [diff] [blame] | 618 | let EncoderMethod = "getAddrModeImm12OpValue"; |
Jim Grosbach | 3e55612 | 2010-10-26 22:37:02 +0000 | [diff] [blame] | 619 | let PrintMethod = "printAddrModeImm12Operand"; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 620 | let DecoderMethod = "DecodeAddrModeImm12Operand"; |
Jim Grosbach | 7ce0579 | 2011-08-03 23:50:40 +0000 | [diff] [blame] | 621 | let ParserMatchClass = MemImm12OffsetAsmOperand; |
Jim Grosbach | 3e55612 | 2010-10-26 22:37:02 +0000 | [diff] [blame] | 622 | let MIOperandInfo = (ops GPR:$base, i32imm:$offsimm); |
Jim Grosbach | 8289162 | 2010-09-29 19:03:54 +0000 | [diff] [blame] | 623 | } |
Jim Grosbach | 3e55612 | 2010-10-26 22:37:02 +0000 | [diff] [blame] | 624 | // ldst_so_reg := reg +/- reg shop imm |
Jim Grosbach | 8289162 | 2010-09-29 19:03:54 +0000 | [diff] [blame] | 625 | // |
Jim Grosbach | 7ce0579 | 2011-08-03 23:50:40 +0000 | [diff] [blame] | 626 | def MemRegOffsetAsmOperand : AsmOperandClass { let Name = "MemRegOffset"; } |
Jim Grosbach | 3e55612 | 2010-10-26 22:37:02 +0000 | [diff] [blame] | 627 | def ldst_so_reg : Operand<i32>, |
| 628 | ComplexPattern<i32, 3, "SelectLdStSOReg", []> { |
Chris Lattner | 2ac1902 | 2010-11-15 05:19:05 +0000 | [diff] [blame] | 629 | let EncoderMethod = "getLdStSORegOpValue"; |
Jim Grosbach | 3e55612 | 2010-10-26 22:37:02 +0000 | [diff] [blame] | 630 | // FIXME: Simplify the printer |
Jim Grosbach | 8289162 | 2010-09-29 19:03:54 +0000 | [diff] [blame] | 631 | let PrintMethod = "printAddrMode2Operand"; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 632 | let DecoderMethod = "DecodeSORegMemOperand"; |
Jim Grosbach | 7ce0579 | 2011-08-03 23:50:40 +0000 | [diff] [blame] | 633 | let ParserMatchClass = MemRegOffsetAsmOperand; |
Owen Anderson | 2b7b238 | 2011-08-11 18:55:42 +0000 | [diff] [blame] | 634 | let MIOperandInfo = (ops GPR:$base, GPRnopc:$offsreg, i32imm:$shift); |
Jim Grosbach | 8289162 | 2010-09-29 19:03:54 +0000 | [diff] [blame] | 635 | } |
| 636 | |
Jim Grosbach | 7ce0579 | 2011-08-03 23:50:40 +0000 | [diff] [blame] | 637 | // postidx_imm8 := +/- [0,255] |
| 638 | // |
| 639 | // 9 bit value: |
| 640 | // {8} 1 is imm8 is non-negative. 0 otherwise. |
| 641 | // {7-0} [0,255] imm8 value. |
| 642 | def PostIdxImm8AsmOperand : AsmOperandClass { let Name = "PostIdxImm8"; } |
| 643 | def postidx_imm8 : Operand<i32> { |
| 644 | let PrintMethod = "printPostIdxImm8Operand"; |
| 645 | let ParserMatchClass = PostIdxImm8AsmOperand; |
| 646 | let MIOperandInfo = (ops i32imm); |
| 647 | } |
| 648 | |
Owen Anderson | 154c41d | 2011-08-04 18:24:14 +0000 | [diff] [blame] | 649 | // postidx_imm8s4 := +/- [0,1020] |
| 650 | // |
| 651 | // 9 bit value: |
| 652 | // {8} 1 is imm8 is non-negative. 0 otherwise. |
| 653 | // {7-0} [0,255] imm8 value, scaled by 4. |
| 654 | def postidx_imm8s4 : Operand<i32> { |
| 655 | let PrintMethod = "printPostIdxImm8s4Operand"; |
| 656 | let MIOperandInfo = (ops i32imm); |
| 657 | } |
| 658 | |
| 659 | |
Jim Grosbach | 7ce0579 | 2011-08-03 23:50:40 +0000 | [diff] [blame] | 660 | // postidx_reg := +/- reg |
| 661 | // |
| 662 | def PostIdxRegAsmOperand : AsmOperandClass { |
| 663 | let Name = "PostIdxReg"; |
| 664 | let ParserMethod = "parsePostIdxReg"; |
| 665 | } |
| 666 | def postidx_reg : Operand<i32> { |
| 667 | let EncoderMethod = "getPostIdxRegOpValue"; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 668 | let DecoderMethod = "DecodePostIdxReg"; |
Jim Grosbach | ca8c70b | 2011-08-05 15:48:21 +0000 | [diff] [blame] | 669 | let PrintMethod = "printPostIdxRegOperand"; |
Jim Grosbach | 7ce0579 | 2011-08-03 23:50:40 +0000 | [diff] [blame] | 670 | let ParserMatchClass = PostIdxRegAsmOperand; |
| 671 | let MIOperandInfo = (ops GPR, i32imm); |
| 672 | } |
| 673 | |
| 674 | |
Jim Grosbach | 3e55612 | 2010-10-26 22:37:02 +0000 | [diff] [blame] | 675 | // addrmode2 := reg +/- imm12 |
| 676 | // := reg +/- reg shop imm |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 677 | // |
Jim Grosbach | 7ce0579 | 2011-08-03 23:50:40 +0000 | [diff] [blame] | 678 | // FIXME: addrmode2 should be refactored the rest of the way to always |
| 679 | // use explicit imm vs. reg versions above (addrmode_imm12 and ldst_so_reg). |
| 680 | def AddrMode2AsmOperand : AsmOperandClass { let Name = "AddrMode2"; } |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 681 | def addrmode2 : Operand<i32>, |
| 682 | ComplexPattern<i32, 3, "SelectAddrMode2", []> { |
Jim Grosbach | 683fc3e | 2010-12-10 20:53:44 +0000 | [diff] [blame] | 683 | let EncoderMethod = "getAddrMode2OpValue"; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 684 | let PrintMethod = "printAddrMode2Operand"; |
Jim Grosbach | 7ce0579 | 2011-08-03 23:50:40 +0000 | [diff] [blame] | 685 | let ParserMatchClass = AddrMode2AsmOperand; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 686 | let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm); |
| 687 | } |
| 688 | |
Jim Grosbach | f4fa3d6 | 2011-08-05 21:28:30 +0000 | [diff] [blame] | 689 | def PostIdxRegShiftedAsmOperand : AsmOperandClass { |
| 690 | let Name = "PostIdxRegShifted"; |
| 691 | let ParserMethod = "parsePostIdxReg"; |
| 692 | } |
Owen Anderson | 793e796 | 2011-07-26 20:54:26 +0000 | [diff] [blame] | 693 | def am2offset_reg : Operand<i32>, |
| 694 | ComplexPattern<i32, 2, "SelectAddrMode2OffsetReg", |
Chris Lattner | 52a261b | 2010-09-21 20:31:19 +0000 | [diff] [blame] | 695 | [], [SDNPWantRoot]> { |
Jim Grosbach | 683fc3e | 2010-12-10 20:53:44 +0000 | [diff] [blame] | 696 | let EncoderMethod = "getAddrMode2OffsetOpValue"; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 697 | let PrintMethod = "printAddrMode2OffsetOperand"; |
Jim Grosbach | f4fa3d6 | 2011-08-05 21:28:30 +0000 | [diff] [blame] | 698 | // When using this for assembly, it's always as a post-index offset. |
| 699 | let ParserMatchClass = PostIdxRegShiftedAsmOperand; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 700 | let MIOperandInfo = (ops GPR, i32imm); |
| 701 | } |
| 702 | |
Jim Grosbach | 039c2e1 | 2011-08-04 23:01:30 +0000 | [diff] [blame] | 703 | // FIXME: am2offset_imm should only need the immediate, not the GPR. Having |
| 704 | // the GPR is purely vestigal at this point. |
| 705 | def AM2OffsetImmAsmOperand : AsmOperandClass { let Name = "AM2OffsetImm"; } |
Owen Anderson | 793e796 | 2011-07-26 20:54:26 +0000 | [diff] [blame] | 706 | def am2offset_imm : Operand<i32>, |
| 707 | ComplexPattern<i32, 2, "SelectAddrMode2OffsetImm", |
| 708 | [], [SDNPWantRoot]> { |
| 709 | let EncoderMethod = "getAddrMode2OffsetOpValue"; |
| 710 | let PrintMethod = "printAddrMode2OffsetOperand"; |
Jim Grosbach | 039c2e1 | 2011-08-04 23:01:30 +0000 | [diff] [blame] | 711 | let ParserMatchClass = AM2OffsetImmAsmOperand; |
Owen Anderson | 793e796 | 2011-07-26 20:54:26 +0000 | [diff] [blame] | 712 | let MIOperandInfo = (ops GPR, i32imm); |
| 713 | } |
| 714 | |
| 715 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 716 | // addrmode3 := reg +/- reg |
| 717 | // addrmode3 := reg +/- imm8 |
| 718 | // |
Jim Grosbach | 2fd2b87 | 2011-08-10 20:29:19 +0000 | [diff] [blame] | 719 | // FIXME: split into imm vs. reg versions. |
| 720 | def AddrMode3AsmOperand : AsmOperandClass { let Name = "AddrMode3"; } |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 721 | def addrmode3 : Operand<i32>, |
| 722 | ComplexPattern<i32, 3, "SelectAddrMode3", []> { |
Chris Lattner | 2ac1902 | 2010-11-15 05:19:05 +0000 | [diff] [blame] | 723 | let EncoderMethod = "getAddrMode3OpValue"; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 724 | let PrintMethod = "printAddrMode3Operand"; |
Jim Grosbach | 2fd2b87 | 2011-08-10 20:29:19 +0000 | [diff] [blame] | 725 | let ParserMatchClass = AddrMode3AsmOperand; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 726 | let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm); |
| 727 | } |
| 728 | |
Jim Grosbach | 2fd2b87 | 2011-08-10 20:29:19 +0000 | [diff] [blame] | 729 | // FIXME: split into imm vs. reg versions. |
| 730 | // FIXME: parser method to handle +/- register. |
Jim Grosbach | 251bf25 | 2011-08-10 21:56:18 +0000 | [diff] [blame] | 731 | def AM3OffsetAsmOperand : AsmOperandClass { |
| 732 | let Name = "AM3Offset"; |
| 733 | let ParserMethod = "parseAM3Offset"; |
| 734 | } |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 735 | def am3offset : Operand<i32>, |
Chris Lattner | 52a261b | 2010-09-21 20:31:19 +0000 | [diff] [blame] | 736 | ComplexPattern<i32, 2, "SelectAddrMode3Offset", |
| 737 | [], [SDNPWantRoot]> { |
Chris Lattner | 2ac1902 | 2010-11-15 05:19:05 +0000 | [diff] [blame] | 738 | let EncoderMethod = "getAddrMode3OffsetOpValue"; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 739 | let PrintMethod = "printAddrMode3OffsetOperand"; |
Jim Grosbach | 2fd2b87 | 2011-08-10 20:29:19 +0000 | [diff] [blame] | 740 | let ParserMatchClass = AM3OffsetAsmOperand; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 741 | let MIOperandInfo = (ops GPR, i32imm); |
| 742 | } |
| 743 | |
Jim Grosbach | e691360 | 2010-11-03 01:01:43 +0000 | [diff] [blame] | 744 | // ldstm_mode := {ia, ib, da, db} |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 745 | // |
Jim Grosbach | e691360 | 2010-11-03 01:01:43 +0000 | [diff] [blame] | 746 | def ldstm_mode : OptionalDefOperand<OtherVT, (ops i32), (ops (i32 1))> { |
Chris Lattner | 2ac1902 | 2010-11-15 05:19:05 +0000 | [diff] [blame] | 747 | let EncoderMethod = "getLdStmModeOpValue"; |
Jim Grosbach | e691360 | 2010-11-03 01:01:43 +0000 | [diff] [blame] | 748 | let PrintMethod = "printLdStmModeOperand"; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 749 | } |
| 750 | |
| 751 | // addrmode5 := reg +/- imm8*4 |
| 752 | // |
Jim Grosbach | 7ce0579 | 2011-08-03 23:50:40 +0000 | [diff] [blame] | 753 | def AddrMode5AsmOperand : AsmOperandClass { let Name = "AddrMode5"; } |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 754 | def addrmode5 : Operand<i32>, |
| 755 | ComplexPattern<i32, 2, "SelectAddrMode5", []> { |
| 756 | let PrintMethod = "printAddrMode5Operand"; |
Chris Lattner | 2ac1902 | 2010-11-15 05:19:05 +0000 | [diff] [blame] | 757 | let EncoderMethod = "getAddrMode5OpValue"; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 758 | let DecoderMethod = "DecodeAddrMode5Operand"; |
Jim Grosbach | 7ce0579 | 2011-08-03 23:50:40 +0000 | [diff] [blame] | 759 | let ParserMatchClass = AddrMode5AsmOperand; |
| 760 | let MIOperandInfo = (ops GPR:$base, i32imm); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 761 | } |
| 762 | |
Bob Wilson | d3a0765 | 2011-02-07 17:43:09 +0000 | [diff] [blame] | 763 | // addrmode6 := reg with optional alignment |
Bob Wilson | 8b024a5 | 2009-07-01 23:16:05 +0000 | [diff] [blame] | 764 | // |
Jim Grosbach | 57dcb85 | 2011-10-11 17:29:55 +0000 | [diff] [blame^] | 765 | def AddrMode6AsmOperand : AsmOperandClass { let Name = "AlignedMemory"; } |
Bob Wilson | 8b024a5 | 2009-07-01 23:16:05 +0000 | [diff] [blame] | 766 | def addrmode6 : Operand<i32>, |
Bob Wilson | 665814b | 2010-11-01 23:40:51 +0000 | [diff] [blame] | 767 | ComplexPattern<i32, 2, "SelectAddrMode6", [], [SDNPWantParent]>{ |
Bob Wilson | 8b024a5 | 2009-07-01 23:16:05 +0000 | [diff] [blame] | 768 | let PrintMethod = "printAddrMode6Operand"; |
Jim Grosbach | 38fbe32 | 2011-10-10 22:55:05 +0000 | [diff] [blame] | 769 | let MIOperandInfo = (ops GPR:$addr, i32imm:$align); |
Chris Lattner | 2ac1902 | 2010-11-15 05:19:05 +0000 | [diff] [blame] | 770 | let EncoderMethod = "getAddrMode6AddressOpValue"; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 771 | let DecoderMethod = "DecodeAddrMode6Operand"; |
Jim Grosbach | 57dcb85 | 2011-10-11 17:29:55 +0000 | [diff] [blame^] | 772 | let ParserMatchClass = AddrMode6AsmOperand; |
Bob Wilson | 226036e | 2010-03-20 22:13:40 +0000 | [diff] [blame] | 773 | } |
| 774 | |
Bob Wilson | da52506 | 2011-02-25 06:42:42 +0000 | [diff] [blame] | 775 | def am6offset : Operand<i32>, |
| 776 | ComplexPattern<i32, 1, "SelectAddrMode6Offset", |
| 777 | [], [SDNPWantRoot]> { |
Bob Wilson | 226036e | 2010-03-20 22:13:40 +0000 | [diff] [blame] | 778 | let PrintMethod = "printAddrMode6OffsetOperand"; |
| 779 | let MIOperandInfo = (ops GPR); |
Chris Lattner | 2ac1902 | 2010-11-15 05:19:05 +0000 | [diff] [blame] | 780 | let EncoderMethod = "getAddrMode6OffsetOpValue"; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 781 | let DecoderMethod = "DecodeGPRRegisterClass"; |
Bob Wilson | 8b024a5 | 2009-07-01 23:16:05 +0000 | [diff] [blame] | 782 | } |
| 783 | |
Mon P Wang | 183c627 | 2011-05-09 17:47:27 +0000 | [diff] [blame] | 784 | // Special version of addrmode6 to handle alignment encoding for VST1/VLD1 |
| 785 | // (single element from one lane) for size 32. |
| 786 | def addrmode6oneL32 : Operand<i32>, |
| 787 | ComplexPattern<i32, 2, "SelectAddrMode6", [], [SDNPWantParent]>{ |
| 788 | let PrintMethod = "printAddrMode6Operand"; |
| 789 | let MIOperandInfo = (ops GPR:$addr, i32imm); |
| 790 | let EncoderMethod = "getAddrMode6OneLane32AddressOpValue"; |
| 791 | } |
| 792 | |
Bob Wilson | 8e0c7b5 | 2010-11-30 00:00:42 +0000 | [diff] [blame] | 793 | // Special version of addrmode6 to handle alignment encoding for VLD-dup |
| 794 | // instructions, specifically VLD4-dup. |
| 795 | def addrmode6dup : Operand<i32>, |
| 796 | ComplexPattern<i32, 2, "SelectAddrMode6", [], [SDNPWantParent]>{ |
| 797 | let PrintMethod = "printAddrMode6Operand"; |
| 798 | let MIOperandInfo = (ops GPR:$addr, i32imm); |
| 799 | let EncoderMethod = "getAddrMode6DupAddressOpValue"; |
| 800 | } |
| 801 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 802 | // addrmodepc := pc + reg |
| 803 | // |
| 804 | def addrmodepc : Operand<i32>, |
| 805 | ComplexPattern<i32, 2, "SelectAddrModePC", []> { |
| 806 | let PrintMethod = "printAddrModePCOperand"; |
| 807 | let MIOperandInfo = (ops GPR, i32imm); |
| 808 | } |
| 809 | |
Jim Grosbach | e39389a | 2011-08-02 18:07:32 +0000 | [diff] [blame] | 810 | // addr_offset_none := reg |
Bruno Cardoso Lopes | 505f3cd | 2011-03-24 21:04:58 +0000 | [diff] [blame] | 811 | // |
Jim Grosbach | 7ce0579 | 2011-08-03 23:50:40 +0000 | [diff] [blame] | 812 | def MemNoOffsetAsmOperand : AsmOperandClass { let Name = "MemNoOffset"; } |
Jim Grosbach | 19dec20 | 2011-08-05 20:35:44 +0000 | [diff] [blame] | 813 | def addr_offset_none : Operand<i32>, |
| 814 | ComplexPattern<i32, 1, "SelectAddrOffsetNone", []> { |
Bruno Cardoso Lopes | 505f3cd | 2011-03-24 21:04:58 +0000 | [diff] [blame] | 815 | let PrintMethod = "printAddrMode7Operand"; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 816 | let DecoderMethod = "DecodeAddrMode7Operand"; |
Jim Grosbach | 7ce0579 | 2011-08-03 23:50:40 +0000 | [diff] [blame] | 817 | let ParserMatchClass = MemNoOffsetAsmOperand; |
| 818 | let MIOperandInfo = (ops GPR:$base); |
Bruno Cardoso Lopes | 505f3cd | 2011-03-24 21:04:58 +0000 | [diff] [blame] | 819 | } |
| 820 | |
Bob Wilson | 4f38b38 | 2009-08-21 21:58:55 +0000 | [diff] [blame] | 821 | def nohash_imm : Operand<i32> { |
| 822 | let PrintMethod = "printNoHashImmediate"; |
Anton Korobeynikov | 8e9ece7 | 2009-08-08 23:10:41 +0000 | [diff] [blame] | 823 | } |
| 824 | |
Bruno Cardoso Lopes | fafde7f | 2011-02-07 21:41:25 +0000 | [diff] [blame] | 825 | def CoprocNumAsmOperand : AsmOperandClass { |
| 826 | let Name = "CoprocNum"; |
Jim Grosbach | 4390429 | 2011-07-25 20:14:50 +0000 | [diff] [blame] | 827 | let ParserMethod = "parseCoprocNumOperand"; |
Bruno Cardoso Lopes | fafde7f | 2011-02-07 21:41:25 +0000 | [diff] [blame] | 828 | } |
Owen Anderson | e4e5e2a | 2011-01-13 21:46:02 +0000 | [diff] [blame] | 829 | def p_imm : Operand<i32> { |
| 830 | let PrintMethod = "printPImmediate"; |
Bruno Cardoso Lopes | fafde7f | 2011-02-07 21:41:25 +0000 | [diff] [blame] | 831 | let ParserMatchClass = CoprocNumAsmOperand; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 832 | let DecoderMethod = "DecodeCoprocessor"; |
Owen Anderson | e4e5e2a | 2011-01-13 21:46:02 +0000 | [diff] [blame] | 833 | } |
| 834 | |
Jim Grosbach | 1610a70 | 2011-07-25 20:06:30 +0000 | [diff] [blame] | 835 | def CoprocRegAsmOperand : AsmOperandClass { |
| 836 | let Name = "CoprocReg"; |
Jim Grosbach | 4390429 | 2011-07-25 20:14:50 +0000 | [diff] [blame] | 837 | let ParserMethod = "parseCoprocRegOperand"; |
Jim Grosbach | 1610a70 | 2011-07-25 20:06:30 +0000 | [diff] [blame] | 838 | } |
Owen Anderson | e4e5e2a | 2011-01-13 21:46:02 +0000 | [diff] [blame] | 839 | def c_imm : Operand<i32> { |
| 840 | let PrintMethod = "printCImmediate"; |
Bruno Cardoso Lopes | fafde7f | 2011-02-07 21:41:25 +0000 | [diff] [blame] | 841 | let ParserMatchClass = CoprocRegAsmOperand; |
Owen Anderson | e4e5e2a | 2011-01-13 21:46:02 +0000 | [diff] [blame] | 842 | } |
| 843 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 844 | //===----------------------------------------------------------------------===// |
Evan Cheng | 0ff94f7 | 2007-08-07 01:37:15 +0000 | [diff] [blame] | 845 | |
Evan Cheng | 37f25d9 | 2008-08-28 23:39:26 +0000 | [diff] [blame] | 846 | include "ARMInstrFormats.td" |
Evan Cheng | 0ff94f7 | 2007-08-07 01:37:15 +0000 | [diff] [blame] | 847 | |
| 848 | //===----------------------------------------------------------------------===// |
Evan Cheng | 37f25d9 | 2008-08-28 23:39:26 +0000 | [diff] [blame] | 849 | // Multiclass helpers... |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 850 | // |
| 851 | |
Evan Cheng | 3924f78 | 2008-08-29 07:36:24 +0000 | [diff] [blame] | 852 | /// AsI1_bin_irs - Defines a set of (op r, {so_imm|r|so_reg}) patterns for a |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 853 | /// binop that produces a value. |
Evan Cheng | 7e1bf30 | 2010-09-29 00:27:46 +0000 | [diff] [blame] | 854 | multiclass AsI1_bin_irs<bits<4> opcod, string opc, |
| 855 | InstrItinClass iii, InstrItinClass iir, InstrItinClass iis, |
Jim Grosbach | 0ff9220 | 2011-06-27 19:09:15 +0000 | [diff] [blame] | 856 | PatFrag opnode, string baseOpc, bit Commutable = 0> { |
Jim Grosbach | 663e339 | 2010-08-30 19:49:58 +0000 | [diff] [blame] | 857 | // The register-immediate version is re-materializable. This is useful |
| 858 | // in particular for taking the address of a local. |
| 859 | let isReMaterializable = 1 in { |
Jim Grosbach | 0de6ab3 | 2010-10-12 17:11:26 +0000 | [diff] [blame] | 860 | def ri : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm, |
| 861 | iii, opc, "\t$Rd, $Rn, $imm", |
| 862 | [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]> { |
| 863 | bits<4> Rd; |
| 864 | bits<4> Rn; |
Jim Grosbach | 2a6a93d | 2010-10-12 23:18:08 +0000 | [diff] [blame] | 865 | bits<12> imm; |
Evan Cheng | bc8a945 | 2009-07-07 23:40:25 +0000 | [diff] [blame] | 866 | let Inst{25} = 1; |
Jim Grosbach | 0de6ab3 | 2010-10-12 17:11:26 +0000 | [diff] [blame] | 867 | let Inst{19-16} = Rn; |
Jim Grosbach | 28b1082 | 2010-11-02 17:59:04 +0000 | [diff] [blame] | 868 | let Inst{15-12} = Rd; |
Jim Grosbach | 2a6a93d | 2010-10-12 23:18:08 +0000 | [diff] [blame] | 869 | let Inst{11-0} = imm; |
Evan Cheng | bc8a945 | 2009-07-07 23:40:25 +0000 | [diff] [blame] | 870 | } |
Jim Grosbach | 663e339 | 2010-08-30 19:49:58 +0000 | [diff] [blame] | 871 | } |
Jim Grosbach | 6254726 | 2010-10-11 18:51:51 +0000 | [diff] [blame] | 872 | def rr : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm, |
| 873 | iir, opc, "\t$Rd, $Rn, $Rm", |
| 874 | [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]> { |
Jim Grosbach | 56ac907 | 2010-10-08 21:45:55 +0000 | [diff] [blame] | 875 | bits<4> Rd; |
| 876 | bits<4> Rn; |
| 877 | bits<4> Rm; |
Evan Cheng | bc8a945 | 2009-07-07 23:40:25 +0000 | [diff] [blame] | 878 | let Inst{25} = 0; |
Evan Cheng | 8de898a | 2009-06-26 00:19:44 +0000 | [diff] [blame] | 879 | let isCommutable = Commutable; |
Jim Grosbach | 56ac907 | 2010-10-08 21:45:55 +0000 | [diff] [blame] | 880 | let Inst{19-16} = Rn; |
Jim Grosbach | 28b1082 | 2010-11-02 17:59:04 +0000 | [diff] [blame] | 881 | let Inst{15-12} = Rd; |
| 882 | let Inst{11-4} = 0b00000000; |
| 883 | let Inst{3-0} = Rm; |
Evan Cheng | 8de898a | 2009-06-26 00:19:44 +0000 | [diff] [blame] | 884 | } |
Owen Anderson | 92a2022 | 2011-07-21 18:54:16 +0000 | [diff] [blame] | 885 | |
| 886 | def rsi : AsI1<opcod, (outs GPR:$Rd), |
Owen Anderson | 152d4a4 | 2011-07-21 23:38:37 +0000 | [diff] [blame] | 887 | (ins GPR:$Rn, so_reg_imm:$shift), DPSoRegImmFrm, |
Jim Grosbach | ef324d7 | 2010-10-12 23:53:58 +0000 | [diff] [blame] | 888 | iis, opc, "\t$Rd, $Rn, $shift", |
Owen Anderson | 92a2022 | 2011-07-21 18:54:16 +0000 | [diff] [blame] | 889 | [(set GPR:$Rd, (opnode GPR:$Rn, so_reg_imm:$shift))]> { |
Jim Grosbach | 42fac8e | 2010-10-11 23:16:21 +0000 | [diff] [blame] | 890 | bits<4> Rd; |
| 891 | bits<4> Rn; |
Jim Grosbach | ef324d7 | 2010-10-12 23:53:58 +0000 | [diff] [blame] | 892 | bits<12> shift; |
Evan Cheng | bc8a945 | 2009-07-07 23:40:25 +0000 | [diff] [blame] | 893 | let Inst{25} = 0; |
Jim Grosbach | 42fac8e | 2010-10-11 23:16:21 +0000 | [diff] [blame] | 894 | let Inst{19-16} = Rn; |
Jim Grosbach | 28b1082 | 2010-11-02 17:59:04 +0000 | [diff] [blame] | 895 | let Inst{15-12} = Rd; |
Owen Anderson | 92a2022 | 2011-07-21 18:54:16 +0000 | [diff] [blame] | 896 | let Inst{11-5} = shift{11-5}; |
| 897 | let Inst{4} = 0; |
| 898 | let Inst{3-0} = shift{3-0}; |
| 899 | } |
| 900 | |
| 901 | def rsr : AsI1<opcod, (outs GPR:$Rd), |
Owen Anderson | 152d4a4 | 2011-07-21 23:38:37 +0000 | [diff] [blame] | 902 | (ins GPR:$Rn, so_reg_reg:$shift), DPSoRegRegFrm, |
Owen Anderson | 92a2022 | 2011-07-21 18:54:16 +0000 | [diff] [blame] | 903 | iis, opc, "\t$Rd, $Rn, $shift", |
| 904 | [(set GPR:$Rd, (opnode GPR:$Rn, so_reg_reg:$shift))]> { |
| 905 | bits<4> Rd; |
| 906 | bits<4> Rn; |
| 907 | bits<12> shift; |
| 908 | let Inst{25} = 0; |
| 909 | let Inst{19-16} = Rn; |
| 910 | let Inst{15-12} = Rd; |
| 911 | let Inst{11-8} = shift{11-8}; |
| 912 | let Inst{7} = 0; |
| 913 | let Inst{6-5} = shift{6-5}; |
| 914 | let Inst{4} = 1; |
| 915 | let Inst{3-0} = shift{3-0}; |
Evan Cheng | bc8a945 | 2009-07-07 23:40:25 +0000 | [diff] [blame] | 916 | } |
Jim Grosbach | 0ff9220 | 2011-06-27 19:09:15 +0000 | [diff] [blame] | 917 | |
| 918 | // Assembly aliases for optional destination operand when it's the same |
| 919 | // as the source operand. |
| 920 | def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $imm"), |
| 921 | (!cast<Instruction>(!strconcat(baseOpc, "ri")) GPR:$Rdn, GPR:$Rdn, |
| 922 | so_imm:$imm, pred:$p, |
| 923 | cc_out:$s)>, |
| 924 | Requires<[IsARM]>; |
| 925 | def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $Rm"), |
| 926 | (!cast<Instruction>(!strconcat(baseOpc, "rr")) GPR:$Rdn, GPR:$Rdn, |
| 927 | GPR:$Rm, pred:$p, |
| 928 | cc_out:$s)>, |
| 929 | Requires<[IsARM]>; |
| 930 | def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $shift"), |
Owen Anderson | 92a2022 | 2011-07-21 18:54:16 +0000 | [diff] [blame] | 931 | (!cast<Instruction>(!strconcat(baseOpc, "rsi")) GPR:$Rdn, GPR:$Rdn, |
| 932 | so_reg_imm:$shift, pred:$p, |
Jim Grosbach | 0ff9220 | 2011-06-27 19:09:15 +0000 | [diff] [blame] | 933 | cc_out:$s)>, |
| 934 | Requires<[IsARM]>; |
Owen Anderson | 92a2022 | 2011-07-21 18:54:16 +0000 | [diff] [blame] | 935 | def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $shift"), |
| 936 | (!cast<Instruction>(!strconcat(baseOpc, "rsr")) GPR:$Rdn, GPR:$Rdn, |
| 937 | so_reg_reg:$shift, pred:$p, |
| 938 | cc_out:$s)>, |
| 939 | Requires<[IsARM]>; |
| 940 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 941 | } |
| 942 | |
Evan Cheng | 342e316 | 2011-08-30 01:34:54 +0000 | [diff] [blame] | 943 | /// AsI1_rbin_irs - Same as AsI1_bin_irs except the order of operands are |
| 944 | /// reversed. The 'rr' form is only defined for the disassembler; for codegen |
| 945 | /// it is equivalent to the AsI1_bin_irs counterpart. |
| 946 | multiclass AsI1_rbin_irs<bits<4> opcod, string opc, |
| 947 | InstrItinClass iii, InstrItinClass iir, InstrItinClass iis, |
| 948 | PatFrag opnode, string baseOpc, bit Commutable = 0> { |
| 949 | // The register-immediate version is re-materializable. This is useful |
| 950 | // in particular for taking the address of a local. |
| 951 | let isReMaterializable = 1 in { |
| 952 | def ri : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm, |
| 953 | iii, opc, "\t$Rd, $Rn, $imm", |
| 954 | [(set GPR:$Rd, (opnode so_imm:$imm, GPR:$Rn))]> { |
| 955 | bits<4> Rd; |
| 956 | bits<4> Rn; |
| 957 | bits<12> imm; |
| 958 | let Inst{25} = 1; |
| 959 | let Inst{19-16} = Rn; |
| 960 | let Inst{15-12} = Rd; |
| 961 | let Inst{11-0} = imm; |
| 962 | } |
| 963 | } |
| 964 | def rr : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm, |
| 965 | iir, opc, "\t$Rd, $Rn, $Rm", |
| 966 | [/* pattern left blank */]> { |
| 967 | bits<4> Rd; |
| 968 | bits<4> Rn; |
| 969 | bits<4> Rm; |
| 970 | let Inst{11-4} = 0b00000000; |
| 971 | let Inst{25} = 0; |
| 972 | let Inst{3-0} = Rm; |
| 973 | let Inst{15-12} = Rd; |
| 974 | let Inst{19-16} = Rn; |
| 975 | } |
| 976 | |
| 977 | def rsi : AsI1<opcod, (outs GPR:$Rd), |
| 978 | (ins GPR:$Rn, so_reg_imm:$shift), DPSoRegImmFrm, |
| 979 | iis, opc, "\t$Rd, $Rn, $shift", |
| 980 | [(set GPR:$Rd, (opnode so_reg_imm:$shift, GPR:$Rn))]> { |
| 981 | bits<4> Rd; |
| 982 | bits<4> Rn; |
| 983 | bits<12> shift; |
| 984 | let Inst{25} = 0; |
| 985 | let Inst{19-16} = Rn; |
| 986 | let Inst{15-12} = Rd; |
| 987 | let Inst{11-5} = shift{11-5}; |
| 988 | let Inst{4} = 0; |
| 989 | let Inst{3-0} = shift{3-0}; |
| 990 | } |
| 991 | |
| 992 | def rsr : AsI1<opcod, (outs GPR:$Rd), |
| 993 | (ins GPR:$Rn, so_reg_reg:$shift), DPSoRegRegFrm, |
| 994 | iis, opc, "\t$Rd, $Rn, $shift", |
| 995 | [(set GPR:$Rd, (opnode so_reg_reg:$shift, GPR:$Rn))]> { |
| 996 | bits<4> Rd; |
| 997 | bits<4> Rn; |
| 998 | bits<12> shift; |
| 999 | let Inst{25} = 0; |
| 1000 | let Inst{19-16} = Rn; |
| 1001 | let Inst{15-12} = Rd; |
| 1002 | let Inst{11-8} = shift{11-8}; |
| 1003 | let Inst{7} = 0; |
| 1004 | let Inst{6-5} = shift{6-5}; |
| 1005 | let Inst{4} = 1; |
| 1006 | let Inst{3-0} = shift{3-0}; |
| 1007 | } |
| 1008 | |
| 1009 | // Assembly aliases for optional destination operand when it's the same |
| 1010 | // as the source operand. |
| 1011 | def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $imm"), |
| 1012 | (!cast<Instruction>(!strconcat(baseOpc, "ri")) GPR:$Rdn, GPR:$Rdn, |
| 1013 | so_imm:$imm, pred:$p, |
| 1014 | cc_out:$s)>, |
| 1015 | Requires<[IsARM]>; |
| 1016 | def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $Rm"), |
| 1017 | (!cast<Instruction>(!strconcat(baseOpc, "rr")) GPR:$Rdn, GPR:$Rdn, |
| 1018 | GPR:$Rm, pred:$p, |
| 1019 | cc_out:$s)>, |
| 1020 | Requires<[IsARM]>; |
| 1021 | def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $shift"), |
| 1022 | (!cast<Instruction>(!strconcat(baseOpc, "rsi")) GPR:$Rdn, GPR:$Rdn, |
| 1023 | so_reg_imm:$shift, pred:$p, |
| 1024 | cc_out:$s)>, |
| 1025 | Requires<[IsARM]>; |
| 1026 | def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $shift"), |
| 1027 | (!cast<Instruction>(!strconcat(baseOpc, "rsr")) GPR:$Rdn, GPR:$Rdn, |
| 1028 | so_reg_reg:$shift, pred:$p, |
| 1029 | cc_out:$s)>, |
| 1030 | Requires<[IsARM]>; |
| 1031 | |
| 1032 | } |
| 1033 | |
Evan Cheng | 4a51708 | 2011-09-06 18:52:20 +0000 | [diff] [blame] | 1034 | /// AsI1_rbin_s_is - Same as AsI1_rbin_s_is except it sets 's' bit by default. |
Andrew Trick | 3be654f | 2011-09-21 02:20:46 +0000 | [diff] [blame] | 1035 | /// |
| 1036 | /// These opcodes will be converted to the real non-S opcodes by |
| 1037 | /// AdjustInstrPostInstrSelection after giving then an optional CPSR operand. |
| 1038 | let hasPostISelHook = 1, isCodeGenOnly = 1, isPseudo = 1, Defs = [CPSR] in { |
Evan Cheng | 342e316 | 2011-08-30 01:34:54 +0000 | [diff] [blame] | 1039 | multiclass AsI1_rbin_s_is<bits<4> opcod, string opc, |
| 1040 | InstrItinClass iii, InstrItinClass iir, InstrItinClass iis, |
| 1041 | PatFrag opnode, bit Commutable = 0> { |
| 1042 | def ri : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm, |
| 1043 | iii, opc, "\t$Rd, $Rn, $imm", |
Andrew Trick | 3be654f | 2011-09-21 02:20:46 +0000 | [diff] [blame] | 1044 | [(set GPR:$Rd, CPSR, (opnode so_imm:$imm, GPR:$Rn))]>; |
Evan Cheng | 342e316 | 2011-08-30 01:34:54 +0000 | [diff] [blame] | 1045 | |
| 1046 | def rr : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm, |
| 1047 | iir, opc, "\t$Rd, $Rn, $Rm", |
Andrew Trick | 3be654f | 2011-09-21 02:20:46 +0000 | [diff] [blame] | 1048 | [/* pattern left blank */]>; |
Evan Cheng | 342e316 | 2011-08-30 01:34:54 +0000 | [diff] [blame] | 1049 | |
| 1050 | def rsi : AsI1<opcod, (outs GPR:$Rd), |
| 1051 | (ins GPR:$Rn, so_reg_imm:$shift), DPSoRegImmFrm, |
| 1052 | iis, opc, "\t$Rd, $Rn, $shift", |
Andrew Trick | 3be654f | 2011-09-21 02:20:46 +0000 | [diff] [blame] | 1053 | [(set GPR:$Rd, CPSR, (opnode so_reg_imm:$shift, GPR:$Rn))]>; |
Evan Cheng | 342e316 | 2011-08-30 01:34:54 +0000 | [diff] [blame] | 1054 | |
| 1055 | def rsr : AsI1<opcod, (outs GPR:$Rd), |
| 1056 | (ins GPR:$Rn, so_reg_reg:$shift), DPSoRegRegFrm, |
| 1057 | iis, opc, "\t$Rd, $Rn, $shift", |
| 1058 | [(set GPR:$Rd, CPSR, (opnode so_reg_reg:$shift, GPR:$Rn))]> { |
| 1059 | bits<4> Rd; |
| 1060 | bits<4> Rn; |
| 1061 | bits<12> shift; |
| 1062 | let Inst{25} = 0; |
| 1063 | let Inst{19-16} = Rn; |
| 1064 | let Inst{15-12} = Rd; |
| 1065 | let Inst{11-8} = shift{11-8}; |
| 1066 | let Inst{7} = 0; |
| 1067 | let Inst{6-5} = shift{6-5}; |
| 1068 | let Inst{4} = 1; |
| 1069 | let Inst{3-0} = shift{3-0}; |
| 1070 | } |
| 1071 | } |
| 1072 | } |
| 1073 | |
Evan Cheng | 4a51708 | 2011-09-06 18:52:20 +0000 | [diff] [blame] | 1074 | /// AsI1_bin_s_irs - Same as AsI1_bin_irs except it sets the 's' bit by default. |
Andrew Trick | 3be654f | 2011-09-21 02:20:46 +0000 | [diff] [blame] | 1075 | /// |
| 1076 | /// These opcodes will be converted to the real non-S opcodes by |
| 1077 | /// AdjustInstrPostInstrSelection after giving then an optional CPSR operand. |
| 1078 | let hasPostISelHook = 1, isCodeGenOnly = 1, isPseudo = 1, Defs = [CPSR] in { |
Evan Cheng | 4a51708 | 2011-09-06 18:52:20 +0000 | [diff] [blame] | 1079 | multiclass AsI1_bin_s_irs<bits<4> opcod, string opc, |
Evan Cheng | 7e1bf30 | 2010-09-29 00:27:46 +0000 | [diff] [blame] | 1080 | InstrItinClass iii, InstrItinClass iir, InstrItinClass iis, |
| 1081 | PatFrag opnode, bit Commutable = 0> { |
Evan Cheng | 4a51708 | 2011-09-06 18:52:20 +0000 | [diff] [blame] | 1082 | def ri : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm, |
Jim Grosbach | 89c898f | 2010-10-13 00:50:27 +0000 | [diff] [blame] | 1083 | iii, opc, "\t$Rd, $Rn, $imm", |
Andrew Trick | 3be654f | 2011-09-21 02:20:46 +0000 | [diff] [blame] | 1084 | [(set GPR:$Rd, CPSR, (opnode GPR:$Rn, so_imm:$imm))]>; |
Evan Cheng | 4a51708 | 2011-09-06 18:52:20 +0000 | [diff] [blame] | 1085 | def rr : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm, |
Jim Grosbach | 89c898f | 2010-10-13 00:50:27 +0000 | [diff] [blame] | 1086 | iir, opc, "\t$Rd, $Rn, $Rm", |
Andrew Trick | 3be654f | 2011-09-21 02:20:46 +0000 | [diff] [blame] | 1087 | [(set GPR:$Rd, CPSR, (opnode GPR:$Rn, GPR:$Rm))]>; |
Evan Cheng | 4a51708 | 2011-09-06 18:52:20 +0000 | [diff] [blame] | 1088 | def rsi : AsI1<opcod, (outs GPR:$Rd), |
Owen Anderson | 152d4a4 | 2011-07-21 23:38:37 +0000 | [diff] [blame] | 1089 | (ins GPR:$Rn, so_reg_imm:$shift), DPSoRegImmFrm, |
Jim Grosbach | 89c898f | 2010-10-13 00:50:27 +0000 | [diff] [blame] | 1090 | iis, opc, "\t$Rd, $Rn, $shift", |
Andrew Trick | 3be654f | 2011-09-21 02:20:46 +0000 | [diff] [blame] | 1091 | [(set GPR:$Rd, CPSR, (opnode GPR:$Rn, so_reg_imm:$shift))]>; |
Owen Anderson | 92a2022 | 2011-07-21 18:54:16 +0000 | [diff] [blame] | 1092 | |
Evan Cheng | 4a51708 | 2011-09-06 18:52:20 +0000 | [diff] [blame] | 1093 | def rsr : AsI1<opcod, (outs GPR:$Rd), |
Owen Anderson | 152d4a4 | 2011-07-21 23:38:37 +0000 | [diff] [blame] | 1094 | (ins GPR:$Rn, so_reg_reg:$shift), DPSoRegRegFrm, |
Owen Anderson | 92a2022 | 2011-07-21 18:54:16 +0000 | [diff] [blame] | 1095 | iis, opc, "\t$Rd, $Rn, $shift", |
Andrew Trick | 3be654f | 2011-09-21 02:20:46 +0000 | [diff] [blame] | 1096 | [(set GPR:$Rd, CPSR, (opnode GPR:$Rn, so_reg_reg:$shift))]>; |
Evan Cheng | 071a279 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 1097 | } |
Evan Cheng | c85e832 | 2007-07-05 07:13:32 +0000 | [diff] [blame] | 1098 | } |
| 1099 | |
| 1100 | /// AI1_cmp_irs - Defines a set of (op r, {so_imm|r|so_reg}) cmp / test |
Evan Cheng | 13ab020 | 2007-07-10 18:08:01 +0000 | [diff] [blame] | 1101 | /// patterns. Similar to AsI1_bin_irs except the instruction does not produce |
Evan Cheng | c85e832 | 2007-07-05 07:13:32 +0000 | [diff] [blame] | 1102 | /// a explicit result, only implicitly set CPSR. |
Bill Wendling | 0cce3dd | 2010-08-11 00:22:27 +0000 | [diff] [blame] | 1103 | let isCompare = 1, Defs = [CPSR] in { |
Evan Cheng | 5d42c56 | 2010-09-29 00:49:25 +0000 | [diff] [blame] | 1104 | multiclass AI1_cmp_irs<bits<4> opcod, string opc, |
| 1105 | InstrItinClass iii, InstrItinClass iir, InstrItinClass iis, |
| 1106 | PatFrag opnode, bit Commutable = 0> { |
Jim Grosbach | 89c898f | 2010-10-13 00:50:27 +0000 | [diff] [blame] | 1107 | def ri : AI1<opcod, (outs), (ins GPR:$Rn, so_imm:$imm), DPFrm, iii, |
| 1108 | opc, "\t$Rn, $imm", |
| 1109 | [(opnode GPR:$Rn, so_imm:$imm)]> { |
Jim Grosbach | 89c898f | 2010-10-13 00:50:27 +0000 | [diff] [blame] | 1110 | bits<4> Rn; |
| 1111 | bits<12> imm; |
Evan Cheng | bc8a945 | 2009-07-07 23:40:25 +0000 | [diff] [blame] | 1112 | let Inst{25} = 1; |
Jim Grosbach | 28b1082 | 2010-11-02 17:59:04 +0000 | [diff] [blame] | 1113 | let Inst{20} = 1; |
Jim Grosbach | 89c898f | 2010-10-13 00:50:27 +0000 | [diff] [blame] | 1114 | let Inst{19-16} = Rn; |
Jim Grosbach | 28b1082 | 2010-11-02 17:59:04 +0000 | [diff] [blame] | 1115 | let Inst{15-12} = 0b0000; |
Jim Grosbach | 89c898f | 2010-10-13 00:50:27 +0000 | [diff] [blame] | 1116 | let Inst{11-0} = imm; |
Jim Grosbach | 89c898f | 2010-10-13 00:50:27 +0000 | [diff] [blame] | 1117 | } |
| 1118 | def rr : AI1<opcod, (outs), (ins GPR:$Rn, GPR:$Rm), DPFrm, iir, |
| 1119 | opc, "\t$Rn, $Rm", |
| 1120 | [(opnode GPR:$Rn, GPR:$Rm)]> { |
Jim Grosbach | 89c898f | 2010-10-13 00:50:27 +0000 | [diff] [blame] | 1121 | bits<4> Rn; |
| 1122 | bits<4> Rm; |
Evan Cheng | 8de898a | 2009-06-26 00:19:44 +0000 | [diff] [blame] | 1123 | let isCommutable = Commutable; |
Jim Grosbach | 28b1082 | 2010-11-02 17:59:04 +0000 | [diff] [blame] | 1124 | let Inst{25} = 0; |
Bob Wilson | 5361cd2 | 2009-10-13 17:35:30 +0000 | [diff] [blame] | 1125 | let Inst{20} = 1; |
Jim Grosbach | 28b1082 | 2010-11-02 17:59:04 +0000 | [diff] [blame] | 1126 | let Inst{19-16} = Rn; |
| 1127 | let Inst{15-12} = 0b0000; |
| 1128 | let Inst{11-4} = 0b00000000; |
| 1129 | let Inst{3-0} = Rm; |
Jim Grosbach | 89c898f | 2010-10-13 00:50:27 +0000 | [diff] [blame] | 1130 | } |
Owen Anderson | 92a2022 | 2011-07-21 18:54:16 +0000 | [diff] [blame] | 1131 | def rsi : AI1<opcod, (outs), |
Owen Anderson | 152d4a4 | 2011-07-21 23:38:37 +0000 | [diff] [blame] | 1132 | (ins GPR:$Rn, so_reg_imm:$shift), DPSoRegImmFrm, iis, |
Jim Grosbach | 89c898f | 2010-10-13 00:50:27 +0000 | [diff] [blame] | 1133 | opc, "\t$Rn, $shift", |
Owen Anderson | 92a2022 | 2011-07-21 18:54:16 +0000 | [diff] [blame] | 1134 | [(opnode GPR:$Rn, so_reg_imm:$shift)]> { |
Jim Grosbach | 89c898f | 2010-10-13 00:50:27 +0000 | [diff] [blame] | 1135 | bits<4> Rn; |
| 1136 | bits<12> shift; |
Evan Cheng | bc8a945 | 2009-07-07 23:40:25 +0000 | [diff] [blame] | 1137 | let Inst{25} = 0; |
Jim Grosbach | 89c898f | 2010-10-13 00:50:27 +0000 | [diff] [blame] | 1138 | let Inst{20} = 1; |
Jim Grosbach | 28b1082 | 2010-11-02 17:59:04 +0000 | [diff] [blame] | 1139 | let Inst{19-16} = Rn; |
| 1140 | let Inst{15-12} = 0b0000; |
Owen Anderson | 92a2022 | 2011-07-21 18:54:16 +0000 | [diff] [blame] | 1141 | let Inst{11-5} = shift{11-5}; |
| 1142 | let Inst{4} = 0; |
| 1143 | let Inst{3-0} = shift{3-0}; |
Evan Cheng | bc8a945 | 2009-07-07 23:40:25 +0000 | [diff] [blame] | 1144 | } |
Owen Anderson | 92a2022 | 2011-07-21 18:54:16 +0000 | [diff] [blame] | 1145 | def rsr : AI1<opcod, (outs), |
Owen Anderson | 152d4a4 | 2011-07-21 23:38:37 +0000 | [diff] [blame] | 1146 | (ins GPR:$Rn, so_reg_reg:$shift), DPSoRegRegFrm, iis, |
Owen Anderson | 92a2022 | 2011-07-21 18:54:16 +0000 | [diff] [blame] | 1147 | opc, "\t$Rn, $shift", |
| 1148 | [(opnode GPR:$Rn, so_reg_reg:$shift)]> { |
| 1149 | bits<4> Rn; |
| 1150 | bits<12> shift; |
| 1151 | let Inst{25} = 0; |
| 1152 | let Inst{20} = 1; |
| 1153 | let Inst{19-16} = Rn; |
| 1154 | let Inst{15-12} = 0b0000; |
| 1155 | let Inst{11-8} = shift{11-8}; |
| 1156 | let Inst{7} = 0; |
| 1157 | let Inst{6-5} = shift{6-5}; |
| 1158 | let Inst{4} = 1; |
| 1159 | let Inst{3-0} = shift{3-0}; |
| 1160 | } |
| 1161 | |
Evan Cheng | 071a279 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 1162 | } |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1163 | } |
| 1164 | |
Evan Cheng | 576a396 | 2010-09-25 00:49:35 +0000 | [diff] [blame] | 1165 | /// AI_ext_rrot - A unary operation with two forms: one whose operand is a |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1166 | /// register and one whose operand is a register rotated by 8/16/24. |
Evan Cheng | 97f48c3 | 2008-11-06 22:15:19 +0000 | [diff] [blame] | 1167 | /// FIXME: Remove the 'r' variant. Its rot_imm is zero. |
Jim Grosbach | c5a8c86 | 2011-07-27 16:47:19 +0000 | [diff] [blame] | 1168 | class AI_ext_rrot<bits<8> opcod, string opc, PatFrag opnode> |
Owen Anderson | 33e5751 | 2011-08-10 00:03:03 +0000 | [diff] [blame] | 1169 | : AExtI<opcod, (outs GPRnopc:$Rd), (ins GPRnopc:$Rm, rot_imm:$rot), |
Jim Grosbach | c5a8c86 | 2011-07-27 16:47:19 +0000 | [diff] [blame] | 1170 | IIC_iEXTr, opc, "\t$Rd, $Rm$rot", |
Owen Anderson | 33e5751 | 2011-08-10 00:03:03 +0000 | [diff] [blame] | 1171 | [(set GPRnopc:$Rd, (opnode (rotr GPRnopc:$Rm, rot_imm:$rot)))]>, |
Jim Grosbach | c5a8c86 | 2011-07-27 16:47:19 +0000 | [diff] [blame] | 1172 | Requires<[IsARM, HasV6]> { |
| 1173 | bits<4> Rd; |
| 1174 | bits<4> Rm; |
| 1175 | bits<2> rot; |
| 1176 | let Inst{19-16} = 0b1111; |
| 1177 | let Inst{15-12} = Rd; |
| 1178 | let Inst{11-10} = rot; |
| 1179 | let Inst{3-0} = Rm; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1180 | } |
| 1181 | |
Jim Grosbach | c5a8c86 | 2011-07-27 16:47:19 +0000 | [diff] [blame] | 1182 | class AI_ext_rrot_np<bits<8> opcod, string opc> |
Owen Anderson | 33e5751 | 2011-08-10 00:03:03 +0000 | [diff] [blame] | 1183 | : AExtI<opcod, (outs GPRnopc:$Rd), (ins GPRnopc:$Rm, rot_imm:$rot), |
Jim Grosbach | c5a8c86 | 2011-07-27 16:47:19 +0000 | [diff] [blame] | 1184 | IIC_iEXTr, opc, "\t$Rd, $Rm$rot", []>, |
| 1185 | Requires<[IsARM, HasV6]> { |
| 1186 | bits<2> rot; |
| 1187 | let Inst{19-16} = 0b1111; |
| 1188 | let Inst{11-10} = rot; |
Johnny Chen | 2ec5e49 | 2010-02-22 21:50:40 +0000 | [diff] [blame] | 1189 | } |
| 1190 | |
Evan Cheng | 576a396 | 2010-09-25 00:49:35 +0000 | [diff] [blame] | 1191 | /// AI_exta_rrot - A binary operation with two forms: one whose operand is a |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1192 | /// register and one whose operand is a register rotated by 8/16/24. |
Jim Grosbach | 7032741 | 2011-07-27 17:48:13 +0000 | [diff] [blame] | 1193 | class AI_exta_rrot<bits<8> opcod, string opc, PatFrag opnode> |
Owen Anderson | 33e5751 | 2011-08-10 00:03:03 +0000 | [diff] [blame] | 1194 | : AExtI<opcod, (outs GPRnopc:$Rd), (ins GPR:$Rn, GPRnopc:$Rm, rot_imm:$rot), |
Jim Grosbach | 7032741 | 2011-07-27 17:48:13 +0000 | [diff] [blame] | 1195 | IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm$rot", |
Owen Anderson | 33e5751 | 2011-08-10 00:03:03 +0000 | [diff] [blame] | 1196 | [(set GPRnopc:$Rd, (opnode GPR:$Rn, |
| 1197 | (rotr GPRnopc:$Rm, rot_imm:$rot)))]>, |
Jim Grosbach | 7032741 | 2011-07-27 17:48:13 +0000 | [diff] [blame] | 1198 | Requires<[IsARM, HasV6]> { |
| 1199 | bits<4> Rd; |
| 1200 | bits<4> Rm; |
| 1201 | bits<4> Rn; |
| 1202 | bits<2> rot; |
| 1203 | let Inst{19-16} = Rn; |
| 1204 | let Inst{15-12} = Rd; |
| 1205 | let Inst{11-10} = rot; |
| 1206 | let Inst{9-4} = 0b000111; |
| 1207 | let Inst{3-0} = Rm; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1208 | } |
| 1209 | |
Jim Grosbach | 7032741 | 2011-07-27 17:48:13 +0000 | [diff] [blame] | 1210 | class AI_exta_rrot_np<bits<8> opcod, string opc> |
Owen Anderson | 33e5751 | 2011-08-10 00:03:03 +0000 | [diff] [blame] | 1211 | : AExtI<opcod, (outs GPRnopc:$Rd), (ins GPR:$Rn, GPRnopc:$Rm, rot_imm:$rot), |
Jim Grosbach | 7032741 | 2011-07-27 17:48:13 +0000 | [diff] [blame] | 1212 | IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm$rot", []>, |
| 1213 | Requires<[IsARM, HasV6]> { |
| 1214 | bits<4> Rn; |
| 1215 | bits<2> rot; |
| 1216 | let Inst{19-16} = Rn; |
| 1217 | let Inst{11-10} = rot; |
Johnny Chen | 2ec5e49 | 2010-02-22 21:50:40 +0000 | [diff] [blame] | 1218 | } |
| 1219 | |
Evan Cheng | 6267422 | 2009-06-25 23:34:10 +0000 | [diff] [blame] | 1220 | /// AI1_adde_sube_irs - Define instructions and patterns for adde and sube. |
Evan Cheng | 8de898a | 2009-06-26 00:19:44 +0000 | [diff] [blame] | 1221 | multiclass AI1_adde_sube_irs<bits<4> opcod, string opc, PatFrag opnode, |
Jim Grosbach | 37ee464 | 2011-07-13 17:57:17 +0000 | [diff] [blame] | 1222 | string baseOpc, bit Commutable = 0> { |
Andrew Trick | 83a8031 | 2011-09-20 18:22:31 +0000 | [diff] [blame] | 1223 | let hasPostISelHook = 1, Defs = [CPSR], Uses = [CPSR] in { |
Jim Grosbach | 24989ec | 2010-10-13 18:00:52 +0000 | [diff] [blame] | 1224 | def ri : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), |
| 1225 | DPFrm, IIC_iALUi, opc, "\t$Rd, $Rn, $imm", |
Evan Cheng | 342e316 | 2011-08-30 01:34:54 +0000 | [diff] [blame] | 1226 | [(set GPR:$Rd, CPSR, (opnode GPR:$Rn, so_imm:$imm, CPSR))]>, |
Jim Grosbach | 0a145f3 | 2010-02-16 20:17:57 +0000 | [diff] [blame] | 1227 | Requires<[IsARM]> { |
Jim Grosbach | 24989ec | 2010-10-13 18:00:52 +0000 | [diff] [blame] | 1228 | bits<4> Rd; |
| 1229 | bits<4> Rn; |
| 1230 | bits<12> imm; |
Evan Cheng | bc8a945 | 2009-07-07 23:40:25 +0000 | [diff] [blame] | 1231 | let Inst{25} = 1; |
Jim Grosbach | 24989ec | 2010-10-13 18:00:52 +0000 | [diff] [blame] | 1232 | let Inst{15-12} = Rd; |
| 1233 | let Inst{19-16} = Rn; |
| 1234 | let Inst{11-0} = imm; |
Evan Cheng | bc8a945 | 2009-07-07 23:40:25 +0000 | [diff] [blame] | 1235 | } |
Jim Grosbach | 24989ec | 2010-10-13 18:00:52 +0000 | [diff] [blame] | 1236 | def rr : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), |
| 1237 | DPFrm, IIC_iALUr, opc, "\t$Rd, $Rn, $Rm", |
Evan Cheng | 342e316 | 2011-08-30 01:34:54 +0000 | [diff] [blame] | 1238 | [(set GPR:$Rd, CPSR, (opnode GPR:$Rn, GPR:$Rm, CPSR))]>, |
Jim Grosbach | 0a145f3 | 2010-02-16 20:17:57 +0000 | [diff] [blame] | 1239 | Requires<[IsARM]> { |
Jim Grosbach | 24989ec | 2010-10-13 18:00:52 +0000 | [diff] [blame] | 1240 | bits<4> Rd; |
| 1241 | bits<4> Rn; |
| 1242 | bits<4> Rm; |
Johnny Chen | 0430152 | 2009-11-07 00:54:36 +0000 | [diff] [blame] | 1243 | let Inst{11-4} = 0b00000000; |
Evan Cheng | bc8a945 | 2009-07-07 23:40:25 +0000 | [diff] [blame] | 1244 | let Inst{25} = 0; |
Jim Grosbach | 24989ec | 2010-10-13 18:00:52 +0000 | [diff] [blame] | 1245 | let isCommutable = Commutable; |
| 1246 | let Inst{3-0} = Rm; |
| 1247 | let Inst{15-12} = Rd; |
| 1248 | let Inst{19-16} = Rn; |
Evan Cheng | 8de898a | 2009-06-26 00:19:44 +0000 | [diff] [blame] | 1249 | } |
Owen Anderson | 92a2022 | 2011-07-21 18:54:16 +0000 | [diff] [blame] | 1250 | def rsi : AsI1<opcod, (outs GPR:$Rd), |
| 1251 | (ins GPR:$Rn, so_reg_imm:$shift), |
Owen Anderson | 152d4a4 | 2011-07-21 23:38:37 +0000 | [diff] [blame] | 1252 | DPSoRegImmFrm, IIC_iALUsr, opc, "\t$Rd, $Rn, $shift", |
Evan Cheng | 342e316 | 2011-08-30 01:34:54 +0000 | [diff] [blame] | 1253 | [(set GPR:$Rd, CPSR, (opnode GPR:$Rn, so_reg_imm:$shift, CPSR))]>, |
Jim Grosbach | 0a145f3 | 2010-02-16 20:17:57 +0000 | [diff] [blame] | 1254 | Requires<[IsARM]> { |
Jim Grosbach | 24989ec | 2010-10-13 18:00:52 +0000 | [diff] [blame] | 1255 | bits<4> Rd; |
| 1256 | bits<4> Rn; |
| 1257 | bits<12> shift; |
Evan Cheng | bc8a945 | 2009-07-07 23:40:25 +0000 | [diff] [blame] | 1258 | let Inst{25} = 0; |
Jim Grosbach | 24989ec | 2010-10-13 18:00:52 +0000 | [diff] [blame] | 1259 | let Inst{19-16} = Rn; |
Owen Anderson | 92a2022 | 2011-07-21 18:54:16 +0000 | [diff] [blame] | 1260 | let Inst{15-12} = Rd; |
| 1261 | let Inst{11-5} = shift{11-5}; |
| 1262 | let Inst{4} = 0; |
| 1263 | let Inst{3-0} = shift{3-0}; |
| 1264 | } |
| 1265 | def rsr : AsI1<opcod, (outs GPR:$Rd), |
| 1266 | (ins GPR:$Rn, so_reg_reg:$shift), |
Owen Anderson | 152d4a4 | 2011-07-21 23:38:37 +0000 | [diff] [blame] | 1267 | DPSoRegRegFrm, IIC_iALUsr, opc, "\t$Rd, $Rn, $shift", |
Evan Cheng | 342e316 | 2011-08-30 01:34:54 +0000 | [diff] [blame] | 1268 | [(set GPR:$Rd, CPSR, (opnode GPR:$Rn, so_reg_reg:$shift, CPSR))]>, |
Owen Anderson | 92a2022 | 2011-07-21 18:54:16 +0000 | [diff] [blame] | 1269 | Requires<[IsARM]> { |
| 1270 | bits<4> Rd; |
| 1271 | bits<4> Rn; |
| 1272 | bits<12> shift; |
| 1273 | let Inst{25} = 0; |
| 1274 | let Inst{19-16} = Rn; |
| 1275 | let Inst{15-12} = Rd; |
| 1276 | let Inst{11-8} = shift{11-8}; |
| 1277 | let Inst{7} = 0; |
| 1278 | let Inst{6-5} = shift{6-5}; |
| 1279 | let Inst{4} = 1; |
| 1280 | let Inst{3-0} = shift{3-0}; |
Evan Cheng | bc8a945 | 2009-07-07 23:40:25 +0000 | [diff] [blame] | 1281 | } |
Jim Grosbach | 37ee464 | 2011-07-13 17:57:17 +0000 | [diff] [blame] | 1282 | } |
Evan Cheng | 342e316 | 2011-08-30 01:34:54 +0000 | [diff] [blame] | 1283 | |
Jim Grosbach | 37ee464 | 2011-07-13 17:57:17 +0000 | [diff] [blame] | 1284 | // Assembly aliases for optional destination operand when it's the same |
| 1285 | // as the source operand. |
| 1286 | def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $imm"), |
| 1287 | (!cast<Instruction>(!strconcat(baseOpc, "ri")) GPR:$Rdn, GPR:$Rdn, |
| 1288 | so_imm:$imm, pred:$p, |
| 1289 | cc_out:$s)>, |
| 1290 | Requires<[IsARM]>; |
| 1291 | def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $Rm"), |
| 1292 | (!cast<Instruction>(!strconcat(baseOpc, "rr")) GPR:$Rdn, GPR:$Rdn, |
| 1293 | GPR:$Rm, pred:$p, |
| 1294 | cc_out:$s)>, |
| 1295 | Requires<[IsARM]>; |
| 1296 | def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $shift"), |
Owen Anderson | 92a2022 | 2011-07-21 18:54:16 +0000 | [diff] [blame] | 1297 | (!cast<Instruction>(!strconcat(baseOpc, "rsi")) GPR:$Rdn, GPR:$Rdn, |
| 1298 | so_reg_imm:$shift, pred:$p, |
| 1299 | cc_out:$s)>, |
| 1300 | Requires<[IsARM]>; |
| 1301 | def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $shift"), |
| 1302 | (!cast<Instruction>(!strconcat(baseOpc, "rsr")) GPR:$Rdn, GPR:$Rdn, |
| 1303 | so_reg_reg:$shift, pred:$p, |
Jim Grosbach | 37ee464 | 2011-07-13 17:57:17 +0000 | [diff] [blame] | 1304 | cc_out:$s)>, |
| 1305 | Requires<[IsARM]>; |
Owen Anderson | 78a5469 | 2011-04-11 20:12:19 +0000 | [diff] [blame] | 1306 | } |
| 1307 | |
Evan Cheng | 342e316 | 2011-08-30 01:34:54 +0000 | [diff] [blame] | 1308 | /// AI1_rsc_irs - Define instructions and patterns for rsc |
| 1309 | multiclass AI1_rsc_irs<bits<4> opcod, string opc, PatFrag opnode, |
| 1310 | string baseOpc> { |
Andrew Trick | 83a8031 | 2011-09-20 18:22:31 +0000 | [diff] [blame] | 1311 | let hasPostISelHook = 1, Defs = [CPSR], Uses = [CPSR] in { |
Evan Cheng | 342e316 | 2011-08-30 01:34:54 +0000 | [diff] [blame] | 1312 | def ri : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), |
| 1313 | DPFrm, IIC_iALUi, opc, "\t$Rd, $Rn, $imm", |
| 1314 | [(set GPR:$Rd, CPSR, (opnode so_imm:$imm, GPR:$Rn, CPSR))]>, |
| 1315 | Requires<[IsARM]> { |
| 1316 | bits<4> Rd; |
| 1317 | bits<4> Rn; |
| 1318 | bits<12> imm; |
| 1319 | let Inst{25} = 1; |
| 1320 | let Inst{15-12} = Rd; |
| 1321 | let Inst{19-16} = Rn; |
| 1322 | let Inst{11-0} = imm; |
Owen Anderson | 78a5469 | 2011-04-11 20:12:19 +0000 | [diff] [blame] | 1323 | } |
Evan Cheng | 342e316 | 2011-08-30 01:34:54 +0000 | [diff] [blame] | 1324 | def rr : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), |
| 1325 | DPFrm, IIC_iALUr, opc, "\t$Rd, $Rn, $Rm", |
| 1326 | [/* pattern left blank */]> { |
| 1327 | bits<4> Rd; |
| 1328 | bits<4> Rn; |
| 1329 | bits<4> Rm; |
| 1330 | let Inst{11-4} = 0b00000000; |
| 1331 | let Inst{25} = 0; |
| 1332 | let Inst{3-0} = Rm; |
| 1333 | let Inst{15-12} = Rd; |
| 1334 | let Inst{19-16} = Rn; |
| 1335 | } |
| 1336 | def rsi : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_reg_imm:$shift), |
| 1337 | DPSoRegImmFrm, IIC_iALUsr, opc, "\t$Rd, $Rn, $shift", |
| 1338 | [(set GPR:$Rd, CPSR, (opnode so_reg_imm:$shift, GPR:$Rn, CPSR))]>, |
| 1339 | Requires<[IsARM]> { |
| 1340 | bits<4> Rd; |
| 1341 | bits<4> Rn; |
| 1342 | bits<12> shift; |
| 1343 | let Inst{25} = 0; |
| 1344 | let Inst{19-16} = Rn; |
| 1345 | let Inst{15-12} = Rd; |
| 1346 | let Inst{11-5} = shift{11-5}; |
| 1347 | let Inst{4} = 0; |
| 1348 | let Inst{3-0} = shift{3-0}; |
| 1349 | } |
| 1350 | def rsr : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_reg_reg:$shift), |
| 1351 | DPSoRegRegFrm, IIC_iALUsr, opc, "\t$Rd, $Rn, $shift", |
| 1352 | [(set GPR:$Rd, CPSR, (opnode so_reg_reg:$shift, GPR:$Rn, CPSR))]>, |
| 1353 | Requires<[IsARM]> { |
| 1354 | bits<4> Rd; |
| 1355 | bits<4> Rn; |
| 1356 | bits<12> shift; |
| 1357 | let Inst{25} = 0; |
| 1358 | let Inst{19-16} = Rn; |
| 1359 | let Inst{15-12} = Rd; |
| 1360 | let Inst{11-8} = shift{11-8}; |
| 1361 | let Inst{7} = 0; |
| 1362 | let Inst{6-5} = shift{6-5}; |
| 1363 | let Inst{4} = 1; |
| 1364 | let Inst{3-0} = shift{3-0}; |
| 1365 | } |
| 1366 | } |
| 1367 | |
| 1368 | // Assembly aliases for optional destination operand when it's the same |
| 1369 | // as the source operand. |
| 1370 | def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $imm"), |
| 1371 | (!cast<Instruction>(!strconcat(baseOpc, "ri")) GPR:$Rdn, GPR:$Rdn, |
| 1372 | so_imm:$imm, pred:$p, |
| 1373 | cc_out:$s)>, |
| 1374 | Requires<[IsARM]>; |
| 1375 | def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $Rm"), |
| 1376 | (!cast<Instruction>(!strconcat(baseOpc, "rr")) GPR:$Rdn, GPR:$Rdn, |
| 1377 | GPR:$Rm, pred:$p, |
| 1378 | cc_out:$s)>, |
| 1379 | Requires<[IsARM]>; |
| 1380 | def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $shift"), |
| 1381 | (!cast<Instruction>(!strconcat(baseOpc, "rsi")) GPR:$Rdn, GPR:$Rdn, |
| 1382 | so_reg_imm:$shift, pred:$p, |
| 1383 | cc_out:$s)>, |
| 1384 | Requires<[IsARM]>; |
| 1385 | def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $shift"), |
| 1386 | (!cast<Instruction>(!strconcat(baseOpc, "rsr")) GPR:$Rdn, GPR:$Rdn, |
| 1387 | so_reg_reg:$shift, pred:$p, |
| 1388 | cc_out:$s)>, |
| 1389 | Requires<[IsARM]>; |
Evan Cheng | c85e832 | 2007-07-05 07:13:32 +0000 | [diff] [blame] | 1390 | } |
| 1391 | |
Jim Grosbach | 3e55612 | 2010-10-26 22:37:02 +0000 | [diff] [blame] | 1392 | let canFoldAsLoad = 1, isReMaterializable = 1 in { |
Jim Grosbach | 9e0bfb5 | 2010-11-13 00:35:48 +0000 | [diff] [blame] | 1393 | multiclass AI_ldr1<bit isByte, string opc, InstrItinClass iii, |
Jim Grosbach | 3e55612 | 2010-10-26 22:37:02 +0000 | [diff] [blame] | 1394 | InstrItinClass iir, PatFrag opnode> { |
| 1395 | // Note: We use the complex addrmode_imm12 rather than just an input |
| 1396 | // GPR and a constrained immediate so that we can use this to match |
| 1397 | // frame index references and avoid matching constant pool references. |
Jim Grosbach | 9558b4c | 2010-11-19 21:07:51 +0000 | [diff] [blame] | 1398 | def i12: AI2ldst<0b010, 1, isByte, (outs GPR:$Rt), (ins addrmode_imm12:$addr), |
Jim Grosbach | 3e55612 | 2010-10-26 22:37:02 +0000 | [diff] [blame] | 1399 | AddrMode_i12, LdFrm, iii, opc, "\t$Rt, $addr", |
| 1400 | [(set GPR:$Rt, (opnode addrmode_imm12:$addr))]> { |
Bill Wendling | 92b5a2e | 2010-11-03 01:49:29 +0000 | [diff] [blame] | 1401 | bits<4> Rt; |
| 1402 | bits<17> addr; |
| 1403 | let Inst{23} = addr{12}; // U (add = ('U' == 1)) |
| 1404 | let Inst{19-16} = addr{16-13}; // Rn |
Jim Grosbach | 3e55612 | 2010-10-26 22:37:02 +0000 | [diff] [blame] | 1405 | let Inst{15-12} = Rt; |
| 1406 | let Inst{11-0} = addr{11-0}; // imm12 |
| 1407 | } |
Jim Grosbach | 9558b4c | 2010-11-19 21:07:51 +0000 | [diff] [blame] | 1408 | def rs : AI2ldst<0b011, 1, isByte, (outs GPR:$Rt), (ins ldst_so_reg:$shift), |
Jim Grosbach | 3e55612 | 2010-10-26 22:37:02 +0000 | [diff] [blame] | 1409 | AddrModeNone, LdFrm, iir, opc, "\t$Rt, $shift", |
| 1410 | [(set GPR:$Rt, (opnode ldst_so_reg:$shift))]> { |
Bill Wendling | 92b5a2e | 2010-11-03 01:49:29 +0000 | [diff] [blame] | 1411 | bits<4> Rt; |
| 1412 | bits<17> shift; |
Johnny Chen | a52d7da | 2011-03-31 19:28:35 +0000 | [diff] [blame] | 1413 | let shift{4} = 0; // Inst{4} = 0 |
Bill Wendling | 92b5a2e | 2010-11-03 01:49:29 +0000 | [diff] [blame] | 1414 | let Inst{23} = shift{12}; // U (add = ('U' == 1)) |
| 1415 | let Inst{19-16} = shift{16-13}; // Rn |
Jim Grosbach | e0ee08e | 2010-11-09 18:43:54 +0000 | [diff] [blame] | 1416 | let Inst{15-12} = Rt; |
Jim Grosbach | 3e55612 | 2010-10-26 22:37:02 +0000 | [diff] [blame] | 1417 | let Inst{11-0} = shift{11-0}; |
| 1418 | } |
| 1419 | } |
| 1420 | } |
| 1421 | |
Owen Anderson | 26d2f0a | 2011-08-11 20:21:46 +0000 | [diff] [blame] | 1422 | let canFoldAsLoad = 1, isReMaterializable = 1 in { |
| 1423 | multiclass AI_ldr1nopc<bit isByte, string opc, InstrItinClass iii, |
| 1424 | InstrItinClass iir, PatFrag opnode> { |
| 1425 | // Note: We use the complex addrmode_imm12 rather than just an input |
| 1426 | // GPR and a constrained immediate so that we can use this to match |
| 1427 | // frame index references and avoid matching constant pool references. |
| 1428 | def i12: AI2ldst<0b010, 1, isByte, (outs GPRnopc:$Rt), (ins addrmode_imm12:$addr), |
| 1429 | AddrMode_i12, LdFrm, iii, opc, "\t$Rt, $addr", |
| 1430 | [(set GPRnopc:$Rt, (opnode addrmode_imm12:$addr))]> { |
| 1431 | bits<4> Rt; |
| 1432 | bits<17> addr; |
| 1433 | let Inst{23} = addr{12}; // U (add = ('U' == 1)) |
| 1434 | let Inst{19-16} = addr{16-13}; // Rn |
| 1435 | let Inst{15-12} = Rt; |
| 1436 | let Inst{11-0} = addr{11-0}; // imm12 |
| 1437 | } |
| 1438 | def rs : AI2ldst<0b011, 1, isByte, (outs GPRnopc:$Rt), (ins ldst_so_reg:$shift), |
| 1439 | AddrModeNone, LdFrm, iir, opc, "\t$Rt, $shift", |
| 1440 | [(set GPRnopc:$Rt, (opnode ldst_so_reg:$shift))]> { |
| 1441 | bits<4> Rt; |
| 1442 | bits<17> shift; |
| 1443 | let shift{4} = 0; // Inst{4} = 0 |
| 1444 | let Inst{23} = shift{12}; // U (add = ('U' == 1)) |
| 1445 | let Inst{19-16} = shift{16-13}; // Rn |
| 1446 | let Inst{15-12} = Rt; |
| 1447 | let Inst{11-0} = shift{11-0}; |
| 1448 | } |
| 1449 | } |
| 1450 | } |
| 1451 | |
| 1452 | |
Jim Grosbach | 9e0bfb5 | 2010-11-13 00:35:48 +0000 | [diff] [blame] | 1453 | multiclass AI_str1<bit isByte, string opc, InstrItinClass iii, |
Jim Grosbach | 7e3383c | 2010-10-27 23:12:14 +0000 | [diff] [blame] | 1454 | InstrItinClass iir, PatFrag opnode> { |
| 1455 | // Note: We use the complex addrmode_imm12 rather than just an input |
| 1456 | // GPR and a constrained immediate so that we can use this to match |
| 1457 | // frame index references and avoid matching constant pool references. |
Jim Grosbach | 9558b4c | 2010-11-19 21:07:51 +0000 | [diff] [blame] | 1458 | def i12 : AI2ldst<0b010, 0, isByte, (outs), |
Jim Grosbach | 7e3383c | 2010-10-27 23:12:14 +0000 | [diff] [blame] | 1459 | (ins GPR:$Rt, addrmode_imm12:$addr), |
| 1460 | AddrMode_i12, StFrm, iii, opc, "\t$Rt, $addr", |
| 1461 | [(opnode GPR:$Rt, addrmode_imm12:$addr)]> { |
| 1462 | bits<4> Rt; |
| 1463 | bits<17> addr; |
| 1464 | let Inst{23} = addr{12}; // U (add = ('U' == 1)) |
| 1465 | let Inst{19-16} = addr{16-13}; // Rn |
| 1466 | let Inst{15-12} = Rt; |
| 1467 | let Inst{11-0} = addr{11-0}; // imm12 |
| 1468 | } |
Jim Grosbach | 9558b4c | 2010-11-19 21:07:51 +0000 | [diff] [blame] | 1469 | def rs : AI2ldst<0b011, 0, isByte, (outs), (ins GPR:$Rt, ldst_so_reg:$shift), |
Jim Grosbach | 7e3383c | 2010-10-27 23:12:14 +0000 | [diff] [blame] | 1470 | AddrModeNone, StFrm, iir, opc, "\t$Rt, $shift", |
| 1471 | [(opnode GPR:$Rt, ldst_so_reg:$shift)]> { |
| 1472 | bits<4> Rt; |
| 1473 | bits<17> shift; |
Johnny Chen | a52d7da | 2011-03-31 19:28:35 +0000 | [diff] [blame] | 1474 | let shift{4} = 0; // Inst{4} = 0 |
Jim Grosbach | 7e3383c | 2010-10-27 23:12:14 +0000 | [diff] [blame] | 1475 | let Inst{23} = shift{12}; // U (add = ('U' == 1)) |
| 1476 | let Inst{19-16} = shift{16-13}; // Rn |
Jim Grosbach | e0ee08e | 2010-11-09 18:43:54 +0000 | [diff] [blame] | 1477 | let Inst{15-12} = Rt; |
Jim Grosbach | 7e3383c | 2010-10-27 23:12:14 +0000 | [diff] [blame] | 1478 | let Inst{11-0} = shift{11-0}; |
| 1479 | } |
| 1480 | } |
Owen Anderson | 26d2f0a | 2011-08-11 20:21:46 +0000 | [diff] [blame] | 1481 | |
| 1482 | multiclass AI_str1nopc<bit isByte, string opc, InstrItinClass iii, |
| 1483 | InstrItinClass iir, PatFrag opnode> { |
| 1484 | // Note: We use the complex addrmode_imm12 rather than just an input |
| 1485 | // GPR and a constrained immediate so that we can use this to match |
| 1486 | // frame index references and avoid matching constant pool references. |
| 1487 | def i12 : AI2ldst<0b010, 0, isByte, (outs), |
| 1488 | (ins GPRnopc:$Rt, addrmode_imm12:$addr), |
| 1489 | AddrMode_i12, StFrm, iii, opc, "\t$Rt, $addr", |
| 1490 | [(opnode GPRnopc:$Rt, addrmode_imm12:$addr)]> { |
| 1491 | bits<4> Rt; |
| 1492 | bits<17> addr; |
| 1493 | let Inst{23} = addr{12}; // U (add = ('U' == 1)) |
| 1494 | let Inst{19-16} = addr{16-13}; // Rn |
| 1495 | let Inst{15-12} = Rt; |
| 1496 | let Inst{11-0} = addr{11-0}; // imm12 |
| 1497 | } |
| 1498 | def rs : AI2ldst<0b011, 0, isByte, (outs), (ins GPRnopc:$Rt, ldst_so_reg:$shift), |
| 1499 | AddrModeNone, StFrm, iir, opc, "\t$Rt, $shift", |
| 1500 | [(opnode GPRnopc:$Rt, ldst_so_reg:$shift)]> { |
| 1501 | bits<4> Rt; |
| 1502 | bits<17> shift; |
| 1503 | let shift{4} = 0; // Inst{4} = 0 |
| 1504 | let Inst{23} = shift{12}; // U (add = ('U' == 1)) |
| 1505 | let Inst{19-16} = shift{16-13}; // Rn |
| 1506 | let Inst{15-12} = Rt; |
| 1507 | let Inst{11-0} = shift{11-0}; |
| 1508 | } |
| 1509 | } |
| 1510 | |
| 1511 | |
Rafael Espindola | 15a6c3e | 2006-10-16 17:57:20 +0000 | [diff] [blame] | 1512 | //===----------------------------------------------------------------------===// |
| 1513 | // Instructions |
| 1514 | //===----------------------------------------------------------------------===// |
| 1515 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1516 | //===----------------------------------------------------------------------===// |
| 1517 | // Miscellaneous Instructions. |
| 1518 | // |
Rafael Espindola | 6f602de | 2006-08-24 16:13:15 +0000 | [diff] [blame] | 1519 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1520 | /// CONSTPOOL_ENTRY - This instruction represents a floating constant pool in |
| 1521 | /// the function. The first operand is the ID# for this instruction, the second |
| 1522 | /// is the index into the MachineConstantPool that this is, the third is the |
| 1523 | /// size in bytes of this constant pool entry. |
Evan Cheng | cd799b9 | 2009-06-12 20:46:18 +0000 | [diff] [blame] | 1524 | let neverHasSideEffects = 1, isNotDuplicable = 1 in |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1525 | def CONSTPOOL_ENTRY : |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1526 | PseudoInst<(outs), (ins cpinst_operand:$instid, cpinst_operand:$cpidx, |
Jim Grosbach | 99594eb | 2010-11-18 01:38:26 +0000 | [diff] [blame] | 1527 | i32imm:$size), NoItinerary, []>; |
Rafael Espindola | 7bc59bc | 2006-05-14 22:18:28 +0000 | [diff] [blame] | 1528 | |
Jim Grosbach | 4642ad3 | 2010-02-22 23:10:38 +0000 | [diff] [blame] | 1529 | // FIXME: Marking these as hasSideEffects is necessary to prevent machine DCE |
| 1530 | // from removing one half of the matched pairs. That breaks PEI, which assumes |
| 1531 | // these will always be in pairs, and asserts if it finds otherwise. Better way? |
| 1532 | let Defs = [SP], Uses = [SP], hasSideEffects = 1 in { |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1533 | def ADJCALLSTACKUP : |
Jim Grosbach | 99594eb | 2010-11-18 01:38:26 +0000 | [diff] [blame] | 1534 | PseudoInst<(outs), (ins i32imm:$amt1, i32imm:$amt2, pred:$p), NoItinerary, |
Chris Lattner | e563bbc | 2008-10-11 22:08:30 +0000 | [diff] [blame] | 1535 | [(ARMcallseq_end timm:$amt1, timm:$amt2)]>; |
Rafael Espindola | cdda88c | 2006-08-24 17:19:08 +0000 | [diff] [blame] | 1536 | |
Jim Grosbach | 6417171 | 2010-02-16 21:07:46 +0000 | [diff] [blame] | 1537 | def ADJCALLSTACKDOWN : |
Jim Grosbach | 99594eb | 2010-11-18 01:38:26 +0000 | [diff] [blame] | 1538 | PseudoInst<(outs), (ins i32imm:$amt, pred:$p), NoItinerary, |
Chris Lattner | e563bbc | 2008-10-11 22:08:30 +0000 | [diff] [blame] | 1539 | [(ARMcallseq_start timm:$amt)]>; |
Evan Cheng | 071a279 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 1540 | } |
Rafael Espindola | 3c000bf | 2006-08-21 22:00:32 +0000 | [diff] [blame] | 1541 | |
Eli Friedman | 2bdffe4 | 2011-08-31 00:31:29 +0000 | [diff] [blame] | 1542 | // Atomic pseudo-insts which will be lowered to ldrexd/strexd loops. |
| 1543 | // (These psuedos use a hand-written selection code). |
Eli Friedman | 34c4485 | 2011-09-06 20:53:37 +0000 | [diff] [blame] | 1544 | let usesCustomInserter = 1, Defs = [CPSR], mayLoad = 1, mayStore = 1 in { |
Eli Friedman | 2bdffe4 | 2011-08-31 00:31:29 +0000 | [diff] [blame] | 1545 | def ATOMOR6432 : PseudoInst<(outs GPR:$dst1, GPR:$dst2), |
| 1546 | (ins GPR:$addr, GPR:$src1, GPR:$src2), |
| 1547 | NoItinerary, []>; |
| 1548 | def ATOMXOR6432 : PseudoInst<(outs GPR:$dst1, GPR:$dst2), |
| 1549 | (ins GPR:$addr, GPR:$src1, GPR:$src2), |
| 1550 | NoItinerary, []>; |
| 1551 | def ATOMADD6432 : PseudoInst<(outs GPR:$dst1, GPR:$dst2), |
| 1552 | (ins GPR:$addr, GPR:$src1, GPR:$src2), |
| 1553 | NoItinerary, []>; |
| 1554 | def ATOMSUB6432 : PseudoInst<(outs GPR:$dst1, GPR:$dst2), |
| 1555 | (ins GPR:$addr, GPR:$src1, GPR:$src2), |
| 1556 | NoItinerary, []>; |
| 1557 | def ATOMNAND6432 : PseudoInst<(outs GPR:$dst1, GPR:$dst2), |
| 1558 | (ins GPR:$addr, GPR:$src1, GPR:$src2), |
| 1559 | NoItinerary, []>; |
| 1560 | def ATOMAND6432 : PseudoInst<(outs GPR:$dst1, GPR:$dst2), |
| 1561 | (ins GPR:$addr, GPR:$src1, GPR:$src2), |
| 1562 | NoItinerary, []>; |
| 1563 | def ATOMSWAP6432 : PseudoInst<(outs GPR:$dst1, GPR:$dst2), |
| 1564 | (ins GPR:$addr, GPR:$src1, GPR:$src2), |
| 1565 | NoItinerary, []>; |
Eli Friedman | 4d3f329 | 2011-08-31 17:52:22 +0000 | [diff] [blame] | 1566 | def ATOMCMPXCHG6432 : PseudoInst<(outs GPR:$dst1, GPR:$dst2), |
| 1567 | (ins GPR:$addr, GPR:$cmp1, GPR:$cmp2, |
| 1568 | GPR:$set1, GPR:$set2), |
| 1569 | NoItinerary, []>; |
Eli Friedman | 2bdffe4 | 2011-08-31 00:31:29 +0000 | [diff] [blame] | 1570 | } |
| 1571 | |
Jim Grosbach | d30970f | 2011-08-11 22:30:30 +0000 | [diff] [blame] | 1572 | def NOP : AI<(outs), (ins), MiscFrm, NoItinerary, "nop", "", []>, |
Johnny Chen | 85d5a89 | 2010-02-10 18:02:25 +0000 | [diff] [blame] | 1573 | Requires<[IsARM, HasV6T2]> { |
| 1574 | let Inst{27-16} = 0b001100100000; |
Jim Grosbach | fa7d2cb | 2010-10-13 20:30:55 +0000 | [diff] [blame] | 1575 | let Inst{15-8} = 0b11110000; |
Johnny Chen | 85d5a89 | 2010-02-10 18:02:25 +0000 | [diff] [blame] | 1576 | let Inst{7-0} = 0b00000000; |
| 1577 | } |
| 1578 | |
Jim Grosbach | d30970f | 2011-08-11 22:30:30 +0000 | [diff] [blame] | 1579 | def YIELD : AI<(outs), (ins), MiscFrm, NoItinerary, "yield", "", []>, |
Johnny Chen | f4d8105 | 2010-02-12 22:53:19 +0000 | [diff] [blame] | 1580 | Requires<[IsARM, HasV6T2]> { |
| 1581 | let Inst{27-16} = 0b001100100000; |
Jim Grosbach | fa7d2cb | 2010-10-13 20:30:55 +0000 | [diff] [blame] | 1582 | let Inst{15-8} = 0b11110000; |
Johnny Chen | f4d8105 | 2010-02-12 22:53:19 +0000 | [diff] [blame] | 1583 | let Inst{7-0} = 0b00000001; |
| 1584 | } |
| 1585 | |
Jim Grosbach | d30970f | 2011-08-11 22:30:30 +0000 | [diff] [blame] | 1586 | def WFE : AI<(outs), (ins), MiscFrm, NoItinerary, "wfe", "", []>, |
Johnny Chen | f4d8105 | 2010-02-12 22:53:19 +0000 | [diff] [blame] | 1587 | Requires<[IsARM, HasV6T2]> { |
| 1588 | let Inst{27-16} = 0b001100100000; |
Jim Grosbach | fa7d2cb | 2010-10-13 20:30:55 +0000 | [diff] [blame] | 1589 | let Inst{15-8} = 0b11110000; |
Johnny Chen | f4d8105 | 2010-02-12 22:53:19 +0000 | [diff] [blame] | 1590 | let Inst{7-0} = 0b00000010; |
| 1591 | } |
| 1592 | |
Jim Grosbach | d30970f | 2011-08-11 22:30:30 +0000 | [diff] [blame] | 1593 | def WFI : AI<(outs), (ins), MiscFrm, NoItinerary, "wfi", "", []>, |
Johnny Chen | f4d8105 | 2010-02-12 22:53:19 +0000 | [diff] [blame] | 1594 | Requires<[IsARM, HasV6T2]> { |
| 1595 | let Inst{27-16} = 0b001100100000; |
Jim Grosbach | fa7d2cb | 2010-10-13 20:30:55 +0000 | [diff] [blame] | 1596 | let Inst{15-8} = 0b11110000; |
Johnny Chen | f4d8105 | 2010-02-12 22:53:19 +0000 | [diff] [blame] | 1597 | let Inst{7-0} = 0b00000011; |
| 1598 | } |
| 1599 | |
Owen Anderson | 05b0c9f | 2011-08-11 21:50:56 +0000 | [diff] [blame] | 1600 | def SEL : AI<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm, NoItinerary, "sel", |
| 1601 | "\t$Rd, $Rn, $Rm", []>, Requires<[IsARM, HasV6]> { |
Jim Grosbach | fa7d2cb | 2010-10-13 20:30:55 +0000 | [diff] [blame] | 1602 | bits<4> Rd; |
| 1603 | bits<4> Rn; |
| 1604 | bits<4> Rm; |
| 1605 | let Inst{3-0} = Rm; |
| 1606 | let Inst{15-12} = Rd; |
| 1607 | let Inst{19-16} = Rn; |
Johnny Chen | 2ec5e49 | 2010-02-22 21:50:40 +0000 | [diff] [blame] | 1608 | let Inst{27-20} = 0b01101000; |
| 1609 | let Inst{7-4} = 0b1011; |
Jim Grosbach | fa7d2cb | 2010-10-13 20:30:55 +0000 | [diff] [blame] | 1610 | let Inst{11-8} = 0b1111; |
Johnny Chen | 2ec5e49 | 2010-02-22 21:50:40 +0000 | [diff] [blame] | 1611 | } |
| 1612 | |
Johnny Chen | f4d8105 | 2010-02-12 22:53:19 +0000 | [diff] [blame] | 1613 | def SEV : AI<(outs), (ins), MiscFrm, NoItinerary, "sev", "", |
Jim Grosbach | 0fdf6cc | 2011-07-22 18:04:10 +0000 | [diff] [blame] | 1614 | []>, Requires<[IsARM, HasV6T2]> { |
Johnny Chen | f4d8105 | 2010-02-12 22:53:19 +0000 | [diff] [blame] | 1615 | let Inst{27-16} = 0b001100100000; |
Jim Grosbach | fa7d2cb | 2010-10-13 20:30:55 +0000 | [diff] [blame] | 1616 | let Inst{15-8} = 0b11110000; |
Johnny Chen | f4d8105 | 2010-02-12 22:53:19 +0000 | [diff] [blame] | 1617 | let Inst{7-0} = 0b00000100; |
| 1618 | } |
| 1619 | |
Johnny Chen | c6f7b27 | 2010-02-11 18:12:29 +0000 | [diff] [blame] | 1620 | // The i32imm operand $val can be used by a debugger to store more information |
| 1621 | // about the breakpoint. |
Jim Grosbach | 619e0d6 | 2011-07-13 19:24:09 +0000 | [diff] [blame] | 1622 | def BKPT : AI<(outs), (ins imm0_65535:$val), MiscFrm, NoItinerary, |
| 1623 | "bkpt", "\t$val", []>, Requires<[IsARM]> { |
Jim Grosbach | fa7d2cb | 2010-10-13 20:30:55 +0000 | [diff] [blame] | 1624 | bits<16> val; |
| 1625 | let Inst{3-0} = val{3-0}; |
| 1626 | let Inst{19-8} = val{15-4}; |
Johnny Chen | c6f7b27 | 2010-02-11 18:12:29 +0000 | [diff] [blame] | 1627 | let Inst{27-20} = 0b00010010; |
| 1628 | let Inst{7-4} = 0b0111; |
| 1629 | } |
| 1630 | |
Jim Grosbach | 96e24fa | 2011-07-29 17:36:04 +0000 | [diff] [blame] | 1631 | // Change Processor State |
| 1632 | // FIXME: We should use InstAlias to handle the optional operands. |
Bruno Cardoso Lopes | a2b6e41 | 2011-02-14 13:09:44 +0000 | [diff] [blame] | 1633 | class CPS<dag iops, string asm_ops> |
| 1634 | : AXI<(outs), iops, MiscFrm, NoItinerary, !strconcat("cps", asm_ops), |
Jim Grosbach | bd4562e | 2011-07-29 17:33:29 +0000 | [diff] [blame] | 1635 | []>, Requires<[IsARM]> { |
Bruno Cardoso Lopes | a2b6e41 | 2011-02-14 13:09:44 +0000 | [diff] [blame] | 1636 | bits<2> imod; |
| 1637 | bits<3> iflags; |
| 1638 | bits<5> mode; |
| 1639 | bit M; |
| 1640 | |
Johnny Chen | b98e160 | 2010-02-12 18:55:33 +0000 | [diff] [blame] | 1641 | let Inst{31-28} = 0b1111; |
| 1642 | let Inst{27-20} = 0b00010000; |
Bruno Cardoso Lopes | a2b6e41 | 2011-02-14 13:09:44 +0000 | [diff] [blame] | 1643 | let Inst{19-18} = imod; |
| 1644 | let Inst{17} = M; // Enabled if mode is set; |
| 1645 | let Inst{16} = 0; |
| 1646 | let Inst{8-6} = iflags; |
| 1647 | let Inst{5} = 0; |
| 1648 | let Inst{4-0} = mode; |
Johnny Chen | b98e160 | 2010-02-12 18:55:33 +0000 | [diff] [blame] | 1649 | } |
| 1650 | |
Owen Anderson | 35008c2 | 2011-08-09 23:05:39 +0000 | [diff] [blame] | 1651 | let DecoderMethod = "DecodeCPSInstruction" in { |
Bruno Cardoso Lopes | a2b6e41 | 2011-02-14 13:09:44 +0000 | [diff] [blame] | 1652 | let M = 1 in |
Jim Grosbach | 33768db | 2011-07-29 20:02:39 +0000 | [diff] [blame] | 1653 | def CPS3p : CPS<(ins imod_op:$imod, iflags_op:$iflags, imm0_31:$mode), |
Bruno Cardoso Lopes | a2b6e41 | 2011-02-14 13:09:44 +0000 | [diff] [blame] | 1654 | "$imod\t$iflags, $mode">; |
| 1655 | let mode = 0, M = 0 in |
| 1656 | def CPS2p : CPS<(ins imod_op:$imod, iflags_op:$iflags), "$imod\t$iflags">; |
| 1657 | |
| 1658 | let imod = 0, iflags = 0, M = 1 in |
Jim Grosbach | 33768db | 2011-07-29 20:02:39 +0000 | [diff] [blame] | 1659 | def CPS1p : CPS<(ins imm0_31:$mode), "\t$mode">; |
Owen Anderson | 35008c2 | 2011-08-09 23:05:39 +0000 | [diff] [blame] | 1660 | } |
Bruno Cardoso Lopes | a2b6e41 | 2011-02-14 13:09:44 +0000 | [diff] [blame] | 1661 | |
Johnny Chen | b92a23f | 2010-02-21 04:42:01 +0000 | [diff] [blame] | 1662 | // Preload signals the memory system of possible future data/instruction access. |
Evan Cheng | 416941d | 2010-11-04 05:19:35 +0000 | [diff] [blame] | 1663 | multiclass APreLoad<bits<1> read, bits<1> data, string opc> { |
Johnny Chen | b92a23f | 2010-02-21 04:42:01 +0000 | [diff] [blame] | 1664 | |
Evan Cheng | dfed19f | 2010-11-03 06:34:55 +0000 | [diff] [blame] | 1665 | def i12 : AXI<(outs), (ins addrmode_imm12:$addr), MiscFrm, IIC_Preload, |
Evan Cheng | bc7deb0 | 2010-11-03 05:14:24 +0000 | [diff] [blame] | 1666 | !strconcat(opc, "\t$addr"), |
Evan Cheng | 416941d | 2010-11-04 05:19:35 +0000 | [diff] [blame] | 1667 | [(ARMPreload addrmode_imm12:$addr, (i32 read), (i32 data))]> { |
Jim Grosbach | ab682a2 | 2010-10-28 18:34:10 +0000 | [diff] [blame] | 1668 | bits<4> Rt; |
| 1669 | bits<17> addr; |
Johnny Chen | b92a23f | 2010-02-21 04:42:01 +0000 | [diff] [blame] | 1670 | let Inst{31-26} = 0b111101; |
| 1671 | let Inst{25} = 0; // 0 for immediate form |
Evan Cheng | 416941d | 2010-11-04 05:19:35 +0000 | [diff] [blame] | 1672 | let Inst{24} = data; |
Jim Grosbach | ab682a2 | 2010-10-28 18:34:10 +0000 | [diff] [blame] | 1673 | let Inst{23} = addr{12}; // U (add = ('U' == 1)) |
Evan Cheng | 416941d | 2010-11-04 05:19:35 +0000 | [diff] [blame] | 1674 | let Inst{22} = read; |
Johnny Chen | b92a23f | 2010-02-21 04:42:01 +0000 | [diff] [blame] | 1675 | let Inst{21-20} = 0b01; |
Jim Grosbach | ab682a2 | 2010-10-28 18:34:10 +0000 | [diff] [blame] | 1676 | let Inst{19-16} = addr{16-13}; // Rn |
Evan Cheng | c3a20ba | 2011-01-27 23:48:34 +0000 | [diff] [blame] | 1677 | let Inst{15-12} = 0b1111; |
Jim Grosbach | ab682a2 | 2010-10-28 18:34:10 +0000 | [diff] [blame] | 1678 | let Inst{11-0} = addr{11-0}; // imm12 |
Johnny Chen | b92a23f | 2010-02-21 04:42:01 +0000 | [diff] [blame] | 1679 | } |
| 1680 | |
Evan Cheng | dfed19f | 2010-11-03 06:34:55 +0000 | [diff] [blame] | 1681 | def rs : AXI<(outs), (ins ldst_so_reg:$shift), MiscFrm, IIC_Preload, |
Evan Cheng | bc7deb0 | 2010-11-03 05:14:24 +0000 | [diff] [blame] | 1682 | !strconcat(opc, "\t$shift"), |
Evan Cheng | 416941d | 2010-11-04 05:19:35 +0000 | [diff] [blame] | 1683 | [(ARMPreload ldst_so_reg:$shift, (i32 read), (i32 data))]> { |
Jim Grosbach | ab682a2 | 2010-10-28 18:34:10 +0000 | [diff] [blame] | 1684 | bits<17> shift; |
Johnny Chen | b92a23f | 2010-02-21 04:42:01 +0000 | [diff] [blame] | 1685 | let Inst{31-26} = 0b111101; |
| 1686 | let Inst{25} = 1; // 1 for register form |
Evan Cheng | 416941d | 2010-11-04 05:19:35 +0000 | [diff] [blame] | 1687 | let Inst{24} = data; |
Jim Grosbach | ab682a2 | 2010-10-28 18:34:10 +0000 | [diff] [blame] | 1688 | let Inst{23} = shift{12}; // U (add = ('U' == 1)) |
Evan Cheng | 416941d | 2010-11-04 05:19:35 +0000 | [diff] [blame] | 1689 | let Inst{22} = read; |
Johnny Chen | b92a23f | 2010-02-21 04:42:01 +0000 | [diff] [blame] | 1690 | let Inst{21-20} = 0b01; |
Jim Grosbach | ab682a2 | 2010-10-28 18:34:10 +0000 | [diff] [blame] | 1691 | let Inst{19-16} = shift{16-13}; // Rn |
Evan Cheng | c3a20ba | 2011-01-27 23:48:34 +0000 | [diff] [blame] | 1692 | let Inst{15-12} = 0b1111; |
Jim Grosbach | ab682a2 | 2010-10-28 18:34:10 +0000 | [diff] [blame] | 1693 | let Inst{11-0} = shift{11-0}; |
Owen Anderson | 1f26758 | 2011-08-29 20:42:00 +0000 | [diff] [blame] | 1694 | let Inst{4} = 0; |
Johnny Chen | b92a23f | 2010-02-21 04:42:01 +0000 | [diff] [blame] | 1695 | } |
| 1696 | } |
| 1697 | |
Evan Cheng | 416941d | 2010-11-04 05:19:35 +0000 | [diff] [blame] | 1698 | defm PLD : APreLoad<1, 1, "pld">, Requires<[IsARM]>; |
| 1699 | defm PLDW : APreLoad<0, 1, "pldw">, Requires<[IsARM,HasV7,HasMP]>; |
| 1700 | defm PLI : APreLoad<1, 0, "pli">, Requires<[IsARM,HasV7]>; |
Johnny Chen | b92a23f | 2010-02-21 04:42:01 +0000 | [diff] [blame] | 1701 | |
Jim Grosbach | 53a89d6 | 2011-07-22 17:46:13 +0000 | [diff] [blame] | 1702 | def SETEND : AXI<(outs), (ins setend_op:$end), MiscFrm, NoItinerary, |
Jim Grosbach | 6c1bb77 | 2011-07-22 16:59:04 +0000 | [diff] [blame] | 1703 | "setend\t$end", []>, Requires<[IsARM]> { |
Jim Grosbach | b3af5de | 2010-10-13 21:00:04 +0000 | [diff] [blame] | 1704 | bits<1> end; |
| 1705 | let Inst{31-10} = 0b1111000100000001000000; |
| 1706 | let Inst{9} = end; |
| 1707 | let Inst{8-0} = 0; |
Johnny Chen | a1e7621 | 2010-02-13 02:51:09 +0000 | [diff] [blame] | 1708 | } |
| 1709 | |
Jim Grosbach | 6f9f884 | 2011-07-13 22:59:38 +0000 | [diff] [blame] | 1710 | def DBG : AI<(outs), (ins imm0_15:$opt), MiscFrm, NoItinerary, "dbg", "\t$opt", |
| 1711 | []>, Requires<[IsARM, HasV7]> { |
Jim Grosbach | 6c354fd | 2010-10-13 21:32:30 +0000 | [diff] [blame] | 1712 | bits<4> opt; |
| 1713 | let Inst{27-4} = 0b001100100000111100001111; |
| 1714 | let Inst{3-0} = opt; |
Johnny Chen | 85d5a89 | 2010-02-10 18:02:25 +0000 | [diff] [blame] | 1715 | } |
| 1716 | |
Johnny Chen | ba6e033 | 2010-02-11 17:14:31 +0000 | [diff] [blame] | 1717 | // A5.4 Permanently UNDEFINED instructions. |
Evan Cheng | fb3611d | 2010-05-11 07:26:32 +0000 | [diff] [blame] | 1718 | let isBarrier = 1, isTerminator = 1 in |
Jim Grosbach | a9a968d | 2010-10-22 23:48:29 +0000 | [diff] [blame] | 1719 | def TRAP : AXI<(outs), (ins), MiscFrm, NoItinerary, |
Jim Grosbach | 2e6ae13 | 2010-09-23 18:05:37 +0000 | [diff] [blame] | 1720 | "trap", [(trap)]>, |
Johnny Chen | ba6e033 | 2010-02-11 17:14:31 +0000 | [diff] [blame] | 1721 | Requires<[IsARM]> { |
Bill Wendling | af2b573 | 2010-11-21 11:05:29 +0000 | [diff] [blame] | 1722 | let Inst = 0xe7ffdefe; |
Johnny Chen | ba6e033 | 2010-02-11 17:14:31 +0000 | [diff] [blame] | 1723 | } |
| 1724 | |
Evan Cheng | 12c3a53 | 2008-11-06 17:48:05 +0000 | [diff] [blame] | 1725 | // Address computation and loads and stores in PIC mode. |
Evan Cheng | eaa91b0 | 2007-06-19 01:26:51 +0000 | [diff] [blame] | 1726 | let isNotDuplicable = 1 in { |
Jim Grosbach | 6e42211 | 2010-11-29 23:48:41 +0000 | [diff] [blame] | 1727 | def PICADD : ARMPseudoInst<(outs GPR:$dst), (ins GPR:$a, pclabel:$cp, pred:$p), |
Owen Anderson | 1688441 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 1728 | 4, IIC_iALUr, |
Jim Grosbach | 6e42211 | 2010-11-29 23:48:41 +0000 | [diff] [blame] | 1729 | [(set GPR:$dst, (ARMpic_add GPR:$a, imm:$cp))]>; |
Dale Johannesen | 86d4069 | 2007-05-21 22:14:33 +0000 | [diff] [blame] | 1730 | |
Evan Cheng | 325474e | 2008-01-07 23:56:57 +0000 | [diff] [blame] | 1731 | let AddedComplexity = 10 in { |
Jim Grosbach | 5369426 | 2010-11-18 01:15:56 +0000 | [diff] [blame] | 1732 | def PICLDR : ARMPseudoInst<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p), |
Owen Anderson | 1688441 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 1733 | 4, IIC_iLoad_r, |
Jim Grosbach | 5369426 | 2010-11-18 01:15:56 +0000 | [diff] [blame] | 1734 | [(set GPR:$dst, (load addrmodepc:$addr))]>; |
Rafael Espindola | 84b19be | 2006-07-16 01:02:57 +0000 | [diff] [blame] | 1735 | |
Jim Grosbach | 5369426 | 2010-11-18 01:15:56 +0000 | [diff] [blame] | 1736 | def PICLDRH : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p), |
Owen Anderson | 1688441 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 1737 | 4, IIC_iLoad_bh_r, |
Jim Grosbach | 5369426 | 2010-11-18 01:15:56 +0000 | [diff] [blame] | 1738 | [(set GPR:$Rt, (zextloadi16 addrmodepc:$addr))]>; |
Jim Grosbach | 160f8f0 | 2010-11-18 00:46:58 +0000 | [diff] [blame] | 1739 | |
Jim Grosbach | 5369426 | 2010-11-18 01:15:56 +0000 | [diff] [blame] | 1740 | def PICLDRB : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p), |
Owen Anderson | 1688441 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 1741 | 4, IIC_iLoad_bh_r, |
Jim Grosbach | 5369426 | 2010-11-18 01:15:56 +0000 | [diff] [blame] | 1742 | [(set GPR:$Rt, (zextloadi8 addrmodepc:$addr))]>; |
Dale Johannesen | 86d4069 | 2007-05-21 22:14:33 +0000 | [diff] [blame] | 1743 | |
Jim Grosbach | 5369426 | 2010-11-18 01:15:56 +0000 | [diff] [blame] | 1744 | def PICLDRSH : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p), |
Owen Anderson | 1688441 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 1745 | 4, IIC_iLoad_bh_r, |
Jim Grosbach | 5369426 | 2010-11-18 01:15:56 +0000 | [diff] [blame] | 1746 | [(set GPR:$Rt, (sextloadi16 addrmodepc:$addr))]>; |
Dale Johannesen | 86d4069 | 2007-05-21 22:14:33 +0000 | [diff] [blame] | 1747 | |
Jim Grosbach | 5369426 | 2010-11-18 01:15:56 +0000 | [diff] [blame] | 1748 | def PICLDRSB : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p), |
Owen Anderson | 1688441 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 1749 | 4, IIC_iLoad_bh_r, |
Jim Grosbach | 5369426 | 2010-11-18 01:15:56 +0000 | [diff] [blame] | 1750 | [(set GPR:$Rt, (sextloadi8 addrmodepc:$addr))]>; |
Dale Johannesen | 86d4069 | 2007-05-21 22:14:33 +0000 | [diff] [blame] | 1751 | } |
Chris Lattner | 13c6310 | 2008-01-06 05:55:01 +0000 | [diff] [blame] | 1752 | let AddedComplexity = 10 in { |
Jim Grosbach | 9ef65cb | 2010-11-19 21:14:02 +0000 | [diff] [blame] | 1753 | def PICSTR : ARMPseudoInst<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p), |
Owen Anderson | 1688441 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 1754 | 4, IIC_iStore_r, [(store GPR:$src, addrmodepc:$addr)]>; |
Dale Johannesen | 86d4069 | 2007-05-21 22:14:33 +0000 | [diff] [blame] | 1755 | |
Jim Grosbach | 9ef65cb | 2010-11-19 21:14:02 +0000 | [diff] [blame] | 1756 | def PICSTRH : ARMPseudoInst<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p), |
Owen Anderson | 1688441 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 1757 | 4, IIC_iStore_bh_r, [(truncstorei16 GPR:$src, |
Eric Christopher | a0f720f | 2011-01-15 00:25:09 +0000 | [diff] [blame] | 1758 | addrmodepc:$addr)]>; |
Dale Johannesen | 86d4069 | 2007-05-21 22:14:33 +0000 | [diff] [blame] | 1759 | |
Jim Grosbach | 9ef65cb | 2010-11-19 21:14:02 +0000 | [diff] [blame] | 1760 | def PICSTRB : ARMPseudoInst<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p), |
Owen Anderson | 1688441 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 1761 | 4, IIC_iStore_bh_r, [(truncstorei8 GPR:$src, addrmodepc:$addr)]>; |
Dale Johannesen | 86d4069 | 2007-05-21 22:14:33 +0000 | [diff] [blame] | 1762 | } |
Evan Cheng | 12c3a53 | 2008-11-06 17:48:05 +0000 | [diff] [blame] | 1763 | } // isNotDuplicable = 1 |
Dale Johannesen | 86d4069 | 2007-05-21 22:14:33 +0000 | [diff] [blame] | 1764 | |
Evan Cheng | e07715c | 2009-06-23 05:25:29 +0000 | [diff] [blame] | 1765 | |
| 1766 | // LEApcrel - Load a pc-relative address into a register without offending the |
| 1767 | // assembler. |
Bill Wendling | 8ca2fd6 | 2010-11-30 00:08:20 +0000 | [diff] [blame] | 1768 | let neverHasSideEffects = 1, isReMaterializable = 1 in |
Jim Grosbach | 5d14f9b | 2010-12-01 19:47:31 +0000 | [diff] [blame] | 1769 | // The 'adr' mnemonic encodes differently if the label is before or after |
Jim Grosbach | dff84b0 | 2010-12-02 00:28:45 +0000 | [diff] [blame] | 1770 | // the instruction. The {24-21} opcode bits are set by the fixup, as we don't |
| 1771 | // know until then which form of the instruction will be used. |
Johnny Chen | e6d69e7 | 2011-03-24 20:42:48 +0000 | [diff] [blame] | 1772 | def ADR : AI1<{0,?,?,0}, (outs GPR:$Rd), (ins adrlabel:$label), |
Jim Grosbach | 70a0915 | 2011-07-28 16:33:54 +0000 | [diff] [blame] | 1773 | MiscFrm, IIC_iALUi, "adr", "\t$Rd, $label", []> { |
Jim Grosbach | 85eb54c | 2010-11-17 23:33:14 +0000 | [diff] [blame] | 1774 | bits<4> Rd; |
Owen Anderson | 96425c8 | 2011-08-26 18:09:22 +0000 | [diff] [blame] | 1775 | bits<14> label; |
Jim Grosbach | 85eb54c | 2010-11-17 23:33:14 +0000 | [diff] [blame] | 1776 | let Inst{27-25} = 0b001; |
Owen Anderson | 96425c8 | 2011-08-26 18:09:22 +0000 | [diff] [blame] | 1777 | let Inst{24} = 0; |
| 1778 | let Inst{23-22} = label{13-12}; |
| 1779 | let Inst{21} = 0; |
Jim Grosbach | 85eb54c | 2010-11-17 23:33:14 +0000 | [diff] [blame] | 1780 | let Inst{20} = 0; |
| 1781 | let Inst{19-16} = 0b1111; |
| 1782 | let Inst{15-12} = Rd; |
Owen Anderson | 96425c8 | 2011-08-26 18:09:22 +0000 | [diff] [blame] | 1783 | let Inst{11-0} = label{11-0}; |
Evan Cheng | bc8a945 | 2009-07-07 23:40:25 +0000 | [diff] [blame] | 1784 | } |
Jim Grosbach | dff84b0 | 2010-12-02 00:28:45 +0000 | [diff] [blame] | 1785 | def LEApcrel : ARMPseudoInst<(outs GPR:$Rd), (ins i32imm:$label, pred:$p), |
Owen Anderson | 1688441 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 1786 | 4, IIC_iALUi, []>; |
Jim Grosbach | 5d14f9b | 2010-12-01 19:47:31 +0000 | [diff] [blame] | 1787 | |
| 1788 | def LEApcrelJT : ARMPseudoInst<(outs GPR:$Rd), |
| 1789 | (ins i32imm:$label, nohash_imm:$id, pred:$p), |
Owen Anderson | 1688441 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 1790 | 4, IIC_iALUi, []>; |
Evan Cheng | e07715c | 2009-06-23 05:25:29 +0000 | [diff] [blame] | 1791 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1792 | //===----------------------------------------------------------------------===// |
| 1793 | // Control Flow Instructions. |
| 1794 | // |
Rafael Espindola | 9e071f0 | 2006-10-02 19:30:56 +0000 | [diff] [blame] | 1795 | |
Anton Korobeynikov | ce7bf1c | 2010-03-06 19:39:36 +0000 | [diff] [blame] | 1796 | let isReturn = 1, isTerminator = 1, isBarrier = 1 in { |
| 1797 | // ARMV4T and above |
Jim Grosbach | 6417171 | 2010-02-16 21:07:46 +0000 | [diff] [blame] | 1798 | def BX_RET : AI<(outs), (ins), BrMiscFrm, IIC_Br, |
Anton Korobeynikov | ce7bf1c | 2010-03-06 19:39:36 +0000 | [diff] [blame] | 1799 | "bx", "\tlr", [(ARMretflag)]>, |
| 1800 | Requires<[IsARM, HasV4T]> { |
Jim Grosbach | a7dbc1e | 2010-10-13 21:48:54 +0000 | [diff] [blame] | 1801 | let Inst{27-0} = 0b0001001011111111111100011110; |
Anton Korobeynikov | ce7bf1c | 2010-03-06 19:39:36 +0000 | [diff] [blame] | 1802 | } |
| 1803 | |
| 1804 | // ARMV4 only |
Jim Grosbach | a9a968d | 2010-10-22 23:48:29 +0000 | [diff] [blame] | 1805 | def MOVPCLR : AI<(outs), (ins), BrMiscFrm, IIC_Br, |
Anton Korobeynikov | ce7bf1c | 2010-03-06 19:39:36 +0000 | [diff] [blame] | 1806 | "mov", "\tpc, lr", [(ARMretflag)]>, |
| 1807 | Requires<[IsARM, NoV4T]> { |
Jim Grosbach | a7dbc1e | 2010-10-13 21:48:54 +0000 | [diff] [blame] | 1808 | let Inst{27-0} = 0b0001101000001111000000001110; |
Anton Korobeynikov | ce7bf1c | 2010-03-06 19:39:36 +0000 | [diff] [blame] | 1809 | } |
Evan Cheng | 7fd7ca4 | 2008-09-17 07:53:38 +0000 | [diff] [blame] | 1810 | } |
Rafael Espindola | 2718519 | 2006-09-29 21:20:16 +0000 | [diff] [blame] | 1811 | |
Bob Wilson | 04ea6e5 | 2009-10-28 00:37:03 +0000 | [diff] [blame] | 1812 | // Indirect branches |
| 1813 | let isBranch = 1, isTerminator = 1, isBarrier = 1, isIndirectBranch = 1 in { |
Anton Korobeynikov | ce7bf1c | 2010-03-06 19:39:36 +0000 | [diff] [blame] | 1814 | // ARMV4T and above |
Jim Grosbach | 532c2f1 | 2010-11-30 00:24:05 +0000 | [diff] [blame] | 1815 | def BX : AXI<(outs), (ins GPR:$dst), BrMiscFrm, IIC_Br, "bx\t$dst", |
Anton Korobeynikov | ce7bf1c | 2010-03-06 19:39:36 +0000 | [diff] [blame] | 1816 | [(brind GPR:$dst)]>, |
| 1817 | Requires<[IsARM, HasV4T]> { |
Jim Grosbach | 6254726 | 2010-10-11 18:51:51 +0000 | [diff] [blame] | 1818 | bits<4> dst; |
Jim Grosbach | a7dbc1e | 2010-10-13 21:48:54 +0000 | [diff] [blame] | 1819 | let Inst{31-4} = 0b1110000100101111111111110001; |
Jim Grosbach | 27e9008 | 2010-10-29 19:28:17 +0000 | [diff] [blame] | 1820 | let Inst{3-0} = dst; |
Bob Wilson | 04ea6e5 | 2009-10-28 00:37:03 +0000 | [diff] [blame] | 1821 | } |
Anton Korobeynikov | ce7bf1c | 2010-03-06 19:39:36 +0000 | [diff] [blame] | 1822 | |
Jim Grosbach | d447ac6 | 2011-07-13 20:21:31 +0000 | [diff] [blame] | 1823 | def BX_pred : AI<(outs), (ins GPR:$dst), BrMiscFrm, IIC_Br, |
| 1824 | "bx", "\t$dst", [/* pattern left blank */]>, |
Johnny Chen | 75f4296 | 2011-05-22 17:51:04 +0000 | [diff] [blame] | 1825 | Requires<[IsARM, HasV4T]> { |
| 1826 | bits<4> dst; |
| 1827 | let Inst{27-4} = 0b000100101111111111110001; |
| 1828 | let Inst{3-0} = dst; |
| 1829 | } |
Bob Wilson | 04ea6e5 | 2009-10-28 00:37:03 +0000 | [diff] [blame] | 1830 | } |
| 1831 | |
Evan Cheng | 1e0eab1 | 2010-11-29 22:43:27 +0000 | [diff] [blame] | 1832 | // All calls clobber the non-callee saved registers. SP is marked as |
| 1833 | // a use to prevent stack-pointer assignments that appear immediately |
| 1834 | // before calls from potentially appearing dead. |
David Goodwin | 1a8f36e | 2009-08-12 18:31:53 +0000 | [diff] [blame] | 1835 | let isCall = 1, |
Evan Cheng | 1e0eab1 | 2010-11-29 22:43:27 +0000 | [diff] [blame] | 1836 | // On non-Darwin platforms R9 is callee-saved. |
Jim Grosbach | 34e98e9 | 2011-03-12 00:51:00 +0000 | [diff] [blame] | 1837 | // FIXME: Do we really need a non-predicated version? If so, it should |
| 1838 | // at least be a pseudo instruction expanding to the predicated version |
| 1839 | // at MC lowering time. |
Jakob Stoklund Olesen | 2944b4f | 2011-05-03 22:31:24 +0000 | [diff] [blame] | 1840 | Defs = [R0, R1, R2, R3, R12, LR, QQQQ0, QQQQ2, QQQQ3, CPSR, FPSCR], |
Evan Cheng | 1e0eab1 | 2010-11-29 22:43:27 +0000 | [diff] [blame] | 1841 | Uses = [SP] in { |
Jason W Kim | 685c350 | 2011-02-04 19:47:15 +0000 | [diff] [blame] | 1842 | def BL : ABXI<0b1011, (outs), (ins bl_target:$func, variable_ops), |
Jim Grosbach | 1d6111c | 2010-10-06 21:36:43 +0000 | [diff] [blame] | 1843 | IIC_Br, "bl\t$func", |
Evan Cheng | 20a2a0a | 2009-07-29 21:26:42 +0000 | [diff] [blame] | 1844 | [(ARMcall tglobaladdr:$func)]>, |
Johnny Chen | eadeffb | 2009-10-27 20:45:15 +0000 | [diff] [blame] | 1845 | Requires<[IsARM, IsNotDarwin]> { |
| 1846 | let Inst{31-28} = 0b1110; |
Jim Grosbach | d1d5a39 | 2010-11-11 20:05:40 +0000 | [diff] [blame] | 1847 | bits<24> func; |
| 1848 | let Inst{23-0} = func; |
Owen Anderson | f1eab59 | 2011-08-26 23:32:08 +0000 | [diff] [blame] | 1849 | let DecoderMethod = "DecodeBranchImmInstruction"; |
Johnny Chen | eadeffb | 2009-10-27 20:45:15 +0000 | [diff] [blame] | 1850 | } |
Evan Cheng | 277f074 | 2007-06-19 21:05:09 +0000 | [diff] [blame] | 1851 | |
Jason W Kim | 685c350 | 2011-02-04 19:47:15 +0000 | [diff] [blame] | 1852 | def BL_pred : ABI<0b1011, (outs), (ins bl_target:$func, variable_ops), |
Jim Grosbach | 1d6111c | 2010-10-06 21:36:43 +0000 | [diff] [blame] | 1853 | IIC_Br, "bl", "\t$func", |
Evan Cheng | 20a2a0a | 2009-07-29 21:26:42 +0000 | [diff] [blame] | 1854 | [(ARMcall_pred tglobaladdr:$func)]>, |
Jim Grosbach | d1d5a39 | 2010-11-11 20:05:40 +0000 | [diff] [blame] | 1855 | Requires<[IsARM, IsNotDarwin]> { |
| 1856 | bits<24> func; |
| 1857 | let Inst{23-0} = func; |
Owen Anderson | f1eab59 | 2011-08-26 23:32:08 +0000 | [diff] [blame] | 1858 | let DecoderMethod = "DecodeBranchImmInstruction"; |
Jim Grosbach | d1d5a39 | 2010-11-11 20:05:40 +0000 | [diff] [blame] | 1859 | } |
Evan Cheng | 277f074 | 2007-06-19 21:05:09 +0000 | [diff] [blame] | 1860 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1861 | // ARMv5T and above |
Evan Cheng | 12c3a53 | 2008-11-06 17:48:05 +0000 | [diff] [blame] | 1862 | def BLX : AXI<(outs), (ins GPR:$func, variable_ops), BrMiscFrm, |
Evan Cheng | 162e309 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 1863 | IIC_Br, "blx\t$func", |
Evan Cheng | 20a2a0a | 2009-07-29 21:26:42 +0000 | [diff] [blame] | 1864 | [(ARMcall GPR:$func)]>, |
| 1865 | Requires<[IsARM, HasV5T, IsNotDarwin]> { |
Jim Grosbach | 6254726 | 2010-10-11 18:51:51 +0000 | [diff] [blame] | 1866 | bits<4> func; |
Jim Grosbach | 817c1a6 | 2010-11-19 00:27:09 +0000 | [diff] [blame] | 1867 | let Inst{31-4} = 0b1110000100101111111111110011; |
Bob Wilson | 181d3fe | 2011-03-03 01:41:01 +0000 | [diff] [blame] | 1868 | let Inst{3-0} = func; |
| 1869 | } |
| 1870 | |
| 1871 | def BLX_pred : AI<(outs), (ins GPR:$func, variable_ops), BrMiscFrm, |
| 1872 | IIC_Br, "blx", "\t$func", |
| 1873 | [(ARMcall_pred GPR:$func)]>, |
| 1874 | Requires<[IsARM, HasV5T, IsNotDarwin]> { |
| 1875 | bits<4> func; |
| 1876 | let Inst{27-4} = 0b000100101111111111110011; |
| 1877 | let Inst{3-0} = func; |
Evan Cheng | 7fd7ca4 | 2008-09-17 07:53:38 +0000 | [diff] [blame] | 1878 | } |
| 1879 | |
Evan Cheng | f6bc4ae | 2009-07-14 01:49:27 +0000 | [diff] [blame] | 1880 | // ARMv4T |
Bob Wilson | 1665b0a | 2010-02-16 17:24:15 +0000 | [diff] [blame] | 1881 | // Note: Restrict $func to the tGPR regclass to prevent it being in LR. |
Jim Grosbach | a0d2c8a | 2010-11-30 18:30:19 +0000 | [diff] [blame] | 1882 | def BX_CALL : ARMPseudoInst<(outs), (ins tGPR:$func, variable_ops), |
Owen Anderson | 1688441 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 1883 | 8, IIC_Br, [(ARMcall_nolink tGPR:$func)]>, |
Jim Grosbach | a0d2c8a | 2010-11-30 18:30:19 +0000 | [diff] [blame] | 1884 | Requires<[IsARM, HasV4T, IsNotDarwin]>; |
Anton Korobeynikov | ce7bf1c | 2010-03-06 19:39:36 +0000 | [diff] [blame] | 1885 | |
| 1886 | // ARMv4 |
Jim Grosbach | a0d2c8a | 2010-11-30 18:30:19 +0000 | [diff] [blame] | 1887 | def BMOVPCRX_CALL : ARMPseudoInst<(outs), (ins tGPR:$func, variable_ops), |
Owen Anderson | 1688441 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 1888 | 8, IIC_Br, [(ARMcall_nolink tGPR:$func)]>, |
Jim Grosbach | a0d2c8a | 2010-11-30 18:30:19 +0000 | [diff] [blame] | 1889 | Requires<[IsARM, NoV4T, IsNotDarwin]>; |
Bob Wilson | 54fc124 | 2009-06-22 21:01:46 +0000 | [diff] [blame] | 1890 | } |
| 1891 | |
David Goodwin | 1a8f36e | 2009-08-12 18:31:53 +0000 | [diff] [blame] | 1892 | let isCall = 1, |
Evan Cheng | 1e0eab1 | 2010-11-29 22:43:27 +0000 | [diff] [blame] | 1893 | // On Darwin R9 is call-clobbered. |
| 1894 | // R7 is marked as a use to prevent frame-pointer assignments from being |
| 1895 | // moved above / below calls. |
Jakob Stoklund Olesen | 2944b4f | 2011-05-03 22:31:24 +0000 | [diff] [blame] | 1896 | Defs = [R0, R1, R2, R3, R9, R12, LR, QQQQ0, QQQQ2, QQQQ3, CPSR, FPSCR], |
Evan Cheng | 1e0eab1 | 2010-11-29 22:43:27 +0000 | [diff] [blame] | 1897 | Uses = [R7, SP] in { |
Jim Grosbach | 4559a7b | 2011-07-08 18:15:12 +0000 | [diff] [blame] | 1898 | def BLr9 : ARMPseudoExpand<(outs), (ins bl_target:$func, variable_ops), |
Owen Anderson | 1688441 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 1899 | 4, IIC_Br, |
Jim Grosbach | 4559a7b | 2011-07-08 18:15:12 +0000 | [diff] [blame] | 1900 | [(ARMcall tglobaladdr:$func)], (BL bl_target:$func)>, |
| 1901 | Requires<[IsARM, IsDarwin]>; |
Bob Wilson | 54fc124 | 2009-06-22 21:01:46 +0000 | [diff] [blame] | 1902 | |
Jim Grosbach | 4559a7b | 2011-07-08 18:15:12 +0000 | [diff] [blame] | 1903 | def BLr9_pred : ARMPseudoExpand<(outs), |
| 1904 | (ins bl_target:$func, pred:$p, variable_ops), |
Owen Anderson | 1688441 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 1905 | 4, IIC_Br, |
Jim Grosbach | 4559a7b | 2011-07-08 18:15:12 +0000 | [diff] [blame] | 1906 | [(ARMcall_pred tglobaladdr:$func)], |
| 1907 | (BL_pred bl_target:$func, pred:$p)>, |
Jim Grosbach | f859a54 | 2011-03-12 00:45:26 +0000 | [diff] [blame] | 1908 | Requires<[IsARM, IsDarwin]>; |
Bob Wilson | 54fc124 | 2009-06-22 21:01:46 +0000 | [diff] [blame] | 1909 | |
| 1910 | // ARMv5T and above |
Jim Grosbach | 4559a7b | 2011-07-08 18:15:12 +0000 | [diff] [blame] | 1911 | def BLXr9 : ARMPseudoExpand<(outs), (ins GPR:$func, variable_ops), |
Owen Anderson | 1688441 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 1912 | 4, IIC_Br, |
Jim Grosbach | 4559a7b | 2011-07-08 18:15:12 +0000 | [diff] [blame] | 1913 | [(ARMcall GPR:$func)], |
| 1914 | (BLX GPR:$func)>, |
| 1915 | Requires<[IsARM, HasV5T, IsDarwin]>; |
Bob Wilson | 54fc124 | 2009-06-22 21:01:46 +0000 | [diff] [blame] | 1916 | |
Jim Grosbach | 4559a7b | 2011-07-08 18:15:12 +0000 | [diff] [blame] | 1917 | def BLXr9_pred: ARMPseudoExpand<(outs), (ins GPR:$func, pred:$p,variable_ops), |
Owen Anderson | 1688441 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 1918 | 4, IIC_Br, |
Jim Grosbach | 4559a7b | 2011-07-08 18:15:12 +0000 | [diff] [blame] | 1919 | [(ARMcall_pred GPR:$func)], |
| 1920 | (BLX_pred GPR:$func, pred:$p)>, |
Jim Grosbach | f859a54 | 2011-03-12 00:45:26 +0000 | [diff] [blame] | 1921 | Requires<[IsARM, HasV5T, IsDarwin]>; |
Bob Wilson | 181d3fe | 2011-03-03 01:41:01 +0000 | [diff] [blame] | 1922 | |
Evan Cheng | f6bc4ae | 2009-07-14 01:49:27 +0000 | [diff] [blame] | 1923 | // ARMv4T |
Bob Wilson | 1665b0a | 2010-02-16 17:24:15 +0000 | [diff] [blame] | 1924 | // Note: Restrict $func to the tGPR regclass to prevent it being in LR. |
Jim Grosbach | a0d2c8a | 2010-11-30 18:30:19 +0000 | [diff] [blame] | 1925 | def BXr9_CALL : ARMPseudoInst<(outs), (ins tGPR:$func, variable_ops), |
Owen Anderson | 1688441 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 1926 | 8, IIC_Br, [(ARMcall_nolink tGPR:$func)]>, |
Jim Grosbach | a0d2c8a | 2010-11-30 18:30:19 +0000 | [diff] [blame] | 1927 | Requires<[IsARM, HasV4T, IsDarwin]>; |
Anton Korobeynikov | ce7bf1c | 2010-03-06 19:39:36 +0000 | [diff] [blame] | 1928 | |
| 1929 | // ARMv4 |
Jim Grosbach | a0d2c8a | 2010-11-30 18:30:19 +0000 | [diff] [blame] | 1930 | def BMOVPCRXr9_CALL : ARMPseudoInst<(outs), (ins tGPR:$func, variable_ops), |
Owen Anderson | 1688441 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 1931 | 8, IIC_Br, [(ARMcall_nolink tGPR:$func)]>, |
Jim Grosbach | a0d2c8a | 2010-11-30 18:30:19 +0000 | [diff] [blame] | 1932 | Requires<[IsARM, NoV4T, IsDarwin]>; |
Rafael Espindola | 3557463 | 2006-07-18 17:00:30 +0000 | [diff] [blame] | 1933 | } |
Rafael Espindola | dc124a2 | 2006-05-18 21:45:49 +0000 | [diff] [blame] | 1934 | |
David Goodwin | 1a8f36e | 2009-08-12 18:31:53 +0000 | [diff] [blame] | 1935 | let isBranch = 1, isTerminator = 1 in { |
Jim Grosbach | 53e3fc4 | 2011-07-08 17:40:42 +0000 | [diff] [blame] | 1936 | // FIXME: should be able to write a pattern for ARMBrcond, but can't use |
| 1937 | // a two-value operand where a dag node expects two operands. :( |
| 1938 | def Bcc : ABI<0b1010, (outs), (ins br_target:$target), |
| 1939 | IIC_Br, "b", "\t$target", |
| 1940 | [/*(ARMbrcond bb:$target, imm:$cc, CCR:$ccr)*/]> { |
| 1941 | bits<24> target; |
| 1942 | let Inst{23-0} = target; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 1943 | let DecoderMethod = "DecodeBranchImmInstruction"; |
Jim Grosbach | 53e3fc4 | 2011-07-08 17:40:42 +0000 | [diff] [blame] | 1944 | } |
| 1945 | |
Evan Cheng | aeafca0 | 2007-05-16 07:45:54 +0000 | [diff] [blame] | 1946 | let isBarrier = 1 in { |
Jim Grosbach | 53e3fc4 | 2011-07-08 17:40:42 +0000 | [diff] [blame] | 1947 | // B is "predicable" since it's just a Bcc with an 'always' condition. |
Evan Cheng | 5ada199 | 2007-05-16 20:50:01 +0000 | [diff] [blame] | 1948 | let isPredicable = 1 in |
Jim Grosbach | cea5afc | 2011-03-11 23:25:21 +0000 | [diff] [blame] | 1949 | // FIXME: We shouldn't need this pseudo at all. Just using Bcc directly |
| 1950 | // should be sufficient. |
Jim Grosbach | 53e3fc4 | 2011-07-08 17:40:42 +0000 | [diff] [blame] | 1951 | // FIXME: Is B really a Barrier? That doesn't seem right. |
Owen Anderson | 1688441 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 1952 | def B : ARMPseudoExpand<(outs), (ins br_target:$target), 4, IIC_Br, |
Jim Grosbach | 53e3fc4 | 2011-07-08 17:40:42 +0000 | [diff] [blame] | 1953 | [(br bb:$target)], (Bcc br_target:$target, (ops 14, zero_reg))>; |
Evan Cheng | 44bec52 | 2007-05-15 01:29:07 +0000 | [diff] [blame] | 1954 | |
Jim Grosbach | 2dc7768 | 2010-11-29 18:37:44 +0000 | [diff] [blame] | 1955 | let isNotDuplicable = 1, isIndirectBranch = 1 in { |
| 1956 | def BR_JTr : ARMPseudoInst<(outs), |
Jim Grosbach | 11fbff8 | 2010-11-29 18:53:24 +0000 | [diff] [blame] | 1957 | (ins GPR:$target, i32imm:$jt, i32imm:$id), |
Owen Anderson | 1688441 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 1958 | 0, IIC_Br, |
Jim Grosbach | 6e42211 | 2010-11-29 23:48:41 +0000 | [diff] [blame] | 1959 | [(ARMbrjt GPR:$target, tjumptable:$jt, imm:$id)]>; |
Jim Grosbach | 2dc7768 | 2010-11-29 18:37:44 +0000 | [diff] [blame] | 1960 | // FIXME: This shouldn't use the generic "addrmode2," but rather be split |
| 1961 | // into i12 and rs suffixed versions. |
| 1962 | def BR_JTm : ARMPseudoInst<(outs), |
Jim Grosbach | 11fbff8 | 2010-11-29 18:53:24 +0000 | [diff] [blame] | 1963 | (ins addrmode2:$target, i32imm:$jt, i32imm:$id), |
Owen Anderson | 1688441 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 1964 | 0, IIC_Br, |
Chris Lattner | a1ca91a | 2010-11-02 23:40:41 +0000 | [diff] [blame] | 1965 | [(ARMbrjt (i32 (load addrmode2:$target)), tjumptable:$jt, |
Jim Grosbach | 6e42211 | 2010-11-29 23:48:41 +0000 | [diff] [blame] | 1966 | imm:$id)]>; |
Jim Grosbach | 0eb49c5 | 2010-11-21 01:26:01 +0000 | [diff] [blame] | 1967 | def BR_JTadd : ARMPseudoInst<(outs), |
Jim Grosbach | 11fbff8 | 2010-11-29 18:53:24 +0000 | [diff] [blame] | 1968 | (ins GPR:$target, GPR:$idx, i32imm:$jt, i32imm:$id), |
Owen Anderson | 1688441 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 1969 | 0, IIC_Br, |
Jim Grosbach | f8dabac | 2010-11-17 21:05:55 +0000 | [diff] [blame] | 1970 | [(ARMbrjt (add GPR:$target, GPR:$idx), tjumptable:$jt, |
Jim Grosbach | 6e42211 | 2010-11-29 23:48:41 +0000 | [diff] [blame] | 1971 | imm:$id)]>; |
Chris Lattner | a1ca91a | 2010-11-02 23:40:41 +0000 | [diff] [blame] | 1972 | } // isNotDuplicable = 1, isIndirectBranch = 1 |
Evan Cheng | 4df60f5 | 2008-11-07 09:06:08 +0000 | [diff] [blame] | 1973 | } // isBarrier = 1 |
Evan Cheng | aeafca0 | 2007-05-16 07:45:54 +0000 | [diff] [blame] | 1974 | |
Rafael Espindola | 1ed3af1 | 2006-08-01 18:53:10 +0000 | [diff] [blame] | 1975 | } |
Rafael Espindola | 84b19be | 2006-07-16 01:02:57 +0000 | [diff] [blame] | 1976 | |
Jim Grosbach | cf121c3 | 2011-07-28 21:57:55 +0000 | [diff] [blame] | 1977 | // BLX (immediate) |
Owen Anderson | f1eab59 | 2011-08-26 23:32:08 +0000 | [diff] [blame] | 1978 | def BLXi : AXI<(outs), (ins blx_target:$target), BrMiscFrm, NoItinerary, |
Jim Grosbach | cf121c3 | 2011-07-28 21:57:55 +0000 | [diff] [blame] | 1979 | "blx\t$target", []>, |
Johnny Chen | 8901e6f | 2011-03-31 17:53:50 +0000 | [diff] [blame] | 1980 | Requires<[IsARM, HasV5T]> { |
| 1981 | let Inst{31-25} = 0b1111101; |
| 1982 | bits<25> target; |
| 1983 | let Inst{23-0} = target{24-1}; |
| 1984 | let Inst{24} = target{0}; |
| 1985 | } |
| 1986 | |
Jim Grosbach | 898e7e2 | 2011-07-13 20:25:01 +0000 | [diff] [blame] | 1987 | // Branch and Exchange Jazelle |
Johnny Chen | a1e7621 | 2010-02-13 02:51:09 +0000 | [diff] [blame] | 1988 | def BXJ : ABI<0b0001, (outs), (ins GPR:$func), NoItinerary, "bxj", "\t$func", |
Jim Grosbach | 898e7e2 | 2011-07-13 20:25:01 +0000 | [diff] [blame] | 1989 | [/* pattern left blank */]> { |
| 1990 | bits<4> func; |
Johnny Chen | a1e7621 | 2010-02-13 02:51:09 +0000 | [diff] [blame] | 1991 | let Inst{23-20} = 0b0010; |
Jim Grosbach | 898e7e2 | 2011-07-13 20:25:01 +0000 | [diff] [blame] | 1992 | let Inst{19-8} = 0xfff; |
Johnny Chen | a1e7621 | 2010-02-13 02:51:09 +0000 | [diff] [blame] | 1993 | let Inst{7-4} = 0b0010; |
Jim Grosbach | 898e7e2 | 2011-07-13 20:25:01 +0000 | [diff] [blame] | 1994 | let Inst{3-0} = func; |
Johnny Chen | a1e7621 | 2010-02-13 02:51:09 +0000 | [diff] [blame] | 1995 | } |
| 1996 | |
Jim Grosbach | 9ca2a77 | 2011-07-08 18:26:27 +0000 | [diff] [blame] | 1997 | // Tail calls. |
| 1998 | |
Jim Grosbach | 9ca2a77 | 2011-07-08 18:26:27 +0000 | [diff] [blame] | 1999 | let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1 in { |
| 2000 | // Darwin versions. |
| 2001 | let Defs = [R0, R1, R2, R3, R9, R12, QQQQ0, QQQQ2, QQQQ3, PC], |
| 2002 | Uses = [SP] in { |
| 2003 | def TCRETURNdi : PseudoInst<(outs), (ins i32imm:$dst, variable_ops), |
| 2004 | IIC_Br, []>, Requires<[IsDarwin]>; |
| 2005 | |
| 2006 | def TCRETURNri : PseudoInst<(outs), (ins tcGPR:$dst, variable_ops), |
| 2007 | IIC_Br, []>, Requires<[IsDarwin]>; |
| 2008 | |
Jim Grosbach | 245f5e8 | 2011-07-08 18:50:22 +0000 | [diff] [blame] | 2009 | def TAILJMPd : ARMPseudoExpand<(outs), (ins br_target:$dst, variable_ops), |
Owen Anderson | 1688441 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 2010 | 4, IIC_Br, [], |
Jim Grosbach | 245f5e8 | 2011-07-08 18:50:22 +0000 | [diff] [blame] | 2011 | (Bcc br_target:$dst, (ops 14, zero_reg))>, |
| 2012 | Requires<[IsARM, IsDarwin]>; |
Jim Grosbach | 9ca2a77 | 2011-07-08 18:26:27 +0000 | [diff] [blame] | 2013 | |
Jim Grosbach | 245f5e8 | 2011-07-08 18:50:22 +0000 | [diff] [blame] | 2014 | def TAILJMPr : ARMPseudoExpand<(outs), (ins tcGPR:$dst, variable_ops), |
Owen Anderson | 1688441 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 2015 | 4, IIC_Br, [], |
Jim Grosbach | 245f5e8 | 2011-07-08 18:50:22 +0000 | [diff] [blame] | 2016 | (BX GPR:$dst)>, |
| 2017 | Requires<[IsARM, IsDarwin]>; |
Jim Grosbach | 9ca2a77 | 2011-07-08 18:26:27 +0000 | [diff] [blame] | 2018 | |
Jim Grosbach | 9ca2a77 | 2011-07-08 18:26:27 +0000 | [diff] [blame] | 2019 | } |
| 2020 | |
| 2021 | // Non-Darwin versions (the difference is R9). |
| 2022 | let Defs = [R0, R1, R2, R3, R12, QQQQ0, QQQQ2, QQQQ3, PC], |
| 2023 | Uses = [SP] in { |
| 2024 | def TCRETURNdiND : PseudoInst<(outs), (ins i32imm:$dst, variable_ops), |
| 2025 | IIC_Br, []>, Requires<[IsNotDarwin]>; |
| 2026 | |
| 2027 | def TCRETURNriND : PseudoInst<(outs), (ins tcGPR:$dst, variable_ops), |
| 2028 | IIC_Br, []>, Requires<[IsNotDarwin]>; |
| 2029 | |
Jim Grosbach | 245f5e8 | 2011-07-08 18:50:22 +0000 | [diff] [blame] | 2030 | def TAILJMPdND : ARMPseudoExpand<(outs), (ins brtarget:$dst, variable_ops), |
Owen Anderson | 1688441 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 2031 | 4, IIC_Br, [], |
Jim Grosbach | 245f5e8 | 2011-07-08 18:50:22 +0000 | [diff] [blame] | 2032 | (Bcc br_target:$dst, (ops 14, zero_reg))>, |
| 2033 | Requires<[IsARM, IsNotDarwin]>; |
Jim Grosbach | 9ca2a77 | 2011-07-08 18:26:27 +0000 | [diff] [blame] | 2034 | |
Jim Grosbach | 245f5e8 | 2011-07-08 18:50:22 +0000 | [diff] [blame] | 2035 | def TAILJMPrND : ARMPseudoExpand<(outs), (ins tcGPR:$dst, variable_ops), |
Owen Anderson | 1688441 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 2036 | 4, IIC_Br, [], |
Jim Grosbach | 245f5e8 | 2011-07-08 18:50:22 +0000 | [diff] [blame] | 2037 | (BX GPR:$dst)>, |
| 2038 | Requires<[IsARM, IsNotDarwin]>; |
Jim Grosbach | 9ca2a77 | 2011-07-08 18:26:27 +0000 | [diff] [blame] | 2039 | } |
| 2040 | } |
| 2041 | |
Jim Grosbach | d30970f | 2011-08-11 22:30:30 +0000 | [diff] [blame] | 2042 | // Secure Monitor Call is a system instruction. |
Jim Grosbach | 7c9fbc0 | 2011-07-22 18:13:31 +0000 | [diff] [blame] | 2043 | def SMC : ABI<0b0001, (outs), (ins imm0_15:$opt), NoItinerary, "smc", "\t$opt", |
| 2044 | []> { |
Jim Grosbach | 06ef444 | 2010-10-13 22:38:23 +0000 | [diff] [blame] | 2045 | bits<4> opt; |
| 2046 | let Inst{23-4} = 0b01100000000000000111; |
| 2047 | let Inst{3-0} = opt; |
Johnny Chen | 0296f3e | 2010-02-16 21:59:54 +0000 | [diff] [blame] | 2048 | } |
| 2049 | |
Jim Grosbach | ed83848 | 2011-07-26 16:24:27 +0000 | [diff] [blame] | 2050 | // Supervisor Call (Software Interrupt) |
Evan Cheng | 1e0eab1 | 2010-11-29 22:43:27 +0000 | [diff] [blame] | 2051 | let isCall = 1, Uses = [SP] in { |
Jim Grosbach | ed83848 | 2011-07-26 16:24:27 +0000 | [diff] [blame] | 2052 | def SVC : ABI<0b1111, (outs), (ins imm24b:$svc), IIC_Br, "svc", "\t$svc", []> { |
Jim Grosbach | 06ef444 | 2010-10-13 22:38:23 +0000 | [diff] [blame] | 2053 | bits<24> svc; |
| 2054 | let Inst{23-0} = svc; |
| 2055 | } |
Johnny Chen | 85d5a89 | 2010-02-10 18:02:25 +0000 | [diff] [blame] | 2056 | } |
| 2057 | |
Jim Grosbach | 5a28748 | 2011-07-29 17:51:39 +0000 | [diff] [blame] | 2058 | // Store Return State |
Jim Grosbach | e1cf590 | 2011-07-29 20:26:09 +0000 | [diff] [blame] | 2059 | class SRSI<bit wb, string asm> |
| 2060 | : XI<(outs), (ins imm0_31:$mode), AddrModeNone, 4, IndexModeNone, BrFrm, |
| 2061 | NoItinerary, asm, "", []> { |
| 2062 | bits<5> mode; |
Johnny Chen | 64dfb78 | 2010-02-16 20:04:27 +0000 | [diff] [blame] | 2063 | let Inst{31-28} = 0b1111; |
Jim Grosbach | e1cf590 | 2011-07-29 20:26:09 +0000 | [diff] [blame] | 2064 | let Inst{27-25} = 0b100; |
| 2065 | let Inst{22} = 1; |
| 2066 | let Inst{21} = wb; |
| 2067 | let Inst{20} = 0; |
| 2068 | let Inst{19-16} = 0b1101; // SP |
| 2069 | let Inst{15-5} = 0b00000101000; |
| 2070 | let Inst{4-0} = mode; |
Johnny Chen | 64dfb78 | 2010-02-16 20:04:27 +0000 | [diff] [blame] | 2071 | } |
| 2072 | |
Jim Grosbach | e1cf590 | 2011-07-29 20:26:09 +0000 | [diff] [blame] | 2073 | def SRSDA : SRSI<0, "srsda\tsp, $mode"> { |
| 2074 | let Inst{24-23} = 0; |
Johnny Chen | 64dfb78 | 2010-02-16 20:04:27 +0000 | [diff] [blame] | 2075 | } |
Jim Grosbach | e1cf590 | 2011-07-29 20:26:09 +0000 | [diff] [blame] | 2076 | def SRSDA_UPD : SRSI<1, "srsda\tsp!, $mode"> { |
| 2077 | let Inst{24-23} = 0; |
| 2078 | } |
| 2079 | def SRSDB : SRSI<0, "srsdb\tsp, $mode"> { |
| 2080 | let Inst{24-23} = 0b10; |
| 2081 | } |
| 2082 | def SRSDB_UPD : SRSI<1, "srsdb\tsp!, $mode"> { |
| 2083 | let Inst{24-23} = 0b10; |
| 2084 | } |
| 2085 | def SRSIA : SRSI<0, "srsia\tsp, $mode"> { |
| 2086 | let Inst{24-23} = 0b01; |
| 2087 | } |
| 2088 | def SRSIA_UPD : SRSI<1, "srsia\tsp!, $mode"> { |
| 2089 | let Inst{24-23} = 0b01; |
| 2090 | } |
| 2091 | def SRSIB : SRSI<0, "srsib\tsp, $mode"> { |
| 2092 | let Inst{24-23} = 0b11; |
| 2093 | } |
| 2094 | def SRSIB_UPD : SRSI<1, "srsib\tsp!, $mode"> { |
| 2095 | let Inst{24-23} = 0b11; |
| 2096 | } |
Jim Grosbach | 2c6363a | 2011-07-29 18:47:24 +0000 | [diff] [blame] | 2097 | |
Jim Grosbach | 5a28748 | 2011-07-29 17:51:39 +0000 | [diff] [blame] | 2098 | // Return From Exception |
Jim Grosbach | 2c6363a | 2011-07-29 18:47:24 +0000 | [diff] [blame] | 2099 | class RFEI<bit wb, string asm> |
| 2100 | : XI<(outs), (ins GPR:$Rn), AddrModeNone, 4, IndexModeNone, BrFrm, |
| 2101 | NoItinerary, asm, "", []> { |
| 2102 | bits<4> Rn; |
Johnny Chen | fb56679 | 2010-02-17 21:39:10 +0000 | [diff] [blame] | 2103 | let Inst{31-28} = 0b1111; |
Jim Grosbach | 2c6363a | 2011-07-29 18:47:24 +0000 | [diff] [blame] | 2104 | let Inst{27-25} = 0b100; |
| 2105 | let Inst{22} = 0; |
| 2106 | let Inst{21} = wb; |
| 2107 | let Inst{20} = 1; |
| 2108 | let Inst{19-16} = Rn; |
| 2109 | let Inst{15-0} = 0xa00; |
Johnny Chen | fb56679 | 2010-02-17 21:39:10 +0000 | [diff] [blame] | 2110 | } |
| 2111 | |
Jim Grosbach | 2c6363a | 2011-07-29 18:47:24 +0000 | [diff] [blame] | 2112 | def RFEDA : RFEI<0, "rfeda\t$Rn"> { |
| 2113 | let Inst{24-23} = 0; |
| 2114 | } |
| 2115 | def RFEDA_UPD : RFEI<1, "rfeda\t$Rn!"> { |
| 2116 | let Inst{24-23} = 0; |
| 2117 | } |
| 2118 | def RFEDB : RFEI<0, "rfedb\t$Rn"> { |
| 2119 | let Inst{24-23} = 0b10; |
| 2120 | } |
| 2121 | def RFEDB_UPD : RFEI<1, "rfedb\t$Rn!"> { |
| 2122 | let Inst{24-23} = 0b10; |
| 2123 | } |
| 2124 | def RFEIA : RFEI<0, "rfeia\t$Rn"> { |
| 2125 | let Inst{24-23} = 0b01; |
| 2126 | } |
| 2127 | def RFEIA_UPD : RFEI<1, "rfeia\t$Rn!"> { |
| 2128 | let Inst{24-23} = 0b01; |
| 2129 | } |
| 2130 | def RFEIB : RFEI<0, "rfeib\t$Rn"> { |
| 2131 | let Inst{24-23} = 0b11; |
| 2132 | } |
| 2133 | def RFEIB_UPD : RFEI<1, "rfeib\t$Rn!"> { |
| 2134 | let Inst{24-23} = 0b11; |
Johnny Chen | fb56679 | 2010-02-17 21:39:10 +0000 | [diff] [blame] | 2135 | } |
| 2136 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2137 | //===----------------------------------------------------------------------===// |
| 2138 | // Load / store Instructions. |
| 2139 | // |
Rafael Espindola | 82c678b | 2006-10-16 17:17:22 +0000 | [diff] [blame] | 2140 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2141 | // Load |
Jim Grosbach | 3e55612 | 2010-10-26 22:37:02 +0000 | [diff] [blame] | 2142 | |
| 2143 | |
Evan Cheng | 7e2fe91 | 2010-10-28 06:47:08 +0000 | [diff] [blame] | 2144 | defm LDR : AI_ldr1<0, "ldr", IIC_iLoad_r, IIC_iLoad_si, |
Jim Grosbach | c1d3021 | 2010-10-27 00:19:44 +0000 | [diff] [blame] | 2145 | UnOpFrag<(load node:$Src)>>; |
Owen Anderson | 26d2f0a | 2011-08-11 20:21:46 +0000 | [diff] [blame] | 2146 | defm LDRB : AI_ldr1nopc<1, "ldrb", IIC_iLoad_bh_r, IIC_iLoad_bh_si, |
Jim Grosbach | c1d3021 | 2010-10-27 00:19:44 +0000 | [diff] [blame] | 2147 | UnOpFrag<(zextloadi8 node:$Src)>>; |
Evan Cheng | 7e2fe91 | 2010-10-28 06:47:08 +0000 | [diff] [blame] | 2148 | defm STR : AI_str1<0, "str", IIC_iStore_r, IIC_iStore_si, |
Jim Grosbach | 7e3383c | 2010-10-27 23:12:14 +0000 | [diff] [blame] | 2149 | BinOpFrag<(store node:$LHS, node:$RHS)>>; |
Owen Anderson | 26d2f0a | 2011-08-11 20:21:46 +0000 | [diff] [blame] | 2150 | defm STRB : AI_str1nopc<1, "strb", IIC_iStore_bh_r, IIC_iStore_bh_si, |
Jim Grosbach | 7e3383c | 2010-10-27 23:12:14 +0000 | [diff] [blame] | 2151 | BinOpFrag<(truncstorei8 node:$LHS, node:$RHS)>>; |
Rafael Espindola | 82c678b | 2006-10-16 17:17:22 +0000 | [diff] [blame] | 2152 | |
Evan Cheng | fa775d0 | 2007-03-19 07:20:03 +0000 | [diff] [blame] | 2153 | // Special LDR for loads from non-pc-relative constpools. |
Evan Cheng | 5fd1c9b | 2010-05-19 06:07:03 +0000 | [diff] [blame] | 2154 | let canFoldAsLoad = 1, mayLoad = 1, neverHasSideEffects = 1, |
Jim Grosbach | 7ce0579 | 2011-08-03 23:50:40 +0000 | [diff] [blame] | 2155 | isReMaterializable = 1, isCodeGenOnly = 1 in |
Jim Grosbach | 9558b4c | 2010-11-19 21:07:51 +0000 | [diff] [blame] | 2156 | def LDRcp : AI2ldst<0b010, 1, 0, (outs GPR:$Rt), (ins addrmode_imm12:$addr), |
Jim Grosbach | 9e0bfb5 | 2010-11-13 00:35:48 +0000 | [diff] [blame] | 2157 | AddrMode_i12, LdFrm, IIC_iLoad_r, "ldr", "\t$Rt, $addr", |
| 2158 | []> { |
Jim Grosbach | 3e55612 | 2010-10-26 22:37:02 +0000 | [diff] [blame] | 2159 | bits<4> Rt; |
| 2160 | bits<17> addr; |
| 2161 | let Inst{23} = addr{12}; // U (add = ('U' == 1)) |
| 2162 | let Inst{19-16} = 0b1111; |
| 2163 | let Inst{15-12} = Rt; |
| 2164 | let Inst{11-0} = addr{11-0}; // imm12 |
| 2165 | } |
Evan Cheng | fa775d0 | 2007-03-19 07:20:03 +0000 | [diff] [blame] | 2166 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2167 | // Loads with zero extension |
Jim Grosbach | f1ce7cc | 2010-11-19 18:16:46 +0000 | [diff] [blame] | 2168 | def LDRH : AI3ld<0b1011, 1, (outs GPR:$Rt), (ins addrmode3:$addr), LdMiscFrm, |
Jim Grosbach | 89e14c7 | 2010-11-17 18:11:11 +0000 | [diff] [blame] | 2169 | IIC_iLoad_bh_r, "ldrh", "\t$Rt, $addr", |
| 2170 | [(set GPR:$Rt, (zextloadi16 addrmode3:$addr))]>; |
Rafael Espindola | 82c678b | 2006-10-16 17:17:22 +0000 | [diff] [blame] | 2171 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2172 | // Loads with sign extension |
Jim Grosbach | f1ce7cc | 2010-11-19 18:16:46 +0000 | [diff] [blame] | 2173 | def LDRSH : AI3ld<0b1111, 1, (outs GPR:$Rt), (ins addrmode3:$addr), LdMiscFrm, |
Jim Grosbach | 89e14c7 | 2010-11-17 18:11:11 +0000 | [diff] [blame] | 2174 | IIC_iLoad_bh_r, "ldrsh", "\t$Rt, $addr", |
| 2175 | [(set GPR:$Rt, (sextloadi16 addrmode3:$addr))]>; |
Rafael Espindola | 7bc59bc | 2006-05-14 22:18:28 +0000 | [diff] [blame] | 2176 | |
Jim Grosbach | f1ce7cc | 2010-11-19 18:16:46 +0000 | [diff] [blame] | 2177 | def LDRSB : AI3ld<0b1101, 1, (outs GPR:$Rt), (ins addrmode3:$addr), LdMiscFrm, |
Jim Grosbach | 89e14c7 | 2010-11-17 18:11:11 +0000 | [diff] [blame] | 2178 | IIC_iLoad_bh_r, "ldrsb", "\t$Rt, $addr", |
| 2179 | [(set GPR:$Rt, (sextloadi8 addrmode3:$addr))]>; |
Rafael Espindola | c391d16 | 2006-10-23 20:34:27 +0000 | [diff] [blame] | 2180 | |
Jim Grosbach | 5b03a3a | 2011-04-08 18:47:05 +0000 | [diff] [blame] | 2181 | let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1 in { |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2182 | // Load doubleword |
Jim Grosbach | f1ce7cc | 2010-11-19 18:16:46 +0000 | [diff] [blame] | 2183 | def LDRD : AI3ld<0b1101, 0, (outs GPR:$Rd, GPR:$dst2), |
| 2184 | (ins addrmode3:$addr), LdMiscFrm, |
Jim Grosbach | 9a3507f | 2011-04-01 20:26:57 +0000 | [diff] [blame] | 2185 | IIC_iLoad_d_r, "ldrd", "\t$Rd, $dst2, $addr", |
Misha Brukman | bf16f1d | 2009-08-27 14:14:21 +0000 | [diff] [blame] | 2186 | []>, Requires<[IsARM, HasV5TE]>; |
Jim Grosbach | 9cb15b5 | 2010-11-19 19:41:26 +0000 | [diff] [blame] | 2187 | } |
Rafael Espindola | c391d16 | 2006-10-23 20:34:27 +0000 | [diff] [blame] | 2188 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2189 | // Indexed loads |
Jim Grosbach | df7e0f8 | 2010-11-13 01:28:30 +0000 | [diff] [blame] | 2190 | multiclass AI2_ldridx<bit isByte, string opc, InstrItinClass itin> { |
Owen Anderson | 9ab0f25 | 2011-08-26 20:43:14 +0000 | [diff] [blame] | 2191 | def _PRE_IMM : AI2ldstidx<1, isByte, 1, (outs GPR:$Rt, GPR:$Rn_wb), |
| 2192 | (ins addrmode_imm12:$addr), IndexModePre, LdFrm, itin, |
Jim Grosbach | 99f53d1 | 2010-11-15 20:47:07 +0000 | [diff] [blame] | 2193 | opc, "\t$Rt, $addr!", "$addr.base = $Rn_wb", []> { |
Owen Anderson | 9ab0f25 | 2011-08-26 20:43:14 +0000 | [diff] [blame] | 2194 | bits<17> addr; |
| 2195 | let Inst{25} = 0; |
Jim Grosbach | 99f53d1 | 2010-11-15 20:47:07 +0000 | [diff] [blame] | 2196 | let Inst{23} = addr{12}; |
Owen Anderson | 9ab0f25 | 2011-08-26 20:43:14 +0000 | [diff] [blame] | 2197 | let Inst{19-16} = addr{16-13}; |
Jim Grosbach | 99f53d1 | 2010-11-15 20:47:07 +0000 | [diff] [blame] | 2198 | let Inst{11-0} = addr{11-0}; |
Owen Anderson | 9ab0f25 | 2011-08-26 20:43:14 +0000 | [diff] [blame] | 2199 | let DecoderMethod = "DecodeLDRPreImm"; |
| 2200 | let AsmMatchConverter = "cvtLdWriteBackRegAddrModeImm12"; |
| 2201 | } |
| 2202 | |
| 2203 | def _PRE_REG : AI2ldstidx<1, isByte, 1, (outs GPR:$Rt, GPR:$Rn_wb), |
| 2204 | (ins ldst_so_reg:$addr), IndexModePre, LdFrm, itin, |
| 2205 | opc, "\t$Rt, $addr!", "$addr.base = $Rn_wb", []> { |
| 2206 | bits<17> addr; |
| 2207 | let Inst{25} = 1; |
| 2208 | let Inst{23} = addr{12}; |
| 2209 | let Inst{19-16} = addr{16-13}; |
| 2210 | let Inst{11-0} = addr{11-0}; |
| 2211 | let Inst{4} = 0; |
| 2212 | let DecoderMethod = "DecodeLDRPreReg"; |
Jim Grosbach | 1355cf1 | 2011-07-26 17:10:22 +0000 | [diff] [blame] | 2213 | let AsmMatchConverter = "cvtLdWriteBackRegAddrMode2"; |
Jim Grosbach | 99f53d1 | 2010-11-15 20:47:07 +0000 | [diff] [blame] | 2214 | } |
Owen Anderson | 793e796 | 2011-07-26 20:54:26 +0000 | [diff] [blame] | 2215 | |
| 2216 | def _POST_REG : AI2ldstidx<1, isByte, 0, (outs GPR:$Rt, GPR:$Rn_wb), |
Jim Grosbach | 039c2e1 | 2011-08-04 23:01:30 +0000 | [diff] [blame] | 2217 | (ins addr_offset_none:$addr, am2offset_reg:$offset), |
Owen Anderson | 793e796 | 2011-07-26 20:54:26 +0000 | [diff] [blame] | 2218 | IndexModePost, LdFrm, itin, |
Jim Grosbach | 039c2e1 | 2011-08-04 23:01:30 +0000 | [diff] [blame] | 2219 | opc, "\t$Rt, $addr, $offset", |
| 2220 | "$addr.base = $Rn_wb", []> { |
Owen Anderson | 793e796 | 2011-07-26 20:54:26 +0000 | [diff] [blame] | 2221 | // {12} isAdd |
| 2222 | // {11-0} imm12/Rm |
| 2223 | bits<14> offset; |
Jim Grosbach | 039c2e1 | 2011-08-04 23:01:30 +0000 | [diff] [blame] | 2224 | bits<4> addr; |
Owen Anderson | 793e796 | 2011-07-26 20:54:26 +0000 | [diff] [blame] | 2225 | let Inst{25} = 1; |
| 2226 | let Inst{23} = offset{12}; |
Jim Grosbach | 039c2e1 | 2011-08-04 23:01:30 +0000 | [diff] [blame] | 2227 | let Inst{19-16} = addr; |
Owen Anderson | 793e796 | 2011-07-26 20:54:26 +0000 | [diff] [blame] | 2228 | let Inst{11-0} = offset{11-0}; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 2229 | |
| 2230 | let DecoderMethod = "DecodeAddrMode2IdxInstruction"; |
Owen Anderson | 793e796 | 2011-07-26 20:54:26 +0000 | [diff] [blame] | 2231 | } |
| 2232 | |
| 2233 | def _POST_IMM : AI2ldstidx<1, isByte, 0, (outs GPR:$Rt, GPR:$Rn_wb), |
Jim Grosbach | 039c2e1 | 2011-08-04 23:01:30 +0000 | [diff] [blame] | 2234 | (ins addr_offset_none:$addr, am2offset_imm:$offset), |
Bruno Cardoso Lopes | b41aaab | 2011-03-31 15:54:36 +0000 | [diff] [blame] | 2235 | IndexModePost, LdFrm, itin, |
Jim Grosbach | 039c2e1 | 2011-08-04 23:01:30 +0000 | [diff] [blame] | 2236 | opc, "\t$Rt, $addr, $offset", |
| 2237 | "$addr.base = $Rn_wb", []> { |
Jim Grosbach | 99f53d1 | 2010-11-15 20:47:07 +0000 | [diff] [blame] | 2238 | // {12} isAdd |
| 2239 | // {11-0} imm12/Rm |
Bruno Cardoso Lopes | b41aaab | 2011-03-31 15:54:36 +0000 | [diff] [blame] | 2240 | bits<14> offset; |
Jim Grosbach | 039c2e1 | 2011-08-04 23:01:30 +0000 | [diff] [blame] | 2241 | bits<4> addr; |
Owen Anderson | 793e796 | 2011-07-26 20:54:26 +0000 | [diff] [blame] | 2242 | let Inst{25} = 0; |
Bruno Cardoso Lopes | b41aaab | 2011-03-31 15:54:36 +0000 | [diff] [blame] | 2243 | let Inst{23} = offset{12}; |
Jim Grosbach | 039c2e1 | 2011-08-04 23:01:30 +0000 | [diff] [blame] | 2244 | let Inst{19-16} = addr; |
Bruno Cardoso Lopes | b41aaab | 2011-03-31 15:54:36 +0000 | [diff] [blame] | 2245 | let Inst{11-0} = offset{11-0}; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 2246 | |
| 2247 | let DecoderMethod = "DecodeAddrMode2IdxInstruction"; |
Jim Grosbach | 99f53d1 | 2010-11-15 20:47:07 +0000 | [diff] [blame] | 2248 | } |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 2249 | |
Jim Grosbach | 9e0bfb5 | 2010-11-13 00:35:48 +0000 | [diff] [blame] | 2250 | } |
Rafael Espindola | dc124a2 | 2006-05-18 21:45:49 +0000 | [diff] [blame] | 2251 | |
Jim Grosbach | 9cb15b5 | 2010-11-19 19:41:26 +0000 | [diff] [blame] | 2252 | let mayLoad = 1, neverHasSideEffects = 1 in { |
Jim Grosbach | df7e0f8 | 2010-11-13 01:28:30 +0000 | [diff] [blame] | 2253 | defm LDR : AI2_ldridx<0, "ldr", IIC_iLoad_ru>; |
| 2254 | defm LDRB : AI2_ldridx<1, "ldrb", IIC_iLoad_bh_ru>; |
Jim Grosbach | 9cb15b5 | 2010-11-19 19:41:26 +0000 | [diff] [blame] | 2255 | } |
Rafael Espindola | 450856d | 2006-12-12 00:37:38 +0000 | [diff] [blame] | 2256 | |
Jim Grosbach | 45251b3 | 2011-08-11 20:41:13 +0000 | [diff] [blame] | 2257 | multiclass AI3_ldridx<bits<4> op, string opc, InstrItinClass itin> { |
| 2258 | def _PRE : AI3ldstidx<op, 1, 1, (outs GPR:$Rt, GPR:$Rn_wb), |
Jim Grosbach | 9cb15b5 | 2010-11-19 19:41:26 +0000 | [diff] [blame] | 2259 | (ins addrmode3:$addr), IndexModePre, |
| 2260 | LdMiscFrm, itin, |
| 2261 | opc, "\t$Rt, $addr!", "$addr.base = $Rn_wb", []> { |
| 2262 | bits<14> addr; |
| 2263 | let Inst{23} = addr{8}; // U bit |
| 2264 | let Inst{22} = addr{13}; // 1 == imm8, 0 == Rm |
| 2265 | let Inst{19-16} = addr{12-9}; // Rn |
| 2266 | let Inst{11-8} = addr{7-4}; // imm7_4/zero |
| 2267 | let Inst{3-0} = addr{3-0}; // imm3_0/Rm |
Jim Grosbach | 623a454 | 2011-08-10 22:42:16 +0000 | [diff] [blame] | 2268 | let AsmMatchConverter = "cvtLdWriteBackRegAddrMode3"; |
Owen Anderson | 0d09499 | 2011-08-12 20:36:11 +0000 | [diff] [blame] | 2269 | let DecoderMethod = "DecodeAddrMode3Instruction"; |
Jim Grosbach | 9cb15b5 | 2010-11-19 19:41:26 +0000 | [diff] [blame] | 2270 | } |
Jim Grosbach | 45251b3 | 2011-08-11 20:41:13 +0000 | [diff] [blame] | 2271 | def _POST : AI3ldstidx<op, 1, 0, (outs GPR:$Rt, GPR:$Rn_wb), |
Jim Grosbach | 623a454 | 2011-08-10 22:42:16 +0000 | [diff] [blame] | 2272 | (ins addr_offset_none:$addr, am3offset:$offset), |
| 2273 | IndexModePost, LdMiscFrm, itin, |
| 2274 | opc, "\t$Rt, $addr, $offset", "$addr.base = $Rn_wb", |
| 2275 | []> { |
Jim Grosbach | 078e239 | 2010-11-19 23:14:43 +0000 | [diff] [blame] | 2276 | bits<10> offset; |
Jim Grosbach | 623a454 | 2011-08-10 22:42:16 +0000 | [diff] [blame] | 2277 | bits<4> addr; |
Jim Grosbach | 078e239 | 2010-11-19 23:14:43 +0000 | [diff] [blame] | 2278 | let Inst{23} = offset{8}; // U bit |
| 2279 | let Inst{22} = offset{9}; // 1 == imm8, 0 == Rm |
Jim Grosbach | 623a454 | 2011-08-10 22:42:16 +0000 | [diff] [blame] | 2280 | let Inst{19-16} = addr; |
Jim Grosbach | 078e239 | 2010-11-19 23:14:43 +0000 | [diff] [blame] | 2281 | let Inst{11-8} = offset{7-4}; // imm7_4/zero |
| 2282 | let Inst{3-0} = offset{3-0}; // imm3_0/Rm |
Owen Anderson | 0d09499 | 2011-08-12 20:36:11 +0000 | [diff] [blame] | 2283 | let DecoderMethod = "DecodeAddrMode3Instruction"; |
Jim Grosbach | 9cb15b5 | 2010-11-19 19:41:26 +0000 | [diff] [blame] | 2284 | } |
| 2285 | } |
Rafael Espindola | 4e30764 | 2006-09-08 16:59:47 +0000 | [diff] [blame] | 2286 | |
Jim Grosbach | 9cb15b5 | 2010-11-19 19:41:26 +0000 | [diff] [blame] | 2287 | let mayLoad = 1, neverHasSideEffects = 1 in { |
Jim Grosbach | 45251b3 | 2011-08-11 20:41:13 +0000 | [diff] [blame] | 2288 | defm LDRH : AI3_ldridx<0b1011, "ldrh", IIC_iLoad_bh_ru>; |
| 2289 | defm LDRSH : AI3_ldridx<0b1111, "ldrsh", IIC_iLoad_bh_ru>; |
| 2290 | defm LDRSB : AI3_ldridx<0b1101, "ldrsb", IIC_iLoad_bh_ru>; |
Jim Grosbach | 5b03a3a | 2011-04-08 18:47:05 +0000 | [diff] [blame] | 2291 | let hasExtraDefRegAllocReq = 1 in { |
Jim Grosbach | 45251b3 | 2011-08-11 20:41:13 +0000 | [diff] [blame] | 2292 | def LDRD_PRE : AI3ldstidx<0b1101, 0, 1, (outs GPR:$Rt, GPR:$Rt2, GPR:$Rn_wb), |
Jim Grosbach | 215e4fd | 2011-04-05 18:40:13 +0000 | [diff] [blame] | 2293 | (ins addrmode3:$addr), IndexModePre, |
| 2294 | LdMiscFrm, IIC_iLoad_d_ru, |
| 2295 | "ldrd", "\t$Rt, $Rt2, $addr!", |
| 2296 | "$addr.base = $Rn_wb", []> { |
| 2297 | bits<14> addr; |
| 2298 | let Inst{23} = addr{8}; // U bit |
| 2299 | let Inst{22} = addr{13}; // 1 == imm8, 0 == Rm |
| 2300 | let Inst{19-16} = addr{12-9}; // Rn |
| 2301 | let Inst{11-8} = addr{7-4}; // imm7_4/zero |
| 2302 | let Inst{3-0} = addr{3-0}; // imm3_0/Rm |
Owen Anderson | 8313b48 | 2011-07-28 17:53:25 +0000 | [diff] [blame] | 2303 | let DecoderMethod = "DecodeAddrMode3Instruction"; |
Jim Grosbach | 2fd2b87 | 2011-08-10 20:29:19 +0000 | [diff] [blame] | 2304 | let AsmMatchConverter = "cvtLdrdPre"; |
Jim Grosbach | 215e4fd | 2011-04-05 18:40:13 +0000 | [diff] [blame] | 2305 | } |
Jim Grosbach | 45251b3 | 2011-08-11 20:41:13 +0000 | [diff] [blame] | 2306 | def LDRD_POST: AI3ldstidx<0b1101, 0, 0, (outs GPR:$Rt, GPR:$Rt2, GPR:$Rn_wb), |
Jim Grosbach | 2fd2b87 | 2011-08-10 20:29:19 +0000 | [diff] [blame] | 2307 | (ins addr_offset_none:$addr, am3offset:$offset), |
| 2308 | IndexModePost, LdMiscFrm, IIC_iLoad_d_ru, |
| 2309 | "ldrd", "\t$Rt, $Rt2, $addr, $offset", |
| 2310 | "$addr.base = $Rn_wb", []> { |
Jim Grosbach | 215e4fd | 2011-04-05 18:40:13 +0000 | [diff] [blame] | 2311 | bits<10> offset; |
Jim Grosbach | 2fd2b87 | 2011-08-10 20:29:19 +0000 | [diff] [blame] | 2312 | bits<4> addr; |
Jim Grosbach | 215e4fd | 2011-04-05 18:40:13 +0000 | [diff] [blame] | 2313 | let Inst{23} = offset{8}; // U bit |
| 2314 | let Inst{22} = offset{9}; // 1 == imm8, 0 == Rm |
Jim Grosbach | 2fd2b87 | 2011-08-10 20:29:19 +0000 | [diff] [blame] | 2315 | let Inst{19-16} = addr; |
Jim Grosbach | 215e4fd | 2011-04-05 18:40:13 +0000 | [diff] [blame] | 2316 | let Inst{11-8} = offset{7-4}; // imm7_4/zero |
| 2317 | let Inst{3-0} = offset{3-0}; // imm3_0/Rm |
Owen Anderson | 8313b48 | 2011-07-28 17:53:25 +0000 | [diff] [blame] | 2318 | let DecoderMethod = "DecodeAddrMode3Instruction"; |
Jim Grosbach | 215e4fd | 2011-04-05 18:40:13 +0000 | [diff] [blame] | 2319 | } |
Jim Grosbach | 5b03a3a | 2011-04-08 18:47:05 +0000 | [diff] [blame] | 2320 | } // hasExtraDefRegAllocReq = 1 |
Jim Grosbach | 9cb15b5 | 2010-11-19 19:41:26 +0000 | [diff] [blame] | 2321 | } // mayLoad = 1, neverHasSideEffects = 1 |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2322 | |
Jim Grosbach | 89958d5 | 2011-08-11 21:41:59 +0000 | [diff] [blame] | 2323 | // LDRT, LDRBT, LDRSBT, LDRHT, LDRSHT. |
Jim Grosbach | 9cb15b5 | 2010-11-19 19:41:26 +0000 | [diff] [blame] | 2324 | let mayLoad = 1, neverHasSideEffects = 1 in { |
Jim Grosbach | 5999926 | 2011-08-10 23:43:54 +0000 | [diff] [blame] | 2325 | def LDRT_POST_REG : AI2ldstidx<1, 0, 0, (outs GPR:$Rt, GPR:$Rn_wb), |
| 2326 | (ins addr_offset_none:$addr, am2offset_reg:$offset), |
| 2327 | IndexModePost, LdFrm, IIC_iLoad_ru, |
| 2328 | "ldrt", "\t$Rt, $addr, $offset", |
| 2329 | "$addr.base = $Rn_wb", []> { |
Bruno Cardoso Lopes | ae08554 | 2011-03-31 23:26:08 +0000 | [diff] [blame] | 2330 | // {12} isAdd |
| 2331 | // {11-0} imm12/Rm |
Jim Grosbach | 5999926 | 2011-08-10 23:43:54 +0000 | [diff] [blame] | 2332 | bits<14> offset; |
| 2333 | bits<4> addr; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 2334 | let Inst{25} = 1; |
Jim Grosbach | 5999926 | 2011-08-10 23:43:54 +0000 | [diff] [blame] | 2335 | let Inst{23} = offset{12}; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 2336 | let Inst{21} = 1; // overwrite |
Jim Grosbach | 5999926 | 2011-08-10 23:43:54 +0000 | [diff] [blame] | 2337 | let Inst{19-16} = addr; |
| 2338 | let Inst{11-5} = offset{11-5}; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 2339 | let Inst{4} = 0; |
Jim Grosbach | 5999926 | 2011-08-10 23:43:54 +0000 | [diff] [blame] | 2340 | let Inst{3-0} = offset{3-0}; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 2341 | let DecoderMethod = "DecodeAddrMode2IdxInstruction"; |
| 2342 | } |
Jim Grosbach | 5999926 | 2011-08-10 23:43:54 +0000 | [diff] [blame] | 2343 | |
| 2344 | def LDRT_POST_IMM : AI2ldstidx<1, 0, 0, (outs GPR:$Rt, GPR:$Rn_wb), |
| 2345 | (ins addr_offset_none:$addr, am2offset_imm:$offset), |
Jim Grosbach | e15defc | 2011-08-10 23:23:47 +0000 | [diff] [blame] | 2346 | IndexModePost, LdFrm, IIC_iLoad_ru, |
Jim Grosbach | 5999926 | 2011-08-10 23:43:54 +0000 | [diff] [blame] | 2347 | "ldrt", "\t$Rt, $addr, $offset", |
| 2348 | "$addr.base = $Rn_wb", []> { |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 2349 | // {12} isAdd |
| 2350 | // {11-0} imm12/Rm |
Jim Grosbach | 5999926 | 2011-08-10 23:43:54 +0000 | [diff] [blame] | 2351 | bits<14> offset; |
| 2352 | bits<4> addr; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 2353 | let Inst{25} = 0; |
Jim Grosbach | 5999926 | 2011-08-10 23:43:54 +0000 | [diff] [blame] | 2354 | let Inst{23} = offset{12}; |
Johnny Chen | e4c7f0f | 2010-02-11 20:31:08 +0000 | [diff] [blame] | 2355 | let Inst{21} = 1; // overwrite |
Jim Grosbach | 5999926 | 2011-08-10 23:43:54 +0000 | [diff] [blame] | 2356 | let Inst{19-16} = addr; |
| 2357 | let Inst{11-0} = offset{11-0}; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 2358 | let DecoderMethod = "DecodeAddrMode2IdxInstruction"; |
Johnny Chen | e4c7f0f | 2010-02-11 20:31:08 +0000 | [diff] [blame] | 2359 | } |
Jim Grosbach | 3148a65 | 2011-08-08 23:28:47 +0000 | [diff] [blame] | 2360 | |
| 2361 | def LDRBT_POST_REG : AI2ldstidx<1, 1, 0, (outs GPR:$Rt, GPR:$Rn_wb), |
| 2362 | (ins addr_offset_none:$addr, am2offset_reg:$offset), |
| 2363 | IndexModePost, LdFrm, IIC_iLoad_bh_ru, |
| 2364 | "ldrbt", "\t$Rt, $addr, $offset", |
| 2365 | "$addr.base = $Rn_wb", []> { |
Bruno Cardoso Lopes | ae08554 | 2011-03-31 23:26:08 +0000 | [diff] [blame] | 2366 | // {12} isAdd |
| 2367 | // {11-0} imm12/Rm |
Jim Grosbach | 3148a65 | 2011-08-08 23:28:47 +0000 | [diff] [blame] | 2368 | bits<14> offset; |
| 2369 | bits<4> addr; |
| 2370 | let Inst{25} = 1; |
| 2371 | let Inst{23} = offset{12}; |
Johnny Chen | adb561d | 2010-02-18 03:27:42 +0000 | [diff] [blame] | 2372 | let Inst{21} = 1; // overwrite |
Jim Grosbach | 3148a65 | 2011-08-08 23:28:47 +0000 | [diff] [blame] | 2373 | let Inst{19-16} = addr; |
Owen Anderson | 6368119 | 2011-08-12 19:41:29 +0000 | [diff] [blame] | 2374 | let Inst{11-5} = offset{11-5}; |
| 2375 | let Inst{4} = 0; |
| 2376 | let Inst{3-0} = offset{3-0}; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 2377 | let DecoderMethod = "DecodeAddrMode2IdxInstruction"; |
Jim Grosbach | 3148a65 | 2011-08-08 23:28:47 +0000 | [diff] [blame] | 2378 | } |
| 2379 | |
| 2380 | def LDRBT_POST_IMM : AI2ldstidx<1, 1, 0, (outs GPR:$Rt, GPR:$Rn_wb), |
| 2381 | (ins addr_offset_none:$addr, am2offset_imm:$offset), |
| 2382 | IndexModePost, LdFrm, IIC_iLoad_bh_ru, |
| 2383 | "ldrbt", "\t$Rt, $addr, $offset", |
| 2384 | "$addr.base = $Rn_wb", []> { |
| 2385 | // {12} isAdd |
| 2386 | // {11-0} imm12/Rm |
| 2387 | bits<14> offset; |
| 2388 | bits<4> addr; |
| 2389 | let Inst{25} = 0; |
| 2390 | let Inst{23} = offset{12}; |
| 2391 | let Inst{21} = 1; // overwrite |
| 2392 | let Inst{19-16} = addr; |
| 2393 | let Inst{11-0} = offset{11-0}; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 2394 | let DecoderMethod = "DecodeAddrMode2IdxInstruction"; |
Johnny Chen | adb561d | 2010-02-18 03:27:42 +0000 | [diff] [blame] | 2395 | } |
Jim Grosbach | 7ce0579 | 2011-08-03 23:50:40 +0000 | [diff] [blame] | 2396 | |
| 2397 | multiclass AI3ldrT<bits<4> op, string opc> { |
| 2398 | def i : AI3ldstidxT<op, 1, (outs GPR:$Rt, GPR:$base_wb), |
| 2399 | (ins addr_offset_none:$addr, postidx_imm8:$offset), |
| 2400 | IndexModePost, LdMiscFrm, IIC_iLoad_bh_ru, opc, |
| 2401 | "\t$Rt, $addr, $offset", "$addr.base = $base_wb", []> { |
| 2402 | bits<9> offset; |
| 2403 | let Inst{23} = offset{8}; |
| 2404 | let Inst{22} = 1; |
| 2405 | let Inst{11-8} = offset{7-4}; |
| 2406 | let Inst{3-0} = offset{3-0}; |
| 2407 | let AsmMatchConverter = "cvtLdExtTWriteBackImm"; |
| 2408 | } |
| 2409 | def r : AI3ldstidxT<op, 1, (outs GPR:$Rt, GPR:$base_wb), |
| 2410 | (ins addr_offset_none:$addr, postidx_reg:$Rm), |
| 2411 | IndexModePost, LdMiscFrm, IIC_iLoad_bh_ru, opc, |
| 2412 | "\t$Rt, $addr, $Rm", "$addr.base = $base_wb", []> { |
| 2413 | bits<5> Rm; |
| 2414 | let Inst{23} = Rm{4}; |
| 2415 | let Inst{22} = 0; |
| 2416 | let Inst{11-8} = 0; |
| 2417 | let Inst{3-0} = Rm{3-0}; |
| 2418 | let AsmMatchConverter = "cvtLdExtTWriteBackReg"; |
| 2419 | } |
Johnny Chen | adb561d | 2010-02-18 03:27:42 +0000 | [diff] [blame] | 2420 | } |
Jim Grosbach | 7ce0579 | 2011-08-03 23:50:40 +0000 | [diff] [blame] | 2421 | |
| 2422 | defm LDRSBT : AI3ldrT<0b1101, "ldrsbt">; |
| 2423 | defm LDRHT : AI3ldrT<0b1011, "ldrht">; |
| 2424 | defm LDRSHT : AI3ldrT<0b1111, "ldrsht">; |
Jim Grosbach | 9cb15b5 | 2010-11-19 19:41:26 +0000 | [diff] [blame] | 2425 | } |
Johnny Chen | e4c7f0f | 2010-02-11 20:31:08 +0000 | [diff] [blame] | 2426 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2427 | // Store |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2428 | |
| 2429 | // Stores with truncate |
Jim Grosbach | 2aeb612 | 2010-11-19 22:14:31 +0000 | [diff] [blame] | 2430 | def STRH : AI3str<0b1011, (outs), (ins GPR:$Rt, addrmode3:$addr), StMiscFrm, |
Jim Grosbach | 570a922 | 2010-11-11 01:09:40 +0000 | [diff] [blame] | 2431 | IIC_iStore_bh_r, "strh", "\t$Rt, $addr", |
| 2432 | [(truncstorei16 GPR:$Rt, addrmode3:$addr)]>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2433 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2434 | // Store doubleword |
Jim Grosbach | 9a3507f | 2011-04-01 20:26:57 +0000 | [diff] [blame] | 2435 | let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 in |
| 2436 | def STRD : AI3str<0b1111, (outs), (ins GPR:$Rt, GPR:$src2, addrmode3:$addr), |
Evan Cheng | 0e55fd6 | 2010-09-30 01:08:25 +0000 | [diff] [blame] | 2437 | StMiscFrm, IIC_iStore_d_r, |
Owen Anderson | 8313b48 | 2011-07-28 17:53:25 +0000 | [diff] [blame] | 2438 | "strd", "\t$Rt, $src2, $addr", []>, |
| 2439 | Requires<[IsARM, HasV5TE]> { |
| 2440 | let Inst{21} = 0; |
| 2441 | } |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2442 | |
| 2443 | // Indexed stores |
Jim Grosbach | 19dec20 | 2011-08-05 20:35:44 +0000 | [diff] [blame] | 2444 | multiclass AI2_stridx<bit isByte, string opc, InstrItinClass itin> { |
| 2445 | def _PRE_IMM : AI2ldstidx<0, isByte, 1, (outs GPR:$Rn_wb), |
| 2446 | (ins GPR:$Rt, addrmode_imm12:$addr), IndexModePre, |
| 2447 | StFrm, itin, |
| 2448 | opc, "\t$Rt, $addr!", "$addr.base = $Rn_wb", []> { |
| 2449 | bits<17> addr; |
| 2450 | let Inst{25} = 0; |
| 2451 | let Inst{23} = addr{12}; // U (add = ('U' == 1)) |
| 2452 | let Inst{19-16} = addr{16-13}; // Rn |
| 2453 | let Inst{11-0} = addr{11-0}; // imm12 |
Jim Grosbach | 548340c | 2011-08-11 19:22:40 +0000 | [diff] [blame] | 2454 | let AsmMatchConverter = "cvtStWriteBackRegAddrModeImm12"; |
Owen Anderson | 7cdbf08 | 2011-08-12 18:12:39 +0000 | [diff] [blame] | 2455 | let DecoderMethod = "DecodeSTRPreImm"; |
Jim Grosbach | 19dec20 | 2011-08-05 20:35:44 +0000 | [diff] [blame] | 2456 | } |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2457 | |
Jim Grosbach | 19dec20 | 2011-08-05 20:35:44 +0000 | [diff] [blame] | 2458 | def _PRE_REG : AI2ldstidx<0, isByte, 1, (outs GPR:$Rn_wb), |
Jim Grosbach | 548340c | 2011-08-11 19:22:40 +0000 | [diff] [blame] | 2459 | (ins GPR:$Rt, ldst_so_reg:$addr), |
| 2460 | IndexModePre, StFrm, itin, |
Jim Grosbach | 19dec20 | 2011-08-05 20:35:44 +0000 | [diff] [blame] | 2461 | opc, "\t$Rt, $addr!", "$addr.base = $Rn_wb", []> { |
| 2462 | bits<17> addr; |
| 2463 | let Inst{25} = 1; |
| 2464 | let Inst{23} = addr{12}; // U (add = ('U' == 1)) |
| 2465 | let Inst{19-16} = addr{16-13}; // Rn |
| 2466 | let Inst{11-0} = addr{11-0}; |
| 2467 | let Inst{4} = 0; // Inst{4} = 0 |
| 2468 | let AsmMatchConverter = "cvtStWriteBackRegAddrMode2"; |
Owen Anderson | 7cdbf08 | 2011-08-12 18:12:39 +0000 | [diff] [blame] | 2469 | let DecoderMethod = "DecodeSTRPreReg"; |
Jim Grosbach | 19dec20 | 2011-08-05 20:35:44 +0000 | [diff] [blame] | 2470 | } |
| 2471 | def _POST_REG : AI2ldstidx<0, isByte, 0, (outs GPR:$Rn_wb), |
| 2472 | (ins GPR:$Rt, addr_offset_none:$addr, am2offset_reg:$offset), |
| 2473 | IndexModePost, StFrm, itin, |
| 2474 | opc, "\t$Rt, $addr, $offset", |
| 2475 | "$addr.base = $Rn_wb", []> { |
| 2476 | // {12} isAdd |
| 2477 | // {11-0} imm12/Rm |
| 2478 | bits<14> offset; |
| 2479 | bits<4> addr; |
| 2480 | let Inst{25} = 1; |
| 2481 | let Inst{23} = offset{12}; |
| 2482 | let Inst{19-16} = addr; |
| 2483 | let Inst{11-0} = offset{11-0}; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 2484 | |
| 2485 | let DecoderMethod = "DecodeAddrMode2IdxInstruction"; |
Jim Grosbach | 19dec20 | 2011-08-05 20:35:44 +0000 | [diff] [blame] | 2486 | } |
Owen Anderson | 793e796 | 2011-07-26 20:54:26 +0000 | [diff] [blame] | 2487 | |
Jim Grosbach | 19dec20 | 2011-08-05 20:35:44 +0000 | [diff] [blame] | 2488 | def _POST_IMM : AI2ldstidx<0, isByte, 0, (outs GPR:$Rn_wb), |
| 2489 | (ins GPR:$Rt, addr_offset_none:$addr, am2offset_imm:$offset), |
| 2490 | IndexModePost, StFrm, itin, |
| 2491 | opc, "\t$Rt, $addr, $offset", |
| 2492 | "$addr.base = $Rn_wb", []> { |
| 2493 | // {12} isAdd |
| 2494 | // {11-0} imm12/Rm |
| 2495 | bits<14> offset; |
| 2496 | bits<4> addr; |
| 2497 | let Inst{25} = 0; |
| 2498 | let Inst{23} = offset{12}; |
| 2499 | let Inst{19-16} = addr; |
| 2500 | let Inst{11-0} = offset{11-0}; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 2501 | |
| 2502 | let DecoderMethod = "DecodeAddrMode2IdxInstruction"; |
Jim Grosbach | 19dec20 | 2011-08-05 20:35:44 +0000 | [diff] [blame] | 2503 | } |
| 2504 | } |
Owen Anderson | 793e796 | 2011-07-26 20:54:26 +0000 | [diff] [blame] | 2505 | |
Jim Grosbach | 19dec20 | 2011-08-05 20:35:44 +0000 | [diff] [blame] | 2506 | let mayStore = 1, neverHasSideEffects = 1 in { |
| 2507 | defm STR : AI2_stridx<0, "str", IIC_iStore_ru>; |
| 2508 | defm STRB : AI2_stridx<1, "strb", IIC_iStore_bh_ru>; |
| 2509 | } |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2510 | |
Jim Grosbach | 19dec20 | 2011-08-05 20:35:44 +0000 | [diff] [blame] | 2511 | def : ARMPat<(post_store GPR:$Rt, addr_offset_none:$addr, |
| 2512 | am2offset_reg:$offset), |
| 2513 | (STR_POST_REG GPR:$Rt, addr_offset_none:$addr, |
| 2514 | am2offset_reg:$offset)>; |
| 2515 | def : ARMPat<(post_store GPR:$Rt, addr_offset_none:$addr, |
| 2516 | am2offset_imm:$offset), |
| 2517 | (STR_POST_IMM GPR:$Rt, addr_offset_none:$addr, |
| 2518 | am2offset_imm:$offset)>; |
| 2519 | def : ARMPat<(post_truncsti8 GPR:$Rt, addr_offset_none:$addr, |
| 2520 | am2offset_reg:$offset), |
| 2521 | (STRB_POST_REG GPR:$Rt, addr_offset_none:$addr, |
| 2522 | am2offset_reg:$offset)>; |
| 2523 | def : ARMPat<(post_truncsti8 GPR:$Rt, addr_offset_none:$addr, |
| 2524 | am2offset_imm:$offset), |
| 2525 | (STRB_POST_IMM GPR:$Rt, addr_offset_none:$addr, |
| 2526 | am2offset_imm:$offset)>; |
Owen Anderson | 793e796 | 2011-07-26 20:54:26 +0000 | [diff] [blame] | 2527 | |
Jim Grosbach | 19dec20 | 2011-08-05 20:35:44 +0000 | [diff] [blame] | 2528 | // Pseudo-instructions for pattern matching the pre-indexed stores. We can't |
| 2529 | // put the patterns on the instruction definitions directly as ISel wants |
| 2530 | // the address base and offset to be separate operands, not a single |
| 2531 | // complex operand like we represent the instructions themselves. The |
| 2532 | // pseudos map between the two. |
| 2533 | let usesCustomInserter = 1, |
| 2534 | Constraints = "$Rn = $Rn_wb,@earlyclobber $Rn_wb" in { |
| 2535 | def STRi_preidx: ARMPseudoInst<(outs GPR:$Rn_wb), |
| 2536 | (ins GPR:$Rt, GPR:$Rn, am2offset_imm:$offset, pred:$p), |
| 2537 | 4, IIC_iStore_ru, |
| 2538 | [(set GPR:$Rn_wb, |
| 2539 | (pre_store GPR:$Rt, GPR:$Rn, am2offset_imm:$offset))]>; |
| 2540 | def STRr_preidx: ARMPseudoInst<(outs GPR:$Rn_wb), |
| 2541 | (ins GPR:$Rt, GPR:$Rn, am2offset_reg:$offset, pred:$p), |
| 2542 | 4, IIC_iStore_ru, |
| 2543 | [(set GPR:$Rn_wb, |
| 2544 | (pre_store GPR:$Rt, GPR:$Rn, am2offset_reg:$offset))]>; |
| 2545 | def STRBi_preidx: ARMPseudoInst<(outs GPR:$Rn_wb), |
| 2546 | (ins GPR:$Rt, GPR:$Rn, am2offset_imm:$offset, pred:$p), |
| 2547 | 4, IIC_iStore_ru, |
| 2548 | [(set GPR:$Rn_wb, |
| 2549 | (pre_truncsti8 GPR:$Rt, GPR:$Rn, am2offset_imm:$offset))]>; |
| 2550 | def STRBr_preidx: ARMPseudoInst<(outs GPR:$Rn_wb), |
| 2551 | (ins GPR:$Rt, GPR:$Rn, am2offset_reg:$offset, pred:$p), |
| 2552 | 4, IIC_iStore_ru, |
| 2553 | [(set GPR:$Rn_wb, |
| 2554 | (pre_truncsti8 GPR:$Rt, GPR:$Rn, am2offset_reg:$offset))]>; |
Jim Grosbach | 7b8f46c | 2011-08-11 21:17:22 +0000 | [diff] [blame] | 2555 | def STRH_preidx: ARMPseudoInst<(outs GPR:$Rn_wb), |
| 2556 | (ins GPR:$Rt, GPR:$Rn, am3offset:$offset, pred:$p), |
| 2557 | 4, IIC_iStore_ru, |
| 2558 | [(set GPR:$Rn_wb, |
| 2559 | (pre_truncsti16 GPR:$Rt, GPR:$Rn, am3offset:$offset))]>; |
Jim Grosbach | 19dec20 | 2011-08-05 20:35:44 +0000 | [diff] [blame] | 2560 | } |
Jim Grosbach | a1b4175 | 2010-11-19 22:06:57 +0000 | [diff] [blame] | 2561 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2562 | |
Jim Grosbach | 7b8f46c | 2011-08-11 21:17:22 +0000 | [diff] [blame] | 2563 | |
| 2564 | def STRH_PRE : AI3ldstidx<0b1011, 0, 1, (outs GPR:$Rn_wb), |
| 2565 | (ins GPR:$Rt, addrmode3:$addr), IndexModePre, |
| 2566 | StMiscFrm, IIC_iStore_bh_ru, |
| 2567 | "strh", "\t$Rt, $addr!", "$addr.base = $Rn_wb", []> { |
| 2568 | bits<14> addr; |
| 2569 | let Inst{23} = addr{8}; // U bit |
| 2570 | let Inst{22} = addr{13}; // 1 == imm8, 0 == Rm |
| 2571 | let Inst{19-16} = addr{12-9}; // Rn |
| 2572 | let Inst{11-8} = addr{7-4}; // imm7_4/zero |
| 2573 | let Inst{3-0} = addr{3-0}; // imm3_0/Rm |
| 2574 | let AsmMatchConverter = "cvtStWriteBackRegAddrMode3"; |
Owen Anderson | 79628e9 | 2011-08-12 20:02:50 +0000 | [diff] [blame] | 2575 | let DecoderMethod = "DecodeAddrMode3Instruction"; |
Jim Grosbach | 7b8f46c | 2011-08-11 21:17:22 +0000 | [diff] [blame] | 2576 | } |
| 2577 | |
| 2578 | def STRH_POST : AI3ldstidx<0b1011, 0, 0, (outs GPR:$Rn_wb), |
| 2579 | (ins GPR:$Rt, addr_offset_none:$addr, am3offset:$offset), |
| 2580 | IndexModePost, StMiscFrm, IIC_iStore_bh_ru, |
| 2581 | "strh", "\t$Rt, $addr, $offset", "$addr.base = $Rn_wb", |
| 2582 | [(set GPR:$Rn_wb, (post_truncsti16 GPR:$Rt, |
| 2583 | addr_offset_none:$addr, |
| 2584 | am3offset:$offset))]> { |
| 2585 | bits<10> offset; |
| 2586 | bits<4> addr; |
| 2587 | let Inst{23} = offset{8}; // U bit |
| 2588 | let Inst{22} = offset{9}; // 1 == imm8, 0 == Rm |
| 2589 | let Inst{19-16} = addr; |
| 2590 | let Inst{11-8} = offset{7-4}; // imm7_4/zero |
| 2591 | let Inst{3-0} = offset{3-0}; // imm3_0/Rm |
Owen Anderson | 79628e9 | 2011-08-12 20:02:50 +0000 | [diff] [blame] | 2592 | let DecoderMethod = "DecodeAddrMode3Instruction"; |
Jim Grosbach | 7b8f46c | 2011-08-11 21:17:22 +0000 | [diff] [blame] | 2593 | } |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2594 | |
Jim Grosbach | 5b03a3a | 2011-04-08 18:47:05 +0000 | [diff] [blame] | 2595 | let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 in { |
Jim Grosbach | 45251b3 | 2011-08-11 20:41:13 +0000 | [diff] [blame] | 2596 | def STRD_PRE : AI3ldstidx<0b1111, 0, 1, (outs GPR:$Rn_wb), |
Jim Grosbach | 14605d1 | 2011-08-11 20:28:23 +0000 | [diff] [blame] | 2597 | (ins GPR:$Rt, GPR:$Rt2, addrmode3:$addr), |
| 2598 | IndexModePre, StMiscFrm, IIC_iStore_d_ru, |
| 2599 | "strd", "\t$Rt, $Rt2, $addr!", |
| 2600 | "$addr.base = $Rn_wb", []> { |
| 2601 | bits<14> addr; |
| 2602 | let Inst{23} = addr{8}; // U bit |
| 2603 | let Inst{22} = addr{13}; // 1 == imm8, 0 == Rm |
| 2604 | let Inst{19-16} = addr{12-9}; // Rn |
| 2605 | let Inst{11-8} = addr{7-4}; // imm7_4/zero |
| 2606 | let Inst{3-0} = addr{3-0}; // imm3_0/Rm |
Owen Anderson | 8313b48 | 2011-07-28 17:53:25 +0000 | [diff] [blame] | 2607 | let DecoderMethod = "DecodeAddrMode3Instruction"; |
Jim Grosbach | 14605d1 | 2011-08-11 20:28:23 +0000 | [diff] [blame] | 2608 | let AsmMatchConverter = "cvtStrdPre"; |
Owen Anderson | 8313b48 | 2011-07-28 17:53:25 +0000 | [diff] [blame] | 2609 | } |
Johnny Chen | 39a4bb3 | 2010-02-18 22:31:18 +0000 | [diff] [blame] | 2610 | |
Jim Grosbach | 45251b3 | 2011-08-11 20:41:13 +0000 | [diff] [blame] | 2611 | def STRD_POST: AI3ldstidx<0b1111, 0, 0, (outs GPR:$Rn_wb), |
Jim Grosbach | 14605d1 | 2011-08-11 20:28:23 +0000 | [diff] [blame] | 2612 | (ins GPR:$Rt, GPR:$Rt2, addr_offset_none:$addr, |
| 2613 | am3offset:$offset), |
| 2614 | IndexModePost, StMiscFrm, IIC_iStore_d_ru, |
| 2615 | "strd", "\t$Rt, $Rt2, $addr, $offset", |
| 2616 | "$addr.base = $Rn_wb", []> { |
Owen Anderson | 8313b48 | 2011-07-28 17:53:25 +0000 | [diff] [blame] | 2617 | bits<10> offset; |
Jim Grosbach | 14605d1 | 2011-08-11 20:28:23 +0000 | [diff] [blame] | 2618 | bits<4> addr; |
| 2619 | let Inst{23} = offset{8}; // U bit |
| 2620 | let Inst{22} = offset{9}; // 1 == imm8, 0 == Rm |
| 2621 | let Inst{19-16} = addr; |
| 2622 | let Inst{11-8} = offset{7-4}; // imm7_4/zero |
| 2623 | let Inst{3-0} = offset{3-0}; // imm3_0/Rm |
Owen Anderson | 8313b48 | 2011-07-28 17:53:25 +0000 | [diff] [blame] | 2624 | let DecoderMethod = "DecodeAddrMode3Instruction"; |
| 2625 | } |
Jim Grosbach | 5b03a3a | 2011-04-08 18:47:05 +0000 | [diff] [blame] | 2626 | } // mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 |
Johnny Chen | 39a4bb3 | 2010-02-18 22:31:18 +0000 | [diff] [blame] | 2627 | |
Jim Grosbach | 7ce0579 | 2011-08-03 23:50:40 +0000 | [diff] [blame] | 2628 | // STRT, STRBT, and STRHT |
Johnny Chen | e4c7f0f | 2010-02-11 20:31:08 +0000 | [diff] [blame] | 2629 | |
Jim Grosbach | 10348e7 | 2011-08-11 20:04:56 +0000 | [diff] [blame] | 2630 | def STRBT_POST_REG : AI2ldstidx<0, 1, 0, (outs GPR:$Rn_wb), |
| 2631 | (ins GPR:$Rt, addr_offset_none:$addr, am2offset_reg:$offset), |
| 2632 | IndexModePost, StFrm, IIC_iStore_bh_ru, |
| 2633 | "strbt", "\t$Rt, $addr, $offset", |
| 2634 | "$addr.base = $Rn_wb", []> { |
| 2635 | // {12} isAdd |
| 2636 | // {11-0} imm12/Rm |
| 2637 | bits<14> offset; |
| 2638 | bits<4> addr; |
| 2639 | let Inst{25} = 1; |
| 2640 | let Inst{23} = offset{12}; |
| 2641 | let Inst{21} = 1; // overwrite |
| 2642 | let Inst{19-16} = addr; |
| 2643 | let Inst{11-5} = offset{11-5}; |
| 2644 | let Inst{4} = 0; |
| 2645 | let Inst{3-0} = offset{3-0}; |
| 2646 | let DecoderMethod = "DecodeAddrMode2IdxInstruction"; |
| 2647 | } |
| 2648 | |
| 2649 | def STRBT_POST_IMM : AI2ldstidx<0, 1, 0, (outs GPR:$Rn_wb), |
| 2650 | (ins GPR:$Rt, addr_offset_none:$addr, am2offset_imm:$offset), |
| 2651 | IndexModePost, StFrm, IIC_iStore_bh_ru, |
| 2652 | "strbt", "\t$Rt, $addr, $offset", |
| 2653 | "$addr.base = $Rn_wb", []> { |
| 2654 | // {12} isAdd |
| 2655 | // {11-0} imm12/Rm |
| 2656 | bits<14> offset; |
| 2657 | bits<4> addr; |
| 2658 | let Inst{25} = 0; |
| 2659 | let Inst{23} = offset{12}; |
| 2660 | let Inst{21} = 1; // overwrite |
| 2661 | let Inst{19-16} = addr; |
| 2662 | let Inst{11-0} = offset{11-0}; |
| 2663 | let DecoderMethod = "DecodeAddrMode2IdxInstruction"; |
| 2664 | } |
| 2665 | |
Jim Grosbach | 342ebd5 | 2011-08-11 22:18:00 +0000 | [diff] [blame] | 2666 | let mayStore = 1, neverHasSideEffects = 1 in { |
| 2667 | def STRT_POST_REG : AI2ldstidx<0, 0, 0, (outs GPR:$Rn_wb), |
| 2668 | (ins GPR:$Rt, addr_offset_none:$addr, am2offset_reg:$offset), |
| 2669 | IndexModePost, StFrm, IIC_iStore_ru, |
| 2670 | "strt", "\t$Rt, $addr, $offset", |
| 2671 | "$addr.base = $Rn_wb", []> { |
| 2672 | // {12} isAdd |
| 2673 | // {11-0} imm12/Rm |
| 2674 | bits<14> offset; |
| 2675 | bits<4> addr; |
Owen Anderson | 0647031 | 2011-07-27 20:29:48 +0000 | [diff] [blame] | 2676 | let Inst{25} = 1; |
Jim Grosbach | 342ebd5 | 2011-08-11 22:18:00 +0000 | [diff] [blame] | 2677 | let Inst{23} = offset{12}; |
Owen Anderson | 0647031 | 2011-07-27 20:29:48 +0000 | [diff] [blame] | 2678 | let Inst{21} = 1; // overwrite |
Jim Grosbach | 342ebd5 | 2011-08-11 22:18:00 +0000 | [diff] [blame] | 2679 | let Inst{19-16} = addr; |
| 2680 | let Inst{11-5} = offset{11-5}; |
Owen Anderson | 0647031 | 2011-07-27 20:29:48 +0000 | [diff] [blame] | 2681 | let Inst{4} = 0; |
Jim Grosbach | 342ebd5 | 2011-08-11 22:18:00 +0000 | [diff] [blame] | 2682 | let Inst{3-0} = offset{3-0}; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 2683 | let DecoderMethod = "DecodeAddrMode2IdxInstruction"; |
Owen Anderson | 0647031 | 2011-07-27 20:29:48 +0000 | [diff] [blame] | 2684 | } |
| 2685 | |
Jim Grosbach | 342ebd5 | 2011-08-11 22:18:00 +0000 | [diff] [blame] | 2686 | def STRT_POST_IMM : AI2ldstidx<0, 0, 0, (outs GPR:$Rn_wb), |
| 2687 | (ins GPR:$Rt, addr_offset_none:$addr, am2offset_imm:$offset), |
| 2688 | IndexModePost, StFrm, IIC_iStore_ru, |
| 2689 | "strt", "\t$Rt, $addr, $offset", |
| 2690 | "$addr.base = $Rn_wb", []> { |
| 2691 | // {12} isAdd |
| 2692 | // {11-0} imm12/Rm |
| 2693 | bits<14> offset; |
| 2694 | bits<4> addr; |
Owen Anderson | 0647031 | 2011-07-27 20:29:48 +0000 | [diff] [blame] | 2695 | let Inst{25} = 0; |
Jim Grosbach | 342ebd5 | 2011-08-11 22:18:00 +0000 | [diff] [blame] | 2696 | let Inst{23} = offset{12}; |
Johnny Chen | e4c7f0f | 2010-02-11 20:31:08 +0000 | [diff] [blame] | 2697 | let Inst{21} = 1; // overwrite |
Jim Grosbach | 342ebd5 | 2011-08-11 22:18:00 +0000 | [diff] [blame] | 2698 | let Inst{19-16} = addr; |
| 2699 | let Inst{11-0} = offset{11-0}; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 2700 | let DecoderMethod = "DecodeAddrMode2IdxInstruction"; |
Bruno Cardoso Lopes | ae08554 | 2011-03-31 23:26:08 +0000 | [diff] [blame] | 2701 | } |
Jim Grosbach | 342ebd5 | 2011-08-11 22:18:00 +0000 | [diff] [blame] | 2702 | } |
| 2703 | |
Bruno Cardoso Lopes | ae08554 | 2011-03-31 23:26:08 +0000 | [diff] [blame] | 2704 | |
Jim Grosbach | 7ce0579 | 2011-08-03 23:50:40 +0000 | [diff] [blame] | 2705 | multiclass AI3strT<bits<4> op, string opc> { |
| 2706 | def i : AI3ldstidxT<op, 0, (outs GPR:$base_wb), |
| 2707 | (ins GPR:$Rt, addr_offset_none:$addr, postidx_imm8:$offset), |
| 2708 | IndexModePost, StMiscFrm, IIC_iStore_bh_ru, opc, |
| 2709 | "\t$Rt, $addr, $offset", "$addr.base = $base_wb", []> { |
| 2710 | bits<9> offset; |
| 2711 | let Inst{23} = offset{8}; |
| 2712 | let Inst{22} = 1; |
| 2713 | let Inst{11-8} = offset{7-4}; |
| 2714 | let Inst{3-0} = offset{3-0}; |
| 2715 | let AsmMatchConverter = "cvtStExtTWriteBackImm"; |
| 2716 | } |
| 2717 | def r : AI3ldstidxT<op, 0, (outs GPR:$base_wb), |
| 2718 | (ins GPR:$Rt, addr_offset_none:$addr, postidx_reg:$Rm), |
| 2719 | IndexModePost, StMiscFrm, IIC_iStore_bh_ru, opc, |
| 2720 | "\t$Rt, $addr, $Rm", "$addr.base = $base_wb", []> { |
| 2721 | bits<5> Rm; |
| 2722 | let Inst{23} = Rm{4}; |
| 2723 | let Inst{22} = 0; |
| 2724 | let Inst{11-8} = 0; |
| 2725 | let Inst{3-0} = Rm{3-0}; |
| 2726 | let AsmMatchConverter = "cvtStExtTWriteBackReg"; |
| 2727 | } |
Johnny Chen | ad4df4c | 2010-03-01 19:22:00 +0000 | [diff] [blame] | 2728 | } |
| 2729 | |
Jim Grosbach | 7ce0579 | 2011-08-03 23:50:40 +0000 | [diff] [blame] | 2730 | |
| 2731 | defm STRHT : AI3strT<0b1011, "strht">; |
| 2732 | |
| 2733 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2734 | //===----------------------------------------------------------------------===// |
| 2735 | // Load / store multiple Instructions. |
| 2736 | // |
| 2737 | |
Bill Wendling | 6c470b8 | 2010-11-13 09:09:38 +0000 | [diff] [blame] | 2738 | multiclass arm_ldst_mult<string asm, bit L_bit, Format f, |
| 2739 | InstrItinClass itin, InstrItinClass itin_upd> { |
Jim Grosbach | 3b14a5c | 2011-07-14 18:35:38 +0000 | [diff] [blame] | 2740 | // IA is the default, so no need for an explicit suffix on the |
| 2741 | // mnemonic here. Without it is the cannonical spelling. |
Bill Wendling | 73fe34a | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 2742 | def IA : |
Bill Wendling | 6c470b8 | 2010-11-13 09:09:38 +0000 | [diff] [blame] | 2743 | AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops), |
| 2744 | IndexModeNone, f, itin, |
Jim Grosbach | 3b14a5c | 2011-07-14 18:35:38 +0000 | [diff] [blame] | 2745 | !strconcat(asm, "${p}\t$Rn, $regs"), "", []> { |
Bill Wendling | 6c470b8 | 2010-11-13 09:09:38 +0000 | [diff] [blame] | 2746 | let Inst{24-23} = 0b01; // Increment After |
| 2747 | let Inst{21} = 0; // No writeback |
| 2748 | let Inst{20} = L_bit; |
| 2749 | } |
Bill Wendling | 73fe34a | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 2750 | def IA_UPD : |
Bill Wendling | 6c470b8 | 2010-11-13 09:09:38 +0000 | [diff] [blame] | 2751 | AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops), |
| 2752 | IndexModeUpd, f, itin_upd, |
Jim Grosbach | 3b14a5c | 2011-07-14 18:35:38 +0000 | [diff] [blame] | 2753 | !strconcat(asm, "${p}\t$Rn!, $regs"), "$Rn = $wb", []> { |
Bill Wendling | 6c470b8 | 2010-11-13 09:09:38 +0000 | [diff] [blame] | 2754 | let Inst{24-23} = 0b01; // Increment After |
Bill Wendling | 73fe34a | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 2755 | let Inst{21} = 1; // Writeback |
Bill Wendling | 6c470b8 | 2010-11-13 09:09:38 +0000 | [diff] [blame] | 2756 | let Inst{20} = L_bit; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 2757 | |
| 2758 | let DecoderMethod = "DecodeMemMultipleWritebackInstruction"; |
Bill Wendling | 6c470b8 | 2010-11-13 09:09:38 +0000 | [diff] [blame] | 2759 | } |
Bill Wendling | 73fe34a | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 2760 | def DA : |
Bill Wendling | 6c470b8 | 2010-11-13 09:09:38 +0000 | [diff] [blame] | 2761 | AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops), |
| 2762 | IndexModeNone, f, itin, |
| 2763 | !strconcat(asm, "da${p}\t$Rn, $regs"), "", []> { |
| 2764 | let Inst{24-23} = 0b00; // Decrement After |
| 2765 | let Inst{21} = 0; // No writeback |
| 2766 | let Inst{20} = L_bit; |
| 2767 | } |
Bill Wendling | 73fe34a | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 2768 | def DA_UPD : |
Bill Wendling | 6c470b8 | 2010-11-13 09:09:38 +0000 | [diff] [blame] | 2769 | AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops), |
| 2770 | IndexModeUpd, f, itin_upd, |
| 2771 | !strconcat(asm, "da${p}\t$Rn!, $regs"), "$Rn = $wb", []> { |
| 2772 | let Inst{24-23} = 0b00; // Decrement After |
Bill Wendling | 73fe34a | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 2773 | let Inst{21} = 1; // Writeback |
Bill Wendling | 6c470b8 | 2010-11-13 09:09:38 +0000 | [diff] [blame] | 2774 | let Inst{20} = L_bit; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 2775 | |
| 2776 | let DecoderMethod = "DecodeMemMultipleWritebackInstruction"; |
Bill Wendling | 6c470b8 | 2010-11-13 09:09:38 +0000 | [diff] [blame] | 2777 | } |
Bill Wendling | 73fe34a | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 2778 | def DB : |
Bill Wendling | 6c470b8 | 2010-11-13 09:09:38 +0000 | [diff] [blame] | 2779 | AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops), |
| 2780 | IndexModeNone, f, itin, |
| 2781 | !strconcat(asm, "db${p}\t$Rn, $regs"), "", []> { |
| 2782 | let Inst{24-23} = 0b10; // Decrement Before |
| 2783 | let Inst{21} = 0; // No writeback |
| 2784 | let Inst{20} = L_bit; |
| 2785 | } |
Bill Wendling | 73fe34a | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 2786 | def DB_UPD : |
Bill Wendling | 6c470b8 | 2010-11-13 09:09:38 +0000 | [diff] [blame] | 2787 | AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops), |
| 2788 | IndexModeUpd, f, itin_upd, |
| 2789 | !strconcat(asm, "db${p}\t$Rn!, $regs"), "$Rn = $wb", []> { |
| 2790 | let Inst{24-23} = 0b10; // Decrement Before |
Bill Wendling | 73fe34a | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 2791 | let Inst{21} = 1; // Writeback |
Bill Wendling | 6c470b8 | 2010-11-13 09:09:38 +0000 | [diff] [blame] | 2792 | let Inst{20} = L_bit; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 2793 | |
| 2794 | let DecoderMethod = "DecodeMemMultipleWritebackInstruction"; |
Bill Wendling | 6c470b8 | 2010-11-13 09:09:38 +0000 | [diff] [blame] | 2795 | } |
Bill Wendling | 73fe34a | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 2796 | def IB : |
Bill Wendling | 6c470b8 | 2010-11-13 09:09:38 +0000 | [diff] [blame] | 2797 | AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops), |
| 2798 | IndexModeNone, f, itin, |
| 2799 | !strconcat(asm, "ib${p}\t$Rn, $regs"), "", []> { |
| 2800 | let Inst{24-23} = 0b11; // Increment Before |
| 2801 | let Inst{21} = 0; // No writeback |
| 2802 | let Inst{20} = L_bit; |
| 2803 | } |
Bill Wendling | 73fe34a | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 2804 | def IB_UPD : |
Bill Wendling | 6c470b8 | 2010-11-13 09:09:38 +0000 | [diff] [blame] | 2805 | AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops), |
| 2806 | IndexModeUpd, f, itin_upd, |
| 2807 | !strconcat(asm, "ib${p}\t$Rn!, $regs"), "$Rn = $wb", []> { |
| 2808 | let Inst{24-23} = 0b11; // Increment Before |
Bill Wendling | 73fe34a | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 2809 | let Inst{21} = 1; // Writeback |
Bill Wendling | 6c470b8 | 2010-11-13 09:09:38 +0000 | [diff] [blame] | 2810 | let Inst{20} = L_bit; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 2811 | |
| 2812 | let DecoderMethod = "DecodeMemMultipleWritebackInstruction"; |
Bill Wendling | 6c470b8 | 2010-11-13 09:09:38 +0000 | [diff] [blame] | 2813 | } |
Owen Anderson | 19f6f50 | 2011-03-18 19:47:14 +0000 | [diff] [blame] | 2814 | } |
Bill Wendling | 6c470b8 | 2010-11-13 09:09:38 +0000 | [diff] [blame] | 2815 | |
Bill Wendling | c93989a | 2010-11-13 11:20:05 +0000 | [diff] [blame] | 2816 | let neverHasSideEffects = 1 in { |
Bill Wendling | ddc918b | 2010-11-13 10:57:02 +0000 | [diff] [blame] | 2817 | |
| 2818 | let mayLoad = 1, hasExtraDefRegAllocReq = 1 in |
| 2819 | defm LDM : arm_ldst_mult<"ldm", 1, LdStMulFrm, IIC_iLoad_m, IIC_iLoad_mu>; |
| 2820 | |
| 2821 | let mayStore = 1, hasExtraSrcRegAllocReq = 1 in |
| 2822 | defm STM : arm_ldst_mult<"stm", 0, LdStMulFrm, IIC_iStore_m, IIC_iStore_mu>; |
| 2823 | |
| 2824 | } // neverHasSideEffects |
| 2825 | |
Bill Wendling | 73fe34a | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 2826 | // FIXME: remove when we have a way to marking a MI with these properties. |
| 2827 | // FIXME: Should pc be an implicit operand like PICADD, etc? |
| 2828 | let isReturn = 1, isTerminator = 1, isBarrier = 1, mayLoad = 1, |
| 2829 | hasExtraDefRegAllocReq = 1, isCodeGenOnly = 1 in |
Jim Grosbach | 53e3fc4 | 2011-07-08 17:40:42 +0000 | [diff] [blame] | 2830 | def LDMIA_RET : ARMPseudoExpand<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, |
| 2831 | reglist:$regs, variable_ops), |
Owen Anderson | 1688441 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 2832 | 4, IIC_iLoad_mBr, [], |
Jim Grosbach | 53e3fc4 | 2011-07-08 17:40:42 +0000 | [diff] [blame] | 2833 | (LDMIA_UPD GPR:$wb, GPR:$Rn, pred:$p, reglist:$regs)>, |
Jim Grosbach | dd11988 | 2011-03-11 22:51:41 +0000 | [diff] [blame] | 2834 | RegConstraint<"$Rn = $wb">; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2835 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2836 | //===----------------------------------------------------------------------===// |
| 2837 | // Move Instructions. |
| 2838 | // |
| 2839 | |
Evan Cheng | cd799b9 | 2009-06-12 20:46:18 +0000 | [diff] [blame] | 2840 | let neverHasSideEffects = 1 in |
Jim Grosbach | f59818b | 2010-10-12 18:09:12 +0000 | [diff] [blame] | 2841 | def MOVr : AsI1<0b1101, (outs GPR:$Rd), (ins GPR:$Rm), DPFrm, IIC_iMOVr, |
| 2842 | "mov", "\t$Rd, $Rm", []>, UnaryDP { |
| 2843 | bits<4> Rd; |
| 2844 | bits<4> Rm; |
Jim Grosbach | 56ac907 | 2010-10-08 21:45:55 +0000 | [diff] [blame] | 2845 | |
Johnny Chen | 103bf95 | 2011-04-01 23:30:25 +0000 | [diff] [blame] | 2846 | let Inst{19-16} = 0b0000; |
Johnny Chen | 0430152 | 2009-11-07 00:54:36 +0000 | [diff] [blame] | 2847 | let Inst{11-4} = 0b00000000; |
Bob Wilson | 8e86b51 | 2009-10-14 19:00:24 +0000 | [diff] [blame] | 2848 | let Inst{25} = 0; |
Jim Grosbach | f59818b | 2010-10-12 18:09:12 +0000 | [diff] [blame] | 2849 | let Inst{3-0} = Rm; |
| 2850 | let Inst{15-12} = Rd; |
Bob Wilson | 8e86b51 | 2009-10-14 19:00:24 +0000 | [diff] [blame] | 2851 | } |
| 2852 | |
Bill Wendling | ef2c86f | 2011-10-10 22:59:55 +0000 | [diff] [blame] | 2853 | def : ARMInstAlias<"movs${p} $Rd, $Rm", |
| 2854 | (MOVr GPR:$Rd, GPR:$Rm, pred:$p, CPSR)>; |
| 2855 | |
Dale Johannesen | 38d5f04 | 2010-06-15 22:24:08 +0000 | [diff] [blame] | 2856 | // A version for the smaller set of tail call registers. |
| 2857 | let neverHasSideEffects = 1 in |
Jim Grosbach | a9a968d | 2010-10-22 23:48:29 +0000 | [diff] [blame] | 2858 | def MOVr_TC : AsI1<0b1101, (outs tcGPR:$Rd), (ins tcGPR:$Rm), DPFrm, |
Jim Grosbach | f59818b | 2010-10-12 18:09:12 +0000 | [diff] [blame] | 2859 | IIC_iMOVr, "mov", "\t$Rd, $Rm", []>, UnaryDP { |
| 2860 | bits<4> Rd; |
| 2861 | bits<4> Rm; |
Jim Grosbach | 56ac907 | 2010-10-08 21:45:55 +0000 | [diff] [blame] | 2862 | |
Dale Johannesen | 38d5f04 | 2010-06-15 22:24:08 +0000 | [diff] [blame] | 2863 | let Inst{11-4} = 0b00000000; |
| 2864 | let Inst{25} = 0; |
Jim Grosbach | f59818b | 2010-10-12 18:09:12 +0000 | [diff] [blame] | 2865 | let Inst{3-0} = Rm; |
| 2866 | let Inst{15-12} = Rd; |
Dale Johannesen | 38d5f04 | 2010-06-15 22:24:08 +0000 | [diff] [blame] | 2867 | } |
| 2868 | |
Owen Anderson | de317f4 | 2011-08-09 23:33:27 +0000 | [diff] [blame] | 2869 | def MOVsr : AsI1<0b1101, (outs GPRnopc:$Rd), (ins shift_so_reg_reg:$src), |
Owen Anderson | 152d4a4 | 2011-07-21 23:38:37 +0000 | [diff] [blame] | 2870 | DPSoRegRegFrm, IIC_iMOVsr, |
Jim Grosbach | e15defc | 2011-08-10 23:23:47 +0000 | [diff] [blame] | 2871 | "mov", "\t$Rd, $src", |
| 2872 | [(set GPRnopc:$Rd, shift_so_reg_reg:$src)]>, UnaryDP { |
Jim Grosbach | 58456c0 | 2010-10-14 23:28:31 +0000 | [diff] [blame] | 2873 | bits<4> Rd; |
Jim Grosbach | 1de588d | 2010-10-14 18:54:27 +0000 | [diff] [blame] | 2874 | bits<12> src; |
Jim Grosbach | 58456c0 | 2010-10-14 23:28:31 +0000 | [diff] [blame] | 2875 | let Inst{15-12} = Rd; |
Johnny Chen | 6da3fe6 | 2011-04-01 23:15:50 +0000 | [diff] [blame] | 2876 | let Inst{19-16} = 0b0000; |
Owen Anderson | 152d4a4 | 2011-07-21 23:38:37 +0000 | [diff] [blame] | 2877 | let Inst{11-8} = src{11-8}; |
| 2878 | let Inst{7} = 0; |
| 2879 | let Inst{6-5} = src{6-5}; |
| 2880 | let Inst{4} = 1; |
| 2881 | let Inst{3-0} = src{3-0}; |
Bob Wilson | 8e86b51 | 2009-10-14 19:00:24 +0000 | [diff] [blame] | 2882 | let Inst{25} = 0; |
| 2883 | } |
Evan Cheng | a251570 | 2007-03-19 07:09:02 +0000 | [diff] [blame] | 2884 | |
Owen Anderson | 152d4a4 | 2011-07-21 23:38:37 +0000 | [diff] [blame] | 2885 | def MOVsi : AsI1<0b1101, (outs GPR:$Rd), (ins shift_so_reg_imm:$src), |
| 2886 | DPSoRegImmFrm, IIC_iMOVsr, |
| 2887 | "mov", "\t$Rd, $src", [(set GPR:$Rd, shift_so_reg_imm:$src)]>, |
| 2888 | UnaryDP { |
| 2889 | bits<4> Rd; |
| 2890 | bits<12> src; |
| 2891 | let Inst{15-12} = Rd; |
| 2892 | let Inst{19-16} = 0b0000; |
| 2893 | let Inst{11-5} = src{11-5}; |
| 2894 | let Inst{4} = 0; |
| 2895 | let Inst{3-0} = src{3-0}; |
| 2896 | let Inst{25} = 0; |
| 2897 | } |
| 2898 | |
Evan Cheng | c4af463 | 2010-11-17 20:13:28 +0000 | [diff] [blame] | 2899 | let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1 in |
Jim Grosbach | 2a6a93d | 2010-10-12 23:18:08 +0000 | [diff] [blame] | 2900 | def MOVi : AsI1<0b1101, (outs GPR:$Rd), (ins so_imm:$imm), DPFrm, IIC_iMOVi, |
| 2901 | "mov", "\t$Rd, $imm", [(set GPR:$Rd, so_imm:$imm)]>, UnaryDP { |
Jim Grosbach | f59818b | 2010-10-12 18:09:12 +0000 | [diff] [blame] | 2902 | bits<4> Rd; |
Jim Grosbach | 2a6a93d | 2010-10-12 23:18:08 +0000 | [diff] [blame] | 2903 | bits<12> imm; |
Anton Korobeynikov | 6a2fa32 | 2009-09-27 23:52:58 +0000 | [diff] [blame] | 2904 | let Inst{25} = 1; |
Jim Grosbach | f59818b | 2010-10-12 18:09:12 +0000 | [diff] [blame] | 2905 | let Inst{15-12} = Rd; |
| 2906 | let Inst{19-16} = 0b0000; |
Jim Grosbach | 2a6a93d | 2010-10-12 23:18:08 +0000 | [diff] [blame] | 2907 | let Inst{11-0} = imm; |
Anton Korobeynikov | 6a2fa32 | 2009-09-27 23:52:58 +0000 | [diff] [blame] | 2908 | } |
| 2909 | |
Evan Cheng | c4af463 | 2010-11-17 20:13:28 +0000 | [diff] [blame] | 2910 | let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1 in |
Jim Grosbach | ffa3225 | 2011-07-19 19:13:28 +0000 | [diff] [blame] | 2911 | def MOVi16 : AI1<0b1000, (outs GPR:$Rd), (ins imm0_65535_expr:$imm), |
Anton Korobeynikov | 6a2fa32 | 2009-09-27 23:52:58 +0000 | [diff] [blame] | 2912 | DPFrm, IIC_iMOVi, |
Jim Grosbach | 1de588d | 2010-10-14 18:54:27 +0000 | [diff] [blame] | 2913 | "movw", "\t$Rd, $imm", |
| 2914 | [(set GPR:$Rd, imm0_65535:$imm)]>, |
Johnny Chen | 92e63d8 | 2010-02-01 23:06:04 +0000 | [diff] [blame] | 2915 | Requires<[IsARM, HasV6T2]>, UnaryDP { |
Jim Grosbach | 1de588d | 2010-10-14 18:54:27 +0000 | [diff] [blame] | 2916 | bits<4> Rd; |
| 2917 | bits<16> imm; |
| 2918 | let Inst{15-12} = Rd; |
| 2919 | let Inst{11-0} = imm{11-0}; |
| 2920 | let Inst{19-16} = imm{15-12}; |
Bob Wilson | 5361cd2 | 2009-10-13 17:35:30 +0000 | [diff] [blame] | 2921 | let Inst{20} = 0; |
Anton Korobeynikov | 6a2fa32 | 2009-09-27 23:52:58 +0000 | [diff] [blame] | 2922 | let Inst{25} = 1; |
Kevin Enderby | 9e5887b | 2011-10-04 22:44:48 +0000 | [diff] [blame] | 2923 | let DecoderMethod = "DecodeArmMOVTWInstruction"; |
Anton Korobeynikov | 6a2fa32 | 2009-09-27 23:52:58 +0000 | [diff] [blame] | 2924 | } |
| 2925 | |
Jim Grosbach | ffa3225 | 2011-07-19 19:13:28 +0000 | [diff] [blame] | 2926 | def : InstAlias<"mov${p} $Rd, $imm", |
| 2927 | (MOVi16 GPR:$Rd, imm0_65535_expr:$imm, pred:$p)>, |
| 2928 | Requires<[IsARM]>; |
| 2929 | |
Evan Cheng | 53519f0 | 2011-01-21 18:55:51 +0000 | [diff] [blame] | 2930 | def MOVi16_ga_pcrel : PseudoInst<(outs GPR:$Rd), |
| 2931 | (ins i32imm:$addr, pclabel:$id), IIC_iMOVi, []>; |
Evan Cheng | 5de5d4b | 2011-01-17 08:03:18 +0000 | [diff] [blame] | 2932 | |
| 2933 | let Constraints = "$src = $Rd" in { |
Jim Grosbach | e15defc | 2011-08-10 23:23:47 +0000 | [diff] [blame] | 2934 | def MOVTi16 : AI1<0b1010, (outs GPRnopc:$Rd), |
| 2935 | (ins GPR:$src, imm0_65535_expr:$imm), |
Anton Korobeynikov | 6a2fa32 | 2009-09-27 23:52:58 +0000 | [diff] [blame] | 2936 | DPFrm, IIC_iMOVi, |
Jim Grosbach | 1de588d | 2010-10-14 18:54:27 +0000 | [diff] [blame] | 2937 | "movt", "\t$Rd, $imm", |
Owen Anderson | 33e5751 | 2011-08-10 00:03:03 +0000 | [diff] [blame] | 2938 | [(set GPRnopc:$Rd, |
Jim Grosbach | 6417171 | 2010-02-16 21:07:46 +0000 | [diff] [blame] | 2939 | (or (and GPR:$src, 0xffff), |
Anton Korobeynikov | 6a2fa32 | 2009-09-27 23:52:58 +0000 | [diff] [blame] | 2940 | lo16AllZero:$imm))]>, UnaryDP, |
| 2941 | Requires<[IsARM, HasV6T2]> { |
Jim Grosbach | 1de588d | 2010-10-14 18:54:27 +0000 | [diff] [blame] | 2942 | bits<4> Rd; |
| 2943 | bits<16> imm; |
| 2944 | let Inst{15-12} = Rd; |
| 2945 | let Inst{11-0} = imm{11-0}; |
| 2946 | let Inst{19-16} = imm{15-12}; |
Bob Wilson | 5361cd2 | 2009-10-13 17:35:30 +0000 | [diff] [blame] | 2947 | let Inst{20} = 0; |
Anton Korobeynikov | 6a2fa32 | 2009-09-27 23:52:58 +0000 | [diff] [blame] | 2948 | let Inst{25} = 1; |
Kevin Enderby | 9e5887b | 2011-10-04 22:44:48 +0000 | [diff] [blame] | 2949 | let DecoderMethod = "DecodeArmMOVTWInstruction"; |
Evan Cheng | 7995ef3 | 2009-09-09 01:47:07 +0000 | [diff] [blame] | 2950 | } |
Evan Cheng | 13ab020 | 2007-07-10 18:08:01 +0000 | [diff] [blame] | 2951 | |
Evan Cheng | 53519f0 | 2011-01-21 18:55:51 +0000 | [diff] [blame] | 2952 | def MOVTi16_ga_pcrel : PseudoInst<(outs GPR:$Rd), |
| 2953 | (ins GPR:$src, i32imm:$addr, pclabel:$id), IIC_iMOVi, []>; |
Evan Cheng | 5de5d4b | 2011-01-17 08:03:18 +0000 | [diff] [blame] | 2954 | |
| 2955 | } // Constraints |
| 2956 | |
Evan Cheng | 2095659 | 2009-10-21 08:15:52 +0000 | [diff] [blame] | 2957 | def : ARMPat<(or GPR:$src, 0xffff0000), (MOVTi16 GPR:$src, 0xffff)>, |
| 2958 | Requires<[IsARM, HasV6T2]>; |
| 2959 | |
David Goodwin | ca01a8d | 2009-09-01 18:32:09 +0000 | [diff] [blame] | 2960 | let Uses = [CPSR] in |
Jim Grosbach | 99594eb | 2010-11-18 01:38:26 +0000 | [diff] [blame] | 2961 | def RRX: PseudoInst<(outs GPR:$Rd), (ins GPR:$Rm), IIC_iMOVsi, |
Jim Grosbach | 7032f92 | 2010-10-14 22:57:13 +0000 | [diff] [blame] | 2962 | [(set GPR:$Rd, (ARMrrx GPR:$Rm))]>, UnaryDP, |
| 2963 | Requires<[IsARM]>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2964 | |
| 2965 | // These aren't really mov instructions, but we have to define them this way |
| 2966 | // due to flag operands. |
| 2967 | |
Evan Cheng | 071a279 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 2968 | let Defs = [CPSR] in { |
Jim Grosbach | 99594eb | 2010-11-18 01:38:26 +0000 | [diff] [blame] | 2969 | def MOVsrl_flag : PseudoInst<(outs GPR:$dst), (ins GPR:$src), IIC_iMOVsi, |
Jim Grosbach | 7032f92 | 2010-10-14 22:57:13 +0000 | [diff] [blame] | 2970 | [(set GPR:$dst, (ARMsrl_flag GPR:$src))]>, UnaryDP, |
| 2971 | Requires<[IsARM]>; |
Jim Grosbach | 99594eb | 2010-11-18 01:38:26 +0000 | [diff] [blame] | 2972 | def MOVsra_flag : PseudoInst<(outs GPR:$dst), (ins GPR:$src), IIC_iMOVsi, |
Jim Grosbach | 7032f92 | 2010-10-14 22:57:13 +0000 | [diff] [blame] | 2973 | [(set GPR:$dst, (ARMsra_flag GPR:$src))]>, UnaryDP, |
| 2974 | Requires<[IsARM]>; |
Evan Cheng | 071a279 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 2975 | } |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2976 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2977 | //===----------------------------------------------------------------------===// |
| 2978 | // Extend Instructions. |
| 2979 | // |
| 2980 | |
| 2981 | // Sign extenders |
| 2982 | |
Jim Grosbach | c5a8c86 | 2011-07-27 16:47:19 +0000 | [diff] [blame] | 2983 | def SXTB : AI_ext_rrot<0b01101010, |
Evan Cheng | 576a396 | 2010-09-25 00:49:35 +0000 | [diff] [blame] | 2984 | "sxtb", UnOpFrag<(sext_inreg node:$Src, i8)>>; |
Jim Grosbach | c5a8c86 | 2011-07-27 16:47:19 +0000 | [diff] [blame] | 2985 | def SXTH : AI_ext_rrot<0b01101011, |
Evan Cheng | 576a396 | 2010-09-25 00:49:35 +0000 | [diff] [blame] | 2986 | "sxth", UnOpFrag<(sext_inreg node:$Src, i16)>>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2987 | |
Jim Grosbach | 7032741 | 2011-07-27 17:48:13 +0000 | [diff] [blame] | 2988 | def SXTAB : AI_exta_rrot<0b01101010, |
Evan Cheng | 97f48c3 | 2008-11-06 22:15:19 +0000 | [diff] [blame] | 2989 | "sxtab", BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS, i8))>>; |
Jim Grosbach | 7032741 | 2011-07-27 17:48:13 +0000 | [diff] [blame] | 2990 | def SXTAH : AI_exta_rrot<0b01101011, |
Evan Cheng | 97f48c3 | 2008-11-06 22:15:19 +0000 | [diff] [blame] | 2991 | "sxtah", BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS,i16))>>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2992 | |
Jim Grosbach | c5a8c86 | 2011-07-27 16:47:19 +0000 | [diff] [blame] | 2993 | def SXTB16 : AI_ext_rrot_np<0b01101000, "sxtb16">; |
Johnny Chen | 2ec5e49 | 2010-02-22 21:50:40 +0000 | [diff] [blame] | 2994 | |
Jim Grosbach | 7032741 | 2011-07-27 17:48:13 +0000 | [diff] [blame] | 2995 | def SXTAB16 : AI_exta_rrot_np<0b01101000, "sxtab16">; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2996 | |
| 2997 | // Zero extenders |
| 2998 | |
| 2999 | let AddedComplexity = 16 in { |
Jim Grosbach | c5a8c86 | 2011-07-27 16:47:19 +0000 | [diff] [blame] | 3000 | def UXTB : AI_ext_rrot<0b01101110, |
Evan Cheng | 576a396 | 2010-09-25 00:49:35 +0000 | [diff] [blame] | 3001 | "uxtb" , UnOpFrag<(and node:$Src, 0x000000FF)>>; |
Jim Grosbach | c5a8c86 | 2011-07-27 16:47:19 +0000 | [diff] [blame] | 3002 | def UXTH : AI_ext_rrot<0b01101111, |
Evan Cheng | 576a396 | 2010-09-25 00:49:35 +0000 | [diff] [blame] | 3003 | "uxth" , UnOpFrag<(and node:$Src, 0x0000FFFF)>>; |
Jim Grosbach | c5a8c86 | 2011-07-27 16:47:19 +0000 | [diff] [blame] | 3004 | def UXTB16 : AI_ext_rrot<0b01101100, |
Evan Cheng | 576a396 | 2010-09-25 00:49:35 +0000 | [diff] [blame] | 3005 | "uxtb16", UnOpFrag<(and node:$Src, 0x00FF00FF)>>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 3006 | |
Jim Grosbach | 542f642 | 2010-07-28 23:25:44 +0000 | [diff] [blame] | 3007 | // FIXME: This pattern incorrectly assumes the shl operator is a rotate. |
| 3008 | // The transformation should probably be done as a combiner action |
| 3009 | // instead so we can include a check for masking back in the upper |
| 3010 | // eight bits of the source into the lower eight bits of the result. |
| 3011 | //def : ARMV6Pat<(and (shl GPR:$Src, (i32 8)), 0xFF00FF), |
Jim Grosbach | 85bfd3b | 2011-07-26 21:28:43 +0000 | [diff] [blame] | 3012 | // (UXTB16r_rot GPR:$Src, 3)>; |
Bob Wilson | 1c76d0e | 2009-06-22 22:08:29 +0000 | [diff] [blame] | 3013 | def : ARMV6Pat<(and (srl GPR:$Src, (i32 8)), 0xFF00FF), |
Jim Grosbach | c5a8c86 | 2011-07-27 16:47:19 +0000 | [diff] [blame] | 3014 | (UXTB16 GPR:$Src, 1)>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 3015 | |
Jim Grosbach | 7032741 | 2011-07-27 17:48:13 +0000 | [diff] [blame] | 3016 | def UXTAB : AI_exta_rrot<0b01101110, "uxtab", |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 3017 | BinOpFrag<(add node:$LHS, (and node:$RHS, 0x00FF))>>; |
Jim Grosbach | 7032741 | 2011-07-27 17:48:13 +0000 | [diff] [blame] | 3018 | def UXTAH : AI_exta_rrot<0b01101111, "uxtah", |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 3019 | BinOpFrag<(add node:$LHS, (and node:$RHS, 0xFFFF))>>; |
Rafael Espindola | 3c000bf | 2006-08-21 22:00:32 +0000 | [diff] [blame] | 3020 | } |
| 3021 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 3022 | // This isn't safe in general, the add is two 16-bit units, not a 32-bit add. |
Jim Grosbach | 7032741 | 2011-07-27 17:48:13 +0000 | [diff] [blame] | 3023 | def UXTAB16 : AI_exta_rrot_np<0b01101100, "uxtab16">; |
Rafael Espindola | 817e7fd | 2006-09-11 19:24:19 +0000 | [diff] [blame] | 3024 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 3025 | |
Owen Anderson | 33e5751 | 2011-08-10 00:03:03 +0000 | [diff] [blame] | 3026 | def SBFX : I<(outs GPRnopc:$Rd), |
| 3027 | (ins GPRnopc:$Rn, imm0_31:$lsb, imm1_32:$width), |
Owen Anderson | 1688441 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 3028 | AddrMode1, 4, IndexModeNone, DPFrm, IIC_iUNAsi, |
Jim Grosbach | 8abe32a | 2010-10-15 17:15:16 +0000 | [diff] [blame] | 3029 | "sbfx", "\t$Rd, $Rn, $lsb, $width", "", []>, |
Sandeep Patel | 47eedaa | 2009-10-13 18:59:48 +0000 | [diff] [blame] | 3030 | Requires<[IsARM, HasV6T2]> { |
Jim Grosbach | 8abe32a | 2010-10-15 17:15:16 +0000 | [diff] [blame] | 3031 | bits<4> Rd; |
| 3032 | bits<4> Rn; |
| 3033 | bits<5> lsb; |
| 3034 | bits<5> width; |
Sandeep Patel | 47eedaa | 2009-10-13 18:59:48 +0000 | [diff] [blame] | 3035 | let Inst{27-21} = 0b0111101; |
| 3036 | let Inst{6-4} = 0b101; |
Jim Grosbach | 8abe32a | 2010-10-15 17:15:16 +0000 | [diff] [blame] | 3037 | let Inst{20-16} = width; |
| 3038 | let Inst{15-12} = Rd; |
| 3039 | let Inst{11-7} = lsb; |
| 3040 | let Inst{3-0} = Rn; |
Sandeep Patel | 47eedaa | 2009-10-13 18:59:48 +0000 | [diff] [blame] | 3041 | } |
| 3042 | |
Jim Grosbach | 8abe32a | 2010-10-15 17:15:16 +0000 | [diff] [blame] | 3043 | def UBFX : I<(outs GPR:$Rd), |
Jim Grosbach | fb8989e | 2011-07-27 21:09:25 +0000 | [diff] [blame] | 3044 | (ins GPR:$Rn, imm0_31:$lsb, imm1_32:$width), |
Owen Anderson | 1688441 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 3045 | AddrMode1, 4, IndexModeNone, DPFrm, IIC_iUNAsi, |
Jim Grosbach | 8abe32a | 2010-10-15 17:15:16 +0000 | [diff] [blame] | 3046 | "ubfx", "\t$Rd, $Rn, $lsb, $width", "", []>, |
Sandeep Patel | 47eedaa | 2009-10-13 18:59:48 +0000 | [diff] [blame] | 3047 | Requires<[IsARM, HasV6T2]> { |
Jim Grosbach | 8abe32a | 2010-10-15 17:15:16 +0000 | [diff] [blame] | 3048 | bits<4> Rd; |
| 3049 | bits<4> Rn; |
| 3050 | bits<5> lsb; |
| 3051 | bits<5> width; |
Sandeep Patel | 47eedaa | 2009-10-13 18:59:48 +0000 | [diff] [blame] | 3052 | let Inst{27-21} = 0b0111111; |
| 3053 | let Inst{6-4} = 0b101; |
Jim Grosbach | 8abe32a | 2010-10-15 17:15:16 +0000 | [diff] [blame] | 3054 | let Inst{20-16} = width; |
| 3055 | let Inst{15-12} = Rd; |
| 3056 | let Inst{11-7} = lsb; |
| 3057 | let Inst{3-0} = Rn; |
Sandeep Patel | 47eedaa | 2009-10-13 18:59:48 +0000 | [diff] [blame] | 3058 | } |
| 3059 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 3060 | //===----------------------------------------------------------------------===// |
| 3061 | // Arithmetic Instructions. |
| 3062 | // |
| 3063 | |
Jim Grosbach | 2642196 | 2008-10-14 20:36:24 +0000 | [diff] [blame] | 3064 | defm ADD : AsI1_bin_irs<0b0100, "add", |
Evan Cheng | 7e1bf30 | 2010-09-29 00:27:46 +0000 | [diff] [blame] | 3065 | IIC_iALUi, IIC_iALUr, IIC_iALUsr, |
Jim Grosbach | 0ff9220 | 2011-06-27 19:09:15 +0000 | [diff] [blame] | 3066 | BinOpFrag<(add node:$LHS, node:$RHS)>, "ADD", 1>; |
Jim Grosbach | 2642196 | 2008-10-14 20:36:24 +0000 | [diff] [blame] | 3067 | defm SUB : AsI1_bin_irs<0b0010, "sub", |
Evan Cheng | 7e1bf30 | 2010-09-29 00:27:46 +0000 | [diff] [blame] | 3068 | IIC_iALUi, IIC_iALUr, IIC_iALUsr, |
Jim Grosbach | 0ff9220 | 2011-06-27 19:09:15 +0000 | [diff] [blame] | 3069 | BinOpFrag<(sub node:$LHS, node:$RHS)>, "SUB">; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 3070 | |
Evan Cheng | c85e832 | 2007-07-05 07:13:32 +0000 | [diff] [blame] | 3071 | // ADD and SUB with 's' bit set. |
Andrew Trick | 3be654f | 2011-09-21 02:20:46 +0000 | [diff] [blame] | 3072 | // |
| 3073 | // Currently, t2ADDS/t2SUBS are pseudo opcodes that exist only in the |
| 3074 | // selection DAG. They are "lowered" to real t2ADD/t2SUB opcodes by |
| 3075 | // AdjustInstrPostInstrSelection where we determine whether or not to |
| 3076 | // set the "s" bit based on CPSR liveness. |
| 3077 | // |
| 3078 | // FIXME: Eliminate t2ADDS/t2SUBS pseudo opcodes after adding tablegen |
| 3079 | // support for an optional CPSR definition that corresponds to the DAG |
| 3080 | // node's second value. We can then eliminate the implicit def of CPSR. |
Evan Cheng | 4a51708 | 2011-09-06 18:52:20 +0000 | [diff] [blame] | 3081 | defm ADDS : AsI1_bin_s_irs<0b0100, "add", |
Evan Cheng | 7e1bf30 | 2010-09-29 00:27:46 +0000 | [diff] [blame] | 3082 | IIC_iALUi, IIC_iALUr, IIC_iALUsr, |
Evan Cheng | 342e316 | 2011-08-30 01:34:54 +0000 | [diff] [blame] | 3083 | BinOpFrag<(ARMaddc node:$LHS, node:$RHS)>, 1>; |
Evan Cheng | 4a51708 | 2011-09-06 18:52:20 +0000 | [diff] [blame] | 3084 | defm SUBS : AsI1_bin_s_irs<0b0010, "sub", |
Evan Cheng | 7e1bf30 | 2010-09-29 00:27:46 +0000 | [diff] [blame] | 3085 | IIC_iALUi, IIC_iALUr, IIC_iALUsr, |
Evan Cheng | 342e316 | 2011-08-30 01:34:54 +0000 | [diff] [blame] | 3086 | BinOpFrag<(ARMsubc node:$LHS, node:$RHS)>>; |
Evan Cheng | 2c614c5 | 2007-06-06 10:17:05 +0000 | [diff] [blame] | 3087 | |
Evan Cheng | 6267422 | 2009-06-25 23:34:10 +0000 | [diff] [blame] | 3088 | defm ADC : AI1_adde_sube_irs<0b0101, "adc", |
Evan Cheng | 342e316 | 2011-08-30 01:34:54 +0000 | [diff] [blame] | 3089 | BinOpWithFlagFrag<(ARMadde node:$LHS, node:$RHS, node:$FLAG)>, |
Jim Grosbach | 37ee464 | 2011-07-13 17:57:17 +0000 | [diff] [blame] | 3090 | "ADC", 1>; |
Evan Cheng | 6267422 | 2009-06-25 23:34:10 +0000 | [diff] [blame] | 3091 | defm SBC : AI1_adde_sube_irs<0b0110, "sbc", |
Evan Cheng | 342e316 | 2011-08-30 01:34:54 +0000 | [diff] [blame] | 3092 | BinOpWithFlagFrag<(ARMsube node:$LHS, node:$RHS, node:$FLAG)>, |
Jim Grosbach | 37ee464 | 2011-07-13 17:57:17 +0000 | [diff] [blame] | 3093 | "SBC">; |
Daniel Dunbar | 238100a | 2011-01-10 15:26:35 +0000 | [diff] [blame] | 3094 | |
Evan Cheng | 342e316 | 2011-08-30 01:34:54 +0000 | [diff] [blame] | 3095 | defm RSB : AsI1_rbin_irs <0b0011, "rsb", |
| 3096 | IIC_iALUi, IIC_iALUr, IIC_iALUsr, |
| 3097 | BinOpFrag<(sub node:$LHS, node:$RHS)>, "RSB">; |
Evan Cheng | 4a51708 | 2011-09-06 18:52:20 +0000 | [diff] [blame] | 3098 | |
| 3099 | // FIXME: Eliminate them if we can write def : Pat patterns which defines |
| 3100 | // CPSR and the implicit def of CPSR is not needed. |
Evan Cheng | 342e316 | 2011-08-30 01:34:54 +0000 | [diff] [blame] | 3101 | defm RSBS : AsI1_rbin_s_is<0b0011, "rsb", |
| 3102 | IIC_iALUi, IIC_iALUr, IIC_iALUsr, |
| 3103 | BinOpFrag<(ARMsubc node:$LHS, node:$RHS)>>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 3104 | |
Evan Cheng | 342e316 | 2011-08-30 01:34:54 +0000 | [diff] [blame] | 3105 | defm RSC : AI1_rsc_irs<0b0111, "rsc", |
| 3106 | BinOpWithFlagFrag<(ARMsube node:$LHS, node:$RHS, node:$FLAG)>, |
| 3107 | "RSC">; |
Evan Cheng | 2c614c5 | 2007-06-06 10:17:05 +0000 | [diff] [blame] | 3108 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 3109 | // (sub X, imm) gets canonicalized to (add X, -imm). Match this form. |
Jim Grosbach | 502e0aa | 2010-07-14 17:45:16 +0000 | [diff] [blame] | 3110 | // The assume-no-carry-in form uses the negation of the input since add/sub |
| 3111 | // assume opposite meanings of the carry flag (i.e., carry == !borrow). |
| 3112 | // See the definition of AddWithCarry() in the ARM ARM A2.2.1 for the gory |
| 3113 | // details. |
Evan Cheng | 342e316 | 2011-08-30 01:34:54 +0000 | [diff] [blame] | 3114 | def : ARMPat<(add GPR:$src, so_imm_neg:$imm), |
| 3115 | (SUBri GPR:$src, so_imm_neg:$imm)>; |
| 3116 | def : ARMPat<(ARMaddc GPR:$src, so_imm_neg:$imm), |
| 3117 | (SUBSri GPR:$src, so_imm_neg:$imm)>; |
| 3118 | |
Jim Grosbach | 502e0aa | 2010-07-14 17:45:16 +0000 | [diff] [blame] | 3119 | // The with-carry-in form matches bitwise not instead of the negation. |
| 3120 | // Effectively, the inverse interpretation of the carry flag already accounts |
| 3121 | // for part of the negation. |
Evan Cheng | 342e316 | 2011-08-30 01:34:54 +0000 | [diff] [blame] | 3122 | def : ARMPat<(ARMadde GPR:$src, so_imm_not:$imm, CPSR), |
| 3123 | (SBCri GPR:$src, so_imm_not:$imm)>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 3124 | |
| 3125 | // Note: These are implemented in C++ code, because they have to generate |
| 3126 | // ADD/SUBrs instructions, which use a complex pattern that a xform function |
| 3127 | // cannot produce. |
| 3128 | // (mul X, 2^n+1) -> (add (X << n), X) |
| 3129 | // (mul X, 2^n-1) -> (rsb X, (X << n)) |
| 3130 | |
Jim Grosbach | 7931df3 | 2011-07-22 18:06:01 +0000 | [diff] [blame] | 3131 | // ARM Arithmetic Instruction |
Johnny Chen | 2faf391 | 2010-02-14 06:32:20 +0000 | [diff] [blame] | 3132 | // GPR:$dst = GPR:$a op GPR:$b |
Jim Grosbach | 5ad01c7 | 2010-10-15 19:49:46 +0000 | [diff] [blame] | 3133 | class AAI<bits<8> op27_20, bits<8> op11_4, string opc, |
Jim Grosbach | 7931df3 | 2011-07-22 18:06:01 +0000 | [diff] [blame] | 3134 | list<dag> pattern = [], |
Owen Anderson | 33e5751 | 2011-08-10 00:03:03 +0000 | [diff] [blame] | 3135 | dag iops = (ins GPRnopc:$Rn, GPRnopc:$Rm), |
| 3136 | string asm = "\t$Rd, $Rn, $Rm"> |
| 3137 | : AI<(outs GPRnopc:$Rd), iops, DPFrm, IIC_iALUr, opc, asm, pattern> { |
Jim Grosbach | 5ad01c7 | 2010-10-15 19:49:46 +0000 | [diff] [blame] | 3138 | bits<4> Rn; |
Bruno Cardoso Lopes | 0301600 | 2011-01-21 14:07:40 +0000 | [diff] [blame] | 3139 | bits<4> Rd; |
Jim Grosbach | 5ad01c7 | 2010-10-15 19:49:46 +0000 | [diff] [blame] | 3140 | bits<4> Rm; |
Johnny Chen | 08b85f3 | 2010-02-13 01:21:01 +0000 | [diff] [blame] | 3141 | let Inst{27-20} = op27_20; |
Jim Grosbach | 5ad01c7 | 2010-10-15 19:49:46 +0000 | [diff] [blame] | 3142 | let Inst{11-4} = op11_4; |
| 3143 | let Inst{19-16} = Rn; |
| 3144 | let Inst{15-12} = Rd; |
| 3145 | let Inst{3-0} = Rm; |
Johnny Chen | 08b85f3 | 2010-02-13 01:21:01 +0000 | [diff] [blame] | 3146 | } |
| 3147 | |
Jim Grosbach | 7931df3 | 2011-07-22 18:06:01 +0000 | [diff] [blame] | 3148 | // Saturating add/subtract |
Johnny Chen | 667d127 | 2010-02-22 18:50:54 +0000 | [diff] [blame] | 3149 | |
Jim Grosbach | 5ad01c7 | 2010-10-15 19:49:46 +0000 | [diff] [blame] | 3150 | def QADD : AAI<0b00010000, 0b00000101, "qadd", |
Owen Anderson | 33e5751 | 2011-08-10 00:03:03 +0000 | [diff] [blame] | 3151 | [(set GPRnopc:$Rd, (int_arm_qadd GPRnopc:$Rm, GPRnopc:$Rn))], |
| 3152 | (ins GPRnopc:$Rm, GPRnopc:$Rn), "\t$Rd, $Rm, $Rn">; |
Jim Grosbach | 5ad01c7 | 2010-10-15 19:49:46 +0000 | [diff] [blame] | 3153 | def QSUB : AAI<0b00010010, 0b00000101, "qsub", |
Owen Anderson | 33e5751 | 2011-08-10 00:03:03 +0000 | [diff] [blame] | 3154 | [(set GPRnopc:$Rd, (int_arm_qsub GPRnopc:$Rm, GPRnopc:$Rn))], |
| 3155 | (ins GPRnopc:$Rm, GPRnopc:$Rn), "\t$Rd, $Rm, $Rn">; |
| 3156 | def QDADD : AAI<0b00010100, 0b00000101, "qdadd", [], |
| 3157 | (ins GPRnopc:$Rm, GPRnopc:$Rn), |
Bruno Cardoso Lopes | 0301600 | 2011-01-21 14:07:40 +0000 | [diff] [blame] | 3158 | "\t$Rd, $Rm, $Rn">; |
Owen Anderson | 33e5751 | 2011-08-10 00:03:03 +0000 | [diff] [blame] | 3159 | def QDSUB : AAI<0b00010110, 0b00000101, "qdsub", [], |
| 3160 | (ins GPRnopc:$Rm, GPRnopc:$Rn), |
Bruno Cardoso Lopes | 0301600 | 2011-01-21 14:07:40 +0000 | [diff] [blame] | 3161 | "\t$Rd, $Rm, $Rn">; |
Jim Grosbach | 5ad01c7 | 2010-10-15 19:49:46 +0000 | [diff] [blame] | 3162 | |
| 3163 | def QADD16 : AAI<0b01100010, 0b11110001, "qadd16">; |
| 3164 | def QADD8 : AAI<0b01100010, 0b11111001, "qadd8">; |
| 3165 | def QASX : AAI<0b01100010, 0b11110011, "qasx">; |
| 3166 | def QSAX : AAI<0b01100010, 0b11110101, "qsax">; |
| 3167 | def QSUB16 : AAI<0b01100010, 0b11110111, "qsub16">; |
| 3168 | def QSUB8 : AAI<0b01100010, 0b11111111, "qsub8">; |
| 3169 | def UQADD16 : AAI<0b01100110, 0b11110001, "uqadd16">; |
| 3170 | def UQADD8 : AAI<0b01100110, 0b11111001, "uqadd8">; |
| 3171 | def UQASX : AAI<0b01100110, 0b11110011, "uqasx">; |
| 3172 | def UQSAX : AAI<0b01100110, 0b11110101, "uqsax">; |
| 3173 | def UQSUB16 : AAI<0b01100110, 0b11110111, "uqsub16">; |
| 3174 | def UQSUB8 : AAI<0b01100110, 0b11111111, "uqsub8">; |
Johnny Chen | 667d127 | 2010-02-22 18:50:54 +0000 | [diff] [blame] | 3175 | |
Jim Grosbach | 7931df3 | 2011-07-22 18:06:01 +0000 | [diff] [blame] | 3176 | // Signed/Unsigned add/subtract |
Johnny Chen | 667d127 | 2010-02-22 18:50:54 +0000 | [diff] [blame] | 3177 | |
Jim Grosbach | 5ad01c7 | 2010-10-15 19:49:46 +0000 | [diff] [blame] | 3178 | def SASX : AAI<0b01100001, 0b11110011, "sasx">; |
| 3179 | def SADD16 : AAI<0b01100001, 0b11110001, "sadd16">; |
| 3180 | def SADD8 : AAI<0b01100001, 0b11111001, "sadd8">; |
| 3181 | def SSAX : AAI<0b01100001, 0b11110101, "ssax">; |
| 3182 | def SSUB16 : AAI<0b01100001, 0b11110111, "ssub16">; |
| 3183 | def SSUB8 : AAI<0b01100001, 0b11111111, "ssub8">; |
| 3184 | def UASX : AAI<0b01100101, 0b11110011, "uasx">; |
| 3185 | def UADD16 : AAI<0b01100101, 0b11110001, "uadd16">; |
| 3186 | def UADD8 : AAI<0b01100101, 0b11111001, "uadd8">; |
| 3187 | def USAX : AAI<0b01100101, 0b11110101, "usax">; |
| 3188 | def USUB16 : AAI<0b01100101, 0b11110111, "usub16">; |
| 3189 | def USUB8 : AAI<0b01100101, 0b11111111, "usub8">; |
Johnny Chen | 667d127 | 2010-02-22 18:50:54 +0000 | [diff] [blame] | 3190 | |
Jim Grosbach | 7931df3 | 2011-07-22 18:06:01 +0000 | [diff] [blame] | 3191 | // Signed/Unsigned halving add/subtract |
Johnny Chen | 667d127 | 2010-02-22 18:50:54 +0000 | [diff] [blame] | 3192 | |
Jim Grosbach | 5ad01c7 | 2010-10-15 19:49:46 +0000 | [diff] [blame] | 3193 | def SHASX : AAI<0b01100011, 0b11110011, "shasx">; |
| 3194 | def SHADD16 : AAI<0b01100011, 0b11110001, "shadd16">; |
| 3195 | def SHADD8 : AAI<0b01100011, 0b11111001, "shadd8">; |
| 3196 | def SHSAX : AAI<0b01100011, 0b11110101, "shsax">; |
| 3197 | def SHSUB16 : AAI<0b01100011, 0b11110111, "shsub16">; |
| 3198 | def SHSUB8 : AAI<0b01100011, 0b11111111, "shsub8">; |
| 3199 | def UHASX : AAI<0b01100111, 0b11110011, "uhasx">; |
| 3200 | def UHADD16 : AAI<0b01100111, 0b11110001, "uhadd16">; |
| 3201 | def UHADD8 : AAI<0b01100111, 0b11111001, "uhadd8">; |
| 3202 | def UHSAX : AAI<0b01100111, 0b11110101, "uhsax">; |
| 3203 | def UHSUB16 : AAI<0b01100111, 0b11110111, "uhsub16">; |
| 3204 | def UHSUB8 : AAI<0b01100111, 0b11111111, "uhsub8">; |
Johnny Chen | 667d127 | 2010-02-22 18:50:54 +0000 | [diff] [blame] | 3205 | |
Jim Grosbach | d30970f | 2011-08-11 22:30:30 +0000 | [diff] [blame] | 3206 | // Unsigned Sum of Absolute Differences [and Accumulate]. |
Johnny Chen | 667d127 | 2010-02-22 18:50:54 +0000 | [diff] [blame] | 3207 | |
Jim Grosbach | 70987fb | 2010-10-18 23:35:38 +0000 | [diff] [blame] | 3208 | def USAD8 : AI<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), |
Johnny Chen | 667d127 | 2010-02-22 18:50:54 +0000 | [diff] [blame] | 3209 | MulFrm /* for convenience */, NoItinerary, "usad8", |
Jim Grosbach | 70987fb | 2010-10-18 23:35:38 +0000 | [diff] [blame] | 3210 | "\t$Rd, $Rn, $Rm", []>, |
Johnny Chen | 667d127 | 2010-02-22 18:50:54 +0000 | [diff] [blame] | 3211 | Requires<[IsARM, HasV6]> { |
Jim Grosbach | 70987fb | 2010-10-18 23:35:38 +0000 | [diff] [blame] | 3212 | bits<4> Rd; |
| 3213 | bits<4> Rn; |
| 3214 | bits<4> Rm; |
Johnny Chen | 667d127 | 2010-02-22 18:50:54 +0000 | [diff] [blame] | 3215 | let Inst{27-20} = 0b01111000; |
| 3216 | let Inst{15-12} = 0b1111; |
| 3217 | let Inst{7-4} = 0b0001; |
Jim Grosbach | 70987fb | 2010-10-18 23:35:38 +0000 | [diff] [blame] | 3218 | let Inst{19-16} = Rd; |
| 3219 | let Inst{11-8} = Rm; |
| 3220 | let Inst{3-0} = Rn; |
Johnny Chen | 667d127 | 2010-02-22 18:50:54 +0000 | [diff] [blame] | 3221 | } |
Jim Grosbach | 70987fb | 2010-10-18 23:35:38 +0000 | [diff] [blame] | 3222 | def USADA8 : AI<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra), |
Johnny Chen | 667d127 | 2010-02-22 18:50:54 +0000 | [diff] [blame] | 3223 | MulFrm /* for convenience */, NoItinerary, "usada8", |
Jim Grosbach | 70987fb | 2010-10-18 23:35:38 +0000 | [diff] [blame] | 3224 | "\t$Rd, $Rn, $Rm, $Ra", []>, |
Johnny Chen | 667d127 | 2010-02-22 18:50:54 +0000 | [diff] [blame] | 3225 | Requires<[IsARM, HasV6]> { |
Jim Grosbach | 70987fb | 2010-10-18 23:35:38 +0000 | [diff] [blame] | 3226 | bits<4> Rd; |
| 3227 | bits<4> Rn; |
| 3228 | bits<4> Rm; |
| 3229 | bits<4> Ra; |
Johnny Chen | 667d127 | 2010-02-22 18:50:54 +0000 | [diff] [blame] | 3230 | let Inst{27-20} = 0b01111000; |
| 3231 | let Inst{7-4} = 0b0001; |
Jim Grosbach | 70987fb | 2010-10-18 23:35:38 +0000 | [diff] [blame] | 3232 | let Inst{19-16} = Rd; |
| 3233 | let Inst{15-12} = Ra; |
| 3234 | let Inst{11-8} = Rm; |
| 3235 | let Inst{3-0} = Rn; |
Johnny Chen | 667d127 | 2010-02-22 18:50:54 +0000 | [diff] [blame] | 3236 | } |
| 3237 | |
Jim Grosbach | d30970f | 2011-08-11 22:30:30 +0000 | [diff] [blame] | 3238 | // Signed/Unsigned saturate |
Johnny Chen | 667d127 | 2010-02-22 18:50:54 +0000 | [diff] [blame] | 3239 | |
Owen Anderson | 33e5751 | 2011-08-10 00:03:03 +0000 | [diff] [blame] | 3240 | def SSAT : AI<(outs GPRnopc:$Rd), |
| 3241 | (ins imm1_32:$sat_imm, GPRnopc:$Rn, shift_imm:$sh), |
Jim Grosbach | 580f4a9 | 2011-07-25 22:20:28 +0000 | [diff] [blame] | 3242 | SatFrm, NoItinerary, "ssat", "\t$Rd, $sat_imm, $Rn$sh", []> { |
Jim Grosbach | 70987fb | 2010-10-18 23:35:38 +0000 | [diff] [blame] | 3243 | bits<4> Rd; |
| 3244 | bits<5> sat_imm; |
| 3245 | bits<4> Rn; |
| 3246 | bits<8> sh; |
Johnny Chen | 667d127 | 2010-02-22 18:50:54 +0000 | [diff] [blame] | 3247 | let Inst{27-21} = 0b0110101; |
Bob Wilson | eaf1c98 | 2010-08-11 23:10:46 +0000 | [diff] [blame] | 3248 | let Inst{5-4} = 0b01; |
Jim Grosbach | 70987fb | 2010-10-18 23:35:38 +0000 | [diff] [blame] | 3249 | let Inst{20-16} = sat_imm; |
| 3250 | let Inst{15-12} = Rd; |
Jim Grosbach | 580f4a9 | 2011-07-25 22:20:28 +0000 | [diff] [blame] | 3251 | let Inst{11-7} = sh{4-0}; |
| 3252 | let Inst{6} = sh{5}; |
Jim Grosbach | 70987fb | 2010-10-18 23:35:38 +0000 | [diff] [blame] | 3253 | let Inst{3-0} = Rn; |
Johnny Chen | 667d127 | 2010-02-22 18:50:54 +0000 | [diff] [blame] | 3254 | } |
| 3255 | |
Owen Anderson | 33e5751 | 2011-08-10 00:03:03 +0000 | [diff] [blame] | 3256 | def SSAT16 : AI<(outs GPRnopc:$Rd), |
| 3257 | (ins imm1_16:$sat_imm, GPRnopc:$Rn), SatFrm, |
Jim Grosbach | 4a5ffb3 | 2011-07-22 23:16:18 +0000 | [diff] [blame] | 3258 | NoItinerary, "ssat16", "\t$Rd, $sat_imm, $Rn", []> { |
Jim Grosbach | 70987fb | 2010-10-18 23:35:38 +0000 | [diff] [blame] | 3259 | bits<4> Rd; |
| 3260 | bits<4> sat_imm; |
| 3261 | bits<4> Rn; |
Johnny Chen | 667d127 | 2010-02-22 18:50:54 +0000 | [diff] [blame] | 3262 | let Inst{27-20} = 0b01101010; |
Jim Grosbach | 70987fb | 2010-10-18 23:35:38 +0000 | [diff] [blame] | 3263 | let Inst{11-4} = 0b11110011; |
| 3264 | let Inst{15-12} = Rd; |
| 3265 | let Inst{19-16} = sat_imm; |
| 3266 | let Inst{3-0} = Rn; |
Johnny Chen | 667d127 | 2010-02-22 18:50:54 +0000 | [diff] [blame] | 3267 | } |
| 3268 | |
Owen Anderson | 33e5751 | 2011-08-10 00:03:03 +0000 | [diff] [blame] | 3269 | def USAT : AI<(outs GPRnopc:$Rd), |
| 3270 | (ins imm0_31:$sat_imm, GPRnopc:$Rn, shift_imm:$sh), |
Jim Grosbach | 580f4a9 | 2011-07-25 22:20:28 +0000 | [diff] [blame] | 3271 | SatFrm, NoItinerary, "usat", "\t$Rd, $sat_imm, $Rn$sh", []> { |
Jim Grosbach | 70987fb | 2010-10-18 23:35:38 +0000 | [diff] [blame] | 3272 | bits<4> Rd; |
| 3273 | bits<5> sat_imm; |
| 3274 | bits<4> Rn; |
| 3275 | bits<8> sh; |
Johnny Chen | 667d127 | 2010-02-22 18:50:54 +0000 | [diff] [blame] | 3276 | let Inst{27-21} = 0b0110111; |
Bob Wilson | eaf1c98 | 2010-08-11 23:10:46 +0000 | [diff] [blame] | 3277 | let Inst{5-4} = 0b01; |
Jim Grosbach | 70987fb | 2010-10-18 23:35:38 +0000 | [diff] [blame] | 3278 | let Inst{15-12} = Rd; |
Jim Grosbach | 580f4a9 | 2011-07-25 22:20:28 +0000 | [diff] [blame] | 3279 | let Inst{11-7} = sh{4-0}; |
| 3280 | let Inst{6} = sh{5}; |
Jim Grosbach | 70987fb | 2010-10-18 23:35:38 +0000 | [diff] [blame] | 3281 | let Inst{20-16} = sat_imm; |
| 3282 | let Inst{3-0} = Rn; |
Johnny Chen | 667d127 | 2010-02-22 18:50:54 +0000 | [diff] [blame] | 3283 | } |
| 3284 | |
Owen Anderson | 33e5751 | 2011-08-10 00:03:03 +0000 | [diff] [blame] | 3285 | def USAT16 : AI<(outs GPRnopc:$Rd), |
Owen Anderson | 41ff834 | 2011-08-11 22:10:11 +0000 | [diff] [blame] | 3286 | (ins imm0_15:$sat_imm, GPRnopc:$Rn), SatFrm, |
Jim Grosbach | d30970f | 2011-08-11 22:30:30 +0000 | [diff] [blame] | 3287 | NoItinerary, "usat16", "\t$Rd, $sat_imm, $Rn", []> { |
Jim Grosbach | 70987fb | 2010-10-18 23:35:38 +0000 | [diff] [blame] | 3288 | bits<4> Rd; |
| 3289 | bits<4> sat_imm; |
| 3290 | bits<4> Rn; |
Johnny Chen | 667d127 | 2010-02-22 18:50:54 +0000 | [diff] [blame] | 3291 | let Inst{27-20} = 0b01101110; |
Jim Grosbach | 70987fb | 2010-10-18 23:35:38 +0000 | [diff] [blame] | 3292 | let Inst{11-4} = 0b11110011; |
| 3293 | let Inst{15-12} = Rd; |
| 3294 | let Inst{19-16} = sat_imm; |
| 3295 | let Inst{3-0} = Rn; |
Johnny Chen | 667d127 | 2010-02-22 18:50:54 +0000 | [diff] [blame] | 3296 | } |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 3297 | |
Owen Anderson | 33e5751 | 2011-08-10 00:03:03 +0000 | [diff] [blame] | 3298 | def : ARMV6Pat<(int_arm_ssat GPRnopc:$a, imm:$pos), |
| 3299 | (SSAT imm:$pos, GPRnopc:$a, 0)>; |
| 3300 | def : ARMV6Pat<(int_arm_usat GPRnopc:$a, imm:$pos), |
| 3301 | (USAT imm:$pos, GPRnopc:$a, 0)>; |
Nate Begeman | 0e0a20e | 2010-07-29 22:48:09 +0000 | [diff] [blame] | 3302 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 3303 | //===----------------------------------------------------------------------===// |
| 3304 | // Bitwise Instructions. |
| 3305 | // |
| 3306 | |
Jim Grosbach | 2642196 | 2008-10-14 20:36:24 +0000 | [diff] [blame] | 3307 | defm AND : AsI1_bin_irs<0b0000, "and", |
Evan Cheng | 7e1bf30 | 2010-09-29 00:27:46 +0000 | [diff] [blame] | 3308 | IIC_iBITi, IIC_iBITr, IIC_iBITsr, |
Jim Grosbach | 0ff9220 | 2011-06-27 19:09:15 +0000 | [diff] [blame] | 3309 | BinOpFrag<(and node:$LHS, node:$RHS)>, "AND", 1>; |
Jim Grosbach | 2642196 | 2008-10-14 20:36:24 +0000 | [diff] [blame] | 3310 | defm ORR : AsI1_bin_irs<0b1100, "orr", |
Evan Cheng | 7e1bf30 | 2010-09-29 00:27:46 +0000 | [diff] [blame] | 3311 | IIC_iBITi, IIC_iBITr, IIC_iBITsr, |
Jim Grosbach | 0ff9220 | 2011-06-27 19:09:15 +0000 | [diff] [blame] | 3312 | BinOpFrag<(or node:$LHS, node:$RHS)>, "ORR", 1>; |
Jim Grosbach | 2642196 | 2008-10-14 20:36:24 +0000 | [diff] [blame] | 3313 | defm EOR : AsI1_bin_irs<0b0001, "eor", |
Evan Cheng | 7e1bf30 | 2010-09-29 00:27:46 +0000 | [diff] [blame] | 3314 | IIC_iBITi, IIC_iBITr, IIC_iBITsr, |
Jim Grosbach | 0ff9220 | 2011-06-27 19:09:15 +0000 | [diff] [blame] | 3315 | BinOpFrag<(xor node:$LHS, node:$RHS)>, "EOR", 1>; |
Jim Grosbach | 2642196 | 2008-10-14 20:36:24 +0000 | [diff] [blame] | 3316 | defm BIC : AsI1_bin_irs<0b1110, "bic", |
Evan Cheng | 7e1bf30 | 2010-09-29 00:27:46 +0000 | [diff] [blame] | 3317 | IIC_iBITi, IIC_iBITr, IIC_iBITsr, |
Jim Grosbach | 0ff9220 | 2011-06-27 19:09:15 +0000 | [diff] [blame] | 3318 | BinOpFrag<(and node:$LHS, (not node:$RHS))>, "BIC">; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 3319 | |
Jim Grosbach | c29769b | 2011-07-28 19:46:12 +0000 | [diff] [blame] | 3320 | // FIXME: bf_inv_mask_imm should be two operands, the lsb and the msb, just |
| 3321 | // like in the actual instruction encoding. The complexity of mapping the mask |
| 3322 | // to the lsb/msb pair should be handled by ISel, not encapsulated in the |
| 3323 | // instruction description. |
Jim Grosbach | 3fea19105 | 2010-10-21 22:03:21 +0000 | [diff] [blame] | 3324 | def BFC : I<(outs GPR:$Rd), (ins GPR:$src, bf_inv_mask_imm:$imm), |
Owen Anderson | 1688441 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 3325 | AddrMode1, 4, IndexModeNone, DPFrm, IIC_iUNAsi, |
Jim Grosbach | 3fea19105 | 2010-10-21 22:03:21 +0000 | [diff] [blame] | 3326 | "bfc", "\t$Rd, $imm", "$src = $Rd", |
| 3327 | [(set GPR:$Rd, (and GPR:$src, bf_inv_mask_imm:$imm))]>, |
Evan Cheng | 36a0aeb | 2009-07-06 22:23:46 +0000 | [diff] [blame] | 3328 | Requires<[IsARM, HasV6T2]> { |
Jim Grosbach | 3fea19105 | 2010-10-21 22:03:21 +0000 | [diff] [blame] | 3329 | bits<4> Rd; |
| 3330 | bits<10> imm; |
Evan Cheng | 36a0aeb | 2009-07-06 22:23:46 +0000 | [diff] [blame] | 3331 | let Inst{27-21} = 0b0111110; |
| 3332 | let Inst{6-0} = 0b0011111; |
Jim Grosbach | 3fea19105 | 2010-10-21 22:03:21 +0000 | [diff] [blame] | 3333 | let Inst{15-12} = Rd; |
| 3334 | let Inst{11-7} = imm{4-0}; // lsb |
Jim Grosbach | c29769b | 2011-07-28 19:46:12 +0000 | [diff] [blame] | 3335 | let Inst{20-16} = imm{9-5}; // msb |
Evan Cheng | 36a0aeb | 2009-07-06 22:23:46 +0000 | [diff] [blame] | 3336 | } |
| 3337 | |
Johnny Chen | b2503c0 | 2010-02-17 06:31:48 +0000 | [diff] [blame] | 3338 | // A8.6.18 BFI - Bitfield insert (Encoding A1) |
Jim Grosbach | e15defc | 2011-08-10 23:23:47 +0000 | [diff] [blame] | 3339 | def BFI:I<(outs GPRnopc:$Rd), (ins GPRnopc:$src, GPR:$Rn, bf_inv_mask_imm:$imm), |
| 3340 | AddrMode1, 4, IndexModeNone, DPFrm, IIC_iUNAsi, |
| 3341 | "bfi", "\t$Rd, $Rn, $imm", "$src = $Rd", |
| 3342 | [(set GPRnopc:$Rd, (ARMbfi GPRnopc:$src, GPR:$Rn, |
| 3343 | bf_inv_mask_imm:$imm))]>, |
| 3344 | Requires<[IsARM, HasV6T2]> { |
Jim Grosbach | 3fea19105 | 2010-10-21 22:03:21 +0000 | [diff] [blame] | 3345 | bits<4> Rd; |
| 3346 | bits<4> Rn; |
| 3347 | bits<10> imm; |
Johnny Chen | b2503c0 | 2010-02-17 06:31:48 +0000 | [diff] [blame] | 3348 | let Inst{27-21} = 0b0111110; |
| 3349 | let Inst{6-4} = 0b001; // Rn: Inst{3-0} != 15 |
Jim Grosbach | 3fea19105 | 2010-10-21 22:03:21 +0000 | [diff] [blame] | 3350 | let Inst{15-12} = Rd; |
| 3351 | let Inst{11-7} = imm{4-0}; // lsb |
| 3352 | let Inst{20-16} = imm{9-5}; // width |
| 3353 | let Inst{3-0} = Rn; |
Johnny Chen | b2503c0 | 2010-02-17 06:31:48 +0000 | [diff] [blame] | 3354 | } |
| 3355 | |
Jim Grosbach | 3686046 | 2010-10-21 22:19:32 +0000 | [diff] [blame] | 3356 | def MVNr : AsI1<0b1111, (outs GPR:$Rd), (ins GPR:$Rm), DPFrm, IIC_iMVNr, |
| 3357 | "mvn", "\t$Rd, $Rm", |
| 3358 | [(set GPR:$Rd, (not GPR:$Rm))]>, UnaryDP { |
| 3359 | bits<4> Rd; |
| 3360 | bits<4> Rm; |
Johnny Chen | 48d5ccf | 2010-01-31 11:22:28 +0000 | [diff] [blame] | 3361 | let Inst{25} = 0; |
Jim Grosbach | 3686046 | 2010-10-21 22:19:32 +0000 | [diff] [blame] | 3362 | let Inst{19-16} = 0b0000; |
Johnny Chen | 0430152 | 2009-11-07 00:54:36 +0000 | [diff] [blame] | 3363 | let Inst{11-4} = 0b00000000; |
Jim Grosbach | 3686046 | 2010-10-21 22:19:32 +0000 | [diff] [blame] | 3364 | let Inst{15-12} = Rd; |
| 3365 | let Inst{3-0} = Rm; |
Bob Wilson | 8e86b51 | 2009-10-14 19:00:24 +0000 | [diff] [blame] | 3366 | } |
Jim Grosbach | b93509d | 2011-08-02 18:16:36 +0000 | [diff] [blame] | 3367 | def MVNsi : AsI1<0b1111, (outs GPR:$Rd), (ins so_reg_imm:$shift), |
| 3368 | DPSoRegImmFrm, IIC_iMVNsr, "mvn", "\t$Rd, $shift", |
Owen Anderson | 92a2022 | 2011-07-21 18:54:16 +0000 | [diff] [blame] | 3369 | [(set GPR:$Rd, (not so_reg_imm:$shift))]>, UnaryDP { |
Jim Grosbach | 3686046 | 2010-10-21 22:19:32 +0000 | [diff] [blame] | 3370 | bits<4> Rd; |
Jim Grosbach | 3686046 | 2010-10-21 22:19:32 +0000 | [diff] [blame] | 3371 | bits<12> shift; |
Johnny Chen | 48d5ccf | 2010-01-31 11:22:28 +0000 | [diff] [blame] | 3372 | let Inst{25} = 0; |
Jim Grosbach | 3686046 | 2010-10-21 22:19:32 +0000 | [diff] [blame] | 3373 | let Inst{19-16} = 0b0000; |
| 3374 | let Inst{15-12} = Rd; |
Owen Anderson | 92a2022 | 2011-07-21 18:54:16 +0000 | [diff] [blame] | 3375 | let Inst{11-5} = shift{11-5}; |
| 3376 | let Inst{4} = 0; |
| 3377 | let Inst{3-0} = shift{3-0}; |
| 3378 | } |
Jim Grosbach | b93509d | 2011-08-02 18:16:36 +0000 | [diff] [blame] | 3379 | def MVNsr : AsI1<0b1111, (outs GPR:$Rd), (ins so_reg_reg:$shift), |
| 3380 | DPSoRegRegFrm, IIC_iMVNsr, "mvn", "\t$Rd, $shift", |
Owen Anderson | 92a2022 | 2011-07-21 18:54:16 +0000 | [diff] [blame] | 3381 | [(set GPR:$Rd, (not so_reg_reg:$shift))]>, UnaryDP { |
| 3382 | bits<4> Rd; |
| 3383 | bits<12> shift; |
| 3384 | let Inst{25} = 0; |
| 3385 | let Inst{19-16} = 0b0000; |
| 3386 | let Inst{15-12} = Rd; |
| 3387 | let Inst{11-8} = shift{11-8}; |
| 3388 | let Inst{7} = 0; |
| 3389 | let Inst{6-5} = shift{6-5}; |
| 3390 | let Inst{4} = 1; |
| 3391 | let Inst{3-0} = shift{3-0}; |
Johnny Chen | 48d5ccf | 2010-01-31 11:22:28 +0000 | [diff] [blame] | 3392 | } |
Evan Cheng | c4af463 | 2010-11-17 20:13:28 +0000 | [diff] [blame] | 3393 | let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1 in |
Jim Grosbach | 3686046 | 2010-10-21 22:19:32 +0000 | [diff] [blame] | 3394 | def MVNi : AsI1<0b1111, (outs GPR:$Rd), (ins so_imm:$imm), DPFrm, |
| 3395 | IIC_iMVNi, "mvn", "\t$Rd, $imm", |
| 3396 | [(set GPR:$Rd, so_imm_not:$imm)]>,UnaryDP { |
| 3397 | bits<4> Rd; |
Jim Grosbach | 3686046 | 2010-10-21 22:19:32 +0000 | [diff] [blame] | 3398 | bits<12> imm; |
| 3399 | let Inst{25} = 1; |
| 3400 | let Inst{19-16} = 0b0000; |
| 3401 | let Inst{15-12} = Rd; |
| 3402 | let Inst{11-0} = imm; |
Evan Cheng | 7995ef3 | 2009-09-09 01:47:07 +0000 | [diff] [blame] | 3403 | } |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 3404 | |
| 3405 | def : ARMPat<(and GPR:$src, so_imm_not:$imm), |
| 3406 | (BICri GPR:$src, so_imm_not:$imm)>; |
| 3407 | |
| 3408 | //===----------------------------------------------------------------------===// |
| 3409 | // Multiply Instructions. |
| 3410 | // |
Jim Grosbach | f50af8b | 2010-10-21 22:52:30 +0000 | [diff] [blame] | 3411 | class AsMul1I32<bits<7> opcod, dag oops, dag iops, InstrItinClass itin, |
| 3412 | string opc, string asm, list<dag> pattern> |
| 3413 | : AsMul1I<opcod, oops, iops, itin, opc, asm, pattern> { |
| 3414 | bits<4> Rd; |
| 3415 | bits<4> Rm; |
| 3416 | bits<4> Rn; |
| 3417 | let Inst{19-16} = Rd; |
| 3418 | let Inst{11-8} = Rm; |
| 3419 | let Inst{3-0} = Rn; |
| 3420 | } |
| 3421 | class AsMul1I64<bits<7> opcod, dag oops, dag iops, InstrItinClass itin, |
| 3422 | string opc, string asm, list<dag> pattern> |
| 3423 | : AsMul1I<opcod, oops, iops, itin, opc, asm, pattern> { |
| 3424 | bits<4> RdLo; |
| 3425 | bits<4> RdHi; |
| 3426 | bits<4> Rm; |
| 3427 | bits<4> Rn; |
Jim Grosbach | 9463d0e | 2010-10-22 17:16:17 +0000 | [diff] [blame] | 3428 | let Inst{19-16} = RdHi; |
| 3429 | let Inst{15-12} = RdLo; |
Jim Grosbach | f50af8b | 2010-10-21 22:52:30 +0000 | [diff] [blame] | 3430 | let Inst{11-8} = Rm; |
| 3431 | let Inst{3-0} = Rn; |
| 3432 | } |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 3433 | |
Jim Grosbach | 53e3fc4 | 2011-07-08 17:40:42 +0000 | [diff] [blame] | 3434 | // FIXME: The v5 pseudos are only necessary for the additional Constraint |
| 3435 | // property. Remove them when it's possible to add those properties |
| 3436 | // on an individual MachineInstr, not just an instuction description. |
Anton Korobeynikov | 4d72860 | 2011-01-01 20:38:38 +0000 | [diff] [blame] | 3437 | let isCommutable = 1 in { |
Jim Grosbach | f50af8b | 2010-10-21 22:52:30 +0000 | [diff] [blame] | 3438 | def MUL : AsMul1I32<0b0000000, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), |
| 3439 | IIC_iMUL32, "mul", "\t$Rd, $Rn, $Rm", |
Anton Korobeynikov | 4d72860 | 2011-01-01 20:38:38 +0000 | [diff] [blame] | 3440 | [(set GPR:$Rd, (mul GPR:$Rn, GPR:$Rm))]>, |
Johnny Chen | 597028c | 2011-04-04 23:57:05 +0000 | [diff] [blame] | 3441 | Requires<[IsARM, HasV6]> { |
| 3442 | let Inst{15-12} = 0b0000; |
| 3443 | } |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 3444 | |
Anton Korobeynikov | 4d72860 | 2011-01-01 20:38:38 +0000 | [diff] [blame] | 3445 | let Constraints = "@earlyclobber $Rd" in |
Jim Grosbach | 53e3fc4 | 2011-07-08 17:40:42 +0000 | [diff] [blame] | 3446 | def MULv5: ARMPseudoExpand<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, |
| 3447 | pred:$p, cc_out:$s), |
Owen Anderson | 1688441 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 3448 | 4, IIC_iMUL32, |
Jim Grosbach | 53e3fc4 | 2011-07-08 17:40:42 +0000 | [diff] [blame] | 3449 | [(set GPR:$Rd, (mul GPR:$Rn, GPR:$Rm))], |
| 3450 | (MUL GPR:$Rd, GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s)>, |
Jim Grosbach | d378b32 | 2011-07-06 20:57:35 +0000 | [diff] [blame] | 3451 | Requires<[IsARM, NoV6]>; |
Jim Grosbach | 53e3fc4 | 2011-07-08 17:40:42 +0000 | [diff] [blame] | 3452 | } |
| 3453 | |
Jim Grosbach | f50af8b | 2010-10-21 22:52:30 +0000 | [diff] [blame] | 3454 | def MLA : AsMul1I32<0b0000001, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra), |
| 3455 | IIC_iMAC32, "mla", "\t$Rd, $Rn, $Rm, $Ra", |
Anton Korobeynikov | 4d72860 | 2011-01-01 20:38:38 +0000 | [diff] [blame] | 3456 | [(set GPR:$Rd, (add (mul GPR:$Rn, GPR:$Rm), GPR:$Ra))]>, |
| 3457 | Requires<[IsARM, HasV6]> { |
Jim Grosbach | f50af8b | 2010-10-21 22:52:30 +0000 | [diff] [blame] | 3458 | bits<4> Ra; |
| 3459 | let Inst{15-12} = Ra; |
| 3460 | } |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 3461 | |
Jim Grosbach | 53e3fc4 | 2011-07-08 17:40:42 +0000 | [diff] [blame] | 3462 | let Constraints = "@earlyclobber $Rd" in |
| 3463 | def MLAv5: ARMPseudoExpand<(outs GPR:$Rd), |
| 3464 | (ins GPR:$Rn, GPR:$Rm, GPR:$Ra, pred:$p, cc_out:$s), |
Owen Anderson | 1688441 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 3465 | 4, IIC_iMAC32, |
Jim Grosbach | 53e3fc4 | 2011-07-08 17:40:42 +0000 | [diff] [blame] | 3466 | [(set GPR:$Rd, (add (mul GPR:$Rn, GPR:$Rm), GPR:$Ra))], |
| 3467 | (MLA GPR:$Rd, GPR:$Rn, GPR:$Rm, GPR:$Ra, pred:$p, cc_out:$s)>, |
| 3468 | Requires<[IsARM, NoV6]>; |
| 3469 | |
Jim Grosbach | 6571101 | 2010-11-19 22:22:37 +0000 | [diff] [blame] | 3470 | def MLS : AMul1I<0b0000011, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra), |
| 3471 | IIC_iMAC32, "mls", "\t$Rd, $Rn, $Rm, $Ra", |
| 3472 | [(set GPR:$Rd, (sub GPR:$Ra, (mul GPR:$Rn, GPR:$Rm)))]>, |
Jim Grosbach | f50af8b | 2010-10-21 22:52:30 +0000 | [diff] [blame] | 3473 | Requires<[IsARM, HasV6T2]> { |
| 3474 | bits<4> Rd; |
| 3475 | bits<4> Rm; |
| 3476 | bits<4> Rn; |
Jim Grosbach | 6571101 | 2010-11-19 22:22:37 +0000 | [diff] [blame] | 3477 | bits<4> Ra; |
Jim Grosbach | f50af8b | 2010-10-21 22:52:30 +0000 | [diff] [blame] | 3478 | let Inst{19-16} = Rd; |
Jim Grosbach | 6571101 | 2010-11-19 22:22:37 +0000 | [diff] [blame] | 3479 | let Inst{15-12} = Ra; |
Jim Grosbach | f50af8b | 2010-10-21 22:52:30 +0000 | [diff] [blame] | 3480 | let Inst{11-8} = Rm; |
| 3481 | let Inst{3-0} = Rn; |
| 3482 | } |
Evan Cheng | edcbada | 2009-07-06 22:05:45 +0000 | [diff] [blame] | 3483 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 3484 | // Extra precision multiplies with low / high results |
Evan Cheng | cd799b9 | 2009-06-12 20:46:18 +0000 | [diff] [blame] | 3485 | let neverHasSideEffects = 1 in { |
Evan Cheng | 8de898a | 2009-06-26 00:19:44 +0000 | [diff] [blame] | 3486 | let isCommutable = 1 in { |
Jim Grosbach | f50af8b | 2010-10-21 22:52:30 +0000 | [diff] [blame] | 3487 | def SMULL : AsMul1I64<0b0000110, (outs GPR:$RdLo, GPR:$RdHi), |
Jim Grosbach | 53e3fc4 | 2011-07-08 17:40:42 +0000 | [diff] [blame] | 3488 | (ins GPR:$Rn, GPR:$Rm), IIC_iMUL64, |
Anton Korobeynikov | 4d72860 | 2011-01-01 20:38:38 +0000 | [diff] [blame] | 3489 | "smull", "\t$RdLo, $RdHi, $Rn, $Rm", []>, |
| 3490 | Requires<[IsARM, HasV6]>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 3491 | |
Jim Grosbach | f50af8b | 2010-10-21 22:52:30 +0000 | [diff] [blame] | 3492 | def UMULL : AsMul1I64<0b0000100, (outs GPR:$RdLo, GPR:$RdHi), |
Jim Grosbach | 53e3fc4 | 2011-07-08 17:40:42 +0000 | [diff] [blame] | 3493 | (ins GPR:$Rn, GPR:$Rm), IIC_iMUL64, |
Anton Korobeynikov | 4d72860 | 2011-01-01 20:38:38 +0000 | [diff] [blame] | 3494 | "umull", "\t$RdLo, $RdHi, $Rn, $Rm", []>, |
| 3495 | Requires<[IsARM, HasV6]>; |
Jim Grosbach | 53e3fc4 | 2011-07-08 17:40:42 +0000 | [diff] [blame] | 3496 | |
| 3497 | let Constraints = "@earlyclobber $RdLo,@earlyclobber $RdHi" in { |
| 3498 | def SMULLv5 : ARMPseudoExpand<(outs GPR:$RdLo, GPR:$RdHi), |
| 3499 | (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s), |
Owen Anderson | 1688441 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 3500 | 4, IIC_iMUL64, [], |
Jim Grosbach | 53e3fc4 | 2011-07-08 17:40:42 +0000 | [diff] [blame] | 3501 | (SMULL GPR:$RdLo, GPR:$RdHi, GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s)>, |
| 3502 | Requires<[IsARM, NoV6]>; |
| 3503 | |
| 3504 | def UMULLv5 : ARMPseudoExpand<(outs GPR:$RdLo, GPR:$RdHi), |
| 3505 | (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s), |
Owen Anderson | 1688441 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 3506 | 4, IIC_iMUL64, [], |
Jim Grosbach | 53e3fc4 | 2011-07-08 17:40:42 +0000 | [diff] [blame] | 3507 | (UMULL GPR:$RdLo, GPR:$RdHi, GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s)>, |
| 3508 | Requires<[IsARM, NoV6]>; |
| 3509 | } |
Evan Cheng | 8de898a | 2009-06-26 00:19:44 +0000 | [diff] [blame] | 3510 | } |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 3511 | |
| 3512 | // Multiply + accumulate |
Jim Grosbach | f50af8b | 2010-10-21 22:52:30 +0000 | [diff] [blame] | 3513 | def SMLAL : AsMul1I64<0b0000111, (outs GPR:$RdLo, GPR:$RdHi), |
| 3514 | (ins GPR:$Rn, GPR:$Rm), IIC_iMAC64, |
Anton Korobeynikov | 4d72860 | 2011-01-01 20:38:38 +0000 | [diff] [blame] | 3515 | "smlal", "\t$RdLo, $RdHi, $Rn, $Rm", []>, |
| 3516 | Requires<[IsARM, HasV6]>; |
Jim Grosbach | f50af8b | 2010-10-21 22:52:30 +0000 | [diff] [blame] | 3517 | def UMLAL : AsMul1I64<0b0000101, (outs GPR:$RdLo, GPR:$RdHi), |
| 3518 | (ins GPR:$Rn, GPR:$Rm), IIC_iMAC64, |
Anton Korobeynikov | 4d72860 | 2011-01-01 20:38:38 +0000 | [diff] [blame] | 3519 | "umlal", "\t$RdLo, $RdHi, $Rn, $Rm", []>, |
| 3520 | Requires<[IsARM, HasV6]>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 3521 | |
Jim Grosbach | f50af8b | 2010-10-21 22:52:30 +0000 | [diff] [blame] | 3522 | def UMAAL : AMul1I <0b0000010, (outs GPR:$RdLo, GPR:$RdHi), |
| 3523 | (ins GPR:$Rn, GPR:$Rm), IIC_iMAC64, |
| 3524 | "umaal", "\t$RdLo, $RdHi, $Rn, $Rm", []>, |
| 3525 | Requires<[IsARM, HasV6]> { |
| 3526 | bits<4> RdLo; |
| 3527 | bits<4> RdHi; |
| 3528 | bits<4> Rm; |
| 3529 | bits<4> Rn; |
Owen Anderson | 5df7ef6 | 2011-08-15 20:08:25 +0000 | [diff] [blame] | 3530 | let Inst{19-16} = RdHi; |
| 3531 | let Inst{15-12} = RdLo; |
Jim Grosbach | f50af8b | 2010-10-21 22:52:30 +0000 | [diff] [blame] | 3532 | let Inst{11-8} = Rm; |
| 3533 | let Inst{3-0} = Rn; |
| 3534 | } |
Jim Grosbach | 53e3fc4 | 2011-07-08 17:40:42 +0000 | [diff] [blame] | 3535 | |
| 3536 | let Constraints = "@earlyclobber $RdLo,@earlyclobber $RdHi" in { |
| 3537 | def SMLALv5 : ARMPseudoExpand<(outs GPR:$RdLo, GPR:$RdHi), |
| 3538 | (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s), |
Owen Anderson | 1688441 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 3539 | 4, IIC_iMAC64, [], |
Jim Grosbach | 53e3fc4 | 2011-07-08 17:40:42 +0000 | [diff] [blame] | 3540 | (SMLAL GPR:$RdLo, GPR:$RdHi, GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s)>, |
| 3541 | Requires<[IsARM, NoV6]>; |
| 3542 | def UMLALv5 : ARMPseudoExpand<(outs GPR:$RdLo, GPR:$RdHi), |
| 3543 | (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s), |
Owen Anderson | 1688441 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 3544 | 4, IIC_iMAC64, [], |
Jim Grosbach | 53e3fc4 | 2011-07-08 17:40:42 +0000 | [diff] [blame] | 3545 | (UMLAL GPR:$RdLo, GPR:$RdHi, GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s)>, |
| 3546 | Requires<[IsARM, NoV6]>; |
| 3547 | def UMAALv5 : ARMPseudoExpand<(outs GPR:$RdLo, GPR:$RdHi), |
| 3548 | (ins GPR:$Rn, GPR:$Rm, pred:$p), |
Owen Anderson | 1688441 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 3549 | 4, IIC_iMAC64, [], |
Jim Grosbach | 53e3fc4 | 2011-07-08 17:40:42 +0000 | [diff] [blame] | 3550 | (UMAAL GPR:$RdLo, GPR:$RdHi, GPR:$Rn, GPR:$Rm, pred:$p)>, |
| 3551 | Requires<[IsARM, NoV6]>; |
| 3552 | } |
| 3553 | |
Evan Cheng | cd799b9 | 2009-06-12 20:46:18 +0000 | [diff] [blame] | 3554 | } // neverHasSideEffects |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 3555 | |
| 3556 | // Most significant word multiply |
Jim Grosbach | 9463d0e | 2010-10-22 17:16:17 +0000 | [diff] [blame] | 3557 | def SMMUL : AMul2I <0b0111010, 0b0001, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), |
| 3558 | IIC_iMUL32, "smmul", "\t$Rd, $Rn, $Rm", |
| 3559 | [(set GPR:$Rd, (mulhs GPR:$Rn, GPR:$Rm))]>, |
Evan Cheng | fbc9d41 | 2008-11-06 01:21:28 +0000 | [diff] [blame] | 3560 | Requires<[IsARM, HasV6]> { |
Evan Cheng | fbc9d41 | 2008-11-06 01:21:28 +0000 | [diff] [blame] | 3561 | let Inst{15-12} = 0b1111; |
| 3562 | } |
Evan Cheng | 13ab020 | 2007-07-10 18:08:01 +0000 | [diff] [blame] | 3563 | |
Jim Grosbach | 9463d0e | 2010-10-22 17:16:17 +0000 | [diff] [blame] | 3564 | def SMMULR : AMul2I <0b0111010, 0b0011, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), |
Jim Grosbach | d30970f | 2011-08-11 22:30:30 +0000 | [diff] [blame] | 3565 | IIC_iMUL32, "smmulr", "\t$Rd, $Rn, $Rm", []>, |
Johnny Chen | 2ec5e49 | 2010-02-22 21:50:40 +0000 | [diff] [blame] | 3566 | Requires<[IsARM, HasV6]> { |
Johnny Chen | 2ec5e49 | 2010-02-22 21:50:40 +0000 | [diff] [blame] | 3567 | let Inst{15-12} = 0b1111; |
| 3568 | } |
| 3569 | |
Jim Grosbach | 9463d0e | 2010-10-22 17:16:17 +0000 | [diff] [blame] | 3570 | def SMMLA : AMul2Ia <0b0111010, 0b0001, (outs GPR:$Rd), |
| 3571 | (ins GPR:$Rn, GPR:$Rm, GPR:$Ra), |
| 3572 | IIC_iMAC32, "smmla", "\t$Rd, $Rn, $Rm, $Ra", |
| 3573 | [(set GPR:$Rd, (add (mulhs GPR:$Rn, GPR:$Rm), GPR:$Ra))]>, |
| 3574 | Requires<[IsARM, HasV6]>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 3575 | |
Jim Grosbach | 9463d0e | 2010-10-22 17:16:17 +0000 | [diff] [blame] | 3576 | def SMMLAR : AMul2Ia <0b0111010, 0b0011, (outs GPR:$Rd), |
| 3577 | (ins GPR:$Rn, GPR:$Rm, GPR:$Ra), |
Jim Grosbach | d30970f | 2011-08-11 22:30:30 +0000 | [diff] [blame] | 3578 | IIC_iMAC32, "smmlar", "\t$Rd, $Rn, $Rm, $Ra", []>, |
Jim Grosbach | 9463d0e | 2010-10-22 17:16:17 +0000 | [diff] [blame] | 3579 | Requires<[IsARM, HasV6]>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 3580 | |
Jim Grosbach | 9463d0e | 2010-10-22 17:16:17 +0000 | [diff] [blame] | 3581 | def SMMLS : AMul2Ia <0b0111010, 0b1101, (outs GPR:$Rd), |
| 3582 | (ins GPR:$Rn, GPR:$Rm, GPR:$Ra), |
| 3583 | IIC_iMAC32, "smmls", "\t$Rd, $Rn, $Rm, $Ra", |
| 3584 | [(set GPR:$Rd, (sub GPR:$Ra, (mulhs GPR:$Rn, GPR:$Rm)))]>, |
| 3585 | Requires<[IsARM, HasV6]>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 3586 | |
Jim Grosbach | 9463d0e | 2010-10-22 17:16:17 +0000 | [diff] [blame] | 3587 | def SMMLSR : AMul2Ia <0b0111010, 0b1111, (outs GPR:$Rd), |
| 3588 | (ins GPR:$Rn, GPR:$Rm, GPR:$Ra), |
Jim Grosbach | d30970f | 2011-08-11 22:30:30 +0000 | [diff] [blame] | 3589 | IIC_iMAC32, "smmlsr", "\t$Rd, $Rn, $Rm, $Ra", []>, |
Jim Grosbach | 9463d0e | 2010-10-22 17:16:17 +0000 | [diff] [blame] | 3590 | Requires<[IsARM, HasV6]>; |
Johnny Chen | 2ec5e49 | 2010-02-22 21:50:40 +0000 | [diff] [blame] | 3591 | |
Raul Herbster | 37fb5b1 | 2007-08-30 23:25:47 +0000 | [diff] [blame] | 3592 | multiclass AI_smul<string opc, PatFrag opnode> { |
Jim Grosbach | 3870b75 | 2010-10-22 18:35:16 +0000 | [diff] [blame] | 3593 | def BB : AMulxyI<0b0001011, 0b00, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), |
| 3594 | IIC_iMUL16, !strconcat(opc, "bb"), "\t$Rd, $Rn, $Rm", |
| 3595 | [(set GPR:$Rd, (opnode (sext_inreg GPR:$Rn, i16), |
| 3596 | (sext_inreg GPR:$Rm, i16)))]>, |
| 3597 | Requires<[IsARM, HasV5TE]>; |
Raul Herbster | 37fb5b1 | 2007-08-30 23:25:47 +0000 | [diff] [blame] | 3598 | |
Jim Grosbach | 3870b75 | 2010-10-22 18:35:16 +0000 | [diff] [blame] | 3599 | def BT : AMulxyI<0b0001011, 0b10, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), |
| 3600 | IIC_iMUL16, !strconcat(opc, "bt"), "\t$Rd, $Rn, $Rm", |
| 3601 | [(set GPR:$Rd, (opnode (sext_inreg GPR:$Rn, i16), |
| 3602 | (sra GPR:$Rm, (i32 16))))]>, |
| 3603 | Requires<[IsARM, HasV5TE]>; |
Raul Herbster | 37fb5b1 | 2007-08-30 23:25:47 +0000 | [diff] [blame] | 3604 | |
Jim Grosbach | 3870b75 | 2010-10-22 18:35:16 +0000 | [diff] [blame] | 3605 | def TB : AMulxyI<0b0001011, 0b01, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), |
| 3606 | IIC_iMUL16, !strconcat(opc, "tb"), "\t$Rd, $Rn, $Rm", |
| 3607 | [(set GPR:$Rd, (opnode (sra GPR:$Rn, (i32 16)), |
| 3608 | (sext_inreg GPR:$Rm, i16)))]>, |
| 3609 | Requires<[IsARM, HasV5TE]>; |
Raul Herbster | 37fb5b1 | 2007-08-30 23:25:47 +0000 | [diff] [blame] | 3610 | |
Jim Grosbach | 3870b75 | 2010-10-22 18:35:16 +0000 | [diff] [blame] | 3611 | def TT : AMulxyI<0b0001011, 0b11, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), |
| 3612 | IIC_iMUL16, !strconcat(opc, "tt"), "\t$Rd, $Rn, $Rm", |
| 3613 | [(set GPR:$Rd, (opnode (sra GPR:$Rn, (i32 16)), |
| 3614 | (sra GPR:$Rm, (i32 16))))]>, |
| 3615 | Requires<[IsARM, HasV5TE]>; |
Raul Herbster | 37fb5b1 | 2007-08-30 23:25:47 +0000 | [diff] [blame] | 3616 | |
Jim Grosbach | 3870b75 | 2010-10-22 18:35:16 +0000 | [diff] [blame] | 3617 | def WB : AMulxyI<0b0001001, 0b01, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), |
| 3618 | IIC_iMUL16, !strconcat(opc, "wb"), "\t$Rd, $Rn, $Rm", |
| 3619 | [(set GPR:$Rd, (sra (opnode GPR:$Rn, |
| 3620 | (sext_inreg GPR:$Rm, i16)), (i32 16)))]>, |
| 3621 | Requires<[IsARM, HasV5TE]>; |
Raul Herbster | 37fb5b1 | 2007-08-30 23:25:47 +0000 | [diff] [blame] | 3622 | |
Jim Grosbach | 3870b75 | 2010-10-22 18:35:16 +0000 | [diff] [blame] | 3623 | def WT : AMulxyI<0b0001001, 0b11, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), |
| 3624 | IIC_iMUL16, !strconcat(opc, "wt"), "\t$Rd, $Rn, $Rm", |
| 3625 | [(set GPR:$Rd, (sra (opnode GPR:$Rn, |
| 3626 | (sra GPR:$Rm, (i32 16))), (i32 16)))]>, |
| 3627 | Requires<[IsARM, HasV5TE]>; |
Rafael Espindola | bec2e38 | 2006-10-16 16:33:29 +0000 | [diff] [blame] | 3628 | } |
| 3629 | |
Raul Herbster | 37fb5b1 | 2007-08-30 23:25:47 +0000 | [diff] [blame] | 3630 | |
| 3631 | multiclass AI_smla<string opc, PatFrag opnode> { |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 3632 | let DecoderMethod = "DecodeSMLAInstruction" in { |
Owen Anderson | 33e5751 | 2011-08-10 00:03:03 +0000 | [diff] [blame] | 3633 | def BB : AMulxyIa<0b0001000, 0b00, (outs GPRnopc:$Rd), |
| 3634 | (ins GPRnopc:$Rn, GPRnopc:$Rm, GPR:$Ra), |
Jim Grosbach | 3870b75 | 2010-10-22 18:35:16 +0000 | [diff] [blame] | 3635 | IIC_iMAC16, !strconcat(opc, "bb"), "\t$Rd, $Rn, $Rm, $Ra", |
Owen Anderson | 33e5751 | 2011-08-10 00:03:03 +0000 | [diff] [blame] | 3636 | [(set GPRnopc:$Rd, (add GPR:$Ra, |
| 3637 | (opnode (sext_inreg GPRnopc:$Rn, i16), |
| 3638 | (sext_inreg GPRnopc:$Rm, i16))))]>, |
Jim Grosbach | 3870b75 | 2010-10-22 18:35:16 +0000 | [diff] [blame] | 3639 | Requires<[IsARM, HasV5TE]>; |
Raul Herbster | 37fb5b1 | 2007-08-30 23:25:47 +0000 | [diff] [blame] | 3640 | |
Owen Anderson | 33e5751 | 2011-08-10 00:03:03 +0000 | [diff] [blame] | 3641 | def BT : AMulxyIa<0b0001000, 0b10, (outs GPRnopc:$Rd), |
| 3642 | (ins GPRnopc:$Rn, GPRnopc:$Rm, GPR:$Ra), |
Jim Grosbach | 3870b75 | 2010-10-22 18:35:16 +0000 | [diff] [blame] | 3643 | IIC_iMAC16, !strconcat(opc, "bt"), "\t$Rd, $Rn, $Rm, $Ra", |
Owen Anderson | 33e5751 | 2011-08-10 00:03:03 +0000 | [diff] [blame] | 3644 | [(set GPRnopc:$Rd, |
| 3645 | (add GPR:$Ra, (opnode (sext_inreg GPRnopc:$Rn, i16), |
| 3646 | (sra GPRnopc:$Rm, (i32 16)))))]>, |
Jim Grosbach | 3870b75 | 2010-10-22 18:35:16 +0000 | [diff] [blame] | 3647 | Requires<[IsARM, HasV5TE]>; |
Raul Herbster | 37fb5b1 | 2007-08-30 23:25:47 +0000 | [diff] [blame] | 3648 | |
Owen Anderson | 33e5751 | 2011-08-10 00:03:03 +0000 | [diff] [blame] | 3649 | def TB : AMulxyIa<0b0001000, 0b01, (outs GPRnopc:$Rd), |
| 3650 | (ins GPRnopc:$Rn, GPRnopc:$Rm, GPR:$Ra), |
Jim Grosbach | 3870b75 | 2010-10-22 18:35:16 +0000 | [diff] [blame] | 3651 | IIC_iMAC16, !strconcat(opc, "tb"), "\t$Rd, $Rn, $Rm, $Ra", |
Owen Anderson | 33e5751 | 2011-08-10 00:03:03 +0000 | [diff] [blame] | 3652 | [(set GPRnopc:$Rd, |
| 3653 | (add GPR:$Ra, (opnode (sra GPRnopc:$Rn, (i32 16)), |
| 3654 | (sext_inreg GPRnopc:$Rm, i16))))]>, |
Jim Grosbach | 3870b75 | 2010-10-22 18:35:16 +0000 | [diff] [blame] | 3655 | Requires<[IsARM, HasV5TE]>; |
Raul Herbster | 37fb5b1 | 2007-08-30 23:25:47 +0000 | [diff] [blame] | 3656 | |
Owen Anderson | 33e5751 | 2011-08-10 00:03:03 +0000 | [diff] [blame] | 3657 | def TT : AMulxyIa<0b0001000, 0b11, (outs GPRnopc:$Rd), |
| 3658 | (ins GPRnopc:$Rn, GPRnopc:$Rm, GPR:$Ra), |
Jim Grosbach | 3870b75 | 2010-10-22 18:35:16 +0000 | [diff] [blame] | 3659 | IIC_iMAC16, !strconcat(opc, "tt"), "\t$Rd, $Rn, $Rm, $Ra", |
Owen Anderson | 33e5751 | 2011-08-10 00:03:03 +0000 | [diff] [blame] | 3660 | [(set GPRnopc:$Rd, |
| 3661 | (add GPR:$Ra, (opnode (sra GPRnopc:$Rn, (i32 16)), |
| 3662 | (sra GPRnopc:$Rm, (i32 16)))))]>, |
Jim Grosbach | 3870b75 | 2010-10-22 18:35:16 +0000 | [diff] [blame] | 3663 | Requires<[IsARM, HasV5TE]>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 3664 | |
Owen Anderson | 33e5751 | 2011-08-10 00:03:03 +0000 | [diff] [blame] | 3665 | def WB : AMulxyIa<0b0001001, 0b00, (outs GPRnopc:$Rd), |
| 3666 | (ins GPRnopc:$Rn, GPRnopc:$Rm, GPR:$Ra), |
Jim Grosbach | 3870b75 | 2010-10-22 18:35:16 +0000 | [diff] [blame] | 3667 | IIC_iMAC16, !strconcat(opc, "wb"), "\t$Rd, $Rn, $Rm, $Ra", |
Owen Anderson | 33e5751 | 2011-08-10 00:03:03 +0000 | [diff] [blame] | 3668 | [(set GPRnopc:$Rd, |
| 3669 | (add GPR:$Ra, (sra (opnode GPRnopc:$Rn, |
| 3670 | (sext_inreg GPRnopc:$Rm, i16)), (i32 16))))]>, |
Jim Grosbach | 3870b75 | 2010-10-22 18:35:16 +0000 | [diff] [blame] | 3671 | Requires<[IsARM, HasV5TE]>; |
Raul Herbster | 37fb5b1 | 2007-08-30 23:25:47 +0000 | [diff] [blame] | 3672 | |
Owen Anderson | 33e5751 | 2011-08-10 00:03:03 +0000 | [diff] [blame] | 3673 | def WT : AMulxyIa<0b0001001, 0b10, (outs GPRnopc:$Rd), |
| 3674 | (ins GPRnopc:$Rn, GPRnopc:$Rm, GPR:$Ra), |
Jim Grosbach | 3870b75 | 2010-10-22 18:35:16 +0000 | [diff] [blame] | 3675 | IIC_iMAC16, !strconcat(opc, "wt"), "\t$Rd, $Rn, $Rm, $Ra", |
Owen Anderson | 33e5751 | 2011-08-10 00:03:03 +0000 | [diff] [blame] | 3676 | [(set GPRnopc:$Rd, |
Jim Grosbach | e15defc | 2011-08-10 23:23:47 +0000 | [diff] [blame] | 3677 | (add GPR:$Ra, (sra (opnode GPRnopc:$Rn, |
| 3678 | (sra GPRnopc:$Rm, (i32 16))), (i32 16))))]>, |
Jim Grosbach | 3870b75 | 2010-10-22 18:35:16 +0000 | [diff] [blame] | 3679 | Requires<[IsARM, HasV5TE]>; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 3680 | } |
Rafael Espindola | 70673a1 | 2006-10-18 16:20:57 +0000 | [diff] [blame] | 3681 | } |
Rafael Espindola | 5c2aa0a | 2006-09-08 12:47:03 +0000 | [diff] [blame] | 3682 | |
Raul Herbster | 37fb5b1 | 2007-08-30 23:25:47 +0000 | [diff] [blame] | 3683 | defm SMUL : AI_smul<"smul", BinOpFrag<(mul node:$LHS, node:$RHS)>>; |
| 3684 | defm SMLA : AI_smla<"smla", BinOpFrag<(mul node:$LHS, node:$RHS)>>; |
Rafael Espindola | 2718519 | 2006-09-29 21:20:16 +0000 | [diff] [blame] | 3685 | |
Jim Grosbach | d30970f | 2011-08-11 22:30:30 +0000 | [diff] [blame] | 3686 | // Halfword multiply accumulate long: SMLAL<x><y>. |
Owen Anderson | 33e5751 | 2011-08-10 00:03:03 +0000 | [diff] [blame] | 3687 | def SMLALBB : AMulxyI64<0b0001010, 0b00, (outs GPRnopc:$RdLo, GPRnopc:$RdHi), |
| 3688 | (ins GPRnopc:$Rn, GPRnopc:$Rm), |
Jim Grosbach | d30970f | 2011-08-11 22:30:30 +0000 | [diff] [blame] | 3689 | IIC_iMAC64, "smlalbb", "\t$RdLo, $RdHi, $Rn, $Rm", []>, |
Jim Grosbach | 3870b75 | 2010-10-22 18:35:16 +0000 | [diff] [blame] | 3690 | Requires<[IsARM, HasV5TE]>; |
Johnny Chen | 83498e5 | 2010-02-12 21:59:23 +0000 | [diff] [blame] | 3691 | |
Owen Anderson | 33e5751 | 2011-08-10 00:03:03 +0000 | [diff] [blame] | 3692 | def SMLALBT : AMulxyI64<0b0001010, 0b10, (outs GPRnopc:$RdLo, GPRnopc:$RdHi), |
| 3693 | (ins GPRnopc:$Rn, GPRnopc:$Rm), |
Jim Grosbach | d30970f | 2011-08-11 22:30:30 +0000 | [diff] [blame] | 3694 | IIC_iMAC64, "smlalbt", "\t$RdLo, $RdHi, $Rn, $Rm", []>, |
Jim Grosbach | 3870b75 | 2010-10-22 18:35:16 +0000 | [diff] [blame] | 3695 | Requires<[IsARM, HasV5TE]>; |
Johnny Chen | 83498e5 | 2010-02-12 21:59:23 +0000 | [diff] [blame] | 3696 | |
Owen Anderson | 33e5751 | 2011-08-10 00:03:03 +0000 | [diff] [blame] | 3697 | def SMLALTB : AMulxyI64<0b0001010, 0b01, (outs GPRnopc:$RdLo, GPRnopc:$RdHi), |
| 3698 | (ins GPRnopc:$Rn, GPRnopc:$Rm), |
Jim Grosbach | d30970f | 2011-08-11 22:30:30 +0000 | [diff] [blame] | 3699 | IIC_iMAC64, "smlaltb", "\t$RdLo, $RdHi, $Rn, $Rm", []>, |
Jim Grosbach | 3870b75 | 2010-10-22 18:35:16 +0000 | [diff] [blame] | 3700 | Requires<[IsARM, HasV5TE]>; |
Johnny Chen | 83498e5 | 2010-02-12 21:59:23 +0000 | [diff] [blame] | 3701 | |
Owen Anderson | 33e5751 | 2011-08-10 00:03:03 +0000 | [diff] [blame] | 3702 | def SMLALTT : AMulxyI64<0b0001010, 0b11, (outs GPRnopc:$RdLo, GPRnopc:$RdHi), |
| 3703 | (ins GPRnopc:$Rn, GPRnopc:$Rm), |
Jim Grosbach | d30970f | 2011-08-11 22:30:30 +0000 | [diff] [blame] | 3704 | IIC_iMAC64, "smlaltt", "\t$RdLo, $RdHi, $Rn, $Rm", []>, |
Jim Grosbach | 3870b75 | 2010-10-22 18:35:16 +0000 | [diff] [blame] | 3705 | Requires<[IsARM, HasV5TE]>; |
Johnny Chen | 83498e5 | 2010-02-12 21:59:23 +0000 | [diff] [blame] | 3706 | |
Jim Grosbach | d30970f | 2011-08-11 22:30:30 +0000 | [diff] [blame] | 3707 | // Helper class for AI_smld. |
Jim Grosbach | 385e136 | 2010-10-22 19:15:30 +0000 | [diff] [blame] | 3708 | class AMulDualIbase<bit long, bit sub, bit swap, dag oops, dag iops, |
| 3709 | InstrItinClass itin, string opc, string asm> |
Johnny Chen | 667d127 | 2010-02-22 18:50:54 +0000 | [diff] [blame] | 3710 | : AI<oops, iops, MulFrm, itin, opc, asm, []>, Requires<[IsARM, HasV6]> { |
Jim Grosbach | 385e136 | 2010-10-22 19:15:30 +0000 | [diff] [blame] | 3711 | bits<4> Rn; |
| 3712 | bits<4> Rm; |
Johnny Chen | 667d127 | 2010-02-22 18:50:54 +0000 | [diff] [blame] | 3713 | let Inst{27-23} = 0b01110; |
Jim Grosbach | b206daa | 2011-07-22 20:11:20 +0000 | [diff] [blame] | 3714 | let Inst{22} = long; |
| 3715 | let Inst{21-20} = 0b00; |
Jim Grosbach | 385e136 | 2010-10-22 19:15:30 +0000 | [diff] [blame] | 3716 | let Inst{11-8} = Rm; |
Jim Grosbach | b206daa | 2011-07-22 20:11:20 +0000 | [diff] [blame] | 3717 | let Inst{7} = 0; |
| 3718 | let Inst{6} = sub; |
| 3719 | let Inst{5} = swap; |
| 3720 | let Inst{4} = 1; |
Jim Grosbach | 385e136 | 2010-10-22 19:15:30 +0000 | [diff] [blame] | 3721 | let Inst{3-0} = Rn; |
| 3722 | } |
| 3723 | class AMulDualI<bit long, bit sub, bit swap, dag oops, dag iops, |
| 3724 | InstrItinClass itin, string opc, string asm> |
| 3725 | : AMulDualIbase<long, sub, swap, oops, iops, itin, opc, asm> { |
| 3726 | bits<4> Rd; |
| 3727 | let Inst{15-12} = 0b1111; |
| 3728 | let Inst{19-16} = Rd; |
| 3729 | } |
| 3730 | class AMulDualIa<bit long, bit sub, bit swap, dag oops, dag iops, |
| 3731 | InstrItinClass itin, string opc, string asm> |
| 3732 | : AMulDualIbase<long, sub, swap, oops, iops, itin, opc, asm> { |
| 3733 | bits<4> Ra; |
Jim Grosbach | b206daa | 2011-07-22 20:11:20 +0000 | [diff] [blame] | 3734 | bits<4> Rd; |
| 3735 | let Inst{19-16} = Rd; |
Jim Grosbach | 385e136 | 2010-10-22 19:15:30 +0000 | [diff] [blame] | 3736 | let Inst{15-12} = Ra; |
| 3737 | } |
| 3738 | class AMulDualI64<bit long, bit sub, bit swap, dag oops, dag iops, |
| 3739 | InstrItinClass itin, string opc, string asm> |
| 3740 | : AMulDualIbase<long, sub, swap, oops, iops, itin, opc, asm> { |
| 3741 | bits<4> RdLo; |
| 3742 | bits<4> RdHi; |
| 3743 | let Inst{19-16} = RdHi; |
| 3744 | let Inst{15-12} = RdLo; |
Johnny Chen | 667d127 | 2010-02-22 18:50:54 +0000 | [diff] [blame] | 3745 | } |
| 3746 | |
| 3747 | multiclass AI_smld<bit sub, string opc> { |
| 3748 | |
Owen Anderson | 33e5751 | 2011-08-10 00:03:03 +0000 | [diff] [blame] | 3749 | def D : AMulDualIa<0, sub, 0, (outs GPRnopc:$Rd), |
| 3750 | (ins GPRnopc:$Rn, GPRnopc:$Rm, GPR:$Ra), |
Jim Grosbach | 385e136 | 2010-10-22 19:15:30 +0000 | [diff] [blame] | 3751 | NoItinerary, !strconcat(opc, "d"), "\t$Rd, $Rn, $Rm, $Ra">; |
Johnny Chen | 667d127 | 2010-02-22 18:50:54 +0000 | [diff] [blame] | 3752 | |
Owen Anderson | 33e5751 | 2011-08-10 00:03:03 +0000 | [diff] [blame] | 3753 | def DX: AMulDualIa<0, sub, 1, (outs GPRnopc:$Rd), |
| 3754 | (ins GPRnopc:$Rn, GPRnopc:$Rm, GPR:$Ra), |
Jim Grosbach | 385e136 | 2010-10-22 19:15:30 +0000 | [diff] [blame] | 3755 | NoItinerary, !strconcat(opc, "dx"), "\t$Rd, $Rn, $Rm, $Ra">; |
Johnny Chen | 667d127 | 2010-02-22 18:50:54 +0000 | [diff] [blame] | 3756 | |
Owen Anderson | 33e5751 | 2011-08-10 00:03:03 +0000 | [diff] [blame] | 3757 | def LD: AMulDualI64<1, sub, 0, (outs GPRnopc:$RdLo, GPRnopc:$RdHi), |
| 3758 | (ins GPRnopc:$Rn, GPRnopc:$Rm), NoItinerary, |
Jim Grosbach | 385e136 | 2010-10-22 19:15:30 +0000 | [diff] [blame] | 3759 | !strconcat(opc, "ld"), "\t$RdLo, $RdHi, $Rn, $Rm">; |
Johnny Chen | 667d127 | 2010-02-22 18:50:54 +0000 | [diff] [blame] | 3760 | |
Owen Anderson | 33e5751 | 2011-08-10 00:03:03 +0000 | [diff] [blame] | 3761 | def LDX : AMulDualI64<1, sub, 1, (outs GPRnopc:$RdLo, GPRnopc:$RdHi), |
| 3762 | (ins GPRnopc:$Rn, GPRnopc:$Rm), NoItinerary, |
Jim Grosbach | 385e136 | 2010-10-22 19:15:30 +0000 | [diff] [blame] | 3763 | !strconcat(opc, "ldx"),"\t$RdLo, $RdHi, $Rn, $Rm">; |
Johnny Chen | 667d127 | 2010-02-22 18:50:54 +0000 | [diff] [blame] | 3764 | |
| 3765 | } |
| 3766 | |
| 3767 | defm SMLA : AI_smld<0, "smla">; |
| 3768 | defm SMLS : AI_smld<1, "smls">; |
| 3769 | |
Johnny Chen | 2ec5e49 | 2010-02-22 21:50:40 +0000 | [diff] [blame] | 3770 | multiclass AI_sdml<bit sub, string opc> { |
| 3771 | |
Jim Grosbach | e15defc | 2011-08-10 23:23:47 +0000 | [diff] [blame] | 3772 | def D:AMulDualI<0, sub, 0, (outs GPRnopc:$Rd), (ins GPRnopc:$Rn, GPRnopc:$Rm), |
| 3773 | NoItinerary, !strconcat(opc, "d"), "\t$Rd, $Rn, $Rm">; |
| 3774 | def DX:AMulDualI<0, sub, 1, (outs GPRnopc:$Rd),(ins GPRnopc:$Rn, GPRnopc:$Rm), |
| 3775 | NoItinerary, !strconcat(opc, "dx"), "\t$Rd, $Rn, $Rm">; |
Johnny Chen | 2ec5e49 | 2010-02-22 21:50:40 +0000 | [diff] [blame] | 3776 | } |
| 3777 | |
| 3778 | defm SMUA : AI_sdml<0, "smua">; |
| 3779 | defm SMUS : AI_sdml<1, "smus">; |
Rafael Espindola | 42b62f3 | 2006-10-13 13:14:59 +0000 | [diff] [blame] | 3780 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 3781 | //===----------------------------------------------------------------------===// |
| 3782 | // Misc. Arithmetic Instructions. |
| 3783 | // |
Rafael Espindola | 0d9fe76 | 2006-10-10 16:33:47 +0000 | [diff] [blame] | 3784 | |
Jim Grosbach | f8da5f5 | 2010-10-22 22:12:16 +0000 | [diff] [blame] | 3785 | def CLZ : AMiscA1I<0b000010110, 0b0001, (outs GPR:$Rd), (ins GPR:$Rm), |
| 3786 | IIC_iUNAr, "clz", "\t$Rd, $Rm", |
| 3787 | [(set GPR:$Rd, (ctlz GPR:$Rm))]>, Requires<[IsARM, HasV5T]>; |
Rafael Espindola | 199dd67 | 2006-10-17 13:13:23 +0000 | [diff] [blame] | 3788 | |
Jim Grosbach | f8da5f5 | 2010-10-22 22:12:16 +0000 | [diff] [blame] | 3789 | def RBIT : AMiscA1I<0b01101111, 0b0011, (outs GPR:$Rd), (ins GPR:$Rm), |
| 3790 | IIC_iUNAr, "rbit", "\t$Rd, $Rm", |
| 3791 | [(set GPR:$Rd, (ARMrbit GPR:$Rm))]>, |
| 3792 | Requires<[IsARM, HasV6T2]>; |
Jim Grosbach | 3482c80 | 2010-01-18 19:58:49 +0000 | [diff] [blame] | 3793 | |
Jim Grosbach | f8da5f5 | 2010-10-22 22:12:16 +0000 | [diff] [blame] | 3794 | def REV : AMiscA1I<0b01101011, 0b0011, (outs GPR:$Rd), (ins GPR:$Rm), |
| 3795 | IIC_iUNAr, "rev", "\t$Rd, $Rm", |
| 3796 | [(set GPR:$Rd, (bswap GPR:$Rm))]>, Requires<[IsARM, HasV6]>; |
Rafael Espindola | 199dd67 | 2006-10-17 13:13:23 +0000 | [diff] [blame] | 3797 | |
Evan Cheng | 9568e5c | 2011-06-21 06:01:08 +0000 | [diff] [blame] | 3798 | let AddedComplexity = 5 in |
Jim Grosbach | f8da5f5 | 2010-10-22 22:12:16 +0000 | [diff] [blame] | 3799 | def REV16 : AMiscA1I<0b01101011, 0b1011, (outs GPR:$Rd), (ins GPR:$Rm), |
| 3800 | IIC_iUNAr, "rev16", "\t$Rd, $Rm", |
Evan Cheng | 9568e5c | 2011-06-21 06:01:08 +0000 | [diff] [blame] | 3801 | [(set GPR:$Rd, (rotr (bswap GPR:$Rm), (i32 16)))]>, |
Jim Grosbach | f8da5f5 | 2010-10-22 22:12:16 +0000 | [diff] [blame] | 3802 | Requires<[IsARM, HasV6]>; |
Rafael Espindola | 2718519 | 2006-09-29 21:20:16 +0000 | [diff] [blame] | 3803 | |
Evan Cheng | 9568e5c | 2011-06-21 06:01:08 +0000 | [diff] [blame] | 3804 | let AddedComplexity = 5 in |
Jim Grosbach | f8da5f5 | 2010-10-22 22:12:16 +0000 | [diff] [blame] | 3805 | def REVSH : AMiscA1I<0b01101111, 0b1011, (outs GPR:$Rd), (ins GPR:$Rm), |
| 3806 | IIC_iUNAr, "revsh", "\t$Rd, $Rm", |
Evan Cheng | 9568e5c | 2011-06-21 06:01:08 +0000 | [diff] [blame] | 3807 | [(set GPR:$Rd, (sra (bswap GPR:$Rm), (i32 16)))]>, |
Jim Grosbach | f8da5f5 | 2010-10-22 22:12:16 +0000 | [diff] [blame] | 3808 | Requires<[IsARM, HasV6]>; |
Rafael Espindola | 2718519 | 2006-09-29 21:20:16 +0000 | [diff] [blame] | 3809 | |
Evan Cheng | f60ceac | 2011-06-15 17:17:48 +0000 | [diff] [blame] | 3810 | def : ARMV6Pat<(or (sra (shl GPR:$Rm, (i32 24)), (i32 16)), |
| 3811 | (and (srl GPR:$Rm, (i32 8)), 0xFF)), |
| 3812 | (REVSH GPR:$Rm)>; |
| 3813 | |
Jim Grosbach | e1d58a6 | 2011-09-14 22:52:14 +0000 | [diff] [blame] | 3814 | def PKHBT : APKHI<0b01101000, 0, (outs GPRnopc:$Rd), |
| 3815 | (ins GPRnopc:$Rn, GPRnopc:$Rm, pkh_lsl_amt:$sh), |
Jim Grosbach | dde038a | 2011-07-20 21:40:26 +0000 | [diff] [blame] | 3816 | IIC_iALUsi, "pkhbt", "\t$Rd, $Rn, $Rm$sh", |
Jim Grosbach | e1d58a6 | 2011-09-14 22:52:14 +0000 | [diff] [blame] | 3817 | [(set GPRnopc:$Rd, (or (and GPRnopc:$Rn, 0xFFFF), |
| 3818 | (and (shl GPRnopc:$Rm, pkh_lsl_amt:$sh), |
| 3819 | 0xFFFF0000)))]>, |
Jim Grosbach | f8da5f5 | 2010-10-22 22:12:16 +0000 | [diff] [blame] | 3820 | Requires<[IsARM, HasV6]>; |
Rafael Espindola | 2718519 | 2006-09-29 21:20:16 +0000 | [diff] [blame] | 3821 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 3822 | // Alternate cases for PKHBT where identities eliminate some nodes. |
Jim Grosbach | e1d58a6 | 2011-09-14 22:52:14 +0000 | [diff] [blame] | 3823 | def : ARMV6Pat<(or (and GPRnopc:$Rn, 0xFFFF), (and GPRnopc:$Rm, 0xFFFF0000)), |
| 3824 | (PKHBT GPRnopc:$Rn, GPRnopc:$Rm, 0)>; |
| 3825 | def : ARMV6Pat<(or (and GPRnopc:$Rn, 0xFFFF), (shl GPRnopc:$Rm, imm16_31:$sh)), |
| 3826 | (PKHBT GPRnopc:$Rn, GPRnopc:$Rm, imm16_31:$sh)>; |
Bob Wilson | f955f29 | 2010-08-17 17:23:19 +0000 | [diff] [blame] | 3827 | |
Bob Wilson | dc66eda | 2010-08-16 22:26:55 +0000 | [diff] [blame] | 3828 | // Note: Shifts of 1-15 bits will be transformed to srl instead of sra and |
| 3829 | // will match the pattern below. |
Jim Grosbach | e1d58a6 | 2011-09-14 22:52:14 +0000 | [diff] [blame] | 3830 | def PKHTB : APKHI<0b01101000, 1, (outs GPRnopc:$Rd), |
| 3831 | (ins GPRnopc:$Rn, GPRnopc:$Rm, pkh_asr_amt:$sh), |
Jim Grosbach | dde038a | 2011-07-20 21:40:26 +0000 | [diff] [blame] | 3832 | IIC_iBITsi, "pkhtb", "\t$Rd, $Rn, $Rm$sh", |
Jim Grosbach | e1d58a6 | 2011-09-14 22:52:14 +0000 | [diff] [blame] | 3833 | [(set GPRnopc:$Rd, (or (and GPRnopc:$Rn, 0xFFFF0000), |
| 3834 | (and (sra GPRnopc:$Rm, pkh_asr_amt:$sh), |
| 3835 | 0xFFFF)))]>, |
Jim Grosbach | f8da5f5 | 2010-10-22 22:12:16 +0000 | [diff] [blame] | 3836 | Requires<[IsARM, HasV6]>; |
Rafael Espindola | 9e071f0 | 2006-10-02 19:30:56 +0000 | [diff] [blame] | 3837 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 3838 | // Alternate cases for PKHTB where identities eliminate some nodes. Note that |
| 3839 | // a shift amount of 0 is *not legal* here, it is PKHBT instead. |
Jim Grosbach | e1d58a6 | 2011-09-14 22:52:14 +0000 | [diff] [blame] | 3840 | def : ARMV6Pat<(or (and GPRnopc:$src1, 0xFFFF0000), |
| 3841 | (srl GPRnopc:$src2, imm16_31:$sh)), |
| 3842 | (PKHTB GPRnopc:$src1, GPRnopc:$src2, imm16_31:$sh)>; |
| 3843 | def : ARMV6Pat<(or (and GPRnopc:$src1, 0xFFFF0000), |
| 3844 | (and (srl GPRnopc:$src2, imm1_15:$sh), 0xFFFF)), |
| 3845 | (PKHTB GPRnopc:$src1, GPRnopc:$src2, imm1_15:$sh)>; |
Rafael Espindola | b47e1d0 | 2006-10-10 18:55:14 +0000 | [diff] [blame] | 3846 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 3847 | //===----------------------------------------------------------------------===// |
| 3848 | // Comparison Instructions... |
| 3849 | // |
Rafael Espindola | b47e1d0 | 2006-10-10 18:55:14 +0000 | [diff] [blame] | 3850 | |
Jim Grosbach | 2642196 | 2008-10-14 20:36:24 +0000 | [diff] [blame] | 3851 | defm CMP : AI1_cmp_irs<0b1010, "cmp", |
Evan Cheng | 5d42c56 | 2010-09-29 00:49:25 +0000 | [diff] [blame] | 3852 | IIC_iCMPi, IIC_iCMPr, IIC_iCMPsr, |
Evan Cheng | 0ff94f7 | 2007-08-07 01:37:15 +0000 | [diff] [blame] | 3853 | BinOpFrag<(ARMcmp node:$LHS, node:$RHS)>>; |
Bill Wendling | 6165e87 | 2010-08-26 18:33:51 +0000 | [diff] [blame] | 3854 | |
Jim Grosbach | 97a884d | 2010-12-07 20:41:06 +0000 | [diff] [blame] | 3855 | // ARMcmpZ can re-use the above instruction definitions. |
| 3856 | def : ARMPat<(ARMcmpZ GPR:$src, so_imm:$imm), |
| 3857 | (CMPri GPR:$src, so_imm:$imm)>; |
| 3858 | def : ARMPat<(ARMcmpZ GPR:$src, GPR:$rhs), |
| 3859 | (CMPrr GPR:$src, GPR:$rhs)>; |
Owen Anderson | 92a2022 | 2011-07-21 18:54:16 +0000 | [diff] [blame] | 3860 | def : ARMPat<(ARMcmpZ GPR:$src, so_reg_imm:$rhs), |
| 3861 | (CMPrsi GPR:$src, so_reg_imm:$rhs)>; |
| 3862 | def : ARMPat<(ARMcmpZ GPR:$src, so_reg_reg:$rhs), |
| 3863 | (CMPrsr GPR:$src, so_reg_reg:$rhs)>; |
Jim Grosbach | 97a884d | 2010-12-07 20:41:06 +0000 | [diff] [blame] | 3864 | |
Bill Wendling | c8714bb | 2010-09-10 10:31:11 +0000 | [diff] [blame] | 3865 | // FIXME: We have to be careful when using the CMN instruction and comparison |
| 3866 | // with 0. One would expect these two pieces of code should give identical |
Bill Wendling | 6165e87 | 2010-08-26 18:33:51 +0000 | [diff] [blame] | 3867 | // results: |
| 3868 | // |
| 3869 | // rsbs r1, r1, 0 |
| 3870 | // cmp r0, r1 |
| 3871 | // mov r0, #0 |
| 3872 | // it ls |
| 3873 | // mov r0, #1 |
| 3874 | // |
| 3875 | // and: |
Jim Grosbach | a9a968d | 2010-10-22 23:48:29 +0000 | [diff] [blame] | 3876 | // |
Bill Wendling | 6165e87 | 2010-08-26 18:33:51 +0000 | [diff] [blame] | 3877 | // cmn r0, r1 |
| 3878 | // mov r0, #0 |
| 3879 | // it ls |
| 3880 | // mov r0, #1 |
| 3881 | // |
| 3882 | // However, the CMN gives the *opposite* result when r1 is 0. This is because |
| 3883 | // the carry flag is set in the CMP case but not in the CMN case. In short, the |
| 3884 | // CMP instruction doesn't perform a truncate of the (logical) NOT of 0 plus the |
| 3885 | // value of r0 and the carry bit (because the "carry bit" parameter to |
| 3886 | // AddWithCarry is defined as 1 in this case, the carry flag will always be set |
| 3887 | // when r0 >= 0). The CMN instruction doesn't perform a NOT of 0 so there is |
| 3888 | // never a "carry" when this AddWithCarry is performed (because the "carry bit" |
| 3889 | // parameter to AddWithCarry is defined as 0). |
| 3890 | // |
Bill Wendling | c8714bb | 2010-09-10 10:31:11 +0000 | [diff] [blame] | 3891 | // When x is 0 and unsigned: |
Bill Wendling | 6165e87 | 2010-08-26 18:33:51 +0000 | [diff] [blame] | 3892 | // |
| 3893 | // x = 0 |
| 3894 | // ~x = 0xFFFF FFFF |
| 3895 | // ~x + 1 = 0x1 0000 0000 |
| 3896 | // (-x = 0) != (0x1 0000 0000 = ~x + 1) |
| 3897 | // |
Bill Wendling | c8714bb | 2010-09-10 10:31:11 +0000 | [diff] [blame] | 3898 | // Therefore, we should disable CMN when comparing against zero, until we can |
| 3899 | // limit when the CMN instruction is used (when we know that the RHS is not 0 or |
| 3900 | // when it's a comparison which doesn't look at the 'carry' flag). |
Bill Wendling | 6165e87 | 2010-08-26 18:33:51 +0000 | [diff] [blame] | 3901 | // |
| 3902 | // (See the ARM docs for the "AddWithCarry" pseudo-code.) |
| 3903 | // |
| 3904 | // This is related to <rdar://problem/7569620>. |
| 3905 | // |
Jim Grosbach | d5d2bae | 2010-01-22 00:08:13 +0000 | [diff] [blame] | 3906 | //defm CMN : AI1_cmp_irs<0b1011, "cmn", |
| 3907 | // BinOpFrag<(ARMcmp node:$LHS,(ineg node:$RHS))>>; |
Rafael Espindola | e5bbd6d | 2006-10-07 14:24:52 +0000 | [diff] [blame] | 3908 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 3909 | // Note that TST/TEQ don't set all the same flags that CMP does! |
Evan Cheng | d87293c | 2008-11-06 08:47:38 +0000 | [diff] [blame] | 3910 | defm TST : AI1_cmp_irs<0b1000, "tst", |
Evan Cheng | 5d42c56 | 2010-09-29 00:49:25 +0000 | [diff] [blame] | 3911 | IIC_iTSTi, IIC_iTSTr, IIC_iTSTsr, |
Evan Cheng | c4af463 | 2010-11-17 20:13:28 +0000 | [diff] [blame] | 3912 | BinOpFrag<(ARMcmpZ (and_su node:$LHS, node:$RHS), 0)>, 1>; |
Evan Cheng | d87293c | 2008-11-06 08:47:38 +0000 | [diff] [blame] | 3913 | defm TEQ : AI1_cmp_irs<0b1001, "teq", |
Evan Cheng | 5d42c56 | 2010-09-29 00:49:25 +0000 | [diff] [blame] | 3914 | IIC_iTSTi, IIC_iTSTr, IIC_iTSTsr, |
Evan Cheng | c4af463 | 2010-11-17 20:13:28 +0000 | [diff] [blame] | 3915 | BinOpFrag<(ARMcmpZ (xor_su node:$LHS, node:$RHS), 0)>, 1>; |
Lauro Ramos Venancio | 9996663 | 2007-04-02 01:30:03 +0000 | [diff] [blame] | 3916 | |
David Goodwin | c0309b4 | 2009-06-29 15:33:01 +0000 | [diff] [blame] | 3917 | defm CMNz : AI1_cmp_irs<0b1011, "cmn", |
Evan Cheng | 5d42c56 | 2010-09-29 00:49:25 +0000 | [diff] [blame] | 3918 | IIC_iCMPi, IIC_iCMPr, IIC_iCMPsr, |
David Goodwin | c0309b4 | 2009-06-29 15:33:01 +0000 | [diff] [blame] | 3919 | BinOpFrag<(ARMcmpZ node:$LHS,(ineg node:$RHS))>>; |
Evan Cheng | 2c614c5 | 2007-06-06 10:17:05 +0000 | [diff] [blame] | 3920 | |
Jim Grosbach | d5d2bae | 2010-01-22 00:08:13 +0000 | [diff] [blame] | 3921 | //def : ARMPat<(ARMcmp GPR:$src, so_imm_neg:$imm), |
| 3922 | // (CMNri GPR:$src, so_imm_neg:$imm)>; |
Lauro Ramos Venancio | 9996663 | 2007-04-02 01:30:03 +0000 | [diff] [blame] | 3923 | |
David Goodwin | c0309b4 | 2009-06-29 15:33:01 +0000 | [diff] [blame] | 3924 | def : ARMPat<(ARMcmpZ GPR:$src, so_imm_neg:$imm), |
Jim Grosbach | d5d2bae | 2010-01-22 00:08:13 +0000 | [diff] [blame] | 3925 | (CMNzri GPR:$src, so_imm_neg:$imm)>; |
Lauro Ramos Venancio | 9996663 | 2007-04-02 01:30:03 +0000 | [diff] [blame] | 3926 | |
Evan Cheng | 218977b | 2010-07-13 19:27:42 +0000 | [diff] [blame] | 3927 | // Pseudo i64 compares for some floating point compares. |
| 3928 | let usesCustomInserter = 1, isBranch = 1, isTerminator = 1, |
| 3929 | Defs = [CPSR] in { |
| 3930 | def BCCi64 : PseudoInst<(outs), |
Jim Grosbach | c5ed013 | 2010-08-17 18:39:16 +0000 | [diff] [blame] | 3931 | (ins i32imm:$cc, GPR:$lhs1, GPR:$lhs2, GPR:$rhs1, GPR:$rhs2, brtarget:$dst), |
Jim Grosbach | 99594eb | 2010-11-18 01:38:26 +0000 | [diff] [blame] | 3932 | IIC_Br, |
Evan Cheng | 218977b | 2010-07-13 19:27:42 +0000 | [diff] [blame] | 3933 | [(ARMBcci64 imm:$cc, GPR:$lhs1, GPR:$lhs2, GPR:$rhs1, GPR:$rhs2, bb:$dst)]>; |
| 3934 | |
| 3935 | def BCCZi64 : PseudoInst<(outs), |
Jim Grosbach | 99594eb | 2010-11-18 01:38:26 +0000 | [diff] [blame] | 3936 | (ins i32imm:$cc, GPR:$lhs1, GPR:$lhs2, brtarget:$dst), IIC_Br, |
Evan Cheng | 218977b | 2010-07-13 19:27:42 +0000 | [diff] [blame] | 3937 | [(ARMBcci64 imm:$cc, GPR:$lhs1, GPR:$lhs2, 0, 0, bb:$dst)]>; |
| 3938 | } // usesCustomInserter |
| 3939 | |
Rafael Espindola | e5bbd6d | 2006-10-07 14:24:52 +0000 | [diff] [blame] | 3940 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 3941 | // Conditional moves |
Evan Cheng | c85e832 | 2007-07-05 07:13:32 +0000 | [diff] [blame] | 3942 | // FIXME: should be able to write a pattern for ARMcmov, but can't use |
Jim Grosbach | 6417171 | 2010-02-16 21:07:46 +0000 | [diff] [blame] | 3943 | // a two-value operand where a dag node expects two operands. :( |
Owen Anderson | f523e47 | 2010-09-23 23:45:25 +0000 | [diff] [blame] | 3944 | let neverHasSideEffects = 1 in { |
Jim Grosbach | d4a16ad | 2011-03-10 23:56:09 +0000 | [diff] [blame] | 3945 | def MOVCCr : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$false, GPR:$Rm, pred:$p), |
Owen Anderson | 1688441 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 3946 | 4, IIC_iCMOVr, |
Jim Grosbach | d4a16ad | 2011-03-10 23:56:09 +0000 | [diff] [blame] | 3947 | [/*(set GPR:$Rd, (ARMcmov GPR:$false, GPR:$Rm, imm:$cc, CCR:$ccr))*/]>, |
| 3948 | RegConstraint<"$false = $Rd">; |
Owen Anderson | 92a2022 | 2011-07-21 18:54:16 +0000 | [diff] [blame] | 3949 | def MOVCCsi : ARMPseudoInst<(outs GPR:$Rd), |
| 3950 | (ins GPR:$false, so_reg_imm:$shift, pred:$p), |
Owen Anderson | 1688441 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 3951 | 4, IIC_iCMOVsr, |
Jim Grosbach | b93509d | 2011-08-02 18:16:36 +0000 | [diff] [blame] | 3952 | [/*(set GPR:$Rd, (ARMcmov GPR:$false, so_reg_imm:$shift, |
| 3953 | imm:$cc, CCR:$ccr))*/]>, |
Jim Grosbach | d4a16ad | 2011-03-10 23:56:09 +0000 | [diff] [blame] | 3954 | RegConstraint<"$false = $Rd">; |
Owen Anderson | 92a2022 | 2011-07-21 18:54:16 +0000 | [diff] [blame] | 3955 | def MOVCCsr : ARMPseudoInst<(outs GPR:$Rd), |
| 3956 | (ins GPR:$false, so_reg_reg:$shift, pred:$p), |
| 3957 | 4, IIC_iCMOVsr, |
Jim Grosbach | b93509d | 2011-08-02 18:16:36 +0000 | [diff] [blame] | 3958 | [/*(set GPR:$Rd, (ARMcmov GPR:$false, so_reg_reg:$shift, |
| 3959 | imm:$cc, CCR:$ccr))*/]>, |
Owen Anderson | 92a2022 | 2011-07-21 18:54:16 +0000 | [diff] [blame] | 3960 | RegConstraint<"$false = $Rd">; |
| 3961 | |
Jim Grosbach | 3bbdcea | 2010-10-07 00:42:42 +0000 | [diff] [blame] | 3962 | |
Evan Cheng | c4af463 | 2010-11-17 20:13:28 +0000 | [diff] [blame] | 3963 | let isMoveImm = 1 in |
Jim Grosbach | 3906276 | 2011-03-11 01:09:28 +0000 | [diff] [blame] | 3964 | def MOVCCi16 : ARMPseudoInst<(outs GPR:$Rd), |
Jim Grosbach | ffa3225 | 2011-07-19 19:13:28 +0000 | [diff] [blame] | 3965 | (ins GPR:$false, imm0_65535_expr:$imm, pred:$p), |
Owen Anderson | 1688441 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 3966 | 4, IIC_iMOVi, |
Jim Grosbach | 3906276 | 2011-03-11 01:09:28 +0000 | [diff] [blame] | 3967 | []>, |
| 3968 | RegConstraint<"$false = $Rd">, Requires<[IsARM, HasV6T2]>; |
Jim Grosbach | 27e9008 | 2010-10-29 19:28:17 +0000 | [diff] [blame] | 3969 | |
Evan Cheng | c4af463 | 2010-11-17 20:13:28 +0000 | [diff] [blame] | 3970 | let isMoveImm = 1 in |
Jim Grosbach | 3906276 | 2011-03-11 01:09:28 +0000 | [diff] [blame] | 3971 | def MOVCCi : ARMPseudoInst<(outs GPR:$Rd), |
| 3972 | (ins GPR:$false, so_imm:$imm, pred:$p), |
Owen Anderson | 1688441 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 3973 | 4, IIC_iCMOVi, |
Jim Grosbach | 27e9008 | 2010-10-29 19:28:17 +0000 | [diff] [blame] | 3974 | [/*(set GPR:$Rd, (ARMcmov GPR:$false, so_imm:$imm, imm:$cc, CCR:$ccr))*/]>, |
Jim Grosbach | 3906276 | 2011-03-11 01:09:28 +0000 | [diff] [blame] | 3975 | RegConstraint<"$false = $Rd">; |
Evan Cheng | 875a6ac | 2010-11-12 22:42:47 +0000 | [diff] [blame] | 3976 | |
Evan Cheng | 63f3544 | 2010-11-13 02:25:14 +0000 | [diff] [blame] | 3977 | // Two instruction predicate mov immediate. |
Evan Cheng | c4af463 | 2010-11-17 20:13:28 +0000 | [diff] [blame] | 3978 | let isMoveImm = 1 in |
Jim Grosbach | eb582d7 | 2011-03-11 18:00:42 +0000 | [diff] [blame] | 3979 | def MOVCCi32imm : ARMPseudoInst<(outs GPR:$Rd), |
| 3980 | (ins GPR:$false, i32imm:$src, pred:$p), |
Owen Anderson | 1688441 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 3981 | 8, IIC_iCMOVix2, []>, RegConstraint<"$false = $Rd">; |
Evan Cheng | 63f3544 | 2010-11-13 02:25:14 +0000 | [diff] [blame] | 3982 | |
Evan Cheng | c4af463 | 2010-11-17 20:13:28 +0000 | [diff] [blame] | 3983 | let isMoveImm = 1 in |
Jim Grosbach | e672ff8 | 2011-03-11 19:55:55 +0000 | [diff] [blame] | 3984 | def MVNCCi : ARMPseudoInst<(outs GPR:$Rd), |
| 3985 | (ins GPR:$false, so_imm:$imm, pred:$p), |
Owen Anderson | 1688441 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 3986 | 4, IIC_iCMOVi, |
Evan Cheng | 875a6ac | 2010-11-12 22:42:47 +0000 | [diff] [blame] | 3987 | [/*(set GPR:$Rd, (ARMcmov GPR:$false, so_imm_not:$imm, imm:$cc, CCR:$ccr))*/]>, |
Jim Grosbach | e672ff8 | 2011-03-11 19:55:55 +0000 | [diff] [blame] | 3988 | RegConstraint<"$false = $Rd">; |
Owen Anderson | f523e47 | 2010-09-23 23:45:25 +0000 | [diff] [blame] | 3989 | } // neverHasSideEffects |
Rafael Espindola | d9ae778 | 2006-10-07 13:46:42 +0000 | [diff] [blame] | 3990 | |
Jim Grosbach | 3728e96 | 2009-12-10 00:11:09 +0000 | [diff] [blame] | 3991 | //===----------------------------------------------------------------------===// |
| 3992 | // Atomic operations intrinsics |
| 3993 | // |
| 3994 | |
Jim Grosbach | 5f6c133 | 2011-07-25 20:38:18 +0000 | [diff] [blame] | 3995 | def MemBarrierOptOperand : AsmOperandClass { |
| 3996 | let Name = "MemBarrierOpt"; |
| 3997 | let ParserMethod = "parseMemBarrierOptOperand"; |
| 3998 | } |
Bob Wilson | f74a429 | 2010-10-30 00:54:37 +0000 | [diff] [blame] | 3999 | def memb_opt : Operand<i32> { |
| 4000 | let PrintMethod = "printMemBOption"; |
Bruno Cardoso Lopes | 706d946 | 2011-02-07 22:09:15 +0000 | [diff] [blame] | 4001 | let ParserMatchClass = MemBarrierOptOperand; |
Owen Anderson | c36481c | 2011-08-09 23:25:42 +0000 | [diff] [blame] | 4002 | let DecoderMethod = "DecodeMemBarrierOption"; |
Jim Grosbach | cbd77d2 | 2009-12-10 18:35:32 +0000 | [diff] [blame] | 4003 | } |
Jim Grosbach | 3728e96 | 2009-12-10 00:11:09 +0000 | [diff] [blame] | 4004 | |
Bob Wilson | f74a429 | 2010-10-30 00:54:37 +0000 | [diff] [blame] | 4005 | // memory barriers protect the atomic sequences |
| 4006 | let hasSideEffects = 1 in { |
| 4007 | def DMB : AInoP<(outs), (ins memb_opt:$opt), MiscFrm, NoItinerary, |
| 4008 | "dmb", "\t$opt", [(ARMMemBarrier (i32 imm:$opt))]>, |
| 4009 | Requires<[IsARM, HasDB]> { |
| 4010 | bits<4> opt; |
| 4011 | let Inst{31-4} = 0xf57ff05; |
| 4012 | let Inst{3-0} = opt; |
Jim Grosbach | cbd77d2 | 2009-12-10 18:35:32 +0000 | [diff] [blame] | 4013 | } |
Jim Grosbach | 3728e96 | 2009-12-10 00:11:09 +0000 | [diff] [blame] | 4014 | } |
Rafael Espindola | 4b20fbc | 2006-10-10 12:56:00 +0000 | [diff] [blame] | 4015 | |
Bob Wilson | f74a429 | 2010-10-30 00:54:37 +0000 | [diff] [blame] | 4016 | def DSB : AInoP<(outs), (ins memb_opt:$opt), MiscFrm, NoItinerary, |
Jim Grosbach | 20fcaff | 2011-07-13 23:33:10 +0000 | [diff] [blame] | 4017 | "dsb", "\t$opt", []>, |
Bob Wilson | f74a429 | 2010-10-30 00:54:37 +0000 | [diff] [blame] | 4018 | Requires<[IsARM, HasDB]> { |
| 4019 | bits<4> opt; |
| 4020 | let Inst{31-4} = 0xf57ff04; |
| 4021 | let Inst{3-0} = opt; |
Johnny Chen | fd6037d | 2010-02-18 00:19:08 +0000 | [diff] [blame] | 4022 | } |
| 4023 | |
Jim Grosbach | 20fcaff | 2011-07-13 23:33:10 +0000 | [diff] [blame] | 4024 | // ISB has only full system option |
Jim Grosbach | 9dec507 | 2011-07-14 18:00:31 +0000 | [diff] [blame] | 4025 | def ISB : AInoP<(outs), (ins memb_opt:$opt), MiscFrm, NoItinerary, |
| 4026 | "isb", "\t$opt", []>, |
Bob Wilson | f74a429 | 2010-10-30 00:54:37 +0000 | [diff] [blame] | 4027 | Requires<[IsARM, HasDB]> { |
Jim Grosbach | 9dec507 | 2011-07-14 18:00:31 +0000 | [diff] [blame] | 4028 | bits<4> opt; |
Johnny Chen | 1adc40c | 2010-08-12 20:46:17 +0000 | [diff] [blame] | 4029 | let Inst{31-4} = 0xf57ff06; |
Jim Grosbach | 9dec507 | 2011-07-14 18:00:31 +0000 | [diff] [blame] | 4030 | let Inst{3-0} = opt; |
Johnny Chen | fd6037d | 2010-02-18 00:19:08 +0000 | [diff] [blame] | 4031 | } |
| 4032 | |
Bill Wendling | ef2c86f | 2011-10-10 22:59:55 +0000 | [diff] [blame] | 4033 | // Pseudo isntruction that combines movs + predicated rsbmi |
| 4034 | // to implement integer ABS |
| 4035 | let usesCustomInserter = 1, Defs = [CPSR] in { |
| 4036 | def ABS : ARMPseudoInst< |
| 4037 | (outs GPR:$dst), (ins GPR:$src), |
| 4038 | 8, NoItinerary, []>; |
| 4039 | } |
| 4040 | |
Jim Grosbach | 6686910 | 2009-12-11 18:52:41 +0000 | [diff] [blame] | 4041 | let usesCustomInserter = 1 in { |
Jakob Stoklund Olesen | 9b0e1e7 | 2011-09-06 17:40:35 +0000 | [diff] [blame] | 4042 | let Defs = [CPSR] in { |
Jim Grosbach | e801dc4 | 2009-12-12 01:40:06 +0000 | [diff] [blame] | 4043 | def ATOMIC_LOAD_ADD_I8 : PseudoInst< |
Jim Grosbach | 99594eb | 2010-11-18 01:38:26 +0000 | [diff] [blame] | 4044 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, |
Jim Grosbach | e801dc4 | 2009-12-12 01:40:06 +0000 | [diff] [blame] | 4045 | [(set GPR:$dst, (atomic_load_add_8 GPR:$ptr, GPR:$incr))]>; |
| 4046 | def ATOMIC_LOAD_SUB_I8 : PseudoInst< |
Jim Grosbach | 99594eb | 2010-11-18 01:38:26 +0000 | [diff] [blame] | 4047 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, |
Jim Grosbach | e801dc4 | 2009-12-12 01:40:06 +0000 | [diff] [blame] | 4048 | [(set GPR:$dst, (atomic_load_sub_8 GPR:$ptr, GPR:$incr))]>; |
| 4049 | def ATOMIC_LOAD_AND_I8 : PseudoInst< |
Jim Grosbach | 99594eb | 2010-11-18 01:38:26 +0000 | [diff] [blame] | 4050 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, |
Jim Grosbach | e801dc4 | 2009-12-12 01:40:06 +0000 | [diff] [blame] | 4051 | [(set GPR:$dst, (atomic_load_and_8 GPR:$ptr, GPR:$incr))]>; |
| 4052 | def ATOMIC_LOAD_OR_I8 : PseudoInst< |
Jim Grosbach | 99594eb | 2010-11-18 01:38:26 +0000 | [diff] [blame] | 4053 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, |
Jim Grosbach | e801dc4 | 2009-12-12 01:40:06 +0000 | [diff] [blame] | 4054 | [(set GPR:$dst, (atomic_load_or_8 GPR:$ptr, GPR:$incr))]>; |
| 4055 | def ATOMIC_LOAD_XOR_I8 : PseudoInst< |
Jim Grosbach | 99594eb | 2010-11-18 01:38:26 +0000 | [diff] [blame] | 4056 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, |
Jim Grosbach | e801dc4 | 2009-12-12 01:40:06 +0000 | [diff] [blame] | 4057 | [(set GPR:$dst, (atomic_load_xor_8 GPR:$ptr, GPR:$incr))]>; |
| 4058 | def ATOMIC_LOAD_NAND_I8 : PseudoInst< |
Jim Grosbach | 99594eb | 2010-11-18 01:38:26 +0000 | [diff] [blame] | 4059 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, |
Jim Grosbach | e801dc4 | 2009-12-12 01:40:06 +0000 | [diff] [blame] | 4060 | [(set GPR:$dst, (atomic_load_nand_8 GPR:$ptr, GPR:$incr))]>; |
Jim Grosbach | f7da882 | 2011-04-26 19:44:18 +0000 | [diff] [blame] | 4061 | def ATOMIC_LOAD_MIN_I8 : PseudoInst< |
| 4062 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary, |
| 4063 | [(set GPR:$dst, (atomic_load_min_8 GPR:$ptr, GPR:$val))]>; |
| 4064 | def ATOMIC_LOAD_MAX_I8 : PseudoInst< |
| 4065 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary, |
| 4066 | [(set GPR:$dst, (atomic_load_max_8 GPR:$ptr, GPR:$val))]>; |
| 4067 | def ATOMIC_LOAD_UMIN_I8 : PseudoInst< |
| 4068 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary, |
| 4069 | [(set GPR:$dst, (atomic_load_min_8 GPR:$ptr, GPR:$val))]>; |
| 4070 | def ATOMIC_LOAD_UMAX_I8 : PseudoInst< |
| 4071 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary, |
| 4072 | [(set GPR:$dst, (atomic_load_max_8 GPR:$ptr, GPR:$val))]>; |
Jim Grosbach | e801dc4 | 2009-12-12 01:40:06 +0000 | [diff] [blame] | 4073 | def ATOMIC_LOAD_ADD_I16 : PseudoInst< |
Jim Grosbach | 99594eb | 2010-11-18 01:38:26 +0000 | [diff] [blame] | 4074 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, |
Jim Grosbach | e801dc4 | 2009-12-12 01:40:06 +0000 | [diff] [blame] | 4075 | [(set GPR:$dst, (atomic_load_add_16 GPR:$ptr, GPR:$incr))]>; |
| 4076 | def ATOMIC_LOAD_SUB_I16 : PseudoInst< |
Jim Grosbach | 99594eb | 2010-11-18 01:38:26 +0000 | [diff] [blame] | 4077 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, |
Jim Grosbach | e801dc4 | 2009-12-12 01:40:06 +0000 | [diff] [blame] | 4078 | [(set GPR:$dst, (atomic_load_sub_16 GPR:$ptr, GPR:$incr))]>; |
| 4079 | def ATOMIC_LOAD_AND_I16 : PseudoInst< |
Jim Grosbach | 99594eb | 2010-11-18 01:38:26 +0000 | [diff] [blame] | 4080 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, |
Jim Grosbach | e801dc4 | 2009-12-12 01:40:06 +0000 | [diff] [blame] | 4081 | [(set GPR:$dst, (atomic_load_and_16 GPR:$ptr, GPR:$incr))]>; |
| 4082 | def ATOMIC_LOAD_OR_I16 : PseudoInst< |
Jim Grosbach | 99594eb | 2010-11-18 01:38:26 +0000 | [diff] [blame] | 4083 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, |
Jim Grosbach | e801dc4 | 2009-12-12 01:40:06 +0000 | [diff] [blame] | 4084 | [(set GPR:$dst, (atomic_load_or_16 GPR:$ptr, GPR:$incr))]>; |
| 4085 | def ATOMIC_LOAD_XOR_I16 : PseudoInst< |
Jim Grosbach | 99594eb | 2010-11-18 01:38:26 +0000 | [diff] [blame] | 4086 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, |
Jim Grosbach | e801dc4 | 2009-12-12 01:40:06 +0000 | [diff] [blame] | 4087 | [(set GPR:$dst, (atomic_load_xor_16 GPR:$ptr, GPR:$incr))]>; |
| 4088 | def ATOMIC_LOAD_NAND_I16 : PseudoInst< |
Jim Grosbach | 99594eb | 2010-11-18 01:38:26 +0000 | [diff] [blame] | 4089 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, |
Jim Grosbach | e801dc4 | 2009-12-12 01:40:06 +0000 | [diff] [blame] | 4090 | [(set GPR:$dst, (atomic_load_nand_16 GPR:$ptr, GPR:$incr))]>; |
Jim Grosbach | f7da882 | 2011-04-26 19:44:18 +0000 | [diff] [blame] | 4091 | def ATOMIC_LOAD_MIN_I16 : PseudoInst< |
| 4092 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary, |
| 4093 | [(set GPR:$dst, (atomic_load_min_16 GPR:$ptr, GPR:$val))]>; |
| 4094 | def ATOMIC_LOAD_MAX_I16 : PseudoInst< |
| 4095 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary, |
| 4096 | [(set GPR:$dst, (atomic_load_max_16 GPR:$ptr, GPR:$val))]>; |
| 4097 | def ATOMIC_LOAD_UMIN_I16 : PseudoInst< |
| 4098 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary, |
| 4099 | [(set GPR:$dst, (atomic_load_min_16 GPR:$ptr, GPR:$val))]>; |
| 4100 | def ATOMIC_LOAD_UMAX_I16 : PseudoInst< |
| 4101 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary, |
| 4102 | [(set GPR:$dst, (atomic_load_max_16 GPR:$ptr, GPR:$val))]>; |
Jim Grosbach | e801dc4 | 2009-12-12 01:40:06 +0000 | [diff] [blame] | 4103 | def ATOMIC_LOAD_ADD_I32 : PseudoInst< |
Jim Grosbach | 99594eb | 2010-11-18 01:38:26 +0000 | [diff] [blame] | 4104 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, |
Jim Grosbach | e801dc4 | 2009-12-12 01:40:06 +0000 | [diff] [blame] | 4105 | [(set GPR:$dst, (atomic_load_add_32 GPR:$ptr, GPR:$incr))]>; |
| 4106 | def ATOMIC_LOAD_SUB_I32 : PseudoInst< |
Jim Grosbach | 99594eb | 2010-11-18 01:38:26 +0000 | [diff] [blame] | 4107 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, |
Jim Grosbach | e801dc4 | 2009-12-12 01:40:06 +0000 | [diff] [blame] | 4108 | [(set GPR:$dst, (atomic_load_sub_32 GPR:$ptr, GPR:$incr))]>; |
| 4109 | def ATOMIC_LOAD_AND_I32 : PseudoInst< |
Jim Grosbach | 99594eb | 2010-11-18 01:38:26 +0000 | [diff] [blame] | 4110 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, |
Jim Grosbach | e801dc4 | 2009-12-12 01:40:06 +0000 | [diff] [blame] | 4111 | [(set GPR:$dst, (atomic_load_and_32 GPR:$ptr, GPR:$incr))]>; |
| 4112 | def ATOMIC_LOAD_OR_I32 : PseudoInst< |
Jim Grosbach | 99594eb | 2010-11-18 01:38:26 +0000 | [diff] [blame] | 4113 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, |
Jim Grosbach | e801dc4 | 2009-12-12 01:40:06 +0000 | [diff] [blame] | 4114 | [(set GPR:$dst, (atomic_load_or_32 GPR:$ptr, GPR:$incr))]>; |
| 4115 | def ATOMIC_LOAD_XOR_I32 : PseudoInst< |
Jim Grosbach | 99594eb | 2010-11-18 01:38:26 +0000 | [diff] [blame] | 4116 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, |
Jim Grosbach | e801dc4 | 2009-12-12 01:40:06 +0000 | [diff] [blame] | 4117 | [(set GPR:$dst, (atomic_load_xor_32 GPR:$ptr, GPR:$incr))]>; |
| 4118 | def ATOMIC_LOAD_NAND_I32 : PseudoInst< |
Jim Grosbach | 99594eb | 2010-11-18 01:38:26 +0000 | [diff] [blame] | 4119 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, |
Jim Grosbach | e801dc4 | 2009-12-12 01:40:06 +0000 | [diff] [blame] | 4120 | [(set GPR:$dst, (atomic_load_nand_32 GPR:$ptr, GPR:$incr))]>; |
Jim Grosbach | f7da882 | 2011-04-26 19:44:18 +0000 | [diff] [blame] | 4121 | def ATOMIC_LOAD_MIN_I32 : PseudoInst< |
| 4122 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary, |
| 4123 | [(set GPR:$dst, (atomic_load_min_32 GPR:$ptr, GPR:$val))]>; |
| 4124 | def ATOMIC_LOAD_MAX_I32 : PseudoInst< |
| 4125 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary, |
| 4126 | [(set GPR:$dst, (atomic_load_max_32 GPR:$ptr, GPR:$val))]>; |
| 4127 | def ATOMIC_LOAD_UMIN_I32 : PseudoInst< |
| 4128 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary, |
| 4129 | [(set GPR:$dst, (atomic_load_min_32 GPR:$ptr, GPR:$val))]>; |
| 4130 | def ATOMIC_LOAD_UMAX_I32 : PseudoInst< |
| 4131 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary, |
| 4132 | [(set GPR:$dst, (atomic_load_max_32 GPR:$ptr, GPR:$val))]>; |
Jim Grosbach | e801dc4 | 2009-12-12 01:40:06 +0000 | [diff] [blame] | 4133 | |
| 4134 | def ATOMIC_SWAP_I8 : PseudoInst< |
Jim Grosbach | 99594eb | 2010-11-18 01:38:26 +0000 | [diff] [blame] | 4135 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary, |
Jim Grosbach | e801dc4 | 2009-12-12 01:40:06 +0000 | [diff] [blame] | 4136 | [(set GPR:$dst, (atomic_swap_8 GPR:$ptr, GPR:$new))]>; |
| 4137 | def ATOMIC_SWAP_I16 : PseudoInst< |
Jim Grosbach | 99594eb | 2010-11-18 01:38:26 +0000 | [diff] [blame] | 4138 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary, |
Jim Grosbach | e801dc4 | 2009-12-12 01:40:06 +0000 | [diff] [blame] | 4139 | [(set GPR:$dst, (atomic_swap_16 GPR:$ptr, GPR:$new))]>; |
| 4140 | def ATOMIC_SWAP_I32 : PseudoInst< |
Jim Grosbach | 99594eb | 2010-11-18 01:38:26 +0000 | [diff] [blame] | 4141 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary, |
Jim Grosbach | e801dc4 | 2009-12-12 01:40:06 +0000 | [diff] [blame] | 4142 | [(set GPR:$dst, (atomic_swap_32 GPR:$ptr, GPR:$new))]>; |
| 4143 | |
Jim Grosbach | e801dc4 | 2009-12-12 01:40:06 +0000 | [diff] [blame] | 4144 | def ATOMIC_CMP_SWAP_I8 : PseudoInst< |
Jim Grosbach | 99594eb | 2010-11-18 01:38:26 +0000 | [diff] [blame] | 4145 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary, |
Jim Grosbach | e801dc4 | 2009-12-12 01:40:06 +0000 | [diff] [blame] | 4146 | [(set GPR:$dst, (atomic_cmp_swap_8 GPR:$ptr, GPR:$old, GPR:$new))]>; |
| 4147 | def ATOMIC_CMP_SWAP_I16 : PseudoInst< |
Jim Grosbach | 99594eb | 2010-11-18 01:38:26 +0000 | [diff] [blame] | 4148 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary, |
Jim Grosbach | e801dc4 | 2009-12-12 01:40:06 +0000 | [diff] [blame] | 4149 | [(set GPR:$dst, (atomic_cmp_swap_16 GPR:$ptr, GPR:$old, GPR:$new))]>; |
| 4150 | def ATOMIC_CMP_SWAP_I32 : PseudoInst< |
Jim Grosbach | 99594eb | 2010-11-18 01:38:26 +0000 | [diff] [blame] | 4151 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary, |
Jim Grosbach | e801dc4 | 2009-12-12 01:40:06 +0000 | [diff] [blame] | 4152 | [(set GPR:$dst, (atomic_cmp_swap_32 GPR:$ptr, GPR:$old, GPR:$new))]>; |
| 4153 | } |
Jim Grosbach | 5278eb8 | 2009-12-11 01:42:04 +0000 | [diff] [blame] | 4154 | } |
| 4155 | |
| 4156 | let mayLoad = 1 in { |
Jim Grosbach | e39389a | 2011-08-02 18:07:32 +0000 | [diff] [blame] | 4157 | def LDREXB : AIldrex<0b10, (outs GPR:$Rt), (ins addr_offset_none:$addr), |
| 4158 | NoItinerary, |
Bruno Cardoso Lopes | 505f3cd | 2011-03-24 21:04:58 +0000 | [diff] [blame] | 4159 | "ldrexb", "\t$Rt, $addr", []>; |
Jim Grosbach | b93509d | 2011-08-02 18:16:36 +0000 | [diff] [blame] | 4160 | def LDREXH : AIldrex<0b11, (outs GPR:$Rt), (ins addr_offset_none:$addr), |
| 4161 | NoItinerary, "ldrexh", "\t$Rt, $addr", []>; |
Jim Grosbach | 7ce0579 | 2011-08-03 23:50:40 +0000 | [diff] [blame] | 4162 | def LDREX : AIldrex<0b00, (outs GPR:$Rt), (ins addr_offset_none:$addr), |
| 4163 | NoItinerary, "ldrex", "\t$Rt, $addr", []>; |
Bruno Cardoso Lopes | a0112d0 | 2011-05-28 04:07:29 +0000 | [diff] [blame] | 4164 | let hasExtraDefRegAllocReq = 1 in |
Jim Grosbach | e39389a | 2011-08-02 18:07:32 +0000 | [diff] [blame] | 4165 | def LDREXD: AIldrex<0b01, (outs GPR:$Rt, GPR:$Rt2),(ins addr_offset_none:$addr), |
Owen Anderson | cbfc044 | 2011-08-11 21:34:58 +0000 | [diff] [blame] | 4166 | NoItinerary, "ldrexd", "\t$Rt, $Rt2, $addr", []> { |
Owen Anderson | 3f3570a | 2011-08-12 17:58:32 +0000 | [diff] [blame] | 4167 | let DecoderMethod = "DecodeDoubleRegLoad"; |
Owen Anderson | cbfc044 | 2011-08-11 21:34:58 +0000 | [diff] [blame] | 4168 | } |
Jim Grosbach | 5278eb8 | 2009-12-11 01:42:04 +0000 | [diff] [blame] | 4169 | } |
| 4170 | |
Jim Grosbach | 86875a2 | 2010-10-29 19:58:57 +0000 | [diff] [blame] | 4171 | let mayStore = 1, Constraints = "@earlyclobber $Rd" in { |
Jim Grosbach | e39389a | 2011-08-02 18:07:32 +0000 | [diff] [blame] | 4172 | def STREXB: AIstrex<0b10, (outs GPR:$Rd), (ins GPR:$Rt, addr_offset_none:$addr), |
Bruno Cardoso Lopes | 505f3cd | 2011-03-24 21:04:58 +0000 | [diff] [blame] | 4173 | NoItinerary, "strexb", "\t$Rd, $Rt, $addr", []>; |
Jim Grosbach | e39389a | 2011-08-02 18:07:32 +0000 | [diff] [blame] | 4174 | def STREXH: AIstrex<0b11, (outs GPR:$Rd), (ins GPR:$Rt, addr_offset_none:$addr), |
Bruno Cardoso Lopes | 505f3cd | 2011-03-24 21:04:58 +0000 | [diff] [blame] | 4175 | NoItinerary, "strexh", "\t$Rd, $Rt, $addr", []>; |
Jim Grosbach | e39389a | 2011-08-02 18:07:32 +0000 | [diff] [blame] | 4176 | def STREX : AIstrex<0b00, (outs GPR:$Rd), (ins GPR:$Rt, addr_offset_none:$addr), |
Bruno Cardoso Lopes | 505f3cd | 2011-03-24 21:04:58 +0000 | [diff] [blame] | 4177 | NoItinerary, "strex", "\t$Rd, $Rt, $addr", []>; |
Bruno Cardoso Lopes | a0112d0 | 2011-05-28 04:07:29 +0000 | [diff] [blame] | 4178 | } |
| 4179 | |
| 4180 | let hasExtraSrcRegAllocReq = 1, Constraints = "@earlyclobber $Rd" in |
Jim Grosbach | 86875a2 | 2010-10-29 19:58:57 +0000 | [diff] [blame] | 4181 | def STREXD : AIstrex<0b01, (outs GPR:$Rd), |
Jim Grosbach | e39389a | 2011-08-02 18:07:32 +0000 | [diff] [blame] | 4182 | (ins GPR:$Rt, GPR:$Rt2, addr_offset_none:$addr), |
Owen Anderson | cbfc044 | 2011-08-11 21:34:58 +0000 | [diff] [blame] | 4183 | NoItinerary, "strexd", "\t$Rd, $Rt, $Rt2, $addr", []> { |
Owen Anderson | 3f3570a | 2011-08-12 17:58:32 +0000 | [diff] [blame] | 4184 | let DecoderMethod = "DecodeDoubleRegStore"; |
Owen Anderson | cbfc044 | 2011-08-11 21:34:58 +0000 | [diff] [blame] | 4185 | } |
Jim Grosbach | 5278eb8 | 2009-12-11 01:42:04 +0000 | [diff] [blame] | 4186 | |
Jim Grosbach | d30970f | 2011-08-11 22:30:30 +0000 | [diff] [blame] | 4187 | def CLREX : AXI<(outs), (ins), MiscFrm, NoItinerary, "clrex", []>, |
Johnny Chen | b943627 | 2010-02-17 22:37:58 +0000 | [diff] [blame] | 4188 | Requires<[IsARM, HasV7]> { |
Jim Grosbach | f32ecc6 | 2010-10-29 20:21:36 +0000 | [diff] [blame] | 4189 | let Inst{31-0} = 0b11110101011111111111000000011111; |
Johnny Chen | b943627 | 2010-02-17 22:37:58 +0000 | [diff] [blame] | 4190 | } |
| 4191 | |
Jim Grosbach | 4f6f13d | 2011-07-26 17:15:11 +0000 | [diff] [blame] | 4192 | // SWP/SWPB are deprecated in V6/V7. |
Jim Grosbach | 1ef9141 | 2011-07-26 17:11:05 +0000 | [diff] [blame] | 4193 | let mayLoad = 1, mayStore = 1 in { |
Jim Grosbach | e39389a | 2011-08-02 18:07:32 +0000 | [diff] [blame] | 4194 | def SWP : AIswp<0, (outs GPR:$Rt), (ins GPR:$Rt2, addr_offset_none:$addr), |
| 4195 | "swp", []>; |
| 4196 | def SWPB: AIswp<1, (outs GPR:$Rt), (ins GPR:$Rt2, addr_offset_none:$addr), |
| 4197 | "swpb", []>; |
Johnny Chen | b3e1bf5 | 2010-02-12 20:48:24 +0000 | [diff] [blame] | 4198 | } |
| 4199 | |
Lauro Ramos Venancio | 64f4fa5 | 2007-04-27 13:54:47 +0000 | [diff] [blame] | 4200 | //===----------------------------------------------------------------------===// |
Jim Grosbach | bc908cf | 2011-03-10 19:21:08 +0000 | [diff] [blame] | 4201 | // Coprocessor Instructions. |
Johnny Chen | 906d57f | 2010-02-12 01:44:23 +0000 | [diff] [blame] | 4202 | // |
| 4203 | |
Jim Grosbach | 83ab070 | 2011-07-13 22:01:08 +0000 | [diff] [blame] | 4204 | def CDP : ABI<0b1110, (outs), (ins p_imm:$cop, imm0_15:$opc1, |
| 4205 | c_imm:$CRd, c_imm:$CRn, c_imm:$CRm, imm0_7:$opc2), |
Bruno Cardoso Lopes | b32f7a5 | 2011-01-20 18:06:58 +0000 | [diff] [blame] | 4206 | NoItinerary, "cdp", "\t$cop, $opc1, $CRd, $CRn, $CRm, $opc2", |
Bruno Cardoso Lopes | 0a69ba3 | 2011-05-03 17:29:29 +0000 | [diff] [blame] | 4207 | [(int_arm_cdp imm:$cop, imm:$opc1, imm:$CRd, imm:$CRn, |
| 4208 | imm:$CRm, imm:$opc2)]> { |
Bruno Cardoso Lopes | b32f7a5 | 2011-01-20 18:06:58 +0000 | [diff] [blame] | 4209 | bits<4> opc1; |
| 4210 | bits<4> CRn; |
| 4211 | bits<4> CRd; |
| 4212 | bits<4> cop; |
| 4213 | bits<3> opc2; |
| 4214 | bits<4> CRm; |
| 4215 | |
| 4216 | let Inst{3-0} = CRm; |
| 4217 | let Inst{4} = 0; |
| 4218 | let Inst{7-5} = opc2; |
| 4219 | let Inst{11-8} = cop; |
| 4220 | let Inst{15-12} = CRd; |
| 4221 | let Inst{19-16} = CRn; |
| 4222 | let Inst{23-20} = opc1; |
Johnny Chen | 906d57f | 2010-02-12 01:44:23 +0000 | [diff] [blame] | 4223 | } |
| 4224 | |
Jim Grosbach | 83ab070 | 2011-07-13 22:01:08 +0000 | [diff] [blame] | 4225 | def CDP2 : ABXI<0b1110, (outs), (ins p_imm:$cop, imm0_15:$opc1, |
| 4226 | c_imm:$CRd, c_imm:$CRn, c_imm:$CRm, imm0_7:$opc2), |
Bruno Cardoso Lopes | b32f7a5 | 2011-01-20 18:06:58 +0000 | [diff] [blame] | 4227 | NoItinerary, "cdp2\t$cop, $opc1, $CRd, $CRn, $CRm, $opc2", |
Bruno Cardoso Lopes | 0a69ba3 | 2011-05-03 17:29:29 +0000 | [diff] [blame] | 4228 | [(int_arm_cdp2 imm:$cop, imm:$opc1, imm:$CRd, imm:$CRn, |
| 4229 | imm:$CRm, imm:$opc2)]> { |
Johnny Chen | 906d57f | 2010-02-12 01:44:23 +0000 | [diff] [blame] | 4230 | let Inst{31-28} = 0b1111; |
Bruno Cardoso Lopes | b32f7a5 | 2011-01-20 18:06:58 +0000 | [diff] [blame] | 4231 | bits<4> opc1; |
| 4232 | bits<4> CRn; |
| 4233 | bits<4> CRd; |
| 4234 | bits<4> cop; |
| 4235 | bits<3> opc2; |
| 4236 | bits<4> CRm; |
| 4237 | |
| 4238 | let Inst{3-0} = CRm; |
| 4239 | let Inst{4} = 0; |
| 4240 | let Inst{7-5} = opc2; |
| 4241 | let Inst{11-8} = cop; |
| 4242 | let Inst{15-12} = CRd; |
| 4243 | let Inst{19-16} = CRn; |
| 4244 | let Inst{23-20} = opc1; |
Johnny Chen | 906d57f | 2010-02-12 01:44:23 +0000 | [diff] [blame] | 4245 | } |
| 4246 | |
Bruno Cardoso Lopes | ae08554 | 2011-03-31 23:26:08 +0000 | [diff] [blame] | 4247 | class ACI<dag oops, dag iops, string opc, string asm, |
| 4248 | IndexMode im = IndexModeNone> |
Owen Anderson | 1688441 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 4249 | : InoP<oops, iops, AddrModeNone, 4, im, BrFrm, NoItinerary, |
Jim Grosbach | 7ce0579 | 2011-08-03 23:50:40 +0000 | [diff] [blame] | 4250 | opc, asm, "", []> { |
Johnny Chen | 64dfb78 | 2010-02-16 20:04:27 +0000 | [diff] [blame] | 4251 | let Inst{27-25} = 0b110; |
| 4252 | } |
| 4253 | |
Johnny Chen | 670a456 | 2011-04-04 23:39:08 +0000 | [diff] [blame] | 4254 | multiclass LdStCop<bits<4> op31_28, bit load, dag ops, string opc, string cond>{ |
Johnny Chen | 64dfb78 | 2010-02-16 20:04:27 +0000 | [diff] [blame] | 4255 | def _OFFSET : ACI<(outs), |
Johnny Chen | 670a456 | 2011-04-04 23:39:08 +0000 | [diff] [blame] | 4256 | !con((ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr), ops), |
| 4257 | !strconcat(opc, cond), "\tp$cop, cr$CRd, $addr"> { |
Johnny Chen | 64dfb78 | 2010-02-16 20:04:27 +0000 | [diff] [blame] | 4258 | let Inst{31-28} = op31_28; |
| 4259 | let Inst{24} = 1; // P = 1 |
| 4260 | let Inst{21} = 0; // W = 0 |
| 4261 | let Inst{22} = 0; // D = 0 |
| 4262 | let Inst{20} = load; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 4263 | let DecoderMethod = "DecodeCopMemInstruction"; |
Johnny Chen | 64dfb78 | 2010-02-16 20:04:27 +0000 | [diff] [blame] | 4264 | } |
| 4265 | |
| 4266 | def _PRE : ACI<(outs), |
Johnny Chen | 670a456 | 2011-04-04 23:39:08 +0000 | [diff] [blame] | 4267 | !con((ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr), ops), |
| 4268 | !strconcat(opc, cond), "\tp$cop, cr$CRd, $addr!", IndexModePre> { |
Johnny Chen | 64dfb78 | 2010-02-16 20:04:27 +0000 | [diff] [blame] | 4269 | let Inst{31-28} = op31_28; |
| 4270 | let Inst{24} = 1; // P = 1 |
| 4271 | let Inst{21} = 1; // W = 1 |
| 4272 | let Inst{22} = 0; // D = 0 |
| 4273 | let Inst{20} = load; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 4274 | let DecoderMethod = "DecodeCopMemInstruction"; |
Johnny Chen | 64dfb78 | 2010-02-16 20:04:27 +0000 | [diff] [blame] | 4275 | } |
| 4276 | |
| 4277 | def _POST : ACI<(outs), |
Johnny Chen | 670a456 | 2011-04-04 23:39:08 +0000 | [diff] [blame] | 4278 | !con((ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr), ops), |
| 4279 | !strconcat(opc, cond), "\tp$cop, cr$CRd, $addr", IndexModePost> { |
Johnny Chen | 64dfb78 | 2010-02-16 20:04:27 +0000 | [diff] [blame] | 4280 | let Inst{31-28} = op31_28; |
| 4281 | let Inst{24} = 0; // P = 0 |
| 4282 | let Inst{21} = 1; // W = 1 |
| 4283 | let Inst{22} = 0; // D = 0 |
| 4284 | let Inst{20} = load; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 4285 | let DecoderMethod = "DecodeCopMemInstruction"; |
Johnny Chen | 64dfb78 | 2010-02-16 20:04:27 +0000 | [diff] [blame] | 4286 | } |
| 4287 | |
| 4288 | def _OPTION : ACI<(outs), |
Johnny Chen | 670a456 | 2011-04-04 23:39:08 +0000 | [diff] [blame] | 4289 | !con((ins nohash_imm:$cop,nohash_imm:$CRd,GPR:$base, nohash_imm:$option), |
| 4290 | ops), |
| 4291 | !strconcat(opc, cond), "\tp$cop, cr$CRd, [$base], \\{$option\\}"> { |
Johnny Chen | 64dfb78 | 2010-02-16 20:04:27 +0000 | [diff] [blame] | 4292 | let Inst{31-28} = op31_28; |
| 4293 | let Inst{24} = 0; // P = 0 |
| 4294 | let Inst{23} = 1; // U = 1 |
| 4295 | let Inst{21} = 0; // W = 0 |
| 4296 | let Inst{22} = 0; // D = 0 |
| 4297 | let Inst{20} = load; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 4298 | let DecoderMethod = "DecodeCopMemInstruction"; |
Johnny Chen | 64dfb78 | 2010-02-16 20:04:27 +0000 | [diff] [blame] | 4299 | } |
| 4300 | |
| 4301 | def L_OFFSET : ACI<(outs), |
Johnny Chen | 670a456 | 2011-04-04 23:39:08 +0000 | [diff] [blame] | 4302 | !con((ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr), ops), |
| 4303 | !strconcat(!strconcat(opc, "l"), cond), "\tp$cop, cr$CRd, $addr"> { |
Johnny Chen | 64dfb78 | 2010-02-16 20:04:27 +0000 | [diff] [blame] | 4304 | let Inst{31-28} = op31_28; |
| 4305 | let Inst{24} = 1; // P = 1 |
| 4306 | let Inst{21} = 0; // W = 0 |
| 4307 | let Inst{22} = 1; // D = 1 |
| 4308 | let Inst{20} = load; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 4309 | let DecoderMethod = "DecodeCopMemInstruction"; |
Johnny Chen | 64dfb78 | 2010-02-16 20:04:27 +0000 | [diff] [blame] | 4310 | } |
| 4311 | |
| 4312 | def L_PRE : ACI<(outs), |
Johnny Chen | 670a456 | 2011-04-04 23:39:08 +0000 | [diff] [blame] | 4313 | !con((ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr), ops), |
| 4314 | !strconcat(!strconcat(opc, "l"), cond), "\tp$cop, cr$CRd, $addr!", |
| 4315 | IndexModePre> { |
Johnny Chen | 64dfb78 | 2010-02-16 20:04:27 +0000 | [diff] [blame] | 4316 | let Inst{31-28} = op31_28; |
| 4317 | let Inst{24} = 1; // P = 1 |
| 4318 | let Inst{21} = 1; // W = 1 |
| 4319 | let Inst{22} = 1; // D = 1 |
| 4320 | let Inst{20} = load; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 4321 | let DecoderMethod = "DecodeCopMemInstruction"; |
Johnny Chen | 64dfb78 | 2010-02-16 20:04:27 +0000 | [diff] [blame] | 4322 | } |
| 4323 | |
| 4324 | def L_POST : ACI<(outs), |
Jim Grosbach | 7ce0579 | 2011-08-03 23:50:40 +0000 | [diff] [blame] | 4325 | !con((ins nohash_imm:$cop, nohash_imm:$CRd, addr_offset_none:$addr, |
Owen Anderson | 154c41d | 2011-08-04 18:24:14 +0000 | [diff] [blame] | 4326 | postidx_imm8s4:$offset), ops), |
Jim Grosbach | 7ce0579 | 2011-08-03 23:50:40 +0000 | [diff] [blame] | 4327 | !strconcat(!strconcat(opc, "l"), cond), "\tp$cop, cr$CRd, $addr, $offset", |
Johnny Chen | 670a456 | 2011-04-04 23:39:08 +0000 | [diff] [blame] | 4328 | IndexModePost> { |
Johnny Chen | 64dfb78 | 2010-02-16 20:04:27 +0000 | [diff] [blame] | 4329 | let Inst{31-28} = op31_28; |
| 4330 | let Inst{24} = 0; // P = 0 |
| 4331 | let Inst{21} = 1; // W = 1 |
| 4332 | let Inst{22} = 1; // D = 1 |
| 4333 | let Inst{20} = load; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 4334 | let DecoderMethod = "DecodeCopMemInstruction"; |
Johnny Chen | 64dfb78 | 2010-02-16 20:04:27 +0000 | [diff] [blame] | 4335 | } |
| 4336 | |
| 4337 | def L_OPTION : ACI<(outs), |
Johnny Chen | 670a456 | 2011-04-04 23:39:08 +0000 | [diff] [blame] | 4338 | !con((ins nohash_imm:$cop, nohash_imm:$CRd,GPR:$base,nohash_imm:$option), |
| 4339 | ops), |
| 4340 | !strconcat(!strconcat(opc, "l"), cond), |
| 4341 | "\tp$cop, cr$CRd, [$base], \\{$option\\}"> { |
Johnny Chen | 64dfb78 | 2010-02-16 20:04:27 +0000 | [diff] [blame] | 4342 | let Inst{31-28} = op31_28; |
| 4343 | let Inst{24} = 0; // P = 0 |
| 4344 | let Inst{23} = 1; // U = 1 |
| 4345 | let Inst{21} = 0; // W = 0 |
| 4346 | let Inst{22} = 1; // D = 1 |
| 4347 | let Inst{20} = load; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 4348 | let DecoderMethod = "DecodeCopMemInstruction"; |
| 4349 | } |
Johnny Chen | 64dfb78 | 2010-02-16 20:04:27 +0000 | [diff] [blame] | 4350 | } |
| 4351 | |
Johnny Chen | 670a456 | 2011-04-04 23:39:08 +0000 | [diff] [blame] | 4352 | defm LDC : LdStCop<{?,?,?,?}, 1, (ins pred:$p), "ldc", "${p}">; |
| 4353 | defm LDC2 : LdStCop<0b1111, 1, (ins), "ldc2", "">; |
| 4354 | defm STC : LdStCop<{?,?,?,?}, 0, (ins pred:$p), "stc", "${p}">; |
| 4355 | defm STC2 : LdStCop<0b1111, 0, (ins), "stc2", "">; |
Johnny Chen | 64dfb78 | 2010-02-16 20:04:27 +0000 | [diff] [blame] | 4356 | |
Bruno Cardoso Lopes | 8197754 | 2011-01-20 13:17:59 +0000 | [diff] [blame] | 4357 | //===----------------------------------------------------------------------===// |
Jim Grosbach | d30970f | 2011-08-11 22:30:30 +0000 | [diff] [blame] | 4358 | // Move between coprocessor and ARM core register. |
Bruno Cardoso Lopes | 8197754 | 2011-01-20 13:17:59 +0000 | [diff] [blame] | 4359 | // |
| 4360 | |
Bruno Cardoso Lopes | 0a69ba3 | 2011-05-03 17:29:29 +0000 | [diff] [blame] | 4361 | class MovRCopro<string opc, bit direction, dag oops, dag iops, |
| 4362 | list<dag> pattern> |
Bruno Cardoso Lopes | 026a42b | 2011-03-22 15:06:24 +0000 | [diff] [blame] | 4363 | : ABI<0b1110, oops, iops, NoItinerary, opc, |
Bruno Cardoso Lopes | 0a69ba3 | 2011-05-03 17:29:29 +0000 | [diff] [blame] | 4364 | "\t$cop, $opc1, $Rt, $CRn, $CRm, $opc2", pattern> { |
Bruno Cardoso Lopes | 8197754 | 2011-01-20 13:17:59 +0000 | [diff] [blame] | 4365 | let Inst{20} = direction; |
Johnny Chen | 906d57f | 2010-02-12 01:44:23 +0000 | [diff] [blame] | 4366 | let Inst{4} = 1; |
Bruno Cardoso Lopes | 8197754 | 2011-01-20 13:17:59 +0000 | [diff] [blame] | 4367 | |
Owen Anderson | e4e5e2a | 2011-01-13 21:46:02 +0000 | [diff] [blame] | 4368 | bits<4> Rt; |
| 4369 | bits<4> cop; |
| 4370 | bits<3> opc1; |
| 4371 | bits<3> opc2; |
| 4372 | bits<4> CRm; |
| 4373 | bits<4> CRn; |
Bruno Cardoso Lopes | 8197754 | 2011-01-20 13:17:59 +0000 | [diff] [blame] | 4374 | |
Owen Anderson | e4e5e2a | 2011-01-13 21:46:02 +0000 | [diff] [blame] | 4375 | let Inst{15-12} = Rt; |
| 4376 | let Inst{11-8} = cop; |
| 4377 | let Inst{23-21} = opc1; |
| 4378 | let Inst{7-5} = opc2; |
| 4379 | let Inst{3-0} = CRm; |
| 4380 | let Inst{19-16} = CRn; |
Johnny Chen | 906d57f | 2010-02-12 01:44:23 +0000 | [diff] [blame] | 4381 | } |
| 4382 | |
Bruno Cardoso Lopes | 026a42b | 2011-03-22 15:06:24 +0000 | [diff] [blame] | 4383 | def MCR : MovRCopro<"mcr", 0 /* from ARM core register to coprocessor */, |
Bruno Cardoso Lopes | 0a69ba3 | 2011-05-03 17:29:29 +0000 | [diff] [blame] | 4384 | (outs), |
Jim Grosbach | e540c74 | 2011-07-14 21:19:17 +0000 | [diff] [blame] | 4385 | (ins p_imm:$cop, imm0_7:$opc1, GPR:$Rt, c_imm:$CRn, |
| 4386 | c_imm:$CRm, imm0_7:$opc2), |
Bruno Cardoso Lopes | 0a69ba3 | 2011-05-03 17:29:29 +0000 | [diff] [blame] | 4387 | [(int_arm_mcr imm:$cop, imm:$opc1, GPR:$Rt, imm:$CRn, |
| 4388 | imm:$CRm, imm:$opc2)]>; |
Bruno Cardoso Lopes | 026a42b | 2011-03-22 15:06:24 +0000 | [diff] [blame] | 4389 | def MRC : MovRCopro<"mrc", 1 /* from coprocessor to ARM core register */, |
Bruno Cardoso Lopes | 0a69ba3 | 2011-05-03 17:29:29 +0000 | [diff] [blame] | 4390 | (outs GPR:$Rt), |
Jim Grosbach | ccfd931 | 2011-07-19 20:35:35 +0000 | [diff] [blame] | 4391 | (ins p_imm:$cop, imm0_7:$opc1, c_imm:$CRn, c_imm:$CRm, |
| 4392 | imm0_7:$opc2), []>; |
Bruno Cardoso Lopes | 8197754 | 2011-01-20 13:17:59 +0000 | [diff] [blame] | 4393 | |
Bruno Cardoso Lopes | 54ad87a | 2011-05-03 17:29:22 +0000 | [diff] [blame] | 4394 | def : ARMPat<(int_arm_mrc imm:$cop, imm:$opc1, imm:$CRn, imm:$CRm, imm:$opc2), |
| 4395 | (MRC imm:$cop, imm:$opc1, imm:$CRn, imm:$CRm, imm:$opc2)>; |
| 4396 | |
Bruno Cardoso Lopes | 0a69ba3 | 2011-05-03 17:29:29 +0000 | [diff] [blame] | 4397 | class MovRCopro2<string opc, bit direction, dag oops, dag iops, |
| 4398 | list<dag> pattern> |
Bruno Cardoso Lopes | 026a42b | 2011-03-22 15:06:24 +0000 | [diff] [blame] | 4399 | : ABXI<0b1110, oops, iops, NoItinerary, |
Bruno Cardoso Lopes | 0a69ba3 | 2011-05-03 17:29:29 +0000 | [diff] [blame] | 4400 | !strconcat(opc, "\t$cop, $opc1, $Rt, $CRn, $CRm, $opc2"), pattern> { |
Johnny Chen | 906d57f | 2010-02-12 01:44:23 +0000 | [diff] [blame] | 4401 | let Inst{31-28} = 0b1111; |
Bruno Cardoso Lopes | 8197754 | 2011-01-20 13:17:59 +0000 | [diff] [blame] | 4402 | let Inst{20} = direction; |
Johnny Chen | 906d57f | 2010-02-12 01:44:23 +0000 | [diff] [blame] | 4403 | let Inst{4} = 1; |
Bruno Cardoso Lopes | 8197754 | 2011-01-20 13:17:59 +0000 | [diff] [blame] | 4404 | |
Owen Anderson | e4e5e2a | 2011-01-13 21:46:02 +0000 | [diff] [blame] | 4405 | bits<4> Rt; |
| 4406 | bits<4> cop; |
| 4407 | bits<3> opc1; |
| 4408 | bits<3> opc2; |
| 4409 | bits<4> CRm; |
| 4410 | bits<4> CRn; |
Bruno Cardoso Lopes | 8197754 | 2011-01-20 13:17:59 +0000 | [diff] [blame] | 4411 | |
Owen Anderson | e4e5e2a | 2011-01-13 21:46:02 +0000 | [diff] [blame] | 4412 | let Inst{15-12} = Rt; |
| 4413 | let Inst{11-8} = cop; |
| 4414 | let Inst{23-21} = opc1; |
| 4415 | let Inst{7-5} = opc2; |
| 4416 | let Inst{3-0} = CRm; |
| 4417 | let Inst{19-16} = CRn; |
Johnny Chen | 906d57f | 2010-02-12 01:44:23 +0000 | [diff] [blame] | 4418 | } |
| 4419 | |
Bruno Cardoso Lopes | 026a42b | 2011-03-22 15:06:24 +0000 | [diff] [blame] | 4420 | def MCR2 : MovRCopro2<"mcr2", 0 /* from ARM core register to coprocessor */, |
Bruno Cardoso Lopes | 0a69ba3 | 2011-05-03 17:29:29 +0000 | [diff] [blame] | 4421 | (outs), |
Jim Grosbach | e540c74 | 2011-07-14 21:19:17 +0000 | [diff] [blame] | 4422 | (ins p_imm:$cop, imm0_7:$opc1, GPR:$Rt, c_imm:$CRn, |
| 4423 | c_imm:$CRm, imm0_7:$opc2), |
Bruno Cardoso Lopes | 0a69ba3 | 2011-05-03 17:29:29 +0000 | [diff] [blame] | 4424 | [(int_arm_mcr2 imm:$cop, imm:$opc1, GPR:$Rt, imm:$CRn, |
| 4425 | imm:$CRm, imm:$opc2)]>; |
Bruno Cardoso Lopes | 026a42b | 2011-03-22 15:06:24 +0000 | [diff] [blame] | 4426 | def MRC2 : MovRCopro2<"mrc2", 1 /* from coprocessor to ARM core register */, |
Bruno Cardoso Lopes | 0a69ba3 | 2011-05-03 17:29:29 +0000 | [diff] [blame] | 4427 | (outs GPR:$Rt), |
Jim Grosbach | ccfd931 | 2011-07-19 20:35:35 +0000 | [diff] [blame] | 4428 | (ins p_imm:$cop, imm0_7:$opc1, c_imm:$CRn, c_imm:$CRm, |
| 4429 | imm0_7:$opc2), []>; |
Bruno Cardoso Lopes | 8197754 | 2011-01-20 13:17:59 +0000 | [diff] [blame] | 4430 | |
Bruno Cardoso Lopes | 54ad87a | 2011-05-03 17:29:22 +0000 | [diff] [blame] | 4431 | def : ARMV5TPat<(int_arm_mrc2 imm:$cop, imm:$opc1, imm:$CRn, |
| 4432 | imm:$CRm, imm:$opc2), |
| 4433 | (MRC2 imm:$cop, imm:$opc1, imm:$CRn, imm:$CRm, imm:$opc2)>; |
| 4434 | |
Jim Grosbach | d30970f | 2011-08-11 22:30:30 +0000 | [diff] [blame] | 4435 | class MovRRCopro<string opc, bit direction, list<dag> pattern = []> |
Jim Grosbach | c8ae39e | 2011-07-14 21:26:42 +0000 | [diff] [blame] | 4436 | : ABI<0b1100, (outs), (ins p_imm:$cop, imm0_15:$opc1, |
Bruno Cardoso Lopes | 8197754 | 2011-01-20 13:17:59 +0000 | [diff] [blame] | 4437 | GPR:$Rt, GPR:$Rt2, c_imm:$CRm), |
Bruno Cardoso Lopes | 0a69ba3 | 2011-05-03 17:29:29 +0000 | [diff] [blame] | 4438 | NoItinerary, opc, "\t$cop, $opc1, $Rt, $Rt2, $CRm", pattern> { |
Bruno Cardoso Lopes | 8197754 | 2011-01-20 13:17:59 +0000 | [diff] [blame] | 4439 | let Inst{23-21} = 0b010; |
| 4440 | let Inst{20} = direction; |
| 4441 | |
Owen Anderson | e4e5e2a | 2011-01-13 21:46:02 +0000 | [diff] [blame] | 4442 | bits<4> Rt; |
Bruno Cardoso Lopes | 8197754 | 2011-01-20 13:17:59 +0000 | [diff] [blame] | 4443 | bits<4> Rt2; |
Owen Anderson | e4e5e2a | 2011-01-13 21:46:02 +0000 | [diff] [blame] | 4444 | bits<4> cop; |
Bruno Cardoso Lopes | 8197754 | 2011-01-20 13:17:59 +0000 | [diff] [blame] | 4445 | bits<4> opc1; |
Owen Anderson | e4e5e2a | 2011-01-13 21:46:02 +0000 | [diff] [blame] | 4446 | bits<4> CRm; |
Bruno Cardoso Lopes | 8197754 | 2011-01-20 13:17:59 +0000 | [diff] [blame] | 4447 | |
Owen Anderson | e4e5e2a | 2011-01-13 21:46:02 +0000 | [diff] [blame] | 4448 | let Inst{15-12} = Rt; |
Bruno Cardoso Lopes | 8197754 | 2011-01-20 13:17:59 +0000 | [diff] [blame] | 4449 | let Inst{19-16} = Rt2; |
Owen Anderson | e4e5e2a | 2011-01-13 21:46:02 +0000 | [diff] [blame] | 4450 | let Inst{11-8} = cop; |
Bruno Cardoso Lopes | 8197754 | 2011-01-20 13:17:59 +0000 | [diff] [blame] | 4451 | let Inst{7-4} = opc1; |
Owen Anderson | e4e5e2a | 2011-01-13 21:46:02 +0000 | [diff] [blame] | 4452 | let Inst{3-0} = CRm; |
Johnny Chen | 906d57f | 2010-02-12 01:44:23 +0000 | [diff] [blame] | 4453 | } |
| 4454 | |
Bruno Cardoso Lopes | 0a69ba3 | 2011-05-03 17:29:29 +0000 | [diff] [blame] | 4455 | def MCRR : MovRRCopro<"mcrr", 0 /* from ARM core register to coprocessor */, |
| 4456 | [(int_arm_mcrr imm:$cop, imm:$opc1, GPR:$Rt, GPR:$Rt2, |
| 4457 | imm:$CRm)]>; |
Bruno Cardoso Lopes | 8197754 | 2011-01-20 13:17:59 +0000 | [diff] [blame] | 4458 | def MRRC : MovRRCopro<"mrrc", 1 /* from coprocessor to ARM core register */>; |
| 4459 | |
Jim Grosbach | d30970f | 2011-08-11 22:30:30 +0000 | [diff] [blame] | 4460 | class MovRRCopro2<string opc, bit direction, list<dag> pattern = []> |
Jim Grosbach | c8ae39e | 2011-07-14 21:26:42 +0000 | [diff] [blame] | 4461 | : ABXI<0b1100, (outs), (ins p_imm:$cop, imm0_15:$opc1, |
Bruno Cardoso Lopes | 0a69ba3 | 2011-05-03 17:29:29 +0000 | [diff] [blame] | 4462 | GPR:$Rt, GPR:$Rt2, c_imm:$CRm), NoItinerary, |
| 4463 | !strconcat(opc, "\t$cop, $opc1, $Rt, $Rt2, $CRm"), pattern> { |
Johnny Chen | 906d57f | 2010-02-12 01:44:23 +0000 | [diff] [blame] | 4464 | let Inst{31-28} = 0b1111; |
Bruno Cardoso Lopes | 8197754 | 2011-01-20 13:17:59 +0000 | [diff] [blame] | 4465 | let Inst{23-21} = 0b010; |
| 4466 | let Inst{20} = direction; |
Johnny Chen | 906d57f | 2010-02-12 01:44:23 +0000 | [diff] [blame] | 4467 | |
Owen Anderson | e4e5e2a | 2011-01-13 21:46:02 +0000 | [diff] [blame] | 4468 | bits<4> Rt; |
| 4469 | bits<4> Rt2; |
| 4470 | bits<4> cop; |
Bruno Cardoso Lopes | 3abd75b | 2011-01-19 16:56:52 +0000 | [diff] [blame] | 4471 | bits<4> opc1; |
Owen Anderson | e4e5e2a | 2011-01-13 21:46:02 +0000 | [diff] [blame] | 4472 | bits<4> CRm; |
Bruno Cardoso Lopes | 8197754 | 2011-01-20 13:17:59 +0000 | [diff] [blame] | 4473 | |
Owen Anderson | e4e5e2a | 2011-01-13 21:46:02 +0000 | [diff] [blame] | 4474 | let Inst{15-12} = Rt; |
| 4475 | let Inst{19-16} = Rt2; |
| 4476 | let Inst{11-8} = cop; |
Bruno Cardoso Lopes | 3abd75b | 2011-01-19 16:56:52 +0000 | [diff] [blame] | 4477 | let Inst{7-4} = opc1; |
Owen Anderson | e4e5e2a | 2011-01-13 21:46:02 +0000 | [diff] [blame] | 4478 | let Inst{3-0} = CRm; |
Johnny Chen | 906d57f | 2010-02-12 01:44:23 +0000 | [diff] [blame] | 4479 | } |
| 4480 | |
Bruno Cardoso Lopes | 0a69ba3 | 2011-05-03 17:29:29 +0000 | [diff] [blame] | 4481 | def MCRR2 : MovRRCopro2<"mcrr2", 0 /* from ARM core register to coprocessor */, |
| 4482 | [(int_arm_mcrr2 imm:$cop, imm:$opc1, GPR:$Rt, GPR:$Rt2, |
| 4483 | imm:$CRm)]>; |
Bruno Cardoso Lopes | 8197754 | 2011-01-20 13:17:59 +0000 | [diff] [blame] | 4484 | def MRRC2 : MovRRCopro2<"mrrc2", 1 /* from coprocessor to ARM core register */>; |
Johnny Chen | 906d57f | 2010-02-12 01:44:23 +0000 | [diff] [blame] | 4485 | |
Johnny Chen | b98e160 | 2010-02-12 18:55:33 +0000 | [diff] [blame] | 4486 | //===----------------------------------------------------------------------===// |
Jim Grosbach | 80d01dd | 2011-07-19 21:59:29 +0000 | [diff] [blame] | 4487 | // Move between special register and ARM core register |
Johnny Chen | b98e160 | 2010-02-12 18:55:33 +0000 | [diff] [blame] | 4488 | // |
| 4489 | |
Bruno Cardoso Lopes | 584bf7b | 2011-02-18 19:45:59 +0000 | [diff] [blame] | 4490 | // Move to ARM core register from Special Register |
Jim Grosbach | 80d01dd | 2011-07-19 21:59:29 +0000 | [diff] [blame] | 4491 | def MRS : ABI<0b0001, (outs GPR:$Rd), (ins), NoItinerary, |
| 4492 | "mrs", "\t$Rd, apsr", []> { |
Bruno Cardoso Lopes | e7255a8 | 2011-01-18 21:31:35 +0000 | [diff] [blame] | 4493 | bits<4> Rd; |
| 4494 | let Inst{23-16} = 0b00001111; |
| 4495 | let Inst{15-12} = Rd; |
Johnny Chen | b98e160 | 2010-02-12 18:55:33 +0000 | [diff] [blame] | 4496 | let Inst{7-4} = 0b0000; |
| 4497 | } |
| 4498 | |
Jim Grosbach | 80d01dd | 2011-07-19 21:59:29 +0000 | [diff] [blame] | 4499 | def : InstAlias<"mrs${p} $Rd, cpsr", (MRS GPR:$Rd, pred:$p)>, Requires<[IsARM]>; |
| 4500 | |
| 4501 | def MRSsys : ABI<0b0001, (outs GPR:$Rd), (ins), NoItinerary, |
| 4502 | "mrs", "\t$Rd, spsr", []> { |
Bruno Cardoso Lopes | e7255a8 | 2011-01-18 21:31:35 +0000 | [diff] [blame] | 4503 | bits<4> Rd; |
| 4504 | let Inst{23-16} = 0b01001111; |
| 4505 | let Inst{15-12} = Rd; |
Johnny Chen | b98e160 | 2010-02-12 18:55:33 +0000 | [diff] [blame] | 4506 | let Inst{7-4} = 0b0000; |
| 4507 | } |
| 4508 | |
Bruno Cardoso Lopes | 584bf7b | 2011-02-18 19:45:59 +0000 | [diff] [blame] | 4509 | // Move from ARM core register to Special Register |
| 4510 | // |
| 4511 | // No need to have both system and application versions, the encodings are the |
| 4512 | // same and the assembly parser has no way to distinguish between them. The mask |
| 4513 | // operand contains the special register (R Bit) in bit 4 and bits 3-0 contains |
| 4514 | // the mask with the fields to be accessed in the special register. |
| 4515 | def MSR : ABI<0b0001, (outs), (ins msr_mask:$mask, GPR:$Rn), NoItinerary, |
Jim Grosbach | b29b4dd | 2011-07-19 22:45:10 +0000 | [diff] [blame] | 4516 | "msr", "\t$mask, $Rn", []> { |
Bruno Cardoso Lopes | 584bf7b | 2011-02-18 19:45:59 +0000 | [diff] [blame] | 4517 | bits<5> mask; |
| 4518 | bits<4> Rn; |
| 4519 | |
| 4520 | let Inst{23} = 0; |
| 4521 | let Inst{22} = mask{4}; // R bit |
| 4522 | let Inst{21-20} = 0b10; |
| 4523 | let Inst{19-16} = mask{3-0}; |
| 4524 | let Inst{15-12} = 0b1111; |
| 4525 | let Inst{11-4} = 0b00000000; |
| 4526 | let Inst{3-0} = Rn; |
Johnny Chen | b98e160 | 2010-02-12 18:55:33 +0000 | [diff] [blame] | 4527 | } |
| 4528 | |
Bruno Cardoso Lopes | 584bf7b | 2011-02-18 19:45:59 +0000 | [diff] [blame] | 4529 | def MSRi : ABI<0b0011, (outs), (ins msr_mask:$mask, so_imm:$a), NoItinerary, |
Jim Grosbach | b29b4dd | 2011-07-19 22:45:10 +0000 | [diff] [blame] | 4530 | "msr", "\t$mask, $a", []> { |
Bruno Cardoso Lopes | 584bf7b | 2011-02-18 19:45:59 +0000 | [diff] [blame] | 4531 | bits<5> mask; |
| 4532 | bits<12> a; |
Johnny Chen | 64dfb78 | 2010-02-16 20:04:27 +0000 | [diff] [blame] | 4533 | |
Bruno Cardoso Lopes | 584bf7b | 2011-02-18 19:45:59 +0000 | [diff] [blame] | 4534 | let Inst{23} = 0; |
| 4535 | let Inst{22} = mask{4}; // R bit |
| 4536 | let Inst{21-20} = 0b10; |
| 4537 | let Inst{19-16} = mask{3-0}; |
| 4538 | let Inst{15-12} = 0b1111; |
| 4539 | let Inst{11-0} = a; |
Johnny Chen | b98e160 | 2010-02-12 18:55:33 +0000 | [diff] [blame] | 4540 | } |
Jim Grosbach | bc908cf | 2011-03-10 19:21:08 +0000 | [diff] [blame] | 4541 | |
| 4542 | //===----------------------------------------------------------------------===// |
| 4543 | // TLS Instructions |
| 4544 | // |
| 4545 | |
| 4546 | // __aeabi_read_tp preserves the registers r1-r3. |
Owen Anderson | 19f6f50 | 2011-03-18 19:47:14 +0000 | [diff] [blame] | 4547 | // This is a pseudo inst so that we can get the encoding right, |
Jim Grosbach | bc908cf | 2011-03-10 19:21:08 +0000 | [diff] [blame] | 4548 | // complete with fixup for the aeabi_read_tp function. |
| 4549 | let isCall = 1, |
| 4550 | Defs = [R0, R12, LR, CPSR], Uses = [SP] in { |
| 4551 | def TPsoft : PseudoInst<(outs), (ins), IIC_Br, |
| 4552 | [(set R0, ARMthread_pointer)]>; |
| 4553 | } |
| 4554 | |
| 4555 | //===----------------------------------------------------------------------===// |
| 4556 | // SJLJ Exception handling intrinsics |
| 4557 | // eh_sjlj_setjmp() is an instruction sequence to store the return |
| 4558 | // address and save #0 in R0 for the non-longjmp case. |
| 4559 | // Since by its nature we may be coming from some other function to get |
| 4560 | // here, and we're using the stack frame for the containing function to |
| 4561 | // save/restore registers, we can't keep anything live in regs across |
| 4562 | // the eh_sjlj_setjmp(), else it will almost certainly have been tromped upon |
Chris Lattner | 7a2bdde | 2011-04-15 05:18:47 +0000 | [diff] [blame] | 4563 | // when we get here from a longjmp(). We force everything out of registers |
Jim Grosbach | bc908cf | 2011-03-10 19:21:08 +0000 | [diff] [blame] | 4564 | // except for our own input by listing the relevant registers in Defs. By |
| 4565 | // doing so, we also cause the prologue/epilogue code to actively preserve |
| 4566 | // all of the callee-saved resgisters, which is exactly what we want. |
| 4567 | // A constant value is passed in $val, and we use the location as a scratch. |
| 4568 | // |
| 4569 | // These are pseudo-instructions and are lowered to individual MC-insts, so |
| 4570 | // no encoding information is necessary. |
| 4571 | let Defs = |
Andrew Trick | a1099f1 | 2011-06-07 00:08:49 +0000 | [diff] [blame] | 4572 | [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR, CPSR, |
Jakob Stoklund Olesen | 2944b4f | 2011-05-03 22:31:24 +0000 | [diff] [blame] | 4573 | QQQQ0, QQQQ1, QQQQ2, QQQQ3 ], hasSideEffects = 1, isBarrier = 1 in { |
Jim Grosbach | bc908cf | 2011-03-10 19:21:08 +0000 | [diff] [blame] | 4574 | def Int_eh_sjlj_setjmp : PseudoInst<(outs), (ins GPR:$src, GPR:$val), |
| 4575 | NoItinerary, |
| 4576 | [(set R0, (ARMeh_sjlj_setjmp GPR:$src, GPR:$val))]>, |
| 4577 | Requires<[IsARM, HasVFP2]>; |
| 4578 | } |
| 4579 | |
| 4580 | let Defs = |
Andrew Trick | a1099f1 | 2011-06-07 00:08:49 +0000 | [diff] [blame] | 4581 | [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR, CPSR ], |
Jim Grosbach | bc908cf | 2011-03-10 19:21:08 +0000 | [diff] [blame] | 4582 | hasSideEffects = 1, isBarrier = 1 in { |
| 4583 | def Int_eh_sjlj_setjmp_nofp : PseudoInst<(outs), (ins GPR:$src, GPR:$val), |
| 4584 | NoItinerary, |
| 4585 | [(set R0, (ARMeh_sjlj_setjmp GPR:$src, GPR:$val))]>, |
| 4586 | Requires<[IsARM, NoVFP]>; |
| 4587 | } |
| 4588 | |
| 4589 | // FIXME: Non-Darwin version(s) |
| 4590 | let isBarrier = 1, hasSideEffects = 1, isTerminator = 1, |
| 4591 | Defs = [ R7, LR, SP ] in { |
| 4592 | def Int_eh_sjlj_longjmp : PseudoInst<(outs), (ins GPR:$src, GPR:$scratch), |
| 4593 | NoItinerary, |
| 4594 | [(ARMeh_sjlj_longjmp GPR:$src, GPR:$scratch)]>, |
| 4595 | Requires<[IsARM, IsDarwin]>; |
| 4596 | } |
| 4597 | |
| 4598 | // eh.sjlj.dispatchsetup pseudo-instruction. |
| 4599 | // This pseudo is used for ARM, Thumb1 and Thumb2. Any differences are |
| 4600 | // handled when the pseudo is expanded (which happens before any passes |
| 4601 | // that need the instruction size). |
| 4602 | let isBarrier = 1, hasSideEffects = 1 in |
| 4603 | def Int_eh_sjlj_dispatchsetup : |
Bill Wendling | 61512ba | 2011-05-11 01:11:55 +0000 | [diff] [blame] | 4604 | PseudoInst<(outs), (ins GPR:$src), NoItinerary, |
| 4605 | [(ARMeh_sjlj_dispatchsetup GPR:$src)]>, |
Jim Grosbach | bc908cf | 2011-03-10 19:21:08 +0000 | [diff] [blame] | 4606 | Requires<[IsDarwin]>; |
| 4607 | |
| 4608 | //===----------------------------------------------------------------------===// |
| 4609 | // Non-Instruction Patterns |
| 4610 | // |
| 4611 | |
Jim Grosbach | 53e3fc4 | 2011-07-08 17:40:42 +0000 | [diff] [blame] | 4612 | // ARMv4 indirect branch using (MOVr PC, dst) |
| 4613 | let isBranch = 1, isTerminator = 1, isBarrier = 1, isIndirectBranch = 1 in |
| 4614 | def MOVPCRX : ARMPseudoExpand<(outs), (ins GPR:$dst), |
Owen Anderson | 1688441 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 4615 | 4, IIC_Br, [(brind GPR:$dst)], |
Jim Grosbach | 53e3fc4 | 2011-07-08 17:40:42 +0000 | [diff] [blame] | 4616 | (MOVr PC, GPR:$dst, (ops 14, zero_reg), zero_reg)>, |
| 4617 | Requires<[IsARM, NoV4T]>; |
| 4618 | |
Jim Grosbach | bc908cf | 2011-03-10 19:21:08 +0000 | [diff] [blame] | 4619 | // Large immediate handling. |
| 4620 | |
| 4621 | // 32-bit immediate using two piece so_imms or movw + movt. |
| 4622 | // This is a single pseudo instruction, the benefit is that it can be remat'd |
| 4623 | // as a single unit instead of having to handle reg inputs. |
| 4624 | // FIXME: Remove this when we can do generalized remat. |
| 4625 | let isReMaterializable = 1, isMoveImm = 1 in |
| 4626 | def MOVi32imm : PseudoInst<(outs GPR:$dst), (ins i32imm:$src), IIC_iMOVix2, |
| 4627 | [(set GPR:$dst, (arm_i32imm:$src))]>, |
| 4628 | Requires<[IsARM]>; |
| 4629 | |
| 4630 | // Pseudo instruction that combines movw + movt + add pc (if PIC). |
| 4631 | // It also makes it possible to rematerialize the instructions. |
| 4632 | // FIXME: Remove this when we can do generalized remat and when machine licm |
| 4633 | // can properly the instructions. |
| 4634 | let isReMaterializable = 1 in { |
| 4635 | def MOV_ga_pcrel : PseudoInst<(outs GPR:$dst), (ins i32imm:$addr), |
| 4636 | IIC_iMOVix2addpc, |
| 4637 | [(set GPR:$dst, (ARMWrapperPIC tglobaladdr:$addr))]>, |
| 4638 | Requires<[IsARM, UseMovt]>; |
| 4639 | |
| 4640 | def MOV_ga_dyn : PseudoInst<(outs GPR:$dst), (ins i32imm:$addr), |
| 4641 | IIC_iMOVix2, |
| 4642 | [(set GPR:$dst, (ARMWrapperDYN tglobaladdr:$addr))]>, |
| 4643 | Requires<[IsARM, UseMovt]>; |
| 4644 | |
| 4645 | let AddedComplexity = 10 in |
| 4646 | def MOV_ga_pcrel_ldr : PseudoInst<(outs GPR:$dst), (ins i32imm:$addr), |
| 4647 | IIC_iMOVix2ld, |
| 4648 | [(set GPR:$dst, (load (ARMWrapperPIC tglobaladdr:$addr)))]>, |
| 4649 | Requires<[IsARM, UseMovt]>; |
| 4650 | } // isReMaterializable |
| 4651 | |
| 4652 | // ConstantPool, GlobalAddress, and JumpTable |
| 4653 | def : ARMPat<(ARMWrapper tglobaladdr :$dst), (LEApcrel tglobaladdr :$dst)>, |
| 4654 | Requires<[IsARM, DontUseMovt]>; |
| 4655 | def : ARMPat<(ARMWrapper tconstpool :$dst), (LEApcrel tconstpool :$dst)>; |
| 4656 | def : ARMPat<(ARMWrapper tglobaladdr :$dst), (MOVi32imm tglobaladdr :$dst)>, |
| 4657 | Requires<[IsARM, UseMovt]>; |
| 4658 | def : ARMPat<(ARMWrapperJT tjumptable:$dst, imm:$id), |
| 4659 | (LEApcrelJT tjumptable:$dst, imm:$id)>; |
| 4660 | |
| 4661 | // TODO: add,sub,and, 3-instr forms? |
| 4662 | |
| 4663 | // Tail calls |
| 4664 | def : ARMPat<(ARMtcret tcGPR:$dst), |
| 4665 | (TCRETURNri tcGPR:$dst)>, Requires<[IsDarwin]>; |
| 4666 | |
| 4667 | def : ARMPat<(ARMtcret (i32 tglobaladdr:$dst)), |
| 4668 | (TCRETURNdi texternalsym:$dst)>, Requires<[IsDarwin]>; |
| 4669 | |
| 4670 | def : ARMPat<(ARMtcret (i32 texternalsym:$dst)), |
| 4671 | (TCRETURNdi texternalsym:$dst)>, Requires<[IsDarwin]>; |
| 4672 | |
| 4673 | def : ARMPat<(ARMtcret tcGPR:$dst), |
| 4674 | (TCRETURNriND tcGPR:$dst)>, Requires<[IsNotDarwin]>; |
| 4675 | |
| 4676 | def : ARMPat<(ARMtcret (i32 tglobaladdr:$dst)), |
| 4677 | (TCRETURNdiND texternalsym:$dst)>, Requires<[IsNotDarwin]>; |
| 4678 | |
| 4679 | def : ARMPat<(ARMtcret (i32 texternalsym:$dst)), |
| 4680 | (TCRETURNdiND texternalsym:$dst)>, Requires<[IsNotDarwin]>; |
| 4681 | |
| 4682 | // Direct calls |
| 4683 | def : ARMPat<(ARMcall texternalsym:$func), (BL texternalsym:$func)>, |
| 4684 | Requires<[IsARM, IsNotDarwin]>; |
| 4685 | def : ARMPat<(ARMcall texternalsym:$func), (BLr9 texternalsym:$func)>, |
| 4686 | Requires<[IsARM, IsDarwin]>; |
| 4687 | |
| 4688 | // zextload i1 -> zextload i8 |
| 4689 | def : ARMPat<(zextloadi1 addrmode_imm12:$addr), (LDRBi12 addrmode_imm12:$addr)>; |
| 4690 | def : ARMPat<(zextloadi1 ldst_so_reg:$addr), (LDRBrs ldst_so_reg:$addr)>; |
| 4691 | |
| 4692 | // extload -> zextload |
| 4693 | def : ARMPat<(extloadi1 addrmode_imm12:$addr), (LDRBi12 addrmode_imm12:$addr)>; |
| 4694 | def : ARMPat<(extloadi1 ldst_so_reg:$addr), (LDRBrs ldst_so_reg:$addr)>; |
| 4695 | def : ARMPat<(extloadi8 addrmode_imm12:$addr), (LDRBi12 addrmode_imm12:$addr)>; |
| 4696 | def : ARMPat<(extloadi8 ldst_so_reg:$addr), (LDRBrs ldst_so_reg:$addr)>; |
| 4697 | |
| 4698 | def : ARMPat<(extloadi16 addrmode3:$addr), (LDRH addrmode3:$addr)>; |
| 4699 | |
| 4700 | def : ARMPat<(extloadi8 addrmodepc:$addr), (PICLDRB addrmodepc:$addr)>; |
| 4701 | def : ARMPat<(extloadi16 addrmodepc:$addr), (PICLDRH addrmodepc:$addr)>; |
| 4702 | |
| 4703 | // smul* and smla* |
| 4704 | def : ARMV5TEPat<(mul (sra (shl GPR:$a, (i32 16)), (i32 16)), |
| 4705 | (sra (shl GPR:$b, (i32 16)), (i32 16))), |
| 4706 | (SMULBB GPR:$a, GPR:$b)>; |
| 4707 | def : ARMV5TEPat<(mul sext_16_node:$a, sext_16_node:$b), |
| 4708 | (SMULBB GPR:$a, GPR:$b)>; |
| 4709 | def : ARMV5TEPat<(mul (sra (shl GPR:$a, (i32 16)), (i32 16)), |
| 4710 | (sra GPR:$b, (i32 16))), |
| 4711 | (SMULBT GPR:$a, GPR:$b)>; |
| 4712 | def : ARMV5TEPat<(mul sext_16_node:$a, (sra GPR:$b, (i32 16))), |
| 4713 | (SMULBT GPR:$a, GPR:$b)>; |
| 4714 | def : ARMV5TEPat<(mul (sra GPR:$a, (i32 16)), |
| 4715 | (sra (shl GPR:$b, (i32 16)), (i32 16))), |
| 4716 | (SMULTB GPR:$a, GPR:$b)>; |
| 4717 | def : ARMV5TEPat<(mul (sra GPR:$a, (i32 16)), sext_16_node:$b), |
| 4718 | (SMULTB GPR:$a, GPR:$b)>; |
| 4719 | def : ARMV5TEPat<(sra (mul GPR:$a, (sra (shl GPR:$b, (i32 16)), (i32 16))), |
| 4720 | (i32 16)), |
| 4721 | (SMULWB GPR:$a, GPR:$b)>; |
| 4722 | def : ARMV5TEPat<(sra (mul GPR:$a, sext_16_node:$b), (i32 16)), |
| 4723 | (SMULWB GPR:$a, GPR:$b)>; |
| 4724 | |
| 4725 | def : ARMV5TEPat<(add GPR:$acc, |
| 4726 | (mul (sra (shl GPR:$a, (i32 16)), (i32 16)), |
| 4727 | (sra (shl GPR:$b, (i32 16)), (i32 16)))), |
| 4728 | (SMLABB GPR:$a, GPR:$b, GPR:$acc)>; |
| 4729 | def : ARMV5TEPat<(add GPR:$acc, |
| 4730 | (mul sext_16_node:$a, sext_16_node:$b)), |
| 4731 | (SMLABB GPR:$a, GPR:$b, GPR:$acc)>; |
| 4732 | def : ARMV5TEPat<(add GPR:$acc, |
| 4733 | (mul (sra (shl GPR:$a, (i32 16)), (i32 16)), |
| 4734 | (sra GPR:$b, (i32 16)))), |
| 4735 | (SMLABT GPR:$a, GPR:$b, GPR:$acc)>; |
| 4736 | def : ARMV5TEPat<(add GPR:$acc, |
| 4737 | (mul sext_16_node:$a, (sra GPR:$b, (i32 16)))), |
| 4738 | (SMLABT GPR:$a, GPR:$b, GPR:$acc)>; |
| 4739 | def : ARMV5TEPat<(add GPR:$acc, |
| 4740 | (mul (sra GPR:$a, (i32 16)), |
| 4741 | (sra (shl GPR:$b, (i32 16)), (i32 16)))), |
| 4742 | (SMLATB GPR:$a, GPR:$b, GPR:$acc)>; |
| 4743 | def : ARMV5TEPat<(add GPR:$acc, |
| 4744 | (mul (sra GPR:$a, (i32 16)), sext_16_node:$b)), |
| 4745 | (SMLATB GPR:$a, GPR:$b, GPR:$acc)>; |
| 4746 | def : ARMV5TEPat<(add GPR:$acc, |
| 4747 | (sra (mul GPR:$a, (sra (shl GPR:$b, (i32 16)), (i32 16))), |
| 4748 | (i32 16))), |
| 4749 | (SMLAWB GPR:$a, GPR:$b, GPR:$acc)>; |
| 4750 | def : ARMV5TEPat<(add GPR:$acc, |
| 4751 | (sra (mul GPR:$a, sext_16_node:$b), (i32 16))), |
| 4752 | (SMLAWB GPR:$a, GPR:$b, GPR:$acc)>; |
| 4753 | |
Jim Grosbach | a4f809d | 2011-03-10 19:27:17 +0000 | [diff] [blame] | 4754 | |
| 4755 | // Pre-v7 uses MCR for synchronization barriers. |
| 4756 | def : ARMPat<(ARMMemBarrierMCR GPR:$zero), (MCR 15, 0, GPR:$zero, 7, 10, 5)>, |
| 4757 | Requires<[IsARM, HasV6]>; |
| 4758 | |
Jim Grosbach | c5a8c86 | 2011-07-27 16:47:19 +0000 | [diff] [blame] | 4759 | // SXT/UXT with no rotate |
Jim Grosbach | 7032741 | 2011-07-27 17:48:13 +0000 | [diff] [blame] | 4760 | let AddedComplexity = 16 in { |
Jim Grosbach | c5a8c86 | 2011-07-27 16:47:19 +0000 | [diff] [blame] | 4761 | def : ARMV6Pat<(and GPR:$Src, 0x000000FF), (UXTB GPR:$Src, 0)>; |
| 4762 | def : ARMV6Pat<(and GPR:$Src, 0x0000FFFF), (UXTH GPR:$Src, 0)>; |
Jim Grosbach | c5a8c86 | 2011-07-27 16:47:19 +0000 | [diff] [blame] | 4763 | def : ARMV6Pat<(and GPR:$Src, 0x00FF00FF), (UXTB16 GPR:$Src, 0)>; |
Jim Grosbach | 7032741 | 2011-07-27 17:48:13 +0000 | [diff] [blame] | 4764 | def : ARMV6Pat<(add GPR:$Rn, (and GPR:$Rm, 0x00FF)), |
| 4765 | (UXTAB GPR:$Rn, GPR:$Rm, 0)>; |
| 4766 | def : ARMV6Pat<(add GPR:$Rn, (and GPR:$Rm, 0xFFFF)), |
| 4767 | (UXTAH GPR:$Rn, GPR:$Rm, 0)>; |
| 4768 | } |
Jim Grosbach | c5a8c86 | 2011-07-27 16:47:19 +0000 | [diff] [blame] | 4769 | |
| 4770 | def : ARMV6Pat<(sext_inreg GPR:$Src, i8), (SXTB GPR:$Src, 0)>; |
| 4771 | def : ARMV6Pat<(sext_inreg GPR:$Src, i16), (SXTH GPR:$Src, 0)>; |
Jim Grosbach | a4f809d | 2011-03-10 19:27:17 +0000 | [diff] [blame] | 4772 | |
Owen Anderson | 33e5751 | 2011-08-10 00:03:03 +0000 | [diff] [blame] | 4773 | def : ARMV6Pat<(add GPR:$Rn, (sext_inreg GPRnopc:$Rm, i8)), |
| 4774 | (SXTAB GPR:$Rn, GPRnopc:$Rm, 0)>; |
| 4775 | def : ARMV6Pat<(add GPR:$Rn, (sext_inreg GPRnopc:$Rm, i16)), |
| 4776 | (SXTAH GPR:$Rn, GPRnopc:$Rm, 0)>; |
Jim Grosbach | 7032741 | 2011-07-27 17:48:13 +0000 | [diff] [blame] | 4777 | |
Eli Friedman | 069e2ed | 2011-08-26 02:59:24 +0000 | [diff] [blame] | 4778 | // Atomic load/store patterns |
| 4779 | def : ARMPat<(atomic_load_8 ldst_so_reg:$src), |
| 4780 | (LDRBrs ldst_so_reg:$src)>; |
| 4781 | def : ARMPat<(atomic_load_8 addrmode_imm12:$src), |
| 4782 | (LDRBi12 addrmode_imm12:$src)>; |
| 4783 | def : ARMPat<(atomic_load_16 addrmode3:$src), |
| 4784 | (LDRH addrmode3:$src)>; |
| 4785 | def : ARMPat<(atomic_load_32 ldst_so_reg:$src), |
| 4786 | (LDRrs ldst_so_reg:$src)>; |
| 4787 | def : ARMPat<(atomic_load_32 addrmode_imm12:$src), |
| 4788 | (LDRi12 addrmode_imm12:$src)>; |
| 4789 | def : ARMPat<(atomic_store_8 ldst_so_reg:$ptr, GPR:$val), |
| 4790 | (STRBrs GPR:$val, ldst_so_reg:$ptr)>; |
| 4791 | def : ARMPat<(atomic_store_8 addrmode_imm12:$ptr, GPR:$val), |
| 4792 | (STRBi12 GPR:$val, addrmode_imm12:$ptr)>; |
| 4793 | def : ARMPat<(atomic_store_16 addrmode3:$ptr, GPR:$val), |
| 4794 | (STRH GPR:$val, addrmode3:$ptr)>; |
| 4795 | def : ARMPat<(atomic_store_32 ldst_so_reg:$ptr, GPR:$val), |
| 4796 | (STRrs GPR:$val, ldst_so_reg:$ptr)>; |
| 4797 | def : ARMPat<(atomic_store_32 addrmode_imm12:$ptr, GPR:$val), |
| 4798 | (STRi12 GPR:$val, addrmode_imm12:$ptr)>; |
| 4799 | |
| 4800 | |
Jim Grosbach | bc908cf | 2011-03-10 19:21:08 +0000 | [diff] [blame] | 4801 | //===----------------------------------------------------------------------===// |
| 4802 | // Thumb Support |
| 4803 | // |
| 4804 | |
| 4805 | include "ARMInstrThumb.td" |
| 4806 | |
| 4807 | //===----------------------------------------------------------------------===// |
| 4808 | // Thumb2 Support |
| 4809 | // |
| 4810 | |
| 4811 | include "ARMInstrThumb2.td" |
| 4812 | |
| 4813 | //===----------------------------------------------------------------------===// |
| 4814 | // Floating Point Support |
| 4815 | // |
| 4816 | |
| 4817 | include "ARMInstrVFP.td" |
| 4818 | |
| 4819 | //===----------------------------------------------------------------------===// |
| 4820 | // Advanced SIMD (NEON) Support |
| 4821 | // |
| 4822 | |
| 4823 | include "ARMInstrNEON.td" |
| 4824 | |
Jim Grosbach | c83d504 | 2011-07-14 19:47:47 +0000 | [diff] [blame] | 4825 | //===----------------------------------------------------------------------===// |
| 4826 | // Assembler aliases |
| 4827 | // |
| 4828 | |
| 4829 | // Memory barriers |
| 4830 | def : InstAlias<"dmb", (DMB 0xf)>, Requires<[IsARM, HasDB]>; |
| 4831 | def : InstAlias<"dsb", (DSB 0xf)>, Requires<[IsARM, HasDB]>; |
| 4832 | def : InstAlias<"isb", (ISB 0xf)>, Requires<[IsARM, HasDB]>; |
| 4833 | |
| 4834 | // System instructions |
| 4835 | def : MnemonicAlias<"swi", "svc">; |
| 4836 | |
| 4837 | // Load / Store Multiple |
| 4838 | def : MnemonicAlias<"ldmfd", "ldm">; |
| 4839 | def : MnemonicAlias<"ldmia", "ldm">; |
Jim Grosbach | 94f914e | 2011-09-07 19:57:53 +0000 | [diff] [blame] | 4840 | def : MnemonicAlias<"ldmea", "ldmdb">; |
Jim Grosbach | c83d504 | 2011-07-14 19:47:47 +0000 | [diff] [blame] | 4841 | def : MnemonicAlias<"stmfd", "stmdb">; |
| 4842 | def : MnemonicAlias<"stmia", "stm">; |
| 4843 | def : MnemonicAlias<"stmea", "stm">; |
| 4844 | |
Jim Grosbach | f6c0525 | 2011-07-21 17:23:04 +0000 | [diff] [blame] | 4845 | // PKHBT/PKHTB with default shift amount. PKHTB is equivalent to PKHBT when the |
| 4846 | // shift amount is zero (i.e., unspecified). |
| 4847 | def : InstAlias<"pkhbt${p} $Rd, $Rn, $Rm", |
Jim Grosbach | e1d58a6 | 2011-09-14 22:52:14 +0000 | [diff] [blame] | 4848 | (PKHBT GPRnopc:$Rd, GPRnopc:$Rn, GPRnopc:$Rm, 0, pred:$p)>, |
Jim Grosbach | a33b31b | 2011-08-22 18:04:24 +0000 | [diff] [blame] | 4849 | Requires<[IsARM, HasV6]>; |
Jim Grosbach | f6c0525 | 2011-07-21 17:23:04 +0000 | [diff] [blame] | 4850 | def : InstAlias<"pkhtb${p} $Rd, $Rn, $Rm", |
Jim Grosbach | e1d58a6 | 2011-09-14 22:52:14 +0000 | [diff] [blame] | 4851 | (PKHBT GPRnopc:$Rd, GPRnopc:$Rn, GPRnopc:$Rm, 0, pred:$p)>, |
Jim Grosbach | a33b31b | 2011-08-22 18:04:24 +0000 | [diff] [blame] | 4852 | Requires<[IsARM, HasV6]>; |
Jim Grosbach | 10c7d70 | 2011-07-21 19:57:11 +0000 | [diff] [blame] | 4853 | |
| 4854 | // PUSH/POP aliases for STM/LDM |
Jim Grosbach | a33b31b | 2011-08-22 18:04:24 +0000 | [diff] [blame] | 4855 | def : ARMInstAlias<"push${p} $regs", (STMDB_UPD SP, pred:$p, reglist:$regs)>; |
| 4856 | def : ARMInstAlias<"pop${p} $regs", (LDMIA_UPD SP, pred:$p, reglist:$regs)>; |
Jim Grosbach | 86fdff0 | 2011-07-21 22:37:43 +0000 | [diff] [blame] | 4857 | |
Jim Grosbach | addec77 | 2011-07-27 22:34:17 +0000 | [diff] [blame] | 4858 | // SSAT/USAT optional shift operand. |
Jim Grosbach | a33b31b | 2011-08-22 18:04:24 +0000 | [diff] [blame] | 4859 | def : ARMInstAlias<"ssat${p} $Rd, $sat_imm, $Rn", |
Owen Anderson | 33e5751 | 2011-08-10 00:03:03 +0000 | [diff] [blame] | 4860 | (SSAT GPRnopc:$Rd, imm1_32:$sat_imm, GPRnopc:$Rn, 0, pred:$p)>; |
Jim Grosbach | a33b31b | 2011-08-22 18:04:24 +0000 | [diff] [blame] | 4861 | def : ARMInstAlias<"usat${p} $Rd, $sat_imm, $Rn", |
Owen Anderson | 33e5751 | 2011-08-10 00:03:03 +0000 | [diff] [blame] | 4862 | (USAT GPRnopc:$Rd, imm0_31:$sat_imm, GPRnopc:$Rn, 0, pred:$p)>; |
Jim Grosbach | 766c63e | 2011-07-27 18:19:32 +0000 | [diff] [blame] | 4863 | |
| 4864 | |
| 4865 | // Extend instruction optional rotate operand. |
Jim Grosbach | a33b31b | 2011-08-22 18:04:24 +0000 | [diff] [blame] | 4866 | def : ARMInstAlias<"sxtab${p} $Rd, $Rn, $Rm", |
Owen Anderson | 33e5751 | 2011-08-10 00:03:03 +0000 | [diff] [blame] | 4867 | (SXTAB GPRnopc:$Rd, GPR:$Rn, GPRnopc:$Rm, 0, pred:$p)>; |
Jim Grosbach | a33b31b | 2011-08-22 18:04:24 +0000 | [diff] [blame] | 4868 | def : ARMInstAlias<"sxtah${p} $Rd, $Rn, $Rm", |
Owen Anderson | 33e5751 | 2011-08-10 00:03:03 +0000 | [diff] [blame] | 4869 | (SXTAH GPRnopc:$Rd, GPR:$Rn, GPRnopc:$Rm, 0, pred:$p)>; |
Jim Grosbach | a33b31b | 2011-08-22 18:04:24 +0000 | [diff] [blame] | 4870 | def : ARMInstAlias<"sxtab16${p} $Rd, $Rn, $Rm", |
Owen Anderson | 33e5751 | 2011-08-10 00:03:03 +0000 | [diff] [blame] | 4871 | (SXTAB16 GPRnopc:$Rd, GPR:$Rn, GPRnopc:$Rm, 0, pred:$p)>; |
Jim Grosbach | a33b31b | 2011-08-22 18:04:24 +0000 | [diff] [blame] | 4872 | def : ARMInstAlias<"sxtb${p} $Rd, $Rm", |
Owen Anderson | 33e5751 | 2011-08-10 00:03:03 +0000 | [diff] [blame] | 4873 | (SXTB GPRnopc:$Rd, GPRnopc:$Rm, 0, pred:$p)>; |
Jim Grosbach | a33b31b | 2011-08-22 18:04:24 +0000 | [diff] [blame] | 4874 | def : ARMInstAlias<"sxtb16${p} $Rd, $Rm", |
Owen Anderson | 33e5751 | 2011-08-10 00:03:03 +0000 | [diff] [blame] | 4875 | (SXTB16 GPRnopc:$Rd, GPRnopc:$Rm, 0, pred:$p)>; |
Jim Grosbach | a33b31b | 2011-08-22 18:04:24 +0000 | [diff] [blame] | 4876 | def : ARMInstAlias<"sxth${p} $Rd, $Rm", |
Owen Anderson | 33e5751 | 2011-08-10 00:03:03 +0000 | [diff] [blame] | 4877 | (SXTH GPRnopc:$Rd, GPRnopc:$Rm, 0, pred:$p)>; |
Jim Grosbach | 766c63e | 2011-07-27 18:19:32 +0000 | [diff] [blame] | 4878 | |
Jim Grosbach | a33b31b | 2011-08-22 18:04:24 +0000 | [diff] [blame] | 4879 | def : ARMInstAlias<"uxtab${p} $Rd, $Rn, $Rm", |
Owen Anderson | 33e5751 | 2011-08-10 00:03:03 +0000 | [diff] [blame] | 4880 | (UXTAB GPRnopc:$Rd, GPR:$Rn, GPRnopc:$Rm, 0, pred:$p)>; |
Jim Grosbach | a33b31b | 2011-08-22 18:04:24 +0000 | [diff] [blame] | 4881 | def : ARMInstAlias<"uxtah${p} $Rd, $Rn, $Rm", |
Owen Anderson | 33e5751 | 2011-08-10 00:03:03 +0000 | [diff] [blame] | 4882 | (UXTAH GPRnopc:$Rd, GPR:$Rn, GPRnopc:$Rm, 0, pred:$p)>; |
Jim Grosbach | a33b31b | 2011-08-22 18:04:24 +0000 | [diff] [blame] | 4883 | def : ARMInstAlias<"uxtab16${p} $Rd, $Rn, $Rm", |
Owen Anderson | 33e5751 | 2011-08-10 00:03:03 +0000 | [diff] [blame] | 4884 | (UXTAB16 GPRnopc:$Rd, GPR:$Rn, GPRnopc:$Rm, 0, pred:$p)>; |
Jim Grosbach | a33b31b | 2011-08-22 18:04:24 +0000 | [diff] [blame] | 4885 | def : ARMInstAlias<"uxtb${p} $Rd, $Rm", |
Owen Anderson | 33e5751 | 2011-08-10 00:03:03 +0000 | [diff] [blame] | 4886 | (UXTB GPRnopc:$Rd, GPRnopc:$Rm, 0, pred:$p)>; |
Jim Grosbach | a33b31b | 2011-08-22 18:04:24 +0000 | [diff] [blame] | 4887 | def : ARMInstAlias<"uxtb16${p} $Rd, $Rm", |
Owen Anderson | 33e5751 | 2011-08-10 00:03:03 +0000 | [diff] [blame] | 4888 | (UXTB16 GPRnopc:$Rd, GPRnopc:$Rm, 0, pred:$p)>; |
Jim Grosbach | a33b31b | 2011-08-22 18:04:24 +0000 | [diff] [blame] | 4889 | def : ARMInstAlias<"uxth${p} $Rd, $Rm", |
Owen Anderson | 33e5751 | 2011-08-10 00:03:03 +0000 | [diff] [blame] | 4890 | (UXTH GPRnopc:$Rd, GPRnopc:$Rm, 0, pred:$p)>; |
Jim Grosbach | 2c6363a | 2011-07-29 18:47:24 +0000 | [diff] [blame] | 4891 | |
| 4892 | |
| 4893 | // RFE aliases |
| 4894 | def : MnemonicAlias<"rfefa", "rfeda">; |
| 4895 | def : MnemonicAlias<"rfeea", "rfedb">; |
| 4896 | def : MnemonicAlias<"rfefd", "rfeia">; |
| 4897 | def : MnemonicAlias<"rfeed", "rfeib">; |
| 4898 | def : MnemonicAlias<"rfe", "rfeia">; |
Jim Grosbach | e1cf590 | 2011-07-29 20:26:09 +0000 | [diff] [blame] | 4899 | |
| 4900 | // SRS aliases |
| 4901 | def : MnemonicAlias<"srsfa", "srsda">; |
| 4902 | def : MnemonicAlias<"srsea", "srsdb">; |
| 4903 | def : MnemonicAlias<"srsfd", "srsia">; |
| 4904 | def : MnemonicAlias<"srsed", "srsib">; |
| 4905 | def : MnemonicAlias<"srs", "srsia">; |
Jim Grosbach | 7ce0579 | 2011-08-03 23:50:40 +0000 | [diff] [blame] | 4906 | |
Jim Grosbach | b6e9a83 | 2011-09-15 16:16:50 +0000 | [diff] [blame] | 4907 | // QSAX == QSUBADDX |
| 4908 | def : MnemonicAlias<"qsubaddx", "qsax">; |
Jim Grosbach | e4e4a93 | 2011-09-15 21:01:23 +0000 | [diff] [blame] | 4909 | // SASX == SADDSUBX |
| 4910 | def : MnemonicAlias<"saddsubx", "sasx">; |
Jim Grosbach | c075d45 | 2011-09-15 22:34:29 +0000 | [diff] [blame] | 4911 | // SHASX == SHADDSUBX |
| 4912 | def : MnemonicAlias<"shaddsubx", "shasx">; |
| 4913 | // SHSAX == SHSUBADDX |
| 4914 | def : MnemonicAlias<"shsubaddx", "shsax">; |
Jim Grosbach | 50bd470 | 2011-09-16 18:37:10 +0000 | [diff] [blame] | 4915 | // SSAX == SSUBADDX |
| 4916 | def : MnemonicAlias<"ssubaddx", "ssax">; |
Jim Grosbach | 4032eaf | 2011-09-19 23:05:22 +0000 | [diff] [blame] | 4917 | // UASX == UADDSUBX |
| 4918 | def : MnemonicAlias<"uaddsubx", "uasx">; |
Jim Grosbach | 6729c48 | 2011-09-19 23:13:25 +0000 | [diff] [blame] | 4919 | // UHASX == UHADDSUBX |
| 4920 | def : MnemonicAlias<"uhaddsubx", "uhasx">; |
| 4921 | // UHSAX == UHSUBADDX |
| 4922 | def : MnemonicAlias<"uhsubaddx", "uhsax">; |
Jim Grosbach | ab3bf97 | 2011-09-20 00:18:52 +0000 | [diff] [blame] | 4923 | // UQASX == UQADDSUBX |
| 4924 | def : MnemonicAlias<"uqaddsubx", "uqasx">; |
| 4925 | // UQSAX == UQSUBADDX |
| 4926 | def : MnemonicAlias<"uqsubaddx", "uqsax">; |
Jim Grosbach | 6053cd9 | 2011-09-20 00:30:45 +0000 | [diff] [blame] | 4927 | // USAX == USUBADDX |
| 4928 | def : MnemonicAlias<"usubaddx", "usax">; |
Jim Grosbach | b6e9a83 | 2011-09-15 16:16:50 +0000 | [diff] [blame] | 4929 | |
Jim Grosbach | 7ce0579 | 2011-08-03 23:50:40 +0000 | [diff] [blame] | 4930 | // LDRSBT/LDRHT/LDRSHT post-index offset if optional. |
| 4931 | // Note that the write-back output register is a dummy operand for MC (it's |
| 4932 | // only meaningful for codegen), so we just pass zero here. |
| 4933 | // FIXME: tblgen not cooperating with argument conversions. |
| 4934 | //def : InstAlias<"ldrsbt${p} $Rt, $addr", |
| 4935 | // (LDRSBTi GPR:$Rt, GPR:$Rt, addr_offset_none:$addr, 0,pred:$p)>; |
| 4936 | //def : InstAlias<"ldrht${p} $Rt, $addr", |
| 4937 | // (LDRHTi GPR:$Rt, GPR:$Rt, addr_offset_none:$addr, 0, pred:$p)>; |
| 4938 | //def : InstAlias<"ldrsht${p} $Rt, $addr", |
| 4939 | // (LDRSHTi GPR:$Rt, GPR:$Rt, addr_offset_none:$addr, 0, pred:$p)>; |