blob: 3b83d02bb09c6c1f13b88656051ea40bb7b18a7d [file] [log] [blame]
Chris Lattnere138b3d2008-01-01 20:36:19 +00001//===-- lib/CodeGen/MachineInstr.cpp --------------------------------------===//
Misha Brukmanedf128a2005-04-21 22:36:52 +00002//
John Criswellb576c942003-10-20 19:43:21 +00003// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Misha Brukmanedf128a2005-04-21 22:36:52 +00007//
John Criswellb576c942003-10-20 19:43:21 +00008//===----------------------------------------------------------------------===//
Brian Gaeke21326fc2004-02-13 04:39:32 +00009//
10// Methods common to all machine instructions.
11//
Chris Lattner035dfbe2002-08-09 20:08:06 +000012//===----------------------------------------------------------------------===//
Vikram S. Adve70bc4b52001-07-21 12:41:50 +000013
Chris Lattner822b4fb2001-09-07 17:18:30 +000014#include "llvm/CodeGen/MachineInstr.h"
Chandler Carruthd04a8d42012-12-03 16:50:05 +000015#include "llvm/ADT/FoldingSet.h"
16#include "llvm/ADT/Hashing.h"
17#include "llvm/Analysis/AliasAnalysis.h"
Dan Gohmancd26ec52009-09-23 01:33:16 +000018#include "llvm/Assembly/Writer.h"
Evan Cheng506049f2010-03-03 01:44:33 +000019#include "llvm/CodeGen/MachineConstantPool.h"
Chris Lattner8517e1f2004-02-19 16:17:08 +000020#include "llvm/CodeGen/MachineFunction.h"
Dan Gohmanc76909a2009-09-25 20:36:54 +000021#include "llvm/CodeGen/MachineMemOperand.h"
Jakob Stoklund Olesend519de02011-07-02 03:53:34 +000022#include "llvm/CodeGen/MachineModuleInfo.h"
Chris Lattner62ed6b92008-01-01 01:12:31 +000023#include "llvm/CodeGen/MachineRegisterInfo.h"
Dan Gohman69de1932008-02-06 22:27:42 +000024#include "llvm/CodeGen/PseudoSourceValue.h"
Chandler Carruthd04a8d42012-12-03 16:50:05 +000025#include "llvm/Constants.h"
26#include "llvm/DebugInfo.h"
27#include "llvm/Function.h"
28#include "llvm/InlineAsm.h"
29#include "llvm/LLVMContext.h"
Evan Chenge837dea2011-06-28 19:10:37 +000030#include "llvm/MC/MCInstrDesc.h"
Chris Lattner72aaa3c2010-03-13 08:14:18 +000031#include "llvm/MC/MCSymbol.h"
Chandler Carruthd04a8d42012-12-03 16:50:05 +000032#include "llvm/Metadata.h"
33#include "llvm/Module.h"
David Greene3b325332010-01-04 23:48:20 +000034#include "llvm/Support/Debug.h"
Torok Edwinc25e7582009-07-11 20:10:48 +000035#include "llvm/Support/ErrorHandling.h"
Dan Gohman2c3f7ae2008-07-17 23:49:46 +000036#include "llvm/Support/LeakDetector.h"
Dan Gohmance42e402008-07-07 20:32:02 +000037#include "llvm/Support/MathExtras.h"
Chris Lattneredfb72c2008-08-24 20:37:32 +000038#include "llvm/Support/raw_ostream.h"
Chandler Carruthd04a8d42012-12-03 16:50:05 +000039#include "llvm/Target/TargetInstrInfo.h"
40#include "llvm/Target/TargetMachine.h"
41#include "llvm/Target/TargetRegisterInfo.h"
42#include "llvm/Type.h"
43#include "llvm/Value.h"
Chris Lattner0742b592004-02-23 18:38:20 +000044using namespace llvm;
Brian Gaeked0fde302003-11-11 22:41:34 +000045
Chris Lattnerf7382302007-12-30 21:56:09 +000046//===----------------------------------------------------------------------===//
47// MachineOperand Implementation
48//===----------------------------------------------------------------------===//
49
Chris Lattner62ed6b92008-01-01 01:12:31 +000050void MachineOperand::setReg(unsigned Reg) {
51 if (getReg() == Reg) return; // No change.
Jim Grosbachee61d672011-08-24 16:44:17 +000052
Chris Lattner62ed6b92008-01-01 01:12:31 +000053 // Otherwise, we have to change the register. If this operand is embedded
54 // into a machine function, we need to update the old and new register's
55 // use/def lists.
56 if (MachineInstr *MI = getParent())
57 if (MachineBasicBlock *MBB = MI->getParent())
58 if (MachineFunction *MF = MBB->getParent()) {
Jakob Stoklund Olesenff2b99a2012-08-09 22:49:37 +000059 MachineRegisterInfo &MRI = MF->getRegInfo();
60 MRI.removeRegOperandFromUseList(this);
Jakob Stoklund Olesen25947462010-10-19 20:56:32 +000061 SmallContents.RegNo = Reg;
Jakob Stoklund Olesenff2b99a2012-08-09 22:49:37 +000062 MRI.addRegOperandToUseList(this);
Chris Lattner62ed6b92008-01-01 01:12:31 +000063 return;
64 }
Jim Grosbachee61d672011-08-24 16:44:17 +000065
Chris Lattner62ed6b92008-01-01 01:12:31 +000066 // Otherwise, just change the register, no problem. :)
Jakob Stoklund Olesen25947462010-10-19 20:56:32 +000067 SmallContents.RegNo = Reg;
Chris Lattner62ed6b92008-01-01 01:12:31 +000068}
69
Jakob Stoklund Olesen2da53372010-05-28 18:18:53 +000070void MachineOperand::substVirtReg(unsigned Reg, unsigned SubIdx,
71 const TargetRegisterInfo &TRI) {
72 assert(TargetRegisterInfo::isVirtualRegister(Reg));
73 if (SubIdx && getSubReg())
74 SubIdx = TRI.composeSubRegIndices(SubIdx, getSubReg());
75 setReg(Reg);
Jakob Stoklund Olesena5135f62010-06-01 22:39:25 +000076 if (SubIdx)
77 setSubReg(SubIdx);
Jakob Stoklund Olesen2da53372010-05-28 18:18:53 +000078}
79
80void MachineOperand::substPhysReg(unsigned Reg, const TargetRegisterInfo &TRI) {
81 assert(TargetRegisterInfo::isPhysicalRegister(Reg));
82 if (getSubReg()) {
83 Reg = TRI.getSubReg(Reg, getSubReg());
Jakob Stoklund Olesencf724f02011-05-08 19:21:08 +000084 // Note that getSubReg() may return 0 if the sub-register doesn't exist.
85 // That won't happen in legal code.
Jakob Stoklund Olesen2da53372010-05-28 18:18:53 +000086 setSubReg(0);
87 }
88 setReg(Reg);
89}
90
Jakob Stoklund Olesend6397eb2012-08-10 00:21:26 +000091/// Change a def to a use, or a use to a def.
92void MachineOperand::setIsDef(bool Val) {
93 assert(isReg() && "Wrong MachineOperand accessor");
94 assert((!Val || !isDebug()) && "Marking a debug operation as def");
95 if (IsDef == Val)
96 return;
97 // MRI may keep uses and defs in different list positions.
98 if (MachineInstr *MI = getParent())
99 if (MachineBasicBlock *MBB = MI->getParent())
100 if (MachineFunction *MF = MBB->getParent()) {
101 MachineRegisterInfo &MRI = MF->getRegInfo();
102 MRI.removeRegOperandFromUseList(this);
103 IsDef = Val;
104 MRI.addRegOperandToUseList(this);
105 return;
106 }
107 IsDef = Val;
108}
109
Chris Lattner62ed6b92008-01-01 01:12:31 +0000110/// ChangeToImmediate - Replace this operand with a new immediate operand of
111/// the specified value. If an operand is known to be an immediate already,
112/// the setImm method should be used.
113void MachineOperand::ChangeToImmediate(int64_t ImmVal) {
Jakob Stoklund Olesen699ac042012-08-29 00:37:58 +0000114 assert((!isReg() || !isTied()) && "Cannot change a tied operand into an imm");
Chris Lattner62ed6b92008-01-01 01:12:31 +0000115 // If this operand is currently a register operand, and if this is in a
116 // function, deregister the operand from the register's use/def list.
Jakob Stoklund Olesenff2b99a2012-08-09 22:49:37 +0000117 if (isReg() && isOnRegUseList())
118 if (MachineInstr *MI = getParent())
119 if (MachineBasicBlock *MBB = MI->getParent())
120 if (MachineFunction *MF = MBB->getParent())
121 MF->getRegInfo().removeRegOperandFromUseList(this);
Jim Grosbachee61d672011-08-24 16:44:17 +0000122
Chris Lattner62ed6b92008-01-01 01:12:31 +0000123 OpKind = MO_Immediate;
124 Contents.ImmVal = ImmVal;
125}
126
127/// ChangeToRegister - Replace this operand with a new register operand of
128/// the specified value. If an operand is known to be an register already,
129/// the setReg method should be used.
130void MachineOperand::ChangeToRegister(unsigned Reg, bool isDef, bool isImp,
Dale Johannesen9653f9e2010-02-10 00:41:49 +0000131 bool isKill, bool isDead, bool isUndef,
132 bool isDebug) {
Jakob Stoklund Olesend6397eb2012-08-10 00:21:26 +0000133 MachineRegisterInfo *RegInfo = 0;
134 if (MachineInstr *MI = getParent())
135 if (MachineBasicBlock *MBB = MI->getParent())
136 if (MachineFunction *MF = MBB->getParent())
137 RegInfo = &MF->getRegInfo();
138 // If this operand is already a register operand, remove it from the
Chris Lattner62ed6b92008-01-01 01:12:31 +0000139 // register's use/def lists.
Jakob Stoklund Olesen699ac042012-08-29 00:37:58 +0000140 bool WasReg = isReg();
141 if (RegInfo && WasReg)
Jakob Stoklund Olesend6397eb2012-08-10 00:21:26 +0000142 RegInfo->removeRegOperandFromUseList(this);
Chris Lattner62ed6b92008-01-01 01:12:31 +0000143
Jakob Stoklund Olesend6397eb2012-08-10 00:21:26 +0000144 // Change this to a register and set the reg#.
145 OpKind = MO_Register;
146 SmallContents.RegNo = Reg;
147 SubReg = 0;
Chris Lattner62ed6b92008-01-01 01:12:31 +0000148 IsDef = isDef;
149 IsImp = isImp;
150 IsKill = isKill;
151 IsDead = isDead;
Evan Cheng4784f1f2009-06-30 08:49:04 +0000152 IsUndef = isUndef;
Jakob Stoklund Olesen20682152011-12-07 00:22:07 +0000153 IsInternalRead = false;
Dale Johannesene0091802008-09-14 01:44:36 +0000154 IsEarlyClobber = false;
Dale Johannesen9653f9e2010-02-10 00:41:49 +0000155 IsDebug = isDebug;
Jakob Stoklund Olesend6397eb2012-08-10 00:21:26 +0000156 // Ensure isOnRegUseList() returns false.
157 Contents.Reg.Prev = 0;
Jakob Stoklund Olesen9c130672012-09-04 18:36:28 +0000158 // Preserve the tie when the operand was already a register.
Jakob Stoklund Olesen699ac042012-08-29 00:37:58 +0000159 if (!WasReg)
Jakob Stoklund Olesen9c130672012-09-04 18:36:28 +0000160 TiedTo = 0;
Jakob Stoklund Olesend6397eb2012-08-10 00:21:26 +0000161
162 // If this operand is embedded in a function, add the operand to the
163 // register's use/def list.
164 if (RegInfo)
165 RegInfo->addRegOperandToUseList(this);
Chris Lattner62ed6b92008-01-01 01:12:31 +0000166}
167
Chris Lattnerf7382302007-12-30 21:56:09 +0000168/// isIdenticalTo - Return true if this operand is identical to the specified
Chandler Carruthd862d692012-07-05 11:06:22 +0000169/// operand. Note that this should stay in sync with the hash_value overload
170/// below.
Chris Lattnerf7382302007-12-30 21:56:09 +0000171bool MachineOperand::isIdenticalTo(const MachineOperand &Other) const {
Chris Lattner31530612009-06-24 17:54:48 +0000172 if (getType() != Other.getType() ||
173 getTargetFlags() != Other.getTargetFlags())
174 return false;
Jim Grosbachee61d672011-08-24 16:44:17 +0000175
Chris Lattnerf7382302007-12-30 21:56:09 +0000176 switch (getType()) {
Chris Lattnerf7382302007-12-30 21:56:09 +0000177 case MachineOperand::MO_Register:
178 return getReg() == Other.getReg() && isDef() == Other.isDef() &&
179 getSubReg() == Other.getSubReg();
180 case MachineOperand::MO_Immediate:
181 return getImm() == Other.getImm();
Cameron Zwarichc20fb632011-07-01 23:45:21 +0000182 case MachineOperand::MO_CImmediate:
183 return getCImm() == Other.getCImm();
Nate Begemane8b7ccf2008-02-14 07:39:30 +0000184 case MachineOperand::MO_FPImmediate:
185 return getFPImm() == Other.getFPImm();
Chris Lattnerf7382302007-12-30 21:56:09 +0000186 case MachineOperand::MO_MachineBasicBlock:
187 return getMBB() == Other.getMBB();
188 case MachineOperand::MO_FrameIndex:
Chris Lattner8aa797a2007-12-30 23:10:15 +0000189 return getIndex() == Other.getIndex();
Chris Lattnerf7382302007-12-30 21:56:09 +0000190 case MachineOperand::MO_ConstantPoolIndex:
Jakob Stoklund Olesen0b40d092012-08-07 18:56:39 +0000191 case MachineOperand::MO_TargetIndex:
Chris Lattner8aa797a2007-12-30 23:10:15 +0000192 return getIndex() == Other.getIndex() && getOffset() == Other.getOffset();
Chris Lattnerf7382302007-12-30 21:56:09 +0000193 case MachineOperand::MO_JumpTableIndex:
Chris Lattner8aa797a2007-12-30 23:10:15 +0000194 return getIndex() == Other.getIndex();
Chris Lattnerf7382302007-12-30 21:56:09 +0000195 case MachineOperand::MO_GlobalAddress:
196 return getGlobal() == Other.getGlobal() && getOffset() == Other.getOffset();
197 case MachineOperand::MO_ExternalSymbol:
198 return !strcmp(getSymbolName(), Other.getSymbolName()) &&
199 getOffset() == Other.getOffset();
Dan Gohman8c2b5252009-10-30 01:27:03 +0000200 case MachineOperand::MO_BlockAddress:
Michael Liao6c7ccaa2012-09-12 21:43:09 +0000201 return getBlockAddress() == Other.getBlockAddress() &&
202 getOffset() == Other.getOffset();
Jakob Stoklund Olesen7739cad2012-01-16 19:22:00 +0000203 case MO_RegisterMask:
204 return getRegMask() == Other.getRegMask();
Chris Lattner72aaa3c2010-03-13 08:14:18 +0000205 case MachineOperand::MO_MCSymbol:
206 return getMCSymbol() == Other.getMCSymbol();
Chris Lattner24ad3ed2010-04-07 18:03:19 +0000207 case MachineOperand::MO_Metadata:
208 return getMetadata() == Other.getMetadata();
Chris Lattnerf7382302007-12-30 21:56:09 +0000209 }
Chandler Carruth732f05c2012-01-10 18:08:01 +0000210 llvm_unreachable("Invalid machine operand type");
Chris Lattnerf7382302007-12-30 21:56:09 +0000211}
212
Chandler Carruthd862d692012-07-05 11:06:22 +0000213// Note: this must stay exactly in sync with isIdenticalTo above.
214hash_code llvm::hash_value(const MachineOperand &MO) {
215 switch (MO.getType()) {
216 case MachineOperand::MO_Register:
Jakob Stoklund Olesen190e3422012-08-28 18:05:48 +0000217 // Register operands don't have target flags.
218 return hash_combine(MO.getType(), MO.getReg(), MO.getSubReg(), MO.isDef());
Chandler Carruthd862d692012-07-05 11:06:22 +0000219 case MachineOperand::MO_Immediate:
220 return hash_combine(MO.getType(), MO.getTargetFlags(), MO.getImm());
221 case MachineOperand::MO_CImmediate:
222 return hash_combine(MO.getType(), MO.getTargetFlags(), MO.getCImm());
223 case MachineOperand::MO_FPImmediate:
224 return hash_combine(MO.getType(), MO.getTargetFlags(), MO.getFPImm());
225 case MachineOperand::MO_MachineBasicBlock:
226 return hash_combine(MO.getType(), MO.getTargetFlags(), MO.getMBB());
227 case MachineOperand::MO_FrameIndex:
228 return hash_combine(MO.getType(), MO.getTargetFlags(), MO.getIndex());
229 case MachineOperand::MO_ConstantPoolIndex:
Jakob Stoklund Olesen0b40d092012-08-07 18:56:39 +0000230 case MachineOperand::MO_TargetIndex:
Chandler Carruthd862d692012-07-05 11:06:22 +0000231 return hash_combine(MO.getType(), MO.getTargetFlags(), MO.getIndex(),
232 MO.getOffset());
233 case MachineOperand::MO_JumpTableIndex:
234 return hash_combine(MO.getType(), MO.getTargetFlags(), MO.getIndex());
235 case MachineOperand::MO_ExternalSymbol:
236 return hash_combine(MO.getType(), MO.getTargetFlags(), MO.getOffset(),
237 MO.getSymbolName());
238 case MachineOperand::MO_GlobalAddress:
239 return hash_combine(MO.getType(), MO.getTargetFlags(), MO.getGlobal(),
240 MO.getOffset());
241 case MachineOperand::MO_BlockAddress:
242 return hash_combine(MO.getType(), MO.getTargetFlags(),
Michael Liao6c7ccaa2012-09-12 21:43:09 +0000243 MO.getBlockAddress(), MO.getOffset());
Chandler Carruthd862d692012-07-05 11:06:22 +0000244 case MachineOperand::MO_RegisterMask:
245 return hash_combine(MO.getType(), MO.getTargetFlags(), MO.getRegMask());
246 case MachineOperand::MO_Metadata:
247 return hash_combine(MO.getType(), MO.getTargetFlags(), MO.getMetadata());
248 case MachineOperand::MO_MCSymbol:
249 return hash_combine(MO.getType(), MO.getTargetFlags(), MO.getMCSymbol());
250 }
251 llvm_unreachable("Invalid machine operand type");
252}
253
Chris Lattnerf7382302007-12-30 21:56:09 +0000254/// print - Print the specified machine operand.
255///
Mon P Wang5ca6bd12008-10-10 01:43:55 +0000256void MachineOperand::print(raw_ostream &OS, const TargetMachine *TM) const {
Dan Gohman80f6c582009-11-09 19:38:45 +0000257 // If the instruction is embedded into a basic block, we can find the
258 // target info for the instruction.
259 if (!TM)
260 if (const MachineInstr *MI = getParent())
261 if (const MachineBasicBlock *MBB = MI->getParent())
262 if (const MachineFunction *MF = MBB->getParent())
263 TM = &MF->getTarget();
Jakob Stoklund Olesen43142682011-01-09 03:05:53 +0000264 const TargetRegisterInfo *TRI = TM ? TM->getRegisterInfo() : 0;
Dan Gohman80f6c582009-11-09 19:38:45 +0000265
Chris Lattnerf7382302007-12-30 21:56:09 +0000266 switch (getType()) {
267 case MachineOperand::MO_Register:
Jakob Stoklund Olesen43142682011-01-09 03:05:53 +0000268 OS << PrintReg(getReg(), TRI, getSubReg());
Dan Gohman2ccc8392008-12-18 21:51:27 +0000269
Evan Cheng4784f1f2009-06-30 08:49:04 +0000270 if (isDef() || isKill() || isDead() || isImplicit() || isUndef() ||
Jakob Stoklund Olesen4ba69162012-08-28 18:34:41 +0000271 isInternalRead() || isEarlyClobber() || isTied()) {
Chris Lattner31530612009-06-24 17:54:48 +0000272 OS << '<';
Chris Lattnerf7382302007-12-30 21:56:09 +0000273 bool NeedComma = false;
Evan Cheng07897072009-10-14 23:37:31 +0000274 if (isDef()) {
Chris Lattner31530612009-06-24 17:54:48 +0000275 if (NeedComma) OS << ',';
Dale Johannesen913d3df2008-09-12 17:49:03 +0000276 if (isEarlyClobber())
277 OS << "earlyclobber,";
Evan Cheng07897072009-10-14 23:37:31 +0000278 if (isImplicit())
279 OS << "imp-";
Chris Lattnerf7382302007-12-30 21:56:09 +0000280 OS << "def";
281 NeedComma = true;
Jakob Stoklund Olesen3429c752012-04-20 21:45:33 +0000282 // <def,read-undef> only makes sense when getSubReg() is set.
283 // Don't clutter the output otherwise.
284 if (isUndef() && getSubReg())
285 OS << ",read-undef";
Evan Cheng5affca02009-10-21 07:56:02 +0000286 } else if (isImplicit()) {
Evan Cheng07897072009-10-14 23:37:31 +0000287 OS << "imp-use";
Evan Cheng5affca02009-10-21 07:56:02 +0000288 NeedComma = true;
289 }
Evan Cheng07897072009-10-14 23:37:31 +0000290
Jakob Stoklund Olesen4ba69162012-08-28 18:34:41 +0000291 if (isKill()) {
Chris Lattner31530612009-06-24 17:54:48 +0000292 if (NeedComma) OS << ',';
Jakob Stoklund Olesen4ba69162012-08-28 18:34:41 +0000293 OS << "kill";
294 NeedComma = true;
295 }
296 if (isDead()) {
297 if (NeedComma) OS << ',';
298 OS << "dead";
299 NeedComma = true;
300 }
301 if (isUndef() && isUse()) {
302 if (NeedComma) OS << ',';
303 OS << "undef";
304 NeedComma = true;
305 }
306 if (isInternalRead()) {
307 if (NeedComma) OS << ',';
308 OS << "internal";
309 NeedComma = true;
310 }
311 if (isTied()) {
312 if (NeedComma) OS << ',';
313 OS << "tied";
Jakob Stoklund Olesen9c130672012-09-04 18:36:28 +0000314 if (TiedTo != 15)
315 OS << unsigned(TiedTo - 1);
Jakob Stoklund Olesen4ba69162012-08-28 18:34:41 +0000316 NeedComma = true;
Chris Lattnerf7382302007-12-30 21:56:09 +0000317 }
Chris Lattner31530612009-06-24 17:54:48 +0000318 OS << '>';
Chris Lattnerf7382302007-12-30 21:56:09 +0000319 }
320 break;
321 case MachineOperand::MO_Immediate:
322 OS << getImm();
323 break;
Devang Patel8594d422011-06-24 20:46:11 +0000324 case MachineOperand::MO_CImmediate:
325 getCImm()->getValue().print(OS, false);
326 break;
Nate Begemane8b7ccf2008-02-14 07:39:30 +0000327 case MachineOperand::MO_FPImmediate:
Chris Lattnercf0fe8d2009-10-05 05:54:46 +0000328 if (getFPImm()->getType()->isFloatTy())
Nate Begemane8b7ccf2008-02-14 07:39:30 +0000329 OS << getFPImm()->getValueAPF().convertToFloat();
Chris Lattner31530612009-06-24 17:54:48 +0000330 else
Nate Begemane8b7ccf2008-02-14 07:39:30 +0000331 OS << getFPImm()->getValueAPF().convertToDouble();
Nate Begemane8b7ccf2008-02-14 07:39:30 +0000332 break;
Chris Lattnerf7382302007-12-30 21:56:09 +0000333 case MachineOperand::MO_MachineBasicBlock:
Dan Gohman0ba90f32009-10-31 20:19:03 +0000334 OS << "<BB#" << getMBB()->getNumber() << ">";
Chris Lattnerf7382302007-12-30 21:56:09 +0000335 break;
336 case MachineOperand::MO_FrameIndex:
Chris Lattner31530612009-06-24 17:54:48 +0000337 OS << "<fi#" << getIndex() << '>';
Chris Lattnerf7382302007-12-30 21:56:09 +0000338 break;
339 case MachineOperand::MO_ConstantPoolIndex:
Chris Lattner8aa797a2007-12-30 23:10:15 +0000340 OS << "<cp#" << getIndex();
Chris Lattnerf7382302007-12-30 21:56:09 +0000341 if (getOffset()) OS << "+" << getOffset();
Chris Lattner31530612009-06-24 17:54:48 +0000342 OS << '>';
Chris Lattnerf7382302007-12-30 21:56:09 +0000343 break;
Jakob Stoklund Olesen0b40d092012-08-07 18:56:39 +0000344 case MachineOperand::MO_TargetIndex:
345 OS << "<ti#" << getIndex();
346 if (getOffset()) OS << "+" << getOffset();
347 OS << '>';
348 break;
Chris Lattnerf7382302007-12-30 21:56:09 +0000349 case MachineOperand::MO_JumpTableIndex:
Chris Lattner31530612009-06-24 17:54:48 +0000350 OS << "<jt#" << getIndex() << '>';
Chris Lattnerf7382302007-12-30 21:56:09 +0000351 break;
352 case MachineOperand::MO_GlobalAddress:
Dan Gohman8d4e3b52009-11-06 18:03:10 +0000353 OS << "<ga:";
354 WriteAsOperand(OS, getGlobal(), /*PrintType=*/false);
Chris Lattnerf7382302007-12-30 21:56:09 +0000355 if (getOffset()) OS << "+" << getOffset();
Chris Lattner31530612009-06-24 17:54:48 +0000356 OS << '>';
Chris Lattnerf7382302007-12-30 21:56:09 +0000357 break;
358 case MachineOperand::MO_ExternalSymbol:
359 OS << "<es:" << getSymbolName();
360 if (getOffset()) OS << "+" << getOffset();
Chris Lattner31530612009-06-24 17:54:48 +0000361 OS << '>';
Chris Lattnerf7382302007-12-30 21:56:09 +0000362 break;
Dan Gohman8c2b5252009-10-30 01:27:03 +0000363 case MachineOperand::MO_BlockAddress:
Dale Johannesen5f72a5e2010-01-13 00:00:24 +0000364 OS << '<';
Dan Gohman0ba90f32009-10-31 20:19:03 +0000365 WriteAsOperand(OS, getBlockAddress(), /*PrintType=*/false);
Michael Liao6c7ccaa2012-09-12 21:43:09 +0000366 if (getOffset()) OS << "+" << getOffset();
Dan Gohman8c2b5252009-10-30 01:27:03 +0000367 OS << '>';
368 break;
Jakob Stoklund Olesen7739cad2012-01-16 19:22:00 +0000369 case MachineOperand::MO_RegisterMask:
Jakob Stoklund Olesen478a8a02012-02-02 23:52:57 +0000370 OS << "<regmask>";
Jakob Stoklund Olesen7739cad2012-01-16 19:22:00 +0000371 break;
Dale Johannesen5f72a5e2010-01-13 00:00:24 +0000372 case MachineOperand::MO_Metadata:
373 OS << '<';
374 WriteAsOperand(OS, getMetadata(), /*PrintType=*/false);
375 OS << '>';
376 break;
Chris Lattner72aaa3c2010-03-13 08:14:18 +0000377 case MachineOperand::MO_MCSymbol:
378 OS << "<MCSym=" << *getMCSymbol() << '>';
379 break;
Chris Lattnerf7382302007-12-30 21:56:09 +0000380 }
Jim Grosbachee61d672011-08-24 16:44:17 +0000381
Chris Lattner31530612009-06-24 17:54:48 +0000382 if (unsigned TF = getTargetFlags())
383 OS << "[TF=" << TF << ']';
Chris Lattnerf7382302007-12-30 21:56:09 +0000384}
385
386//===----------------------------------------------------------------------===//
Dan Gohmance42e402008-07-07 20:32:02 +0000387// MachineMemOperand Implementation
388//===----------------------------------------------------------------------===//
389
Chris Lattner40a858f2010-09-21 05:39:30 +0000390/// getAddrSpace - Return the LLVM IR address space number that this pointer
391/// points into.
392unsigned MachinePointerInfo::getAddrSpace() const {
393 if (V == 0) return 0;
394 return cast<PointerType>(V->getType())->getAddressSpace();
395}
396
Chris Lattnere8639032010-09-21 06:22:23 +0000397/// getConstantPool - Return a MachinePointerInfo record that refers to the
398/// constant pool.
399MachinePointerInfo MachinePointerInfo::getConstantPool() {
400 return MachinePointerInfo(PseudoSourceValue::getConstantPool());
401}
402
403/// getFixedStack - Return a MachinePointerInfo record that refers to the
404/// the specified FrameIndex.
405MachinePointerInfo MachinePointerInfo::getFixedStack(int FI, int64_t offset) {
406 return MachinePointerInfo(PseudoSourceValue::getFixedStack(FI), offset);
407}
408
Chris Lattner1daa6f42010-09-21 06:43:24 +0000409MachinePointerInfo MachinePointerInfo::getJumpTable() {
410 return MachinePointerInfo(PseudoSourceValue::getJumpTable());
411}
412
413MachinePointerInfo MachinePointerInfo::getGOT() {
414 return MachinePointerInfo(PseudoSourceValue::getGOT());
415}
Chris Lattner40a858f2010-09-21 05:39:30 +0000416
Chris Lattnerfc448ff2010-09-21 18:51:21 +0000417MachinePointerInfo MachinePointerInfo::getStack(int64_t Offset) {
418 return MachinePointerInfo(PseudoSourceValue::getStack(), Offset);
419}
420
Chris Lattnerda39c392010-09-21 04:32:08 +0000421MachineMemOperand::MachineMemOperand(MachinePointerInfo ptrinfo, unsigned f,
Dan Gohmanf96e4bd2010-10-20 00:31:05 +0000422 uint64_t s, unsigned int a,
Rafael Espindola95d594c2012-03-31 18:14:00 +0000423 const MDNode *TBAAInfo,
424 const MDNode *Ranges)
Chris Lattnerda39c392010-09-21 04:32:08 +0000425 : PtrInfo(ptrinfo), Size(s),
Dan Gohmanf96e4bd2010-10-20 00:31:05 +0000426 Flags((f & ((1 << MOMaxBits) - 1)) | ((Log2_32(a) + 1) << MOMaxBits)),
Rafael Espindola95d594c2012-03-31 18:14:00 +0000427 TBAAInfo(TBAAInfo), Ranges(Ranges) {
Chris Lattnerda39c392010-09-21 04:32:08 +0000428 assert((PtrInfo.V == 0 || isa<PointerType>(PtrInfo.V->getType())) &&
429 "invalid pointer value");
Dan Gohman28f02fd2009-09-21 19:47:04 +0000430 assert(getBaseAlignment() == a && "Alignment is not a power of 2!");
Dan Gohmanc5e1f982008-07-16 15:56:42 +0000431 assert((isLoad() || isStore()) && "Not a load/store!");
Dan Gohmance42e402008-07-07 20:32:02 +0000432}
433
Dan Gohmanb8d2f552008-08-20 15:58:01 +0000434/// Profile - Gather unique data for the object.
435///
436void MachineMemOperand::Profile(FoldingSetNodeID &ID) const {
Chris Lattnere8e2e802010-09-21 04:23:39 +0000437 ID.AddInteger(getOffset());
Dan Gohmanb8d2f552008-08-20 15:58:01 +0000438 ID.AddInteger(Size);
Chris Lattnere8e2e802010-09-21 04:23:39 +0000439 ID.AddPointer(getValue());
Dan Gohmanb8d2f552008-08-20 15:58:01 +0000440 ID.AddInteger(Flags);
441}
442
Dan Gohmanc76909a2009-09-25 20:36:54 +0000443void MachineMemOperand::refineAlignment(const MachineMemOperand *MMO) {
444 // The Value and Offset may differ due to CSE. But the flags and size
445 // should be the same.
446 assert(MMO->getFlags() == getFlags() && "Flags mismatch!");
447 assert(MMO->getSize() == getSize() && "Size mismatch!");
448
449 if (MMO->getBaseAlignment() >= getBaseAlignment()) {
450 // Update the alignment value.
David Greeneba2b2972010-02-15 16:48:31 +0000451 Flags = (Flags & ((1 << MOMaxBits) - 1)) |
452 ((Log2_32(MMO->getBaseAlignment()) + 1) << MOMaxBits);
Dan Gohmanc76909a2009-09-25 20:36:54 +0000453 // Also update the base and offset, because the new alignment may
454 // not be applicable with the old ones.
Chris Lattnere8e2e802010-09-21 04:23:39 +0000455 PtrInfo = MMO->PtrInfo;
Dan Gohmanc76909a2009-09-25 20:36:54 +0000456 }
457}
458
Dan Gohman4b2ebc12009-09-25 23:33:20 +0000459/// getAlignment - Return the minimum known alignment in bytes of the
460/// actual memory reference.
461uint64_t MachineMemOperand::getAlignment() const {
462 return MinAlign(getBaseAlignment(), getOffset());
463}
464
Dan Gohmanc76909a2009-09-25 20:36:54 +0000465raw_ostream &llvm::operator<<(raw_ostream &OS, const MachineMemOperand &MMO) {
466 assert((MMO.isLoad() || MMO.isStore()) &&
Dan Gohmancd26ec52009-09-23 01:33:16 +0000467 "SV has to be a load, store or both.");
Jim Grosbachee61d672011-08-24 16:44:17 +0000468
Dan Gohmanc76909a2009-09-25 20:36:54 +0000469 if (MMO.isVolatile())
Dan Gohmancd26ec52009-09-23 01:33:16 +0000470 OS << "Volatile ";
471
Dan Gohmanc76909a2009-09-25 20:36:54 +0000472 if (MMO.isLoad())
Dan Gohmancd26ec52009-09-23 01:33:16 +0000473 OS << "LD";
Dan Gohmanc76909a2009-09-25 20:36:54 +0000474 if (MMO.isStore())
Dan Gohmancd26ec52009-09-23 01:33:16 +0000475 OS << "ST";
Dan Gohmanc76909a2009-09-25 20:36:54 +0000476 OS << MMO.getSize();
Jim Grosbachee61d672011-08-24 16:44:17 +0000477
Dan Gohmancd26ec52009-09-23 01:33:16 +0000478 // Print the address information.
479 OS << "[";
Dan Gohmanc76909a2009-09-25 20:36:54 +0000480 if (!MMO.getValue())
Dan Gohmancd26ec52009-09-23 01:33:16 +0000481 OS << "<unknown>";
482 else
Dan Gohmanc76909a2009-09-25 20:36:54 +0000483 WriteAsOperand(OS, MMO.getValue(), /*PrintType=*/false);
Dan Gohmancd26ec52009-09-23 01:33:16 +0000484
485 // If the alignment of the memory reference itself differs from the alignment
486 // of the base pointer, print the base alignment explicitly, next to the base
487 // pointer.
Dan Gohmanc76909a2009-09-25 20:36:54 +0000488 if (MMO.getBaseAlignment() != MMO.getAlignment())
489 OS << "(align=" << MMO.getBaseAlignment() << ")";
Dan Gohmancd26ec52009-09-23 01:33:16 +0000490
Dan Gohmanc76909a2009-09-25 20:36:54 +0000491 if (MMO.getOffset() != 0)
492 OS << "+" << MMO.getOffset();
Dan Gohmancd26ec52009-09-23 01:33:16 +0000493 OS << "]";
494
495 // Print the alignment of the reference.
Dan Gohmanc76909a2009-09-25 20:36:54 +0000496 if (MMO.getBaseAlignment() != MMO.getAlignment() ||
497 MMO.getBaseAlignment() != MMO.getSize())
498 OS << "(align=" << MMO.getAlignment() << ")";
Dan Gohmancd26ec52009-09-23 01:33:16 +0000499
Dan Gohmanf96e4bd2010-10-20 00:31:05 +0000500 // Print TBAA info.
501 if (const MDNode *TBAAInfo = MMO.getTBAAInfo()) {
502 OS << "(tbaa=";
503 if (TBAAInfo->getNumOperands() > 0)
504 WriteAsOperand(OS, TBAAInfo->getOperand(0), /*PrintType=*/false);
505 else
506 OS << "<unknown>";
507 OS << ")";
508 }
509
Bill Wendlingd65ba722011-04-29 23:45:22 +0000510 // Print nontemporal info.
511 if (MMO.isNonTemporal())
512 OS << "(nontemporal)";
513
Dan Gohmancd26ec52009-09-23 01:33:16 +0000514 return OS;
515}
516
Dan Gohmance42e402008-07-07 20:32:02 +0000517//===----------------------------------------------------------------------===//
Chris Lattnerf7382302007-12-30 21:56:09 +0000518// MachineInstr Implementation
519//===----------------------------------------------------------------------===//
520
Evan Cheng67f660c2006-11-30 07:08:44 +0000521void MachineInstr::addImplicitDefUseOperands() {
Evan Chenge837dea2011-06-28 19:10:37 +0000522 if (MCID->ImplicitDefs)
Craig Topperfac25982012-03-08 08:22:45 +0000523 for (const uint16_t *ImpDefs = MCID->getImplicitDefs(); *ImpDefs; ++ImpDefs)
Chris Lattner8019f412007-12-30 00:41:17 +0000524 addOperand(MachineOperand::CreateReg(*ImpDefs, true, true));
Evan Chenge837dea2011-06-28 19:10:37 +0000525 if (MCID->ImplicitUses)
Craig Topperfac25982012-03-08 08:22:45 +0000526 for (const uint16_t *ImpUses = MCID->getImplicitUses(); *ImpUses; ++ImpUses)
Chris Lattner8019f412007-12-30 00:41:17 +0000527 addOperand(MachineOperand::CreateReg(*ImpUses, false, true));
Evan Chengd7de4962006-11-13 23:34:06 +0000528}
529
Bob Wilson0855cad2010-04-09 04:34:03 +0000530/// MachineInstr ctor - This constructor creates a MachineInstr and adds the
531/// implicit operands. It reserves space for the number of operands specified by
Evan Chenge837dea2011-06-28 19:10:37 +0000532/// the MCInstrDesc.
Evan Chenge837dea2011-06-28 19:10:37 +0000533MachineInstr::MachineInstr(const MCInstrDesc &tid, const DebugLoc dl,
Dale Johannesen06efc022009-01-27 23:20:29 +0000534 bool NoImp)
Jakob Stoklund Olesencc84cda2011-09-29 01:47:36 +0000535 : MCID(&tid), Flags(0), AsmPrinterFlags(0),
Benjamin Kramer861ea232012-03-16 16:39:27 +0000536 NumMemRefs(0), MemRefs(0), Parent(0), debugLoc(dl) {
Jakob Stoklund Olesencc84cda2011-09-29 01:47:36 +0000537 unsigned NumImplicitOps = 0;
Bob Wilson1793ab92010-04-09 04:46:43 +0000538 if (!NoImp)
Evan Chenge837dea2011-06-28 19:10:37 +0000539 NumImplicitOps = MCID->getNumImplicitDefs() + MCID->getNumImplicitUses();
540 Operands.reserve(NumImplicitOps + MCID->getNumOperands());
Dale Johannesen06efc022009-01-27 23:20:29 +0000541 if (!NoImp)
542 addImplicitDefUseOperands();
543 // Make sure that we get added to a machine basicblock
544 LeakDetector::addGarbageObject(this);
545}
546
Misha Brukmance22e762004-07-09 14:45:17 +0000547/// MachineInstr ctor - Copies MachineInstr arg exactly
548///
Evan Cheng1ed99222008-07-19 00:37:25 +0000549MachineInstr::MachineInstr(MachineFunction &MF, const MachineInstr &MI)
Jakob Stoklund Olesencc84cda2011-09-29 01:47:36 +0000550 : MCID(&MI.getDesc()), Flags(0), AsmPrinterFlags(0),
Benjamin Kramer861ea232012-03-16 16:39:27 +0000551 NumMemRefs(MI.NumMemRefs), MemRefs(MI.MemRefs),
Dan Gohmanc76909a2009-09-25 20:36:54 +0000552 Parent(0), debugLoc(MI.getDebugLoc()) {
Chris Lattner943b5e12006-05-04 19:14:44 +0000553 Operands.reserve(MI.getNumOperands());
Tanya Lattnerb5159ed2004-05-23 20:58:02 +0000554
Misha Brukmance22e762004-07-09 14:45:17 +0000555 // Add operands
Evan Cheng1ed99222008-07-19 00:37:25 +0000556 for (unsigned i = 0; i != MI.getNumOperands(); ++i)
557 addOperand(MI.getOperand(i));
Tanya Lattner0c63e032004-05-24 03:14:18 +0000558
Jakob Stoklund Olesenbd7b36e2012-12-18 21:36:05 +0000559 // Copy all the sensible flags.
560 setFlags(MI.Flags);
Anton Korobeynikov6dd97472011-03-05 18:43:04 +0000561
Dan Gohman8e5f2c62008-07-07 23:14:23 +0000562 // Set parent to null.
Chris Lattnerf20c1a42007-12-31 04:56:33 +0000563 Parent = 0;
Dan Gohman6116a732008-07-21 18:47:29 +0000564
565 LeakDetector::addGarbageObject(this);
Tanya Lattner466b5342004-05-23 19:35:12 +0000566}
567
Misha Brukmance22e762004-07-09 14:45:17 +0000568MachineInstr::~MachineInstr() {
Dan Gohman2c3f7ae2008-07-17 23:49:46 +0000569 LeakDetector::removeGarbageObject(this);
Chris Lattnere12d6ab2007-12-30 06:11:04 +0000570#ifndef NDEBUG
Chris Lattner62ed6b92008-01-01 01:12:31 +0000571 for (unsigned i = 0, e = Operands.size(); i != e; ++i) {
Chris Lattnere12d6ab2007-12-30 06:11:04 +0000572 assert(Operands[i].ParentMI == this && "ParentMI mismatch!");
Dan Gohmand735b802008-10-03 15:45:36 +0000573 assert((!Operands[i].isReg() || !Operands[i].isOnRegUseList()) &&
Chris Lattner62ed6b92008-01-01 01:12:31 +0000574 "Reg operand def/use list corrupted");
575 }
Chris Lattnere12d6ab2007-12-30 06:11:04 +0000576#endif
Alkis Evlogimenosaad5c052004-02-16 07:17:43 +0000577}
578
Chris Lattner62ed6b92008-01-01 01:12:31 +0000579/// getRegInfo - If this instruction is embedded into a MachineFunction,
580/// return the MachineRegisterInfo object for the current function, otherwise
581/// return null.
582MachineRegisterInfo *MachineInstr::getRegInfo() {
583 if (MachineBasicBlock *MBB = getParent())
Dan Gohman4e526b92008-07-08 23:59:09 +0000584 return &MBB->getParent()->getRegInfo();
Chris Lattner62ed6b92008-01-01 01:12:31 +0000585 return 0;
586}
587
588/// RemoveRegOperandsFromUseLists - Unlink all of the register operands in
589/// this instruction from their respective use lists. This requires that the
590/// operands already be on their use lists.
Jakob Stoklund Olesenff2b99a2012-08-09 22:49:37 +0000591void MachineInstr::RemoveRegOperandsFromUseLists(MachineRegisterInfo &MRI) {
592 for (unsigned i = 0, e = Operands.size(); i != e; ++i)
Dan Gohmand735b802008-10-03 15:45:36 +0000593 if (Operands[i].isReg())
Jakob Stoklund Olesenff2b99a2012-08-09 22:49:37 +0000594 MRI.removeRegOperandFromUseList(&Operands[i]);
Chris Lattner62ed6b92008-01-01 01:12:31 +0000595}
596
597/// AddRegOperandsToUseLists - Add all of the register operands in
598/// this instruction from their respective use lists. This requires that the
599/// operands not be on their use lists yet.
Jakob Stoklund Olesenff2b99a2012-08-09 22:49:37 +0000600void MachineInstr::AddRegOperandsToUseLists(MachineRegisterInfo &MRI) {
601 for (unsigned i = 0, e = Operands.size(); i != e; ++i)
Dan Gohmand735b802008-10-03 15:45:36 +0000602 if (Operands[i].isReg())
Jakob Stoklund Olesenff2b99a2012-08-09 22:49:37 +0000603 MRI.addRegOperandToUseList(&Operands[i]);
Chris Lattner62ed6b92008-01-01 01:12:31 +0000604}
605
Chris Lattner62ed6b92008-01-01 01:12:31 +0000606/// addOperand - Add the specified operand to the instruction. If it is an
607/// implicit operand, it is added to the end of the operand list. If it is
608/// an explicit operand it is added at the end of the explicit operand list
Jim Grosbachee61d672011-08-24 16:44:17 +0000609/// (before the first implicit operand).
Chris Lattner62ed6b92008-01-01 01:12:31 +0000610void MachineInstr::addOperand(const MachineOperand &Op) {
Jakob Stoklund Olesen3627a462011-09-29 00:40:51 +0000611 assert(MCID && "Cannot add operands before providing an instr descriptor");
Dan Gohmand735b802008-10-03 15:45:36 +0000612 bool isImpReg = Op.isReg() && Op.isImplicit();
Dan Gohmanbcf28c02008-12-09 22:45:08 +0000613 MachineRegisterInfo *RegInfo = getRegInfo();
614
Jakob Stoklund Olesen3627a462011-09-29 00:40:51 +0000615 // If the Operands backing store is reallocated, all register operands must
616 // be removed and re-added to RegInfo. It is storing pointers to operands.
617 bool Reallocate = RegInfo &&
618 !Operands.empty() && Operands.size() == Operands.capacity();
Jim Grosbachee61d672011-08-24 16:44:17 +0000619
Jakob Stoklund Olesen3627a462011-09-29 00:40:51 +0000620 // Find the insert location for the new operand. Implicit registers go at
621 // the end, everything goes before the implicit regs.
622 unsigned OpNo = Operands.size();
Jim Grosbachee61d672011-08-24 16:44:17 +0000623
Jakob Stoklund Olesen3627a462011-09-29 00:40:51 +0000624 // Remove all the implicit operands from RegInfo if they need to be shifted.
625 // FIXME: Allow mixed explicit and implicit operands on inline asm.
626 // InstrEmitter::EmitSpecialNode() is marking inline asm clobbers as
627 // implicit-defs, but they must not be moved around. See the FIXME in
628 // InstrEmitter.cpp.
629 if (!isImpReg && !isInlineAsm()) {
630 while (OpNo && Operands[OpNo-1].isReg() && Operands[OpNo-1].isImplicit()) {
631 --OpNo;
Jakob Stoklund Olesen9c130672012-09-04 18:36:28 +0000632 assert(!Operands[OpNo].isTied() && "Cannot move tied operands");
Jakob Stoklund Olesen3627a462011-09-29 00:40:51 +0000633 if (RegInfo)
Jakob Stoklund Olesenff2b99a2012-08-09 22:49:37 +0000634 RegInfo->removeRegOperandFromUseList(&Operands[OpNo]);
Chris Lattner62ed6b92008-01-01 01:12:31 +0000635 }
636 }
Jim Grosbachee61d672011-08-24 16:44:17 +0000637
Jakob Stoklund Olesen3627a462011-09-29 00:40:51 +0000638 // OpNo now points as the desired insertion point. Unless this is a variadic
639 // instruction, only implicit regs are allowed beyond MCID->getNumOperands().
Jakob Stoklund Olesen33a537a2012-07-04 23:53:23 +0000640 // RegMask operands go between the explicit and implicit operands.
641 assert((isImpReg || Op.isRegMask() || MCID->isVariadic() ||
642 OpNo < MCID->getNumOperands()) &&
Jakob Stoklund Olesen3627a462011-09-29 00:40:51 +0000643 "Trying to add an operand to a machine instr that is already done!");
Chris Lattner62ed6b92008-01-01 01:12:31 +0000644
Jakob Stoklund Olesen3627a462011-09-29 00:40:51 +0000645 // All operands from OpNo have been removed from RegInfo. If the Operands
646 // backing store needs to be reallocated, we also need to remove any other
647 // register operands.
648 if (Reallocate)
649 for (unsigned i = 0; i != OpNo; ++i)
650 if (Operands[i].isReg())
Jakob Stoklund Olesenff2b99a2012-08-09 22:49:37 +0000651 RegInfo->removeRegOperandFromUseList(&Operands[i]);
Chris Lattner62ed6b92008-01-01 01:12:31 +0000652
Jakob Stoklund Olesen3627a462011-09-29 00:40:51 +0000653 // Insert the new operand at OpNo.
654 Operands.insert(Operands.begin() + OpNo, Op);
655 Operands[OpNo].ParentMI = this;
Chris Lattner62ed6b92008-01-01 01:12:31 +0000656
Jakob Stoklund Olesen3627a462011-09-29 00:40:51 +0000657 // The Operands backing store has now been reallocated, so we can re-add the
658 // operands before OpNo.
659 if (Reallocate)
660 for (unsigned i = 0; i != OpNo; ++i)
661 if (Operands[i].isReg())
Jakob Stoklund Olesenff2b99a2012-08-09 22:49:37 +0000662 RegInfo->addRegOperandToUseList(&Operands[i]);
Jim Grosbachee61d672011-08-24 16:44:17 +0000663
Jakob Stoklund Olesen3627a462011-09-29 00:40:51 +0000664 // When adding a register operand, tell RegInfo about it.
665 if (Operands[OpNo].isReg()) {
Jakob Stoklund Olesenff2b99a2012-08-09 22:49:37 +0000666 // Ensure isOnRegUseList() returns false, regardless of Op's status.
667 Operands[OpNo].Contents.Reg.Prev = 0;
Jakob Stoklund Olesen9c130672012-09-04 18:36:28 +0000668 // Ignore existing ties. This is not a property that can be copied.
669 Operands[OpNo].TiedTo = 0;
Jakob Stoklund Olesenff2b99a2012-08-09 22:49:37 +0000670 // Add the new operand to RegInfo.
671 if (RegInfo)
672 RegInfo->addRegOperandToUseList(&Operands[OpNo]);
Jakob Stoklund Olesene941df52012-08-30 14:39:06 +0000673 // The MCID operand information isn't accurate until we start adding
674 // explicit operands. The implicit operands are added first, then the
675 // explicits are inserted before them.
676 if (!isImpReg) {
Jakob Stoklund Olesen9c130672012-09-04 18:36:28 +0000677 // Tie uses to defs as indicated in MCInstrDesc.
Jakob Stoklund Olesene941df52012-08-30 14:39:06 +0000678 if (Operands[OpNo].isUse()) {
679 int DefIdx = MCID->getOperandConstraint(OpNo, MCOI::TIED_TO);
Jakob Stoklund Olesen94083142012-08-31 20:50:53 +0000680 if (DefIdx != -1)
681 tieOperands(DefIdx, OpNo);
Jakob Stoklund Olesen4ba69162012-08-28 18:34:41 +0000682 }
Jakob Stoklund Olesene941df52012-08-30 14:39:06 +0000683 // If the register operand is flagged as early, mark the operand as such.
684 if (MCID->getOperandConstraint(OpNo, MCOI::EARLY_CLOBBER) != -1)
685 Operands[OpNo].setIsEarlyClobber(true);
Jakob Stoklund Olesen4ba69162012-08-28 18:34:41 +0000686 }
Jakob Stoklund Olesen3627a462011-09-29 00:40:51 +0000687 }
Jim Grosbachee61d672011-08-24 16:44:17 +0000688
Jakob Stoklund Olesen3627a462011-09-29 00:40:51 +0000689 // Re-add all the implicit ops.
690 if (RegInfo) {
691 for (unsigned i = OpNo + 1, e = Operands.size(); i != e; ++i) {
Dan Gohmand735b802008-10-03 15:45:36 +0000692 assert(Operands[i].isReg() && "Should only be an implicit reg!");
Jakob Stoklund Olesenff2b99a2012-08-09 22:49:37 +0000693 RegInfo->addRegOperandToUseList(&Operands[i]);
Chris Lattner62ed6b92008-01-01 01:12:31 +0000694 }
Chris Lattner62ed6b92008-01-01 01:12:31 +0000695 }
696}
697
698/// RemoveOperand - Erase an operand from an instruction, leaving it with one
699/// fewer operand than it started with.
700///
701void MachineInstr::RemoveOperand(unsigned OpNo) {
702 assert(OpNo < Operands.size() && "Invalid operand number");
Jakob Stoklund Olesen699ac042012-08-29 00:37:58 +0000703 untieRegOperand(OpNo);
Jakob Stoklund Olesenff2b99a2012-08-09 22:49:37 +0000704 MachineRegisterInfo *RegInfo = getRegInfo();
Jim Grosbachee61d672011-08-24 16:44:17 +0000705
Chris Lattner62ed6b92008-01-01 01:12:31 +0000706 // Special case removing the last one.
707 if (OpNo == Operands.size()-1) {
708 // If needed, remove from the reg def/use list.
Jakob Stoklund Olesenff2b99a2012-08-09 22:49:37 +0000709 if (RegInfo && Operands.back().isReg() && Operands.back().isOnRegUseList())
710 RegInfo->removeRegOperandFromUseList(&Operands.back());
Jim Grosbachee61d672011-08-24 16:44:17 +0000711
Chris Lattner62ed6b92008-01-01 01:12:31 +0000712 Operands.pop_back();
713 return;
714 }
715
716 // Otherwise, we are removing an interior operand. If we have reginfo to
717 // update, remove all operands that will be shifted down from their reg lists,
718 // move everything down, then re-add them.
Chris Lattner62ed6b92008-01-01 01:12:31 +0000719 if (RegInfo) {
720 for (unsigned i = OpNo, e = Operands.size(); i != e; ++i) {
Dan Gohmand735b802008-10-03 15:45:36 +0000721 if (Operands[i].isReg())
Jakob Stoklund Olesenff2b99a2012-08-09 22:49:37 +0000722 RegInfo->removeRegOperandFromUseList(&Operands[i]);
Chris Lattner62ed6b92008-01-01 01:12:31 +0000723 }
724 }
Jim Grosbachee61d672011-08-24 16:44:17 +0000725
Jakob Stoklund Olesen9c130672012-09-04 18:36:28 +0000726#ifndef NDEBUG
727 // Moving tied operands would break the ties.
728 for (unsigned i = OpNo + 1, e = Operands.size(); i != e; ++i)
729 if (Operands[i].isReg())
730 assert(!Operands[i].isTied() && "Cannot move tied operands");
731#endif
732
Chris Lattner62ed6b92008-01-01 01:12:31 +0000733 Operands.erase(Operands.begin()+OpNo);
734
735 if (RegInfo) {
736 for (unsigned i = OpNo, e = Operands.size(); i != e; ++i) {
Dan Gohmand735b802008-10-03 15:45:36 +0000737 if (Operands[i].isReg())
Jakob Stoklund Olesenff2b99a2012-08-09 22:49:37 +0000738 RegInfo->addRegOperandToUseList(&Operands[i]);
Chris Lattner62ed6b92008-01-01 01:12:31 +0000739 }
740 }
741}
742
Dan Gohmanc76909a2009-09-25 20:36:54 +0000743/// addMemOperand - Add a MachineMemOperand to the machine instruction.
744/// This function should be used only occasionally. The setMemRefs function
745/// is the primary method for setting up a MachineInstr's MemRefs list.
Dan Gohman8e5f2c62008-07-07 23:14:23 +0000746void MachineInstr::addMemOperand(MachineFunction &MF,
Dan Gohmanc76909a2009-09-25 20:36:54 +0000747 MachineMemOperand *MO) {
748 mmo_iterator OldMemRefs = MemRefs;
Benjamin Kramer861ea232012-03-16 16:39:27 +0000749 uint16_t OldNumMemRefs = NumMemRefs;
Dan Gohman8e5f2c62008-07-07 23:14:23 +0000750
Benjamin Kramer861ea232012-03-16 16:39:27 +0000751 uint16_t NewNum = NumMemRefs + 1;
Dan Gohmanc76909a2009-09-25 20:36:54 +0000752 mmo_iterator NewMemRefs = MF.allocateMemRefsArray(NewNum);
Dan Gohman8e5f2c62008-07-07 23:14:23 +0000753
Benjamin Kramer861ea232012-03-16 16:39:27 +0000754 std::copy(OldMemRefs, OldMemRefs + OldNumMemRefs, NewMemRefs);
Dan Gohmanc76909a2009-09-25 20:36:54 +0000755 NewMemRefs[NewNum - 1] = MO;
756
757 MemRefs = NewMemRefs;
Benjamin Kramer861ea232012-03-16 16:39:27 +0000758 NumMemRefs = NewNum;
Dan Gohmanc76909a2009-09-25 20:36:54 +0000759}
Chris Lattner62ed6b92008-01-01 01:12:31 +0000760
Benjamin Kramer85f9cef2012-03-17 17:03:45 +0000761bool MachineInstr::hasPropertyInBundle(unsigned Mask, QueryType Type) const {
Evan Cheng7c2a4a32011-12-06 22:12:01 +0000762 const MachineBasicBlock *MBB = getParent();
Evan Chengddfd1372011-12-14 02:11:42 +0000763 MachineBasicBlock::const_instr_iterator MII = *this; ++MII;
Evan Cheng7c2a4a32011-12-06 22:12:01 +0000764 while (MII != MBB->end() && MII->isInsideBundle()) {
Benjamin Kramer85f9cef2012-03-17 17:03:45 +0000765 if (MII->getDesc().getFlags() & Mask) {
Evan Cheng43d5d4c2011-12-08 19:23:10 +0000766 if (Type == AnyInBundle)
Evan Cheng5a96b3d2011-12-07 07:15:52 +0000767 return true;
768 } else {
Evan Cheng43d5d4c2011-12-08 19:23:10 +0000769 if (Type == AllInBundle)
Evan Cheng5a96b3d2011-12-07 07:15:52 +0000770 return false;
771 }
Evan Cheng7c2a4a32011-12-06 22:12:01 +0000772 ++MII;
773 }
Evan Cheng5a96b3d2011-12-07 07:15:52 +0000774
Evan Cheng43d5d4c2011-12-08 19:23:10 +0000775 return Type == AllInBundle;
Evan Cheng7c2a4a32011-12-06 22:12:01 +0000776}
777
Evan Cheng506049f2010-03-03 01:44:33 +0000778bool MachineInstr::isIdenticalTo(const MachineInstr *Other,
779 MICheckType Check) const {
Evan Cheng34cdf6e2010-03-03 21:54:14 +0000780 // If opcodes or number of operands are not the same then the two
781 // instructions are obviously not identical.
782 if (Other->getOpcode() != getOpcode() ||
783 Other->getNumOperands() != getNumOperands())
784 return false;
785
Evan Chengddfd1372011-12-14 02:11:42 +0000786 if (isBundle()) {
787 // Both instructions are bundles, compare MIs inside the bundle.
788 MachineBasicBlock::const_instr_iterator I1 = *this;
789 MachineBasicBlock::const_instr_iterator E1 = getParent()->instr_end();
790 MachineBasicBlock::const_instr_iterator I2 = *Other;
791 MachineBasicBlock::const_instr_iterator E2= Other->getParent()->instr_end();
792 while (++I1 != E1 && I1->isInsideBundle()) {
793 ++I2;
794 if (I2 == E2 || !I2->isInsideBundle() || !I1->isIdenticalTo(I2, Check))
795 return false;
796 }
797 }
798
Evan Cheng34cdf6e2010-03-03 21:54:14 +0000799 // Check operands to make sure they match.
800 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
801 const MachineOperand &MO = getOperand(i);
802 const MachineOperand &OMO = Other->getOperand(i);
Evan Chengcbc988b2011-05-12 00:56:58 +0000803 if (!MO.isReg()) {
804 if (!MO.isIdenticalTo(OMO))
805 return false;
806 continue;
807 }
808
Evan Cheng34cdf6e2010-03-03 21:54:14 +0000809 // Clients may or may not want to ignore defs when testing for equality.
810 // For example, machine CSE pass only cares about finding common
811 // subexpressions, so it's safe to ignore virtual register defs.
Evan Chengcbc988b2011-05-12 00:56:58 +0000812 if (MO.isDef()) {
Evan Cheng34cdf6e2010-03-03 21:54:14 +0000813 if (Check == IgnoreDefs)
814 continue;
Evan Chengcbc988b2011-05-12 00:56:58 +0000815 else if (Check == IgnoreVRegDefs) {
816 if (TargetRegisterInfo::isPhysicalRegister(MO.getReg()) ||
817 TargetRegisterInfo::isPhysicalRegister(OMO.getReg()))
818 if (MO.getReg() != OMO.getReg())
819 return false;
820 } else {
821 if (!MO.isIdenticalTo(OMO))
Evan Cheng34cdf6e2010-03-03 21:54:14 +0000822 return false;
Evan Chengcbc988b2011-05-12 00:56:58 +0000823 if (Check == CheckKillDead && MO.isDead() != OMO.isDead())
824 return false;
825 }
826 } else {
827 if (!MO.isIdenticalTo(OMO))
828 return false;
829 if (Check == CheckKillDead && MO.isKill() != OMO.isKill())
830 return false;
831 }
Evan Cheng34cdf6e2010-03-03 21:54:14 +0000832 }
Devang Patel9194c672011-07-07 17:45:33 +0000833 // If DebugLoc does not match then two dbg.values are not identical.
834 if (isDebugValue())
835 if (!getDebugLoc().isUnknown() && !Other->getDebugLoc().isUnknown()
836 && getDebugLoc() != Other->getDebugLoc())
837 return false;
Evan Cheng34cdf6e2010-03-03 21:54:14 +0000838 return true;
Evan Cheng506049f2010-03-03 01:44:33 +0000839}
840
Chris Lattner48d7c062006-04-17 21:35:41 +0000841MachineInstr *MachineInstr::removeFromParent() {
842 assert(getParent() && "Not embedded in a basic block!");
Jakob Stoklund Olesen9f4692d2012-12-17 23:55:38 +0000843 return getParent()->remove(this);
Chris Lattner48d7c062006-04-17 21:35:41 +0000844}
845
Jakob Stoklund Olesen9f4692d2012-12-17 23:55:38 +0000846MachineInstr *MachineInstr::removeFromBundle() {
847 assert(getParent() && "Not embedded in a basic block!");
848 return getParent()->remove_instr(this);
849}
Chris Lattner48d7c062006-04-17 21:35:41 +0000850
Dan Gohman8e5f2c62008-07-07 23:14:23 +0000851void MachineInstr::eraseFromParent() {
852 assert(getParent() && "Not embedded in a basic block!");
Jakob Stoklund Olesen9f4692d2012-12-17 23:55:38 +0000853 getParent()->erase(this);
Dan Gohman8e5f2c62008-07-07 23:14:23 +0000854}
855
Jakob Stoklund Olesen9f4692d2012-12-17 23:55:38 +0000856void MachineInstr::eraseFromBundle() {
857 assert(getParent() && "Not embedded in a basic block!");
858 getParent()->erase_instr(this);
859}
Dan Gohman8e5f2c62008-07-07 23:14:23 +0000860
Evan Cheng19e3f312007-05-15 01:26:09 +0000861/// getNumExplicitOperands - Returns the number of non-implicit operands.
862///
863unsigned MachineInstr::getNumExplicitOperands() const {
Evan Chenge837dea2011-06-28 19:10:37 +0000864 unsigned NumOperands = MCID->getNumOperands();
865 if (!MCID->isVariadic())
Evan Cheng19e3f312007-05-15 01:26:09 +0000866 return NumOperands;
867
Dan Gohman9407cd42009-04-15 17:59:11 +0000868 for (unsigned i = NumOperands, e = getNumOperands(); i != e; ++i) {
869 const MachineOperand &MO = getOperand(i);
Dan Gohmand735b802008-10-03 15:45:36 +0000870 if (!MO.isReg() || !MO.isImplicit())
Evan Cheng19e3f312007-05-15 01:26:09 +0000871 NumOperands++;
872 }
873 return NumOperands;
874}
875
Jakob Stoklund Olesenfad649a2012-12-07 04:23:29 +0000876void MachineInstr::bundleWithPred() {
877 assert(!isBundledWithPred() && "MI is already bundled with its predecessor");
878 setFlag(BundledPred);
879 MachineBasicBlock::instr_iterator Pred = this;
880 --Pred;
Jakob Stoklund Olesen582abdd2012-12-18 23:00:28 +0000881 assert(!Pred->isBundledWithSucc() && "Inconsistent bundle flags");
Jakob Stoklund Olesenfad649a2012-12-07 04:23:29 +0000882 Pred->setFlag(BundledSucc);
883}
884
885void MachineInstr::bundleWithSucc() {
886 assert(!isBundledWithSucc() && "MI is already bundled with its successor");
887 setFlag(BundledSucc);
888 MachineBasicBlock::instr_iterator Succ = this;
889 ++Succ;
Jakob Stoklund Olesen582abdd2012-12-18 23:00:28 +0000890 assert(!Succ->isBundledWithPred() && "Inconsistent bundle flags");
Jakob Stoklund Olesenfad649a2012-12-07 04:23:29 +0000891 Succ->setFlag(BundledPred);
892}
893
894void MachineInstr::unbundleFromPred() {
895 assert(isBundledWithPred() && "MI isn't bundled with its predecessor");
896 clearFlag(BundledPred);
897 MachineBasicBlock::instr_iterator Pred = this;
898 --Pred;
Jakob Stoklund Olesen582abdd2012-12-18 23:00:28 +0000899 assert(Pred->isBundledWithSucc() && "Inconsistent bundle flags");
Jakob Stoklund Olesenfad649a2012-12-07 04:23:29 +0000900 Pred->clearFlag(BundledSucc);
901}
902
903void MachineInstr::unbundleFromSucc() {
904 assert(isBundledWithSucc() && "MI isn't bundled with its successor");
905 clearFlag(BundledSucc);
906 MachineBasicBlock::instr_iterator Succ = this;
907 --Succ;
Jakob Stoklund Olesen582abdd2012-12-18 23:00:28 +0000908 assert(Succ->isBundledWithPred() && "Inconsistent bundle flags");
Jakob Stoklund Olesenfad649a2012-12-07 04:23:29 +0000909 Succ->clearFlag(BundledPred);
910}
911
Andrew Trick99a7a132012-02-08 02:17:25 +0000912/// isBundled - Return true if this instruction part of a bundle. This is true
913/// if either itself or its following instruction is marked "InsideBundle".
914bool MachineInstr::isBundled() const {
915 if (isInsideBundle())
916 return true;
917 MachineBasicBlock::const_instr_iterator nextMI = this;
918 ++nextMI;
919 return nextMI != Parent->instr_end() && nextMI->isInsideBundle();
920}
921
Evan Chengc36b7062011-01-07 23:50:32 +0000922bool MachineInstr::isStackAligningInlineAsm() const {
923 if (isInlineAsm()) {
924 unsigned ExtraInfo = getOperand(InlineAsm::MIOp_ExtraInfo).getImm();
925 if (ExtraInfo & InlineAsm::Extra_IsAlignStack)
926 return true;
927 }
928 return false;
929}
Chris Lattner8ace2cd2006-10-20 22:39:59 +0000930
Chad Rosier576cd112012-09-05 21:00:58 +0000931InlineAsm::AsmDialect MachineInstr::getInlineAsmDialect() const {
932 assert(isInlineAsm() && "getInlineAsmDialect() only works for inline asms!");
933 unsigned ExtraInfo = getOperand(InlineAsm::MIOp_ExtraInfo).getImm();
Chad Rosier2f1d8152012-09-05 22:40:13 +0000934 return InlineAsm::AsmDialect((ExtraInfo & InlineAsm::Extra_AsmDialect) != 0);
Chad Rosier576cd112012-09-05 21:00:58 +0000935}
936
Jakob Stoklund Olesen9dfaacb2011-10-12 23:37:33 +0000937int MachineInstr::findInlineAsmFlagIdx(unsigned OpIdx,
938 unsigned *GroupNo) const {
939 assert(isInlineAsm() && "Expected an inline asm instruction");
940 assert(OpIdx < getNumOperands() && "OpIdx out of range");
941
942 // Ignore queries about the initial operands.
943 if (OpIdx < InlineAsm::MIOp_FirstOperand)
944 return -1;
945
946 unsigned Group = 0;
947 unsigned NumOps;
948 for (unsigned i = InlineAsm::MIOp_FirstOperand, e = getNumOperands(); i < e;
949 i += NumOps) {
950 const MachineOperand &FlagMO = getOperand(i);
951 // If we reach the implicit register operands, stop looking.
952 if (!FlagMO.isImm())
953 return -1;
954 NumOps = 1 + InlineAsm::getNumOperandRegisters(FlagMO.getImm());
955 if (i + NumOps > OpIdx) {
956 if (GroupNo)
957 *GroupNo = Group;
958 return i;
959 }
960 ++Group;
961 }
962 return -1;
963}
964
Jakob Stoklund Olesenf5916972011-10-12 23:37:36 +0000965const TargetRegisterClass*
966MachineInstr::getRegClassConstraint(unsigned OpIdx,
967 const TargetInstrInfo *TII,
968 const TargetRegisterInfo *TRI) const {
Jakob Stoklund Olesen397fc482012-05-07 22:10:26 +0000969 assert(getParent() && "Can't have an MBB reference here!");
970 assert(getParent()->getParent() && "Can't have an MF reference here!");
971 const MachineFunction &MF = *getParent()->getParent();
972
Jakob Stoklund Olesenf5916972011-10-12 23:37:36 +0000973 // Most opcodes have fixed constraints in their MCInstrDesc.
974 if (!isInlineAsm())
Jakob Stoklund Olesen397fc482012-05-07 22:10:26 +0000975 return TII->getRegClass(getDesc(), OpIdx, TRI, MF);
Jakob Stoklund Olesenf5916972011-10-12 23:37:36 +0000976
977 if (!getOperand(OpIdx).isReg())
978 return NULL;
979
980 // For tied uses on inline asm, get the constraint from the def.
981 unsigned DefIdx;
982 if (getOperand(OpIdx).isUse() && isRegTiedToDefOperand(OpIdx, &DefIdx))
983 OpIdx = DefIdx;
984
985 // Inline asm stores register class constraints in the flag word.
986 int FlagIdx = findInlineAsmFlagIdx(OpIdx);
987 if (FlagIdx < 0)
988 return NULL;
989
990 unsigned Flag = getOperand(FlagIdx).getImm();
991 unsigned RCID;
992 if (InlineAsm::hasRegClassConstraint(Flag, RCID))
993 return TRI->getRegClass(RCID);
994
995 // Assume that all registers in a memory operand are pointers.
996 if (InlineAsm::getKind(Flag) == InlineAsm::Kind_Mem)
Jakob Stoklund Olesen397fc482012-05-07 22:10:26 +0000997 return TRI->getPointerRegClass(MF);
Jakob Stoklund Olesenf5916972011-10-12 23:37:36 +0000998
999 return NULL;
1000}
1001
Evan Chengddfd1372011-12-14 02:11:42 +00001002/// getBundleSize - Return the number of instructions inside the MI bundle.
1003unsigned MachineInstr::getBundleSize() const {
1004 assert(isBundle() && "Expecting a bundle");
1005
Akira Hatanakadc6d8462012-10-31 00:50:52 +00001006 const MachineBasicBlock *MBB = getParent();
1007 MachineBasicBlock::const_instr_iterator I = *this, E = MBB->instr_end();
Evan Chengddfd1372011-12-14 02:11:42 +00001008 unsigned Size = 0;
Akira Hatanakadc6d8462012-10-31 00:50:52 +00001009 while ((++I != E) && I->isInsideBundle()) {
Evan Chengddfd1372011-12-14 02:11:42 +00001010 ++Size;
1011 }
1012 assert(Size > 1 && "Malformed bundle");
1013
1014 return Size;
1015}
1016
Evan Chengfaa51072007-04-26 19:00:32 +00001017/// findRegisterUseOperandIdx() - Returns the MachineOperand that is a use of
Jim Grosbachf9ca50e2009-09-17 17:57:26 +00001018/// the specific register or -1 if it is not found. It further tightens
Evan Cheng76d7e762007-02-23 01:04:26 +00001019/// the search criteria to a use that kills the register if isKill is true.
Evan Cheng6130f662008-03-05 00:59:57 +00001020int MachineInstr::findRegisterUseOperandIdx(unsigned Reg, bool isKill,
1021 const TargetRegisterInfo *TRI) const {
Evan Cheng576d1232006-12-06 08:27:42 +00001022 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
Evan Chengf277ee42007-05-29 18:35:22 +00001023 const MachineOperand &MO = getOperand(i);
Dan Gohmand735b802008-10-03 15:45:36 +00001024 if (!MO.isReg() || !MO.isUse())
Evan Cheng6130f662008-03-05 00:59:57 +00001025 continue;
1026 unsigned MOReg = MO.getReg();
1027 if (!MOReg)
1028 continue;
1029 if (MOReg == Reg ||
1030 (TRI &&
1031 TargetRegisterInfo::isPhysicalRegister(MOReg) &&
1032 TargetRegisterInfo::isPhysicalRegister(Reg) &&
1033 TRI->isSubRegister(MOReg, Reg)))
Evan Cheng76d7e762007-02-23 01:04:26 +00001034 if (!isKill || MO.isKill())
Evan Cheng32eb1f12007-03-26 22:37:45 +00001035 return i;
Evan Cheng576d1232006-12-06 08:27:42 +00001036 }
Evan Cheng32eb1f12007-03-26 22:37:45 +00001037 return -1;
Evan Cheng576d1232006-12-06 08:27:42 +00001038}
Jakob Stoklund Olesen7ebc4d62010-05-19 20:36:22 +00001039
Jakob Stoklund Olesen18b2c9d2010-05-21 20:02:01 +00001040/// readsWritesVirtualRegister - Return a pair of bools (reads, writes)
1041/// indicating if this instruction reads or writes Reg. This also considers
1042/// partial defines.
1043std::pair<bool,bool>
1044MachineInstr::readsWritesVirtualRegister(unsigned Reg,
1045 SmallVectorImpl<unsigned> *Ops) const {
1046 bool PartDef = false; // Partial redefine.
1047 bool FullDef = false; // Full define.
1048 bool Use = false;
Jakob Stoklund Olesen7ebc4d62010-05-19 20:36:22 +00001049
1050 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
1051 const MachineOperand &MO = getOperand(i);
1052 if (!MO.isReg() || MO.getReg() != Reg)
1053 continue;
Jakob Stoklund Olesen18b2c9d2010-05-21 20:02:01 +00001054 if (Ops)
1055 Ops->push_back(i);
Jakob Stoklund Olesen7ebc4d62010-05-19 20:36:22 +00001056 if (MO.isUse())
Jakob Stoklund Olesen18b2c9d2010-05-21 20:02:01 +00001057 Use |= !MO.isUndef();
Jakob Stoklund Olesen201f2462011-08-19 00:30:17 +00001058 else if (MO.getSubReg() && !MO.isUndef())
1059 // A partial <def,undef> doesn't count as reading the register.
Jakob Stoklund Olesen7ebc4d62010-05-19 20:36:22 +00001060 PartDef = true;
1061 else
1062 FullDef = true;
1063 }
Jakob Stoklund Olesen18b2c9d2010-05-21 20:02:01 +00001064 // A partial redefine uses Reg unless there is also a full define.
1065 return std::make_pair(Use || (PartDef && !FullDef), PartDef || FullDef);
Jakob Stoklund Olesen7ebc4d62010-05-19 20:36:22 +00001066}
1067
Evan Cheng6130f662008-03-05 00:59:57 +00001068/// findRegisterDefOperandIdx() - Returns the operand index that is a def of
Dan Gohman703bfe62008-05-06 00:20:10 +00001069/// the specified register or -1 if it is not found. If isDead is true, defs
1070/// that are not dead are skipped. If TargetRegisterInfo is non-null, then it
1071/// also checks if there is a def of a super-register.
Evan Cheng1015ba72010-05-21 20:53:24 +00001072int
1073MachineInstr::findRegisterDefOperandIdx(unsigned Reg, bool isDead, bool Overlap,
1074 const TargetRegisterInfo *TRI) const {
1075 bool isPhys = TargetRegisterInfo::isPhysicalRegister(Reg);
Evan Chengb371f452007-02-19 21:49:54 +00001076 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
Evan Cheng6130f662008-03-05 00:59:57 +00001077 const MachineOperand &MO = getOperand(i);
Jakob Stoklund Olesen1cf8b0f2012-02-14 23:49:37 +00001078 // Accept regmask operands when Overlap is set.
1079 // Ignore them when looking for a specific def operand (Overlap == false).
1080 if (isPhys && Overlap && MO.isRegMask() && MO.clobbersPhysReg(Reg))
1081 return i;
Dan Gohmand735b802008-10-03 15:45:36 +00001082 if (!MO.isReg() || !MO.isDef())
Evan Cheng6130f662008-03-05 00:59:57 +00001083 continue;
1084 unsigned MOReg = MO.getReg();
Evan Cheng1015ba72010-05-21 20:53:24 +00001085 bool Found = (MOReg == Reg);
1086 if (!Found && TRI && isPhys &&
1087 TargetRegisterInfo::isPhysicalRegister(MOReg)) {
1088 if (Overlap)
1089 Found = TRI->regsOverlap(MOReg, Reg);
1090 else
1091 Found = TRI->isSubRegister(MOReg, Reg);
1092 }
1093 if (Found && (!isDead || MO.isDead()))
1094 return i;
Evan Chengb371f452007-02-19 21:49:54 +00001095 }
Evan Cheng6130f662008-03-05 00:59:57 +00001096 return -1;
Evan Chengb371f452007-02-19 21:49:54 +00001097}
Evan Cheng19e3f312007-05-15 01:26:09 +00001098
Evan Chengf277ee42007-05-29 18:35:22 +00001099/// findFirstPredOperandIdx() - Find the index of the first operand in the
1100/// operand list that is used to represent the predicate. It returns -1 if
1101/// none is found.
1102int MachineInstr::findFirstPredOperandIdx() const {
Jim Grosbachf8e1e3e2011-08-29 22:24:09 +00001103 // Don't call MCID.findFirstPredOperandIdx() because this variant
1104 // is sometimes called on an instruction that's not yet complete, and
1105 // so the number of operands is less than the MCID indicates. In
1106 // particular, the PTX target does this.
Evan Chenge837dea2011-06-28 19:10:37 +00001107 const MCInstrDesc &MCID = getDesc();
1108 if (MCID.isPredicable()) {
Evan Cheng19e3f312007-05-15 01:26:09 +00001109 for (unsigned i = 0, e = getNumOperands(); i != e; ++i)
Evan Chenge837dea2011-06-28 19:10:37 +00001110 if (MCID.OpInfo[i].isPredicate())
Evan Chengf277ee42007-05-29 18:35:22 +00001111 return i;
Evan Cheng19e3f312007-05-15 01:26:09 +00001112 }
1113
Evan Chengf277ee42007-05-29 18:35:22 +00001114 return -1;
Evan Cheng19e3f312007-05-15 01:26:09 +00001115}
Jim Grosbachee61d672011-08-24 16:44:17 +00001116
Jakob Stoklund Olesen9c130672012-09-04 18:36:28 +00001117// MachineOperand::TiedTo is 4 bits wide.
1118const unsigned TiedMax = 15;
1119
1120/// tieOperands - Mark operands at DefIdx and UseIdx as tied to each other.
1121///
1122/// Use and def operands can be tied together, indicated by a non-zero TiedTo
1123/// field. TiedTo can have these values:
1124///
1125/// 0: Operand is not tied to anything.
1126/// 1 to TiedMax-1: Tied to getOperand(TiedTo-1).
1127/// TiedMax: Tied to an operand >= TiedMax-1.
1128///
1129/// The tied def must be one of the first TiedMax operands on a normal
1130/// instruction. INLINEASM instructions allow more tied defs.
1131///
Jakob Stoklund Olesen94083142012-08-31 20:50:53 +00001132void MachineInstr::tieOperands(unsigned DefIdx, unsigned UseIdx) {
Jakob Stoklund Olesen94083142012-08-31 20:50:53 +00001133 MachineOperand &DefMO = getOperand(DefIdx);
1134 MachineOperand &UseMO = getOperand(UseIdx);
1135 assert(DefMO.isDef() && "DefIdx must be a def operand");
1136 assert(UseMO.isUse() && "UseIdx must be a use operand");
1137 assert(!DefMO.isTied() && "Def is already tied to another use");
1138 assert(!UseMO.isTied() && "Use is already tied to another def");
1139
Jakob Stoklund Olesen9c130672012-09-04 18:36:28 +00001140 if (DefIdx < TiedMax)
1141 UseMO.TiedTo = DefIdx + 1;
1142 else {
1143 // Inline asm can use the group descriptors to find tied operands, but on
1144 // normal instruction, the tied def must be within the first TiedMax
1145 // operands.
1146 assert(isInlineAsm() && "DefIdx out of range");
1147 UseMO.TiedTo = TiedMax;
1148 }
1149
1150 // UseIdx can be out of range, we'll search for it in findTiedOperandIdx().
1151 DefMO.TiedTo = std::min(UseIdx + 1, TiedMax);
Jakob Stoklund Olesen94083142012-08-31 20:50:53 +00001152}
1153
Jakob Stoklund Olesen699ac042012-08-29 00:37:58 +00001154/// Given the index of a tied register operand, find the operand it is tied to.
1155/// Defs are tied to uses and vice versa. Returns the index of the tied operand
1156/// which must exist.
1157unsigned MachineInstr::findTiedOperandIdx(unsigned OpIdx) const {
Jakob Stoklund Olesen9c130672012-09-04 18:36:28 +00001158 const MachineOperand &MO = getOperand(OpIdx);
1159 assert(MO.isTied() && "Operand isn't tied");
Jakob Stoklund Olesen699ac042012-08-29 00:37:58 +00001160
Jakob Stoklund Olesen9c130672012-09-04 18:36:28 +00001161 // Normally TiedTo is in range.
1162 if (MO.TiedTo < TiedMax)
1163 return MO.TiedTo - 1;
1164
1165 // Uses on normal instructions can be out of range.
1166 if (!isInlineAsm()) {
1167 // Normal tied defs must be in the 0..TiedMax-1 range.
1168 if (MO.isUse())
1169 return TiedMax - 1;
1170 // MO is a def. Search for the tied use.
1171 for (unsigned i = TiedMax - 1, e = getNumOperands(); i != e; ++i) {
1172 const MachineOperand &UseMO = getOperand(i);
1173 if (UseMO.isReg() && UseMO.isUse() && UseMO.TiedTo == OpIdx + 1)
1174 return i;
1175 }
1176 llvm_unreachable("Can't find tied use");
1177 }
1178
1179 // Now deal with inline asm by parsing the operand group descriptor flags.
1180 // Find the beginning of each operand group.
1181 SmallVector<unsigned, 8> GroupIdx;
1182 unsigned OpIdxGroup = ~0u;
1183 unsigned NumOps;
1184 for (unsigned i = InlineAsm::MIOp_FirstOperand, e = getNumOperands(); i < e;
1185 i += NumOps) {
1186 const MachineOperand &FlagMO = getOperand(i);
1187 assert(FlagMO.isImm() && "Invalid tied operand on inline asm");
1188 unsigned CurGroup = GroupIdx.size();
1189 GroupIdx.push_back(i);
1190 NumOps = 1 + InlineAsm::getNumOperandRegisters(FlagMO.getImm());
1191 // OpIdx belongs to this operand group.
1192 if (OpIdx > i && OpIdx < i + NumOps)
1193 OpIdxGroup = CurGroup;
1194 unsigned TiedGroup;
1195 if (!InlineAsm::isUseOperandTiedToDef(FlagMO.getImm(), TiedGroup))
1196 continue;
1197 // Operands in this group are tied to operands in TiedGroup which must be
1198 // earlier. Find the number of operands between the two groups.
1199 unsigned Delta = i - GroupIdx[TiedGroup];
1200
1201 // OpIdx is a use tied to TiedGroup.
1202 if (OpIdxGroup == CurGroup)
1203 return OpIdx - Delta;
1204
1205 // OpIdx is a def tied to this use group.
1206 if (OpIdxGroup == TiedGroup)
1207 return OpIdx + Delta;
1208 }
1209 llvm_unreachable("Invalid tied operand on inline asm");
Jakob Stoklund Olesen699ac042012-08-29 00:37:58 +00001210}
1211
Dan Gohmane6cd7572010-05-13 20:34:42 +00001212/// clearKillInfo - Clears kill flags on all operands.
1213///
1214void MachineInstr::clearKillInfo() {
1215 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
1216 MachineOperand &MO = getOperand(i);
1217 if (MO.isReg() && MO.isUse())
1218 MO.setIsKill(false);
1219 }
1220}
1221
Evan Cheng576d1232006-12-06 08:27:42 +00001222/// copyKillDeadInfo - Copies kill / dead operand properties from MI.
1223///
1224void MachineInstr::copyKillDeadInfo(const MachineInstr *MI) {
1225 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
1226 const MachineOperand &MO = MI->getOperand(i);
Dan Gohmand735b802008-10-03 15:45:36 +00001227 if (!MO.isReg() || (!MO.isKill() && !MO.isDead()))
Evan Cheng576d1232006-12-06 08:27:42 +00001228 continue;
1229 for (unsigned j = 0, ee = getNumOperands(); j != ee; ++j) {
1230 MachineOperand &MOp = getOperand(j);
1231 if (!MOp.isIdenticalTo(MO))
1232 continue;
1233 if (MO.isKill())
1234 MOp.setIsKill();
1235 else
1236 MOp.setIsDead();
1237 break;
1238 }
1239 }
1240}
1241
Evan Cheng19e3f312007-05-15 01:26:09 +00001242/// copyPredicates - Copies predicate operand(s) from MI.
1243void MachineInstr::copyPredicates(const MachineInstr *MI) {
Evan Chengddfd1372011-12-14 02:11:42 +00001244 assert(!isBundle() && "MachineInstr::copyPredicates() can't handle bundles");
Evan Cheng5a96b3d2011-12-07 07:15:52 +00001245
Evan Chenge837dea2011-06-28 19:10:37 +00001246 const MCInstrDesc &MCID = MI->getDesc();
1247 if (!MCID.isPredicable())
Evan Chengb27087f2008-03-13 00:44:09 +00001248 return;
1249 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
Evan Chenge837dea2011-06-28 19:10:37 +00001250 if (MCID.OpInfo[i].isPredicate()) {
Evan Chengb27087f2008-03-13 00:44:09 +00001251 // Predicated operands must be last operands.
1252 addOperand(MI->getOperand(i));
Evan Cheng19e3f312007-05-15 01:26:09 +00001253 }
1254 }
1255}
1256
Jakob Stoklund Olesen9edf7de2010-06-02 22:47:25 +00001257void MachineInstr::substituteRegister(unsigned FromReg,
1258 unsigned ToReg,
1259 unsigned SubIdx,
1260 const TargetRegisterInfo &RegInfo) {
1261 if (TargetRegisterInfo::isPhysicalRegister(ToReg)) {
1262 if (SubIdx)
1263 ToReg = RegInfo.getSubReg(ToReg, SubIdx);
1264 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
1265 MachineOperand &MO = getOperand(i);
1266 if (!MO.isReg() || MO.getReg() != FromReg)
1267 continue;
1268 MO.substPhysReg(ToReg, RegInfo);
1269 }
1270 } else {
1271 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
1272 MachineOperand &MO = getOperand(i);
1273 if (!MO.isReg() || MO.getReg() != FromReg)
1274 continue;
1275 MO.substVirtReg(ToReg, SubIdx, RegInfo);
1276 }
1277 }
1278}
1279
Evan Cheng9f1c8312008-07-03 09:09:37 +00001280/// isSafeToMove - Return true if it is safe to move this instruction. If
1281/// SawStore is set to true, it means that there is a store (or call) between
1282/// the instruction's location and its intended destination.
Dan Gohmanb3b930a2008-11-18 19:04:29 +00001283bool MachineInstr::isSafeToMove(const TargetInstrInfo *TII,
Evan Chengac1abde2010-03-02 19:03:01 +00001284 AliasAnalysis *AA,
1285 bool &SawStore) const {
Evan Chengb27087f2008-03-13 00:44:09 +00001286 // Ignore stuff that we obviously can't move.
Jakob Stoklund Olesen0d758582012-08-29 20:48:45 +00001287 //
1288 // Treat volatile loads as stores. This is not strictly necessary for
Jakob Stoklund Olesen4f1a56c2012-09-04 18:44:43 +00001289 // volatiles, but it is required for atomic loads. It is not allowed to move
Jakob Stoklund Olesen0d758582012-08-29 20:48:45 +00001290 // a load across an atomic load with Ordering > Monotonic.
1291 if (mayStore() || isCall() ||
Jakob Stoklund Olesenf036f7a2012-08-29 21:19:21 +00001292 (mayLoad() && hasOrderedMemoryRef())) {
Evan Chengb27087f2008-03-13 00:44:09 +00001293 SawStore = true;
1294 return false;
1295 }
Evan Cheng30a343a2011-01-07 21:08:26 +00001296
1297 if (isLabel() || isDebugValue() ||
Evan Cheng5a96b3d2011-12-07 07:15:52 +00001298 isTerminator() || hasUnmodeledSideEffects())
Evan Chengb27087f2008-03-13 00:44:09 +00001299 return false;
1300
1301 // See if this instruction does a load. If so, we have to guarantee that the
1302 // loaded value doesn't change between the load and the its intended
1303 // destination. The check for isInvariantLoad gives the targe the chance to
1304 // classify the load as always returning a constant, e.g. a constant pool
1305 // load.
Evan Cheng5a96b3d2011-12-07 07:15:52 +00001306 if (mayLoad() && !isInvariantLoad(AA))
Evan Chengb27087f2008-03-13 00:44:09 +00001307 // Otherwise, this is a real load. If there is a store between the load and
Jakob Stoklund Olesen0d758582012-08-29 20:48:45 +00001308 // end of block, we can't move it.
1309 return !SawStore;
Dan Gohman3e4fb702008-09-24 00:06:15 +00001310
Evan Chengb27087f2008-03-13 00:44:09 +00001311 return true;
1312}
1313
Evan Chengdf3b9932008-08-27 20:33:50 +00001314/// isSafeToReMat - Return true if it's safe to rematerialize the specified
1315/// instruction which defined the specified register instead of copying it.
Dan Gohmanb3b930a2008-11-18 19:04:29 +00001316bool MachineInstr::isSafeToReMat(const TargetInstrInfo *TII,
Evan Chengac1abde2010-03-02 19:03:01 +00001317 AliasAnalysis *AA,
1318 unsigned DstReg) const {
Evan Chengdf3b9932008-08-27 20:33:50 +00001319 bool SawStore = false;
Dan Gohmana70dca12009-10-09 23:27:56 +00001320 if (!TII->isTriviallyReMaterializable(this, AA) ||
Evan Chengac1abde2010-03-02 19:03:01 +00001321 !isSafeToMove(TII, AA, SawStore))
Evan Chengdf3b9932008-08-27 20:33:50 +00001322 return false;
1323 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
Dan Gohmancbad42c2008-11-18 19:49:32 +00001324 const MachineOperand &MO = getOperand(i);
Dan Gohmand735b802008-10-03 15:45:36 +00001325 if (!MO.isReg())
Evan Chengdf3b9932008-08-27 20:33:50 +00001326 continue;
1327 // FIXME: For now, do not remat any instruction with register operands.
1328 // Later on, we can loosen the restriction is the register operands have
1329 // not been modified between the def and use. Note, this is different from
Evan Cheng8763c1c2008-08-27 20:58:54 +00001330 // MachineSink because the code is no longer in two-address form (at least
Evan Chengdf3b9932008-08-27 20:33:50 +00001331 // partially).
1332 if (MO.isUse())
1333 return false;
1334 else if (!MO.isDead() && MO.getReg() != DstReg)
1335 return false;
1336 }
1337 return true;
1338}
1339
Jakob Stoklund Olesenf036f7a2012-08-29 21:19:21 +00001340/// hasOrderedMemoryRef - Return true if this instruction may have an ordered
1341/// or volatile memory reference, or if the information describing the memory
1342/// reference is not available. Return false if it is known to have no ordered
1343/// memory references.
1344bool MachineInstr::hasOrderedMemoryRef() const {
Dan Gohman3e4fb702008-09-24 00:06:15 +00001345 // An instruction known never to access memory won't have a volatile access.
Evan Cheng5a96b3d2011-12-07 07:15:52 +00001346 if (!mayStore() &&
1347 !mayLoad() &&
1348 !isCall() &&
Evan Chengc36b7062011-01-07 23:50:32 +00001349 !hasUnmodeledSideEffects())
Dan Gohman3e4fb702008-09-24 00:06:15 +00001350 return false;
1351
1352 // Otherwise, if the instruction has no memory reference information,
1353 // conservatively assume it wasn't preserved.
1354 if (memoperands_empty())
1355 return true;
Jim Grosbachee61d672011-08-24 16:44:17 +00001356
Jakob Stoklund Olesenf036f7a2012-08-29 21:19:21 +00001357 // Check the memory reference information for ordered references.
Dan Gohmanc76909a2009-09-25 20:36:54 +00001358 for (mmo_iterator I = memoperands_begin(), E = memoperands_end(); I != E; ++I)
Jakob Stoklund Olesenf036f7a2012-08-29 21:19:21 +00001359 if (!(*I)->isUnordered())
Dan Gohman3e4fb702008-09-24 00:06:15 +00001360 return true;
1361
1362 return false;
1363}
1364
Dan Gohmane33f44c2009-10-07 17:38:06 +00001365/// isInvariantLoad - Return true if this instruction is loading from a
1366/// location whose value is invariant across the function. For example,
Dan Gohmanf451cb82010-02-10 16:03:48 +00001367/// loading a value from the constant pool or from the argument area
Dan Gohmane33f44c2009-10-07 17:38:06 +00001368/// of a function if it does not change. This should only return true of
1369/// *all* loads the instruction does are invariant (if it does multiple loads).
1370bool MachineInstr::isInvariantLoad(AliasAnalysis *AA) const {
1371 // If the instruction doesn't load at all, it isn't an invariant load.
Evan Cheng5a96b3d2011-12-07 07:15:52 +00001372 if (!mayLoad())
Dan Gohmane33f44c2009-10-07 17:38:06 +00001373 return false;
1374
1375 // If the instruction has lost its memoperands, conservatively assume that
1376 // it may not be an invariant load.
1377 if (memoperands_empty())
1378 return false;
1379
1380 const MachineFrameInfo *MFI = getParent()->getParent()->getFrameInfo();
1381
1382 for (mmo_iterator I = memoperands_begin(),
1383 E = memoperands_end(); I != E; ++I) {
1384 if ((*I)->isVolatile()) return false;
1385 if ((*I)->isStore()) return false;
Pete Cooperd752e0f2011-11-08 18:42:53 +00001386 if ((*I)->isInvariant()) return true;
Dan Gohmane33f44c2009-10-07 17:38:06 +00001387
1388 if (const Value *V = (*I)->getValue()) {
1389 // A load from a constant PseudoSourceValue is invariant.
1390 if (const PseudoSourceValue *PSV = dyn_cast<PseudoSourceValue>(V))
1391 if (PSV->isConstant(MFI))
1392 continue;
1393 // If we have an AliasAnalysis, ask it whether the memory is constant.
Dan Gohmanf96e4bd2010-10-20 00:31:05 +00001394 if (AA && AA->pointsToConstantMemory(
1395 AliasAnalysis::Location(V, (*I)->getSize(),
1396 (*I)->getTBAAInfo())))
Dan Gohmane33f44c2009-10-07 17:38:06 +00001397 continue;
1398 }
1399
1400 // Otherwise assume conservatively.
1401 return false;
1402 }
1403
1404 // Everything checks out.
1405 return true;
1406}
1407
Evan Cheng229694f2009-12-03 02:31:43 +00001408/// isConstantValuePHI - If the specified instruction is a PHI that always
1409/// merges together the same virtual register, return the register, otherwise
1410/// return 0.
1411unsigned MachineInstr::isConstantValuePHI() const {
Chris Lattner518bb532010-02-09 19:54:29 +00001412 if (!isPHI())
Evan Cheng229694f2009-12-03 02:31:43 +00001413 return 0;
Evan Chengd8f079c2009-12-07 23:10:34 +00001414 assert(getNumOperands() >= 3 &&
1415 "It's illegal to have a PHI without source operands");
Evan Cheng229694f2009-12-03 02:31:43 +00001416
1417 unsigned Reg = getOperand(1).getReg();
1418 for (unsigned i = 3, e = getNumOperands(); i < e; i += 2)
1419 if (getOperand(i).getReg() != Reg)
1420 return 0;
1421 return Reg;
1422}
1423
Evan Chengc36b7062011-01-07 23:50:32 +00001424bool MachineInstr::hasUnmodeledSideEffects() const {
Evan Cheng5a96b3d2011-12-07 07:15:52 +00001425 if (hasProperty(MCID::UnmodeledSideEffects))
Evan Chengc36b7062011-01-07 23:50:32 +00001426 return true;
1427 if (isInlineAsm()) {
1428 unsigned ExtraInfo = getOperand(InlineAsm::MIOp_ExtraInfo).getImm();
1429 if (ExtraInfo & InlineAsm::Extra_HasSideEffects)
1430 return true;
1431 }
1432
1433 return false;
1434}
1435
Evan Chenga57fabe2010-04-08 20:02:37 +00001436/// allDefsAreDead - Return true if all the defs of this instruction are dead.
1437///
1438bool MachineInstr::allDefsAreDead() const {
1439 for (unsigned i = 0, e = getNumOperands(); i < e; ++i) {
1440 const MachineOperand &MO = getOperand(i);
1441 if (!MO.isReg() || MO.isUse())
1442 continue;
1443 if (!MO.isDead())
1444 return false;
1445 }
1446 return true;
1447}
1448
Evan Chengc8f46c42010-10-22 21:49:09 +00001449/// copyImplicitOps - Copy implicit register operands from specified
1450/// instruction to this instruction.
1451void MachineInstr::copyImplicitOps(const MachineInstr *MI) {
1452 for (unsigned i = MI->getDesc().getNumOperands(), e = MI->getNumOperands();
1453 i != e; ++i) {
1454 const MachineOperand &MO = MI->getOperand(i);
1455 if (MO.isReg() && MO.isImplicit())
1456 addOperand(MO);
1457 }
1458}
1459
Brian Gaeke21326fc2004-02-13 04:39:32 +00001460void MachineInstr::dump() const {
Manman Renb720be62012-09-11 22:23:19 +00001461#if !defined(NDEBUG) || defined(LLVM_ENABLE_DUMP)
David Greene3b325332010-01-04 23:48:20 +00001462 dbgs() << " " << *this;
Manman Ren77e300e2012-09-06 19:06:06 +00001463#endif
Mon P Wang5ca6bd12008-10-10 01:43:55 +00001464}
1465
Jim Grosbachee61d672011-08-24 16:44:17 +00001466static void printDebugLoc(DebugLoc DL, const MachineFunction *MF,
Devang Patelda0e89f2010-06-29 21:51:32 +00001467 raw_ostream &CommentOS) {
1468 const LLVMContext &Ctx = MF->getFunction()->getContext();
1469 if (!DL.isUnknown()) { // Print source line info.
1470 DIScope Scope(DL.getScope(Ctx));
1471 // Omit the directory, because it's likely to be long and uninteresting.
1472 if (Scope.Verify())
1473 CommentOS << Scope.getFilename();
1474 else
1475 CommentOS << "<unknown>";
1476 CommentOS << ':' << DL.getLine();
1477 if (DL.getCol() != 0)
1478 CommentOS << ':' << DL.getCol();
1479 DebugLoc InlinedAtDL = DebugLoc::getFromDILocation(DL.getInlinedAt(Ctx));
1480 if (!InlinedAtDL.isUnknown()) {
1481 CommentOS << " @[ ";
1482 printDebugLoc(InlinedAtDL, MF, CommentOS);
1483 CommentOS << " ]";
1484 }
1485 }
1486}
1487
Mon P Wang5ca6bd12008-10-10 01:43:55 +00001488void MachineInstr::print(raw_ostream &OS, const TargetMachine *TM) const {
Dan Gohman80f6c582009-11-09 19:38:45 +00001489 // We can be a bit tidier if we know the TargetMachine and/or MachineFunction.
1490 const MachineFunction *MF = 0;
Jakob Stoklund Olesena0c5bf12010-07-28 18:35:46 +00001491 const MachineRegisterInfo *MRI = 0;
Dan Gohman80f6c582009-11-09 19:38:45 +00001492 if (const MachineBasicBlock *MBB = getParent()) {
1493 MF = MBB->getParent();
1494 if (!TM && MF)
1495 TM = &MF->getTarget();
Jakob Stoklund Olesena0c5bf12010-07-28 18:35:46 +00001496 if (MF)
1497 MRI = &MF->getRegInfo();
Dan Gohman80f6c582009-11-09 19:38:45 +00001498 }
Dan Gohman0ba90f32009-10-31 20:19:03 +00001499
Jakob Stoklund Olesena0c5bf12010-07-28 18:35:46 +00001500 // Save a list of virtual registers.
1501 SmallVector<unsigned, 8> VirtRegs;
1502
Dan Gohman0ba90f32009-10-31 20:19:03 +00001503 // Print explicitly defined operands on the left of an assignment syntax.
Dan Gohman80f6c582009-11-09 19:38:45 +00001504 unsigned StartOp = 0, e = getNumOperands();
Dan Gohman0ba90f32009-10-31 20:19:03 +00001505 for (; StartOp < e && getOperand(StartOp).isReg() &&
1506 getOperand(StartOp).isDef() &&
1507 !getOperand(StartOp).isImplicit();
1508 ++StartOp) {
1509 if (StartOp != 0) OS << ", ";
1510 getOperand(StartOp).print(OS, TM);
Jakob Stoklund Olesena0c5bf12010-07-28 18:35:46 +00001511 unsigned Reg = getOperand(StartOp).getReg();
Jakob Stoklund Olesenc9df0252011-01-10 02:58:51 +00001512 if (TargetRegisterInfo::isVirtualRegister(Reg))
Jakob Stoklund Olesena0c5bf12010-07-28 18:35:46 +00001513 VirtRegs.push_back(Reg);
Chris Lattner6a592272002-10-30 01:55:38 +00001514 }
Tanya Lattnerb1407622004-06-25 00:13:11 +00001515
Dan Gohman0ba90f32009-10-31 20:19:03 +00001516 if (StartOp != 0)
1517 OS << " = ";
1518
1519 // Print the opcode name.
Benjamin Kramerc667ba62012-02-10 13:18:44 +00001520 if (TM && TM->getInstrInfo())
1521 OS << TM->getInstrInfo()->getName(getOpcode());
1522 else
1523 OS << "UNKNOWN";
Misha Brukmanedf128a2005-04-21 22:36:52 +00001524
Dan Gohman0ba90f32009-10-31 20:19:03 +00001525 // Print the rest of the operands.
Dan Gohman80f6c582009-11-09 19:38:45 +00001526 bool OmittedAnyCallClobbers = false;
1527 bool FirstOp = true;
Jakob Stoklund Olesen7a2ecd32011-06-27 04:08:29 +00001528 unsigned AsmDescOp = ~0u;
1529 unsigned AsmOpCount = 0;
Evan Chengc36b7062011-01-07 23:50:32 +00001530
Jakob Stoklund Olesen3627a462011-09-29 00:40:51 +00001531 if (isInlineAsm() && e >= InlineAsm::MIOp_FirstOperand) {
Evan Chengc36b7062011-01-07 23:50:32 +00001532 // Print asm string.
1533 OS << " ";
1534 getOperand(InlineAsm::MIOp_AsmString).print(OS, TM);
1535
1536 // Print HasSideEffects, IsAlignStack
1537 unsigned ExtraInfo = getOperand(InlineAsm::MIOp_ExtraInfo).getImm();
1538 if (ExtraInfo & InlineAsm::Extra_HasSideEffects)
1539 OS << " [sideeffect]";
1540 if (ExtraInfo & InlineAsm::Extra_IsAlignStack)
1541 OS << " [alignstack]";
Chad Rosier77fffa62012-09-05 22:17:43 +00001542 if (getInlineAsmDialect() == InlineAsm::AD_ATT)
Chad Rosier576cd112012-09-05 21:00:58 +00001543 OS << " [attdialect]";
Chad Rosier77fffa62012-09-05 22:17:43 +00001544 if (getInlineAsmDialect() == InlineAsm::AD_Intel)
Chad Rosier576cd112012-09-05 21:00:58 +00001545 OS << " [inteldialect]";
Evan Chengc36b7062011-01-07 23:50:32 +00001546
Jakob Stoklund Olesen7a2ecd32011-06-27 04:08:29 +00001547 StartOp = AsmDescOp = InlineAsm::MIOp_FirstOperand;
Evan Chengc36b7062011-01-07 23:50:32 +00001548 FirstOp = false;
1549 }
1550
1551
Chris Lattner6a592272002-10-30 01:55:38 +00001552 for (unsigned i = StartOp, e = getNumOperands(); i != e; ++i) {
Dan Gohman80f6c582009-11-09 19:38:45 +00001553 const MachineOperand &MO = getOperand(i);
1554
Jakob Stoklund Olesenc9df0252011-01-10 02:58:51 +00001555 if (MO.isReg() && TargetRegisterInfo::isVirtualRegister(MO.getReg()))
Jakob Stoklund Olesena0c5bf12010-07-28 18:35:46 +00001556 VirtRegs.push_back(MO.getReg());
1557
Dan Gohman80f6c582009-11-09 19:38:45 +00001558 // Omit call-clobbered registers which aren't used anywhere. This makes
1559 // call instructions much less noisy on targets where calls clobber lots
1560 // of registers. Don't rely on MO.isDead() because we may be called before
1561 // LiveVariables is run, or we may be looking at a non-allocatable reg.
Evan Cheng5a96b3d2011-12-07 07:15:52 +00001562 if (MF && isCall() &&
Dan Gohman80f6c582009-11-09 19:38:45 +00001563 MO.isReg() && MO.isImplicit() && MO.isDef()) {
1564 unsigned Reg = MO.getReg();
Jakob Stoklund Olesenc9df0252011-01-10 02:58:51 +00001565 if (TargetRegisterInfo::isPhysicalRegister(Reg)) {
Dan Gohman80f6c582009-11-09 19:38:45 +00001566 const MachineRegisterInfo &MRI = MF->getRegInfo();
1567 if (MRI.use_empty(Reg) && !MRI.isLiveOut(Reg)) {
1568 bool HasAliasLive = false;
Jakob Stoklund Olesen396618b2012-06-01 23:28:30 +00001569 for (MCRegAliasIterator AI(Reg, TM->getRegisterInfo(), true);
1570 AI.isValid(); ++AI) {
1571 unsigned AliasReg = *AI;
Dan Gohman80f6c582009-11-09 19:38:45 +00001572 if (!MRI.use_empty(AliasReg) || MRI.isLiveOut(AliasReg)) {
1573 HasAliasLive = true;
1574 break;
1575 }
Jakob Stoklund Olesen396618b2012-06-01 23:28:30 +00001576 }
Dan Gohman80f6c582009-11-09 19:38:45 +00001577 if (!HasAliasLive) {
1578 OmittedAnyCallClobbers = true;
1579 continue;
1580 }
1581 }
1582 }
1583 }
1584
1585 if (FirstOp) FirstOp = false; else OS << ",";
Chris Lattner6a592272002-10-30 01:55:38 +00001586 OS << " ";
Jakob Stoklund Olesenb1bb4af2010-01-19 22:08:34 +00001587 if (i < getDesc().NumOperands) {
Evan Chenge837dea2011-06-28 19:10:37 +00001588 const MCOperandInfo &MCOI = getDesc().OpInfo[i];
1589 if (MCOI.isPredicate())
Jakob Stoklund Olesenb1bb4af2010-01-19 22:08:34 +00001590 OS << "pred:";
Evan Chenge837dea2011-06-28 19:10:37 +00001591 if (MCOI.isOptionalDef())
Jakob Stoklund Olesenb1bb4af2010-01-19 22:08:34 +00001592 OS << "opt:";
1593 }
Evan Cheng59b36552010-04-28 20:03:13 +00001594 if (isDebugValue() && MO.isMetadata()) {
1595 // Pretty print DBG_VALUE instructions.
1596 const MDNode *MD = MO.getMetadata();
1597 if (const MDString *MDS = dyn_cast<MDString>(MD->getOperand(2)))
1598 OS << "!\"" << MDS->getString() << '\"';
1599 else
1600 MO.print(OS, TM);
Jakob Stoklund Olesenb1e11452010-07-04 23:24:23 +00001601 } else if (TM && (isInsertSubreg() || isRegSequence()) && MO.isImm()) {
1602 OS << TM->getRegisterInfo()->getSubRegIndexName(MO.getImm());
Jakob Stoklund Olesen7a2ecd32011-06-27 04:08:29 +00001603 } else if (i == AsmDescOp && MO.isImm()) {
1604 // Pretty print the inline asm operand descriptor.
1605 OS << '$' << AsmOpCount++;
1606 unsigned Flag = MO.getImm();
1607 switch (InlineAsm::getKind(Flag)) {
Jakob Stoklund Olesen459b74b2011-10-12 23:37:29 +00001608 case InlineAsm::Kind_RegUse: OS << ":[reguse"; break;
1609 case InlineAsm::Kind_RegDef: OS << ":[regdef"; break;
1610 case InlineAsm::Kind_RegDefEarlyClobber: OS << ":[regdef-ec"; break;
1611 case InlineAsm::Kind_Clobber: OS << ":[clobber"; break;
1612 case InlineAsm::Kind_Imm: OS << ":[imm"; break;
1613 case InlineAsm::Kind_Mem: OS << ":[mem"; break;
1614 default: OS << ":[??" << InlineAsm::getKind(Flag); break;
Jakob Stoklund Olesen7a2ecd32011-06-27 04:08:29 +00001615 }
1616
Jakob Stoklund Olesen459b74b2011-10-12 23:37:29 +00001617 unsigned RCID = 0;
Nick Lewycky3821b182011-10-13 00:54:59 +00001618 if (InlineAsm::hasRegClassConstraint(Flag, RCID)) {
Jakob Stoklund Olesen459b74b2011-10-12 23:37:29 +00001619 if (TM)
1620 OS << ':' << TM->getRegisterInfo()->getRegClass(RCID)->getName();
1621 else
1622 OS << ":RC" << RCID;
Nick Lewycky3821b182011-10-13 00:54:59 +00001623 }
Jakob Stoklund Olesen459b74b2011-10-12 23:37:29 +00001624
Jakob Stoklund Olesen7a2ecd32011-06-27 04:08:29 +00001625 unsigned TiedTo = 0;
1626 if (InlineAsm::isUseOperandTiedToDef(Flag, TiedTo))
Jakob Stoklund Olesen459b74b2011-10-12 23:37:29 +00001627 OS << " tiedto:$" << TiedTo;
1628
1629 OS << ']';
Jakob Stoklund Olesen7a2ecd32011-06-27 04:08:29 +00001630
1631 // Compute the index of the next operand descriptor.
1632 AsmDescOp += 1 + InlineAsm::getNumOperandRegisters(Flag);
Evan Cheng59b36552010-04-28 20:03:13 +00001633 } else
1634 MO.print(OS, TM);
Dan Gohman80f6c582009-11-09 19:38:45 +00001635 }
1636
1637 // Briefly indicate whether any call clobbers were omitted.
1638 if (OmittedAnyCallClobbers) {
Bill Wendling164558e2009-12-25 13:45:50 +00001639 if (!FirstOp) OS << ",";
Dan Gohman80f6c582009-11-09 19:38:45 +00001640 OS << " ...";
Chris Lattner10491642002-10-30 00:48:05 +00001641 }
Misha Brukmanedf128a2005-04-21 22:36:52 +00001642
Dan Gohman0ba90f32009-10-31 20:19:03 +00001643 bool HaveSemi = false;
Anton Korobeynikov6dd97472011-03-05 18:43:04 +00001644 if (Flags) {
1645 if (!HaveSemi) OS << ";"; HaveSemi = true;
1646 OS << " flags: ";
1647
1648 if (Flags & FrameSetup)
1649 OS << "FrameSetup";
1650 }
1651
Dan Gohman8e5f2c62008-07-07 23:14:23 +00001652 if (!memoperands_empty()) {
Dan Gohman0ba90f32009-10-31 20:19:03 +00001653 if (!HaveSemi) OS << ";"; HaveSemi = true;
1654
1655 OS << " mem:";
Dan Gohmanc76909a2009-09-25 20:36:54 +00001656 for (mmo_iterator i = memoperands_begin(), e = memoperands_end();
1657 i != e; ++i) {
1658 OS << **i;
Oscar Fuentesee56c422010-08-02 06:00:15 +00001659 if (llvm::next(i) != e)
Dan Gohmancd26ec52009-09-23 01:33:16 +00001660 OS << " ";
Dan Gohman69de1932008-02-06 22:27:42 +00001661 }
1662 }
1663
Jakob Stoklund Olesena0c5bf12010-07-28 18:35:46 +00001664 // Print the regclass of any virtual registers encountered.
1665 if (MRI && !VirtRegs.empty()) {
1666 if (!HaveSemi) OS << ";"; HaveSemi = true;
1667 for (unsigned i = 0; i != VirtRegs.size(); ++i) {
1668 const TargetRegisterClass *RC = MRI->getRegClass(VirtRegs[i]);
Jakob Stoklund Olesen43142682011-01-09 03:05:53 +00001669 OS << " " << RC->getName() << ':' << PrintReg(VirtRegs[i]);
Jakob Stoklund Olesena0c5bf12010-07-28 18:35:46 +00001670 for (unsigned j = i+1; j != VirtRegs.size();) {
1671 if (MRI->getRegClass(VirtRegs[j]) != RC) {
1672 ++j;
1673 continue;
1674 }
1675 if (VirtRegs[i] != VirtRegs[j])
Jakob Stoklund Olesen43142682011-01-09 03:05:53 +00001676 OS << "," << PrintReg(VirtRegs[j]);
Jakob Stoklund Olesena0c5bf12010-07-28 18:35:46 +00001677 VirtRegs.erase(VirtRegs.begin()+j);
1678 }
1679 }
1680 }
1681
Anton Korobeynikov6dd97472011-03-05 18:43:04 +00001682 // Print debug location information.
Devang Patel4d3586d2011-08-04 20:44:26 +00001683 if (isDebugValue() && getOperand(e - 1).isMetadata()) {
1684 if (!HaveSemi) OS << ";"; HaveSemi = true;
1685 DIVariable DV(getOperand(e - 1).getMetadata());
1686 OS << " line no:" << DV.getLineNumber();
1687 if (MDNode *InlinedAt = DV.getInlinedAt()) {
1688 DebugLoc InlinedAtDL = DebugLoc::getFromDILocation(InlinedAt);
1689 if (!InlinedAtDL.isUnknown()) {
1690 OS << " inlined @[ ";
1691 printDebugLoc(InlinedAtDL, MF, OS);
1692 OS << " ]";
1693 }
1694 }
1695 } else if (!debugLoc.isUnknown() && MF) {
Anton Korobeynikov6dd97472011-03-05 18:43:04 +00001696 if (!HaveSemi) OS << ";"; HaveSemi = true;
Dan Gohman75ae5932009-11-23 21:29:08 +00001697 OS << " dbg:";
Devang Patelda0e89f2010-06-29 21:51:32 +00001698 printDebugLoc(debugLoc, MF, OS);
Bill Wendlingb5ef2732009-02-19 21:44:55 +00001699 }
1700
Anton Korobeynikov6dd97472011-03-05 18:43:04 +00001701 OS << '\n';
Chris Lattner10491642002-10-30 00:48:05 +00001702}
1703
Owen Andersonb487e722008-01-24 01:10:07 +00001704bool MachineInstr::addRegisterKilled(unsigned IncomingReg,
Dan Gohman6f0d0242008-02-10 18:45:23 +00001705 const TargetRegisterInfo *RegInfo,
Owen Andersonb487e722008-01-24 01:10:07 +00001706 bool AddIfNotFound) {
Evan Cheng9b6d7b92008-04-16 09:41:59 +00001707 bool isPhysReg = TargetRegisterInfo::isPhysicalRegister(IncomingReg);
Jakob Stoklund Olesen396618b2012-06-01 23:28:30 +00001708 bool hasAliases = isPhysReg &&
1709 MCRegAliasIterator(IncomingReg, RegInfo, false).isValid();
Dan Gohman3f629402008-09-03 15:56:16 +00001710 bool Found = false;
Evan Cheng9b6d7b92008-04-16 09:41:59 +00001711 SmallVector<unsigned,4> DeadOps;
Bill Wendling4a23d722008-03-03 22:14:33 +00001712 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
1713 MachineOperand &MO = getOperand(i);
Jakob Stoklund Olesenefb8e3e2009-08-04 20:09:25 +00001714 if (!MO.isReg() || !MO.isUse() || MO.isUndef())
Evan Cheng9b6d7b92008-04-16 09:41:59 +00001715 continue;
1716 unsigned Reg = MO.getReg();
1717 if (!Reg)
1718 continue;
Bill Wendling4a23d722008-03-03 22:14:33 +00001719
Evan Cheng9b6d7b92008-04-16 09:41:59 +00001720 if (Reg == IncomingReg) {
Dan Gohman3f629402008-09-03 15:56:16 +00001721 if (!Found) {
1722 if (MO.isKill())
1723 // The register is already marked kill.
1724 return true;
Jakob Stoklund Olesenece48182009-08-02 19:13:03 +00001725 if (isPhysReg && isRegTiedToDefOperand(i))
1726 // Two-address uses of physregs must not be marked kill.
1727 return true;
Dan Gohman3f629402008-09-03 15:56:16 +00001728 MO.setIsKill();
1729 Found = true;
1730 }
1731 } else if (hasAliases && MO.isKill() &&
1732 TargetRegisterInfo::isPhysicalRegister(Reg)) {
Evan Cheng9b6d7b92008-04-16 09:41:59 +00001733 // A super-register kill already exists.
1734 if (RegInfo->isSuperRegister(IncomingReg, Reg))
Dan Gohman2ebc11a2008-07-03 01:18:51 +00001735 return true;
1736 if (RegInfo->isSubRegister(IncomingReg, Reg))
Evan Cheng9b6d7b92008-04-16 09:41:59 +00001737 DeadOps.push_back(i);
Bill Wendling4a23d722008-03-03 22:14:33 +00001738 }
1739 }
1740
Evan Cheng9b6d7b92008-04-16 09:41:59 +00001741 // Trim unneeded kill operands.
1742 while (!DeadOps.empty()) {
1743 unsigned OpIdx = DeadOps.back();
1744 if (getOperand(OpIdx).isImplicit())
1745 RemoveOperand(OpIdx);
1746 else
1747 getOperand(OpIdx).setIsKill(false);
1748 DeadOps.pop_back();
1749 }
1750
Bill Wendling4a23d722008-03-03 22:14:33 +00001751 // If not found, this means an alias of one of the operands is killed. Add a
Owen Andersonb487e722008-01-24 01:10:07 +00001752 // new implicit operand if required.
Dan Gohman3f629402008-09-03 15:56:16 +00001753 if (!Found && AddIfNotFound) {
Bill Wendling4a23d722008-03-03 22:14:33 +00001754 addOperand(MachineOperand::CreateReg(IncomingReg,
1755 false /*IsDef*/,
1756 true /*IsImp*/,
1757 true /*IsKill*/));
Owen Andersonb487e722008-01-24 01:10:07 +00001758 return true;
1759 }
Dan Gohman3f629402008-09-03 15:56:16 +00001760 return Found;
Owen Andersonb487e722008-01-24 01:10:07 +00001761}
1762
Jakob Stoklund Olesen1a96c912012-01-26 17:52:15 +00001763void MachineInstr::clearRegisterKills(unsigned Reg,
1764 const TargetRegisterInfo *RegInfo) {
1765 if (!TargetRegisterInfo::isPhysicalRegister(Reg))
1766 RegInfo = 0;
1767 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
1768 MachineOperand &MO = getOperand(i);
1769 if (!MO.isReg() || !MO.isUse() || !MO.isKill())
1770 continue;
1771 unsigned OpReg = MO.getReg();
1772 if (OpReg == Reg || (RegInfo && RegInfo->isSuperRegister(Reg, OpReg)))
1773 MO.setIsKill(false);
1774 }
1775}
1776
Owen Andersonb487e722008-01-24 01:10:07 +00001777bool MachineInstr::addRegisterDead(unsigned IncomingReg,
Dan Gohman6f0d0242008-02-10 18:45:23 +00001778 const TargetRegisterInfo *RegInfo,
Owen Andersonb487e722008-01-24 01:10:07 +00001779 bool AddIfNotFound) {
Evan Cheng9b6d7b92008-04-16 09:41:59 +00001780 bool isPhysReg = TargetRegisterInfo::isPhysicalRegister(IncomingReg);
Jakob Stoklund Olesen396618b2012-06-01 23:28:30 +00001781 bool hasAliases = isPhysReg &&
1782 MCRegAliasIterator(IncomingReg, RegInfo, false).isValid();
Dan Gohman3f629402008-09-03 15:56:16 +00001783 bool Found = false;
Evan Cheng9b6d7b92008-04-16 09:41:59 +00001784 SmallVector<unsigned,4> DeadOps;
Owen Andersonb487e722008-01-24 01:10:07 +00001785 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
1786 MachineOperand &MO = getOperand(i);
Dan Gohmand735b802008-10-03 15:45:36 +00001787 if (!MO.isReg() || !MO.isDef())
Evan Cheng9b6d7b92008-04-16 09:41:59 +00001788 continue;
1789 unsigned Reg = MO.getReg();
Dan Gohman3f629402008-09-03 15:56:16 +00001790 if (!Reg)
1791 continue;
1792
Evan Cheng9b6d7b92008-04-16 09:41:59 +00001793 if (Reg == IncomingReg) {
Jakob Stoklund Olesenb793bc12011-04-05 16:53:50 +00001794 MO.setIsDead();
1795 Found = true;
Dan Gohman3f629402008-09-03 15:56:16 +00001796 } else if (hasAliases && MO.isDead() &&
1797 TargetRegisterInfo::isPhysicalRegister(Reg)) {
Evan Cheng9b6d7b92008-04-16 09:41:59 +00001798 // There exists a super-register that's marked dead.
1799 if (RegInfo->isSuperRegister(IncomingReg, Reg))
Dan Gohman2ebc11a2008-07-03 01:18:51 +00001800 return true;
Jakob Stoklund Olesen275fd252012-05-30 18:38:56 +00001801 if (RegInfo->isSubRegister(IncomingReg, Reg))
Evan Cheng9b6d7b92008-04-16 09:41:59 +00001802 DeadOps.push_back(i);
Owen Andersonb487e722008-01-24 01:10:07 +00001803 }
1804 }
1805
Evan Cheng9b6d7b92008-04-16 09:41:59 +00001806 // Trim unneeded dead operands.
1807 while (!DeadOps.empty()) {
1808 unsigned OpIdx = DeadOps.back();
1809 if (getOperand(OpIdx).isImplicit())
1810 RemoveOperand(OpIdx);
1811 else
1812 getOperand(OpIdx).setIsDead(false);
1813 DeadOps.pop_back();
1814 }
1815
Dan Gohman3f629402008-09-03 15:56:16 +00001816 // If not found, this means an alias of one of the operands is dead. Add a
1817 // new implicit operand if required.
Chris Lattner31530612009-06-24 17:54:48 +00001818 if (Found || !AddIfNotFound)
1819 return Found;
Jim Grosbachee61d672011-08-24 16:44:17 +00001820
Chris Lattner31530612009-06-24 17:54:48 +00001821 addOperand(MachineOperand::CreateReg(IncomingReg,
1822 true /*IsDef*/,
1823 true /*IsImp*/,
1824 false /*IsKill*/,
1825 true /*IsDead*/));
1826 return true;
Owen Andersonb487e722008-01-24 01:10:07 +00001827}
Jakob Stoklund Olesen8efadf92010-01-06 00:29:28 +00001828
1829void MachineInstr::addRegisterDefined(unsigned IncomingReg,
1830 const TargetRegisterInfo *RegInfo) {
Jakob Stoklund Olesen63e6a482010-05-21 16:32:16 +00001831 if (TargetRegisterInfo::isPhysicalRegister(IncomingReg)) {
1832 MachineOperand *MO = findRegisterDefOperand(IncomingReg, false, RegInfo);
1833 if (MO)
1834 return;
1835 } else {
1836 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
1837 const MachineOperand &MO = getOperand(i);
1838 if (MO.isReg() && MO.getReg() == IncomingReg && MO.isDef() &&
1839 MO.getSubReg() == 0)
1840 return;
1841 }
1842 }
1843 addOperand(MachineOperand::CreateReg(IncomingReg,
1844 true /*IsDef*/,
1845 true /*IsImp*/));
Jakob Stoklund Olesen8efadf92010-01-06 00:29:28 +00001846}
Evan Cheng67eaa082010-03-03 23:37:30 +00001847
Jakob Stoklund Olesena37818d2012-02-03 20:43:39 +00001848void MachineInstr::setPhysRegsDeadExcept(ArrayRef<unsigned> UsedRegs,
Dan Gohmandb497122010-06-18 23:28:01 +00001849 const TargetRegisterInfo &TRI) {
Jakob Stoklund Olesen77180e02012-02-03 21:23:14 +00001850 bool HasRegMask = false;
Dan Gohmandb497122010-06-18 23:28:01 +00001851 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
1852 MachineOperand &MO = getOperand(i);
Jakob Stoklund Olesen77180e02012-02-03 21:23:14 +00001853 if (MO.isRegMask()) {
1854 HasRegMask = true;
1855 continue;
1856 }
Dan Gohmandb497122010-06-18 23:28:01 +00001857 if (!MO.isReg() || !MO.isDef()) continue;
1858 unsigned Reg = MO.getReg();
Jakob Stoklund Olesen59cb77f2012-02-03 20:43:35 +00001859 if (!TargetRegisterInfo::isPhysicalRegister(Reg)) continue;
Dan Gohmandb497122010-06-18 23:28:01 +00001860 bool Dead = true;
Jakob Stoklund Olesena37818d2012-02-03 20:43:39 +00001861 for (ArrayRef<unsigned>::iterator I = UsedRegs.begin(), E = UsedRegs.end();
1862 I != E; ++I)
Dan Gohmandb497122010-06-18 23:28:01 +00001863 if (TRI.regsOverlap(*I, Reg)) {
1864 Dead = false;
1865 break;
1866 }
1867 // If there are no uses, including partial uses, the def is dead.
1868 if (Dead) MO.setIsDead();
1869 }
Jakob Stoklund Olesen77180e02012-02-03 21:23:14 +00001870
1871 // This is a call with a register mask operand.
1872 // Mask clobbers are always dead, so add defs for the non-dead defines.
1873 if (HasRegMask)
1874 for (ArrayRef<unsigned>::iterator I = UsedRegs.begin(), E = UsedRegs.end();
1875 I != E; ++I)
1876 addRegisterDefined(*I, &TRI);
Dan Gohmandb497122010-06-18 23:28:01 +00001877}
1878
Evan Cheng67eaa082010-03-03 23:37:30 +00001879unsigned
1880MachineInstrExpressionTrait::getHashValue(const MachineInstr* const &MI) {
Chandler Carruthfc226252012-03-07 09:39:46 +00001881 // Build up a buffer of hash code components.
Chandler Carruthfc226252012-03-07 09:39:46 +00001882 SmallVector<size_t, 8> HashComponents;
1883 HashComponents.reserve(MI->getNumOperands() + 1);
1884 HashComponents.push_back(MI->getOpcode());
Evan Cheng67eaa082010-03-03 23:37:30 +00001885 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
1886 const MachineOperand &MO = MI->getOperand(i);
Chandler Carruthd862d692012-07-05 11:06:22 +00001887 if (MO.isReg() && MO.isDef() &&
1888 TargetRegisterInfo::isVirtualRegister(MO.getReg()))
1889 continue; // Skip virtual register defs.
1890
1891 HashComponents.push_back(hash_value(MO));
Evan Cheng67eaa082010-03-03 23:37:30 +00001892 }
Chandler Carruthfc226252012-03-07 09:39:46 +00001893 return hash_combine_range(HashComponents.begin(), HashComponents.end());
Evan Cheng67eaa082010-03-03 23:37:30 +00001894}
Jakob Stoklund Olesend519de02011-07-02 03:53:34 +00001895
1896void MachineInstr::emitError(StringRef Msg) const {
1897 // Find the source location cookie.
1898 unsigned LocCookie = 0;
1899 const MDNode *LocMD = 0;
1900 for (unsigned i = getNumOperands(); i != 0; --i) {
1901 if (getOperand(i-1).isMetadata() &&
1902 (LocMD = getOperand(i-1).getMetadata()) &&
1903 LocMD->getNumOperands() != 0) {
1904 if (const ConstantInt *CI = dyn_cast<ConstantInt>(LocMD->getOperand(0))) {
1905 LocCookie = CI->getZExtValue();
1906 break;
1907 }
1908 }
1909 }
1910
1911 if (const MachineBasicBlock *MBB = getParent())
1912 if (const MachineFunction *MF = MBB->getParent())
1913 return MF->getMMI().getModule()->getContext().emitError(LocCookie, Msg);
1914 report_fatal_error(Msg);
1915}