blob: 2ae44ce461c3e2eef841a815aeb7a82e058d4af5 [file] [log] [blame]
Chris Lattnera5a91b12005-08-17 19:33:03 +00001//===-- PPC32ISelDAGToDAG.cpp - PPC32 pattern matching inst selector ------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file was developed by Chris Lattner and is distributed under
6// the University of Illinois Open Source License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file defines a pattern matching instruction selector for 32 bit PowerPC,
11// converting from a legalized dag to a PPC dag.
12//
13//===----------------------------------------------------------------------===//
14
15#include "PowerPC.h"
16#include "PPC32TargetMachine.h"
17#include "PPC32ISelLowering.h"
Chris Lattner4416f1a2005-08-19 22:38:53 +000018#include "llvm/CodeGen/MachineInstrBuilder.h"
19#include "llvm/CodeGen/MachineFunction.h"
20#include "llvm/CodeGen/SSARegMap.h"
Chris Lattnera5a91b12005-08-17 19:33:03 +000021#include "llvm/CodeGen/SelectionDAG.h"
22#include "llvm/CodeGen/SelectionDAGISel.h"
23#include "llvm/Target/TargetOptions.h"
24#include "llvm/ADT/Statistic.h"
Chris Lattner2fe76e52005-08-25 04:47:18 +000025#include "llvm/Constants.h"
Chris Lattner4416f1a2005-08-19 22:38:53 +000026#include "llvm/GlobalValue.h"
Chris Lattnera5a91b12005-08-17 19:33:03 +000027#include "llvm/Support/Debug.h"
28#include "llvm/Support/MathExtras.h"
29using namespace llvm;
30
31namespace {
Chris Lattnera5a91b12005-08-17 19:33:03 +000032 Statistic<> FusedFP ("ppc-codegen", "Number of fused fp operations");
33 Statistic<> FrameOff("ppc-codegen", "Number of frame idx offsets collapsed");
34
35 //===--------------------------------------------------------------------===//
36 /// PPC32DAGToDAGISel - PPC32 specific code to select PPC32 machine
37 /// instructions for SelectionDAG operations.
38 ///
39 class PPC32DAGToDAGISel : public SelectionDAGISel {
40 PPC32TargetLowering PPC32Lowering;
Chris Lattner4416f1a2005-08-19 22:38:53 +000041 unsigned GlobalBaseReg;
Chris Lattnera5a91b12005-08-17 19:33:03 +000042 public:
43 PPC32DAGToDAGISel(TargetMachine &TM)
44 : SelectionDAGISel(PPC32Lowering), PPC32Lowering(TM) {}
45
Chris Lattner4416f1a2005-08-19 22:38:53 +000046 virtual bool runOnFunction(Function &Fn) {
47 // Make sure we re-emit a set of the global base reg if necessary
48 GlobalBaseReg = 0;
49 return SelectionDAGISel::runOnFunction(Fn);
50 }
51
Chris Lattnera5a91b12005-08-17 19:33:03 +000052 /// getI32Imm - Return a target constant with the specified value, of type
53 /// i32.
54 inline SDOperand getI32Imm(unsigned Imm) {
55 return CurDAG->getTargetConstant(Imm, MVT::i32);
56 }
Chris Lattner4416f1a2005-08-19 22:38:53 +000057
58 /// getGlobalBaseReg - insert code into the entry mbb to materialize the PIC
59 /// base register. Return the virtual register that holds this value.
Chris Lattner9944b762005-08-21 22:31:09 +000060 SDOperand getGlobalBaseReg();
Chris Lattnera5a91b12005-08-17 19:33:03 +000061
62 // Select - Convert the specified operand from a target-independent to a
63 // target-specific node if it hasn't already been changed.
64 SDOperand Select(SDOperand Op);
65
66 SDNode *SelectIntImmediateExpr(SDOperand LHS, SDOperand RHS,
67 unsigned OCHi, unsigned OCLo,
68 bool IsArithmetic = false,
69 bool Negate = false);
Nate Begeman02b88a42005-08-19 00:38:14 +000070 SDNode *SelectBitfieldInsert(SDNode *N);
71
Chris Lattner2fbb4572005-08-21 18:50:37 +000072 /// SelectCC - Select a comparison of the specified values with the
73 /// specified condition code, returning the CR# of the expression.
74 SDOperand SelectCC(SDOperand LHS, SDOperand RHS, ISD::CondCode CC);
75
Chris Lattner9944b762005-08-21 22:31:09 +000076 /// SelectAddr - Given the specified address, return the two operands for a
77 /// load/store instruction, and return true if it should be an indexed [r+r]
78 /// operation.
79 bool SelectAddr(SDOperand Addr, SDOperand &Op1, SDOperand &Op2);
80
Chris Lattner047b9522005-08-25 22:04:30 +000081 SDOperand BuildSDIVSequence(SDNode *N);
82 SDOperand BuildUDIVSequence(SDNode *N);
83
Chris Lattnera5a91b12005-08-17 19:33:03 +000084 /// InstructionSelectBasicBlock - This callback is invoked by
85 /// SelectionDAGISel when it has created a SelectionDAG for us to codegen.
86 virtual void InstructionSelectBasicBlock(SelectionDAG &DAG) {
87 DEBUG(BB->dump());
Chris Lattnerd607c122005-08-18 18:46:06 +000088 // Select target instructions for the DAG.
Chris Lattnera5a91b12005-08-17 19:33:03 +000089 Select(DAG.getRoot());
90 DAG.RemoveDeadNodes();
Chris Lattnerd607c122005-08-18 18:46:06 +000091
Chris Lattnerd607c122005-08-18 18:46:06 +000092 // Emit machine code to BB.
93 ScheduleAndEmitDAG(DAG);
Chris Lattnera5a91b12005-08-17 19:33:03 +000094 }
95
96 virtual const char *getPassName() const {
97 return "PowerPC DAG->DAG Pattern Instruction Selection";
98 }
99 };
100}
101
Chris Lattner4416f1a2005-08-19 22:38:53 +0000102/// getGlobalBaseReg - Output the instructions required to put the
103/// base address to use for accessing globals into a register.
104///
Chris Lattner9944b762005-08-21 22:31:09 +0000105SDOperand PPC32DAGToDAGISel::getGlobalBaseReg() {
Chris Lattner4416f1a2005-08-19 22:38:53 +0000106 if (!GlobalBaseReg) {
107 // Insert the set of GlobalBaseReg into the first MBB of the function
108 MachineBasicBlock &FirstMBB = BB->getParent()->front();
109 MachineBasicBlock::iterator MBBI = FirstMBB.begin();
110 SSARegMap *RegMap = BB->getParent()->getSSARegMap();
111 GlobalBaseReg = RegMap->createVirtualRegister(PPC32::GPRCRegisterClass);
112 BuildMI(FirstMBB, MBBI, PPC::MovePCtoLR, 0, PPC::LR);
113 BuildMI(FirstMBB, MBBI, PPC::MFLR, 1, GlobalBaseReg);
114 }
Chris Lattner9944b762005-08-21 22:31:09 +0000115 return CurDAG->getRegister(GlobalBaseReg, MVT::i32);
Chris Lattner4416f1a2005-08-19 22:38:53 +0000116}
117
118
Nate Begeman0f3257a2005-08-18 05:00:13 +0000119// isIntImmediate - This method tests to see if a constant operand.
120// If so Imm will receive the 32 bit value.
121static bool isIntImmediate(SDNode *N, unsigned& Imm) {
122 if (N->getOpcode() == ISD::Constant) {
123 Imm = cast<ConstantSDNode>(N)->getValue();
124 return true;
125 }
126 return false;
127}
128
Nate Begemancffc32b2005-08-18 07:30:46 +0000129// isOprShiftImm - Returns true if the specified operand is a shift opcode with
130// a immediate shift count less than 32.
131static bool isOprShiftImm(SDNode *N, unsigned& Opc, unsigned& SH) {
132 Opc = N->getOpcode();
133 return (Opc == ISD::SHL || Opc == ISD::SRL || Opc == ISD::SRA) &&
134 isIntImmediate(N->getOperand(1).Val, SH) && SH < 32;
135}
136
137// isRunOfOnes - Returns true iff Val consists of one contiguous run of 1s with
138// any number of 0s on either side. The 1s are allowed to wrap from LSB to
139// MSB, so 0x000FFF0, 0x0000FFFF, and 0xFF0000FF are all runs. 0x0F0F0000 is
140// not, since all 1s are not contiguous.
141static bool isRunOfOnes(unsigned Val, unsigned &MB, unsigned &ME) {
142 if (isShiftedMask_32(Val)) {
143 // look for the first non-zero bit
144 MB = CountLeadingZeros_32(Val);
145 // look for the first zero bit after the run of ones
146 ME = CountLeadingZeros_32((Val - 1) ^ Val);
147 return true;
Chris Lattner2fe76e52005-08-25 04:47:18 +0000148 } else {
149 Val = ~Val; // invert mask
150 if (isShiftedMask_32(Val)) {
151 // effectively look for the first zero bit
152 ME = CountLeadingZeros_32(Val) - 1;
153 // effectively look for the first one bit after the run of zeros
154 MB = CountLeadingZeros_32((Val - 1) ^ Val) + 1;
155 return true;
156 }
Nate Begemancffc32b2005-08-18 07:30:46 +0000157 }
158 // no run present
159 return false;
160}
161
162// isRotateAndMask - Returns true if Mask and Shift can be folded in to a rotate
163// and mask opcode and mask operation.
164static bool isRotateAndMask(SDNode *N, unsigned Mask, bool IsShiftMask,
165 unsigned &SH, unsigned &MB, unsigned &ME) {
166 unsigned Shift = 32;
167 unsigned Indeterminant = ~0; // bit mask marking indeterminant results
168 unsigned Opcode = N->getOpcode();
169 if (!isIntImmediate(N->getOperand(1).Val, Shift) || (Shift > 31))
170 return false;
171
172 if (Opcode == ISD::SHL) {
173 // apply shift left to mask if it comes first
174 if (IsShiftMask) Mask = Mask << Shift;
175 // determine which bits are made indeterminant by shift
176 Indeterminant = ~(0xFFFFFFFFu << Shift);
177 } else if (Opcode == ISD::SRA || Opcode == ISD::SRL) {
178 // apply shift right to mask if it comes first
179 if (IsShiftMask) Mask = Mask >> Shift;
180 // determine which bits are made indeterminant by shift
181 Indeterminant = ~(0xFFFFFFFFu >> Shift);
182 // adjust for the left rotate
183 Shift = 32 - Shift;
184 } else {
185 return false;
186 }
187
188 // if the mask doesn't intersect any Indeterminant bits
189 if (Mask && !(Mask & Indeterminant)) {
190 SH = Shift;
191 // make sure the mask is still a mask (wrap arounds may not be)
192 return isRunOfOnes(Mask, MB, ME);
193 }
194 return false;
195}
196
Nate Begeman0f3257a2005-08-18 05:00:13 +0000197// isOpcWithIntImmediate - This method tests to see if the node is a specific
198// opcode and that it has a immediate integer right operand.
199// If so Imm will receive the 32 bit value.
200static bool isOpcWithIntImmediate(SDNode *N, unsigned Opc, unsigned& Imm) {
201 return N->getOpcode() == Opc && isIntImmediate(N->getOperand(1).Val, Imm);
202}
203
204// isOprNot - Returns true if the specified operand is an xor with immediate -1.
205static bool isOprNot(SDNode *N) {
206 unsigned Imm;
207 return isOpcWithIntImmediate(N, ISD::XOR, Imm) && (signed)Imm == -1;
208}
209
Chris Lattnera5a91b12005-08-17 19:33:03 +0000210// Immediate constant composers.
211// Lo16 - grabs the lo 16 bits from a 32 bit constant.
212// Hi16 - grabs the hi 16 bits from a 32 bit constant.
213// HA16 - computes the hi bits required if the lo bits are add/subtracted in
214// arithmethically.
215static unsigned Lo16(unsigned x) { return x & 0x0000FFFF; }
216static unsigned Hi16(unsigned x) { return Lo16(x >> 16); }
217static unsigned HA16(unsigned x) { return Hi16((signed)x - (signed short)x); }
218
219// isIntImmediate - This method tests to see if a constant operand.
220// If so Imm will receive the 32 bit value.
221static bool isIntImmediate(SDOperand N, unsigned& Imm) {
222 if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(N)) {
223 Imm = (unsigned)CN->getSignExtended();
224 return true;
225 }
226 return false;
227}
228
Nate Begeman02b88a42005-08-19 00:38:14 +0000229/// SelectBitfieldInsert - turn an or of two masked values into
230/// the rotate left word immediate then mask insert (rlwimi) instruction.
231/// Returns true on success, false if the caller still needs to select OR.
232///
233/// Patterns matched:
234/// 1. or shl, and 5. or and, and
235/// 2. or and, shl 6. or shl, shr
236/// 3. or shr, and 7. or shr, shl
237/// 4. or and, shr
238SDNode *PPC32DAGToDAGISel::SelectBitfieldInsert(SDNode *N) {
239 bool IsRotate = false;
240 unsigned TgtMask = 0xFFFFFFFF, InsMask = 0xFFFFFFFF, SH = 0;
241 unsigned Value;
242
243 SDOperand Op0 = N->getOperand(0);
244 SDOperand Op1 = N->getOperand(1);
245
246 unsigned Op0Opc = Op0.getOpcode();
247 unsigned Op1Opc = Op1.getOpcode();
248
249 // Verify that we have the correct opcodes
250 if (ISD::SHL != Op0Opc && ISD::SRL != Op0Opc && ISD::AND != Op0Opc)
251 return false;
252 if (ISD::SHL != Op1Opc && ISD::SRL != Op1Opc && ISD::AND != Op1Opc)
253 return false;
254
255 // Generate Mask value for Target
256 if (isIntImmediate(Op0.getOperand(1), Value)) {
257 switch(Op0Opc) {
258 case ISD::SHL: TgtMask <<= Value; break;
259 case ISD::SRL: TgtMask >>= Value; break;
260 case ISD::AND: TgtMask &= Value; break;
261 }
262 } else {
263 return 0;
264 }
265
266 // Generate Mask value for Insert
267 if (isIntImmediate(Op1.getOperand(1), Value)) {
268 switch(Op1Opc) {
269 case ISD::SHL:
270 SH = Value;
271 InsMask <<= SH;
272 if (Op0Opc == ISD::SRL) IsRotate = true;
273 break;
274 case ISD::SRL:
275 SH = Value;
276 InsMask >>= SH;
277 SH = 32-SH;
278 if (Op0Opc == ISD::SHL) IsRotate = true;
279 break;
280 case ISD::AND:
281 InsMask &= Value;
282 break;
283 }
284 } else {
285 return 0;
286 }
287
288 // If both of the inputs are ANDs and one of them has a logical shift by
289 // constant as its input, make that AND the inserted value so that we can
290 // combine the shift into the rotate part of the rlwimi instruction
291 bool IsAndWithShiftOp = false;
292 if (Op0Opc == ISD::AND && Op1Opc == ISD::AND) {
293 if (Op1.getOperand(0).getOpcode() == ISD::SHL ||
294 Op1.getOperand(0).getOpcode() == ISD::SRL) {
295 if (isIntImmediate(Op1.getOperand(0).getOperand(1), Value)) {
296 SH = Op1.getOperand(0).getOpcode() == ISD::SHL ? Value : 32 - Value;
297 IsAndWithShiftOp = true;
298 }
299 } else if (Op0.getOperand(0).getOpcode() == ISD::SHL ||
300 Op0.getOperand(0).getOpcode() == ISD::SRL) {
301 if (isIntImmediate(Op0.getOperand(0).getOperand(1), Value)) {
302 std::swap(Op0, Op1);
303 std::swap(TgtMask, InsMask);
304 SH = Op1.getOperand(0).getOpcode() == ISD::SHL ? Value : 32 - Value;
305 IsAndWithShiftOp = true;
306 }
307 }
308 }
309
310 // Verify that the Target mask and Insert mask together form a full word mask
311 // and that the Insert mask is a run of set bits (which implies both are runs
312 // of set bits). Given that, Select the arguments and generate the rlwimi
313 // instruction.
314 unsigned MB, ME;
315 if (((TgtMask & InsMask) == 0) && isRunOfOnes(InsMask, MB, ME)) {
316 bool fullMask = (TgtMask ^ InsMask) == 0xFFFFFFFF;
317 bool Op0IsAND = Op0Opc == ISD::AND;
318 // Check for rotlwi / rotrwi here, a special case of bitfield insert
319 // where both bitfield halves are sourced from the same value.
320 if (IsRotate && fullMask &&
321 N->getOperand(0).getOperand(0) == N->getOperand(1).getOperand(0)) {
322 Op0 = CurDAG->getTargetNode(PPC::RLWINM, MVT::i32,
323 Select(N->getOperand(0).getOperand(0)),
324 getI32Imm(SH), getI32Imm(0), getI32Imm(31));
325 return Op0.Val;
326 }
327 SDOperand Tmp1 = (Op0IsAND && fullMask) ? Select(Op0.getOperand(0))
328 : Select(Op0);
329 SDOperand Tmp2 = IsAndWithShiftOp ? Select(Op1.getOperand(0).getOperand(0))
330 : Select(Op1.getOperand(0));
331 Op0 = CurDAG->getTargetNode(PPC::RLWIMI, MVT::i32, Tmp1, Tmp2,
332 getI32Imm(SH), getI32Imm(MB), getI32Imm(ME));
333 return Op0.Val;
334 }
335 return 0;
336}
337
Chris Lattnera5a91b12005-08-17 19:33:03 +0000338// SelectIntImmediateExpr - Choose code for integer operations with an immediate
339// operand.
340SDNode *PPC32DAGToDAGISel::SelectIntImmediateExpr(SDOperand LHS, SDOperand RHS,
341 unsigned OCHi, unsigned OCLo,
342 bool IsArithmetic,
343 bool Negate) {
344 // Check to make sure this is a constant.
345 ConstantSDNode *CN = dyn_cast<ConstantSDNode>(RHS);
346 // Exit if not a constant.
347 if (!CN) return 0;
348 // Extract immediate.
349 unsigned C = (unsigned)CN->getValue();
350 // Negate if required (ISD::SUB).
351 if (Negate) C = -C;
352 // Get the hi and lo portions of constant.
353 unsigned Hi = IsArithmetic ? HA16(C) : Hi16(C);
354 unsigned Lo = Lo16(C);
355
356 // If two instructions are needed and usage indicates it would be better to
357 // load immediate into a register, bail out.
358 if (Hi && Lo && CN->use_size() > 2) return false;
359
360 // Select the first operand.
361 SDOperand Opr0 = Select(LHS);
362
363 if (Lo) // Add in the lo-part.
364 Opr0 = CurDAG->getTargetNode(OCLo, MVT::i32, Opr0, getI32Imm(Lo));
365 if (Hi) // Add in the hi-part.
366 Opr0 = CurDAG->getTargetNode(OCHi, MVT::i32, Opr0, getI32Imm(Hi));
367 return Opr0.Val;
368}
369
Chris Lattner9944b762005-08-21 22:31:09 +0000370/// SelectAddr - Given the specified address, return the two operands for a
371/// load/store instruction, and return true if it should be an indexed [r+r]
372/// operation.
373bool PPC32DAGToDAGISel::SelectAddr(SDOperand Addr, SDOperand &Op1,
374 SDOperand &Op2) {
375 unsigned imm = 0;
376 if (Addr.getOpcode() == ISD::ADD) {
377 if (isIntImmediate(Addr.getOperand(1), imm) && isInt16(imm)) {
378 Op1 = getI32Imm(Lo16(imm));
Chris Lattnere28e40a2005-08-25 00:45:43 +0000379 if (FrameIndexSDNode *FI =
380 dyn_cast<FrameIndexSDNode>(Addr.getOperand(0))) {
Chris Lattner9944b762005-08-21 22:31:09 +0000381 ++FrameOff;
Chris Lattnere28e40a2005-08-25 00:45:43 +0000382 Op2 = CurDAG->getTargetFrameIndex(FI->getIndex(), MVT::i32);
Chris Lattner9944b762005-08-21 22:31:09 +0000383 } else {
384 Op2 = Select(Addr.getOperand(0));
385 }
386 return false;
387 } else {
388 Op1 = Select(Addr.getOperand(0));
389 Op2 = Select(Addr.getOperand(1));
390 return true; // [r+r]
391 }
392 }
393
394 // Now check if we're dealing with a global, and whether or not we should emit
395 // an optimized load or store for statics.
396 if (GlobalAddressSDNode *GN = dyn_cast<GlobalAddressSDNode>(Addr)) {
397 GlobalValue *GV = GN->getGlobal();
398 if (!GV->hasWeakLinkage() && !GV->isExternal()) {
399 Op1 = CurDAG->getTargetGlobalAddress(GV, MVT::i32);
400 if (PICEnabled)
401 Op2 = CurDAG->getTargetNode(PPC::ADDIS, MVT::i32, getGlobalBaseReg(),
402 Op1);
403 else
404 Op2 = CurDAG->getTargetNode(PPC::LIS, MVT::i32, Op1);
405 return false;
406 }
Chris Lattnere28e40a2005-08-25 00:45:43 +0000407 } else if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(Addr)) {
Chris Lattner9944b762005-08-21 22:31:09 +0000408 Op1 = getI32Imm(0);
Chris Lattnere28e40a2005-08-25 00:45:43 +0000409 Op2 = CurDAG->getTargetFrameIndex(FI->getIndex(), MVT::i32);
Chris Lattner9944b762005-08-21 22:31:09 +0000410 return false;
411 } else if (ConstantPoolSDNode *CP = dyn_cast<ConstantPoolSDNode>(Addr)) {
412 Op1 = Addr;
413 if (PICEnabled)
414 Op2 = CurDAG->getTargetNode(PPC::ADDIS, MVT::i32, getGlobalBaseReg(),Op1);
415 else
416 Op2 = CurDAG->getTargetNode(PPC::LIS, MVT::i32, Op1);
417 return false;
418 }
419 Op1 = getI32Imm(0);
420 Op2 = Select(Addr);
421 return false;
422}
Chris Lattnera5a91b12005-08-17 19:33:03 +0000423
Chris Lattner2fbb4572005-08-21 18:50:37 +0000424/// SelectCC - Select a comparison of the specified values with the specified
425/// condition code, returning the CR# of the expression.
426SDOperand PPC32DAGToDAGISel::SelectCC(SDOperand LHS, SDOperand RHS,
427 ISD::CondCode CC) {
428 // Always select the LHS.
429 LHS = Select(LHS);
430
431 // Use U to determine whether the SETCC immediate range is signed or not.
432 if (MVT::isInteger(LHS.getValueType())) {
433 bool U = ISD::isUnsignedIntSetCC(CC);
434 unsigned Imm;
435 if (isIntImmediate(RHS, Imm) &&
436 ((U && isUInt16(Imm)) || (!U && isInt16(Imm))))
437 return CurDAG->getTargetNode(U ? PPC::CMPLWI : PPC::CMPWI, MVT::i32,
438 LHS, getI32Imm(Lo16(Imm)));
439 return CurDAG->getTargetNode(U ? PPC::CMPLW : PPC::CMPW, MVT::i32,
440 LHS, Select(RHS));
441 } else {
442 return CurDAG->getTargetNode(PPC::FCMPU, MVT::i32, LHS, Select(RHS));
443 }
444}
445
446/// getBCCForSetCC - Returns the PowerPC condition branch mnemonic corresponding
447/// to Condition.
448static unsigned getBCCForSetCC(ISD::CondCode CC) {
449 switch (CC) {
450 default: assert(0 && "Unknown condition!"); abort();
451 case ISD::SETEQ: return PPC::BEQ;
452 case ISD::SETNE: return PPC::BNE;
453 case ISD::SETULT:
454 case ISD::SETLT: return PPC::BLT;
455 case ISD::SETULE:
456 case ISD::SETLE: return PPC::BLE;
457 case ISD::SETUGT:
458 case ISD::SETGT: return PPC::BGT;
459 case ISD::SETUGE:
460 case ISD::SETGE: return PPC::BGE;
461 }
462 return 0;
463}
464
Chris Lattner64906a02005-08-25 20:08:18 +0000465/// getCRIdxForSetCC - Return the index of the condition register field
466/// associated with the SetCC condition, and whether or not the field is
467/// treated as inverted. That is, lt = 0; ge = 0 inverted.
468static unsigned getCRIdxForSetCC(ISD::CondCode CC, bool& Inv) {
469 switch (CC) {
470 default: assert(0 && "Unknown condition!"); abort();
471 case ISD::SETULT:
472 case ISD::SETLT: Inv = false; return 0;
473 case ISD::SETUGE:
474 case ISD::SETGE: Inv = true; return 0;
475 case ISD::SETUGT:
476 case ISD::SETGT: Inv = false; return 1;
477 case ISD::SETULE:
478 case ISD::SETLE: Inv = true; return 1;
479 case ISD::SETEQ: Inv = false; return 2;
480 case ISD::SETNE: Inv = true; return 2;
481 }
482 return 0;
483}
Chris Lattner9944b762005-08-21 22:31:09 +0000484
Chris Lattner047b9522005-08-25 22:04:30 +0000485// Structure used to return the necessary information to codegen an SDIV as
486// a multiply.
487struct ms {
488 int m; // magic number
489 int s; // shift amount
490};
491
492struct mu {
493 unsigned int m; // magic number
494 int a; // add indicator
495 int s; // shift amount
496};
497
498/// magic - calculate the magic numbers required to codegen an integer sdiv as
499/// a sequence of multiply and shifts. Requires that the divisor not be 0, 1,
500/// or -1.
501static struct ms magic(int d) {
502 int p;
503 unsigned int ad, anc, delta, q1, r1, q2, r2, t;
504 const unsigned int two31 = 0x80000000U;
505 struct ms mag;
506
507 ad = abs(d);
508 t = two31 + ((unsigned int)d >> 31);
509 anc = t - 1 - t%ad; // absolute value of nc
510 p = 31; // initialize p
511 q1 = two31/anc; // initialize q1 = 2p/abs(nc)
512 r1 = two31 - q1*anc; // initialize r1 = rem(2p,abs(nc))
513 q2 = two31/ad; // initialize q2 = 2p/abs(d)
514 r2 = two31 - q2*ad; // initialize r2 = rem(2p,abs(d))
515 do {
516 p = p + 1;
517 q1 = 2*q1; // update q1 = 2p/abs(nc)
518 r1 = 2*r1; // update r1 = rem(2p/abs(nc))
519 if (r1 >= anc) { // must be unsigned comparison
520 q1 = q1 + 1;
521 r1 = r1 - anc;
522 }
523 q2 = 2*q2; // update q2 = 2p/abs(d)
524 r2 = 2*r2; // update r2 = rem(2p/abs(d))
525 if (r2 >= ad) { // must be unsigned comparison
526 q2 = q2 + 1;
527 r2 = r2 - ad;
528 }
529 delta = ad - r2;
530 } while (q1 < delta || (q1 == delta && r1 == 0));
531
532 mag.m = q2 + 1;
533 if (d < 0) mag.m = -mag.m; // resulting magic number
534 mag.s = p - 32; // resulting shift
535 return mag;
536}
537
538/// magicu - calculate the magic numbers required to codegen an integer udiv as
539/// a sequence of multiply, add and shifts. Requires that the divisor not be 0.
540static struct mu magicu(unsigned d)
541{
542 int p;
543 unsigned int nc, delta, q1, r1, q2, r2;
544 struct mu magu;
545 magu.a = 0; // initialize "add" indicator
546 nc = - 1 - (-d)%d;
547 p = 31; // initialize p
548 q1 = 0x80000000/nc; // initialize q1 = 2p/nc
549 r1 = 0x80000000 - q1*nc; // initialize r1 = rem(2p,nc)
550 q2 = 0x7FFFFFFF/d; // initialize q2 = (2p-1)/d
551 r2 = 0x7FFFFFFF - q2*d; // initialize r2 = rem((2p-1),d)
552 do {
553 p = p + 1;
554 if (r1 >= nc - r1 ) {
555 q1 = 2*q1 + 1; // update q1
556 r1 = 2*r1 - nc; // update r1
557 }
558 else {
559 q1 = 2*q1; // update q1
560 r1 = 2*r1; // update r1
561 }
562 if (r2 + 1 >= d - r2) {
563 if (q2 >= 0x7FFFFFFF) magu.a = 1;
564 q2 = 2*q2 + 1; // update q2
565 r2 = 2*r2 + 1 - d; // update r2
566 }
567 else {
568 if (q2 >= 0x80000000) magu.a = 1;
569 q2 = 2*q2; // update q2
570 r2 = 2*r2 + 1; // update r2
571 }
572 delta = d - 1 - r2;
573 } while (p < 64 && (q1 < delta || (q1 == delta && r1 == 0)));
574 magu.m = q2 + 1; // resulting magic number
575 magu.s = p - 32; // resulting shift
576 return magu;
577}
578
579/// BuildSDIVSequence - Given an ISD::SDIV node expressing a divide by constant,
580/// return a DAG expression to select that will generate the same value by
581/// multiplying by a magic number. See:
582/// <http://the.wall.riscom.net/books/proc/ppc/cwg/code2.html>
583SDOperand PPC32DAGToDAGISel::BuildSDIVSequence(SDNode *N) {
584 int d = (int)cast<ConstantSDNode>(N->getOperand(1))->getValue();
585 ms magics = magic(d);
586 // Multiply the numerator (operand 0) by the magic value
587 SDOperand Q = CurDAG->getNode(ISD::MULHS, MVT::i32, N->getOperand(0),
588 CurDAG->getConstant(magics.m, MVT::i32));
589 // If d > 0 and m < 0, add the numerator
590 if (d > 0 && magics.m < 0)
591 Q = CurDAG->getNode(ISD::ADD, MVT::i32, Q, N->getOperand(0));
592 // If d < 0 and m > 0, subtract the numerator.
593 if (d < 0 && magics.m > 0)
594 Q = CurDAG->getNode(ISD::SUB, MVT::i32, Q, N->getOperand(0));
595 // Shift right algebraic if shift value is nonzero
596 if (magics.s > 0)
597 Q = CurDAG->getNode(ISD::SRA, MVT::i32, Q,
598 CurDAG->getConstant(magics.s, MVT::i32));
599 // Extract the sign bit and add it to the quotient
600 SDOperand T =
601 CurDAG->getNode(ISD::SRL, MVT::i32, Q, CurDAG->getConstant(31, MVT::i32));
602 return CurDAG->getNode(ISD::ADD, MVT::i32, Q, T);
603}
604
605/// BuildUDIVSequence - Given an ISD::UDIV node expressing a divide by constant,
606/// return a DAG expression to select that will generate the same value by
607/// multiplying by a magic number. See:
608/// <http://the.wall.riscom.net/books/proc/ppc/cwg/code2.html>
609SDOperand PPC32DAGToDAGISel::BuildUDIVSequence(SDNode *N) {
610 unsigned d = (unsigned)cast<ConstantSDNode>(N->getOperand(1))->getValue();
611 mu magics = magicu(d);
612 // Multiply the numerator (operand 0) by the magic value
613 SDOperand Q = CurDAG->getNode(ISD::MULHU, MVT::i32, N->getOperand(0),
614 CurDAG->getConstant(magics.m, MVT::i32));
615 if (magics.a == 0) {
616 return CurDAG->getNode(ISD::SRL, MVT::i32, Q,
617 CurDAG->getConstant(magics.s, MVT::i32));
618 } else {
619 SDOperand NPQ = CurDAG->getNode(ISD::SUB, MVT::i32, N->getOperand(0), Q);
620 NPQ = CurDAG->getNode(ISD::SRL, MVT::i32, NPQ,
621 CurDAG->getConstant(1, MVT::i32));
622 NPQ = CurDAG->getNode(ISD::ADD, MVT::i32, NPQ, Q);
623 return CurDAG->getNode(ISD::SRL, MVT::i32, NPQ,
624 CurDAG->getConstant(magics.s-1, MVT::i32));
625 }
626}
627
Chris Lattnera5a91b12005-08-17 19:33:03 +0000628// Select - Convert the specified operand from a target-independent to a
629// target-specific node if it hasn't already been changed.
630SDOperand PPC32DAGToDAGISel::Select(SDOperand Op) {
631 SDNode *N = Op.Val;
632 if (N->getOpcode() >= ISD::BUILTIN_OP_END)
633 return Op; // Already selected.
634
635 switch (N->getOpcode()) {
636 default:
637 std::cerr << "Cannot yet select: ";
638 N->dump();
639 std::cerr << "\n";
640 abort();
641 case ISD::EntryToken: // These leaves remain the same.
Chris Lattnera5a91b12005-08-17 19:33:03 +0000642 return Op;
643 case ISD::TokenFactor: {
644 SDOperand New;
645 if (N->getNumOperands() == 2) {
646 SDOperand Op0 = Select(N->getOperand(0));
647 SDOperand Op1 = Select(N->getOperand(1));
648 New = CurDAG->getNode(ISD::TokenFactor, MVT::Other, Op0, Op1);
649 } else {
650 std::vector<SDOperand> Ops;
651 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i)
Chris Lattner7e659972005-08-19 21:33:02 +0000652 Ops.push_back(Select(N->getOperand(i)));
Chris Lattnera5a91b12005-08-17 19:33:03 +0000653 New = CurDAG->getNode(ISD::TokenFactor, MVT::Other, Ops);
654 }
655
656 if (New.Val != N) {
657 CurDAG->ReplaceAllUsesWith(N, New.Val);
658 N = New.Val;
659 }
660 break;
661 }
662 case ISD::CopyFromReg: {
663 SDOperand Chain = Select(N->getOperand(0));
664 if (Chain == N->getOperand(0)) return Op; // No change
665 SDOperand New = CurDAG->getCopyFromReg(Chain,
666 cast<RegisterSDNode>(N->getOperand(1))->getReg(), N->getValueType(0));
667 return New.getValue(Op.ResNo);
668 }
669 case ISD::CopyToReg: {
670 SDOperand Chain = Select(N->getOperand(0));
671 SDOperand Reg = N->getOperand(1);
672 SDOperand Val = Select(N->getOperand(2));
673 if (Chain != N->getOperand(0) || Val != N->getOperand(2)) {
674 SDOperand New = CurDAG->getNode(ISD::CopyToReg, MVT::Other,
675 Chain, Reg, Val);
676 CurDAG->ReplaceAllUsesWith(N, New.Val);
677 N = New.Val;
678 }
679 break;
680 }
681 case ISD::Constant: {
682 assert(N->getValueType(0) == MVT::i32);
683 unsigned v = (unsigned)cast<ConstantSDNode>(N)->getValue();
Nate Begemana6940472005-08-18 18:01:39 +0000684 unsigned Hi = HA16(v);
685 unsigned Lo = Lo16(v);
686 if (Hi && Lo) {
687 SDOperand Top = CurDAG->getTargetNode(PPC::LIS, MVT::i32,
688 getI32Imm(v >> 16));
Chris Lattner2bb06cd2005-08-26 16:36:26 +0000689 CurDAG->SelectNodeTo(N, PPC::ORI, MVT::i32, Top, getI32Imm(v & 0xFFFF));
Nate Begemana6940472005-08-18 18:01:39 +0000690 } else if (Lo) {
Chris Lattner2bb06cd2005-08-26 16:36:26 +0000691 CurDAG->SelectNodeTo(N, PPC::LI, MVT::i32, getI32Imm(v));
Nate Begemana6940472005-08-18 18:01:39 +0000692 } else {
Chris Lattner2bb06cd2005-08-26 16:36:26 +0000693 CurDAG->SelectNodeTo(N, PPC::LIS, MVT::i32, getI32Imm(v >> 16));
Chris Lattnera5a91b12005-08-17 19:33:03 +0000694 }
Nate Begemana6940472005-08-18 18:01:39 +0000695 break;
Chris Lattnera5a91b12005-08-17 19:33:03 +0000696 }
Chris Lattner2fe76e52005-08-25 04:47:18 +0000697 case ISD::ConstantFP: { // FIXME: this should get sucked into the legalizer
Chris Lattner2fe76e52005-08-25 04:47:18 +0000698 Constant *CFP = ConstantFP::get(Type::FloatTy,
699 cast<ConstantFPSDNode>(N)->getValue());
Chris Lattner5839bf22005-08-26 17:15:30 +0000700 SDOperand CPN = CurDAG->getConstantPool(CFP, MVT::i32);
Chris Lattner2fe76e52005-08-25 04:47:18 +0000701 SDOperand Tmp;
702 if (PICEnabled)
703 Tmp = CurDAG->getTargetNode(PPC::ADDIS, MVT::i32, getGlobalBaseReg(),CPN);
704 else
705 Tmp = CurDAG->getTargetNode(PPC::LIS, MVT::i32, CPN);
Chris Lattner2bb06cd2005-08-26 16:36:26 +0000706 CurDAG->SelectNodeTo(N, PPC::LFS, N->getValueType(0), CPN, Tmp);
Chris Lattner2fe76e52005-08-25 04:47:18 +0000707 break;
708 }
Chris Lattner2b544002005-08-24 23:08:16 +0000709 case ISD::UNDEF:
710 if (N->getValueType(0) == MVT::i32)
Chris Lattner2bb06cd2005-08-26 16:36:26 +0000711 CurDAG->SelectNodeTo(N, PPC::IMPLICIT_DEF_GPR, MVT::i32);
Chris Lattner2b544002005-08-24 23:08:16 +0000712 else
Chris Lattner2bb06cd2005-08-26 16:36:26 +0000713 CurDAG->SelectNodeTo(N, PPC::IMPLICIT_DEF_FP, N->getValueType(0));
Chris Lattner2b544002005-08-24 23:08:16 +0000714 break;
Chris Lattnere28e40a2005-08-25 00:45:43 +0000715 case ISD::FrameIndex: {
716 int FI = cast<FrameIndexSDNode>(N)->getIndex();
Chris Lattner2bb06cd2005-08-26 16:36:26 +0000717 CurDAG->SelectNodeTo(N, PPC::ADDI, MVT::i32,
Chris Lattnere28e40a2005-08-25 00:45:43 +0000718 CurDAG->getTargetFrameIndex(FI, MVT::i32),
719 getI32Imm(0));
720 break;
721 }
Chris Lattner34e17052005-08-25 05:04:11 +0000722 case ISD::ConstantPool: {
Chris Lattner5839bf22005-08-26 17:15:30 +0000723 Constant *C = cast<ConstantPoolSDNode>(N)->get();
724 SDOperand Tmp, CPI = CurDAG->getTargetConstantPool(C, MVT::i32);
Chris Lattner34e17052005-08-25 05:04:11 +0000725 if (PICEnabled)
726 Tmp = CurDAG->getTargetNode(PPC::ADDIS, MVT::i32, getGlobalBaseReg(),CPI);
727 else
728 Tmp = CurDAG->getTargetNode(PPC::LIS, MVT::i32, CPI);
Chris Lattner2bb06cd2005-08-26 16:36:26 +0000729 CurDAG->SelectNodeTo(N, PPC::LA, MVT::i32, Tmp, CPI);
Chris Lattner34e17052005-08-25 05:04:11 +0000730 break;
731 }
Chris Lattner4416f1a2005-08-19 22:38:53 +0000732 case ISD::GlobalAddress: {
733 GlobalValue *GV = cast<GlobalAddressSDNode>(N)->getGlobal();
734 SDOperand Tmp;
735 SDOperand GA = CurDAG->getTargetGlobalAddress(GV, MVT::i32);
Chris Lattner9944b762005-08-21 22:31:09 +0000736 if (PICEnabled)
737 Tmp = CurDAG->getTargetNode(PPC::ADDIS, MVT::i32, getGlobalBaseReg(), GA);
738 else
Chris Lattner4416f1a2005-08-19 22:38:53 +0000739 Tmp = CurDAG->getTargetNode(PPC::LIS, MVT::i32, GA);
Chris Lattner9944b762005-08-21 22:31:09 +0000740
Chris Lattner4416f1a2005-08-19 22:38:53 +0000741 if (GV->hasWeakLinkage() || GV->isExternal())
Chris Lattner2bb06cd2005-08-26 16:36:26 +0000742 CurDAG->SelectNodeTo(N, PPC::LWZ, MVT::i32, GA, Tmp);
Chris Lattner4416f1a2005-08-19 22:38:53 +0000743 else
Chris Lattner2bb06cd2005-08-26 16:36:26 +0000744 CurDAG->SelectNodeTo(N, PPC::LA, MVT::i32, Tmp, GA);
Chris Lattner4416f1a2005-08-19 22:38:53 +0000745 break;
746 }
Nate Begeman305a1c72005-08-18 03:04:18 +0000747 case ISD::SIGN_EXTEND_INREG:
748 switch(cast<VTSDNode>(N->getOperand(1))->getVT()) {
749 default: assert(0 && "Illegal type in SIGN_EXTEND_INREG"); break;
750 case MVT::i16:
Chris Lattner2bb06cd2005-08-26 16:36:26 +0000751 CurDAG->SelectNodeTo(N, PPC::EXTSH, MVT::i32, Select(N->getOperand(0)));
Nate Begeman305a1c72005-08-18 03:04:18 +0000752 break;
753 case MVT::i8:
Chris Lattner2bb06cd2005-08-26 16:36:26 +0000754 CurDAG->SelectNodeTo(N, PPC::EXTSB, MVT::i32, Select(N->getOperand(0)));
Nate Begeman305a1c72005-08-18 03:04:18 +0000755 break;
Nate Begeman305a1c72005-08-18 03:04:18 +0000756 }
757 break;
758 case ISD::CTLZ:
759 assert(N->getValueType(0) == MVT::i32);
Chris Lattner2bb06cd2005-08-26 16:36:26 +0000760 CurDAG->SelectNodeTo(N, PPC::CNTLZW, MVT::i32, Select(N->getOperand(0)));
Nate Begeman305a1c72005-08-18 03:04:18 +0000761 break;
Chris Lattnera5a91b12005-08-17 19:33:03 +0000762 case ISD::ADD: {
763 MVT::ValueType Ty = N->getValueType(0);
764 if (Ty == MVT::i32) {
765 if (SDNode *I = SelectIntImmediateExpr(N->getOperand(0), N->getOperand(1),
766 PPC::ADDIS, PPC::ADDI, true)) {
767 CurDAG->ReplaceAllUsesWith(N, I);
768 N = I;
769 } else {
Chris Lattner2bb06cd2005-08-26 16:36:26 +0000770 CurDAG->SelectNodeTo(N, PPC::ADD, MVT::i32, Select(N->getOperand(0)),
Chris Lattnera5a91b12005-08-17 19:33:03 +0000771 Select(N->getOperand(1)));
772 }
773 break;
774 }
775
776 if (!NoExcessFPPrecision) { // Match FMA ops
777 if (N->getOperand(0).getOpcode() == ISD::MUL &&
778 N->getOperand(0).Val->hasOneUse()) {
779 ++FusedFP; // Statistic
Chris Lattner2bb06cd2005-08-26 16:36:26 +0000780 CurDAG->SelectNodeTo(N, Ty == MVT::f64 ? PPC::FMADD : PPC::FMADDS, Ty,
Chris Lattnera5a91b12005-08-17 19:33:03 +0000781 Select(N->getOperand(0).getOperand(0)),
782 Select(N->getOperand(0).getOperand(1)),
783 Select(N->getOperand(1)));
784 break;
785 } else if (N->getOperand(1).getOpcode() == ISD::MUL &&
786 N->getOperand(1).hasOneUse()) {
787 ++FusedFP; // Statistic
Chris Lattner2bb06cd2005-08-26 16:36:26 +0000788 CurDAG->SelectNodeTo(N, Ty == MVT::f64 ? PPC::FMADD : PPC::FMADDS, Ty,
Chris Lattnera5a91b12005-08-17 19:33:03 +0000789 Select(N->getOperand(1).getOperand(0)),
790 Select(N->getOperand(1).getOperand(1)),
791 Select(N->getOperand(0)));
792 break;
793 }
794 }
795
Chris Lattner2bb06cd2005-08-26 16:36:26 +0000796 CurDAG->SelectNodeTo(N, Ty == MVT::f64 ? PPC::FADD : PPC::FADDS, Ty,
Chris Lattnera5a91b12005-08-17 19:33:03 +0000797 Select(N->getOperand(0)), Select(N->getOperand(1)));
798 break;
799 }
800 case ISD::SUB: {
801 MVT::ValueType Ty = N->getValueType(0);
802 if (Ty == MVT::i32) {
803 unsigned Imm;
804 if (isIntImmediate(N->getOperand(0), Imm) && isInt16(Imm)) {
Nate Begemanc6b07172005-08-24 05:03:20 +0000805 if (0 == Imm)
Chris Lattner2bb06cd2005-08-26 16:36:26 +0000806 CurDAG->SelectNodeTo(N, PPC::NEG, Ty, Select(N->getOperand(1)));
Nate Begemanc6b07172005-08-24 05:03:20 +0000807 else
Chris Lattner2bb06cd2005-08-26 16:36:26 +0000808 CurDAG->SelectNodeTo(N, PPC::SUBFIC, Ty, Select(N->getOperand(1)),
Nate Begemanc6b07172005-08-24 05:03:20 +0000809 getI32Imm(Lo16(Imm)));
Chris Lattnera5a91b12005-08-17 19:33:03 +0000810 break;
811 }
812 if (SDNode *I = SelectIntImmediateExpr(N->getOperand(0), N->getOperand(1),
813 PPC::ADDIS, PPC::ADDI, true, true)) {
814 CurDAG->ReplaceAllUsesWith(N, I);
815 N = I;
816 } else {
Chris Lattner2bb06cd2005-08-26 16:36:26 +0000817 CurDAG->SelectNodeTo(N, PPC::SUBF, Ty, Select(N->getOperand(1)),
Chris Lattnera5a91b12005-08-17 19:33:03 +0000818 Select(N->getOperand(0)));
819 }
820 break;
821 }
822
823 if (!NoExcessFPPrecision) { // Match FMA ops
824 if (N->getOperand(0).getOpcode() == ISD::MUL &&
825 N->getOperand(0).Val->hasOneUse()) {
826 ++FusedFP; // Statistic
Chris Lattner2bb06cd2005-08-26 16:36:26 +0000827 CurDAG->SelectNodeTo(N, Ty == MVT::f64 ? PPC::FMSUB : PPC::FMSUBS, Ty,
Chris Lattnera5a91b12005-08-17 19:33:03 +0000828 Select(N->getOperand(0).getOperand(0)),
829 Select(N->getOperand(0).getOperand(1)),
830 Select(N->getOperand(1)));
831 break;
832 } else if (N->getOperand(1).getOpcode() == ISD::MUL &&
833 N->getOperand(1).Val->hasOneUse()) {
834 ++FusedFP; // Statistic
Chris Lattner2bb06cd2005-08-26 16:36:26 +0000835 CurDAG->SelectNodeTo(N, Ty == MVT::f64 ? PPC::FNMSUB : PPC::FNMSUBS, Ty,
Chris Lattnera5a91b12005-08-17 19:33:03 +0000836 Select(N->getOperand(1).getOperand(0)),
837 Select(N->getOperand(1).getOperand(1)),
838 Select(N->getOperand(0)));
839 break;
840 }
841 }
Chris Lattner2bb06cd2005-08-26 16:36:26 +0000842 CurDAG->SelectNodeTo(N, Ty == MVT::f64 ? PPC::FSUB : PPC::FSUBS, Ty,
Chris Lattnera5a91b12005-08-17 19:33:03 +0000843 Select(N->getOperand(0)),
844 Select(N->getOperand(1)));
845 break;
Nate Begeman26653502005-08-17 23:46:35 +0000846 }
Nate Begemanb5a06682005-08-18 00:21:41 +0000847 case ISD::MUL: {
848 unsigned Imm, Opc;
849 if (isIntImmediate(N->getOperand(1), Imm) && isInt16(Imm)) {
Chris Lattner2bb06cd2005-08-26 16:36:26 +0000850 CurDAG->SelectNodeTo(N, PPC::MULLI, MVT::i32,
Nate Begemanb5a06682005-08-18 00:21:41 +0000851 Select(N->getOperand(0)), getI32Imm(Lo16(Imm)));
852 break;
853 }
854 switch (N->getValueType(0)) {
855 default: assert(0 && "Unhandled multiply type!");
856 case MVT::i32: Opc = PPC::MULLW; break;
857 case MVT::f32: Opc = PPC::FMULS; break;
858 case MVT::f64: Opc = PPC::FMUL; break;
859 }
Chris Lattner2bb06cd2005-08-26 16:36:26 +0000860 CurDAG->SelectNodeTo(N, Opc, N->getValueType(0), Select(N->getOperand(0)),
Nate Begemanb5a06682005-08-18 00:21:41 +0000861 Select(N->getOperand(1)));
862 break;
863 }
Chris Lattner8784a232005-08-25 17:50:06 +0000864 case ISD::SDIV: {
865 unsigned Imm;
866 if (isIntImmediate(N->getOperand(1), Imm)) {
867 if ((signed)Imm > 0 && isPowerOf2_32(Imm)) {
868 SDOperand Op =
869 CurDAG->getTargetNode(PPC::SRAWI, MVT::i32, MVT::Flag,
870 Select(N->getOperand(0)),
871 getI32Imm(Log2_32(Imm)));
Chris Lattner2bb06cd2005-08-26 16:36:26 +0000872 CurDAG->SelectNodeTo(N, PPC::ADDZE, MVT::i32,
Chris Lattner8784a232005-08-25 17:50:06 +0000873 Op.getValue(0), Op.getValue(1));
874 break;
875 } else if ((signed)Imm < 0 && isPowerOf2_32(-Imm)) {
876 SDOperand Op =
877 CurDAG->getTargetNode(PPC::SRAWI, MVT::Flag, MVT::i32,
878 Select(N->getOperand(0)),
879 getI32Imm(Log2_32(-Imm)));
880 SDOperand PT =
881 CurDAG->getTargetNode(PPC::ADDZE, MVT::i32, Op.getValue(1),
882 Op.getValue(0));
Chris Lattner2bb06cd2005-08-26 16:36:26 +0000883 CurDAG->SelectNodeTo(N, PPC::NEG, MVT::i32, PT);
Chris Lattner8784a232005-08-25 17:50:06 +0000884 break;
Chris Lattner047b9522005-08-25 22:04:30 +0000885 } else if (Imm) {
886 SDOperand Result = Select(BuildSDIVSequence(N));
887 assert(Result.ResNo == 0);
888 CurDAG->ReplaceAllUsesWith(N, Result.Val);
889 N = Result.Val;
890 break;
Chris Lattner8784a232005-08-25 17:50:06 +0000891 }
892 }
Chris Lattner047b9522005-08-25 22:04:30 +0000893
894 unsigned Opc;
895 switch (N->getValueType(0)) {
Chris Lattner95e06822005-08-26 16:38:51 +0000896 default: assert(0 && "Unknown type to ISD::SDIV");
Chris Lattner047b9522005-08-25 22:04:30 +0000897 case MVT::i32: Opc = PPC::DIVW; break;
898 case MVT::f32: Opc = PPC::FDIVS; break;
899 case MVT::f64: Opc = PPC::FDIV; break;
900 }
Chris Lattner2bb06cd2005-08-26 16:36:26 +0000901 CurDAG->SelectNodeTo(N, Opc, N->getValueType(0), Select(N->getOperand(0)),
Chris Lattner047b9522005-08-25 22:04:30 +0000902 Select(N->getOperand(1)));
903 break;
904 }
905 case ISD::UDIV: {
906 // If this is a divide by constant, we can emit code using some magic
907 // constants to implement it as a multiply instead.
908 unsigned Imm;
Chris Lattnera9317ed2005-08-25 23:21:06 +0000909 if (isIntImmediate(N->getOperand(1), Imm) && Imm) {
Chris Lattner047b9522005-08-25 22:04:30 +0000910 SDOperand Result = Select(BuildUDIVSequence(N));
911 assert(Result.ResNo == 0);
912 CurDAG->ReplaceAllUsesWith(N, Result.Val);
913 N = Result.Val;
914 break;
915 }
916
Chris Lattner2bb06cd2005-08-26 16:36:26 +0000917 CurDAG->SelectNodeTo(N, PPC::DIVWU, MVT::i32, Select(N->getOperand(0)),
Chris Lattner047b9522005-08-25 22:04:30 +0000918 Select(N->getOperand(1)));
919 break;
920 }
Nate Begeman305a1c72005-08-18 03:04:18 +0000921 case ISD::MULHS:
Nate Begemanb5a06682005-08-18 00:21:41 +0000922 assert(N->getValueType(0) == MVT::i32);
Chris Lattner2bb06cd2005-08-26 16:36:26 +0000923 CurDAG->SelectNodeTo(N, PPC::MULHW, MVT::i32, Select(N->getOperand(0)),
Nate Begeman305a1c72005-08-18 03:04:18 +0000924 Select(N->getOperand(1)));
Nate Begemanb5a06682005-08-18 00:21:41 +0000925 break;
Nate Begeman305a1c72005-08-18 03:04:18 +0000926 case ISD::MULHU:
Nate Begemanb5a06682005-08-18 00:21:41 +0000927 assert(N->getValueType(0) == MVT::i32);
Chris Lattner2bb06cd2005-08-26 16:36:26 +0000928 CurDAG->SelectNodeTo(N, PPC::MULHWU, MVT::i32, Select(N->getOperand(0)),
Nate Begeman305a1c72005-08-18 03:04:18 +0000929 Select(N->getOperand(1)));
Nate Begemanb5a06682005-08-18 00:21:41 +0000930 break;
Nate Begemancffc32b2005-08-18 07:30:46 +0000931 case ISD::AND: {
Nate Begemana6940472005-08-18 18:01:39 +0000932 unsigned Imm;
Nate Begemancffc32b2005-08-18 07:30:46 +0000933 // If this is an and of a value rotated between 0 and 31 bits and then and'd
934 // with a mask, emit rlwinm
935 if (isIntImmediate(N->getOperand(1), Imm) && (isShiftedMask_32(Imm) ||
936 isShiftedMask_32(~Imm))) {
937 SDOperand Val;
Nate Begemana6940472005-08-18 18:01:39 +0000938 unsigned SH, MB, ME;
Nate Begemancffc32b2005-08-18 07:30:46 +0000939 if (isRotateAndMask(N->getOperand(0).Val, Imm, false, SH, MB, ME)) {
940 Val = Select(N->getOperand(0).getOperand(0));
941 } else {
942 Val = Select(N->getOperand(0));
943 isRunOfOnes(Imm, MB, ME);
944 SH = 0;
945 }
Chris Lattner2bb06cd2005-08-26 16:36:26 +0000946 CurDAG->SelectNodeTo(N, PPC::RLWINM, MVT::i32, Val, getI32Imm(SH),
Nate Begemancffc32b2005-08-18 07:30:46 +0000947 getI32Imm(MB), getI32Imm(ME));
948 break;
949 }
950 // If this is an and with an immediate that isn't a mask, then codegen it as
951 // high and low 16 bit immediate ands.
952 if (SDNode *I = SelectIntImmediateExpr(N->getOperand(0),
953 N->getOperand(1),
954 PPC::ANDISo, PPC::ANDIo)) {
955 CurDAG->ReplaceAllUsesWith(N, I);
956 N = I;
957 break;
958 }
959 // Finally, check for the case where we are being asked to select
960 // and (not(a), b) or and (a, not(b)) which can be selected as andc.
961 if (isOprNot(N->getOperand(0).Val))
Chris Lattner2bb06cd2005-08-26 16:36:26 +0000962 CurDAG->SelectNodeTo(N, PPC::ANDC, MVT::i32, Select(N->getOperand(1)),
Nate Begemancffc32b2005-08-18 07:30:46 +0000963 Select(N->getOperand(0).getOperand(0)));
964 else if (isOprNot(N->getOperand(1).Val))
Chris Lattner2bb06cd2005-08-26 16:36:26 +0000965 CurDAG->SelectNodeTo(N, PPC::ANDC, MVT::i32, Select(N->getOperand(0)),
Nate Begemancffc32b2005-08-18 07:30:46 +0000966 Select(N->getOperand(1).getOperand(0)));
967 else
Chris Lattner2bb06cd2005-08-26 16:36:26 +0000968 CurDAG->SelectNodeTo(N, PPC::AND, MVT::i32, Select(N->getOperand(0)),
Nate Begemancffc32b2005-08-18 07:30:46 +0000969 Select(N->getOperand(1)));
970 break;
971 }
Nate Begeman02b88a42005-08-19 00:38:14 +0000972 case ISD::OR:
973 if (SDNode *I = SelectBitfieldInsert(N)) {
974 CurDAG->ReplaceAllUsesWith(N, I);
975 N = I;
976 break;
977 }
978 if (SDNode *I = SelectIntImmediateExpr(N->getOperand(0),
979 N->getOperand(1),
980 PPC::ORIS, PPC::ORI)) {
981 CurDAG->ReplaceAllUsesWith(N, I);
982 N = I;
983 break;
984 }
985 // Finally, check for the case where we are being asked to select
986 // 'or (not(a), b)' or 'or (a, not(b))' which can be selected as orc.
987 if (isOprNot(N->getOperand(0).Val))
Chris Lattner2bb06cd2005-08-26 16:36:26 +0000988 CurDAG->SelectNodeTo(N, PPC::ORC, MVT::i32, Select(N->getOperand(1)),
Nate Begeman02b88a42005-08-19 00:38:14 +0000989 Select(N->getOperand(0).getOperand(0)));
990 else if (isOprNot(N->getOperand(1).Val))
Chris Lattner2bb06cd2005-08-26 16:36:26 +0000991 CurDAG->SelectNodeTo(N, PPC::ORC, MVT::i32, Select(N->getOperand(0)),
Nate Begeman02b88a42005-08-19 00:38:14 +0000992 Select(N->getOperand(1).getOperand(0)));
993 else
Chris Lattner2bb06cd2005-08-26 16:36:26 +0000994 CurDAG->SelectNodeTo(N, PPC::OR, MVT::i32, Select(N->getOperand(0)),
Nate Begeman02b88a42005-08-19 00:38:14 +0000995 Select(N->getOperand(1)));
996 break;
Nate Begeman0f3257a2005-08-18 05:00:13 +0000997 case ISD::XOR:
998 // Check whether or not this node is a logical 'not'. This is represented
999 // by llvm as a xor with the constant value -1 (all bits set). If this is a
1000 // 'not', then fold 'or' into 'nor', and so forth for the supported ops.
1001 if (isOprNot(N)) {
1002 unsigned Opc;
Nate Begeman131a8802005-08-18 05:44:50 +00001003 SDOperand Val = Select(N->getOperand(0));
1004 switch (Val.getTargetOpcode()) {
Nate Begeman0f3257a2005-08-18 05:00:13 +00001005 default: Opc = 0; break;
Nate Begeman131a8802005-08-18 05:44:50 +00001006 case PPC::OR: Opc = PPC::NOR; break;
1007 case PPC::AND: Opc = PPC::NAND; break;
1008 case PPC::XOR: Opc = PPC::EQV; break;
Nate Begeman0f3257a2005-08-18 05:00:13 +00001009 }
1010 if (Opc)
Chris Lattner2bb06cd2005-08-26 16:36:26 +00001011 CurDAG->SelectNodeTo(N, Opc, MVT::i32, Val.getOperand(0),
Nate Begeman131a8802005-08-18 05:44:50 +00001012 Val.getOperand(1));
Nate Begeman0f3257a2005-08-18 05:00:13 +00001013 else
Chris Lattner2bb06cd2005-08-26 16:36:26 +00001014 CurDAG->SelectNodeTo(N, PPC::NOR, MVT::i32, Val, Val);
Nate Begeman0f3257a2005-08-18 05:00:13 +00001015 break;
1016 }
1017 // If this is a xor with an immediate other than -1, then codegen it as high
1018 // and low 16 bit immediate xors.
1019 if (SDNode *I = SelectIntImmediateExpr(N->getOperand(0),
1020 N->getOperand(1),
1021 PPC::XORIS, PPC::XORI)) {
1022 CurDAG->ReplaceAllUsesWith(N, I);
1023 N = I;
1024 break;
1025 }
1026 // Finally, check for the case where we are being asked to select
1027 // xor (not(a), b) which is equivalent to not(xor a, b), which is eqv
1028 if (isOprNot(N->getOperand(0).Val))
Chris Lattner2bb06cd2005-08-26 16:36:26 +00001029 CurDAG->SelectNodeTo(N, PPC::EQV, MVT::i32,
Nate Begeman0f3257a2005-08-18 05:00:13 +00001030 Select(N->getOperand(0).getOperand(0)),
1031 Select(N->getOperand(1)));
1032 else
Chris Lattner2bb06cd2005-08-26 16:36:26 +00001033 CurDAG->SelectNodeTo(N, PPC::XOR, MVT::i32, Select(N->getOperand(0)),
Nate Begeman0f3257a2005-08-18 05:00:13 +00001034 Select(N->getOperand(1)));
1035 break;
Nate Begemanc15ed442005-08-18 23:38:00 +00001036 case ISD::SHL: {
1037 unsigned Imm, SH, MB, ME;
1038 if (isOpcWithIntImmediate(N->getOperand(0).Val, ISD::AND, Imm) &&
1039 isRotateAndMask(N, Imm, true, SH, MB, ME))
Chris Lattner2bb06cd2005-08-26 16:36:26 +00001040 CurDAG->SelectNodeTo(N, PPC::RLWINM, MVT::i32,
Nate Begemanc15ed442005-08-18 23:38:00 +00001041 Select(N->getOperand(0).getOperand(0)),
1042 getI32Imm(SH), getI32Imm(MB), getI32Imm(ME));
1043 else if (isIntImmediate(N->getOperand(1), Imm))
Chris Lattner2bb06cd2005-08-26 16:36:26 +00001044 CurDAG->SelectNodeTo(N, PPC::RLWINM, MVT::i32, Select(N->getOperand(0)),
Nate Begemanc15ed442005-08-18 23:38:00 +00001045 getI32Imm(Imm), getI32Imm(0), getI32Imm(31-Imm));
1046 else
Chris Lattner2bb06cd2005-08-26 16:36:26 +00001047 CurDAG->SelectNodeTo(N, PPC::SLW, MVT::i32, Select(N->getOperand(0)),
Nate Begemanc15ed442005-08-18 23:38:00 +00001048 Select(N->getOperand(1)));
1049 break;
1050 }
1051 case ISD::SRL: {
1052 unsigned Imm, SH, MB, ME;
1053 if (isOpcWithIntImmediate(N->getOperand(0).Val, ISD::AND, Imm) &&
1054 isRotateAndMask(N, Imm, true, SH, MB, ME))
Chris Lattner2bb06cd2005-08-26 16:36:26 +00001055 CurDAG->SelectNodeTo(N, PPC::RLWINM, MVT::i32,
Nate Begemanc15ed442005-08-18 23:38:00 +00001056 Select(N->getOperand(0).getOperand(0)),
1057 getI32Imm(SH), getI32Imm(MB), getI32Imm(ME));
1058 else if (isIntImmediate(N->getOperand(1), Imm))
Chris Lattner2bb06cd2005-08-26 16:36:26 +00001059 CurDAG->SelectNodeTo(N, PPC::RLWINM, MVT::i32, Select(N->getOperand(0)),
Nate Begemanc15ed442005-08-18 23:38:00 +00001060 getI32Imm(32-Imm), getI32Imm(Imm), getI32Imm(31));
1061 else
Chris Lattner2bb06cd2005-08-26 16:36:26 +00001062 CurDAG->SelectNodeTo(N, PPC::SRW, MVT::i32, Select(N->getOperand(0)),
Nate Begemanc15ed442005-08-18 23:38:00 +00001063 Select(N->getOperand(1)));
1064 break;
1065 }
1066 case ISD::SRA: {
1067 unsigned Imm, SH, MB, ME;
1068 if (isOpcWithIntImmediate(N->getOperand(0).Val, ISD::AND, Imm) &&
1069 isRotateAndMask(N, Imm, true, SH, MB, ME))
Chris Lattner2bb06cd2005-08-26 16:36:26 +00001070 CurDAG->SelectNodeTo(N, PPC::RLWINM, MVT::i32,
Nate Begemanc15ed442005-08-18 23:38:00 +00001071 Select(N->getOperand(0).getOperand(0)),
1072 getI32Imm(SH), getI32Imm(MB), getI32Imm(ME));
1073 else if (isIntImmediate(N->getOperand(1), Imm))
Chris Lattner2bb06cd2005-08-26 16:36:26 +00001074 CurDAG->SelectNodeTo(N, PPC::SRAWI, MVT::i32, Select(N->getOperand(0)),
Nate Begemanc15ed442005-08-18 23:38:00 +00001075 getI32Imm(Imm));
1076 else
Chris Lattner2bb06cd2005-08-26 16:36:26 +00001077 CurDAG->SelectNodeTo(N, PPC::SRAW, MVT::i32, Select(N->getOperand(0)),
Nate Begemanc15ed442005-08-18 23:38:00 +00001078 Select(N->getOperand(1)));
1079 break;
1080 }
Nate Begeman305a1c72005-08-18 03:04:18 +00001081 case ISD::FABS:
Chris Lattner2bb06cd2005-08-26 16:36:26 +00001082 CurDAG->SelectNodeTo(N, PPC::FABS, N->getValueType(0),
Nate Begeman6a7d6112005-08-18 00:53:47 +00001083 Select(N->getOperand(0)));
1084 break;
Nate Begeman305a1c72005-08-18 03:04:18 +00001085 case ISD::FP_EXTEND:
1086 assert(MVT::f64 == N->getValueType(0) &&
1087 MVT::f32 == N->getOperand(0).getValueType() && "Illegal FP_EXTEND");
Chris Lattner2bb06cd2005-08-26 16:36:26 +00001088 CurDAG->SelectNodeTo(N, PPC::FMR, MVT::f64, Select(N->getOperand(0)));
Nate Begeman305a1c72005-08-18 03:04:18 +00001089 break;
1090 case ISD::FP_ROUND:
1091 assert(MVT::f32 == N->getValueType(0) &&
1092 MVT::f64 == N->getOperand(0).getValueType() && "Illegal FP_ROUND");
Chris Lattner2bb06cd2005-08-26 16:36:26 +00001093 CurDAG->SelectNodeTo(N, PPC::FRSP, MVT::f32, Select(N->getOperand(0)));
Nate Begeman305a1c72005-08-18 03:04:18 +00001094 break;
Nate Begeman26653502005-08-17 23:46:35 +00001095 case ISD::FNEG: {
1096 SDOperand Val = Select(N->getOperand(0));
1097 MVT::ValueType Ty = N->getValueType(0);
1098 if (Val.Val->hasOneUse()) {
1099 unsigned Opc;
1100 switch (Val.getTargetOpcode()) {
1101 default: Opc = 0; break;
1102 case PPC::FABS: Opc = PPC::FNABS; break;
1103 case PPC::FMADD: Opc = PPC::FNMADD; break;
1104 case PPC::FMADDS: Opc = PPC::FNMADDS; break;
1105 case PPC::FMSUB: Opc = PPC::FNMSUB; break;
1106 case PPC::FMSUBS: Opc = PPC::FNMSUBS; break;
1107 }
1108 // If we inverted the opcode, then emit the new instruction with the
1109 // inverted opcode and the original instruction's operands. Otherwise,
1110 // fall through and generate a fneg instruction.
1111 if (Opc) {
1112 if (PPC::FNABS == Opc)
Chris Lattner2bb06cd2005-08-26 16:36:26 +00001113 CurDAG->SelectNodeTo(N, Opc, Ty, Val.getOperand(0));
Nate Begeman26653502005-08-17 23:46:35 +00001114 else
Chris Lattner2bb06cd2005-08-26 16:36:26 +00001115 CurDAG->SelectNodeTo(N, Opc, Ty, Val.getOperand(0),
Nate Begeman26653502005-08-17 23:46:35 +00001116 Val.getOperand(1), Val.getOperand(2));
1117 break;
1118 }
1119 }
Chris Lattner2bb06cd2005-08-26 16:36:26 +00001120 CurDAG->SelectNodeTo(N, PPC::FNEG, Ty, Val);
Nate Begeman26653502005-08-17 23:46:35 +00001121 break;
1122 }
Nate Begeman6a7d6112005-08-18 00:53:47 +00001123 case ISD::FSQRT: {
1124 MVT::ValueType Ty = N->getValueType(0);
Chris Lattner2bb06cd2005-08-26 16:36:26 +00001125 CurDAG->SelectNodeTo(N, Ty == MVT::f64 ? PPC::FSQRT : PPC::FSQRTS, Ty,
Nate Begeman6a7d6112005-08-18 00:53:47 +00001126 Select(N->getOperand(0)));
1127 break;
1128 }
Chris Lattnera9317ed2005-08-25 23:21:06 +00001129
1130 case ISD::ADD_PARTS: {
1131 SDOperand LHSL = Select(N->getOperand(0));
1132 SDOperand LHSH = Select(N->getOperand(1));
1133
1134 unsigned Imm;
Chris Lattner95e06822005-08-26 16:38:51 +00001135 bool ME = false, ZE = false;
Chris Lattnera9317ed2005-08-25 23:21:06 +00001136 if (isIntImmediate(N->getOperand(3), Imm)) {
1137 ME = (signed)Imm == -1;
1138 ZE = Imm == 0;
1139 }
1140
1141 std::vector<SDOperand> Result;
1142 SDOperand CarryFromLo;
1143 if (isIntImmediate(N->getOperand(2), Imm) &&
1144 ((signed)Imm >= -32768 || (signed)Imm < 32768)) {
1145 // Codegen the low 32 bits of the add. Interestingly, there is no
1146 // shifted form of add immediate carrying.
1147 CarryFromLo = CurDAG->getTargetNode(PPC::ADDIC, MVT::i32, MVT::Flag,
1148 LHSL, getI32Imm(Imm));
1149 } else {
1150 CarryFromLo = CurDAG->getTargetNode(PPC::ADDC, MVT::i32, MVT::Flag,
1151 LHSL, Select(N->getOperand(2)));
1152 }
Chris Lattnera9317ed2005-08-25 23:21:06 +00001153 CarryFromLo = CarryFromLo.getValue(1);
1154
1155 // Codegen the high 32 bits, adding zero, minus one, or the full value
1156 // along with the carry flag produced by addc/addic.
1157 SDOperand ResultHi;
1158 if (ZE)
1159 ResultHi = CurDAG->getTargetNode(PPC::ADDZE, MVT::i32, LHSH, CarryFromLo);
1160 else if (ME)
1161 ResultHi = CurDAG->getTargetNode(PPC::ADDME, MVT::i32, LHSH, CarryFromLo);
1162 else
1163 ResultHi = CurDAG->getTargetNode(PPC::ADDE, MVT::i32, LHSH,
1164 Select(N->getOperand(3)), CarryFromLo);
1165 Result.push_back(ResultHi);
Chris Lattnerb20c3182005-08-25 23:36:49 +00001166 Result.push_back(CarryFromLo.getValue(0));
Chris Lattnera9317ed2005-08-25 23:21:06 +00001167 CurDAG->ReplaceAllUsesWith(N, Result);
1168 return Result[Op.ResNo];
1169 }
1170 case ISD::SUB_PARTS: {
1171 SDOperand LHSL = Select(N->getOperand(0));
1172 SDOperand LHSH = Select(N->getOperand(1));
1173 SDOperand RHSL = Select(N->getOperand(2));
1174 SDOperand RHSH = Select(N->getOperand(3));
1175
1176 std::vector<SDOperand> Result;
1177 Result.push_back(CurDAG->getTargetNode(PPC::SUBFC, MVT::i32, MVT::Flag,
1178 RHSL, LHSL));
1179 Result.push_back(CurDAG->getTargetNode(PPC::SUBFE, MVT::i32, RHSH, LHSH,
1180 Result[0].getValue(1)));
1181 CurDAG->ReplaceAllUsesWith(N, Result);
1182 return Result[Op.ResNo];
1183 }
Nate Begeman6660cd62005-08-26 00:28:00 +00001184 case ISD::SHL_PARTS: {
1185 SDOperand HI = Select(N->getOperand(0));
1186 SDOperand LO = Select(N->getOperand(1));
1187 SDOperand SH = Select(N->getOperand(2));
Nate Begemanbb22df32005-08-26 00:34:06 +00001188 SDOperand SH_LO_R = CurDAG->getTargetNode(PPC::SUBFIC, MVT::i32, MVT::Flag,
1189 SH, getI32Imm(32));
Nate Begeman6660cd62005-08-26 00:28:00 +00001190 SDOperand SH_LO_L = CurDAG->getTargetNode(PPC::ADDI, MVT::i32, SH,
1191 getI32Imm((unsigned)-32));
1192 SDOperand HI_SHL = CurDAG->getTargetNode(PPC::SLW, MVT::i32, HI, SH);
1193 SDOperand HI_LOR = CurDAG->getTargetNode(PPC::SRW, MVT::i32, LO, SH_LO_R);
1194 SDOperand HI_LOL = CurDAG->getTargetNode(PPC::SLW, MVT::i32, LO, SH_LO_L);
1195 SDOperand HI_OR = CurDAG->getTargetNode(PPC::OR, MVT::i32, HI_SHL, HI_LOR);
1196
1197 std::vector<SDOperand> Result;
1198 Result.push_back(CurDAG->getTargetNode(PPC::SLW, MVT::i32, LO, SH));
1199 Result.push_back(CurDAG->getTargetNode(PPC::OR, MVT::i32, HI_OR, HI_LOL));
1200 CurDAG->ReplaceAllUsesWith(N, Result);
1201 return Result[Op.ResNo];
1202 }
1203 case ISD::SRL_PARTS: {
1204 SDOperand HI = Select(N->getOperand(0));
1205 SDOperand LO = Select(N->getOperand(1));
1206 SDOperand SH = Select(N->getOperand(2));
Nate Begemanbb22df32005-08-26 00:34:06 +00001207 SDOperand SH_HI_L = CurDAG->getTargetNode(PPC::SUBFIC, MVT::i32, MVT::Flag,
1208 SH, getI32Imm(32));
Nate Begeman6660cd62005-08-26 00:28:00 +00001209 SDOperand SH_HI_R = CurDAG->getTargetNode(PPC::ADDI, MVT::i32, SH,
1210 getI32Imm((unsigned)-32));
1211 SDOperand LO_SHR = CurDAG->getTargetNode(PPC::SRW, MVT::i32, LO, SH);
1212 SDOperand LO_HIL = CurDAG->getTargetNode(PPC::SLW, MVT::i32, HI, SH_HI_L);
1213 SDOperand LO_HIR = CurDAG->getTargetNode(PPC::SRW, MVT::i32, HI, SH_HI_R);
1214 SDOperand LO_OR = CurDAG->getTargetNode(PPC::OR, MVT::i32, LO_SHR, LO_HIL);
1215
1216 std::vector<SDOperand> Result;
1217 Result.push_back(CurDAG->getTargetNode(PPC::OR, MVT::i32, LO_OR, LO_HIR));
1218 Result.push_back(CurDAG->getTargetNode(PPC::SRW, MVT::i32, HI, SH));
1219 CurDAG->ReplaceAllUsesWith(N, Result);
1220 return Result[Op.ResNo];
1221 }
Chris Lattnera9317ed2005-08-25 23:21:06 +00001222
Chris Lattner9944b762005-08-21 22:31:09 +00001223 case ISD::LOAD:
1224 case ISD::EXTLOAD:
1225 case ISD::ZEXTLOAD:
1226 case ISD::SEXTLOAD: {
1227 SDOperand Op1, Op2;
1228 bool isIdx = SelectAddr(N->getOperand(1), Op1, Op2);
1229
1230 MVT::ValueType TypeBeingLoaded = (N->getOpcode() == ISD::LOAD) ?
1231 N->getValueType(0) : cast<VTSDNode>(N->getOperand(3))->getVT();
1232 unsigned Opc;
1233 switch (TypeBeingLoaded) {
1234 default: N->dump(); assert(0 && "Cannot load this type!");
1235 case MVT::i1:
1236 case MVT::i8: Opc = isIdx ? PPC::LBZX : PPC::LBZ; break;
1237 case MVT::i16:
1238 if (N->getOpcode() == ISD::SEXTLOAD) { // SEXT load?
1239 Opc = isIdx ? PPC::LHAX : PPC::LHA;
1240 } else {
1241 Opc = isIdx ? PPC::LHZX : PPC::LHZ;
1242 }
1243 break;
1244 case MVT::i32: Opc = isIdx ? PPC::LWZX : PPC::LWZ; break;
1245 case MVT::f32: Opc = isIdx ? PPC::LFSX : PPC::LFS; break;
1246 case MVT::f64: Opc = isIdx ? PPC::LFDX : PPC::LFD; break;
1247 }
1248
Chris Lattner2bb06cd2005-08-26 16:36:26 +00001249 CurDAG->SelectNodeTo(N, Opc, N->getValueType(0), MVT::Other,
Chris Lattner9944b762005-08-21 22:31:09 +00001250 Op1, Op2, Select(N->getOperand(0)));
1251 break;
1252 }
1253
Chris Lattnerf7f22552005-08-22 01:27:59 +00001254 case ISD::TRUNCSTORE:
1255 case ISD::STORE: {
1256 SDOperand AddrOp1, AddrOp2;
1257 bool isIdx = SelectAddr(N->getOperand(2), AddrOp1, AddrOp2);
1258
1259 unsigned Opc;
1260 if (N->getOpcode() == ISD::STORE) {
1261 switch (N->getOperand(1).getValueType()) {
1262 default: assert(0 && "unknown Type in store");
1263 case MVT::i32: Opc = isIdx ? PPC::STWX : PPC::STW; break;
1264 case MVT::f64: Opc = isIdx ? PPC::STFDX : PPC::STFD; break;
1265 case MVT::f32: Opc = isIdx ? PPC::STFSX : PPC::STFS; break;
1266 }
1267 } else { //ISD::TRUNCSTORE
1268 switch(cast<VTSDNode>(N->getOperand(4))->getVT()) {
1269 default: assert(0 && "unknown Type in store");
1270 case MVT::i1:
1271 case MVT::i8: Opc = isIdx ? PPC::STBX : PPC::STB; break;
1272 case MVT::i16: Opc = isIdx ? PPC::STHX : PPC::STH; break;
1273 }
1274 }
Chris Lattnerfb0c9642005-08-24 22:45:17 +00001275
Chris Lattner2bb06cd2005-08-26 16:36:26 +00001276 CurDAG->SelectNodeTo(N, Opc, MVT::Other, Select(N->getOperand(1)),
Chris Lattnerf7f22552005-08-22 01:27:59 +00001277 AddrOp1, AddrOp2, Select(N->getOperand(0)));
1278 break;
1279 }
Chris Lattner64906a02005-08-25 20:08:18 +00001280
1281 case ISD::SETCC: {
1282 unsigned Imm;
1283 ISD::CondCode CC = cast<CondCodeSDNode>(N->getOperand(2))->get();
1284 if (isIntImmediate(N->getOperand(1), Imm)) {
1285 // We can codegen setcc op, imm very efficiently compared to a brcond.
1286 // Check for those cases here.
1287 // setcc op, 0
1288 if (Imm == 0) {
1289 SDOperand Op = Select(N->getOperand(0));
1290 switch (CC) {
1291 default: assert(0 && "Unhandled SetCC condition"); abort();
1292 case ISD::SETEQ:
1293 Op = CurDAG->getTargetNode(PPC::CNTLZW, MVT::i32, Op);
Chris Lattner2bb06cd2005-08-26 16:36:26 +00001294 CurDAG->SelectNodeTo(N, PPC::RLWINM, MVT::i32, Op, getI32Imm(27),
Chris Lattner64906a02005-08-25 20:08:18 +00001295 getI32Imm(5), getI32Imm(31));
1296 break;
1297 case ISD::SETNE: {
1298 SDOperand AD = CurDAG->getTargetNode(PPC::ADDIC, MVT::i32, MVT::Flag,
1299 Op, getI32Imm(~0U));
Chris Lattner2bb06cd2005-08-26 16:36:26 +00001300 CurDAG->SelectNodeTo(N, PPC::SUBFE, MVT::i32, AD, Op, AD.getValue(1));
Chris Lattner64906a02005-08-25 20:08:18 +00001301 break;
1302 }
1303 case ISD::SETLT:
Chris Lattner2bb06cd2005-08-26 16:36:26 +00001304 CurDAG->SelectNodeTo(N, PPC::RLWINM, MVT::i32, Op, getI32Imm(1),
Chris Lattner64906a02005-08-25 20:08:18 +00001305 getI32Imm(31), getI32Imm(31));
1306 break;
1307 case ISD::SETGT: {
1308 SDOperand T = CurDAG->getTargetNode(PPC::NEG, MVT::i32, Op);
1309 T = CurDAG->getTargetNode(PPC::ANDC, MVT::i32, T, Op);;
Chris Lattner2bb06cd2005-08-26 16:36:26 +00001310 CurDAG->SelectNodeTo(N, PPC::RLWINM, MVT::i32, T, getI32Imm(1),
Chris Lattner64906a02005-08-25 20:08:18 +00001311 getI32Imm(31), getI32Imm(31));
1312 break;
1313 }
1314 }
1315 break;
1316 } else if (Imm == ~0U) { // setcc op, -1
1317 SDOperand Op = Select(N->getOperand(0));
1318 switch (CC) {
1319 default: assert(0 && "Unhandled SetCC condition"); abort();
1320 case ISD::SETEQ:
1321 Op = CurDAG->getTargetNode(PPC::ADDIC, MVT::i32, MVT::Flag,
1322 Op, getI32Imm(1));
Chris Lattner2bb06cd2005-08-26 16:36:26 +00001323 CurDAG->SelectNodeTo(N, PPC::ADDZE, MVT::i32,
Chris Lattner64906a02005-08-25 20:08:18 +00001324 CurDAG->getTargetNode(PPC::LI, MVT::i32,
1325 getI32Imm(0)),
1326 Op.getValue(1));
1327 break;
1328 case ISD::SETNE: {
1329 Op = CurDAG->getTargetNode(PPC::NOR, MVT::i32, Op, Op);
1330 SDOperand AD = CurDAG->getTargetNode(PPC::ADDIC, MVT::i32, Op,
1331 getI32Imm(~0U));
Chris Lattner2bb06cd2005-08-26 16:36:26 +00001332 CurDAG->SelectNodeTo(N, PPC::SUBFE, MVT::i32, AD, Op, AD.getValue(1));
Chris Lattner64906a02005-08-25 20:08:18 +00001333 break;
1334 }
1335 case ISD::SETLT: {
1336 SDOperand AD = CurDAG->getTargetNode(PPC::ADDI, MVT::i32, Op,
1337 getI32Imm(1));
1338 SDOperand AN = CurDAG->getTargetNode(PPC::AND, MVT::i32, AD, Op);
Chris Lattner2bb06cd2005-08-26 16:36:26 +00001339 CurDAG->SelectNodeTo(N, PPC::RLWINM, MVT::i32, AN, getI32Imm(1),
Chris Lattner64906a02005-08-25 20:08:18 +00001340 getI32Imm(31), getI32Imm(31));
1341 break;
1342 }
1343 case ISD::SETGT:
1344 Op = CurDAG->getTargetNode(PPC::RLWINM, MVT::i32, Op, getI32Imm(1),
1345 getI32Imm(31), getI32Imm(31));
Chris Lattner2bb06cd2005-08-26 16:36:26 +00001346 CurDAG->SelectNodeTo(N, PPC::XORI, MVT::i32, Op, getI32Imm(1));
Chris Lattner64906a02005-08-25 20:08:18 +00001347 break;
1348 }
1349 break;
1350 }
1351 }
1352
1353 bool Inv;
1354 unsigned Idx = getCRIdxForSetCC(CC, Inv);
1355 SDOperand CCReg =
1356 SelectCC(Select(N->getOperand(0)), Select(N->getOperand(1)), CC);
1357 SDOperand IntCR;
Chris Lattner957fcfb2005-08-25 21:39:42 +00001358
1359 // Force the ccreg into CR7.
1360 SDOperand CR7Reg = CurDAG->getRegister(PPC::CR7, MVT::i32);
1361
1362 std::vector<MVT::ValueType> VTs;
1363 VTs.push_back(MVT::Other);
1364 VTs.push_back(MVT::Flag); // NONSTANDARD CopyToReg node: defines a flag
1365 std::vector<SDOperand> Ops;
1366 Ops.push_back(CurDAG->getEntryNode());
1367 Ops.push_back(CR7Reg);
1368 Ops.push_back(CCReg);
1369 CCReg = CurDAG->getNode(ISD::CopyToReg, VTs, Ops).getValue(1);
1370
1371 if (TLI.getTargetMachine().getSubtarget<PPCSubtarget>().isGigaProcessor())
1372 IntCR = CurDAG->getTargetNode(PPC::MFOCRF, MVT::i32, CR7Reg, CCReg);
1373 else
1374 IntCR = CurDAG->getTargetNode(PPC::MFCR, MVT::i32, CCReg);
Chris Lattner64906a02005-08-25 20:08:18 +00001375
1376 if (!Inv) {
Chris Lattner2bb06cd2005-08-26 16:36:26 +00001377 CurDAG->SelectNodeTo(N, PPC::RLWINM, MVT::i32, IntCR,
Chris Lattner64906a02005-08-25 20:08:18 +00001378 getI32Imm(32-(3-Idx)), getI32Imm(31), getI32Imm(31));
1379 } else {
1380 SDOperand Tmp =
1381 CurDAG->getTargetNode(PPC::RLWINM, MVT::i32, IntCR,
1382 getI32Imm(32-(3-Idx)), getI32Imm(31),getI32Imm(31));
Chris Lattner2bb06cd2005-08-26 16:36:26 +00001383 CurDAG->SelectNodeTo(N, PPC::XORI, MVT::i32, Tmp, getI32Imm(1));
Chris Lattner64906a02005-08-25 20:08:18 +00001384 }
1385
1386 break;
1387 }
Chris Lattnera2590c52005-08-24 00:47:15 +00001388
1389 case ISD::CALLSEQ_START:
1390 case ISD::CALLSEQ_END: {
1391 unsigned Amt = cast<ConstantSDNode>(N->getOperand(1))->getValue();
1392 unsigned Opc = N->getOpcode() == ISD::CALLSEQ_START ?
1393 PPC::ADJCALLSTACKDOWN : PPC::ADJCALLSTACKUP;
Chris Lattner2bb06cd2005-08-26 16:36:26 +00001394 CurDAG->SelectNodeTo(N, Opc, MVT::Other,
Chris Lattnerfb0c9642005-08-24 22:45:17 +00001395 getI32Imm(Amt), Select(N->getOperand(0)));
Chris Lattnera2590c52005-08-24 00:47:15 +00001396 break;
1397 }
Chris Lattnerfb0c9642005-08-24 22:45:17 +00001398 case ISD::CALL:
1399 case ISD::TAILCALL: {
1400 SDOperand Chain = Select(N->getOperand(0));
1401
1402 unsigned CallOpcode;
1403 std::vector<SDOperand> CallOperands;
1404
1405 if (GlobalAddressSDNode *GASD =
1406 dyn_cast<GlobalAddressSDNode>(N->getOperand(1))) {
1407 CallOpcode = PPC::CALLpcrel;
1408 CallOperands.push_back(CurDAG->getTargetGlobalAddress(GASD->getGlobal(),
1409 MVT::i32));
1410 } else if (ExternalSymbolSDNode *ESSDN =
1411 dyn_cast<ExternalSymbolSDNode>(N->getOperand(1))) {
1412 CallOpcode = PPC::CALLpcrel;
1413 CallOperands.push_back(N->getOperand(1));
1414 } else {
1415 // Copy the callee address into the CTR register.
1416 SDOperand Callee = Select(N->getOperand(1));
1417 Chain = CurDAG->getTargetNode(PPC::MTCTR, MVT::Other, Callee, Chain);
1418
1419 // Copy the callee address into R12 on darwin.
1420 SDOperand R12 = CurDAG->getRegister(PPC::R12, MVT::i32);
1421 Chain = CurDAG->getNode(ISD::CopyToReg, MVT::Other, R12, Callee, Chain);
1422
1423 CallOperands.push_back(getI32Imm(20)); // Information to encode indcall
1424 CallOperands.push_back(getI32Imm(0)); // Information to encode indcall
1425 CallOperands.push_back(R12);
1426 CallOpcode = PPC::CALLindirect;
1427 }
1428
1429 unsigned GPR_idx = 0, FPR_idx = 0;
1430 static const unsigned GPR[] = {
1431 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
1432 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
1433 };
1434 static const unsigned FPR[] = {
1435 PPC::F1, PPC::F2, PPC::F3, PPC::F4, PPC::F5, PPC::F6, PPC::F7,
1436 PPC::F8, PPC::F9, PPC::F10, PPC::F11, PPC::F12, PPC::F13
1437 };
1438
1439 for (unsigned i = 2, e = N->getNumOperands(); i != e; ++i)
1440 if (N->getOperand(i).getOpcode() != ISD::UNDEF) {
1441 unsigned DestReg = 0;
1442 MVT::ValueType RegTy;
1443 if (N->getOperand(i).getValueType() == MVT::i32) {
1444 assert(GPR_idx < 8 && "Too many int args");
1445 DestReg = GPR[GPR_idx++];
1446 RegTy = MVT::i32;
1447 } else {
Chris Lattnered7956b2005-08-25 00:19:12 +00001448 assert(MVT::isFloatingPoint(N->getOperand(i).getValueType()) &&
Chris Lattnerfb0c9642005-08-24 22:45:17 +00001449 "Unpromoted integer arg?");
1450 assert(FPR_idx < 13 && "Too many fp args");
1451 DestReg = FPR[FPR_idx++];
1452 RegTy = MVT::f64; // Even if this is really f32!
1453 }
1454
1455 SDOperand Reg = CurDAG->getRegister(DestReg, RegTy);
1456 Chain = CurDAG->getNode(ISD::CopyToReg, MVT::Other, Chain, Reg,
1457 Select(N->getOperand(i)));
1458 CallOperands.push_back(Reg);
1459 }
1460
1461 // Finally, once everything is in registers to pass to the call, emit the
1462 // call itself.
1463 CallOperands.push_back(Chain);
1464 Chain = CurDAG->getTargetNode(CallOpcode, MVT::Other, CallOperands);
1465
1466 std::vector<SDOperand> CallResults;
1467
1468 // If the call has results, copy the values out of the ret val registers.
1469 switch (N->getValueType(0)) {
1470 default: assert(0 && "Unexpected ret value!");
1471 case MVT::Other: break;
1472 case MVT::i32:
1473 if (N->getValueType(1) == MVT::i32) {
1474 Chain = CurDAG->getCopyFromReg(Chain, PPC::R4, MVT::i32).getValue(1);
1475 CallResults.push_back(Chain.getValue(0));
1476 Chain = CurDAG->getCopyFromReg(Chain, PPC::R3, MVT::i32).getValue(1);
1477 CallResults.push_back(Chain.getValue(0));
1478 } else {
1479 Chain = CurDAG->getCopyFromReg(Chain, PPC::R3, MVT::i32).getValue(1);
1480 CallResults.push_back(Chain.getValue(0));
1481 }
1482 break;
1483 case MVT::f32:
1484 case MVT::f64:
1485 Chain = CurDAG->getCopyFromReg(Chain, PPC::F1, MVT::f64).getValue(1);
1486 CallResults.push_back(Chain.getValue(0));
1487 break;
1488 }
1489
1490 CallResults.push_back(Chain);
1491 CurDAG->ReplaceAllUsesWith(N, CallResults);
1492 return CallResults[Op.ResNo];
1493 }
Chris Lattnera5a91b12005-08-17 19:33:03 +00001494 case ISD::RET: {
1495 SDOperand Chain = Select(N->getOperand(0)); // Token chain.
1496
1497 if (N->getNumOperands() > 1) {
1498 SDOperand Val = Select(N->getOperand(1));
1499 switch (N->getOperand(1).getValueType()) {
1500 default: assert(0 && "Unknown return type!");
1501 case MVT::f64:
1502 case MVT::f32:
1503 Chain = CurDAG->getCopyToReg(Chain, PPC::F1, Val);
1504 break;
1505 case MVT::i32:
1506 Chain = CurDAG->getCopyToReg(Chain, PPC::R3, Val);
1507 break;
1508 }
1509
1510 if (N->getNumOperands() > 2) {
1511 assert(N->getOperand(1).getValueType() == MVT::i32 &&
1512 N->getOperand(2).getValueType() == MVT::i32 &&
Chris Lattnera9317ed2005-08-25 23:21:06 +00001513 N->getNumOperands() == 3 && "Unknown two-register ret value!");
Chris Lattnera5a91b12005-08-17 19:33:03 +00001514 Val = Select(N->getOperand(2));
1515 Chain = CurDAG->getCopyToReg(Chain, PPC::R4, Val);
1516 }
1517 }
1518
1519 // Finally, select this to a blr (return) instruction.
Chris Lattner2bb06cd2005-08-26 16:36:26 +00001520 CurDAG->SelectNodeTo(N, PPC::BLR, MVT::Other, Chain);
Chris Lattnera5a91b12005-08-17 19:33:03 +00001521 break;
1522 }
Chris Lattner89532c72005-08-25 00:29:58 +00001523 case ISD::BR:
Chris Lattner2bb06cd2005-08-26 16:36:26 +00001524 CurDAG->SelectNodeTo(N, PPC::B, MVT::Other, N->getOperand(1),
Chris Lattner89532c72005-08-25 00:29:58 +00001525 Select(N->getOperand(0)));
1526 break;
Chris Lattner2fbb4572005-08-21 18:50:37 +00001527 case ISD::BR_CC:
1528 case ISD::BRTWOWAY_CC: {
1529 SDOperand Chain = Select(N->getOperand(0));
1530 MachineBasicBlock *Dest =
1531 cast<BasicBlockSDNode>(N->getOperand(4))->getBasicBlock();
1532 ISD::CondCode CC = cast<CondCodeSDNode>(N->getOperand(1))->get();
1533 SDOperand CondCode = SelectCC(N->getOperand(2), N->getOperand(3), CC);
1534 unsigned Opc = getBCCForSetCC(CC);
1535
1536 // If this is a two way branch, then grab the fallthrough basic block
1537 // argument and build a PowerPC branch pseudo-op, suitable for long branch
1538 // conversion if necessary by the branch selection pass. Otherwise, emit a
1539 // standard conditional branch.
1540 if (N->getOpcode() == ISD::BRTWOWAY_CC) {
1541 MachineBasicBlock *Fallthrough =
1542 cast<BasicBlockSDNode>(N->getOperand(5))->getBasicBlock();
1543 SDOperand CB = CurDAG->getTargetNode(PPC::COND_BRANCH, MVT::Other,
1544 CondCode, getI32Imm(Opc),
1545 N->getOperand(4), N->getOperand(5),
1546 Chain);
Chris Lattner2bb06cd2005-08-26 16:36:26 +00001547 CurDAG->SelectNodeTo(N, PPC::B, MVT::Other, N->getOperand(5), CB);
Chris Lattner2fbb4572005-08-21 18:50:37 +00001548 } else {
1549 // Iterate to the next basic block
1550 ilist<MachineBasicBlock>::iterator It = BB;
1551 ++It;
1552
1553 // If the fallthrough path is off the end of the function, which would be
1554 // undefined behavior, set it to be the same as the current block because
1555 // we have nothing better to set it to, and leaving it alone will cause
1556 // the PowerPC Branch Selection pass to crash.
1557 if (It == BB->getParent()->end()) It = Dest;
Chris Lattner2bb06cd2005-08-26 16:36:26 +00001558 CurDAG->SelectNodeTo(N, PPC::COND_BRANCH, MVT::Other, CondCode,
Chris Lattner2fbb4572005-08-21 18:50:37 +00001559 getI32Imm(Opc), N->getOperand(4),
1560 CurDAG->getBasicBlock(It), Chain);
1561 }
1562 break;
1563 }
Chris Lattnera5a91b12005-08-17 19:33:03 +00001564 }
Chris Lattnerddf3e7d2005-08-22 00:59:14 +00001565 return SDOperand(N, Op.ResNo);
Chris Lattnera5a91b12005-08-17 19:33:03 +00001566}
1567
1568
1569/// createPPC32ISelDag - This pass converts a legalized DAG into a
1570/// PowerPC-specific DAG, ready for instruction scheduling.
1571///
1572FunctionPass *llvm::createPPC32ISelDag(TargetMachine &TM) {
1573 return new PPC32DAGToDAGISel(TM);
1574}
1575