blob: 0b135981284ee65e3b96e6035227cc93745803d3 [file] [log] [blame]
Evan Chenga8e29892007-01-19 07:51:42 +00001//===- ARMInstrInfo.td - Target Description for ARM Target -*- tablegen -*-===//
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00006// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the ARM instructions in TableGen format.
11//
12//===----------------------------------------------------------------------===//
13
Evan Chenga8e29892007-01-19 07:51:42 +000014//===----------------------------------------------------------------------===//
15// ARM specific DAG Nodes.
16//
Rafael Espindola7cca7c52006-09-11 17:25:40 +000017
Evan Chenga8e29892007-01-19 07:51:42 +000018// Type profiles.
Bill Wendlingc69107c2007-11-13 09:19:02 +000019def SDT_ARMCallSeqStart : SDCallSeqStart<[ SDTCisVT<0, i32> ]>;
20def SDT_ARMCallSeqEnd : SDCallSeqEnd<[ SDTCisVT<0, i32>, SDTCisVT<1, i32> ]>;
Rafael Espindola6e8c6492006-11-08 17:07:32 +000021
Evan Chenga8e29892007-01-19 07:51:42 +000022def SDT_ARMSaveCallPC : SDTypeProfile<0, 1, []>;
Rafael Espindola32bd5f42006-10-17 18:04:53 +000023
Chris Lattnerd10a53d2010-03-08 18:51:21 +000024def SDT_ARMcall : SDTypeProfile<0, -1, [SDTCisPtrTy<0>]>;
Rafael Espindola7cca7c52006-09-11 17:25:40 +000025
Evan Chenga8e29892007-01-19 07:51:42 +000026def SDT_ARMCMov : SDTypeProfile<1, 3,
27 [SDTCisSameAs<0, 1>, SDTCisSameAs<0, 2>,
28 SDTCisVT<3, i32>]>;
Rafael Espindola6e8c6492006-11-08 17:07:32 +000029
Evan Chenga8e29892007-01-19 07:51:42 +000030def SDT_ARMBrcond : SDTypeProfile<0, 2,
31 [SDTCisVT<0, OtherVT>, SDTCisVT<1, i32>]>;
32
33def SDT_ARMBrJT : SDTypeProfile<0, 3,
34 [SDTCisPtrTy<0>, SDTCisVT<1, i32>,
35 SDTCisVT<2, i32>]>;
36
Evan Cheng5657c012009-07-29 02:18:14 +000037def SDT_ARMBr2JT : SDTypeProfile<0, 4,
38 [SDTCisPtrTy<0>, SDTCisVT<1, i32>,
39 SDTCisVT<2, i32>, SDTCisVT<3, i32>]>;
40
Evan Cheng218977b2010-07-13 19:27:42 +000041def SDT_ARMBCC_i64 : SDTypeProfile<0, 6,
42 [SDTCisVT<0, i32>,
43 SDTCisVT<1, i32>, SDTCisVT<2, i32>,
44 SDTCisVT<3, i32>, SDTCisVT<4, i32>,
45 SDTCisVT<5, OtherVT>]>;
46
Bill Wendlingac3b9352010-08-29 03:02:28 +000047def SDT_ARMAnd : SDTypeProfile<1, 2,
48 [SDTCisVT<0, i32>, SDTCisVT<1, i32>,
49 SDTCisVT<2, i32>]>;
50
Evan Chenga8e29892007-01-19 07:51:42 +000051def SDT_ARMCmp : SDTypeProfile<0, 2, [SDTCisSameAs<0, 1>]>;
52
53def SDT_ARMPICAdd : SDTypeProfile<1, 2, [SDTCisSameAs<0, 1>,
54 SDTCisPtrTy<1>, SDTCisVT<2, i32>]>;
55
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +000056def SDT_ARMThreadPointer : SDTypeProfile<1, 0, [SDTCisPtrTy<0>]>;
Jim Grosbacha87ded22010-02-08 23:22:00 +000057def SDT_ARMEH_SJLJ_Setjmp : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisPtrTy<1>,
58 SDTCisInt<2>]>;
Jim Grosbach5eb19512010-05-22 01:06:18 +000059def SDT_ARMEH_SJLJ_Longjmp: SDTypeProfile<0, 2, [SDTCisPtrTy<0>, SDTCisInt<1>]>;
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +000060
Bob Wilsonf74a4292010-10-30 00:54:37 +000061def SDT_ARMMEMBARRIER : SDTypeProfile<0, 1, [SDTCisInt<0>]>;
Jim Grosbach3728e962009-12-10 00:11:09 +000062
Bruno Cardoso Lopes9a767332011-06-14 04:58:37 +000063def SDT_ARMPREFETCH : SDTypeProfile<0, 3, [SDTCisPtrTy<0>, SDTCisSameAs<1, 2>,
64 SDTCisInt<1>]>;
65
Dale Johannesen51e28e62010-06-03 21:09:53 +000066def SDT_ARMTCRET : SDTypeProfile<0, 1, [SDTCisPtrTy<0>]>;
67
Jim Grosbach469bbdb2010-07-16 23:05:05 +000068def SDT_ARMBFI : SDTypeProfile<1, 3, [SDTCisVT<0, i32>, SDTCisVT<1, i32>,
69 SDTCisVT<2, i32>, SDTCisVT<3, i32>]>;
70
Evan Cheng342e3162011-08-30 01:34:54 +000071def SDTBinaryArithWithFlags : SDTypeProfile<2, 2,
72 [SDTCisSameAs<0, 2>,
73 SDTCisSameAs<0, 3>,
74 SDTCisInt<0>, SDTCisVT<1, i32>]>;
75
76// SDTBinaryArithWithFlagsInOut - RES1, CPSR = op LHS, RHS, CPSR
77def SDTBinaryArithWithFlagsInOut : SDTypeProfile<2, 3,
78 [SDTCisSameAs<0, 2>,
79 SDTCisSameAs<0, 3>,
80 SDTCisInt<0>,
81 SDTCisVT<1, i32>,
82 SDTCisVT<4, i32>]>;
Evan Chenga8e29892007-01-19 07:51:42 +000083// Node definitions.
84def ARMWrapper : SDNode<"ARMISD::Wrapper", SDTIntUnaryOp>;
Evan Cheng53519f02011-01-21 18:55:51 +000085def ARMWrapperDYN : SDNode<"ARMISD::WrapperDYN", SDTIntUnaryOp>;
Evan Cheng9fe20092011-01-20 08:34:58 +000086def ARMWrapperPIC : SDNode<"ARMISD::WrapperPIC", SDTIntUnaryOp>;
Evan Cheng53519f02011-01-21 18:55:51 +000087def ARMWrapperJT : SDNode<"ARMISD::WrapperJT", SDTIntBinOp>;
Evan Chenga8e29892007-01-19 07:51:42 +000088
Bill Wendlingc69107c2007-11-13 09:19:02 +000089def ARMcallseq_start : SDNode<"ISD::CALLSEQ_START", SDT_ARMCallSeqStart,
Chris Lattner036609b2010-12-23 18:28:41 +000090 [SDNPHasChain, SDNPOutGlue]>;
Bill Wendlingc69107c2007-11-13 09:19:02 +000091def ARMcallseq_end : SDNode<"ISD::CALLSEQ_END", SDT_ARMCallSeqEnd,
Chris Lattner036609b2010-12-23 18:28:41 +000092 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue]>;
Evan Chenga8e29892007-01-19 07:51:42 +000093
94def ARMcall : SDNode<"ARMISD::CALL", SDT_ARMcall,
Chris Lattner036609b2010-12-23 18:28:41 +000095 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue,
Chris Lattner60e9eac2010-03-19 05:33:51 +000096 SDNPVariadic]>;
Evan Cheng277f0742007-06-19 21:05:09 +000097def ARMcall_pred : SDNode<"ARMISD::CALL_PRED", SDT_ARMcall,
Chris Lattner036609b2010-12-23 18:28:41 +000098 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue,
Chris Lattner60e9eac2010-03-19 05:33:51 +000099 SDNPVariadic]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000100def ARMcall_nolink : SDNode<"ARMISD::CALL_NOLINK", SDT_ARMcall,
Chris Lattner036609b2010-12-23 18:28:41 +0000101 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue,
Chris Lattner60e9eac2010-03-19 05:33:51 +0000102 SDNPVariadic]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000103
Chris Lattner48be23c2008-01-15 22:02:54 +0000104def ARMretflag : SDNode<"ARMISD::RET_FLAG", SDTNone,
Chris Lattner036609b2010-12-23 18:28:41 +0000105 [SDNPHasChain, SDNPOptInGlue]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000106
107def ARMcmov : SDNode<"ARMISD::CMOV", SDT_ARMCMov,
Chris Lattner036609b2010-12-23 18:28:41 +0000108 [SDNPInGlue]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000109
110def ARMbrcond : SDNode<"ARMISD::BRCOND", SDT_ARMBrcond,
Chris Lattner036609b2010-12-23 18:28:41 +0000111 [SDNPHasChain, SDNPInGlue, SDNPOutGlue]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000112
113def ARMbrjt : SDNode<"ARMISD::BR_JT", SDT_ARMBrJT,
114 [SDNPHasChain]>;
Evan Cheng5657c012009-07-29 02:18:14 +0000115def ARMbr2jt : SDNode<"ARMISD::BR2_JT", SDT_ARMBr2JT,
116 [SDNPHasChain]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000117
Evan Cheng218977b2010-07-13 19:27:42 +0000118def ARMBcci64 : SDNode<"ARMISD::BCC_i64", SDT_ARMBCC_i64,
119 [SDNPHasChain]>;
120
Evan Chenga8e29892007-01-19 07:51:42 +0000121def ARMcmp : SDNode<"ARMISD::CMP", SDT_ARMCmp,
Chris Lattner036609b2010-12-23 18:28:41 +0000122 [SDNPOutGlue]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000123
David Goodwinc0309b42009-06-29 15:33:01 +0000124def ARMcmpZ : SDNode<"ARMISD::CMPZ", SDT_ARMCmp,
Chris Lattner036609b2010-12-23 18:28:41 +0000125 [SDNPOutGlue, SDNPCommutative]>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +0000126
Evan Chenga8e29892007-01-19 07:51:42 +0000127def ARMpic_add : SDNode<"ARMISD::PIC_ADD", SDT_ARMPICAdd>;
128
Chris Lattner036609b2010-12-23 18:28:41 +0000129def ARMsrl_flag : SDNode<"ARMISD::SRL_FLAG", SDTIntUnaryOp, [SDNPOutGlue]>;
130def ARMsra_flag : SDNode<"ARMISD::SRA_FLAG", SDTIntUnaryOp, [SDNPOutGlue]>;
131def ARMrrx : SDNode<"ARMISD::RRX" , SDTIntUnaryOp, [SDNPInGlue ]>;
Rafael Espindola32bd5f42006-10-17 18:04:53 +0000132
Evan Cheng342e3162011-08-30 01:34:54 +0000133def ARMaddc : SDNode<"ARMISD::ADDC", SDTBinaryArithWithFlags,
134 [SDNPCommutative]>;
135def ARMsubc : SDNode<"ARMISD::SUBC", SDTBinaryArithWithFlags>;
136def ARMadde : SDNode<"ARMISD::ADDE", SDTBinaryArithWithFlagsInOut>;
137def ARMsube : SDNode<"ARMISD::SUBE", SDTBinaryArithWithFlagsInOut>;
138
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000139def ARMthread_pointer: SDNode<"ARMISD::THREAD_POINTER", SDT_ARMThreadPointer>;
Jim Grosbach23ff7cf2010-05-26 20:22:18 +0000140def ARMeh_sjlj_setjmp: SDNode<"ARMISD::EH_SJLJ_SETJMP",
141 SDT_ARMEH_SJLJ_Setjmp, [SDNPHasChain]>;
Jim Grosbach5eb19512010-05-22 01:06:18 +0000142def ARMeh_sjlj_longjmp: SDNode<"ARMISD::EH_SJLJ_LONGJMP",
Jim Grosbache4ad3872010-10-19 23:27:08 +0000143 SDT_ARMEH_SJLJ_Longjmp, [SDNPHasChain]>;
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000144
Evan Cheng11db0682010-08-11 06:22:01 +0000145def ARMMemBarrier : SDNode<"ARMISD::MEMBARRIER", SDT_ARMMEMBARRIER,
146 [SDNPHasChain]>;
Bob Wilsonf74a4292010-10-30 00:54:37 +0000147def ARMMemBarrierMCR : SDNode<"ARMISD::MEMBARRIER_MCR", SDT_ARMMEMBARRIER,
Evan Cheng11db0682010-08-11 06:22:01 +0000148 [SDNPHasChain]>;
Bruno Cardoso Lopes9a767332011-06-14 04:58:37 +0000149def ARMPreload : SDNode<"ARMISD::PRELOAD", SDT_ARMPREFETCH,
Evan Chengdfed19f2010-11-03 06:34:55 +0000150 [SDNPHasChain, SDNPMayLoad, SDNPMayStore]>;
Jim Grosbach3728e962009-12-10 00:11:09 +0000151
Evan Chengf609bb82010-01-19 00:44:15 +0000152def ARMrbit : SDNode<"ARMISD::RBIT", SDTIntUnaryOp>;
153
Jim Grosbacha9a968d2010-10-22 23:48:29 +0000154def ARMtcret : SDNode<"ARMISD::TC_RETURN", SDT_ARMTCRET,
Chris Lattner036609b2010-12-23 18:28:41 +0000155 [SDNPHasChain, SDNPOptInGlue, SDNPVariadic]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +0000156
Jim Grosbach469bbdb2010-07-16 23:05:05 +0000157
158def ARMbfi : SDNode<"ARMISD::BFI", SDT_ARMBFI>;
159
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000160//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +0000161// ARM Instruction Predicate Definitions.
162//
Evan Chengebdeeab2011-07-08 01:53:10 +0000163def HasV4T : Predicate<"Subtarget->hasV4TOps()">,
164 AssemblerPredicate<"HasV4TOps">;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000165def NoV4T : Predicate<"!Subtarget->hasV4TOps()">;
166def HasV5T : Predicate<"Subtarget->hasV5TOps()">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000167def HasV5TE : Predicate<"Subtarget->hasV5TEOps()">,
168 AssemblerPredicate<"HasV5TEOps">;
169def HasV6 : Predicate<"Subtarget->hasV6Ops()">,
170 AssemblerPredicate<"HasV6Ops">;
Anton Korobeynikov4d728602011-01-01 20:38:38 +0000171def NoV6 : Predicate<"!Subtarget->hasV6Ops()">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000172def HasV6T2 : Predicate<"Subtarget->hasV6T2Ops()">,
173 AssemblerPredicate<"HasV6T2Ops">;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000174def NoV6T2 : Predicate<"!Subtarget->hasV6T2Ops()">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000175def HasV7 : Predicate<"Subtarget->hasV7Ops()">,
176 AssemblerPredicate<"HasV7Ops">;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000177def NoVFP : Predicate<"!Subtarget->hasVFP2()">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000178def HasVFP2 : Predicate<"Subtarget->hasVFP2()">,
179 AssemblerPredicate<"FeatureVFP2">;
180def HasVFP3 : Predicate<"Subtarget->hasVFP3()">,
181 AssemblerPredicate<"FeatureVFP3">;
182def HasNEON : Predicate<"Subtarget->hasNEON()">,
183 AssemblerPredicate<"FeatureNEON">;
184def HasFP16 : Predicate<"Subtarget->hasFP16()">,
185 AssemblerPredicate<"FeatureFP16">;
186def HasDivide : Predicate<"Subtarget->hasDivide()">,
187 AssemblerPredicate<"FeatureHWDiv">;
Jim Grosbach833c93c2010-11-01 16:59:54 +0000188def HasT2ExtractPack : Predicate<"Subtarget->hasT2ExtractPack()">,
Evan Chengebdeeab2011-07-08 01:53:10 +0000189 AssemblerPredicate<"FeatureT2XtPk">;
Jim Grosbacha7603982011-07-01 21:12:19 +0000190def HasThumb2DSP : Predicate<"Subtarget->hasThumb2DSP()">,
Evan Chengebdeeab2011-07-08 01:53:10 +0000191 AssemblerPredicate<"FeatureDSPThumb2">;
Jim Grosbach833c93c2010-11-01 16:59:54 +0000192def HasDB : Predicate<"Subtarget->hasDataBarrier()">,
Evan Chengebdeeab2011-07-08 01:53:10 +0000193 AssemblerPredicate<"FeatureDB">;
Evan Chengdfed19f2010-11-03 06:34:55 +0000194def HasMP : Predicate<"Subtarget->hasMPExtension()">,
Evan Chengebdeeab2011-07-08 01:53:10 +0000195 AssemblerPredicate<"FeatureMP">;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000196def UseNEONForFP : Predicate<"Subtarget->useNEONForSinglePrecisionFP()">;
David Goodwin42a83f22009-08-04 17:53:06 +0000197def DontUseNEONForFP : Predicate<"!Subtarget->useNEONForSinglePrecisionFP()">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000198def IsThumb : Predicate<"Subtarget->isThumb()">,
199 AssemblerPredicate<"ModeThumb">;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000200def IsThumb1Only : Predicate<"Subtarget->isThumb1Only()">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000201def IsThumb2 : Predicate<"Subtarget->isThumb2()">,
202 AssemblerPredicate<"ModeThumb,FeatureThumb2">;
James Molloyacad68d2011-09-28 14:21:38 +0000203def IsMClass : Predicate<"Subtarget->isMClass()">,
204 AssemblerPredicate<"FeatureMClass">;
205def IsARClass : Predicate<"!Subtarget->isMClass()">,
206 AssemblerPredicate<"!FeatureMClass">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000207def IsARM : Predicate<"!Subtarget->isThumb()">,
208 AssemblerPredicate<"!ModeThumb">;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000209def IsDarwin : Predicate<"Subtarget->isTargetDarwin()">;
210def IsNotDarwin : Predicate<"!Subtarget->isTargetDarwin()">;
David Meyer928698b2011-10-18 05:29:23 +0000211def IsNaCl : Predicate<"Subtarget->isTargetNaCl()">;
Evan Chenga8e29892007-01-19 07:51:42 +0000212
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000213// FIXME: Eventually this will be just "hasV6T2Ops".
Bill Wendling10ce7f32010-08-29 11:31:07 +0000214def UseMovt : Predicate<"Subtarget->useMovt()">;
215def DontUseMovt : Predicate<"!Subtarget->useMovt()">;
Evan Cheng48575f62010-12-05 22:04:16 +0000216def UseFPVMLx : Predicate<"Subtarget->useFPVMLx()">;
Jim Grosbach26767372010-03-24 22:31:46 +0000217
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000218//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +0000219// ARM Flag Definitions.
220
221class RegConstraint<string C> {
222 string Constraints = C;
223}
224
225//===----------------------------------------------------------------------===//
226// ARM specific transformation functions and pattern fragments.
227//
228
Evan Chenga8e29892007-01-19 07:51:42 +0000229// so_imm_neg_XFORM - Return a so_imm value packed into the format described for
230// so_imm_neg def below.
231def so_imm_neg_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000232 return CurDAG->getTargetConstant(-(int)N->getZExtValue(), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000233}]>;
234
235// so_imm_not_XFORM - Return a so_imm value packed into the format described for
236// so_imm_not def below.
237def so_imm_not_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000238 return CurDAG->getTargetConstant(~(int)N->getZExtValue(), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000239}]>;
240
Evan Chenga8e29892007-01-19 07:51:42 +0000241/// imm1_15 predicate - True if the 32-bit immediate is in the range [1,15].
Eric Christopher8f232d32011-04-28 05:49:04 +0000242def imm1_15 : ImmLeaf<i32, [{
243 return (int32_t)Imm >= 1 && (int32_t)Imm < 16;
Evan Chenga8e29892007-01-19 07:51:42 +0000244}]>;
245
246/// imm16_31 predicate - True if the 32-bit immediate is in the range [16,31].
Eric Christopher8f232d32011-04-28 05:49:04 +0000247def imm16_31 : ImmLeaf<i32, [{
248 return (int32_t)Imm >= 16 && (int32_t)Imm < 32;
Evan Chenga8e29892007-01-19 07:51:42 +0000249}]>;
250
Jim Grosbach64171712010-02-16 21:07:46 +0000251def so_imm_neg :
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000252 PatLeaf<(imm), [{
Evan Cheng875a6ac2010-11-12 22:42:47 +0000253 return ARM_AM::getSOImmVal(-(uint32_t)N->getZExtValue()) != -1;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000254 }], so_imm_neg_XFORM>;
Evan Chenga8e29892007-01-19 07:51:42 +0000255
Jim Grosbache70ec842011-10-28 22:50:54 +0000256// Note: this pattern doesn't require an encoder method and such, as it's
257// only used on aliases (Pat<> and InstAlias<>). The actual encoding
258// is handled by the destination instructions, which use t2_so_imm.
259def so_imm_not_asmoperand : AsmOperandClass { let Name = "ARMSOImmNot"; }
Evan Chenga2515702007-03-19 07:09:02 +0000260def so_imm_not :
Jim Grosbache70ec842011-10-28 22:50:54 +0000261 Operand<i32>, PatLeaf<(imm), [{
Evan Cheng875a6ac2010-11-12 22:42:47 +0000262 return ARM_AM::getSOImmVal(~(uint32_t)N->getZExtValue()) != -1;
Jim Grosbache70ec842011-10-28 22:50:54 +0000263 }], so_imm_not_XFORM> {
264 let ParserMatchClass = so_imm_not_asmoperand;
265}
Evan Chenga8e29892007-01-19 07:51:42 +0000266
267// sext_16_node predicate - True if the SDNode is sign-extended 16 or more bits.
268def sext_16_node : PatLeaf<(i32 GPR:$a), [{
Dan Gohman475871a2008-07-27 21:46:04 +0000269 return CurDAG->ComputeNumSignBits(SDValue(N,0)) >= 17;
Evan Chenga8e29892007-01-19 07:51:42 +0000270}]>;
271
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000272/// Split a 32-bit immediate into two 16 bit parts.
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000273def hi16 : SDNodeXForm<imm, [{
274 return CurDAG->getTargetConstant((uint32_t)N->getZExtValue() >> 16, MVT::i32);
275}]>;
276
277def lo16AllZero : PatLeaf<(i32 imm), [{
278 // Returns true if all low 16-bits are 0.
279 return (((uint32_t)N->getZExtValue()) & 0xFFFFUL) == 0;
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000280}], hi16>;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000281
Evan Cheng342e3162011-08-30 01:34:54 +0000282class BinOpWithFlagFrag<dag res> :
283 PatFrag<(ops node:$LHS, node:$RHS, node:$FLAG), res>;
Evan Cheng37f25d92008-08-28 23:39:26 +0000284class BinOpFrag<dag res> : PatFrag<(ops node:$LHS, node:$RHS), res>;
285class UnOpFrag <dag res> : PatFrag<(ops node:$Src), res>;
Evan Chenga8e29892007-01-19 07:51:42 +0000286
Evan Chengc4af4632010-11-17 20:13:28 +0000287// An 'and' node with a single use.
288def and_su : PatFrag<(ops node:$lhs, node:$rhs), (and node:$lhs, node:$rhs), [{
289 return N->hasOneUse();
290}]>;
291
292// An 'xor' node with a single use.
293def xor_su : PatFrag<(ops node:$lhs, node:$rhs), (xor node:$lhs, node:$rhs), [{
294 return N->hasOneUse();
295}]>;
296
Evan Cheng48575f62010-12-05 22:04:16 +0000297// An 'fmul' node with a single use.
298def fmul_su : PatFrag<(ops node:$lhs, node:$rhs), (fmul node:$lhs, node:$rhs),[{
299 return N->hasOneUse();
300}]>;
301
302// An 'fadd' node which checks for single non-hazardous use.
303def fadd_mlx : PatFrag<(ops node:$lhs, node:$rhs),(fadd node:$lhs, node:$rhs),[{
304 return hasNoVMLxHazardUse(N);
305}]>;
306
307// An 'fsub' node which checks for single non-hazardous use.
308def fsub_mlx : PatFrag<(ops node:$lhs, node:$rhs),(fsub node:$lhs, node:$rhs),[{
309 return hasNoVMLxHazardUse(N);
310}]>;
311
Evan Chenga8e29892007-01-19 07:51:42 +0000312//===----------------------------------------------------------------------===//
313// Operand Definitions.
314//
315
Jim Grosbach9588c102011-11-12 00:58:43 +0000316// Immediate operands with a shared generic asm render method.
317class ImmAsmOperand : AsmOperandClass { let RenderMethod = "addImmOperands"; }
318
Evan Chenga8e29892007-01-19 07:51:42 +0000319// Branch target.
Jason W Kim685c3502011-02-04 19:47:15 +0000320// FIXME: rename brtarget to t2_brtarget
Jim Grosbachc466b932010-11-11 18:04:49 +0000321def brtarget : Operand<OtherVT> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000322 let EncoderMethod = "getBranchTargetOpValue";
Benjamin Kramer3be41b72011-07-14 21:47:22 +0000323 let OperandType = "OPERAND_PCREL";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000324 let DecoderMethod = "DecodeT2BROperand";
Jim Grosbachc466b932010-11-11 18:04:49 +0000325}
Evan Chenga8e29892007-01-19 07:51:42 +0000326
Jason W Kim685c3502011-02-04 19:47:15 +0000327// FIXME: get rid of this one?
Owen Andersonc2666002010-12-13 19:31:11 +0000328def uncondbrtarget : Operand<OtherVT> {
329 let EncoderMethod = "getUnconditionalBranchTargetOpValue";
Benjamin Kramer3be41b72011-07-14 21:47:22 +0000330 let OperandType = "OPERAND_PCREL";
Owen Andersonc2666002010-12-13 19:31:11 +0000331}
332
Jason W Kim685c3502011-02-04 19:47:15 +0000333// Branch target for ARM. Handles conditional/unconditional
334def br_target : Operand<OtherVT> {
335 let EncoderMethod = "getARMBranchTargetOpValue";
Benjamin Kramer3be41b72011-07-14 21:47:22 +0000336 let OperandType = "OPERAND_PCREL";
Jason W Kim685c3502011-02-04 19:47:15 +0000337}
338
Jim Grosbachd1d5a392010-11-11 20:05:40 +0000339// Call target.
Jason W Kim685c3502011-02-04 19:47:15 +0000340// FIXME: rename bltarget to t2_bl_target?
Jim Grosbachd1d5a392010-11-11 20:05:40 +0000341def bltarget : Operand<i32> {
342 // Encoded the same as branch targets.
Chris Lattner2ac19022010-11-15 05:19:05 +0000343 let EncoderMethod = "getBranchTargetOpValue";
Benjamin Kramer3be41b72011-07-14 21:47:22 +0000344 let OperandType = "OPERAND_PCREL";
Jim Grosbachd1d5a392010-11-11 20:05:40 +0000345}
346
Jason W Kim685c3502011-02-04 19:47:15 +0000347// Call target for ARM. Handles conditional/unconditional
348// FIXME: rename bl_target to t2_bltarget?
349def bl_target : Operand<i32> {
350 // Encoded the same as branch targets.
351 let EncoderMethod = "getARMBranchTargetOpValue";
Benjamin Kramer3be41b72011-07-14 21:47:22 +0000352 let OperandType = "OPERAND_PCREL";
Jason W Kim685c3502011-02-04 19:47:15 +0000353}
354
Owen Andersonf1eab592011-08-26 23:32:08 +0000355def blx_target : Operand<i32> {
356 // Encoded the same as branch targets.
357 let EncoderMethod = "getARMBLXTargetOpValue";
358 let OperandType = "OPERAND_PCREL";
359}
Jason W Kim685c3502011-02-04 19:47:15 +0000360
Evan Chenga8e29892007-01-19 07:51:42 +0000361// A list of registers separated by comma. Used by load/store multiple.
Jim Grosbach1610a702011-07-25 20:06:30 +0000362def RegListAsmOperand : AsmOperandClass { let Name = "RegList"; }
Bill Wendling04863d02010-11-13 10:40:19 +0000363def reglist : Operand<i32> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000364 let EncoderMethod = "getRegisterListOpValue";
Bill Wendling04863d02010-11-13 10:40:19 +0000365 let ParserMatchClass = RegListAsmOperand;
366 let PrintMethod = "printRegisterList";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000367 let DecoderMethod = "DecodeRegListOperand";
Bill Wendling04863d02010-11-13 10:40:19 +0000368}
369
Jim Grosbach1610a702011-07-25 20:06:30 +0000370def DPRRegListAsmOperand : AsmOperandClass { let Name = "DPRRegList"; }
Bill Wendling0f630752010-11-17 04:32:08 +0000371def dpr_reglist : Operand<i32> {
372 let EncoderMethod = "getRegisterListOpValue";
373 let ParserMatchClass = DPRRegListAsmOperand;
374 let PrintMethod = "printRegisterList";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000375 let DecoderMethod = "DecodeDPRRegListOperand";
Bill Wendling0f630752010-11-17 04:32:08 +0000376}
377
Jim Grosbach1610a702011-07-25 20:06:30 +0000378def SPRRegListAsmOperand : AsmOperandClass { let Name = "SPRRegList"; }
Bill Wendling0f630752010-11-17 04:32:08 +0000379def spr_reglist : Operand<i32> {
380 let EncoderMethod = "getRegisterListOpValue";
381 let ParserMatchClass = SPRRegListAsmOperand;
382 let PrintMethod = "printRegisterList";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000383 let DecoderMethod = "DecodeSPRRegListOperand";
Bill Wendling0f630752010-11-17 04:32:08 +0000384}
385
Evan Chenga8e29892007-01-19 07:51:42 +0000386// An operand for the CONSTPOOL_ENTRY pseudo-instruction.
387def cpinst_operand : Operand<i32> {
388 let PrintMethod = "printCPInstOperand";
389}
390
Evan Chenga8e29892007-01-19 07:51:42 +0000391// Local PC labels.
392def pclabel : Operand<i32> {
393 let PrintMethod = "printPCLabel";
394}
395
Jim Grosbach5d14f9b2010-12-01 19:47:31 +0000396// ADR instruction labels.
397def adrlabel : Operand<i32> {
398 let EncoderMethod = "getAdrLabelOpValue";
399}
400
Owen Anderson498ec202010-10-27 22:49:00 +0000401def neon_vcvt_imm32 : Operand<i32> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000402 let EncoderMethod = "getNEONVcvtImm32OpValue";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000403 let DecoderMethod = "DecodeVCVTImmOperand";
Owen Anderson498ec202010-10-27 22:49:00 +0000404}
405
Jim Grosbachb35ad412010-10-13 19:56:10 +0000406// rot_imm: An integer that encodes a rotate amount. Must be 8, 16, or 24.
Jim Grosbach85bfd3b2011-07-26 21:28:43 +0000407def rot_imm_XFORM: SDNodeXForm<imm, [{
408 switch (N->getZExtValue()){
409 default: assert(0);
410 case 0: return CurDAG->getTargetConstant(0, MVT::i32);
411 case 8: return CurDAG->getTargetConstant(1, MVT::i32);
412 case 16: return CurDAG->getTargetConstant(2, MVT::i32);
413 case 24: return CurDAG->getTargetConstant(3, MVT::i32);
414 }
415}]>;
Jim Grosbach7e1547e2011-07-27 20:15:40 +0000416def RotImmAsmOperand : AsmOperandClass {
417 let Name = "RotImm";
418 let ParserMethod = "parseRotImm";
419}
Jim Grosbach85bfd3b2011-07-26 21:28:43 +0000420def rot_imm : Operand<i32>, PatLeaf<(i32 imm), [{
421 int32_t v = N->getZExtValue();
422 return v == 8 || v == 16 || v == 24; }],
423 rot_imm_XFORM> {
424 let PrintMethod = "printRotImmOperand";
Jim Grosbach7e1547e2011-07-27 20:15:40 +0000425 let ParserMatchClass = RotImmAsmOperand;
Jim Grosbachb35ad412010-10-13 19:56:10 +0000426}
427
Bob Wilson22f5dc72010-08-16 18:27:34 +0000428// shift_imm: An integer that encodes a shift amount and the type of shift
Jim Grosbach580f4a92011-07-25 22:20:28 +0000429// (asr or lsl). The 6-bit immediate encodes as:
430// {5} 0 ==> lsl
431// 1 asr
432// {4-0} imm5 shift amount.
433// asr #32 encoded as imm5 == 0.
434def ShifterImmAsmOperand : AsmOperandClass {
435 let Name = "ShifterImm";
436 let ParserMethod = "parseShifterImm";
437}
Bob Wilson22f5dc72010-08-16 18:27:34 +0000438def shift_imm : Operand<i32> {
439 let PrintMethod = "printShiftImmOperand";
Jim Grosbach580f4a92011-07-25 22:20:28 +0000440 let ParserMatchClass = ShifterImmAsmOperand;
Bob Wilson22f5dc72010-08-16 18:27:34 +0000441}
442
Owen Anderson92a20222011-07-21 18:54:16 +0000443// shifter_operand operands: so_reg_reg, so_reg_imm, and so_imm.
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000444def ShiftedRegAsmOperand : AsmOperandClass { let Name = "RegShiftedReg"; }
Owen Anderson92a20222011-07-21 18:54:16 +0000445def so_reg_reg : Operand<i32>, // reg reg imm
446 ComplexPattern<i32, 3, "SelectRegShifterOperand",
447 [shl, srl, sra, rotr]> {
Owen Anderson152d4a42011-07-21 23:38:37 +0000448 let EncoderMethod = "getSORegRegOpValue";
449 let PrintMethod = "printSORegRegOperand";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000450 let DecoderMethod = "DecodeSORegRegOperand";
Jim Grosbache8606dc2011-07-13 17:50:29 +0000451 let ParserMatchClass = ShiftedRegAsmOperand;
Owen Andersonde317f42011-08-09 23:33:27 +0000452 let MIOperandInfo = (ops GPRnopc, GPRnopc, i32imm);
Evan Chenga8e29892007-01-19 07:51:42 +0000453}
Owen Anderson92a20222011-07-21 18:54:16 +0000454
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000455def ShiftedImmAsmOperand : AsmOperandClass { let Name = "RegShiftedImm"; }
Owen Anderson92a20222011-07-21 18:54:16 +0000456def so_reg_imm : Operand<i32>, // reg imm
Owen Anderson152d4a42011-07-21 23:38:37 +0000457 ComplexPattern<i32, 2, "SelectImmShifterOperand",
Owen Anderson92a20222011-07-21 18:54:16 +0000458 [shl, srl, sra, rotr]> {
Owen Anderson152d4a42011-07-21 23:38:37 +0000459 let EncoderMethod = "getSORegImmOpValue";
460 let PrintMethod = "printSORegImmOperand";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000461 let DecoderMethod = "DecodeSORegImmOperand";
Owen Anderson92a20222011-07-21 18:54:16 +0000462 let ParserMatchClass = ShiftedImmAsmOperand;
Jim Grosbache4616ac2011-07-25 21:04:58 +0000463 let MIOperandInfo = (ops GPR, i32imm);
Owen Anderson152d4a42011-07-21 23:38:37 +0000464}
465
466// FIXME: Does this need to be distinct from so_reg?
467def shift_so_reg_reg : Operand<i32>, // reg reg imm
468 ComplexPattern<i32, 3, "SelectShiftRegShifterOperand",
469 [shl,srl,sra,rotr]> {
470 let EncoderMethod = "getSORegRegOpValue";
471 let PrintMethod = "printSORegRegOperand";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000472 let DecoderMethod = "DecodeSORegRegOperand";
Jim Grosbach40a86ee2011-11-16 21:50:05 +0000473 let ParserMatchClass = ShiftedRegAsmOperand;
Jim Grosbache4616ac2011-07-25 21:04:58 +0000474 let MIOperandInfo = (ops GPR, GPR, i32imm);
Owen Anderson92a20222011-07-21 18:54:16 +0000475}
476
Jim Grosbache8606dc2011-07-13 17:50:29 +0000477// FIXME: Does this need to be distinct from so_reg?
Owen Anderson152d4a42011-07-21 23:38:37 +0000478def shift_so_reg_imm : Operand<i32>, // reg reg imm
479 ComplexPattern<i32, 2, "SelectShiftImmShifterOperand",
Evan Chengf40deed2010-10-27 23:41:30 +0000480 [shl,srl,sra,rotr]> {
Owen Anderson152d4a42011-07-21 23:38:37 +0000481 let EncoderMethod = "getSORegImmOpValue";
482 let PrintMethod = "printSORegImmOperand";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000483 let DecoderMethod = "DecodeSORegImmOperand";
Jim Grosbach40a86ee2011-11-16 21:50:05 +0000484 let ParserMatchClass = ShiftedImmAsmOperand;
Jim Grosbache4616ac2011-07-25 21:04:58 +0000485 let MIOperandInfo = (ops GPR, i32imm);
Evan Chengf40deed2010-10-27 23:41:30 +0000486}
Evan Chenga8e29892007-01-19 07:51:42 +0000487
Owen Anderson152d4a42011-07-21 23:38:37 +0000488
Evan Chenga8e29892007-01-19 07:51:42 +0000489// so_imm - Match a 32-bit shifter_operand immediate operand, which is an
Bob Wilson09989942011-02-07 17:43:06 +0000490// 8-bit immediate rotated by an arbitrary number of bits.
Jim Grosbach9588c102011-11-12 00:58:43 +0000491def SOImmAsmOperand: ImmAsmOperand { let Name = "ARMSOImm"; }
Eli Friedmanc573e2c2011-04-29 22:48:03 +0000492def so_imm : Operand<i32>, ImmLeaf<i32, [{
493 return ARM_AM::getSOImmVal(Imm) != -1;
494 }]> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000495 let EncoderMethod = "getSOImmOpValue";
Jim Grosbach6bc1dbc2011-07-19 16:50:30 +0000496 let ParserMatchClass = SOImmAsmOperand;
Owen Andersonfd9085d2011-08-10 17:38:05 +0000497 let DecoderMethod = "DecodeSOImmOperand";
Evan Chenga8e29892007-01-19 07:51:42 +0000498}
499
Evan Chengc70d1842007-03-20 08:11:30 +0000500// Break so_imm's up into two pieces. This handles immediates with up to 16
501// bits set in them. This uses so_imm2part to match and so_imm2part_[12] to
502// get the first/second pieces.
Evan Cheng11c11f82010-11-12 23:46:13 +0000503def so_imm2part : PatLeaf<(imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000504 return ARM_AM::isSOImmTwoPartVal((unsigned)N->getZExtValue());
Evan Cheng11c11f82010-11-12 23:46:13 +0000505}]>;
506
507/// arm_i32imm - True for +V6T2, or true only if so_imm2part is true.
508///
509def arm_i32imm : PatLeaf<(imm), [{
510 if (Subtarget->hasV6T2Ops())
511 return true;
512 return ARM_AM::isSOImmTwoPartVal((unsigned)N->getZExtValue());
513}]>;
Evan Chengc70d1842007-03-20 08:11:30 +0000514
Jim Grosbach587f5062011-12-02 23:34:39 +0000515/// imm0_1 predicate - Immediate in the range [0,1].
516def Imm0_1AsmOperand: ImmAsmOperand { let Name = "Imm0_1"; }
517def imm0_1 : Operand<i32> { let ParserMatchClass = Imm0_1AsmOperand; }
518
519/// imm0_3 predicate - Immediate in the range [0,3].
520def Imm0_3AsmOperand: ImmAsmOperand { let Name = "Imm0_3"; }
521def imm0_3 : Operand<i32> { let ParserMatchClass = Imm0_3AsmOperand; }
522
Jim Grosbachb2756af2011-08-01 21:55:12 +0000523/// imm0_7 predicate - Immediate in the range [0,7].
Jim Grosbach9588c102011-11-12 00:58:43 +0000524def Imm0_7AsmOperand: ImmAsmOperand { let Name = "Imm0_7"; }
Jim Grosbach83ab0702011-07-13 22:01:08 +0000525def imm0_7 : Operand<i32>, ImmLeaf<i32, [{
526 return Imm >= 0 && Imm < 8;
527}]> {
528 let ParserMatchClass = Imm0_7AsmOperand;
529}
530
Jim Grosbachb2756af2011-08-01 21:55:12 +0000531/// imm0_15 predicate - Immediate in the range [0,15].
Jim Grosbach9588c102011-11-12 00:58:43 +0000532def Imm0_15AsmOperand: ImmAsmOperand { let Name = "Imm0_15"; }
Jim Grosbach83ab0702011-07-13 22:01:08 +0000533def imm0_15 : Operand<i32>, ImmLeaf<i32, [{
534 return Imm >= 0 && Imm < 16;
535}]> {
536 let ParserMatchClass = Imm0_15AsmOperand;
537}
538
Sandeep Patel47eedaa2009-10-13 18:59:48 +0000539/// imm0_31 predicate - True if the 32-bit immediate is in the range [0,31].
Jim Grosbach9588c102011-11-12 00:58:43 +0000540def Imm0_31AsmOperand: ImmAsmOperand { let Name = "Imm0_31"; }
Eric Christopher8f232d32011-04-28 05:49:04 +0000541def imm0_31 : Operand<i32>, ImmLeaf<i32, [{
542 return Imm >= 0 && Imm < 32;
Jim Grosbach3d5ab362011-07-26 16:44:05 +0000543}]> {
544 let ParserMatchClass = Imm0_31AsmOperand;
545}
Evan Chenga8e29892007-01-19 07:51:42 +0000546
Jim Grosbachee10ff82011-11-10 19:18:01 +0000547/// imm0_32 predicate - True if the 32-bit immediate is in the range [0,32].
Jim Grosbach9588c102011-11-12 00:58:43 +0000548def Imm0_32AsmOperand: ImmAsmOperand { let Name = "Imm0_32"; }
Jim Grosbachee10ff82011-11-10 19:18:01 +0000549def imm0_32 : Operand<i32>, ImmLeaf<i32, [{
550 return Imm >= 0 && Imm < 32;
551}]> {
552 let ParserMatchClass = Imm0_32AsmOperand;
553}
554
Jim Grosbach02c84602011-08-01 22:02:20 +0000555/// imm0_255 predicate - Immediate in the range [0,255].
Jim Grosbach9588c102011-11-12 00:58:43 +0000556def Imm0_255AsmOperand : ImmAsmOperand { let Name = "Imm0_255"; }
Jim Grosbach02c84602011-08-01 22:02:20 +0000557def imm0_255 : Operand<i32>, ImmLeaf<i32, [{ return Imm >= 0 && Imm < 256; }]> {
558 let ParserMatchClass = Imm0_255AsmOperand;
559}
560
Jim Grosbach9588c102011-11-12 00:58:43 +0000561/// imm0_65535 - An immediate is in the range [0.65535].
562def Imm0_65535AsmOperand: ImmAsmOperand { let Name = "Imm0_65535"; }
563def imm0_65535 : Operand<i32>, ImmLeaf<i32, [{
564 return Imm >= 0 && Imm < 65536;
565}]> {
566 let ParserMatchClass = Imm0_65535AsmOperand;
567}
568
Jim Grosbachffa32252011-07-19 19:13:28 +0000569// imm0_65535_expr - For movt/movw - 16-bit immediate that can also reference
570// a relocatable expression.
Jason W Kim837caa92010-11-18 23:37:15 +0000571//
Jim Grosbachffa32252011-07-19 19:13:28 +0000572// FIXME: This really needs a Thumb version separate from the ARM version.
573// While the range is the same, and can thus use the same match class,
574// the encoding is different so it should have a different encoder method.
Jim Grosbach9588c102011-11-12 00:58:43 +0000575def Imm0_65535ExprAsmOperand: ImmAsmOperand { let Name = "Imm0_65535Expr"; }
Jim Grosbachffa32252011-07-19 19:13:28 +0000576def imm0_65535_expr : Operand<i32> {
Evan Cheng75972122011-01-13 07:58:56 +0000577 let EncoderMethod = "getHiLo16ImmOpValue";
Jim Grosbachffa32252011-07-19 19:13:28 +0000578 let ParserMatchClass = Imm0_65535ExprAsmOperand;
Jason W Kim837caa92010-11-18 23:37:15 +0000579}
580
Jim Grosbached838482011-07-26 16:24:27 +0000581/// imm24b - True if the 32-bit immediate is encodable in 24 bits.
Jim Grosbach9588c102011-11-12 00:58:43 +0000582def Imm24bitAsmOperand: ImmAsmOperand { let Name = "Imm24bit"; }
Jim Grosbached838482011-07-26 16:24:27 +0000583def imm24b : Operand<i32>, ImmLeaf<i32, [{
584 return Imm >= 0 && Imm <= 0xffffff;
585}]> {
586 let ParserMatchClass = Imm24bitAsmOperand;
587}
588
589
Evan Chenga9688c42010-12-11 04:11:38 +0000590/// bf_inv_mask_imm predicate - An AND mask to clear an arbitrary width bitfield
591/// e.g., 0xf000ffff
Jim Grosbach293a2ee2011-07-28 21:34:26 +0000592def BitfieldAsmOperand : AsmOperandClass {
593 let Name = "Bitfield";
594 let ParserMethod = "parseBitfield";
595}
Evan Chenga9688c42010-12-11 04:11:38 +0000596def bf_inv_mask_imm : Operand<i32>,
597 PatLeaf<(imm), [{
598 return ARM::isBitFieldInvertedMask(N->getZExtValue());
599}] > {
600 let EncoderMethod = "getBitfieldInvertedMaskOpValue";
601 let PrintMethod = "printBitfieldInvMaskImmOperand";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000602 let DecoderMethod = "DecodeBitfieldMaskOperand";
Jim Grosbach293a2ee2011-07-28 21:34:26 +0000603 let ParserMatchClass = BitfieldAsmOperand;
Evan Chenga9688c42010-12-11 04:11:38 +0000604}
605
Jim Grosbach4a5ffb32011-07-22 23:16:18 +0000606def imm1_32_XFORM: SDNodeXForm<imm, [{
607 return CurDAG->getTargetConstant((int)N->getZExtValue() - 1, MVT::i32);
608}]>;
609def Imm1_32AsmOperand: AsmOperandClass { let Name = "Imm1_32"; }
Jim Grosbachef3bf642011-08-17 21:01:11 +0000610def imm1_32 : Operand<i32>, PatLeaf<(imm), [{
611 uint64_t Imm = N->getZExtValue();
612 return Imm > 0 && Imm <= 32;
613 }],
Jim Grosbach4a5ffb32011-07-22 23:16:18 +0000614 imm1_32_XFORM> {
Jim Grosbachf4943352011-07-25 23:09:14 +0000615 let PrintMethod = "printImmPlusOneOperand";
Jim Grosbach4a5ffb32011-07-22 23:16:18 +0000616 let ParserMatchClass = Imm1_32AsmOperand;
Bruno Cardoso Lopes895c1e22011-05-31 03:33:27 +0000617}
618
Jim Grosbachf4943352011-07-25 23:09:14 +0000619def imm1_16_XFORM: SDNodeXForm<imm, [{
620 return CurDAG->getTargetConstant((int)N->getZExtValue() - 1, MVT::i32);
621}]>;
622def Imm1_16AsmOperand: AsmOperandClass { let Name = "Imm1_16"; }
623def imm1_16 : Operand<i32>, PatLeaf<(imm), [{ return Imm > 0 && Imm <= 16; }],
624 imm1_16_XFORM> {
625 let PrintMethod = "printImmPlusOneOperand";
626 let ParserMatchClass = Imm1_16AsmOperand;
627}
628
Evan Chenga8e29892007-01-19 07:51:42 +0000629// Define ARM specific addressing modes.
Jim Grosbach3e556122010-10-26 22:37:02 +0000630// addrmode_imm12 := reg +/- imm12
Jim Grosbach82891622010-09-29 19:03:54 +0000631//
Jim Grosbach7ce05792011-08-03 23:50:40 +0000632def MemImm12OffsetAsmOperand : AsmOperandClass { let Name = "MemImm12Offset"; }
Jim Grosbach3e556122010-10-26 22:37:02 +0000633def addrmode_imm12 : Operand<i32>,
634 ComplexPattern<i32, 2, "SelectAddrModeImm12", []> {
Jim Grosbachab682a22010-10-28 18:34:10 +0000635 // 12-bit immediate operand. Note that instructions using this encode
636 // #0 and #-0 differently. We flag #-0 as the magic value INT32_MIN. All other
637 // immediate values are as normal.
Jim Grosbach3e556122010-10-26 22:37:02 +0000638
Chris Lattner2ac19022010-11-15 05:19:05 +0000639 let EncoderMethod = "getAddrModeImm12OpValue";
Jim Grosbach3e556122010-10-26 22:37:02 +0000640 let PrintMethod = "printAddrModeImm12Operand";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000641 let DecoderMethod = "DecodeAddrModeImm12Operand";
Jim Grosbach7ce05792011-08-03 23:50:40 +0000642 let ParserMatchClass = MemImm12OffsetAsmOperand;
Jim Grosbach3e556122010-10-26 22:37:02 +0000643 let MIOperandInfo = (ops GPR:$base, i32imm:$offsimm);
Jim Grosbach82891622010-09-29 19:03:54 +0000644}
Jim Grosbach3e556122010-10-26 22:37:02 +0000645// ldst_so_reg := reg +/- reg shop imm
Jim Grosbach82891622010-09-29 19:03:54 +0000646//
Jim Grosbach7ce05792011-08-03 23:50:40 +0000647def MemRegOffsetAsmOperand : AsmOperandClass { let Name = "MemRegOffset"; }
Jim Grosbach3e556122010-10-26 22:37:02 +0000648def ldst_so_reg : Operand<i32>,
649 ComplexPattern<i32, 3, "SelectLdStSOReg", []> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000650 let EncoderMethod = "getLdStSORegOpValue";
Jim Grosbach3e556122010-10-26 22:37:02 +0000651 // FIXME: Simplify the printer
Jim Grosbach82891622010-09-29 19:03:54 +0000652 let PrintMethod = "printAddrMode2Operand";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000653 let DecoderMethod = "DecodeSORegMemOperand";
Jim Grosbach7ce05792011-08-03 23:50:40 +0000654 let ParserMatchClass = MemRegOffsetAsmOperand;
Owen Anderson2b7b2382011-08-11 18:55:42 +0000655 let MIOperandInfo = (ops GPR:$base, GPRnopc:$offsreg, i32imm:$shift);
Jim Grosbach82891622010-09-29 19:03:54 +0000656}
657
Jim Grosbach7ce05792011-08-03 23:50:40 +0000658// postidx_imm8 := +/- [0,255]
659//
660// 9 bit value:
661// {8} 1 is imm8 is non-negative. 0 otherwise.
662// {7-0} [0,255] imm8 value.
663def PostIdxImm8AsmOperand : AsmOperandClass { let Name = "PostIdxImm8"; }
664def postidx_imm8 : Operand<i32> {
665 let PrintMethod = "printPostIdxImm8Operand";
666 let ParserMatchClass = PostIdxImm8AsmOperand;
667 let MIOperandInfo = (ops i32imm);
668}
669
Owen Anderson154c41d2011-08-04 18:24:14 +0000670// postidx_imm8s4 := +/- [0,1020]
671//
672// 9 bit value:
673// {8} 1 is imm8 is non-negative. 0 otherwise.
674// {7-0} [0,255] imm8 value, scaled by 4.
Jim Grosbach2bd01182011-10-11 21:55:36 +0000675def PostIdxImm8s4AsmOperand : AsmOperandClass { let Name = "PostIdxImm8s4"; }
Owen Anderson154c41d2011-08-04 18:24:14 +0000676def postidx_imm8s4 : Operand<i32> {
677 let PrintMethod = "printPostIdxImm8s4Operand";
Jim Grosbach2bd01182011-10-11 21:55:36 +0000678 let ParserMatchClass = PostIdxImm8s4AsmOperand;
Owen Anderson154c41d2011-08-04 18:24:14 +0000679 let MIOperandInfo = (ops i32imm);
680}
681
682
Jim Grosbach7ce05792011-08-03 23:50:40 +0000683// postidx_reg := +/- reg
684//
685def PostIdxRegAsmOperand : AsmOperandClass {
686 let Name = "PostIdxReg";
687 let ParserMethod = "parsePostIdxReg";
688}
689def postidx_reg : Operand<i32> {
690 let EncoderMethod = "getPostIdxRegOpValue";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000691 let DecoderMethod = "DecodePostIdxReg";
Jim Grosbachca8c70b2011-08-05 15:48:21 +0000692 let PrintMethod = "printPostIdxRegOperand";
Jim Grosbach7ce05792011-08-03 23:50:40 +0000693 let ParserMatchClass = PostIdxRegAsmOperand;
694 let MIOperandInfo = (ops GPR, i32imm);
695}
696
697
Jim Grosbach3e556122010-10-26 22:37:02 +0000698// addrmode2 := reg +/- imm12
699// := reg +/- reg shop imm
Evan Chenga8e29892007-01-19 07:51:42 +0000700//
Jim Grosbach7ce05792011-08-03 23:50:40 +0000701// FIXME: addrmode2 should be refactored the rest of the way to always
702// use explicit imm vs. reg versions above (addrmode_imm12 and ldst_so_reg).
703def AddrMode2AsmOperand : AsmOperandClass { let Name = "AddrMode2"; }
Evan Chenga8e29892007-01-19 07:51:42 +0000704def addrmode2 : Operand<i32>,
705 ComplexPattern<i32, 3, "SelectAddrMode2", []> {
Jim Grosbach683fc3e2010-12-10 20:53:44 +0000706 let EncoderMethod = "getAddrMode2OpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000707 let PrintMethod = "printAddrMode2Operand";
Jim Grosbach7ce05792011-08-03 23:50:40 +0000708 let ParserMatchClass = AddrMode2AsmOperand;
Evan Chenga8e29892007-01-19 07:51:42 +0000709 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
710}
711
Jim Grosbachf4fa3d62011-08-05 21:28:30 +0000712def PostIdxRegShiftedAsmOperand : AsmOperandClass {
713 let Name = "PostIdxRegShifted";
714 let ParserMethod = "parsePostIdxReg";
715}
Owen Anderson793e7962011-07-26 20:54:26 +0000716def am2offset_reg : Operand<i32>,
717 ComplexPattern<i32, 2, "SelectAddrMode2OffsetReg",
Chris Lattner52a261b2010-09-21 20:31:19 +0000718 [], [SDNPWantRoot]> {
Jim Grosbach683fc3e2010-12-10 20:53:44 +0000719 let EncoderMethod = "getAddrMode2OffsetOpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000720 let PrintMethod = "printAddrMode2OffsetOperand";
Jim Grosbachf4fa3d62011-08-05 21:28:30 +0000721 // When using this for assembly, it's always as a post-index offset.
722 let ParserMatchClass = PostIdxRegShiftedAsmOperand;
Evan Chenga8e29892007-01-19 07:51:42 +0000723 let MIOperandInfo = (ops GPR, i32imm);
724}
725
Jim Grosbach039c2e12011-08-04 23:01:30 +0000726// FIXME: am2offset_imm should only need the immediate, not the GPR. Having
727// the GPR is purely vestigal at this point.
728def AM2OffsetImmAsmOperand : AsmOperandClass { let Name = "AM2OffsetImm"; }
Owen Anderson793e7962011-07-26 20:54:26 +0000729def am2offset_imm : Operand<i32>,
730 ComplexPattern<i32, 2, "SelectAddrMode2OffsetImm",
731 [], [SDNPWantRoot]> {
732 let EncoderMethod = "getAddrMode2OffsetOpValue";
733 let PrintMethod = "printAddrMode2OffsetOperand";
Jim Grosbach039c2e12011-08-04 23:01:30 +0000734 let ParserMatchClass = AM2OffsetImmAsmOperand;
Owen Anderson793e7962011-07-26 20:54:26 +0000735 let MIOperandInfo = (ops GPR, i32imm);
736}
737
738
Evan Chenga8e29892007-01-19 07:51:42 +0000739// addrmode3 := reg +/- reg
740// addrmode3 := reg +/- imm8
741//
Jim Grosbach2fd2b872011-08-10 20:29:19 +0000742// FIXME: split into imm vs. reg versions.
743def AddrMode3AsmOperand : AsmOperandClass { let Name = "AddrMode3"; }
Evan Chenga8e29892007-01-19 07:51:42 +0000744def addrmode3 : Operand<i32>,
745 ComplexPattern<i32, 3, "SelectAddrMode3", []> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000746 let EncoderMethod = "getAddrMode3OpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000747 let PrintMethod = "printAddrMode3Operand";
Jim Grosbach2fd2b872011-08-10 20:29:19 +0000748 let ParserMatchClass = AddrMode3AsmOperand;
Evan Chenga8e29892007-01-19 07:51:42 +0000749 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
750}
751
Jim Grosbach2fd2b872011-08-10 20:29:19 +0000752// FIXME: split into imm vs. reg versions.
753// FIXME: parser method to handle +/- register.
Jim Grosbach251bf252011-08-10 21:56:18 +0000754def AM3OffsetAsmOperand : AsmOperandClass {
755 let Name = "AM3Offset";
756 let ParserMethod = "parseAM3Offset";
757}
Evan Chenga8e29892007-01-19 07:51:42 +0000758def am3offset : Operand<i32>,
Chris Lattner52a261b2010-09-21 20:31:19 +0000759 ComplexPattern<i32, 2, "SelectAddrMode3Offset",
760 [], [SDNPWantRoot]> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000761 let EncoderMethod = "getAddrMode3OffsetOpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000762 let PrintMethod = "printAddrMode3OffsetOperand";
Jim Grosbach2fd2b872011-08-10 20:29:19 +0000763 let ParserMatchClass = AM3OffsetAsmOperand;
Evan Chenga8e29892007-01-19 07:51:42 +0000764 let MIOperandInfo = (ops GPR, i32imm);
765}
766
Jim Grosbache6913602010-11-03 01:01:43 +0000767// ldstm_mode := {ia, ib, da, db}
Evan Chenga8e29892007-01-19 07:51:42 +0000768//
Jim Grosbache6913602010-11-03 01:01:43 +0000769def ldstm_mode : OptionalDefOperand<OtherVT, (ops i32), (ops (i32 1))> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000770 let EncoderMethod = "getLdStmModeOpValue";
Jim Grosbache6913602010-11-03 01:01:43 +0000771 let PrintMethod = "printLdStmModeOperand";
Evan Chenga8e29892007-01-19 07:51:42 +0000772}
773
774// addrmode5 := reg +/- imm8*4
775//
Jim Grosbach7ce05792011-08-03 23:50:40 +0000776def AddrMode5AsmOperand : AsmOperandClass { let Name = "AddrMode5"; }
Evan Chenga8e29892007-01-19 07:51:42 +0000777def addrmode5 : Operand<i32>,
778 ComplexPattern<i32, 2, "SelectAddrMode5", []> {
779 let PrintMethod = "printAddrMode5Operand";
Chris Lattner2ac19022010-11-15 05:19:05 +0000780 let EncoderMethod = "getAddrMode5OpValue";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000781 let DecoderMethod = "DecodeAddrMode5Operand";
Jim Grosbach7ce05792011-08-03 23:50:40 +0000782 let ParserMatchClass = AddrMode5AsmOperand;
783 let MIOperandInfo = (ops GPR:$base, i32imm);
Evan Chenga8e29892007-01-19 07:51:42 +0000784}
785
Bob Wilsond3a07652011-02-07 17:43:09 +0000786// addrmode6 := reg with optional alignment
Bob Wilson8b024a52009-07-01 23:16:05 +0000787//
Jim Grosbach57dcb852011-10-11 17:29:55 +0000788def AddrMode6AsmOperand : AsmOperandClass { let Name = "AlignedMemory"; }
Bob Wilson8b024a52009-07-01 23:16:05 +0000789def addrmode6 : Operand<i32>,
Bob Wilson665814b2010-11-01 23:40:51 +0000790 ComplexPattern<i32, 2, "SelectAddrMode6", [], [SDNPWantParent]>{
Bob Wilson8b024a52009-07-01 23:16:05 +0000791 let PrintMethod = "printAddrMode6Operand";
Jim Grosbach38fbe322011-10-10 22:55:05 +0000792 let MIOperandInfo = (ops GPR:$addr, i32imm:$align);
Chris Lattner2ac19022010-11-15 05:19:05 +0000793 let EncoderMethod = "getAddrMode6AddressOpValue";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000794 let DecoderMethod = "DecodeAddrMode6Operand";
Jim Grosbach57dcb852011-10-11 17:29:55 +0000795 let ParserMatchClass = AddrMode6AsmOperand;
Bob Wilson226036e2010-03-20 22:13:40 +0000796}
797
Bob Wilsonda525062011-02-25 06:42:42 +0000798def am6offset : Operand<i32>,
799 ComplexPattern<i32, 1, "SelectAddrMode6Offset",
800 [], [SDNPWantRoot]> {
Bob Wilson226036e2010-03-20 22:13:40 +0000801 let PrintMethod = "printAddrMode6OffsetOperand";
802 let MIOperandInfo = (ops GPR);
Chris Lattner2ac19022010-11-15 05:19:05 +0000803 let EncoderMethod = "getAddrMode6OffsetOpValue";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000804 let DecoderMethod = "DecodeGPRRegisterClass";
Bob Wilson8b024a52009-07-01 23:16:05 +0000805}
806
Mon P Wang183c6272011-05-09 17:47:27 +0000807// Special version of addrmode6 to handle alignment encoding for VST1/VLD1
808// (single element from one lane) for size 32.
809def addrmode6oneL32 : Operand<i32>,
810 ComplexPattern<i32, 2, "SelectAddrMode6", [], [SDNPWantParent]>{
811 let PrintMethod = "printAddrMode6Operand";
812 let MIOperandInfo = (ops GPR:$addr, i32imm);
813 let EncoderMethod = "getAddrMode6OneLane32AddressOpValue";
814}
815
Bob Wilson8e0c7b52010-11-30 00:00:42 +0000816// Special version of addrmode6 to handle alignment encoding for VLD-dup
817// instructions, specifically VLD4-dup.
818def addrmode6dup : Operand<i32>,
819 ComplexPattern<i32, 2, "SelectAddrMode6", [], [SDNPWantParent]>{
820 let PrintMethod = "printAddrMode6Operand";
821 let MIOperandInfo = (ops GPR:$addr, i32imm);
822 let EncoderMethod = "getAddrMode6DupAddressOpValue";
Jim Grosbach98b05a52011-11-30 01:09:44 +0000823 // FIXME: This is close, but not quite right. The alignment specifier is
824 // different.
825 let ParserMatchClass = AddrMode6AsmOperand;
Bob Wilson8e0c7b52010-11-30 00:00:42 +0000826}
827
Evan Chenga8e29892007-01-19 07:51:42 +0000828// addrmodepc := pc + reg
829//
830def addrmodepc : Operand<i32>,
831 ComplexPattern<i32, 2, "SelectAddrModePC", []> {
832 let PrintMethod = "printAddrModePCOperand";
833 let MIOperandInfo = (ops GPR, i32imm);
834}
835
Jim Grosbache39389a2011-08-02 18:07:32 +0000836// addr_offset_none := reg
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +0000837//
Jim Grosbach7ce05792011-08-03 23:50:40 +0000838def MemNoOffsetAsmOperand : AsmOperandClass { let Name = "MemNoOffset"; }
Jim Grosbach19dec202011-08-05 20:35:44 +0000839def addr_offset_none : Operand<i32>,
840 ComplexPattern<i32, 1, "SelectAddrOffsetNone", []> {
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +0000841 let PrintMethod = "printAddrMode7Operand";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000842 let DecoderMethod = "DecodeAddrMode7Operand";
Jim Grosbach7ce05792011-08-03 23:50:40 +0000843 let ParserMatchClass = MemNoOffsetAsmOperand;
844 let MIOperandInfo = (ops GPR:$base);
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +0000845}
846
Bob Wilson4f38b382009-08-21 21:58:55 +0000847def nohash_imm : Operand<i32> {
848 let PrintMethod = "printNoHashImmediate";
Anton Korobeynikov8e9ece72009-08-08 23:10:41 +0000849}
850
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000851def CoprocNumAsmOperand : AsmOperandClass {
852 let Name = "CoprocNum";
Jim Grosbach43904292011-07-25 20:14:50 +0000853 let ParserMethod = "parseCoprocNumOperand";
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000854}
Owen Andersone4e5e2a2011-01-13 21:46:02 +0000855def p_imm : Operand<i32> {
856 let PrintMethod = "printPImmediate";
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000857 let ParserMatchClass = CoprocNumAsmOperand;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000858 let DecoderMethod = "DecodeCoprocessor";
Owen Andersone4e5e2a2011-01-13 21:46:02 +0000859}
860
Jim Grosbach1610a702011-07-25 20:06:30 +0000861def CoprocRegAsmOperand : AsmOperandClass {
862 let Name = "CoprocReg";
Jim Grosbach43904292011-07-25 20:14:50 +0000863 let ParserMethod = "parseCoprocRegOperand";
Jim Grosbach1610a702011-07-25 20:06:30 +0000864}
Owen Andersone4e5e2a2011-01-13 21:46:02 +0000865def c_imm : Operand<i32> {
866 let PrintMethod = "printCImmediate";
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000867 let ParserMatchClass = CoprocRegAsmOperand;
Owen Andersone4e5e2a2011-01-13 21:46:02 +0000868}
Jim Grosbach9b8f2a02011-10-12 17:34:41 +0000869def CoprocOptionAsmOperand : AsmOperandClass {
870 let Name = "CoprocOption";
871 let ParserMethod = "parseCoprocOptionOperand";
872}
873def coproc_option_imm : Operand<i32> {
874 let PrintMethod = "printCoprocOptionImm";
875 let ParserMatchClass = CoprocOptionAsmOperand;
876}
Owen Andersone4e5e2a2011-01-13 21:46:02 +0000877
Evan Chenga8e29892007-01-19 07:51:42 +0000878//===----------------------------------------------------------------------===//
Evan Cheng0ff94f72007-08-07 01:37:15 +0000879
Evan Cheng37f25d92008-08-28 23:39:26 +0000880include "ARMInstrFormats.td"
Evan Cheng0ff94f72007-08-07 01:37:15 +0000881
882//===----------------------------------------------------------------------===//
Evan Cheng37f25d92008-08-28 23:39:26 +0000883// Multiclass helpers...
Evan Chenga8e29892007-01-19 07:51:42 +0000884//
885
Evan Cheng3924f782008-08-29 07:36:24 +0000886/// AsI1_bin_irs - Defines a set of (op r, {so_imm|r|so_reg}) patterns for a
Evan Chenga8e29892007-01-19 07:51:42 +0000887/// binop that produces a value.
Evan Cheng7e1bf302010-09-29 00:27:46 +0000888multiclass AsI1_bin_irs<bits<4> opcod, string opc,
889 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
Jim Grosbach0ff92202011-06-27 19:09:15 +0000890 PatFrag opnode, string baseOpc, bit Commutable = 0> {
Jim Grosbach663e3392010-08-30 19:49:58 +0000891 // The register-immediate version is re-materializable. This is useful
892 // in particular for taking the address of a local.
893 let isReMaterializable = 1 in {
Jim Grosbach0de6ab32010-10-12 17:11:26 +0000894 def ri : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
895 iii, opc, "\t$Rd, $Rn, $imm",
896 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]> {
897 bits<4> Rd;
898 bits<4> Rn;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +0000899 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000900 let Inst{25} = 1;
Jim Grosbach0de6ab32010-10-12 17:11:26 +0000901 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +0000902 let Inst{15-12} = Rd;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +0000903 let Inst{11-0} = imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000904 }
Jim Grosbach663e3392010-08-30 19:49:58 +0000905 }
Jim Grosbach62547262010-10-11 18:51:51 +0000906 def rr : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm,
907 iir, opc, "\t$Rd, $Rn, $Rm",
908 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]> {
Jim Grosbach56ac9072010-10-08 21:45:55 +0000909 bits<4> Rd;
910 bits<4> Rn;
911 bits<4> Rm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000912 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000913 let isCommutable = Commutable;
Jim Grosbach56ac9072010-10-08 21:45:55 +0000914 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +0000915 let Inst{15-12} = Rd;
916 let Inst{11-4} = 0b00000000;
917 let Inst{3-0} = Rm;
Evan Cheng8de898a2009-06-26 00:19:44 +0000918 }
Owen Anderson92a20222011-07-21 18:54:16 +0000919
920 def rsi : AsI1<opcod, (outs GPR:$Rd),
Owen Anderson152d4a42011-07-21 23:38:37 +0000921 (ins GPR:$Rn, so_reg_imm:$shift), DPSoRegImmFrm,
Jim Grosbachef324d72010-10-12 23:53:58 +0000922 iis, opc, "\t$Rd, $Rn, $shift",
Owen Anderson92a20222011-07-21 18:54:16 +0000923 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg_imm:$shift))]> {
Jim Grosbach42fac8e2010-10-11 23:16:21 +0000924 bits<4> Rd;
925 bits<4> Rn;
Jim Grosbachef324d72010-10-12 23:53:58 +0000926 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000927 let Inst{25} = 0;
Jim Grosbach42fac8e2010-10-11 23:16:21 +0000928 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +0000929 let Inst{15-12} = Rd;
Owen Anderson92a20222011-07-21 18:54:16 +0000930 let Inst{11-5} = shift{11-5};
931 let Inst{4} = 0;
932 let Inst{3-0} = shift{3-0};
933 }
934
935 def rsr : AsI1<opcod, (outs GPR:$Rd),
Owen Anderson152d4a42011-07-21 23:38:37 +0000936 (ins GPR:$Rn, so_reg_reg:$shift), DPSoRegRegFrm,
Owen Anderson92a20222011-07-21 18:54:16 +0000937 iis, opc, "\t$Rd, $Rn, $shift",
938 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg_reg:$shift))]> {
939 bits<4> Rd;
940 bits<4> Rn;
941 bits<12> shift;
942 let Inst{25} = 0;
943 let Inst{19-16} = Rn;
944 let Inst{15-12} = Rd;
945 let Inst{11-8} = shift{11-8};
946 let Inst{7} = 0;
947 let Inst{6-5} = shift{6-5};
948 let Inst{4} = 1;
949 let Inst{3-0} = shift{3-0};
Evan Chengbc8a9452009-07-07 23:40:25 +0000950 }
Jim Grosbach0ff92202011-06-27 19:09:15 +0000951
952 // Assembly aliases for optional destination operand when it's the same
953 // as the source operand.
954 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $imm"),
955 (!cast<Instruction>(!strconcat(baseOpc, "ri")) GPR:$Rdn, GPR:$Rdn,
956 so_imm:$imm, pred:$p,
957 cc_out:$s)>,
958 Requires<[IsARM]>;
959 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $Rm"),
960 (!cast<Instruction>(!strconcat(baseOpc, "rr")) GPR:$Rdn, GPR:$Rdn,
961 GPR:$Rm, pred:$p,
962 cc_out:$s)>,
963 Requires<[IsARM]>;
964 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $shift"),
Owen Anderson92a20222011-07-21 18:54:16 +0000965 (!cast<Instruction>(!strconcat(baseOpc, "rsi")) GPR:$Rdn, GPR:$Rdn,
966 so_reg_imm:$shift, pred:$p,
Jim Grosbach0ff92202011-06-27 19:09:15 +0000967 cc_out:$s)>,
968 Requires<[IsARM]>;
Owen Anderson92a20222011-07-21 18:54:16 +0000969 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $shift"),
970 (!cast<Instruction>(!strconcat(baseOpc, "rsr")) GPR:$Rdn, GPR:$Rdn,
971 so_reg_reg:$shift, pred:$p,
972 cc_out:$s)>,
973 Requires<[IsARM]>;
974
Evan Chenga8e29892007-01-19 07:51:42 +0000975}
976
Evan Cheng342e3162011-08-30 01:34:54 +0000977/// AsI1_rbin_irs - Same as AsI1_bin_irs except the order of operands are
978/// reversed. The 'rr' form is only defined for the disassembler; for codegen
979/// it is equivalent to the AsI1_bin_irs counterpart.
980multiclass AsI1_rbin_irs<bits<4> opcod, string opc,
981 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
982 PatFrag opnode, string baseOpc, bit Commutable = 0> {
983 // The register-immediate version is re-materializable. This is useful
984 // in particular for taking the address of a local.
985 let isReMaterializable = 1 in {
986 def ri : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
987 iii, opc, "\t$Rd, $Rn, $imm",
988 [(set GPR:$Rd, (opnode so_imm:$imm, GPR:$Rn))]> {
989 bits<4> Rd;
990 bits<4> Rn;
991 bits<12> imm;
992 let Inst{25} = 1;
993 let Inst{19-16} = Rn;
994 let Inst{15-12} = Rd;
995 let Inst{11-0} = imm;
996 }
997 }
998 def rr : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm,
999 iir, opc, "\t$Rd, $Rn, $Rm",
1000 [/* pattern left blank */]> {
1001 bits<4> Rd;
1002 bits<4> Rn;
1003 bits<4> Rm;
1004 let Inst{11-4} = 0b00000000;
1005 let Inst{25} = 0;
1006 let Inst{3-0} = Rm;
1007 let Inst{15-12} = Rd;
1008 let Inst{19-16} = Rn;
1009 }
1010
1011 def rsi : AsI1<opcod, (outs GPR:$Rd),
1012 (ins GPR:$Rn, so_reg_imm:$shift), DPSoRegImmFrm,
1013 iis, opc, "\t$Rd, $Rn, $shift",
1014 [(set GPR:$Rd, (opnode so_reg_imm:$shift, GPR:$Rn))]> {
1015 bits<4> Rd;
1016 bits<4> Rn;
1017 bits<12> shift;
1018 let Inst{25} = 0;
1019 let Inst{19-16} = Rn;
1020 let Inst{15-12} = Rd;
1021 let Inst{11-5} = shift{11-5};
1022 let Inst{4} = 0;
1023 let Inst{3-0} = shift{3-0};
1024 }
1025
1026 def rsr : AsI1<opcod, (outs GPR:$Rd),
1027 (ins GPR:$Rn, so_reg_reg:$shift), DPSoRegRegFrm,
1028 iis, opc, "\t$Rd, $Rn, $shift",
1029 [(set GPR:$Rd, (opnode so_reg_reg:$shift, GPR:$Rn))]> {
1030 bits<4> Rd;
1031 bits<4> Rn;
1032 bits<12> shift;
1033 let Inst{25} = 0;
1034 let Inst{19-16} = Rn;
1035 let Inst{15-12} = Rd;
1036 let Inst{11-8} = shift{11-8};
1037 let Inst{7} = 0;
1038 let Inst{6-5} = shift{6-5};
1039 let Inst{4} = 1;
1040 let Inst{3-0} = shift{3-0};
1041 }
1042
1043 // Assembly aliases for optional destination operand when it's the same
1044 // as the source operand.
1045 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $imm"),
1046 (!cast<Instruction>(!strconcat(baseOpc, "ri")) GPR:$Rdn, GPR:$Rdn,
1047 so_imm:$imm, pred:$p,
1048 cc_out:$s)>,
1049 Requires<[IsARM]>;
1050 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $Rm"),
1051 (!cast<Instruction>(!strconcat(baseOpc, "rr")) GPR:$Rdn, GPR:$Rdn,
1052 GPR:$Rm, pred:$p,
1053 cc_out:$s)>,
1054 Requires<[IsARM]>;
1055 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $shift"),
1056 (!cast<Instruction>(!strconcat(baseOpc, "rsi")) GPR:$Rdn, GPR:$Rdn,
1057 so_reg_imm:$shift, pred:$p,
1058 cc_out:$s)>,
1059 Requires<[IsARM]>;
1060 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $shift"),
1061 (!cast<Instruction>(!strconcat(baseOpc, "rsr")) GPR:$Rdn, GPR:$Rdn,
1062 so_reg_reg:$shift, pred:$p,
1063 cc_out:$s)>,
1064 Requires<[IsARM]>;
1065
1066}
1067
Evan Cheng4a517082011-09-06 18:52:20 +00001068/// AsI1_bin_s_irs - Same as AsI1_bin_irs except it sets the 's' bit by default.
Andrew Trick3be654f2011-09-21 02:20:46 +00001069///
1070/// These opcodes will be converted to the real non-S opcodes by
Andrew Trick90b7b122011-10-18 19:18:52 +00001071/// AdjustInstrPostInstrSelection after giving them an optional CPSR operand.
1072let hasPostISelHook = 1, Defs = [CPSR] in {
1073multiclass AsI1_bin_s_irs<InstrItinClass iii, InstrItinClass iir,
1074 InstrItinClass iis, PatFrag opnode,
1075 bit Commutable = 0> {
1076 def ri : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm, pred:$p),
1077 4, iii,
1078 [(set GPR:$Rd, CPSR, (opnode GPR:$Rn, so_imm:$imm))]>;
Owen Anderson92a20222011-07-21 18:54:16 +00001079
Andrew Trick90b7b122011-10-18 19:18:52 +00001080 def rr : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, pred:$p),
1081 4, iir,
1082 [(set GPR:$Rd, CPSR, (opnode GPR:$Rn, GPR:$Rm))]> {
1083 let isCommutable = Commutable;
1084 }
1085 def rsi : ARMPseudoInst<(outs GPR:$Rd),
1086 (ins GPR:$Rn, so_reg_imm:$shift, pred:$p),
1087 4, iis,
1088 [(set GPR:$Rd, CPSR, (opnode GPR:$Rn,
1089 so_reg_imm:$shift))]>;
1090
1091 def rsr : ARMPseudoInst<(outs GPR:$Rd),
1092 (ins GPR:$Rn, so_reg_reg:$shift, pred:$p),
1093 4, iis,
1094 [(set GPR:$Rd, CPSR, (opnode GPR:$Rn,
1095 so_reg_reg:$shift))]>;
1096}
1097}
1098
1099/// AsI1_rbin_s_is - Same as AsI1_bin_s_irs, except selection DAG
1100/// operands are reversed.
1101let hasPostISelHook = 1, Defs = [CPSR] in {
1102multiclass AsI1_rbin_s_is<InstrItinClass iii, InstrItinClass iir,
1103 InstrItinClass iis, PatFrag opnode,
1104 bit Commutable = 0> {
1105 def ri : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm, pred:$p),
1106 4, iii,
1107 [(set GPR:$Rd, CPSR, (opnode so_imm:$imm, GPR:$Rn))]>;
1108
1109 def rsi : ARMPseudoInst<(outs GPR:$Rd),
1110 (ins GPR:$Rn, so_reg_imm:$shift, pred:$p),
1111 4, iis,
1112 [(set GPR:$Rd, CPSR, (opnode so_reg_imm:$shift,
1113 GPR:$Rn))]>;
1114
1115 def rsr : ARMPseudoInst<(outs GPR:$Rd),
1116 (ins GPR:$Rn, so_reg_reg:$shift, pred:$p),
1117 4, iis,
1118 [(set GPR:$Rd, CPSR, (opnode so_reg_reg:$shift,
1119 GPR:$Rn))]>;
Evan Cheng071a2792007-09-11 19:55:27 +00001120}
Evan Chengc85e8322007-07-05 07:13:32 +00001121}
1122
1123/// AI1_cmp_irs - Defines a set of (op r, {so_imm|r|so_reg}) cmp / test
Evan Cheng13ab0202007-07-10 18:08:01 +00001124/// patterns. Similar to AsI1_bin_irs except the instruction does not produce
Evan Chengc85e8322007-07-05 07:13:32 +00001125/// a explicit result, only implicitly set CPSR.
Bill Wendling0cce3dd2010-08-11 00:22:27 +00001126let isCompare = 1, Defs = [CPSR] in {
Evan Cheng5d42c562010-09-29 00:49:25 +00001127multiclass AI1_cmp_irs<bits<4> opcod, string opc,
1128 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
1129 PatFrag opnode, bit Commutable = 0> {
Jim Grosbach89c898f2010-10-13 00:50:27 +00001130 def ri : AI1<opcod, (outs), (ins GPR:$Rn, so_imm:$imm), DPFrm, iii,
1131 opc, "\t$Rn, $imm",
1132 [(opnode GPR:$Rn, so_imm:$imm)]> {
Jim Grosbach89c898f2010-10-13 00:50:27 +00001133 bits<4> Rn;
1134 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +00001135 let Inst{25} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +00001136 let Inst{20} = 1;
Jim Grosbach89c898f2010-10-13 00:50:27 +00001137 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +00001138 let Inst{15-12} = 0b0000;
Jim Grosbach89c898f2010-10-13 00:50:27 +00001139 let Inst{11-0} = imm;
Jim Grosbach89c898f2010-10-13 00:50:27 +00001140 }
1141 def rr : AI1<opcod, (outs), (ins GPR:$Rn, GPR:$Rm), DPFrm, iir,
1142 opc, "\t$Rn, $Rm",
1143 [(opnode GPR:$Rn, GPR:$Rm)]> {
Jim Grosbach89c898f2010-10-13 00:50:27 +00001144 bits<4> Rn;
1145 bits<4> Rm;
Evan Cheng8de898a2009-06-26 00:19:44 +00001146 let isCommutable = Commutable;
Jim Grosbach28b10822010-11-02 17:59:04 +00001147 let Inst{25} = 0;
Bob Wilson5361cd22009-10-13 17:35:30 +00001148 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +00001149 let Inst{19-16} = Rn;
1150 let Inst{15-12} = 0b0000;
1151 let Inst{11-4} = 0b00000000;
1152 let Inst{3-0} = Rm;
Jim Grosbach89c898f2010-10-13 00:50:27 +00001153 }
Owen Anderson92a20222011-07-21 18:54:16 +00001154 def rsi : AI1<opcod, (outs),
Owen Anderson152d4a42011-07-21 23:38:37 +00001155 (ins GPR:$Rn, so_reg_imm:$shift), DPSoRegImmFrm, iis,
Jim Grosbach89c898f2010-10-13 00:50:27 +00001156 opc, "\t$Rn, $shift",
Owen Anderson92a20222011-07-21 18:54:16 +00001157 [(opnode GPR:$Rn, so_reg_imm:$shift)]> {
Jim Grosbach89c898f2010-10-13 00:50:27 +00001158 bits<4> Rn;
1159 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +00001160 let Inst{25} = 0;
Jim Grosbach89c898f2010-10-13 00:50:27 +00001161 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +00001162 let Inst{19-16} = Rn;
1163 let Inst{15-12} = 0b0000;
Owen Anderson92a20222011-07-21 18:54:16 +00001164 let Inst{11-5} = shift{11-5};
1165 let Inst{4} = 0;
1166 let Inst{3-0} = shift{3-0};
Evan Chengbc8a9452009-07-07 23:40:25 +00001167 }
Owen Anderson92a20222011-07-21 18:54:16 +00001168 def rsr : AI1<opcod, (outs),
Owen Anderson152d4a42011-07-21 23:38:37 +00001169 (ins GPR:$Rn, so_reg_reg:$shift), DPSoRegRegFrm, iis,
Owen Anderson92a20222011-07-21 18:54:16 +00001170 opc, "\t$Rn, $shift",
1171 [(opnode GPR:$Rn, so_reg_reg:$shift)]> {
1172 bits<4> Rn;
1173 bits<12> shift;
1174 let Inst{25} = 0;
1175 let Inst{20} = 1;
1176 let Inst{19-16} = Rn;
1177 let Inst{15-12} = 0b0000;
1178 let Inst{11-8} = shift{11-8};
1179 let Inst{7} = 0;
1180 let Inst{6-5} = shift{6-5};
1181 let Inst{4} = 1;
1182 let Inst{3-0} = shift{3-0};
1183 }
1184
Evan Cheng071a2792007-09-11 19:55:27 +00001185}
Evan Chenga8e29892007-01-19 07:51:42 +00001186}
1187
Evan Cheng576a3962010-09-25 00:49:35 +00001188/// AI_ext_rrot - A unary operation with two forms: one whose operand is a
Evan Chenga8e29892007-01-19 07:51:42 +00001189/// register and one whose operand is a register rotated by 8/16/24.
Evan Cheng97f48c32008-11-06 22:15:19 +00001190/// FIXME: Remove the 'r' variant. Its rot_imm is zero.
Jim Grosbachc5a8c862011-07-27 16:47:19 +00001191class AI_ext_rrot<bits<8> opcod, string opc, PatFrag opnode>
Owen Anderson33e57512011-08-10 00:03:03 +00001192 : AExtI<opcod, (outs GPRnopc:$Rd), (ins GPRnopc:$Rm, rot_imm:$rot),
Jim Grosbachc5a8c862011-07-27 16:47:19 +00001193 IIC_iEXTr, opc, "\t$Rd, $Rm$rot",
Owen Anderson33e57512011-08-10 00:03:03 +00001194 [(set GPRnopc:$Rd, (opnode (rotr GPRnopc:$Rm, rot_imm:$rot)))]>,
Jim Grosbachc5a8c862011-07-27 16:47:19 +00001195 Requires<[IsARM, HasV6]> {
1196 bits<4> Rd;
1197 bits<4> Rm;
1198 bits<2> rot;
1199 let Inst{19-16} = 0b1111;
1200 let Inst{15-12} = Rd;
1201 let Inst{11-10} = rot;
1202 let Inst{3-0} = Rm;
Evan Chenga8e29892007-01-19 07:51:42 +00001203}
1204
Jim Grosbachc5a8c862011-07-27 16:47:19 +00001205class AI_ext_rrot_np<bits<8> opcod, string opc>
Owen Anderson33e57512011-08-10 00:03:03 +00001206 : AExtI<opcod, (outs GPRnopc:$Rd), (ins GPRnopc:$Rm, rot_imm:$rot),
Jim Grosbachc5a8c862011-07-27 16:47:19 +00001207 IIC_iEXTr, opc, "\t$Rd, $Rm$rot", []>,
1208 Requires<[IsARM, HasV6]> {
1209 bits<2> rot;
1210 let Inst{19-16} = 0b1111;
1211 let Inst{11-10} = rot;
Johnny Chen2ec5e492010-02-22 21:50:40 +00001212}
1213
Evan Cheng576a3962010-09-25 00:49:35 +00001214/// AI_exta_rrot - A binary operation with two forms: one whose operand is a
Evan Chenga8e29892007-01-19 07:51:42 +00001215/// register and one whose operand is a register rotated by 8/16/24.
Jim Grosbach70327412011-07-27 17:48:13 +00001216class AI_exta_rrot<bits<8> opcod, string opc, PatFrag opnode>
Owen Anderson33e57512011-08-10 00:03:03 +00001217 : AExtI<opcod, (outs GPRnopc:$Rd), (ins GPR:$Rn, GPRnopc:$Rm, rot_imm:$rot),
Jim Grosbach70327412011-07-27 17:48:13 +00001218 IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm$rot",
Owen Anderson33e57512011-08-10 00:03:03 +00001219 [(set GPRnopc:$Rd, (opnode GPR:$Rn,
1220 (rotr GPRnopc:$Rm, rot_imm:$rot)))]>,
Jim Grosbach70327412011-07-27 17:48:13 +00001221 Requires<[IsARM, HasV6]> {
1222 bits<4> Rd;
1223 bits<4> Rm;
1224 bits<4> Rn;
1225 bits<2> rot;
1226 let Inst{19-16} = Rn;
1227 let Inst{15-12} = Rd;
1228 let Inst{11-10} = rot;
1229 let Inst{9-4} = 0b000111;
1230 let Inst{3-0} = Rm;
Evan Chenga8e29892007-01-19 07:51:42 +00001231}
1232
Jim Grosbach70327412011-07-27 17:48:13 +00001233class AI_exta_rrot_np<bits<8> opcod, string opc>
Owen Anderson33e57512011-08-10 00:03:03 +00001234 : AExtI<opcod, (outs GPRnopc:$Rd), (ins GPR:$Rn, GPRnopc:$Rm, rot_imm:$rot),
Jim Grosbach70327412011-07-27 17:48:13 +00001235 IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm$rot", []>,
1236 Requires<[IsARM, HasV6]> {
1237 bits<4> Rn;
1238 bits<2> rot;
1239 let Inst{19-16} = Rn;
1240 let Inst{11-10} = rot;
Johnny Chen2ec5e492010-02-22 21:50:40 +00001241}
1242
Evan Cheng62674222009-06-25 23:34:10 +00001243/// AI1_adde_sube_irs - Define instructions and patterns for adde and sube.
Evan Cheng8de898a2009-06-26 00:19:44 +00001244multiclass AI1_adde_sube_irs<bits<4> opcod, string opc, PatFrag opnode,
Jim Grosbach37ee4642011-07-13 17:57:17 +00001245 string baseOpc, bit Commutable = 0> {
Andrew Trick83a80312011-09-20 18:22:31 +00001246 let hasPostISelHook = 1, Defs = [CPSR], Uses = [CPSR] in {
Jim Grosbach24989ec2010-10-13 18:00:52 +00001247 def ri : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
1248 DPFrm, IIC_iALUi, opc, "\t$Rd, $Rn, $imm",
Evan Cheng342e3162011-08-30 01:34:54 +00001249 [(set GPR:$Rd, CPSR, (opnode GPR:$Rn, so_imm:$imm, CPSR))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00001250 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +00001251 bits<4> Rd;
1252 bits<4> Rn;
1253 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +00001254 let Inst{25} = 1;
Jim Grosbach24989ec2010-10-13 18:00:52 +00001255 let Inst{15-12} = Rd;
1256 let Inst{19-16} = Rn;
1257 let Inst{11-0} = imm;
Evan Chengbc8a9452009-07-07 23:40:25 +00001258 }
Jim Grosbach24989ec2010-10-13 18:00:52 +00001259 def rr : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
1260 DPFrm, IIC_iALUr, opc, "\t$Rd, $Rn, $Rm",
Evan Cheng342e3162011-08-30 01:34:54 +00001261 [(set GPR:$Rd, CPSR, (opnode GPR:$Rn, GPR:$Rm, CPSR))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00001262 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +00001263 bits<4> Rd;
1264 bits<4> Rn;
1265 bits<4> Rm;
Johnny Chen04301522009-11-07 00:54:36 +00001266 let Inst{11-4} = 0b00000000;
Evan Chengbc8a9452009-07-07 23:40:25 +00001267 let Inst{25} = 0;
Jim Grosbach24989ec2010-10-13 18:00:52 +00001268 let isCommutable = Commutable;
1269 let Inst{3-0} = Rm;
1270 let Inst{15-12} = Rd;
1271 let Inst{19-16} = Rn;
Evan Cheng8de898a2009-06-26 00:19:44 +00001272 }
Owen Anderson92a20222011-07-21 18:54:16 +00001273 def rsi : AsI1<opcod, (outs GPR:$Rd),
1274 (ins GPR:$Rn, so_reg_imm:$shift),
Owen Anderson152d4a42011-07-21 23:38:37 +00001275 DPSoRegImmFrm, IIC_iALUsr, opc, "\t$Rd, $Rn, $shift",
Evan Cheng342e3162011-08-30 01:34:54 +00001276 [(set GPR:$Rd, CPSR, (opnode GPR:$Rn, so_reg_imm:$shift, CPSR))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00001277 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +00001278 bits<4> Rd;
1279 bits<4> Rn;
1280 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +00001281 let Inst{25} = 0;
Jim Grosbach24989ec2010-10-13 18:00:52 +00001282 let Inst{19-16} = Rn;
Owen Anderson92a20222011-07-21 18:54:16 +00001283 let Inst{15-12} = Rd;
1284 let Inst{11-5} = shift{11-5};
1285 let Inst{4} = 0;
1286 let Inst{3-0} = shift{3-0};
1287 }
1288 def rsr : AsI1<opcod, (outs GPR:$Rd),
1289 (ins GPR:$Rn, so_reg_reg:$shift),
Owen Anderson152d4a42011-07-21 23:38:37 +00001290 DPSoRegRegFrm, IIC_iALUsr, opc, "\t$Rd, $Rn, $shift",
Evan Cheng342e3162011-08-30 01:34:54 +00001291 [(set GPR:$Rd, CPSR, (opnode GPR:$Rn, so_reg_reg:$shift, CPSR))]>,
Owen Anderson92a20222011-07-21 18:54:16 +00001292 Requires<[IsARM]> {
1293 bits<4> Rd;
1294 bits<4> Rn;
1295 bits<12> shift;
1296 let Inst{25} = 0;
1297 let Inst{19-16} = Rn;
1298 let Inst{15-12} = Rd;
1299 let Inst{11-8} = shift{11-8};
1300 let Inst{7} = 0;
1301 let Inst{6-5} = shift{6-5};
1302 let Inst{4} = 1;
1303 let Inst{3-0} = shift{3-0};
Evan Chengbc8a9452009-07-07 23:40:25 +00001304 }
Jim Grosbach37ee4642011-07-13 17:57:17 +00001305 }
Evan Cheng342e3162011-08-30 01:34:54 +00001306
Jim Grosbach37ee4642011-07-13 17:57:17 +00001307 // Assembly aliases for optional destination operand when it's the same
1308 // as the source operand.
1309 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $imm"),
1310 (!cast<Instruction>(!strconcat(baseOpc, "ri")) GPR:$Rdn, GPR:$Rdn,
1311 so_imm:$imm, pred:$p,
1312 cc_out:$s)>,
1313 Requires<[IsARM]>;
1314 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $Rm"),
1315 (!cast<Instruction>(!strconcat(baseOpc, "rr")) GPR:$Rdn, GPR:$Rdn,
1316 GPR:$Rm, pred:$p,
1317 cc_out:$s)>,
1318 Requires<[IsARM]>;
1319 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $shift"),
Owen Anderson92a20222011-07-21 18:54:16 +00001320 (!cast<Instruction>(!strconcat(baseOpc, "rsi")) GPR:$Rdn, GPR:$Rdn,
1321 so_reg_imm:$shift, pred:$p,
1322 cc_out:$s)>,
1323 Requires<[IsARM]>;
1324 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $shift"),
1325 (!cast<Instruction>(!strconcat(baseOpc, "rsr")) GPR:$Rdn, GPR:$Rdn,
1326 so_reg_reg:$shift, pred:$p,
Jim Grosbach37ee4642011-07-13 17:57:17 +00001327 cc_out:$s)>,
1328 Requires<[IsARM]>;
Owen Anderson78a54692011-04-11 20:12:19 +00001329}
1330
Evan Cheng342e3162011-08-30 01:34:54 +00001331/// AI1_rsc_irs - Define instructions and patterns for rsc
1332multiclass AI1_rsc_irs<bits<4> opcod, string opc, PatFrag opnode,
1333 string baseOpc> {
Andrew Trick83a80312011-09-20 18:22:31 +00001334 let hasPostISelHook = 1, Defs = [CPSR], Uses = [CPSR] in {
Evan Cheng342e3162011-08-30 01:34:54 +00001335 def ri : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
1336 DPFrm, IIC_iALUi, opc, "\t$Rd, $Rn, $imm",
1337 [(set GPR:$Rd, CPSR, (opnode so_imm:$imm, GPR:$Rn, CPSR))]>,
1338 Requires<[IsARM]> {
1339 bits<4> Rd;
1340 bits<4> Rn;
1341 bits<12> imm;
1342 let Inst{25} = 1;
1343 let Inst{15-12} = Rd;
1344 let Inst{19-16} = Rn;
1345 let Inst{11-0} = imm;
Owen Anderson78a54692011-04-11 20:12:19 +00001346 }
Evan Cheng342e3162011-08-30 01:34:54 +00001347 def rr : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
1348 DPFrm, IIC_iALUr, opc, "\t$Rd, $Rn, $Rm",
1349 [/* pattern left blank */]> {
1350 bits<4> Rd;
1351 bits<4> Rn;
1352 bits<4> Rm;
1353 let Inst{11-4} = 0b00000000;
1354 let Inst{25} = 0;
1355 let Inst{3-0} = Rm;
1356 let Inst{15-12} = Rd;
1357 let Inst{19-16} = Rn;
1358 }
1359 def rsi : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_reg_imm:$shift),
1360 DPSoRegImmFrm, IIC_iALUsr, opc, "\t$Rd, $Rn, $shift",
1361 [(set GPR:$Rd, CPSR, (opnode so_reg_imm:$shift, GPR:$Rn, CPSR))]>,
1362 Requires<[IsARM]> {
1363 bits<4> Rd;
1364 bits<4> Rn;
1365 bits<12> shift;
1366 let Inst{25} = 0;
1367 let Inst{19-16} = Rn;
1368 let Inst{15-12} = Rd;
1369 let Inst{11-5} = shift{11-5};
1370 let Inst{4} = 0;
1371 let Inst{3-0} = shift{3-0};
1372 }
1373 def rsr : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_reg_reg:$shift),
1374 DPSoRegRegFrm, IIC_iALUsr, opc, "\t$Rd, $Rn, $shift",
1375 [(set GPR:$Rd, CPSR, (opnode so_reg_reg:$shift, GPR:$Rn, CPSR))]>,
1376 Requires<[IsARM]> {
1377 bits<4> Rd;
1378 bits<4> Rn;
1379 bits<12> shift;
1380 let Inst{25} = 0;
1381 let Inst{19-16} = Rn;
1382 let Inst{15-12} = Rd;
1383 let Inst{11-8} = shift{11-8};
1384 let Inst{7} = 0;
1385 let Inst{6-5} = shift{6-5};
1386 let Inst{4} = 1;
1387 let Inst{3-0} = shift{3-0};
1388 }
1389 }
1390
1391 // Assembly aliases for optional destination operand when it's the same
1392 // as the source operand.
1393 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $imm"),
1394 (!cast<Instruction>(!strconcat(baseOpc, "ri")) GPR:$Rdn, GPR:$Rdn,
1395 so_imm:$imm, pred:$p,
1396 cc_out:$s)>,
1397 Requires<[IsARM]>;
1398 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $Rm"),
1399 (!cast<Instruction>(!strconcat(baseOpc, "rr")) GPR:$Rdn, GPR:$Rdn,
1400 GPR:$Rm, pred:$p,
1401 cc_out:$s)>,
1402 Requires<[IsARM]>;
1403 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $shift"),
1404 (!cast<Instruction>(!strconcat(baseOpc, "rsi")) GPR:$Rdn, GPR:$Rdn,
1405 so_reg_imm:$shift, pred:$p,
1406 cc_out:$s)>,
1407 Requires<[IsARM]>;
1408 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $shift"),
1409 (!cast<Instruction>(!strconcat(baseOpc, "rsr")) GPR:$Rdn, GPR:$Rdn,
1410 so_reg_reg:$shift, pred:$p,
1411 cc_out:$s)>,
1412 Requires<[IsARM]>;
Evan Chengc85e8322007-07-05 07:13:32 +00001413}
1414
Jim Grosbach3e556122010-10-26 22:37:02 +00001415let canFoldAsLoad = 1, isReMaterializable = 1 in {
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001416multiclass AI_ldr1<bit isByte, string opc, InstrItinClass iii,
Jim Grosbach3e556122010-10-26 22:37:02 +00001417 InstrItinClass iir, PatFrag opnode> {
1418 // Note: We use the complex addrmode_imm12 rather than just an input
1419 // GPR and a constrained immediate so that we can use this to match
1420 // frame index references and avoid matching constant pool references.
Jim Grosbach9558b4c2010-11-19 21:07:51 +00001421 def i12: AI2ldst<0b010, 1, isByte, (outs GPR:$Rt), (ins addrmode_imm12:$addr),
Jim Grosbach3e556122010-10-26 22:37:02 +00001422 AddrMode_i12, LdFrm, iii, opc, "\t$Rt, $addr",
1423 [(set GPR:$Rt, (opnode addrmode_imm12:$addr))]> {
Bill Wendling92b5a2e2010-11-03 01:49:29 +00001424 bits<4> Rt;
1425 bits<17> addr;
1426 let Inst{23} = addr{12}; // U (add = ('U' == 1))
1427 let Inst{19-16} = addr{16-13}; // Rn
Jim Grosbach3e556122010-10-26 22:37:02 +00001428 let Inst{15-12} = Rt;
1429 let Inst{11-0} = addr{11-0}; // imm12
1430 }
Jim Grosbach9558b4c2010-11-19 21:07:51 +00001431 def rs : AI2ldst<0b011, 1, isByte, (outs GPR:$Rt), (ins ldst_so_reg:$shift),
Jim Grosbach3e556122010-10-26 22:37:02 +00001432 AddrModeNone, LdFrm, iir, opc, "\t$Rt, $shift",
1433 [(set GPR:$Rt, (opnode ldst_so_reg:$shift))]> {
Bill Wendling92b5a2e2010-11-03 01:49:29 +00001434 bits<4> Rt;
1435 bits<17> shift;
Johnny Chena52d7da2011-03-31 19:28:35 +00001436 let shift{4} = 0; // Inst{4} = 0
Bill Wendling92b5a2e2010-11-03 01:49:29 +00001437 let Inst{23} = shift{12}; // U (add = ('U' == 1))
1438 let Inst{19-16} = shift{16-13}; // Rn
Jim Grosbache0ee08e2010-11-09 18:43:54 +00001439 let Inst{15-12} = Rt;
Jim Grosbach3e556122010-10-26 22:37:02 +00001440 let Inst{11-0} = shift{11-0};
1441 }
1442}
1443}
1444
Owen Anderson26d2f0a2011-08-11 20:21:46 +00001445let canFoldAsLoad = 1, isReMaterializable = 1 in {
1446multiclass AI_ldr1nopc<bit isByte, string opc, InstrItinClass iii,
1447 InstrItinClass iir, PatFrag opnode> {
1448 // Note: We use the complex addrmode_imm12 rather than just an input
1449 // GPR and a constrained immediate so that we can use this to match
1450 // frame index references and avoid matching constant pool references.
1451 def i12: AI2ldst<0b010, 1, isByte, (outs GPRnopc:$Rt), (ins addrmode_imm12:$addr),
1452 AddrMode_i12, LdFrm, iii, opc, "\t$Rt, $addr",
1453 [(set GPRnopc:$Rt, (opnode addrmode_imm12:$addr))]> {
1454 bits<4> Rt;
1455 bits<17> addr;
1456 let Inst{23} = addr{12}; // U (add = ('U' == 1))
1457 let Inst{19-16} = addr{16-13}; // Rn
1458 let Inst{15-12} = Rt;
1459 let Inst{11-0} = addr{11-0}; // imm12
1460 }
1461 def rs : AI2ldst<0b011, 1, isByte, (outs GPRnopc:$Rt), (ins ldst_so_reg:$shift),
1462 AddrModeNone, LdFrm, iir, opc, "\t$Rt, $shift",
1463 [(set GPRnopc:$Rt, (opnode ldst_so_reg:$shift))]> {
1464 bits<4> Rt;
1465 bits<17> shift;
1466 let shift{4} = 0; // Inst{4} = 0
1467 let Inst{23} = shift{12}; // U (add = ('U' == 1))
1468 let Inst{19-16} = shift{16-13}; // Rn
1469 let Inst{15-12} = Rt;
1470 let Inst{11-0} = shift{11-0};
1471 }
1472}
1473}
1474
1475
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001476multiclass AI_str1<bit isByte, string opc, InstrItinClass iii,
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001477 InstrItinClass iir, PatFrag opnode> {
1478 // Note: We use the complex addrmode_imm12 rather than just an input
1479 // GPR and a constrained immediate so that we can use this to match
1480 // frame index references and avoid matching constant pool references.
Jim Grosbach9558b4c2010-11-19 21:07:51 +00001481 def i12 : AI2ldst<0b010, 0, isByte, (outs),
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001482 (ins GPR:$Rt, addrmode_imm12:$addr),
1483 AddrMode_i12, StFrm, iii, opc, "\t$Rt, $addr",
1484 [(opnode GPR:$Rt, addrmode_imm12:$addr)]> {
1485 bits<4> Rt;
1486 bits<17> addr;
1487 let Inst{23} = addr{12}; // U (add = ('U' == 1))
1488 let Inst{19-16} = addr{16-13}; // Rn
1489 let Inst{15-12} = Rt;
1490 let Inst{11-0} = addr{11-0}; // imm12
1491 }
Jim Grosbach9558b4c2010-11-19 21:07:51 +00001492 def rs : AI2ldst<0b011, 0, isByte, (outs), (ins GPR:$Rt, ldst_so_reg:$shift),
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001493 AddrModeNone, StFrm, iir, opc, "\t$Rt, $shift",
1494 [(opnode GPR:$Rt, ldst_so_reg:$shift)]> {
1495 bits<4> Rt;
1496 bits<17> shift;
Johnny Chena52d7da2011-03-31 19:28:35 +00001497 let shift{4} = 0; // Inst{4} = 0
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001498 let Inst{23} = shift{12}; // U (add = ('U' == 1))
1499 let Inst{19-16} = shift{16-13}; // Rn
Jim Grosbache0ee08e2010-11-09 18:43:54 +00001500 let Inst{15-12} = Rt;
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001501 let Inst{11-0} = shift{11-0};
1502 }
1503}
Owen Anderson26d2f0a2011-08-11 20:21:46 +00001504
1505multiclass AI_str1nopc<bit isByte, string opc, InstrItinClass iii,
1506 InstrItinClass iir, PatFrag opnode> {
1507 // Note: We use the complex addrmode_imm12 rather than just an input
1508 // GPR and a constrained immediate so that we can use this to match
1509 // frame index references and avoid matching constant pool references.
1510 def i12 : AI2ldst<0b010, 0, isByte, (outs),
1511 (ins GPRnopc:$Rt, addrmode_imm12:$addr),
1512 AddrMode_i12, StFrm, iii, opc, "\t$Rt, $addr",
1513 [(opnode GPRnopc:$Rt, addrmode_imm12:$addr)]> {
1514 bits<4> Rt;
1515 bits<17> addr;
1516 let Inst{23} = addr{12}; // U (add = ('U' == 1))
1517 let Inst{19-16} = addr{16-13}; // Rn
1518 let Inst{15-12} = Rt;
1519 let Inst{11-0} = addr{11-0}; // imm12
1520 }
1521 def rs : AI2ldst<0b011, 0, isByte, (outs), (ins GPRnopc:$Rt, ldst_so_reg:$shift),
1522 AddrModeNone, StFrm, iir, opc, "\t$Rt, $shift",
1523 [(opnode GPRnopc:$Rt, ldst_so_reg:$shift)]> {
1524 bits<4> Rt;
1525 bits<17> shift;
1526 let shift{4} = 0; // Inst{4} = 0
1527 let Inst{23} = shift{12}; // U (add = ('U' == 1))
1528 let Inst{19-16} = shift{16-13}; // Rn
1529 let Inst{15-12} = Rt;
1530 let Inst{11-0} = shift{11-0};
1531 }
1532}
1533
1534
Rafael Espindola15a6c3e2006-10-16 17:57:20 +00001535//===----------------------------------------------------------------------===//
1536// Instructions
1537//===----------------------------------------------------------------------===//
1538
Evan Chenga8e29892007-01-19 07:51:42 +00001539//===----------------------------------------------------------------------===//
1540// Miscellaneous Instructions.
1541//
Rafael Espindola6f602de2006-08-24 16:13:15 +00001542
Evan Chenga8e29892007-01-19 07:51:42 +00001543/// CONSTPOOL_ENTRY - This instruction represents a floating constant pool in
1544/// the function. The first operand is the ID# for this instruction, the second
1545/// is the index into the MachineConstantPool that this is, the third is the
1546/// size in bytes of this constant pool entry.
Evan Chengcd799b92009-06-12 20:46:18 +00001547let neverHasSideEffects = 1, isNotDuplicable = 1 in
Evan Chenga8e29892007-01-19 07:51:42 +00001548def CONSTPOOL_ENTRY :
Evan Cheng64d80e32007-07-19 01:14:50 +00001549PseudoInst<(outs), (ins cpinst_operand:$instid, cpinst_operand:$cpidx,
Jim Grosbach99594eb2010-11-18 01:38:26 +00001550 i32imm:$size), NoItinerary, []>;
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00001551
Jim Grosbach4642ad32010-02-22 23:10:38 +00001552// FIXME: Marking these as hasSideEffects is necessary to prevent machine DCE
1553// from removing one half of the matched pairs. That breaks PEI, which assumes
1554// these will always be in pairs, and asserts if it finds otherwise. Better way?
1555let Defs = [SP], Uses = [SP], hasSideEffects = 1 in {
Evan Chenga8e29892007-01-19 07:51:42 +00001556def ADJCALLSTACKUP :
Jim Grosbach99594eb2010-11-18 01:38:26 +00001557PseudoInst<(outs), (ins i32imm:$amt1, i32imm:$amt2, pred:$p), NoItinerary,
Chris Lattnere563bbc2008-10-11 22:08:30 +00001558 [(ARMcallseq_end timm:$amt1, timm:$amt2)]>;
Rafael Espindolacdda88c2006-08-24 17:19:08 +00001559
Jim Grosbach64171712010-02-16 21:07:46 +00001560def ADJCALLSTACKDOWN :
Jim Grosbach99594eb2010-11-18 01:38:26 +00001561PseudoInst<(outs), (ins i32imm:$amt, pred:$p), NoItinerary,
Chris Lattnere563bbc2008-10-11 22:08:30 +00001562 [(ARMcallseq_start timm:$amt)]>;
Evan Cheng071a2792007-09-11 19:55:27 +00001563}
Rafael Espindola3c000bf2006-08-21 22:00:32 +00001564
Eli Friedman2bdffe42011-08-31 00:31:29 +00001565// Atomic pseudo-insts which will be lowered to ldrexd/strexd loops.
Jay Foadbf8356b2011-11-15 07:50:05 +00001566// (These pseudos use a hand-written selection code).
Eli Friedman34c44852011-09-06 20:53:37 +00001567let usesCustomInserter = 1, Defs = [CPSR], mayLoad = 1, mayStore = 1 in {
Eli Friedman2bdffe42011-08-31 00:31:29 +00001568def ATOMOR6432 : PseudoInst<(outs GPR:$dst1, GPR:$dst2),
1569 (ins GPR:$addr, GPR:$src1, GPR:$src2),
1570 NoItinerary, []>;
1571def ATOMXOR6432 : PseudoInst<(outs GPR:$dst1, GPR:$dst2),
1572 (ins GPR:$addr, GPR:$src1, GPR:$src2),
1573 NoItinerary, []>;
1574def ATOMADD6432 : PseudoInst<(outs GPR:$dst1, GPR:$dst2),
1575 (ins GPR:$addr, GPR:$src1, GPR:$src2),
1576 NoItinerary, []>;
1577def ATOMSUB6432 : PseudoInst<(outs GPR:$dst1, GPR:$dst2),
1578 (ins GPR:$addr, GPR:$src1, GPR:$src2),
1579 NoItinerary, []>;
1580def ATOMNAND6432 : PseudoInst<(outs GPR:$dst1, GPR:$dst2),
1581 (ins GPR:$addr, GPR:$src1, GPR:$src2),
1582 NoItinerary, []>;
1583def ATOMAND6432 : PseudoInst<(outs GPR:$dst1, GPR:$dst2),
1584 (ins GPR:$addr, GPR:$src1, GPR:$src2),
1585 NoItinerary, []>;
1586def ATOMSWAP6432 : PseudoInst<(outs GPR:$dst1, GPR:$dst2),
1587 (ins GPR:$addr, GPR:$src1, GPR:$src2),
1588 NoItinerary, []>;
Eli Friedman4d3f3292011-08-31 17:52:22 +00001589def ATOMCMPXCHG6432 : PseudoInst<(outs GPR:$dst1, GPR:$dst2),
1590 (ins GPR:$addr, GPR:$cmp1, GPR:$cmp2,
1591 GPR:$set1, GPR:$set2),
1592 NoItinerary, []>;
Eli Friedman2bdffe42011-08-31 00:31:29 +00001593}
1594
Jim Grosbachd30970f2011-08-11 22:30:30 +00001595def NOP : AI<(outs), (ins), MiscFrm, NoItinerary, "nop", "", []>,
Johnny Chen85d5a892010-02-10 18:02:25 +00001596 Requires<[IsARM, HasV6T2]> {
1597 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001598 let Inst{15-8} = 0b11110000;
Johnny Chen85d5a892010-02-10 18:02:25 +00001599 let Inst{7-0} = 0b00000000;
1600}
1601
Jim Grosbachd30970f2011-08-11 22:30:30 +00001602def YIELD : AI<(outs), (ins), MiscFrm, NoItinerary, "yield", "", []>,
Johnny Chenf4d81052010-02-12 22:53:19 +00001603 Requires<[IsARM, HasV6T2]> {
1604 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001605 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +00001606 let Inst{7-0} = 0b00000001;
1607}
1608
Jim Grosbachd30970f2011-08-11 22:30:30 +00001609def WFE : AI<(outs), (ins), MiscFrm, NoItinerary, "wfe", "", []>,
Johnny Chenf4d81052010-02-12 22:53:19 +00001610 Requires<[IsARM, HasV6T2]> {
1611 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001612 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +00001613 let Inst{7-0} = 0b00000010;
1614}
1615
Jim Grosbachd30970f2011-08-11 22:30:30 +00001616def WFI : AI<(outs), (ins), MiscFrm, NoItinerary, "wfi", "", []>,
Johnny Chenf4d81052010-02-12 22:53:19 +00001617 Requires<[IsARM, HasV6T2]> {
1618 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001619 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +00001620 let Inst{7-0} = 0b00000011;
1621}
1622
Owen Anderson05b0c9f2011-08-11 21:50:56 +00001623def SEL : AI<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm, NoItinerary, "sel",
1624 "\t$Rd, $Rn, $Rm", []>, Requires<[IsARM, HasV6]> {
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001625 bits<4> Rd;
1626 bits<4> Rn;
1627 bits<4> Rm;
1628 let Inst{3-0} = Rm;
1629 let Inst{15-12} = Rd;
1630 let Inst{19-16} = Rn;
Johnny Chen2ec5e492010-02-22 21:50:40 +00001631 let Inst{27-20} = 0b01101000;
1632 let Inst{7-4} = 0b1011;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001633 let Inst{11-8} = 0b1111;
Johnny Chen2ec5e492010-02-22 21:50:40 +00001634}
1635
Johnny Chenf4d81052010-02-12 22:53:19 +00001636def SEV : AI<(outs), (ins), MiscFrm, NoItinerary, "sev", "",
Jim Grosbach0fdf6cc2011-07-22 18:04:10 +00001637 []>, Requires<[IsARM, HasV6T2]> {
Johnny Chenf4d81052010-02-12 22:53:19 +00001638 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001639 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +00001640 let Inst{7-0} = 0b00000100;
1641}
1642
Johnny Chenc6f7b272010-02-11 18:12:29 +00001643// The i32imm operand $val can be used by a debugger to store more information
1644// about the breakpoint.
Jim Grosbach619e0d62011-07-13 19:24:09 +00001645def BKPT : AI<(outs), (ins imm0_65535:$val), MiscFrm, NoItinerary,
1646 "bkpt", "\t$val", []>, Requires<[IsARM]> {
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001647 bits<16> val;
1648 let Inst{3-0} = val{3-0};
1649 let Inst{19-8} = val{15-4};
Johnny Chenc6f7b272010-02-11 18:12:29 +00001650 let Inst{27-20} = 0b00010010;
1651 let Inst{7-4} = 0b0111;
1652}
1653
Jim Grosbach96e24fa2011-07-29 17:36:04 +00001654// Change Processor State
1655// FIXME: We should use InstAlias to handle the optional operands.
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001656class CPS<dag iops, string asm_ops>
1657 : AXI<(outs), iops, MiscFrm, NoItinerary, !strconcat("cps", asm_ops),
Jim Grosbachbd4562e2011-07-29 17:33:29 +00001658 []>, Requires<[IsARM]> {
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001659 bits<2> imod;
1660 bits<3> iflags;
1661 bits<5> mode;
1662 bit M;
1663
Johnny Chenb98e1602010-02-12 18:55:33 +00001664 let Inst{31-28} = 0b1111;
1665 let Inst{27-20} = 0b00010000;
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001666 let Inst{19-18} = imod;
1667 let Inst{17} = M; // Enabled if mode is set;
Owen Andersoncb9fed62011-10-28 18:02:13 +00001668 let Inst{16-9} = 0b00000000;
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001669 let Inst{8-6} = iflags;
1670 let Inst{5} = 0;
1671 let Inst{4-0} = mode;
Johnny Chenb98e1602010-02-12 18:55:33 +00001672}
1673
Owen Anderson35008c22011-08-09 23:05:39 +00001674let DecoderMethod = "DecodeCPSInstruction" in {
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001675let M = 1 in
Jim Grosbach33768db2011-07-29 20:02:39 +00001676 def CPS3p : CPS<(ins imod_op:$imod, iflags_op:$iflags, imm0_31:$mode),
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001677 "$imod\t$iflags, $mode">;
1678let mode = 0, M = 0 in
1679 def CPS2p : CPS<(ins imod_op:$imod, iflags_op:$iflags), "$imod\t$iflags">;
1680
1681let imod = 0, iflags = 0, M = 1 in
Jim Grosbach33768db2011-07-29 20:02:39 +00001682 def CPS1p : CPS<(ins imm0_31:$mode), "\t$mode">;
Owen Anderson35008c22011-08-09 23:05:39 +00001683}
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001684
Johnny Chenb92a23f2010-02-21 04:42:01 +00001685// Preload signals the memory system of possible future data/instruction access.
Evan Cheng416941d2010-11-04 05:19:35 +00001686multiclass APreLoad<bits<1> read, bits<1> data, string opc> {
Johnny Chenb92a23f2010-02-21 04:42:01 +00001687
Evan Chengdfed19f2010-11-03 06:34:55 +00001688 def i12 : AXI<(outs), (ins addrmode_imm12:$addr), MiscFrm, IIC_Preload,
Evan Chengbc7deb02010-11-03 05:14:24 +00001689 !strconcat(opc, "\t$addr"),
Evan Cheng416941d2010-11-04 05:19:35 +00001690 [(ARMPreload addrmode_imm12:$addr, (i32 read), (i32 data))]> {
Jim Grosbachab682a22010-10-28 18:34:10 +00001691 bits<4> Rt;
1692 bits<17> addr;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001693 let Inst{31-26} = 0b111101;
1694 let Inst{25} = 0; // 0 for immediate form
Evan Cheng416941d2010-11-04 05:19:35 +00001695 let Inst{24} = data;
Jim Grosbachab682a22010-10-28 18:34:10 +00001696 let Inst{23} = addr{12}; // U (add = ('U' == 1))
Evan Cheng416941d2010-11-04 05:19:35 +00001697 let Inst{22} = read;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001698 let Inst{21-20} = 0b01;
Jim Grosbachab682a22010-10-28 18:34:10 +00001699 let Inst{19-16} = addr{16-13}; // Rn
Evan Chengc3a20ba2011-01-27 23:48:34 +00001700 let Inst{15-12} = 0b1111;
Jim Grosbachab682a22010-10-28 18:34:10 +00001701 let Inst{11-0} = addr{11-0}; // imm12
Johnny Chenb92a23f2010-02-21 04:42:01 +00001702 }
1703
Evan Chengdfed19f2010-11-03 06:34:55 +00001704 def rs : AXI<(outs), (ins ldst_so_reg:$shift), MiscFrm, IIC_Preload,
Evan Chengbc7deb02010-11-03 05:14:24 +00001705 !strconcat(opc, "\t$shift"),
Evan Cheng416941d2010-11-04 05:19:35 +00001706 [(ARMPreload ldst_so_reg:$shift, (i32 read), (i32 data))]> {
Jim Grosbachab682a22010-10-28 18:34:10 +00001707 bits<17> shift;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001708 let Inst{31-26} = 0b111101;
1709 let Inst{25} = 1; // 1 for register form
Evan Cheng416941d2010-11-04 05:19:35 +00001710 let Inst{24} = data;
Jim Grosbachab682a22010-10-28 18:34:10 +00001711 let Inst{23} = shift{12}; // U (add = ('U' == 1))
Evan Cheng416941d2010-11-04 05:19:35 +00001712 let Inst{22} = read;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001713 let Inst{21-20} = 0b01;
Jim Grosbachab682a22010-10-28 18:34:10 +00001714 let Inst{19-16} = shift{16-13}; // Rn
Evan Chengc3a20ba2011-01-27 23:48:34 +00001715 let Inst{15-12} = 0b1111;
Jim Grosbachab682a22010-10-28 18:34:10 +00001716 let Inst{11-0} = shift{11-0};
Owen Anderson1f267582011-08-29 20:42:00 +00001717 let Inst{4} = 0;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001718 }
1719}
1720
Evan Cheng416941d2010-11-04 05:19:35 +00001721defm PLD : APreLoad<1, 1, "pld">, Requires<[IsARM]>;
1722defm PLDW : APreLoad<0, 1, "pldw">, Requires<[IsARM,HasV7,HasMP]>;
1723defm PLI : APreLoad<1, 0, "pli">, Requires<[IsARM,HasV7]>;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001724
Jim Grosbach53a89d62011-07-22 17:46:13 +00001725def SETEND : AXI<(outs), (ins setend_op:$end), MiscFrm, NoItinerary,
Jim Grosbach6c1bb772011-07-22 16:59:04 +00001726 "setend\t$end", []>, Requires<[IsARM]> {
Jim Grosbachb3af5de2010-10-13 21:00:04 +00001727 bits<1> end;
1728 let Inst{31-10} = 0b1111000100000001000000;
1729 let Inst{9} = end;
1730 let Inst{8-0} = 0;
Johnny Chena1e76212010-02-13 02:51:09 +00001731}
1732
Jim Grosbach6f9f8842011-07-13 22:59:38 +00001733def DBG : AI<(outs), (ins imm0_15:$opt), MiscFrm, NoItinerary, "dbg", "\t$opt",
1734 []>, Requires<[IsARM, HasV7]> {
Jim Grosbach6c354fd2010-10-13 21:32:30 +00001735 bits<4> opt;
1736 let Inst{27-4} = 0b001100100000111100001111;
1737 let Inst{3-0} = opt;
Johnny Chen85d5a892010-02-10 18:02:25 +00001738}
1739
Johnny Chenba6e0332010-02-11 17:14:31 +00001740// A5.4 Permanently UNDEFINED instructions.
Evan Chengfb3611d2010-05-11 07:26:32 +00001741let isBarrier = 1, isTerminator = 1 in
Jim Grosbacha9a968d2010-10-22 23:48:29 +00001742def TRAP : AXI<(outs), (ins), MiscFrm, NoItinerary,
Jim Grosbach2e6ae132010-09-23 18:05:37 +00001743 "trap", [(trap)]>,
Johnny Chenba6e0332010-02-11 17:14:31 +00001744 Requires<[IsARM]> {
Bill Wendlingaf2b5732010-11-21 11:05:29 +00001745 let Inst = 0xe7ffdefe;
Johnny Chenba6e0332010-02-11 17:14:31 +00001746}
1747
Evan Cheng12c3a532008-11-06 17:48:05 +00001748// Address computation and loads and stores in PIC mode.
Evan Chengeaa91b02007-06-19 01:26:51 +00001749let isNotDuplicable = 1 in {
Jim Grosbach6e422112010-11-29 23:48:41 +00001750def PICADD : ARMPseudoInst<(outs GPR:$dst), (ins GPR:$a, pclabel:$cp, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001751 4, IIC_iALUr,
Jim Grosbach6e422112010-11-29 23:48:41 +00001752 [(set GPR:$dst, (ARMpic_add GPR:$a, imm:$cp))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001753
Evan Cheng325474e2008-01-07 23:56:57 +00001754let AddedComplexity = 10 in {
Jim Grosbach53694262010-11-18 01:15:56 +00001755def PICLDR : ARMPseudoInst<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001756 4, IIC_iLoad_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001757 [(set GPR:$dst, (load addrmodepc:$addr))]>;
Rafael Espindola84b19be2006-07-16 01:02:57 +00001758
Jim Grosbach53694262010-11-18 01:15:56 +00001759def PICLDRH : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001760 4, IIC_iLoad_bh_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001761 [(set GPR:$Rt, (zextloadi16 addrmodepc:$addr))]>;
Jim Grosbach160f8f02010-11-18 00:46:58 +00001762
Jim Grosbach53694262010-11-18 01:15:56 +00001763def PICLDRB : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001764 4, IIC_iLoad_bh_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001765 [(set GPR:$Rt, (zextloadi8 addrmodepc:$addr))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001766
Jim Grosbach53694262010-11-18 01:15:56 +00001767def PICLDRSH : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001768 4, IIC_iLoad_bh_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001769 [(set GPR:$Rt, (sextloadi16 addrmodepc:$addr))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001770
Jim Grosbach53694262010-11-18 01:15:56 +00001771def PICLDRSB : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001772 4, IIC_iLoad_bh_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001773 [(set GPR:$Rt, (sextloadi8 addrmodepc:$addr))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001774}
Chris Lattner13c63102008-01-06 05:55:01 +00001775let AddedComplexity = 10 in {
Jim Grosbach9ef65cb2010-11-19 21:14:02 +00001776def PICSTR : ARMPseudoInst<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001777 4, IIC_iStore_r, [(store GPR:$src, addrmodepc:$addr)]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001778
Jim Grosbach9ef65cb2010-11-19 21:14:02 +00001779def PICSTRH : ARMPseudoInst<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001780 4, IIC_iStore_bh_r, [(truncstorei16 GPR:$src,
Eric Christophera0f720f2011-01-15 00:25:09 +00001781 addrmodepc:$addr)]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001782
Jim Grosbach9ef65cb2010-11-19 21:14:02 +00001783def PICSTRB : ARMPseudoInst<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001784 4, IIC_iStore_bh_r, [(truncstorei8 GPR:$src, addrmodepc:$addr)]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001785}
Evan Cheng12c3a532008-11-06 17:48:05 +00001786} // isNotDuplicable = 1
Dale Johannesen86d40692007-05-21 22:14:33 +00001787
Evan Chenge07715c2009-06-23 05:25:29 +00001788
1789// LEApcrel - Load a pc-relative address into a register without offending the
1790// assembler.
Bill Wendling8ca2fd62010-11-30 00:08:20 +00001791let neverHasSideEffects = 1, isReMaterializable = 1 in
Jim Grosbach5d14f9b2010-12-01 19:47:31 +00001792// The 'adr' mnemonic encodes differently if the label is before or after
Jim Grosbachdff84b02010-12-02 00:28:45 +00001793// the instruction. The {24-21} opcode bits are set by the fixup, as we don't
1794// know until then which form of the instruction will be used.
Johnny Chene6d69e72011-03-24 20:42:48 +00001795def ADR : AI1<{0,?,?,0}, (outs GPR:$Rd), (ins adrlabel:$label),
Jim Grosbach70a09152011-07-28 16:33:54 +00001796 MiscFrm, IIC_iALUi, "adr", "\t$Rd, $label", []> {
Jim Grosbach85eb54c2010-11-17 23:33:14 +00001797 bits<4> Rd;
Owen Anderson96425c82011-08-26 18:09:22 +00001798 bits<14> label;
Jim Grosbach85eb54c2010-11-17 23:33:14 +00001799 let Inst{27-25} = 0b001;
Owen Anderson96425c82011-08-26 18:09:22 +00001800 let Inst{24} = 0;
1801 let Inst{23-22} = label{13-12};
1802 let Inst{21} = 0;
Jim Grosbach85eb54c2010-11-17 23:33:14 +00001803 let Inst{20} = 0;
1804 let Inst{19-16} = 0b1111;
1805 let Inst{15-12} = Rd;
Owen Anderson96425c82011-08-26 18:09:22 +00001806 let Inst{11-0} = label{11-0};
Evan Chengbc8a9452009-07-07 23:40:25 +00001807}
Jim Grosbachdff84b02010-12-02 00:28:45 +00001808def LEApcrel : ARMPseudoInst<(outs GPR:$Rd), (ins i32imm:$label, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001809 4, IIC_iALUi, []>;
Jim Grosbach5d14f9b2010-12-01 19:47:31 +00001810
1811def LEApcrelJT : ARMPseudoInst<(outs GPR:$Rd),
1812 (ins i32imm:$label, nohash_imm:$id, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001813 4, IIC_iALUi, []>;
Evan Chenge07715c2009-06-23 05:25:29 +00001814
Evan Chenga8e29892007-01-19 07:51:42 +00001815//===----------------------------------------------------------------------===//
1816// Control Flow Instructions.
1817//
Rafael Espindola9e071f02006-10-02 19:30:56 +00001818
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001819let isReturn = 1, isTerminator = 1, isBarrier = 1 in {
1820 // ARMV4T and above
Jim Grosbach64171712010-02-16 21:07:46 +00001821 def BX_RET : AI<(outs), (ins), BrMiscFrm, IIC_Br,
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001822 "bx", "\tlr", [(ARMretflag)]>,
1823 Requires<[IsARM, HasV4T]> {
Jim Grosbacha7dbc1e2010-10-13 21:48:54 +00001824 let Inst{27-0} = 0b0001001011111111111100011110;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001825 }
1826
1827 // ARMV4 only
Jim Grosbacha9a968d2010-10-22 23:48:29 +00001828 def MOVPCLR : AI<(outs), (ins), BrMiscFrm, IIC_Br,
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001829 "mov", "\tpc, lr", [(ARMretflag)]>,
1830 Requires<[IsARM, NoV4T]> {
Jim Grosbacha7dbc1e2010-10-13 21:48:54 +00001831 let Inst{27-0} = 0b0001101000001111000000001110;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001832 }
Evan Cheng7fd7ca42008-09-17 07:53:38 +00001833}
Rafael Espindola27185192006-09-29 21:20:16 +00001834
Bob Wilson04ea6e52009-10-28 00:37:03 +00001835// Indirect branches
1836let isBranch = 1, isTerminator = 1, isBarrier = 1, isIndirectBranch = 1 in {
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001837 // ARMV4T and above
Jim Grosbach532c2f12010-11-30 00:24:05 +00001838 def BX : AXI<(outs), (ins GPR:$dst), BrMiscFrm, IIC_Br, "bx\t$dst",
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001839 [(brind GPR:$dst)]>,
1840 Requires<[IsARM, HasV4T]> {
Jim Grosbach62547262010-10-11 18:51:51 +00001841 bits<4> dst;
Jim Grosbacha7dbc1e2010-10-13 21:48:54 +00001842 let Inst{31-4} = 0b1110000100101111111111110001;
Jim Grosbach27e90082010-10-29 19:28:17 +00001843 let Inst{3-0} = dst;
Bob Wilson04ea6e52009-10-28 00:37:03 +00001844 }
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001845
Jim Grosbachd447ac62011-07-13 20:21:31 +00001846 def BX_pred : AI<(outs), (ins GPR:$dst), BrMiscFrm, IIC_Br,
1847 "bx", "\t$dst", [/* pattern left blank */]>,
Johnny Chen75f42962011-05-22 17:51:04 +00001848 Requires<[IsARM, HasV4T]> {
1849 bits<4> dst;
1850 let Inst{27-4} = 0b000100101111111111110001;
1851 let Inst{3-0} = dst;
1852 }
Bob Wilson04ea6e52009-10-28 00:37:03 +00001853}
1854
Evan Cheng1e0eab12010-11-29 22:43:27 +00001855// All calls clobber the non-callee saved registers. SP is marked as
1856// a use to prevent stack-pointer assignments that appear immediately
1857// before calls from potentially appearing dead.
David Goodwin1a8f36e2009-08-12 18:31:53 +00001858let isCall = 1,
Evan Cheng1e0eab12010-11-29 22:43:27 +00001859 // On non-Darwin platforms R9 is callee-saved.
Jim Grosbach34e98e92011-03-12 00:51:00 +00001860 // FIXME: Do we really need a non-predicated version? If so, it should
1861 // at least be a pseudo instruction expanding to the predicated version
1862 // at MC lowering time.
Jakob Stoklund Olesen2944b4f2011-05-03 22:31:24 +00001863 Defs = [R0, R1, R2, R3, R12, LR, QQQQ0, QQQQ2, QQQQ3, CPSR, FPSCR],
Evan Cheng1e0eab12010-11-29 22:43:27 +00001864 Uses = [SP] in {
Jason W Kim685c3502011-02-04 19:47:15 +00001865 def BL : ABXI<0b1011, (outs), (ins bl_target:$func, variable_ops),
Jim Grosbach1d6111c2010-10-06 21:36:43 +00001866 IIC_Br, "bl\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001867 [(ARMcall tglobaladdr:$func)]>,
Johnny Cheneadeffb2009-10-27 20:45:15 +00001868 Requires<[IsARM, IsNotDarwin]> {
1869 let Inst{31-28} = 0b1110;
Jim Grosbachd1d5a392010-11-11 20:05:40 +00001870 bits<24> func;
1871 let Inst{23-0} = func;
Owen Andersonf1eab592011-08-26 23:32:08 +00001872 let DecoderMethod = "DecodeBranchImmInstruction";
Johnny Cheneadeffb2009-10-27 20:45:15 +00001873 }
Evan Cheng277f0742007-06-19 21:05:09 +00001874
Jason W Kim685c3502011-02-04 19:47:15 +00001875 def BL_pred : ABI<0b1011, (outs), (ins bl_target:$func, variable_ops),
Jim Grosbach1d6111c2010-10-06 21:36:43 +00001876 IIC_Br, "bl", "\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001877 [(ARMcall_pred tglobaladdr:$func)]>,
Jim Grosbachd1d5a392010-11-11 20:05:40 +00001878 Requires<[IsARM, IsNotDarwin]> {
1879 bits<24> func;
1880 let Inst{23-0} = func;
Owen Andersonf1eab592011-08-26 23:32:08 +00001881 let DecoderMethod = "DecodeBranchImmInstruction";
Jim Grosbachd1d5a392010-11-11 20:05:40 +00001882 }
Evan Cheng277f0742007-06-19 21:05:09 +00001883
Evan Chenga8e29892007-01-19 07:51:42 +00001884 // ARMv5T and above
Evan Cheng12c3a532008-11-06 17:48:05 +00001885 def BLX : AXI<(outs), (ins GPR:$func, variable_ops), BrMiscFrm,
Evan Cheng162e3092009-10-26 23:45:59 +00001886 IIC_Br, "blx\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001887 [(ARMcall GPR:$func)]>,
1888 Requires<[IsARM, HasV5T, IsNotDarwin]> {
Jim Grosbach62547262010-10-11 18:51:51 +00001889 bits<4> func;
Jim Grosbach817c1a62010-11-19 00:27:09 +00001890 let Inst{31-4} = 0b1110000100101111111111110011;
Bob Wilson181d3fe2011-03-03 01:41:01 +00001891 let Inst{3-0} = func;
1892 }
1893
1894 def BLX_pred : AI<(outs), (ins GPR:$func, variable_ops), BrMiscFrm,
1895 IIC_Br, "blx", "\t$func",
1896 [(ARMcall_pred GPR:$func)]>,
1897 Requires<[IsARM, HasV5T, IsNotDarwin]> {
1898 bits<4> func;
1899 let Inst{27-4} = 0b000100101111111111110011;
1900 let Inst{3-0} = func;
Evan Cheng7fd7ca42008-09-17 07:53:38 +00001901 }
1902
Evan Chengf6bc4ae2009-07-14 01:49:27 +00001903 // ARMv4T
Bob Wilson1665b0a2010-02-16 17:24:15 +00001904 // Note: Restrict $func to the tGPR regclass to prevent it being in LR.
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001905 def BX_CALL : ARMPseudoInst<(outs), (ins tGPR:$func, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001906 8, IIC_Br, [(ARMcall_nolink tGPR:$func)]>,
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001907 Requires<[IsARM, HasV4T, IsNotDarwin]>;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001908
1909 // ARMv4
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001910 def BMOVPCRX_CALL : ARMPseudoInst<(outs), (ins tGPR:$func, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001911 8, IIC_Br, [(ARMcall_nolink tGPR:$func)]>,
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001912 Requires<[IsARM, NoV4T, IsNotDarwin]>;
Bob Wilson54fc1242009-06-22 21:01:46 +00001913}
1914
David Goodwin1a8f36e2009-08-12 18:31:53 +00001915let isCall = 1,
Evan Cheng1e0eab12010-11-29 22:43:27 +00001916 // On Darwin R9 is call-clobbered.
1917 // R7 is marked as a use to prevent frame-pointer assignments from being
1918 // moved above / below calls.
Jakob Stoklund Olesen2944b4f2011-05-03 22:31:24 +00001919 Defs = [R0, R1, R2, R3, R9, R12, LR, QQQQ0, QQQQ2, QQQQ3, CPSR, FPSCR],
Evan Cheng1e0eab12010-11-29 22:43:27 +00001920 Uses = [R7, SP] in {
Jim Grosbach4559a7b2011-07-08 18:15:12 +00001921 def BLr9 : ARMPseudoExpand<(outs), (ins bl_target:$func, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001922 4, IIC_Br,
Jim Grosbach4559a7b2011-07-08 18:15:12 +00001923 [(ARMcall tglobaladdr:$func)], (BL bl_target:$func)>,
1924 Requires<[IsARM, IsDarwin]>;
Bob Wilson54fc1242009-06-22 21:01:46 +00001925
Jim Grosbach4559a7b2011-07-08 18:15:12 +00001926 def BLr9_pred : ARMPseudoExpand<(outs),
1927 (ins bl_target:$func, pred:$p, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001928 4, IIC_Br,
Jim Grosbach4559a7b2011-07-08 18:15:12 +00001929 [(ARMcall_pred tglobaladdr:$func)],
1930 (BL_pred bl_target:$func, pred:$p)>,
Jim Grosbachf859a542011-03-12 00:45:26 +00001931 Requires<[IsARM, IsDarwin]>;
Bob Wilson54fc1242009-06-22 21:01:46 +00001932
1933 // ARMv5T and above
Jim Grosbach4559a7b2011-07-08 18:15:12 +00001934 def BLXr9 : ARMPseudoExpand<(outs), (ins GPR:$func, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001935 4, IIC_Br,
Jim Grosbach4559a7b2011-07-08 18:15:12 +00001936 [(ARMcall GPR:$func)],
1937 (BLX GPR:$func)>,
1938 Requires<[IsARM, HasV5T, IsDarwin]>;
Bob Wilson54fc1242009-06-22 21:01:46 +00001939
Jim Grosbach4559a7b2011-07-08 18:15:12 +00001940 def BLXr9_pred: ARMPseudoExpand<(outs), (ins GPR:$func, pred:$p,variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001941 4, IIC_Br,
Jim Grosbach4559a7b2011-07-08 18:15:12 +00001942 [(ARMcall_pred GPR:$func)],
1943 (BLX_pred GPR:$func, pred:$p)>,
Jim Grosbachf859a542011-03-12 00:45:26 +00001944 Requires<[IsARM, HasV5T, IsDarwin]>;
Bob Wilson181d3fe2011-03-03 01:41:01 +00001945
Evan Chengf6bc4ae2009-07-14 01:49:27 +00001946 // ARMv4T
Bob Wilson1665b0a2010-02-16 17:24:15 +00001947 // Note: Restrict $func to the tGPR regclass to prevent it being in LR.
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001948 def BXr9_CALL : ARMPseudoInst<(outs), (ins tGPR:$func, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001949 8, IIC_Br, [(ARMcall_nolink tGPR:$func)]>,
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001950 Requires<[IsARM, HasV4T, IsDarwin]>;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001951
1952 // ARMv4
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001953 def BMOVPCRXr9_CALL : ARMPseudoInst<(outs), (ins tGPR:$func, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001954 8, IIC_Br, [(ARMcall_nolink tGPR:$func)]>,
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001955 Requires<[IsARM, NoV4T, IsDarwin]>;
Rafael Espindola35574632006-07-18 17:00:30 +00001956}
Rafael Espindoladc124a22006-05-18 21:45:49 +00001957
David Goodwin1a8f36e2009-08-12 18:31:53 +00001958let isBranch = 1, isTerminator = 1 in {
Jim Grosbach53e3fc42011-07-08 17:40:42 +00001959 // FIXME: should be able to write a pattern for ARMBrcond, but can't use
1960 // a two-value operand where a dag node expects two operands. :(
1961 def Bcc : ABI<0b1010, (outs), (ins br_target:$target),
1962 IIC_Br, "b", "\t$target",
1963 [/*(ARMbrcond bb:$target, imm:$cc, CCR:$ccr)*/]> {
1964 bits<24> target;
1965 let Inst{23-0} = target;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001966 let DecoderMethod = "DecodeBranchImmInstruction";
Jim Grosbach53e3fc42011-07-08 17:40:42 +00001967 }
1968
Evan Chengaeafca02007-05-16 07:45:54 +00001969 let isBarrier = 1 in {
Jim Grosbach53e3fc42011-07-08 17:40:42 +00001970 // B is "predicable" since it's just a Bcc with an 'always' condition.
Evan Cheng5ada1992007-05-16 20:50:01 +00001971 let isPredicable = 1 in
Jim Grosbachcea5afc2011-03-11 23:25:21 +00001972 // FIXME: We shouldn't need this pseudo at all. Just using Bcc directly
1973 // should be sufficient.
Jim Grosbach53e3fc42011-07-08 17:40:42 +00001974 // FIXME: Is B really a Barrier? That doesn't seem right.
Owen Anderson16884412011-07-13 23:22:26 +00001975 def B : ARMPseudoExpand<(outs), (ins br_target:$target), 4, IIC_Br,
Jim Grosbach53e3fc42011-07-08 17:40:42 +00001976 [(br bb:$target)], (Bcc br_target:$target, (ops 14, zero_reg))>;
Evan Cheng44bec522007-05-15 01:29:07 +00001977
Jim Grosbach2dc77682010-11-29 18:37:44 +00001978 let isNotDuplicable = 1, isIndirectBranch = 1 in {
1979 def BR_JTr : ARMPseudoInst<(outs),
Jim Grosbach11fbff82010-11-29 18:53:24 +00001980 (ins GPR:$target, i32imm:$jt, i32imm:$id),
Owen Anderson16884412011-07-13 23:22:26 +00001981 0, IIC_Br,
Jim Grosbach6e422112010-11-29 23:48:41 +00001982 [(ARMbrjt GPR:$target, tjumptable:$jt, imm:$id)]>;
Jim Grosbach2dc77682010-11-29 18:37:44 +00001983 // FIXME: This shouldn't use the generic "addrmode2," but rather be split
1984 // into i12 and rs suffixed versions.
1985 def BR_JTm : ARMPseudoInst<(outs),
Jim Grosbach11fbff82010-11-29 18:53:24 +00001986 (ins addrmode2:$target, i32imm:$jt, i32imm:$id),
Owen Anderson16884412011-07-13 23:22:26 +00001987 0, IIC_Br,
Chris Lattnera1ca91a2010-11-02 23:40:41 +00001988 [(ARMbrjt (i32 (load addrmode2:$target)), tjumptable:$jt,
Jim Grosbach6e422112010-11-29 23:48:41 +00001989 imm:$id)]>;
Jim Grosbach0eb49c52010-11-21 01:26:01 +00001990 def BR_JTadd : ARMPseudoInst<(outs),
Jim Grosbach11fbff82010-11-29 18:53:24 +00001991 (ins GPR:$target, GPR:$idx, i32imm:$jt, i32imm:$id),
Owen Anderson16884412011-07-13 23:22:26 +00001992 0, IIC_Br,
Jim Grosbachf8dabac2010-11-17 21:05:55 +00001993 [(ARMbrjt (add GPR:$target, GPR:$idx), tjumptable:$jt,
Jim Grosbach6e422112010-11-29 23:48:41 +00001994 imm:$id)]>;
Chris Lattnera1ca91a2010-11-02 23:40:41 +00001995 } // isNotDuplicable = 1, isIndirectBranch = 1
Evan Cheng4df60f52008-11-07 09:06:08 +00001996 } // isBarrier = 1
Evan Chengaeafca02007-05-16 07:45:54 +00001997
Rafael Espindola1ed3af12006-08-01 18:53:10 +00001998}
Rafael Espindola84b19be2006-07-16 01:02:57 +00001999
Jim Grosbachcf121c32011-07-28 21:57:55 +00002000// BLX (immediate)
Owen Andersonf1eab592011-08-26 23:32:08 +00002001def BLXi : AXI<(outs), (ins blx_target:$target), BrMiscFrm, NoItinerary,
Jim Grosbachcf121c32011-07-28 21:57:55 +00002002 "blx\t$target", []>,
Johnny Chen8901e6f2011-03-31 17:53:50 +00002003 Requires<[IsARM, HasV5T]> {
2004 let Inst{31-25} = 0b1111101;
2005 bits<25> target;
2006 let Inst{23-0} = target{24-1};
2007 let Inst{24} = target{0};
2008}
2009
Jim Grosbach898e7e22011-07-13 20:25:01 +00002010// Branch and Exchange Jazelle
Johnny Chena1e76212010-02-13 02:51:09 +00002011def BXJ : ABI<0b0001, (outs), (ins GPR:$func), NoItinerary, "bxj", "\t$func",
Jim Grosbach898e7e22011-07-13 20:25:01 +00002012 [/* pattern left blank */]> {
2013 bits<4> func;
Johnny Chena1e76212010-02-13 02:51:09 +00002014 let Inst{23-20} = 0b0010;
Jim Grosbach898e7e22011-07-13 20:25:01 +00002015 let Inst{19-8} = 0xfff;
Johnny Chena1e76212010-02-13 02:51:09 +00002016 let Inst{7-4} = 0b0010;
Jim Grosbach898e7e22011-07-13 20:25:01 +00002017 let Inst{3-0} = func;
Johnny Chena1e76212010-02-13 02:51:09 +00002018}
2019
Jim Grosbach9ca2a772011-07-08 18:26:27 +00002020// Tail calls.
2021
Jim Grosbach9ca2a772011-07-08 18:26:27 +00002022let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1 in {
2023 // Darwin versions.
2024 let Defs = [R0, R1, R2, R3, R9, R12, QQQQ0, QQQQ2, QQQQ3, PC],
2025 Uses = [SP] in {
2026 def TCRETURNdi : PseudoInst<(outs), (ins i32imm:$dst, variable_ops),
2027 IIC_Br, []>, Requires<[IsDarwin]>;
2028
2029 def TCRETURNri : PseudoInst<(outs), (ins tcGPR:$dst, variable_ops),
2030 IIC_Br, []>, Requires<[IsDarwin]>;
2031
Jim Grosbach245f5e82011-07-08 18:50:22 +00002032 def TAILJMPd : ARMPseudoExpand<(outs), (ins br_target:$dst, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00002033 4, IIC_Br, [],
Jim Grosbach245f5e82011-07-08 18:50:22 +00002034 (Bcc br_target:$dst, (ops 14, zero_reg))>,
2035 Requires<[IsARM, IsDarwin]>;
Jim Grosbach9ca2a772011-07-08 18:26:27 +00002036
Jim Grosbach245f5e82011-07-08 18:50:22 +00002037 def TAILJMPr : ARMPseudoExpand<(outs), (ins tcGPR:$dst, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00002038 4, IIC_Br, [],
Jim Grosbach245f5e82011-07-08 18:50:22 +00002039 (BX GPR:$dst)>,
2040 Requires<[IsARM, IsDarwin]>;
Jim Grosbach9ca2a772011-07-08 18:26:27 +00002041
Jim Grosbach9ca2a772011-07-08 18:26:27 +00002042 }
2043
2044 // Non-Darwin versions (the difference is R9).
2045 let Defs = [R0, R1, R2, R3, R12, QQQQ0, QQQQ2, QQQQ3, PC],
2046 Uses = [SP] in {
2047 def TCRETURNdiND : PseudoInst<(outs), (ins i32imm:$dst, variable_ops),
2048 IIC_Br, []>, Requires<[IsNotDarwin]>;
2049
2050 def TCRETURNriND : PseudoInst<(outs), (ins tcGPR:$dst, variable_ops),
2051 IIC_Br, []>, Requires<[IsNotDarwin]>;
2052
Jim Grosbach245f5e82011-07-08 18:50:22 +00002053 def TAILJMPdND : ARMPseudoExpand<(outs), (ins brtarget:$dst, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00002054 4, IIC_Br, [],
Jim Grosbach245f5e82011-07-08 18:50:22 +00002055 (Bcc br_target:$dst, (ops 14, zero_reg))>,
2056 Requires<[IsARM, IsNotDarwin]>;
Jim Grosbach9ca2a772011-07-08 18:26:27 +00002057
Jim Grosbach245f5e82011-07-08 18:50:22 +00002058 def TAILJMPrND : ARMPseudoExpand<(outs), (ins tcGPR:$dst, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00002059 4, IIC_Br, [],
Jim Grosbach245f5e82011-07-08 18:50:22 +00002060 (BX GPR:$dst)>,
2061 Requires<[IsARM, IsNotDarwin]>;
Jim Grosbach9ca2a772011-07-08 18:26:27 +00002062 }
2063}
2064
Jim Grosbachd30970f2011-08-11 22:30:30 +00002065// Secure Monitor Call is a system instruction.
Jim Grosbach7c9fbc02011-07-22 18:13:31 +00002066def SMC : ABI<0b0001, (outs), (ins imm0_15:$opt), NoItinerary, "smc", "\t$opt",
2067 []> {
Jim Grosbach06ef4442010-10-13 22:38:23 +00002068 bits<4> opt;
2069 let Inst{23-4} = 0b01100000000000000111;
2070 let Inst{3-0} = opt;
Johnny Chen0296f3e2010-02-16 21:59:54 +00002071}
2072
Jim Grosbached838482011-07-26 16:24:27 +00002073// Supervisor Call (Software Interrupt)
Evan Cheng1e0eab12010-11-29 22:43:27 +00002074let isCall = 1, Uses = [SP] in {
Jim Grosbached838482011-07-26 16:24:27 +00002075def SVC : ABI<0b1111, (outs), (ins imm24b:$svc), IIC_Br, "svc", "\t$svc", []> {
Jim Grosbach06ef4442010-10-13 22:38:23 +00002076 bits<24> svc;
2077 let Inst{23-0} = svc;
2078}
Johnny Chen85d5a892010-02-10 18:02:25 +00002079}
2080
Jim Grosbach5a287482011-07-29 17:51:39 +00002081// Store Return State
Jim Grosbache1cf5902011-07-29 20:26:09 +00002082class SRSI<bit wb, string asm>
2083 : XI<(outs), (ins imm0_31:$mode), AddrModeNone, 4, IndexModeNone, BrFrm,
2084 NoItinerary, asm, "", []> {
2085 bits<5> mode;
Johnny Chen64dfb782010-02-16 20:04:27 +00002086 let Inst{31-28} = 0b1111;
Jim Grosbache1cf5902011-07-29 20:26:09 +00002087 let Inst{27-25} = 0b100;
2088 let Inst{22} = 1;
2089 let Inst{21} = wb;
2090 let Inst{20} = 0;
2091 let Inst{19-16} = 0b1101; // SP
2092 let Inst{15-5} = 0b00000101000;
2093 let Inst{4-0} = mode;
Johnny Chen64dfb782010-02-16 20:04:27 +00002094}
2095
Jim Grosbache1cf5902011-07-29 20:26:09 +00002096def SRSDA : SRSI<0, "srsda\tsp, $mode"> {
2097 let Inst{24-23} = 0;
Johnny Chen64dfb782010-02-16 20:04:27 +00002098}
Jim Grosbache1cf5902011-07-29 20:26:09 +00002099def SRSDA_UPD : SRSI<1, "srsda\tsp!, $mode"> {
2100 let Inst{24-23} = 0;
2101}
2102def SRSDB : SRSI<0, "srsdb\tsp, $mode"> {
2103 let Inst{24-23} = 0b10;
2104}
2105def SRSDB_UPD : SRSI<1, "srsdb\tsp!, $mode"> {
2106 let Inst{24-23} = 0b10;
2107}
2108def SRSIA : SRSI<0, "srsia\tsp, $mode"> {
2109 let Inst{24-23} = 0b01;
2110}
2111def SRSIA_UPD : SRSI<1, "srsia\tsp!, $mode"> {
2112 let Inst{24-23} = 0b01;
2113}
2114def SRSIB : SRSI<0, "srsib\tsp, $mode"> {
2115 let Inst{24-23} = 0b11;
2116}
2117def SRSIB_UPD : SRSI<1, "srsib\tsp!, $mode"> {
2118 let Inst{24-23} = 0b11;
2119}
Jim Grosbach2c6363a2011-07-29 18:47:24 +00002120
Jim Grosbach5a287482011-07-29 17:51:39 +00002121// Return From Exception
Jim Grosbach2c6363a2011-07-29 18:47:24 +00002122class RFEI<bit wb, string asm>
2123 : XI<(outs), (ins GPR:$Rn), AddrModeNone, 4, IndexModeNone, BrFrm,
2124 NoItinerary, asm, "", []> {
2125 bits<4> Rn;
Johnny Chenfb566792010-02-17 21:39:10 +00002126 let Inst{31-28} = 0b1111;
Jim Grosbach2c6363a2011-07-29 18:47:24 +00002127 let Inst{27-25} = 0b100;
2128 let Inst{22} = 0;
2129 let Inst{21} = wb;
2130 let Inst{20} = 1;
2131 let Inst{19-16} = Rn;
2132 let Inst{15-0} = 0xa00;
Johnny Chenfb566792010-02-17 21:39:10 +00002133}
2134
Jim Grosbach2c6363a2011-07-29 18:47:24 +00002135def RFEDA : RFEI<0, "rfeda\t$Rn"> {
2136 let Inst{24-23} = 0;
2137}
2138def RFEDA_UPD : RFEI<1, "rfeda\t$Rn!"> {
2139 let Inst{24-23} = 0;
2140}
2141def RFEDB : RFEI<0, "rfedb\t$Rn"> {
2142 let Inst{24-23} = 0b10;
2143}
2144def RFEDB_UPD : RFEI<1, "rfedb\t$Rn!"> {
2145 let Inst{24-23} = 0b10;
2146}
2147def RFEIA : RFEI<0, "rfeia\t$Rn"> {
2148 let Inst{24-23} = 0b01;
2149}
2150def RFEIA_UPD : RFEI<1, "rfeia\t$Rn!"> {
2151 let Inst{24-23} = 0b01;
2152}
2153def RFEIB : RFEI<0, "rfeib\t$Rn"> {
2154 let Inst{24-23} = 0b11;
2155}
2156def RFEIB_UPD : RFEI<1, "rfeib\t$Rn!"> {
2157 let Inst{24-23} = 0b11;
Johnny Chenfb566792010-02-17 21:39:10 +00002158}
2159
Evan Chenga8e29892007-01-19 07:51:42 +00002160//===----------------------------------------------------------------------===//
Joe Abbey895ede82011-10-18 04:44:36 +00002161// Load / Store Instructions.
Evan Chenga8e29892007-01-19 07:51:42 +00002162//
Rafael Espindola82c678b2006-10-16 17:17:22 +00002163
Evan Chenga8e29892007-01-19 07:51:42 +00002164// Load
Jim Grosbach3e556122010-10-26 22:37:02 +00002165
2166
Evan Cheng7e2fe912010-10-28 06:47:08 +00002167defm LDR : AI_ldr1<0, "ldr", IIC_iLoad_r, IIC_iLoad_si,
Jim Grosbachc1d30212010-10-27 00:19:44 +00002168 UnOpFrag<(load node:$Src)>>;
Owen Anderson26d2f0a2011-08-11 20:21:46 +00002169defm LDRB : AI_ldr1nopc<1, "ldrb", IIC_iLoad_bh_r, IIC_iLoad_bh_si,
Jim Grosbachc1d30212010-10-27 00:19:44 +00002170 UnOpFrag<(zextloadi8 node:$Src)>>;
Evan Cheng7e2fe912010-10-28 06:47:08 +00002171defm STR : AI_str1<0, "str", IIC_iStore_r, IIC_iStore_si,
Jim Grosbach7e3383c2010-10-27 23:12:14 +00002172 BinOpFrag<(store node:$LHS, node:$RHS)>>;
Owen Anderson26d2f0a2011-08-11 20:21:46 +00002173defm STRB : AI_str1nopc<1, "strb", IIC_iStore_bh_r, IIC_iStore_bh_si,
Jim Grosbach7e3383c2010-10-27 23:12:14 +00002174 BinOpFrag<(truncstorei8 node:$LHS, node:$RHS)>>;
Rafael Espindola82c678b2006-10-16 17:17:22 +00002175
Evan Chengfa775d02007-03-19 07:20:03 +00002176// Special LDR for loads from non-pc-relative constpools.
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00002177let canFoldAsLoad = 1, mayLoad = 1, neverHasSideEffects = 1,
Jim Grosbach7ce05792011-08-03 23:50:40 +00002178 isReMaterializable = 1, isCodeGenOnly = 1 in
Jim Grosbach9558b4c2010-11-19 21:07:51 +00002179def LDRcp : AI2ldst<0b010, 1, 0, (outs GPR:$Rt), (ins addrmode_imm12:$addr),
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00002180 AddrMode_i12, LdFrm, IIC_iLoad_r, "ldr", "\t$Rt, $addr",
2181 []> {
Jim Grosbach3e556122010-10-26 22:37:02 +00002182 bits<4> Rt;
2183 bits<17> addr;
2184 let Inst{23} = addr{12}; // U (add = ('U' == 1))
2185 let Inst{19-16} = 0b1111;
2186 let Inst{15-12} = Rt;
2187 let Inst{11-0} = addr{11-0}; // imm12
2188}
Evan Chengfa775d02007-03-19 07:20:03 +00002189
Evan Chenga8e29892007-01-19 07:51:42 +00002190// Loads with zero extension
Jim Grosbachf1ce7cc2010-11-19 18:16:46 +00002191def LDRH : AI3ld<0b1011, 1, (outs GPR:$Rt), (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbach89e14c72010-11-17 18:11:11 +00002192 IIC_iLoad_bh_r, "ldrh", "\t$Rt, $addr",
2193 [(set GPR:$Rt, (zextloadi16 addrmode3:$addr))]>;
Rafael Espindola82c678b2006-10-16 17:17:22 +00002194
Evan Chenga8e29892007-01-19 07:51:42 +00002195// Loads with sign extension
Jim Grosbachf1ce7cc2010-11-19 18:16:46 +00002196def LDRSH : AI3ld<0b1111, 1, (outs GPR:$Rt), (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbach89e14c72010-11-17 18:11:11 +00002197 IIC_iLoad_bh_r, "ldrsh", "\t$Rt, $addr",
2198 [(set GPR:$Rt, (sextloadi16 addrmode3:$addr))]>;
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00002199
Jim Grosbachf1ce7cc2010-11-19 18:16:46 +00002200def LDRSB : AI3ld<0b1101, 1, (outs GPR:$Rt), (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbach89e14c72010-11-17 18:11:11 +00002201 IIC_iLoad_bh_r, "ldrsb", "\t$Rt, $addr",
2202 [(set GPR:$Rt, (sextloadi8 addrmode3:$addr))]>;
Rafael Espindolac391d162006-10-23 20:34:27 +00002203
Jim Grosbach5b03a3a2011-04-08 18:47:05 +00002204let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1 in {
Evan Chenga8e29892007-01-19 07:51:42 +00002205// Load doubleword
Jim Grosbachf1ce7cc2010-11-19 18:16:46 +00002206def LDRD : AI3ld<0b1101, 0, (outs GPR:$Rd, GPR:$dst2),
2207 (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbach9a3507f2011-04-01 20:26:57 +00002208 IIC_iLoad_d_r, "ldrd", "\t$Rd, $dst2, $addr",
Misha Brukmanbf16f1d2009-08-27 14:14:21 +00002209 []>, Requires<[IsARM, HasV5TE]>;
Jim Grosbach9cb15b52010-11-19 19:41:26 +00002210}
Rafael Espindolac391d162006-10-23 20:34:27 +00002211
Evan Chenga8e29892007-01-19 07:51:42 +00002212// Indexed loads
Evan Chengc39916b2011-11-04 01:48:58 +00002213multiclass AI2_ldridx<bit isByte, string opc,
2214 InstrItinClass iii, InstrItinClass iir> {
Owen Anderson9ab0f252011-08-26 20:43:14 +00002215 def _PRE_IMM : AI2ldstidx<1, isByte, 1, (outs GPR:$Rt, GPR:$Rn_wb),
Evan Chengc39916b2011-11-04 01:48:58 +00002216 (ins addrmode_imm12:$addr), IndexModePre, LdFrm, iii,
Jim Grosbach99f53d12010-11-15 20:47:07 +00002217 opc, "\t$Rt, $addr!", "$addr.base = $Rn_wb", []> {
Owen Anderson9ab0f252011-08-26 20:43:14 +00002218 bits<17> addr;
2219 let Inst{25} = 0;
Jim Grosbach99f53d12010-11-15 20:47:07 +00002220 let Inst{23} = addr{12};
Owen Anderson9ab0f252011-08-26 20:43:14 +00002221 let Inst{19-16} = addr{16-13};
Jim Grosbach99f53d12010-11-15 20:47:07 +00002222 let Inst{11-0} = addr{11-0};
Owen Anderson9ab0f252011-08-26 20:43:14 +00002223 let DecoderMethod = "DecodeLDRPreImm";
2224 let AsmMatchConverter = "cvtLdWriteBackRegAddrModeImm12";
2225 }
2226
2227 def _PRE_REG : AI2ldstidx<1, isByte, 1, (outs GPR:$Rt, GPR:$Rn_wb),
Evan Chengc39916b2011-11-04 01:48:58 +00002228 (ins ldst_so_reg:$addr), IndexModePre, LdFrm, iir,
Owen Anderson9ab0f252011-08-26 20:43:14 +00002229 opc, "\t$Rt, $addr!", "$addr.base = $Rn_wb", []> {
2230 bits<17> addr;
2231 let Inst{25} = 1;
2232 let Inst{23} = addr{12};
2233 let Inst{19-16} = addr{16-13};
2234 let Inst{11-0} = addr{11-0};
2235 let Inst{4} = 0;
2236 let DecoderMethod = "DecodeLDRPreReg";
Jim Grosbach1355cf12011-07-26 17:10:22 +00002237 let AsmMatchConverter = "cvtLdWriteBackRegAddrMode2";
Jim Grosbach99f53d12010-11-15 20:47:07 +00002238 }
Owen Anderson793e7962011-07-26 20:54:26 +00002239
2240 def _POST_REG : AI2ldstidx<1, isByte, 0, (outs GPR:$Rt, GPR:$Rn_wb),
Jim Grosbach039c2e12011-08-04 23:01:30 +00002241 (ins addr_offset_none:$addr, am2offset_reg:$offset),
Evan Chengc39916b2011-11-04 01:48:58 +00002242 IndexModePost, LdFrm, iir,
Jim Grosbach039c2e12011-08-04 23:01:30 +00002243 opc, "\t$Rt, $addr, $offset",
2244 "$addr.base = $Rn_wb", []> {
Owen Anderson793e7962011-07-26 20:54:26 +00002245 // {12} isAdd
2246 // {11-0} imm12/Rm
2247 bits<14> offset;
Jim Grosbach039c2e12011-08-04 23:01:30 +00002248 bits<4> addr;
Owen Anderson793e7962011-07-26 20:54:26 +00002249 let Inst{25} = 1;
2250 let Inst{23} = offset{12};
Jim Grosbach039c2e12011-08-04 23:01:30 +00002251 let Inst{19-16} = addr;
Owen Anderson793e7962011-07-26 20:54:26 +00002252 let Inst{11-0} = offset{11-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002253
2254 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
Owen Anderson793e7962011-07-26 20:54:26 +00002255 }
2256
2257 def _POST_IMM : AI2ldstidx<1, isByte, 0, (outs GPR:$Rt, GPR:$Rn_wb),
Jim Grosbach039c2e12011-08-04 23:01:30 +00002258 (ins addr_offset_none:$addr, am2offset_imm:$offset),
Evan Chengc39916b2011-11-04 01:48:58 +00002259 IndexModePost, LdFrm, iii,
Jim Grosbach039c2e12011-08-04 23:01:30 +00002260 opc, "\t$Rt, $addr, $offset",
2261 "$addr.base = $Rn_wb", []> {
Jim Grosbach99f53d12010-11-15 20:47:07 +00002262 // {12} isAdd
2263 // {11-0} imm12/Rm
Bruno Cardoso Lopesb41aaab2011-03-31 15:54:36 +00002264 bits<14> offset;
Jim Grosbach039c2e12011-08-04 23:01:30 +00002265 bits<4> addr;
Owen Anderson793e7962011-07-26 20:54:26 +00002266 let Inst{25} = 0;
Bruno Cardoso Lopesb41aaab2011-03-31 15:54:36 +00002267 let Inst{23} = offset{12};
Jim Grosbach039c2e12011-08-04 23:01:30 +00002268 let Inst{19-16} = addr;
Bruno Cardoso Lopesb41aaab2011-03-31 15:54:36 +00002269 let Inst{11-0} = offset{11-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002270
2271 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
Jim Grosbach99f53d12010-11-15 20:47:07 +00002272 }
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002273
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00002274}
Rafael Espindoladc124a22006-05-18 21:45:49 +00002275
Jim Grosbach9cb15b52010-11-19 19:41:26 +00002276let mayLoad = 1, neverHasSideEffects = 1 in {
Evan Chengc39916b2011-11-04 01:48:58 +00002277// FIXME: for LDR_PRE_REG etc. the itineray should be either IIC_iLoad_ru or
2278// IIC_iLoad_siu depending on whether it the offset register is shifted.
2279defm LDR : AI2_ldridx<0, "ldr", IIC_iLoad_iu, IIC_iLoad_ru>;
2280defm LDRB : AI2_ldridx<1, "ldrb", IIC_iLoad_bh_iu, IIC_iLoad_bh_ru>;
Jim Grosbach9cb15b52010-11-19 19:41:26 +00002281}
Rafael Espindola450856d2006-12-12 00:37:38 +00002282
Jim Grosbach45251b32011-08-11 20:41:13 +00002283multiclass AI3_ldridx<bits<4> op, string opc, InstrItinClass itin> {
2284 def _PRE : AI3ldstidx<op, 1, 1, (outs GPR:$Rt, GPR:$Rn_wb),
Jim Grosbach9cb15b52010-11-19 19:41:26 +00002285 (ins addrmode3:$addr), IndexModePre,
2286 LdMiscFrm, itin,
2287 opc, "\t$Rt, $addr!", "$addr.base = $Rn_wb", []> {
2288 bits<14> addr;
2289 let Inst{23} = addr{8}; // U bit
2290 let Inst{22} = addr{13}; // 1 == imm8, 0 == Rm
2291 let Inst{19-16} = addr{12-9}; // Rn
2292 let Inst{11-8} = addr{7-4}; // imm7_4/zero
2293 let Inst{3-0} = addr{3-0}; // imm3_0/Rm
Jim Grosbach623a4542011-08-10 22:42:16 +00002294 let AsmMatchConverter = "cvtLdWriteBackRegAddrMode3";
Owen Anderson0d094992011-08-12 20:36:11 +00002295 let DecoderMethod = "DecodeAddrMode3Instruction";
Jim Grosbach9cb15b52010-11-19 19:41:26 +00002296 }
Jim Grosbach45251b32011-08-11 20:41:13 +00002297 def _POST : AI3ldstidx<op, 1, 0, (outs GPR:$Rt, GPR:$Rn_wb),
Jim Grosbach623a4542011-08-10 22:42:16 +00002298 (ins addr_offset_none:$addr, am3offset:$offset),
2299 IndexModePost, LdMiscFrm, itin,
2300 opc, "\t$Rt, $addr, $offset", "$addr.base = $Rn_wb",
2301 []> {
Jim Grosbach078e2392010-11-19 23:14:43 +00002302 bits<10> offset;
Jim Grosbach623a4542011-08-10 22:42:16 +00002303 bits<4> addr;
Jim Grosbach078e2392010-11-19 23:14:43 +00002304 let Inst{23} = offset{8}; // U bit
2305 let Inst{22} = offset{9}; // 1 == imm8, 0 == Rm
Jim Grosbach623a4542011-08-10 22:42:16 +00002306 let Inst{19-16} = addr;
Jim Grosbach078e2392010-11-19 23:14:43 +00002307 let Inst{11-8} = offset{7-4}; // imm7_4/zero
2308 let Inst{3-0} = offset{3-0}; // imm3_0/Rm
Owen Anderson0d094992011-08-12 20:36:11 +00002309 let DecoderMethod = "DecodeAddrMode3Instruction";
Jim Grosbach9cb15b52010-11-19 19:41:26 +00002310 }
2311}
Rafael Espindola4e307642006-09-08 16:59:47 +00002312
Jim Grosbach9cb15b52010-11-19 19:41:26 +00002313let mayLoad = 1, neverHasSideEffects = 1 in {
Jim Grosbach45251b32011-08-11 20:41:13 +00002314defm LDRH : AI3_ldridx<0b1011, "ldrh", IIC_iLoad_bh_ru>;
2315defm LDRSH : AI3_ldridx<0b1111, "ldrsh", IIC_iLoad_bh_ru>;
2316defm LDRSB : AI3_ldridx<0b1101, "ldrsb", IIC_iLoad_bh_ru>;
Jim Grosbach5b03a3a2011-04-08 18:47:05 +00002317let hasExtraDefRegAllocReq = 1 in {
Jim Grosbach45251b32011-08-11 20:41:13 +00002318def LDRD_PRE : AI3ldstidx<0b1101, 0, 1, (outs GPR:$Rt, GPR:$Rt2, GPR:$Rn_wb),
Jim Grosbach215e4fd2011-04-05 18:40:13 +00002319 (ins addrmode3:$addr), IndexModePre,
2320 LdMiscFrm, IIC_iLoad_d_ru,
2321 "ldrd", "\t$Rt, $Rt2, $addr!",
2322 "$addr.base = $Rn_wb", []> {
2323 bits<14> addr;
2324 let Inst{23} = addr{8}; // U bit
2325 let Inst{22} = addr{13}; // 1 == imm8, 0 == Rm
2326 let Inst{19-16} = addr{12-9}; // Rn
2327 let Inst{11-8} = addr{7-4}; // imm7_4/zero
2328 let Inst{3-0} = addr{3-0}; // imm3_0/Rm
Owen Anderson8313b482011-07-28 17:53:25 +00002329 let DecoderMethod = "DecodeAddrMode3Instruction";
Jim Grosbach2fd2b872011-08-10 20:29:19 +00002330 let AsmMatchConverter = "cvtLdrdPre";
Jim Grosbach215e4fd2011-04-05 18:40:13 +00002331}
Jim Grosbach45251b32011-08-11 20:41:13 +00002332def LDRD_POST: AI3ldstidx<0b1101, 0, 0, (outs GPR:$Rt, GPR:$Rt2, GPR:$Rn_wb),
Jim Grosbach2fd2b872011-08-10 20:29:19 +00002333 (ins addr_offset_none:$addr, am3offset:$offset),
2334 IndexModePost, LdMiscFrm, IIC_iLoad_d_ru,
2335 "ldrd", "\t$Rt, $Rt2, $addr, $offset",
2336 "$addr.base = $Rn_wb", []> {
Jim Grosbach215e4fd2011-04-05 18:40:13 +00002337 bits<10> offset;
Jim Grosbach2fd2b872011-08-10 20:29:19 +00002338 bits<4> addr;
Jim Grosbach215e4fd2011-04-05 18:40:13 +00002339 let Inst{23} = offset{8}; // U bit
2340 let Inst{22} = offset{9}; // 1 == imm8, 0 == Rm
Jim Grosbach2fd2b872011-08-10 20:29:19 +00002341 let Inst{19-16} = addr;
Jim Grosbach215e4fd2011-04-05 18:40:13 +00002342 let Inst{11-8} = offset{7-4}; // imm7_4/zero
2343 let Inst{3-0} = offset{3-0}; // imm3_0/Rm
Owen Anderson8313b482011-07-28 17:53:25 +00002344 let DecoderMethod = "DecodeAddrMode3Instruction";
Jim Grosbach215e4fd2011-04-05 18:40:13 +00002345}
Jim Grosbach5b03a3a2011-04-08 18:47:05 +00002346} // hasExtraDefRegAllocReq = 1
Jim Grosbach9cb15b52010-11-19 19:41:26 +00002347} // mayLoad = 1, neverHasSideEffects = 1
Evan Chenga8e29892007-01-19 07:51:42 +00002348
Jim Grosbach89958d52011-08-11 21:41:59 +00002349// LDRT, LDRBT, LDRSBT, LDRHT, LDRSHT.
Jim Grosbach9cb15b52010-11-19 19:41:26 +00002350let mayLoad = 1, neverHasSideEffects = 1 in {
Jim Grosbach59999262011-08-10 23:43:54 +00002351def LDRT_POST_REG : AI2ldstidx<1, 0, 0, (outs GPR:$Rt, GPR:$Rn_wb),
2352 (ins addr_offset_none:$addr, am2offset_reg:$offset),
2353 IndexModePost, LdFrm, IIC_iLoad_ru,
2354 "ldrt", "\t$Rt, $addr, $offset",
2355 "$addr.base = $Rn_wb", []> {
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00002356 // {12} isAdd
2357 // {11-0} imm12/Rm
Jim Grosbach59999262011-08-10 23:43:54 +00002358 bits<14> offset;
2359 bits<4> addr;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002360 let Inst{25} = 1;
Jim Grosbach59999262011-08-10 23:43:54 +00002361 let Inst{23} = offset{12};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002362 let Inst{21} = 1; // overwrite
Jim Grosbach59999262011-08-10 23:43:54 +00002363 let Inst{19-16} = addr;
2364 let Inst{11-5} = offset{11-5};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002365 let Inst{4} = 0;
Jim Grosbach59999262011-08-10 23:43:54 +00002366 let Inst{3-0} = offset{3-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002367 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
2368}
Jim Grosbach59999262011-08-10 23:43:54 +00002369
2370def LDRT_POST_IMM : AI2ldstidx<1, 0, 0, (outs GPR:$Rt, GPR:$Rn_wb),
2371 (ins addr_offset_none:$addr, am2offset_imm:$offset),
Jim Grosbache15defc2011-08-10 23:23:47 +00002372 IndexModePost, LdFrm, IIC_iLoad_ru,
Jim Grosbach59999262011-08-10 23:43:54 +00002373 "ldrt", "\t$Rt, $addr, $offset",
2374 "$addr.base = $Rn_wb", []> {
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002375 // {12} isAdd
2376 // {11-0} imm12/Rm
Jim Grosbach59999262011-08-10 23:43:54 +00002377 bits<14> offset;
2378 bits<4> addr;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002379 let Inst{25} = 0;
Jim Grosbach59999262011-08-10 23:43:54 +00002380 let Inst{23} = offset{12};
Johnny Chene4c7f0f2010-02-11 20:31:08 +00002381 let Inst{21} = 1; // overwrite
Jim Grosbach59999262011-08-10 23:43:54 +00002382 let Inst{19-16} = addr;
2383 let Inst{11-0} = offset{11-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002384 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
Johnny Chene4c7f0f2010-02-11 20:31:08 +00002385}
Jim Grosbach3148a652011-08-08 23:28:47 +00002386
2387def LDRBT_POST_REG : AI2ldstidx<1, 1, 0, (outs GPR:$Rt, GPR:$Rn_wb),
2388 (ins addr_offset_none:$addr, am2offset_reg:$offset),
2389 IndexModePost, LdFrm, IIC_iLoad_bh_ru,
2390 "ldrbt", "\t$Rt, $addr, $offset",
2391 "$addr.base = $Rn_wb", []> {
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00002392 // {12} isAdd
2393 // {11-0} imm12/Rm
Jim Grosbach3148a652011-08-08 23:28:47 +00002394 bits<14> offset;
2395 bits<4> addr;
2396 let Inst{25} = 1;
2397 let Inst{23} = offset{12};
Johnny Chenadb561d2010-02-18 03:27:42 +00002398 let Inst{21} = 1; // overwrite
Jim Grosbach3148a652011-08-08 23:28:47 +00002399 let Inst{19-16} = addr;
Owen Anderson63681192011-08-12 19:41:29 +00002400 let Inst{11-5} = offset{11-5};
2401 let Inst{4} = 0;
2402 let Inst{3-0} = offset{3-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002403 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
Jim Grosbach3148a652011-08-08 23:28:47 +00002404}
2405
2406def LDRBT_POST_IMM : AI2ldstidx<1, 1, 0, (outs GPR:$Rt, GPR:$Rn_wb),
2407 (ins addr_offset_none:$addr, am2offset_imm:$offset),
2408 IndexModePost, LdFrm, IIC_iLoad_bh_ru,
2409 "ldrbt", "\t$Rt, $addr, $offset",
2410 "$addr.base = $Rn_wb", []> {
2411 // {12} isAdd
2412 // {11-0} imm12/Rm
2413 bits<14> offset;
2414 bits<4> addr;
2415 let Inst{25} = 0;
2416 let Inst{23} = offset{12};
2417 let Inst{21} = 1; // overwrite
2418 let Inst{19-16} = addr;
2419 let Inst{11-0} = offset{11-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002420 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
Johnny Chenadb561d2010-02-18 03:27:42 +00002421}
Jim Grosbach7ce05792011-08-03 23:50:40 +00002422
2423multiclass AI3ldrT<bits<4> op, string opc> {
2424 def i : AI3ldstidxT<op, 1, (outs GPR:$Rt, GPR:$base_wb),
2425 (ins addr_offset_none:$addr, postidx_imm8:$offset),
2426 IndexModePost, LdMiscFrm, IIC_iLoad_bh_ru, opc,
2427 "\t$Rt, $addr, $offset", "$addr.base = $base_wb", []> {
2428 bits<9> offset;
2429 let Inst{23} = offset{8};
2430 let Inst{22} = 1;
2431 let Inst{11-8} = offset{7-4};
2432 let Inst{3-0} = offset{3-0};
2433 let AsmMatchConverter = "cvtLdExtTWriteBackImm";
2434 }
2435 def r : AI3ldstidxT<op, 1, (outs GPR:$Rt, GPR:$base_wb),
2436 (ins addr_offset_none:$addr, postidx_reg:$Rm),
2437 IndexModePost, LdMiscFrm, IIC_iLoad_bh_ru, opc,
2438 "\t$Rt, $addr, $Rm", "$addr.base = $base_wb", []> {
2439 bits<5> Rm;
2440 let Inst{23} = Rm{4};
2441 let Inst{22} = 0;
2442 let Inst{11-8} = 0;
2443 let Inst{3-0} = Rm{3-0};
2444 let AsmMatchConverter = "cvtLdExtTWriteBackReg";
2445 }
Johnny Chenadb561d2010-02-18 03:27:42 +00002446}
Jim Grosbach7ce05792011-08-03 23:50:40 +00002447
2448defm LDRSBT : AI3ldrT<0b1101, "ldrsbt">;
2449defm LDRHT : AI3ldrT<0b1011, "ldrht">;
2450defm LDRSHT : AI3ldrT<0b1111, "ldrsht">;
Jim Grosbach9cb15b52010-11-19 19:41:26 +00002451}
Johnny Chene4c7f0f2010-02-11 20:31:08 +00002452
Evan Chenga8e29892007-01-19 07:51:42 +00002453// Store
Evan Chenga8e29892007-01-19 07:51:42 +00002454
2455// Stores with truncate
Jim Grosbach2aeb6122010-11-19 22:14:31 +00002456def STRH : AI3str<0b1011, (outs), (ins GPR:$Rt, addrmode3:$addr), StMiscFrm,
Jim Grosbach570a9222010-11-11 01:09:40 +00002457 IIC_iStore_bh_r, "strh", "\t$Rt, $addr",
2458 [(truncstorei16 GPR:$Rt, addrmode3:$addr)]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002459
Evan Chenga8e29892007-01-19 07:51:42 +00002460// Store doubleword
Jim Grosbach9a3507f2011-04-01 20:26:57 +00002461let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 in
2462def STRD : AI3str<0b1111, (outs), (ins GPR:$Rt, GPR:$src2, addrmode3:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00002463 StMiscFrm, IIC_iStore_d_r,
Owen Anderson8313b482011-07-28 17:53:25 +00002464 "strd", "\t$Rt, $src2, $addr", []>,
2465 Requires<[IsARM, HasV5TE]> {
2466 let Inst{21} = 0;
2467}
Evan Chenga8e29892007-01-19 07:51:42 +00002468
2469// Indexed stores
Evan Chengc39916b2011-11-04 01:48:58 +00002470multiclass AI2_stridx<bit isByte, string opc,
2471 InstrItinClass iii, InstrItinClass iir> {
Jim Grosbach19dec202011-08-05 20:35:44 +00002472 def _PRE_IMM : AI2ldstidx<0, isByte, 1, (outs GPR:$Rn_wb),
2473 (ins GPR:$Rt, addrmode_imm12:$addr), IndexModePre,
Evan Chengc39916b2011-11-04 01:48:58 +00002474 StFrm, iii,
Jim Grosbach19dec202011-08-05 20:35:44 +00002475 opc, "\t$Rt, $addr!", "$addr.base = $Rn_wb", []> {
2476 bits<17> addr;
2477 let Inst{25} = 0;
2478 let Inst{23} = addr{12}; // U (add = ('U' == 1))
2479 let Inst{19-16} = addr{16-13}; // Rn
2480 let Inst{11-0} = addr{11-0}; // imm12
Jim Grosbach548340c2011-08-11 19:22:40 +00002481 let AsmMatchConverter = "cvtStWriteBackRegAddrModeImm12";
Owen Anderson7cdbf082011-08-12 18:12:39 +00002482 let DecoderMethod = "DecodeSTRPreImm";
Jim Grosbach19dec202011-08-05 20:35:44 +00002483 }
Evan Chenga8e29892007-01-19 07:51:42 +00002484
Jim Grosbach19dec202011-08-05 20:35:44 +00002485 def _PRE_REG : AI2ldstidx<0, isByte, 1, (outs GPR:$Rn_wb),
Jim Grosbach548340c2011-08-11 19:22:40 +00002486 (ins GPR:$Rt, ldst_so_reg:$addr),
Evan Chengc39916b2011-11-04 01:48:58 +00002487 IndexModePre, StFrm, iir,
Jim Grosbach19dec202011-08-05 20:35:44 +00002488 opc, "\t$Rt, $addr!", "$addr.base = $Rn_wb", []> {
2489 bits<17> addr;
2490 let Inst{25} = 1;
2491 let Inst{23} = addr{12}; // U (add = ('U' == 1))
2492 let Inst{19-16} = addr{16-13}; // Rn
2493 let Inst{11-0} = addr{11-0};
2494 let Inst{4} = 0; // Inst{4} = 0
2495 let AsmMatchConverter = "cvtStWriteBackRegAddrMode2";
Owen Anderson7cdbf082011-08-12 18:12:39 +00002496 let DecoderMethod = "DecodeSTRPreReg";
Jim Grosbach19dec202011-08-05 20:35:44 +00002497 }
2498 def _POST_REG : AI2ldstidx<0, isByte, 0, (outs GPR:$Rn_wb),
2499 (ins GPR:$Rt, addr_offset_none:$addr, am2offset_reg:$offset),
Evan Chengc39916b2011-11-04 01:48:58 +00002500 IndexModePost, StFrm, iir,
Jim Grosbach19dec202011-08-05 20:35:44 +00002501 opc, "\t$Rt, $addr, $offset",
2502 "$addr.base = $Rn_wb", []> {
2503 // {12} isAdd
2504 // {11-0} imm12/Rm
2505 bits<14> offset;
2506 bits<4> addr;
2507 let Inst{25} = 1;
2508 let Inst{23} = offset{12};
2509 let Inst{19-16} = addr;
2510 let Inst{11-0} = offset{11-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002511
2512 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
Jim Grosbach19dec202011-08-05 20:35:44 +00002513 }
Owen Anderson793e7962011-07-26 20:54:26 +00002514
Jim Grosbach19dec202011-08-05 20:35:44 +00002515 def _POST_IMM : AI2ldstidx<0, isByte, 0, (outs GPR:$Rn_wb),
2516 (ins GPR:$Rt, addr_offset_none:$addr, am2offset_imm:$offset),
Evan Chengc39916b2011-11-04 01:48:58 +00002517 IndexModePost, StFrm, iii,
Jim Grosbach19dec202011-08-05 20:35:44 +00002518 opc, "\t$Rt, $addr, $offset",
2519 "$addr.base = $Rn_wb", []> {
2520 // {12} isAdd
2521 // {11-0} imm12/Rm
2522 bits<14> offset;
2523 bits<4> addr;
2524 let Inst{25} = 0;
2525 let Inst{23} = offset{12};
2526 let Inst{19-16} = addr;
2527 let Inst{11-0} = offset{11-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002528
2529 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
Jim Grosbach19dec202011-08-05 20:35:44 +00002530 }
2531}
Owen Anderson793e7962011-07-26 20:54:26 +00002532
Jim Grosbach19dec202011-08-05 20:35:44 +00002533let mayStore = 1, neverHasSideEffects = 1 in {
Evan Chengc39916b2011-11-04 01:48:58 +00002534// FIXME: for STR_PRE_REG etc. the itineray should be either IIC_iStore_ru or
2535// IIC_iStore_siu depending on whether it the offset register is shifted.
2536defm STR : AI2_stridx<0, "str", IIC_iStore_iu, IIC_iStore_ru>;
2537defm STRB : AI2_stridx<1, "strb", IIC_iStore_bh_iu, IIC_iStore_bh_ru>;
Jim Grosbach19dec202011-08-05 20:35:44 +00002538}
Evan Chenga8e29892007-01-19 07:51:42 +00002539
Jim Grosbach19dec202011-08-05 20:35:44 +00002540def : ARMPat<(post_store GPR:$Rt, addr_offset_none:$addr,
2541 am2offset_reg:$offset),
2542 (STR_POST_REG GPR:$Rt, addr_offset_none:$addr,
2543 am2offset_reg:$offset)>;
2544def : ARMPat<(post_store GPR:$Rt, addr_offset_none:$addr,
2545 am2offset_imm:$offset),
2546 (STR_POST_IMM GPR:$Rt, addr_offset_none:$addr,
2547 am2offset_imm:$offset)>;
2548def : ARMPat<(post_truncsti8 GPR:$Rt, addr_offset_none:$addr,
2549 am2offset_reg:$offset),
2550 (STRB_POST_REG GPR:$Rt, addr_offset_none:$addr,
2551 am2offset_reg:$offset)>;
2552def : ARMPat<(post_truncsti8 GPR:$Rt, addr_offset_none:$addr,
2553 am2offset_imm:$offset),
2554 (STRB_POST_IMM GPR:$Rt, addr_offset_none:$addr,
2555 am2offset_imm:$offset)>;
Owen Anderson793e7962011-07-26 20:54:26 +00002556
Jim Grosbach19dec202011-08-05 20:35:44 +00002557// Pseudo-instructions for pattern matching the pre-indexed stores. We can't
2558// put the patterns on the instruction definitions directly as ISel wants
2559// the address base and offset to be separate operands, not a single
2560// complex operand like we represent the instructions themselves. The
2561// pseudos map between the two.
2562let usesCustomInserter = 1,
2563 Constraints = "$Rn = $Rn_wb,@earlyclobber $Rn_wb" in {
2564def STRi_preidx: ARMPseudoInst<(outs GPR:$Rn_wb),
2565 (ins GPR:$Rt, GPR:$Rn, am2offset_imm:$offset, pred:$p),
2566 4, IIC_iStore_ru,
2567 [(set GPR:$Rn_wb,
2568 (pre_store GPR:$Rt, GPR:$Rn, am2offset_imm:$offset))]>;
2569def STRr_preidx: ARMPseudoInst<(outs GPR:$Rn_wb),
2570 (ins GPR:$Rt, GPR:$Rn, am2offset_reg:$offset, pred:$p),
2571 4, IIC_iStore_ru,
2572 [(set GPR:$Rn_wb,
2573 (pre_store GPR:$Rt, GPR:$Rn, am2offset_reg:$offset))]>;
2574def STRBi_preidx: ARMPseudoInst<(outs GPR:$Rn_wb),
2575 (ins GPR:$Rt, GPR:$Rn, am2offset_imm:$offset, pred:$p),
2576 4, IIC_iStore_ru,
2577 [(set GPR:$Rn_wb,
2578 (pre_truncsti8 GPR:$Rt, GPR:$Rn, am2offset_imm:$offset))]>;
2579def STRBr_preidx: ARMPseudoInst<(outs GPR:$Rn_wb),
2580 (ins GPR:$Rt, GPR:$Rn, am2offset_reg:$offset, pred:$p),
2581 4, IIC_iStore_ru,
2582 [(set GPR:$Rn_wb,
2583 (pre_truncsti8 GPR:$Rt, GPR:$Rn, am2offset_reg:$offset))]>;
Jim Grosbach7b8f46c2011-08-11 21:17:22 +00002584def STRH_preidx: ARMPseudoInst<(outs GPR:$Rn_wb),
2585 (ins GPR:$Rt, GPR:$Rn, am3offset:$offset, pred:$p),
2586 4, IIC_iStore_ru,
2587 [(set GPR:$Rn_wb,
2588 (pre_truncsti16 GPR:$Rt, GPR:$Rn, am3offset:$offset))]>;
Jim Grosbach19dec202011-08-05 20:35:44 +00002589}
Jim Grosbacha1b41752010-11-19 22:06:57 +00002590
Evan Chenga8e29892007-01-19 07:51:42 +00002591
Jim Grosbach7b8f46c2011-08-11 21:17:22 +00002592
2593def STRH_PRE : AI3ldstidx<0b1011, 0, 1, (outs GPR:$Rn_wb),
2594 (ins GPR:$Rt, addrmode3:$addr), IndexModePre,
2595 StMiscFrm, IIC_iStore_bh_ru,
2596 "strh", "\t$Rt, $addr!", "$addr.base = $Rn_wb", []> {
2597 bits<14> addr;
2598 let Inst{23} = addr{8}; // U bit
2599 let Inst{22} = addr{13}; // 1 == imm8, 0 == Rm
2600 let Inst{19-16} = addr{12-9}; // Rn
2601 let Inst{11-8} = addr{7-4}; // imm7_4/zero
2602 let Inst{3-0} = addr{3-0}; // imm3_0/Rm
2603 let AsmMatchConverter = "cvtStWriteBackRegAddrMode3";
Owen Anderson79628e92011-08-12 20:02:50 +00002604 let DecoderMethod = "DecodeAddrMode3Instruction";
Jim Grosbach7b8f46c2011-08-11 21:17:22 +00002605}
2606
2607def STRH_POST : AI3ldstidx<0b1011, 0, 0, (outs GPR:$Rn_wb),
2608 (ins GPR:$Rt, addr_offset_none:$addr, am3offset:$offset),
2609 IndexModePost, StMiscFrm, IIC_iStore_bh_ru,
2610 "strh", "\t$Rt, $addr, $offset", "$addr.base = $Rn_wb",
2611 [(set GPR:$Rn_wb, (post_truncsti16 GPR:$Rt,
2612 addr_offset_none:$addr,
2613 am3offset:$offset))]> {
2614 bits<10> offset;
2615 bits<4> addr;
2616 let Inst{23} = offset{8}; // U bit
2617 let Inst{22} = offset{9}; // 1 == imm8, 0 == Rm
2618 let Inst{19-16} = addr;
2619 let Inst{11-8} = offset{7-4}; // imm7_4/zero
2620 let Inst{3-0} = offset{3-0}; // imm3_0/Rm
Owen Anderson79628e92011-08-12 20:02:50 +00002621 let DecoderMethod = "DecodeAddrMode3Instruction";
Jim Grosbach7b8f46c2011-08-11 21:17:22 +00002622}
Evan Chenga8e29892007-01-19 07:51:42 +00002623
Jim Grosbach5b03a3a2011-04-08 18:47:05 +00002624let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 in {
Jim Grosbach45251b32011-08-11 20:41:13 +00002625def STRD_PRE : AI3ldstidx<0b1111, 0, 1, (outs GPR:$Rn_wb),
Jim Grosbach14605d12011-08-11 20:28:23 +00002626 (ins GPR:$Rt, GPR:$Rt2, addrmode3:$addr),
2627 IndexModePre, StMiscFrm, IIC_iStore_d_ru,
2628 "strd", "\t$Rt, $Rt2, $addr!",
2629 "$addr.base = $Rn_wb", []> {
2630 bits<14> addr;
2631 let Inst{23} = addr{8}; // U bit
2632 let Inst{22} = addr{13}; // 1 == imm8, 0 == Rm
2633 let Inst{19-16} = addr{12-9}; // Rn
2634 let Inst{11-8} = addr{7-4}; // imm7_4/zero
2635 let Inst{3-0} = addr{3-0}; // imm3_0/Rm
Owen Anderson8313b482011-07-28 17:53:25 +00002636 let DecoderMethod = "DecodeAddrMode3Instruction";
Jim Grosbach14605d12011-08-11 20:28:23 +00002637 let AsmMatchConverter = "cvtStrdPre";
Owen Anderson8313b482011-07-28 17:53:25 +00002638}
Johnny Chen39a4bb32010-02-18 22:31:18 +00002639
Jim Grosbach45251b32011-08-11 20:41:13 +00002640def STRD_POST: AI3ldstidx<0b1111, 0, 0, (outs GPR:$Rn_wb),
Jim Grosbach14605d12011-08-11 20:28:23 +00002641 (ins GPR:$Rt, GPR:$Rt2, addr_offset_none:$addr,
2642 am3offset:$offset),
2643 IndexModePost, StMiscFrm, IIC_iStore_d_ru,
2644 "strd", "\t$Rt, $Rt2, $addr, $offset",
2645 "$addr.base = $Rn_wb", []> {
Owen Anderson8313b482011-07-28 17:53:25 +00002646 bits<10> offset;
Jim Grosbach14605d12011-08-11 20:28:23 +00002647 bits<4> addr;
2648 let Inst{23} = offset{8}; // U bit
2649 let Inst{22} = offset{9}; // 1 == imm8, 0 == Rm
2650 let Inst{19-16} = addr;
2651 let Inst{11-8} = offset{7-4}; // imm7_4/zero
2652 let Inst{3-0} = offset{3-0}; // imm3_0/Rm
Owen Anderson8313b482011-07-28 17:53:25 +00002653 let DecoderMethod = "DecodeAddrMode3Instruction";
2654}
Jim Grosbach5b03a3a2011-04-08 18:47:05 +00002655} // mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1
Johnny Chen39a4bb32010-02-18 22:31:18 +00002656
Jim Grosbach7ce05792011-08-03 23:50:40 +00002657// STRT, STRBT, and STRHT
Johnny Chene4c7f0f2010-02-11 20:31:08 +00002658
Jim Grosbach10348e72011-08-11 20:04:56 +00002659def STRBT_POST_REG : AI2ldstidx<0, 1, 0, (outs GPR:$Rn_wb),
2660 (ins GPR:$Rt, addr_offset_none:$addr, am2offset_reg:$offset),
2661 IndexModePost, StFrm, IIC_iStore_bh_ru,
2662 "strbt", "\t$Rt, $addr, $offset",
2663 "$addr.base = $Rn_wb", []> {
2664 // {12} isAdd
2665 // {11-0} imm12/Rm
2666 bits<14> offset;
2667 bits<4> addr;
2668 let Inst{25} = 1;
2669 let Inst{23} = offset{12};
2670 let Inst{21} = 1; // overwrite
2671 let Inst{19-16} = addr;
2672 let Inst{11-5} = offset{11-5};
2673 let Inst{4} = 0;
2674 let Inst{3-0} = offset{3-0};
2675 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
2676}
2677
2678def STRBT_POST_IMM : AI2ldstidx<0, 1, 0, (outs GPR:$Rn_wb),
2679 (ins GPR:$Rt, addr_offset_none:$addr, am2offset_imm:$offset),
2680 IndexModePost, StFrm, IIC_iStore_bh_ru,
2681 "strbt", "\t$Rt, $addr, $offset",
2682 "$addr.base = $Rn_wb", []> {
2683 // {12} isAdd
2684 // {11-0} imm12/Rm
2685 bits<14> offset;
2686 bits<4> addr;
2687 let Inst{25} = 0;
2688 let Inst{23} = offset{12};
2689 let Inst{21} = 1; // overwrite
2690 let Inst{19-16} = addr;
2691 let Inst{11-0} = offset{11-0};
2692 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
2693}
2694
Jim Grosbach342ebd52011-08-11 22:18:00 +00002695let mayStore = 1, neverHasSideEffects = 1 in {
2696def STRT_POST_REG : AI2ldstidx<0, 0, 0, (outs GPR:$Rn_wb),
2697 (ins GPR:$Rt, addr_offset_none:$addr, am2offset_reg:$offset),
2698 IndexModePost, StFrm, IIC_iStore_ru,
2699 "strt", "\t$Rt, $addr, $offset",
2700 "$addr.base = $Rn_wb", []> {
2701 // {12} isAdd
2702 // {11-0} imm12/Rm
2703 bits<14> offset;
2704 bits<4> addr;
Owen Anderson06470312011-07-27 20:29:48 +00002705 let Inst{25} = 1;
Jim Grosbach342ebd52011-08-11 22:18:00 +00002706 let Inst{23} = offset{12};
Owen Anderson06470312011-07-27 20:29:48 +00002707 let Inst{21} = 1; // overwrite
Jim Grosbach342ebd52011-08-11 22:18:00 +00002708 let Inst{19-16} = addr;
2709 let Inst{11-5} = offset{11-5};
Owen Anderson06470312011-07-27 20:29:48 +00002710 let Inst{4} = 0;
Jim Grosbach342ebd52011-08-11 22:18:00 +00002711 let Inst{3-0} = offset{3-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002712 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
Owen Anderson06470312011-07-27 20:29:48 +00002713}
2714
Jim Grosbach342ebd52011-08-11 22:18:00 +00002715def STRT_POST_IMM : AI2ldstidx<0, 0, 0, (outs GPR:$Rn_wb),
2716 (ins GPR:$Rt, addr_offset_none:$addr, am2offset_imm:$offset),
2717 IndexModePost, StFrm, IIC_iStore_ru,
2718 "strt", "\t$Rt, $addr, $offset",
2719 "$addr.base = $Rn_wb", []> {
2720 // {12} isAdd
2721 // {11-0} imm12/Rm
2722 bits<14> offset;
2723 bits<4> addr;
Owen Anderson06470312011-07-27 20:29:48 +00002724 let Inst{25} = 0;
Jim Grosbach342ebd52011-08-11 22:18:00 +00002725 let Inst{23} = offset{12};
Johnny Chene4c7f0f2010-02-11 20:31:08 +00002726 let Inst{21} = 1; // overwrite
Jim Grosbach342ebd52011-08-11 22:18:00 +00002727 let Inst{19-16} = addr;
2728 let Inst{11-0} = offset{11-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002729 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00002730}
Jim Grosbach342ebd52011-08-11 22:18:00 +00002731}
2732
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00002733
Jim Grosbach7ce05792011-08-03 23:50:40 +00002734multiclass AI3strT<bits<4> op, string opc> {
2735 def i : AI3ldstidxT<op, 0, (outs GPR:$base_wb),
2736 (ins GPR:$Rt, addr_offset_none:$addr, postidx_imm8:$offset),
2737 IndexModePost, StMiscFrm, IIC_iStore_bh_ru, opc,
2738 "\t$Rt, $addr, $offset", "$addr.base = $base_wb", []> {
2739 bits<9> offset;
2740 let Inst{23} = offset{8};
2741 let Inst{22} = 1;
2742 let Inst{11-8} = offset{7-4};
2743 let Inst{3-0} = offset{3-0};
2744 let AsmMatchConverter = "cvtStExtTWriteBackImm";
2745 }
2746 def r : AI3ldstidxT<op, 0, (outs GPR:$base_wb),
2747 (ins GPR:$Rt, addr_offset_none:$addr, postidx_reg:$Rm),
2748 IndexModePost, StMiscFrm, IIC_iStore_bh_ru, opc,
2749 "\t$Rt, $addr, $Rm", "$addr.base = $base_wb", []> {
2750 bits<5> Rm;
2751 let Inst{23} = Rm{4};
2752 let Inst{22} = 0;
2753 let Inst{11-8} = 0;
2754 let Inst{3-0} = Rm{3-0};
2755 let AsmMatchConverter = "cvtStExtTWriteBackReg";
2756 }
Johnny Chenad4df4c2010-03-01 19:22:00 +00002757}
2758
Jim Grosbach7ce05792011-08-03 23:50:40 +00002759
2760defm STRHT : AI3strT<0b1011, "strht">;
2761
2762
Evan Chenga8e29892007-01-19 07:51:42 +00002763//===----------------------------------------------------------------------===//
2764// Load / store multiple Instructions.
2765//
2766
Bill Wendling6c470b82010-11-13 09:09:38 +00002767multiclass arm_ldst_mult<string asm, bit L_bit, Format f,
2768 InstrItinClass itin, InstrItinClass itin_upd> {
Jim Grosbach3b14a5c2011-07-14 18:35:38 +00002769 // IA is the default, so no need for an explicit suffix on the
2770 // mnemonic here. Without it is the cannonical spelling.
Bill Wendling73fe34a2010-11-16 01:16:36 +00002771 def IA :
Bill Wendling6c470b82010-11-13 09:09:38 +00002772 AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2773 IndexModeNone, f, itin,
Jim Grosbach3b14a5c2011-07-14 18:35:38 +00002774 !strconcat(asm, "${p}\t$Rn, $regs"), "", []> {
Bill Wendling6c470b82010-11-13 09:09:38 +00002775 let Inst{24-23} = 0b01; // Increment After
2776 let Inst{21} = 0; // No writeback
2777 let Inst{20} = L_bit;
2778 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00002779 def IA_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00002780 AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2781 IndexModeUpd, f, itin_upd,
Jim Grosbach3b14a5c2011-07-14 18:35:38 +00002782 !strconcat(asm, "${p}\t$Rn!, $regs"), "$Rn = $wb", []> {
Bill Wendling6c470b82010-11-13 09:09:38 +00002783 let Inst{24-23} = 0b01; // Increment After
Bill Wendling73fe34a2010-11-16 01:16:36 +00002784 let Inst{21} = 1; // Writeback
Bill Wendling6c470b82010-11-13 09:09:38 +00002785 let Inst{20} = L_bit;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002786
2787 let DecoderMethod = "DecodeMemMultipleWritebackInstruction";
Bill Wendling6c470b82010-11-13 09:09:38 +00002788 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00002789 def DA :
Bill Wendling6c470b82010-11-13 09:09:38 +00002790 AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2791 IndexModeNone, f, itin,
2792 !strconcat(asm, "da${p}\t$Rn, $regs"), "", []> {
2793 let Inst{24-23} = 0b00; // Decrement After
2794 let Inst{21} = 0; // No writeback
2795 let Inst{20} = L_bit;
2796 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00002797 def DA_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00002798 AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2799 IndexModeUpd, f, itin_upd,
2800 !strconcat(asm, "da${p}\t$Rn!, $regs"), "$Rn = $wb", []> {
2801 let Inst{24-23} = 0b00; // Decrement After
Bill Wendling73fe34a2010-11-16 01:16:36 +00002802 let Inst{21} = 1; // Writeback
Bill Wendling6c470b82010-11-13 09:09:38 +00002803 let Inst{20} = L_bit;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002804
2805 let DecoderMethod = "DecodeMemMultipleWritebackInstruction";
Bill Wendling6c470b82010-11-13 09:09:38 +00002806 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00002807 def DB :
Bill Wendling6c470b82010-11-13 09:09:38 +00002808 AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2809 IndexModeNone, f, itin,
2810 !strconcat(asm, "db${p}\t$Rn, $regs"), "", []> {
2811 let Inst{24-23} = 0b10; // Decrement Before
2812 let Inst{21} = 0; // No writeback
2813 let Inst{20} = L_bit;
2814 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00002815 def DB_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00002816 AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2817 IndexModeUpd, f, itin_upd,
2818 !strconcat(asm, "db${p}\t$Rn!, $regs"), "$Rn = $wb", []> {
2819 let Inst{24-23} = 0b10; // Decrement Before
Bill Wendling73fe34a2010-11-16 01:16:36 +00002820 let Inst{21} = 1; // Writeback
Bill Wendling6c470b82010-11-13 09:09:38 +00002821 let Inst{20} = L_bit;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002822
2823 let DecoderMethod = "DecodeMemMultipleWritebackInstruction";
Bill Wendling6c470b82010-11-13 09:09:38 +00002824 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00002825 def IB :
Bill Wendling6c470b82010-11-13 09:09:38 +00002826 AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2827 IndexModeNone, f, itin,
2828 !strconcat(asm, "ib${p}\t$Rn, $regs"), "", []> {
2829 let Inst{24-23} = 0b11; // Increment Before
2830 let Inst{21} = 0; // No writeback
2831 let Inst{20} = L_bit;
2832 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00002833 def IB_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00002834 AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2835 IndexModeUpd, f, itin_upd,
2836 !strconcat(asm, "ib${p}\t$Rn!, $regs"), "$Rn = $wb", []> {
2837 let Inst{24-23} = 0b11; // Increment Before
Bill Wendling73fe34a2010-11-16 01:16:36 +00002838 let Inst{21} = 1; // Writeback
Bill Wendling6c470b82010-11-13 09:09:38 +00002839 let Inst{20} = L_bit;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002840
2841 let DecoderMethod = "DecodeMemMultipleWritebackInstruction";
Bill Wendling6c470b82010-11-13 09:09:38 +00002842 }
Owen Anderson19f6f502011-03-18 19:47:14 +00002843}
Bill Wendling6c470b82010-11-13 09:09:38 +00002844
Bill Wendlingc93989a2010-11-13 11:20:05 +00002845let neverHasSideEffects = 1 in {
Bill Wendlingddc918b2010-11-13 10:57:02 +00002846
2847let mayLoad = 1, hasExtraDefRegAllocReq = 1 in
2848defm LDM : arm_ldst_mult<"ldm", 1, LdStMulFrm, IIC_iLoad_m, IIC_iLoad_mu>;
2849
2850let mayStore = 1, hasExtraSrcRegAllocReq = 1 in
2851defm STM : arm_ldst_mult<"stm", 0, LdStMulFrm, IIC_iStore_m, IIC_iStore_mu>;
2852
2853} // neverHasSideEffects
2854
Bill Wendling73fe34a2010-11-16 01:16:36 +00002855// FIXME: remove when we have a way to marking a MI with these properties.
2856// FIXME: Should pc be an implicit operand like PICADD, etc?
2857let isReturn = 1, isTerminator = 1, isBarrier = 1, mayLoad = 1,
2858 hasExtraDefRegAllocReq = 1, isCodeGenOnly = 1 in
Jim Grosbach53e3fc42011-07-08 17:40:42 +00002859def LDMIA_RET : ARMPseudoExpand<(outs GPR:$wb), (ins GPR:$Rn, pred:$p,
2860 reglist:$regs, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00002861 4, IIC_iLoad_mBr, [],
Jim Grosbach53e3fc42011-07-08 17:40:42 +00002862 (LDMIA_UPD GPR:$wb, GPR:$Rn, pred:$p, reglist:$regs)>,
Jim Grosbachdd119882011-03-11 22:51:41 +00002863 RegConstraint<"$Rn = $wb">;
Evan Chenga8e29892007-01-19 07:51:42 +00002864
Evan Chenga8e29892007-01-19 07:51:42 +00002865//===----------------------------------------------------------------------===//
2866// Move Instructions.
2867//
2868
Evan Chengcd799b92009-06-12 20:46:18 +00002869let neverHasSideEffects = 1 in
Jim Grosbachf59818b2010-10-12 18:09:12 +00002870def MOVr : AsI1<0b1101, (outs GPR:$Rd), (ins GPR:$Rm), DPFrm, IIC_iMOVr,
2871 "mov", "\t$Rd, $Rm", []>, UnaryDP {
2872 bits<4> Rd;
2873 bits<4> Rm;
Jim Grosbach56ac9072010-10-08 21:45:55 +00002874
Johnny Chen103bf952011-04-01 23:30:25 +00002875 let Inst{19-16} = 0b0000;
Johnny Chen04301522009-11-07 00:54:36 +00002876 let Inst{11-4} = 0b00000000;
Bob Wilson8e86b512009-10-14 19:00:24 +00002877 let Inst{25} = 0;
Jim Grosbachf59818b2010-10-12 18:09:12 +00002878 let Inst{3-0} = Rm;
2879 let Inst{15-12} = Rd;
Bob Wilson8e86b512009-10-14 19:00:24 +00002880}
2881
Andrew Trick90b7b122011-10-18 19:18:52 +00002882def : ARMInstAlias<"movs${p} $Rd, $Rm",
Bill Wendlingef2c86f2011-10-10 22:59:55 +00002883 (MOVr GPR:$Rd, GPR:$Rm, pred:$p, CPSR)>;
2884
Dale Johannesen38d5f042010-06-15 22:24:08 +00002885// A version for the smaller set of tail call registers.
2886let neverHasSideEffects = 1 in
Jim Grosbacha9a968d2010-10-22 23:48:29 +00002887def MOVr_TC : AsI1<0b1101, (outs tcGPR:$Rd), (ins tcGPR:$Rm), DPFrm,
Jim Grosbachf59818b2010-10-12 18:09:12 +00002888 IIC_iMOVr, "mov", "\t$Rd, $Rm", []>, UnaryDP {
2889 bits<4> Rd;
2890 bits<4> Rm;
Jim Grosbach56ac9072010-10-08 21:45:55 +00002891
Dale Johannesen38d5f042010-06-15 22:24:08 +00002892 let Inst{11-4} = 0b00000000;
2893 let Inst{25} = 0;
Jim Grosbachf59818b2010-10-12 18:09:12 +00002894 let Inst{3-0} = Rm;
2895 let Inst{15-12} = Rd;
Dale Johannesen38d5f042010-06-15 22:24:08 +00002896}
2897
Owen Andersonde317f42011-08-09 23:33:27 +00002898def MOVsr : AsI1<0b1101, (outs GPRnopc:$Rd), (ins shift_so_reg_reg:$src),
Owen Anderson152d4a42011-07-21 23:38:37 +00002899 DPSoRegRegFrm, IIC_iMOVsr,
Jim Grosbache15defc2011-08-10 23:23:47 +00002900 "mov", "\t$Rd, $src",
2901 [(set GPRnopc:$Rd, shift_so_reg_reg:$src)]>, UnaryDP {
Jim Grosbach58456c02010-10-14 23:28:31 +00002902 bits<4> Rd;
Jim Grosbach1de588d2010-10-14 18:54:27 +00002903 bits<12> src;
Jim Grosbach58456c02010-10-14 23:28:31 +00002904 let Inst{15-12} = Rd;
Johnny Chen6da3fe62011-04-01 23:15:50 +00002905 let Inst{19-16} = 0b0000;
Owen Anderson152d4a42011-07-21 23:38:37 +00002906 let Inst{11-8} = src{11-8};
2907 let Inst{7} = 0;
2908 let Inst{6-5} = src{6-5};
2909 let Inst{4} = 1;
2910 let Inst{3-0} = src{3-0};
Bob Wilson8e86b512009-10-14 19:00:24 +00002911 let Inst{25} = 0;
2912}
Evan Chenga2515702007-03-19 07:09:02 +00002913
Owen Anderson152d4a42011-07-21 23:38:37 +00002914def MOVsi : AsI1<0b1101, (outs GPR:$Rd), (ins shift_so_reg_imm:$src),
2915 DPSoRegImmFrm, IIC_iMOVsr,
2916 "mov", "\t$Rd, $src", [(set GPR:$Rd, shift_so_reg_imm:$src)]>,
2917 UnaryDP {
2918 bits<4> Rd;
2919 bits<12> src;
2920 let Inst{15-12} = Rd;
2921 let Inst{19-16} = 0b0000;
2922 let Inst{11-5} = src{11-5};
2923 let Inst{4} = 0;
2924 let Inst{3-0} = src{3-0};
2925 let Inst{25} = 0;
2926}
2927
Evan Chengc4af4632010-11-17 20:13:28 +00002928let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1 in
Jim Grosbach2a6a93d2010-10-12 23:18:08 +00002929def MOVi : AsI1<0b1101, (outs GPR:$Rd), (ins so_imm:$imm), DPFrm, IIC_iMOVi,
2930 "mov", "\t$Rd, $imm", [(set GPR:$Rd, so_imm:$imm)]>, UnaryDP {
Jim Grosbachf59818b2010-10-12 18:09:12 +00002931 bits<4> Rd;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +00002932 bits<12> imm;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002933 let Inst{25} = 1;
Jim Grosbachf59818b2010-10-12 18:09:12 +00002934 let Inst{15-12} = Rd;
2935 let Inst{19-16} = 0b0000;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +00002936 let Inst{11-0} = imm;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002937}
2938
Evan Chengc4af4632010-11-17 20:13:28 +00002939let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1 in
Jim Grosbachffa32252011-07-19 19:13:28 +00002940def MOVi16 : AI1<0b1000, (outs GPR:$Rd), (ins imm0_65535_expr:$imm),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002941 DPFrm, IIC_iMOVi,
Jim Grosbach1de588d2010-10-14 18:54:27 +00002942 "movw", "\t$Rd, $imm",
2943 [(set GPR:$Rd, imm0_65535:$imm)]>,
Johnny Chen92e63d82010-02-01 23:06:04 +00002944 Requires<[IsARM, HasV6T2]>, UnaryDP {
Jim Grosbach1de588d2010-10-14 18:54:27 +00002945 bits<4> Rd;
2946 bits<16> imm;
2947 let Inst{15-12} = Rd;
2948 let Inst{11-0} = imm{11-0};
2949 let Inst{19-16} = imm{15-12};
Bob Wilson5361cd22009-10-13 17:35:30 +00002950 let Inst{20} = 0;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002951 let Inst{25} = 1;
Kevin Enderby9e5887b2011-10-04 22:44:48 +00002952 let DecoderMethod = "DecodeArmMOVTWInstruction";
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002953}
2954
Jim Grosbachffa32252011-07-19 19:13:28 +00002955def : InstAlias<"mov${p} $Rd, $imm",
2956 (MOVi16 GPR:$Rd, imm0_65535_expr:$imm, pred:$p)>,
2957 Requires<[IsARM]>;
2958
Evan Cheng53519f02011-01-21 18:55:51 +00002959def MOVi16_ga_pcrel : PseudoInst<(outs GPR:$Rd),
2960 (ins i32imm:$addr, pclabel:$id), IIC_iMOVi, []>;
Evan Cheng5de5d4b2011-01-17 08:03:18 +00002961
2962let Constraints = "$src = $Rd" in {
Jim Grosbache15defc2011-08-10 23:23:47 +00002963def MOVTi16 : AI1<0b1010, (outs GPRnopc:$Rd),
2964 (ins GPR:$src, imm0_65535_expr:$imm),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002965 DPFrm, IIC_iMOVi,
Jim Grosbach1de588d2010-10-14 18:54:27 +00002966 "movt", "\t$Rd, $imm",
Owen Anderson33e57512011-08-10 00:03:03 +00002967 [(set GPRnopc:$Rd,
Jim Grosbach64171712010-02-16 21:07:46 +00002968 (or (and GPR:$src, 0xffff),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002969 lo16AllZero:$imm))]>, UnaryDP,
2970 Requires<[IsARM, HasV6T2]> {
Jim Grosbach1de588d2010-10-14 18:54:27 +00002971 bits<4> Rd;
2972 bits<16> imm;
2973 let Inst{15-12} = Rd;
2974 let Inst{11-0} = imm{11-0};
2975 let Inst{19-16} = imm{15-12};
Bob Wilson5361cd22009-10-13 17:35:30 +00002976 let Inst{20} = 0;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002977 let Inst{25} = 1;
Kevin Enderby9e5887b2011-10-04 22:44:48 +00002978 let DecoderMethod = "DecodeArmMOVTWInstruction";
Evan Cheng7995ef32009-09-09 01:47:07 +00002979}
Evan Cheng13ab0202007-07-10 18:08:01 +00002980
Evan Cheng53519f02011-01-21 18:55:51 +00002981def MOVTi16_ga_pcrel : PseudoInst<(outs GPR:$Rd),
2982 (ins GPR:$src, i32imm:$addr, pclabel:$id), IIC_iMOVi, []>;
Evan Cheng5de5d4b2011-01-17 08:03:18 +00002983
2984} // Constraints
2985
Evan Cheng20956592009-10-21 08:15:52 +00002986def : ARMPat<(or GPR:$src, 0xffff0000), (MOVTi16 GPR:$src, 0xffff)>,
2987 Requires<[IsARM, HasV6T2]>;
2988
David Goodwinca01a8d2009-09-01 18:32:09 +00002989let Uses = [CPSR] in
Jim Grosbach99594eb2010-11-18 01:38:26 +00002990def RRX: PseudoInst<(outs GPR:$Rd), (ins GPR:$Rm), IIC_iMOVsi,
Jim Grosbach7032f922010-10-14 22:57:13 +00002991 [(set GPR:$Rd, (ARMrrx GPR:$Rm))]>, UnaryDP,
2992 Requires<[IsARM]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002993
2994// These aren't really mov instructions, but we have to define them this way
2995// due to flag operands.
2996
Evan Cheng071a2792007-09-11 19:55:27 +00002997let Defs = [CPSR] in {
Jim Grosbach99594eb2010-11-18 01:38:26 +00002998def MOVsrl_flag : PseudoInst<(outs GPR:$dst), (ins GPR:$src), IIC_iMOVsi,
Jim Grosbach7032f922010-10-14 22:57:13 +00002999 [(set GPR:$dst, (ARMsrl_flag GPR:$src))]>, UnaryDP,
3000 Requires<[IsARM]>;
Jim Grosbach99594eb2010-11-18 01:38:26 +00003001def MOVsra_flag : PseudoInst<(outs GPR:$dst), (ins GPR:$src), IIC_iMOVsi,
Jim Grosbach7032f922010-10-14 22:57:13 +00003002 [(set GPR:$dst, (ARMsra_flag GPR:$src))]>, UnaryDP,
3003 Requires<[IsARM]>;
Evan Cheng071a2792007-09-11 19:55:27 +00003004}
Evan Chenga8e29892007-01-19 07:51:42 +00003005
Evan Chenga8e29892007-01-19 07:51:42 +00003006//===----------------------------------------------------------------------===//
3007// Extend Instructions.
3008//
3009
3010// Sign extenders
3011
Jim Grosbachc5a8c862011-07-27 16:47:19 +00003012def SXTB : AI_ext_rrot<0b01101010,
Evan Cheng576a3962010-09-25 00:49:35 +00003013 "sxtb", UnOpFrag<(sext_inreg node:$Src, i8)>>;
Jim Grosbachc5a8c862011-07-27 16:47:19 +00003014def SXTH : AI_ext_rrot<0b01101011,
Evan Cheng576a3962010-09-25 00:49:35 +00003015 "sxth", UnOpFrag<(sext_inreg node:$Src, i16)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00003016
Jim Grosbach70327412011-07-27 17:48:13 +00003017def SXTAB : AI_exta_rrot<0b01101010,
Evan Cheng97f48c32008-11-06 22:15:19 +00003018 "sxtab", BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS, i8))>>;
Jim Grosbach70327412011-07-27 17:48:13 +00003019def SXTAH : AI_exta_rrot<0b01101011,
Evan Cheng97f48c32008-11-06 22:15:19 +00003020 "sxtah", BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS,i16))>>;
Evan Chenga8e29892007-01-19 07:51:42 +00003021
Jim Grosbachc5a8c862011-07-27 16:47:19 +00003022def SXTB16 : AI_ext_rrot_np<0b01101000, "sxtb16">;
Johnny Chen2ec5e492010-02-22 21:50:40 +00003023
Jim Grosbach70327412011-07-27 17:48:13 +00003024def SXTAB16 : AI_exta_rrot_np<0b01101000, "sxtab16">;
Evan Chenga8e29892007-01-19 07:51:42 +00003025
3026// Zero extenders
3027
3028let AddedComplexity = 16 in {
Jim Grosbachc5a8c862011-07-27 16:47:19 +00003029def UXTB : AI_ext_rrot<0b01101110,
Evan Cheng576a3962010-09-25 00:49:35 +00003030 "uxtb" , UnOpFrag<(and node:$Src, 0x000000FF)>>;
Jim Grosbachc5a8c862011-07-27 16:47:19 +00003031def UXTH : AI_ext_rrot<0b01101111,
Evan Cheng576a3962010-09-25 00:49:35 +00003032 "uxth" , UnOpFrag<(and node:$Src, 0x0000FFFF)>>;
Jim Grosbachc5a8c862011-07-27 16:47:19 +00003033def UXTB16 : AI_ext_rrot<0b01101100,
Evan Cheng576a3962010-09-25 00:49:35 +00003034 "uxtb16", UnOpFrag<(and node:$Src, 0x00FF00FF)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00003035
Jim Grosbach542f6422010-07-28 23:25:44 +00003036// FIXME: This pattern incorrectly assumes the shl operator is a rotate.
3037// The transformation should probably be done as a combiner action
3038// instead so we can include a check for masking back in the upper
3039// eight bits of the source into the lower eight bits of the result.
3040//def : ARMV6Pat<(and (shl GPR:$Src, (i32 8)), 0xFF00FF),
Jim Grosbach85bfd3b2011-07-26 21:28:43 +00003041// (UXTB16r_rot GPR:$Src, 3)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003042def : ARMV6Pat<(and (srl GPR:$Src, (i32 8)), 0xFF00FF),
Jim Grosbachc5a8c862011-07-27 16:47:19 +00003043 (UXTB16 GPR:$Src, 1)>;
Evan Chenga8e29892007-01-19 07:51:42 +00003044
Jim Grosbach70327412011-07-27 17:48:13 +00003045def UXTAB : AI_exta_rrot<0b01101110, "uxtab",
Evan Chenga8e29892007-01-19 07:51:42 +00003046 BinOpFrag<(add node:$LHS, (and node:$RHS, 0x00FF))>>;
Jim Grosbach70327412011-07-27 17:48:13 +00003047def UXTAH : AI_exta_rrot<0b01101111, "uxtah",
Evan Chenga8e29892007-01-19 07:51:42 +00003048 BinOpFrag<(add node:$LHS, (and node:$RHS, 0xFFFF))>>;
Rafael Espindola3c000bf2006-08-21 22:00:32 +00003049}
3050
Evan Chenga8e29892007-01-19 07:51:42 +00003051// This isn't safe in general, the add is two 16-bit units, not a 32-bit add.
Jim Grosbach70327412011-07-27 17:48:13 +00003052def UXTAB16 : AI_exta_rrot_np<0b01101100, "uxtab16">;
Rafael Espindola817e7fd2006-09-11 19:24:19 +00003053
Evan Chenga8e29892007-01-19 07:51:42 +00003054
Owen Anderson33e57512011-08-10 00:03:03 +00003055def SBFX : I<(outs GPRnopc:$Rd),
3056 (ins GPRnopc:$Rn, imm0_31:$lsb, imm1_32:$width),
Owen Anderson16884412011-07-13 23:22:26 +00003057 AddrMode1, 4, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach8abe32a2010-10-15 17:15:16 +00003058 "sbfx", "\t$Rd, $Rn, $lsb, $width", "", []>,
Sandeep Patel47eedaa2009-10-13 18:59:48 +00003059 Requires<[IsARM, HasV6T2]> {
Jim Grosbach8abe32a2010-10-15 17:15:16 +00003060 bits<4> Rd;
3061 bits<4> Rn;
3062 bits<5> lsb;
3063 bits<5> width;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00003064 let Inst{27-21} = 0b0111101;
3065 let Inst{6-4} = 0b101;
Jim Grosbach8abe32a2010-10-15 17:15:16 +00003066 let Inst{20-16} = width;
3067 let Inst{15-12} = Rd;
3068 let Inst{11-7} = lsb;
3069 let Inst{3-0} = Rn;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00003070}
3071
Jim Grosbach8abe32a2010-10-15 17:15:16 +00003072def UBFX : I<(outs GPR:$Rd),
Jim Grosbachfb8989e2011-07-27 21:09:25 +00003073 (ins GPR:$Rn, imm0_31:$lsb, imm1_32:$width),
Owen Anderson16884412011-07-13 23:22:26 +00003074 AddrMode1, 4, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach8abe32a2010-10-15 17:15:16 +00003075 "ubfx", "\t$Rd, $Rn, $lsb, $width", "", []>,
Sandeep Patel47eedaa2009-10-13 18:59:48 +00003076 Requires<[IsARM, HasV6T2]> {
Jim Grosbach8abe32a2010-10-15 17:15:16 +00003077 bits<4> Rd;
3078 bits<4> Rn;
3079 bits<5> lsb;
3080 bits<5> width;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00003081 let Inst{27-21} = 0b0111111;
3082 let Inst{6-4} = 0b101;
Jim Grosbach8abe32a2010-10-15 17:15:16 +00003083 let Inst{20-16} = width;
3084 let Inst{15-12} = Rd;
3085 let Inst{11-7} = lsb;
3086 let Inst{3-0} = Rn;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00003087}
3088
Evan Chenga8e29892007-01-19 07:51:42 +00003089//===----------------------------------------------------------------------===//
3090// Arithmetic Instructions.
3091//
3092
Jim Grosbach26421962008-10-14 20:36:24 +00003093defm ADD : AsI1_bin_irs<0b0100, "add",
Evan Cheng7e1bf302010-09-29 00:27:46 +00003094 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Jim Grosbach0ff92202011-06-27 19:09:15 +00003095 BinOpFrag<(add node:$LHS, node:$RHS)>, "ADD", 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00003096defm SUB : AsI1_bin_irs<0b0010, "sub",
Evan Cheng7e1bf302010-09-29 00:27:46 +00003097 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Jim Grosbach0ff92202011-06-27 19:09:15 +00003098 BinOpFrag<(sub node:$LHS, node:$RHS)>, "SUB">;
Evan Chenga8e29892007-01-19 07:51:42 +00003099
Evan Chengc85e8322007-07-05 07:13:32 +00003100// ADD and SUB with 's' bit set.
Andrew Trick3be654f2011-09-21 02:20:46 +00003101//
Andrew Trick90b7b122011-10-18 19:18:52 +00003102// Currently, ADDS/SUBS are pseudo opcodes that exist only in the
3103// selection DAG. They are "lowered" to real ADD/SUB opcodes by
Andrew Trick3be654f2011-09-21 02:20:46 +00003104// AdjustInstrPostInstrSelection where we determine whether or not to
3105// set the "s" bit based on CPSR liveness.
3106//
Andrew Trick90b7b122011-10-18 19:18:52 +00003107// FIXME: Eliminate ADDS/SUBS pseudo opcodes after adding tablegen
Andrew Trick3be654f2011-09-21 02:20:46 +00003108// support for an optional CPSR definition that corresponds to the DAG
3109// node's second value. We can then eliminate the implicit def of CPSR.
Andrew Trick90b7b122011-10-18 19:18:52 +00003110defm ADDS : AsI1_bin_s_irs<IIC_iALUi, IIC_iALUr, IIC_iALUsr,
3111 BinOpFrag<(ARMaddc node:$LHS, node:$RHS)>, 1>;
3112defm SUBS : AsI1_bin_s_irs<IIC_iALUi, IIC_iALUr, IIC_iALUsr,
3113 BinOpFrag<(ARMsubc node:$LHS, node:$RHS)>>;
Evan Cheng2c614c52007-06-06 10:17:05 +00003114
Evan Cheng62674222009-06-25 23:34:10 +00003115defm ADC : AI1_adde_sube_irs<0b0101, "adc",
Evan Cheng342e3162011-08-30 01:34:54 +00003116 BinOpWithFlagFrag<(ARMadde node:$LHS, node:$RHS, node:$FLAG)>,
Jim Grosbach37ee4642011-07-13 17:57:17 +00003117 "ADC", 1>;
Evan Cheng62674222009-06-25 23:34:10 +00003118defm SBC : AI1_adde_sube_irs<0b0110, "sbc",
Evan Cheng342e3162011-08-30 01:34:54 +00003119 BinOpWithFlagFrag<(ARMsube node:$LHS, node:$RHS, node:$FLAG)>,
Jim Grosbach37ee4642011-07-13 17:57:17 +00003120 "SBC">;
Daniel Dunbar238100a2011-01-10 15:26:35 +00003121
Evan Cheng342e3162011-08-30 01:34:54 +00003122defm RSB : AsI1_rbin_irs <0b0011, "rsb",
3123 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
3124 BinOpFrag<(sub node:$LHS, node:$RHS)>, "RSB">;
Evan Cheng4a517082011-09-06 18:52:20 +00003125
3126// FIXME: Eliminate them if we can write def : Pat patterns which defines
3127// CPSR and the implicit def of CPSR is not needed.
Andrew Trick90b7b122011-10-18 19:18:52 +00003128defm RSBS : AsI1_rbin_s_is<IIC_iALUi, IIC_iALUr, IIC_iALUsr,
3129 BinOpFrag<(ARMsubc node:$LHS, node:$RHS)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00003130
Evan Cheng342e3162011-08-30 01:34:54 +00003131defm RSC : AI1_rsc_irs<0b0111, "rsc",
3132 BinOpWithFlagFrag<(ARMsube node:$LHS, node:$RHS, node:$FLAG)>,
3133 "RSC">;
Evan Cheng2c614c52007-06-06 10:17:05 +00003134
Evan Chenga8e29892007-01-19 07:51:42 +00003135// (sub X, imm) gets canonicalized to (add X, -imm). Match this form.
Jim Grosbach502e0aa2010-07-14 17:45:16 +00003136// The assume-no-carry-in form uses the negation of the input since add/sub
3137// assume opposite meanings of the carry flag (i.e., carry == !borrow).
3138// See the definition of AddWithCarry() in the ARM ARM A2.2.1 for the gory
3139// details.
Evan Cheng342e3162011-08-30 01:34:54 +00003140def : ARMPat<(add GPR:$src, so_imm_neg:$imm),
3141 (SUBri GPR:$src, so_imm_neg:$imm)>;
3142def : ARMPat<(ARMaddc GPR:$src, so_imm_neg:$imm),
3143 (SUBSri GPR:$src, so_imm_neg:$imm)>;
3144
Jim Grosbach502e0aa2010-07-14 17:45:16 +00003145// The with-carry-in form matches bitwise not instead of the negation.
3146// Effectively, the inverse interpretation of the carry flag already accounts
3147// for part of the negation.
Evan Cheng342e3162011-08-30 01:34:54 +00003148def : ARMPat<(ARMadde GPR:$src, so_imm_not:$imm, CPSR),
3149 (SBCri GPR:$src, so_imm_not:$imm)>;
Evan Chenga8e29892007-01-19 07:51:42 +00003150
3151// Note: These are implemented in C++ code, because they have to generate
3152// ADD/SUBrs instructions, which use a complex pattern that a xform function
3153// cannot produce.
3154// (mul X, 2^n+1) -> (add (X << n), X)
3155// (mul X, 2^n-1) -> (rsb X, (X << n))
3156
Jim Grosbach7931df32011-07-22 18:06:01 +00003157// ARM Arithmetic Instruction
Johnny Chen2faf3912010-02-14 06:32:20 +00003158// GPR:$dst = GPR:$a op GPR:$b
Jim Grosbach5ad01c72010-10-15 19:49:46 +00003159class AAI<bits<8> op27_20, bits<8> op11_4, string opc,
Jim Grosbach7931df32011-07-22 18:06:01 +00003160 list<dag> pattern = [],
Owen Anderson33e57512011-08-10 00:03:03 +00003161 dag iops = (ins GPRnopc:$Rn, GPRnopc:$Rm),
3162 string asm = "\t$Rd, $Rn, $Rm">
3163 : AI<(outs GPRnopc:$Rd), iops, DPFrm, IIC_iALUr, opc, asm, pattern> {
Jim Grosbach5ad01c72010-10-15 19:49:46 +00003164 bits<4> Rn;
Bruno Cardoso Lopes03016002011-01-21 14:07:40 +00003165 bits<4> Rd;
Jim Grosbach5ad01c72010-10-15 19:49:46 +00003166 bits<4> Rm;
Johnny Chen08b85f32010-02-13 01:21:01 +00003167 let Inst{27-20} = op27_20;
Jim Grosbach5ad01c72010-10-15 19:49:46 +00003168 let Inst{11-4} = op11_4;
3169 let Inst{19-16} = Rn;
3170 let Inst{15-12} = Rd;
3171 let Inst{3-0} = Rm;
Johnny Chen08b85f32010-02-13 01:21:01 +00003172}
3173
Jim Grosbach7931df32011-07-22 18:06:01 +00003174// Saturating add/subtract
Johnny Chen667d1272010-02-22 18:50:54 +00003175
Jim Grosbach5ad01c72010-10-15 19:49:46 +00003176def QADD : AAI<0b00010000, 0b00000101, "qadd",
Owen Anderson33e57512011-08-10 00:03:03 +00003177 [(set GPRnopc:$Rd, (int_arm_qadd GPRnopc:$Rm, GPRnopc:$Rn))],
3178 (ins GPRnopc:$Rm, GPRnopc:$Rn), "\t$Rd, $Rm, $Rn">;
Jim Grosbach5ad01c72010-10-15 19:49:46 +00003179def QSUB : AAI<0b00010010, 0b00000101, "qsub",
Owen Anderson33e57512011-08-10 00:03:03 +00003180 [(set GPRnopc:$Rd, (int_arm_qsub GPRnopc:$Rm, GPRnopc:$Rn))],
3181 (ins GPRnopc:$Rm, GPRnopc:$Rn), "\t$Rd, $Rm, $Rn">;
3182def QDADD : AAI<0b00010100, 0b00000101, "qdadd", [],
3183 (ins GPRnopc:$Rm, GPRnopc:$Rn),
Bruno Cardoso Lopes03016002011-01-21 14:07:40 +00003184 "\t$Rd, $Rm, $Rn">;
Owen Anderson33e57512011-08-10 00:03:03 +00003185def QDSUB : AAI<0b00010110, 0b00000101, "qdsub", [],
3186 (ins GPRnopc:$Rm, GPRnopc:$Rn),
Bruno Cardoso Lopes03016002011-01-21 14:07:40 +00003187 "\t$Rd, $Rm, $Rn">;
Jim Grosbach5ad01c72010-10-15 19:49:46 +00003188
3189def QADD16 : AAI<0b01100010, 0b11110001, "qadd16">;
3190def QADD8 : AAI<0b01100010, 0b11111001, "qadd8">;
3191def QASX : AAI<0b01100010, 0b11110011, "qasx">;
3192def QSAX : AAI<0b01100010, 0b11110101, "qsax">;
3193def QSUB16 : AAI<0b01100010, 0b11110111, "qsub16">;
3194def QSUB8 : AAI<0b01100010, 0b11111111, "qsub8">;
3195def UQADD16 : AAI<0b01100110, 0b11110001, "uqadd16">;
3196def UQADD8 : AAI<0b01100110, 0b11111001, "uqadd8">;
3197def UQASX : AAI<0b01100110, 0b11110011, "uqasx">;
3198def UQSAX : AAI<0b01100110, 0b11110101, "uqsax">;
3199def UQSUB16 : AAI<0b01100110, 0b11110111, "uqsub16">;
3200def UQSUB8 : AAI<0b01100110, 0b11111111, "uqsub8">;
Johnny Chen667d1272010-02-22 18:50:54 +00003201
Jim Grosbach7931df32011-07-22 18:06:01 +00003202// Signed/Unsigned add/subtract
Johnny Chen667d1272010-02-22 18:50:54 +00003203
Jim Grosbach5ad01c72010-10-15 19:49:46 +00003204def SASX : AAI<0b01100001, 0b11110011, "sasx">;
3205def SADD16 : AAI<0b01100001, 0b11110001, "sadd16">;
3206def SADD8 : AAI<0b01100001, 0b11111001, "sadd8">;
3207def SSAX : AAI<0b01100001, 0b11110101, "ssax">;
3208def SSUB16 : AAI<0b01100001, 0b11110111, "ssub16">;
3209def SSUB8 : AAI<0b01100001, 0b11111111, "ssub8">;
3210def UASX : AAI<0b01100101, 0b11110011, "uasx">;
3211def UADD16 : AAI<0b01100101, 0b11110001, "uadd16">;
3212def UADD8 : AAI<0b01100101, 0b11111001, "uadd8">;
3213def USAX : AAI<0b01100101, 0b11110101, "usax">;
3214def USUB16 : AAI<0b01100101, 0b11110111, "usub16">;
3215def USUB8 : AAI<0b01100101, 0b11111111, "usub8">;
Johnny Chen667d1272010-02-22 18:50:54 +00003216
Jim Grosbach7931df32011-07-22 18:06:01 +00003217// Signed/Unsigned halving add/subtract
Johnny Chen667d1272010-02-22 18:50:54 +00003218
Jim Grosbach5ad01c72010-10-15 19:49:46 +00003219def SHASX : AAI<0b01100011, 0b11110011, "shasx">;
3220def SHADD16 : AAI<0b01100011, 0b11110001, "shadd16">;
3221def SHADD8 : AAI<0b01100011, 0b11111001, "shadd8">;
3222def SHSAX : AAI<0b01100011, 0b11110101, "shsax">;
3223def SHSUB16 : AAI<0b01100011, 0b11110111, "shsub16">;
3224def SHSUB8 : AAI<0b01100011, 0b11111111, "shsub8">;
3225def UHASX : AAI<0b01100111, 0b11110011, "uhasx">;
3226def UHADD16 : AAI<0b01100111, 0b11110001, "uhadd16">;
3227def UHADD8 : AAI<0b01100111, 0b11111001, "uhadd8">;
3228def UHSAX : AAI<0b01100111, 0b11110101, "uhsax">;
3229def UHSUB16 : AAI<0b01100111, 0b11110111, "uhsub16">;
3230def UHSUB8 : AAI<0b01100111, 0b11111111, "uhsub8">;
Johnny Chen667d1272010-02-22 18:50:54 +00003231
Jim Grosbachd30970f2011-08-11 22:30:30 +00003232// Unsigned Sum of Absolute Differences [and Accumulate].
Johnny Chen667d1272010-02-22 18:50:54 +00003233
Jim Grosbach70987fb2010-10-18 23:35:38 +00003234def USAD8 : AI<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
Johnny Chen667d1272010-02-22 18:50:54 +00003235 MulFrm /* for convenience */, NoItinerary, "usad8",
Jim Grosbach70987fb2010-10-18 23:35:38 +00003236 "\t$Rd, $Rn, $Rm", []>,
Johnny Chen667d1272010-02-22 18:50:54 +00003237 Requires<[IsARM, HasV6]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00003238 bits<4> Rd;
3239 bits<4> Rn;
3240 bits<4> Rm;
Johnny Chen667d1272010-02-22 18:50:54 +00003241 let Inst{27-20} = 0b01111000;
3242 let Inst{15-12} = 0b1111;
3243 let Inst{7-4} = 0b0001;
Jim Grosbach70987fb2010-10-18 23:35:38 +00003244 let Inst{19-16} = Rd;
3245 let Inst{11-8} = Rm;
3246 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00003247}
Jim Grosbach70987fb2010-10-18 23:35:38 +00003248def USADA8 : AI<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
Johnny Chen667d1272010-02-22 18:50:54 +00003249 MulFrm /* for convenience */, NoItinerary, "usada8",
Jim Grosbach70987fb2010-10-18 23:35:38 +00003250 "\t$Rd, $Rn, $Rm, $Ra", []>,
Johnny Chen667d1272010-02-22 18:50:54 +00003251 Requires<[IsARM, HasV6]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00003252 bits<4> Rd;
3253 bits<4> Rn;
3254 bits<4> Rm;
3255 bits<4> Ra;
Johnny Chen667d1272010-02-22 18:50:54 +00003256 let Inst{27-20} = 0b01111000;
3257 let Inst{7-4} = 0b0001;
Jim Grosbach70987fb2010-10-18 23:35:38 +00003258 let Inst{19-16} = Rd;
3259 let Inst{15-12} = Ra;
3260 let Inst{11-8} = Rm;
3261 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00003262}
3263
Jim Grosbachd30970f2011-08-11 22:30:30 +00003264// Signed/Unsigned saturate
Johnny Chen667d1272010-02-22 18:50:54 +00003265
Owen Anderson33e57512011-08-10 00:03:03 +00003266def SSAT : AI<(outs GPRnopc:$Rd),
3267 (ins imm1_32:$sat_imm, GPRnopc:$Rn, shift_imm:$sh),
Jim Grosbach580f4a92011-07-25 22:20:28 +00003268 SatFrm, NoItinerary, "ssat", "\t$Rd, $sat_imm, $Rn$sh", []> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00003269 bits<4> Rd;
3270 bits<5> sat_imm;
3271 bits<4> Rn;
3272 bits<8> sh;
Johnny Chen667d1272010-02-22 18:50:54 +00003273 let Inst{27-21} = 0b0110101;
Bob Wilsoneaf1c982010-08-11 23:10:46 +00003274 let Inst{5-4} = 0b01;
Jim Grosbach70987fb2010-10-18 23:35:38 +00003275 let Inst{20-16} = sat_imm;
3276 let Inst{15-12} = Rd;
Jim Grosbach580f4a92011-07-25 22:20:28 +00003277 let Inst{11-7} = sh{4-0};
3278 let Inst{6} = sh{5};
Jim Grosbach70987fb2010-10-18 23:35:38 +00003279 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00003280}
3281
Owen Anderson33e57512011-08-10 00:03:03 +00003282def SSAT16 : AI<(outs GPRnopc:$Rd),
3283 (ins imm1_16:$sat_imm, GPRnopc:$Rn), SatFrm,
Jim Grosbach4a5ffb32011-07-22 23:16:18 +00003284 NoItinerary, "ssat16", "\t$Rd, $sat_imm, $Rn", []> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00003285 bits<4> Rd;
3286 bits<4> sat_imm;
3287 bits<4> Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00003288 let Inst{27-20} = 0b01101010;
Jim Grosbach70987fb2010-10-18 23:35:38 +00003289 let Inst{11-4} = 0b11110011;
3290 let Inst{15-12} = Rd;
3291 let Inst{19-16} = sat_imm;
3292 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00003293}
3294
Owen Anderson33e57512011-08-10 00:03:03 +00003295def USAT : AI<(outs GPRnopc:$Rd),
3296 (ins imm0_31:$sat_imm, GPRnopc:$Rn, shift_imm:$sh),
Jim Grosbach580f4a92011-07-25 22:20:28 +00003297 SatFrm, NoItinerary, "usat", "\t$Rd, $sat_imm, $Rn$sh", []> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00003298 bits<4> Rd;
3299 bits<5> sat_imm;
3300 bits<4> Rn;
3301 bits<8> sh;
Johnny Chen667d1272010-02-22 18:50:54 +00003302 let Inst{27-21} = 0b0110111;
Bob Wilsoneaf1c982010-08-11 23:10:46 +00003303 let Inst{5-4} = 0b01;
Jim Grosbach70987fb2010-10-18 23:35:38 +00003304 let Inst{15-12} = Rd;
Jim Grosbach580f4a92011-07-25 22:20:28 +00003305 let Inst{11-7} = sh{4-0};
3306 let Inst{6} = sh{5};
Jim Grosbach70987fb2010-10-18 23:35:38 +00003307 let Inst{20-16} = sat_imm;
3308 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00003309}
3310
Owen Anderson33e57512011-08-10 00:03:03 +00003311def USAT16 : AI<(outs GPRnopc:$Rd),
Owen Anderson41ff8342011-08-11 22:10:11 +00003312 (ins imm0_15:$sat_imm, GPRnopc:$Rn), SatFrm,
Jim Grosbachd30970f2011-08-11 22:30:30 +00003313 NoItinerary, "usat16", "\t$Rd, $sat_imm, $Rn", []> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00003314 bits<4> Rd;
3315 bits<4> sat_imm;
3316 bits<4> Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00003317 let Inst{27-20} = 0b01101110;
Jim Grosbach70987fb2010-10-18 23:35:38 +00003318 let Inst{11-4} = 0b11110011;
3319 let Inst{15-12} = Rd;
3320 let Inst{19-16} = sat_imm;
3321 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00003322}
Evan Chenga8e29892007-01-19 07:51:42 +00003323
Owen Anderson33e57512011-08-10 00:03:03 +00003324def : ARMV6Pat<(int_arm_ssat GPRnopc:$a, imm:$pos),
3325 (SSAT imm:$pos, GPRnopc:$a, 0)>;
3326def : ARMV6Pat<(int_arm_usat GPRnopc:$a, imm:$pos),
3327 (USAT imm:$pos, GPRnopc:$a, 0)>;
Nate Begeman0e0a20e2010-07-29 22:48:09 +00003328
Evan Chenga8e29892007-01-19 07:51:42 +00003329//===----------------------------------------------------------------------===//
3330// Bitwise Instructions.
3331//
3332
Jim Grosbach26421962008-10-14 20:36:24 +00003333defm AND : AsI1_bin_irs<0b0000, "and",
Evan Cheng7e1bf302010-09-29 00:27:46 +00003334 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Jim Grosbach0ff92202011-06-27 19:09:15 +00003335 BinOpFrag<(and node:$LHS, node:$RHS)>, "AND", 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00003336defm ORR : AsI1_bin_irs<0b1100, "orr",
Evan Cheng7e1bf302010-09-29 00:27:46 +00003337 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Jim Grosbach0ff92202011-06-27 19:09:15 +00003338 BinOpFrag<(or node:$LHS, node:$RHS)>, "ORR", 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00003339defm EOR : AsI1_bin_irs<0b0001, "eor",
Evan Cheng7e1bf302010-09-29 00:27:46 +00003340 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Jim Grosbach0ff92202011-06-27 19:09:15 +00003341 BinOpFrag<(xor node:$LHS, node:$RHS)>, "EOR", 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00003342defm BIC : AsI1_bin_irs<0b1110, "bic",
Evan Cheng7e1bf302010-09-29 00:27:46 +00003343 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Jim Grosbach0ff92202011-06-27 19:09:15 +00003344 BinOpFrag<(and node:$LHS, (not node:$RHS))>, "BIC">;
Evan Chenga8e29892007-01-19 07:51:42 +00003345
Jim Grosbachc29769b2011-07-28 19:46:12 +00003346// FIXME: bf_inv_mask_imm should be two operands, the lsb and the msb, just
3347// like in the actual instruction encoding. The complexity of mapping the mask
3348// to the lsb/msb pair should be handled by ISel, not encapsulated in the
3349// instruction description.
Jim Grosbach3fea191052010-10-21 22:03:21 +00003350def BFC : I<(outs GPR:$Rd), (ins GPR:$src, bf_inv_mask_imm:$imm),
Owen Anderson16884412011-07-13 23:22:26 +00003351 AddrMode1, 4, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach3fea191052010-10-21 22:03:21 +00003352 "bfc", "\t$Rd, $imm", "$src = $Rd",
3353 [(set GPR:$Rd, (and GPR:$src, bf_inv_mask_imm:$imm))]>,
Evan Cheng36a0aeb2009-07-06 22:23:46 +00003354 Requires<[IsARM, HasV6T2]> {
Jim Grosbach3fea191052010-10-21 22:03:21 +00003355 bits<4> Rd;
3356 bits<10> imm;
Evan Cheng36a0aeb2009-07-06 22:23:46 +00003357 let Inst{27-21} = 0b0111110;
3358 let Inst{6-0} = 0b0011111;
Jim Grosbach3fea191052010-10-21 22:03:21 +00003359 let Inst{15-12} = Rd;
3360 let Inst{11-7} = imm{4-0}; // lsb
Jim Grosbachc29769b2011-07-28 19:46:12 +00003361 let Inst{20-16} = imm{9-5}; // msb
Evan Cheng36a0aeb2009-07-06 22:23:46 +00003362}
3363
Johnny Chenb2503c02010-02-17 06:31:48 +00003364// A8.6.18 BFI - Bitfield insert (Encoding A1)
Jim Grosbache15defc2011-08-10 23:23:47 +00003365def BFI:I<(outs GPRnopc:$Rd), (ins GPRnopc:$src, GPR:$Rn, bf_inv_mask_imm:$imm),
3366 AddrMode1, 4, IndexModeNone, DPFrm, IIC_iUNAsi,
3367 "bfi", "\t$Rd, $Rn, $imm", "$src = $Rd",
3368 [(set GPRnopc:$Rd, (ARMbfi GPRnopc:$src, GPR:$Rn,
3369 bf_inv_mask_imm:$imm))]>,
3370 Requires<[IsARM, HasV6T2]> {
Jim Grosbach3fea191052010-10-21 22:03:21 +00003371 bits<4> Rd;
3372 bits<4> Rn;
3373 bits<10> imm;
Johnny Chenb2503c02010-02-17 06:31:48 +00003374 let Inst{27-21} = 0b0111110;
3375 let Inst{6-4} = 0b001; // Rn: Inst{3-0} != 15
Jim Grosbach3fea191052010-10-21 22:03:21 +00003376 let Inst{15-12} = Rd;
3377 let Inst{11-7} = imm{4-0}; // lsb
3378 let Inst{20-16} = imm{9-5}; // width
3379 let Inst{3-0} = Rn;
Johnny Chenb2503c02010-02-17 06:31:48 +00003380}
3381
Jim Grosbach36860462010-10-21 22:19:32 +00003382def MVNr : AsI1<0b1111, (outs GPR:$Rd), (ins GPR:$Rm), DPFrm, IIC_iMVNr,
3383 "mvn", "\t$Rd, $Rm",
3384 [(set GPR:$Rd, (not GPR:$Rm))]>, UnaryDP {
3385 bits<4> Rd;
3386 bits<4> Rm;
Johnny Chen48d5ccf2010-01-31 11:22:28 +00003387 let Inst{25} = 0;
Jim Grosbach36860462010-10-21 22:19:32 +00003388 let Inst{19-16} = 0b0000;
Johnny Chen04301522009-11-07 00:54:36 +00003389 let Inst{11-4} = 0b00000000;
Jim Grosbach36860462010-10-21 22:19:32 +00003390 let Inst{15-12} = Rd;
3391 let Inst{3-0} = Rm;
Bob Wilson8e86b512009-10-14 19:00:24 +00003392}
Jim Grosbachb93509d2011-08-02 18:16:36 +00003393def MVNsi : AsI1<0b1111, (outs GPR:$Rd), (ins so_reg_imm:$shift),
3394 DPSoRegImmFrm, IIC_iMVNsr, "mvn", "\t$Rd, $shift",
Owen Anderson92a20222011-07-21 18:54:16 +00003395 [(set GPR:$Rd, (not so_reg_imm:$shift))]>, UnaryDP {
Jim Grosbach36860462010-10-21 22:19:32 +00003396 bits<4> Rd;
Jim Grosbach36860462010-10-21 22:19:32 +00003397 bits<12> shift;
Johnny Chen48d5ccf2010-01-31 11:22:28 +00003398 let Inst{25} = 0;
Jim Grosbach36860462010-10-21 22:19:32 +00003399 let Inst{19-16} = 0b0000;
3400 let Inst{15-12} = Rd;
Owen Anderson92a20222011-07-21 18:54:16 +00003401 let Inst{11-5} = shift{11-5};
3402 let Inst{4} = 0;
3403 let Inst{3-0} = shift{3-0};
3404}
Jim Grosbachb93509d2011-08-02 18:16:36 +00003405def MVNsr : AsI1<0b1111, (outs GPR:$Rd), (ins so_reg_reg:$shift),
3406 DPSoRegRegFrm, IIC_iMVNsr, "mvn", "\t$Rd, $shift",
Owen Anderson92a20222011-07-21 18:54:16 +00003407 [(set GPR:$Rd, (not so_reg_reg:$shift))]>, UnaryDP {
3408 bits<4> Rd;
3409 bits<12> shift;
3410 let Inst{25} = 0;
3411 let Inst{19-16} = 0b0000;
3412 let Inst{15-12} = Rd;
3413 let Inst{11-8} = shift{11-8};
3414 let Inst{7} = 0;
3415 let Inst{6-5} = shift{6-5};
3416 let Inst{4} = 1;
3417 let Inst{3-0} = shift{3-0};
Johnny Chen48d5ccf2010-01-31 11:22:28 +00003418}
Evan Chengc4af4632010-11-17 20:13:28 +00003419let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1 in
Jim Grosbach36860462010-10-21 22:19:32 +00003420def MVNi : AsI1<0b1111, (outs GPR:$Rd), (ins so_imm:$imm), DPFrm,
3421 IIC_iMVNi, "mvn", "\t$Rd, $imm",
3422 [(set GPR:$Rd, so_imm_not:$imm)]>,UnaryDP {
3423 bits<4> Rd;
Jim Grosbach36860462010-10-21 22:19:32 +00003424 bits<12> imm;
3425 let Inst{25} = 1;
3426 let Inst{19-16} = 0b0000;
3427 let Inst{15-12} = Rd;
3428 let Inst{11-0} = imm;
Evan Cheng7995ef32009-09-09 01:47:07 +00003429}
Evan Chenga8e29892007-01-19 07:51:42 +00003430
3431def : ARMPat<(and GPR:$src, so_imm_not:$imm),
3432 (BICri GPR:$src, so_imm_not:$imm)>;
3433
3434//===----------------------------------------------------------------------===//
3435// Multiply Instructions.
3436//
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003437class AsMul1I32<bits<7> opcod, dag oops, dag iops, InstrItinClass itin,
3438 string opc, string asm, list<dag> pattern>
3439 : AsMul1I<opcod, oops, iops, itin, opc, asm, pattern> {
3440 bits<4> Rd;
3441 bits<4> Rm;
3442 bits<4> Rn;
3443 let Inst{19-16} = Rd;
3444 let Inst{11-8} = Rm;
3445 let Inst{3-0} = Rn;
3446}
3447class AsMul1I64<bits<7> opcod, dag oops, dag iops, InstrItinClass itin,
3448 string opc, string asm, list<dag> pattern>
3449 : AsMul1I<opcod, oops, iops, itin, opc, asm, pattern> {
3450 bits<4> RdLo;
3451 bits<4> RdHi;
3452 bits<4> Rm;
3453 bits<4> Rn;
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003454 let Inst{19-16} = RdHi;
3455 let Inst{15-12} = RdLo;
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003456 let Inst{11-8} = Rm;
3457 let Inst{3-0} = Rn;
3458}
Evan Chenga8e29892007-01-19 07:51:42 +00003459
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003460// FIXME: The v5 pseudos are only necessary for the additional Constraint
3461// property. Remove them when it's possible to add those properties
3462// on an individual MachineInstr, not just an instuction description.
Anton Korobeynikov4d728602011-01-01 20:38:38 +00003463let isCommutable = 1 in {
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003464def MUL : AsMul1I32<0b0000000, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3465 IIC_iMUL32, "mul", "\t$Rd, $Rn, $Rm",
Anton Korobeynikov4d728602011-01-01 20:38:38 +00003466 [(set GPR:$Rd, (mul GPR:$Rn, GPR:$Rm))]>,
Johnny Chen597028c2011-04-04 23:57:05 +00003467 Requires<[IsARM, HasV6]> {
3468 let Inst{15-12} = 0b0000;
3469}
Evan Chenga8e29892007-01-19 07:51:42 +00003470
Anton Korobeynikov4d728602011-01-01 20:38:38 +00003471let Constraints = "@earlyclobber $Rd" in
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003472def MULv5: ARMPseudoExpand<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm,
3473 pred:$p, cc_out:$s),
Owen Anderson16884412011-07-13 23:22:26 +00003474 4, IIC_iMUL32,
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003475 [(set GPR:$Rd, (mul GPR:$Rn, GPR:$Rm))],
3476 (MUL GPR:$Rd, GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s)>,
Jim Grosbachd378b322011-07-06 20:57:35 +00003477 Requires<[IsARM, NoV6]>;
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003478}
3479
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003480def MLA : AsMul1I32<0b0000001, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
3481 IIC_iMAC32, "mla", "\t$Rd, $Rn, $Rm, $Ra",
Anton Korobeynikov4d728602011-01-01 20:38:38 +00003482 [(set GPR:$Rd, (add (mul GPR:$Rn, GPR:$Rm), GPR:$Ra))]>,
3483 Requires<[IsARM, HasV6]> {
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003484 bits<4> Ra;
3485 let Inst{15-12} = Ra;
3486}
Evan Chenga8e29892007-01-19 07:51:42 +00003487
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003488let Constraints = "@earlyclobber $Rd" in
3489def MLAv5: ARMPseudoExpand<(outs GPR:$Rd),
3490 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra, pred:$p, cc_out:$s),
Owen Anderson16884412011-07-13 23:22:26 +00003491 4, IIC_iMAC32,
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003492 [(set GPR:$Rd, (add (mul GPR:$Rn, GPR:$Rm), GPR:$Ra))],
3493 (MLA GPR:$Rd, GPR:$Rn, GPR:$Rm, GPR:$Ra, pred:$p, cc_out:$s)>,
3494 Requires<[IsARM, NoV6]>;
3495
Jim Grosbach65711012010-11-19 22:22:37 +00003496def MLS : AMul1I<0b0000011, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
3497 IIC_iMAC32, "mls", "\t$Rd, $Rn, $Rm, $Ra",
3498 [(set GPR:$Rd, (sub GPR:$Ra, (mul GPR:$Rn, GPR:$Rm)))]>,
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003499 Requires<[IsARM, HasV6T2]> {
3500 bits<4> Rd;
3501 bits<4> Rm;
3502 bits<4> Rn;
Jim Grosbach65711012010-11-19 22:22:37 +00003503 bits<4> Ra;
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003504 let Inst{19-16} = Rd;
Jim Grosbach65711012010-11-19 22:22:37 +00003505 let Inst{15-12} = Ra;
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003506 let Inst{11-8} = Rm;
3507 let Inst{3-0} = Rn;
3508}
Evan Chengedcbada2009-07-06 22:05:45 +00003509
Evan Chenga8e29892007-01-19 07:51:42 +00003510// Extra precision multiplies with low / high results
Evan Chengcd799b92009-06-12 20:46:18 +00003511let neverHasSideEffects = 1 in {
Evan Cheng8de898a2009-06-26 00:19:44 +00003512let isCommutable = 1 in {
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003513def SMULL : AsMul1I64<0b0000110, (outs GPR:$RdLo, GPR:$RdHi),
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003514 (ins GPR:$Rn, GPR:$Rm), IIC_iMUL64,
Anton Korobeynikov4d728602011-01-01 20:38:38 +00003515 "smull", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
3516 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00003517
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003518def UMULL : AsMul1I64<0b0000100, (outs GPR:$RdLo, GPR:$RdHi),
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003519 (ins GPR:$Rn, GPR:$Rm), IIC_iMUL64,
Anton Korobeynikov4d728602011-01-01 20:38:38 +00003520 "umull", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
3521 Requires<[IsARM, HasV6]>;
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003522
3523let Constraints = "@earlyclobber $RdLo,@earlyclobber $RdHi" in {
3524def SMULLv5 : ARMPseudoExpand<(outs GPR:$RdLo, GPR:$RdHi),
3525 (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s),
Owen Anderson16884412011-07-13 23:22:26 +00003526 4, IIC_iMUL64, [],
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003527 (SMULL GPR:$RdLo, GPR:$RdHi, GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s)>,
3528 Requires<[IsARM, NoV6]>;
3529
3530def UMULLv5 : ARMPseudoExpand<(outs GPR:$RdLo, GPR:$RdHi),
3531 (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s),
Owen Anderson16884412011-07-13 23:22:26 +00003532 4, IIC_iMUL64, [],
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003533 (UMULL GPR:$RdLo, GPR:$RdHi, GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s)>,
3534 Requires<[IsARM, NoV6]>;
3535}
Evan Cheng8de898a2009-06-26 00:19:44 +00003536}
Evan Chenga8e29892007-01-19 07:51:42 +00003537
3538// Multiply + accumulate
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003539def SMLAL : AsMul1I64<0b0000111, (outs GPR:$RdLo, GPR:$RdHi),
3540 (ins GPR:$Rn, GPR:$Rm), IIC_iMAC64,
Anton Korobeynikov4d728602011-01-01 20:38:38 +00003541 "smlal", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
3542 Requires<[IsARM, HasV6]>;
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003543def UMLAL : AsMul1I64<0b0000101, (outs GPR:$RdLo, GPR:$RdHi),
3544 (ins GPR:$Rn, GPR:$Rm), IIC_iMAC64,
Anton Korobeynikov4d728602011-01-01 20:38:38 +00003545 "umlal", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
3546 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00003547
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003548def UMAAL : AMul1I <0b0000010, (outs GPR:$RdLo, GPR:$RdHi),
3549 (ins GPR:$Rn, GPR:$Rm), IIC_iMAC64,
3550 "umaal", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
3551 Requires<[IsARM, HasV6]> {
3552 bits<4> RdLo;
3553 bits<4> RdHi;
3554 bits<4> Rm;
3555 bits<4> Rn;
Owen Anderson5df7ef62011-08-15 20:08:25 +00003556 let Inst{19-16} = RdHi;
3557 let Inst{15-12} = RdLo;
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003558 let Inst{11-8} = Rm;
3559 let Inst{3-0} = Rn;
3560}
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003561
3562let Constraints = "@earlyclobber $RdLo,@earlyclobber $RdHi" in {
3563def SMLALv5 : ARMPseudoExpand<(outs GPR:$RdLo, GPR:$RdHi),
3564 (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s),
Owen Anderson16884412011-07-13 23:22:26 +00003565 4, IIC_iMAC64, [],
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003566 (SMLAL GPR:$RdLo, GPR:$RdHi, GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s)>,
3567 Requires<[IsARM, NoV6]>;
3568def UMLALv5 : ARMPseudoExpand<(outs GPR:$RdLo, GPR:$RdHi),
3569 (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s),
Owen Anderson16884412011-07-13 23:22:26 +00003570 4, IIC_iMAC64, [],
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003571 (UMLAL GPR:$RdLo, GPR:$RdHi, GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s)>,
3572 Requires<[IsARM, NoV6]>;
3573def UMAALv5 : ARMPseudoExpand<(outs GPR:$RdLo, GPR:$RdHi),
3574 (ins GPR:$Rn, GPR:$Rm, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00003575 4, IIC_iMAC64, [],
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003576 (UMAAL GPR:$RdLo, GPR:$RdHi, GPR:$Rn, GPR:$Rm, pred:$p)>,
3577 Requires<[IsARM, NoV6]>;
3578}
3579
Evan Chengcd799b92009-06-12 20:46:18 +00003580} // neverHasSideEffects
Evan Chenga8e29892007-01-19 07:51:42 +00003581
3582// Most significant word multiply
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003583def SMMUL : AMul2I <0b0111010, 0b0001, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3584 IIC_iMUL32, "smmul", "\t$Rd, $Rn, $Rm",
3585 [(set GPR:$Rd, (mulhs GPR:$Rn, GPR:$Rm))]>,
Evan Chengfbc9d412008-11-06 01:21:28 +00003586 Requires<[IsARM, HasV6]> {
Evan Chengfbc9d412008-11-06 01:21:28 +00003587 let Inst{15-12} = 0b1111;
3588}
Evan Cheng13ab0202007-07-10 18:08:01 +00003589
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003590def SMMULR : AMul2I <0b0111010, 0b0011, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
Jim Grosbachd30970f2011-08-11 22:30:30 +00003591 IIC_iMUL32, "smmulr", "\t$Rd, $Rn, $Rm", []>,
Johnny Chen2ec5e492010-02-22 21:50:40 +00003592 Requires<[IsARM, HasV6]> {
Johnny Chen2ec5e492010-02-22 21:50:40 +00003593 let Inst{15-12} = 0b1111;
3594}
3595
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003596def SMMLA : AMul2Ia <0b0111010, 0b0001, (outs GPR:$Rd),
3597 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
3598 IIC_iMAC32, "smmla", "\t$Rd, $Rn, $Rm, $Ra",
3599 [(set GPR:$Rd, (add (mulhs GPR:$Rn, GPR:$Rm), GPR:$Ra))]>,
3600 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00003601
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003602def SMMLAR : AMul2Ia <0b0111010, 0b0011, (outs GPR:$Rd),
3603 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
Jim Grosbachd30970f2011-08-11 22:30:30 +00003604 IIC_iMAC32, "smmlar", "\t$Rd, $Rn, $Rm, $Ra", []>,
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003605 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00003606
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003607def SMMLS : AMul2Ia <0b0111010, 0b1101, (outs GPR:$Rd),
3608 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
3609 IIC_iMAC32, "smmls", "\t$Rd, $Rn, $Rm, $Ra",
3610 [(set GPR:$Rd, (sub GPR:$Ra, (mulhs GPR:$Rn, GPR:$Rm)))]>,
3611 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00003612
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003613def SMMLSR : AMul2Ia <0b0111010, 0b1111, (outs GPR:$Rd),
3614 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
Jim Grosbachd30970f2011-08-11 22:30:30 +00003615 IIC_iMAC32, "smmlsr", "\t$Rd, $Rn, $Rm, $Ra", []>,
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003616 Requires<[IsARM, HasV6]>;
Johnny Chen2ec5e492010-02-22 21:50:40 +00003617
Raul Herbster37fb5b12007-08-30 23:25:47 +00003618multiclass AI_smul<string opc, PatFrag opnode> {
Jim Grosbach3870b752010-10-22 18:35:16 +00003619 def BB : AMulxyI<0b0001011, 0b00, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3620 IIC_iMUL16, !strconcat(opc, "bb"), "\t$Rd, $Rn, $Rm",
3621 [(set GPR:$Rd, (opnode (sext_inreg GPR:$Rn, i16),
3622 (sext_inreg GPR:$Rm, i16)))]>,
3623 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003624
Jim Grosbach3870b752010-10-22 18:35:16 +00003625 def BT : AMulxyI<0b0001011, 0b10, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3626 IIC_iMUL16, !strconcat(opc, "bt"), "\t$Rd, $Rn, $Rm",
3627 [(set GPR:$Rd, (opnode (sext_inreg GPR:$Rn, i16),
3628 (sra GPR:$Rm, (i32 16))))]>,
3629 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003630
Jim Grosbach3870b752010-10-22 18:35:16 +00003631 def TB : AMulxyI<0b0001011, 0b01, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3632 IIC_iMUL16, !strconcat(opc, "tb"), "\t$Rd, $Rn, $Rm",
3633 [(set GPR:$Rd, (opnode (sra GPR:$Rn, (i32 16)),
3634 (sext_inreg GPR:$Rm, i16)))]>,
3635 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003636
Jim Grosbach3870b752010-10-22 18:35:16 +00003637 def TT : AMulxyI<0b0001011, 0b11, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3638 IIC_iMUL16, !strconcat(opc, "tt"), "\t$Rd, $Rn, $Rm",
3639 [(set GPR:$Rd, (opnode (sra GPR:$Rn, (i32 16)),
3640 (sra GPR:$Rm, (i32 16))))]>,
3641 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003642
Jim Grosbach3870b752010-10-22 18:35:16 +00003643 def WB : AMulxyI<0b0001001, 0b01, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3644 IIC_iMUL16, !strconcat(opc, "wb"), "\t$Rd, $Rn, $Rm",
3645 [(set GPR:$Rd, (sra (opnode GPR:$Rn,
3646 (sext_inreg GPR:$Rm, i16)), (i32 16)))]>,
3647 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003648
Jim Grosbach3870b752010-10-22 18:35:16 +00003649 def WT : AMulxyI<0b0001001, 0b11, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3650 IIC_iMUL16, !strconcat(opc, "wt"), "\t$Rd, $Rn, $Rm",
3651 [(set GPR:$Rd, (sra (opnode GPR:$Rn,
3652 (sra GPR:$Rm, (i32 16))), (i32 16)))]>,
3653 Requires<[IsARM, HasV5TE]>;
Rafael Espindolabec2e382006-10-16 16:33:29 +00003654}
3655
Raul Herbster37fb5b12007-08-30 23:25:47 +00003656
3657multiclass AI_smla<string opc, PatFrag opnode> {
Owen Anderson8d7d2e12011-08-09 20:55:18 +00003658 let DecoderMethod = "DecodeSMLAInstruction" in {
Owen Anderson33e57512011-08-10 00:03:03 +00003659 def BB : AMulxyIa<0b0001000, 0b00, (outs GPRnopc:$Rd),
3660 (ins GPRnopc:$Rn, GPRnopc:$Rm, GPR:$Ra),
Jim Grosbach3870b752010-10-22 18:35:16 +00003661 IIC_iMAC16, !strconcat(opc, "bb"), "\t$Rd, $Rn, $Rm, $Ra",
Owen Anderson33e57512011-08-10 00:03:03 +00003662 [(set GPRnopc:$Rd, (add GPR:$Ra,
3663 (opnode (sext_inreg GPRnopc:$Rn, i16),
3664 (sext_inreg GPRnopc:$Rm, i16))))]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00003665 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003666
Owen Anderson33e57512011-08-10 00:03:03 +00003667 def BT : AMulxyIa<0b0001000, 0b10, (outs GPRnopc:$Rd),
3668 (ins GPRnopc:$Rn, GPRnopc:$Rm, GPR:$Ra),
Jim Grosbach3870b752010-10-22 18:35:16 +00003669 IIC_iMAC16, !strconcat(opc, "bt"), "\t$Rd, $Rn, $Rm, $Ra",
Owen Anderson33e57512011-08-10 00:03:03 +00003670 [(set GPRnopc:$Rd,
3671 (add GPR:$Ra, (opnode (sext_inreg GPRnopc:$Rn, i16),
3672 (sra GPRnopc:$Rm, (i32 16)))))]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00003673 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003674
Owen Anderson33e57512011-08-10 00:03:03 +00003675 def TB : AMulxyIa<0b0001000, 0b01, (outs GPRnopc:$Rd),
3676 (ins GPRnopc:$Rn, GPRnopc:$Rm, GPR:$Ra),
Jim Grosbach3870b752010-10-22 18:35:16 +00003677 IIC_iMAC16, !strconcat(opc, "tb"), "\t$Rd, $Rn, $Rm, $Ra",
Owen Anderson33e57512011-08-10 00:03:03 +00003678 [(set GPRnopc:$Rd,
3679 (add GPR:$Ra, (opnode (sra GPRnopc:$Rn, (i32 16)),
3680 (sext_inreg GPRnopc:$Rm, i16))))]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00003681 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003682
Owen Anderson33e57512011-08-10 00:03:03 +00003683 def TT : AMulxyIa<0b0001000, 0b11, (outs GPRnopc:$Rd),
3684 (ins GPRnopc:$Rn, GPRnopc:$Rm, GPR:$Ra),
Jim Grosbach3870b752010-10-22 18:35:16 +00003685 IIC_iMAC16, !strconcat(opc, "tt"), "\t$Rd, $Rn, $Rm, $Ra",
Owen Anderson33e57512011-08-10 00:03:03 +00003686 [(set GPRnopc:$Rd,
3687 (add GPR:$Ra, (opnode (sra GPRnopc:$Rn, (i32 16)),
3688 (sra GPRnopc:$Rm, (i32 16)))))]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00003689 Requires<[IsARM, HasV5TE]>;
Evan Chenga8e29892007-01-19 07:51:42 +00003690
Owen Anderson33e57512011-08-10 00:03:03 +00003691 def WB : AMulxyIa<0b0001001, 0b00, (outs GPRnopc:$Rd),
3692 (ins GPRnopc:$Rn, GPRnopc:$Rm, GPR:$Ra),
Jim Grosbach3870b752010-10-22 18:35:16 +00003693 IIC_iMAC16, !strconcat(opc, "wb"), "\t$Rd, $Rn, $Rm, $Ra",
Owen Anderson33e57512011-08-10 00:03:03 +00003694 [(set GPRnopc:$Rd,
3695 (add GPR:$Ra, (sra (opnode GPRnopc:$Rn,
3696 (sext_inreg GPRnopc:$Rm, i16)), (i32 16))))]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00003697 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003698
Owen Anderson33e57512011-08-10 00:03:03 +00003699 def WT : AMulxyIa<0b0001001, 0b10, (outs GPRnopc:$Rd),
3700 (ins GPRnopc:$Rn, GPRnopc:$Rm, GPR:$Ra),
Jim Grosbach3870b752010-10-22 18:35:16 +00003701 IIC_iMAC16, !strconcat(opc, "wt"), "\t$Rd, $Rn, $Rm, $Ra",
Owen Anderson33e57512011-08-10 00:03:03 +00003702 [(set GPRnopc:$Rd,
Jim Grosbache15defc2011-08-10 23:23:47 +00003703 (add GPR:$Ra, (sra (opnode GPRnopc:$Rn,
3704 (sra GPRnopc:$Rm, (i32 16))), (i32 16))))]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00003705 Requires<[IsARM, HasV5TE]>;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00003706 }
Rafael Espindola70673a12006-10-18 16:20:57 +00003707}
Rafael Espindola5c2aa0a2006-09-08 12:47:03 +00003708
Raul Herbster37fb5b12007-08-30 23:25:47 +00003709defm SMUL : AI_smul<"smul", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
3710defm SMLA : AI_smla<"smla", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
Rafael Espindola27185192006-09-29 21:20:16 +00003711
Jim Grosbachd30970f2011-08-11 22:30:30 +00003712// Halfword multiply accumulate long: SMLAL<x><y>.
Owen Anderson33e57512011-08-10 00:03:03 +00003713def SMLALBB : AMulxyI64<0b0001010, 0b00, (outs GPRnopc:$RdLo, GPRnopc:$RdHi),
3714 (ins GPRnopc:$Rn, GPRnopc:$Rm),
Jim Grosbachd30970f2011-08-11 22:30:30 +00003715 IIC_iMAC64, "smlalbb", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
Jim Grosbach3870b752010-10-22 18:35:16 +00003716 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00003717
Owen Anderson33e57512011-08-10 00:03:03 +00003718def SMLALBT : AMulxyI64<0b0001010, 0b10, (outs GPRnopc:$RdLo, GPRnopc:$RdHi),
3719 (ins GPRnopc:$Rn, GPRnopc:$Rm),
Jim Grosbachd30970f2011-08-11 22:30:30 +00003720 IIC_iMAC64, "smlalbt", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
Jim Grosbach3870b752010-10-22 18:35:16 +00003721 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00003722
Owen Anderson33e57512011-08-10 00:03:03 +00003723def SMLALTB : AMulxyI64<0b0001010, 0b01, (outs GPRnopc:$RdLo, GPRnopc:$RdHi),
3724 (ins GPRnopc:$Rn, GPRnopc:$Rm),
Jim Grosbachd30970f2011-08-11 22:30:30 +00003725 IIC_iMAC64, "smlaltb", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
Jim Grosbach3870b752010-10-22 18:35:16 +00003726 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00003727
Owen Anderson33e57512011-08-10 00:03:03 +00003728def SMLALTT : AMulxyI64<0b0001010, 0b11, (outs GPRnopc:$RdLo, GPRnopc:$RdHi),
3729 (ins GPRnopc:$Rn, GPRnopc:$Rm),
Jim Grosbachd30970f2011-08-11 22:30:30 +00003730 IIC_iMAC64, "smlaltt", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
Jim Grosbach3870b752010-10-22 18:35:16 +00003731 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00003732
Jim Grosbachd30970f2011-08-11 22:30:30 +00003733// Helper class for AI_smld.
Jim Grosbach385e1362010-10-22 19:15:30 +00003734class AMulDualIbase<bit long, bit sub, bit swap, dag oops, dag iops,
3735 InstrItinClass itin, string opc, string asm>
Johnny Chen667d1272010-02-22 18:50:54 +00003736 : AI<oops, iops, MulFrm, itin, opc, asm, []>, Requires<[IsARM, HasV6]> {
Jim Grosbach385e1362010-10-22 19:15:30 +00003737 bits<4> Rn;
3738 bits<4> Rm;
Johnny Chen667d1272010-02-22 18:50:54 +00003739 let Inst{27-23} = 0b01110;
Jim Grosbachb206daa2011-07-22 20:11:20 +00003740 let Inst{22} = long;
3741 let Inst{21-20} = 0b00;
Jim Grosbach385e1362010-10-22 19:15:30 +00003742 let Inst{11-8} = Rm;
Jim Grosbachb206daa2011-07-22 20:11:20 +00003743 let Inst{7} = 0;
3744 let Inst{6} = sub;
3745 let Inst{5} = swap;
3746 let Inst{4} = 1;
Jim Grosbach385e1362010-10-22 19:15:30 +00003747 let Inst{3-0} = Rn;
3748}
3749class AMulDualI<bit long, bit sub, bit swap, dag oops, dag iops,
3750 InstrItinClass itin, string opc, string asm>
3751 : AMulDualIbase<long, sub, swap, oops, iops, itin, opc, asm> {
3752 bits<4> Rd;
3753 let Inst{15-12} = 0b1111;
3754 let Inst{19-16} = Rd;
3755}
3756class AMulDualIa<bit long, bit sub, bit swap, dag oops, dag iops,
3757 InstrItinClass itin, string opc, string asm>
3758 : AMulDualIbase<long, sub, swap, oops, iops, itin, opc, asm> {
3759 bits<4> Ra;
Jim Grosbachb206daa2011-07-22 20:11:20 +00003760 bits<4> Rd;
3761 let Inst{19-16} = Rd;
Jim Grosbach385e1362010-10-22 19:15:30 +00003762 let Inst{15-12} = Ra;
3763}
3764class AMulDualI64<bit long, bit sub, bit swap, dag oops, dag iops,
3765 InstrItinClass itin, string opc, string asm>
3766 : AMulDualIbase<long, sub, swap, oops, iops, itin, opc, asm> {
3767 bits<4> RdLo;
3768 bits<4> RdHi;
3769 let Inst{19-16} = RdHi;
3770 let Inst{15-12} = RdLo;
Johnny Chen667d1272010-02-22 18:50:54 +00003771}
3772
3773multiclass AI_smld<bit sub, string opc> {
3774
Owen Anderson33e57512011-08-10 00:03:03 +00003775 def D : AMulDualIa<0, sub, 0, (outs GPRnopc:$Rd),
3776 (ins GPRnopc:$Rn, GPRnopc:$Rm, GPR:$Ra),
Jim Grosbach385e1362010-10-22 19:15:30 +00003777 NoItinerary, !strconcat(opc, "d"), "\t$Rd, $Rn, $Rm, $Ra">;
Johnny Chen667d1272010-02-22 18:50:54 +00003778
Owen Anderson33e57512011-08-10 00:03:03 +00003779 def DX: AMulDualIa<0, sub, 1, (outs GPRnopc:$Rd),
3780 (ins GPRnopc:$Rn, GPRnopc:$Rm, GPR:$Ra),
Jim Grosbach385e1362010-10-22 19:15:30 +00003781 NoItinerary, !strconcat(opc, "dx"), "\t$Rd, $Rn, $Rm, $Ra">;
Johnny Chen667d1272010-02-22 18:50:54 +00003782
Owen Anderson33e57512011-08-10 00:03:03 +00003783 def LD: AMulDualI64<1, sub, 0, (outs GPRnopc:$RdLo, GPRnopc:$RdHi),
3784 (ins GPRnopc:$Rn, GPRnopc:$Rm), NoItinerary,
Jim Grosbach385e1362010-10-22 19:15:30 +00003785 !strconcat(opc, "ld"), "\t$RdLo, $RdHi, $Rn, $Rm">;
Johnny Chen667d1272010-02-22 18:50:54 +00003786
Owen Anderson33e57512011-08-10 00:03:03 +00003787 def LDX : AMulDualI64<1, sub, 1, (outs GPRnopc:$RdLo, GPRnopc:$RdHi),
3788 (ins GPRnopc:$Rn, GPRnopc:$Rm), NoItinerary,
Jim Grosbach385e1362010-10-22 19:15:30 +00003789 !strconcat(opc, "ldx"),"\t$RdLo, $RdHi, $Rn, $Rm">;
Johnny Chen667d1272010-02-22 18:50:54 +00003790
3791}
3792
3793defm SMLA : AI_smld<0, "smla">;
3794defm SMLS : AI_smld<1, "smls">;
3795
Johnny Chen2ec5e492010-02-22 21:50:40 +00003796multiclass AI_sdml<bit sub, string opc> {
3797
Jim Grosbache15defc2011-08-10 23:23:47 +00003798 def D:AMulDualI<0, sub, 0, (outs GPRnopc:$Rd), (ins GPRnopc:$Rn, GPRnopc:$Rm),
3799 NoItinerary, !strconcat(opc, "d"), "\t$Rd, $Rn, $Rm">;
3800 def DX:AMulDualI<0, sub, 1, (outs GPRnopc:$Rd),(ins GPRnopc:$Rn, GPRnopc:$Rm),
3801 NoItinerary, !strconcat(opc, "dx"), "\t$Rd, $Rn, $Rm">;
Johnny Chen2ec5e492010-02-22 21:50:40 +00003802}
3803
3804defm SMUA : AI_sdml<0, "smua">;
3805defm SMUS : AI_sdml<1, "smus">;
Rafael Espindola42b62f32006-10-13 13:14:59 +00003806
Evan Chenga8e29892007-01-19 07:51:42 +00003807//===----------------------------------------------------------------------===//
3808// Misc. Arithmetic Instructions.
3809//
Rafael Espindola0d9fe762006-10-10 16:33:47 +00003810
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003811def CLZ : AMiscA1I<0b000010110, 0b0001, (outs GPR:$Rd), (ins GPR:$Rm),
3812 IIC_iUNAr, "clz", "\t$Rd, $Rm",
3813 [(set GPR:$Rd, (ctlz GPR:$Rm))]>, Requires<[IsARM, HasV5T]>;
Rafael Espindola199dd672006-10-17 13:13:23 +00003814
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003815def RBIT : AMiscA1I<0b01101111, 0b0011, (outs GPR:$Rd), (ins GPR:$Rm),
3816 IIC_iUNAr, "rbit", "\t$Rd, $Rm",
3817 [(set GPR:$Rd, (ARMrbit GPR:$Rm))]>,
3818 Requires<[IsARM, HasV6T2]>;
Jim Grosbach3482c802010-01-18 19:58:49 +00003819
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003820def REV : AMiscA1I<0b01101011, 0b0011, (outs GPR:$Rd), (ins GPR:$Rm),
3821 IIC_iUNAr, "rev", "\t$Rd, $Rm",
3822 [(set GPR:$Rd, (bswap GPR:$Rm))]>, Requires<[IsARM, HasV6]>;
Rafael Espindola199dd672006-10-17 13:13:23 +00003823
Evan Cheng9568e5c2011-06-21 06:01:08 +00003824let AddedComplexity = 5 in
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003825def REV16 : AMiscA1I<0b01101011, 0b1011, (outs GPR:$Rd), (ins GPR:$Rm),
3826 IIC_iUNAr, "rev16", "\t$Rd, $Rm",
Evan Cheng9568e5c2011-06-21 06:01:08 +00003827 [(set GPR:$Rd, (rotr (bswap GPR:$Rm), (i32 16)))]>,
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003828 Requires<[IsARM, HasV6]>;
Rafael Espindola27185192006-09-29 21:20:16 +00003829
Evan Cheng9568e5c2011-06-21 06:01:08 +00003830let AddedComplexity = 5 in
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003831def REVSH : AMiscA1I<0b01101111, 0b1011, (outs GPR:$Rd), (ins GPR:$Rm),
3832 IIC_iUNAr, "revsh", "\t$Rd, $Rm",
Evan Cheng9568e5c2011-06-21 06:01:08 +00003833 [(set GPR:$Rd, (sra (bswap GPR:$Rm), (i32 16)))]>,
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003834 Requires<[IsARM, HasV6]>;
Rafael Espindola27185192006-09-29 21:20:16 +00003835
Evan Chengf60ceac2011-06-15 17:17:48 +00003836def : ARMV6Pat<(or (sra (shl GPR:$Rm, (i32 24)), (i32 16)),
3837 (and (srl GPR:$Rm, (i32 8)), 0xFF)),
3838 (REVSH GPR:$Rm)>;
3839
Jim Grosbache1d58a62011-09-14 22:52:14 +00003840def PKHBT : APKHI<0b01101000, 0, (outs GPRnopc:$Rd),
3841 (ins GPRnopc:$Rn, GPRnopc:$Rm, pkh_lsl_amt:$sh),
Jim Grosbachdde038a2011-07-20 21:40:26 +00003842 IIC_iALUsi, "pkhbt", "\t$Rd, $Rn, $Rm$sh",
Jim Grosbache1d58a62011-09-14 22:52:14 +00003843 [(set GPRnopc:$Rd, (or (and GPRnopc:$Rn, 0xFFFF),
3844 (and (shl GPRnopc:$Rm, pkh_lsl_amt:$sh),
3845 0xFFFF0000)))]>,
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003846 Requires<[IsARM, HasV6]>;
Rafael Espindola27185192006-09-29 21:20:16 +00003847
Evan Chenga8e29892007-01-19 07:51:42 +00003848// Alternate cases for PKHBT where identities eliminate some nodes.
Jim Grosbache1d58a62011-09-14 22:52:14 +00003849def : ARMV6Pat<(or (and GPRnopc:$Rn, 0xFFFF), (and GPRnopc:$Rm, 0xFFFF0000)),
3850 (PKHBT GPRnopc:$Rn, GPRnopc:$Rm, 0)>;
3851def : ARMV6Pat<(or (and GPRnopc:$Rn, 0xFFFF), (shl GPRnopc:$Rm, imm16_31:$sh)),
3852 (PKHBT GPRnopc:$Rn, GPRnopc:$Rm, imm16_31:$sh)>;
Bob Wilsonf955f292010-08-17 17:23:19 +00003853
Bob Wilsondc66eda2010-08-16 22:26:55 +00003854// Note: Shifts of 1-15 bits will be transformed to srl instead of sra and
3855// will match the pattern below.
Jim Grosbache1d58a62011-09-14 22:52:14 +00003856def PKHTB : APKHI<0b01101000, 1, (outs GPRnopc:$Rd),
3857 (ins GPRnopc:$Rn, GPRnopc:$Rm, pkh_asr_amt:$sh),
Jim Grosbachdde038a2011-07-20 21:40:26 +00003858 IIC_iBITsi, "pkhtb", "\t$Rd, $Rn, $Rm$sh",
Jim Grosbache1d58a62011-09-14 22:52:14 +00003859 [(set GPRnopc:$Rd, (or (and GPRnopc:$Rn, 0xFFFF0000),
3860 (and (sra GPRnopc:$Rm, pkh_asr_amt:$sh),
3861 0xFFFF)))]>,
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003862 Requires<[IsARM, HasV6]>;
Rafael Espindola9e071f02006-10-02 19:30:56 +00003863
Evan Chenga8e29892007-01-19 07:51:42 +00003864// Alternate cases for PKHTB where identities eliminate some nodes. Note that
3865// a shift amount of 0 is *not legal* here, it is PKHBT instead.
Jim Grosbache1d58a62011-09-14 22:52:14 +00003866def : ARMV6Pat<(or (and GPRnopc:$src1, 0xFFFF0000),
3867 (srl GPRnopc:$src2, imm16_31:$sh)),
3868 (PKHTB GPRnopc:$src1, GPRnopc:$src2, imm16_31:$sh)>;
3869def : ARMV6Pat<(or (and GPRnopc:$src1, 0xFFFF0000),
3870 (and (srl GPRnopc:$src2, imm1_15:$sh), 0xFFFF)),
3871 (PKHTB GPRnopc:$src1, GPRnopc:$src2, imm1_15:$sh)>;
Rafael Espindolab47e1d02006-10-10 18:55:14 +00003872
Evan Chenga8e29892007-01-19 07:51:42 +00003873//===----------------------------------------------------------------------===//
3874// Comparison Instructions...
3875//
Rafael Espindolab47e1d02006-10-10 18:55:14 +00003876
Jim Grosbach26421962008-10-14 20:36:24 +00003877defm CMP : AI1_cmp_irs<0b1010, "cmp",
Evan Cheng5d42c562010-09-29 00:49:25 +00003878 IIC_iCMPi, IIC_iCMPr, IIC_iCMPsr,
Evan Cheng0ff94f72007-08-07 01:37:15 +00003879 BinOpFrag<(ARMcmp node:$LHS, node:$RHS)>>;
Bill Wendling6165e872010-08-26 18:33:51 +00003880
Jim Grosbach97a884d2010-12-07 20:41:06 +00003881// ARMcmpZ can re-use the above instruction definitions.
3882def : ARMPat<(ARMcmpZ GPR:$src, so_imm:$imm),
3883 (CMPri GPR:$src, so_imm:$imm)>;
3884def : ARMPat<(ARMcmpZ GPR:$src, GPR:$rhs),
3885 (CMPrr GPR:$src, GPR:$rhs)>;
Owen Anderson92a20222011-07-21 18:54:16 +00003886def : ARMPat<(ARMcmpZ GPR:$src, so_reg_imm:$rhs),
3887 (CMPrsi GPR:$src, so_reg_imm:$rhs)>;
3888def : ARMPat<(ARMcmpZ GPR:$src, so_reg_reg:$rhs),
3889 (CMPrsr GPR:$src, so_reg_reg:$rhs)>;
Jim Grosbach97a884d2010-12-07 20:41:06 +00003890
Bill Wendlingc8714bb2010-09-10 10:31:11 +00003891// FIXME: We have to be careful when using the CMN instruction and comparison
3892// with 0. One would expect these two pieces of code should give identical
Bill Wendling6165e872010-08-26 18:33:51 +00003893// results:
3894//
3895// rsbs r1, r1, 0
3896// cmp r0, r1
3897// mov r0, #0
3898// it ls
3899// mov r0, #1
3900//
3901// and:
Jim Grosbacha9a968d2010-10-22 23:48:29 +00003902//
Bill Wendling6165e872010-08-26 18:33:51 +00003903// cmn r0, r1
3904// mov r0, #0
3905// it ls
3906// mov r0, #1
3907//
3908// However, the CMN gives the *opposite* result when r1 is 0. This is because
3909// the carry flag is set in the CMP case but not in the CMN case. In short, the
3910// CMP instruction doesn't perform a truncate of the (logical) NOT of 0 plus the
3911// value of r0 and the carry bit (because the "carry bit" parameter to
3912// AddWithCarry is defined as 1 in this case, the carry flag will always be set
3913// when r0 >= 0). The CMN instruction doesn't perform a NOT of 0 so there is
3914// never a "carry" when this AddWithCarry is performed (because the "carry bit"
3915// parameter to AddWithCarry is defined as 0).
3916//
Bill Wendlingc8714bb2010-09-10 10:31:11 +00003917// When x is 0 and unsigned:
Bill Wendling6165e872010-08-26 18:33:51 +00003918//
3919// x = 0
3920// ~x = 0xFFFF FFFF
3921// ~x + 1 = 0x1 0000 0000
3922// (-x = 0) != (0x1 0000 0000 = ~x + 1)
3923//
Bill Wendlingc8714bb2010-09-10 10:31:11 +00003924// Therefore, we should disable CMN when comparing against zero, until we can
3925// limit when the CMN instruction is used (when we know that the RHS is not 0 or
3926// when it's a comparison which doesn't look at the 'carry' flag).
Bill Wendling6165e872010-08-26 18:33:51 +00003927//
3928// (See the ARM docs for the "AddWithCarry" pseudo-code.)
3929//
3930// This is related to <rdar://problem/7569620>.
3931//
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00003932//defm CMN : AI1_cmp_irs<0b1011, "cmn",
3933// BinOpFrag<(ARMcmp node:$LHS,(ineg node:$RHS))>>;
Rafael Espindolae5bbd6d2006-10-07 14:24:52 +00003934
Evan Chenga8e29892007-01-19 07:51:42 +00003935// Note that TST/TEQ don't set all the same flags that CMP does!
Evan Chengd87293c2008-11-06 08:47:38 +00003936defm TST : AI1_cmp_irs<0b1000, "tst",
Evan Cheng5d42c562010-09-29 00:49:25 +00003937 IIC_iTSTi, IIC_iTSTr, IIC_iTSTsr,
Evan Chengc4af4632010-11-17 20:13:28 +00003938 BinOpFrag<(ARMcmpZ (and_su node:$LHS, node:$RHS), 0)>, 1>;
Evan Chengd87293c2008-11-06 08:47:38 +00003939defm TEQ : AI1_cmp_irs<0b1001, "teq",
Evan Cheng5d42c562010-09-29 00:49:25 +00003940 IIC_iTSTi, IIC_iTSTr, IIC_iTSTsr,
Evan Chengc4af4632010-11-17 20:13:28 +00003941 BinOpFrag<(ARMcmpZ (xor_su node:$LHS, node:$RHS), 0)>, 1>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00003942
David Goodwinc0309b42009-06-29 15:33:01 +00003943defm CMNz : AI1_cmp_irs<0b1011, "cmn",
Evan Cheng5d42c562010-09-29 00:49:25 +00003944 IIC_iCMPi, IIC_iCMPr, IIC_iCMPsr,
David Goodwinc0309b42009-06-29 15:33:01 +00003945 BinOpFrag<(ARMcmpZ node:$LHS,(ineg node:$RHS))>>;
Evan Cheng2c614c52007-06-06 10:17:05 +00003946
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00003947//def : ARMPat<(ARMcmp GPR:$src, so_imm_neg:$imm),
3948// (CMNri GPR:$src, so_imm_neg:$imm)>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00003949
David Goodwinc0309b42009-06-29 15:33:01 +00003950def : ARMPat<(ARMcmpZ GPR:$src, so_imm_neg:$imm),
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00003951 (CMNzri GPR:$src, so_imm_neg:$imm)>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00003952
Evan Cheng218977b2010-07-13 19:27:42 +00003953// Pseudo i64 compares for some floating point compares.
3954let usesCustomInserter = 1, isBranch = 1, isTerminator = 1,
3955 Defs = [CPSR] in {
3956def BCCi64 : PseudoInst<(outs),
Jim Grosbachc5ed0132010-08-17 18:39:16 +00003957 (ins i32imm:$cc, GPR:$lhs1, GPR:$lhs2, GPR:$rhs1, GPR:$rhs2, brtarget:$dst),
Jim Grosbach99594eb2010-11-18 01:38:26 +00003958 IIC_Br,
Evan Cheng218977b2010-07-13 19:27:42 +00003959 [(ARMBcci64 imm:$cc, GPR:$lhs1, GPR:$lhs2, GPR:$rhs1, GPR:$rhs2, bb:$dst)]>;
3960
3961def BCCZi64 : PseudoInst<(outs),
Jim Grosbach99594eb2010-11-18 01:38:26 +00003962 (ins i32imm:$cc, GPR:$lhs1, GPR:$lhs2, brtarget:$dst), IIC_Br,
Evan Cheng218977b2010-07-13 19:27:42 +00003963 [(ARMBcci64 imm:$cc, GPR:$lhs1, GPR:$lhs2, 0, 0, bb:$dst)]>;
3964} // usesCustomInserter
3965
Rafael Espindolae5bbd6d2006-10-07 14:24:52 +00003966
Evan Chenga8e29892007-01-19 07:51:42 +00003967// Conditional moves
Evan Chengc85e8322007-07-05 07:13:32 +00003968// FIXME: should be able to write a pattern for ARMcmov, but can't use
Jim Grosbach64171712010-02-16 21:07:46 +00003969// a two-value operand where a dag node expects two operands. :(
Owen Andersonf523e472010-09-23 23:45:25 +00003970let neverHasSideEffects = 1 in {
Jim Grosbachd4a16ad2011-03-10 23:56:09 +00003971def MOVCCr : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$false, GPR:$Rm, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00003972 4, IIC_iCMOVr,
Jim Grosbachd4a16ad2011-03-10 23:56:09 +00003973 [/*(set GPR:$Rd, (ARMcmov GPR:$false, GPR:$Rm, imm:$cc, CCR:$ccr))*/]>,
3974 RegConstraint<"$false = $Rd">;
Owen Anderson92a20222011-07-21 18:54:16 +00003975def MOVCCsi : ARMPseudoInst<(outs GPR:$Rd),
3976 (ins GPR:$false, so_reg_imm:$shift, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00003977 4, IIC_iCMOVsr,
Jim Grosbachb93509d2011-08-02 18:16:36 +00003978 [/*(set GPR:$Rd, (ARMcmov GPR:$false, so_reg_imm:$shift,
3979 imm:$cc, CCR:$ccr))*/]>,
Jim Grosbachd4a16ad2011-03-10 23:56:09 +00003980 RegConstraint<"$false = $Rd">;
Owen Anderson92a20222011-07-21 18:54:16 +00003981def MOVCCsr : ARMPseudoInst<(outs GPR:$Rd),
3982 (ins GPR:$false, so_reg_reg:$shift, pred:$p),
3983 4, IIC_iCMOVsr,
Jim Grosbachb93509d2011-08-02 18:16:36 +00003984 [/*(set GPR:$Rd, (ARMcmov GPR:$false, so_reg_reg:$shift,
3985 imm:$cc, CCR:$ccr))*/]>,
Owen Anderson92a20222011-07-21 18:54:16 +00003986 RegConstraint<"$false = $Rd">;
3987
Jim Grosbach3bbdcea2010-10-07 00:42:42 +00003988
Evan Chengc4af4632010-11-17 20:13:28 +00003989let isMoveImm = 1 in
Jim Grosbach39062762011-03-11 01:09:28 +00003990def MOVCCi16 : ARMPseudoInst<(outs GPR:$Rd),
Jim Grosbachffa32252011-07-19 19:13:28 +00003991 (ins GPR:$false, imm0_65535_expr:$imm, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00003992 4, IIC_iMOVi,
Jim Grosbach39062762011-03-11 01:09:28 +00003993 []>,
3994 RegConstraint<"$false = $Rd">, Requires<[IsARM, HasV6T2]>;
Jim Grosbach27e90082010-10-29 19:28:17 +00003995
Evan Chengc4af4632010-11-17 20:13:28 +00003996let isMoveImm = 1 in
Jim Grosbach39062762011-03-11 01:09:28 +00003997def MOVCCi : ARMPseudoInst<(outs GPR:$Rd),
3998 (ins GPR:$false, so_imm:$imm, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00003999 4, IIC_iCMOVi,
Jim Grosbach27e90082010-10-29 19:28:17 +00004000 [/*(set GPR:$Rd, (ARMcmov GPR:$false, so_imm:$imm, imm:$cc, CCR:$ccr))*/]>,
Jim Grosbach39062762011-03-11 01:09:28 +00004001 RegConstraint<"$false = $Rd">;
Evan Cheng875a6ac2010-11-12 22:42:47 +00004002
Evan Cheng63f35442010-11-13 02:25:14 +00004003// Two instruction predicate mov immediate.
Evan Chengc4af4632010-11-17 20:13:28 +00004004let isMoveImm = 1 in
Jim Grosbacheb582d72011-03-11 18:00:42 +00004005def MOVCCi32imm : ARMPseudoInst<(outs GPR:$Rd),
4006 (ins GPR:$false, i32imm:$src, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00004007 8, IIC_iCMOVix2, []>, RegConstraint<"$false = $Rd">;
Evan Cheng63f35442010-11-13 02:25:14 +00004008
Evan Chengc4af4632010-11-17 20:13:28 +00004009let isMoveImm = 1 in
Jim Grosbache672ff82011-03-11 19:55:55 +00004010def MVNCCi : ARMPseudoInst<(outs GPR:$Rd),
4011 (ins GPR:$false, so_imm:$imm, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00004012 4, IIC_iCMOVi,
Evan Cheng875a6ac2010-11-12 22:42:47 +00004013 [/*(set GPR:$Rd, (ARMcmov GPR:$false, so_imm_not:$imm, imm:$cc, CCR:$ccr))*/]>,
Jim Grosbache672ff82011-03-11 19:55:55 +00004014 RegConstraint<"$false = $Rd">;
Owen Andersonf523e472010-09-23 23:45:25 +00004015} // neverHasSideEffects
Rafael Espindolad9ae7782006-10-07 13:46:42 +00004016
Jim Grosbach3728e962009-12-10 00:11:09 +00004017//===----------------------------------------------------------------------===//
4018// Atomic operations intrinsics
4019//
4020
Jim Grosbach5f6c1332011-07-25 20:38:18 +00004021def MemBarrierOptOperand : AsmOperandClass {
4022 let Name = "MemBarrierOpt";
4023 let ParserMethod = "parseMemBarrierOptOperand";
4024}
Bob Wilsonf74a4292010-10-30 00:54:37 +00004025def memb_opt : Operand<i32> {
4026 let PrintMethod = "printMemBOption";
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +00004027 let ParserMatchClass = MemBarrierOptOperand;
Owen Andersonc36481c2011-08-09 23:25:42 +00004028 let DecoderMethod = "DecodeMemBarrierOption";
Jim Grosbachcbd77d22009-12-10 18:35:32 +00004029}
Jim Grosbach3728e962009-12-10 00:11:09 +00004030
Bob Wilsonf74a4292010-10-30 00:54:37 +00004031// memory barriers protect the atomic sequences
4032let hasSideEffects = 1 in {
4033def DMB : AInoP<(outs), (ins memb_opt:$opt), MiscFrm, NoItinerary,
4034 "dmb", "\t$opt", [(ARMMemBarrier (i32 imm:$opt))]>,
4035 Requires<[IsARM, HasDB]> {
4036 bits<4> opt;
4037 let Inst{31-4} = 0xf57ff05;
4038 let Inst{3-0} = opt;
Jim Grosbachcbd77d22009-12-10 18:35:32 +00004039}
Jim Grosbach3728e962009-12-10 00:11:09 +00004040}
Rafael Espindola4b20fbc2006-10-10 12:56:00 +00004041
Bob Wilsonf74a4292010-10-30 00:54:37 +00004042def DSB : AInoP<(outs), (ins memb_opt:$opt), MiscFrm, NoItinerary,
Jim Grosbach20fcaff2011-07-13 23:33:10 +00004043 "dsb", "\t$opt", []>,
Bob Wilsonf74a4292010-10-30 00:54:37 +00004044 Requires<[IsARM, HasDB]> {
4045 bits<4> opt;
4046 let Inst{31-4} = 0xf57ff04;
4047 let Inst{3-0} = opt;
Johnny Chenfd6037d2010-02-18 00:19:08 +00004048}
4049
Jim Grosbach20fcaff2011-07-13 23:33:10 +00004050// ISB has only full system option
Jim Grosbach9dec5072011-07-14 18:00:31 +00004051def ISB : AInoP<(outs), (ins memb_opt:$opt), MiscFrm, NoItinerary,
4052 "isb", "\t$opt", []>,
Bob Wilsonf74a4292010-10-30 00:54:37 +00004053 Requires<[IsARM, HasDB]> {
Jim Grosbach9dec5072011-07-14 18:00:31 +00004054 bits<4> opt;
Johnny Chen1adc40c2010-08-12 20:46:17 +00004055 let Inst{31-4} = 0xf57ff06;
Jim Grosbach9dec5072011-07-14 18:00:31 +00004056 let Inst{3-0} = opt;
Johnny Chenfd6037d2010-02-18 00:19:08 +00004057}
4058
Bill Wendlingef2c86f2011-10-10 22:59:55 +00004059// Pseudo isntruction that combines movs + predicated rsbmi
4060// to implement integer ABS
4061let usesCustomInserter = 1, Defs = [CPSR] in {
4062def ABS : ARMPseudoInst<
4063 (outs GPR:$dst), (ins GPR:$src),
4064 8, NoItinerary, []>;
4065}
4066
Jim Grosbach66869102009-12-11 18:52:41 +00004067let usesCustomInserter = 1 in {
Jakob Stoklund Olesen9b0e1e72011-09-06 17:40:35 +00004068 let Defs = [CPSR] in {
Jim Grosbache801dc42009-12-12 01:40:06 +00004069 def ATOMIC_LOAD_ADD_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004070 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004071 [(set GPR:$dst, (atomic_load_add_8 GPR:$ptr, GPR:$incr))]>;
4072 def ATOMIC_LOAD_SUB_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004073 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004074 [(set GPR:$dst, (atomic_load_sub_8 GPR:$ptr, GPR:$incr))]>;
4075 def ATOMIC_LOAD_AND_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004076 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004077 [(set GPR:$dst, (atomic_load_and_8 GPR:$ptr, GPR:$incr))]>;
4078 def ATOMIC_LOAD_OR_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004079 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004080 [(set GPR:$dst, (atomic_load_or_8 GPR:$ptr, GPR:$incr))]>;
4081 def ATOMIC_LOAD_XOR_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004082 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004083 [(set GPR:$dst, (atomic_load_xor_8 GPR:$ptr, GPR:$incr))]>;
4084 def ATOMIC_LOAD_NAND_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004085 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004086 [(set GPR:$dst, (atomic_load_nand_8 GPR:$ptr, GPR:$incr))]>;
Jim Grosbachf7da8822011-04-26 19:44:18 +00004087 def ATOMIC_LOAD_MIN_I8 : PseudoInst<
4088 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
4089 [(set GPR:$dst, (atomic_load_min_8 GPR:$ptr, GPR:$val))]>;
4090 def ATOMIC_LOAD_MAX_I8 : PseudoInst<
4091 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
4092 [(set GPR:$dst, (atomic_load_max_8 GPR:$ptr, GPR:$val))]>;
4093 def ATOMIC_LOAD_UMIN_I8 : PseudoInst<
4094 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
4095 [(set GPR:$dst, (atomic_load_min_8 GPR:$ptr, GPR:$val))]>;
4096 def ATOMIC_LOAD_UMAX_I8 : PseudoInst<
4097 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
4098 [(set GPR:$dst, (atomic_load_max_8 GPR:$ptr, GPR:$val))]>;
Jim Grosbache801dc42009-12-12 01:40:06 +00004099 def ATOMIC_LOAD_ADD_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004100 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004101 [(set GPR:$dst, (atomic_load_add_16 GPR:$ptr, GPR:$incr))]>;
4102 def ATOMIC_LOAD_SUB_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004103 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004104 [(set GPR:$dst, (atomic_load_sub_16 GPR:$ptr, GPR:$incr))]>;
4105 def ATOMIC_LOAD_AND_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004106 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004107 [(set GPR:$dst, (atomic_load_and_16 GPR:$ptr, GPR:$incr))]>;
4108 def ATOMIC_LOAD_OR_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004109 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004110 [(set GPR:$dst, (atomic_load_or_16 GPR:$ptr, GPR:$incr))]>;
4111 def ATOMIC_LOAD_XOR_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004112 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004113 [(set GPR:$dst, (atomic_load_xor_16 GPR:$ptr, GPR:$incr))]>;
4114 def ATOMIC_LOAD_NAND_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004115 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004116 [(set GPR:$dst, (atomic_load_nand_16 GPR:$ptr, GPR:$incr))]>;
Jim Grosbachf7da8822011-04-26 19:44:18 +00004117 def ATOMIC_LOAD_MIN_I16 : PseudoInst<
4118 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
4119 [(set GPR:$dst, (atomic_load_min_16 GPR:$ptr, GPR:$val))]>;
4120 def ATOMIC_LOAD_MAX_I16 : PseudoInst<
4121 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
4122 [(set GPR:$dst, (atomic_load_max_16 GPR:$ptr, GPR:$val))]>;
4123 def ATOMIC_LOAD_UMIN_I16 : PseudoInst<
4124 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
4125 [(set GPR:$dst, (atomic_load_min_16 GPR:$ptr, GPR:$val))]>;
4126 def ATOMIC_LOAD_UMAX_I16 : PseudoInst<
4127 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
4128 [(set GPR:$dst, (atomic_load_max_16 GPR:$ptr, GPR:$val))]>;
Jim Grosbache801dc42009-12-12 01:40:06 +00004129 def ATOMIC_LOAD_ADD_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004130 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004131 [(set GPR:$dst, (atomic_load_add_32 GPR:$ptr, GPR:$incr))]>;
4132 def ATOMIC_LOAD_SUB_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004133 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004134 [(set GPR:$dst, (atomic_load_sub_32 GPR:$ptr, GPR:$incr))]>;
4135 def ATOMIC_LOAD_AND_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004136 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004137 [(set GPR:$dst, (atomic_load_and_32 GPR:$ptr, GPR:$incr))]>;
4138 def ATOMIC_LOAD_OR_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004139 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004140 [(set GPR:$dst, (atomic_load_or_32 GPR:$ptr, GPR:$incr))]>;
4141 def ATOMIC_LOAD_XOR_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004142 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004143 [(set GPR:$dst, (atomic_load_xor_32 GPR:$ptr, GPR:$incr))]>;
4144 def ATOMIC_LOAD_NAND_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004145 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004146 [(set GPR:$dst, (atomic_load_nand_32 GPR:$ptr, GPR:$incr))]>;
Jim Grosbachf7da8822011-04-26 19:44:18 +00004147 def ATOMIC_LOAD_MIN_I32 : PseudoInst<
4148 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
4149 [(set GPR:$dst, (atomic_load_min_32 GPR:$ptr, GPR:$val))]>;
4150 def ATOMIC_LOAD_MAX_I32 : PseudoInst<
4151 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
4152 [(set GPR:$dst, (atomic_load_max_32 GPR:$ptr, GPR:$val))]>;
4153 def ATOMIC_LOAD_UMIN_I32 : PseudoInst<
4154 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
4155 [(set GPR:$dst, (atomic_load_min_32 GPR:$ptr, GPR:$val))]>;
4156 def ATOMIC_LOAD_UMAX_I32 : PseudoInst<
4157 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
4158 [(set GPR:$dst, (atomic_load_max_32 GPR:$ptr, GPR:$val))]>;
Jim Grosbache801dc42009-12-12 01:40:06 +00004159
4160 def ATOMIC_SWAP_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004161 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004162 [(set GPR:$dst, (atomic_swap_8 GPR:$ptr, GPR:$new))]>;
4163 def ATOMIC_SWAP_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004164 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004165 [(set GPR:$dst, (atomic_swap_16 GPR:$ptr, GPR:$new))]>;
4166 def ATOMIC_SWAP_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004167 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004168 [(set GPR:$dst, (atomic_swap_32 GPR:$ptr, GPR:$new))]>;
4169
Jim Grosbache801dc42009-12-12 01:40:06 +00004170 def ATOMIC_CMP_SWAP_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004171 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004172 [(set GPR:$dst, (atomic_cmp_swap_8 GPR:$ptr, GPR:$old, GPR:$new))]>;
4173 def ATOMIC_CMP_SWAP_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004174 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004175 [(set GPR:$dst, (atomic_cmp_swap_16 GPR:$ptr, GPR:$old, GPR:$new))]>;
4176 def ATOMIC_CMP_SWAP_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004177 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004178 [(set GPR:$dst, (atomic_cmp_swap_32 GPR:$ptr, GPR:$old, GPR:$new))]>;
4179}
Jim Grosbach5278eb82009-12-11 01:42:04 +00004180}
4181
4182let mayLoad = 1 in {
Jim Grosbache39389a2011-08-02 18:07:32 +00004183def LDREXB : AIldrex<0b10, (outs GPR:$Rt), (ins addr_offset_none:$addr),
4184 NoItinerary,
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00004185 "ldrexb", "\t$Rt, $addr", []>;
Jim Grosbachb93509d2011-08-02 18:16:36 +00004186def LDREXH : AIldrex<0b11, (outs GPR:$Rt), (ins addr_offset_none:$addr),
4187 NoItinerary, "ldrexh", "\t$Rt, $addr", []>;
Jim Grosbach7ce05792011-08-03 23:50:40 +00004188def LDREX : AIldrex<0b00, (outs GPR:$Rt), (ins addr_offset_none:$addr),
4189 NoItinerary, "ldrex", "\t$Rt, $addr", []>;
Bruno Cardoso Lopesa0112d02011-05-28 04:07:29 +00004190let hasExtraDefRegAllocReq = 1 in
Jim Grosbache39389a2011-08-02 18:07:32 +00004191def LDREXD: AIldrex<0b01, (outs GPR:$Rt, GPR:$Rt2),(ins addr_offset_none:$addr),
Owen Andersoncbfc0442011-08-11 21:34:58 +00004192 NoItinerary, "ldrexd", "\t$Rt, $Rt2, $addr", []> {
Owen Anderson3f3570a2011-08-12 17:58:32 +00004193 let DecoderMethod = "DecodeDoubleRegLoad";
Owen Andersoncbfc0442011-08-11 21:34:58 +00004194}
Jim Grosbach5278eb82009-12-11 01:42:04 +00004195}
4196
Jim Grosbach86875a22010-10-29 19:58:57 +00004197let mayStore = 1, Constraints = "@earlyclobber $Rd" in {
Jim Grosbache39389a2011-08-02 18:07:32 +00004198def STREXB: AIstrex<0b10, (outs GPR:$Rd), (ins GPR:$Rt, addr_offset_none:$addr),
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00004199 NoItinerary, "strexb", "\t$Rd, $Rt, $addr", []>;
Jim Grosbache39389a2011-08-02 18:07:32 +00004200def STREXH: AIstrex<0b11, (outs GPR:$Rd), (ins GPR:$Rt, addr_offset_none:$addr),
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00004201 NoItinerary, "strexh", "\t$Rd, $Rt, $addr", []>;
Jim Grosbache39389a2011-08-02 18:07:32 +00004202def STREX : AIstrex<0b00, (outs GPR:$Rd), (ins GPR:$Rt, addr_offset_none:$addr),
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00004203 NoItinerary, "strex", "\t$Rd, $Rt, $addr", []>;
Bruno Cardoso Lopesa0112d02011-05-28 04:07:29 +00004204}
4205
4206let hasExtraSrcRegAllocReq = 1, Constraints = "@earlyclobber $Rd" in
Jim Grosbach86875a22010-10-29 19:58:57 +00004207def STREXD : AIstrex<0b01, (outs GPR:$Rd),
Jim Grosbache39389a2011-08-02 18:07:32 +00004208 (ins GPR:$Rt, GPR:$Rt2, addr_offset_none:$addr),
Owen Andersoncbfc0442011-08-11 21:34:58 +00004209 NoItinerary, "strexd", "\t$Rd, $Rt, $Rt2, $addr", []> {
Owen Anderson3f3570a2011-08-12 17:58:32 +00004210 let DecoderMethod = "DecodeDoubleRegStore";
Owen Andersoncbfc0442011-08-11 21:34:58 +00004211}
Jim Grosbach5278eb82009-12-11 01:42:04 +00004212
Jim Grosbachd30970f2011-08-11 22:30:30 +00004213def CLREX : AXI<(outs), (ins), MiscFrm, NoItinerary, "clrex", []>,
Johnny Chenb9436272010-02-17 22:37:58 +00004214 Requires<[IsARM, HasV7]> {
Jim Grosbachf32ecc62010-10-29 20:21:36 +00004215 let Inst{31-0} = 0b11110101011111111111000000011111;
Johnny Chenb9436272010-02-17 22:37:58 +00004216}
4217
Jim Grosbach4f6f13d2011-07-26 17:15:11 +00004218// SWP/SWPB are deprecated in V6/V7.
Jim Grosbach1ef91412011-07-26 17:11:05 +00004219let mayLoad = 1, mayStore = 1 in {
Jim Grosbache39389a2011-08-02 18:07:32 +00004220def SWP : AIswp<0, (outs GPR:$Rt), (ins GPR:$Rt2, addr_offset_none:$addr),
4221 "swp", []>;
4222def SWPB: AIswp<1, (outs GPR:$Rt), (ins GPR:$Rt2, addr_offset_none:$addr),
4223 "swpb", []>;
Johnny Chenb3e1bf52010-02-12 20:48:24 +00004224}
4225
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00004226//===----------------------------------------------------------------------===//
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004227// Coprocessor Instructions.
Johnny Chen906d57f2010-02-12 01:44:23 +00004228//
4229
Jim Grosbach83ab0702011-07-13 22:01:08 +00004230def CDP : ABI<0b1110, (outs), (ins p_imm:$cop, imm0_15:$opc1,
4231 c_imm:$CRd, c_imm:$CRn, c_imm:$CRm, imm0_7:$opc2),
Bruno Cardoso Lopesb32f7a52011-01-20 18:06:58 +00004232 NoItinerary, "cdp", "\t$cop, $opc1, $CRd, $CRn, $CRm, $opc2",
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004233 [(int_arm_cdp imm:$cop, imm:$opc1, imm:$CRd, imm:$CRn,
4234 imm:$CRm, imm:$opc2)]> {
Bruno Cardoso Lopesb32f7a52011-01-20 18:06:58 +00004235 bits<4> opc1;
4236 bits<4> CRn;
4237 bits<4> CRd;
4238 bits<4> cop;
4239 bits<3> opc2;
4240 bits<4> CRm;
4241
4242 let Inst{3-0} = CRm;
4243 let Inst{4} = 0;
4244 let Inst{7-5} = opc2;
4245 let Inst{11-8} = cop;
4246 let Inst{15-12} = CRd;
4247 let Inst{19-16} = CRn;
4248 let Inst{23-20} = opc1;
Johnny Chen906d57f2010-02-12 01:44:23 +00004249}
4250
Jim Grosbach83ab0702011-07-13 22:01:08 +00004251def CDP2 : ABXI<0b1110, (outs), (ins p_imm:$cop, imm0_15:$opc1,
4252 c_imm:$CRd, c_imm:$CRn, c_imm:$CRm, imm0_7:$opc2),
Bruno Cardoso Lopesb32f7a52011-01-20 18:06:58 +00004253 NoItinerary, "cdp2\t$cop, $opc1, $CRd, $CRn, $CRm, $opc2",
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004254 [(int_arm_cdp2 imm:$cop, imm:$opc1, imm:$CRd, imm:$CRn,
4255 imm:$CRm, imm:$opc2)]> {
Johnny Chen906d57f2010-02-12 01:44:23 +00004256 let Inst{31-28} = 0b1111;
Bruno Cardoso Lopesb32f7a52011-01-20 18:06:58 +00004257 bits<4> opc1;
4258 bits<4> CRn;
4259 bits<4> CRd;
4260 bits<4> cop;
4261 bits<3> opc2;
4262 bits<4> CRm;
4263
4264 let Inst{3-0} = CRm;
4265 let Inst{4} = 0;
4266 let Inst{7-5} = opc2;
4267 let Inst{11-8} = cop;
4268 let Inst{15-12} = CRd;
4269 let Inst{19-16} = CRn;
4270 let Inst{23-20} = opc1;
Johnny Chen906d57f2010-02-12 01:44:23 +00004271}
4272
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00004273class ACI<dag oops, dag iops, string opc, string asm,
4274 IndexMode im = IndexModeNone>
Jim Grosbach2bd01182011-10-11 21:55:36 +00004275 : I<oops, iops, AddrModeNone, 4, im, BrFrm, NoItinerary,
4276 opc, asm, "", []> {
Johnny Chen64dfb782010-02-16 20:04:27 +00004277 let Inst{27-25} = 0b110;
4278}
Jim Grosbach2bd01182011-10-11 21:55:36 +00004279class ACInoP<dag oops, dag iops, string opc, string asm,
4280 IndexMode im = IndexModeNone>
4281 : InoP<oops, iops, AddrModeNone, 4, im, BrFrm, NoItinerary,
4282 opc, asm, "", []> {
4283 let Inst{31-28} = 0b1111;
4284 let Inst{27-25} = 0b110;
4285}
4286multiclass LdStCop<bit load, bit Dbit, string asm> {
4287 def _OFFSET : ACI<(outs), (ins p_imm:$cop, c_imm:$CRd, addrmode5:$addr),
4288 asm, "\t$cop, $CRd, $addr"> {
4289 bits<13> addr;
4290 bits<4> cop;
4291 bits<4> CRd;
Johnny Chen64dfb782010-02-16 20:04:27 +00004292 let Inst{24} = 1; // P = 1
Jim Grosbach2bd01182011-10-11 21:55:36 +00004293 let Inst{23} = addr{8};
4294 let Inst{22} = Dbit;
Johnny Chen64dfb782010-02-16 20:04:27 +00004295 let Inst{21} = 0; // W = 0
Johnny Chen64dfb782010-02-16 20:04:27 +00004296 let Inst{20} = load;
Jim Grosbach2bd01182011-10-11 21:55:36 +00004297 let Inst{19-16} = addr{12-9};
4298 let Inst{15-12} = CRd;
4299 let Inst{11-8} = cop;
4300 let Inst{7-0} = addr{7-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00004301 let DecoderMethod = "DecodeCopMemInstruction";
Johnny Chen64dfb782010-02-16 20:04:27 +00004302 }
Jim Grosbach2bd01182011-10-11 21:55:36 +00004303 def _PRE : ACI<(outs), (ins p_imm:$cop, c_imm:$CRd, addrmode5:$addr),
4304 asm, "\t$cop, $CRd, $addr!", IndexModePre> {
4305 bits<13> addr;
4306 bits<4> cop;
4307 bits<4> CRd;
Johnny Chen64dfb782010-02-16 20:04:27 +00004308 let Inst{24} = 1; // P = 1
Jim Grosbach2bd01182011-10-11 21:55:36 +00004309 let Inst{23} = addr{8};
4310 let Inst{22} = Dbit;
Johnny Chen64dfb782010-02-16 20:04:27 +00004311 let Inst{21} = 1; // W = 1
Johnny Chen64dfb782010-02-16 20:04:27 +00004312 let Inst{20} = load;
Jim Grosbach2bd01182011-10-11 21:55:36 +00004313 let Inst{19-16} = addr{12-9};
4314 let Inst{15-12} = CRd;
4315 let Inst{11-8} = cop;
4316 let Inst{7-0} = addr{7-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00004317 let DecoderMethod = "DecodeCopMemInstruction";
Johnny Chen64dfb782010-02-16 20:04:27 +00004318 }
Jim Grosbach2bd01182011-10-11 21:55:36 +00004319 def _POST: ACI<(outs), (ins p_imm:$cop, c_imm:$CRd, addr_offset_none:$addr,
4320 postidx_imm8s4:$offset),
4321 asm, "\t$cop, $CRd, $addr, $offset", IndexModePost> {
4322 bits<9> offset;
4323 bits<4> addr;
4324 bits<4> cop;
4325 bits<4> CRd;
Johnny Chen64dfb782010-02-16 20:04:27 +00004326 let Inst{24} = 0; // P = 0
Jim Grosbach2bd01182011-10-11 21:55:36 +00004327 let Inst{23} = offset{8};
4328 let Inst{22} = Dbit;
Johnny Chen64dfb782010-02-16 20:04:27 +00004329 let Inst{21} = 1; // W = 1
Johnny Chen64dfb782010-02-16 20:04:27 +00004330 let Inst{20} = load;
Jim Grosbach2bd01182011-10-11 21:55:36 +00004331 let Inst{19-16} = addr;
4332 let Inst{15-12} = CRd;
4333 let Inst{11-8} = cop;
4334 let Inst{7-0} = offset{7-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00004335 let DecoderMethod = "DecodeCopMemInstruction";
Johnny Chen64dfb782010-02-16 20:04:27 +00004336 }
Johnny Chen64dfb782010-02-16 20:04:27 +00004337 def _OPTION : ACI<(outs),
Jim Grosbach2bd01182011-10-11 21:55:36 +00004338 (ins p_imm:$cop, c_imm:$CRd, addr_offset_none:$addr,
Jim Grosbach9b8f2a02011-10-12 17:34:41 +00004339 coproc_option_imm:$option),
4340 asm, "\t$cop, $CRd, $addr, $option"> {
Jim Grosbach2bd01182011-10-11 21:55:36 +00004341 bits<8> option;
4342 bits<4> addr;
4343 bits<4> cop;
4344 bits<4> CRd;
Johnny Chen64dfb782010-02-16 20:04:27 +00004345 let Inst{24} = 0; // P = 0
4346 let Inst{23} = 1; // U = 1
Jim Grosbach2bd01182011-10-11 21:55:36 +00004347 let Inst{22} = Dbit;
Johnny Chen64dfb782010-02-16 20:04:27 +00004348 let Inst{21} = 0; // W = 0
Johnny Chen64dfb782010-02-16 20:04:27 +00004349 let Inst{20} = load;
Jim Grosbach2bd01182011-10-11 21:55:36 +00004350 let Inst{19-16} = addr;
4351 let Inst{15-12} = CRd;
4352 let Inst{11-8} = cop;
4353 let Inst{7-0} = option;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00004354 let DecoderMethod = "DecodeCopMemInstruction";
Johnny Chen64dfb782010-02-16 20:04:27 +00004355 }
Jim Grosbach2bd01182011-10-11 21:55:36 +00004356}
4357multiclass LdSt2Cop<bit load, bit Dbit, string asm> {
4358 def _OFFSET : ACInoP<(outs), (ins p_imm:$cop, c_imm:$CRd, addrmode5:$addr),
4359 asm, "\t$cop, $CRd, $addr"> {
4360 bits<13> addr;
4361 bits<4> cop;
4362 bits<4> CRd;
Johnny Chen64dfb782010-02-16 20:04:27 +00004363 let Inst{24} = 1; // P = 1
Jim Grosbach2bd01182011-10-11 21:55:36 +00004364 let Inst{23} = addr{8};
4365 let Inst{22} = Dbit;
Johnny Chen64dfb782010-02-16 20:04:27 +00004366 let Inst{21} = 0; // W = 0
Johnny Chen64dfb782010-02-16 20:04:27 +00004367 let Inst{20} = load;
Jim Grosbach2bd01182011-10-11 21:55:36 +00004368 let Inst{19-16} = addr{12-9};
4369 let Inst{15-12} = CRd;
4370 let Inst{11-8} = cop;
4371 let Inst{7-0} = addr{7-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00004372 let DecoderMethod = "DecodeCopMemInstruction";
Johnny Chen64dfb782010-02-16 20:04:27 +00004373 }
Jim Grosbach2bd01182011-10-11 21:55:36 +00004374 def _PRE : ACInoP<(outs), (ins p_imm:$cop, c_imm:$CRd, addrmode5:$addr),
4375 asm, "\t$cop, $CRd, $addr!", IndexModePre> {
4376 bits<13> addr;
4377 bits<4> cop;
4378 bits<4> CRd;
Johnny Chen64dfb782010-02-16 20:04:27 +00004379 let Inst{24} = 1; // P = 1
Jim Grosbach2bd01182011-10-11 21:55:36 +00004380 let Inst{23} = addr{8};
4381 let Inst{22} = Dbit;
Johnny Chen64dfb782010-02-16 20:04:27 +00004382 let Inst{21} = 1; // W = 1
Johnny Chen64dfb782010-02-16 20:04:27 +00004383 let Inst{20} = load;
Jim Grosbach2bd01182011-10-11 21:55:36 +00004384 let Inst{19-16} = addr{12-9};
4385 let Inst{15-12} = CRd;
4386 let Inst{11-8} = cop;
4387 let Inst{7-0} = addr{7-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00004388 let DecoderMethod = "DecodeCopMemInstruction";
Johnny Chen64dfb782010-02-16 20:04:27 +00004389 }
Jim Grosbach2bd01182011-10-11 21:55:36 +00004390 def _POST: ACInoP<(outs), (ins p_imm:$cop, c_imm:$CRd, addr_offset_none:$addr,
4391 postidx_imm8s4:$offset),
4392 asm, "\t$cop, $CRd, $addr, $offset", IndexModePost> {
4393 bits<9> offset;
4394 bits<4> addr;
4395 bits<4> cop;
4396 bits<4> CRd;
Johnny Chen64dfb782010-02-16 20:04:27 +00004397 let Inst{24} = 0; // P = 0
Jim Grosbach2bd01182011-10-11 21:55:36 +00004398 let Inst{23} = offset{8};
4399 let Inst{22} = Dbit;
Johnny Chen64dfb782010-02-16 20:04:27 +00004400 let Inst{21} = 1; // W = 1
Johnny Chen64dfb782010-02-16 20:04:27 +00004401 let Inst{20} = load;
Jim Grosbach2bd01182011-10-11 21:55:36 +00004402 let Inst{19-16} = addr;
4403 let Inst{15-12} = CRd;
4404 let Inst{11-8} = cop;
4405 let Inst{7-0} = offset{7-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00004406 let DecoderMethod = "DecodeCopMemInstruction";
Johnny Chen64dfb782010-02-16 20:04:27 +00004407 }
Jim Grosbach2bd01182011-10-11 21:55:36 +00004408 def _OPTION : ACInoP<(outs),
4409 (ins p_imm:$cop, c_imm:$CRd, addr_offset_none:$addr,
Jim Grosbach9b8f2a02011-10-12 17:34:41 +00004410 coproc_option_imm:$option),
4411 asm, "\t$cop, $CRd, $addr, $option"> {
Jim Grosbach2bd01182011-10-11 21:55:36 +00004412 bits<8> option;
4413 bits<4> addr;
4414 bits<4> cop;
4415 bits<4> CRd;
Johnny Chen64dfb782010-02-16 20:04:27 +00004416 let Inst{24} = 0; // P = 0
4417 let Inst{23} = 1; // U = 1
Jim Grosbach2bd01182011-10-11 21:55:36 +00004418 let Inst{22} = Dbit;
Johnny Chen64dfb782010-02-16 20:04:27 +00004419 let Inst{21} = 0; // W = 0
Johnny Chen64dfb782010-02-16 20:04:27 +00004420 let Inst{20} = load;
Jim Grosbach2bd01182011-10-11 21:55:36 +00004421 let Inst{19-16} = addr;
4422 let Inst{15-12} = CRd;
4423 let Inst{11-8} = cop;
4424 let Inst{7-0} = option;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00004425 let DecoderMethod = "DecodeCopMemInstruction";
4426 }
Johnny Chen64dfb782010-02-16 20:04:27 +00004427}
4428
Jim Grosbach2bd01182011-10-11 21:55:36 +00004429defm LDC : LdStCop <1, 0, "ldc">;
4430defm LDCL : LdStCop <1, 1, "ldcl">;
4431defm STC : LdStCop <0, 0, "stc">;
4432defm STCL : LdStCop <0, 1, "stcl">;
4433defm LDC2 : LdSt2Cop<1, 0, "ldc2">;
4434defm LDC2L : LdSt2Cop<1, 1, "ldc2l">;
4435defm STC2 : LdSt2Cop<0, 0, "stc2">;
4436defm STC2L : LdSt2Cop<0, 1, "stc2l">;
Johnny Chen64dfb782010-02-16 20:04:27 +00004437
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004438//===----------------------------------------------------------------------===//
Jim Grosbachd30970f2011-08-11 22:30:30 +00004439// Move between coprocessor and ARM core register.
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004440//
4441
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004442class MovRCopro<string opc, bit direction, dag oops, dag iops,
4443 list<dag> pattern>
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00004444 : ABI<0b1110, oops, iops, NoItinerary, opc,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004445 "\t$cop, $opc1, $Rt, $CRn, $CRm, $opc2", pattern> {
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004446 let Inst{20} = direction;
Johnny Chen906d57f2010-02-12 01:44:23 +00004447 let Inst{4} = 1;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004448
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004449 bits<4> Rt;
4450 bits<4> cop;
4451 bits<3> opc1;
4452 bits<3> opc2;
4453 bits<4> CRm;
4454 bits<4> CRn;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004455
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004456 let Inst{15-12} = Rt;
4457 let Inst{11-8} = cop;
4458 let Inst{23-21} = opc1;
4459 let Inst{7-5} = opc2;
4460 let Inst{3-0} = CRm;
4461 let Inst{19-16} = CRn;
Johnny Chen906d57f2010-02-12 01:44:23 +00004462}
4463
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00004464def MCR : MovRCopro<"mcr", 0 /* from ARM core register to coprocessor */,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004465 (outs),
Jim Grosbache540c742011-07-14 21:19:17 +00004466 (ins p_imm:$cop, imm0_7:$opc1, GPR:$Rt, c_imm:$CRn,
4467 c_imm:$CRm, imm0_7:$opc2),
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004468 [(int_arm_mcr imm:$cop, imm:$opc1, GPR:$Rt, imm:$CRn,
4469 imm:$CRm, imm:$opc2)]>;
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00004470def MRC : MovRCopro<"mrc", 1 /* from coprocessor to ARM core register */,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004471 (outs GPR:$Rt),
Jim Grosbachccfd9312011-07-19 20:35:35 +00004472 (ins p_imm:$cop, imm0_7:$opc1, c_imm:$CRn, c_imm:$CRm,
4473 imm0_7:$opc2), []>;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004474
Bruno Cardoso Lopes54ad87a2011-05-03 17:29:22 +00004475def : ARMPat<(int_arm_mrc imm:$cop, imm:$opc1, imm:$CRn, imm:$CRm, imm:$opc2),
4476 (MRC imm:$cop, imm:$opc1, imm:$CRn, imm:$CRm, imm:$opc2)>;
4477
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004478class MovRCopro2<string opc, bit direction, dag oops, dag iops,
4479 list<dag> pattern>
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00004480 : ABXI<0b1110, oops, iops, NoItinerary,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004481 !strconcat(opc, "\t$cop, $opc1, $Rt, $CRn, $CRm, $opc2"), pattern> {
Johnny Chen906d57f2010-02-12 01:44:23 +00004482 let Inst{31-28} = 0b1111;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004483 let Inst{20} = direction;
Johnny Chen906d57f2010-02-12 01:44:23 +00004484 let Inst{4} = 1;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004485
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004486 bits<4> Rt;
4487 bits<4> cop;
4488 bits<3> opc1;
4489 bits<3> opc2;
4490 bits<4> CRm;
4491 bits<4> CRn;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004492
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004493 let Inst{15-12} = Rt;
4494 let Inst{11-8} = cop;
4495 let Inst{23-21} = opc1;
4496 let Inst{7-5} = opc2;
4497 let Inst{3-0} = CRm;
4498 let Inst{19-16} = CRn;
Johnny Chen906d57f2010-02-12 01:44:23 +00004499}
4500
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00004501def MCR2 : MovRCopro2<"mcr2", 0 /* from ARM core register to coprocessor */,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004502 (outs),
Jim Grosbache540c742011-07-14 21:19:17 +00004503 (ins p_imm:$cop, imm0_7:$opc1, GPR:$Rt, c_imm:$CRn,
4504 c_imm:$CRm, imm0_7:$opc2),
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004505 [(int_arm_mcr2 imm:$cop, imm:$opc1, GPR:$Rt, imm:$CRn,
4506 imm:$CRm, imm:$opc2)]>;
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00004507def MRC2 : MovRCopro2<"mrc2", 1 /* from coprocessor to ARM core register */,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004508 (outs GPR:$Rt),
Jim Grosbachccfd9312011-07-19 20:35:35 +00004509 (ins p_imm:$cop, imm0_7:$opc1, c_imm:$CRn, c_imm:$CRm,
4510 imm0_7:$opc2), []>;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004511
Bruno Cardoso Lopes54ad87a2011-05-03 17:29:22 +00004512def : ARMV5TPat<(int_arm_mrc2 imm:$cop, imm:$opc1, imm:$CRn,
4513 imm:$CRm, imm:$opc2),
4514 (MRC2 imm:$cop, imm:$opc1, imm:$CRn, imm:$CRm, imm:$opc2)>;
4515
Jim Grosbachd30970f2011-08-11 22:30:30 +00004516class MovRRCopro<string opc, bit direction, list<dag> pattern = []>
Jim Grosbachc8ae39e2011-07-14 21:26:42 +00004517 : ABI<0b1100, (outs), (ins p_imm:$cop, imm0_15:$opc1,
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004518 GPR:$Rt, GPR:$Rt2, c_imm:$CRm),
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004519 NoItinerary, opc, "\t$cop, $opc1, $Rt, $Rt2, $CRm", pattern> {
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004520 let Inst{23-21} = 0b010;
4521 let Inst{20} = direction;
4522
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004523 bits<4> Rt;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004524 bits<4> Rt2;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004525 bits<4> cop;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004526 bits<4> opc1;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004527 bits<4> CRm;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004528
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004529 let Inst{15-12} = Rt;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004530 let Inst{19-16} = Rt2;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004531 let Inst{11-8} = cop;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004532 let Inst{7-4} = opc1;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004533 let Inst{3-0} = CRm;
Johnny Chen906d57f2010-02-12 01:44:23 +00004534}
4535
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004536def MCRR : MovRRCopro<"mcrr", 0 /* from ARM core register to coprocessor */,
4537 [(int_arm_mcrr imm:$cop, imm:$opc1, GPR:$Rt, GPR:$Rt2,
4538 imm:$CRm)]>;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004539def MRRC : MovRRCopro<"mrrc", 1 /* from coprocessor to ARM core register */>;
4540
Jim Grosbachd30970f2011-08-11 22:30:30 +00004541class MovRRCopro2<string opc, bit direction, list<dag> pattern = []>
Jim Grosbachc8ae39e2011-07-14 21:26:42 +00004542 : ABXI<0b1100, (outs), (ins p_imm:$cop, imm0_15:$opc1,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004543 GPR:$Rt, GPR:$Rt2, c_imm:$CRm), NoItinerary,
4544 !strconcat(opc, "\t$cop, $opc1, $Rt, $Rt2, $CRm"), pattern> {
Johnny Chen906d57f2010-02-12 01:44:23 +00004545 let Inst{31-28} = 0b1111;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004546 let Inst{23-21} = 0b010;
4547 let Inst{20} = direction;
Johnny Chen906d57f2010-02-12 01:44:23 +00004548
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004549 bits<4> Rt;
4550 bits<4> Rt2;
4551 bits<4> cop;
Bruno Cardoso Lopes3abd75b2011-01-19 16:56:52 +00004552 bits<4> opc1;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004553 bits<4> CRm;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004554
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004555 let Inst{15-12} = Rt;
4556 let Inst{19-16} = Rt2;
4557 let Inst{11-8} = cop;
Bruno Cardoso Lopes3abd75b2011-01-19 16:56:52 +00004558 let Inst{7-4} = opc1;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004559 let Inst{3-0} = CRm;
Johnny Chen906d57f2010-02-12 01:44:23 +00004560}
4561
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004562def MCRR2 : MovRRCopro2<"mcrr2", 0 /* from ARM core register to coprocessor */,
4563 [(int_arm_mcrr2 imm:$cop, imm:$opc1, GPR:$Rt, GPR:$Rt2,
4564 imm:$CRm)]>;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004565def MRRC2 : MovRRCopro2<"mrrc2", 1 /* from coprocessor to ARM core register */>;
Johnny Chen906d57f2010-02-12 01:44:23 +00004566
Johnny Chenb98e1602010-02-12 18:55:33 +00004567//===----------------------------------------------------------------------===//
Jim Grosbach80d01dd2011-07-19 21:59:29 +00004568// Move between special register and ARM core register
Johnny Chenb98e1602010-02-12 18:55:33 +00004569//
4570
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00004571// Move to ARM core register from Special Register
Jim Grosbach80d01dd2011-07-19 21:59:29 +00004572def MRS : ABI<0b0001, (outs GPR:$Rd), (ins), NoItinerary,
4573 "mrs", "\t$Rd, apsr", []> {
Bruno Cardoso Lopese7255a82011-01-18 21:31:35 +00004574 bits<4> Rd;
4575 let Inst{23-16} = 0b00001111;
4576 let Inst{15-12} = Rd;
Johnny Chenb98e1602010-02-12 18:55:33 +00004577 let Inst{7-4} = 0b0000;
4578}
4579
Jim Grosbach80d01dd2011-07-19 21:59:29 +00004580def : InstAlias<"mrs${p} $Rd, cpsr", (MRS GPR:$Rd, pred:$p)>, Requires<[IsARM]>;
4581
4582def MRSsys : ABI<0b0001, (outs GPR:$Rd), (ins), NoItinerary,
4583 "mrs", "\t$Rd, spsr", []> {
Bruno Cardoso Lopese7255a82011-01-18 21:31:35 +00004584 bits<4> Rd;
4585 let Inst{23-16} = 0b01001111;
4586 let Inst{15-12} = Rd;
Johnny Chenb98e1602010-02-12 18:55:33 +00004587 let Inst{7-4} = 0b0000;
4588}
4589
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00004590// Move from ARM core register to Special Register
4591//
4592// No need to have both system and application versions, the encodings are the
4593// same and the assembly parser has no way to distinguish between them. The mask
4594// operand contains the special register (R Bit) in bit 4 and bits 3-0 contains
4595// the mask with the fields to be accessed in the special register.
Owen Andersoncd20c582011-10-20 22:23:58 +00004596def MSR : ABI<0b0001, (outs), (ins msr_mask:$mask, GPR:$Rn), NoItinerary,
4597 "msr", "\t$mask, $Rn", []> {
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00004598 bits<5> mask;
4599 bits<4> Rn;
4600
4601 let Inst{23} = 0;
4602 let Inst{22} = mask{4}; // R bit
4603 let Inst{21-20} = 0b10;
4604 let Inst{19-16} = mask{3-0};
4605 let Inst{15-12} = 0b1111;
4606 let Inst{11-4} = 0b00000000;
4607 let Inst{3-0} = Rn;
Johnny Chenb98e1602010-02-12 18:55:33 +00004608}
4609
Owen Andersoncd20c582011-10-20 22:23:58 +00004610def MSRi : ABI<0b0011, (outs), (ins msr_mask:$mask, so_imm:$a), NoItinerary,
4611 "msr", "\t$mask, $a", []> {
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00004612 bits<5> mask;
4613 bits<12> a;
Johnny Chen64dfb782010-02-16 20:04:27 +00004614
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00004615 let Inst{23} = 0;
4616 let Inst{22} = mask{4}; // R bit
4617 let Inst{21-20} = 0b10;
4618 let Inst{19-16} = mask{3-0};
4619 let Inst{15-12} = 0b1111;
4620 let Inst{11-0} = a;
Johnny Chenb98e1602010-02-12 18:55:33 +00004621}
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004622
4623//===----------------------------------------------------------------------===//
4624// TLS Instructions
4625//
4626
4627// __aeabi_read_tp preserves the registers r1-r3.
Owen Anderson19f6f502011-03-18 19:47:14 +00004628// This is a pseudo inst so that we can get the encoding right,
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004629// complete with fixup for the aeabi_read_tp function.
4630let isCall = 1,
4631 Defs = [R0, R12, LR, CPSR], Uses = [SP] in {
4632 def TPsoft : PseudoInst<(outs), (ins), IIC_Br,
4633 [(set R0, ARMthread_pointer)]>;
4634}
4635
4636//===----------------------------------------------------------------------===//
4637// SJLJ Exception handling intrinsics
4638// eh_sjlj_setjmp() is an instruction sequence to store the return
4639// address and save #0 in R0 for the non-longjmp case.
4640// Since by its nature we may be coming from some other function to get
4641// here, and we're using the stack frame for the containing function to
4642// save/restore registers, we can't keep anything live in regs across
4643// the eh_sjlj_setjmp(), else it will almost certainly have been tromped upon
Chris Lattner7a2bdde2011-04-15 05:18:47 +00004644// when we get here from a longjmp(). We force everything out of registers
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004645// except for our own input by listing the relevant registers in Defs. By
4646// doing so, we also cause the prologue/epilogue code to actively preserve
4647// all of the callee-saved resgisters, which is exactly what we want.
4648// A constant value is passed in $val, and we use the location as a scratch.
4649//
4650// These are pseudo-instructions and are lowered to individual MC-insts, so
4651// no encoding information is necessary.
4652let Defs =
Andrew Tricka1099f12011-06-07 00:08:49 +00004653 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR, CPSR,
Bill Wendling13a71212011-10-17 22:26:23 +00004654 QQQQ0, QQQQ1, QQQQ2, QQQQ3 ], hasSideEffects = 1, isBarrier = 1,
4655 usesCustomInserter = 1 in {
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004656 def Int_eh_sjlj_setjmp : PseudoInst<(outs), (ins GPR:$src, GPR:$val),
4657 NoItinerary,
4658 [(set R0, (ARMeh_sjlj_setjmp GPR:$src, GPR:$val))]>,
4659 Requires<[IsARM, HasVFP2]>;
4660}
4661
4662let Defs =
Andrew Tricka1099f12011-06-07 00:08:49 +00004663 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR, CPSR ],
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004664 hasSideEffects = 1, isBarrier = 1 in {
4665 def Int_eh_sjlj_setjmp_nofp : PseudoInst<(outs), (ins GPR:$src, GPR:$val),
4666 NoItinerary,
4667 [(set R0, (ARMeh_sjlj_setjmp GPR:$src, GPR:$val))]>,
4668 Requires<[IsARM, NoVFP]>;
4669}
4670
4671// FIXME: Non-Darwin version(s)
4672let isBarrier = 1, hasSideEffects = 1, isTerminator = 1,
4673 Defs = [ R7, LR, SP ] in {
4674def Int_eh_sjlj_longjmp : PseudoInst<(outs), (ins GPR:$src, GPR:$scratch),
4675 NoItinerary,
4676 [(ARMeh_sjlj_longjmp GPR:$src, GPR:$scratch)]>,
4677 Requires<[IsARM, IsDarwin]>;
4678}
4679
4680// eh.sjlj.dispatchsetup pseudo-instruction.
4681// This pseudo is used for ARM, Thumb1 and Thumb2. Any differences are
4682// handled when the pseudo is expanded (which happens before any passes
4683// that need the instruction size).
Bob Wilsond0405aa2011-11-16 17:09:59 +00004684let isBarrier = 1 in
Bob Wilsoneaab6ef2011-11-16 07:11:57 +00004685def eh_sjlj_dispatchsetup : PseudoInst<(outs), (ins), NoItinerary, []>;
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004686
4687//===----------------------------------------------------------------------===//
4688// Non-Instruction Patterns
4689//
4690
Jim Grosbach53e3fc42011-07-08 17:40:42 +00004691// ARMv4 indirect branch using (MOVr PC, dst)
4692let isBranch = 1, isTerminator = 1, isBarrier = 1, isIndirectBranch = 1 in
4693 def MOVPCRX : ARMPseudoExpand<(outs), (ins GPR:$dst),
Owen Anderson16884412011-07-13 23:22:26 +00004694 4, IIC_Br, [(brind GPR:$dst)],
Jim Grosbach53e3fc42011-07-08 17:40:42 +00004695 (MOVr PC, GPR:$dst, (ops 14, zero_reg), zero_reg)>,
4696 Requires<[IsARM, NoV4T]>;
4697
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004698// Large immediate handling.
4699
4700// 32-bit immediate using two piece so_imms or movw + movt.
4701// This is a single pseudo instruction, the benefit is that it can be remat'd
4702// as a single unit instead of having to handle reg inputs.
4703// FIXME: Remove this when we can do generalized remat.
4704let isReMaterializable = 1, isMoveImm = 1 in
4705def MOVi32imm : PseudoInst<(outs GPR:$dst), (ins i32imm:$src), IIC_iMOVix2,
4706 [(set GPR:$dst, (arm_i32imm:$src))]>,
4707 Requires<[IsARM]>;
4708
4709// Pseudo instruction that combines movw + movt + add pc (if PIC).
4710// It also makes it possible to rematerialize the instructions.
4711// FIXME: Remove this when we can do generalized remat and when machine licm
4712// can properly the instructions.
4713let isReMaterializable = 1 in {
4714def MOV_ga_pcrel : PseudoInst<(outs GPR:$dst), (ins i32imm:$addr),
4715 IIC_iMOVix2addpc,
4716 [(set GPR:$dst, (ARMWrapperPIC tglobaladdr:$addr))]>,
4717 Requires<[IsARM, UseMovt]>;
4718
4719def MOV_ga_dyn : PseudoInst<(outs GPR:$dst), (ins i32imm:$addr),
4720 IIC_iMOVix2,
4721 [(set GPR:$dst, (ARMWrapperDYN tglobaladdr:$addr))]>,
4722 Requires<[IsARM, UseMovt]>;
4723
4724let AddedComplexity = 10 in
4725def MOV_ga_pcrel_ldr : PseudoInst<(outs GPR:$dst), (ins i32imm:$addr),
4726 IIC_iMOVix2ld,
4727 [(set GPR:$dst, (load (ARMWrapperPIC tglobaladdr:$addr)))]>,
4728 Requires<[IsARM, UseMovt]>;
4729} // isReMaterializable
4730
4731// ConstantPool, GlobalAddress, and JumpTable
4732def : ARMPat<(ARMWrapper tglobaladdr :$dst), (LEApcrel tglobaladdr :$dst)>,
4733 Requires<[IsARM, DontUseMovt]>;
4734def : ARMPat<(ARMWrapper tconstpool :$dst), (LEApcrel tconstpool :$dst)>;
4735def : ARMPat<(ARMWrapper tglobaladdr :$dst), (MOVi32imm tglobaladdr :$dst)>,
4736 Requires<[IsARM, UseMovt]>;
4737def : ARMPat<(ARMWrapperJT tjumptable:$dst, imm:$id),
4738 (LEApcrelJT tjumptable:$dst, imm:$id)>;
4739
4740// TODO: add,sub,and, 3-instr forms?
4741
4742// Tail calls
4743def : ARMPat<(ARMtcret tcGPR:$dst),
4744 (TCRETURNri tcGPR:$dst)>, Requires<[IsDarwin]>;
4745
4746def : ARMPat<(ARMtcret (i32 tglobaladdr:$dst)),
4747 (TCRETURNdi texternalsym:$dst)>, Requires<[IsDarwin]>;
4748
4749def : ARMPat<(ARMtcret (i32 texternalsym:$dst)),
4750 (TCRETURNdi texternalsym:$dst)>, Requires<[IsDarwin]>;
4751
4752def : ARMPat<(ARMtcret tcGPR:$dst),
4753 (TCRETURNriND tcGPR:$dst)>, Requires<[IsNotDarwin]>;
4754
4755def : ARMPat<(ARMtcret (i32 tglobaladdr:$dst)),
4756 (TCRETURNdiND texternalsym:$dst)>, Requires<[IsNotDarwin]>;
4757
4758def : ARMPat<(ARMtcret (i32 texternalsym:$dst)),
4759 (TCRETURNdiND texternalsym:$dst)>, Requires<[IsNotDarwin]>;
4760
4761// Direct calls
4762def : ARMPat<(ARMcall texternalsym:$func), (BL texternalsym:$func)>,
4763 Requires<[IsARM, IsNotDarwin]>;
4764def : ARMPat<(ARMcall texternalsym:$func), (BLr9 texternalsym:$func)>,
4765 Requires<[IsARM, IsDarwin]>;
4766
4767// zextload i1 -> zextload i8
4768def : ARMPat<(zextloadi1 addrmode_imm12:$addr), (LDRBi12 addrmode_imm12:$addr)>;
4769def : ARMPat<(zextloadi1 ldst_so_reg:$addr), (LDRBrs ldst_so_reg:$addr)>;
4770
4771// extload -> zextload
4772def : ARMPat<(extloadi1 addrmode_imm12:$addr), (LDRBi12 addrmode_imm12:$addr)>;
4773def : ARMPat<(extloadi1 ldst_so_reg:$addr), (LDRBrs ldst_so_reg:$addr)>;
4774def : ARMPat<(extloadi8 addrmode_imm12:$addr), (LDRBi12 addrmode_imm12:$addr)>;
4775def : ARMPat<(extloadi8 ldst_so_reg:$addr), (LDRBrs ldst_so_reg:$addr)>;
4776
4777def : ARMPat<(extloadi16 addrmode3:$addr), (LDRH addrmode3:$addr)>;
4778
4779def : ARMPat<(extloadi8 addrmodepc:$addr), (PICLDRB addrmodepc:$addr)>;
4780def : ARMPat<(extloadi16 addrmodepc:$addr), (PICLDRH addrmodepc:$addr)>;
4781
4782// smul* and smla*
4783def : ARMV5TEPat<(mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
4784 (sra (shl GPR:$b, (i32 16)), (i32 16))),
4785 (SMULBB GPR:$a, GPR:$b)>;
4786def : ARMV5TEPat<(mul sext_16_node:$a, sext_16_node:$b),
4787 (SMULBB GPR:$a, GPR:$b)>;
4788def : ARMV5TEPat<(mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
4789 (sra GPR:$b, (i32 16))),
4790 (SMULBT GPR:$a, GPR:$b)>;
4791def : ARMV5TEPat<(mul sext_16_node:$a, (sra GPR:$b, (i32 16))),
4792 (SMULBT GPR:$a, GPR:$b)>;
4793def : ARMV5TEPat<(mul (sra GPR:$a, (i32 16)),
4794 (sra (shl GPR:$b, (i32 16)), (i32 16))),
4795 (SMULTB GPR:$a, GPR:$b)>;
4796def : ARMV5TEPat<(mul (sra GPR:$a, (i32 16)), sext_16_node:$b),
4797 (SMULTB GPR:$a, GPR:$b)>;
4798def : ARMV5TEPat<(sra (mul GPR:$a, (sra (shl GPR:$b, (i32 16)), (i32 16))),
4799 (i32 16)),
4800 (SMULWB GPR:$a, GPR:$b)>;
4801def : ARMV5TEPat<(sra (mul GPR:$a, sext_16_node:$b), (i32 16)),
4802 (SMULWB GPR:$a, GPR:$b)>;
4803
4804def : ARMV5TEPat<(add GPR:$acc,
4805 (mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
4806 (sra (shl GPR:$b, (i32 16)), (i32 16)))),
4807 (SMLABB GPR:$a, GPR:$b, GPR:$acc)>;
4808def : ARMV5TEPat<(add GPR:$acc,
4809 (mul sext_16_node:$a, sext_16_node:$b)),
4810 (SMLABB GPR:$a, GPR:$b, GPR:$acc)>;
4811def : ARMV5TEPat<(add GPR:$acc,
4812 (mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
4813 (sra GPR:$b, (i32 16)))),
4814 (SMLABT GPR:$a, GPR:$b, GPR:$acc)>;
4815def : ARMV5TEPat<(add GPR:$acc,
4816 (mul sext_16_node:$a, (sra GPR:$b, (i32 16)))),
4817 (SMLABT GPR:$a, GPR:$b, GPR:$acc)>;
4818def : ARMV5TEPat<(add GPR:$acc,
4819 (mul (sra GPR:$a, (i32 16)),
4820 (sra (shl GPR:$b, (i32 16)), (i32 16)))),
4821 (SMLATB GPR:$a, GPR:$b, GPR:$acc)>;
4822def : ARMV5TEPat<(add GPR:$acc,
4823 (mul (sra GPR:$a, (i32 16)), sext_16_node:$b)),
4824 (SMLATB GPR:$a, GPR:$b, GPR:$acc)>;
4825def : ARMV5TEPat<(add GPR:$acc,
4826 (sra (mul GPR:$a, (sra (shl GPR:$b, (i32 16)), (i32 16))),
4827 (i32 16))),
4828 (SMLAWB GPR:$a, GPR:$b, GPR:$acc)>;
4829def : ARMV5TEPat<(add GPR:$acc,
4830 (sra (mul GPR:$a, sext_16_node:$b), (i32 16))),
4831 (SMLAWB GPR:$a, GPR:$b, GPR:$acc)>;
4832
Jim Grosbacha4f809d2011-03-10 19:27:17 +00004833
4834// Pre-v7 uses MCR for synchronization barriers.
4835def : ARMPat<(ARMMemBarrierMCR GPR:$zero), (MCR 15, 0, GPR:$zero, 7, 10, 5)>,
4836 Requires<[IsARM, HasV6]>;
4837
Jim Grosbachc5a8c862011-07-27 16:47:19 +00004838// SXT/UXT with no rotate
Jim Grosbach70327412011-07-27 17:48:13 +00004839let AddedComplexity = 16 in {
Jim Grosbachc5a8c862011-07-27 16:47:19 +00004840def : ARMV6Pat<(and GPR:$Src, 0x000000FF), (UXTB GPR:$Src, 0)>;
4841def : ARMV6Pat<(and GPR:$Src, 0x0000FFFF), (UXTH GPR:$Src, 0)>;
Jim Grosbachc5a8c862011-07-27 16:47:19 +00004842def : ARMV6Pat<(and GPR:$Src, 0x00FF00FF), (UXTB16 GPR:$Src, 0)>;
Jim Grosbach70327412011-07-27 17:48:13 +00004843def : ARMV6Pat<(add GPR:$Rn, (and GPR:$Rm, 0x00FF)),
4844 (UXTAB GPR:$Rn, GPR:$Rm, 0)>;
4845def : ARMV6Pat<(add GPR:$Rn, (and GPR:$Rm, 0xFFFF)),
4846 (UXTAH GPR:$Rn, GPR:$Rm, 0)>;
4847}
Jim Grosbachc5a8c862011-07-27 16:47:19 +00004848
4849def : ARMV6Pat<(sext_inreg GPR:$Src, i8), (SXTB GPR:$Src, 0)>;
4850def : ARMV6Pat<(sext_inreg GPR:$Src, i16), (SXTH GPR:$Src, 0)>;
Jim Grosbacha4f809d2011-03-10 19:27:17 +00004851
Owen Anderson33e57512011-08-10 00:03:03 +00004852def : ARMV6Pat<(add GPR:$Rn, (sext_inreg GPRnopc:$Rm, i8)),
4853 (SXTAB GPR:$Rn, GPRnopc:$Rm, 0)>;
4854def : ARMV6Pat<(add GPR:$Rn, (sext_inreg GPRnopc:$Rm, i16)),
4855 (SXTAH GPR:$Rn, GPRnopc:$Rm, 0)>;
Jim Grosbach70327412011-07-27 17:48:13 +00004856
Eli Friedman069e2ed2011-08-26 02:59:24 +00004857// Atomic load/store patterns
4858def : ARMPat<(atomic_load_8 ldst_so_reg:$src),
4859 (LDRBrs ldst_so_reg:$src)>;
4860def : ARMPat<(atomic_load_8 addrmode_imm12:$src),
4861 (LDRBi12 addrmode_imm12:$src)>;
4862def : ARMPat<(atomic_load_16 addrmode3:$src),
4863 (LDRH addrmode3:$src)>;
4864def : ARMPat<(atomic_load_32 ldst_so_reg:$src),
4865 (LDRrs ldst_so_reg:$src)>;
4866def : ARMPat<(atomic_load_32 addrmode_imm12:$src),
4867 (LDRi12 addrmode_imm12:$src)>;
4868def : ARMPat<(atomic_store_8 ldst_so_reg:$ptr, GPR:$val),
4869 (STRBrs GPR:$val, ldst_so_reg:$ptr)>;
4870def : ARMPat<(atomic_store_8 addrmode_imm12:$ptr, GPR:$val),
4871 (STRBi12 GPR:$val, addrmode_imm12:$ptr)>;
4872def : ARMPat<(atomic_store_16 addrmode3:$ptr, GPR:$val),
4873 (STRH GPR:$val, addrmode3:$ptr)>;
4874def : ARMPat<(atomic_store_32 ldst_so_reg:$ptr, GPR:$val),
4875 (STRrs GPR:$val, ldst_so_reg:$ptr)>;
4876def : ARMPat<(atomic_store_32 addrmode_imm12:$ptr, GPR:$val),
4877 (STRi12 GPR:$val, addrmode_imm12:$ptr)>;
4878
4879
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004880//===----------------------------------------------------------------------===//
4881// Thumb Support
4882//
4883
4884include "ARMInstrThumb.td"
4885
4886//===----------------------------------------------------------------------===//
4887// Thumb2 Support
4888//
4889
4890include "ARMInstrThumb2.td"
4891
4892//===----------------------------------------------------------------------===//
4893// Floating Point Support
4894//
4895
4896include "ARMInstrVFP.td"
4897
4898//===----------------------------------------------------------------------===//
4899// Advanced SIMD (NEON) Support
4900//
4901
4902include "ARMInstrNEON.td"
4903
Jim Grosbachc83d5042011-07-14 19:47:47 +00004904//===----------------------------------------------------------------------===//
4905// Assembler aliases
4906//
4907
4908// Memory barriers
4909def : InstAlias<"dmb", (DMB 0xf)>, Requires<[IsARM, HasDB]>;
4910def : InstAlias<"dsb", (DSB 0xf)>, Requires<[IsARM, HasDB]>;
4911def : InstAlias<"isb", (ISB 0xf)>, Requires<[IsARM, HasDB]>;
4912
4913// System instructions
4914def : MnemonicAlias<"swi", "svc">;
4915
4916// Load / Store Multiple
4917def : MnemonicAlias<"ldmfd", "ldm">;
4918def : MnemonicAlias<"ldmia", "ldm">;
Jim Grosbach94f914e2011-09-07 19:57:53 +00004919def : MnemonicAlias<"ldmea", "ldmdb">;
Jim Grosbachc83d5042011-07-14 19:47:47 +00004920def : MnemonicAlias<"stmfd", "stmdb">;
4921def : MnemonicAlias<"stmia", "stm">;
4922def : MnemonicAlias<"stmea", "stm">;
4923
Jim Grosbachf6c05252011-07-21 17:23:04 +00004924// PKHBT/PKHTB with default shift amount. PKHTB is equivalent to PKHBT when the
4925// shift amount is zero (i.e., unspecified).
4926def : InstAlias<"pkhbt${p} $Rd, $Rn, $Rm",
Jim Grosbache1d58a62011-09-14 22:52:14 +00004927 (PKHBT GPRnopc:$Rd, GPRnopc:$Rn, GPRnopc:$Rm, 0, pred:$p)>,
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004928 Requires<[IsARM, HasV6]>;
Jim Grosbachf6c05252011-07-21 17:23:04 +00004929def : InstAlias<"pkhtb${p} $Rd, $Rn, $Rm",
Jim Grosbache1d58a62011-09-14 22:52:14 +00004930 (PKHBT GPRnopc:$Rd, GPRnopc:$Rn, GPRnopc:$Rm, 0, pred:$p)>,
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004931 Requires<[IsARM, HasV6]>;
Jim Grosbach10c7d702011-07-21 19:57:11 +00004932
4933// PUSH/POP aliases for STM/LDM
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004934def : ARMInstAlias<"push${p} $regs", (STMDB_UPD SP, pred:$p, reglist:$regs)>;
4935def : ARMInstAlias<"pop${p} $regs", (LDMIA_UPD SP, pred:$p, reglist:$regs)>;
Jim Grosbach86fdff02011-07-21 22:37:43 +00004936
Jim Grosbachaddec772011-07-27 22:34:17 +00004937// SSAT/USAT optional shift operand.
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004938def : ARMInstAlias<"ssat${p} $Rd, $sat_imm, $Rn",
Owen Anderson33e57512011-08-10 00:03:03 +00004939 (SSAT GPRnopc:$Rd, imm1_32:$sat_imm, GPRnopc:$Rn, 0, pred:$p)>;
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004940def : ARMInstAlias<"usat${p} $Rd, $sat_imm, $Rn",
Owen Anderson33e57512011-08-10 00:03:03 +00004941 (USAT GPRnopc:$Rd, imm0_31:$sat_imm, GPRnopc:$Rn, 0, pred:$p)>;
Jim Grosbach766c63e2011-07-27 18:19:32 +00004942
4943
4944// Extend instruction optional rotate operand.
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004945def : ARMInstAlias<"sxtab${p} $Rd, $Rn, $Rm",
Owen Anderson33e57512011-08-10 00:03:03 +00004946 (SXTAB GPRnopc:$Rd, GPR:$Rn, GPRnopc:$Rm, 0, pred:$p)>;
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004947def : ARMInstAlias<"sxtah${p} $Rd, $Rn, $Rm",
Owen Anderson33e57512011-08-10 00:03:03 +00004948 (SXTAH GPRnopc:$Rd, GPR:$Rn, GPRnopc:$Rm, 0, pred:$p)>;
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004949def : ARMInstAlias<"sxtab16${p} $Rd, $Rn, $Rm",
Owen Anderson33e57512011-08-10 00:03:03 +00004950 (SXTAB16 GPRnopc:$Rd, GPR:$Rn, GPRnopc:$Rm, 0, pred:$p)>;
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004951def : ARMInstAlias<"sxtb${p} $Rd, $Rm",
Owen Anderson33e57512011-08-10 00:03:03 +00004952 (SXTB GPRnopc:$Rd, GPRnopc:$Rm, 0, pred:$p)>;
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004953def : ARMInstAlias<"sxtb16${p} $Rd, $Rm",
Owen Anderson33e57512011-08-10 00:03:03 +00004954 (SXTB16 GPRnopc:$Rd, GPRnopc:$Rm, 0, pred:$p)>;
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004955def : ARMInstAlias<"sxth${p} $Rd, $Rm",
Owen Anderson33e57512011-08-10 00:03:03 +00004956 (SXTH GPRnopc:$Rd, GPRnopc:$Rm, 0, pred:$p)>;
Jim Grosbach766c63e2011-07-27 18:19:32 +00004957
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004958def : ARMInstAlias<"uxtab${p} $Rd, $Rn, $Rm",
Owen Anderson33e57512011-08-10 00:03:03 +00004959 (UXTAB GPRnopc:$Rd, GPR:$Rn, GPRnopc:$Rm, 0, pred:$p)>;
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004960def : ARMInstAlias<"uxtah${p} $Rd, $Rn, $Rm",
Owen Anderson33e57512011-08-10 00:03:03 +00004961 (UXTAH GPRnopc:$Rd, GPR:$Rn, GPRnopc:$Rm, 0, pred:$p)>;
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004962def : ARMInstAlias<"uxtab16${p} $Rd, $Rn, $Rm",
Owen Anderson33e57512011-08-10 00:03:03 +00004963 (UXTAB16 GPRnopc:$Rd, GPR:$Rn, GPRnopc:$Rm, 0, pred:$p)>;
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004964def : ARMInstAlias<"uxtb${p} $Rd, $Rm",
Owen Anderson33e57512011-08-10 00:03:03 +00004965 (UXTB GPRnopc:$Rd, GPRnopc:$Rm, 0, pred:$p)>;
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004966def : ARMInstAlias<"uxtb16${p} $Rd, $Rm",
Owen Anderson33e57512011-08-10 00:03:03 +00004967 (UXTB16 GPRnopc:$Rd, GPRnopc:$Rm, 0, pred:$p)>;
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004968def : ARMInstAlias<"uxth${p} $Rd, $Rm",
Owen Anderson33e57512011-08-10 00:03:03 +00004969 (UXTH GPRnopc:$Rd, GPRnopc:$Rm, 0, pred:$p)>;
Jim Grosbach2c6363a2011-07-29 18:47:24 +00004970
4971
4972// RFE aliases
4973def : MnemonicAlias<"rfefa", "rfeda">;
4974def : MnemonicAlias<"rfeea", "rfedb">;
4975def : MnemonicAlias<"rfefd", "rfeia">;
4976def : MnemonicAlias<"rfeed", "rfeib">;
4977def : MnemonicAlias<"rfe", "rfeia">;
Jim Grosbache1cf5902011-07-29 20:26:09 +00004978
4979// SRS aliases
4980def : MnemonicAlias<"srsfa", "srsda">;
4981def : MnemonicAlias<"srsea", "srsdb">;
4982def : MnemonicAlias<"srsfd", "srsia">;
4983def : MnemonicAlias<"srsed", "srsib">;
4984def : MnemonicAlias<"srs", "srsia">;
Jim Grosbach7ce05792011-08-03 23:50:40 +00004985
Jim Grosbachb6e9a832011-09-15 16:16:50 +00004986// QSAX == QSUBADDX
4987def : MnemonicAlias<"qsubaddx", "qsax">;
Jim Grosbache4e4a932011-09-15 21:01:23 +00004988// SASX == SADDSUBX
4989def : MnemonicAlias<"saddsubx", "sasx">;
Jim Grosbachc075d452011-09-15 22:34:29 +00004990// SHASX == SHADDSUBX
4991def : MnemonicAlias<"shaddsubx", "shasx">;
4992// SHSAX == SHSUBADDX
4993def : MnemonicAlias<"shsubaddx", "shsax">;
Jim Grosbach50bd4702011-09-16 18:37:10 +00004994// SSAX == SSUBADDX
4995def : MnemonicAlias<"ssubaddx", "ssax">;
Jim Grosbach4032eaf2011-09-19 23:05:22 +00004996// UASX == UADDSUBX
4997def : MnemonicAlias<"uaddsubx", "uasx">;
Jim Grosbach6729c482011-09-19 23:13:25 +00004998// UHASX == UHADDSUBX
4999def : MnemonicAlias<"uhaddsubx", "uhasx">;
5000// UHSAX == UHSUBADDX
5001def : MnemonicAlias<"uhsubaddx", "uhsax">;
Jim Grosbachab3bf972011-09-20 00:18:52 +00005002// UQASX == UQADDSUBX
5003def : MnemonicAlias<"uqaddsubx", "uqasx">;
5004// UQSAX == UQSUBADDX
5005def : MnemonicAlias<"uqsubaddx", "uqsax">;
Jim Grosbach6053cd92011-09-20 00:30:45 +00005006// USAX == USUBADDX
5007def : MnemonicAlias<"usubaddx", "usax">;
Jim Grosbachb6e9a832011-09-15 16:16:50 +00005008
Jim Grosbache70ec842011-10-28 22:50:54 +00005009// "mov Rd, so_imm_not" can be handled via "mvn" in assembly, just like
5010// for isel.
5011def : ARMInstAlias<"mov${s}${p} $Rd, $imm",
5012 (MVNi rGPR:$Rd, so_imm_not:$imm, pred:$p, cc_out:$s)>;
Jim Grosbach71810ab2011-11-10 16:44:55 +00005013
5014// The shifter forms of the MOV instruction are aliased to the ASR, LSL,
5015// LSR, ROR, and RRX instructions.
5016// FIXME: We need C++ parser hooks to map the alias to the MOV
5017// encoding. It seems we should be able to do that sort of thing
5018// in tblgen, but it could get ugly.
5019def ASRi : ARMAsmPseudo<"asr${s}${p} $Rd, $Rm, $imm",
Jim Grosbachee10ff82011-11-10 19:18:01 +00005020 (ins GPR:$Rd, GPR:$Rm, imm0_32:$imm, pred:$p,
5021 cc_out:$s)>;
5022def LSRi : ARMAsmPseudo<"lsr${s}${p} $Rd, $Rm, $imm",
5023 (ins GPR:$Rd, GPR:$Rm, imm0_32:$imm, pred:$p,
5024 cc_out:$s)>;
5025def LSLi : ARMAsmPseudo<"lsl${s}${p} $Rd, $Rm, $imm",
5026 (ins GPR:$Rd, GPR:$Rm, imm0_31:$imm, pred:$p,
5027 cc_out:$s)>;
5028def RORi : ARMAsmPseudo<"ror${s}${p} $Rd, $Rm, $imm",
5029 (ins GPR:$Rd, GPR:$Rm, imm0_31:$imm, pred:$p,
Jim Grosbach71810ab2011-11-10 16:44:55 +00005030 cc_out:$s)>;
Jim Grosbach48b368b2011-11-16 19:05:59 +00005031def RRXi : ARMAsmPseudo<"rrx${s}${p} $Rd, $Rm",
5032 (ins GPRnopc:$Rd, GPRnopc:$Rm, pred:$p, cc_out:$s)>;
Jim Grosbach23f22072011-11-16 18:31:45 +00005033def ASRr : ARMAsmPseudo<"asr${s}${p} $Rd, $Rn, $Rm",
5034 (ins GPRnopc:$Rd, GPRnopc:$Rn, GPRnopc:$Rm, pred:$p,
5035 cc_out:$s)>;
5036def LSRr : ARMAsmPseudo<"lsr${s}${p} $Rd, $Rn, $Rm",
5037 (ins GPRnopc:$Rd, GPRnopc:$Rn, GPRnopc:$Rm, pred:$p,
5038 cc_out:$s)>;
5039def LSLr : ARMAsmPseudo<"lsl${s}${p} $Rd, $Rn, $Rm",
5040 (ins GPRnopc:$Rd, GPRnopc:$Rn, GPRnopc:$Rm, pred:$p,
5041 cc_out:$s)>;
5042def RORr : ARMAsmPseudo<"ror${s}${p} $Rd, $Rn, $Rm",
5043 (ins GPRnopc:$Rd, GPRnopc:$Rn, GPRnopc:$Rm, pred:$p,
5044 cc_out:$s)>;
Jim Grosbach9f302c42011-11-15 22:27:54 +00005045// shifter instructions also support a two-operand form.
5046def : ARMInstAlias<"asr${s}${p} $Rm, $imm",
5047 (ASRi GPR:$Rm, GPR:$Rm, imm0_32:$imm, pred:$p, cc_out:$s)>;
5048def : ARMInstAlias<"lsr${s}${p} $Rm, $imm",
5049 (LSRi GPR:$Rm, GPR:$Rm, imm0_32:$imm, pred:$p, cc_out:$s)>;
5050def : ARMInstAlias<"lsl${s}${p} $Rm, $imm",
5051 (LSLi GPR:$Rm, GPR:$Rm, imm0_31:$imm, pred:$p, cc_out:$s)>;
5052def : ARMInstAlias<"ror${s}${p} $Rm, $imm",
5053 (RORi GPR:$Rm, GPR:$Rm, imm0_31:$imm, pred:$p, cc_out:$s)>;
Jim Grosbachb598b042011-11-16 19:12:24 +00005054def : ARMInstAlias<"asr${s}${p} $Rn, $Rm",
5055 (ASRr GPRnopc:$Rn, GPRnopc:$Rn, GPRnopc:$Rm, pred:$p,
5056 cc_out:$s)>;
5057def : ARMInstAlias<"lsr${s}${p} $Rn, $Rm",
5058 (LSRr GPRnopc:$Rn, GPRnopc:$Rn, GPRnopc:$Rm, pred:$p,
5059 cc_out:$s)>;
5060def : ARMInstAlias<"lsl${s}${p} $Rn, $Rm",
5061 (LSLr GPRnopc:$Rn, GPRnopc:$Rn, GPRnopc:$Rm, pred:$p,
5062 cc_out:$s)>;
5063def : ARMInstAlias<"ror${s}${p} $Rn, $Rm",
5064 (RORr GPRnopc:$Rn, GPRnopc:$Rn, GPRnopc:$Rm, pred:$p,
5065 cc_out:$s)>;
Jim Grosbach9f302c42011-11-15 22:27:54 +00005066
Jim Grosbachd2586da2011-11-15 20:02:06 +00005067
5068// 'mul' instruction can be specified with only two operands.
5069def : ARMInstAlias<"mul${s}${p} $Rn, $Rm",
5070 (MUL rGPR:$Rn, rGPR:$Rn, rGPR:$Rm, pred:$p, cc_out:$s)>;