blob: 393a6befa3c9f4e877002421566930e4ed3d5ff7 [file] [log] [blame]
Dan Gohman2048b852009-11-23 18:04:58 +00001//===-- SelectionDAGBuilder.cpp - Selection-DAG building ------------------===//
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This implements routines for translating from LLVM IR into SelectionDAG IR.
11//
12//===----------------------------------------------------------------------===//
13
14#define DEBUG_TYPE "isel"
Dan Gohman2048b852009-11-23 18:04:58 +000015#include "SelectionDAGBuilder.h"
Chandler Carruthd04a8d42012-12-03 16:50:05 +000016#include "SDNodeDbgValue.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000017#include "llvm/ADT/BitVector.h"
Dan Gohman5b229802008-09-04 20:49:27 +000018#include "llvm/ADT/SmallSet.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000019#include "llvm/Analysis/AliasAnalysis.h"
Jakub Staszak81bfd712013-01-10 22:13:13 +000020#include "llvm/Analysis/BranchProbabilityInfo.h"
Chris Lattner8047d9a2009-12-24 00:37:38 +000021#include "llvm/Analysis/ConstantFolding.h"
Nadav Rotemc05d3062012-09-06 09:17:37 +000022#include "llvm/Analysis/ValueTracking.h"
Chandler Carruthd04a8d42012-12-03 16:50:05 +000023#include "llvm/CodeGen/Analysis.h"
24#include "llvm/CodeGen/FastISel.h"
25#include "llvm/CodeGen/FunctionLoweringInfo.h"
26#include "llvm/CodeGen/GCMetadata.h"
27#include "llvm/CodeGen/GCStrategy.h"
28#include "llvm/CodeGen/MachineFrameInfo.h"
29#include "llvm/CodeGen/MachineFunction.h"
30#include "llvm/CodeGen/MachineInstrBuilder.h"
31#include "llvm/CodeGen/MachineJumpTableInfo.h"
32#include "llvm/CodeGen/MachineModuleInfo.h"
33#include "llvm/CodeGen/MachineRegisterInfo.h"
34#include "llvm/CodeGen/SelectionDAG.h"
Bill Wendling0bcbd1d2012-06-28 00:05:13 +000035#include "llvm/DebugInfo.h"
Chandler Carruth0b8c9a82013-01-02 11:36:10 +000036#include "llvm/IR/CallingConv.h"
37#include "llvm/IR/Constants.h"
38#include "llvm/IR/DataLayout.h"
39#include "llvm/IR/DerivedTypes.h"
40#include "llvm/IR/Function.h"
41#include "llvm/IR/GlobalVariable.h"
42#include "llvm/IR/InlineAsm.h"
43#include "llvm/IR/Instructions.h"
44#include "llvm/IR/IntrinsicInst.h"
45#include "llvm/IR/Intrinsics.h"
46#include "llvm/IR/LLVMContext.h"
47#include "llvm/IR/Module.h"
Chandler Carruthd04a8d42012-12-03 16:50:05 +000048#include "llvm/Support/CommandLine.h"
49#include "llvm/Support/Debug.h"
50#include "llvm/Support/ErrorHandling.h"
51#include "llvm/Support/IntegersSubsetMapping.h"
52#include "llvm/Support/MathExtras.h"
53#include "llvm/Support/raw_ostream.h"
Anton Korobeynikov16c29b52011-01-10 12:39:04 +000054#include "llvm/Target/TargetFrameLowering.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000055#include "llvm/Target/TargetInstrInfo.h"
Dale Johannesen49de9822009-02-05 01:49:45 +000056#include "llvm/Target/TargetIntrinsicInfo.h"
Owen Anderson243eb9e2011-12-08 22:15:21 +000057#include "llvm/Target/TargetLibraryInfo.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000058#include "llvm/Target/TargetLowering.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000059#include "llvm/Target/TargetOptions.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000060#include <algorithm>
61using namespace llvm;
62
Dale Johannesen601d3c02008-09-05 01:48:15 +000063/// LimitFloatPrecision - Generate low-precision inline sequences for
64/// some float libcalls (6, 8 or 12 bits).
65static unsigned LimitFloatPrecision;
66
67static cl::opt<unsigned, true>
68LimitFPPrecision("limit-float-precision",
69 cl::desc("Generate low-precision inline sequences "
70 "for some float libcalls"),
71 cl::location(LimitFloatPrecision),
72 cl::init(0));
73
Andrew Trickde91f3c2010-11-12 17:50:46 +000074// Limit the width of DAG chains. This is important in general to prevent
75// prevent DAG-based analysis from blowing up. For example, alias analysis and
76// load clustering may not complete in reasonable time. It is difficult to
77// recognize and avoid this situation within each individual analysis, and
78// future analyses are likely to have the same behavior. Limiting DAG width is
Andrew Trickb9e6fe12010-11-20 07:26:51 +000079// the safe approach, and will be especially important with global DAGs.
Andrew Trickde91f3c2010-11-12 17:50:46 +000080//
81// MaxParallelChains default is arbitrarily high to avoid affecting
82// optimization, but could be lowered to improve compile time. Any ld-ld-st-st
Andrew Trickb9e6fe12010-11-20 07:26:51 +000083// sequence over this should have been converted to llvm.memcpy by the
84// frontend. It easy to induce this behavior with .ll code such as:
85// %buffer = alloca [4096 x i8]
86// %data = load [4096 x i8]* %argPtr
87// store [4096 x i8] %data, [4096 x i8]* %buffer
Andrew Trick778583a2011-03-11 17:46:59 +000088static const unsigned MaxParallelChains = 64;
Andrew Trickde91f3c2010-11-12 17:50:46 +000089
Chris Lattner3ac18842010-08-24 23:20:40 +000090static SDValue getCopyFromPartsVector(SelectionDAG &DAG, DebugLoc DL,
91 const SDValue *Parts, unsigned NumParts,
Patrik Hagglundb9e12e52012-12-19 12:33:30 +000092 MVT PartVT, EVT ValueVT, const Value *V);
Michael J. Spencere70c5262010-10-16 08:25:21 +000093
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000094/// getCopyFromParts - Create a value that contains the specified legal parts
95/// combined into the value they represent. If the parts combine to a type
96/// larger then ValueVT then AssertOp can be used to specify whether the extra
97/// bits are known to be zero (ISD::AssertZext) or sign extended from ValueVT
98/// (ISD::AssertSext).
Chris Lattner3ac18842010-08-24 23:20:40 +000099static SDValue getCopyFromParts(SelectionDAG &DAG, DebugLoc DL,
Dale Johannesen66978ee2009-01-31 02:22:37 +0000100 const SDValue *Parts,
Patrik Hagglundb9e12e52012-12-19 12:33:30 +0000101 unsigned NumParts, MVT PartVT, EVT ValueVT,
Bill Wendling12931302012-09-26 04:04:19 +0000102 const Value *V,
Duncan Sands0b3aa262009-01-28 14:42:54 +0000103 ISD::NodeType AssertOp = ISD::DELETED_NODE) {
Chris Lattner3ac18842010-08-24 23:20:40 +0000104 if (ValueVT.isVector())
Bill Wendling12931302012-09-26 04:04:19 +0000105 return getCopyFromPartsVector(DAG, DL, Parts, NumParts,
106 PartVT, ValueVT, V);
Michael J. Spencere70c5262010-10-16 08:25:21 +0000107
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000108 assert(NumParts > 0 && "No parts to assemble!");
Dan Gohmane9530ec2009-01-15 16:58:17 +0000109 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000110 SDValue Val = Parts[0];
111
112 if (NumParts > 1) {
113 // Assemble the value from multiple parts.
Chris Lattner3ac18842010-08-24 23:20:40 +0000114 if (ValueVT.isInteger()) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000115 unsigned PartBits = PartVT.getSizeInBits();
116 unsigned ValueBits = ValueVT.getSizeInBits();
117
118 // Assemble the power of 2 part.
119 unsigned RoundParts = NumParts & (NumParts - 1) ?
120 1 << Log2_32(NumParts) : NumParts;
121 unsigned RoundBits = PartBits * RoundParts;
Owen Andersone50ed302009-08-10 22:56:29 +0000122 EVT RoundVT = RoundBits == ValueBits ?
Owen Anderson23b9b192009-08-12 00:36:31 +0000123 ValueVT : EVT::getIntegerVT(*DAG.getContext(), RoundBits);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000124 SDValue Lo, Hi;
125
Owen Anderson23b9b192009-08-12 00:36:31 +0000126 EVT HalfVT = EVT::getIntegerVT(*DAG.getContext(), RoundBits/2);
Duncan Sandsd22ec5f2008-10-29 14:22:20 +0000127
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000128 if (RoundParts > 2) {
Chris Lattner3ac18842010-08-24 23:20:40 +0000129 Lo = getCopyFromParts(DAG, DL, Parts, RoundParts / 2,
Bill Wendling12931302012-09-26 04:04:19 +0000130 PartVT, HalfVT, V);
Chris Lattner3ac18842010-08-24 23:20:40 +0000131 Hi = getCopyFromParts(DAG, DL, Parts + RoundParts / 2,
Bill Wendling12931302012-09-26 04:04:19 +0000132 RoundParts / 2, PartVT, HalfVT, V);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000133 } else {
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000134 Lo = DAG.getNode(ISD::BITCAST, DL, HalfVT, Parts[0]);
135 Hi = DAG.getNode(ISD::BITCAST, DL, HalfVT, Parts[1]);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000136 }
Bill Wendling3ea3c242009-12-22 02:10:19 +0000137
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000138 if (TLI.isBigEndian())
139 std::swap(Lo, Hi);
Bill Wendling3ea3c242009-12-22 02:10:19 +0000140
Chris Lattner3ac18842010-08-24 23:20:40 +0000141 Val = DAG.getNode(ISD::BUILD_PAIR, DL, RoundVT, Lo, Hi);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000142
143 if (RoundParts < NumParts) {
144 // Assemble the trailing non-power-of-2 part.
145 unsigned OddParts = NumParts - RoundParts;
Owen Anderson23b9b192009-08-12 00:36:31 +0000146 EVT OddVT = EVT::getIntegerVT(*DAG.getContext(), OddParts * PartBits);
Chris Lattner3ac18842010-08-24 23:20:40 +0000147 Hi = getCopyFromParts(DAG, DL,
Bill Wendling12931302012-09-26 04:04:19 +0000148 Parts + RoundParts, OddParts, PartVT, OddVT, V);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000149
150 // Combine the round and odd parts.
151 Lo = Val;
152 if (TLI.isBigEndian())
153 std::swap(Lo, Hi);
Owen Anderson23b9b192009-08-12 00:36:31 +0000154 EVT TotalVT = EVT::getIntegerVT(*DAG.getContext(), NumParts * PartBits);
Chris Lattner3ac18842010-08-24 23:20:40 +0000155 Hi = DAG.getNode(ISD::ANY_EXTEND, DL, TotalVT, Hi);
156 Hi = DAG.getNode(ISD::SHL, DL, TotalVT, Hi,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000157 DAG.getConstant(Lo.getValueType().getSizeInBits(),
Duncan Sands92abc622009-01-31 15:50:11 +0000158 TLI.getPointerTy()));
Chris Lattner3ac18842010-08-24 23:20:40 +0000159 Lo = DAG.getNode(ISD::ZERO_EXTEND, DL, TotalVT, Lo);
160 Val = DAG.getNode(ISD::OR, DL, TotalVT, Lo, Hi);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000161 }
Eli Friedman2ac8b322009-05-20 06:02:09 +0000162 } else if (PartVT.isFloatingPoint()) {
163 // FP split into multiple FP parts (for ppcf128)
Patrik Hagglundb9e12e52012-12-19 12:33:30 +0000164 assert(ValueVT == EVT(MVT::ppcf128) && PartVT == MVT::f64 &&
Eli Friedman2ac8b322009-05-20 06:02:09 +0000165 "Unexpected split");
166 SDValue Lo, Hi;
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000167 Lo = DAG.getNode(ISD::BITCAST, DL, EVT(MVT::f64), Parts[0]);
168 Hi = DAG.getNode(ISD::BITCAST, DL, EVT(MVT::f64), Parts[1]);
Eli Friedman2ac8b322009-05-20 06:02:09 +0000169 if (TLI.isBigEndian())
170 std::swap(Lo, Hi);
Chris Lattner3ac18842010-08-24 23:20:40 +0000171 Val = DAG.getNode(ISD::BUILD_PAIR, DL, ValueVT, Lo, Hi);
Eli Friedman2ac8b322009-05-20 06:02:09 +0000172 } else {
173 // FP split into integer parts (soft fp)
174 assert(ValueVT.isFloatingPoint() && PartVT.isInteger() &&
175 !PartVT.isVector() && "Unexpected split");
Owen Anderson23b9b192009-08-12 00:36:31 +0000176 EVT IntVT = EVT::getIntegerVT(*DAG.getContext(), ValueVT.getSizeInBits());
Bill Wendling12931302012-09-26 04:04:19 +0000177 Val = getCopyFromParts(DAG, DL, Parts, NumParts, PartVT, IntVT, V);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000178 }
179 }
180
181 // There is now one part, held in Val. Correct it to match ValueVT.
Patrik Hagglundb9e12e52012-12-19 12:33:30 +0000182 EVT PartEVT = Val.getValueType();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000183
Patrik Hagglundb9e12e52012-12-19 12:33:30 +0000184 if (PartEVT == ValueVT)
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000185 return Val;
186
Patrik Hagglundb9e12e52012-12-19 12:33:30 +0000187 if (PartEVT.isInteger() && ValueVT.isInteger()) {
188 if (ValueVT.bitsLT(PartEVT)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000189 // For a truncate, see if we have any information to
190 // indicate whether the truncated bits will always be
191 // zero or sign-extension.
192 if (AssertOp != ISD::DELETED_NODE)
Patrik Hagglundb9e12e52012-12-19 12:33:30 +0000193 Val = DAG.getNode(AssertOp, DL, PartEVT, Val,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000194 DAG.getValueType(ValueVT));
Chris Lattner3ac18842010-08-24 23:20:40 +0000195 return DAG.getNode(ISD::TRUNCATE, DL, ValueVT, Val);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000196 }
Chris Lattner3ac18842010-08-24 23:20:40 +0000197 return DAG.getNode(ISD::ANY_EXTEND, DL, ValueVT, Val);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000198 }
199
Patrik Hagglundb9e12e52012-12-19 12:33:30 +0000200 if (PartEVT.isFloatingPoint() && ValueVT.isFloatingPoint()) {
Chris Lattner3ac18842010-08-24 23:20:40 +0000201 // FP_ROUND's are always exact here.
202 if (ValueVT.bitsLT(Val.getValueType()))
203 return DAG.getNode(ISD::FP_ROUND, DL, ValueVT, Val,
Pete Cooperf57e1c22012-01-17 01:54:07 +0000204 DAG.getTargetConstant(1, TLI.getPointerTy()));
Bill Wendling3ea3c242009-12-22 02:10:19 +0000205
Chris Lattner3ac18842010-08-24 23:20:40 +0000206 return DAG.getNode(ISD::FP_EXTEND, DL, ValueVT, Val);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000207 }
208
Patrik Hagglundb9e12e52012-12-19 12:33:30 +0000209 if (PartEVT.getSizeInBits() == ValueVT.getSizeInBits())
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000210 return DAG.getNode(ISD::BITCAST, DL, ValueVT, Val);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000211
Torok Edwinc23197a2009-07-14 16:55:14 +0000212 llvm_unreachable("Unknown mismatch!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000213}
214
Bill Wendling12931302012-09-26 04:04:19 +0000215/// getCopyFromPartsVector - Create a value that contains the specified legal
216/// parts combined into the value they represent. If the parts combine to a
217/// type larger then ValueVT then AssertOp can be used to specify whether the
218/// extra bits are known to be zero (ISD::AssertZext) or sign extended from
219/// ValueVT (ISD::AssertSext).
Chris Lattner3ac18842010-08-24 23:20:40 +0000220static SDValue getCopyFromPartsVector(SelectionDAG &DAG, DebugLoc DL,
221 const SDValue *Parts, unsigned NumParts,
Patrik Hagglundb9e12e52012-12-19 12:33:30 +0000222 MVT PartVT, EVT ValueVT, const Value *V) {
Chris Lattner3ac18842010-08-24 23:20:40 +0000223 assert(ValueVT.isVector() && "Not a vector value");
224 assert(NumParts > 0 && "No parts to assemble!");
225 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
226 SDValue Val = Parts[0];
Michael J. Spencere70c5262010-10-16 08:25:21 +0000227
Chris Lattner3ac18842010-08-24 23:20:40 +0000228 // Handle a multi-element vector.
229 if (NumParts > 1) {
Patrik Hagglundee211d22012-12-19 11:53:21 +0000230 EVT IntermediateVT;
231 MVT RegisterVT;
Chris Lattner3ac18842010-08-24 23:20:40 +0000232 unsigned NumIntermediates;
233 unsigned NumRegs =
234 TLI.getVectorTypeBreakdown(*DAG.getContext(), ValueVT, IntermediateVT,
235 NumIntermediates, RegisterVT);
236 assert(NumRegs == NumParts && "Part count doesn't match vector breakdown!");
237 NumParts = NumRegs; // Silence a compiler warning.
Patrik Hagglundb9e12e52012-12-19 12:33:30 +0000238 assert(RegisterVT == PartVT && "Part type doesn't match vector breakdown!");
Patrik Hagglundee211d22012-12-19 11:53:21 +0000239 assert(RegisterVT == Parts[0].getSimpleValueType() &&
Chris Lattner3ac18842010-08-24 23:20:40 +0000240 "Part type doesn't match part!");
Michael J. Spencere70c5262010-10-16 08:25:21 +0000241
Chris Lattner3ac18842010-08-24 23:20:40 +0000242 // Assemble the parts into intermediate operands.
243 SmallVector<SDValue, 8> Ops(NumIntermediates);
244 if (NumIntermediates == NumParts) {
245 // If the register was not expanded, truncate or copy the value,
246 // as appropriate.
247 for (unsigned i = 0; i != NumParts; ++i)
248 Ops[i] = getCopyFromParts(DAG, DL, &Parts[i], 1,
Bill Wendling12931302012-09-26 04:04:19 +0000249 PartVT, IntermediateVT, V);
Chris Lattner3ac18842010-08-24 23:20:40 +0000250 } else if (NumParts > 0) {
251 // If the intermediate type was expanded, build the intermediate
252 // operands from the parts.
253 assert(NumParts % NumIntermediates == 0 &&
254 "Must expand into a divisible number of parts!");
255 unsigned Factor = NumParts / NumIntermediates;
256 for (unsigned i = 0; i != NumIntermediates; ++i)
257 Ops[i] = getCopyFromParts(DAG, DL, &Parts[i * Factor], Factor,
Bill Wendling12931302012-09-26 04:04:19 +0000258 PartVT, IntermediateVT, V);
Chris Lattner3ac18842010-08-24 23:20:40 +0000259 }
Michael J. Spencere70c5262010-10-16 08:25:21 +0000260
Chris Lattner3ac18842010-08-24 23:20:40 +0000261 // Build a vector with BUILD_VECTOR or CONCAT_VECTORS from the
262 // intermediate operands.
263 Val = DAG.getNode(IntermediateVT.isVector() ?
264 ISD::CONCAT_VECTORS : ISD::BUILD_VECTOR, DL,
265 ValueVT, &Ops[0], NumIntermediates);
266 }
Michael J. Spencere70c5262010-10-16 08:25:21 +0000267
Chris Lattner3ac18842010-08-24 23:20:40 +0000268 // There is now one part, held in Val. Correct it to match ValueVT.
Patrik Hagglundb9e12e52012-12-19 12:33:30 +0000269 EVT PartEVT = Val.getValueType();
Michael J. Spencere70c5262010-10-16 08:25:21 +0000270
Patrik Hagglundb9e12e52012-12-19 12:33:30 +0000271 if (PartEVT == ValueVT)
Chris Lattner3ac18842010-08-24 23:20:40 +0000272 return Val;
Michael J. Spencere70c5262010-10-16 08:25:21 +0000273
Patrik Hagglundb9e12e52012-12-19 12:33:30 +0000274 if (PartEVT.isVector()) {
Chris Lattnere6f7c262010-08-25 22:49:25 +0000275 // If the element type of the source/dest vectors are the same, but the
276 // parts vector has more elements than the value vector, then we have a
277 // vector widening case (e.g. <2 x float> -> <4 x float>). Extract the
278 // elements we want.
Patrik Hagglundb9e12e52012-12-19 12:33:30 +0000279 if (PartEVT.getVectorElementType() == ValueVT.getVectorElementType()) {
280 assert(PartEVT.getVectorNumElements() > ValueVT.getVectorNumElements() &&
Chris Lattnere6f7c262010-08-25 22:49:25 +0000281 "Cannot narrow, it would be a lossy transformation");
282 return DAG.getNode(ISD::EXTRACT_SUBVECTOR, DL, ValueVT, Val,
283 DAG.getIntPtrConstant(0));
Michael J. Spencere70c5262010-10-16 08:25:21 +0000284 }
285
Chris Lattnere6f7c262010-08-25 22:49:25 +0000286 // Vector/Vector bitcast.
Patrik Hagglundb9e12e52012-12-19 12:33:30 +0000287 if (ValueVT.getSizeInBits() == PartEVT.getSizeInBits())
Nadav Rotem0b666362011-06-04 20:58:08 +0000288 return DAG.getNode(ISD::BITCAST, DL, ValueVT, Val);
289
Patrik Hagglundb9e12e52012-12-19 12:33:30 +0000290 assert(PartEVT.getVectorNumElements() == ValueVT.getVectorNumElements() &&
Nadav Rotem0b666362011-06-04 20:58:08 +0000291 "Cannot handle this kind of promotion");
292 // Promoted vector extract
Patrik Hagglundb9e12e52012-12-19 12:33:30 +0000293 bool Smaller = ValueVT.bitsLE(PartEVT);
Nadav Rotemb05f14b2011-06-12 14:49:38 +0000294 return DAG.getNode((Smaller ? ISD::TRUNCATE : ISD::ANY_EXTEND),
295 DL, ValueVT, Val);
Nadav Rotem0b666362011-06-04 20:58:08 +0000296
Chris Lattnere6f7c262010-08-25 22:49:25 +0000297 }
Eric Christopher471e4222011-06-08 23:55:35 +0000298
Eric Christopher9aaa02a2011-06-01 19:55:10 +0000299 // Trivial bitcast if the types are the same size and the destination
300 // vector type is legal.
Patrik Hagglundb9e12e52012-12-19 12:33:30 +0000301 if (PartEVT.getSizeInBits() == ValueVT.getSizeInBits() &&
Eric Christopher9aaa02a2011-06-01 19:55:10 +0000302 TLI.isTypeLegal(ValueVT))
303 return DAG.getNode(ISD::BITCAST, DL, ValueVT, Val);
Michael J. Spencere70c5262010-10-16 08:25:21 +0000304
Nadav Rotemb05f14b2011-06-12 14:49:38 +0000305 // Handle cases such as i8 -> <1 x i1>
Bill Wendling12931302012-09-26 04:04:19 +0000306 if (ValueVT.getVectorNumElements() != 1) {
307 LLVMContext &Ctx = *DAG.getContext();
308 Twine ErrMsg("non-trivial scalar-to-vector conversion");
309 if (const Instruction *I = dyn_cast_or_null<Instruction>(V)) {
310 if (const CallInst *CI = dyn_cast<CallInst>(I))
311 if (isa<InlineAsm>(CI->getCalledValue()))
312 ErrMsg = ErrMsg + ", possible invalid constraint for vector type";
313 Ctx.emitError(I, ErrMsg);
314 } else {
315 Ctx.emitError(ErrMsg);
316 }
317 report_fatal_error("Cannot handle scalar-to-vector conversion!");
318 }
Nadav Rotemb05f14b2011-06-12 14:49:38 +0000319
320 if (ValueVT.getVectorNumElements() == 1 &&
Patrik Hagglundb9e12e52012-12-19 12:33:30 +0000321 ValueVT.getVectorElementType() != PartEVT) {
322 bool Smaller = ValueVT.bitsLE(PartEVT);
Nadav Rotemb05f14b2011-06-12 14:49:38 +0000323 Val = DAG.getNode((Smaller ? ISD::TRUNCATE : ISD::ANY_EXTEND),
324 DL, ValueVT.getScalarType(), Val);
325 }
326
Chris Lattner3ac18842010-08-24 23:20:40 +0000327 return DAG.getNode(ISD::BUILD_VECTOR, DL, ValueVT, Val);
328}
329
Chris Lattnera13b8602010-08-24 23:10:06 +0000330static void getCopyToPartsVector(SelectionDAG &DAG, DebugLoc dl,
331 SDValue Val, SDValue *Parts, unsigned NumParts,
Patrik Hagglundb9e12e52012-12-19 12:33:30 +0000332 MVT PartVT, const Value *V);
Michael J. Spencere70c5262010-10-16 08:25:21 +0000333
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000334/// getCopyToParts - Create a series of nodes that contain the specified value
335/// split into legal parts. If the parts contain more bits than Val, then, for
336/// integers, ExtendKind can be used to specify how to generate the extra bits.
Chris Lattnera13b8602010-08-24 23:10:06 +0000337static void getCopyToParts(SelectionDAG &DAG, DebugLoc DL,
Bill Wendling3ea3c242009-12-22 02:10:19 +0000338 SDValue Val, SDValue *Parts, unsigned NumParts,
Patrik Hagglundb9e12e52012-12-19 12:33:30 +0000339 MVT PartVT, const Value *V,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000340 ISD::NodeType ExtendKind = ISD::ANY_EXTEND) {
Owen Andersone50ed302009-08-10 22:56:29 +0000341 EVT ValueVT = Val.getValueType();
Michael J. Spencere70c5262010-10-16 08:25:21 +0000342
Chris Lattnera13b8602010-08-24 23:10:06 +0000343 // Handle the vector case separately.
344 if (ValueVT.isVector())
Bill Wendlingf18eb582012-09-26 06:16:18 +0000345 return getCopyToPartsVector(DAG, DL, Val, Parts, NumParts, PartVT, V);
Michael J. Spencere70c5262010-10-16 08:25:21 +0000346
Chris Lattnera13b8602010-08-24 23:10:06 +0000347 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000348 unsigned PartBits = PartVT.getSizeInBits();
Dale Johannesen8a36f502009-02-25 22:39:13 +0000349 unsigned OrigNumParts = NumParts;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000350 assert(TLI.isTypeLegal(PartVT) && "Copying to an illegal type!");
351
Chris Lattnera13b8602010-08-24 23:10:06 +0000352 if (NumParts == 0)
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000353 return;
354
Chris Lattnera13b8602010-08-24 23:10:06 +0000355 assert(!ValueVT.isVector() && "Vector case handled elsewhere");
Patrik Hagglundb9e12e52012-12-19 12:33:30 +0000356 EVT PartEVT = PartVT;
357 if (PartEVT == ValueVT) {
Chris Lattnera13b8602010-08-24 23:10:06 +0000358 assert(NumParts == 1 && "No-op copy with multiple parts!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000359 Parts[0] = Val;
360 return;
361 }
362
Chris Lattnera13b8602010-08-24 23:10:06 +0000363 if (NumParts * PartBits > ValueVT.getSizeInBits()) {
364 // If the parts cover more bits than the value has, promote the value.
365 if (PartVT.isFloatingPoint() && ValueVT.isFloatingPoint()) {
366 assert(NumParts == 1 && "Do not know what to promote to!");
367 Val = DAG.getNode(ISD::FP_EXTEND, DL, PartVT, Val);
368 } else {
Bill Wendling9e8ceb02012-02-23 23:25:25 +0000369 assert((PartVT.isInteger() || PartVT == MVT::x86mmx) &&
370 ValueVT.isInteger() &&
Michael J. Spencere70c5262010-10-16 08:25:21 +0000371 "Unknown mismatch!");
Chris Lattnera13b8602010-08-24 23:10:06 +0000372 ValueVT = EVT::getIntegerVT(*DAG.getContext(), NumParts * PartBits);
373 Val = DAG.getNode(ExtendKind, DL, ValueVT, Val);
Bill Wendling9e8ceb02012-02-23 23:25:25 +0000374 if (PartVT == MVT::x86mmx)
375 Val = DAG.getNode(ISD::BITCAST, DL, PartVT, Val);
Chris Lattnera13b8602010-08-24 23:10:06 +0000376 }
377 } else if (PartBits == ValueVT.getSizeInBits()) {
378 // Different types of the same size.
Patrik Hagglundb9e12e52012-12-19 12:33:30 +0000379 assert(NumParts == 1 && PartEVT != ValueVT);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000380 Val = DAG.getNode(ISD::BITCAST, DL, PartVT, Val);
Chris Lattnera13b8602010-08-24 23:10:06 +0000381 } else if (NumParts * PartBits < ValueVT.getSizeInBits()) {
382 // If the parts cover less bits than value has, truncate the value.
Bill Wendling9e8ceb02012-02-23 23:25:25 +0000383 assert((PartVT.isInteger() || PartVT == MVT::x86mmx) &&
384 ValueVT.isInteger() &&
Chris Lattnera13b8602010-08-24 23:10:06 +0000385 "Unknown mismatch!");
386 ValueVT = EVT::getIntegerVT(*DAG.getContext(), NumParts * PartBits);
387 Val = DAG.getNode(ISD::TRUNCATE, DL, ValueVT, Val);
Bill Wendling9e8ceb02012-02-23 23:25:25 +0000388 if (PartVT == MVT::x86mmx)
389 Val = DAG.getNode(ISD::BITCAST, DL, PartVT, Val);
Chris Lattnera13b8602010-08-24 23:10:06 +0000390 }
391
392 // The value may have changed - recompute ValueVT.
393 ValueVT = Val.getValueType();
394 assert(NumParts * PartBits == ValueVT.getSizeInBits() &&
395 "Failed to tile the value with PartVT!");
396
397 if (NumParts == 1) {
Patrik Hagglundb9e12e52012-12-19 12:33:30 +0000398 if (PartEVT != ValueVT) {
Bill Wendlingf18eb582012-09-26 06:16:18 +0000399 LLVMContext &Ctx = *DAG.getContext();
400 Twine ErrMsg("scalar-to-vector conversion failed");
401 if (const Instruction *I = dyn_cast_or_null<Instruction>(V)) {
402 if (const CallInst *CI = dyn_cast<CallInst>(I))
403 if (isa<InlineAsm>(CI->getCalledValue()))
404 ErrMsg = ErrMsg + ", possible invalid constraint for vector type";
405 Ctx.emitError(I, ErrMsg);
406 } else {
407 Ctx.emitError(ErrMsg);
408 }
409 }
410
Chris Lattnera13b8602010-08-24 23:10:06 +0000411 Parts[0] = Val;
412 return;
413 }
414
415 // Expand the value into multiple parts.
416 if (NumParts & (NumParts - 1)) {
417 // The number of parts is not a power of 2. Split off and copy the tail.
418 assert(PartVT.isInteger() && ValueVT.isInteger() &&
419 "Do not know what to expand to!");
420 unsigned RoundParts = 1 << Log2_32(NumParts);
421 unsigned RoundBits = RoundParts * PartBits;
422 unsigned OddParts = NumParts - RoundParts;
423 SDValue OddVal = DAG.getNode(ISD::SRL, DL, ValueVT, Val,
424 DAG.getIntPtrConstant(RoundBits));
Bill Wendlingf18eb582012-09-26 06:16:18 +0000425 getCopyToParts(DAG, DL, OddVal, Parts + RoundParts, OddParts, PartVT, V);
Chris Lattnera13b8602010-08-24 23:10:06 +0000426
427 if (TLI.isBigEndian())
428 // The odd parts were reversed by getCopyToParts - unreverse them.
429 std::reverse(Parts + RoundParts, Parts + NumParts);
430
431 NumParts = RoundParts;
432 ValueVT = EVT::getIntegerVT(*DAG.getContext(), NumParts * PartBits);
433 Val = DAG.getNode(ISD::TRUNCATE, DL, ValueVT, Val);
434 }
435
436 // The number of parts is a power of 2. Repeatedly bisect the value using
437 // EXTRACT_ELEMENT.
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000438 Parts[0] = DAG.getNode(ISD::BITCAST, DL,
Chris Lattnera13b8602010-08-24 23:10:06 +0000439 EVT::getIntegerVT(*DAG.getContext(),
440 ValueVT.getSizeInBits()),
441 Val);
442
443 for (unsigned StepSize = NumParts; StepSize > 1; StepSize /= 2) {
444 for (unsigned i = 0; i < NumParts; i += StepSize) {
445 unsigned ThisBits = StepSize * PartBits / 2;
446 EVT ThisVT = EVT::getIntegerVT(*DAG.getContext(), ThisBits);
447 SDValue &Part0 = Parts[i];
448 SDValue &Part1 = Parts[i+StepSize/2];
449
450 Part1 = DAG.getNode(ISD::EXTRACT_ELEMENT, DL,
451 ThisVT, Part0, DAG.getIntPtrConstant(1));
452 Part0 = DAG.getNode(ISD::EXTRACT_ELEMENT, DL,
453 ThisVT, Part0, DAG.getIntPtrConstant(0));
454
455 if (ThisBits == PartBits && ThisVT != PartVT) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000456 Part0 = DAG.getNode(ISD::BITCAST, DL, PartVT, Part0);
457 Part1 = DAG.getNode(ISD::BITCAST, DL, PartVT, Part1);
Chris Lattnera13b8602010-08-24 23:10:06 +0000458 }
459 }
460 }
461
462 if (TLI.isBigEndian())
463 std::reverse(Parts, Parts + OrigNumParts);
464}
465
466
467/// getCopyToPartsVector - Create a series of nodes that contain the specified
468/// value split into legal parts.
469static void getCopyToPartsVector(SelectionDAG &DAG, DebugLoc DL,
470 SDValue Val, SDValue *Parts, unsigned NumParts,
Patrik Hagglundb9e12e52012-12-19 12:33:30 +0000471 MVT PartVT, const Value *V) {
Chris Lattnera13b8602010-08-24 23:10:06 +0000472 EVT ValueVT = Val.getValueType();
473 assert(ValueVT.isVector() && "Not a vector");
474 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Michael J. Spencere70c5262010-10-16 08:25:21 +0000475
Chris Lattnera13b8602010-08-24 23:10:06 +0000476 if (NumParts == 1) {
Patrik Hagglundb9e12e52012-12-19 12:33:30 +0000477 EVT PartEVT = PartVT;
478 if (PartEVT == ValueVT) {
Chris Lattnere6f7c262010-08-25 22:49:25 +0000479 // Nothing to do.
480 } else if (PartVT.getSizeInBits() == ValueVT.getSizeInBits()) {
481 // Bitconvert vector->vector case.
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000482 Val = DAG.getNode(ISD::BITCAST, DL, PartVT, Val);
Chris Lattnere6f7c262010-08-25 22:49:25 +0000483 } else if (PartVT.isVector() &&
Patrik Hagglundb9e12e52012-12-19 12:33:30 +0000484 PartEVT.getVectorElementType() == ValueVT.getVectorElementType() &&
485 PartEVT.getVectorNumElements() > ValueVT.getVectorNumElements()) {
Chris Lattnere6f7c262010-08-25 22:49:25 +0000486 EVT ElementVT = PartVT.getVectorElementType();
487 // Vector widening case, e.g. <2 x float> -> <4 x float>. Shuffle in
488 // undef elements.
489 SmallVector<SDValue, 16> Ops;
490 for (unsigned i = 0, e = ValueVT.getVectorNumElements(); i != e; ++i)
491 Ops.push_back(DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL,
492 ElementVT, Val, DAG.getIntPtrConstant(i)));
Michael J. Spencere70c5262010-10-16 08:25:21 +0000493
Chris Lattnere6f7c262010-08-25 22:49:25 +0000494 for (unsigned i = ValueVT.getVectorNumElements(),
495 e = PartVT.getVectorNumElements(); i != e; ++i)
496 Ops.push_back(DAG.getUNDEF(ElementVT));
497
498 Val = DAG.getNode(ISD::BUILD_VECTOR, DL, PartVT, &Ops[0], Ops.size());
499
500 // FIXME: Use CONCAT for 2x -> 4x.
Michael J. Spencere70c5262010-10-16 08:25:21 +0000501
Chris Lattnere6f7c262010-08-25 22:49:25 +0000502 //SDValue UndefElts = DAG.getUNDEF(VectorTy);
503 //Val = DAG.getNode(ISD::CONCAT_VECTORS, DL, PartVT, Val, UndefElts);
Nadav Rotem0b666362011-06-04 20:58:08 +0000504 } else if (PartVT.isVector() &&
Patrik Hagglundb9e12e52012-12-19 12:33:30 +0000505 PartEVT.getVectorElementType().bitsGE(
Nadav Rotemb05f14b2011-06-12 14:49:38 +0000506 ValueVT.getVectorElementType()) &&
Patrik Hagglundb9e12e52012-12-19 12:33:30 +0000507 PartEVT.getVectorNumElements() == ValueVT.getVectorNumElements()) {
Nadav Rotem0b666362011-06-04 20:58:08 +0000508
509 // Promoted vector extract
Patrik Hagglundb9e12e52012-12-19 12:33:30 +0000510 bool Smaller = PartEVT.bitsLE(ValueVT);
Nadav Rotemc6341e62011-06-19 08:49:38 +0000511 Val = DAG.getNode((Smaller ? ISD::TRUNCATE : ISD::ANY_EXTEND),
512 DL, PartVT, Val);
Nadav Rotem0b666362011-06-04 20:58:08 +0000513 } else{
Chris Lattnere6f7c262010-08-25 22:49:25 +0000514 // Vector -> scalar conversion.
Nadav Rotemb05f14b2011-06-12 14:49:38 +0000515 assert(ValueVT.getVectorNumElements() == 1 &&
Chris Lattnere6f7c262010-08-25 22:49:25 +0000516 "Only trivial vector-to-scalar conversions should get here!");
517 Val = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL,
518 PartVT, Val, DAG.getIntPtrConstant(0));
Nadav Rotemb05f14b2011-06-12 14:49:38 +0000519
520 bool Smaller = ValueVT.bitsLE(PartVT);
521 Val = DAG.getNode((Smaller ? ISD::TRUNCATE : ISD::ANY_EXTEND),
522 DL, PartVT, Val);
Chris Lattnera13b8602010-08-24 23:10:06 +0000523 }
Michael J. Spencere70c5262010-10-16 08:25:21 +0000524
Chris Lattnera13b8602010-08-24 23:10:06 +0000525 Parts[0] = Val;
526 return;
527 }
Michael J. Spencere70c5262010-10-16 08:25:21 +0000528
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000529 // Handle a multi-element vector.
Patrik Hagglundee211d22012-12-19 11:53:21 +0000530 EVT IntermediateVT;
531 MVT RegisterVT;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000532 unsigned NumIntermediates;
Owen Anderson23b9b192009-08-12 00:36:31 +0000533 unsigned NumRegs = TLI.getVectorTypeBreakdown(*DAG.getContext(), ValueVT,
Devang Patel8f09bea2010-08-26 20:32:32 +0000534 IntermediateVT,
535 NumIntermediates, RegisterVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000536 unsigned NumElements = ValueVT.getVectorNumElements();
Michael J. Spencere70c5262010-10-16 08:25:21 +0000537
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000538 assert(NumRegs == NumParts && "Part count doesn't match vector breakdown!");
539 NumParts = NumRegs; // Silence a compiler warning.
Patrik Hagglundb9e12e52012-12-19 12:33:30 +0000540 assert(RegisterVT == PartVT && "Part type doesn't match vector breakdown!");
Michael J. Spencere70c5262010-10-16 08:25:21 +0000541
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000542 // Split the vector into intermediate operands.
543 SmallVector<SDValue, 8> Ops(NumIntermediates);
Bill Wendling3ea3c242009-12-22 02:10:19 +0000544 for (unsigned i = 0; i != NumIntermediates; ++i) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000545 if (IntermediateVT.isVector())
Chris Lattnera13b8602010-08-24 23:10:06 +0000546 Ops[i] = DAG.getNode(ISD::EXTRACT_SUBVECTOR, DL,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000547 IntermediateVT, Val,
Chris Lattnera13b8602010-08-24 23:10:06 +0000548 DAG.getIntPtrConstant(i * (NumElements / NumIntermediates)));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000549 else
Chris Lattnera13b8602010-08-24 23:10:06 +0000550 Ops[i] = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL,
Chris Lattnere6f7c262010-08-25 22:49:25 +0000551 IntermediateVT, Val, DAG.getIntPtrConstant(i));
Bill Wendling3ea3c242009-12-22 02:10:19 +0000552 }
Michael J. Spencere70c5262010-10-16 08:25:21 +0000553
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000554 // Split the intermediate operands into legal parts.
555 if (NumParts == NumIntermediates) {
556 // If the register was not expanded, promote or copy the value,
557 // as appropriate.
558 for (unsigned i = 0; i != NumParts; ++i)
Bill Wendlingf18eb582012-09-26 06:16:18 +0000559 getCopyToParts(DAG, DL, Ops[i], &Parts[i], 1, PartVT, V);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000560 } else if (NumParts > 0) {
561 // If the intermediate type was expanded, split each the value into
562 // legal parts.
563 assert(NumParts % NumIntermediates == 0 &&
564 "Must expand into a divisible number of parts!");
565 unsigned Factor = NumParts / NumIntermediates;
566 for (unsigned i = 0; i != NumIntermediates; ++i)
Bill Wendlingf18eb582012-09-26 06:16:18 +0000567 getCopyToParts(DAG, DL, Ops[i], &Parts[i*Factor], Factor, PartVT, V);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000568 }
569}
570
Dan Gohman462f6b52010-05-29 17:53:24 +0000571namespace {
572 /// RegsForValue - This struct represents the registers (physical or virtual)
573 /// that a particular set of values is assigned, and the type information
574 /// about the value. The most common situation is to represent one value at a
575 /// time, but struct or array values are handled element-wise as multiple
576 /// values. The splitting of aggregates is performed recursively, so that we
577 /// never have aggregate-typed registers. The values at this point do not
578 /// necessarily have legal types, so each value may require one or more
579 /// registers of some legal type.
580 ///
581 struct RegsForValue {
582 /// ValueVTs - The value types of the values, which may not be legal, and
583 /// may need be promoted or synthesized from one or more registers.
584 ///
585 SmallVector<EVT, 4> ValueVTs;
586
587 /// RegVTs - The value types of the registers. This is the same size as
588 /// ValueVTs and it records, for each value, what the type of the assigned
589 /// register or registers are. (Individual values are never synthesized
590 /// from more than one type of register.)
591 ///
592 /// With virtual registers, the contents of RegVTs is redundant with TLI's
593 /// getRegisterType member function, however when with physical registers
594 /// it is necessary to have a separate record of the types.
595 ///
Patrik Hagglund8963fec2012-12-19 12:23:01 +0000596 SmallVector<MVT, 4> RegVTs;
Dan Gohman462f6b52010-05-29 17:53:24 +0000597
598 /// Regs - This list holds the registers assigned to the values.
599 /// Each legal or promoted value requires one register, and each
600 /// expanded value requires multiple registers.
601 ///
602 SmallVector<unsigned, 4> Regs;
603
604 RegsForValue() {}
605
606 RegsForValue(const SmallVector<unsigned, 4> &regs,
Patrik Hagglund8963fec2012-12-19 12:23:01 +0000607 MVT regvt, EVT valuevt)
Dan Gohman462f6b52010-05-29 17:53:24 +0000608 : ValueVTs(1, valuevt), RegVTs(1, regvt), Regs(regs) {}
609
Dan Gohman462f6b52010-05-29 17:53:24 +0000610 RegsForValue(LLVMContext &Context, const TargetLowering &tli,
Chris Lattnerdb125cf2011-07-18 04:54:35 +0000611 unsigned Reg, Type *Ty) {
Dan Gohman462f6b52010-05-29 17:53:24 +0000612 ComputeValueVTs(tli, Ty, ValueVTs);
613
614 for (unsigned Value = 0, e = ValueVTs.size(); Value != e; ++Value) {
615 EVT ValueVT = ValueVTs[Value];
616 unsigned NumRegs = tli.getNumRegisters(Context, ValueVT);
Patrik Hagglunddfcf33a2012-12-19 11:48:16 +0000617 MVT RegisterVT = tli.getRegisterType(Context, ValueVT);
Dan Gohman462f6b52010-05-29 17:53:24 +0000618 for (unsigned i = 0; i != NumRegs; ++i)
619 Regs.push_back(Reg + i);
620 RegVTs.push_back(RegisterVT);
621 Reg += NumRegs;
622 }
623 }
624
625 /// areValueTypesLegal - Return true if types of all the values are legal.
626 bool areValueTypesLegal(const TargetLowering &TLI) {
627 for (unsigned Value = 0, e = ValueVTs.size(); Value != e; ++Value) {
Patrik Hagglund8963fec2012-12-19 12:23:01 +0000628 MVT RegisterVT = RegVTs[Value];
Dan Gohman462f6b52010-05-29 17:53:24 +0000629 if (!TLI.isTypeLegal(RegisterVT))
630 return false;
631 }
632 return true;
633 }
634
635 /// append - Add the specified values to this one.
636 void append(const RegsForValue &RHS) {
637 ValueVTs.append(RHS.ValueVTs.begin(), RHS.ValueVTs.end());
638 RegVTs.append(RHS.RegVTs.begin(), RHS.RegVTs.end());
639 Regs.append(RHS.Regs.begin(), RHS.Regs.end());
640 }
641
642 /// getCopyFromRegs - Emit a series of CopyFromReg nodes that copies from
643 /// this value and returns the result as a ValueVTs value. This uses
644 /// Chain/Flag as the input and updates them for the output Chain/Flag.
645 /// If the Flag pointer is NULL, no flag is used.
646 SDValue getCopyFromRegs(SelectionDAG &DAG, FunctionLoweringInfo &FuncInfo,
647 DebugLoc dl,
Bill Wendling12931302012-09-26 04:04:19 +0000648 SDValue &Chain, SDValue *Flag,
649 const Value *V = 0) const;
Dan Gohman462f6b52010-05-29 17:53:24 +0000650
651 /// getCopyToRegs - Emit a series of CopyToReg nodes that copies the
652 /// specified value into the registers specified by this object. This uses
653 /// Chain/Flag as the input and updates them for the output Chain/Flag.
654 /// If the Flag pointer is NULL, no flag is used.
655 void getCopyToRegs(SDValue Val, SelectionDAG &DAG, DebugLoc dl,
Bill Wendlingf18eb582012-09-26 06:16:18 +0000656 SDValue &Chain, SDValue *Flag, const Value *V) const;
Dan Gohman462f6b52010-05-29 17:53:24 +0000657
658 /// AddInlineAsmOperands - Add this value to the specified inlineasm node
659 /// operand list. This adds the code marker, matching input operand index
660 /// (if applicable), and includes the number of values added into it.
661 void AddInlineAsmOperands(unsigned Kind,
662 bool HasMatching, unsigned MatchingIdx,
663 SelectionDAG &DAG,
664 std::vector<SDValue> &Ops) const;
665 };
666}
667
668/// getCopyFromRegs - Emit a series of CopyFromReg nodes that copies from
669/// this value and returns the result as a ValueVT value. This uses
670/// Chain/Flag as the input and updates them for the output Chain/Flag.
671/// If the Flag pointer is NULL, no flag is used.
672SDValue RegsForValue::getCopyFromRegs(SelectionDAG &DAG,
673 FunctionLoweringInfo &FuncInfo,
674 DebugLoc dl,
Bill Wendling12931302012-09-26 04:04:19 +0000675 SDValue &Chain, SDValue *Flag,
676 const Value *V) const {
Dan Gohman7da5d3f2010-07-26 18:15:41 +0000677 // A Value with type {} or [0 x %t] needs no registers.
678 if (ValueVTs.empty())
679 return SDValue();
680
Dan Gohman462f6b52010-05-29 17:53:24 +0000681 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
682
683 // Assemble the legal parts into the final values.
684 SmallVector<SDValue, 4> Values(ValueVTs.size());
685 SmallVector<SDValue, 8> Parts;
686 for (unsigned Value = 0, Part = 0, e = ValueVTs.size(); Value != e; ++Value) {
687 // Copy the legal parts from the registers.
688 EVT ValueVT = ValueVTs[Value];
689 unsigned NumRegs = TLI.getNumRegisters(*DAG.getContext(), ValueVT);
Patrik Hagglund8963fec2012-12-19 12:23:01 +0000690 MVT RegisterVT = RegVTs[Value];
Dan Gohman462f6b52010-05-29 17:53:24 +0000691
692 Parts.resize(NumRegs);
693 for (unsigned i = 0; i != NumRegs; ++i) {
694 SDValue P;
695 if (Flag == 0) {
696 P = DAG.getCopyFromReg(Chain, dl, Regs[Part+i], RegisterVT);
697 } else {
698 P = DAG.getCopyFromReg(Chain, dl, Regs[Part+i], RegisterVT, *Flag);
699 *Flag = P.getValue(2);
700 }
701
702 Chain = P.getValue(1);
Chris Lattnerd5b4db92010-12-13 01:11:17 +0000703 Parts[i] = P;
Dan Gohman462f6b52010-05-29 17:53:24 +0000704
705 // If the source register was virtual and if we know something about it,
706 // add an assert node.
Chris Lattnerd5b4db92010-12-13 01:11:17 +0000707 if (!TargetRegisterInfo::isVirtualRegister(Regs[Part+i]) ||
Cameron Zwariche1497b92011-02-24 10:00:08 +0000708 !RegisterVT.isInteger() || RegisterVT.isVector())
Chris Lattnerd5b4db92010-12-13 01:11:17 +0000709 continue;
Cameron Zwariche1497b92011-02-24 10:00:08 +0000710
711 const FunctionLoweringInfo::LiveOutInfo *LOI =
712 FuncInfo.GetLiveOutRegInfo(Regs[Part+i]);
713 if (!LOI)
714 continue;
Dan Gohman462f6b52010-05-29 17:53:24 +0000715
Chris Lattnerd5b4db92010-12-13 01:11:17 +0000716 unsigned RegSize = RegisterVT.getSizeInBits();
Cameron Zwariche1497b92011-02-24 10:00:08 +0000717 unsigned NumSignBits = LOI->NumSignBits;
718 unsigned NumZeroBits = LOI->KnownZero.countLeadingOnes();
Dan Gohman462f6b52010-05-29 17:53:24 +0000719
Chris Lattnerd5b4db92010-12-13 01:11:17 +0000720 // FIXME: We capture more information than the dag can represent. For
721 // now, just use the tightest assertzext/assertsext possible.
722 bool isSExt = true;
723 EVT FromVT(MVT::Other);
724 if (NumSignBits == RegSize)
725 isSExt = true, FromVT = MVT::i1; // ASSERT SEXT 1
726 else if (NumZeroBits >= RegSize-1)
727 isSExt = false, FromVT = MVT::i1; // ASSERT ZEXT 1
728 else if (NumSignBits > RegSize-8)
729 isSExt = true, FromVT = MVT::i8; // ASSERT SEXT 8
730 else if (NumZeroBits >= RegSize-8)
731 isSExt = false, FromVT = MVT::i8; // ASSERT ZEXT 8
732 else if (NumSignBits > RegSize-16)
733 isSExt = true, FromVT = MVT::i16; // ASSERT SEXT 16
734 else if (NumZeroBits >= RegSize-16)
735 isSExt = false, FromVT = MVT::i16; // ASSERT ZEXT 16
736 else if (NumSignBits > RegSize-32)
737 isSExt = true, FromVT = MVT::i32; // ASSERT SEXT 32
738 else if (NumZeroBits >= RegSize-32)
739 isSExt = false, FromVT = MVT::i32; // ASSERT ZEXT 32
740 else
741 continue;
Dan Gohman462f6b52010-05-29 17:53:24 +0000742
Chris Lattnerd5b4db92010-12-13 01:11:17 +0000743 // Add an assertion node.
744 assert(FromVT != MVT::Other);
745 Parts[i] = DAG.getNode(isSExt ? ISD::AssertSext : ISD::AssertZext, dl,
746 RegisterVT, P, DAG.getValueType(FromVT));
Dan Gohman462f6b52010-05-29 17:53:24 +0000747 }
748
749 Values[Value] = getCopyFromParts(DAG, dl, Parts.begin(),
Bill Wendling12931302012-09-26 04:04:19 +0000750 NumRegs, RegisterVT, ValueVT, V);
Dan Gohman462f6b52010-05-29 17:53:24 +0000751 Part += NumRegs;
752 Parts.clear();
753 }
754
755 return DAG.getNode(ISD::MERGE_VALUES, dl,
756 DAG.getVTList(&ValueVTs[0], ValueVTs.size()),
757 &Values[0], ValueVTs.size());
758}
759
760/// getCopyToRegs - Emit a series of CopyToReg nodes that copies the
761/// specified value into the registers specified by this object. This uses
762/// Chain/Flag as the input and updates them for the output Chain/Flag.
763/// If the Flag pointer is NULL, no flag is used.
764void RegsForValue::getCopyToRegs(SDValue Val, SelectionDAG &DAG, DebugLoc dl,
Bill Wendlingf18eb582012-09-26 06:16:18 +0000765 SDValue &Chain, SDValue *Flag,
766 const Value *V) const {
Dan Gohman462f6b52010-05-29 17:53:24 +0000767 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
768
769 // Get the list of the values's legal parts.
770 unsigned NumRegs = Regs.size();
771 SmallVector<SDValue, 8> Parts(NumRegs);
772 for (unsigned Value = 0, Part = 0, e = ValueVTs.size(); Value != e; ++Value) {
773 EVT ValueVT = ValueVTs[Value];
774 unsigned NumParts = TLI.getNumRegisters(*DAG.getContext(), ValueVT);
Patrik Hagglund8963fec2012-12-19 12:23:01 +0000775 MVT RegisterVT = RegVTs[Value];
Evan Cheng2766a472012-12-06 19:13:27 +0000776 ISD::NodeType ExtendKind =
777 TLI.isZExtFree(Val, RegisterVT)? ISD::ZERO_EXTEND: ISD::ANY_EXTEND;
Dan Gohman462f6b52010-05-29 17:53:24 +0000778
Chris Lattner3ac18842010-08-24 23:20:40 +0000779 getCopyToParts(DAG, dl, Val.getValue(Val.getResNo() + Value),
Evan Cheng2766a472012-12-06 19:13:27 +0000780 &Parts[Part], NumParts, RegisterVT, V, ExtendKind);
Dan Gohman462f6b52010-05-29 17:53:24 +0000781 Part += NumParts;
782 }
783
784 // Copy the parts into the registers.
785 SmallVector<SDValue, 8> Chains(NumRegs);
786 for (unsigned i = 0; i != NumRegs; ++i) {
787 SDValue Part;
788 if (Flag == 0) {
789 Part = DAG.getCopyToReg(Chain, dl, Regs[i], Parts[i]);
790 } else {
791 Part = DAG.getCopyToReg(Chain, dl, Regs[i], Parts[i], *Flag);
792 *Flag = Part.getValue(1);
793 }
794
795 Chains[i] = Part.getValue(0);
796 }
797
798 if (NumRegs == 1 || Flag)
799 // If NumRegs > 1 && Flag is used then the use of the last CopyToReg is
800 // flagged to it. That is the CopyToReg nodes and the user are considered
801 // a single scheduling unit. If we create a TokenFactor and return it as
802 // chain, then the TokenFactor is both a predecessor (operand) of the
803 // user as well as a successor (the TF operands are flagged to the user).
804 // c1, f1 = CopyToReg
805 // c2, f2 = CopyToReg
806 // c3 = TokenFactor c1, c2
807 // ...
808 // = op c3, ..., f2
809 Chain = Chains[NumRegs-1];
810 else
811 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, &Chains[0], NumRegs);
812}
813
814/// AddInlineAsmOperands - Add this value to the specified inlineasm node
815/// operand list. This adds the code marker and includes the number of
816/// values added into it.
817void RegsForValue::AddInlineAsmOperands(unsigned Code, bool HasMatching,
818 unsigned MatchingIdx,
819 SelectionDAG &DAG,
820 std::vector<SDValue> &Ops) const {
821 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
822
823 unsigned Flag = InlineAsm::getFlagWord(Code, Regs.size());
824 if (HasMatching)
825 Flag = InlineAsm::getFlagWordForMatchingOp(Flag, MatchingIdx);
Jakob Stoklund Olesen459b74b2011-10-12 23:37:29 +0000826 else if (!Regs.empty() &&
827 TargetRegisterInfo::isVirtualRegister(Regs.front())) {
828 // Put the register class of the virtual registers in the flag word. That
829 // way, later passes can recompute register class constraints for inline
830 // assembly as well as normal instructions.
831 // Don't do this for tied operands that can use the regclass information
832 // from the def.
833 const MachineRegisterInfo &MRI = DAG.getMachineFunction().getRegInfo();
834 const TargetRegisterClass *RC = MRI.getRegClass(Regs.front());
835 Flag = InlineAsm::getFlagWordForRegClass(Flag, RC->getID());
836 }
837
Dan Gohman462f6b52010-05-29 17:53:24 +0000838 SDValue Res = DAG.getTargetConstant(Flag, MVT::i32);
839 Ops.push_back(Res);
840
841 for (unsigned Value = 0, Reg = 0, e = ValueVTs.size(); Value != e; ++Value) {
842 unsigned NumRegs = TLI.getNumRegisters(*DAG.getContext(), ValueVTs[Value]);
Patrik Hagglund8963fec2012-12-19 12:23:01 +0000843 MVT RegisterVT = RegVTs[Value];
Dan Gohman462f6b52010-05-29 17:53:24 +0000844 for (unsigned i = 0; i != NumRegs; ++i) {
845 assert(Reg < Regs.size() && "Mismatch in # registers expected");
846 Ops.push_back(DAG.getRegister(Regs[Reg++], RegisterVT));
847 }
848 }
849}
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000850
Owen Anderson243eb9e2011-12-08 22:15:21 +0000851void SelectionDAGBuilder::init(GCFunctionInfo *gfi, AliasAnalysis &aa,
852 const TargetLibraryInfo *li) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000853 AA = &aa;
854 GFI = gfi;
Owen Anderson243eb9e2011-12-08 22:15:21 +0000855 LibInfo = li;
Micah Villmow3574eca2012-10-08 16:38:25 +0000856 TD = DAG.getTarget().getDataLayout();
Richard Smithcb1f68d2012-08-22 00:42:39 +0000857 Context = DAG.getContext();
Bill Wendling4ed1fb02011-10-15 01:00:26 +0000858 LPadToCallSiteMap.clear();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000859}
860
Dan Gohmanb02b62a2010-04-14 18:24:06 +0000861/// clear - Clear out the current SelectionDAG and the associated
Dan Gohman2048b852009-11-23 18:04:58 +0000862/// state and prepare this SelectionDAGBuilder object to be used
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000863/// for a new block. This doesn't clear out information about
864/// additional blocks that are needed to complete switch lowering
865/// or PHI node updating; that information is cleared out as it is
866/// consumed.
Dan Gohman2048b852009-11-23 18:04:58 +0000867void SelectionDAGBuilder::clear() {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000868 NodeMap.clear();
Devang Patel9126c0d2010-06-01 19:59:01 +0000869 UnusedArgNodeMap.clear();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000870 PendingLoads.clear();
871 PendingExports.clear();
Chris Lattnera4f2bb02010-04-02 20:17:23 +0000872 CurDebugLoc = DebugLoc();
Dan Gohman98ca4f22009-08-05 01:29:28 +0000873 HasTailCall = false;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000874}
875
Devang Patel23385752011-05-23 17:44:13 +0000876/// clearDanglingDebugInfo - Clear the dangling debug information
Benjamin Kramerd9b0b022012-06-02 10:20:22 +0000877/// map. This function is separated from the clear so that debug
Devang Patel23385752011-05-23 17:44:13 +0000878/// information that is dangling in a basic block can be properly
879/// resolved in a different basic block. This allows the
880/// SelectionDAG to resolve dangling debug information attached
881/// to PHI nodes.
882void SelectionDAGBuilder::clearDanglingDebugInfo() {
883 DanglingDebugInfoMap.clear();
884}
885
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000886/// getRoot - Return the current virtual root of the Selection DAG,
887/// flushing any PendingLoad items. This must be done before emitting
888/// a store or any other node that may need to be ordered after any
889/// prior load instructions.
890///
Dan Gohman2048b852009-11-23 18:04:58 +0000891SDValue SelectionDAGBuilder::getRoot() {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000892 if (PendingLoads.empty())
893 return DAG.getRoot();
894
895 if (PendingLoads.size() == 1) {
896 SDValue Root = PendingLoads[0];
897 DAG.setRoot(Root);
898 PendingLoads.clear();
899 return Root;
900 }
901
902 // Otherwise, we have to make a token factor node.
Owen Anderson825b72b2009-08-11 20:47:22 +0000903 SDValue Root = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(), MVT::Other,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000904 &PendingLoads[0], PendingLoads.size());
905 PendingLoads.clear();
906 DAG.setRoot(Root);
907 return Root;
908}
909
910/// getControlRoot - Similar to getRoot, but instead of flushing all the
911/// PendingLoad items, flush all the PendingExports items. It is necessary
912/// to do this before emitting a terminator instruction.
913///
Dan Gohman2048b852009-11-23 18:04:58 +0000914SDValue SelectionDAGBuilder::getControlRoot() {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000915 SDValue Root = DAG.getRoot();
916
917 if (PendingExports.empty())
918 return Root;
919
920 // Turn all of the CopyToReg chains into one factored node.
921 if (Root.getOpcode() != ISD::EntryToken) {
922 unsigned i = 0, e = PendingExports.size();
923 for (; i != e; ++i) {
924 assert(PendingExports[i].getNode()->getNumOperands() > 1);
925 if (PendingExports[i].getNode()->getOperand(0) == Root)
926 break; // Don't add the root if we already indirectly depend on it.
927 }
928
929 if (i == e)
930 PendingExports.push_back(Root);
931 }
932
Owen Anderson825b72b2009-08-11 20:47:22 +0000933 Root = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(), MVT::Other,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000934 &PendingExports[0],
935 PendingExports.size());
936 PendingExports.clear();
937 DAG.setRoot(Root);
938 return Root;
939}
940
Bill Wendling4533cac2010-01-28 21:51:40 +0000941void SelectionDAGBuilder::AssignOrderingToNode(const SDNode *Node) {
942 if (DAG.GetOrdering(Node) != 0) return; // Already has ordering.
943 DAG.AssignOrdering(Node, SDNodeOrder);
944
945 for (unsigned I = 0, E = Node->getNumOperands(); I != E; ++I)
946 AssignOrderingToNode(Node->getOperand(I).getNode());
947}
948
Dan Gohman46510a72010-04-15 01:51:59 +0000949void SelectionDAGBuilder::visit(const Instruction &I) {
Dan Gohmanc105a2b2010-04-22 20:55:53 +0000950 // Set up outgoing PHI node register values before emitting the terminator.
951 if (isa<TerminatorInst>(&I))
952 HandlePHINodesInSuccessorBlocks(I.getParent());
953
Dan Gohman8ba3aa72010-04-20 00:48:35 +0000954 CurDebugLoc = I.getDebugLoc();
955
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000956 visit(I.getOpcode(), I);
Dan Gohman8ba3aa72010-04-20 00:48:35 +0000957
Dan Gohman92884f72010-04-20 15:03:56 +0000958 if (!isa<TerminatorInst>(&I) && !HasTailCall)
959 CopyToExportRegsIfNeeded(&I);
960
Dan Gohman8ba3aa72010-04-20 00:48:35 +0000961 CurDebugLoc = DebugLoc();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000962}
963
Dan Gohmanba5be5c2010-04-20 15:00:41 +0000964void SelectionDAGBuilder::visitPHI(const PHINode &) {
965 llvm_unreachable("SelectionDAGBuilder shouldn't visit PHI nodes!");
966}
967
Dan Gohman46510a72010-04-15 01:51:59 +0000968void SelectionDAGBuilder::visit(unsigned Opcode, const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000969 // Note: this doesn't use InstVisitor, because it has to work with
970 // ConstantExpr's in addition to instructions.
971 switch (Opcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000972 default: llvm_unreachable("Unknown instruction type encountered!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000973 // Build the switch statement using the Instruction.def file.
974#define HANDLE_INST(NUM, OPCODE, CLASS) \
Galina Kistanova72ea0c92012-07-19 04:50:12 +0000975 case Instruction::OPCODE: visit##OPCODE((const CLASS&)I); break;
Chandler Carruth0b8c9a82013-01-02 11:36:10 +0000976#include "llvm/IR/Instruction.def"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000977 }
Bill Wendling4533cac2010-01-28 21:51:40 +0000978
979 // Assign the ordering to the freshly created DAG nodes.
980 if (NodeMap.count(&I)) {
981 ++SDNodeOrder;
982 AssignOrderingToNode(getValue(&I).getNode());
983 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000984}
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000985
Dale Johannesenbdc09d92010-07-16 00:02:08 +0000986// resolveDanglingDebugInfo - if we saw an earlier dbg_value referring to V,
987// generate the debug data structures now that we've seen its definition.
988void SelectionDAGBuilder::resolveDanglingDebugInfo(const Value *V,
989 SDValue Val) {
990 DanglingDebugInfo &DDI = DanglingDebugInfoMap[V];
Devang Patel4cf81c42010-08-26 23:35:15 +0000991 if (DDI.getDI()) {
992 const DbgValueInst *DI = DDI.getDI();
Dale Johannesenbdc09d92010-07-16 00:02:08 +0000993 DebugLoc dl = DDI.getdl();
994 unsigned DbgSDNodeOrder = DDI.getSDNodeOrder();
Devang Patel4cf81c42010-08-26 23:35:15 +0000995 MDNode *Variable = DI->getVariable();
996 uint64_t Offset = DI->getOffset();
Dale Johannesenbdc09d92010-07-16 00:02:08 +0000997 SDDbgValue *SDV;
998 if (Val.getNode()) {
Devang Patel78a06e52010-08-25 20:39:26 +0000999 if (!EmitFuncArgumentDbgValue(V, Variable, Offset, Val)) {
Dale Johannesenbdc09d92010-07-16 00:02:08 +00001000 SDV = DAG.getDbgValue(Variable, Val.getNode(),
1001 Val.getResNo(), Offset, dl, DbgSDNodeOrder);
1002 DAG.AddDbgValue(SDV, Val.getNode(), false);
1003 }
Owen Anderson95771af2011-02-25 21:41:48 +00001004 } else
Eric Christopher0822e012012-02-23 03:39:43 +00001005 DEBUG(dbgs() << "Dropping debug info for " << DI << "\n");
Dale Johannesenbdc09d92010-07-16 00:02:08 +00001006 DanglingDebugInfoMap[V] = DanglingDebugInfo();
1007 }
1008}
1009
Nick Lewycky8de34002011-09-30 22:19:53 +00001010/// getValue - Return an SDValue for the given Value.
Dan Gohman2048b852009-11-23 18:04:58 +00001011SDValue SelectionDAGBuilder::getValue(const Value *V) {
Dan Gohman28a17352010-07-01 01:59:43 +00001012 // If we already have an SDValue for this value, use it. It's important
1013 // to do this first, so that we don't create a CopyFromReg if we already
1014 // have a regular SDValue.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001015 SDValue &N = NodeMap[V];
1016 if (N.getNode()) return N;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001017
Dan Gohman28a17352010-07-01 01:59:43 +00001018 // If there's a virtual register allocated and initialized for this
1019 // value, use it.
1020 DenseMap<const Value *, unsigned>::iterator It = FuncInfo.ValueMap.find(V);
1021 if (It != FuncInfo.ValueMap.end()) {
1022 unsigned InReg = It->second;
1023 RegsForValue RFV(*DAG.getContext(), TLI, InReg, V->getType());
1024 SDValue Chain = DAG.getEntryNode();
Bill Wendling12931302012-09-26 04:04:19 +00001025 N = RFV.getCopyFromRegs(DAG, FuncInfo, getCurDebugLoc(), Chain, NULL, V);
Devang Patel8f314282011-01-25 18:09:58 +00001026 resolveDanglingDebugInfo(V, N);
1027 return N;
Dan Gohman28a17352010-07-01 01:59:43 +00001028 }
1029
1030 // Otherwise create a new SDValue and remember it.
1031 SDValue Val = getValueImpl(V);
1032 NodeMap[V] = Val;
Dale Johannesenbdc09d92010-07-16 00:02:08 +00001033 resolveDanglingDebugInfo(V, Val);
Dan Gohman28a17352010-07-01 01:59:43 +00001034 return Val;
1035}
1036
1037/// getNonRegisterValue - Return an SDValue for the given Value, but
1038/// don't look in FuncInfo.ValueMap for a virtual register.
1039SDValue SelectionDAGBuilder::getNonRegisterValue(const Value *V) {
1040 // If we already have an SDValue for this value, use it.
1041 SDValue &N = NodeMap[V];
1042 if (N.getNode()) return N;
1043
1044 // Otherwise create a new SDValue and remember it.
1045 SDValue Val = getValueImpl(V);
1046 NodeMap[V] = Val;
Dale Johannesenbdc09d92010-07-16 00:02:08 +00001047 resolveDanglingDebugInfo(V, Val);
Dan Gohman28a17352010-07-01 01:59:43 +00001048 return Val;
1049}
1050
Dale Johannesenbdc09d92010-07-16 00:02:08 +00001051/// getValueImpl - Helper function for getValue and getNonRegisterValue.
Dan Gohman28a17352010-07-01 01:59:43 +00001052/// Create an SDValue for the given value.
1053SDValue SelectionDAGBuilder::getValueImpl(const Value *V) {
Dan Gohman383b5f62010-04-17 15:32:28 +00001054 if (const Constant *C = dyn_cast<Constant>(V)) {
Owen Andersone50ed302009-08-10 22:56:29 +00001055 EVT VT = TLI.getValueType(V->getType(), true);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001056
Dan Gohman383b5f62010-04-17 15:32:28 +00001057 if (const ConstantInt *CI = dyn_cast<ConstantInt>(C))
Dan Gohman28a17352010-07-01 01:59:43 +00001058 return DAG.getConstant(*CI, VT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001059
Dan Gohman383b5f62010-04-17 15:32:28 +00001060 if (const GlobalValue *GV = dyn_cast<GlobalValue>(C))
Devang Patel0d881da2010-07-06 22:08:15 +00001061 return DAG.getGlobalAddress(GV, getCurDebugLoc(), VT);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001062
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001063 if (isa<ConstantPointerNull>(C))
Dan Gohman28a17352010-07-01 01:59:43 +00001064 return DAG.getConstant(0, TLI.getPointerTy());
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001065
Dan Gohman383b5f62010-04-17 15:32:28 +00001066 if (const ConstantFP *CFP = dyn_cast<ConstantFP>(C))
Dan Gohman28a17352010-07-01 01:59:43 +00001067 return DAG.getConstantFP(*CFP, VT);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001068
Nate Begeman9008ca62009-04-27 18:41:29 +00001069 if (isa<UndefValue>(C) && !V->getType()->isAggregateType())
Dan Gohman28a17352010-07-01 01:59:43 +00001070 return DAG.getUNDEF(VT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001071
Dan Gohman383b5f62010-04-17 15:32:28 +00001072 if (const ConstantExpr *CE = dyn_cast<ConstantExpr>(C)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001073 visit(CE->getOpcode(), *CE);
1074 SDValue N1 = NodeMap[V];
Dan Gohmanac7d05c2010-04-16 16:55:18 +00001075 assert(N1.getNode() && "visit didn't populate the NodeMap!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001076 return N1;
1077 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001078
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001079 if (isa<ConstantStruct>(C) || isa<ConstantArray>(C)) {
1080 SmallVector<SDValue, 4> Constants;
1081 for (User::const_op_iterator OI = C->op_begin(), OE = C->op_end();
1082 OI != OE; ++OI) {
1083 SDNode *Val = getValue(*OI).getNode();
Dan Gohmaned48caf2009-09-08 01:44:02 +00001084 // If the operand is an empty aggregate, there are no values.
1085 if (!Val) continue;
1086 // Add each leaf value from the operand to the Constants list
1087 // to form a flattened list of all the values.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001088 for (unsigned i = 0, e = Val->getNumValues(); i != e; ++i)
1089 Constants.push_back(SDValue(Val, i));
1090 }
Bill Wendling87710f02009-12-21 23:47:40 +00001091
Bill Wendling4533cac2010-01-28 21:51:40 +00001092 return DAG.getMergeValues(&Constants[0], Constants.size(),
1093 getCurDebugLoc());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001094 }
Chris Lattner1ee0ecf2012-01-24 13:41:11 +00001095
1096 if (const ConstantDataSequential *CDS =
1097 dyn_cast<ConstantDataSequential>(C)) {
1098 SmallVector<SDValue, 4> Ops;
Chris Lattner0f193b82012-01-25 01:27:20 +00001099 for (unsigned i = 0, e = CDS->getNumElements(); i != e; ++i) {
Chris Lattner1ee0ecf2012-01-24 13:41:11 +00001100 SDNode *Val = getValue(CDS->getElementAsConstant(i)).getNode();
1101 // Add each leaf value from the operand to the Constants list
1102 // to form a flattened list of all the values.
1103 for (unsigned i = 0, e = Val->getNumValues(); i != e; ++i)
1104 Ops.push_back(SDValue(Val, i));
1105 }
1106
1107 if (isa<ArrayType>(CDS->getType()))
1108 return DAG.getMergeValues(&Ops[0], Ops.size(), getCurDebugLoc());
1109 return NodeMap[V] = DAG.getNode(ISD::BUILD_VECTOR, getCurDebugLoc(),
1110 VT, &Ops[0], Ops.size());
1111 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001112
Duncan Sands1df98592010-02-16 11:11:14 +00001113 if (C->getType()->isStructTy() || C->getType()->isArrayTy()) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001114 assert((isa<ConstantAggregateZero>(C) || isa<UndefValue>(C)) &&
1115 "Unknown struct or array constant!");
1116
Owen Andersone50ed302009-08-10 22:56:29 +00001117 SmallVector<EVT, 4> ValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001118 ComputeValueVTs(TLI, C->getType(), ValueVTs);
1119 unsigned NumElts = ValueVTs.size();
1120 if (NumElts == 0)
1121 return SDValue(); // empty struct
1122 SmallVector<SDValue, 4> Constants(NumElts);
1123 for (unsigned i = 0; i != NumElts; ++i) {
Owen Andersone50ed302009-08-10 22:56:29 +00001124 EVT EltVT = ValueVTs[i];
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001125 if (isa<UndefValue>(C))
Dale Johannesene8d72302009-02-06 23:05:02 +00001126 Constants[i] = DAG.getUNDEF(EltVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001127 else if (EltVT.isFloatingPoint())
1128 Constants[i] = DAG.getConstantFP(0, EltVT);
1129 else
1130 Constants[i] = DAG.getConstant(0, EltVT);
1131 }
Bill Wendling87710f02009-12-21 23:47:40 +00001132
Bill Wendling4533cac2010-01-28 21:51:40 +00001133 return DAG.getMergeValues(&Constants[0], NumElts,
1134 getCurDebugLoc());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001135 }
1136
Dan Gohman383b5f62010-04-17 15:32:28 +00001137 if (const BlockAddress *BA = dyn_cast<BlockAddress>(C))
Dan Gohman29cbade2009-11-20 23:18:13 +00001138 return DAG.getBlockAddress(BA, VT);
Dan Gohman8c2b5252009-10-30 01:27:03 +00001139
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001140 VectorType *VecTy = cast<VectorType>(V->getType());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001141 unsigned NumElements = VecTy->getNumElements();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001142
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001143 // Now that we know the number and type of the elements, get that number of
1144 // elements into the Ops array based on what kind of constant it is.
1145 SmallVector<SDValue, 16> Ops;
Chris Lattner1ee0ecf2012-01-24 13:41:11 +00001146 if (const ConstantVector *CV = dyn_cast<ConstantVector>(C)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001147 for (unsigned i = 0; i != NumElements; ++i)
Chris Lattner1ee0ecf2012-01-24 13:41:11 +00001148 Ops.push_back(getValue(CV->getOperand(i)));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001149 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00001150 assert(isa<ConstantAggregateZero>(C) && "Unknown vector constant!");
Owen Andersone50ed302009-08-10 22:56:29 +00001151 EVT EltVT = TLI.getValueType(VecTy->getElementType());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001152
1153 SDValue Op;
Nate Begeman9008ca62009-04-27 18:41:29 +00001154 if (EltVT.isFloatingPoint())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001155 Op = DAG.getConstantFP(0, EltVT);
1156 else
1157 Op = DAG.getConstant(0, EltVT);
1158 Ops.assign(NumElements, Op);
1159 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001160
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001161 // Create a BUILD_VECTOR node.
Bill Wendling4533cac2010-01-28 21:51:40 +00001162 return NodeMap[V] = DAG.getNode(ISD::BUILD_VECTOR, getCurDebugLoc(),
1163 VT, &Ops[0], Ops.size());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001164 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001165
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001166 // If this is a static alloca, generate it as the frameindex instead of
1167 // computation.
1168 if (const AllocaInst *AI = dyn_cast<AllocaInst>(V)) {
1169 DenseMap<const AllocaInst*, int>::iterator SI =
1170 FuncInfo.StaticAllocaMap.find(AI);
1171 if (SI != FuncInfo.StaticAllocaMap.end())
1172 return DAG.getFrameIndex(SI->second, TLI.getPointerTy());
1173 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001174
Dan Gohman28a17352010-07-01 01:59:43 +00001175 // If this is an instruction which fast-isel has deferred, select it now.
1176 if (const Instruction *Inst = dyn_cast<Instruction>(V)) {
Dan Gohman84023e02010-07-10 09:00:22 +00001177 unsigned InReg = FuncInfo.InitializeRegForValue(Inst);
1178 RegsForValue RFV(*DAG.getContext(), TLI, InReg, Inst->getType());
1179 SDValue Chain = DAG.getEntryNode();
Bill Wendling12931302012-09-26 04:04:19 +00001180 return RFV.getCopyFromRegs(DAG, FuncInfo, getCurDebugLoc(), Chain, NULL, V);
Dan Gohman28a17352010-07-01 01:59:43 +00001181 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001182
Dan Gohman28a17352010-07-01 01:59:43 +00001183 llvm_unreachable("Can't get register for value!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001184}
1185
Dan Gohman46510a72010-04-15 01:51:59 +00001186void SelectionDAGBuilder::visitRet(const ReturnInst &I) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001187 SDValue Chain = getControlRoot();
1188 SmallVector<ISD::OutputArg, 8> Outs;
Dan Gohmanc9403652010-07-07 15:54:55 +00001189 SmallVector<SDValue, 8> OutVals;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00001190
Dan Gohman7451d3e2010-05-29 17:03:36 +00001191 if (!FuncInfo.CanLowerReturn) {
1192 unsigned DemoteReg = FuncInfo.DemoteRegister;
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001193 const Function *F = I.getParent()->getParent();
1194
1195 // Emit a store of the return value through the virtual register.
1196 // Leave Outs empty so that LowerReturn won't try to load return
1197 // registers the usual way.
1198 SmallVector<EVT, 1> PtrValueVTs;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00001199 ComputeValueVTs(TLI, PointerType::getUnqual(F->getReturnType()),
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001200 PtrValueVTs);
1201
1202 SDValue RetPtr = DAG.getRegister(DemoteReg, PtrValueVTs[0]);
1203 SDValue RetOp = getValue(I.getOperand(0));
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00001204
Owen Andersone50ed302009-08-10 22:56:29 +00001205 SmallVector<EVT, 4> ValueVTs;
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001206 SmallVector<uint64_t, 4> Offsets;
1207 ComputeValueVTs(TLI, I.getOperand(0)->getType(), ValueVTs, &Offsets);
Dan Gohman7ea1ca62008-10-21 20:00:42 +00001208 unsigned NumValues = ValueVTs.size();
Dan Gohman7ea1ca62008-10-21 20:00:42 +00001209
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001210 SmallVector<SDValue, 4> Chains(NumValues);
Bill Wendling87710f02009-12-21 23:47:40 +00001211 for (unsigned i = 0; i != NumValues; ++i) {
Chris Lattnera13b8602010-08-24 23:10:06 +00001212 SDValue Add = DAG.getNode(ISD::ADD, getCurDebugLoc(),
1213 RetPtr.getValueType(), RetPtr,
1214 DAG.getIntPtrConstant(Offsets[i]));
Bill Wendling87710f02009-12-21 23:47:40 +00001215 Chains[i] =
1216 DAG.getStore(Chain, getCurDebugLoc(),
1217 SDValue(RetOp.getNode(), RetOp.getResNo() + i),
Chris Lattner84bd98a2010-09-21 18:58:22 +00001218 // FIXME: better loc info would be nice.
1219 Add, MachinePointerInfo(), false, false, 0);
Bill Wendling87710f02009-12-21 23:47:40 +00001220 }
1221
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001222 Chain = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(),
1223 MVT::Other, &Chains[0], NumValues);
Chris Lattner25d58372010-02-28 18:53:13 +00001224 } else if (I.getNumOperands() != 0) {
1225 SmallVector<EVT, 4> ValueVTs;
1226 ComputeValueVTs(TLI, I.getOperand(0)->getType(), ValueVTs);
1227 unsigned NumValues = ValueVTs.size();
1228 if (NumValues) {
1229 SDValue RetOp = getValue(I.getOperand(0));
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001230 for (unsigned j = 0, f = NumValues; j != f; ++j) {
1231 EVT VT = ValueVTs[j];
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001232
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001233 ISD::NodeType ExtendKind = ISD::ANY_EXTEND;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001234
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001235 const Function *F = I.getParent()->getParent();
Bill Wendling8b62abd2012-12-30 13:01:51 +00001236 if (F->getAttributes().hasAttribute(AttributeSet::ReturnIndex,
1237 Attribute::SExt))
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001238 ExtendKind = ISD::SIGN_EXTEND;
Bill Wendling8b62abd2012-12-30 13:01:51 +00001239 else if (F->getAttributes().hasAttribute(AttributeSet::ReturnIndex,
1240 Attribute::ZExt))
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001241 ExtendKind = ISD::ZERO_EXTEND;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001242
Cameron Zwarich7bbf0ee2011-03-17 14:53:37 +00001243 if (ExtendKind != ISD::ANY_EXTEND && VT.isInteger())
Patrik Hagglunde5c65912012-12-19 12:02:25 +00001244 VT = TLI.getTypeForExtArgOrReturn(VT.getSimpleVT(), ExtendKind);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001245
1246 unsigned NumParts = TLI.getNumRegisters(*DAG.getContext(), VT);
Patrik Hagglunddfcf33a2012-12-19 11:48:16 +00001247 MVT PartVT = TLI.getRegisterType(*DAG.getContext(), VT);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001248 SmallVector<SDValue, 4> Parts(NumParts);
Bill Wendling46ada192010-03-02 01:55:18 +00001249 getCopyToParts(DAG, getCurDebugLoc(),
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001250 SDValue(RetOp.getNode(), RetOp.getResNo() + j),
Bill Wendlingf18eb582012-09-26 06:16:18 +00001251 &Parts[0], NumParts, PartVT, &I, ExtendKind);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001252
1253 // 'inreg' on function refers to return value
1254 ISD::ArgFlagsTy Flags = ISD::ArgFlagsTy();
Bill Wendling8b62abd2012-12-30 13:01:51 +00001255 if (F->getAttributes().hasAttribute(AttributeSet::ReturnIndex,
1256 Attribute::InReg))
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001257 Flags.setInReg();
1258
1259 // Propagate extension type if any
Cameron Zwarich8df6bf52011-03-16 22:20:07 +00001260 if (ExtendKind == ISD::SIGN_EXTEND)
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001261 Flags.setSExt();
Cameron Zwarich8df6bf52011-03-16 22:20:07 +00001262 else if (ExtendKind == ISD::ZERO_EXTEND)
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001263 Flags.setZExt();
1264
Dan Gohmanc9403652010-07-07 15:54:55 +00001265 for (unsigned i = 0; i < NumParts; ++i) {
1266 Outs.push_back(ISD::OutputArg(Flags, Parts[i].getValueType(),
Manman Ren0a1544d2012-11-01 23:49:58 +00001267 /*isfixed=*/true, 0, 0));
Dan Gohmanc9403652010-07-07 15:54:55 +00001268 OutVals.push_back(Parts[i]);
1269 }
Evan Cheng3927f432009-03-25 20:20:11 +00001270 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001271 }
1272 }
Dan Gohman98ca4f22009-08-05 01:29:28 +00001273
1274 bool isVarArg = DAG.getMachineFunction().getFunction()->isVarArg();
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001275 CallingConv::ID CallConv =
1276 DAG.getMachineFunction().getFunction()->getCallingConv();
Dan Gohman98ca4f22009-08-05 01:29:28 +00001277 Chain = TLI.LowerReturn(Chain, CallConv, isVarArg,
Dan Gohmanc9403652010-07-07 15:54:55 +00001278 Outs, OutVals, getCurDebugLoc(), DAG);
Dan Gohman5e866062009-08-06 15:37:27 +00001279
1280 // Verify that the target's LowerReturn behaved as expected.
Owen Anderson825b72b2009-08-11 20:47:22 +00001281 assert(Chain.getNode() && Chain.getValueType() == MVT::Other &&
Dan Gohman5e866062009-08-06 15:37:27 +00001282 "LowerReturn didn't return a valid chain!");
1283
1284 // Update the DAG with the new chain value resulting from return lowering.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001285 DAG.setRoot(Chain);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001286}
1287
Dan Gohmanad62f532009-04-23 23:13:24 +00001288/// CopyToExportRegsIfNeeded - If the given value has virtual registers
1289/// created for it, emit nodes to copy the value into the virtual
1290/// registers.
Dan Gohman46510a72010-04-15 01:51:59 +00001291void SelectionDAGBuilder::CopyToExportRegsIfNeeded(const Value *V) {
Rafael Espindola3fa82832011-05-13 15:18:06 +00001292 // Skip empty types
1293 if (V->getType()->isEmptyTy())
1294 return;
1295
Dan Gohman33b7a292010-04-16 17:15:02 +00001296 DenseMap<const Value *, unsigned>::iterator VMI = FuncInfo.ValueMap.find(V);
1297 if (VMI != FuncInfo.ValueMap.end()) {
1298 assert(!V->use_empty() && "Unused value assigned virtual registers!");
1299 CopyValueToVirtualRegister(V, VMI->second);
Dan Gohmanad62f532009-04-23 23:13:24 +00001300 }
1301}
1302
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001303/// ExportFromCurrentBlock - If this condition isn't known to be exported from
1304/// the current basic block, add it to ValueMap now so that we'll get a
1305/// CopyTo/FromReg.
Dan Gohman46510a72010-04-15 01:51:59 +00001306void SelectionDAGBuilder::ExportFromCurrentBlock(const Value *V) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001307 // No need to export constants.
1308 if (!isa<Instruction>(V) && !isa<Argument>(V)) return;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001309
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001310 // Already exported?
1311 if (FuncInfo.isExportedInst(V)) return;
1312
1313 unsigned Reg = FuncInfo.InitializeRegForValue(V);
1314 CopyValueToVirtualRegister(V, Reg);
1315}
1316
Dan Gohman46510a72010-04-15 01:51:59 +00001317bool SelectionDAGBuilder::isExportableFromCurrentBlock(const Value *V,
Dan Gohman2048b852009-11-23 18:04:58 +00001318 const BasicBlock *FromBB) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001319 // The operands of the setcc have to be in this block. We don't know
1320 // how to export them from some other block.
Dan Gohman46510a72010-04-15 01:51:59 +00001321 if (const Instruction *VI = dyn_cast<Instruction>(V)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001322 // Can export from current BB.
1323 if (VI->getParent() == FromBB)
1324 return true;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001325
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001326 // Is already exported, noop.
1327 return FuncInfo.isExportedInst(V);
1328 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001329
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001330 // If this is an argument, we can export it if the BB is the entry block or
1331 // if it is already exported.
1332 if (isa<Argument>(V)) {
1333 if (FromBB == &FromBB->getParent()->getEntryBlock())
1334 return true;
1335
1336 // Otherwise, can only export this if it is already exported.
1337 return FuncInfo.isExportedInst(V);
1338 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001339
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001340 // Otherwise, constants can always be exported.
1341 return true;
1342}
1343
Jakub Staszak7cc2b072011-06-16 20:22:37 +00001344/// Return branch probability calculated by BranchProbabilityInfo for IR blocks.
Jakub Staszak25101bb2011-12-20 20:03:10 +00001345uint32_t SelectionDAGBuilder::getEdgeWeight(const MachineBasicBlock *Src,
1346 const MachineBasicBlock *Dst) const {
Jakub Staszak7cc2b072011-06-16 20:22:37 +00001347 BranchProbabilityInfo *BPI = FuncInfo.BPI;
1348 if (!BPI)
1349 return 0;
Jakub Staszak95ece8e2011-07-29 20:05:36 +00001350 const BasicBlock *SrcBB = Src->getBasicBlock();
1351 const BasicBlock *DstBB = Dst->getBasicBlock();
Jakub Staszak7cc2b072011-06-16 20:22:37 +00001352 return BPI->getEdgeWeight(SrcBB, DstBB);
1353}
1354
Jakub Staszakc8f34de2011-07-29 22:25:21 +00001355void SelectionDAGBuilder::
1356addSuccessorWithWeight(MachineBasicBlock *Src, MachineBasicBlock *Dst,
1357 uint32_t Weight /* = 0 */) {
1358 if (!Weight)
1359 Weight = getEdgeWeight(Src, Dst);
1360 Src->addSuccessor(Dst, Weight);
Jakub Staszak7cc2b072011-06-16 20:22:37 +00001361}
1362
1363
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001364static bool InBlock(const Value *V, const BasicBlock *BB) {
1365 if (const Instruction *I = dyn_cast<Instruction>(V))
1366 return I->getParent() == BB;
1367 return true;
1368}
1369
Dan Gohmanc2277342008-10-17 21:16:08 +00001370/// EmitBranchForMergedCondition - Helper method for FindMergedConditions.
1371/// This function emits a branch and is used at the leaves of an OR or an
1372/// AND operator tree.
1373///
1374void
Dan Gohman46510a72010-04-15 01:51:59 +00001375SelectionDAGBuilder::EmitBranchForMergedCondition(const Value *Cond,
Dan Gohman2048b852009-11-23 18:04:58 +00001376 MachineBasicBlock *TBB,
1377 MachineBasicBlock *FBB,
Dan Gohman99be8ae2010-04-19 22:41:47 +00001378 MachineBasicBlock *CurBB,
1379 MachineBasicBlock *SwitchBB) {
Dan Gohmanc2277342008-10-17 21:16:08 +00001380 const BasicBlock *BB = CurBB->getBasicBlock();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001381
Dan Gohmanc2277342008-10-17 21:16:08 +00001382 // If the leaf of the tree is a comparison, merge the condition into
1383 // the caseblock.
Dan Gohman46510a72010-04-15 01:51:59 +00001384 if (const CmpInst *BOp = dyn_cast<CmpInst>(Cond)) {
Dan Gohmanc2277342008-10-17 21:16:08 +00001385 // The operands of the cmp have to be in this block. We don't know
1386 // how to export them from some other block. If this is the first block
1387 // of the sequence, no exporting is needed.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001388 if (CurBB == SwitchBB ||
Dan Gohmanc2277342008-10-17 21:16:08 +00001389 (isExportableFromCurrentBlock(BOp->getOperand(0), BB) &&
1390 isExportableFromCurrentBlock(BOp->getOperand(1), BB))) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001391 ISD::CondCode Condition;
Dan Gohman46510a72010-04-15 01:51:59 +00001392 if (const ICmpInst *IC = dyn_cast<ICmpInst>(Cond)) {
Dan Gohman8c1a6ca2008-10-17 18:18:45 +00001393 Condition = getICmpCondCode(IC->getPredicate());
Dan Gohman46510a72010-04-15 01:51:59 +00001394 } else if (const FCmpInst *FC = dyn_cast<FCmpInst>(Cond)) {
Dan Gohman8c1a6ca2008-10-17 18:18:45 +00001395 Condition = getFCmpCondCode(FC->getPredicate());
Nick Lewycky8a8d4792011-12-02 22:16:29 +00001396 if (TM.Options.NoNaNsFPMath)
1397 Condition = getFCmpCodeWithoutNaN(Condition);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001398 } else {
1399 Condition = ISD::SETEQ; // silence warning.
Torok Edwinc23197a2009-07-14 16:55:14 +00001400 llvm_unreachable("Unknown compare instruction");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001401 }
Dan Gohmanc2277342008-10-17 21:16:08 +00001402
1403 CaseBlock CB(Condition, BOp->getOperand(0),
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001404 BOp->getOperand(1), NULL, TBB, FBB, CurBB);
1405 SwitchCases.push_back(CB);
1406 return;
1407 }
Dan Gohmanc2277342008-10-17 21:16:08 +00001408 }
1409
1410 // Create a CaseBlock record representing this branch.
Owen Anderson5defacc2009-07-31 17:39:07 +00001411 CaseBlock CB(ISD::SETEQ, Cond, ConstantInt::getTrue(*DAG.getContext()),
Dan Gohmanc2277342008-10-17 21:16:08 +00001412 NULL, TBB, FBB, CurBB);
1413 SwitchCases.push_back(CB);
1414}
1415
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001416/// FindMergedConditions - If Cond is an expression like
Dan Gohman46510a72010-04-15 01:51:59 +00001417void SelectionDAGBuilder::FindMergedConditions(const Value *Cond,
Dan Gohman2048b852009-11-23 18:04:58 +00001418 MachineBasicBlock *TBB,
1419 MachineBasicBlock *FBB,
1420 MachineBasicBlock *CurBB,
Dan Gohman99be8ae2010-04-19 22:41:47 +00001421 MachineBasicBlock *SwitchBB,
Dan Gohman2048b852009-11-23 18:04:58 +00001422 unsigned Opc) {
Dan Gohmanc2277342008-10-17 21:16:08 +00001423 // If this node is not part of the or/and tree, emit it as a branch.
Dan Gohman46510a72010-04-15 01:51:59 +00001424 const Instruction *BOp = dyn_cast<Instruction>(Cond);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001425 if (!BOp || !(isa<BinaryOperator>(BOp) || isa<CmpInst>(BOp)) ||
Dan Gohmanc2277342008-10-17 21:16:08 +00001426 (unsigned)BOp->getOpcode() != Opc || !BOp->hasOneUse() ||
1427 BOp->getParent() != CurBB->getBasicBlock() ||
1428 !InBlock(BOp->getOperand(0), CurBB->getBasicBlock()) ||
1429 !InBlock(BOp->getOperand(1), CurBB->getBasicBlock())) {
Dan Gohman99be8ae2010-04-19 22:41:47 +00001430 EmitBranchForMergedCondition(Cond, TBB, FBB, CurBB, SwitchBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001431 return;
1432 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001433
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001434 // Create TmpBB after CurBB.
1435 MachineFunction::iterator BBI = CurBB;
1436 MachineFunction &MF = DAG.getMachineFunction();
1437 MachineBasicBlock *TmpBB = MF.CreateMachineBasicBlock(CurBB->getBasicBlock());
1438 CurBB->getParent()->insert(++BBI, TmpBB);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001439
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001440 if (Opc == Instruction::Or) {
1441 // Codegen X | Y as:
1442 // jmp_if_X TBB
1443 // jmp TmpBB
1444 // TmpBB:
1445 // jmp_if_Y TBB
1446 // jmp FBB
1447 //
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001448
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001449 // Emit the LHS condition.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001450 FindMergedConditions(BOp->getOperand(0), TBB, TmpBB, CurBB, SwitchBB, Opc);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001451
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001452 // Emit the RHS condition into TmpBB.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001453 FindMergedConditions(BOp->getOperand(1), TBB, FBB, TmpBB, SwitchBB, Opc);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001454 } else {
1455 assert(Opc == Instruction::And && "Unknown merge op!");
1456 // Codegen X & Y as:
1457 // jmp_if_X TmpBB
1458 // jmp FBB
1459 // TmpBB:
1460 // jmp_if_Y TBB
1461 // jmp FBB
1462 //
1463 // This requires creation of TmpBB after CurBB.
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001464
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001465 // Emit the LHS condition.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001466 FindMergedConditions(BOp->getOperand(0), TmpBB, FBB, CurBB, SwitchBB, Opc);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001467
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001468 // Emit the RHS condition into TmpBB.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001469 FindMergedConditions(BOp->getOperand(1), TBB, FBB, TmpBB, SwitchBB, Opc);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001470 }
1471}
1472
1473/// If the set of cases should be emitted as a series of branches, return true.
1474/// If we should emit this as a bunch of and/or'd together conditions, return
1475/// false.
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001476bool
Dan Gohman2048b852009-11-23 18:04:58 +00001477SelectionDAGBuilder::ShouldEmitAsBranches(const std::vector<CaseBlock> &Cases){
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001478 if (Cases.size() != 2) return true;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001479
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001480 // If this is two comparisons of the same values or'd or and'd together, they
1481 // will get folded into a single comparison, so don't emit two blocks.
1482 if ((Cases[0].CmpLHS == Cases[1].CmpLHS &&
1483 Cases[0].CmpRHS == Cases[1].CmpRHS) ||
1484 (Cases[0].CmpRHS == Cases[1].CmpLHS &&
1485 Cases[0].CmpLHS == Cases[1].CmpRHS)) {
1486 return false;
1487 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001488
Chris Lattner133ce872010-01-02 00:00:03 +00001489 // Handle: (X != null) | (Y != null) --> (X|Y) != 0
1490 // Handle: (X == null) & (Y == null) --> (X|Y) == 0
1491 if (Cases[0].CmpRHS == Cases[1].CmpRHS &&
1492 Cases[0].CC == Cases[1].CC &&
1493 isa<Constant>(Cases[0].CmpRHS) &&
1494 cast<Constant>(Cases[0].CmpRHS)->isNullValue()) {
1495 if (Cases[0].CC == ISD::SETEQ && Cases[0].TrueBB == Cases[1].ThisBB)
1496 return false;
1497 if (Cases[0].CC == ISD::SETNE && Cases[0].FalseBB == Cases[1].ThisBB)
1498 return false;
1499 }
Michael J. Spencere70c5262010-10-16 08:25:21 +00001500
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001501 return true;
1502}
1503
Dan Gohman46510a72010-04-15 01:51:59 +00001504void SelectionDAGBuilder::visitBr(const BranchInst &I) {
Dan Gohman84023e02010-07-10 09:00:22 +00001505 MachineBasicBlock *BrMBB = FuncInfo.MBB;
Dan Gohman99be8ae2010-04-19 22:41:47 +00001506
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001507 // Update machine-CFG edges.
1508 MachineBasicBlock *Succ0MBB = FuncInfo.MBBMap[I.getSuccessor(0)];
1509
1510 // Figure out which block is immediately after the current one.
1511 MachineBasicBlock *NextBlock = 0;
Dan Gohman99be8ae2010-04-19 22:41:47 +00001512 MachineFunction::iterator BBI = BrMBB;
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001513 if (++BBI != FuncInfo.MF->end())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001514 NextBlock = BBI;
1515
1516 if (I.isUnconditional()) {
1517 // Update machine-CFG edges.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001518 BrMBB->addSuccessor(Succ0MBB);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001519
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001520 // If this is not a fall-through branch, emit the branch.
Bill Wendling4533cac2010-01-28 21:51:40 +00001521 if (Succ0MBB != NextBlock)
1522 DAG.setRoot(DAG.getNode(ISD::BR, getCurDebugLoc(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001523 MVT::Other, getControlRoot(),
Bill Wendling4533cac2010-01-28 21:51:40 +00001524 DAG.getBasicBlock(Succ0MBB)));
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001525
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001526 return;
1527 }
1528
1529 // If this condition is one of the special cases we handle, do special stuff
1530 // now.
Dan Gohman46510a72010-04-15 01:51:59 +00001531 const Value *CondVal = I.getCondition();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001532 MachineBasicBlock *Succ1MBB = FuncInfo.MBBMap[I.getSuccessor(1)];
1533
1534 // If this is a series of conditions that are or'd or and'd together, emit
1535 // this as a sequence of branches instead of setcc's with and/or operations.
Chris Lattnerde189be2010-11-30 18:12:52 +00001536 // As long as jumps are not expensive, this should improve performance.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001537 // For example, instead of something like:
1538 // cmp A, B
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001539 // C = seteq
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001540 // cmp D, E
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001541 // F = setle
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001542 // or C, F
1543 // jnz foo
1544 // Emit:
1545 // cmp A, B
1546 // je foo
1547 // cmp D, E
1548 // jle foo
1549 //
Dan Gohman46510a72010-04-15 01:51:59 +00001550 if (const BinaryOperator *BOp = dyn_cast<BinaryOperator>(CondVal)) {
Owen Anderson95771af2011-02-25 21:41:48 +00001551 if (!TLI.isJumpExpensive() &&
Chris Lattnerde189be2010-11-30 18:12:52 +00001552 BOp->hasOneUse() &&
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001553 (BOp->getOpcode() == Instruction::And ||
1554 BOp->getOpcode() == Instruction::Or)) {
Dan Gohman99be8ae2010-04-19 22:41:47 +00001555 FindMergedConditions(BOp, Succ0MBB, Succ1MBB, BrMBB, BrMBB,
1556 BOp->getOpcode());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001557 // If the compares in later blocks need to use values not currently
1558 // exported from this block, export them now. This block should always
1559 // be the first entry.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001560 assert(SwitchCases[0].ThisBB == BrMBB && "Unexpected lowering!");
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001561
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001562 // Allow some cases to be rejected.
1563 if (ShouldEmitAsBranches(SwitchCases)) {
1564 for (unsigned i = 1, e = SwitchCases.size(); i != e; ++i) {
1565 ExportFromCurrentBlock(SwitchCases[i].CmpLHS);
1566 ExportFromCurrentBlock(SwitchCases[i].CmpRHS);
1567 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001568
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001569 // Emit the branch for this block.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001570 visitSwitchCase(SwitchCases[0], BrMBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001571 SwitchCases.erase(SwitchCases.begin());
1572 return;
1573 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001574
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001575 // Okay, we decided not to do this, remove any inserted MBB's and clear
1576 // SwitchCases.
1577 for (unsigned i = 1, e = SwitchCases.size(); i != e; ++i)
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001578 FuncInfo.MF->erase(SwitchCases[i].ThisBB);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001579
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001580 SwitchCases.clear();
1581 }
1582 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001583
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001584 // Create a CaseBlock record representing this branch.
Owen Anderson5defacc2009-07-31 17:39:07 +00001585 CaseBlock CB(ISD::SETEQ, CondVal, ConstantInt::getTrue(*DAG.getContext()),
Dan Gohman99be8ae2010-04-19 22:41:47 +00001586 NULL, Succ0MBB, Succ1MBB, BrMBB);
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001587
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001588 // Use visitSwitchCase to actually insert the fast branch sequence for this
1589 // cond branch.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001590 visitSwitchCase(CB, BrMBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001591}
1592
1593/// visitSwitchCase - Emits the necessary code to represent a single node in
1594/// the binary search tree resulting from lowering a switch instruction.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001595void SelectionDAGBuilder::visitSwitchCase(CaseBlock &CB,
1596 MachineBasicBlock *SwitchBB) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001597 SDValue Cond;
1598 SDValue CondLHS = getValue(CB.CmpLHS);
Dale Johannesenf5d97892009-02-04 01:48:28 +00001599 DebugLoc dl = getCurDebugLoc();
Anton Korobeynikov23218582008-12-23 22:25:27 +00001600
1601 // Build the setcc now.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001602 if (CB.CmpMHS == NULL) {
1603 // Fold "(X == true)" to X and "(X == false)" to !X to
1604 // handle common cases produced by branch lowering.
Owen Anderson5defacc2009-07-31 17:39:07 +00001605 if (CB.CmpRHS == ConstantInt::getTrue(*DAG.getContext()) &&
Owen Andersonf53c3712009-07-21 02:47:59 +00001606 CB.CC == ISD::SETEQ)
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001607 Cond = CondLHS;
Owen Anderson5defacc2009-07-31 17:39:07 +00001608 else if (CB.CmpRHS == ConstantInt::getFalse(*DAG.getContext()) &&
Owen Andersonf53c3712009-07-21 02:47:59 +00001609 CB.CC == ISD::SETEQ) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001610 SDValue True = DAG.getConstant(1, CondLHS.getValueType());
Dale Johannesenf5d97892009-02-04 01:48:28 +00001611 Cond = DAG.getNode(ISD::XOR, dl, CondLHS.getValueType(), CondLHS, True);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001612 } else
Owen Anderson825b72b2009-08-11 20:47:22 +00001613 Cond = DAG.getSetCC(dl, MVT::i1, CondLHS, getValue(CB.CmpRHS), CB.CC);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001614 } else {
Stepan Dyatkovskiyc187df22012-05-17 08:56:30 +00001615 assert(CB.CC == ISD::SETCC_INVALID &&
1616 "Condition is undefined for to-the-range belonging check.");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001617
Anton Korobeynikov23218582008-12-23 22:25:27 +00001618 const APInt& Low = cast<ConstantInt>(CB.CmpLHS)->getValue();
1619 const APInt& High = cast<ConstantInt>(CB.CmpRHS)->getValue();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001620
1621 SDValue CmpOp = getValue(CB.CmpMHS);
Owen Andersone50ed302009-08-10 22:56:29 +00001622 EVT VT = CmpOp.getValueType();
Stepan Dyatkovskiyc187df22012-05-17 08:56:30 +00001623
1624 if (cast<ConstantInt>(CB.CmpLHS)->isMinValue(false)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001625 Cond = DAG.getSetCC(dl, MVT::i1, CmpOp, DAG.getConstant(High, VT),
Stepan Dyatkovskiyc187df22012-05-17 08:56:30 +00001626 ISD::SETULE);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001627 } else {
Dale Johannesenf5d97892009-02-04 01:48:28 +00001628 SDValue SUB = DAG.getNode(ISD::SUB, dl,
Dale Johannesenfa42dea2009-01-30 01:34:22 +00001629 VT, CmpOp, DAG.getConstant(Low, VT));
Owen Anderson825b72b2009-08-11 20:47:22 +00001630 Cond = DAG.getSetCC(dl, MVT::i1, SUB,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001631 DAG.getConstant(High-Low, VT), ISD::SETULE);
1632 }
1633 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00001634
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001635 // Update successor info
Jakub Staszakc8f34de2011-07-29 22:25:21 +00001636 addSuccessorWithWeight(SwitchBB, CB.TrueBB, CB.TrueWeight);
Jakob Stoklund Olesene7fdef42012-08-20 21:39:52 +00001637 // TrueBB and FalseBB are always different unless the incoming IR is
1638 // degenerate. This only happens when running llc on weird IR.
1639 if (CB.TrueBB != CB.FalseBB)
1640 addSuccessorWithWeight(SwitchBB, CB.FalseBB, CB.FalseWeight);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001641
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001642 // Set NextBlock to be the MBB immediately after the current one, if any.
1643 // This is used to avoid emitting unnecessary branches to the next block.
1644 MachineBasicBlock *NextBlock = 0;
Dan Gohman99be8ae2010-04-19 22:41:47 +00001645 MachineFunction::iterator BBI = SwitchBB;
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001646 if (++BBI != FuncInfo.MF->end())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001647 NextBlock = BBI;
Anton Korobeynikov23218582008-12-23 22:25:27 +00001648
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001649 // If the lhs block is the next block, invert the condition so that we can
1650 // fall through to the lhs instead of the rhs block.
1651 if (CB.TrueBB == NextBlock) {
1652 std::swap(CB.TrueBB, CB.FalseBB);
1653 SDValue True = DAG.getConstant(1, Cond.getValueType());
Dale Johannesenf5d97892009-02-04 01:48:28 +00001654 Cond = DAG.getNode(ISD::XOR, dl, Cond.getValueType(), Cond, True);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001655 }
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001656
Dale Johannesenf5d97892009-02-04 01:48:28 +00001657 SDValue BrCond = DAG.getNode(ISD::BRCOND, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001658 MVT::Other, getControlRoot(), Cond,
Dale Johannesenfa42dea2009-01-30 01:34:22 +00001659 DAG.getBasicBlock(CB.TrueBB));
Bill Wendling87710f02009-12-21 23:47:40 +00001660
Evan Cheng266a99d2010-09-23 06:51:55 +00001661 // Insert the false branch. Do this even if it's a fall through branch,
1662 // this makes it easier to do DAG optimizations which require inverting
1663 // the branch condition.
1664 BrCond = DAG.getNode(ISD::BR, dl, MVT::Other, BrCond,
1665 DAG.getBasicBlock(CB.FalseBB));
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001666
1667 DAG.setRoot(BrCond);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001668}
1669
1670/// visitJumpTable - Emit JumpTable node in the current MBB
Dan Gohman2048b852009-11-23 18:04:58 +00001671void SelectionDAGBuilder::visitJumpTable(JumpTable &JT) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001672 // Emit the code for the jump table
1673 assert(JT.Reg != -1U && "Should lower JT Header first!");
Owen Andersone50ed302009-08-10 22:56:29 +00001674 EVT PTy = TLI.getPointerTy();
Dale Johannesena04b7572009-02-03 23:04:43 +00001675 SDValue Index = DAG.getCopyFromReg(getControlRoot(), getCurDebugLoc(),
1676 JT.Reg, PTy);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001677 SDValue Table = DAG.getJumpTable(JT.JTI, PTy);
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001678 SDValue BrJumpTable = DAG.getNode(ISD::BR_JT, getCurDebugLoc(),
1679 MVT::Other, Index.getValue(1),
1680 Table, Index);
1681 DAG.setRoot(BrJumpTable);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001682}
1683
1684/// visitJumpTableHeader - This function emits necessary code to produce index
1685/// in the JumpTable from switch case.
Dan Gohman2048b852009-11-23 18:04:58 +00001686void SelectionDAGBuilder::visitJumpTableHeader(JumpTable &JT,
Dan Gohman99be8ae2010-04-19 22:41:47 +00001687 JumpTableHeader &JTH,
1688 MachineBasicBlock *SwitchBB) {
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001689 // Subtract the lowest switch case value from the value being switched on and
1690 // conditional branch to default mbb if the result is greater than the
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001691 // difference between smallest and largest cases.
1692 SDValue SwitchOp = getValue(JTH.SValue);
Owen Andersone50ed302009-08-10 22:56:29 +00001693 EVT VT = SwitchOp.getValueType();
Bill Wendling87710f02009-12-21 23:47:40 +00001694 SDValue Sub = DAG.getNode(ISD::SUB, getCurDebugLoc(), VT, SwitchOp,
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001695 DAG.getConstant(JTH.First, VT));
Anton Korobeynikov23218582008-12-23 22:25:27 +00001696
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001697 // The SDNode we just created, which holds the value being switched on minus
Dan Gohmanf451cb82010-02-10 16:03:48 +00001698 // the smallest case value, needs to be copied to a virtual register so it
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001699 // can be used as an index into the jump table in a subsequent basic block.
1700 // This value may be smaller or larger than the target's pointer type, and
1701 // therefore require extension or truncating.
Bill Wendling87710f02009-12-21 23:47:40 +00001702 SwitchOp = DAG.getZExtOrTrunc(Sub, getCurDebugLoc(), TLI.getPointerTy());
Anton Korobeynikov23218582008-12-23 22:25:27 +00001703
Dan Gohman89496d02010-07-02 00:10:16 +00001704 unsigned JumpTableReg = FuncInfo.CreateReg(TLI.getPointerTy());
Dale Johannesena04b7572009-02-03 23:04:43 +00001705 SDValue CopyTo = DAG.getCopyToReg(getControlRoot(), getCurDebugLoc(),
1706 JumpTableReg, SwitchOp);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001707 JT.Reg = JumpTableReg;
1708
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001709 // Emit the range check for the jump table, and branch to the default block
1710 // for the switch statement if the value being switched on exceeds the largest
1711 // case in the switch.
Dale Johannesenf5d97892009-02-04 01:48:28 +00001712 SDValue CMP = DAG.getSetCC(getCurDebugLoc(),
Bill Wendling87710f02009-12-21 23:47:40 +00001713 TLI.getSetCCResultType(Sub.getValueType()), Sub,
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001714 DAG.getConstant(JTH.Last-JTH.First,VT),
1715 ISD::SETUGT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001716
1717 // Set NextBlock to be the MBB immediately after the current one, if any.
1718 // This is used to avoid emitting unnecessary branches to the next block.
1719 MachineBasicBlock *NextBlock = 0;
Dan Gohman99be8ae2010-04-19 22:41:47 +00001720 MachineFunction::iterator BBI = SwitchBB;
Bill Wendling87710f02009-12-21 23:47:40 +00001721
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001722 if (++BBI != FuncInfo.MF->end())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001723 NextBlock = BBI;
1724
Dale Johannesen66978ee2009-01-31 02:22:37 +00001725 SDValue BrCond = DAG.getNode(ISD::BRCOND, getCurDebugLoc(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001726 MVT::Other, CopyTo, CMP,
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001727 DAG.getBasicBlock(JT.Default));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001728
Bill Wendling4533cac2010-01-28 21:51:40 +00001729 if (JT.MBB != NextBlock)
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001730 BrCond = DAG.getNode(ISD::BR, getCurDebugLoc(), MVT::Other, BrCond,
1731 DAG.getBasicBlock(JT.MBB));
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001732
Bill Wendling87710f02009-12-21 23:47:40 +00001733 DAG.setRoot(BrCond);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001734}
1735
1736/// visitBitTestHeader - This function emits necessary code to produce value
1737/// suitable for "bit tests"
Dan Gohman99be8ae2010-04-19 22:41:47 +00001738void SelectionDAGBuilder::visitBitTestHeader(BitTestBlock &B,
1739 MachineBasicBlock *SwitchBB) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001740 // Subtract the minimum value
1741 SDValue SwitchOp = getValue(B.SValue);
Patrik Hagglund34525f92012-12-11 11:14:33 +00001742 EVT VT = SwitchOp.getValueType();
Bill Wendling87710f02009-12-21 23:47:40 +00001743 SDValue Sub = DAG.getNode(ISD::SUB, getCurDebugLoc(), VT, SwitchOp,
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001744 DAG.getConstant(B.First, VT));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001745
1746 // Check range
Dale Johannesenf5d97892009-02-04 01:48:28 +00001747 SDValue RangeCmp = DAG.getSetCC(getCurDebugLoc(),
Bill Wendling87710f02009-12-21 23:47:40 +00001748 TLI.getSetCCResultType(Sub.getValueType()),
1749 Sub, DAG.getConstant(B.Range, VT),
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001750 ISD::SETUGT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001751
Evan Chengd08e5b42011-01-06 01:02:44 +00001752 // Determine the type of the test operands.
1753 bool UsePtrType = false;
1754 if (!TLI.isTypeLegal(VT))
1755 UsePtrType = true;
1756 else {
1757 for (unsigned i = 0, e = B.Cases.size(); i != e; ++i)
Eli Friedman5c75af62011-10-12 22:46:45 +00001758 if (!isUIntN(VT.getSizeInBits(), B.Cases[i].Mask)) {
Evan Chengd08e5b42011-01-06 01:02:44 +00001759 // Switch table case range are encoded into series of masks.
1760 // Just use pointer type, it's guaranteed to fit.
1761 UsePtrType = true;
1762 break;
1763 }
1764 }
1765 if (UsePtrType) {
1766 VT = TLI.getPointerTy();
1767 Sub = DAG.getZExtOrTrunc(Sub, getCurDebugLoc(), VT);
1768 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001769
Patrik Hagglunda61b17c2012-12-13 06:34:11 +00001770 B.RegVT = VT.getSimpleVT();
Patrik Hagglund8963fec2012-12-19 12:23:01 +00001771 B.Reg = FuncInfo.CreateReg(B.RegVT);
Dale Johannesena04b7572009-02-03 23:04:43 +00001772 SDValue CopyTo = DAG.getCopyToReg(getControlRoot(), getCurDebugLoc(),
Evan Chengd08e5b42011-01-06 01:02:44 +00001773 B.Reg, Sub);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001774
1775 // Set NextBlock to be the MBB immediately after the current one, if any.
1776 // This is used to avoid emitting unnecessary branches to the next block.
1777 MachineBasicBlock *NextBlock = 0;
Dan Gohman99be8ae2010-04-19 22:41:47 +00001778 MachineFunction::iterator BBI = SwitchBB;
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001779 if (++BBI != FuncInfo.MF->end())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001780 NextBlock = BBI;
1781
1782 MachineBasicBlock* MBB = B.Cases[0].ThisBB;
1783
Jakub Staszak7cc2b072011-06-16 20:22:37 +00001784 addSuccessorWithWeight(SwitchBB, B.Default);
1785 addSuccessorWithWeight(SwitchBB, MBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001786
Dale Johannesen66978ee2009-01-31 02:22:37 +00001787 SDValue BrRange = DAG.getNode(ISD::BRCOND, getCurDebugLoc(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001788 MVT::Other, CopyTo, RangeCmp,
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001789 DAG.getBasicBlock(B.Default));
Anton Korobeynikov23218582008-12-23 22:25:27 +00001790
Evan Cheng8c1f4322010-09-23 18:32:19 +00001791 if (MBB != NextBlock)
1792 BrRange = DAG.getNode(ISD::BR, getCurDebugLoc(), MVT::Other, CopyTo,
1793 DAG.getBasicBlock(MBB));
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001794
Bill Wendling87710f02009-12-21 23:47:40 +00001795 DAG.setRoot(BrRange);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001796}
1797
1798/// visitBitTestCase - this function produces one "bit test"
Evan Chengd08e5b42011-01-06 01:02:44 +00001799void SelectionDAGBuilder::visitBitTestCase(BitTestBlock &BB,
1800 MachineBasicBlock* NextMBB,
Manman Ren1a710fd2012-08-24 18:14:27 +00001801 uint32_t BranchWeightToNext,
Dan Gohman2048b852009-11-23 18:04:58 +00001802 unsigned Reg,
Dan Gohman99be8ae2010-04-19 22:41:47 +00001803 BitTestCase &B,
1804 MachineBasicBlock *SwitchBB) {
Patrik Hagglund8963fec2012-12-19 12:23:01 +00001805 MVT VT = BB.RegVT;
Evan Chengd08e5b42011-01-06 01:02:44 +00001806 SDValue ShiftOp = DAG.getCopyFromReg(getControlRoot(), getCurDebugLoc(),
1807 Reg, VT);
Dan Gohman8e0163a2010-06-24 02:06:24 +00001808 SDValue Cmp;
Benjamin Kramer3ff25512011-07-14 01:38:42 +00001809 unsigned PopCount = CountPopulation_64(B.Mask);
1810 if (PopCount == 1) {
Dan Gohman8e0163a2010-06-24 02:06:24 +00001811 // Testing for a single bit; just compare the shift count with what it
1812 // would need to be to shift a 1 bit in that position.
1813 Cmp = DAG.getSetCC(getCurDebugLoc(),
Evan Chengd08e5b42011-01-06 01:02:44 +00001814 TLI.getSetCCResultType(VT),
Dan Gohman8e0163a2010-06-24 02:06:24 +00001815 ShiftOp,
Evan Chengd08e5b42011-01-06 01:02:44 +00001816 DAG.getConstant(CountTrailingZeros_64(B.Mask), VT),
Dan Gohman8e0163a2010-06-24 02:06:24 +00001817 ISD::SETEQ);
Benjamin Kramer3ff25512011-07-14 01:38:42 +00001818 } else if (PopCount == BB.Range) {
1819 // There is only one zero bit in the range, test for it directly.
1820 Cmp = DAG.getSetCC(getCurDebugLoc(),
1821 TLI.getSetCCResultType(VT),
1822 ShiftOp,
1823 DAG.getConstant(CountTrailingOnes_64(B.Mask), VT),
1824 ISD::SETNE);
Dan Gohman8e0163a2010-06-24 02:06:24 +00001825 } else {
1826 // Make desired shift
Evan Chengd08e5b42011-01-06 01:02:44 +00001827 SDValue SwitchVal = DAG.getNode(ISD::SHL, getCurDebugLoc(), VT,
1828 DAG.getConstant(1, VT), ShiftOp);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001829
Dan Gohman8e0163a2010-06-24 02:06:24 +00001830 // Emit bit tests and jumps
1831 SDValue AndOp = DAG.getNode(ISD::AND, getCurDebugLoc(),
Evan Chengd08e5b42011-01-06 01:02:44 +00001832 VT, SwitchVal, DAG.getConstant(B.Mask, VT));
Dan Gohman8e0163a2010-06-24 02:06:24 +00001833 Cmp = DAG.getSetCC(getCurDebugLoc(),
Evan Chengd08e5b42011-01-06 01:02:44 +00001834 TLI.getSetCCResultType(VT),
1835 AndOp, DAG.getConstant(0, VT),
Dan Gohman8e0163a2010-06-24 02:06:24 +00001836 ISD::SETNE);
1837 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001838
Manman Ren1a710fd2012-08-24 18:14:27 +00001839 // The branch weight from SwitchBB to B.TargetBB is B.ExtraWeight.
1840 addSuccessorWithWeight(SwitchBB, B.TargetBB, B.ExtraWeight);
1841 // The branch weight from SwitchBB to NextMBB is BranchWeightToNext.
1842 addSuccessorWithWeight(SwitchBB, NextMBB, BranchWeightToNext);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001843
Dale Johannesen66978ee2009-01-31 02:22:37 +00001844 SDValue BrAnd = DAG.getNode(ISD::BRCOND, getCurDebugLoc(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001845 MVT::Other, getControlRoot(),
Dan Gohman8e0163a2010-06-24 02:06:24 +00001846 Cmp, DAG.getBasicBlock(B.TargetBB));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001847
1848 // Set NextBlock to be the MBB immediately after the current one, if any.
1849 // This is used to avoid emitting unnecessary branches to the next block.
1850 MachineBasicBlock *NextBlock = 0;
Dan Gohman99be8ae2010-04-19 22:41:47 +00001851 MachineFunction::iterator BBI = SwitchBB;
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001852 if (++BBI != FuncInfo.MF->end())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001853 NextBlock = BBI;
1854
Evan Cheng8c1f4322010-09-23 18:32:19 +00001855 if (NextMBB != NextBlock)
1856 BrAnd = DAG.getNode(ISD::BR, getCurDebugLoc(), MVT::Other, BrAnd,
1857 DAG.getBasicBlock(NextMBB));
Bill Wendling0777e922009-12-21 21:59:52 +00001858
Bill Wendling87710f02009-12-21 23:47:40 +00001859 DAG.setRoot(BrAnd);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001860}
1861
Dan Gohman46510a72010-04-15 01:51:59 +00001862void SelectionDAGBuilder::visitInvoke(const InvokeInst &I) {
Dan Gohman84023e02010-07-10 09:00:22 +00001863 MachineBasicBlock *InvokeMBB = FuncInfo.MBB;
Dan Gohman99be8ae2010-04-19 22:41:47 +00001864
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001865 // Retrieve successors.
1866 MachineBasicBlock *Return = FuncInfo.MBBMap[I.getSuccessor(0)];
1867 MachineBasicBlock *LandingPad = FuncInfo.MBBMap[I.getSuccessor(1)];
1868
Gabor Greifb67e6b32009-01-15 11:10:44 +00001869 const Value *Callee(I.getCalledValue());
Nuno Lopes85b40892012-06-28 22:30:12 +00001870 const Function *Fn = dyn_cast<Function>(Callee);
Gabor Greifb67e6b32009-01-15 11:10:44 +00001871 if (isa<InlineAsm>(Callee))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001872 visitInlineAsm(&I);
Nuno Lopes85b40892012-06-28 22:30:12 +00001873 else if (Fn && Fn->isIntrinsic()) {
1874 assert(Fn->getIntrinsicID() == Intrinsic::donothing);
Nuno Lopes4532bf62012-07-18 00:07:17 +00001875 // Ignore invokes to @llvm.donothing: jump directly to the next BB.
Nuno Lopes85b40892012-06-28 22:30:12 +00001876 } else
Gabor Greifb67e6b32009-01-15 11:10:44 +00001877 LowerCallTo(&I, getValue(Callee), false, LandingPad);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001878
1879 // If the value of the invoke is used outside of its defining block, make it
1880 // available as a virtual register.
Dan Gohmanad62f532009-04-23 23:13:24 +00001881 CopyToExportRegsIfNeeded(&I);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001882
1883 // Update successor info
Chandler Carruthf2645682011-11-22 11:37:46 +00001884 addSuccessorWithWeight(InvokeMBB, Return);
1885 addSuccessorWithWeight(InvokeMBB, LandingPad);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001886
1887 // Drop into normal successor.
Bill Wendling4533cac2010-01-28 21:51:40 +00001888 DAG.setRoot(DAG.getNode(ISD::BR, getCurDebugLoc(),
1889 MVT::Other, getControlRoot(),
1890 DAG.getBasicBlock(Return)));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001891}
1892
Bill Wendlingdccc03b2011-07-31 06:30:59 +00001893void SelectionDAGBuilder::visitResume(const ResumeInst &RI) {
1894 llvm_unreachable("SelectionDAGBuilder shouldn't visit resume instructions!");
1895}
1896
Bill Wendling2ac0e6b2011-08-17 21:56:44 +00001897void SelectionDAGBuilder::visitLandingPad(const LandingPadInst &LP) {
1898 assert(FuncInfo.MBB->isLandingPad() &&
1899 "Call to landingpad not in landing pad!");
1900
1901 MachineBasicBlock *MBB = FuncInfo.MBB;
1902 MachineModuleInfo &MMI = DAG.getMachineFunction().getMMI();
1903 AddLandingPadInfo(LP, MMI, MBB);
1904
Bill Wendlingbdf9db62012-02-13 23:47:16 +00001905 // If there aren't registers to copy the values into (e.g., during SjLj
1906 // exceptions), then don't bother to create these DAG nodes.
Lang Hames07961342012-02-14 04:45:49 +00001907 if (TLI.getExceptionPointerRegister() == 0 &&
Bill Wendlingbdf9db62012-02-13 23:47:16 +00001908 TLI.getExceptionSelectorRegister() == 0)
1909 return;
1910
Bill Wendling2ac0e6b2011-08-17 21:56:44 +00001911 SmallVector<EVT, 2> ValueVTs;
1912 ComputeValueVTs(TLI, LP.getType(), ValueVTs);
1913
1914 // Insert the EXCEPTIONADDR instruction.
1915 assert(FuncInfo.MBB->isLandingPad() &&
1916 "Call to eh.exception not in landing pad!");
1917 SDVTList VTs = DAG.getVTList(TLI.getPointerTy(), MVT::Other);
1918 SDValue Ops[2];
1919 Ops[0] = DAG.getRoot();
1920 SDValue Op1 = DAG.getNode(ISD::EXCEPTIONADDR, getCurDebugLoc(), VTs, Ops, 1);
1921 SDValue Chain = Op1.getValue(1);
1922
1923 // Insert the EHSELECTION instruction.
1924 VTs = DAG.getVTList(TLI.getPointerTy(), MVT::Other);
1925 Ops[0] = Op1;
1926 Ops[1] = Chain;
1927 SDValue Op2 = DAG.getNode(ISD::EHSELECTION, getCurDebugLoc(), VTs, Ops, 2);
1928 Chain = Op2.getValue(1);
1929 Op2 = DAG.getSExtOrTrunc(Op2, getCurDebugLoc(), MVT::i32);
1930
1931 Ops[0] = Op1;
1932 Ops[1] = Op2;
1933 SDValue Res = DAG.getNode(ISD::MERGE_VALUES, getCurDebugLoc(),
1934 DAG.getVTList(&ValueVTs[0], ValueVTs.size()),
1935 &Ops[0], 2);
1936
1937 std::pair<SDValue, SDValue> RetPair = std::make_pair(Res, Chain);
1938 setValue(&LP, RetPair.first);
1939 DAG.setRoot(RetPair.second);
1940}
1941
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001942/// handleSmallSwitchCaseRange - Emit a series of specific tests (suitable for
1943/// small case ranges).
Dan Gohman2048b852009-11-23 18:04:58 +00001944bool SelectionDAGBuilder::handleSmallSwitchRange(CaseRec& CR,
1945 CaseRecVector& WorkList,
Dan Gohman46510a72010-04-15 01:51:59 +00001946 const Value* SV,
Dan Gohman99be8ae2010-04-19 22:41:47 +00001947 MachineBasicBlock *Default,
1948 MachineBasicBlock *SwitchBB) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001949 // Size is the number of Cases represented by this range.
Anton Korobeynikov23218582008-12-23 22:25:27 +00001950 size_t Size = CR.Range.second - CR.Range.first;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001951 if (Size > 3)
Anton Korobeynikov23218582008-12-23 22:25:27 +00001952 return false;
1953
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001954 // Get the MachineFunction which holds the current MBB. This is used when
1955 // inserting any additional MBBs necessary to represent the switch.
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001956 MachineFunction *CurMF = FuncInfo.MF;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001957
1958 // Figure out which block is immediately after the current one.
1959 MachineBasicBlock *NextBlock = 0;
1960 MachineFunction::iterator BBI = CR.CaseBB;
1961
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001962 if (++BBI != FuncInfo.MF->end())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001963 NextBlock = BBI;
1964
Manman Ren1a710fd2012-08-24 18:14:27 +00001965 BranchProbabilityInfo *BPI = FuncInfo.BPI;
Benjamin Kramerce750f02010-11-22 09:45:38 +00001966 // If any two of the cases has the same destination, and if one value
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001967 // is the same as the other, but has one bit unset that the other has set,
1968 // use bit manipulation to do two compares at once. For example:
1969 // "if (X == 6 || X == 4)" -> "if ((X|2) == 6)"
Benjamin Kramerce750f02010-11-22 09:45:38 +00001970 // TODO: This could be extended to merge any 2 cases in switches with 3 cases.
1971 // TODO: Handle cases where CR.CaseBB != SwitchBB.
1972 if (Size == 2 && CR.CaseBB == SwitchBB) {
1973 Case &Small = *CR.Range.first;
1974 Case &Big = *(CR.Range.second-1);
1975
1976 if (Small.Low == Small.High && Big.Low == Big.High && Small.BB == Big.BB) {
1977 const APInt& SmallValue = cast<ConstantInt>(Small.Low)->getValue();
1978 const APInt& BigValue = cast<ConstantInt>(Big.Low)->getValue();
1979
1980 // Check that there is only one bit different.
1981 if (BigValue.countPopulation() == SmallValue.countPopulation() + 1 &&
1982 (SmallValue | BigValue) == BigValue) {
1983 // Isolate the common bit.
1984 APInt CommonBit = BigValue & ~SmallValue;
1985 assert((SmallValue | CommonBit) == BigValue &&
1986 CommonBit.countPopulation() == 1 && "Not a common bit?");
1987
1988 SDValue CondLHS = getValue(SV);
1989 EVT VT = CondLHS.getValueType();
1990 DebugLoc DL = getCurDebugLoc();
1991
1992 SDValue Or = DAG.getNode(ISD::OR, DL, VT, CondLHS,
1993 DAG.getConstant(CommonBit, VT));
1994 SDValue Cond = DAG.getSetCC(DL, MVT::i1,
1995 Or, DAG.getConstant(BigValue, VT),
1996 ISD::SETEQ);
1997
1998 // Update successor info.
Manman Ren1a710fd2012-08-24 18:14:27 +00001999 // Both Small and Big will jump to Small.BB, so we sum up the weights.
2000 addSuccessorWithWeight(SwitchBB, Small.BB,
2001 Small.ExtraWeight + Big.ExtraWeight);
2002 addSuccessorWithWeight(SwitchBB, Default,
2003 // The default destination is the first successor in IR.
2004 BPI ? BPI->getEdgeWeight(SwitchBB->getBasicBlock(), (unsigned)0) : 0);
Benjamin Kramerce750f02010-11-22 09:45:38 +00002005
2006 // Insert the true branch.
2007 SDValue BrCond = DAG.getNode(ISD::BRCOND, DL, MVT::Other,
2008 getControlRoot(), Cond,
2009 DAG.getBasicBlock(Small.BB));
2010
2011 // Insert the false branch.
2012 BrCond = DAG.getNode(ISD::BR, DL, MVT::Other, BrCond,
2013 DAG.getBasicBlock(Default));
2014
2015 DAG.setRoot(BrCond);
2016 return true;
2017 }
2018 }
2019 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002020
Benjamin Kramerc511b2a2012-05-26 20:01:32 +00002021 // Order cases by weight so the most likely case will be checked first.
Manman Ren1a710fd2012-08-24 18:14:27 +00002022 uint32_t UnhandledWeights = 0;
Benjamin Kramerc511b2a2012-05-26 20:01:32 +00002023 if (BPI) {
2024 for (CaseItr I = CR.Range.first, IE = CR.Range.second; I != IE; ++I) {
Manman Ren1a710fd2012-08-24 18:14:27 +00002025 uint32_t IWeight = I->ExtraWeight;
2026 UnhandledWeights += IWeight;
Benjamin Kramerc511b2a2012-05-26 20:01:32 +00002027 for (CaseItr J = CR.Range.first; J < I; ++J) {
Manman Ren1a710fd2012-08-24 18:14:27 +00002028 uint32_t JWeight = J->ExtraWeight;
Benjamin Kramerc511b2a2012-05-26 20:01:32 +00002029 if (IWeight > JWeight)
2030 std::swap(*I, *J);
2031 }
2032 }
2033 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002034 // Rearrange the case blocks so that the last one falls through if possible.
Benjamin Kramerc511b2a2012-05-26 20:01:32 +00002035 Case &BackCase = *(CR.Range.second-1);
Benjamin Kramer5db954d2012-05-26 21:19:12 +00002036 if (Size > 1 &&
2037 NextBlock && Default != NextBlock && BackCase.BB != NextBlock) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002038 // The last case block won't fall through into 'NextBlock' if we emit the
2039 // branches in this order. See if rearranging a case value would help.
Benjamin Kramerc511b2a2012-05-26 20:01:32 +00002040 // We start at the bottom as it's the case with the least weight.
Benjamin Kramercf1d69d2012-05-27 10:56:55 +00002041 for (Case *I = &*(CR.Range.second-2), *E = &*CR.Range.first-1; I != E; --I){
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002042 if (I->BB == NextBlock) {
2043 std::swap(*I, BackCase);
2044 break;
2045 }
2046 }
2047 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002048
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002049 // Create a CaseBlock record representing a conditional branch to
2050 // the Case's target mbb if the value being switched on SV is equal
2051 // to C.
2052 MachineBasicBlock *CurBlock = CR.CaseBB;
2053 for (CaseItr I = CR.Range.first, E = CR.Range.second; I != E; ++I) {
2054 MachineBasicBlock *FallThrough;
2055 if (I != E-1) {
2056 FallThrough = CurMF->CreateMachineBasicBlock(CurBlock->getBasicBlock());
2057 CurMF->insert(BBI, FallThrough);
Dan Gohman8e5c0da2009-04-09 02:33:36 +00002058
2059 // Put SV in a virtual register to make it available from the new blocks.
2060 ExportFromCurrentBlock(SV);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002061 } else {
2062 // If the last case doesn't match, go to the default block.
2063 FallThrough = Default;
2064 }
2065
Dan Gohman46510a72010-04-15 01:51:59 +00002066 const Value *RHS, *LHS, *MHS;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002067 ISD::CondCode CC;
2068 if (I->High == I->Low) {
2069 // This is just small small case range :) containing exactly 1 case
2070 CC = ISD::SETEQ;
2071 LHS = SV; RHS = I->High; MHS = NULL;
2072 } else {
Stepan Dyatkovskiyc187df22012-05-17 08:56:30 +00002073 CC = ISD::SETCC_INVALID;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002074 LHS = I->Low; MHS = SV; RHS = I->High;
2075 }
Jakub Staszakc8f34de2011-07-29 22:25:21 +00002076
Manman Ren1a710fd2012-08-24 18:14:27 +00002077 // The false weight should be sum of all un-handled cases.
2078 UnhandledWeights -= I->ExtraWeight;
Jakub Staszakc8f34de2011-07-29 22:25:21 +00002079 CaseBlock CB(CC, LHS, RHS, MHS, /* truebb */ I->BB, /* falsebb */ FallThrough,
2080 /* me */ CurBlock,
Manman Ren1a710fd2012-08-24 18:14:27 +00002081 /* trueweight */ I->ExtraWeight,
2082 /* falseweight */ UnhandledWeights);
Anton Korobeynikov23218582008-12-23 22:25:27 +00002083
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002084 // If emitting the first comparison, just call visitSwitchCase to emit the
2085 // code into the current block. Otherwise, push the CaseBlock onto the
2086 // vector to be later processed by SDISel, and insert the node's MBB
2087 // before the next MBB.
Dan Gohman99be8ae2010-04-19 22:41:47 +00002088 if (CurBlock == SwitchBB)
2089 visitSwitchCase(CB, SwitchBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002090 else
2091 SwitchCases.push_back(CB);
Anton Korobeynikov23218582008-12-23 22:25:27 +00002092
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002093 CurBlock = FallThrough;
2094 }
2095
2096 return true;
2097}
2098
2099static inline bool areJTsAllowed(const TargetLowering &TLI) {
Evan Cheng769951f2012-07-02 22:39:56 +00002100 return TLI.supportJumpTables() &&
Owen Anderson825b72b2009-08-11 20:47:22 +00002101 (TLI.isOperationLegalOrCustom(ISD::BR_JT, MVT::Other) ||
2102 TLI.isOperationLegalOrCustom(ISD::BRIND, MVT::Other));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002103}
Anton Korobeynikov23218582008-12-23 22:25:27 +00002104
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00002105static APInt ComputeRange(const APInt &First, const APInt &Last) {
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00002106 uint32_t BitWidth = std::max(Last.getBitWidth(), First.getBitWidth()) + 1;
Stepan Dyatkovskiyc187df22012-05-17 08:56:30 +00002107 APInt LastExt = Last.zext(BitWidth), FirstExt = First.zext(BitWidth);
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00002108 return (LastExt - FirstExt + 1ULL);
2109}
2110
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002111/// handleJTSwitchCase - Emit jumptable for current switch case range
Chris Lattnerc3ab3882011-09-09 22:06:59 +00002112bool SelectionDAGBuilder::handleJTSwitchCase(CaseRec &CR,
2113 CaseRecVector &WorkList,
2114 const Value *SV,
2115 MachineBasicBlock *Default,
Dan Gohman99be8ae2010-04-19 22:41:47 +00002116 MachineBasicBlock *SwitchBB) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002117 Case& FrontCase = *CR.Range.first;
2118 Case& BackCase = *(CR.Range.second-1);
2119
Chris Lattnere880efe2009-11-07 07:50:34 +00002120 const APInt &First = cast<ConstantInt>(FrontCase.Low)->getValue();
2121 const APInt &Last = cast<ConstantInt>(BackCase.High)->getValue();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002122
Chris Lattnere880efe2009-11-07 07:50:34 +00002123 APInt TSize(First.getBitWidth(), 0);
Chris Lattnerc3ab3882011-09-09 22:06:59 +00002124 for (CaseItr I = CR.Range.first, E = CR.Range.second; I != E; ++I)
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002125 TSize += I->size();
2126
Sebastian Pop1a37d7e2012-09-25 20:35:36 +00002127 if (!areJTsAllowed(TLI) || TSize.ult(TLI.getMinimumJumpTableEntries()))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002128 return false;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002129
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00002130 APInt Range = ComputeRange(First, Last);
Jakob Stoklund Olesen79443912011-10-26 01:47:48 +00002131 // The density is TSize / Range. Require at least 40%.
2132 // It should not be possible for IntTSize to saturate for sane code, but make
2133 // sure we handle Range saturation correctly.
2134 uint64_t IntRange = Range.getLimitedValue(UINT64_MAX/10);
2135 uint64_t IntTSize = TSize.getLimitedValue(UINT64_MAX/10);
2136 if (IntTSize * 10 < IntRange * 4)
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002137 return false;
2138
David Greene4b69d992010-01-05 01:24:57 +00002139 DEBUG(dbgs() << "Lowering jump table\n"
Anton Korobeynikov56d245b2008-12-23 22:26:18 +00002140 << "First entry: " << First << ". Last entry: " << Last << '\n'
Jakob Stoklund Olesen79443912011-10-26 01:47:48 +00002141 << "Range: " << Range << ". Size: " << TSize << ".\n\n");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002142
2143 // Get the MachineFunction which holds the current MBB. This is used when
2144 // inserting any additional MBBs necessary to represent the switch.
Dan Gohman0d24bfb2009-08-15 02:06:22 +00002145 MachineFunction *CurMF = FuncInfo.MF;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002146
2147 // Figure out which block is immediately after the current one.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002148 MachineFunction::iterator BBI = CR.CaseBB;
Duncan Sands51498522009-09-06 18:03:32 +00002149 ++BBI;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002150
2151 const BasicBlock *LLVMBB = CR.CaseBB->getBasicBlock();
2152
2153 // Create a new basic block to hold the code for loading the address
2154 // of the jump table, and jumping to it. Update successor information;
2155 // we will either branch to the default case for the switch, or the jump
2156 // table.
2157 MachineBasicBlock *JumpTableBB = CurMF->CreateMachineBasicBlock(LLVMBB);
2158 CurMF->insert(BBI, JumpTableBB);
Jakub Staszak7cc2b072011-06-16 20:22:37 +00002159
2160 addSuccessorWithWeight(CR.CaseBB, Default);
2161 addSuccessorWithWeight(CR.CaseBB, JumpTableBB);
Anton Korobeynikov23218582008-12-23 22:25:27 +00002162
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002163 // Build a vector of destination BBs, corresponding to each target
2164 // of the jump table. If the value of the jump table slot corresponds to
2165 // a case statement, push the case's BB onto the vector, otherwise, push
2166 // the default BB.
2167 std::vector<MachineBasicBlock*> DestBBs;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002168 APInt TEI = First;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002169 for (CaseItr I = CR.Range.first, E = CR.Range.second; I != E; ++TEI) {
Chris Lattner071c62f2010-01-25 23:26:13 +00002170 const APInt &Low = cast<ConstantInt>(I->Low)->getValue();
2171 const APInt &High = cast<ConstantInt>(I->High)->getValue();
Anton Korobeynikov23218582008-12-23 22:25:27 +00002172
Stepan Dyatkovskiyc187df22012-05-17 08:56:30 +00002173 if (Low.ule(TEI) && TEI.ule(High)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002174 DestBBs.push_back(I->BB);
2175 if (TEI==High)
2176 ++I;
2177 } else {
2178 DestBBs.push_back(Default);
2179 }
2180 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002181
Manman Ren1a710fd2012-08-24 18:14:27 +00002182 // Calculate weight for each unique destination in CR.
2183 DenseMap<MachineBasicBlock*, uint32_t> DestWeights;
2184 if (FuncInfo.BPI)
2185 for (CaseItr I = CR.Range.first, E = CR.Range.second; I != E; ++I) {
2186 DenseMap<MachineBasicBlock*, uint32_t>::iterator Itr =
2187 DestWeights.find(I->BB);
2188 if (Itr != DestWeights.end())
2189 Itr->second += I->ExtraWeight;
2190 else
2191 DestWeights[I->BB] = I->ExtraWeight;
2192 }
2193
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002194 // Update successor info. Add one edge to each unique successor.
Anton Korobeynikov23218582008-12-23 22:25:27 +00002195 BitVector SuccsHandled(CR.CaseBB->getParent()->getNumBlockIDs());
2196 for (std::vector<MachineBasicBlock*>::iterator I = DestBBs.begin(),
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002197 E = DestBBs.end(); I != E; ++I) {
2198 if (!SuccsHandled[(*I)->getNumber()]) {
2199 SuccsHandled[(*I)->getNumber()] = true;
Manman Ren1a710fd2012-08-24 18:14:27 +00002200 DenseMap<MachineBasicBlock*, uint32_t>::iterator Itr =
2201 DestWeights.find(*I);
2202 addSuccessorWithWeight(JumpTableBB, *I,
2203 Itr != DestWeights.end() ? Itr->second : 0);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002204 }
2205 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002206
Bob Wilsond1ec31d2010-03-18 18:42:41 +00002207 // Create a jump table index for this jump table.
Chris Lattner071c62f2010-01-25 23:26:13 +00002208 unsigned JTEncoding = TLI.getJumpTableEncoding();
2209 unsigned JTI = CurMF->getOrCreateJumpTableInfo(JTEncoding)
Bob Wilsond1ec31d2010-03-18 18:42:41 +00002210 ->createJumpTableIndex(DestBBs);
Anton Korobeynikov23218582008-12-23 22:25:27 +00002211
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002212 // Set the jump table information so that we can codegen it as a second
2213 // MachineBasicBlock
2214 JumpTable JT(-1U, JTI, JumpTableBB, Default);
Dan Gohman99be8ae2010-04-19 22:41:47 +00002215 JumpTableHeader JTH(First, Last, SV, CR.CaseBB, (CR.CaseBB == SwitchBB));
2216 if (CR.CaseBB == SwitchBB)
2217 visitJumpTableHeader(JT, JTH, SwitchBB);
Anton Korobeynikov23218582008-12-23 22:25:27 +00002218
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002219 JTCases.push_back(JumpTableBlock(JTH, JT));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002220 return true;
2221}
2222
2223/// handleBTSplitSwitchCase - emit comparison and split binary search tree into
2224/// 2 subtrees.
Dan Gohman2048b852009-11-23 18:04:58 +00002225bool SelectionDAGBuilder::handleBTSplitSwitchCase(CaseRec& CR,
2226 CaseRecVector& WorkList,
Dan Gohman46510a72010-04-15 01:51:59 +00002227 const Value* SV,
Dan Gohman99be8ae2010-04-19 22:41:47 +00002228 MachineBasicBlock *Default,
2229 MachineBasicBlock *SwitchBB) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002230 // Get the MachineFunction which holds the current MBB. This is used when
2231 // inserting any additional MBBs necessary to represent the switch.
Dan Gohman0d24bfb2009-08-15 02:06:22 +00002232 MachineFunction *CurMF = FuncInfo.MF;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002233
2234 // Figure out which block is immediately after the current one.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002235 MachineFunction::iterator BBI = CR.CaseBB;
Duncan Sands51498522009-09-06 18:03:32 +00002236 ++BBI;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002237
2238 Case& FrontCase = *CR.Range.first;
2239 Case& BackCase = *(CR.Range.second-1);
2240 const BasicBlock *LLVMBB = CR.CaseBB->getBasicBlock();
2241
2242 // Size is the number of Cases represented by this range.
2243 unsigned Size = CR.Range.second - CR.Range.first;
2244
Chris Lattnere880efe2009-11-07 07:50:34 +00002245 const APInt &First = cast<ConstantInt>(FrontCase.Low)->getValue();
2246 const APInt &Last = cast<ConstantInt>(BackCase.High)->getValue();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002247 double FMetric = 0;
2248 CaseItr Pivot = CR.Range.first + Size/2;
2249
2250 // Select optimal pivot, maximizing sum density of LHS and RHS. This will
2251 // (heuristically) allow us to emit JumpTable's later.
Chris Lattnere880efe2009-11-07 07:50:34 +00002252 APInt TSize(First.getBitWidth(), 0);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002253 for (CaseItr I = CR.Range.first, E = CR.Range.second;
2254 I!=E; ++I)
2255 TSize += I->size();
2256
Chris Lattnere880efe2009-11-07 07:50:34 +00002257 APInt LSize = FrontCase.size();
2258 APInt RSize = TSize-LSize;
David Greene4b69d992010-01-05 01:24:57 +00002259 DEBUG(dbgs() << "Selecting best pivot: \n"
Anton Korobeynikov56d245b2008-12-23 22:26:18 +00002260 << "First: " << First << ", Last: " << Last <<'\n'
2261 << "LSize: " << LSize << ", RSize: " << RSize << '\n');
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002262 for (CaseItr I = CR.Range.first, J=I+1, E = CR.Range.second;
2263 J!=E; ++I, ++J) {
Chris Lattnere880efe2009-11-07 07:50:34 +00002264 const APInt &LEnd = cast<ConstantInt>(I->High)->getValue();
2265 const APInt &RBegin = cast<ConstantInt>(J->Low)->getValue();
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00002266 APInt Range = ComputeRange(LEnd, RBegin);
Stepan Dyatkovskiyc2c52a62012-05-15 06:50:18 +00002267 assert((Range - 2ULL).isNonNegative() &&
2268 "Invalid case distance");
Chris Lattnerc3e4e592011-04-09 06:57:13 +00002269 // Use volatile double here to avoid excess precision issues on some hosts,
2270 // e.g. that use 80-bit X87 registers.
2271 volatile double LDensity =
2272 (double)LSize.roundToDouble() /
Chris Lattnere880efe2009-11-07 07:50:34 +00002273 (LEnd - First + 1ULL).roundToDouble();
Chris Lattnerc3e4e592011-04-09 06:57:13 +00002274 volatile double RDensity =
2275 (double)RSize.roundToDouble() /
Chris Lattnere880efe2009-11-07 07:50:34 +00002276 (Last - RBegin + 1ULL).roundToDouble();
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00002277 double Metric = Range.logBase2()*(LDensity+RDensity);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002278 // Should always split in some non-trivial place
David Greene4b69d992010-01-05 01:24:57 +00002279 DEBUG(dbgs() <<"=>Step\n"
Anton Korobeynikov56d245b2008-12-23 22:26:18 +00002280 << "LEnd: " << LEnd << ", RBegin: " << RBegin << '\n'
2281 << "LDensity: " << LDensity
2282 << ", RDensity: " << RDensity << '\n'
2283 << "Metric: " << Metric << '\n');
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002284 if (FMetric < Metric) {
2285 Pivot = J;
2286 FMetric = Metric;
David Greene4b69d992010-01-05 01:24:57 +00002287 DEBUG(dbgs() << "Current metric set to: " << FMetric << '\n');
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002288 }
2289
2290 LSize += J->size();
2291 RSize -= J->size();
2292 }
2293 if (areJTsAllowed(TLI)) {
2294 // If our case is dense we *really* should handle it earlier!
2295 assert((FMetric > 0) && "Should handle dense range earlier!");
2296 } else {
2297 Pivot = CR.Range.first + Size/2;
2298 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002299
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002300 CaseRange LHSR(CR.Range.first, Pivot);
2301 CaseRange RHSR(Pivot, CR.Range.second);
Stepan Dyatkovskiy24473122012-02-01 07:49:51 +00002302 const Constant *C = Pivot->Low;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002303 MachineBasicBlock *FalseBB = 0, *TrueBB = 0;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002304
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002305 // We know that we branch to the LHS if the Value being switched on is
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00002306 // less than the Pivot value, C. We use this to optimize our binary
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002307 // tree a bit, by recognizing that if SV is greater than or equal to the
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00002308 // LHS's Case Value, and that Case Value is exactly one less than the
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002309 // Pivot's Value, then we can branch directly to the LHS's Target,
2310 // rather than creating a leaf node for it.
2311 if ((LHSR.second - LHSR.first) == 1 &&
2312 LHSR.first->High == CR.GE &&
Anton Korobeynikov23218582008-12-23 22:25:27 +00002313 cast<ConstantInt>(C)->getValue() ==
2314 (cast<ConstantInt>(CR.GE)->getValue() + 1LL)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002315 TrueBB = LHSR.first->BB;
2316 } else {
2317 TrueBB = CurMF->CreateMachineBasicBlock(LLVMBB);
2318 CurMF->insert(BBI, TrueBB);
2319 WorkList.push_back(CaseRec(TrueBB, C, CR.GE, LHSR));
Dan Gohman8e5c0da2009-04-09 02:33:36 +00002320
2321 // Put SV in a virtual register to make it available from the new blocks.
2322 ExportFromCurrentBlock(SV);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002323 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002324
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002325 // Similar to the optimization above, if the Value being switched on is
2326 // known to be less than the Constant CR.LT, and the current Case Value
2327 // is CR.LT - 1, then we can branch directly to the target block for
2328 // the current Case Value, rather than emitting a RHS leaf node for it.
2329 if ((RHSR.second - RHSR.first) == 1 && CR.LT &&
Anton Korobeynikov23218582008-12-23 22:25:27 +00002330 cast<ConstantInt>(RHSR.first->Low)->getValue() ==
2331 (cast<ConstantInt>(CR.LT)->getValue() - 1LL)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002332 FalseBB = RHSR.first->BB;
2333 } else {
2334 FalseBB = CurMF->CreateMachineBasicBlock(LLVMBB);
2335 CurMF->insert(BBI, FalseBB);
2336 WorkList.push_back(CaseRec(FalseBB,CR.LT,C,RHSR));
Dan Gohman8e5c0da2009-04-09 02:33:36 +00002337
2338 // Put SV in a virtual register to make it available from the new blocks.
2339 ExportFromCurrentBlock(SV);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002340 }
2341
2342 // Create a CaseBlock record representing a conditional branch to
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00002343 // the LHS node if the value being switched on SV is less than C.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002344 // Otherwise, branch to LHS.
Stepan Dyatkovskiyc187df22012-05-17 08:56:30 +00002345 CaseBlock CB(ISD::SETULT, SV, C, NULL, TrueBB, FalseBB, CR.CaseBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002346
Dan Gohman99be8ae2010-04-19 22:41:47 +00002347 if (CR.CaseBB == SwitchBB)
2348 visitSwitchCase(CB, SwitchBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002349 else
2350 SwitchCases.push_back(CB);
2351
2352 return true;
2353}
2354
2355/// handleBitTestsSwitchCase - if current case range has few destination and
2356/// range span less, than machine word bitwidth, encode case range into series
2357/// of masks and emit bit tests with these masks.
Dan Gohman2048b852009-11-23 18:04:58 +00002358bool SelectionDAGBuilder::handleBitTestsSwitchCase(CaseRec& CR,
2359 CaseRecVector& WorkList,
Dan Gohman46510a72010-04-15 01:51:59 +00002360 const Value* SV,
Dan Gohman99be8ae2010-04-19 22:41:47 +00002361 MachineBasicBlock* Default,
2362 MachineBasicBlock *SwitchBB){
Owen Andersone50ed302009-08-10 22:56:29 +00002363 EVT PTy = TLI.getPointerTy();
Owen Anderson77547be2009-08-10 18:56:59 +00002364 unsigned IntPtrBits = PTy.getSizeInBits();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002365
2366 Case& FrontCase = *CR.Range.first;
2367 Case& BackCase = *(CR.Range.second-1);
2368
2369 // Get the MachineFunction which holds the current MBB. This is used when
2370 // inserting any additional MBBs necessary to represent the switch.
Dan Gohman0d24bfb2009-08-15 02:06:22 +00002371 MachineFunction *CurMF = FuncInfo.MF;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002372
Anton Korobeynikovd34167a2009-05-08 18:51:34 +00002373 // If target does not have legal shift left, do not emit bit tests at all.
2374 if (!TLI.isOperationLegal(ISD::SHL, TLI.getPointerTy()))
2375 return false;
2376
Anton Korobeynikov23218582008-12-23 22:25:27 +00002377 size_t numCmps = 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002378 for (CaseItr I = CR.Range.first, E = CR.Range.second;
2379 I!=E; ++I) {
2380 // Single case counts one, case range - two.
Anton Korobeynikov23218582008-12-23 22:25:27 +00002381 numCmps += (I->Low == I->High ? 1 : 2);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002382 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002383
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002384 // Count unique destinations
2385 SmallSet<MachineBasicBlock*, 4> Dests;
2386 for (CaseItr I = CR.Range.first, E = CR.Range.second; I!=E; ++I) {
2387 Dests.insert(I->BB);
2388 if (Dests.size() > 3)
2389 // Don't bother the code below, if there are too much unique destinations
2390 return false;
2391 }
David Greene4b69d992010-01-05 01:24:57 +00002392 DEBUG(dbgs() << "Total number of unique destinations: "
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002393 << Dests.size() << '\n'
2394 << "Total number of comparisons: " << numCmps << '\n');
Anton Korobeynikov23218582008-12-23 22:25:27 +00002395
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002396 // Compute span of values.
Anton Korobeynikov23218582008-12-23 22:25:27 +00002397 const APInt& minValue = cast<ConstantInt>(FrontCase.Low)->getValue();
2398 const APInt& maxValue = cast<ConstantInt>(BackCase.High)->getValue();
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00002399 APInt cmpRange = maxValue - minValue;
2400
David Greene4b69d992010-01-05 01:24:57 +00002401 DEBUG(dbgs() << "Compare range: " << cmpRange << '\n'
Anton Korobeynikov56d245b2008-12-23 22:26:18 +00002402 << "Low bound: " << minValue << '\n'
2403 << "High bound: " << maxValue << '\n');
Anton Korobeynikov23218582008-12-23 22:25:27 +00002404
Dan Gohmane0567812010-04-08 23:03:40 +00002405 if (cmpRange.uge(IntPtrBits) ||
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002406 (!(Dests.size() == 1 && numCmps >= 3) &&
2407 !(Dests.size() == 2 && numCmps >= 5) &&
2408 !(Dests.size() >= 3 && numCmps >= 6)))
2409 return false;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002410
David Greene4b69d992010-01-05 01:24:57 +00002411 DEBUG(dbgs() << "Emitting bit tests\n");
Anton Korobeynikov23218582008-12-23 22:25:27 +00002412 APInt lowBound = APInt::getNullValue(cmpRange.getBitWidth());
2413
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002414 // Optimize the case where all the case values fit in a
2415 // word without having to subtract minValue. In this case,
2416 // we can optimize away the subtraction.
Stepan Dyatkovskiyc187df22012-05-17 08:56:30 +00002417 if (maxValue.ult(IntPtrBits)) {
Anton Korobeynikov23218582008-12-23 22:25:27 +00002418 cmpRange = maxValue;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002419 } else {
Anton Korobeynikov23218582008-12-23 22:25:27 +00002420 lowBound = minValue;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002421 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002422
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002423 CaseBitsVector CasesBits;
2424 unsigned i, count = 0;
2425
2426 for (CaseItr I = CR.Range.first, E = CR.Range.second; I!=E; ++I) {
2427 MachineBasicBlock* Dest = I->BB;
2428 for (i = 0; i < count; ++i)
2429 if (Dest == CasesBits[i].BB)
2430 break;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002431
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002432 if (i == count) {
2433 assert((count < 3) && "Too much destinations to test!");
Manman Ren1a710fd2012-08-24 18:14:27 +00002434 CasesBits.push_back(CaseBits(0, Dest, 0, 0/*Weight*/));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002435 count++;
2436 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002437
2438 const APInt& lowValue = cast<ConstantInt>(I->Low)->getValue();
2439 const APInt& highValue = cast<ConstantInt>(I->High)->getValue();
2440
2441 uint64_t lo = (lowValue - lowBound).getZExtValue();
2442 uint64_t hi = (highValue - lowBound).getZExtValue();
Manman Ren1a710fd2012-08-24 18:14:27 +00002443 CasesBits[i].ExtraWeight += I->ExtraWeight;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002444
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002445 for (uint64_t j = lo; j <= hi; j++) {
2446 CasesBits[i].Mask |= 1ULL << j;
2447 CasesBits[i].Bits++;
2448 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002449
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002450 }
2451 std::sort(CasesBits.begin(), CasesBits.end(), CaseBitsCmp());
Anton Korobeynikov23218582008-12-23 22:25:27 +00002452
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002453 BitTestInfo BTC;
2454
2455 // Figure out which block is immediately after the current one.
2456 MachineFunction::iterator BBI = CR.CaseBB;
2457 ++BBI;
2458
2459 const BasicBlock *LLVMBB = CR.CaseBB->getBasicBlock();
2460
David Greene4b69d992010-01-05 01:24:57 +00002461 DEBUG(dbgs() << "Cases:\n");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002462 for (unsigned i = 0, e = CasesBits.size(); i!=e; ++i) {
David Greene4b69d992010-01-05 01:24:57 +00002463 DEBUG(dbgs() << "Mask: " << CasesBits[i].Mask
Anton Korobeynikov56d245b2008-12-23 22:26:18 +00002464 << ", Bits: " << CasesBits[i].Bits
2465 << ", BB: " << CasesBits[i].BB << '\n');
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002466
2467 MachineBasicBlock *CaseBB = CurMF->CreateMachineBasicBlock(LLVMBB);
2468 CurMF->insert(BBI, CaseBB);
2469 BTC.push_back(BitTestCase(CasesBits[i].Mask,
2470 CaseBB,
Manman Ren1a710fd2012-08-24 18:14:27 +00002471 CasesBits[i].BB, CasesBits[i].ExtraWeight));
Dan Gohman8e5c0da2009-04-09 02:33:36 +00002472
2473 // Put SV in a virtual register to make it available from the new blocks.
2474 ExportFromCurrentBlock(SV);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002475 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002476
2477 BitTestBlock BTB(lowBound, cmpRange, SV,
Evan Chengd08e5b42011-01-06 01:02:44 +00002478 -1U, MVT::Other, (CR.CaseBB == SwitchBB),
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002479 CR.CaseBB, Default, BTC);
2480
Dan Gohman99be8ae2010-04-19 22:41:47 +00002481 if (CR.CaseBB == SwitchBB)
2482 visitBitTestHeader(BTB, SwitchBB);
Anton Korobeynikov23218582008-12-23 22:25:27 +00002483
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002484 BitTestCases.push_back(BTB);
2485
2486 return true;
2487}
2488
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002489/// Clusterify - Transform simple list of Cases into list of CaseRange's
Dan Gohman2048b852009-11-23 18:04:58 +00002490size_t SelectionDAGBuilder::Clusterify(CaseVector& Cases,
2491 const SwitchInst& SI) {
Stepan Dyatkovskiy05cfe2e2012-05-18 08:32:28 +00002492
2493 /// Use a shorter form of declaration, and also
2494 /// show the we want to use CRSBuilder as Clusterifier.
Stepan Dyatkovskiy4319a552012-06-02 07:26:00 +00002495 typedef IntegersSubsetMapping<MachineBasicBlock> Clusterifier;
Stepan Dyatkovskiy05cfe2e2012-05-18 08:32:28 +00002496
2497 Clusterifier TheClusterifier;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002498
Manman Ren1a710fd2012-08-24 18:14:27 +00002499 BranchProbabilityInfo *BPI = FuncInfo.BPI;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002500 // Start with "simple" cases
Stepan Dyatkovskiy3d3abe02012-03-11 06:09:17 +00002501 for (SwitchInst::ConstCaseIt i = SI.case_begin(), e = SI.case_end();
Stepan Dyatkovskiyc10fa6c2012-03-08 07:06:20 +00002502 i != e; ++i) {
2503 const BasicBlock *SuccBB = i.getCaseSuccessor();
Jakub Staszakc8f34de2011-07-29 22:25:21 +00002504 MachineBasicBlock *SMBB = FuncInfo.MBBMap[SuccBB];
2505
Manman Ren1a710fd2012-08-24 18:14:27 +00002506 TheClusterifier.add(i.getCaseValueEx(), SMBB,
2507 BPI ? BPI->getEdgeWeight(SI.getParent(), i.getSuccessorIndex()) : 0);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002508 }
Stepan Dyatkovskiy05cfe2e2012-05-18 08:32:28 +00002509
2510 TheClusterifier.optimize();
2511
Stepan Dyatkovskiy05cfe2e2012-05-18 08:32:28 +00002512 size_t numCmps = 0;
2513 for (Clusterifier::RangeIterator i = TheClusterifier.begin(),
2514 e = TheClusterifier.end(); i != e; ++i, ++numCmps) {
Stepan Dyatkovskiy66d79ce2012-07-04 05:53:05 +00002515 Clusterifier::Cluster &C = *i;
Manman Ren1a710fd2012-08-24 18:14:27 +00002516 // Update edge weight for the cluster.
2517 unsigned W = C.first.Weight;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002518
Stepan Dyatkovskiy484fc932012-05-28 12:39:09 +00002519 // FIXME: Currently work with ConstantInt based numbers.
2520 // Changing it to APInt based is a pretty heavy for this commit.
Stepan Dyatkovskiy66d79ce2012-07-04 05:53:05 +00002521 Cases.push_back(Case(C.first.getLow().toConstantInt(),
2522 C.first.getHigh().toConstantInt(), C.second, W));
Stepan Dyatkovskiy05cfe2e2012-05-18 08:32:28 +00002523
Stepan Dyatkovskiy66d79ce2012-07-04 05:53:05 +00002524 if (C.first.getLow() != C.first.getHigh())
Stepan Dyatkovskiy05cfe2e2012-05-18 08:32:28 +00002525 // A range counts double, since it requires two compares.
2526 ++numCmps;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002527 }
2528
2529 return numCmps;
2530}
2531
Jakob Stoklund Olesen2622f462010-09-30 19:44:31 +00002532void SelectionDAGBuilder::UpdateSplitBlock(MachineBasicBlock *First,
2533 MachineBasicBlock *Last) {
2534 // Update JTCases.
2535 for (unsigned i = 0, e = JTCases.size(); i != e; ++i)
2536 if (JTCases[i].first.HeaderBB == First)
2537 JTCases[i].first.HeaderBB = Last;
2538
2539 // Update BitTestCases.
2540 for (unsigned i = 0, e = BitTestCases.size(); i != e; ++i)
2541 if (BitTestCases[i].Parent == First)
2542 BitTestCases[i].Parent = Last;
2543}
2544
Dan Gohman46510a72010-04-15 01:51:59 +00002545void SelectionDAGBuilder::visitSwitch(const SwitchInst &SI) {
Dan Gohman84023e02010-07-10 09:00:22 +00002546 MachineBasicBlock *SwitchMBB = FuncInfo.MBB;
Dan Gohman99be8ae2010-04-19 22:41:47 +00002547
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002548 // Figure out which block is immediately after the current one.
2549 MachineBasicBlock *NextBlock = 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002550 MachineBasicBlock *Default = FuncInfo.MBBMap[SI.getDefaultDest()];
2551
2552 // If there is only the default destination, branch to it if it is not the
2553 // next basic block. Otherwise, just fall through.
Stepan Dyatkovskiy24473122012-02-01 07:49:51 +00002554 if (!SI.getNumCases()) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002555 // Update machine-CFG edges.
2556
2557 // If this is not a fall-through branch, emit the branch.
Dan Gohman99be8ae2010-04-19 22:41:47 +00002558 SwitchMBB->addSuccessor(Default);
Bill Wendling4533cac2010-01-28 21:51:40 +00002559 if (Default != NextBlock)
2560 DAG.setRoot(DAG.getNode(ISD::BR, getCurDebugLoc(),
2561 MVT::Other, getControlRoot(),
2562 DAG.getBasicBlock(Default)));
Bill Wendling49fcff82009-12-21 22:30:11 +00002563
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002564 return;
2565 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002566
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002567 // If there are any non-default case statements, create a vector of Cases
2568 // representing each one, and sort the vector so that we can efficiently
2569 // create a binary search tree from them.
2570 CaseVector Cases;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002571 size_t numCmps = Clusterify(Cases, SI);
David Greene4b69d992010-01-05 01:24:57 +00002572 DEBUG(dbgs() << "Clusterify finished. Total clusters: " << Cases.size()
Anton Korobeynikov56d245b2008-12-23 22:26:18 +00002573 << ". Total compares: " << numCmps << '\n');
Duncan Sands17001ce2011-10-18 12:44:00 +00002574 (void)numCmps;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002575
2576 // Get the Value to be switched on and default basic blocks, which will be
2577 // inserted into CaseBlock records, representing basic blocks in the binary
2578 // search tree.
Eli Friedmanbb5a7442011-09-29 20:21:17 +00002579 const Value *SV = SI.getCondition();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002580
2581 // Push the initial CaseRec onto the worklist
2582 CaseRecVector WorkList;
Dan Gohman99be8ae2010-04-19 22:41:47 +00002583 WorkList.push_back(CaseRec(SwitchMBB,0,0,
2584 CaseRange(Cases.begin(),Cases.end())));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002585
2586 while (!WorkList.empty()) {
2587 // Grab a record representing a case range to process off the worklist
2588 CaseRec CR = WorkList.back();
2589 WorkList.pop_back();
2590
Dan Gohman99be8ae2010-04-19 22:41:47 +00002591 if (handleBitTestsSwitchCase(CR, WorkList, SV, Default, SwitchMBB))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002592 continue;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002593
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002594 // If the range has few cases (two or less) emit a series of specific
2595 // tests.
Dan Gohman99be8ae2010-04-19 22:41:47 +00002596 if (handleSmallSwitchRange(CR, WorkList, SV, Default, SwitchMBB))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002597 continue;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002598
Sebastian Pop1a37d7e2012-09-25 20:35:36 +00002599 // If the switch has more than N blocks, and is at least 40% dense, and the
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00002600 // target supports indirect branches, then emit a jump table rather than
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002601 // lowering the switch to a binary tree of conditional branches.
Sebastian Pop1a37d7e2012-09-25 20:35:36 +00002602 // N defaults to 4 and is controlled via TLS.getMinimumJumpTableEntries().
Dan Gohman99be8ae2010-04-19 22:41:47 +00002603 if (handleJTSwitchCase(CR, WorkList, SV, Default, SwitchMBB))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002604 continue;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002605
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002606 // Emit binary tree. We need to pick a pivot, and push left and right ranges
2607 // onto the worklist. Leafs are handled via handleSmallSwitchRange() call.
Dan Gohman99be8ae2010-04-19 22:41:47 +00002608 handleBTSplitSwitchCase(CR, WorkList, SV, Default, SwitchMBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002609 }
2610}
2611
Dan Gohman46510a72010-04-15 01:51:59 +00002612void SelectionDAGBuilder::visitIndirectBr(const IndirectBrInst &I) {
Dan Gohman84023e02010-07-10 09:00:22 +00002613 MachineBasicBlock *IndirectBrMBB = FuncInfo.MBB;
Dan Gohman99be8ae2010-04-19 22:41:47 +00002614
Jakob Stoklund Olesen598b24c2010-02-11 00:34:18 +00002615 // Update machine-CFG edges with unique successors.
Nadav Rotemee0ce152012-10-23 21:05:33 +00002616 SmallSet<BasicBlock*, 32> Done;
2617 for (unsigned i = 0, e = I.getNumSuccessors(); i != e; ++i) {
2618 BasicBlock *BB = I.getSuccessor(i);
2619 bool Inserted = Done.insert(BB);
2620 if (!Inserted)
2621 continue;
2622
2623 MachineBasicBlock *Succ = FuncInfo.MBBMap[BB];
Jakub Staszak7cc2b072011-06-16 20:22:37 +00002624 addSuccessorWithWeight(IndirectBrMBB, Succ);
2625 }
Dan Gohmaneef55dc2009-10-27 22:10:34 +00002626
Bill Wendling4533cac2010-01-28 21:51:40 +00002627 DAG.setRoot(DAG.getNode(ISD::BRIND, getCurDebugLoc(),
2628 MVT::Other, getControlRoot(),
2629 getValue(I.getAddress())));
Bill Wendling49fcff82009-12-21 22:30:11 +00002630}
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002631
Dan Gohman46510a72010-04-15 01:51:59 +00002632void SelectionDAGBuilder::visitFSub(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002633 // -0.0 - X --> fneg
Chris Lattnerdb125cf2011-07-18 04:54:35 +00002634 Type *Ty = I.getType();
Chris Lattner2ca5c862011-02-15 00:14:00 +00002635 if (isa<Constant>(I.getOperand(0)) &&
2636 I.getOperand(0) == ConstantFP::getZeroValueForNegation(Ty)) {
2637 SDValue Op2 = getValue(I.getOperand(1));
2638 setValue(&I, DAG.getNode(ISD::FNEG, getCurDebugLoc(),
2639 Op2.getValueType(), Op2));
2640 return;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002641 }
Bill Wendling49fcff82009-12-21 22:30:11 +00002642
Dan Gohmanae3a0be2009-06-04 22:49:04 +00002643 visitBinary(I, ISD::FSUB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002644}
2645
Dan Gohman46510a72010-04-15 01:51:59 +00002646void SelectionDAGBuilder::visitBinary(const User &I, unsigned OpCode) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002647 SDValue Op1 = getValue(I.getOperand(0));
2648 SDValue Op2 = getValue(I.getOperand(1));
Bill Wendling4533cac2010-01-28 21:51:40 +00002649 setValue(&I, DAG.getNode(OpCode, getCurDebugLoc(),
2650 Op1.getValueType(), Op1, Op2));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002651}
2652
Dan Gohman46510a72010-04-15 01:51:59 +00002653void SelectionDAGBuilder::visitShift(const User &I, unsigned Opcode) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002654 SDValue Op1 = getValue(I.getOperand(0));
2655 SDValue Op2 = getValue(I.getOperand(1));
Owen Anderson95771af2011-02-25 21:41:48 +00002656
2657 MVT ShiftTy = TLI.getShiftAmountTy(Op2.getValueType());
2658
Chris Lattnerd3027732011-02-13 09:02:52 +00002659 // Coerce the shift amount to the right type if we can.
2660 if (!I.getType()->isVectorTy() && Op2.getValueType() != ShiftTy) {
Chris Lattner915eeb42011-02-13 09:10:56 +00002661 unsigned ShiftSize = ShiftTy.getSizeInBits();
2662 unsigned Op2Size = Op2.getValueType().getSizeInBits();
Chris Lattnerd3027732011-02-13 09:02:52 +00002663 DebugLoc DL = getCurDebugLoc();
Owen Anderson95771af2011-02-25 21:41:48 +00002664
Dan Gohman57fc82d2009-04-09 03:51:29 +00002665 // If the operand is smaller than the shift count type, promote it.
Chris Lattnerd3027732011-02-13 09:02:52 +00002666 if (ShiftSize > Op2Size)
2667 Op2 = DAG.getNode(ISD::ZERO_EXTEND, DL, ShiftTy, Op2);
Owen Anderson95771af2011-02-25 21:41:48 +00002668
Dan Gohman57fc82d2009-04-09 03:51:29 +00002669 // If the operand is larger than the shift count type but the shift
2670 // count type has enough bits to represent any shift value, truncate
2671 // it now. This is a common case and it exposes the truncate to
2672 // optimization early.
Chris Lattnerd3027732011-02-13 09:02:52 +00002673 else if (ShiftSize >= Log2_32_Ceil(Op2.getValueType().getSizeInBits()))
2674 Op2 = DAG.getNode(ISD::TRUNCATE, DL, ShiftTy, Op2);
2675 // Otherwise we'll need to temporarily settle for some other convenient
Chris Lattnere0751182011-02-13 19:09:16 +00002676 // type. Type legalization will make adjustments once the shiftee is split.
Chris Lattnerd3027732011-02-13 09:02:52 +00002677 else
Chris Lattnere0751182011-02-13 19:09:16 +00002678 Op2 = DAG.getZExtOrTrunc(Op2, DL, MVT::i32);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002679 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00002680
Bill Wendling4533cac2010-01-28 21:51:40 +00002681 setValue(&I, DAG.getNode(Opcode, getCurDebugLoc(),
2682 Op1.getValueType(), Op1, Op2));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002683}
2684
Benjamin Kramer9c640302011-07-08 10:31:30 +00002685void SelectionDAGBuilder::visitSDiv(const User &I) {
Benjamin Kramer9c640302011-07-08 10:31:30 +00002686 SDValue Op1 = getValue(I.getOperand(0));
2687 SDValue Op2 = getValue(I.getOperand(1));
2688
2689 // Turn exact SDivs into multiplications.
2690 // FIXME: This should be in DAGCombiner, but it doesn't have access to the
2691 // exact bit.
Benjamin Kramer3492a4a2011-07-08 12:08:24 +00002692 if (isa<BinaryOperator>(&I) && cast<BinaryOperator>(&I)->isExact() &&
2693 !isa<ConstantSDNode>(Op1) &&
Benjamin Kramer9c640302011-07-08 10:31:30 +00002694 isa<ConstantSDNode>(Op2) && !cast<ConstantSDNode>(Op2)->isNullValue())
2695 setValue(&I, TLI.BuildExactSDIV(Op1, Op2, getCurDebugLoc(), DAG));
2696 else
2697 setValue(&I, DAG.getNode(ISD::SDIV, getCurDebugLoc(), Op1.getValueType(),
2698 Op1, Op2));
2699}
2700
Dan Gohman46510a72010-04-15 01:51:59 +00002701void SelectionDAGBuilder::visitICmp(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002702 ICmpInst::Predicate predicate = ICmpInst::BAD_ICMP_PREDICATE;
Dan Gohman46510a72010-04-15 01:51:59 +00002703 if (const ICmpInst *IC = dyn_cast<ICmpInst>(&I))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002704 predicate = IC->getPredicate();
Dan Gohman46510a72010-04-15 01:51:59 +00002705 else if (const ConstantExpr *IC = dyn_cast<ConstantExpr>(&I))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002706 predicate = ICmpInst::Predicate(IC->getPredicate());
2707 SDValue Op1 = getValue(I.getOperand(0));
2708 SDValue Op2 = getValue(I.getOperand(1));
Dan Gohman8c1a6ca2008-10-17 18:18:45 +00002709 ISD::CondCode Opcode = getICmpCondCode(predicate);
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002710
Owen Andersone50ed302009-08-10 22:56:29 +00002711 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002712 setValue(&I, DAG.getSetCC(getCurDebugLoc(), DestVT, Op1, Op2, Opcode));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002713}
2714
Dan Gohman46510a72010-04-15 01:51:59 +00002715void SelectionDAGBuilder::visitFCmp(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002716 FCmpInst::Predicate predicate = FCmpInst::BAD_FCMP_PREDICATE;
Dan Gohman46510a72010-04-15 01:51:59 +00002717 if (const FCmpInst *FC = dyn_cast<FCmpInst>(&I))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002718 predicate = FC->getPredicate();
Dan Gohman46510a72010-04-15 01:51:59 +00002719 else if (const ConstantExpr *FC = dyn_cast<ConstantExpr>(&I))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002720 predicate = FCmpInst::Predicate(FC->getPredicate());
2721 SDValue Op1 = getValue(I.getOperand(0));
2722 SDValue Op2 = getValue(I.getOperand(1));
Dan Gohman8c1a6ca2008-10-17 18:18:45 +00002723 ISD::CondCode Condition = getFCmpCondCode(predicate);
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002724 if (TM.Options.NoNaNsFPMath)
2725 Condition = getFCmpCodeWithoutNaN(Condition);
Owen Andersone50ed302009-08-10 22:56:29 +00002726 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002727 setValue(&I, DAG.getSetCC(getCurDebugLoc(), DestVT, Op1, Op2, Condition));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002728}
2729
Dan Gohman46510a72010-04-15 01:51:59 +00002730void SelectionDAGBuilder::visitSelect(const User &I) {
Owen Andersone50ed302009-08-10 22:56:29 +00002731 SmallVector<EVT, 4> ValueVTs;
Dan Gohman7ea1ca62008-10-21 20:00:42 +00002732 ComputeValueVTs(TLI, I.getType(), ValueVTs);
2733 unsigned NumValues = ValueVTs.size();
Bill Wendling49fcff82009-12-21 22:30:11 +00002734 if (NumValues == 0) return;
Dan Gohman7ea1ca62008-10-21 20:00:42 +00002735
Bill Wendling49fcff82009-12-21 22:30:11 +00002736 SmallVector<SDValue, 4> Values(NumValues);
2737 SDValue Cond = getValue(I.getOperand(0));
2738 SDValue TrueVal = getValue(I.getOperand(1));
2739 SDValue FalseVal = getValue(I.getOperand(2));
Duncan Sands28b77e92011-09-06 19:07:46 +00002740 ISD::NodeType OpCode = Cond.getValueType().isVector() ?
2741 ISD::VSELECT : ISD::SELECT;
Dan Gohman7ea1ca62008-10-21 20:00:42 +00002742
Bill Wendling4533cac2010-01-28 21:51:40 +00002743 for (unsigned i = 0; i != NumValues; ++i)
Duncan Sands28b77e92011-09-06 19:07:46 +00002744 Values[i] = DAG.getNode(OpCode, getCurDebugLoc(),
2745 TrueVal.getNode()->getValueType(TrueVal.getResNo()+i),
Chris Lattnerb3e87b22010-03-12 07:15:36 +00002746 Cond,
Bill Wendling49fcff82009-12-21 22:30:11 +00002747 SDValue(TrueVal.getNode(),
2748 TrueVal.getResNo() + i),
2749 SDValue(FalseVal.getNode(),
2750 FalseVal.getResNo() + i));
2751
Bill Wendling4533cac2010-01-28 21:51:40 +00002752 setValue(&I, DAG.getNode(ISD::MERGE_VALUES, getCurDebugLoc(),
2753 DAG.getVTList(&ValueVTs[0], NumValues),
2754 &Values[0], NumValues));
Bill Wendling49fcff82009-12-21 22:30:11 +00002755}
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002756
Dan Gohman46510a72010-04-15 01:51:59 +00002757void SelectionDAGBuilder::visitTrunc(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002758 // TruncInst cannot be a no-op cast because sizeof(src) > sizeof(dest).
2759 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002760 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002761 setValue(&I, DAG.getNode(ISD::TRUNCATE, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002762}
2763
Dan Gohman46510a72010-04-15 01:51:59 +00002764void SelectionDAGBuilder::visitZExt(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002765 // ZExt cannot be a no-op cast because sizeof(src) < sizeof(dest).
2766 // ZExt also can't be a cast to bool for same reason. So, nothing much to do
2767 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002768 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002769 setValue(&I, DAG.getNode(ISD::ZERO_EXTEND, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002770}
2771
Dan Gohman46510a72010-04-15 01:51:59 +00002772void SelectionDAGBuilder::visitSExt(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002773 // SExt cannot be a no-op cast because sizeof(src) < sizeof(dest).
2774 // SExt also can't be a cast to bool for same reason. So, nothing much to do
2775 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002776 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002777 setValue(&I, DAG.getNode(ISD::SIGN_EXTEND, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002778}
2779
Dan Gohman46510a72010-04-15 01:51:59 +00002780void SelectionDAGBuilder::visitFPTrunc(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002781 // FPTrunc is never a no-op cast, no need to check
2782 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002783 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002784 setValue(&I, DAG.getNode(ISD::FP_ROUND, getCurDebugLoc(),
Pete Cooperf57e1c22012-01-17 01:54:07 +00002785 DestVT, N,
2786 DAG.getTargetConstant(0, TLI.getPointerTy())));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002787}
2788
Dan Gohman46510a72010-04-15 01:51:59 +00002789void SelectionDAGBuilder::visitFPExt(const User &I){
Hal Finkel46bb70c2011-10-18 03:51:57 +00002790 // FPExt is never a no-op cast, no need to check
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002791 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002792 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002793 setValue(&I, DAG.getNode(ISD::FP_EXTEND, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002794}
2795
Dan Gohman46510a72010-04-15 01:51:59 +00002796void SelectionDAGBuilder::visitFPToUI(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002797 // FPToUI is never a no-op cast, no need to check
2798 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002799 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002800 setValue(&I, DAG.getNode(ISD::FP_TO_UINT, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002801}
2802
Dan Gohman46510a72010-04-15 01:51:59 +00002803void SelectionDAGBuilder::visitFPToSI(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002804 // FPToSI is never a no-op cast, no need to check
2805 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002806 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002807 setValue(&I, DAG.getNode(ISD::FP_TO_SINT, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002808}
2809
Dan Gohman46510a72010-04-15 01:51:59 +00002810void SelectionDAGBuilder::visitUIToFP(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002811 // UIToFP is never a no-op cast, no need to check
2812 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002813 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002814 setValue(&I, DAG.getNode(ISD::UINT_TO_FP, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002815}
2816
Dan Gohman46510a72010-04-15 01:51:59 +00002817void SelectionDAGBuilder::visitSIToFP(const User &I){
Bill Wendling181b6272008-10-19 20:34:04 +00002818 // SIToFP is never a no-op cast, no need to check
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002819 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002820 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002821 setValue(&I, DAG.getNode(ISD::SINT_TO_FP, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002822}
2823
Dan Gohman46510a72010-04-15 01:51:59 +00002824void SelectionDAGBuilder::visitPtrToInt(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002825 // What to do depends on the size of the integer and the size of the pointer.
2826 // We can either truncate, zero extend, or no-op, accordingly.
2827 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002828 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002829 setValue(&I, DAG.getZExtOrTrunc(N, getCurDebugLoc(), DestVT));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002830}
2831
Dan Gohman46510a72010-04-15 01:51:59 +00002832void SelectionDAGBuilder::visitIntToPtr(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002833 // What to do depends on the size of the integer and the size of the pointer.
2834 // We can either truncate, zero extend, or no-op, accordingly.
2835 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002836 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002837 setValue(&I, DAG.getZExtOrTrunc(N, getCurDebugLoc(), DestVT));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002838}
2839
Dan Gohman46510a72010-04-15 01:51:59 +00002840void SelectionDAGBuilder::visitBitCast(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002841 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002842 EVT DestVT = TLI.getValueType(I.getType());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002843
Bill Wendling49fcff82009-12-21 22:30:11 +00002844 // BitCast assures us that source and destination are the same size so this is
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002845 // either a BITCAST or a no-op.
Bill Wendling4533cac2010-01-28 21:51:40 +00002846 if (DestVT != N.getValueType())
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002847 setValue(&I, DAG.getNode(ISD::BITCAST, getCurDebugLoc(),
Bill Wendling4533cac2010-01-28 21:51:40 +00002848 DestVT, N)); // convert types.
2849 else
Bill Wendling49fcff82009-12-21 22:30:11 +00002850 setValue(&I, N); // noop cast.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002851}
2852
Dan Gohman46510a72010-04-15 01:51:59 +00002853void SelectionDAGBuilder::visitInsertElement(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002854 SDValue InVec = getValue(I.getOperand(0));
2855 SDValue InVal = getValue(I.getOperand(1));
Scott Michelfdc40a02009-02-17 22:15:04 +00002856 SDValue InIdx = DAG.getNode(ISD::ZERO_EXTEND, getCurDebugLoc(),
Bill Wendling87710f02009-12-21 23:47:40 +00002857 TLI.getPointerTy(),
2858 getValue(I.getOperand(2)));
Bill Wendling4533cac2010-01-28 21:51:40 +00002859 setValue(&I, DAG.getNode(ISD::INSERT_VECTOR_ELT, getCurDebugLoc(),
2860 TLI.getValueType(I.getType()),
2861 InVec, InVal, InIdx));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002862}
2863
Dan Gohman46510a72010-04-15 01:51:59 +00002864void SelectionDAGBuilder::visitExtractElement(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002865 SDValue InVec = getValue(I.getOperand(0));
Scott Michelfdc40a02009-02-17 22:15:04 +00002866 SDValue InIdx = DAG.getNode(ISD::ZERO_EXTEND, getCurDebugLoc(),
Bill Wendling87710f02009-12-21 23:47:40 +00002867 TLI.getPointerTy(),
2868 getValue(I.getOperand(1)));
Bill Wendling4533cac2010-01-28 21:51:40 +00002869 setValue(&I, DAG.getNode(ISD::EXTRACT_VECTOR_ELT, getCurDebugLoc(),
2870 TLI.getValueType(I.getType()), InVec, InIdx));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002871}
2872
Craig Topper51578342012-01-04 09:23:09 +00002873// Utility for visitShuffleVector - Return true if every element in Mask,
Benjamin Kramerd9b0b022012-06-02 10:20:22 +00002874// beginning from position Pos and ending in Pos+Size, falls within the
Craig Topper51578342012-01-04 09:23:09 +00002875// specified sequential range [L, L+Pos). or is undef.
2876static bool isSequentialInRange(const SmallVectorImpl<int> &Mask,
Craig Topper23de31b2012-04-11 03:06:35 +00002877 unsigned Pos, unsigned Size, int Low) {
2878 for (unsigned i = Pos, e = Pos+Size; i != e; ++i, ++Low)
Craig Topper51578342012-01-04 09:23:09 +00002879 if (Mask[i] >= 0 && Mask[i] != Low)
Nate Begeman9008ca62009-04-27 18:41:29 +00002880 return false;
Mon P Wangaeb06d22008-11-10 04:46:22 +00002881 return true;
2882}
2883
Dan Gohman46510a72010-04-15 01:51:59 +00002884void SelectionDAGBuilder::visitShuffleVector(const User &I) {
Mon P Wang230e4fa2008-11-21 04:25:21 +00002885 SDValue Src1 = getValue(I.getOperand(0));
2886 SDValue Src2 = getValue(I.getOperand(1));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002887
Chris Lattner56243b82012-01-26 02:51:13 +00002888 SmallVector<int, 8> Mask;
2889 ShuffleVectorInst::getShuffleMask(cast<Constant>(I.getOperand(2)), Mask);
2890 unsigned MaskNumElts = Mask.size();
2891
Owen Andersone50ed302009-08-10 22:56:29 +00002892 EVT VT = TLI.getValueType(I.getType());
2893 EVT SrcVT = Src1.getValueType();
Nate Begeman5a5ca152009-04-29 05:20:52 +00002894 unsigned SrcNumElts = SrcVT.getVectorNumElements();
Mon P Wangaeb06d22008-11-10 04:46:22 +00002895
Mon P Wangc7849c22008-11-16 05:06:27 +00002896 if (SrcNumElts == MaskNumElts) {
Bill Wendling4533cac2010-01-28 21:51:40 +00002897 setValue(&I, DAG.getVectorShuffle(VT, getCurDebugLoc(), Src1, Src2,
2898 &Mask[0]));
Mon P Wangaeb06d22008-11-10 04:46:22 +00002899 return;
2900 }
2901
2902 // Normalize the shuffle vector since mask and vector length don't match.
Mon P Wangc7849c22008-11-16 05:06:27 +00002903 if (SrcNumElts < MaskNumElts && MaskNumElts % SrcNumElts == 0) {
2904 // Mask is longer than the source vectors and is a multiple of the source
2905 // vectors. We can use concatenate vector to make the mask and vectors
Mon P Wang230e4fa2008-11-21 04:25:21 +00002906 // lengths match.
Craig Topper51578342012-01-04 09:23:09 +00002907 if (SrcNumElts*2 == MaskNumElts) {
2908 // First check for Src1 in low and Src2 in high
2909 if (isSequentialInRange(Mask, 0, SrcNumElts, 0) &&
2910 isSequentialInRange(Mask, SrcNumElts, SrcNumElts, SrcNumElts)) {
2911 // The shuffle is concatenating two vectors together.
2912 setValue(&I, DAG.getNode(ISD::CONCAT_VECTORS, getCurDebugLoc(),
2913 VT, Src1, Src2));
2914 return;
2915 }
2916 // Then check for Src2 in low and Src1 in high
2917 if (isSequentialInRange(Mask, 0, SrcNumElts, SrcNumElts) &&
2918 isSequentialInRange(Mask, SrcNumElts, SrcNumElts, 0)) {
2919 // The shuffle is concatenating two vectors together.
2920 setValue(&I, DAG.getNode(ISD::CONCAT_VECTORS, getCurDebugLoc(),
2921 VT, Src2, Src1));
2922 return;
2923 }
Mon P Wangaeb06d22008-11-10 04:46:22 +00002924 }
2925
Mon P Wangc7849c22008-11-16 05:06:27 +00002926 // Pad both vectors with undefs to make them the same length as the mask.
2927 unsigned NumConcat = MaskNumElts / SrcNumElts;
Nate Begeman9008ca62009-04-27 18:41:29 +00002928 bool Src1U = Src1.getOpcode() == ISD::UNDEF;
2929 bool Src2U = Src2.getOpcode() == ISD::UNDEF;
Dale Johannesene8d72302009-02-06 23:05:02 +00002930 SDValue UndefVal = DAG.getUNDEF(SrcVT);
Mon P Wangaeb06d22008-11-10 04:46:22 +00002931
Nate Begeman9008ca62009-04-27 18:41:29 +00002932 SmallVector<SDValue, 8> MOps1(NumConcat, UndefVal);
2933 SmallVector<SDValue, 8> MOps2(NumConcat, UndefVal);
Mon P Wang230e4fa2008-11-21 04:25:21 +00002934 MOps1[0] = Src1;
2935 MOps2[0] = Src2;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002936
2937 Src1 = Src1U ? DAG.getUNDEF(VT) : DAG.getNode(ISD::CONCAT_VECTORS,
2938 getCurDebugLoc(), VT,
Nate Begeman9008ca62009-04-27 18:41:29 +00002939 &MOps1[0], NumConcat);
2940 Src2 = Src2U ? DAG.getUNDEF(VT) : DAG.getNode(ISD::CONCAT_VECTORS,
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002941 getCurDebugLoc(), VT,
Nate Begeman9008ca62009-04-27 18:41:29 +00002942 &MOps2[0], NumConcat);
Mon P Wang230e4fa2008-11-21 04:25:21 +00002943
Mon P Wangaeb06d22008-11-10 04:46:22 +00002944 // Readjust mask for new input vector length.
Nate Begeman9008ca62009-04-27 18:41:29 +00002945 SmallVector<int, 8> MappedOps;
Nate Begeman5a5ca152009-04-29 05:20:52 +00002946 for (unsigned i = 0; i != MaskNumElts; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002947 int Idx = Mask[i];
Craig Topper23de31b2012-04-11 03:06:35 +00002948 if (Idx >= (int)SrcNumElts)
2949 Idx -= SrcNumElts - MaskNumElts;
2950 MappedOps.push_back(Idx);
Mon P Wangaeb06d22008-11-10 04:46:22 +00002951 }
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002952
Bill Wendling4533cac2010-01-28 21:51:40 +00002953 setValue(&I, DAG.getVectorShuffle(VT, getCurDebugLoc(), Src1, Src2,
2954 &MappedOps[0]));
Mon P Wangaeb06d22008-11-10 04:46:22 +00002955 return;
2956 }
2957
Mon P Wangc7849c22008-11-16 05:06:27 +00002958 if (SrcNumElts > MaskNumElts) {
Mon P Wangc7849c22008-11-16 05:06:27 +00002959 // Analyze the access pattern of the vector to see if we can extract
2960 // two subvectors and do the shuffle. The analysis is done by calculating
2961 // the range of elements the mask access on both vectors.
Craig Topper10612dc2012-04-08 23:15:04 +00002962 int MinRange[2] = { static_cast<int>(SrcNumElts),
2963 static_cast<int>(SrcNumElts)};
Mon P Wangc7849c22008-11-16 05:06:27 +00002964 int MaxRange[2] = {-1, -1};
2965
Nate Begeman5a5ca152009-04-29 05:20:52 +00002966 for (unsigned i = 0; i != MaskNumElts; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002967 int Idx = Mask[i];
Craig Topper10612dc2012-04-08 23:15:04 +00002968 unsigned Input = 0;
Nate Begeman9008ca62009-04-27 18:41:29 +00002969 if (Idx < 0)
2970 continue;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002971
Nate Begeman5a5ca152009-04-29 05:20:52 +00002972 if (Idx >= (int)SrcNumElts) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002973 Input = 1;
2974 Idx -= SrcNumElts;
Mon P Wangaeb06d22008-11-10 04:46:22 +00002975 }
Nate Begeman9008ca62009-04-27 18:41:29 +00002976 if (Idx > MaxRange[Input])
2977 MaxRange[Input] = Idx;
2978 if (Idx < MinRange[Input])
2979 MinRange[Input] = Idx;
Mon P Wangaeb06d22008-11-10 04:46:22 +00002980 }
Mon P Wangaeb06d22008-11-10 04:46:22 +00002981
Mon P Wangc7849c22008-11-16 05:06:27 +00002982 // Check if the access is smaller than the vector size and can we find
2983 // a reasonable extract index.
Craig Topper10612dc2012-04-08 23:15:04 +00002984 int RangeUse[2] = { -1, -1 }; // 0 = Unused, 1 = Extract, -1 = Can not
2985 // Extract.
Mon P Wangc7849c22008-11-16 05:06:27 +00002986 int StartIdx[2]; // StartIdx to extract from
Craig Topper10612dc2012-04-08 23:15:04 +00002987 for (unsigned Input = 0; Input < 2; ++Input) {
2988 if (MinRange[Input] >= (int)SrcNumElts && MaxRange[Input] < 0) {
Mon P Wangc7849c22008-11-16 05:06:27 +00002989 RangeUse[Input] = 0; // Unused
2990 StartIdx[Input] = 0;
Craig Topperf873dde2012-04-08 17:53:33 +00002991 continue;
Mon P Wang230e4fa2008-11-21 04:25:21 +00002992 }
Craig Topperf873dde2012-04-08 17:53:33 +00002993
2994 // Find a good start index that is a multiple of the mask length. Then
2995 // see if the rest of the elements are in range.
2996 StartIdx[Input] = (MinRange[Input]/MaskNumElts)*MaskNumElts;
2997 if (MaxRange[Input] - StartIdx[Input] < (int)MaskNumElts &&
2998 StartIdx[Input] + MaskNumElts <= SrcNumElts)
2999 RangeUse[Input] = 1; // Extract from a multiple of the mask length.
Mon P Wangc7849c22008-11-16 05:06:27 +00003000 }
3001
Bill Wendling636e2582009-08-21 18:16:06 +00003002 if (RangeUse[0] == 0 && RangeUse[1] == 0) {
Bill Wendling4533cac2010-01-28 21:51:40 +00003003 setValue(&I, DAG.getUNDEF(VT)); // Vectors are not used.
Mon P Wangc7849c22008-11-16 05:06:27 +00003004 return;
3005 }
Craig Topper10612dc2012-04-08 23:15:04 +00003006 if (RangeUse[0] >= 0 && RangeUse[1] >= 0) {
Mon P Wangc7849c22008-11-16 05:06:27 +00003007 // Extract appropriate subvector and generate a vector shuffle
Craig Topper10612dc2012-04-08 23:15:04 +00003008 for (unsigned Input = 0; Input < 2; ++Input) {
Bill Wendling87710f02009-12-21 23:47:40 +00003009 SDValue &Src = Input == 0 ? Src1 : Src2;
Bill Wendlingb85b6e82009-12-21 22:42:14 +00003010 if (RangeUse[Input] == 0)
Dale Johannesene8d72302009-02-06 23:05:02 +00003011 Src = DAG.getUNDEF(VT);
Bill Wendlingb85b6e82009-12-21 22:42:14 +00003012 else
Dale Johannesen66978ee2009-01-31 02:22:37 +00003013 Src = DAG.getNode(ISD::EXTRACT_SUBVECTOR, getCurDebugLoc(), VT,
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003014 Src, DAG.getIntPtrConstant(StartIdx[Input]));
Mon P Wangaeb06d22008-11-10 04:46:22 +00003015 }
Bill Wendlingb85b6e82009-12-21 22:42:14 +00003016
Mon P Wangc7849c22008-11-16 05:06:27 +00003017 // Calculate new mask.
Nate Begeman9008ca62009-04-27 18:41:29 +00003018 SmallVector<int, 8> MappedOps;
Nate Begeman5a5ca152009-04-29 05:20:52 +00003019 for (unsigned i = 0; i != MaskNumElts; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003020 int Idx = Mask[i];
Craig Topper23de31b2012-04-11 03:06:35 +00003021 if (Idx >= 0) {
3022 if (Idx < (int)SrcNumElts)
3023 Idx -= StartIdx[0];
3024 else
3025 Idx -= SrcNumElts + StartIdx[1] - MaskNumElts;
3026 }
3027 MappedOps.push_back(Idx);
Mon P Wangc7849c22008-11-16 05:06:27 +00003028 }
Bill Wendlingb85b6e82009-12-21 22:42:14 +00003029
Bill Wendling4533cac2010-01-28 21:51:40 +00003030 setValue(&I, DAG.getVectorShuffle(VT, getCurDebugLoc(), Src1, Src2,
3031 &MappedOps[0]));
Mon P Wangc7849c22008-11-16 05:06:27 +00003032 return;
Mon P Wangaeb06d22008-11-10 04:46:22 +00003033 }
3034 }
3035
Mon P Wangc7849c22008-11-16 05:06:27 +00003036 // We can't use either concat vectors or extract subvectors so fall back to
3037 // replacing the shuffle with extract and build vector.
3038 // to insert and build vector.
Owen Andersone50ed302009-08-10 22:56:29 +00003039 EVT EltVT = VT.getVectorElementType();
3040 EVT PtrVT = TLI.getPointerTy();
Mon P Wangaeb06d22008-11-10 04:46:22 +00003041 SmallVector<SDValue,8> Ops;
Nate Begeman5a5ca152009-04-29 05:20:52 +00003042 for (unsigned i = 0; i != MaskNumElts; ++i) {
Craig Topper23de31b2012-04-11 03:06:35 +00003043 int Idx = Mask[i];
3044 SDValue Res;
3045
3046 if (Idx < 0) {
3047 Res = DAG.getUNDEF(EltVT);
Mon P Wangaeb06d22008-11-10 04:46:22 +00003048 } else {
Craig Topper23de31b2012-04-11 03:06:35 +00003049 SDValue &Src = Idx < (int)SrcNumElts ? Src1 : Src2;
3050 if (Idx >= (int)SrcNumElts) Idx -= SrcNumElts;
Bill Wendlingb85b6e82009-12-21 22:42:14 +00003051
Craig Topper23de31b2012-04-11 03:06:35 +00003052 Res = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, getCurDebugLoc(),
3053 EltVT, Src, DAG.getConstant(Idx, PtrVT));
Mon P Wangaeb06d22008-11-10 04:46:22 +00003054 }
Craig Topper23de31b2012-04-11 03:06:35 +00003055
3056 Ops.push_back(Res);
Mon P Wangaeb06d22008-11-10 04:46:22 +00003057 }
Bill Wendlingb85b6e82009-12-21 22:42:14 +00003058
Bill Wendling4533cac2010-01-28 21:51:40 +00003059 setValue(&I, DAG.getNode(ISD::BUILD_VECTOR, getCurDebugLoc(),
3060 VT, &Ops[0], Ops.size()));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003061}
3062
Dan Gohman46510a72010-04-15 01:51:59 +00003063void SelectionDAGBuilder::visitInsertValue(const InsertValueInst &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003064 const Value *Op0 = I.getOperand(0);
3065 const Value *Op1 = I.getOperand(1);
Chris Lattnerdb125cf2011-07-18 04:54:35 +00003066 Type *AggTy = I.getType();
3067 Type *ValTy = Op1->getType();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003068 bool IntoUndef = isa<UndefValue>(Op0);
3069 bool FromUndef = isa<UndefValue>(Op1);
3070
Jay Foadfc6d3a42011-07-13 10:26:04 +00003071 unsigned LinearIndex = ComputeLinearIndex(AggTy, I.getIndices());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003072
Owen Andersone50ed302009-08-10 22:56:29 +00003073 SmallVector<EVT, 4> AggValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003074 ComputeValueVTs(TLI, AggTy, AggValueVTs);
Owen Andersone50ed302009-08-10 22:56:29 +00003075 SmallVector<EVT, 4> ValValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003076 ComputeValueVTs(TLI, ValTy, ValValueVTs);
3077
3078 unsigned NumAggValues = AggValueVTs.size();
3079 unsigned NumValValues = ValValueVTs.size();
3080 SmallVector<SDValue, 4> Values(NumAggValues);
3081
3082 SDValue Agg = getValue(Op0);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003083 unsigned i = 0;
3084 // Copy the beginning value(s) from the original aggregate.
3085 for (; i != LinearIndex; ++i)
Dale Johannesene8d72302009-02-06 23:05:02 +00003086 Values[i] = IntoUndef ? DAG.getUNDEF(AggValueVTs[i]) :
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003087 SDValue(Agg.getNode(), Agg.getResNo() + i);
3088 // Copy values from the inserted value(s).
Rafael Espindola3fa82832011-05-13 15:18:06 +00003089 if (NumValValues) {
3090 SDValue Val = getValue(Op1);
3091 for (; i != LinearIndex + NumValValues; ++i)
3092 Values[i] = FromUndef ? DAG.getUNDEF(AggValueVTs[i]) :
3093 SDValue(Val.getNode(), Val.getResNo() + i - LinearIndex);
3094 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003095 // Copy remaining value(s) from the original aggregate.
3096 for (; i != NumAggValues; ++i)
Dale Johannesene8d72302009-02-06 23:05:02 +00003097 Values[i] = IntoUndef ? DAG.getUNDEF(AggValueVTs[i]) :
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003098 SDValue(Agg.getNode(), Agg.getResNo() + i);
3099
Bill Wendling4533cac2010-01-28 21:51:40 +00003100 setValue(&I, DAG.getNode(ISD::MERGE_VALUES, getCurDebugLoc(),
3101 DAG.getVTList(&AggValueVTs[0], NumAggValues),
3102 &Values[0], NumAggValues));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003103}
3104
Dan Gohman46510a72010-04-15 01:51:59 +00003105void SelectionDAGBuilder::visitExtractValue(const ExtractValueInst &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003106 const Value *Op0 = I.getOperand(0);
Chris Lattnerdb125cf2011-07-18 04:54:35 +00003107 Type *AggTy = Op0->getType();
3108 Type *ValTy = I.getType();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003109 bool OutOfUndef = isa<UndefValue>(Op0);
3110
Jay Foadfc6d3a42011-07-13 10:26:04 +00003111 unsigned LinearIndex = ComputeLinearIndex(AggTy, I.getIndices());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003112
Owen Andersone50ed302009-08-10 22:56:29 +00003113 SmallVector<EVT, 4> ValValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003114 ComputeValueVTs(TLI, ValTy, ValValueVTs);
3115
3116 unsigned NumValValues = ValValueVTs.size();
Rafael Espindola3fa82832011-05-13 15:18:06 +00003117
3118 // Ignore a extractvalue that produces an empty object
3119 if (!NumValValues) {
3120 setValue(&I, DAG.getUNDEF(MVT(MVT::Other)));
3121 return;
3122 }
3123
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003124 SmallVector<SDValue, 4> Values(NumValValues);
3125
3126 SDValue Agg = getValue(Op0);
3127 // Copy out the selected value(s).
3128 for (unsigned i = LinearIndex; i != LinearIndex + NumValValues; ++i)
3129 Values[i - LinearIndex] =
Bill Wendlingf0a2d0c2008-11-20 07:24:30 +00003130 OutOfUndef ?
Dale Johannesene8d72302009-02-06 23:05:02 +00003131 DAG.getUNDEF(Agg.getNode()->getValueType(Agg.getResNo() + i)) :
Bill Wendlingf0a2d0c2008-11-20 07:24:30 +00003132 SDValue(Agg.getNode(), Agg.getResNo() + i);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003133
Bill Wendling4533cac2010-01-28 21:51:40 +00003134 setValue(&I, DAG.getNode(ISD::MERGE_VALUES, getCurDebugLoc(),
3135 DAG.getVTList(&ValValueVTs[0], NumValValues),
3136 &Values[0], NumValValues));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003137}
3138
Dan Gohman46510a72010-04-15 01:51:59 +00003139void SelectionDAGBuilder::visitGetElementPtr(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003140 SDValue N = getValue(I.getOperand(0));
Nadav Rotem1c239202012-02-28 14:13:19 +00003141 // Note that the pointer operand may be a vector of pointers. Take the scalar
3142 // element which holds a pointer.
3143 Type *Ty = I.getOperand(0)->getType()->getScalarType();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003144
Dan Gohman46510a72010-04-15 01:51:59 +00003145 for (GetElementPtrInst::const_op_iterator OI = I.op_begin()+1, E = I.op_end();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003146 OI != E; ++OI) {
Dan Gohman46510a72010-04-15 01:51:59 +00003147 const Value *Idx = *OI;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00003148 if (StructType *StTy = dyn_cast<StructType>(Ty)) {
Duncan Sandsb2df01a2012-11-13 13:01:58 +00003149 unsigned Field = cast<Constant>(Idx)->getUniqueInteger().getZExtValue();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003150 if (Field) {
3151 // N = N + Offset
3152 uint64_t Offset = TD->getStructLayout(StTy)->getElementOffset(Field);
Dale Johannesen66978ee2009-01-31 02:22:37 +00003153 N = DAG.getNode(ISD::ADD, getCurDebugLoc(), N.getValueType(), N,
Duncan Sandsb2df01a2012-11-13 13:01:58 +00003154 DAG.getConstant(Offset, N.getValueType()));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003155 }
Bill Wendlinge1a90422009-12-21 23:10:19 +00003156
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003157 Ty = StTy->getElementType(Field);
3158 } else {
3159 Ty = cast<SequentialType>(Ty)->getElementType();
3160
3161 // If this is a constant subscript, handle it quickly.
Dan Gohman46510a72010-04-15 01:51:59 +00003162 if (const ConstantInt *CI = dyn_cast<ConstantInt>(Idx)) {
Dan Gohmane368b462010-06-18 14:22:04 +00003163 if (CI->isZero()) continue;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003164 uint64_t Offs =
Duncan Sands777d2302009-05-09 07:06:46 +00003165 TD->getTypeAllocSize(Ty)*cast<ConstantInt>(CI)->getSExtValue();
Evan Cheng65b52df2009-02-09 21:01:06 +00003166 SDValue OffsVal;
Owen Andersone50ed302009-08-10 22:56:29 +00003167 EVT PTy = TLI.getPointerTy();
Owen Anderson77547be2009-08-10 18:56:59 +00003168 unsigned PtrBits = PTy.getSizeInBits();
Bill Wendlinge1a90422009-12-21 23:10:19 +00003169 if (PtrBits < 64)
Evan Cheng65b52df2009-02-09 21:01:06 +00003170 OffsVal = DAG.getNode(ISD::TRUNCATE, getCurDebugLoc(),
3171 TLI.getPointerTy(),
Owen Anderson825b72b2009-08-11 20:47:22 +00003172 DAG.getConstant(Offs, MVT::i64));
Bill Wendlinge1a90422009-12-21 23:10:19 +00003173 else
Evan Chengb1032a82009-02-09 20:54:38 +00003174 OffsVal = DAG.getIntPtrConstant(Offs);
Bill Wendlinge1a90422009-12-21 23:10:19 +00003175
Dale Johannesen66978ee2009-01-31 02:22:37 +00003176 N = DAG.getNode(ISD::ADD, getCurDebugLoc(), N.getValueType(), N,
Evan Chengb1032a82009-02-09 20:54:38 +00003177 OffsVal);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003178 continue;
3179 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003180
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003181 // N = N + Idx * ElementSize;
Dan Gohman7abbd042009-10-23 17:57:43 +00003182 APInt ElementSize = APInt(TLI.getPointerTy().getSizeInBits(),
3183 TD->getTypeAllocSize(Ty));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003184 SDValue IdxN = getValue(Idx);
3185
3186 // If the index is smaller or larger than intptr_t, truncate or extend
3187 // it.
Duncan Sands3a66a682009-10-13 21:04:12 +00003188 IdxN = DAG.getSExtOrTrunc(IdxN, getCurDebugLoc(), N.getValueType());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003189
3190 // If this is a multiply by a power of two, turn it into a shl
3191 // immediately. This is a very common case.
3192 if (ElementSize != 1) {
Dan Gohman7abbd042009-10-23 17:57:43 +00003193 if (ElementSize.isPowerOf2()) {
3194 unsigned Amt = ElementSize.logBase2();
Scott Michelfdc40a02009-02-17 22:15:04 +00003195 IdxN = DAG.getNode(ISD::SHL, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003196 N.getValueType(), IdxN,
Nadav Rotem16087692011-12-05 06:29:09 +00003197 DAG.getConstant(Amt, IdxN.getValueType()));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003198 } else {
Duncan Sandsb2df01a2012-11-13 13:01:58 +00003199 SDValue Scale = DAG.getConstant(ElementSize, IdxN.getValueType());
Scott Michelfdc40a02009-02-17 22:15:04 +00003200 IdxN = DAG.getNode(ISD::MUL, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003201 N.getValueType(), IdxN, Scale);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003202 }
3203 }
3204
Scott Michelfdc40a02009-02-17 22:15:04 +00003205 N = DAG.getNode(ISD::ADD, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003206 N.getValueType(), N, IdxN);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003207 }
3208 }
Bill Wendlinge1a90422009-12-21 23:10:19 +00003209
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003210 setValue(&I, N);
3211}
3212
Dan Gohman46510a72010-04-15 01:51:59 +00003213void SelectionDAGBuilder::visitAlloca(const AllocaInst &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003214 // If this is a fixed sized alloca in the entry block of the function,
3215 // allocate it statically on the stack.
3216 if (FuncInfo.StaticAllocaMap.count(&I))
3217 return; // getValue will auto-populate this.
3218
Chris Lattnerdb125cf2011-07-18 04:54:35 +00003219 Type *Ty = I.getAllocatedType();
Micah Villmow3574eca2012-10-08 16:38:25 +00003220 uint64_t TySize = TLI.getDataLayout()->getTypeAllocSize(Ty);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003221 unsigned Align =
Micah Villmow3574eca2012-10-08 16:38:25 +00003222 std::max((unsigned)TLI.getDataLayout()->getPrefTypeAlignment(Ty),
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003223 I.getAlignment());
3224
3225 SDValue AllocSize = getValue(I.getArraySize());
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00003226
Owen Andersone50ed302009-08-10 22:56:29 +00003227 EVT IntPtr = TLI.getPointerTy();
Dan Gohmanf75a7d32010-05-28 01:14:11 +00003228 if (AllocSize.getValueType() != IntPtr)
3229 AllocSize = DAG.getZExtOrTrunc(AllocSize, getCurDebugLoc(), IntPtr);
3230
3231 AllocSize = DAG.getNode(ISD::MUL, getCurDebugLoc(), IntPtr,
3232 AllocSize,
3233 DAG.getConstant(TySize, IntPtr));
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00003234
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003235 // Handle alignment. If the requested alignment is less than or equal to
3236 // the stack alignment, ignore it. If the size is greater than or equal to
3237 // the stack alignment, we note this in the DYNAMIC_STACKALLOC node.
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00003238 unsigned StackAlign = TM.getFrameLowering()->getStackAlignment();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003239 if (Align <= StackAlign)
3240 Align = 0;
3241
3242 // Round the size of the allocation up to the stack alignment size
3243 // by add SA-1 to the size.
Scott Michelfdc40a02009-02-17 22:15:04 +00003244 AllocSize = DAG.getNode(ISD::ADD, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003245 AllocSize.getValueType(), AllocSize,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003246 DAG.getIntPtrConstant(StackAlign-1));
Bill Wendling856ff412009-12-22 00:12:37 +00003247
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003248 // Mask out the low bits for alignment purposes.
Scott Michelfdc40a02009-02-17 22:15:04 +00003249 AllocSize = DAG.getNode(ISD::AND, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003250 AllocSize.getValueType(), AllocSize,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003251 DAG.getIntPtrConstant(~(uint64_t)(StackAlign-1)));
3252
3253 SDValue Ops[] = { getRoot(), AllocSize, DAG.getIntPtrConstant(Align) };
Owen Anderson825b72b2009-08-11 20:47:22 +00003254 SDVTList VTs = DAG.getVTList(AllocSize.getValueType(), MVT::Other);
Scott Michelfdc40a02009-02-17 22:15:04 +00003255 SDValue DSA = DAG.getNode(ISD::DYNAMIC_STACKALLOC, getCurDebugLoc(),
Dan Gohmanfc166572009-04-09 23:54:40 +00003256 VTs, Ops, 3);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003257 setValue(&I, DSA);
3258 DAG.setRoot(DSA.getValue(1));
Bill Wendling856ff412009-12-22 00:12:37 +00003259
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003260 // Inform the Frame Information that we have just allocated a variable-sized
3261 // object.
Manman Ren86441162013-01-10 01:10:10 +00003262 FuncInfo.MF->getFrameInfo()->CreateVariableSizedObject(Align ? Align : 1,
3263 I.getAlignment(), &I);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003264}
3265
Dan Gohman46510a72010-04-15 01:51:59 +00003266void SelectionDAGBuilder::visitLoad(const LoadInst &I) {
Eli Friedman327236c2011-08-24 20:50:09 +00003267 if (I.isAtomic())
3268 return visitAtomicLoad(I);
3269
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003270 const Value *SV = I.getOperand(0);
3271 SDValue Ptr = getValue(SV);
3272
Chris Lattnerdb125cf2011-07-18 04:54:35 +00003273 Type *Ty = I.getType();
David Greene1e559442010-02-15 17:00:31 +00003274
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003275 bool isVolatile = I.isVolatile();
David Greene1e559442010-02-15 17:00:31 +00003276 bool isNonTemporal = I.getMetadata("nontemporal") != 0;
Pete Cooperd752e0f2011-11-08 18:42:53 +00003277 bool isInvariant = I.getMetadata("invariant.load") != 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003278 unsigned Alignment = I.getAlignment();
Dan Gohmanf96e4bd2010-10-20 00:31:05 +00003279 const MDNode *TBAAInfo = I.getMetadata(LLVMContext::MD_tbaa);
Rafael Espindola95d594c2012-03-31 18:14:00 +00003280 const MDNode *Ranges = I.getMetadata(LLVMContext::MD_range);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003281
Owen Andersone50ed302009-08-10 22:56:29 +00003282 SmallVector<EVT, 4> ValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003283 SmallVector<uint64_t, 4> Offsets;
3284 ComputeValueVTs(TLI, Ty, ValueVTs, &Offsets);
3285 unsigned NumValues = ValueVTs.size();
3286 if (NumValues == 0)
3287 return;
3288
3289 SDValue Root;
3290 bool ConstantMemory = false;
Andrew Trickde91f3c2010-11-12 17:50:46 +00003291 if (I.isVolatile() || NumValues > MaxParallelChains)
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003292 // Serialize volatile loads with other side effects.
3293 Root = getRoot();
Dan Gohmanf96e4bd2010-10-20 00:31:05 +00003294 else if (AA->pointsToConstantMemory(
3295 AliasAnalysis::Location(SV, AA->getTypeStoreSize(Ty), TBAAInfo))) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003296 // Do not serialize (non-volatile) loads of constant memory with anything.
3297 Root = DAG.getEntryNode();
3298 ConstantMemory = true;
3299 } else {
3300 // Do not serialize non-volatile loads against each other.
3301 Root = DAG.getRoot();
3302 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003303
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003304 SmallVector<SDValue, 4> Values(NumValues);
Andrew Trickde91f3c2010-11-12 17:50:46 +00003305 SmallVector<SDValue, 4> Chains(std::min(unsigned(MaxParallelChains),
3306 NumValues));
Owen Andersone50ed302009-08-10 22:56:29 +00003307 EVT PtrVT = Ptr.getValueType();
Andrew Trickde91f3c2010-11-12 17:50:46 +00003308 unsigned ChainI = 0;
3309 for (unsigned i = 0; i != NumValues; ++i, ++ChainI) {
3310 // Serializing loads here may result in excessive register pressure, and
3311 // TokenFactor places arbitrary choke points on the scheduler. SD scheduling
3312 // could recover a bit by hoisting nodes upward in the chain by recognizing
3313 // they are side-effect free or do not alias. The optimizer should really
3314 // avoid this case by converting large object/array copies to llvm.memcpy
3315 // (MaxParallelChains should always remain as failsafe).
3316 if (ChainI == MaxParallelChains) {
3317 assert(PendingLoads.empty() && "PendingLoads must be serialized first");
3318 SDValue Chain = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(),
3319 MVT::Other, &Chains[0], ChainI);
3320 Root = Chain;
3321 ChainI = 0;
3322 }
Bill Wendling856ff412009-12-22 00:12:37 +00003323 SDValue A = DAG.getNode(ISD::ADD, getCurDebugLoc(),
3324 PtrVT, Ptr,
3325 DAG.getConstant(Offsets[i], PtrVT));
Dale Johannesen66978ee2009-01-31 02:22:37 +00003326 SDValue L = DAG.getLoad(ValueVTs[i], getCurDebugLoc(), Root,
Michael J. Spencere70c5262010-10-16 08:25:21 +00003327 A, MachinePointerInfo(SV, Offsets[i]), isVolatile,
Rafael Espindola95d594c2012-03-31 18:14:00 +00003328 isNonTemporal, isInvariant, Alignment, TBAAInfo,
3329 Ranges);
Bill Wendling856ff412009-12-22 00:12:37 +00003330
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003331 Values[i] = L;
Andrew Trickde91f3c2010-11-12 17:50:46 +00003332 Chains[ChainI] = L.getValue(1);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003333 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003334
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003335 if (!ConstantMemory) {
Scott Michelfdc40a02009-02-17 22:15:04 +00003336 SDValue Chain = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(),
Andrew Trickde91f3c2010-11-12 17:50:46 +00003337 MVT::Other, &Chains[0], ChainI);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003338 if (isVolatile)
3339 DAG.setRoot(Chain);
3340 else
3341 PendingLoads.push_back(Chain);
3342 }
3343
Bill Wendling4533cac2010-01-28 21:51:40 +00003344 setValue(&I, DAG.getNode(ISD::MERGE_VALUES, getCurDebugLoc(),
3345 DAG.getVTList(&ValueVTs[0], NumValues),
3346 &Values[0], NumValues));
Bill Wendling856ff412009-12-22 00:12:37 +00003347}
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003348
Dan Gohman46510a72010-04-15 01:51:59 +00003349void SelectionDAGBuilder::visitStore(const StoreInst &I) {
Eli Friedman327236c2011-08-24 20:50:09 +00003350 if (I.isAtomic())
3351 return visitAtomicStore(I);
3352
Dan Gohman46510a72010-04-15 01:51:59 +00003353 const Value *SrcV = I.getOperand(0);
3354 const Value *PtrV = I.getOperand(1);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003355
Owen Andersone50ed302009-08-10 22:56:29 +00003356 SmallVector<EVT, 4> ValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003357 SmallVector<uint64_t, 4> Offsets;
3358 ComputeValueVTs(TLI, SrcV->getType(), ValueVTs, &Offsets);
3359 unsigned NumValues = ValueVTs.size();
3360 if (NumValues == 0)
3361 return;
3362
3363 // Get the lowered operands. Note that we do this after
3364 // checking if NumResults is zero, because with zero results
3365 // the operands won't have values in the map.
3366 SDValue Src = getValue(SrcV);
3367 SDValue Ptr = getValue(PtrV);
3368
3369 SDValue Root = getRoot();
Andrew Trickde91f3c2010-11-12 17:50:46 +00003370 SmallVector<SDValue, 4> Chains(std::min(unsigned(MaxParallelChains),
3371 NumValues));
Owen Andersone50ed302009-08-10 22:56:29 +00003372 EVT PtrVT = Ptr.getValueType();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003373 bool isVolatile = I.isVolatile();
David Greene1e559442010-02-15 17:00:31 +00003374 bool isNonTemporal = I.getMetadata("nontemporal") != 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003375 unsigned Alignment = I.getAlignment();
Dan Gohmanf96e4bd2010-10-20 00:31:05 +00003376 const MDNode *TBAAInfo = I.getMetadata(LLVMContext::MD_tbaa);
Bill Wendling856ff412009-12-22 00:12:37 +00003377
Andrew Trickde91f3c2010-11-12 17:50:46 +00003378 unsigned ChainI = 0;
3379 for (unsigned i = 0; i != NumValues; ++i, ++ChainI) {
3380 // See visitLoad comments.
3381 if (ChainI == MaxParallelChains) {
3382 SDValue Chain = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(),
3383 MVT::Other, &Chains[0], ChainI);
3384 Root = Chain;
3385 ChainI = 0;
3386 }
Bill Wendling856ff412009-12-22 00:12:37 +00003387 SDValue Add = DAG.getNode(ISD::ADD, getCurDebugLoc(), PtrVT, Ptr,
3388 DAG.getConstant(Offsets[i], PtrVT));
Andrew Trickde91f3c2010-11-12 17:50:46 +00003389 SDValue St = DAG.getStore(Root, getCurDebugLoc(),
3390 SDValue(Src.getNode(), Src.getResNo() + i),
3391 Add, MachinePointerInfo(PtrV, Offsets[i]),
3392 isVolatile, isNonTemporal, Alignment, TBAAInfo);
3393 Chains[ChainI] = St;
Bill Wendling856ff412009-12-22 00:12:37 +00003394 }
3395
Devang Patel7e13efa2010-10-26 22:14:52 +00003396 SDValue StoreNode = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(),
Andrew Trickde91f3c2010-11-12 17:50:46 +00003397 MVT::Other, &Chains[0], ChainI);
Devang Patel7e13efa2010-10-26 22:14:52 +00003398 ++SDNodeOrder;
3399 AssignOrderingToNode(StoreNode.getNode());
3400 DAG.setRoot(StoreNode);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003401}
3402
Eli Friedman26689ac2011-08-03 21:06:02 +00003403static SDValue InsertFenceForAtomic(SDValue Chain, AtomicOrdering Order,
Eli Friedman327236c2011-08-24 20:50:09 +00003404 SynchronizationScope Scope,
Eli Friedman26689ac2011-08-03 21:06:02 +00003405 bool Before, DebugLoc dl,
3406 SelectionDAG &DAG,
3407 const TargetLowering &TLI) {
3408 // Fence, if necessary
3409 if (Before) {
Eli Friedman069e2ed2011-08-26 02:59:24 +00003410 if (Order == AcquireRelease || Order == SequentiallyConsistent)
Eli Friedman26689ac2011-08-03 21:06:02 +00003411 Order = Release;
3412 else if (Order == Acquire || Order == Monotonic)
3413 return Chain;
3414 } else {
3415 if (Order == AcquireRelease)
3416 Order = Acquire;
3417 else if (Order == Release || Order == Monotonic)
3418 return Chain;
3419 }
3420 SDValue Ops[3];
3421 Ops[0] = Chain;
Eli Friedman327236c2011-08-24 20:50:09 +00003422 Ops[1] = DAG.getConstant(Order, TLI.getPointerTy());
3423 Ops[2] = DAG.getConstant(Scope, TLI.getPointerTy());
Eli Friedman26689ac2011-08-03 21:06:02 +00003424 return DAG.getNode(ISD::ATOMIC_FENCE, dl, MVT::Other, Ops, 3);
3425}
3426
Eli Friedmanff030482011-07-28 21:48:00 +00003427void SelectionDAGBuilder::visitAtomicCmpXchg(const AtomicCmpXchgInst &I) {
Eli Friedman26689ac2011-08-03 21:06:02 +00003428 DebugLoc dl = getCurDebugLoc();
3429 AtomicOrdering Order = I.getOrdering();
Eli Friedman327236c2011-08-24 20:50:09 +00003430 SynchronizationScope Scope = I.getSynchScope();
Eli Friedman26689ac2011-08-03 21:06:02 +00003431
3432 SDValue InChain = getRoot();
3433
3434 if (TLI.getInsertFencesForAtomic())
Eli Friedman327236c2011-08-24 20:50:09 +00003435 InChain = InsertFenceForAtomic(InChain, Order, Scope, true, dl,
3436 DAG, TLI);
Eli Friedman26689ac2011-08-03 21:06:02 +00003437
Eli Friedman55ba8162011-07-29 03:05:32 +00003438 SDValue L =
Eli Friedman26689ac2011-08-03 21:06:02 +00003439 DAG.getAtomic(ISD::ATOMIC_CMP_SWAP, dl,
Eli Friedman55ba8162011-07-29 03:05:32 +00003440 getValue(I.getCompareOperand()).getValueType().getSimpleVT(),
Eli Friedman26689ac2011-08-03 21:06:02 +00003441 InChain,
Eli Friedman55ba8162011-07-29 03:05:32 +00003442 getValue(I.getPointerOperand()),
3443 getValue(I.getCompareOperand()),
3444 getValue(I.getNewValOperand()),
3445 MachinePointerInfo(I.getPointerOperand()), 0 /* Alignment */,
Eli Friedman327236c2011-08-24 20:50:09 +00003446 TLI.getInsertFencesForAtomic() ? Monotonic : Order,
3447 Scope);
Eli Friedman26689ac2011-08-03 21:06:02 +00003448
3449 SDValue OutChain = L.getValue(1);
3450
3451 if (TLI.getInsertFencesForAtomic())
Eli Friedman327236c2011-08-24 20:50:09 +00003452 OutChain = InsertFenceForAtomic(OutChain, Order, Scope, false, dl,
3453 DAG, TLI);
Eli Friedman26689ac2011-08-03 21:06:02 +00003454
Eli Friedman55ba8162011-07-29 03:05:32 +00003455 setValue(&I, L);
Eli Friedman26689ac2011-08-03 21:06:02 +00003456 DAG.setRoot(OutChain);
Eli Friedmanff030482011-07-28 21:48:00 +00003457}
3458
3459void SelectionDAGBuilder::visitAtomicRMW(const AtomicRMWInst &I) {
Eli Friedman26689ac2011-08-03 21:06:02 +00003460 DebugLoc dl = getCurDebugLoc();
Eli Friedman55ba8162011-07-29 03:05:32 +00003461 ISD::NodeType NT;
3462 switch (I.getOperation()) {
David Blaikie4d6ccb52012-01-20 21:51:11 +00003463 default: llvm_unreachable("Unknown atomicrmw operation");
Eli Friedman55ba8162011-07-29 03:05:32 +00003464 case AtomicRMWInst::Xchg: NT = ISD::ATOMIC_SWAP; break;
3465 case AtomicRMWInst::Add: NT = ISD::ATOMIC_LOAD_ADD; break;
3466 case AtomicRMWInst::Sub: NT = ISD::ATOMIC_LOAD_SUB; break;
3467 case AtomicRMWInst::And: NT = ISD::ATOMIC_LOAD_AND; break;
3468 case AtomicRMWInst::Nand: NT = ISD::ATOMIC_LOAD_NAND; break;
3469 case AtomicRMWInst::Or: NT = ISD::ATOMIC_LOAD_OR; break;
3470 case AtomicRMWInst::Xor: NT = ISD::ATOMIC_LOAD_XOR; break;
3471 case AtomicRMWInst::Max: NT = ISD::ATOMIC_LOAD_MAX; break;
3472 case AtomicRMWInst::Min: NT = ISD::ATOMIC_LOAD_MIN; break;
3473 case AtomicRMWInst::UMax: NT = ISD::ATOMIC_LOAD_UMAX; break;
3474 case AtomicRMWInst::UMin: NT = ISD::ATOMIC_LOAD_UMIN; break;
3475 }
Eli Friedman26689ac2011-08-03 21:06:02 +00003476 AtomicOrdering Order = I.getOrdering();
Eli Friedman327236c2011-08-24 20:50:09 +00003477 SynchronizationScope Scope = I.getSynchScope();
Eli Friedman26689ac2011-08-03 21:06:02 +00003478
3479 SDValue InChain = getRoot();
3480
3481 if (TLI.getInsertFencesForAtomic())
Eli Friedman327236c2011-08-24 20:50:09 +00003482 InChain = InsertFenceForAtomic(InChain, Order, Scope, true, dl,
3483 DAG, TLI);
Eli Friedman26689ac2011-08-03 21:06:02 +00003484
Eli Friedman55ba8162011-07-29 03:05:32 +00003485 SDValue L =
Eli Friedman26689ac2011-08-03 21:06:02 +00003486 DAG.getAtomic(NT, dl,
Eli Friedman55ba8162011-07-29 03:05:32 +00003487 getValue(I.getValOperand()).getValueType().getSimpleVT(),
Eli Friedman26689ac2011-08-03 21:06:02 +00003488 InChain,
Eli Friedman55ba8162011-07-29 03:05:32 +00003489 getValue(I.getPointerOperand()),
3490 getValue(I.getValOperand()),
3491 I.getPointerOperand(), 0 /* Alignment */,
Eli Friedman26689ac2011-08-03 21:06:02 +00003492 TLI.getInsertFencesForAtomic() ? Monotonic : Order,
Eli Friedman327236c2011-08-24 20:50:09 +00003493 Scope);
Eli Friedman26689ac2011-08-03 21:06:02 +00003494
3495 SDValue OutChain = L.getValue(1);
3496
3497 if (TLI.getInsertFencesForAtomic())
Eli Friedman327236c2011-08-24 20:50:09 +00003498 OutChain = InsertFenceForAtomic(OutChain, Order, Scope, false, dl,
3499 DAG, TLI);
Eli Friedman26689ac2011-08-03 21:06:02 +00003500
Eli Friedman55ba8162011-07-29 03:05:32 +00003501 setValue(&I, L);
Eli Friedman26689ac2011-08-03 21:06:02 +00003502 DAG.setRoot(OutChain);
Eli Friedmanff030482011-07-28 21:48:00 +00003503}
3504
Eli Friedman47f35132011-07-25 23:16:38 +00003505void SelectionDAGBuilder::visitFence(const FenceInst &I) {
Eli Friedman14648462011-07-27 22:21:52 +00003506 DebugLoc dl = getCurDebugLoc();
3507 SDValue Ops[3];
3508 Ops[0] = getRoot();
3509 Ops[1] = DAG.getConstant(I.getOrdering(), TLI.getPointerTy());
3510 Ops[2] = DAG.getConstant(I.getSynchScope(), TLI.getPointerTy());
3511 DAG.setRoot(DAG.getNode(ISD::ATOMIC_FENCE, dl, MVT::Other, Ops, 3));
Eli Friedman47f35132011-07-25 23:16:38 +00003512}
3513
Eli Friedman327236c2011-08-24 20:50:09 +00003514void SelectionDAGBuilder::visitAtomicLoad(const LoadInst &I) {
3515 DebugLoc dl = getCurDebugLoc();
3516 AtomicOrdering Order = I.getOrdering();
3517 SynchronizationScope Scope = I.getSynchScope();
3518
3519 SDValue InChain = getRoot();
3520
Eli Friedmanfd45fa12012-08-17 23:24:29 +00003521 EVT VT = TLI.getValueType(I.getType());
Eli Friedman327236c2011-08-24 20:50:09 +00003522
Eli Friedman596f4472011-09-13 22:19:59 +00003523 if (I.getAlignment() * 8 < VT.getSizeInBits())
Eli Friedmanfe731212011-09-13 20:50:54 +00003524 report_fatal_error("Cannot generate unaligned atomic load");
3525
Eli Friedman327236c2011-08-24 20:50:09 +00003526 SDValue L =
3527 DAG.getAtomic(ISD::ATOMIC_LOAD, dl, VT, VT, InChain,
3528 getValue(I.getPointerOperand()),
3529 I.getPointerOperand(), I.getAlignment(),
3530 TLI.getInsertFencesForAtomic() ? Monotonic : Order,
3531 Scope);
3532
3533 SDValue OutChain = L.getValue(1);
3534
3535 if (TLI.getInsertFencesForAtomic())
3536 OutChain = InsertFenceForAtomic(OutChain, Order, Scope, false, dl,
3537 DAG, TLI);
3538
3539 setValue(&I, L);
3540 DAG.setRoot(OutChain);
3541}
3542
3543void SelectionDAGBuilder::visitAtomicStore(const StoreInst &I) {
3544 DebugLoc dl = getCurDebugLoc();
3545
3546 AtomicOrdering Order = I.getOrdering();
3547 SynchronizationScope Scope = I.getSynchScope();
3548
3549 SDValue InChain = getRoot();
3550
Eli Friedmanfd45fa12012-08-17 23:24:29 +00003551 EVT VT = TLI.getValueType(I.getValueOperand()->getType());
Eli Friedmanfe731212011-09-13 20:50:54 +00003552
Eli Friedman596f4472011-09-13 22:19:59 +00003553 if (I.getAlignment() * 8 < VT.getSizeInBits())
Eli Friedmanfe731212011-09-13 20:50:54 +00003554 report_fatal_error("Cannot generate unaligned atomic store");
3555
Eli Friedman327236c2011-08-24 20:50:09 +00003556 if (TLI.getInsertFencesForAtomic())
3557 InChain = InsertFenceForAtomic(InChain, Order, Scope, true, dl,
3558 DAG, TLI);
3559
3560 SDValue OutChain =
Eli Friedmanfe731212011-09-13 20:50:54 +00003561 DAG.getAtomic(ISD::ATOMIC_STORE, dl, VT,
Eli Friedman327236c2011-08-24 20:50:09 +00003562 InChain,
3563 getValue(I.getPointerOperand()),
3564 getValue(I.getValueOperand()),
3565 I.getPointerOperand(), I.getAlignment(),
3566 TLI.getInsertFencesForAtomic() ? Monotonic : Order,
3567 Scope);
3568
3569 if (TLI.getInsertFencesForAtomic())
3570 OutChain = InsertFenceForAtomic(OutChain, Order, Scope, false, dl,
3571 DAG, TLI);
3572
3573 DAG.setRoot(OutChain);
3574}
3575
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003576/// visitTargetIntrinsic - Lower a call of a target intrinsic to an INTRINSIC
3577/// node.
Dan Gohman46510a72010-04-15 01:51:59 +00003578void SelectionDAGBuilder::visitTargetIntrinsic(const CallInst &I,
Dan Gohman2048b852009-11-23 18:04:58 +00003579 unsigned Intrinsic) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003580 bool HasChain = !I.doesNotAccessMemory();
3581 bool OnlyLoad = HasChain && I.onlyReadsMemory();
3582
3583 // Build the operand list.
3584 SmallVector<SDValue, 8> Ops;
3585 if (HasChain) { // If this intrinsic has side-effects, chainify it.
3586 if (OnlyLoad) {
3587 // We don't need to serialize loads against other loads.
3588 Ops.push_back(DAG.getRoot());
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003589 } else {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003590 Ops.push_back(getRoot());
3591 }
3592 }
Mon P Wang3efcd4a2008-11-01 20:24:53 +00003593
3594 // Info is set by getTgtMemInstrinsic
3595 TargetLowering::IntrinsicInfo Info;
3596 bool IsTgtIntrinsic = TLI.getTgtMemIntrinsic(Info, I, Intrinsic);
3597
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003598 // Add the intrinsic ID as an integer operand if it's not a target intrinsic.
Bob Wilson65ffec42010-09-21 17:56:22 +00003599 if (!IsTgtIntrinsic || Info.opc == ISD::INTRINSIC_VOID ||
3600 Info.opc == ISD::INTRINSIC_W_CHAIN)
Pete Cooperbf421392012-01-16 04:08:12 +00003601 Ops.push_back(DAG.getTargetConstant(Intrinsic, TLI.getPointerTy()));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003602
3603 // Add all operands of the call to the operand list.
Gabor Greif0635f352010-06-25 09:38:13 +00003604 for (unsigned i = 0, e = I.getNumArgOperands(); i != e; ++i) {
3605 SDValue Op = getValue(I.getArgOperand(i));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003606 Ops.push_back(Op);
3607 }
3608
Owen Andersone50ed302009-08-10 22:56:29 +00003609 SmallVector<EVT, 4> ValueVTs;
Bob Wilson8d919552009-07-31 22:41:21 +00003610 ComputeValueVTs(TLI, I.getType(), ValueVTs);
Bill Wendling856ff412009-12-22 00:12:37 +00003611
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003612 if (HasChain)
Owen Anderson825b72b2009-08-11 20:47:22 +00003613 ValueVTs.push_back(MVT::Other);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003614
Bob Wilson8d919552009-07-31 22:41:21 +00003615 SDVTList VTs = DAG.getVTList(ValueVTs.data(), ValueVTs.size());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003616
3617 // Create the node.
3618 SDValue Result;
Mon P Wang3efcd4a2008-11-01 20:24:53 +00003619 if (IsTgtIntrinsic) {
3620 // This is target intrinsic that touches memory
Dale Johannesen66978ee2009-01-31 02:22:37 +00003621 Result = DAG.getMemIntrinsicNode(Info.opc, getCurDebugLoc(),
Dan Gohmanfc166572009-04-09 23:54:40 +00003622 VTs, &Ops[0], Ops.size(),
Chris Lattnere9ba5dd2010-09-21 04:57:15 +00003623 Info.memVT,
3624 MachinePointerInfo(Info.ptrVal, Info.offset),
Mon P Wang3efcd4a2008-11-01 20:24:53 +00003625 Info.align, Info.vol,
3626 Info.readMem, Info.writeMem);
Bill Wendling856ff412009-12-22 00:12:37 +00003627 } else if (!HasChain) {
Scott Michelfdc40a02009-02-17 22:15:04 +00003628 Result = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, getCurDebugLoc(),
Dan Gohmanfc166572009-04-09 23:54:40 +00003629 VTs, &Ops[0], Ops.size());
Benjamin Kramerf0127052010-01-05 13:12:22 +00003630 } else if (!I.getType()->isVoidTy()) {
Scott Michelfdc40a02009-02-17 22:15:04 +00003631 Result = DAG.getNode(ISD::INTRINSIC_W_CHAIN, getCurDebugLoc(),
Dan Gohmanfc166572009-04-09 23:54:40 +00003632 VTs, &Ops[0], Ops.size());
Bill Wendling856ff412009-12-22 00:12:37 +00003633 } else {
Scott Michelfdc40a02009-02-17 22:15:04 +00003634 Result = DAG.getNode(ISD::INTRINSIC_VOID, getCurDebugLoc(),
Dan Gohmanfc166572009-04-09 23:54:40 +00003635 VTs, &Ops[0], Ops.size());
Bill Wendling856ff412009-12-22 00:12:37 +00003636 }
3637
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003638 if (HasChain) {
3639 SDValue Chain = Result.getValue(Result.getNode()->getNumValues()-1);
3640 if (OnlyLoad)
3641 PendingLoads.push_back(Chain);
3642 else
3643 DAG.setRoot(Chain);
3644 }
Bill Wendling856ff412009-12-22 00:12:37 +00003645
Benjamin Kramerf0127052010-01-05 13:12:22 +00003646 if (!I.getType()->isVoidTy()) {
Chris Lattnerdb125cf2011-07-18 04:54:35 +00003647 if (VectorType *PTy = dyn_cast<VectorType>(I.getType())) {
Owen Andersone50ed302009-08-10 22:56:29 +00003648 EVT VT = TLI.getValueType(PTy);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003649 Result = DAG.getNode(ISD::BITCAST, getCurDebugLoc(), VT, Result);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003650 }
Bill Wendling856ff412009-12-22 00:12:37 +00003651
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003652 setValue(&I, Result);
Evan Cheng5aef7952012-03-22 19:29:09 +00003653 } else {
3654 // Assign order to result here. If the intrinsic does not produce a result,
3655 // it won't be mapped to a SDNode and visit() will not assign it an order
3656 // number.
3657 ++SDNodeOrder;
3658 AssignOrderingToNode(Result.getNode());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003659 }
3660}
3661
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003662/// GetSignificand - Get the significand and build it into a floating-point
3663/// number with exponent of 1:
3664///
3665/// Op = (Op & 0x007fffff) | 0x3f800000;
3666///
3667/// where Op is the hexidecimal representation of floating point value.
Bill Wendling39150252008-09-09 20:39:27 +00003668static SDValue
Bill Wendling46ada192010-03-02 01:55:18 +00003669GetSignificand(SelectionDAG &DAG, SDValue Op, DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003670 SDValue t1 = DAG.getNode(ISD::AND, dl, MVT::i32, Op,
3671 DAG.getConstant(0x007fffff, MVT::i32));
3672 SDValue t2 = DAG.getNode(ISD::OR, dl, MVT::i32, t1,
3673 DAG.getConstant(0x3f800000, MVT::i32));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003674 return DAG.getNode(ISD::BITCAST, dl, MVT::f32, t2);
Bill Wendling39150252008-09-09 20:39:27 +00003675}
3676
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003677/// GetExponent - Get the exponent:
3678///
Bill Wendlinge9a72862009-01-20 21:17:57 +00003679/// (float)(int)(((Op & 0x7f800000) >> 23) - 127);
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003680///
3681/// where Op is the hexidecimal representation of floating point value.
Bill Wendling39150252008-09-09 20:39:27 +00003682static SDValue
Dale Johannesen66978ee2009-01-31 02:22:37 +00003683GetExponent(SelectionDAG &DAG, SDValue Op, const TargetLowering &TLI,
Bill Wendling46ada192010-03-02 01:55:18 +00003684 DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003685 SDValue t0 = DAG.getNode(ISD::AND, dl, MVT::i32, Op,
3686 DAG.getConstant(0x7f800000, MVT::i32));
3687 SDValue t1 = DAG.getNode(ISD::SRL, dl, MVT::i32, t0,
Duncan Sands92abc622009-01-31 15:50:11 +00003688 DAG.getConstant(23, TLI.getPointerTy()));
Owen Anderson825b72b2009-08-11 20:47:22 +00003689 SDValue t2 = DAG.getNode(ISD::SUB, dl, MVT::i32, t1,
3690 DAG.getConstant(127, MVT::i32));
Bill Wendling4533cac2010-01-28 21:51:40 +00003691 return DAG.getNode(ISD::SINT_TO_FP, dl, MVT::f32, t2);
Bill Wendling39150252008-09-09 20:39:27 +00003692}
3693
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003694/// getF32Constant - Get 32-bit floating point constant.
3695static SDValue
3696getF32Constant(SelectionDAG &DAG, unsigned Flt) {
Tim Northover0a29cb02013-01-22 09:46:31 +00003697 return DAG.getConstantFP(APFloat(APFloat::IEEEsingle, APInt(32, Flt)),
3698 MVT::f32);
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003699}
3700
Craig Topper538cd482012-11-24 18:52:06 +00003701/// expandExp - Lower an exp intrinsic. Handles the special sequences for
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003702/// limited-precision mode.
Craig Topper538cd482012-11-24 18:52:06 +00003703static SDValue expandExp(DebugLoc dl, SDValue Op, SelectionDAG &DAG,
3704 const TargetLowering &TLI) {
3705 if (Op.getValueType() == MVT::f32 &&
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003706 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003707
3708 // Put the exponent in the right bit position for later addition to the
3709 // final result:
3710 //
3711 // #define LOG2OFe 1.4426950f
3712 // IntegerPartOfX = ((int32_t)(X * LOG2OFe));
Owen Anderson825b72b2009-08-11 20:47:22 +00003713 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, Op,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003714 getF32Constant(DAG, 0x3fb8aa3b));
Owen Anderson825b72b2009-08-11 20:47:22 +00003715 SDValue IntegerPartOfX = DAG.getNode(ISD::FP_TO_SINT, dl, MVT::i32, t0);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003716
3717 // FractionalPartOfX = (X * LOG2OFe) - (float)IntegerPartOfX;
Owen Anderson825b72b2009-08-11 20:47:22 +00003718 SDValue t1 = DAG.getNode(ISD::SINT_TO_FP, dl, MVT::f32, IntegerPartOfX);
3719 SDValue X = DAG.getNode(ISD::FSUB, dl, MVT::f32, t0, t1);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003720
3721 // IntegerPartOfX <<= 23;
Owen Anderson825b72b2009-08-11 20:47:22 +00003722 IntegerPartOfX = DAG.getNode(ISD::SHL, dl, MVT::i32, IntegerPartOfX,
Duncan Sands92abc622009-01-31 15:50:11 +00003723 DAG.getConstant(23, TLI.getPointerTy()));
Bill Wendling856ff412009-12-22 00:12:37 +00003724
Craig Topperb3157722012-11-24 08:22:37 +00003725 SDValue TwoToFracPartOfX;
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003726 if (LimitFloatPrecision <= 6) {
3727 // For floating-point precision of 6:
3728 //
3729 // TwoToFractionalPartOfX =
3730 // 0.997535578f +
3731 // (0.735607626f + 0.252464424f * x) * x;
3732 //
3733 // error 0.0144103317, which is 6 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003734 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003735 getF32Constant(DAG, 0x3e814304));
Owen Anderson825b72b2009-08-11 20:47:22 +00003736 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003737 getF32Constant(DAG, 0x3f3c50c8));
Owen Anderson825b72b2009-08-11 20:47:22 +00003738 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
Craig Topperb3157722012-11-24 08:22:37 +00003739 TwoToFracPartOfX = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
3740 getF32Constant(DAG, 0x3f7f5e7e));
Craig Topper08ac4692012-11-16 20:01:39 +00003741 } else if (LimitFloatPrecision <= 12) {
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003742 // For floating-point precision of 12:
3743 //
3744 // TwoToFractionalPartOfX =
3745 // 0.999892986f +
3746 // (0.696457318f +
3747 // (0.224338339f + 0.792043434e-1f * x) * x) * x;
3748 //
3749 // 0.000107046256 error, which is 13 to 14 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003750 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003751 getF32Constant(DAG, 0x3da235e3));
Owen Anderson825b72b2009-08-11 20:47:22 +00003752 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003753 getF32Constant(DAG, 0x3e65b8f3));
Owen Anderson825b72b2009-08-11 20:47:22 +00003754 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3755 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003756 getF32Constant(DAG, 0x3f324b07));
Owen Anderson825b72b2009-08-11 20:47:22 +00003757 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
Craig Topperb3157722012-11-24 08:22:37 +00003758 TwoToFracPartOfX = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
3759 getF32Constant(DAG, 0x3f7ff8fd));
Craig Topper08ac4692012-11-16 20:01:39 +00003760 } else { // LimitFloatPrecision <= 18
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003761 // For floating-point precision of 18:
3762 //
3763 // TwoToFractionalPartOfX =
3764 // 0.999999982f +
3765 // (0.693148872f +
3766 // (0.240227044f +
3767 // (0.554906021e-1f +
3768 // (0.961591928e-2f +
3769 // (0.136028312e-2f + 0.157059148e-3f *x)*x)*x)*x)*x)*x;
3770 //
3771 // error 2.47208000*10^(-7), which is better than 18 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003772 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003773 getF32Constant(DAG, 0x3924b03e));
Owen Anderson825b72b2009-08-11 20:47:22 +00003774 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003775 getF32Constant(DAG, 0x3ab24b87));
Owen Anderson825b72b2009-08-11 20:47:22 +00003776 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3777 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003778 getF32Constant(DAG, 0x3c1d8c17));
Owen Anderson825b72b2009-08-11 20:47:22 +00003779 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3780 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003781 getF32Constant(DAG, 0x3d634a1d));
Owen Anderson825b72b2009-08-11 20:47:22 +00003782 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
3783 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003784 getF32Constant(DAG, 0x3e75fe14));
Owen Anderson825b72b2009-08-11 20:47:22 +00003785 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X);
3786 SDValue t11 = DAG.getNode(ISD::FADD, dl, MVT::f32, t10,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003787 getF32Constant(DAG, 0x3f317234));
Owen Anderson825b72b2009-08-11 20:47:22 +00003788 SDValue t12 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t11, X);
Craig Topperb3157722012-11-24 08:22:37 +00003789 TwoToFracPartOfX = DAG.getNode(ISD::FADD, dl, MVT::f32, t12,
3790 getF32Constant(DAG, 0x3f800000));
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003791 }
Craig Topperb3157722012-11-24 08:22:37 +00003792
3793 // Add the exponent into the result in integer domain.
3794 SDValue t13 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, TwoToFracPartOfX);
Craig Topper538cd482012-11-24 18:52:06 +00003795 return DAG.getNode(ISD::BITCAST, dl, MVT::f32,
3796 DAG.getNode(ISD::ADD, dl, MVT::i32,
3797 t13, IntegerPartOfX));
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003798 }
3799
Craig Topper538cd482012-11-24 18:52:06 +00003800 // No special expansion.
3801 return DAG.getNode(ISD::FEXP, dl, Op.getValueType(), Op);
Dale Johannesen59e577f2008-09-05 18:38:42 +00003802}
3803
Craig Topper5d1e0892012-11-23 18:38:31 +00003804/// expandLog - Lower a log intrinsic. Handles the special sequences for
Bill Wendling39150252008-09-09 20:39:27 +00003805/// limited-precision mode.
Craig Topper5d1e0892012-11-23 18:38:31 +00003806static SDValue expandLog(DebugLoc dl, SDValue Op, SelectionDAG &DAG,
3807 const TargetLowering &TLI) {
3808 if (Op.getValueType() == MVT::f32 &&
Bill Wendling39150252008-09-09 20:39:27 +00003809 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003810 SDValue Op1 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, Op);
Bill Wendling39150252008-09-09 20:39:27 +00003811
3812 // Scale the exponent by log(2) [0.69314718f].
Bill Wendling46ada192010-03-02 01:55:18 +00003813 SDValue Exp = GetExponent(DAG, Op1, TLI, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00003814 SDValue LogOfExponent = DAG.getNode(ISD::FMUL, dl, MVT::f32, Exp,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003815 getF32Constant(DAG, 0x3f317218));
Bill Wendling39150252008-09-09 20:39:27 +00003816
3817 // Get the significand and build it into a floating-point number with
3818 // exponent of 1.
Bill Wendling46ada192010-03-02 01:55:18 +00003819 SDValue X = GetSignificand(DAG, Op1, dl);
Bill Wendling39150252008-09-09 20:39:27 +00003820
Craig Topperdf0ea8d2012-11-16 19:08:44 +00003821 SDValue LogOfMantissa;
Bill Wendling39150252008-09-09 20:39:27 +00003822 if (LimitFloatPrecision <= 6) {
3823 // For floating-point precision of 6:
3824 //
3825 // LogofMantissa =
3826 // -1.1609546f +
3827 // (1.4034025f - 0.23903021f * x) * x;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003828 //
Bill Wendling39150252008-09-09 20:39:27 +00003829 // error 0.0034276066, which is better than 8 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003830 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003831 getF32Constant(DAG, 0xbe74c456));
Owen Anderson825b72b2009-08-11 20:47:22 +00003832 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003833 getF32Constant(DAG, 0x3fb3a2b1));
Owen Anderson825b72b2009-08-11 20:47:22 +00003834 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
Craig Topperdf0ea8d2012-11-16 19:08:44 +00003835 LogOfMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
3836 getF32Constant(DAG, 0x3f949a29));
Craig Topper08ac4692012-11-16 20:01:39 +00003837 } else if (LimitFloatPrecision <= 12) {
Bill Wendling39150252008-09-09 20:39:27 +00003838 // For floating-point precision of 12:
3839 //
3840 // LogOfMantissa =
3841 // -1.7417939f +
3842 // (2.8212026f +
3843 // (-1.4699568f +
3844 // (0.44717955f - 0.56570851e-1f * x) * x) * x) * x;
3845 //
3846 // error 0.000061011436, which is 14 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003847 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003848 getF32Constant(DAG, 0xbd67b6d6));
Owen Anderson825b72b2009-08-11 20:47:22 +00003849 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003850 getF32Constant(DAG, 0x3ee4f4b8));
Owen Anderson825b72b2009-08-11 20:47:22 +00003851 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3852 SDValue t3 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003853 getF32Constant(DAG, 0x3fbc278b));
Owen Anderson825b72b2009-08-11 20:47:22 +00003854 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3855 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003856 getF32Constant(DAG, 0x40348e95));
Owen Anderson825b72b2009-08-11 20:47:22 +00003857 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
Craig Topperdf0ea8d2012-11-16 19:08:44 +00003858 LogOfMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t6,
3859 getF32Constant(DAG, 0x3fdef31a));
Craig Topper08ac4692012-11-16 20:01:39 +00003860 } else { // LimitFloatPrecision <= 18
Bill Wendling39150252008-09-09 20:39:27 +00003861 // For floating-point precision of 18:
3862 //
3863 // LogOfMantissa =
3864 // -2.1072184f +
3865 // (4.2372794f +
3866 // (-3.7029485f +
3867 // (2.2781945f +
3868 // (-0.87823314f +
3869 // (0.19073739f - 0.17809712e-1f * x) * x) * x) * x) * x)*x;
3870 //
3871 // error 0.0000023660568, which is better than 18 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003872 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003873 getF32Constant(DAG, 0xbc91e5ac));
Owen Anderson825b72b2009-08-11 20:47:22 +00003874 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003875 getF32Constant(DAG, 0x3e4350aa));
Owen Anderson825b72b2009-08-11 20:47:22 +00003876 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3877 SDValue t3 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003878 getF32Constant(DAG, 0x3f60d3e3));
Owen Anderson825b72b2009-08-11 20:47:22 +00003879 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3880 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003881 getF32Constant(DAG, 0x4011cdf0));
Owen Anderson825b72b2009-08-11 20:47:22 +00003882 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3883 SDValue t7 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003884 getF32Constant(DAG, 0x406cfd1c));
Owen Anderson825b72b2009-08-11 20:47:22 +00003885 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
3886 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003887 getF32Constant(DAG, 0x408797cb));
Owen Anderson825b72b2009-08-11 20:47:22 +00003888 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X);
Craig Topperdf0ea8d2012-11-16 19:08:44 +00003889 LogOfMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t10,
3890 getF32Constant(DAG, 0x4006dcab));
Bill Wendling39150252008-09-09 20:39:27 +00003891 }
Craig Topperdf0ea8d2012-11-16 19:08:44 +00003892
Craig Topper5d1e0892012-11-23 18:38:31 +00003893 return DAG.getNode(ISD::FADD, dl, MVT::f32, LogOfExponent, LogOfMantissa);
Bill Wendling39150252008-09-09 20:39:27 +00003894 }
3895
Craig Topper5d1e0892012-11-23 18:38:31 +00003896 // No special expansion.
3897 return DAG.getNode(ISD::FLOG, dl, Op.getValueType(), Op);
Dale Johannesen59e577f2008-09-05 18:38:42 +00003898}
3899
Craig Topper5d1e0892012-11-23 18:38:31 +00003900/// expandLog2 - Lower a log2 intrinsic. Handles the special sequences for
Bill Wendling3eb59402008-09-09 00:28:24 +00003901/// limited-precision mode.
Craig Topper5d1e0892012-11-23 18:38:31 +00003902static SDValue expandLog2(DebugLoc dl, SDValue Op, SelectionDAG &DAG,
3903 const TargetLowering &TLI) {
3904 if (Op.getValueType() == MVT::f32 &&
Bill Wendling3eb59402008-09-09 00:28:24 +00003905 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003906 SDValue Op1 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, Op);
Bill Wendling3eb59402008-09-09 00:28:24 +00003907
Bill Wendling39150252008-09-09 20:39:27 +00003908 // Get the exponent.
Bill Wendling46ada192010-03-02 01:55:18 +00003909 SDValue LogOfExponent = GetExponent(DAG, Op1, TLI, dl);
Bill Wendling856ff412009-12-22 00:12:37 +00003910
Bill Wendling3eb59402008-09-09 00:28:24 +00003911 // Get the significand and build it into a floating-point number with
Bill Wendling39150252008-09-09 20:39:27 +00003912 // exponent of 1.
Bill Wendling46ada192010-03-02 01:55:18 +00003913 SDValue X = GetSignificand(DAG, Op1, dl);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003914
Bill Wendling3eb59402008-09-09 00:28:24 +00003915 // Different possible minimax approximations of significand in
3916 // floating-point for various degrees of accuracy over [1,2].
Craig Topperdf0ea8d2012-11-16 19:08:44 +00003917 SDValue Log2ofMantissa;
Bill Wendling3eb59402008-09-09 00:28:24 +00003918 if (LimitFloatPrecision <= 6) {
3919 // For floating-point precision of 6:
3920 //
3921 // Log2ofMantissa = -1.6749035f + (2.0246817f - .34484768f * x) * x;
3922 //
3923 // error 0.0049451742, which is more than 7 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003924 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003925 getF32Constant(DAG, 0xbeb08fe0));
Owen Anderson825b72b2009-08-11 20:47:22 +00003926 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003927 getF32Constant(DAG, 0x40019463));
Owen Anderson825b72b2009-08-11 20:47:22 +00003928 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
Craig Topperdf0ea8d2012-11-16 19:08:44 +00003929 Log2ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
3930 getF32Constant(DAG, 0x3fd6633d));
Craig Topper08ac4692012-11-16 20:01:39 +00003931 } else if (LimitFloatPrecision <= 12) {
Bill Wendling3eb59402008-09-09 00:28:24 +00003932 // For floating-point precision of 12:
3933 //
3934 // Log2ofMantissa =
3935 // -2.51285454f +
3936 // (4.07009056f +
3937 // (-2.12067489f +
3938 // (.645142248f - 0.816157886e-1f * x) * x) * x) * x;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003939 //
Bill Wendling3eb59402008-09-09 00:28:24 +00003940 // error 0.0000876136000, which is better than 13 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003941 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003942 getF32Constant(DAG, 0xbda7262e));
Owen Anderson825b72b2009-08-11 20:47:22 +00003943 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003944 getF32Constant(DAG, 0x3f25280b));
Owen Anderson825b72b2009-08-11 20:47:22 +00003945 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3946 SDValue t3 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003947 getF32Constant(DAG, 0x4007b923));
Owen Anderson825b72b2009-08-11 20:47:22 +00003948 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3949 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003950 getF32Constant(DAG, 0x40823e2f));
Owen Anderson825b72b2009-08-11 20:47:22 +00003951 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
Craig Topperdf0ea8d2012-11-16 19:08:44 +00003952 Log2ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t6,
3953 getF32Constant(DAG, 0x4020d29c));
Craig Topper08ac4692012-11-16 20:01:39 +00003954 } else { // LimitFloatPrecision <= 18
Bill Wendling3eb59402008-09-09 00:28:24 +00003955 // For floating-point precision of 18:
3956 //
3957 // Log2ofMantissa =
3958 // -3.0400495f +
3959 // (6.1129976f +
3960 // (-5.3420409f +
3961 // (3.2865683f +
3962 // (-1.2669343f +
3963 // (0.27515199f -
3964 // 0.25691327e-1f * x) * x) * x) * x) * x) * x;
3965 //
3966 // error 0.0000018516, which is better than 18 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003967 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003968 getF32Constant(DAG, 0xbcd2769e));
Owen Anderson825b72b2009-08-11 20:47:22 +00003969 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003970 getF32Constant(DAG, 0x3e8ce0b9));
Owen Anderson825b72b2009-08-11 20:47:22 +00003971 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3972 SDValue t3 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003973 getF32Constant(DAG, 0x3fa22ae7));
Owen Anderson825b72b2009-08-11 20:47:22 +00003974 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3975 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003976 getF32Constant(DAG, 0x40525723));
Owen Anderson825b72b2009-08-11 20:47:22 +00003977 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3978 SDValue t7 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003979 getF32Constant(DAG, 0x40aaf200));
Owen Anderson825b72b2009-08-11 20:47:22 +00003980 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
3981 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003982 getF32Constant(DAG, 0x40c39dad));
Owen Anderson825b72b2009-08-11 20:47:22 +00003983 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X);
Craig Topperdf0ea8d2012-11-16 19:08:44 +00003984 Log2ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t10,
3985 getF32Constant(DAG, 0x4042902c));
Bill Wendling3eb59402008-09-09 00:28:24 +00003986 }
Craig Topperdf0ea8d2012-11-16 19:08:44 +00003987
Craig Topper5d1e0892012-11-23 18:38:31 +00003988 return DAG.getNode(ISD::FADD, dl, MVT::f32, LogOfExponent, Log2ofMantissa);
Dale Johannesen853244f2008-09-05 23:49:37 +00003989 }
Bill Wendling3eb59402008-09-09 00:28:24 +00003990
Craig Topper5d1e0892012-11-23 18:38:31 +00003991 // No special expansion.
3992 return DAG.getNode(ISD::FLOG2, dl, Op.getValueType(), Op);
Dale Johannesen59e577f2008-09-05 18:38:42 +00003993}
3994
Craig Topper5d1e0892012-11-23 18:38:31 +00003995/// expandLog10 - Lower a log10 intrinsic. Handles the special sequences for
Bill Wendling3eb59402008-09-09 00:28:24 +00003996/// limited-precision mode.
Craig Topper5d1e0892012-11-23 18:38:31 +00003997static SDValue expandLog10(DebugLoc dl, SDValue Op, SelectionDAG &DAG,
3998 const TargetLowering &TLI) {
3999 if (Op.getValueType() == MVT::f32 &&
Bill Wendling3eb59402008-09-09 00:28:24 +00004000 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004001 SDValue Op1 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, Op);
Bill Wendling3eb59402008-09-09 00:28:24 +00004002
Bill Wendling39150252008-09-09 20:39:27 +00004003 // Scale the exponent by log10(2) [0.30102999f].
Bill Wendling46ada192010-03-02 01:55:18 +00004004 SDValue Exp = GetExponent(DAG, Op1, TLI, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00004005 SDValue LogOfExponent = DAG.getNode(ISD::FMUL, dl, MVT::f32, Exp,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004006 getF32Constant(DAG, 0x3e9a209a));
Bill Wendling3eb59402008-09-09 00:28:24 +00004007
4008 // Get the significand and build it into a floating-point number with
Bill Wendling39150252008-09-09 20:39:27 +00004009 // exponent of 1.
Bill Wendling46ada192010-03-02 01:55:18 +00004010 SDValue X = GetSignificand(DAG, Op1, dl);
Bill Wendling3eb59402008-09-09 00:28:24 +00004011
Craig Topperdf0ea8d2012-11-16 19:08:44 +00004012 SDValue Log10ofMantissa;
Bill Wendling3eb59402008-09-09 00:28:24 +00004013 if (LimitFloatPrecision <= 6) {
Bill Wendlingbd297bc2008-09-09 18:42:23 +00004014 // For floating-point precision of 6:
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004015 //
Bill Wendlingbd297bc2008-09-09 18:42:23 +00004016 // Log10ofMantissa =
4017 // -0.50419619f +
4018 // (0.60948995f - 0.10380950f * x) * x;
4019 //
4020 // error 0.0014886165, which is 6 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00004021 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004022 getF32Constant(DAG, 0xbdd49a13));
Owen Anderson825b72b2009-08-11 20:47:22 +00004023 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004024 getF32Constant(DAG, 0x3f1c0789));
Owen Anderson825b72b2009-08-11 20:47:22 +00004025 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
Craig Topperdf0ea8d2012-11-16 19:08:44 +00004026 Log10ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
4027 getF32Constant(DAG, 0x3f011300));
Craig Topper08ac4692012-11-16 20:01:39 +00004028 } else if (LimitFloatPrecision <= 12) {
Bill Wendling3eb59402008-09-09 00:28:24 +00004029 // For floating-point precision of 12:
4030 //
4031 // Log10ofMantissa =
4032 // -0.64831180f +
4033 // (0.91751397f +
4034 // (-0.31664806f + 0.47637168e-1f * x) * x) * x;
4035 //
4036 // error 0.00019228036, which is better than 12 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00004037 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004038 getF32Constant(DAG, 0x3d431f31));
Owen Anderson825b72b2009-08-11 20:47:22 +00004039 SDValue t1 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004040 getF32Constant(DAG, 0x3ea21fb2));
Owen Anderson825b72b2009-08-11 20:47:22 +00004041 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
4042 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004043 getF32Constant(DAG, 0x3f6ae232));
Owen Anderson825b72b2009-08-11 20:47:22 +00004044 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
Craig Topperdf0ea8d2012-11-16 19:08:44 +00004045 Log10ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t4,
4046 getF32Constant(DAG, 0x3f25f7c3));
Craig Topper08ac4692012-11-16 20:01:39 +00004047 } else { // LimitFloatPrecision <= 18
Bill Wendlingbd297bc2008-09-09 18:42:23 +00004048 // For floating-point precision of 18:
4049 //
4050 // Log10ofMantissa =
4051 // -0.84299375f +
4052 // (1.5327582f +
4053 // (-1.0688956f +
4054 // (0.49102474f +
4055 // (-0.12539807f + 0.13508273e-1f * x) * x) * x) * x) * x;
4056 //
4057 // error 0.0000037995730, which is better than 18 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00004058 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004059 getF32Constant(DAG, 0x3c5d51ce));
Owen Anderson825b72b2009-08-11 20:47:22 +00004060 SDValue t1 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004061 getF32Constant(DAG, 0x3e00685a));
Owen Anderson825b72b2009-08-11 20:47:22 +00004062 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
4063 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004064 getF32Constant(DAG, 0x3efb6798));
Owen Anderson825b72b2009-08-11 20:47:22 +00004065 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
4066 SDValue t5 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004067 getF32Constant(DAG, 0x3f88d192));
Owen Anderson825b72b2009-08-11 20:47:22 +00004068 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
4069 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004070 getF32Constant(DAG, 0x3fc4316c));
Owen Anderson825b72b2009-08-11 20:47:22 +00004071 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
Craig Topperdf0ea8d2012-11-16 19:08:44 +00004072 Log10ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t8,
4073 getF32Constant(DAG, 0x3f57ce70));
Bill Wendling3eb59402008-09-09 00:28:24 +00004074 }
Craig Topperdf0ea8d2012-11-16 19:08:44 +00004075
Craig Topper5d1e0892012-11-23 18:38:31 +00004076 return DAG.getNode(ISD::FADD, dl, MVT::f32, LogOfExponent, Log10ofMantissa);
Dale Johannesen852680a2008-09-05 21:27:19 +00004077 }
Bill Wendling3eb59402008-09-09 00:28:24 +00004078
Craig Topper5d1e0892012-11-23 18:38:31 +00004079 // No special expansion.
4080 return DAG.getNode(ISD::FLOG10, dl, Op.getValueType(), Op);
Dale Johannesen59e577f2008-09-05 18:38:42 +00004081}
4082
Craig Topper538cd482012-11-24 18:52:06 +00004083/// expandExp2 - Lower an exp2 intrinsic. Handles the special sequences for
Bill Wendlinge10c8142008-09-09 22:39:21 +00004084/// limited-precision mode.
Craig Topper538cd482012-11-24 18:52:06 +00004085static SDValue expandExp2(DebugLoc dl, SDValue Op, SelectionDAG &DAG,
4086 const TargetLowering &TLI) {
4087 if (Op.getValueType() == MVT::f32 &&
Bill Wendlinge10c8142008-09-09 22:39:21 +00004088 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004089 SDValue IntegerPartOfX = DAG.getNode(ISD::FP_TO_SINT, dl, MVT::i32, Op);
Bill Wendlinge10c8142008-09-09 22:39:21 +00004090
4091 // FractionalPartOfX = x - (float)IntegerPartOfX;
Owen Anderson825b72b2009-08-11 20:47:22 +00004092 SDValue t1 = DAG.getNode(ISD::SINT_TO_FP, dl, MVT::f32, IntegerPartOfX);
4093 SDValue X = DAG.getNode(ISD::FSUB, dl, MVT::f32, Op, t1);
Bill Wendlinge10c8142008-09-09 22:39:21 +00004094
4095 // IntegerPartOfX <<= 23;
Owen Anderson825b72b2009-08-11 20:47:22 +00004096 IntegerPartOfX = DAG.getNode(ISD::SHL, dl, MVT::i32, IntegerPartOfX,
Duncan Sands92abc622009-01-31 15:50:11 +00004097 DAG.getConstant(23, TLI.getPointerTy()));
Bill Wendlinge10c8142008-09-09 22:39:21 +00004098
Craig Topperb3157722012-11-24 08:22:37 +00004099 SDValue TwoToFractionalPartOfX;
Bill Wendlinge10c8142008-09-09 22:39:21 +00004100 if (LimitFloatPrecision <= 6) {
4101 // For floating-point precision of 6:
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004102 //
Bill Wendlinge10c8142008-09-09 22:39:21 +00004103 // TwoToFractionalPartOfX =
4104 // 0.997535578f +
4105 // (0.735607626f + 0.252464424f * x) * x;
4106 //
4107 // error 0.0144103317, which is 6 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00004108 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004109 getF32Constant(DAG, 0x3e814304));
Owen Anderson825b72b2009-08-11 20:47:22 +00004110 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004111 getF32Constant(DAG, 0x3f3c50c8));
Owen Anderson825b72b2009-08-11 20:47:22 +00004112 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
Craig Topperb3157722012-11-24 08:22:37 +00004113 TwoToFractionalPartOfX = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
4114 getF32Constant(DAG, 0x3f7f5e7e));
Craig Topper08ac4692012-11-16 20:01:39 +00004115 } else if (LimitFloatPrecision <= 12) {
Bill Wendlinge10c8142008-09-09 22:39:21 +00004116 // For floating-point precision of 12:
4117 //
4118 // TwoToFractionalPartOfX =
4119 // 0.999892986f +
4120 // (0.696457318f +
4121 // (0.224338339f + 0.792043434e-1f * x) * x) * x;
4122 //
4123 // error 0.000107046256, which is 13 to 14 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00004124 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004125 getF32Constant(DAG, 0x3da235e3));
Owen Anderson825b72b2009-08-11 20:47:22 +00004126 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004127 getF32Constant(DAG, 0x3e65b8f3));
Owen Anderson825b72b2009-08-11 20:47:22 +00004128 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
4129 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004130 getF32Constant(DAG, 0x3f324b07));
Owen Anderson825b72b2009-08-11 20:47:22 +00004131 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
Craig Topperb3157722012-11-24 08:22:37 +00004132 TwoToFractionalPartOfX = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
4133 getF32Constant(DAG, 0x3f7ff8fd));
Craig Topper08ac4692012-11-16 20:01:39 +00004134 } else { // LimitFloatPrecision <= 18
Bill Wendlinge10c8142008-09-09 22:39:21 +00004135 // For floating-point precision of 18:
4136 //
4137 // TwoToFractionalPartOfX =
4138 // 0.999999982f +
4139 // (0.693148872f +
4140 // (0.240227044f +
4141 // (0.554906021e-1f +
4142 // (0.961591928e-2f +
4143 // (0.136028312e-2f + 0.157059148e-3f *x)*x)*x)*x)*x)*x;
4144 // error 2.47208000*10^(-7), which is better than 18 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00004145 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004146 getF32Constant(DAG, 0x3924b03e));
Owen Anderson825b72b2009-08-11 20:47:22 +00004147 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004148 getF32Constant(DAG, 0x3ab24b87));
Owen Anderson825b72b2009-08-11 20:47:22 +00004149 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
4150 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004151 getF32Constant(DAG, 0x3c1d8c17));
Owen Anderson825b72b2009-08-11 20:47:22 +00004152 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
4153 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004154 getF32Constant(DAG, 0x3d634a1d));
Owen Anderson825b72b2009-08-11 20:47:22 +00004155 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
4156 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004157 getF32Constant(DAG, 0x3e75fe14));
Owen Anderson825b72b2009-08-11 20:47:22 +00004158 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X);
4159 SDValue t11 = DAG.getNode(ISD::FADD, dl, MVT::f32, t10,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004160 getF32Constant(DAG, 0x3f317234));
Owen Anderson825b72b2009-08-11 20:47:22 +00004161 SDValue t12 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t11, X);
Craig Topperb3157722012-11-24 08:22:37 +00004162 TwoToFractionalPartOfX = DAG.getNode(ISD::FADD, dl, MVT::f32, t12,
4163 getF32Constant(DAG, 0x3f800000));
Bill Wendlinge10c8142008-09-09 22:39:21 +00004164 }
Craig Topperb3157722012-11-24 08:22:37 +00004165
4166 // Add the exponent into the result in integer domain.
4167 SDValue t13 = DAG.getNode(ISD::BITCAST, dl, MVT::i32,
4168 TwoToFractionalPartOfX);
Craig Topper538cd482012-11-24 18:52:06 +00004169 return DAG.getNode(ISD::BITCAST, dl, MVT::f32,
4170 DAG.getNode(ISD::ADD, dl, MVT::i32,
4171 t13, IntegerPartOfX));
Dale Johannesen601d3c02008-09-05 01:48:15 +00004172 }
Bill Wendlinge10c8142008-09-09 22:39:21 +00004173
Craig Topper538cd482012-11-24 18:52:06 +00004174 // No special expansion.
4175 return DAG.getNode(ISD::FEXP2, dl, Op.getValueType(), Op);
Dale Johannesen601d3c02008-09-05 01:48:15 +00004176}
4177
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004178/// visitPow - Lower a pow intrinsic. Handles the special sequences for
4179/// limited-precision mode with x == 10.0f.
Craig Topper327e4cb2012-11-25 08:08:58 +00004180static SDValue expandPow(DebugLoc dl, SDValue LHS, SDValue RHS,
4181 SelectionDAG &DAG, const TargetLowering &TLI) {
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004182 bool IsExp10 = false;
Craig Topper327e4cb2012-11-25 08:08:58 +00004183 if (LHS.getValueType() == MVT::f32 && LHS.getValueType() == MVT::f32 &&
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004184 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Craig Topper327e4cb2012-11-25 08:08:58 +00004185 if (ConstantFPSDNode *LHSC = dyn_cast<ConstantFPSDNode>(LHS)) {
4186 APFloat Ten(10.0f);
4187 IsExp10 = LHSC->isExactlyValue(Ten);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004188 }
4189 }
4190
Craig Topperc1aa6382012-11-25 00:48:58 +00004191 if (IsExp10) {
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004192 // Put the exponent in the right bit position for later addition to the
4193 // final result:
4194 //
4195 // #define LOG2OF10 3.3219281f
4196 // IntegerPartOfX = (int32_t)(x * LOG2OF10);
Craig Topper327e4cb2012-11-25 08:08:58 +00004197 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, RHS,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004198 getF32Constant(DAG, 0x40549a78));
Owen Anderson825b72b2009-08-11 20:47:22 +00004199 SDValue IntegerPartOfX = DAG.getNode(ISD::FP_TO_SINT, dl, MVT::i32, t0);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004200
4201 // FractionalPartOfX = x - (float)IntegerPartOfX;
Owen Anderson825b72b2009-08-11 20:47:22 +00004202 SDValue t1 = DAG.getNode(ISD::SINT_TO_FP, dl, MVT::f32, IntegerPartOfX);
4203 SDValue X = DAG.getNode(ISD::FSUB, dl, MVT::f32, t0, t1);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004204
4205 // IntegerPartOfX <<= 23;
Owen Anderson825b72b2009-08-11 20:47:22 +00004206 IntegerPartOfX = DAG.getNode(ISD::SHL, dl, MVT::i32, IntegerPartOfX,
Duncan Sands92abc622009-01-31 15:50:11 +00004207 DAG.getConstant(23, TLI.getPointerTy()));
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004208
Craig Topper915562e2012-11-25 00:15:07 +00004209 SDValue TwoToFractionalPartOfX;
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004210 if (LimitFloatPrecision <= 6) {
4211 // For floating-point precision of 6:
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004212 //
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004213 // twoToFractionalPartOfX =
4214 // 0.997535578f +
4215 // (0.735607626f + 0.252464424f * x) * x;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004216 //
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004217 // error 0.0144103317, which is 6 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00004218 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004219 getF32Constant(DAG, 0x3e814304));
Owen Anderson825b72b2009-08-11 20:47:22 +00004220 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004221 getF32Constant(DAG, 0x3f3c50c8));
Owen Anderson825b72b2009-08-11 20:47:22 +00004222 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
Craig Topper915562e2012-11-25 00:15:07 +00004223 TwoToFractionalPartOfX = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
4224 getF32Constant(DAG, 0x3f7f5e7e));
Craig Topper08ac4692012-11-16 20:01:39 +00004225 } else if (LimitFloatPrecision <= 12) {
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004226 // For floating-point precision of 12:
4227 //
4228 // TwoToFractionalPartOfX =
4229 // 0.999892986f +
4230 // (0.696457318f +
4231 // (0.224338339f + 0.792043434e-1f * x) * x) * x;
4232 //
4233 // error 0.000107046256, which is 13 to 14 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00004234 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004235 getF32Constant(DAG, 0x3da235e3));
Owen Anderson825b72b2009-08-11 20:47:22 +00004236 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004237 getF32Constant(DAG, 0x3e65b8f3));
Owen Anderson825b72b2009-08-11 20:47:22 +00004238 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
4239 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004240 getF32Constant(DAG, 0x3f324b07));
Owen Anderson825b72b2009-08-11 20:47:22 +00004241 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
Craig Topper915562e2012-11-25 00:15:07 +00004242 TwoToFractionalPartOfX = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
4243 getF32Constant(DAG, 0x3f7ff8fd));
Craig Topper08ac4692012-11-16 20:01:39 +00004244 } else { // LimitFloatPrecision <= 18
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004245 // For floating-point precision of 18:
4246 //
4247 // TwoToFractionalPartOfX =
4248 // 0.999999982f +
4249 // (0.693148872f +
4250 // (0.240227044f +
4251 // (0.554906021e-1f +
4252 // (0.961591928e-2f +
4253 // (0.136028312e-2f + 0.157059148e-3f *x)*x)*x)*x)*x)*x;
4254 // error 2.47208000*10^(-7), which is better than 18 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00004255 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004256 getF32Constant(DAG, 0x3924b03e));
Owen Anderson825b72b2009-08-11 20:47:22 +00004257 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004258 getF32Constant(DAG, 0x3ab24b87));
Owen Anderson825b72b2009-08-11 20:47:22 +00004259 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
4260 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004261 getF32Constant(DAG, 0x3c1d8c17));
Owen Anderson825b72b2009-08-11 20:47:22 +00004262 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
4263 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004264 getF32Constant(DAG, 0x3d634a1d));
Owen Anderson825b72b2009-08-11 20:47:22 +00004265 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
4266 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004267 getF32Constant(DAG, 0x3e75fe14));
Owen Anderson825b72b2009-08-11 20:47:22 +00004268 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X);
4269 SDValue t11 = DAG.getNode(ISD::FADD, dl, MVT::f32, t10,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004270 getF32Constant(DAG, 0x3f317234));
Owen Anderson825b72b2009-08-11 20:47:22 +00004271 SDValue t12 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t11, X);
Craig Topper915562e2012-11-25 00:15:07 +00004272 TwoToFractionalPartOfX = DAG.getNode(ISD::FADD, dl, MVT::f32, t12,
4273 getF32Constant(DAG, 0x3f800000));
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004274 }
Craig Topper915562e2012-11-25 00:15:07 +00004275
4276 SDValue t13 = DAG.getNode(ISD::BITCAST, dl,MVT::i32,TwoToFractionalPartOfX);
Craig Topper327e4cb2012-11-25 08:08:58 +00004277 return DAG.getNode(ISD::BITCAST, dl, MVT::f32,
4278 DAG.getNode(ISD::ADD, dl, MVT::i32,
4279 t13, IntegerPartOfX));
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004280 }
4281
Craig Topper327e4cb2012-11-25 08:08:58 +00004282 // No special expansion.
4283 return DAG.getNode(ISD::FPOW, dl, LHS.getValueType(), LHS, RHS);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004284}
4285
Chris Lattnerf031e8a2010-01-01 03:32:16 +00004286
4287/// ExpandPowI - Expand a llvm.powi intrinsic.
4288static SDValue ExpandPowI(DebugLoc DL, SDValue LHS, SDValue RHS,
4289 SelectionDAG &DAG) {
4290 // If RHS is a constant, we can expand this out to a multiplication tree,
4291 // otherwise we end up lowering to a call to __powidf2 (for example). When
4292 // optimizing for size, we only want to do this if the expansion would produce
4293 // a small number of multiplies, otherwise we do the full expansion.
4294 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS)) {
4295 // Get the exponent as a positive value.
4296 unsigned Val = RHSC->getSExtValue();
4297 if ((int)Val < 0) Val = -Val;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004298
Chris Lattnerf031e8a2010-01-01 03:32:16 +00004299 // powi(x, 0) -> 1.0
4300 if (Val == 0)
4301 return DAG.getConstantFP(1.0, LHS.getValueType());
4302
Dan Gohmanae541aa2010-04-15 04:33:49 +00004303 const Function *F = DAG.getMachineFunction().getFunction();
Bill Wendling831737d2012-12-30 10:32:01 +00004304 if (!F->getAttributes().hasAttribute(AttributeSet::FunctionIndex,
4305 Attribute::OptimizeForSize) ||
Chris Lattnerf031e8a2010-01-01 03:32:16 +00004306 // If optimizing for size, don't insert too many multiplies. This
4307 // inserts up to 5 multiplies.
4308 CountPopulation_32(Val)+Log2_32(Val) < 7) {
4309 // We use the simple binary decomposition method to generate the multiply
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004310 // sequence. There are more optimal ways to do this (for example,
Chris Lattnerf031e8a2010-01-01 03:32:16 +00004311 // powi(x,15) generates one more multiply than it should), but this has
4312 // the benefit of being both really simple and much better than a libcall.
4313 SDValue Res; // Logically starts equal to 1.0
4314 SDValue CurSquare = LHS;
4315 while (Val) {
Mikhail Glushenkovbfdfea82010-01-01 04:41:36 +00004316 if (Val & 1) {
Chris Lattnerf031e8a2010-01-01 03:32:16 +00004317 if (Res.getNode())
4318 Res = DAG.getNode(ISD::FMUL, DL,Res.getValueType(), Res, CurSquare);
4319 else
4320 Res = CurSquare; // 1.0*CurSquare.
Mikhail Glushenkovbfdfea82010-01-01 04:41:36 +00004321 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004322
Chris Lattnerf031e8a2010-01-01 03:32:16 +00004323 CurSquare = DAG.getNode(ISD::FMUL, DL, CurSquare.getValueType(),
4324 CurSquare, CurSquare);
4325 Val >>= 1;
4326 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004327
Chris Lattnerf031e8a2010-01-01 03:32:16 +00004328 // If the original was negative, invert the result, producing 1/(x*x*x).
4329 if (RHSC->getSExtValue() < 0)
4330 Res = DAG.getNode(ISD::FDIV, DL, LHS.getValueType(),
4331 DAG.getConstantFP(1.0, LHS.getValueType()), Res);
4332 return Res;
4333 }
4334 }
4335
4336 // Otherwise, expand to a libcall.
4337 return DAG.getNode(ISD::FPOWI, DL, LHS.getValueType(), LHS, RHS);
4338}
4339
Devang Patel227dfdb2011-05-16 21:24:05 +00004340// getTruncatedArgReg - Find underlying register used for an truncated
4341// argument.
4342static unsigned getTruncatedArgReg(const SDValue &N) {
4343 if (N.getOpcode() != ISD::TRUNCATE)
4344 return 0;
4345
4346 const SDValue &Ext = N.getOperand(0);
4347 if (Ext.getOpcode() == ISD::AssertZext || Ext.getOpcode() == ISD::AssertSext){
4348 const SDValue &CFR = Ext.getOperand(0);
4349 if (CFR.getOpcode() == ISD::CopyFromReg)
4350 return cast<RegisterSDNode>(CFR.getOperand(1))->getReg();
Craig Topper7eb46d82012-04-11 04:55:51 +00004351 if (CFR.getOpcode() == ISD::TRUNCATE)
4352 return getTruncatedArgReg(CFR);
Devang Patel227dfdb2011-05-16 21:24:05 +00004353 }
4354 return 0;
4355}
4356
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00004357/// EmitFuncArgumentDbgValue - If the DbgValueInst is a dbg_value of a function
4358/// argument, create the corresponding DBG_VALUE machine instruction for it now.
4359/// At the end of instruction selection, they will be inserted to the entry BB.
Evan Cheng9e8a2b92010-04-29 01:40:30 +00004360bool
Devang Patel78a06e52010-08-25 20:39:26 +00004361SelectionDAGBuilder::EmitFuncArgumentDbgValue(const Value *V, MDNode *Variable,
Michael J. Spencere70c5262010-10-16 08:25:21 +00004362 int64_t Offset,
Dan Gohman5d11ea32010-05-01 00:33:16 +00004363 const SDValue &N) {
Devang Patel0b48ead2010-08-31 22:22:42 +00004364 const Argument *Arg = dyn_cast<Argument>(V);
4365 if (!Arg)
Evan Cheng9e8a2b92010-04-29 01:40:30 +00004366 return false;
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00004367
Devang Patel719f6a92010-04-29 20:40:36 +00004368 MachineFunction &MF = DAG.getMachineFunction();
Devang Patela90b3052010-11-02 17:01:30 +00004369 const TargetInstrInfo *TII = DAG.getTarget().getInstrInfo();
4370 const TargetRegisterInfo *TRI = DAG.getTarget().getRegisterInfo();
4371
Devang Patela83ce982010-04-29 18:50:36 +00004372 // Ignore inlined function arguments here.
4373 DIVariable DV(Variable);
Devang Patel719f6a92010-04-29 20:40:36 +00004374 if (DV.isInlinedFnArgument(MF.getFunction()))
Devang Patela83ce982010-04-29 18:50:36 +00004375 return false;
4376
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00004377 unsigned Reg = 0;
Devang Patel9aee3352011-09-08 22:59:09 +00004378 // Some arguments' frame index is recorded during argument lowering.
4379 Offset = FuncInfo.getArgumentFrameIndex(Arg);
4380 if (Offset)
Craig Topper7eb46d82012-04-11 04:55:51 +00004381 Reg = TRI->getFrameRegister(MF);
Devang Patel0b48ead2010-08-31 22:22:42 +00004382
Devang Patel9aee3352011-09-08 22:59:09 +00004383 if (!Reg && N.getNode()) {
Devang Patel227dfdb2011-05-16 21:24:05 +00004384 if (N.getOpcode() == ISD::CopyFromReg)
4385 Reg = cast<RegisterSDNode>(N.getOperand(1))->getReg();
4386 else
4387 Reg = getTruncatedArgReg(N);
4388 if (Reg && TargetRegisterInfo::isVirtualRegister(Reg)) {
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00004389 MachineRegisterInfo &RegInfo = MF.getRegInfo();
4390 unsigned PR = RegInfo.getLiveInPhysReg(Reg);
4391 if (PR)
4392 Reg = PR;
4393 }
4394 }
4395
Evan Chenga36acad2010-04-29 06:33:38 +00004396 if (!Reg) {
Devang Patela90b3052010-11-02 17:01:30 +00004397 // Check if ValueMap has reg number.
Evan Chenga36acad2010-04-29 06:33:38 +00004398 DenseMap<const Value *, unsigned>::iterator VMI = FuncInfo.ValueMap.find(V);
Devang Patel8bc9ef72010-11-02 17:19:03 +00004399 if (VMI != FuncInfo.ValueMap.end())
4400 Reg = VMI->second;
Evan Chenga36acad2010-04-29 06:33:38 +00004401 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004402
Devang Patel8bc9ef72010-11-02 17:19:03 +00004403 if (!Reg && N.getNode()) {
Devang Patela90b3052010-11-02 17:01:30 +00004404 // Check if frame index is available.
4405 if (LoadSDNode *LNode = dyn_cast<LoadSDNode>(N.getNode()))
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004406 if (FrameIndexSDNode *FINode =
Devang Patela90b3052010-11-02 17:01:30 +00004407 dyn_cast<FrameIndexSDNode>(LNode->getBasePtr().getNode())) {
4408 Reg = TRI->getFrameRegister(MF);
4409 Offset = FINode->getIndex();
4410 }
Devang Patel8bc9ef72010-11-02 17:19:03 +00004411 }
4412
4413 if (!Reg)
4414 return false;
Devang Patela90b3052010-11-02 17:01:30 +00004415
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00004416 MachineInstrBuilder MIB = BuildMI(MF, getCurDebugLoc(),
4417 TII->get(TargetOpcode::DBG_VALUE))
Evan Chenga36acad2010-04-29 06:33:38 +00004418 .addReg(Reg, RegState::Debug).addImm(Offset).addMetadata(Variable);
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00004419 FuncInfo.ArgDbgValues.push_back(&*MIB);
Evan Cheng9e8a2b92010-04-29 01:40:30 +00004420 return true;
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00004421}
Chris Lattnerf031e8a2010-01-01 03:32:16 +00004422
Douglas Gregor7d9663c2010-05-11 06:17:44 +00004423// VisualStudio defines setjmp as _setjmp
Michael J. Spencer1f409602010-09-24 19:48:47 +00004424#if defined(_MSC_VER) && defined(setjmp) && \
4425 !defined(setjmp_undefined_for_msvc)
4426# pragma push_macro("setjmp")
4427# undef setjmp
4428# define setjmp_undefined_for_msvc
Douglas Gregor7d9663c2010-05-11 06:17:44 +00004429#endif
4430
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004431/// visitIntrinsicCall - Lower the call to the specified intrinsic function. If
4432/// we want to emit this as a call to a named external function, return the name
4433/// otherwise lower it and return null.
4434const char *
Dan Gohman46510a72010-04-15 01:51:59 +00004435SelectionDAGBuilder::visitIntrinsicCall(const CallInst &I, unsigned Intrinsic) {
Dale Johannesen66978ee2009-01-31 02:22:37 +00004436 DebugLoc dl = getCurDebugLoc();
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004437 SDValue Res;
4438
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004439 switch (Intrinsic) {
4440 default:
4441 // By default, turn this into a target intrinsic node.
4442 visitTargetIntrinsic(I, Intrinsic);
4443 return 0;
4444 case Intrinsic::vastart: visitVAStart(I); return 0;
4445 case Intrinsic::vaend: visitVAEnd(I); return 0;
4446 case Intrinsic::vacopy: visitVACopy(I); return 0;
4447 case Intrinsic::returnaddress:
Bill Wendling4533cac2010-01-28 21:51:40 +00004448 setValue(&I, DAG.getNode(ISD::RETURNADDR, dl, TLI.getPointerTy(),
Gabor Greif0635f352010-06-25 09:38:13 +00004449 getValue(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004450 return 0;
Bill Wendlingd5d81912008-09-26 22:10:44 +00004451 case Intrinsic::frameaddress:
Bill Wendling4533cac2010-01-28 21:51:40 +00004452 setValue(&I, DAG.getNode(ISD::FRAMEADDR, dl, TLI.getPointerTy(),
Gabor Greif0635f352010-06-25 09:38:13 +00004453 getValue(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004454 return 0;
4455 case Intrinsic::setjmp:
Bill Wendlingc27facc2012-03-05 19:29:36 +00004456 return &"_setjmp"[!TLI.usesUnderscoreSetJmp()];
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004457 case Intrinsic::longjmp:
Bill Wendlingc27facc2012-03-05 19:29:36 +00004458 return &"_longjmp"[!TLI.usesUnderscoreLongJmp()];
Chris Lattner824b9582008-11-21 16:42:48 +00004459 case Intrinsic::memcpy: {
Mon P Wang20adc9d2010-04-04 03:10:48 +00004460 // Assert for address < 256 since we support only user defined address
4461 // spaces.
Gabor Greif0635f352010-06-25 09:38:13 +00004462 assert(cast<PointerType>(I.getArgOperand(0)->getType())->getAddressSpace()
Mon P Wang20adc9d2010-04-04 03:10:48 +00004463 < 256 &&
Gabor Greif0635f352010-06-25 09:38:13 +00004464 cast<PointerType>(I.getArgOperand(1)->getType())->getAddressSpace()
Mon P Wang20adc9d2010-04-04 03:10:48 +00004465 < 256 &&
4466 "Unknown address space");
Gabor Greif0635f352010-06-25 09:38:13 +00004467 SDValue Op1 = getValue(I.getArgOperand(0));
4468 SDValue Op2 = getValue(I.getArgOperand(1));
4469 SDValue Op3 = getValue(I.getArgOperand(2));
4470 unsigned Align = cast<ConstantInt>(I.getArgOperand(3))->getZExtValue();
4471 bool isVol = cast<ConstantInt>(I.getArgOperand(4))->getZExtValue();
Mon P Wang20adc9d2010-04-04 03:10:48 +00004472 DAG.setRoot(DAG.getMemcpy(getRoot(), dl, Op1, Op2, Op3, Align, isVol, false,
Chris Lattnere72f2022010-09-21 05:40:29 +00004473 MachinePointerInfo(I.getArgOperand(0)),
4474 MachinePointerInfo(I.getArgOperand(1))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004475 return 0;
4476 }
Chris Lattner824b9582008-11-21 16:42:48 +00004477 case Intrinsic::memset: {
Mon P Wang20adc9d2010-04-04 03:10:48 +00004478 // Assert for address < 256 since we support only user defined address
4479 // spaces.
Gabor Greif0635f352010-06-25 09:38:13 +00004480 assert(cast<PointerType>(I.getArgOperand(0)->getType())->getAddressSpace()
Mon P Wang20adc9d2010-04-04 03:10:48 +00004481 < 256 &&
4482 "Unknown address space");
Gabor Greif0635f352010-06-25 09:38:13 +00004483 SDValue Op1 = getValue(I.getArgOperand(0));
4484 SDValue Op2 = getValue(I.getArgOperand(1));
4485 SDValue Op3 = getValue(I.getArgOperand(2));
4486 unsigned Align = cast<ConstantInt>(I.getArgOperand(3))->getZExtValue();
4487 bool isVol = cast<ConstantInt>(I.getArgOperand(4))->getZExtValue();
Mon P Wang20adc9d2010-04-04 03:10:48 +00004488 DAG.setRoot(DAG.getMemset(getRoot(), dl, Op1, Op2, Op3, Align, isVol,
Chris Lattnere72f2022010-09-21 05:40:29 +00004489 MachinePointerInfo(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004490 return 0;
4491 }
Chris Lattner824b9582008-11-21 16:42:48 +00004492 case Intrinsic::memmove: {
Mon P Wang20adc9d2010-04-04 03:10:48 +00004493 // Assert for address < 256 since we support only user defined address
4494 // spaces.
Gabor Greif0635f352010-06-25 09:38:13 +00004495 assert(cast<PointerType>(I.getArgOperand(0)->getType())->getAddressSpace()
Mon P Wang20adc9d2010-04-04 03:10:48 +00004496 < 256 &&
Gabor Greif0635f352010-06-25 09:38:13 +00004497 cast<PointerType>(I.getArgOperand(1)->getType())->getAddressSpace()
Mon P Wang20adc9d2010-04-04 03:10:48 +00004498 < 256 &&
4499 "Unknown address space");
Gabor Greif0635f352010-06-25 09:38:13 +00004500 SDValue Op1 = getValue(I.getArgOperand(0));
4501 SDValue Op2 = getValue(I.getArgOperand(1));
4502 SDValue Op3 = getValue(I.getArgOperand(2));
4503 unsigned Align = cast<ConstantInt>(I.getArgOperand(3))->getZExtValue();
4504 bool isVol = cast<ConstantInt>(I.getArgOperand(4))->getZExtValue();
Mon P Wang20adc9d2010-04-04 03:10:48 +00004505 DAG.setRoot(DAG.getMemmove(getRoot(), dl, Op1, Op2, Op3, Align, isVol,
Chris Lattnere72f2022010-09-21 05:40:29 +00004506 MachinePointerInfo(I.getArgOperand(0)),
4507 MachinePointerInfo(I.getArgOperand(1))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004508 return 0;
4509 }
Bill Wendling92c1e122009-02-13 02:16:35 +00004510 case Intrinsic::dbg_declare: {
Dan Gohman46510a72010-04-15 01:51:59 +00004511 const DbgDeclareInst &DI = cast<DbgDeclareInst>(I);
Devang Patelac1ceb32009-10-09 22:42:28 +00004512 MDNode *Variable = DI.getVariable();
Dan Gohman46510a72010-04-15 01:51:59 +00004513 const Value *Address = DI.getAddress();
Eric Christopher8f2a88d2012-03-15 21:33:41 +00004514 if (!Address || !DIVariable(Variable).Verify()) {
4515 DEBUG(dbgs() << "Dropping debug info for " << DI << "\n");
Dale Johannesen8ac38f22010-02-08 21:53:27 +00004516 return 0;
Eric Christopher8f2a88d2012-03-15 21:33:41 +00004517 }
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004518
4519 // Build an entry in DbgOrdering. Debug info input nodes get an SDNodeOrder
4520 // but do not always have a corresponding SDNode built. The SDNodeOrder
4521 // absolute, but not relative, values are different depending on whether
4522 // debug info exists.
4523 ++SDNodeOrder;
Devang Patel3f74a112010-09-02 21:29:42 +00004524
4525 // Check if address has undef value.
4526 if (isa<UndefValue>(Address) ||
4527 (Address->use_empty() && !isa<Argument>(Address))) {
Eric Christopher24413672012-02-23 03:39:39 +00004528 DEBUG(dbgs() << "Dropping debug info for " << DI << "\n");
Devang Patel3f74a112010-09-02 21:29:42 +00004529 return 0;
4530 }
4531
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004532 SDValue &N = NodeMap[Address];
Devang Patel0b48ead2010-08-31 22:22:42 +00004533 if (!N.getNode() && isa<Argument>(Address))
4534 // Check unused arguments map.
4535 N = UnusedArgNodeMap[Address];
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004536 SDDbgValue *SDV;
4537 if (N.getNode()) {
Devang Patel8e741ed2010-09-02 21:02:27 +00004538 if (const BitCastInst *BCI = dyn_cast<BitCastInst>(Address))
4539 Address = BCI->getOperand(0);
Eric Christopher178606d2012-02-24 01:59:08 +00004540 // Parameters are handled specially.
4541 bool isParameter =
4542 (DIVariable(Variable).getTag() == dwarf::DW_TAG_arg_variable ||
4543 isa<Argument>(Address));
4544
Devang Patel8e741ed2010-09-02 21:02:27 +00004545 const AllocaInst *AI = dyn_cast<AllocaInst>(Address);
4546
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004547 if (isParameter && !AI) {
4548 FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(N.getNode());
4549 if (FINode)
4550 // Byval parameter. We have a frame index at this point.
4551 SDV = DAG.getDbgValue(Variable, FINode->getIndex(),
4552 0, dl, SDNodeOrder);
Devang Patelafeaae72010-12-06 22:39:26 +00004553 else {
Devang Patel227dfdb2011-05-16 21:24:05 +00004554 // Address is an argument, so try to emit its dbg value using
4555 // virtual register info from the FuncInfo.ValueMap.
4556 EmitFuncArgumentDbgValue(Address, Variable, 0, N);
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004557 return 0;
Devang Patelafeaae72010-12-06 22:39:26 +00004558 }
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004559 } else if (AI)
4560 SDV = DAG.getDbgValue(Variable, N.getNode(), N.getResNo(),
4561 0, dl, SDNodeOrder);
Devang Patelafeaae72010-12-06 22:39:26 +00004562 else {
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004563 // Can't do anything with other non-AI cases yet.
Eric Christopher24413672012-02-23 03:39:39 +00004564 DEBUG(dbgs() << "Dropping debug info for " << DI << "\n");
Eric Christopher178606d2012-02-24 01:59:08 +00004565 DEBUG(dbgs() << "non-AllocaInst issue for Address: \n\t");
4566 DEBUG(Address->dump());
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004567 return 0;
Devang Patelafeaae72010-12-06 22:39:26 +00004568 }
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004569 DAG.AddDbgValue(SDV, N.getNode(), isParameter);
4570 } else {
Gabor Greiffb4032f2010-10-01 10:32:19 +00004571 // If Address is an argument then try to emit its dbg value using
Michael J. Spencere70c5262010-10-16 08:25:21 +00004572 // virtual register info from the FuncInfo.ValueMap.
Devang Patel6cd467b2010-08-26 22:53:27 +00004573 if (!EmitFuncArgumentDbgValue(Address, Variable, 0, N)) {
Devang Patel1397fdc2010-09-15 14:48:53 +00004574 // If variable is pinned by a alloca in dominating bb then
4575 // use StaticAllocaMap.
4576 if (const AllocaInst *AI = dyn_cast<AllocaInst>(Address)) {
Devang Patel27ede1b2010-09-15 18:13:55 +00004577 if (AI->getParent() != DI.getParent()) {
4578 DenseMap<const AllocaInst*, int>::iterator SI =
4579 FuncInfo.StaticAllocaMap.find(AI);
4580 if (SI != FuncInfo.StaticAllocaMap.end()) {
4581 SDV = DAG.getDbgValue(Variable, SI->second,
4582 0, dl, SDNodeOrder);
4583 DAG.AddDbgValue(SDV, 0, false);
4584 return 0;
4585 }
Devang Patel1397fdc2010-09-15 14:48:53 +00004586 }
4587 }
Eric Christopher0822e012012-02-23 03:39:43 +00004588 DEBUG(dbgs() << "Dropping debug info for " << DI << "\n");
Devang Patel6cd467b2010-08-26 22:53:27 +00004589 }
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004590 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004591 return 0;
Bill Wendling92c1e122009-02-13 02:16:35 +00004592 }
Dale Johannesen904c2fa2010-02-01 19:54:53 +00004593 case Intrinsic::dbg_value: {
Dan Gohman46510a72010-04-15 01:51:59 +00004594 const DbgValueInst &DI = cast<DbgValueInst>(I);
Devang Patel02f0dbd2010-05-07 22:04:20 +00004595 if (!DIVariable(DI.getVariable()).Verify())
Dale Johannesen904c2fa2010-02-01 19:54:53 +00004596 return 0;
4597
4598 MDNode *Variable = DI.getVariable();
Devang Patel00190342010-03-15 19:15:44 +00004599 uint64_t Offset = DI.getOffset();
Dan Gohman46510a72010-04-15 01:51:59 +00004600 const Value *V = DI.getValue();
Dale Johannesen904c2fa2010-02-01 19:54:53 +00004601 if (!V)
4602 return 0;
Devang Patel00190342010-03-15 19:15:44 +00004603
4604 // Build an entry in DbgOrdering. Debug info input nodes get an SDNodeOrder
4605 // but do not always have a corresponding SDNode built. The SDNodeOrder
4606 // absolute, but not relative, values are different depending on whether
4607 // debug info exists.
4608 ++SDNodeOrder;
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004609 SDDbgValue *SDV;
Devang Patel57871242011-08-03 23:13:55 +00004610 if (isa<ConstantInt>(V) || isa<ConstantFP>(V) || isa<UndefValue>(V)) {
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004611 SDV = DAG.getDbgValue(Variable, V, Offset, dl, SDNodeOrder);
4612 DAG.AddDbgValue(SDV, 0, false);
Devang Patel00190342010-03-15 19:15:44 +00004613 } else {
Dale Johannesenbdc09d92010-07-16 00:02:08 +00004614 // Do not use getValue() in here; we don't want to generate code at
4615 // this point if it hasn't been done yet.
Devang Patel9126c0d2010-06-01 19:59:01 +00004616 SDValue N = NodeMap[V];
4617 if (!N.getNode() && isa<Argument>(V))
4618 // Check unused arguments map.
4619 N = UnusedArgNodeMap[V];
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004620 if (N.getNode()) {
Devang Patel78a06e52010-08-25 20:39:26 +00004621 if (!EmitFuncArgumentDbgValue(V, Variable, Offset, N)) {
Evan Cheng9e8a2b92010-04-29 01:40:30 +00004622 SDV = DAG.getDbgValue(Variable, N.getNode(),
4623 N.getResNo(), Offset, dl, SDNodeOrder);
4624 DAG.AddDbgValue(SDV, N.getNode(), false);
4625 }
Devang Patela778f5c2011-02-18 22:43:42 +00004626 } else if (!V->use_empty() ) {
Dale Johannesenbdc09d92010-07-16 00:02:08 +00004627 // Do not call getValue(V) yet, as we don't want to generate code.
4628 // Remember it for later.
4629 DanglingDebugInfo DDI(&DI, dl, SDNodeOrder);
4630 DanglingDebugInfoMap[V] = DDI;
Devang Patel0991dfb2010-08-27 22:25:51 +00004631 } else {
Devang Patel00190342010-03-15 19:15:44 +00004632 // We may expand this to cover more cases. One case where we have no
Devang Patelafeaae72010-12-06 22:39:26 +00004633 // data available is an unreferenced parameter.
Eric Christopher0822e012012-02-23 03:39:43 +00004634 DEBUG(dbgs() << "Dropping debug info for " << DI << "\n");
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004635 }
Devang Patel00190342010-03-15 19:15:44 +00004636 }
4637
4638 // Build a debug info table entry.
Dan Gohman46510a72010-04-15 01:51:59 +00004639 if (const BitCastInst *BCI = dyn_cast<BitCastInst>(V))
Dale Johannesen904c2fa2010-02-01 19:54:53 +00004640 V = BCI->getOperand(0);
Dan Gohman46510a72010-04-15 01:51:59 +00004641 const AllocaInst *AI = dyn_cast<AllocaInst>(V);
Dale Johannesen904c2fa2010-02-01 19:54:53 +00004642 // Don't handle byval struct arguments or VLAs, for example.
Eric Christopher7e1e18f2012-03-26 06:10:32 +00004643 if (!AI) {
Eric Christopher9fc5c832012-03-28 07:34:36 +00004644 DEBUG(dbgs() << "Dropping debug location info for:\n " << DI << "\n");
4645 DEBUG(dbgs() << " Last seen at:\n " << *V << "\n");
Dale Johannesen904c2fa2010-02-01 19:54:53 +00004646 return 0;
Eric Christopher7e1e18f2012-03-26 06:10:32 +00004647 }
Dale Johannesen904c2fa2010-02-01 19:54:53 +00004648 DenseMap<const AllocaInst*, int>::iterator SI =
4649 FuncInfo.StaticAllocaMap.find(AI);
4650 if (SI == FuncInfo.StaticAllocaMap.end())
4651 return 0; // VLAs.
4652 int FI = SI->second;
Michael J. Spencere70c5262010-10-16 08:25:21 +00004653
Chris Lattner512063d2010-04-05 06:19:28 +00004654 MachineModuleInfo &MMI = DAG.getMachineFunction().getMMI();
4655 if (!DI.getDebugLoc().isUnknown() && MMI.hasDebugInfo())
4656 MMI.setVariableDbgInfo(Variable, FI, DI.getDebugLoc());
Dale Johannesen904c2fa2010-02-01 19:54:53 +00004657 return 0;
4658 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004659
Duncan Sandsb01bbdc2009-10-14 16:11:37 +00004660 case Intrinsic::eh_typeid_for: {
Chris Lattner512063d2010-04-05 06:19:28 +00004661 // Find the type id for the given typeinfo.
Gabor Greif0635f352010-06-25 09:38:13 +00004662 GlobalVariable *GV = ExtractTypeInfo(I.getArgOperand(0));
Chris Lattner512063d2010-04-05 06:19:28 +00004663 unsigned TypeID = DAG.getMachineFunction().getMMI().getTypeIDFor(GV);
4664 Res = DAG.getConstant(TypeID, MVT::i32);
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004665 setValue(&I, Res);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004666 return 0;
4667 }
4668
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004669 case Intrinsic::eh_return_i32:
4670 case Intrinsic::eh_return_i64:
Chris Lattner512063d2010-04-05 06:19:28 +00004671 DAG.getMachineFunction().getMMI().setCallsEHReturn(true);
4672 DAG.setRoot(DAG.getNode(ISD::EH_RETURN, dl,
4673 MVT::Other,
4674 getControlRoot(),
Gabor Greif0635f352010-06-25 09:38:13 +00004675 getValue(I.getArgOperand(0)),
4676 getValue(I.getArgOperand(1))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004677 return 0;
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004678 case Intrinsic::eh_unwind_init:
Chris Lattner512063d2010-04-05 06:19:28 +00004679 DAG.getMachineFunction().getMMI().setCallsUnwindInit(true);
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004680 return 0;
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004681 case Intrinsic::eh_dwarf_cfa: {
Gabor Greif0635f352010-06-25 09:38:13 +00004682 SDValue CfaArg = DAG.getSExtOrTrunc(getValue(I.getArgOperand(0)), dl,
Duncan Sands3a66a682009-10-13 21:04:12 +00004683 TLI.getPointerTy());
Dale Johannesenfa42dea2009-01-30 01:34:22 +00004684 SDValue Offset = DAG.getNode(ISD::ADD, dl,
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004685 TLI.getPointerTy(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00004686 DAG.getNode(ISD::FRAME_TO_ARGS_OFFSET, dl,
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004687 TLI.getPointerTy()),
4688 CfaArg);
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004689 SDValue FA = DAG.getNode(ISD::FRAMEADDR, dl,
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004690 TLI.getPointerTy(),
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004691 DAG.getConstant(0, TLI.getPointerTy()));
Bill Wendling4533cac2010-01-28 21:51:40 +00004692 setValue(&I, DAG.getNode(ISD::ADD, dl, TLI.getPointerTy(),
4693 FA, Offset));
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004694 return 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004695 }
Jim Grosbachca752c92010-01-28 01:45:32 +00004696 case Intrinsic::eh_sjlj_callsite: {
Chris Lattner512063d2010-04-05 06:19:28 +00004697 MachineModuleInfo &MMI = DAG.getMachineFunction().getMMI();
Gabor Greif0635f352010-06-25 09:38:13 +00004698 ConstantInt *CI = dyn_cast<ConstantInt>(I.getArgOperand(0));
Jim Grosbachca752c92010-01-28 01:45:32 +00004699 assert(CI && "Non-constant call site value in eh.sjlj.callsite!");
Chris Lattner512063d2010-04-05 06:19:28 +00004700 assert(MMI.getCurrentCallSite() == 0 && "Overlapping call sites!");
Jim Grosbachca752c92010-01-28 01:45:32 +00004701
Chris Lattner512063d2010-04-05 06:19:28 +00004702 MMI.setCurrentCallSite(CI->getZExtValue());
Jim Grosbachca752c92010-01-28 01:45:32 +00004703 return 0;
4704 }
Bill Wendling6ef94172011-09-28 03:36:43 +00004705 case Intrinsic::eh_sjlj_functioncontext: {
4706 // Get and store the index of the function context.
4707 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
Bill Wendlingadbf7b22011-09-28 03:52:41 +00004708 AllocaInst *FnCtx =
4709 cast<AllocaInst>(I.getArgOperand(0)->stripPointerCasts());
Bill Wendling6ef94172011-09-28 03:36:43 +00004710 int FI = FuncInfo.StaticAllocaMap[FnCtx];
4711 MFI->setFunctionContextIndex(FI);
4712 return 0;
4713 }
Jim Grosbach23ff7cf2010-05-26 20:22:18 +00004714 case Intrinsic::eh_sjlj_setjmp: {
Bill Wendlingce370cf2011-10-07 21:25:38 +00004715 SDValue Ops[2];
4716 Ops[0] = getRoot();
4717 Ops[1] = getValue(I.getArgOperand(0));
4718 SDValue Op = DAG.getNode(ISD::EH_SJLJ_SETJMP, dl,
4719 DAG.getVTList(MVT::i32, MVT::Other),
4720 Ops, 2);
4721 setValue(&I, Op.getValue(0));
4722 DAG.setRoot(Op.getValue(1));
Jim Grosbach23ff7cf2010-05-26 20:22:18 +00004723 return 0;
4724 }
Jim Grosbach5eb19512010-05-22 01:06:18 +00004725 case Intrinsic::eh_sjlj_longjmp: {
Jim Grosbach23ff7cf2010-05-26 20:22:18 +00004726 DAG.setRoot(DAG.getNode(ISD::EH_SJLJ_LONGJMP, dl, MVT::Other,
Jim Grosbache4ad3872010-10-19 23:27:08 +00004727 getRoot(), getValue(I.getArgOperand(0))));
4728 return 0;
4729 }
Jim Grosbachca752c92010-01-28 01:45:32 +00004730
Dale Johannesen0488fb62010-09-30 23:57:10 +00004731 case Intrinsic::x86_mmx_pslli_w:
4732 case Intrinsic::x86_mmx_pslli_d:
4733 case Intrinsic::x86_mmx_pslli_q:
4734 case Intrinsic::x86_mmx_psrli_w:
4735 case Intrinsic::x86_mmx_psrli_d:
4736 case Intrinsic::x86_mmx_psrli_q:
4737 case Intrinsic::x86_mmx_psrai_w:
4738 case Intrinsic::x86_mmx_psrai_d: {
4739 SDValue ShAmt = getValue(I.getArgOperand(1));
4740 if (isa<ConstantSDNode>(ShAmt)) {
4741 visitTargetIntrinsic(I, Intrinsic);
4742 return 0;
4743 }
4744 unsigned NewIntrinsic = 0;
4745 EVT ShAmtVT = MVT::v2i32;
4746 switch (Intrinsic) {
4747 case Intrinsic::x86_mmx_pslli_w:
4748 NewIntrinsic = Intrinsic::x86_mmx_psll_w;
4749 break;
4750 case Intrinsic::x86_mmx_pslli_d:
4751 NewIntrinsic = Intrinsic::x86_mmx_psll_d;
4752 break;
4753 case Intrinsic::x86_mmx_pslli_q:
4754 NewIntrinsic = Intrinsic::x86_mmx_psll_q;
4755 break;
4756 case Intrinsic::x86_mmx_psrli_w:
4757 NewIntrinsic = Intrinsic::x86_mmx_psrl_w;
4758 break;
4759 case Intrinsic::x86_mmx_psrli_d:
4760 NewIntrinsic = Intrinsic::x86_mmx_psrl_d;
4761 break;
4762 case Intrinsic::x86_mmx_psrli_q:
4763 NewIntrinsic = Intrinsic::x86_mmx_psrl_q;
4764 break;
4765 case Intrinsic::x86_mmx_psrai_w:
4766 NewIntrinsic = Intrinsic::x86_mmx_psra_w;
4767 break;
4768 case Intrinsic::x86_mmx_psrai_d:
4769 NewIntrinsic = Intrinsic::x86_mmx_psra_d;
4770 break;
4771 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
4772 }
4773
4774 // The vector shift intrinsics with scalars uses 32b shift amounts but
4775 // the sse2/mmx shift instructions reads 64 bits. Set the upper 32 bits
4776 // to be zero.
4777 // We must do this early because v2i32 is not a legal type.
Dale Johannesen0488fb62010-09-30 23:57:10 +00004778 SDValue ShOps[2];
4779 ShOps[0] = ShAmt;
4780 ShOps[1] = DAG.getConstant(0, MVT::i32);
4781 ShAmt = DAG.getNode(ISD::BUILD_VECTOR, dl, ShAmtVT, &ShOps[0], 2);
4782 EVT DestVT = TLI.getValueType(I.getType());
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004783 ShAmt = DAG.getNode(ISD::BITCAST, dl, DestVT, ShAmt);
Dale Johannesen0488fb62010-09-30 23:57:10 +00004784 Res = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, DestVT,
4785 DAG.getConstant(NewIntrinsic, MVT::i32),
4786 getValue(I.getArgOperand(0)), ShAmt);
4787 setValue(&I, Res);
4788 return 0;
4789 }
Pete Cooperd18134f2012-02-24 03:51:49 +00004790 case Intrinsic::x86_avx_vinsertf128_pd_256:
4791 case Intrinsic::x86_avx_vinsertf128_ps_256:
Craig Topperb45c9692012-04-07 22:32:29 +00004792 case Intrinsic::x86_avx_vinsertf128_si_256:
4793 case Intrinsic::x86_avx2_vinserti128: {
Pete Cooperd18134f2012-02-24 03:51:49 +00004794 EVT DestVT = TLI.getValueType(I.getType());
4795 EVT ElVT = TLI.getValueType(I.getArgOperand(1)->getType());
4796 uint64_t Idx = (cast<ConstantInt>(I.getArgOperand(2))->getZExtValue() & 1) *
4797 ElVT.getVectorNumElements();
4798 Res = DAG.getNode(ISD::INSERT_SUBVECTOR, dl, DestVT,
4799 getValue(I.getArgOperand(0)),
4800 getValue(I.getArgOperand(1)),
Craig Topperf6dc7922012-09-05 05:48:09 +00004801 DAG.getIntPtrConstant(Idx));
4802 setValue(&I, Res);
4803 return 0;
4804 }
4805 case Intrinsic::x86_avx_vextractf128_pd_256:
4806 case Intrinsic::x86_avx_vextractf128_ps_256:
4807 case Intrinsic::x86_avx_vextractf128_si_256:
4808 case Intrinsic::x86_avx2_vextracti128: {
Craig Topperf6dc7922012-09-05 05:48:09 +00004809 EVT DestVT = TLI.getValueType(I.getType());
4810 uint64_t Idx = (cast<ConstantInt>(I.getArgOperand(1))->getZExtValue() & 1) *
4811 DestVT.getVectorNumElements();
4812 Res = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, DestVT,
4813 getValue(I.getArgOperand(0)),
4814 DAG.getIntPtrConstant(Idx));
Pete Cooperd18134f2012-02-24 03:51:49 +00004815 setValue(&I, Res);
4816 return 0;
4817 }
Mon P Wang77cdf302008-11-10 20:54:11 +00004818 case Intrinsic::convertff:
4819 case Intrinsic::convertfsi:
4820 case Intrinsic::convertfui:
4821 case Intrinsic::convertsif:
4822 case Intrinsic::convertuif:
4823 case Intrinsic::convertss:
4824 case Intrinsic::convertsu:
4825 case Intrinsic::convertus:
4826 case Intrinsic::convertuu: {
4827 ISD::CvtCode Code = ISD::CVT_INVALID;
4828 switch (Intrinsic) {
Craig Topperc42e6402012-04-11 04:34:11 +00004829 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
Mon P Wang77cdf302008-11-10 20:54:11 +00004830 case Intrinsic::convertff: Code = ISD::CVT_FF; break;
4831 case Intrinsic::convertfsi: Code = ISD::CVT_FS; break;
4832 case Intrinsic::convertfui: Code = ISD::CVT_FU; break;
4833 case Intrinsic::convertsif: Code = ISD::CVT_SF; break;
4834 case Intrinsic::convertuif: Code = ISD::CVT_UF; break;
4835 case Intrinsic::convertss: Code = ISD::CVT_SS; break;
4836 case Intrinsic::convertsu: Code = ISD::CVT_SU; break;
4837 case Intrinsic::convertus: Code = ISD::CVT_US; break;
4838 case Intrinsic::convertuu: Code = ISD::CVT_UU; break;
4839 }
Owen Andersone50ed302009-08-10 22:56:29 +00004840 EVT DestVT = TLI.getValueType(I.getType());
Gabor Greif0635f352010-06-25 09:38:13 +00004841 const Value *Op1 = I.getArgOperand(0);
Craig Topper134f78c2012-11-24 23:05:23 +00004842 Res = DAG.getConvertRndSat(DestVT, dl, getValue(Op1),
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004843 DAG.getValueType(DestVT),
4844 DAG.getValueType(getValue(Op1).getValueType()),
Gabor Greif0635f352010-06-25 09:38:13 +00004845 getValue(I.getArgOperand(1)),
4846 getValue(I.getArgOperand(2)),
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004847 Code);
4848 setValue(&I, Res);
Mon P Wang77cdf302008-11-10 20:54:11 +00004849 return 0;
4850 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004851 case Intrinsic::powi:
Gabor Greif0635f352010-06-25 09:38:13 +00004852 setValue(&I, ExpandPowI(dl, getValue(I.getArgOperand(0)),
4853 getValue(I.getArgOperand(1)), DAG));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004854 return 0;
Dale Johannesen7794f2a2008-09-04 00:47:13 +00004855 case Intrinsic::log:
Craig Topper5d1e0892012-11-23 18:38:31 +00004856 setValue(&I, expandLog(dl, getValue(I.getArgOperand(0)), DAG, TLI));
Dale Johannesen7794f2a2008-09-04 00:47:13 +00004857 return 0;
4858 case Intrinsic::log2:
Craig Topper5d1e0892012-11-23 18:38:31 +00004859 setValue(&I, expandLog2(dl, getValue(I.getArgOperand(0)), DAG, TLI));
Dale Johannesen7794f2a2008-09-04 00:47:13 +00004860 return 0;
4861 case Intrinsic::log10:
Craig Topper5d1e0892012-11-23 18:38:31 +00004862 setValue(&I, expandLog10(dl, getValue(I.getArgOperand(0)), DAG, TLI));
Dale Johannesen7794f2a2008-09-04 00:47:13 +00004863 return 0;
4864 case Intrinsic::exp:
Craig Topper538cd482012-11-24 18:52:06 +00004865 setValue(&I, expandExp(dl, getValue(I.getArgOperand(0)), DAG, TLI));
Dale Johannesen7794f2a2008-09-04 00:47:13 +00004866 return 0;
4867 case Intrinsic::exp2:
Craig Topper538cd482012-11-24 18:52:06 +00004868 setValue(&I, expandExp2(dl, getValue(I.getArgOperand(0)), DAG, TLI));
Dale Johannesen7794f2a2008-09-04 00:47:13 +00004869 return 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004870 case Intrinsic::pow:
Craig Topper327e4cb2012-11-25 08:08:58 +00004871 setValue(&I, expandPow(dl, getValue(I.getArgOperand(0)),
4872 getValue(I.getArgOperand(1)), DAG, TLI));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004873 return 0;
Craig Topper9bd4dd72012-11-16 07:48:23 +00004874 case Intrinsic::sqrt:
Peter Collingbourneb34d3aa2012-05-28 21:48:37 +00004875 case Intrinsic::fabs:
Craig Topper9bd4dd72012-11-16 07:48:23 +00004876 case Intrinsic::sin:
4877 case Intrinsic::cos:
Dan Gohman27db99f2012-07-26 17:43:27 +00004878 case Intrinsic::floor:
Craig Topper49010472012-11-15 06:51:10 +00004879 case Intrinsic::ceil:
Craig Topper49010472012-11-15 06:51:10 +00004880 case Intrinsic::trunc:
Craig Topper49010472012-11-15 06:51:10 +00004881 case Intrinsic::rint:
Craig Topper9bd4dd72012-11-16 07:48:23 +00004882 case Intrinsic::nearbyint: {
4883 unsigned Opcode;
4884 switch (Intrinsic) {
4885 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
4886 case Intrinsic::sqrt: Opcode = ISD::FSQRT; break;
4887 case Intrinsic::fabs: Opcode = ISD::FABS; break;
4888 case Intrinsic::sin: Opcode = ISD::FSIN; break;
4889 case Intrinsic::cos: Opcode = ISD::FCOS; break;
4890 case Intrinsic::floor: Opcode = ISD::FFLOOR; break;
4891 case Intrinsic::ceil: Opcode = ISD::FCEIL; break;
4892 case Intrinsic::trunc: Opcode = ISD::FTRUNC; break;
4893 case Intrinsic::rint: Opcode = ISD::FRINT; break;
4894 case Intrinsic::nearbyint: Opcode = ISD::FNEARBYINT; break;
4895 }
4896
4897 setValue(&I, DAG.getNode(Opcode, dl,
Craig Topper49010472012-11-15 06:51:10 +00004898 getValue(I.getArgOperand(0)).getValueType(),
4899 getValue(I.getArgOperand(0))));
4900 return 0;
Craig Topper9bd4dd72012-11-16 07:48:23 +00004901 }
Cameron Zwarich33390842011-07-08 21:39:21 +00004902 case Intrinsic::fma:
4903 setValue(&I, DAG.getNode(ISD::FMA, dl,
4904 getValue(I.getArgOperand(0)).getValueType(),
4905 getValue(I.getArgOperand(0)),
4906 getValue(I.getArgOperand(1)),
4907 getValue(I.getArgOperand(2))));
4908 return 0;
Lang Hames5afba6f2012-06-05 19:07:46 +00004909 case Intrinsic::fmuladd: {
4910 EVT VT = TLI.getValueType(I.getType());
Lang Hamese0231412012-06-22 01:09:09 +00004911 if (TM.Options.AllowFPOpFusion != FPOpFusion::Strict &&
Lang Hamesb47ec402012-11-22 03:31:45 +00004912 TLI.isOperationLegalOrCustom(ISD::FMA, VT) &&
Lang Hamese0231412012-06-22 01:09:09 +00004913 TLI.isFMAFasterThanMulAndAdd(VT)){
Lang Hames5afba6f2012-06-05 19:07:46 +00004914 setValue(&I, DAG.getNode(ISD::FMA, dl,
4915 getValue(I.getArgOperand(0)).getValueType(),
4916 getValue(I.getArgOperand(0)),
4917 getValue(I.getArgOperand(1)),
4918 getValue(I.getArgOperand(2))));
4919 } else {
4920 SDValue Mul = DAG.getNode(ISD::FMUL, dl,
4921 getValue(I.getArgOperand(0)).getValueType(),
4922 getValue(I.getArgOperand(0)),
4923 getValue(I.getArgOperand(1)));
4924 SDValue Add = DAG.getNode(ISD::FADD, dl,
4925 getValue(I.getArgOperand(0)).getValueType(),
4926 Mul,
4927 getValue(I.getArgOperand(2)));
4928 setValue(&I, Add);
4929 }
4930 return 0;
4931 }
Anton Korobeynikovbe5b0322010-03-14 18:42:15 +00004932 case Intrinsic::convert_to_fp16:
4933 setValue(&I, DAG.getNode(ISD::FP32_TO_FP16, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00004934 MVT::i16, getValue(I.getArgOperand(0))));
Anton Korobeynikovbe5b0322010-03-14 18:42:15 +00004935 return 0;
4936 case Intrinsic::convert_from_fp16:
4937 setValue(&I, DAG.getNode(ISD::FP16_TO_FP32, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00004938 MVT::f32, getValue(I.getArgOperand(0))));
Anton Korobeynikovbe5b0322010-03-14 18:42:15 +00004939 return 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004940 case Intrinsic::pcmarker: {
Gabor Greif0635f352010-06-25 09:38:13 +00004941 SDValue Tmp = getValue(I.getArgOperand(0));
Bill Wendling4533cac2010-01-28 21:51:40 +00004942 DAG.setRoot(DAG.getNode(ISD::PCMARKER, dl, MVT::Other, getRoot(), Tmp));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004943 return 0;
4944 }
4945 case Intrinsic::readcyclecounter: {
4946 SDValue Op = getRoot();
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004947 Res = DAG.getNode(ISD::READCYCLECOUNTER, dl,
4948 DAG.getVTList(MVT::i64, MVT::Other),
4949 &Op, 1);
4950 setValue(&I, Res);
4951 DAG.setRoot(Res.getValue(1));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004952 return 0;
4953 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004954 case Intrinsic::bswap:
Bill Wendling4533cac2010-01-28 21:51:40 +00004955 setValue(&I, DAG.getNode(ISD::BSWAP, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00004956 getValue(I.getArgOperand(0)).getValueType(),
4957 getValue(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004958 return 0;
4959 case Intrinsic::cttz: {
Gabor Greif0635f352010-06-25 09:38:13 +00004960 SDValue Arg = getValue(I.getArgOperand(0));
Chandler Carruth63974b22011-12-13 01:56:10 +00004961 ConstantInt *CI = cast<ConstantInt>(I.getArgOperand(1));
Owen Andersone50ed302009-08-10 22:56:29 +00004962 EVT Ty = Arg.getValueType();
Chandler Carruth63974b22011-12-13 01:56:10 +00004963 setValue(&I, DAG.getNode(CI->isZero() ? ISD::CTTZ : ISD::CTTZ_ZERO_UNDEF,
4964 dl, Ty, Arg));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004965 return 0;
4966 }
4967 case Intrinsic::ctlz: {
Gabor Greif0635f352010-06-25 09:38:13 +00004968 SDValue Arg = getValue(I.getArgOperand(0));
Chandler Carruth63974b22011-12-13 01:56:10 +00004969 ConstantInt *CI = cast<ConstantInt>(I.getArgOperand(1));
Owen Andersone50ed302009-08-10 22:56:29 +00004970 EVT Ty = Arg.getValueType();
Chandler Carruth63974b22011-12-13 01:56:10 +00004971 setValue(&I, DAG.getNode(CI->isZero() ? ISD::CTLZ : ISD::CTLZ_ZERO_UNDEF,
4972 dl, Ty, Arg));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004973 return 0;
4974 }
4975 case Intrinsic::ctpop: {
Gabor Greif0635f352010-06-25 09:38:13 +00004976 SDValue Arg = getValue(I.getArgOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00004977 EVT Ty = Arg.getValueType();
Bill Wendling4533cac2010-01-28 21:51:40 +00004978 setValue(&I, DAG.getNode(ISD::CTPOP, dl, Ty, Arg));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004979 return 0;
4980 }
4981 case Intrinsic::stacksave: {
4982 SDValue Op = getRoot();
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004983 Res = DAG.getNode(ISD::STACKSAVE, dl,
4984 DAG.getVTList(TLI.getPointerTy(), MVT::Other), &Op, 1);
4985 setValue(&I, Res);
4986 DAG.setRoot(Res.getValue(1));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004987 return 0;
4988 }
4989 case Intrinsic::stackrestore: {
Gabor Greif0635f352010-06-25 09:38:13 +00004990 Res = getValue(I.getArgOperand(0));
Bill Wendling4533cac2010-01-28 21:51:40 +00004991 DAG.setRoot(DAG.getNode(ISD::STACKRESTORE, dl, MVT::Other, getRoot(), Res));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004992 return 0;
4993 }
Bill Wendling57344502008-11-18 11:01:33 +00004994 case Intrinsic::stackprotector: {
Bill Wendlingb2a42982008-11-06 02:29:10 +00004995 // Emit code into the DAG to store the stack guard onto the stack.
4996 MachineFunction &MF = DAG.getMachineFunction();
4997 MachineFrameInfo *MFI = MF.getFrameInfo();
Owen Andersone50ed302009-08-10 22:56:29 +00004998 EVT PtrTy = TLI.getPointerTy();
Bill Wendlingb2a42982008-11-06 02:29:10 +00004999
Gabor Greif0635f352010-06-25 09:38:13 +00005000 SDValue Src = getValue(I.getArgOperand(0)); // The guard's value.
5001 AllocaInst *Slot = cast<AllocaInst>(I.getArgOperand(1));
Bill Wendlingb2a42982008-11-06 02:29:10 +00005002
Bill Wendlingb7c6ebc2008-11-07 01:23:58 +00005003 int FI = FuncInfo.StaticAllocaMap[Slot];
Bill Wendlingb2a42982008-11-06 02:29:10 +00005004 MFI->setStackProtectorIndex(FI);
5005
5006 SDValue FIN = DAG.getFrameIndex(FI, PtrTy);
5007
5008 // Store the stack protector onto the stack.
Craig Topper134f78c2012-11-24 23:05:23 +00005009 Res = DAG.getStore(getRoot(), dl, Src, FIN,
Chris Lattner84bd98a2010-09-21 18:58:22 +00005010 MachinePointerInfo::getFixedStack(FI),
5011 true, false, 0);
Bill Wendlingd0283fa2009-12-22 00:40:51 +00005012 setValue(&I, Res);
5013 DAG.setRoot(Res);
Bill Wendlingb2a42982008-11-06 02:29:10 +00005014 return 0;
5015 }
Eric Christopher7b5e6172009-10-27 00:52:25 +00005016 case Intrinsic::objectsize: {
5017 // If we don't know by now, we're never going to know.
Gabor Greif0635f352010-06-25 09:38:13 +00005018 ConstantInt *CI = dyn_cast<ConstantInt>(I.getArgOperand(1));
Eric Christopher7b5e6172009-10-27 00:52:25 +00005019
5020 assert(CI && "Non-constant type in __builtin_object_size?");
5021
Gabor Greif0635f352010-06-25 09:38:13 +00005022 SDValue Arg = getValue(I.getCalledValue());
Eric Christopher7e5d2ff2009-10-28 21:32:16 +00005023 EVT Ty = Arg.getValueType();
5024
Dan Gohmane368b462010-06-18 14:22:04 +00005025 if (CI->isZero())
Bill Wendlingd0283fa2009-12-22 00:40:51 +00005026 Res = DAG.getConstant(-1ULL, Ty);
Eric Christopher7b5e6172009-10-27 00:52:25 +00005027 else
Bill Wendlingd0283fa2009-12-22 00:40:51 +00005028 Res = DAG.getConstant(0, Ty);
5029
5030 setValue(&I, Res);
Eric Christopher7b5e6172009-10-27 00:52:25 +00005031 return 0;
5032 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005033 case Intrinsic::var_annotation:
5034 // Discard annotate attributes
5035 return 0;
5036
5037 case Intrinsic::init_trampoline: {
Gabor Greif0635f352010-06-25 09:38:13 +00005038 const Function *F = cast<Function>(I.getArgOperand(1)->stripPointerCasts());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005039
5040 SDValue Ops[6];
5041 Ops[0] = getRoot();
Gabor Greif0635f352010-06-25 09:38:13 +00005042 Ops[1] = getValue(I.getArgOperand(0));
5043 Ops[2] = getValue(I.getArgOperand(1));
5044 Ops[3] = getValue(I.getArgOperand(2));
5045 Ops[4] = DAG.getSrcValue(I.getArgOperand(0));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005046 Ops[5] = DAG.getSrcValue(F);
5047
Duncan Sands4a544a72011-09-06 13:37:06 +00005048 Res = DAG.getNode(ISD::INIT_TRAMPOLINE, dl, MVT::Other, Ops, 6);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005049
Duncan Sands4a544a72011-09-06 13:37:06 +00005050 DAG.setRoot(Res);
5051 return 0;
5052 }
5053 case Intrinsic::adjust_trampoline: {
5054 setValue(&I, DAG.getNode(ISD::ADJUST_TRAMPOLINE, dl,
5055 TLI.getPointerTy(),
5056 getValue(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005057 return 0;
5058 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005059 case Intrinsic::gcroot:
5060 if (GFI) {
Bill Wendling95dd4422012-05-01 22:50:45 +00005061 const Value *Alloca = I.getArgOperand(0)->stripPointerCasts();
Gabor Greif0635f352010-06-25 09:38:13 +00005062 const Constant *TypeMap = cast<Constant>(I.getArgOperand(1));
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005063
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005064 FrameIndexSDNode *FI = cast<FrameIndexSDNode>(getValue(Alloca).getNode());
5065 GFI->addStackRoot(FI->getIndex(), TypeMap);
5066 }
5067 return 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005068 case Intrinsic::gcread:
5069 case Intrinsic::gcwrite:
Torok Edwinc23197a2009-07-14 16:55:14 +00005070 llvm_unreachable("GC failed to lower gcread/gcwrite intrinsics!");
Bill Wendlingd0283fa2009-12-22 00:40:51 +00005071 case Intrinsic::flt_rounds:
Bill Wendling4533cac2010-01-28 21:51:40 +00005072 setValue(&I, DAG.getNode(ISD::FLT_ROUNDS_, dl, MVT::i32));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005073 return 0;
Jakub Staszak9da99342011-07-06 18:22:43 +00005074
5075 case Intrinsic::expect: {
5076 // Just replace __builtin_expect(exp, c) with EXP.
5077 setValue(&I, getValue(I.getArgOperand(0)));
5078 return 0;
5079 }
5080
Shuxin Yang970755e2012-10-19 20:11:16 +00005081 case Intrinsic::debugtrap:
Evan Cheng4da0c7c2011-04-08 21:37:21 +00005082 case Intrinsic::trap: {
Nick Lewycky8a8d4792011-12-02 22:16:29 +00005083 StringRef TrapFuncName = TM.Options.getTrapFunctionName();
Evan Cheng4da0c7c2011-04-08 21:37:21 +00005084 if (TrapFuncName.empty()) {
Shuxin Yang970755e2012-10-19 20:11:16 +00005085 ISD::NodeType Op = (Intrinsic == Intrinsic::trap) ?
5086 ISD::TRAP : ISD::DEBUGTRAP;
5087 DAG.setRoot(DAG.getNode(Op, dl,MVT::Other, getRoot()));
Evan Cheng4da0c7c2011-04-08 21:37:21 +00005088 return 0;
5089 }
5090 TargetLowering::ArgListTy Args;
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00005091 TargetLowering::
5092 CallLoweringInfo CLI(getRoot(), I.getType(),
Evan Cheng4da0c7c2011-04-08 21:37:21 +00005093 false, false, false, false, 0, CallingConv::C,
Evan Cheng4bfcd4a2012-02-28 18:51:51 +00005094 /*isTailCall=*/false,
5095 /*doesNotRet=*/false, /*isReturnValueUsed=*/true,
Evan Cheng4da0c7c2011-04-08 21:37:21 +00005096 DAG.getExternalSymbol(TrapFuncName.data(), TLI.getPointerTy()),
Craig Topper134f78c2012-11-24 23:05:23 +00005097 Args, DAG, dl);
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00005098 std::pair<SDValue, SDValue> Result = TLI.LowerCallTo(CLI);
Evan Cheng4da0c7c2011-04-08 21:37:21 +00005099 DAG.setRoot(Result.second);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005100 return 0;
Evan Cheng4da0c7c2011-04-08 21:37:21 +00005101 }
Shuxin Yang970755e2012-10-19 20:11:16 +00005102
Bill Wendlingef375462008-11-21 02:38:44 +00005103 case Intrinsic::uadd_with_overflow:
Bill Wendling74c37652008-12-09 22:08:41 +00005104 case Intrinsic::sadd_with_overflow:
Bill Wendling74c37652008-12-09 22:08:41 +00005105 case Intrinsic::usub_with_overflow:
Bill Wendling74c37652008-12-09 22:08:41 +00005106 case Intrinsic::ssub_with_overflow:
Bill Wendling74c37652008-12-09 22:08:41 +00005107 case Intrinsic::umul_with_overflow:
Craig Topperc42e6402012-04-11 04:34:11 +00005108 case Intrinsic::smul_with_overflow: {
5109 ISD::NodeType Op;
5110 switch (Intrinsic) {
5111 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
5112 case Intrinsic::uadd_with_overflow: Op = ISD::UADDO; break;
5113 case Intrinsic::sadd_with_overflow: Op = ISD::SADDO; break;
5114 case Intrinsic::usub_with_overflow: Op = ISD::USUBO; break;
5115 case Intrinsic::ssub_with_overflow: Op = ISD::SSUBO; break;
5116 case Intrinsic::umul_with_overflow: Op = ISD::UMULO; break;
5117 case Intrinsic::smul_with_overflow: Op = ISD::SMULO; break;
5118 }
5119 SDValue Op1 = getValue(I.getArgOperand(0));
5120 SDValue Op2 = getValue(I.getArgOperand(1));
Bill Wendling7cdc3c82008-11-21 02:03:52 +00005121
Craig Topperc42e6402012-04-11 04:34:11 +00005122 SDVTList VTs = DAG.getVTList(Op1.getValueType(), MVT::i1);
Craig Topper134f78c2012-11-24 23:05:23 +00005123 setValue(&I, DAG.getNode(Op, dl, VTs, Op1, Op2));
Craig Topperc42e6402012-04-11 04:34:11 +00005124 return 0;
5125 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005126 case Intrinsic::prefetch: {
Bruno Cardoso Lopes9a767332011-06-14 04:58:37 +00005127 SDValue Ops[5];
Dale Johannesen1de4aa92010-10-26 23:11:10 +00005128 unsigned rw = cast<ConstantInt>(I.getArgOperand(1))->getZExtValue();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005129 Ops[0] = getRoot();
Gabor Greif0635f352010-06-25 09:38:13 +00005130 Ops[1] = getValue(I.getArgOperand(0));
5131 Ops[2] = getValue(I.getArgOperand(1));
5132 Ops[3] = getValue(I.getArgOperand(2));
Bruno Cardoso Lopes9a767332011-06-14 04:58:37 +00005133 Ops[4] = getValue(I.getArgOperand(3));
Dale Johannesen1de4aa92010-10-26 23:11:10 +00005134 DAG.setRoot(DAG.getMemIntrinsicNode(ISD::PREFETCH, dl,
5135 DAG.getVTList(MVT::Other),
Bruno Cardoso Lopes9a767332011-06-14 04:58:37 +00005136 &Ops[0], 5,
Dale Johannesen1de4aa92010-10-26 23:11:10 +00005137 EVT::getIntegerVT(*Context, 8),
5138 MachinePointerInfo(I.getArgOperand(0)),
5139 0, /* align */
5140 false, /* volatile */
5141 rw==0, /* read */
5142 rw==1)); /* write */
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005143 return 0;
5144 }
Duncan Sandsf07c9492009-11-10 09:08:09 +00005145 case Intrinsic::lifetime_start:
Nadav Rotemc05d3062012-09-06 09:17:37 +00005146 case Intrinsic::lifetime_end: {
Nadav Rotemc05d3062012-09-06 09:17:37 +00005147 bool IsStart = (Intrinsic == Intrinsic::lifetime_start);
Nadav Rotem9a2ae002012-09-10 08:43:23 +00005148 // Stack coloring is not enabled in O0, discard region information.
5149 if (TM.getOptLevel() == CodeGenOpt::None)
5150 return 0;
Nadav Rotemc05d3062012-09-06 09:17:37 +00005151
Nadav Rotem9a2ae002012-09-10 08:43:23 +00005152 SmallVector<Value *, 4> Allocas;
5153 GetUnderlyingObjects(I.getArgOperand(1), Allocas, TD);
5154
5155 for (SmallVector<Value*, 4>::iterator Object = Allocas.begin(),
5156 E = Allocas.end(); Object != E; ++Object) {
5157 AllocaInst *LifetimeObject = dyn_cast_or_null<AllocaInst>(*Object);
5158
5159 // Could not find an Alloca.
5160 if (!LifetimeObject)
5161 continue;
5162
5163 int FI = FuncInfo.StaticAllocaMap[LifetimeObject];
5164
5165 SDValue Ops[2];
5166 Ops[0] = getRoot();
5167 Ops[1] = DAG.getFrameIndex(FI, TLI.getPointerTy(), true);
5168 unsigned Opcode = (IsStart ? ISD::LIFETIME_START : ISD::LIFETIME_END);
5169
5170 Res = DAG.getNode(Opcode, dl, MVT::Other, Ops, 2);
5171 DAG.setRoot(Res);
5172 }
Nadav Rotemc05d3062012-09-06 09:17:37 +00005173 }
5174 case Intrinsic::invariant_start:
Duncan Sandsf07c9492009-11-10 09:08:09 +00005175 // Discard region information.
Bill Wendling4533cac2010-01-28 21:51:40 +00005176 setValue(&I, DAG.getUNDEF(TLI.getPointerTy()));
Duncan Sandsf07c9492009-11-10 09:08:09 +00005177 return 0;
5178 case Intrinsic::invariant_end:
Duncan Sandsf07c9492009-11-10 09:08:09 +00005179 // Discard region information.
5180 return 0;
Nuno Lopes85b40892012-06-28 22:30:12 +00005181 case Intrinsic::donothing:
5182 // ignore
5183 return 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005184 }
5185}
5186
Dan Gohman46510a72010-04-15 01:51:59 +00005187void SelectionDAGBuilder::LowerCallTo(ImmutableCallSite CS, SDValue Callee,
Dan Gohman2048b852009-11-23 18:04:58 +00005188 bool isTailCall,
5189 MachineBasicBlock *LandingPad) {
Chris Lattnerdb125cf2011-07-18 04:54:35 +00005190 PointerType *PT = cast<PointerType>(CS.getCalledValue()->getType());
5191 FunctionType *FTy = cast<FunctionType>(PT->getElementType());
5192 Type *RetTy = FTy->getReturnType();
Chris Lattner512063d2010-04-05 06:19:28 +00005193 MachineModuleInfo &MMI = DAG.getMachineFunction().getMMI();
Chris Lattner16112732010-03-14 01:41:15 +00005194 MCSymbol *BeginLabel = 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005195
5196 TargetLowering::ArgListTy Args;
5197 TargetLowering::ArgListEntry Entry;
5198 Args.reserve(CS.arg_size());
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005199
5200 // Check whether the function can return without sret-demotion.
Dan Gohman84023e02010-07-10 09:00:22 +00005201 SmallVector<ISD::OutputArg, 4> Outs;
Bill Wendling8b62abd2012-12-30 13:01:51 +00005202 GetReturnInfo(RetTy, CS.getAttributes(), Outs, TLI);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005203
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005204 bool CanLowerReturn = TLI.CanLowerReturn(CS.getCallingConv(),
Bill Wendling96cb1122012-07-19 00:04:14 +00005205 DAG.getMachineFunction(),
5206 FTy->isVarArg(), Outs,
5207 FTy->getContext());
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005208
5209 SDValue DemoteStackSlot;
Chris Lattnerecf42c42010-09-21 16:36:31 +00005210 int DemoteStackIdx = -100;
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005211
5212 if (!CanLowerReturn) {
Micah Villmow3574eca2012-10-08 16:38:25 +00005213 uint64_t TySize = TLI.getDataLayout()->getTypeAllocSize(
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005214 FTy->getReturnType());
Micah Villmow3574eca2012-10-08 16:38:25 +00005215 unsigned Align = TLI.getDataLayout()->getPrefTypeAlignment(
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005216 FTy->getReturnType());
5217 MachineFunction &MF = DAG.getMachineFunction();
Chris Lattnerecf42c42010-09-21 16:36:31 +00005218 DemoteStackIdx = MF.getFrameInfo()->CreateStackObject(TySize, Align, false);
Chris Lattnerdb125cf2011-07-18 04:54:35 +00005219 Type *StackSlotPtrType = PointerType::getUnqual(FTy->getReturnType());
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005220
Chris Lattnerecf42c42010-09-21 16:36:31 +00005221 DemoteStackSlot = DAG.getFrameIndex(DemoteStackIdx, TLI.getPointerTy());
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005222 Entry.Node = DemoteStackSlot;
5223 Entry.Ty = StackSlotPtrType;
5224 Entry.isSExt = false;
5225 Entry.isZExt = false;
5226 Entry.isInReg = false;
5227 Entry.isSRet = true;
5228 Entry.isNest = false;
5229 Entry.isByVal = false;
5230 Entry.Alignment = Align;
5231 Args.push_back(Entry);
5232 RetTy = Type::getVoidTy(FTy->getContext());
5233 }
5234
Dan Gohman46510a72010-04-15 01:51:59 +00005235 for (ImmutableCallSite::arg_iterator i = CS.arg_begin(), e = CS.arg_end();
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005236 i != e; ++i) {
Rafael Espindola3fa82832011-05-13 15:18:06 +00005237 const Value *V = *i;
5238
5239 // Skip empty types
5240 if (V->getType()->isEmptyTy())
5241 continue;
5242
5243 SDValue ArgNode = getValue(V);
5244 Entry.Node = ArgNode; Entry.Ty = V->getType();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005245
5246 unsigned attrInd = i - CS.arg_begin() + 1;
Bill Wendling034b94b2012-12-19 07:18:57 +00005247 Entry.isSExt = CS.paramHasAttr(attrInd, Attribute::SExt);
5248 Entry.isZExt = CS.paramHasAttr(attrInd, Attribute::ZExt);
5249 Entry.isInReg = CS.paramHasAttr(attrInd, Attribute::InReg);
5250 Entry.isSRet = CS.paramHasAttr(attrInd, Attribute::StructRet);
5251 Entry.isNest = CS.paramHasAttr(attrInd, Attribute::Nest);
5252 Entry.isByVal = CS.paramHasAttr(attrInd, Attribute::ByVal);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005253 Entry.Alignment = CS.getParamAlignment(attrInd);
5254 Args.push_back(Entry);
5255 }
5256
Chris Lattner512063d2010-04-05 06:19:28 +00005257 if (LandingPad) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005258 // Insert a label before the invoke call to mark the try range. This can be
5259 // used to detect deletion of the invoke via the MachineModuleInfo.
Chris Lattner512063d2010-04-05 06:19:28 +00005260 BeginLabel = MMI.getContext().CreateTempSymbol();
Jim Grosbach1b747ad2009-08-11 00:09:57 +00005261
Jim Grosbachca752c92010-01-28 01:45:32 +00005262 // For SjLj, keep track of which landing pads go with which invokes
5263 // so as to maintain the ordering of pads in the LSDA.
Chris Lattner512063d2010-04-05 06:19:28 +00005264 unsigned CallSiteIndex = MMI.getCurrentCallSite();
Jim Grosbachca752c92010-01-28 01:45:32 +00005265 if (CallSiteIndex) {
Chris Lattner512063d2010-04-05 06:19:28 +00005266 MMI.setCallSiteBeginLabel(BeginLabel, CallSiteIndex);
Bill Wendling30e67402011-10-05 22:24:35 +00005267 LPadToCallSiteMap[LandingPad].push_back(CallSiteIndex);
Bill Wendlinga8512ed2011-10-04 22:00:35 +00005268
Jim Grosbachca752c92010-01-28 01:45:32 +00005269 // Now that the call site is handled, stop tracking it.
Chris Lattner512063d2010-04-05 06:19:28 +00005270 MMI.setCurrentCallSite(0);
Jim Grosbachca752c92010-01-28 01:45:32 +00005271 }
5272
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005273 // Both PendingLoads and PendingExports must be flushed here;
5274 // this call might not return.
5275 (void)getRoot();
Chris Lattner7561d482010-03-14 02:33:54 +00005276 DAG.setRoot(DAG.getEHLabel(getCurDebugLoc(), getControlRoot(), BeginLabel));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005277 }
5278
Dan Gohman98ca4f22009-08-05 01:29:28 +00005279 // Check if target-independent constraints permit a tail call here.
5280 // Target-dependent constraints are checked within TLI.LowerCallTo.
Bill Wendling1a17bd22013-01-18 21:50:24 +00005281 if (isTailCall && !isInTailCallPosition(CS, TLI))
Dan Gohman98ca4f22009-08-05 01:29:28 +00005282 isTailCall = false;
5283
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00005284 TargetLowering::
5285 CallLoweringInfo CLI(getRoot(), RetTy, FTy, isTailCall, Callee, Args, DAG,
5286 getCurDebugLoc(), CS);
5287 std::pair<SDValue,SDValue> Result = TLI.LowerCallTo(CLI);
Dan Gohman98ca4f22009-08-05 01:29:28 +00005288 assert((isTailCall || Result.second.getNode()) &&
5289 "Non-null chain expected with non-tail call!");
5290 assert((Result.second.getNode() || !Result.first.getNode()) &&
5291 "Null value expected with tail call!");
Bill Wendlinge80ae832009-12-22 00:50:32 +00005292 if (Result.first.getNode()) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005293 setValue(CS.getInstruction(), Result.first);
Bill Wendlinge80ae832009-12-22 00:50:32 +00005294 } else if (!CanLowerReturn && Result.second.getNode()) {
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005295 // The instruction result is the result of loading from the
5296 // hidden sret parameter.
5297 SmallVector<EVT, 1> PVTs;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00005298 Type *PtrRetTy = PointerType::getUnqual(FTy->getReturnType());
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005299
5300 ComputeValueVTs(TLI, PtrRetTy, PVTs);
5301 assert(PVTs.size() == 1 && "Pointers should fit in one register");
5302 EVT PtrVT = PVTs[0];
Eli Friedman2db0e9e2012-05-25 00:09:29 +00005303
5304 SmallVector<EVT, 4> RetTys;
5305 SmallVector<uint64_t, 4> Offsets;
5306 RetTy = FTy->getReturnType();
5307 ComputeValueVTs(TLI, RetTy, RetTys, &Offsets);
5308
5309 unsigned NumValues = RetTys.size();
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005310 SmallVector<SDValue, 4> Values(NumValues);
5311 SmallVector<SDValue, 4> Chains(NumValues);
5312
5313 for (unsigned i = 0; i < NumValues; ++i) {
Bill Wendlinge80ae832009-12-22 00:50:32 +00005314 SDValue Add = DAG.getNode(ISD::ADD, getCurDebugLoc(), PtrVT,
5315 DemoteStackSlot,
5316 DAG.getConstant(Offsets[i], PtrVT));
Eli Friedman2db0e9e2012-05-25 00:09:29 +00005317 SDValue L = DAG.getLoad(RetTys[i], getCurDebugLoc(), Result.second, Add,
Chris Lattnerecf42c42010-09-21 16:36:31 +00005318 MachinePointerInfo::getFixedStack(DemoteStackIdx, Offsets[i]),
Pete Cooperd752e0f2011-11-08 18:42:53 +00005319 false, false, false, 1);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005320 Values[i] = L;
5321 Chains[i] = L.getValue(1);
5322 }
Bill Wendlinge80ae832009-12-22 00:50:32 +00005323
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005324 SDValue Chain = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(),
5325 MVT::Other, &Chains[0], NumValues);
5326 PendingLoads.push_back(Chain);
Michael J. Spencere70c5262010-10-16 08:25:21 +00005327
Bill Wendling4533cac2010-01-28 21:51:40 +00005328 setValue(CS.getInstruction(),
5329 DAG.getNode(ISD::MERGE_VALUES, getCurDebugLoc(),
5330 DAG.getVTList(&RetTys[0], RetTys.size()),
Eli Friedman2db0e9e2012-05-25 00:09:29 +00005331 &Values[0], Values.size()));
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005332 }
Bill Wendlinge80ae832009-12-22 00:50:32 +00005333
Evan Chengc249e482011-04-01 19:57:01 +00005334 // Assign order to nodes here. If the call does not produce a result, it won't
5335 // be mapped to a SDNode and visit() will not assign it an order number.
Evan Cheng8380c032011-04-01 19:42:22 +00005336 if (!Result.second.getNode()) {
Evan Chengc249e482011-04-01 19:57:01 +00005337 // As a special case, a null chain means that a tail call has been emitted and
5338 // the DAG root is already updated.
Dan Gohman98ca4f22009-08-05 01:29:28 +00005339 HasTailCall = true;
Evan Cheng8380c032011-04-01 19:42:22 +00005340 ++SDNodeOrder;
5341 AssignOrderingToNode(DAG.getRoot().getNode());
5342 } else {
5343 DAG.setRoot(Result.second);
5344 ++SDNodeOrder;
5345 AssignOrderingToNode(Result.second.getNode());
5346 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005347
Chris Lattner512063d2010-04-05 06:19:28 +00005348 if (LandingPad) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005349 // Insert a label at the end of the invoke call to mark the try range. This
5350 // can be used to detect deletion of the invoke via the MachineModuleInfo.
Chris Lattner512063d2010-04-05 06:19:28 +00005351 MCSymbol *EndLabel = MMI.getContext().CreateTempSymbol();
Chris Lattner7561d482010-03-14 02:33:54 +00005352 DAG.setRoot(DAG.getEHLabel(getCurDebugLoc(), getRoot(), EndLabel));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005353
5354 // Inform MachineModuleInfo of range.
Chris Lattner512063d2010-04-05 06:19:28 +00005355 MMI.addInvoke(LandingPad, BeginLabel, EndLabel);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005356 }
5357}
5358
Chris Lattner8047d9a2009-12-24 00:37:38 +00005359/// IsOnlyUsedInZeroEqualityComparison - Return true if it only matters that the
5360/// value is equal or not-equal to zero.
Dan Gohman46510a72010-04-15 01:51:59 +00005361static bool IsOnlyUsedInZeroEqualityComparison(const Value *V) {
5362 for (Value::const_use_iterator UI = V->use_begin(), E = V->use_end();
Chris Lattner8047d9a2009-12-24 00:37:38 +00005363 UI != E; ++UI) {
Dan Gohman46510a72010-04-15 01:51:59 +00005364 if (const ICmpInst *IC = dyn_cast<ICmpInst>(*UI))
Chris Lattner8047d9a2009-12-24 00:37:38 +00005365 if (IC->isEquality())
Dan Gohman46510a72010-04-15 01:51:59 +00005366 if (const Constant *C = dyn_cast<Constant>(IC->getOperand(1)))
Chris Lattner8047d9a2009-12-24 00:37:38 +00005367 if (C->isNullValue())
5368 continue;
5369 // Unknown instruction.
5370 return false;
5371 }
5372 return true;
5373}
5374
Dan Gohman46510a72010-04-15 01:51:59 +00005375static SDValue getMemCmpLoad(const Value *PtrVal, MVT LoadVT,
Chris Lattnerdb125cf2011-07-18 04:54:35 +00005376 Type *LoadTy,
Chris Lattner8047d9a2009-12-24 00:37:38 +00005377 SelectionDAGBuilder &Builder) {
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005378
Chris Lattner8047d9a2009-12-24 00:37:38 +00005379 // Check to see if this load can be trivially constant folded, e.g. if the
5380 // input is from a string literal.
Dan Gohman46510a72010-04-15 01:51:59 +00005381 if (const Constant *LoadInput = dyn_cast<Constant>(PtrVal)) {
Chris Lattner8047d9a2009-12-24 00:37:38 +00005382 // Cast pointer to the type we really want to load.
Dan Gohman46510a72010-04-15 01:51:59 +00005383 LoadInput = ConstantExpr::getBitCast(const_cast<Constant *>(LoadInput),
Chris Lattner8047d9a2009-12-24 00:37:38 +00005384 PointerType::getUnqual(LoadTy));
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005385
Dan Gohman46510a72010-04-15 01:51:59 +00005386 if (const Constant *LoadCst =
5387 ConstantFoldLoadFromConstPtr(const_cast<Constant *>(LoadInput),
5388 Builder.TD))
Chris Lattner8047d9a2009-12-24 00:37:38 +00005389 return Builder.getValue(LoadCst);
5390 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005391
Chris Lattner8047d9a2009-12-24 00:37:38 +00005392 // Otherwise, we have to emit the load. If the pointer is to unfoldable but
5393 // still constant memory, the input chain can be the entry node.
5394 SDValue Root;
5395 bool ConstantMemory = false;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005396
Chris Lattner8047d9a2009-12-24 00:37:38 +00005397 // Do not serialize (non-volatile) loads of constant memory with anything.
5398 if (Builder.AA->pointsToConstantMemory(PtrVal)) {
5399 Root = Builder.DAG.getEntryNode();
5400 ConstantMemory = true;
5401 } else {
5402 // Do not serialize non-volatile loads against each other.
5403 Root = Builder.DAG.getRoot();
5404 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005405
Chris Lattner8047d9a2009-12-24 00:37:38 +00005406 SDValue Ptr = Builder.getValue(PtrVal);
5407 SDValue LoadVal = Builder.DAG.getLoad(LoadVT, Builder.getCurDebugLoc(), Root,
Chris Lattnerecf42c42010-09-21 16:36:31 +00005408 Ptr, MachinePointerInfo(PtrVal),
David Greene1e559442010-02-15 17:00:31 +00005409 false /*volatile*/,
Pete Cooperd752e0f2011-11-08 18:42:53 +00005410 false /*nontemporal*/,
5411 false /*isinvariant*/, 1 /* align=1 */);
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005412
Chris Lattner8047d9a2009-12-24 00:37:38 +00005413 if (!ConstantMemory)
5414 Builder.PendingLoads.push_back(LoadVal.getValue(1));
5415 return LoadVal;
5416}
5417
5418
5419/// visitMemCmpCall - See if we can lower a call to memcmp in an optimized form.
5420/// If so, return true and lower it, otherwise return false and it will be
5421/// lowered like a normal call.
Dan Gohman46510a72010-04-15 01:51:59 +00005422bool SelectionDAGBuilder::visitMemCmpCall(const CallInst &I) {
Chris Lattner8047d9a2009-12-24 00:37:38 +00005423 // Verify that the prototype makes sense. int memcmp(void*,void*,size_t)
Gabor Greif37387d52010-06-30 12:55:46 +00005424 if (I.getNumArgOperands() != 3)
Chris Lattner8047d9a2009-12-24 00:37:38 +00005425 return false;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005426
Gabor Greif0635f352010-06-25 09:38:13 +00005427 const Value *LHS = I.getArgOperand(0), *RHS = I.getArgOperand(1);
Duncan Sands1df98592010-02-16 11:11:14 +00005428 if (!LHS->getType()->isPointerTy() || !RHS->getType()->isPointerTy() ||
Gabor Greif0635f352010-06-25 09:38:13 +00005429 !I.getArgOperand(2)->getType()->isIntegerTy() ||
Duncan Sands1df98592010-02-16 11:11:14 +00005430 !I.getType()->isIntegerTy())
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005431 return false;
5432
Gabor Greif0635f352010-06-25 09:38:13 +00005433 const ConstantInt *Size = dyn_cast<ConstantInt>(I.getArgOperand(2));
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005434
Chris Lattner8047d9a2009-12-24 00:37:38 +00005435 // memcmp(S1,S2,2) != 0 -> (*(short*)LHS != *(short*)RHS) != 0
5436 // memcmp(S1,S2,4) != 0 -> (*(int*)LHS != *(int*)RHS) != 0
Chris Lattner04b091a2009-12-24 01:07:17 +00005437 if (Size && IsOnlyUsedInZeroEqualityComparison(&I)) {
5438 bool ActuallyDoIt = true;
5439 MVT LoadVT;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00005440 Type *LoadTy;
Chris Lattner04b091a2009-12-24 01:07:17 +00005441 switch (Size->getZExtValue()) {
5442 default:
5443 LoadVT = MVT::Other;
5444 LoadTy = 0;
5445 ActuallyDoIt = false;
5446 break;
5447 case 2:
5448 LoadVT = MVT::i16;
5449 LoadTy = Type::getInt16Ty(Size->getContext());
5450 break;
5451 case 4:
5452 LoadVT = MVT::i32;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005453 LoadTy = Type::getInt32Ty(Size->getContext());
Chris Lattner04b091a2009-12-24 01:07:17 +00005454 break;
5455 case 8:
5456 LoadVT = MVT::i64;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005457 LoadTy = Type::getInt64Ty(Size->getContext());
Chris Lattner04b091a2009-12-24 01:07:17 +00005458 break;
5459 /*
5460 case 16:
5461 LoadVT = MVT::v4i32;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005462 LoadTy = Type::getInt32Ty(Size->getContext());
Chris Lattner04b091a2009-12-24 01:07:17 +00005463 LoadTy = VectorType::get(LoadTy, 4);
5464 break;
5465 */
5466 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005467
Chris Lattner04b091a2009-12-24 01:07:17 +00005468 // This turns into unaligned loads. We only do this if the target natively
5469 // supports the MVT we'll be loading or if it is small enough (<= 4) that
5470 // we'll only produce a small number of byte loads.
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005471
Chris Lattner04b091a2009-12-24 01:07:17 +00005472 // Require that we can find a legal MVT, and only do this if the target
5473 // supports unaligned loads of that type. Expanding into byte loads would
5474 // bloat the code.
5475 if (ActuallyDoIt && Size->getZExtValue() > 4) {
5476 // TODO: Handle 5 byte compare as 4-byte + 1 byte.
5477 // TODO: Handle 8 byte compare on x86-32 as two 32-bit loads.
5478 if (!TLI.isTypeLegal(LoadVT) ||!TLI.allowsUnalignedMemoryAccesses(LoadVT))
5479 ActuallyDoIt = false;
5480 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005481
Chris Lattner04b091a2009-12-24 01:07:17 +00005482 if (ActuallyDoIt) {
5483 SDValue LHSVal = getMemCmpLoad(LHS, LoadVT, LoadTy, *this);
5484 SDValue RHSVal = getMemCmpLoad(RHS, LoadVT, LoadTy, *this);
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005485
Chris Lattner04b091a2009-12-24 01:07:17 +00005486 SDValue Res = DAG.getSetCC(getCurDebugLoc(), MVT::i1, LHSVal, RHSVal,
5487 ISD::SETNE);
5488 EVT CallVT = TLI.getValueType(I.getType(), true);
5489 setValue(&I, DAG.getZExtOrTrunc(Res, getCurDebugLoc(), CallVT));
5490 return true;
5491 }
Chris Lattner8047d9a2009-12-24 00:37:38 +00005492 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005493
5494
Chris Lattner8047d9a2009-12-24 00:37:38 +00005495 return false;
5496}
5497
Bob Wilson53624a22012-08-03 23:29:17 +00005498/// visitUnaryFloatCall - If a call instruction is a unary floating-point
5499/// operation (as expected), translate it to an SDNode with the specified opcode
5500/// and return true.
5501bool SelectionDAGBuilder::visitUnaryFloatCall(const CallInst &I,
5502 unsigned Opcode) {
5503 // Sanity check that it really is a unary floating-point call.
5504 if (I.getNumArgOperands() != 1 ||
5505 !I.getArgOperand(0)->getType()->isFloatingPointTy() ||
5506 I.getType() != I.getArgOperand(0)->getType() ||
5507 !I.onlyReadsMemory())
5508 return false;
5509
5510 SDValue Tmp = getValue(I.getArgOperand(0));
5511 setValue(&I, DAG.getNode(Opcode, getCurDebugLoc(), Tmp.getValueType(), Tmp));
5512 return true;
5513}
Chris Lattner8047d9a2009-12-24 00:37:38 +00005514
Dan Gohman46510a72010-04-15 01:51:59 +00005515void SelectionDAGBuilder::visitCall(const CallInst &I) {
Chris Lattner598751e2010-07-05 05:36:21 +00005516 // Handle inline assembly differently.
5517 if (isa<InlineAsm>(I.getCalledValue())) {
5518 visitInlineAsm(&I);
5519 return;
5520 }
Michael J. Spencere70c5262010-10-16 08:25:21 +00005521
Michael J. Spencer391b43b2010-10-21 20:49:23 +00005522 MachineModuleInfo &MMI = DAG.getMachineFunction().getMMI();
Michael J. Spencerc9c137b2012-02-22 19:06:13 +00005523 ComputeUsesVAFloatArgument(I, &MMI);
Michael J. Spencer391b43b2010-10-21 20:49:23 +00005524
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005525 const char *RenameFn = 0;
5526 if (Function *F = I.getCalledFunction()) {
5527 if (F->isDeclaration()) {
Chris Lattner598751e2010-07-05 05:36:21 +00005528 if (const TargetIntrinsicInfo *II = TM.getIntrinsicInfo()) {
Dale Johannesen49de9822009-02-05 01:49:45 +00005529 if (unsigned IID = II->getIntrinsicID(F)) {
5530 RenameFn = visitIntrinsicCall(I, IID);
5531 if (!RenameFn)
5532 return;
5533 }
5534 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005535 if (unsigned IID = F->getIntrinsicID()) {
5536 RenameFn = visitIntrinsicCall(I, IID);
5537 if (!RenameFn)
5538 return;
5539 }
5540 }
5541
5542 // Check for well-known libc/libm calls. If the function is internal, it
5543 // can't be a library call.
Bob Wilson982dc842012-08-03 21:26:24 +00005544 LibFunc::Func Func;
5545 if (!F->hasLocalLinkage() && F->hasName() &&
5546 LibInfo->getLibFunc(F->getName(), Func) &&
5547 LibInfo->hasOptimizedCodeGen(Func)) {
5548 switch (Func) {
5549 default: break;
5550 case LibFunc::copysign:
5551 case LibFunc::copysignf:
5552 case LibFunc::copysignl:
Gabor Greif37387d52010-06-30 12:55:46 +00005553 if (I.getNumArgOperands() == 2 && // Basic sanity checks.
Gabor Greif0635f352010-06-25 09:38:13 +00005554 I.getArgOperand(0)->getType()->isFloatingPointTy() &&
5555 I.getType() == I.getArgOperand(0)->getType() &&
Bob Wilson53624a22012-08-03 23:29:17 +00005556 I.getType() == I.getArgOperand(1)->getType() &&
5557 I.onlyReadsMemory()) {
Gabor Greif0635f352010-06-25 09:38:13 +00005558 SDValue LHS = getValue(I.getArgOperand(0));
5559 SDValue RHS = getValue(I.getArgOperand(1));
Bill Wendling0d580132009-12-23 01:28:19 +00005560 setValue(&I, DAG.getNode(ISD::FCOPYSIGN, getCurDebugLoc(),
5561 LHS.getValueType(), LHS, RHS));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005562 return;
5563 }
Bob Wilson982dc842012-08-03 21:26:24 +00005564 break;
5565 case LibFunc::fabs:
5566 case LibFunc::fabsf:
5567 case LibFunc::fabsl:
Bob Wilson53624a22012-08-03 23:29:17 +00005568 if (visitUnaryFloatCall(I, ISD::FABS))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005569 return;
Bob Wilson982dc842012-08-03 21:26:24 +00005570 break;
5571 case LibFunc::sin:
5572 case LibFunc::sinf:
5573 case LibFunc::sinl:
Bob Wilson53624a22012-08-03 23:29:17 +00005574 if (visitUnaryFloatCall(I, ISD::FSIN))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005575 return;
Bob Wilson982dc842012-08-03 21:26:24 +00005576 break;
5577 case LibFunc::cos:
5578 case LibFunc::cosf:
5579 case LibFunc::cosl:
Bob Wilson53624a22012-08-03 23:29:17 +00005580 if (visitUnaryFloatCall(I, ISD::FCOS))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005581 return;
Bob Wilson982dc842012-08-03 21:26:24 +00005582 break;
5583 case LibFunc::sqrt:
5584 case LibFunc::sqrtf:
5585 case LibFunc::sqrtl:
Bob Wilson53624a22012-08-03 23:29:17 +00005586 if (visitUnaryFloatCall(I, ISD::FSQRT))
Dale Johannesen52fb79b2009-09-25 17:23:22 +00005587 return;
Bob Wilson982dc842012-08-03 21:26:24 +00005588 break;
5589 case LibFunc::floor:
5590 case LibFunc::floorf:
5591 case LibFunc::floorl:
Bob Wilson53624a22012-08-03 23:29:17 +00005592 if (visitUnaryFloatCall(I, ISD::FFLOOR))
Owen Anderson4a4fdf32011-12-08 19:32:14 +00005593 return;
Bob Wilson982dc842012-08-03 21:26:24 +00005594 break;
5595 case LibFunc::nearbyint:
5596 case LibFunc::nearbyintf:
5597 case LibFunc::nearbyintl:
Bob Wilson53624a22012-08-03 23:29:17 +00005598 if (visitUnaryFloatCall(I, ISD::FNEARBYINT))
Owen Anderson4a4fdf32011-12-08 19:32:14 +00005599 return;
Bob Wilson982dc842012-08-03 21:26:24 +00005600 break;
5601 case LibFunc::ceil:
5602 case LibFunc::ceilf:
5603 case LibFunc::ceill:
Bob Wilson53624a22012-08-03 23:29:17 +00005604 if (visitUnaryFloatCall(I, ISD::FCEIL))
Owen Anderson4a4fdf32011-12-08 19:32:14 +00005605 return;
Bob Wilson982dc842012-08-03 21:26:24 +00005606 break;
5607 case LibFunc::rint:
5608 case LibFunc::rintf:
5609 case LibFunc::rintl:
Bob Wilson53624a22012-08-03 23:29:17 +00005610 if (visitUnaryFloatCall(I, ISD::FRINT))
Owen Anderson4a4fdf32011-12-08 19:32:14 +00005611 return;
Bob Wilson982dc842012-08-03 21:26:24 +00005612 break;
5613 case LibFunc::trunc:
5614 case LibFunc::truncf:
5615 case LibFunc::truncl:
Bob Wilson53624a22012-08-03 23:29:17 +00005616 if (visitUnaryFloatCall(I, ISD::FTRUNC))
Owen Anderson4a4fdf32011-12-08 19:32:14 +00005617 return;
Bob Wilson982dc842012-08-03 21:26:24 +00005618 break;
5619 case LibFunc::log2:
5620 case LibFunc::log2f:
5621 case LibFunc::log2l:
Bob Wilson53624a22012-08-03 23:29:17 +00005622 if (visitUnaryFloatCall(I, ISD::FLOG2))
Owen Anderson4e0adfa2011-12-15 00:54:12 +00005623 return;
Bob Wilson982dc842012-08-03 21:26:24 +00005624 break;
5625 case LibFunc::exp2:
5626 case LibFunc::exp2f:
5627 case LibFunc::exp2l:
Bob Wilson53624a22012-08-03 23:29:17 +00005628 if (visitUnaryFloatCall(I, ISD::FEXP2))
Owen Anderson4e0adfa2011-12-15 00:54:12 +00005629 return;
Bob Wilson982dc842012-08-03 21:26:24 +00005630 break;
5631 case LibFunc::memcmp:
Chris Lattner8047d9a2009-12-24 00:37:38 +00005632 if (visitMemCmpCall(I))
5633 return;
Bob Wilson982dc842012-08-03 21:26:24 +00005634 break;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005635 }
5636 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005637 }
Michael J. Spencere70c5262010-10-16 08:25:21 +00005638
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005639 SDValue Callee;
5640 if (!RenameFn)
Gabor Greif0635f352010-06-25 09:38:13 +00005641 Callee = getValue(I.getCalledValue());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005642 else
Bill Wendling056292f2008-09-16 21:48:12 +00005643 Callee = DAG.getExternalSymbol(RenameFn, TLI.getPointerTy());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005644
Bill Wendling0d580132009-12-23 01:28:19 +00005645 // Check if we can potentially perform a tail call. More detailed checking is
5646 // be done within LowerCallTo, after more information about the call is known.
Evan Cheng11e67932010-01-26 23:13:04 +00005647 LowerCallTo(&I, Callee, I.isTailCall());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005648}
5649
Benjamin Kramer7d706ed2011-03-26 16:35:10 +00005650namespace {
Dan Gohman462f6b52010-05-29 17:53:24 +00005651
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005652/// AsmOperandInfo - This contains information for each constraint that we are
5653/// lowering.
Benjamin Kramer7d706ed2011-03-26 16:35:10 +00005654class SDISelAsmOperandInfo : public TargetLowering::AsmOperandInfo {
Cedric Venetaff9c272009-02-14 16:06:42 +00005655public:
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005656 /// CallOperand - If this is the result output operand or a clobber
5657 /// this is null, otherwise it is the incoming operand to the CallInst.
5658 /// This gets modified as the asm is processed.
5659 SDValue CallOperand;
5660
5661 /// AssignedRegs - If this is a register or register class operand, this
5662 /// contains the set of register corresponding to the operand.
5663 RegsForValue AssignedRegs;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005664
John Thompsoneac6e1d2010-09-13 18:15:37 +00005665 explicit SDISelAsmOperandInfo(const TargetLowering::AsmOperandInfo &info)
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005666 : TargetLowering::AsmOperandInfo(info), CallOperand(0,0) {
5667 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005668
Owen Andersone50ed302009-08-10 22:56:29 +00005669 /// getCallOperandValEVT - Return the EVT of the Value* that this operand
Chris Lattner81249c92008-10-17 17:05:25 +00005670 /// corresponds to. If there is no Value* for this operand, it returns
Owen Anderson825b72b2009-08-11 20:47:22 +00005671 /// MVT::Other.
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005672 EVT getCallOperandValEVT(LLVMContext &Context,
Owen Anderson1d0be152009-08-13 21:58:54 +00005673 const TargetLowering &TLI,
Micah Villmow3574eca2012-10-08 16:38:25 +00005674 const DataLayout *TD) const {
Owen Anderson825b72b2009-08-11 20:47:22 +00005675 if (CallOperandVal == 0) return MVT::Other;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005676
Chris Lattner81249c92008-10-17 17:05:25 +00005677 if (isa<BasicBlock>(CallOperandVal))
5678 return TLI.getPointerTy();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005679
Chris Lattnerdb125cf2011-07-18 04:54:35 +00005680 llvm::Type *OpTy = CallOperandVal->getType();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005681
Eric Christophercef81b72011-05-09 20:04:43 +00005682 // FIXME: code duplicated from TargetLowering::ParseConstraints().
Chris Lattner81249c92008-10-17 17:05:25 +00005683 // If this is an indirect operand, the operand is a pointer to the
5684 // accessed type.
Bob Wilsone261b0c2009-12-22 18:34:19 +00005685 if (isIndirect) {
Chris Lattnerdb125cf2011-07-18 04:54:35 +00005686 llvm::PointerType *PtrTy = dyn_cast<PointerType>(OpTy);
Bob Wilsone261b0c2009-12-22 18:34:19 +00005687 if (!PtrTy)
Chris Lattner75361b62010-04-07 22:58:41 +00005688 report_fatal_error("Indirect operand for inline asm not a pointer!");
Bob Wilsone261b0c2009-12-22 18:34:19 +00005689 OpTy = PtrTy->getElementType();
5690 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005691
Eric Christophercef81b72011-05-09 20:04:43 +00005692 // Look for vector wrapped in a struct. e.g. { <16 x i8> }.
Chris Lattnerdb125cf2011-07-18 04:54:35 +00005693 if (StructType *STy = dyn_cast<StructType>(OpTy))
Eric Christophercef81b72011-05-09 20:04:43 +00005694 if (STy->getNumElements() == 1)
5695 OpTy = STy->getElementType(0);
5696
Chris Lattner81249c92008-10-17 17:05:25 +00005697 // If OpTy is not a single value, it may be a struct/union that we
5698 // can tile with integers.
5699 if (!OpTy->isSingleValueType() && OpTy->isSized()) {
5700 unsigned BitSize = TD->getTypeSizeInBits(OpTy);
5701 switch (BitSize) {
5702 default: break;
5703 case 1:
5704 case 8:
5705 case 16:
5706 case 32:
5707 case 64:
Chris Lattnercfc14c12008-10-17 19:59:51 +00005708 case 128:
Owen Anderson1d0be152009-08-13 21:58:54 +00005709 OpTy = IntegerType::get(Context, BitSize);
Chris Lattner81249c92008-10-17 17:05:25 +00005710 break;
5711 }
5712 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005713
Chris Lattner81249c92008-10-17 17:05:25 +00005714 return TLI.getValueType(OpTy, true);
5715 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005716};
Dan Gohman462f6b52010-05-29 17:53:24 +00005717
John Thompson44ab89e2010-10-29 17:29:13 +00005718typedef SmallVector<SDISelAsmOperandInfo,16> SDISelAsmOperandInfoVector;
5719
Benjamin Kramer7d706ed2011-03-26 16:35:10 +00005720} // end anonymous namespace
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005721
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005722/// GetRegistersForValue - Assign registers (virtual or physical) for the
5723/// specified operand. We prefer to assign virtual registers, to allow the
Bob Wilson266d9452009-12-17 05:07:36 +00005724/// register allocator to handle the assignment process. However, if the asm
5725/// uses features that we can't model on machineinstrs, we have SDISel do the
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005726/// allocation. This produces generally horrible, but correct, code.
5727///
5728/// OpInfo describes the operand.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005729///
Benjamin Kramer7d706ed2011-03-26 16:35:10 +00005730static void GetRegistersForValue(SelectionDAG &DAG,
5731 const TargetLowering &TLI,
5732 DebugLoc DL,
Benjamin Kramer8b93ff22012-02-24 14:01:17 +00005733 SDISelAsmOperandInfo &OpInfo) {
Benjamin Kramer7d706ed2011-03-26 16:35:10 +00005734 LLVMContext &Context = *DAG.getContext();
Owen Anderson23b9b192009-08-12 00:36:31 +00005735
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005736 MachineFunction &MF = DAG.getMachineFunction();
5737 SmallVector<unsigned, 4> Regs;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005738
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005739 // If this is a constraint for a single physreg, or a constraint for a
5740 // register class, find it.
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005741 std::pair<unsigned, const TargetRegisterClass*> PhysReg =
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005742 TLI.getRegForInlineAsmConstraint(OpInfo.ConstraintCode,
5743 OpInfo.ConstraintVT);
5744
5745 unsigned NumRegs = 1;
Owen Anderson825b72b2009-08-11 20:47:22 +00005746 if (OpInfo.ConstraintVT != MVT::Other) {
Chris Lattner01426e12008-10-21 00:45:36 +00005747 // If this is a FP input in an integer register (or visa versa) insert a bit
5748 // cast of the input value. More generally, handle any case where the input
5749 // value disagrees with the register class we plan to stick this in.
5750 if (OpInfo.Type == InlineAsm::isInput &&
5751 PhysReg.second && !PhysReg.second->hasType(OpInfo.ConstraintVT)) {
Owen Andersone50ed302009-08-10 22:56:29 +00005752 // Try to convert to the first EVT that the reg class contains. If the
Chris Lattner01426e12008-10-21 00:45:36 +00005753 // types are identical size, use a bitcast to convert (e.g. two differing
5754 // vector types).
Patrik Hagglund8963fec2012-12-19 12:23:01 +00005755 MVT RegVT = *PhysReg.second->vt_begin();
Chris Lattner01426e12008-10-21 00:45:36 +00005756 if (RegVT.getSizeInBits() == OpInfo.ConstraintVT.getSizeInBits()) {
Benjamin Kramer7d706ed2011-03-26 16:35:10 +00005757 OpInfo.CallOperand = DAG.getNode(ISD::BITCAST, DL,
Dale Johannesenfa42dea2009-01-30 01:34:22 +00005758 RegVT, OpInfo.CallOperand);
Chris Lattner01426e12008-10-21 00:45:36 +00005759 OpInfo.ConstraintVT = RegVT;
5760 } else if (RegVT.isInteger() && OpInfo.ConstraintVT.isFloatingPoint()) {
5761 // If the input is a FP value and we want it in FP registers, do a
5762 // bitcast to the corresponding integer type. This turns an f64 value
5763 // into i64, which can be passed with two i32 values on a 32-bit
5764 // machine.
Patrik Hagglund8963fec2012-12-19 12:23:01 +00005765 RegVT = MVT::getIntegerVT(OpInfo.ConstraintVT.getSizeInBits());
Benjamin Kramer7d706ed2011-03-26 16:35:10 +00005766 OpInfo.CallOperand = DAG.getNode(ISD::BITCAST, DL,
Dale Johannesenfa42dea2009-01-30 01:34:22 +00005767 RegVT, OpInfo.CallOperand);
Chris Lattner01426e12008-10-21 00:45:36 +00005768 OpInfo.ConstraintVT = RegVT;
5769 }
5770 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005771
Owen Anderson23b9b192009-08-12 00:36:31 +00005772 NumRegs = TLI.getNumRegisters(Context, OpInfo.ConstraintVT);
Chris Lattner01426e12008-10-21 00:45:36 +00005773 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005774
Patrik Hagglund8963fec2012-12-19 12:23:01 +00005775 MVT RegVT;
Owen Andersone50ed302009-08-10 22:56:29 +00005776 EVT ValueVT = OpInfo.ConstraintVT;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005777
5778 // If this is a constraint for a specific physical register, like {r17},
5779 // assign it now.
Chris Lattnere2f7bf82009-03-24 15:27:37 +00005780 if (unsigned AssignedReg = PhysReg.first) {
5781 const TargetRegisterClass *RC = PhysReg.second;
Owen Anderson825b72b2009-08-11 20:47:22 +00005782 if (OpInfo.ConstraintVT == MVT::Other)
Chris Lattnere2f7bf82009-03-24 15:27:37 +00005783 ValueVT = *RC->vt_begin();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005784
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005785 // Get the actual register value type. This is important, because the user
5786 // may have asked for (e.g.) the AX register in i32 type. We need to
5787 // remember that AX is actually i16 to get the right extension.
Chris Lattnere2f7bf82009-03-24 15:27:37 +00005788 RegVT = *RC->vt_begin();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005789
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005790 // This is a explicit reference to a physical register.
Chris Lattnere2f7bf82009-03-24 15:27:37 +00005791 Regs.push_back(AssignedReg);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005792
5793 // If this is an expanded reference, add the rest of the regs to Regs.
5794 if (NumRegs != 1) {
Chris Lattnere2f7bf82009-03-24 15:27:37 +00005795 TargetRegisterClass::iterator I = RC->begin();
5796 for (; *I != AssignedReg; ++I)
5797 assert(I != RC->end() && "Didn't find reg!");
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005798
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005799 // Already added the first reg.
5800 --NumRegs; ++I;
5801 for (; NumRegs; --NumRegs, ++I) {
Chris Lattnere2f7bf82009-03-24 15:27:37 +00005802 assert(I != RC->end() && "Ran out of registers to allocate!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005803 Regs.push_back(*I);
5804 }
5805 }
Bill Wendling651ad132009-12-22 01:25:10 +00005806
Dan Gohman7451d3e2010-05-29 17:03:36 +00005807 OpInfo.AssignedRegs = RegsForValue(Regs, RegVT, ValueVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005808 return;
5809 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005810
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005811 // Otherwise, if this was a reference to an LLVM register class, create vregs
5812 // for this reference.
Chris Lattnerb3b44842009-03-24 15:25:07 +00005813 if (const TargetRegisterClass *RC = PhysReg.second) {
5814 RegVT = *RC->vt_begin();
Owen Anderson825b72b2009-08-11 20:47:22 +00005815 if (OpInfo.ConstraintVT == MVT::Other)
Evan Chengfb112882009-03-23 08:01:15 +00005816 ValueVT = RegVT;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005817
Evan Chengfb112882009-03-23 08:01:15 +00005818 // Create the appropriate number of virtual registers.
5819 MachineRegisterInfo &RegInfo = MF.getRegInfo();
5820 for (; NumRegs; --NumRegs)
Chris Lattnerb3b44842009-03-24 15:25:07 +00005821 Regs.push_back(RegInfo.createVirtualRegister(RC));
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005822
Dan Gohman7451d3e2010-05-29 17:03:36 +00005823 OpInfo.AssignedRegs = RegsForValue(Regs, RegVT, ValueVT);
Evan Chengfb112882009-03-23 08:01:15 +00005824 return;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005825 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005826
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005827 // Otherwise, we couldn't allocate enough registers for this.
5828}
5829
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005830/// visitInlineAsm - Handle a call to an InlineAsm object.
5831///
Dan Gohman46510a72010-04-15 01:51:59 +00005832void SelectionDAGBuilder::visitInlineAsm(ImmutableCallSite CS) {
5833 const InlineAsm *IA = cast<InlineAsm>(CS.getCalledValue());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005834
5835 /// ConstraintOperands - Information about all of the constraints.
John Thompson44ab89e2010-10-29 17:29:13 +00005836 SDISelAsmOperandInfoVector ConstraintOperands;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005837
Evan Chengce1cdac2011-05-06 20:52:23 +00005838 TargetLowering::AsmOperandInfoVector
5839 TargetConstraints = TLI.ParseConstraints(CS);
5840
John Thompsoneac6e1d2010-09-13 18:15:37 +00005841 bool hasMemory = false;
Michael J. Spencere70c5262010-10-16 08:25:21 +00005842
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005843 unsigned ArgNo = 0; // ArgNo - The argument of the CallInst.
5844 unsigned ResNo = 0; // ResNo - The result number of the next output.
John Thompsoneac6e1d2010-09-13 18:15:37 +00005845 for (unsigned i = 0, e = TargetConstraints.size(); i != e; ++i) {
5846 ConstraintOperands.push_back(SDISelAsmOperandInfo(TargetConstraints[i]));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005847 SDISelAsmOperandInfo &OpInfo = ConstraintOperands.back();
Michael J. Spencere70c5262010-10-16 08:25:21 +00005848
Patrik Hagglundc698d3a2012-12-19 15:19:11 +00005849 MVT OpVT = MVT::Other;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005850
5851 // Compute the value type for each operand.
5852 switch (OpInfo.Type) {
5853 case InlineAsm::isOutput:
5854 // Indirect outputs just consume an argument.
5855 if (OpInfo.isIndirect) {
Dan Gohman46510a72010-04-15 01:51:59 +00005856 OpInfo.CallOperandVal = const_cast<Value *>(CS.getArgument(ArgNo++));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005857 break;
5858 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005859
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005860 // The return value of the call is this value. As such, there is no
5861 // corresponding argument.
Nick Lewycky8de34002011-09-30 22:19:53 +00005862 assert(!CS.getType()->isVoidTy() && "Bad inline asm!");
Chris Lattnerdb125cf2011-07-18 04:54:35 +00005863 if (StructType *STy = dyn_cast<StructType>(CS.getType())) {
Patrik Hagglundc698d3a2012-12-19 15:19:11 +00005864 OpVT = TLI.getSimpleValueType(STy->getElementType(ResNo));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005865 } else {
5866 assert(ResNo == 0 && "Asm only has one result!");
Patrik Hagglundc698d3a2012-12-19 15:19:11 +00005867 OpVT = TLI.getSimpleValueType(CS.getType());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005868 }
5869 ++ResNo;
5870 break;
5871 case InlineAsm::isInput:
Dan Gohman46510a72010-04-15 01:51:59 +00005872 OpInfo.CallOperandVal = const_cast<Value *>(CS.getArgument(ArgNo++));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005873 break;
5874 case InlineAsm::isClobber:
5875 // Nothing to do.
5876 break;
5877 }
5878
5879 // If this is an input or an indirect output, process the call argument.
5880 // BasicBlocks are labels, currently appearing only in asm's.
5881 if (OpInfo.CallOperandVal) {
Dan Gohman46510a72010-04-15 01:51:59 +00005882 if (const BasicBlock *BB = dyn_cast<BasicBlock>(OpInfo.CallOperandVal)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005883 OpInfo.CallOperand = DAG.getBasicBlock(FuncInfo.MBBMap[BB]);
Chris Lattner81249c92008-10-17 17:05:25 +00005884 } else {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005885 OpInfo.CallOperand = getValue(OpInfo.CallOperandVal);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005886 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005887
Patrik Hagglundc698d3a2012-12-19 15:19:11 +00005888 OpVT = OpInfo.getCallOperandValEVT(*DAG.getContext(), TLI, TD).
5889 getSimpleVT();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005890 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005891
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005892 OpInfo.ConstraintVT = OpVT;
Michael J. Spencere70c5262010-10-16 08:25:21 +00005893
John Thompsoneac6e1d2010-09-13 18:15:37 +00005894 // Indirect operand accesses access memory.
5895 if (OpInfo.isIndirect)
5896 hasMemory = true;
5897 else {
5898 for (unsigned j = 0, ee = OpInfo.Codes.size(); j != ee; ++j) {
Evan Chengce1cdac2011-05-06 20:52:23 +00005899 TargetLowering::ConstraintType
5900 CType = TLI.getConstraintType(OpInfo.Codes[j]);
John Thompsoneac6e1d2010-09-13 18:15:37 +00005901 if (CType == TargetLowering::C_Memory) {
5902 hasMemory = true;
5903 break;
5904 }
5905 }
5906 }
Chris Lattner2a0b96c2008-10-18 18:49:30 +00005907 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005908
John Thompsoneac6e1d2010-09-13 18:15:37 +00005909 SDValue Chain, Flag;
5910
5911 // We won't need to flush pending loads if this asm doesn't touch
5912 // memory and is nonvolatile.
5913 if (hasMemory || IA->hasSideEffects())
5914 Chain = getRoot();
5915 else
5916 Chain = DAG.getRoot();
5917
Chris Lattner2a0b96c2008-10-18 18:49:30 +00005918 // Second pass over the constraints: compute which constraint option to use
5919 // and assign registers to constraints that want a specific physreg.
John Thompsoneac6e1d2010-09-13 18:15:37 +00005920 for (unsigned i = 0, e = ConstraintOperands.size(); i != e; ++i) {
Chris Lattner2a0b96c2008-10-18 18:49:30 +00005921 SDISelAsmOperandInfo &OpInfo = ConstraintOperands[i];
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005922
John Thompson54584742010-09-24 22:24:05 +00005923 // If this is an output operand with a matching input operand, look up the
5924 // matching input. If their types mismatch, e.g. one is an integer, the
5925 // other is floating point, or their sizes are different, flag it as an
5926 // error.
5927 if (OpInfo.hasMatchingInput()) {
5928 SDISelAsmOperandInfo &Input = ConstraintOperands[OpInfo.MatchingInput];
Michael J. Spencere70c5262010-10-16 08:25:21 +00005929
John Thompson54584742010-09-24 22:24:05 +00005930 if (OpInfo.ConstraintVT != Input.ConstraintVT) {
Bill Wendling96cb1122012-07-19 00:04:14 +00005931 std::pair<unsigned, const TargetRegisterClass*> MatchRC =
5932 TLI.getRegForInlineAsmConstraint(OpInfo.ConstraintCode,
Evan Cheng1dafa702011-08-23 19:17:21 +00005933 OpInfo.ConstraintVT);
Bill Wendling96cb1122012-07-19 00:04:14 +00005934 std::pair<unsigned, const TargetRegisterClass*> InputRC =
5935 TLI.getRegForInlineAsmConstraint(Input.ConstraintCode,
Evan Cheng1dafa702011-08-23 19:17:21 +00005936 Input.ConstraintVT);
John Thompson54584742010-09-24 22:24:05 +00005937 if ((OpInfo.ConstraintVT.isInteger() !=
5938 Input.ConstraintVT.isInteger()) ||
Eric Christopher5427ede2011-07-14 20:13:52 +00005939 (MatchRC.second != InputRC.second)) {
John Thompson54584742010-09-24 22:24:05 +00005940 report_fatal_error("Unsupported asm: input constraint"
5941 " with a matching output constraint of"
5942 " incompatible type!");
5943 }
5944 Input.ConstraintVT = OpInfo.ConstraintVT;
5945 }
5946 }
5947
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005948 // Compute the constraint code and ConstraintType to use.
Dale Johannesen1784d162010-06-25 21:55:36 +00005949 TLI.ComputeConstraintToUse(OpInfo, OpInfo.CallOperand, &DAG);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005950
Eric Christopherfffe3632013-01-11 18:12:39 +00005951 if (OpInfo.ConstraintType == TargetLowering::C_Memory &&
5952 OpInfo.Type == InlineAsm::isClobber)
5953 continue;
5954
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005955 // If this is a memory input, and if the operand is not indirect, do what we
5956 // need to to provide an address for the memory input.
5957 if (OpInfo.ConstraintType == TargetLowering::C_Memory &&
5958 !OpInfo.isIndirect) {
Evan Chengce1cdac2011-05-06 20:52:23 +00005959 assert((OpInfo.isMultipleAlternative ||
5960 (OpInfo.Type == InlineAsm::isInput)) &&
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005961 "Can only indirectify direct input operands!");
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005962
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005963 // Memory operands really want the address of the value. If we don't have
5964 // an indirect input, put it in the constpool if we can, otherwise spill
5965 // it to a stack slot.
Eric Christophere0b42c02011-06-03 17:21:23 +00005966 // TODO: This isn't quite right. We need to handle these according to
5967 // the addressing mode that the constraint wants. Also, this may take
5968 // an additional register for the computation and we don't want that
5969 // either.
Eric Christopher471e4222011-06-08 23:55:35 +00005970
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005971 // If the operand is a float, integer, or vector constant, spill to a
5972 // constant pool entry to get its address.
Dan Gohman46510a72010-04-15 01:51:59 +00005973 const Value *OpVal = OpInfo.CallOperandVal;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005974 if (isa<ConstantFP>(OpVal) || isa<ConstantInt>(OpVal) ||
Chris Lattnera78fa8c2012-01-27 03:08:05 +00005975 isa<ConstantVector>(OpVal) || isa<ConstantDataVector>(OpVal)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005976 OpInfo.CallOperand = DAG.getConstantPool(cast<Constant>(OpVal),
5977 TLI.getPointerTy());
5978 } else {
5979 // Otherwise, create a stack slot and emit a store to it before the
5980 // asm.
Chris Lattnerdb125cf2011-07-18 04:54:35 +00005981 Type *Ty = OpVal->getType();
Micah Villmow3574eca2012-10-08 16:38:25 +00005982 uint64_t TySize = TLI.getDataLayout()->getTypeAllocSize(Ty);
5983 unsigned Align = TLI.getDataLayout()->getPrefTypeAlignment(Ty);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005984 MachineFunction &MF = DAG.getMachineFunction();
David Greene3f2bf852009-11-12 20:49:22 +00005985 int SSFI = MF.getFrameInfo()->CreateStackObject(TySize, Align, false);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005986 SDValue StackSlot = DAG.getFrameIndex(SSFI, TLI.getPointerTy());
Dale Johannesen66978ee2009-01-31 02:22:37 +00005987 Chain = DAG.getStore(Chain, getCurDebugLoc(),
Chris Lattnerecf42c42010-09-21 16:36:31 +00005988 OpInfo.CallOperand, StackSlot,
5989 MachinePointerInfo::getFixedStack(SSFI),
David Greene1e559442010-02-15 17:00:31 +00005990 false, false, 0);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005991 OpInfo.CallOperand = StackSlot;
5992 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005993
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005994 // There is no longer a Value* corresponding to this operand.
5995 OpInfo.CallOperandVal = 0;
Bill Wendling651ad132009-12-22 01:25:10 +00005996
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005997 // It is now an indirect operand.
5998 OpInfo.isIndirect = true;
5999 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006000
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006001 // If this constraint is for a specific register, allocate it before
6002 // anything else.
6003 if (OpInfo.ConstraintType == TargetLowering::C_Register)
Benjamin Kramer8b93ff22012-02-24 14:01:17 +00006004 GetRegistersForValue(DAG, TLI, getCurDebugLoc(), OpInfo);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006005 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006006
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006007 // Second pass - Loop over all of the operands, assigning virtual or physregs
Chris Lattner58f15c42008-10-17 16:21:11 +00006008 // to register class operands.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006009 for (unsigned i = 0, e = ConstraintOperands.size(); i != e; ++i) {
6010 SDISelAsmOperandInfo &OpInfo = ConstraintOperands[i];
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006011
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006012 // C_Register operands have already been allocated, Other/Memory don't need
6013 // to be.
6014 if (OpInfo.ConstraintType == TargetLowering::C_RegisterClass)
Benjamin Kramer8b93ff22012-02-24 14:01:17 +00006015 GetRegistersForValue(DAG, TLI, getCurDebugLoc(), OpInfo);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006016 }
6017
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006018 // AsmNodeOperands - The operands for the ISD::INLINEASM node.
6019 std::vector<SDValue> AsmNodeOperands;
6020 AsmNodeOperands.push_back(SDValue()); // reserve space for input chain
6021 AsmNodeOperands.push_back(
Dan Gohmanf2d7fb32010-01-04 21:00:54 +00006022 DAG.getTargetExternalSymbol(IA->getAsmString().c_str(),
6023 TLI.getPointerTy()));
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006024
Chris Lattnerdecc2672010-04-07 05:20:54 +00006025 // If we have a !srcloc metadata node associated with it, we want to attach
6026 // this to the ultimately generated inline asm machineinstr. To do this, we
6027 // pass in the third operand as this (potentially null) inline asm MDNode.
6028 const MDNode *SrcLoc = CS.getInstruction()->getMetadata("srcloc");
6029 AsmNodeOperands.push_back(DAG.getMDNode(SrcLoc));
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006030
Chad Rosier3d716882012-10-30 19:11:54 +00006031 // Remember the HasSideEffect, AlignStack, AsmDialect, MayLoad and MayStore
6032 // bits as operand 3.
Evan Chengc36b7062011-01-07 23:50:32 +00006033 unsigned ExtraInfo = 0;
6034 if (IA->hasSideEffects())
6035 ExtraInfo |= InlineAsm::Extra_HasSideEffects;
6036 if (IA->isAlignStack())
6037 ExtraInfo |= InlineAsm::Extra_IsAlignStack;
Chad Rosier77fffa62012-09-05 22:17:43 +00006038 // Set the asm dialect.
Chad Rosier2f1d8152012-09-05 22:40:13 +00006039 ExtraInfo |= IA->getDialect() * InlineAsm::Extra_AsmDialect;
Chad Rosier3d716882012-10-30 19:11:54 +00006040
6041 // Determine if this InlineAsm MayLoad or MayStore based on the constraints.
6042 for (unsigned i = 0, e = TargetConstraints.size(); i != e; ++i) {
6043 TargetLowering::AsmOperandInfo &OpInfo = TargetConstraints[i];
6044
6045 // Compute the constraint code and ConstraintType to use.
6046 TLI.ComputeConstraintToUse(OpInfo, SDValue());
6047
Chad Rosierdfa4cec2012-10-30 20:01:12 +00006048 // Ideally, we would only check against memory constraints. However, the
6049 // meaning of an other constraint can be target-specific and we can't easily
6050 // reason about it. Therefore, be conservative and set MayLoad/MayStore
6051 // for other constriants as well.
Chad Rosier3d716882012-10-30 19:11:54 +00006052 if (OpInfo.ConstraintType == TargetLowering::C_Memory ||
6053 OpInfo.ConstraintType == TargetLowering::C_Other) {
6054 if (OpInfo.Type == InlineAsm::isInput)
6055 ExtraInfo |= InlineAsm::Extra_MayLoad;
6056 else if (OpInfo.Type == InlineAsm::isOutput)
6057 ExtraInfo |= InlineAsm::Extra_MayStore;
Eric Christopherfffe3632013-01-11 18:12:39 +00006058 else if (OpInfo.Type == InlineAsm::isClobber)
6059 ExtraInfo |= (InlineAsm::Extra_MayLoad | InlineAsm::Extra_MayStore);
Chad Rosier3d716882012-10-30 19:11:54 +00006060 }
6061 }
6062
Evan Chengc36b7062011-01-07 23:50:32 +00006063 AsmNodeOperands.push_back(DAG.getTargetConstant(ExtraInfo,
6064 TLI.getPointerTy()));
Dale Johannesenf1e309e2010-07-02 20:16:09 +00006065
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006066 // Loop over all of the inputs, copying the operand values into the
6067 // appropriate registers and processing the output regs.
6068 RegsForValue RetValRegs;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006069
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006070 // IndirectStoresToEmit - The set of stores to emit after the inline asm node.
6071 std::vector<std::pair<RegsForValue, Value*> > IndirectStoresToEmit;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006072
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006073 for (unsigned i = 0, e = ConstraintOperands.size(); i != e; ++i) {
6074 SDISelAsmOperandInfo &OpInfo = ConstraintOperands[i];
6075
6076 switch (OpInfo.Type) {
6077 case InlineAsm::isOutput: {
6078 if (OpInfo.ConstraintType != TargetLowering::C_RegisterClass &&
6079 OpInfo.ConstraintType != TargetLowering::C_Register) {
6080 // Memory output, or 'other' output (e.g. 'X' constraint).
6081 assert(OpInfo.isIndirect && "Memory output must be indirect operand");
6082
6083 // Add information to the INLINEASM node to know about this output.
Chris Lattnerdecc2672010-04-07 05:20:54 +00006084 unsigned OpFlags = InlineAsm::getFlagWord(InlineAsm::Kind_Mem, 1);
6085 AsmNodeOperands.push_back(DAG.getTargetConstant(OpFlags,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006086 TLI.getPointerTy()));
6087 AsmNodeOperands.push_back(OpInfo.CallOperand);
6088 break;
6089 }
6090
6091 // Otherwise, this is a register or register class output.
6092
6093 // Copy the output from the appropriate register. Find a register that
6094 // we can use.
Chris Lattnerfcd70902012-01-03 23:51:01 +00006095 if (OpInfo.AssignedRegs.Regs.empty()) {
6096 LLVMContext &Ctx = *DAG.getContext();
6097 Ctx.emitError(CS.getInstruction(),
6098 "couldn't allocate output register for constraint '" +
6099 Twine(OpInfo.ConstraintCode) + "'");
6100 break;
6101 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006102
6103 // If this is an indirect operand, store through the pointer after the
6104 // asm.
6105 if (OpInfo.isIndirect) {
6106 IndirectStoresToEmit.push_back(std::make_pair(OpInfo.AssignedRegs,
6107 OpInfo.CallOperandVal));
6108 } else {
6109 // This is the result value of the call.
Benjamin Kramerf0127052010-01-05 13:12:22 +00006110 assert(!CS.getType()->isVoidTy() && "Bad inline asm!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006111 // Concatenate this output onto the outputs list.
6112 RetValRegs.append(OpInfo.AssignedRegs);
6113 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006114
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006115 // Add information to the INLINEASM node to know that this register is
6116 // set.
Dale Johannesen913d3df2008-09-12 17:49:03 +00006117 OpInfo.AssignedRegs.AddInlineAsmOperands(OpInfo.isEarlyClobber ?
Chris Lattnerdecc2672010-04-07 05:20:54 +00006118 InlineAsm::Kind_RegDefEarlyClobber :
6119 InlineAsm::Kind_RegDef,
Evan Chengfb112882009-03-23 08:01:15 +00006120 false,
6121 0,
Bill Wendling46ada192010-03-02 01:55:18 +00006122 DAG,
Bill Wendling651ad132009-12-22 01:25:10 +00006123 AsmNodeOperands);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006124 break;
6125 }
6126 case InlineAsm::isInput: {
6127 SDValue InOperandVal = OpInfo.CallOperand;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006128
Chris Lattner6bdcda32008-10-17 16:47:46 +00006129 if (OpInfo.isMatchingInputConstraint()) { // Matching constraint?
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006130 // If this is required to match an output register we have already set,
6131 // just use its register.
Chris Lattner58f15c42008-10-17 16:21:11 +00006132 unsigned OperandNo = OpInfo.getMatchedOperand();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006133
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006134 // Scan until we find the definition we already emitted of this operand.
6135 // When we find it, create a RegsForValue operand.
Chris Lattnerdecc2672010-04-07 05:20:54 +00006136 unsigned CurOp = InlineAsm::Op_FirstOperand;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006137 for (; OperandNo; --OperandNo) {
6138 // Advance to the next operand.
Evan Cheng697cbbf2009-03-20 18:03:34 +00006139 unsigned OpFlag =
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006140 cast<ConstantSDNode>(AsmNodeOperands[CurOp])->getZExtValue();
Chris Lattnerdecc2672010-04-07 05:20:54 +00006141 assert((InlineAsm::isRegDefKind(OpFlag) ||
6142 InlineAsm::isRegDefEarlyClobberKind(OpFlag) ||
6143 InlineAsm::isMemKind(OpFlag)) && "Skipped past definitions?");
Evan Cheng697cbbf2009-03-20 18:03:34 +00006144 CurOp += InlineAsm::getNumOperandRegisters(OpFlag)+1;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006145 }
6146
Evan Cheng697cbbf2009-03-20 18:03:34 +00006147 unsigned OpFlag =
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006148 cast<ConstantSDNode>(AsmNodeOperands[CurOp])->getZExtValue();
Chris Lattnerdecc2672010-04-07 05:20:54 +00006149 if (InlineAsm::isRegDefKind(OpFlag) ||
6150 InlineAsm::isRegDefEarlyClobberKind(OpFlag)) {
Evan Cheng697cbbf2009-03-20 18:03:34 +00006151 // Add (OpFlag&0xffff)>>3 registers to MatchedRegs.
Chris Lattner6129c372010-04-08 00:09:16 +00006152 if (OpInfo.isIndirect) {
6153 // This happens on gcc/testsuite/gcc.dg/pr8788-1.c
Dan Gohman99be8ae2010-04-19 22:41:47 +00006154 LLVMContext &Ctx = *DAG.getContext();
Chris Lattner6129c372010-04-08 00:09:16 +00006155 Ctx.emitError(CS.getInstruction(), "inline asm not supported yet:"
6156 " don't know how to handle tied "
6157 "indirect register inputs");
6158 }
Michael J. Spencere70c5262010-10-16 08:25:21 +00006159
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006160 RegsForValue MatchedRegs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006161 MatchedRegs.ValueVTs.push_back(InOperandVal.getValueType());
Patrik Hagglunda61b17c2012-12-13 06:34:11 +00006162 MVT RegVT = AsmNodeOperands[CurOp+1].getSimpleValueType();
Evan Chengfb112882009-03-23 08:01:15 +00006163 MatchedRegs.RegVTs.push_back(RegVT);
6164 MachineRegisterInfo &RegInfo = DAG.getMachineFunction().getRegInfo();
Evan Cheng697cbbf2009-03-20 18:03:34 +00006165 for (unsigned i = 0, e = InlineAsm::getNumOperandRegisters(OpFlag);
Evan Chengfb112882009-03-23 08:01:15 +00006166 i != e; ++i)
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00006167 MatchedRegs.Regs.push_back
6168 (RegInfo.createVirtualRegister(TLI.getRegClassFor(RegVT)));
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006169
6170 // Use the produced MatchedRegs object to
Dale Johannesen66978ee2009-01-31 02:22:37 +00006171 MatchedRegs.getCopyToRegs(InOperandVal, DAG, getCurDebugLoc(),
Bill Wendlingf18eb582012-09-26 06:16:18 +00006172 Chain, &Flag, CS.getInstruction());
Chris Lattnerdecc2672010-04-07 05:20:54 +00006173 MatchedRegs.AddInlineAsmOperands(InlineAsm::Kind_RegUse,
Evan Chengfb112882009-03-23 08:01:15 +00006174 true, OpInfo.getMatchedOperand(),
Bill Wendling46ada192010-03-02 01:55:18 +00006175 DAG, AsmNodeOperands);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006176 break;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006177 }
Michael J. Spencere70c5262010-10-16 08:25:21 +00006178
Chris Lattnerdecc2672010-04-07 05:20:54 +00006179 assert(InlineAsm::isMemKind(OpFlag) && "Unknown matching constraint!");
6180 assert(InlineAsm::getNumOperandRegisters(OpFlag) == 1 &&
6181 "Unexpected number of operands");
6182 // Add information to the INLINEASM node to know about this input.
6183 // See InlineAsm.h isUseOperandTiedToDef.
6184 OpFlag = InlineAsm::getFlagWordForMatchingOp(OpFlag,
6185 OpInfo.getMatchedOperand());
6186 AsmNodeOperands.push_back(DAG.getTargetConstant(OpFlag,
6187 TLI.getPointerTy()));
6188 AsmNodeOperands.push_back(AsmNodeOperands[CurOp+1]);
6189 break;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006190 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006191
Dale Johannesenb5611a62010-07-13 20:17:05 +00006192 // Treat indirect 'X' constraint as memory.
Michael J. Spencere70c5262010-10-16 08:25:21 +00006193 if (OpInfo.ConstraintType == TargetLowering::C_Other &&
6194 OpInfo.isIndirect)
Dale Johannesenb5611a62010-07-13 20:17:05 +00006195 OpInfo.ConstraintType = TargetLowering::C_Memory;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006196
Dale Johannesenb5611a62010-07-13 20:17:05 +00006197 if (OpInfo.ConstraintType == TargetLowering::C_Other) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006198 std::vector<SDValue> Ops;
Eric Christopher100c8332011-06-02 23:16:42 +00006199 TLI.LowerAsmOperandForConstraint(InOperandVal, OpInfo.ConstraintCode,
Dale Johannesen1784d162010-06-25 21:55:36 +00006200 Ops, DAG);
Chris Lattnerfcd70902012-01-03 23:51:01 +00006201 if (Ops.empty()) {
6202 LLVMContext &Ctx = *DAG.getContext();
6203 Ctx.emitError(CS.getInstruction(),
6204 "invalid operand for inline asm constraint '" +
6205 Twine(OpInfo.ConstraintCode) + "'");
6206 break;
6207 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006208
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006209 // Add information to the INLINEASM node to know about this input.
Chris Lattnerdecc2672010-04-07 05:20:54 +00006210 unsigned ResOpType =
6211 InlineAsm::getFlagWord(InlineAsm::Kind_Imm, Ops.size());
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006212 AsmNodeOperands.push_back(DAG.getTargetConstant(ResOpType,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006213 TLI.getPointerTy()));
6214 AsmNodeOperands.insert(AsmNodeOperands.end(), Ops.begin(), Ops.end());
6215 break;
Chris Lattnerdecc2672010-04-07 05:20:54 +00006216 }
Michael J. Spencere70c5262010-10-16 08:25:21 +00006217
Chris Lattnerdecc2672010-04-07 05:20:54 +00006218 if (OpInfo.ConstraintType == TargetLowering::C_Memory) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006219 assert(OpInfo.isIndirect && "Operand must be indirect to be a mem!");
6220 assert(InOperandVal.getValueType() == TLI.getPointerTy() &&
6221 "Memory operands expect pointer values");
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006222
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006223 // Add information to the INLINEASM node to know about this input.
Chris Lattnerdecc2672010-04-07 05:20:54 +00006224 unsigned ResOpType = InlineAsm::getFlagWord(InlineAsm::Kind_Mem, 1);
Dale Johannesen86b49f82008-09-24 01:07:17 +00006225 AsmNodeOperands.push_back(DAG.getTargetConstant(ResOpType,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006226 TLI.getPointerTy()));
6227 AsmNodeOperands.push_back(InOperandVal);
6228 break;
6229 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006230
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006231 assert((OpInfo.ConstraintType == TargetLowering::C_RegisterClass ||
6232 OpInfo.ConstraintType == TargetLowering::C_Register) &&
6233 "Unknown constraint type!");
Eric Christopher9eb4f8a2012-07-02 21:16:43 +00006234
6235 // TODO: Support this.
6236 if (OpInfo.isIndirect) {
6237 LLVMContext &Ctx = *DAG.getContext();
6238 Ctx.emitError(CS.getInstruction(),
6239 "Don't know how to handle indirect register inputs yet "
6240 "for constraint '" + Twine(OpInfo.ConstraintCode) + "'");
6241 break;
6242 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006243
6244 // Copy the input into the appropriate registers.
Chris Lattnerfcd70902012-01-03 23:51:01 +00006245 if (OpInfo.AssignedRegs.Regs.empty()) {
6246 LLVMContext &Ctx = *DAG.getContext();
6247 Ctx.emitError(CS.getInstruction(),
6248 "couldn't allocate input reg for constraint '" +
6249 Twine(OpInfo.ConstraintCode) + "'");
6250 break;
6251 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006252
Dale Johannesen66978ee2009-01-31 02:22:37 +00006253 OpInfo.AssignedRegs.getCopyToRegs(InOperandVal, DAG, getCurDebugLoc(),
Bill Wendlingf18eb582012-09-26 06:16:18 +00006254 Chain, &Flag, CS.getInstruction());
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006255
Chris Lattnerdecc2672010-04-07 05:20:54 +00006256 OpInfo.AssignedRegs.AddInlineAsmOperands(InlineAsm::Kind_RegUse, false, 0,
Bill Wendling46ada192010-03-02 01:55:18 +00006257 DAG, AsmNodeOperands);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006258 break;
6259 }
6260 case InlineAsm::isClobber: {
6261 // Add the clobbered value to the operand list, so that the register
6262 // allocator is aware that the physreg got clobbered.
6263 if (!OpInfo.AssignedRegs.Regs.empty())
Jakob Stoklund Olesenf792fa92011-06-27 04:08:33 +00006264 OpInfo.AssignedRegs.AddInlineAsmOperands(InlineAsm::Kind_Clobber,
Bill Wendling46ada192010-03-02 01:55:18 +00006265 false, 0, DAG,
Bill Wendling651ad132009-12-22 01:25:10 +00006266 AsmNodeOperands);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006267 break;
6268 }
6269 }
6270 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006271
Chris Lattnerdecc2672010-04-07 05:20:54 +00006272 // Finish up input operands. Set the input chain and add the flag last.
Dale Johannesenf1e309e2010-07-02 20:16:09 +00006273 AsmNodeOperands[InlineAsm::Op_InputChain] = Chain;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006274 if (Flag.getNode()) AsmNodeOperands.push_back(Flag);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006275
Dale Johannesen66978ee2009-01-31 02:22:37 +00006276 Chain = DAG.getNode(ISD::INLINEASM, getCurDebugLoc(),
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00006277 DAG.getVTList(MVT::Other, MVT::Glue),
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006278 &AsmNodeOperands[0], AsmNodeOperands.size());
6279 Flag = Chain.getValue(1);
6280
6281 // If this asm returns a register value, copy the result from that register
6282 // and set it as the value of the call.
6283 if (!RetValRegs.Regs.empty()) {
Dan Gohman7451d3e2010-05-29 17:03:36 +00006284 SDValue Val = RetValRegs.getCopyFromRegs(DAG, FuncInfo, getCurDebugLoc(),
Bill Wendling12931302012-09-26 04:04:19 +00006285 Chain, &Flag, CS.getInstruction());
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006286
Chris Lattner2a0b96c2008-10-18 18:49:30 +00006287 // FIXME: Why don't we do this for inline asms with MRVs?
6288 if (CS.getType()->isSingleValueType() && CS.getType()->isSized()) {
Owen Andersone50ed302009-08-10 22:56:29 +00006289 EVT ResultType = TLI.getValueType(CS.getType());
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006290
Chris Lattner2a0b96c2008-10-18 18:49:30 +00006291 // If any of the results of the inline asm is a vector, it may have the
6292 // wrong width/num elts. This can happen for register classes that can
6293 // contain multiple different value types. The preg or vreg allocated may
6294 // not have the same VT as was expected. Convert it to the right type
6295 // with bit_convert.
6296 if (ResultType != Val.getValueType() && Val.getValueType().isVector()) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006297 Val = DAG.getNode(ISD::BITCAST, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00006298 ResultType, Val);
Dan Gohman95915732008-10-18 01:03:45 +00006299
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006300 } else if (ResultType != Val.getValueType() &&
Chris Lattner2a0b96c2008-10-18 18:49:30 +00006301 ResultType.isInteger() && Val.getValueType().isInteger()) {
6302 // If a result value was tied to an input value, the computed result may
6303 // have a wider width than the expected result. Extract the relevant
6304 // portion.
Dale Johannesen66978ee2009-01-31 02:22:37 +00006305 Val = DAG.getNode(ISD::TRUNCATE, getCurDebugLoc(), ResultType, Val);
Dan Gohman95915732008-10-18 01:03:45 +00006306 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006307
Chris Lattner2a0b96c2008-10-18 18:49:30 +00006308 assert(ResultType == Val.getValueType() && "Asm result value mismatch!");
Chris Lattner0c526442008-10-17 17:52:49 +00006309 }
Dan Gohman95915732008-10-18 01:03:45 +00006310
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006311 setValue(CS.getInstruction(), Val);
Dale Johannesenec65a7d2009-04-14 00:56:56 +00006312 // Don't need to use this as a chain in this case.
6313 if (!IA->hasSideEffects() && !hasMemory && IndirectStoresToEmit.empty())
6314 return;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006315 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006316
Dan Gohman46510a72010-04-15 01:51:59 +00006317 std::vector<std::pair<SDValue, const Value *> > StoresToEmit;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006318
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006319 // Process indirect outputs, first output all of the flagged copies out of
6320 // physregs.
6321 for (unsigned i = 0, e = IndirectStoresToEmit.size(); i != e; ++i) {
6322 RegsForValue &OutRegs = IndirectStoresToEmit[i].first;
Dan Gohman46510a72010-04-15 01:51:59 +00006323 const Value *Ptr = IndirectStoresToEmit[i].second;
Dan Gohman7451d3e2010-05-29 17:03:36 +00006324 SDValue OutVal = OutRegs.getCopyFromRegs(DAG, FuncInfo, getCurDebugLoc(),
Bill Wendling12931302012-09-26 04:04:19 +00006325 Chain, &Flag, IA);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006326 StoresToEmit.push_back(std::make_pair(OutVal, Ptr));
6327 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006328
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006329 // Emit the non-flagged stores from the physregs.
6330 SmallVector<SDValue, 8> OutChains;
Bill Wendling651ad132009-12-22 01:25:10 +00006331 for (unsigned i = 0, e = StoresToEmit.size(); i != e; ++i) {
6332 SDValue Val = DAG.getStore(Chain, getCurDebugLoc(),
6333 StoresToEmit[i].first,
6334 getValue(StoresToEmit[i].second),
Chris Lattner84bd98a2010-09-21 18:58:22 +00006335 MachinePointerInfo(StoresToEmit[i].second),
David Greene1e559442010-02-15 17:00:31 +00006336 false, false, 0);
Bill Wendling651ad132009-12-22 01:25:10 +00006337 OutChains.push_back(Val);
Bill Wendling651ad132009-12-22 01:25:10 +00006338 }
6339
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006340 if (!OutChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00006341 Chain = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(), MVT::Other,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006342 &OutChains[0], OutChains.size());
Bill Wendling651ad132009-12-22 01:25:10 +00006343
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006344 DAG.setRoot(Chain);
6345}
6346
Dan Gohman46510a72010-04-15 01:51:59 +00006347void SelectionDAGBuilder::visitVAStart(const CallInst &I) {
Bill Wendlingc1d3c942009-12-23 00:44:51 +00006348 DAG.setRoot(DAG.getNode(ISD::VASTART, getCurDebugLoc(),
6349 MVT::Other, getRoot(),
Gabor Greif0635f352010-06-25 09:38:13 +00006350 getValue(I.getArgOperand(0)),
6351 DAG.getSrcValue(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006352}
6353
Dan Gohman46510a72010-04-15 01:51:59 +00006354void SelectionDAGBuilder::visitVAArg(const VAArgInst &I) {
Micah Villmow3574eca2012-10-08 16:38:25 +00006355 const DataLayout &TD = *TLI.getDataLayout();
Dale Johannesena04b7572009-02-03 23:04:43 +00006356 SDValue V = DAG.getVAArg(TLI.getValueType(I.getType()), getCurDebugLoc(),
6357 getRoot(), getValue(I.getOperand(0)),
Rafael Espindolacbeeae22010-07-11 04:01:49 +00006358 DAG.getSrcValue(I.getOperand(0)),
Rafael Espindola9d544d02010-07-12 18:11:17 +00006359 TD.getABITypeAlignment(I.getType()));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006360 setValue(&I, V);
6361 DAG.setRoot(V.getValue(1));
6362}
6363
Dan Gohman46510a72010-04-15 01:51:59 +00006364void SelectionDAGBuilder::visitVAEnd(const CallInst &I) {
Bill Wendlingc1d3c942009-12-23 00:44:51 +00006365 DAG.setRoot(DAG.getNode(ISD::VAEND, getCurDebugLoc(),
6366 MVT::Other, getRoot(),
Gabor Greif0635f352010-06-25 09:38:13 +00006367 getValue(I.getArgOperand(0)),
6368 DAG.getSrcValue(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006369}
6370
Dan Gohman46510a72010-04-15 01:51:59 +00006371void SelectionDAGBuilder::visitVACopy(const CallInst &I) {
Bill Wendlingc1d3c942009-12-23 00:44:51 +00006372 DAG.setRoot(DAG.getNode(ISD::VACOPY, getCurDebugLoc(),
6373 MVT::Other, getRoot(),
Gabor Greif0635f352010-06-25 09:38:13 +00006374 getValue(I.getArgOperand(0)),
6375 getValue(I.getArgOperand(1)),
6376 DAG.getSrcValue(I.getArgOperand(0)),
6377 DAG.getSrcValue(I.getArgOperand(1))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006378}
6379
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006380/// TargetLowering::LowerCallTo - This is the default LowerCallTo
Dan Gohman98ca4f22009-08-05 01:29:28 +00006381/// implementation, which just calls LowerCall.
6382/// FIXME: When all targets are
6383/// migrated to using LowerCall, this hook should be integrated into SDISel.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006384std::pair<SDValue, SDValue>
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00006385TargetLowering::LowerCallTo(TargetLowering::CallLoweringInfo &CLI) const {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006386 // Handle all of the outgoing arguments.
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00006387 CLI.Outs.clear();
6388 CLI.OutVals.clear();
6389 ArgListTy &Args = CLI.Args;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006390 for (unsigned i = 0, e = Args.size(); i != e; ++i) {
Owen Andersone50ed302009-08-10 22:56:29 +00006391 SmallVector<EVT, 4> ValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006392 ComputeValueVTs(*this, Args[i].Ty, ValueVTs);
6393 for (unsigned Value = 0, NumValues = ValueVTs.size();
6394 Value != NumValues; ++Value) {
Owen Andersone50ed302009-08-10 22:56:29 +00006395 EVT VT = ValueVTs[Value];
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00006396 Type *ArgTy = VT.getTypeForEVT(CLI.RetTy->getContext());
Chris Lattner2a0b96c2008-10-18 18:49:30 +00006397 SDValue Op = SDValue(Args[i].Node.getNode(),
6398 Args[i].Node.getResNo() + Value);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006399 ISD::ArgFlagsTy Flags;
6400 unsigned OriginalAlignment =
Micah Villmow3574eca2012-10-08 16:38:25 +00006401 getDataLayout()->getABITypeAlignment(ArgTy);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006402
6403 if (Args[i].isZExt)
6404 Flags.setZExt();
6405 if (Args[i].isSExt)
6406 Flags.setSExt();
6407 if (Args[i].isInReg)
6408 Flags.setInReg();
6409 if (Args[i].isSRet)
6410 Flags.setSRet();
6411 if (Args[i].isByVal) {
6412 Flags.setByVal();
Chris Lattnerdb125cf2011-07-18 04:54:35 +00006413 PointerType *Ty = cast<PointerType>(Args[i].Ty);
6414 Type *ElementTy = Ty->getElementType();
Micah Villmow3574eca2012-10-08 16:38:25 +00006415 Flags.setByValSize(getDataLayout()->getTypeAllocSize(ElementTy));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006416 // For ByVal, alignment should come from FE. BE will guess if this
6417 // info is not there but there are cases it cannot get right.
Chris Lattner9db20f32011-05-22 23:23:02 +00006418 unsigned FrameAlign;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006419 if (Args[i].Alignment)
6420 FrameAlign = Args[i].Alignment;
Chris Lattner9db20f32011-05-22 23:23:02 +00006421 else
6422 FrameAlign = getByValTypeAlignment(ElementTy);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006423 Flags.setByValAlign(FrameAlign);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006424 }
6425 if (Args[i].isNest)
6426 Flags.setNest();
6427 Flags.setOrigAlign(OriginalAlignment);
6428
Patrik Hagglunddfcf33a2012-12-19 11:48:16 +00006429 MVT PartVT = getRegisterType(CLI.RetTy->getContext(), VT);
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00006430 unsigned NumParts = getNumRegisters(CLI.RetTy->getContext(), VT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006431 SmallVector<SDValue, 4> Parts(NumParts);
6432 ISD::NodeType ExtendKind = ISD::ANY_EXTEND;
6433
6434 if (Args[i].isSExt)
6435 ExtendKind = ISD::SIGN_EXTEND;
6436 else if (Args[i].isZExt)
6437 ExtendKind = ISD::ZERO_EXTEND;
6438
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00006439 getCopyToParts(CLI.DAG, CLI.DL, Op, &Parts[0], NumParts,
Bill Wendlingf18eb582012-09-26 06:16:18 +00006440 PartVT, CLI.CS ? CLI.CS->getInstruction() : 0, ExtendKind);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006441
Dan Gohman98ca4f22009-08-05 01:29:28 +00006442 for (unsigned j = 0; j != NumParts; ++j) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006443 // if it isn't first piece, alignment must be 1
Dan Gohmanc9403652010-07-07 15:54:55 +00006444 ISD::OutputArg MyFlags(Flags, Parts[j].getValueType(),
Manman Ren0a1544d2012-11-01 23:49:58 +00006445 i < CLI.NumFixedArgs,
6446 i, j*Parts[j].getValueType().getStoreSize());
Dan Gohman98ca4f22009-08-05 01:29:28 +00006447 if (NumParts > 1 && j == 0)
6448 MyFlags.Flags.setSplit();
6449 else if (j != 0)
6450 MyFlags.Flags.setOrigAlign(1);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006451
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00006452 CLI.Outs.push_back(MyFlags);
6453 CLI.OutVals.push_back(Parts[j]);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006454 }
6455 }
6456 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006457
Dan Gohman98ca4f22009-08-05 01:29:28 +00006458 // Handle the incoming return values from the call.
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00006459 CLI.Ins.clear();
Owen Andersone50ed302009-08-10 22:56:29 +00006460 SmallVector<EVT, 4> RetTys;
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00006461 ComputeValueVTs(*this, CLI.RetTy, RetTys);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006462 for (unsigned I = 0, E = RetTys.size(); I != E; ++I) {
Owen Andersone50ed302009-08-10 22:56:29 +00006463 EVT VT = RetTys[I];
Patrik Hagglunddfcf33a2012-12-19 11:48:16 +00006464 MVT RegisterVT = getRegisterType(CLI.RetTy->getContext(), VT);
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00006465 unsigned NumRegs = getNumRegisters(CLI.RetTy->getContext(), VT);
Dan Gohman98ca4f22009-08-05 01:29:28 +00006466 for (unsigned i = 0; i != NumRegs; ++i) {
6467 ISD::InputArg MyFlags;
Patrik Hagglunddfcf33a2012-12-19 11:48:16 +00006468 MyFlags.VT = RegisterVT;
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00006469 MyFlags.Used = CLI.IsReturnValueUsed;
6470 if (CLI.RetSExt)
Dan Gohman98ca4f22009-08-05 01:29:28 +00006471 MyFlags.Flags.setSExt();
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00006472 if (CLI.RetZExt)
Dan Gohman98ca4f22009-08-05 01:29:28 +00006473 MyFlags.Flags.setZExt();
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00006474 if (CLI.IsInReg)
Dan Gohman98ca4f22009-08-05 01:29:28 +00006475 MyFlags.Flags.setInReg();
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00006476 CLI.Ins.push_back(MyFlags);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006477 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006478 }
6479
Dan Gohman98ca4f22009-08-05 01:29:28 +00006480 SmallVector<SDValue, 4> InVals;
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00006481 CLI.Chain = LowerCall(CLI, InVals);
Dan Gohman5e866062009-08-06 15:37:27 +00006482
6483 // Verify that the target's LowerCall behaved as expected.
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00006484 assert(CLI.Chain.getNode() && CLI.Chain.getValueType() == MVT::Other &&
Dan Gohman5e866062009-08-06 15:37:27 +00006485 "LowerCall didn't return a valid chain!");
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00006486 assert((!CLI.IsTailCall || InVals.empty()) &&
Dan Gohman5e866062009-08-06 15:37:27 +00006487 "LowerCall emitted a return value for a tail call!");
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00006488 assert((CLI.IsTailCall || InVals.size() == CLI.Ins.size()) &&
Dan Gohman5e866062009-08-06 15:37:27 +00006489 "LowerCall didn't emit the correct number of values!");
Dan Gohman98ca4f22009-08-05 01:29:28 +00006490
6491 // For a tail call, the return value is merely live-out and there aren't
6492 // any nodes in the DAG representing it. Return a special value to
6493 // indicate that a tail call has been emitted and no more Instructions
6494 // should be processed in the current block.
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00006495 if (CLI.IsTailCall) {
6496 CLI.DAG.setRoot(CLI.Chain);
Dan Gohman98ca4f22009-08-05 01:29:28 +00006497 return std::make_pair(SDValue(), SDValue());
6498 }
6499
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00006500 DEBUG(for (unsigned i = 0, e = CLI.Ins.size(); i != e; ++i) {
Evan Chengaf1871f2010-03-11 19:38:18 +00006501 assert(InVals[i].getNode() &&
6502 "LowerCall emitted a null value!");
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00006503 assert(EVT(CLI.Ins[i].VT) == InVals[i].getValueType() &&
Evan Chengaf1871f2010-03-11 19:38:18 +00006504 "LowerCall emitted a value with the wrong type!");
6505 });
6506
Dan Gohman98ca4f22009-08-05 01:29:28 +00006507 // Collect the legal value parts into potentially illegal values
6508 // that correspond to the original function's return values.
6509 ISD::NodeType AssertOp = ISD::DELETED_NODE;
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00006510 if (CLI.RetSExt)
Dan Gohman98ca4f22009-08-05 01:29:28 +00006511 AssertOp = ISD::AssertSext;
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00006512 else if (CLI.RetZExt)
Dan Gohman98ca4f22009-08-05 01:29:28 +00006513 AssertOp = ISD::AssertZext;
6514 SmallVector<SDValue, 4> ReturnValues;
6515 unsigned CurReg = 0;
6516 for (unsigned I = 0, E = RetTys.size(); I != E; ++I) {
Owen Andersone50ed302009-08-10 22:56:29 +00006517 EVT VT = RetTys[I];
Patrik Hagglunddfcf33a2012-12-19 11:48:16 +00006518 MVT RegisterVT = getRegisterType(CLI.RetTy->getContext(), VT);
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00006519 unsigned NumRegs = getNumRegisters(CLI.RetTy->getContext(), VT);
Dan Gohman98ca4f22009-08-05 01:29:28 +00006520
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00006521 ReturnValues.push_back(getCopyFromParts(CLI.DAG, CLI.DL, &InVals[CurReg],
Bill Wendling12931302012-09-26 04:04:19 +00006522 NumRegs, RegisterVT, VT, NULL,
Bill Wendling4533cac2010-01-28 21:51:40 +00006523 AssertOp));
Dan Gohman98ca4f22009-08-05 01:29:28 +00006524 CurReg += NumRegs;
6525 }
6526
6527 // For a function returning void, there is no return value. We can't create
6528 // such a node, so we just return a null return value in that case. In
Chris Lattner7a2bdde2011-04-15 05:18:47 +00006529 // that case, nothing will actually look at the value.
Dan Gohman98ca4f22009-08-05 01:29:28 +00006530 if (ReturnValues.empty())
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00006531 return std::make_pair(SDValue(), CLI.Chain);
Dan Gohman98ca4f22009-08-05 01:29:28 +00006532
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00006533 SDValue Res = CLI.DAG.getNode(ISD::MERGE_VALUES, CLI.DL,
6534 CLI.DAG.getVTList(&RetTys[0], RetTys.size()),
Dan Gohman98ca4f22009-08-05 01:29:28 +00006535 &ReturnValues[0], ReturnValues.size());
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00006536 return std::make_pair(Res, CLI.Chain);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006537}
6538
Duncan Sands9fbc7e22009-01-21 09:00:29 +00006539void TargetLowering::LowerOperationWrapper(SDNode *N,
6540 SmallVectorImpl<SDValue> &Results,
Dan Gohmand858e902010-04-17 15:26:15 +00006541 SelectionDAG &DAG) const {
Duncan Sands9fbc7e22009-01-21 09:00:29 +00006542 SDValue Res = LowerOperation(SDValue(N, 0), DAG);
Sanjiv Guptabb326bb2009-01-21 04:48:39 +00006543 if (Res.getNode())
6544 Results.push_back(Res);
6545}
6546
Dan Gohmand858e902010-04-17 15:26:15 +00006547SDValue TargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) const {
Torok Edwinc23197a2009-07-14 16:55:14 +00006548 llvm_unreachable("LowerOperation not implemented for this target!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006549}
6550
Dan Gohman46510a72010-04-15 01:51:59 +00006551void
6552SelectionDAGBuilder::CopyValueToVirtualRegister(const Value *V, unsigned Reg) {
Dan Gohman28a17352010-07-01 01:59:43 +00006553 SDValue Op = getNonRegisterValue(V);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006554 assert((Op.getOpcode() != ISD::CopyFromReg ||
6555 cast<RegisterSDNode>(Op.getOperand(1))->getReg() != Reg) &&
6556 "Copy from a reg to the same reg!");
6557 assert(!TargetRegisterInfo::isPhysicalRegister(Reg) && "Is a physreg");
6558
Owen Anderson23b9b192009-08-12 00:36:31 +00006559 RegsForValue RFV(V->getContext(), TLI, Reg, V->getType());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006560 SDValue Chain = DAG.getEntryNode();
Bill Wendlingf18eb582012-09-26 06:16:18 +00006561 RFV.getCopyToRegs(Op, DAG, getCurDebugLoc(), Chain, 0, V);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006562 PendingExports.push_back(Chain);
6563}
6564
6565#include "llvm/CodeGen/SelectionDAGISel.h"
6566
Eli Friedman23d32432011-05-05 16:53:34 +00006567/// isOnlyUsedInEntryBlock - If the specified argument is only used in the
6568/// entry block, return true. This includes arguments used by switches, since
6569/// the switch may expand into multiple basic blocks.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00006570static bool isOnlyUsedInEntryBlock(const Argument *A, bool FastISel) {
Eli Friedman23d32432011-05-05 16:53:34 +00006571 // With FastISel active, we may be splitting blocks, so force creation
6572 // of virtual registers for all non-dead arguments.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00006573 if (FastISel)
Eli Friedman23d32432011-05-05 16:53:34 +00006574 return A->use_empty();
6575
6576 const BasicBlock *Entry = A->getParent()->begin();
6577 for (Value::const_use_iterator UI = A->use_begin(), E = A->use_end();
6578 UI != E; ++UI) {
6579 const User *U = *UI;
6580 if (cast<Instruction>(U)->getParent() != Entry || isa<SwitchInst>(U))
6581 return false; // Use not in entry block.
6582 }
6583 return true;
6584}
6585
Dan Gohman46510a72010-04-15 01:51:59 +00006586void SelectionDAGISel::LowerArguments(const BasicBlock *LLVMBB) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006587 // If this is the entry block, emit arguments.
Dan Gohman46510a72010-04-15 01:51:59 +00006588 const Function &F = *LLVMBB->getParent();
Dan Gohman2048b852009-11-23 18:04:58 +00006589 SelectionDAG &DAG = SDB->DAG;
Dan Gohman2048b852009-11-23 18:04:58 +00006590 DebugLoc dl = SDB->getCurDebugLoc();
Micah Villmow3574eca2012-10-08 16:38:25 +00006591 const DataLayout *TD = TLI.getDataLayout();
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006592 SmallVector<ISD::InputArg, 16> Ins;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006593
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +00006594 // Check whether the function can return without sret-demotion.
Dan Gohman84023e02010-07-10 09:00:22 +00006595 SmallVector<ISD::OutputArg, 4> Outs;
Bill Wendling8b62abd2012-12-30 13:01:51 +00006596 GetReturnInfo(F.getReturnType(), F.getAttributes(), Outs, TLI);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006597
Dan Gohman7451d3e2010-05-29 17:03:36 +00006598 if (!FuncInfo->CanLowerReturn) {
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006599 // Put in an sret pointer parameter before all the other parameters.
6600 SmallVector<EVT, 1> ValueVTs;
6601 ComputeValueVTs(TLI, PointerType::getUnqual(F.getReturnType()), ValueVTs);
6602
6603 // NOTE: Assuming that a pointer will never break down to more than one VT
6604 // or one register.
6605 ISD::ArgFlagsTy Flags;
6606 Flags.setSRet();
Patrik Hagglunddfcf33a2012-12-19 11:48:16 +00006607 MVT RegisterVT = TLI.getRegisterType(*DAG.getContext(), ValueVTs[0]);
Stepan Dyatkovskiy661afe72012-10-10 11:37:36 +00006608 ISD::InputArg RetArg(Flags, RegisterVT, true, 0, 0);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006609 Ins.push_back(RetArg);
6610 }
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +00006611
Dan Gohman98ca4f22009-08-05 01:29:28 +00006612 // Set up the incoming argument description vector.
Dan Gohman98ca4f22009-08-05 01:29:28 +00006613 unsigned Idx = 1;
Dan Gohman46510a72010-04-15 01:51:59 +00006614 for (Function::const_arg_iterator I = F.arg_begin(), E = F.arg_end();
Dan Gohman98ca4f22009-08-05 01:29:28 +00006615 I != E; ++I, ++Idx) {
Owen Andersone50ed302009-08-10 22:56:29 +00006616 SmallVector<EVT, 4> ValueVTs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00006617 ComputeValueVTs(TLI, I->getType(), ValueVTs);
6618 bool isArgValueUsed = !I->use_empty();
6619 for (unsigned Value = 0, NumValues = ValueVTs.size();
6620 Value != NumValues; ++Value) {
Owen Andersone50ed302009-08-10 22:56:29 +00006621 EVT VT = ValueVTs[Value];
Chris Lattnerdb125cf2011-07-18 04:54:35 +00006622 Type *ArgTy = VT.getTypeForEVT(*DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +00006623 ISD::ArgFlagsTy Flags;
6624 unsigned OriginalAlignment =
6625 TD->getABITypeAlignment(ArgTy);
6626
Bill Wendling39cd0c82012-12-30 12:45:13 +00006627 if (F.getAttributes().hasAttribute(Idx, Attribute::ZExt))
Dan Gohman98ca4f22009-08-05 01:29:28 +00006628 Flags.setZExt();
Bill Wendling39cd0c82012-12-30 12:45:13 +00006629 if (F.getAttributes().hasAttribute(Idx, Attribute::SExt))
Dan Gohman98ca4f22009-08-05 01:29:28 +00006630 Flags.setSExt();
Bill Wendling39cd0c82012-12-30 12:45:13 +00006631 if (F.getAttributes().hasAttribute(Idx, Attribute::InReg))
Dan Gohman98ca4f22009-08-05 01:29:28 +00006632 Flags.setInReg();
Bill Wendling39cd0c82012-12-30 12:45:13 +00006633 if (F.getAttributes().hasAttribute(Idx, Attribute::StructRet))
Dan Gohman98ca4f22009-08-05 01:29:28 +00006634 Flags.setSRet();
Bill Wendling39cd0c82012-12-30 12:45:13 +00006635 if (F.getAttributes().hasAttribute(Idx, Attribute::ByVal)) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00006636 Flags.setByVal();
Chris Lattnerdb125cf2011-07-18 04:54:35 +00006637 PointerType *Ty = cast<PointerType>(I->getType());
6638 Type *ElementTy = Ty->getElementType();
Chris Lattner9db20f32011-05-22 23:23:02 +00006639 Flags.setByValSize(TD->getTypeAllocSize(ElementTy));
Dan Gohman98ca4f22009-08-05 01:29:28 +00006640 // For ByVal, alignment should be passed from FE. BE will guess if
6641 // this info is not there but there are cases it cannot get right.
Chris Lattner9db20f32011-05-22 23:23:02 +00006642 unsigned FrameAlign;
Dan Gohman98ca4f22009-08-05 01:29:28 +00006643 if (F.getParamAlignment(Idx))
6644 FrameAlign = F.getParamAlignment(Idx);
Chris Lattner9db20f32011-05-22 23:23:02 +00006645 else
6646 FrameAlign = TLI.getByValTypeAlignment(ElementTy);
Dan Gohman98ca4f22009-08-05 01:29:28 +00006647 Flags.setByValAlign(FrameAlign);
Dan Gohman98ca4f22009-08-05 01:29:28 +00006648 }
Bill Wendling39cd0c82012-12-30 12:45:13 +00006649 if (F.getAttributes().hasAttribute(Idx, Attribute::Nest))
Dan Gohman98ca4f22009-08-05 01:29:28 +00006650 Flags.setNest();
6651 Flags.setOrigAlign(OriginalAlignment);
6652
Patrik Hagglunddfcf33a2012-12-19 11:48:16 +00006653 MVT RegisterVT = TLI.getRegisterType(*CurDAG->getContext(), VT);
Owen Anderson23b9b192009-08-12 00:36:31 +00006654 unsigned NumRegs = TLI.getNumRegisters(*CurDAG->getContext(), VT);
Dan Gohman98ca4f22009-08-05 01:29:28 +00006655 for (unsigned i = 0; i != NumRegs; ++i) {
Stepan Dyatkovskiy661afe72012-10-10 11:37:36 +00006656 ISD::InputArg MyFlags(Flags, RegisterVT, isArgValueUsed,
6657 Idx-1, i*RegisterVT.getStoreSize());
Dan Gohman98ca4f22009-08-05 01:29:28 +00006658 if (NumRegs > 1 && i == 0)
6659 MyFlags.Flags.setSplit();
6660 // if it isn't first piece, alignment must be 1
6661 else if (i > 0)
6662 MyFlags.Flags.setOrigAlign(1);
6663 Ins.push_back(MyFlags);
6664 }
6665 }
6666 }
6667
6668 // Call the target to set up the argument values.
6669 SmallVector<SDValue, 8> InVals;
6670 SDValue NewRoot = TLI.LowerFormalArguments(DAG.getRoot(), F.getCallingConv(),
6671 F.isVarArg(), Ins,
6672 dl, DAG, InVals);
Dan Gohman5e866062009-08-06 15:37:27 +00006673
6674 // Verify that the target's LowerFormalArguments behaved as expected.
Owen Anderson825b72b2009-08-11 20:47:22 +00006675 assert(NewRoot.getNode() && NewRoot.getValueType() == MVT::Other &&
Dan Gohman5e866062009-08-06 15:37:27 +00006676 "LowerFormalArguments didn't return a valid chain!");
6677 assert(InVals.size() == Ins.size() &&
6678 "LowerFormalArguments didn't emit the correct number of values!");
Bill Wendling3ea58b62009-12-22 21:35:02 +00006679 DEBUG({
6680 for (unsigned i = 0, e = Ins.size(); i != e; ++i) {
6681 assert(InVals[i].getNode() &&
6682 "LowerFormalArguments emitted a null value!");
Duncan Sands1440e8b2010-11-03 11:35:31 +00006683 assert(EVT(Ins[i].VT) == InVals[i].getValueType() &&
Bill Wendling3ea58b62009-12-22 21:35:02 +00006684 "LowerFormalArguments emitted a value with the wrong type!");
6685 }
6686 });
Bill Wendling3ea3c242009-12-22 02:10:19 +00006687
Dan Gohman5e866062009-08-06 15:37:27 +00006688 // Update the DAG with the new chain value resulting from argument lowering.
Dan Gohman98ca4f22009-08-05 01:29:28 +00006689 DAG.setRoot(NewRoot);
6690
6691 // Set up the argument values.
6692 unsigned i = 0;
6693 Idx = 1;
Dan Gohman7451d3e2010-05-29 17:03:36 +00006694 if (!FuncInfo->CanLowerReturn) {
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006695 // Create a virtual register for the sret pointer, and put in a copy
6696 // from the sret argument into it.
6697 SmallVector<EVT, 1> ValueVTs;
6698 ComputeValueVTs(TLI, PointerType::getUnqual(F.getReturnType()), ValueVTs);
Patrik Hagglunda61b17c2012-12-13 06:34:11 +00006699 MVT VT = ValueVTs[0].getSimpleVT();
Patrik Hagglunddfcf33a2012-12-19 11:48:16 +00006700 MVT RegVT = TLI.getRegisterType(*CurDAG->getContext(), VT);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006701 ISD::NodeType AssertOp = ISD::DELETED_NODE;
Bill Wendling46ada192010-03-02 01:55:18 +00006702 SDValue ArgValue = getCopyFromParts(DAG, dl, &InVals[0], 1,
Bill Wendling12931302012-09-26 04:04:19 +00006703 RegVT, VT, NULL, AssertOp);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006704
Dan Gohman2048b852009-11-23 18:04:58 +00006705 MachineFunction& MF = SDB->DAG.getMachineFunction();
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006706 MachineRegisterInfo& RegInfo = MF.getRegInfo();
6707 unsigned SRetReg = RegInfo.createVirtualRegister(TLI.getRegClassFor(RegVT));
Dan Gohman7451d3e2010-05-29 17:03:36 +00006708 FuncInfo->DemoteRegister = SRetReg;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00006709 NewRoot = SDB->DAG.getCopyToReg(NewRoot, SDB->getCurDebugLoc(),
6710 SRetReg, ArgValue);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006711 DAG.setRoot(NewRoot);
Bill Wendling3ea3c242009-12-22 02:10:19 +00006712
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006713 // i indexes lowered arguments. Bump it past the hidden sret argument.
6714 // Idx indexes LLVM arguments. Don't touch it.
6715 ++i;
6716 }
Bill Wendling3ea3c242009-12-22 02:10:19 +00006717
Dan Gohman46510a72010-04-15 01:51:59 +00006718 for (Function::const_arg_iterator I = F.arg_begin(), E = F.arg_end(); I != E;
Dan Gohman98ca4f22009-08-05 01:29:28 +00006719 ++I, ++Idx) {
6720 SmallVector<SDValue, 4> ArgValues;
Owen Andersone50ed302009-08-10 22:56:29 +00006721 SmallVector<EVT, 4> ValueVTs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00006722 ComputeValueVTs(TLI, I->getType(), ValueVTs);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006723 unsigned NumValues = ValueVTs.size();
Devang Patel9126c0d2010-06-01 19:59:01 +00006724
6725 // If this argument is unused then remember its value. It is used to generate
6726 // debugging information.
6727 if (I->use_empty() && NumValues)
6728 SDB->setUnusedArgValue(I, InVals[i]);
6729
Eli Friedman23d32432011-05-05 16:53:34 +00006730 for (unsigned Val = 0; Val != NumValues; ++Val) {
6731 EVT VT = ValueVTs[Val];
Patrik Hagglunddfcf33a2012-12-19 11:48:16 +00006732 MVT PartVT = TLI.getRegisterType(*CurDAG->getContext(), VT);
Owen Anderson23b9b192009-08-12 00:36:31 +00006733 unsigned NumParts = TLI.getNumRegisters(*CurDAG->getContext(), VT);
Dan Gohman98ca4f22009-08-05 01:29:28 +00006734
6735 if (!I->use_empty()) {
6736 ISD::NodeType AssertOp = ISD::DELETED_NODE;
Bill Wendling39cd0c82012-12-30 12:45:13 +00006737 if (F.getAttributes().hasAttribute(Idx, Attribute::SExt))
Dan Gohman98ca4f22009-08-05 01:29:28 +00006738 AssertOp = ISD::AssertSext;
Bill Wendling39cd0c82012-12-30 12:45:13 +00006739 else if (F.getAttributes().hasAttribute(Idx, Attribute::ZExt))
Dan Gohman98ca4f22009-08-05 01:29:28 +00006740 AssertOp = ISD::AssertZext;
6741
Bill Wendling46ada192010-03-02 01:55:18 +00006742 ArgValues.push_back(getCopyFromParts(DAG, dl, &InVals[i],
Bill Wendling3ea3c242009-12-22 02:10:19 +00006743 NumParts, PartVT, VT,
Bill Wendling12931302012-09-26 04:04:19 +00006744 NULL, AssertOp));
Dan Gohman98ca4f22009-08-05 01:29:28 +00006745 }
Bill Wendling3ea3c242009-12-22 02:10:19 +00006746
Dan Gohman98ca4f22009-08-05 01:29:28 +00006747 i += NumParts;
6748 }
Bill Wendling3ea3c242009-12-22 02:10:19 +00006749
Eli Friedman23d32432011-05-05 16:53:34 +00006750 // We don't need to do anything else for unused arguments.
6751 if (ArgValues.empty())
6752 continue;
6753
Devang Patel9aee3352011-09-08 22:59:09 +00006754 // Note down frame index.
6755 if (FrameIndexSDNode *FI =
Bill Wendling96cb1122012-07-19 00:04:14 +00006756 dyn_cast<FrameIndexSDNode>(ArgValues[0].getNode()))
Devang Patel9aee3352011-09-08 22:59:09 +00006757 FuncInfo->setArgumentFrameIndex(I, FI->getIndex());
Devang Patel0b48ead2010-08-31 22:22:42 +00006758
Eli Friedman23d32432011-05-05 16:53:34 +00006759 SDValue Res = DAG.getMergeValues(&ArgValues[0], NumValues,
6760 SDB->getCurDebugLoc());
Devang Patel9aee3352011-09-08 22:59:09 +00006761
Eli Friedman23d32432011-05-05 16:53:34 +00006762 SDB->setValue(I, Res);
Nick Lewycky8a8d4792011-12-02 22:16:29 +00006763 if (!TM.Options.EnableFastISel && Res.getOpcode() == ISD::BUILD_PAIR) {
Devang Patel9aee3352011-09-08 22:59:09 +00006764 if (LoadSDNode *LNode =
6765 dyn_cast<LoadSDNode>(Res.getOperand(0).getNode()))
6766 if (FrameIndexSDNode *FI =
6767 dyn_cast<FrameIndexSDNode>(LNode->getBasePtr().getNode()))
6768 FuncInfo->setArgumentFrameIndex(I, FI->getIndex());
6769 }
Bill Wendling3ea3c242009-12-22 02:10:19 +00006770
Eli Friedman23d32432011-05-05 16:53:34 +00006771 // If this argument is live outside of the entry block, insert a copy from
6772 // wherever we got it to the vreg that other BB's will reference it as.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00006773 if (!TM.Options.EnableFastISel && Res.getOpcode() == ISD::CopyFromReg) {
Eli Friedman23d32432011-05-05 16:53:34 +00006774 // If we can, though, try to skip creating an unnecessary vreg.
6775 // FIXME: This isn't very clean... it would be nice to make this more
Eli Friedman7f33d672011-05-10 21:50:58 +00006776 // general. It's also subtly incompatible with the hacks FastISel
6777 // uses with vregs.
Eli Friedman23d32432011-05-05 16:53:34 +00006778 unsigned Reg = cast<RegisterSDNode>(Res.getOperand(1))->getReg();
6779 if (TargetRegisterInfo::isVirtualRegister(Reg)) {
6780 FuncInfo->ValueMap[I] = Reg;
6781 continue;
6782 }
6783 }
Nick Lewycky8a8d4792011-12-02 22:16:29 +00006784 if (!isOnlyUsedInEntryBlock(I, TM.Options.EnableFastISel)) {
Eli Friedman23d32432011-05-05 16:53:34 +00006785 FuncInfo->InitializeRegForValue(I);
Dan Gohman2048b852009-11-23 18:04:58 +00006786 SDB->CopyToExportRegsIfNeeded(I);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006787 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006788 }
Bill Wendling3ea3c242009-12-22 02:10:19 +00006789
Dan Gohman98ca4f22009-08-05 01:29:28 +00006790 assert(i == InVals.size() && "Argument register count mismatch!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006791
6792 // Finally, if the target has anything special to do, allow it to do so.
6793 // FIXME: this should insert code into the DAG!
Dan Gohman64652652010-04-14 20:17:22 +00006794 EmitFunctionEntryCode();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006795}
6796
6797/// Handle PHI nodes in successor blocks. Emit code into the SelectionDAG to
6798/// ensure constants are generated when needed. Remember the virtual registers
6799/// that need to be added to the Machine PHI nodes as input. We cannot just
6800/// directly add them, because expansion might result in multiple MBB's for one
6801/// BB. As such, the start of the BB might correspond to a different MBB than
6802/// the end.
6803///
6804void
Dan Gohmanf81eca02010-04-22 20:46:50 +00006805SelectionDAGBuilder::HandlePHINodesInSuccessorBlocks(const BasicBlock *LLVMBB) {
Dan Gohman46510a72010-04-15 01:51:59 +00006806 const TerminatorInst *TI = LLVMBB->getTerminator();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006807
6808 SmallPtrSet<MachineBasicBlock *, 4> SuccsHandled;
6809
6810 // Check successor nodes' PHI nodes that expect a constant to be available
6811 // from this block.
6812 for (unsigned succ = 0, e = TI->getNumSuccessors(); succ != e; ++succ) {
Dan Gohman46510a72010-04-15 01:51:59 +00006813 const BasicBlock *SuccBB = TI->getSuccessor(succ);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006814 if (!isa<PHINode>(SuccBB->begin())) continue;
Dan Gohmanf81eca02010-04-22 20:46:50 +00006815 MachineBasicBlock *SuccMBB = FuncInfo.MBBMap[SuccBB];
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006816
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006817 // If this terminator has multiple identical successors (common for
6818 // switches), only handle each succ once.
6819 if (!SuccsHandled.insert(SuccMBB)) continue;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006820
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006821 MachineBasicBlock::iterator MBBI = SuccMBB->begin();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006822
6823 // At this point we know that there is a 1-1 correspondence between LLVM PHI
6824 // nodes and Machine PHI nodes, but the incoming operands have not been
6825 // emitted yet.
Dan Gohman46510a72010-04-15 01:51:59 +00006826 for (BasicBlock::const_iterator I = SuccBB->begin();
6827 const PHINode *PN = dyn_cast<PHINode>(I); ++I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006828 // Ignore dead phi's.
6829 if (PN->use_empty()) continue;
6830
Rafael Espindola3fa82832011-05-13 15:18:06 +00006831 // Skip empty types
6832 if (PN->getType()->isEmptyTy())
6833 continue;
6834
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006835 unsigned Reg;
Dan Gohman46510a72010-04-15 01:51:59 +00006836 const Value *PHIOp = PN->getIncomingValueForBlock(LLVMBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006837
Dan Gohman46510a72010-04-15 01:51:59 +00006838 if (const Constant *C = dyn_cast<Constant>(PHIOp)) {
Dan Gohmanf81eca02010-04-22 20:46:50 +00006839 unsigned &RegOut = ConstantsOut[C];
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006840 if (RegOut == 0) {
Dan Gohman89496d02010-07-02 00:10:16 +00006841 RegOut = FuncInfo.CreateRegs(C->getType());
Dan Gohmanf81eca02010-04-22 20:46:50 +00006842 CopyValueToVirtualRegister(C, RegOut);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006843 }
6844 Reg = RegOut;
6845 } else {
Dan Gohmanc25ad632010-07-01 01:33:21 +00006846 DenseMap<const Value *, unsigned>::iterator I =
6847 FuncInfo.ValueMap.find(PHIOp);
6848 if (I != FuncInfo.ValueMap.end())
6849 Reg = I->second;
6850 else {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006851 assert(isa<AllocaInst>(PHIOp) &&
Dan Gohmanf81eca02010-04-22 20:46:50 +00006852 FuncInfo.StaticAllocaMap.count(cast<AllocaInst>(PHIOp)) &&
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006853 "Didn't codegen value into a register!??");
Dan Gohman89496d02010-07-02 00:10:16 +00006854 Reg = FuncInfo.CreateRegs(PHIOp->getType());
Dan Gohmanf81eca02010-04-22 20:46:50 +00006855 CopyValueToVirtualRegister(PHIOp, Reg);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006856 }
6857 }
6858
6859 // Remember that this register needs to added to the machine PHI node as
6860 // the input for this MBB.
Owen Andersone50ed302009-08-10 22:56:29 +00006861 SmallVector<EVT, 4> ValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006862 ComputeValueVTs(TLI, PN->getType(), ValueVTs);
6863 for (unsigned vti = 0, vte = ValueVTs.size(); vti != vte; ++vti) {
Owen Andersone50ed302009-08-10 22:56:29 +00006864 EVT VT = ValueVTs[vti];
Dan Gohmanf81eca02010-04-22 20:46:50 +00006865 unsigned NumRegisters = TLI.getNumRegisters(*DAG.getContext(), VT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006866 for (unsigned i = 0, e = NumRegisters; i != e; ++i)
Dan Gohmanf81eca02010-04-22 20:46:50 +00006867 FuncInfo.PHINodesToUpdate.push_back(std::make_pair(MBBI++, Reg+i));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006868 Reg += NumRegisters;
6869 }
6870 }
6871 }
Dan Gohmanf81eca02010-04-22 20:46:50 +00006872 ConstantsOut.clear();
Dan Gohman3df24e62008-09-03 23:12:08 +00006873}