blob: 91dca5fd59223cf212b117f630facbb5622148ad [file] [log] [blame]
Evan Chenga8e29892007-01-19 07:51:42 +00001//===-- ARMISelLowering.cpp - ARM DAG Lowering Implementation -------------===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Evan Chenga8e29892007-01-19 07:51:42 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the interfaces that ARM uses to lower LLVM code into a
11// selection DAG.
12//
13//===----------------------------------------------------------------------===//
14
Dale Johannesen51e28e62010-06-03 21:09:53 +000015#define DEBUG_TYPE "arm-isel"
Evan Chenga8e29892007-01-19 07:51:42 +000016#include "ARM.h"
17#include "ARMAddressingModes.h"
Eric Christopher6f2ccef2010-09-10 22:42:06 +000018#include "ARMCallingConv.h"
Evan Chenga8e29892007-01-19 07:51:42 +000019#include "ARMConstantPoolValue.h"
20#include "ARMISelLowering.h"
21#include "ARMMachineFunctionInfo.h"
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +000022#include "ARMPerfectShuffle.h"
Evan Chenga8e29892007-01-19 07:51:42 +000023#include "ARMRegisterInfo.h"
24#include "ARMSubtarget.h"
25#include "ARMTargetMachine.h"
Chris Lattner80ec2792009-08-02 00:34:36 +000026#include "ARMTargetObjectFile.h"
Evan Chenga8e29892007-01-19 07:51:42 +000027#include "llvm/CallingConv.h"
28#include "llvm/Constants.h"
Bob Wilson1f595bb2009-04-17 19:07:39 +000029#include "llvm/Function.h"
Benjamin Kramer174101e2009-10-20 11:44:38 +000030#include "llvm/GlobalValue.h"
Evan Cheng27707472007-03-16 08:43:56 +000031#include "llvm/Instruction.h"
Bob Wilson65ffec42010-09-21 17:56:22 +000032#include "llvm/Instructions.h"
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +000033#include "llvm/Intrinsics.h"
Benjamin Kramer174101e2009-10-20 11:44:38 +000034#include "llvm/Type.h"
Bob Wilson1f595bb2009-04-17 19:07:39 +000035#include "llvm/CodeGen/CallingConvLower.h"
Evan Cheng55d42002011-01-08 01:24:27 +000036#include "llvm/CodeGen/IntrinsicLowering.h"
Evan Chenga8e29892007-01-19 07:51:42 +000037#include "llvm/CodeGen/MachineBasicBlock.h"
38#include "llvm/CodeGen/MachineFrameInfo.h"
39#include "llvm/CodeGen/MachineFunction.h"
40#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000041#include "llvm/CodeGen/MachineRegisterInfo.h"
Bob Wilson1f595bb2009-04-17 19:07:39 +000042#include "llvm/CodeGen/PseudoSourceValue.h"
Evan Chenga8e29892007-01-19 07:51:42 +000043#include "llvm/CodeGen/SelectionDAG.h"
Bill Wendling94a1c632010-03-09 02:46:12 +000044#include "llvm/MC/MCSectionMachO.h"
Evan Chengb6ab2542007-01-31 08:40:13 +000045#include "llvm/Target/TargetOptions.h"
Evan Chenga8e29892007-01-19 07:51:42 +000046#include "llvm/ADT/VectorExtras.h"
Evan Cheng55d42002011-01-08 01:24:27 +000047#include "llvm/ADT/StringExtras.h"
Dale Johannesen51e28e62010-06-03 21:09:53 +000048#include "llvm/ADT/Statistic.h"
Jim Grosbache7b52522010-04-14 22:28:31 +000049#include "llvm/Support/CommandLine.h"
Torok Edwinab7c09b2009-07-08 18:01:40 +000050#include "llvm/Support/ErrorHandling.h"
Evan Chengb01fad62007-03-12 23:30:29 +000051#include "llvm/Support/MathExtras.h"
Jim Grosbache801dc42009-12-12 01:40:06 +000052#include "llvm/Support/raw_ostream.h"
Jim Grosbach3fb2b1e2009-09-01 01:57:56 +000053#include <sstream>
Evan Chenga8e29892007-01-19 07:51:42 +000054using namespace llvm;
55
Dale Johannesen51e28e62010-06-03 21:09:53 +000056STATISTIC(NumTailCalls, "Number of tail calls");
Evan Chengfc8475b2011-01-19 02:16:49 +000057STATISTIC(NumMovwMovt, "Number of GAs materialized with movw + movt");
Dale Johannesen51e28e62010-06-03 21:09:53 +000058
Bob Wilson703af3a2010-08-13 22:43:33 +000059// This option should go away when tail calls fully work.
60static cl::opt<bool>
61EnableARMTailCalls("arm-tail-calls", cl::Hidden,
62 cl::desc("Generate tail calls (TEMPORARY OPTION)."),
63 cl::init(false));
64
Eric Christopher836c6242010-12-15 23:47:29 +000065cl::opt<bool>
Jim Grosbache7b52522010-04-14 22:28:31 +000066EnableARMLongCalls("arm-long-calls", cl::Hidden,
Evan Cheng515fe3a2010-07-08 02:08:50 +000067 cl::desc("Generate calls via indirect call instructions"),
Jim Grosbache7b52522010-04-14 22:28:31 +000068 cl::init(false));
69
Evan Cheng46df4eb2010-06-16 07:35:02 +000070static cl::opt<bool>
71ARMInterworking("arm-interworking", cl::Hidden,
72 cl::desc("Enable / disable ARM interworking (for debugging only)"),
73 cl::init(true));
74
Owen Andersone50ed302009-08-10 22:56:29 +000075void ARMTargetLowering::addTypeForNEON(EVT VT, EVT PromotedLdStVT,
76 EVT PromotedBitwiseVT) {
Bob Wilson5bafff32009-06-22 23:27:02 +000077 if (VT != PromotedLdStVT) {
Owen Anderson70671842009-08-10 20:18:46 +000078 setOperationAction(ISD::LOAD, VT.getSimpleVT(), Promote);
Owen Andersond6662ad2009-08-10 20:46:15 +000079 AddPromotedToType (ISD::LOAD, VT.getSimpleVT(),
80 PromotedLdStVT.getSimpleVT());
Bob Wilson5bafff32009-06-22 23:27:02 +000081
Owen Anderson70671842009-08-10 20:18:46 +000082 setOperationAction(ISD::STORE, VT.getSimpleVT(), Promote);
Jim Grosbach764ab522009-08-11 15:33:49 +000083 AddPromotedToType (ISD::STORE, VT.getSimpleVT(),
Owen Andersond6662ad2009-08-10 20:46:15 +000084 PromotedLdStVT.getSimpleVT());
Bob Wilson5bafff32009-06-22 23:27:02 +000085 }
86
Owen Andersone50ed302009-08-10 22:56:29 +000087 EVT ElemTy = VT.getVectorElementType();
Owen Anderson825b72b2009-08-11 20:47:22 +000088 if (ElemTy != MVT::i64 && ElemTy != MVT::f64)
Owen Anderson70671842009-08-10 20:18:46 +000089 setOperationAction(ISD::VSETCC, VT.getSimpleVT(), Custom);
Bob Wilson3468c2e2010-11-03 16:24:50 +000090 setOperationAction(ISD::EXTRACT_VECTOR_ELT, VT.getSimpleVT(), Custom);
Bob Wilson0696fdf2009-09-16 20:20:44 +000091 if (ElemTy != MVT::i32) {
92 setOperationAction(ISD::SINT_TO_FP, VT.getSimpleVT(), Expand);
93 setOperationAction(ISD::UINT_TO_FP, VT.getSimpleVT(), Expand);
94 setOperationAction(ISD::FP_TO_SINT, VT.getSimpleVT(), Expand);
95 setOperationAction(ISD::FP_TO_UINT, VT.getSimpleVT(), Expand);
96 }
Owen Anderson70671842009-08-10 20:18:46 +000097 setOperationAction(ISD::BUILD_VECTOR, VT.getSimpleVT(), Custom);
98 setOperationAction(ISD::VECTOR_SHUFFLE, VT.getSimpleVT(), Custom);
Bob Wilson07f6e802010-06-16 21:34:01 +000099 setOperationAction(ISD::CONCAT_VECTORS, VT.getSimpleVT(), Legal);
Bob Wilson5e8b8332011-01-07 04:59:04 +0000100 setOperationAction(ISD::EXTRACT_SUBVECTOR, VT.getSimpleVT(), Legal);
Bob Wilsond0910c42010-04-06 22:02:24 +0000101 setOperationAction(ISD::SELECT, VT.getSimpleVT(), Expand);
102 setOperationAction(ISD::SELECT_CC, VT.getSimpleVT(), Expand);
Bob Wilson5bafff32009-06-22 23:27:02 +0000103 if (VT.isInteger()) {
Owen Anderson70671842009-08-10 20:18:46 +0000104 setOperationAction(ISD::SHL, VT.getSimpleVT(), Custom);
105 setOperationAction(ISD::SRA, VT.getSimpleVT(), Custom);
106 setOperationAction(ISD::SRL, VT.getSimpleVT(), Custom);
Bob Wilsonb31a11b2010-08-20 04:54:02 +0000107 setLoadExtAction(ISD::SEXTLOAD, VT.getSimpleVT(), Expand);
108 setLoadExtAction(ISD::ZEXTLOAD, VT.getSimpleVT(), Expand);
Bob Wilson24645a12010-11-01 18:31:39 +0000109 for (unsigned InnerVT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
110 InnerVT <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++InnerVT)
111 setTruncStoreAction(VT.getSimpleVT(),
112 (MVT::SimpleValueType)InnerVT, Expand);
Bob Wilson5bafff32009-06-22 23:27:02 +0000113 }
Bob Wilsonb31a11b2010-08-20 04:54:02 +0000114 setLoadExtAction(ISD::EXTLOAD, VT.getSimpleVT(), Expand);
Bob Wilson5bafff32009-06-22 23:27:02 +0000115
116 // Promote all bit-wise operations.
117 if (VT.isInteger() && VT != PromotedBitwiseVT) {
Owen Anderson70671842009-08-10 20:18:46 +0000118 setOperationAction(ISD::AND, VT.getSimpleVT(), Promote);
Owen Andersond6662ad2009-08-10 20:46:15 +0000119 AddPromotedToType (ISD::AND, VT.getSimpleVT(),
120 PromotedBitwiseVT.getSimpleVT());
Owen Anderson70671842009-08-10 20:18:46 +0000121 setOperationAction(ISD::OR, VT.getSimpleVT(), Promote);
Jim Grosbach764ab522009-08-11 15:33:49 +0000122 AddPromotedToType (ISD::OR, VT.getSimpleVT(),
Owen Andersond6662ad2009-08-10 20:46:15 +0000123 PromotedBitwiseVT.getSimpleVT());
Owen Anderson70671842009-08-10 20:18:46 +0000124 setOperationAction(ISD::XOR, VT.getSimpleVT(), Promote);
Jim Grosbach764ab522009-08-11 15:33:49 +0000125 AddPromotedToType (ISD::XOR, VT.getSimpleVT(),
Owen Andersond6662ad2009-08-10 20:46:15 +0000126 PromotedBitwiseVT.getSimpleVT());
Bob Wilson5bafff32009-06-22 23:27:02 +0000127 }
Bob Wilson16330762009-09-16 00:17:28 +0000128
129 // Neon does not support vector divide/remainder operations.
130 setOperationAction(ISD::SDIV, VT.getSimpleVT(), Expand);
131 setOperationAction(ISD::UDIV, VT.getSimpleVT(), Expand);
132 setOperationAction(ISD::FDIV, VT.getSimpleVT(), Expand);
133 setOperationAction(ISD::SREM, VT.getSimpleVT(), Expand);
134 setOperationAction(ISD::UREM, VT.getSimpleVT(), Expand);
135 setOperationAction(ISD::FREM, VT.getSimpleVT(), Expand);
Bob Wilson5bafff32009-06-22 23:27:02 +0000136}
137
Owen Andersone50ed302009-08-10 22:56:29 +0000138void ARMTargetLowering::addDRTypeForNEON(EVT VT) {
Bob Wilson5bafff32009-06-22 23:27:02 +0000139 addRegisterClass(VT, ARM::DPRRegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +0000140 addTypeForNEON(VT, MVT::f64, MVT::v2i32);
Bob Wilson5bafff32009-06-22 23:27:02 +0000141}
142
Owen Andersone50ed302009-08-10 22:56:29 +0000143void ARMTargetLowering::addQRTypeForNEON(EVT VT) {
Bob Wilson5bafff32009-06-22 23:27:02 +0000144 addRegisterClass(VT, ARM::QPRRegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +0000145 addTypeForNEON(VT, MVT::v2f64, MVT::v4i32);
Bob Wilson5bafff32009-06-22 23:27:02 +0000146}
147
Chris Lattnerf0144122009-07-28 03:13:23 +0000148static TargetLoweringObjectFile *createTLOF(TargetMachine &TM) {
149 if (TM.getSubtarget<ARMSubtarget>().isTargetDarwin())
Bill Wendling505ad8b2010-03-15 21:09:38 +0000150 return new TargetLoweringObjectFileMachO();
Bill Wendling94a1c632010-03-09 02:46:12 +0000151
Chris Lattner80ec2792009-08-02 00:34:36 +0000152 return new ARMElfTargetObjectFile();
Chris Lattnerf0144122009-07-28 03:13:23 +0000153}
154
Evan Chenga8e29892007-01-19 07:51:42 +0000155ARMTargetLowering::ARMTargetLowering(TargetMachine &TM)
Evan Chenge7e0d622009-11-06 22:24:13 +0000156 : TargetLowering(TM, createTLOF(TM)) {
Evan Chenga8e29892007-01-19 07:51:42 +0000157 Subtarget = &TM.getSubtarget<ARMSubtarget>();
Evan Cheng31446872010-07-23 22:39:59 +0000158 RegInfo = TM.getRegisterInfo();
Evan Cheng3ef1c872010-09-10 01:29:16 +0000159 Itins = TM.getInstrItineraryData();
Evan Chenga8e29892007-01-19 07:51:42 +0000160
Evan Chengb1df8f22007-04-27 08:15:43 +0000161 if (Subtarget->isTargetDarwin()) {
Evan Chengb1df8f22007-04-27 08:15:43 +0000162 // Uses VFP for Thumb libfuncs if available.
163 if (Subtarget->isThumb() && Subtarget->hasVFP2()) {
164 // Single-precision floating-point arithmetic.
165 setLibcallName(RTLIB::ADD_F32, "__addsf3vfp");
166 setLibcallName(RTLIB::SUB_F32, "__subsf3vfp");
167 setLibcallName(RTLIB::MUL_F32, "__mulsf3vfp");
168 setLibcallName(RTLIB::DIV_F32, "__divsf3vfp");
Evan Chenga8e29892007-01-19 07:51:42 +0000169
Evan Chengb1df8f22007-04-27 08:15:43 +0000170 // Double-precision floating-point arithmetic.
171 setLibcallName(RTLIB::ADD_F64, "__adddf3vfp");
172 setLibcallName(RTLIB::SUB_F64, "__subdf3vfp");
173 setLibcallName(RTLIB::MUL_F64, "__muldf3vfp");
174 setLibcallName(RTLIB::DIV_F64, "__divdf3vfp");
Evan Cheng193f8502007-01-31 09:30:58 +0000175
Evan Chengb1df8f22007-04-27 08:15:43 +0000176 // Single-precision comparisons.
177 setLibcallName(RTLIB::OEQ_F32, "__eqsf2vfp");
178 setLibcallName(RTLIB::UNE_F32, "__nesf2vfp");
179 setLibcallName(RTLIB::OLT_F32, "__ltsf2vfp");
180 setLibcallName(RTLIB::OLE_F32, "__lesf2vfp");
181 setLibcallName(RTLIB::OGE_F32, "__gesf2vfp");
182 setLibcallName(RTLIB::OGT_F32, "__gtsf2vfp");
183 setLibcallName(RTLIB::UO_F32, "__unordsf2vfp");
184 setLibcallName(RTLIB::O_F32, "__unordsf2vfp");
Evan Chenga8e29892007-01-19 07:51:42 +0000185
Evan Chengb1df8f22007-04-27 08:15:43 +0000186 setCmpLibcallCC(RTLIB::OEQ_F32, ISD::SETNE);
187 setCmpLibcallCC(RTLIB::UNE_F32, ISD::SETNE);
188 setCmpLibcallCC(RTLIB::OLT_F32, ISD::SETNE);
189 setCmpLibcallCC(RTLIB::OLE_F32, ISD::SETNE);
190 setCmpLibcallCC(RTLIB::OGE_F32, ISD::SETNE);
191 setCmpLibcallCC(RTLIB::OGT_F32, ISD::SETNE);
192 setCmpLibcallCC(RTLIB::UO_F32, ISD::SETNE);
193 setCmpLibcallCC(RTLIB::O_F32, ISD::SETEQ);
Evan Cheng193f8502007-01-31 09:30:58 +0000194
Evan Chengb1df8f22007-04-27 08:15:43 +0000195 // Double-precision comparisons.
196 setLibcallName(RTLIB::OEQ_F64, "__eqdf2vfp");
197 setLibcallName(RTLIB::UNE_F64, "__nedf2vfp");
198 setLibcallName(RTLIB::OLT_F64, "__ltdf2vfp");
199 setLibcallName(RTLIB::OLE_F64, "__ledf2vfp");
200 setLibcallName(RTLIB::OGE_F64, "__gedf2vfp");
201 setLibcallName(RTLIB::OGT_F64, "__gtdf2vfp");
202 setLibcallName(RTLIB::UO_F64, "__unorddf2vfp");
203 setLibcallName(RTLIB::O_F64, "__unorddf2vfp");
Evan Chenga8e29892007-01-19 07:51:42 +0000204
Evan Chengb1df8f22007-04-27 08:15:43 +0000205 setCmpLibcallCC(RTLIB::OEQ_F64, ISD::SETNE);
206 setCmpLibcallCC(RTLIB::UNE_F64, ISD::SETNE);
207 setCmpLibcallCC(RTLIB::OLT_F64, ISD::SETNE);
208 setCmpLibcallCC(RTLIB::OLE_F64, ISD::SETNE);
209 setCmpLibcallCC(RTLIB::OGE_F64, ISD::SETNE);
210 setCmpLibcallCC(RTLIB::OGT_F64, ISD::SETNE);
211 setCmpLibcallCC(RTLIB::UO_F64, ISD::SETNE);
212 setCmpLibcallCC(RTLIB::O_F64, ISD::SETEQ);
Evan Chenga8e29892007-01-19 07:51:42 +0000213
Evan Chengb1df8f22007-04-27 08:15:43 +0000214 // Floating-point to integer conversions.
215 // i64 conversions are done via library routines even when generating VFP
216 // instructions, so use the same ones.
217 setLibcallName(RTLIB::FPTOSINT_F64_I32, "__fixdfsivfp");
218 setLibcallName(RTLIB::FPTOUINT_F64_I32, "__fixunsdfsivfp");
219 setLibcallName(RTLIB::FPTOSINT_F32_I32, "__fixsfsivfp");
220 setLibcallName(RTLIB::FPTOUINT_F32_I32, "__fixunssfsivfp");
Evan Chenga8e29892007-01-19 07:51:42 +0000221
Evan Chengb1df8f22007-04-27 08:15:43 +0000222 // Conversions between floating types.
223 setLibcallName(RTLIB::FPROUND_F64_F32, "__truncdfsf2vfp");
224 setLibcallName(RTLIB::FPEXT_F32_F64, "__extendsfdf2vfp");
225
226 // Integer to floating-point conversions.
227 // i64 conversions are done via library routines even when generating VFP
228 // instructions, so use the same ones.
Bob Wilson2a14c522009-03-20 23:16:43 +0000229 // FIXME: There appears to be some naming inconsistency in ARM libgcc:
230 // e.g., __floatunsidf vs. __floatunssidfvfp.
Evan Chengb1df8f22007-04-27 08:15:43 +0000231 setLibcallName(RTLIB::SINTTOFP_I32_F64, "__floatsidfvfp");
232 setLibcallName(RTLIB::UINTTOFP_I32_F64, "__floatunssidfvfp");
233 setLibcallName(RTLIB::SINTTOFP_I32_F32, "__floatsisfvfp");
234 setLibcallName(RTLIB::UINTTOFP_I32_F32, "__floatunssisfvfp");
235 }
Evan Chenga8e29892007-01-19 07:51:42 +0000236 }
237
Bob Wilson2f954612009-05-22 17:38:41 +0000238 // These libcalls are not available in 32-bit.
239 setLibcallName(RTLIB::SHL_I128, 0);
240 setLibcallName(RTLIB::SRL_I128, 0);
241 setLibcallName(RTLIB::SRA_I128, 0);
242
Anton Korobeynikov72977a42009-08-14 20:10:52 +0000243 if (Subtarget->isAAPCS_ABI()) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000244 // Double-precision floating-point arithmetic helper functions
Anton Korobeynikov4f922f22010-09-28 21:39:26 +0000245 // RTABI chapter 4.1.2, Table 2
246 setLibcallName(RTLIB::ADD_F64, "__aeabi_dadd");
247 setLibcallName(RTLIB::DIV_F64, "__aeabi_ddiv");
248 setLibcallName(RTLIB::MUL_F64, "__aeabi_dmul");
249 setLibcallName(RTLIB::SUB_F64, "__aeabi_dsub");
250 setLibcallCallingConv(RTLIB::ADD_F64, CallingConv::ARM_AAPCS);
251 setLibcallCallingConv(RTLIB::DIV_F64, CallingConv::ARM_AAPCS);
252 setLibcallCallingConv(RTLIB::MUL_F64, CallingConv::ARM_AAPCS);
253 setLibcallCallingConv(RTLIB::SUB_F64, CallingConv::ARM_AAPCS);
254
255 // Double-precision floating-point comparison helper functions
256 // RTABI chapter 4.1.2, Table 3
257 setLibcallName(RTLIB::OEQ_F64, "__aeabi_dcmpeq");
258 setCmpLibcallCC(RTLIB::OEQ_F64, ISD::SETNE);
259 setLibcallName(RTLIB::UNE_F64, "__aeabi_dcmpeq");
260 setCmpLibcallCC(RTLIB::UNE_F64, ISD::SETEQ);
261 setLibcallName(RTLIB::OLT_F64, "__aeabi_dcmplt");
262 setCmpLibcallCC(RTLIB::OLT_F64, ISD::SETNE);
263 setLibcallName(RTLIB::OLE_F64, "__aeabi_dcmple");
264 setCmpLibcallCC(RTLIB::OLE_F64, ISD::SETNE);
265 setLibcallName(RTLIB::OGE_F64, "__aeabi_dcmpge");
266 setCmpLibcallCC(RTLIB::OGE_F64, ISD::SETNE);
267 setLibcallName(RTLIB::OGT_F64, "__aeabi_dcmpgt");
268 setCmpLibcallCC(RTLIB::OGT_F64, ISD::SETNE);
269 setLibcallName(RTLIB::UO_F64, "__aeabi_dcmpun");
270 setCmpLibcallCC(RTLIB::UO_F64, ISD::SETNE);
271 setLibcallName(RTLIB::O_F64, "__aeabi_dcmpun");
272 setCmpLibcallCC(RTLIB::O_F64, ISD::SETEQ);
273 setLibcallCallingConv(RTLIB::OEQ_F64, CallingConv::ARM_AAPCS);
274 setLibcallCallingConv(RTLIB::UNE_F64, CallingConv::ARM_AAPCS);
275 setLibcallCallingConv(RTLIB::OLT_F64, CallingConv::ARM_AAPCS);
276 setLibcallCallingConv(RTLIB::OLE_F64, CallingConv::ARM_AAPCS);
277 setLibcallCallingConv(RTLIB::OGE_F64, CallingConv::ARM_AAPCS);
278 setLibcallCallingConv(RTLIB::OGT_F64, CallingConv::ARM_AAPCS);
279 setLibcallCallingConv(RTLIB::UO_F64, CallingConv::ARM_AAPCS);
280 setLibcallCallingConv(RTLIB::O_F64, CallingConv::ARM_AAPCS);
281
282 // Single-precision floating-point arithmetic helper functions
283 // RTABI chapter 4.1.2, Table 4
284 setLibcallName(RTLIB::ADD_F32, "__aeabi_fadd");
285 setLibcallName(RTLIB::DIV_F32, "__aeabi_fdiv");
286 setLibcallName(RTLIB::MUL_F32, "__aeabi_fmul");
287 setLibcallName(RTLIB::SUB_F32, "__aeabi_fsub");
288 setLibcallCallingConv(RTLIB::ADD_F32, CallingConv::ARM_AAPCS);
289 setLibcallCallingConv(RTLIB::DIV_F32, CallingConv::ARM_AAPCS);
290 setLibcallCallingConv(RTLIB::MUL_F32, CallingConv::ARM_AAPCS);
291 setLibcallCallingConv(RTLIB::SUB_F32, CallingConv::ARM_AAPCS);
292
293 // Single-precision floating-point comparison helper functions
294 // RTABI chapter 4.1.2, Table 5
295 setLibcallName(RTLIB::OEQ_F32, "__aeabi_fcmpeq");
296 setCmpLibcallCC(RTLIB::OEQ_F32, ISD::SETNE);
297 setLibcallName(RTLIB::UNE_F32, "__aeabi_fcmpeq");
298 setCmpLibcallCC(RTLIB::UNE_F32, ISD::SETEQ);
299 setLibcallName(RTLIB::OLT_F32, "__aeabi_fcmplt");
300 setCmpLibcallCC(RTLIB::OLT_F32, ISD::SETNE);
301 setLibcallName(RTLIB::OLE_F32, "__aeabi_fcmple");
302 setCmpLibcallCC(RTLIB::OLE_F32, ISD::SETNE);
303 setLibcallName(RTLIB::OGE_F32, "__aeabi_fcmpge");
304 setCmpLibcallCC(RTLIB::OGE_F32, ISD::SETNE);
305 setLibcallName(RTLIB::OGT_F32, "__aeabi_fcmpgt");
306 setCmpLibcallCC(RTLIB::OGT_F32, ISD::SETNE);
307 setLibcallName(RTLIB::UO_F32, "__aeabi_fcmpun");
308 setCmpLibcallCC(RTLIB::UO_F32, ISD::SETNE);
309 setLibcallName(RTLIB::O_F32, "__aeabi_fcmpun");
310 setCmpLibcallCC(RTLIB::O_F32, ISD::SETEQ);
311 setLibcallCallingConv(RTLIB::OEQ_F32, CallingConv::ARM_AAPCS);
312 setLibcallCallingConv(RTLIB::UNE_F32, CallingConv::ARM_AAPCS);
313 setLibcallCallingConv(RTLIB::OLT_F32, CallingConv::ARM_AAPCS);
314 setLibcallCallingConv(RTLIB::OLE_F32, CallingConv::ARM_AAPCS);
315 setLibcallCallingConv(RTLIB::OGE_F32, CallingConv::ARM_AAPCS);
316 setLibcallCallingConv(RTLIB::OGT_F32, CallingConv::ARM_AAPCS);
317 setLibcallCallingConv(RTLIB::UO_F32, CallingConv::ARM_AAPCS);
318 setLibcallCallingConv(RTLIB::O_F32, CallingConv::ARM_AAPCS);
319
320 // Floating-point to integer conversions.
321 // RTABI chapter 4.1.2, Table 6
322 setLibcallName(RTLIB::FPTOSINT_F64_I32, "__aeabi_d2iz");
323 setLibcallName(RTLIB::FPTOUINT_F64_I32, "__aeabi_d2uiz");
324 setLibcallName(RTLIB::FPTOSINT_F64_I64, "__aeabi_d2lz");
325 setLibcallName(RTLIB::FPTOUINT_F64_I64, "__aeabi_d2ulz");
326 setLibcallName(RTLIB::FPTOSINT_F32_I32, "__aeabi_f2iz");
327 setLibcallName(RTLIB::FPTOUINT_F32_I32, "__aeabi_f2uiz");
328 setLibcallName(RTLIB::FPTOSINT_F32_I64, "__aeabi_f2lz");
329 setLibcallName(RTLIB::FPTOUINT_F32_I64, "__aeabi_f2ulz");
330 setLibcallCallingConv(RTLIB::FPTOSINT_F64_I32, CallingConv::ARM_AAPCS);
331 setLibcallCallingConv(RTLIB::FPTOUINT_F64_I32, CallingConv::ARM_AAPCS);
332 setLibcallCallingConv(RTLIB::FPTOSINT_F64_I64, CallingConv::ARM_AAPCS);
333 setLibcallCallingConv(RTLIB::FPTOUINT_F64_I64, CallingConv::ARM_AAPCS);
334 setLibcallCallingConv(RTLIB::FPTOSINT_F32_I32, CallingConv::ARM_AAPCS);
335 setLibcallCallingConv(RTLIB::FPTOUINT_F32_I32, CallingConv::ARM_AAPCS);
336 setLibcallCallingConv(RTLIB::FPTOSINT_F32_I64, CallingConv::ARM_AAPCS);
337 setLibcallCallingConv(RTLIB::FPTOUINT_F32_I64, CallingConv::ARM_AAPCS);
338
339 // Conversions between floating types.
340 // RTABI chapter 4.1.2, Table 7
341 setLibcallName(RTLIB::FPROUND_F64_F32, "__aeabi_d2f");
342 setLibcallName(RTLIB::FPEXT_F32_F64, "__aeabi_f2d");
343 setLibcallCallingConv(RTLIB::FPROUND_F64_F32, CallingConv::ARM_AAPCS);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000344 setLibcallCallingConv(RTLIB::FPEXT_F32_F64, CallingConv::ARM_AAPCS);
Anton Korobeynikov4f922f22010-09-28 21:39:26 +0000345
346 // Integer to floating-point conversions.
347 // RTABI chapter 4.1.2, Table 8
348 setLibcallName(RTLIB::SINTTOFP_I32_F64, "__aeabi_i2d");
349 setLibcallName(RTLIB::UINTTOFP_I32_F64, "__aeabi_ui2d");
350 setLibcallName(RTLIB::SINTTOFP_I64_F64, "__aeabi_l2d");
351 setLibcallName(RTLIB::UINTTOFP_I64_F64, "__aeabi_ul2d");
352 setLibcallName(RTLIB::SINTTOFP_I32_F32, "__aeabi_i2f");
353 setLibcallName(RTLIB::UINTTOFP_I32_F32, "__aeabi_ui2f");
354 setLibcallName(RTLIB::SINTTOFP_I64_F32, "__aeabi_l2f");
355 setLibcallName(RTLIB::UINTTOFP_I64_F32, "__aeabi_ul2f");
356 setLibcallCallingConv(RTLIB::SINTTOFP_I32_F64, CallingConv::ARM_AAPCS);
357 setLibcallCallingConv(RTLIB::UINTTOFP_I32_F64, CallingConv::ARM_AAPCS);
358 setLibcallCallingConv(RTLIB::SINTTOFP_I64_F64, CallingConv::ARM_AAPCS);
359 setLibcallCallingConv(RTLIB::UINTTOFP_I64_F64, CallingConv::ARM_AAPCS);
360 setLibcallCallingConv(RTLIB::SINTTOFP_I32_F32, CallingConv::ARM_AAPCS);
361 setLibcallCallingConv(RTLIB::UINTTOFP_I32_F32, CallingConv::ARM_AAPCS);
362 setLibcallCallingConv(RTLIB::SINTTOFP_I64_F32, CallingConv::ARM_AAPCS);
363 setLibcallCallingConv(RTLIB::UINTTOFP_I64_F32, CallingConv::ARM_AAPCS);
364
365 // Long long helper functions
366 // RTABI chapter 4.2, Table 9
367 setLibcallName(RTLIB::MUL_I64, "__aeabi_lmul");
368 setLibcallName(RTLIB::SDIV_I64, "__aeabi_ldivmod");
369 setLibcallName(RTLIB::UDIV_I64, "__aeabi_uldivmod");
370 setLibcallName(RTLIB::SHL_I64, "__aeabi_llsl");
371 setLibcallName(RTLIB::SRL_I64, "__aeabi_llsr");
372 setLibcallName(RTLIB::SRA_I64, "__aeabi_lasr");
373 setLibcallCallingConv(RTLIB::MUL_I64, CallingConv::ARM_AAPCS);
374 setLibcallCallingConv(RTLIB::SDIV_I64, CallingConv::ARM_AAPCS);
375 setLibcallCallingConv(RTLIB::UDIV_I64, CallingConv::ARM_AAPCS);
376 setLibcallCallingConv(RTLIB::SHL_I64, CallingConv::ARM_AAPCS);
377 setLibcallCallingConv(RTLIB::SRL_I64, CallingConv::ARM_AAPCS);
378 setLibcallCallingConv(RTLIB::SRA_I64, CallingConv::ARM_AAPCS);
379
380 // Integer division functions
381 // RTABI chapter 4.3.1
382 setLibcallName(RTLIB::SDIV_I8, "__aeabi_idiv");
383 setLibcallName(RTLIB::SDIV_I16, "__aeabi_idiv");
384 setLibcallName(RTLIB::SDIV_I32, "__aeabi_idiv");
385 setLibcallName(RTLIB::UDIV_I8, "__aeabi_uidiv");
386 setLibcallName(RTLIB::UDIV_I16, "__aeabi_uidiv");
387 setLibcallName(RTLIB::UDIV_I32, "__aeabi_uidiv");
388 setLibcallCallingConv(RTLIB::SDIV_I8, CallingConv::ARM_AAPCS);
389 setLibcallCallingConv(RTLIB::SDIV_I16, CallingConv::ARM_AAPCS);
390 setLibcallCallingConv(RTLIB::SDIV_I32, CallingConv::ARM_AAPCS);
391 setLibcallCallingConv(RTLIB::UDIV_I8, CallingConv::ARM_AAPCS);
392 setLibcallCallingConv(RTLIB::UDIV_I16, CallingConv::ARM_AAPCS);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000393 setLibcallCallingConv(RTLIB::UDIV_I32, CallingConv::ARM_AAPCS);
Anton Korobeynikov72977a42009-08-14 20:10:52 +0000394 }
395
David Goodwinf1daf7d2009-07-08 23:10:31 +0000396 if (Subtarget->isThumb1Only())
Owen Anderson825b72b2009-08-11 20:47:22 +0000397 addRegisterClass(MVT::i32, ARM::tGPRRegisterClass);
Jim Grosbach30eae3c2009-04-07 20:34:09 +0000398 else
Owen Anderson825b72b2009-08-11 20:47:22 +0000399 addRegisterClass(MVT::i32, ARM::GPRRegisterClass);
David Goodwinf1daf7d2009-07-08 23:10:31 +0000400 if (!UseSoftFloat && Subtarget->hasVFP2() && !Subtarget->isThumb1Only()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000401 addRegisterClass(MVT::f32, ARM::SPRRegisterClass);
Jim Grosbachfcba5e62010-08-11 15:44:15 +0000402 if (!Subtarget->isFPOnlySP())
403 addRegisterClass(MVT::f64, ARM::DPRRegisterClass);
Bob Wilson2dc4f542009-03-20 22:42:55 +0000404
Owen Anderson825b72b2009-08-11 20:47:22 +0000405 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000406 }
Bob Wilson5bafff32009-06-22 23:27:02 +0000407
408 if (Subtarget->hasNEON()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000409 addDRTypeForNEON(MVT::v2f32);
410 addDRTypeForNEON(MVT::v8i8);
411 addDRTypeForNEON(MVT::v4i16);
412 addDRTypeForNEON(MVT::v2i32);
413 addDRTypeForNEON(MVT::v1i64);
Bob Wilson5bafff32009-06-22 23:27:02 +0000414
Owen Anderson825b72b2009-08-11 20:47:22 +0000415 addQRTypeForNEON(MVT::v4f32);
416 addQRTypeForNEON(MVT::v2f64);
417 addQRTypeForNEON(MVT::v16i8);
418 addQRTypeForNEON(MVT::v8i16);
419 addQRTypeForNEON(MVT::v4i32);
420 addQRTypeForNEON(MVT::v2i64);
Bob Wilson5bafff32009-06-22 23:27:02 +0000421
Bob Wilson74dc72e2009-09-15 23:55:57 +0000422 // v2f64 is legal so that QR subregs can be extracted as f64 elements, but
423 // neither Neon nor VFP support any arithmetic operations on it.
424 setOperationAction(ISD::FADD, MVT::v2f64, Expand);
425 setOperationAction(ISD::FSUB, MVT::v2f64, Expand);
426 setOperationAction(ISD::FMUL, MVT::v2f64, Expand);
427 setOperationAction(ISD::FDIV, MVT::v2f64, Expand);
428 setOperationAction(ISD::FREM, MVT::v2f64, Expand);
429 setOperationAction(ISD::FCOPYSIGN, MVT::v2f64, Expand);
430 setOperationAction(ISD::VSETCC, MVT::v2f64, Expand);
431 setOperationAction(ISD::FNEG, MVT::v2f64, Expand);
432 setOperationAction(ISD::FABS, MVT::v2f64, Expand);
433 setOperationAction(ISD::FSQRT, MVT::v2f64, Expand);
434 setOperationAction(ISD::FSIN, MVT::v2f64, Expand);
435 setOperationAction(ISD::FCOS, MVT::v2f64, Expand);
436 setOperationAction(ISD::FPOWI, MVT::v2f64, Expand);
437 setOperationAction(ISD::FPOW, MVT::v2f64, Expand);
438 setOperationAction(ISD::FLOG, MVT::v2f64, Expand);
439 setOperationAction(ISD::FLOG2, MVT::v2f64, Expand);
440 setOperationAction(ISD::FLOG10, MVT::v2f64, Expand);
441 setOperationAction(ISD::FEXP, MVT::v2f64, Expand);
442 setOperationAction(ISD::FEXP2, MVT::v2f64, Expand);
443 setOperationAction(ISD::FCEIL, MVT::v2f64, Expand);
444 setOperationAction(ISD::FTRUNC, MVT::v2f64, Expand);
445 setOperationAction(ISD::FRINT, MVT::v2f64, Expand);
446 setOperationAction(ISD::FNEARBYINT, MVT::v2f64, Expand);
447 setOperationAction(ISD::FFLOOR, MVT::v2f64, Expand);
448
Bob Wilsonb31a11b2010-08-20 04:54:02 +0000449 setTruncStoreAction(MVT::v2f64, MVT::v2f32, Expand);
450
Bob Wilson642b3292009-09-16 00:32:15 +0000451 // Neon does not support some operations on v1i64 and v2i64 types.
452 setOperationAction(ISD::MUL, MVT::v1i64, Expand);
Bob Wilsond0b69cf2010-09-01 23:50:19 +0000453 // Custom handling for some quad-vector types to detect VMULL.
454 setOperationAction(ISD::MUL, MVT::v8i16, Custom);
455 setOperationAction(ISD::MUL, MVT::v4i32, Custom);
456 setOperationAction(ISD::MUL, MVT::v2i64, Custom);
Bob Wilson642b3292009-09-16 00:32:15 +0000457 setOperationAction(ISD::VSETCC, MVT::v1i64, Expand);
458 setOperationAction(ISD::VSETCC, MVT::v2i64, Expand);
459
Bob Wilson5bafff32009-06-22 23:27:02 +0000460 setTargetDAGCombine(ISD::INTRINSIC_WO_CHAIN);
461 setTargetDAGCombine(ISD::SHL);
462 setTargetDAGCombine(ISD::SRL);
463 setTargetDAGCombine(ISD::SRA);
464 setTargetDAGCombine(ISD::SIGN_EXTEND);
465 setTargetDAGCombine(ISD::ZERO_EXTEND);
466 setTargetDAGCombine(ISD::ANY_EXTEND);
Bob Wilson9f6c4c12010-02-18 06:05:53 +0000467 setTargetDAGCombine(ISD::SELECT_CC);
Bob Wilson75f02882010-09-17 22:59:05 +0000468 setTargetDAGCombine(ISD::BUILD_VECTOR);
Bob Wilsonf20700c2010-10-27 20:38:28 +0000469 setTargetDAGCombine(ISD::VECTOR_SHUFFLE);
Bob Wilson31600902010-12-21 06:43:19 +0000470 setTargetDAGCombine(ISD::INSERT_VECTOR_ELT);
471 setTargetDAGCombine(ISD::STORE);
Bob Wilson5bafff32009-06-22 23:27:02 +0000472 }
473
Evan Cheng9f8cbd12007-05-18 00:19:34 +0000474 computeRegisterProperties();
Evan Chenga8e29892007-01-19 07:51:42 +0000475
476 // ARM does not have f32 extending load.
Owen Anderson825b72b2009-08-11 20:47:22 +0000477 setLoadExtAction(ISD::EXTLOAD, MVT::f32, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000478
Duncan Sandsf9c98e62008-01-23 20:39:46 +0000479 // ARM does not have i1 sign extending load.
Owen Anderson825b72b2009-08-11 20:47:22 +0000480 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
Duncan Sandsf9c98e62008-01-23 20:39:46 +0000481
Evan Chenga8e29892007-01-19 07:51:42 +0000482 // ARM supports all 4 flavors of integer indexed load / store.
Evan Chenge88d5ce2009-07-02 07:28:31 +0000483 if (!Subtarget->isThumb1Only()) {
484 for (unsigned im = (unsigned)ISD::PRE_INC;
485 im != (unsigned)ISD::LAST_INDEXED_MODE; ++im) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000486 setIndexedLoadAction(im, MVT::i1, Legal);
487 setIndexedLoadAction(im, MVT::i8, Legal);
488 setIndexedLoadAction(im, MVT::i16, Legal);
489 setIndexedLoadAction(im, MVT::i32, Legal);
490 setIndexedStoreAction(im, MVT::i1, Legal);
491 setIndexedStoreAction(im, MVT::i8, Legal);
492 setIndexedStoreAction(im, MVT::i16, Legal);
493 setIndexedStoreAction(im, MVT::i32, Legal);
Evan Chenge88d5ce2009-07-02 07:28:31 +0000494 }
Evan Chenga8e29892007-01-19 07:51:42 +0000495 }
496
497 // i64 operation support.
Evan Cheng5b9fcd12009-07-07 01:17:28 +0000498 if (Subtarget->isThumb1Only()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000499 setOperationAction(ISD::MUL, MVT::i64, Expand);
500 setOperationAction(ISD::MULHU, MVT::i32, Expand);
501 setOperationAction(ISD::MULHS, MVT::i32, Expand);
502 setOperationAction(ISD::UMUL_LOHI, MVT::i32, Expand);
503 setOperationAction(ISD::SMUL_LOHI, MVT::i32, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000504 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000505 setOperationAction(ISD::MUL, MVT::i64, Expand);
506 setOperationAction(ISD::MULHU, MVT::i32, Expand);
Evan Chengb6207242009-08-01 00:16:10 +0000507 if (!Subtarget->hasV6Ops())
Owen Anderson825b72b2009-08-11 20:47:22 +0000508 setOperationAction(ISD::MULHS, MVT::i32, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000509 }
Jim Grosbachc2b879f2009-10-31 19:38:01 +0000510 setOperationAction(ISD::SHL_PARTS, MVT::i32, Custom);
Jim Grosbachb4a976c2009-10-31 21:00:56 +0000511 setOperationAction(ISD::SRA_PARTS, MVT::i32, Custom);
Jim Grosbachbcf2f2c2009-10-31 21:42:19 +0000512 setOperationAction(ISD::SRL_PARTS, MVT::i32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000513 setOperationAction(ISD::SRL, MVT::i64, Custom);
514 setOperationAction(ISD::SRA, MVT::i64, Custom);
Evan Chenga8e29892007-01-19 07:51:42 +0000515
516 // ARM does not have ROTL.
Owen Anderson825b72b2009-08-11 20:47:22 +0000517 setOperationAction(ISD::ROTL, MVT::i32, Expand);
Jim Grosbach3482c802010-01-18 19:58:49 +0000518 setOperationAction(ISD::CTTZ, MVT::i32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000519 setOperationAction(ISD::CTPOP, MVT::i32, Expand);
David Goodwin24062ac2009-06-26 20:47:43 +0000520 if (!Subtarget->hasV5TOps() || Subtarget->isThumb1Only())
Owen Anderson825b72b2009-08-11 20:47:22 +0000521 setOperationAction(ISD::CTLZ, MVT::i32, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000522
Lauro Ramos Venancio368f20f2007-03-16 22:54:16 +0000523 // Only ARMv6 has BSWAP.
524 if (!Subtarget->hasV6Ops())
Owen Anderson825b72b2009-08-11 20:47:22 +0000525 setOperationAction(ISD::BSWAP, MVT::i32, Expand);
Lauro Ramos Venancio368f20f2007-03-16 22:54:16 +0000526
Evan Chenga8e29892007-01-19 07:51:42 +0000527 // These are expanded into libcalls.
Evan Cheng1f190c82010-11-19 06:28:11 +0000528 if (!Subtarget->hasDivide() || !Subtarget->isThumb2()) {
Jim Grosbachb1dc3932010-05-05 20:44:35 +0000529 // v7M has a hardware divider
530 setOperationAction(ISD::SDIV, MVT::i32, Expand);
531 setOperationAction(ISD::UDIV, MVT::i32, Expand);
532 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000533 setOperationAction(ISD::SREM, MVT::i32, Expand);
534 setOperationAction(ISD::UREM, MVT::i32, Expand);
535 setOperationAction(ISD::SDIVREM, MVT::i32, Expand);
536 setOperationAction(ISD::UDIVREM, MVT::i32, Expand);
Bob Wilson2dc4f542009-03-20 22:42:55 +0000537
Owen Anderson825b72b2009-08-11 20:47:22 +0000538 setOperationAction(ISD::GlobalAddress, MVT::i32, Custom);
539 setOperationAction(ISD::ConstantPool, MVT::i32, Custom);
540 setOperationAction(ISD::GLOBAL_OFFSET_TABLE, MVT::i32, Custom);
541 setOperationAction(ISD::GlobalTLSAddress, MVT::i32, Custom);
Bob Wilsonddb16df2009-10-30 05:45:42 +0000542 setOperationAction(ISD::BlockAddress, MVT::i32, Custom);
Evan Chenga8e29892007-01-19 07:51:42 +0000543
Evan Chengfb3611d2010-05-11 07:26:32 +0000544 setOperationAction(ISD::TRAP, MVT::Other, Legal);
545
Evan Chenga8e29892007-01-19 07:51:42 +0000546 // Use the default implementation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000547 setOperationAction(ISD::VASTART, MVT::Other, Custom);
548 setOperationAction(ISD::VAARG, MVT::Other, Expand);
549 setOperationAction(ISD::VACOPY, MVT::Other, Expand);
550 setOperationAction(ISD::VAEND, MVT::Other, Expand);
551 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
552 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
Jim Grosbachbff39232009-08-12 17:38:44 +0000553 setOperationAction(ISD::EHSELECTION, MVT::i32, Expand);
554 // FIXME: Shouldn't need this, since no register is used, but the legalizer
555 // doesn't yet know how to not do that for SjLj.
556 setExceptionSelectorRegister(ARM::R0);
Evan Cheng3a1588a2010-04-15 22:20:34 +0000557 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Expand);
Evan Cheng11db0682010-08-11 06:22:01 +0000558 // ARMv6 Thumb1 (except for CPUs that support dmb / dsb) and earlier use
559 // the default expansion.
560 if (Subtarget->hasDataBarrier() ||
Bob Wilson54f92562010-11-09 22:50:44 +0000561 (Subtarget->hasV6Ops() && !Subtarget->isThumb())) {
Jim Grosbach68741be2010-06-18 22:35:32 +0000562 // membarrier needs custom lowering; the rest are legal and handled
563 // normally.
564 setOperationAction(ISD::MEMBARRIER, MVT::Other, Custom);
565 } else {
566 // Set them all for expansion, which will force libcalls.
567 setOperationAction(ISD::MEMBARRIER, MVT::Other, Expand);
568 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i8, Expand);
569 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i16, Expand);
570 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i32, Expand);
Jim Grosbachef6eb9c2010-06-18 23:03:10 +0000571 setOperationAction(ISD::ATOMIC_SWAP, MVT::i8, Expand);
572 setOperationAction(ISD::ATOMIC_SWAP, MVT::i16, Expand);
573 setOperationAction(ISD::ATOMIC_SWAP, MVT::i32, Expand);
Jim Grosbach68741be2010-06-18 22:35:32 +0000574 setOperationAction(ISD::ATOMIC_LOAD_ADD, MVT::i8, Expand);
575 setOperationAction(ISD::ATOMIC_LOAD_ADD, MVT::i16, Expand);
576 setOperationAction(ISD::ATOMIC_LOAD_ADD, MVT::i32, Expand);
577 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i8, Expand);
578 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i16, Expand);
579 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i32, Expand);
580 setOperationAction(ISD::ATOMIC_LOAD_AND, MVT::i8, Expand);
581 setOperationAction(ISD::ATOMIC_LOAD_AND, MVT::i16, Expand);
582 setOperationAction(ISD::ATOMIC_LOAD_AND, MVT::i32, Expand);
583 setOperationAction(ISD::ATOMIC_LOAD_OR, MVT::i8, Expand);
584 setOperationAction(ISD::ATOMIC_LOAD_OR, MVT::i16, Expand);
585 setOperationAction(ISD::ATOMIC_LOAD_OR, MVT::i32, Expand);
586 setOperationAction(ISD::ATOMIC_LOAD_XOR, MVT::i8, Expand);
587 setOperationAction(ISD::ATOMIC_LOAD_XOR, MVT::i16, Expand);
588 setOperationAction(ISD::ATOMIC_LOAD_XOR, MVT::i32, Expand);
589 setOperationAction(ISD::ATOMIC_LOAD_NAND, MVT::i8, Expand);
590 setOperationAction(ISD::ATOMIC_LOAD_NAND, MVT::i16, Expand);
591 setOperationAction(ISD::ATOMIC_LOAD_NAND, MVT::i32, Expand);
Jim Grosbach5def57a2010-06-23 16:08:49 +0000592 // Since the libcalls include locking, fold in the fences
593 setShouldFoldAtomicFences(true);
Jim Grosbach68741be2010-06-18 22:35:32 +0000594 }
595 // 64-bit versions are always libcalls (for now)
596 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i64, Expand);
Jim Grosbachef6eb9c2010-06-18 23:03:10 +0000597 setOperationAction(ISD::ATOMIC_SWAP, MVT::i64, Expand);
Jim Grosbach68741be2010-06-18 22:35:32 +0000598 setOperationAction(ISD::ATOMIC_LOAD_ADD, MVT::i64, Expand);
599 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i64, Expand);
600 setOperationAction(ISD::ATOMIC_LOAD_AND, MVT::i64, Expand);
601 setOperationAction(ISD::ATOMIC_LOAD_OR, MVT::i64, Expand);
602 setOperationAction(ISD::ATOMIC_LOAD_XOR, MVT::i64, Expand);
603 setOperationAction(ISD::ATOMIC_LOAD_NAND, MVT::i64, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000604
Evan Cheng416941d2010-11-04 05:19:35 +0000605 setOperationAction(ISD::PREFETCH, MVT::Other, Custom);
Evan Chengbc7deb02010-11-03 05:14:24 +0000606
Eli Friedmana2c6f452010-06-26 04:36:50 +0000607 // Requires SXTB/SXTH, available on v6 and up in both ARM and Thumb modes.
608 if (!Subtarget->hasV6Ops()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000609 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16, Expand);
610 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000611 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000612 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000613
Nate Begemand1fb5832010-08-03 21:31:55 +0000614 if (!UseSoftFloat && Subtarget->hasVFP2() && !Subtarget->isThumb1Only()) {
Bob Wilsoncb9a6aa2010-01-19 22:56:26 +0000615 // Turn f64->i64 into VMOVRRD, i64 -> f64 to VMOVDRR
616 // iff target supports vfp2.
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000617 setOperationAction(ISD::BITCAST, MVT::i64, Custom);
Nate Begemand1fb5832010-08-03 21:31:55 +0000618 setOperationAction(ISD::FLT_ROUNDS_, MVT::i32, Custom);
619 }
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +0000620
621 // We want to custom lower some of our intrinsics.
Owen Anderson825b72b2009-08-11 20:47:22 +0000622 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
Jim Grosbache97f9682010-07-07 00:07:57 +0000623 if (Subtarget->isTargetDarwin()) {
624 setOperationAction(ISD::EH_SJLJ_SETJMP, MVT::i32, Custom);
625 setOperationAction(ISD::EH_SJLJ_LONGJMP, MVT::Other, Custom);
Jim Grosbache4ad3872010-10-19 23:27:08 +0000626 setOperationAction(ISD::EH_SJLJ_DISPATCHSETUP, MVT::Other, Custom);
Jim Grosbache97f9682010-07-07 00:07:57 +0000627 }
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +0000628
Owen Anderson825b72b2009-08-11 20:47:22 +0000629 setOperationAction(ISD::SETCC, MVT::i32, Expand);
630 setOperationAction(ISD::SETCC, MVT::f32, Expand);
631 setOperationAction(ISD::SETCC, MVT::f64, Expand);
Bill Wendlingde2b1512010-08-11 08:43:16 +0000632 setOperationAction(ISD::SELECT, MVT::i32, Custom);
633 setOperationAction(ISD::SELECT, MVT::f32, Custom);
634 setOperationAction(ISD::SELECT, MVT::f64, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000635 setOperationAction(ISD::SELECT_CC, MVT::i32, Custom);
636 setOperationAction(ISD::SELECT_CC, MVT::f32, Custom);
637 setOperationAction(ISD::SELECT_CC, MVT::f64, Custom);
Evan Chenga8e29892007-01-19 07:51:42 +0000638
Owen Anderson825b72b2009-08-11 20:47:22 +0000639 setOperationAction(ISD::BRCOND, MVT::Other, Expand);
640 setOperationAction(ISD::BR_CC, MVT::i32, Custom);
641 setOperationAction(ISD::BR_CC, MVT::f32, Custom);
642 setOperationAction(ISD::BR_CC, MVT::f64, Custom);
643 setOperationAction(ISD::BR_JT, MVT::Other, Custom);
Evan Chenga8e29892007-01-19 07:51:42 +0000644
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000645 // We don't support sin/cos/fmod/copysign/pow
Owen Anderson825b72b2009-08-11 20:47:22 +0000646 setOperationAction(ISD::FSIN, MVT::f64, Expand);
647 setOperationAction(ISD::FSIN, MVT::f32, Expand);
648 setOperationAction(ISD::FCOS, MVT::f32, Expand);
649 setOperationAction(ISD::FCOS, MVT::f64, Expand);
650 setOperationAction(ISD::FREM, MVT::f64, Expand);
651 setOperationAction(ISD::FREM, MVT::f32, Expand);
David Goodwinf1daf7d2009-07-08 23:10:31 +0000652 if (!UseSoftFloat && Subtarget->hasVFP2() && !Subtarget->isThumb1Only()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000653 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Custom);
654 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
Evan Cheng110cf482008-04-01 01:50:16 +0000655 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000656 setOperationAction(ISD::FPOW, MVT::f64, Expand);
657 setOperationAction(ISD::FPOW, MVT::f32, Expand);
Bob Wilson2dc4f542009-03-20 22:42:55 +0000658
Anton Korobeynikovbec3dd22010-03-14 18:42:31 +0000659 // Various VFP goodness
660 if (!UseSoftFloat && !Subtarget->isThumb1Only()) {
Bob Wilson76a312b2010-03-19 22:51:32 +0000661 // int <-> fp are custom expanded into bit_convert + ARMISD ops.
662 if (Subtarget->hasVFP2()) {
663 setOperationAction(ISD::SINT_TO_FP, MVT::i32, Custom);
664 setOperationAction(ISD::UINT_TO_FP, MVT::i32, Custom);
665 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Custom);
666 setOperationAction(ISD::FP_TO_SINT, MVT::i32, Custom);
667 }
Anton Korobeynikovbec3dd22010-03-14 18:42:31 +0000668 // Special handling for half-precision FP.
Anton Korobeynikovf0d50072010-03-18 22:35:37 +0000669 if (!Subtarget->hasFP16()) {
670 setOperationAction(ISD::FP16_TO_FP32, MVT::f32, Expand);
671 setOperationAction(ISD::FP32_TO_FP16, MVT::i32, Expand);
Anton Korobeynikovbec3dd22010-03-14 18:42:31 +0000672 }
Evan Cheng110cf482008-04-01 01:50:16 +0000673 }
Evan Chenga8e29892007-01-19 07:51:42 +0000674
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +0000675 // We have target-specific dag combine patterns for the following nodes:
Jim Grosbache5165492009-11-09 00:11:35 +0000676 // ARMISD::VMOVRRD - No need to call setTargetDAGCombine
Chris Lattnerd1980a52009-03-12 06:52:53 +0000677 setTargetDAGCombine(ISD::ADD);
678 setTargetDAGCombine(ISD::SUB);
Anton Korobeynikova9790d72010-05-15 18:16:59 +0000679 setTargetDAGCombine(ISD::MUL);
Bob Wilson2dc4f542009-03-20 22:42:55 +0000680
Owen Anderson080c0922010-11-05 19:27:46 +0000681 if (Subtarget->hasV6T2Ops() || Subtarget->hasNEON())
Jim Grosbach469bbdb2010-07-16 23:05:05 +0000682 setTargetDAGCombine(ISD::OR);
Owen Anderson080c0922010-11-05 19:27:46 +0000683 if (Subtarget->hasNEON())
684 setTargetDAGCombine(ISD::AND);
Jim Grosbach469bbdb2010-07-16 23:05:05 +0000685
Evan Chenga8e29892007-01-19 07:51:42 +0000686 setStackPointerRegisterToSaveRestore(ARM::SP);
Evan Cheng1cc39842010-05-20 23:26:43 +0000687
Evan Chengf7d87ee2010-05-21 00:43:17 +0000688 if (UseSoftFloat || Subtarget->isThumb1Only() || !Subtarget->hasVFP2())
689 setSchedulingPreference(Sched::RegPressure);
690 else
691 setSchedulingPreference(Sched::Hybrid);
Dale Johannesen8dd86c12007-05-17 21:31:21 +0000692
Evan Cheng05219282011-01-06 06:52:41 +0000693 //// temporary - rewrite interface to use type
694 maxStoresPerMemcpy = maxStoresPerMemcpyOptSize = 1;
Evan Chengf6799392010-06-26 01:52:05 +0000695
Rafael Espindolacbeeae22010-07-11 04:01:49 +0000696 // On ARM arguments smaller than 4 bytes are extended, so all arguments
697 // are at least 4 bytes aligned.
698 setMinStackArgumentAlignment(4);
699
Evan Chengfff606d2010-09-24 19:07:23 +0000700 benefitFromCodePlacementOpt = true;
Evan Chenga8e29892007-01-19 07:51:42 +0000701}
702
Andrew Trick32cec0a2011-01-19 02:35:27 +0000703// FIXME: It might make sense to define the representative register class as the
704// nearest super-register that has a non-null superset. For example, DPR_VFP2 is
705// a super-register of SPR, and DPR is a superset if DPR_VFP2. Consequently,
706// SPR's representative would be DPR_VFP2. This should work well if register
707// pressure tracking were modified such that a register use would increment the
708// pressure of the register class's representative and all of it's super
709// classes' representatives transitively. We have not implemented this because
710// of the difficulty prior to coalescing of modeling operand register classes
711// due to the common occurence of cross class copies and subregister insertions
712// and extractions.
Evan Cheng4f6b4672010-07-21 06:09:07 +0000713std::pair<const TargetRegisterClass*, uint8_t>
714ARMTargetLowering::findRepresentativeClass(EVT VT) const{
715 const TargetRegisterClass *RRC = 0;
716 uint8_t Cost = 1;
717 switch (VT.getSimpleVT().SimpleTy) {
Evan Chengd70f57b2010-07-19 22:15:08 +0000718 default:
Evan Cheng4f6b4672010-07-21 06:09:07 +0000719 return TargetLowering::findRepresentativeClass(VT);
Evan Cheng4a863e22010-07-21 23:53:58 +0000720 // Use DPR as representative register class for all floating point
721 // and vector types. Since there are 32 SPR registers and 32 DPR registers so
722 // the cost is 1 for both f32 and f64.
723 case MVT::f32: case MVT::f64: case MVT::v8i8: case MVT::v4i16:
Evan Cheng4f6b4672010-07-21 06:09:07 +0000724 case MVT::v2i32: case MVT::v1i64: case MVT::v2f32:
Evan Cheng4a863e22010-07-21 23:53:58 +0000725 RRC = ARM::DPRRegisterClass;
Andrew Trick32cec0a2011-01-19 02:35:27 +0000726 // When NEON is used for SP, only half of the register file is available
727 // because operations that define both SP and DP results will be constrained
728 // to the VFP2 class (D0-D15). We currently model this constraint prior to
729 // coalescing by double-counting the SP regs. See the FIXME above.
730 if (Subtarget->useNEONForSinglePrecisionFP())
731 Cost = 2;
Evan Cheng4f6b4672010-07-21 06:09:07 +0000732 break;
733 case MVT::v16i8: case MVT::v8i16: case MVT::v4i32: case MVT::v2i64:
734 case MVT::v4f32: case MVT::v2f64:
Evan Cheng4a863e22010-07-21 23:53:58 +0000735 RRC = ARM::DPRRegisterClass;
736 Cost = 2;
Evan Cheng4f6b4672010-07-21 06:09:07 +0000737 break;
738 case MVT::v4i64:
Evan Cheng4a863e22010-07-21 23:53:58 +0000739 RRC = ARM::DPRRegisterClass;
740 Cost = 4;
Evan Cheng4f6b4672010-07-21 06:09:07 +0000741 break;
742 case MVT::v8i64:
Evan Cheng4a863e22010-07-21 23:53:58 +0000743 RRC = ARM::DPRRegisterClass;
744 Cost = 8;
Evan Cheng4f6b4672010-07-21 06:09:07 +0000745 break;
Evan Chengd70f57b2010-07-19 22:15:08 +0000746 }
Evan Cheng4f6b4672010-07-21 06:09:07 +0000747 return std::make_pair(RRC, Cost);
Evan Chengd70f57b2010-07-19 22:15:08 +0000748}
749
Evan Chenga8e29892007-01-19 07:51:42 +0000750const char *ARMTargetLowering::getTargetNodeName(unsigned Opcode) const {
751 switch (Opcode) {
752 default: return 0;
753 case ARMISD::Wrapper: return "ARMISD::Wrapper";
Evan Cheng53519f02011-01-21 18:55:51 +0000754 case ARMISD::WrapperDYN: return "ARMISD::WrapperDYN";
Evan Cheng5de5d4b2011-01-17 08:03:18 +0000755 case ARMISD::WrapperPIC: return "ARMISD::WrapperPIC";
Evan Chenga8e29892007-01-19 07:51:42 +0000756 case ARMISD::WrapperJT: return "ARMISD::WrapperJT";
757 case ARMISD::CALL: return "ARMISD::CALL";
Evan Cheng277f0742007-06-19 21:05:09 +0000758 case ARMISD::CALL_PRED: return "ARMISD::CALL_PRED";
Evan Chenga8e29892007-01-19 07:51:42 +0000759 case ARMISD::CALL_NOLINK: return "ARMISD::CALL_NOLINK";
760 case ARMISD::tCALL: return "ARMISD::tCALL";
761 case ARMISD::BRCOND: return "ARMISD::BRCOND";
762 case ARMISD::BR_JT: return "ARMISD::BR_JT";
Evan Cheng5657c012009-07-29 02:18:14 +0000763 case ARMISD::BR2_JT: return "ARMISD::BR2_JT";
Evan Chenga8e29892007-01-19 07:51:42 +0000764 case ARMISD::RET_FLAG: return "ARMISD::RET_FLAG";
765 case ARMISD::PIC_ADD: return "ARMISD::PIC_ADD";
766 case ARMISD::CMP: return "ARMISD::CMP";
David Goodwinc0309b42009-06-29 15:33:01 +0000767 case ARMISD::CMPZ: return "ARMISD::CMPZ";
Evan Chenga8e29892007-01-19 07:51:42 +0000768 case ARMISD::CMPFP: return "ARMISD::CMPFP";
769 case ARMISD::CMPFPw0: return "ARMISD::CMPFPw0";
Evan Cheng218977b2010-07-13 19:27:42 +0000770 case ARMISD::BCC_i64: return "ARMISD::BCC_i64";
Evan Chenga8e29892007-01-19 07:51:42 +0000771 case ARMISD::FMSTAT: return "ARMISD::FMSTAT";
772 case ARMISD::CMOV: return "ARMISD::CMOV";
773 case ARMISD::CNEG: return "ARMISD::CNEG";
Bob Wilson2dc4f542009-03-20 22:42:55 +0000774
Jim Grosbach3482c802010-01-18 19:58:49 +0000775 case ARMISD::RBIT: return "ARMISD::RBIT";
776
Bob Wilson76a312b2010-03-19 22:51:32 +0000777 case ARMISD::FTOSI: return "ARMISD::FTOSI";
778 case ARMISD::FTOUI: return "ARMISD::FTOUI";
779 case ARMISD::SITOF: return "ARMISD::SITOF";
780 case ARMISD::UITOF: return "ARMISD::UITOF";
781
Evan Chenga8e29892007-01-19 07:51:42 +0000782 case ARMISD::SRL_FLAG: return "ARMISD::SRL_FLAG";
783 case ARMISD::SRA_FLAG: return "ARMISD::SRA_FLAG";
784 case ARMISD::RRX: return "ARMISD::RRX";
Bob Wilson2dc4f542009-03-20 22:42:55 +0000785
Bob Wilson0b8ccb82010-09-22 22:09:21 +0000786 case ARMISD::VMOVRRD: return "ARMISD::VMOVRRD";
787 case ARMISD::VMOVDRR: return "ARMISD::VMOVDRR";
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000788
Evan Chengc5942082009-10-28 06:55:03 +0000789 case ARMISD::EH_SJLJ_SETJMP: return "ARMISD::EH_SJLJ_SETJMP";
790 case ARMISD::EH_SJLJ_LONGJMP:return "ARMISD::EH_SJLJ_LONGJMP";
Jim Grosbache4ad3872010-10-19 23:27:08 +0000791 case ARMISD::EH_SJLJ_DISPATCHSETUP:return "ARMISD::EH_SJLJ_DISPATCHSETUP";
Evan Chengc5942082009-10-28 06:55:03 +0000792
Dale Johannesen51e28e62010-06-03 21:09:53 +0000793 case ARMISD::TC_RETURN: return "ARMISD::TC_RETURN";
Jim Grosbach4725ca72010-09-08 03:54:02 +0000794
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000795 case ARMISD::THREAD_POINTER:return "ARMISD::THREAD_POINTER";
Bob Wilson5bafff32009-06-22 23:27:02 +0000796
Evan Cheng86198642009-08-07 00:34:42 +0000797 case ARMISD::DYN_ALLOC: return "ARMISD::DYN_ALLOC";
798
Jim Grosbach3728e962009-12-10 00:11:09 +0000799 case ARMISD::MEMBARRIER: return "ARMISD::MEMBARRIER";
Bob Wilsonf74a4292010-10-30 00:54:37 +0000800 case ARMISD::MEMBARRIER_MCR: return "ARMISD::MEMBARRIER_MCR";
Jim Grosbach3728e962009-12-10 00:11:09 +0000801
Evan Chengdfed19f2010-11-03 06:34:55 +0000802 case ARMISD::PRELOAD: return "ARMISD::PRELOAD";
803
Bob Wilson5bafff32009-06-22 23:27:02 +0000804 case ARMISD::VCEQ: return "ARMISD::VCEQ";
Bob Wilson3a75b9b2010-12-18 00:04:26 +0000805 case ARMISD::VCEQZ: return "ARMISD::VCEQZ";
Bob Wilson5bafff32009-06-22 23:27:02 +0000806 case ARMISD::VCGE: return "ARMISD::VCGE";
Bob Wilson3a75b9b2010-12-18 00:04:26 +0000807 case ARMISD::VCGEZ: return "ARMISD::VCGEZ";
808 case ARMISD::VCLEZ: return "ARMISD::VCLEZ";
Bob Wilson5bafff32009-06-22 23:27:02 +0000809 case ARMISD::VCGEU: return "ARMISD::VCGEU";
810 case ARMISD::VCGT: return "ARMISD::VCGT";
Bob Wilson3a75b9b2010-12-18 00:04:26 +0000811 case ARMISD::VCGTZ: return "ARMISD::VCGTZ";
812 case ARMISD::VCLTZ: return "ARMISD::VCLTZ";
Bob Wilson5bafff32009-06-22 23:27:02 +0000813 case ARMISD::VCGTU: return "ARMISD::VCGTU";
814 case ARMISD::VTST: return "ARMISD::VTST";
815
816 case ARMISD::VSHL: return "ARMISD::VSHL";
817 case ARMISD::VSHRs: return "ARMISD::VSHRs";
818 case ARMISD::VSHRu: return "ARMISD::VSHRu";
819 case ARMISD::VSHLLs: return "ARMISD::VSHLLs";
820 case ARMISD::VSHLLu: return "ARMISD::VSHLLu";
821 case ARMISD::VSHLLi: return "ARMISD::VSHLLi";
822 case ARMISD::VSHRN: return "ARMISD::VSHRN";
823 case ARMISD::VRSHRs: return "ARMISD::VRSHRs";
824 case ARMISD::VRSHRu: return "ARMISD::VRSHRu";
825 case ARMISD::VRSHRN: return "ARMISD::VRSHRN";
826 case ARMISD::VQSHLs: return "ARMISD::VQSHLs";
827 case ARMISD::VQSHLu: return "ARMISD::VQSHLu";
828 case ARMISD::VQSHLsu: return "ARMISD::VQSHLsu";
829 case ARMISD::VQSHRNs: return "ARMISD::VQSHRNs";
830 case ARMISD::VQSHRNu: return "ARMISD::VQSHRNu";
831 case ARMISD::VQSHRNsu: return "ARMISD::VQSHRNsu";
832 case ARMISD::VQRSHRNs: return "ARMISD::VQRSHRNs";
833 case ARMISD::VQRSHRNu: return "ARMISD::VQRSHRNu";
834 case ARMISD::VQRSHRNsu: return "ARMISD::VQRSHRNsu";
835 case ARMISD::VGETLANEu: return "ARMISD::VGETLANEu";
836 case ARMISD::VGETLANEs: return "ARMISD::VGETLANEs";
Bob Wilsoncba270d2010-07-13 21:16:48 +0000837 case ARMISD::VMOVIMM: return "ARMISD::VMOVIMM";
Bob Wilson7e3f0d22010-07-14 06:31:50 +0000838 case ARMISD::VMVNIMM: return "ARMISD::VMVNIMM";
Bob Wilsonc1d287b2009-08-14 05:13:08 +0000839 case ARMISD::VDUP: return "ARMISD::VDUP";
Bob Wilson0ce37102009-08-14 05:08:32 +0000840 case ARMISD::VDUPLANE: return "ARMISD::VDUPLANE";
Bob Wilsonde95c1b82009-08-19 17:03:43 +0000841 case ARMISD::VEXT: return "ARMISD::VEXT";
Bob Wilsond8e17572009-08-12 22:31:50 +0000842 case ARMISD::VREV64: return "ARMISD::VREV64";
843 case ARMISD::VREV32: return "ARMISD::VREV32";
844 case ARMISD::VREV16: return "ARMISD::VREV16";
Anton Korobeynikov051cfd62009-08-21 12:41:42 +0000845 case ARMISD::VZIP: return "ARMISD::VZIP";
846 case ARMISD::VUZP: return "ARMISD::VUZP";
847 case ARMISD::VTRN: return "ARMISD::VTRN";
Bob Wilsond0b69cf2010-09-01 23:50:19 +0000848 case ARMISD::VMULLs: return "ARMISD::VMULLs";
849 case ARMISD::VMULLu: return "ARMISD::VMULLu";
Bob Wilson40cbe7d2010-06-04 00:04:02 +0000850 case ARMISD::BUILD_VECTOR: return "ARMISD::BUILD_VECTOR";
Bob Wilson9f6c4c12010-02-18 06:05:53 +0000851 case ARMISD::FMAX: return "ARMISD::FMAX";
852 case ARMISD::FMIN: return "ARMISD::FMIN";
Jim Grosbachdd7d28a2010-07-17 01:50:57 +0000853 case ARMISD::BFI: return "ARMISD::BFI";
Bob Wilson364a72a2010-11-28 06:51:11 +0000854 case ARMISD::VORRIMM: return "ARMISD::VORRIMM";
855 case ARMISD::VBICIMM: return "ARMISD::VBICIMM";
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +0000856 case ARMISD::VLD2DUP: return "ARMISD::VLD2DUP";
857 case ARMISD::VLD3DUP: return "ARMISD::VLD3DUP";
858 case ARMISD::VLD4DUP: return "ARMISD::VLD4DUP";
Evan Chenga8e29892007-01-19 07:51:42 +0000859 }
860}
861
Evan Cheng06b666c2010-05-15 02:18:07 +0000862/// getRegClassFor - Return the register class that should be used for the
863/// specified value type.
864TargetRegisterClass *ARMTargetLowering::getRegClassFor(EVT VT) const {
865 // Map v4i64 to QQ registers but do not make the type legal. Similarly map
866 // v8i64 to QQQQ registers. v4i64 and v8i64 are only used for REG_SEQUENCE to
867 // load / store 4 to 8 consecutive D registers.
Evan Cheng4782b1e2010-05-15 02:20:21 +0000868 if (Subtarget->hasNEON()) {
869 if (VT == MVT::v4i64)
870 return ARM::QQPRRegisterClass;
871 else if (VT == MVT::v8i64)
872 return ARM::QQQQPRRegisterClass;
873 }
Evan Cheng06b666c2010-05-15 02:18:07 +0000874 return TargetLowering::getRegClassFor(VT);
875}
876
Eric Christopherab695882010-07-21 22:26:11 +0000877// Create a fast isel object.
878FastISel *
879ARMTargetLowering::createFastISel(FunctionLoweringInfo &funcInfo) const {
880 return ARM::createFastISel(funcInfo);
881}
882
Bill Wendlingb4202b82009-07-01 18:50:55 +0000883/// getFunctionAlignment - Return the Log2 alignment of this function.
Bill Wendling20c568f2009-06-30 22:38:32 +0000884unsigned ARMTargetLowering::getFunctionAlignment(const Function *F) const {
Bob Wilsonb5b50572010-07-01 22:26:26 +0000885 return getTargetMachine().getSubtarget<ARMSubtarget>().isThumb() ? 1 : 2;
Bill Wendling20c568f2009-06-30 22:38:32 +0000886}
887
Anton Korobeynikovcec36f42010-07-24 21:52:08 +0000888/// getMaximalGlobalOffset - Returns the maximal possible offset which can
889/// be used for loads / stores from the global.
890unsigned ARMTargetLowering::getMaximalGlobalOffset() const {
891 return (Subtarget->isThumb1Only() ? 127 : 4095);
892}
893
Evan Cheng1cc39842010-05-20 23:26:43 +0000894Sched::Preference ARMTargetLowering::getSchedulingPreference(SDNode *N) const {
Evan Chengc10f5432010-05-28 23:25:23 +0000895 unsigned NumVals = N->getNumValues();
896 if (!NumVals)
897 return Sched::RegPressure;
898
899 for (unsigned i = 0; i != NumVals; ++i) {
Evan Cheng1cc39842010-05-20 23:26:43 +0000900 EVT VT = N->getValueType(i);
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +0000901 if (VT == MVT::Glue || VT == MVT::Other)
Evan Chengd7e473c2010-10-29 18:07:31 +0000902 continue;
Evan Cheng1cc39842010-05-20 23:26:43 +0000903 if (VT.isFloatingPoint() || VT.isVector())
904 return Sched::Latency;
905 }
Evan Chengc10f5432010-05-28 23:25:23 +0000906
907 if (!N->isMachineOpcode())
908 return Sched::RegPressure;
909
910 // Load are scheduled for latency even if there instruction itinerary
911 // is not available.
912 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
913 const TargetInstrDesc &TID = TII->get(N->getMachineOpcode());
Evan Chengd7e473c2010-10-29 18:07:31 +0000914
915 if (TID.getNumDefs() == 0)
916 return Sched::RegPressure;
917 if (!Itins->isEmpty() &&
918 Itins->getOperandCycle(TID.getSchedClass(), 0) > 2)
Evan Chengc10f5432010-05-28 23:25:23 +0000919 return Sched::Latency;
920
Evan Cheng1cc39842010-05-20 23:26:43 +0000921 return Sched::RegPressure;
922}
923
Anton Korobeynikov16c29b52011-01-10 12:39:04 +0000924// FIXME: Move to RegInfo
Evan Cheng31446872010-07-23 22:39:59 +0000925unsigned
926ARMTargetLowering::getRegPressureLimit(const TargetRegisterClass *RC,
927 MachineFunction &MF) const {
Anton Korobeynikov16c29b52011-01-10 12:39:04 +0000928 const TargetFrameLowering *TFI = MF.getTarget().getFrameLowering();
Anton Korobeynikovd0c38172010-11-18 21:19:35 +0000929
Evan Cheng31446872010-07-23 22:39:59 +0000930 switch (RC->getID()) {
931 default:
932 return 0;
933 case ARM::tGPRRegClassID:
Anton Korobeynikovd0c38172010-11-18 21:19:35 +0000934 return TFI->hasFP(MF) ? 4 : 5;
Evan Chengac096802010-08-10 19:30:19 +0000935 case ARM::GPRRegClassID: {
Anton Korobeynikovd0c38172010-11-18 21:19:35 +0000936 unsigned FP = TFI->hasFP(MF) ? 1 : 0;
Evan Chengac096802010-08-10 19:30:19 +0000937 return 10 - FP - (Subtarget->isR9Reserved() ? 1 : 0);
938 }
Evan Cheng31446872010-07-23 22:39:59 +0000939 case ARM::SPRRegClassID: // Currently not used as 'rep' register class.
940 case ARM::DPRRegClassID:
941 return 32 - 10;
942 }
943}
944
Evan Chenga8e29892007-01-19 07:51:42 +0000945//===----------------------------------------------------------------------===//
946// Lowering Code
947//===----------------------------------------------------------------------===//
948
Evan Chenga8e29892007-01-19 07:51:42 +0000949/// IntCCToARMCC - Convert a DAG integer condition code to an ARM CC
950static ARMCC::CondCodes IntCCToARMCC(ISD::CondCode CC) {
951 switch (CC) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000952 default: llvm_unreachable("Unknown condition code!");
Evan Chenga8e29892007-01-19 07:51:42 +0000953 case ISD::SETNE: return ARMCC::NE;
954 case ISD::SETEQ: return ARMCC::EQ;
955 case ISD::SETGT: return ARMCC::GT;
956 case ISD::SETGE: return ARMCC::GE;
957 case ISD::SETLT: return ARMCC::LT;
958 case ISD::SETLE: return ARMCC::LE;
959 case ISD::SETUGT: return ARMCC::HI;
960 case ISD::SETUGE: return ARMCC::HS;
961 case ISD::SETULT: return ARMCC::LO;
962 case ISD::SETULE: return ARMCC::LS;
963 }
964}
965
Bob Wilsoncd3b9a42009-09-09 23:14:54 +0000966/// FPCCToARMCC - Convert a DAG fp condition code to an ARM CC.
967static void FPCCToARMCC(ISD::CondCode CC, ARMCC::CondCodes &CondCode,
Evan Chenga8e29892007-01-19 07:51:42 +0000968 ARMCC::CondCodes &CondCode2) {
Evan Chenga8e29892007-01-19 07:51:42 +0000969 CondCode2 = ARMCC::AL;
970 switch (CC) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000971 default: llvm_unreachable("Unknown FP condition!");
Evan Chenga8e29892007-01-19 07:51:42 +0000972 case ISD::SETEQ:
973 case ISD::SETOEQ: CondCode = ARMCC::EQ; break;
974 case ISD::SETGT:
975 case ISD::SETOGT: CondCode = ARMCC::GT; break;
976 case ISD::SETGE:
977 case ISD::SETOGE: CondCode = ARMCC::GE; break;
978 case ISD::SETOLT: CondCode = ARMCC::MI; break;
Bob Wilsoncd3b9a42009-09-09 23:14:54 +0000979 case ISD::SETOLE: CondCode = ARMCC::LS; break;
Evan Chenga8e29892007-01-19 07:51:42 +0000980 case ISD::SETONE: CondCode = ARMCC::MI; CondCode2 = ARMCC::GT; break;
981 case ISD::SETO: CondCode = ARMCC::VC; break;
982 case ISD::SETUO: CondCode = ARMCC::VS; break;
983 case ISD::SETUEQ: CondCode = ARMCC::EQ; CondCode2 = ARMCC::VS; break;
984 case ISD::SETUGT: CondCode = ARMCC::HI; break;
985 case ISD::SETUGE: CondCode = ARMCC::PL; break;
986 case ISD::SETLT:
987 case ISD::SETULT: CondCode = ARMCC::LT; break;
988 case ISD::SETLE:
989 case ISD::SETULE: CondCode = ARMCC::LE; break;
990 case ISD::SETNE:
991 case ISD::SETUNE: CondCode = ARMCC::NE; break;
992 }
Evan Chenga8e29892007-01-19 07:51:42 +0000993}
994
Bob Wilson1f595bb2009-04-17 19:07:39 +0000995//===----------------------------------------------------------------------===//
996// Calling Convention Implementation
Bob Wilson1f595bb2009-04-17 19:07:39 +0000997//===----------------------------------------------------------------------===//
998
999#include "ARMGenCallingConv.inc"
1000
Anton Korobeynikov385f5a92009-06-16 18:50:49 +00001001/// CCAssignFnForNode - Selects the correct CCAssignFn for a the
1002/// given CallingConvention value.
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001003CCAssignFn *ARMTargetLowering::CCAssignFnForNode(CallingConv::ID CC,
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00001004 bool Return,
1005 bool isVarArg) const {
Anton Korobeynikov385f5a92009-06-16 18:50:49 +00001006 switch (CC) {
1007 default:
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00001008 llvm_unreachable("Unsupported calling convention");
Anton Korobeynikov385f5a92009-06-16 18:50:49 +00001009 case CallingConv::Fast:
Evan Cheng5c2d4282010-10-23 02:19:37 +00001010 if (Subtarget->hasVFP2() && !isVarArg) {
Evan Cheng76f920d2010-10-22 18:23:05 +00001011 if (!Subtarget->isAAPCS_ABI())
1012 return (Return ? RetFastCC_ARM_APCS : FastCC_ARM_APCS);
1013 // For AAPCS ABI targets, just use VFP variant of the calling convention.
1014 return (Return ? RetCC_ARM_AAPCS_VFP : CC_ARM_AAPCS_VFP);
1015 }
1016 // Fallthrough
1017 case CallingConv::C: {
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00001018 // Use target triple & subtarget features to do actual dispatch.
Evan Cheng76f920d2010-10-22 18:23:05 +00001019 if (!Subtarget->isAAPCS_ABI())
1020 return (Return ? RetCC_ARM_APCS : CC_ARM_APCS);
1021 else if (Subtarget->hasVFP2() &&
1022 FloatABIType == FloatABI::Hard && !isVarArg)
1023 return (Return ? RetCC_ARM_AAPCS_VFP : CC_ARM_AAPCS_VFP);
1024 return (Return ? RetCC_ARM_AAPCS : CC_ARM_AAPCS);
1025 }
Anton Korobeynikov385f5a92009-06-16 18:50:49 +00001026 case CallingConv::ARM_AAPCS_VFP:
Evan Cheng76f920d2010-10-22 18:23:05 +00001027 return (Return ? RetCC_ARM_AAPCS_VFP : CC_ARM_AAPCS_VFP);
Anton Korobeynikov385f5a92009-06-16 18:50:49 +00001028 case CallingConv::ARM_AAPCS:
Evan Cheng76f920d2010-10-22 18:23:05 +00001029 return (Return ? RetCC_ARM_AAPCS : CC_ARM_AAPCS);
Anton Korobeynikov385f5a92009-06-16 18:50:49 +00001030 case CallingConv::ARM_APCS:
Evan Cheng76f920d2010-10-22 18:23:05 +00001031 return (Return ? RetCC_ARM_APCS : CC_ARM_APCS);
Anton Korobeynikov385f5a92009-06-16 18:50:49 +00001032 }
1033}
1034
Dan Gohman98ca4f22009-08-05 01:29:28 +00001035/// LowerCallResult - Lower the result values of a call into the
1036/// appropriate copies out of appropriate physical registers.
1037SDValue
1038ARMTargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001039 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001040 const SmallVectorImpl<ISD::InputArg> &Ins,
1041 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001042 SmallVectorImpl<SDValue> &InVals) const {
Bob Wilson1f595bb2009-04-17 19:07:39 +00001043
Bob Wilson1f595bb2009-04-17 19:07:39 +00001044 // Assign locations to each value returned by this call.
1045 SmallVector<CCValAssign, 16> RVLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001046 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
Owen Andersone922c022009-07-22 00:24:57 +00001047 RVLocs, *DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +00001048 CCInfo.AnalyzeCallResult(Ins,
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00001049 CCAssignFnForNode(CallConv, /* Return*/ true,
1050 isVarArg));
Bob Wilson1f595bb2009-04-17 19:07:39 +00001051
1052 // Copy all of the result registers out of their specified physreg.
1053 for (unsigned i = 0; i != RVLocs.size(); ++i) {
1054 CCValAssign VA = RVLocs[i];
1055
Bob Wilson80915242009-04-25 00:33:20 +00001056 SDValue Val;
Bob Wilson1f595bb2009-04-17 19:07:39 +00001057 if (VA.needsCustom()) {
Bob Wilson5bafff32009-06-22 23:27:02 +00001058 // Handle f64 or half of a v2f64.
Owen Anderson825b72b2009-08-11 20:47:22 +00001059 SDValue Lo = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), MVT::i32,
Bob Wilson1f595bb2009-04-17 19:07:39 +00001060 InFlag);
Bob Wilson4d59e1d2009-04-24 17:00:36 +00001061 Chain = Lo.getValue(1);
1062 InFlag = Lo.getValue(2);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001063 VA = RVLocs[++i]; // skip ahead to next loc
Owen Anderson825b72b2009-08-11 20:47:22 +00001064 SDValue Hi = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), MVT::i32,
Bob Wilson4d59e1d2009-04-24 17:00:36 +00001065 InFlag);
1066 Chain = Hi.getValue(1);
1067 InFlag = Hi.getValue(2);
Jim Grosbache5165492009-11-09 00:11:35 +00001068 Val = DAG.getNode(ARMISD::VMOVDRR, dl, MVT::f64, Lo, Hi);
Bob Wilson5bafff32009-06-22 23:27:02 +00001069
Owen Anderson825b72b2009-08-11 20:47:22 +00001070 if (VA.getLocVT() == MVT::v2f64) {
1071 SDValue Vec = DAG.getNode(ISD::UNDEF, dl, MVT::v2f64);
1072 Vec = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64, Vec, Val,
1073 DAG.getConstant(0, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00001074
1075 VA = RVLocs[++i]; // skip ahead to next loc
Owen Anderson825b72b2009-08-11 20:47:22 +00001076 Lo = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), MVT::i32, InFlag);
Bob Wilson5bafff32009-06-22 23:27:02 +00001077 Chain = Lo.getValue(1);
1078 InFlag = Lo.getValue(2);
1079 VA = RVLocs[++i]; // skip ahead to next loc
Owen Anderson825b72b2009-08-11 20:47:22 +00001080 Hi = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), MVT::i32, InFlag);
Bob Wilson5bafff32009-06-22 23:27:02 +00001081 Chain = Hi.getValue(1);
1082 InFlag = Hi.getValue(2);
Jim Grosbache5165492009-11-09 00:11:35 +00001083 Val = DAG.getNode(ARMISD::VMOVDRR, dl, MVT::f64, Lo, Hi);
Owen Anderson825b72b2009-08-11 20:47:22 +00001084 Val = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64, Vec, Val,
1085 DAG.getConstant(1, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00001086 }
Bob Wilson1f595bb2009-04-17 19:07:39 +00001087 } else {
Bob Wilson80915242009-04-25 00:33:20 +00001088 Val = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), VA.getLocVT(),
1089 InFlag);
Bob Wilson4d59e1d2009-04-24 17:00:36 +00001090 Chain = Val.getValue(1);
1091 InFlag = Val.getValue(2);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001092 }
Bob Wilson80915242009-04-25 00:33:20 +00001093
1094 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001095 default: llvm_unreachable("Unknown loc info!");
Bob Wilson80915242009-04-25 00:33:20 +00001096 case CCValAssign::Full: break;
1097 case CCValAssign::BCvt:
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001098 Val = DAG.getNode(ISD::BITCAST, dl, VA.getValVT(), Val);
Bob Wilson80915242009-04-25 00:33:20 +00001099 break;
1100 }
1101
Dan Gohman98ca4f22009-08-05 01:29:28 +00001102 InVals.push_back(Val);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001103 }
1104
Dan Gohman98ca4f22009-08-05 01:29:28 +00001105 return Chain;
Bob Wilson1f595bb2009-04-17 19:07:39 +00001106}
1107
1108/// CreateCopyOfByValArgument - Make a copy of an aggregate at address specified
1109/// by "Src" to address "Dst" of size "Size". Alignment information is
Bob Wilsondee46d72009-04-17 20:35:10 +00001110/// specified by the specific parameter attribute. The copy will be passed as
Bob Wilson1f595bb2009-04-17 19:07:39 +00001111/// a byval function parameter.
1112/// Sometimes what we are copying is the end of a larger object, the part that
1113/// does not fit in registers.
1114static SDValue
1115CreateCopyOfByValArgument(SDValue Src, SDValue Dst, SDValue Chain,
1116 ISD::ArgFlagsTy Flags, SelectionDAG &DAG,
1117 DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001118 SDValue SizeNode = DAG.getConstant(Flags.getByValSize(), MVT::i32);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001119 return DAG.getMemcpy(Chain, dl, Dst, Src, SizeNode, Flags.getByValAlign(),
Mon P Wang20adc9d2010-04-04 03:10:48 +00001120 /*isVolatile=*/false, /*AlwaysInline=*/false,
Chris Lattnere72f2022010-09-21 05:40:29 +00001121 MachinePointerInfo(0), MachinePointerInfo(0));
Bob Wilson1f595bb2009-04-17 19:07:39 +00001122}
1123
Bob Wilsondee46d72009-04-17 20:35:10 +00001124/// LowerMemOpCallTo - Store the argument to the stack.
Bob Wilson1f595bb2009-04-17 19:07:39 +00001125SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00001126ARMTargetLowering::LowerMemOpCallTo(SDValue Chain,
1127 SDValue StackPtr, SDValue Arg,
1128 DebugLoc dl, SelectionDAG &DAG,
1129 const CCValAssign &VA,
Dan Gohmand858e902010-04-17 15:26:15 +00001130 ISD::ArgFlagsTy Flags) const {
Bob Wilson1f595bb2009-04-17 19:07:39 +00001131 unsigned LocMemOffset = VA.getLocMemOffset();
1132 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
1133 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
Chris Lattnerfc448ff2010-09-21 18:51:21 +00001134 if (Flags.isByVal())
Bob Wilson1f595bb2009-04-17 19:07:39 +00001135 return CreateCopyOfByValArgument(Arg, PtrOff, Chain, Flags, DAG, dl);
Chris Lattnerfc448ff2010-09-21 18:51:21 +00001136
Bob Wilson1f595bb2009-04-17 19:07:39 +00001137 return DAG.getStore(Chain, dl, Arg, PtrOff,
Chris Lattnerfc448ff2010-09-21 18:51:21 +00001138 MachinePointerInfo::getStack(LocMemOffset),
David Greene1b58cab2010-02-15 16:55:24 +00001139 false, false, 0);
Evan Chenga8e29892007-01-19 07:51:42 +00001140}
1141
Dan Gohman98ca4f22009-08-05 01:29:28 +00001142void ARMTargetLowering::PassF64ArgInRegs(DebugLoc dl, SelectionDAG &DAG,
Bob Wilson5bafff32009-06-22 23:27:02 +00001143 SDValue Chain, SDValue &Arg,
1144 RegsToPassVector &RegsToPass,
1145 CCValAssign &VA, CCValAssign &NextVA,
1146 SDValue &StackPtr,
1147 SmallVector<SDValue, 8> &MemOpChains,
Dan Gohmand858e902010-04-17 15:26:15 +00001148 ISD::ArgFlagsTy Flags) const {
Bob Wilson5bafff32009-06-22 23:27:02 +00001149
Jim Grosbache5165492009-11-09 00:11:35 +00001150 SDValue fmrrd = DAG.getNode(ARMISD::VMOVRRD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001151 DAG.getVTList(MVT::i32, MVT::i32), Arg);
Bob Wilson5bafff32009-06-22 23:27:02 +00001152 RegsToPass.push_back(std::make_pair(VA.getLocReg(), fmrrd));
1153
1154 if (NextVA.isRegLoc())
1155 RegsToPass.push_back(std::make_pair(NextVA.getLocReg(), fmrrd.getValue(1)));
1156 else {
1157 assert(NextVA.isMemLoc());
1158 if (StackPtr.getNode() == 0)
1159 StackPtr = DAG.getCopyFromReg(Chain, dl, ARM::SP, getPointerTy());
1160
Dan Gohman98ca4f22009-08-05 01:29:28 +00001161 MemOpChains.push_back(LowerMemOpCallTo(Chain, StackPtr, fmrrd.getValue(1),
1162 dl, DAG, NextVA,
1163 Flags));
Bob Wilson5bafff32009-06-22 23:27:02 +00001164 }
1165}
1166
Dan Gohman98ca4f22009-08-05 01:29:28 +00001167/// LowerCall - Lowering a call into a callseq_start <-
Evan Chengfc403422007-02-03 08:53:01 +00001168/// ARMISD:CALL <- callseq_end chain. Also add input and output parameter
1169/// nodes.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001170SDValue
Evan Cheng022d9e12010-02-02 23:55:14 +00001171ARMTargetLowering::LowerCall(SDValue Chain, SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001172 CallingConv::ID CallConv, bool isVarArg,
Evan Cheng0c439eb2010-01-27 00:07:07 +00001173 bool &isTailCall,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001174 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00001175 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001176 const SmallVectorImpl<ISD::InputArg> &Ins,
1177 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001178 SmallVectorImpl<SDValue> &InVals) const {
Dale Johannesen51e28e62010-06-03 21:09:53 +00001179 MachineFunction &MF = DAG.getMachineFunction();
1180 bool IsStructRet = (Outs.empty()) ? false : Outs[0].Flags.isSRet();
1181 bool IsSibCall = false;
Bob Wilson703af3a2010-08-13 22:43:33 +00001182 // Temporarily disable tail calls so things don't break.
1183 if (!EnableARMTailCalls)
1184 isTailCall = false;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001185 if (isTailCall) {
1186 // Check if it's really possible to do a tail call.
1187 isTailCall = IsEligibleForTailCallOptimization(Callee, CallConv,
1188 isVarArg, IsStructRet, MF.getFunction()->hasStructRetAttr(),
Dan Gohmanc9403652010-07-07 15:54:55 +00001189 Outs, OutVals, Ins, DAG);
Dale Johannesen51e28e62010-06-03 21:09:53 +00001190 // We don't support GuaranteedTailCallOpt for ARM, only automatically
1191 // detected sibcalls.
1192 if (isTailCall) {
1193 ++NumTailCalls;
1194 IsSibCall = true;
1195 }
1196 }
Evan Chenga8e29892007-01-19 07:51:42 +00001197
Bob Wilson1f595bb2009-04-17 19:07:39 +00001198 // Analyze operands of the call, assigning locations to each operand.
1199 SmallVector<CCValAssign, 16> ArgLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001200 CCState CCInfo(CallConv, isVarArg, getTargetMachine(), ArgLocs,
1201 *DAG.getContext());
1202 CCInfo.AnalyzeCallOperands(Outs,
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00001203 CCAssignFnForNode(CallConv, /* Return*/ false,
1204 isVarArg));
Evan Chenga8e29892007-01-19 07:51:42 +00001205
Bob Wilson1f595bb2009-04-17 19:07:39 +00001206 // Get a count of how many bytes are to be pushed on the stack.
1207 unsigned NumBytes = CCInfo.getNextStackOffset();
Evan Chenga8e29892007-01-19 07:51:42 +00001208
Dale Johannesen51e28e62010-06-03 21:09:53 +00001209 // For tail calls, memory operands are available in our caller's stack.
1210 if (IsSibCall)
1211 NumBytes = 0;
1212
Evan Chenga8e29892007-01-19 07:51:42 +00001213 // Adjust the stack pointer for the new arguments...
1214 // These operations are automatically eliminated by the prolog/epilog pass
Dale Johannesen51e28e62010-06-03 21:09:53 +00001215 if (!IsSibCall)
1216 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
Evan Chenga8e29892007-01-19 07:51:42 +00001217
Jim Grosbachf9a4b762010-02-24 01:43:03 +00001218 SDValue StackPtr = DAG.getCopyFromReg(Chain, dl, ARM::SP, getPointerTy());
Evan Chenga8e29892007-01-19 07:51:42 +00001219
Bob Wilson5bafff32009-06-22 23:27:02 +00001220 RegsToPassVector RegsToPass;
Bob Wilson1f595bb2009-04-17 19:07:39 +00001221 SmallVector<SDValue, 8> MemOpChains;
Evan Chenga8e29892007-01-19 07:51:42 +00001222
Bob Wilson1f595bb2009-04-17 19:07:39 +00001223 // Walk the register/memloc assignments, inserting copies/loads. In the case
Bob Wilsondee46d72009-04-17 20:35:10 +00001224 // of tail call optimization, arguments are handled later.
Bob Wilson1f595bb2009-04-17 19:07:39 +00001225 for (unsigned i = 0, realArgIdx = 0, e = ArgLocs.size();
1226 i != e;
1227 ++i, ++realArgIdx) {
1228 CCValAssign &VA = ArgLocs[i];
Dan Gohmanc9403652010-07-07 15:54:55 +00001229 SDValue Arg = OutVals[realArgIdx];
Dan Gohman98ca4f22009-08-05 01:29:28 +00001230 ISD::ArgFlagsTy Flags = Outs[realArgIdx].Flags;
Evan Chenga8e29892007-01-19 07:51:42 +00001231
Bob Wilson1f595bb2009-04-17 19:07:39 +00001232 // Promote the value if needed.
1233 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001234 default: llvm_unreachable("Unknown loc info!");
Bob Wilson1f595bb2009-04-17 19:07:39 +00001235 case CCValAssign::Full: break;
1236 case CCValAssign::SExt:
1237 Arg = DAG.getNode(ISD::SIGN_EXTEND, dl, VA.getLocVT(), Arg);
1238 break;
1239 case CCValAssign::ZExt:
1240 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, VA.getLocVT(), Arg);
1241 break;
1242 case CCValAssign::AExt:
1243 Arg = DAG.getNode(ISD::ANY_EXTEND, dl, VA.getLocVT(), Arg);
1244 break;
1245 case CCValAssign::BCvt:
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001246 Arg = DAG.getNode(ISD::BITCAST, dl, VA.getLocVT(), Arg);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001247 break;
Evan Chenga8e29892007-01-19 07:51:42 +00001248 }
1249
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00001250 // f64 and v2f64 might be passed in i32 pairs and must be split into pieces
Bob Wilson1f595bb2009-04-17 19:07:39 +00001251 if (VA.needsCustom()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001252 if (VA.getLocVT() == MVT::v2f64) {
1253 SDValue Op0 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Arg,
1254 DAG.getConstant(0, MVT::i32));
1255 SDValue Op1 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Arg,
1256 DAG.getConstant(1, MVT::i32));
Bob Wilson1f595bb2009-04-17 19:07:39 +00001257
Dan Gohman98ca4f22009-08-05 01:29:28 +00001258 PassF64ArgInRegs(dl, DAG, Chain, Op0, RegsToPass,
Bob Wilson5bafff32009-06-22 23:27:02 +00001259 VA, ArgLocs[++i], StackPtr, MemOpChains, Flags);
1260
1261 VA = ArgLocs[++i]; // skip ahead to next loc
1262 if (VA.isRegLoc()) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001263 PassF64ArgInRegs(dl, DAG, Chain, Op1, RegsToPass,
Bob Wilson5bafff32009-06-22 23:27:02 +00001264 VA, ArgLocs[++i], StackPtr, MemOpChains, Flags);
1265 } else {
1266 assert(VA.isMemLoc());
Bob Wilson5bafff32009-06-22 23:27:02 +00001267
Dan Gohman98ca4f22009-08-05 01:29:28 +00001268 MemOpChains.push_back(LowerMemOpCallTo(Chain, StackPtr, Op1,
1269 dl, DAG, VA, Flags));
Bob Wilson5bafff32009-06-22 23:27:02 +00001270 }
1271 } else {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001272 PassF64ArgInRegs(dl, DAG, Chain, Arg, RegsToPass, VA, ArgLocs[++i],
Bob Wilson5bafff32009-06-22 23:27:02 +00001273 StackPtr, MemOpChains, Flags);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001274 }
1275 } else if (VA.isRegLoc()) {
1276 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
Dale Johannesendf50d7e2010-06-18 18:13:11 +00001277 } else if (!IsSibCall) {
Bob Wilson1f595bb2009-04-17 19:07:39 +00001278 assert(VA.isMemLoc());
Bob Wilson1f595bb2009-04-17 19:07:39 +00001279
Dan Gohman98ca4f22009-08-05 01:29:28 +00001280 MemOpChains.push_back(LowerMemOpCallTo(Chain, StackPtr, Arg,
1281 dl, DAG, VA, Flags));
Bob Wilson1f595bb2009-04-17 19:07:39 +00001282 }
Evan Chenga8e29892007-01-19 07:51:42 +00001283 }
1284
1285 if (!MemOpChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00001286 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Evan Chenga8e29892007-01-19 07:51:42 +00001287 &MemOpChains[0], MemOpChains.size());
1288
1289 // Build a sequence of copy-to-reg nodes chained together with token chain
1290 // and flag operands which copy the outgoing args into the appropriate regs.
Dan Gohman475871a2008-07-27 21:46:04 +00001291 SDValue InFlag;
Dale Johannesen6470a112010-06-15 22:08:33 +00001292 // Tail call byval lowering might overwrite argument registers so in case of
1293 // tail call optimization the copies to registers are lowered later.
1294 if (!isTailCall)
1295 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
1296 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
1297 RegsToPass[i].second, InFlag);
1298 InFlag = Chain.getValue(1);
1299 }
Evan Chenga8e29892007-01-19 07:51:42 +00001300
Dale Johannesen51e28e62010-06-03 21:09:53 +00001301 // For tail calls lower the arguments to the 'real' stack slot.
1302 if (isTailCall) {
1303 // Force all the incoming stack arguments to be loaded from the stack
1304 // before any new outgoing arguments are stored to the stack, because the
1305 // outgoing stack slots may alias the incoming argument stack slots, and
1306 // the alias isn't otherwise explicit. This is slightly more conservative
1307 // than necessary, because it means that each store effectively depends
1308 // on every argument instead of just those arguments it would clobber.
1309
1310 // Do not flag preceeding copytoreg stuff together with the following stuff.
1311 InFlag = SDValue();
1312 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
1313 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
1314 RegsToPass[i].second, InFlag);
1315 InFlag = Chain.getValue(1);
1316 }
1317 InFlag =SDValue();
1318 }
1319
Bill Wendling056292f2008-09-16 21:48:12 +00001320 // If the callee is a GlobalAddress/ExternalSymbol node (quite common, every
1321 // direct call is) turn it into a TargetGlobalAddress/TargetExternalSymbol
1322 // node so that legalize doesn't hack it.
Evan Chenga8e29892007-01-19 07:51:42 +00001323 bool isDirect = false;
1324 bool isARMFunc = false;
Evan Cheng277f0742007-06-19 21:05:09 +00001325 bool isLocalARMFunc = false;
Evan Chenge7e0d622009-11-06 22:24:13 +00001326 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
Jim Grosbache7b52522010-04-14 22:28:31 +00001327
1328 if (EnableARMLongCalls) {
1329 assert (getTargetMachine().getRelocationModel() == Reloc::Static
1330 && "long-calls with non-static relocation model!");
1331 // Handle a global address or an external symbol. If it's not one of
1332 // those, the target's already in a register, so we don't need to do
1333 // anything extra.
1334 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Anders Carlsson0dbdca52010-04-15 03:11:28 +00001335 const GlobalValue *GV = G->getGlobal();
Jim Grosbache7b52522010-04-14 22:28:31 +00001336 // Create a constant pool entry for the callee address
Evan Cheng5de5d4b2011-01-17 08:03:18 +00001337 unsigned ARMPCLabelIndex = AFI->createPICLabelUId();
Jim Grosbache7b52522010-04-14 22:28:31 +00001338 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(GV,
1339 ARMPCLabelIndex,
1340 ARMCP::CPValue, 0);
1341 // Get the address of the callee into a register
1342 SDValue CPAddr = DAG.getTargetConstantPool(CPV, getPointerTy(), 4);
1343 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
1344 Callee = DAG.getLoad(getPointerTy(), dl,
1345 DAG.getEntryNode(), CPAddr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001346 MachinePointerInfo::getConstantPool(),
Jim Grosbache7b52522010-04-14 22:28:31 +00001347 false, false, 0);
1348 } else if (ExternalSymbolSDNode *S=dyn_cast<ExternalSymbolSDNode>(Callee)) {
1349 const char *Sym = S->getSymbol();
1350
1351 // Create a constant pool entry for the callee address
Evan Cheng5de5d4b2011-01-17 08:03:18 +00001352 unsigned ARMPCLabelIndex = AFI->createPICLabelUId();
Jim Grosbache7b52522010-04-14 22:28:31 +00001353 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(*DAG.getContext(),
1354 Sym, ARMPCLabelIndex, 0);
1355 // Get the address of the callee into a register
1356 SDValue CPAddr = DAG.getTargetConstantPool(CPV, getPointerTy(), 4);
1357 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
1358 Callee = DAG.getLoad(getPointerTy(), dl,
1359 DAG.getEntryNode(), CPAddr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001360 MachinePointerInfo::getConstantPool(),
Jim Grosbache7b52522010-04-14 22:28:31 +00001361 false, false, 0);
1362 }
1363 } else if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Dan Gohman46510a72010-04-15 01:51:59 +00001364 const GlobalValue *GV = G->getGlobal();
Evan Chenga8e29892007-01-19 07:51:42 +00001365 isDirect = true;
Chris Lattner4fb63d02009-07-15 04:12:33 +00001366 bool isExt = GV->isDeclaration() || GV->isWeakForLinker();
Evan Cheng970a4192007-01-19 19:28:01 +00001367 bool isStub = (isExt && Subtarget->isTargetDarwin()) &&
Evan Chenga8e29892007-01-19 07:51:42 +00001368 getTargetMachine().getRelocationModel() != Reloc::Static;
1369 isARMFunc = !Subtarget->isThumb() || isStub;
Evan Cheng277f0742007-06-19 21:05:09 +00001370 // ARM call to a local ARM function is predicable.
Evan Cheng46df4eb2010-06-16 07:35:02 +00001371 isLocalARMFunc = !Subtarget->isThumb() && (!isExt || !ARMInterworking);
Evan Chengc60e76d2007-01-30 20:37:08 +00001372 // tBX takes a register source operand.
David Goodwinf1daf7d2009-07-08 23:10:31 +00001373 if (isARMFunc && Subtarget->isThumb1Only() && !Subtarget->hasV5TOps()) {
Evan Cheng5de5d4b2011-01-17 08:03:18 +00001374 unsigned ARMPCLabelIndex = AFI->createPICLabelUId();
Evan Chenge4e4ed32009-08-28 23:18:09 +00001375 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(GV,
Jim Grosbach3fb2b1e2009-09-01 01:57:56 +00001376 ARMPCLabelIndex,
1377 ARMCP::CPValue, 4);
Evan Cheng1606e8e2009-03-13 07:51:59 +00001378 SDValue CPAddr = DAG.getTargetConstantPool(CPV, getPointerTy(), 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001379 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Bob Wilson2dc4f542009-03-20 22:42:55 +00001380 Callee = DAG.getLoad(getPointerTy(), dl,
Evan Cheng9eda6892009-10-31 03:39:36 +00001381 DAG.getEntryNode(), CPAddr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001382 MachinePointerInfo::getConstantPool(),
David Greene1b58cab2010-02-15 16:55:24 +00001383 false, false, 0);
Evan Chenge7e0d622009-11-06 22:24:13 +00001384 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Bob Wilson2dc4f542009-03-20 22:42:55 +00001385 Callee = DAG.getNode(ARMISD::PIC_ADD, dl,
Dale Johannesen33c960f2009-02-04 20:06:27 +00001386 getPointerTy(), Callee, PICLabel);
Jim Grosbach637d89f2010-09-22 23:27:36 +00001387 } else {
1388 // On ELF targets for PIC code, direct calls should go through the PLT
1389 unsigned OpFlags = 0;
1390 if (Subtarget->isTargetELF() &&
1391 getTargetMachine().getRelocationModel() == Reloc::PIC_)
1392 OpFlags = ARMII::MO_PLT;
1393 Callee = DAG.getTargetGlobalAddress(GV, dl, getPointerTy(), 0, OpFlags);
1394 }
Bill Wendling056292f2008-09-16 21:48:12 +00001395 } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Evan Chenga8e29892007-01-19 07:51:42 +00001396 isDirect = true;
Evan Cheng970a4192007-01-19 19:28:01 +00001397 bool isStub = Subtarget->isTargetDarwin() &&
Evan Chenga8e29892007-01-19 07:51:42 +00001398 getTargetMachine().getRelocationModel() != Reloc::Static;
1399 isARMFunc = !Subtarget->isThumb() || isStub;
Evan Chengc60e76d2007-01-30 20:37:08 +00001400 // tBX takes a register source operand.
1401 const char *Sym = S->getSymbol();
David Goodwinf1daf7d2009-07-08 23:10:31 +00001402 if (isARMFunc && Subtarget->isThumb1Only() && !Subtarget->hasV5TOps()) {
Evan Cheng5de5d4b2011-01-17 08:03:18 +00001403 unsigned ARMPCLabelIndex = AFI->createPICLabelUId();
Owen Anderson1d0be152009-08-13 21:58:54 +00001404 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(*DAG.getContext(),
Evan Chenge4e4ed32009-08-28 23:18:09 +00001405 Sym, ARMPCLabelIndex, 4);
Evan Cheng1606e8e2009-03-13 07:51:59 +00001406 SDValue CPAddr = DAG.getTargetConstantPool(CPV, getPointerTy(), 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001407 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001408 Callee = DAG.getLoad(getPointerTy(), dl,
Evan Cheng9eda6892009-10-31 03:39:36 +00001409 DAG.getEntryNode(), CPAddr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001410 MachinePointerInfo::getConstantPool(),
David Greene1b58cab2010-02-15 16:55:24 +00001411 false, false, 0);
Evan Chenge7e0d622009-11-06 22:24:13 +00001412 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Bob Wilson2dc4f542009-03-20 22:42:55 +00001413 Callee = DAG.getNode(ARMISD::PIC_ADD, dl,
Dale Johannesen33c960f2009-02-04 20:06:27 +00001414 getPointerTy(), Callee, PICLabel);
Jim Grosbach637d89f2010-09-22 23:27:36 +00001415 } else {
1416 unsigned OpFlags = 0;
1417 // On ELF targets for PIC code, direct calls should go through the PLT
1418 if (Subtarget->isTargetELF() &&
1419 getTargetMachine().getRelocationModel() == Reloc::PIC_)
1420 OpFlags = ARMII::MO_PLT;
1421 Callee = DAG.getTargetExternalSymbol(Sym, getPointerTy(), OpFlags);
1422 }
Evan Chenga8e29892007-01-19 07:51:42 +00001423 }
1424
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +00001425 // FIXME: handle tail calls differently.
1426 unsigned CallOpc;
Evan Chengb6207242009-08-01 00:16:10 +00001427 if (Subtarget->isThumb()) {
1428 if ((!isDirect || isARMFunc) && !Subtarget->hasV5TOps())
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +00001429 CallOpc = ARMISD::CALL_NOLINK;
1430 else
1431 CallOpc = isARMFunc ? ARMISD::CALL : ARMISD::tCALL;
1432 } else {
1433 CallOpc = (isDirect || Subtarget->hasV5TOps())
Evan Cheng277f0742007-06-19 21:05:09 +00001434 ? (isLocalARMFunc ? ARMISD::CALL_PRED : ARMISD::CALL)
1435 : ARMISD::CALL_NOLINK;
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +00001436 }
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +00001437
Dan Gohman475871a2008-07-27 21:46:04 +00001438 std::vector<SDValue> Ops;
Evan Chenga8e29892007-01-19 07:51:42 +00001439 Ops.push_back(Chain);
1440 Ops.push_back(Callee);
1441
1442 // Add argument registers to the end of the list so that they are known live
1443 // into the call.
1444 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
1445 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
1446 RegsToPass[i].second.getValueType()));
1447
Gabor Greifba36cb52008-08-28 21:40:38 +00001448 if (InFlag.getNode())
Evan Chenga8e29892007-01-19 07:51:42 +00001449 Ops.push_back(InFlag);
Dale Johannesen51e28e62010-06-03 21:09:53 +00001450
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00001451 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Dale Johannesencf296fa2010-06-05 00:51:39 +00001452 if (isTailCall)
Dale Johannesen51e28e62010-06-03 21:09:53 +00001453 return DAG.getNode(ARMISD::TC_RETURN, dl, NodeTys, &Ops[0], Ops.size());
Dale Johannesen51e28e62010-06-03 21:09:53 +00001454
Duncan Sands4bdcb612008-07-02 17:40:58 +00001455 // Returns a chain and a flag for retval copy to use.
Dale Johannesen51e28e62010-06-03 21:09:53 +00001456 Chain = DAG.getNode(CallOpc, dl, NodeTys, &Ops[0], Ops.size());
Evan Chenga8e29892007-01-19 07:51:42 +00001457 InFlag = Chain.getValue(1);
1458
Chris Lattnere563bbc2008-10-11 22:08:30 +00001459 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
1460 DAG.getIntPtrConstant(0, true), InFlag);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001461 if (!Ins.empty())
Evan Chenga8e29892007-01-19 07:51:42 +00001462 InFlag = Chain.getValue(1);
1463
Bob Wilson1f595bb2009-04-17 19:07:39 +00001464 // Handle result values, copying them out of physregs into vregs that we
1465 // return.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001466 return LowerCallResult(Chain, InFlag, CallConv, isVarArg, Ins,
1467 dl, DAG, InVals);
Evan Chenga8e29892007-01-19 07:51:42 +00001468}
1469
Dale Johannesen51e28e62010-06-03 21:09:53 +00001470/// MatchingStackOffset - Return true if the given stack call argument is
1471/// already available in the same position (relatively) of the caller's
1472/// incoming argument stack.
1473static
1474bool MatchingStackOffset(SDValue Arg, unsigned Offset, ISD::ArgFlagsTy Flags,
1475 MachineFrameInfo *MFI, const MachineRegisterInfo *MRI,
1476 const ARMInstrInfo *TII) {
1477 unsigned Bytes = Arg.getValueType().getSizeInBits() / 8;
1478 int FI = INT_MAX;
1479 if (Arg.getOpcode() == ISD::CopyFromReg) {
1480 unsigned VR = cast<RegisterSDNode>(Arg.getOperand(1))->getReg();
Jakob Stoklund Olesenc9df0252011-01-10 02:58:51 +00001481 if (!TargetRegisterInfo::isVirtualRegister(VR))
Dale Johannesen51e28e62010-06-03 21:09:53 +00001482 return false;
1483 MachineInstr *Def = MRI->getVRegDef(VR);
1484 if (!Def)
1485 return false;
1486 if (!Flags.isByVal()) {
1487 if (!TII->isLoadFromStackSlot(Def, FI))
1488 return false;
1489 } else {
Dale Johannesen7835f1f2010-07-08 01:18:23 +00001490 return false;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001491 }
1492 } else if (LoadSDNode *Ld = dyn_cast<LoadSDNode>(Arg)) {
1493 if (Flags.isByVal())
1494 // ByVal argument is passed in as a pointer but it's now being
1495 // dereferenced. e.g.
1496 // define @foo(%struct.X* %A) {
1497 // tail call @bar(%struct.X* byval %A)
1498 // }
1499 return false;
1500 SDValue Ptr = Ld->getBasePtr();
1501 FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(Ptr);
1502 if (!FINode)
1503 return false;
1504 FI = FINode->getIndex();
1505 } else
1506 return false;
1507
1508 assert(FI != INT_MAX);
1509 if (!MFI->isFixedObjectIndex(FI))
1510 return false;
1511 return Offset == MFI->getObjectOffset(FI) && Bytes == MFI->getObjectSize(FI);
1512}
1513
1514/// IsEligibleForTailCallOptimization - Check whether the call is eligible
1515/// for tail call optimization. Targets which want to do tail call
1516/// optimization should implement this function.
1517bool
1518ARMTargetLowering::IsEligibleForTailCallOptimization(SDValue Callee,
1519 CallingConv::ID CalleeCC,
1520 bool isVarArg,
1521 bool isCalleeStructRet,
1522 bool isCallerStructRet,
1523 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00001524 const SmallVectorImpl<SDValue> &OutVals,
Dale Johannesen51e28e62010-06-03 21:09:53 +00001525 const SmallVectorImpl<ISD::InputArg> &Ins,
1526 SelectionDAG& DAG) const {
Dale Johannesen51e28e62010-06-03 21:09:53 +00001527 const Function *CallerF = DAG.getMachineFunction().getFunction();
1528 CallingConv::ID CallerCC = CallerF->getCallingConv();
1529 bool CCMatch = CallerCC == CalleeCC;
1530
1531 // Look for obvious safe cases to perform tail call optimization that do not
1532 // require ABI changes. This is what gcc calls sibcall.
1533
Jim Grosbach7616b642010-06-16 23:45:49 +00001534 // Do not sibcall optimize vararg calls unless the call site is not passing
1535 // any arguments.
Dale Johannesen51e28e62010-06-03 21:09:53 +00001536 if (isVarArg && !Outs.empty())
1537 return false;
1538
1539 // Also avoid sibcall optimization if either caller or callee uses struct
1540 // return semantics.
1541 if (isCalleeStructRet || isCallerStructRet)
1542 return false;
1543
Dale Johannesene39fdbe2010-06-23 18:52:34 +00001544 // FIXME: Completely disable sibcall for Thumb1 since Thumb1RegisterInfo::
Evan Cheng0110ac62010-06-19 01:01:32 +00001545 // emitEpilogue is not ready for them.
Dale Johannesen7835f1f2010-07-08 01:18:23 +00001546 // Doing this is tricky, since the LDM/POP instruction on Thumb doesn't take
1547 // LR. This means if we need to reload LR, it takes an extra instructions,
1548 // which outweighs the value of the tail call; but here we don't know yet
1549 // whether LR is going to be used. Probably the right approach is to
Jim Grosbach4725ca72010-09-08 03:54:02 +00001550 // generate the tail call here and turn it back into CALL/RET in
Dale Johannesen7835f1f2010-07-08 01:18:23 +00001551 // emitEpilogue if LR is used.
Dale Johannesen7835f1f2010-07-08 01:18:23 +00001552
1553 // Thumb1 PIC calls to external symbols use BX, so they can be tail calls,
1554 // but we need to make sure there are enough registers; the only valid
1555 // registers are the 4 used for parameters. We don't currently do this
1556 // case.
Evan Cheng3d2125c2010-11-30 23:55:39 +00001557 if (Subtarget->isThumb1Only())
1558 return false;
Dale Johannesendf50d7e2010-06-18 18:13:11 +00001559
Dale Johannesen51e28e62010-06-03 21:09:53 +00001560 // If the calling conventions do not match, then we'd better make sure the
1561 // results are returned in the same way as what the caller expects.
1562 if (!CCMatch) {
1563 SmallVector<CCValAssign, 16> RVLocs1;
1564 CCState CCInfo1(CalleeCC, false, getTargetMachine(),
1565 RVLocs1, *DAG.getContext());
1566 CCInfo1.AnalyzeCallResult(Ins, CCAssignFnForNode(CalleeCC, true, isVarArg));
1567
1568 SmallVector<CCValAssign, 16> RVLocs2;
1569 CCState CCInfo2(CallerCC, false, getTargetMachine(),
1570 RVLocs2, *DAG.getContext());
1571 CCInfo2.AnalyzeCallResult(Ins, CCAssignFnForNode(CallerCC, true, isVarArg));
1572
1573 if (RVLocs1.size() != RVLocs2.size())
1574 return false;
1575 for (unsigned i = 0, e = RVLocs1.size(); i != e; ++i) {
1576 if (RVLocs1[i].isRegLoc() != RVLocs2[i].isRegLoc())
1577 return false;
1578 if (RVLocs1[i].getLocInfo() != RVLocs2[i].getLocInfo())
1579 return false;
1580 if (RVLocs1[i].isRegLoc()) {
1581 if (RVLocs1[i].getLocReg() != RVLocs2[i].getLocReg())
1582 return false;
1583 } else {
1584 if (RVLocs1[i].getLocMemOffset() != RVLocs2[i].getLocMemOffset())
1585 return false;
1586 }
1587 }
1588 }
1589
1590 // If the callee takes no arguments then go on to check the results of the
1591 // call.
1592 if (!Outs.empty()) {
1593 // Check if stack adjustment is needed. For now, do not do this if any
1594 // argument is passed on the stack.
1595 SmallVector<CCValAssign, 16> ArgLocs;
1596 CCState CCInfo(CalleeCC, isVarArg, getTargetMachine(),
1597 ArgLocs, *DAG.getContext());
1598 CCInfo.AnalyzeCallOperands(Outs,
1599 CCAssignFnForNode(CalleeCC, false, isVarArg));
1600 if (CCInfo.getNextStackOffset()) {
1601 MachineFunction &MF = DAG.getMachineFunction();
1602
1603 // Check if the arguments are already laid out in the right way as
1604 // the caller's fixed stack objects.
1605 MachineFrameInfo *MFI = MF.getFrameInfo();
1606 const MachineRegisterInfo *MRI = &MF.getRegInfo();
1607 const ARMInstrInfo *TII =
1608 ((ARMTargetMachine&)getTargetMachine()).getInstrInfo();
Dale Johannesencf296fa2010-06-05 00:51:39 +00001609 for (unsigned i = 0, realArgIdx = 0, e = ArgLocs.size();
1610 i != e;
1611 ++i, ++realArgIdx) {
Dale Johannesen51e28e62010-06-03 21:09:53 +00001612 CCValAssign &VA = ArgLocs[i];
1613 EVT RegVT = VA.getLocVT();
Dan Gohmanc9403652010-07-07 15:54:55 +00001614 SDValue Arg = OutVals[realArgIdx];
Dale Johannesencf296fa2010-06-05 00:51:39 +00001615 ISD::ArgFlagsTy Flags = Outs[realArgIdx].Flags;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001616 if (VA.getLocInfo() == CCValAssign::Indirect)
1617 return false;
Dale Johannesencf296fa2010-06-05 00:51:39 +00001618 if (VA.needsCustom()) {
1619 // f64 and vector types are split into multiple registers or
1620 // register/stack-slot combinations. The types will not match
1621 // the registers; give up on memory f64 refs until we figure
1622 // out what to do about this.
1623 if (!VA.isRegLoc())
1624 return false;
1625 if (!ArgLocs[++i].isRegLoc())
Jim Grosbach4725ca72010-09-08 03:54:02 +00001626 return false;
Dale Johannesencf296fa2010-06-05 00:51:39 +00001627 if (RegVT == MVT::v2f64) {
1628 if (!ArgLocs[++i].isRegLoc())
1629 return false;
1630 if (!ArgLocs[++i].isRegLoc())
1631 return false;
1632 }
1633 } else if (!VA.isRegLoc()) {
Dale Johannesen51e28e62010-06-03 21:09:53 +00001634 if (!MatchingStackOffset(Arg, VA.getLocMemOffset(), Flags,
1635 MFI, MRI, TII))
1636 return false;
1637 }
1638 }
1639 }
1640 }
1641
1642 return true;
1643}
1644
Dan Gohman98ca4f22009-08-05 01:29:28 +00001645SDValue
1646ARMTargetLowering::LowerReturn(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001647 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001648 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00001649 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohmand858e902010-04-17 15:26:15 +00001650 DebugLoc dl, SelectionDAG &DAG) const {
Bob Wilson2dc4f542009-03-20 22:42:55 +00001651
Bob Wilsondee46d72009-04-17 20:35:10 +00001652 // CCValAssign - represent the assignment of the return value to a location.
Bob Wilson1f595bb2009-04-17 19:07:39 +00001653 SmallVector<CCValAssign, 16> RVLocs;
Bob Wilson1f595bb2009-04-17 19:07:39 +00001654
Bob Wilsondee46d72009-04-17 20:35:10 +00001655 // CCState - Info about the registers and stack slots.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001656 CCState CCInfo(CallConv, isVarArg, getTargetMachine(), RVLocs,
1657 *DAG.getContext());
Bob Wilson1f595bb2009-04-17 19:07:39 +00001658
Dan Gohman98ca4f22009-08-05 01:29:28 +00001659 // Analyze outgoing return values.
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00001660 CCInfo.AnalyzeReturn(Outs, CCAssignFnForNode(CallConv, /* Return */ true,
1661 isVarArg));
Bob Wilson1f595bb2009-04-17 19:07:39 +00001662
1663 // If this is the first return lowered for this function, add
1664 // the regs to the liveout set for the function.
1665 if (DAG.getMachineFunction().getRegInfo().liveout_empty()) {
1666 for (unsigned i = 0; i != RVLocs.size(); ++i)
1667 if (RVLocs[i].isRegLoc())
1668 DAG.getMachineFunction().getRegInfo().addLiveOut(RVLocs[i].getLocReg());
Evan Chenga8e29892007-01-19 07:51:42 +00001669 }
1670
Bob Wilson1f595bb2009-04-17 19:07:39 +00001671 SDValue Flag;
1672
1673 // Copy the result values into the output registers.
1674 for (unsigned i = 0, realRVLocIdx = 0;
1675 i != RVLocs.size();
1676 ++i, ++realRVLocIdx) {
1677 CCValAssign &VA = RVLocs[i];
1678 assert(VA.isRegLoc() && "Can only return in registers!");
1679
Dan Gohmanc9403652010-07-07 15:54:55 +00001680 SDValue Arg = OutVals[realRVLocIdx];
Bob Wilson1f595bb2009-04-17 19:07:39 +00001681
1682 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001683 default: llvm_unreachable("Unknown loc info!");
Bob Wilson1f595bb2009-04-17 19:07:39 +00001684 case CCValAssign::Full: break;
1685 case CCValAssign::BCvt:
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001686 Arg = DAG.getNode(ISD::BITCAST, dl, VA.getLocVT(), Arg);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001687 break;
1688 }
1689
Bob Wilson1f595bb2009-04-17 19:07:39 +00001690 if (VA.needsCustom()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001691 if (VA.getLocVT() == MVT::v2f64) {
Bob Wilson5bafff32009-06-22 23:27:02 +00001692 // Extract the first half and return it in two registers.
Owen Anderson825b72b2009-08-11 20:47:22 +00001693 SDValue Half = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Arg,
1694 DAG.getConstant(0, MVT::i32));
Jim Grosbache5165492009-11-09 00:11:35 +00001695 SDValue HalfGPRs = DAG.getNode(ARMISD::VMOVRRD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001696 DAG.getVTList(MVT::i32, MVT::i32), Half);
Bob Wilson5bafff32009-06-22 23:27:02 +00001697
1698 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), HalfGPRs, Flag);
1699 Flag = Chain.getValue(1);
1700 VA = RVLocs[++i]; // skip ahead to next loc
1701 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(),
1702 HalfGPRs.getValue(1), Flag);
1703 Flag = Chain.getValue(1);
1704 VA = RVLocs[++i]; // skip ahead to next loc
1705
1706 // Extract the 2nd half and fall through to handle it as an f64 value.
Owen Anderson825b72b2009-08-11 20:47:22 +00001707 Arg = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Arg,
1708 DAG.getConstant(1, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00001709 }
1710 // Legalize ret f64 -> ret 2 x i32. We always have fmrrd if f64 is
1711 // available.
Jim Grosbache5165492009-11-09 00:11:35 +00001712 SDValue fmrrd = DAG.getNode(ARMISD::VMOVRRD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001713 DAG.getVTList(MVT::i32, MVT::i32), &Arg, 1);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001714 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), fmrrd, Flag);
Bob Wilson4d59e1d2009-04-24 17:00:36 +00001715 Flag = Chain.getValue(1);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001716 VA = RVLocs[++i]; // skip ahead to next loc
1717 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), fmrrd.getValue(1),
1718 Flag);
1719 } else
1720 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), Arg, Flag);
1721
Bob Wilsondee46d72009-04-17 20:35:10 +00001722 // Guarantee that all emitted copies are
1723 // stuck together, avoiding something bad.
Bob Wilson1f595bb2009-04-17 19:07:39 +00001724 Flag = Chain.getValue(1);
1725 }
1726
1727 SDValue result;
1728 if (Flag.getNode())
Owen Anderson825b72b2009-08-11 20:47:22 +00001729 result = DAG.getNode(ARMISD::RET_FLAG, dl, MVT::Other, Chain, Flag);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001730 else // Return Void
Owen Anderson825b72b2009-08-11 20:47:22 +00001731 result = DAG.getNode(ARMISD::RET_FLAG, dl, MVT::Other, Chain);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001732
1733 return result;
Evan Chenga8e29892007-01-19 07:51:42 +00001734}
1735
Evan Cheng3d2125c2010-11-30 23:55:39 +00001736bool ARMTargetLowering::isUsedByReturnOnly(SDNode *N) const {
1737 if (N->getNumValues() != 1)
1738 return false;
1739 if (!N->hasNUsesOfValue(1, 0))
1740 return false;
1741
1742 unsigned NumCopies = 0;
1743 SDNode* Copies[2];
1744 SDNode *Use = *N->use_begin();
1745 if (Use->getOpcode() == ISD::CopyToReg) {
1746 Copies[NumCopies++] = Use;
1747 } else if (Use->getOpcode() == ARMISD::VMOVRRD) {
1748 // f64 returned in a pair of GPRs.
1749 for (SDNode::use_iterator UI = Use->use_begin(), UE = Use->use_end();
1750 UI != UE; ++UI) {
1751 if (UI->getOpcode() != ISD::CopyToReg)
1752 return false;
1753 Copies[UI.getUse().getResNo()] = *UI;
1754 ++NumCopies;
1755 }
1756 } else if (Use->getOpcode() == ISD::BITCAST) {
1757 // f32 returned in a single GPR.
1758 if (!Use->hasNUsesOfValue(1, 0))
1759 return false;
1760 Use = *Use->use_begin();
1761 if (Use->getOpcode() != ISD::CopyToReg || !Use->hasNUsesOfValue(1, 0))
1762 return false;
1763 Copies[NumCopies++] = Use;
1764 } else {
1765 return false;
1766 }
1767
1768 if (NumCopies != 1 && NumCopies != 2)
1769 return false;
Evan Cheng1bf891a2010-12-01 22:59:46 +00001770
1771 bool HasRet = false;
Evan Cheng3d2125c2010-11-30 23:55:39 +00001772 for (unsigned i = 0; i < NumCopies; ++i) {
1773 SDNode *Copy = Copies[i];
1774 for (SDNode::use_iterator UI = Copy->use_begin(), UE = Copy->use_end();
1775 UI != UE; ++UI) {
1776 if (UI->getOpcode() == ISD::CopyToReg) {
1777 SDNode *Use = *UI;
1778 if (Use == Copies[0] || Use == Copies[1])
1779 continue;
1780 return false;
1781 }
1782 if (UI->getOpcode() != ARMISD::RET_FLAG)
1783 return false;
Evan Cheng1bf891a2010-12-01 22:59:46 +00001784 HasRet = true;
Evan Cheng3d2125c2010-11-30 23:55:39 +00001785 }
1786 }
1787
Evan Cheng1bf891a2010-12-01 22:59:46 +00001788 return HasRet;
Evan Cheng3d2125c2010-11-30 23:55:39 +00001789}
1790
Bob Wilsonb62d2572009-11-03 00:02:05 +00001791// ConstantPool, JumpTable, GlobalAddress, and ExternalSymbol are lowered as
1792// their target counterpart wrapped in the ARMISD::Wrapper node. Suppose N is
1793// one of the above mentioned nodes. It has to be wrapped because otherwise
1794// Select(N) returns N. So the raw TargetGlobalAddress nodes, etc. can only
1795// be used to form addressing mode. These wrapped nodes will be selected
1796// into MOVi.
Dan Gohman475871a2008-07-27 21:46:04 +00001797static SDValue LowerConstantPool(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00001798 EVT PtrVT = Op.getValueType();
Dale Johannesenb300d2a2009-02-07 00:55:49 +00001799 // FIXME there is no actual debug info here
1800 DebugLoc dl = Op.getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +00001801 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Dan Gohman475871a2008-07-27 21:46:04 +00001802 SDValue Res;
Evan Chenga8e29892007-01-19 07:51:42 +00001803 if (CP->isMachineConstantPoolEntry())
1804 Res = DAG.getTargetConstantPool(CP->getMachineCPVal(), PtrVT,
1805 CP->getAlignment());
1806 else
1807 Res = DAG.getTargetConstantPool(CP->getConstVal(), PtrVT,
1808 CP->getAlignment());
Owen Anderson825b72b2009-08-11 20:47:22 +00001809 return DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, Res);
Evan Chenga8e29892007-01-19 07:51:42 +00001810}
1811
Jim Grosbache1102ca2010-07-19 17:20:38 +00001812unsigned ARMTargetLowering::getJumpTableEncoding() const {
1813 return MachineJumpTableInfo::EK_Inline;
1814}
1815
Dan Gohmand858e902010-04-17 15:26:15 +00001816SDValue ARMTargetLowering::LowerBlockAddress(SDValue Op,
1817 SelectionDAG &DAG) const {
Evan Chenge7e0d622009-11-06 22:24:13 +00001818 MachineFunction &MF = DAG.getMachineFunction();
1819 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
1820 unsigned ARMPCLabelIndex = 0;
Bob Wilsonddb16df2009-10-30 05:45:42 +00001821 DebugLoc DL = Op.getDebugLoc();
Bob Wilson907eebd2009-11-02 20:59:23 +00001822 EVT PtrVT = getPointerTy();
Dan Gohman46510a72010-04-15 01:51:59 +00001823 const BlockAddress *BA = cast<BlockAddressSDNode>(Op)->getBlockAddress();
Bob Wilson907eebd2009-11-02 20:59:23 +00001824 Reloc::Model RelocM = getTargetMachine().getRelocationModel();
1825 SDValue CPAddr;
1826 if (RelocM == Reloc::Static) {
1827 CPAddr = DAG.getTargetConstantPool(BA, PtrVT, 4);
1828 } else {
1829 unsigned PCAdj = Subtarget->isThumb() ? 4 : 8;
Evan Cheng5de5d4b2011-01-17 08:03:18 +00001830 ARMPCLabelIndex = AFI->createPICLabelUId();
Bob Wilson907eebd2009-11-02 20:59:23 +00001831 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(BA, ARMPCLabelIndex,
1832 ARMCP::CPBlockAddress,
1833 PCAdj);
1834 CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 4);
1835 }
1836 CPAddr = DAG.getNode(ARMISD::Wrapper, DL, PtrVT, CPAddr);
1837 SDValue Result = DAG.getLoad(PtrVT, DL, DAG.getEntryNode(), CPAddr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001838 MachinePointerInfo::getConstantPool(),
David Greene1b58cab2010-02-15 16:55:24 +00001839 false, false, 0);
Bob Wilson907eebd2009-11-02 20:59:23 +00001840 if (RelocM == Reloc::Static)
1841 return Result;
Evan Chenge7e0d622009-11-06 22:24:13 +00001842 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Bob Wilson907eebd2009-11-02 20:59:23 +00001843 return DAG.getNode(ARMISD::PIC_ADD, DL, PtrVT, Result, PICLabel);
Bob Wilsonddb16df2009-10-30 05:45:42 +00001844}
1845
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001846// Lower ISD::GlobalTLSAddress using the "general dynamic" model
Dan Gohman475871a2008-07-27 21:46:04 +00001847SDValue
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001848ARMTargetLowering::LowerToTLSGeneralDynamicModel(GlobalAddressSDNode *GA,
Dan Gohmand858e902010-04-17 15:26:15 +00001849 SelectionDAG &DAG) const {
Dale Johannesen33c960f2009-02-04 20:06:27 +00001850 DebugLoc dl = GA->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00001851 EVT PtrVT = getPointerTy();
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001852 unsigned char PCAdj = Subtarget->isThumb() ? 4 : 8;
Evan Chenge7e0d622009-11-06 22:24:13 +00001853 MachineFunction &MF = DAG.getMachineFunction();
1854 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
Evan Cheng5de5d4b2011-01-17 08:03:18 +00001855 unsigned ARMPCLabelIndex = AFI->createPICLabelUId();
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001856 ARMConstantPoolValue *CPV =
Evan Chenge4e4ed32009-08-28 23:18:09 +00001857 new ARMConstantPoolValue(GA->getGlobal(), ARMPCLabelIndex,
Jim Grosbach3a2429a2010-11-09 21:36:17 +00001858 ARMCP::CPValue, PCAdj, ARMCP::TLSGD, true);
Evan Cheng1606e8e2009-03-13 07:51:59 +00001859 SDValue Argument = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001860 Argument = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, Argument);
Evan Cheng9eda6892009-10-31 03:39:36 +00001861 Argument = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Argument,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001862 MachinePointerInfo::getConstantPool(),
David Greene1b58cab2010-02-15 16:55:24 +00001863 false, false, 0);
Dan Gohman475871a2008-07-27 21:46:04 +00001864 SDValue Chain = Argument.getValue(1);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001865
Evan Chenge7e0d622009-11-06 22:24:13 +00001866 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001867 Argument = DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Argument, PICLabel);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001868
1869 // call __tls_get_addr.
1870 ArgListTy Args;
1871 ArgListEntry Entry;
1872 Entry.Node = Argument;
Owen Anderson1d0be152009-08-13 21:58:54 +00001873 Entry.Ty = (const Type *) Type::getInt32Ty(*DAG.getContext());
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001874 Args.push_back(Entry);
Dale Johannesen7d2ad622009-01-30 23:10:59 +00001875 // FIXME: is there useful debug info available here?
Dan Gohman475871a2008-07-27 21:46:04 +00001876 std::pair<SDValue, SDValue> CallResult =
Evan Cheng59bc0602009-08-14 19:11:20 +00001877 LowerCallTo(Chain, (const Type *) Type::getInt32Ty(*DAG.getContext()),
1878 false, false, false, false,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001879 0, CallingConv::C, false, /*isReturnValueUsed=*/true,
Bill Wendling46ada192010-03-02 01:55:18 +00001880 DAG.getExternalSymbol("__tls_get_addr", PtrVT), Args, DAG, dl);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001881 return CallResult.first;
1882}
1883
1884// Lower ISD::GlobalTLSAddress using the "initial exec" or
1885// "local exec" model.
Dan Gohman475871a2008-07-27 21:46:04 +00001886SDValue
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001887ARMTargetLowering::LowerToTLSExecModels(GlobalAddressSDNode *GA,
Dan Gohmand858e902010-04-17 15:26:15 +00001888 SelectionDAG &DAG) const {
Dan Gohman46510a72010-04-15 01:51:59 +00001889 const GlobalValue *GV = GA->getGlobal();
Dale Johannesen33c960f2009-02-04 20:06:27 +00001890 DebugLoc dl = GA->getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00001891 SDValue Offset;
1892 SDValue Chain = DAG.getEntryNode();
Owen Andersone50ed302009-08-10 22:56:29 +00001893 EVT PtrVT = getPointerTy();
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001894 // Get the Thread Pointer
Dale Johannesen33c960f2009-02-04 20:06:27 +00001895 SDValue ThreadPointer = DAG.getNode(ARMISD::THREAD_POINTER, dl, PtrVT);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001896
Chris Lattner4fb63d02009-07-15 04:12:33 +00001897 if (GV->isDeclaration()) {
Evan Chenge7e0d622009-11-06 22:24:13 +00001898 MachineFunction &MF = DAG.getMachineFunction();
1899 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
Evan Cheng5de5d4b2011-01-17 08:03:18 +00001900 unsigned ARMPCLabelIndex = AFI->createPICLabelUId();
Evan Chenge7e0d622009-11-06 22:24:13 +00001901 // Initial exec model.
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001902 unsigned char PCAdj = Subtarget->isThumb() ? 4 : 8;
1903 ARMConstantPoolValue *CPV =
Evan Chenge4e4ed32009-08-28 23:18:09 +00001904 new ARMConstantPoolValue(GA->getGlobal(), ARMPCLabelIndex,
Jim Grosbach3a2429a2010-11-09 21:36:17 +00001905 ARMCP::CPValue, PCAdj, ARMCP::GOTTPOFF, true);
Evan Cheng1606e8e2009-03-13 07:51:59 +00001906 Offset = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001907 Offset = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, Offset);
Evan Cheng9eda6892009-10-31 03:39:36 +00001908 Offset = DAG.getLoad(PtrVT, dl, Chain, Offset,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001909 MachinePointerInfo::getConstantPool(),
David Greene1b58cab2010-02-15 16:55:24 +00001910 false, false, 0);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001911 Chain = Offset.getValue(1);
1912
Evan Chenge7e0d622009-11-06 22:24:13 +00001913 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001914 Offset = DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Offset, PICLabel);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001915
Evan Cheng9eda6892009-10-31 03:39:36 +00001916 Offset = DAG.getLoad(PtrVT, dl, Chain, Offset,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001917 MachinePointerInfo::getConstantPool(),
David Greene1b58cab2010-02-15 16:55:24 +00001918 false, false, 0);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001919 } else {
1920 // local exec model
Jim Grosbach3a2429a2010-11-09 21:36:17 +00001921 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(GV, ARMCP::TPOFF);
Evan Cheng1606e8e2009-03-13 07:51:59 +00001922 Offset = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001923 Offset = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, Offset);
Evan Cheng9eda6892009-10-31 03:39:36 +00001924 Offset = DAG.getLoad(PtrVT, dl, Chain, Offset,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001925 MachinePointerInfo::getConstantPool(),
David Greene1b58cab2010-02-15 16:55:24 +00001926 false, false, 0);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001927 }
1928
1929 // The address of the thread local variable is the add of the thread
1930 // pointer with the offset of the variable.
Dale Johannesen33c960f2009-02-04 20:06:27 +00001931 return DAG.getNode(ISD::ADD, dl, PtrVT, ThreadPointer, Offset);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001932}
1933
Dan Gohman475871a2008-07-27 21:46:04 +00001934SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00001935ARMTargetLowering::LowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG) const {
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001936 // TODO: implement the "local dynamic" model
1937 assert(Subtarget->isTargetELF() &&
1938 "TLS not implemented for non-ELF targets");
1939 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
1940 // If the relocation model is PIC, use the "General Dynamic" TLS Model,
1941 // otherwise use the "Local Exec" TLS Model
1942 if (getTargetMachine().getRelocationModel() == Reloc::PIC_)
1943 return LowerToTLSGeneralDynamicModel(GA, DAG);
1944 else
1945 return LowerToTLSExecModels(GA, DAG);
1946}
1947
Dan Gohman475871a2008-07-27 21:46:04 +00001948SDValue ARMTargetLowering::LowerGlobalAddressELF(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00001949 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00001950 EVT PtrVT = getPointerTy();
Dale Johannesen33c960f2009-02-04 20:06:27 +00001951 DebugLoc dl = Op.getDebugLoc();
Dan Gohman46510a72010-04-15 01:51:59 +00001952 const GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001953 Reloc::Model RelocM = getTargetMachine().getRelocationModel();
1954 if (RelocM == Reloc::PIC_) {
Rafael Espindolabb46f522009-01-15 20:18:42 +00001955 bool UseGOTOFF = GV->hasLocalLinkage() || GV->hasHiddenVisibility();
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001956 ARMConstantPoolValue *CPV =
Jim Grosbach3a2429a2010-11-09 21:36:17 +00001957 new ARMConstantPoolValue(GV, UseGOTOFF ? ARMCP::GOTOFF : ARMCP::GOT);
Evan Cheng1606e8e2009-03-13 07:51:59 +00001958 SDValue CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001959 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Bob Wilson2dc4f542009-03-20 22:42:55 +00001960 SDValue Result = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(),
Anton Korobeynikov249fb332009-10-07 00:06:35 +00001961 CPAddr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001962 MachinePointerInfo::getConstantPool(),
David Greene1b58cab2010-02-15 16:55:24 +00001963 false, false, 0);
Dan Gohman475871a2008-07-27 21:46:04 +00001964 SDValue Chain = Result.getValue(1);
Dale Johannesenb300d2a2009-02-07 00:55:49 +00001965 SDValue GOT = DAG.getGLOBAL_OFFSET_TABLE(PtrVT);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001966 Result = DAG.getNode(ISD::ADD, dl, PtrVT, Result, GOT);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001967 if (!UseGOTOFF)
Anton Korobeynikov249fb332009-10-07 00:06:35 +00001968 Result = DAG.getLoad(PtrVT, dl, Chain, Result,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001969 MachinePointerInfo::getGOT(), false, false, 0);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001970 return Result;
Evan Cheng5de5d4b2011-01-17 08:03:18 +00001971 }
1972
1973 // If we have T2 ops, we can materialize the address directly via movt/movw
1974 // pair. This is always cheaper.
1975 if (Subtarget->useMovt()) {
Evan Chengfc8475b2011-01-19 02:16:49 +00001976 ++NumMovwMovt;
Evan Cheng5de5d4b2011-01-17 08:03:18 +00001977 // FIXME: Once remat is capable of dealing with instructions with register
1978 // operands, expand this into two nodes.
1979 return DAG.getNode(ARMISD::Wrapper, dl, PtrVT,
1980 DAG.getTargetGlobalAddress(GV, dl, PtrVT));
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001981 } else {
Evan Cheng5de5d4b2011-01-17 08:03:18 +00001982 SDValue CPAddr = DAG.getTargetConstantPool(GV, PtrVT, 4);
1983 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
1984 return DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), CPAddr,
1985 MachinePointerInfo::getConstantPool(),
1986 false, false, 0);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001987 }
1988}
1989
Dan Gohman475871a2008-07-27 21:46:04 +00001990SDValue ARMTargetLowering::LowerGlobalAddressDarwin(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00001991 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00001992 EVT PtrVT = getPointerTy();
Dale Johannesen33c960f2009-02-04 20:06:27 +00001993 DebugLoc dl = Op.getDebugLoc();
Dan Gohman46510a72010-04-15 01:51:59 +00001994 const GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
Evan Chenga8e29892007-01-19 07:51:42 +00001995 Reloc::Model RelocM = getTargetMachine().getRelocationModel();
Evan Cheng5de5d4b2011-01-17 08:03:18 +00001996 MachineFunction &MF = DAG.getMachineFunction();
1997 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
1998
1999 if (Subtarget->useMovt()) {
Evan Chengfc8475b2011-01-19 02:16:49 +00002000 ++NumMovwMovt;
Evan Cheng5de5d4b2011-01-17 08:03:18 +00002001 // FIXME: Once remat is capable of dealing with instructions with register
2002 // operands, expand this into two nodes.
Evan Cheng53519f02011-01-21 18:55:51 +00002003 if (RelocM == Reloc::Static)
Evan Cheng5de5d4b2011-01-17 08:03:18 +00002004 return DAG.getNode(ARMISD::Wrapper, dl, PtrVT,
2005 DAG.getTargetGlobalAddress(GV, dl, PtrVT));
2006
Evan Cheng53519f02011-01-21 18:55:51 +00002007 unsigned Wrapper = (RelocM == Reloc::PIC_)
2008 ? ARMISD::WrapperPIC : ARMISD::WrapperDYN;
2009 SDValue Result = DAG.getNode(Wrapper, dl, PtrVT,
Evan Cheng9fe20092011-01-20 08:34:58 +00002010 DAG.getTargetGlobalAddress(GV, dl, PtrVT));
Evan Chengfc8475b2011-01-19 02:16:49 +00002011 if (Subtarget->GVIsIndirectSymbol(GV, RelocM))
2012 Result = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Result,
2013 MachinePointerInfo::getGOT(), false, false, 0);
2014 return Result;
Evan Cheng5de5d4b2011-01-17 08:03:18 +00002015 }
2016
2017 unsigned ARMPCLabelIndex = 0;
Dan Gohman475871a2008-07-27 21:46:04 +00002018 SDValue CPAddr;
Evan Cheng5de5d4b2011-01-17 08:03:18 +00002019 if (RelocM == Reloc::Static) {
Evan Cheng1606e8e2009-03-13 07:51:59 +00002020 CPAddr = DAG.getTargetConstantPool(GV, PtrVT, 4);
Evan Cheng5de5d4b2011-01-17 08:03:18 +00002021 } else {
2022 ARMPCLabelIndex = AFI->createPICLabelUId();
Evan Chenge4e4ed32009-08-28 23:18:09 +00002023 unsigned PCAdj = (RelocM != Reloc::PIC_) ? 0 : (Subtarget->isThumb()?4:8);
2024 ARMConstantPoolValue *CPV =
Jim Grosbach3fb2b1e2009-09-01 01:57:56 +00002025 new ARMConstantPoolValue(GV, ARMPCLabelIndex, ARMCP::CPValue, PCAdj);
Evan Cheng1606e8e2009-03-13 07:51:59 +00002026 CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Evan Chenga8e29892007-01-19 07:51:42 +00002027 }
Owen Anderson825b72b2009-08-11 20:47:22 +00002028 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Evan Chenga8e29892007-01-19 07:51:42 +00002029
Evan Cheng9eda6892009-10-31 03:39:36 +00002030 SDValue Result = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), CPAddr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002031 MachinePointerInfo::getConstantPool(),
David Greene1b58cab2010-02-15 16:55:24 +00002032 false, false, 0);
Dan Gohman475871a2008-07-27 21:46:04 +00002033 SDValue Chain = Result.getValue(1);
Evan Chenga8e29892007-01-19 07:51:42 +00002034
2035 if (RelocM == Reloc::PIC_) {
Evan Chenge7e0d622009-11-06 22:24:13 +00002036 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Dale Johannesen33c960f2009-02-04 20:06:27 +00002037 Result = DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Result, PICLabel);
Evan Chenga8e29892007-01-19 07:51:42 +00002038 }
Evan Chenge4e4ed32009-08-28 23:18:09 +00002039
Evan Cheng63476a82009-09-03 07:04:02 +00002040 if (Subtarget->GVIsIndirectSymbol(GV, RelocM))
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002041 Result = DAG.getLoad(PtrVT, dl, Chain, Result, MachinePointerInfo::getGOT(),
David Greene1b58cab2010-02-15 16:55:24 +00002042 false, false, 0);
Evan Chenga8e29892007-01-19 07:51:42 +00002043
2044 return Result;
2045}
2046
Dan Gohman475871a2008-07-27 21:46:04 +00002047SDValue ARMTargetLowering::LowerGLOBAL_OFFSET_TABLE(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00002048 SelectionDAG &DAG) const {
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00002049 assert(Subtarget->isTargetELF() &&
2050 "GLOBAL OFFSET TABLE not implemented for non-ELF targets");
Evan Chenge7e0d622009-11-06 22:24:13 +00002051 MachineFunction &MF = DAG.getMachineFunction();
2052 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
Evan Cheng5de5d4b2011-01-17 08:03:18 +00002053 unsigned ARMPCLabelIndex = AFI->createPICLabelUId();
Owen Andersone50ed302009-08-10 22:56:29 +00002054 EVT PtrVT = getPointerTy();
Dale Johannesen33c960f2009-02-04 20:06:27 +00002055 DebugLoc dl = Op.getDebugLoc();
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00002056 unsigned PCAdj = Subtarget->isThumb() ? 4 : 8;
Owen Anderson1d0be152009-08-13 21:58:54 +00002057 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(*DAG.getContext(),
2058 "_GLOBAL_OFFSET_TABLE_",
Evan Chenge4e4ed32009-08-28 23:18:09 +00002059 ARMPCLabelIndex, PCAdj);
Evan Cheng1606e8e2009-03-13 07:51:59 +00002060 SDValue CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00002061 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Anton Korobeynikov249fb332009-10-07 00:06:35 +00002062 SDValue Result = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), CPAddr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002063 MachinePointerInfo::getConstantPool(),
David Greene1b58cab2010-02-15 16:55:24 +00002064 false, false, 0);
Evan Chenge7e0d622009-11-06 22:24:13 +00002065 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Dale Johannesen33c960f2009-02-04 20:06:27 +00002066 return DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Result, PICLabel);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00002067}
2068
Jim Grosbach0e0da732009-05-12 23:59:14 +00002069SDValue
Jim Grosbache4ad3872010-10-19 23:27:08 +00002070ARMTargetLowering::LowerEH_SJLJ_DISPATCHSETUP(SDValue Op, SelectionDAG &DAG)
2071 const {
2072 DebugLoc dl = Op.getDebugLoc();
2073 return DAG.getNode(ARMISD::EH_SJLJ_DISPATCHSETUP, dl, MVT::Other,
2074 Op.getOperand(0), Op.getOperand(1));
2075}
2076
2077SDValue
Jim Grosbach23ff7cf2010-05-26 20:22:18 +00002078ARMTargetLowering::LowerEH_SJLJ_SETJMP(SDValue Op, SelectionDAG &DAG) const {
2079 DebugLoc dl = Op.getDebugLoc();
Jim Grosbach0798edd2010-05-27 23:49:24 +00002080 SDValue Val = DAG.getConstant(0, MVT::i32);
Jim Grosbach23ff7cf2010-05-26 20:22:18 +00002081 return DAG.getNode(ARMISD::EH_SJLJ_SETJMP, dl, MVT::i32, Op.getOperand(0),
2082 Op.getOperand(1), Val);
2083}
2084
2085SDValue
Jim Grosbach5eb19512010-05-22 01:06:18 +00002086ARMTargetLowering::LowerEH_SJLJ_LONGJMP(SDValue Op, SelectionDAG &DAG) const {
2087 DebugLoc dl = Op.getDebugLoc();
2088 return DAG.getNode(ARMISD::EH_SJLJ_LONGJMP, dl, MVT::Other, Op.getOperand(0),
2089 Op.getOperand(1), DAG.getConstant(0, MVT::i32));
2090}
2091
2092SDValue
Jim Grosbacha87ded22010-02-08 23:22:00 +00002093ARMTargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op, SelectionDAG &DAG,
Jim Grosbach7616b642010-06-16 23:45:49 +00002094 const ARMSubtarget *Subtarget) const {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002095 unsigned IntNo = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Jim Grosbach0e0da732009-05-12 23:59:14 +00002096 DebugLoc dl = Op.getDebugLoc();
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +00002097 switch (IntNo) {
Dan Gohman475871a2008-07-27 21:46:04 +00002098 default: return SDValue(); // Don't custom lower most intrinsics.
Bob Wilson916afdb2009-08-04 00:25:01 +00002099 case Intrinsic::arm_thread_pointer: {
Owen Andersone50ed302009-08-10 22:56:29 +00002100 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Bob Wilson916afdb2009-08-04 00:25:01 +00002101 return DAG.getNode(ARMISD::THREAD_POINTER, dl, PtrVT);
2102 }
Jim Grosbach1b747ad2009-08-11 00:09:57 +00002103 case Intrinsic::eh_sjlj_lsda: {
Jim Grosbach1b747ad2009-08-11 00:09:57 +00002104 MachineFunction &MF = DAG.getMachineFunction();
Evan Chenge7e0d622009-11-06 22:24:13 +00002105 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
Evan Cheng5de5d4b2011-01-17 08:03:18 +00002106 unsigned ARMPCLabelIndex = AFI->createPICLabelUId();
Jim Grosbach1b747ad2009-08-11 00:09:57 +00002107 EVT PtrVT = getPointerTy();
2108 DebugLoc dl = Op.getDebugLoc();
2109 Reloc::Model RelocM = getTargetMachine().getRelocationModel();
2110 SDValue CPAddr;
2111 unsigned PCAdj = (RelocM != Reloc::PIC_)
2112 ? 0 : (Subtarget->isThumb() ? 4 : 8);
Jim Grosbach1b747ad2009-08-11 00:09:57 +00002113 ARMConstantPoolValue *CPV =
Jim Grosbach3fb2b1e2009-09-01 01:57:56 +00002114 new ARMConstantPoolValue(MF.getFunction(), ARMPCLabelIndex,
2115 ARMCP::CPLSDA, PCAdj);
Jim Grosbach1b747ad2009-08-11 00:09:57 +00002116 CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00002117 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Jim Grosbach1b747ad2009-08-11 00:09:57 +00002118 SDValue Result =
Evan Cheng9eda6892009-10-31 03:39:36 +00002119 DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), CPAddr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002120 MachinePointerInfo::getConstantPool(),
David Greene1b58cab2010-02-15 16:55:24 +00002121 false, false, 0);
Jim Grosbach1b747ad2009-08-11 00:09:57 +00002122
2123 if (RelocM == Reloc::PIC_) {
Evan Chenge7e0d622009-11-06 22:24:13 +00002124 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Jim Grosbach1b747ad2009-08-11 00:09:57 +00002125 Result = DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Result, PICLabel);
2126 }
2127 return Result;
2128 }
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +00002129 }
2130}
2131
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00002132static SDValue LowerMEMBARRIER(SDValue Op, SelectionDAG &DAG,
Jim Grosbach7616b642010-06-16 23:45:49 +00002133 const ARMSubtarget *Subtarget) {
Jim Grosbach3728e962009-12-10 00:11:09 +00002134 DebugLoc dl = Op.getDebugLoc();
Bob Wilsonf74a4292010-10-30 00:54:37 +00002135 if (!Subtarget->hasDataBarrier()) {
2136 // Some ARMv6 cpus can support data barriers with an mcr instruction.
2137 // Thumb1 and pre-v6 ARM mode use a libcall instead and should never get
2138 // here.
Bob Wilson54f92562010-11-09 22:50:44 +00002139 assert(Subtarget->hasV6Ops() && !Subtarget->isThumb() &&
Evan Cheng11db0682010-08-11 06:22:01 +00002140 "Unexpected ISD::MEMBARRIER encountered. Should be libcall!");
Bob Wilsonf74a4292010-10-30 00:54:37 +00002141 return DAG.getNode(ARMISD::MEMBARRIER_MCR, dl, MVT::Other, Op.getOperand(0),
Jim Grosbachc73993b2010-06-17 01:37:00 +00002142 DAG.getConstant(0, MVT::i32));
Evan Cheng11db0682010-08-11 06:22:01 +00002143 }
Bob Wilsonf74a4292010-10-30 00:54:37 +00002144
2145 SDValue Op5 = Op.getOperand(5);
2146 bool isDeviceBarrier = cast<ConstantSDNode>(Op5)->getZExtValue() != 0;
2147 unsigned isLL = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
2148 unsigned isLS = cast<ConstantSDNode>(Op.getOperand(2))->getZExtValue();
2149 bool isOnlyStoreBarrier = (isLL == 0 && isLS == 0);
2150
2151 ARM_MB::MemBOpt DMBOpt;
2152 if (isDeviceBarrier)
2153 DMBOpt = isOnlyStoreBarrier ? ARM_MB::ST : ARM_MB::SY;
2154 else
2155 DMBOpt = isOnlyStoreBarrier ? ARM_MB::ISHST : ARM_MB::ISH;
2156 return DAG.getNode(ARMISD::MEMBARRIER, dl, MVT::Other, Op.getOperand(0),
2157 DAG.getConstant(DMBOpt, MVT::i32));
Jim Grosbach3728e962009-12-10 00:11:09 +00002158}
2159
Evan Chengdfed19f2010-11-03 06:34:55 +00002160static SDValue LowerPREFETCH(SDValue Op, SelectionDAG &DAG,
2161 const ARMSubtarget *Subtarget) {
2162 // ARM pre v5TE and Thumb1 does not have preload instructions.
2163 if (!(Subtarget->isThumb2() ||
2164 (!Subtarget->isThumb1Only() && Subtarget->hasV5TEOps())))
2165 // Just preserve the chain.
2166 return Op.getOperand(0);
2167
2168 DebugLoc dl = Op.getDebugLoc();
Evan Cheng416941d2010-11-04 05:19:35 +00002169 unsigned isRead = ~cast<ConstantSDNode>(Op.getOperand(2))->getZExtValue() & 1;
2170 if (!isRead &&
2171 (!Subtarget->hasV7Ops() || !Subtarget->hasMPExtension()))
2172 // ARMv7 with MP extension has PLDW.
2173 return Op.getOperand(0);
Evan Chengdfed19f2010-11-03 06:34:55 +00002174
2175 if (Subtarget->isThumb())
2176 // Invert the bits.
Evan Cheng416941d2010-11-04 05:19:35 +00002177 isRead = ~isRead & 1;
2178 unsigned isData = Subtarget->isThumb() ? 0 : 1;
Evan Chengdfed19f2010-11-03 06:34:55 +00002179
Evan Cheng416941d2010-11-04 05:19:35 +00002180 // Currently there is no intrinsic that matches pli.
Evan Chengdfed19f2010-11-03 06:34:55 +00002181 return DAG.getNode(ARMISD::PRELOAD, dl, MVT::Other, Op.getOperand(0),
Evan Cheng416941d2010-11-04 05:19:35 +00002182 Op.getOperand(1), DAG.getConstant(isRead, MVT::i32),
2183 DAG.getConstant(isData, MVT::i32));
Evan Chengdfed19f2010-11-03 06:34:55 +00002184}
2185
Dan Gohman1e93df62010-04-17 14:41:14 +00002186static SDValue LowerVASTART(SDValue Op, SelectionDAG &DAG) {
2187 MachineFunction &MF = DAG.getMachineFunction();
2188 ARMFunctionInfo *FuncInfo = MF.getInfo<ARMFunctionInfo>();
2189
Evan Chenga8e29892007-01-19 07:51:42 +00002190 // vastart just stores the address of the VarArgsFrameIndex slot into the
2191 // memory location argument.
Dale Johannesen33c960f2009-02-04 20:06:27 +00002192 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00002193 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Dan Gohman1e93df62010-04-17 14:41:14 +00002194 SDValue FR = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), PtrVT);
Dan Gohman69de1932008-02-06 22:27:42 +00002195 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Chris Lattnerfc448ff2010-09-21 18:51:21 +00002196 return DAG.getStore(Op.getOperand(0), dl, FR, Op.getOperand(1),
2197 MachinePointerInfo(SV), false, false, 0);
Evan Chenga8e29892007-01-19 07:51:42 +00002198}
2199
Dan Gohman475871a2008-07-27 21:46:04 +00002200SDValue
Bob Wilson5bafff32009-06-22 23:27:02 +00002201ARMTargetLowering::GetF64FormalArgument(CCValAssign &VA, CCValAssign &NextVA,
2202 SDValue &Root, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00002203 DebugLoc dl) const {
Bob Wilson5bafff32009-06-22 23:27:02 +00002204 MachineFunction &MF = DAG.getMachineFunction();
2205 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
2206
2207 TargetRegisterClass *RC;
David Goodwinf1daf7d2009-07-08 23:10:31 +00002208 if (AFI->isThumb1OnlyFunction())
Bob Wilson5bafff32009-06-22 23:27:02 +00002209 RC = ARM::tGPRRegisterClass;
2210 else
2211 RC = ARM::GPRRegisterClass;
2212
2213 // Transform the arguments stored in physical registers into virtual ones.
Jim Grosbach4725ca72010-09-08 03:54:02 +00002214 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
Owen Anderson825b72b2009-08-11 20:47:22 +00002215 SDValue ArgValue = DAG.getCopyFromReg(Root, dl, Reg, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00002216
2217 SDValue ArgValue2;
2218 if (NextVA.isMemLoc()) {
Bob Wilson5bafff32009-06-22 23:27:02 +00002219 MachineFrameInfo *MFI = MF.getFrameInfo();
Evan Chenged2ae132010-07-03 00:40:23 +00002220 int FI = MFI->CreateFixedObject(4, NextVA.getLocMemOffset(), true);
Bob Wilson5bafff32009-06-22 23:27:02 +00002221
2222 // Create load node to retrieve arguments from the stack.
2223 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
Evan Cheng9eda6892009-10-31 03:39:36 +00002224 ArgValue2 = DAG.getLoad(MVT::i32, dl, Root, FIN,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002225 MachinePointerInfo::getFixedStack(FI),
David Greene1b58cab2010-02-15 16:55:24 +00002226 false, false, 0);
Bob Wilson5bafff32009-06-22 23:27:02 +00002227 } else {
2228 Reg = MF.addLiveIn(NextVA.getLocReg(), RC);
Owen Anderson825b72b2009-08-11 20:47:22 +00002229 ArgValue2 = DAG.getCopyFromReg(Root, dl, Reg, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00002230 }
2231
Jim Grosbache5165492009-11-09 00:11:35 +00002232 return DAG.getNode(ARMISD::VMOVDRR, dl, MVT::f64, ArgValue, ArgValue2);
Bob Wilson5bafff32009-06-22 23:27:02 +00002233}
2234
2235SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00002236ARMTargetLowering::LowerFormalArguments(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002237 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002238 const SmallVectorImpl<ISD::InputArg>
2239 &Ins,
2240 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00002241 SmallVectorImpl<SDValue> &InVals)
2242 const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00002243
Bob Wilson1f595bb2009-04-17 19:07:39 +00002244 MachineFunction &MF = DAG.getMachineFunction();
2245 MachineFrameInfo *MFI = MF.getFrameInfo();
2246
Bob Wilson1f595bb2009-04-17 19:07:39 +00002247 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
2248
2249 // Assign locations to all of the incoming arguments.
2250 SmallVector<CCValAssign, 16> ArgLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00002251 CCState CCInfo(CallConv, isVarArg, getTargetMachine(), ArgLocs,
2252 *DAG.getContext());
2253 CCInfo.AnalyzeFormalArguments(Ins,
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00002254 CCAssignFnForNode(CallConv, /* Return*/ false,
2255 isVarArg));
Bob Wilson1f595bb2009-04-17 19:07:39 +00002256
2257 SmallVector<SDValue, 16> ArgValues;
2258
2259 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2260 CCValAssign &VA = ArgLocs[i];
2261
Bob Wilsondee46d72009-04-17 20:35:10 +00002262 // Arguments stored in registers.
Bob Wilson1f595bb2009-04-17 19:07:39 +00002263 if (VA.isRegLoc()) {
Owen Andersone50ed302009-08-10 22:56:29 +00002264 EVT RegVT = VA.getLocVT();
Bob Wilson1f595bb2009-04-17 19:07:39 +00002265
Bob Wilson5bafff32009-06-22 23:27:02 +00002266 SDValue ArgValue;
Bob Wilson1f595bb2009-04-17 19:07:39 +00002267 if (VA.needsCustom()) {
Bob Wilson5bafff32009-06-22 23:27:02 +00002268 // f64 and vector types are split up into multiple registers or
2269 // combinations of registers and stack slots.
Owen Anderson825b72b2009-08-11 20:47:22 +00002270 if (VA.getLocVT() == MVT::v2f64) {
Bob Wilson5bafff32009-06-22 23:27:02 +00002271 SDValue ArgValue1 = GetF64FormalArgument(VA, ArgLocs[++i],
Dan Gohman98ca4f22009-08-05 01:29:28 +00002272 Chain, DAG, dl);
Bob Wilson5bafff32009-06-22 23:27:02 +00002273 VA = ArgLocs[++i]; // skip ahead to next loc
Bob Wilson6a234f02010-04-13 22:03:22 +00002274 SDValue ArgValue2;
2275 if (VA.isMemLoc()) {
Evan Chenged2ae132010-07-03 00:40:23 +00002276 int FI = MFI->CreateFixedObject(8, VA.getLocMemOffset(), true);
Bob Wilson6a234f02010-04-13 22:03:22 +00002277 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
2278 ArgValue2 = DAG.getLoad(MVT::f64, dl, Chain, FIN,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002279 MachinePointerInfo::getFixedStack(FI),
Bob Wilson6a234f02010-04-13 22:03:22 +00002280 false, false, 0);
2281 } else {
2282 ArgValue2 = GetF64FormalArgument(VA, ArgLocs[++i],
2283 Chain, DAG, dl);
2284 }
Owen Anderson825b72b2009-08-11 20:47:22 +00002285 ArgValue = DAG.getNode(ISD::UNDEF, dl, MVT::v2f64);
2286 ArgValue = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64,
Bob Wilson5bafff32009-06-22 23:27:02 +00002287 ArgValue, ArgValue1, DAG.getIntPtrConstant(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00002288 ArgValue = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64,
Bob Wilson5bafff32009-06-22 23:27:02 +00002289 ArgValue, ArgValue2, DAG.getIntPtrConstant(1));
2290 } else
Dan Gohman98ca4f22009-08-05 01:29:28 +00002291 ArgValue = GetF64FormalArgument(VA, ArgLocs[++i], Chain, DAG, dl);
Bob Wilson1f595bb2009-04-17 19:07:39 +00002292
Bob Wilson5bafff32009-06-22 23:27:02 +00002293 } else {
2294 TargetRegisterClass *RC;
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00002295
Owen Anderson825b72b2009-08-11 20:47:22 +00002296 if (RegVT == MVT::f32)
Bob Wilson5bafff32009-06-22 23:27:02 +00002297 RC = ARM::SPRRegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00002298 else if (RegVT == MVT::f64)
Bob Wilson5bafff32009-06-22 23:27:02 +00002299 RC = ARM::DPRRegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00002300 else if (RegVT == MVT::v2f64)
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00002301 RC = ARM::QPRRegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00002302 else if (RegVT == MVT::i32)
Anton Korobeynikov058c2512009-08-05 20:15:19 +00002303 RC = (AFI->isThumb1OnlyFunction() ?
2304 ARM::tGPRRegisterClass : ARM::GPRRegisterClass);
Bob Wilson5bafff32009-06-22 23:27:02 +00002305 else
Anton Korobeynikov058c2512009-08-05 20:15:19 +00002306 llvm_unreachable("RegVT not supported by FORMAL_ARGUMENTS Lowering");
Bob Wilson5bafff32009-06-22 23:27:02 +00002307
2308 // Transform the arguments in physical registers into virtual ones.
2309 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002310 ArgValue = DAG.getCopyFromReg(Chain, dl, Reg, RegVT);
Bob Wilson1f595bb2009-04-17 19:07:39 +00002311 }
2312
2313 // If this is an 8 or 16-bit value, it is really passed promoted
2314 // to 32 bits. Insert an assert[sz]ext to capture this, then
2315 // truncate to the right size.
2316 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002317 default: llvm_unreachable("Unknown loc info!");
Bob Wilson1f595bb2009-04-17 19:07:39 +00002318 case CCValAssign::Full: break;
2319 case CCValAssign::BCvt:
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002320 ArgValue = DAG.getNode(ISD::BITCAST, dl, VA.getValVT(), ArgValue);
Bob Wilson1f595bb2009-04-17 19:07:39 +00002321 break;
2322 case CCValAssign::SExt:
2323 ArgValue = DAG.getNode(ISD::AssertSext, dl, RegVT, ArgValue,
2324 DAG.getValueType(VA.getValVT()));
2325 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), ArgValue);
2326 break;
2327 case CCValAssign::ZExt:
2328 ArgValue = DAG.getNode(ISD::AssertZext, dl, RegVT, ArgValue,
2329 DAG.getValueType(VA.getValVT()));
2330 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), ArgValue);
2331 break;
2332 }
2333
Dan Gohman98ca4f22009-08-05 01:29:28 +00002334 InVals.push_back(ArgValue);
Bob Wilson1f595bb2009-04-17 19:07:39 +00002335
2336 } else { // VA.isRegLoc()
2337
2338 // sanity check
2339 assert(VA.isMemLoc());
Owen Anderson825b72b2009-08-11 20:47:22 +00002340 assert(VA.getValVT() != MVT::i64 && "i64 should already be lowered");
Bob Wilson1f595bb2009-04-17 19:07:39 +00002341
2342 unsigned ArgSize = VA.getLocVT().getSizeInBits()/8;
Evan Chenged2ae132010-07-03 00:40:23 +00002343 int FI = MFI->CreateFixedObject(ArgSize, VA.getLocMemOffset(), true);
Bob Wilson1f595bb2009-04-17 19:07:39 +00002344
Bob Wilsondee46d72009-04-17 20:35:10 +00002345 // Create load nodes to retrieve arguments from the stack.
Bob Wilson1f595bb2009-04-17 19:07:39 +00002346 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
Evan Cheng9eda6892009-10-31 03:39:36 +00002347 InVals.push_back(DAG.getLoad(VA.getValVT(), dl, Chain, FIN,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002348 MachinePointerInfo::getFixedStack(FI),
David Greene1b58cab2010-02-15 16:55:24 +00002349 false, false, 0));
Bob Wilson1f595bb2009-04-17 19:07:39 +00002350 }
2351 }
2352
2353 // varargs
Evan Chenga8e29892007-01-19 07:51:42 +00002354 if (isVarArg) {
2355 static const unsigned GPRArgRegs[] = {
2356 ARM::R0, ARM::R1, ARM::R2, ARM::R3
2357 };
2358
Bob Wilsondee46d72009-04-17 20:35:10 +00002359 unsigned NumGPRs = CCInfo.getFirstUnallocated
2360 (GPRArgRegs, sizeof(GPRArgRegs) / sizeof(GPRArgRegs[0]));
Bob Wilson1f595bb2009-04-17 19:07:39 +00002361
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002362 unsigned Align = MF.getTarget().getFrameLowering()->getStackAlignment();
Lauro Ramos Venancio600c3832007-02-23 20:32:57 +00002363 unsigned VARegSize = (4 - NumGPRs) * 4;
2364 unsigned VARegSaveSize = (VARegSize + Align - 1) & ~(Align - 1);
Rafael Espindolac1382b72009-10-30 14:33:14 +00002365 unsigned ArgOffset = CCInfo.getNextStackOffset();
Evan Chenga8e29892007-01-19 07:51:42 +00002366 if (VARegSaveSize) {
2367 // If this function is vararg, store any remaining integer argument regs
2368 // to their spots on the stack so that they may be loaded by deferencing
2369 // the result of va_next.
2370 AFI->setVarArgsRegSaveSize(VARegSaveSize);
Dan Gohman1e93df62010-04-17 14:41:14 +00002371 AFI->setVarArgsFrameIndex(
2372 MFI->CreateFixedObject(VARegSaveSize,
2373 ArgOffset + VARegSaveSize - VARegSize,
Jim Grosbachfd529062010-10-15 18:34:47 +00002374 false));
Dan Gohman1e93df62010-04-17 14:41:14 +00002375 SDValue FIN = DAG.getFrameIndex(AFI->getVarArgsFrameIndex(),
2376 getPointerTy());
Evan Chenga8e29892007-01-19 07:51:42 +00002377
Dan Gohman475871a2008-07-27 21:46:04 +00002378 SmallVector<SDValue, 4> MemOps;
Evan Chenga8e29892007-01-19 07:51:42 +00002379 for (; NumGPRs < 4; ++NumGPRs) {
Bob Wilson1f595bb2009-04-17 19:07:39 +00002380 TargetRegisterClass *RC;
David Goodwinf1daf7d2009-07-08 23:10:31 +00002381 if (AFI->isThumb1OnlyFunction())
Bob Wilson1f595bb2009-04-17 19:07:39 +00002382 RC = ARM::tGPRRegisterClass;
Jim Grosbach30eae3c2009-04-07 20:34:09 +00002383 else
Bob Wilson1f595bb2009-04-17 19:07:39 +00002384 RC = ARM::GPRRegisterClass;
2385
Bob Wilson998e1252009-04-20 18:36:57 +00002386 unsigned VReg = MF.addLiveIn(GPRArgRegs[NumGPRs], RC);
Owen Anderson825b72b2009-08-11 20:47:22 +00002387 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i32);
Dan Gohman1e93df62010-04-17 14:41:14 +00002388 SDValue Store =
2389 DAG.getStore(Val.getValue(1), dl, Val, FIN,
Chris Lattnerfc448ff2010-09-21 18:51:21 +00002390 MachinePointerInfo::getFixedStack(AFI->getVarArgsFrameIndex()),
2391 false, false, 0);
Evan Chenga8e29892007-01-19 07:51:42 +00002392 MemOps.push_back(Store);
Dale Johannesen33c960f2009-02-04 20:06:27 +00002393 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(), FIN,
Evan Chenga8e29892007-01-19 07:51:42 +00002394 DAG.getConstant(4, getPointerTy()));
2395 }
2396 if (!MemOps.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00002397 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002398 &MemOps[0], MemOps.size());
Evan Chenga8e29892007-01-19 07:51:42 +00002399 } else
2400 // This will point to the next argument passed via stack.
Evan Chenged2ae132010-07-03 00:40:23 +00002401 AFI->setVarArgsFrameIndex(MFI->CreateFixedObject(4, ArgOffset, true));
Evan Chenga8e29892007-01-19 07:51:42 +00002402 }
2403
Dan Gohman98ca4f22009-08-05 01:29:28 +00002404 return Chain;
Evan Chenga8e29892007-01-19 07:51:42 +00002405}
2406
2407/// isFloatingPointZero - Return true if this is +0.0.
Dan Gohman475871a2008-07-27 21:46:04 +00002408static bool isFloatingPointZero(SDValue Op) {
Evan Chenga8e29892007-01-19 07:51:42 +00002409 if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(Op))
Dale Johanneseneaf08942007-08-31 04:03:46 +00002410 return CFP->getValueAPF().isPosZero();
Gabor Greifba36cb52008-08-28 21:40:38 +00002411 else if (ISD::isEXTLoad(Op.getNode()) || ISD::isNON_EXTLoad(Op.getNode())) {
Evan Chenga8e29892007-01-19 07:51:42 +00002412 // Maybe this has already been legalized into the constant pool?
2413 if (Op.getOperand(1).getOpcode() == ARMISD::Wrapper) {
Dan Gohman475871a2008-07-27 21:46:04 +00002414 SDValue WrapperOp = Op.getOperand(1).getOperand(0);
Evan Chenga8e29892007-01-19 07:51:42 +00002415 if (ConstantPoolSDNode *CP = dyn_cast<ConstantPoolSDNode>(WrapperOp))
Dan Gohman46510a72010-04-15 01:51:59 +00002416 if (const ConstantFP *CFP = dyn_cast<ConstantFP>(CP->getConstVal()))
Dale Johanneseneaf08942007-08-31 04:03:46 +00002417 return CFP->getValueAPF().isPosZero();
Evan Chenga8e29892007-01-19 07:51:42 +00002418 }
2419 }
2420 return false;
2421}
2422
Evan Chenga8e29892007-01-19 07:51:42 +00002423/// Returns appropriate ARM CMP (cmp) and corresponding condition code for
2424/// the given operands.
Evan Cheng06b53c02009-11-12 07:13:11 +00002425SDValue
2426ARMTargetLowering::getARMCmp(SDValue LHS, SDValue RHS, ISD::CondCode CC,
Evan Cheng218977b2010-07-13 19:27:42 +00002427 SDValue &ARMcc, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00002428 DebugLoc dl) const {
Gabor Greifba36cb52008-08-28 21:40:38 +00002429 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS.getNode())) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002430 unsigned C = RHSC->getZExtValue();
Evan Cheng06b53c02009-11-12 07:13:11 +00002431 if (!isLegalICmpImmediate(C)) {
Evan Chenga8e29892007-01-19 07:51:42 +00002432 // Constant does not fit, try adjusting it by one?
2433 switch (CC) {
2434 default: break;
2435 case ISD::SETLT:
Evan Chenga8e29892007-01-19 07:51:42 +00002436 case ISD::SETGE:
Daniel Dunbar3cc32832010-08-25 16:58:05 +00002437 if (C != 0x80000000 && isLegalICmpImmediate(C-1)) {
Evan Cheng9a2ef952007-02-02 01:53:26 +00002438 CC = (CC == ISD::SETLT) ? ISD::SETLE : ISD::SETGT;
Owen Anderson825b72b2009-08-11 20:47:22 +00002439 RHS = DAG.getConstant(C-1, MVT::i32);
Evan Cheng9a2ef952007-02-02 01:53:26 +00002440 }
2441 break;
2442 case ISD::SETULT:
2443 case ISD::SETUGE:
Daniel Dunbar3cc32832010-08-25 16:58:05 +00002444 if (C != 0 && isLegalICmpImmediate(C-1)) {
Evan Cheng9a2ef952007-02-02 01:53:26 +00002445 CC = (CC == ISD::SETULT) ? ISD::SETULE : ISD::SETUGT;
Owen Anderson825b72b2009-08-11 20:47:22 +00002446 RHS = DAG.getConstant(C-1, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +00002447 }
2448 break;
2449 case ISD::SETLE:
Evan Chenga8e29892007-01-19 07:51:42 +00002450 case ISD::SETGT:
Daniel Dunbar3cc32832010-08-25 16:58:05 +00002451 if (C != 0x7fffffff && isLegalICmpImmediate(C+1)) {
Evan Cheng9a2ef952007-02-02 01:53:26 +00002452 CC = (CC == ISD::SETLE) ? ISD::SETLT : ISD::SETGE;
Owen Anderson825b72b2009-08-11 20:47:22 +00002453 RHS = DAG.getConstant(C+1, MVT::i32);
Evan Cheng9a2ef952007-02-02 01:53:26 +00002454 }
2455 break;
2456 case ISD::SETULE:
2457 case ISD::SETUGT:
Daniel Dunbar3cc32832010-08-25 16:58:05 +00002458 if (C != 0xffffffff && isLegalICmpImmediate(C+1)) {
Evan Cheng9a2ef952007-02-02 01:53:26 +00002459 CC = (CC == ISD::SETULE) ? ISD::SETULT : ISD::SETUGE;
Owen Anderson825b72b2009-08-11 20:47:22 +00002460 RHS = DAG.getConstant(C+1, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +00002461 }
2462 break;
2463 }
2464 }
2465 }
2466
2467 ARMCC::CondCodes CondCode = IntCCToARMCC(CC);
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00002468 ARMISD::NodeType CompareType;
2469 switch (CondCode) {
2470 default:
2471 CompareType = ARMISD::CMP;
2472 break;
2473 case ARMCC::EQ:
2474 case ARMCC::NE:
David Goodwinc0309b42009-06-29 15:33:01 +00002475 // Uses only Z Flag
2476 CompareType = ARMISD::CMPZ;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00002477 break;
2478 }
Evan Cheng218977b2010-07-13 19:27:42 +00002479 ARMcc = DAG.getConstant(CondCode, MVT::i32);
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00002480 return DAG.getNode(CompareType, dl, MVT::Glue, LHS, RHS);
Evan Chenga8e29892007-01-19 07:51:42 +00002481}
2482
2483/// Returns a appropriate VFP CMP (fcmp{s|d}+fmstat) for the given operands.
Evan Cheng515fe3a2010-07-08 02:08:50 +00002484SDValue
Evan Cheng218977b2010-07-13 19:27:42 +00002485ARMTargetLowering::getVFPCmp(SDValue LHS, SDValue RHS, SelectionDAG &DAG,
Evan Cheng515fe3a2010-07-08 02:08:50 +00002486 DebugLoc dl) const {
Dan Gohman475871a2008-07-27 21:46:04 +00002487 SDValue Cmp;
Evan Chenga8e29892007-01-19 07:51:42 +00002488 if (!isFloatingPointZero(RHS))
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00002489 Cmp = DAG.getNode(ARMISD::CMPFP, dl, MVT::Glue, LHS, RHS);
Evan Chenga8e29892007-01-19 07:51:42 +00002490 else
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00002491 Cmp = DAG.getNode(ARMISD::CMPFPw0, dl, MVT::Glue, LHS);
2492 return DAG.getNode(ARMISD::FMSTAT, dl, MVT::Glue, Cmp);
Evan Chenga8e29892007-01-19 07:51:42 +00002493}
2494
Bill Wendlingde2b1512010-08-11 08:43:16 +00002495SDValue ARMTargetLowering::LowerSELECT(SDValue Op, SelectionDAG &DAG) const {
2496 SDValue Cond = Op.getOperand(0);
2497 SDValue SelectTrue = Op.getOperand(1);
2498 SDValue SelectFalse = Op.getOperand(2);
2499 DebugLoc dl = Op.getDebugLoc();
2500
2501 // Convert:
2502 //
2503 // (select (cmov 1, 0, cond), t, f) -> (cmov t, f, cond)
2504 // (select (cmov 0, 1, cond), t, f) -> (cmov f, t, cond)
2505 //
2506 if (Cond.getOpcode() == ARMISD::CMOV && Cond.hasOneUse()) {
2507 const ConstantSDNode *CMOVTrue =
2508 dyn_cast<ConstantSDNode>(Cond.getOperand(0));
2509 const ConstantSDNode *CMOVFalse =
2510 dyn_cast<ConstantSDNode>(Cond.getOperand(1));
2511
2512 if (CMOVTrue && CMOVFalse) {
2513 unsigned CMOVTrueVal = CMOVTrue->getZExtValue();
2514 unsigned CMOVFalseVal = CMOVFalse->getZExtValue();
2515
2516 SDValue True;
2517 SDValue False;
2518 if (CMOVTrueVal == 1 && CMOVFalseVal == 0) {
2519 True = SelectTrue;
2520 False = SelectFalse;
2521 } else if (CMOVTrueVal == 0 && CMOVFalseVal == 1) {
2522 True = SelectFalse;
2523 False = SelectTrue;
2524 }
2525
2526 if (True.getNode() && False.getNode()) {
2527 EVT VT = Cond.getValueType();
2528 SDValue ARMcc = Cond.getOperand(2);
2529 SDValue CCR = Cond.getOperand(3);
2530 SDValue Cmp = Cond.getOperand(4);
2531 return DAG.getNode(ARMISD::CMOV, dl, VT, True, False, ARMcc, CCR, Cmp);
2532 }
2533 }
2534 }
2535
2536 return DAG.getSelectCC(dl, Cond,
2537 DAG.getConstant(0, Cond.getValueType()),
2538 SelectTrue, SelectFalse, ISD::SETNE);
2539}
2540
Dan Gohmand858e902010-04-17 15:26:15 +00002541SDValue ARMTargetLowering::LowerSELECT_CC(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00002542 EVT VT = Op.getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00002543 SDValue LHS = Op.getOperand(0);
2544 SDValue RHS = Op.getOperand(1);
Evan Chenga8e29892007-01-19 07:51:42 +00002545 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(4))->get();
Dan Gohman475871a2008-07-27 21:46:04 +00002546 SDValue TrueVal = Op.getOperand(2);
2547 SDValue FalseVal = Op.getOperand(3);
Dale Johannesende064702009-02-06 21:50:26 +00002548 DebugLoc dl = Op.getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +00002549
Owen Anderson825b72b2009-08-11 20:47:22 +00002550 if (LHS.getValueType() == MVT::i32) {
Evan Cheng218977b2010-07-13 19:27:42 +00002551 SDValue ARMcc;
Owen Anderson825b72b2009-08-11 20:47:22 +00002552 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
Evan Cheng218977b2010-07-13 19:27:42 +00002553 SDValue Cmp = getARMCmp(LHS, RHS, CC, ARMcc, DAG, dl);
2554 return DAG.getNode(ARMISD::CMOV, dl, VT, FalseVal, TrueVal, ARMcc, CCR,Cmp);
Evan Chenga8e29892007-01-19 07:51:42 +00002555 }
2556
2557 ARMCC::CondCodes CondCode, CondCode2;
Bob Wilsoncd3b9a42009-09-09 23:14:54 +00002558 FPCCToARMCC(CC, CondCode, CondCode2);
Evan Chenga8e29892007-01-19 07:51:42 +00002559
Evan Cheng218977b2010-07-13 19:27:42 +00002560 SDValue ARMcc = DAG.getConstant(CondCode, MVT::i32);
2561 SDValue Cmp = getVFPCmp(LHS, RHS, DAG, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00002562 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
Dale Johannesende064702009-02-06 21:50:26 +00002563 SDValue Result = DAG.getNode(ARMISD::CMOV, dl, VT, FalseVal, TrueVal,
Evan Cheng218977b2010-07-13 19:27:42 +00002564 ARMcc, CCR, Cmp);
Evan Chenga8e29892007-01-19 07:51:42 +00002565 if (CondCode2 != ARMCC::AL) {
Evan Cheng218977b2010-07-13 19:27:42 +00002566 SDValue ARMcc2 = DAG.getConstant(CondCode2, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +00002567 // FIXME: Needs another CMP because flag can have but one use.
Evan Cheng218977b2010-07-13 19:27:42 +00002568 SDValue Cmp2 = getVFPCmp(LHS, RHS, DAG, dl);
Bob Wilson2dc4f542009-03-20 22:42:55 +00002569 Result = DAG.getNode(ARMISD::CMOV, dl, VT,
Evan Cheng218977b2010-07-13 19:27:42 +00002570 Result, TrueVal, ARMcc2, CCR, Cmp2);
Evan Chenga8e29892007-01-19 07:51:42 +00002571 }
2572 return Result;
2573}
2574
Evan Cheng218977b2010-07-13 19:27:42 +00002575/// canChangeToInt - Given the fp compare operand, return true if it is suitable
2576/// to morph to an integer compare sequence.
2577static bool canChangeToInt(SDValue Op, bool &SeenZero,
2578 const ARMSubtarget *Subtarget) {
2579 SDNode *N = Op.getNode();
2580 if (!N->hasOneUse())
2581 // Otherwise it requires moving the value from fp to integer registers.
2582 return false;
2583 if (!N->getNumValues())
2584 return false;
2585 EVT VT = Op.getValueType();
2586 if (VT != MVT::f32 && !Subtarget->isFPBrccSlow())
2587 // f32 case is generally profitable. f64 case only makes sense when vcmpe +
2588 // vmrs are very slow, e.g. cortex-a8.
2589 return false;
2590
2591 if (isFloatingPointZero(Op)) {
2592 SeenZero = true;
2593 return true;
2594 }
2595 return ISD::isNormalLoad(N);
2596}
2597
2598static SDValue bitcastf32Toi32(SDValue Op, SelectionDAG &DAG) {
2599 if (isFloatingPointZero(Op))
2600 return DAG.getConstant(0, MVT::i32);
2601
2602 if (LoadSDNode *Ld = dyn_cast<LoadSDNode>(Op))
2603 return DAG.getLoad(MVT::i32, Op.getDebugLoc(),
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002604 Ld->getChain(), Ld->getBasePtr(), Ld->getPointerInfo(),
Evan Cheng218977b2010-07-13 19:27:42 +00002605 Ld->isVolatile(), Ld->isNonTemporal(),
2606 Ld->getAlignment());
2607
2608 llvm_unreachable("Unknown VFP cmp argument!");
2609}
2610
2611static void expandf64Toi32(SDValue Op, SelectionDAG &DAG,
2612 SDValue &RetVal1, SDValue &RetVal2) {
2613 if (isFloatingPointZero(Op)) {
2614 RetVal1 = DAG.getConstant(0, MVT::i32);
2615 RetVal2 = DAG.getConstant(0, MVT::i32);
2616 return;
2617 }
2618
2619 if (LoadSDNode *Ld = dyn_cast<LoadSDNode>(Op)) {
2620 SDValue Ptr = Ld->getBasePtr();
2621 RetVal1 = DAG.getLoad(MVT::i32, Op.getDebugLoc(),
2622 Ld->getChain(), Ptr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002623 Ld->getPointerInfo(),
Evan Cheng218977b2010-07-13 19:27:42 +00002624 Ld->isVolatile(), Ld->isNonTemporal(),
2625 Ld->getAlignment());
2626
2627 EVT PtrType = Ptr.getValueType();
2628 unsigned NewAlign = MinAlign(Ld->getAlignment(), 4);
2629 SDValue NewPtr = DAG.getNode(ISD::ADD, Op.getDebugLoc(),
2630 PtrType, Ptr, DAG.getConstant(4, PtrType));
2631 RetVal2 = DAG.getLoad(MVT::i32, Op.getDebugLoc(),
2632 Ld->getChain(), NewPtr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002633 Ld->getPointerInfo().getWithOffset(4),
Evan Cheng218977b2010-07-13 19:27:42 +00002634 Ld->isVolatile(), Ld->isNonTemporal(),
2635 NewAlign);
2636 return;
2637 }
2638
2639 llvm_unreachable("Unknown VFP cmp argument!");
2640}
2641
2642/// OptimizeVFPBrcond - With -enable-unsafe-fp-math, it's legal to optimize some
2643/// f32 and even f64 comparisons to integer ones.
2644SDValue
2645ARMTargetLowering::OptimizeVFPBrcond(SDValue Op, SelectionDAG &DAG) const {
2646 SDValue Chain = Op.getOperand(0);
Evan Chenga8e29892007-01-19 07:51:42 +00002647 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(1))->get();
Evan Cheng218977b2010-07-13 19:27:42 +00002648 SDValue LHS = Op.getOperand(2);
2649 SDValue RHS = Op.getOperand(3);
2650 SDValue Dest = Op.getOperand(4);
2651 DebugLoc dl = Op.getDebugLoc();
2652
2653 bool SeenZero = false;
2654 if (canChangeToInt(LHS, SeenZero, Subtarget) &&
2655 canChangeToInt(RHS, SeenZero, Subtarget) &&
Evan Cheng60108e92010-07-15 22:07:12 +00002656 // If one of the operand is zero, it's safe to ignore the NaN case since
2657 // we only care about equality comparisons.
2658 (SeenZero || (DAG.isKnownNeverNaN(LHS) && DAG.isKnownNeverNaN(RHS)))) {
Evan Cheng218977b2010-07-13 19:27:42 +00002659 // If unsafe fp math optimization is enabled and there are no othter uses of
2660 // the CMP operands, and the condition code is EQ oe NE, we can optimize it
2661 // to an integer comparison.
2662 if (CC == ISD::SETOEQ)
2663 CC = ISD::SETEQ;
2664 else if (CC == ISD::SETUNE)
2665 CC = ISD::SETNE;
2666
2667 SDValue ARMcc;
2668 if (LHS.getValueType() == MVT::f32) {
2669 LHS = bitcastf32Toi32(LHS, DAG);
2670 RHS = bitcastf32Toi32(RHS, DAG);
2671 SDValue Cmp = getARMCmp(LHS, RHS, CC, ARMcc, DAG, dl);
2672 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
2673 return DAG.getNode(ARMISD::BRCOND, dl, MVT::Other,
2674 Chain, Dest, ARMcc, CCR, Cmp);
2675 }
2676
2677 SDValue LHS1, LHS2;
2678 SDValue RHS1, RHS2;
2679 expandf64Toi32(LHS, DAG, LHS1, LHS2);
2680 expandf64Toi32(RHS, DAG, RHS1, RHS2);
2681 ARMCC::CondCodes CondCode = IntCCToARMCC(CC);
2682 ARMcc = DAG.getConstant(CondCode, MVT::i32);
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00002683 SDVTList VTList = DAG.getVTList(MVT::Other, MVT::Glue);
Evan Cheng218977b2010-07-13 19:27:42 +00002684 SDValue Ops[] = { Chain, ARMcc, LHS1, LHS2, RHS1, RHS2, Dest };
2685 return DAG.getNode(ARMISD::BCC_i64, dl, VTList, Ops, 7);
2686 }
2687
2688 return SDValue();
2689}
2690
2691SDValue ARMTargetLowering::LowerBR_CC(SDValue Op, SelectionDAG &DAG) const {
2692 SDValue Chain = Op.getOperand(0);
2693 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(1))->get();
2694 SDValue LHS = Op.getOperand(2);
2695 SDValue RHS = Op.getOperand(3);
2696 SDValue Dest = Op.getOperand(4);
Dale Johannesende064702009-02-06 21:50:26 +00002697 DebugLoc dl = Op.getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +00002698
Owen Anderson825b72b2009-08-11 20:47:22 +00002699 if (LHS.getValueType() == MVT::i32) {
Evan Cheng218977b2010-07-13 19:27:42 +00002700 SDValue ARMcc;
2701 SDValue Cmp = getARMCmp(LHS, RHS, CC, ARMcc, DAG, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00002702 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
Owen Anderson825b72b2009-08-11 20:47:22 +00002703 return DAG.getNode(ARMISD::BRCOND, dl, MVT::Other,
Evan Cheng218977b2010-07-13 19:27:42 +00002704 Chain, Dest, ARMcc, CCR, Cmp);
Evan Chenga8e29892007-01-19 07:51:42 +00002705 }
2706
Owen Anderson825b72b2009-08-11 20:47:22 +00002707 assert(LHS.getValueType() == MVT::f32 || LHS.getValueType() == MVT::f64);
Evan Cheng218977b2010-07-13 19:27:42 +00002708
2709 if (UnsafeFPMath &&
2710 (CC == ISD::SETEQ || CC == ISD::SETOEQ ||
2711 CC == ISD::SETNE || CC == ISD::SETUNE)) {
2712 SDValue Result = OptimizeVFPBrcond(Op, DAG);
2713 if (Result.getNode())
2714 return Result;
2715 }
2716
Evan Chenga8e29892007-01-19 07:51:42 +00002717 ARMCC::CondCodes CondCode, CondCode2;
Bob Wilsoncd3b9a42009-09-09 23:14:54 +00002718 FPCCToARMCC(CC, CondCode, CondCode2);
Bob Wilson2dc4f542009-03-20 22:42:55 +00002719
Evan Cheng218977b2010-07-13 19:27:42 +00002720 SDValue ARMcc = DAG.getConstant(CondCode, MVT::i32);
2721 SDValue Cmp = getVFPCmp(LHS, RHS, DAG, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00002722 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00002723 SDVTList VTList = DAG.getVTList(MVT::Other, MVT::Glue);
Evan Cheng218977b2010-07-13 19:27:42 +00002724 SDValue Ops[] = { Chain, Dest, ARMcc, CCR, Cmp };
Dale Johannesende064702009-02-06 21:50:26 +00002725 SDValue Res = DAG.getNode(ARMISD::BRCOND, dl, VTList, Ops, 5);
Evan Chenga8e29892007-01-19 07:51:42 +00002726 if (CondCode2 != ARMCC::AL) {
Evan Cheng218977b2010-07-13 19:27:42 +00002727 ARMcc = DAG.getConstant(CondCode2, MVT::i32);
2728 SDValue Ops[] = { Res, Dest, ARMcc, CCR, Res.getValue(1) };
Dale Johannesende064702009-02-06 21:50:26 +00002729 Res = DAG.getNode(ARMISD::BRCOND, dl, VTList, Ops, 5);
Evan Chenga8e29892007-01-19 07:51:42 +00002730 }
2731 return Res;
2732}
2733
Dan Gohmand858e902010-04-17 15:26:15 +00002734SDValue ARMTargetLowering::LowerBR_JT(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +00002735 SDValue Chain = Op.getOperand(0);
2736 SDValue Table = Op.getOperand(1);
2737 SDValue Index = Op.getOperand(2);
Dale Johannesen33c960f2009-02-04 20:06:27 +00002738 DebugLoc dl = Op.getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +00002739
Owen Andersone50ed302009-08-10 22:56:29 +00002740 EVT PTy = getPointerTy();
Evan Chenga8e29892007-01-19 07:51:42 +00002741 JumpTableSDNode *JT = cast<JumpTableSDNode>(Table);
2742 ARMFunctionInfo *AFI = DAG.getMachineFunction().getInfo<ARMFunctionInfo>();
Bob Wilson3eadf002009-07-14 18:44:34 +00002743 SDValue UId = DAG.getConstant(AFI->createJumpTableUId(), PTy);
Dan Gohman475871a2008-07-27 21:46:04 +00002744 SDValue JTI = DAG.getTargetJumpTable(JT->getIndex(), PTy);
Owen Anderson825b72b2009-08-11 20:47:22 +00002745 Table = DAG.getNode(ARMISD::WrapperJT, dl, MVT::i32, JTI, UId);
Evan Chenge7c329b2009-07-28 20:53:24 +00002746 Index = DAG.getNode(ISD::MUL, dl, PTy, Index, DAG.getConstant(4, PTy));
2747 SDValue Addr = DAG.getNode(ISD::ADD, dl, PTy, Index, Table);
Evan Cheng66ac5312009-07-25 00:33:29 +00002748 if (Subtarget->isThumb2()) {
2749 // Thumb2 uses a two-level jump. That is, it jumps into the jump table
2750 // which does another jump to the destination. This also makes it easier
2751 // to translate it to TBB / TBH later.
2752 // FIXME: This might not work if the function is extremely large.
Owen Anderson825b72b2009-08-11 20:47:22 +00002753 return DAG.getNode(ARMISD::BR2_JT, dl, MVT::Other, Chain,
Evan Cheng5657c012009-07-29 02:18:14 +00002754 Addr, Op.getOperand(2), JTI, UId);
Evan Cheng66ac5312009-07-25 00:33:29 +00002755 }
Evan Cheng66ac5312009-07-25 00:33:29 +00002756 if (getTargetMachine().getRelocationModel() == Reloc::PIC_) {
Evan Cheng9eda6892009-10-31 03:39:36 +00002757 Addr = DAG.getLoad((EVT)MVT::i32, dl, Chain, Addr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002758 MachinePointerInfo::getJumpTable(),
David Greene1b58cab2010-02-15 16:55:24 +00002759 false, false, 0);
Evan Cheng66ac5312009-07-25 00:33:29 +00002760 Chain = Addr.getValue(1);
Dale Johannesen33c960f2009-02-04 20:06:27 +00002761 Addr = DAG.getNode(ISD::ADD, dl, PTy, Addr, Table);
Owen Anderson825b72b2009-08-11 20:47:22 +00002762 return DAG.getNode(ARMISD::BR_JT, dl, MVT::Other, Chain, Addr, JTI, UId);
Evan Cheng66ac5312009-07-25 00:33:29 +00002763 } else {
Evan Cheng9eda6892009-10-31 03:39:36 +00002764 Addr = DAG.getLoad(PTy, dl, Chain, Addr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002765 MachinePointerInfo::getJumpTable(), false, false, 0);
Evan Cheng66ac5312009-07-25 00:33:29 +00002766 Chain = Addr.getValue(1);
Owen Anderson825b72b2009-08-11 20:47:22 +00002767 return DAG.getNode(ARMISD::BR_JT, dl, MVT::Other, Chain, Addr, JTI, UId);
Evan Cheng66ac5312009-07-25 00:33:29 +00002768 }
Evan Chenga8e29892007-01-19 07:51:42 +00002769}
2770
Bob Wilson76a312b2010-03-19 22:51:32 +00002771static SDValue LowerFP_TO_INT(SDValue Op, SelectionDAG &DAG) {
2772 DebugLoc dl = Op.getDebugLoc();
2773 unsigned Opc;
2774
2775 switch (Op.getOpcode()) {
2776 default:
2777 assert(0 && "Invalid opcode!");
2778 case ISD::FP_TO_SINT:
2779 Opc = ARMISD::FTOSI;
2780 break;
2781 case ISD::FP_TO_UINT:
2782 Opc = ARMISD::FTOUI;
2783 break;
2784 }
2785 Op = DAG.getNode(Opc, dl, MVT::f32, Op.getOperand(0));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002786 return DAG.getNode(ISD::BITCAST, dl, MVT::i32, Op);
Bob Wilson76a312b2010-03-19 22:51:32 +00002787}
2788
2789static SDValue LowerINT_TO_FP(SDValue Op, SelectionDAG &DAG) {
2790 EVT VT = Op.getValueType();
2791 DebugLoc dl = Op.getDebugLoc();
2792 unsigned Opc;
2793
2794 switch (Op.getOpcode()) {
2795 default:
2796 assert(0 && "Invalid opcode!");
2797 case ISD::SINT_TO_FP:
2798 Opc = ARMISD::SITOF;
2799 break;
2800 case ISD::UINT_TO_FP:
2801 Opc = ARMISD::UITOF;
2802 break;
2803 }
2804
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002805 Op = DAG.getNode(ISD::BITCAST, dl, MVT::f32, Op.getOperand(0));
Bob Wilson76a312b2010-03-19 22:51:32 +00002806 return DAG.getNode(Opc, dl, VT, Op);
2807}
2808
Evan Cheng515fe3a2010-07-08 02:08:50 +00002809SDValue ARMTargetLowering::LowerFCOPYSIGN(SDValue Op, SelectionDAG &DAG) const {
Evan Chenga8e29892007-01-19 07:51:42 +00002810 // Implement fcopysign with a fabs and a conditional fneg.
Dan Gohman475871a2008-07-27 21:46:04 +00002811 SDValue Tmp0 = Op.getOperand(0);
2812 SDValue Tmp1 = Op.getOperand(1);
Dale Johannesende064702009-02-06 21:50:26 +00002813 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00002814 EVT VT = Op.getValueType();
2815 EVT SrcVT = Tmp1.getValueType();
Dale Johannesende064702009-02-06 21:50:26 +00002816 SDValue AbsVal = DAG.getNode(ISD::FABS, dl, VT, Tmp0);
Evan Cheng218977b2010-07-13 19:27:42 +00002817 SDValue ARMcc = DAG.getConstant(ARMCC::LT, MVT::i32);
Evan Cheng515fe3a2010-07-08 02:08:50 +00002818 SDValue FP0 = DAG.getConstantFP(0.0, SrcVT);
Evan Cheng218977b2010-07-13 19:27:42 +00002819 SDValue Cmp = getVFPCmp(Tmp1, FP0, DAG, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00002820 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
Evan Cheng218977b2010-07-13 19:27:42 +00002821 return DAG.getNode(ARMISD::CNEG, dl, VT, AbsVal, AbsVal, ARMcc, CCR, Cmp);
Evan Chenga8e29892007-01-19 07:51:42 +00002822}
2823
Evan Cheng2457f2c2010-05-22 01:47:14 +00002824SDValue ARMTargetLowering::LowerRETURNADDR(SDValue Op, SelectionDAG &DAG) const{
2825 MachineFunction &MF = DAG.getMachineFunction();
2826 MachineFrameInfo *MFI = MF.getFrameInfo();
2827 MFI->setReturnAddressIsTaken(true);
2828
2829 EVT VT = Op.getValueType();
2830 DebugLoc dl = Op.getDebugLoc();
2831 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
2832 if (Depth) {
2833 SDValue FrameAddr = LowerFRAMEADDR(Op, DAG);
2834 SDValue Offset = DAG.getConstant(4, MVT::i32);
2835 return DAG.getLoad(VT, dl, DAG.getEntryNode(),
2836 DAG.getNode(ISD::ADD, dl, VT, FrameAddr, Offset),
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002837 MachinePointerInfo(), false, false, 0);
Evan Cheng2457f2c2010-05-22 01:47:14 +00002838 }
2839
2840 // Return LR, which contains the return address. Mark it an implicit live-in.
Jim Grosbachc2723a52010-07-23 23:50:35 +00002841 unsigned Reg = MF.addLiveIn(ARM::LR, getRegClassFor(MVT::i32));
Evan Cheng2457f2c2010-05-22 01:47:14 +00002842 return DAG.getCopyFromReg(DAG.getEntryNode(), dl, Reg, VT);
2843}
2844
Dan Gohmand858e902010-04-17 15:26:15 +00002845SDValue ARMTargetLowering::LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) const {
Jim Grosbach0e0da732009-05-12 23:59:14 +00002846 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
2847 MFI->setFrameAddressIsTaken(true);
Evan Cheng2457f2c2010-05-22 01:47:14 +00002848
Owen Andersone50ed302009-08-10 22:56:29 +00002849 EVT VT = Op.getValueType();
Jim Grosbach0e0da732009-05-12 23:59:14 +00002850 DebugLoc dl = Op.getDebugLoc(); // FIXME probably not meaningful
2851 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Evan Chengcd828612009-06-18 23:14:30 +00002852 unsigned FrameReg = (Subtarget->isThumb() || Subtarget->isTargetDarwin())
Jim Grosbach0e0da732009-05-12 23:59:14 +00002853 ? ARM::R7 : ARM::R11;
2854 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl, FrameReg, VT);
2855 while (Depth--)
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002856 FrameAddr = DAG.getLoad(VT, dl, DAG.getEntryNode(), FrameAddr,
2857 MachinePointerInfo(),
David Greene1b58cab2010-02-15 16:55:24 +00002858 false, false, 0);
Jim Grosbach0e0da732009-05-12 23:59:14 +00002859 return FrameAddr;
2860}
2861
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002862/// ExpandBITCAST - If the target supports VFP, this function is called to
Bob Wilson9f3f0612010-04-17 05:30:19 +00002863/// expand a bit convert where either the source or destination type is i64 to
2864/// use a VMOVDRR or VMOVRRD node. This should not be done when the non-i64
2865/// operand type is illegal (e.g., v2f32 for a target that doesn't support
2866/// vectors), since the legalizer won't know what to do with that.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002867static SDValue ExpandBITCAST(SDNode *N, SelectionDAG &DAG) {
Bob Wilson9f3f0612010-04-17 05:30:19 +00002868 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
2869 DebugLoc dl = N->getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00002870 SDValue Op = N->getOperand(0);
Bob Wilson164cd8b2010-04-14 20:45:23 +00002871
Bob Wilson9f3f0612010-04-17 05:30:19 +00002872 // This function is only supposed to be called for i64 types, either as the
2873 // source or destination of the bit convert.
2874 EVT SrcVT = Op.getValueType();
2875 EVT DstVT = N->getValueType(0);
2876 assert((SrcVT == MVT::i64 || DstVT == MVT::i64) &&
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002877 "ExpandBITCAST called for non-i64 type");
Bob Wilson164cd8b2010-04-14 20:45:23 +00002878
Bob Wilson9f3f0612010-04-17 05:30:19 +00002879 // Turn i64->f64 into VMOVDRR.
2880 if (SrcVT == MVT::i64 && TLI.isTypeLegal(DstVT)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002881 SDValue Lo = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, Op,
2882 DAG.getConstant(0, MVT::i32));
2883 SDValue Hi = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, Op,
2884 DAG.getConstant(1, MVT::i32));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002885 return DAG.getNode(ISD::BITCAST, dl, DstVT,
Bob Wilson1114f562010-06-11 22:45:25 +00002886 DAG.getNode(ARMISD::VMOVDRR, dl, MVT::f64, Lo, Hi));
Evan Chengc7c77292008-11-04 19:57:48 +00002887 }
Bob Wilson2dc4f542009-03-20 22:42:55 +00002888
Jim Grosbache5165492009-11-09 00:11:35 +00002889 // Turn f64->i64 into VMOVRRD.
Bob Wilson9f3f0612010-04-17 05:30:19 +00002890 if (DstVT == MVT::i64 && TLI.isTypeLegal(SrcVT)) {
2891 SDValue Cvt = DAG.getNode(ARMISD::VMOVRRD, dl,
2892 DAG.getVTList(MVT::i32, MVT::i32), &Op, 1);
2893 // Merge the pieces into a single i64 value.
2894 return DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, Cvt, Cvt.getValue(1));
2895 }
Bob Wilson2dc4f542009-03-20 22:42:55 +00002896
Bob Wilson9f3f0612010-04-17 05:30:19 +00002897 return SDValue();
Chris Lattner27a6c732007-11-24 07:07:01 +00002898}
2899
Bob Wilson5bafff32009-06-22 23:27:02 +00002900/// getZeroVector - Returns a vector of specified type with all zero elements.
Bob Wilsoncba270d2010-07-13 21:16:48 +00002901/// Zero vectors are used to represent vector negation and in those cases
2902/// will be implemented with the NEON VNEG instruction. However, VNEG does
2903/// not support i64 elements, so sometimes the zero vectors will need to be
2904/// explicitly constructed. Regardless, use a canonical VMOV to create the
2905/// zero vector.
Owen Andersone50ed302009-08-10 22:56:29 +00002906static SDValue getZeroVector(EVT VT, SelectionDAG &DAG, DebugLoc dl) {
Bob Wilson5bafff32009-06-22 23:27:02 +00002907 assert(VT.isVector() && "Expected a vector type");
Bob Wilsoncba270d2010-07-13 21:16:48 +00002908 // The canonical modified immediate encoding of a zero vector is....0!
2909 SDValue EncodedVal = DAG.getTargetConstant(0, MVT::i32);
2910 EVT VmovVT = VT.is128BitVector() ? MVT::v4i32 : MVT::v2i32;
2911 SDValue Vmov = DAG.getNode(ARMISD::VMOVIMM, dl, VmovVT, EncodedVal);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002912 return DAG.getNode(ISD::BITCAST, dl, VT, Vmov);
Bob Wilson5bafff32009-06-22 23:27:02 +00002913}
2914
Jim Grosbachb4a976c2009-10-31 21:00:56 +00002915/// LowerShiftRightParts - Lower SRA_PARTS, which returns two
2916/// i32 values and take a 2 x i32 value to shift plus a shift amount.
Dan Gohmand858e902010-04-17 15:26:15 +00002917SDValue ARMTargetLowering::LowerShiftRightParts(SDValue Op,
2918 SelectionDAG &DAG) const {
Jim Grosbachb4a976c2009-10-31 21:00:56 +00002919 assert(Op.getNumOperands() == 3 && "Not a double-shift!");
2920 EVT VT = Op.getValueType();
2921 unsigned VTBits = VT.getSizeInBits();
2922 DebugLoc dl = Op.getDebugLoc();
2923 SDValue ShOpLo = Op.getOperand(0);
2924 SDValue ShOpHi = Op.getOperand(1);
2925 SDValue ShAmt = Op.getOperand(2);
Evan Cheng218977b2010-07-13 19:27:42 +00002926 SDValue ARMcc;
Jim Grosbachbcf2f2c2009-10-31 21:42:19 +00002927 unsigned Opc = (Op.getOpcode() == ISD::SRA_PARTS) ? ISD::SRA : ISD::SRL;
Jim Grosbachb4a976c2009-10-31 21:00:56 +00002928
Jim Grosbachbcf2f2c2009-10-31 21:42:19 +00002929 assert(Op.getOpcode() == ISD::SRA_PARTS || Op.getOpcode() == ISD::SRL_PARTS);
2930
Jim Grosbachb4a976c2009-10-31 21:00:56 +00002931 SDValue RevShAmt = DAG.getNode(ISD::SUB, dl, MVT::i32,
2932 DAG.getConstant(VTBits, MVT::i32), ShAmt);
2933 SDValue Tmp1 = DAG.getNode(ISD::SRL, dl, VT, ShOpLo, ShAmt);
2934 SDValue ExtraShAmt = DAG.getNode(ISD::SUB, dl, MVT::i32, ShAmt,
2935 DAG.getConstant(VTBits, MVT::i32));
2936 SDValue Tmp2 = DAG.getNode(ISD::SHL, dl, VT, ShOpHi, RevShAmt);
2937 SDValue FalseVal = DAG.getNode(ISD::OR, dl, VT, Tmp1, Tmp2);
Jim Grosbachbcf2f2c2009-10-31 21:42:19 +00002938 SDValue TrueVal = DAG.getNode(Opc, dl, VT, ShOpHi, ExtraShAmt);
Jim Grosbachb4a976c2009-10-31 21:00:56 +00002939
2940 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
2941 SDValue Cmp = getARMCmp(ExtraShAmt, DAG.getConstant(0, MVT::i32), ISD::SETGE,
Evan Cheng218977b2010-07-13 19:27:42 +00002942 ARMcc, DAG, dl);
Jim Grosbachbcf2f2c2009-10-31 21:42:19 +00002943 SDValue Hi = DAG.getNode(Opc, dl, VT, ShOpHi, ShAmt);
Evan Cheng218977b2010-07-13 19:27:42 +00002944 SDValue Lo = DAG.getNode(ARMISD::CMOV, dl, VT, FalseVal, TrueVal, ARMcc,
Jim Grosbachb4a976c2009-10-31 21:00:56 +00002945 CCR, Cmp);
2946
2947 SDValue Ops[2] = { Lo, Hi };
2948 return DAG.getMergeValues(Ops, 2, dl);
2949}
2950
Jim Grosbachc2b879f2009-10-31 19:38:01 +00002951/// LowerShiftLeftParts - Lower SHL_PARTS, which returns two
2952/// i32 values and take a 2 x i32 value to shift plus a shift amount.
Dan Gohmand858e902010-04-17 15:26:15 +00002953SDValue ARMTargetLowering::LowerShiftLeftParts(SDValue Op,
2954 SelectionDAG &DAG) const {
Jim Grosbachc2b879f2009-10-31 19:38:01 +00002955 assert(Op.getNumOperands() == 3 && "Not a double-shift!");
2956 EVT VT = Op.getValueType();
2957 unsigned VTBits = VT.getSizeInBits();
2958 DebugLoc dl = Op.getDebugLoc();
2959 SDValue ShOpLo = Op.getOperand(0);
2960 SDValue ShOpHi = Op.getOperand(1);
2961 SDValue ShAmt = Op.getOperand(2);
Evan Cheng218977b2010-07-13 19:27:42 +00002962 SDValue ARMcc;
Jim Grosbachc2b879f2009-10-31 19:38:01 +00002963
2964 assert(Op.getOpcode() == ISD::SHL_PARTS);
2965 SDValue RevShAmt = DAG.getNode(ISD::SUB, dl, MVT::i32,
2966 DAG.getConstant(VTBits, MVT::i32), ShAmt);
2967 SDValue Tmp1 = DAG.getNode(ISD::SRL, dl, VT, ShOpLo, RevShAmt);
2968 SDValue ExtraShAmt = DAG.getNode(ISD::SUB, dl, MVT::i32, ShAmt,
2969 DAG.getConstant(VTBits, MVT::i32));
2970 SDValue Tmp2 = DAG.getNode(ISD::SHL, dl, VT, ShOpHi, ShAmt);
2971 SDValue Tmp3 = DAG.getNode(ISD::SHL, dl, VT, ShOpLo, ExtraShAmt);
2972
2973 SDValue FalseVal = DAG.getNode(ISD::OR, dl, VT, Tmp1, Tmp2);
2974 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
2975 SDValue Cmp = getARMCmp(ExtraShAmt, DAG.getConstant(0, MVT::i32), ISD::SETGE,
Evan Cheng218977b2010-07-13 19:27:42 +00002976 ARMcc, DAG, dl);
Jim Grosbachc2b879f2009-10-31 19:38:01 +00002977 SDValue Lo = DAG.getNode(ISD::SHL, dl, VT, ShOpLo, ShAmt);
Evan Cheng218977b2010-07-13 19:27:42 +00002978 SDValue Hi = DAG.getNode(ARMISD::CMOV, dl, VT, FalseVal, Tmp3, ARMcc,
Jim Grosbachc2b879f2009-10-31 19:38:01 +00002979 CCR, Cmp);
2980
2981 SDValue Ops[2] = { Lo, Hi };
2982 return DAG.getMergeValues(Ops, 2, dl);
2983}
2984
Jim Grosbach4725ca72010-09-08 03:54:02 +00002985SDValue ARMTargetLowering::LowerFLT_ROUNDS_(SDValue Op,
Nate Begemand1fb5832010-08-03 21:31:55 +00002986 SelectionDAG &DAG) const {
2987 // The rounding mode is in bits 23:22 of the FPSCR.
2988 // The ARM rounding mode value to FLT_ROUNDS mapping is 0->1, 1->2, 2->3, 3->0
2989 // The formula we use to implement this is (((FPSCR + 1 << 22) >> 22) & 3)
2990 // so that the shift + and get folded into a bitfield extract.
2991 DebugLoc dl = Op.getDebugLoc();
2992 SDValue FPSCR = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, MVT::i32,
2993 DAG.getConstant(Intrinsic::arm_get_fpscr,
2994 MVT::i32));
Jim Grosbach4725ca72010-09-08 03:54:02 +00002995 SDValue FltRounds = DAG.getNode(ISD::ADD, dl, MVT::i32, FPSCR,
Nate Begemand1fb5832010-08-03 21:31:55 +00002996 DAG.getConstant(1U << 22, MVT::i32));
2997 SDValue RMODE = DAG.getNode(ISD::SRL, dl, MVT::i32, FltRounds,
2998 DAG.getConstant(22, MVT::i32));
Jim Grosbach4725ca72010-09-08 03:54:02 +00002999 return DAG.getNode(ISD::AND, dl, MVT::i32, RMODE,
Nate Begemand1fb5832010-08-03 21:31:55 +00003000 DAG.getConstant(3, MVT::i32));
3001}
3002
Jim Grosbach3482c802010-01-18 19:58:49 +00003003static SDValue LowerCTTZ(SDNode *N, SelectionDAG &DAG,
3004 const ARMSubtarget *ST) {
3005 EVT VT = N->getValueType(0);
3006 DebugLoc dl = N->getDebugLoc();
3007
3008 if (!ST->hasV6T2Ops())
3009 return SDValue();
3010
3011 SDValue rbit = DAG.getNode(ARMISD::RBIT, dl, VT, N->getOperand(0));
3012 return DAG.getNode(ISD::CTLZ, dl, VT, rbit);
3013}
3014
Bob Wilson5bafff32009-06-22 23:27:02 +00003015static SDValue LowerShift(SDNode *N, SelectionDAG &DAG,
3016 const ARMSubtarget *ST) {
Owen Andersone50ed302009-08-10 22:56:29 +00003017 EVT VT = N->getValueType(0);
Bob Wilson5bafff32009-06-22 23:27:02 +00003018 DebugLoc dl = N->getDebugLoc();
3019
Bob Wilsond5448bb2010-11-18 21:16:28 +00003020 if (!VT.isVector())
3021 return SDValue();
3022
Bob Wilson5bafff32009-06-22 23:27:02 +00003023 // Lower vector shifts on NEON to use VSHL.
Bob Wilsond5448bb2010-11-18 21:16:28 +00003024 assert(ST->hasNEON() && "unexpected vector shift");
Bob Wilson5bafff32009-06-22 23:27:02 +00003025
Bob Wilsond5448bb2010-11-18 21:16:28 +00003026 // Left shifts translate directly to the vshiftu intrinsic.
3027 if (N->getOpcode() == ISD::SHL)
Bob Wilson5bafff32009-06-22 23:27:02 +00003028 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Bob Wilsond5448bb2010-11-18 21:16:28 +00003029 DAG.getConstant(Intrinsic::arm_neon_vshiftu, MVT::i32),
3030 N->getOperand(0), N->getOperand(1));
3031
3032 assert((N->getOpcode() == ISD::SRA ||
3033 N->getOpcode() == ISD::SRL) && "unexpected vector shift opcode");
3034
3035 // NEON uses the same intrinsics for both left and right shifts. For
3036 // right shifts, the shift amounts are negative, so negate the vector of
3037 // shift amounts.
3038 EVT ShiftVT = N->getOperand(1).getValueType();
3039 SDValue NegatedCount = DAG.getNode(ISD::SUB, dl, ShiftVT,
3040 getZeroVector(ShiftVT, DAG, dl),
3041 N->getOperand(1));
3042 Intrinsic::ID vshiftInt = (N->getOpcode() == ISD::SRA ?
3043 Intrinsic::arm_neon_vshifts :
3044 Intrinsic::arm_neon_vshiftu);
3045 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
3046 DAG.getConstant(vshiftInt, MVT::i32),
3047 N->getOperand(0), NegatedCount);
3048}
3049
3050static SDValue Expand64BitShift(SDNode *N, SelectionDAG &DAG,
3051 const ARMSubtarget *ST) {
3052 EVT VT = N->getValueType(0);
3053 DebugLoc dl = N->getDebugLoc();
Bob Wilson5bafff32009-06-22 23:27:02 +00003054
Eli Friedmance392eb2009-08-22 03:13:10 +00003055 // We can get here for a node like i32 = ISD::SHL i32, i64
3056 if (VT != MVT::i64)
3057 return SDValue();
3058
3059 assert((N->getOpcode() == ISD::SRL || N->getOpcode() == ISD::SRA) &&
Chris Lattner27a6c732007-11-24 07:07:01 +00003060 "Unknown shift to lower!");
Duncan Sands1607f052008-12-01 11:39:25 +00003061
Chris Lattner27a6c732007-11-24 07:07:01 +00003062 // We only lower SRA, SRL of 1 here, all others use generic lowering.
3063 if (!isa<ConstantSDNode>(N->getOperand(1)) ||
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00003064 cast<ConstantSDNode>(N->getOperand(1))->getZExtValue() != 1)
Duncan Sands1607f052008-12-01 11:39:25 +00003065 return SDValue();
Bob Wilson2dc4f542009-03-20 22:42:55 +00003066
Chris Lattner27a6c732007-11-24 07:07:01 +00003067 // If we are in thumb mode, we don't have RRX.
David Goodwinf1daf7d2009-07-08 23:10:31 +00003068 if (ST->isThumb1Only()) return SDValue();
Bob Wilson2dc4f542009-03-20 22:42:55 +00003069
Chris Lattner27a6c732007-11-24 07:07:01 +00003070 // Okay, we have a 64-bit SRA or SRL of 1. Lower this to an RRX expr.
Owen Anderson825b72b2009-08-11 20:47:22 +00003071 SDValue Lo = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(0),
Bob Wilsonab3912e2010-05-25 03:36:52 +00003072 DAG.getConstant(0, MVT::i32));
Owen Anderson825b72b2009-08-11 20:47:22 +00003073 SDValue Hi = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(0),
Bob Wilsonab3912e2010-05-25 03:36:52 +00003074 DAG.getConstant(1, MVT::i32));
Bob Wilson2dc4f542009-03-20 22:42:55 +00003075
Chris Lattner27a6c732007-11-24 07:07:01 +00003076 // First, build a SRA_FLAG/SRL_FLAG op, which shifts the top part by one and
3077 // captures the result into a carry flag.
3078 unsigned Opc = N->getOpcode() == ISD::SRL ? ARMISD::SRL_FLAG:ARMISD::SRA_FLAG;
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00003079 Hi = DAG.getNode(Opc, dl, DAG.getVTList(MVT::i32, MVT::Glue), &Hi, 1);
Bob Wilson2dc4f542009-03-20 22:42:55 +00003080
Chris Lattner27a6c732007-11-24 07:07:01 +00003081 // The low part is an ARMISD::RRX operand, which shifts the carry in.
Owen Anderson825b72b2009-08-11 20:47:22 +00003082 Lo = DAG.getNode(ARMISD::RRX, dl, MVT::i32, Lo, Hi.getValue(1));
Bob Wilson2dc4f542009-03-20 22:42:55 +00003083
Chris Lattner27a6c732007-11-24 07:07:01 +00003084 // Merge the pieces into a single i64 value.
Owen Anderson825b72b2009-08-11 20:47:22 +00003085 return DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, Lo, Hi);
Chris Lattner27a6c732007-11-24 07:07:01 +00003086}
3087
Bob Wilson5bafff32009-06-22 23:27:02 +00003088static SDValue LowerVSETCC(SDValue Op, SelectionDAG &DAG) {
3089 SDValue TmpOp0, TmpOp1;
3090 bool Invert = false;
3091 bool Swap = false;
3092 unsigned Opc = 0;
3093
3094 SDValue Op0 = Op.getOperand(0);
3095 SDValue Op1 = Op.getOperand(1);
3096 SDValue CC = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00003097 EVT VT = Op.getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00003098 ISD::CondCode SetCCOpcode = cast<CondCodeSDNode>(CC)->get();
3099 DebugLoc dl = Op.getDebugLoc();
3100
3101 if (Op.getOperand(1).getValueType().isFloatingPoint()) {
3102 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00003103 default: llvm_unreachable("Illegal FP comparison"); break;
Bob Wilson5bafff32009-06-22 23:27:02 +00003104 case ISD::SETUNE:
3105 case ISD::SETNE: Invert = true; // Fallthrough
3106 case ISD::SETOEQ:
3107 case ISD::SETEQ: Opc = ARMISD::VCEQ; break;
3108 case ISD::SETOLT:
3109 case ISD::SETLT: Swap = true; // Fallthrough
3110 case ISD::SETOGT:
3111 case ISD::SETGT: Opc = ARMISD::VCGT; break;
3112 case ISD::SETOLE:
3113 case ISD::SETLE: Swap = true; // Fallthrough
3114 case ISD::SETOGE:
3115 case ISD::SETGE: Opc = ARMISD::VCGE; break;
3116 case ISD::SETUGE: Swap = true; // Fallthrough
3117 case ISD::SETULE: Invert = true; Opc = ARMISD::VCGT; break;
3118 case ISD::SETUGT: Swap = true; // Fallthrough
3119 case ISD::SETULT: Invert = true; Opc = ARMISD::VCGE; break;
3120 case ISD::SETUEQ: Invert = true; // Fallthrough
3121 case ISD::SETONE:
3122 // Expand this to (OLT | OGT).
3123 TmpOp0 = Op0;
3124 TmpOp1 = Op1;
3125 Opc = ISD::OR;
3126 Op0 = DAG.getNode(ARMISD::VCGT, dl, VT, TmpOp1, TmpOp0);
3127 Op1 = DAG.getNode(ARMISD::VCGT, dl, VT, TmpOp0, TmpOp1);
3128 break;
3129 case ISD::SETUO: Invert = true; // Fallthrough
3130 case ISD::SETO:
3131 // Expand this to (OLT | OGE).
3132 TmpOp0 = Op0;
3133 TmpOp1 = Op1;
3134 Opc = ISD::OR;
3135 Op0 = DAG.getNode(ARMISD::VCGT, dl, VT, TmpOp1, TmpOp0);
3136 Op1 = DAG.getNode(ARMISD::VCGE, dl, VT, TmpOp0, TmpOp1);
3137 break;
3138 }
3139 } else {
3140 // Integer comparisons.
3141 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00003142 default: llvm_unreachable("Illegal integer comparison"); break;
Bob Wilson5bafff32009-06-22 23:27:02 +00003143 case ISD::SETNE: Invert = true;
3144 case ISD::SETEQ: Opc = ARMISD::VCEQ; break;
3145 case ISD::SETLT: Swap = true;
3146 case ISD::SETGT: Opc = ARMISD::VCGT; break;
3147 case ISD::SETLE: Swap = true;
3148 case ISD::SETGE: Opc = ARMISD::VCGE; break;
3149 case ISD::SETULT: Swap = true;
3150 case ISD::SETUGT: Opc = ARMISD::VCGTU; break;
3151 case ISD::SETULE: Swap = true;
3152 case ISD::SETUGE: Opc = ARMISD::VCGEU; break;
3153 }
3154
Nick Lewycky7f6aa2b2009-07-08 03:04:38 +00003155 // Detect VTST (Vector Test Bits) = icmp ne (and (op0, op1), zero).
Bob Wilson5bafff32009-06-22 23:27:02 +00003156 if (Opc == ARMISD::VCEQ) {
3157
3158 SDValue AndOp;
3159 if (ISD::isBuildVectorAllZeros(Op1.getNode()))
3160 AndOp = Op0;
3161 else if (ISD::isBuildVectorAllZeros(Op0.getNode()))
3162 AndOp = Op1;
3163
3164 // Ignore bitconvert.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003165 if (AndOp.getNode() && AndOp.getOpcode() == ISD::BITCAST)
Bob Wilson5bafff32009-06-22 23:27:02 +00003166 AndOp = AndOp.getOperand(0);
3167
3168 if (AndOp.getNode() && AndOp.getOpcode() == ISD::AND) {
3169 Opc = ARMISD::VTST;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003170 Op0 = DAG.getNode(ISD::BITCAST, dl, VT, AndOp.getOperand(0));
3171 Op1 = DAG.getNode(ISD::BITCAST, dl, VT, AndOp.getOperand(1));
Bob Wilson5bafff32009-06-22 23:27:02 +00003172 Invert = !Invert;
3173 }
3174 }
3175 }
3176
3177 if (Swap)
3178 std::swap(Op0, Op1);
3179
Owen Andersonc24cb352010-11-08 23:21:22 +00003180 // If one of the operands is a constant vector zero, attempt to fold the
3181 // comparison to a specialized compare-against-zero form.
3182 SDValue SingleOp;
3183 if (ISD::isBuildVectorAllZeros(Op1.getNode()))
3184 SingleOp = Op0;
3185 else if (ISD::isBuildVectorAllZeros(Op0.getNode())) {
3186 if (Opc == ARMISD::VCGE)
3187 Opc = ARMISD::VCLEZ;
3188 else if (Opc == ARMISD::VCGT)
3189 Opc = ARMISD::VCLTZ;
3190 SingleOp = Op1;
3191 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003192
Owen Andersonc24cb352010-11-08 23:21:22 +00003193 SDValue Result;
3194 if (SingleOp.getNode()) {
3195 switch (Opc) {
3196 case ARMISD::VCEQ:
3197 Result = DAG.getNode(ARMISD::VCEQZ, dl, VT, SingleOp); break;
3198 case ARMISD::VCGE:
3199 Result = DAG.getNode(ARMISD::VCGEZ, dl, VT, SingleOp); break;
3200 case ARMISD::VCLEZ:
3201 Result = DAG.getNode(ARMISD::VCLEZ, dl, VT, SingleOp); break;
3202 case ARMISD::VCGT:
3203 Result = DAG.getNode(ARMISD::VCGTZ, dl, VT, SingleOp); break;
3204 case ARMISD::VCLTZ:
3205 Result = DAG.getNode(ARMISD::VCLTZ, dl, VT, SingleOp); break;
3206 default:
3207 Result = DAG.getNode(Opc, dl, VT, Op0, Op1);
3208 }
3209 } else {
3210 Result = DAG.getNode(Opc, dl, VT, Op0, Op1);
3211 }
Bob Wilson5bafff32009-06-22 23:27:02 +00003212
3213 if (Invert)
3214 Result = DAG.getNOT(dl, Result, VT);
3215
3216 return Result;
3217}
3218
Bob Wilsond3c42842010-06-14 22:19:57 +00003219/// isNEONModifiedImm - Check if the specified splat value corresponds to a
3220/// valid vector constant for a NEON instruction with a "modified immediate"
Bob Wilsoncba270d2010-07-13 21:16:48 +00003221/// operand (e.g., VMOV). If so, return the encoded value.
Bob Wilsond3c42842010-06-14 22:19:57 +00003222static SDValue isNEONModifiedImm(uint64_t SplatBits, uint64_t SplatUndef,
3223 unsigned SplatBitSize, SelectionDAG &DAG,
Owen Anderson36fa3ea2010-11-05 21:57:54 +00003224 EVT &VT, bool is128Bits, NEONModImmType type) {
Bob Wilson6dce00c2010-07-13 04:44:34 +00003225 unsigned OpCmode, Imm;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003226
Bob Wilson827b2102010-06-15 19:05:35 +00003227 // SplatBitSize is set to the smallest size that splats the vector, so a
3228 // zero vector will always have SplatBitSize == 8. However, NEON modified
3229 // immediate instructions others than VMOV do not support the 8-bit encoding
3230 // of a zero vector, and the default encoding of zero is supposed to be the
3231 // 32-bit version.
3232 if (SplatBits == 0)
3233 SplatBitSize = 32;
3234
Bob Wilson5bafff32009-06-22 23:27:02 +00003235 switch (SplatBitSize) {
3236 case 8:
Owen Anderson36fa3ea2010-11-05 21:57:54 +00003237 if (type != VMOVModImm)
Bob Wilson7e3f0d22010-07-14 06:31:50 +00003238 return SDValue();
Bob Wilson1a913ed2010-06-11 21:34:50 +00003239 // Any 1-byte value is OK. Op=0, Cmode=1110.
Bob Wilson5bafff32009-06-22 23:27:02 +00003240 assert((SplatBits & ~0xff) == 0 && "one byte splat value is too big");
Bob Wilson6dce00c2010-07-13 04:44:34 +00003241 OpCmode = 0xe;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003242 Imm = SplatBits;
Bob Wilsoncba270d2010-07-13 21:16:48 +00003243 VT = is128Bits ? MVT::v16i8 : MVT::v8i8;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003244 break;
Bob Wilson5bafff32009-06-22 23:27:02 +00003245
3246 case 16:
3247 // NEON's 16-bit VMOV supports splat values where only one byte is nonzero.
Bob Wilsoncba270d2010-07-13 21:16:48 +00003248 VT = is128Bits ? MVT::v8i16 : MVT::v4i16;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003249 if ((SplatBits & ~0xff) == 0) {
3250 // Value = 0x00nn: Op=x, Cmode=100x.
Bob Wilson6dce00c2010-07-13 04:44:34 +00003251 OpCmode = 0x8;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003252 Imm = SplatBits;
3253 break;
3254 }
3255 if ((SplatBits & ~0xff00) == 0) {
3256 // Value = 0xnn00: Op=x, Cmode=101x.
Bob Wilson6dce00c2010-07-13 04:44:34 +00003257 OpCmode = 0xa;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003258 Imm = SplatBits >> 8;
3259 break;
3260 }
3261 return SDValue();
Bob Wilson5bafff32009-06-22 23:27:02 +00003262
3263 case 32:
3264 // NEON's 32-bit VMOV supports splat values where:
3265 // * only one byte is nonzero, or
3266 // * the least significant byte is 0xff and the second byte is nonzero, or
3267 // * the least significant 2 bytes are 0xff and the third is nonzero.
Bob Wilsoncba270d2010-07-13 21:16:48 +00003268 VT = is128Bits ? MVT::v4i32 : MVT::v2i32;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003269 if ((SplatBits & ~0xff) == 0) {
3270 // Value = 0x000000nn: Op=x, Cmode=000x.
Bob Wilson6dce00c2010-07-13 04:44:34 +00003271 OpCmode = 0;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003272 Imm = SplatBits;
3273 break;
3274 }
3275 if ((SplatBits & ~0xff00) == 0) {
3276 // Value = 0x0000nn00: Op=x, Cmode=001x.
Bob Wilson6dce00c2010-07-13 04:44:34 +00003277 OpCmode = 0x2;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003278 Imm = SplatBits >> 8;
3279 break;
3280 }
3281 if ((SplatBits & ~0xff0000) == 0) {
3282 // Value = 0x00nn0000: Op=x, Cmode=010x.
Bob Wilson6dce00c2010-07-13 04:44:34 +00003283 OpCmode = 0x4;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003284 Imm = SplatBits >> 16;
3285 break;
3286 }
3287 if ((SplatBits & ~0xff000000) == 0) {
3288 // Value = 0xnn000000: Op=x, Cmode=011x.
Bob Wilson6dce00c2010-07-13 04:44:34 +00003289 OpCmode = 0x6;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003290 Imm = SplatBits >> 24;
3291 break;
3292 }
Bob Wilson5bafff32009-06-22 23:27:02 +00003293
Owen Anderson36fa3ea2010-11-05 21:57:54 +00003294 // cmode == 0b1100 and cmode == 0b1101 are not supported for VORR or VBIC
3295 if (type == OtherModImm) return SDValue();
3296
Bob Wilson5bafff32009-06-22 23:27:02 +00003297 if ((SplatBits & ~0xffff) == 0 &&
Bob Wilson1a913ed2010-06-11 21:34:50 +00003298 ((SplatBits | SplatUndef) & 0xff) == 0xff) {
3299 // Value = 0x0000nnff: Op=x, Cmode=1100.
Bob Wilson6dce00c2010-07-13 04:44:34 +00003300 OpCmode = 0xc;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003301 Imm = SplatBits >> 8;
3302 SplatBits |= 0xff;
3303 break;
3304 }
Bob Wilson5bafff32009-06-22 23:27:02 +00003305
3306 if ((SplatBits & ~0xffffff) == 0 &&
Bob Wilson1a913ed2010-06-11 21:34:50 +00003307 ((SplatBits | SplatUndef) & 0xffff) == 0xffff) {
3308 // Value = 0x00nnffff: Op=x, Cmode=1101.
Bob Wilson6dce00c2010-07-13 04:44:34 +00003309 OpCmode = 0xd;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003310 Imm = SplatBits >> 16;
3311 SplatBits |= 0xffff;
3312 break;
3313 }
Bob Wilson5bafff32009-06-22 23:27:02 +00003314
3315 // Note: there are a few 32-bit splat values (specifically: 00ffff00,
3316 // ff000000, ff0000ff, and ffff00ff) that are valid for VMOV.I64 but not
3317 // VMOV.I32. A (very) minor optimization would be to replicate the value
3318 // and fall through here to test for a valid 64-bit splat. But, then the
3319 // caller would also need to check and handle the change in size.
Bob Wilson1a913ed2010-06-11 21:34:50 +00003320 return SDValue();
Bob Wilson5bafff32009-06-22 23:27:02 +00003321
3322 case 64: {
Owen Anderson36fa3ea2010-11-05 21:57:54 +00003323 if (type != VMOVModImm)
Bob Wilson827b2102010-06-15 19:05:35 +00003324 return SDValue();
Bob Wilson7e3f0d22010-07-14 06:31:50 +00003325 // NEON has a 64-bit VMOV splat where each byte is either 0 or 0xff.
Bob Wilson5bafff32009-06-22 23:27:02 +00003326 uint64_t BitMask = 0xff;
3327 uint64_t Val = 0;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003328 unsigned ImmMask = 1;
3329 Imm = 0;
Bob Wilson5bafff32009-06-22 23:27:02 +00003330 for (int ByteNum = 0; ByteNum < 8; ++ByteNum) {
Bob Wilson1a913ed2010-06-11 21:34:50 +00003331 if (((SplatBits | SplatUndef) & BitMask) == BitMask) {
Bob Wilson5bafff32009-06-22 23:27:02 +00003332 Val |= BitMask;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003333 Imm |= ImmMask;
3334 } else if ((SplatBits & BitMask) != 0) {
Bob Wilson5bafff32009-06-22 23:27:02 +00003335 return SDValue();
Bob Wilson1a913ed2010-06-11 21:34:50 +00003336 }
Bob Wilson5bafff32009-06-22 23:27:02 +00003337 BitMask <<= 8;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003338 ImmMask <<= 1;
Bob Wilson5bafff32009-06-22 23:27:02 +00003339 }
Bob Wilson1a913ed2010-06-11 21:34:50 +00003340 // Op=1, Cmode=1110.
Bob Wilson6dce00c2010-07-13 04:44:34 +00003341 OpCmode = 0x1e;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003342 SplatBits = Val;
Bob Wilsoncba270d2010-07-13 21:16:48 +00003343 VT = is128Bits ? MVT::v2i64 : MVT::v1i64;
Bob Wilson5bafff32009-06-22 23:27:02 +00003344 break;
3345 }
3346
Bob Wilson1a913ed2010-06-11 21:34:50 +00003347 default:
Bob Wilsondc076da2010-06-19 05:32:09 +00003348 llvm_unreachable("unexpected size for isNEONModifiedImm");
Bob Wilson1a913ed2010-06-11 21:34:50 +00003349 return SDValue();
3350 }
3351
Bob Wilsoncba270d2010-07-13 21:16:48 +00003352 unsigned EncodedVal = ARM_AM::createNEONModImm(OpCmode, Imm);
3353 return DAG.getTargetConstant(EncodedVal, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00003354}
3355
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003356static bool isVEXTMask(const SmallVectorImpl<int> &M, EVT VT,
3357 bool &ReverseVEXT, unsigned &Imm) {
Bob Wilsonde95c1b82009-08-19 17:03:43 +00003358 unsigned NumElts = VT.getVectorNumElements();
3359 ReverseVEXT = false;
Bob Wilson7aaf5bf2010-08-17 05:54:34 +00003360
3361 // Assume that the first shuffle index is not UNDEF. Fail if it is.
3362 if (M[0] < 0)
3363 return false;
3364
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003365 Imm = M[0];
Bob Wilsonde95c1b82009-08-19 17:03:43 +00003366
3367 // If this is a VEXT shuffle, the immediate value is the index of the first
3368 // element. The other shuffle indices must be the successive elements after
3369 // the first one.
3370 unsigned ExpectedElt = Imm;
3371 for (unsigned i = 1; i < NumElts; ++i) {
Bob Wilsonde95c1b82009-08-19 17:03:43 +00003372 // Increment the expected index. If it wraps around, it may still be
3373 // a VEXT but the source vectors must be swapped.
3374 ExpectedElt += 1;
3375 if (ExpectedElt == NumElts * 2) {
3376 ExpectedElt = 0;
3377 ReverseVEXT = true;
3378 }
3379
Bob Wilson7aaf5bf2010-08-17 05:54:34 +00003380 if (M[i] < 0) continue; // ignore UNDEF indices
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003381 if (ExpectedElt != static_cast<unsigned>(M[i]))
Bob Wilsonde95c1b82009-08-19 17:03:43 +00003382 return false;
3383 }
3384
3385 // Adjust the index value if the source operands will be swapped.
3386 if (ReverseVEXT)
3387 Imm -= NumElts;
3388
Bob Wilsonde95c1b82009-08-19 17:03:43 +00003389 return true;
3390}
3391
Bob Wilson8bb9e482009-07-26 00:39:34 +00003392/// isVREVMask - Check if a vector shuffle corresponds to a VREV
3393/// instruction with the specified blocksize. (The order of the elements
3394/// within each block of the vector is reversed.)
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003395static bool isVREVMask(const SmallVectorImpl<int> &M, EVT VT,
3396 unsigned BlockSize) {
Bob Wilson8bb9e482009-07-26 00:39:34 +00003397 assert((BlockSize==16 || BlockSize==32 || BlockSize==64) &&
3398 "Only possible block sizes for VREV are: 16, 32, 64");
3399
Bob Wilson8bb9e482009-07-26 00:39:34 +00003400 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
Bob Wilson20d10812009-10-21 21:36:27 +00003401 if (EltSz == 64)
3402 return false;
3403
3404 unsigned NumElts = VT.getVectorNumElements();
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003405 unsigned BlockElts = M[0] + 1;
Bob Wilson7aaf5bf2010-08-17 05:54:34 +00003406 // If the first shuffle index is UNDEF, be optimistic.
3407 if (M[0] < 0)
3408 BlockElts = BlockSize / EltSz;
Bob Wilson8bb9e482009-07-26 00:39:34 +00003409
3410 if (BlockSize <= EltSz || BlockSize != BlockElts * EltSz)
3411 return false;
3412
3413 for (unsigned i = 0; i < NumElts; ++i) {
Bob Wilson7aaf5bf2010-08-17 05:54:34 +00003414 if (M[i] < 0) continue; // ignore UNDEF indices
3415 if ((unsigned) M[i] != (i - i%BlockElts) + (BlockElts - 1 - i%BlockElts))
Bob Wilson8bb9e482009-07-26 00:39:34 +00003416 return false;
3417 }
3418
3419 return true;
3420}
3421
Bob Wilsonc692cb72009-08-21 20:54:19 +00003422static bool isVTRNMask(const SmallVectorImpl<int> &M, EVT VT,
3423 unsigned &WhichResult) {
Bob Wilson20d10812009-10-21 21:36:27 +00003424 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
3425 if (EltSz == 64)
3426 return false;
3427
Bob Wilsonc692cb72009-08-21 20:54:19 +00003428 unsigned NumElts = VT.getVectorNumElements();
3429 WhichResult = (M[0] == 0 ? 0 : 1);
3430 for (unsigned i = 0; i < NumElts; i += 2) {
Bob Wilson7aaf5bf2010-08-17 05:54:34 +00003431 if ((M[i] >= 0 && (unsigned) M[i] != i + WhichResult) ||
3432 (M[i+1] >= 0 && (unsigned) M[i+1] != i + NumElts + WhichResult))
Bob Wilsonc692cb72009-08-21 20:54:19 +00003433 return false;
3434 }
3435 return true;
3436}
3437
Bob Wilson324f4f12009-12-03 06:40:55 +00003438/// isVTRN_v_undef_Mask - Special case of isVTRNMask for canonical form of
3439/// "vector_shuffle v, v", i.e., "vector_shuffle v, undef".
3440/// Mask is e.g., <0, 0, 2, 2> instead of <0, 4, 2, 6>.
3441static bool isVTRN_v_undef_Mask(const SmallVectorImpl<int> &M, EVT VT,
3442 unsigned &WhichResult) {
3443 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
3444 if (EltSz == 64)
3445 return false;
3446
3447 unsigned NumElts = VT.getVectorNumElements();
3448 WhichResult = (M[0] == 0 ? 0 : 1);
3449 for (unsigned i = 0; i < NumElts; i += 2) {
Bob Wilson7aaf5bf2010-08-17 05:54:34 +00003450 if ((M[i] >= 0 && (unsigned) M[i] != i + WhichResult) ||
3451 (M[i+1] >= 0 && (unsigned) M[i+1] != i + WhichResult))
Bob Wilson324f4f12009-12-03 06:40:55 +00003452 return false;
3453 }
3454 return true;
3455}
3456
Bob Wilsonc692cb72009-08-21 20:54:19 +00003457static bool isVUZPMask(const SmallVectorImpl<int> &M, EVT VT,
3458 unsigned &WhichResult) {
Bob Wilson20d10812009-10-21 21:36:27 +00003459 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
3460 if (EltSz == 64)
3461 return false;
3462
Bob Wilsonc692cb72009-08-21 20:54:19 +00003463 unsigned NumElts = VT.getVectorNumElements();
3464 WhichResult = (M[0] == 0 ? 0 : 1);
3465 for (unsigned i = 0; i != NumElts; ++i) {
Bob Wilson7aaf5bf2010-08-17 05:54:34 +00003466 if (M[i] < 0) continue; // ignore UNDEF indices
Bob Wilsonc692cb72009-08-21 20:54:19 +00003467 if ((unsigned) M[i] != 2 * i + WhichResult)
3468 return false;
3469 }
3470
3471 // VUZP.32 for 64-bit vectors is a pseudo-instruction alias for VTRN.32.
Bob Wilson20d10812009-10-21 21:36:27 +00003472 if (VT.is64BitVector() && EltSz == 32)
Bob Wilsonc692cb72009-08-21 20:54:19 +00003473 return false;
3474
3475 return true;
3476}
3477
Bob Wilson324f4f12009-12-03 06:40:55 +00003478/// isVUZP_v_undef_Mask - Special case of isVUZPMask for canonical form of
3479/// "vector_shuffle v, v", i.e., "vector_shuffle v, undef".
3480/// Mask is e.g., <0, 2, 0, 2> instead of <0, 2, 4, 6>,
3481static bool isVUZP_v_undef_Mask(const SmallVectorImpl<int> &M, EVT VT,
3482 unsigned &WhichResult) {
3483 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
3484 if (EltSz == 64)
3485 return false;
3486
3487 unsigned Half = VT.getVectorNumElements() / 2;
3488 WhichResult = (M[0] == 0 ? 0 : 1);
3489 for (unsigned j = 0; j != 2; ++j) {
3490 unsigned Idx = WhichResult;
3491 for (unsigned i = 0; i != Half; ++i) {
Bob Wilson7aaf5bf2010-08-17 05:54:34 +00003492 int MIdx = M[i + j * Half];
3493 if (MIdx >= 0 && (unsigned) MIdx != Idx)
Bob Wilson324f4f12009-12-03 06:40:55 +00003494 return false;
3495 Idx += 2;
3496 }
3497 }
3498
3499 // VUZP.32 for 64-bit vectors is a pseudo-instruction alias for VTRN.32.
3500 if (VT.is64BitVector() && EltSz == 32)
3501 return false;
3502
3503 return true;
3504}
3505
Bob Wilsonc692cb72009-08-21 20:54:19 +00003506static bool isVZIPMask(const SmallVectorImpl<int> &M, EVT VT,
3507 unsigned &WhichResult) {
Bob Wilson20d10812009-10-21 21:36:27 +00003508 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
3509 if (EltSz == 64)
3510 return false;
3511
Bob Wilsonc692cb72009-08-21 20:54:19 +00003512 unsigned NumElts = VT.getVectorNumElements();
3513 WhichResult = (M[0] == 0 ? 0 : 1);
3514 unsigned Idx = WhichResult * NumElts / 2;
3515 for (unsigned i = 0; i != NumElts; i += 2) {
Bob Wilson7aaf5bf2010-08-17 05:54:34 +00003516 if ((M[i] >= 0 && (unsigned) M[i] != Idx) ||
3517 (M[i+1] >= 0 && (unsigned) M[i+1] != Idx + NumElts))
Bob Wilsonc692cb72009-08-21 20:54:19 +00003518 return false;
3519 Idx += 1;
3520 }
3521
3522 // VZIP.32 for 64-bit vectors is a pseudo-instruction alias for VTRN.32.
Bob Wilson20d10812009-10-21 21:36:27 +00003523 if (VT.is64BitVector() && EltSz == 32)
Bob Wilsonc692cb72009-08-21 20:54:19 +00003524 return false;
3525
3526 return true;
3527}
3528
Bob Wilson324f4f12009-12-03 06:40:55 +00003529/// isVZIP_v_undef_Mask - Special case of isVZIPMask for canonical form of
3530/// "vector_shuffle v, v", i.e., "vector_shuffle v, undef".
3531/// Mask is e.g., <0, 0, 1, 1> instead of <0, 4, 1, 5>.
3532static bool isVZIP_v_undef_Mask(const SmallVectorImpl<int> &M, EVT VT,
3533 unsigned &WhichResult) {
3534 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
3535 if (EltSz == 64)
3536 return false;
3537
3538 unsigned NumElts = VT.getVectorNumElements();
3539 WhichResult = (M[0] == 0 ? 0 : 1);
3540 unsigned Idx = WhichResult * NumElts / 2;
3541 for (unsigned i = 0; i != NumElts; i += 2) {
Bob Wilson7aaf5bf2010-08-17 05:54:34 +00003542 if ((M[i] >= 0 && (unsigned) M[i] != Idx) ||
3543 (M[i+1] >= 0 && (unsigned) M[i+1] != Idx))
Bob Wilson324f4f12009-12-03 06:40:55 +00003544 return false;
3545 Idx += 1;
3546 }
3547
3548 // VZIP.32 for 64-bit vectors is a pseudo-instruction alias for VTRN.32.
3549 if (VT.is64BitVector() && EltSz == 32)
3550 return false;
3551
3552 return true;
3553}
3554
Dale Johannesenf630c712010-07-29 20:10:08 +00003555// If N is an integer constant that can be moved into a register in one
3556// instruction, return an SDValue of such a constant (will become a MOV
3557// instruction). Otherwise return null.
3558static SDValue IsSingleInstrConstant(SDValue N, SelectionDAG &DAG,
3559 const ARMSubtarget *ST, DebugLoc dl) {
3560 uint64_t Val;
3561 if (!isa<ConstantSDNode>(N))
3562 return SDValue();
3563 Val = cast<ConstantSDNode>(N)->getZExtValue();
3564
3565 if (ST->isThumb1Only()) {
3566 if (Val <= 255 || ~Val <= 255)
3567 return DAG.getConstant(Val, MVT::i32);
3568 } else {
3569 if (ARM_AM::getSOImmVal(Val) != -1 || ARM_AM::getSOImmVal(~Val) != -1)
3570 return DAG.getConstant(Val, MVT::i32);
3571 }
3572 return SDValue();
3573}
3574
Bob Wilson5bafff32009-06-22 23:27:02 +00003575// If this is a case we can't handle, return null and let the default
3576// expansion code take care of it.
Bob Wilson11a1dff2011-01-07 21:37:30 +00003577SDValue ARMTargetLowering::LowerBUILD_VECTOR(SDValue Op, SelectionDAG &DAG,
3578 const ARMSubtarget *ST) const {
Bob Wilsond06791f2009-08-13 01:57:47 +00003579 BuildVectorSDNode *BVN = cast<BuildVectorSDNode>(Op.getNode());
Bob Wilson5bafff32009-06-22 23:27:02 +00003580 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00003581 EVT VT = Op.getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00003582
3583 APInt SplatBits, SplatUndef;
3584 unsigned SplatBitSize;
3585 bool HasAnyUndefs;
3586 if (BVN->isConstantSplat(SplatBits, SplatUndef, SplatBitSize, HasAnyUndefs)) {
Anton Korobeynikov71624cc2009-08-29 00:08:18 +00003587 if (SplatBitSize <= 64) {
Bob Wilsond3c42842010-06-14 22:19:57 +00003588 // Check if an immediate VMOV works.
Bob Wilsoncba270d2010-07-13 21:16:48 +00003589 EVT VmovVT;
Bob Wilsond3c42842010-06-14 22:19:57 +00003590 SDValue Val = isNEONModifiedImm(SplatBits.getZExtValue(),
Bob Wilsoncba270d2010-07-13 21:16:48 +00003591 SplatUndef.getZExtValue(), SplatBitSize,
Owen Anderson36fa3ea2010-11-05 21:57:54 +00003592 DAG, VmovVT, VT.is128BitVector(),
3593 VMOVModImm);
Bob Wilsoncba270d2010-07-13 21:16:48 +00003594 if (Val.getNode()) {
3595 SDValue Vmov = DAG.getNode(ARMISD::VMOVIMM, dl, VmovVT, Val);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003596 return DAG.getNode(ISD::BITCAST, dl, VT, Vmov);
Bob Wilsoncba270d2010-07-13 21:16:48 +00003597 }
Bob Wilson7e3f0d22010-07-14 06:31:50 +00003598
3599 // Try an immediate VMVN.
3600 uint64_t NegatedImm = (SplatBits.getZExtValue() ^
3601 ((1LL << SplatBitSize) - 1));
3602 Val = isNEONModifiedImm(NegatedImm,
3603 SplatUndef.getZExtValue(), SplatBitSize,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003604 DAG, VmovVT, VT.is128BitVector(),
Owen Anderson36fa3ea2010-11-05 21:57:54 +00003605 VMVNModImm);
Bob Wilson7e3f0d22010-07-14 06:31:50 +00003606 if (Val.getNode()) {
3607 SDValue Vmov = DAG.getNode(ARMISD::VMVNIMM, dl, VmovVT, Val);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003608 return DAG.getNode(ISD::BITCAST, dl, VT, Vmov);
Bob Wilson7e3f0d22010-07-14 06:31:50 +00003609 }
Anton Korobeynikov71624cc2009-08-29 00:08:18 +00003610 }
Bob Wilsoncf661e22009-07-30 00:31:25 +00003611 }
3612
Bob Wilsonbe751cf2010-05-22 00:23:12 +00003613 // Scan through the operands to see if only one value is used.
3614 unsigned NumElts = VT.getVectorNumElements();
3615 bool isOnlyLowElement = true;
3616 bool usesOnlyOneValue = true;
3617 bool isConstant = true;
3618 SDValue Value;
3619 for (unsigned i = 0; i < NumElts; ++i) {
3620 SDValue V = Op.getOperand(i);
3621 if (V.getOpcode() == ISD::UNDEF)
3622 continue;
3623 if (i > 0)
3624 isOnlyLowElement = false;
3625 if (!isa<ConstantFPSDNode>(V) && !isa<ConstantSDNode>(V))
3626 isConstant = false;
3627
3628 if (!Value.getNode())
3629 Value = V;
3630 else if (V != Value)
3631 usesOnlyOneValue = false;
3632 }
3633
3634 if (!Value.getNode())
3635 return DAG.getUNDEF(VT);
3636
3637 if (isOnlyLowElement)
3638 return DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Value);
3639
Dale Johannesenf630c712010-07-29 20:10:08 +00003640 unsigned EltSize = VT.getVectorElementType().getSizeInBits();
3641
Dale Johannesen575cd142010-10-19 20:00:17 +00003642 // Use VDUP for non-constant splats. For f32 constant splats, reduce to
3643 // i32 and try again.
3644 if (usesOnlyOneValue && EltSize <= 32) {
3645 if (!isConstant)
3646 return DAG.getNode(ARMISD::VDUP, dl, VT, Value);
3647 if (VT.getVectorElementType().isFloatingPoint()) {
3648 SmallVector<SDValue, 8> Ops;
3649 for (unsigned i = 0; i < NumElts; ++i)
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003650 Ops.push_back(DAG.getNode(ISD::BITCAST, dl, MVT::i32,
Dale Johannesen575cd142010-10-19 20:00:17 +00003651 Op.getOperand(i)));
Nate Begemanbf5be262010-11-10 21:35:41 +00003652 EVT VecVT = EVT::getVectorVT(*DAG.getContext(), MVT::i32, NumElts);
3653 SDValue Val = DAG.getNode(ISD::BUILD_VECTOR, dl, VecVT, &Ops[0], NumElts);
Dale Johannesene4d31592010-10-20 22:03:37 +00003654 Val = LowerBUILD_VECTOR(Val, DAG, ST);
3655 if (Val.getNode())
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003656 return DAG.getNode(ISD::BITCAST, dl, VT, Val);
Dale Johannesenf630c712010-07-29 20:10:08 +00003657 }
Dale Johannesen575cd142010-10-19 20:00:17 +00003658 SDValue Val = IsSingleInstrConstant(Value, DAG, ST, dl);
3659 if (Val.getNode())
3660 return DAG.getNode(ARMISD::VDUP, dl, VT, Val);
Dale Johannesenf630c712010-07-29 20:10:08 +00003661 }
3662
3663 // If all elements are constants and the case above didn't get hit, fall back
3664 // to the default expansion, which will generate a load from the constant
3665 // pool.
Bob Wilsonbe751cf2010-05-22 00:23:12 +00003666 if (isConstant)
3667 return SDValue();
3668
Bob Wilson11a1dff2011-01-07 21:37:30 +00003669 // Empirical tests suggest this is rarely worth it for vectors of length <= 2.
3670 if (NumElts >= 4) {
3671 SDValue shuffle = ReconstructShuffle(Op, DAG);
3672 if (shuffle != SDValue())
3673 return shuffle;
3674 }
3675
Bob Wilsonbe751cf2010-05-22 00:23:12 +00003676 // Vectors with 32- or 64-bit elements can be built by directly assigning
Bob Wilson40cbe7d2010-06-04 00:04:02 +00003677 // the subregisters. Lower it to an ARMISD::BUILD_VECTOR so the operands
3678 // will be legalized.
Bob Wilsonbe751cf2010-05-22 00:23:12 +00003679 if (EltSize >= 32) {
3680 // Do the expansion with floating-point types, since that is what the VFP
3681 // registers are defined to use, and since i64 is not legal.
3682 EVT EltVT = EVT::getFloatingPointVT(EltSize);
3683 EVT VecVT = EVT::getVectorVT(*DAG.getContext(), EltVT, NumElts);
Bob Wilson40cbe7d2010-06-04 00:04:02 +00003684 SmallVector<SDValue, 8> Ops;
3685 for (unsigned i = 0; i < NumElts; ++i)
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003686 Ops.push_back(DAG.getNode(ISD::BITCAST, dl, EltVT, Op.getOperand(i)));
Bob Wilson40cbe7d2010-06-04 00:04:02 +00003687 SDValue Val = DAG.getNode(ARMISD::BUILD_VECTOR, dl, VecVT, &Ops[0],NumElts);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003688 return DAG.getNode(ISD::BITCAST, dl, VT, Val);
Bob Wilson5bafff32009-06-22 23:27:02 +00003689 }
3690
3691 return SDValue();
3692}
3693
Bob Wilson11a1dff2011-01-07 21:37:30 +00003694// Gather data to see if the operation can be modelled as a
Andrew Trick7fa75ce2011-01-19 02:26:13 +00003695// shuffle in combination with VEXTs.
Eric Christopher41262da2011-01-14 23:50:53 +00003696SDValue ARMTargetLowering::ReconstructShuffle(SDValue Op,
3697 SelectionDAG &DAG) const {
Bob Wilson11a1dff2011-01-07 21:37:30 +00003698 DebugLoc dl = Op.getDebugLoc();
3699 EVT VT = Op.getValueType();
3700 unsigned NumElts = VT.getVectorNumElements();
3701
3702 SmallVector<SDValue, 2> SourceVecs;
3703 SmallVector<unsigned, 2> MinElts;
3704 SmallVector<unsigned, 2> MaxElts;
Andrew Trick7fa75ce2011-01-19 02:26:13 +00003705
Bob Wilson11a1dff2011-01-07 21:37:30 +00003706 for (unsigned i = 0; i < NumElts; ++i) {
3707 SDValue V = Op.getOperand(i);
3708 if (V.getOpcode() == ISD::UNDEF)
3709 continue;
3710 else if (V.getOpcode() != ISD::EXTRACT_VECTOR_ELT) {
3711 // A shuffle can only come from building a vector from various
3712 // elements of other vectors.
3713 return SDValue();
3714 }
Andrew Trick7fa75ce2011-01-19 02:26:13 +00003715
Bob Wilson11a1dff2011-01-07 21:37:30 +00003716 // Record this extraction against the appropriate vector if possible...
3717 SDValue SourceVec = V.getOperand(0);
3718 unsigned EltNo = cast<ConstantSDNode>(V.getOperand(1))->getZExtValue();
3719 bool FoundSource = false;
3720 for (unsigned j = 0; j < SourceVecs.size(); ++j) {
3721 if (SourceVecs[j] == SourceVec) {
3722 if (MinElts[j] > EltNo)
3723 MinElts[j] = EltNo;
3724 if (MaxElts[j] < EltNo)
3725 MaxElts[j] = EltNo;
3726 FoundSource = true;
3727 break;
3728 }
3729 }
Andrew Trick7fa75ce2011-01-19 02:26:13 +00003730
Bob Wilson11a1dff2011-01-07 21:37:30 +00003731 // Or record a new source if not...
3732 if (!FoundSource) {
3733 SourceVecs.push_back(SourceVec);
3734 MinElts.push_back(EltNo);
3735 MaxElts.push_back(EltNo);
3736 }
3737 }
Andrew Trick7fa75ce2011-01-19 02:26:13 +00003738
Bob Wilson11a1dff2011-01-07 21:37:30 +00003739 // Currently only do something sane when at most two source vectors
3740 // involved.
3741 if (SourceVecs.size() > 2)
3742 return SDValue();
3743
3744 SDValue ShuffleSrcs[2] = {DAG.getUNDEF(VT), DAG.getUNDEF(VT) };
3745 int VEXTOffsets[2] = {0, 0};
Andrew Trick7fa75ce2011-01-19 02:26:13 +00003746
Bob Wilson11a1dff2011-01-07 21:37:30 +00003747 // This loop extracts the usage patterns of the source vectors
3748 // and prepares appropriate SDValues for a shuffle if possible.
3749 for (unsigned i = 0; i < SourceVecs.size(); ++i) {
3750 if (SourceVecs[i].getValueType() == VT) {
3751 // No VEXT necessary
3752 ShuffleSrcs[i] = SourceVecs[i];
3753 VEXTOffsets[i] = 0;
3754 continue;
3755 } else if (SourceVecs[i].getValueType().getVectorNumElements() < NumElts) {
3756 // It probably isn't worth padding out a smaller vector just to
3757 // break it down again in a shuffle.
3758 return SDValue();
3759 }
Andrew Trick7fa75ce2011-01-19 02:26:13 +00003760
Bob Wilson11a1dff2011-01-07 21:37:30 +00003761 // Since only 64-bit and 128-bit vectors are legal on ARM and
3762 // we've eliminated the other cases...
Bob Wilson70f85732011-01-07 23:40:46 +00003763 assert(SourceVecs[i].getValueType().getVectorNumElements() == 2*NumElts &&
3764 "unexpected vector sizes in ReconstructShuffle");
Andrew Trick7fa75ce2011-01-19 02:26:13 +00003765
Bob Wilson11a1dff2011-01-07 21:37:30 +00003766 if (MaxElts[i] - MinElts[i] >= NumElts) {
3767 // Span too large for a VEXT to cope
3768 return SDValue();
Andrew Trick7fa75ce2011-01-19 02:26:13 +00003769 }
3770
Bob Wilson11a1dff2011-01-07 21:37:30 +00003771 if (MinElts[i] >= NumElts) {
3772 // The extraction can just take the second half
3773 VEXTOffsets[i] = NumElts;
Eric Christopher41262da2011-01-14 23:50:53 +00003774 ShuffleSrcs[i] = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, VT,
3775 SourceVecs[i],
Bob Wilson11a1dff2011-01-07 21:37:30 +00003776 DAG.getIntPtrConstant(NumElts));
3777 } else if (MaxElts[i] < NumElts) {
3778 // The extraction can just take the first half
3779 VEXTOffsets[i] = 0;
Eric Christopher41262da2011-01-14 23:50:53 +00003780 ShuffleSrcs[i] = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, VT,
3781 SourceVecs[i],
Bob Wilson11a1dff2011-01-07 21:37:30 +00003782 DAG.getIntPtrConstant(0));
3783 } else {
3784 // An actual VEXT is needed
3785 VEXTOffsets[i] = MinElts[i];
Eric Christopher41262da2011-01-14 23:50:53 +00003786 SDValue VEXTSrc1 = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, VT,
3787 SourceVecs[i],
Bob Wilson11a1dff2011-01-07 21:37:30 +00003788 DAG.getIntPtrConstant(0));
Eric Christopher41262da2011-01-14 23:50:53 +00003789 SDValue VEXTSrc2 = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, VT,
3790 SourceVecs[i],
Bob Wilson11a1dff2011-01-07 21:37:30 +00003791 DAG.getIntPtrConstant(NumElts));
3792 ShuffleSrcs[i] = DAG.getNode(ARMISD::VEXT, dl, VT, VEXTSrc1, VEXTSrc2,
3793 DAG.getConstant(VEXTOffsets[i], MVT::i32));
3794 }
3795 }
Andrew Trick7fa75ce2011-01-19 02:26:13 +00003796
Bob Wilson11a1dff2011-01-07 21:37:30 +00003797 SmallVector<int, 8> Mask;
Andrew Trick7fa75ce2011-01-19 02:26:13 +00003798
Bob Wilson11a1dff2011-01-07 21:37:30 +00003799 for (unsigned i = 0; i < NumElts; ++i) {
3800 SDValue Entry = Op.getOperand(i);
3801 if (Entry.getOpcode() == ISD::UNDEF) {
3802 Mask.push_back(-1);
3803 continue;
3804 }
Andrew Trick7fa75ce2011-01-19 02:26:13 +00003805
Bob Wilson11a1dff2011-01-07 21:37:30 +00003806 SDValue ExtractVec = Entry.getOperand(0);
Eric Christopher41262da2011-01-14 23:50:53 +00003807 int ExtractElt = cast<ConstantSDNode>(Op.getOperand(i)
3808 .getOperand(1))->getSExtValue();
Bob Wilson11a1dff2011-01-07 21:37:30 +00003809 if (ExtractVec == SourceVecs[0]) {
3810 Mask.push_back(ExtractElt - VEXTOffsets[0]);
3811 } else {
3812 Mask.push_back(ExtractElt + NumElts - VEXTOffsets[1]);
3813 }
3814 }
Andrew Trick7fa75ce2011-01-19 02:26:13 +00003815
Bob Wilson11a1dff2011-01-07 21:37:30 +00003816 // Final check before we try to produce nonsense...
3817 if (isShuffleMaskLegal(Mask, VT))
Eric Christopher41262da2011-01-14 23:50:53 +00003818 return DAG.getVectorShuffle(VT, dl, ShuffleSrcs[0], ShuffleSrcs[1],
3819 &Mask[0]);
Andrew Trick7fa75ce2011-01-19 02:26:13 +00003820
Bob Wilson11a1dff2011-01-07 21:37:30 +00003821 return SDValue();
3822}
3823
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003824/// isShuffleMaskLegal - Targets can use this to indicate that they only
3825/// support *some* VECTOR_SHUFFLE operations, those with specific masks.
3826/// By default, if a target supports the VECTOR_SHUFFLE node, all mask values
3827/// are assumed to be legal.
3828bool
3829ARMTargetLowering::isShuffleMaskLegal(const SmallVectorImpl<int> &M,
3830 EVT VT) const {
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00003831 if (VT.getVectorNumElements() == 4 &&
3832 (VT.is128BitVector() || VT.is64BitVector())) {
3833 unsigned PFIndexes[4];
3834 for (unsigned i = 0; i != 4; ++i) {
3835 if (M[i] < 0)
3836 PFIndexes[i] = 8;
3837 else
3838 PFIndexes[i] = M[i];
3839 }
3840
3841 // Compute the index in the perfect shuffle table.
3842 unsigned PFTableIndex =
3843 PFIndexes[0]*9*9*9+PFIndexes[1]*9*9+PFIndexes[2]*9+PFIndexes[3];
3844 unsigned PFEntry = PerfectShuffleTable[PFTableIndex];
3845 unsigned Cost = (PFEntry >> 30);
3846
3847 if (Cost <= 4)
3848 return true;
3849 }
3850
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003851 bool ReverseVEXT;
Bob Wilsonc692cb72009-08-21 20:54:19 +00003852 unsigned Imm, WhichResult;
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003853
Bob Wilson53dd2452010-06-07 23:53:38 +00003854 unsigned EltSize = VT.getVectorElementType().getSizeInBits();
3855 return (EltSize >= 32 ||
3856 ShuffleVectorSDNode::isSplatMask(&M[0], VT) ||
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003857 isVREVMask(M, VT, 64) ||
3858 isVREVMask(M, VT, 32) ||
3859 isVREVMask(M, VT, 16) ||
Bob Wilsonc692cb72009-08-21 20:54:19 +00003860 isVEXTMask(M, VT, ReverseVEXT, Imm) ||
3861 isVTRNMask(M, VT, WhichResult) ||
3862 isVUZPMask(M, VT, WhichResult) ||
Bob Wilson324f4f12009-12-03 06:40:55 +00003863 isVZIPMask(M, VT, WhichResult) ||
3864 isVTRN_v_undef_Mask(M, VT, WhichResult) ||
3865 isVUZP_v_undef_Mask(M, VT, WhichResult) ||
3866 isVZIP_v_undef_Mask(M, VT, WhichResult));
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003867}
3868
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00003869/// GeneratePerfectShuffle - Given an entry in the perfect-shuffle table, emit
3870/// the specified operations to build the shuffle.
3871static SDValue GeneratePerfectShuffle(unsigned PFEntry, SDValue LHS,
3872 SDValue RHS, SelectionDAG &DAG,
3873 DebugLoc dl) {
3874 unsigned OpNum = (PFEntry >> 26) & 0x0F;
3875 unsigned LHSID = (PFEntry >> 13) & ((1 << 13)-1);
3876 unsigned RHSID = (PFEntry >> 0) & ((1 << 13)-1);
3877
3878 enum {
3879 OP_COPY = 0, // Copy, used for things like <u,u,u,3> to say it is <0,1,2,3>
3880 OP_VREV,
3881 OP_VDUP0,
3882 OP_VDUP1,
3883 OP_VDUP2,
3884 OP_VDUP3,
3885 OP_VEXT1,
3886 OP_VEXT2,
3887 OP_VEXT3,
3888 OP_VUZPL, // VUZP, left result
3889 OP_VUZPR, // VUZP, right result
3890 OP_VZIPL, // VZIP, left result
3891 OP_VZIPR, // VZIP, right result
3892 OP_VTRNL, // VTRN, left result
3893 OP_VTRNR // VTRN, right result
3894 };
3895
3896 if (OpNum == OP_COPY) {
3897 if (LHSID == (1*9+2)*9+3) return LHS;
3898 assert(LHSID == ((4*9+5)*9+6)*9+7 && "Illegal OP_COPY!");
3899 return RHS;
3900 }
3901
3902 SDValue OpLHS, OpRHS;
3903 OpLHS = GeneratePerfectShuffle(PerfectShuffleTable[LHSID], LHS, RHS, DAG, dl);
3904 OpRHS = GeneratePerfectShuffle(PerfectShuffleTable[RHSID], LHS, RHS, DAG, dl);
3905 EVT VT = OpLHS.getValueType();
3906
3907 switch (OpNum) {
3908 default: llvm_unreachable("Unknown shuffle opcode!");
3909 case OP_VREV:
3910 return DAG.getNode(ARMISD::VREV64, dl, VT, OpLHS);
3911 case OP_VDUP0:
3912 case OP_VDUP1:
3913 case OP_VDUP2:
3914 case OP_VDUP3:
3915 return DAG.getNode(ARMISD::VDUPLANE, dl, VT,
Anton Korobeynikov051cfd62009-08-21 12:41:42 +00003916 OpLHS, DAG.getConstant(OpNum-OP_VDUP0, MVT::i32));
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00003917 case OP_VEXT1:
3918 case OP_VEXT2:
3919 case OP_VEXT3:
3920 return DAG.getNode(ARMISD::VEXT, dl, VT,
3921 OpLHS, OpRHS,
3922 DAG.getConstant(OpNum-OP_VEXT1+1, MVT::i32));
3923 case OP_VUZPL:
3924 case OP_VUZPR:
Anton Korobeynikov051cfd62009-08-21 12:41:42 +00003925 return DAG.getNode(ARMISD::VUZP, dl, DAG.getVTList(VT, VT),
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00003926 OpLHS, OpRHS).getValue(OpNum-OP_VUZPL);
3927 case OP_VZIPL:
3928 case OP_VZIPR:
Anton Korobeynikov051cfd62009-08-21 12:41:42 +00003929 return DAG.getNode(ARMISD::VZIP, dl, DAG.getVTList(VT, VT),
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00003930 OpLHS, OpRHS).getValue(OpNum-OP_VZIPL);
3931 case OP_VTRNL:
3932 case OP_VTRNR:
Anton Korobeynikov051cfd62009-08-21 12:41:42 +00003933 return DAG.getNode(ARMISD::VTRN, dl, DAG.getVTList(VT, VT),
3934 OpLHS, OpRHS).getValue(OpNum-OP_VTRNL);
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00003935 }
3936}
3937
Bob Wilson5bafff32009-06-22 23:27:02 +00003938static SDValue LowerVECTOR_SHUFFLE(SDValue Op, SelectionDAG &DAG) {
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00003939 SDValue V1 = Op.getOperand(0);
3940 SDValue V2 = Op.getOperand(1);
Bob Wilsond8e17572009-08-12 22:31:50 +00003941 DebugLoc dl = Op.getDebugLoc();
3942 EVT VT = Op.getValueType();
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00003943 ShuffleVectorSDNode *SVN = cast<ShuffleVectorSDNode>(Op.getNode());
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003944 SmallVector<int, 8> ShuffleMask;
Bob Wilsond8e17572009-08-12 22:31:50 +00003945
Bob Wilson28865062009-08-13 02:13:04 +00003946 // Convert shuffles that are directly supported on NEON to target-specific
3947 // DAG nodes, instead of keeping them as shuffles and matching them again
3948 // during code selection. This is more efficient and avoids the possibility
3949 // of inconsistencies between legalization and selection.
Bob Wilsonbfcbb502009-08-13 06:01:30 +00003950 // FIXME: floating-point vectors should be canonicalized to integer vectors
3951 // of the same time so that they get CSEd properly.
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003952 SVN->getMask(ShuffleMask);
3953
Bob Wilson53dd2452010-06-07 23:53:38 +00003954 unsigned EltSize = VT.getVectorElementType().getSizeInBits();
3955 if (EltSize <= 32) {
3956 if (ShuffleVectorSDNode::isSplatMask(&ShuffleMask[0], VT)) {
3957 int Lane = SVN->getSplatIndex();
3958 // If this is undef splat, generate it via "just" vdup, if possible.
3959 if (Lane == -1) Lane = 0;
Anton Korobeynikov2ae0eec2009-11-02 00:12:06 +00003960
Bob Wilson53dd2452010-06-07 23:53:38 +00003961 if (Lane == 0 && V1.getOpcode() == ISD::SCALAR_TO_VECTOR) {
3962 return DAG.getNode(ARMISD::VDUP, dl, VT, V1.getOperand(0));
3963 }
3964 return DAG.getNode(ARMISD::VDUPLANE, dl, VT, V1,
3965 DAG.getConstant(Lane, MVT::i32));
Bob Wilsonc1d287b2009-08-14 05:13:08 +00003966 }
Bob Wilson53dd2452010-06-07 23:53:38 +00003967
3968 bool ReverseVEXT;
3969 unsigned Imm;
3970 if (isVEXTMask(ShuffleMask, VT, ReverseVEXT, Imm)) {
3971 if (ReverseVEXT)
3972 std::swap(V1, V2);
3973 return DAG.getNode(ARMISD::VEXT, dl, VT, V1, V2,
3974 DAG.getConstant(Imm, MVT::i32));
3975 }
3976
3977 if (isVREVMask(ShuffleMask, VT, 64))
3978 return DAG.getNode(ARMISD::VREV64, dl, VT, V1);
3979 if (isVREVMask(ShuffleMask, VT, 32))
3980 return DAG.getNode(ARMISD::VREV32, dl, VT, V1);
3981 if (isVREVMask(ShuffleMask, VT, 16))
3982 return DAG.getNode(ARMISD::VREV16, dl, VT, V1);
3983
3984 // Check for Neon shuffles that modify both input vectors in place.
3985 // If both results are used, i.e., if there are two shuffles with the same
3986 // source operands and with masks corresponding to both results of one of
3987 // these operations, DAG memoization will ensure that a single node is
3988 // used for both shuffles.
3989 unsigned WhichResult;
3990 if (isVTRNMask(ShuffleMask, VT, WhichResult))
3991 return DAG.getNode(ARMISD::VTRN, dl, DAG.getVTList(VT, VT),
3992 V1, V2).getValue(WhichResult);
3993 if (isVUZPMask(ShuffleMask, VT, WhichResult))
3994 return DAG.getNode(ARMISD::VUZP, dl, DAG.getVTList(VT, VT),
3995 V1, V2).getValue(WhichResult);
3996 if (isVZIPMask(ShuffleMask, VT, WhichResult))
3997 return DAG.getNode(ARMISD::VZIP, dl, DAG.getVTList(VT, VT),
3998 V1, V2).getValue(WhichResult);
3999
4000 if (isVTRN_v_undef_Mask(ShuffleMask, VT, WhichResult))
4001 return DAG.getNode(ARMISD::VTRN, dl, DAG.getVTList(VT, VT),
4002 V1, V1).getValue(WhichResult);
4003 if (isVUZP_v_undef_Mask(ShuffleMask, VT, WhichResult))
4004 return DAG.getNode(ARMISD::VUZP, dl, DAG.getVTList(VT, VT),
4005 V1, V1).getValue(WhichResult);
4006 if (isVZIP_v_undef_Mask(ShuffleMask, VT, WhichResult))
4007 return DAG.getNode(ARMISD::VZIP, dl, DAG.getVTList(VT, VT),
4008 V1, V1).getValue(WhichResult);
Bob Wilson0ce37102009-08-14 05:08:32 +00004009 }
Bob Wilsonde95c1b82009-08-19 17:03:43 +00004010
Bob Wilsonc692cb72009-08-21 20:54:19 +00004011 // If the shuffle is not directly supported and it has 4 elements, use
4012 // the PerfectShuffle-generated table to synthesize it from other shuffles.
Bob Wilsonbe751cf2010-05-22 00:23:12 +00004013 unsigned NumElts = VT.getVectorNumElements();
4014 if (NumElts == 4) {
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00004015 unsigned PFIndexes[4];
4016 for (unsigned i = 0; i != 4; ++i) {
4017 if (ShuffleMask[i] < 0)
4018 PFIndexes[i] = 8;
4019 else
4020 PFIndexes[i] = ShuffleMask[i];
4021 }
4022
4023 // Compute the index in the perfect shuffle table.
4024 unsigned PFTableIndex =
4025 PFIndexes[0]*9*9*9+PFIndexes[1]*9*9+PFIndexes[2]*9+PFIndexes[3];
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00004026 unsigned PFEntry = PerfectShuffleTable[PFTableIndex];
4027 unsigned Cost = (PFEntry >> 30);
4028
4029 if (Cost <= 4)
4030 return GeneratePerfectShuffle(PFEntry, V1, V2, DAG, dl);
4031 }
Bob Wilsond8e17572009-08-12 22:31:50 +00004032
Bob Wilson40cbe7d2010-06-04 00:04:02 +00004033 // Implement shuffles with 32- or 64-bit elements as ARMISD::BUILD_VECTORs.
Bob Wilsonbe751cf2010-05-22 00:23:12 +00004034 if (EltSize >= 32) {
4035 // Do the expansion with floating-point types, since that is what the VFP
4036 // registers are defined to use, and since i64 is not legal.
4037 EVT EltVT = EVT::getFloatingPointVT(EltSize);
4038 EVT VecVT = EVT::getVectorVT(*DAG.getContext(), EltVT, NumElts);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004039 V1 = DAG.getNode(ISD::BITCAST, dl, VecVT, V1);
4040 V2 = DAG.getNode(ISD::BITCAST, dl, VecVT, V2);
Bob Wilson40cbe7d2010-06-04 00:04:02 +00004041 SmallVector<SDValue, 8> Ops;
Bob Wilsonbe751cf2010-05-22 00:23:12 +00004042 for (unsigned i = 0; i < NumElts; ++i) {
Bob Wilson63b88452010-05-20 18:39:53 +00004043 if (ShuffleMask[i] < 0)
Bob Wilson40cbe7d2010-06-04 00:04:02 +00004044 Ops.push_back(DAG.getUNDEF(EltVT));
4045 else
4046 Ops.push_back(DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, EltVT,
4047 ShuffleMask[i] < (int)NumElts ? V1 : V2,
4048 DAG.getConstant(ShuffleMask[i] & (NumElts-1),
4049 MVT::i32)));
Bob Wilson63b88452010-05-20 18:39:53 +00004050 }
Bob Wilson40cbe7d2010-06-04 00:04:02 +00004051 SDValue Val = DAG.getNode(ARMISD::BUILD_VECTOR, dl, VecVT, &Ops[0],NumElts);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004052 return DAG.getNode(ISD::BITCAST, dl, VT, Val);
Bob Wilson63b88452010-05-20 18:39:53 +00004053 }
4054
Bob Wilson22cac0d2009-08-14 05:16:33 +00004055 return SDValue();
Bob Wilson5bafff32009-06-22 23:27:02 +00004056}
4057
Bob Wilson5bafff32009-06-22 23:27:02 +00004058static SDValue LowerEXTRACT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) {
Bob Wilson3468c2e2010-11-03 16:24:50 +00004059 // EXTRACT_VECTOR_ELT is legal only for immediate indexes.
Bob Wilson5bafff32009-06-22 23:27:02 +00004060 SDValue Lane = Op.getOperand(1);
Bob Wilson3468c2e2010-11-03 16:24:50 +00004061 if (!isa<ConstantSDNode>(Lane))
4062 return SDValue();
4063
4064 SDValue Vec = Op.getOperand(0);
4065 if (Op.getValueType() == MVT::i32 &&
4066 Vec.getValueType().getVectorElementType().getSizeInBits() < 32) {
4067 DebugLoc dl = Op.getDebugLoc();
4068 return DAG.getNode(ARMISD::VGETLANEu, dl, MVT::i32, Vec, Lane);
4069 }
4070
4071 return Op;
Bob Wilson5bafff32009-06-22 23:27:02 +00004072}
4073
Bob Wilsona6d65862009-08-03 20:36:38 +00004074static SDValue LowerCONCAT_VECTORS(SDValue Op, SelectionDAG &DAG) {
4075 // The only time a CONCAT_VECTORS operation can have legal types is when
4076 // two 64-bit vectors are concatenated to a 128-bit vector.
4077 assert(Op.getValueType().is128BitVector() && Op.getNumOperands() == 2 &&
4078 "unexpected CONCAT_VECTORS");
4079 DebugLoc dl = Op.getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00004080 SDValue Val = DAG.getUNDEF(MVT::v2f64);
Bob Wilsona6d65862009-08-03 20:36:38 +00004081 SDValue Op0 = Op.getOperand(0);
4082 SDValue Op1 = Op.getOperand(1);
4083 if (Op0.getOpcode() != ISD::UNDEF)
Owen Anderson825b72b2009-08-11 20:47:22 +00004084 Val = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64, Val,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004085 DAG.getNode(ISD::BITCAST, dl, MVT::f64, Op0),
Bob Wilsona6d65862009-08-03 20:36:38 +00004086 DAG.getIntPtrConstant(0));
4087 if (Op1.getOpcode() != ISD::UNDEF)
Owen Anderson825b72b2009-08-11 20:47:22 +00004088 Val = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64, Val,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004089 DAG.getNode(ISD::BITCAST, dl, MVT::f64, Op1),
Bob Wilsona6d65862009-08-03 20:36:38 +00004090 DAG.getIntPtrConstant(1));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004091 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Val);
Bob Wilson5bafff32009-06-22 23:27:02 +00004092}
4093
Bob Wilson626613d2010-11-23 19:38:38 +00004094/// isExtendedBUILD_VECTOR - Check if N is a constant BUILD_VECTOR where each
4095/// element has been zero/sign-extended, depending on the isSigned parameter,
4096/// from an integer type half its size.
4097static bool isExtendedBUILD_VECTOR(SDNode *N, SelectionDAG &DAG,
4098 bool isSigned) {
4099 // A v2i64 BUILD_VECTOR will have been legalized to a BITCAST from v4i32.
4100 EVT VT = N->getValueType(0);
4101 if (VT == MVT::v2i64 && N->getOpcode() == ISD::BITCAST) {
4102 SDNode *BVN = N->getOperand(0).getNode();
4103 if (BVN->getValueType(0) != MVT::v4i32 ||
4104 BVN->getOpcode() != ISD::BUILD_VECTOR)
4105 return false;
4106 unsigned LoElt = DAG.getTargetLoweringInfo().isBigEndian() ? 1 : 0;
4107 unsigned HiElt = 1 - LoElt;
4108 ConstantSDNode *Lo0 = dyn_cast<ConstantSDNode>(BVN->getOperand(LoElt));
4109 ConstantSDNode *Hi0 = dyn_cast<ConstantSDNode>(BVN->getOperand(HiElt));
4110 ConstantSDNode *Lo1 = dyn_cast<ConstantSDNode>(BVN->getOperand(LoElt+2));
4111 ConstantSDNode *Hi1 = dyn_cast<ConstantSDNode>(BVN->getOperand(HiElt+2));
4112 if (!Lo0 || !Hi0 || !Lo1 || !Hi1)
4113 return false;
4114 if (isSigned) {
4115 if (Hi0->getSExtValue() == Lo0->getSExtValue() >> 32 &&
4116 Hi1->getSExtValue() == Lo1->getSExtValue() >> 32)
4117 return true;
4118 } else {
4119 if (Hi0->isNullValue() && Hi1->isNullValue())
4120 return true;
4121 }
4122 return false;
4123 }
4124
4125 if (N->getOpcode() != ISD::BUILD_VECTOR)
4126 return false;
4127
4128 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) {
4129 SDNode *Elt = N->getOperand(i).getNode();
4130 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Elt)) {
4131 unsigned EltSize = VT.getVectorElementType().getSizeInBits();
4132 unsigned HalfSize = EltSize / 2;
4133 if (isSigned) {
4134 int64_t SExtVal = C->getSExtValue();
4135 if ((SExtVal >> HalfSize) != (SExtVal >> EltSize))
4136 return false;
4137 } else {
4138 if ((C->getZExtValue() >> HalfSize) != 0)
4139 return false;
4140 }
4141 continue;
4142 }
4143 return false;
4144 }
4145
4146 return true;
4147}
4148
4149/// isSignExtended - Check if a node is a vector value that is sign-extended
4150/// or a constant BUILD_VECTOR with sign-extended elements.
4151static bool isSignExtended(SDNode *N, SelectionDAG &DAG) {
4152 if (N->getOpcode() == ISD::SIGN_EXTEND || ISD::isSEXTLoad(N))
4153 return true;
4154 if (isExtendedBUILD_VECTOR(N, DAG, true))
4155 return true;
4156 return false;
4157}
4158
4159/// isZeroExtended - Check if a node is a vector value that is zero-extended
4160/// or a constant BUILD_VECTOR with zero-extended elements.
4161static bool isZeroExtended(SDNode *N, SelectionDAG &DAG) {
4162 if (N->getOpcode() == ISD::ZERO_EXTEND || ISD::isZEXTLoad(N))
4163 return true;
4164 if (isExtendedBUILD_VECTOR(N, DAG, false))
4165 return true;
4166 return false;
4167}
4168
4169/// SkipExtension - For a node that is a SIGN_EXTEND, ZERO_EXTEND, extending
4170/// load, or BUILD_VECTOR with extended elements, return the unextended value.
Bob Wilsond0b69cf2010-09-01 23:50:19 +00004171static SDValue SkipExtension(SDNode *N, SelectionDAG &DAG) {
4172 if (N->getOpcode() == ISD::SIGN_EXTEND || N->getOpcode() == ISD::ZERO_EXTEND)
4173 return N->getOperand(0);
Bob Wilson626613d2010-11-23 19:38:38 +00004174 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N))
4175 return DAG.getLoad(LD->getMemoryVT(), N->getDebugLoc(), LD->getChain(),
4176 LD->getBasePtr(), LD->getPointerInfo(), LD->isVolatile(),
4177 LD->isNonTemporal(), LD->getAlignment());
4178 // Otherwise, the value must be a BUILD_VECTOR. For v2i64, it will
4179 // have been legalized as a BITCAST from v4i32.
4180 if (N->getOpcode() == ISD::BITCAST) {
4181 SDNode *BVN = N->getOperand(0).getNode();
4182 assert(BVN->getOpcode() == ISD::BUILD_VECTOR &&
4183 BVN->getValueType(0) == MVT::v4i32 && "expected v4i32 BUILD_VECTOR");
4184 unsigned LowElt = DAG.getTargetLoweringInfo().isBigEndian() ? 1 : 0;
4185 return DAG.getNode(ISD::BUILD_VECTOR, N->getDebugLoc(), MVT::v2i32,
4186 BVN->getOperand(LowElt), BVN->getOperand(LowElt+2));
4187 }
4188 // Construct a new BUILD_VECTOR with elements truncated to half the size.
4189 assert(N->getOpcode() == ISD::BUILD_VECTOR && "expected BUILD_VECTOR");
4190 EVT VT = N->getValueType(0);
4191 unsigned EltSize = VT.getVectorElementType().getSizeInBits() / 2;
4192 unsigned NumElts = VT.getVectorNumElements();
4193 MVT TruncVT = MVT::getIntegerVT(EltSize);
4194 SmallVector<SDValue, 8> Ops;
4195 for (unsigned i = 0; i != NumElts; ++i) {
4196 ConstantSDNode *C = cast<ConstantSDNode>(N->getOperand(i));
4197 const APInt &CInt = C->getAPIntValue();
Jay Foad40f8f622010-12-07 08:25:19 +00004198 Ops.push_back(DAG.getConstant(CInt.trunc(EltSize), TruncVT));
Bob Wilson626613d2010-11-23 19:38:38 +00004199 }
4200 return DAG.getNode(ISD::BUILD_VECTOR, N->getDebugLoc(),
4201 MVT::getVectorVT(TruncVT, NumElts), Ops.data(), NumElts);
Bob Wilsond0b69cf2010-09-01 23:50:19 +00004202}
4203
4204static SDValue LowerMUL(SDValue Op, SelectionDAG &DAG) {
4205 // Multiplications are only custom-lowered for 128-bit vectors so that
4206 // VMULL can be detected. Otherwise v2i64 multiplications are not legal.
4207 EVT VT = Op.getValueType();
4208 assert(VT.is128BitVector() && "unexpected type for custom-lowering ISD::MUL");
4209 SDNode *N0 = Op.getOperand(0).getNode();
4210 SDNode *N1 = Op.getOperand(1).getNode();
4211 unsigned NewOpc = 0;
Bob Wilson626613d2010-11-23 19:38:38 +00004212 if (isSignExtended(N0, DAG) && isSignExtended(N1, DAG))
Bob Wilsond0b69cf2010-09-01 23:50:19 +00004213 NewOpc = ARMISD::VMULLs;
Bob Wilson626613d2010-11-23 19:38:38 +00004214 else if (isZeroExtended(N0, DAG) && isZeroExtended(N1, DAG))
Bob Wilsond0b69cf2010-09-01 23:50:19 +00004215 NewOpc = ARMISD::VMULLu;
Bob Wilson626613d2010-11-23 19:38:38 +00004216 else if (VT == MVT::v2i64)
Bob Wilsond0b69cf2010-09-01 23:50:19 +00004217 // Fall through to expand this. It is not legal.
4218 return SDValue();
Bob Wilson626613d2010-11-23 19:38:38 +00004219 else
Bob Wilsond0b69cf2010-09-01 23:50:19 +00004220 // Other vector multiplications are legal.
4221 return Op;
Bob Wilsond0b69cf2010-09-01 23:50:19 +00004222
4223 // Legalize to a VMULL instruction.
4224 DebugLoc DL = Op.getDebugLoc();
4225 SDValue Op0 = SkipExtension(N0, DAG);
4226 SDValue Op1 = SkipExtension(N1, DAG);
4227
4228 assert(Op0.getValueType().is64BitVector() &&
4229 Op1.getValueType().is64BitVector() &&
4230 "unexpected types for extended operands to VMULL");
4231 return DAG.getNode(NewOpc, DL, VT, Op0, Op1);
4232}
4233
Dan Gohmand858e902010-04-17 15:26:15 +00004234SDValue ARMTargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) const {
Evan Chenga8e29892007-01-19 07:51:42 +00004235 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00004236 default: llvm_unreachable("Don't know how to custom lower this!");
Evan Chenga8e29892007-01-19 07:51:42 +00004237 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
Bob Wilsonddb16df2009-10-30 05:45:42 +00004238 case ISD::BlockAddress: return LowerBlockAddress(Op, DAG);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00004239 case ISD::GlobalAddress:
4240 return Subtarget->isTargetDarwin() ? LowerGlobalAddressDarwin(Op, DAG) :
4241 LowerGlobalAddressELF(Op, DAG);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00004242 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
Bill Wendlingde2b1512010-08-11 08:43:16 +00004243 case ISD::SELECT: return LowerSELECT(Op, DAG);
Evan Cheng06b53c02009-11-12 07:13:11 +00004244 case ISD::SELECT_CC: return LowerSELECT_CC(Op, DAG);
4245 case ISD::BR_CC: return LowerBR_CC(Op, DAG);
Evan Chenga8e29892007-01-19 07:51:42 +00004246 case ISD::BR_JT: return LowerBR_JT(Op, DAG);
Dan Gohman1e93df62010-04-17 14:41:14 +00004247 case ISD::VASTART: return LowerVASTART(Op, DAG);
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00004248 case ISD::MEMBARRIER: return LowerMEMBARRIER(Op, DAG, Subtarget);
Evan Chengdfed19f2010-11-03 06:34:55 +00004249 case ISD::PREFETCH: return LowerPREFETCH(Op, DAG, Subtarget);
Bob Wilson76a312b2010-03-19 22:51:32 +00004250 case ISD::SINT_TO_FP:
4251 case ISD::UINT_TO_FP: return LowerINT_TO_FP(Op, DAG);
4252 case ISD::FP_TO_SINT:
4253 case ISD::FP_TO_UINT: return LowerFP_TO_INT(Op, DAG);
Evan Chenga8e29892007-01-19 07:51:42 +00004254 case ISD::FCOPYSIGN: return LowerFCOPYSIGN(Op, DAG);
Evan Cheng2457f2c2010-05-22 01:47:14 +00004255 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG);
Jim Grosbach0e0da732009-05-12 23:59:14 +00004256 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00004257 case ISD::GLOBAL_OFFSET_TABLE: return LowerGLOBAL_OFFSET_TABLE(Op, DAG);
Jim Grosbach23ff7cf2010-05-26 20:22:18 +00004258 case ISD::EH_SJLJ_SETJMP: return LowerEH_SJLJ_SETJMP(Op, DAG);
Jim Grosbach5eb19512010-05-22 01:06:18 +00004259 case ISD::EH_SJLJ_LONGJMP: return LowerEH_SJLJ_LONGJMP(Op, DAG);
Jim Grosbache4ad3872010-10-19 23:27:08 +00004260 case ISD::EH_SJLJ_DISPATCHSETUP: return LowerEH_SJLJ_DISPATCHSETUP(Op, DAG);
Jim Grosbacha87ded22010-02-08 23:22:00 +00004261 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG,
4262 Subtarget);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004263 case ISD::BITCAST: return ExpandBITCAST(Op.getNode(), DAG);
Bob Wilson5bafff32009-06-22 23:27:02 +00004264 case ISD::SHL:
Chris Lattner27a6c732007-11-24 07:07:01 +00004265 case ISD::SRL:
Bob Wilson5bafff32009-06-22 23:27:02 +00004266 case ISD::SRA: return LowerShift(Op.getNode(), DAG, Subtarget);
Evan Cheng06b53c02009-11-12 07:13:11 +00004267 case ISD::SHL_PARTS: return LowerShiftLeftParts(Op, DAG);
Jim Grosbachbcf2f2c2009-10-31 21:42:19 +00004268 case ISD::SRL_PARTS:
Evan Cheng06b53c02009-11-12 07:13:11 +00004269 case ISD::SRA_PARTS: return LowerShiftRightParts(Op, DAG);
Jim Grosbach3482c802010-01-18 19:58:49 +00004270 case ISD::CTTZ: return LowerCTTZ(Op.getNode(), DAG, Subtarget);
Bob Wilson5bafff32009-06-22 23:27:02 +00004271 case ISD::VSETCC: return LowerVSETCC(Op, DAG);
Dale Johannesenf630c712010-07-29 20:10:08 +00004272 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG, Subtarget);
Bob Wilson5bafff32009-06-22 23:27:02 +00004273 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
Bob Wilson5bafff32009-06-22 23:27:02 +00004274 case ISD::EXTRACT_VECTOR_ELT: return LowerEXTRACT_VECTOR_ELT(Op, DAG);
Bob Wilsona6d65862009-08-03 20:36:38 +00004275 case ISD::CONCAT_VECTORS: return LowerCONCAT_VECTORS(Op, DAG);
Bob Wilsonb31a11b2010-08-20 04:54:02 +00004276 case ISD::FLT_ROUNDS_: return LowerFLT_ROUNDS_(Op, DAG);
Bob Wilsond0b69cf2010-09-01 23:50:19 +00004277 case ISD::MUL: return LowerMUL(Op, DAG);
Evan Chenga8e29892007-01-19 07:51:42 +00004278 }
Dan Gohman475871a2008-07-27 21:46:04 +00004279 return SDValue();
Evan Chenga8e29892007-01-19 07:51:42 +00004280}
4281
Duncan Sands1607f052008-12-01 11:39:25 +00004282/// ReplaceNodeResults - Replace the results of node with an illegal result
4283/// type with new values built out of custom code.
Duncan Sands1607f052008-12-01 11:39:25 +00004284void ARMTargetLowering::ReplaceNodeResults(SDNode *N,
4285 SmallVectorImpl<SDValue>&Results,
Dan Gohmand858e902010-04-17 15:26:15 +00004286 SelectionDAG &DAG) const {
Bob Wilson164cd8b2010-04-14 20:45:23 +00004287 SDValue Res;
Chris Lattner27a6c732007-11-24 07:07:01 +00004288 switch (N->getOpcode()) {
Duncan Sands1607f052008-12-01 11:39:25 +00004289 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00004290 llvm_unreachable("Don't know how to custom expand this!");
Bob Wilson164cd8b2010-04-14 20:45:23 +00004291 break;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004292 case ISD::BITCAST:
4293 Res = ExpandBITCAST(N, DAG);
Bob Wilson164cd8b2010-04-14 20:45:23 +00004294 break;
Chris Lattner27a6c732007-11-24 07:07:01 +00004295 case ISD::SRL:
Bob Wilson164cd8b2010-04-14 20:45:23 +00004296 case ISD::SRA:
Bob Wilsond5448bb2010-11-18 21:16:28 +00004297 Res = Expand64BitShift(N, DAG, Subtarget);
Bob Wilson164cd8b2010-04-14 20:45:23 +00004298 break;
Duncan Sands1607f052008-12-01 11:39:25 +00004299 }
Bob Wilson164cd8b2010-04-14 20:45:23 +00004300 if (Res.getNode())
4301 Results.push_back(Res);
Chris Lattner27a6c732007-11-24 07:07:01 +00004302}
Chris Lattner27a6c732007-11-24 07:07:01 +00004303
Evan Chenga8e29892007-01-19 07:51:42 +00004304//===----------------------------------------------------------------------===//
4305// ARM Scheduler Hooks
4306//===----------------------------------------------------------------------===//
4307
4308MachineBasicBlock *
Jim Grosbache801dc42009-12-12 01:40:06 +00004309ARMTargetLowering::EmitAtomicCmpSwap(MachineInstr *MI,
4310 MachineBasicBlock *BB,
4311 unsigned Size) const {
Jim Grosbach5278eb82009-12-11 01:42:04 +00004312 unsigned dest = MI->getOperand(0).getReg();
4313 unsigned ptr = MI->getOperand(1).getReg();
4314 unsigned oldval = MI->getOperand(2).getReg();
4315 unsigned newval = MI->getOperand(3).getReg();
4316 unsigned scratch = BB->getParent()->getRegInfo()
4317 .createVirtualRegister(ARM::GPRRegisterClass);
4318 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
4319 DebugLoc dl = MI->getDebugLoc();
Jim Grosbacha36c8f22009-12-14 20:14:59 +00004320 bool isThumb2 = Subtarget->isThumb2();
Jim Grosbach5278eb82009-12-11 01:42:04 +00004321
4322 unsigned ldrOpc, strOpc;
4323 switch (Size) {
4324 default: llvm_unreachable("unsupported size for AtomicCmpSwap!");
Jim Grosbacha36c8f22009-12-14 20:14:59 +00004325 case 1:
4326 ldrOpc = isThumb2 ? ARM::t2LDREXB : ARM::LDREXB;
4327 strOpc = isThumb2 ? ARM::t2LDREXB : ARM::STREXB;
4328 break;
4329 case 2:
4330 ldrOpc = isThumb2 ? ARM::t2LDREXH : ARM::LDREXH;
4331 strOpc = isThumb2 ? ARM::t2STREXH : ARM::STREXH;
4332 break;
4333 case 4:
4334 ldrOpc = isThumb2 ? ARM::t2LDREX : ARM::LDREX;
4335 strOpc = isThumb2 ? ARM::t2STREX : ARM::STREX;
4336 break;
Jim Grosbach5278eb82009-12-11 01:42:04 +00004337 }
4338
4339 MachineFunction *MF = BB->getParent();
4340 const BasicBlock *LLVM_BB = BB->getBasicBlock();
4341 MachineFunction::iterator It = BB;
4342 ++It; // insert the new blocks after the current block
4343
4344 MachineBasicBlock *loop1MBB = MF->CreateMachineBasicBlock(LLVM_BB);
4345 MachineBasicBlock *loop2MBB = MF->CreateMachineBasicBlock(LLVM_BB);
4346 MachineBasicBlock *exitMBB = MF->CreateMachineBasicBlock(LLVM_BB);
4347 MF->insert(It, loop1MBB);
4348 MF->insert(It, loop2MBB);
4349 MF->insert(It, exitMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00004350
4351 // Transfer the remainder of BB and its successor edges to exitMBB.
4352 exitMBB->splice(exitMBB->begin(), BB,
4353 llvm::next(MachineBasicBlock::iterator(MI)),
4354 BB->end());
4355 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Jim Grosbach5278eb82009-12-11 01:42:04 +00004356
4357 // thisMBB:
4358 // ...
4359 // fallthrough --> loop1MBB
4360 BB->addSuccessor(loop1MBB);
4361
4362 // loop1MBB:
4363 // ldrex dest, [ptr]
4364 // cmp dest, oldval
4365 // bne exitMBB
4366 BB = loop1MBB;
4367 AddDefaultPred(BuildMI(BB, dl, TII->get(ldrOpc), dest).addReg(ptr));
Jim Grosbacha36c8f22009-12-14 20:14:59 +00004368 AddDefaultPred(BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2CMPrr : ARM::CMPrr))
Jim Grosbach5278eb82009-12-11 01:42:04 +00004369 .addReg(dest).addReg(oldval));
Jim Grosbacha36c8f22009-12-14 20:14:59 +00004370 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2Bcc : ARM::Bcc))
4371 .addMBB(exitMBB).addImm(ARMCC::NE).addReg(ARM::CPSR);
Jim Grosbach5278eb82009-12-11 01:42:04 +00004372 BB->addSuccessor(loop2MBB);
4373 BB->addSuccessor(exitMBB);
4374
4375 // loop2MBB:
4376 // strex scratch, newval, [ptr]
4377 // cmp scratch, #0
4378 // bne loop1MBB
4379 BB = loop2MBB;
4380 AddDefaultPred(BuildMI(BB, dl, TII->get(strOpc), scratch).addReg(newval)
4381 .addReg(ptr));
Jim Grosbacha36c8f22009-12-14 20:14:59 +00004382 AddDefaultPred(BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2CMPri : ARM::CMPri))
Jim Grosbach5278eb82009-12-11 01:42:04 +00004383 .addReg(scratch).addImm(0));
Jim Grosbacha36c8f22009-12-14 20:14:59 +00004384 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2Bcc : ARM::Bcc))
4385 .addMBB(loop1MBB).addImm(ARMCC::NE).addReg(ARM::CPSR);
Jim Grosbach5278eb82009-12-11 01:42:04 +00004386 BB->addSuccessor(loop1MBB);
4387 BB->addSuccessor(exitMBB);
4388
4389 // exitMBB:
4390 // ...
4391 BB = exitMBB;
Jim Grosbach5efaed32010-01-15 00:18:34 +00004392
Dan Gohman14152b42010-07-06 20:24:04 +00004393 MI->eraseFromParent(); // The instruction is gone now.
Jim Grosbach5efaed32010-01-15 00:18:34 +00004394
Jim Grosbach5278eb82009-12-11 01:42:04 +00004395 return BB;
4396}
4397
4398MachineBasicBlock *
Jim Grosbache801dc42009-12-12 01:40:06 +00004399ARMTargetLowering::EmitAtomicBinary(MachineInstr *MI, MachineBasicBlock *BB,
4400 unsigned Size, unsigned BinOpcode) const {
Jim Grosbachc3c23542009-12-14 04:22:04 +00004401 // This also handles ATOMIC_SWAP, indicated by BinOpcode==0.
4402 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
4403
4404 const BasicBlock *LLVM_BB = BB->getBasicBlock();
Jim Grosbach867bbbf2010-01-15 00:22:18 +00004405 MachineFunction *MF = BB->getParent();
Jim Grosbachc3c23542009-12-14 04:22:04 +00004406 MachineFunction::iterator It = BB;
4407 ++It;
4408
4409 unsigned dest = MI->getOperand(0).getReg();
4410 unsigned ptr = MI->getOperand(1).getReg();
4411 unsigned incr = MI->getOperand(2).getReg();
4412 DebugLoc dl = MI->getDebugLoc();
Rafael Espindolafda60d32009-12-18 16:59:39 +00004413
Jim Grosbacha36c8f22009-12-14 20:14:59 +00004414 bool isThumb2 = Subtarget->isThumb2();
Jim Grosbachc3c23542009-12-14 04:22:04 +00004415 unsigned ldrOpc, strOpc;
4416 switch (Size) {
4417 default: llvm_unreachable("unsupported size for AtomicCmpSwap!");
Jim Grosbacha36c8f22009-12-14 20:14:59 +00004418 case 1:
4419 ldrOpc = isThumb2 ? ARM::t2LDREXB : ARM::LDREXB;
Jakob Stoklund Olesen15913c92010-01-13 19:54:39 +00004420 strOpc = isThumb2 ? ARM::t2STREXB : ARM::STREXB;
Jim Grosbacha36c8f22009-12-14 20:14:59 +00004421 break;
4422 case 2:
4423 ldrOpc = isThumb2 ? ARM::t2LDREXH : ARM::LDREXH;
4424 strOpc = isThumb2 ? ARM::t2STREXH : ARM::STREXH;
4425 break;
4426 case 4:
4427 ldrOpc = isThumb2 ? ARM::t2LDREX : ARM::LDREX;
4428 strOpc = isThumb2 ? ARM::t2STREX : ARM::STREX;
4429 break;
Jim Grosbachc3c23542009-12-14 04:22:04 +00004430 }
4431
Jim Grosbach867bbbf2010-01-15 00:22:18 +00004432 MachineBasicBlock *loopMBB = MF->CreateMachineBasicBlock(LLVM_BB);
4433 MachineBasicBlock *exitMBB = MF->CreateMachineBasicBlock(LLVM_BB);
4434 MF->insert(It, loopMBB);
4435 MF->insert(It, exitMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00004436
4437 // Transfer the remainder of BB and its successor edges to exitMBB.
4438 exitMBB->splice(exitMBB->begin(), BB,
4439 llvm::next(MachineBasicBlock::iterator(MI)),
4440 BB->end());
4441 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Jim Grosbachc3c23542009-12-14 04:22:04 +00004442
Jim Grosbach867bbbf2010-01-15 00:22:18 +00004443 MachineRegisterInfo &RegInfo = MF->getRegInfo();
Jim Grosbachc3c23542009-12-14 04:22:04 +00004444 unsigned scratch = RegInfo.createVirtualRegister(ARM::GPRRegisterClass);
4445 unsigned scratch2 = (!BinOpcode) ? incr :
4446 RegInfo.createVirtualRegister(ARM::GPRRegisterClass);
4447
4448 // thisMBB:
4449 // ...
4450 // fallthrough --> loopMBB
4451 BB->addSuccessor(loopMBB);
4452
4453 // loopMBB:
4454 // ldrex dest, ptr
Jim Grosbacha36c8f22009-12-14 20:14:59 +00004455 // <binop> scratch2, dest, incr
4456 // strex scratch, scratch2, ptr
Jim Grosbachc3c23542009-12-14 04:22:04 +00004457 // cmp scratch, #0
4458 // bne- loopMBB
4459 // fallthrough --> exitMBB
4460 BB = loopMBB;
4461 AddDefaultPred(BuildMI(BB, dl, TII->get(ldrOpc), dest).addReg(ptr));
Jim Grosbachc67b5562009-12-15 00:12:35 +00004462 if (BinOpcode) {
4463 // operand order needs to go the other way for NAND
4464 if (BinOpcode == ARM::BICrr || BinOpcode == ARM::t2BICrr)
4465 AddDefaultPred(BuildMI(BB, dl, TII->get(BinOpcode), scratch2).
4466 addReg(incr).addReg(dest)).addReg(0);
4467 else
4468 AddDefaultPred(BuildMI(BB, dl, TII->get(BinOpcode), scratch2).
4469 addReg(dest).addReg(incr)).addReg(0);
4470 }
Jim Grosbachc3c23542009-12-14 04:22:04 +00004471
4472 AddDefaultPred(BuildMI(BB, dl, TII->get(strOpc), scratch).addReg(scratch2)
4473 .addReg(ptr));
Jim Grosbacha36c8f22009-12-14 20:14:59 +00004474 AddDefaultPred(BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2CMPri : ARM::CMPri))
Jim Grosbachc3c23542009-12-14 04:22:04 +00004475 .addReg(scratch).addImm(0));
Jim Grosbacha36c8f22009-12-14 20:14:59 +00004476 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2Bcc : ARM::Bcc))
4477 .addMBB(loopMBB).addImm(ARMCC::NE).addReg(ARM::CPSR);
Jim Grosbachc3c23542009-12-14 04:22:04 +00004478
4479 BB->addSuccessor(loopMBB);
4480 BB->addSuccessor(exitMBB);
4481
4482 // exitMBB:
4483 // ...
4484 BB = exitMBB;
Evan Cheng102ebf12009-12-21 19:53:39 +00004485
Dan Gohman14152b42010-07-06 20:24:04 +00004486 MI->eraseFromParent(); // The instruction is gone now.
Evan Cheng102ebf12009-12-21 19:53:39 +00004487
Jim Grosbachc3c23542009-12-14 04:22:04 +00004488 return BB;
Jim Grosbache801dc42009-12-12 01:40:06 +00004489}
4490
Evan Cheng218977b2010-07-13 19:27:42 +00004491static
4492MachineBasicBlock *OtherSucc(MachineBasicBlock *MBB, MachineBasicBlock *Succ) {
4493 for (MachineBasicBlock::succ_iterator I = MBB->succ_begin(),
4494 E = MBB->succ_end(); I != E; ++I)
4495 if (*I != Succ)
4496 return *I;
4497 llvm_unreachable("Expecting a BB with two successors!");
4498}
4499
Jim Grosbache801dc42009-12-12 01:40:06 +00004500MachineBasicBlock *
Evan Chengff9b3732008-01-30 18:18:23 +00004501ARMTargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +00004502 MachineBasicBlock *BB) const {
Evan Chenga8e29892007-01-19 07:51:42 +00004503 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
Dale Johannesenb6728402009-02-13 02:25:56 +00004504 DebugLoc dl = MI->getDebugLoc();
Jim Grosbacha36c8f22009-12-14 20:14:59 +00004505 bool isThumb2 = Subtarget->isThumb2();
Evan Chenga8e29892007-01-19 07:51:42 +00004506 switch (MI->getOpcode()) {
Evan Cheng86198642009-08-07 00:34:42 +00004507 default:
Jim Grosbach5278eb82009-12-11 01:42:04 +00004508 MI->dump();
Evan Cheng86198642009-08-07 00:34:42 +00004509 llvm_unreachable("Unexpected instr type to insert");
Jim Grosbach5278eb82009-12-11 01:42:04 +00004510
Jim Grosbacha36c8f22009-12-14 20:14:59 +00004511 case ARM::ATOMIC_LOAD_ADD_I8:
4512 return EmitAtomicBinary(MI, BB, 1, isThumb2 ? ARM::t2ADDrr : ARM::ADDrr);
4513 case ARM::ATOMIC_LOAD_ADD_I16:
4514 return EmitAtomicBinary(MI, BB, 2, isThumb2 ? ARM::t2ADDrr : ARM::ADDrr);
4515 case ARM::ATOMIC_LOAD_ADD_I32:
4516 return EmitAtomicBinary(MI, BB, 4, isThumb2 ? ARM::t2ADDrr : ARM::ADDrr);
Jim Grosbach5278eb82009-12-11 01:42:04 +00004517
Jim Grosbacha36c8f22009-12-14 20:14:59 +00004518 case ARM::ATOMIC_LOAD_AND_I8:
4519 return EmitAtomicBinary(MI, BB, 1, isThumb2 ? ARM::t2ANDrr : ARM::ANDrr);
4520 case ARM::ATOMIC_LOAD_AND_I16:
4521 return EmitAtomicBinary(MI, BB, 2, isThumb2 ? ARM::t2ANDrr : ARM::ANDrr);
4522 case ARM::ATOMIC_LOAD_AND_I32:
4523 return EmitAtomicBinary(MI, BB, 4, isThumb2 ? ARM::t2ANDrr : ARM::ANDrr);
Jim Grosbach5278eb82009-12-11 01:42:04 +00004524
Jim Grosbacha36c8f22009-12-14 20:14:59 +00004525 case ARM::ATOMIC_LOAD_OR_I8:
4526 return EmitAtomicBinary(MI, BB, 1, isThumb2 ? ARM::t2ORRrr : ARM::ORRrr);
4527 case ARM::ATOMIC_LOAD_OR_I16:
4528 return EmitAtomicBinary(MI, BB, 2, isThumb2 ? ARM::t2ORRrr : ARM::ORRrr);
4529 case ARM::ATOMIC_LOAD_OR_I32:
4530 return EmitAtomicBinary(MI, BB, 4, isThumb2 ? ARM::t2ORRrr : ARM::ORRrr);
Jim Grosbach5278eb82009-12-11 01:42:04 +00004531
Jim Grosbacha36c8f22009-12-14 20:14:59 +00004532 case ARM::ATOMIC_LOAD_XOR_I8:
4533 return EmitAtomicBinary(MI, BB, 1, isThumb2 ? ARM::t2EORrr : ARM::EORrr);
4534 case ARM::ATOMIC_LOAD_XOR_I16:
4535 return EmitAtomicBinary(MI, BB, 2, isThumb2 ? ARM::t2EORrr : ARM::EORrr);
4536 case ARM::ATOMIC_LOAD_XOR_I32:
4537 return EmitAtomicBinary(MI, BB, 4, isThumb2 ? ARM::t2EORrr : ARM::EORrr);
Jim Grosbache801dc42009-12-12 01:40:06 +00004538
Jim Grosbacha36c8f22009-12-14 20:14:59 +00004539 case ARM::ATOMIC_LOAD_NAND_I8:
4540 return EmitAtomicBinary(MI, BB, 1, isThumb2 ? ARM::t2BICrr : ARM::BICrr);
4541 case ARM::ATOMIC_LOAD_NAND_I16:
4542 return EmitAtomicBinary(MI, BB, 2, isThumb2 ? ARM::t2BICrr : ARM::BICrr);
4543 case ARM::ATOMIC_LOAD_NAND_I32:
4544 return EmitAtomicBinary(MI, BB, 4, isThumb2 ? ARM::t2BICrr : ARM::BICrr);
Jim Grosbache801dc42009-12-12 01:40:06 +00004545
Jim Grosbacha36c8f22009-12-14 20:14:59 +00004546 case ARM::ATOMIC_LOAD_SUB_I8:
4547 return EmitAtomicBinary(MI, BB, 1, isThumb2 ? ARM::t2SUBrr : ARM::SUBrr);
4548 case ARM::ATOMIC_LOAD_SUB_I16:
4549 return EmitAtomicBinary(MI, BB, 2, isThumb2 ? ARM::t2SUBrr : ARM::SUBrr);
4550 case ARM::ATOMIC_LOAD_SUB_I32:
4551 return EmitAtomicBinary(MI, BB, 4, isThumb2 ? ARM::t2SUBrr : ARM::SUBrr);
Jim Grosbache801dc42009-12-12 01:40:06 +00004552
Jim Grosbacha36c8f22009-12-14 20:14:59 +00004553 case ARM::ATOMIC_SWAP_I8: return EmitAtomicBinary(MI, BB, 1, 0);
4554 case ARM::ATOMIC_SWAP_I16: return EmitAtomicBinary(MI, BB, 2, 0);
4555 case ARM::ATOMIC_SWAP_I32: return EmitAtomicBinary(MI, BB, 4, 0);
Jim Grosbache801dc42009-12-12 01:40:06 +00004556
4557 case ARM::ATOMIC_CMP_SWAP_I8: return EmitAtomicCmpSwap(MI, BB, 1);
4558 case ARM::ATOMIC_CMP_SWAP_I16: return EmitAtomicCmpSwap(MI, BB, 2);
4559 case ARM::ATOMIC_CMP_SWAP_I32: return EmitAtomicCmpSwap(MI, BB, 4);
Jim Grosbach5278eb82009-12-11 01:42:04 +00004560
Evan Cheng007ea272009-08-12 05:17:19 +00004561 case ARM::tMOVCCr_pseudo: {
Evan Chenga8e29892007-01-19 07:51:42 +00004562 // To "insert" a SELECT_CC instruction, we actually have to insert the
4563 // diamond control-flow pattern. The incoming instruction knows the
4564 // destination vreg to set, the condition code register to branch on, the
4565 // true/false values to select between, and a branch opcode to use.
4566 const BasicBlock *LLVM_BB = BB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +00004567 MachineFunction::iterator It = BB;
Evan Chenga8e29892007-01-19 07:51:42 +00004568 ++It;
4569
4570 // thisMBB:
4571 // ...
4572 // TrueVal = ...
4573 // cmpTY ccX, r1, r2
4574 // bCC copy1MBB
4575 // fallthrough --> copy0MBB
4576 MachineBasicBlock *thisMBB = BB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +00004577 MachineFunction *F = BB->getParent();
4578 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
4579 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
Dan Gohman258c58c2010-07-06 15:49:48 +00004580 F->insert(It, copy0MBB);
4581 F->insert(It, sinkMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00004582
4583 // Transfer the remainder of BB and its successor edges to sinkMBB.
4584 sinkMBB->splice(sinkMBB->begin(), BB,
4585 llvm::next(MachineBasicBlock::iterator(MI)),
4586 BB->end());
4587 sinkMBB->transferSuccessorsAndUpdatePHIs(BB);
4588
Dan Gohman258c58c2010-07-06 15:49:48 +00004589 BB->addSuccessor(copy0MBB);
4590 BB->addSuccessor(sinkMBB);
Dan Gohmanb81c7712010-07-06 15:18:19 +00004591
Dan Gohman14152b42010-07-06 20:24:04 +00004592 BuildMI(BB, dl, TII->get(ARM::tBcc)).addMBB(sinkMBB)
4593 .addImm(MI->getOperand(3).getImm()).addReg(MI->getOperand(4).getReg());
4594
Evan Chenga8e29892007-01-19 07:51:42 +00004595 // copy0MBB:
4596 // %FalseValue = ...
4597 // # fallthrough to sinkMBB
4598 BB = copy0MBB;
4599
4600 // Update machine-CFG edges
4601 BB->addSuccessor(sinkMBB);
4602
4603 // sinkMBB:
4604 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
4605 // ...
4606 BB = sinkMBB;
Dan Gohman14152b42010-07-06 20:24:04 +00004607 BuildMI(*BB, BB->begin(), dl,
4608 TII->get(ARM::PHI), MI->getOperand(0).getReg())
Evan Chenga8e29892007-01-19 07:51:42 +00004609 .addReg(MI->getOperand(1).getReg()).addMBB(copy0MBB)
4610 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
4611
Dan Gohman14152b42010-07-06 20:24:04 +00004612 MI->eraseFromParent(); // The pseudo instruction is gone now.
Evan Chenga8e29892007-01-19 07:51:42 +00004613 return BB;
4614 }
Evan Cheng86198642009-08-07 00:34:42 +00004615
Evan Cheng218977b2010-07-13 19:27:42 +00004616 case ARM::BCCi64:
4617 case ARM::BCCZi64: {
Bob Wilson3c904692010-12-23 22:45:49 +00004618 // If there is an unconditional branch to the other successor, remove it.
4619 BB->erase(llvm::next(MachineBasicBlock::iterator(MI)), BB->end());
Andrew Trick7fa75ce2011-01-19 02:26:13 +00004620
Evan Cheng218977b2010-07-13 19:27:42 +00004621 // Compare both parts that make up the double comparison separately for
4622 // equality.
4623 bool RHSisZero = MI->getOpcode() == ARM::BCCZi64;
4624
4625 unsigned LHS1 = MI->getOperand(1).getReg();
4626 unsigned LHS2 = MI->getOperand(2).getReg();
4627 if (RHSisZero) {
4628 AddDefaultPred(BuildMI(BB, dl,
4629 TII->get(isThumb2 ? ARM::t2CMPri : ARM::CMPri))
4630 .addReg(LHS1).addImm(0));
4631 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2CMPri : ARM::CMPri))
4632 .addReg(LHS2).addImm(0)
4633 .addImm(ARMCC::EQ).addReg(ARM::CPSR);
4634 } else {
4635 unsigned RHS1 = MI->getOperand(3).getReg();
4636 unsigned RHS2 = MI->getOperand(4).getReg();
4637 AddDefaultPred(BuildMI(BB, dl,
4638 TII->get(isThumb2 ? ARM::t2CMPrr : ARM::CMPrr))
4639 .addReg(LHS1).addReg(RHS1));
4640 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2CMPrr : ARM::CMPrr))
4641 .addReg(LHS2).addReg(RHS2)
4642 .addImm(ARMCC::EQ).addReg(ARM::CPSR);
4643 }
4644
4645 MachineBasicBlock *destMBB = MI->getOperand(RHSisZero ? 3 : 5).getMBB();
4646 MachineBasicBlock *exitMBB = OtherSucc(BB, destMBB);
4647 if (MI->getOperand(0).getImm() == ARMCC::NE)
4648 std::swap(destMBB, exitMBB);
4649
4650 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2Bcc : ARM::Bcc))
4651 .addMBB(destMBB).addImm(ARMCC::EQ).addReg(ARM::CPSR);
4652 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2B : ARM::B))
4653 .addMBB(exitMBB);
4654
4655 MI->eraseFromParent(); // The pseudo instruction is gone now.
4656 return BB;
4657 }
Evan Chenga8e29892007-01-19 07:51:42 +00004658 }
4659}
4660
4661//===----------------------------------------------------------------------===//
4662// ARM Optimization Hooks
4663//===----------------------------------------------------------------------===//
4664
Chris Lattnerd1980a52009-03-12 06:52:53 +00004665static
4666SDValue combineSelectAndUse(SDNode *N, SDValue Slct, SDValue OtherOp,
4667 TargetLowering::DAGCombinerInfo &DCI) {
Chris Lattnerd1980a52009-03-12 06:52:53 +00004668 SelectionDAG &DAG = DCI.DAG;
4669 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Owen Andersone50ed302009-08-10 22:56:29 +00004670 EVT VT = N->getValueType(0);
Chris Lattnerd1980a52009-03-12 06:52:53 +00004671 unsigned Opc = N->getOpcode();
4672 bool isSlctCC = Slct.getOpcode() == ISD::SELECT_CC;
4673 SDValue LHS = isSlctCC ? Slct.getOperand(2) : Slct.getOperand(1);
4674 SDValue RHS = isSlctCC ? Slct.getOperand(3) : Slct.getOperand(2);
4675 ISD::CondCode CC = ISD::SETCC_INVALID;
4676
4677 if (isSlctCC) {
4678 CC = cast<CondCodeSDNode>(Slct.getOperand(4))->get();
4679 } else {
4680 SDValue CCOp = Slct.getOperand(0);
4681 if (CCOp.getOpcode() == ISD::SETCC)
4682 CC = cast<CondCodeSDNode>(CCOp.getOperand(2))->get();
4683 }
4684
4685 bool DoXform = false;
4686 bool InvCC = false;
4687 assert ((Opc == ISD::ADD || (Opc == ISD::SUB && Slct == N->getOperand(1))) &&
4688 "Bad input!");
4689
4690 if (LHS.getOpcode() == ISD::Constant &&
4691 cast<ConstantSDNode>(LHS)->isNullValue()) {
4692 DoXform = true;
4693 } else if (CC != ISD::SETCC_INVALID &&
4694 RHS.getOpcode() == ISD::Constant &&
4695 cast<ConstantSDNode>(RHS)->isNullValue()) {
4696 std::swap(LHS, RHS);
4697 SDValue Op0 = Slct.getOperand(0);
Owen Andersone50ed302009-08-10 22:56:29 +00004698 EVT OpVT = isSlctCC ? Op0.getValueType() :
Chris Lattnerd1980a52009-03-12 06:52:53 +00004699 Op0.getOperand(0).getValueType();
4700 bool isInt = OpVT.isInteger();
4701 CC = ISD::getSetCCInverse(CC, isInt);
4702
4703 if (!TLI.isCondCodeLegal(CC, OpVT))
4704 return SDValue(); // Inverse operator isn't legal.
4705
4706 DoXform = true;
4707 InvCC = true;
4708 }
4709
4710 if (DoXform) {
4711 SDValue Result = DAG.getNode(Opc, RHS.getDebugLoc(), VT, OtherOp, RHS);
4712 if (isSlctCC)
4713 return DAG.getSelectCC(N->getDebugLoc(), OtherOp, Result,
4714 Slct.getOperand(0), Slct.getOperand(1), CC);
4715 SDValue CCOp = Slct.getOperand(0);
4716 if (InvCC)
4717 CCOp = DAG.getSetCC(Slct.getDebugLoc(), CCOp.getValueType(),
4718 CCOp.getOperand(0), CCOp.getOperand(1), CC);
4719 return DAG.getNode(ISD::SELECT, N->getDebugLoc(), VT,
4720 CCOp, OtherOp, Result);
4721 }
4722 return SDValue();
4723}
4724
Bob Wilson3d5792a2010-07-29 20:34:14 +00004725/// PerformADDCombineWithOperands - Try DAG combinations for an ADD with
4726/// operands N0 and N1. This is a helper for PerformADDCombine that is
4727/// called with the default operands, and if that fails, with commuted
4728/// operands.
4729static SDValue PerformADDCombineWithOperands(SDNode *N, SDValue N0, SDValue N1,
4730 TargetLowering::DAGCombinerInfo &DCI) {
Chris Lattnerd1980a52009-03-12 06:52:53 +00004731 // fold (add (select cc, 0, c), x) -> (select cc, x, (add, x, c))
4732 if (N0.getOpcode() == ISD::SELECT && N0.getNode()->hasOneUse()) {
4733 SDValue Result = combineSelectAndUse(N, N0, N1, DCI);
4734 if (Result.getNode()) return Result;
4735 }
Chris Lattnerd1980a52009-03-12 06:52:53 +00004736 return SDValue();
4737}
4738
Bob Wilson3d5792a2010-07-29 20:34:14 +00004739/// PerformADDCombine - Target-specific dag combine xforms for ISD::ADD.
4740///
4741static SDValue PerformADDCombine(SDNode *N,
4742 TargetLowering::DAGCombinerInfo &DCI) {
4743 SDValue N0 = N->getOperand(0);
4744 SDValue N1 = N->getOperand(1);
4745
4746 // First try with the default operand order.
4747 SDValue Result = PerformADDCombineWithOperands(N, N0, N1, DCI);
4748 if (Result.getNode())
4749 return Result;
4750
4751 // If that didn't work, try again with the operands commuted.
4752 return PerformADDCombineWithOperands(N, N1, N0, DCI);
4753}
4754
Chris Lattnerd1980a52009-03-12 06:52:53 +00004755/// PerformSUBCombine - Target-specific dag combine xforms for ISD::SUB.
Bob Wilson3d5792a2010-07-29 20:34:14 +00004756///
Chris Lattnerd1980a52009-03-12 06:52:53 +00004757static SDValue PerformSUBCombine(SDNode *N,
4758 TargetLowering::DAGCombinerInfo &DCI) {
Bob Wilson3d5792a2010-07-29 20:34:14 +00004759 SDValue N0 = N->getOperand(0);
4760 SDValue N1 = N->getOperand(1);
Bob Wilson2dc4f542009-03-20 22:42:55 +00004761
Chris Lattnerd1980a52009-03-12 06:52:53 +00004762 // fold (sub x, (select cc, 0, c)) -> (select cc, x, (sub, x, c))
4763 if (N1.getOpcode() == ISD::SELECT && N1.getNode()->hasOneUse()) {
4764 SDValue Result = combineSelectAndUse(N, N1, N0, DCI);
4765 if (Result.getNode()) return Result;
4766 }
Bob Wilson2dc4f542009-03-20 22:42:55 +00004767
Chris Lattnerd1980a52009-03-12 06:52:53 +00004768 return SDValue();
4769}
4770
Anton Korobeynikova9790d72010-05-15 18:16:59 +00004771static SDValue PerformMULCombine(SDNode *N,
4772 TargetLowering::DAGCombinerInfo &DCI,
4773 const ARMSubtarget *Subtarget) {
4774 SelectionDAG &DAG = DCI.DAG;
4775
4776 if (Subtarget->isThumb1Only())
4777 return SDValue();
4778
Anton Korobeynikova9790d72010-05-15 18:16:59 +00004779 if (DCI.isBeforeLegalize() || DCI.isCalledByLegalizer())
4780 return SDValue();
4781
4782 EVT VT = N->getValueType(0);
4783 if (VT != MVT::i32)
4784 return SDValue();
4785
4786 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(1));
4787 if (!C)
4788 return SDValue();
4789
4790 uint64_t MulAmt = C->getZExtValue();
4791 unsigned ShiftAmt = CountTrailingZeros_64(MulAmt);
4792 ShiftAmt = ShiftAmt & (32 - 1);
4793 SDValue V = N->getOperand(0);
4794 DebugLoc DL = N->getDebugLoc();
Anton Korobeynikova9790d72010-05-15 18:16:59 +00004795
Anton Korobeynikov4878b842010-05-16 08:54:20 +00004796 SDValue Res;
4797 MulAmt >>= ShiftAmt;
4798 if (isPowerOf2_32(MulAmt - 1)) {
4799 // (mul x, 2^N + 1) => (add (shl x, N), x)
4800 Res = DAG.getNode(ISD::ADD, DL, VT,
4801 V, DAG.getNode(ISD::SHL, DL, VT,
4802 V, DAG.getConstant(Log2_32(MulAmt-1),
4803 MVT::i32)));
4804 } else if (isPowerOf2_32(MulAmt + 1)) {
4805 // (mul x, 2^N - 1) => (sub (shl x, N), x)
4806 Res = DAG.getNode(ISD::SUB, DL, VT,
4807 DAG.getNode(ISD::SHL, DL, VT,
4808 V, DAG.getConstant(Log2_32(MulAmt+1),
4809 MVT::i32)),
4810 V);
4811 } else
Anton Korobeynikova9790d72010-05-15 18:16:59 +00004812 return SDValue();
Anton Korobeynikov4878b842010-05-16 08:54:20 +00004813
4814 if (ShiftAmt != 0)
4815 Res = DAG.getNode(ISD::SHL, DL, VT, Res,
4816 DAG.getConstant(ShiftAmt, MVT::i32));
Anton Korobeynikova9790d72010-05-15 18:16:59 +00004817
4818 // Do not add new nodes to DAG combiner worklist.
Anton Korobeynikov4878b842010-05-16 08:54:20 +00004819 DCI.CombineTo(N, Res, false);
Anton Korobeynikova9790d72010-05-15 18:16:59 +00004820 return SDValue();
4821}
4822
Owen Anderson080c0922010-11-05 19:27:46 +00004823static SDValue PerformANDCombine(SDNode *N,
4824 TargetLowering::DAGCombinerInfo &DCI) {
4825 // Attempt to use immediate-form VBIC
4826 BuildVectorSDNode *BVN = dyn_cast<BuildVectorSDNode>(N->getOperand(1));
4827 DebugLoc dl = N->getDebugLoc();
4828 EVT VT = N->getValueType(0);
4829 SelectionDAG &DAG = DCI.DAG;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004830
Owen Anderson080c0922010-11-05 19:27:46 +00004831 APInt SplatBits, SplatUndef;
4832 unsigned SplatBitSize;
4833 bool HasAnyUndefs;
4834 if (BVN &&
4835 BVN->isConstantSplat(SplatBits, SplatUndef, SplatBitSize, HasAnyUndefs)) {
4836 if (SplatBitSize <= 64) {
4837 EVT VbicVT;
4838 SDValue Val = isNEONModifiedImm((~SplatBits).getZExtValue(),
4839 SplatUndef.getZExtValue(), SplatBitSize,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004840 DAG, VbicVT, VT.is128BitVector(),
Owen Anderson36fa3ea2010-11-05 21:57:54 +00004841 OtherModImm);
Owen Anderson080c0922010-11-05 19:27:46 +00004842 if (Val.getNode()) {
4843 SDValue Input =
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004844 DAG.getNode(ISD::BITCAST, dl, VbicVT, N->getOperand(0));
Owen Anderson080c0922010-11-05 19:27:46 +00004845 SDValue Vbic = DAG.getNode(ARMISD::VBICIMM, dl, VbicVT, Input, Val);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004846 return DAG.getNode(ISD::BITCAST, dl, VT, Vbic);
Owen Anderson080c0922010-11-05 19:27:46 +00004847 }
4848 }
4849 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004850
Owen Anderson080c0922010-11-05 19:27:46 +00004851 return SDValue();
4852}
4853
Jim Grosbach469bbdb2010-07-16 23:05:05 +00004854/// PerformORCombine - Target-specific dag combine xforms for ISD::OR
4855static SDValue PerformORCombine(SDNode *N,
4856 TargetLowering::DAGCombinerInfo &DCI,
4857 const ARMSubtarget *Subtarget) {
Owen Anderson60f48702010-11-03 23:15:26 +00004858 // Attempt to use immediate-form VORR
4859 BuildVectorSDNode *BVN = dyn_cast<BuildVectorSDNode>(N->getOperand(1));
4860 DebugLoc dl = N->getDebugLoc();
4861 EVT VT = N->getValueType(0);
4862 SelectionDAG &DAG = DCI.DAG;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004863
Owen Anderson60f48702010-11-03 23:15:26 +00004864 APInt SplatBits, SplatUndef;
4865 unsigned SplatBitSize;
4866 bool HasAnyUndefs;
4867 if (BVN && Subtarget->hasNEON() &&
4868 BVN->isConstantSplat(SplatBits, SplatUndef, SplatBitSize, HasAnyUndefs)) {
4869 if (SplatBitSize <= 64) {
4870 EVT VorrVT;
4871 SDValue Val = isNEONModifiedImm(SplatBits.getZExtValue(),
4872 SplatUndef.getZExtValue(), SplatBitSize,
Owen Anderson36fa3ea2010-11-05 21:57:54 +00004873 DAG, VorrVT, VT.is128BitVector(),
4874 OtherModImm);
Owen Anderson60f48702010-11-03 23:15:26 +00004875 if (Val.getNode()) {
4876 SDValue Input =
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004877 DAG.getNode(ISD::BITCAST, dl, VorrVT, N->getOperand(0));
Owen Anderson60f48702010-11-03 23:15:26 +00004878 SDValue Vorr = DAG.getNode(ARMISD::VORRIMM, dl, VorrVT, Input, Val);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004879 return DAG.getNode(ISD::BITCAST, dl, VT, Vorr);
Owen Anderson60f48702010-11-03 23:15:26 +00004880 }
4881 }
4882 }
4883
Jim Grosbach54238562010-07-17 03:30:54 +00004884 // Try to use the ARM/Thumb2 BFI (bitfield insert) instruction when
4885 // reasonable.
4886
Jim Grosbach469bbdb2010-07-16 23:05:05 +00004887 // BFI is only available on V6T2+
4888 if (Subtarget->isThumb1Only() || !Subtarget->hasV6T2Ops())
4889 return SDValue();
4890
Jim Grosbach469bbdb2010-07-16 23:05:05 +00004891 SDValue N0 = N->getOperand(0), N1 = N->getOperand(1);
Jim Grosbach54238562010-07-17 03:30:54 +00004892 DebugLoc DL = N->getDebugLoc();
4893 // 1) or (and A, mask), val => ARMbfi A, val, mask
4894 // iff (val & mask) == val
4895 //
4896 // 2) or (and A, mask), (and B, mask2) => ARMbfi A, (lsr B, amt), mask
4897 // 2a) iff isBitFieldInvertedMask(mask) && isBitFieldInvertedMask(~mask2)
4898 // && CountPopulation_32(mask) == CountPopulation_32(~mask2)
4899 // 2b) iff isBitFieldInvertedMask(~mask) && isBitFieldInvertedMask(mask2)
4900 // && CountPopulation_32(mask) == CountPopulation_32(~mask2)
4901 // (i.e., copy a bitfield value into another bitfield of the same width)
4902 if (N0.getOpcode() != ISD::AND)
Jim Grosbach469bbdb2010-07-16 23:05:05 +00004903 return SDValue();
4904
Jim Grosbach469bbdb2010-07-16 23:05:05 +00004905 if (VT != MVT::i32)
4906 return SDValue();
4907
Evan Cheng30fb13f2010-12-13 20:32:54 +00004908 SDValue N00 = N0.getOperand(0);
Jim Grosbach54238562010-07-17 03:30:54 +00004909
Jim Grosbach469bbdb2010-07-16 23:05:05 +00004910 // The value and the mask need to be constants so we can verify this is
4911 // actually a bitfield set. If the mask is 0xffff, we can do better
4912 // via a movt instruction, so don't use BFI in that case.
Evan Cheng30fb13f2010-12-13 20:32:54 +00004913 SDValue MaskOp = N0.getOperand(1);
4914 ConstantSDNode *MaskC = dyn_cast<ConstantSDNode>(MaskOp);
4915 if (!MaskC)
Jim Grosbach469bbdb2010-07-16 23:05:05 +00004916 return SDValue();
Evan Cheng30fb13f2010-12-13 20:32:54 +00004917 unsigned Mask = MaskC->getZExtValue();
Jim Grosbach469bbdb2010-07-16 23:05:05 +00004918 if (Mask == 0xffff)
4919 return SDValue();
Jim Grosbach54238562010-07-17 03:30:54 +00004920 SDValue Res;
4921 // Case (1): or (and A, mask), val => ARMbfi A, val, mask
Evan Cheng30fb13f2010-12-13 20:32:54 +00004922 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1);
4923 if (N1C) {
4924 unsigned Val = N1C->getZExtValue();
Evan Chenga9688c42010-12-11 04:11:38 +00004925 if ((Val & ~Mask) != Val)
Jim Grosbach54238562010-07-17 03:30:54 +00004926 return SDValue();
Jim Grosbach469bbdb2010-07-16 23:05:05 +00004927
Evan Chenga9688c42010-12-11 04:11:38 +00004928 if (ARM::isBitFieldInvertedMask(Mask)) {
4929 Val >>= CountTrailingZeros_32(~Mask);
Jim Grosbach469bbdb2010-07-16 23:05:05 +00004930
Evan Cheng30fb13f2010-12-13 20:32:54 +00004931 Res = DAG.getNode(ARMISD::BFI, DL, VT, N00,
Evan Chenga9688c42010-12-11 04:11:38 +00004932 DAG.getConstant(Val, MVT::i32),
4933 DAG.getConstant(Mask, MVT::i32));
4934
4935 // Do not add new nodes to DAG combiner worklist.
4936 DCI.CombineTo(N, Res, false);
Evan Cheng30fb13f2010-12-13 20:32:54 +00004937 return SDValue();
Evan Chenga9688c42010-12-11 04:11:38 +00004938 }
Jim Grosbach54238562010-07-17 03:30:54 +00004939 } else if (N1.getOpcode() == ISD::AND) {
4940 // case (2) or (and A, mask), (and B, mask2) => ARMbfi A, (lsr B, amt), mask
Evan Cheng30fb13f2010-12-13 20:32:54 +00004941 ConstantSDNode *N11C = dyn_cast<ConstantSDNode>(N1.getOperand(1));
4942 if (!N11C)
Jim Grosbach54238562010-07-17 03:30:54 +00004943 return SDValue();
Evan Cheng30fb13f2010-12-13 20:32:54 +00004944 unsigned Mask2 = N11C->getZExtValue();
Jim Grosbach54238562010-07-17 03:30:54 +00004945
4946 if (ARM::isBitFieldInvertedMask(Mask) &&
4947 ARM::isBitFieldInvertedMask(~Mask2) &&
4948 (CountPopulation_32(Mask) == CountPopulation_32(~Mask2))) {
4949 // The pack halfword instruction works better for masks that fit it,
4950 // so use that when it's available.
4951 if (Subtarget->hasT2ExtractPack() &&
4952 (Mask == 0xffff || Mask == 0xffff0000))
4953 return SDValue();
4954 // 2a
4955 unsigned lsb = CountTrailingZeros_32(Mask2);
4956 Res = DAG.getNode(ISD::SRL, DL, VT, N1.getOperand(0),
4957 DAG.getConstant(lsb, MVT::i32));
Evan Cheng30fb13f2010-12-13 20:32:54 +00004958 Res = DAG.getNode(ARMISD::BFI, DL, VT, N00, Res,
Jim Grosbach54238562010-07-17 03:30:54 +00004959 DAG.getConstant(Mask, MVT::i32));
4960 // Do not add new nodes to DAG combiner worklist.
4961 DCI.CombineTo(N, Res, false);
Evan Cheng30fb13f2010-12-13 20:32:54 +00004962 return SDValue();
Jim Grosbach54238562010-07-17 03:30:54 +00004963 } else if (ARM::isBitFieldInvertedMask(~Mask) &&
4964 ARM::isBitFieldInvertedMask(Mask2) &&
4965 (CountPopulation_32(~Mask) == CountPopulation_32(Mask2))) {
4966 // The pack halfword instruction works better for masks that fit it,
4967 // so use that when it's available.
4968 if (Subtarget->hasT2ExtractPack() &&
4969 (Mask2 == 0xffff || Mask2 == 0xffff0000))
4970 return SDValue();
4971 // 2b
4972 unsigned lsb = CountTrailingZeros_32(Mask);
Evan Cheng30fb13f2010-12-13 20:32:54 +00004973 Res = DAG.getNode(ISD::SRL, DL, VT, N00,
Jim Grosbach54238562010-07-17 03:30:54 +00004974 DAG.getConstant(lsb, MVT::i32));
4975 Res = DAG.getNode(ARMISD::BFI, DL, VT, N1.getOperand(0), Res,
4976 DAG.getConstant(Mask2, MVT::i32));
4977 // Do not add new nodes to DAG combiner worklist.
4978 DCI.CombineTo(N, Res, false);
Evan Cheng30fb13f2010-12-13 20:32:54 +00004979 return SDValue();
Jim Grosbach54238562010-07-17 03:30:54 +00004980 }
4981 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004982
Evan Cheng30fb13f2010-12-13 20:32:54 +00004983 if (DAG.MaskedValueIsZero(N1, MaskC->getAPIntValue()) &&
4984 N00.getOpcode() == ISD::SHL && isa<ConstantSDNode>(N00.getOperand(1)) &&
4985 ARM::isBitFieldInvertedMask(~Mask)) {
4986 // Case (3): or (and (shl A, #shamt), mask), B => ARMbfi B, A, ~mask
4987 // where lsb(mask) == #shamt and masked bits of B are known zero.
4988 SDValue ShAmt = N00.getOperand(1);
4989 unsigned ShAmtC = cast<ConstantSDNode>(ShAmt)->getZExtValue();
4990 unsigned LSB = CountTrailingZeros_32(Mask);
4991 if (ShAmtC != LSB)
4992 return SDValue();
4993
4994 Res = DAG.getNode(ARMISD::BFI, DL, VT, N1, N00.getOperand(0),
4995 DAG.getConstant(~Mask, MVT::i32));
4996
4997 // Do not add new nodes to DAG combiner worklist.
4998 DCI.CombineTo(N, Res, false);
4999 }
5000
Jim Grosbach469bbdb2010-07-16 23:05:05 +00005001 return SDValue();
5002}
5003
Evan Cheng0c1aec12010-12-14 03:22:07 +00005004/// PerformBFICombine - (bfi A, (and B, C1), C2) -> (bfi A, B, C2) iff
5005/// C1 & C2 == C1.
5006static SDValue PerformBFICombine(SDNode *N,
5007 TargetLowering::DAGCombinerInfo &DCI) {
5008 SDValue N1 = N->getOperand(1);
5009 if (N1.getOpcode() == ISD::AND) {
5010 ConstantSDNode *N11C = dyn_cast<ConstantSDNode>(N1.getOperand(1));
5011 if (!N11C)
5012 return SDValue();
5013 unsigned Mask = cast<ConstantSDNode>(N->getOperand(2))->getZExtValue();
5014 unsigned Mask2 = N11C->getZExtValue();
5015 if ((Mask & Mask2) == Mask2)
5016 return DCI.DAG.getNode(ARMISD::BFI, N->getDebugLoc(), N->getValueType(0),
5017 N->getOperand(0), N1.getOperand(0),
5018 N->getOperand(2));
5019 }
5020 return SDValue();
5021}
5022
Bob Wilson0b8ccb82010-09-22 22:09:21 +00005023/// PerformVMOVRRDCombine - Target-specific dag combine xforms for
5024/// ARMISD::VMOVRRD.
5025static SDValue PerformVMOVRRDCombine(SDNode *N,
5026 TargetLowering::DAGCombinerInfo &DCI) {
5027 // vmovrrd(vmovdrr x, y) -> x,y
5028 SDValue InDouble = N->getOperand(0);
5029 if (InDouble.getOpcode() == ARMISD::VMOVDRR)
5030 return DCI.CombineTo(N, InDouble.getOperand(0), InDouble.getOperand(1));
5031 return SDValue();
5032}
5033
5034/// PerformVMOVDRRCombine - Target-specific dag combine xforms for
5035/// ARMISD::VMOVDRR. This is also used for BUILD_VECTORs with 2 operands.
5036static SDValue PerformVMOVDRRCombine(SDNode *N, SelectionDAG &DAG) {
5037 // N=vmovrrd(X); vmovdrr(N:0, N:1) -> bit_convert(X)
5038 SDValue Op0 = N->getOperand(0);
5039 SDValue Op1 = N->getOperand(1);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005040 if (Op0.getOpcode() == ISD::BITCAST)
Bob Wilson0b8ccb82010-09-22 22:09:21 +00005041 Op0 = Op0.getOperand(0);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005042 if (Op1.getOpcode() == ISD::BITCAST)
Bob Wilson0b8ccb82010-09-22 22:09:21 +00005043 Op1 = Op1.getOperand(0);
5044 if (Op0.getOpcode() == ARMISD::VMOVRRD &&
5045 Op0.getNode() == Op1.getNode() &&
5046 Op0.getResNo() == 0 && Op1.getResNo() == 1)
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005047 return DAG.getNode(ISD::BITCAST, N->getDebugLoc(),
Bob Wilson0b8ccb82010-09-22 22:09:21 +00005048 N->getValueType(0), Op0.getOperand(0));
5049 return SDValue();
5050}
5051
Bob Wilson31600902010-12-21 06:43:19 +00005052/// PerformSTORECombine - Target-specific dag combine xforms for
5053/// ISD::STORE.
5054static SDValue PerformSTORECombine(SDNode *N,
5055 TargetLowering::DAGCombinerInfo &DCI) {
5056 // Bitcast an i64 store extracted from a vector to f64.
5057 // Otherwise, the i64 value will be legalized to a pair of i32 values.
5058 StoreSDNode *St = cast<StoreSDNode>(N);
5059 SDValue StVal = St->getValue();
5060 if (!ISD::isNormalStore(St) || St->isVolatile() ||
5061 StVal.getValueType() != MVT::i64 ||
5062 StVal.getNode()->getOpcode() != ISD::EXTRACT_VECTOR_ELT)
5063 return SDValue();
5064
5065 SelectionDAG &DAG = DCI.DAG;
5066 DebugLoc dl = StVal.getDebugLoc();
5067 SDValue IntVec = StVal.getOperand(0);
5068 EVT FloatVT = EVT::getVectorVT(*DAG.getContext(), MVT::f64,
5069 IntVec.getValueType().getVectorNumElements());
5070 SDValue Vec = DAG.getNode(ISD::BITCAST, dl, FloatVT, IntVec);
5071 SDValue ExtElt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64,
5072 Vec, StVal.getOperand(1));
5073 dl = N->getDebugLoc();
5074 SDValue V = DAG.getNode(ISD::BITCAST, dl, MVT::i64, ExtElt);
5075 // Make the DAGCombiner fold the bitcasts.
5076 DCI.AddToWorklist(Vec.getNode());
5077 DCI.AddToWorklist(ExtElt.getNode());
5078 DCI.AddToWorklist(V.getNode());
5079 return DAG.getStore(St->getChain(), dl, V, St->getBasePtr(),
5080 St->getPointerInfo(), St->isVolatile(),
5081 St->isNonTemporal(), St->getAlignment(),
5082 St->getTBAAInfo());
5083}
5084
5085/// hasNormalLoadOperand - Check if any of the operands of a BUILD_VECTOR node
5086/// are normal, non-volatile loads. If so, it is profitable to bitcast an
5087/// i64 vector to have f64 elements, since the value can then be loaded
5088/// directly into a VFP register.
5089static bool hasNormalLoadOperand(SDNode *N) {
5090 unsigned NumElts = N->getValueType(0).getVectorNumElements();
5091 for (unsigned i = 0; i < NumElts; ++i) {
5092 SDNode *Elt = N->getOperand(i).getNode();
5093 if (ISD::isNormalLoad(Elt) && !cast<LoadSDNode>(Elt)->isVolatile())
5094 return true;
5095 }
5096 return false;
5097}
5098
Bob Wilson75f02882010-09-17 22:59:05 +00005099/// PerformBUILD_VECTORCombine - Target-specific dag combine xforms for
5100/// ISD::BUILD_VECTOR.
Bob Wilson31600902010-12-21 06:43:19 +00005101static SDValue PerformBUILD_VECTORCombine(SDNode *N,
5102 TargetLowering::DAGCombinerInfo &DCI){
Bob Wilson75f02882010-09-17 22:59:05 +00005103 // build_vector(N=ARMISD::VMOVRRD(X), N:1) -> bit_convert(X):
5104 // VMOVRRD is introduced when legalizing i64 types. It forces the i64 value
5105 // into a pair of GPRs, which is fine when the value is used as a scalar,
5106 // but if the i64 value is converted to a vector, we need to undo the VMOVRRD.
Bob Wilson31600902010-12-21 06:43:19 +00005107 SelectionDAG &DAG = DCI.DAG;
5108 if (N->getNumOperands() == 2) {
5109 SDValue RV = PerformVMOVDRRCombine(N, DAG);
5110 if (RV.getNode())
5111 return RV;
5112 }
Bob Wilson75f02882010-09-17 22:59:05 +00005113
Bob Wilson31600902010-12-21 06:43:19 +00005114 // Load i64 elements as f64 values so that type legalization does not split
5115 // them up into i32 values.
5116 EVT VT = N->getValueType(0);
5117 if (VT.getVectorElementType() != MVT::i64 || !hasNormalLoadOperand(N))
5118 return SDValue();
5119 DebugLoc dl = N->getDebugLoc();
5120 SmallVector<SDValue, 8> Ops;
5121 unsigned NumElts = VT.getVectorNumElements();
5122 for (unsigned i = 0; i < NumElts; ++i) {
5123 SDValue V = DAG.getNode(ISD::BITCAST, dl, MVT::f64, N->getOperand(i));
5124 Ops.push_back(V);
5125 // Make the DAGCombiner fold the bitcast.
5126 DCI.AddToWorklist(V.getNode());
5127 }
5128 EVT FloatVT = EVT::getVectorVT(*DAG.getContext(), MVT::f64, NumElts);
5129 SDValue BV = DAG.getNode(ISD::BUILD_VECTOR, dl, FloatVT, Ops.data(), NumElts);
5130 return DAG.getNode(ISD::BITCAST, dl, VT, BV);
5131}
5132
5133/// PerformInsertEltCombine - Target-specific dag combine xforms for
5134/// ISD::INSERT_VECTOR_ELT.
5135static SDValue PerformInsertEltCombine(SDNode *N,
5136 TargetLowering::DAGCombinerInfo &DCI) {
5137 // Bitcast an i64 load inserted into a vector to f64.
5138 // Otherwise, the i64 value will be legalized to a pair of i32 values.
5139 EVT VT = N->getValueType(0);
5140 SDNode *Elt = N->getOperand(1).getNode();
5141 if (VT.getVectorElementType() != MVT::i64 ||
5142 !ISD::isNormalLoad(Elt) || cast<LoadSDNode>(Elt)->isVolatile())
5143 return SDValue();
5144
5145 SelectionDAG &DAG = DCI.DAG;
5146 DebugLoc dl = N->getDebugLoc();
5147 EVT FloatVT = EVT::getVectorVT(*DAG.getContext(), MVT::f64,
5148 VT.getVectorNumElements());
5149 SDValue Vec = DAG.getNode(ISD::BITCAST, dl, FloatVT, N->getOperand(0));
5150 SDValue V = DAG.getNode(ISD::BITCAST, dl, MVT::f64, N->getOperand(1));
5151 // Make the DAGCombiner fold the bitcasts.
5152 DCI.AddToWorklist(Vec.getNode());
5153 DCI.AddToWorklist(V.getNode());
5154 SDValue InsElt = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, FloatVT,
5155 Vec, V, N->getOperand(2));
5156 return DAG.getNode(ISD::BITCAST, dl, VT, InsElt);
Bob Wilson75f02882010-09-17 22:59:05 +00005157}
5158
Bob Wilsonf20700c2010-10-27 20:38:28 +00005159/// PerformVECTOR_SHUFFLECombine - Target-specific dag combine xforms for
5160/// ISD::VECTOR_SHUFFLE.
5161static SDValue PerformVECTOR_SHUFFLECombine(SDNode *N, SelectionDAG &DAG) {
5162 // The LLVM shufflevector instruction does not require the shuffle mask
5163 // length to match the operand vector length, but ISD::VECTOR_SHUFFLE does
5164 // have that requirement. When translating to ISD::VECTOR_SHUFFLE, if the
5165 // operands do not match the mask length, they are extended by concatenating
5166 // them with undef vectors. That is probably the right thing for other
5167 // targets, but for NEON it is better to concatenate two double-register
5168 // size vector operands into a single quad-register size vector. Do that
5169 // transformation here:
5170 // shuffle(concat(v1, undef), concat(v2, undef)) ->
5171 // shuffle(concat(v1, v2), undef)
5172 SDValue Op0 = N->getOperand(0);
5173 SDValue Op1 = N->getOperand(1);
5174 if (Op0.getOpcode() != ISD::CONCAT_VECTORS ||
5175 Op1.getOpcode() != ISD::CONCAT_VECTORS ||
5176 Op0.getNumOperands() != 2 ||
5177 Op1.getNumOperands() != 2)
5178 return SDValue();
5179 SDValue Concat0Op1 = Op0.getOperand(1);
5180 SDValue Concat1Op1 = Op1.getOperand(1);
5181 if (Concat0Op1.getOpcode() != ISD::UNDEF ||
5182 Concat1Op1.getOpcode() != ISD::UNDEF)
5183 return SDValue();
5184 // Skip the transformation if any of the types are illegal.
5185 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
5186 EVT VT = N->getValueType(0);
5187 if (!TLI.isTypeLegal(VT) ||
5188 !TLI.isTypeLegal(Concat0Op1.getValueType()) ||
5189 !TLI.isTypeLegal(Concat1Op1.getValueType()))
5190 return SDValue();
5191
5192 SDValue NewConcat = DAG.getNode(ISD::CONCAT_VECTORS, N->getDebugLoc(), VT,
5193 Op0.getOperand(0), Op1.getOperand(0));
5194 // Translate the shuffle mask.
5195 SmallVector<int, 16> NewMask;
5196 unsigned NumElts = VT.getVectorNumElements();
5197 unsigned HalfElts = NumElts/2;
5198 ShuffleVectorSDNode *SVN = cast<ShuffleVectorSDNode>(N);
5199 for (unsigned n = 0; n < NumElts; ++n) {
5200 int MaskElt = SVN->getMaskElt(n);
5201 int NewElt = -1;
Bob Wilson1fa9d302010-10-27 23:49:00 +00005202 if (MaskElt < (int)HalfElts)
Bob Wilsonf20700c2010-10-27 20:38:28 +00005203 NewElt = MaskElt;
Bob Wilson1fa9d302010-10-27 23:49:00 +00005204 else if (MaskElt >= (int)NumElts && MaskElt < (int)(NumElts + HalfElts))
Bob Wilsonf20700c2010-10-27 20:38:28 +00005205 NewElt = HalfElts + MaskElt - NumElts;
5206 NewMask.push_back(NewElt);
5207 }
5208 return DAG.getVectorShuffle(VT, N->getDebugLoc(), NewConcat,
5209 DAG.getUNDEF(VT), NewMask.data());
5210}
5211
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +00005212/// CombineVLDDUP - For a VDUPLANE node N, check if its source operand is a
5213/// vldN-lane (N > 1) intrinsic, and if all the other uses of that intrinsic
5214/// are also VDUPLANEs. If so, combine them to a vldN-dup operation and
5215/// return true.
5216static bool CombineVLDDUP(SDNode *N, TargetLowering::DAGCombinerInfo &DCI) {
5217 SelectionDAG &DAG = DCI.DAG;
5218 EVT VT = N->getValueType(0);
5219 // vldN-dup instructions only support 64-bit vectors for N > 1.
5220 if (!VT.is64BitVector())
5221 return false;
5222
5223 // Check if the VDUPLANE operand is a vldN-dup intrinsic.
5224 SDNode *VLD = N->getOperand(0).getNode();
5225 if (VLD->getOpcode() != ISD::INTRINSIC_W_CHAIN)
5226 return false;
5227 unsigned NumVecs = 0;
5228 unsigned NewOpc = 0;
5229 unsigned IntNo = cast<ConstantSDNode>(VLD->getOperand(1))->getZExtValue();
5230 if (IntNo == Intrinsic::arm_neon_vld2lane) {
5231 NumVecs = 2;
5232 NewOpc = ARMISD::VLD2DUP;
5233 } else if (IntNo == Intrinsic::arm_neon_vld3lane) {
5234 NumVecs = 3;
5235 NewOpc = ARMISD::VLD3DUP;
5236 } else if (IntNo == Intrinsic::arm_neon_vld4lane) {
5237 NumVecs = 4;
5238 NewOpc = ARMISD::VLD4DUP;
5239 } else {
5240 return false;
5241 }
5242
5243 // First check that all the vldN-lane uses are VDUPLANEs and that the lane
5244 // numbers match the load.
5245 unsigned VLDLaneNo =
5246 cast<ConstantSDNode>(VLD->getOperand(NumVecs+3))->getZExtValue();
5247 for (SDNode::use_iterator UI = VLD->use_begin(), UE = VLD->use_end();
5248 UI != UE; ++UI) {
5249 // Ignore uses of the chain result.
5250 if (UI.getUse().getResNo() == NumVecs)
5251 continue;
5252 SDNode *User = *UI;
5253 if (User->getOpcode() != ARMISD::VDUPLANE ||
5254 VLDLaneNo != cast<ConstantSDNode>(User->getOperand(1))->getZExtValue())
5255 return false;
5256 }
5257
5258 // Create the vldN-dup node.
5259 EVT Tys[5];
5260 unsigned n;
5261 for (n = 0; n < NumVecs; ++n)
5262 Tys[n] = VT;
5263 Tys[n] = MVT::Other;
5264 SDVTList SDTys = DAG.getVTList(Tys, NumVecs+1);
5265 SDValue Ops[] = { VLD->getOperand(0), VLD->getOperand(2) };
5266 MemIntrinsicSDNode *VLDMemInt = cast<MemIntrinsicSDNode>(VLD);
5267 SDValue VLDDup = DAG.getMemIntrinsicNode(NewOpc, VLD->getDebugLoc(), SDTys,
5268 Ops, 2, VLDMemInt->getMemoryVT(),
5269 VLDMemInt->getMemOperand());
5270
5271 // Update the uses.
5272 for (SDNode::use_iterator UI = VLD->use_begin(), UE = VLD->use_end();
5273 UI != UE; ++UI) {
5274 unsigned ResNo = UI.getUse().getResNo();
5275 // Ignore uses of the chain result.
5276 if (ResNo == NumVecs)
5277 continue;
5278 SDNode *User = *UI;
5279 DCI.CombineTo(User, SDValue(VLDDup.getNode(), ResNo));
5280 }
5281
5282 // Now the vldN-lane intrinsic is dead except for its chain result.
5283 // Update uses of the chain.
5284 std::vector<SDValue> VLDDupResults;
5285 for (unsigned n = 0; n < NumVecs; ++n)
5286 VLDDupResults.push_back(SDValue(VLDDup.getNode(), n));
5287 VLDDupResults.push_back(SDValue(VLDDup.getNode(), NumVecs));
5288 DCI.CombineTo(VLD, VLDDupResults);
5289
5290 return true;
5291}
5292
Bob Wilson9e82bf12010-07-14 01:22:12 +00005293/// PerformVDUPLANECombine - Target-specific dag combine xforms for
5294/// ARMISD::VDUPLANE.
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +00005295static SDValue PerformVDUPLANECombine(SDNode *N,
5296 TargetLowering::DAGCombinerInfo &DCI) {
Bob Wilson9e82bf12010-07-14 01:22:12 +00005297 SDValue Op = N->getOperand(0);
Bob Wilson9e82bf12010-07-14 01:22:12 +00005298
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +00005299 // If the source is a vldN-lane (N > 1) intrinsic, and all the other uses
5300 // of that intrinsic are also VDUPLANEs, combine them to a vldN-dup operation.
5301 if (CombineVLDDUP(N, DCI))
5302 return SDValue(N, 0);
5303
5304 // If the source is already a VMOVIMM or VMVNIMM splat, the VDUPLANE is
5305 // redundant. Ignore bit_converts for now; element sizes are checked below.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005306 while (Op.getOpcode() == ISD::BITCAST)
Bob Wilson9e82bf12010-07-14 01:22:12 +00005307 Op = Op.getOperand(0);
Bob Wilson7e3f0d22010-07-14 06:31:50 +00005308 if (Op.getOpcode() != ARMISD::VMOVIMM && Op.getOpcode() != ARMISD::VMVNIMM)
Bob Wilson9e82bf12010-07-14 01:22:12 +00005309 return SDValue();
5310
5311 // Make sure the VMOV element size is not bigger than the VDUPLANE elements.
5312 unsigned EltSize = Op.getValueType().getVectorElementType().getSizeInBits();
5313 // The canonical VMOV for a zero vector uses a 32-bit element size.
5314 unsigned Imm = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
5315 unsigned EltBits;
5316 if (ARM_AM::decodeNEONModImm(Imm, EltBits) == 0)
5317 EltSize = 8;
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +00005318 EVT VT = N->getValueType(0);
Bob Wilson9e82bf12010-07-14 01:22:12 +00005319 if (EltSize > VT.getVectorElementType().getSizeInBits())
5320 return SDValue();
5321
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +00005322 return DCI.DAG.getNode(ISD::BITCAST, N->getDebugLoc(), VT, Op);
Bob Wilson9e82bf12010-07-14 01:22:12 +00005323}
5324
Bob Wilson5bafff32009-06-22 23:27:02 +00005325/// getVShiftImm - Check if this is a valid build_vector for the immediate
5326/// operand of a vector shift operation, where all the elements of the
5327/// build_vector must have the same constant integer value.
5328static bool getVShiftImm(SDValue Op, unsigned ElementBits, int64_t &Cnt) {
5329 // Ignore bit_converts.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005330 while (Op.getOpcode() == ISD::BITCAST)
Bob Wilson5bafff32009-06-22 23:27:02 +00005331 Op = Op.getOperand(0);
5332 BuildVectorSDNode *BVN = dyn_cast<BuildVectorSDNode>(Op.getNode());
5333 APInt SplatBits, SplatUndef;
5334 unsigned SplatBitSize;
5335 bool HasAnyUndefs;
5336 if (! BVN || ! BVN->isConstantSplat(SplatBits, SplatUndef, SplatBitSize,
5337 HasAnyUndefs, ElementBits) ||
5338 SplatBitSize > ElementBits)
5339 return false;
5340 Cnt = SplatBits.getSExtValue();
5341 return true;
5342}
5343
5344/// isVShiftLImm - Check if this is a valid build_vector for the immediate
5345/// operand of a vector shift left operation. That value must be in the range:
5346/// 0 <= Value < ElementBits for a left shift; or
5347/// 0 <= Value <= ElementBits for a long left shift.
Owen Andersone50ed302009-08-10 22:56:29 +00005348static bool isVShiftLImm(SDValue Op, EVT VT, bool isLong, int64_t &Cnt) {
Bob Wilson5bafff32009-06-22 23:27:02 +00005349 assert(VT.isVector() && "vector shift count is not a vector type");
5350 unsigned ElementBits = VT.getVectorElementType().getSizeInBits();
5351 if (! getVShiftImm(Op, ElementBits, Cnt))
5352 return false;
5353 return (Cnt >= 0 && (isLong ? Cnt-1 : Cnt) < ElementBits);
5354}
5355
5356/// isVShiftRImm - Check if this is a valid build_vector for the immediate
5357/// operand of a vector shift right operation. For a shift opcode, the value
5358/// is positive, but for an intrinsic the value count must be negative. The
5359/// absolute value must be in the range:
5360/// 1 <= |Value| <= ElementBits for a right shift; or
5361/// 1 <= |Value| <= ElementBits/2 for a narrow right shift.
Owen Andersone50ed302009-08-10 22:56:29 +00005362static bool isVShiftRImm(SDValue Op, EVT VT, bool isNarrow, bool isIntrinsic,
Bob Wilson5bafff32009-06-22 23:27:02 +00005363 int64_t &Cnt) {
5364 assert(VT.isVector() && "vector shift count is not a vector type");
5365 unsigned ElementBits = VT.getVectorElementType().getSizeInBits();
5366 if (! getVShiftImm(Op, ElementBits, Cnt))
5367 return false;
5368 if (isIntrinsic)
5369 Cnt = -Cnt;
5370 return (Cnt >= 1 && Cnt <= (isNarrow ? ElementBits/2 : ElementBits));
5371}
5372
5373/// PerformIntrinsicCombine - ARM-specific DAG combining for intrinsics.
5374static SDValue PerformIntrinsicCombine(SDNode *N, SelectionDAG &DAG) {
5375 unsigned IntNo = cast<ConstantSDNode>(N->getOperand(0))->getZExtValue();
5376 switch (IntNo) {
5377 default:
5378 // Don't do anything for most intrinsics.
5379 break;
5380
5381 // Vector shifts: check for immediate versions and lower them.
5382 // Note: This is done during DAG combining instead of DAG legalizing because
5383 // the build_vectors for 64-bit vector element shift counts are generally
5384 // not legal, and it is hard to see their values after they get legalized to
5385 // loads from a constant pool.
5386 case Intrinsic::arm_neon_vshifts:
5387 case Intrinsic::arm_neon_vshiftu:
5388 case Intrinsic::arm_neon_vshiftls:
5389 case Intrinsic::arm_neon_vshiftlu:
5390 case Intrinsic::arm_neon_vshiftn:
5391 case Intrinsic::arm_neon_vrshifts:
5392 case Intrinsic::arm_neon_vrshiftu:
5393 case Intrinsic::arm_neon_vrshiftn:
5394 case Intrinsic::arm_neon_vqshifts:
5395 case Intrinsic::arm_neon_vqshiftu:
5396 case Intrinsic::arm_neon_vqshiftsu:
5397 case Intrinsic::arm_neon_vqshiftns:
5398 case Intrinsic::arm_neon_vqshiftnu:
5399 case Intrinsic::arm_neon_vqshiftnsu:
5400 case Intrinsic::arm_neon_vqrshiftns:
5401 case Intrinsic::arm_neon_vqrshiftnu:
5402 case Intrinsic::arm_neon_vqrshiftnsu: {
Owen Andersone50ed302009-08-10 22:56:29 +00005403 EVT VT = N->getOperand(1).getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00005404 int64_t Cnt;
5405 unsigned VShiftOpc = 0;
5406
5407 switch (IntNo) {
5408 case Intrinsic::arm_neon_vshifts:
5409 case Intrinsic::arm_neon_vshiftu:
5410 if (isVShiftLImm(N->getOperand(2), VT, false, Cnt)) {
5411 VShiftOpc = ARMISD::VSHL;
5412 break;
5413 }
5414 if (isVShiftRImm(N->getOperand(2), VT, false, true, Cnt)) {
5415 VShiftOpc = (IntNo == Intrinsic::arm_neon_vshifts ?
5416 ARMISD::VSHRs : ARMISD::VSHRu);
5417 break;
5418 }
5419 return SDValue();
5420
5421 case Intrinsic::arm_neon_vshiftls:
5422 case Intrinsic::arm_neon_vshiftlu:
5423 if (isVShiftLImm(N->getOperand(2), VT, true, Cnt))
5424 break;
Torok Edwinc23197a2009-07-14 16:55:14 +00005425 llvm_unreachable("invalid shift count for vshll intrinsic");
Bob Wilson5bafff32009-06-22 23:27:02 +00005426
5427 case Intrinsic::arm_neon_vrshifts:
5428 case Intrinsic::arm_neon_vrshiftu:
5429 if (isVShiftRImm(N->getOperand(2), VT, false, true, Cnt))
5430 break;
5431 return SDValue();
5432
5433 case Intrinsic::arm_neon_vqshifts:
5434 case Intrinsic::arm_neon_vqshiftu:
5435 if (isVShiftLImm(N->getOperand(2), VT, false, Cnt))
5436 break;
5437 return SDValue();
5438
5439 case Intrinsic::arm_neon_vqshiftsu:
5440 if (isVShiftLImm(N->getOperand(2), VT, false, Cnt))
5441 break;
Torok Edwinc23197a2009-07-14 16:55:14 +00005442 llvm_unreachable("invalid shift count for vqshlu intrinsic");
Bob Wilson5bafff32009-06-22 23:27:02 +00005443
5444 case Intrinsic::arm_neon_vshiftn:
5445 case Intrinsic::arm_neon_vrshiftn:
5446 case Intrinsic::arm_neon_vqshiftns:
5447 case Intrinsic::arm_neon_vqshiftnu:
5448 case Intrinsic::arm_neon_vqshiftnsu:
5449 case Intrinsic::arm_neon_vqrshiftns:
5450 case Intrinsic::arm_neon_vqrshiftnu:
5451 case Intrinsic::arm_neon_vqrshiftnsu:
5452 // Narrowing shifts require an immediate right shift.
5453 if (isVShiftRImm(N->getOperand(2), VT, true, true, Cnt))
5454 break;
Jim Grosbach18f30e62010-06-02 21:53:11 +00005455 llvm_unreachable("invalid shift count for narrowing vector shift "
5456 "intrinsic");
Bob Wilson5bafff32009-06-22 23:27:02 +00005457
5458 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00005459 llvm_unreachable("unhandled vector shift");
Bob Wilson5bafff32009-06-22 23:27:02 +00005460 }
5461
5462 switch (IntNo) {
5463 case Intrinsic::arm_neon_vshifts:
5464 case Intrinsic::arm_neon_vshiftu:
5465 // Opcode already set above.
5466 break;
5467 case Intrinsic::arm_neon_vshiftls:
5468 case Intrinsic::arm_neon_vshiftlu:
5469 if (Cnt == VT.getVectorElementType().getSizeInBits())
5470 VShiftOpc = ARMISD::VSHLLi;
5471 else
5472 VShiftOpc = (IntNo == Intrinsic::arm_neon_vshiftls ?
5473 ARMISD::VSHLLs : ARMISD::VSHLLu);
5474 break;
5475 case Intrinsic::arm_neon_vshiftn:
5476 VShiftOpc = ARMISD::VSHRN; break;
5477 case Intrinsic::arm_neon_vrshifts:
5478 VShiftOpc = ARMISD::VRSHRs; break;
5479 case Intrinsic::arm_neon_vrshiftu:
5480 VShiftOpc = ARMISD::VRSHRu; break;
5481 case Intrinsic::arm_neon_vrshiftn:
5482 VShiftOpc = ARMISD::VRSHRN; break;
5483 case Intrinsic::arm_neon_vqshifts:
5484 VShiftOpc = ARMISD::VQSHLs; break;
5485 case Intrinsic::arm_neon_vqshiftu:
5486 VShiftOpc = ARMISD::VQSHLu; break;
5487 case Intrinsic::arm_neon_vqshiftsu:
5488 VShiftOpc = ARMISD::VQSHLsu; break;
5489 case Intrinsic::arm_neon_vqshiftns:
5490 VShiftOpc = ARMISD::VQSHRNs; break;
5491 case Intrinsic::arm_neon_vqshiftnu:
5492 VShiftOpc = ARMISD::VQSHRNu; break;
5493 case Intrinsic::arm_neon_vqshiftnsu:
5494 VShiftOpc = ARMISD::VQSHRNsu; break;
5495 case Intrinsic::arm_neon_vqrshiftns:
5496 VShiftOpc = ARMISD::VQRSHRNs; break;
5497 case Intrinsic::arm_neon_vqrshiftnu:
5498 VShiftOpc = ARMISD::VQRSHRNu; break;
5499 case Intrinsic::arm_neon_vqrshiftnsu:
5500 VShiftOpc = ARMISD::VQRSHRNsu; break;
5501 }
5502
5503 return DAG.getNode(VShiftOpc, N->getDebugLoc(), N->getValueType(0),
Owen Anderson825b72b2009-08-11 20:47:22 +00005504 N->getOperand(1), DAG.getConstant(Cnt, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00005505 }
5506
5507 case Intrinsic::arm_neon_vshiftins: {
Owen Andersone50ed302009-08-10 22:56:29 +00005508 EVT VT = N->getOperand(1).getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00005509 int64_t Cnt;
5510 unsigned VShiftOpc = 0;
5511
5512 if (isVShiftLImm(N->getOperand(3), VT, false, Cnt))
5513 VShiftOpc = ARMISD::VSLI;
5514 else if (isVShiftRImm(N->getOperand(3), VT, false, true, Cnt))
5515 VShiftOpc = ARMISD::VSRI;
5516 else {
Torok Edwinc23197a2009-07-14 16:55:14 +00005517 llvm_unreachable("invalid shift count for vsli/vsri intrinsic");
Bob Wilson5bafff32009-06-22 23:27:02 +00005518 }
5519
5520 return DAG.getNode(VShiftOpc, N->getDebugLoc(), N->getValueType(0),
5521 N->getOperand(1), N->getOperand(2),
Owen Anderson825b72b2009-08-11 20:47:22 +00005522 DAG.getConstant(Cnt, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00005523 }
5524
5525 case Intrinsic::arm_neon_vqrshifts:
5526 case Intrinsic::arm_neon_vqrshiftu:
5527 // No immediate versions of these to check for.
5528 break;
5529 }
5530
5531 return SDValue();
5532}
5533
5534/// PerformShiftCombine - Checks for immediate versions of vector shifts and
5535/// lowers them. As with the vector shift intrinsics, this is done during DAG
5536/// combining instead of DAG legalizing because the build_vectors for 64-bit
5537/// vector element shift counts are generally not legal, and it is hard to see
5538/// their values after they get legalized to loads from a constant pool.
5539static SDValue PerformShiftCombine(SDNode *N, SelectionDAG &DAG,
5540 const ARMSubtarget *ST) {
Owen Andersone50ed302009-08-10 22:56:29 +00005541 EVT VT = N->getValueType(0);
Bob Wilson5bafff32009-06-22 23:27:02 +00005542
5543 // Nothing to be done for scalar shifts.
Tanya Lattner9684a7c2010-11-18 22:06:46 +00005544 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
5545 if (!VT.isVector() || !TLI.isTypeLegal(VT))
Bob Wilson5bafff32009-06-22 23:27:02 +00005546 return SDValue();
5547
5548 assert(ST->hasNEON() && "unexpected vector shift");
5549 int64_t Cnt;
5550
5551 switch (N->getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00005552 default: llvm_unreachable("unexpected shift opcode");
Bob Wilson5bafff32009-06-22 23:27:02 +00005553
5554 case ISD::SHL:
5555 if (isVShiftLImm(N->getOperand(1), VT, false, Cnt))
5556 return DAG.getNode(ARMISD::VSHL, N->getDebugLoc(), VT, N->getOperand(0),
Owen Anderson825b72b2009-08-11 20:47:22 +00005557 DAG.getConstant(Cnt, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00005558 break;
5559
5560 case ISD::SRA:
5561 case ISD::SRL:
5562 if (isVShiftRImm(N->getOperand(1), VT, false, false, Cnt)) {
5563 unsigned VShiftOpc = (N->getOpcode() == ISD::SRA ?
5564 ARMISD::VSHRs : ARMISD::VSHRu);
5565 return DAG.getNode(VShiftOpc, N->getDebugLoc(), VT, N->getOperand(0),
Owen Anderson825b72b2009-08-11 20:47:22 +00005566 DAG.getConstant(Cnt, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00005567 }
5568 }
5569 return SDValue();
5570}
5571
5572/// PerformExtendCombine - Target-specific DAG combining for ISD::SIGN_EXTEND,
5573/// ISD::ZERO_EXTEND, and ISD::ANY_EXTEND.
5574static SDValue PerformExtendCombine(SDNode *N, SelectionDAG &DAG,
5575 const ARMSubtarget *ST) {
5576 SDValue N0 = N->getOperand(0);
5577
5578 // Check for sign- and zero-extensions of vector extract operations of 8-
5579 // and 16-bit vector elements. NEON supports these directly. They are
5580 // handled during DAG combining because type legalization will promote them
5581 // to 32-bit types and it is messy to recognize the operations after that.
5582 if (ST->hasNEON() && N0.getOpcode() == ISD::EXTRACT_VECTOR_ELT) {
5583 SDValue Vec = N0.getOperand(0);
5584 SDValue Lane = N0.getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +00005585 EVT VT = N->getValueType(0);
5586 EVT EltVT = N0.getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00005587 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
5588
Owen Anderson825b72b2009-08-11 20:47:22 +00005589 if (VT == MVT::i32 &&
5590 (EltVT == MVT::i8 || EltVT == MVT::i16) &&
Bob Wilson3468c2e2010-11-03 16:24:50 +00005591 TLI.isTypeLegal(Vec.getValueType()) &&
5592 isa<ConstantSDNode>(Lane)) {
Bob Wilson5bafff32009-06-22 23:27:02 +00005593
5594 unsigned Opc = 0;
5595 switch (N->getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00005596 default: llvm_unreachable("unexpected opcode");
Bob Wilson5bafff32009-06-22 23:27:02 +00005597 case ISD::SIGN_EXTEND:
5598 Opc = ARMISD::VGETLANEs;
5599 break;
5600 case ISD::ZERO_EXTEND:
5601 case ISD::ANY_EXTEND:
5602 Opc = ARMISD::VGETLANEu;
5603 break;
5604 }
5605 return DAG.getNode(Opc, N->getDebugLoc(), VT, Vec, Lane);
5606 }
5607 }
5608
5609 return SDValue();
5610}
5611
Bob Wilson9f6c4c12010-02-18 06:05:53 +00005612/// PerformSELECT_CCCombine - Target-specific DAG combining for ISD::SELECT_CC
5613/// to match f32 max/min patterns to use NEON vmax/vmin instructions.
5614static SDValue PerformSELECT_CCCombine(SDNode *N, SelectionDAG &DAG,
5615 const ARMSubtarget *ST) {
5616 // If the target supports NEON, try to use vmax/vmin instructions for f32
Evan Cheng60108e92010-07-15 22:07:12 +00005617 // selects like "x < y ? x : y". Unless the NoNaNsFPMath option is set,
Bob Wilson9f6c4c12010-02-18 06:05:53 +00005618 // be careful about NaNs: NEON's vmax/vmin return NaN if either operand is
5619 // a NaN; only do the transformation when it matches that behavior.
5620
5621 // For now only do this when using NEON for FP operations; if using VFP, it
5622 // is not obvious that the benefit outweighs the cost of switching to the
5623 // NEON pipeline.
5624 if (!ST->hasNEON() || !ST->useNEONForSinglePrecisionFP() ||
5625 N->getValueType(0) != MVT::f32)
5626 return SDValue();
5627
5628 SDValue CondLHS = N->getOperand(0);
5629 SDValue CondRHS = N->getOperand(1);
5630 SDValue LHS = N->getOperand(2);
5631 SDValue RHS = N->getOperand(3);
5632 ISD::CondCode CC = cast<CondCodeSDNode>(N->getOperand(4))->get();
5633
5634 unsigned Opcode = 0;
5635 bool IsReversed;
Bob Wilsone742bb52010-02-24 22:15:53 +00005636 if (DAG.isEqualTo(LHS, CondLHS) && DAG.isEqualTo(RHS, CondRHS)) {
Bob Wilson9f6c4c12010-02-18 06:05:53 +00005637 IsReversed = false; // x CC y ? x : y
Bob Wilsone742bb52010-02-24 22:15:53 +00005638 } else if (DAG.isEqualTo(LHS, CondRHS) && DAG.isEqualTo(RHS, CondLHS)) {
Bob Wilson9f6c4c12010-02-18 06:05:53 +00005639 IsReversed = true ; // x CC y ? y : x
5640 } else {
5641 return SDValue();
5642 }
5643
Bob Wilsone742bb52010-02-24 22:15:53 +00005644 bool IsUnordered;
Bob Wilson9f6c4c12010-02-18 06:05:53 +00005645 switch (CC) {
5646 default: break;
5647 case ISD::SETOLT:
5648 case ISD::SETOLE:
5649 case ISD::SETLT:
5650 case ISD::SETLE:
Bob Wilson9f6c4c12010-02-18 06:05:53 +00005651 case ISD::SETULT:
5652 case ISD::SETULE:
Bob Wilsone742bb52010-02-24 22:15:53 +00005653 // If LHS is NaN, an ordered comparison will be false and the result will
5654 // be the RHS, but vmin(NaN, RHS) = NaN. Avoid this by checking that LHS
5655 // != NaN. Likewise, for unordered comparisons, check for RHS != NaN.
5656 IsUnordered = (CC == ISD::SETULT || CC == ISD::SETULE);
5657 if (!DAG.isKnownNeverNaN(IsUnordered ? RHS : LHS))
5658 break;
5659 // For less-than-or-equal comparisons, "+0 <= -0" will be true but vmin
5660 // will return -0, so vmin can only be used for unsafe math or if one of
5661 // the operands is known to be nonzero.
5662 if ((CC == ISD::SETLE || CC == ISD::SETOLE || CC == ISD::SETULE) &&
5663 !UnsafeFPMath &&
5664 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS)))
5665 break;
5666 Opcode = IsReversed ? ARMISD::FMAX : ARMISD::FMIN;
Bob Wilson9f6c4c12010-02-18 06:05:53 +00005667 break;
5668
5669 case ISD::SETOGT:
5670 case ISD::SETOGE:
5671 case ISD::SETGT:
5672 case ISD::SETGE:
Bob Wilson9f6c4c12010-02-18 06:05:53 +00005673 case ISD::SETUGT:
5674 case ISD::SETUGE:
Bob Wilsone742bb52010-02-24 22:15:53 +00005675 // If LHS is NaN, an ordered comparison will be false and the result will
5676 // be the RHS, but vmax(NaN, RHS) = NaN. Avoid this by checking that LHS
5677 // != NaN. Likewise, for unordered comparisons, check for RHS != NaN.
5678 IsUnordered = (CC == ISD::SETUGT || CC == ISD::SETUGE);
5679 if (!DAG.isKnownNeverNaN(IsUnordered ? RHS : LHS))
5680 break;
5681 // For greater-than-or-equal comparisons, "-0 >= +0" will be true but vmax
5682 // will return +0, so vmax can only be used for unsafe math or if one of
5683 // the operands is known to be nonzero.
5684 if ((CC == ISD::SETGE || CC == ISD::SETOGE || CC == ISD::SETUGE) &&
5685 !UnsafeFPMath &&
5686 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS)))
5687 break;
5688 Opcode = IsReversed ? ARMISD::FMIN : ARMISD::FMAX;
Bob Wilson9f6c4c12010-02-18 06:05:53 +00005689 break;
5690 }
5691
5692 if (!Opcode)
5693 return SDValue();
5694 return DAG.getNode(Opcode, N->getDebugLoc(), N->getValueType(0), LHS, RHS);
5695}
5696
Dan Gohman475871a2008-07-27 21:46:04 +00005697SDValue ARMTargetLowering::PerformDAGCombine(SDNode *N,
Bob Wilson2dc4f542009-03-20 22:42:55 +00005698 DAGCombinerInfo &DCI) const {
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00005699 switch (N->getOpcode()) {
5700 default: break;
Bob Wilson9f6c4c12010-02-18 06:05:53 +00005701 case ISD::ADD: return PerformADDCombine(N, DCI);
5702 case ISD::SUB: return PerformSUBCombine(N, DCI);
Anton Korobeynikova9790d72010-05-15 18:16:59 +00005703 case ISD::MUL: return PerformMULCombine(N, DCI, Subtarget);
Jim Grosbach469bbdb2010-07-16 23:05:05 +00005704 case ISD::OR: return PerformORCombine(N, DCI, Subtarget);
Owen Anderson080c0922010-11-05 19:27:46 +00005705 case ISD::AND: return PerformANDCombine(N, DCI);
Evan Cheng0c1aec12010-12-14 03:22:07 +00005706 case ARMISD::BFI: return PerformBFICombine(N, DCI);
Jim Grosbache5165492009-11-09 00:11:35 +00005707 case ARMISD::VMOVRRD: return PerformVMOVRRDCombine(N, DCI);
Bob Wilson0b8ccb82010-09-22 22:09:21 +00005708 case ARMISD::VMOVDRR: return PerformVMOVDRRCombine(N, DCI.DAG);
Bob Wilson31600902010-12-21 06:43:19 +00005709 case ISD::STORE: return PerformSTORECombine(N, DCI);
5710 case ISD::BUILD_VECTOR: return PerformBUILD_VECTORCombine(N, DCI);
5711 case ISD::INSERT_VECTOR_ELT: return PerformInsertEltCombine(N, DCI);
Bob Wilsonf20700c2010-10-27 20:38:28 +00005712 case ISD::VECTOR_SHUFFLE: return PerformVECTOR_SHUFFLECombine(N, DCI.DAG);
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +00005713 case ARMISD::VDUPLANE: return PerformVDUPLANECombine(N, DCI);
Bob Wilson9f6c4c12010-02-18 06:05:53 +00005714 case ISD::INTRINSIC_WO_CHAIN: return PerformIntrinsicCombine(N, DCI.DAG);
Bob Wilson5bafff32009-06-22 23:27:02 +00005715 case ISD::SHL:
5716 case ISD::SRA:
Bob Wilson9f6c4c12010-02-18 06:05:53 +00005717 case ISD::SRL: return PerformShiftCombine(N, DCI.DAG, Subtarget);
Bob Wilson5bafff32009-06-22 23:27:02 +00005718 case ISD::SIGN_EXTEND:
5719 case ISD::ZERO_EXTEND:
Bob Wilson9f6c4c12010-02-18 06:05:53 +00005720 case ISD::ANY_EXTEND: return PerformExtendCombine(N, DCI.DAG, Subtarget);
5721 case ISD::SELECT_CC: return PerformSELECT_CCCombine(N, DCI.DAG, Subtarget);
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00005722 }
Dan Gohman475871a2008-07-27 21:46:04 +00005723 return SDValue();
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00005724}
5725
Bill Wendlingaf566342009-08-15 21:21:19 +00005726bool ARMTargetLowering::allowsUnalignedMemoryAccesses(EVT VT) const {
Bob Wilson02aba732010-09-28 04:09:35 +00005727 if (!Subtarget->allowsUnalignedMem())
Bob Wilson86fe66d2010-06-25 04:12:31 +00005728 return false;
Bill Wendlingaf566342009-08-15 21:21:19 +00005729
5730 switch (VT.getSimpleVT().SimpleTy) {
5731 default:
5732 return false;
5733 case MVT::i8:
5734 case MVT::i16:
5735 case MVT::i32:
5736 return true;
5737 // FIXME: VLD1 etc with standard alignment is legal.
5738 }
5739}
5740
Evan Chenge6c835f2009-08-14 20:09:37 +00005741static bool isLegalT1AddressImmediate(int64_t V, EVT VT) {
5742 if (V < 0)
5743 return false;
5744
5745 unsigned Scale = 1;
5746 switch (VT.getSimpleVT().SimpleTy) {
5747 default: return false;
5748 case MVT::i1:
5749 case MVT::i8:
5750 // Scale == 1;
5751 break;
5752 case MVT::i16:
5753 // Scale == 2;
5754 Scale = 2;
5755 break;
5756 case MVT::i32:
5757 // Scale == 4;
5758 Scale = 4;
5759 break;
5760 }
5761
5762 if ((V & (Scale - 1)) != 0)
5763 return false;
5764 V /= Scale;
5765 return V == (V & ((1LL << 5) - 1));
5766}
5767
5768static bool isLegalT2AddressImmediate(int64_t V, EVT VT,
5769 const ARMSubtarget *Subtarget) {
5770 bool isNeg = false;
5771 if (V < 0) {
5772 isNeg = true;
5773 V = - V;
5774 }
5775
5776 switch (VT.getSimpleVT().SimpleTy) {
5777 default: return false;
5778 case MVT::i1:
5779 case MVT::i8:
5780 case MVT::i16:
5781 case MVT::i32:
5782 // + imm12 or - imm8
5783 if (isNeg)
5784 return V == (V & ((1LL << 8) - 1));
5785 return V == (V & ((1LL << 12) - 1));
5786 case MVT::f32:
5787 case MVT::f64:
5788 // Same as ARM mode. FIXME: NEON?
5789 if (!Subtarget->hasVFP2())
5790 return false;
5791 if ((V & 3) != 0)
5792 return false;
5793 V >>= 2;
5794 return V == (V & ((1LL << 8) - 1));
5795 }
5796}
5797
Evan Chengb01fad62007-03-12 23:30:29 +00005798/// isLegalAddressImmediate - Return true if the integer value can be used
5799/// as the offset of the target addressing mode for load / store of the
5800/// given type.
Owen Andersone50ed302009-08-10 22:56:29 +00005801static bool isLegalAddressImmediate(int64_t V, EVT VT,
Chris Lattner37caf8c2007-04-09 23:33:39 +00005802 const ARMSubtarget *Subtarget) {
Evan Cheng961f8792007-03-13 20:37:59 +00005803 if (V == 0)
5804 return true;
5805
Evan Cheng65011532009-03-09 19:15:00 +00005806 if (!VT.isSimple())
5807 return false;
5808
Evan Chenge6c835f2009-08-14 20:09:37 +00005809 if (Subtarget->isThumb1Only())
5810 return isLegalT1AddressImmediate(V, VT);
5811 else if (Subtarget->isThumb2())
5812 return isLegalT2AddressImmediate(V, VT, Subtarget);
Evan Chengb01fad62007-03-12 23:30:29 +00005813
Evan Chenge6c835f2009-08-14 20:09:37 +00005814 // ARM mode.
Evan Chengb01fad62007-03-12 23:30:29 +00005815 if (V < 0)
5816 V = - V;
Owen Anderson825b72b2009-08-11 20:47:22 +00005817 switch (VT.getSimpleVT().SimpleTy) {
Evan Chengb01fad62007-03-12 23:30:29 +00005818 default: return false;
Owen Anderson825b72b2009-08-11 20:47:22 +00005819 case MVT::i1:
5820 case MVT::i8:
5821 case MVT::i32:
Evan Chengb01fad62007-03-12 23:30:29 +00005822 // +- imm12
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00005823 return V == (V & ((1LL << 12) - 1));
Owen Anderson825b72b2009-08-11 20:47:22 +00005824 case MVT::i16:
Evan Chengb01fad62007-03-12 23:30:29 +00005825 // +- imm8
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00005826 return V == (V & ((1LL << 8) - 1));
Owen Anderson825b72b2009-08-11 20:47:22 +00005827 case MVT::f32:
5828 case MVT::f64:
Evan Chenge6c835f2009-08-14 20:09:37 +00005829 if (!Subtarget->hasVFP2()) // FIXME: NEON?
Evan Chengb01fad62007-03-12 23:30:29 +00005830 return false;
Evan Cheng0b0a9a92007-05-03 02:00:18 +00005831 if ((V & 3) != 0)
Evan Chengb01fad62007-03-12 23:30:29 +00005832 return false;
5833 V >>= 2;
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00005834 return V == (V & ((1LL << 8) - 1));
Evan Chengb01fad62007-03-12 23:30:29 +00005835 }
Evan Chenga8e29892007-01-19 07:51:42 +00005836}
5837
Evan Chenge6c835f2009-08-14 20:09:37 +00005838bool ARMTargetLowering::isLegalT2ScaledAddressingMode(const AddrMode &AM,
5839 EVT VT) const {
5840 int Scale = AM.Scale;
5841 if (Scale < 0)
5842 return false;
5843
5844 switch (VT.getSimpleVT().SimpleTy) {
5845 default: return false;
5846 case MVT::i1:
5847 case MVT::i8:
5848 case MVT::i16:
5849 case MVT::i32:
5850 if (Scale == 1)
5851 return true;
5852 // r + r << imm
5853 Scale = Scale & ~1;
5854 return Scale == 2 || Scale == 4 || Scale == 8;
5855 case MVT::i64:
5856 // r + r
5857 if (((unsigned)AM.HasBaseReg + Scale) <= 2)
5858 return true;
5859 return false;
5860 case MVT::isVoid:
5861 // Note, we allow "void" uses (basically, uses that aren't loads or
5862 // stores), because arm allows folding a scale into many arithmetic
5863 // operations. This should be made more precise and revisited later.
5864
5865 // Allow r << imm, but the imm has to be a multiple of two.
5866 if (Scale & 1) return false;
5867 return isPowerOf2_32(Scale);
5868 }
5869}
5870
Chris Lattner37caf8c2007-04-09 23:33:39 +00005871/// isLegalAddressingMode - Return true if the addressing mode represented
5872/// by AM is legal for this target, for a load/store of the specified type.
Bob Wilson2dc4f542009-03-20 22:42:55 +00005873bool ARMTargetLowering::isLegalAddressingMode(const AddrMode &AM,
Chris Lattner37caf8c2007-04-09 23:33:39 +00005874 const Type *Ty) const {
Owen Andersone50ed302009-08-10 22:56:29 +00005875 EVT VT = getValueType(Ty, true);
Bob Wilson2c7dab12009-04-08 17:55:28 +00005876 if (!isLegalAddressImmediate(AM.BaseOffs, VT, Subtarget))
Evan Chengb01fad62007-03-12 23:30:29 +00005877 return false;
Bob Wilson2dc4f542009-03-20 22:42:55 +00005878
Chris Lattner37caf8c2007-04-09 23:33:39 +00005879 // Can never fold addr of global into load/store.
Bob Wilson2dc4f542009-03-20 22:42:55 +00005880 if (AM.BaseGV)
Chris Lattner37caf8c2007-04-09 23:33:39 +00005881 return false;
Bob Wilson2dc4f542009-03-20 22:42:55 +00005882
Chris Lattner37caf8c2007-04-09 23:33:39 +00005883 switch (AM.Scale) {
5884 case 0: // no scale reg, must be "r+i" or "r", or "i".
5885 break;
5886 case 1:
Evan Chenge6c835f2009-08-14 20:09:37 +00005887 if (Subtarget->isThumb1Only())
Chris Lattner37caf8c2007-04-09 23:33:39 +00005888 return false;
Chris Lattner5a3d40d2007-04-13 06:50:55 +00005889 // FALL THROUGH.
Chris Lattner37caf8c2007-04-09 23:33:39 +00005890 default:
Chris Lattner5a3d40d2007-04-13 06:50:55 +00005891 // ARM doesn't support any R+R*scale+imm addr modes.
5892 if (AM.BaseOffs)
5893 return false;
Bob Wilson2dc4f542009-03-20 22:42:55 +00005894
Bob Wilson2c7dab12009-04-08 17:55:28 +00005895 if (!VT.isSimple())
5896 return false;
5897
Evan Chenge6c835f2009-08-14 20:09:37 +00005898 if (Subtarget->isThumb2())
5899 return isLegalT2ScaledAddressingMode(AM, VT);
5900
Chris Lattnereb13d1b2007-04-10 03:48:29 +00005901 int Scale = AM.Scale;
Owen Anderson825b72b2009-08-11 20:47:22 +00005902 switch (VT.getSimpleVT().SimpleTy) {
Chris Lattner37caf8c2007-04-09 23:33:39 +00005903 default: return false;
Owen Anderson825b72b2009-08-11 20:47:22 +00005904 case MVT::i1:
5905 case MVT::i8:
5906 case MVT::i32:
Chris Lattnereb13d1b2007-04-10 03:48:29 +00005907 if (Scale < 0) Scale = -Scale;
5908 if (Scale == 1)
Chris Lattner37caf8c2007-04-09 23:33:39 +00005909 return true;
5910 // r + r << imm
Chris Lattnere1152942007-04-11 16:17:12 +00005911 return isPowerOf2_32(Scale & ~1);
Owen Anderson825b72b2009-08-11 20:47:22 +00005912 case MVT::i16:
Evan Chenge6c835f2009-08-14 20:09:37 +00005913 case MVT::i64:
Chris Lattner37caf8c2007-04-09 23:33:39 +00005914 // r + r
Chris Lattnereb13d1b2007-04-10 03:48:29 +00005915 if (((unsigned)AM.HasBaseReg + Scale) <= 2)
Chris Lattner37caf8c2007-04-09 23:33:39 +00005916 return true;
Chris Lattnere1152942007-04-11 16:17:12 +00005917 return false;
Bob Wilson2dc4f542009-03-20 22:42:55 +00005918
Owen Anderson825b72b2009-08-11 20:47:22 +00005919 case MVT::isVoid:
Chris Lattner37caf8c2007-04-09 23:33:39 +00005920 // Note, we allow "void" uses (basically, uses that aren't loads or
5921 // stores), because arm allows folding a scale into many arithmetic
5922 // operations. This should be made more precise and revisited later.
Bob Wilson2dc4f542009-03-20 22:42:55 +00005923
Chris Lattner37caf8c2007-04-09 23:33:39 +00005924 // Allow r << imm, but the imm has to be a multiple of two.
Evan Chenge6c835f2009-08-14 20:09:37 +00005925 if (Scale & 1) return false;
5926 return isPowerOf2_32(Scale);
Chris Lattner37caf8c2007-04-09 23:33:39 +00005927 }
5928 break;
Evan Chengb01fad62007-03-12 23:30:29 +00005929 }
Chris Lattner37caf8c2007-04-09 23:33:39 +00005930 return true;
Evan Chengb01fad62007-03-12 23:30:29 +00005931}
5932
Evan Cheng77e47512009-11-11 19:05:52 +00005933/// isLegalICmpImmediate - Return true if the specified immediate is legal
5934/// icmp immediate, that is the target has icmp instructions which can compare
5935/// a register against the immediate without having to materialize the
5936/// immediate into a register.
Evan Cheng06b53c02009-11-12 07:13:11 +00005937bool ARMTargetLowering::isLegalICmpImmediate(int64_t Imm) const {
Evan Cheng77e47512009-11-11 19:05:52 +00005938 if (!Subtarget->isThumb())
5939 return ARM_AM::getSOImmVal(Imm) != -1;
5940 if (Subtarget->isThumb2())
Jim Grosbach4725ca72010-09-08 03:54:02 +00005941 return ARM_AM::getT2SOImmVal(Imm) != -1;
Evan Cheng06b53c02009-11-12 07:13:11 +00005942 return Imm >= 0 && Imm <= 255;
Evan Cheng77e47512009-11-11 19:05:52 +00005943}
5944
Owen Andersone50ed302009-08-10 22:56:29 +00005945static bool getARMIndexedAddressParts(SDNode *Ptr, EVT VT,
Evan Chenge88d5ce2009-07-02 07:28:31 +00005946 bool isSEXTLoad, SDValue &Base,
5947 SDValue &Offset, bool &isInc,
5948 SelectionDAG &DAG) {
Evan Chenga8e29892007-01-19 07:51:42 +00005949 if (Ptr->getOpcode() != ISD::ADD && Ptr->getOpcode() != ISD::SUB)
5950 return false;
5951
Owen Anderson825b72b2009-08-11 20:47:22 +00005952 if (VT == MVT::i16 || ((VT == MVT::i8 || VT == MVT::i1) && isSEXTLoad)) {
Evan Chenga8e29892007-01-19 07:51:42 +00005953 // AddressingMode 3
5954 Base = Ptr->getOperand(0);
5955 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(Ptr->getOperand(1))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005956 int RHSC = (int)RHS->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +00005957 if (RHSC < 0 && RHSC > -256) {
Evan Chenge88d5ce2009-07-02 07:28:31 +00005958 assert(Ptr->getOpcode() == ISD::ADD);
Evan Chenga8e29892007-01-19 07:51:42 +00005959 isInc = false;
5960 Offset = DAG.getConstant(-RHSC, RHS->getValueType(0));
5961 return true;
5962 }
5963 }
5964 isInc = (Ptr->getOpcode() == ISD::ADD);
5965 Offset = Ptr->getOperand(1);
5966 return true;
Owen Anderson825b72b2009-08-11 20:47:22 +00005967 } else if (VT == MVT::i32 || VT == MVT::i8 || VT == MVT::i1) {
Evan Chenga8e29892007-01-19 07:51:42 +00005968 // AddressingMode 2
5969 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(Ptr->getOperand(1))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005970 int RHSC = (int)RHS->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +00005971 if (RHSC < 0 && RHSC > -0x1000) {
Evan Chenge88d5ce2009-07-02 07:28:31 +00005972 assert(Ptr->getOpcode() == ISD::ADD);
Evan Chenga8e29892007-01-19 07:51:42 +00005973 isInc = false;
5974 Offset = DAG.getConstant(-RHSC, RHS->getValueType(0));
5975 Base = Ptr->getOperand(0);
5976 return true;
5977 }
5978 }
5979
5980 if (Ptr->getOpcode() == ISD::ADD) {
5981 isInc = true;
5982 ARM_AM::ShiftOpc ShOpcVal= ARM_AM::getShiftOpcForNode(Ptr->getOperand(0));
5983 if (ShOpcVal != ARM_AM::no_shift) {
5984 Base = Ptr->getOperand(1);
5985 Offset = Ptr->getOperand(0);
5986 } else {
5987 Base = Ptr->getOperand(0);
5988 Offset = Ptr->getOperand(1);
5989 }
5990 return true;
5991 }
5992
5993 isInc = (Ptr->getOpcode() == ISD::ADD);
5994 Base = Ptr->getOperand(0);
5995 Offset = Ptr->getOperand(1);
5996 return true;
5997 }
5998
Jim Grosbache5165492009-11-09 00:11:35 +00005999 // FIXME: Use VLDM / VSTM to emulate indexed FP load / store.
Evan Chenga8e29892007-01-19 07:51:42 +00006000 return false;
6001}
6002
Owen Andersone50ed302009-08-10 22:56:29 +00006003static bool getT2IndexedAddressParts(SDNode *Ptr, EVT VT,
Evan Chenge88d5ce2009-07-02 07:28:31 +00006004 bool isSEXTLoad, SDValue &Base,
6005 SDValue &Offset, bool &isInc,
6006 SelectionDAG &DAG) {
6007 if (Ptr->getOpcode() != ISD::ADD && Ptr->getOpcode() != ISD::SUB)
6008 return false;
6009
6010 Base = Ptr->getOperand(0);
6011 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(Ptr->getOperand(1))) {
6012 int RHSC = (int)RHS->getZExtValue();
6013 if (RHSC < 0 && RHSC > -0x100) { // 8 bits.
6014 assert(Ptr->getOpcode() == ISD::ADD);
6015 isInc = false;
6016 Offset = DAG.getConstant(-RHSC, RHS->getValueType(0));
6017 return true;
6018 } else if (RHSC > 0 && RHSC < 0x100) { // 8 bit, no zero.
6019 isInc = Ptr->getOpcode() == ISD::ADD;
6020 Offset = DAG.getConstant(RHSC, RHS->getValueType(0));
6021 return true;
6022 }
6023 }
6024
6025 return false;
6026}
6027
Evan Chenga8e29892007-01-19 07:51:42 +00006028/// getPreIndexedAddressParts - returns true by value, base pointer and
6029/// offset pointer and addressing mode by reference if the node's address
6030/// can be legally represented as pre-indexed load / store address.
6031bool
Dan Gohman475871a2008-07-27 21:46:04 +00006032ARMTargetLowering::getPreIndexedAddressParts(SDNode *N, SDValue &Base,
6033 SDValue &Offset,
Evan Chenga8e29892007-01-19 07:51:42 +00006034 ISD::MemIndexedMode &AM,
Dan Gohman73e09142009-01-15 16:29:45 +00006035 SelectionDAG &DAG) const {
Evan Chenge88d5ce2009-07-02 07:28:31 +00006036 if (Subtarget->isThumb1Only())
Evan Chenga8e29892007-01-19 07:51:42 +00006037 return false;
6038
Owen Andersone50ed302009-08-10 22:56:29 +00006039 EVT VT;
Dan Gohman475871a2008-07-27 21:46:04 +00006040 SDValue Ptr;
Evan Chenga8e29892007-01-19 07:51:42 +00006041 bool isSEXTLoad = false;
6042 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
6043 Ptr = LD->getBasePtr();
Dan Gohmanb625f2f2008-01-30 00:15:11 +00006044 VT = LD->getMemoryVT();
Evan Chenga8e29892007-01-19 07:51:42 +00006045 isSEXTLoad = LD->getExtensionType() == ISD::SEXTLOAD;
6046 } else if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N)) {
6047 Ptr = ST->getBasePtr();
Dan Gohmanb625f2f2008-01-30 00:15:11 +00006048 VT = ST->getMemoryVT();
Evan Chenga8e29892007-01-19 07:51:42 +00006049 } else
6050 return false;
6051
6052 bool isInc;
Evan Chenge88d5ce2009-07-02 07:28:31 +00006053 bool isLegal = false;
Evan Chenge6c835f2009-08-14 20:09:37 +00006054 if (Subtarget->isThumb2())
Evan Chenge88d5ce2009-07-02 07:28:31 +00006055 isLegal = getT2IndexedAddressParts(Ptr.getNode(), VT, isSEXTLoad, Base,
6056 Offset, isInc, DAG);
Jim Grosbach764ab522009-08-11 15:33:49 +00006057 else
Evan Chenge88d5ce2009-07-02 07:28:31 +00006058 isLegal = getARMIndexedAddressParts(Ptr.getNode(), VT, isSEXTLoad, Base,
Evan Cheng04129572009-07-02 06:44:30 +00006059 Offset, isInc, DAG);
Evan Chenge88d5ce2009-07-02 07:28:31 +00006060 if (!isLegal)
6061 return false;
6062
6063 AM = isInc ? ISD::PRE_INC : ISD::PRE_DEC;
6064 return true;
Evan Chenga8e29892007-01-19 07:51:42 +00006065}
6066
6067/// getPostIndexedAddressParts - returns true by value, base pointer and
6068/// offset pointer and addressing mode by reference if this node can be
6069/// combined with a load / store to form a post-indexed load / store.
6070bool ARMTargetLowering::getPostIndexedAddressParts(SDNode *N, SDNode *Op,
Dan Gohman475871a2008-07-27 21:46:04 +00006071 SDValue &Base,
6072 SDValue &Offset,
Evan Chenga8e29892007-01-19 07:51:42 +00006073 ISD::MemIndexedMode &AM,
Dan Gohman73e09142009-01-15 16:29:45 +00006074 SelectionDAG &DAG) const {
Evan Chenge88d5ce2009-07-02 07:28:31 +00006075 if (Subtarget->isThumb1Only())
Evan Chenga8e29892007-01-19 07:51:42 +00006076 return false;
6077
Owen Andersone50ed302009-08-10 22:56:29 +00006078 EVT VT;
Dan Gohman475871a2008-07-27 21:46:04 +00006079 SDValue Ptr;
Evan Chenga8e29892007-01-19 07:51:42 +00006080 bool isSEXTLoad = false;
6081 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
Dan Gohmanb625f2f2008-01-30 00:15:11 +00006082 VT = LD->getMemoryVT();
Evan Cheng28dad2a2010-05-18 21:31:17 +00006083 Ptr = LD->getBasePtr();
Evan Chenga8e29892007-01-19 07:51:42 +00006084 isSEXTLoad = LD->getExtensionType() == ISD::SEXTLOAD;
6085 } else if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N)) {
Dan Gohmanb625f2f2008-01-30 00:15:11 +00006086 VT = ST->getMemoryVT();
Evan Cheng28dad2a2010-05-18 21:31:17 +00006087 Ptr = ST->getBasePtr();
Evan Chenga8e29892007-01-19 07:51:42 +00006088 } else
6089 return false;
6090
6091 bool isInc;
Evan Chenge88d5ce2009-07-02 07:28:31 +00006092 bool isLegal = false;
Evan Chenge6c835f2009-08-14 20:09:37 +00006093 if (Subtarget->isThumb2())
Evan Chenge88d5ce2009-07-02 07:28:31 +00006094 isLegal = getT2IndexedAddressParts(Op, VT, isSEXTLoad, Base, Offset,
Evan Cheng28dad2a2010-05-18 21:31:17 +00006095 isInc, DAG);
Jim Grosbach764ab522009-08-11 15:33:49 +00006096 else
Evan Chenge88d5ce2009-07-02 07:28:31 +00006097 isLegal = getARMIndexedAddressParts(Op, VT, isSEXTLoad, Base, Offset,
6098 isInc, DAG);
6099 if (!isLegal)
6100 return false;
6101
Evan Cheng28dad2a2010-05-18 21:31:17 +00006102 if (Ptr != Base) {
6103 // Swap base ptr and offset to catch more post-index load / store when
6104 // it's legal. In Thumb2 mode, offset must be an immediate.
6105 if (Ptr == Offset && Op->getOpcode() == ISD::ADD &&
6106 !Subtarget->isThumb2())
6107 std::swap(Base, Offset);
6108
6109 // Post-indexed load / store update the base pointer.
6110 if (Ptr != Base)
6111 return false;
6112 }
6113
Evan Chenge88d5ce2009-07-02 07:28:31 +00006114 AM = isInc ? ISD::POST_INC : ISD::POST_DEC;
6115 return true;
Evan Chenga8e29892007-01-19 07:51:42 +00006116}
6117
Dan Gohman475871a2008-07-27 21:46:04 +00006118void ARMTargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Dan Gohman977a76f2008-02-13 22:28:48 +00006119 const APInt &Mask,
Bob Wilson2dc4f542009-03-20 22:42:55 +00006120 APInt &KnownZero,
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00006121 APInt &KnownOne,
Dan Gohmanea859be2007-06-22 14:59:07 +00006122 const SelectionDAG &DAG,
Evan Chenga8e29892007-01-19 07:51:42 +00006123 unsigned Depth) const {
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00006124 KnownZero = KnownOne = APInt(Mask.getBitWidth(), 0);
Evan Chenga8e29892007-01-19 07:51:42 +00006125 switch (Op.getOpcode()) {
6126 default: break;
6127 case ARMISD::CMOV: {
6128 // Bits are known zero/one if known on the LHS and RHS.
Dan Gohmanea859be2007-06-22 14:59:07 +00006129 DAG.ComputeMaskedBits(Op.getOperand(0), Mask, KnownZero, KnownOne, Depth+1);
Evan Chenga8e29892007-01-19 07:51:42 +00006130 if (KnownZero == 0 && KnownOne == 0) return;
6131
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00006132 APInt KnownZeroRHS, KnownOneRHS;
Dan Gohmanea859be2007-06-22 14:59:07 +00006133 DAG.ComputeMaskedBits(Op.getOperand(1), Mask,
6134 KnownZeroRHS, KnownOneRHS, Depth+1);
Evan Chenga8e29892007-01-19 07:51:42 +00006135 KnownZero &= KnownZeroRHS;
6136 KnownOne &= KnownOneRHS;
6137 return;
6138 }
6139 }
6140}
6141
6142//===----------------------------------------------------------------------===//
6143// ARM Inline Assembly Support
6144//===----------------------------------------------------------------------===//
6145
Evan Cheng55d42002011-01-08 01:24:27 +00006146bool ARMTargetLowering::ExpandInlineAsm(CallInst *CI) const {
6147 // Looking for "rev" which is V6+.
6148 if (!Subtarget->hasV6Ops())
6149 return false;
6150
6151 InlineAsm *IA = cast<InlineAsm>(CI->getCalledValue());
6152 std::string AsmStr = IA->getAsmString();
6153 SmallVector<StringRef, 4> AsmPieces;
6154 SplitString(AsmStr, AsmPieces, ";\n");
6155
6156 switch (AsmPieces.size()) {
6157 default: return false;
6158 case 1:
6159 AsmStr = AsmPieces[0];
6160 AsmPieces.clear();
6161 SplitString(AsmStr, AsmPieces, " \t,");
6162
6163 // rev $0, $1
6164 if (AsmPieces.size() == 3 &&
6165 AsmPieces[0] == "rev" && AsmPieces[1] == "$0" && AsmPieces[2] == "$1" &&
6166 IA->getConstraintString().compare(0, 4, "=l,l") == 0) {
6167 const IntegerType *Ty = dyn_cast<IntegerType>(CI->getType());
6168 if (Ty && Ty->getBitWidth() == 32)
6169 return IntrinsicLowering::LowerToByteSwap(CI);
6170 }
6171 break;
6172 }
6173
6174 return false;
6175}
6176
Evan Chenga8e29892007-01-19 07:51:42 +00006177/// getConstraintType - Given a constraint letter, return the type of
6178/// constraint it is for this target.
6179ARMTargetLowering::ConstraintType
Chris Lattner4234f572007-03-25 02:14:49 +00006180ARMTargetLowering::getConstraintType(const std::string &Constraint) const {
6181 if (Constraint.size() == 1) {
6182 switch (Constraint[0]) {
6183 default: break;
6184 case 'l': return C_RegisterClass;
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00006185 case 'w': return C_RegisterClass;
Chris Lattner4234f572007-03-25 02:14:49 +00006186 }
Evan Chenga8e29892007-01-19 07:51:42 +00006187 }
Chris Lattner4234f572007-03-25 02:14:49 +00006188 return TargetLowering::getConstraintType(Constraint);
Evan Chenga8e29892007-01-19 07:51:42 +00006189}
6190
John Thompson44ab89e2010-10-29 17:29:13 +00006191/// Examine constraint type and operand type and determine a weight value.
6192/// This object must already have been set up with the operand type
6193/// and the current alternative constraint selected.
6194TargetLowering::ConstraintWeight
6195ARMTargetLowering::getSingleConstraintMatchWeight(
6196 AsmOperandInfo &info, const char *constraint) const {
6197 ConstraintWeight weight = CW_Invalid;
6198 Value *CallOperandVal = info.CallOperandVal;
6199 // If we don't have a value, we can't do a match,
6200 // but allow it at the lowest weight.
6201 if (CallOperandVal == NULL)
6202 return CW_Default;
6203 const Type *type = CallOperandVal->getType();
6204 // Look at the constraint type.
6205 switch (*constraint) {
6206 default:
6207 weight = TargetLowering::getSingleConstraintMatchWeight(info, constraint);
6208 break;
6209 case 'l':
6210 if (type->isIntegerTy()) {
6211 if (Subtarget->isThumb())
6212 weight = CW_SpecificReg;
6213 else
6214 weight = CW_Register;
6215 }
6216 break;
6217 case 'w':
6218 if (type->isFloatingPointTy())
6219 weight = CW_Register;
6220 break;
6221 }
6222 return weight;
6223}
6224
Bob Wilson2dc4f542009-03-20 22:42:55 +00006225std::pair<unsigned, const TargetRegisterClass*>
Evan Chenga8e29892007-01-19 07:51:42 +00006226ARMTargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +00006227 EVT VT) const {
Evan Chenga8e29892007-01-19 07:51:42 +00006228 if (Constraint.size() == 1) {
Jakob Stoklund Olesen09bf0032010-01-14 18:19:56 +00006229 // GCC ARM Constraint Letters
Evan Chenga8e29892007-01-19 07:51:42 +00006230 switch (Constraint[0]) {
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00006231 case 'l':
Jakob Stoklund Olesen09bf0032010-01-14 18:19:56 +00006232 if (Subtarget->isThumb())
Jim Grosbach30eae3c2009-04-07 20:34:09 +00006233 return std::make_pair(0U, ARM::tGPRRegisterClass);
6234 else
6235 return std::make_pair(0U, ARM::GPRRegisterClass);
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00006236 case 'r':
6237 return std::make_pair(0U, ARM::GPRRegisterClass);
6238 case 'w':
Owen Anderson825b72b2009-08-11 20:47:22 +00006239 if (VT == MVT::f32)
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00006240 return std::make_pair(0U, ARM::SPRRegisterClass);
Bob Wilson5afffae2009-12-18 01:03:29 +00006241 if (VT.getSizeInBits() == 64)
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00006242 return std::make_pair(0U, ARM::DPRRegisterClass);
Evan Chengd831cda2009-12-08 23:06:22 +00006243 if (VT.getSizeInBits() == 128)
6244 return std::make_pair(0U, ARM::QPRRegisterClass);
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00006245 break;
Evan Chenga8e29892007-01-19 07:51:42 +00006246 }
6247 }
Bob Wilson33cc5cb2010-03-15 23:09:18 +00006248 if (StringRef("{cc}").equals_lower(Constraint))
Jakob Stoklund Olesen0d8ba332010-06-18 16:49:33 +00006249 return std::make_pair(unsigned(ARM::CPSR), ARM::CCRRegisterClass);
Bob Wilson33cc5cb2010-03-15 23:09:18 +00006250
Evan Chenga8e29892007-01-19 07:51:42 +00006251 return TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
6252}
6253
6254std::vector<unsigned> ARMTargetLowering::
6255getRegClassForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +00006256 EVT VT) const {
Evan Chenga8e29892007-01-19 07:51:42 +00006257 if (Constraint.size() != 1)
6258 return std::vector<unsigned>();
6259
6260 switch (Constraint[0]) { // GCC ARM Constraint Letters
6261 default: break;
6262 case 'l':
Jim Grosbach30eae3c2009-04-07 20:34:09 +00006263 return make_vector<unsigned>(ARM::R0, ARM::R1, ARM::R2, ARM::R3,
6264 ARM::R4, ARM::R5, ARM::R6, ARM::R7,
6265 0);
Evan Chenga8e29892007-01-19 07:51:42 +00006266 case 'r':
6267 return make_vector<unsigned>(ARM::R0, ARM::R1, ARM::R2, ARM::R3,
6268 ARM::R4, ARM::R5, ARM::R6, ARM::R7,
6269 ARM::R8, ARM::R9, ARM::R10, ARM::R11,
6270 ARM::R12, ARM::LR, 0);
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00006271 case 'w':
Owen Anderson825b72b2009-08-11 20:47:22 +00006272 if (VT == MVT::f32)
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00006273 return make_vector<unsigned>(ARM::S0, ARM::S1, ARM::S2, ARM::S3,
6274 ARM::S4, ARM::S5, ARM::S6, ARM::S7,
6275 ARM::S8, ARM::S9, ARM::S10, ARM::S11,
6276 ARM::S12,ARM::S13,ARM::S14,ARM::S15,
6277 ARM::S16,ARM::S17,ARM::S18,ARM::S19,
6278 ARM::S20,ARM::S21,ARM::S22,ARM::S23,
6279 ARM::S24,ARM::S25,ARM::S26,ARM::S27,
6280 ARM::S28,ARM::S29,ARM::S30,ARM::S31, 0);
Bob Wilson5afffae2009-12-18 01:03:29 +00006281 if (VT.getSizeInBits() == 64)
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00006282 return make_vector<unsigned>(ARM::D0, ARM::D1, ARM::D2, ARM::D3,
6283 ARM::D4, ARM::D5, ARM::D6, ARM::D7,
6284 ARM::D8, ARM::D9, ARM::D10,ARM::D11,
6285 ARM::D12,ARM::D13,ARM::D14,ARM::D15, 0);
Evan Chengd831cda2009-12-08 23:06:22 +00006286 if (VT.getSizeInBits() == 128)
6287 return make_vector<unsigned>(ARM::Q0, ARM::Q1, ARM::Q2, ARM::Q3,
6288 ARM::Q4, ARM::Q5, ARM::Q6, ARM::Q7, 0);
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00006289 break;
Evan Chenga8e29892007-01-19 07:51:42 +00006290 }
6291
6292 return std::vector<unsigned>();
6293}
Bob Wilsonbf6396b2009-04-01 17:58:54 +00006294
6295/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
6296/// vector. If it is invalid, don't add anything to Ops.
6297void ARMTargetLowering::LowerAsmOperandForConstraint(SDValue Op,
6298 char Constraint,
Bob Wilsonbf6396b2009-04-01 17:58:54 +00006299 std::vector<SDValue>&Ops,
6300 SelectionDAG &DAG) const {
6301 SDValue Result(0, 0);
6302
6303 switch (Constraint) {
6304 default: break;
6305 case 'I': case 'J': case 'K': case 'L':
6306 case 'M': case 'N': case 'O':
6307 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op);
6308 if (!C)
6309 return;
6310
6311 int64_t CVal64 = C->getSExtValue();
6312 int CVal = (int) CVal64;
6313 // None of these constraints allow values larger than 32 bits. Check
6314 // that the value fits in an int.
6315 if (CVal != CVal64)
6316 return;
6317
6318 switch (Constraint) {
6319 case 'I':
David Goodwinf1daf7d2009-07-08 23:10:31 +00006320 if (Subtarget->isThumb1Only()) {
6321 // This must be a constant between 0 and 255, for ADD
6322 // immediates.
Bob Wilsonbf6396b2009-04-01 17:58:54 +00006323 if (CVal >= 0 && CVal <= 255)
6324 break;
David Goodwinf1daf7d2009-07-08 23:10:31 +00006325 } else if (Subtarget->isThumb2()) {
6326 // A constant that can be used as an immediate value in a
6327 // data-processing instruction.
6328 if (ARM_AM::getT2SOImmVal(CVal) != -1)
6329 break;
Bob Wilsonbf6396b2009-04-01 17:58:54 +00006330 } else {
6331 // A constant that can be used as an immediate value in a
6332 // data-processing instruction.
6333 if (ARM_AM::getSOImmVal(CVal) != -1)
6334 break;
6335 }
6336 return;
6337
6338 case 'J':
David Goodwinf1daf7d2009-07-08 23:10:31 +00006339 if (Subtarget->isThumb()) { // FIXME thumb2
Bob Wilsonbf6396b2009-04-01 17:58:54 +00006340 // This must be a constant between -255 and -1, for negated ADD
6341 // immediates. This can be used in GCC with an "n" modifier that
6342 // prints the negated value, for use with SUB instructions. It is
6343 // not useful otherwise but is implemented for compatibility.
6344 if (CVal >= -255 && CVal <= -1)
6345 break;
6346 } else {
6347 // This must be a constant between -4095 and 4095. It is not clear
6348 // what this constraint is intended for. Implemented for
6349 // compatibility with GCC.
6350 if (CVal >= -4095 && CVal <= 4095)
6351 break;
6352 }
6353 return;
6354
6355 case 'K':
David Goodwinf1daf7d2009-07-08 23:10:31 +00006356 if (Subtarget->isThumb1Only()) {
Bob Wilsonbf6396b2009-04-01 17:58:54 +00006357 // A 32-bit value where only one byte has a nonzero value. Exclude
6358 // zero to match GCC. This constraint is used by GCC internally for
6359 // constants that can be loaded with a move/shift combination.
6360 // It is not useful otherwise but is implemented for compatibility.
6361 if (CVal != 0 && ARM_AM::isThumbImmShiftedVal(CVal))
6362 break;
David Goodwinf1daf7d2009-07-08 23:10:31 +00006363 } else if (Subtarget->isThumb2()) {
6364 // A constant whose bitwise inverse can be used as an immediate
6365 // value in a data-processing instruction. This can be used in GCC
6366 // with a "B" modifier that prints the inverted value, for use with
6367 // BIC and MVN instructions. It is not useful otherwise but is
6368 // implemented for compatibility.
6369 if (ARM_AM::getT2SOImmVal(~CVal) != -1)
6370 break;
Bob Wilsonbf6396b2009-04-01 17:58:54 +00006371 } else {
6372 // A constant whose bitwise inverse can be used as an immediate
6373 // value in a data-processing instruction. This can be used in GCC
6374 // with a "B" modifier that prints the inverted value, for use with
6375 // BIC and MVN instructions. It is not useful otherwise but is
6376 // implemented for compatibility.
6377 if (ARM_AM::getSOImmVal(~CVal) != -1)
6378 break;
6379 }
6380 return;
6381
6382 case 'L':
David Goodwinf1daf7d2009-07-08 23:10:31 +00006383 if (Subtarget->isThumb1Only()) {
Bob Wilsonbf6396b2009-04-01 17:58:54 +00006384 // This must be a constant between -7 and 7,
6385 // for 3-operand ADD/SUB immediate instructions.
6386 if (CVal >= -7 && CVal < 7)
6387 break;
David Goodwinf1daf7d2009-07-08 23:10:31 +00006388 } else if (Subtarget->isThumb2()) {
6389 // A constant whose negation can be used as an immediate value in a
6390 // data-processing instruction. This can be used in GCC with an "n"
6391 // modifier that prints the negated value, for use with SUB
6392 // instructions. It is not useful otherwise but is implemented for
6393 // compatibility.
6394 if (ARM_AM::getT2SOImmVal(-CVal) != -1)
6395 break;
Bob Wilsonbf6396b2009-04-01 17:58:54 +00006396 } else {
6397 // A constant whose negation can be used as an immediate value in a
6398 // data-processing instruction. This can be used in GCC with an "n"
6399 // modifier that prints the negated value, for use with SUB
6400 // instructions. It is not useful otherwise but is implemented for
6401 // compatibility.
6402 if (ARM_AM::getSOImmVal(-CVal) != -1)
6403 break;
6404 }
6405 return;
6406
6407 case 'M':
David Goodwinf1daf7d2009-07-08 23:10:31 +00006408 if (Subtarget->isThumb()) { // FIXME thumb2
Bob Wilsonbf6396b2009-04-01 17:58:54 +00006409 // This must be a multiple of 4 between 0 and 1020, for
6410 // ADD sp + immediate.
6411 if ((CVal >= 0 && CVal <= 1020) && ((CVal & 3) == 0))
6412 break;
6413 } else {
6414 // A power of two or a constant between 0 and 32. This is used in
6415 // GCC for the shift amount on shifted register operands, but it is
6416 // useful in general for any shift amounts.
6417 if ((CVal >= 0 && CVal <= 32) || ((CVal & (CVal - 1)) == 0))
6418 break;
6419 }
6420 return;
6421
6422 case 'N':
David Goodwinf1daf7d2009-07-08 23:10:31 +00006423 if (Subtarget->isThumb()) { // FIXME thumb2
Bob Wilsonbf6396b2009-04-01 17:58:54 +00006424 // This must be a constant between 0 and 31, for shift amounts.
6425 if (CVal >= 0 && CVal <= 31)
6426 break;
6427 }
6428 return;
6429
6430 case 'O':
David Goodwinf1daf7d2009-07-08 23:10:31 +00006431 if (Subtarget->isThumb()) { // FIXME thumb2
Bob Wilsonbf6396b2009-04-01 17:58:54 +00006432 // This must be a multiple of 4 between -508 and 508, for
6433 // ADD/SUB sp = sp + immediate.
6434 if ((CVal >= -508 && CVal <= 508) && ((CVal & 3) == 0))
6435 break;
6436 }
6437 return;
6438 }
6439 Result = DAG.getTargetConstant(CVal, Op.getValueType());
6440 break;
6441 }
6442
6443 if (Result.getNode()) {
6444 Ops.push_back(Result);
6445 return;
6446 }
Dale Johannesen1784d162010-06-25 21:55:36 +00006447 return TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, Ops, DAG);
Bob Wilsonbf6396b2009-04-01 17:58:54 +00006448}
Anton Korobeynikov48e19352009-09-23 19:04:09 +00006449
6450bool
6451ARMTargetLowering::isOffsetFoldingLegal(const GlobalAddressSDNode *GA) const {
6452 // The ARM target isn't yet aware of offsets.
6453 return false;
6454}
Evan Cheng39382422009-10-28 01:44:26 +00006455
6456int ARM::getVFPf32Imm(const APFloat &FPImm) {
6457 APInt Imm = FPImm.bitcastToAPInt();
6458 uint32_t Sign = Imm.lshr(31).getZExtValue() & 1;
6459 int32_t Exp = (Imm.lshr(23).getSExtValue() & 0xff) - 127; // -126 to 127
6460 int64_t Mantissa = Imm.getZExtValue() & 0x7fffff; // 23 bits
6461
6462 // We can handle 4 bits of mantissa.
6463 // mantissa = (16+UInt(e:f:g:h))/16.
6464 if (Mantissa & 0x7ffff)
6465 return -1;
6466 Mantissa >>= 19;
6467 if ((Mantissa & 0xf) != Mantissa)
6468 return -1;
6469
6470 // We can handle 3 bits of exponent: exp == UInt(NOT(b):c:d)-3
6471 if (Exp < -3 || Exp > 4)
6472 return -1;
6473 Exp = ((Exp+3) & 0x7) ^ 4;
6474
6475 return ((int)Sign << 7) | (Exp << 4) | Mantissa;
6476}
6477
6478int ARM::getVFPf64Imm(const APFloat &FPImm) {
6479 APInt Imm = FPImm.bitcastToAPInt();
6480 uint64_t Sign = Imm.lshr(63).getZExtValue() & 1;
6481 int64_t Exp = (Imm.lshr(52).getSExtValue() & 0x7ff) - 1023; // -1022 to 1023
6482 uint64_t Mantissa = Imm.getZExtValue() & 0xfffffffffffffLL;
6483
6484 // We can handle 4 bits of mantissa.
6485 // mantissa = (16+UInt(e:f:g:h))/16.
6486 if (Mantissa & 0xffffffffffffLL)
6487 return -1;
6488 Mantissa >>= 48;
6489 if ((Mantissa & 0xf) != Mantissa)
6490 return -1;
6491
6492 // We can handle 3 bits of exponent: exp == UInt(NOT(b):c:d)-3
6493 if (Exp < -3 || Exp > 4)
6494 return -1;
6495 Exp = ((Exp+3) & 0x7) ^ 4;
6496
6497 return ((int)Sign << 7) | (Exp << 4) | Mantissa;
6498}
6499
Jim Grosbach469bbdb2010-07-16 23:05:05 +00006500bool ARM::isBitFieldInvertedMask(unsigned v) {
6501 if (v == 0xffffffff)
6502 return 0;
6503 // there can be 1's on either or both "outsides", all the "inside"
6504 // bits must be 0's
6505 unsigned int lsb = 0, msb = 31;
6506 while (v & (1 << msb)) --msb;
6507 while (v & (1 << lsb)) ++lsb;
6508 for (unsigned int i = lsb; i <= msb; ++i) {
6509 if (v & (1 << i))
6510 return 0;
6511 }
6512 return 1;
6513}
6514
Evan Cheng39382422009-10-28 01:44:26 +00006515/// isFPImmLegal - Returns true if the target can instruction select the
6516/// specified FP immediate natively. If false, the legalizer will
6517/// materialize the FP immediate as a load from a constant pool.
6518bool ARMTargetLowering::isFPImmLegal(const APFloat &Imm, EVT VT) const {
6519 if (!Subtarget->hasVFP3())
6520 return false;
6521 if (VT == MVT::f32)
6522 return ARM::getVFPf32Imm(Imm) != -1;
6523 if (VT == MVT::f64)
6524 return ARM::getVFPf64Imm(Imm) != -1;
6525 return false;
6526}
Bob Wilson65ffec42010-09-21 17:56:22 +00006527
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006528/// getTgtMemIntrinsic - Represent NEON load and store intrinsics as
Bob Wilson65ffec42010-09-21 17:56:22 +00006529/// MemIntrinsicNodes. The associated MachineMemOperands record the alignment
6530/// specified in the intrinsic calls.
6531bool ARMTargetLowering::getTgtMemIntrinsic(IntrinsicInfo &Info,
6532 const CallInst &I,
6533 unsigned Intrinsic) const {
6534 switch (Intrinsic) {
6535 case Intrinsic::arm_neon_vld1:
6536 case Intrinsic::arm_neon_vld2:
6537 case Intrinsic::arm_neon_vld3:
6538 case Intrinsic::arm_neon_vld4:
6539 case Intrinsic::arm_neon_vld2lane:
6540 case Intrinsic::arm_neon_vld3lane:
6541 case Intrinsic::arm_neon_vld4lane: {
6542 Info.opc = ISD::INTRINSIC_W_CHAIN;
6543 // Conservatively set memVT to the entire set of vectors loaded.
6544 uint64_t NumElts = getTargetData()->getTypeAllocSize(I.getType()) / 8;
6545 Info.memVT = EVT::getVectorVT(I.getType()->getContext(), MVT::i64, NumElts);
6546 Info.ptrVal = I.getArgOperand(0);
6547 Info.offset = 0;
6548 Value *AlignArg = I.getArgOperand(I.getNumArgOperands() - 1);
6549 Info.align = cast<ConstantInt>(AlignArg)->getZExtValue();
6550 Info.vol = false; // volatile loads with NEON intrinsics not supported
6551 Info.readMem = true;
6552 Info.writeMem = false;
6553 return true;
6554 }
6555 case Intrinsic::arm_neon_vst1:
6556 case Intrinsic::arm_neon_vst2:
6557 case Intrinsic::arm_neon_vst3:
6558 case Intrinsic::arm_neon_vst4:
6559 case Intrinsic::arm_neon_vst2lane:
6560 case Intrinsic::arm_neon_vst3lane:
6561 case Intrinsic::arm_neon_vst4lane: {
6562 Info.opc = ISD::INTRINSIC_VOID;
6563 // Conservatively set memVT to the entire set of vectors stored.
6564 unsigned NumElts = 0;
6565 for (unsigned ArgI = 1, ArgE = I.getNumArgOperands(); ArgI < ArgE; ++ArgI) {
6566 const Type *ArgTy = I.getArgOperand(ArgI)->getType();
6567 if (!ArgTy->isVectorTy())
6568 break;
6569 NumElts += getTargetData()->getTypeAllocSize(ArgTy) / 8;
6570 }
6571 Info.memVT = EVT::getVectorVT(I.getType()->getContext(), MVT::i64, NumElts);
6572 Info.ptrVal = I.getArgOperand(0);
6573 Info.offset = 0;
6574 Value *AlignArg = I.getArgOperand(I.getNumArgOperands() - 1);
6575 Info.align = cast<ConstantInt>(AlignArg)->getZExtValue();
6576 Info.vol = false; // volatile stores with NEON intrinsics not supported
6577 Info.readMem = false;
6578 Info.writeMem = true;
6579 return true;
6580 }
6581 default:
6582 break;
6583 }
6584
6585 return false;
6586}