blob: c280d61822ba614ba409f195ed922a98ab61a523 [file] [log] [blame]
Bob Wilson5bafff32009-06-22 23:27:02 +00001//===- ARMInstrNEON.td - NEON support for ARM -----------------------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the ARM NEON instruction set.
11//
12//===----------------------------------------------------------------------===//
13
Jim Grosbach460a9052011-10-07 23:56:00 +000014
15//===----------------------------------------------------------------------===//
16// NEON-specific Operands.
17//===----------------------------------------------------------------------===//
Jim Grosbach698f3b02011-10-17 21:00:11 +000018def nModImm : Operand<i32> {
19 let PrintMethod = "printNEONModImmOperand";
20}
21
Jim Grosbach0e387b22011-10-17 22:26:03 +000022def nImmSplatI8AsmOperand : AsmOperandClass { let Name = "NEONi8splat"; }
23def nImmSplatI8 : Operand<i32> {
24 let PrintMethod = "printNEONModImmOperand";
25 let ParserMatchClass = nImmSplatI8AsmOperand;
26}
Jim Grosbachea461102011-10-17 23:09:09 +000027def nImmSplatI16AsmOperand : AsmOperandClass { let Name = "NEONi16splat"; }
28def nImmSplatI16 : Operand<i32> {
29 let PrintMethod = "printNEONModImmOperand";
30 let ParserMatchClass = nImmSplatI16AsmOperand;
31}
Jim Grosbach6248a542011-10-18 00:22:00 +000032def nImmSplatI32AsmOperand : AsmOperandClass { let Name = "NEONi32splat"; }
33def nImmSplatI32 : Operand<i32> {
34 let PrintMethod = "printNEONModImmOperand";
35 let ParserMatchClass = nImmSplatI32AsmOperand;
36}
37def nImmVMOVI32AsmOperand : AsmOperandClass { let Name = "NEONi32vmov"; }
38def nImmVMOVI32 : Operand<i32> {
39 let PrintMethod = "printNEONModImmOperand";
40 let ParserMatchClass = nImmVMOVI32AsmOperand;
41}
Jim Grosbachf2f5bc62011-10-18 16:18:11 +000042def nImmSplatI64AsmOperand : AsmOperandClass { let Name = "NEONi64splat"; }
43def nImmSplatI64 : Operand<i32> {
44 let PrintMethod = "printNEONModImmOperand";
45 let ParserMatchClass = nImmSplatI64AsmOperand;
46}
Jim Grosbach0e387b22011-10-17 22:26:03 +000047
Jim Grosbach460a9052011-10-07 23:56:00 +000048def VectorIndex8Operand : AsmOperandClass { let Name = "VectorIndex8"; }
49def VectorIndex16Operand : AsmOperandClass { let Name = "VectorIndex16"; }
50def VectorIndex32Operand : AsmOperandClass { let Name = "VectorIndex32"; }
51def VectorIndex8 : Operand<i32>, ImmLeaf<i32, [{
52 return ((uint64_t)Imm) < 8;
53}]> {
54 let ParserMatchClass = VectorIndex8Operand;
55 let PrintMethod = "printVectorIndex";
56 let MIOperandInfo = (ops i32imm);
57}
58def VectorIndex16 : Operand<i32>, ImmLeaf<i32, [{
59 return ((uint64_t)Imm) < 4;
60}]> {
61 let ParserMatchClass = VectorIndex16Operand;
62 let PrintMethod = "printVectorIndex";
63 let MIOperandInfo = (ops i32imm);
64}
65def VectorIndex32 : Operand<i32>, ImmLeaf<i32, [{
66 return ((uint64_t)Imm) < 2;
67}]> {
68 let ParserMatchClass = VectorIndex32Operand;
69 let PrintMethod = "printVectorIndex";
70 let MIOperandInfo = (ops i32imm);
71}
72
Jim Grosbach862019c2011-10-18 23:02:30 +000073def VecListOneDAsmOperand : AsmOperandClass {
74 let Name = "VecListOneD";
75 let ParserMethod = "parseVectorList";
76}
77def VecListOneD : RegisterOperand<DPR, "printVectorListOne"> {
78 let ParserMatchClass = VecListOneDAsmOperand;
79}
Jim Grosbach280dfad2011-10-21 18:54:25 +000080// Register list of two sequential D registers.
81def VecListTwoDAsmOperand : AsmOperandClass {
82 let Name = "VecListTwoD";
83 let ParserMethod = "parseVectorList";
84}
85def VecListTwoD : RegisterOperand<DPR, "printVectorListTwo"> {
86 let ParserMatchClass = VecListTwoDAsmOperand;
87}
Jim Grosbachcdcfa282011-10-21 20:02:19 +000088// Register list of three sequential D registers.
89def VecListThreeDAsmOperand : AsmOperandClass {
90 let Name = "VecListThreeD";
91 let ParserMethod = "parseVectorList";
92}
93def VecListThreeD : RegisterOperand<DPR, "printVectorListThree"> {
94 let ParserMatchClass = VecListThreeDAsmOperand;
95}
Jim Grosbachb6310312011-10-21 20:35:01 +000096// Register list of four sequential D registers.
97def VecListFourDAsmOperand : AsmOperandClass {
98 let Name = "VecListFourD";
99 let ParserMethod = "parseVectorList";
100}
101def VecListFourD : RegisterOperand<DPR, "printVectorListFour"> {
102 let ParserMatchClass = VecListFourDAsmOperand;
103}
Jim Grosbach4661d4c2011-10-21 22:21:10 +0000104// Register list of two D registers spaced by 2 (two sequential Q registers).
105def VecListTwoQAsmOperand : AsmOperandClass {
106 let Name = "VecListTwoQ";
107 let ParserMethod = "parseVectorList";
108}
109def VecListTwoQ : RegisterOperand<DPR, "printVectorListTwo"> {
110 let ParserMatchClass = VecListTwoQAsmOperand;
111}
Jim Grosbach862019c2011-10-18 23:02:30 +0000112
Bob Wilson5bafff32009-06-22 23:27:02 +0000113//===----------------------------------------------------------------------===//
114// NEON-specific DAG Nodes.
115//===----------------------------------------------------------------------===//
116
117def SDTARMVCMP : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisSameAs<1, 2>]>;
Owen Andersonc24cb352010-11-08 23:21:22 +0000118def SDTARMVCMPZ : SDTypeProfile<1, 1, []>;
Bob Wilson5bafff32009-06-22 23:27:02 +0000119
120def NEONvceq : SDNode<"ARMISD::VCEQ", SDTARMVCMP>;
Owen Andersonc24cb352010-11-08 23:21:22 +0000121def NEONvceqz : SDNode<"ARMISD::VCEQZ", SDTARMVCMPZ>;
Bob Wilson5bafff32009-06-22 23:27:02 +0000122def NEONvcge : SDNode<"ARMISD::VCGE", SDTARMVCMP>;
Owen Andersonc24cb352010-11-08 23:21:22 +0000123def NEONvcgez : SDNode<"ARMISD::VCGEZ", SDTARMVCMPZ>;
124def NEONvclez : SDNode<"ARMISD::VCLEZ", SDTARMVCMPZ>;
Bob Wilson5bafff32009-06-22 23:27:02 +0000125def NEONvcgeu : SDNode<"ARMISD::VCGEU", SDTARMVCMP>;
126def NEONvcgt : SDNode<"ARMISD::VCGT", SDTARMVCMP>;
Owen Andersonc24cb352010-11-08 23:21:22 +0000127def NEONvcgtz : SDNode<"ARMISD::VCGTZ", SDTARMVCMPZ>;
128def NEONvcltz : SDNode<"ARMISD::VCLTZ", SDTARMVCMPZ>;
Bob Wilson5bafff32009-06-22 23:27:02 +0000129def NEONvcgtu : SDNode<"ARMISD::VCGTU", SDTARMVCMP>;
130def NEONvtst : SDNode<"ARMISD::VTST", SDTARMVCMP>;
131
132// Types for vector shift by immediates. The "SHX" version is for long and
133// narrow operations where the source and destination vectors have different
134// types. The "SHINS" version is for shift and insert operations.
135def SDTARMVSH : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisSameAs<0, 1>,
136 SDTCisVT<2, i32>]>;
137def SDTARMVSHX : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisInt<1>,
138 SDTCisVT<2, i32>]>;
139def SDTARMVSHINS : SDTypeProfile<1, 3, [SDTCisInt<0>, SDTCisSameAs<0, 1>,
140 SDTCisSameAs<0, 2>, SDTCisVT<3, i32>]>;
141
142def NEONvshl : SDNode<"ARMISD::VSHL", SDTARMVSH>;
143def NEONvshrs : SDNode<"ARMISD::VSHRs", SDTARMVSH>;
144def NEONvshru : SDNode<"ARMISD::VSHRu", SDTARMVSH>;
145def NEONvshlls : SDNode<"ARMISD::VSHLLs", SDTARMVSHX>;
146def NEONvshllu : SDNode<"ARMISD::VSHLLu", SDTARMVSHX>;
147def NEONvshlli : SDNode<"ARMISD::VSHLLi", SDTARMVSHX>;
148def NEONvshrn : SDNode<"ARMISD::VSHRN", SDTARMVSHX>;
149
150def NEONvrshrs : SDNode<"ARMISD::VRSHRs", SDTARMVSH>;
151def NEONvrshru : SDNode<"ARMISD::VRSHRu", SDTARMVSH>;
152def NEONvrshrn : SDNode<"ARMISD::VRSHRN", SDTARMVSHX>;
153
154def NEONvqshls : SDNode<"ARMISD::VQSHLs", SDTARMVSH>;
155def NEONvqshlu : SDNode<"ARMISD::VQSHLu", SDTARMVSH>;
156def NEONvqshlsu : SDNode<"ARMISD::VQSHLsu", SDTARMVSH>;
157def NEONvqshrns : SDNode<"ARMISD::VQSHRNs", SDTARMVSHX>;
158def NEONvqshrnu : SDNode<"ARMISD::VQSHRNu", SDTARMVSHX>;
159def NEONvqshrnsu : SDNode<"ARMISD::VQSHRNsu", SDTARMVSHX>;
160
161def NEONvqrshrns : SDNode<"ARMISD::VQRSHRNs", SDTARMVSHX>;
162def NEONvqrshrnu : SDNode<"ARMISD::VQRSHRNu", SDTARMVSHX>;
163def NEONvqrshrnsu : SDNode<"ARMISD::VQRSHRNsu", SDTARMVSHX>;
164
165def NEONvsli : SDNode<"ARMISD::VSLI", SDTARMVSHINS>;
166def NEONvsri : SDNode<"ARMISD::VSRI", SDTARMVSHINS>;
167
168def SDTARMVGETLN : SDTypeProfile<1, 2, [SDTCisVT<0, i32>, SDTCisInt<1>,
169 SDTCisVT<2, i32>]>;
170def NEONvgetlaneu : SDNode<"ARMISD::VGETLANEu", SDTARMVGETLN>;
171def NEONvgetlanes : SDNode<"ARMISD::VGETLANEs", SDTARMVGETLN>;
172
Bob Wilson7e3f0d22010-07-14 06:31:50 +0000173def SDTARMVMOVIMM : SDTypeProfile<1, 1, [SDTCisVec<0>, SDTCisVT<1, i32>]>;
174def NEONvmovImm : SDNode<"ARMISD::VMOVIMM", SDTARMVMOVIMM>;
175def NEONvmvnImm : SDNode<"ARMISD::VMVNIMM", SDTARMVMOVIMM>;
176
Owen Andersond9668172010-11-03 22:44:51 +0000177def SDTARMVORRIMM : SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisSameAs<0, 1>,
178 SDTCisVT<2, i32>]>;
179def NEONvorrImm : SDNode<"ARMISD::VORRIMM", SDTARMVORRIMM>;
Owen Anderson080c0922010-11-05 19:27:46 +0000180def NEONvbicImm : SDNode<"ARMISD::VBICIMM", SDTARMVORRIMM>;
Owen Andersond9668172010-11-03 22:44:51 +0000181
Cameron Zwarichc0e6d782011-03-30 23:01:21 +0000182def NEONvbsl : SDNode<"ARMISD::VBSL",
183 SDTypeProfile<1, 3, [SDTCisVec<0>,
184 SDTCisSameAs<0, 1>,
185 SDTCisSameAs<0, 2>,
186 SDTCisSameAs<0, 3>]>>;
187
Bob Wilsonc1d287b2009-08-14 05:13:08 +0000188def NEONvdup : SDNode<"ARMISD::VDUP", SDTypeProfile<1, 1, [SDTCisVec<0>]>>;
189
Bob Wilson0ce37102009-08-14 05:08:32 +0000190// VDUPLANE can produce a quad-register result from a double-register source,
191// so the result is not constrained to match the source.
192def NEONvduplane : SDNode<"ARMISD::VDUPLANE",
193 SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisVec<1>,
194 SDTCisVT<2, i32>]>>;
Bob Wilson5bafff32009-06-22 23:27:02 +0000195
Bob Wilsonde95c1b82009-08-19 17:03:43 +0000196def SDTARMVEXT : SDTypeProfile<1, 3, [SDTCisVec<0>, SDTCisSameAs<0, 1>,
197 SDTCisSameAs<0, 2>, SDTCisVT<3, i32>]>;
198def NEONvext : SDNode<"ARMISD::VEXT", SDTARMVEXT>;
199
Bob Wilsond8e17572009-08-12 22:31:50 +0000200def SDTARMVSHUF : SDTypeProfile<1, 1, [SDTCisVec<0>, SDTCisSameAs<0, 1>]>;
201def NEONvrev64 : SDNode<"ARMISD::VREV64", SDTARMVSHUF>;
202def NEONvrev32 : SDNode<"ARMISD::VREV32", SDTARMVSHUF>;
203def NEONvrev16 : SDNode<"ARMISD::VREV16", SDTARMVSHUF>;
204
Anton Korobeynikov62e84f12009-08-21 12:40:50 +0000205def SDTARMVSHUF2 : SDTypeProfile<2, 2, [SDTCisVec<0>, SDTCisSameAs<0, 1>,
Bob Wilson9abe19d2010-02-17 00:31:29 +0000206 SDTCisSameAs<0, 2>,
207 SDTCisSameAs<0, 3>]>;
Anton Korobeynikov051cfd62009-08-21 12:41:42 +0000208def NEONzip : SDNode<"ARMISD::VZIP", SDTARMVSHUF2>;
209def NEONuzp : SDNode<"ARMISD::VUZP", SDTARMVSHUF2>;
210def NEONtrn : SDNode<"ARMISD::VTRN", SDTARMVSHUF2>;
Anton Korobeynikov62e84f12009-08-21 12:40:50 +0000211
Bob Wilsond0b69cf2010-09-01 23:50:19 +0000212def SDTARMVMULL : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisInt<1>,
213 SDTCisSameAs<1, 2>]>;
214def NEONvmulls : SDNode<"ARMISD::VMULLs", SDTARMVMULL>;
215def NEONvmullu : SDNode<"ARMISD::VMULLu", SDTARMVMULL>;
216
Bob Wilson9f6c4c12010-02-18 06:05:53 +0000217def SDTARMFMAX : SDTypeProfile<1, 2, [SDTCisVT<0, f32>, SDTCisSameAs<0, 1>,
218 SDTCisSameAs<0, 2>]>;
219def NEONfmax : SDNode<"ARMISD::FMAX", SDTARMFMAX>;
220def NEONfmin : SDNode<"ARMISD::FMIN", SDTARMFMAX>;
221
Bob Wilsoncba270d2010-07-13 21:16:48 +0000222def NEONimmAllZerosV: PatLeaf<(NEONvmovImm (i32 timm)), [{
223 ConstantSDNode *ConstVal = cast<ConstantSDNode>(N->getOperand(0));
Daniel Dunbar425f6342010-07-31 21:08:54 +0000224 unsigned EltBits = 0;
Bob Wilsoncba270d2010-07-13 21:16:48 +0000225 uint64_t EltVal = ARM_AM::decodeNEONModImm(ConstVal->getZExtValue(), EltBits);
226 return (EltBits == 32 && EltVal == 0);
227}]>;
228
229def NEONimmAllOnesV: PatLeaf<(NEONvmovImm (i32 timm)), [{
230 ConstantSDNode *ConstVal = cast<ConstantSDNode>(N->getOperand(0));
Daniel Dunbar425f6342010-07-31 21:08:54 +0000231 unsigned EltBits = 0;
Bob Wilsoncba270d2010-07-13 21:16:48 +0000232 uint64_t EltVal = ARM_AM::decodeNEONModImm(ConstVal->getZExtValue(), EltBits);
233 return (EltBits == 8 && EltVal == 0xff);
234}]>;
235
Bob Wilson5bafff32009-06-22 23:27:02 +0000236//===----------------------------------------------------------------------===//
Bob Wilson5bafff32009-06-22 23:27:02 +0000237// NEON load / store instructions
238//===----------------------------------------------------------------------===//
239
Bob Wilson9d4ebc02010-09-16 00:31:02 +0000240// Use VLDM to load a Q register as a D register pair.
241// This is a pseudo instruction that is expanded to VLDMD after reg alloc.
Bill Wendling73fe34a2010-11-16 01:16:36 +0000242def VLDMQIA
243 : PseudoVFPLdStM<(outs QPR:$dst), (ins GPR:$Rn),
244 IIC_fpLoad_m, "",
245 [(set QPR:$dst, (v2f64 (load GPR:$Rn)))]>;
Evan Cheng69b9f982010-05-13 01:12:06 +0000246
Bob Wilson9d4ebc02010-09-16 00:31:02 +0000247// Use VSTM to store a Q register as a D register pair.
248// This is a pseudo instruction that is expanded to VSTMD after reg alloc.
Bill Wendling73fe34a2010-11-16 01:16:36 +0000249def VSTMQIA
250 : PseudoVFPLdStM<(outs), (ins QPR:$src, GPR:$Rn),
251 IIC_fpStore_m, "",
252 [(store (v2f64 QPR:$src), GPR:$Rn)]>;
Evan Cheng69b9f982010-05-13 01:12:06 +0000253
Bob Wilsonffde0802010-09-02 16:00:54 +0000254// Classes for VLD* pseudo-instructions with multi-register operands.
255// These are expanded to real instructions after register allocation.
Bob Wilson9d84fb32010-09-14 20:59:49 +0000256class VLDQPseudo<InstrItinClass itin>
257 : PseudoNLdSt<(outs QPR:$dst), (ins addrmode6:$addr), itin, "">;
258class VLDQWBPseudo<InstrItinClass itin>
Bob Wilsonffde0802010-09-02 16:00:54 +0000259 : PseudoNLdSt<(outs QPR:$dst, GPR:$wb),
Bob Wilson9d84fb32010-09-14 20:59:49 +0000260 (ins addrmode6:$addr, am6offset:$offset), itin,
Bob Wilsonffde0802010-09-02 16:00:54 +0000261 "$addr.addr = $wb">;
Jim Grosbach10b90a92011-10-24 21:45:13 +0000262class VLDQWBfixedPseudo<InstrItinClass itin>
263 : PseudoNLdSt<(outs QPR:$dst, GPR:$wb),
264 (ins addrmode6:$addr), itin,
265 "$addr.addr = $wb">;
266class VLDQWBregisterPseudo<InstrItinClass itin>
267 : PseudoNLdSt<(outs QPR:$dst, GPR:$wb),
268 (ins addrmode6:$addr, rGPR:$offset), itin,
269 "$addr.addr = $wb">;
Bob Wilson9d84fb32010-09-14 20:59:49 +0000270class VLDQQPseudo<InstrItinClass itin>
271 : PseudoNLdSt<(outs QQPR:$dst), (ins addrmode6:$addr), itin, "">;
272class VLDQQWBPseudo<InstrItinClass itin>
Bob Wilsonffde0802010-09-02 16:00:54 +0000273 : PseudoNLdSt<(outs QQPR:$dst, GPR:$wb),
Bob Wilson9d84fb32010-09-14 20:59:49 +0000274 (ins addrmode6:$addr, am6offset:$offset), itin,
Bob Wilsonffde0802010-09-02 16:00:54 +0000275 "$addr.addr = $wb">;
Bob Wilson7de68142011-02-07 17:43:15 +0000276class VLDQQQQPseudo<InstrItinClass itin>
Bob Wilson9a450082011-08-05 07:24:09 +0000277 : PseudoNLdSt<(outs QQQQPR:$dst), (ins addrmode6:$addr, QQQQPR:$src),itin,
278 "$src = $dst">;
Bob Wilson9d84fb32010-09-14 20:59:49 +0000279class VLDQQQQWBPseudo<InstrItinClass itin>
Bob Wilsonf5721912010-09-03 18:16:02 +0000280 : PseudoNLdSt<(outs QQQQPR:$dst, GPR:$wb),
Bob Wilson9d84fb32010-09-14 20:59:49 +0000281 (ins addrmode6:$addr, am6offset:$offset, QQQQPR:$src), itin,
Bob Wilsonf5721912010-09-03 18:16:02 +0000282 "$addr.addr = $wb, $src = $dst">;
Bob Wilsonffde0802010-09-02 16:00:54 +0000283
Bob Wilson2a0e9742010-11-27 06:35:16 +0000284let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1 in {
285
Bob Wilson205a5ca2009-07-08 18:11:30 +0000286// VLD1 : Vector Load (multiple single elements)
Bob Wilson621f1952010-03-23 05:25:43 +0000287class VLD1D<bits<4> op7_4, string Dt>
Jim Grosbach6b09c772011-10-20 15:04:25 +0000288 : NLdSt<0,0b10,0b0111,op7_4, (outs VecListOneD:$Vd),
Owen Andersonf431eda2010-11-02 23:47:29 +0000289 (ins addrmode6:$Rn), IIC_VLD1,
Jim Grosbach6b09c772011-10-20 15:04:25 +0000290 "vld1", Dt, "$Vd, $Rn", "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +0000291 let Rm = 0b1111;
292 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000293 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersond9aa7d32010-11-02 00:05:05 +0000294}
Bob Wilson621f1952010-03-23 05:25:43 +0000295class VLD1Q<bits<4> op7_4, string Dt>
Jim Grosbach280dfad2011-10-21 18:54:25 +0000296 : NLdSt<0,0b10,0b1010,op7_4, (outs VecListTwoD:$Vd),
Owen Andersonf431eda2010-11-02 23:47:29 +0000297 (ins addrmode6:$Rn), IIC_VLD1x2,
Jim Grosbach280dfad2011-10-21 18:54:25 +0000298 "vld1", Dt, "$Vd, $Rn", "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +0000299 let Rm = 0b1111;
300 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000301 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersond9aa7d32010-11-02 00:05:05 +0000302}
Bob Wilson205a5ca2009-07-08 18:11:30 +0000303
Owen Andersond9aa7d32010-11-02 00:05:05 +0000304def VLD1d8 : VLD1D<{0,0,0,?}, "8">;
305def VLD1d16 : VLD1D<{0,1,0,?}, "16">;
306def VLD1d32 : VLD1D<{1,0,0,?}, "32">;
307def VLD1d64 : VLD1D<{1,1,0,?}, "64">;
Bob Wilson205a5ca2009-07-08 18:11:30 +0000308
Owen Andersond9aa7d32010-11-02 00:05:05 +0000309def VLD1q8 : VLD1Q<{0,0,?,?}, "8">;
310def VLD1q16 : VLD1Q<{0,1,?,?}, "16">;
311def VLD1q32 : VLD1Q<{1,0,?,?}, "32">;
312def VLD1q64 : VLD1Q<{1,1,?,?}, "64">;
Bob Wilson99493b22010-03-20 17:59:03 +0000313
Evan Chengd2ca8132010-10-09 01:03:04 +0000314def VLD1q8Pseudo : VLDQPseudo<IIC_VLD1x2>;
315def VLD1q16Pseudo : VLDQPseudo<IIC_VLD1x2>;
316def VLD1q32Pseudo : VLDQPseudo<IIC_VLD1x2>;
317def VLD1q64Pseudo : VLDQPseudo<IIC_VLD1x2>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000318
Bob Wilson99493b22010-03-20 17:59:03 +0000319// ...with address register writeback:
Jim Grosbach10b90a92011-10-24 21:45:13 +0000320multiclass VLD1DWB<bits<4> op7_4, string Dt> {
321 def _fixed : NLdSt<0,0b10, 0b0111,op7_4, (outs VecListOneD:$Vd, GPR:$wb),
322 (ins addrmode6:$Rn), IIC_VLD1u,
323 "vld1", Dt, "$Vd, $Rn!",
324 "$Rn.addr = $wb", []> {
325 let Rm = 0b1101; // NLdSt will assign to the right encoding bits.
326 let Inst{4} = Rn{4};
327 let DecoderMethod = "DecodeVLDInstruction";
Jim Grosbach12431322011-10-24 22:16:58 +0000328 let AsmMatchConverter = "cvtVLDwbFixed";
Jim Grosbach10b90a92011-10-24 21:45:13 +0000329 }
330 def _register : NLdSt<0,0b10,0b0111,op7_4, (outs VecListOneD:$Vd, GPR:$wb),
331 (ins addrmode6:$Rn, rGPR:$Rm), IIC_VLD1u,
332 "vld1", Dt, "$Vd, $Rn, $Rm",
333 "$Rn.addr = $wb", []> {
334 let Inst{4} = Rn{4};
335 let DecoderMethod = "DecodeVLDInstruction";
Jim Grosbach12431322011-10-24 22:16:58 +0000336 let AsmMatchConverter = "cvtVLDwbRegister";
Jim Grosbach10b90a92011-10-24 21:45:13 +0000337 }
Owen Andersone85bd772010-11-02 00:24:52 +0000338}
Jim Grosbach10b90a92011-10-24 21:45:13 +0000339multiclass VLD1QWB<bits<4> op7_4, string Dt> {
340 def _fixed : NLdSt<0,0b10,0b1010,op7_4, (outs VecListTwoD:$Vd, GPR:$wb),
341 (ins addrmode6:$Rn), IIC_VLD1x2u,
342 "vld1", Dt, "$Vd, $Rn!",
343 "$Rn.addr = $wb", []> {
344 let Rm = 0b1101; // NLdSt will assign to the right encoding bits.
345 let Inst{5-4} = Rn{5-4};
346 let DecoderMethod = "DecodeVLDInstruction";
Jim Grosbach12431322011-10-24 22:16:58 +0000347 let AsmMatchConverter = "cvtVLDwbFixed";
Jim Grosbach10b90a92011-10-24 21:45:13 +0000348 }
349 def _register : NLdSt<0,0b10,0b1010,op7_4, (outs VecListTwoD:$Vd, GPR:$wb),
350 (ins addrmode6:$Rn, rGPR:$Rm), IIC_VLD1x2u,
351 "vld1", Dt, "$Vd, $Rn, $Rm",
352 "$Rn.addr = $wb", []> {
353 let Inst{5-4} = Rn{5-4};
354 let DecoderMethod = "DecodeVLDInstruction";
Jim Grosbach12431322011-10-24 22:16:58 +0000355 let AsmMatchConverter = "cvtVLDwbRegister";
Jim Grosbach10b90a92011-10-24 21:45:13 +0000356 }
Owen Andersone85bd772010-11-02 00:24:52 +0000357}
Bob Wilson99493b22010-03-20 17:59:03 +0000358
Jim Grosbach10b90a92011-10-24 21:45:13 +0000359defm VLD1d8wb : VLD1DWB<{0,0,0,?}, "8">;
360defm VLD1d16wb : VLD1DWB<{0,1,0,?}, "16">;
361defm VLD1d32wb : VLD1DWB<{1,0,0,?}, "32">;
362defm VLD1d64wb : VLD1DWB<{1,1,0,?}, "64">;
363defm VLD1q8wb : VLD1QWB<{0,0,?,?}, "8">;
364defm VLD1q16wb : VLD1QWB<{0,1,?,?}, "16">;
365defm VLD1q32wb : VLD1QWB<{1,0,?,?}, "32">;
366defm VLD1q64wb : VLD1QWB<{1,1,?,?}, "64">;
Bob Wilson99493b22010-03-20 17:59:03 +0000367
Jim Grosbach10b90a92011-10-24 21:45:13 +0000368def VLD1q8PseudoWB_fixed : VLDQWBfixedPseudo<IIC_VLD1x2u>;
369def VLD1q16PseudoWB_fixed : VLDQWBfixedPseudo<IIC_VLD1x2u>;
370def VLD1q32PseudoWB_fixed : VLDQWBfixedPseudo<IIC_VLD1x2u>;
371def VLD1q64PseudoWB_fixed : VLDQWBfixedPseudo<IIC_VLD1x2u>;
372def VLD1q8PseudoWB_register : VLDQWBregisterPseudo<IIC_VLD1x2u>;
373def VLD1q16PseudoWB_register : VLDQWBregisterPseudo<IIC_VLD1x2u>;
374def VLD1q32PseudoWB_register : VLDQWBregisterPseudo<IIC_VLD1x2u>;
375def VLD1q64PseudoWB_register : VLDQWBregisterPseudo<IIC_VLD1x2u>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000376
Jim Grosbachfe7b4992011-10-21 16:14:12 +0000377// ...with 3 registers
Bob Wilson95808322010-03-18 20:18:39 +0000378class VLD1D3<bits<4> op7_4, string Dt>
Jim Grosbachcdcfa282011-10-21 20:02:19 +0000379 : NLdSt<0,0b10,0b0110,op7_4, (outs VecListThreeD:$Vd),
Owen Andersonf431eda2010-11-02 23:47:29 +0000380 (ins addrmode6:$Rn), IIC_VLD1x3, "vld1", Dt,
Jim Grosbachcdcfa282011-10-21 20:02:19 +0000381 "$Vd, $Rn", "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +0000382 let Rm = 0b1111;
383 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000384 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersone85bd772010-11-02 00:24:52 +0000385}
Jim Grosbach59216752011-10-24 23:26:05 +0000386multiclass VLD1D3WB<bits<4> op7_4, string Dt> {
387 def _fixed : NLdSt<0,0b10,0b0110, op7_4, (outs VecListThreeD:$Vd, GPR:$wb),
388 (ins addrmode6:$Rn), IIC_VLD1x2u,
389 "vld1", Dt, "$Vd, $Rn!",
390 "$Rn.addr = $wb", []> {
391 let Rm = 0b1101; // NLdSt will assign to the right encoding bits.
392 let Inst{5-4} = Rn{5-4};
393 let DecoderMethod = "DecodeVLDInstruction";
394 let AsmMatchConverter = "cvtVLDwbFixed";
395 }
396 def _register : NLdSt<0,0b10,0b0110,op7_4, (outs VecListThreeD:$Vd, GPR:$wb),
397 (ins addrmode6:$Rn, rGPR:$Rm), IIC_VLD1x2u,
398 "vld1", Dt, "$Vd, $Rn, $Rm",
399 "$Rn.addr = $wb", []> {
400 let Inst{5-4} = Rn{5-4};
401 let DecoderMethod = "DecodeVLDInstruction";
402 let AsmMatchConverter = "cvtVLDwbRegister";
403 }
Owen Andersone85bd772010-11-02 00:24:52 +0000404}
Bob Wilson052ba452010-03-22 18:22:06 +0000405
Owen Andersone85bd772010-11-02 00:24:52 +0000406def VLD1d8T : VLD1D3<{0,0,0,?}, "8">;
407def VLD1d16T : VLD1D3<{0,1,0,?}, "16">;
408def VLD1d32T : VLD1D3<{1,0,0,?}, "32">;
409def VLD1d64T : VLD1D3<{1,1,0,?}, "64">;
Bob Wilson052ba452010-03-22 18:22:06 +0000410
Jim Grosbach59216752011-10-24 23:26:05 +0000411defm VLD1d8Twb : VLD1D3WB<{0,0,0,?}, "8">;
412defm VLD1d16Twb : VLD1D3WB<{0,1,0,?}, "16">;
413defm VLD1d32Twb : VLD1D3WB<{1,0,0,?}, "32">;
414defm VLD1d64Twb : VLD1D3WB<{1,1,0,?}, "64">;
Bob Wilson052ba452010-03-22 18:22:06 +0000415
Jim Grosbach59216752011-10-24 23:26:05 +0000416def VLD1d64TPseudo : VLDQQPseudo<IIC_VLD1x3>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000417
Jim Grosbachfe7b4992011-10-21 16:14:12 +0000418// ...with 4 registers
Bob Wilson052ba452010-03-22 18:22:06 +0000419class VLD1D4<bits<4> op7_4, string Dt>
Jim Grosbachb6310312011-10-21 20:35:01 +0000420 : NLdSt<0, 0b10, 0b0010, op7_4, (outs VecListFourD:$Vd),
Owen Andersonf431eda2010-11-02 23:47:29 +0000421 (ins addrmode6:$Rn), IIC_VLD1x4, "vld1", Dt,
Jim Grosbachb6310312011-10-21 20:35:01 +0000422 "$Vd, $Rn", "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +0000423 let Rm = 0b1111;
424 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000425 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersone85bd772010-11-02 00:24:52 +0000426}
Bob Wilson99493b22010-03-20 17:59:03 +0000427class VLD1D4WB<bits<4> op7_4, string Dt>
Jim Grosbachb6310312011-10-21 20:35:01 +0000428 : NLdSt<0, 0b10, 0b0010, op7_4, (outs VecListFourD:$Vd, GPR:$wb),
Bob Wilson6eb08dd2011-02-07 17:43:12 +0000429 (ins addrmode6:$Rn, am6offset:$Rm), IIC_VLD1x4u, "vld1", Dt,
Jim Grosbachb6310312011-10-21 20:35:01 +0000430 "$Vd, $Rn$Rm", "$Rn.addr = $wb",
Owen Andersone85bd772010-11-02 00:24:52 +0000431 []> {
Owen Andersonf431eda2010-11-02 23:47:29 +0000432 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000433 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersone85bd772010-11-02 00:24:52 +0000434}
Johnny Chend7283d92010-02-23 20:51:23 +0000435
Owen Andersone85bd772010-11-02 00:24:52 +0000436def VLD1d8Q : VLD1D4<{0,0,?,?}, "8">;
437def VLD1d16Q : VLD1D4<{0,1,?,?}, "16">;
438def VLD1d32Q : VLD1D4<{1,0,?,?}, "32">;
439def VLD1d64Q : VLD1D4<{1,1,?,?}, "64">;
Bob Wilson99493b22010-03-20 17:59:03 +0000440
Owen Andersone85bd772010-11-02 00:24:52 +0000441def VLD1d8Q_UPD : VLD1D4WB<{0,0,?,?}, "8">;
442def VLD1d16Q_UPD : VLD1D4WB<{0,1,?,?}, "16">;
443def VLD1d32Q_UPD : VLD1D4WB<{1,0,?,?}, "32">;
444def VLD1d64Q_UPD : VLD1D4WB<{1,1,?,?}, "64">;
Bob Wilson9f7d60f2009-08-12 17:04:56 +0000445
Evan Chengd2ca8132010-10-09 01:03:04 +0000446def VLD1d64QPseudo : VLDQQPseudo<IIC_VLD1x4>;
447def VLD1d64QPseudo_UPD : VLDQQWBPseudo<IIC_VLD1x4u>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000448
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000449// VLD2 : Vector Load (multiple 2-element structures)
Jim Grosbach4661d4c2011-10-21 22:21:10 +0000450class VLD2D<bits<4> op11_8, bits<4> op7_4, string Dt, RegisterOperand VdTy>
451 : NLdSt<0, 0b10, op11_8, op7_4, (outs VdTy:$Vd),
Owen Andersonf431eda2010-11-02 23:47:29 +0000452 (ins addrmode6:$Rn), IIC_VLD2,
Jim Grosbach4661d4c2011-10-21 22:21:10 +0000453 "vld2", Dt, "$Vd, $Rn", "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +0000454 let Rm = 0b1111;
455 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000456 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersoncf667be2010-11-02 01:24:55 +0000457}
Jim Grosbach224180e2011-10-21 23:58:57 +0000458class VLD2Q<bits<4> op7_4, string Dt, RegisterOperand VdTy>
Bob Wilson00bf1d92010-03-20 18:14:26 +0000459 : NLdSt<0, 0b10, 0b0011, op7_4,
Jim Grosbach224180e2011-10-21 23:58:57 +0000460 (outs VdTy:$Vd),
Owen Andersonf431eda2010-11-02 23:47:29 +0000461 (ins addrmode6:$Rn), IIC_VLD2x2,
Jim Grosbach224180e2011-10-21 23:58:57 +0000462 "vld2", Dt, "$Vd, $Rn", "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +0000463 let Rm = 0b1111;
464 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000465 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersoncf667be2010-11-02 01:24:55 +0000466}
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000467
Jim Grosbach4661d4c2011-10-21 22:21:10 +0000468def VLD2d8 : VLD2D<0b1000, {0,0,?,?}, "8", VecListTwoD>;
469def VLD2d16 : VLD2D<0b1000, {0,1,?,?}, "16", VecListTwoD>;
470def VLD2d32 : VLD2D<0b1000, {1,0,?,?}, "32", VecListTwoD>;
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000471
Jim Grosbach224180e2011-10-21 23:58:57 +0000472def VLD2q8 : VLD2Q<{0,0,?,?}, "8", VecListFourD>;
473def VLD2q16 : VLD2Q<{0,1,?,?}, "16", VecListFourD>;
474def VLD2q32 : VLD2Q<{1,0,?,?}, "32", VecListFourD>;
Bob Wilson3bf12ab2009-10-06 22:01:59 +0000475
Bob Wilson9d84fb32010-09-14 20:59:49 +0000476def VLD2d8Pseudo : VLDQPseudo<IIC_VLD2>;
477def VLD2d16Pseudo : VLDQPseudo<IIC_VLD2>;
478def VLD2d32Pseudo : VLDQPseudo<IIC_VLD2>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000479
Evan Chengd2ca8132010-10-09 01:03:04 +0000480def VLD2q8Pseudo : VLDQQPseudo<IIC_VLD2x2>;
481def VLD2q16Pseudo : VLDQQPseudo<IIC_VLD2x2>;
482def VLD2q32Pseudo : VLDQQPseudo<IIC_VLD2x2>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000483
Bob Wilson92cb9322010-03-20 20:10:51 +0000484// ...with address register writeback:
Jim Grosbach4661d4c2011-10-21 22:21:10 +0000485class VLD2DWB<bits<4> op11_8, bits<4> op7_4, string Dt, RegisterOperand VdTy>
486 : NLdSt<0, 0b10, op11_8, op7_4, (outs VdTy:$Vd, GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +0000487 (ins addrmode6:$Rn, am6offset:$Rm), IIC_VLD2u,
Jim Grosbach4661d4c2011-10-21 22:21:10 +0000488 "vld2", Dt, "$Vd, $Rn$Rm",
Owen Andersonf431eda2010-11-02 23:47:29 +0000489 "$Rn.addr = $wb", []> {
490 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000491 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersoncf667be2010-11-02 01:24:55 +0000492}
Jim Grosbach224180e2011-10-21 23:58:57 +0000493class VLD2QWB<bits<4> op7_4, string Dt, RegisterOperand VdTy>
Bob Wilson92cb9322010-03-20 20:10:51 +0000494 : NLdSt<0, 0b10, 0b0011, op7_4,
Jim Grosbach224180e2011-10-21 23:58:57 +0000495 (outs VdTy:$Vd, GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +0000496 (ins addrmode6:$Rn, am6offset:$Rm), IIC_VLD2x2u,
Jim Grosbach224180e2011-10-21 23:58:57 +0000497 "vld2", Dt, "$Vd, $Rn$Rm",
Owen Andersonf431eda2010-11-02 23:47:29 +0000498 "$Rn.addr = $wb", []> {
499 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000500 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersoncf667be2010-11-02 01:24:55 +0000501}
Bob Wilson92cb9322010-03-20 20:10:51 +0000502
Jim Grosbach4661d4c2011-10-21 22:21:10 +0000503def VLD2d8_UPD : VLD2DWB<0b1000, {0,0,?,?}, "8", VecListTwoD>;
504def VLD2d16_UPD : VLD2DWB<0b1000, {0,1,?,?}, "16", VecListTwoD>;
505def VLD2d32_UPD : VLD2DWB<0b1000, {1,0,?,?}, "32", VecListTwoD>;
Bob Wilson92cb9322010-03-20 20:10:51 +0000506
Jim Grosbach224180e2011-10-21 23:58:57 +0000507def VLD2q8_UPD : VLD2QWB<{0,0,?,?}, "8", VecListFourD>;
508def VLD2q16_UPD : VLD2QWB<{0,1,?,?}, "16", VecListFourD>;
509def VLD2q32_UPD : VLD2QWB<{1,0,?,?}, "32", VecListFourD>;
Bob Wilson92cb9322010-03-20 20:10:51 +0000510
Evan Chengd2ca8132010-10-09 01:03:04 +0000511def VLD2d8Pseudo_UPD : VLDQWBPseudo<IIC_VLD2u>;
512def VLD2d16Pseudo_UPD : VLDQWBPseudo<IIC_VLD2u>;
513def VLD2d32Pseudo_UPD : VLDQWBPseudo<IIC_VLD2u>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000514
Evan Chengd2ca8132010-10-09 01:03:04 +0000515def VLD2q8Pseudo_UPD : VLDQQWBPseudo<IIC_VLD2x2u>;
516def VLD2q16Pseudo_UPD : VLDQQWBPseudo<IIC_VLD2x2u>;
517def VLD2q32Pseudo_UPD : VLDQQWBPseudo<IIC_VLD2x2u>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000518
Jim Grosbachfe7b4992011-10-21 16:14:12 +0000519// ...with double-spaced registers
Jim Grosbach4661d4c2011-10-21 22:21:10 +0000520def VLD2b8 : VLD2D<0b1001, {0,0,?,?}, "8", VecListTwoQ>;
521def VLD2b16 : VLD2D<0b1001, {0,1,?,?}, "16", VecListTwoQ>;
522def VLD2b32 : VLD2D<0b1001, {1,0,?,?}, "32", VecListTwoQ>;
523def VLD2b8_UPD : VLD2DWB<0b1001, {0,0,?,?}, "8", VecListTwoQ>;
524def VLD2b16_UPD : VLD2DWB<0b1001, {0,1,?,?}, "16", VecListTwoQ>;
525def VLD2b32_UPD : VLD2DWB<0b1001, {1,0,?,?}, "32", VecListTwoQ>;
Johnny Chend7283d92010-02-23 20:51:23 +0000526
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000527// VLD3 : Vector Load (multiple 3-element structures)
Bob Wilson00bf1d92010-03-20 18:14:26 +0000528class VLD3D<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersoncf667be2010-11-02 01:24:55 +0000529 : NLdSt<0, 0b10, op11_8, op7_4, (outs DPR:$Vd, DPR:$dst2, DPR:$dst3),
Owen Andersonf431eda2010-11-02 23:47:29 +0000530 (ins addrmode6:$Rn), IIC_VLD3,
531 "vld3", Dt, "\\{$Vd, $dst2, $dst3\\}, $Rn", "", []> {
532 let Rm = 0b1111;
533 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000534 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersoncf667be2010-11-02 01:24:55 +0000535}
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000536
Owen Andersoncf667be2010-11-02 01:24:55 +0000537def VLD3d8 : VLD3D<0b0100, {0,0,0,?}, "8">;
538def VLD3d16 : VLD3D<0b0100, {0,1,0,?}, "16">;
539def VLD3d32 : VLD3D<0b0100, {1,0,0,?}, "32">;
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000540
Bob Wilson9d84fb32010-09-14 20:59:49 +0000541def VLD3d8Pseudo : VLDQQPseudo<IIC_VLD3>;
542def VLD3d16Pseudo : VLDQQPseudo<IIC_VLD3>;
543def VLD3d32Pseudo : VLDQQPseudo<IIC_VLD3>;
Bob Wilsonf5721912010-09-03 18:16:02 +0000544
Bob Wilson92cb9322010-03-20 20:10:51 +0000545// ...with address register writeback:
546class VLD3DWB<bits<4> op11_8, bits<4> op7_4, string Dt>
547 : NLdSt<0, 0b10, op11_8, op7_4,
Owen Andersoncf667be2010-11-02 01:24:55 +0000548 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +0000549 (ins addrmode6:$Rn, am6offset:$Rm), IIC_VLD3u,
550 "vld3", Dt, "\\{$Vd, $dst2, $dst3\\}, $Rn$Rm",
551 "$Rn.addr = $wb", []> {
552 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000553 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersoncf667be2010-11-02 01:24:55 +0000554}
Bob Wilson92cb9322010-03-20 20:10:51 +0000555
Owen Andersoncf667be2010-11-02 01:24:55 +0000556def VLD3d8_UPD : VLD3DWB<0b0100, {0,0,0,?}, "8">;
557def VLD3d16_UPD : VLD3DWB<0b0100, {0,1,0,?}, "16">;
558def VLD3d32_UPD : VLD3DWB<0b0100, {1,0,0,?}, "32">;
Bob Wilson92cb9322010-03-20 20:10:51 +0000559
Evan Cheng84f69e82010-10-09 01:45:34 +0000560def VLD3d8Pseudo_UPD : VLDQQWBPseudo<IIC_VLD3u>;
561def VLD3d16Pseudo_UPD : VLDQQWBPseudo<IIC_VLD3u>;
562def VLD3d32Pseudo_UPD : VLDQQWBPseudo<IIC_VLD3u>;
Bob Wilsonf5721912010-09-03 18:16:02 +0000563
Bob Wilson7de68142011-02-07 17:43:15 +0000564// ...with double-spaced registers:
Owen Andersoncf667be2010-11-02 01:24:55 +0000565def VLD3q8 : VLD3D<0b0101, {0,0,0,?}, "8">;
566def VLD3q16 : VLD3D<0b0101, {0,1,0,?}, "16">;
567def VLD3q32 : VLD3D<0b0101, {1,0,0,?}, "32">;
568def VLD3q8_UPD : VLD3DWB<0b0101, {0,0,0,?}, "8">;
569def VLD3q16_UPD : VLD3DWB<0b0101, {0,1,0,?}, "16">;
570def VLD3q32_UPD : VLD3DWB<0b0101, {1,0,0,?}, "32">;
Bob Wilson00bf1d92010-03-20 18:14:26 +0000571
Evan Cheng84f69e82010-10-09 01:45:34 +0000572def VLD3q8Pseudo_UPD : VLDQQQQWBPseudo<IIC_VLD3u>;
573def VLD3q16Pseudo_UPD : VLDQQQQWBPseudo<IIC_VLD3u>;
574def VLD3q32Pseudo_UPD : VLDQQQQWBPseudo<IIC_VLD3u>;
Bob Wilsonf5721912010-09-03 18:16:02 +0000575
Bob Wilson92cb9322010-03-20 20:10:51 +0000576// ...alternate versions to be allocated odd register numbers:
Bob Wilson7de68142011-02-07 17:43:15 +0000577def VLD3q8oddPseudo : VLDQQQQPseudo<IIC_VLD3>;
578def VLD3q16oddPseudo : VLDQQQQPseudo<IIC_VLD3>;
579def VLD3q32oddPseudo : VLDQQQQPseudo<IIC_VLD3>;
580
Evan Cheng84f69e82010-10-09 01:45:34 +0000581def VLD3q8oddPseudo_UPD : VLDQQQQWBPseudo<IIC_VLD3u>;
582def VLD3q16oddPseudo_UPD : VLDQQQQWBPseudo<IIC_VLD3u>;
583def VLD3q32oddPseudo_UPD : VLDQQQQWBPseudo<IIC_VLD3u>;
Bob Wilsonff8952e2009-10-07 17:24:55 +0000584
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000585// VLD4 : Vector Load (multiple 4-element structures)
Bob Wilson00bf1d92010-03-20 18:14:26 +0000586class VLD4D<bits<4> op11_8, bits<4> op7_4, string Dt>
587 : NLdSt<0, 0b10, op11_8, op7_4,
Owen Andersoncf667be2010-11-02 01:24:55 +0000588 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4),
Owen Andersonf431eda2010-11-02 23:47:29 +0000589 (ins addrmode6:$Rn), IIC_VLD4,
590 "vld4", Dt, "\\{$Vd, $dst2, $dst3, $dst4\\}, $Rn", "", []> {
591 let Rm = 0b1111;
592 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000593 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersoncf667be2010-11-02 01:24:55 +0000594}
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000595
Owen Andersoncf667be2010-11-02 01:24:55 +0000596def VLD4d8 : VLD4D<0b0000, {0,0,?,?}, "8">;
597def VLD4d16 : VLD4D<0b0000, {0,1,?,?}, "16">;
598def VLD4d32 : VLD4D<0b0000, {1,0,?,?}, "32">;
Bob Wilson243fcc52009-09-01 04:26:28 +0000599
Bob Wilson9d84fb32010-09-14 20:59:49 +0000600def VLD4d8Pseudo : VLDQQPseudo<IIC_VLD4>;
601def VLD4d16Pseudo : VLDQQPseudo<IIC_VLD4>;
602def VLD4d32Pseudo : VLDQQPseudo<IIC_VLD4>;
Bob Wilsonf5721912010-09-03 18:16:02 +0000603
Bob Wilson92cb9322010-03-20 20:10:51 +0000604// ...with address register writeback:
605class VLD4DWB<bits<4> op11_8, bits<4> op7_4, string Dt>
606 : NLdSt<0, 0b10, op11_8, op7_4,
Owen Andersoncf667be2010-11-02 01:24:55 +0000607 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4, GPR:$wb),
Bob Wilson6eb08dd2011-02-07 17:43:12 +0000608 (ins addrmode6:$Rn, am6offset:$Rm), IIC_VLD4u,
Owen Andersonf431eda2010-11-02 23:47:29 +0000609 "vld4", Dt, "\\{$Vd, $dst2, $dst3, $dst4\\}, $Rn$Rm",
610 "$Rn.addr = $wb", []> {
611 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000612 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersoncf667be2010-11-02 01:24:55 +0000613}
Bob Wilson92cb9322010-03-20 20:10:51 +0000614
Owen Andersoncf667be2010-11-02 01:24:55 +0000615def VLD4d8_UPD : VLD4DWB<0b0000, {0,0,?,?}, "8">;
616def VLD4d16_UPD : VLD4DWB<0b0000, {0,1,?,?}, "16">;
617def VLD4d32_UPD : VLD4DWB<0b0000, {1,0,?,?}, "32">;
Bob Wilson92cb9322010-03-20 20:10:51 +0000618
Bob Wilson6eb08dd2011-02-07 17:43:12 +0000619def VLD4d8Pseudo_UPD : VLDQQWBPseudo<IIC_VLD4u>;
620def VLD4d16Pseudo_UPD : VLDQQWBPseudo<IIC_VLD4u>;
621def VLD4d32Pseudo_UPD : VLDQQWBPseudo<IIC_VLD4u>;
Bob Wilsonf5721912010-09-03 18:16:02 +0000622
Bob Wilson7de68142011-02-07 17:43:15 +0000623// ...with double-spaced registers:
Owen Andersoncf667be2010-11-02 01:24:55 +0000624def VLD4q8 : VLD4D<0b0001, {0,0,?,?}, "8">;
625def VLD4q16 : VLD4D<0b0001, {0,1,?,?}, "16">;
626def VLD4q32 : VLD4D<0b0001, {1,0,?,?}, "32">;
627def VLD4q8_UPD : VLD4DWB<0b0001, {0,0,?,?}, "8">;
628def VLD4q16_UPD : VLD4DWB<0b0001, {0,1,?,?}, "16">;
629def VLD4q32_UPD : VLD4DWB<0b0001, {1,0,?,?}, "32">;
Bob Wilson00bf1d92010-03-20 18:14:26 +0000630
Bob Wilson6eb08dd2011-02-07 17:43:12 +0000631def VLD4q8Pseudo_UPD : VLDQQQQWBPseudo<IIC_VLD4u>;
632def VLD4q16Pseudo_UPD : VLDQQQQWBPseudo<IIC_VLD4u>;
633def VLD4q32Pseudo_UPD : VLDQQQQWBPseudo<IIC_VLD4u>;
Bob Wilsonf5721912010-09-03 18:16:02 +0000634
Bob Wilson92cb9322010-03-20 20:10:51 +0000635// ...alternate versions to be allocated odd register numbers:
Bob Wilson6eb08dd2011-02-07 17:43:12 +0000636def VLD4q8oddPseudo : VLDQQQQPseudo<IIC_VLD4>;
637def VLD4q16oddPseudo : VLDQQQQPseudo<IIC_VLD4>;
638def VLD4q32oddPseudo : VLDQQQQPseudo<IIC_VLD4>;
639
640def VLD4q8oddPseudo_UPD : VLDQQQQWBPseudo<IIC_VLD4u>;
641def VLD4q16oddPseudo_UPD : VLDQQQQWBPseudo<IIC_VLD4u>;
642def VLD4q32oddPseudo_UPD : VLDQQQQWBPseudo<IIC_VLD4u>;
Bob Wilsonb07c1712009-10-07 21:53:04 +0000643
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000644} // mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1
645
Bob Wilson8466fa12010-09-13 23:01:35 +0000646// Classes for VLD*LN pseudo-instructions with multi-register operands.
647// These are expanded to real instructions after register allocation.
648class VLDQLNPseudo<InstrItinClass itin>
649 : PseudoNLdSt<(outs QPR:$dst),
650 (ins addrmode6:$addr, QPR:$src, nohash_imm:$lane),
651 itin, "$src = $dst">;
652class VLDQLNWBPseudo<InstrItinClass itin>
653 : PseudoNLdSt<(outs QPR:$dst, GPR:$wb),
654 (ins addrmode6:$addr, am6offset:$offset, QPR:$src,
655 nohash_imm:$lane), itin, "$addr.addr = $wb, $src = $dst">;
656class VLDQQLNPseudo<InstrItinClass itin>
657 : PseudoNLdSt<(outs QQPR:$dst),
658 (ins addrmode6:$addr, QQPR:$src, nohash_imm:$lane),
659 itin, "$src = $dst">;
660class VLDQQLNWBPseudo<InstrItinClass itin>
661 : PseudoNLdSt<(outs QQPR:$dst, GPR:$wb),
662 (ins addrmode6:$addr, am6offset:$offset, QQPR:$src,
663 nohash_imm:$lane), itin, "$addr.addr = $wb, $src = $dst">;
664class VLDQQQQLNPseudo<InstrItinClass itin>
665 : PseudoNLdSt<(outs QQQQPR:$dst),
666 (ins addrmode6:$addr, QQQQPR:$src, nohash_imm:$lane),
667 itin, "$src = $dst">;
668class VLDQQQQLNWBPseudo<InstrItinClass itin>
669 : PseudoNLdSt<(outs QQQQPR:$dst, GPR:$wb),
670 (ins addrmode6:$addr, am6offset:$offset, QQQQPR:$src,
671 nohash_imm:$lane), itin, "$addr.addr = $wb, $src = $dst">;
672
Bob Wilsonb07c1712009-10-07 21:53:04 +0000673// VLD1LN : Vector Load (single element to one lane)
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000674class VLD1LN<bits<4> op11_8, bits<4> op7_4, string Dt, ValueType Ty,
675 PatFrag LoadOp>
Owen Andersond138d702010-11-02 20:47:39 +0000676 : NLdStLn<1, 0b10, op11_8, op7_4, (outs DPR:$Vd),
Owen Andersonf431eda2010-11-02 23:47:29 +0000677 (ins addrmode6:$Rn, DPR:$src, nohash_imm:$lane),
678 IIC_VLD1ln, "vld1", Dt, "\\{$Vd[$lane]\\}, $Rn",
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000679 "$src = $Vd",
680 [(set DPR:$Vd, (vector_insert (Ty DPR:$src),
Owen Andersonf431eda2010-11-02 23:47:29 +0000681 (i32 (LoadOp addrmode6:$Rn)),
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000682 imm:$lane))]> {
Owen Andersonf431eda2010-11-02 23:47:29 +0000683 let Rm = 0b1111;
Owen Anderson7a2e1772011-08-15 18:44:44 +0000684 let DecoderMethod = "DecodeVLD1LN";
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000685}
Mon P Wang183c6272011-05-09 17:47:27 +0000686class VLD1LN32<bits<4> op11_8, bits<4> op7_4, string Dt, ValueType Ty,
687 PatFrag LoadOp>
688 : NLdStLn<1, 0b10, op11_8, op7_4, (outs DPR:$Vd),
689 (ins addrmode6oneL32:$Rn, DPR:$src, nohash_imm:$lane),
690 IIC_VLD1ln, "vld1", Dt, "\\{$Vd[$lane]\\}, $Rn",
691 "$src = $Vd",
692 [(set DPR:$Vd, (vector_insert (Ty DPR:$src),
693 (i32 (LoadOp addrmode6oneL32:$Rn)),
694 imm:$lane))]> {
695 let Rm = 0b1111;
Owen Anderson7a2e1772011-08-15 18:44:44 +0000696 let DecoderMethod = "DecodeVLD1LN";
Mon P Wang183c6272011-05-09 17:47:27 +0000697}
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000698class VLD1QLNPseudo<ValueType Ty, PatFrag LoadOp> : VLDQLNPseudo<IIC_VLD1ln> {
699 let Pattern = [(set QPR:$dst, (vector_insert (Ty QPR:$src),
700 (i32 (LoadOp addrmode6:$addr)),
701 imm:$lane))];
702}
703
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000704def VLD1LNd8 : VLD1LN<0b0000, {?,?,?,0}, "8", v8i8, extloadi8> {
705 let Inst{7-5} = lane{2-0};
706}
707def VLD1LNd16 : VLD1LN<0b0100, {?,?,0,?}, "16", v4i16, extloadi16> {
708 let Inst{7-6} = lane{1-0};
Owen Andersonf431eda2010-11-02 23:47:29 +0000709 let Inst{4} = Rn{4};
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000710}
Mon P Wang183c6272011-05-09 17:47:27 +0000711def VLD1LNd32 : VLD1LN32<0b1000, {?,0,?,?}, "32", v2i32, load> {
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000712 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +0000713 let Inst{5} = Rn{4};
714 let Inst{4} = Rn{4};
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000715}
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000716
717def VLD1LNq8Pseudo : VLD1QLNPseudo<v16i8, extloadi8>;
718def VLD1LNq16Pseudo : VLD1QLNPseudo<v8i16, extloadi16>;
719def VLD1LNq32Pseudo : VLD1QLNPseudo<v4i32, load>;
720
Bob Wilson746fa172010-12-10 22:13:32 +0000721def : Pat<(vector_insert (v2f32 DPR:$src),
722 (f32 (load addrmode6:$addr)), imm:$lane),
723 (VLD1LNd32 addrmode6:$addr, DPR:$src, imm:$lane)>;
724def : Pat<(vector_insert (v4f32 QPR:$src),
725 (f32 (load addrmode6:$addr)), imm:$lane),
726 (VLD1LNq32Pseudo addrmode6:$addr, QPR:$src, imm:$lane)>;
727
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000728let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1 in {
729
730// ...with address register writeback:
731class VLD1LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersond138d702010-11-02 20:47:39 +0000732 : NLdStLn<1, 0b10, op11_8, op7_4, (outs DPR:$Vd, GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +0000733 (ins addrmode6:$Rn, am6offset:$Rm,
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000734 DPR:$src, nohash_imm:$lane), IIC_VLD1lnu, "vld1", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +0000735 "\\{$Vd[$lane]\\}, $Rn$Rm",
Owen Anderson7a2e1772011-08-15 18:44:44 +0000736 "$src = $Vd, $Rn.addr = $wb", []> {
737 let DecoderMethod = "DecodeVLD1LN";
738}
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000739
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000740def VLD1LNd8_UPD : VLD1LNWB<0b0000, {?,?,?,0}, "8"> {
741 let Inst{7-5} = lane{2-0};
742}
743def VLD1LNd16_UPD : VLD1LNWB<0b0100, {?,?,0,?}, "16"> {
744 let Inst{7-6} = lane{1-0};
Owen Andersonf431eda2010-11-02 23:47:29 +0000745 let Inst{4} = Rn{4};
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000746}
747def VLD1LNd32_UPD : VLD1LNWB<0b1000, {?,0,?,?}, "32"> {
748 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +0000749 let Inst{5} = Rn{4};
750 let Inst{4} = Rn{4};
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000751}
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000752
753def VLD1LNq8Pseudo_UPD : VLDQLNWBPseudo<IIC_VLD1lnu>;
754def VLD1LNq16Pseudo_UPD : VLDQLNWBPseudo<IIC_VLD1lnu>;
755def VLD1LNq32Pseudo_UPD : VLDQLNWBPseudo<IIC_VLD1lnu>;
Bob Wilson7708c222009-10-07 18:09:32 +0000756
Bob Wilson243fcc52009-09-01 04:26:28 +0000757// VLD2LN : Vector Load (single 2-element structure to one lane)
Bob Wilson39842552010-03-22 16:43:10 +0000758class VLD2LN<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersond138d702010-11-02 20:47:39 +0000759 : NLdStLn<1, 0b10, op11_8, op7_4, (outs DPR:$Vd, DPR:$dst2),
Owen Andersonf431eda2010-11-02 23:47:29 +0000760 (ins addrmode6:$Rn, DPR:$src1, DPR:$src2, nohash_imm:$lane),
761 IIC_VLD2ln, "vld2", Dt, "\\{$Vd[$lane], $dst2[$lane]\\}, $Rn",
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000762 "$src1 = $Vd, $src2 = $dst2", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +0000763 let Rm = 0b1111;
764 let Inst{4} = Rn{4};
Owen Anderson7a2e1772011-08-15 18:44:44 +0000765 let DecoderMethod = "DecodeVLD2LN";
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000766}
Bob Wilson243fcc52009-09-01 04:26:28 +0000767
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000768def VLD2LNd8 : VLD2LN<0b0001, {?,?,?,?}, "8"> {
769 let Inst{7-5} = lane{2-0};
770}
771def VLD2LNd16 : VLD2LN<0b0101, {?,?,0,?}, "16"> {
772 let Inst{7-6} = lane{1-0};
773}
774def VLD2LNd32 : VLD2LN<0b1001, {?,0,0,?}, "32"> {
775 let Inst{7} = lane{0};
776}
Bob Wilson30aea9d2009-10-08 18:56:10 +0000777
Evan Chengd2ca8132010-10-09 01:03:04 +0000778def VLD2LNd8Pseudo : VLDQLNPseudo<IIC_VLD2ln>;
779def VLD2LNd16Pseudo : VLDQLNPseudo<IIC_VLD2ln>;
780def VLD2LNd32Pseudo : VLDQLNPseudo<IIC_VLD2ln>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000781
Bob Wilson41315282010-03-20 20:39:53 +0000782// ...with double-spaced registers:
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000783def VLD2LNq16 : VLD2LN<0b0101, {?,?,1,?}, "16"> {
784 let Inst{7-6} = lane{1-0};
785}
786def VLD2LNq32 : VLD2LN<0b1001, {?,1,0,?}, "32"> {
787 let Inst{7} = lane{0};
788}
Bob Wilson30aea9d2009-10-08 18:56:10 +0000789
Evan Chengd2ca8132010-10-09 01:03:04 +0000790def VLD2LNq16Pseudo : VLDQQLNPseudo<IIC_VLD2ln>;
791def VLD2LNq32Pseudo : VLDQQLNPseudo<IIC_VLD2ln>;
Bob Wilson243fcc52009-09-01 04:26:28 +0000792
Bob Wilsona1023642010-03-20 20:47:18 +0000793// ...with address register writeback:
Bob Wilson39842552010-03-22 16:43:10 +0000794class VLD2LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersond138d702010-11-02 20:47:39 +0000795 : NLdStLn<1, 0b10, op11_8, op7_4, (outs DPR:$Vd, DPR:$dst2, GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +0000796 (ins addrmode6:$Rn, am6offset:$Rm,
Evan Chengd2ca8132010-10-09 01:03:04 +0000797 DPR:$src1, DPR:$src2, nohash_imm:$lane), IIC_VLD2lnu, "vld2", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +0000798 "\\{$Vd[$lane], $dst2[$lane]\\}, $Rn$Rm",
799 "$src1 = $Vd, $src2 = $dst2, $Rn.addr = $wb", []> {
800 let Inst{4} = Rn{4};
Owen Anderson7a2e1772011-08-15 18:44:44 +0000801 let DecoderMethod = "DecodeVLD2LN";
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000802}
Bob Wilsona1023642010-03-20 20:47:18 +0000803
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000804def VLD2LNd8_UPD : VLD2LNWB<0b0001, {?,?,?,?}, "8"> {
805 let Inst{7-5} = lane{2-0};
806}
807def VLD2LNd16_UPD : VLD2LNWB<0b0101, {?,?,0,?}, "16"> {
808 let Inst{7-6} = lane{1-0};
809}
810def VLD2LNd32_UPD : VLD2LNWB<0b1001, {?,0,0,?}, "32"> {
811 let Inst{7} = lane{0};
812}
Bob Wilsona1023642010-03-20 20:47:18 +0000813
Evan Chengd2ca8132010-10-09 01:03:04 +0000814def VLD2LNd8Pseudo_UPD : VLDQLNWBPseudo<IIC_VLD2lnu>;
815def VLD2LNd16Pseudo_UPD : VLDQLNWBPseudo<IIC_VLD2lnu>;
816def VLD2LNd32Pseudo_UPD : VLDQLNWBPseudo<IIC_VLD2lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000817
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000818def VLD2LNq16_UPD : VLD2LNWB<0b0101, {?,?,1,?}, "16"> {
819 let Inst{7-6} = lane{1-0};
820}
821def VLD2LNq32_UPD : VLD2LNWB<0b1001, {?,1,0,?}, "32"> {
822 let Inst{7} = lane{0};
823}
Bob Wilsona1023642010-03-20 20:47:18 +0000824
Evan Chengd2ca8132010-10-09 01:03:04 +0000825def VLD2LNq16Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD2lnu>;
826def VLD2LNq32Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD2lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000827
Bob Wilson243fcc52009-09-01 04:26:28 +0000828// VLD3LN : Vector Load (single 3-element structure to one lane)
Bob Wilson39842552010-03-22 16:43:10 +0000829class VLD3LN<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersond138d702010-11-02 20:47:39 +0000830 : NLdStLn<1, 0b10, op11_8, op7_4, (outs DPR:$Vd, DPR:$dst2, DPR:$dst3),
Owen Andersonf431eda2010-11-02 23:47:29 +0000831 (ins addrmode6:$Rn, DPR:$src1, DPR:$src2, DPR:$src3,
Evan Cheng84f69e82010-10-09 01:45:34 +0000832 nohash_imm:$lane), IIC_VLD3ln, "vld3", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +0000833 "\\{$Vd[$lane], $dst2[$lane], $dst3[$lane]\\}, $Rn",
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000834 "$src1 = $Vd, $src2 = $dst2, $src3 = $dst3", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +0000835 let Rm = 0b1111;
Owen Anderson7a2e1772011-08-15 18:44:44 +0000836 let DecoderMethod = "DecodeVLD3LN";
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000837}
Bob Wilson243fcc52009-09-01 04:26:28 +0000838
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000839def VLD3LNd8 : VLD3LN<0b0010, {?,?,?,0}, "8"> {
840 let Inst{7-5} = lane{2-0};
841}
842def VLD3LNd16 : VLD3LN<0b0110, {?,?,0,0}, "16"> {
843 let Inst{7-6} = lane{1-0};
844}
845def VLD3LNd32 : VLD3LN<0b1010, {?,0,0,0}, "32"> {
846 let Inst{7} = lane{0};
847}
Bob Wilson0bf7d992009-10-08 22:27:33 +0000848
Evan Cheng84f69e82010-10-09 01:45:34 +0000849def VLD3LNd8Pseudo : VLDQQLNPseudo<IIC_VLD3ln>;
850def VLD3LNd16Pseudo : VLDQQLNPseudo<IIC_VLD3ln>;
851def VLD3LNd32Pseudo : VLDQQLNPseudo<IIC_VLD3ln>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000852
Bob Wilson41315282010-03-20 20:39:53 +0000853// ...with double-spaced registers:
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000854def VLD3LNq16 : VLD3LN<0b0110, {?,?,1,0}, "16"> {
855 let Inst{7-6} = lane{1-0};
856}
857def VLD3LNq32 : VLD3LN<0b1010, {?,1,0,0}, "32"> {
858 let Inst{7} = lane{0};
859}
Bob Wilson0bf7d992009-10-08 22:27:33 +0000860
Evan Cheng84f69e82010-10-09 01:45:34 +0000861def VLD3LNq16Pseudo : VLDQQQQLNPseudo<IIC_VLD3ln>;
862def VLD3LNq32Pseudo : VLDQQQQLNPseudo<IIC_VLD3ln>;
Bob Wilson243fcc52009-09-01 04:26:28 +0000863
Bob Wilsona1023642010-03-20 20:47:18 +0000864// ...with address register writeback:
Bob Wilson39842552010-03-22 16:43:10 +0000865class VLD3LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersond138d702010-11-02 20:47:39 +0000866 : NLdStLn<1, 0b10, op11_8, op7_4,
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000867 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +0000868 (ins addrmode6:$Rn, am6offset:$Rm,
Bob Wilsona1023642010-03-20 20:47:18 +0000869 DPR:$src1, DPR:$src2, DPR:$src3, nohash_imm:$lane),
Evan Cheng84f69e82010-10-09 01:45:34 +0000870 IIC_VLD3lnu, "vld3", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +0000871 "\\{$Vd[$lane], $dst2[$lane], $dst3[$lane]\\}, $Rn$Rm",
872 "$src1 = $Vd, $src2 = $dst2, $src3 = $dst3, $Rn.addr = $wb",
Owen Anderson7a2e1772011-08-15 18:44:44 +0000873 []> {
874 let DecoderMethod = "DecodeVLD3LN";
875}
Bob Wilsona1023642010-03-20 20:47:18 +0000876
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000877def VLD3LNd8_UPD : VLD3LNWB<0b0010, {?,?,?,0}, "8"> {
878 let Inst{7-5} = lane{2-0};
879}
880def VLD3LNd16_UPD : VLD3LNWB<0b0110, {?,?,0,0}, "16"> {
881 let Inst{7-6} = lane{1-0};
882}
883def VLD3LNd32_UPD : VLD3LNWB<0b1010, {?,0,0,0}, "32"> {
884 let Inst{7} = lane{0};
885}
Bob Wilsona1023642010-03-20 20:47:18 +0000886
Evan Cheng84f69e82010-10-09 01:45:34 +0000887def VLD3LNd8Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD3lnu>;
888def VLD3LNd16Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD3lnu>;
889def VLD3LNd32Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD3lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000890
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000891def VLD3LNq16_UPD : VLD3LNWB<0b0110, {?,?,1,0}, "16"> {
892 let Inst{7-6} = lane{1-0};
893}
894def VLD3LNq32_UPD : VLD3LNWB<0b1010, {?,1,0,0}, "32"> {
895 let Inst{7} = lane{0};
896}
Bob Wilsona1023642010-03-20 20:47:18 +0000897
Evan Cheng84f69e82010-10-09 01:45:34 +0000898def VLD3LNq16Pseudo_UPD : VLDQQQQLNWBPseudo<IIC_VLD3lnu>;
899def VLD3LNq32Pseudo_UPD : VLDQQQQLNWBPseudo<IIC_VLD3lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000900
Bob Wilson243fcc52009-09-01 04:26:28 +0000901// VLD4LN : Vector Load (single 4-element structure to one lane)
Bob Wilson39842552010-03-22 16:43:10 +0000902class VLD4LN<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersond138d702010-11-02 20:47:39 +0000903 : NLdStLn<1, 0b10, op11_8, op7_4,
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000904 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4),
Owen Andersonf431eda2010-11-02 23:47:29 +0000905 (ins addrmode6:$Rn, DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4,
Evan Cheng10dc63f2010-10-09 04:07:58 +0000906 nohash_imm:$lane), IIC_VLD4ln, "vld4", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +0000907 "\\{$Vd[$lane], $dst2[$lane], $dst3[$lane], $dst4[$lane]\\}, $Rn",
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000908 "$src1 = $Vd, $src2 = $dst2, $src3 = $dst3, $src4 = $dst4", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +0000909 let Rm = 0b1111;
910 let Inst{4} = Rn{4};
Owen Anderson7a2e1772011-08-15 18:44:44 +0000911 let DecoderMethod = "DecodeVLD4LN";
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000912}
Bob Wilson243fcc52009-09-01 04:26:28 +0000913
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000914def VLD4LNd8 : VLD4LN<0b0011, {?,?,?,?}, "8"> {
915 let Inst{7-5} = lane{2-0};
916}
917def VLD4LNd16 : VLD4LN<0b0111, {?,?,0,?}, "16"> {
918 let Inst{7-6} = lane{1-0};
919}
920def VLD4LNd32 : VLD4LN<0b1011, {?,0,?,?}, "32"> {
921 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +0000922 let Inst{5} = Rn{5};
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000923}
Bob Wilson62e053e2009-10-08 22:53:57 +0000924
Evan Cheng10dc63f2010-10-09 04:07:58 +0000925def VLD4LNd8Pseudo : VLDQQLNPseudo<IIC_VLD4ln>;
926def VLD4LNd16Pseudo : VLDQQLNPseudo<IIC_VLD4ln>;
927def VLD4LNd32Pseudo : VLDQQLNPseudo<IIC_VLD4ln>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000928
Bob Wilson41315282010-03-20 20:39:53 +0000929// ...with double-spaced registers:
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000930def VLD4LNq16 : VLD4LN<0b0111, {?,?,1,?}, "16"> {
931 let Inst{7-6} = lane{1-0};
932}
933def VLD4LNq32 : VLD4LN<0b1011, {?,1,?,?}, "32"> {
934 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +0000935 let Inst{5} = Rn{5};
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000936}
Bob Wilson62e053e2009-10-08 22:53:57 +0000937
Evan Cheng10dc63f2010-10-09 04:07:58 +0000938def VLD4LNq16Pseudo : VLDQQQQLNPseudo<IIC_VLD4ln>;
939def VLD4LNq32Pseudo : VLDQQQQLNPseudo<IIC_VLD4ln>;
Bob Wilsonb07c1712009-10-07 21:53:04 +0000940
Bob Wilsona1023642010-03-20 20:47:18 +0000941// ...with address register writeback:
Bob Wilson39842552010-03-22 16:43:10 +0000942class VLD4LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersond138d702010-11-02 20:47:39 +0000943 : NLdStLn<1, 0b10, op11_8, op7_4,
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000944 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4, GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +0000945 (ins addrmode6:$Rn, am6offset:$Rm,
Bob Wilsona1023642010-03-20 20:47:18 +0000946 DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4, nohash_imm:$lane),
Bob Wilson6eb08dd2011-02-07 17:43:12 +0000947 IIC_VLD4lnu, "vld4", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +0000948"\\{$Vd[$lane], $dst2[$lane], $dst3[$lane], $dst4[$lane]\\}, $Rn$Rm",
949"$src1 = $Vd, $src2 = $dst2, $src3 = $dst3, $src4 = $dst4, $Rn.addr = $wb",
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000950 []> {
Owen Andersonf431eda2010-11-02 23:47:29 +0000951 let Inst{4} = Rn{4};
Owen Anderson7a2e1772011-08-15 18:44:44 +0000952 let DecoderMethod = "DecodeVLD4LN" ;
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000953}
Bob Wilsona1023642010-03-20 20:47:18 +0000954
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000955def VLD4LNd8_UPD : VLD4LNWB<0b0011, {?,?,?,?}, "8"> {
956 let Inst{7-5} = lane{2-0};
957}
958def VLD4LNd16_UPD : VLD4LNWB<0b0111, {?,?,0,?}, "16"> {
959 let Inst{7-6} = lane{1-0};
960}
961def VLD4LNd32_UPD : VLD4LNWB<0b1011, {?,0,?,?}, "32"> {
962 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +0000963 let Inst{5} = Rn{5};
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000964}
Bob Wilsona1023642010-03-20 20:47:18 +0000965
Evan Cheng10dc63f2010-10-09 04:07:58 +0000966def VLD4LNd8Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD4lnu>;
967def VLD4LNd16Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD4lnu>;
968def VLD4LNd32Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD4lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000969
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000970def VLD4LNq16_UPD : VLD4LNWB<0b0111, {?,?,1,?}, "16"> {
971 let Inst{7-6} = lane{1-0};
972}
973def VLD4LNq32_UPD : VLD4LNWB<0b1011, {?,1,?,?}, "32"> {
974 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +0000975 let Inst{5} = Rn{5};
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000976}
Bob Wilsona1023642010-03-20 20:47:18 +0000977
Evan Cheng10dc63f2010-10-09 04:07:58 +0000978def VLD4LNq16Pseudo_UPD : VLDQQQQLNWBPseudo<IIC_VLD4lnu>;
979def VLD4LNq32Pseudo_UPD : VLDQQQQLNWBPseudo<IIC_VLD4lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000980
Bob Wilson2a0e9742010-11-27 06:35:16 +0000981} // mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1
982
Bob Wilsonb07c1712009-10-07 21:53:04 +0000983// VLD1DUP : Vector Load (single element to all lanes)
Bob Wilsonf3d2f9d2010-11-28 06:51:15 +0000984class VLD1DUP<bits<4> op7_4, string Dt, ValueType Ty, PatFrag LoadOp>
Bob Wilson8e0c7b52010-11-30 00:00:42 +0000985 : NLdSt<1, 0b10, 0b1100, op7_4, (outs DPR:$Vd), (ins addrmode6dup:$Rn),
Bob Wilson2a0e9742010-11-27 06:35:16 +0000986 IIC_VLD1dup, "vld1", Dt, "\\{$Vd[]\\}, $Rn", "",
Bob Wilson8e0c7b52010-11-30 00:00:42 +0000987 [(set DPR:$Vd, (Ty (NEONvdup (i32 (LoadOp addrmode6dup:$Rn)))))]> {
Bob Wilson2a0e9742010-11-27 06:35:16 +0000988 let Rm = 0b1111;
Bob Wilsonbce55772010-11-27 07:12:02 +0000989 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000990 let DecoderMethod = "DecodeVLD1DupInstruction";
Bob Wilson2a0e9742010-11-27 06:35:16 +0000991}
992class VLD1QDUPPseudo<ValueType Ty, PatFrag LoadOp> : VLDQPseudo<IIC_VLD1dup> {
993 let Pattern = [(set QPR:$dst,
Bob Wilson8e0c7b52010-11-30 00:00:42 +0000994 (Ty (NEONvdup (i32 (LoadOp addrmode6dup:$addr)))))];
Bob Wilson2a0e9742010-11-27 06:35:16 +0000995}
996
Bob Wilsonf3d2f9d2010-11-28 06:51:15 +0000997def VLD1DUPd8 : VLD1DUP<{0,0,0,?}, "8", v8i8, extloadi8>;
998def VLD1DUPd16 : VLD1DUP<{0,1,0,?}, "16", v4i16, extloadi16>;
999def VLD1DUPd32 : VLD1DUP<{1,0,0,?}, "32", v2i32, load>;
Bob Wilson2a0e9742010-11-27 06:35:16 +00001000
1001def VLD1DUPq8Pseudo : VLD1QDUPPseudo<v16i8, extloadi8>;
1002def VLD1DUPq16Pseudo : VLD1QDUPPseudo<v8i16, extloadi16>;
1003def VLD1DUPq32Pseudo : VLD1QDUPPseudo<v4i32, load>;
1004
Bob Wilson746fa172010-12-10 22:13:32 +00001005def : Pat<(v2f32 (NEONvdup (f32 (load addrmode6dup:$addr)))),
1006 (VLD1DUPd32 addrmode6:$addr)>;
1007def : Pat<(v4f32 (NEONvdup (f32 (load addrmode6dup:$addr)))),
1008 (VLD1DUPq32Pseudo addrmode6:$addr)>;
1009
Bob Wilson2a0e9742010-11-27 06:35:16 +00001010let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1 in {
1011
Bob Wilson20d55152010-12-10 22:13:24 +00001012class VLD1QDUP<bits<4> op7_4, string Dt>
Bob Wilsonf3d2f9d2010-11-28 06:51:15 +00001013 : NLdSt<1, 0b10, 0b1100, op7_4, (outs DPR:$Vd, DPR:$dst2),
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001014 (ins addrmode6dup:$Rn), IIC_VLD1dup,
Bob Wilson2a0e9742010-11-27 06:35:16 +00001015 "vld1", Dt, "\\{$Vd[], $dst2[]\\}, $Rn", "", []> {
1016 let Rm = 0b1111;
Bob Wilsonbce55772010-11-27 07:12:02 +00001017 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001018 let DecoderMethod = "DecodeVLD1DupInstruction";
Bob Wilson2a0e9742010-11-27 06:35:16 +00001019}
1020
Bob Wilson20d55152010-12-10 22:13:24 +00001021def VLD1DUPq8 : VLD1QDUP<{0,0,1,0}, "8">;
1022def VLD1DUPq16 : VLD1QDUP<{0,1,1,?}, "16">;
1023def VLD1DUPq32 : VLD1QDUP<{1,0,1,?}, "32">;
Bob Wilson2a0e9742010-11-27 06:35:16 +00001024
1025// ...with address register writeback:
Bob Wilsonf3d2f9d2010-11-28 06:51:15 +00001026class VLD1DUPWB<bits<4> op7_4, string Dt>
1027 : NLdSt<1, 0b10, 0b1100, op7_4, (outs DPR:$Vd, GPR:$wb),
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001028 (ins addrmode6dup:$Rn, am6offset:$Rm), IIC_VLD1dupu,
Bob Wilsonbce55772010-11-27 07:12:02 +00001029 "vld1", Dt, "\\{$Vd[]\\}, $Rn$Rm", "$Rn.addr = $wb", []> {
1030 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001031 let DecoderMethod = "DecodeVLD1DupInstruction";
Bob Wilsonbce55772010-11-27 07:12:02 +00001032}
Bob Wilsonf3d2f9d2010-11-28 06:51:15 +00001033class VLD1QDUPWB<bits<4> op7_4, string Dt>
1034 : NLdSt<1, 0b10, 0b1100, op7_4, (outs DPR:$Vd, DPR:$dst2, GPR:$wb),
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001035 (ins addrmode6dup:$Rn, am6offset:$Rm), IIC_VLD1dupu,
Bob Wilsonbce55772010-11-27 07:12:02 +00001036 "vld1", Dt, "\\{$Vd[], $dst2[]\\}, $Rn$Rm", "$Rn.addr = $wb", []> {
1037 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001038 let DecoderMethod = "DecodeVLD1DupInstruction";
Bob Wilsonbce55772010-11-27 07:12:02 +00001039}
Bob Wilson2a0e9742010-11-27 06:35:16 +00001040
Bob Wilsonf3d2f9d2010-11-28 06:51:15 +00001041def VLD1DUPd8_UPD : VLD1DUPWB<{0,0,0,0}, "8">;
1042def VLD1DUPd16_UPD : VLD1DUPWB<{0,1,0,?}, "16">;
1043def VLD1DUPd32_UPD : VLD1DUPWB<{1,0,0,?}, "32">;
Bob Wilson2a0e9742010-11-27 06:35:16 +00001044
Bob Wilsonf3d2f9d2010-11-28 06:51:15 +00001045def VLD1DUPq8_UPD : VLD1QDUPWB<{0,0,1,0}, "8">;
1046def VLD1DUPq16_UPD : VLD1QDUPWB<{0,1,1,?}, "16">;
1047def VLD1DUPq32_UPD : VLD1QDUPWB<{1,0,1,?}, "32">;
Bob Wilson2a0e9742010-11-27 06:35:16 +00001048
1049def VLD1DUPq8Pseudo_UPD : VLDQWBPseudo<IIC_VLD1dupu>;
1050def VLD1DUPq16Pseudo_UPD : VLDQWBPseudo<IIC_VLD1dupu>;
1051def VLD1DUPq32Pseudo_UPD : VLDQWBPseudo<IIC_VLD1dupu>;
1052
Bob Wilsonb07c1712009-10-07 21:53:04 +00001053// VLD2DUP : Vector Load (single 2-element structure to all lanes)
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +00001054class VLD2DUP<bits<4> op7_4, string Dt>
1055 : NLdSt<1, 0b10, 0b1101, op7_4, (outs DPR:$Vd, DPR:$dst2),
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001056 (ins addrmode6dup:$Rn), IIC_VLD2dup,
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +00001057 "vld2", Dt, "\\{$Vd[], $dst2[]\\}, $Rn", "", []> {
1058 let Rm = 0b1111;
1059 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001060 let DecoderMethod = "DecodeVLD2DupInstruction";
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +00001061}
1062
1063def VLD2DUPd8 : VLD2DUP<{0,0,0,?}, "8">;
1064def VLD2DUPd16 : VLD2DUP<{0,1,0,?}, "16">;
1065def VLD2DUPd32 : VLD2DUP<{1,0,0,?}, "32">;
1066
1067def VLD2DUPd8Pseudo : VLDQPseudo<IIC_VLD2dup>;
1068def VLD2DUPd16Pseudo : VLDQPseudo<IIC_VLD2dup>;
1069def VLD2DUPd32Pseudo : VLDQPseudo<IIC_VLD2dup>;
1070
1071// ...with double-spaced registers (not used for codegen):
Bob Wilson173fb142010-11-30 00:00:38 +00001072def VLD2DUPd8x2 : VLD2DUP<{0,0,1,?}, "8">;
1073def VLD2DUPd16x2 : VLD2DUP<{0,1,1,?}, "16">;
1074def VLD2DUPd32x2 : VLD2DUP<{1,0,1,?}, "32">;
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +00001075
1076// ...with address register writeback:
1077class VLD2DUPWB<bits<4> op7_4, string Dt>
1078 : NLdSt<1, 0b10, 0b1101, op7_4, (outs DPR:$Vd, DPR:$dst2, GPR:$wb),
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001079 (ins addrmode6dup:$Rn, am6offset:$Rm), IIC_VLD2dupu,
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +00001080 "vld2", Dt, "\\{$Vd[], $dst2[]\\}, $Rn$Rm", "$Rn.addr = $wb", []> {
1081 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001082 let DecoderMethod = "DecodeVLD2DupInstruction";
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +00001083}
1084
1085def VLD2DUPd8_UPD : VLD2DUPWB<{0,0,0,0}, "8">;
1086def VLD2DUPd16_UPD : VLD2DUPWB<{0,1,0,?}, "16">;
1087def VLD2DUPd32_UPD : VLD2DUPWB<{1,0,0,?}, "32">;
1088
Bob Wilson173fb142010-11-30 00:00:38 +00001089def VLD2DUPd8x2_UPD : VLD2DUPWB<{0,0,1,0}, "8">;
1090def VLD2DUPd16x2_UPD : VLD2DUPWB<{0,1,1,?}, "16">;
1091def VLD2DUPd32x2_UPD : VLD2DUPWB<{1,0,1,?}, "32">;
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +00001092
1093def VLD2DUPd8Pseudo_UPD : VLDQWBPseudo<IIC_VLD2dupu>;
1094def VLD2DUPd16Pseudo_UPD : VLDQWBPseudo<IIC_VLD2dupu>;
1095def VLD2DUPd32Pseudo_UPD : VLDQWBPseudo<IIC_VLD2dupu>;
1096
Bob Wilsonb07c1712009-10-07 21:53:04 +00001097// VLD3DUP : Vector Load (single 3-element structure to all lanes)
Bob Wilson86c6d802010-11-29 19:35:29 +00001098class VLD3DUP<bits<4> op7_4, string Dt>
1099 : NLdSt<1, 0b10, 0b1110, op7_4, (outs DPR:$Vd, DPR:$dst2, DPR:$dst3),
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001100 (ins addrmode6dup:$Rn), IIC_VLD3dup,
Bob Wilson86c6d802010-11-29 19:35:29 +00001101 "vld3", Dt, "\\{$Vd[], $dst2[], $dst3[]\\}, $Rn", "", []> {
1102 let Rm = 0b1111;
Owen Andersonef2865a2011-08-15 23:38:54 +00001103 let Inst{4} = 0;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001104 let DecoderMethod = "DecodeVLD3DupInstruction";
Bob Wilson86c6d802010-11-29 19:35:29 +00001105}
1106
1107def VLD3DUPd8 : VLD3DUP<{0,0,0,?}, "8">;
1108def VLD3DUPd16 : VLD3DUP<{0,1,0,?}, "16">;
1109def VLD3DUPd32 : VLD3DUP<{1,0,0,?}, "32">;
1110
1111def VLD3DUPd8Pseudo : VLDQQPseudo<IIC_VLD3dup>;
1112def VLD3DUPd16Pseudo : VLDQQPseudo<IIC_VLD3dup>;
1113def VLD3DUPd32Pseudo : VLDQQPseudo<IIC_VLD3dup>;
1114
1115// ...with double-spaced registers (not used for codegen):
Bob Wilson173fb142010-11-30 00:00:38 +00001116def VLD3DUPd8x2 : VLD3DUP<{0,0,1,?}, "8">;
1117def VLD3DUPd16x2 : VLD3DUP<{0,1,1,?}, "16">;
1118def VLD3DUPd32x2 : VLD3DUP<{1,0,1,?}, "32">;
Bob Wilson86c6d802010-11-29 19:35:29 +00001119
1120// ...with address register writeback:
1121class VLD3DUPWB<bits<4> op7_4, string Dt>
1122 : NLdSt<1, 0b10, 0b1110, op7_4, (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, GPR:$wb),
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001123 (ins addrmode6dup:$Rn, am6offset:$Rm), IIC_VLD3dupu,
Bob Wilson86c6d802010-11-29 19:35:29 +00001124 "vld3", Dt, "\\{$Vd[], $dst2[], $dst3[]\\}, $Rn$Rm",
1125 "$Rn.addr = $wb", []> {
Owen Andersonef2865a2011-08-15 23:38:54 +00001126 let Inst{4} = 0;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001127 let DecoderMethod = "DecodeVLD3DupInstruction";
Bob Wilson86c6d802010-11-29 19:35:29 +00001128}
1129
1130def VLD3DUPd8_UPD : VLD3DUPWB<{0,0,0,0}, "8">;
1131def VLD3DUPd16_UPD : VLD3DUPWB<{0,1,0,?}, "16">;
1132def VLD3DUPd32_UPD : VLD3DUPWB<{1,0,0,?}, "32">;
1133
Bob Wilson173fb142010-11-30 00:00:38 +00001134def VLD3DUPd8x2_UPD : VLD3DUPWB<{0,0,1,0}, "8">;
1135def VLD3DUPd16x2_UPD : VLD3DUPWB<{0,1,1,?}, "16">;
1136def VLD3DUPd32x2_UPD : VLD3DUPWB<{1,0,1,?}, "32">;
Bob Wilson86c6d802010-11-29 19:35:29 +00001137
1138def VLD3DUPd8Pseudo_UPD : VLDQQWBPseudo<IIC_VLD3dupu>;
1139def VLD3DUPd16Pseudo_UPD : VLDQQWBPseudo<IIC_VLD3dupu>;
1140def VLD3DUPd32Pseudo_UPD : VLDQQWBPseudo<IIC_VLD3dupu>;
1141
Bob Wilsonb07c1712009-10-07 21:53:04 +00001142// VLD4DUP : Vector Load (single 4-element structure to all lanes)
Bob Wilson6c4c9822010-11-30 00:00:35 +00001143class VLD4DUP<bits<4> op7_4, string Dt>
1144 : NLdSt<1, 0b10, 0b1111, op7_4,
1145 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4),
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001146 (ins addrmode6dup:$Rn), IIC_VLD4dup,
Bob Wilson6c4c9822010-11-30 00:00:35 +00001147 "vld4", Dt, "\\{$Vd[], $dst2[], $dst3[], $dst4[]\\}, $Rn", "", []> {
1148 let Rm = 0b1111;
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001149 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001150 let DecoderMethod = "DecodeVLD4DupInstruction";
Bob Wilson6c4c9822010-11-30 00:00:35 +00001151}
1152
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001153def VLD4DUPd8 : VLD4DUP<{0,0,0,?}, "8">;
1154def VLD4DUPd16 : VLD4DUP<{0,1,0,?}, "16">;
1155def VLD4DUPd32 : VLD4DUP<{1,?,0,?}, "32"> { let Inst{6} = Rn{5}; }
Bob Wilson6c4c9822010-11-30 00:00:35 +00001156
1157def VLD4DUPd8Pseudo : VLDQQPseudo<IIC_VLD4dup>;
1158def VLD4DUPd16Pseudo : VLDQQPseudo<IIC_VLD4dup>;
1159def VLD4DUPd32Pseudo : VLDQQPseudo<IIC_VLD4dup>;
1160
1161// ...with double-spaced registers (not used for codegen):
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001162def VLD4DUPd8x2 : VLD4DUP<{0,0,1,?}, "8">;
1163def VLD4DUPd16x2 : VLD4DUP<{0,1,1,?}, "16">;
1164def VLD4DUPd32x2 : VLD4DUP<{1,?,1,?}, "32"> { let Inst{6} = Rn{5}; }
Bob Wilson6c4c9822010-11-30 00:00:35 +00001165
1166// ...with address register writeback:
1167class VLD4DUPWB<bits<4> op7_4, string Dt>
1168 : NLdSt<1, 0b10, 0b1111, op7_4,
1169 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4, GPR:$wb),
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001170 (ins addrmode6dup:$Rn, am6offset:$Rm), IIC_VLD4dupu,
Bob Wilson6c4c9822010-11-30 00:00:35 +00001171 "vld4", Dt, "\\{$Vd[], $dst2[], $dst3[], $dst4[]\\}, $Rn$Rm",
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001172 "$Rn.addr = $wb", []> {
1173 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001174 let DecoderMethod = "DecodeVLD4DupInstruction";
Bob Wilson6c4c9822010-11-30 00:00:35 +00001175}
1176
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001177def VLD4DUPd8_UPD : VLD4DUPWB<{0,0,0,0}, "8">;
1178def VLD4DUPd16_UPD : VLD4DUPWB<{0,1,0,?}, "16">;
1179def VLD4DUPd32_UPD : VLD4DUPWB<{1,?,0,?}, "32"> { let Inst{6} = Rn{5}; }
1180
1181def VLD4DUPd8x2_UPD : VLD4DUPWB<{0,0,1,0}, "8">;
1182def VLD4DUPd16x2_UPD : VLD4DUPWB<{0,1,1,?}, "16">;
1183def VLD4DUPd32x2_UPD : VLD4DUPWB<{1,?,1,?}, "32"> { let Inst{6} = Rn{5}; }
Bob Wilson6c4c9822010-11-30 00:00:35 +00001184
1185def VLD4DUPd8Pseudo_UPD : VLDQQWBPseudo<IIC_VLD4dupu>;
1186def VLD4DUPd16Pseudo_UPD : VLDQQWBPseudo<IIC_VLD4dupu>;
1187def VLD4DUPd32Pseudo_UPD : VLDQQWBPseudo<IIC_VLD4dupu>;
1188
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001189} // mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1
Bob Wilsondbd3c0e2009-08-12 00:49:01 +00001190
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001191let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 in {
Bob Wilson25eb5012010-03-20 20:54:36 +00001192
Bob Wilson709d5922010-08-25 23:27:42 +00001193// Classes for VST* pseudo-instructions with multi-register operands.
1194// These are expanded to real instructions after register allocation.
Bob Wilson9d84fb32010-09-14 20:59:49 +00001195class VSTQPseudo<InstrItinClass itin>
1196 : PseudoNLdSt<(outs), (ins addrmode6:$addr, QPR:$src), itin, "">;
1197class VSTQWBPseudo<InstrItinClass itin>
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001198 : PseudoNLdSt<(outs GPR:$wb),
Bob Wilson9d84fb32010-09-14 20:59:49 +00001199 (ins addrmode6:$addr, am6offset:$offset, QPR:$src), itin,
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001200 "$addr.addr = $wb">;
Bob Wilson9d84fb32010-09-14 20:59:49 +00001201class VSTQQPseudo<InstrItinClass itin>
1202 : PseudoNLdSt<(outs), (ins addrmode6:$addr, QQPR:$src), itin, "">;
1203class VSTQQWBPseudo<InstrItinClass itin>
Bob Wilson709d5922010-08-25 23:27:42 +00001204 : PseudoNLdSt<(outs GPR:$wb),
Bob Wilson9d84fb32010-09-14 20:59:49 +00001205 (ins addrmode6:$addr, am6offset:$offset, QQPR:$src), itin,
Bob Wilson709d5922010-08-25 23:27:42 +00001206 "$addr.addr = $wb">;
Bob Wilson7de68142011-02-07 17:43:15 +00001207class VSTQQQQPseudo<InstrItinClass itin>
1208 : PseudoNLdSt<(outs), (ins addrmode6:$addr, QQQQPR:$src), itin, "">;
Bob Wilson9d84fb32010-09-14 20:59:49 +00001209class VSTQQQQWBPseudo<InstrItinClass itin>
Bob Wilson709d5922010-08-25 23:27:42 +00001210 : PseudoNLdSt<(outs GPR:$wb),
Evan Cheng60ff8792010-10-11 22:03:18 +00001211 (ins addrmode6:$addr, am6offset:$offset, QQQQPR:$src), itin,
Bob Wilson709d5922010-08-25 23:27:42 +00001212 "$addr.addr = $wb">;
1213
Bob Wilson11d98992010-03-23 06:20:33 +00001214// VST1 : Vector Store (multiple single elements)
1215class VST1D<bits<4> op7_4, string Dt>
Jim Grosbach6b09c772011-10-20 15:04:25 +00001216 : NLdSt<0,0b00,0b0111,op7_4, (outs), (ins addrmode6:$Rn, VecListOneD:$Vd),
1217 IIC_VST1, "vst1", Dt, "$Vd, $Rn", "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001218 let Rm = 0b1111;
1219 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001220 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001221}
Bob Wilson11d98992010-03-23 06:20:33 +00001222class VST1Q<bits<4> op7_4, string Dt>
1223 : NLdSt<0,0b00,0b1010,op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +00001224 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2), IIC_VST1x2,
1225 "vst1", Dt, "\\{$Vd, $src2\\}, $Rn", "", []> {
1226 let Rm = 0b1111;
1227 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001228 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001229}
Bob Wilson11d98992010-03-23 06:20:33 +00001230
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001231def VST1d8 : VST1D<{0,0,0,?}, "8">;
1232def VST1d16 : VST1D<{0,1,0,?}, "16">;
1233def VST1d32 : VST1D<{1,0,0,?}, "32">;
1234def VST1d64 : VST1D<{1,1,0,?}, "64">;
Bob Wilson11d98992010-03-23 06:20:33 +00001235
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001236def VST1q8 : VST1Q<{0,0,?,?}, "8">;
1237def VST1q16 : VST1Q<{0,1,?,?}, "16">;
1238def VST1q32 : VST1Q<{1,0,?,?}, "32">;
1239def VST1q64 : VST1Q<{1,1,?,?}, "64">;
Bob Wilson11d98992010-03-23 06:20:33 +00001240
Evan Cheng60ff8792010-10-11 22:03:18 +00001241def VST1q8Pseudo : VSTQPseudo<IIC_VST1x2>;
1242def VST1q16Pseudo : VSTQPseudo<IIC_VST1x2>;
1243def VST1q32Pseudo : VSTQPseudo<IIC_VST1x2>;
1244def VST1q64Pseudo : VSTQPseudo<IIC_VST1x2>;
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001245
Bob Wilson25eb5012010-03-20 20:54:36 +00001246// ...with address register writeback:
1247class VST1DWB<bits<4> op7_4, string Dt>
1248 : NLdSt<0, 0b00, 0b0111, op7_4, (outs GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00001249 (ins addrmode6:$Rn, am6offset:$Rm, DPR:$Vd), IIC_VST1u,
1250 "vst1", Dt, "\\{$Vd\\}, $Rn$Rm", "$Rn.addr = $wb", []> {
1251 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001252 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001253}
Bob Wilson25eb5012010-03-20 20:54:36 +00001254class VST1QWB<bits<4> op7_4, string Dt>
1255 : NLdSt<0, 0b00, 0b1010, op7_4, (outs GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00001256 (ins addrmode6:$Rn, am6offset:$Rm, DPR:$Vd, DPR:$src2),
1257 IIC_VST1x2u, "vst1", Dt, "\\{$Vd, $src2\\}, $Rn$Rm",
1258 "$Rn.addr = $wb", []> {
1259 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001260 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001261}
Bob Wilson25eb5012010-03-20 20:54:36 +00001262
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001263def VST1d8_UPD : VST1DWB<{0,0,0,?}, "8">;
1264def VST1d16_UPD : VST1DWB<{0,1,0,?}, "16">;
1265def VST1d32_UPD : VST1DWB<{1,0,0,?}, "32">;
1266def VST1d64_UPD : VST1DWB<{1,1,0,?}, "64">;
Bob Wilson25eb5012010-03-20 20:54:36 +00001267
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001268def VST1q8_UPD : VST1QWB<{0,0,?,?}, "8">;
1269def VST1q16_UPD : VST1QWB<{0,1,?,?}, "16">;
1270def VST1q32_UPD : VST1QWB<{1,0,?,?}, "32">;
1271def VST1q64_UPD : VST1QWB<{1,1,?,?}, "64">;
Bob Wilson25eb5012010-03-20 20:54:36 +00001272
Evan Cheng60ff8792010-10-11 22:03:18 +00001273def VST1q8Pseudo_UPD : VSTQWBPseudo<IIC_VST1x2u>;
1274def VST1q16Pseudo_UPD : VSTQWBPseudo<IIC_VST1x2u>;
1275def VST1q32Pseudo_UPD : VSTQWBPseudo<IIC_VST1x2u>;
1276def VST1q64Pseudo_UPD : VSTQWBPseudo<IIC_VST1x2u>;
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001277
Jim Grosbachfe7b4992011-10-21 16:14:12 +00001278// ...with 3 registers
Bob Wilson95808322010-03-18 20:18:39 +00001279class VST1D3<bits<4> op7_4, string Dt>
Johnny Chenf50e83f2010-02-24 02:57:20 +00001280 : NLdSt<0, 0b00, 0b0110, op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +00001281 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2, DPR:$src3),
1282 IIC_VST1x3, "vst1", Dt, "\\{$Vd, $src2, $src3\\}, $Rn", "", []> {
1283 let Rm = 0b1111;
1284 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001285 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001286}
Bob Wilson25eb5012010-03-20 20:54:36 +00001287class VST1D3WB<bits<4> op7_4, string Dt>
1288 : NLdSt<0, 0b00, 0b0110, op7_4, (outs GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00001289 (ins addrmode6:$Rn, am6offset:$Rm,
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001290 DPR:$Vd, DPR:$src2, DPR:$src3),
Owen Andersonf431eda2010-11-02 23:47:29 +00001291 IIC_VST1x3u, "vst1", Dt, "\\{$Vd, $src2, $src3\\}, $Rn$Rm",
1292 "$Rn.addr = $wb", []> {
1293 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001294 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001295}
Bob Wilson052ba452010-03-22 18:22:06 +00001296
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001297def VST1d8T : VST1D3<{0,0,0,?}, "8">;
1298def VST1d16T : VST1D3<{0,1,0,?}, "16">;
1299def VST1d32T : VST1D3<{1,0,0,?}, "32">;
1300def VST1d64T : VST1D3<{1,1,0,?}, "64">;
Bob Wilson052ba452010-03-22 18:22:06 +00001301
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001302def VST1d8T_UPD : VST1D3WB<{0,0,0,?}, "8">;
1303def VST1d16T_UPD : VST1D3WB<{0,1,0,?}, "16">;
1304def VST1d32T_UPD : VST1D3WB<{1,0,0,?}, "32">;
1305def VST1d64T_UPD : VST1D3WB<{1,1,0,?}, "64">;
Bob Wilson052ba452010-03-22 18:22:06 +00001306
Evan Cheng60ff8792010-10-11 22:03:18 +00001307def VST1d64TPseudo : VSTQQPseudo<IIC_VST1x3>;
1308def VST1d64TPseudo_UPD : VSTQQWBPseudo<IIC_VST1x3u>;
Bob Wilson01ba4612010-08-26 18:51:29 +00001309
Jim Grosbachfe7b4992011-10-21 16:14:12 +00001310// ...with 4 registers
Bob Wilson052ba452010-03-22 18:22:06 +00001311class VST1D4<bits<4> op7_4, string Dt>
1312 : NLdSt<0, 0b00, 0b0010, op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +00001313 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2, DPR:$src3, DPR:$src4),
1314 IIC_VST1x4, "vst1", Dt, "\\{$Vd, $src2, $src3, $src4\\}, $Rn", "",
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001315 []> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001316 let Rm = 0b1111;
1317 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001318 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001319}
Bob Wilson25eb5012010-03-20 20:54:36 +00001320class VST1D4WB<bits<4> op7_4, string Dt>
1321 : NLdSt<0, 0b00, 0b0010, op7_4, (outs GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00001322 (ins addrmode6:$Rn, am6offset:$Rm,
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001323 DPR:$Vd, DPR:$src2, DPR:$src3, DPR:$src4), IIC_VST1x4u,
Owen Andersonf431eda2010-11-02 23:47:29 +00001324 "vst1", Dt, "\\{$Vd, $src2, $src3, $src4\\}, $Rn$Rm",
1325 "$Rn.addr = $wb", []> {
1326 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001327 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001328}
Bob Wilson25eb5012010-03-20 20:54:36 +00001329
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001330def VST1d8Q : VST1D4<{0,0,?,?}, "8">;
1331def VST1d16Q : VST1D4<{0,1,?,?}, "16">;
1332def VST1d32Q : VST1D4<{1,0,?,?}, "32">;
1333def VST1d64Q : VST1D4<{1,1,?,?}, "64">;
Bob Wilson25eb5012010-03-20 20:54:36 +00001334
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001335def VST1d8Q_UPD : VST1D4WB<{0,0,?,?}, "8">;
1336def VST1d16Q_UPD : VST1D4WB<{0,1,?,?}, "16">;
1337def VST1d32Q_UPD : VST1D4WB<{1,0,?,?}, "32">;
1338def VST1d64Q_UPD : VST1D4WB<{1,1,?,?}, "64">;
Bob Wilson9f7d60f2009-08-12 17:04:56 +00001339
Evan Cheng60ff8792010-10-11 22:03:18 +00001340def VST1d64QPseudo : VSTQQPseudo<IIC_VST1x4>;
1341def VST1d64QPseudo_UPD : VSTQQWBPseudo<IIC_VST1x4u>;
Bob Wilson70e48b22010-08-26 05:33:30 +00001342
Bob Wilsonb36ec862009-08-06 18:47:44 +00001343// VST2 : Vector Store (multiple 2-element structures)
Bob Wilson068b18b2010-03-20 21:15:48 +00001344class VST2D<bits<4> op11_8, bits<4> op7_4, string Dt>
1345 : NLdSt<0, 0b00, op11_8, op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +00001346 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2),
1347 IIC_VST2, "vst2", Dt, "\\{$Vd, $src2\\}, $Rn", "", []> {
1348 let Rm = 0b1111;
1349 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001350 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersond2f37942010-11-02 21:16:58 +00001351}
Bob Wilson95808322010-03-18 20:18:39 +00001352class VST2Q<bits<4> op7_4, string Dt>
Bob Wilson068b18b2010-03-20 21:15:48 +00001353 : NLdSt<0, 0b00, 0b0011, op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +00001354 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2, DPR:$src3, DPR:$src4),
1355 IIC_VST2x2, "vst2", Dt, "\\{$Vd, $src2, $src3, $src4\\}, $Rn",
Owen Andersond2f37942010-11-02 21:16:58 +00001356 "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001357 let Rm = 0b1111;
1358 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001359 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersond2f37942010-11-02 21:16:58 +00001360}
Bob Wilsonb36ec862009-08-06 18:47:44 +00001361
Owen Andersond2f37942010-11-02 21:16:58 +00001362def VST2d8 : VST2D<0b1000, {0,0,?,?}, "8">;
1363def VST2d16 : VST2D<0b1000, {0,1,?,?}, "16">;
1364def VST2d32 : VST2D<0b1000, {1,0,?,?}, "32">;
Bob Wilsonb36ec862009-08-06 18:47:44 +00001365
Owen Andersond2f37942010-11-02 21:16:58 +00001366def VST2q8 : VST2Q<{0,0,?,?}, "8">;
1367def VST2q16 : VST2Q<{0,1,?,?}, "16">;
1368def VST2q32 : VST2Q<{1,0,?,?}, "32">;
Bob Wilsond2855752009-10-07 18:47:39 +00001369
Evan Cheng60ff8792010-10-11 22:03:18 +00001370def VST2d8Pseudo : VSTQPseudo<IIC_VST2>;
1371def VST2d16Pseudo : VSTQPseudo<IIC_VST2>;
1372def VST2d32Pseudo : VSTQPseudo<IIC_VST2>;
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001373
Evan Cheng60ff8792010-10-11 22:03:18 +00001374def VST2q8Pseudo : VSTQQPseudo<IIC_VST2x2>;
1375def VST2q16Pseudo : VSTQQPseudo<IIC_VST2x2>;
1376def VST2q32Pseudo : VSTQQPseudo<IIC_VST2x2>;
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001377
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001378// ...with address register writeback:
1379class VST2DWB<bits<4> op11_8, bits<4> op7_4, string Dt>
1380 : NLdSt<0, 0b00, op11_8, op7_4, (outs GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00001381 (ins addrmode6:$Rn, am6offset:$Rm, DPR:$Vd, DPR:$src2),
1382 IIC_VST2u, "vst2", Dt, "\\{$Vd, $src2\\}, $Rn$Rm",
1383 "$Rn.addr = $wb", []> {
1384 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001385 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersond2f37942010-11-02 21:16:58 +00001386}
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001387class VST2QWB<bits<4> op7_4, string Dt>
1388 : NLdSt<0, 0b00, 0b0011, op7_4, (outs GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00001389 (ins addrmode6:$Rn, am6offset:$Rm,
Owen Andersond2f37942010-11-02 21:16:58 +00001390 DPR:$Vd, DPR:$src2, DPR:$src3, DPR:$src4), IIC_VST2x2u,
Owen Andersonf431eda2010-11-02 23:47:29 +00001391 "vst2", Dt, "\\{$Vd, $src2, $src3, $src4\\}, $Rn$Rm",
1392 "$Rn.addr = $wb", []> {
1393 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001394 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersond2f37942010-11-02 21:16:58 +00001395}
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001396
Owen Andersond2f37942010-11-02 21:16:58 +00001397def VST2d8_UPD : VST2DWB<0b1000, {0,0,?,?}, "8">;
1398def VST2d16_UPD : VST2DWB<0b1000, {0,1,?,?}, "16">;
1399def VST2d32_UPD : VST2DWB<0b1000, {1,0,?,?}, "32">;
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001400
Owen Andersond2f37942010-11-02 21:16:58 +00001401def VST2q8_UPD : VST2QWB<{0,0,?,?}, "8">;
1402def VST2q16_UPD : VST2QWB<{0,1,?,?}, "16">;
1403def VST2q32_UPD : VST2QWB<{1,0,?,?}, "32">;
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001404
Evan Cheng60ff8792010-10-11 22:03:18 +00001405def VST2d8Pseudo_UPD : VSTQWBPseudo<IIC_VST2u>;
1406def VST2d16Pseudo_UPD : VSTQWBPseudo<IIC_VST2u>;
1407def VST2d32Pseudo_UPD : VSTQWBPseudo<IIC_VST2u>;
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001408
Evan Cheng60ff8792010-10-11 22:03:18 +00001409def VST2q8Pseudo_UPD : VSTQQWBPseudo<IIC_VST2x2u>;
1410def VST2q16Pseudo_UPD : VSTQQWBPseudo<IIC_VST2x2u>;
1411def VST2q32Pseudo_UPD : VSTQQWBPseudo<IIC_VST2x2u>;
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001412
Jim Grosbachfe7b4992011-10-21 16:14:12 +00001413// ...with double-spaced registers
Owen Andersond2f37942010-11-02 21:16:58 +00001414def VST2b8 : VST2D<0b1001, {0,0,?,?}, "8">;
1415def VST2b16 : VST2D<0b1001, {0,1,?,?}, "16">;
1416def VST2b32 : VST2D<0b1001, {1,0,?,?}, "32">;
1417def VST2b8_UPD : VST2DWB<0b1001, {0,0,?,?}, "8">;
1418def VST2b16_UPD : VST2DWB<0b1001, {0,1,?,?}, "16">;
1419def VST2b32_UPD : VST2DWB<0b1001, {1,0,?,?}, "32">;
Johnny Chenf50e83f2010-02-24 02:57:20 +00001420
Bob Wilsonb36ec862009-08-06 18:47:44 +00001421// VST3 : Vector Store (multiple 3-element structures)
Bob Wilson068b18b2010-03-20 21:15:48 +00001422class VST3D<bits<4> op11_8, bits<4> op7_4, string Dt>
1423 : NLdSt<0, 0b00, op11_8, op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +00001424 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2, DPR:$src3), IIC_VST3,
1425 "vst3", Dt, "\\{$Vd, $src2, $src3\\}, $Rn", "", []> {
1426 let Rm = 0b1111;
1427 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001428 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersona1a45fd2010-11-02 21:47:03 +00001429}
Bob Wilsonb36ec862009-08-06 18:47:44 +00001430
Owen Andersona1a45fd2010-11-02 21:47:03 +00001431def VST3d8 : VST3D<0b0100, {0,0,0,?}, "8">;
1432def VST3d16 : VST3D<0b0100, {0,1,0,?}, "16">;
1433def VST3d32 : VST3D<0b0100, {1,0,0,?}, "32">;
Bob Wilsonb36ec862009-08-06 18:47:44 +00001434
Evan Cheng60ff8792010-10-11 22:03:18 +00001435def VST3d8Pseudo : VSTQQPseudo<IIC_VST3>;
1436def VST3d16Pseudo : VSTQQPseudo<IIC_VST3>;
1437def VST3d32Pseudo : VSTQQPseudo<IIC_VST3>;
Bob Wilson01ba4612010-08-26 18:51:29 +00001438
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001439// ...with address register writeback:
1440class VST3DWB<bits<4> op11_8, bits<4> op7_4, string Dt>
1441 : NLdSt<0, 0b00, op11_8, op7_4, (outs GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00001442 (ins addrmode6:$Rn, am6offset:$Rm,
Owen Andersona1a45fd2010-11-02 21:47:03 +00001443 DPR:$Vd, DPR:$src2, DPR:$src3), IIC_VST3u,
Owen Andersonf431eda2010-11-02 23:47:29 +00001444 "vst3", Dt, "\\{$Vd, $src2, $src3\\}, $Rn$Rm",
1445 "$Rn.addr = $wb", []> {
1446 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001447 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersona1a45fd2010-11-02 21:47:03 +00001448}
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001449
Owen Andersona1a45fd2010-11-02 21:47:03 +00001450def VST3d8_UPD : VST3DWB<0b0100, {0,0,0,?}, "8">;
1451def VST3d16_UPD : VST3DWB<0b0100, {0,1,0,?}, "16">;
1452def VST3d32_UPD : VST3DWB<0b0100, {1,0,0,?}, "32">;
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001453
Evan Cheng60ff8792010-10-11 22:03:18 +00001454def VST3d8Pseudo_UPD : VSTQQWBPseudo<IIC_VST3u>;
1455def VST3d16Pseudo_UPD : VSTQQWBPseudo<IIC_VST3u>;
1456def VST3d32Pseudo_UPD : VSTQQWBPseudo<IIC_VST3u>;
Bob Wilson01ba4612010-08-26 18:51:29 +00001457
Bob Wilson7de68142011-02-07 17:43:15 +00001458// ...with double-spaced registers:
Owen Andersona1a45fd2010-11-02 21:47:03 +00001459def VST3q8 : VST3D<0b0101, {0,0,0,?}, "8">;
1460def VST3q16 : VST3D<0b0101, {0,1,0,?}, "16">;
1461def VST3q32 : VST3D<0b0101, {1,0,0,?}, "32">;
1462def VST3q8_UPD : VST3DWB<0b0101, {0,0,0,?}, "8">;
1463def VST3q16_UPD : VST3DWB<0b0101, {0,1,0,?}, "16">;
1464def VST3q32_UPD : VST3DWB<0b0101, {1,0,0,?}, "32">;
Bob Wilson068b18b2010-03-20 21:15:48 +00001465
Evan Cheng60ff8792010-10-11 22:03:18 +00001466def VST3q8Pseudo_UPD : VSTQQQQWBPseudo<IIC_VST3u>;
1467def VST3q16Pseudo_UPD : VSTQQQQWBPseudo<IIC_VST3u>;
1468def VST3q32Pseudo_UPD : VSTQQQQWBPseudo<IIC_VST3u>;
Bob Wilson01ba4612010-08-26 18:51:29 +00001469
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001470// ...alternate versions to be allocated odd register numbers:
Bob Wilson7de68142011-02-07 17:43:15 +00001471def VST3q8oddPseudo : VSTQQQQPseudo<IIC_VST3>;
1472def VST3q16oddPseudo : VSTQQQQPseudo<IIC_VST3>;
1473def VST3q32oddPseudo : VSTQQQQPseudo<IIC_VST3>;
1474
Evan Cheng60ff8792010-10-11 22:03:18 +00001475def VST3q8oddPseudo_UPD : VSTQQQQWBPseudo<IIC_VST3u>;
1476def VST3q16oddPseudo_UPD : VSTQQQQWBPseudo<IIC_VST3u>;
1477def VST3q32oddPseudo_UPD : VSTQQQQWBPseudo<IIC_VST3u>;
Bob Wilson66a70632009-10-07 20:30:08 +00001478
Bob Wilsonb36ec862009-08-06 18:47:44 +00001479// VST4 : Vector Store (multiple 4-element structures)
Bob Wilson068b18b2010-03-20 21:15:48 +00001480class VST4D<bits<4> op11_8, bits<4> op7_4, string Dt>
1481 : NLdSt<0, 0b00, op11_8, op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +00001482 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2, DPR:$src3, DPR:$src4),
1483 IIC_VST4, "vst4", Dt, "\\{$Vd, $src2, $src3, $src4\\}, $Rn",
Owen Andersona1a45fd2010-11-02 21:47:03 +00001484 "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001485 let Rm = 0b1111;
1486 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001487 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersona1a45fd2010-11-02 21:47:03 +00001488}
Bob Wilsonb36ec862009-08-06 18:47:44 +00001489
Owen Andersona1a45fd2010-11-02 21:47:03 +00001490def VST4d8 : VST4D<0b0000, {0,0,?,?}, "8">;
1491def VST4d16 : VST4D<0b0000, {0,1,?,?}, "16">;
1492def VST4d32 : VST4D<0b0000, {1,0,?,?}, "32">;
Bob Wilson8a3198b2009-09-01 18:51:56 +00001493
Evan Cheng60ff8792010-10-11 22:03:18 +00001494def VST4d8Pseudo : VSTQQPseudo<IIC_VST4>;
1495def VST4d16Pseudo : VSTQQPseudo<IIC_VST4>;
1496def VST4d32Pseudo : VSTQQPseudo<IIC_VST4>;
Bob Wilson709d5922010-08-25 23:27:42 +00001497
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001498// ...with address register writeback:
1499class VST4DWB<bits<4> op11_8, bits<4> op7_4, string Dt>
1500 : NLdSt<0, 0b00, op11_8, op7_4, (outs GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00001501 (ins addrmode6:$Rn, am6offset:$Rm,
Owen Andersona1a45fd2010-11-02 21:47:03 +00001502 DPR:$Vd, DPR:$src2, DPR:$src3, DPR:$src4), IIC_VST4u,
Owen Andersonf431eda2010-11-02 23:47:29 +00001503 "vst4", Dt, "\\{$Vd, $src2, $src3, $src4\\}, $Rn$Rm",
1504 "$Rn.addr = $wb", []> {
1505 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001506 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersona1a45fd2010-11-02 21:47:03 +00001507}
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001508
Owen Andersona1a45fd2010-11-02 21:47:03 +00001509def VST4d8_UPD : VST4DWB<0b0000, {0,0,?,?}, "8">;
1510def VST4d16_UPD : VST4DWB<0b0000, {0,1,?,?}, "16">;
1511def VST4d32_UPD : VST4DWB<0b0000, {1,0,?,?}, "32">;
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001512
Evan Cheng60ff8792010-10-11 22:03:18 +00001513def VST4d8Pseudo_UPD : VSTQQWBPseudo<IIC_VST4u>;
1514def VST4d16Pseudo_UPD : VSTQQWBPseudo<IIC_VST4u>;
1515def VST4d32Pseudo_UPD : VSTQQWBPseudo<IIC_VST4u>;
Bob Wilson709d5922010-08-25 23:27:42 +00001516
Bob Wilson7de68142011-02-07 17:43:15 +00001517// ...with double-spaced registers:
Owen Andersona1a45fd2010-11-02 21:47:03 +00001518def VST4q8 : VST4D<0b0001, {0,0,?,?}, "8">;
1519def VST4q16 : VST4D<0b0001, {0,1,?,?}, "16">;
1520def VST4q32 : VST4D<0b0001, {1,0,?,?}, "32">;
1521def VST4q8_UPD : VST4DWB<0b0001, {0,0,?,?}, "8">;
1522def VST4q16_UPD : VST4DWB<0b0001, {0,1,?,?}, "16">;
1523def VST4q32_UPD : VST4DWB<0b0001, {1,0,?,?}, "32">;
Bob Wilson068b18b2010-03-20 21:15:48 +00001524
Evan Cheng60ff8792010-10-11 22:03:18 +00001525def VST4q8Pseudo_UPD : VSTQQQQWBPseudo<IIC_VST4u>;
1526def VST4q16Pseudo_UPD : VSTQQQQWBPseudo<IIC_VST4u>;
1527def VST4q32Pseudo_UPD : VSTQQQQWBPseudo<IIC_VST4u>;
Bob Wilson709d5922010-08-25 23:27:42 +00001528
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001529// ...alternate versions to be allocated odd register numbers:
Bob Wilson7de68142011-02-07 17:43:15 +00001530def VST4q8oddPseudo : VSTQQQQPseudo<IIC_VST4>;
1531def VST4q16oddPseudo : VSTQQQQPseudo<IIC_VST4>;
1532def VST4q32oddPseudo : VSTQQQQPseudo<IIC_VST4>;
1533
Evan Cheng60ff8792010-10-11 22:03:18 +00001534def VST4q8oddPseudo_UPD : VSTQQQQWBPseudo<IIC_VST4u>;
1535def VST4q16oddPseudo_UPD : VSTQQQQWBPseudo<IIC_VST4u>;
1536def VST4q32oddPseudo_UPD : VSTQQQQWBPseudo<IIC_VST4u>;
Bob Wilsonb07c1712009-10-07 21:53:04 +00001537
Bob Wilsond0c6bc22010-11-02 21:18:25 +00001538} // mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1
1539
Bob Wilson8466fa12010-09-13 23:01:35 +00001540// Classes for VST*LN pseudo-instructions with multi-register operands.
1541// These are expanded to real instructions after register allocation.
1542class VSTQLNPseudo<InstrItinClass itin>
1543 : PseudoNLdSt<(outs), (ins addrmode6:$addr, QPR:$src, nohash_imm:$lane),
1544 itin, "">;
1545class VSTQLNWBPseudo<InstrItinClass itin>
1546 : PseudoNLdSt<(outs GPR:$wb),
1547 (ins addrmode6:$addr, am6offset:$offset, QPR:$src,
1548 nohash_imm:$lane), itin, "$addr.addr = $wb">;
1549class VSTQQLNPseudo<InstrItinClass itin>
1550 : PseudoNLdSt<(outs), (ins addrmode6:$addr, QQPR:$src, nohash_imm:$lane),
1551 itin, "">;
1552class VSTQQLNWBPseudo<InstrItinClass itin>
1553 : PseudoNLdSt<(outs GPR:$wb),
1554 (ins addrmode6:$addr, am6offset:$offset, QQPR:$src,
1555 nohash_imm:$lane), itin, "$addr.addr = $wb">;
1556class VSTQQQQLNPseudo<InstrItinClass itin>
1557 : PseudoNLdSt<(outs), (ins addrmode6:$addr, QQQQPR:$src, nohash_imm:$lane),
1558 itin, "">;
1559class VSTQQQQLNWBPseudo<InstrItinClass itin>
1560 : PseudoNLdSt<(outs GPR:$wb),
1561 (ins addrmode6:$addr, am6offset:$offset, QQQQPR:$src,
1562 nohash_imm:$lane), itin, "$addr.addr = $wb">;
1563
Bob Wilsonb07c1712009-10-07 21:53:04 +00001564// VST1LN : Vector Store (single element from one lane)
Bob Wilsond168cef2010-11-03 16:24:53 +00001565class VST1LN<bits<4> op11_8, bits<4> op7_4, string Dt, ValueType Ty,
1566 PatFrag StoreOp, SDNode ExtractOp>
Owen Andersone95c9462010-11-02 21:54:45 +00001567 : NLdStLn<1, 0b00, op11_8, op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +00001568 (ins addrmode6:$Rn, DPR:$Vd, nohash_imm:$lane),
Bob Wilsond168cef2010-11-03 16:24:53 +00001569 IIC_VST1ln, "vst1", Dt, "\\{$Vd[$lane]\\}, $Rn", "",
1570 [(StoreOp (ExtractOp (Ty DPR:$Vd), imm:$lane), addrmode6:$Rn)]> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001571 let Rm = 0b1111;
Owen Anderson7a2e1772011-08-15 18:44:44 +00001572 let DecoderMethod = "DecodeVST1LN";
Owen Andersone95c9462010-11-02 21:54:45 +00001573}
Mon P Wang183c6272011-05-09 17:47:27 +00001574class VST1LN32<bits<4> op11_8, bits<4> op7_4, string Dt, ValueType Ty,
1575 PatFrag StoreOp, SDNode ExtractOp>
1576 : NLdStLn<1, 0b00, op11_8, op7_4, (outs),
1577 (ins addrmode6oneL32:$Rn, DPR:$Vd, nohash_imm:$lane),
1578 IIC_VST1ln, "vst1", Dt, "\\{$Vd[$lane]\\}, $Rn", "",
Jim Grosbachf921c0fe2011-06-13 22:54:22 +00001579 [(StoreOp (ExtractOp (Ty DPR:$Vd), imm:$lane), addrmode6oneL32:$Rn)]>{
Mon P Wang183c6272011-05-09 17:47:27 +00001580 let Rm = 0b1111;
Owen Anderson7a2e1772011-08-15 18:44:44 +00001581 let DecoderMethod = "DecodeVST1LN";
Mon P Wang183c6272011-05-09 17:47:27 +00001582}
Bob Wilsond168cef2010-11-03 16:24:53 +00001583class VST1QLNPseudo<ValueType Ty, PatFrag StoreOp, SDNode ExtractOp>
1584 : VSTQLNPseudo<IIC_VST1ln> {
1585 let Pattern = [(StoreOp (ExtractOp (Ty QPR:$src), imm:$lane),
1586 addrmode6:$addr)];
1587}
Bob Wilsond0c6bc22010-11-02 21:18:25 +00001588
Bob Wilsond168cef2010-11-03 16:24:53 +00001589def VST1LNd8 : VST1LN<0b0000, {?,?,?,0}, "8", v8i8, truncstorei8,
1590 NEONvgetlaneu> {
Owen Andersone95c9462010-11-02 21:54:45 +00001591 let Inst{7-5} = lane{2-0};
1592}
Bob Wilsond168cef2010-11-03 16:24:53 +00001593def VST1LNd16 : VST1LN<0b0100, {?,?,0,?}, "16", v4i16, truncstorei16,
1594 NEONvgetlaneu> {
Owen Andersone95c9462010-11-02 21:54:45 +00001595 let Inst{7-6} = lane{1-0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001596 let Inst{4} = Rn{5};
Owen Andersone95c9462010-11-02 21:54:45 +00001597}
Mon P Wang183c6272011-05-09 17:47:27 +00001598
1599def VST1LNd32 : VST1LN32<0b1000, {?,0,?,?}, "32", v2i32, store, extractelt> {
Owen Andersone95c9462010-11-02 21:54:45 +00001600 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001601 let Inst{5-4} = Rn{5-4};
Owen Andersone95c9462010-11-02 21:54:45 +00001602}
Bob Wilsond0c6bc22010-11-02 21:18:25 +00001603
Bob Wilsond168cef2010-11-03 16:24:53 +00001604def VST1LNq8Pseudo : VST1QLNPseudo<v16i8, truncstorei8, NEONvgetlaneu>;
1605def VST1LNq16Pseudo : VST1QLNPseudo<v8i16, truncstorei16, NEONvgetlaneu>;
1606def VST1LNq32Pseudo : VST1QLNPseudo<v4i32, store, extractelt>;
Bob Wilsond0c6bc22010-11-02 21:18:25 +00001607
Bob Wilson746fa172010-12-10 22:13:32 +00001608def : Pat<(store (extractelt (v2f32 DPR:$src), imm:$lane), addrmode6:$addr),
1609 (VST1LNd32 addrmode6:$addr, DPR:$src, imm:$lane)>;
1610def : Pat<(store (extractelt (v4f32 QPR:$src), imm:$lane), addrmode6:$addr),
1611 (VST1LNq32Pseudo addrmode6:$addr, QPR:$src, imm:$lane)>;
1612
Bob Wilsond0c6bc22010-11-02 21:18:25 +00001613// ...with address register writeback:
Bob Wilsonda525062011-02-25 06:42:42 +00001614class VST1LNWB<bits<4> op11_8, bits<4> op7_4, string Dt, ValueType Ty,
1615 PatFrag StoreOp, SDNode ExtractOp>
Owen Andersone95c9462010-11-02 21:54:45 +00001616 : NLdStLn<1, 0b00, op11_8, op7_4, (outs GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00001617 (ins addrmode6:$Rn, am6offset:$Rm,
Owen Andersone95c9462010-11-02 21:54:45 +00001618 DPR:$Vd, nohash_imm:$lane), IIC_VST1lnu, "vst1", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +00001619 "\\{$Vd[$lane]\\}, $Rn$Rm",
Bob Wilsonda525062011-02-25 06:42:42 +00001620 "$Rn.addr = $wb",
1621 [(set GPR:$wb, (StoreOp (ExtractOp (Ty DPR:$Vd), imm:$lane),
Owen Anderson7a2e1772011-08-15 18:44:44 +00001622 addrmode6:$Rn, am6offset:$Rm))]> {
1623 let DecoderMethod = "DecodeVST1LN";
1624}
Bob Wilsonda525062011-02-25 06:42:42 +00001625class VST1QLNWBPseudo<ValueType Ty, PatFrag StoreOp, SDNode ExtractOp>
1626 : VSTQLNWBPseudo<IIC_VST1lnu> {
1627 let Pattern = [(set GPR:$wb, (StoreOp (ExtractOp (Ty QPR:$src), imm:$lane),
1628 addrmode6:$addr, am6offset:$offset))];
1629}
Bob Wilsond0c6bc22010-11-02 21:18:25 +00001630
Bob Wilsonda525062011-02-25 06:42:42 +00001631def VST1LNd8_UPD : VST1LNWB<0b0000, {?,?,?,0}, "8", v8i8, post_truncsti8,
1632 NEONvgetlaneu> {
Owen Andersone95c9462010-11-02 21:54:45 +00001633 let Inst{7-5} = lane{2-0};
1634}
Bob Wilsonda525062011-02-25 06:42:42 +00001635def VST1LNd16_UPD : VST1LNWB<0b0100, {?,?,0,?}, "16", v4i16, post_truncsti16,
1636 NEONvgetlaneu> {
Owen Andersone95c9462010-11-02 21:54:45 +00001637 let Inst{7-6} = lane{1-0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001638 let Inst{4} = Rn{5};
Owen Andersone95c9462010-11-02 21:54:45 +00001639}
Bob Wilsonda525062011-02-25 06:42:42 +00001640def VST1LNd32_UPD : VST1LNWB<0b1000, {?,0,?,?}, "32", v2i32, post_store,
1641 extractelt> {
Owen Andersone95c9462010-11-02 21:54:45 +00001642 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001643 let Inst{5-4} = Rn{5-4};
Owen Andersone95c9462010-11-02 21:54:45 +00001644}
Bob Wilsond0c6bc22010-11-02 21:18:25 +00001645
Bob Wilsonda525062011-02-25 06:42:42 +00001646def VST1LNq8Pseudo_UPD : VST1QLNWBPseudo<v16i8, post_truncsti8, NEONvgetlaneu>;
1647def VST1LNq16Pseudo_UPD : VST1QLNWBPseudo<v8i16, post_truncsti16,NEONvgetlaneu>;
1648def VST1LNq32Pseudo_UPD : VST1QLNWBPseudo<v4i32, post_store, extractelt>;
1649
1650let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 in {
Bob Wilson63c90632009-10-07 20:49:18 +00001651
Bob Wilson8a3198b2009-09-01 18:51:56 +00001652// VST2LN : Vector Store (single 2-element structure from one lane)
Bob Wilson39842552010-03-22 16:43:10 +00001653class VST2LN<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersonb20594f2010-11-02 22:18:18 +00001654 : NLdStLn<1, 0b00, op11_8, op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +00001655 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2, nohash_imm:$lane),
1656 IIC_VST2ln, "vst2", Dt, "\\{$Vd[$lane], $src2[$lane]\\}, $Rn",
Owen Andersonb20594f2010-11-02 22:18:18 +00001657 "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001658 let Rm = 0b1111;
1659 let Inst{4} = Rn{4};
Owen Anderson7a2e1772011-08-15 18:44:44 +00001660 let DecoderMethod = "DecodeVST2LN";
Owen Andersonb20594f2010-11-02 22:18:18 +00001661}
Bob Wilson8a3198b2009-09-01 18:51:56 +00001662
Owen Andersonb20594f2010-11-02 22:18:18 +00001663def VST2LNd8 : VST2LN<0b0001, {?,?,?,?}, "8"> {
1664 let Inst{7-5} = lane{2-0};
1665}
1666def VST2LNd16 : VST2LN<0b0101, {?,?,0,?}, "16"> {
1667 let Inst{7-6} = lane{1-0};
1668}
1669def VST2LNd32 : VST2LN<0b1001, {?,0,0,?}, "32"> {
1670 let Inst{7} = lane{0};
1671}
Bob Wilsonc5c6edb2009-10-08 23:38:24 +00001672
Evan Cheng60ff8792010-10-11 22:03:18 +00001673def VST2LNd8Pseudo : VSTQLNPseudo<IIC_VST2ln>;
1674def VST2LNd16Pseudo : VSTQLNPseudo<IIC_VST2ln>;
1675def VST2LNd32Pseudo : VSTQLNPseudo<IIC_VST2ln>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001676
Bob Wilson41315282010-03-20 20:39:53 +00001677// ...with double-spaced registers:
Owen Andersonb20594f2010-11-02 22:18:18 +00001678def VST2LNq16 : VST2LN<0b0101, {?,?,1,?}, "16"> {
1679 let Inst{7-6} = lane{1-0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001680 let Inst{4} = Rn{4};
Owen Andersonb20594f2010-11-02 22:18:18 +00001681}
1682def VST2LNq32 : VST2LN<0b1001, {?,1,0,?}, "32"> {
1683 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001684 let Inst{4} = Rn{4};
Owen Andersonb20594f2010-11-02 22:18:18 +00001685}
Bob Wilsonc5c6edb2009-10-08 23:38:24 +00001686
Evan Cheng60ff8792010-10-11 22:03:18 +00001687def VST2LNq16Pseudo : VSTQQLNPseudo<IIC_VST2ln>;
1688def VST2LNq32Pseudo : VSTQQLNPseudo<IIC_VST2ln>;
Bob Wilson8a3198b2009-09-01 18:51:56 +00001689
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001690// ...with address register writeback:
Bob Wilson39842552010-03-22 16:43:10 +00001691class VST2LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersonb20594f2010-11-02 22:18:18 +00001692 : NLdStLn<1, 0b00, op11_8, op7_4, (outs GPR:$wb),
Bob Wilson226036e2010-03-20 22:13:40 +00001693 (ins addrmode6:$addr, am6offset:$offset,
Evan Cheng60ff8792010-10-11 22:03:18 +00001694 DPR:$src1, DPR:$src2, nohash_imm:$lane), IIC_VST2lnu, "vst2", Dt,
Bob Wilson226036e2010-03-20 22:13:40 +00001695 "\\{$src1[$lane], $src2[$lane]\\}, $addr$offset",
Owen Andersonb20594f2010-11-02 22:18:18 +00001696 "$addr.addr = $wb", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001697 let Inst{4} = Rn{4};
Owen Anderson7a2e1772011-08-15 18:44:44 +00001698 let DecoderMethod = "DecodeVST2LN";
Owen Andersonb20594f2010-11-02 22:18:18 +00001699}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001700
Owen Andersonb20594f2010-11-02 22:18:18 +00001701def VST2LNd8_UPD : VST2LNWB<0b0001, {?,?,?,?}, "8"> {
1702 let Inst{7-5} = lane{2-0};
1703}
1704def VST2LNd16_UPD : VST2LNWB<0b0101, {?,?,0,?}, "16"> {
1705 let Inst{7-6} = lane{1-0};
1706}
1707def VST2LNd32_UPD : VST2LNWB<0b1001, {?,0,0,?}, "32"> {
1708 let Inst{7} = lane{0};
1709}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001710
Evan Cheng60ff8792010-10-11 22:03:18 +00001711def VST2LNd8Pseudo_UPD : VSTQLNWBPseudo<IIC_VST2lnu>;
1712def VST2LNd16Pseudo_UPD : VSTQLNWBPseudo<IIC_VST2lnu>;
1713def VST2LNd32Pseudo_UPD : VSTQLNWBPseudo<IIC_VST2lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001714
Owen Andersonb20594f2010-11-02 22:18:18 +00001715def VST2LNq16_UPD : VST2LNWB<0b0101, {?,?,1,?}, "16"> {
1716 let Inst{7-6} = lane{1-0};
1717}
1718def VST2LNq32_UPD : VST2LNWB<0b1001, {?,1,0,?}, "32"> {
1719 let Inst{7} = lane{0};
1720}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001721
Evan Cheng60ff8792010-10-11 22:03:18 +00001722def VST2LNq16Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST2lnu>;
1723def VST2LNq32Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST2lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001724
Bob Wilson8a3198b2009-09-01 18:51:56 +00001725// VST3LN : Vector Store (single 3-element structure from one lane)
Bob Wilson39842552010-03-22 16:43:10 +00001726class VST3LN<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersonb20594f2010-11-02 22:18:18 +00001727 : NLdStLn<1, 0b00, op11_8, op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +00001728 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2, DPR:$src3,
Evan Cheng60ff8792010-10-11 22:03:18 +00001729 nohash_imm:$lane), IIC_VST3ln, "vst3", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +00001730 "\\{$Vd[$lane], $src2[$lane], $src3[$lane]\\}, $Rn", "", []> {
1731 let Rm = 0b1111;
Owen Anderson7a2e1772011-08-15 18:44:44 +00001732 let DecoderMethod = "DecodeVST3LN";
Owen Andersonb20594f2010-11-02 22:18:18 +00001733}
Bob Wilson8a3198b2009-09-01 18:51:56 +00001734
Owen Andersonb20594f2010-11-02 22:18:18 +00001735def VST3LNd8 : VST3LN<0b0010, {?,?,?,0}, "8"> {
1736 let Inst{7-5} = lane{2-0};
1737}
1738def VST3LNd16 : VST3LN<0b0110, {?,?,0,0}, "16"> {
1739 let Inst{7-6} = lane{1-0};
1740}
1741def VST3LNd32 : VST3LN<0b1010, {?,0,0,0}, "32"> {
1742 let Inst{7} = lane{0};
1743}
Bob Wilson8cdb2692009-10-08 23:51:31 +00001744
Evan Cheng60ff8792010-10-11 22:03:18 +00001745def VST3LNd8Pseudo : VSTQQLNPseudo<IIC_VST3ln>;
1746def VST3LNd16Pseudo : VSTQQLNPseudo<IIC_VST3ln>;
1747def VST3LNd32Pseudo : VSTQQLNPseudo<IIC_VST3ln>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001748
Bob Wilson41315282010-03-20 20:39:53 +00001749// ...with double-spaced registers:
Owen Andersonb20594f2010-11-02 22:18:18 +00001750def VST3LNq16 : VST3LN<0b0110, {?,?,1,0}, "16"> {
1751 let Inst{7-6} = lane{1-0};
1752}
1753def VST3LNq32 : VST3LN<0b1010, {?,1,0,0}, "32"> {
1754 let Inst{7} = lane{0};
1755}
Bob Wilson8cdb2692009-10-08 23:51:31 +00001756
Evan Cheng60ff8792010-10-11 22:03:18 +00001757def VST3LNq16Pseudo : VSTQQQQLNPseudo<IIC_VST3ln>;
1758def VST3LNq32Pseudo : VSTQQQQLNPseudo<IIC_VST3ln>;
Bob Wilson8a3198b2009-09-01 18:51:56 +00001759
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001760// ...with address register writeback:
Bob Wilson39842552010-03-22 16:43:10 +00001761class VST3LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersonb20594f2010-11-02 22:18:18 +00001762 : NLdStLn<1, 0b00, op11_8, op7_4, (outs GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00001763 (ins addrmode6:$Rn, am6offset:$Rm,
Owen Andersonb20594f2010-11-02 22:18:18 +00001764 DPR:$Vd, DPR:$src2, DPR:$src3, nohash_imm:$lane),
Evan Cheng60ff8792010-10-11 22:03:18 +00001765 IIC_VST3lnu, "vst3", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +00001766 "\\{$Vd[$lane], $src2[$lane], $src3[$lane]\\}, $Rn$Rm",
Owen Anderson7a2e1772011-08-15 18:44:44 +00001767 "$Rn.addr = $wb", []> {
1768 let DecoderMethod = "DecodeVST3LN";
1769}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001770
Owen Andersonb20594f2010-11-02 22:18:18 +00001771def VST3LNd8_UPD : VST3LNWB<0b0010, {?,?,?,0}, "8"> {
1772 let Inst{7-5} = lane{2-0};
1773}
1774def VST3LNd16_UPD : VST3LNWB<0b0110, {?,?,0,0}, "16"> {
1775 let Inst{7-6} = lane{1-0};
1776}
1777def VST3LNd32_UPD : VST3LNWB<0b1010, {?,0,0,0}, "32"> {
1778 let Inst{7} = lane{0};
1779}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001780
Evan Cheng60ff8792010-10-11 22:03:18 +00001781def VST3LNd8Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST3lnu>;
1782def VST3LNd16Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST3lnu>;
1783def VST3LNd32Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST3lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001784
Owen Andersonb20594f2010-11-02 22:18:18 +00001785def VST3LNq16_UPD : VST3LNWB<0b0110, {?,?,1,0}, "16"> {
1786 let Inst{7-6} = lane{1-0};
1787}
1788def VST3LNq32_UPD : VST3LNWB<0b1010, {?,1,0,0}, "32"> {
1789 let Inst{7} = lane{0};
1790}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001791
Evan Cheng60ff8792010-10-11 22:03:18 +00001792def VST3LNq16Pseudo_UPD : VSTQQQQLNWBPseudo<IIC_VST3lnu>;
1793def VST3LNq32Pseudo_UPD : VSTQQQQLNWBPseudo<IIC_VST3lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001794
Bob Wilson8a3198b2009-09-01 18:51:56 +00001795// VST4LN : Vector Store (single 4-element structure from one lane)
Bob Wilson39842552010-03-22 16:43:10 +00001796class VST4LN<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersonb20594f2010-11-02 22:18:18 +00001797 : NLdStLn<1, 0b00, op11_8, op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +00001798 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2, DPR:$src3, DPR:$src4,
Evan Cheng60ff8792010-10-11 22:03:18 +00001799 nohash_imm:$lane), IIC_VST4ln, "vst4", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +00001800 "\\{$Vd[$lane], $src2[$lane], $src3[$lane], $src4[$lane]\\}, $Rn",
Owen Andersonb20594f2010-11-02 22:18:18 +00001801 "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001802 let Rm = 0b1111;
1803 let Inst{4} = Rn{4};
Owen Anderson7a2e1772011-08-15 18:44:44 +00001804 let DecoderMethod = "DecodeVST4LN";
Owen Andersonb20594f2010-11-02 22:18:18 +00001805}
Bob Wilson8a3198b2009-09-01 18:51:56 +00001806
Owen Andersonb20594f2010-11-02 22:18:18 +00001807def VST4LNd8 : VST4LN<0b0011, {?,?,?,?}, "8"> {
1808 let Inst{7-5} = lane{2-0};
1809}
1810def VST4LNd16 : VST4LN<0b0111, {?,?,0,?}, "16"> {
1811 let Inst{7-6} = lane{1-0};
1812}
1813def VST4LNd32 : VST4LN<0b1011, {?,0,?,?}, "32"> {
1814 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001815 let Inst{5} = Rn{5};
Owen Andersonb20594f2010-11-02 22:18:18 +00001816}
Bob Wilson56311392009-10-09 00:01:36 +00001817
Evan Cheng60ff8792010-10-11 22:03:18 +00001818def VST4LNd8Pseudo : VSTQQLNPseudo<IIC_VST4ln>;
1819def VST4LNd16Pseudo : VSTQQLNPseudo<IIC_VST4ln>;
1820def VST4LNd32Pseudo : VSTQQLNPseudo<IIC_VST4ln>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001821
Bob Wilson41315282010-03-20 20:39:53 +00001822// ...with double-spaced registers:
Owen Andersonb20594f2010-11-02 22:18:18 +00001823def VST4LNq16 : VST4LN<0b0111, {?,?,1,?}, "16"> {
1824 let Inst{7-6} = lane{1-0};
1825}
1826def VST4LNq32 : VST4LN<0b1011, {?,1,?,?}, "32"> {
1827 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001828 let Inst{5} = Rn{5};
Owen Andersonb20594f2010-11-02 22:18:18 +00001829}
Bob Wilson56311392009-10-09 00:01:36 +00001830
Evan Cheng60ff8792010-10-11 22:03:18 +00001831def VST4LNq16Pseudo : VSTQQQQLNPseudo<IIC_VST4ln>;
1832def VST4LNq32Pseudo : VSTQQQQLNPseudo<IIC_VST4ln>;
Bob Wilson56311392009-10-09 00:01:36 +00001833
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001834// ...with address register writeback:
Bob Wilson39842552010-03-22 16:43:10 +00001835class VST4LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersonb20594f2010-11-02 22:18:18 +00001836 : NLdStLn<1, 0b00, op11_8, op7_4, (outs GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00001837 (ins addrmode6:$Rn, am6offset:$Rm,
Owen Andersonb20594f2010-11-02 22:18:18 +00001838 DPR:$Vd, DPR:$src2, DPR:$src3, DPR:$src4, nohash_imm:$lane),
Evan Cheng60ff8792010-10-11 22:03:18 +00001839 IIC_VST4lnu, "vst4", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +00001840 "\\{$Vd[$lane], $src2[$lane], $src3[$lane], $src4[$lane]\\}, $Rn$Rm",
1841 "$Rn.addr = $wb", []> {
1842 let Inst{4} = Rn{4};
Owen Anderson7a2e1772011-08-15 18:44:44 +00001843 let DecoderMethod = "DecodeVST4LN";
Owen Andersonb20594f2010-11-02 22:18:18 +00001844}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001845
Owen Andersonb20594f2010-11-02 22:18:18 +00001846def VST4LNd8_UPD : VST4LNWB<0b0011, {?,?,?,?}, "8"> {
1847 let Inst{7-5} = lane{2-0};
1848}
1849def VST4LNd16_UPD : VST4LNWB<0b0111, {?,?,0,?}, "16"> {
1850 let Inst{7-6} = lane{1-0};
1851}
1852def VST4LNd32_UPD : VST4LNWB<0b1011, {?,0,?,?}, "32"> {
1853 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001854 let Inst{5} = Rn{5};
Owen Andersonb20594f2010-11-02 22:18:18 +00001855}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001856
Evan Cheng60ff8792010-10-11 22:03:18 +00001857def VST4LNd8Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST4lnu>;
1858def VST4LNd16Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST4lnu>;
1859def VST4LNd32Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST4lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001860
Owen Andersonb20594f2010-11-02 22:18:18 +00001861def VST4LNq16_UPD : VST4LNWB<0b0111, {?,?,1,?}, "16"> {
1862 let Inst{7-6} = lane{1-0};
1863}
1864def VST4LNq32_UPD : VST4LNWB<0b1011, {?,1,?,?}, "32"> {
1865 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001866 let Inst{5} = Rn{5};
Owen Andersonb20594f2010-11-02 22:18:18 +00001867}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001868
Evan Cheng60ff8792010-10-11 22:03:18 +00001869def VST4LNq16Pseudo_UPD : VSTQQQQLNWBPseudo<IIC_VST4lnu>;
1870def VST4LNq32Pseudo_UPD : VSTQQQQLNWBPseudo<IIC_VST4lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001871
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001872} // mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1
Bob Wilsonb36ec862009-08-06 18:47:44 +00001873
Bob Wilson205a5ca2009-07-08 18:11:30 +00001874
Bob Wilson5bafff32009-06-22 23:27:02 +00001875//===----------------------------------------------------------------------===//
1876// NEON pattern fragments
1877//===----------------------------------------------------------------------===//
1878
1879// Extract D sub-registers of Q registers.
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00001880def DSubReg_i8_reg : SDNodeXForm<imm, [{
Jakob Stoklund Olesen7bb31e32010-05-24 17:13:28 +00001881 assert(ARM::dsub_7 == ARM::dsub_0+7 && "Unexpected subreg numbering");
1882 return CurDAG->getTargetConstant(ARM::dsub_0 + N->getZExtValue()/8, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00001883}]>;
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00001884def DSubReg_i16_reg : SDNodeXForm<imm, [{
Jakob Stoklund Olesen7bb31e32010-05-24 17:13:28 +00001885 assert(ARM::dsub_7 == ARM::dsub_0+7 && "Unexpected subreg numbering");
1886 return CurDAG->getTargetConstant(ARM::dsub_0 + N->getZExtValue()/4, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00001887}]>;
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00001888def DSubReg_i32_reg : SDNodeXForm<imm, [{
Jakob Stoklund Olesen7bb31e32010-05-24 17:13:28 +00001889 assert(ARM::dsub_7 == ARM::dsub_0+7 && "Unexpected subreg numbering");
1890 return CurDAG->getTargetConstant(ARM::dsub_0 + N->getZExtValue()/2, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00001891}]>;
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00001892def DSubReg_f64_reg : SDNodeXForm<imm, [{
Jakob Stoklund Olesen7bb31e32010-05-24 17:13:28 +00001893 assert(ARM::dsub_7 == ARM::dsub_0+7 && "Unexpected subreg numbering");
1894 return CurDAG->getTargetConstant(ARM::dsub_0 + N->getZExtValue(), MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00001895}]>;
1896
Anton Korobeynikov2324bdc2009-08-28 23:41:26 +00001897// Extract S sub-registers of Q/D registers.
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00001898def SSubReg_f32_reg : SDNodeXForm<imm, [{
Jakob Stoklund Olesen7bb31e32010-05-24 17:13:28 +00001899 assert(ARM::ssub_3 == ARM::ssub_0+3 && "Unexpected subreg numbering");
1900 return CurDAG->getTargetConstant(ARM::ssub_0 + N->getZExtValue(), MVT::i32);
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00001901}]>;
1902
Bob Wilson5bafff32009-06-22 23:27:02 +00001903// Translate lane numbers from Q registers to D subregs.
1904def SubReg_i8_lane : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +00001905 return CurDAG->getTargetConstant(N->getZExtValue() & 7, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00001906}]>;
1907def SubReg_i16_lane : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +00001908 return CurDAG->getTargetConstant(N->getZExtValue() & 3, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00001909}]>;
1910def SubReg_i32_lane : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +00001911 return CurDAG->getTargetConstant(N->getZExtValue() & 1, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00001912}]>;
1913
1914//===----------------------------------------------------------------------===//
1915// Instruction Classes
1916//===----------------------------------------------------------------------===//
1917
Bob Wilson4711d5c2010-12-13 23:02:37 +00001918// Basic 2-register operations: double- and quad-register.
Bob Wilson5bafff32009-06-22 23:27:02 +00001919class N2VD<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Bob Wilson3c0f96e2010-02-17 22:23:11 +00001920 bits<2> op17_16, bits<5> op11_7, bit op4, string OpcodeStr,
1921 string Dt, ValueType ResTy, ValueType OpTy, SDNode OpNode>
Owen Andersonca6945e2010-12-01 00:28:25 +00001922 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4, (outs DPR:$Vd),
1923 (ins DPR:$Vm), IIC_VUNAD, OpcodeStr, Dt,"$Vd, $Vm", "",
1924 [(set DPR:$Vd, (ResTy (OpNode (OpTy DPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001925class N2VQ<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Bob Wilson3c0f96e2010-02-17 22:23:11 +00001926 bits<2> op17_16, bits<5> op11_7, bit op4, string OpcodeStr,
1927 string Dt, ValueType ResTy, ValueType OpTy, SDNode OpNode>
Owen Andersonca6945e2010-12-01 00:28:25 +00001928 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4, (outs QPR:$Vd),
1929 (ins QPR:$Vm), IIC_VUNAQ, OpcodeStr, Dt,"$Vd, $Vm", "",
1930 [(set QPR:$Vd, (ResTy (OpNode (OpTy QPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001931
Bob Wilson69bfbd62010-02-17 22:42:54 +00001932// Basic 2-register intrinsics, both double- and quad-register.
Bob Wilson5bafff32009-06-22 23:27:02 +00001933class N2VDInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Johnny Chenfa80bec2010-03-25 20:39:04 +00001934 bits<2> op17_16, bits<5> op11_7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001935 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00001936 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Andersonca6945e2010-12-01 00:28:25 +00001937 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4, (outs DPR:$Vd),
1938 (ins DPR:$Vm), itin, OpcodeStr, Dt, "$Vd, $Vm", "",
1939 [(set DPR:$Vd, (ResTy (IntOp (OpTy DPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001940class N2VQInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
David Goodwin127221f2009-09-23 21:38:08 +00001941 bits<2> op17_16, bits<5> op11_7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001942 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00001943 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Andersonca6945e2010-12-01 00:28:25 +00001944 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4, (outs QPR:$Vd),
1945 (ins QPR:$Vm), itin, OpcodeStr, Dt, "$Vd, $Vm", "",
1946 [(set QPR:$Vd, (ResTy (IntOp (OpTy QPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001947
Bob Wilson973a0742010-08-30 20:02:30 +00001948// Narrow 2-register operations.
1949class N2VN<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
1950 bits<2> op17_16, bits<5> op11_7, bit op6, bit op4,
1951 InstrItinClass itin, string OpcodeStr, string Dt,
1952 ValueType TyD, ValueType TyQ, SDNode OpNode>
Owen Andersonca6945e2010-12-01 00:28:25 +00001953 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, op6, op4, (outs DPR:$Vd),
1954 (ins QPR:$Vm), itin, OpcodeStr, Dt, "$Vd, $Vm", "",
1955 [(set DPR:$Vd, (TyD (OpNode (TyQ QPR:$Vm))))]>;
Bob Wilson973a0742010-08-30 20:02:30 +00001956
Bob Wilson5bafff32009-06-22 23:27:02 +00001957// Narrow 2-register intrinsics.
1958class N2VNInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
1959 bits<2> op17_16, bits<5> op11_7, bit op6, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001960 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin127221f2009-09-23 21:38:08 +00001961 ValueType TyD, ValueType TyQ, Intrinsic IntOp>
Owen Andersonca6945e2010-12-01 00:28:25 +00001962 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, op6, op4, (outs DPR:$Vd),
1963 (ins QPR:$Vm), itin, OpcodeStr, Dt, "$Vd, $Vm", "",
1964 [(set DPR:$Vd, (TyD (IntOp (TyQ QPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001965
Bob Wilsonb31a11b2010-08-20 04:54:02 +00001966// Long 2-register operations (currently only used for VMOVL).
1967class N2VL<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
1968 bits<2> op17_16, bits<5> op11_7, bit op6, bit op4,
1969 InstrItinClass itin, string OpcodeStr, string Dt,
1970 ValueType TyQ, ValueType TyD, SDNode OpNode>
Owen Andersonca6945e2010-12-01 00:28:25 +00001971 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, op6, op4, (outs QPR:$Vd),
1972 (ins DPR:$Vm), itin, OpcodeStr, Dt, "$Vd, $Vm", "",
1973 [(set QPR:$Vd, (TyQ (OpNode (TyD DPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001974
Bob Wilson04063562010-12-15 22:14:12 +00001975// Long 2-register intrinsics.
1976class N2VLInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
1977 bits<2> op17_16, bits<5> op11_7, bit op6, bit op4,
1978 InstrItinClass itin, string OpcodeStr, string Dt,
1979 ValueType TyQ, ValueType TyD, Intrinsic IntOp>
1980 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, op6, op4, (outs QPR:$Vd),
1981 (ins DPR:$Vm), itin, OpcodeStr, Dt, "$Vd, $Vm", "",
1982 [(set QPR:$Vd, (TyQ (IntOp (TyD DPR:$Vm))))]>;
1983
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00001984// 2-register shuffles (VTRN/VZIP/VUZP), both double- and quad-register.
Evan Chengf81bf152009-11-23 21:57:23 +00001985class N2VDShuffle<bits<2> op19_18, bits<5> op11_7, string OpcodeStr, string Dt>
Owen Andersonca6945e2010-12-01 00:28:25 +00001986 : N2V<0b11, 0b11, op19_18, 0b10, op11_7, 0, 0, (outs DPR:$Vd, DPR:$Vm),
Jim Grosbach1251e1a2010-11-18 01:39:50 +00001987 (ins DPR:$src1, DPR:$src2), IIC_VPERMD,
Owen Andersonca6945e2010-12-01 00:28:25 +00001988 OpcodeStr, Dt, "$Vd, $Vm",
1989 "$src1 = $Vd, $src2 = $Vm", []>;
David Goodwin127221f2009-09-23 21:38:08 +00001990class N2VQShuffle<bits<2> op19_18, bits<5> op11_7,
Evan Chengf81bf152009-11-23 21:57:23 +00001991 InstrItinClass itin, string OpcodeStr, string Dt>
Owen Andersonca6945e2010-12-01 00:28:25 +00001992 : N2V<0b11, 0b11, op19_18, 0b10, op11_7, 1, 0, (outs QPR:$Vd, QPR:$Vm),
1993 (ins QPR:$src1, QPR:$src2), itin, OpcodeStr, Dt, "$Vd, $Vm",
1994 "$src1 = $Vd, $src2 = $Vm", []>;
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00001995
Bob Wilson4711d5c2010-12-13 23:02:37 +00001996// Basic 3-register operations: double- and quad-register.
Bob Wilson5bafff32009-06-22 23:27:02 +00001997class N3VD<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001998 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001999 ValueType ResTy, ValueType OpTy, SDNode OpNode, bit Commutable>
Bob Wilson5bafff32009-06-22 23:27:02 +00002000 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersond451f882010-10-21 20:21:49 +00002001 (outs DPR:$Vd), (ins DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2002 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
2003 [(set DPR:$Vd, (ResTy (OpNode (OpTy DPR:$Vn), (OpTy DPR:$Vm))))]> {
Evan Chengf81bf152009-11-23 21:57:23 +00002004 let isCommutable = Commutable;
2005}
2006// Same as N3VD but no data type.
2007class N3VDX<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2008 InstrItinClass itin, string OpcodeStr,
2009 ValueType ResTy, ValueType OpTy,
2010 SDNode OpNode, bit Commutable>
2011 : N3VX<op24, op23, op21_20, op11_8, 0, op4,
Jim Grosbachefaeb412010-11-19 22:36:02 +00002012 (outs DPR:$Vd), (ins DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2013 OpcodeStr, "$Vd, $Vn, $Vm", "",
2014 [(set DPR:$Vd, (ResTy (OpNode (OpTy DPR:$Vn), (OpTy DPR:$Vm))))]>{
Bob Wilson5bafff32009-06-22 23:27:02 +00002015 let isCommutable = Commutable;
2016}
Johnny Chen897dd0c2010-03-27 01:03:13 +00002017
Jim Grosbach1251e1a2010-11-18 01:39:50 +00002018class N3VDSL<bits<2> op21_20, bits<4> op11_8,
Evan Chengf81bf152009-11-23 21:57:23 +00002019 InstrItinClass itin, string OpcodeStr, string Dt,
2020 ValueType Ty, SDNode ShOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002021 : N3VLane32<0, 1, op21_20, op11_8, 1, 0,
Jim Grosbach970f7872011-10-18 18:01:52 +00002022 (outs DPR:$Vd), (ins DPR:$Vn, DPR_VFP2:$Vm, VectorIndex32:$lane),
2023 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002024 [(set (Ty DPR:$Vd),
2025 (Ty (ShOp (Ty DPR:$Vn),
2026 (Ty (NEONvduplane (Ty DPR_VFP2:$Vm),imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002027 let isCommutable = 0;
2028}
Jim Grosbach1251e1a2010-11-18 01:39:50 +00002029class N3VDSL16<bits<2> op21_20, bits<4> op11_8,
Evan Chengf81bf152009-11-23 21:57:23 +00002030 string OpcodeStr, string Dt, ValueType Ty, SDNode ShOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002031 : N3VLane16<0, 1, op21_20, op11_8, 1, 0,
Jim Grosbach970f7872011-10-18 18:01:52 +00002032 (outs DPR:$Vd), (ins DPR:$Vn, DPR_8:$Vm, VectorIndex16:$lane),
2033 NVMulSLFrm, IIC_VMULi16D, OpcodeStr, Dt,"$Vd, $Vn, $Vm$lane","",
Owen Andersonca6945e2010-12-01 00:28:25 +00002034 [(set (Ty DPR:$Vd),
2035 (Ty (ShOp (Ty DPR:$Vn),
2036 (Ty (NEONvduplane (Ty DPR_8:$Vm), imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002037 let isCommutable = 0;
2038}
2039
Bob Wilson5bafff32009-06-22 23:27:02 +00002040class N3VQ<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002041 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002042 ValueType ResTy, ValueType OpTy, SDNode OpNode, bit Commutable>
Bob Wilson5bafff32009-06-22 23:27:02 +00002043 : N3V<op24, op23, op21_20, op11_8, 1, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002044 (outs QPR:$Vd), (ins QPR:$Vn, QPR:$Vm), N3RegFrm, itin,
2045 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
2046 [(set QPR:$Vd, (ResTy (OpNode (OpTy QPR:$Vn), (OpTy QPR:$Vm))))]> {
Evan Chengf81bf152009-11-23 21:57:23 +00002047 let isCommutable = Commutable;
2048}
2049class N3VQX<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2050 InstrItinClass itin, string OpcodeStr,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002051 ValueType ResTy, ValueType OpTy, SDNode OpNode, bit Commutable>
Evan Chengf81bf152009-11-23 21:57:23 +00002052 : N3VX<op24, op23, op21_20, op11_8, 1, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002053 (outs QPR:$Vd), (ins QPR:$Vn, QPR:$Vm), N3RegFrm, itin,
2054 OpcodeStr, "$Vd, $Vn, $Vm", "",
2055 [(set QPR:$Vd, (ResTy (OpNode (OpTy QPR:$Vn), (OpTy QPR:$Vm))))]>{
Bob Wilson5bafff32009-06-22 23:27:02 +00002056 let isCommutable = Commutable;
2057}
Jim Grosbach1251e1a2010-11-18 01:39:50 +00002058class N3VQSL<bits<2> op21_20, bits<4> op11_8,
Evan Chengf81bf152009-11-23 21:57:23 +00002059 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00002060 ValueType ResTy, ValueType OpTy, SDNode ShOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002061 : N3VLane32<1, 1, op21_20, op11_8, 1, 0,
Jim Grosbacha7d2e752011-10-18 20:21:17 +00002062 (outs QPR:$Vd), (ins QPR:$Vn, DPR_VFP2:$Vm, VectorIndex32:$lane),
2063 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002064 [(set (ResTy QPR:$Vd),
2065 (ResTy (ShOp (ResTy QPR:$Vn),
2066 (ResTy (NEONvduplane (OpTy DPR_VFP2:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002067 imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002068 let isCommutable = 0;
2069}
Bob Wilson9abe19d2010-02-17 00:31:29 +00002070class N3VQSL16<bits<2> op21_20, bits<4> op11_8, string OpcodeStr, string Dt,
Evan Chengf81bf152009-11-23 21:57:23 +00002071 ValueType ResTy, ValueType OpTy, SDNode ShOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002072 : N3VLane16<1, 1, op21_20, op11_8, 1, 0,
Jim Grosbacha7d2e752011-10-18 20:21:17 +00002073 (outs QPR:$Vd), (ins QPR:$Vn, DPR_8:$Vm, VectorIndex16:$lane),
2074 NVMulSLFrm, IIC_VMULi16Q, OpcodeStr, Dt,"$Vd, $Vn, $Vm$lane", "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002075 [(set (ResTy QPR:$Vd),
2076 (ResTy (ShOp (ResTy QPR:$Vn),
2077 (ResTy (NEONvduplane (OpTy DPR_8:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002078 imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002079 let isCommutable = 0;
2080}
Bob Wilson5bafff32009-06-22 23:27:02 +00002081
2082// Basic 3-register intrinsics, both double- and quad-register.
2083class N3VDInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002084 Format f, InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002085 ValueType ResTy, ValueType OpTy, Intrinsic IntOp, bit Commutable>
Bob Wilson10bc69c2010-03-27 03:56:52 +00002086 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersond451f882010-10-21 20:21:49 +00002087 (outs DPR:$Vd), (ins DPR:$Vn, DPR:$Vm), f, itin,
2088 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
2089 [(set DPR:$Vd, (ResTy (IntOp (OpTy DPR:$Vn), (OpTy DPR:$Vm))))]> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002090 let isCommutable = Commutable;
2091}
Jim Grosbach1251e1a2010-11-18 01:39:50 +00002092class N3VDIntSL<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002093 string OpcodeStr, string Dt, ValueType Ty, Intrinsic IntOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002094 : N3VLane32<0, 1, op21_20, op11_8, 1, 0,
Jim Grosbach0a037402011-10-18 18:12:09 +00002095 (outs DPR:$Vd), (ins DPR:$Vn, DPR_VFP2:$Vm, VectorIndex32:$lane),
2096 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002097 [(set (Ty DPR:$Vd),
2098 (Ty (IntOp (Ty DPR:$Vn),
2099 (Ty (NEONvduplane (Ty DPR_VFP2:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002100 imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002101 let isCommutable = 0;
2102}
David Goodwin658ea602009-09-25 18:38:29 +00002103class N3VDIntSL16<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002104 string OpcodeStr, string Dt, ValueType Ty, Intrinsic IntOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002105 : N3VLane16<0, 1, op21_20, op11_8, 1, 0,
Jim Grosbach0a037402011-10-18 18:12:09 +00002106 (outs DPR:$Vd), (ins DPR:$Vn, DPR_8:$Vm, VectorIndex16:$lane),
2107 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002108 [(set (Ty DPR:$Vd),
2109 (Ty (IntOp (Ty DPR:$Vn),
2110 (Ty (NEONvduplane (Ty DPR_8:$Vm), imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002111 let isCommutable = 0;
2112}
Owen Anderson3557d002010-10-26 20:56:57 +00002113class N3VDIntSh<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2114 Format f, InstrItinClass itin, string OpcodeStr, string Dt,
Owen Andersonac922622010-10-26 21:13:59 +00002115 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Anderson3557d002010-10-26 20:56:57 +00002116 : N3V<op24, op23, op21_20, op11_8, 0, op4,
2117 (outs DPR:$Vd), (ins DPR:$Vm, DPR:$Vn), f, itin,
2118 OpcodeStr, Dt, "$Vd, $Vm, $Vn", "",
2119 [(set DPR:$Vd, (ResTy (IntOp (OpTy DPR:$Vm), (OpTy DPR:$Vn))))]> {
Owen Andersonac922622010-10-26 21:13:59 +00002120 let isCommutable = 0;
Owen Anderson3557d002010-10-26 20:56:57 +00002121}
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002122
Bob Wilson5bafff32009-06-22 23:27:02 +00002123class N3VQInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002124 Format f, InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002125 ValueType ResTy, ValueType OpTy, Intrinsic IntOp, bit Commutable>
Bob Wilson10bc69c2010-03-27 03:56:52 +00002126 : N3V<op24, op23, op21_20, op11_8, 1, op4,
Owen Andersond451f882010-10-21 20:21:49 +00002127 (outs QPR:$Vd), (ins QPR:$Vn, QPR:$Vm), f, itin,
2128 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
2129 [(set QPR:$Vd, (ResTy (IntOp (OpTy QPR:$Vn), (OpTy QPR:$Vm))))]> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002130 let isCommutable = Commutable;
2131}
Jim Grosbach1251e1a2010-11-18 01:39:50 +00002132class N3VQIntSL<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002133 string OpcodeStr, string Dt,
2134 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002135 : N3VLane32<1, 1, op21_20, op11_8, 1, 0,
Jim Grosbacha7d2e752011-10-18 20:21:17 +00002136 (outs QPR:$Vd), (ins QPR:$Vn, DPR_VFP2:$Vm, VectorIndex32:$lane),
2137 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002138 [(set (ResTy QPR:$Vd),
2139 (ResTy (IntOp (ResTy QPR:$Vn),
2140 (ResTy (NEONvduplane (OpTy DPR_VFP2:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002141 imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002142 let isCommutable = 0;
2143}
David Goodwin658ea602009-09-25 18:38:29 +00002144class N3VQIntSL16<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002145 string OpcodeStr, string Dt,
2146 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002147 : N3VLane16<1, 1, op21_20, op11_8, 1, 0,
Jim Grosbacha7d2e752011-10-18 20:21:17 +00002148 (outs QPR:$Vd), (ins QPR:$Vn, DPR_8:$Vm, VectorIndex16:$lane),
2149 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002150 [(set (ResTy QPR:$Vd),
2151 (ResTy (IntOp (ResTy QPR:$Vn),
2152 (ResTy (NEONvduplane (OpTy DPR_8:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002153 imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002154 let isCommutable = 0;
2155}
Owen Anderson3557d002010-10-26 20:56:57 +00002156class N3VQIntSh<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2157 Format f, InstrItinClass itin, string OpcodeStr, string Dt,
Owen Andersonac922622010-10-26 21:13:59 +00002158 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Anderson3557d002010-10-26 20:56:57 +00002159 : N3V<op24, op23, op21_20, op11_8, 1, op4,
2160 (outs QPR:$Vd), (ins QPR:$Vm, QPR:$Vn), f, itin,
2161 OpcodeStr, Dt, "$Vd, $Vm, $Vn", "",
2162 [(set QPR:$Vd, (ResTy (IntOp (OpTy QPR:$Vm), (OpTy QPR:$Vn))))]> {
Owen Andersonac922622010-10-26 21:13:59 +00002163 let isCommutable = 0;
Owen Anderson3557d002010-10-26 20:56:57 +00002164}
Bob Wilson5bafff32009-06-22 23:27:02 +00002165
Bob Wilson4711d5c2010-12-13 23:02:37 +00002166// Multiply-Add/Sub operations: double- and quad-register.
Bob Wilson5bafff32009-06-22 23:27:02 +00002167class N3VDMulOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002168 InstrItinClass itin, string OpcodeStr, string Dt,
Evan Cheng48575f62010-12-05 22:04:16 +00002169 ValueType Ty, SDPatternOperator MulOp, SDPatternOperator OpNode>
Bob Wilson5bafff32009-06-22 23:27:02 +00002170 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Anderson18341e92010-10-22 18:54:37 +00002171 (outs DPR:$Vd), (ins DPR:$src1, DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2172 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
2173 [(set DPR:$Vd, (Ty (OpNode DPR:$src1,
2174 (Ty (MulOp DPR:$Vn, DPR:$Vm)))))]>;
2175
David Goodwin658ea602009-09-25 18:38:29 +00002176class N3VDMulOpSL<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002177 string OpcodeStr, string Dt,
Evan Cheng48575f62010-12-05 22:04:16 +00002178 ValueType Ty, SDPatternOperator MulOp, SDPatternOperator ShOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002179 : N3VLane32<0, 1, op21_20, op11_8, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00002180 (outs DPR:$Vd),
Jim Grosbach91200882011-10-18 18:27:07 +00002181 (ins DPR:$src1, DPR:$Vn, DPR_VFP2:$Vm, VectorIndex32:$lane),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002182 NVMulSLFrm, itin,
Jim Grosbach91200882011-10-18 18:27:07 +00002183 OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "$src1 = $Vd",
Owen Andersonca6945e2010-12-01 00:28:25 +00002184 [(set (Ty DPR:$Vd),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002185 (Ty (ShOp (Ty DPR:$src1),
Owen Andersonca6945e2010-12-01 00:28:25 +00002186 (Ty (MulOp DPR:$Vn,
2187 (Ty (NEONvduplane (Ty DPR_VFP2:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002188 imm:$lane)))))))]>;
David Goodwin658ea602009-09-25 18:38:29 +00002189class N3VDMulOpSL16<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002190 string OpcodeStr, string Dt,
2191 ValueType Ty, SDNode MulOp, SDNode ShOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002192 : N3VLane16<0, 1, op21_20, op11_8, 1, 0,
Owen Anderson18341e92010-10-22 18:54:37 +00002193 (outs DPR:$Vd),
Jim Grosbach91200882011-10-18 18:27:07 +00002194 (ins DPR:$src1, DPR:$Vn, DPR_8:$Vm, VectorIndex16:$lane),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002195 NVMulSLFrm, itin,
Jim Grosbach91200882011-10-18 18:27:07 +00002196 OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "$src1 = $Vd",
Owen Anderson18341e92010-10-22 18:54:37 +00002197 [(set (Ty DPR:$Vd),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002198 (Ty (ShOp (Ty DPR:$src1),
Owen Anderson18341e92010-10-22 18:54:37 +00002199 (Ty (MulOp DPR:$Vn,
2200 (Ty (NEONvduplane (Ty DPR_8:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002201 imm:$lane)))))))]>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002202
Bob Wilson5bafff32009-06-22 23:27:02 +00002203class N3VQMulOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002204 InstrItinClass itin, string OpcodeStr, string Dt, ValueType Ty,
Evan Cheng48575f62010-12-05 22:04:16 +00002205 SDPatternOperator MulOp, SDPatternOperator OpNode>
Bob Wilson5bafff32009-06-22 23:27:02 +00002206 : N3V<op24, op23, op21_20, op11_8, 1, op4,
Owen Anderson18341e92010-10-22 18:54:37 +00002207 (outs QPR:$Vd), (ins QPR:$src1, QPR:$Vn, QPR:$Vm), N3RegFrm, itin,
2208 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
2209 [(set QPR:$Vd, (Ty (OpNode QPR:$src1,
2210 (Ty (MulOp QPR:$Vn, QPR:$Vm)))))]>;
David Goodwin658ea602009-09-25 18:38:29 +00002211class N3VQMulOpSL<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002212 string OpcodeStr, string Dt, ValueType ResTy, ValueType OpTy,
Evan Cheng48575f62010-12-05 22:04:16 +00002213 SDPatternOperator MulOp, SDPatternOperator ShOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002214 : N3VLane32<1, 1, op21_20, op11_8, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00002215 (outs QPR:$Vd),
Jim Grosbach91200882011-10-18 18:27:07 +00002216 (ins QPR:$src1, QPR:$Vn, DPR_VFP2:$Vm, VectorIndex32:$lane),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002217 NVMulSLFrm, itin,
Jim Grosbach91200882011-10-18 18:27:07 +00002218 OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "$src1 = $Vd",
Owen Andersonca6945e2010-12-01 00:28:25 +00002219 [(set (ResTy QPR:$Vd),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002220 (ResTy (ShOp (ResTy QPR:$src1),
Owen Andersonca6945e2010-12-01 00:28:25 +00002221 (ResTy (MulOp QPR:$Vn,
2222 (ResTy (NEONvduplane (OpTy DPR_VFP2:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002223 imm:$lane)))))))]>;
David Goodwin658ea602009-09-25 18:38:29 +00002224class N3VQMulOpSL16<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002225 string OpcodeStr, string Dt,
2226 ValueType ResTy, ValueType OpTy,
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002227 SDNode MulOp, SDNode ShOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002228 : N3VLane16<1, 1, op21_20, op11_8, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00002229 (outs QPR:$Vd),
Jim Grosbach91200882011-10-18 18:27:07 +00002230 (ins QPR:$src1, QPR:$Vn, DPR_8:$Vm, VectorIndex16:$lane),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002231 NVMulSLFrm, itin,
Jim Grosbach91200882011-10-18 18:27:07 +00002232 OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "$src1 = $Vd",
Owen Andersonca6945e2010-12-01 00:28:25 +00002233 [(set (ResTy QPR:$Vd),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002234 (ResTy (ShOp (ResTy QPR:$src1),
Owen Andersonca6945e2010-12-01 00:28:25 +00002235 (ResTy (MulOp QPR:$Vn,
2236 (ResTy (NEONvduplane (OpTy DPR_8:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002237 imm:$lane)))))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002238
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00002239// Neon Intrinsic-Op instructions (VABA): double- and quad-register.
2240class N3VDIntOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2241 InstrItinClass itin, string OpcodeStr, string Dt,
2242 ValueType Ty, Intrinsic IntOp, SDNode OpNode>
2243 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Anderson410aebc2010-10-25 20:52:57 +00002244 (outs DPR:$Vd), (ins DPR:$src1, DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2245 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
2246 [(set DPR:$Vd, (Ty (OpNode DPR:$src1,
2247 (Ty (IntOp (Ty DPR:$Vn), (Ty DPR:$Vm))))))]>;
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00002248class N3VQIntOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2249 InstrItinClass itin, string OpcodeStr, string Dt,
2250 ValueType Ty, Intrinsic IntOp, SDNode OpNode>
2251 : N3V<op24, op23, op21_20, op11_8, 1, op4,
Owen Anderson410aebc2010-10-25 20:52:57 +00002252 (outs QPR:$Vd), (ins QPR:$src1, QPR:$Vn, QPR:$Vm), N3RegFrm, itin,
2253 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
2254 [(set QPR:$Vd, (Ty (OpNode QPR:$src1,
2255 (Ty (IntOp (Ty QPR:$Vn), (Ty QPR:$Vm))))))]>;
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00002256
Bob Wilson5bafff32009-06-22 23:27:02 +00002257// Neon 3-argument intrinsics, both double- and quad-register.
2258// The destination register is also used as the first source operand register.
2259class N3VDInt3<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002260 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00002261 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Bob Wilson5bafff32009-06-22 23:27:02 +00002262 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002263 (outs DPR:$Vd), (ins DPR:$src1, DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2264 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
2265 [(set DPR:$Vd, (ResTy (IntOp (OpTy DPR:$src1),
2266 (OpTy DPR:$Vn), (OpTy DPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002267class N3VQInt3<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002268 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00002269 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Bob Wilson5bafff32009-06-22 23:27:02 +00002270 : N3V<op24, op23, op21_20, op11_8, 1, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002271 (outs QPR:$Vd), (ins QPR:$src1, QPR:$Vn, QPR:$Vm), N3RegFrm, itin,
2272 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
2273 [(set QPR:$Vd, (ResTy (IntOp (OpTy QPR:$src1),
2274 (OpTy QPR:$Vn), (OpTy QPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002275
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002276// Long Multiply-Add/Sub operations.
2277class N3VLMulOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2278 InstrItinClass itin, string OpcodeStr, string Dt,
2279 ValueType TyQ, ValueType TyD, SDNode MulOp, SDNode OpNode>
2280 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Anderson92205842010-10-22 19:05:25 +00002281 (outs QPR:$Vd), (ins QPR:$src1, DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2282 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
2283 [(set QPR:$Vd, (OpNode (TyQ QPR:$src1),
2284 (TyQ (MulOp (TyD DPR:$Vn),
2285 (TyD DPR:$Vm)))))]>;
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002286class N3VLMulOpSL<bit op24, bits<2> op21_20, bits<4> op11_8,
2287 InstrItinClass itin, string OpcodeStr, string Dt,
2288 ValueType TyQ, ValueType TyD, SDNode MulOp, SDNode OpNode>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002289 : N3VLane32<op24, 1, op21_20, op11_8, 1, 0, (outs QPR:$Vd),
Jim Grosbachaead5792011-10-18 20:14:56 +00002290 (ins QPR:$src1, DPR:$Vn, DPR_VFP2:$Vm, VectorIndex32:$lane),
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002291 NVMulSLFrm, itin,
Jim Grosbachaead5792011-10-18 20:14:56 +00002292 OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "$src1 = $Vd",
Owen Andersonca6945e2010-12-01 00:28:25 +00002293 [(set QPR:$Vd,
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002294 (OpNode (TyQ QPR:$src1),
Owen Andersonca6945e2010-12-01 00:28:25 +00002295 (TyQ (MulOp (TyD DPR:$Vn),
2296 (TyD (NEONvduplane (TyD DPR_VFP2:$Vm),
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002297 imm:$lane))))))]>;
2298class N3VLMulOpSL16<bit op24, bits<2> op21_20, bits<4> op11_8,
2299 InstrItinClass itin, string OpcodeStr, string Dt,
2300 ValueType TyQ, ValueType TyD, SDNode MulOp, SDNode OpNode>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002301 : N3VLane16<op24, 1, op21_20, op11_8, 1, 0, (outs QPR:$Vd),
Jim Grosbachaead5792011-10-18 20:14:56 +00002302 (ins QPR:$src1, DPR:$Vn, DPR_8:$Vm, VectorIndex16:$lane),
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002303 NVMulSLFrm, itin,
Jim Grosbachaead5792011-10-18 20:14:56 +00002304 OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "$src1 = $Vd",
Owen Andersonca6945e2010-12-01 00:28:25 +00002305 [(set QPR:$Vd,
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002306 (OpNode (TyQ QPR:$src1),
Owen Andersonca6945e2010-12-01 00:28:25 +00002307 (TyQ (MulOp (TyD DPR:$Vn),
2308 (TyD (NEONvduplane (TyD DPR_8:$Vm),
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002309 imm:$lane))))))]>;
2310
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00002311// Long Intrinsic-Op vector operations with explicit extend (VABAL).
2312class N3VLIntExtOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2313 InstrItinClass itin, string OpcodeStr, string Dt,
2314 ValueType TyQ, ValueType TyD, Intrinsic IntOp, SDNode ExtOp,
2315 SDNode OpNode>
2316 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Anderson5258b612010-10-25 21:29:04 +00002317 (outs QPR:$Vd), (ins QPR:$src1, DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2318 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
2319 [(set QPR:$Vd, (OpNode (TyQ QPR:$src1),
2320 (TyQ (ExtOp (TyD (IntOp (TyD DPR:$Vn),
2321 (TyD DPR:$Vm)))))))]>;
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002322
Bob Wilson5bafff32009-06-22 23:27:02 +00002323// Neon Long 3-argument intrinsic. The destination register is
2324// a quad-register and is also used as the first source operand register.
2325class N3VLInt3<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002326 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00002327 ValueType TyQ, ValueType TyD, Intrinsic IntOp>
Bob Wilson5bafff32009-06-22 23:27:02 +00002328 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Anderson9b264972010-10-22 19:35:48 +00002329 (outs QPR:$Vd), (ins QPR:$src1, DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2330 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
2331 [(set QPR:$Vd,
2332 (TyQ (IntOp (TyQ QPR:$src1), (TyD DPR:$Vn), (TyD DPR:$Vm))))]>;
David Goodwin658ea602009-09-25 18:38:29 +00002333class N3VLInt3SL<bit op24, bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002334 string OpcodeStr, string Dt,
2335 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002336 : N3VLane32<op24, 1, op21_20, op11_8, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00002337 (outs QPR:$Vd),
Jim Grosbacha7d2e752011-10-18 20:21:17 +00002338 (ins QPR:$src1, DPR:$Vn, DPR_VFP2:$Vm, VectorIndex32:$lane),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002339 NVMulSLFrm, itin,
Jim Grosbacha7d2e752011-10-18 20:21:17 +00002340 OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "$src1 = $Vd",
Owen Andersonca6945e2010-12-01 00:28:25 +00002341 [(set (ResTy QPR:$Vd),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002342 (ResTy (IntOp (ResTy QPR:$src1),
Owen Andersonca6945e2010-12-01 00:28:25 +00002343 (OpTy DPR:$Vn),
2344 (OpTy (NEONvduplane (OpTy DPR_VFP2:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002345 imm:$lane)))))]>;
Bob Wilson9abe19d2010-02-17 00:31:29 +00002346class N3VLInt3SL16<bit op24, bits<2> op21_20, bits<4> op11_8,
2347 InstrItinClass itin, string OpcodeStr, string Dt,
2348 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002349 : N3VLane16<op24, 1, op21_20, op11_8, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00002350 (outs QPR:$Vd),
Jim Grosbache873d2a2011-10-18 17:16:30 +00002351 (ins QPR:$src1, DPR:$Vn, DPR_8:$Vm, VectorIndex16:$lane),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002352 NVMulSLFrm, itin,
Jim Grosbache873d2a2011-10-18 17:16:30 +00002353 OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "$src1 = $Vd",
Owen Andersonca6945e2010-12-01 00:28:25 +00002354 [(set (ResTy QPR:$Vd),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002355 (ResTy (IntOp (ResTy QPR:$src1),
Owen Andersonca6945e2010-12-01 00:28:25 +00002356 (OpTy DPR:$Vn),
2357 (OpTy (NEONvduplane (OpTy DPR_8:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002358 imm:$lane)))))]>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002359
Bob Wilson5bafff32009-06-22 23:27:02 +00002360// Narrowing 3-register intrinsics.
2361class N3VNInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002362 string OpcodeStr, string Dt, ValueType TyD, ValueType TyQ,
Bob Wilson5bafff32009-06-22 23:27:02 +00002363 Intrinsic IntOp, bit Commutable>
2364 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002365 (outs DPR:$Vd), (ins QPR:$Vn, QPR:$Vm), N3RegFrm, IIC_VBINi4D,
2366 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
2367 [(set DPR:$Vd, (TyD (IntOp (TyQ QPR:$Vn), (TyQ QPR:$Vm))))]> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002368 let isCommutable = Commutable;
2369}
2370
Bob Wilson04d6c282010-08-29 05:57:34 +00002371// Long 3-register operations.
2372class N3VL<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2373 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002374 ValueType TyQ, ValueType TyD, SDNode OpNode, bit Commutable>
2375 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002376 (outs QPR:$Vd), (ins DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2377 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
2378 [(set QPR:$Vd, (TyQ (OpNode (TyD DPR:$Vn), (TyD DPR:$Vm))))]> {
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002379 let isCommutable = Commutable;
2380}
2381class N3VLSL<bit op24, bits<2> op21_20, bits<4> op11_8,
2382 InstrItinClass itin, string OpcodeStr, string Dt,
2383 ValueType TyQ, ValueType TyD, SDNode OpNode>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002384 : N3VLane32<op24, 1, op21_20, op11_8, 1, 0,
Jim Grosbacha7d2e752011-10-18 20:21:17 +00002385 (outs QPR:$Vd), (ins DPR:$Vn, DPR_VFP2:$Vm, VectorIndex32:$lane),
2386 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002387 [(set QPR:$Vd,
2388 (TyQ (OpNode (TyD DPR:$Vn),
2389 (TyD (NEONvduplane (TyD DPR_VFP2:$Vm),imm:$lane)))))]>;
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002390class N3VLSL16<bit op24, bits<2> op21_20, bits<4> op11_8,
2391 InstrItinClass itin, string OpcodeStr, string Dt,
2392 ValueType TyQ, ValueType TyD, SDNode OpNode>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002393 : N3VLane16<op24, 1, op21_20, op11_8, 1, 0,
Jim Grosbacha7d2e752011-10-18 20:21:17 +00002394 (outs QPR:$Vd), (ins DPR:$Vn, DPR_8:$Vm, VectorIndex16:$lane),
2395 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002396 [(set QPR:$Vd,
2397 (TyQ (OpNode (TyD DPR:$Vn),
2398 (TyD (NEONvduplane (TyD DPR_8:$Vm), imm:$lane)))))]>;
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002399
2400// Long 3-register operations with explicitly extended operands.
2401class N3VLExt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2402 InstrItinClass itin, string OpcodeStr, string Dt,
2403 ValueType TyQ, ValueType TyD, SDNode OpNode, SDNode ExtOp,
2404 bit Commutable>
Bob Wilson04d6c282010-08-29 05:57:34 +00002405 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002406 (outs QPR:$Vd), (ins DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2407 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
2408 [(set QPR:$Vd, (OpNode (TyQ (ExtOp (TyD DPR:$Vn))),
2409 (TyQ (ExtOp (TyD DPR:$Vm)))))]> {
Owen Andersone0e6dc32010-10-21 18:09:17 +00002410 let isCommutable = Commutable;
Bob Wilson04d6c282010-08-29 05:57:34 +00002411}
2412
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00002413// Long 3-register intrinsics with explicit extend (VABDL).
2414class N3VLIntExt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2415 InstrItinClass itin, string OpcodeStr, string Dt,
2416 ValueType TyQ, ValueType TyD, Intrinsic IntOp, SDNode ExtOp,
2417 bit Commutable>
2418 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002419 (outs QPR:$Vd), (ins DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2420 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
2421 [(set QPR:$Vd, (TyQ (ExtOp (TyD (IntOp (TyD DPR:$Vn),
2422 (TyD DPR:$Vm))))))]> {
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00002423 let isCommutable = Commutable;
2424}
2425
Bob Wilson5bafff32009-06-22 23:27:02 +00002426// Long 3-register intrinsics.
2427class N3VLInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002428 InstrItinClass itin, string OpcodeStr, string Dt,
2429 ValueType TyQ, ValueType TyD, Intrinsic IntOp, bit Commutable>
Bob Wilson5bafff32009-06-22 23:27:02 +00002430 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002431 (outs QPR:$Vd), (ins DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2432 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
2433 [(set QPR:$Vd, (TyQ (IntOp (TyD DPR:$Vn), (TyD DPR:$Vm))))]> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002434 let isCommutable = Commutable;
2435}
David Goodwin658ea602009-09-25 18:38:29 +00002436class N3VLIntSL<bit op24, bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002437 string OpcodeStr, string Dt,
2438 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002439 : N3VLane32<op24, 1, op21_20, op11_8, 1, 0,
Jim Grosbacha7d2e752011-10-18 20:21:17 +00002440 (outs QPR:$Vd), (ins DPR:$Vn, DPR_VFP2:$Vm, VectorIndex32:$lane),
2441 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002442 [(set (ResTy QPR:$Vd),
2443 (ResTy (IntOp (OpTy DPR:$Vn),
2444 (OpTy (NEONvduplane (OpTy DPR_VFP2:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002445 imm:$lane)))))]>;
Bob Wilson9abe19d2010-02-17 00:31:29 +00002446class N3VLIntSL16<bit op24, bits<2> op21_20, bits<4> op11_8,
2447 InstrItinClass itin, string OpcodeStr, string Dt,
2448 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002449 : N3VLane16<op24, 1, op21_20, op11_8, 1, 0,
Jim Grosbacha7d2e752011-10-18 20:21:17 +00002450 (outs QPR:$Vd), (ins DPR:$Vn, DPR_8:$Vm, VectorIndex16:$lane),
2451 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002452 [(set (ResTy QPR:$Vd),
2453 (ResTy (IntOp (OpTy DPR:$Vn),
2454 (OpTy (NEONvduplane (OpTy DPR_8:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002455 imm:$lane)))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002456
Bob Wilson04d6c282010-08-29 05:57:34 +00002457// Wide 3-register operations.
2458class N3VW<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2459 string OpcodeStr, string Dt, ValueType TyQ, ValueType TyD,
2460 SDNode OpNode, SDNode ExtOp, bit Commutable>
Bob Wilson5bafff32009-06-22 23:27:02 +00002461 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002462 (outs QPR:$Vd), (ins QPR:$Vn, DPR:$Vm), N3RegFrm, IIC_VSUBiD,
2463 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
2464 [(set QPR:$Vd, (OpNode (TyQ QPR:$Vn),
2465 (TyQ (ExtOp (TyD DPR:$Vm)))))]> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002466 let isCommutable = Commutable;
2467}
2468
2469// Pairwise long 2-register intrinsics, both double- and quad-register.
2470class N2VDPLInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Evan Chengf81bf152009-11-23 21:57:23 +00002471 bits<2> op17_16, bits<5> op11_7, bit op4,
2472 string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00002473 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Andersonca6945e2010-12-01 00:28:25 +00002474 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4, (outs DPR:$Vd),
2475 (ins DPR:$Vm), IIC_VSHLiD, OpcodeStr, Dt, "$Vd, $Vm", "",
2476 [(set DPR:$Vd, (ResTy (IntOp (OpTy DPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002477class N2VQPLInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Evan Chengf81bf152009-11-23 21:57:23 +00002478 bits<2> op17_16, bits<5> op11_7, bit op4,
2479 string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00002480 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Andersonca6945e2010-12-01 00:28:25 +00002481 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4, (outs QPR:$Vd),
2482 (ins QPR:$Vm), IIC_VSHLiD, OpcodeStr, Dt, "$Vd, $Vm", "",
2483 [(set QPR:$Vd, (ResTy (IntOp (OpTy QPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002484
2485// Pairwise long 2-register accumulate intrinsics,
2486// both double- and quad-register.
2487// The destination register is also used as the first source operand register.
2488class N2VDPLInt2<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Evan Chengf81bf152009-11-23 21:57:23 +00002489 bits<2> op17_16, bits<5> op11_7, bit op4,
2490 string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00002491 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
2492 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4,
Owen Andersonbc4118b2010-10-26 18:18:03 +00002493 (outs DPR:$Vd), (ins DPR:$src1, DPR:$Vm), IIC_VPALiD,
2494 OpcodeStr, Dt, "$Vd, $Vm", "$src1 = $Vd",
2495 [(set DPR:$Vd, (ResTy (IntOp (ResTy DPR:$src1), (OpTy DPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002496class N2VQPLInt2<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Evan Chengf81bf152009-11-23 21:57:23 +00002497 bits<2> op17_16, bits<5> op11_7, bit op4,
2498 string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00002499 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
2500 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4,
Owen Andersonbc4118b2010-10-26 18:18:03 +00002501 (outs QPR:$Vd), (ins QPR:$src1, QPR:$Vm), IIC_VPALiQ,
2502 OpcodeStr, Dt, "$Vd, $Vm", "$src1 = $Vd",
2503 [(set QPR:$Vd, (ResTy (IntOp (ResTy QPR:$src1), (OpTy QPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002504
2505// Shift by immediate,
2506// both double- and quad-register.
Bob Wilson507df402009-10-21 02:15:46 +00002507class N2VDSh<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Bill Wendling7c6b6082011-03-08 23:48:09 +00002508 Format f, InstrItinClass itin, Operand ImmTy,
2509 string OpcodeStr, string Dt, ValueType Ty, SDNode OpNode>
Bob Wilson507df402009-10-21 02:15:46 +00002510 : N2VImm<op24, op23, op11_8, op7, 0, op4,
Bill Wendling7c6b6082011-03-08 23:48:09 +00002511 (outs DPR:$Vd), (ins DPR:$Vm, ImmTy:$SIMM), f, itin,
Owen Andersonca6945e2010-12-01 00:28:25 +00002512 OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "",
2513 [(set DPR:$Vd, (Ty (OpNode (Ty DPR:$Vm), (i32 imm:$SIMM))))]>;
Bob Wilson507df402009-10-21 02:15:46 +00002514class N2VQSh<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Bill Wendling7c6b6082011-03-08 23:48:09 +00002515 Format f, InstrItinClass itin, Operand ImmTy,
2516 string OpcodeStr, string Dt, ValueType Ty, SDNode OpNode>
Bob Wilson507df402009-10-21 02:15:46 +00002517 : N2VImm<op24, op23, op11_8, op7, 1, op4,
Bill Wendling7c6b6082011-03-08 23:48:09 +00002518 (outs QPR:$Vd), (ins QPR:$Vm, ImmTy:$SIMM), f, itin,
Owen Andersonca6945e2010-12-01 00:28:25 +00002519 OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "",
2520 [(set QPR:$Vd, (Ty (OpNode (Ty QPR:$Vm), (i32 imm:$SIMM))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002521
Johnny Chen6c8648b2010-03-17 23:26:50 +00002522// Long shift by immediate.
2523class N2VLSh<bit op24, bit op23, bits<4> op11_8, bit op7, bit op6, bit op4,
2524 string OpcodeStr, string Dt,
2525 ValueType ResTy, ValueType OpTy, SDNode OpNode>
2526 : N2VImm<op24, op23, op11_8, op7, op6, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002527 (outs QPR:$Vd), (ins DPR:$Vm, i32imm:$SIMM), N2RegVShLFrm,
2528 IIC_VSHLiD, OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "",
2529 [(set QPR:$Vd, (ResTy (OpNode (OpTy DPR:$Vm),
Johnny Chen6c8648b2010-03-17 23:26:50 +00002530 (i32 imm:$SIMM))))]>;
2531
Bob Wilson5bafff32009-06-22 23:27:02 +00002532// Narrow shift by immediate.
Bob Wilson507df402009-10-21 02:15:46 +00002533class N2VNSh<bit op24, bit op23, bits<4> op11_8, bit op7, bit op6, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002534 InstrItinClass itin, string OpcodeStr, string Dt,
Bill Wendlinga656b632011-03-01 01:00:59 +00002535 ValueType ResTy, ValueType OpTy, Operand ImmTy, SDNode OpNode>
Bob Wilson507df402009-10-21 02:15:46 +00002536 : N2VImm<op24, op23, op11_8, op7, op6, op4,
Bill Wendlinga656b632011-03-01 01:00:59 +00002537 (outs DPR:$Vd), (ins QPR:$Vm, ImmTy:$SIMM), N2RegVShRFrm, itin,
Owen Andersonca6945e2010-12-01 00:28:25 +00002538 OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "",
2539 [(set DPR:$Vd, (ResTy (OpNode (OpTy QPR:$Vm),
Bob Wilson5bafff32009-06-22 23:27:02 +00002540 (i32 imm:$SIMM))))]>;
2541
2542// Shift right by immediate and accumulate,
2543// both double- and quad-register.
Bob Wilson507df402009-10-21 02:15:46 +00002544class N2VDShAdd<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Bill Wendlingc04a9de2011-03-09 00:00:35 +00002545 Operand ImmTy, string OpcodeStr, string Dt,
2546 ValueType Ty, SDNode ShOp>
Owen Andersondd31ed62010-10-27 17:29:29 +00002547 : N2VImm<op24, op23, op11_8, op7, 0, op4, (outs DPR:$Vd),
Bill Wendlingc04a9de2011-03-09 00:00:35 +00002548 (ins DPR:$src1, DPR:$Vm, ImmTy:$SIMM), N2RegVShRFrm, IIC_VPALiD,
Owen Andersondd31ed62010-10-27 17:29:29 +00002549 OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "$src1 = $Vd",
2550 [(set DPR:$Vd, (Ty (add DPR:$src1,
2551 (Ty (ShOp DPR:$Vm, (i32 imm:$SIMM))))))]>;
Bob Wilson507df402009-10-21 02:15:46 +00002552class N2VQShAdd<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Bill Wendlingc04a9de2011-03-09 00:00:35 +00002553 Operand ImmTy, string OpcodeStr, string Dt,
2554 ValueType Ty, SDNode ShOp>
Owen Andersondd31ed62010-10-27 17:29:29 +00002555 : N2VImm<op24, op23, op11_8, op7, 1, op4, (outs QPR:$Vd),
Bill Wendlingc04a9de2011-03-09 00:00:35 +00002556 (ins QPR:$src1, QPR:$Vm, ImmTy:$SIMM), N2RegVShRFrm, IIC_VPALiD,
Owen Andersondd31ed62010-10-27 17:29:29 +00002557 OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "$src1 = $Vd",
2558 [(set QPR:$Vd, (Ty (add QPR:$src1,
2559 (Ty (ShOp QPR:$Vm, (i32 imm:$SIMM))))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002560
2561// Shift by immediate and insert,
2562// both double- and quad-register.
Bob Wilson507df402009-10-21 02:15:46 +00002563class N2VDShIns<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Bill Wendling620d0cc2011-03-09 00:33:17 +00002564 Operand ImmTy, Format f, string OpcodeStr, string Dt,
2565 ValueType Ty,SDNode ShOp>
Owen Anderson0745c382010-10-27 17:40:08 +00002566 : N2VImm<op24, op23, op11_8, op7, 0, op4, (outs DPR:$Vd),
Bill Wendling620d0cc2011-03-09 00:33:17 +00002567 (ins DPR:$src1, DPR:$Vm, ImmTy:$SIMM), f, IIC_VSHLiD,
Owen Anderson0745c382010-10-27 17:40:08 +00002568 OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "$src1 = $Vd",
2569 [(set DPR:$Vd, (Ty (ShOp DPR:$src1, DPR:$Vm, (i32 imm:$SIMM))))]>;
Bob Wilson507df402009-10-21 02:15:46 +00002570class N2VQShIns<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Bill Wendling620d0cc2011-03-09 00:33:17 +00002571 Operand ImmTy, Format f, string OpcodeStr, string Dt,
2572 ValueType Ty,SDNode ShOp>
Owen Anderson0745c382010-10-27 17:40:08 +00002573 : N2VImm<op24, op23, op11_8, op7, 1, op4, (outs QPR:$Vd),
Bill Wendling620d0cc2011-03-09 00:33:17 +00002574 (ins QPR:$src1, QPR:$Vm, ImmTy:$SIMM), f, IIC_VSHLiQ,
Owen Anderson0745c382010-10-27 17:40:08 +00002575 OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "$src1 = $Vd",
2576 [(set QPR:$Vd, (Ty (ShOp QPR:$src1, QPR:$Vm, (i32 imm:$SIMM))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002577
2578// Convert, with fractional bits immediate,
2579// both double- and quad-register.
Bob Wilson507df402009-10-21 02:15:46 +00002580class N2VCvtD<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002581 string OpcodeStr, string Dt, ValueType ResTy, ValueType OpTy,
Bob Wilson5bafff32009-06-22 23:27:02 +00002582 Intrinsic IntOp>
Bob Wilson507df402009-10-21 02:15:46 +00002583 : N2VImm<op24, op23, op11_8, op7, 0, op4,
Owen Anderson498ec202010-10-27 22:49:00 +00002584 (outs DPR:$Vd), (ins DPR:$Vm, neon_vcvt_imm32:$SIMM), NVCVTFrm,
2585 IIC_VUNAD, OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "",
2586 [(set DPR:$Vd, (ResTy (IntOp (OpTy DPR:$Vm), (i32 imm:$SIMM))))]>;
Bob Wilson507df402009-10-21 02:15:46 +00002587class N2VCvtQ<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002588 string OpcodeStr, string Dt, ValueType ResTy, ValueType OpTy,
Bob Wilson5bafff32009-06-22 23:27:02 +00002589 Intrinsic IntOp>
Bob Wilson507df402009-10-21 02:15:46 +00002590 : N2VImm<op24, op23, op11_8, op7, 1, op4,
Owen Anderson498ec202010-10-27 22:49:00 +00002591 (outs QPR:$Vd), (ins QPR:$Vm, neon_vcvt_imm32:$SIMM), NVCVTFrm,
2592 IIC_VUNAQ, OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "",
2593 [(set QPR:$Vd, (ResTy (IntOp (OpTy QPR:$Vm), (i32 imm:$SIMM))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002594
2595//===----------------------------------------------------------------------===//
2596// Multiclasses
2597//===----------------------------------------------------------------------===//
2598
Bob Wilson916ac5b2009-10-03 04:44:16 +00002599// Abbreviations used in multiclass suffixes:
2600// Q = quarter int (8 bit) elements
2601// H = half int (16 bit) elements
2602// S = single int (32 bit) elements
2603// D = double int (64 bit) elements
2604
Bob Wilson094dd802010-12-18 00:42:58 +00002605// Neon 2-register vector operations and intrinsics.
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002606
Bob Wilson094dd802010-12-18 00:42:58 +00002607// Neon 2-register comparisons.
2608// source operand element sizes of 8, 16 and 32 bits:
Johnny Chen363ac582010-02-23 01:42:58 +00002609multiclass N2V_QHS_cmp<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
2610 bits<5> op11_7, bit op4, string opc, string Dt,
Owen Andersonc24cb352010-11-08 23:21:22 +00002611 string asm, SDNode OpNode> {
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002612 // 64-bit vector types.
2613 def v8i8 : N2V<op24_23, op21_20, 0b00, op17_16, op11_7, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002614 (outs DPR:$Vd), (ins DPR:$Vm), NoItinerary,
Owen Andersonc24cb352010-11-08 23:21:22 +00002615 opc, !strconcat(Dt, "8"), asm, "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002616 [(set DPR:$Vd, (v8i8 (OpNode (v8i8 DPR:$Vm))))]>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002617 def v4i16 : N2V<op24_23, op21_20, 0b01, op17_16, op11_7, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002618 (outs DPR:$Vd), (ins DPR:$Vm), NoItinerary,
Owen Andersonc24cb352010-11-08 23:21:22 +00002619 opc, !strconcat(Dt, "16"), asm, "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002620 [(set DPR:$Vd, (v4i16 (OpNode (v4i16 DPR:$Vm))))]>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002621 def v2i32 : N2V<op24_23, op21_20, 0b10, op17_16, op11_7, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002622 (outs DPR:$Vd), (ins DPR:$Vm), NoItinerary,
Owen Andersonc24cb352010-11-08 23:21:22 +00002623 opc, !strconcat(Dt, "32"), asm, "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002624 [(set DPR:$Vd, (v2i32 (OpNode (v2i32 DPR:$Vm))))]>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002625 def v2f32 : N2V<op24_23, op21_20, 0b10, op17_16, op11_7, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002626 (outs DPR:$Vd), (ins DPR:$Vm), NoItinerary,
Owen Andersonc24cb352010-11-08 23:21:22 +00002627 opc, "f32", asm, "",
Bob Wilson3deb4512010-12-18 00:04:33 +00002628 [(set DPR:$Vd, (v2i32 (OpNode (v2f32 DPR:$Vm))))]> {
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002629 let Inst{10} = 1; // overwrite F = 1
2630 }
2631
2632 // 128-bit vector types.
2633 def v16i8 : N2V<op24_23, op21_20, 0b00, op17_16, op11_7, 1, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002634 (outs QPR:$Vd), (ins QPR:$Vm), NoItinerary,
Owen Andersonc24cb352010-11-08 23:21:22 +00002635 opc, !strconcat(Dt, "8"), asm, "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002636 [(set QPR:$Vd, (v16i8 (OpNode (v16i8 QPR:$Vm))))]>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002637 def v8i16 : N2V<op24_23, op21_20, 0b01, op17_16, op11_7, 1, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002638 (outs QPR:$Vd), (ins QPR:$Vm), NoItinerary,
Owen Andersonc24cb352010-11-08 23:21:22 +00002639 opc, !strconcat(Dt, "16"), asm, "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002640 [(set QPR:$Vd, (v8i16 (OpNode (v8i16 QPR:$Vm))))]>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002641 def v4i32 : N2V<op24_23, op21_20, 0b10, op17_16, op11_7, 1, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002642 (outs QPR:$Vd), (ins QPR:$Vm), NoItinerary,
Owen Andersonc24cb352010-11-08 23:21:22 +00002643 opc, !strconcat(Dt, "32"), asm, "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002644 [(set QPR:$Vd, (v4i32 (OpNode (v4i32 QPR:$Vm))))]>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002645 def v4f32 : N2V<op24_23, op21_20, 0b10, op17_16, op11_7, 1, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002646 (outs QPR:$Vd), (ins QPR:$Vm), NoItinerary,
Owen Andersonc24cb352010-11-08 23:21:22 +00002647 opc, "f32", asm, "",
Bob Wilson3deb4512010-12-18 00:04:33 +00002648 [(set QPR:$Vd, (v4i32 (OpNode (v4f32 QPR:$Vm))))]> {
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002649 let Inst{10} = 1; // overwrite F = 1
2650 }
2651}
2652
Bob Wilson094dd802010-12-18 00:42:58 +00002653
2654// Neon 2-register vector intrinsics,
2655// element sizes of 8, 16 and 32 bits:
2656multiclass N2VInt_QHS<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
2657 bits<5> op11_7, bit op4,
2658 InstrItinClass itinD, InstrItinClass itinQ,
2659 string OpcodeStr, string Dt, Intrinsic IntOp> {
2660 // 64-bit vector types.
2661 def v8i8 : N2VDInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
2662 itinD, OpcodeStr, !strconcat(Dt, "8"), v8i8, v8i8, IntOp>;
2663 def v4i16 : N2VDInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
2664 itinD, OpcodeStr, !strconcat(Dt, "16"),v4i16,v4i16,IntOp>;
2665 def v2i32 : N2VDInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
2666 itinD, OpcodeStr, !strconcat(Dt, "32"),v2i32,v2i32,IntOp>;
2667
2668 // 128-bit vector types.
2669 def v16i8 : N2VQInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
2670 itinQ, OpcodeStr, !strconcat(Dt, "8"), v16i8,v16i8,IntOp>;
2671 def v8i16 : N2VQInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
2672 itinQ, OpcodeStr, !strconcat(Dt, "16"),v8i16,v8i16,IntOp>;
2673 def v4i32 : N2VQInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
2674 itinQ, OpcodeStr, !strconcat(Dt, "32"),v4i32,v4i32,IntOp>;
2675}
2676
2677
2678// Neon Narrowing 2-register vector operations,
2679// source operand element sizes of 16, 32 and 64 bits:
2680multiclass N2VN_HSD<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
2681 bits<5> op11_7, bit op6, bit op4,
2682 InstrItinClass itin, string OpcodeStr, string Dt,
2683 SDNode OpNode> {
2684 def v8i8 : N2VN<op24_23, op21_20, 0b00, op17_16, op11_7, op6, op4,
2685 itin, OpcodeStr, !strconcat(Dt, "16"),
2686 v8i8, v8i16, OpNode>;
2687 def v4i16 : N2VN<op24_23, op21_20, 0b01, op17_16, op11_7, op6, op4,
2688 itin, OpcodeStr, !strconcat(Dt, "32"),
2689 v4i16, v4i32, OpNode>;
2690 def v2i32 : N2VN<op24_23, op21_20, 0b10, op17_16, op11_7, op6, op4,
2691 itin, OpcodeStr, !strconcat(Dt, "64"),
2692 v2i32, v2i64, OpNode>;
2693}
2694
2695// Neon Narrowing 2-register vector intrinsics,
2696// source operand element sizes of 16, 32 and 64 bits:
2697multiclass N2VNInt_HSD<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
2698 bits<5> op11_7, bit op6, bit op4,
2699 InstrItinClass itin, string OpcodeStr, string Dt,
2700 Intrinsic IntOp> {
2701 def v8i8 : N2VNInt<op24_23, op21_20, 0b00, op17_16, op11_7, op6, op4,
2702 itin, OpcodeStr, !strconcat(Dt, "16"),
2703 v8i8, v8i16, IntOp>;
2704 def v4i16 : N2VNInt<op24_23, op21_20, 0b01, op17_16, op11_7, op6, op4,
2705 itin, OpcodeStr, !strconcat(Dt, "32"),
2706 v4i16, v4i32, IntOp>;
2707 def v2i32 : N2VNInt<op24_23, op21_20, 0b10, op17_16, op11_7, op6, op4,
2708 itin, OpcodeStr, !strconcat(Dt, "64"),
2709 v2i32, v2i64, IntOp>;
2710}
2711
2712
2713// Neon Lengthening 2-register vector intrinsic (currently specific to VMOVL).
2714// source operand element sizes of 16, 32 and 64 bits:
2715multiclass N2VL_QHS<bits<2> op24_23, bits<5> op11_7, bit op6, bit op4,
2716 string OpcodeStr, string Dt, SDNode OpNode> {
2717 def v8i16 : N2VL<op24_23, 0b00, 0b10, 0b00, op11_7, op6, op4, IIC_VQUNAiD,
2718 OpcodeStr, !strconcat(Dt, "8"), v8i16, v8i8, OpNode>;
2719 def v4i32 : N2VL<op24_23, 0b01, 0b00, 0b00, op11_7, op6, op4, IIC_VQUNAiD,
2720 OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16, OpNode>;
2721 def v2i64 : N2VL<op24_23, 0b10, 0b00, 0b00, op11_7, op6, op4, IIC_VQUNAiD,
2722 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, OpNode>;
2723}
2724
2725
Bob Wilson5bafff32009-06-22 23:27:02 +00002726// Neon 3-register vector operations.
2727
2728// First with only element sizes of 8, 16 and 32 bits:
2729multiclass N3V_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
David Goodwin127221f2009-09-23 21:38:08 +00002730 InstrItinClass itinD16, InstrItinClass itinD32,
2731 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002732 string OpcodeStr, string Dt,
2733 SDNode OpNode, bit Commutable = 0> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002734 // 64-bit vector types.
Jim Grosbach1251e1a2010-11-18 01:39:50 +00002735 def v8i8 : N3VD<op24, op23, 0b00, op11_8, op4, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00002736 OpcodeStr, !strconcat(Dt, "8"),
2737 v8i8, v8i8, OpNode, Commutable>;
David Goodwin127221f2009-09-23 21:38:08 +00002738 def v4i16 : N3VD<op24, op23, 0b01, op11_8, op4, itinD16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002739 OpcodeStr, !strconcat(Dt, "16"),
2740 v4i16, v4i16, OpNode, Commutable>;
David Goodwin127221f2009-09-23 21:38:08 +00002741 def v2i32 : N3VD<op24, op23, 0b10, op11_8, op4, itinD32,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002742 OpcodeStr, !strconcat(Dt, "32"),
2743 v2i32, v2i32, OpNode, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002744
2745 // 128-bit vector types.
David Goodwin127221f2009-09-23 21:38:08 +00002746 def v16i8 : N3VQ<op24, op23, 0b00, op11_8, op4, itinQ16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002747 OpcodeStr, !strconcat(Dt, "8"),
2748 v16i8, v16i8, OpNode, Commutable>;
David Goodwin127221f2009-09-23 21:38:08 +00002749 def v8i16 : N3VQ<op24, op23, 0b01, op11_8, op4, itinQ16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002750 OpcodeStr, !strconcat(Dt, "16"),
2751 v8i16, v8i16, OpNode, Commutable>;
David Goodwin127221f2009-09-23 21:38:08 +00002752 def v4i32 : N3VQ<op24, op23, 0b10, op11_8, op4, itinQ32,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002753 OpcodeStr, !strconcat(Dt, "32"),
2754 v4i32, v4i32, OpNode, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002755}
2756
Evan Chengf81bf152009-11-23 21:57:23 +00002757multiclass N3VSL_HS<bits<4> op11_8, string OpcodeStr, string Dt, SDNode ShOp> {
2758 def v4i16 : N3VDSL16<0b01, op11_8, OpcodeStr, !strconcat(Dt, "16"),
2759 v4i16, ShOp>;
2760 def v2i32 : N3VDSL<0b10, op11_8, IIC_VMULi32D, OpcodeStr, !strconcat(Dt,"32"),
Evan Chengac0869d2009-11-21 06:21:52 +00002761 v2i32, ShOp>;
Evan Chengf81bf152009-11-23 21:57:23 +00002762 def v8i16 : N3VQSL16<0b01, op11_8, OpcodeStr, !strconcat(Dt, "16"),
Evan Chengac0869d2009-11-21 06:21:52 +00002763 v8i16, v4i16, ShOp>;
Evan Chengf81bf152009-11-23 21:57:23 +00002764 def v4i32 : N3VQSL<0b10, op11_8, IIC_VMULi32Q, OpcodeStr, !strconcat(Dt,"32"),
Evan Chengac0869d2009-11-21 06:21:52 +00002765 v4i32, v2i32, ShOp>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002766}
2767
Bob Wilson5bafff32009-06-22 23:27:02 +00002768// ....then also with element size 64 bits:
2769multiclass N3V_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
David Goodwin127221f2009-09-23 21:38:08 +00002770 InstrItinClass itinD, InstrItinClass itinQ,
Evan Chengf81bf152009-11-23 21:57:23 +00002771 string OpcodeStr, string Dt,
2772 SDNode OpNode, bit Commutable = 0>
David Goodwin127221f2009-09-23 21:38:08 +00002773 : N3V_QHS<op24, op23, op11_8, op4, itinD, itinD, itinQ, itinQ,
Evan Chengf81bf152009-11-23 21:57:23 +00002774 OpcodeStr, Dt, OpNode, Commutable> {
David Goodwin127221f2009-09-23 21:38:08 +00002775 def v1i64 : N3VD<op24, op23, 0b11, op11_8, op4, itinD,
Evan Chengf81bf152009-11-23 21:57:23 +00002776 OpcodeStr, !strconcat(Dt, "64"),
2777 v1i64, v1i64, OpNode, Commutable>;
David Goodwin127221f2009-09-23 21:38:08 +00002778 def v2i64 : N3VQ<op24, op23, 0b11, op11_8, op4, itinQ,
Evan Chengf81bf152009-11-23 21:57:23 +00002779 OpcodeStr, !strconcat(Dt, "64"),
2780 v2i64, v2i64, OpNode, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002781}
2782
2783
Bob Wilson5bafff32009-06-22 23:27:02 +00002784// Neon 3-register vector intrinsics.
2785
2786// First with only element sizes of 16 and 32 bits:
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002787multiclass N3VInt_HS<bit op24, bit op23, bits<4> op11_8, bit op4, Format f,
David Goodwin658ea602009-09-25 18:38:29 +00002788 InstrItinClass itinD16, InstrItinClass itinD32,
2789 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002790 string OpcodeStr, string Dt,
2791 Intrinsic IntOp, bit Commutable = 0> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002792 // 64-bit vector types.
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002793 def v4i16 : N3VDInt<op24, op23, 0b01, op11_8, op4, f, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00002794 OpcodeStr, !strconcat(Dt, "16"),
Bob Wilson5bafff32009-06-22 23:27:02 +00002795 v4i16, v4i16, IntOp, Commutable>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002796 def v2i32 : N3VDInt<op24, op23, 0b10, op11_8, op4, f, itinD32,
Evan Chengf81bf152009-11-23 21:57:23 +00002797 OpcodeStr, !strconcat(Dt, "32"),
Bob Wilson5bafff32009-06-22 23:27:02 +00002798 v2i32, v2i32, IntOp, Commutable>;
2799
2800 // 128-bit vector types.
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002801 def v8i16 : N3VQInt<op24, op23, 0b01, op11_8, op4, f, itinQ16,
Evan Chengf81bf152009-11-23 21:57:23 +00002802 OpcodeStr, !strconcat(Dt, "16"),
Bob Wilson5bafff32009-06-22 23:27:02 +00002803 v8i16, v8i16, IntOp, Commutable>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002804 def v4i32 : N3VQInt<op24, op23, 0b10, op11_8, op4, f, itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002805 OpcodeStr, !strconcat(Dt, "32"),
Bob Wilson5bafff32009-06-22 23:27:02 +00002806 v4i32, v4i32, IntOp, Commutable>;
2807}
Owen Anderson3557d002010-10-26 20:56:57 +00002808multiclass N3VInt_HSSh<bit op24, bit op23, bits<4> op11_8, bit op4, Format f,
2809 InstrItinClass itinD16, InstrItinClass itinD32,
2810 InstrItinClass itinQ16, InstrItinClass itinQ32,
2811 string OpcodeStr, string Dt,
Owen Andersonac922622010-10-26 21:13:59 +00002812 Intrinsic IntOp> {
Owen Anderson3557d002010-10-26 20:56:57 +00002813 // 64-bit vector types.
2814 def v4i16 : N3VDIntSh<op24, op23, 0b01, op11_8, op4, f, itinD16,
2815 OpcodeStr, !strconcat(Dt, "16"),
Owen Andersonac922622010-10-26 21:13:59 +00002816 v4i16, v4i16, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00002817 def v2i32 : N3VDIntSh<op24, op23, 0b10, op11_8, op4, f, itinD32,
2818 OpcodeStr, !strconcat(Dt, "32"),
Owen Andersonac922622010-10-26 21:13:59 +00002819 v2i32, v2i32, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00002820
2821 // 128-bit vector types.
2822 def v8i16 : N3VQIntSh<op24, op23, 0b01, op11_8, op4, f, itinQ16,
2823 OpcodeStr, !strconcat(Dt, "16"),
Owen Andersonac922622010-10-26 21:13:59 +00002824 v8i16, v8i16, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00002825 def v4i32 : N3VQIntSh<op24, op23, 0b10, op11_8, op4, f, itinQ32,
2826 OpcodeStr, !strconcat(Dt, "32"),
Owen Andersonac922622010-10-26 21:13:59 +00002827 v4i32, v4i32, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00002828}
Bob Wilson5bafff32009-06-22 23:27:02 +00002829
Jim Grosbach1251e1a2010-11-18 01:39:50 +00002830multiclass N3VIntSL_HS<bits<4> op11_8,
David Goodwin658ea602009-09-25 18:38:29 +00002831 InstrItinClass itinD16, InstrItinClass itinD32,
2832 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002833 string OpcodeStr, string Dt, Intrinsic IntOp> {
Evan Chengac0869d2009-11-21 06:21:52 +00002834 def v4i16 : N3VDIntSL16<0b01, op11_8, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00002835 OpcodeStr, !strconcat(Dt, "16"), v4i16, IntOp>;
Evan Chengac0869d2009-11-21 06:21:52 +00002836 def v2i32 : N3VDIntSL<0b10, op11_8, itinD32,
Evan Chengf81bf152009-11-23 21:57:23 +00002837 OpcodeStr, !strconcat(Dt, "32"), v2i32, IntOp>;
Evan Chengac0869d2009-11-21 06:21:52 +00002838 def v8i16 : N3VQIntSL16<0b01, op11_8, itinQ16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002839 OpcodeStr, !strconcat(Dt, "16"), v8i16, v4i16, IntOp>;
Evan Chengac0869d2009-11-21 06:21:52 +00002840 def v4i32 : N3VQIntSL<0b10, op11_8, itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002841 OpcodeStr, !strconcat(Dt, "32"), v4i32, v2i32, IntOp>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002842}
2843
Bob Wilson5bafff32009-06-22 23:27:02 +00002844// ....then also with element size of 8 bits:
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002845multiclass N3VInt_QHS<bit op24, bit op23, bits<4> op11_8, bit op4, Format f,
David Goodwin658ea602009-09-25 18:38:29 +00002846 InstrItinClass itinD16, InstrItinClass itinD32,
2847 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002848 string OpcodeStr, string Dt,
2849 Intrinsic IntOp, bit Commutable = 0>
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002850 : N3VInt_HS<op24, op23, op11_8, op4, f, itinD16, itinD32, itinQ16, itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002851 OpcodeStr, Dt, IntOp, Commutable> {
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002852 def v8i8 : N3VDInt<op24, op23, 0b00, op11_8, op4, f, itinD16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002853 OpcodeStr, !strconcat(Dt, "8"),
2854 v8i8, v8i8, IntOp, Commutable>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002855 def v16i8 : N3VQInt<op24, op23, 0b00, op11_8, op4, f, itinQ16,
Evan Chengf81bf152009-11-23 21:57:23 +00002856 OpcodeStr, !strconcat(Dt, "8"),
2857 v16i8, v16i8, IntOp, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002858}
Owen Anderson3557d002010-10-26 20:56:57 +00002859multiclass N3VInt_QHSSh<bit op24, bit op23, bits<4> op11_8, bit op4, Format f,
2860 InstrItinClass itinD16, InstrItinClass itinD32,
2861 InstrItinClass itinQ16, InstrItinClass itinQ32,
2862 string OpcodeStr, string Dt,
Owen Andersonac922622010-10-26 21:13:59 +00002863 Intrinsic IntOp>
Owen Anderson3557d002010-10-26 20:56:57 +00002864 : N3VInt_HSSh<op24, op23, op11_8, op4, f, itinD16, itinD32, itinQ16, itinQ32,
Owen Andersonac922622010-10-26 21:13:59 +00002865 OpcodeStr, Dt, IntOp> {
Owen Anderson3557d002010-10-26 20:56:57 +00002866 def v8i8 : N3VDIntSh<op24, op23, 0b00, op11_8, op4, f, itinD16,
2867 OpcodeStr, !strconcat(Dt, "8"),
Owen Andersonac922622010-10-26 21:13:59 +00002868 v8i8, v8i8, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00002869 def v16i8 : N3VQIntSh<op24, op23, 0b00, op11_8, op4, f, itinQ16,
2870 OpcodeStr, !strconcat(Dt, "8"),
Owen Andersonac922622010-10-26 21:13:59 +00002871 v16i8, v16i8, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00002872}
2873
Bob Wilson5bafff32009-06-22 23:27:02 +00002874
2875// ....then also with element size of 64 bits:
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002876multiclass N3VInt_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4, Format f,
David Goodwin658ea602009-09-25 18:38:29 +00002877 InstrItinClass itinD16, InstrItinClass itinD32,
2878 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002879 string OpcodeStr, string Dt,
2880 Intrinsic IntOp, bit Commutable = 0>
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002881 : N3VInt_QHS<op24, op23, op11_8, op4, f, itinD16, itinD32, itinQ16, itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002882 OpcodeStr, Dt, IntOp, Commutable> {
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002883 def v1i64 : N3VDInt<op24, op23, 0b11, op11_8, op4, f, itinD32,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002884 OpcodeStr, !strconcat(Dt, "64"),
2885 v1i64, v1i64, IntOp, Commutable>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002886 def v2i64 : N3VQInt<op24, op23, 0b11, op11_8, op4, f, itinQ32,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002887 OpcodeStr, !strconcat(Dt, "64"),
2888 v2i64, v2i64, IntOp, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002889}
Owen Anderson3557d002010-10-26 20:56:57 +00002890multiclass N3VInt_QHSDSh<bit op24, bit op23, bits<4> op11_8, bit op4, Format f,
2891 InstrItinClass itinD16, InstrItinClass itinD32,
2892 InstrItinClass itinQ16, InstrItinClass itinQ32,
2893 string OpcodeStr, string Dt,
Owen Andersonac922622010-10-26 21:13:59 +00002894 Intrinsic IntOp>
Owen Anderson3557d002010-10-26 20:56:57 +00002895 : N3VInt_QHSSh<op24, op23, op11_8, op4, f, itinD16, itinD32, itinQ16, itinQ32,
Owen Andersonac922622010-10-26 21:13:59 +00002896 OpcodeStr, Dt, IntOp> {
Owen Anderson3557d002010-10-26 20:56:57 +00002897 def v1i64 : N3VDIntSh<op24, op23, 0b11, op11_8, op4, f, itinD32,
2898 OpcodeStr, !strconcat(Dt, "64"),
Owen Andersonac922622010-10-26 21:13:59 +00002899 v1i64, v1i64, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00002900 def v2i64 : N3VQIntSh<op24, op23, 0b11, op11_8, op4, f, itinQ32,
2901 OpcodeStr, !strconcat(Dt, "64"),
Owen Andersonac922622010-10-26 21:13:59 +00002902 v2i64, v2i64, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00002903}
Bob Wilson5bafff32009-06-22 23:27:02 +00002904
Bob Wilson5bafff32009-06-22 23:27:02 +00002905// Neon Narrowing 3-register vector intrinsics,
2906// source operand element sizes of 16, 32 and 64 bits:
2907multiclass N3VNInt_HSD<bit op24, bit op23, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002908 string OpcodeStr, string Dt,
2909 Intrinsic IntOp, bit Commutable = 0> {
2910 def v8i8 : N3VNInt<op24, op23, 0b00, op11_8, op4,
2911 OpcodeStr, !strconcat(Dt, "16"),
Bob Wilson5bafff32009-06-22 23:27:02 +00002912 v8i8, v8i16, IntOp, Commutable>;
Evan Chengf81bf152009-11-23 21:57:23 +00002913 def v4i16 : N3VNInt<op24, op23, 0b01, op11_8, op4,
2914 OpcodeStr, !strconcat(Dt, "32"),
Bob Wilson5bafff32009-06-22 23:27:02 +00002915 v4i16, v4i32, IntOp, Commutable>;
Evan Chengf81bf152009-11-23 21:57:23 +00002916 def v2i32 : N3VNInt<op24, op23, 0b10, op11_8, op4,
2917 OpcodeStr, !strconcat(Dt, "64"),
Bob Wilson5bafff32009-06-22 23:27:02 +00002918 v2i32, v2i64, IntOp, Commutable>;
2919}
2920
2921
Bob Wilson04d6c282010-08-29 05:57:34 +00002922// Neon Long 3-register vector operations.
2923
2924multiclass N3VL_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
2925 InstrItinClass itin16, InstrItinClass itin32,
2926 string OpcodeStr, string Dt,
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002927 SDNode OpNode, bit Commutable = 0> {
Bob Wilson04d6c282010-08-29 05:57:34 +00002928 def v8i16 : N3VL<op24, op23, 0b00, op11_8, op4, itin16,
2929 OpcodeStr, !strconcat(Dt, "8"),
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002930 v8i16, v8i8, OpNode, Commutable>;
Jim Grosbach1251e1a2010-11-18 01:39:50 +00002931 def v4i32 : N3VL<op24, op23, 0b01, op11_8, op4, itin16,
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002932 OpcodeStr, !strconcat(Dt, "16"),
2933 v4i32, v4i16, OpNode, Commutable>;
2934 def v2i64 : N3VL<op24, op23, 0b10, op11_8, op4, itin32,
2935 OpcodeStr, !strconcat(Dt, "32"),
2936 v2i64, v2i32, OpNode, Commutable>;
2937}
2938
2939multiclass N3VLSL_HS<bit op24, bits<4> op11_8,
2940 InstrItinClass itin, string OpcodeStr, string Dt,
2941 SDNode OpNode> {
2942 def v4i16 : N3VLSL16<op24, 0b01, op11_8, itin, OpcodeStr,
2943 !strconcat(Dt, "16"), v4i32, v4i16, OpNode>;
2944 def v2i32 : N3VLSL<op24, 0b10, op11_8, itin, OpcodeStr,
2945 !strconcat(Dt, "32"), v2i64, v2i32, OpNode>;
2946}
2947
2948multiclass N3VLExt_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
2949 InstrItinClass itin16, InstrItinClass itin32,
2950 string OpcodeStr, string Dt,
2951 SDNode OpNode, SDNode ExtOp, bit Commutable = 0> {
2952 def v8i16 : N3VLExt<op24, op23, 0b00, op11_8, op4, itin16,
2953 OpcodeStr, !strconcat(Dt, "8"),
2954 v8i16, v8i8, OpNode, ExtOp, Commutable>;
Jim Grosbach1251e1a2010-11-18 01:39:50 +00002955 def v4i32 : N3VLExt<op24, op23, 0b01, op11_8, op4, itin16,
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002956 OpcodeStr, !strconcat(Dt, "16"),
2957 v4i32, v4i16, OpNode, ExtOp, Commutable>;
2958 def v2i64 : N3VLExt<op24, op23, 0b10, op11_8, op4, itin32,
2959 OpcodeStr, !strconcat(Dt, "32"),
2960 v2i64, v2i32, OpNode, ExtOp, Commutable>;
Bob Wilson04d6c282010-08-29 05:57:34 +00002961}
2962
Bob Wilson5bafff32009-06-22 23:27:02 +00002963// Neon Long 3-register vector intrinsics.
2964
2965// First with only element sizes of 16 and 32 bits:
2966multiclass N3VLInt_HS<bit op24, bit op23, bits<4> op11_8, bit op4,
Anton Korobeynikovecc64062010-04-07 18:21:10 +00002967 InstrItinClass itin16, InstrItinClass itin32,
2968 string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00002969 Intrinsic IntOp, bit Commutable = 0> {
Jim Grosbach1251e1a2010-11-18 01:39:50 +00002970 def v4i32 : N3VLInt<op24, op23, 0b01, op11_8, op4, itin16,
Evan Chengf81bf152009-11-23 21:57:23 +00002971 OpcodeStr, !strconcat(Dt, "16"),
2972 v4i32, v4i16, IntOp, Commutable>;
Anton Korobeynikovecc64062010-04-07 18:21:10 +00002973 def v2i64 : N3VLInt<op24, op23, 0b10, op11_8, op4, itin32,
Evan Chengf81bf152009-11-23 21:57:23 +00002974 OpcodeStr, !strconcat(Dt, "32"),
2975 v2i64, v2i32, IntOp, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002976}
2977
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002978multiclass N3VLIntSL_HS<bit op24, bits<4> op11_8,
Evan Chengf81bf152009-11-23 21:57:23 +00002979 InstrItinClass itin, string OpcodeStr, string Dt,
2980 Intrinsic IntOp> {
Jim Grosbach1251e1a2010-11-18 01:39:50 +00002981 def v4i16 : N3VLIntSL16<op24, 0b01, op11_8, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002982 OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16, IntOp>;
David Goodwin658ea602009-09-25 18:38:29 +00002983 def v2i32 : N3VLIntSL<op24, 0b10, op11_8, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002984 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, IntOp>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002985}
2986
Bob Wilson5bafff32009-06-22 23:27:02 +00002987// ....then also with element size of 8 bits:
2988multiclass N3VLInt_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
Anton Korobeynikovecc64062010-04-07 18:21:10 +00002989 InstrItinClass itin16, InstrItinClass itin32,
2990 string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00002991 Intrinsic IntOp, bit Commutable = 0>
Anton Korobeynikovecc64062010-04-07 18:21:10 +00002992 : N3VLInt_HS<op24, op23, op11_8, op4, itin16, itin32, OpcodeStr, Dt,
Evan Chengf81bf152009-11-23 21:57:23 +00002993 IntOp, Commutable> {
Anton Korobeynikovecc64062010-04-07 18:21:10 +00002994 def v8i16 : N3VLInt<op24, op23, 0b00, op11_8, op4, itin16,
Evan Chengf81bf152009-11-23 21:57:23 +00002995 OpcodeStr, !strconcat(Dt, "8"),
2996 v8i16, v8i8, IntOp, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002997}
2998
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00002999// ....with explicit extend (VABDL).
3000multiclass N3VLIntExt_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
3001 InstrItinClass itin, string OpcodeStr, string Dt,
3002 Intrinsic IntOp, SDNode ExtOp, bit Commutable = 0> {
3003 def v8i16 : N3VLIntExt<op24, op23, 0b00, op11_8, op4, itin,
3004 OpcodeStr, !strconcat(Dt, "8"),
3005 v8i16, v8i8, IntOp, ExtOp, Commutable>;
Jim Grosbach1251e1a2010-11-18 01:39:50 +00003006 def v4i32 : N3VLIntExt<op24, op23, 0b01, op11_8, op4, itin,
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00003007 OpcodeStr, !strconcat(Dt, "16"),
3008 v4i32, v4i16, IntOp, ExtOp, Commutable>;
3009 def v2i64 : N3VLIntExt<op24, op23, 0b10, op11_8, op4, itin,
3010 OpcodeStr, !strconcat(Dt, "32"),
3011 v2i64, v2i32, IntOp, ExtOp, Commutable>;
3012}
3013
Bob Wilson5bafff32009-06-22 23:27:02 +00003014
3015// Neon Wide 3-register vector intrinsics,
3016// source operand element sizes of 8, 16 and 32 bits:
Bob Wilson04d6c282010-08-29 05:57:34 +00003017multiclass N3VW_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
3018 string OpcodeStr, string Dt,
3019 SDNode OpNode, SDNode ExtOp, bit Commutable = 0> {
3020 def v8i16 : N3VW<op24, op23, 0b00, op11_8, op4,
3021 OpcodeStr, !strconcat(Dt, "8"),
3022 v8i16, v8i8, OpNode, ExtOp, Commutable>;
3023 def v4i32 : N3VW<op24, op23, 0b01, op11_8, op4,
3024 OpcodeStr, !strconcat(Dt, "16"),
3025 v4i32, v4i16, OpNode, ExtOp, Commutable>;
3026 def v2i64 : N3VW<op24, op23, 0b10, op11_8, op4,
3027 OpcodeStr, !strconcat(Dt, "32"),
3028 v2i64, v2i32, OpNode, ExtOp, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003029}
3030
3031
3032// Neon Multiply-Op vector operations,
3033// element sizes of 8, 16 and 32 bits:
3034multiclass N3VMulOp_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
David Goodwin658ea602009-09-25 18:38:29 +00003035 InstrItinClass itinD16, InstrItinClass itinD32,
3036 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00003037 string OpcodeStr, string Dt, SDNode OpNode> {
Bob Wilson5bafff32009-06-22 23:27:02 +00003038 // 64-bit vector types.
David Goodwin658ea602009-09-25 18:38:29 +00003039 def v8i8 : N3VDMulOp<op24, op23, 0b00, op11_8, op4, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00003040 OpcodeStr, !strconcat(Dt, "8"), v8i8, mul, OpNode>;
David Goodwin658ea602009-09-25 18:38:29 +00003041 def v4i16 : N3VDMulOp<op24, op23, 0b01, op11_8, op4, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00003042 OpcodeStr, !strconcat(Dt, "16"), v4i16, mul, OpNode>;
David Goodwin658ea602009-09-25 18:38:29 +00003043 def v2i32 : N3VDMulOp<op24, op23, 0b10, op11_8, op4, itinD32,
Evan Chengf81bf152009-11-23 21:57:23 +00003044 OpcodeStr, !strconcat(Dt, "32"), v2i32, mul, OpNode>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003045
3046 // 128-bit vector types.
David Goodwin658ea602009-09-25 18:38:29 +00003047 def v16i8 : N3VQMulOp<op24, op23, 0b00, op11_8, op4, itinQ16,
Evan Chengf81bf152009-11-23 21:57:23 +00003048 OpcodeStr, !strconcat(Dt, "8"), v16i8, mul, OpNode>;
David Goodwin658ea602009-09-25 18:38:29 +00003049 def v8i16 : N3VQMulOp<op24, op23, 0b01, op11_8, op4, itinQ16,
Evan Chengf81bf152009-11-23 21:57:23 +00003050 OpcodeStr, !strconcat(Dt, "16"), v8i16, mul, OpNode>;
David Goodwin658ea602009-09-25 18:38:29 +00003051 def v4i32 : N3VQMulOp<op24, op23, 0b10, op11_8, op4, itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00003052 OpcodeStr, !strconcat(Dt, "32"), v4i32, mul, OpNode>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003053}
3054
Jim Grosbach1251e1a2010-11-18 01:39:50 +00003055multiclass N3VMulOpSL_HS<bits<4> op11_8,
David Goodwin658ea602009-09-25 18:38:29 +00003056 InstrItinClass itinD16, InstrItinClass itinD32,
3057 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00003058 string OpcodeStr, string Dt, SDNode ShOp> {
David Goodwin658ea602009-09-25 18:38:29 +00003059 def v4i16 : N3VDMulOpSL16<0b01, op11_8, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00003060 OpcodeStr, !strconcat(Dt, "16"), v4i16, mul, ShOp>;
David Goodwin658ea602009-09-25 18:38:29 +00003061 def v2i32 : N3VDMulOpSL<0b10, op11_8, itinD32,
Evan Chengf81bf152009-11-23 21:57:23 +00003062 OpcodeStr, !strconcat(Dt, "32"), v2i32, mul, ShOp>;
David Goodwin658ea602009-09-25 18:38:29 +00003063 def v8i16 : N3VQMulOpSL16<0b01, op11_8, itinQ16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003064 OpcodeStr, !strconcat(Dt, "16"), v8i16, v4i16,
3065 mul, ShOp>;
David Goodwin658ea602009-09-25 18:38:29 +00003066 def v4i32 : N3VQMulOpSL<0b10, op11_8, itinQ32,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003067 OpcodeStr, !strconcat(Dt, "32"), v4i32, v2i32,
3068 mul, ShOp>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003069}
Bob Wilson5bafff32009-06-22 23:27:02 +00003070
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00003071// Neon Intrinsic-Op vector operations,
3072// element sizes of 8, 16 and 32 bits:
3073multiclass N3VIntOp_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
3074 InstrItinClass itinD, InstrItinClass itinQ,
3075 string OpcodeStr, string Dt, Intrinsic IntOp,
3076 SDNode OpNode> {
3077 // 64-bit vector types.
3078 def v8i8 : N3VDIntOp<op24, op23, 0b00, op11_8, op4, itinD,
3079 OpcodeStr, !strconcat(Dt, "8"), v8i8, IntOp, OpNode>;
3080 def v4i16 : N3VDIntOp<op24, op23, 0b01, op11_8, op4, itinD,
3081 OpcodeStr, !strconcat(Dt, "16"), v4i16, IntOp, OpNode>;
3082 def v2i32 : N3VDIntOp<op24, op23, 0b10, op11_8, op4, itinD,
3083 OpcodeStr, !strconcat(Dt, "32"), v2i32, IntOp, OpNode>;
3084
3085 // 128-bit vector types.
3086 def v16i8 : N3VQIntOp<op24, op23, 0b00, op11_8, op4, itinQ,
3087 OpcodeStr, !strconcat(Dt, "8"), v16i8, IntOp, OpNode>;
3088 def v8i16 : N3VQIntOp<op24, op23, 0b01, op11_8, op4, itinQ,
3089 OpcodeStr, !strconcat(Dt, "16"), v8i16, IntOp, OpNode>;
3090 def v4i32 : N3VQIntOp<op24, op23, 0b10, op11_8, op4, itinQ,
3091 OpcodeStr, !strconcat(Dt, "32"), v4i32, IntOp, OpNode>;
3092}
3093
Bob Wilson5bafff32009-06-22 23:27:02 +00003094// Neon 3-argument intrinsics,
3095// element sizes of 8, 16 and 32 bits:
3096multiclass N3VInt3_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00003097 InstrItinClass itinD, InstrItinClass itinQ,
Evan Chengf81bf152009-11-23 21:57:23 +00003098 string OpcodeStr, string Dt, Intrinsic IntOp> {
Bob Wilson5bafff32009-06-22 23:27:02 +00003099 // 64-bit vector types.
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00003100 def v8i8 : N3VDInt3<op24, op23, 0b00, op11_8, op4, itinD,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003101 OpcodeStr, !strconcat(Dt, "8"), v8i8, v8i8, IntOp>;
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00003102 def v4i16 : N3VDInt3<op24, op23, 0b01, op11_8, op4, itinD,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003103 OpcodeStr, !strconcat(Dt, "16"), v4i16, v4i16, IntOp>;
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00003104 def v2i32 : N3VDInt3<op24, op23, 0b10, op11_8, op4, itinD,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003105 OpcodeStr, !strconcat(Dt, "32"), v2i32, v2i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003106
3107 // 128-bit vector types.
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00003108 def v16i8 : N3VQInt3<op24, op23, 0b00, op11_8, op4, itinQ,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003109 OpcodeStr, !strconcat(Dt, "8"), v16i8, v16i8, IntOp>;
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00003110 def v8i16 : N3VQInt3<op24, op23, 0b01, op11_8, op4, itinQ,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003111 OpcodeStr, !strconcat(Dt, "16"), v8i16, v8i16, IntOp>;
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00003112 def v4i32 : N3VQInt3<op24, op23, 0b10, op11_8, op4, itinQ,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003113 OpcodeStr, !strconcat(Dt, "32"), v4i32, v4i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003114}
3115
3116
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003117// Neon Long Multiply-Op vector operations,
3118// element sizes of 8, 16 and 32 bits:
3119multiclass N3VLMulOp_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
3120 InstrItinClass itin16, InstrItinClass itin32,
3121 string OpcodeStr, string Dt, SDNode MulOp,
3122 SDNode OpNode> {
3123 def v8i16 : N3VLMulOp<op24, op23, 0b00, op11_8, op4, itin16, OpcodeStr,
3124 !strconcat(Dt, "8"), v8i16, v8i8, MulOp, OpNode>;
3125 def v4i32 : N3VLMulOp<op24, op23, 0b01, op11_8, op4, itin16, OpcodeStr,
3126 !strconcat(Dt, "16"), v4i32, v4i16, MulOp, OpNode>;
3127 def v2i64 : N3VLMulOp<op24, op23, 0b10, op11_8, op4, itin32, OpcodeStr,
3128 !strconcat(Dt, "32"), v2i64, v2i32, MulOp, OpNode>;
3129}
3130
3131multiclass N3VLMulOpSL_HS<bit op24, bits<4> op11_8, string OpcodeStr,
3132 string Dt, SDNode MulOp, SDNode OpNode> {
3133 def v4i16 : N3VLMulOpSL16<op24, 0b01, op11_8, IIC_VMACi16D, OpcodeStr,
3134 !strconcat(Dt,"16"), v4i32, v4i16, MulOp, OpNode>;
3135 def v2i32 : N3VLMulOpSL<op24, 0b10, op11_8, IIC_VMACi32D, OpcodeStr,
3136 !strconcat(Dt, "32"), v2i64, v2i32, MulOp, OpNode>;
3137}
3138
3139
Bob Wilson5bafff32009-06-22 23:27:02 +00003140// Neon Long 3-argument intrinsics.
3141
3142// First with only element sizes of 16 and 32 bits:
3143multiclass N3VLInt3_HS<bit op24, bit op23, bits<4> op11_8, bit op4,
Anton Korobeynikov95102072010-04-07 18:21:04 +00003144 InstrItinClass itin16, InstrItinClass itin32,
Evan Chengf81bf152009-11-23 21:57:23 +00003145 string OpcodeStr, string Dt, Intrinsic IntOp> {
Anton Korobeynikov95102072010-04-07 18:21:04 +00003146 def v4i32 : N3VLInt3<op24, op23, 0b01, op11_8, op4, itin16,
Evan Chengf81bf152009-11-23 21:57:23 +00003147 OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16, IntOp>;
Anton Korobeynikov95102072010-04-07 18:21:04 +00003148 def v2i64 : N3VLInt3<op24, op23, 0b10, op11_8, op4, itin32,
Evan Chengf81bf152009-11-23 21:57:23 +00003149 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003150}
3151
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003152multiclass N3VLInt3SL_HS<bit op24, bits<4> op11_8,
Evan Chengf81bf152009-11-23 21:57:23 +00003153 string OpcodeStr, string Dt, Intrinsic IntOp> {
David Goodwin658ea602009-09-25 18:38:29 +00003154 def v4i16 : N3VLInt3SL16<op24, 0b01, op11_8, IIC_VMACi16D,
Evan Chengf81bf152009-11-23 21:57:23 +00003155 OpcodeStr, !strconcat(Dt,"16"), v4i32, v4i16, IntOp>;
David Goodwin658ea602009-09-25 18:38:29 +00003156 def v2i32 : N3VLInt3SL<op24, 0b10, op11_8, IIC_VMACi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00003157 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, IntOp>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003158}
3159
Bob Wilson5bafff32009-06-22 23:27:02 +00003160// ....then also with element size of 8 bits:
3161multiclass N3VLInt3_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
Anton Korobeynikov95102072010-04-07 18:21:04 +00003162 InstrItinClass itin16, InstrItinClass itin32,
Evan Chengf81bf152009-11-23 21:57:23 +00003163 string OpcodeStr, string Dt, Intrinsic IntOp>
Anton Korobeynikov95102072010-04-07 18:21:04 +00003164 : N3VLInt3_HS<op24, op23, op11_8, op4, itin16, itin32, OpcodeStr, Dt, IntOp> {
3165 def v8i16 : N3VLInt3<op24, op23, 0b00, op11_8, op4, itin16,
Evan Chengf81bf152009-11-23 21:57:23 +00003166 OpcodeStr, !strconcat(Dt, "8"), v8i16, v8i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003167}
3168
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00003169// ....with explicit extend (VABAL).
3170multiclass N3VLIntExtOp_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
3171 InstrItinClass itin, string OpcodeStr, string Dt,
3172 Intrinsic IntOp, SDNode ExtOp, SDNode OpNode> {
3173 def v8i16 : N3VLIntExtOp<op24, op23, 0b00, op11_8, op4, itin,
3174 OpcodeStr, !strconcat(Dt, "8"), v8i16, v8i8,
3175 IntOp, ExtOp, OpNode>;
3176 def v4i32 : N3VLIntExtOp<op24, op23, 0b01, op11_8, op4, itin,
3177 OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16,
3178 IntOp, ExtOp, OpNode>;
3179 def v2i64 : N3VLIntExtOp<op24, op23, 0b10, op11_8, op4, itin,
3180 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32,
3181 IntOp, ExtOp, OpNode>;
3182}
3183
Bob Wilson5bafff32009-06-22 23:27:02 +00003184
Bob Wilson5bafff32009-06-22 23:27:02 +00003185// Neon Pairwise long 2-register intrinsics,
3186// element sizes of 8, 16 and 32 bits:
3187multiclass N2VPLInt_QHS<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
3188 bits<5> op11_7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003189 string OpcodeStr, string Dt, Intrinsic IntOp> {
Bob Wilson5bafff32009-06-22 23:27:02 +00003190 // 64-bit vector types.
3191 def v8i8 : N2VDPLInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003192 OpcodeStr, !strconcat(Dt, "8"), v4i16, v8i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003193 def v4i16 : N2VDPLInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003194 OpcodeStr, !strconcat(Dt, "16"), v2i32, v4i16, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003195 def v2i32 : N2VDPLInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003196 OpcodeStr, !strconcat(Dt, "32"), v1i64, v2i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003197
3198 // 128-bit vector types.
3199 def v16i8 : N2VQPLInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003200 OpcodeStr, !strconcat(Dt, "8"), v8i16, v16i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003201 def v8i16 : N2VQPLInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003202 OpcodeStr, !strconcat(Dt, "16"), v4i32, v8i16, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003203 def v4i32 : N2VQPLInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003204 OpcodeStr, !strconcat(Dt, "32"), v2i64, v4i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003205}
3206
3207
3208// Neon Pairwise long 2-register accumulate intrinsics,
3209// element sizes of 8, 16 and 32 bits:
3210multiclass N2VPLInt2_QHS<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
3211 bits<5> op11_7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003212 string OpcodeStr, string Dt, Intrinsic IntOp> {
Bob Wilson5bafff32009-06-22 23:27:02 +00003213 // 64-bit vector types.
3214 def v8i8 : N2VDPLInt2<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003215 OpcodeStr, !strconcat(Dt, "8"), v4i16, v8i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003216 def v4i16 : N2VDPLInt2<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003217 OpcodeStr, !strconcat(Dt, "16"), v2i32, v4i16, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003218 def v2i32 : N2VDPLInt2<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003219 OpcodeStr, !strconcat(Dt, "32"), v1i64, v2i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003220
3221 // 128-bit vector types.
3222 def v16i8 : N2VQPLInt2<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003223 OpcodeStr, !strconcat(Dt, "8"), v8i16, v16i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003224 def v8i16 : N2VQPLInt2<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003225 OpcodeStr, !strconcat(Dt, "16"), v4i32, v8i16, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003226 def v4i32 : N2VQPLInt2<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003227 OpcodeStr, !strconcat(Dt, "32"), v2i64, v4i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003228}
3229
3230
3231// Neon 2-register vector shift by immediate,
Johnny Chen0a3dc102010-03-26 01:07:59 +00003232// with f of either N2RegVShLFrm or N2RegVShRFrm
Bob Wilson5bafff32009-06-22 23:27:02 +00003233// element sizes of 8, 16, 32 and 64 bits:
Bill Wendling7c6b6082011-03-08 23:48:09 +00003234multiclass N2VShL_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
3235 InstrItinClass itin, string OpcodeStr, string Dt,
3236 SDNode OpNode> {
Bob Wilson5bafff32009-06-22 23:27:02 +00003237 // 64-bit vector types.
Bill Wendling7c6b6082011-03-08 23:48:09 +00003238 def v8i8 : N2VDSh<op24, op23, op11_8, 0, op4, N2RegVShLFrm, itin, i32imm,
Evan Chengf81bf152009-11-23 21:57:23 +00003239 OpcodeStr, !strconcat(Dt, "8"), v8i8, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003240 let Inst{21-19} = 0b001; // imm6 = 001xxx
3241 }
Bill Wendling7c6b6082011-03-08 23:48:09 +00003242 def v4i16 : N2VDSh<op24, op23, op11_8, 0, op4, N2RegVShLFrm, itin, i32imm,
Evan Chengf81bf152009-11-23 21:57:23 +00003243 OpcodeStr, !strconcat(Dt, "16"), v4i16, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003244 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3245 }
Bill Wendling7c6b6082011-03-08 23:48:09 +00003246 def v2i32 : N2VDSh<op24, op23, op11_8, 0, op4, N2RegVShLFrm, itin, i32imm,
Evan Chengf81bf152009-11-23 21:57:23 +00003247 OpcodeStr, !strconcat(Dt, "32"), v2i32, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003248 let Inst{21} = 0b1; // imm6 = 1xxxxx
3249 }
Bill Wendling7c6b6082011-03-08 23:48:09 +00003250 def v1i64 : N2VDSh<op24, op23, op11_8, 1, op4, N2RegVShLFrm, itin, i32imm,
Evan Chengf81bf152009-11-23 21:57:23 +00003251 OpcodeStr, !strconcat(Dt, "64"), v1i64, OpNode>;
Bob Wilson507df402009-10-21 02:15:46 +00003252 // imm6 = xxxxxx
Bob Wilson5bafff32009-06-22 23:27:02 +00003253
3254 // 128-bit vector types.
Bill Wendling7c6b6082011-03-08 23:48:09 +00003255 def v16i8 : N2VQSh<op24, op23, op11_8, 0, op4, N2RegVShLFrm, itin, i32imm,
Evan Chengf81bf152009-11-23 21:57:23 +00003256 OpcodeStr, !strconcat(Dt, "8"), v16i8, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003257 let Inst{21-19} = 0b001; // imm6 = 001xxx
3258 }
Bill Wendling7c6b6082011-03-08 23:48:09 +00003259 def v8i16 : N2VQSh<op24, op23, op11_8, 0, op4, N2RegVShLFrm, itin, i32imm,
Evan Chengf81bf152009-11-23 21:57:23 +00003260 OpcodeStr, !strconcat(Dt, "16"), v8i16, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003261 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3262 }
Bill Wendling7c6b6082011-03-08 23:48:09 +00003263 def v4i32 : N2VQSh<op24, op23, op11_8, 0, op4, N2RegVShLFrm, itin, i32imm,
Evan Chengf81bf152009-11-23 21:57:23 +00003264 OpcodeStr, !strconcat(Dt, "32"), v4i32, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003265 let Inst{21} = 0b1; // imm6 = 1xxxxx
3266 }
Bill Wendling7c6b6082011-03-08 23:48:09 +00003267 def v2i64 : N2VQSh<op24, op23, op11_8, 1, op4, N2RegVShLFrm, itin, i32imm,
3268 OpcodeStr, !strconcat(Dt, "64"), v2i64, OpNode>;
3269 // imm6 = xxxxxx
3270}
3271multiclass N2VShR_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
3272 InstrItinClass itin, string OpcodeStr, string Dt,
3273 SDNode OpNode> {
3274 // 64-bit vector types.
3275 def v8i8 : N2VDSh<op24, op23, op11_8, 0, op4, N2RegVShRFrm, itin, shr_imm8,
3276 OpcodeStr, !strconcat(Dt, "8"), v8i8, OpNode> {
3277 let Inst{21-19} = 0b001; // imm6 = 001xxx
3278 }
3279 def v4i16 : N2VDSh<op24, op23, op11_8, 0, op4, N2RegVShRFrm, itin, shr_imm16,
3280 OpcodeStr, !strconcat(Dt, "16"), v4i16, OpNode> {
3281 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3282 }
3283 def v2i32 : N2VDSh<op24, op23, op11_8, 0, op4, N2RegVShRFrm, itin, shr_imm32,
3284 OpcodeStr, !strconcat(Dt, "32"), v2i32, OpNode> {
3285 let Inst{21} = 0b1; // imm6 = 1xxxxx
3286 }
3287 def v1i64 : N2VDSh<op24, op23, op11_8, 1, op4, N2RegVShRFrm, itin, shr_imm64,
3288 OpcodeStr, !strconcat(Dt, "64"), v1i64, OpNode>;
3289 // imm6 = xxxxxx
3290
3291 // 128-bit vector types.
3292 def v16i8 : N2VQSh<op24, op23, op11_8, 0, op4, N2RegVShRFrm, itin, shr_imm8,
3293 OpcodeStr, !strconcat(Dt, "8"), v16i8, OpNode> {
3294 let Inst{21-19} = 0b001; // imm6 = 001xxx
3295 }
3296 def v8i16 : N2VQSh<op24, op23, op11_8, 0, op4, N2RegVShRFrm, itin, shr_imm16,
3297 OpcodeStr, !strconcat(Dt, "16"), v8i16, OpNode> {
3298 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3299 }
3300 def v4i32 : N2VQSh<op24, op23, op11_8, 0, op4, N2RegVShRFrm, itin, shr_imm32,
3301 OpcodeStr, !strconcat(Dt, "32"), v4i32, OpNode> {
3302 let Inst{21} = 0b1; // imm6 = 1xxxxx
3303 }
3304 def v2i64 : N2VQSh<op24, op23, op11_8, 1, op4, N2RegVShRFrm, itin, shr_imm64,
Evan Chengf81bf152009-11-23 21:57:23 +00003305 OpcodeStr, !strconcat(Dt, "64"), v2i64, OpNode>;
Bob Wilson507df402009-10-21 02:15:46 +00003306 // imm6 = xxxxxx
Bob Wilson5bafff32009-06-22 23:27:02 +00003307}
3308
Bob Wilson5bafff32009-06-22 23:27:02 +00003309// Neon Shift-Accumulate vector operations,
3310// element sizes of 8, 16, 32 and 64 bits:
3311multiclass N2VShAdd_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003312 string OpcodeStr, string Dt, SDNode ShOp> {
Bob Wilson5bafff32009-06-22 23:27:02 +00003313 // 64-bit vector types.
Bill Wendlingc04a9de2011-03-09 00:00:35 +00003314 def v8i8 : N2VDShAdd<op24, op23, op11_8, 0, op4, shr_imm8,
Evan Chengf81bf152009-11-23 21:57:23 +00003315 OpcodeStr, !strconcat(Dt, "8"), v8i8, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00003316 let Inst{21-19} = 0b001; // imm6 = 001xxx
3317 }
Bill Wendlingc04a9de2011-03-09 00:00:35 +00003318 def v4i16 : N2VDShAdd<op24, op23, op11_8, 0, op4, shr_imm16,
Evan Chengf81bf152009-11-23 21:57:23 +00003319 OpcodeStr, !strconcat(Dt, "16"), v4i16, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00003320 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3321 }
Bill Wendlingc04a9de2011-03-09 00:00:35 +00003322 def v2i32 : N2VDShAdd<op24, op23, op11_8, 0, op4, shr_imm32,
Evan Chengf81bf152009-11-23 21:57:23 +00003323 OpcodeStr, !strconcat(Dt, "32"), v2i32, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00003324 let Inst{21} = 0b1; // imm6 = 1xxxxx
3325 }
Bill Wendlingc04a9de2011-03-09 00:00:35 +00003326 def v1i64 : N2VDShAdd<op24, op23, op11_8, 1, op4, shr_imm64,
Evan Chengf81bf152009-11-23 21:57:23 +00003327 OpcodeStr, !strconcat(Dt, "64"), v1i64, ShOp>;
Bob Wilson507df402009-10-21 02:15:46 +00003328 // imm6 = xxxxxx
Bob Wilson5bafff32009-06-22 23:27:02 +00003329
3330 // 128-bit vector types.
Bill Wendlingc04a9de2011-03-09 00:00:35 +00003331 def v16i8 : N2VQShAdd<op24, op23, op11_8, 0, op4, shr_imm8,
Evan Chengf81bf152009-11-23 21:57:23 +00003332 OpcodeStr, !strconcat(Dt, "8"), v16i8, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00003333 let Inst{21-19} = 0b001; // imm6 = 001xxx
3334 }
Bill Wendlingc04a9de2011-03-09 00:00:35 +00003335 def v8i16 : N2VQShAdd<op24, op23, op11_8, 0, op4, shr_imm16,
Evan Chengf81bf152009-11-23 21:57:23 +00003336 OpcodeStr, !strconcat(Dt, "16"), v8i16, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00003337 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3338 }
Bill Wendlingc04a9de2011-03-09 00:00:35 +00003339 def v4i32 : N2VQShAdd<op24, op23, op11_8, 0, op4, shr_imm32,
Evan Chengf81bf152009-11-23 21:57:23 +00003340 OpcodeStr, !strconcat(Dt, "32"), v4i32, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00003341 let Inst{21} = 0b1; // imm6 = 1xxxxx
3342 }
Bill Wendlingc04a9de2011-03-09 00:00:35 +00003343 def v2i64 : N2VQShAdd<op24, op23, op11_8, 1, op4, shr_imm64,
Evan Chengf81bf152009-11-23 21:57:23 +00003344 OpcodeStr, !strconcat(Dt, "64"), v2i64, ShOp>;
Bob Wilson507df402009-10-21 02:15:46 +00003345 // imm6 = xxxxxx
Bob Wilson5bafff32009-06-22 23:27:02 +00003346}
3347
Bob Wilson5bafff32009-06-22 23:27:02 +00003348// Neon Shift-Insert vector operations,
Johnny Chen0a3dc102010-03-26 01:07:59 +00003349// with f of either N2RegVShLFrm or N2RegVShRFrm
Bob Wilson5bafff32009-06-22 23:27:02 +00003350// element sizes of 8, 16, 32 and 64 bits:
Bill Wendling620d0cc2011-03-09 00:33:17 +00003351multiclass N2VShInsL_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
3352 string OpcodeStr> {
Bob Wilson5bafff32009-06-22 23:27:02 +00003353 // 64-bit vector types.
Bill Wendling620d0cc2011-03-09 00:33:17 +00003354 def v8i8 : N2VDShIns<op24, op23, op11_8, 0, op4, i32imm,
3355 N2RegVShLFrm, OpcodeStr, "8", v8i8, NEONvsli> {
Bob Wilson507df402009-10-21 02:15:46 +00003356 let Inst{21-19} = 0b001; // imm6 = 001xxx
3357 }
Bill Wendling620d0cc2011-03-09 00:33:17 +00003358 def v4i16 : N2VDShIns<op24, op23, op11_8, 0, op4, i32imm,
3359 N2RegVShLFrm, OpcodeStr, "16", v4i16, NEONvsli> {
Bob Wilson507df402009-10-21 02:15:46 +00003360 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3361 }
Bill Wendling620d0cc2011-03-09 00:33:17 +00003362 def v2i32 : N2VDShIns<op24, op23, op11_8, 0, op4, i32imm,
3363 N2RegVShLFrm, OpcodeStr, "32", v2i32, NEONvsli> {
Bob Wilson507df402009-10-21 02:15:46 +00003364 let Inst{21} = 0b1; // imm6 = 1xxxxx
3365 }
Bill Wendling620d0cc2011-03-09 00:33:17 +00003366 def v1i64 : N2VDShIns<op24, op23, op11_8, 1, op4, i32imm,
3367 N2RegVShLFrm, OpcodeStr, "64", v1i64, NEONvsli>;
Bob Wilson507df402009-10-21 02:15:46 +00003368 // imm6 = xxxxxx
Bob Wilson5bafff32009-06-22 23:27:02 +00003369
3370 // 128-bit vector types.
Bill Wendling620d0cc2011-03-09 00:33:17 +00003371 def v16i8 : N2VQShIns<op24, op23, op11_8, 0, op4, i32imm,
3372 N2RegVShLFrm, OpcodeStr, "8", v16i8, NEONvsli> {
Bob Wilson507df402009-10-21 02:15:46 +00003373 let Inst{21-19} = 0b001; // imm6 = 001xxx
3374 }
Bill Wendling620d0cc2011-03-09 00:33:17 +00003375 def v8i16 : N2VQShIns<op24, op23, op11_8, 0, op4, i32imm,
3376 N2RegVShLFrm, OpcodeStr, "16", v8i16, NEONvsli> {
Bob Wilson507df402009-10-21 02:15:46 +00003377 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3378 }
Bill Wendling620d0cc2011-03-09 00:33:17 +00003379 def v4i32 : N2VQShIns<op24, op23, op11_8, 0, op4, i32imm,
3380 N2RegVShLFrm, OpcodeStr, "32", v4i32, NEONvsli> {
Bob Wilson507df402009-10-21 02:15:46 +00003381 let Inst{21} = 0b1; // imm6 = 1xxxxx
3382 }
Bill Wendling620d0cc2011-03-09 00:33:17 +00003383 def v2i64 : N2VQShIns<op24, op23, op11_8, 1, op4, i32imm,
3384 N2RegVShLFrm, OpcodeStr, "64", v2i64, NEONvsli>;
3385 // imm6 = xxxxxx
3386}
3387multiclass N2VShInsR_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
3388 string OpcodeStr> {
3389 // 64-bit vector types.
3390 def v8i8 : N2VDShIns<op24, op23, op11_8, 0, op4, shr_imm8,
3391 N2RegVShRFrm, OpcodeStr, "8", v8i8, NEONvsri> {
3392 let Inst{21-19} = 0b001; // imm6 = 001xxx
3393 }
3394 def v4i16 : N2VDShIns<op24, op23, op11_8, 0, op4, shr_imm16,
3395 N2RegVShRFrm, OpcodeStr, "16", v4i16, NEONvsri> {
3396 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3397 }
3398 def v2i32 : N2VDShIns<op24, op23, op11_8, 0, op4, shr_imm32,
3399 N2RegVShRFrm, OpcodeStr, "32", v2i32, NEONvsri> {
3400 let Inst{21} = 0b1; // imm6 = 1xxxxx
3401 }
3402 def v1i64 : N2VDShIns<op24, op23, op11_8, 1, op4, shr_imm64,
3403 N2RegVShRFrm, OpcodeStr, "64", v1i64, NEONvsri>;
3404 // imm6 = xxxxxx
3405
3406 // 128-bit vector types.
3407 def v16i8 : N2VQShIns<op24, op23, op11_8, 0, op4, shr_imm8,
3408 N2RegVShRFrm, OpcodeStr, "8", v16i8, NEONvsri> {
3409 let Inst{21-19} = 0b001; // imm6 = 001xxx
3410 }
3411 def v8i16 : N2VQShIns<op24, op23, op11_8, 0, op4, shr_imm16,
3412 N2RegVShRFrm, OpcodeStr, "16", v8i16, NEONvsri> {
3413 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3414 }
3415 def v4i32 : N2VQShIns<op24, op23, op11_8, 0, op4, shr_imm32,
3416 N2RegVShRFrm, OpcodeStr, "32", v4i32, NEONvsri> {
3417 let Inst{21} = 0b1; // imm6 = 1xxxxx
3418 }
3419 def v2i64 : N2VQShIns<op24, op23, op11_8, 1, op4, shr_imm64,
3420 N2RegVShRFrm, OpcodeStr, "64", v2i64, NEONvsri>;
Bob Wilson507df402009-10-21 02:15:46 +00003421 // imm6 = xxxxxx
3422}
3423
3424// Neon Shift Long operations,
3425// element sizes of 8, 16, 32 bits:
3426multiclass N2VLSh_QHS<bit op24, bit op23, bits<4> op11_8, bit op7, bit op6,
Evan Chengf81bf152009-11-23 21:57:23 +00003427 bit op4, string OpcodeStr, string Dt, SDNode OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003428 def v8i16 : N2VLSh<op24, op23, op11_8, op7, op6, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003429 OpcodeStr, !strconcat(Dt, "8"), v8i16, v8i8, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003430 let Inst{21-19} = 0b001; // imm6 = 001xxx
3431 }
3432 def v4i32 : N2VLSh<op24, op23, op11_8, op7, op6, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003433 OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003434 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3435 }
3436 def v2i64 : N2VLSh<op24, op23, op11_8, op7, op6, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003437 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003438 let Inst{21} = 0b1; // imm6 = 1xxxxx
3439 }
3440}
3441
3442// Neon Shift Narrow operations,
3443// element sizes of 16, 32, 64 bits:
3444multiclass N2VNSh_HSD<bit op24, bit op23, bits<4> op11_8, bit op7, bit op6,
Evan Chengf81bf152009-11-23 21:57:23 +00003445 bit op4, InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson507df402009-10-21 02:15:46 +00003446 SDNode OpNode> {
3447 def v8i8 : N2VNSh<op24, op23, op11_8, op7, op6, op4, itin,
Bill Wendlinga656b632011-03-01 01:00:59 +00003448 OpcodeStr, !strconcat(Dt, "16"),
Bill Wendling3116dce2011-03-07 23:38:41 +00003449 v8i8, v8i16, shr_imm8, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003450 let Inst{21-19} = 0b001; // imm6 = 001xxx
3451 }
3452 def v4i16 : N2VNSh<op24, op23, op11_8, op7, op6, op4, itin,
Bill Wendlinga656b632011-03-01 01:00:59 +00003453 OpcodeStr, !strconcat(Dt, "32"),
Bill Wendling3116dce2011-03-07 23:38:41 +00003454 v4i16, v4i32, shr_imm16, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003455 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3456 }
3457 def v2i32 : N2VNSh<op24, op23, op11_8, op7, op6, op4, itin,
Bill Wendlinga656b632011-03-01 01:00:59 +00003458 OpcodeStr, !strconcat(Dt, "64"),
Bill Wendling3116dce2011-03-07 23:38:41 +00003459 v2i32, v2i64, shr_imm32, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003460 let Inst{21} = 0b1; // imm6 = 1xxxxx
3461 }
Bob Wilson5bafff32009-06-22 23:27:02 +00003462}
3463
3464//===----------------------------------------------------------------------===//
3465// Instruction Definitions.
3466//===----------------------------------------------------------------------===//
3467
3468// Vector Add Operations.
3469
3470// VADD : Vector Add (integer and floating-point)
Evan Chengf81bf152009-11-23 21:57:23 +00003471defm VADD : N3V_QHSD<0, 0, 0b1000, 0, IIC_VBINiD, IIC_VBINiQ, "vadd", "i",
Evan Chengac0869d2009-11-21 06:21:52 +00003472 add, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00003473def VADDfd : N3VD<0, 0, 0b00, 0b1101, 0, IIC_VBIND, "vadd", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00003474 v2f32, v2f32, fadd, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00003475def VADDfq : N3VQ<0, 0, 0b00, 0b1101, 0, IIC_VBINQ, "vadd", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00003476 v4f32, v4f32, fadd, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003477// VADDL : Vector Add Long (Q = D + D)
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003478defm VADDLs : N3VLExt_QHS<0,1,0b0000,0, IIC_VSHLiD, IIC_VSHLiD,
3479 "vaddl", "s", add, sext, 1>;
3480defm VADDLu : N3VLExt_QHS<1,1,0b0000,0, IIC_VSHLiD, IIC_VSHLiD,
3481 "vaddl", "u", add, zext, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003482// VADDW : Vector Add Wide (Q = Q + D)
Bob Wilson04d6c282010-08-29 05:57:34 +00003483defm VADDWs : N3VW_QHS<0,1,0b0001,0, "vaddw", "s", add, sext, 0>;
3484defm VADDWu : N3VW_QHS<1,1,0b0001,0, "vaddw", "u", add, zext, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003485// VHADD : Vector Halving Add
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003486defm VHADDs : N3VInt_QHS<0, 0, 0b0000, 0, N3RegFrm,
3487 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
3488 "vhadd", "s", int_arm_neon_vhadds, 1>;
3489defm VHADDu : N3VInt_QHS<1, 0, 0b0000, 0, N3RegFrm,
3490 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
3491 "vhadd", "u", int_arm_neon_vhaddu, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003492// VRHADD : Vector Rounding Halving Add
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003493defm VRHADDs : N3VInt_QHS<0, 0, 0b0001, 0, N3RegFrm,
3494 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
3495 "vrhadd", "s", int_arm_neon_vrhadds, 1>;
3496defm VRHADDu : N3VInt_QHS<1, 0, 0b0001, 0, N3RegFrm,
3497 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
3498 "vrhadd", "u", int_arm_neon_vrhaddu, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003499// VQADD : Vector Saturating Add
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003500defm VQADDs : N3VInt_QHSD<0, 0, 0b0000, 1, N3RegFrm,
3501 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
3502 "vqadd", "s", int_arm_neon_vqadds, 1>;
3503defm VQADDu : N3VInt_QHSD<1, 0, 0b0000, 1, N3RegFrm,
3504 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
3505 "vqadd", "u", int_arm_neon_vqaddu, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003506// VADDHN : Vector Add and Narrow Returning High Half (D = Q + Q)
Evan Chengf81bf152009-11-23 21:57:23 +00003507defm VADDHN : N3VNInt_HSD<0,1,0b0100,0, "vaddhn", "i",
3508 int_arm_neon_vaddhn, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003509// VRADDHN : Vector Rounding Add and Narrow Returning High Half (D = Q + Q)
Evan Chengf81bf152009-11-23 21:57:23 +00003510defm VRADDHN : N3VNInt_HSD<1,1,0b0100,0, "vraddhn", "i",
3511 int_arm_neon_vraddhn, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003512
3513// Vector Multiply Operations.
3514
3515// VMUL : Vector Multiply (integer, polynomial and floating-point)
Evan Chengac0869d2009-11-21 06:21:52 +00003516defm VMUL : N3V_QHS<0, 0, 0b1001, 1, IIC_VMULi16D, IIC_VMULi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00003517 IIC_VMULi16Q, IIC_VMULi32Q, "vmul", "i", mul, 1>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003518def VMULpd : N3VDInt<1, 0, 0b00, 0b1001, 1, N3RegFrm, IIC_VMULi16D, "vmul",
3519 "p8", v8i8, v8i8, int_arm_neon_vmulp, 1>;
3520def VMULpq : N3VQInt<1, 0, 0b00, 0b1001, 1, N3RegFrm, IIC_VMULi16Q, "vmul",
3521 "p8", v16i8, v16i8, int_arm_neon_vmulp, 1>;
Evan Cheng08cec1e2010-10-11 23:41:41 +00003522def VMULfd : N3VD<1, 0, 0b00, 0b1101, 1, IIC_VFMULD, "vmul", "f32",
Bob Wilson9abe19d2010-02-17 00:31:29 +00003523 v2f32, v2f32, fmul, 1>;
Evan Cheng08cec1e2010-10-11 23:41:41 +00003524def VMULfq : N3VQ<1, 0, 0b00, 0b1101, 1, IIC_VFMULQ, "vmul", "f32",
Bob Wilson9abe19d2010-02-17 00:31:29 +00003525 v4f32, v4f32, fmul, 1>;
3526defm VMULsl : N3VSL_HS<0b1000, "vmul", "i", mul>;
3527def VMULslfd : N3VDSL<0b10, 0b1001, IIC_VBIND, "vmul", "f32", v2f32, fmul>;
3528def VMULslfq : N3VQSL<0b10, 0b1001, IIC_VBINQ, "vmul", "f32", v4f32,
3529 v2f32, fmul>;
3530
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003531def : Pat<(v8i16 (mul (v8i16 QPR:$src1),
3532 (v8i16 (NEONvduplane (v8i16 QPR:$src2), imm:$lane)))),
3533 (v8i16 (VMULslv8i16 (v8i16 QPR:$src1),
3534 (v4i16 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003535 (DSubReg_i16_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003536 (SubReg_i16_lane imm:$lane)))>;
3537def : Pat<(v4i32 (mul (v4i32 QPR:$src1),
3538 (v4i32 (NEONvduplane (v4i32 QPR:$src2), imm:$lane)))),
3539 (v4i32 (VMULslv4i32 (v4i32 QPR:$src1),
3540 (v2i32 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003541 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003542 (SubReg_i32_lane imm:$lane)))>;
3543def : Pat<(v4f32 (fmul (v4f32 QPR:$src1),
3544 (v4f32 (NEONvduplane (v4f32 QPR:$src2), imm:$lane)))),
3545 (v4f32 (VMULslfq (v4f32 QPR:$src1),
3546 (v2f32 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003547 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003548 (SubReg_i32_lane imm:$lane)))>;
3549
Bob Wilson5bafff32009-06-22 23:27:02 +00003550// VQDMULH : Vector Saturating Doubling Multiply Returning High Half
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003551defm VQDMULH : N3VInt_HS<0, 0, 0b1011, 0, N3RegFrm, IIC_VMULi16D, IIC_VMULi32D,
Jim Grosbach1251e1a2010-11-18 01:39:50 +00003552 IIC_VMULi16Q, IIC_VMULi32Q,
Evan Chengf81bf152009-11-23 21:57:23 +00003553 "vqdmulh", "s", int_arm_neon_vqdmulh, 1>;
David Goodwin658ea602009-09-25 18:38:29 +00003554defm VQDMULHsl: N3VIntSL_HS<0b1100, IIC_VMULi16D, IIC_VMULi32D,
3555 IIC_VMULi16Q, IIC_VMULi32Q,
Evan Chengf81bf152009-11-23 21:57:23 +00003556 "vqdmulh", "s", int_arm_neon_vqdmulh>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003557def : Pat<(v8i16 (int_arm_neon_vqdmulh (v8i16 QPR:$src1),
Evan Chengac0869d2009-11-21 06:21:52 +00003558 (v8i16 (NEONvduplane (v8i16 QPR:$src2),
3559 imm:$lane)))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003560 (v8i16 (VQDMULHslv8i16 (v8i16 QPR:$src1),
3561 (v4i16 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003562 (DSubReg_i16_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003563 (SubReg_i16_lane imm:$lane)))>;
3564def : Pat<(v4i32 (int_arm_neon_vqdmulh (v4i32 QPR:$src1),
Evan Chengac0869d2009-11-21 06:21:52 +00003565 (v4i32 (NEONvduplane (v4i32 QPR:$src2),
3566 imm:$lane)))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003567 (v4i32 (VQDMULHslv4i32 (v4i32 QPR:$src1),
3568 (v2i32 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003569 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003570 (SubReg_i32_lane imm:$lane)))>;
3571
Bob Wilson5bafff32009-06-22 23:27:02 +00003572// VQRDMULH : Vector Rounding Saturating Doubling Multiply Returning High Half
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003573defm VQRDMULH : N3VInt_HS<1, 0, 0b1011, 0, N3RegFrm,
3574 IIC_VMULi16D,IIC_VMULi32D,IIC_VMULi16Q,IIC_VMULi32Q,
Evan Chengf81bf152009-11-23 21:57:23 +00003575 "vqrdmulh", "s", int_arm_neon_vqrdmulh, 1>;
David Goodwin658ea602009-09-25 18:38:29 +00003576defm VQRDMULHsl : N3VIntSL_HS<0b1101, IIC_VMULi16D, IIC_VMULi32D,
3577 IIC_VMULi16Q, IIC_VMULi32Q,
Evan Chengf81bf152009-11-23 21:57:23 +00003578 "vqrdmulh", "s", int_arm_neon_vqrdmulh>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003579def : Pat<(v8i16 (int_arm_neon_vqrdmulh (v8i16 QPR:$src1),
Evan Chengac0869d2009-11-21 06:21:52 +00003580 (v8i16 (NEONvduplane (v8i16 QPR:$src2),
3581 imm:$lane)))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003582 (v8i16 (VQRDMULHslv8i16 (v8i16 QPR:$src1),
3583 (v4i16 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003584 (DSubReg_i16_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003585 (SubReg_i16_lane imm:$lane)))>;
3586def : Pat<(v4i32 (int_arm_neon_vqrdmulh (v4i32 QPR:$src1),
Evan Chengac0869d2009-11-21 06:21:52 +00003587 (v4i32 (NEONvduplane (v4i32 QPR:$src2),
3588 imm:$lane)))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003589 (v4i32 (VQRDMULHslv4i32 (v4i32 QPR:$src1),
3590 (v2i32 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003591 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003592 (SubReg_i32_lane imm:$lane)))>;
3593
Bob Wilson5bafff32009-06-22 23:27:02 +00003594// VMULL : Vector Multiply Long (integer and polynomial) (Q = D * D)
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003595defm VMULLs : N3VL_QHS<0,1,0b1100,0, IIC_VMULi16D, IIC_VMULi32D,
3596 "vmull", "s", NEONvmulls, 1>;
3597defm VMULLu : N3VL_QHS<1,1,0b1100,0, IIC_VMULi16D, IIC_VMULi32D,
3598 "vmull", "u", NEONvmullu, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00003599def VMULLp : N3VLInt<0, 1, 0b00, 0b1110, 0, IIC_VMULi16D, "vmull", "p8",
Evan Chengac0869d2009-11-21 06:21:52 +00003600 v8i16, v8i8, int_arm_neon_vmullp, 1>;
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003601defm VMULLsls : N3VLSL_HS<0, 0b1010, IIC_VMULi16D, "vmull", "s", NEONvmulls>;
3602defm VMULLslu : N3VLSL_HS<1, 0b1010, IIC_VMULi16D, "vmull", "u", NEONvmullu>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003603
Bob Wilson5bafff32009-06-22 23:27:02 +00003604// VQDMULL : Vector Saturating Doubling Multiply Long (Q = D * D)
Anton Korobeynikovecc64062010-04-07 18:21:10 +00003605defm VQDMULL : N3VLInt_HS<0,1,0b1101,0, IIC_VMULi16D, IIC_VMULi32D,
3606 "vqdmull", "s", int_arm_neon_vqdmull, 1>;
3607defm VQDMULLsl: N3VLIntSL_HS<0, 0b1011, IIC_VMULi16D,
3608 "vqdmull", "s", int_arm_neon_vqdmull>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003609
3610// Vector Multiply-Accumulate and Multiply-Subtract Operations.
3611
3612// VMLA : Vector Multiply Accumulate (integer and floating-point)
David Goodwin658ea602009-09-25 18:38:29 +00003613defm VMLA : N3VMulOp_QHS<0, 0, 0b1001, 0, IIC_VMACi16D, IIC_VMACi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00003614 IIC_VMACi16Q, IIC_VMACi32Q, "vmla", "i", add>;
3615def VMLAfd : N3VDMulOp<0, 0, 0b00, 0b1101, 1, IIC_VMACD, "vmla", "f32",
Evan Cheng48575f62010-12-05 22:04:16 +00003616 v2f32, fmul_su, fadd_mlx>,
3617 Requires<[HasNEON, UseFPVMLx]>;
Evan Chengf81bf152009-11-23 21:57:23 +00003618def VMLAfq : N3VQMulOp<0, 0, 0b00, 0b1101, 1, IIC_VMACQ, "vmla", "f32",
Evan Cheng48575f62010-12-05 22:04:16 +00003619 v4f32, fmul_su, fadd_mlx>,
3620 Requires<[HasNEON, UseFPVMLx]>;
David Goodwin658ea602009-09-25 18:38:29 +00003621defm VMLAsl : N3VMulOpSL_HS<0b0000, IIC_VMACi16D, IIC_VMACi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00003622 IIC_VMACi16Q, IIC_VMACi32Q, "vmla", "i", add>;
3623def VMLAslfd : N3VDMulOpSL<0b10, 0b0001, IIC_VMACD, "vmla", "f32",
Evan Cheng48575f62010-12-05 22:04:16 +00003624 v2f32, fmul_su, fadd_mlx>,
3625 Requires<[HasNEON, UseFPVMLx]>;
Evan Chengf81bf152009-11-23 21:57:23 +00003626def VMLAslfq : N3VQMulOpSL<0b10, 0b0001, IIC_VMACQ, "vmla", "f32",
Evan Cheng48575f62010-12-05 22:04:16 +00003627 v4f32, v2f32, fmul_su, fadd_mlx>,
3628 Requires<[HasNEON, UseFPVMLx]>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003629
3630def : Pat<(v8i16 (add (v8i16 QPR:$src1),
Bob Wilson9abe19d2010-02-17 00:31:29 +00003631 (mul (v8i16 QPR:$src2),
3632 (v8i16 (NEONvduplane (v8i16 QPR:$src3), imm:$lane))))),
3633 (v8i16 (VMLAslv8i16 (v8i16 QPR:$src1), (v8i16 QPR:$src2),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003634 (v4i16 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003635 (DSubReg_i16_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003636 (SubReg_i16_lane imm:$lane)))>;
3637
3638def : Pat<(v4i32 (add (v4i32 QPR:$src1),
Bob Wilson9abe19d2010-02-17 00:31:29 +00003639 (mul (v4i32 QPR:$src2),
3640 (v4i32 (NEONvduplane (v4i32 QPR:$src3), imm:$lane))))),
3641 (v4i32 (VMLAslv4i32 (v4i32 QPR:$src1), (v4i32 QPR:$src2),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003642 (v2i32 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003643 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003644 (SubReg_i32_lane imm:$lane)))>;
3645
Evan Cheng48575f62010-12-05 22:04:16 +00003646def : Pat<(v4f32 (fadd_mlx (v4f32 QPR:$src1),
3647 (fmul_su (v4f32 QPR:$src2),
Bob Wilson9abe19d2010-02-17 00:31:29 +00003648 (v4f32 (NEONvduplane (v4f32 QPR:$src3), imm:$lane))))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003649 (v4f32 (VMLAslfq (v4f32 QPR:$src1),
3650 (v4f32 QPR:$src2),
3651 (v2f32 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003652 (DSubReg_i32_reg imm:$lane))),
Evan Cheng48575f62010-12-05 22:04:16 +00003653 (SubReg_i32_lane imm:$lane)))>,
3654 Requires<[HasNEON, UseFPVMLx]>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003655
Bob Wilson5bafff32009-06-22 23:27:02 +00003656// VMLAL : Vector Multiply Accumulate Long (Q += D * D)
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003657defm VMLALs : N3VLMulOp_QHS<0,1,0b1000,0, IIC_VMACi16D, IIC_VMACi32D,
3658 "vmlal", "s", NEONvmulls, add>;
3659defm VMLALu : N3VLMulOp_QHS<1,1,0b1000,0, IIC_VMACi16D, IIC_VMACi32D,
3660 "vmlal", "u", NEONvmullu, add>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003661
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003662defm VMLALsls : N3VLMulOpSL_HS<0, 0b0010, "vmlal", "s", NEONvmulls, add>;
3663defm VMLALslu : N3VLMulOpSL_HS<1, 0b0010, "vmlal", "u", NEONvmullu, add>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003664
Bob Wilson5bafff32009-06-22 23:27:02 +00003665// VQDMLAL : Vector Saturating Doubling Multiply Accumulate Long (Q += D * D)
Anton Korobeynikov95102072010-04-07 18:21:04 +00003666defm VQDMLAL : N3VLInt3_HS<0, 1, 0b1001, 0, IIC_VMACi16D, IIC_VMACi32D,
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00003667 "vqdmlal", "s", int_arm_neon_vqdmlal>;
Evan Chengf81bf152009-11-23 21:57:23 +00003668defm VQDMLALsl: N3VLInt3SL_HS<0, 0b0011, "vqdmlal", "s", int_arm_neon_vqdmlal>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003669
Bob Wilson5bafff32009-06-22 23:27:02 +00003670// VMLS : Vector Multiply Subtract (integer and floating-point)
Bob Wilson8f07b9e2009-10-03 04:41:21 +00003671defm VMLS : N3VMulOp_QHS<1, 0, 0b1001, 0, IIC_VMACi16D, IIC_VMACi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00003672 IIC_VMACi16Q, IIC_VMACi32Q, "vmls", "i", sub>;
3673def VMLSfd : N3VDMulOp<0, 0, 0b10, 0b1101, 1, IIC_VMACD, "vmls", "f32",
Evan Cheng48575f62010-12-05 22:04:16 +00003674 v2f32, fmul_su, fsub_mlx>,
3675 Requires<[HasNEON, UseFPVMLx]>;
Evan Chengf81bf152009-11-23 21:57:23 +00003676def VMLSfq : N3VQMulOp<0, 0, 0b10, 0b1101, 1, IIC_VMACQ, "vmls", "f32",
Evan Cheng48575f62010-12-05 22:04:16 +00003677 v4f32, fmul_su, fsub_mlx>,
3678 Requires<[HasNEON, UseFPVMLx]>;
David Goodwin658ea602009-09-25 18:38:29 +00003679defm VMLSsl : N3VMulOpSL_HS<0b0100, IIC_VMACi16D, IIC_VMACi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00003680 IIC_VMACi16Q, IIC_VMACi32Q, "vmls", "i", sub>;
3681def VMLSslfd : N3VDMulOpSL<0b10, 0b0101, IIC_VMACD, "vmls", "f32",
Evan Cheng48575f62010-12-05 22:04:16 +00003682 v2f32, fmul_su, fsub_mlx>,
3683 Requires<[HasNEON, UseFPVMLx]>;
Evan Chengf81bf152009-11-23 21:57:23 +00003684def VMLSslfq : N3VQMulOpSL<0b10, 0b0101, IIC_VMACQ, "vmls", "f32",
Evan Cheng48575f62010-12-05 22:04:16 +00003685 v4f32, v2f32, fmul_su, fsub_mlx>,
3686 Requires<[HasNEON, UseFPVMLx]>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003687
3688def : Pat<(v8i16 (sub (v8i16 QPR:$src1),
Bob Wilson9abe19d2010-02-17 00:31:29 +00003689 (mul (v8i16 QPR:$src2),
3690 (v8i16 (NEONvduplane (v8i16 QPR:$src3), imm:$lane))))),
3691 (v8i16 (VMLSslv8i16 (v8i16 QPR:$src1), (v8i16 QPR:$src2),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003692 (v4i16 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003693 (DSubReg_i16_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003694 (SubReg_i16_lane imm:$lane)))>;
3695
3696def : Pat<(v4i32 (sub (v4i32 QPR:$src1),
Bob Wilson9abe19d2010-02-17 00:31:29 +00003697 (mul (v4i32 QPR:$src2),
3698 (v4i32 (NEONvduplane (v4i32 QPR:$src3), imm:$lane))))),
3699 (v4i32 (VMLSslv4i32 (v4i32 QPR:$src1), (v4i32 QPR:$src2),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003700 (v2i32 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003701 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003702 (SubReg_i32_lane imm:$lane)))>;
3703
Evan Cheng48575f62010-12-05 22:04:16 +00003704def : Pat<(v4f32 (fsub_mlx (v4f32 QPR:$src1),
3705 (fmul_su (v4f32 QPR:$src2),
Bob Wilson9abe19d2010-02-17 00:31:29 +00003706 (v4f32 (NEONvduplane (v4f32 QPR:$src3), imm:$lane))))),
3707 (v4f32 (VMLSslfq (v4f32 QPR:$src1), (v4f32 QPR:$src2),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003708 (v2f32 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003709 (DSubReg_i32_reg imm:$lane))),
Evan Cheng48575f62010-12-05 22:04:16 +00003710 (SubReg_i32_lane imm:$lane)))>,
3711 Requires<[HasNEON, UseFPVMLx]>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003712
Bob Wilson5bafff32009-06-22 23:27:02 +00003713// VMLSL : Vector Multiply Subtract Long (Q -= D * D)
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003714defm VMLSLs : N3VLMulOp_QHS<0,1,0b1010,0, IIC_VMACi16D, IIC_VMACi32D,
3715 "vmlsl", "s", NEONvmulls, sub>;
3716defm VMLSLu : N3VLMulOp_QHS<1,1,0b1010,0, IIC_VMACi16D, IIC_VMACi32D,
3717 "vmlsl", "u", NEONvmullu, sub>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003718
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003719defm VMLSLsls : N3VLMulOpSL_HS<0, 0b0110, "vmlsl", "s", NEONvmulls, sub>;
3720defm VMLSLslu : N3VLMulOpSL_HS<1, 0b0110, "vmlsl", "u", NEONvmullu, sub>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003721
Bob Wilson5bafff32009-06-22 23:27:02 +00003722// VQDMLSL : Vector Saturating Doubling Multiply Subtract Long (Q -= D * D)
Anton Korobeynikov95102072010-04-07 18:21:04 +00003723defm VQDMLSL : N3VLInt3_HS<0, 1, 0b1011, 0, IIC_VMACi16D, IIC_VMACi32D,
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00003724 "vqdmlsl", "s", int_arm_neon_vqdmlsl>;
Evan Chengf81bf152009-11-23 21:57:23 +00003725defm VQDMLSLsl: N3VLInt3SL_HS<0, 0b111, "vqdmlsl", "s", int_arm_neon_vqdmlsl>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003726
3727// Vector Subtract Operations.
3728
3729// VSUB : Vector Subtract (integer and floating-point)
Evan Chengac0869d2009-11-21 06:21:52 +00003730defm VSUB : N3V_QHSD<1, 0, 0b1000, 0, IIC_VSUBiD, IIC_VSUBiQ,
Evan Chengf81bf152009-11-23 21:57:23 +00003731 "vsub", "i", sub, 0>;
3732def VSUBfd : N3VD<0, 0, 0b10, 0b1101, 0, IIC_VBIND, "vsub", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00003733 v2f32, v2f32, fsub, 0>;
Evan Chengf81bf152009-11-23 21:57:23 +00003734def VSUBfq : N3VQ<0, 0, 0b10, 0b1101, 0, IIC_VBINQ, "vsub", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00003735 v4f32, v4f32, fsub, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003736// VSUBL : Vector Subtract Long (Q = D - D)
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003737defm VSUBLs : N3VLExt_QHS<0,1,0b0010,0, IIC_VSHLiD, IIC_VSHLiD,
3738 "vsubl", "s", sub, sext, 0>;
3739defm VSUBLu : N3VLExt_QHS<1,1,0b0010,0, IIC_VSHLiD, IIC_VSHLiD,
3740 "vsubl", "u", sub, zext, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003741// VSUBW : Vector Subtract Wide (Q = Q - D)
Bob Wilson04d6c282010-08-29 05:57:34 +00003742defm VSUBWs : N3VW_QHS<0,1,0b0011,0, "vsubw", "s", sub, sext, 0>;
3743defm VSUBWu : N3VW_QHS<1,1,0b0011,0, "vsubw", "u", sub, zext, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003744// VHSUB : Vector Halving Subtract
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003745defm VHSUBs : N3VInt_QHS<0, 0, 0b0010, 0, N3RegFrm,
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003746 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00003747 "vhsub", "s", int_arm_neon_vhsubs, 0>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003748defm VHSUBu : N3VInt_QHS<1, 0, 0b0010, 0, N3RegFrm,
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003749 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00003750 "vhsub", "u", int_arm_neon_vhsubu, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003751// VQSUB : Vector Saturing Subtract
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003752defm VQSUBs : N3VInt_QHSD<0, 0, 0b0010, 1, N3RegFrm,
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003753 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00003754 "vqsub", "s", int_arm_neon_vqsubs, 0>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003755defm VQSUBu : N3VInt_QHSD<1, 0, 0b0010, 1, N3RegFrm,
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003756 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00003757 "vqsub", "u", int_arm_neon_vqsubu, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003758// VSUBHN : Vector Subtract and Narrow Returning High Half (D = Q - Q)
Evan Chengf81bf152009-11-23 21:57:23 +00003759defm VSUBHN : N3VNInt_HSD<0,1,0b0110,0, "vsubhn", "i",
3760 int_arm_neon_vsubhn, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003761// VRSUBHN : Vector Rounding Subtract and Narrow Returning High Half (D=Q-Q)
Evan Chengf81bf152009-11-23 21:57:23 +00003762defm VRSUBHN : N3VNInt_HSD<1,1,0b0110,0, "vrsubhn", "i",
3763 int_arm_neon_vrsubhn, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003764
3765// Vector Comparisons.
3766
3767// VCEQ : Vector Compare Equal
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003768defm VCEQ : N3V_QHS<1, 0, 0b1000, 1, IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q,
3769 IIC_VSUBi4Q, "vceq", "i", NEONvceq, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00003770def VCEQfd : N3VD<0,0,0b00,0b1110,0, IIC_VBIND, "vceq", "f32", v2i32, v2f32,
Evan Chengac0869d2009-11-21 06:21:52 +00003771 NEONvceq, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00003772def VCEQfq : N3VQ<0,0,0b00,0b1110,0, IIC_VBINQ, "vceq", "f32", v4i32, v4f32,
Evan Chengac0869d2009-11-21 06:21:52 +00003773 NEONvceq, 1>;
Owen Andersonc24cb352010-11-08 23:21:22 +00003774
Johnny Chen363ac582010-02-23 01:42:58 +00003775defm VCEQz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00010, 0, "vceq", "i",
Owen Andersonca6945e2010-12-01 00:28:25 +00003776 "$Vd, $Vm, #0", NEONvceqz>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00003777
Bob Wilson5bafff32009-06-22 23:27:02 +00003778// VCGE : Vector Compare Greater Than or Equal
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003779defm VCGEs : N3V_QHS<0, 0, 0b0011, 1, IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q,
3780 IIC_VSUBi4Q, "vcge", "s", NEONvcge, 0>;
Jim Grosbach1251e1a2010-11-18 01:39:50 +00003781defm VCGEu : N3V_QHS<1, 0, 0b0011, 1, IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q,
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003782 IIC_VSUBi4Q, "vcge", "u", NEONvcgeu, 0>;
Johnny Chen69631b12010-03-24 21:25:07 +00003783def VCGEfd : N3VD<1,0,0b00,0b1110,0, IIC_VBIND, "vcge", "f32", v2i32, v2f32,
3784 NEONvcge, 0>;
Evan Chengf81bf152009-11-23 21:57:23 +00003785def VCGEfq : N3VQ<1,0,0b00,0b1110,0, IIC_VBINQ, "vcge", "f32", v4i32, v4f32,
Evan Chengac0869d2009-11-21 06:21:52 +00003786 NEONvcge, 0>;
Owen Andersonc24cb352010-11-08 23:21:22 +00003787
Johnny Chen363ac582010-02-23 01:42:58 +00003788defm VCGEz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00001, 0, "vcge", "s",
Owen Andersonca6945e2010-12-01 00:28:25 +00003789 "$Vd, $Vm, #0", NEONvcgez>;
Johnny Chen363ac582010-02-23 01:42:58 +00003790defm VCLEz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00011, 0, "vcle", "s",
Owen Andersonca6945e2010-12-01 00:28:25 +00003791 "$Vd, $Vm, #0", NEONvclez>;
Johnny Chen363ac582010-02-23 01:42:58 +00003792
Bob Wilson5bafff32009-06-22 23:27:02 +00003793// VCGT : Vector Compare Greater Than
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003794defm VCGTs : N3V_QHS<0, 0, 0b0011, 0, IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q,
3795 IIC_VSUBi4Q, "vcgt", "s", NEONvcgt, 0>;
3796defm VCGTu : N3V_QHS<1, 0, 0b0011, 0, IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q,
3797 IIC_VSUBi4Q, "vcgt", "u", NEONvcgtu, 0>;
Evan Chengf81bf152009-11-23 21:57:23 +00003798def VCGTfd : N3VD<1,0,0b10,0b1110,0, IIC_VBIND, "vcgt", "f32", v2i32, v2f32,
Evan Chengac0869d2009-11-21 06:21:52 +00003799 NEONvcgt, 0>;
Evan Chengf81bf152009-11-23 21:57:23 +00003800def VCGTfq : N3VQ<1,0,0b10,0b1110,0, IIC_VBINQ, "vcgt", "f32", v4i32, v4f32,
Evan Chengac0869d2009-11-21 06:21:52 +00003801 NEONvcgt, 0>;
Owen Andersonc24cb352010-11-08 23:21:22 +00003802
Johnny Chen363ac582010-02-23 01:42:58 +00003803defm VCGTz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00000, 0, "vcgt", "s",
Owen Andersonca6945e2010-12-01 00:28:25 +00003804 "$Vd, $Vm, #0", NEONvcgtz>;
Johnny Chen363ac582010-02-23 01:42:58 +00003805defm VCLTz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00100, 0, "vclt", "s",
Owen Andersonca6945e2010-12-01 00:28:25 +00003806 "$Vd, $Vm, #0", NEONvcltz>;
Johnny Chen363ac582010-02-23 01:42:58 +00003807
Bob Wilson5bafff32009-06-22 23:27:02 +00003808// VACGE : Vector Absolute Compare Greater Than or Equal (aka VCAGE)
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003809def VACGEd : N3VDInt<1, 0, 0b00, 0b1110, 1, N3RegFrm, IIC_VBIND, "vacge",
3810 "f32", v2i32, v2f32, int_arm_neon_vacged, 0>;
3811def VACGEq : N3VQInt<1, 0, 0b00, 0b1110, 1, N3RegFrm, IIC_VBINQ, "vacge",
3812 "f32", v4i32, v4f32, int_arm_neon_vacgeq, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003813// VACGT : Vector Absolute Compare Greater Than (aka VCAGT)
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003814def VACGTd : N3VDInt<1, 0, 0b10, 0b1110, 1, N3RegFrm, IIC_VBIND, "vacgt",
3815 "f32", v2i32, v2f32, int_arm_neon_vacgtd, 0>;
3816def VACGTq : N3VQInt<1, 0, 0b10, 0b1110, 1, N3RegFrm, IIC_VBINQ, "vacgt",
3817 "f32", v4i32, v4f32, int_arm_neon_vacgtq, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003818// VTST : Vector Test Bits
Jim Grosbach1251e1a2010-11-18 01:39:50 +00003819defm VTST : N3V_QHS<0, 0, 0b1000, 1, IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q,
Bob Wilson3a4a8322010-01-17 06:35:17 +00003820 IIC_VBINi4Q, "vtst", "", NEONvtst, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003821
3822// Vector Bitwise Operations.
3823
Bob Wilsoncba270d2010-07-13 21:16:48 +00003824def vnotd : PatFrag<(ops node:$in),
3825 (xor node:$in, (bitconvert (v8i8 NEONimmAllOnesV)))>;
3826def vnotq : PatFrag<(ops node:$in),
3827 (xor node:$in, (bitconvert (v16i8 NEONimmAllOnesV)))>;
Chris Lattnerb26fdcb2010-03-28 08:08:07 +00003828
3829
Bob Wilson5bafff32009-06-22 23:27:02 +00003830// VAND : Vector Bitwise AND
Evan Chengf81bf152009-11-23 21:57:23 +00003831def VANDd : N3VDX<0, 0, 0b00, 0b0001, 1, IIC_VBINiD, "vand",
3832 v2i32, v2i32, and, 1>;
3833def VANDq : N3VQX<0, 0, 0b00, 0b0001, 1, IIC_VBINiQ, "vand",
3834 v4i32, v4i32, and, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003835
3836// VEOR : Vector Bitwise Exclusive OR
Evan Chengf81bf152009-11-23 21:57:23 +00003837def VEORd : N3VDX<1, 0, 0b00, 0b0001, 1, IIC_VBINiD, "veor",
3838 v2i32, v2i32, xor, 1>;
3839def VEORq : N3VQX<1, 0, 0b00, 0b0001, 1, IIC_VBINiQ, "veor",
3840 v4i32, v4i32, xor, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003841
3842// VORR : Vector Bitwise OR
Evan Chengf81bf152009-11-23 21:57:23 +00003843def VORRd : N3VDX<0, 0, 0b10, 0b0001, 1, IIC_VBINiD, "vorr",
3844 v2i32, v2i32, or, 1>;
3845def VORRq : N3VQX<0, 0, 0b10, 0b0001, 1, IIC_VBINiQ, "vorr",
3846 v4i32, v4i32, or, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003847
Owen Andersond9668172010-11-03 22:44:51 +00003848def VORRiv4i16 : N1ModImm<1, 0b000, {1,0,?,1}, 0, 0, 0, 1,
Jim Grosbachea461102011-10-17 23:09:09 +00003849 (outs DPR:$Vd), (ins nImmSplatI16:$SIMM, DPR:$src),
Owen Andersond9668172010-11-03 22:44:51 +00003850 IIC_VMOVImm,
3851 "vorr", "i16", "$Vd, $SIMM", "$src = $Vd",
3852 [(set DPR:$Vd,
3853 (v4i16 (NEONvorrImm DPR:$src, timm:$SIMM)))]> {
3854 let Inst{9} = SIMM{9};
3855}
3856
Owen Anderson080c0922010-11-05 19:27:46 +00003857def VORRiv2i32 : N1ModImm<1, 0b000, {0,?,?,1}, 0, 0, 0, 1,
Jim Grosbach6248a542011-10-18 00:22:00 +00003858 (outs DPR:$Vd), (ins nImmSplatI32:$SIMM, DPR:$src),
Owen Andersond9668172010-11-03 22:44:51 +00003859 IIC_VMOVImm,
3860 "vorr", "i32", "$Vd, $SIMM", "$src = $Vd",
3861 [(set DPR:$Vd,
3862 (v2i32 (NEONvorrImm DPR:$src, timm:$SIMM)))]> {
Owen Anderson080c0922010-11-05 19:27:46 +00003863 let Inst{10-9} = SIMM{10-9};
Owen Andersond9668172010-11-03 22:44:51 +00003864}
3865
3866def VORRiv8i16 : N1ModImm<1, 0b000, {1,0,?,1}, 0, 1, 0, 1,
Jim Grosbachea461102011-10-17 23:09:09 +00003867 (outs QPR:$Vd), (ins nImmSplatI16:$SIMM, QPR:$src),
Owen Andersond9668172010-11-03 22:44:51 +00003868 IIC_VMOVImm,
3869 "vorr", "i16", "$Vd, $SIMM", "$src = $Vd",
3870 [(set QPR:$Vd,
3871 (v8i16 (NEONvorrImm QPR:$src, timm:$SIMM)))]> {
3872 let Inst{9} = SIMM{9};
3873}
3874
Owen Anderson080c0922010-11-05 19:27:46 +00003875def VORRiv4i32 : N1ModImm<1, 0b000, {0,?,?,1}, 0, 1, 0, 1,
Jim Grosbach6248a542011-10-18 00:22:00 +00003876 (outs QPR:$Vd), (ins nImmSplatI32:$SIMM, QPR:$src),
Owen Andersond9668172010-11-03 22:44:51 +00003877 IIC_VMOVImm,
3878 "vorr", "i32", "$Vd, $SIMM", "$src = $Vd",
3879 [(set QPR:$Vd,
3880 (v4i32 (NEONvorrImm QPR:$src, timm:$SIMM)))]> {
Owen Anderson080c0922010-11-05 19:27:46 +00003881 let Inst{10-9} = SIMM{10-9};
Owen Andersond9668172010-11-03 22:44:51 +00003882}
3883
3884
Bob Wilson5bafff32009-06-22 23:27:02 +00003885// VBIC : Vector Bitwise Bit Clear (AND NOT)
Owen Andersonca6945e2010-12-01 00:28:25 +00003886def VBICd : N3VX<0, 0, 0b01, 0b0001, 0, 1, (outs DPR:$Vd),
3887 (ins DPR:$Vn, DPR:$Vm), N3RegFrm, IIC_VBINiD,
3888 "vbic", "$Vd, $Vn, $Vm", "",
3889 [(set DPR:$Vd, (v2i32 (and DPR:$Vn,
3890 (vnotd DPR:$Vm))))]>;
3891def VBICq : N3VX<0, 0, 0b01, 0b0001, 1, 1, (outs QPR:$Vd),
3892 (ins QPR:$Vn, QPR:$Vm), N3RegFrm, IIC_VBINiQ,
3893 "vbic", "$Vd, $Vn, $Vm", "",
3894 [(set QPR:$Vd, (v4i32 (and QPR:$Vn,
3895 (vnotq QPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003896
Owen Anderson080c0922010-11-05 19:27:46 +00003897def VBICiv4i16 : N1ModImm<1, 0b000, {1,0,?,1}, 0, 0, 1, 1,
Jim Grosbachea461102011-10-17 23:09:09 +00003898 (outs DPR:$Vd), (ins nImmSplatI16:$SIMM, DPR:$src),
Owen Anderson080c0922010-11-05 19:27:46 +00003899 IIC_VMOVImm,
3900 "vbic", "i16", "$Vd, $SIMM", "$src = $Vd",
3901 [(set DPR:$Vd,
3902 (v4i16 (NEONvbicImm DPR:$src, timm:$SIMM)))]> {
3903 let Inst{9} = SIMM{9};
3904}
3905
3906def VBICiv2i32 : N1ModImm<1, 0b000, {0,?,?,1}, 0, 0, 1, 1,
Jim Grosbach6248a542011-10-18 00:22:00 +00003907 (outs DPR:$Vd), (ins nImmSplatI32:$SIMM, DPR:$src),
Owen Anderson080c0922010-11-05 19:27:46 +00003908 IIC_VMOVImm,
3909 "vbic", "i32", "$Vd, $SIMM", "$src = $Vd",
3910 [(set DPR:$Vd,
3911 (v2i32 (NEONvbicImm DPR:$src, timm:$SIMM)))]> {
3912 let Inst{10-9} = SIMM{10-9};
3913}
3914
3915def VBICiv8i16 : N1ModImm<1, 0b000, {1,0,?,1}, 0, 1, 1, 1,
Jim Grosbachea461102011-10-17 23:09:09 +00003916 (outs QPR:$Vd), (ins nImmSplatI16:$SIMM, QPR:$src),
Owen Anderson080c0922010-11-05 19:27:46 +00003917 IIC_VMOVImm,
3918 "vbic", "i16", "$Vd, $SIMM", "$src = $Vd",
3919 [(set QPR:$Vd,
3920 (v8i16 (NEONvbicImm QPR:$src, timm:$SIMM)))]> {
3921 let Inst{9} = SIMM{9};
3922}
3923
3924def VBICiv4i32 : N1ModImm<1, 0b000, {0,?,?,1}, 0, 1, 1, 1,
Jim Grosbach6248a542011-10-18 00:22:00 +00003925 (outs QPR:$Vd), (ins nImmSplatI32:$SIMM, QPR:$src),
Owen Anderson080c0922010-11-05 19:27:46 +00003926 IIC_VMOVImm,
3927 "vbic", "i32", "$Vd, $SIMM", "$src = $Vd",
3928 [(set QPR:$Vd,
3929 (v4i32 (NEONvbicImm QPR:$src, timm:$SIMM)))]> {
3930 let Inst{10-9} = SIMM{10-9};
3931}
3932
Bob Wilson5bafff32009-06-22 23:27:02 +00003933// VORN : Vector Bitwise OR NOT
Owen Andersonca6945e2010-12-01 00:28:25 +00003934def VORNd : N3VX<0, 0, 0b11, 0b0001, 0, 1, (outs DPR:$Vd),
3935 (ins DPR:$Vn, DPR:$Vm), N3RegFrm, IIC_VBINiD,
3936 "vorn", "$Vd, $Vn, $Vm", "",
3937 [(set DPR:$Vd, (v2i32 (or DPR:$Vn,
3938 (vnotd DPR:$Vm))))]>;
3939def VORNq : N3VX<0, 0, 0b11, 0b0001, 1, 1, (outs QPR:$Vd),
3940 (ins QPR:$Vn, QPR:$Vm), N3RegFrm, IIC_VBINiQ,
3941 "vorn", "$Vd, $Vn, $Vm", "",
3942 [(set QPR:$Vd, (v4i32 (or QPR:$Vn,
3943 (vnotq QPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003944
Bob Wilson7e3f0d22010-07-14 06:31:50 +00003945// VMVN : Vector Bitwise NOT (Immediate)
3946
3947let isReMaterializable = 1 in {
Owen Andersona88ea032010-10-26 17:40:54 +00003948
Owen Andersonca6945e2010-12-01 00:28:25 +00003949def VMVNv4i16 : N1ModImm<1, 0b000, {1,0,?,0}, 0, 0, 1, 1, (outs DPR:$Vd),
Jim Grosbachea461102011-10-17 23:09:09 +00003950 (ins nImmSplatI16:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00003951 "vmvn", "i16", "$Vd, $SIMM", "",
3952 [(set DPR:$Vd, (v4i16 (NEONvmvnImm timm:$SIMM)))]> {
Owen Andersona88ea032010-10-26 17:40:54 +00003953 let Inst{9} = SIMM{9};
3954}
3955
Owen Andersonca6945e2010-12-01 00:28:25 +00003956def VMVNv8i16 : N1ModImm<1, 0b000, {1,0,?,0}, 0, 1, 1, 1, (outs QPR:$Vd),
Jim Grosbachea461102011-10-17 23:09:09 +00003957 (ins nImmSplatI16:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00003958 "vmvn", "i16", "$Vd, $SIMM", "",
3959 [(set QPR:$Vd, (v8i16 (NEONvmvnImm timm:$SIMM)))]> {
Owen Andersona88ea032010-10-26 17:40:54 +00003960 let Inst{9} = SIMM{9};
3961}
3962
Owen Andersonca6945e2010-12-01 00:28:25 +00003963def VMVNv2i32 : N1ModImm<1, 0b000, {?,?,?,?}, 0, 0, 1, 1, (outs DPR:$Vd),
Jim Grosbach6248a542011-10-18 00:22:00 +00003964 (ins nImmVMOVI32:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00003965 "vmvn", "i32", "$Vd, $SIMM", "",
3966 [(set DPR:$Vd, (v2i32 (NEONvmvnImm timm:$SIMM)))]> {
Owen Andersona88ea032010-10-26 17:40:54 +00003967 let Inst{11-8} = SIMM{11-8};
3968}
3969
Owen Andersonca6945e2010-12-01 00:28:25 +00003970def VMVNv4i32 : N1ModImm<1, 0b000, {?,?,?,?}, 0, 1, 1, 1, (outs QPR:$Vd),
Jim Grosbach6248a542011-10-18 00:22:00 +00003971 (ins nImmVMOVI32:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00003972 "vmvn", "i32", "$Vd, $SIMM", "",
3973 [(set QPR:$Vd, (v4i32 (NEONvmvnImm timm:$SIMM)))]> {
Owen Andersona88ea032010-10-26 17:40:54 +00003974 let Inst{11-8} = SIMM{11-8};
3975}
Bob Wilson7e3f0d22010-07-14 06:31:50 +00003976}
3977
Bob Wilson5bafff32009-06-22 23:27:02 +00003978// VMVN : Vector Bitwise NOT
Evan Chengf81bf152009-11-23 21:57:23 +00003979def VMVNd : N2VX<0b11, 0b11, 0b00, 0b00, 0b01011, 0, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00003980 (outs DPR:$Vd), (ins DPR:$Vm), IIC_VSUBiD,
3981 "vmvn", "$Vd, $Vm", "",
3982 [(set DPR:$Vd, (v2i32 (vnotd DPR:$Vm)))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00003983def VMVNq : N2VX<0b11, 0b11, 0b00, 0b00, 0b01011, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00003984 (outs QPR:$Vd), (ins QPR:$Vm), IIC_VSUBiD,
3985 "vmvn", "$Vd, $Vm", "",
3986 [(set QPR:$Vd, (v4i32 (vnotq QPR:$Vm)))]>;
Bob Wilsoncba270d2010-07-13 21:16:48 +00003987def : Pat<(v2i32 (vnotd DPR:$src)), (VMVNd DPR:$src)>;
3988def : Pat<(v4i32 (vnotq QPR:$src)), (VMVNq QPR:$src)>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003989
3990// VBSL : Vector Bitwise Select
Owen Anderson4110b432010-10-25 20:13:13 +00003991def VBSLd : N3VX<1, 0, 0b01, 0b0001, 0, 1, (outs DPR:$Vd),
3992 (ins DPR:$src1, DPR:$Vn, DPR:$Vm),
Bob Wilson2cd1a122010-03-27 04:01:23 +00003993 N3RegFrm, IIC_VCNTiD,
Owen Anderson4110b432010-10-25 20:13:13 +00003994 "vbsl", "$Vd, $Vn, $Vm", "$src1 = $Vd",
Jim Grosbachf921c0fe2011-06-13 22:54:22 +00003995 [(set DPR:$Vd,
3996 (v2i32 (NEONvbsl DPR:$src1, DPR:$Vn, DPR:$Vm)))]>;
Cameron Zwarichc0e6d782011-03-30 23:01:21 +00003997
3998def : Pat<(v2i32 (or (and DPR:$Vn, DPR:$Vd),
3999 (and DPR:$Vm, (vnotd DPR:$Vd)))),
4000 (VBSLd DPR:$Vd, DPR:$Vn, DPR:$Vm)>;
4001
Owen Anderson4110b432010-10-25 20:13:13 +00004002def VBSLq : N3VX<1, 0, 0b01, 0b0001, 1, 1, (outs QPR:$Vd),
4003 (ins QPR:$src1, QPR:$Vn, QPR:$Vm),
Bob Wilson2cd1a122010-03-27 04:01:23 +00004004 N3RegFrm, IIC_VCNTiQ,
Owen Anderson4110b432010-10-25 20:13:13 +00004005 "vbsl", "$Vd, $Vn, $Vm", "$src1 = $Vd",
Jim Grosbachf921c0fe2011-06-13 22:54:22 +00004006 [(set QPR:$Vd,
4007 (v4i32 (NEONvbsl QPR:$src1, QPR:$Vn, QPR:$Vm)))]>;
Cameron Zwarichc0e6d782011-03-30 23:01:21 +00004008
4009def : Pat<(v4i32 (or (and QPR:$Vn, QPR:$Vd),
4010 (and QPR:$Vm, (vnotq QPR:$Vd)))),
4011 (VBSLq QPR:$Vd, QPR:$Vn, QPR:$Vm)>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004012
4013// VBIF : Vector Bitwise Insert if False
Evan Chengf81bf152009-11-23 21:57:23 +00004014// like VBSL but with: "vbif $dst, $src3, $src1", "$src2 = $dst",
Owen Anderson31e6ed82010-10-25 20:17:22 +00004015// FIXME: This instruction's encoding MAY NOT BE correct.
Johnny Chen4814e712010-02-09 23:05:23 +00004016def VBIFd : N3VX<1, 0, 0b11, 0b0001, 0, 1,
Owen Anderson31e6ed82010-10-25 20:17:22 +00004017 (outs DPR:$Vd), (ins DPR:$src1, DPR:$Vn, DPR:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00004018 N3RegFrm, IIC_VBINiD,
Owen Anderson31e6ed82010-10-25 20:17:22 +00004019 "vbif", "$Vd, $Vn, $Vm", "$src1 = $Vd",
Jim Grosbachfe7b4992011-10-21 16:14:12 +00004020 []>;
Johnny Chen4814e712010-02-09 23:05:23 +00004021def VBIFq : N3VX<1, 0, 0b11, 0b0001, 1, 1,
Owen Anderson31e6ed82010-10-25 20:17:22 +00004022 (outs QPR:$Vd), (ins QPR:$src1, QPR:$Vn, QPR:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00004023 N3RegFrm, IIC_VBINiQ,
Owen Anderson31e6ed82010-10-25 20:17:22 +00004024 "vbif", "$Vd, $Vn, $Vm", "$src1 = $Vd",
Jim Grosbachfe7b4992011-10-21 16:14:12 +00004025 []>;
Johnny Chen4814e712010-02-09 23:05:23 +00004026
Bob Wilson5bafff32009-06-22 23:27:02 +00004027// VBIT : Vector Bitwise Insert if True
Evan Chengf81bf152009-11-23 21:57:23 +00004028// like VBSL but with: "vbit $dst, $src2, $src1", "$src3 = $dst",
Owen Anderson31e6ed82010-10-25 20:17:22 +00004029// FIXME: This instruction's encoding MAY NOT BE correct.
Johnny Chen4814e712010-02-09 23:05:23 +00004030def VBITd : N3VX<1, 0, 0b10, 0b0001, 0, 1,
Owen Anderson31e6ed82010-10-25 20:17:22 +00004031 (outs DPR:$Vd), (ins DPR:$src1, DPR:$Vn, DPR:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00004032 N3RegFrm, IIC_VBINiD,
Owen Anderson31e6ed82010-10-25 20:17:22 +00004033 "vbit", "$Vd, $Vn, $Vm", "$src1 = $Vd",
Jim Grosbachfe7b4992011-10-21 16:14:12 +00004034 []>;
Johnny Chen4814e712010-02-09 23:05:23 +00004035def VBITq : N3VX<1, 0, 0b10, 0b0001, 1, 1,
Owen Anderson31e6ed82010-10-25 20:17:22 +00004036 (outs QPR:$Vd), (ins QPR:$src1, QPR:$Vn, QPR:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00004037 N3RegFrm, IIC_VBINiQ,
Owen Anderson31e6ed82010-10-25 20:17:22 +00004038 "vbit", "$Vd, $Vn, $Vm", "$src1 = $Vd",
Jim Grosbachfe7b4992011-10-21 16:14:12 +00004039 []>;
Johnny Chen4814e712010-02-09 23:05:23 +00004040
4041// VBIT/VBIF are not yet implemented. The TwoAddress pass will not go looking
Bob Wilson5bafff32009-06-22 23:27:02 +00004042// for equivalent operations with different register constraints; it just
4043// inserts copies.
4044
4045// Vector Absolute Differences.
4046
4047// VABD : Vector Absolute Difference
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004048defm VABDs : N3VInt_QHS<0, 0, 0b0111, 0, N3RegFrm,
Anton Korobeynikov4ac0af82010-04-07 18:20:18 +00004049 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00004050 "vabd", "s", int_arm_neon_vabds, 1>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004051defm VABDu : N3VInt_QHS<1, 0, 0b0111, 0, N3RegFrm,
Anton Korobeynikov4ac0af82010-04-07 18:20:18 +00004052 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00004053 "vabd", "u", int_arm_neon_vabdu, 1>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004054def VABDfd : N3VDInt<1, 0, 0b10, 0b1101, 0, N3RegFrm, IIC_VBIND,
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00004055 "vabd", "f32", v2f32, v2f32, int_arm_neon_vabds, 1>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004056def VABDfq : N3VQInt<1, 0, 0b10, 0b1101, 0, N3RegFrm, IIC_VBINQ,
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00004057 "vabd", "f32", v4f32, v4f32, int_arm_neon_vabds, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004058
4059// VABDL : Vector Absolute Difference Long (Q = | D - D |)
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00004060defm VABDLs : N3VLIntExt_QHS<0,1,0b0111,0, IIC_VSUBi4Q,
4061 "vabdl", "s", int_arm_neon_vabds, zext, 1>;
4062defm VABDLu : N3VLIntExt_QHS<1,1,0b0111,0, IIC_VSUBi4Q,
4063 "vabdl", "u", int_arm_neon_vabdu, zext, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004064
4065// VABA : Vector Absolute Difference and Accumulate
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00004066defm VABAs : N3VIntOp_QHS<0,0,0b0111,1, IIC_VABAD, IIC_VABAQ,
4067 "vaba", "s", int_arm_neon_vabds, add>;
4068defm VABAu : N3VIntOp_QHS<1,0,0b0111,1, IIC_VABAD, IIC_VABAQ,
4069 "vaba", "u", int_arm_neon_vabdu, add>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004070
4071// VABAL : Vector Absolute Difference and Accumulate Long (Q += | D - D |)
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00004072defm VABALs : N3VLIntExtOp_QHS<0,1,0b0101,0, IIC_VABAD,
4073 "vabal", "s", int_arm_neon_vabds, zext, add>;
4074defm VABALu : N3VLIntExtOp_QHS<1,1,0b0101,0, IIC_VABAD,
4075 "vabal", "u", int_arm_neon_vabdu, zext, add>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004076
4077// Vector Maximum and Minimum.
4078
4079// VMAX : Vector Maximum
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004080defm VMAXs : N3VInt_QHS<0, 0, 0b0110, 0, N3RegFrm,
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004081 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004082 "vmax", "s", int_arm_neon_vmaxs, 1>;
4083defm VMAXu : N3VInt_QHS<1, 0, 0b0110, 0, N3RegFrm,
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004084 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004085 "vmax", "u", int_arm_neon_vmaxu, 1>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004086def VMAXfd : N3VDInt<0, 0, 0b00, 0b1111, 0, N3RegFrm, IIC_VBIND,
4087 "vmax", "f32",
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00004088 v2f32, v2f32, int_arm_neon_vmaxs, 1>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004089def VMAXfq : N3VQInt<0, 0, 0b00, 0b1111, 0, N3RegFrm, IIC_VBINQ,
4090 "vmax", "f32",
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00004091 v4f32, v4f32, int_arm_neon_vmaxs, 1>;
4092
4093// VMIN : Vector Minimum
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004094defm VMINs : N3VInt_QHS<0, 0, 0b0110, 1, N3RegFrm,
4095 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
4096 "vmin", "s", int_arm_neon_vmins, 1>;
4097defm VMINu : N3VInt_QHS<1, 0, 0b0110, 1, N3RegFrm,
4098 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
4099 "vmin", "u", int_arm_neon_vminu, 1>;
4100def VMINfd : N3VDInt<0, 0, 0b10, 0b1111, 0, N3RegFrm, IIC_VBIND,
4101 "vmin", "f32",
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00004102 v2f32, v2f32, int_arm_neon_vmins, 1>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004103def VMINfq : N3VQInt<0, 0, 0b10, 0b1111, 0, N3RegFrm, IIC_VBINQ,
4104 "vmin", "f32",
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00004105 v4f32, v4f32, int_arm_neon_vmins, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004106
4107// Vector Pairwise Operations.
4108
4109// VPADD : Vector Pairwise Add
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004110def VPADDi8 : N3VDInt<0, 0, 0b00, 0b1011, 1, N3RegFrm, IIC_VSHLiD,
4111 "vpadd", "i8",
4112 v8i8, v8i8, int_arm_neon_vpadd, 0>;
4113def VPADDi16 : N3VDInt<0, 0, 0b01, 0b1011, 1, N3RegFrm, IIC_VSHLiD,
4114 "vpadd", "i16",
4115 v4i16, v4i16, int_arm_neon_vpadd, 0>;
4116def VPADDi32 : N3VDInt<0, 0, 0b10, 0b1011, 1, N3RegFrm, IIC_VSHLiD,
4117 "vpadd", "i32",
4118 v2i32, v2i32, int_arm_neon_vpadd, 0>;
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004119def VPADDf : N3VDInt<1, 0, 0b00, 0b1101, 0, N3RegFrm,
Evan Cheng08cec1e2010-10-11 23:41:41 +00004120 IIC_VPBIND, "vpadd", "f32",
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004121 v2f32, v2f32, int_arm_neon_vpadd, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004122
4123// VPADDL : Vector Pairwise Add Long
Evan Chengf81bf152009-11-23 21:57:23 +00004124defm VPADDLs : N2VPLInt_QHS<0b11, 0b11, 0b00, 0b00100, 0, "vpaddl", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00004125 int_arm_neon_vpaddls>;
Evan Chengf81bf152009-11-23 21:57:23 +00004126defm VPADDLu : N2VPLInt_QHS<0b11, 0b11, 0b00, 0b00101, 0, "vpaddl", "u",
Bob Wilson5bafff32009-06-22 23:27:02 +00004127 int_arm_neon_vpaddlu>;
4128
4129// VPADAL : Vector Pairwise Add and Accumulate Long
Evan Chengf81bf152009-11-23 21:57:23 +00004130defm VPADALs : N2VPLInt2_QHS<0b11, 0b11, 0b00, 0b01100, 0, "vpadal", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00004131 int_arm_neon_vpadals>;
Evan Chengf81bf152009-11-23 21:57:23 +00004132defm VPADALu : N2VPLInt2_QHS<0b11, 0b11, 0b00, 0b01101, 0, "vpadal", "u",
Bob Wilson5bafff32009-06-22 23:27:02 +00004133 int_arm_neon_vpadalu>;
4134
4135// VPMAX : Vector Pairwise Maximum
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004136def VPMAXs8 : N3VDInt<0, 0, 0b00, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004137 "s8", v8i8, v8i8, int_arm_neon_vpmaxs, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004138def VPMAXs16 : N3VDInt<0, 0, 0b01, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004139 "s16", v4i16, v4i16, int_arm_neon_vpmaxs, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004140def VPMAXs32 : N3VDInt<0, 0, 0b10, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004141 "s32", v2i32, v2i32, int_arm_neon_vpmaxs, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004142def VPMAXu8 : N3VDInt<1, 0, 0b00, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004143 "u8", v8i8, v8i8, int_arm_neon_vpmaxu, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004144def VPMAXu16 : N3VDInt<1, 0, 0b01, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004145 "u16", v4i16, v4i16, int_arm_neon_vpmaxu, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004146def VPMAXu32 : N3VDInt<1, 0, 0b10, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004147 "u32", v2i32, v2i32, int_arm_neon_vpmaxu, 0>;
Evan Cheng08cec1e2010-10-11 23:41:41 +00004148def VPMAXf : N3VDInt<1, 0, 0b00, 0b1111, 0, N3RegFrm, IIC_VPBIND, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004149 "f32", v2f32, v2f32, int_arm_neon_vpmaxs, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004150
4151// VPMIN : Vector Pairwise Minimum
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004152def VPMINs8 : N3VDInt<0, 0, 0b00, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004153 "s8", v8i8, v8i8, int_arm_neon_vpmins, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004154def VPMINs16 : N3VDInt<0, 0, 0b01, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004155 "s16", v4i16, v4i16, int_arm_neon_vpmins, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004156def VPMINs32 : N3VDInt<0, 0, 0b10, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004157 "s32", v2i32, v2i32, int_arm_neon_vpmins, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004158def VPMINu8 : N3VDInt<1, 0, 0b00, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004159 "u8", v8i8, v8i8, int_arm_neon_vpminu, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004160def VPMINu16 : N3VDInt<1, 0, 0b01, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004161 "u16", v4i16, v4i16, int_arm_neon_vpminu, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004162def VPMINu32 : N3VDInt<1, 0, 0b10, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004163 "u32", v2i32, v2i32, int_arm_neon_vpminu, 0>;
Evan Cheng08cec1e2010-10-11 23:41:41 +00004164def VPMINf : N3VDInt<1, 0, 0b10, 0b1111, 0, N3RegFrm, IIC_VPBIND, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004165 "f32", v2f32, v2f32, int_arm_neon_vpmins, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004166
4167// Vector Reciprocal and Reciprocal Square Root Estimate and Step.
4168
4169// VRECPE : Vector Reciprocal Estimate
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004170def VRECPEd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01000, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004171 IIC_VUNAD, "vrecpe", "u32",
Bob Wilson5bafff32009-06-22 23:27:02 +00004172 v2i32, v2i32, int_arm_neon_vrecpe>;
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004173def VRECPEq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01000, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004174 IIC_VUNAQ, "vrecpe", "u32",
Bob Wilson5bafff32009-06-22 23:27:02 +00004175 v4i32, v4i32, int_arm_neon_vrecpe>;
David Goodwin127221f2009-09-23 21:38:08 +00004176def VRECPEfd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01010, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004177 IIC_VUNAD, "vrecpe", "f32",
Bob Wilsonb0abb4d2009-08-11 05:39:44 +00004178 v2f32, v2f32, int_arm_neon_vrecpe>;
David Goodwin127221f2009-09-23 21:38:08 +00004179def VRECPEfq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01010, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004180 IIC_VUNAQ, "vrecpe", "f32",
Bob Wilsonb0abb4d2009-08-11 05:39:44 +00004181 v4f32, v4f32, int_arm_neon_vrecpe>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004182
4183// VRECPS : Vector Reciprocal Step
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004184def VRECPSfd : N3VDInt<0, 0, 0b00, 0b1111, 1, N3RegFrm,
Evan Chengf81bf152009-11-23 21:57:23 +00004185 IIC_VRECSD, "vrecps", "f32",
4186 v2f32, v2f32, int_arm_neon_vrecps, 1>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004187def VRECPSfq : N3VQInt<0, 0, 0b00, 0b1111, 1, N3RegFrm,
Evan Chengf81bf152009-11-23 21:57:23 +00004188 IIC_VRECSQ, "vrecps", "f32",
4189 v4f32, v4f32, int_arm_neon_vrecps, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004190
4191// VRSQRTE : Vector Reciprocal Square Root Estimate
David Goodwin127221f2009-09-23 21:38:08 +00004192def VRSQRTEd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01001, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004193 IIC_VUNAD, "vrsqrte", "u32",
David Goodwin127221f2009-09-23 21:38:08 +00004194 v2i32, v2i32, int_arm_neon_vrsqrte>;
4195def VRSQRTEq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01001, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004196 IIC_VUNAQ, "vrsqrte", "u32",
David Goodwin127221f2009-09-23 21:38:08 +00004197 v4i32, v4i32, int_arm_neon_vrsqrte>;
4198def VRSQRTEfd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01011, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004199 IIC_VUNAD, "vrsqrte", "f32",
David Goodwin127221f2009-09-23 21:38:08 +00004200 v2f32, v2f32, int_arm_neon_vrsqrte>;
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004201def VRSQRTEfq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01011, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004202 IIC_VUNAQ, "vrsqrte", "f32",
David Goodwin127221f2009-09-23 21:38:08 +00004203 v4f32, v4f32, int_arm_neon_vrsqrte>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004204
4205// VRSQRTS : Vector Reciprocal Square Root Step
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004206def VRSQRTSfd : N3VDInt<0, 0, 0b10, 0b1111, 1, N3RegFrm,
Evan Chengf81bf152009-11-23 21:57:23 +00004207 IIC_VRECSD, "vrsqrts", "f32",
4208 v2f32, v2f32, int_arm_neon_vrsqrts, 1>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004209def VRSQRTSfq : N3VQInt<0, 0, 0b10, 0b1111, 1, N3RegFrm,
Evan Chengf81bf152009-11-23 21:57:23 +00004210 IIC_VRECSQ, "vrsqrts", "f32",
4211 v4f32, v4f32, int_arm_neon_vrsqrts, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004212
4213// Vector Shifts.
4214
4215// VSHL : Vector Shift
Owen Anderson3557d002010-10-26 20:56:57 +00004216defm VSHLs : N3VInt_QHSDSh<0, 0, 0b0100, 0, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004217 IIC_VSHLiD, IIC_VSHLiD, IIC_VSHLiQ, IIC_VSHLiQ,
Owen Andersonac922622010-10-26 21:13:59 +00004218 "vshl", "s", int_arm_neon_vshifts>;
Owen Anderson3557d002010-10-26 20:56:57 +00004219defm VSHLu : N3VInt_QHSDSh<1, 0, 0b0100, 0, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004220 IIC_VSHLiD, IIC_VSHLiD, IIC_VSHLiQ, IIC_VSHLiQ,
Owen Andersonac922622010-10-26 21:13:59 +00004221 "vshl", "u", int_arm_neon_vshiftu>;
Bill Wendling7c6b6082011-03-08 23:48:09 +00004222
Bob Wilson5bafff32009-06-22 23:27:02 +00004223// VSHL : Vector Shift Left (Immediate)
Bill Wendling7c6b6082011-03-08 23:48:09 +00004224defm VSHLi : N2VShL_QHSD<0, 1, 0b0101, 1, IIC_VSHLiD, "vshl", "i", NEONvshl>;
4225
Bob Wilson5bafff32009-06-22 23:27:02 +00004226// VSHR : Vector Shift Right (Immediate)
Bill Wendling7c6b6082011-03-08 23:48:09 +00004227defm VSHRs : N2VShR_QHSD<0, 1, 0b0000, 1, IIC_VSHLiD, "vshr", "s",NEONvshrs>;
4228defm VSHRu : N2VShR_QHSD<1, 1, 0b0000, 1, IIC_VSHLiD, "vshr", "u",NEONvshru>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004229
4230// VSHLL : Vector Shift Left Long
Evan Chengf81bf152009-11-23 21:57:23 +00004231defm VSHLLs : N2VLSh_QHS<0, 1, 0b1010, 0, 0, 1, "vshll", "s", NEONvshlls>;
4232defm VSHLLu : N2VLSh_QHS<1, 1, 0b1010, 0, 0, 1, "vshll", "u", NEONvshllu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004233
4234// VSHLL : Vector Shift Left Long (with maximum shift count)
Bob Wilson507df402009-10-21 02:15:46 +00004235class N2VLShMax<bit op24, bit op23, bits<6> op21_16, bits<4> op11_8, bit op7,
Evan Chengf81bf152009-11-23 21:57:23 +00004236 bit op6, bit op4, string OpcodeStr, string Dt, ValueType ResTy,
Bob Wilson507df402009-10-21 02:15:46 +00004237 ValueType OpTy, SDNode OpNode>
Evan Chengf81bf152009-11-23 21:57:23 +00004238 : N2VLSh<op24, op23, op11_8, op7, op6, op4, OpcodeStr, Dt,
4239 ResTy, OpTy, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00004240 let Inst{21-16} = op21_16;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00004241 let DecoderMethod = "DecodeVSHLMaxInstruction";
Bob Wilson507df402009-10-21 02:15:46 +00004242}
Evan Chengf81bf152009-11-23 21:57:23 +00004243def VSHLLi8 : N2VLShMax<1, 1, 0b110010, 0b0011, 0, 0, 0, "vshll", "i8",
Bob Wilson507df402009-10-21 02:15:46 +00004244 v8i16, v8i8, NEONvshlli>;
Evan Chengf81bf152009-11-23 21:57:23 +00004245def VSHLLi16 : N2VLShMax<1, 1, 0b110110, 0b0011, 0, 0, 0, "vshll", "i16",
Bob Wilson507df402009-10-21 02:15:46 +00004246 v4i32, v4i16, NEONvshlli>;
Evan Chengf81bf152009-11-23 21:57:23 +00004247def VSHLLi32 : N2VLShMax<1, 1, 0b111010, 0b0011, 0, 0, 0, "vshll", "i32",
Bob Wilson507df402009-10-21 02:15:46 +00004248 v2i64, v2i32, NEONvshlli>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004249
4250// VSHRN : Vector Shift Right and Narrow
Evan Chengef0ccad2010-10-01 21:48:06 +00004251defm VSHRN : N2VNSh_HSD<0,1,0b1000,0,0,1, IIC_VSHLiD, "vshrn", "i",
Bob Wilson9abe19d2010-02-17 00:31:29 +00004252 NEONvshrn>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004253
4254// VRSHL : Vector Rounding Shift
Owen Anderson632c2352010-10-26 21:58:41 +00004255defm VRSHLs : N3VInt_QHSDSh<0, 0, 0b0101, 0, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004256 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
Owen Anderson632c2352010-10-26 21:58:41 +00004257 "vrshl", "s", int_arm_neon_vrshifts>;
4258defm VRSHLu : N3VInt_QHSDSh<1, 0, 0b0101, 0, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004259 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
Owen Anderson632c2352010-10-26 21:58:41 +00004260 "vrshl", "u", int_arm_neon_vrshiftu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004261// VRSHR : Vector Rounding Shift Right
Bill Wendling7c6b6082011-03-08 23:48:09 +00004262defm VRSHRs : N2VShR_QHSD<0,1,0b0010,1, IIC_VSHLi4D, "vrshr", "s",NEONvrshrs>;
4263defm VRSHRu : N2VShR_QHSD<1,1,0b0010,1, IIC_VSHLi4D, "vrshr", "u",NEONvrshru>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004264
4265// VRSHRN : Vector Rounding Shift Right and Narrow
Evan Chengf81bf152009-11-23 21:57:23 +00004266defm VRSHRN : N2VNSh_HSD<0, 1, 0b1000, 0, 1, 1, IIC_VSHLi4D, "vrshrn", "i",
Bob Wilson507df402009-10-21 02:15:46 +00004267 NEONvrshrn>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004268
4269// VQSHL : Vector Saturating Shift
Owen Anderson86ed2322010-10-26 22:50:46 +00004270defm VQSHLs : N3VInt_QHSDSh<0, 0, 0b0100, 1, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004271 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
Owen Anderson86ed2322010-10-26 22:50:46 +00004272 "vqshl", "s", int_arm_neon_vqshifts>;
4273defm VQSHLu : N3VInt_QHSDSh<1, 0, 0b0100, 1, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004274 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
Owen Anderson86ed2322010-10-26 22:50:46 +00004275 "vqshl", "u", int_arm_neon_vqshiftu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004276// VQSHL : Vector Saturating Shift Left (Immediate)
Bill Wendling7c6b6082011-03-08 23:48:09 +00004277defm VQSHLsi : N2VShL_QHSD<0,1,0b0111,1, IIC_VSHLi4D, "vqshl", "s",NEONvqshls>;
4278defm VQSHLui : N2VShL_QHSD<1,1,0b0111,1, IIC_VSHLi4D, "vqshl", "u",NEONvqshlu>;
4279
Bob Wilson5bafff32009-06-22 23:27:02 +00004280// VQSHLU : Vector Saturating Shift Left (Immediate, Unsigned)
Bill Wendling7c6b6082011-03-08 23:48:09 +00004281defm VQSHLsu : N2VShL_QHSD<1,1,0b0110,1, IIC_VSHLi4D,"vqshlu","s",NEONvqshlsu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004282
4283// VQSHRN : Vector Saturating Shift Right and Narrow
Evan Chengf81bf152009-11-23 21:57:23 +00004284defm VQSHRNs : N2VNSh_HSD<0, 1, 0b1001, 0, 0, 1, IIC_VSHLi4D, "vqshrn", "s",
Bob Wilson507df402009-10-21 02:15:46 +00004285 NEONvqshrns>;
Evan Chengf81bf152009-11-23 21:57:23 +00004286defm VQSHRNu : N2VNSh_HSD<1, 1, 0b1001, 0, 0, 1, IIC_VSHLi4D, "vqshrn", "u",
Bob Wilson507df402009-10-21 02:15:46 +00004287 NEONvqshrnu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004288
4289// VQSHRUN : Vector Saturating Shift Right and Narrow (Unsigned)
Evan Chengf81bf152009-11-23 21:57:23 +00004290defm VQSHRUN : N2VNSh_HSD<1, 1, 0b1000, 0, 0, 1, IIC_VSHLi4D, "vqshrun", "s",
Bob Wilson507df402009-10-21 02:15:46 +00004291 NEONvqshrnsu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004292
4293// VQRSHL : Vector Saturating Rounding Shift
Owen Anderson86ed2322010-10-26 22:50:46 +00004294defm VQRSHLs : N3VInt_QHSDSh<0, 0, 0b0101, 1, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004295 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
Owen Anderson86ed2322010-10-26 22:50:46 +00004296 "vqrshl", "s", int_arm_neon_vqrshifts>;
4297defm VQRSHLu : N3VInt_QHSDSh<1, 0, 0b0101, 1, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004298 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
Owen Anderson86ed2322010-10-26 22:50:46 +00004299 "vqrshl", "u", int_arm_neon_vqrshiftu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004300
4301// VQRSHRN : Vector Saturating Rounding Shift Right and Narrow
Evan Chengf81bf152009-11-23 21:57:23 +00004302defm VQRSHRNs : N2VNSh_HSD<0, 1, 0b1001, 0, 1, 1, IIC_VSHLi4D, "vqrshrn", "s",
Bob Wilson507df402009-10-21 02:15:46 +00004303 NEONvqrshrns>;
Evan Chengf81bf152009-11-23 21:57:23 +00004304defm VQRSHRNu : N2VNSh_HSD<1, 1, 0b1001, 0, 1, 1, IIC_VSHLi4D, "vqrshrn", "u",
Bob Wilson507df402009-10-21 02:15:46 +00004305 NEONvqrshrnu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004306
4307// VQRSHRUN : Vector Saturating Rounding Shift Right and Narrow (Unsigned)
Evan Chengf81bf152009-11-23 21:57:23 +00004308defm VQRSHRUN : N2VNSh_HSD<1, 1, 0b1000, 0, 1, 1, IIC_VSHLi4D, "vqrshrun", "s",
Bob Wilson507df402009-10-21 02:15:46 +00004309 NEONvqrshrnsu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004310
4311// VSRA : Vector Shift Right and Accumulate
Evan Chengf81bf152009-11-23 21:57:23 +00004312defm VSRAs : N2VShAdd_QHSD<0, 1, 0b0001, 1, "vsra", "s", NEONvshrs>;
4313defm VSRAu : N2VShAdd_QHSD<1, 1, 0b0001, 1, "vsra", "u", NEONvshru>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004314// VRSRA : Vector Rounding Shift Right and Accumulate
Evan Chengf81bf152009-11-23 21:57:23 +00004315defm VRSRAs : N2VShAdd_QHSD<0, 1, 0b0011, 1, "vrsra", "s", NEONvrshrs>;
4316defm VRSRAu : N2VShAdd_QHSD<1, 1, 0b0011, 1, "vrsra", "u", NEONvrshru>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004317
4318// VSLI : Vector Shift Left and Insert
Bill Wendling620d0cc2011-03-09 00:33:17 +00004319defm VSLI : N2VShInsL_QHSD<1, 1, 0b0101, 1, "vsli">;
4320
Bob Wilson5bafff32009-06-22 23:27:02 +00004321// VSRI : Vector Shift Right and Insert
Bill Wendling620d0cc2011-03-09 00:33:17 +00004322defm VSRI : N2VShInsR_QHSD<1, 1, 0b0100, 1, "vsri">;
Bob Wilson5bafff32009-06-22 23:27:02 +00004323
4324// Vector Absolute and Saturating Absolute.
4325
4326// VABS : Vector Absolute Value
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004327defm VABS : N2VInt_QHS<0b11, 0b11, 0b01, 0b00110, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004328 IIC_VUNAiD, IIC_VUNAiQ, "vabs", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00004329 int_arm_neon_vabs>;
David Goodwin127221f2009-09-23 21:38:08 +00004330def VABSfd : N2VDInt<0b11, 0b11, 0b10, 0b01, 0b01110, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004331 IIC_VUNAD, "vabs", "f32",
Bob Wilsonb0abb4d2009-08-11 05:39:44 +00004332 v2f32, v2f32, int_arm_neon_vabs>;
David Goodwin127221f2009-09-23 21:38:08 +00004333def VABSfq : N2VQInt<0b11, 0b11, 0b10, 0b01, 0b01110, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004334 IIC_VUNAQ, "vabs", "f32",
Bob Wilsonb0abb4d2009-08-11 05:39:44 +00004335 v4f32, v4f32, int_arm_neon_vabs>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004336
4337// VQABS : Vector Saturating Absolute Value
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004338defm VQABS : N2VInt_QHS<0b11, 0b11, 0b00, 0b01110, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004339 IIC_VQUNAiD, IIC_VQUNAiQ, "vqabs", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00004340 int_arm_neon_vqabs>;
4341
4342// Vector Negate.
4343
Bob Wilsoncba270d2010-07-13 21:16:48 +00004344def vnegd : PatFrag<(ops node:$in),
4345 (sub (bitconvert (v2i32 NEONimmAllZerosV)), node:$in)>;
4346def vnegq : PatFrag<(ops node:$in),
4347 (sub (bitconvert (v4i32 NEONimmAllZerosV)), node:$in)>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004348
Evan Chengf81bf152009-11-23 21:57:23 +00004349class VNEGD<bits<2> size, string OpcodeStr, string Dt, ValueType Ty>
Owen Andersonca6945e2010-12-01 00:28:25 +00004350 : N2V<0b11, 0b11, size, 0b01, 0b00111, 0, 0, (outs DPR:$Vd), (ins DPR:$Vm),
4351 IIC_VSHLiD, OpcodeStr, Dt, "$Vd, $Vm", "",
4352 [(set DPR:$Vd, (Ty (vnegd DPR:$Vm)))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00004353class VNEGQ<bits<2> size, string OpcodeStr, string Dt, ValueType Ty>
Owen Andersonca6945e2010-12-01 00:28:25 +00004354 : N2V<0b11, 0b11, size, 0b01, 0b00111, 1, 0, (outs QPR:$Vd), (ins QPR:$Vm),
4355 IIC_VSHLiQ, OpcodeStr, Dt, "$Vd, $Vm", "",
4356 [(set QPR:$Vd, (Ty (vnegq QPR:$Vm)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004357
Chris Lattner0a00ed92010-03-28 08:39:10 +00004358// VNEG : Vector Negate (integer)
Evan Chengf81bf152009-11-23 21:57:23 +00004359def VNEGs8d : VNEGD<0b00, "vneg", "s8", v8i8>;
4360def VNEGs16d : VNEGD<0b01, "vneg", "s16", v4i16>;
4361def VNEGs32d : VNEGD<0b10, "vneg", "s32", v2i32>;
4362def VNEGs8q : VNEGQ<0b00, "vneg", "s8", v16i8>;
4363def VNEGs16q : VNEGQ<0b01, "vneg", "s16", v8i16>;
4364def VNEGs32q : VNEGQ<0b10, "vneg", "s32", v4i32>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004365
4366// VNEG : Vector Negate (floating-point)
Bob Wilson3c0f96e2010-02-17 22:23:11 +00004367def VNEGfd : N2V<0b11, 0b11, 0b10, 0b01, 0b01111, 0, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00004368 (outs DPR:$Vd), (ins DPR:$Vm), IIC_VUNAD,
4369 "vneg", "f32", "$Vd, $Vm", "",
4370 [(set DPR:$Vd, (v2f32 (fneg DPR:$Vm)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004371def VNEGf32q : N2V<0b11, 0b11, 0b10, 0b01, 0b01111, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00004372 (outs QPR:$Vd), (ins QPR:$Vm), IIC_VUNAQ,
4373 "vneg", "f32", "$Vd, $Vm", "",
4374 [(set QPR:$Vd, (v4f32 (fneg QPR:$Vm)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004375
Bob Wilsoncba270d2010-07-13 21:16:48 +00004376def : Pat<(v8i8 (vnegd DPR:$src)), (VNEGs8d DPR:$src)>;
4377def : Pat<(v4i16 (vnegd DPR:$src)), (VNEGs16d DPR:$src)>;
4378def : Pat<(v2i32 (vnegd DPR:$src)), (VNEGs32d DPR:$src)>;
4379def : Pat<(v16i8 (vnegq QPR:$src)), (VNEGs8q QPR:$src)>;
4380def : Pat<(v8i16 (vnegq QPR:$src)), (VNEGs16q QPR:$src)>;
4381def : Pat<(v4i32 (vnegq QPR:$src)), (VNEGs32q QPR:$src)>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004382
4383// VQNEG : Vector Saturating Negate
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004384defm VQNEG : N2VInt_QHS<0b11, 0b11, 0b00, 0b01111, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004385 IIC_VQUNAiD, IIC_VQUNAiQ, "vqneg", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00004386 int_arm_neon_vqneg>;
4387
4388// Vector Bit Counting Operations.
4389
4390// VCLS : Vector Count Leading Sign Bits
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004391defm VCLS : N2VInt_QHS<0b11, 0b11, 0b00, 0b01000, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004392 IIC_VCNTiD, IIC_VCNTiQ, "vcls", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00004393 int_arm_neon_vcls>;
4394// VCLZ : Vector Count Leading Zeros
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004395defm VCLZ : N2VInt_QHS<0b11, 0b11, 0b00, 0b01001, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004396 IIC_VCNTiD, IIC_VCNTiQ, "vclz", "i",
Bob Wilson5bafff32009-06-22 23:27:02 +00004397 int_arm_neon_vclz>;
4398// VCNT : Vector Count One Bits
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004399def VCNTd : N2VDInt<0b11, 0b11, 0b00, 0b00, 0b01010, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004400 IIC_VCNTiD, "vcnt", "8",
Bob Wilson5bafff32009-06-22 23:27:02 +00004401 v8i8, v8i8, int_arm_neon_vcnt>;
David Goodwin127221f2009-09-23 21:38:08 +00004402def VCNTq : N2VQInt<0b11, 0b11, 0b00, 0b00, 0b01010, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004403 IIC_VCNTiQ, "vcnt", "8",
Bob Wilson5bafff32009-06-22 23:27:02 +00004404 v16i8, v16i8, int_arm_neon_vcnt>;
4405
Jim Grosbachfe7b4992011-10-21 16:14:12 +00004406// Vector Swap
Johnny Chend8836042010-02-24 20:06:07 +00004407def VSWPd : N2VX<0b11, 0b11, 0b00, 0b10, 0b00000, 0, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00004408 (outs DPR:$Vd), (ins DPR:$Vm), NoItinerary,
4409 "vswp", "$Vd, $Vm", "", []>;
Johnny Chend8836042010-02-24 20:06:07 +00004410def VSWPq : N2VX<0b11, 0b11, 0b00, 0b10, 0b00000, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00004411 (outs QPR:$Vd), (ins QPR:$Vm), NoItinerary,
4412 "vswp", "$Vd, $Vm", "", []>;
Johnny Chend8836042010-02-24 20:06:07 +00004413
Bob Wilson5bafff32009-06-22 23:27:02 +00004414// Vector Move Operations.
4415
4416// VMOV : Vector Move (Register)
Owen Anderson43967a92011-07-15 18:46:47 +00004417def : InstAlias<"vmov${p} $Vd, $Vm",
4418 (VORRd DPR:$Vd, DPR:$Vm, DPR:$Vm, pred:$p)>;
4419def : InstAlias<"vmov${p} $Vd, $Vm",
4420 (VORRq QPR:$Vd, QPR:$Vm, QPR:$Vm, pred:$p)>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004421
Bob Wilson5bafff32009-06-22 23:27:02 +00004422// VMOV : Vector Move (Immediate)
4423
Evan Cheng47006be2010-05-17 21:54:50 +00004424let isReMaterializable = 1 in {
Owen Andersonca6945e2010-12-01 00:28:25 +00004425def VMOVv8i8 : N1ModImm<1, 0b000, 0b1110, 0, 0, 0, 1, (outs DPR:$Vd),
Jim Grosbach0e387b22011-10-17 22:26:03 +00004426 (ins nImmSplatI8:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00004427 "vmov", "i8", "$Vd, $SIMM", "",
4428 [(set DPR:$Vd, (v8i8 (NEONvmovImm timm:$SIMM)))]>;
4429def VMOVv16i8 : N1ModImm<1, 0b000, 0b1110, 0, 1, 0, 1, (outs QPR:$Vd),
Jim Grosbach0e387b22011-10-17 22:26:03 +00004430 (ins nImmSplatI8:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00004431 "vmov", "i8", "$Vd, $SIMM", "",
4432 [(set QPR:$Vd, (v16i8 (NEONvmovImm timm:$SIMM)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004433
Owen Andersonca6945e2010-12-01 00:28:25 +00004434def VMOVv4i16 : N1ModImm<1, 0b000, {1,0,?,0}, 0, 0, 0, 1, (outs DPR:$Vd),
Jim Grosbachea461102011-10-17 23:09:09 +00004435 (ins nImmSplatI16:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00004436 "vmov", "i16", "$Vd, $SIMM", "",
4437 [(set DPR:$Vd, (v4i16 (NEONvmovImm timm:$SIMM)))]> {
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004438 let Inst{9} = SIMM{9};
Owen Andersona88ea032010-10-26 17:40:54 +00004439}
4440
Owen Andersonca6945e2010-12-01 00:28:25 +00004441def VMOVv8i16 : N1ModImm<1, 0b000, {1,0,?,0}, 0, 1, 0, 1, (outs QPR:$Vd),
Jim Grosbachea461102011-10-17 23:09:09 +00004442 (ins nImmSplatI16:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00004443 "vmov", "i16", "$Vd, $SIMM", "",
4444 [(set QPR:$Vd, (v8i16 (NEONvmovImm timm:$SIMM)))]> {
Owen Andersona88ea032010-10-26 17:40:54 +00004445 let Inst{9} = SIMM{9};
4446}
Bob Wilson5bafff32009-06-22 23:27:02 +00004447
Owen Andersonca6945e2010-12-01 00:28:25 +00004448def VMOVv2i32 : N1ModImm<1, 0b000, {?,?,?,?}, 0, 0, 0, 1, (outs DPR:$Vd),
Jim Grosbach6248a542011-10-18 00:22:00 +00004449 (ins nImmVMOVI32:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00004450 "vmov", "i32", "$Vd, $SIMM", "",
4451 [(set DPR:$Vd, (v2i32 (NEONvmovImm timm:$SIMM)))]> {
Owen Andersona88ea032010-10-26 17:40:54 +00004452 let Inst{11-8} = SIMM{11-8};
4453}
4454
Owen Andersonca6945e2010-12-01 00:28:25 +00004455def VMOVv4i32 : N1ModImm<1, 0b000, {?,?,?,?}, 0, 1, 0, 1, (outs QPR:$Vd),
Jim Grosbach6248a542011-10-18 00:22:00 +00004456 (ins nImmVMOVI32:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00004457 "vmov", "i32", "$Vd, $SIMM", "",
4458 [(set QPR:$Vd, (v4i32 (NEONvmovImm timm:$SIMM)))]> {
Owen Andersona88ea032010-10-26 17:40:54 +00004459 let Inst{11-8} = SIMM{11-8};
4460}
Bob Wilson5bafff32009-06-22 23:27:02 +00004461
Owen Andersonca6945e2010-12-01 00:28:25 +00004462def VMOVv1i64 : N1ModImm<1, 0b000, 0b1110, 0, 0, 1, 1, (outs DPR:$Vd),
Jim Grosbachf2f5bc62011-10-18 16:18:11 +00004463 (ins nImmSplatI64:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00004464 "vmov", "i64", "$Vd, $SIMM", "",
4465 [(set DPR:$Vd, (v1i64 (NEONvmovImm timm:$SIMM)))]>;
4466def VMOVv2i64 : N1ModImm<1, 0b000, 0b1110, 0, 1, 1, 1, (outs QPR:$Vd),
Jim Grosbachf2f5bc62011-10-18 16:18:11 +00004467 (ins nImmSplatI64:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00004468 "vmov", "i64", "$Vd, $SIMM", "",
4469 [(set QPR:$Vd, (v2i64 (NEONvmovImm timm:$SIMM)))]>;
Evan Cheng47006be2010-05-17 21:54:50 +00004470} // isReMaterializable
Bob Wilson5bafff32009-06-22 23:27:02 +00004471
4472// VMOV : Vector Get Lane (move scalar to ARM core register)
4473
Johnny Chen131c4a52009-11-23 17:48:17 +00004474def VGETLNs8 : NVGetLane<{1,1,1,0,0,1,?,1}, 0b1011, {?,?},
Jim Grosbach687656c2011-10-18 20:10:47 +00004475 (outs GPR:$R), (ins DPR:$V, VectorIndex8:$lane),
4476 IIC_VMOVSI, "vmov", "s8", "$R, $V$lane",
Owen Andersond2fbdb72010-10-27 21:28:09 +00004477 [(set GPR:$R, (NEONvgetlanes (v8i8 DPR:$V),
4478 imm:$lane))]> {
4479 let Inst{21} = lane{2};
4480 let Inst{6-5} = lane{1-0};
4481}
Johnny Chen131c4a52009-11-23 17:48:17 +00004482def VGETLNs16 : NVGetLane<{1,1,1,0,0,0,?,1}, 0b1011, {?,1},
Jim Grosbach687656c2011-10-18 20:10:47 +00004483 (outs GPR:$R), (ins DPR:$V, VectorIndex16:$lane),
4484 IIC_VMOVSI, "vmov", "s16", "$R, $V$lane",
Owen Andersond2fbdb72010-10-27 21:28:09 +00004485 [(set GPR:$R, (NEONvgetlanes (v4i16 DPR:$V),
4486 imm:$lane))]> {
4487 let Inst{21} = lane{1};
4488 let Inst{6} = lane{0};
4489}
Johnny Chen131c4a52009-11-23 17:48:17 +00004490def VGETLNu8 : NVGetLane<{1,1,1,0,1,1,?,1}, 0b1011, {?,?},
Jim Grosbach687656c2011-10-18 20:10:47 +00004491 (outs GPR:$R), (ins DPR:$V, VectorIndex8:$lane),
4492 IIC_VMOVSI, "vmov", "u8", "$R, $V$lane",
Owen Andersond2fbdb72010-10-27 21:28:09 +00004493 [(set GPR:$R, (NEONvgetlaneu (v8i8 DPR:$V),
4494 imm:$lane))]> {
4495 let Inst{21} = lane{2};
4496 let Inst{6-5} = lane{1-0};
4497}
Johnny Chen131c4a52009-11-23 17:48:17 +00004498def VGETLNu16 : NVGetLane<{1,1,1,0,1,0,?,1}, 0b1011, {?,1},
Jim Grosbach687656c2011-10-18 20:10:47 +00004499 (outs GPR:$R), (ins DPR:$V, VectorIndex16:$lane),
4500 IIC_VMOVSI, "vmov", "u16", "$R, $V$lane",
Owen Andersond2fbdb72010-10-27 21:28:09 +00004501 [(set GPR:$R, (NEONvgetlaneu (v4i16 DPR:$V),
4502 imm:$lane))]> {
4503 let Inst{21} = lane{1};
4504 let Inst{6} = lane{0};
4505}
Johnny Chen131c4a52009-11-23 17:48:17 +00004506def VGETLNi32 : NVGetLane<{1,1,1,0,0,0,?,1}, 0b1011, 0b00,
Jim Grosbach687656c2011-10-18 20:10:47 +00004507 (outs GPR:$R), (ins DPR:$V, VectorIndex32:$lane),
4508 IIC_VMOVSI, "vmov", "32", "$R, $V$lane",
Owen Andersond2fbdb72010-10-27 21:28:09 +00004509 [(set GPR:$R, (extractelt (v2i32 DPR:$V),
4510 imm:$lane))]> {
4511 let Inst{21} = lane{0};
4512}
Bob Wilson5bafff32009-06-22 23:27:02 +00004513// def VGETLNf32: see FMRDH and FMRDL in ARMInstrVFP.td
4514def : Pat<(NEONvgetlanes (v16i8 QPR:$src), imm:$lane),
4515 (VGETLNs8 (v8i8 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004516 (DSubReg_i8_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00004517 (SubReg_i8_lane imm:$lane))>;
4518def : Pat<(NEONvgetlanes (v8i16 QPR:$src), imm:$lane),
4519 (VGETLNs16 (v4i16 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004520 (DSubReg_i16_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00004521 (SubReg_i16_lane imm:$lane))>;
4522def : Pat<(NEONvgetlaneu (v16i8 QPR:$src), imm:$lane),
4523 (VGETLNu8 (v8i8 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004524 (DSubReg_i8_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00004525 (SubReg_i8_lane imm:$lane))>;
4526def : Pat<(NEONvgetlaneu (v8i16 QPR:$src), imm:$lane),
4527 (VGETLNu16 (v4i16 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004528 (DSubReg_i16_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00004529 (SubReg_i16_lane imm:$lane))>;
4530def : Pat<(extractelt (v4i32 QPR:$src), imm:$lane),
4531 (VGETLNi32 (v2i32 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004532 (DSubReg_i32_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00004533 (SubReg_i32_lane imm:$lane))>;
Anton Korobeynikov2324bdc2009-08-28 23:41:26 +00004534def : Pat<(extractelt (v2f32 DPR:$src1), imm:$src2),
Bob Wilson9abe19d2010-02-17 00:31:29 +00004535 (EXTRACT_SUBREG (v2f32 (COPY_TO_REGCLASS (v2f32 DPR:$src1),DPR_VFP2)),
Anton Korobeynikove56f9082009-09-12 22:21:08 +00004536 (SSubReg_f32_reg imm:$src2))>;
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004537def : Pat<(extractelt (v4f32 QPR:$src1), imm:$src2),
Bob Wilson9abe19d2010-02-17 00:31:29 +00004538 (EXTRACT_SUBREG (v4f32 (COPY_TO_REGCLASS (v4f32 QPR:$src1),QPR_VFP2)),
Anton Korobeynikove56f9082009-09-12 22:21:08 +00004539 (SSubReg_f32_reg imm:$src2))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004540//def : Pat<(extractelt (v2i64 QPR:$src1), imm:$src2),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004541// (EXTRACT_SUBREG QPR:$src1, (DSubReg_f64_reg imm:$src2))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004542def : Pat<(extractelt (v2f64 QPR:$src1), imm:$src2),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004543 (EXTRACT_SUBREG QPR:$src1, (DSubReg_f64_reg imm:$src2))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004544
4545
4546// VMOV : Vector Set Lane (move ARM core register to scalar)
4547
Owen Andersond2fbdb72010-10-27 21:28:09 +00004548let Constraints = "$src1 = $V" in {
4549def VSETLNi8 : NVSetLane<{1,1,1,0,0,1,?,0}, 0b1011, {?,?}, (outs DPR:$V),
Jim Grosbach687656c2011-10-18 20:10:47 +00004550 (ins DPR:$src1, GPR:$R, VectorIndex8:$lane),
4551 IIC_VMOVISL, "vmov", "8", "$V$lane, $R",
Owen Andersond2fbdb72010-10-27 21:28:09 +00004552 [(set DPR:$V, (vector_insert (v8i8 DPR:$src1),
4553 GPR:$R, imm:$lane))]> {
4554 let Inst{21} = lane{2};
4555 let Inst{6-5} = lane{1-0};
4556}
4557def VSETLNi16 : NVSetLane<{1,1,1,0,0,0,?,0}, 0b1011, {?,1}, (outs DPR:$V),
Jim Grosbach687656c2011-10-18 20:10:47 +00004558 (ins DPR:$src1, GPR:$R, VectorIndex16:$lane),
4559 IIC_VMOVISL, "vmov", "16", "$V$lane, $R",
Owen Andersond2fbdb72010-10-27 21:28:09 +00004560 [(set DPR:$V, (vector_insert (v4i16 DPR:$src1),
4561 GPR:$R, imm:$lane))]> {
4562 let Inst{21} = lane{1};
4563 let Inst{6} = lane{0};
4564}
4565def VSETLNi32 : NVSetLane<{1,1,1,0,0,0,?,0}, 0b1011, 0b00, (outs DPR:$V),
Jim Grosbach687656c2011-10-18 20:10:47 +00004566 (ins DPR:$src1, GPR:$R, VectorIndex32:$lane),
4567 IIC_VMOVISL, "vmov", "32", "$V$lane, $R",
Owen Andersond2fbdb72010-10-27 21:28:09 +00004568 [(set DPR:$V, (insertelt (v2i32 DPR:$src1),
4569 GPR:$R, imm:$lane))]> {
4570 let Inst{21} = lane{0};
4571}
Bob Wilson5bafff32009-06-22 23:27:02 +00004572}
4573def : Pat<(vector_insert (v16i8 QPR:$src1), GPR:$src2, imm:$lane),
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004574 (v16i8 (INSERT_SUBREG QPR:$src1,
Chris Lattnerd10a53d2010-03-08 18:51:21 +00004575 (v8i8 (VSETLNi8 (v8i8 (EXTRACT_SUBREG QPR:$src1,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004576 (DSubReg_i8_reg imm:$lane))),
Chris Lattnerd10a53d2010-03-08 18:51:21 +00004577 GPR:$src2, (SubReg_i8_lane imm:$lane))),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004578 (DSubReg_i8_reg imm:$lane)))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004579def : Pat<(vector_insert (v8i16 QPR:$src1), GPR:$src2, imm:$lane),
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004580 (v8i16 (INSERT_SUBREG QPR:$src1,
Chris Lattnerd10a53d2010-03-08 18:51:21 +00004581 (v4i16 (VSETLNi16 (v4i16 (EXTRACT_SUBREG QPR:$src1,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004582 (DSubReg_i16_reg imm:$lane))),
Chris Lattnerd10a53d2010-03-08 18:51:21 +00004583 GPR:$src2, (SubReg_i16_lane imm:$lane))),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004584 (DSubReg_i16_reg imm:$lane)))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004585def : Pat<(insertelt (v4i32 QPR:$src1), GPR:$src2, imm:$lane),
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004586 (v4i32 (INSERT_SUBREG QPR:$src1,
Chris Lattnerd10a53d2010-03-08 18:51:21 +00004587 (v2i32 (VSETLNi32 (v2i32 (EXTRACT_SUBREG QPR:$src1,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004588 (DSubReg_i32_reg imm:$lane))),
Chris Lattnerd10a53d2010-03-08 18:51:21 +00004589 GPR:$src2, (SubReg_i32_lane imm:$lane))),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004590 (DSubReg_i32_reg imm:$lane)))>;
4591
Anton Korobeynikovd91aafd2009-08-30 19:06:39 +00004592def : Pat<(v2f32 (insertelt DPR:$src1, SPR:$src2, imm:$src3)),
Anton Korobeynikov3a639a02009-11-02 00:11:39 +00004593 (INSERT_SUBREG (v2f32 (COPY_TO_REGCLASS DPR:$src1, DPR_VFP2)),
4594 SPR:$src2, (SSubReg_f32_reg imm:$src3))>;
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004595def : Pat<(v4f32 (insertelt QPR:$src1, SPR:$src2, imm:$src3)),
Anton Korobeynikov3a639a02009-11-02 00:11:39 +00004596 (INSERT_SUBREG (v4f32 (COPY_TO_REGCLASS QPR:$src1, QPR_VFP2)),
4597 SPR:$src2, (SSubReg_f32_reg imm:$src3))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004598
4599//def : Pat<(v2i64 (insertelt QPR:$src1, DPR:$src2, imm:$src3)),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004600// (INSERT_SUBREG QPR:$src1, DPR:$src2, (DSubReg_f64_reg imm:$src3))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004601def : Pat<(v2f64 (insertelt QPR:$src1, DPR:$src2, imm:$src3)),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004602 (INSERT_SUBREG QPR:$src1, DPR:$src2, (DSubReg_f64_reg imm:$src3))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004603
Anton Korobeynikovfdf189a2009-08-27 14:38:44 +00004604def : Pat<(v2f32 (scalar_to_vector SPR:$src)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00004605 (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)), SPR:$src, ssub_0)>;
Chris Lattner77144e72010-03-15 00:52:43 +00004606def : Pat<(v2f64 (scalar_to_vector (f64 DPR:$src))),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00004607 (INSERT_SUBREG (v2f64 (IMPLICIT_DEF)), DPR:$src, dsub_0)>;
Anton Korobeynikovfdf189a2009-08-27 14:38:44 +00004608def : Pat<(v4f32 (scalar_to_vector SPR:$src)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00004609 (INSERT_SUBREG (v4f32 (IMPLICIT_DEF)), SPR:$src, ssub_0)>;
Anton Korobeynikovfdf189a2009-08-27 14:38:44 +00004610
Anton Korobeynikovb5cdf872009-08-27 16:10:17 +00004611def : Pat<(v8i8 (scalar_to_vector GPR:$src)),
4612 (VSETLNi8 (v8i8 (IMPLICIT_DEF)), GPR:$src, (i32 0))>;
4613def : Pat<(v4i16 (scalar_to_vector GPR:$src)),
4614 (VSETLNi16 (v4i16 (IMPLICIT_DEF)), GPR:$src, (i32 0))>;
4615def : Pat<(v2i32 (scalar_to_vector GPR:$src)),
4616 (VSETLNi32 (v2i32 (IMPLICIT_DEF)), GPR:$src, (i32 0))>;
4617
4618def : Pat<(v16i8 (scalar_to_vector GPR:$src)),
4619 (INSERT_SUBREG (v16i8 (IMPLICIT_DEF)),
4620 (VSETLNi8 (v8i8 (IMPLICIT_DEF)), GPR:$src, (i32 0)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00004621 dsub_0)>;
Anton Korobeynikovb5cdf872009-08-27 16:10:17 +00004622def : Pat<(v8i16 (scalar_to_vector GPR:$src)),
4623 (INSERT_SUBREG (v8i16 (IMPLICIT_DEF)),
4624 (VSETLNi16 (v4i16 (IMPLICIT_DEF)), GPR:$src, (i32 0)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00004625 dsub_0)>;
Anton Korobeynikovb5cdf872009-08-27 16:10:17 +00004626def : Pat<(v4i32 (scalar_to_vector GPR:$src)),
4627 (INSERT_SUBREG (v4i32 (IMPLICIT_DEF)),
4628 (VSETLNi32 (v2i32 (IMPLICIT_DEF)), GPR:$src, (i32 0)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00004629 dsub_0)>;
Anton Korobeynikovb5cdf872009-08-27 16:10:17 +00004630
Bob Wilson5bafff32009-06-22 23:27:02 +00004631// VDUP : Vector Duplicate (from ARM core register to all elements)
4632
Evan Chengf81bf152009-11-23 21:57:23 +00004633class VDUPD<bits<8> opcod1, bits<2> opcod3, string Dt, ValueType Ty>
Owen Andersonca6945e2010-12-01 00:28:25 +00004634 : NVDup<opcod1, 0b1011, opcod3, (outs DPR:$V), (ins GPR:$R),
4635 IIC_VMOVIS, "vdup", Dt, "$V, $R",
4636 [(set DPR:$V, (Ty (NEONvdup (i32 GPR:$R))))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00004637class VDUPQ<bits<8> opcod1, bits<2> opcod3, string Dt, ValueType Ty>
Owen Andersonca6945e2010-12-01 00:28:25 +00004638 : NVDup<opcod1, 0b1011, opcod3, (outs QPR:$V), (ins GPR:$R),
4639 IIC_VMOVIS, "vdup", Dt, "$V, $R",
4640 [(set QPR:$V, (Ty (NEONvdup (i32 GPR:$R))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004641
Evan Chengf81bf152009-11-23 21:57:23 +00004642def VDUP8d : VDUPD<0b11101100, 0b00, "8", v8i8>;
4643def VDUP16d : VDUPD<0b11101000, 0b01, "16", v4i16>;
4644def VDUP32d : VDUPD<0b11101000, 0b00, "32", v2i32>;
4645def VDUP8q : VDUPQ<0b11101110, 0b00, "8", v16i8>;
4646def VDUP16q : VDUPQ<0b11101010, 0b01, "16", v8i16>;
4647def VDUP32q : VDUPQ<0b11101010, 0b00, "32", v4i32>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004648
Jim Grosbach958108a2011-03-11 20:44:08 +00004649def : Pat<(v2f32 (NEONvdup (f32 (bitconvert GPR:$R)))), (VDUP32d GPR:$R)>;
4650def : Pat<(v4f32 (NEONvdup (f32 (bitconvert GPR:$R)))), (VDUP32q GPR:$R)>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004651
4652// VDUP : Vector Duplicate Lane (from scalar to all elements)
4653
Johnny Chene4614f72010-03-25 17:01:27 +00004654class VDUPLND<bits<4> op19_16, string OpcodeStr, string Dt,
Jim Grosbach460a9052011-10-07 23:56:00 +00004655 ValueType Ty, Operand IdxTy>
4656 : NVDupLane<op19_16, 0, (outs DPR:$Vd), (ins DPR:$Vm, IdxTy:$lane),
4657 IIC_VMOVD, OpcodeStr, Dt, "$Vd, $Vm$lane",
Owen Andersonca6945e2010-12-01 00:28:25 +00004658 [(set DPR:$Vd, (Ty (NEONvduplane (Ty DPR:$Vm), imm:$lane)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004659
Johnny Chene4614f72010-03-25 17:01:27 +00004660class VDUPLNQ<bits<4> op19_16, string OpcodeStr, string Dt,
Jim Grosbach460a9052011-10-07 23:56:00 +00004661 ValueType ResTy, ValueType OpTy, Operand IdxTy>
4662 : NVDupLane<op19_16, 1, (outs QPR:$Vd), (ins DPR:$Vm, IdxTy:$lane),
4663 IIC_VMOVQ, OpcodeStr, Dt, "$Vd, $Vm$lane",
Owen Andersonca6945e2010-12-01 00:28:25 +00004664 [(set QPR:$Vd, (ResTy (NEONvduplane (OpTy DPR:$Vm),
Jim Grosbach460a9052011-10-07 23:56:00 +00004665 VectorIndex32:$lane)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004666
Bob Wilson507df402009-10-21 02:15:46 +00004667// Inst{19-16} is partially specified depending on the element size.
4668
Jim Grosbach460a9052011-10-07 23:56:00 +00004669def VDUPLN8d : VDUPLND<{?,?,?,1}, "vdup", "8", v8i8, VectorIndex8> {
4670 bits<3> lane;
Owen Andersonf587a932010-10-27 19:25:54 +00004671 let Inst{19-17} = lane{2-0};
4672}
Jim Grosbach460a9052011-10-07 23:56:00 +00004673def VDUPLN16d : VDUPLND<{?,?,1,0}, "vdup", "16", v4i16, VectorIndex16> {
4674 bits<2> lane;
Owen Andersonf587a932010-10-27 19:25:54 +00004675 let Inst{19-18} = lane{1-0};
4676}
Jim Grosbach460a9052011-10-07 23:56:00 +00004677def VDUPLN32d : VDUPLND<{?,1,0,0}, "vdup", "32", v2i32, VectorIndex32> {
4678 bits<1> lane;
Owen Andersonf587a932010-10-27 19:25:54 +00004679 let Inst{19} = lane{0};
4680}
Jim Grosbach460a9052011-10-07 23:56:00 +00004681def VDUPLN8q : VDUPLNQ<{?,?,?,1}, "vdup", "8", v16i8, v8i8, VectorIndex8> {
4682 bits<3> lane;
Owen Andersonf587a932010-10-27 19:25:54 +00004683 let Inst{19-17} = lane{2-0};
4684}
Jim Grosbach460a9052011-10-07 23:56:00 +00004685def VDUPLN16q : VDUPLNQ<{?,?,1,0}, "vdup", "16", v8i16, v4i16, VectorIndex16> {
4686 bits<2> lane;
Owen Andersonf587a932010-10-27 19:25:54 +00004687 let Inst{19-18} = lane{1-0};
4688}
Jim Grosbach460a9052011-10-07 23:56:00 +00004689def VDUPLN32q : VDUPLNQ<{?,1,0,0}, "vdup", "32", v4i32, v2i32, VectorIndex32> {
4690 bits<1> lane;
Owen Andersonf587a932010-10-27 19:25:54 +00004691 let Inst{19} = lane{0};
4692}
Jim Grosbach8b8515c2011-03-11 20:31:17 +00004693
4694def : Pat<(v2f32 (NEONvduplane (v2f32 DPR:$Vm), imm:$lane)),
4695 (VDUPLN32d DPR:$Vm, imm:$lane)>;
4696
4697def : Pat<(v4f32 (NEONvduplane (v2f32 DPR:$Vm), imm:$lane)),
4698 (VDUPLN32q DPR:$Vm, imm:$lane)>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004699
Bob Wilson0ce37102009-08-14 05:08:32 +00004700def : Pat<(v16i8 (NEONvduplane (v16i8 QPR:$src), imm:$lane)),
4701 (v16i8 (VDUPLN8q (v8i8 (EXTRACT_SUBREG QPR:$src,
4702 (DSubReg_i8_reg imm:$lane))),
4703 (SubReg_i8_lane imm:$lane)))>;
4704def : Pat<(v8i16 (NEONvduplane (v8i16 QPR:$src), imm:$lane)),
4705 (v8i16 (VDUPLN16q (v4i16 (EXTRACT_SUBREG QPR:$src,
4706 (DSubReg_i16_reg imm:$lane))),
4707 (SubReg_i16_lane imm:$lane)))>;
4708def : Pat<(v4i32 (NEONvduplane (v4i32 QPR:$src), imm:$lane)),
4709 (v4i32 (VDUPLN32q (v2i32 (EXTRACT_SUBREG QPR:$src,
4710 (DSubReg_i32_reg imm:$lane))),
4711 (SubReg_i32_lane imm:$lane)))>;
4712def : Pat<(v4f32 (NEONvduplane (v4f32 QPR:$src), imm:$lane)),
Jim Grosbach8b8515c2011-03-11 20:31:17 +00004713 (v4f32 (VDUPLN32q (v2f32 (EXTRACT_SUBREG QPR:$src,
Bob Wilson0ce37102009-08-14 05:08:32 +00004714 (DSubReg_i32_reg imm:$lane))),
4715 (SubReg_i32_lane imm:$lane)))>;
4716
Jim Grosbach65dc3032010-10-06 21:16:16 +00004717def VDUPfdf : PseudoNeonI<(outs DPR:$dst), (ins SPR:$src), IIC_VMOVD, "",
Johnny Chenda1aea42009-11-23 21:00:43 +00004718 [(set DPR:$dst, (v2f32 (NEONvdup (f32 SPR:$src))))]>;
Jim Grosbach65dc3032010-10-06 21:16:16 +00004719def VDUPfqf : PseudoNeonI<(outs QPR:$dst), (ins SPR:$src), IIC_VMOVD, "",
Johnny Chenda1aea42009-11-23 21:00:43 +00004720 [(set QPR:$dst, (v4f32 (NEONvdup (f32 SPR:$src))))]>;
Anton Korobeynikov32a1b252009-08-07 22:36:50 +00004721
Bob Wilson5bafff32009-06-22 23:27:02 +00004722// VMOVN : Vector Narrowing Move
Evan Chengcae6a122010-10-01 20:50:58 +00004723defm VMOVN : N2VN_HSD<0b11,0b11,0b10,0b00100,0,0, IIC_VMOVN,
Bob Wilson973a0742010-08-30 20:02:30 +00004724 "vmovn", "i", trunc>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004725// VQMOVN : Vector Saturating Narrowing Move
Evan Chengf81bf152009-11-23 21:57:23 +00004726defm VQMOVNs : N2VNInt_HSD<0b11,0b11,0b10,0b00101,0,0, IIC_VQUNAiD,
4727 "vqmovn", "s", int_arm_neon_vqmovns>;
4728defm VQMOVNu : N2VNInt_HSD<0b11,0b11,0b10,0b00101,1,0, IIC_VQUNAiD,
4729 "vqmovn", "u", int_arm_neon_vqmovnu>;
4730defm VQMOVNsu : N2VNInt_HSD<0b11,0b11,0b10,0b00100,1,0, IIC_VQUNAiD,
4731 "vqmovun", "s", int_arm_neon_vqmovnsu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004732// VMOVL : Vector Lengthening Move
Bob Wilsonb31a11b2010-08-20 04:54:02 +00004733defm VMOVLs : N2VL_QHS<0b01,0b10100,0,1, "vmovl", "s", sext>;
4734defm VMOVLu : N2VL_QHS<0b11,0b10100,0,1, "vmovl", "u", zext>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004735
4736// Vector Conversions.
4737
Johnny Chen9e088762010-03-17 17:52:21 +00004738// VCVT : Vector Convert Between Floating-Point and Integers
Johnny Chen6c8648b2010-03-17 23:26:50 +00004739def VCVTf2sd : N2VD<0b11, 0b11, 0b10, 0b11, 0b01110, 0, "vcvt", "s32.f32",
4740 v2i32, v2f32, fp_to_sint>;
4741def VCVTf2ud : N2VD<0b11, 0b11, 0b10, 0b11, 0b01111, 0, "vcvt", "u32.f32",
4742 v2i32, v2f32, fp_to_uint>;
4743def VCVTs2fd : N2VD<0b11, 0b11, 0b10, 0b11, 0b01100, 0, "vcvt", "f32.s32",
4744 v2f32, v2i32, sint_to_fp>;
4745def VCVTu2fd : N2VD<0b11, 0b11, 0b10, 0b11, 0b01101, 0, "vcvt", "f32.u32",
4746 v2f32, v2i32, uint_to_fp>;
Johnny Chen9e088762010-03-17 17:52:21 +00004747
Johnny Chen6c8648b2010-03-17 23:26:50 +00004748def VCVTf2sq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01110, 0, "vcvt", "s32.f32",
4749 v4i32, v4f32, fp_to_sint>;
4750def VCVTf2uq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01111, 0, "vcvt", "u32.f32",
4751 v4i32, v4f32, fp_to_uint>;
4752def VCVTs2fq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01100, 0, "vcvt", "f32.s32",
4753 v4f32, v4i32, sint_to_fp>;
4754def VCVTu2fq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01101, 0, "vcvt", "f32.u32",
4755 v4f32, v4i32, uint_to_fp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004756
4757// VCVT : Vector Convert Between Floating-Point and Fixed-Point.
Evan Chengf81bf152009-11-23 21:57:23 +00004758def VCVTf2xsd : N2VCvtD<0, 1, 0b1111, 0, 1, "vcvt", "s32.f32",
Bob Wilson5bafff32009-06-22 23:27:02 +00004759 v2i32, v2f32, int_arm_neon_vcvtfp2fxs>;
Evan Chengf81bf152009-11-23 21:57:23 +00004760def VCVTf2xud : N2VCvtD<1, 1, 0b1111, 0, 1, "vcvt", "u32.f32",
Bob Wilson5bafff32009-06-22 23:27:02 +00004761 v2i32, v2f32, int_arm_neon_vcvtfp2fxu>;
Evan Chengf81bf152009-11-23 21:57:23 +00004762def VCVTxs2fd : N2VCvtD<0, 1, 0b1110, 0, 1, "vcvt", "f32.s32",
Bob Wilson5bafff32009-06-22 23:27:02 +00004763 v2f32, v2i32, int_arm_neon_vcvtfxs2fp>;
Evan Chengf81bf152009-11-23 21:57:23 +00004764def VCVTxu2fd : N2VCvtD<1, 1, 0b1110, 0, 1, "vcvt", "f32.u32",
Bob Wilson5bafff32009-06-22 23:27:02 +00004765 v2f32, v2i32, int_arm_neon_vcvtfxu2fp>;
4766
Evan Chengf81bf152009-11-23 21:57:23 +00004767def VCVTf2xsq : N2VCvtQ<0, 1, 0b1111, 0, 1, "vcvt", "s32.f32",
Bob Wilson5bafff32009-06-22 23:27:02 +00004768 v4i32, v4f32, int_arm_neon_vcvtfp2fxs>;
Evan Chengf81bf152009-11-23 21:57:23 +00004769def VCVTf2xuq : N2VCvtQ<1, 1, 0b1111, 0, 1, "vcvt", "u32.f32",
Bob Wilson5bafff32009-06-22 23:27:02 +00004770 v4i32, v4f32, int_arm_neon_vcvtfp2fxu>;
Evan Chengf81bf152009-11-23 21:57:23 +00004771def VCVTxs2fq : N2VCvtQ<0, 1, 0b1110, 0, 1, "vcvt", "f32.s32",
Bob Wilson5bafff32009-06-22 23:27:02 +00004772 v4f32, v4i32, int_arm_neon_vcvtfxs2fp>;
Evan Chengf81bf152009-11-23 21:57:23 +00004773def VCVTxu2fq : N2VCvtQ<1, 1, 0b1110, 0, 1, "vcvt", "f32.u32",
Bob Wilson5bafff32009-06-22 23:27:02 +00004774 v4f32, v4i32, int_arm_neon_vcvtfxu2fp>;
4775
Bob Wilson04063562010-12-15 22:14:12 +00004776// VCVT : Vector Convert Between Half-Precision and Single-Precision.
4777def VCVTf2h : N2VNInt<0b11, 0b11, 0b01, 0b10, 0b01100, 0, 0,
4778 IIC_VUNAQ, "vcvt", "f16.f32",
4779 v4i16, v4f32, int_arm_neon_vcvtfp2hf>,
4780 Requires<[HasNEON, HasFP16]>;
4781def VCVTh2f : N2VLInt<0b11, 0b11, 0b01, 0b10, 0b01110, 0, 0,
4782 IIC_VUNAQ, "vcvt", "f32.f16",
4783 v4f32, v4i16, int_arm_neon_vcvthf2fp>,
4784 Requires<[HasNEON, HasFP16]>;
4785
Bob Wilsond8e17572009-08-12 22:31:50 +00004786// Vector Reverse.
Bob Wilson8bb9e482009-07-26 00:39:34 +00004787
4788// VREV64 : Vector Reverse elements within 64-bit doublewords
4789
Evan Chengf81bf152009-11-23 21:57:23 +00004790class VREV64D<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Owen Andersonaa545242010-11-21 06:47:06 +00004791 : N2V<0b11, 0b11, op19_18, 0b00, 0b00000, 0, 0, (outs DPR:$Vd),
4792 (ins DPR:$Vm), IIC_VMOVD,
4793 OpcodeStr, Dt, "$Vd, $Vm", "",
4794 [(set DPR:$Vd, (Ty (NEONvrev64 (Ty DPR:$Vm))))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00004795class VREV64Q<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Owen Andersonaa545242010-11-21 06:47:06 +00004796 : N2V<0b11, 0b11, op19_18, 0b00, 0b00000, 1, 0, (outs QPR:$Vd),
4797 (ins QPR:$Vm), IIC_VMOVQ,
4798 OpcodeStr, Dt, "$Vd, $Vm", "",
4799 [(set QPR:$Vd, (Ty (NEONvrev64 (Ty QPR:$Vm))))]>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00004800
Evan Chengf81bf152009-11-23 21:57:23 +00004801def VREV64d8 : VREV64D<0b00, "vrev64", "8", v8i8>;
4802def VREV64d16 : VREV64D<0b01, "vrev64", "16", v4i16>;
4803def VREV64d32 : VREV64D<0b10, "vrev64", "32", v2i32>;
Jim Grosbach1558df72011-03-11 20:18:05 +00004804def : Pat<(v2f32 (NEONvrev64 (v2f32 DPR:$Vm))), (VREV64d32 DPR:$Vm)>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00004805
Evan Chengf81bf152009-11-23 21:57:23 +00004806def VREV64q8 : VREV64Q<0b00, "vrev64", "8", v16i8>;
4807def VREV64q16 : VREV64Q<0b01, "vrev64", "16", v8i16>;
4808def VREV64q32 : VREV64Q<0b10, "vrev64", "32", v4i32>;
Jim Grosbach1558df72011-03-11 20:18:05 +00004809def : Pat<(v4f32 (NEONvrev64 (v4f32 QPR:$Vm))), (VREV64q32 QPR:$Vm)>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00004810
4811// VREV32 : Vector Reverse elements within 32-bit words
4812
Evan Chengf81bf152009-11-23 21:57:23 +00004813class VREV32D<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Owen Andersonaa545242010-11-21 06:47:06 +00004814 : N2V<0b11, 0b11, op19_18, 0b00, 0b00001, 0, 0, (outs DPR:$Vd),
4815 (ins DPR:$Vm), IIC_VMOVD,
4816 OpcodeStr, Dt, "$Vd, $Vm", "",
4817 [(set DPR:$Vd, (Ty (NEONvrev32 (Ty DPR:$Vm))))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00004818class VREV32Q<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Owen Andersonaa545242010-11-21 06:47:06 +00004819 : N2V<0b11, 0b11, op19_18, 0b00, 0b00001, 1, 0, (outs QPR:$Vd),
4820 (ins QPR:$Vm), IIC_VMOVQ,
4821 OpcodeStr, Dt, "$Vd, $Vm", "",
4822 [(set QPR:$Vd, (Ty (NEONvrev32 (Ty QPR:$Vm))))]>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00004823
Evan Chengf81bf152009-11-23 21:57:23 +00004824def VREV32d8 : VREV32D<0b00, "vrev32", "8", v8i8>;
4825def VREV32d16 : VREV32D<0b01, "vrev32", "16", v4i16>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00004826
Evan Chengf81bf152009-11-23 21:57:23 +00004827def VREV32q8 : VREV32Q<0b00, "vrev32", "8", v16i8>;
4828def VREV32q16 : VREV32Q<0b01, "vrev32", "16", v8i16>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00004829
4830// VREV16 : Vector Reverse elements within 16-bit halfwords
4831
Evan Chengf81bf152009-11-23 21:57:23 +00004832class VREV16D<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Owen Andersonaa545242010-11-21 06:47:06 +00004833 : N2V<0b11, 0b11, op19_18, 0b00, 0b00010, 0, 0, (outs DPR:$Vd),
4834 (ins DPR:$Vm), IIC_VMOVD,
4835 OpcodeStr, Dt, "$Vd, $Vm", "",
4836 [(set DPR:$Vd, (Ty (NEONvrev16 (Ty DPR:$Vm))))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00004837class VREV16Q<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Owen Andersonaa545242010-11-21 06:47:06 +00004838 : N2V<0b11, 0b11, op19_18, 0b00, 0b00010, 1, 0, (outs QPR:$Vd),
4839 (ins QPR:$Vm), IIC_VMOVQ,
4840 OpcodeStr, Dt, "$Vd, $Vm", "",
4841 [(set QPR:$Vd, (Ty (NEONvrev16 (Ty QPR:$Vm))))]>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00004842
Evan Chengf81bf152009-11-23 21:57:23 +00004843def VREV16d8 : VREV16D<0b00, "vrev16", "8", v8i8>;
4844def VREV16q8 : VREV16Q<0b00, "vrev16", "8", v16i8>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00004845
Bob Wilsonde95c1b82009-08-19 17:03:43 +00004846// Other Vector Shuffles.
4847
Bob Wilson5e8b8332011-01-07 04:59:04 +00004848// Aligned extractions: really just dropping registers
4849
4850class AlignedVEXTq<ValueType DestTy, ValueType SrcTy, SDNodeXForm LaneCVT>
4851 : Pat<(DestTy (vector_extract_subvec (SrcTy QPR:$src), (i32 imm:$start))),
4852 (EXTRACT_SUBREG (SrcTy QPR:$src), (LaneCVT imm:$start))>;
4853
4854def : AlignedVEXTq<v8i8, v16i8, DSubReg_i8_reg>;
4855
4856def : AlignedVEXTq<v4i16, v8i16, DSubReg_i16_reg>;
4857
4858def : AlignedVEXTq<v2i32, v4i32, DSubReg_i32_reg>;
4859
4860def : AlignedVEXTq<v1i64, v2i64, DSubReg_f64_reg>;
4861
4862def : AlignedVEXTq<v2f32, v4f32, DSubReg_i32_reg>;
4863
4864
Bob Wilsonde95c1b82009-08-19 17:03:43 +00004865// VEXT : Vector Extract
4866
Evan Chengf81bf152009-11-23 21:57:23 +00004867class VEXTd<string OpcodeStr, string Dt, ValueType Ty>
Owen Andersonaa545242010-11-21 06:47:06 +00004868 : N3V<0,1,0b11,{?,?,?,?},0,0, (outs DPR:$Vd),
4869 (ins DPR:$Vn, DPR:$Vm, i32imm:$index), NVExtFrm,
4870 IIC_VEXTD, OpcodeStr, Dt, "$Vd, $Vn, $Vm, $index", "",
4871 [(set DPR:$Vd, (Ty (NEONvext (Ty DPR:$Vn),
4872 (Ty DPR:$Vm), imm:$index)))]> {
Owen Anderson3eff4af2010-10-27 23:56:39 +00004873 bits<4> index;
4874 let Inst{11-8} = index{3-0};
4875}
Anton Korobeynikov5da894f2009-08-21 12:40:21 +00004876
Evan Chengf81bf152009-11-23 21:57:23 +00004877class VEXTq<string OpcodeStr, string Dt, ValueType Ty>
Owen Andersonaa545242010-11-21 06:47:06 +00004878 : N3V<0,1,0b11,{?,?,?,?},1,0, (outs QPR:$Vd),
4879 (ins QPR:$Vn, QPR:$Vm, i32imm:$index), NVExtFrm,
4880 IIC_VEXTQ, OpcodeStr, Dt, "$Vd, $Vn, $Vm, $index", "",
4881 [(set QPR:$Vd, (Ty (NEONvext (Ty QPR:$Vn),
4882 (Ty QPR:$Vm), imm:$index)))]> {
Owen Anderson3eff4af2010-10-27 23:56:39 +00004883 bits<4> index;
4884 let Inst{11-8} = index{3-0};
4885}
Anton Korobeynikov5da894f2009-08-21 12:40:21 +00004886
Owen Anderson7a258252010-11-03 18:16:27 +00004887def VEXTd8 : VEXTd<"vext", "8", v8i8> {
4888 let Inst{11-8} = index{3-0};
4889}
4890def VEXTd16 : VEXTd<"vext", "16", v4i16> {
4891 let Inst{11-9} = index{2-0};
4892 let Inst{8} = 0b0;
4893}
4894def VEXTd32 : VEXTd<"vext", "32", v2i32> {
4895 let Inst{11-10} = index{1-0};
4896 let Inst{9-8} = 0b00;
4897}
Owen Anderson167eb1f2011-07-15 17:48:05 +00004898def : Pat<(v2f32 (NEONvext (v2f32 DPR:$Vn),
4899 (v2f32 DPR:$Vm),
4900 (i32 imm:$index))),
4901 (VEXTd32 DPR:$Vn, DPR:$Vm, imm:$index)>;
Anton Korobeynikov5da894f2009-08-21 12:40:21 +00004902
Owen Anderson7a258252010-11-03 18:16:27 +00004903def VEXTq8 : VEXTq<"vext", "8", v16i8> {
4904 let Inst{11-8} = index{3-0};
4905}
4906def VEXTq16 : VEXTq<"vext", "16", v8i16> {
4907 let Inst{11-9} = index{2-0};
4908 let Inst{8} = 0b0;
4909}
4910def VEXTq32 : VEXTq<"vext", "32", v4i32> {
4911 let Inst{11-10} = index{1-0};
4912 let Inst{9-8} = 0b00;
4913}
Owen Anderson167eb1f2011-07-15 17:48:05 +00004914def : Pat<(v4f32 (NEONvext (v4f32 QPR:$Vn),
4915 (v4f32 QPR:$Vm),
4916 (i32 imm:$index))),
4917 (VEXTq32 QPR:$Vn, QPR:$Vm, imm:$index)>;
Bob Wilsonde95c1b82009-08-19 17:03:43 +00004918
Bob Wilson64efd902009-08-08 05:53:00 +00004919// VTRN : Vector Transpose
4920
Evan Chengf81bf152009-11-23 21:57:23 +00004921def VTRNd8 : N2VDShuffle<0b00, 0b00001, "vtrn", "8">;
4922def VTRNd16 : N2VDShuffle<0b01, 0b00001, "vtrn", "16">;
4923def VTRNd32 : N2VDShuffle<0b10, 0b00001, "vtrn", "32">;
Bob Wilson64efd902009-08-08 05:53:00 +00004924
Evan Chengf81bf152009-11-23 21:57:23 +00004925def VTRNq8 : N2VQShuffle<0b00, 0b00001, IIC_VPERMQ, "vtrn", "8">;
4926def VTRNq16 : N2VQShuffle<0b01, 0b00001, IIC_VPERMQ, "vtrn", "16">;
4927def VTRNq32 : N2VQShuffle<0b10, 0b00001, IIC_VPERMQ, "vtrn", "32">;
Bob Wilson64efd902009-08-08 05:53:00 +00004928
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00004929// VUZP : Vector Unzip (Deinterleave)
4930
Evan Chengf81bf152009-11-23 21:57:23 +00004931def VUZPd8 : N2VDShuffle<0b00, 0b00010, "vuzp", "8">;
4932def VUZPd16 : N2VDShuffle<0b01, 0b00010, "vuzp", "16">;
4933def VUZPd32 : N2VDShuffle<0b10, 0b00010, "vuzp", "32">;
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00004934
Evan Chengf81bf152009-11-23 21:57:23 +00004935def VUZPq8 : N2VQShuffle<0b00, 0b00010, IIC_VPERMQ3, "vuzp", "8">;
4936def VUZPq16 : N2VQShuffle<0b01, 0b00010, IIC_VPERMQ3, "vuzp", "16">;
4937def VUZPq32 : N2VQShuffle<0b10, 0b00010, IIC_VPERMQ3, "vuzp", "32">;
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00004938
4939// VZIP : Vector Zip (Interleave)
4940
Evan Chengf81bf152009-11-23 21:57:23 +00004941def VZIPd8 : N2VDShuffle<0b00, 0b00011, "vzip", "8">;
4942def VZIPd16 : N2VDShuffle<0b01, 0b00011, "vzip", "16">;
4943def VZIPd32 : N2VDShuffle<0b10, 0b00011, "vzip", "32">;
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00004944
Evan Chengf81bf152009-11-23 21:57:23 +00004945def VZIPq8 : N2VQShuffle<0b00, 0b00011, IIC_VPERMQ3, "vzip", "8">;
4946def VZIPq16 : N2VQShuffle<0b01, 0b00011, IIC_VPERMQ3, "vzip", "16">;
4947def VZIPq32 : N2VQShuffle<0b10, 0b00011, IIC_VPERMQ3, "vzip", "32">;
Bob Wilson64efd902009-08-08 05:53:00 +00004948
Bob Wilson114a2662009-08-12 20:51:55 +00004949// Vector Table Lookup and Table Extension.
4950
4951// VTBL : Vector Table Lookup
Owen Anderson8d7d2e12011-08-09 20:55:18 +00004952let DecoderMethod = "DecodeTBLInstruction" in {
Bob Wilson114a2662009-08-12 20:51:55 +00004953def VTBL1
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00004954 : N3V<1,1,0b11,0b1000,0,0, (outs DPR:$Vd),
Jim Grosbach862019c2011-10-18 23:02:30 +00004955 (ins VecListOneD:$Vn, DPR:$Vm), NVTBLFrm, IIC_VTB1,
4956 "vtbl", "8", "$Vd, $Vn, $Vm", "",
4957 [(set DPR:$Vd, (v8i8 (int_arm_neon_vtbl1 VecListOneD:$Vn, DPR:$Vm)))]>;
Evan Cheng0d92f5f2009-10-01 08:22:27 +00004958let hasExtraSrcRegAllocReq = 1 in {
Bob Wilson114a2662009-08-12 20:51:55 +00004959def VTBL2
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00004960 : N3V<1,1,0b11,0b1001,0,0, (outs DPR:$Vd),
4961 (ins DPR:$Vn, DPR:$tbl2, DPR:$Vm), NVTBLFrm, IIC_VTB2,
4962 "vtbl", "8", "$Vd, \\{$Vn, $tbl2\\}, $Vm", "", []>;
Bob Wilson114a2662009-08-12 20:51:55 +00004963def VTBL3
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00004964 : N3V<1,1,0b11,0b1010,0,0, (outs DPR:$Vd),
4965 (ins DPR:$Vn, DPR:$tbl2, DPR:$tbl3, DPR:$Vm), NVTBLFrm, IIC_VTB3,
4966 "vtbl", "8", "$Vd, \\{$Vn, $tbl2, $tbl3\\}, $Vm", "", []>;
Bob Wilson114a2662009-08-12 20:51:55 +00004967def VTBL4
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00004968 : N3V<1,1,0b11,0b1011,0,0, (outs DPR:$Vd),
4969 (ins DPR:$Vn, DPR:$tbl2, DPR:$tbl3, DPR:$tbl4, DPR:$Vm),
Johnny Chen79c4d822010-03-29 01:14:22 +00004970 NVTBLFrm, IIC_VTB4,
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00004971 "vtbl", "8", "$Vd, \\{$Vn, $tbl2, $tbl3, $tbl4\\}, $Vm", "", []>;
Evan Cheng0d92f5f2009-10-01 08:22:27 +00004972} // hasExtraSrcRegAllocReq = 1
Bob Wilson114a2662009-08-12 20:51:55 +00004973
Bob Wilsonbd916c52010-09-13 23:55:10 +00004974def VTBL2Pseudo
Jim Grosbach7cd27292010-10-06 20:36:55 +00004975 : PseudoNeonI<(outs DPR:$dst), (ins QPR:$tbl, DPR:$src), IIC_VTB2, "", []>;
Bob Wilsonbd916c52010-09-13 23:55:10 +00004976def VTBL3Pseudo
Jim Grosbach7cd27292010-10-06 20:36:55 +00004977 : PseudoNeonI<(outs DPR:$dst), (ins QQPR:$tbl, DPR:$src), IIC_VTB3, "", []>;
Bob Wilsonbd916c52010-09-13 23:55:10 +00004978def VTBL4Pseudo
Jim Grosbach7cd27292010-10-06 20:36:55 +00004979 : PseudoNeonI<(outs DPR:$dst), (ins QQPR:$tbl, DPR:$src), IIC_VTB4, "", []>;
Bob Wilsonbd916c52010-09-13 23:55:10 +00004980
Bob Wilson114a2662009-08-12 20:51:55 +00004981// VTBX : Vector Table Extension
4982def VTBX1
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00004983 : N3V<1,1,0b11,0b1000,1,0, (outs DPR:$Vd),
Jim Grosbachd0b61472011-10-20 14:48:50 +00004984 (ins DPR:$orig, VecListOneD:$Vn, DPR:$Vm), NVTBLFrm, IIC_VTBX1,
4985 "vtbx", "8", "$Vd, $Vn, $Vm", "$orig = $Vd",
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00004986 [(set DPR:$Vd, (v8i8 (int_arm_neon_vtbx1
Jim Grosbachd0b61472011-10-20 14:48:50 +00004987 DPR:$orig, VecListOneD:$Vn, DPR:$Vm)))]>;
Evan Cheng0d92f5f2009-10-01 08:22:27 +00004988let hasExtraSrcRegAllocReq = 1 in {
Bob Wilson114a2662009-08-12 20:51:55 +00004989def VTBX2
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00004990 : N3V<1,1,0b11,0b1001,1,0, (outs DPR:$Vd),
4991 (ins DPR:$orig, DPR:$Vn, DPR:$tbl2, DPR:$Vm), NVTBLFrm, IIC_VTBX2,
4992 "vtbx", "8", "$Vd, \\{$Vn, $tbl2\\}, $Vm", "$orig = $Vd", []>;
Bob Wilson114a2662009-08-12 20:51:55 +00004993def VTBX3
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00004994 : N3V<1,1,0b11,0b1010,1,0, (outs DPR:$Vd),
4995 (ins DPR:$orig, DPR:$Vn, DPR:$tbl2, DPR:$tbl3, DPR:$Vm),
Johnny Chen79c4d822010-03-29 01:14:22 +00004996 NVTBLFrm, IIC_VTBX3,
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00004997 "vtbx", "8", "$Vd, \\{$Vn, $tbl2, $tbl3\\}, $Vm",
4998 "$orig = $Vd", []>;
Bob Wilson114a2662009-08-12 20:51:55 +00004999def VTBX4
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00005000 : N3V<1,1,0b11,0b1011,1,0, (outs DPR:$Vd), (ins DPR:$orig, DPR:$Vn,
5001 DPR:$tbl2, DPR:$tbl3, DPR:$tbl4, DPR:$Vm), NVTBLFrm, IIC_VTBX4,
5002 "vtbx", "8", "$Vd, \\{$Vn, $tbl2, $tbl3, $tbl4\\}, $Vm",
5003 "$orig = $Vd", []>;
Evan Cheng0d92f5f2009-10-01 08:22:27 +00005004} // hasExtraSrcRegAllocReq = 1
Bob Wilson114a2662009-08-12 20:51:55 +00005005
Bob Wilsonbd916c52010-09-13 23:55:10 +00005006def VTBX2Pseudo
5007 : PseudoNeonI<(outs DPR:$dst), (ins DPR:$orig, QPR:$tbl, DPR:$src),
Jim Grosbach7cd27292010-10-06 20:36:55 +00005008 IIC_VTBX2, "$orig = $dst", []>;
Bob Wilsonbd916c52010-09-13 23:55:10 +00005009def VTBX3Pseudo
5010 : PseudoNeonI<(outs DPR:$dst), (ins DPR:$orig, QQPR:$tbl, DPR:$src),
Jim Grosbach7cd27292010-10-06 20:36:55 +00005011 IIC_VTBX3, "$orig = $dst", []>;
Bob Wilsonbd916c52010-09-13 23:55:10 +00005012def VTBX4Pseudo
5013 : PseudoNeonI<(outs DPR:$dst), (ins DPR:$orig, QQPR:$tbl, DPR:$src),
Jim Grosbach7cd27292010-10-06 20:36:55 +00005014 IIC_VTBX4, "$orig = $dst", []>;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00005015} // DecoderMethod = "DecodeTBLInstruction"
Bob Wilsonbd916c52010-09-13 23:55:10 +00005016
Bob Wilson5bafff32009-06-22 23:27:02 +00005017//===----------------------------------------------------------------------===//
Evan Cheng1d2426c2009-08-07 19:30:41 +00005018// NEON instructions for single-precision FP math
5019//===----------------------------------------------------------------------===//
5020
Bob Wilson0e6d5402010-12-13 23:02:31 +00005021class N2VSPat<SDNode OpNode, NeonI Inst>
5022 : NEONFPPat<(f32 (OpNode SPR:$a)),
Bob Wilson1e6f5962010-12-13 21:58:05 +00005023 (EXTRACT_SUBREG
Bob Wilson4711d5c2010-12-13 23:02:37 +00005024 (v2f32 (COPY_TO_REGCLASS (Inst
5025 (INSERT_SUBREG
Bob Wilson0e6d5402010-12-13 23:02:31 +00005026 (v2f32 (COPY_TO_REGCLASS (v2f32 (IMPLICIT_DEF)), DPR_VFP2)),
5027 SPR:$a, ssub_0)), DPR_VFP2)), ssub_0)>;
Bob Wilson3c0f96e2010-02-17 22:23:11 +00005028
5029class N3VSPat<SDNode OpNode, NeonI Inst>
5030 : NEONFPPat<(f32 (OpNode SPR:$a, SPR:$b)),
Bob Wilson4711d5c2010-12-13 23:02:37 +00005031 (EXTRACT_SUBREG
5032 (v2f32 (COPY_TO_REGCLASS (Inst
5033 (INSERT_SUBREG
5034 (v2f32 (COPY_TO_REGCLASS (v2f32 (IMPLICIT_DEF)), DPR_VFP2)),
5035 SPR:$a, ssub_0),
5036 (INSERT_SUBREG
5037 (v2f32 (COPY_TO_REGCLASS (v2f32 (IMPLICIT_DEF)), DPR_VFP2)),
5038 SPR:$b, ssub_0)), DPR_VFP2)), ssub_0)>;
Bob Wilson3c0f96e2010-02-17 22:23:11 +00005039
5040class N3VSMulOpPat<SDNode MulNode, SDNode OpNode, NeonI Inst>
5041 : NEONFPPat<(f32 (OpNode SPR:$acc, (f32 (MulNode SPR:$a, SPR:$b)))),
Bob Wilson4711d5c2010-12-13 23:02:37 +00005042 (EXTRACT_SUBREG
5043 (v2f32 (COPY_TO_REGCLASS (Inst
5044 (INSERT_SUBREG
5045 (v2f32 (COPY_TO_REGCLASS (v2f32 (IMPLICIT_DEF)), DPR_VFP2)),
5046 SPR:$acc, ssub_0),
5047 (INSERT_SUBREG
5048 (v2f32 (COPY_TO_REGCLASS (v2f32 (IMPLICIT_DEF)), DPR_VFP2)),
5049 SPR:$a, ssub_0),
5050 (INSERT_SUBREG
5051 (v2f32 (COPY_TO_REGCLASS (v2f32 (IMPLICIT_DEF)), DPR_VFP2)),
5052 SPR:$b, ssub_0)), DPR_VFP2)), ssub_0)>;
Bob Wilson3c0f96e2010-02-17 22:23:11 +00005053
Bob Wilson4711d5c2010-12-13 23:02:37 +00005054def : N3VSPat<fadd, VADDfd>;
5055def : N3VSPat<fsub, VSUBfd>;
5056def : N3VSPat<fmul, VMULfd>;
5057def : N3VSMulOpPat<fmul, fadd, VMLAfd>,
Evan Cheng48575f62010-12-05 22:04:16 +00005058 Requires<[HasNEON, UseNEONForFP, UseFPVMLx]>;
Bob Wilson4711d5c2010-12-13 23:02:37 +00005059def : N3VSMulOpPat<fmul, fsub, VMLSfd>,
Evan Cheng48575f62010-12-05 22:04:16 +00005060 Requires<[HasNEON, UseNEONForFP, UseFPVMLx]>;
Bob Wilson0e6d5402010-12-13 23:02:31 +00005061def : N2VSPat<fabs, VABSfd>;
Bob Wilson0e6d5402010-12-13 23:02:31 +00005062def : N2VSPat<fneg, VNEGfd>;
Bob Wilson4711d5c2010-12-13 23:02:37 +00005063def : N3VSPat<NEONfmax, VMAXfd>;
5064def : N3VSPat<NEONfmin, VMINfd>;
Bob Wilson0e6d5402010-12-13 23:02:31 +00005065def : N2VSPat<arm_ftosi, VCVTf2sd>;
5066def : N2VSPat<arm_ftoui, VCVTf2ud>;
5067def : N2VSPat<arm_sitof, VCVTs2fd>;
5068def : N2VSPat<arm_uitof, VCVTu2fd>;
David Goodwin338268c2009-08-10 22:17:39 +00005069
Evan Cheng1d2426c2009-08-07 19:30:41 +00005070//===----------------------------------------------------------------------===//
Bob Wilson5bafff32009-06-22 23:27:02 +00005071// Non-Instruction Patterns
5072//===----------------------------------------------------------------------===//
5073
5074// bit_convert
5075def : Pat<(v1i64 (bitconvert (v2i32 DPR:$src))), (v1i64 DPR:$src)>;
5076def : Pat<(v1i64 (bitconvert (v4i16 DPR:$src))), (v1i64 DPR:$src)>;
5077def : Pat<(v1i64 (bitconvert (v8i8 DPR:$src))), (v1i64 DPR:$src)>;
5078def : Pat<(v1i64 (bitconvert (f64 DPR:$src))), (v1i64 DPR:$src)>;
5079def : Pat<(v1i64 (bitconvert (v2f32 DPR:$src))), (v1i64 DPR:$src)>;
5080def : Pat<(v2i32 (bitconvert (v1i64 DPR:$src))), (v2i32 DPR:$src)>;
5081def : Pat<(v2i32 (bitconvert (v4i16 DPR:$src))), (v2i32 DPR:$src)>;
5082def : Pat<(v2i32 (bitconvert (v8i8 DPR:$src))), (v2i32 DPR:$src)>;
5083def : Pat<(v2i32 (bitconvert (f64 DPR:$src))), (v2i32 DPR:$src)>;
5084def : Pat<(v2i32 (bitconvert (v2f32 DPR:$src))), (v2i32 DPR:$src)>;
5085def : Pat<(v4i16 (bitconvert (v1i64 DPR:$src))), (v4i16 DPR:$src)>;
5086def : Pat<(v4i16 (bitconvert (v2i32 DPR:$src))), (v4i16 DPR:$src)>;
5087def : Pat<(v4i16 (bitconvert (v8i8 DPR:$src))), (v4i16 DPR:$src)>;
5088def : Pat<(v4i16 (bitconvert (f64 DPR:$src))), (v4i16 DPR:$src)>;
5089def : Pat<(v4i16 (bitconvert (v2f32 DPR:$src))), (v4i16 DPR:$src)>;
5090def : Pat<(v8i8 (bitconvert (v1i64 DPR:$src))), (v8i8 DPR:$src)>;
5091def : Pat<(v8i8 (bitconvert (v2i32 DPR:$src))), (v8i8 DPR:$src)>;
5092def : Pat<(v8i8 (bitconvert (v4i16 DPR:$src))), (v8i8 DPR:$src)>;
5093def : Pat<(v8i8 (bitconvert (f64 DPR:$src))), (v8i8 DPR:$src)>;
5094def : Pat<(v8i8 (bitconvert (v2f32 DPR:$src))), (v8i8 DPR:$src)>;
5095def : Pat<(f64 (bitconvert (v1i64 DPR:$src))), (f64 DPR:$src)>;
5096def : Pat<(f64 (bitconvert (v2i32 DPR:$src))), (f64 DPR:$src)>;
5097def : Pat<(f64 (bitconvert (v4i16 DPR:$src))), (f64 DPR:$src)>;
5098def : Pat<(f64 (bitconvert (v8i8 DPR:$src))), (f64 DPR:$src)>;
5099def : Pat<(f64 (bitconvert (v2f32 DPR:$src))), (f64 DPR:$src)>;
5100def : Pat<(v2f32 (bitconvert (f64 DPR:$src))), (v2f32 DPR:$src)>;
5101def : Pat<(v2f32 (bitconvert (v1i64 DPR:$src))), (v2f32 DPR:$src)>;
5102def : Pat<(v2f32 (bitconvert (v2i32 DPR:$src))), (v2f32 DPR:$src)>;
5103def : Pat<(v2f32 (bitconvert (v4i16 DPR:$src))), (v2f32 DPR:$src)>;
5104def : Pat<(v2f32 (bitconvert (v8i8 DPR:$src))), (v2f32 DPR:$src)>;
5105
5106def : Pat<(v2i64 (bitconvert (v4i32 QPR:$src))), (v2i64 QPR:$src)>;
5107def : Pat<(v2i64 (bitconvert (v8i16 QPR:$src))), (v2i64 QPR:$src)>;
5108def : Pat<(v2i64 (bitconvert (v16i8 QPR:$src))), (v2i64 QPR:$src)>;
5109def : Pat<(v2i64 (bitconvert (v2f64 QPR:$src))), (v2i64 QPR:$src)>;
5110def : Pat<(v2i64 (bitconvert (v4f32 QPR:$src))), (v2i64 QPR:$src)>;
5111def : Pat<(v4i32 (bitconvert (v2i64 QPR:$src))), (v4i32 QPR:$src)>;
5112def : Pat<(v4i32 (bitconvert (v8i16 QPR:$src))), (v4i32 QPR:$src)>;
5113def : Pat<(v4i32 (bitconvert (v16i8 QPR:$src))), (v4i32 QPR:$src)>;
5114def : Pat<(v4i32 (bitconvert (v2f64 QPR:$src))), (v4i32 QPR:$src)>;
5115def : Pat<(v4i32 (bitconvert (v4f32 QPR:$src))), (v4i32 QPR:$src)>;
5116def : Pat<(v8i16 (bitconvert (v2i64 QPR:$src))), (v8i16 QPR:$src)>;
5117def : Pat<(v8i16 (bitconvert (v4i32 QPR:$src))), (v8i16 QPR:$src)>;
5118def : Pat<(v8i16 (bitconvert (v16i8 QPR:$src))), (v8i16 QPR:$src)>;
5119def : Pat<(v8i16 (bitconvert (v2f64 QPR:$src))), (v8i16 QPR:$src)>;
5120def : Pat<(v8i16 (bitconvert (v4f32 QPR:$src))), (v8i16 QPR:$src)>;
5121def : Pat<(v16i8 (bitconvert (v2i64 QPR:$src))), (v16i8 QPR:$src)>;
5122def : Pat<(v16i8 (bitconvert (v4i32 QPR:$src))), (v16i8 QPR:$src)>;
5123def : Pat<(v16i8 (bitconvert (v8i16 QPR:$src))), (v16i8 QPR:$src)>;
5124def : Pat<(v16i8 (bitconvert (v2f64 QPR:$src))), (v16i8 QPR:$src)>;
5125def : Pat<(v16i8 (bitconvert (v4f32 QPR:$src))), (v16i8 QPR:$src)>;
5126def : Pat<(v4f32 (bitconvert (v2i64 QPR:$src))), (v4f32 QPR:$src)>;
5127def : Pat<(v4f32 (bitconvert (v4i32 QPR:$src))), (v4f32 QPR:$src)>;
5128def : Pat<(v4f32 (bitconvert (v8i16 QPR:$src))), (v4f32 QPR:$src)>;
5129def : Pat<(v4f32 (bitconvert (v16i8 QPR:$src))), (v4f32 QPR:$src)>;
5130def : Pat<(v4f32 (bitconvert (v2f64 QPR:$src))), (v4f32 QPR:$src)>;
5131def : Pat<(v2f64 (bitconvert (v2i64 QPR:$src))), (v2f64 QPR:$src)>;
5132def : Pat<(v2f64 (bitconvert (v4i32 QPR:$src))), (v2f64 QPR:$src)>;
5133def : Pat<(v2f64 (bitconvert (v8i16 QPR:$src))), (v2f64 QPR:$src)>;
5134def : Pat<(v2f64 (bitconvert (v16i8 QPR:$src))), (v2f64 QPR:$src)>;
5135def : Pat<(v2f64 (bitconvert (v4f32 QPR:$src))), (v2f64 QPR:$src)>;