blob: a7bdbd92ff2dd281b26008c61a1d387289075755 [file] [log] [blame]
Chris Lattnerbc40e892003-01-13 20:01:16 +00001//===-- LiveVariables.cpp - Live Variable Analysis for Machine Code -------===//
Misha Brukmanedf128a2005-04-21 22:36:52 +00002//
John Criswellb576c942003-10-20 19:43:21 +00003// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Misha Brukmanedf128a2005-04-21 22:36:52 +00007//
John Criswellb576c942003-10-20 19:43:21 +00008//===----------------------------------------------------------------------===//
Misha Brukmanedf128a2005-04-21 22:36:52 +00009//
Chris Lattner5cdfbad2003-05-07 20:08:36 +000010// This file implements the LiveVariable analysis pass. For each machine
11// instruction in the function, this pass calculates the set of registers that
12// are immediately dead after the instruction (i.e., the instruction calculates
13// the value, but it is never used) and the set of registers that are used by
14// the instruction, but are never used after the instruction (i.e., they are
15// killed).
16//
17// This class computes live variables using are sparse implementation based on
18// the machine code SSA form. This class computes live variable information for
19// each virtual and _register allocatable_ physical register in a function. It
20// uses the dominance properties of SSA form to efficiently compute live
21// variables for virtual registers, and assumes that physical registers are only
22// live within a single basic block (allowing it to do a single local analysis
23// to resolve physical register lifetimes in each basic block). If a physical
24// register is not register allocatable, it is not tracked. This is useful for
25// things like the stack pointer and condition codes.
26//
Chris Lattnerbc40e892003-01-13 20:01:16 +000027//===----------------------------------------------------------------------===//
28
29#include "llvm/CodeGen/LiveVariables.h"
30#include "llvm/CodeGen/MachineInstr.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000031#include "llvm/CodeGen/MachineRegisterInfo.h"
Owen Andersonbd3ba462008-08-04 23:54:43 +000032#include "llvm/CodeGen/Passes.h"
Dan Gohman6f0d0242008-02-10 18:45:23 +000033#include "llvm/Target/TargetRegisterInfo.h"
Chris Lattner3501fea2003-01-14 22:00:31 +000034#include "llvm/Target/TargetInstrInfo.h"
Chris Lattnerbc40e892003-01-13 20:01:16 +000035#include "llvm/Target/TargetMachine.h"
Reid Spencer551ccae2004-09-01 22:55:40 +000036#include "llvm/ADT/DepthFirstIterator.h"
Evan Cheng04104072007-06-27 05:23:00 +000037#include "llvm/ADT/SmallPtrSet.h"
Owen Andersonbffdf662008-06-27 07:05:59 +000038#include "llvm/ADT/SmallSet.h"
Reid Spencer551ccae2004-09-01 22:55:40 +000039#include "llvm/ADT/STLExtras.h"
Chris Lattner6fcd8d82004-10-25 18:44:14 +000040#include "llvm/Config/alloca.h"
Chris Lattner657b4d12005-08-24 00:09:33 +000041#include <algorithm>
Chris Lattner49a5aaa2004-01-30 22:08:53 +000042using namespace llvm;
Brian Gaeked0fde302003-11-11 22:41:34 +000043
Devang Patel19974732007-05-03 01:11:54 +000044char LiveVariables::ID = 0;
Chris Lattner5d8925c2006-08-27 22:30:17 +000045static RegisterPass<LiveVariables> X("livevars", "Live Variable Analysis");
Chris Lattnerbc40e892003-01-13 20:01:16 +000046
Owen Andersonbd3ba462008-08-04 23:54:43 +000047
48void LiveVariables::getAnalysisUsage(AnalysisUsage &AU) const {
49 AU.addRequiredID(UnreachableMachineBlockElimID);
50 AU.setPreservesAll();
51}
52
Chris Lattnerdacceef2006-01-04 05:40:30 +000053void LiveVariables::VarInfo::dump() const {
Bill Wendlingbcd24982006-12-07 20:28:15 +000054 cerr << " Alive in blocks: ";
Dan Gohman4a829ec2008-11-13 16:31:27 +000055 for (int i = AliveBlocks.find_first(); i != -1; i = AliveBlocks.find_next(i))
56 cerr << i << ", ";
Owen Andersona0185402007-11-08 01:20:48 +000057 cerr << " Used in blocks: ";
Dan Gohman4a829ec2008-11-13 16:31:27 +000058 for (int i = UsedBlocks.find_first(); i != -1; i = UsedBlocks.find_next(i))
59 cerr << i << ", ";
Bill Wendlingbcd24982006-12-07 20:28:15 +000060 cerr << "\n Killed by:";
Chris Lattnerdacceef2006-01-04 05:40:30 +000061 if (Kills.empty())
Bill Wendlingbcd24982006-12-07 20:28:15 +000062 cerr << " No instructions.\n";
Chris Lattnerdacceef2006-01-04 05:40:30 +000063 else {
64 for (unsigned i = 0, e = Kills.size(); i != e; ++i)
Bill Wendlingbcd24982006-12-07 20:28:15 +000065 cerr << "\n #" << i << ": " << *Kills[i];
66 cerr << "\n";
Chris Lattnerdacceef2006-01-04 05:40:30 +000067 }
68}
69
Bill Wendling90a38682008-02-20 06:10:21 +000070/// getVarInfo - Get (possibly creating) a VarInfo object for the given vreg.
Chris Lattnerfb2cb692003-05-12 14:24:00 +000071LiveVariables::VarInfo &LiveVariables::getVarInfo(unsigned RegIdx) {
Dan Gohman6f0d0242008-02-10 18:45:23 +000072 assert(TargetRegisterInfo::isVirtualRegister(RegIdx) &&
Chris Lattnerfb2cb692003-05-12 14:24:00 +000073 "getVarInfo: not a virtual register!");
Dan Gohman6f0d0242008-02-10 18:45:23 +000074 RegIdx -= TargetRegisterInfo::FirstVirtualRegister;
Chris Lattnerfb2cb692003-05-12 14:24:00 +000075 if (RegIdx >= VirtRegInfo.size()) {
76 if (RegIdx >= 2*VirtRegInfo.size())
77 VirtRegInfo.resize(RegIdx*2);
78 else
79 VirtRegInfo.resize(2*VirtRegInfo.size());
80 }
Evan Chengc6a24102007-03-17 09:29:54 +000081 VarInfo &VI = VirtRegInfo[RegIdx];
82 VI.AliveBlocks.resize(MF->getNumBlockIDs());
Owen Andersona0185402007-11-08 01:20:48 +000083 VI.UsedBlocks.resize(MF->getNumBlockIDs());
Evan Chengc6a24102007-03-17 09:29:54 +000084 return VI;
Chris Lattnerfb2cb692003-05-12 14:24:00 +000085}
86
Owen Anderson40a627d2008-01-15 22:58:11 +000087void LiveVariables::MarkVirtRegAliveInBlock(VarInfo& VRInfo,
88 MachineBasicBlock *DefBlock,
Evan Cheng56184902007-05-08 19:00:00 +000089 MachineBasicBlock *MBB,
90 std::vector<MachineBasicBlock*> &WorkList) {
Chris Lattner8ba97712004-07-01 04:29:47 +000091 unsigned BBNum = MBB->getNumber();
Owen Anderson7047dd42008-01-15 22:02:46 +000092
Chris Lattnerbc40e892003-01-13 20:01:16 +000093 // Check to see if this basic block is one of the killing blocks. If so,
Bill Wendling90a38682008-02-20 06:10:21 +000094 // remove it.
Chris Lattnerbc40e892003-01-13 20:01:16 +000095 for (unsigned i = 0, e = VRInfo.Kills.size(); i != e; ++i)
Chris Lattner74de8b12004-07-19 07:04:55 +000096 if (VRInfo.Kills[i]->getParent() == MBB) {
Chris Lattnerbc40e892003-01-13 20:01:16 +000097 VRInfo.Kills.erase(VRInfo.Kills.begin()+i); // Erase entry
98 break;
99 }
Owen Anderson7047dd42008-01-15 22:02:46 +0000100
Owen Anderson40a627d2008-01-15 22:58:11 +0000101 if (MBB == DefBlock) return; // Terminate recursion
Chris Lattnerbc40e892003-01-13 20:01:16 +0000102
Chris Lattnerbc40e892003-01-13 20:01:16 +0000103 if (VRInfo.AliveBlocks[BBNum])
104 return; // We already know the block is live
105
106 // Mark the variable known alive in this bb
107 VRInfo.AliveBlocks[BBNum] = true;
108
Evan Cheng56184902007-05-08 19:00:00 +0000109 for (MachineBasicBlock::const_pred_reverse_iterator PI = MBB->pred_rbegin(),
110 E = MBB->pred_rend(); PI != E; ++PI)
111 WorkList.push_back(*PI);
Chris Lattnerbc40e892003-01-13 20:01:16 +0000112}
113
Bill Wendling420cdeb2008-02-20 07:36:31 +0000114void LiveVariables::MarkVirtRegAliveInBlock(VarInfo &VRInfo,
Owen Anderson40a627d2008-01-15 22:58:11 +0000115 MachineBasicBlock *DefBlock,
Evan Cheng56184902007-05-08 19:00:00 +0000116 MachineBasicBlock *MBB) {
117 std::vector<MachineBasicBlock*> WorkList;
Owen Anderson40a627d2008-01-15 22:58:11 +0000118 MarkVirtRegAliveInBlock(VRInfo, DefBlock, MBB, WorkList);
Bill Wendling420cdeb2008-02-20 07:36:31 +0000119
Evan Cheng56184902007-05-08 19:00:00 +0000120 while (!WorkList.empty()) {
121 MachineBasicBlock *Pred = WorkList.back();
122 WorkList.pop_back();
Owen Anderson40a627d2008-01-15 22:58:11 +0000123 MarkVirtRegAliveInBlock(VRInfo, DefBlock, Pred, WorkList);
Evan Cheng56184902007-05-08 19:00:00 +0000124 }
125}
126
Owen Anderson7047dd42008-01-15 22:02:46 +0000127void LiveVariables::HandleVirtRegUse(unsigned reg, MachineBasicBlock *MBB,
Misha Brukman09ba9062004-06-24 21:31:16 +0000128 MachineInstr *MI) {
Evan Chengea1d9cd2008-04-02 18:04:08 +0000129 assert(MRI->getVRegDef(reg) && "Register use before def!");
Alkis Evlogimenos2e58a412004-09-01 22:34:52 +0000130
Owen Andersona0185402007-11-08 01:20:48 +0000131 unsigned BBNum = MBB->getNumber();
132
Owen Anderson7047dd42008-01-15 22:02:46 +0000133 VarInfo& VRInfo = getVarInfo(reg);
Owen Andersona0185402007-11-08 01:20:48 +0000134 VRInfo.UsedBlocks[BBNum] = true;
Evan Cheng38b7ca62007-04-17 20:22:11 +0000135 VRInfo.NumUses++;
Evan Chengc6a24102007-03-17 09:29:54 +0000136
Bill Wendling90a38682008-02-20 06:10:21 +0000137 // Check to see if this basic block is already a kill block.
Chris Lattner74de8b12004-07-19 07:04:55 +0000138 if (!VRInfo.Kills.empty() && VRInfo.Kills.back()->getParent() == MBB) {
Bill Wendling90a38682008-02-20 06:10:21 +0000139 // Yes, this register is killed in this basic block already. Increase the
Chris Lattnerbc40e892003-01-13 20:01:16 +0000140 // live range by updating the kill instruction.
Chris Lattner74de8b12004-07-19 07:04:55 +0000141 VRInfo.Kills.back() = MI;
Chris Lattnerbc40e892003-01-13 20:01:16 +0000142 return;
143 }
144
145#ifndef NDEBUG
146 for (unsigned i = 0, e = VRInfo.Kills.size(); i != e; ++i)
Chris Lattner74de8b12004-07-19 07:04:55 +0000147 assert(VRInfo.Kills[i]->getParent() != MBB && "entry should be at end!");
Chris Lattnerbc40e892003-01-13 20:01:16 +0000148#endif
149
Bill Wendlingebcba612008-06-23 23:41:14 +0000150 // This situation can occur:
151 //
152 // ,------.
153 // | |
154 // | v
155 // | t2 = phi ... t1 ...
156 // | |
157 // | v
158 // | t1 = ...
159 // | ... = ... t1 ...
160 // | |
161 // `------'
162 //
163 // where there is a use in a PHI node that's a predecessor to the defining
164 // block. We don't want to mark all predecessors as having the value "alive"
165 // in this case.
166 if (MBB == MRI->getVRegDef(reg)->getParent()) return;
Chris Lattnerbc40e892003-01-13 20:01:16 +0000167
Bill Wendling90a38682008-02-20 06:10:21 +0000168 // Add a new kill entry for this basic block. If this virtual register is
169 // already marked as alive in this basic block, that means it is alive in at
170 // least one of the successor blocks, it's not a kill.
Owen Andersona0185402007-11-08 01:20:48 +0000171 if (!VRInfo.AliveBlocks[BBNum])
Evan Chenge2ee9962007-03-09 09:48:56 +0000172 VRInfo.Kills.push_back(MI);
Chris Lattnerbc40e892003-01-13 20:01:16 +0000173
Bill Wendling420cdeb2008-02-20 07:36:31 +0000174 // Update all dominating blocks to mark them as "known live".
Chris Lattnerf25fb4b2004-05-01 21:24:24 +0000175 for (MachineBasicBlock::const_pred_iterator PI = MBB->pred_begin(),
176 E = MBB->pred_end(); PI != E; ++PI)
Evan Chengea1d9cd2008-04-02 18:04:08 +0000177 MarkVirtRegAliveInBlock(VRInfo, MRI->getVRegDef(reg)->getParent(), *PI);
Chris Lattnerbc40e892003-01-13 20:01:16 +0000178}
179
Dan Gohman3bdf5fe2008-09-21 21:11:41 +0000180void LiveVariables::HandleVirtRegDef(unsigned Reg, MachineInstr *MI) {
181 VarInfo &VRInfo = getVarInfo(Reg);
182
183 if (VRInfo.AliveBlocks.none())
184 // If vr is not alive in any block, then defaults to dead.
185 VRInfo.Kills.push_back(MI);
186}
187
Evan Cheng0d4bdde2008-04-16 09:46:40 +0000188/// FindLastPartialDef - Return the last partial def of the specified register.
189/// Also returns the sub-register that's defined.
190MachineInstr *LiveVariables::FindLastPartialDef(unsigned Reg,
191 unsigned &PartDefReg) {
192 unsigned LastDefReg = 0;
193 unsigned LastDefDist = 0;
194 MachineInstr *LastDef = NULL;
195 for (const unsigned *SubRegs = TRI->getSubRegisters(Reg);
196 unsigned SubReg = *SubRegs; ++SubRegs) {
197 MachineInstr *Def = PhysRegDef[SubReg];
198 if (!Def)
199 continue;
200 unsigned Dist = DistanceMap[Def];
201 if (Dist > LastDefDist) {
202 LastDefReg = SubReg;
203 LastDef = Def;
204 LastDefDist = Dist;
205 }
206 }
207 PartDefReg = LastDefReg;
208 return LastDef;
209}
210
Bill Wendling6d794742008-02-20 09:15:16 +0000211/// HandlePhysRegUse - Turn previous partial def's into read/mod/writes. Add
212/// implicit defs to a machine instruction if there was an earlier def of its
213/// super-register.
Chris Lattnerbc40e892003-01-13 20:01:16 +0000214void LiveVariables::HandlePhysRegUse(unsigned Reg, MachineInstr *MI) {
Evan Cheng0d4bdde2008-04-16 09:46:40 +0000215 // If there was a previous use or a "full" def all is well.
216 if (!PhysRegDef[Reg] && !PhysRegUse[Reg]) {
217 // Otherwise, the last sub-register def implicitly defines this register.
218 // e.g.
219 // AH =
220 // AL = ... <imp-def EAX>, <imp-kill AH>
221 // = AH
222 // ...
223 // = EAX
224 // All of the sub-registers must have been defined before the use of Reg!
225 unsigned PartDefReg = 0;
226 MachineInstr *LastPartialDef = FindLastPartialDef(Reg, PartDefReg);
227 // If LastPartialDef is NULL, it must be using a livein register.
228 if (LastPartialDef) {
229 LastPartialDef->addOperand(MachineOperand::CreateReg(Reg, true/*IsDef*/,
230 true/*IsImp*/));
231 PhysRegDef[Reg] = LastPartialDef;
Owen Andersonbbf55832008-08-14 23:41:38 +0000232 SmallSet<unsigned, 8> Processed;
Evan Cheng0d4bdde2008-04-16 09:46:40 +0000233 for (const unsigned *SubRegs = TRI->getSubRegisters(Reg);
234 unsigned SubReg = *SubRegs; ++SubRegs) {
235 if (Processed.count(SubReg))
236 continue;
237 if (SubReg == PartDefReg || TRI->isSubRegister(PartDefReg, SubReg))
238 continue;
239 // This part of Reg was defined before the last partial def. It's killed
240 // here.
241 LastPartialDef->addOperand(MachineOperand::CreateReg(SubReg,
242 false/*IsDef*/,
243 true/*IsImp*/));
244 PhysRegDef[SubReg] = LastPartialDef;
245 for (const unsigned *SS = TRI->getSubRegisters(SubReg); *SS; ++SS)
246 Processed.insert(*SS);
247 }
248 }
Evan Cheng24a3cc42007-04-25 07:30:23 +0000249 }
Bill Wendling90a38682008-02-20 06:10:21 +0000250
Evan Cheng24a3cc42007-04-25 07:30:23 +0000251 // There was an earlier def of a super-register. Add implicit def to that MI.
Bill Wendling6d794742008-02-20 09:15:16 +0000252 //
253 // A: EAX = ...
254 // B: ... = AX
255 //
Evan Cheng0d4bdde2008-04-16 09:46:40 +0000256 // Add implicit def to A if there isn't a use of AX (or EAX) before B.
257 if (!PhysRegUse[Reg]) {
258 MachineInstr *Def = PhysRegDef[Reg];
259 if (Def && !Def->modifiesRegister(Reg))
Bill Wendling6d794742008-02-20 09:15:16 +0000260 Def->addOperand(MachineOperand::CreateReg(Reg,
261 true /*IsDef*/,
262 true /*IsImp*/));
Evan Cheng24a3cc42007-04-25 07:30:23 +0000263 }
Evan Cheng0d4bdde2008-04-16 09:46:40 +0000264
265 // Remember this use.
266 PhysRegUse[Reg] = MI;
Evan Cheng6130f662008-03-05 00:59:57 +0000267 for (const unsigned *SubRegs = TRI->getSubRegisters(Reg);
Bill Wendling420cdeb2008-02-20 07:36:31 +0000268 unsigned SubReg = *SubRegs; ++SubRegs)
Evan Cheng0d4bdde2008-04-16 09:46:40 +0000269 PhysRegUse[SubReg] = MI;
Evan Cheng4efe7412007-06-26 21:03:35 +0000270}
271
Evan Cheng94202012008-03-19 00:52:20 +0000272/// hasRegisterUseBelow - Return true if the specified register is used after
273/// the current instruction and before it's next definition.
274bool LiveVariables::hasRegisterUseBelow(unsigned Reg,
275 MachineBasicBlock::iterator I,
276 MachineBasicBlock *MBB) {
277 if (I == MBB->end())
278 return false;
Evan Chengea1d9cd2008-04-02 18:04:08 +0000279
280 // First find out if there are any uses / defs below.
281 bool hasDistInfo = true;
282 unsigned CurDist = DistanceMap[I];
283 SmallVector<MachineInstr*, 4> Uses;
284 SmallVector<MachineInstr*, 4> Defs;
285 for (MachineRegisterInfo::reg_iterator RI = MRI->reg_begin(Reg),
286 RE = MRI->reg_end(); RI != RE; ++RI) {
287 MachineOperand &UDO = RI.getOperand();
288 MachineInstr *UDMI = &*RI;
289 if (UDMI->getParent() != MBB)
290 continue;
291 DenseMap<MachineInstr*, unsigned>::iterator DI = DistanceMap.find(UDMI);
292 bool isBelow = false;
293 if (DI == DistanceMap.end()) {
294 // Must be below if it hasn't been assigned a distance yet.
295 isBelow = true;
296 hasDistInfo = false;
297 } else if (DI->second > CurDist)
298 isBelow = true;
299 if (isBelow) {
300 if (UDO.isUse())
301 Uses.push_back(UDMI);
302 if (UDO.isDef())
303 Defs.push_back(UDMI);
Evan Cheng94202012008-03-19 00:52:20 +0000304 }
305 }
Evan Chengea1d9cd2008-04-02 18:04:08 +0000306
307 if (Uses.empty())
308 // No uses below.
309 return false;
310 else if (!Uses.empty() && Defs.empty())
311 // There are uses below but no defs below.
312 return true;
313 // There are both uses and defs below. We need to know which comes first.
314 if (!hasDistInfo) {
315 // Complete DistanceMap for this MBB. This information is computed only
316 // once per MBB.
317 ++I;
318 ++CurDist;
319 for (MachineBasicBlock::iterator E = MBB->end(); I != E; ++I, ++CurDist)
320 DistanceMap.insert(std::make_pair(I, CurDist));
321 }
322
Evan Cheng0d4bdde2008-04-16 09:46:40 +0000323 unsigned EarliestUse = DistanceMap[Uses[0]];
324 for (unsigned i = 1, e = Uses.size(); i != e; ++i) {
Evan Chengea1d9cd2008-04-02 18:04:08 +0000325 unsigned Dist = DistanceMap[Uses[i]];
326 if (Dist < EarliestUse)
327 EarliestUse = Dist;
328 }
329 for (unsigned i = 0, e = Defs.size(); i != e; ++i) {
330 unsigned Dist = DistanceMap[Defs[i]];
331 if (Dist < EarliestUse)
332 // The register is defined before its first use below.
333 return false;
334 }
335 return true;
Evan Cheng94202012008-03-19 00:52:20 +0000336}
337
Evan Chenga894ae12009-01-20 21:25:12 +0000338bool LiveVariables::HandlePhysRegKill(unsigned Reg, MachineInstr *MI) {
Evan Cheng0d4bdde2008-04-16 09:46:40 +0000339 if (!PhysRegUse[Reg] && !PhysRegDef[Reg])
340 return false;
341
342 MachineInstr *LastRefOrPartRef = PhysRegUse[Reg]
343 ? PhysRegUse[Reg] : PhysRegDef[Reg];
344 unsigned LastRefOrPartRefDist = DistanceMap[LastRefOrPartRef];
345 // The whole register is used.
346 // AL =
347 // AH =
348 //
349 // = AX
350 // = AL, AX<imp-use, kill>
351 // AX =
352 //
353 // Or whole register is defined, but not used at all.
354 // AX<dead> =
355 // ...
356 // AX =
357 //
358 // Or whole register is defined, but only partly used.
359 // AX<dead> = AL<imp-def>
360 // = AL<kill>
361 // AX =
Owen Andersonbbf55832008-08-14 23:41:38 +0000362 SmallSet<unsigned, 8> PartUses;
Evan Cheng0d4bdde2008-04-16 09:46:40 +0000363 for (const unsigned *SubRegs = TRI->getSubRegisters(Reg);
364 unsigned SubReg = *SubRegs; ++SubRegs) {
365 if (MachineInstr *Use = PhysRegUse[SubReg]) {
366 PartUses.insert(SubReg);
367 for (const unsigned *SS = TRI->getSubRegisters(SubReg); *SS; ++SS)
368 PartUses.insert(*SS);
369 unsigned Dist = DistanceMap[Use];
370 if (Dist > LastRefOrPartRefDist) {
371 LastRefOrPartRefDist = Dist;
372 LastRefOrPartRef = Use;
Evan Cheng4efe7412007-06-26 21:03:35 +0000373 }
Evan Cheng0d4bdde2008-04-16 09:46:40 +0000374 }
375 }
Evan Chenga894ae12009-01-20 21:25:12 +0000376
377 if (LastRefOrPartRef == PhysRegDef[Reg] && LastRefOrPartRef != MI)
378 // If the last reference is the last def, then it's not used at all.
379 // That is, unless we are currently processing the last reference itself.
Evan Cheng0d4bdde2008-04-16 09:46:40 +0000380 LastRefOrPartRef->addRegisterDead(Reg, TRI, true);
381
382 /* Partial uses. Mark register def dead and add implicit def of
383 sub-registers which are used.
384 FIXME: LiveIntervalAnalysis can't handle this yet!
385 EAX<dead> = op AL<imp-def>
386 That is, EAX def is dead but AL def extends pass it.
387 Enable this after live interval analysis is fixed to improve codegen!
388 else if (!PhysRegUse[Reg]) {
389 PhysRegDef[Reg]->addRegisterDead(Reg, TRI, true);
390 for (const unsigned *SubRegs = TRI->getSubRegisters(Reg);
391 unsigned SubReg = *SubRegs; ++SubRegs) {
392 if (PartUses.count(SubReg)) {
393 PhysRegDef[Reg]->addOperand(MachineOperand::CreateReg(SubReg,
394 true, true));
395 LastRefOrPartRef->addRegisterKilled(SubReg, TRI, true);
396 for (const unsigned *SS = TRI->getSubRegisters(SubReg); *SS; ++SS)
397 PartUses.erase(*SS);
398 }
399 }
400 } */
401 else
402 LastRefOrPartRef->addRegisterKilled(Reg, TRI, true);
403 return true;
404}
405
406void LiveVariables::HandlePhysRegDef(unsigned Reg, MachineInstr *MI) {
407 // What parts of the register are previously defined?
Owen Andersonbffdf662008-06-27 07:05:59 +0000408 SmallSet<unsigned, 32> Live;
Evan Cheng0d4bdde2008-04-16 09:46:40 +0000409 if (PhysRegDef[Reg] || PhysRegUse[Reg]) {
410 Live.insert(Reg);
411 for (const unsigned *SS = TRI->getSubRegisters(Reg); *SS; ++SS)
412 Live.insert(*SS);
413 } else {
414 for (const unsigned *SubRegs = TRI->getSubRegisters(Reg);
415 unsigned SubReg = *SubRegs; ++SubRegs) {
416 // If a register isn't itself defined, but all parts that make up of it
417 // are defined, then consider it also defined.
418 // e.g.
419 // AL =
420 // AH =
421 // = AX
422 if (PhysRegDef[SubReg] || PhysRegUse[SubReg]) {
423 Live.insert(SubReg);
424 for (const unsigned *SS = TRI->getSubRegisters(SubReg); *SS; ++SS)
425 Live.insert(*SS);
426 }
Bill Wendling420cdeb2008-02-20 07:36:31 +0000427 }
Chris Lattnerbc40e892003-01-13 20:01:16 +0000428 }
Alkis Evlogimenos19b64862004-01-13 06:24:30 +0000429
Evan Cheng0d4bdde2008-04-16 09:46:40 +0000430 // Start from the largest piece, find the last time any part of the register
431 // is referenced.
Evan Chenga894ae12009-01-20 21:25:12 +0000432 if (!HandlePhysRegKill(Reg, MI)) {
Evan Cheng0d4bdde2008-04-16 09:46:40 +0000433 // Only some of the sub-registers are used.
434 for (const unsigned *SubRegs = TRI->getSubRegisters(Reg);
435 unsigned SubReg = *SubRegs; ++SubRegs) {
436 if (!Live.count(SubReg))
437 // Skip if this sub-register isn't defined.
438 continue;
Evan Chenga894ae12009-01-20 21:25:12 +0000439 if (HandlePhysRegKill(SubReg, MI)) {
Evan Cheng0d4bdde2008-04-16 09:46:40 +0000440 Live.erase(SubReg);
441 for (const unsigned *SS = TRI->getSubRegisters(SubReg); *SS; ++SS)
442 Live.erase(*SS);
Bill Wendling420cdeb2008-02-20 07:36:31 +0000443 }
Alkis Evlogimenos19b64862004-01-13 06:24:30 +0000444 }
Evan Cheng0d4bdde2008-04-16 09:46:40 +0000445 assert(Live.empty() && "Not all defined registers are killed / dead?");
Evan Cheng24a3cc42007-04-25 07:30:23 +0000446 }
447
Evan Cheng4efe7412007-06-26 21:03:35 +0000448 if (MI) {
Evan Cheng0d4bdde2008-04-16 09:46:40 +0000449 // Does this extend the live range of a super-register?
Owen Andersonbbf55832008-08-14 23:41:38 +0000450 SmallSet<unsigned, 8> Processed;
Evan Cheng6130f662008-03-05 00:59:57 +0000451 for (const unsigned *SuperRegs = TRI->getSuperRegisters(Reg);
Evan Cheng24a3cc42007-04-25 07:30:23 +0000452 unsigned SuperReg = *SuperRegs; ++SuperRegs) {
Evan Cheng0d4bdde2008-04-16 09:46:40 +0000453 if (Processed.count(SuperReg))
454 continue;
455 MachineInstr *LastRef = PhysRegUse[SuperReg]
456 ? PhysRegUse[SuperReg] : PhysRegDef[SuperReg];
457 if (LastRef && LastRef != MI) {
Evan Cheng24a3cc42007-04-25 07:30:23 +0000458 // The larger register is previously defined. Now a smaller part is
Evan Cheng94202012008-03-19 00:52:20 +0000459 // being re-defined. Treat it as read/mod/write if there are uses
460 // below.
Evan Cheng24a3cc42007-04-25 07:30:23 +0000461 // EAX =
462 // AX = EAX<imp-use,kill>, EAX<imp-def>
Evan Cheng94202012008-03-19 00:52:20 +0000463 // ...
464 /// = EAX
Evan Cheng0d4bdde2008-04-16 09:46:40 +0000465 if (hasRegisterUseBelow(SuperReg, MI, MI->getParent())) {
Evan Cheng94202012008-03-19 00:52:20 +0000466 MI->addOperand(MachineOperand::CreateReg(SuperReg, false/*IsDef*/,
Evan Cheng0d4bdde2008-04-16 09:46:40 +0000467 true/*IsImp*/,true/*IsKill*/));
Evan Cheng94202012008-03-19 00:52:20 +0000468 MI->addOperand(MachineOperand::CreateReg(SuperReg, true/*IsDef*/,
469 true/*IsImp*/));
Evan Cheng0d4bdde2008-04-16 09:46:40 +0000470 PhysRegDef[SuperReg] = MI;
471 PhysRegUse[SuperReg] = NULL;
472 Processed.insert(SuperReg);
473 for (const unsigned *SS = TRI->getSubRegisters(SuperReg); *SS; ++SS) {
474 PhysRegDef[*SS] = MI;
475 PhysRegUse[*SS] = NULL;
476 Processed.insert(*SS);
477 }
Evan Cheng94202012008-03-19 00:52:20 +0000478 } else {
Evan Cheng0d4bdde2008-04-16 09:46:40 +0000479 // Otherwise, the super register is killed.
Evan Chenga894ae12009-01-20 21:25:12 +0000480 if (HandlePhysRegKill(SuperReg, MI)) {
Evan Cheng0d4bdde2008-04-16 09:46:40 +0000481 PhysRegDef[SuperReg] = NULL;
482 PhysRegUse[SuperReg] = NULL;
483 for (const unsigned *SS = TRI->getSubRegisters(SuperReg); *SS; ++SS) {
484 PhysRegDef[*SS] = NULL;
485 PhysRegUse[*SS] = NULL;
486 Processed.insert(*SS);
487 }
488 }
Evan Cheng94202012008-03-19 00:52:20 +0000489 }
Evan Cheng24a3cc42007-04-25 07:30:23 +0000490 }
Evan Cheng4efe7412007-06-26 21:03:35 +0000491 }
492
Evan Cheng0d4bdde2008-04-16 09:46:40 +0000493 // Remember this def.
494 PhysRegDef[Reg] = MI;
495 PhysRegUse[Reg] = NULL;
Evan Cheng6130f662008-03-05 00:59:57 +0000496 for (const unsigned *SubRegs = TRI->getSubRegisters(Reg);
Evan Cheng4efe7412007-06-26 21:03:35 +0000497 unsigned SubReg = *SubRegs; ++SubRegs) {
Evan Cheng0d4bdde2008-04-16 09:46:40 +0000498 PhysRegDef[SubReg] = MI;
499 PhysRegUse[SubReg] = NULL;
Evan Cheng4efe7412007-06-26 21:03:35 +0000500 }
Alkis Evlogimenos19b64862004-01-13 06:24:30 +0000501 }
Chris Lattnerbc40e892003-01-13 20:01:16 +0000502}
503
Evan Chengc6a24102007-03-17 09:29:54 +0000504bool LiveVariables::runOnMachineFunction(MachineFunction &mf) {
505 MF = &mf;
Evan Chengea1d9cd2008-04-02 18:04:08 +0000506 MRI = &mf.getRegInfo();
Evan Cheng6130f662008-03-05 00:59:57 +0000507 TRI = MF->getTarget().getRegisterInfo();
Chris Lattner96aef892004-02-09 01:35:21 +0000508
Evan Cheng6130f662008-03-05 00:59:57 +0000509 ReservedRegisters = TRI->getReservedRegs(mf);
Chris Lattner5cdfbad2003-05-07 20:08:36 +0000510
Evan Cheng6130f662008-03-05 00:59:57 +0000511 unsigned NumRegs = TRI->getNumRegs();
Evan Cheng0d4bdde2008-04-16 09:46:40 +0000512 PhysRegDef = new MachineInstr*[NumRegs];
513 PhysRegUse = new MachineInstr*[NumRegs];
Evan Chenge96f5012007-04-25 19:34:00 +0000514 PHIVarInfo = new SmallVector<unsigned, 4>[MF->getNumBlockIDs()];
Evan Cheng0d4bdde2008-04-16 09:46:40 +0000515 std::fill(PhysRegDef, PhysRegDef + NumRegs, (MachineInstr*)0);
516 std::fill(PhysRegUse, PhysRegUse + NumRegs, (MachineInstr*)0);
Chris Lattnerbc40e892003-01-13 20:01:16 +0000517
Bill Wendling6d794742008-02-20 09:15:16 +0000518 /// Get some space for a respectable number of registers.
Chris Lattnerbc40e892003-01-13 20:01:16 +0000519 VirtRegInfo.resize(64);
Chris Lattnerd493b342005-04-09 15:23:25 +0000520
Evan Chengc6a24102007-03-17 09:29:54 +0000521 analyzePHINodes(mf);
Bill Wendlingf7da4e92006-10-03 07:20:20 +0000522
Chris Lattnerbc40e892003-01-13 20:01:16 +0000523 // Calculate live variable information in depth first order on the CFG of the
524 // function. This guarantees that we will see the definition of a virtual
525 // register before its uses due to dominance properties of SSA (except for PHI
526 // nodes, which are treated as a special case).
Evan Chengc6a24102007-03-17 09:29:54 +0000527 MachineBasicBlock *Entry = MF->begin();
Evan Cheng04104072007-06-27 05:23:00 +0000528 SmallPtrSet<MachineBasicBlock*,16> Visited;
Bill Wendling6d794742008-02-20 09:15:16 +0000529
Evan Cheng04104072007-06-27 05:23:00 +0000530 for (df_ext_iterator<MachineBasicBlock*, SmallPtrSet<MachineBasicBlock*,16> >
531 DFI = df_ext_begin(Entry, Visited), E = df_ext_end(Entry, Visited);
532 DFI != E; ++DFI) {
Chris Lattnerf25fb4b2004-05-01 21:24:24 +0000533 MachineBasicBlock *MBB = *DFI;
Chris Lattnerbc40e892003-01-13 20:01:16 +0000534
Evan Chengb371f452007-02-19 21:49:54 +0000535 // Mark live-in registers as live-in.
536 for (MachineBasicBlock::const_livein_iterator II = MBB->livein_begin(),
Evan Cheng0c9f92e2007-02-13 01:30:55 +0000537 EE = MBB->livein_end(); II != EE; ++II) {
Dan Gohman6f0d0242008-02-10 18:45:23 +0000538 assert(TargetRegisterInfo::isPhysicalRegister(*II) &&
Evan Cheng0c9f92e2007-02-13 01:30:55 +0000539 "Cannot have a live-in virtual register!");
540 HandlePhysRegDef(*II, 0);
541 }
542
Chris Lattnerbc40e892003-01-13 20:01:16 +0000543 // Loop over all of the instructions, processing them.
Evan Chengea1d9cd2008-04-02 18:04:08 +0000544 DistanceMap.clear();
545 unsigned Dist = 0;
Chris Lattnerbc40e892003-01-13 20:01:16 +0000546 for (MachineBasicBlock::iterator I = MBB->begin(), E = MBB->end();
Misha Brukman09ba9062004-06-24 21:31:16 +0000547 I != E; ++I) {
Alkis Evlogimenosc0b9dc52004-02-12 02:27:10 +0000548 MachineInstr *MI = I;
Evan Chengea1d9cd2008-04-02 18:04:08 +0000549 DistanceMap.insert(std::make_pair(MI, Dist++));
Chris Lattnerbc40e892003-01-13 20:01:16 +0000550
551 // Process all of the operands of the instruction...
552 unsigned NumOperandsToProcess = MI->getNumOperands();
553
554 // Unless it is a PHI node. In this case, ONLY process the DEF, not any
555 // of the uses. They will be handled in other basic blocks.
Misha Brukmanedf128a2005-04-21 22:36:52 +0000556 if (MI->getOpcode() == TargetInstrInfo::PHI)
Misha Brukman09ba9062004-06-24 21:31:16 +0000557 NumOperandsToProcess = 1;
Chris Lattnerbc40e892003-01-13 20:01:16 +0000558
Evan Cheng0d4bdde2008-04-16 09:46:40 +0000559 SmallVector<unsigned, 4> UseRegs;
560 SmallVector<unsigned, 4> DefRegs;
Chris Lattnerbc40e892003-01-13 20:01:16 +0000561 for (unsigned i = 0; i != NumOperandsToProcess; ++i) {
Bill Wendling90a38682008-02-20 06:10:21 +0000562 const MachineOperand &MO = MI->getOperand(i);
Evan Chenga894ae12009-01-20 21:25:12 +0000563 if (!MO.isReg() || MO.getReg() == 0)
564 continue;
565 unsigned MOReg = MO.getReg();
566 if (MO.isUse())
567 UseRegs.push_back(MOReg);
568 if (MO.isDef())
569 DefRegs.push_back(MOReg);
Chris Lattnerbc40e892003-01-13 20:01:16 +0000570 }
571
Evan Cheng0d4bdde2008-04-16 09:46:40 +0000572 // Process all uses.
573 for (unsigned i = 0, e = UseRegs.size(); i != e; ++i) {
574 unsigned MOReg = UseRegs[i];
575 if (TargetRegisterInfo::isVirtualRegister(MOReg))
576 HandleVirtRegUse(MOReg, MBB, MI);
Dan Gohman3bdf5fe2008-09-21 21:11:41 +0000577 else if (!ReservedRegisters[MOReg])
Evan Cheng0d4bdde2008-04-16 09:46:40 +0000578 HandlePhysRegUse(MOReg, MI);
579 }
580
Bill Wendling6d794742008-02-20 09:15:16 +0000581 // Process all defs.
Evan Cheng0d4bdde2008-04-16 09:46:40 +0000582 for (unsigned i = 0, e = DefRegs.size(); i != e; ++i) {
583 unsigned MOReg = DefRegs[i];
Dan Gohman3bdf5fe2008-09-21 21:11:41 +0000584 if (TargetRegisterInfo::isVirtualRegister(MOReg))
585 HandleVirtRegDef(MOReg, MI);
586 else if (!ReservedRegisters[MOReg])
Evan Cheng0d4bdde2008-04-16 09:46:40 +0000587 HandlePhysRegDef(MOReg, MI);
Chris Lattnerbc40e892003-01-13 20:01:16 +0000588 }
589 }
590
591 // Handle any virtual assignments from PHI nodes which might be at the
592 // bottom of this basic block. We check all of our successor blocks to see
593 // if they have PHI nodes, and if so, we simulate an assignment at the end
594 // of the current block.
Evan Chenge96f5012007-04-25 19:34:00 +0000595 if (!PHIVarInfo[MBB->getNumber()].empty()) {
596 SmallVector<unsigned, 4>& VarInfoVec = PHIVarInfo[MBB->getNumber()];
Misha Brukmanedf128a2005-04-21 22:36:52 +0000597
Evan Chenge96f5012007-04-25 19:34:00 +0000598 for (SmallVector<unsigned, 4>::iterator I = VarInfoVec.begin(),
Bill Wendling420cdeb2008-02-20 07:36:31 +0000599 E = VarInfoVec.end(); I != E; ++I)
600 // Mark it alive only in the block we are representing.
Evan Chengea1d9cd2008-04-02 18:04:08 +0000601 MarkVirtRegAliveInBlock(getVarInfo(*I),MRI->getVRegDef(*I)->getParent(),
Owen Anderson40a627d2008-01-15 22:58:11 +0000602 MBB);
Chris Lattnerbc40e892003-01-13 20:01:16 +0000603 }
Misha Brukmanedf128a2005-04-21 22:36:52 +0000604
Bill Wendling6d794742008-02-20 09:15:16 +0000605 // Finally, if the last instruction in the block is a return, make sure to
606 // mark it as using all of the live-out values in the function.
Chris Lattner749c6f62008-01-07 07:27:27 +0000607 if (!MBB->empty() && MBB->back().getDesc().isReturn()) {
Chris Lattnerd493b342005-04-09 15:23:25 +0000608 MachineInstr *Ret = &MBB->back();
Bill Wendling420cdeb2008-02-20 07:36:31 +0000609
Chris Lattner84bc5422007-12-31 04:13:23 +0000610 for (MachineRegisterInfo::liveout_iterator
611 I = MF->getRegInfo().liveout_begin(),
612 E = MF->getRegInfo().liveout_end(); I != E; ++I) {
Dan Gohman6f0d0242008-02-10 18:45:23 +0000613 assert(TargetRegisterInfo::isPhysicalRegister(*I) &&
Dan Gohman48b0b882008-06-25 22:14:43 +0000614 "Cannot have a live-out virtual register!");
Chris Lattnerd493b342005-04-09 15:23:25 +0000615 HandlePhysRegUse(*I, Ret);
Bill Wendling420cdeb2008-02-20 07:36:31 +0000616
Evan Chenga6c4c1e2006-11-15 20:51:59 +0000617 // Add live-out registers as implicit uses.
Evan Cheng6130f662008-03-05 00:59:57 +0000618 if (!Ret->readsRegister(*I))
Chris Lattner8019f412007-12-30 00:41:17 +0000619 Ret->addOperand(MachineOperand::CreateReg(*I, false, true));
Chris Lattnerd493b342005-04-09 15:23:25 +0000620 }
621 }
622
Evan Cheng0d4bdde2008-04-16 09:46:40 +0000623 // Loop over PhysRegDef / PhysRegUse, killing any registers that are
624 // available at the end of the basic block.
Evan Chenge96f5012007-04-25 19:34:00 +0000625 for (unsigned i = 0; i != NumRegs; ++i)
Evan Cheng0d4bdde2008-04-16 09:46:40 +0000626 if (PhysRegDef[i] || PhysRegUse[i])
Misha Brukman09ba9062004-06-24 21:31:16 +0000627 HandlePhysRegDef(i, 0);
Evan Cheng24a3cc42007-04-25 07:30:23 +0000628
Evan Cheng0d4bdde2008-04-16 09:46:40 +0000629 std::fill(PhysRegDef, PhysRegDef + NumRegs, (MachineInstr*)0);
630 std::fill(PhysRegUse, PhysRegUse + NumRegs, (MachineInstr*)0);
Chris Lattnerbc40e892003-01-13 20:01:16 +0000631 }
632
Evan Chenga6c4c1e2006-11-15 20:51:59 +0000633 // Convert and transfer the dead / killed information we have gathered into
634 // VirtRegInfo onto MI's.
Evan Chengf0e3bb12007-03-09 06:02:17 +0000635 for (unsigned i = 0, e1 = VirtRegInfo.size(); i != e1; ++i)
Bill Wendling420cdeb2008-02-20 07:36:31 +0000636 for (unsigned j = 0, e2 = VirtRegInfo[i].Kills.size(); j != e2; ++j)
637 if (VirtRegInfo[i].Kills[j] ==
Evan Chengea1d9cd2008-04-02 18:04:08 +0000638 MRI->getVRegDef(i + TargetRegisterInfo::FirstVirtualRegister))
Bill Wendling420cdeb2008-02-20 07:36:31 +0000639 VirtRegInfo[i]
640 .Kills[j]->addRegisterDead(i +
641 TargetRegisterInfo::FirstVirtualRegister,
Evan Cheng6130f662008-03-05 00:59:57 +0000642 TRI);
Chris Lattnerbc40e892003-01-13 20:01:16 +0000643 else
Bill Wendling420cdeb2008-02-20 07:36:31 +0000644 VirtRegInfo[i]
645 .Kills[j]->addRegisterKilled(i +
646 TargetRegisterInfo::FirstVirtualRegister,
Evan Cheng6130f662008-03-05 00:59:57 +0000647 TRI);
Chris Lattnera5287a62004-07-01 04:24:29 +0000648
Chris Lattner9fb6cf12004-07-09 16:44:37 +0000649 // Check to make sure there are no unreachable blocks in the MC CFG for the
650 // function. If so, it is due to a bug in the instruction selector or some
651 // other part of the code generator if this happens.
652#ifndef NDEBUG
Evan Chengc6a24102007-03-17 09:29:54 +0000653 for(MachineFunction::iterator i = MF->begin(), e = MF->end(); i != e; ++i)
Chris Lattner9fb6cf12004-07-09 16:44:37 +0000654 assert(Visited.count(&*i) != 0 && "unreachable basic block found");
655#endif
656
Evan Cheng0d4bdde2008-04-16 09:46:40 +0000657 delete[] PhysRegDef;
658 delete[] PhysRegUse;
Evan Chenge96f5012007-04-25 19:34:00 +0000659 delete[] PHIVarInfo;
660
Chris Lattnerbc40e892003-01-13 20:01:16 +0000661 return false;
662}
Chris Lattner5ed001b2004-02-19 18:28:02 +0000663
Evan Chengbe04dc12008-07-03 00:07:19 +0000664/// replaceKillInstruction - Update register kill info by replacing a kill
665/// instruction with a new one.
666void LiveVariables::replaceKillInstruction(unsigned Reg, MachineInstr *OldMI,
667 MachineInstr *NewMI) {
668 VarInfo &VI = getVarInfo(Reg);
Evan Cheng5b9f60b2008-07-03 00:28:27 +0000669 std::replace(VI.Kills.begin(), VI.Kills.end(), OldMI, NewMI);
Evan Chengbe04dc12008-07-03 00:07:19 +0000670}
671
Chris Lattner7a3abdc2006-09-03 00:05:09 +0000672/// removeVirtualRegistersKilled - Remove all killed info for the specified
673/// instruction.
674void LiveVariables::removeVirtualRegistersKilled(MachineInstr *MI) {
Evan Chenga6c4c1e2006-11-15 20:51:59 +0000675 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
676 MachineOperand &MO = MI->getOperand(i);
Dan Gohmand735b802008-10-03 15:45:36 +0000677 if (MO.isReg() && MO.isKill()) {
Chris Lattnerf7382302007-12-30 21:56:09 +0000678 MO.setIsKill(false);
Evan Chenga6c4c1e2006-11-15 20:51:59 +0000679 unsigned Reg = MO.getReg();
Dan Gohman6f0d0242008-02-10 18:45:23 +0000680 if (TargetRegisterInfo::isVirtualRegister(Reg)) {
Evan Chenga6c4c1e2006-11-15 20:51:59 +0000681 bool removed = getVarInfo(Reg).removeKill(MI);
682 assert(removed && "kill not in register's VarInfo?");
Devang Patel59500c82008-11-21 20:00:59 +0000683 removed = true;
Evan Chenga6c4c1e2006-11-15 20:51:59 +0000684 }
Chris Lattner7a3abdc2006-09-03 00:05:09 +0000685 }
686 }
Chris Lattner7a3abdc2006-09-03 00:05:09 +0000687}
688
Bill Wendlingf7da4e92006-10-03 07:20:20 +0000689/// analyzePHINodes - Gather information about the PHI nodes in here. In
Bill Wendling6d794742008-02-20 09:15:16 +0000690/// particular, we want to map the variable information of a virtual register
691/// which is used in a PHI node. We map that to the BB the vreg is coming from.
Bill Wendlingf7da4e92006-10-03 07:20:20 +0000692///
693void LiveVariables::analyzePHINodes(const MachineFunction& Fn) {
694 for (MachineFunction::const_iterator I = Fn.begin(), E = Fn.end();
695 I != E; ++I)
696 for (MachineBasicBlock::const_iterator BBI = I->begin(), BBE = I->end();
697 BBI != BBE && BBI->getOpcode() == TargetInstrInfo::PHI; ++BBI)
698 for (unsigned i = 1, e = BBI->getNumOperands(); i != e; i += 2)
Bill Wendling90a38682008-02-20 06:10:21 +0000699 PHIVarInfo[BBI->getOperand(i + 1).getMBB()->getNumber()]
700 .push_back(BBI->getOperand(i).getReg());
Bill Wendlingf7da4e92006-10-03 07:20:20 +0000701}