blob: 92924ff2b357104df8eddd3e7bc43d00d6bdd803 [file] [log] [blame]
Evan Chenga8e29892007-01-19 07:51:42 +00001//===- ARMInstrInfo.td - Target Description for ARM Target -*- tablegen -*-===//
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00006// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the ARM instructions in TableGen format.
11//
12//===----------------------------------------------------------------------===//
13
Evan Chenga8e29892007-01-19 07:51:42 +000014//===----------------------------------------------------------------------===//
15// ARM specific DAG Nodes.
16//
Rafael Espindola7cca7c52006-09-11 17:25:40 +000017
Evan Chenga8e29892007-01-19 07:51:42 +000018// Type profiles.
Bill Wendlingc69107c2007-11-13 09:19:02 +000019def SDT_ARMCallSeqStart : SDCallSeqStart<[ SDTCisVT<0, i32> ]>;
20def SDT_ARMCallSeqEnd : SDCallSeqEnd<[ SDTCisVT<0, i32>, SDTCisVT<1, i32> ]>;
Rafael Espindola6e8c6492006-11-08 17:07:32 +000021
Evan Chenga8e29892007-01-19 07:51:42 +000022def SDT_ARMSaveCallPC : SDTypeProfile<0, 1, []>;
Rafael Espindola32bd5f42006-10-17 18:04:53 +000023
Chris Lattnerd10a53d2010-03-08 18:51:21 +000024def SDT_ARMcall : SDTypeProfile<0, -1, [SDTCisPtrTy<0>]>;
Rafael Espindola7cca7c52006-09-11 17:25:40 +000025
Evan Chenga8e29892007-01-19 07:51:42 +000026def SDT_ARMCMov : SDTypeProfile<1, 3,
27 [SDTCisSameAs<0, 1>, SDTCisSameAs<0, 2>,
28 SDTCisVT<3, i32>]>;
Rafael Espindola6e8c6492006-11-08 17:07:32 +000029
Evan Chenga8e29892007-01-19 07:51:42 +000030def SDT_ARMBrcond : SDTypeProfile<0, 2,
31 [SDTCisVT<0, OtherVT>, SDTCisVT<1, i32>]>;
32
33def SDT_ARMBrJT : SDTypeProfile<0, 3,
34 [SDTCisPtrTy<0>, SDTCisVT<1, i32>,
35 SDTCisVT<2, i32>]>;
36
Evan Cheng5657c012009-07-29 02:18:14 +000037def SDT_ARMBr2JT : SDTypeProfile<0, 4,
38 [SDTCisPtrTy<0>, SDTCisVT<1, i32>,
39 SDTCisVT<2, i32>, SDTCisVT<3, i32>]>;
40
Evan Cheng218977b2010-07-13 19:27:42 +000041def SDT_ARMBCC_i64 : SDTypeProfile<0, 6,
42 [SDTCisVT<0, i32>,
43 SDTCisVT<1, i32>, SDTCisVT<2, i32>,
44 SDTCisVT<3, i32>, SDTCisVT<4, i32>,
45 SDTCisVT<5, OtherVT>]>;
46
Bill Wendlingac3b9352010-08-29 03:02:28 +000047def SDT_ARMAnd : SDTypeProfile<1, 2,
48 [SDTCisVT<0, i32>, SDTCisVT<1, i32>,
49 SDTCisVT<2, i32>]>;
50
Evan Chenga8e29892007-01-19 07:51:42 +000051def SDT_ARMCmp : SDTypeProfile<0, 2, [SDTCisSameAs<0, 1>]>;
52
53def SDT_ARMPICAdd : SDTypeProfile<1, 2, [SDTCisSameAs<0, 1>,
54 SDTCisPtrTy<1>, SDTCisVT<2, i32>]>;
55
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +000056def SDT_ARMThreadPointer : SDTypeProfile<1, 0, [SDTCisPtrTy<0>]>;
Jim Grosbacha87ded22010-02-08 23:22:00 +000057def SDT_ARMEH_SJLJ_Setjmp : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisPtrTy<1>,
58 SDTCisInt<2>]>;
Jim Grosbach5eb19512010-05-22 01:06:18 +000059def SDT_ARMEH_SJLJ_Longjmp: SDTypeProfile<0, 2, [SDTCisPtrTy<0>, SDTCisInt<1>]>;
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +000060
Evan Cheng11db0682010-08-11 06:22:01 +000061def SDT_ARMMEMBARRIER : SDTypeProfile<0, 0, []>;
62def SDT_ARMSYNCBARRIER : SDTypeProfile<0, 0, []>;
63def SDT_ARMMEMBARRIERMCR : SDTypeProfile<0, 1, [SDTCisInt<0>]>;
64def SDT_ARMSYNCBARRIERMCR : SDTypeProfile<0, 1, [SDTCisInt<0>]>;
Jim Grosbach3728e962009-12-10 00:11:09 +000065
Dale Johannesen51e28e62010-06-03 21:09:53 +000066def SDT_ARMTCRET : SDTypeProfile<0, 1, [SDTCisPtrTy<0>]>;
67
Jim Grosbach469bbdb2010-07-16 23:05:05 +000068def SDT_ARMBFI : SDTypeProfile<1, 3, [SDTCisVT<0, i32>, SDTCisVT<1, i32>,
69 SDTCisVT<2, i32>, SDTCisVT<3, i32>]>;
70
Evan Chenga8e29892007-01-19 07:51:42 +000071// Node definitions.
72def ARMWrapper : SDNode<"ARMISD::Wrapper", SDTIntUnaryOp>;
Evan Chenga8e29892007-01-19 07:51:42 +000073def ARMWrapperJT : SDNode<"ARMISD::WrapperJT", SDTIntBinOp>;
74
Bill Wendlingc69107c2007-11-13 09:19:02 +000075def ARMcallseq_start : SDNode<"ISD::CALLSEQ_START", SDT_ARMCallSeqStart,
Bill Wendling6ef781f2008-02-27 06:33:05 +000076 [SDNPHasChain, SDNPOutFlag]>;
Bill Wendlingc69107c2007-11-13 09:19:02 +000077def ARMcallseq_end : SDNode<"ISD::CALLSEQ_END", SDT_ARMCallSeqEnd,
Bill Wendling6ef781f2008-02-27 06:33:05 +000078 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>;
Evan Chenga8e29892007-01-19 07:51:42 +000079
80def ARMcall : SDNode<"ARMISD::CALL", SDT_ARMcall,
Chris Lattner60e9eac2010-03-19 05:33:51 +000081 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag,
82 SDNPVariadic]>;
Evan Cheng277f0742007-06-19 21:05:09 +000083def ARMcall_pred : SDNode<"ARMISD::CALL_PRED", SDT_ARMcall,
Chris Lattner60e9eac2010-03-19 05:33:51 +000084 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag,
85 SDNPVariadic]>;
Evan Chenga8e29892007-01-19 07:51:42 +000086def ARMcall_nolink : SDNode<"ARMISD::CALL_NOLINK", SDT_ARMcall,
Chris Lattner60e9eac2010-03-19 05:33:51 +000087 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag,
88 SDNPVariadic]>;
Evan Chenga8e29892007-01-19 07:51:42 +000089
Chris Lattner48be23c2008-01-15 22:02:54 +000090def ARMretflag : SDNode<"ARMISD::RET_FLAG", SDTNone,
Evan Chenga8e29892007-01-19 07:51:42 +000091 [SDNPHasChain, SDNPOptInFlag]>;
92
93def ARMcmov : SDNode<"ARMISD::CMOV", SDT_ARMCMov,
94 [SDNPInFlag]>;
95def ARMcneg : SDNode<"ARMISD::CNEG", SDT_ARMCMov,
96 [SDNPInFlag]>;
97
98def ARMbrcond : SDNode<"ARMISD::BRCOND", SDT_ARMBrcond,
99 [SDNPHasChain, SDNPInFlag, SDNPOutFlag]>;
100
101def ARMbrjt : SDNode<"ARMISD::BR_JT", SDT_ARMBrJT,
102 [SDNPHasChain]>;
Evan Cheng5657c012009-07-29 02:18:14 +0000103def ARMbr2jt : SDNode<"ARMISD::BR2_JT", SDT_ARMBr2JT,
104 [SDNPHasChain]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000105
Evan Cheng218977b2010-07-13 19:27:42 +0000106def ARMBcci64 : SDNode<"ARMISD::BCC_i64", SDT_ARMBCC_i64,
107 [SDNPHasChain]>;
108
Bill Wendlingac3b9352010-08-29 03:02:28 +0000109def ARMand : SDNode<"ARMISD::AND", SDT_ARMAnd,
110 [SDNPOutFlag]>;
111
Evan Chenga8e29892007-01-19 07:51:42 +0000112def ARMcmp : SDNode<"ARMISD::CMP", SDT_ARMCmp,
113 [SDNPOutFlag]>;
114
David Goodwinc0309b42009-06-29 15:33:01 +0000115def ARMcmpZ : SDNode<"ARMISD::CMPZ", SDT_ARMCmp,
Bill Wendling10ce7f32010-08-29 11:31:07 +0000116 [SDNPOutFlag, SDNPCommutative]>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +0000117
Evan Chenga8e29892007-01-19 07:51:42 +0000118def ARMpic_add : SDNode<"ARMISD::PIC_ADD", SDT_ARMPICAdd>;
119
120def ARMsrl_flag : SDNode<"ARMISD::SRL_FLAG", SDTIntUnaryOp, [SDNPOutFlag]>;
121def ARMsra_flag : SDNode<"ARMISD::SRA_FLAG", SDTIntUnaryOp, [SDNPOutFlag]>;
122def ARMrrx : SDNode<"ARMISD::RRX" , SDTIntUnaryOp, [SDNPInFlag ]>;
Rafael Espindola32bd5f42006-10-17 18:04:53 +0000123
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000124def ARMthread_pointer: SDNode<"ARMISD::THREAD_POINTER", SDT_ARMThreadPointer>;
Jim Grosbach23ff7cf2010-05-26 20:22:18 +0000125def ARMeh_sjlj_setjmp: SDNode<"ARMISD::EH_SJLJ_SETJMP",
126 SDT_ARMEH_SJLJ_Setjmp, [SDNPHasChain]>;
Jim Grosbach5eb19512010-05-22 01:06:18 +0000127def ARMeh_sjlj_longjmp: SDNode<"ARMISD::EH_SJLJ_LONGJMP",
128 SDT_ARMEH_SJLJ_Longjmp, [SDNPHasChain]>;
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000129
Evan Cheng11db0682010-08-11 06:22:01 +0000130def ARMMemBarrier : SDNode<"ARMISD::MEMBARRIER", SDT_ARMMEMBARRIER,
131 [SDNPHasChain]>;
132def ARMSyncBarrier : SDNode<"ARMISD::SYNCBARRIER", SDT_ARMMEMBARRIER,
133 [SDNPHasChain]>;
134def ARMMemBarrierMCR : SDNode<"ARMISD::MEMBARRIER", SDT_ARMMEMBARRIERMCR,
135 [SDNPHasChain]>;
136def ARMSyncBarrierMCR : SDNode<"ARMISD::SYNCBARRIER", SDT_ARMMEMBARRIERMCR,
137 [SDNPHasChain]>;
Jim Grosbach3728e962009-12-10 00:11:09 +0000138
Evan Chengf609bb82010-01-19 00:44:15 +0000139def ARMrbit : SDNode<"ARMISD::RBIT", SDTIntUnaryOp>;
140
Dale Johannesen51e28e62010-06-03 21:09:53 +0000141def ARMtcret : SDNode<"ARMISD::TC_RETURN", SDT_ARMTCRET,
142 [SDNPHasChain, SDNPOptInFlag, SDNPVariadic]>;
143
Jim Grosbach469bbdb2010-07-16 23:05:05 +0000144
145def ARMbfi : SDNode<"ARMISD::BFI", SDT_ARMBFI>;
146
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000147//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +0000148// ARM Instruction Predicate Definitions.
149//
Bill Wendling10ce7f32010-08-29 11:31:07 +0000150def HasV4T : Predicate<"Subtarget->hasV4TOps()">;
151def NoV4T : Predicate<"!Subtarget->hasV4TOps()">;
152def HasV5T : Predicate<"Subtarget->hasV5TOps()">;
153def HasV5TE : Predicate<"Subtarget->hasV5TEOps()">;
154def HasV6 : Predicate<"Subtarget->hasV6Ops()">;
155def HasV6T2 : Predicate<"Subtarget->hasV6T2Ops()">;
156def NoV6T2 : Predicate<"!Subtarget->hasV6T2Ops()">;
157def HasV7 : Predicate<"Subtarget->hasV7Ops()">;
158def NoVFP : Predicate<"!Subtarget->hasVFP2()">;
159def HasVFP2 : Predicate<"Subtarget->hasVFP2()">;
160def HasVFP3 : Predicate<"Subtarget->hasVFP3()">;
161def HasNEON : Predicate<"Subtarget->hasNEON()">;
162def HasDivide : Predicate<"Subtarget->hasDivide()">;
Jim Grosbach29402132010-05-05 23:44:43 +0000163def HasT2ExtractPack : Predicate<"Subtarget->hasT2ExtractPack()">;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000164def HasDB : Predicate<"Subtarget->hasDataBarrier()">;
165def UseNEONForFP : Predicate<"Subtarget->useNEONForSinglePrecisionFP()">;
David Goodwin42a83f22009-08-04 17:53:06 +0000166def DontUseNEONForFP : Predicate<"!Subtarget->useNEONForSinglePrecisionFP()">;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000167def IsThumb : Predicate<"Subtarget->isThumb()">;
168def IsThumb1Only : Predicate<"Subtarget->isThumb1Only()">;
169def IsThumb2 : Predicate<"Subtarget->isThumb2()">;
170def IsARM : Predicate<"!Subtarget->isThumb()">;
171def IsDarwin : Predicate<"Subtarget->isTargetDarwin()">;
172def IsNotDarwin : Predicate<"!Subtarget->isTargetDarwin()">;
Evan Chenga8e29892007-01-19 07:51:42 +0000173
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000174// FIXME: Eventually this will be just "hasV6T2Ops".
Bill Wendling10ce7f32010-08-29 11:31:07 +0000175def UseMovt : Predicate<"Subtarget->useMovt()">;
176def DontUseMovt : Predicate<"!Subtarget->useMovt()">;
177def UseVMLx : Predicate<"Subtarget->useVMLx()">;
Jim Grosbach26767372010-03-24 22:31:46 +0000178
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000179//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +0000180// ARM Flag Definitions.
181
182class RegConstraint<string C> {
183 string Constraints = C;
184}
185
186//===----------------------------------------------------------------------===//
187// ARM specific transformation functions and pattern fragments.
188//
189
Evan Chenga8e29892007-01-19 07:51:42 +0000190// so_imm_neg_XFORM - Return a so_imm value packed into the format described for
191// so_imm_neg def below.
192def so_imm_neg_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000193 return CurDAG->getTargetConstant(-(int)N->getZExtValue(), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000194}]>;
195
196// so_imm_not_XFORM - Return a so_imm value packed into the format described for
197// so_imm_not def below.
198def so_imm_not_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000199 return CurDAG->getTargetConstant(~(int)N->getZExtValue(), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000200}]>;
201
Evan Chenga8e29892007-01-19 07:51:42 +0000202/// imm1_15 predicate - True if the 32-bit immediate is in the range [1,15].
203def imm1_15 : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000204 return (int32_t)N->getZExtValue() >= 1 && (int32_t)N->getZExtValue() < 16;
Evan Chenga8e29892007-01-19 07:51:42 +0000205}]>;
206
207/// imm16_31 predicate - True if the 32-bit immediate is in the range [16,31].
208def imm16_31 : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000209 return (int32_t)N->getZExtValue() >= 16 && (int32_t)N->getZExtValue() < 32;
Evan Chenga8e29892007-01-19 07:51:42 +0000210}]>;
211
Jim Grosbach64171712010-02-16 21:07:46 +0000212def so_imm_neg :
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000213 PatLeaf<(imm), [{
214 return ARM_AM::getSOImmVal(-(int)N->getZExtValue()) != -1;
215 }], so_imm_neg_XFORM>;
Evan Chenga8e29892007-01-19 07:51:42 +0000216
Evan Chenga2515702007-03-19 07:09:02 +0000217def so_imm_not :
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000218 PatLeaf<(imm), [{
219 return ARM_AM::getSOImmVal(~(int)N->getZExtValue()) != -1;
220 }], so_imm_not_XFORM>;
Evan Chenga8e29892007-01-19 07:51:42 +0000221
222// sext_16_node predicate - True if the SDNode is sign-extended 16 or more bits.
223def sext_16_node : PatLeaf<(i32 GPR:$a), [{
Dan Gohman475871a2008-07-27 21:46:04 +0000224 return CurDAG->ComputeNumSignBits(SDValue(N,0)) >= 17;
Evan Chenga8e29892007-01-19 07:51:42 +0000225}]>;
226
Evan Cheng36a0aeb2009-07-06 22:23:46 +0000227/// bf_inv_mask_imm predicate - An AND mask to clear an arbitrary width bitfield
228/// e.g., 0xf000ffff
229def bf_inv_mask_imm : Operand<i32>,
Jim Grosbach64171712010-02-16 21:07:46 +0000230 PatLeaf<(imm), [{
Jim Grosbach469bbdb2010-07-16 23:05:05 +0000231 return ARM::isBitFieldInvertedMask(N->getZExtValue());
Evan Cheng36a0aeb2009-07-06 22:23:46 +0000232}] > {
233 let PrintMethod = "printBitfieldInvMaskImmOperand";
234}
235
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000236/// Split a 32-bit immediate into two 16 bit parts.
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000237def hi16 : SDNodeXForm<imm, [{
238 return CurDAG->getTargetConstant((uint32_t)N->getZExtValue() >> 16, MVT::i32);
239}]>;
240
241def lo16AllZero : PatLeaf<(i32 imm), [{
242 // Returns true if all low 16-bits are 0.
243 return (((uint32_t)N->getZExtValue()) & 0xFFFFUL) == 0;
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000244}], hi16>;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000245
Jim Grosbach64171712010-02-16 21:07:46 +0000246/// imm0_65535 predicate - True if the 32-bit immediate is in the range
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000247/// [0.65535].
248def imm0_65535 : PatLeaf<(i32 imm), [{
249 return (uint32_t)N->getZExtValue() < 65536;
250}]>;
251
Evan Cheng37f25d92008-08-28 23:39:26 +0000252class BinOpFrag<dag res> : PatFrag<(ops node:$LHS, node:$RHS), res>;
253class UnOpFrag <dag res> : PatFrag<(ops node:$Src), res>;
Evan Chenga8e29892007-01-19 07:51:42 +0000254
Jim Grosbach0a145f32010-02-16 20:17:57 +0000255/// adde and sube predicates - True based on whether the carry flag output
256/// will be needed or not.
257def adde_dead_carry :
258 PatFrag<(ops node:$LHS, node:$RHS), (adde node:$LHS, node:$RHS),
259 [{return !N->hasAnyUseOfValue(1);}]>;
260def sube_dead_carry :
261 PatFrag<(ops node:$LHS, node:$RHS), (sube node:$LHS, node:$RHS),
262 [{return !N->hasAnyUseOfValue(1);}]>;
263def adde_live_carry :
264 PatFrag<(ops node:$LHS, node:$RHS), (adde node:$LHS, node:$RHS),
265 [{return N->hasAnyUseOfValue(1);}]>;
266def sube_live_carry :
267 PatFrag<(ops node:$LHS, node:$RHS), (sube node:$LHS, node:$RHS),
268 [{return N->hasAnyUseOfValue(1);}]>;
269
Evan Chenga8e29892007-01-19 07:51:42 +0000270//===----------------------------------------------------------------------===//
271// Operand Definitions.
272//
273
274// Branch target.
275def brtarget : Operand<OtherVT>;
276
Evan Chenga8e29892007-01-19 07:51:42 +0000277// A list of registers separated by comma. Used by load/store multiple.
278def reglist : Operand<i32> {
279 let PrintMethod = "printRegisterList";
280}
281
282// An operand for the CONSTPOOL_ENTRY pseudo-instruction.
283def cpinst_operand : Operand<i32> {
284 let PrintMethod = "printCPInstOperand";
285}
286
287def jtblock_operand : Operand<i32> {
288 let PrintMethod = "printJTBlockOperand";
289}
Evan Cheng66ac5312009-07-25 00:33:29 +0000290def jt2block_operand : Operand<i32> {
291 let PrintMethod = "printJT2BlockOperand";
292}
Evan Chenga8e29892007-01-19 07:51:42 +0000293
294// Local PC labels.
295def pclabel : Operand<i32> {
296 let PrintMethod = "printPCLabel";
297}
298
Jim Grosbachb35ad412010-10-13 19:56:10 +0000299// rot_imm: An integer that encodes a rotate amount. Must be 8, 16, or 24.
300def rot_imm : Operand<i32>, PatLeaf<(i32 imm), [{
301 int32_t v = (int32_t)N->getZExtValue();
302 return v == 8 || v == 16 || v == 24; }]> {
303 string EncoderMethod = "getRotImmOpValue";
304}
305
Bob Wilson22f5dc72010-08-16 18:27:34 +0000306// shift_imm: An integer that encodes a shift amount and the type of shift
307// (currently either asr or lsl) using the same encoding used for the
308// immediates in so_reg operands.
309def shift_imm : Operand<i32> {
310 let PrintMethod = "printShiftImmOperand";
311}
312
Evan Chenga8e29892007-01-19 07:51:42 +0000313// shifter_operand operands: so_reg and so_imm.
314def so_reg : Operand<i32>, // reg reg imm
Bob Wilson226036e2010-03-20 22:13:40 +0000315 ComplexPattern<i32, 3, "SelectShifterOperandReg",
Evan Chenga8e29892007-01-19 07:51:42 +0000316 [shl,srl,sra,rotr]> {
Jim Grosbachef324d72010-10-12 23:53:58 +0000317 string EncoderMethod = "getSORegOpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000318 let PrintMethod = "printSORegOperand";
319 let MIOperandInfo = (ops GPR, GPR, i32imm);
320}
321
322// so_imm - Match a 32-bit shifter_operand immediate operand, which is an
323// 8-bit immediate rotated by an arbitrary number of bits. so_imm values are
324// represented in the imm field in the same 12-bit form that they are encoded
325// into so_imm instructions: the 8-bit immediate is the least significant bits
326// [bits 0-7], the 4-bit shift amount is the next 4 bits [bits 8-11].
Jakob Stoklund Olesen00d3dda2010-08-17 20:39:04 +0000327def so_imm : Operand<i32>, PatLeaf<(imm), [{ return Pred_so_imm(N); }]> {
Jim Grosbach2a6a93d2010-10-12 23:18:08 +0000328 string EncoderMethod = "getSOImmOpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000329 let PrintMethod = "printSOImmOperand";
330}
331
Evan Chengc70d1842007-03-20 08:11:30 +0000332// Break so_imm's up into two pieces. This handles immediates with up to 16
333// bits set in them. This uses so_imm2part to match and so_imm2part_[12] to
334// get the first/second pieces.
335def so_imm2part : Operand<i32>,
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000336 PatLeaf<(imm), [{
337 return ARM_AM::isSOImmTwoPartVal((unsigned)N->getZExtValue());
338 }]> {
Evan Chengc70d1842007-03-20 08:11:30 +0000339 let PrintMethod = "printSOImm2PartOperand";
340}
341
342def so_imm2part_1 : SDNodeXForm<imm, [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000343 unsigned V = ARM_AM::getSOImmTwoPartFirst((unsigned)N->getZExtValue());
Owen Anderson825b72b2009-08-11 20:47:22 +0000344 return CurDAG->getTargetConstant(V, MVT::i32);
Evan Chengc70d1842007-03-20 08:11:30 +0000345}]>;
346
347def so_imm2part_2 : SDNodeXForm<imm, [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000348 unsigned V = ARM_AM::getSOImmTwoPartSecond((unsigned)N->getZExtValue());
Owen Anderson825b72b2009-08-11 20:47:22 +0000349 return CurDAG->getTargetConstant(V, MVT::i32);
Evan Chengc70d1842007-03-20 08:11:30 +0000350}]>;
351
Jim Grosbach15e6ef82009-11-23 20:35:53 +0000352def so_neg_imm2part : Operand<i32>, PatLeaf<(imm), [{
353 return ARM_AM::isSOImmTwoPartVal(-(int)N->getZExtValue());
354 }]> {
355 let PrintMethod = "printSOImm2PartOperand";
356}
357
358def so_neg_imm2part_1 : SDNodeXForm<imm, [{
359 unsigned V = ARM_AM::getSOImmTwoPartFirst(-(int)N->getZExtValue());
360 return CurDAG->getTargetConstant(V, MVT::i32);
361}]>;
362
363def so_neg_imm2part_2 : SDNodeXForm<imm, [{
364 unsigned V = ARM_AM::getSOImmTwoPartSecond(-(int)N->getZExtValue());
365 return CurDAG->getTargetConstant(V, MVT::i32);
366}]>;
367
Sandeep Patel47eedaa2009-10-13 18:59:48 +0000368/// imm0_31 predicate - True if the 32-bit immediate is in the range [0,31].
369def imm0_31 : Operand<i32>, PatLeaf<(imm), [{
370 return (int32_t)N->getZExtValue() < 32;
371}]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000372
373// Define ARM specific addressing modes.
374
Jim Grosbach82891622010-09-29 19:03:54 +0000375// addrmode2base := reg +/- imm12
376//
377def addrmode2base : Operand<i32>,
378 ComplexPattern<i32, 3, "SelectAddrMode2Base", []> {
379 let PrintMethod = "printAddrMode2Operand";
380 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
381}
382// addrmode2shop := reg +/- reg shop imm
383//
384def addrmode2shop : Operand<i32>,
385 ComplexPattern<i32, 3, "SelectAddrMode2ShOp", []> {
386 let PrintMethod = "printAddrMode2Operand";
387 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
388}
389
390// addrmode2 := (addrmode2base || addrmode2shop)
Evan Chenga8e29892007-01-19 07:51:42 +0000391//
392def addrmode2 : Operand<i32>,
393 ComplexPattern<i32, 3, "SelectAddrMode2", []> {
394 let PrintMethod = "printAddrMode2Operand";
395 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
396}
397
398def am2offset : Operand<i32>,
Chris Lattner52a261b2010-09-21 20:31:19 +0000399 ComplexPattern<i32, 2, "SelectAddrMode2Offset",
400 [], [SDNPWantRoot]> {
Evan Chenga8e29892007-01-19 07:51:42 +0000401 let PrintMethod = "printAddrMode2OffsetOperand";
402 let MIOperandInfo = (ops GPR, i32imm);
403}
404
405// addrmode3 := reg +/- reg
406// addrmode3 := reg +/- imm8
407//
408def addrmode3 : Operand<i32>,
409 ComplexPattern<i32, 3, "SelectAddrMode3", []> {
410 let PrintMethod = "printAddrMode3Operand";
411 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
412}
413
414def am3offset : Operand<i32>,
Chris Lattner52a261b2010-09-21 20:31:19 +0000415 ComplexPattern<i32, 2, "SelectAddrMode3Offset",
416 [], [SDNPWantRoot]> {
Evan Chenga8e29892007-01-19 07:51:42 +0000417 let PrintMethod = "printAddrMode3OffsetOperand";
418 let MIOperandInfo = (ops GPR, i32imm);
419}
420
421// addrmode4 := reg, <mode|W>
422//
423def addrmode4 : Operand<i32>,
Anton Korobeynikovbaf31082009-08-08 13:35:48 +0000424 ComplexPattern<i32, 2, "SelectAddrMode4", []> {
Evan Chenga8e29892007-01-19 07:51:42 +0000425 let PrintMethod = "printAddrMode4Operand";
Bob Wilson815baeb2010-03-13 01:08:20 +0000426 let MIOperandInfo = (ops GPR:$addr, i32imm);
Evan Chenga8e29892007-01-19 07:51:42 +0000427}
428
429// addrmode5 := reg +/- imm8*4
430//
431def addrmode5 : Operand<i32>,
432 ComplexPattern<i32, 2, "SelectAddrMode5", []> {
433 let PrintMethod = "printAddrMode5Operand";
Bob Wilson815baeb2010-03-13 01:08:20 +0000434 let MIOperandInfo = (ops GPR:$base, i32imm);
Evan Chenga8e29892007-01-19 07:51:42 +0000435}
436
Bob Wilson8b024a52009-07-01 23:16:05 +0000437// addrmode6 := reg with optional writeback
438//
439def addrmode6 : Operand<i32>,
Bob Wilson226036e2010-03-20 22:13:40 +0000440 ComplexPattern<i32, 2, "SelectAddrMode6", []> {
Bob Wilson8b024a52009-07-01 23:16:05 +0000441 let PrintMethod = "printAddrMode6Operand";
Bob Wilson226036e2010-03-20 22:13:40 +0000442 let MIOperandInfo = (ops GPR:$addr, i32imm);
443}
444
445def am6offset : Operand<i32> {
446 let PrintMethod = "printAddrMode6OffsetOperand";
447 let MIOperandInfo = (ops GPR);
Bob Wilson8b024a52009-07-01 23:16:05 +0000448}
449
Evan Chenga8e29892007-01-19 07:51:42 +0000450// addrmodepc := pc + reg
451//
452def addrmodepc : Operand<i32>,
453 ComplexPattern<i32, 2, "SelectAddrModePC", []> {
454 let PrintMethod = "printAddrModePCOperand";
455 let MIOperandInfo = (ops GPR, i32imm);
456}
457
Bob Wilson4f38b382009-08-21 21:58:55 +0000458def nohash_imm : Operand<i32> {
459 let PrintMethod = "printNoHashImmediate";
Anton Korobeynikov8e9ece72009-08-08 23:10:41 +0000460}
461
Evan Chenga8e29892007-01-19 07:51:42 +0000462//===----------------------------------------------------------------------===//
Evan Cheng0ff94f72007-08-07 01:37:15 +0000463
Evan Cheng37f25d92008-08-28 23:39:26 +0000464include "ARMInstrFormats.td"
Evan Cheng0ff94f72007-08-07 01:37:15 +0000465
466//===----------------------------------------------------------------------===//
Evan Cheng37f25d92008-08-28 23:39:26 +0000467// Multiclass helpers...
Evan Chenga8e29892007-01-19 07:51:42 +0000468//
469
Evan Cheng3924f782008-08-29 07:36:24 +0000470/// AsI1_bin_irs - Defines a set of (op r, {so_imm|r|so_reg}) patterns for a
Evan Chenga8e29892007-01-19 07:51:42 +0000471/// binop that produces a value.
Evan Cheng7e1bf302010-09-29 00:27:46 +0000472multiclass AsI1_bin_irs<bits<4> opcod, string opc,
473 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
474 PatFrag opnode, bit Commutable = 0> {
Jim Grosbach663e3392010-08-30 19:49:58 +0000475 // The register-immediate version is re-materializable. This is useful
476 // in particular for taking the address of a local.
477 let isReMaterializable = 1 in {
Jim Grosbach0de6ab32010-10-12 17:11:26 +0000478 def ri : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
479 iii, opc, "\t$Rd, $Rn, $imm",
480 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]> {
481 bits<4> Rd;
482 bits<4> Rn;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +0000483 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000484 let Inst{25} = 1;
Jim Grosbach0de6ab32010-10-12 17:11:26 +0000485 let Inst{15-12} = Rd;
486 let Inst{19-16} = Rn;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +0000487 let Inst{11-0} = imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000488 }
Jim Grosbach663e3392010-08-30 19:49:58 +0000489 }
Jim Grosbach62547262010-10-11 18:51:51 +0000490 def rr : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm,
491 iir, opc, "\t$Rd, $Rn, $Rm",
492 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]> {
Jim Grosbach56ac9072010-10-08 21:45:55 +0000493 bits<4> Rd;
494 bits<4> Rn;
495 bits<4> Rm;
Johnny Chen04301522009-11-07 00:54:36 +0000496 let Inst{11-4} = 0b00000000;
Evan Chengbc8a9452009-07-07 23:40:25 +0000497 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000498 let isCommutable = Commutable;
Jim Grosbach56ac9072010-10-08 21:45:55 +0000499 let Inst{3-0} = Rm;
500 let Inst{15-12} = Rd;
501 let Inst{19-16} = Rn;
Evan Cheng8de898a2009-06-26 00:19:44 +0000502 }
Jim Grosbachef324d72010-10-12 23:53:58 +0000503 def rs : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift), DPSoRegFrm,
504 iis, opc, "\t$Rd, $Rn, $shift",
505 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg:$shift))]> {
Jim Grosbach42fac8e2010-10-11 23:16:21 +0000506 bits<4> Rd;
507 bits<4> Rn;
Jim Grosbachef324d72010-10-12 23:53:58 +0000508 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000509 let Inst{25} = 0;
Jim Grosbachef324d72010-10-12 23:53:58 +0000510 let Inst{11-0} = shift;
Jim Grosbach42fac8e2010-10-11 23:16:21 +0000511 let Inst{15-12} = Rd;
512 let Inst{19-16} = Rn;
Evan Chengbc8a9452009-07-07 23:40:25 +0000513 }
Evan Chenga8e29892007-01-19 07:51:42 +0000514}
515
Evan Cheng1e249e32009-06-25 20:59:23 +0000516/// AI1_bin_s_irs - Similar to AsI1_bin_irs except it sets the 's' bit so the
Bob Wilsona3e8bf82009-10-06 20:18:46 +0000517/// instruction modifies the CPSR register.
Evan Cheng071a2792007-09-11 19:55:27 +0000518let Defs = [CPSR] in {
Evan Cheng7e1bf302010-09-29 00:27:46 +0000519multiclass AI1_bin_s_irs<bits<4> opcod, string opc,
520 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
521 PatFrag opnode, bit Commutable = 0> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000522 def ri : AI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
523 iii, opc, "\t$Rd, $Rn, $imm",
524 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]> {
525 bits<4> Rd;
526 bits<4> Rn;
527 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000528 let Inst{25} = 1;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000529 let Inst{15-12} = Rd;
530 let Inst{19-16} = Rn;
531 let Inst{11-0} = imm;
532 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000533 }
Jim Grosbach89c898f2010-10-13 00:50:27 +0000534 def rr : AI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm,
535 iir, opc, "\t$Rd, $Rn, $Rm",
536 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]> {
537 bits<4> Rd;
538 bits<4> Rn;
539 bits<4> Rm;
Johnny Chen04301522009-11-07 00:54:36 +0000540 let Inst{11-4} = 0b00000000;
Bob Wilsona7fcb9b2009-10-13 15:27:23 +0000541 let Inst{25} = 0;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000542 let isCommutable = Commutable;
543 let Inst{3-0} = Rm;
544 let Inst{15-12} = Rd;
545 let Inst{19-16} = Rn;
546 let Inst{20} = 1;
Evan Cheng8de898a2009-06-26 00:19:44 +0000547 }
Jim Grosbach89c898f2010-10-13 00:50:27 +0000548 def rs : AI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift), DPSoRegFrm,
549 iis, opc, "\t$Rd, $Rn, $shift",
550 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg:$shift))]> {
551 bits<4> Rd;
552 bits<4> Rn;
553 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000554 let Inst{25} = 0;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000555 let Inst{11-0} = shift;
556 let Inst{15-12} = Rd;
557 let Inst{19-16} = Rn;
558 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000559 }
Evan Cheng071a2792007-09-11 19:55:27 +0000560}
Evan Chengc85e8322007-07-05 07:13:32 +0000561}
562
563/// AI1_cmp_irs - Defines a set of (op r, {so_imm|r|so_reg}) cmp / test
Evan Cheng13ab0202007-07-10 18:08:01 +0000564/// patterns. Similar to AsI1_bin_irs except the instruction does not produce
Evan Chengc85e8322007-07-05 07:13:32 +0000565/// a explicit result, only implicitly set CPSR.
Bill Wendling0cce3dd2010-08-11 00:22:27 +0000566let isCompare = 1, Defs = [CPSR] in {
Evan Cheng5d42c562010-09-29 00:49:25 +0000567multiclass AI1_cmp_irs<bits<4> opcod, string opc,
568 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
569 PatFrag opnode, bit Commutable = 0> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000570 def ri : AI1<opcod, (outs), (ins GPR:$Rn, so_imm:$imm), DPFrm, iii,
571 opc, "\t$Rn, $imm",
572 [(opnode GPR:$Rn, so_imm:$imm)]> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000573 bits<4> Rn;
574 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000575 let Inst{25} = 1;
Jim Grosbache822f942010-10-13 18:05:25 +0000576 let Inst{15-12} = 0b0000;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000577 let Inst{19-16} = Rn;
578 let Inst{11-0} = imm;
Bob Wilson5361cd22009-10-13 17:35:30 +0000579 let Inst{20} = 1;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000580 let Inst{20} = 1;
581 }
582 def rr : AI1<opcod, (outs), (ins GPR:$Rn, GPR:$Rm), DPFrm, iir,
583 opc, "\t$Rn, $Rm",
584 [(opnode GPR:$Rn, GPR:$Rm)]> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000585 bits<4> Rn;
586 bits<4> Rm;
587 let Inst{11-4} = 0b00000000;
Evan Chengbc8a9452009-07-07 23:40:25 +0000588 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000589 let isCommutable = Commutable;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000590 let Inst{3-0} = Rm;
Jim Grosbache822f942010-10-13 18:05:25 +0000591 let Inst{15-12} = 0b0000;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000592 let Inst{19-16} = Rn;
Bob Wilson5361cd22009-10-13 17:35:30 +0000593 let Inst{20} = 1;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000594 }
595 def rs : AI1<opcod, (outs), (ins GPR:$Rn, so_reg:$shift), DPSoRegFrm, iis,
596 opc, "\t$Rn, $shift",
597 [(opnode GPR:$Rn, so_reg:$shift)]> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000598 bits<4> Rn;
599 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000600 let Inst{25} = 0;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000601 let Inst{11-0} = shift;
Jim Grosbache822f942010-10-13 18:05:25 +0000602 let Inst{15-12} = 0b0000;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000603 let Inst{19-16} = Rn;
604 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000605 }
Evan Cheng071a2792007-09-11 19:55:27 +0000606}
Evan Chenga8e29892007-01-19 07:51:42 +0000607}
608
Evan Cheng576a3962010-09-25 00:49:35 +0000609/// AI_ext_rrot - A unary operation with two forms: one whose operand is a
Evan Chenga8e29892007-01-19 07:51:42 +0000610/// register and one whose operand is a register rotated by 8/16/24.
Evan Cheng97f48c32008-11-06 22:15:19 +0000611/// FIXME: Remove the 'r' variant. Its rot_imm is zero.
Evan Cheng576a3962010-09-25 00:49:35 +0000612multiclass AI_ext_rrot<bits<8> opcod, string opc, PatFrag opnode> {
Jim Grosbachb35ad412010-10-13 19:56:10 +0000613 def r : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rm),
614 IIC_iEXTr, opc, "\t$Rd, $Rm",
615 [(set GPR:$Rd, (opnode GPR:$Rm))]>,
Evan Cheng97f48c32008-11-06 22:15:19 +0000616 Requires<[IsARM, HasV6]> {
Johnny Chen76b39e82009-10-27 18:44:24 +0000617 let Inst{11-10} = 0b00;
618 let Inst{19-16} = 0b1111;
619 }
Jim Grosbachb35ad412010-10-13 19:56:10 +0000620 def r_rot : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rm, rot_imm:$rot),
621 IIC_iEXTr, opc, "\t$Rd, $Rm, ror $rot",
622 [(set GPR:$Rd, (opnode (rotr GPR:$Rm, rot_imm:$rot)))]>,
Evan Cheng97f48c32008-11-06 22:15:19 +0000623 Requires<[IsARM, HasV6]> {
Jim Grosbachb35ad412010-10-13 19:56:10 +0000624 bits<2> rot;
625 let Inst{11-10} = rot;
Johnny Chen76b39e82009-10-27 18:44:24 +0000626 let Inst{19-16} = 0b1111;
627 }
Evan Chenga8e29892007-01-19 07:51:42 +0000628}
629
Evan Cheng576a3962010-09-25 00:49:35 +0000630multiclass AI_ext_rrot_np<bits<8> opcod, string opc> {
Jim Grosbachb35ad412010-10-13 19:56:10 +0000631 def r : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rm),
632 IIC_iEXTr, opc, "\t$Rd, $Rm",
Johnny Chen2ec5e492010-02-22 21:50:40 +0000633 [/* For disassembly only; pattern left blank */]>,
634 Requires<[IsARM, HasV6]> {
635 let Inst{11-10} = 0b00;
636 let Inst{19-16} = 0b1111;
637 }
Jim Grosbachb35ad412010-10-13 19:56:10 +0000638 def r_rot : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rm, rot_imm:$rot),
639 IIC_iEXTr, opc, "\t$Rd, $Rm, ror $rot",
Johnny Chen2ec5e492010-02-22 21:50:40 +0000640 [/* For disassembly only; pattern left blank */]>,
641 Requires<[IsARM, HasV6]> {
Jim Grosbachb35ad412010-10-13 19:56:10 +0000642 bits<2> rot;
643 let Inst{11-10} = rot;
Johnny Chen2ec5e492010-02-22 21:50:40 +0000644 let Inst{19-16} = 0b1111;
645 }
646}
647
Evan Cheng576a3962010-09-25 00:49:35 +0000648/// AI_exta_rrot - A binary operation with two forms: one whose operand is a
Evan Chenga8e29892007-01-19 07:51:42 +0000649/// register and one whose operand is a register rotated by 8/16/24.
Evan Cheng576a3962010-09-25 00:49:35 +0000650multiclass AI_exta_rrot<bits<8> opcod, string opc, PatFrag opnode> {
Jim Grosbachb35ad412010-10-13 19:56:10 +0000651 def rr : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
652 IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm",
653 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]>,
Johnny Chen76b39e82009-10-27 18:44:24 +0000654 Requires<[IsARM, HasV6]> {
655 let Inst{11-10} = 0b00;
656 }
Jim Grosbachb35ad412010-10-13 19:56:10 +0000657 def rr_rot : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm,
658 rot_imm:$rot),
659 IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm, ror $rot",
660 [(set GPR:$Rd, (opnode GPR:$Rn,
661 (rotr GPR:$Rm, rot_imm:$rot)))]>,
662 Requires<[IsARM, HasV6]> {
663 bits<4> Rn;
664 bits<2> rot;
665 let Inst{19-16} = Rn;
666 let Inst{11-10} = rot;
667 }
Evan Chenga8e29892007-01-19 07:51:42 +0000668}
669
Johnny Chen2ec5e492010-02-22 21:50:40 +0000670// For disassembly only.
Evan Cheng576a3962010-09-25 00:49:35 +0000671multiclass AI_exta_rrot_np<bits<8> opcod, string opc> {
Jim Grosbachb35ad412010-10-13 19:56:10 +0000672 def rr : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
673 IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm",
Johnny Chen2ec5e492010-02-22 21:50:40 +0000674 [/* For disassembly only; pattern left blank */]>,
675 Requires<[IsARM, HasV6]> {
676 let Inst{11-10} = 0b00;
677 }
Jim Grosbachb35ad412010-10-13 19:56:10 +0000678 def rr_rot : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm,
679 rot_imm:$rot),
680 IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm, ror $rot",
Johnny Chen2ec5e492010-02-22 21:50:40 +0000681 [/* For disassembly only; pattern left blank */]>,
Jim Grosbachb35ad412010-10-13 19:56:10 +0000682 Requires<[IsARM, HasV6]> {
683 bits<4> Rn;
684 bits<2> rot;
685 let Inst{19-16} = Rn;
686 let Inst{11-10} = rot;
687 }
Johnny Chen2ec5e492010-02-22 21:50:40 +0000688}
689
Evan Cheng62674222009-06-25 23:34:10 +0000690/// AI1_adde_sube_irs - Define instructions and patterns for adde and sube.
691let Uses = [CPSR] in {
Evan Cheng8de898a2009-06-26 00:19:44 +0000692multiclass AI1_adde_sube_irs<bits<4> opcod, string opc, PatFrag opnode,
693 bit Commutable = 0> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000694 def ri : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
695 DPFrm, IIC_iALUi, opc, "\t$Rd, $Rn, $imm",
696 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000697 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000698 bits<4> Rd;
699 bits<4> Rn;
700 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000701 let Inst{25} = 1;
Jim Grosbach24989ec2010-10-13 18:00:52 +0000702 let Inst{15-12} = Rd;
703 let Inst{19-16} = Rn;
704 let Inst{11-0} = imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000705 }
Jim Grosbach24989ec2010-10-13 18:00:52 +0000706 def rr : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
707 DPFrm, IIC_iALUr, opc, "\t$Rd, $Rn, $Rm",
708 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000709 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000710 bits<4> Rd;
711 bits<4> Rn;
712 bits<4> Rm;
Johnny Chen04301522009-11-07 00:54:36 +0000713 let Inst{11-4} = 0b00000000;
Evan Chengbc8a9452009-07-07 23:40:25 +0000714 let Inst{25} = 0;
Jim Grosbach24989ec2010-10-13 18:00:52 +0000715 let isCommutable = Commutable;
716 let Inst{3-0} = Rm;
717 let Inst{15-12} = Rd;
718 let Inst{19-16} = Rn;
Evan Cheng8de898a2009-06-26 00:19:44 +0000719 }
Jim Grosbach24989ec2010-10-13 18:00:52 +0000720 def rs : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
721 DPSoRegFrm, IIC_iALUsr, opc, "\t$Rd, $Rn, $shift",
722 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg:$shift))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000723 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000724 bits<4> Rd;
725 bits<4> Rn;
726 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000727 let Inst{25} = 0;
Jim Grosbach24989ec2010-10-13 18:00:52 +0000728 let Inst{11-0} = shift;
729 let Inst{15-12} = Rd;
730 let Inst{19-16} = Rn;
Evan Chengbc8a9452009-07-07 23:40:25 +0000731 }
Jim Grosbache5165492009-11-09 00:11:35 +0000732}
733// Carry setting variants
734let Defs = [CPSR] in {
735multiclass AI1_adde_sube_s_irs<bits<4> opcod, string opc, PatFrag opnode,
736 bit Commutable = 0> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000737 def Sri : AXI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
738 DPFrm, IIC_iALUi, !strconcat(opc, "\t$Rd, $Rn, $imm"),
739 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000740 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000741 bits<4> Rd;
742 bits<4> Rn;
743 bits<12> imm;
744 let Inst{15-12} = Rd;
745 let Inst{19-16} = Rn;
746 let Inst{11-0} = imm;
Bob Wilson7e053bb2009-10-26 22:34:44 +0000747 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000748 let Inst{25} = 1;
Evan Cheng8de898a2009-06-26 00:19:44 +0000749 }
Jim Grosbach24989ec2010-10-13 18:00:52 +0000750 def Srr : AXI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
751 DPFrm, IIC_iALUr, !strconcat(opc, "\t$Rd, $Rn, $Rm"),
752 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000753 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000754 bits<4> Rd;
755 bits<4> Rn;
756 bits<4> Rm;
Johnny Chen04301522009-11-07 00:54:36 +0000757 let Inst{11-4} = 0b00000000;
Jim Grosbach24989ec2010-10-13 18:00:52 +0000758 let isCommutable = Commutable;
759 let Inst{3-0} = Rm;
760 let Inst{15-12} = Rd;
761 let Inst{19-16} = Rn;
Bob Wilson7e053bb2009-10-26 22:34:44 +0000762 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000763 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000764 }
Jim Grosbach24989ec2010-10-13 18:00:52 +0000765 def Srs : AXI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
766 DPSoRegFrm, IIC_iALUsr, !strconcat(opc, "\t$Rd, $Rn, $shift"),
767 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg:$shift))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000768 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000769 bits<4> Rd;
770 bits<4> Rn;
771 bits<12> shift;
772 let Inst{11-0} = shift;
773 let Inst{15-12} = Rd;
774 let Inst{19-16} = Rn;
Bob Wilson7e053bb2009-10-26 22:34:44 +0000775 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000776 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000777 }
Evan Cheng071a2792007-09-11 19:55:27 +0000778}
Evan Chengc85e8322007-07-05 07:13:32 +0000779}
Jim Grosbache5165492009-11-09 00:11:35 +0000780}
Evan Chengc85e8322007-07-05 07:13:32 +0000781
Rafael Espindola15a6c3e2006-10-16 17:57:20 +0000782//===----------------------------------------------------------------------===//
783// Instructions
784//===----------------------------------------------------------------------===//
785
Evan Chenga8e29892007-01-19 07:51:42 +0000786//===----------------------------------------------------------------------===//
787// Miscellaneous Instructions.
788//
Rafael Espindola6f602de2006-08-24 16:13:15 +0000789
Evan Chenga8e29892007-01-19 07:51:42 +0000790/// CONSTPOOL_ENTRY - This instruction represents a floating constant pool in
791/// the function. The first operand is the ID# for this instruction, the second
792/// is the index into the MachineConstantPool that this is, the third is the
793/// size in bytes of this constant pool entry.
Evan Chengcd799b92009-06-12 20:46:18 +0000794let neverHasSideEffects = 1, isNotDuplicable = 1 in
Evan Chenga8e29892007-01-19 07:51:42 +0000795def CONSTPOOL_ENTRY :
Evan Cheng64d80e32007-07-19 01:14:50 +0000796PseudoInst<(outs), (ins cpinst_operand:$instid, cpinst_operand:$cpidx,
Jim Grosbacha3fbadf2010-09-30 19:53:58 +0000797 i32imm:$size), NoItinerary, "", []>;
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000798
Jim Grosbach4642ad32010-02-22 23:10:38 +0000799// FIXME: Marking these as hasSideEffects is necessary to prevent machine DCE
800// from removing one half of the matched pairs. That breaks PEI, which assumes
801// these will always be in pairs, and asserts if it finds otherwise. Better way?
802let Defs = [SP], Uses = [SP], hasSideEffects = 1 in {
Evan Chenga8e29892007-01-19 07:51:42 +0000803def ADJCALLSTACKUP :
Jim Grosbachadde5da2010-10-01 23:09:33 +0000804PseudoInst<(outs), (ins i32imm:$amt1, i32imm:$amt2, pred:$p), NoItinerary, "",
Chris Lattnere563bbc2008-10-11 22:08:30 +0000805 [(ARMcallseq_end timm:$amt1, timm:$amt2)]>;
Rafael Espindolacdda88c2006-08-24 17:19:08 +0000806
Jim Grosbach64171712010-02-16 21:07:46 +0000807def ADJCALLSTACKDOWN :
Jim Grosbachadde5da2010-10-01 23:09:33 +0000808PseudoInst<(outs), (ins i32imm:$amt, pred:$p), NoItinerary, "",
Chris Lattnere563bbc2008-10-11 22:08:30 +0000809 [(ARMcallseq_start timm:$amt)]>;
Evan Cheng071a2792007-09-11 19:55:27 +0000810}
Rafael Espindola3c000bf2006-08-21 22:00:32 +0000811
Johnny Chenf4d81052010-02-12 22:53:19 +0000812def NOP : AI<(outs), (ins), MiscFrm, NoItinerary, "nop", "",
Johnny Chen85d5a892010-02-10 18:02:25 +0000813 [/* For disassembly only; pattern left blank */]>,
814 Requires<[IsARM, HasV6T2]> {
815 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +0000816 let Inst{15-8} = 0b11110000;
Johnny Chen85d5a892010-02-10 18:02:25 +0000817 let Inst{7-0} = 0b00000000;
818}
819
Johnny Chenf4d81052010-02-12 22:53:19 +0000820def YIELD : AI<(outs), (ins), MiscFrm, NoItinerary, "yield", "",
821 [/* For disassembly only; pattern left blank */]>,
822 Requires<[IsARM, HasV6T2]> {
823 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +0000824 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +0000825 let Inst{7-0} = 0b00000001;
826}
827
828def WFE : AI<(outs), (ins), MiscFrm, NoItinerary, "wfe", "",
829 [/* For disassembly only; pattern left blank */]>,
830 Requires<[IsARM, HasV6T2]> {
831 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +0000832 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +0000833 let Inst{7-0} = 0b00000010;
834}
835
836def WFI : AI<(outs), (ins), MiscFrm, NoItinerary, "wfi", "",
837 [/* For disassembly only; pattern left blank */]>,
838 Requires<[IsARM, HasV6T2]> {
839 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +0000840 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +0000841 let Inst{7-0} = 0b00000011;
842}
843
Johnny Chen2ec5e492010-02-22 21:50:40 +0000844def SEL : AI<(outs GPR:$dst), (ins GPR:$a, GPR:$b), DPFrm, NoItinerary, "sel",
845 "\t$dst, $a, $b",
846 [/* For disassembly only; pattern left blank */]>,
847 Requires<[IsARM, HasV6]> {
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +0000848 bits<4> Rd;
849 bits<4> Rn;
850 bits<4> Rm;
851 let Inst{3-0} = Rm;
852 let Inst{15-12} = Rd;
853 let Inst{19-16} = Rn;
Johnny Chen2ec5e492010-02-22 21:50:40 +0000854 let Inst{27-20} = 0b01101000;
855 let Inst{7-4} = 0b1011;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +0000856 let Inst{11-8} = 0b1111;
Johnny Chen2ec5e492010-02-22 21:50:40 +0000857}
858
Johnny Chenf4d81052010-02-12 22:53:19 +0000859def SEV : AI<(outs), (ins), MiscFrm, NoItinerary, "sev", "",
860 [/* For disassembly only; pattern left blank */]>,
861 Requires<[IsARM, HasV6T2]> {
862 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +0000863 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +0000864 let Inst{7-0} = 0b00000100;
865}
866
Johnny Chenc6f7b272010-02-11 18:12:29 +0000867// The i32imm operand $val can be used by a debugger to store more information
868// about the breakpoint.
Johnny Chenf4d81052010-02-12 22:53:19 +0000869def BKPT : AI<(outs), (ins i32imm:$val), MiscFrm, NoItinerary, "bkpt", "\t$val",
Johnny Chenc6f7b272010-02-11 18:12:29 +0000870 [/* For disassembly only; pattern left blank */]>,
871 Requires<[IsARM]> {
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +0000872 bits<16> val;
873 let Inst{3-0} = val{3-0};
874 let Inst{19-8} = val{15-4};
Johnny Chenc6f7b272010-02-11 18:12:29 +0000875 let Inst{27-20} = 0b00010010;
876 let Inst{7-4} = 0b0111;
877}
878
Johnny Chenb98e1602010-02-12 18:55:33 +0000879// Change Processor State is a system instruction -- for disassembly only.
880// The singleton $opt operand contains the following information:
881// opt{4-0} = mode from Inst{4-0}
882// opt{5} = changemode from Inst{17}
883// opt{8-6} = AIF from Inst{8-6}
884// opt{10-9} = imod from Inst{19-18} with 0b10 as enable and 0b11 as disable
Jim Grosbach596307e2010-10-13 20:38:04 +0000885// FIXME: Integrated assembler will need these split out.
Johnny Chendd0f3cf2010-03-10 18:59:38 +0000886def CPS : AXI<(outs), (ins cps_opt:$opt), MiscFrm, NoItinerary, "cps$opt",
Johnny Chenb98e1602010-02-12 18:55:33 +0000887 [/* For disassembly only; pattern left blank */]>,
888 Requires<[IsARM]> {
889 let Inst{31-28} = 0b1111;
890 let Inst{27-20} = 0b00010000;
891 let Inst{16} = 0;
892 let Inst{5} = 0;
893}
894
Johnny Chenb92a23f2010-02-21 04:42:01 +0000895// Preload signals the memory system of possible future data/instruction access.
896// These are for disassembly only.
Johnny Chendd0f3cf2010-03-10 18:59:38 +0000897//
898// A8.6.117, A8.6.118. Different instructions are generated for #0 and #-0.
899// The neg_zero operand translates -0 to -1, -1 to -2, ..., etc.
Johnny Chenb92a23f2010-02-21 04:42:01 +0000900multiclass APreLoad<bit data, bit read, string opc> {
901
Johnny Chendd0f3cf2010-03-10 18:59:38 +0000902 def i : AXI<(outs), (ins GPR:$base, neg_zero:$imm), MiscFrm, NoItinerary,
Johnny Chenb92a23f2010-02-21 04:42:01 +0000903 !strconcat(opc, "\t[$base, $imm]"), []> {
904 let Inst{31-26} = 0b111101;
905 let Inst{25} = 0; // 0 for immediate form
906 let Inst{24} = data;
907 let Inst{22} = read;
908 let Inst{21-20} = 0b01;
909 }
910
911 def r : AXI<(outs), (ins addrmode2:$addr), MiscFrm, NoItinerary,
912 !strconcat(opc, "\t$addr"), []> {
913 let Inst{31-26} = 0b111101;
914 let Inst{25} = 1; // 1 for register form
915 let Inst{24} = data;
916 let Inst{22} = read;
917 let Inst{21-20} = 0b01;
918 let Inst{4} = 0;
919 }
920}
921
922defm PLD : APreLoad<1, 1, "pld">;
923defm PLDW : APreLoad<1, 0, "pldw">;
924defm PLI : APreLoad<0, 1, "pli">;
925
Johnny Chena1e76212010-02-13 02:51:09 +0000926def SETENDBE : AXI<(outs),(ins), MiscFrm, NoItinerary, "setend\tbe",
927 [/* For disassembly only; pattern left blank */]>,
928 Requires<[IsARM]> {
929 let Inst{31-28} = 0b1111;
930 let Inst{27-20} = 0b00010000;
931 let Inst{16} = 1;
932 let Inst{9} = 1;
933 let Inst{7-4} = 0b0000;
934}
935
936def SETENDLE : AXI<(outs),(ins), MiscFrm, NoItinerary, "setend\tle",
937 [/* For disassembly only; pattern left blank */]>,
938 Requires<[IsARM]> {
939 let Inst{31-28} = 0b1111;
940 let Inst{27-20} = 0b00010000;
941 let Inst{16} = 1;
942 let Inst{9} = 0;
943 let Inst{7-4} = 0b0000;
944}
945
Johnny Chenf4d81052010-02-12 22:53:19 +0000946def DBG : AI<(outs), (ins i32imm:$opt), MiscFrm, NoItinerary, "dbg", "\t$opt",
Johnny Chen85d5a892010-02-10 18:02:25 +0000947 [/* For disassembly only; pattern left blank */]>,
948 Requires<[IsARM, HasV7]> {
949 let Inst{27-16} = 0b001100100000;
950 let Inst{7-4} = 0b1111;
951}
952
Johnny Chenba6e0332010-02-11 17:14:31 +0000953// A5.4 Permanently UNDEFINED instructions.
Evan Chengfb3611d2010-05-11 07:26:32 +0000954let isBarrier = 1, isTerminator = 1 in
Anton Korobeynikov418d1d92010-05-15 17:19:20 +0000955def TRAP : AXI<(outs), (ins), MiscFrm, NoItinerary,
Jim Grosbach2e6ae132010-09-23 18:05:37 +0000956 "trap", [(trap)]>,
Johnny Chenba6e0332010-02-11 17:14:31 +0000957 Requires<[IsARM]> {
958 let Inst{27-25} = 0b011;
959 let Inst{24-20} = 0b11111;
960 let Inst{7-5} = 0b111;
961 let Inst{4} = 0b1;
962}
963
Evan Cheng12c3a532008-11-06 17:48:05 +0000964// Address computation and loads and stores in PIC mode.
Evan Chengeaa91b02007-06-19 01:26:51 +0000965let isNotDuplicable = 1 in {
Evan Chengc0729662008-10-31 19:11:09 +0000966def PICADD : AXI1<0b0100, (outs GPR:$dst), (ins GPR:$a, pclabel:$cp, pred:$p),
Jim Grosbacha3fbadf2010-09-30 19:53:58 +0000967 Pseudo, IIC_iALUr, "",
Evan Cheng44bec522007-05-15 01:29:07 +0000968 [(set GPR:$dst, (ARMpic_add GPR:$a, imm:$cp))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +0000969
Evan Cheng325474e2008-01-07 23:56:57 +0000970let AddedComplexity = 10 in {
Evan Chengd87293c2008-11-06 08:47:38 +0000971def PICLDR : AXI2ldw<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Jim Grosbacha3fbadf2010-09-30 19:53:58 +0000972 Pseudo, IIC_iLoad_r, "",
Evan Chenga8e29892007-01-19 07:51:42 +0000973 [(set GPR:$dst, (load addrmodepc:$addr))]>;
Rafael Espindola84b19be2006-07-16 01:02:57 +0000974
Evan Chengd87293c2008-11-06 08:47:38 +0000975def PICLDRH : AXI3ldh<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Jim Grosbacha3fbadf2010-09-30 19:53:58 +0000976 Pseudo, IIC_iLoad_bh_r, "",
Dale Johannesen86d40692007-05-21 22:14:33 +0000977 [(set GPR:$dst, (zextloadi16 addrmodepc:$addr))]>;
978
Evan Chengd87293c2008-11-06 08:47:38 +0000979def PICLDRB : AXI2ldb<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Jim Grosbacha3fbadf2010-09-30 19:53:58 +0000980 Pseudo, IIC_iLoad_bh_r, "",
Dale Johannesen86d40692007-05-21 22:14:33 +0000981 [(set GPR:$dst, (zextloadi8 addrmodepc:$addr))]>;
982
Evan Chengd87293c2008-11-06 08:47:38 +0000983def PICLDRSH : AXI3ldsh<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Jim Grosbacha3fbadf2010-09-30 19:53:58 +0000984 Pseudo, IIC_iLoad_bh_r, "",
Dale Johannesen86d40692007-05-21 22:14:33 +0000985 [(set GPR:$dst, (sextloadi16 addrmodepc:$addr))]>;
986
Evan Chengd87293c2008-11-06 08:47:38 +0000987def PICLDRSB : AXI3ldsb<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Jim Grosbacha3fbadf2010-09-30 19:53:58 +0000988 Pseudo, IIC_iLoad_bh_r, "",
Dale Johannesen86d40692007-05-21 22:14:33 +0000989 [(set GPR:$dst, (sextloadi8 addrmodepc:$addr))]>;
990}
Chris Lattner13c63102008-01-06 05:55:01 +0000991let AddedComplexity = 10 in {
Evan Chengd87293c2008-11-06 08:47:38 +0000992def PICSTR : AXI2stw<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Jim Grosbacha3fbadf2010-09-30 19:53:58 +0000993 Pseudo, IIC_iStore_r, "",
Dale Johannesen86d40692007-05-21 22:14:33 +0000994 [(store GPR:$src, addrmodepc:$addr)]>;
995
Evan Chengd87293c2008-11-06 08:47:38 +0000996def PICSTRH : AXI3sth<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Jim Grosbacha3fbadf2010-09-30 19:53:58 +0000997 Pseudo, IIC_iStore_bh_r, "",
Dale Johannesen86d40692007-05-21 22:14:33 +0000998 [(truncstorei16 GPR:$src, addrmodepc:$addr)]>;
999
Evan Chengd87293c2008-11-06 08:47:38 +00001000def PICSTRB : AXI2stb<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Jim Grosbacha3fbadf2010-09-30 19:53:58 +00001001 Pseudo, IIC_iStore_bh_r, "",
Dale Johannesen86d40692007-05-21 22:14:33 +00001002 [(truncstorei8 GPR:$src, addrmodepc:$addr)]>;
1003}
Evan Cheng12c3a532008-11-06 17:48:05 +00001004} // isNotDuplicable = 1
Dale Johannesen86d40692007-05-21 22:14:33 +00001005
Evan Chenge07715c2009-06-23 05:25:29 +00001006
1007// LEApcrel - Load a pc-relative address into a register without offending the
1008// assembler.
Evan Chengea420b22010-05-19 01:52:25 +00001009let neverHasSideEffects = 1 in {
Evan Cheng27fa7222010-05-19 07:26:50 +00001010let isReMaterializable = 1 in
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001011def LEApcrel : AXI1<0x0, (outs GPR:$dst), (ins i32imm:$label, pred:$p),
David Goodwin5d598aa2009-08-19 18:00:44 +00001012 Pseudo, IIC_iALUi,
Evan Cheng27fa7222010-05-19 07:26:50 +00001013 "adr$p\t$dst, #$label", []>;
Evan Chenge07715c2009-06-23 05:25:29 +00001014
Jim Grosbacha967d112010-06-21 21:27:27 +00001015} // neverHasSideEffects
Evan Cheng023dd3f2009-06-24 23:14:45 +00001016def LEApcrelJT : AXI1<0x0, (outs GPR:$dst),
Bob Wilson4f38b382009-08-21 21:58:55 +00001017 (ins i32imm:$label, nohash_imm:$id, pred:$p),
Evan Cheng27fa7222010-05-19 07:26:50 +00001018 Pseudo, IIC_iALUi,
1019 "adr$p\t$dst, #${label}_${id}", []> {
Evan Chengbc8a9452009-07-07 23:40:25 +00001020 let Inst{25} = 1;
1021}
Evan Chenge07715c2009-06-23 05:25:29 +00001022
Evan Chenga8e29892007-01-19 07:51:42 +00001023//===----------------------------------------------------------------------===//
1024// Control Flow Instructions.
1025//
Rafael Espindola9e071f02006-10-02 19:30:56 +00001026
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001027let isReturn = 1, isTerminator = 1, isBarrier = 1 in {
1028 // ARMV4T and above
Jim Grosbach64171712010-02-16 21:07:46 +00001029 def BX_RET : AI<(outs), (ins), BrMiscFrm, IIC_Br,
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001030 "bx", "\tlr", [(ARMretflag)]>,
1031 Requires<[IsARM, HasV4T]> {
1032 let Inst{3-0} = 0b1110;
1033 let Inst{7-4} = 0b0001;
1034 let Inst{19-8} = 0b111111111111;
1035 let Inst{27-20} = 0b00010010;
1036 }
1037
1038 // ARMV4 only
1039 def MOVPCLR : AI<(outs), (ins), BrMiscFrm, IIC_Br,
1040 "mov", "\tpc, lr", [(ARMretflag)]>,
1041 Requires<[IsARM, NoV4T]> {
1042 let Inst{11-0} = 0b000000001110;
1043 let Inst{15-12} = 0b1111;
1044 let Inst{19-16} = 0b0000;
1045 let Inst{27-20} = 0b00011010;
1046 }
Evan Cheng7fd7ca42008-09-17 07:53:38 +00001047}
Rafael Espindola27185192006-09-29 21:20:16 +00001048
Bob Wilson04ea6e52009-10-28 00:37:03 +00001049// Indirect branches
1050let isBranch = 1, isTerminator = 1, isBarrier = 1, isIndirectBranch = 1 in {
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001051 // ARMV4T and above
Bob Wilson8d4de5a2009-10-28 18:26:41 +00001052 def BRIND : AXI<(outs), (ins GPR:$dst), BrMiscFrm, IIC_Br, "bx\t$dst",
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001053 [(brind GPR:$dst)]>,
1054 Requires<[IsARM, HasV4T]> {
Jim Grosbach62547262010-10-11 18:51:51 +00001055 bits<4> dst;
Bob Wilson04ea6e52009-10-28 00:37:03 +00001056 let Inst{7-4} = 0b0001;
1057 let Inst{19-8} = 0b111111111111;
1058 let Inst{27-20} = 0b00010010;
Johnny Chen9d52e8d2009-11-16 23:57:56 +00001059 let Inst{31-28} = 0b1110;
Jim Grosbach62547262010-10-11 18:51:51 +00001060 let Inst{3-0} = dst;
Bob Wilson04ea6e52009-10-28 00:37:03 +00001061 }
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001062
1063 // ARMV4 only
1064 def MOVPCRX : AXI<(outs), (ins GPR:$dst), BrMiscFrm, IIC_Br, "mov\tpc, $dst",
1065 [(brind GPR:$dst)]>,
1066 Requires<[IsARM, NoV4T]> {
Jim Grosbach62547262010-10-11 18:51:51 +00001067 bits<4> dst;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001068 let Inst{11-4} = 0b00000000;
1069 let Inst{15-12} = 0b1111;
1070 let Inst{19-16} = 0b0000;
1071 let Inst{27-20} = 0b00011010;
1072 let Inst{31-28} = 0b1110;
Jim Grosbach62547262010-10-11 18:51:51 +00001073 let Inst{3-0} = dst;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001074 }
Bob Wilson04ea6e52009-10-28 00:37:03 +00001075}
1076
Evan Chenga8e29892007-01-19 07:51:42 +00001077// FIXME: remove when we have a way to marking a MI with these properties.
Evan Cheng12c3a532008-11-06 17:48:05 +00001078// FIXME: Should pc be an implicit operand like PICADD, etc?
Evan Cheng0d92f5f2009-10-01 08:22:27 +00001079let isReturn = 1, isTerminator = 1, isBarrier = 1, mayLoad = 1,
1080 hasExtraDefRegAllocReq = 1 in
Bob Wilson815baeb2010-03-13 01:08:20 +00001081 def LDM_RET : AXI4ld<(outs GPR:$wb), (ins addrmode4:$addr, pred:$p,
1082 reglist:$dsts, variable_ops),
Evan Chenga0792de2010-10-06 06:27:31 +00001083 IndexModeUpd, LdStMulFrm, IIC_iLoad_mBr,
Bob Wilsonab346052010-03-16 17:46:45 +00001084 "ldm${addr:submode}${p}\t$addr!, $dsts",
Bob Wilson815baeb2010-03-13 01:08:20 +00001085 "$addr.addr = $wb", []>;
Rafael Espindolaa2845842006-10-05 16:48:49 +00001086
Bob Wilson54fc1242009-06-22 21:01:46 +00001087// On non-Darwin platforms R9 is callee-saved.
David Goodwin1a8f36e2009-08-12 18:31:53 +00001088let isCall = 1,
Evan Cheng756da122009-07-22 06:46:53 +00001089 Defs = [R0, R1, R2, R3, R12, LR,
1090 D0, D1, D2, D3, D4, D5, D6, D7,
1091 D16, D17, D18, D19, D20, D21, D22, D23,
David Goodwine8d82c02009-09-03 22:12:28 +00001092 D24, D25, D26, D27, D28, D29, D30, D31, CPSR, FPSCR] in {
Evan Cheng12c3a532008-11-06 17:48:05 +00001093 def BL : ABXI<0b1011, (outs), (ins i32imm:$func, variable_ops),
Jim Grosbach1d6111c2010-10-06 21:36:43 +00001094 IIC_Br, "bl\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001095 [(ARMcall tglobaladdr:$func)]>,
Johnny Cheneadeffb2009-10-27 20:45:15 +00001096 Requires<[IsARM, IsNotDarwin]> {
1097 let Inst{31-28} = 0b1110;
1098 }
Evan Cheng277f0742007-06-19 21:05:09 +00001099
Evan Cheng12c3a532008-11-06 17:48:05 +00001100 def BL_pred : ABI<0b1011, (outs), (ins i32imm:$func, variable_ops),
Jim Grosbach1d6111c2010-10-06 21:36:43 +00001101 IIC_Br, "bl", "\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001102 [(ARMcall_pred tglobaladdr:$func)]>,
1103 Requires<[IsARM, IsNotDarwin]>;
Evan Cheng277f0742007-06-19 21:05:09 +00001104
Evan Chenga8e29892007-01-19 07:51:42 +00001105 // ARMv5T and above
Evan Cheng12c3a532008-11-06 17:48:05 +00001106 def BLX : AXI<(outs), (ins GPR:$func, variable_ops), BrMiscFrm,
Evan Cheng162e3092009-10-26 23:45:59 +00001107 IIC_Br, "blx\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001108 [(ARMcall GPR:$func)]>,
1109 Requires<[IsARM, HasV5T, IsNotDarwin]> {
Jim Grosbach62547262010-10-11 18:51:51 +00001110 bits<4> func;
Jim Grosbach26421962008-10-14 20:36:24 +00001111 let Inst{7-4} = 0b0011;
1112 let Inst{19-8} = 0b111111111111;
1113 let Inst{27-20} = 0b00010010;
Jim Grosbach62547262010-10-11 18:51:51 +00001114 let Inst{3-0} = func;
Evan Cheng7fd7ca42008-09-17 07:53:38 +00001115 }
1116
Evan Chengf6bc4ae2009-07-14 01:49:27 +00001117 // ARMv4T
Bob Wilson1665b0a2010-02-16 17:24:15 +00001118 // Note: Restrict $func to the tGPR regclass to prevent it being in LR.
1119 def BX : ABXIx2<(outs), (ins tGPR:$func, variable_ops),
Evan Cheng162e3092009-10-26 23:45:59 +00001120 IIC_Br, "mov\tlr, pc\n\tbx\t$func",
Bob Wilson1665b0a2010-02-16 17:24:15 +00001121 [(ARMcall_nolink tGPR:$func)]>,
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001122 Requires<[IsARM, HasV4T, IsNotDarwin]> {
Evan Chengf6bc4ae2009-07-14 01:49:27 +00001123 let Inst{7-4} = 0b0001;
1124 let Inst{19-8} = 0b111111111111;
1125 let Inst{27-20} = 0b00010010;
Bob Wilson54fc1242009-06-22 21:01:46 +00001126 }
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001127
1128 // ARMv4
1129 def BMOVPCRX : ABXIx2<(outs), (ins tGPR:$func, variable_ops),
1130 IIC_Br, "mov\tlr, pc\n\tmov\tpc, $func",
1131 [(ARMcall_nolink tGPR:$func)]>,
1132 Requires<[IsARM, NoV4T, IsNotDarwin]> {
1133 let Inst{11-4} = 0b00000000;
1134 let Inst{15-12} = 0b1111;
1135 let Inst{19-16} = 0b0000;
1136 let Inst{27-20} = 0b00011010;
1137 }
Bob Wilson54fc1242009-06-22 21:01:46 +00001138}
1139
1140// On Darwin R9 is call-clobbered.
David Goodwin1a8f36e2009-08-12 18:31:53 +00001141let isCall = 1,
Evan Cheng756da122009-07-22 06:46:53 +00001142 Defs = [R0, R1, R2, R3, R9, R12, LR,
1143 D0, D1, D2, D3, D4, D5, D6, D7,
1144 D16, D17, D18, D19, D20, D21, D22, D23,
David Goodwine8d82c02009-09-03 22:12:28 +00001145 D24, D25, D26, D27, D28, D29, D30, D31, CPSR, FPSCR] in {
Bob Wilson54fc1242009-06-22 21:01:46 +00001146 def BLr9 : ABXI<0b1011, (outs), (ins i32imm:$func, variable_ops),
Jim Grosbach1d6111c2010-10-06 21:36:43 +00001147 IIC_Br, "bl\t$func",
Johnny Cheneadeffb2009-10-27 20:45:15 +00001148 [(ARMcall tglobaladdr:$func)]>, Requires<[IsARM, IsDarwin]> {
1149 let Inst{31-28} = 0b1110;
1150 }
Bob Wilson54fc1242009-06-22 21:01:46 +00001151
1152 def BLr9_pred : ABI<0b1011, (outs), (ins i32imm:$func, variable_ops),
Jim Grosbach1d6111c2010-10-06 21:36:43 +00001153 IIC_Br, "bl", "\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001154 [(ARMcall_pred tglobaladdr:$func)]>,
1155 Requires<[IsARM, IsDarwin]>;
Bob Wilson54fc1242009-06-22 21:01:46 +00001156
1157 // ARMv5T and above
1158 def BLXr9 : AXI<(outs), (ins GPR:$func, variable_ops), BrMiscFrm,
Evan Cheng162e3092009-10-26 23:45:59 +00001159 IIC_Br, "blx\t$func",
Bob Wilson54fc1242009-06-22 21:01:46 +00001160 [(ARMcall GPR:$func)]>, Requires<[IsARM, HasV5T, IsDarwin]> {
1161 let Inst{7-4} = 0b0011;
1162 let Inst{19-8} = 0b111111111111;
1163 let Inst{27-20} = 0b00010010;
1164 }
1165
Evan Chengf6bc4ae2009-07-14 01:49:27 +00001166 // ARMv4T
Bob Wilson1665b0a2010-02-16 17:24:15 +00001167 // Note: Restrict $func to the tGPR regclass to prevent it being in LR.
1168 def BXr9 : ABXIx2<(outs), (ins tGPR:$func, variable_ops),
Evan Cheng162e3092009-10-26 23:45:59 +00001169 IIC_Br, "mov\tlr, pc\n\tbx\t$func",
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001170 [(ARMcall_nolink tGPR:$func)]>,
1171 Requires<[IsARM, HasV4T, IsDarwin]> {
Evan Chengf6bc4ae2009-07-14 01:49:27 +00001172 let Inst{7-4} = 0b0001;
1173 let Inst{19-8} = 0b111111111111;
1174 let Inst{27-20} = 0b00010010;
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +00001175 }
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001176
1177 // ARMv4
1178 def BMOVPCRXr9 : ABXIx2<(outs), (ins tGPR:$func, variable_ops),
1179 IIC_Br, "mov\tlr, pc\n\tmov\tpc, $func",
1180 [(ARMcall_nolink tGPR:$func)]>,
1181 Requires<[IsARM, NoV4T, IsDarwin]> {
1182 let Inst{11-4} = 0b00000000;
1183 let Inst{15-12} = 0b1111;
1184 let Inst{19-16} = 0b0000;
1185 let Inst{27-20} = 0b00011010;
1186 }
Rafael Espindola35574632006-07-18 17:00:30 +00001187}
Rafael Espindoladc124a22006-05-18 21:45:49 +00001188
Dale Johannesen51e28e62010-06-03 21:09:53 +00001189// Tail calls.
1190
1191let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1 in {
1192 // Darwin versions.
1193 let Defs = [R0, R1, R2, R3, R9, R12,
1194 D0, D1, D2, D3, D4, D5, D6, D7,
1195 D16, D17, D18, D19, D20, D21, D22, D23, D24, D25, D26,
1196 D27, D28, D29, D30, D31, PC],
1197 Uses = [SP] in {
Evan Cheng6523d2f2010-06-19 00:11:54 +00001198 def TCRETURNdi : AInoP<(outs), (ins i32imm:$dst, variable_ops),
1199 Pseudo, IIC_Br,
1200 "@TC_RETURN","\t$dst", []>, Requires<[IsDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001201
Evan Cheng6523d2f2010-06-19 00:11:54 +00001202 def TCRETURNri : AInoP<(outs), (ins tcGPR:$dst, variable_ops),
1203 Pseudo, IIC_Br,
1204 "@TC_RETURN","\t$dst", []>, Requires<[IsDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001205
Evan Cheng6523d2f2010-06-19 00:11:54 +00001206 def TAILJMPd : ABXI<0b1010, (outs), (ins brtarget:$dst, variable_ops),
Dale Johannesen7835f1f2010-07-08 01:18:23 +00001207 IIC_Br, "b\t$dst @ TAILCALL",
1208 []>, Requires<[IsDarwin]>;
1209
1210 def TAILJMPdt: ABXI<0b1010, (outs), (ins brtarget:$dst, variable_ops),
Evan Cheng6523d2f2010-06-19 00:11:54 +00001211 IIC_Br, "b.w\t$dst @ TAILCALL",
1212 []>, Requires<[IsDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001213
Evan Cheng6523d2f2010-06-19 00:11:54 +00001214 def TAILJMPr : AXI<(outs), (ins tcGPR:$dst, variable_ops),
1215 BrMiscFrm, IIC_Br, "bx\t$dst @ TAILCALL",
1216 []>, Requires<[IsDarwin]> {
1217 let Inst{7-4} = 0b0001;
1218 let Inst{19-8} = 0b111111111111;
1219 let Inst{27-20} = 0b00010010;
1220 let Inst{31-28} = 0b1110;
1221 }
Dale Johannesen51e28e62010-06-03 21:09:53 +00001222 }
1223
1224 // Non-Darwin versions (the difference is R9).
1225 let Defs = [R0, R1, R2, R3, R12,
1226 D0, D1, D2, D3, D4, D5, D6, D7,
1227 D16, D17, D18, D19, D20, D21, D22, D23, D24, D25, D26,
1228 D27, D28, D29, D30, D31, PC],
1229 Uses = [SP] in {
Evan Cheng6523d2f2010-06-19 00:11:54 +00001230 def TCRETURNdiND : AInoP<(outs), (ins i32imm:$dst, variable_ops),
1231 Pseudo, IIC_Br,
1232 "@TC_RETURN","\t$dst", []>, Requires<[IsNotDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001233
Dale Johannesenb0ccb752010-06-21 18:21:49 +00001234 def TCRETURNriND : AInoP<(outs), (ins tcGPR:$dst, variable_ops),
Evan Cheng6523d2f2010-06-19 00:11:54 +00001235 Pseudo, IIC_Br,
1236 "@TC_RETURN","\t$dst", []>, Requires<[IsNotDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001237
Evan Cheng6523d2f2010-06-19 00:11:54 +00001238 def TAILJMPdND : ABXI<0b1010, (outs), (ins brtarget:$dst, variable_ops),
1239 IIC_Br, "b\t$dst @ TAILCALL",
1240 []>, Requires<[IsARM, IsNotDarwin]>;
Dale Johannesen10416802010-06-18 20:44:28 +00001241
Evan Cheng6523d2f2010-06-19 00:11:54 +00001242 def TAILJMPdNDt : ABXI<0b1010, (outs), (ins brtarget:$dst, variable_ops),
1243 IIC_Br, "b.w\t$dst @ TAILCALL",
1244 []>, Requires<[IsThumb, IsNotDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001245
Dale Johannesenb0ccb752010-06-21 18:21:49 +00001246 def TAILJMPrND : AXI<(outs), (ins tcGPR:$dst, variable_ops),
Evan Cheng6523d2f2010-06-19 00:11:54 +00001247 BrMiscFrm, IIC_Br, "bx\t$dst @ TAILCALL",
1248 []>, Requires<[IsNotDarwin]> {
1249 let Inst{7-4} = 0b0001;
1250 let Inst{19-8} = 0b111111111111;
1251 let Inst{27-20} = 0b00010010;
1252 let Inst{31-28} = 0b1110;
1253 }
Dale Johannesen51e28e62010-06-03 21:09:53 +00001254 }
1255}
1256
David Goodwin1a8f36e2009-08-12 18:31:53 +00001257let isBranch = 1, isTerminator = 1 in {
Evan Cheng5ada1992007-05-16 20:50:01 +00001258 // B is "predicable" since it can be xformed into a Bcc.
Evan Chengaeafca02007-05-16 07:45:54 +00001259 let isBarrier = 1 in {
Evan Cheng5ada1992007-05-16 20:50:01 +00001260 let isPredicable = 1 in
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001261 def B : ABXI<0b1010, (outs), (ins brtarget:$target), IIC_Br,
Evan Cheng162e3092009-10-26 23:45:59 +00001262 "b\t$target", [(br bb:$target)]>;
Evan Cheng44bec522007-05-15 01:29:07 +00001263
Owen Anderson20ab2902007-11-12 07:39:39 +00001264 let isNotDuplicable = 1, isIndirectBranch = 1 in {
Evan Cheng4df60f52008-11-07 09:06:08 +00001265 def BR_JTr : JTI<(outs), (ins GPR:$target, jtblock_operand:$jt, i32imm:$id),
Bob Wilsond4d188e2010-07-31 06:28:10 +00001266 IIC_Br, "mov\tpc, $target$jt",
Evan Cheng4df60f52008-11-07 09:06:08 +00001267 [(ARMbrjt GPR:$target, tjumptable:$jt, imm:$id)]> {
Johnny Chenec689152009-12-14 21:51:34 +00001268 let Inst{11-4} = 0b00000000;
Johnny Chena9ea9ec2009-11-17 17:17:50 +00001269 let Inst{15-12} = 0b1111;
Evan Cheng4df60f52008-11-07 09:06:08 +00001270 let Inst{20} = 0; // S Bit
1271 let Inst{24-21} = 0b1101;
Evan Cheng0fc0ade2009-07-07 23:45:10 +00001272 let Inst{27-25} = 0b000;
Evan Chengaeafca02007-05-16 07:45:54 +00001273 }
Evan Cheng4df60f52008-11-07 09:06:08 +00001274 def BR_JTm : JTI<(outs),
1275 (ins addrmode2:$target, jtblock_operand:$jt, i32imm:$id),
Bob Wilsond4d188e2010-07-31 06:28:10 +00001276 IIC_Br, "ldr\tpc, $target$jt",
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001277 [(ARMbrjt (i32 (load addrmode2:$target)), tjumptable:$jt,
1278 imm:$id)]> {
Johnny Chena9ea9ec2009-11-17 17:17:50 +00001279 let Inst{15-12} = 0b1111;
Evan Cheng4df60f52008-11-07 09:06:08 +00001280 let Inst{20} = 1; // L bit
1281 let Inst{21} = 0; // W bit
1282 let Inst{22} = 0; // B bit
1283 let Inst{24} = 1; // P bit
Evan Cheng0fc0ade2009-07-07 23:45:10 +00001284 let Inst{27-25} = 0b011;
Evan Chengeaa91b02007-06-19 01:26:51 +00001285 }
Evan Cheng4df60f52008-11-07 09:06:08 +00001286 def BR_JTadd : JTI<(outs),
1287 (ins GPR:$target, GPR:$idx, jtblock_operand:$jt, i32imm:$id),
Bob Wilsond4d188e2010-07-31 06:28:10 +00001288 IIC_Br, "add\tpc, $target, $idx$jt",
Evan Cheng4df60f52008-11-07 09:06:08 +00001289 [(ARMbrjt (add GPR:$target, GPR:$idx), tjumptable:$jt,
1290 imm:$id)]> {
Johnny Chena9ea9ec2009-11-17 17:17:50 +00001291 let Inst{15-12} = 0b1111;
Evan Cheng4df60f52008-11-07 09:06:08 +00001292 let Inst{20} = 0; // S bit
1293 let Inst{24-21} = 0b0100;
Evan Cheng0fc0ade2009-07-07 23:45:10 +00001294 let Inst{27-25} = 0b000;
Evan Cheng4df60f52008-11-07 09:06:08 +00001295 }
1296 } // isNotDuplicable = 1, isIndirectBranch = 1
1297 } // isBarrier = 1
Evan Chengaeafca02007-05-16 07:45:54 +00001298
Evan Chengc85e8322007-07-05 07:13:32 +00001299 // FIXME: should be able to write a pattern for ARMBrcond, but can't use
Jim Grosbach64171712010-02-16 21:07:46 +00001300 // a two-value operand where a dag node expects two operands. :(
Evan Cheng12c3a532008-11-06 17:48:05 +00001301 def Bcc : ABI<0b1010, (outs), (ins brtarget:$target),
Evan Cheng162e3092009-10-26 23:45:59 +00001302 IIC_Br, "b", "\t$target",
Evan Cheng0ff94f72007-08-07 01:37:15 +00001303 [/*(ARMbrcond bb:$target, imm:$cc, CCR:$ccr)*/]>;
Rafael Espindola1ed3af12006-08-01 18:53:10 +00001304}
Rafael Espindola84b19be2006-07-16 01:02:57 +00001305
Johnny Chena1e76212010-02-13 02:51:09 +00001306// Branch and Exchange Jazelle -- for disassembly only
1307def BXJ : ABI<0b0001, (outs), (ins GPR:$func), NoItinerary, "bxj", "\t$func",
1308 [/* For disassembly only; pattern left blank */]> {
1309 let Inst{23-20} = 0b0010;
1310 //let Inst{19-8} = 0xfff;
1311 let Inst{7-4} = 0b0010;
1312}
1313
Johnny Chen0296f3e2010-02-16 21:59:54 +00001314// Secure Monitor Call is a system instruction -- for disassembly only
1315def SMC : ABI<0b0001, (outs), (ins i32imm:$opt), NoItinerary, "smc", "\t$opt",
1316 [/* For disassembly only; pattern left blank */]> {
1317 let Inst{23-20} = 0b0110;
1318 let Inst{7-4} = 0b0111;
1319}
1320
Johnny Chen64dfb782010-02-16 20:04:27 +00001321// Supervisor Call (Software Interrupt) -- for disassembly only
Johnny Chen85d5a892010-02-10 18:02:25 +00001322let isCall = 1 in {
1323def SVC : ABI<0b1111, (outs), (ins i32imm:$svc), IIC_Br, "svc", "\t$svc",
1324 [/* For disassembly only; pattern left blank */]>;
1325}
1326
Johnny Chenfb566792010-02-17 21:39:10 +00001327// Store Return State is a system instruction -- for disassembly only
Johnny Chen0296f3e2010-02-16 21:59:54 +00001328def SRSW : ABXI<{1,0,0,?}, (outs), (ins addrmode4:$addr, i32imm:$mode),
1329 NoItinerary, "srs${addr:submode}\tsp!, $mode",
Johnny Chen64dfb782010-02-16 20:04:27 +00001330 [/* For disassembly only; pattern left blank */]> {
1331 let Inst{31-28} = 0b1111;
1332 let Inst{22-20} = 0b110; // W = 1
1333}
1334
1335def SRS : ABXI<{1,0,0,?}, (outs), (ins addrmode4:$addr, i32imm:$mode),
1336 NoItinerary, "srs${addr:submode}\tsp, $mode",
1337 [/* For disassembly only; pattern left blank */]> {
1338 let Inst{31-28} = 0b1111;
1339 let Inst{22-20} = 0b100; // W = 0
1340}
1341
Johnny Chenfb566792010-02-17 21:39:10 +00001342// Return From Exception is a system instruction -- for disassembly only
1343def RFEW : ABXI<{1,0,0,?}, (outs), (ins addrmode4:$addr, GPR:$base),
1344 NoItinerary, "rfe${addr:submode}\t$base!",
1345 [/* For disassembly only; pattern left blank */]> {
1346 let Inst{31-28} = 0b1111;
1347 let Inst{22-20} = 0b011; // W = 1
1348}
1349
1350def RFE : ABXI<{1,0,0,?}, (outs), (ins addrmode4:$addr, GPR:$base),
1351 NoItinerary, "rfe${addr:submode}\t$base",
1352 [/* For disassembly only; pattern left blank */]> {
1353 let Inst{31-28} = 0b1111;
1354 let Inst{22-20} = 0b001; // W = 0
1355}
1356
Evan Chenga8e29892007-01-19 07:51:42 +00001357//===----------------------------------------------------------------------===//
1358// Load / store Instructions.
1359//
Rafael Espindola82c678b2006-10-16 17:17:22 +00001360
Evan Chenga8e29892007-01-19 07:51:42 +00001361// Load
Dan Gohmanbc9d98b2010-02-27 23:47:46 +00001362let canFoldAsLoad = 1, isReMaterializable = 1 in
Evan Cheng0e55fd62010-09-30 01:08:25 +00001363def LDR : AI2ldw<(outs GPR:$dst), (ins addrmode2:$addr), LdFrm, IIC_iLoad_r,
Evan Cheng162e3092009-10-26 23:45:59 +00001364 "ldr", "\t$dst, $addr",
Evan Chenga8e29892007-01-19 07:51:42 +00001365 [(set GPR:$dst, (load addrmode2:$addr))]>;
Rafael Espindola82c678b2006-10-16 17:17:22 +00001366
Evan Chengfa775d02007-03-19 07:20:03 +00001367// Special LDR for loads from non-pc-relative constpools.
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001368let canFoldAsLoad = 1, mayLoad = 1, neverHasSideEffects = 1,
1369 isReMaterializable = 1 in
Evan Cheng0e55fd62010-09-30 01:08:25 +00001370def LDRcp : AI2ldw<(outs GPR:$dst), (ins addrmode2:$addr), LdFrm, IIC_iLoad_r,
Evan Cheng162e3092009-10-26 23:45:59 +00001371 "ldr", "\t$dst, $addr", []>;
Evan Chengfa775d02007-03-19 07:20:03 +00001372
Evan Chenga8e29892007-01-19 07:51:42 +00001373// Loads with zero extension
David Goodwin5d598aa2009-08-19 18:00:44 +00001374def LDRH : AI3ldh<(outs GPR:$dst), (ins addrmode3:$addr), LdMiscFrm,
Evan Cheng0e55fd62010-09-30 01:08:25 +00001375 IIC_iLoad_bh_r, "ldrh", "\t$dst, $addr",
David Goodwin5d598aa2009-08-19 18:00:44 +00001376 [(set GPR:$dst, (zextloadi16 addrmode3:$addr))]>;
Rafael Espindola82c678b2006-10-16 17:17:22 +00001377
Jim Grosbach64171712010-02-16 21:07:46 +00001378def LDRB : AI2ldb<(outs GPR:$dst), (ins addrmode2:$addr), LdFrm,
Evan Cheng0e55fd62010-09-30 01:08:25 +00001379 IIC_iLoad_bh_r, "ldrb", "\t$dst, $addr",
David Goodwin5d598aa2009-08-19 18:00:44 +00001380 [(set GPR:$dst, (zextloadi8 addrmode2:$addr))]>;
Rafael Espindola82c678b2006-10-16 17:17:22 +00001381
Evan Chenga8e29892007-01-19 07:51:42 +00001382// Loads with sign extension
David Goodwin5d598aa2009-08-19 18:00:44 +00001383def LDRSH : AI3ldsh<(outs GPR:$dst), (ins addrmode3:$addr), LdMiscFrm,
Evan Cheng0e55fd62010-09-30 01:08:25 +00001384 IIC_iLoad_bh_r, "ldrsh", "\t$dst, $addr",
David Goodwin5d598aa2009-08-19 18:00:44 +00001385 [(set GPR:$dst, (sextloadi16 addrmode3:$addr))]>;
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00001386
David Goodwin5d598aa2009-08-19 18:00:44 +00001387def LDRSB : AI3ldsb<(outs GPR:$dst), (ins addrmode3:$addr), LdMiscFrm,
Evan Cheng0e55fd62010-09-30 01:08:25 +00001388 IIC_iLoad_bh_r, "ldrsb", "\t$dst, $addr",
David Goodwin5d598aa2009-08-19 18:00:44 +00001389 [(set GPR:$dst, (sextloadi8 addrmode3:$addr))]>;
Rafael Espindolac391d162006-10-23 20:34:27 +00001390
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001391let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1 in {
Evan Chenga8e29892007-01-19 07:51:42 +00001392// Load doubleword
Evan Cheng358dec52009-06-15 08:28:29 +00001393def LDRD : AI3ldd<(outs GPR:$dst1, GPR:$dst2), (ins addrmode3:$addr), LdMiscFrm,
Evan Cheng0e55fd62010-09-30 01:08:25 +00001394 IIC_iLoad_d_r, "ldrd", "\t$dst1, $addr",
Misha Brukmanbf16f1d2009-08-27 14:14:21 +00001395 []>, Requires<[IsARM, HasV5TE]>;
Rafael Espindolac391d162006-10-23 20:34:27 +00001396
Evan Chenga8e29892007-01-19 07:51:42 +00001397// Indexed loads
Evan Chengd87293c2008-11-06 08:47:38 +00001398def LDR_PRE : AI2ldwpr<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001399 (ins addrmode2:$addr), LdFrm, IIC_iLoad_ru,
Evan Cheng162e3092009-10-26 23:45:59 +00001400 "ldr", "\t$dst, $addr!", "$addr.base = $base_wb", []>;
Rafael Espindoladc124a22006-05-18 21:45:49 +00001401
Evan Chengd87293c2008-11-06 08:47:38 +00001402def LDR_POST : AI2ldwpo<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001403 (ins GPR:$base, am2offset:$offset), LdFrm, IIC_iLoad_ru,
Evan Cheng162e3092009-10-26 23:45:59 +00001404 "ldr", "\t$dst, [$base], $offset", "$base = $base_wb", []>;
Rafael Espindola450856d2006-12-12 00:37:38 +00001405
Evan Chengd87293c2008-11-06 08:47:38 +00001406def LDRH_PRE : AI3ldhpr<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001407 (ins addrmode3:$addr), LdMiscFrm, IIC_iLoad_bh_ru,
Jim Grosbache5165492009-11-09 00:11:35 +00001408 "ldrh", "\t$dst, $addr!", "$addr.base = $base_wb", []>;
Rafael Espindola4e307642006-09-08 16:59:47 +00001409
Evan Chengd87293c2008-11-06 08:47:38 +00001410def LDRH_POST : AI3ldhpo<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001411 (ins GPR:$base,am3offset:$offset), LdMiscFrm, IIC_iLoad_bh_ru,
Jim Grosbache5165492009-11-09 00:11:35 +00001412 "ldrh", "\t$dst, [$base], $offset", "$base = $base_wb", []>;
Lauro Ramos Venancio301009a2006-12-28 13:11:14 +00001413
Evan Chengd87293c2008-11-06 08:47:38 +00001414def LDRB_PRE : AI2ldbpr<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001415 (ins addrmode2:$addr), LdFrm, IIC_iLoad_bh_ru,
Jim Grosbache5165492009-11-09 00:11:35 +00001416 "ldrb", "\t$dst, $addr!", "$addr.base = $base_wb", []>;
Lauro Ramos Venancio301009a2006-12-28 13:11:14 +00001417
Evan Chengd87293c2008-11-06 08:47:38 +00001418def LDRB_POST : AI2ldbpo<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001419 (ins GPR:$base,am2offset:$offset), LdFrm, IIC_iLoad_bh_ru,
Jim Grosbache5165492009-11-09 00:11:35 +00001420 "ldrb", "\t$dst, [$base], $offset", "$base = $base_wb", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001421
Evan Chengd87293c2008-11-06 08:47:38 +00001422def LDRSH_PRE : AI3ldshpr<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001423 (ins addrmode3:$addr), LdMiscFrm, IIC_iLoad_bh_ru,
Jim Grosbache5165492009-11-09 00:11:35 +00001424 "ldrsh", "\t$dst, $addr!", "$addr.base = $base_wb", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001425
Evan Chengd87293c2008-11-06 08:47:38 +00001426def LDRSH_POST: AI3ldshpo<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001427 (ins GPR:$base,am3offset:$offset), LdMiscFrm, IIC_iLoad_bh_ru,
Jim Grosbache5165492009-11-09 00:11:35 +00001428 "ldrsh", "\t$dst, [$base], $offset", "$base = $base_wb", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001429
Evan Chengd87293c2008-11-06 08:47:38 +00001430def LDRSB_PRE : AI3ldsbpr<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001431 (ins addrmode3:$addr), LdMiscFrm, IIC_iLoad_bh_ru,
Jim Grosbache5165492009-11-09 00:11:35 +00001432 "ldrsb", "\t$dst, $addr!", "$addr.base = $base_wb", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001433
Evan Chengd87293c2008-11-06 08:47:38 +00001434def LDRSB_POST: AI3ldsbpo<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001435 (ins GPR:$base,am3offset:$offset), LdMiscFrm, IIC_iLoad_ru,
Jim Grosbache5165492009-11-09 00:11:35 +00001436 "ldrsb", "\t$dst, [$base], $offset", "$base = $base_wb", []>;
Johnny Chen39a4bb32010-02-18 22:31:18 +00001437
1438// For disassembly only
1439def LDRD_PRE : AI3lddpr<(outs GPR:$dst1, GPR:$dst2, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001440 (ins addrmode3:$addr), LdMiscFrm, IIC_iLoad_d_ru,
Johnny Chen39a4bb32010-02-18 22:31:18 +00001441 "ldrd", "\t$dst1, $dst2, $addr!", "$addr.base = $base_wb", []>,
1442 Requires<[IsARM, HasV5TE]>;
1443
1444// For disassembly only
1445def LDRD_POST : AI3lddpo<(outs GPR:$dst1, GPR:$dst2, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001446 (ins GPR:$base,am3offset:$offset), LdMiscFrm, IIC_iLoad_d_ru,
Johnny Chen39a4bb32010-02-18 22:31:18 +00001447 "ldrd", "\t$dst1, $dst2, [$base], $offset", "$base = $base_wb", []>,
1448 Requires<[IsARM, HasV5TE]>;
1449
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001450} // mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1
Evan Chenga8e29892007-01-19 07:51:42 +00001451
Johnny Chenadb561d2010-02-18 03:27:42 +00001452// LDRT, LDRBT, LDRSBT, LDRHT, LDRSHT are for disassembly only.
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001453
1454def LDRT : AI2ldwpo<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001455 (ins GPR:$base, am2offset:$offset), LdFrm, IIC_iLoad_ru,
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001456 "ldrt", "\t$dst, [$base], $offset", "$base = $base_wb", []> {
1457 let Inst{21} = 1; // overwrite
1458}
1459
1460def LDRBT : AI2ldbpo<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001461 (ins GPR:$base,am2offset:$offset), LdFrm, IIC_iLoad_bh_ru,
Johnny Chenadb561d2010-02-18 03:27:42 +00001462 "ldrbt", "\t$dst, [$base], $offset", "$base = $base_wb", []> {
1463 let Inst{21} = 1; // overwrite
1464}
1465
1466def LDRSBT : AI3ldsbpo<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001467 (ins GPR:$base,am3offset:$offset), LdMiscFrm, IIC_iLoad_bh_ru,
Johnny Chenadb561d2010-02-18 03:27:42 +00001468 "ldrsbt", "\t$dst, [$base], $offset", "$base = $base_wb", []> {
1469 let Inst{21} = 1; // overwrite
1470}
1471
1472def LDRHT : AI3ldhpo<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001473 (ins GPR:$base, am3offset:$offset), LdMiscFrm, IIC_iLoad_bh_ru,
Johnny Chenadb561d2010-02-18 03:27:42 +00001474 "ldrht", "\t$dst, [$base], $offset", "$base = $base_wb", []> {
1475 let Inst{21} = 1; // overwrite
1476}
1477
1478def LDRSHT : AI3ldshpo<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001479 (ins GPR:$base,am3offset:$offset), LdMiscFrm, IIC_iLoad_bh_ru,
Johnny Chenadb561d2010-02-18 03:27:42 +00001480 "ldrsht", "\t$dst, [$base], $offset", "$base = $base_wb", []> {
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001481 let Inst{21} = 1; // overwrite
1482}
1483
Evan Chenga8e29892007-01-19 07:51:42 +00001484// Store
Evan Cheng0e55fd62010-09-30 01:08:25 +00001485def STR : AI2stw<(outs), (ins GPR:$src, addrmode2:$addr), StFrm, IIC_iStore_r,
Evan Cheng162e3092009-10-26 23:45:59 +00001486 "str", "\t$src, $addr",
Evan Chenga8e29892007-01-19 07:51:42 +00001487 [(store GPR:$src, addrmode2:$addr)]>;
1488
1489// Stores with truncate
Jim Grosbach80dc1162010-02-16 21:23:02 +00001490def STRH : AI3sth<(outs), (ins GPR:$src, addrmode3:$addr), StMiscFrm,
Evan Cheng0e55fd62010-09-30 01:08:25 +00001491 IIC_iStore_bh_r, "strh", "\t$src, $addr",
Evan Chenga8e29892007-01-19 07:51:42 +00001492 [(truncstorei16 GPR:$src, addrmode3:$addr)]>;
1493
Evan Cheng0e55fd62010-09-30 01:08:25 +00001494def STRB : AI2stb<(outs), (ins GPR:$src, addrmode2:$addr), StFrm,
1495 IIC_iStore_bh_r, "strb", "\t$src, $addr",
Evan Chenga8e29892007-01-19 07:51:42 +00001496 [(truncstorei8 GPR:$src, addrmode2:$addr)]>;
1497
1498// Store doubleword
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001499let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 in
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001500def STRD : AI3std<(outs), (ins GPR:$src1, GPR:$src2, addrmode3:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001501 StMiscFrm, IIC_iStore_d_r,
Jim Grosbache5165492009-11-09 00:11:35 +00001502 "strd", "\t$src1, $addr", []>, Requires<[IsARM, HasV5TE]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001503
1504// Indexed stores
Evan Chengd87293c2008-11-06 08:47:38 +00001505def STR_PRE : AI2stwpr<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001506 (ins GPR:$src, GPR:$base, am2offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001507 StFrm, IIC_iStore_ru,
Evan Cheng162e3092009-10-26 23:45:59 +00001508 "str", "\t$src, [$base, $offset]!", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +00001509 [(set GPR:$base_wb,
1510 (pre_store GPR:$src, GPR:$base, am2offset:$offset))]>;
1511
Evan Chengd87293c2008-11-06 08:47:38 +00001512def STR_POST : AI2stwpo<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001513 (ins GPR:$src, GPR:$base,am2offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001514 StFrm, IIC_iStore_ru,
Evan Cheng162e3092009-10-26 23:45:59 +00001515 "str", "\t$src, [$base], $offset", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +00001516 [(set GPR:$base_wb,
1517 (post_store GPR:$src, GPR:$base, am2offset:$offset))]>;
1518
Evan Chengd87293c2008-11-06 08:47:38 +00001519def STRH_PRE : AI3sthpr<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001520 (ins GPR:$src, GPR:$base,am3offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001521 StMiscFrm, IIC_iStore_ru,
Jim Grosbache5165492009-11-09 00:11:35 +00001522 "strh", "\t$src, [$base, $offset]!", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +00001523 [(set GPR:$base_wb,
1524 (pre_truncsti16 GPR:$src, GPR:$base,am3offset:$offset))]>;
1525
Evan Chengd87293c2008-11-06 08:47:38 +00001526def STRH_POST: AI3sthpo<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001527 (ins GPR:$src, GPR:$base,am3offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001528 StMiscFrm, IIC_iStore_bh_ru,
Jim Grosbache5165492009-11-09 00:11:35 +00001529 "strh", "\t$src, [$base], $offset", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +00001530 [(set GPR:$base_wb, (post_truncsti16 GPR:$src,
1531 GPR:$base, am3offset:$offset))]>;
1532
Evan Chengd87293c2008-11-06 08:47:38 +00001533def STRB_PRE : AI2stbpr<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001534 (ins GPR:$src, GPR:$base,am2offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001535 StFrm, IIC_iStore_bh_ru,
Jim Grosbache5165492009-11-09 00:11:35 +00001536 "strb", "\t$src, [$base, $offset]!", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +00001537 [(set GPR:$base_wb, (pre_truncsti8 GPR:$src,
1538 GPR:$base, am2offset:$offset))]>;
1539
Evan Chengd87293c2008-11-06 08:47:38 +00001540def STRB_POST: AI2stbpo<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001541 (ins GPR:$src, GPR:$base,am2offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001542 StFrm, IIC_iStore_bh_ru,
Jim Grosbache5165492009-11-09 00:11:35 +00001543 "strb", "\t$src, [$base], $offset", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +00001544 [(set GPR:$base_wb, (post_truncsti8 GPR:$src,
1545 GPR:$base, am2offset:$offset))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001546
Johnny Chen39a4bb32010-02-18 22:31:18 +00001547// For disassembly only
1548def STRD_PRE : AI3stdpr<(outs GPR:$base_wb),
1549 (ins GPR:$src1, GPR:$src2, GPR:$base, am3offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001550 StMiscFrm, IIC_iStore_d_ru,
Johnny Chen39a4bb32010-02-18 22:31:18 +00001551 "strd", "\t$src1, $src2, [$base, $offset]!",
1552 "$base = $base_wb", []>;
1553
1554// For disassembly only
1555def STRD_POST: AI3stdpo<(outs GPR:$base_wb),
1556 (ins GPR:$src1, GPR:$src2, GPR:$base, am3offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001557 StMiscFrm, IIC_iStore_d_ru,
Johnny Chen39a4bb32010-02-18 22:31:18 +00001558 "strd", "\t$src1, $src2, [$base], $offset",
1559 "$base = $base_wb", []>;
1560
Johnny Chenad4df4c2010-03-01 19:22:00 +00001561// STRT, STRBT, and STRHT are for disassembly only.
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001562
1563def STRT : AI2stwpo<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001564 (ins GPR:$src, GPR:$base,am2offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001565 StFrm, IIC_iStore_ru,
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001566 "strt", "\t$src, [$base], $offset", "$base = $base_wb",
1567 [/* For disassembly only; pattern left blank */]> {
1568 let Inst{21} = 1; // overwrite
1569}
1570
1571def STRBT : AI2stbpo<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001572 (ins GPR:$src, GPR:$base,am2offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001573 StFrm, IIC_iStore_bh_ru,
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001574 "strbt", "\t$src, [$base], $offset", "$base = $base_wb",
1575 [/* For disassembly only; pattern left blank */]> {
1576 let Inst{21} = 1; // overwrite
1577}
1578
Johnny Chenad4df4c2010-03-01 19:22:00 +00001579def STRHT: AI3sthpo<(outs GPR:$base_wb),
1580 (ins GPR:$src, GPR:$base,am3offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001581 StMiscFrm, IIC_iStore_bh_ru,
Johnny Chenad4df4c2010-03-01 19:22:00 +00001582 "strht", "\t$src, [$base], $offset", "$base = $base_wb",
1583 [/* For disassembly only; pattern left blank */]> {
1584 let Inst{21} = 1; // overwrite
1585}
1586
Evan Chenga8e29892007-01-19 07:51:42 +00001587//===----------------------------------------------------------------------===//
1588// Load / store multiple Instructions.
1589//
1590
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001591let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1 in {
Bob Wilson815baeb2010-03-13 01:08:20 +00001592def LDM : AXI4ld<(outs), (ins addrmode4:$addr, pred:$p,
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001593 reglist:$dsts, variable_ops),
Evan Chenga0792de2010-10-06 06:27:31 +00001594 IndexModeNone, LdStMulFrm, IIC_iLoad_m,
Bob Wilson815baeb2010-03-13 01:08:20 +00001595 "ldm${addr:submode}${p}\t$addr, $dsts", "", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001596
Bob Wilson815baeb2010-03-13 01:08:20 +00001597def LDM_UPD : AXI4ld<(outs GPR:$wb), (ins addrmode4:$addr, pred:$p,
1598 reglist:$dsts, variable_ops),
Evan Chenga0792de2010-10-06 06:27:31 +00001599 IndexModeUpd, LdStMulFrm, IIC_iLoad_mu,
Bob Wilsonab346052010-03-16 17:46:45 +00001600 "ldm${addr:submode}${p}\t$addr!, $dsts",
Johnny Chene86425f2010-03-19 23:50:27 +00001601 "$addr.addr = $wb", []>;
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001602} // mayLoad, neverHasSideEffects, hasExtraDefRegAllocReq
Bob Wilson815baeb2010-03-13 01:08:20 +00001603
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001604let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 in {
Bob Wilson815baeb2010-03-13 01:08:20 +00001605def STM : AXI4st<(outs), (ins addrmode4:$addr, pred:$p,
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001606 reglist:$srcs, variable_ops),
Evan Chenga0792de2010-10-06 06:27:31 +00001607 IndexModeNone, LdStMulFrm, IIC_iStore_m,
Bob Wilson815baeb2010-03-13 01:08:20 +00001608 "stm${addr:submode}${p}\t$addr, $srcs", "", []>;
1609
1610def STM_UPD : AXI4st<(outs GPR:$wb), (ins addrmode4:$addr, pred:$p,
1611 reglist:$srcs, variable_ops),
Evan Chenga0792de2010-10-06 06:27:31 +00001612 IndexModeUpd, LdStMulFrm, IIC_iStore_mu,
Bob Wilsonab346052010-03-16 17:46:45 +00001613 "stm${addr:submode}${p}\t$addr!, $srcs",
Johnny Chene86425f2010-03-19 23:50:27 +00001614 "$addr.addr = $wb", []>;
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001615} // mayStore, neverHasSideEffects, hasExtraSrcRegAllocReq
Evan Chenga8e29892007-01-19 07:51:42 +00001616
1617//===----------------------------------------------------------------------===//
1618// Move Instructions.
1619//
1620
Evan Chengcd799b92009-06-12 20:46:18 +00001621let neverHasSideEffects = 1 in
Jim Grosbachf59818b2010-10-12 18:09:12 +00001622def MOVr : AsI1<0b1101, (outs GPR:$Rd), (ins GPR:$Rm), DPFrm, IIC_iMOVr,
1623 "mov", "\t$Rd, $Rm", []>, UnaryDP {
1624 bits<4> Rd;
1625 bits<4> Rm;
Jim Grosbach56ac9072010-10-08 21:45:55 +00001626
Johnny Chen04301522009-11-07 00:54:36 +00001627 let Inst{11-4} = 0b00000000;
Bob Wilson8e86b512009-10-14 19:00:24 +00001628 let Inst{25} = 0;
Jim Grosbachf59818b2010-10-12 18:09:12 +00001629 let Inst{3-0} = Rm;
1630 let Inst{15-12} = Rd;
Bob Wilson8e86b512009-10-14 19:00:24 +00001631}
1632
Dale Johannesen38d5f042010-06-15 22:24:08 +00001633// A version for the smaller set of tail call registers.
1634let neverHasSideEffects = 1 in
Jim Grosbachf59818b2010-10-12 18:09:12 +00001635def MOVr_TC : AsI1<0b1101, (outs tcGPR:$Rd), (ins tcGPR:$Rm), DPFrm,
1636 IIC_iMOVr, "mov", "\t$Rd, $Rm", []>, UnaryDP {
1637 bits<4> Rd;
1638 bits<4> Rm;
Jim Grosbach56ac9072010-10-08 21:45:55 +00001639
Dale Johannesen38d5f042010-06-15 22:24:08 +00001640 let Inst{11-4} = 0b00000000;
1641 let Inst{25} = 0;
Jim Grosbachf59818b2010-10-12 18:09:12 +00001642 let Inst{3-0} = Rm;
1643 let Inst{15-12} = Rd;
Dale Johannesen38d5f042010-06-15 22:24:08 +00001644}
1645
Jim Grosbachf59818b2010-10-12 18:09:12 +00001646def MOVs : AsI1<0b1101, (outs GPR:$Rd), (ins so_reg:$src),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001647 DPSoRegFrm, IIC_iMOVsr,
Jim Grosbachf59818b2010-10-12 18:09:12 +00001648 "mov", "\t$Rd, $src", [(set GPR:$Rd, so_reg:$src)]>, UnaryDP {
Bob Wilson8e86b512009-10-14 19:00:24 +00001649 let Inst{25} = 0;
1650}
Evan Chenga2515702007-03-19 07:09:02 +00001651
Evan Chengb3379fb2009-02-05 08:42:55 +00001652let isReMaterializable = 1, isAsCheapAsAMove = 1 in
Jim Grosbach2a6a93d2010-10-12 23:18:08 +00001653def MOVi : AsI1<0b1101, (outs GPR:$Rd), (ins so_imm:$imm), DPFrm, IIC_iMOVi,
1654 "mov", "\t$Rd, $imm", [(set GPR:$Rd, so_imm:$imm)]>, UnaryDP {
Jim Grosbachf59818b2010-10-12 18:09:12 +00001655 bits<4> Rd;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +00001656 bits<12> imm;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001657 let Inst{25} = 1;
Jim Grosbachf59818b2010-10-12 18:09:12 +00001658 let Inst{15-12} = Rd;
1659 let Inst{19-16} = 0b0000;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +00001660 let Inst{11-0} = imm;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001661}
1662
1663let isReMaterializable = 1, isAsCheapAsAMove = 1 in
Jim Grosbach64171712010-02-16 21:07:46 +00001664def MOVi16 : AI1<0b1000, (outs GPR:$dst), (ins i32imm:$src),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001665 DPFrm, IIC_iMOVi,
Evan Cheng162e3092009-10-26 23:45:59 +00001666 "movw", "\t$dst, $src",
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001667 [(set GPR:$dst, imm0_65535:$src)]>,
Johnny Chen92e63d82010-02-01 23:06:04 +00001668 Requires<[IsARM, HasV6T2]>, UnaryDP {
Bob Wilson5361cd22009-10-13 17:35:30 +00001669 let Inst{20} = 0;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001670 let Inst{25} = 1;
1671}
1672
Evan Cheng5adb66a2009-09-28 09:14:39 +00001673let Constraints = "$src = $dst" in
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001674def MOVTi16 : AI1<0b1010, (outs GPR:$dst), (ins GPR:$src, i32imm:$imm),
1675 DPFrm, IIC_iMOVi,
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +00001676 "movt", "\t$dst, $imm",
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001677 [(set GPR:$dst,
Jim Grosbach64171712010-02-16 21:07:46 +00001678 (or (and GPR:$src, 0xffff),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001679 lo16AllZero:$imm))]>, UnaryDP,
1680 Requires<[IsARM, HasV6T2]> {
Bob Wilson5361cd22009-10-13 17:35:30 +00001681 let Inst{20} = 0;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001682 let Inst{25} = 1;
Evan Cheng7995ef32009-09-09 01:47:07 +00001683}
Evan Cheng13ab0202007-07-10 18:08:01 +00001684
Evan Cheng20956592009-10-21 08:15:52 +00001685def : ARMPat<(or GPR:$src, 0xffff0000), (MOVTi16 GPR:$src, 0xffff)>,
1686 Requires<[IsARM, HasV6T2]>;
1687
David Goodwinca01a8d2009-09-01 18:32:09 +00001688let Uses = [CPSR] in
David Goodwin5d598aa2009-08-19 18:00:44 +00001689def MOVrx : AsI1<0b1101, (outs GPR:$dst), (ins GPR:$src), Pseudo, IIC_iMOVsi,
Evan Cheng162e3092009-10-26 23:45:59 +00001690 "mov", "\t$dst, $src, rrx",
Evan Chengedda31c2008-11-05 18:35:52 +00001691 [(set GPR:$dst, (ARMrrx GPR:$src))]>, UnaryDP;
Evan Chenga8e29892007-01-19 07:51:42 +00001692
1693// These aren't really mov instructions, but we have to define them this way
1694// due to flag operands.
1695
Evan Cheng071a2792007-09-11 19:55:27 +00001696let Defs = [CPSR] in {
Jim Grosbach64171712010-02-16 21:07:46 +00001697def MOVsrl_flag : AI1<0b1101, (outs GPR:$dst), (ins GPR:$src), Pseudo,
Jim Grosbache5165492009-11-09 00:11:35 +00001698 IIC_iMOVsi, "movs", "\t$dst, $src, lsr #1",
Evan Chengedda31c2008-11-05 18:35:52 +00001699 [(set GPR:$dst, (ARMsrl_flag GPR:$src))]>, UnaryDP;
Evan Chenga9562552008-11-14 20:09:11 +00001700def MOVsra_flag : AI1<0b1101, (outs GPR:$dst), (ins GPR:$src), Pseudo,
Jim Grosbache5165492009-11-09 00:11:35 +00001701 IIC_iMOVsi, "movs", "\t$dst, $src, asr #1",
Evan Chengedda31c2008-11-05 18:35:52 +00001702 [(set GPR:$dst, (ARMsra_flag GPR:$src))]>, UnaryDP;
Evan Cheng071a2792007-09-11 19:55:27 +00001703}
Evan Chenga8e29892007-01-19 07:51:42 +00001704
Evan Chenga8e29892007-01-19 07:51:42 +00001705//===----------------------------------------------------------------------===//
1706// Extend Instructions.
1707//
1708
1709// Sign extenders
1710
Evan Cheng576a3962010-09-25 00:49:35 +00001711defm SXTB : AI_ext_rrot<0b01101010,
1712 "sxtb", UnOpFrag<(sext_inreg node:$Src, i8)>>;
1713defm SXTH : AI_ext_rrot<0b01101011,
1714 "sxth", UnOpFrag<(sext_inreg node:$Src, i16)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00001715
Evan Cheng576a3962010-09-25 00:49:35 +00001716defm SXTAB : AI_exta_rrot<0b01101010,
Evan Cheng97f48c32008-11-06 22:15:19 +00001717 "sxtab", BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS, i8))>>;
Evan Cheng576a3962010-09-25 00:49:35 +00001718defm SXTAH : AI_exta_rrot<0b01101011,
Evan Cheng97f48c32008-11-06 22:15:19 +00001719 "sxtah", BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS,i16))>>;
Evan Chenga8e29892007-01-19 07:51:42 +00001720
Johnny Chen2ec5e492010-02-22 21:50:40 +00001721// For disassembly only
Evan Cheng576a3962010-09-25 00:49:35 +00001722defm SXTB16 : AI_ext_rrot_np<0b01101000, "sxtb16">;
Johnny Chen2ec5e492010-02-22 21:50:40 +00001723
1724// For disassembly only
Evan Cheng576a3962010-09-25 00:49:35 +00001725defm SXTAB16 : AI_exta_rrot_np<0b01101000, "sxtab16">;
Evan Chenga8e29892007-01-19 07:51:42 +00001726
1727// Zero extenders
1728
1729let AddedComplexity = 16 in {
Evan Cheng576a3962010-09-25 00:49:35 +00001730defm UXTB : AI_ext_rrot<0b01101110,
1731 "uxtb" , UnOpFrag<(and node:$Src, 0x000000FF)>>;
1732defm UXTH : AI_ext_rrot<0b01101111,
1733 "uxth" , UnOpFrag<(and node:$Src, 0x0000FFFF)>>;
1734defm UXTB16 : AI_ext_rrot<0b01101100,
1735 "uxtb16", UnOpFrag<(and node:$Src, 0x00FF00FF)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00001736
Jim Grosbach542f6422010-07-28 23:25:44 +00001737// FIXME: This pattern incorrectly assumes the shl operator is a rotate.
1738// The transformation should probably be done as a combiner action
1739// instead so we can include a check for masking back in the upper
1740// eight bits of the source into the lower eight bits of the result.
1741//def : ARMV6Pat<(and (shl GPR:$Src, (i32 8)), 0xFF00FF),
1742// (UXTB16r_rot GPR:$Src, 24)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001743def : ARMV6Pat<(and (srl GPR:$Src, (i32 8)), 0xFF00FF),
Evan Chenga8e29892007-01-19 07:51:42 +00001744 (UXTB16r_rot GPR:$Src, 8)>;
1745
Evan Cheng576a3962010-09-25 00:49:35 +00001746defm UXTAB : AI_exta_rrot<0b01101110, "uxtab",
Evan Chenga8e29892007-01-19 07:51:42 +00001747 BinOpFrag<(add node:$LHS, (and node:$RHS, 0x00FF))>>;
Evan Cheng576a3962010-09-25 00:49:35 +00001748defm UXTAH : AI_exta_rrot<0b01101111, "uxtah",
Evan Chenga8e29892007-01-19 07:51:42 +00001749 BinOpFrag<(add node:$LHS, (and node:$RHS, 0xFFFF))>>;
Rafael Espindola3c000bf2006-08-21 22:00:32 +00001750}
1751
Evan Chenga8e29892007-01-19 07:51:42 +00001752// This isn't safe in general, the add is two 16-bit units, not a 32-bit add.
Johnny Chen2ec5e492010-02-22 21:50:40 +00001753// For disassembly only
Evan Cheng576a3962010-09-25 00:49:35 +00001754defm UXTAB16 : AI_exta_rrot_np<0b01101100, "uxtab16">;
Rafael Espindola817e7fd2006-09-11 19:24:19 +00001755
Evan Chenga8e29892007-01-19 07:51:42 +00001756
Sandeep Patel47eedaa2009-10-13 18:59:48 +00001757def SBFX : I<(outs GPR:$dst),
1758 (ins GPR:$src, imm0_31:$lsb, imm0_31:$width),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001759 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iUNAsi,
Evan Cheng162e3092009-10-26 23:45:59 +00001760 "sbfx", "\t$dst, $src, $lsb, $width", "", []>,
Sandeep Patel47eedaa2009-10-13 18:59:48 +00001761 Requires<[IsARM, HasV6T2]> {
1762 let Inst{27-21} = 0b0111101;
1763 let Inst{6-4} = 0b101;
1764}
1765
1766def UBFX : I<(outs GPR:$dst),
1767 (ins GPR:$src, imm0_31:$lsb, imm0_31:$width),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001768 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iUNAsi,
Evan Cheng162e3092009-10-26 23:45:59 +00001769 "ubfx", "\t$dst, $src, $lsb, $width", "", []>,
Sandeep Patel47eedaa2009-10-13 18:59:48 +00001770 Requires<[IsARM, HasV6T2]> {
1771 let Inst{27-21} = 0b0111111;
1772 let Inst{6-4} = 0b101;
1773}
1774
Evan Chenga8e29892007-01-19 07:51:42 +00001775//===----------------------------------------------------------------------===//
1776// Arithmetic Instructions.
1777//
1778
Jim Grosbach26421962008-10-14 20:36:24 +00001779defm ADD : AsI1_bin_irs<0b0100, "add",
Evan Cheng7e1bf302010-09-29 00:27:46 +00001780 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Evan Cheng8de898a2009-06-26 00:19:44 +00001781 BinOpFrag<(add node:$LHS, node:$RHS)>, 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00001782defm SUB : AsI1_bin_irs<0b0010, "sub",
Evan Cheng7e1bf302010-09-29 00:27:46 +00001783 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Evan Cheng7fd7ca42008-09-17 07:53:38 +00001784 BinOpFrag<(sub node:$LHS, node:$RHS)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00001785
Evan Chengc85e8322007-07-05 07:13:32 +00001786// ADD and SUB with 's' bit set.
Jim Grosbache5165492009-11-09 00:11:35 +00001787defm ADDS : AI1_bin_s_irs<0b0100, "adds",
Evan Cheng7e1bf302010-09-29 00:27:46 +00001788 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Jim Grosbache5165492009-11-09 00:11:35 +00001789 BinOpFrag<(addc node:$LHS, node:$RHS)>, 1>;
1790defm SUBS : AI1_bin_s_irs<0b0010, "subs",
Evan Cheng7e1bf302010-09-29 00:27:46 +00001791 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Evan Cheng1e249e32009-06-25 20:59:23 +00001792 BinOpFrag<(subc node:$LHS, node:$RHS)>>;
Evan Cheng2c614c52007-06-06 10:17:05 +00001793
Evan Cheng62674222009-06-25 23:34:10 +00001794defm ADC : AI1_adde_sube_irs<0b0101, "adc",
Jim Grosbach0a145f32010-02-16 20:17:57 +00001795 BinOpFrag<(adde_dead_carry node:$LHS, node:$RHS)>, 1>;
Evan Cheng62674222009-06-25 23:34:10 +00001796defm SBC : AI1_adde_sube_irs<0b0110, "sbc",
Jim Grosbach0a145f32010-02-16 20:17:57 +00001797 BinOpFrag<(sube_dead_carry node:$LHS, node:$RHS)>>;
Jim Grosbache5165492009-11-09 00:11:35 +00001798defm ADCS : AI1_adde_sube_s_irs<0b0101, "adcs",
Jim Grosbach0a145f32010-02-16 20:17:57 +00001799 BinOpFrag<(adde_live_carry node:$LHS, node:$RHS)>, 1>;
Jim Grosbache5165492009-11-09 00:11:35 +00001800defm SBCS : AI1_adde_sube_s_irs<0b0110, "sbcs",
Jim Grosbach0a145f32010-02-16 20:17:57 +00001801 BinOpFrag<(sube_live_carry node:$LHS, node:$RHS) >>;
Evan Chenga8e29892007-01-19 07:51:42 +00001802
Evan Chengedda31c2008-11-05 18:35:52 +00001803def RSBri : AsI1<0b0011, (outs GPR:$dst), (ins GPR:$a, so_imm:$b), DPFrm,
Bob Wilson751aaf82010-08-05 19:00:21 +00001804 IIC_iALUi, "rsb", "\t$dst, $a, $b",
1805 [(set GPR:$dst, (sub so_imm:$b, GPR:$a))]> {
Evan Cheng7995ef32009-09-09 01:47:07 +00001806 let Inst{25} = 1;
1807}
Evan Cheng13ab0202007-07-10 18:08:01 +00001808
Bob Wilsoncff71782010-08-05 18:23:43 +00001809// The reg/reg form is only defined for the disassembler; for codegen it is
1810// equivalent to SUBrr.
1811def RSBrr : AsI1<0b0011, (outs GPR:$dst), (ins GPR:$a, GPR:$b), DPFrm,
Bob Wilson751aaf82010-08-05 19:00:21 +00001812 IIC_iALUr, "rsb", "\t$dst, $a, $b",
1813 [/* For disassembly only; pattern left blank */]> {
Bob Wilsoncff71782010-08-05 18:23:43 +00001814 let Inst{25} = 0;
1815 let Inst{11-4} = 0b00000000;
1816}
1817
Evan Chengedda31c2008-11-05 18:35:52 +00001818def RSBrs : AsI1<0b0011, (outs GPR:$dst), (ins GPR:$a, so_reg:$b), DPSoRegFrm,
Bob Wilson751aaf82010-08-05 19:00:21 +00001819 IIC_iALUsr, "rsb", "\t$dst, $a, $b",
1820 [(set GPR:$dst, (sub so_reg:$b, GPR:$a))]> {
Bob Wilson7e053bb2009-10-26 22:34:44 +00001821 let Inst{25} = 0;
1822}
Evan Chengc85e8322007-07-05 07:13:32 +00001823
1824// RSB with 's' bit set.
Evan Cheng071a2792007-09-11 19:55:27 +00001825let Defs = [CPSR] in {
Evan Chengedda31c2008-11-05 18:35:52 +00001826def RSBSri : AI1<0b0011, (outs GPR:$dst), (ins GPR:$a, so_imm:$b), DPFrm,
Jim Grosbache5165492009-11-09 00:11:35 +00001827 IIC_iALUi, "rsbs", "\t$dst, $a, $b",
Evan Cheng7995ef32009-09-09 01:47:07 +00001828 [(set GPR:$dst, (subc so_imm:$b, GPR:$a))]> {
Bob Wilson7e053bb2009-10-26 22:34:44 +00001829 let Inst{20} = 1;
Evan Cheng7995ef32009-09-09 01:47:07 +00001830 let Inst{25} = 1;
1831}
Evan Chengedda31c2008-11-05 18:35:52 +00001832def RSBSrs : AI1<0b0011, (outs GPR:$dst), (ins GPR:$a, so_reg:$b), DPSoRegFrm,
Jim Grosbache5165492009-11-09 00:11:35 +00001833 IIC_iALUsr, "rsbs", "\t$dst, $a, $b",
Bob Wilson7e053bb2009-10-26 22:34:44 +00001834 [(set GPR:$dst, (subc so_reg:$b, GPR:$a))]> {
Bob Wilson7e053bb2009-10-26 22:34:44 +00001835 let Inst{20} = 1;
1836 let Inst{25} = 0;
1837}
Evan Cheng071a2792007-09-11 19:55:27 +00001838}
Evan Chengc85e8322007-07-05 07:13:32 +00001839
Evan Cheng62674222009-06-25 23:34:10 +00001840let Uses = [CPSR] in {
1841def RSCri : AsI1<0b0111, (outs GPR:$dst), (ins GPR:$a, so_imm:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00001842 DPFrm, IIC_iALUi, "rsc", "\t$dst, $a, $b",
Jim Grosbach0a145f32010-02-16 20:17:57 +00001843 [(set GPR:$dst, (sube_dead_carry so_imm:$b, GPR:$a))]>,
1844 Requires<[IsARM]> {
Evan Cheng7995ef32009-09-09 01:47:07 +00001845 let Inst{25} = 1;
1846}
Bob Wilsona1d410d2010-08-05 18:59:36 +00001847// The reg/reg form is only defined for the disassembler; for codegen it is
1848// equivalent to SUBrr.
1849def RSCrr : AsI1<0b0111, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
1850 DPFrm, IIC_iALUr, "rsc", "\t$dst, $a, $b",
1851 [/* For disassembly only; pattern left blank */]> {
1852 let Inst{25} = 0;
1853 let Inst{11-4} = 0b00000000;
1854}
Evan Cheng62674222009-06-25 23:34:10 +00001855def RSCrs : AsI1<0b0111, (outs GPR:$dst), (ins GPR:$a, so_reg:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00001856 DPSoRegFrm, IIC_iALUsr, "rsc", "\t$dst, $a, $b",
Jim Grosbach0a145f32010-02-16 20:17:57 +00001857 [(set GPR:$dst, (sube_dead_carry so_reg:$b, GPR:$a))]>,
1858 Requires<[IsARM]> {
Bob Wilsondda95832009-10-26 22:59:12 +00001859 let Inst{25} = 0;
1860}
Evan Cheng62674222009-06-25 23:34:10 +00001861}
1862
1863// FIXME: Allow these to be predicated.
Evan Cheng1e249e32009-06-25 20:59:23 +00001864let Defs = [CPSR], Uses = [CPSR] in {
1865def RSCSri : AXI1<0b0111, (outs GPR:$dst), (ins GPR:$a, so_imm:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00001866 DPFrm, IIC_iALUi, "rscs\t$dst, $a, $b",
Jim Grosbach0a145f32010-02-16 20:17:57 +00001867 [(set GPR:$dst, (sube_dead_carry so_imm:$b, GPR:$a))]>,
1868 Requires<[IsARM]> {
Bob Wilsondda95832009-10-26 22:59:12 +00001869 let Inst{20} = 1;
Evan Cheng7995ef32009-09-09 01:47:07 +00001870 let Inst{25} = 1;
1871}
Evan Cheng1e249e32009-06-25 20:59:23 +00001872def RSCSrs : AXI1<0b0111, (outs GPR:$dst), (ins GPR:$a, so_reg:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00001873 DPSoRegFrm, IIC_iALUsr, "rscs\t$dst, $a, $b",
Jim Grosbach0a145f32010-02-16 20:17:57 +00001874 [(set GPR:$dst, (sube_dead_carry so_reg:$b, GPR:$a))]>,
1875 Requires<[IsARM]> {
Bob Wilsondda95832009-10-26 22:59:12 +00001876 let Inst{20} = 1;
1877 let Inst{25} = 0;
1878}
Evan Cheng071a2792007-09-11 19:55:27 +00001879}
Evan Cheng2c614c52007-06-06 10:17:05 +00001880
Evan Chenga8e29892007-01-19 07:51:42 +00001881// (sub X, imm) gets canonicalized to (add X, -imm). Match this form.
Jim Grosbach502e0aa2010-07-14 17:45:16 +00001882// The assume-no-carry-in form uses the negation of the input since add/sub
1883// assume opposite meanings of the carry flag (i.e., carry == !borrow).
1884// See the definition of AddWithCarry() in the ARM ARM A2.2.1 for the gory
1885// details.
Evan Chenga8e29892007-01-19 07:51:42 +00001886def : ARMPat<(add GPR:$src, so_imm_neg:$imm),
1887 (SUBri GPR:$src, so_imm_neg:$imm)>;
Jim Grosbach502e0aa2010-07-14 17:45:16 +00001888def : ARMPat<(addc GPR:$src, so_imm_neg:$imm),
1889 (SUBSri GPR:$src, so_imm_neg:$imm)>;
1890// The with-carry-in form matches bitwise not instead of the negation.
1891// Effectively, the inverse interpretation of the carry flag already accounts
1892// for part of the negation.
1893def : ARMPat<(adde GPR:$src, so_imm_not:$imm),
1894 (SBCri GPR:$src, so_imm_not:$imm)>;
Evan Chenga8e29892007-01-19 07:51:42 +00001895
1896// Note: These are implemented in C++ code, because they have to generate
1897// ADD/SUBrs instructions, which use a complex pattern that a xform function
1898// cannot produce.
1899// (mul X, 2^n+1) -> (add (X << n), X)
1900// (mul X, 2^n-1) -> (rsb X, (X << n))
1901
Johnny Chen667d1272010-02-22 18:50:54 +00001902// ARM Arithmetic Instruction -- for disassembly only
Johnny Chen2faf3912010-02-14 06:32:20 +00001903// GPR:$dst = GPR:$a op GPR:$b
Nate Begeman692433b2010-07-29 17:56:55 +00001904class AAI<bits<8> op27_20, bits<4> op7_4, string opc,
1905 list<dag> pattern = [/* For disassembly only; pattern left blank */]>
Johnny Chen2faf3912010-02-14 06:32:20 +00001906 : AI<(outs GPR:$dst), (ins GPR:$a, GPR:$b), DPFrm, IIC_iALUr,
Nate Begeman692433b2010-07-29 17:56:55 +00001907 opc, "\t$dst, $a, $b", pattern> {
Johnny Chen08b85f32010-02-13 01:21:01 +00001908 let Inst{27-20} = op27_20;
1909 let Inst{7-4} = op7_4;
1910}
1911
Johnny Chen667d1272010-02-22 18:50:54 +00001912// Saturating add/subtract -- for disassembly only
1913
Nate Begeman692433b2010-07-29 17:56:55 +00001914def QADD : AAI<0b00010000, 0b0101, "qadd",
1915 [(set GPR:$dst, (int_arm_qadd GPR:$a, GPR:$b))]>;
Johnny Chen667d1272010-02-22 18:50:54 +00001916def QADD16 : AAI<0b01100010, 0b0001, "qadd16">;
1917def QADD8 : AAI<0b01100010, 0b1001, "qadd8">;
1918def QASX : AAI<0b01100010, 0b0011, "qasx">;
1919def QDADD : AAI<0b00010100, 0b0101, "qdadd">;
1920def QDSUB : AAI<0b00010110, 0b0101, "qdsub">;
1921def QSAX : AAI<0b01100010, 0b0101, "qsax">;
Nate Begeman692433b2010-07-29 17:56:55 +00001922def QSUB : AAI<0b00010010, 0b0101, "qsub",
1923 [(set GPR:$dst, (int_arm_qsub GPR:$a, GPR:$b))]>;
Johnny Chen667d1272010-02-22 18:50:54 +00001924def QSUB16 : AAI<0b01100010, 0b0111, "qsub16">;
1925def QSUB8 : AAI<0b01100010, 0b1111, "qsub8">;
1926def UQADD16 : AAI<0b01100110, 0b0001, "uqadd16">;
1927def UQADD8 : AAI<0b01100110, 0b1001, "uqadd8">;
1928def UQASX : AAI<0b01100110, 0b0011, "uqasx">;
1929def UQSAX : AAI<0b01100110, 0b0101, "uqsax">;
1930def UQSUB16 : AAI<0b01100110, 0b0111, "uqsub16">;
1931def UQSUB8 : AAI<0b01100110, 0b1111, "uqsub8">;
1932
1933// Signed/Unsigned add/subtract -- for disassembly only
1934
1935def SASX : AAI<0b01100001, 0b0011, "sasx">;
1936def SADD16 : AAI<0b01100001, 0b0001, "sadd16">;
1937def SADD8 : AAI<0b01100001, 0b1001, "sadd8">;
1938def SSAX : AAI<0b01100001, 0b0101, "ssax">;
1939def SSUB16 : AAI<0b01100001, 0b0111, "ssub16">;
1940def SSUB8 : AAI<0b01100001, 0b1111, "ssub8">;
1941def UASX : AAI<0b01100101, 0b0011, "uasx">;
1942def UADD16 : AAI<0b01100101, 0b0001, "uadd16">;
1943def UADD8 : AAI<0b01100101, 0b1001, "uadd8">;
1944def USAX : AAI<0b01100101, 0b0101, "usax">;
1945def USUB16 : AAI<0b01100101, 0b0111, "usub16">;
1946def USUB8 : AAI<0b01100101, 0b1111, "usub8">;
1947
1948// Signed/Unsigned halving add/subtract -- for disassembly only
1949
1950def SHASX : AAI<0b01100011, 0b0011, "shasx">;
1951def SHADD16 : AAI<0b01100011, 0b0001, "shadd16">;
1952def SHADD8 : AAI<0b01100011, 0b1001, "shadd8">;
1953def SHSAX : AAI<0b01100011, 0b0101, "shsax">;
1954def SHSUB16 : AAI<0b01100011, 0b0111, "shsub16">;
1955def SHSUB8 : AAI<0b01100011, 0b1111, "shsub8">;
1956def UHASX : AAI<0b01100111, 0b0011, "uhasx">;
1957def UHADD16 : AAI<0b01100111, 0b0001, "uhadd16">;
1958def UHADD8 : AAI<0b01100111, 0b1001, "uhadd8">;
1959def UHSAX : AAI<0b01100111, 0b0101, "uhsax">;
1960def UHSUB16 : AAI<0b01100111, 0b0111, "uhsub16">;
1961def UHSUB8 : AAI<0b01100111, 0b1111, "uhsub8">;
1962
Johnny Chenadc77332010-02-26 22:04:29 +00001963// Unsigned Sum of Absolute Differences [and Accumulate] -- for disassembly only
Johnny Chen667d1272010-02-22 18:50:54 +00001964
Johnny Chenadc77332010-02-26 22:04:29 +00001965def USAD8 : AI<(outs GPR:$dst), (ins GPR:$a, GPR:$b),
Johnny Chen667d1272010-02-22 18:50:54 +00001966 MulFrm /* for convenience */, NoItinerary, "usad8",
1967 "\t$dst, $a, $b", []>,
1968 Requires<[IsARM, HasV6]> {
1969 let Inst{27-20} = 0b01111000;
1970 let Inst{15-12} = 0b1111;
1971 let Inst{7-4} = 0b0001;
1972}
1973def USADA8 : AI<(outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
1974 MulFrm /* for convenience */, NoItinerary, "usada8",
1975 "\t$dst, $a, $b, $acc", []>,
1976 Requires<[IsARM, HasV6]> {
1977 let Inst{27-20} = 0b01111000;
1978 let Inst{7-4} = 0b0001;
1979}
1980
1981// Signed/Unsigned saturate -- for disassembly only
1982
Bob Wilson22f5dc72010-08-16 18:27:34 +00001983def SSAT : AI<(outs GPR:$dst), (ins i32imm:$bit_pos, GPR:$a, shift_imm:$sh),
Bob Wilsoneaf1c982010-08-11 23:10:46 +00001984 SatFrm, NoItinerary, "ssat", "\t$dst, $bit_pos, $a$sh",
1985 [/* For disassembly only; pattern left blank */]> {
Johnny Chen667d1272010-02-22 18:50:54 +00001986 let Inst{27-21} = 0b0110101;
Bob Wilsoneaf1c982010-08-11 23:10:46 +00001987 let Inst{5-4} = 0b01;
Johnny Chen667d1272010-02-22 18:50:54 +00001988}
1989
Bob Wilson9a1c1892010-08-11 00:01:18 +00001990def SSAT16 : AI<(outs GPR:$dst), (ins i32imm:$bit_pos, GPR:$a), SatFrm,
Johnny Chen667d1272010-02-22 18:50:54 +00001991 NoItinerary, "ssat16", "\t$dst, $bit_pos, $a",
1992 [/* For disassembly only; pattern left blank */]> {
1993 let Inst{27-20} = 0b01101010;
1994 let Inst{7-4} = 0b0011;
1995}
1996
Bob Wilson22f5dc72010-08-16 18:27:34 +00001997def USAT : AI<(outs GPR:$dst), (ins i32imm:$bit_pos, GPR:$a, shift_imm:$sh),
Bob Wilsoneaf1c982010-08-11 23:10:46 +00001998 SatFrm, NoItinerary, "usat", "\t$dst, $bit_pos, $a$sh",
1999 [/* For disassembly only; pattern left blank */]> {
Johnny Chen667d1272010-02-22 18:50:54 +00002000 let Inst{27-21} = 0b0110111;
Bob Wilsoneaf1c982010-08-11 23:10:46 +00002001 let Inst{5-4} = 0b01;
Johnny Chen667d1272010-02-22 18:50:54 +00002002}
2003
Bob Wilson9a1c1892010-08-11 00:01:18 +00002004def USAT16 : AI<(outs GPR:$dst), (ins i32imm:$bit_pos, GPR:$a), SatFrm,
Johnny Chen667d1272010-02-22 18:50:54 +00002005 NoItinerary, "usat16", "\t$dst, $bit_pos, $a",
2006 [/* For disassembly only; pattern left blank */]> {
2007 let Inst{27-20} = 0b01101110;
2008 let Inst{7-4} = 0b0011;
2009}
Evan Chenga8e29892007-01-19 07:51:42 +00002010
Bob Wilsoneaf1c982010-08-11 23:10:46 +00002011def : ARMV6Pat<(int_arm_ssat GPR:$a, imm:$pos), (SSAT imm:$pos, GPR:$a, 0)>;
2012def : ARMV6Pat<(int_arm_usat GPR:$a, imm:$pos), (USAT imm:$pos, GPR:$a, 0)>;
Nate Begeman0e0a20e2010-07-29 22:48:09 +00002013
Evan Chenga8e29892007-01-19 07:51:42 +00002014//===----------------------------------------------------------------------===//
2015// Bitwise Instructions.
2016//
2017
Jim Grosbach26421962008-10-14 20:36:24 +00002018defm AND : AsI1_bin_irs<0b0000, "and",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002019 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Evan Cheng8de898a2009-06-26 00:19:44 +00002020 BinOpFrag<(and node:$LHS, node:$RHS)>, 1>;
Bill Wendling2d811d32010-08-31 22:05:37 +00002021defm ANDS : AI1_bin_s_irs<0b0000, "and",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002022 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Bill Wendling2d811d32010-08-31 22:05:37 +00002023 BinOpFrag<(ARMand node:$LHS, node:$RHS)>, 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00002024defm ORR : AsI1_bin_irs<0b1100, "orr",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002025 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Evan Cheng8de898a2009-06-26 00:19:44 +00002026 BinOpFrag<(or node:$LHS, node:$RHS)>, 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00002027defm EOR : AsI1_bin_irs<0b0001, "eor",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002028 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Evan Cheng8de898a2009-06-26 00:19:44 +00002029 BinOpFrag<(xor node:$LHS, node:$RHS)>, 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00002030defm BIC : AsI1_bin_irs<0b1110, "bic",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002031 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Evan Cheng7fd7ca42008-09-17 07:53:38 +00002032 BinOpFrag<(and node:$LHS, (not node:$RHS))>>;
Evan Chenga8e29892007-01-19 07:51:42 +00002033
Evan Cheng36a0aeb2009-07-06 22:23:46 +00002034def BFC : I<(outs GPR:$dst), (ins GPR:$src, bf_inv_mask_imm:$imm),
David Goodwin2f54a2f2009-11-02 17:28:36 +00002035 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iUNAsi,
Evan Cheng162e3092009-10-26 23:45:59 +00002036 "bfc", "\t$dst, $imm", "$src = $dst",
Evan Cheng36a0aeb2009-07-06 22:23:46 +00002037 [(set GPR:$dst, (and GPR:$src, bf_inv_mask_imm:$imm))]>,
2038 Requires<[IsARM, HasV6T2]> {
2039 let Inst{27-21} = 0b0111110;
2040 let Inst{6-0} = 0b0011111;
2041}
2042
Johnny Chenb2503c02010-02-17 06:31:48 +00002043// A8.6.18 BFI - Bitfield insert (Encoding A1)
Jim Grosbach469bbdb2010-07-16 23:05:05 +00002044def BFI : I<(outs GPR:$dst), (ins GPR:$src, GPR:$val, bf_inv_mask_imm:$imm),
Johnny Chenb2503c02010-02-17 06:31:48 +00002045 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach469bbdb2010-07-16 23:05:05 +00002046 "bfi", "\t$dst, $val, $imm", "$src = $dst",
2047 [(set GPR:$dst, (ARMbfi GPR:$src, GPR:$val,
2048 bf_inv_mask_imm:$imm))]>,
Johnny Chenb2503c02010-02-17 06:31:48 +00002049 Requires<[IsARM, HasV6T2]> {
2050 let Inst{27-21} = 0b0111110;
2051 let Inst{6-4} = 0b001; // Rn: Inst{3-0} != 15
2052}
2053
Evan Cheng5d42c562010-09-29 00:49:25 +00002054def MVNr : AsI1<0b1111, (outs GPR:$dst), (ins GPR:$src), DPFrm, IIC_iMVNr,
Evan Cheng162e3092009-10-26 23:45:59 +00002055 "mvn", "\t$dst, $src",
Bob Wilson8e86b512009-10-14 19:00:24 +00002056 [(set GPR:$dst, (not GPR:$src))]>, UnaryDP {
Johnny Chen48d5ccf2010-01-31 11:22:28 +00002057 let Inst{25} = 0;
Johnny Chen04301522009-11-07 00:54:36 +00002058 let Inst{11-4} = 0b00000000;
Bob Wilson8e86b512009-10-14 19:00:24 +00002059}
Evan Chengedda31c2008-11-05 18:35:52 +00002060def MVNs : AsI1<0b1111, (outs GPR:$dst), (ins so_reg:$src), DPSoRegFrm,
Evan Cheng5d42c562010-09-29 00:49:25 +00002061 IIC_iMVNsr, "mvn", "\t$dst, $src",
Johnny Chen48d5ccf2010-01-31 11:22:28 +00002062 [(set GPR:$dst, (not so_reg:$src))]>, UnaryDP {
2063 let Inst{25} = 0;
2064}
Evan Chengb3379fb2009-02-05 08:42:55 +00002065let isReMaterializable = 1, isAsCheapAsAMove = 1 in
Jim Grosbach64171712010-02-16 21:07:46 +00002066def MVNi : AsI1<0b1111, (outs GPR:$dst), (ins so_imm:$imm), DPFrm,
Evan Cheng5d42c562010-09-29 00:49:25 +00002067 IIC_iMVNi, "mvn", "\t$dst, $imm",
Evan Cheng7995ef32009-09-09 01:47:07 +00002068 [(set GPR:$dst, so_imm_not:$imm)]>,UnaryDP {
2069 let Inst{25} = 1;
2070}
Evan Chenga8e29892007-01-19 07:51:42 +00002071
2072def : ARMPat<(and GPR:$src, so_imm_not:$imm),
2073 (BICri GPR:$src, so_imm_not:$imm)>;
2074
2075//===----------------------------------------------------------------------===//
2076// Multiply Instructions.
2077//
2078
Evan Cheng8de898a2009-06-26 00:19:44 +00002079let isCommutable = 1 in
David Goodwin5d598aa2009-08-19 18:00:44 +00002080def MUL : AsMul1I<0b0000000, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00002081 IIC_iMUL32, "mul", "\t$dst, $a, $b",
Evan Cheng12c3a532008-11-06 17:48:05 +00002082 [(set GPR:$dst, (mul GPR:$a, GPR:$b))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002083
Evan Chengfbc9d412008-11-06 01:21:28 +00002084def MLA : AsMul1I<0b0000001, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c),
Evan Cheng162e3092009-10-26 23:45:59 +00002085 IIC_iMAC32, "mla", "\t$dst, $a, $b, $c",
Evan Cheng12c3a532008-11-06 17:48:05 +00002086 [(set GPR:$dst, (add (mul GPR:$a, GPR:$b), GPR:$c))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002087
David Goodwin8b7d7ad2009-08-06 16:52:47 +00002088def MLS : AMul1I<0b0000011, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c),
Evan Cheng162e3092009-10-26 23:45:59 +00002089 IIC_iMAC32, "mls", "\t$dst, $a, $b, $c",
Evan Chengedcbada2009-07-06 22:05:45 +00002090 [(set GPR:$dst, (sub GPR:$c, (mul GPR:$a, GPR:$b)))]>,
2091 Requires<[IsARM, HasV6T2]>;
2092
Evan Chenga8e29892007-01-19 07:51:42 +00002093// Extra precision multiplies with low / high results
Evan Chengcd799b92009-06-12 20:46:18 +00002094let neverHasSideEffects = 1 in {
Evan Cheng8de898a2009-06-26 00:19:44 +00002095let isCommutable = 1 in {
Evan Chengfbc9d412008-11-06 01:21:28 +00002096def SMULL : AsMul1I<0b0000110, (outs GPR:$ldst, GPR:$hdst),
David Goodwin5d598aa2009-08-19 18:00:44 +00002097 (ins GPR:$a, GPR:$b), IIC_iMUL64,
Evan Cheng162e3092009-10-26 23:45:59 +00002098 "smull", "\t$ldst, $hdst, $a, $b", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00002099
Evan Chengfbc9d412008-11-06 01:21:28 +00002100def UMULL : AsMul1I<0b0000100, (outs GPR:$ldst, GPR:$hdst),
David Goodwin5d598aa2009-08-19 18:00:44 +00002101 (ins GPR:$a, GPR:$b), IIC_iMUL64,
Evan Cheng162e3092009-10-26 23:45:59 +00002102 "umull", "\t$ldst, $hdst, $a, $b", []>;
Evan Cheng8de898a2009-06-26 00:19:44 +00002103}
Evan Chenga8e29892007-01-19 07:51:42 +00002104
2105// Multiply + accumulate
Evan Chengfbc9d412008-11-06 01:21:28 +00002106def SMLAL : AsMul1I<0b0000111, (outs GPR:$ldst, GPR:$hdst),
David Goodwin5d598aa2009-08-19 18:00:44 +00002107 (ins GPR:$a, GPR:$b), IIC_iMAC64,
Evan Cheng162e3092009-10-26 23:45:59 +00002108 "smlal", "\t$ldst, $hdst, $a, $b", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00002109
Evan Chengfbc9d412008-11-06 01:21:28 +00002110def UMLAL : AsMul1I<0b0000101, (outs GPR:$ldst, GPR:$hdst),
David Goodwin5d598aa2009-08-19 18:00:44 +00002111 (ins GPR:$a, GPR:$b), IIC_iMAC64,
Evan Cheng162e3092009-10-26 23:45:59 +00002112 "umlal", "\t$ldst, $hdst, $a, $b", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00002113
Evan Chengfbc9d412008-11-06 01:21:28 +00002114def UMAAL : AMul1I <0b0000010, (outs GPR:$ldst, GPR:$hdst),
David Goodwin5d598aa2009-08-19 18:00:44 +00002115 (ins GPR:$a, GPR:$b), IIC_iMAC64,
Evan Cheng162e3092009-10-26 23:45:59 +00002116 "umaal", "\t$ldst, $hdst, $a, $b", []>,
Evan Chengfbc9d412008-11-06 01:21:28 +00002117 Requires<[IsARM, HasV6]>;
Evan Chengcd799b92009-06-12 20:46:18 +00002118} // neverHasSideEffects
Evan Chenga8e29892007-01-19 07:51:42 +00002119
2120// Most significant word multiply
Evan Chengfbc9d412008-11-06 01:21:28 +00002121def SMMUL : AMul2I <0b0111010, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00002122 IIC_iMUL32, "smmul", "\t$dst, $a, $b",
Evan Cheng13ab0202007-07-10 18:08:01 +00002123 [(set GPR:$dst, (mulhs GPR:$a, GPR:$b))]>,
Evan Chengfbc9d412008-11-06 01:21:28 +00002124 Requires<[IsARM, HasV6]> {
2125 let Inst{7-4} = 0b0001;
2126 let Inst{15-12} = 0b1111;
2127}
Evan Cheng13ab0202007-07-10 18:08:01 +00002128
Johnny Chen2ec5e492010-02-22 21:50:40 +00002129def SMMULR : AMul2I <0b0111010, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
2130 IIC_iMUL32, "smmulr", "\t$dst, $a, $b",
2131 [/* For disassembly only; pattern left blank */]>,
2132 Requires<[IsARM, HasV6]> {
2133 let Inst{7-4} = 0b0011; // R = 1
2134 let Inst{15-12} = 0b1111;
2135}
2136
Evan Chengfbc9d412008-11-06 01:21:28 +00002137def SMMLA : AMul2I <0b0111010, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c),
Evan Cheng162e3092009-10-26 23:45:59 +00002138 IIC_iMAC32, "smmla", "\t$dst, $a, $b, $c",
Evan Cheng13ab0202007-07-10 18:08:01 +00002139 [(set GPR:$dst, (add (mulhs GPR:$a, GPR:$b), GPR:$c))]>,
Evan Chengfbc9d412008-11-06 01:21:28 +00002140 Requires<[IsARM, HasV6]> {
2141 let Inst{7-4} = 0b0001;
2142}
Evan Chenga8e29892007-01-19 07:51:42 +00002143
Johnny Chen2ec5e492010-02-22 21:50:40 +00002144def SMMLAR : AMul2I <0b0111010, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c),
2145 IIC_iMAC32, "smmlar", "\t$dst, $a, $b, $c",
2146 [/* For disassembly only; pattern left blank */]>,
2147 Requires<[IsARM, HasV6]> {
2148 let Inst{7-4} = 0b0011; // R = 1
2149}
Evan Chenga8e29892007-01-19 07:51:42 +00002150
Evan Chengfbc9d412008-11-06 01:21:28 +00002151def SMMLS : AMul2I <0b0111010, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c),
Evan Cheng162e3092009-10-26 23:45:59 +00002152 IIC_iMAC32, "smmls", "\t$dst, $a, $b, $c",
Evan Chenga8e29892007-01-19 07:51:42 +00002153 [(set GPR:$dst, (sub GPR:$c, (mulhs GPR:$a, GPR:$b)))]>,
Evan Chengfbc9d412008-11-06 01:21:28 +00002154 Requires<[IsARM, HasV6]> {
2155 let Inst{7-4} = 0b1101;
2156}
Evan Chenga8e29892007-01-19 07:51:42 +00002157
Johnny Chen2ec5e492010-02-22 21:50:40 +00002158def SMMLSR : AMul2I <0b0111010, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c),
2159 IIC_iMAC32, "smmlsr", "\t$dst, $a, $b, $c",
2160 [/* For disassembly only; pattern left blank */]>,
2161 Requires<[IsARM, HasV6]> {
2162 let Inst{7-4} = 0b1111; // R = 1
2163}
2164
Raul Herbster37fb5b12007-08-30 23:25:47 +00002165multiclass AI_smul<string opc, PatFrag opnode> {
Evan Chengeb4f52e2008-11-06 03:35:07 +00002166 def BB : AMulxyI<0b0001011, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng0e55fd62010-09-30 01:08:25 +00002167 IIC_iMUL16, !strconcat(opc, "bb"), "\t$dst, $a, $b",
Evan Cheng34b12d22007-01-19 20:27:35 +00002168 [(set GPR:$dst, (opnode (sext_inreg GPR:$a, i16),
2169 (sext_inreg GPR:$b, i16)))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00002170 Requires<[IsARM, HasV5TE]> {
2171 let Inst{5} = 0;
2172 let Inst{6} = 0;
2173 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00002174
Evan Chengeb4f52e2008-11-06 03:35:07 +00002175 def BT : AMulxyI<0b0001011, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng0e55fd62010-09-30 01:08:25 +00002176 IIC_iMUL16, !strconcat(opc, "bt"), "\t$dst, $a, $b",
Evan Cheng34b12d22007-01-19 20:27:35 +00002177 [(set GPR:$dst, (opnode (sext_inreg GPR:$a, i16),
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002178 (sra GPR:$b, (i32 16))))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00002179 Requires<[IsARM, HasV5TE]> {
2180 let Inst{5} = 0;
2181 let Inst{6} = 1;
2182 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00002183
Evan Chengeb4f52e2008-11-06 03:35:07 +00002184 def TB : AMulxyI<0b0001011, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng0e55fd62010-09-30 01:08:25 +00002185 IIC_iMUL16, !strconcat(opc, "tb"), "\t$dst, $a, $b",
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002186 [(set GPR:$dst, (opnode (sra GPR:$a, (i32 16)),
Evan Cheng34b12d22007-01-19 20:27:35 +00002187 (sext_inreg GPR:$b, i16)))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00002188 Requires<[IsARM, HasV5TE]> {
2189 let Inst{5} = 1;
2190 let Inst{6} = 0;
2191 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00002192
Evan Chengeb4f52e2008-11-06 03:35:07 +00002193 def TT : AMulxyI<0b0001011, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng0e55fd62010-09-30 01:08:25 +00002194 IIC_iMUL16, !strconcat(opc, "tt"), "\t$dst, $a, $b",
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002195 [(set GPR:$dst, (opnode (sra GPR:$a, (i32 16)),
2196 (sra GPR:$b, (i32 16))))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00002197 Requires<[IsARM, HasV5TE]> {
2198 let Inst{5} = 1;
2199 let Inst{6} = 1;
2200 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00002201
Evan Chengeb4f52e2008-11-06 03:35:07 +00002202 def WB : AMulxyI<0b0001001, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00002203 IIC_iMUL16, !strconcat(opc, "wb"), "\t$dst, $a, $b",
Evan Cheng34b12d22007-01-19 20:27:35 +00002204 [(set GPR:$dst, (sra (opnode GPR:$a,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002205 (sext_inreg GPR:$b, i16)), (i32 16)))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00002206 Requires<[IsARM, HasV5TE]> {
2207 let Inst{5} = 1;
2208 let Inst{6} = 0;
2209 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00002210
Evan Chengeb4f52e2008-11-06 03:35:07 +00002211 def WT : AMulxyI<0b0001001, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00002212 IIC_iMUL16, !strconcat(opc, "wt"), "\t$dst, $a, $b",
Evan Chenga8e29892007-01-19 07:51:42 +00002213 [(set GPR:$dst, (sra (opnode GPR:$a,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002214 (sra GPR:$b, (i32 16))), (i32 16)))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00002215 Requires<[IsARM, HasV5TE]> {
2216 let Inst{5} = 1;
2217 let Inst{6} = 1;
2218 }
Rafael Espindolabec2e382006-10-16 16:33:29 +00002219}
2220
Raul Herbster37fb5b12007-08-30 23:25:47 +00002221
2222multiclass AI_smla<string opc, PatFrag opnode> {
Evan Chengeb4f52e2008-11-06 03:35:07 +00002223 def BB : AMulxyI<0b0001000, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
Evan Cheng162e3092009-10-26 23:45:59 +00002224 IIC_iMAC16, !strconcat(opc, "bb"), "\t$dst, $a, $b, $acc",
Evan Cheng34b12d22007-01-19 20:27:35 +00002225 [(set GPR:$dst, (add GPR:$acc,
2226 (opnode (sext_inreg GPR:$a, i16),
2227 (sext_inreg GPR:$b, i16))))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00002228 Requires<[IsARM, HasV5TE]> {
2229 let Inst{5} = 0;
2230 let Inst{6} = 0;
2231 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00002232
Evan Chengeb4f52e2008-11-06 03:35:07 +00002233 def BT : AMulxyI<0b0001000, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
Evan Cheng162e3092009-10-26 23:45:59 +00002234 IIC_iMAC16, !strconcat(opc, "bt"), "\t$dst, $a, $b, $acc",
Evan Cheng34b12d22007-01-19 20:27:35 +00002235 [(set GPR:$dst, (add GPR:$acc, (opnode (sext_inreg GPR:$a, i16),
Jim Grosbach80dc1162010-02-16 21:23:02 +00002236 (sra GPR:$b, (i32 16)))))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00002237 Requires<[IsARM, HasV5TE]> {
2238 let Inst{5} = 0;
2239 let Inst{6} = 1;
2240 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00002241
Evan Chengeb4f52e2008-11-06 03:35:07 +00002242 def TB : AMulxyI<0b0001000, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
Evan Cheng162e3092009-10-26 23:45:59 +00002243 IIC_iMAC16, !strconcat(opc, "tb"), "\t$dst, $a, $b, $acc",
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002244 [(set GPR:$dst, (add GPR:$acc, (opnode (sra GPR:$a, (i32 16)),
Evan Cheng34b12d22007-01-19 20:27:35 +00002245 (sext_inreg GPR:$b, i16))))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00002246 Requires<[IsARM, HasV5TE]> {
2247 let Inst{5} = 1;
2248 let Inst{6} = 0;
2249 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00002250
Evan Chengeb4f52e2008-11-06 03:35:07 +00002251 def TT : AMulxyI<0b0001000, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
Evan Cheng162e3092009-10-26 23:45:59 +00002252 IIC_iMAC16, !strconcat(opc, "tt"), "\t$dst, $a, $b, $acc",
2253 [(set GPR:$dst, (add GPR:$acc, (opnode (sra GPR:$a, (i32 16)),
2254 (sra GPR:$b, (i32 16)))))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00002255 Requires<[IsARM, HasV5TE]> {
2256 let Inst{5} = 1;
2257 let Inst{6} = 1;
2258 }
Evan Chenga8e29892007-01-19 07:51:42 +00002259
Evan Chengeb4f52e2008-11-06 03:35:07 +00002260 def WB : AMulxyI<0b0001001, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
Evan Cheng162e3092009-10-26 23:45:59 +00002261 IIC_iMAC16, !strconcat(opc, "wb"), "\t$dst, $a, $b, $acc",
Evan Cheng34b12d22007-01-19 20:27:35 +00002262 [(set GPR:$dst, (add GPR:$acc, (sra (opnode GPR:$a,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002263 (sext_inreg GPR:$b, i16)), (i32 16))))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00002264 Requires<[IsARM, HasV5TE]> {
2265 let Inst{5} = 0;
2266 let Inst{6} = 0;
2267 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00002268
Evan Chengeb4f52e2008-11-06 03:35:07 +00002269 def WT : AMulxyI<0b0001001, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
Evan Cheng162e3092009-10-26 23:45:59 +00002270 IIC_iMAC16, !strconcat(opc, "wt"), "\t$dst, $a, $b, $acc",
Evan Chenga8e29892007-01-19 07:51:42 +00002271 [(set GPR:$dst, (add GPR:$acc, (sra (opnode GPR:$a,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002272 (sra GPR:$b, (i32 16))), (i32 16))))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00002273 Requires<[IsARM, HasV5TE]> {
2274 let Inst{5} = 0;
2275 let Inst{6} = 1;
2276 }
Rafael Espindola70673a12006-10-18 16:20:57 +00002277}
Rafael Espindola5c2aa0a2006-09-08 12:47:03 +00002278
Raul Herbster37fb5b12007-08-30 23:25:47 +00002279defm SMUL : AI_smul<"smul", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
2280defm SMLA : AI_smla<"smla", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
Rafael Espindola27185192006-09-29 21:20:16 +00002281
Johnny Chen83498e52010-02-12 21:59:23 +00002282// Halfword multiply accumulate long: SMLAL<x><y> -- for disassembly only
2283def SMLALBB : AMulxyI<0b0001010,(outs GPR:$ldst,GPR:$hdst),(ins GPR:$a,GPR:$b),
2284 IIC_iMAC64, "smlalbb", "\t$ldst, $hdst, $a, $b",
2285 [/* For disassembly only; pattern left blank */]>,
2286 Requires<[IsARM, HasV5TE]> {
2287 let Inst{5} = 0;
2288 let Inst{6} = 0;
2289}
2290
2291def SMLALBT : AMulxyI<0b0001010,(outs GPR:$ldst,GPR:$hdst),(ins GPR:$a,GPR:$b),
2292 IIC_iMAC64, "smlalbt", "\t$ldst, $hdst, $a, $b",
2293 [/* For disassembly only; pattern left blank */]>,
2294 Requires<[IsARM, HasV5TE]> {
2295 let Inst{5} = 0;
2296 let Inst{6} = 1;
2297}
2298
2299def SMLALTB : AMulxyI<0b0001010,(outs GPR:$ldst,GPR:$hdst),(ins GPR:$a,GPR:$b),
2300 IIC_iMAC64, "smlaltb", "\t$ldst, $hdst, $a, $b",
2301 [/* For disassembly only; pattern left blank */]>,
2302 Requires<[IsARM, HasV5TE]> {
2303 let Inst{5} = 1;
2304 let Inst{6} = 0;
2305}
2306
2307def SMLALTT : AMulxyI<0b0001010,(outs GPR:$ldst,GPR:$hdst),(ins GPR:$a,GPR:$b),
2308 IIC_iMAC64, "smlaltt", "\t$ldst, $hdst, $a, $b",
2309 [/* For disassembly only; pattern left blank */]>,
2310 Requires<[IsARM, HasV5TE]> {
2311 let Inst{5} = 1;
2312 let Inst{6} = 1;
2313}
2314
Johnny Chen667d1272010-02-22 18:50:54 +00002315// Helper class for AI_smld -- for disassembly only
2316class AMulDualI<bit long, bit sub, bit swap, dag oops, dag iops,
2317 InstrItinClass itin, string opc, string asm>
2318 : AI<oops, iops, MulFrm, itin, opc, asm, []>, Requires<[IsARM, HasV6]> {
2319 let Inst{4} = 1;
2320 let Inst{5} = swap;
2321 let Inst{6} = sub;
2322 let Inst{7} = 0;
2323 let Inst{21-20} = 0b00;
2324 let Inst{22} = long;
2325 let Inst{27-23} = 0b01110;
2326}
2327
2328multiclass AI_smld<bit sub, string opc> {
2329
2330 def D : AMulDualI<0, sub, 0, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
2331 NoItinerary, !strconcat(opc, "d"), "\t$dst, $a, $b, $acc">;
2332
2333 def DX : AMulDualI<0, sub, 1, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
2334 NoItinerary, !strconcat(opc, "dx"), "\t$dst, $a, $b, $acc">;
2335
2336 def LD : AMulDualI<1, sub, 0, (outs GPR:$ldst,GPR:$hdst), (ins GPR:$a,GPR:$b),
2337 NoItinerary, !strconcat(opc, "ld"), "\t$ldst, $hdst, $a, $b">;
2338
2339 def LDX : AMulDualI<1, sub, 1, (outs GPR:$ldst,GPR:$hdst),(ins GPR:$a,GPR:$b),
2340 NoItinerary, !strconcat(opc, "ldx"),"\t$ldst, $hdst, $a, $b">;
2341
2342}
2343
2344defm SMLA : AI_smld<0, "smla">;
2345defm SMLS : AI_smld<1, "smls">;
2346
Johnny Chen2ec5e492010-02-22 21:50:40 +00002347multiclass AI_sdml<bit sub, string opc> {
2348
2349 def D : AMulDualI<0, sub, 0, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
2350 NoItinerary, !strconcat(opc, "d"), "\t$dst, $a, $b"> {
2351 let Inst{15-12} = 0b1111;
2352 }
2353
2354 def DX : AMulDualI<0, sub, 1, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
2355 NoItinerary, !strconcat(opc, "dx"), "\t$dst, $a, $b"> {
2356 let Inst{15-12} = 0b1111;
2357 }
2358
2359}
2360
2361defm SMUA : AI_sdml<0, "smua">;
2362defm SMUS : AI_sdml<1, "smus">;
Rafael Espindola42b62f32006-10-13 13:14:59 +00002363
Evan Chenga8e29892007-01-19 07:51:42 +00002364//===----------------------------------------------------------------------===//
2365// Misc. Arithmetic Instructions.
2366//
Rafael Espindola0d9fe762006-10-10 16:33:47 +00002367
David Goodwin5d598aa2009-08-19 18:00:44 +00002368def CLZ : AMiscA1I<0b000010110, (outs GPR:$dst), (ins GPR:$src), IIC_iUNAr,
Evan Cheng162e3092009-10-26 23:45:59 +00002369 "clz", "\t$dst, $src",
Evan Cheng8b59db32008-11-07 01:41:35 +00002370 [(set GPR:$dst, (ctlz GPR:$src))]>, Requires<[IsARM, HasV5T]> {
2371 let Inst{7-4} = 0b0001;
2372 let Inst{11-8} = 0b1111;
2373 let Inst{19-16} = 0b1111;
2374}
Rafael Espindola199dd672006-10-17 13:13:23 +00002375
Jim Grosbach3482c802010-01-18 19:58:49 +00002376def RBIT : AMiscA1I<0b01101111, (outs GPR:$dst), (ins GPR:$src), IIC_iUNAr,
Evan Chengf609bb82010-01-19 00:44:15 +00002377 "rbit", "\t$dst, $src",
2378 [(set GPR:$dst, (ARMrbit GPR:$src))]>,
2379 Requires<[IsARM, HasV6T2]> {
Jim Grosbach3482c802010-01-18 19:58:49 +00002380 let Inst{7-4} = 0b0011;
2381 let Inst{11-8} = 0b1111;
2382 let Inst{19-16} = 0b1111;
2383}
2384
David Goodwin5d598aa2009-08-19 18:00:44 +00002385def REV : AMiscA1I<0b01101011, (outs GPR:$dst), (ins GPR:$src), IIC_iUNAr,
Evan Cheng162e3092009-10-26 23:45:59 +00002386 "rev", "\t$dst, $src",
Evan Cheng8b59db32008-11-07 01:41:35 +00002387 [(set GPR:$dst, (bswap GPR:$src))]>, Requires<[IsARM, HasV6]> {
2388 let Inst{7-4} = 0b0011;
2389 let Inst{11-8} = 0b1111;
2390 let Inst{19-16} = 0b1111;
2391}
Rafael Espindola199dd672006-10-17 13:13:23 +00002392
David Goodwin5d598aa2009-08-19 18:00:44 +00002393def REV16 : AMiscA1I<0b01101011, (outs GPR:$dst), (ins GPR:$src), IIC_iUNAr,
Evan Cheng162e3092009-10-26 23:45:59 +00002394 "rev16", "\t$dst, $src",
Evan Chenga8e29892007-01-19 07:51:42 +00002395 [(set GPR:$dst,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002396 (or (and (srl GPR:$src, (i32 8)), 0xFF),
2397 (or (and (shl GPR:$src, (i32 8)), 0xFF00),
2398 (or (and (srl GPR:$src, (i32 8)), 0xFF0000),
2399 (and (shl GPR:$src, (i32 8)), 0xFF000000)))))]>,
Evan Cheng8b59db32008-11-07 01:41:35 +00002400 Requires<[IsARM, HasV6]> {
2401 let Inst{7-4} = 0b1011;
2402 let Inst{11-8} = 0b1111;
2403 let Inst{19-16} = 0b1111;
2404}
Rafael Espindola27185192006-09-29 21:20:16 +00002405
David Goodwin5d598aa2009-08-19 18:00:44 +00002406def REVSH : AMiscA1I<0b01101111, (outs GPR:$dst), (ins GPR:$src), IIC_iUNAr,
Evan Cheng162e3092009-10-26 23:45:59 +00002407 "revsh", "\t$dst, $src",
Evan Chenga8e29892007-01-19 07:51:42 +00002408 [(set GPR:$dst,
2409 (sext_inreg
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002410 (or (srl (and GPR:$src, 0xFF00), (i32 8)),
2411 (shl GPR:$src, (i32 8))), i16))]>,
Evan Cheng8b59db32008-11-07 01:41:35 +00002412 Requires<[IsARM, HasV6]> {
2413 let Inst{7-4} = 0b1011;
2414 let Inst{11-8} = 0b1111;
2415 let Inst{19-16} = 0b1111;
2416}
Rafael Espindola27185192006-09-29 21:20:16 +00002417
Bob Wilsonf955f292010-08-17 17:23:19 +00002418def lsl_shift_imm : SDNodeXForm<imm, [{
2419 unsigned Sh = ARM_AM::getSORegOpc(ARM_AM::lsl, N->getZExtValue());
2420 return CurDAG->getTargetConstant(Sh, MVT::i32);
2421}]>;
2422
2423def lsl_amt : PatLeaf<(i32 imm), [{
2424 return (N->getZExtValue() < 32);
2425}], lsl_shift_imm>;
2426
Evan Cheng8b59db32008-11-07 01:41:35 +00002427def PKHBT : AMiscA1I<0b01101000, (outs GPR:$dst),
Bob Wilsonf955f292010-08-17 17:23:19 +00002428 (ins GPR:$src1, GPR:$src2, shift_imm:$sh),
2429 IIC_iALUsi, "pkhbt", "\t$dst, $src1, $src2$sh",
Evan Chenga8e29892007-01-19 07:51:42 +00002430 [(set GPR:$dst, (or (and GPR:$src1, 0xFFFF),
Bob Wilsonf955f292010-08-17 17:23:19 +00002431 (and (shl GPR:$src2, lsl_amt:$sh),
Evan Chenga8e29892007-01-19 07:51:42 +00002432 0xFFFF0000)))]>,
Evan Cheng8b59db32008-11-07 01:41:35 +00002433 Requires<[IsARM, HasV6]> {
2434 let Inst{6-4} = 0b001;
2435}
Rafael Espindola27185192006-09-29 21:20:16 +00002436
Evan Chenga8e29892007-01-19 07:51:42 +00002437// Alternate cases for PKHBT where identities eliminate some nodes.
2438def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF), (and GPR:$src2, 0xFFFF0000)),
2439 (PKHBT GPR:$src1, GPR:$src2, 0)>;
Bob Wilsonf955f292010-08-17 17:23:19 +00002440def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF), (shl GPR:$src2, imm16_31:$sh)),
2441 (PKHBT GPR:$src1, GPR:$src2, (lsl_shift_imm imm16_31:$sh))>;
Rafael Espindola9e071f02006-10-02 19:30:56 +00002442
Bob Wilsonf955f292010-08-17 17:23:19 +00002443def asr_shift_imm : SDNodeXForm<imm, [{
2444 unsigned Sh = ARM_AM::getSORegOpc(ARM_AM::asr, N->getZExtValue());
2445 return CurDAG->getTargetConstant(Sh, MVT::i32);
2446}]>;
2447
2448def asr_amt : PatLeaf<(i32 imm), [{
2449 return (N->getZExtValue() <= 32);
2450}], asr_shift_imm>;
Rafael Espindolaa2845842006-10-05 16:48:49 +00002451
Bob Wilsondc66eda2010-08-16 22:26:55 +00002452// Note: Shifts of 1-15 bits will be transformed to srl instead of sra and
2453// will match the pattern below.
Evan Cheng8b59db32008-11-07 01:41:35 +00002454def PKHTB : AMiscA1I<0b01101000, (outs GPR:$dst),
Bob Wilsonf955f292010-08-17 17:23:19 +00002455 (ins GPR:$src1, GPR:$src2, shift_imm:$sh),
Evan Cheng7e1bf302010-09-29 00:27:46 +00002456 IIC_iBITsi, "pkhtb", "\t$dst, $src1, $src2$sh",
Evan Chenga8e29892007-01-19 07:51:42 +00002457 [(set GPR:$dst, (or (and GPR:$src1, 0xFFFF0000),
Bob Wilsonf955f292010-08-17 17:23:19 +00002458 (and (sra GPR:$src2, asr_amt:$sh),
2459 0xFFFF)))]>,
2460 Requires<[IsARM, HasV6]> {
Evan Cheng8b59db32008-11-07 01:41:35 +00002461 let Inst{6-4} = 0b101;
2462}
Rafael Espindola9e071f02006-10-02 19:30:56 +00002463
Evan Chenga8e29892007-01-19 07:51:42 +00002464// Alternate cases for PKHTB where identities eliminate some nodes. Note that
2465// a shift amount of 0 is *not legal* here, it is PKHBT instead.
Bob Wilsondc66eda2010-08-16 22:26:55 +00002466def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF0000), (srl GPR:$src2, imm16_31:$sh)),
Bob Wilsonf955f292010-08-17 17:23:19 +00002467 (PKHTB GPR:$src1, GPR:$src2, (asr_shift_imm imm16_31:$sh))>;
Evan Chenga8e29892007-01-19 07:51:42 +00002468def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF0000),
Bob Wilsonf955f292010-08-17 17:23:19 +00002469 (and (srl GPR:$src2, imm1_15:$sh), 0xFFFF)),
2470 (PKHTB GPR:$src1, GPR:$src2, (asr_shift_imm imm1_15:$sh))>;
Rafael Espindolab47e1d02006-10-10 18:55:14 +00002471
Evan Chenga8e29892007-01-19 07:51:42 +00002472//===----------------------------------------------------------------------===//
2473// Comparison Instructions...
2474//
Rafael Espindolab47e1d02006-10-10 18:55:14 +00002475
Jim Grosbach26421962008-10-14 20:36:24 +00002476defm CMP : AI1_cmp_irs<0b1010, "cmp",
Evan Cheng5d42c562010-09-29 00:49:25 +00002477 IIC_iCMPi, IIC_iCMPr, IIC_iCMPsr,
Evan Cheng0ff94f72007-08-07 01:37:15 +00002478 BinOpFrag<(ARMcmp node:$LHS, node:$RHS)>>;
Bill Wendling6165e872010-08-26 18:33:51 +00002479
Bill Wendlingc8714bb2010-09-10 10:31:11 +00002480// FIXME: We have to be careful when using the CMN instruction and comparison
2481// with 0. One would expect these two pieces of code should give identical
Bill Wendling6165e872010-08-26 18:33:51 +00002482// results:
2483//
2484// rsbs r1, r1, 0
2485// cmp r0, r1
2486// mov r0, #0
2487// it ls
2488// mov r0, #1
2489//
2490// and:
2491//
2492// cmn r0, r1
2493// mov r0, #0
2494// it ls
2495// mov r0, #1
2496//
2497// However, the CMN gives the *opposite* result when r1 is 0. This is because
2498// the carry flag is set in the CMP case but not in the CMN case. In short, the
2499// CMP instruction doesn't perform a truncate of the (logical) NOT of 0 plus the
2500// value of r0 and the carry bit (because the "carry bit" parameter to
2501// AddWithCarry is defined as 1 in this case, the carry flag will always be set
2502// when r0 >= 0). The CMN instruction doesn't perform a NOT of 0 so there is
2503// never a "carry" when this AddWithCarry is performed (because the "carry bit"
2504// parameter to AddWithCarry is defined as 0).
2505//
Bill Wendlingc8714bb2010-09-10 10:31:11 +00002506// When x is 0 and unsigned:
Bill Wendling6165e872010-08-26 18:33:51 +00002507//
2508// x = 0
2509// ~x = 0xFFFF FFFF
2510// ~x + 1 = 0x1 0000 0000
2511// (-x = 0) != (0x1 0000 0000 = ~x + 1)
2512//
Bill Wendlingc8714bb2010-09-10 10:31:11 +00002513// Therefore, we should disable CMN when comparing against zero, until we can
2514// limit when the CMN instruction is used (when we know that the RHS is not 0 or
2515// when it's a comparison which doesn't look at the 'carry' flag).
Bill Wendling6165e872010-08-26 18:33:51 +00002516//
2517// (See the ARM docs for the "AddWithCarry" pseudo-code.)
2518//
2519// This is related to <rdar://problem/7569620>.
2520//
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00002521//defm CMN : AI1_cmp_irs<0b1011, "cmn",
2522// BinOpFrag<(ARMcmp node:$LHS,(ineg node:$RHS))>>;
Rafael Espindolae5bbd6d2006-10-07 14:24:52 +00002523
Evan Chenga8e29892007-01-19 07:51:42 +00002524// Note that TST/TEQ don't set all the same flags that CMP does!
Evan Chengd87293c2008-11-06 08:47:38 +00002525defm TST : AI1_cmp_irs<0b1000, "tst",
Evan Cheng5d42c562010-09-29 00:49:25 +00002526 IIC_iTSTi, IIC_iTSTr, IIC_iTSTsr,
David Goodwinc0309b42009-06-29 15:33:01 +00002527 BinOpFrag<(ARMcmpZ (and node:$LHS, node:$RHS), 0)>, 1>;
Evan Chengd87293c2008-11-06 08:47:38 +00002528defm TEQ : AI1_cmp_irs<0b1001, "teq",
Evan Cheng5d42c562010-09-29 00:49:25 +00002529 IIC_iTSTi, IIC_iTSTr, IIC_iTSTsr,
David Goodwinc0309b42009-06-29 15:33:01 +00002530 BinOpFrag<(ARMcmpZ (xor node:$LHS, node:$RHS), 0)>, 1>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00002531
David Goodwinc0309b42009-06-29 15:33:01 +00002532defm CMPz : AI1_cmp_irs<0b1010, "cmp",
Evan Cheng5d42c562010-09-29 00:49:25 +00002533 IIC_iCMPi, IIC_iCMPr, IIC_iCMPsr,
David Goodwinc0309b42009-06-29 15:33:01 +00002534 BinOpFrag<(ARMcmpZ node:$LHS, node:$RHS)>>;
2535defm CMNz : AI1_cmp_irs<0b1011, "cmn",
Evan Cheng5d42c562010-09-29 00:49:25 +00002536 IIC_iCMPi, IIC_iCMPr, IIC_iCMPsr,
David Goodwinc0309b42009-06-29 15:33:01 +00002537 BinOpFrag<(ARMcmpZ node:$LHS,(ineg node:$RHS))>>;
Evan Cheng2c614c52007-06-06 10:17:05 +00002538
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00002539//def : ARMPat<(ARMcmp GPR:$src, so_imm_neg:$imm),
2540// (CMNri GPR:$src, so_imm_neg:$imm)>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00002541
David Goodwinc0309b42009-06-29 15:33:01 +00002542def : ARMPat<(ARMcmpZ GPR:$src, so_imm_neg:$imm),
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00002543 (CMNzri GPR:$src, so_imm_neg:$imm)>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00002544
Evan Cheng218977b2010-07-13 19:27:42 +00002545// Pseudo i64 compares for some floating point compares.
2546let usesCustomInserter = 1, isBranch = 1, isTerminator = 1,
2547 Defs = [CPSR] in {
2548def BCCi64 : PseudoInst<(outs),
Jim Grosbachc5ed0132010-08-17 18:39:16 +00002549 (ins i32imm:$cc, GPR:$lhs1, GPR:$lhs2, GPR:$rhs1, GPR:$rhs2, brtarget:$dst),
Jim Grosbachadde5da2010-10-01 23:09:33 +00002550 IIC_Br, "",
Evan Cheng218977b2010-07-13 19:27:42 +00002551 [(ARMBcci64 imm:$cc, GPR:$lhs1, GPR:$lhs2, GPR:$rhs1, GPR:$rhs2, bb:$dst)]>;
2552
2553def BCCZi64 : PseudoInst<(outs),
Jim Grosbachadde5da2010-10-01 23:09:33 +00002554 (ins i32imm:$cc, GPR:$lhs1, GPR:$lhs2, brtarget:$dst), IIC_Br, "",
Evan Cheng218977b2010-07-13 19:27:42 +00002555 [(ARMBcci64 imm:$cc, GPR:$lhs1, GPR:$lhs2, 0, 0, bb:$dst)]>;
2556} // usesCustomInserter
2557
Rafael Espindolae5bbd6d2006-10-07 14:24:52 +00002558
Evan Chenga8e29892007-01-19 07:51:42 +00002559// Conditional moves
Evan Chengc85e8322007-07-05 07:13:32 +00002560// FIXME: should be able to write a pattern for ARMcmov, but can't use
Jim Grosbach64171712010-02-16 21:07:46 +00002561// a two-value operand where a dag node expects two operands. :(
Jim Grosbach3bbdcea2010-10-07 00:42:42 +00002562// FIXME: These should all be pseudo-instructions that get expanded to
2563// the normal MOV instructions. That would fix the dependency on
2564// special casing them in tblgen.
Owen Andersonf523e472010-09-23 23:45:25 +00002565let neverHasSideEffects = 1 in {
Jim Grosbach89c898f2010-10-13 00:50:27 +00002566def MOVCCr : AI1<0b1101, (outs GPR:$Rd), (ins GPR:$false, GPR:$Rm), DPFrm,
2567 IIC_iCMOVr, "mov", "\t$Rd, $Rm",
2568 [/*(set GPR:$Rd, (ARMcmov GPR:$false, GPR:$Rm, imm:$cc, CCR:$ccr))*/]>,
2569 RegConstraint<"$false = $Rd">, UnaryDP {
2570 bits<4> Rd;
2571 bits<4> Rm;
2572
2573 let Inst{11-4} = 0b00000000;
2574 let Inst{25} = 0;
2575 let Inst{3-0} = Rm;
2576 let Inst{15-12} = Rd;
Johnny Chen04301522009-11-07 00:54:36 +00002577 let Inst{11-4} = 0b00000000;
Bob Wilson8e86b512009-10-14 19:00:24 +00002578 let Inst{25} = 0;
2579}
Rafael Espindola493a7fc2006-10-10 20:38:57 +00002580
Evan Chengd87293c2008-11-06 08:47:38 +00002581def MOVCCs : AI1<0b1101, (outs GPR:$dst),
David Goodwin5d598aa2009-08-19 18:00:44 +00002582 (ins GPR:$false, so_reg:$true), DPSoRegFrm, IIC_iCMOVsr,
Evan Cheng162e3092009-10-26 23:45:59 +00002583 "mov", "\t$dst, $true",
Evan Chengc85e8322007-07-05 07:13:32 +00002584 [/*(set GPR:$dst, (ARMcmov GPR:$false, so_reg:$true, imm:$cc, CCR:$ccr))*/]>,
Bob Wilson8e86b512009-10-14 19:00:24 +00002585 RegConstraint<"$false = $dst">, UnaryDP {
Bob Wilson8e86b512009-10-14 19:00:24 +00002586 let Inst{25} = 0;
2587}
Rafael Espindola2dc0f2b2006-10-09 17:50:29 +00002588
Jim Grosbach3bbdcea2010-10-07 00:42:42 +00002589def MOVCCi16 : AI1<0b1000, (outs GPR:$dst), (ins GPR:$false, i32imm:$src),
2590 DPFrm, IIC_iMOVi,
2591 "movw", "\t$dst, $src",
2592 []>,
2593 RegConstraint<"$false = $dst">, Requires<[IsARM, HasV6T2]>,
2594 UnaryDP {
2595 let Inst{20} = 0;
2596 let Inst{25} = 1;
2597}
2598
Evan Chengd87293c2008-11-06 08:47:38 +00002599def MOVCCi : AI1<0b1101, (outs GPR:$dst),
David Goodwin5d598aa2009-08-19 18:00:44 +00002600 (ins GPR:$false, so_imm:$true), DPFrm, IIC_iCMOVi,
Evan Cheng162e3092009-10-26 23:45:59 +00002601 "mov", "\t$dst, $true",
Evan Chengc85e8322007-07-05 07:13:32 +00002602 [/*(set GPR:$dst, (ARMcmov GPR:$false, so_imm:$true, imm:$cc, CCR:$ccr))*/]>,
Evan Cheng7995ef32009-09-09 01:47:07 +00002603 RegConstraint<"$false = $dst">, UnaryDP {
Bob Wilson8e86b512009-10-14 19:00:24 +00002604 let Inst{25} = 1;
Evan Cheng7995ef32009-09-09 01:47:07 +00002605}
Owen Andersonf523e472010-09-23 23:45:25 +00002606} // neverHasSideEffects
Rafael Espindolad9ae7782006-10-07 13:46:42 +00002607
Jim Grosbach3728e962009-12-10 00:11:09 +00002608//===----------------------------------------------------------------------===//
2609// Atomic operations intrinsics
2610//
2611
2612// memory barriers protect the atomic sequences
Jim Grosbachf6b28622009-12-14 18:31:20 +00002613let hasSideEffects = 1 in {
Johnny Chen7def14f2010-08-11 23:35:12 +00002614def DMBsy : AInoP<(outs), (ins), MiscFrm, NoItinerary, "dmb", "",
Evan Chengee349872010-08-11 06:36:31 +00002615 [(ARMMemBarrier)]>, Requires<[IsARM, HasDB]> {
Jim Grosbachcbd77d22009-12-10 18:35:32 +00002616 let Inst{31-4} = 0xf57ff05;
2617 // FIXME: add support for options other than a full system DMB
Johnny Chenfd6037d2010-02-18 00:19:08 +00002618 // See DMB disassembly-only variants below.
Jim Grosbachcbd77d22009-12-10 18:35:32 +00002619 let Inst{3-0} = 0b1111;
2620}
Jim Grosbach3728e962009-12-10 00:11:09 +00002621
Johnny Chen7def14f2010-08-11 23:35:12 +00002622def DSBsy : AInoP<(outs), (ins), MiscFrm, NoItinerary, "dsb", "",
Evan Chengee349872010-08-11 06:36:31 +00002623 [(ARMSyncBarrier)]>, Requires<[IsARM, HasDB]> {
Jim Grosbachcbd77d22009-12-10 18:35:32 +00002624 let Inst{31-4} = 0xf57ff04;
2625 // FIXME: add support for options other than a full system DSB
Johnny Chenfd6037d2010-02-18 00:19:08 +00002626 // See DSB disassembly-only variants below.
Jim Grosbachcbd77d22009-12-10 18:35:32 +00002627 let Inst{3-0} = 0b1111;
2628}
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00002629
Johnny Chen7def14f2010-08-11 23:35:12 +00002630def DMB_MCR : AInoP<(outs), (ins GPR:$zero), MiscFrm, NoItinerary,
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00002631 "mcr", "\tp15, 0, $zero, c7, c10, 5",
Evan Cheng11db0682010-08-11 06:22:01 +00002632 [(ARMMemBarrierMCR GPR:$zero)]>,
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00002633 Requires<[IsARM, HasV6]> {
2634 // FIXME: add support for options other than a full system DMB
2635 // FIXME: add encoding
2636}
2637
Johnny Chen7def14f2010-08-11 23:35:12 +00002638def DSB_MCR : AInoP<(outs), (ins GPR:$zero), MiscFrm, NoItinerary,
Jim Grosbach80dd1252009-12-14 21:33:32 +00002639 "mcr", "\tp15, 0, $zero, c7, c10, 4",
Evan Cheng11db0682010-08-11 06:22:01 +00002640 [(ARMSyncBarrierMCR GPR:$zero)]>,
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00002641 Requires<[IsARM, HasV6]> {
2642 // FIXME: add support for options other than a full system DSB
2643 // FIXME: add encoding
2644}
Jim Grosbach3728e962009-12-10 00:11:09 +00002645}
Rafael Espindola4b20fbc2006-10-10 12:56:00 +00002646
Johnny Chen1adc40c2010-08-12 20:46:17 +00002647// Memory Barrier Operations Variants -- for disassembly only
2648
2649def memb_opt : Operand<i32> {
2650 let PrintMethod = "printMemBOption";
Johnny Chenfd6037d2010-02-18 00:19:08 +00002651}
2652
Johnny Chen1adc40c2010-08-12 20:46:17 +00002653class AMBI<bits<4> op7_4, string opc>
2654 : AInoP<(outs), (ins memb_opt:$opt), MiscFrm, NoItinerary, opc, "\t$opt",
2655 [/* For disassembly only; pattern left blank */]>,
2656 Requires<[IsARM, HasDB]> {
2657 let Inst{31-8} = 0xf57ff0;
2658 let Inst{7-4} = op7_4;
Johnny Chenfd6037d2010-02-18 00:19:08 +00002659}
2660
2661// These DMB variants are for disassembly only.
Johnny Chen1adc40c2010-08-12 20:46:17 +00002662def DMBvar : AMBI<0b0101, "dmb">;
Johnny Chenfd6037d2010-02-18 00:19:08 +00002663
2664// These DSB variants are for disassembly only.
Johnny Chen1adc40c2010-08-12 20:46:17 +00002665def DSBvar : AMBI<0b0100, "dsb">;
Johnny Chenfd6037d2010-02-18 00:19:08 +00002666
2667// ISB has only full system option -- for disassembly only
Johnny Chen1adc40c2010-08-12 20:46:17 +00002668def ISBsy : AInoP<(outs), (ins), MiscFrm, NoItinerary, "isb", "", []>,
2669 Requires<[IsARM, HasDB]> {
2670 let Inst{31-4} = 0xf57ff06;
Johnny Chenfd6037d2010-02-18 00:19:08 +00002671 let Inst{3-0} = 0b1111;
2672}
2673
Jim Grosbach66869102009-12-11 18:52:41 +00002674let usesCustomInserter = 1 in {
Jim Grosbache801dc42009-12-12 01:40:06 +00002675 let Uses = [CPSR] in {
2676 def ATOMIC_LOAD_ADD_I8 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002677 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002678 [(set GPR:$dst, (atomic_load_add_8 GPR:$ptr, GPR:$incr))]>;
2679 def ATOMIC_LOAD_SUB_I8 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002680 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002681 [(set GPR:$dst, (atomic_load_sub_8 GPR:$ptr, GPR:$incr))]>;
2682 def ATOMIC_LOAD_AND_I8 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002683 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002684 [(set GPR:$dst, (atomic_load_and_8 GPR:$ptr, GPR:$incr))]>;
2685 def ATOMIC_LOAD_OR_I8 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002686 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002687 [(set GPR:$dst, (atomic_load_or_8 GPR:$ptr, GPR:$incr))]>;
2688 def ATOMIC_LOAD_XOR_I8 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002689 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002690 [(set GPR:$dst, (atomic_load_xor_8 GPR:$ptr, GPR:$incr))]>;
2691 def ATOMIC_LOAD_NAND_I8 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002692 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002693 [(set GPR:$dst, (atomic_load_nand_8 GPR:$ptr, GPR:$incr))]>;
2694 def ATOMIC_LOAD_ADD_I16 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002695 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002696 [(set GPR:$dst, (atomic_load_add_16 GPR:$ptr, GPR:$incr))]>;
2697 def ATOMIC_LOAD_SUB_I16 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002698 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002699 [(set GPR:$dst, (atomic_load_sub_16 GPR:$ptr, GPR:$incr))]>;
2700 def ATOMIC_LOAD_AND_I16 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002701 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002702 [(set GPR:$dst, (atomic_load_and_16 GPR:$ptr, GPR:$incr))]>;
2703 def ATOMIC_LOAD_OR_I16 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002704 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002705 [(set GPR:$dst, (atomic_load_or_16 GPR:$ptr, GPR:$incr))]>;
2706 def ATOMIC_LOAD_XOR_I16 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002707 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002708 [(set GPR:$dst, (atomic_load_xor_16 GPR:$ptr, GPR:$incr))]>;
2709 def ATOMIC_LOAD_NAND_I16 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002710 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002711 [(set GPR:$dst, (atomic_load_nand_16 GPR:$ptr, GPR:$incr))]>;
2712 def ATOMIC_LOAD_ADD_I32 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002713 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002714 [(set GPR:$dst, (atomic_load_add_32 GPR:$ptr, GPR:$incr))]>;
2715 def ATOMIC_LOAD_SUB_I32 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002716 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002717 [(set GPR:$dst, (atomic_load_sub_32 GPR:$ptr, GPR:$incr))]>;
2718 def ATOMIC_LOAD_AND_I32 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002719 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002720 [(set GPR:$dst, (atomic_load_and_32 GPR:$ptr, GPR:$incr))]>;
2721 def ATOMIC_LOAD_OR_I32 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002722 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002723 [(set GPR:$dst, (atomic_load_or_32 GPR:$ptr, GPR:$incr))]>;
2724 def ATOMIC_LOAD_XOR_I32 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002725 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002726 [(set GPR:$dst, (atomic_load_xor_32 GPR:$ptr, GPR:$incr))]>;
2727 def ATOMIC_LOAD_NAND_I32 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002728 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002729 [(set GPR:$dst, (atomic_load_nand_32 GPR:$ptr, GPR:$incr))]>;
2730
2731 def ATOMIC_SWAP_I8 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002732 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002733 [(set GPR:$dst, (atomic_swap_8 GPR:$ptr, GPR:$new))]>;
2734 def ATOMIC_SWAP_I16 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002735 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002736 [(set GPR:$dst, (atomic_swap_16 GPR:$ptr, GPR:$new))]>;
2737 def ATOMIC_SWAP_I32 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002738 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002739 [(set GPR:$dst, (atomic_swap_32 GPR:$ptr, GPR:$new))]>;
2740
Jim Grosbache801dc42009-12-12 01:40:06 +00002741 def ATOMIC_CMP_SWAP_I8 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002742 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002743 [(set GPR:$dst, (atomic_cmp_swap_8 GPR:$ptr, GPR:$old, GPR:$new))]>;
2744 def ATOMIC_CMP_SWAP_I16 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002745 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002746 [(set GPR:$dst, (atomic_cmp_swap_16 GPR:$ptr, GPR:$old, GPR:$new))]>;
2747 def ATOMIC_CMP_SWAP_I32 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002748 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002749 [(set GPR:$dst, (atomic_cmp_swap_32 GPR:$ptr, GPR:$old, GPR:$new))]>;
2750}
Jim Grosbach5278eb82009-12-11 01:42:04 +00002751}
2752
2753let mayLoad = 1 in {
2754def LDREXB : AIldrex<0b10, (outs GPR:$dest), (ins GPR:$ptr), NoItinerary,
2755 "ldrexb", "\t$dest, [$ptr]",
2756 []>;
2757def LDREXH : AIldrex<0b11, (outs GPR:$dest), (ins GPR:$ptr), NoItinerary,
2758 "ldrexh", "\t$dest, [$ptr]",
2759 []>;
2760def LDREX : AIldrex<0b00, (outs GPR:$dest), (ins GPR:$ptr), NoItinerary,
2761 "ldrex", "\t$dest, [$ptr]",
2762 []>;
Johnny Chenc4747962009-12-14 21:01:46 +00002763def LDREXD : AIldrex<0b01, (outs GPR:$dest, GPR:$dest2), (ins GPR:$ptr),
Jim Grosbachd7d72d62009-12-14 17:02:55 +00002764 NoItinerary,
2765 "ldrexd", "\t$dest, $dest2, [$ptr]",
2766 []>;
Jim Grosbach5278eb82009-12-11 01:42:04 +00002767}
2768
Jim Grosbach587b0722009-12-16 19:44:06 +00002769let mayStore = 1, Constraints = "@earlyclobber $success" in {
Jim Grosbach5278eb82009-12-11 01:42:04 +00002770def STREXB : AIstrex<0b10, (outs GPR:$success), (ins GPR:$src, GPR:$ptr),
Jim Grosbachd7d72d62009-12-14 17:02:55 +00002771 NoItinerary,
Jim Grosbach5278eb82009-12-11 01:42:04 +00002772 "strexb", "\t$success, $src, [$ptr]",
2773 []>;
2774def STREXH : AIstrex<0b11, (outs GPR:$success), (ins GPR:$src, GPR:$ptr),
2775 NoItinerary,
2776 "strexh", "\t$success, $src, [$ptr]",
2777 []>;
2778def STREX : AIstrex<0b00, (outs GPR:$success), (ins GPR:$src, GPR:$ptr),
Jim Grosbachd7d72d62009-12-14 17:02:55 +00002779 NoItinerary,
Jim Grosbach5278eb82009-12-11 01:42:04 +00002780 "strex", "\t$success, $src, [$ptr]",
2781 []>;
Johnny Chenc4747962009-12-14 21:01:46 +00002782def STREXD : AIstrex<0b01, (outs GPR:$success),
Jim Grosbachd7d72d62009-12-14 17:02:55 +00002783 (ins GPR:$src, GPR:$src2, GPR:$ptr),
2784 NoItinerary,
2785 "strexd", "\t$success, $src, $src2, [$ptr]",
2786 []>;
Jim Grosbach5278eb82009-12-11 01:42:04 +00002787}
2788
Johnny Chenb9436272010-02-17 22:37:58 +00002789// Clear-Exclusive is for disassembly only.
2790def CLREX : AXI<(outs), (ins), MiscFrm, NoItinerary, "clrex",
2791 [/* For disassembly only; pattern left blank */]>,
2792 Requires<[IsARM, HasV7]> {
2793 let Inst{31-20} = 0xf57;
2794 let Inst{7-4} = 0b0001;
2795}
2796
Johnny Chenb3e1bf52010-02-12 20:48:24 +00002797// SWP/SWPB are deprecated in V6/V7 and for disassembly only.
2798let mayLoad = 1 in {
2799def SWP : AI<(outs GPR:$dst), (ins GPR:$src, GPR:$ptr), LdStExFrm, NoItinerary,
2800 "swp", "\t$dst, $src, [$ptr]",
2801 [/* For disassembly only; pattern left blank */]> {
2802 let Inst{27-23} = 0b00010;
2803 let Inst{22} = 0; // B = 0
2804 let Inst{21-20} = 0b00;
2805 let Inst{7-4} = 0b1001;
2806}
2807
2808def SWPB : AI<(outs GPR:$dst), (ins GPR:$src, GPR:$ptr), LdStExFrm, NoItinerary,
2809 "swpb", "\t$dst, $src, [$ptr]",
2810 [/* For disassembly only; pattern left blank */]> {
2811 let Inst{27-23} = 0b00010;
2812 let Inst{22} = 1; // B = 1
2813 let Inst{21-20} = 0b00;
2814 let Inst{7-4} = 0b1001;
2815}
2816}
2817
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00002818//===----------------------------------------------------------------------===//
2819// TLS Instructions
2820//
2821
2822// __aeabi_read_tp preserves the registers r1-r3.
Evan Cheng13ab0202007-07-10 18:08:01 +00002823let isCall = 1,
2824 Defs = [R0, R12, LR, CPSR] in {
David Goodwin8b7d7ad2009-08-06 16:52:47 +00002825 def TPsoft : ABXI<0b1011, (outs), (ins), IIC_Br,
Evan Cheng162e3092009-10-26 23:45:59 +00002826 "bl\t__aeabi_read_tp",
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00002827 [(set R0, ARMthread_pointer)]>;
2828}
Rafael Espindolac01c87c2006-10-17 20:33:13 +00002829
Evan Chenga8e29892007-01-19 07:51:42 +00002830//===----------------------------------------------------------------------===//
Jim Grosbach0e0da732009-05-12 23:59:14 +00002831// SJLJ Exception handling intrinsics
Jim Grosbach1add6592009-08-13 15:11:43 +00002832// eh_sjlj_setjmp() is an instruction sequence to store the return
Jim Grosbachf9570122009-05-14 00:46:35 +00002833// address and save #0 in R0 for the non-longjmp case.
Jim Grosbach0e0da732009-05-12 23:59:14 +00002834// Since by its nature we may be coming from some other function to get
2835// here, and we're using the stack frame for the containing function to
2836// save/restore registers, we can't keep anything live in regs across
Jim Grosbachf9570122009-05-14 00:46:35 +00002837// the eh_sjlj_setjmp(), else it will almost certainly have been tromped upon
Jim Grosbach0e0da732009-05-12 23:59:14 +00002838// when we get here from a longjmp(). We force everthing out of registers
Jim Grosbachf9570122009-05-14 00:46:35 +00002839// except for our own input by listing the relevant registers in Defs. By
2840// doing so, we also cause the prologue/epilogue code to actively preserve
2841// all of the callee-saved resgisters, which is exactly what we want.
Jim Grosbacha87ded22010-02-08 23:22:00 +00002842// A constant value is passed in $val, and we use the location as a scratch.
2843let Defs =
Jim Grosbachf35d2162009-08-13 16:59:44 +00002844 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR, D0,
2845 D1, D2, D3, D4, D5, D6, D7, D8, D9, D10, D11, D12, D13, D14, D15,
Evan Cheng0531d042009-07-29 20:10:36 +00002846 D16, D17, D18, D19, D20, D21, D22, D23, D24, D25, D26, D27, D28, D29, D30,
Jim Grosbach5caeff52010-05-28 17:37:40 +00002847 D31 ], hasSideEffects = 1, isBarrier = 1 in {
Jim Grosbacha87ded22010-02-08 23:22:00 +00002848 def Int_eh_sjlj_setjmp : XI<(outs), (ins GPR:$src, GPR:$val),
David Goodwin8b7d7ad2009-08-06 16:52:47 +00002849 AddrModeNone, SizeSpecial, IndexModeNone,
Jim Grosbach71d933a2010-09-30 16:56:53 +00002850 Pseudo, NoItinerary, "", "",
Bob Wilsonec80e262010-04-09 20:41:18 +00002851 [(set R0, (ARMeh_sjlj_setjmp GPR:$src, GPR:$val))]>,
2852 Requires<[IsARM, HasVFP2]>;
2853}
2854
2855let Defs =
Jim Grosbach5caeff52010-05-28 17:37:40 +00002856 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR ],
2857 hasSideEffects = 1, isBarrier = 1 in {
Bob Wilsonec80e262010-04-09 20:41:18 +00002858 def Int_eh_sjlj_setjmp_nofp : XI<(outs), (ins GPR:$src, GPR:$val),
2859 AddrModeNone, SizeSpecial, IndexModeNone,
Jim Grosbach71d933a2010-09-30 16:56:53 +00002860 Pseudo, NoItinerary, "", "",
Bob Wilsonec80e262010-04-09 20:41:18 +00002861 [(set R0, (ARMeh_sjlj_setjmp GPR:$src, GPR:$val))]>,
2862 Requires<[IsARM, NoVFP]>;
Jim Grosbach0e0da732009-05-12 23:59:14 +00002863}
2864
Jim Grosbach5eb19512010-05-22 01:06:18 +00002865// FIXME: Non-Darwin version(s)
2866let isBarrier = 1, hasSideEffects = 1, isTerminator = 1,
2867 Defs = [ R7, LR, SP ] in {
2868def Int_eh_sjlj_longjmp : XI<(outs), (ins GPR:$src, GPR:$scratch),
2869 AddrModeNone, SizeSpecial, IndexModeNone,
Jim Grosbach71d933a2010-09-30 16:56:53 +00002870 Pseudo, NoItinerary, "", "",
Jim Grosbach5eb19512010-05-22 01:06:18 +00002871 [(ARMeh_sjlj_longjmp GPR:$src, GPR:$scratch)]>,
2872 Requires<[IsARM, IsDarwin]>;
2873}
2874
Jim Grosbach0e0da732009-05-12 23:59:14 +00002875//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +00002876// Non-Instruction Patterns
2877//
Rafael Espindola5aca9272006-10-07 14:03:39 +00002878
Evan Chenga8e29892007-01-19 07:51:42 +00002879// Large immediate handling.
Rafael Espindola0505be02006-10-16 21:10:32 +00002880
Evan Chenga8e29892007-01-19 07:51:42 +00002881// Two piece so_imms.
Evan Cheng5be39222010-09-24 22:03:46 +00002882// FIXME: Expand this in ARMExpandPseudoInsts.
2883// FIXME: Remove this when we can do generalized remat.
Dan Gohmand45eddd2007-06-26 00:48:07 +00002884let isReMaterializable = 1 in
Jim Grosbach64171712010-02-16 21:07:46 +00002885def MOVi2pieces : AI1x2<(outs GPR:$dst), (ins so_imm2part:$src),
Evan Cheng5be39222010-09-24 22:03:46 +00002886 Pseudo, IIC_iMOVix2,
Evan Cheng162e3092009-10-26 23:45:59 +00002887 "mov", "\t$dst, $src",
Evan Cheng5adb66a2009-09-28 09:14:39 +00002888 [(set GPR:$dst, so_imm2part:$src)]>,
2889 Requires<[IsARM, NoV6T2]>;
Rafael Espindolaf621abc2006-10-17 13:36:07 +00002890
Evan Chenga8e29892007-01-19 07:51:42 +00002891def : ARMPat<(or GPR:$LHS, so_imm2part:$RHS),
Evan Chenge7cbe412009-07-08 21:03:57 +00002892 (ORRri (ORRri GPR:$LHS, (so_imm2part_1 imm:$RHS)),
2893 (so_imm2part_2 imm:$RHS))>;
Evan Chenga8e29892007-01-19 07:51:42 +00002894def : ARMPat<(xor GPR:$LHS, so_imm2part:$RHS),
Evan Chenge7cbe412009-07-08 21:03:57 +00002895 (EORri (EORri GPR:$LHS, (so_imm2part_1 imm:$RHS)),
2896 (so_imm2part_2 imm:$RHS))>;
Jim Grosbach65b7f3a2009-10-21 20:44:34 +00002897def : ARMPat<(add GPR:$LHS, so_imm2part:$RHS),
2898 (ADDri (ADDri GPR:$LHS, (so_imm2part_1 imm:$RHS)),
2899 (so_imm2part_2 imm:$RHS))>;
Jim Grosbach15e6ef82009-11-23 20:35:53 +00002900def : ARMPat<(add GPR:$LHS, so_neg_imm2part:$RHS),
2901 (SUBri (SUBri GPR:$LHS, (so_neg_imm2part_1 imm:$RHS)),
2902 (so_neg_imm2part_2 imm:$RHS))>;
Rafael Espindolaf621abc2006-10-17 13:36:07 +00002903
Evan Cheng5adb66a2009-09-28 09:14:39 +00002904// 32-bit immediate using movw + movt.
Chris Lattner017d9472009-10-20 00:40:56 +00002905// This is a single pseudo instruction, the benefit is that it can be remat'd
2906// as a single unit instead of having to handle reg inputs.
2907// FIXME: Remove this when we can do generalized remat.
Evan Cheng5adb66a2009-09-28 09:14:39 +00002908let isReMaterializable = 1 in
Jim Grosbach3c38f962010-10-06 22:01:26 +00002909def MOVi32imm : PseudoInst<(outs GPR:$dst), (ins i32imm:$src), IIC_iMOVix2, "",
2910 [(set GPR:$dst, (i32 imm:$src))]>,
2911 Requires<[IsARM, HasV6T2]>;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002912
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +00002913// ConstantPool, GlobalAddress, and JumpTable
2914def : ARMPat<(ARMWrapper tglobaladdr :$dst), (LEApcrel tglobaladdr :$dst)>,
2915 Requires<[IsARM, DontUseMovt]>;
2916def : ARMPat<(ARMWrapper tconstpool :$dst), (LEApcrel tconstpool :$dst)>;
2917def : ARMPat<(ARMWrapper tglobaladdr :$dst), (MOVi32imm tglobaladdr :$dst)>,
2918 Requires<[IsARM, UseMovt]>;
2919def : ARMPat<(ARMWrapperJT tjumptable:$dst, imm:$id),
2920 (LEApcrelJT tjumptable:$dst, imm:$id)>;
2921
Evan Chenga8e29892007-01-19 07:51:42 +00002922// TODO: add,sub,and, 3-instr forms?
Rafael Espindola0505be02006-10-16 21:10:32 +00002923
Dale Johannesen51e28e62010-06-03 21:09:53 +00002924// Tail calls
Dale Johannesen38d5f042010-06-15 22:24:08 +00002925def : ARMPat<(ARMtcret tcGPR:$dst),
2926 (TCRETURNri tcGPR:$dst)>, Requires<[IsDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00002927
2928def : ARMPat<(ARMtcret (i32 tglobaladdr:$dst)),
2929 (TCRETURNdi texternalsym:$dst)>, Requires<[IsDarwin]>;
2930
2931def : ARMPat<(ARMtcret (i32 texternalsym:$dst)),
2932 (TCRETURNdi texternalsym:$dst)>, Requires<[IsDarwin]>;
2933
Dale Johannesen38d5f042010-06-15 22:24:08 +00002934def : ARMPat<(ARMtcret tcGPR:$dst),
2935 (TCRETURNriND tcGPR:$dst)>, Requires<[IsNotDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00002936
2937def : ARMPat<(ARMtcret (i32 tglobaladdr:$dst)),
2938 (TCRETURNdiND texternalsym:$dst)>, Requires<[IsNotDarwin]>;
2939
2940def : ARMPat<(ARMtcret (i32 texternalsym:$dst)),
2941 (TCRETURNdiND texternalsym:$dst)>, Requires<[IsNotDarwin]>;
Rafael Espindola24357862006-10-19 17:05:03 +00002942
Evan Chenga8e29892007-01-19 07:51:42 +00002943// Direct calls
Bob Wilson54fc1242009-06-22 21:01:46 +00002944def : ARMPat<(ARMcall texternalsym:$func), (BL texternalsym:$func)>,
Evan Cheng20a2a0a2009-07-29 21:26:42 +00002945 Requires<[IsARM, IsNotDarwin]>;
Bob Wilson54fc1242009-06-22 21:01:46 +00002946def : ARMPat<(ARMcall texternalsym:$func), (BLr9 texternalsym:$func)>,
Evan Cheng20a2a0a2009-07-29 21:26:42 +00002947 Requires<[IsARM, IsDarwin]>;
Rafael Espindola9dca7ad2006-11-01 14:13:27 +00002948
Evan Chenga8e29892007-01-19 07:51:42 +00002949// zextload i1 -> zextload i8
2950def : ARMPat<(zextloadi1 addrmode2:$addr), (LDRB addrmode2:$addr)>;
Lauro Ramos Venancioa8f9f4a2006-12-26 19:30:42 +00002951
Evan Chenga8e29892007-01-19 07:51:42 +00002952// extload -> zextload
2953def : ARMPat<(extloadi1 addrmode2:$addr), (LDRB addrmode2:$addr)>;
2954def : ARMPat<(extloadi8 addrmode2:$addr), (LDRB addrmode2:$addr)>;
2955def : ARMPat<(extloadi16 addrmode3:$addr), (LDRH addrmode3:$addr)>;
Rafael Espindola9dca7ad2006-11-01 14:13:27 +00002956
Evan Cheng83b5cf02008-11-05 23:22:34 +00002957def : ARMPat<(extloadi8 addrmodepc:$addr), (PICLDRB addrmodepc:$addr)>;
2958def : ARMPat<(extloadi16 addrmodepc:$addr), (PICLDRH addrmodepc:$addr)>;
2959
Evan Cheng34b12d22007-01-19 20:27:35 +00002960// smul* and smla*
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002961def : ARMV5TEPat<(mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
2962 (sra (shl GPR:$b, (i32 16)), (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00002963 (SMULBB GPR:$a, GPR:$b)>;
2964def : ARMV5TEPat<(mul sext_16_node:$a, sext_16_node:$b),
2965 (SMULBB GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002966def : ARMV5TEPat<(mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
2967 (sra GPR:$b, (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00002968 (SMULBT GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002969def : ARMV5TEPat<(mul sext_16_node:$a, (sra GPR:$b, (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00002970 (SMULBT GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002971def : ARMV5TEPat<(mul (sra GPR:$a, (i32 16)),
2972 (sra (shl GPR:$b, (i32 16)), (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00002973 (SMULTB GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002974def : ARMV5TEPat<(mul (sra GPR:$a, (i32 16)), sext_16_node:$b),
Evan Cheng34b12d22007-01-19 20:27:35 +00002975 (SMULTB GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002976def : ARMV5TEPat<(sra (mul GPR:$a, (sra (shl GPR:$b, (i32 16)), (i32 16))),
2977 (i32 16)),
Evan Cheng34b12d22007-01-19 20:27:35 +00002978 (SMULWB GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002979def : ARMV5TEPat<(sra (mul GPR:$a, sext_16_node:$b), (i32 16)),
Evan Cheng34b12d22007-01-19 20:27:35 +00002980 (SMULWB GPR:$a, GPR:$b)>;
2981
2982def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002983 (mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
2984 (sra (shl GPR:$b, (i32 16)), (i32 16)))),
Evan Cheng34b12d22007-01-19 20:27:35 +00002985 (SMLABB GPR:$a, GPR:$b, GPR:$acc)>;
2986def : ARMV5TEPat<(add GPR:$acc,
2987 (mul sext_16_node:$a, sext_16_node:$b)),
2988 (SMLABB GPR:$a, GPR:$b, GPR:$acc)>;
2989def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002990 (mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
2991 (sra GPR:$b, (i32 16)))),
Evan Cheng34b12d22007-01-19 20:27:35 +00002992 (SMLABT GPR:$a, GPR:$b, GPR:$acc)>;
2993def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002994 (mul sext_16_node:$a, (sra GPR:$b, (i32 16)))),
Evan Cheng34b12d22007-01-19 20:27:35 +00002995 (SMLABT GPR:$a, GPR:$b, GPR:$acc)>;
2996def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002997 (mul (sra GPR:$a, (i32 16)),
2998 (sra (shl GPR:$b, (i32 16)), (i32 16)))),
Evan Cheng34b12d22007-01-19 20:27:35 +00002999 (SMLATB GPR:$a, GPR:$b, GPR:$acc)>;
3000def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003001 (mul (sra GPR:$a, (i32 16)), sext_16_node:$b)),
Evan Cheng34b12d22007-01-19 20:27:35 +00003002 (SMLATB GPR:$a, GPR:$b, GPR:$acc)>;
3003def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003004 (sra (mul GPR:$a, (sra (shl GPR:$b, (i32 16)), (i32 16))),
3005 (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00003006 (SMLAWB GPR:$a, GPR:$b, GPR:$acc)>;
3007def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003008 (sra (mul GPR:$a, sext_16_node:$b), (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00003009 (SMLAWB GPR:$a, GPR:$b, GPR:$acc)>;
3010
Evan Chenga8e29892007-01-19 07:51:42 +00003011//===----------------------------------------------------------------------===//
3012// Thumb Support
3013//
3014
3015include "ARMInstrThumb.td"
3016
3017//===----------------------------------------------------------------------===//
Anton Korobeynikov52237112009-06-17 18:13:58 +00003018// Thumb2 Support
3019//
3020
3021include "ARMInstrThumb2.td"
3022
3023//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +00003024// Floating Point Support
3025//
3026
3027include "ARMInstrVFP.td"
Bob Wilson5bafff32009-06-22 23:27:02 +00003028
3029//===----------------------------------------------------------------------===//
3030// Advanced SIMD (NEON) Support
3031//
3032
3033include "ARMInstrNEON.td"
Johnny Chen906d57f2010-02-12 01:44:23 +00003034
3035//===----------------------------------------------------------------------===//
3036// Coprocessor Instructions. For disassembly only.
3037//
3038
3039def CDP : ABI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1,
3040 nohash_imm:$CRd, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2),
3041 NoItinerary, "cdp", "\tp$cop, $opc1, cr$CRd, cr$CRn, cr$CRm, $opc2",
3042 [/* For disassembly only; pattern left blank */]> {
3043 let Inst{4} = 0;
3044}
3045
3046def CDP2 : ABXI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1,
3047 nohash_imm:$CRd, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2),
3048 NoItinerary, "cdp2\tp$cop, $opc1, cr$CRd, cr$CRn, cr$CRm, $opc2",
3049 [/* For disassembly only; pattern left blank */]> {
3050 let Inst{31-28} = 0b1111;
3051 let Inst{4} = 0;
3052}
3053
Johnny Chen64dfb782010-02-16 20:04:27 +00003054class ACI<dag oops, dag iops, string opc, string asm>
3055 : I<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, BrFrm, NoItinerary,
3056 opc, asm, "", [/* For disassembly only; pattern left blank */]> {
3057 let Inst{27-25} = 0b110;
3058}
3059
3060multiclass LdStCop<bits<4> op31_28, bit load, string opc> {
3061
3062 def _OFFSET : ACI<(outs),
3063 (ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr),
3064 opc, "\tp$cop, cr$CRd, $addr"> {
3065 let Inst{31-28} = op31_28;
3066 let Inst{24} = 1; // P = 1
3067 let Inst{21} = 0; // W = 0
3068 let Inst{22} = 0; // D = 0
3069 let Inst{20} = load;
3070 }
3071
3072 def _PRE : ACI<(outs),
3073 (ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr),
3074 opc, "\tp$cop, cr$CRd, $addr!"> {
3075 let Inst{31-28} = op31_28;
3076 let Inst{24} = 1; // P = 1
3077 let Inst{21} = 1; // W = 1
3078 let Inst{22} = 0; // D = 0
3079 let Inst{20} = load;
3080 }
3081
3082 def _POST : ACI<(outs),
3083 (ins nohash_imm:$cop, nohash_imm:$CRd, GPR:$base, am2offset:$offset),
3084 opc, "\tp$cop, cr$CRd, [$base], $offset"> {
3085 let Inst{31-28} = op31_28;
3086 let Inst{24} = 0; // P = 0
3087 let Inst{21} = 1; // W = 1
3088 let Inst{22} = 0; // D = 0
3089 let Inst{20} = load;
3090 }
3091
3092 def _OPTION : ACI<(outs),
3093 (ins nohash_imm:$cop, nohash_imm:$CRd, GPR:$base, i32imm:$option),
3094 opc, "\tp$cop, cr$CRd, [$base], $option"> {
3095 let Inst{31-28} = op31_28;
3096 let Inst{24} = 0; // P = 0
3097 let Inst{23} = 1; // U = 1
3098 let Inst{21} = 0; // W = 0
3099 let Inst{22} = 0; // D = 0
3100 let Inst{20} = load;
3101 }
3102
3103 def L_OFFSET : ACI<(outs),
3104 (ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr),
Johnny Chen2fb10f12010-04-16 19:33:23 +00003105 !strconcat(opc, "l"), "\tp$cop, cr$CRd, $addr"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003106 let Inst{31-28} = op31_28;
3107 let Inst{24} = 1; // P = 1
3108 let Inst{21} = 0; // W = 0
3109 let Inst{22} = 1; // D = 1
3110 let Inst{20} = load;
3111 }
3112
3113 def L_PRE : ACI<(outs),
3114 (ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr),
Johnny Chen2fb10f12010-04-16 19:33:23 +00003115 !strconcat(opc, "l"), "\tp$cop, cr$CRd, $addr!"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003116 let Inst{31-28} = op31_28;
3117 let Inst{24} = 1; // P = 1
3118 let Inst{21} = 1; // W = 1
3119 let Inst{22} = 1; // D = 1
3120 let Inst{20} = load;
3121 }
3122
3123 def L_POST : ACI<(outs),
3124 (ins nohash_imm:$cop, nohash_imm:$CRd, GPR:$base, am2offset:$offset),
Johnny Chen2fb10f12010-04-16 19:33:23 +00003125 !strconcat(opc, "l"), "\tp$cop, cr$CRd, [$base], $offset"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003126 let Inst{31-28} = op31_28;
3127 let Inst{24} = 0; // P = 0
3128 let Inst{21} = 1; // W = 1
3129 let Inst{22} = 1; // D = 1
3130 let Inst{20} = load;
3131 }
3132
3133 def L_OPTION : ACI<(outs),
3134 (ins nohash_imm:$cop, nohash_imm:$CRd, GPR:$base, nohash_imm:$option),
Johnny Chen2fb10f12010-04-16 19:33:23 +00003135 !strconcat(opc, "l"), "\tp$cop, cr$CRd, [$base], $option"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003136 let Inst{31-28} = op31_28;
3137 let Inst{24} = 0; // P = 0
3138 let Inst{23} = 1; // U = 1
3139 let Inst{21} = 0; // W = 0
3140 let Inst{22} = 1; // D = 1
3141 let Inst{20} = load;
3142 }
3143}
3144
3145defm LDC : LdStCop<{?,?,?,?}, 1, "ldc">;
3146defm LDC2 : LdStCop<0b1111, 1, "ldc2">;
3147defm STC : LdStCop<{?,?,?,?}, 0, "stc">;
3148defm STC2 : LdStCop<0b1111, 0, "stc2">;
3149
Johnny Chen906d57f2010-02-12 01:44:23 +00003150def MCR : ABI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1,
3151 GPR:$Rt, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2),
3152 NoItinerary, "mcr", "\tp$cop, $opc1, $Rt, cr$CRn, cr$CRm, $opc2",
3153 [/* For disassembly only; pattern left blank */]> {
3154 let Inst{20} = 0;
3155 let Inst{4} = 1;
3156}
3157
3158def MCR2 : ABXI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1,
3159 GPR:$Rt, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2),
3160 NoItinerary, "mcr2\tp$cop, $opc1, $Rt, cr$CRn, cr$CRm, $opc2",
3161 [/* For disassembly only; pattern left blank */]> {
3162 let Inst{31-28} = 0b1111;
3163 let Inst{20} = 0;
3164 let Inst{4} = 1;
3165}
3166
3167def MRC : ABI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1,
3168 GPR:$Rt, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2),
3169 NoItinerary, "mrc", "\tp$cop, $opc1, $Rt, cr$CRn, cr$CRm, $opc2",
3170 [/* For disassembly only; pattern left blank */]> {
3171 let Inst{20} = 1;
3172 let Inst{4} = 1;
3173}
3174
3175def MRC2 : ABXI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1,
3176 GPR:$Rt, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2),
3177 NoItinerary, "mrc2\tp$cop, $opc1, $Rt, cr$CRn, cr$CRm, $opc2",
3178 [/* For disassembly only; pattern left blank */]> {
3179 let Inst{31-28} = 0b1111;
3180 let Inst{20} = 1;
3181 let Inst{4} = 1;
3182}
3183
3184def MCRR : ABI<0b1100, (outs), (ins nohash_imm:$cop, i32imm:$opc,
3185 GPR:$Rt, GPR:$Rt2, nohash_imm:$CRm),
3186 NoItinerary, "mcrr", "\tp$cop, $opc, $Rt, $Rt2, cr$CRm",
3187 [/* For disassembly only; pattern left blank */]> {
3188 let Inst{23-20} = 0b0100;
3189}
3190
3191def MCRR2 : ABXI<0b1100, (outs), (ins nohash_imm:$cop, i32imm:$opc,
3192 GPR:$Rt, GPR:$Rt2, nohash_imm:$CRm),
3193 NoItinerary, "mcrr2\tp$cop, $opc, $Rt, $Rt2, cr$CRm",
3194 [/* For disassembly only; pattern left blank */]> {
3195 let Inst{31-28} = 0b1111;
3196 let Inst{23-20} = 0b0100;
3197}
3198
3199def MRRC : ABI<0b1100, (outs), (ins nohash_imm:$cop, i32imm:$opc,
3200 GPR:$Rt, GPR:$Rt2, nohash_imm:$CRm),
3201 NoItinerary, "mrrc", "\tp$cop, $opc, $Rt, $Rt2, cr$CRm",
3202 [/* For disassembly only; pattern left blank */]> {
3203 let Inst{23-20} = 0b0101;
3204}
3205
3206def MRRC2 : ABXI<0b1100, (outs), (ins nohash_imm:$cop, i32imm:$opc,
3207 GPR:$Rt, GPR:$Rt2, nohash_imm:$CRm),
3208 NoItinerary, "mrrc2\tp$cop, $opc, $Rt, $Rt2, cr$CRm",
3209 [/* For disassembly only; pattern left blank */]> {
3210 let Inst{31-28} = 0b1111;
3211 let Inst{23-20} = 0b0101;
3212}
3213
Johnny Chenb98e1602010-02-12 18:55:33 +00003214//===----------------------------------------------------------------------===//
3215// Move between special register and ARM core register -- for disassembly only
3216//
3217
3218def MRS : ABI<0b0001,(outs GPR:$dst),(ins), NoItinerary, "mrs", "\t$dst, cpsr",
3219 [/* For disassembly only; pattern left blank */]> {
3220 let Inst{23-20} = 0b0000;
3221 let Inst{7-4} = 0b0000;
3222}
3223
3224def MRSsys : ABI<0b0001,(outs GPR:$dst),(ins), NoItinerary,"mrs","\t$dst, spsr",
3225 [/* For disassembly only; pattern left blank */]> {
3226 let Inst{23-20} = 0b0100;
3227 let Inst{7-4} = 0b0000;
3228}
3229
Johnny Chendd0f3cf2010-03-10 18:59:38 +00003230def MSR : ABI<0b0001, (outs), (ins GPR:$src, msr_mask:$mask), NoItinerary,
3231 "msr", "\tcpsr$mask, $src",
Johnny Chenb98e1602010-02-12 18:55:33 +00003232 [/* For disassembly only; pattern left blank */]> {
3233 let Inst{23-20} = 0b0010;
3234 let Inst{7-4} = 0b0000;
3235}
3236
Johnny Chendd0f3cf2010-03-10 18:59:38 +00003237def MSRi : ABI<0b0011, (outs), (ins so_imm:$a, msr_mask:$mask), NoItinerary,
3238 "msr", "\tcpsr$mask, $a",
Johnny Chen64dfb782010-02-16 20:04:27 +00003239 [/* For disassembly only; pattern left blank */]> {
3240 let Inst{23-20} = 0b0010;
3241 let Inst{7-4} = 0b0000;
3242}
3243
Johnny Chendd0f3cf2010-03-10 18:59:38 +00003244def MSRsys : ABI<0b0001, (outs), (ins GPR:$src, msr_mask:$mask), NoItinerary,
3245 "msr", "\tspsr$mask, $src",
Johnny Chen64dfb782010-02-16 20:04:27 +00003246 [/* For disassembly only; pattern left blank */]> {
3247 let Inst{23-20} = 0b0110;
3248 let Inst{7-4} = 0b0000;
3249}
3250
Johnny Chendd0f3cf2010-03-10 18:59:38 +00003251def MSRsysi : ABI<0b0011, (outs), (ins so_imm:$a, msr_mask:$mask), NoItinerary,
3252 "msr", "\tspsr$mask, $a",
Johnny Chenb98e1602010-02-12 18:55:33 +00003253 [/* For disassembly only; pattern left blank */]> {
3254 let Inst{23-20} = 0b0110;
3255 let Inst{7-4} = 0b0000;
3256}