blob: c105759ff7015ca9b80fcff809f320b38c6e95e3 [file] [log] [blame]
Misha Brukman2a8350a2005-02-05 02:24:26 +00001//===- AlphaInstrInfo.cpp - Alpha Instruction Information -------*- C++ -*-===//
Misha Brukman4633f1c2005-04-21 23:13:11 +00002//
Andrew Lenharth304d0f32005-01-22 23:41:55 +00003// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Misha Brukman4633f1c2005-04-21 23:13:11 +00007//
Andrew Lenharth304d0f32005-01-22 23:41:55 +00008//===----------------------------------------------------------------------===//
9//
10// This file contains the Alpha implementation of the TargetInstrInfo class.
11//
12//===----------------------------------------------------------------------===//
13
14#include "Alpha.h"
15#include "AlphaInstrInfo.h"
Dan Gohman99114052009-06-03 20:30:14 +000016#include "AlphaMachineFunctionInfo.h"
Dan Gohman99114052009-06-03 20:30:14 +000017#include "llvm/CodeGen/MachineRegisterInfo.h"
Owen Anderson718cb662007-09-07 04:06:50 +000018#include "llvm/ADT/STLExtras.h"
Dan Gohmand68a0762009-01-05 17:59:02 +000019#include "llvm/ADT/SmallVector.h"
Andrew Lenharth304d0f32005-01-22 23:41:55 +000020#include "llvm/CodeGen/MachineInstrBuilder.h"
Torok Edwin804e0fe2009-07-08 19:04:27 +000021#include "llvm/Support/ErrorHandling.h"
Evan Cheng22fee2d2011-06-28 20:07:07 +000022
23#define GET_INSTRINFO_MC_DESC
Evan Cheng4db3cff2011-07-01 17:57:27 +000024#define GET_INSTRINFO_CTOR
Evan Cheng22fee2d2011-06-28 20:07:07 +000025#include "AlphaGenInstrInfo.inc"
Andrew Lenharth304d0f32005-01-22 23:41:55 +000026using namespace llvm;
27
28AlphaInstrInfo::AlphaInstrInfo()
Evan Cheng4db3cff2011-07-01 17:57:27 +000029 : AlphaGenInstrInfo(Alpha::ADJUSTSTACKDOWN, Alpha::ADJUSTSTACKUP),
30 RI(*this) {
31}
Andrew Lenharth304d0f32005-01-22 23:41:55 +000032
33
Chris Lattner40839602006-02-02 20:12:32 +000034unsigned
Dan Gohmancbad42c2008-11-18 19:49:32 +000035AlphaInstrInfo::isLoadFromStackSlot(const MachineInstr *MI,
36 int &FrameIndex) const {
Chris Lattner40839602006-02-02 20:12:32 +000037 switch (MI->getOpcode()) {
38 case Alpha::LDL:
39 case Alpha::LDQ:
40 case Alpha::LDBU:
41 case Alpha::LDWU:
42 case Alpha::LDS:
43 case Alpha::LDT:
Dan Gohmand735b802008-10-03 15:45:36 +000044 if (MI->getOperand(1).isFI()) {
Chris Lattner8aa797a2007-12-30 23:10:15 +000045 FrameIndex = MI->getOperand(1).getIndex();
Chris Lattner40839602006-02-02 20:12:32 +000046 return MI->getOperand(0).getReg();
47 }
48 break;
49 }
50 return 0;
51}
52
Andrew Lenharth133d3102006-02-03 03:07:37 +000053unsigned
Dan Gohmancbad42c2008-11-18 19:49:32 +000054AlphaInstrInfo::isStoreToStackSlot(const MachineInstr *MI,
55 int &FrameIndex) const {
Andrew Lenharth133d3102006-02-03 03:07:37 +000056 switch (MI->getOpcode()) {
57 case Alpha::STL:
58 case Alpha::STQ:
59 case Alpha::STB:
60 case Alpha::STW:
61 case Alpha::STS:
62 case Alpha::STT:
Dan Gohmand735b802008-10-03 15:45:36 +000063 if (MI->getOperand(1).isFI()) {
Chris Lattner8aa797a2007-12-30 23:10:15 +000064 FrameIndex = MI->getOperand(1).getIndex();
Andrew Lenharth133d3102006-02-03 03:07:37 +000065 return MI->getOperand(0).getReg();
66 }
67 break;
68 }
69 return 0;
70}
71
Andrew Lenharthf81173f2006-10-31 16:49:55 +000072static bool isAlphaIntCondCode(unsigned Opcode) {
73 switch (Opcode) {
74 case Alpha::BEQ:
75 case Alpha::BNE:
76 case Alpha::BGE:
77 case Alpha::BGT:
78 case Alpha::BLE:
79 case Alpha::BLT:
80 case Alpha::BLBC:
81 case Alpha::BLBS:
82 return true;
83 default:
84 return false;
85 }
86}
87
Owen Anderson44eb65c2008-08-14 22:49:33 +000088unsigned AlphaInstrInfo::InsertBranch(MachineBasicBlock &MBB,
Bill Wendlingd1c321a2009-02-12 00:02:55 +000089 MachineBasicBlock *TBB,
90 MachineBasicBlock *FBB,
Stuart Hastings3bf91252010-06-17 22:43:56 +000091 const SmallVectorImpl<MachineOperand> &Cond,
92 DebugLoc DL) const {
Andrew Lenharthf81173f2006-10-31 16:49:55 +000093 assert(TBB && "InsertBranch must not be told to insert a fallthrough");
94 assert((Cond.size() == 2 || Cond.size() == 0) &&
95 "Alpha branch conditions have two components!");
96
97 // One-way branch.
98 if (FBB == 0) {
99 if (Cond.empty()) // Unconditional branch
Stuart Hastings3bf91252010-06-17 22:43:56 +0000100 BuildMI(&MBB, DL, get(Alpha::BR)).addMBB(TBB);
Andrew Lenharthf81173f2006-10-31 16:49:55 +0000101 else // Conditional branch
102 if (isAlphaIntCondCode(Cond[0].getImm()))
Stuart Hastings3bf91252010-06-17 22:43:56 +0000103 BuildMI(&MBB, DL, get(Alpha::COND_BRANCH_I))
Andrew Lenharthf81173f2006-10-31 16:49:55 +0000104 .addImm(Cond[0].getImm()).addReg(Cond[1].getReg()).addMBB(TBB);
105 else
Stuart Hastings3bf91252010-06-17 22:43:56 +0000106 BuildMI(&MBB, DL, get(Alpha::COND_BRANCH_F))
Andrew Lenharthf81173f2006-10-31 16:49:55 +0000107 .addImm(Cond[0].getImm()).addReg(Cond[1].getReg()).addMBB(TBB);
Evan Chengb5cdaa22007-05-18 00:05:48 +0000108 return 1;
Andrew Lenharthf81173f2006-10-31 16:49:55 +0000109 }
110
111 // Two-way Conditional Branch.
112 if (isAlphaIntCondCode(Cond[0].getImm()))
Stuart Hastings3bf91252010-06-17 22:43:56 +0000113 BuildMI(&MBB, DL, get(Alpha::COND_BRANCH_I))
Andrew Lenharthf81173f2006-10-31 16:49:55 +0000114 .addImm(Cond[0].getImm()).addReg(Cond[1].getReg()).addMBB(TBB);
115 else
Stuart Hastings3bf91252010-06-17 22:43:56 +0000116 BuildMI(&MBB, DL, get(Alpha::COND_BRANCH_F))
Andrew Lenharthf81173f2006-10-31 16:49:55 +0000117 .addImm(Cond[0].getImm()).addReg(Cond[1].getReg()).addMBB(TBB);
Stuart Hastings3bf91252010-06-17 22:43:56 +0000118 BuildMI(&MBB, DL, get(Alpha::BR)).addMBB(FBB);
Evan Chengb5cdaa22007-05-18 00:05:48 +0000119 return 2;
Rafael Espindola3d7d39a2006-10-24 17:07:11 +0000120}
Andrew Lenharthf81173f2006-10-31 16:49:55 +0000121
Jakob Stoklund Olesen99666a32010-07-11 01:08:23 +0000122void AlphaInstrInfo::copyPhysReg(MachineBasicBlock &MBB,
123 MachineBasicBlock::iterator MI, DebugLoc DL,
124 unsigned DestReg, unsigned SrcReg,
125 bool KillSrc) const {
126 if (Alpha::GPRCRegClass.contains(DestReg, SrcReg)) {
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000127 BuildMI(MBB, MI, DL, get(Alpha::BISr), DestReg)
128 .addReg(SrcReg)
Jakob Stoklund Olesen99666a32010-07-11 01:08:23 +0000129 .addReg(SrcReg, getKillRegState(KillSrc));
130 } else if (Alpha::F4RCRegClass.contains(DestReg, SrcReg)) {
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000131 BuildMI(MBB, MI, DL, get(Alpha::CPYSS), DestReg)
132 .addReg(SrcReg)
Jakob Stoklund Olesen99666a32010-07-11 01:08:23 +0000133 .addReg(SrcReg, getKillRegState(KillSrc));
134 } else if (Alpha::F8RCRegClass.contains(DestReg, SrcReg)) {
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000135 BuildMI(MBB, MI, DL, get(Alpha::CPYST), DestReg)
136 .addReg(SrcReg)
Jakob Stoklund Olesen99666a32010-07-11 01:08:23 +0000137 .addReg(SrcReg, getKillRegState(KillSrc));
Owen Andersond10fd972007-12-31 06:32:00 +0000138 } else {
Jakob Stoklund Olesen99666a32010-07-11 01:08:23 +0000139 llvm_unreachable("Attempt to copy register that is not GPR or FPR");
Owen Andersond10fd972007-12-31 06:32:00 +0000140 }
141}
142
Owen Andersonf6372aa2008-01-01 21:11:32 +0000143void
144AlphaInstrInfo::storeRegToStackSlot(MachineBasicBlock &MBB,
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000145 MachineBasicBlock::iterator MI,
146 unsigned SrcReg, bool isKill, int FrameIdx,
Evan Cheng746ad692010-05-06 19:06:44 +0000147 const TargetRegisterClass *RC,
148 const TargetRegisterInfo *TRI) const {
Owen Andersonf6372aa2008-01-01 21:11:32 +0000149 //cerr << "Trying to store " << getPrettyName(SrcReg) << " to "
150 // << FrameIdx << "\n";
151 //BuildMI(MBB, MI, Alpha::WTF, 0).addReg(SrcReg);
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000152
Chris Lattnerc7f3ace2010-04-02 20:16:16 +0000153 DebugLoc DL;
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000154 if (MI != MBB.end()) DL = MI->getDebugLoc();
155
Owen Andersonf6372aa2008-01-01 21:11:32 +0000156 if (RC == Alpha::F4RCRegisterClass)
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000157 BuildMI(MBB, MI, DL, get(Alpha::STS))
Bill Wendling587daed2009-05-13 21:33:08 +0000158 .addReg(SrcReg, getKillRegState(isKill))
Owen Andersonf6372aa2008-01-01 21:11:32 +0000159 .addFrameIndex(FrameIdx).addReg(Alpha::F31);
160 else if (RC == Alpha::F8RCRegisterClass)
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000161 BuildMI(MBB, MI, DL, get(Alpha::STT))
Bill Wendling587daed2009-05-13 21:33:08 +0000162 .addReg(SrcReg, getKillRegState(isKill))
Owen Andersonf6372aa2008-01-01 21:11:32 +0000163 .addFrameIndex(FrameIdx).addReg(Alpha::F31);
164 else if (RC == Alpha::GPRCRegisterClass)
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000165 BuildMI(MBB, MI, DL, get(Alpha::STQ))
Bill Wendling587daed2009-05-13 21:33:08 +0000166 .addReg(SrcReg, getKillRegState(isKill))
Owen Andersonf6372aa2008-01-01 21:11:32 +0000167 .addFrameIndex(FrameIdx).addReg(Alpha::F31);
168 else
Torok Edwinc23197a2009-07-14 16:55:14 +0000169 llvm_unreachable("Unhandled register class");
Owen Andersonf6372aa2008-01-01 21:11:32 +0000170}
171
Owen Andersonf6372aa2008-01-01 21:11:32 +0000172void
173AlphaInstrInfo::loadRegFromStackSlot(MachineBasicBlock &MBB,
174 MachineBasicBlock::iterator MI,
175 unsigned DestReg, int FrameIdx,
Evan Cheng746ad692010-05-06 19:06:44 +0000176 const TargetRegisterClass *RC,
177 const TargetRegisterInfo *TRI) const {
Owen Andersonf6372aa2008-01-01 21:11:32 +0000178 //cerr << "Trying to load " << getPrettyName(DestReg) << " to "
179 // << FrameIdx << "\n";
Chris Lattnerc7f3ace2010-04-02 20:16:16 +0000180 DebugLoc DL;
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000181 if (MI != MBB.end()) DL = MI->getDebugLoc();
182
Owen Andersonf6372aa2008-01-01 21:11:32 +0000183 if (RC == Alpha::F4RCRegisterClass)
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000184 BuildMI(MBB, MI, DL, get(Alpha::LDS), DestReg)
Owen Andersonf6372aa2008-01-01 21:11:32 +0000185 .addFrameIndex(FrameIdx).addReg(Alpha::F31);
186 else if (RC == Alpha::F8RCRegisterClass)
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000187 BuildMI(MBB, MI, DL, get(Alpha::LDT), DestReg)
Owen Andersonf6372aa2008-01-01 21:11:32 +0000188 .addFrameIndex(FrameIdx).addReg(Alpha::F31);
189 else if (RC == Alpha::GPRCRegisterClass)
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000190 BuildMI(MBB, MI, DL, get(Alpha::LDQ), DestReg)
Owen Andersonf6372aa2008-01-01 21:11:32 +0000191 .addFrameIndex(FrameIdx).addReg(Alpha::F31);
192 else
Torok Edwinc23197a2009-07-14 16:55:14 +0000193 llvm_unreachable("Unhandled register class");
Owen Andersonf6372aa2008-01-01 21:11:32 +0000194}
195
Andrew Lenharthf81173f2006-10-31 16:49:55 +0000196static unsigned AlphaRevCondCode(unsigned Opcode) {
197 switch (Opcode) {
198 case Alpha::BEQ: return Alpha::BNE;
199 case Alpha::BNE: return Alpha::BEQ;
200 case Alpha::BGE: return Alpha::BLT;
201 case Alpha::BGT: return Alpha::BLE;
202 case Alpha::BLE: return Alpha::BGT;
203 case Alpha::BLT: return Alpha::BGE;
204 case Alpha::BLBC: return Alpha::BLBS;
205 case Alpha::BLBS: return Alpha::BLBC;
206 case Alpha::FBEQ: return Alpha::FBNE;
207 case Alpha::FBNE: return Alpha::FBEQ;
208 case Alpha::FBGE: return Alpha::FBLT;
209 case Alpha::FBGT: return Alpha::FBLE;
210 case Alpha::FBLE: return Alpha::FBGT;
211 case Alpha::FBLT: return Alpha::FBGE;
212 default:
Torok Edwinc23197a2009-07-14 16:55:14 +0000213 llvm_unreachable("Unknown opcode");
Andrew Lenharthf81173f2006-10-31 16:49:55 +0000214 }
Chris Lattnerd27c9912008-03-30 18:22:13 +0000215 return 0; // Not reached
Andrew Lenharthf81173f2006-10-31 16:49:55 +0000216}
217
218// Branch analysis.
219bool AlphaInstrInfo::AnalyzeBranch(MachineBasicBlock &MBB,MachineBasicBlock *&TBB,
Evan Chengdc54d312009-02-09 07:14:22 +0000220 MachineBasicBlock *&FBB,
221 SmallVectorImpl<MachineOperand> &Cond,
222 bool AllowModify) const {
Andrew Lenharthf81173f2006-10-31 16:49:55 +0000223 // If the block has no terminators, it just falls into the block after it.
224 MachineBasicBlock::iterator I = MBB.end();
Dale Johannesen93d6a7e2010-04-02 01:38:09 +0000225 if (I == MBB.begin())
226 return false;
227 --I;
228 while (I->isDebugValue()) {
229 if (I == MBB.begin())
230 return false;
231 --I;
232 }
233 if (!isUnpredicatedTerminator(I))
Andrew Lenharthf81173f2006-10-31 16:49:55 +0000234 return false;
235
236 // Get the last instruction in the block.
237 MachineInstr *LastInst = I;
238
239 // If there is only one terminator instruction, process it.
Evan Chengbfd2ec42007-06-08 21:59:56 +0000240 if (I == MBB.begin() || !isUnpredicatedTerminator(--I)) {
Andrew Lenharthf81173f2006-10-31 16:49:55 +0000241 if (LastInst->getOpcode() == Alpha::BR) {
Chris Lattner8aa797a2007-12-30 23:10:15 +0000242 TBB = LastInst->getOperand(0).getMBB();
Andrew Lenharthf81173f2006-10-31 16:49:55 +0000243 return false;
244 } else if (LastInst->getOpcode() == Alpha::COND_BRANCH_I ||
245 LastInst->getOpcode() == Alpha::COND_BRANCH_F) {
246 // Block ends with fall-through condbranch.
Chris Lattner8aa797a2007-12-30 23:10:15 +0000247 TBB = LastInst->getOperand(2).getMBB();
Andrew Lenharthf81173f2006-10-31 16:49:55 +0000248 Cond.push_back(LastInst->getOperand(0));
249 Cond.push_back(LastInst->getOperand(1));
250 return false;
251 }
252 // Otherwise, don't know what this is.
253 return true;
254 }
255
256 // Get the instruction before it if it's a terminator.
257 MachineInstr *SecondLastInst = I;
258
259 // If there are three terminators, we don't know what sort of block this is.
260 if (SecondLastInst && I != MBB.begin() &&
Evan Chengbfd2ec42007-06-08 21:59:56 +0000261 isUnpredicatedTerminator(--I))
Andrew Lenharthf81173f2006-10-31 16:49:55 +0000262 return true;
263
264 // If the block ends with Alpha::BR and Alpha::COND_BRANCH_*, handle it.
265 if ((SecondLastInst->getOpcode() == Alpha::COND_BRANCH_I ||
266 SecondLastInst->getOpcode() == Alpha::COND_BRANCH_F) &&
267 LastInst->getOpcode() == Alpha::BR) {
Chris Lattner8aa797a2007-12-30 23:10:15 +0000268 TBB = SecondLastInst->getOperand(2).getMBB();
Andrew Lenharthf81173f2006-10-31 16:49:55 +0000269 Cond.push_back(SecondLastInst->getOperand(0));
270 Cond.push_back(SecondLastInst->getOperand(1));
Chris Lattner8aa797a2007-12-30 23:10:15 +0000271 FBB = LastInst->getOperand(0).getMBB();
Andrew Lenharthf81173f2006-10-31 16:49:55 +0000272 return false;
273 }
274
Dale Johannesen13e8b512007-06-13 17:59:52 +0000275 // If the block ends with two Alpha::BRs, handle it. The second one is not
276 // executed, so remove it.
277 if (SecondLastInst->getOpcode() == Alpha::BR &&
278 LastInst->getOpcode() == Alpha::BR) {
Chris Lattner8aa797a2007-12-30 23:10:15 +0000279 TBB = SecondLastInst->getOperand(0).getMBB();
Dale Johannesen13e8b512007-06-13 17:59:52 +0000280 I = LastInst;
Evan Chengdc54d312009-02-09 07:14:22 +0000281 if (AllowModify)
282 I->eraseFromParent();
Dale Johannesen13e8b512007-06-13 17:59:52 +0000283 return false;
284 }
285
Andrew Lenharthf81173f2006-10-31 16:49:55 +0000286 // Otherwise, can't handle this.
287 return true;
288}
289
Evan Chengb5cdaa22007-05-18 00:05:48 +0000290unsigned AlphaInstrInfo::RemoveBranch(MachineBasicBlock &MBB) const {
Andrew Lenharthf81173f2006-10-31 16:49:55 +0000291 MachineBasicBlock::iterator I = MBB.end();
Evan Chengb5cdaa22007-05-18 00:05:48 +0000292 if (I == MBB.begin()) return 0;
Andrew Lenharthf81173f2006-10-31 16:49:55 +0000293 --I;
Dale Johannesen93d6a7e2010-04-02 01:38:09 +0000294 while (I->isDebugValue()) {
295 if (I == MBB.begin())
296 return 0;
297 --I;
298 }
Andrew Lenharthf81173f2006-10-31 16:49:55 +0000299 if (I->getOpcode() != Alpha::BR &&
300 I->getOpcode() != Alpha::COND_BRANCH_I &&
301 I->getOpcode() != Alpha::COND_BRANCH_F)
Evan Chengb5cdaa22007-05-18 00:05:48 +0000302 return 0;
Andrew Lenharthf81173f2006-10-31 16:49:55 +0000303
304 // Remove the branch.
305 I->eraseFromParent();
306
307 I = MBB.end();
308
Evan Chengb5cdaa22007-05-18 00:05:48 +0000309 if (I == MBB.begin()) return 1;
Andrew Lenharthf81173f2006-10-31 16:49:55 +0000310 --I;
311 if (I->getOpcode() != Alpha::COND_BRANCH_I &&
312 I->getOpcode() != Alpha::COND_BRANCH_F)
Evan Chengb5cdaa22007-05-18 00:05:48 +0000313 return 1;
Andrew Lenharthf81173f2006-10-31 16:49:55 +0000314
315 // Remove the branch.
316 I->eraseFromParent();
Evan Chengb5cdaa22007-05-18 00:05:48 +0000317 return 2;
Andrew Lenharthf81173f2006-10-31 16:49:55 +0000318}
319
320void AlphaInstrInfo::insertNoop(MachineBasicBlock &MBB,
321 MachineBasicBlock::iterator MI) const {
Chris Lattnerc7f3ace2010-04-02 20:16:16 +0000322 DebugLoc DL;
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000323 BuildMI(MBB, MI, DL, get(Alpha::BISr), Alpha::R31)
324 .addReg(Alpha::R31)
Andrew Lenharthf81173f2006-10-31 16:49:55 +0000325 .addReg(Alpha::R31);
326}
327
Andrew Lenharthf81173f2006-10-31 16:49:55 +0000328bool AlphaInstrInfo::
Owen Anderson44eb65c2008-08-14 22:49:33 +0000329ReverseBranchCondition(SmallVectorImpl<MachineOperand> &Cond) const {
Andrew Lenharthf81173f2006-10-31 16:49:55 +0000330 assert(Cond.size() == 2 && "Invalid Alpha branch opcode!");
331 Cond[0].setImm(AlphaRevCondCode(Cond[0].getImm()));
332 return false;
333}
334
Dan Gohman99114052009-06-03 20:30:14 +0000335/// getGlobalBaseReg - Return a virtual register initialized with the
336/// the global base register value. Output instructions required to
337/// initialize the register in the function entry block, if necessary.
338///
339unsigned AlphaInstrInfo::getGlobalBaseReg(MachineFunction *MF) const {
340 AlphaMachineFunctionInfo *AlphaFI = MF->getInfo<AlphaMachineFunctionInfo>();
341 unsigned GlobalBaseReg = AlphaFI->getGlobalBaseReg();
342 if (GlobalBaseReg != 0)
343 return GlobalBaseReg;
344
345 // Insert the set of GlobalBaseReg into the first MBB of the function
346 MachineBasicBlock &FirstMBB = MF->front();
347 MachineBasicBlock::iterator MBBI = FirstMBB.begin();
348 MachineRegisterInfo &RegInfo = MF->getRegInfo();
349 const TargetInstrInfo *TII = MF->getTarget().getInstrInfo();
350
351 GlobalBaseReg = RegInfo.createVirtualRegister(&Alpha::GPRCRegClass);
Jakob Stoklund Olesen3ecf1f02010-07-10 22:43:03 +0000352 BuildMI(FirstMBB, MBBI, DebugLoc(), TII->get(TargetOpcode::COPY),
353 GlobalBaseReg).addReg(Alpha::R29);
Dan Gohman99114052009-06-03 20:30:14 +0000354 RegInfo.addLiveIn(Alpha::R29);
355
356 AlphaFI->setGlobalBaseReg(GlobalBaseReg);
357 return GlobalBaseReg;
358}
359
360/// getGlobalRetAddr - Return a virtual register initialized with the
361/// the global base register value. Output instructions required to
362/// initialize the register in the function entry block, if necessary.
363///
364unsigned AlphaInstrInfo::getGlobalRetAddr(MachineFunction *MF) const {
365 AlphaMachineFunctionInfo *AlphaFI = MF->getInfo<AlphaMachineFunctionInfo>();
366 unsigned GlobalRetAddr = AlphaFI->getGlobalRetAddr();
367 if (GlobalRetAddr != 0)
368 return GlobalRetAddr;
369
370 // Insert the set of GlobalRetAddr into the first MBB of the function
371 MachineBasicBlock &FirstMBB = MF->front();
372 MachineBasicBlock::iterator MBBI = FirstMBB.begin();
373 MachineRegisterInfo &RegInfo = MF->getRegInfo();
374 const TargetInstrInfo *TII = MF->getTarget().getInstrInfo();
375
376 GlobalRetAddr = RegInfo.createVirtualRegister(&Alpha::GPRCRegClass);
Jakob Stoklund Olesen3ecf1f02010-07-10 22:43:03 +0000377 BuildMI(FirstMBB, MBBI, DebugLoc(), TII->get(TargetOpcode::COPY),
378 GlobalRetAddr).addReg(Alpha::R26);
Dan Gohman99114052009-06-03 20:30:14 +0000379 RegInfo.addLiveIn(Alpha::R26);
380
381 AlphaFI->setGlobalRetAddr(GlobalRetAddr);
382 return GlobalRetAddr;
383}