Jia Liu | bb481f8 | 2012-02-28 07:46:26 +0000 | [diff] [blame] | 1 | //===-- MipsCondMov.td - Describe Mips Conditional Moves --*- tablegen -*--===// |
Jia Liu | 8f5e8c1 | 2012-02-17 01:23:50 +0000 | [diff] [blame] | 2 | // |
| 3 | // The LLVM Compiler Infrastructure |
| 4 | // |
| 5 | // This file is distributed under the University of Illinois Open Source |
| 6 | // License. See LICENSE.TXT for details. |
| 7 | // |
| 8 | //===----------------------------------------------------------------------===// |
| 9 | // |
| 10 | // This is the Conditional Moves implementation. |
| 11 | // |
| 12 | //===----------------------------------------------------------------------===// |
| 13 | |
Akira Hatanaka | 8f3af87 | 2011-10-17 18:43:19 +0000 | [diff] [blame] | 14 | // Conditional moves: |
| 15 | // These instructions are expanded in |
| 16 | // MipsISelLowering::EmitInstrWithCustomInserter if target does not have |
| 17 | // conditional move instructions. |
| 18 | // cond:int, data:int |
Akira Hatanaka | 63723e5 | 2013-01-04 19:16:38 +0000 | [diff] [blame] | 19 | class CMov_I_I_FT<string opstr, RegisterClass CRC, RegisterClass DRC, |
| 20 | InstrItinClass Itin> : |
| 21 | InstSE<(outs DRC:$rd), (ins DRC:$rs, CRC:$rt, DRC:$F), |
| 22 | !strconcat(opstr, "\t$rd, $rs, $rt"), [], Itin, FrmFR> { |
Akira Hatanaka | 8f3af87 | 2011-10-17 18:43:19 +0000 | [diff] [blame] | 23 | let Constraints = "$F = $rd"; |
| 24 | } |
| 25 | |
| 26 | // cond:int, data:float |
Akira Hatanaka | 5c37399 | 2012-12-13 01:41:15 +0000 | [diff] [blame] | 27 | class CMov_I_F_FT<string opstr, RegisterClass CRC, RegisterClass DRC, |
| 28 | InstrItinClass Itin> : |
| 29 | InstSE<(outs DRC:$fd), (ins DRC:$fs, CRC:$rt, DRC:$F), |
| 30 | !strconcat(opstr, "\t$fd, $fs, $rt"), [], Itin, FrmFR> { |
| 31 | let Constraints = "$F = $fd"; |
| 32 | } |
| 33 | |
Akira Hatanaka | c567b1c | 2012-12-13 02:05:02 +0000 | [diff] [blame] | 34 | // cond:float, data:int |
Akira Hatanaka | 5c37399 | 2012-12-13 01:41:15 +0000 | [diff] [blame] | 35 | class CMov_F_I_FT<string opstr, RegisterClass RC, InstrItinClass Itin, |
| 36 | SDPatternOperator OpNode = null_frag> : |
| 37 | InstSE<(outs RC:$rd), (ins RC:$rs, RC:$F), |
| 38 | !strconcat(opstr, "\t$rd, $rs, $$fcc0"), |
| 39 | [(set RC:$rd, (OpNode RC:$rs, RC:$F))], Itin, FrmFR> { |
| 40 | let Uses = [FCR31]; |
| 41 | let Constraints = "$F = $rd"; |
| 42 | } |
| 43 | |
Akira Hatanaka | c567b1c | 2012-12-13 02:05:02 +0000 | [diff] [blame] | 44 | // cond:float, data:float |
Akira Hatanaka | 5c37399 | 2012-12-13 01:41:15 +0000 | [diff] [blame] | 45 | class CMov_F_F_FT<string opstr, RegisterClass RC, InstrItinClass Itin, |
| 46 | SDPatternOperator OpNode = null_frag> : |
| 47 | InstSE<(outs RC:$fd), (ins RC:$fs, RC:$F), |
| 48 | !strconcat(opstr, "\t$fd, $fs, $$fcc0"), |
| 49 | [(set RC:$fd, (OpNode RC:$fs, RC:$F))], Itin, FrmFR> { |
| 50 | let Uses = [FCR31]; |
| 51 | let Constraints = "$F = $fd"; |
| 52 | } |
| 53 | |
Akira Hatanaka | 8f3af87 | 2011-10-17 18:43:19 +0000 | [diff] [blame] | 54 | // select patterns |
Akira Hatanaka | 8ae330a | 2011-10-17 18:53:29 +0000 | [diff] [blame] | 55 | multiclass MovzPats0<RegisterClass CRC, RegisterClass DRC, |
| 56 | Instruction MOVZInst, Instruction SLTOp, |
| 57 | Instruction SLTuOp, Instruction SLTiOp, |
| 58 | Instruction SLTiuOp> { |
Akira Hatanaka | 1418045 | 2012-06-14 21:03:23 +0000 | [diff] [blame] | 59 | def : MipsPat<(select (i32 (setge CRC:$lhs, CRC:$rhs)), DRC:$T, DRC:$F), |
| 60 | (MOVZInst DRC:$T, (SLTOp CRC:$lhs, CRC:$rhs), DRC:$F)>; |
Akira Hatanaka | 079a0ff | 2013-03-01 21:22:21 +0000 | [diff] [blame] | 61 | def : MipsPat<(select (i32 (setuge CRC:$lhs, CRC:$rhs)), DRC:$T, DRC:$F), |
| 62 | (MOVZInst DRC:$T, (SLTuOp CRC:$lhs, CRC:$rhs), DRC:$F)>; |
| 63 | def : MipsPat<(select (i32 (setge CRC:$lhs, immSExt16:$rhs)), DRC:$T, DRC:$F), |
| 64 | (MOVZInst DRC:$T, (SLTiOp CRC:$lhs, immSExt16:$rhs), DRC:$F)>; |
| 65 | def : MipsPat<(select (i32 (setuge CRC:$lh, immSExt16:$rh)), DRC:$T, DRC:$F), |
| 66 | (MOVZInst DRC:$T, (SLTiuOp CRC:$lh, immSExt16:$rh), DRC:$F)>; |
| 67 | def : MipsPat<(select (i32 (setle CRC:$lhs, CRC:$rhs)), DRC:$T, DRC:$F), |
| 68 | (MOVZInst DRC:$T, (SLTOp CRC:$rhs, CRC:$lhs), DRC:$F)>; |
| 69 | def : MipsPat<(select (i32 (setule CRC:$lhs, CRC:$rhs)), DRC:$T, DRC:$F), |
| 70 | (MOVZInst DRC:$T, (SLTuOp CRC:$rhs, CRC:$lhs), DRC:$F)>; |
Akira Hatanaka | ee767fe | 2013-03-01 21:52:08 +0000 | [diff] [blame] | 71 | def : MipsPat<(select (i32 (setgt CRC:$lhs, immSExt16Plus1:$rhs)), |
| 72 | DRC:$T, DRC:$F), |
| 73 | (MOVZInst DRC:$T, (SLTiOp CRC:$lhs, (Plus1 imm:$rhs)), DRC:$F)>; |
| 74 | def : MipsPat<(select (i32 (setugt CRC:$lhs, immSExt16Plus1:$rhs)), |
| 75 | DRC:$T, DRC:$F), |
| 76 | (MOVZInst DRC:$T, (SLTiuOp CRC:$lhs, (Plus1 imm:$rhs)), |
| 77 | DRC:$F)>; |
Akira Hatanaka | 8f3af87 | 2011-10-17 18:43:19 +0000 | [diff] [blame] | 78 | } |
| 79 | |
Akira Hatanaka | 8ae330a | 2011-10-17 18:53:29 +0000 | [diff] [blame] | 80 | multiclass MovzPats1<RegisterClass CRC, RegisterClass DRC, |
| 81 | Instruction MOVZInst, Instruction XOROp> { |
Akira Hatanaka | 1418045 | 2012-06-14 21:03:23 +0000 | [diff] [blame] | 82 | def : MipsPat<(select (i32 (seteq CRC:$lhs, CRC:$rhs)), DRC:$T, DRC:$F), |
| 83 | (MOVZInst DRC:$T, (XOROp CRC:$lhs, CRC:$rhs), DRC:$F)>; |
| 84 | def : MipsPat<(select (i32 (seteq CRC:$lhs, 0)), DRC:$T, DRC:$F), |
| 85 | (MOVZInst DRC:$T, CRC:$lhs, DRC:$F)>; |
Akira Hatanaka | 8ae330a | 2011-10-17 18:53:29 +0000 | [diff] [blame] | 86 | } |
| 87 | |
Akira Hatanaka | 2b409b6 | 2012-05-09 02:29:29 +0000 | [diff] [blame] | 88 | multiclass MovzPats2<RegisterClass CRC, RegisterClass DRC, |
| 89 | Instruction MOVZInst, Instruction XORiOp> { |
Akira Hatanaka | 1418045 | 2012-06-14 21:03:23 +0000 | [diff] [blame] | 90 | def : MipsPat< |
| 91 | (select (i32 (seteq CRC:$lhs, immZExt16:$uimm16)), DRC:$T, DRC:$F), |
Akira Hatanaka | 2b409b6 | 2012-05-09 02:29:29 +0000 | [diff] [blame] | 92 | (MOVZInst DRC:$T, (XORiOp CRC:$lhs, immZExt16:$uimm16), DRC:$F)>; |
| 93 | } |
| 94 | |
Akira Hatanaka | 8ae330a | 2011-10-17 18:53:29 +0000 | [diff] [blame] | 95 | multiclass MovnPats<RegisterClass CRC, RegisterClass DRC, Instruction MOVNInst, |
| 96 | Instruction XOROp> { |
Akira Hatanaka | 1418045 | 2012-06-14 21:03:23 +0000 | [diff] [blame] | 97 | def : MipsPat<(select (i32 (setne CRC:$lhs, CRC:$rhs)), DRC:$T, DRC:$F), |
| 98 | (MOVNInst DRC:$T, (XOROp CRC:$lhs, CRC:$rhs), DRC:$F)>; |
| 99 | def : MipsPat<(select CRC:$cond, DRC:$T, DRC:$F), |
| 100 | (MOVNInst DRC:$T, CRC:$cond, DRC:$F)>; |
| 101 | def : MipsPat<(select (i32 (setne CRC:$lhs, 0)),DRC:$T, DRC:$F), |
| 102 | (MOVNInst DRC:$T, CRC:$lhs, DRC:$F)>; |
Akira Hatanaka | 8f3af87 | 2011-10-17 18:43:19 +0000 | [diff] [blame] | 103 | } |
| 104 | |
| 105 | // Instantiation of instructions. |
Akira Hatanaka | 63723e5 | 2013-01-04 19:16:38 +0000 | [diff] [blame] | 106 | def MOVZ_I_I : CMov_I_I_FT<"movz", CPURegs, CPURegs, NoItinerary>, |
| 107 | ADD_FM<0, 0xa>; |
Akira Hatanaka | 249330e | 2012-12-07 03:06:09 +0000 | [diff] [blame] | 108 | let Predicates = [HasStdEnc], |
Akira Hatanaka | 1418045 | 2012-06-14 21:03:23 +0000 | [diff] [blame] | 109 | DecoderNamespace = "Mips64" in { |
Akira Hatanaka | 63723e5 | 2013-01-04 19:16:38 +0000 | [diff] [blame] | 110 | def MOVZ_I_I64 : CMov_I_I_FT<"movz", CPURegs, CPU64Regs, NoItinerary>, |
| 111 | ADD_FM<0, 0xa>; |
| 112 | def MOVZ_I64_I : CMov_I_I_FT<"movz", CPU64Regs, CPURegs, NoItinerary>, |
| 113 | ADD_FM<0, 0xa> { |
Akira Hatanaka | ecdc9d5 | 2012-04-17 18:03:21 +0000 | [diff] [blame] | 114 | let isCodeGenOnly = 1; |
| 115 | } |
Akira Hatanaka | 63723e5 | 2013-01-04 19:16:38 +0000 | [diff] [blame] | 116 | def MOVZ_I64_I64 : CMov_I_I_FT<"movz", CPU64Regs, CPU64Regs, NoItinerary>, |
| 117 | ADD_FM<0, 0xa> { |
Akira Hatanaka | ecdc9d5 | 2012-04-17 18:03:21 +0000 | [diff] [blame] | 118 | let isCodeGenOnly = 1; |
| 119 | } |
Akira Hatanaka | 8f3af87 | 2011-10-17 18:43:19 +0000 | [diff] [blame] | 120 | } |
| 121 | |
Akira Hatanaka | 63723e5 | 2013-01-04 19:16:38 +0000 | [diff] [blame] | 122 | def MOVN_I_I : CMov_I_I_FT<"movn", CPURegs, CPURegs, NoItinerary>, |
| 123 | ADD_FM<0, 0xb>; |
Akira Hatanaka | 249330e | 2012-12-07 03:06:09 +0000 | [diff] [blame] | 124 | let Predicates = [HasStdEnc], |
Akira Hatanaka | 18f3c78 | 2012-05-22 03:10:09 +0000 | [diff] [blame] | 125 | DecoderNamespace = "Mips64" in { |
Akira Hatanaka | 63723e5 | 2013-01-04 19:16:38 +0000 | [diff] [blame] | 126 | def MOVN_I_I64 : CMov_I_I_FT<"movn", CPURegs, CPU64Regs, NoItinerary>, |
| 127 | ADD_FM<0, 0xb>; |
| 128 | def MOVN_I64_I : CMov_I_I_FT<"movn", CPU64Regs, CPURegs, NoItinerary>, |
| 129 | ADD_FM<0, 0xb> { |
Akira Hatanaka | ecdc9d5 | 2012-04-17 18:03:21 +0000 | [diff] [blame] | 130 | let isCodeGenOnly = 1; |
| 131 | } |
Akira Hatanaka | 63723e5 | 2013-01-04 19:16:38 +0000 | [diff] [blame] | 132 | def MOVN_I64_I64 : CMov_I_I_FT<"movn", CPU64Regs, CPU64Regs, NoItinerary>, |
| 133 | ADD_FM<0, 0xb> { |
Akira Hatanaka | ecdc9d5 | 2012-04-17 18:03:21 +0000 | [diff] [blame] | 134 | let isCodeGenOnly = 1; |
| 135 | } |
Akira Hatanaka | 8ae330a | 2011-10-17 18:53:29 +0000 | [diff] [blame] | 136 | } |
| 137 | |
Akira Hatanaka | 5c37399 | 2012-12-13 01:41:15 +0000 | [diff] [blame] | 138 | def MOVZ_I_S : CMov_I_F_FT<"movz.s", CPURegs, FGR32, IIFmove>, |
| 139 | CMov_I_F_FM<18, 16>; |
| 140 | def MOVZ_I64_S : CMov_I_F_FT<"movz.s", CPU64Regs, FGR32, IIFmove>, |
| 141 | CMov_I_F_FM<18, 16>, Requires<[HasMips64, HasStdEnc]> { |
Akira Hatanaka | ecdc9d5 | 2012-04-17 18:03:21 +0000 | [diff] [blame] | 142 | let DecoderNamespace = "Mips64"; |
| 143 | } |
Akira Hatanaka | 8ae330a | 2011-10-17 18:53:29 +0000 | [diff] [blame] | 144 | |
Akira Hatanaka | 5c37399 | 2012-12-13 01:41:15 +0000 | [diff] [blame] | 145 | def MOVN_I_S : CMov_I_F_FT<"movn.s", CPURegs, FGR32, IIFmove>, |
| 146 | CMov_I_F_FM<19, 16>; |
| 147 | def MOVN_I64_S : CMov_I_F_FT<"movn.s", CPU64Regs, FGR32, IIFmove>, |
| 148 | CMov_I_F_FM<19, 16>, Requires<[HasMips64, HasStdEnc]> { |
Akira Hatanaka | ecdc9d5 | 2012-04-17 18:03:21 +0000 | [diff] [blame] | 149 | let DecoderNamespace = "Mips64"; |
| 150 | } |
Akira Hatanaka | 8ae330a | 2011-10-17 18:53:29 +0000 | [diff] [blame] | 151 | |
Akira Hatanaka | 249330e | 2012-12-07 03:06:09 +0000 | [diff] [blame] | 152 | let Predicates = [NotFP64bit, HasStdEnc] in { |
Akira Hatanaka | 5c37399 | 2012-12-13 01:41:15 +0000 | [diff] [blame] | 153 | def MOVZ_I_D32 : CMov_I_F_FT<"movz.d", CPURegs, AFGR64, IIFmove>, |
| 154 | CMov_I_F_FM<18, 17>; |
| 155 | def MOVN_I_D32 : CMov_I_F_FT<"movn.d", CPURegs, AFGR64, IIFmove>, |
| 156 | CMov_I_F_FM<19, 17>; |
Akira Hatanaka | 8ae330a | 2011-10-17 18:53:29 +0000 | [diff] [blame] | 157 | } |
Akira Hatanaka | 249330e | 2012-12-07 03:06:09 +0000 | [diff] [blame] | 158 | let Predicates = [IsFP64bit, HasStdEnc], |
Akira Hatanaka | 1418045 | 2012-06-14 21:03:23 +0000 | [diff] [blame] | 159 | DecoderNamespace = "Mips64" in { |
Akira Hatanaka | 5c37399 | 2012-12-13 01:41:15 +0000 | [diff] [blame] | 160 | def MOVZ_I_D64 : CMov_I_F_FT<"movz.d", CPURegs, FGR64, IIFmove>, |
| 161 | CMov_I_F_FM<18, 17>; |
| 162 | def MOVZ_I64_D64 : CMov_I_F_FT<"movz.d", CPU64Regs, FGR64, IIFmove>, |
| 163 | CMov_I_F_FM<18, 17> { |
Akira Hatanaka | ecdc9d5 | 2012-04-17 18:03:21 +0000 | [diff] [blame] | 164 | let isCodeGenOnly = 1; |
| 165 | } |
Akira Hatanaka | 5c37399 | 2012-12-13 01:41:15 +0000 | [diff] [blame] | 166 | def MOVN_I_D64 : CMov_I_F_FT<"movn.d", CPURegs, FGR64, IIFmove>, |
| 167 | CMov_I_F_FM<19, 17>; |
| 168 | def MOVN_I64_D64 : CMov_I_F_FT<"movn.d", CPU64Regs, FGR64, IIFmove>, |
| 169 | CMov_I_F_FM<19, 17> { |
Akira Hatanaka | ecdc9d5 | 2012-04-17 18:03:21 +0000 | [diff] [blame] | 170 | let isCodeGenOnly = 1; |
| 171 | } |
Akira Hatanaka | 8ae330a | 2011-10-17 18:53:29 +0000 | [diff] [blame] | 172 | } |
| 173 | |
Akira Hatanaka | 5c37399 | 2012-12-13 01:41:15 +0000 | [diff] [blame] | 174 | def MOVT_I : CMov_F_I_FT<"movt", CPURegs, IIAlu, MipsCMovFP_T>, CMov_F_I_FM<1>; |
| 175 | def MOVT_I64 : CMov_F_I_FT<"movt", CPU64Regs, IIAlu, MipsCMovFP_T>, |
| 176 | CMov_F_I_FM<1>, Requires<[HasMips64, HasStdEnc]> { |
Akira Hatanaka | ecdc9d5 | 2012-04-17 18:03:21 +0000 | [diff] [blame] | 177 | let DecoderNamespace = "Mips64"; |
| 178 | } |
Akira Hatanaka | 8ae330a | 2011-10-17 18:53:29 +0000 | [diff] [blame] | 179 | |
Akira Hatanaka | 5c37399 | 2012-12-13 01:41:15 +0000 | [diff] [blame] | 180 | def MOVF_I : CMov_F_I_FT<"movf", CPURegs, IIAlu, MipsCMovFP_F>, CMov_F_I_FM<0>; |
| 181 | def MOVF_I64 : CMov_F_I_FT<"movf", CPU64Regs, IIAlu, MipsCMovFP_F>, |
| 182 | CMov_F_I_FM<0>, Requires<[HasMips64, HasStdEnc]> { |
Akira Hatanaka | ecdc9d5 | 2012-04-17 18:03:21 +0000 | [diff] [blame] | 183 | let DecoderNamespace = "Mips64"; |
| 184 | } |
Akira Hatanaka | 8f3af87 | 2011-10-17 18:43:19 +0000 | [diff] [blame] | 185 | |
Akira Hatanaka | 5c37399 | 2012-12-13 01:41:15 +0000 | [diff] [blame] | 186 | def MOVT_S : CMov_F_F_FT<"movt.s", FGR32, IIFmove, MipsCMovFP_T>, |
| 187 | CMov_F_F_FM<16, 1>; |
| 188 | def MOVF_S : CMov_F_F_FT<"movf.s", FGR32, IIFmove, MipsCMovFP_F>, |
| 189 | CMov_F_F_FM<16, 0>; |
Akira Hatanaka | 8ae330a | 2011-10-17 18:53:29 +0000 | [diff] [blame] | 190 | |
Akira Hatanaka | 249330e | 2012-12-07 03:06:09 +0000 | [diff] [blame] | 191 | let Predicates = [NotFP64bit, HasStdEnc] in { |
Akira Hatanaka | 5c37399 | 2012-12-13 01:41:15 +0000 | [diff] [blame] | 192 | def MOVT_D32 : CMov_F_F_FT<"movt.d", AFGR64, IIFmove, MipsCMovFP_T>, |
| 193 | CMov_F_F_FM<17, 1>; |
| 194 | def MOVF_D32 : CMov_F_F_FT<"movf.d", AFGR64, IIFmove, MipsCMovFP_F>, |
| 195 | CMov_F_F_FM<17, 0>; |
Akira Hatanaka | 8ae330a | 2011-10-17 18:53:29 +0000 | [diff] [blame] | 196 | } |
Akira Hatanaka | 249330e | 2012-12-07 03:06:09 +0000 | [diff] [blame] | 197 | let Predicates = [IsFP64bit, HasStdEnc], |
Akira Hatanaka | 18f3c78 | 2012-05-22 03:10:09 +0000 | [diff] [blame] | 198 | DecoderNamespace = "Mips64" in { |
Akira Hatanaka | 5c37399 | 2012-12-13 01:41:15 +0000 | [diff] [blame] | 199 | def MOVT_D64 : CMov_F_F_FT<"movt.d", FGR64, IIFmove, MipsCMovFP_T>, |
| 200 | CMov_F_F_FM<17, 1>; |
| 201 | def MOVF_D64 : CMov_F_F_FT<"movf.d", FGR64, IIFmove, MipsCMovFP_F>, |
| 202 | CMov_F_F_FM<17, 0>; |
Akira Hatanaka | 8f3af87 | 2011-10-17 18:43:19 +0000 | [diff] [blame] | 203 | } |
| 204 | |
| 205 | // Instantiation of conditional move patterns. |
Akira Hatanaka | 8ae330a | 2011-10-17 18:53:29 +0000 | [diff] [blame] | 206 | defm : MovzPats0<CPURegs, CPURegs, MOVZ_I_I, SLT, SLTu, SLTi, SLTiu>; |
| 207 | defm : MovzPats1<CPURegs, CPURegs, MOVZ_I_I, XOR>; |
Akira Hatanaka | 2b409b6 | 2012-05-09 02:29:29 +0000 | [diff] [blame] | 208 | defm : MovzPats2<CPURegs, CPURegs, MOVZ_I_I, XORi>; |
Akira Hatanaka | 249330e | 2012-12-07 03:06:09 +0000 | [diff] [blame] | 209 | let Predicates = [HasMips64, HasStdEnc] in { |
Akira Hatanaka | 8ae330a | 2011-10-17 18:53:29 +0000 | [diff] [blame] | 210 | defm : MovzPats0<CPURegs, CPU64Regs, MOVZ_I_I64, SLT, SLTu, SLTi, SLTiu>; |
| 211 | defm : MovzPats0<CPU64Regs, CPURegs, MOVZ_I_I, SLT64, SLTu64, SLTi64, |
| 212 | SLTiu64>; |
| 213 | defm : MovzPats0<CPU64Regs, CPU64Regs, MOVZ_I_I64, SLT64, SLTu64, SLTi64, |
| 214 | SLTiu64>; |
| 215 | defm : MovzPats1<CPURegs, CPU64Regs, MOVZ_I_I64, XOR>; |
| 216 | defm : MovzPats1<CPU64Regs, CPURegs, MOVZ_I64_I, XOR64>; |
| 217 | defm : MovzPats1<CPU64Regs, CPU64Regs, MOVZ_I64_I64, XOR64>; |
Akira Hatanaka | 2b409b6 | 2012-05-09 02:29:29 +0000 | [diff] [blame] | 218 | defm : MovzPats2<CPURegs, CPU64Regs, MOVZ_I_I64, XORi>; |
| 219 | defm : MovzPats2<CPU64Regs, CPURegs, MOVZ_I64_I, XORi64>; |
| 220 | defm : MovzPats2<CPU64Regs, CPU64Regs, MOVZ_I64_I64, XORi64>; |
Akira Hatanaka | 8f3af87 | 2011-10-17 18:43:19 +0000 | [diff] [blame] | 221 | } |
| 222 | |
Akira Hatanaka | 8ae330a | 2011-10-17 18:53:29 +0000 | [diff] [blame] | 223 | defm : MovnPats<CPURegs, CPURegs, MOVN_I_I, XOR>; |
Akira Hatanaka | 249330e | 2012-12-07 03:06:09 +0000 | [diff] [blame] | 224 | let Predicates = [HasMips64, HasStdEnc] in { |
Akira Hatanaka | 8ae330a | 2011-10-17 18:53:29 +0000 | [diff] [blame] | 225 | defm : MovnPats<CPURegs, CPU64Regs, MOVN_I_I64, XOR>; |
| 226 | defm : MovnPats<CPU64Regs, CPURegs, MOVN_I64_I, XOR64>; |
| 227 | defm : MovnPats<CPU64Regs, CPU64Regs, MOVN_I64_I64, XOR64>; |
| 228 | } |
| 229 | |
| 230 | defm : MovzPats0<CPURegs, FGR32, MOVZ_I_S, SLT, SLTu, SLTi, SLTiu>; |
| 231 | defm : MovzPats1<CPURegs, FGR32, MOVZ_I_S, XOR>; |
| 232 | defm : MovnPats<CPURegs, FGR32, MOVN_I_S, XOR>; |
Akira Hatanaka | 249330e | 2012-12-07 03:06:09 +0000 | [diff] [blame] | 233 | let Predicates = [HasMips64, HasStdEnc] in { |
Akira Hatanaka | 8ae330a | 2011-10-17 18:53:29 +0000 | [diff] [blame] | 234 | defm : MovzPats0<CPU64Regs, FGR32, MOVZ_I_S, SLT64, SLTu64, SLTi64, |
| 235 | SLTiu64>; |
| 236 | defm : MovzPats1<CPU64Regs, FGR32, MOVZ_I64_S, XOR64>; |
| 237 | defm : MovnPats<CPU64Regs, FGR32, MOVN_I64_S, XOR64>; |
| 238 | } |
| 239 | |
Akira Hatanaka | 249330e | 2012-12-07 03:06:09 +0000 | [diff] [blame] | 240 | let Predicates = [NotFP64bit, HasStdEnc] in { |
Akira Hatanaka | 8ae330a | 2011-10-17 18:53:29 +0000 | [diff] [blame] | 241 | defm : MovzPats0<CPURegs, AFGR64, MOVZ_I_D32, SLT, SLTu, SLTi, SLTiu>; |
| 242 | defm : MovzPats1<CPURegs, AFGR64, MOVZ_I_D32, XOR>; |
| 243 | defm : MovnPats<CPURegs, AFGR64, MOVN_I_D32, XOR>; |
| 244 | } |
Akira Hatanaka | 249330e | 2012-12-07 03:06:09 +0000 | [diff] [blame] | 245 | let Predicates = [IsFP64bit, HasStdEnc] in { |
Akira Hatanaka | 8ae330a | 2011-10-17 18:53:29 +0000 | [diff] [blame] | 246 | defm : MovzPats0<CPURegs, FGR64, MOVZ_I_D64, SLT, SLTu, SLTi, SLTiu>; |
| 247 | defm : MovzPats0<CPU64Regs, FGR64, MOVZ_I_D64, SLT64, SLTu64, SLTi64, |
| 248 | SLTiu64>; |
| 249 | defm : MovzPats1<CPURegs, FGR64, MOVZ_I_D64, XOR>; |
| 250 | defm : MovzPats1<CPU64Regs, FGR64, MOVZ_I64_D64, XOR64>; |
| 251 | defm : MovnPats<CPURegs, FGR64, MOVN_I_D64, XOR>; |
| 252 | defm : MovnPats<CPU64Regs, FGR64, MOVN_I64_D64, XOR64>; |
| 253 | } |