blob: aeceec9672b51583d643ed606db732bbf4192e57 [file] [log] [blame]
Arnold Schwaighofer48abc5c2007-10-12 21:30:57 +00001//==- X86InstrFPStack.td - Describe the X86 Instruction Set --*- tablegen -*-=//
Evan Chengffcb95b2006-02-21 19:13:53 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Evan Chengffcb95b2006-02-21 19:13:53 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the X86 x87 FPU instruction set, defining the
11// instructions, and properties of the instructions which are needed for code
12// generation, machine code emission, and analysis.
13//
14//===----------------------------------------------------------------------===//
15
Evan Cheng06a8aa12006-03-17 19:55:52 +000016//===----------------------------------------------------------------------===//
Evan Cheng2246f842006-03-18 01:23:20 +000017// FPStack specific DAG Nodes.
18//===----------------------------------------------------------------------===//
19
Chris Lattner6fa2f9c2008-03-09 07:05:32 +000020def SDTX86FpGet2 : SDTypeProfile<2, 0, [SDTCisVT<0, f80>,
21 SDTCisVT<1, f80>]>;
Dale Johannesen411d9c52007-07-03 17:07:33 +000022def SDTX86Fld : SDTypeProfile<1, 2, [SDTCisFP<0>,
Dale Johannesenbf6b8272007-07-10 20:53:41 +000023 SDTCisPtrTy<1>,
24 SDTCisVT<2, OtherVT>]>;
Dale Johannesen411d9c52007-07-03 17:07:33 +000025def SDTX86Fst : SDTypeProfile<0, 3, [SDTCisFP<0>,
Dale Johannesenbf6b8272007-07-10 20:53:41 +000026 SDTCisPtrTy<1>,
27 SDTCisVT<2, OtherVT>]>;
Dale Johannesen411d9c52007-07-03 17:07:33 +000028def SDTX86Fild : SDTypeProfile<1, 2, [SDTCisFP<0>, SDTCisPtrTy<1>,
29 SDTCisVT<2, OtherVT>]>;
30def SDTX86FpToIMem : SDTypeProfile<0, 2, [SDTCisFP<0>, SDTCisPtrTy<1>]>;
Evan Cheng2246f842006-03-18 01:23:20 +000031
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +000032def SDTX86CwdStore : SDTypeProfile<0, 1, [SDTCisPtrTy<0>]>;
33
Chris Lattnerba7e7562008-01-10 07:59:24 +000034def X86fld : SDNode<"X86ISD::FLD", SDTX86Fld,
35 [SDNPHasChain, SDNPMayLoad]>;
36def X86fst : SDNode<"X86ISD::FST", SDTX86Fst,
37 [SDNPHasChain, SDNPInFlag, SDNPMayStore]>;
38def X86fild : SDNode<"X86ISD::FILD", SDTX86Fild,
39 [SDNPHasChain, SDNPMayLoad]>;
40def X86fildflag : SDNode<"X86ISD::FILD_FLAG", SDTX86Fild,
41 [SDNPHasChain, SDNPOutFlag, SDNPMayLoad]>;
Evan Cheng2246f842006-03-18 01:23:20 +000042def X86fp_to_i16mem : SDNode<"X86ISD::FP_TO_INT16_IN_MEM", SDTX86FpToIMem,
Chris Lattnerba7e7562008-01-10 07:59:24 +000043 [SDNPHasChain, SDNPMayStore]>;
Evan Cheng2246f842006-03-18 01:23:20 +000044def X86fp_to_i32mem : SDNode<"X86ISD::FP_TO_INT32_IN_MEM", SDTX86FpToIMem,
Chris Lattnerba7e7562008-01-10 07:59:24 +000045 [SDNPHasChain, SDNPMayStore]>;
Evan Cheng2246f842006-03-18 01:23:20 +000046def X86fp_to_i64mem : SDNode<"X86ISD::FP_TO_INT64_IN_MEM", SDTX86FpToIMem,
Chris Lattnerba7e7562008-01-10 07:59:24 +000047 [SDNPHasChain, SDNPMayStore]>;
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +000048def X86fp_cwd_get16 : SDNode<"X86ISD::FNSTCW16m", SDTX86CwdStore,
Chris Lattnerba7e7562008-01-10 07:59:24 +000049 [SDNPHasChain, SDNPMayStore, SDNPSideEffect]>;
Evan Cheng2246f842006-03-18 01:23:20 +000050
51//===----------------------------------------------------------------------===//
Evan Cheng06a8aa12006-03-17 19:55:52 +000052// FPStack pattern fragments
53//===----------------------------------------------------------------------===//
54
Dale Johannesen849f2142007-07-03 00:53:03 +000055def fpimm0 : PatLeaf<(fpimm), [{
Evan Cheng06a8aa12006-03-17 19:55:52 +000056 return N->isExactlyValue(+0.0);
57}]>;
58
Dale Johannesen849f2142007-07-03 00:53:03 +000059def fpimmneg0 : PatLeaf<(fpimm), [{
Evan Cheng06a8aa12006-03-17 19:55:52 +000060 return N->isExactlyValue(-0.0);
61}]>;
62
Dale Johannesen849f2142007-07-03 00:53:03 +000063def fpimm1 : PatLeaf<(fpimm), [{
Evan Cheng06a8aa12006-03-17 19:55:52 +000064 return N->isExactlyValue(+1.0);
65}]>;
66
Dale Johannesen849f2142007-07-03 00:53:03 +000067def fpimmneg1 : PatLeaf<(fpimm), [{
Evan Cheng06a8aa12006-03-17 19:55:52 +000068 return N->isExactlyValue(-1.0);
69}]>;
70
Evan Cheng4e4c71e2006-02-21 20:00:20 +000071// Some 'special' instructions
72let usesCustomDAGSchedInserter = 1 in { // Expanded by the scheduler.
Dale Johannesen849f2142007-07-03 00:53:03 +000073 def FP32_TO_INT16_IN_MEM : I<0, Pseudo,
Evan Cheng64d80e32007-07-19 01:14:50 +000074 (outs), (ins i16mem:$dst, RFP32:$src),
Dale Johannesen27c31052008-03-25 23:29:30 +000075 "##FP32_TO_INT16_IN_MEM PSEUDO!",
Dale Johannesen411d9c52007-07-03 17:07:33 +000076 [(X86fp_to_i16mem RFP32:$src, addr:$dst)]>;
Dale Johannesen849f2142007-07-03 00:53:03 +000077 def FP32_TO_INT32_IN_MEM : I<0, Pseudo,
Evan Cheng64d80e32007-07-19 01:14:50 +000078 (outs), (ins i32mem:$dst, RFP32:$src),
Dale Johannesen27c31052008-03-25 23:29:30 +000079 "##FP32_TO_INT32_IN_MEM PSEUDO!",
Dale Johannesen411d9c52007-07-03 17:07:33 +000080 [(X86fp_to_i32mem RFP32:$src, addr:$dst)]>;
Dale Johannesen849f2142007-07-03 00:53:03 +000081 def FP32_TO_INT64_IN_MEM : I<0, Pseudo,
Evan Cheng64d80e32007-07-19 01:14:50 +000082 (outs), (ins i64mem:$dst, RFP32:$src),
Dale Johannesen27c31052008-03-25 23:29:30 +000083 "##FP32_TO_INT64_IN_MEM PSEUDO!",
Dale Johannesen411d9c52007-07-03 17:07:33 +000084 [(X86fp_to_i64mem RFP32:$src, addr:$dst)]>;
Dale Johannesen849f2142007-07-03 00:53:03 +000085 def FP64_TO_INT16_IN_MEM : I<0, Pseudo,
Evan Cheng64d80e32007-07-19 01:14:50 +000086 (outs), (ins i16mem:$dst, RFP64:$src),
Dale Johannesen27c31052008-03-25 23:29:30 +000087 "##FP64_TO_INT16_IN_MEM PSEUDO!",
Dale Johannesen411d9c52007-07-03 17:07:33 +000088 [(X86fp_to_i16mem RFP64:$src, addr:$dst)]>;
Dale Johannesen849f2142007-07-03 00:53:03 +000089 def FP64_TO_INT32_IN_MEM : I<0, Pseudo,
Evan Cheng64d80e32007-07-19 01:14:50 +000090 (outs), (ins i32mem:$dst, RFP64:$src),
Dale Johannesen27c31052008-03-25 23:29:30 +000091 "##FP64_TO_INT32_IN_MEM PSEUDO!",
Dale Johannesen411d9c52007-07-03 17:07:33 +000092 [(X86fp_to_i32mem RFP64:$src, addr:$dst)]>;
Dale Johannesen849f2142007-07-03 00:53:03 +000093 def FP64_TO_INT64_IN_MEM : I<0, Pseudo,
Evan Cheng64d80e32007-07-19 01:14:50 +000094 (outs), (ins i64mem:$dst, RFP64:$src),
Dale Johannesen27c31052008-03-25 23:29:30 +000095 "##FP64_TO_INT64_IN_MEM PSEUDO!",
Dale Johannesen411d9c52007-07-03 17:07:33 +000096 [(X86fp_to_i64mem RFP64:$src, addr:$dst)]>;
Dale Johannesena996d522007-08-07 01:17:37 +000097 def FP80_TO_INT16_IN_MEM : I<0, Pseudo,
98 (outs), (ins i16mem:$dst, RFP80:$src),
Dale Johannesen27c31052008-03-25 23:29:30 +000099 "##FP80_TO_INT16_IN_MEM PSEUDO!",
Dale Johannesena996d522007-08-07 01:17:37 +0000100 [(X86fp_to_i16mem RFP80:$src, addr:$dst)]>;
101 def FP80_TO_INT32_IN_MEM : I<0, Pseudo,
102 (outs), (ins i32mem:$dst, RFP80:$src),
Dale Johannesen27c31052008-03-25 23:29:30 +0000103 "##FP80_TO_INT32_IN_MEM PSEUDO!",
Dale Johannesena996d522007-08-07 01:17:37 +0000104 [(X86fp_to_i32mem RFP80:$src, addr:$dst)]>;
105 def FP80_TO_INT64_IN_MEM : I<0, Pseudo,
106 (outs), (ins i64mem:$dst, RFP80:$src),
Dale Johannesen27c31052008-03-25 23:29:30 +0000107 "##FP80_TO_INT64_IN_MEM PSEUDO!",
Dale Johannesena996d522007-08-07 01:17:37 +0000108 [(X86fp_to_i64mem RFP80:$src, addr:$dst)]>;
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000109}
110
111let isTerminator = 1 in
112 let Defs = [FP0, FP1, FP2, FP3, FP4, FP5, FP6] in
Dale Johannesen27c31052008-03-25 23:29:30 +0000113 def FP_REG_KILL : I<0, Pseudo, (outs), (ins), "##FP_REG_KILL", []>;
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000114
Dale Johannesencdbe4d32007-08-07 20:29:26 +0000115// All FP Stack operations are represented with four instructions here. The
116// first three instructions, generated by the instruction selector, use "RFP32"
117// "RFP64" or "RFP80" registers: traditional register files to reference 32-bit,
118// 64-bit or 80-bit floating point values. These sizes apply to the values,
119// not the registers, which are always 80 bits; RFP32, RFP64 and RFP80 can be
120// copied to each other without losing information. These instructions are all
121// pseudo instructions and use the "_Fp" suffix.
122// In some cases there are additional variants with a mixture of different
123// register sizes.
Evan Chengffcb95b2006-02-21 19:13:53 +0000124// The second instruction is defined with FPI, which is the actual instruction
Dale Johannesene377d4d2007-07-04 21:07:47 +0000125// emitted by the assembler. These use "RST" registers, although frequently
Dale Johannesencdbe4d32007-08-07 20:29:26 +0000126// the actual register(s) used are implicit. These are always 80 bits.
Dale Johannesene377d4d2007-07-04 21:07:47 +0000127// The FP stackifier pass converts one to the other after register allocation
128// occurs.
Evan Chengffcb95b2006-02-21 19:13:53 +0000129//
130// Note that the FpI instruction should have instruction selection info (e.g.
131// a pattern) and the FPI instruction should have emission info (e.g. opcode
132// encoding and asm printing info).
133
Dale Johannesencdbe4d32007-08-07 20:29:26 +0000134// Pseudo Instructions for FP stack return values.
Chris Lattner8e6da152008-03-10 21:08:41 +0000135def FpGET_ST0_32 : FpI_<(outs RFP32:$dst), (ins), SpecialFP, []>; // FPR = ST(0)
136def FpGET_ST0_64 : FpI_<(outs RFP64:$dst), (ins), SpecialFP, []>; // FPR = ST(0)
137def FpGET_ST0_80 : FpI_<(outs RFP80:$dst), (ins), SpecialFP, []>; // FPR = ST(0)
Evan Chengffcb95b2006-02-21 19:13:53 +0000138
Chris Lattner24e0a542008-03-21 06:38:26 +0000139// FpGET_ST1* should only be issued *after* an FpGET_ST0* has been issued when
140// there are two values live out on the stack from a call or inlineasm. This
141// magic is handled by the stackifier. It is not valid to emit FpGET_ST1* and
142// then FpGET_ST0*. In addition, it is invalid for any FP-using operations to
143// occur between them.
144def FpGET_ST1_32 : FpI_<(outs RFP32:$dst), (ins), SpecialFP, []>; // FPR = ST(1)
145def FpGET_ST1_64 : FpI_<(outs RFP64:$dst), (ins), SpecialFP, []>; // FPR = ST(1)
146def FpGET_ST1_80 : FpI_<(outs RFP80:$dst), (ins), SpecialFP, []>; // FPR = ST(1)
147
Evan Cheng071a2792007-09-11 19:55:27 +0000148let Defs = [ST0] in {
Chris Lattner8e6da152008-03-10 21:08:41 +0000149def FpSET_ST0_32 : FpI_<(outs), (ins RFP32:$src), SpecialFP, []>; // ST(0) = FPR
150def FpSET_ST0_64 : FpI_<(outs), (ins RFP64:$src), SpecialFP, []>; // ST(0) = FPR
151def FpSET_ST0_80 : FpI_<(outs), (ins RFP80:$src), SpecialFP, []>; // ST(0) = FPR
Evan Cheng071a2792007-09-11 19:55:27 +0000152}
Dale Johannesen6a308112007-08-06 21:31:06 +0000153
Evan Chenga0eedac2009-02-09 23:32:07 +0000154let Defs = [ST1] in {
155def FpSET_ST1_32 : FpI_<(outs), (ins RFP32:$src), SpecialFP, []>; // ST(1) = FPR
156def FpSET_ST1_64 : FpI_<(outs), (ins RFP64:$src), SpecialFP, []>; // ST(1) = FPR
157def FpSET_ST1_80 : FpI_<(outs), (ins RFP80:$src), SpecialFP, []>; // ST(1) = FPR
158}
159
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000160// FpIf32, FpIf64 - Floating Point Psuedo Instruction template.
161// f32 instructions can use SSE1 and are predicated on FPStackf32 == !SSE1.
162// f64 instructions can use SSE2 and are predicated on FPStackf64 == !SSE2.
163// f80 instructions cannot use SSE and use neither of these.
164class FpIf32<dag outs, dag ins, FPFormat fp, list<dag> pattern> :
165 FpI_<outs, ins, fp, pattern>, Requires<[FPStackf32]>;
166class FpIf64<dag outs, dag ins, FPFormat fp, list<dag> pattern> :
167 FpI_<outs, ins, fp, pattern>, Requires<[FPStackf64]>;
Evan Chengffcb95b2006-02-21 19:13:53 +0000168
Dale Johannesen59a58732007-08-05 18:49:15 +0000169// Register copies. Just copies, the shortening ones do not truncate.
Chris Lattnera731c9f2008-01-11 07:18:17 +0000170let neverHasSideEffects = 1 in {
Chris Lattner6fa2f9c2008-03-09 07:05:32 +0000171 def MOV_Fp3232 : FpIf32<(outs RFP32:$dst), (ins RFP32:$src), SpecialFP, []>;
172 def MOV_Fp3264 : FpIf32<(outs RFP64:$dst), (ins RFP32:$src), SpecialFP, []>;
173 def MOV_Fp6432 : FpIf32<(outs RFP32:$dst), (ins RFP64:$src), SpecialFP, []>;
174 def MOV_Fp6464 : FpIf64<(outs RFP64:$dst), (ins RFP64:$src), SpecialFP, []>;
175 def MOV_Fp8032 : FpIf32<(outs RFP32:$dst), (ins RFP80:$src), SpecialFP, []>;
176 def MOV_Fp3280 : FpIf32<(outs RFP80:$dst), (ins RFP32:$src), SpecialFP, []>;
177 def MOV_Fp8064 : FpIf64<(outs RFP64:$dst), (ins RFP80:$src), SpecialFP, []>;
178 def MOV_Fp6480 : FpIf64<(outs RFP80:$dst), (ins RFP64:$src), SpecialFP, []>;
179 def MOV_Fp8080 : FpI_ <(outs RFP80:$dst), (ins RFP80:$src), SpecialFP, []>;
Chris Lattnera731c9f2008-01-11 07:18:17 +0000180}
Evan Chengffcb95b2006-02-21 19:13:53 +0000181
Dale Johannesene377d4d2007-07-04 21:07:47 +0000182// Factoring for arithmetic.
183multiclass FPBinary_rr<SDNode OpNode> {
184// Register op register -> register
185// These are separated out because they have no reversed form.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000186def _Fp32 : FpIf32<(outs RFP32:$dst), (ins RFP32:$src1, RFP32:$src2), TwoArgFP,
Dale Johannesene377d4d2007-07-04 21:07:47 +0000187 [(set RFP32:$dst, (OpNode RFP32:$src1, RFP32:$src2))]>;
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000188def _Fp64 : FpIf64<(outs RFP64:$dst), (ins RFP64:$src1, RFP64:$src2), TwoArgFP,
Dale Johannesene377d4d2007-07-04 21:07:47 +0000189 [(set RFP64:$dst, (OpNode RFP64:$src1, RFP64:$src2))]>;
Dale Johannesencdbe4d32007-08-07 20:29:26 +0000190def _Fp80 : FpI_<(outs RFP80:$dst), (ins RFP80:$src1, RFP80:$src2), TwoArgFP,
Dale Johannesen59a58732007-08-05 18:49:15 +0000191 [(set RFP80:$dst, (OpNode RFP80:$src1, RFP80:$src2))]>;
Dale Johannesene377d4d2007-07-04 21:07:47 +0000192}
193// The FopST0 series are not included here because of the irregularities
194// in where the 'r' goes in assembly output.
Dale Johannesen59a58732007-08-05 18:49:15 +0000195// These instructions cannot address 80-bit memory.
Dale Johannesene377d4d2007-07-04 21:07:47 +0000196multiclass FPBinary<SDNode OpNode, Format fp, string asmstring> {
197// ST(0) = ST(0) + [mem]
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000198def _Fp32m : FpIf32<(outs RFP32:$dst), (ins RFP32:$src1, f32mem:$src2), OneArgFPRW,
Dale Johannesenbf6b8272007-07-10 20:53:41 +0000199 [(set RFP32:$dst,
200 (OpNode RFP32:$src1, (loadf32 addr:$src2)))]>;
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000201def _Fp64m : FpIf64<(outs RFP64:$dst), (ins RFP64:$src1, f64mem:$src2), OneArgFPRW,
Dale Johannesenbf6b8272007-07-10 20:53:41 +0000202 [(set RFP64:$dst,
203 (OpNode RFP64:$src1, (loadf64 addr:$src2)))]>;
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000204def _Fp64m32: FpIf64<(outs RFP64:$dst), (ins RFP64:$src1, f32mem:$src2), OneArgFPRW,
Dale Johannesenafdc7fd2007-07-10 21:53:30 +0000205 [(set RFP64:$dst,
Dale Johannesencdbe4d32007-08-07 20:29:26 +0000206 (OpNode RFP64:$src1, (f64 (extloadf32 addr:$src2))))]>;
207def _Fp80m32: FpI_<(outs RFP80:$dst), (ins RFP80:$src1, f32mem:$src2), OneArgFPRW,
Dale Johannesen59a58732007-08-05 18:49:15 +0000208 [(set RFP80:$dst,
Dale Johannesencdbe4d32007-08-07 20:29:26 +0000209 (OpNode RFP80:$src1, (f80 (extloadf32 addr:$src2))))]>;
210def _Fp80m64: FpI_<(outs RFP80:$dst), (ins RFP80:$src1, f64mem:$src2), OneArgFPRW,
Dale Johannesen59a58732007-08-05 18:49:15 +0000211 [(set RFP80:$dst,
Dale Johannesencdbe4d32007-08-07 20:29:26 +0000212 (OpNode RFP80:$src1, (f80 (extloadf64 addr:$src2))))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000213def _F32m : FPI<0xD8, fp, (outs), (ins f32mem:$src),
Chris Lattnerba7e7562008-01-10 07:59:24 +0000214 !strconcat("f", !strconcat(asmstring, "{s}\t$src"))> { let mayLoad = 1; }
Evan Cheng64d80e32007-07-19 01:14:50 +0000215def _F64m : FPI<0xDC, fp, (outs), (ins f64mem:$src),
Chris Lattnerba7e7562008-01-10 07:59:24 +0000216 !strconcat("f", !strconcat(asmstring, "{l}\t$src"))> { let mayLoad = 1; }
Dale Johannesene377d4d2007-07-04 21:07:47 +0000217// ST(0) = ST(0) + [memint]
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000218def _FpI16m32 : FpIf32<(outs RFP32:$dst), (ins RFP32:$src1, i16mem:$src2), OneArgFPRW,
Dale Johannesene377d4d2007-07-04 21:07:47 +0000219 [(set RFP32:$dst, (OpNode RFP32:$src1,
220 (X86fild addr:$src2, i16)))]>;
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000221def _FpI32m32 : FpIf32<(outs RFP32:$dst), (ins RFP32:$src1, i32mem:$src2), OneArgFPRW,
Dale Johannesene377d4d2007-07-04 21:07:47 +0000222 [(set RFP32:$dst, (OpNode RFP32:$src1,
223 (X86fild addr:$src2, i32)))]>;
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000224def _FpI16m64 : FpIf64<(outs RFP64:$dst), (ins RFP64:$src1, i16mem:$src2), OneArgFPRW,
Dale Johannesene377d4d2007-07-04 21:07:47 +0000225 [(set RFP64:$dst, (OpNode RFP64:$src1,
226 (X86fild addr:$src2, i16)))]>;
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000227def _FpI32m64 : FpIf64<(outs RFP64:$dst), (ins RFP64:$src1, i32mem:$src2), OneArgFPRW,
Dale Johannesene377d4d2007-07-04 21:07:47 +0000228 [(set RFP64:$dst, (OpNode RFP64:$src1,
229 (X86fild addr:$src2, i32)))]>;
Dale Johannesencdbe4d32007-08-07 20:29:26 +0000230def _FpI16m80 : FpI_<(outs RFP80:$dst), (ins RFP80:$src1, i16mem:$src2), OneArgFPRW,
Dale Johannesen59a58732007-08-05 18:49:15 +0000231 [(set RFP80:$dst, (OpNode RFP80:$src1,
232 (X86fild addr:$src2, i16)))]>;
Dale Johannesencdbe4d32007-08-07 20:29:26 +0000233def _FpI32m80 : FpI_<(outs RFP80:$dst), (ins RFP80:$src1, i32mem:$src2), OneArgFPRW,
Dale Johannesen59a58732007-08-05 18:49:15 +0000234 [(set RFP80:$dst, (OpNode RFP80:$src1,
235 (X86fild addr:$src2, i32)))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000236def _FI16m : FPI<0xDE, fp, (outs), (ins i16mem:$src),
Chris Lattnerba7e7562008-01-10 07:59:24 +0000237 !strconcat("fi", !strconcat(asmstring, "{s}\t$src"))> { let mayLoad = 1; }
Evan Cheng64d80e32007-07-19 01:14:50 +0000238def _FI32m : FPI<0xDA, fp, (outs), (ins i32mem:$src),
Chris Lattnerba7e7562008-01-10 07:59:24 +0000239 !strconcat("fi", !strconcat(asmstring, "{l}\t$src"))> { let mayLoad = 1; }
Dale Johannesene377d4d2007-07-04 21:07:47 +0000240}
241
242defm ADD : FPBinary_rr<fadd>;
243defm SUB : FPBinary_rr<fsub>;
244defm MUL : FPBinary_rr<fmul>;
245defm DIV : FPBinary_rr<fdiv>;
246defm ADD : FPBinary<fadd, MRM0m, "add">;
247defm SUB : FPBinary<fsub, MRM4m, "sub">;
248defm SUBR: FPBinary<fsub ,MRM5m, "subr">;
249defm MUL : FPBinary<fmul, MRM1m, "mul">;
250defm DIV : FPBinary<fdiv, MRM6m, "div">;
251defm DIVR: FPBinary<fdiv, MRM7m, "divr">;
Evan Chengffcb95b2006-02-21 19:13:53 +0000252
253class FPST0rInst<bits<8> o, string asm>
Evan Cheng64d80e32007-07-19 01:14:50 +0000254 : FPI<o, AddRegFrm, (outs), (ins RST:$op), asm>, D8;
Evan Chengffcb95b2006-02-21 19:13:53 +0000255class FPrST0Inst<bits<8> o, string asm>
Evan Cheng64d80e32007-07-19 01:14:50 +0000256 : FPI<o, AddRegFrm, (outs), (ins RST:$op), asm>, DC;
Evan Chengffcb95b2006-02-21 19:13:53 +0000257class FPrST0PInst<bits<8> o, string asm>
Evan Cheng64d80e32007-07-19 01:14:50 +0000258 : FPI<o, AddRegFrm, (outs), (ins RST:$op), asm>, DE;
Evan Chengffcb95b2006-02-21 19:13:53 +0000259
Evan Chengffcb95b2006-02-21 19:13:53 +0000260// NOTE: GAS and apparently all other AT&T style assemblers have a broken notion
261// of some of the 'reverse' forms of the fsub and fdiv instructions. As such,
262// we have to put some 'r's in and take them out of weird places.
Dan Gohmanb1576f52007-07-31 20:11:57 +0000263def ADD_FST0r : FPST0rInst <0xC0, "fadd\t$op">;
264def ADD_FrST0 : FPrST0Inst <0xC0, "fadd\t{%st(0), $op|$op, %ST(0)}">;
265def ADD_FPrST0 : FPrST0PInst<0xC0, "faddp\t$op">;
266def SUBR_FST0r : FPST0rInst <0xE8, "fsubr\t$op">;
267def SUB_FrST0 : FPrST0Inst <0xE8, "fsub{r}\t{%st(0), $op|$op, %ST(0)}">;
268def SUB_FPrST0 : FPrST0PInst<0xE8, "fsub{r}p\t$op">;
269def SUB_FST0r : FPST0rInst <0xE0, "fsub\t$op">;
270def SUBR_FrST0 : FPrST0Inst <0xE0, "fsub{|r}\t{%st(0), $op|$op, %ST(0)}">;
271def SUBR_FPrST0 : FPrST0PInst<0xE0, "fsub{|r}p\t$op">;
272def MUL_FST0r : FPST0rInst <0xC8, "fmul\t$op">;
273def MUL_FrST0 : FPrST0Inst <0xC8, "fmul\t{%st(0), $op|$op, %ST(0)}">;
274def MUL_FPrST0 : FPrST0PInst<0xC8, "fmulp\t$op">;
275def DIVR_FST0r : FPST0rInst <0xF8, "fdivr\t$op">;
276def DIV_FrST0 : FPrST0Inst <0xF8, "fdiv{r}\t{%st(0), $op|$op, %ST(0)}">;
277def DIV_FPrST0 : FPrST0PInst<0xF8, "fdiv{r}p\t$op">;
278def DIV_FST0r : FPST0rInst <0xF0, "fdiv\t$op">;
279def DIVR_FrST0 : FPrST0Inst <0xF0, "fdiv{|r}\t{%st(0), $op|$op, %ST(0)}">;
280def DIVR_FPrST0 : FPrST0PInst<0xF0, "fdiv{|r}p\t$op">;
Evan Chengffcb95b2006-02-21 19:13:53 +0000281
Evan Chengffcb95b2006-02-21 19:13:53 +0000282// Unary operations.
Dale Johannesene377d4d2007-07-04 21:07:47 +0000283multiclass FPUnary<SDNode OpNode, bits<8> opcode, string asmstring> {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000284def _Fp32 : FpIf32<(outs RFP32:$dst), (ins RFP32:$src), OneArgFPRW,
Dale Johannesene377d4d2007-07-04 21:07:47 +0000285 [(set RFP32:$dst, (OpNode RFP32:$src))]>;
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000286def _Fp64 : FpIf64<(outs RFP64:$dst), (ins RFP64:$src), OneArgFPRW,
Dale Johannesene377d4d2007-07-04 21:07:47 +0000287 [(set RFP64:$dst, (OpNode RFP64:$src))]>;
Dale Johannesencdbe4d32007-08-07 20:29:26 +0000288def _Fp80 : FpI_<(outs RFP80:$dst), (ins RFP80:$src), OneArgFPRW,
Dale Johannesen59a58732007-08-05 18:49:15 +0000289 [(set RFP80:$dst, (OpNode RFP80:$src))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000290def _F : FPI<opcode, RawFrm, (outs), (ins), asmstring>, D9;
Evan Chengffcb95b2006-02-21 19:13:53 +0000291}
292
Dale Johannesene377d4d2007-07-04 21:07:47 +0000293defm CHS : FPUnary<fneg, 0xE0, "fchs">;
294defm ABS : FPUnary<fabs, 0xE1, "fabs">;
295defm SQRT: FPUnary<fsqrt,0xFA, "fsqrt">;
296defm SIN : FPUnary<fsin, 0xFE, "fsin">;
297defm COS : FPUnary<fcos, 0xFF, "fcos">;
298
Chris Lattnera731c9f2008-01-11 07:18:17 +0000299let neverHasSideEffects = 1 in {
300def TST_Fp32 : FpIf32<(outs), (ins RFP32:$src), OneArgFP, []>;
301def TST_Fp64 : FpIf64<(outs), (ins RFP64:$src), OneArgFP, []>;
302def TST_Fp80 : FpI_<(outs), (ins RFP80:$src), OneArgFP, []>;
303}
Evan Cheng64d80e32007-07-19 01:14:50 +0000304def TST_F : FPI<0xE4, RawFrm, (outs), (ins), "ftst">, D9;
Dale Johannesene377d4d2007-07-04 21:07:47 +0000305
Sean Callanan5ab94032009-09-16 01:13:52 +0000306// Versions of FP instructions that take a single memory operand. Added for the
307// disassembler; remove as they are included with patterns elsewhere.
308def FCOM32m : FPI<0xD8, MRM2m, (outs), (ins f32mem:$src), "fcom\t$src">;
309def FCOMP32m : FPI<0xD8, MRM3m, (outs), (ins f32mem:$src), "fcomp\t$src">;
310
311def FLDENVm : FPI<0xD9, MRM4m, (outs), (ins f32mem:$src), "fldenv\t$src">;
312def FSTENVm : FPI<0xD9, MRM6m, (outs f32mem:$dst), (ins), "fstenv\t$dst">;
313
314def FICOM32m : FPI<0xDA, MRM2m, (outs), (ins i32mem:$src), "ficom{l}\t$src">;
315def FICOMP32m: FPI<0xDA, MRM3m, (outs), (ins i32mem:$src), "ficomp{l}\t$src">;
316
317def FCOM64m : FPI<0xDC, MRM2m, (outs), (ins f64mem:$src), "fcom\t$src">;
318def FCOMP64m : FPI<0xDC, MRM3m, (outs), (ins f64mem:$src), "fcomp\t$src">;
319
320def FLD64m : FPI<0xDD, MRM0m, (outs), (ins f64mem:$src), "fld\t$src">;
321def FISTTP32m: FPI<0xDD, MRM1m, (outs i32mem:$dst), (ins), "fisttp{l}\t$dst">;
322def FST64m : FPI<0xDD, MRM2m, (outs f64mem:$dst), (ins), "fst\t$dst">;
323def FSTP64m : FPI<0xDD, MRM3m, (outs f64mem:$dst), (ins), "fld\t$dst">;
324def FRSTORm : FPI<0xDD, MRM4m, (outs f32mem:$dst), (ins), "frstor\t$dst">;
325def FSAVEm : FPI<0xDD, MRM6m, (outs f32mem:$dst), (ins), "fsave\t$dst">;
326def FSTSWm : FPI<0xDD, MRM7m, (outs f32mem:$dst), (ins), "fstsw\t$dst">;
327
328def FICOM16m : FPI<0xDE, MRM2m, (outs), (ins i16mem:$src), "ficom{w}\t$src">;
329def FICOMP16m: FPI<0xDE, MRM3m, (outs), (ins i16mem:$src), "ficomp{w}\t$src">;
330
331def FBLDm : FPI<0xDF, MRM4m, (outs), (ins f32mem:$src), "fbld\t$src">;
332def FILD64m : FPI<0xDF, MRM5m, (outs), (ins i64mem:$src), "fild{q}\t$src">;
333def FBSTPm : FPI<0xDF, MRM6m, (outs f32mem:$dst), (ins), "fbstp\t$dst">;
334def FISTP64m : FPI<0xDF, MRM7m, (outs i64mem:$dst), (ins), "fistp{q}\t$dst">;
335
Dale Johannesene377d4d2007-07-04 21:07:47 +0000336// Floating point cmovs.
337multiclass FPCMov<PatLeaf cc> {
Evan Chenge5f62042007-09-29 00:00:36 +0000338 def _Fp32 : FpIf32<(outs RFP32:$dst), (ins RFP32:$src1, RFP32:$src2),
339 CondMovFP,
Dale Johannesene377d4d2007-07-04 21:07:47 +0000340 [(set RFP32:$dst, (X86cmov RFP32:$src1, RFP32:$src2,
Evan Chenge5f62042007-09-29 00:00:36 +0000341 cc, EFLAGS))]>;
342 def _Fp64 : FpIf64<(outs RFP64:$dst), (ins RFP64:$src1, RFP64:$src2),
343 CondMovFP,
Dale Johannesene377d4d2007-07-04 21:07:47 +0000344 [(set RFP64:$dst, (X86cmov RFP64:$src1, RFP64:$src2,
Evan Chenge5f62042007-09-29 00:00:36 +0000345 cc, EFLAGS))]>;
346 def _Fp80 : FpI_<(outs RFP80:$dst), (ins RFP80:$src1, RFP80:$src2),
347 CondMovFP,
Dale Johannesen59a58732007-08-05 18:49:15 +0000348 [(set RFP80:$dst, (X86cmov RFP80:$src1, RFP80:$src2,
Evan Chenge5f62042007-09-29 00:00:36 +0000349 cc, EFLAGS))]>;
Dale Johannesene377d4d2007-07-04 21:07:47 +0000350}
Evan Chenge5f62042007-09-29 00:00:36 +0000351let Uses = [EFLAGS], isTwoAddress = 1 in {
Dale Johannesene377d4d2007-07-04 21:07:47 +0000352defm CMOVB : FPCMov<X86_COND_B>;
353defm CMOVBE : FPCMov<X86_COND_BE>;
354defm CMOVE : FPCMov<X86_COND_E>;
355defm CMOVP : FPCMov<X86_COND_P>;
356defm CMOVNB : FPCMov<X86_COND_AE>;
357defm CMOVNBE: FPCMov<X86_COND_A>;
358defm CMOVNE : FPCMov<X86_COND_NE>;
359defm CMOVNP : FPCMov<X86_COND_NP>;
360}
361
362// These are not factored because there's no clean way to pass DA/DB.
Evan Cheng64d80e32007-07-19 01:14:50 +0000363def CMOVB_F : FPI<0xC0, AddRegFrm, (outs RST:$op), (ins),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000364 "fcmovb\t{$op, %st(0)|%ST(0), $op}">, DA;
Evan Cheng64d80e32007-07-19 01:14:50 +0000365def CMOVBE_F : FPI<0xD0, AddRegFrm, (outs RST:$op), (ins),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000366 "fcmovbe\t{$op, %st(0)|%ST(0), $op}">, DA;
Evan Cheng64d80e32007-07-19 01:14:50 +0000367def CMOVE_F : FPI<0xC8, AddRegFrm, (outs RST:$op), (ins),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000368 "fcmove\t{$op, %st(0)|%ST(0), $op}">, DA;
Evan Cheng64d80e32007-07-19 01:14:50 +0000369def CMOVP_F : FPI<0xD8, AddRegFrm, (outs RST:$op), (ins),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000370 "fcmovu\t {$op, %st(0)|%ST(0), $op}">, DA;
Evan Cheng64d80e32007-07-19 01:14:50 +0000371def CMOVNB_F : FPI<0xC0, AddRegFrm, (outs RST:$op), (ins),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000372 "fcmovnb\t{$op, %st(0)|%ST(0), $op}">, DB;
Evan Cheng64d80e32007-07-19 01:14:50 +0000373def CMOVNBE_F: FPI<0xD0, AddRegFrm, (outs RST:$op), (ins),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000374 "fcmovnbe\t{$op, %st(0)|%ST(0), $op}">, DB;
Evan Cheng64d80e32007-07-19 01:14:50 +0000375def CMOVNE_F : FPI<0xC8, AddRegFrm, (outs RST:$op), (ins),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000376 "fcmovne\t{$op, %st(0)|%ST(0), $op}">, DB;
Evan Cheng64d80e32007-07-19 01:14:50 +0000377def CMOVNP_F : FPI<0xD8, AddRegFrm, (outs RST:$op), (ins),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000378 "fcmovnu\t{$op, %st(0)|%ST(0), $op}">, DB;
Evan Chengffcb95b2006-02-21 19:13:53 +0000379
380// Floating point loads & stores.
Dan Gohman15511cf2008-12-03 18:15:48 +0000381let canFoldAsLoad = 1 in {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000382def LD_Fp32m : FpIf32<(outs RFP32:$dst), (ins f32mem:$src), ZeroArgFP,
Dale Johannesen411d9c52007-07-03 17:07:33 +0000383 [(set RFP32:$dst, (loadf32 addr:$src))]>;
Bill Wendling627c00b2007-12-17 23:07:56 +0000384let isReMaterializable = 1, mayHaveSideEffects = 1 in
Bill Wendling691de382007-12-17 22:17:14 +0000385 def LD_Fp64m : FpIf64<(outs RFP64:$dst), (ins f64mem:$src), ZeroArgFP,
Dale Johannesen411d9c52007-07-03 17:07:33 +0000386 [(set RFP64:$dst, (loadf64 addr:$src))]>;
Dale Johannesencdbe4d32007-08-07 20:29:26 +0000387def LD_Fp80m : FpI_<(outs RFP80:$dst), (ins f80mem:$src), ZeroArgFP,
Dale Johannesen59a58732007-08-05 18:49:15 +0000388 [(set RFP80:$dst, (loadf80 addr:$src))]>;
Evan Cheng2f394262007-08-30 05:49:43 +0000389}
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000390def LD_Fp32m64 : FpIf64<(outs RFP64:$dst), (ins f32mem:$src), ZeroArgFP,
Dale Johannesencdbe4d32007-08-07 20:29:26 +0000391 [(set RFP64:$dst, (f64 (extloadf32 addr:$src)))]>;
392def LD_Fp64m80 : FpI_<(outs RFP80:$dst), (ins f64mem:$src), ZeroArgFP,
393 [(set RFP80:$dst, (f80 (extloadf64 addr:$src)))]>;
394def LD_Fp32m80 : FpI_<(outs RFP80:$dst), (ins f32mem:$src), ZeroArgFP,
395 [(set RFP80:$dst, (f80 (extloadf32 addr:$src)))]>;
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000396def ILD_Fp16m32: FpIf32<(outs RFP32:$dst), (ins i16mem:$src), ZeroArgFP,
Dale Johannesen411d9c52007-07-03 17:07:33 +0000397 [(set RFP32:$dst, (X86fild addr:$src, i16))]>;
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000398def ILD_Fp32m32: FpIf32<(outs RFP32:$dst), (ins i32mem:$src), ZeroArgFP,
Dale Johannesen411d9c52007-07-03 17:07:33 +0000399 [(set RFP32:$dst, (X86fild addr:$src, i32))]>;
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000400def ILD_Fp64m32: FpIf32<(outs RFP32:$dst), (ins i64mem:$src), ZeroArgFP,
Dale Johannesen411d9c52007-07-03 17:07:33 +0000401 [(set RFP32:$dst, (X86fild addr:$src, i64))]>;
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000402def ILD_Fp16m64: FpIf64<(outs RFP64:$dst), (ins i16mem:$src), ZeroArgFP,
Dale Johannesen411d9c52007-07-03 17:07:33 +0000403 [(set RFP64:$dst, (X86fild addr:$src, i16))]>;
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000404def ILD_Fp32m64: FpIf64<(outs RFP64:$dst), (ins i32mem:$src), ZeroArgFP,
Dale Johannesen411d9c52007-07-03 17:07:33 +0000405 [(set RFP64:$dst, (X86fild addr:$src, i32))]>;
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000406def ILD_Fp64m64: FpIf64<(outs RFP64:$dst), (ins i64mem:$src), ZeroArgFP,
Dale Johannesen411d9c52007-07-03 17:07:33 +0000407 [(set RFP64:$dst, (X86fild addr:$src, i64))]>;
Dale Johannesencdbe4d32007-08-07 20:29:26 +0000408def ILD_Fp16m80: FpI_<(outs RFP80:$dst), (ins i16mem:$src), ZeroArgFP,
Dale Johannesen59a58732007-08-05 18:49:15 +0000409 [(set RFP80:$dst, (X86fild addr:$src, i16))]>;
Dale Johannesencdbe4d32007-08-07 20:29:26 +0000410def ILD_Fp32m80: FpI_<(outs RFP80:$dst), (ins i32mem:$src), ZeroArgFP,
Dale Johannesen59a58732007-08-05 18:49:15 +0000411 [(set RFP80:$dst, (X86fild addr:$src, i32))]>;
Dale Johannesencdbe4d32007-08-07 20:29:26 +0000412def ILD_Fp64m80: FpI_<(outs RFP80:$dst), (ins i64mem:$src), ZeroArgFP,
Dale Johannesen59a58732007-08-05 18:49:15 +0000413 [(set RFP80:$dst, (X86fild addr:$src, i64))]>;
Evan Chengffcb95b2006-02-21 19:13:53 +0000414
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000415def ST_Fp32m : FpIf32<(outs), (ins f32mem:$op, RFP32:$src), OneArgFP,
Dale Johannesen411d9c52007-07-03 17:07:33 +0000416 [(store RFP32:$src, addr:$op)]>;
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000417def ST_Fp64m32 : FpIf64<(outs), (ins f32mem:$op, RFP64:$src), OneArgFP,
Dale Johannesen411d9c52007-07-03 17:07:33 +0000418 [(truncstoref32 RFP64:$src, addr:$op)]>;
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000419def ST_Fp64m : FpIf64<(outs), (ins f64mem:$op, RFP64:$src), OneArgFP,
Dale Johannesen411d9c52007-07-03 17:07:33 +0000420 [(store RFP64:$src, addr:$op)]>;
Dale Johannesencdbe4d32007-08-07 20:29:26 +0000421def ST_Fp80m32 : FpI_<(outs), (ins f32mem:$op, RFP80:$src), OneArgFP,
Dale Johannesen59a58732007-08-05 18:49:15 +0000422 [(truncstoref32 RFP80:$src, addr:$op)]>;
Dale Johannesencdbe4d32007-08-07 20:29:26 +0000423def ST_Fp80m64 : FpI_<(outs), (ins f64mem:$op, RFP80:$src), OneArgFP,
Dale Johannesen59a58732007-08-05 18:49:15 +0000424 [(truncstoref64 RFP80:$src, addr:$op)]>;
425// FST does not support 80-bit memory target; FSTP must be used.
Evan Chengffcb95b2006-02-21 19:13:53 +0000426
Chris Lattnera731c9f2008-01-11 07:18:17 +0000427let mayStore = 1, neverHasSideEffects = 1 in {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000428def ST_FpP32m : FpIf32<(outs), (ins f32mem:$op, RFP32:$src), OneArgFP, []>;
429def ST_FpP64m32 : FpIf64<(outs), (ins f32mem:$op, RFP64:$src), OneArgFP, []>;
430def ST_FpP64m : FpIf64<(outs), (ins f64mem:$op, RFP64:$src), OneArgFP, []>;
431def ST_FpP80m32 : FpI_<(outs), (ins f32mem:$op, RFP80:$src), OneArgFP, []>;
432def ST_FpP80m64 : FpI_<(outs), (ins f64mem:$op, RFP80:$src), OneArgFP, []>;
Chris Lattnerba7e7562008-01-10 07:59:24 +0000433}
Dale Johannesencdbe4d32007-08-07 20:29:26 +0000434def ST_FpP80m : FpI_<(outs), (ins f80mem:$op, RFP80:$src), OneArgFP,
Dale Johannesen59a58732007-08-05 18:49:15 +0000435 [(store RFP80:$src, addr:$op)]>;
Chris Lattnera731c9f2008-01-11 07:18:17 +0000436let mayStore = 1, neverHasSideEffects = 1 in {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000437def IST_Fp16m32 : FpIf32<(outs), (ins i16mem:$op, RFP32:$src), OneArgFP, []>;
438def IST_Fp32m32 : FpIf32<(outs), (ins i32mem:$op, RFP32:$src), OneArgFP, []>;
439def IST_Fp64m32 : FpIf32<(outs), (ins i64mem:$op, RFP32:$src), OneArgFP, []>;
440def IST_Fp16m64 : FpIf64<(outs), (ins i16mem:$op, RFP64:$src), OneArgFP, []>;
441def IST_Fp32m64 : FpIf64<(outs), (ins i32mem:$op, RFP64:$src), OneArgFP, []>;
442def IST_Fp64m64 : FpIf64<(outs), (ins i64mem:$op, RFP64:$src), OneArgFP, []>;
Dale Johannesencdbe4d32007-08-07 20:29:26 +0000443def IST_Fp16m80 : FpI_<(outs), (ins i16mem:$op, RFP80:$src), OneArgFP, []>;
444def IST_Fp32m80 : FpI_<(outs), (ins i32mem:$op, RFP80:$src), OneArgFP, []>;
445def IST_Fp64m80 : FpI_<(outs), (ins i64mem:$op, RFP80:$src), OneArgFP, []>;
Chris Lattnerba7e7562008-01-10 07:59:24 +0000446}
Evan Chengffcb95b2006-02-21 19:13:53 +0000447
Chris Lattnerba7e7562008-01-10 07:59:24 +0000448let mayLoad = 1 in {
Dan Gohmanb1576f52007-07-31 20:11:57 +0000449def LD_F32m : FPI<0xD9, MRM0m, (outs), (ins f32mem:$src), "fld{s}\t$src">;
450def LD_F64m : FPI<0xDD, MRM0m, (outs), (ins f64mem:$src), "fld{l}\t$src">;
Dale Johannesen59a58732007-08-05 18:49:15 +0000451def LD_F80m : FPI<0xDB, MRM5m, (outs), (ins f80mem:$src), "fld{t}\t$src">;
Dan Gohmanb1576f52007-07-31 20:11:57 +0000452def ILD_F16m : FPI<0xDF, MRM0m, (outs), (ins i16mem:$src), "fild{s}\t$src">;
453def ILD_F32m : FPI<0xDB, MRM0m, (outs), (ins i32mem:$src), "fild{l}\t$src">;
454def ILD_F64m : FPI<0xDF, MRM5m, (outs), (ins i64mem:$src), "fild{ll}\t$src">;
Chris Lattnerba7e7562008-01-10 07:59:24 +0000455}
456let mayStore = 1 in {
Dan Gohmanb1576f52007-07-31 20:11:57 +0000457def ST_F32m : FPI<0xD9, MRM2m, (outs), (ins f32mem:$dst), "fst{s}\t$dst">;
458def ST_F64m : FPI<0xDD, MRM2m, (outs), (ins f64mem:$dst), "fst{l}\t$dst">;
459def ST_FP32m : FPI<0xD9, MRM3m, (outs), (ins f32mem:$dst), "fstp{s}\t$dst">;
460def ST_FP64m : FPI<0xDD, MRM3m, (outs), (ins f64mem:$dst), "fstp{l}\t$dst">;
Dale Johannesen59a58732007-08-05 18:49:15 +0000461def ST_FP80m : FPI<0xDB, MRM7m, (outs), (ins f80mem:$dst), "fstp{t}\t$dst">;
Dan Gohmanb1576f52007-07-31 20:11:57 +0000462def IST_F16m : FPI<0xDF, MRM2m, (outs), (ins i16mem:$dst), "fist{s}\t$dst">;
463def IST_F32m : FPI<0xDB, MRM2m, (outs), (ins i32mem:$dst), "fist{l}\t$dst">;
464def IST_FP16m : FPI<0xDF, MRM3m, (outs), (ins i16mem:$dst), "fistp{s}\t$dst">;
465def IST_FP32m : FPI<0xDB, MRM3m, (outs), (ins i32mem:$dst), "fistp{l}\t$dst">;
466def IST_FP64m : FPI<0xDF, MRM7m, (outs), (ins i64mem:$dst), "fistp{ll}\t$dst">;
Chris Lattnerba7e7562008-01-10 07:59:24 +0000467}
Evan Chengffcb95b2006-02-21 19:13:53 +0000468
469// FISTTP requires SSE3 even though it's a FPStack op.
Evan Cheng64d80e32007-07-19 01:14:50 +0000470def ISTT_Fp16m32 : FpI_<(outs), (ins i16mem:$op, RFP32:$src), OneArgFP,
Dale Johannesen411d9c52007-07-03 17:07:33 +0000471 [(X86fp_to_i16mem RFP32:$src, addr:$op)]>,
472 Requires<[HasSSE3]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000473def ISTT_Fp32m32 : FpI_<(outs), (ins i32mem:$op, RFP32:$src), OneArgFP,
Dale Johannesen411d9c52007-07-03 17:07:33 +0000474 [(X86fp_to_i32mem RFP32:$src, addr:$op)]>,
475 Requires<[HasSSE3]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000476def ISTT_Fp64m32 : FpI_<(outs), (ins i64mem:$op, RFP32:$src), OneArgFP,
Dale Johannesen411d9c52007-07-03 17:07:33 +0000477 [(X86fp_to_i64mem RFP32:$src, addr:$op)]>,
478 Requires<[HasSSE3]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000479def ISTT_Fp16m64 : FpI_<(outs), (ins i16mem:$op, RFP64:$src), OneArgFP,
Dale Johannesen411d9c52007-07-03 17:07:33 +0000480 [(X86fp_to_i16mem RFP64:$src, addr:$op)]>,
481 Requires<[HasSSE3]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000482def ISTT_Fp32m64 : FpI_<(outs), (ins i32mem:$op, RFP64:$src), OneArgFP,
Dale Johannesen411d9c52007-07-03 17:07:33 +0000483 [(X86fp_to_i32mem RFP64:$src, addr:$op)]>,
484 Requires<[HasSSE3]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000485def ISTT_Fp64m64 : FpI_<(outs), (ins i64mem:$op, RFP64:$src), OneArgFP,
Dale Johannesen411d9c52007-07-03 17:07:33 +0000486 [(X86fp_to_i64mem RFP64:$src, addr:$op)]>,
487 Requires<[HasSSE3]>;
Dale Johannesena996d522007-08-07 01:17:37 +0000488def ISTT_Fp16m80 : FpI_<(outs), (ins i16mem:$op, RFP80:$src), OneArgFP,
489 [(X86fp_to_i16mem RFP80:$src, addr:$op)]>,
490 Requires<[HasSSE3]>;
491def ISTT_Fp32m80 : FpI_<(outs), (ins i32mem:$op, RFP80:$src), OneArgFP,
492 [(X86fp_to_i32mem RFP80:$src, addr:$op)]>,
493 Requires<[HasSSE3]>;
494def ISTT_Fp64m80 : FpI_<(outs), (ins i64mem:$op, RFP80:$src), OneArgFP,
495 [(X86fp_to_i64mem RFP80:$src, addr:$op)]>,
496 Requires<[HasSSE3]>;
Evan Chengffcb95b2006-02-21 19:13:53 +0000497
Chris Lattnerba7e7562008-01-10 07:59:24 +0000498let mayStore = 1 in {
Dan Gohmanb1576f52007-07-31 20:11:57 +0000499def ISTT_FP16m : FPI<0xDF, MRM1m, (outs), (ins i16mem:$dst), "fisttp{s}\t$dst">;
500def ISTT_FP32m : FPI<0xDB, MRM1m, (outs), (ins i32mem:$dst), "fisttp{l}\t$dst">;
501def ISTT_FP64m : FPI<0xDD, MRM1m, (outs), (ins i64mem:$dst), "fisttp{ll}\t$dst">;
Chris Lattnerba7e7562008-01-10 07:59:24 +0000502}
Evan Chengffcb95b2006-02-21 19:13:53 +0000503
504// FP Stack manipulation instructions.
Dan Gohmanb1576f52007-07-31 20:11:57 +0000505def LD_Frr : FPI<0xC0, AddRegFrm, (outs), (ins RST:$op), "fld\t$op">, D9;
506def ST_Frr : FPI<0xD0, AddRegFrm, (outs), (ins RST:$op), "fst\t$op">, DD;
507def ST_FPrr : FPI<0xD8, AddRegFrm, (outs), (ins RST:$op), "fstp\t$op">, DD;
508def XCH_F : FPI<0xC8, AddRegFrm, (outs), (ins RST:$op), "fxch\t$op">, D9;
Evan Chengffcb95b2006-02-21 19:13:53 +0000509
510// Floating point constant loads.
Chris Lattnerdd415272008-01-10 05:45:39 +0000511let isReMaterializable = 1 in {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000512def LD_Fp032 : FpIf32<(outs RFP32:$dst), (ins), ZeroArgFP,
Dale Johannesen849f2142007-07-03 00:53:03 +0000513 [(set RFP32:$dst, fpimm0)]>;
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000514def LD_Fp132 : FpIf32<(outs RFP32:$dst), (ins), ZeroArgFP,
Dale Johannesen849f2142007-07-03 00:53:03 +0000515 [(set RFP32:$dst, fpimm1)]>;
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000516def LD_Fp064 : FpIf64<(outs RFP64:$dst), (ins), ZeroArgFP,
Dale Johannesen849f2142007-07-03 00:53:03 +0000517 [(set RFP64:$dst, fpimm0)]>;
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000518def LD_Fp164 : FpIf64<(outs RFP64:$dst), (ins), ZeroArgFP,
Dale Johannesen849f2142007-07-03 00:53:03 +0000519 [(set RFP64:$dst, fpimm1)]>;
Dale Johannesencdbe4d32007-08-07 20:29:26 +0000520def LD_Fp080 : FpI_<(outs RFP80:$dst), (ins), ZeroArgFP,
Dale Johannesen59a58732007-08-05 18:49:15 +0000521 [(set RFP80:$dst, fpimm0)]>;
Dale Johannesencdbe4d32007-08-07 20:29:26 +0000522def LD_Fp180 : FpI_<(outs RFP80:$dst), (ins), ZeroArgFP,
Dale Johannesen59a58732007-08-05 18:49:15 +0000523 [(set RFP80:$dst, fpimm1)]>;
Dan Gohmand45eddd2007-06-26 00:48:07 +0000524}
Evan Chengffcb95b2006-02-21 19:13:53 +0000525
Evan Cheng64d80e32007-07-19 01:14:50 +0000526def LD_F0 : FPI<0xEE, RawFrm, (outs), (ins), "fldz">, D9;
527def LD_F1 : FPI<0xE8, RawFrm, (outs), (ins), "fld1">, D9;
Evan Chengffcb95b2006-02-21 19:13:53 +0000528
529
530// Floating point compares.
Evan Cheng4e4d2d72007-09-25 19:08:02 +0000531let Defs = [EFLAGS] in {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000532def UCOM_Fpr32 : FpIf32<(outs), (ins RFP32:$lhs, RFP32:$rhs), CompareFP,
Chris Lattnera731c9f2008-01-11 07:18:17 +0000533 []>; // FPSW = cmp ST(0) with ST(i)
534def UCOM_Fpr64 : FpIf64<(outs), (ins RFP64:$lhs, RFP64:$rhs), CompareFP,
535 []>; // FPSW = cmp ST(0) with ST(i)
536def UCOM_Fpr80 : FpI_ <(outs), (ins RFP80:$lhs, RFP80:$rhs), CompareFP,
537 []>; // FPSW = cmp ST(0) with ST(i)
538
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000539def UCOM_FpIr32: FpIf32<(outs), (ins RFP32:$lhs, RFP32:$rhs), CompareFP,
Evan Chenge5f62042007-09-29 00:00:36 +0000540 [(X86cmp RFP32:$lhs, RFP32:$rhs),
541 (implicit EFLAGS)]>; // CC = ST(0) cmp ST(i)
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000542def UCOM_FpIr64: FpIf64<(outs), (ins RFP64:$lhs, RFP64:$rhs), CompareFP,
Evan Chenge5f62042007-09-29 00:00:36 +0000543 [(X86cmp RFP64:$lhs, RFP64:$rhs),
544 (implicit EFLAGS)]>; // CC = ST(0) cmp ST(i)
Dale Johannesencdbe4d32007-08-07 20:29:26 +0000545def UCOM_FpIr80: FpI_<(outs), (ins RFP80:$lhs, RFP80:$rhs), CompareFP,
Evan Chenge5f62042007-09-29 00:00:36 +0000546 [(X86cmp RFP80:$lhs, RFP80:$rhs),
Evan Cheng4e4d2d72007-09-25 19:08:02 +0000547 (implicit EFLAGS)]>; // CC = ST(0) cmp ST(i)
548}
549
Evan Cheng24f2ea32007-09-14 21:48:26 +0000550let Defs = [EFLAGS], Uses = [ST0] in {
Dale Johannesene377d4d2007-07-04 21:07:47 +0000551def UCOM_Fr : FPI<0xE0, AddRegFrm, // FPSW = cmp ST(0) with ST(i)
Evan Cheng64d80e32007-07-19 01:14:50 +0000552 (outs), (ins RST:$reg),
Evan Cheng071a2792007-09-11 19:55:27 +0000553 "fucom\t$reg">, DD;
Dale Johannesene377d4d2007-07-04 21:07:47 +0000554def UCOM_FPr : FPI<0xE8, AddRegFrm, // FPSW = cmp ST(0) with ST(i), pop
Evan Cheng64d80e32007-07-19 01:14:50 +0000555 (outs), (ins RST:$reg),
Evan Cheng071a2792007-09-11 19:55:27 +0000556 "fucomp\t$reg">, DD;
Dale Johannesene377d4d2007-07-04 21:07:47 +0000557def UCOM_FPPr : FPI<0xE9, RawFrm, // cmp ST(0) with ST(1), pop, pop
Evan Cheng64d80e32007-07-19 01:14:50 +0000558 (outs), (ins),
Evan Cheng071a2792007-09-11 19:55:27 +0000559 "fucompp">, DA;
Evan Chengffcb95b2006-02-21 19:13:53 +0000560
Dale Johannesene377d4d2007-07-04 21:07:47 +0000561def UCOM_FIr : FPI<0xE8, AddRegFrm, // CC = cmp ST(0) with ST(i)
Evan Cheng64d80e32007-07-19 01:14:50 +0000562 (outs), (ins RST:$reg),
Evan Cheng071a2792007-09-11 19:55:27 +0000563 "fucomi\t{$reg, %st(0)|%ST(0), $reg}">, DB;
Dale Johannesene377d4d2007-07-04 21:07:47 +0000564def UCOM_FIPr : FPI<0xE8, AddRegFrm, // CC = cmp ST(0) with ST(i), pop
Evan Cheng64d80e32007-07-19 01:14:50 +0000565 (outs), (ins RST:$reg),
Evan Cheng071a2792007-09-11 19:55:27 +0000566 "fucomip\t{$reg, %st(0)|%ST(0), $reg}">, DF;
567}
Evan Chengffcb95b2006-02-21 19:13:53 +0000568
Evan Chengffcb95b2006-02-21 19:13:53 +0000569// Floating point flag ops.
Evan Cheng071a2792007-09-11 19:55:27 +0000570let Defs = [AX] in
Evan Chengffcb95b2006-02-21 19:13:53 +0000571def FNSTSW8r : I<0xE0, RawFrm, // AX = fp flags
Evan Cheng071a2792007-09-11 19:55:27 +0000572 (outs), (ins), "fnstsw", []>, DF;
Evan Chengffcb95b2006-02-21 19:13:53 +0000573
574def FNSTCW16m : I<0xD9, MRM7m, // [mem16] = X87 control world
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +0000575 (outs), (ins i16mem:$dst), "fnstcw\t$dst",
576 [(X86fp_cwd_get16 addr:$dst)]>;
Chris Lattnerba7e7562008-01-10 07:59:24 +0000577
578let mayLoad = 1 in
Evan Chengffcb95b2006-02-21 19:13:53 +0000579def FLDCW16m : I<0xD9, MRM5m, // X87 control world = [mem16]
Dan Gohmanb1576f52007-07-31 20:11:57 +0000580 (outs), (ins i16mem:$dst), "fldcw\t$dst", []>;
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000581
582//===----------------------------------------------------------------------===//
583// Non-Instruction Patterns
584//===----------------------------------------------------------------------===//
585
Dale Johannesencdbe4d32007-08-07 20:29:26 +0000586// Required for RET of f32 / f64 / f80 values.
Dale Johannesene377d4d2007-07-04 21:07:47 +0000587def : Pat<(X86fld addr:$src, f32), (LD_Fp32m addr:$src)>;
588def : Pat<(X86fld addr:$src, f64), (LD_Fp64m addr:$src)>;
Dale Johannesen59a58732007-08-05 18:49:15 +0000589def : Pat<(X86fld addr:$src, f80), (LD_Fp80m addr:$src)>;
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000590
Dale Johannesencdbe4d32007-08-07 20:29:26 +0000591// Required for CALL which return f32 / f64 / f80 values.
Dale Johannesene377d4d2007-07-04 21:07:47 +0000592def : Pat<(X86fst RFP32:$src, addr:$op, f32), (ST_Fp32m addr:$op, RFP32:$src)>;
593def : Pat<(X86fst RFP64:$src, addr:$op, f32), (ST_Fp64m32 addr:$op, RFP64:$src)>;
594def : Pat<(X86fst RFP64:$src, addr:$op, f64), (ST_Fp64m addr:$op, RFP64:$src)>;
Dale Johannesena996d522007-08-07 01:17:37 +0000595def : Pat<(X86fst RFP80:$src, addr:$op, f32), (ST_Fp80m32 addr:$op, RFP80:$src)>;
596def : Pat<(X86fst RFP80:$src, addr:$op, f64), (ST_Fp80m64 addr:$op, RFP80:$src)>;
597def : Pat<(X86fst RFP80:$src, addr:$op, f80), (ST_FpP80m addr:$op, RFP80:$src)>;
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000598
599// Floating point constant -0.0 and -1.0
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000600def : Pat<(f32 fpimmneg0), (CHS_Fp32 (LD_Fp032))>, Requires<[FPStackf32]>;
601def : Pat<(f32 fpimmneg1), (CHS_Fp32 (LD_Fp132))>, Requires<[FPStackf32]>;
602def : Pat<(f64 fpimmneg0), (CHS_Fp64 (LD_Fp064))>, Requires<[FPStackf64]>;
603def : Pat<(f64 fpimmneg1), (CHS_Fp64 (LD_Fp164))>, Requires<[FPStackf64]>;
Dale Johannesencdbe4d32007-08-07 20:29:26 +0000604def : Pat<(f80 fpimmneg0), (CHS_Fp80 (LD_Fp080))>;
605def : Pat<(f80 fpimmneg1), (CHS_Fp80 (LD_Fp180))>;
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000606
607// Used to conv. i64 to f64 since there isn't a SSE version.
Dale Johannesene377d4d2007-07-04 21:07:47 +0000608def : Pat<(X86fildflag addr:$src, i64), (ILD_Fp64m64 addr:$src)>;
Dale Johannesen849f2142007-07-03 00:53:03 +0000609
Chris Lattner6fa2f9c2008-03-09 07:05:32 +0000610// FP extensions map onto simple pseudo-value conversions if they are to/from
611// the FP stack.
612def : Pat<(f64 (fextend RFP32:$src)), (MOV_Fp3264 RFP32:$src)>,
613 Requires<[FPStackf32]>;
614def : Pat<(f80 (fextend RFP32:$src)), (MOV_Fp3280 RFP32:$src)>,
615 Requires<[FPStackf32]>;
616def : Pat<(f80 (fextend RFP64:$src)), (MOV_Fp6480 RFP64:$src)>,
617 Requires<[FPStackf64]>;
618
619// FP truncations map onto simple pseudo-value conversions if they are to/from
620// the FP stack. We have validated that only value-preserving truncations make
621// it through isel.
622def : Pat<(f32 (fround RFP64:$src)), (MOV_Fp6432 RFP64:$src)>,
623 Requires<[FPStackf32]>;
624def : Pat<(f32 (fround RFP80:$src)), (MOV_Fp8032 RFP80:$src)>,
625 Requires<[FPStackf32]>;
626def : Pat<(f64 (fround RFP80:$src)), (MOV_Fp8064 RFP80:$src)>,
627 Requires<[FPStackf64]>;