blob: 4bf43f42e3a7e9ec2cf11863112426deccd0b2d6 [file] [log] [blame]
Jia Liubb481f82012-02-28 07:46:26 +00001//===-- MipsISelLowering.cpp - Mips DAG Lowering Implementation -----------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00007//
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00008//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00009//
10// This file defines the interfaces that Mips uses to lower LLVM code into a
11// selection DAG.
12//
Akira Hatanaka4552c9a2011-04-15 21:51:11 +000013//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000014#define DEBUG_TYPE "mips-lower"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000015#include "MipsISelLowering.h"
Craig Topper79aa3412012-03-17 18:46:09 +000016#include "InstPrinter/MipsInstPrinter.h"
17#include "MCTargetDesc/MipsBaseInfo.h"
Chandler Carruthd04a8d42012-12-03 16:50:05 +000018#include "MipsMachineFunction.h"
19#include "MipsSubtarget.h"
20#include "MipsTargetMachine.h"
21#include "MipsTargetObjectFile.h"
Akira Hatanaka2b861be2012-10-19 21:47:33 +000022#include "llvm/ADT/Statistic.h"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000023#include "llvm/CodeGen/CallingConvLower.h"
24#include "llvm/CodeGen/MachineFrameInfo.h"
25#include "llvm/CodeGen/MachineFunction.h"
26#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000027#include "llvm/CodeGen/MachineRegisterInfo.h"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000028#include "llvm/CodeGen/SelectionDAGISel.h"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000029#include "llvm/CodeGen/ValueTypes.h"
Chandler Carruth0b8c9a82013-01-02 11:36:10 +000030#include "llvm/IR/CallingConv.h"
31#include "llvm/IR/DerivedTypes.h"
Chandler Carruth0b8c9a82013-01-02 11:36:10 +000032#include "llvm/IR/GlobalVariable.h"
33#include "llvm/IR/Intrinsics.h"
Akira Hatanaka2b861be2012-10-19 21:47:33 +000034#include "llvm/Support/CommandLine.h"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000035#include "llvm/Support/Debug.h"
Torok Edwinc25e7582009-07-11 20:10:48 +000036#include "llvm/Support/ErrorHandling.h"
NAKAMURA Takumi89593932012-04-21 15:31:45 +000037#include "llvm/Support/raw_ostream.h"
38
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000039using namespace llvm;
40
Akira Hatanaka2b861be2012-10-19 21:47:33 +000041STATISTIC(NumTailCalls, "Number of tail calls");
42
43static cl::opt<bool>
Akira Hatanaka81784cb2012-11-21 20:21:11 +000044LargeGOT("mxgot", cl::Hidden,
45 cl::desc("MIPS: Enable GOT larger than 64k."), cl::init(false));
46
Akira Hatanakafe30a9b2012-10-27 00:29:43 +000047static const uint16_t O32IntRegs[4] = {
48 Mips::A0, Mips::A1, Mips::A2, Mips::A3
49};
50
51static const uint16_t Mips64IntRegs[8] = {
52 Mips::A0_64, Mips::A1_64, Mips::A2_64, Mips::A3_64,
53 Mips::T0_64, Mips::T1_64, Mips::T2_64, Mips::T3_64
54};
55
56static const uint16_t Mips64DPRegs[8] = {
57 Mips::D12_64, Mips::D13_64, Mips::D14_64, Mips::D15_64,
58 Mips::D16_64, Mips::D17_64, Mips::D18_64, Mips::D19_64
59};
60
Jia Liubb481f82012-02-28 07:46:26 +000061// If I is a shifted mask, set the size (Size) and the first bit of the
Akira Hatanakadbe9a312011-08-18 20:07:42 +000062// mask (Pos), and return true.
Jia Liubb481f82012-02-28 07:46:26 +000063// For example, if I is 0x003ff800, (Pos, Size) = (11, 11).
Akira Hatanakaf635ef42013-03-12 00:16:36 +000064static bool isShiftedMask(uint64_t I, uint64_t &Pos, uint64_t &Size) {
Akira Hatanakad6bc5232011-12-05 21:26:34 +000065 if (!isShiftedMask_64(I))
Akira Hatanaka854a7db2011-08-19 22:59:00 +000066 return false;
Akira Hatanakabb15e112011-08-17 02:05:42 +000067
Akira Hatanakad6bc5232011-12-05 21:26:34 +000068 Size = CountPopulation_64(I);
69 Pos = CountTrailingZeros_64(I);
Akira Hatanakadbe9a312011-08-18 20:07:42 +000070 return true;
Akira Hatanakabb15e112011-08-17 02:05:42 +000071}
72
Akira Hatanaka5ac065a2013-03-13 00:54:29 +000073SDValue MipsTargetLowering::getGlobalReg(SelectionDAG &DAG, EVT Ty) const {
Akira Hatanaka648f00c2012-02-24 22:34:47 +000074 MipsFunctionInfo *FI = DAG.getMachineFunction().getInfo<MipsFunctionInfo>();
75 return DAG.getRegister(FI->getGlobalBaseReg(), Ty);
76}
77
Akira Hatanaka6b28b802012-11-21 20:26:38 +000078static SDValue getTargetNode(SDValue Op, SelectionDAG &DAG, unsigned Flag) {
79 EVT Ty = Op.getValueType();
80
81 if (GlobalAddressSDNode *N = dyn_cast<GlobalAddressSDNode>(Op))
82 return DAG.getTargetGlobalAddress(N->getGlobal(), Op.getDebugLoc(), Ty, 0,
83 Flag);
84 if (ExternalSymbolSDNode *N = dyn_cast<ExternalSymbolSDNode>(Op))
85 return DAG.getTargetExternalSymbol(N->getSymbol(), Ty, Flag);
86 if (BlockAddressSDNode *N = dyn_cast<BlockAddressSDNode>(Op))
87 return DAG.getTargetBlockAddress(N->getBlockAddress(), Ty, 0, Flag);
88 if (JumpTableSDNode *N = dyn_cast<JumpTableSDNode>(Op))
89 return DAG.getTargetJumpTable(N->getIndex(), Ty, Flag);
90 if (ConstantPoolSDNode *N = dyn_cast<ConstantPoolSDNode>(Op))
91 return DAG.getTargetConstantPool(N->getConstVal(), Ty, N->getAlignment(),
92 N->getOffset(), Flag);
93
94 llvm_unreachable("Unexpected node type.");
95 return SDValue();
96}
97
98static SDValue getAddrNonPIC(SDValue Op, SelectionDAG &DAG) {
99 DebugLoc DL = Op.getDebugLoc();
100 EVT Ty = Op.getValueType();
101 SDValue Hi = getTargetNode(Op, DAG, MipsII::MO_ABS_HI);
102 SDValue Lo = getTargetNode(Op, DAG, MipsII::MO_ABS_LO);
103 return DAG.getNode(ISD::ADD, DL, Ty,
104 DAG.getNode(MipsISD::Hi, DL, Ty, Hi),
105 DAG.getNode(MipsISD::Lo, DL, Ty, Lo));
106}
107
Akira Hatanaka5ac065a2013-03-13 00:54:29 +0000108SDValue MipsTargetLowering::getAddrLocal(SDValue Op, SelectionDAG &DAG,
109 bool HasMips64) const {
Akira Hatanaka6b28b802012-11-21 20:26:38 +0000110 DebugLoc DL = Op.getDebugLoc();
111 EVT Ty = Op.getValueType();
112 unsigned GOTFlag = HasMips64 ? MipsII::MO_GOT_PAGE : MipsII::MO_GOT;
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000113 SDValue GOT = DAG.getNode(MipsISD::Wrapper, DL, Ty, getGlobalReg(DAG, Ty),
Akira Hatanaka6b28b802012-11-21 20:26:38 +0000114 getTargetNode(Op, DAG, GOTFlag));
115 SDValue Load = DAG.getLoad(Ty, DL, DAG.getEntryNode(), GOT,
116 MachinePointerInfo::getGOT(), false, false, false,
117 0);
118 unsigned LoFlag = HasMips64 ? MipsII::MO_GOT_OFST : MipsII::MO_ABS_LO;
119 SDValue Lo = DAG.getNode(MipsISD::Lo, DL, Ty, getTargetNode(Op, DAG, LoFlag));
120 return DAG.getNode(ISD::ADD, DL, Ty, Load, Lo);
121}
122
Akira Hatanaka5ac065a2013-03-13 00:54:29 +0000123SDValue MipsTargetLowering::getAddrGlobal(SDValue Op, SelectionDAG &DAG,
124 unsigned Flag) const {
Akira Hatanaka6b28b802012-11-21 20:26:38 +0000125 DebugLoc DL = Op.getDebugLoc();
126 EVT Ty = Op.getValueType();
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000127 SDValue Tgt = DAG.getNode(MipsISD::Wrapper, DL, Ty, getGlobalReg(DAG, Ty),
Akira Hatanaka6b28b802012-11-21 20:26:38 +0000128 getTargetNode(Op, DAG, Flag));
129 return DAG.getLoad(Ty, DL, DAG.getEntryNode(), Tgt,
130 MachinePointerInfo::getGOT(), false, false, false, 0);
131}
132
Akira Hatanaka5ac065a2013-03-13 00:54:29 +0000133SDValue MipsTargetLowering::getAddrGlobalLargeGOT(SDValue Op, SelectionDAG &DAG,
134 unsigned HiFlag,
135 unsigned LoFlag) const {
Akira Hatanaka6b28b802012-11-21 20:26:38 +0000136 DebugLoc DL = Op.getDebugLoc();
137 EVT Ty = Op.getValueType();
138 SDValue Hi = DAG.getNode(MipsISD::Hi, DL, Ty, getTargetNode(Op, DAG, HiFlag));
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000139 Hi = DAG.getNode(ISD::ADD, DL, Ty, Hi, getGlobalReg(DAG, Ty));
Akira Hatanaka6b28b802012-11-21 20:26:38 +0000140 SDValue Wrapper = DAG.getNode(MipsISD::Wrapper, DL, Ty, Hi,
141 getTargetNode(Op, DAG, LoFlag));
142 return DAG.getLoad(Ty, DL, DAG.getEntryNode(), Wrapper,
143 MachinePointerInfo::getGOT(), false, false, false, 0);
144}
145
Chris Lattnerf0144122009-07-28 03:13:23 +0000146const char *MipsTargetLowering::getTargetNodeName(unsigned Opcode) const {
147 switch (Opcode) {
Akira Hatanakabdd2ce92011-05-23 21:13:59 +0000148 case MipsISD::JmpLink: return "MipsISD::JmpLink";
Akira Hatanaka58d1e3f2012-10-19 20:59:39 +0000149 case MipsISD::TailCall: return "MipsISD::TailCall";
Akira Hatanakabdd2ce92011-05-23 21:13:59 +0000150 case MipsISD::Hi: return "MipsISD::Hi";
151 case MipsISD::Lo: return "MipsISD::Lo";
152 case MipsISD::GPRel: return "MipsISD::GPRel";
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +0000153 case MipsISD::ThreadPointer: return "MipsISD::ThreadPointer";
Akira Hatanakabdd2ce92011-05-23 21:13:59 +0000154 case MipsISD::Ret: return "MipsISD::Ret";
Akira Hatanaka544cc212013-01-30 00:26:49 +0000155 case MipsISD::EH_RETURN: return "MipsISD::EH_RETURN";
Akira Hatanakabdd2ce92011-05-23 21:13:59 +0000156 case MipsISD::FPBrcond: return "MipsISD::FPBrcond";
157 case MipsISD::FPCmp: return "MipsISD::FPCmp";
158 case MipsISD::CMovFP_T: return "MipsISD::CMovFP_T";
159 case MipsISD::CMovFP_F: return "MipsISD::CMovFP_F";
160 case MipsISD::FPRound: return "MipsISD::FPRound";
161 case MipsISD::MAdd: return "MipsISD::MAdd";
162 case MipsISD::MAddu: return "MipsISD::MAddu";
163 case MipsISD::MSub: return "MipsISD::MSub";
164 case MipsISD::MSubu: return "MipsISD::MSubu";
165 case MipsISD::DivRem: return "MipsISD::DivRem";
166 case MipsISD::DivRemU: return "MipsISD::DivRemU";
167 case MipsISD::BuildPairF64: return "MipsISD::BuildPairF64";
168 case MipsISD::ExtractElementF64: return "MipsISD::ExtractElementF64";
Akira Hatanakabfcb83f2011-12-12 22:38:19 +0000169 case MipsISD::Wrapper: return "MipsISD::Wrapper";
Akira Hatanakadb548262011-07-19 23:30:50 +0000170 case MipsISD::Sync: return "MipsISD::Sync";
Akira Hatanakabb15e112011-08-17 02:05:42 +0000171 case MipsISD::Ext: return "MipsISD::Ext";
172 case MipsISD::Ins: return "MipsISD::Ins";
Akira Hatanakab6f1dc22012-06-02 00:03:12 +0000173 case MipsISD::LWL: return "MipsISD::LWL";
174 case MipsISD::LWR: return "MipsISD::LWR";
175 case MipsISD::SWL: return "MipsISD::SWL";
176 case MipsISD::SWR: return "MipsISD::SWR";
177 case MipsISD::LDL: return "MipsISD::LDL";
178 case MipsISD::LDR: return "MipsISD::LDR";
179 case MipsISD::SDL: return "MipsISD::SDL";
180 case MipsISD::SDR: return "MipsISD::SDR";
Akira Hatanaka6fad5e72012-09-21 23:52:47 +0000181 case MipsISD::EXTP: return "MipsISD::EXTP";
182 case MipsISD::EXTPDP: return "MipsISD::EXTPDP";
183 case MipsISD::EXTR_S_H: return "MipsISD::EXTR_S_H";
184 case MipsISD::EXTR_W: return "MipsISD::EXTR_W";
185 case MipsISD::EXTR_R_W: return "MipsISD::EXTR_R_W";
186 case MipsISD::EXTR_RS_W: return "MipsISD::EXTR_RS_W";
187 case MipsISD::SHILO: return "MipsISD::SHILO";
188 case MipsISD::MTHLIP: return "MipsISD::MTHLIP";
189 case MipsISD::MULT: return "MipsISD::MULT";
190 case MipsISD::MULTU: return "MipsISD::MULTU";
Jia Liub3ea8802013-03-04 01:06:54 +0000191 case MipsISD::MADD_DSP: return "MipsISD::MADD_DSP";
Akira Hatanaka6fad5e72012-09-21 23:52:47 +0000192 case MipsISD::MADDU_DSP: return "MipsISD::MADDU_DSP";
193 case MipsISD::MSUB_DSP: return "MipsISD::MSUB_DSP";
194 case MipsISD::MSUBU_DSP: return "MipsISD::MSUBU_DSP";
Akira Hatanaka0f843822011-06-07 18:58:42 +0000195 default: return NULL;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000196 }
197}
198
199MipsTargetLowering::
Chris Lattnerf0144122009-07-28 03:13:23 +0000200MipsTargetLowering(MipsTargetMachine &TM)
Akira Hatanaka8b4198d2011-09-26 21:47:02 +0000201 : TargetLowering(TM, new MipsTargetObjectFile()),
202 Subtarget(&TM.getSubtarget<MipsSubtarget>()),
Akira Hatanaka2ec69fa2011-10-28 18:47:24 +0000203 HasMips64(Subtarget->hasMips64()), IsN64(Subtarget->isABI_N64()),
204 IsO32(Subtarget->isABI_O32()) {
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000205 // Mips does not have i1 type, so use i32 for
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000206 // setcc operations results (slt, sgt, ...).
Duncan Sands03228082008-11-23 15:47:28 +0000207 setBooleanContents(ZeroOrOneBooleanContent);
Duncan Sands28b77e92011-09-06 19:07:46 +0000208 setBooleanVectorContents(ZeroOrOneBooleanContent); // FIXME: Is this correct?
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000209
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000210 // Load extented operations for i1 types must be promoted
Owen Anderson825b72b2009-08-11 20:47:22 +0000211 setLoadExtAction(ISD::EXTLOAD, MVT::i1, Promote);
212 setLoadExtAction(ISD::ZEXTLOAD, MVT::i1, Promote);
213 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000214
Eli Friedman6055a6a2009-07-17 04:07:24 +0000215 // MIPS doesn't have extending float->double load/store
Owen Anderson825b72b2009-08-11 20:47:22 +0000216 setLoadExtAction(ISD::EXTLOAD, MVT::f32, Expand);
217 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Eli Friedman10a36592009-07-17 02:28:12 +0000218
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000219 // Used by legalize types to correctly generate the setcc result.
220 // Without this, every float setcc comes with a AND/OR with the result,
221 // we don't want this, since the fpcmp result goes to a flag register,
Bruno Cardoso Lopes77283772008-07-31 18:31:28 +0000222 // which is used implicitly by brcond and select operations.
Owen Anderson825b72b2009-08-11 20:47:22 +0000223 AddPromotedToType(ISD::SETCC, MVT::i1, MVT::i32);
Bruno Cardoso Lopes77283772008-07-31 18:31:28 +0000224
Bruno Cardoso Lopes97c25372008-07-09 04:15:08 +0000225 // Mips Custom Operations
Akira Hatanakab7656a92013-03-06 21:32:03 +0000226 setOperationAction(ISD::BR_JT, MVT::Other, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000227 setOperationAction(ISD::GlobalAddress, MVT::i32, Custom);
Bruno Cardoso Lopesca8a2aa2011-03-04 20:01:52 +0000228 setOperationAction(ISD::BlockAddress, MVT::i32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000229 setOperationAction(ISD::GlobalTLSAddress, MVT::i32, Custom);
230 setOperationAction(ISD::JumpTable, MVT::i32, Custom);
231 setOperationAction(ISD::ConstantPool, MVT::i32, Custom);
232 setOperationAction(ISD::SELECT, MVT::f32, Custom);
233 setOperationAction(ISD::SELECT, MVT::f64, Custom);
234 setOperationAction(ISD::SELECT, MVT::i32, Custom);
Akira Hatanaka3fef29d2012-07-11 19:32:27 +0000235 setOperationAction(ISD::SELECT_CC, MVT::f32, Custom);
236 setOperationAction(ISD::SELECT_CC, MVT::f64, Custom);
Akira Hatanaka0a40c232012-03-09 23:46:03 +0000237 setOperationAction(ISD::SETCC, MVT::f32, Custom);
238 setOperationAction(ISD::SETCC, MVT::f64, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000239 setOperationAction(ISD::BRCOND, MVT::Other, Custom);
Bruno Cardoso Lopes6059b852010-02-06 21:00:02 +0000240 setOperationAction(ISD::VASTART, MVT::Other, Custom);
Akira Hatanakad229b7b2012-03-10 00:03:50 +0000241 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
242 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Custom);
Akira Hatanakad229b7b2012-03-10 00:03:50 +0000243
Akira Hatanakac12a6e62012-04-11 22:49:04 +0000244 if (!TM.Options.NoNaNsFPMath) {
245 setOperationAction(ISD::FABS, MVT::f32, Custom);
246 setOperationAction(ISD::FABS, MVT::f64, Custom);
247 }
248
Akira Hatanakad229b7b2012-03-10 00:03:50 +0000249 if (HasMips64) {
250 setOperationAction(ISD::GlobalAddress, MVT::i64, Custom);
251 setOperationAction(ISD::BlockAddress, MVT::i64, Custom);
252 setOperationAction(ISD::GlobalTLSAddress, MVT::i64, Custom);
253 setOperationAction(ISD::JumpTable, MVT::i64, Custom);
254 setOperationAction(ISD::ConstantPool, MVT::i64, Custom);
255 setOperationAction(ISD::SELECT, MVT::i64, Custom);
Akira Hatanaka7664f052012-06-02 00:04:42 +0000256 setOperationAction(ISD::LOAD, MVT::i64, Custom);
257 setOperationAction(ISD::STORE, MVT::i64, Custom);
Akira Hatanakad229b7b2012-03-10 00:03:50 +0000258 }
Bruno Cardoso Lopes6059b852010-02-06 21:00:02 +0000259
Akira Hatanakaa284acb2012-05-09 00:55:21 +0000260 if (!HasMips64) {
261 setOperationAction(ISD::SHL_PARTS, MVT::i32, Custom);
262 setOperationAction(ISD::SRA_PARTS, MVT::i32, Custom);
263 setOperationAction(ISD::SRL_PARTS, MVT::i32, Custom);
264 }
265
Akira Hatanakae90a3bc2012-11-07 19:10:58 +0000266 setOperationAction(ISD::ADD, MVT::i32, Custom);
267 if (HasMips64)
268 setOperationAction(ISD::ADD, MVT::i64, Custom);
269
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000270 setOperationAction(ISD::SDIV, MVT::i32, Expand);
271 setOperationAction(ISD::SREM, MVT::i32, Expand);
272 setOperationAction(ISD::UDIV, MVT::i32, Expand);
273 setOperationAction(ISD::UREM, MVT::i32, Expand);
Akira Hatanakadda4a072011-10-03 21:06:13 +0000274 setOperationAction(ISD::SDIV, MVT::i64, Expand);
275 setOperationAction(ISD::SREM, MVT::i64, Expand);
276 setOperationAction(ISD::UDIV, MVT::i64, Expand);
277 setOperationAction(ISD::UREM, MVT::i64, Expand);
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000278
Bruno Cardoso Lopes97c25372008-07-09 04:15:08 +0000279 // Operations not directly supported by Mips.
Tom Stellard3ef53832013-03-08 15:36:57 +0000280 setOperationAction(ISD::BR_CC, MVT::f32, Expand);
281 setOperationAction(ISD::BR_CC, MVT::f64, Expand);
282 setOperationAction(ISD::BR_CC, MVT::i32, Expand);
283 setOperationAction(ISD::BR_CC, MVT::i64, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000284 setOperationAction(ISD::SELECT_CC, MVT::Other, Expand);
285 setOperationAction(ISD::UINT_TO_FP, MVT::i32, Expand);
Akira Hatanakae1bcd6b2011-12-20 23:40:56 +0000286 setOperationAction(ISD::UINT_TO_FP, MVT::i64, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000287 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Expand);
Akira Hatanakae1bcd6b2011-12-20 23:40:56 +0000288 setOperationAction(ISD::FP_TO_UINT, MVT::i64, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000289 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1, Expand);
290 setOperationAction(ISD::CTPOP, MVT::i32, Expand);
Akira Hatanaka7f162742011-12-21 00:14:05 +0000291 setOperationAction(ISD::CTPOP, MVT::i64, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000292 setOperationAction(ISD::CTTZ, MVT::i32, Expand);
Akira Hatanaka7f162742011-12-21 00:14:05 +0000293 setOperationAction(ISD::CTTZ, MVT::i64, Expand);
Chandler Carruth63974b22011-12-13 01:56:10 +0000294 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i32, Expand);
295 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i64, Expand);
296 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i32, Expand);
297 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i64, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000298 setOperationAction(ISD::ROTL, MVT::i32, Expand);
Akira Hatanakac7bafe92011-09-30 18:51:46 +0000299 setOperationAction(ISD::ROTL, MVT::i64, Expand);
Akira Hatanaka1d165f12012-07-31 20:54:48 +0000300 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Expand);
301 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i64, Expand);
Bruno Cardoso Lopes908b6dd2010-12-09 17:32:30 +0000302
Akira Hatanaka56633442011-09-20 23:53:09 +0000303 if (!Subtarget->hasMips32r2())
Bruno Cardoso Lopes908b6dd2010-12-09 17:32:30 +0000304 setOperationAction(ISD::ROTR, MVT::i32, Expand);
305
Akira Hatanakac7bafe92011-09-30 18:51:46 +0000306 if (!Subtarget->hasMips64r2())
307 setOperationAction(ISD::ROTR, MVT::i64, Expand);
308
Owen Anderson825b72b2009-08-11 20:47:22 +0000309 setOperationAction(ISD::FSIN, MVT::f32, Expand);
Bruno Cardoso Lopes5d6fb5d2011-03-04 18:54:14 +0000310 setOperationAction(ISD::FSIN, MVT::f64, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000311 setOperationAction(ISD::FCOS, MVT::f32, Expand);
Bruno Cardoso Lopes5d6fb5d2011-03-04 18:54:14 +0000312 setOperationAction(ISD::FCOS, MVT::f64, Expand);
Evan Cheng8688a582013-01-29 02:32:37 +0000313 setOperationAction(ISD::FSINCOS, MVT::f32, Expand);
314 setOperationAction(ISD::FSINCOS, MVT::f64, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000315 setOperationAction(ISD::FPOWI, MVT::f32, Expand);
316 setOperationAction(ISD::FPOW, MVT::f32, Expand);
Akira Hatanaka46da1362011-05-23 22:23:58 +0000317 setOperationAction(ISD::FPOW, MVT::f64, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000318 setOperationAction(ISD::FLOG, MVT::f32, Expand);
319 setOperationAction(ISD::FLOG2, MVT::f32, Expand);
320 setOperationAction(ISD::FLOG10, MVT::f32, Expand);
321 setOperationAction(ISD::FEXP, MVT::f32, Expand);
Cameron Zwarich33390842011-07-08 21:39:21 +0000322 setOperationAction(ISD::FMA, MVT::f32, Expand);
323 setOperationAction(ISD::FMA, MVT::f64, Expand);
Akira Hatanaka21ecc2f2012-03-29 18:43:11 +0000324 setOperationAction(ISD::FREM, MVT::f32, Expand);
325 setOperationAction(ISD::FREM, MVT::f64, Expand);
Bruno Cardoso Lopes97c25372008-07-09 04:15:08 +0000326
Akira Hatanaka1cc63332012-04-11 22:59:08 +0000327 if (!TM.Options.NoNaNsFPMath) {
328 setOperationAction(ISD::FNEG, MVT::f32, Expand);
329 setOperationAction(ISD::FNEG, MVT::f64, Expand);
330 }
331
Akira Hatanakacf0cd802011-05-26 18:59:03 +0000332 setOperationAction(ISD::EXCEPTIONADDR, MVT::i32, Expand);
Akira Hatanaka590baca2012-02-02 03:13:40 +0000333 setOperationAction(ISD::EXCEPTIONADDR, MVT::i64, Expand);
Akira Hatanakacf0cd802011-05-26 18:59:03 +0000334 setOperationAction(ISD::EHSELECTION, MVT::i32, Expand);
Akira Hatanaka590baca2012-02-02 03:13:40 +0000335 setOperationAction(ISD::EHSELECTION, MVT::i64, Expand);
Eric Christopher471e4222011-06-08 23:55:35 +0000336
Akira Hatanaka544cc212013-01-30 00:26:49 +0000337 setOperationAction(ISD::EH_RETURN, MVT::Other, Custom);
338
Bruno Cardoso Lopes954dac02011-03-09 19:22:22 +0000339 setOperationAction(ISD::VAARG, MVT::Other, Expand);
340 setOperationAction(ISD::VACOPY, MVT::Other, Expand);
341 setOperationAction(ISD::VAEND, MVT::Other, Expand);
342
Akira Hatanakab430cec2012-09-21 23:58:31 +0000343 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::i64, Custom);
344 setOperationAction(ISD::INTRINSIC_W_CHAIN, MVT::i64, Custom);
345
Bruno Cardoso Lopes97c25372008-07-09 04:15:08 +0000346 // Use the default for now
Owen Anderson825b72b2009-08-11 20:47:22 +0000347 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
348 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
Eli Friedman14648462011-07-27 22:21:52 +0000349
Jia Liubb481f82012-02-28 07:46:26 +0000350 setOperationAction(ISD::ATOMIC_LOAD, MVT::i32, Expand);
351 setOperationAction(ISD::ATOMIC_LOAD, MVT::i64, Expand);
352 setOperationAction(ISD::ATOMIC_STORE, MVT::i32, Expand);
353 setOperationAction(ISD::ATOMIC_STORE, MVT::i64, Expand);
Eli Friedman4db5aca2011-08-29 18:23:02 +0000354
Eli Friedman26689ac2011-08-03 21:06:02 +0000355 setInsertFencesForAtomic(true);
356
Bruno Cardoso Lopes7728f7e2008-07-09 05:32:22 +0000357 if (!Subtarget->hasSEInReg()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000358 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8, Expand);
359 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16, Expand);
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000360 }
361
Akira Hatanakac79507a2011-12-21 00:20:27 +0000362 if (!Subtarget->hasBitCount()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000363 setOperationAction(ISD::CTLZ, MVT::i32, Expand);
Akira Hatanakac79507a2011-12-21 00:20:27 +0000364 setOperationAction(ISD::CTLZ, MVT::i64, Expand);
365 }
Bruno Cardoso Lopes65ad4522008-08-08 06:16:31 +0000366
Akira Hatanakac0ea0432011-12-20 23:56:43 +0000367 if (!Subtarget->hasSwap()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000368 setOperationAction(ISD::BSWAP, MVT::i32, Expand);
Akira Hatanakac0ea0432011-12-20 23:56:43 +0000369 setOperationAction(ISD::BSWAP, MVT::i64, Expand);
370 }
Bruno Cardoso Lopes739e4412008-08-13 07:13:40 +0000371
Akira Hatanaka7664f052012-06-02 00:04:42 +0000372 if (HasMips64) {
373 setLoadExtAction(ISD::SEXTLOAD, MVT::i32, Custom);
374 setLoadExtAction(ISD::ZEXTLOAD, MVT::i32, Custom);
375 setLoadExtAction(ISD::EXTLOAD, MVT::i32, Custom);
376 setTruncStoreAction(MVT::i64, MVT::i32, Custom);
377 }
378
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000379 setTargetDAGCombine(ISD::ADDE);
380 setTargetDAGCombine(ISD::SUBE);
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000381 setTargetDAGCombine(ISD::SDIVREM);
382 setTargetDAGCombine(ISD::UDIVREM);
Akira Hatanakaee8c3b02012-03-08 03:26:37 +0000383 setTargetDAGCombine(ISD::SELECT);
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000384 setTargetDAGCombine(ISD::AND);
385 setTargetDAGCombine(ISD::OR);
Akira Hatanaka87827072012-06-13 20:33:18 +0000386 setTargetDAGCombine(ISD::ADD);
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000387
Akira Hatanaka5fdf5002012-03-08 01:59:33 +0000388 setMinFunctionAlignment(HasMips64 ? 3 : 2);
Eli Friedmanfc5d3052011-05-06 20:34:06 +0000389
Akira Hatanaka3f5b1072012-02-02 03:17:04 +0000390 setStackPointerRegisterToSaveRestore(IsN64 ? Mips::SP_64 : Mips::SP);
Akira Hatanakacf0cd802011-05-26 18:59:03 +0000391
Akira Hatanaka590baca2012-02-02 03:13:40 +0000392 setExceptionPointerRegister(IsN64 ? Mips::A0_64 : Mips::A0);
393 setExceptionSelectorRegister(IsN64 ? Mips::A1_64 : Mips::A1);
Akira Hatanakae193b322012-06-13 19:33:32 +0000394
Jim Grosbach3450f802013-02-20 21:13:59 +0000395 MaxStoresPerMemcpy = 16;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000396}
397
Akira Hatanaka5ac065a2013-03-13 00:54:29 +0000398const MipsTargetLowering *MipsTargetLowering::create(MipsTargetMachine &TM) {
399 if (TM.getSubtargetImpl()->inMips16Mode())
400 return llvm::createMips16TargetLowering(TM);
Jia Liubb481f82012-02-28 07:46:26 +0000401
Akira Hatanaka5ac065a2013-03-13 00:54:29 +0000402 return llvm::createMipsSETargetLowering(TM);
Akira Hatanaka5c21c9e2011-08-12 21:30:06 +0000403}
404
Duncan Sands28b77e92011-09-06 19:07:46 +0000405EVT MipsTargetLowering::getSetCCResultType(EVT VT) const {
Akira Hatanakae13f4412013-01-04 20:06:01 +0000406 if (!VT.isVector())
407 return MVT::i32;
408 return VT.changeVectorElementTypeToInteger();
Scott Michel5b8f82e2008-03-10 15:42:14 +0000409}
410
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000411// selectMADD -
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000412// Transforms a subgraph in CurDAG if the following pattern is found:
413// (addc multLo, Lo0), (adde multHi, Hi0),
414// where,
415// multHi/Lo: product of multiplication
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000416// Lo0: initial value of Lo register
417// Hi0: initial value of Hi register
Akira Hatanaka81bd78b2011-03-30 21:15:35 +0000418// Return true if pattern matching was successful.
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000419static bool selectMADD(SDNode *ADDENode, SelectionDAG *CurDAG) {
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000420 // ADDENode's second operand must be a flag output of an ADDC node in order
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000421 // for the matching to be successful.
Akira Hatanaka864f6602012-06-14 21:10:56 +0000422 SDNode *ADDCNode = ADDENode->getOperand(2).getNode();
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000423
424 if (ADDCNode->getOpcode() != ISD::ADDC)
425 return false;
426
427 SDValue MultHi = ADDENode->getOperand(0);
428 SDValue MultLo = ADDCNode->getOperand(0);
Akira Hatanaka864f6602012-06-14 21:10:56 +0000429 SDNode *MultNode = MultHi.getNode();
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000430 unsigned MultOpc = MultHi.getOpcode();
431
432 // MultHi and MultLo must be generated by the same node,
433 if (MultLo.getNode() != MultNode)
434 return false;
435
436 // and it must be a multiplication.
437 if (MultOpc != ISD::SMUL_LOHI && MultOpc != ISD::UMUL_LOHI)
438 return false;
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000439
440 // MultLo amd MultHi must be the first and second output of MultNode
441 // respectively.
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000442 if (MultHi.getResNo() != 1 || MultLo.getResNo() != 0)
443 return false;
444
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000445 // Transform this to a MADD only if ADDENode and ADDCNode are the only users
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000446 // of the values of MultNode, in which case MultNode will be removed in later
447 // phases.
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000448 // If there exist users other than ADDENode or ADDCNode, this function returns
449 // here, which will result in MultNode being mapped to a single MULT
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000450 // instruction node rather than a pair of MULT and MADD instructions being
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000451 // produced.
452 if (!MultHi.hasOneUse() || !MultLo.hasOneUse())
453 return false;
454
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000455 SDValue Chain = CurDAG->getEntryNode();
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000456 DebugLoc DL = ADDENode->getDebugLoc();
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000457
458 // create MipsMAdd(u) node
459 MultOpc = MultOpc == ISD::UMUL_LOHI ? MipsISD::MAddu : MipsISD::MAdd;
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000460
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000461 SDValue MAdd = CurDAG->getNode(MultOpc, DL, MVT::Glue,
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000462 MultNode->getOperand(0),// Factor 0
463 MultNode->getOperand(1),// Factor 1
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000464 ADDCNode->getOperand(1),// Lo0
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000465 ADDENode->getOperand(1));// Hi0
466
467 // create CopyFromReg nodes
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000468 SDValue CopyFromLo = CurDAG->getCopyFromReg(Chain, DL, Mips::LO, MVT::i32,
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000469 MAdd);
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000470 SDValue CopyFromHi = CurDAG->getCopyFromReg(CopyFromLo.getValue(1), DL,
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000471 Mips::HI, MVT::i32,
472 CopyFromLo.getValue(2));
473
474 // replace uses of adde and addc here
475 if (!SDValue(ADDCNode, 0).use_empty())
476 CurDAG->ReplaceAllUsesOfValueWith(SDValue(ADDCNode, 0), CopyFromLo);
477
478 if (!SDValue(ADDENode, 0).use_empty())
479 CurDAG->ReplaceAllUsesOfValueWith(SDValue(ADDENode, 0), CopyFromHi);
480
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000481 return true;
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000482}
483
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000484// selectMSUB -
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000485// Transforms a subgraph in CurDAG if the following pattern is found:
486// (addc Lo0, multLo), (sube Hi0, multHi),
487// where,
488// multHi/Lo: product of multiplication
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000489// Lo0: initial value of Lo register
490// Hi0: initial value of Hi register
Akira Hatanaka81bd78b2011-03-30 21:15:35 +0000491// Return true if pattern matching was successful.
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000492static bool selectMSUB(SDNode *SUBENode, SelectionDAG *CurDAG) {
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000493 // SUBENode's second operand must be a flag output of an SUBC node in order
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000494 // for the matching to be successful.
Akira Hatanaka864f6602012-06-14 21:10:56 +0000495 SDNode *SUBCNode = SUBENode->getOperand(2).getNode();
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000496
497 if (SUBCNode->getOpcode() != ISD::SUBC)
498 return false;
499
500 SDValue MultHi = SUBENode->getOperand(1);
501 SDValue MultLo = SUBCNode->getOperand(1);
Akira Hatanaka864f6602012-06-14 21:10:56 +0000502 SDNode *MultNode = MultHi.getNode();
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000503 unsigned MultOpc = MultHi.getOpcode();
504
505 // MultHi and MultLo must be generated by the same node,
506 if (MultLo.getNode() != MultNode)
507 return false;
508
509 // and it must be a multiplication.
510 if (MultOpc != ISD::SMUL_LOHI && MultOpc != ISD::UMUL_LOHI)
511 return false;
512
513 // MultLo amd MultHi must be the first and second output of MultNode
514 // respectively.
515 if (MultHi.getResNo() != 1 || MultLo.getResNo() != 0)
516 return false;
517
518 // Transform this to a MSUB only if SUBENode and SUBCNode are the only users
519 // of the values of MultNode, in which case MultNode will be removed in later
520 // phases.
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000521 // If there exist users other than SUBENode or SUBCNode, this function returns
522 // here, which will result in MultNode being mapped to a single MULT
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000523 // instruction node rather than a pair of MULT and MSUB instructions being
524 // produced.
525 if (!MultHi.hasOneUse() || !MultLo.hasOneUse())
526 return false;
527
528 SDValue Chain = CurDAG->getEntryNode();
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000529 DebugLoc DL = SUBENode->getDebugLoc();
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000530
531 // create MipsSub(u) node
532 MultOpc = MultOpc == ISD::UMUL_LOHI ? MipsISD::MSubu : MipsISD::MSub;
533
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000534 SDValue MSub = CurDAG->getNode(MultOpc, DL, MVT::Glue,
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000535 MultNode->getOperand(0),// Factor 0
536 MultNode->getOperand(1),// Factor 1
537 SUBCNode->getOperand(0),// Lo0
538 SUBENode->getOperand(0));// Hi0
539
540 // create CopyFromReg nodes
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000541 SDValue CopyFromLo = CurDAG->getCopyFromReg(Chain, DL, Mips::LO, MVT::i32,
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000542 MSub);
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000543 SDValue CopyFromHi = CurDAG->getCopyFromReg(CopyFromLo.getValue(1), DL,
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000544 Mips::HI, MVT::i32,
545 CopyFromLo.getValue(2));
546
547 // replace uses of sube and subc here
548 if (!SDValue(SUBCNode, 0).use_empty())
549 CurDAG->ReplaceAllUsesOfValueWith(SDValue(SUBCNode, 0), CopyFromLo);
550
551 if (!SDValue(SUBENode, 0).use_empty())
552 CurDAG->ReplaceAllUsesOfValueWith(SDValue(SUBENode, 0), CopyFromHi);
553
554 return true;
555}
556
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000557static SDValue performADDECombine(SDNode *N, SelectionDAG &DAG,
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000558 TargetLowering::DAGCombinerInfo &DCI,
Akira Hatanaka864f6602012-06-14 21:10:56 +0000559 const MipsSubtarget *Subtarget) {
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000560 if (DCI.isBeforeLegalize())
561 return SDValue();
562
Akira Hatanakae184fec2011-11-11 04:18:21 +0000563 if (Subtarget->hasMips32() && N->getValueType(0) == MVT::i32 &&
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000564 selectMADD(N, &DAG))
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000565 return SDValue(N, 0);
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000566
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000567 return SDValue();
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000568}
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000569
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000570static SDValue performSUBECombine(SDNode *N, SelectionDAG &DAG,
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000571 TargetLowering::DAGCombinerInfo &DCI,
Akira Hatanaka864f6602012-06-14 21:10:56 +0000572 const MipsSubtarget *Subtarget) {
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000573 if (DCI.isBeforeLegalize())
574 return SDValue();
575
Akira Hatanakae184fec2011-11-11 04:18:21 +0000576 if (Subtarget->hasMips32() && N->getValueType(0) == MVT::i32 &&
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000577 selectMSUB(N, &DAG))
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000578 return SDValue(N, 0);
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000579
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000580 return SDValue();
581}
582
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000583static SDValue performDivRemCombine(SDNode *N, SelectionDAG &DAG,
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000584 TargetLowering::DAGCombinerInfo &DCI,
Akira Hatanaka864f6602012-06-14 21:10:56 +0000585 const MipsSubtarget *Subtarget) {
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000586 if (DCI.isBeforeLegalizeOps())
587 return SDValue();
588
Akira Hatanakadda4a072011-10-03 21:06:13 +0000589 EVT Ty = N->getValueType(0);
Jia Liubb481f82012-02-28 07:46:26 +0000590 unsigned LO = (Ty == MVT::i32) ? Mips::LO : Mips::LO64;
591 unsigned HI = (Ty == MVT::i32) ? Mips::HI : Mips::HI64;
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000592 unsigned Opc = N->getOpcode() == ISD::SDIVREM ? MipsISD::DivRem :
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000593 MipsISD::DivRemU;
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000594 DebugLoc DL = N->getDebugLoc();
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000595
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000596 SDValue DivRem = DAG.getNode(Opc, DL, MVT::Glue,
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000597 N->getOperand(0), N->getOperand(1));
598 SDValue InChain = DAG.getEntryNode();
599 SDValue InGlue = DivRem;
600
601 // insert MFLO
602 if (N->hasAnyUseOfValue(0)) {
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000603 SDValue CopyFromLo = DAG.getCopyFromReg(InChain, DL, LO, Ty,
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000604 InGlue);
605 DAG.ReplaceAllUsesOfValueWith(SDValue(N, 0), CopyFromLo);
606 InChain = CopyFromLo.getValue(1);
607 InGlue = CopyFromLo.getValue(2);
608 }
609
610 // insert MFHI
611 if (N->hasAnyUseOfValue(1)) {
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000612 SDValue CopyFromHi = DAG.getCopyFromReg(InChain, DL,
Akira Hatanakadda4a072011-10-03 21:06:13 +0000613 HI, Ty, InGlue);
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000614 DAG.ReplaceAllUsesOfValueWith(SDValue(N, 1), CopyFromHi);
615 }
616
617 return SDValue();
618}
619
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000620static Mips::CondCode FPCondCCodeToFCC(ISD::CondCode CC) {
621 switch (CC) {
622 default: llvm_unreachable("Unknown fp condition code!");
623 case ISD::SETEQ:
624 case ISD::SETOEQ: return Mips::FCOND_OEQ;
625 case ISD::SETUNE: return Mips::FCOND_UNE;
626 case ISD::SETLT:
627 case ISD::SETOLT: return Mips::FCOND_OLT;
628 case ISD::SETGT:
629 case ISD::SETOGT: return Mips::FCOND_OGT;
630 case ISD::SETLE:
631 case ISD::SETOLE: return Mips::FCOND_OLE;
632 case ISD::SETGE:
633 case ISD::SETOGE: return Mips::FCOND_OGE;
634 case ISD::SETULT: return Mips::FCOND_ULT;
635 case ISD::SETULE: return Mips::FCOND_ULE;
636 case ISD::SETUGT: return Mips::FCOND_UGT;
637 case ISD::SETUGE: return Mips::FCOND_UGE;
638 case ISD::SETUO: return Mips::FCOND_UN;
639 case ISD::SETO: return Mips::FCOND_OR;
640 case ISD::SETNE:
641 case ISD::SETONE: return Mips::FCOND_ONE;
642 case ISD::SETUEQ: return Mips::FCOND_UEQ;
643 }
644}
645
646
647// Returns true if condition code has to be inverted.
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000648static bool invertFPCondCode(Mips::CondCode CC) {
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000649 if (CC >= Mips::FCOND_F && CC <= Mips::FCOND_NGT)
650 return false;
651
Akira Hatanaka82099682011-12-19 19:52:25 +0000652 assert((CC >= Mips::FCOND_T && CC <= Mips::FCOND_GT) &&
653 "Illegal Condition Code");
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000654
Akira Hatanaka82099682011-12-19 19:52:25 +0000655 return true;
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000656}
657
658// Creates and returns an FPCmp node from a setcc node.
659// Returns Op if setcc is not a floating point comparison.
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000660static SDValue createFPCmp(SelectionDAG &DAG, const SDValue &Op) {
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000661 // must be a SETCC node
662 if (Op.getOpcode() != ISD::SETCC)
663 return Op;
664
665 SDValue LHS = Op.getOperand(0);
666
667 if (!LHS.getValueType().isFloatingPoint())
668 return Op;
669
670 SDValue RHS = Op.getOperand(1);
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000671 DebugLoc DL = Op.getDebugLoc();
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000672
Akira Hatanaka0bf3dfb2011-04-15 21:00:26 +0000673 // Assume the 3rd operand is a CondCodeSDNode. Add code to check the type of
674 // node if necessary.
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000675 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(2))->get();
676
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000677 return DAG.getNode(MipsISD::FPCmp, DL, MVT::Glue, LHS, RHS,
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000678 DAG.getConstant(FPCondCCodeToFCC(CC), MVT::i32));
679}
680
681// Creates and returns a CMovFPT/F node.
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000682static SDValue createCMovFP(SelectionDAG &DAG, SDValue Cond, SDValue True,
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000683 SDValue False, DebugLoc DL) {
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000684 bool invert = invertFPCondCode((Mips::CondCode)
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000685 cast<ConstantSDNode>(Cond.getOperand(2))
686 ->getSExtValue());
687
688 return DAG.getNode((invert ? MipsISD::CMovFP_F : MipsISD::CMovFP_T), DL,
689 True.getValueType(), True, False, Cond);
690}
691
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000692static SDValue performSELECTCombine(SDNode *N, SelectionDAG &DAG,
Akira Hatanakae2bdf7f2012-03-08 02:14:24 +0000693 TargetLowering::DAGCombinerInfo &DCI,
Akira Hatanaka864f6602012-06-14 21:10:56 +0000694 const MipsSubtarget *Subtarget) {
Akira Hatanakae2bdf7f2012-03-08 02:14:24 +0000695 if (DCI.isBeforeLegalizeOps())
696 return SDValue();
697
698 SDValue SetCC = N->getOperand(0);
699
700 if ((SetCC.getOpcode() != ISD::SETCC) ||
701 !SetCC.getOperand(0).getValueType().isInteger())
702 return SDValue();
703
704 SDValue False = N->getOperand(2);
705 EVT FalseTy = False.getValueType();
706
707 if (!FalseTy.isInteger())
708 return SDValue();
709
710 ConstantSDNode *CN = dyn_cast<ConstantSDNode>(False);
711
712 if (!CN || CN->getZExtValue())
713 return SDValue();
714
715 const DebugLoc DL = N->getDebugLoc();
716 ISD::CondCode CC = cast<CondCodeSDNode>(SetCC.getOperand(2))->get();
717 SDValue True = N->getOperand(1);
Akira Hatanaka864f6602012-06-14 21:10:56 +0000718
Akira Hatanakae2bdf7f2012-03-08 02:14:24 +0000719 SetCC = DAG.getSetCC(DL, SetCC.getValueType(), SetCC.getOperand(0),
720 SetCC.getOperand(1), ISD::getSetCCInverse(CC, true));
Akira Hatanaka864f6602012-06-14 21:10:56 +0000721
Akira Hatanakae2bdf7f2012-03-08 02:14:24 +0000722 return DAG.getNode(ISD::SELECT, DL, FalseTy, SetCC, False, True);
723}
724
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000725static SDValue performANDCombine(SDNode *N, SelectionDAG &DAG,
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000726 TargetLowering::DAGCombinerInfo &DCI,
Akira Hatanaka864f6602012-06-14 21:10:56 +0000727 const MipsSubtarget *Subtarget) {
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000728 // Pattern match EXT.
729 // $dst = and ((sra or srl) $src , pos), (2**size - 1)
730 // => ext $dst, $src, size, pos
Akira Hatanaka56633442011-09-20 23:53:09 +0000731 if (DCI.isBeforeLegalizeOps() || !Subtarget->hasMips32r2())
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000732 return SDValue();
733
734 SDValue ShiftRight = N->getOperand(0), Mask = N->getOperand(1);
Akira Hatanakad6bc5232011-12-05 21:26:34 +0000735 unsigned ShiftRightOpc = ShiftRight.getOpcode();
736
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000737 // Op's first operand must be a shift right.
Akira Hatanakad6bc5232011-12-05 21:26:34 +0000738 if (ShiftRightOpc != ISD::SRA && ShiftRightOpc != ISD::SRL)
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000739 return SDValue();
740
741 // The second operand of the shift must be an immediate.
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000742 ConstantSDNode *CN;
743 if (!(CN = dyn_cast<ConstantSDNode>(ShiftRight.getOperand(1))))
744 return SDValue();
Jia Liubb481f82012-02-28 07:46:26 +0000745
Akira Hatanakad6bc5232011-12-05 21:26:34 +0000746 uint64_t Pos = CN->getZExtValue();
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000747 uint64_t SMPos, SMSize;
Akira Hatanakad6bc5232011-12-05 21:26:34 +0000748
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000749 // Op's second operand must be a shifted mask.
750 if (!(CN = dyn_cast<ConstantSDNode>(Mask)) ||
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000751 !isShiftedMask(CN->getZExtValue(), SMPos, SMSize))
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000752 return SDValue();
753
754 // Return if the shifted mask does not start at bit 0 or the sum of its size
755 // and Pos exceeds the word's size.
Akira Hatanakad6bc5232011-12-05 21:26:34 +0000756 EVT ValTy = N->getValueType(0);
757 if (SMPos != 0 || Pos + SMSize > ValTy.getSizeInBits())
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000758 return SDValue();
759
Akira Hatanakad6bc5232011-12-05 21:26:34 +0000760 return DAG.getNode(MipsISD::Ext, N->getDebugLoc(), ValTy,
Akira Hatanaka82099682011-12-19 19:52:25 +0000761 ShiftRight.getOperand(0), DAG.getConstant(Pos, MVT::i32),
Akira Hatanaka667645f2011-08-17 22:59:46 +0000762 DAG.getConstant(SMSize, MVT::i32));
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000763}
Jia Liubb481f82012-02-28 07:46:26 +0000764
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000765static SDValue performORCombine(SDNode *N, SelectionDAG &DAG,
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000766 TargetLowering::DAGCombinerInfo &DCI,
Akira Hatanaka864f6602012-06-14 21:10:56 +0000767 const MipsSubtarget *Subtarget) {
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000768 // Pattern match INS.
769 // $dst = or (and $src1 , mask0), (and (shl $src, pos), mask1),
Jia Liubb481f82012-02-28 07:46:26 +0000770 // where mask1 = (2**size - 1) << pos, mask0 = ~mask1
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000771 // => ins $dst, $src, size, pos, $src1
Akira Hatanaka56633442011-09-20 23:53:09 +0000772 if (DCI.isBeforeLegalizeOps() || !Subtarget->hasMips32r2())
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000773 return SDValue();
774
775 SDValue And0 = N->getOperand(0), And1 = N->getOperand(1);
776 uint64_t SMPos0, SMSize0, SMPos1, SMSize1;
777 ConstantSDNode *CN;
778
779 // See if Op's first operand matches (and $src1 , mask0).
780 if (And0.getOpcode() != ISD::AND)
781 return SDValue();
782
783 if (!(CN = dyn_cast<ConstantSDNode>(And0.getOperand(1))) ||
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000784 !isShiftedMask(~CN->getSExtValue(), SMPos0, SMSize0))
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000785 return SDValue();
786
787 // See if Op's second operand matches (and (shl $src, pos), mask1).
788 if (And1.getOpcode() != ISD::AND)
789 return SDValue();
Jia Liubb481f82012-02-28 07:46:26 +0000790
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000791 if (!(CN = dyn_cast<ConstantSDNode>(And1.getOperand(1))) ||
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000792 !isShiftedMask(CN->getZExtValue(), SMPos1, SMSize1))
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000793 return SDValue();
794
795 // The shift masks must have the same position and size.
796 if (SMPos0 != SMPos1 || SMSize0 != SMSize1)
797 return SDValue();
798
799 SDValue Shl = And1.getOperand(0);
800 if (Shl.getOpcode() != ISD::SHL)
801 return SDValue();
802
803 if (!(CN = dyn_cast<ConstantSDNode>(Shl.getOperand(1))))
804 return SDValue();
805
806 unsigned Shamt = CN->getZExtValue();
807
808 // Return if the shift amount and the first bit position of mask are not the
Jia Liubb481f82012-02-28 07:46:26 +0000809 // same.
Akira Hatanakad6bc5232011-12-05 21:26:34 +0000810 EVT ValTy = N->getValueType(0);
811 if ((Shamt != SMPos0) || (SMPos0 + SMSize0 > ValTy.getSizeInBits()))
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000812 return SDValue();
Jia Liubb481f82012-02-28 07:46:26 +0000813
Akira Hatanaka82099682011-12-19 19:52:25 +0000814 return DAG.getNode(MipsISD::Ins, N->getDebugLoc(), ValTy, Shl.getOperand(0),
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000815 DAG.getConstant(SMPos0, MVT::i32),
Akira Hatanaka82099682011-12-19 19:52:25 +0000816 DAG.getConstant(SMSize0, MVT::i32), And0.getOperand(0));
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000817}
Jia Liubb481f82012-02-28 07:46:26 +0000818
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000819static SDValue performADDCombine(SDNode *N, SelectionDAG &DAG,
Akira Hatanaka87827072012-06-13 20:33:18 +0000820 TargetLowering::DAGCombinerInfo &DCI,
Akira Hatanaka864f6602012-06-14 21:10:56 +0000821 const MipsSubtarget *Subtarget) {
Akira Hatanaka87827072012-06-13 20:33:18 +0000822 // (add v0, (add v1, abs_lo(tjt))) => (add (add v0, v1), abs_lo(tjt))
823
824 if (DCI.isBeforeLegalizeOps())
825 return SDValue();
826
827 SDValue Add = N->getOperand(1);
828
829 if (Add.getOpcode() != ISD::ADD)
830 return SDValue();
831
832 SDValue Lo = Add.getOperand(1);
833
834 if ((Lo.getOpcode() != MipsISD::Lo) ||
835 (Lo.getOperand(0).getOpcode() != ISD::TargetJumpTable))
836 return SDValue();
837
838 EVT ValTy = N->getValueType(0);
839 DebugLoc DL = N->getDebugLoc();
840
841 SDValue Add1 = DAG.getNode(ISD::ADD, DL, ValTy, N->getOperand(0),
842 Add.getOperand(0));
843 return DAG.getNode(ISD::ADD, DL, ValTy, Add1, Lo);
844}
845
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000846SDValue MipsTargetLowering::PerformDAGCombine(SDNode *N, DAGCombinerInfo &DCI)
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000847 const {
848 SelectionDAG &DAG = DCI.DAG;
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000849 unsigned Opc = N->getOpcode();
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000850
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000851 switch (Opc) {
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000852 default: break;
853 case ISD::ADDE:
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000854 return performADDECombine(N, DAG, DCI, Subtarget);
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000855 case ISD::SUBE:
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000856 return performSUBECombine(N, DAG, DCI, Subtarget);
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000857 case ISD::SDIVREM:
858 case ISD::UDIVREM:
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000859 return performDivRemCombine(N, DAG, DCI, Subtarget);
Akira Hatanakae2bdf7f2012-03-08 02:14:24 +0000860 case ISD::SELECT:
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000861 return performSELECTCombine(N, DAG, DCI, Subtarget);
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000862 case ISD::AND:
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000863 return performANDCombine(N, DAG, DCI, Subtarget);
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000864 case ISD::OR:
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000865 return performORCombine(N, DAG, DCI, Subtarget);
Akira Hatanaka87827072012-06-13 20:33:18 +0000866 case ISD::ADD:
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000867 return performADDCombine(N, DAG, DCI, Subtarget);
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000868 }
869
870 return SDValue();
871}
872
Akira Hatanakab430cec2012-09-21 23:58:31 +0000873void
874MipsTargetLowering::LowerOperationWrapper(SDNode *N,
875 SmallVectorImpl<SDValue> &Results,
876 SelectionDAG &DAG) const {
877 SDValue Res = LowerOperation(SDValue(N, 0), DAG);
878
879 for (unsigned I = 0, E = Res->getNumValues(); I != E; ++I)
880 Results.push_back(Res.getValue(I));
881}
882
883void
884MipsTargetLowering::ReplaceNodeResults(SDNode *N,
885 SmallVectorImpl<SDValue> &Results,
886 SelectionDAG &DAG) const {
887 SDValue Res = LowerOperation(SDValue(N, 0), DAG);
888
889 for (unsigned I = 0, E = Res->getNumValues(); I != E; ++I)
890 Results.push_back(Res.getValue(I));
891}
892
Dan Gohman475871a2008-07-27 21:46:04 +0000893SDValue MipsTargetLowering::
Dan Gohmand858e902010-04-17 15:26:15 +0000894LowerOperation(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000895{
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000896 switch (Op.getOpcode())
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000897 {
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000898 case ISD::BR_JT: return lowerBR_JT(Op, DAG);
899 case ISD::BRCOND: return lowerBRCOND(Op, DAG);
900 case ISD::ConstantPool: return lowerConstantPool(Op, DAG);
901 case ISD::GlobalAddress: return lowerGlobalAddress(Op, DAG);
902 case ISD::BlockAddress: return lowerBlockAddress(Op, DAG);
903 case ISD::GlobalTLSAddress: return lowerGlobalTLSAddress(Op, DAG);
904 case ISD::JumpTable: return lowerJumpTable(Op, DAG);
905 case ISD::SELECT: return lowerSELECT(Op, DAG);
906 case ISD::SELECT_CC: return lowerSELECT_CC(Op, DAG);
907 case ISD::SETCC: return lowerSETCC(Op, DAG);
908 case ISD::VASTART: return lowerVASTART(Op, DAG);
909 case ISD::FCOPYSIGN: return lowerFCOPYSIGN(Op, DAG);
910 case ISD::FABS: return lowerFABS(Op, DAG);
911 case ISD::FRAMEADDR: return lowerFRAMEADDR(Op, DAG);
912 case ISD::RETURNADDR: return lowerRETURNADDR(Op, DAG);
913 case ISD::EH_RETURN: return lowerEH_RETURN(Op, DAG);
914 case ISD::MEMBARRIER: return lowerMEMBARRIER(Op, DAG);
915 case ISD::ATOMIC_FENCE: return lowerATOMIC_FENCE(Op, DAG);
916 case ISD::SHL_PARTS: return lowerShiftLeftParts(Op, DAG);
917 case ISD::SRA_PARTS: return lowerShiftRightParts(Op, DAG, true);
918 case ISD::SRL_PARTS: return lowerShiftRightParts(Op, DAG, false);
919 case ISD::LOAD: return lowerLOAD(Op, DAG);
920 case ISD::STORE: return lowerSTORE(Op, DAG);
921 case ISD::INTRINSIC_WO_CHAIN: return lowerINTRINSIC_WO_CHAIN(Op, DAG);
922 case ISD::INTRINSIC_W_CHAIN: return lowerINTRINSIC_W_CHAIN(Op, DAG);
923 case ISD::ADD: return lowerADD(Op, DAG);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000924 }
Dan Gohman475871a2008-07-27 21:46:04 +0000925 return SDValue();
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000926}
927
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000928//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000929// Lower helper functions
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000930//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000931
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000932// addLiveIn - This helper function adds the specified physical register to the
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000933// MachineFunction as a live in value. It also creates a corresponding
934// virtual register for it.
935static unsigned
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000936addLiveIn(MachineFunction &MF, unsigned PReg, const TargetRegisterClass *RC)
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000937{
Chris Lattner84bc5422007-12-31 04:13:23 +0000938 unsigned VReg = MF.getRegInfo().createVirtualRegister(RC);
939 MF.getRegInfo().addLiveIn(PReg, VReg);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000940 return VReg;
941}
942
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +0000943// Get fp branch code (not opcode) from condition code.
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000944static Mips::FPBranchCode getFPBranchCodeFromCond(Mips::CondCode CC) {
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +0000945 if (CC >= Mips::FCOND_F && CC <= Mips::FCOND_NGT)
946 return Mips::BRANCH_T;
947
Akira Hatanaka82099682011-12-19 19:52:25 +0000948 assert((CC >= Mips::FCOND_T && CC <= Mips::FCOND_GT) &&
949 "Invalid CondCode.");
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +0000950
Akira Hatanaka82099682011-12-19 19:52:25 +0000951 return Mips::BRANCH_F;
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +0000952}
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000953
Akira Hatanaka01f70892012-09-27 02:15:57 +0000954MachineBasicBlock *
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +0000955MipsTargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +0000956 MachineBasicBlock *BB) const {
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +0000957 switch (MI->getOpcode()) {
Reed Kotlerffbe4322013-02-21 04:22:38 +0000958 default:
959 llvm_unreachable("Unexpected instr type to insert");
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000960 case Mips::ATOMIC_LOAD_ADD_I8:
Akira Hatanaka59068062011-11-11 04:14:30 +0000961 case Mips::ATOMIC_LOAD_ADD_I8_P8:
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000962 return emitAtomicBinaryPartword(MI, BB, 1, Mips::ADDu);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000963 case Mips::ATOMIC_LOAD_ADD_I16:
Akira Hatanaka59068062011-11-11 04:14:30 +0000964 case Mips::ATOMIC_LOAD_ADD_I16_P8:
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000965 return emitAtomicBinaryPartword(MI, BB, 2, Mips::ADDu);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000966 case Mips::ATOMIC_LOAD_ADD_I32:
Akira Hatanaka59068062011-11-11 04:14:30 +0000967 case Mips::ATOMIC_LOAD_ADD_I32_P8:
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000968 return emitAtomicBinary(MI, BB, 4, Mips::ADDu);
Akira Hatanaka59068062011-11-11 04:14:30 +0000969 case Mips::ATOMIC_LOAD_ADD_I64:
970 case Mips::ATOMIC_LOAD_ADD_I64_P8:
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000971 return emitAtomicBinary(MI, BB, 8, Mips::DADDu);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000972
973 case Mips::ATOMIC_LOAD_AND_I8:
Akira Hatanaka59068062011-11-11 04:14:30 +0000974 case Mips::ATOMIC_LOAD_AND_I8_P8:
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000975 return emitAtomicBinaryPartword(MI, BB, 1, Mips::AND);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000976 case Mips::ATOMIC_LOAD_AND_I16:
Akira Hatanaka59068062011-11-11 04:14:30 +0000977 case Mips::ATOMIC_LOAD_AND_I16_P8:
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000978 return emitAtomicBinaryPartword(MI, BB, 2, Mips::AND);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000979 case Mips::ATOMIC_LOAD_AND_I32:
Akira Hatanaka59068062011-11-11 04:14:30 +0000980 case Mips::ATOMIC_LOAD_AND_I32_P8:
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000981 return emitAtomicBinary(MI, BB, 4, Mips::AND);
Akira Hatanaka59068062011-11-11 04:14:30 +0000982 case Mips::ATOMIC_LOAD_AND_I64:
983 case Mips::ATOMIC_LOAD_AND_I64_P8:
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000984 return emitAtomicBinary(MI, BB, 8, Mips::AND64);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000985
986 case Mips::ATOMIC_LOAD_OR_I8:
Akira Hatanaka59068062011-11-11 04:14:30 +0000987 case Mips::ATOMIC_LOAD_OR_I8_P8:
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000988 return emitAtomicBinaryPartword(MI, BB, 1, Mips::OR);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000989 case Mips::ATOMIC_LOAD_OR_I16:
Akira Hatanaka59068062011-11-11 04:14:30 +0000990 case Mips::ATOMIC_LOAD_OR_I16_P8:
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000991 return emitAtomicBinaryPartword(MI, BB, 2, Mips::OR);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000992 case Mips::ATOMIC_LOAD_OR_I32:
Akira Hatanaka59068062011-11-11 04:14:30 +0000993 case Mips::ATOMIC_LOAD_OR_I32_P8:
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000994 return emitAtomicBinary(MI, BB, 4, Mips::OR);
Akira Hatanaka59068062011-11-11 04:14:30 +0000995 case Mips::ATOMIC_LOAD_OR_I64:
996 case Mips::ATOMIC_LOAD_OR_I64_P8:
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000997 return emitAtomicBinary(MI, BB, 8, Mips::OR64);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000998
999 case Mips::ATOMIC_LOAD_XOR_I8:
Akira Hatanaka59068062011-11-11 04:14:30 +00001000 case Mips::ATOMIC_LOAD_XOR_I8_P8:
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001001 return emitAtomicBinaryPartword(MI, BB, 1, Mips::XOR);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001002 case Mips::ATOMIC_LOAD_XOR_I16:
Akira Hatanaka59068062011-11-11 04:14:30 +00001003 case Mips::ATOMIC_LOAD_XOR_I16_P8:
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001004 return emitAtomicBinaryPartword(MI, BB, 2, Mips::XOR);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001005 case Mips::ATOMIC_LOAD_XOR_I32:
Akira Hatanaka59068062011-11-11 04:14:30 +00001006 case Mips::ATOMIC_LOAD_XOR_I32_P8:
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001007 return emitAtomicBinary(MI, BB, 4, Mips::XOR);
Akira Hatanaka59068062011-11-11 04:14:30 +00001008 case Mips::ATOMIC_LOAD_XOR_I64:
1009 case Mips::ATOMIC_LOAD_XOR_I64_P8:
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001010 return emitAtomicBinary(MI, BB, 8, Mips::XOR64);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001011
1012 case Mips::ATOMIC_LOAD_NAND_I8:
Akira Hatanaka59068062011-11-11 04:14:30 +00001013 case Mips::ATOMIC_LOAD_NAND_I8_P8:
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001014 return emitAtomicBinaryPartword(MI, BB, 1, 0, true);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001015 case Mips::ATOMIC_LOAD_NAND_I16:
Akira Hatanaka59068062011-11-11 04:14:30 +00001016 case Mips::ATOMIC_LOAD_NAND_I16_P8:
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001017 return emitAtomicBinaryPartword(MI, BB, 2, 0, true);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001018 case Mips::ATOMIC_LOAD_NAND_I32:
Akira Hatanaka59068062011-11-11 04:14:30 +00001019 case Mips::ATOMIC_LOAD_NAND_I32_P8:
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001020 return emitAtomicBinary(MI, BB, 4, 0, true);
Akira Hatanaka59068062011-11-11 04:14:30 +00001021 case Mips::ATOMIC_LOAD_NAND_I64:
1022 case Mips::ATOMIC_LOAD_NAND_I64_P8:
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001023 return emitAtomicBinary(MI, BB, 8, 0, true);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001024
1025 case Mips::ATOMIC_LOAD_SUB_I8:
Akira Hatanaka59068062011-11-11 04:14:30 +00001026 case Mips::ATOMIC_LOAD_SUB_I8_P8:
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001027 return emitAtomicBinaryPartword(MI, BB, 1, Mips::SUBu);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001028 case Mips::ATOMIC_LOAD_SUB_I16:
Akira Hatanaka59068062011-11-11 04:14:30 +00001029 case Mips::ATOMIC_LOAD_SUB_I16_P8:
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001030 return emitAtomicBinaryPartword(MI, BB, 2, Mips::SUBu);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001031 case Mips::ATOMIC_LOAD_SUB_I32:
Akira Hatanaka59068062011-11-11 04:14:30 +00001032 case Mips::ATOMIC_LOAD_SUB_I32_P8:
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001033 return emitAtomicBinary(MI, BB, 4, Mips::SUBu);
Akira Hatanaka59068062011-11-11 04:14:30 +00001034 case Mips::ATOMIC_LOAD_SUB_I64:
1035 case Mips::ATOMIC_LOAD_SUB_I64_P8:
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001036 return emitAtomicBinary(MI, BB, 8, Mips::DSUBu);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001037
1038 case Mips::ATOMIC_SWAP_I8:
Akira Hatanaka59068062011-11-11 04:14:30 +00001039 case Mips::ATOMIC_SWAP_I8_P8:
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001040 return emitAtomicBinaryPartword(MI, BB, 1, 0);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001041 case Mips::ATOMIC_SWAP_I16:
Akira Hatanaka59068062011-11-11 04:14:30 +00001042 case Mips::ATOMIC_SWAP_I16_P8:
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001043 return emitAtomicBinaryPartword(MI, BB, 2, 0);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001044 case Mips::ATOMIC_SWAP_I32:
Akira Hatanaka59068062011-11-11 04:14:30 +00001045 case Mips::ATOMIC_SWAP_I32_P8:
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001046 return emitAtomicBinary(MI, BB, 4, 0);
Akira Hatanaka59068062011-11-11 04:14:30 +00001047 case Mips::ATOMIC_SWAP_I64:
1048 case Mips::ATOMIC_SWAP_I64_P8:
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001049 return emitAtomicBinary(MI, BB, 8, 0);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001050
1051 case Mips::ATOMIC_CMP_SWAP_I8:
Akira Hatanaka59068062011-11-11 04:14:30 +00001052 case Mips::ATOMIC_CMP_SWAP_I8_P8:
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001053 return emitAtomicCmpSwapPartword(MI, BB, 1);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001054 case Mips::ATOMIC_CMP_SWAP_I16:
Akira Hatanaka59068062011-11-11 04:14:30 +00001055 case Mips::ATOMIC_CMP_SWAP_I16_P8:
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001056 return emitAtomicCmpSwapPartword(MI, BB, 2);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001057 case Mips::ATOMIC_CMP_SWAP_I32:
Akira Hatanaka59068062011-11-11 04:14:30 +00001058 case Mips::ATOMIC_CMP_SWAP_I32_P8:
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001059 return emitAtomicCmpSwap(MI, BB, 4);
Akira Hatanaka59068062011-11-11 04:14:30 +00001060 case Mips::ATOMIC_CMP_SWAP_I64:
1061 case Mips::ATOMIC_CMP_SWAP_I64_P8:
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001062 return emitAtomicCmpSwap(MI, BB, 8);
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +00001063 }
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +00001064}
1065
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001066// This function also handles Mips::ATOMIC_SWAP_I32 (when BinOpcode == 0), and
1067// Mips::ATOMIC_LOAD_NAND_I32 (when Nand == true)
1068MachineBasicBlock *
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001069MipsTargetLowering::emitAtomicBinary(MachineInstr *MI, MachineBasicBlock *BB,
Eric Christopher471e4222011-06-08 23:55:35 +00001070 unsigned Size, unsigned BinOpcode,
Akira Hatanaka0f843822011-06-07 18:58:42 +00001071 bool Nand) const {
Akira Hatanaka59068062011-11-11 04:14:30 +00001072 assert((Size == 4 || Size == 8) && "Unsupported size for EmitAtomicBinary.");
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001073
1074 MachineFunction *MF = BB->getParent();
1075 MachineRegisterInfo &RegInfo = MF->getRegInfo();
Akira Hatanaka59068062011-11-11 04:14:30 +00001076 const TargetRegisterClass *RC = getRegClassFor(MVT::getIntegerVT(Size * 8));
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001077 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001078 DebugLoc DL = MI->getDebugLoc();
Akira Hatanaka59068062011-11-11 04:14:30 +00001079 unsigned LL, SC, AND, NOR, ZERO, BEQ;
1080
1081 if (Size == 4) {
1082 LL = IsN64 ? Mips::LL_P8 : Mips::LL;
1083 SC = IsN64 ? Mips::SC_P8 : Mips::SC;
1084 AND = Mips::AND;
1085 NOR = Mips::NOR;
1086 ZERO = Mips::ZERO;
1087 BEQ = Mips::BEQ;
1088 }
1089 else {
1090 LL = IsN64 ? Mips::LLD_P8 : Mips::LLD;
1091 SC = IsN64 ? Mips::SCD_P8 : Mips::SCD;
1092 AND = Mips::AND64;
1093 NOR = Mips::NOR64;
1094 ZERO = Mips::ZERO_64;
1095 BEQ = Mips::BEQ64;
1096 }
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001097
Akira Hatanaka4061da12011-07-19 20:11:17 +00001098 unsigned OldVal = MI->getOperand(0).getReg();
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001099 unsigned Ptr = MI->getOperand(1).getReg();
1100 unsigned Incr = MI->getOperand(2).getReg();
1101
Akira Hatanaka4061da12011-07-19 20:11:17 +00001102 unsigned StoreVal = RegInfo.createVirtualRegister(RC);
1103 unsigned AndRes = RegInfo.createVirtualRegister(RC);
1104 unsigned Success = RegInfo.createVirtualRegister(RC);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001105
1106 // insert new blocks after the current block
1107 const BasicBlock *LLVM_BB = BB->getBasicBlock();
1108 MachineBasicBlock *loopMBB = MF->CreateMachineBasicBlock(LLVM_BB);
1109 MachineBasicBlock *exitMBB = MF->CreateMachineBasicBlock(LLVM_BB);
1110 MachineFunction::iterator It = BB;
1111 ++It;
1112 MF->insert(It, loopMBB);
1113 MF->insert(It, exitMBB);
1114
1115 // Transfer the remainder of BB and its successor edges to exitMBB.
1116 exitMBB->splice(exitMBB->begin(), BB,
1117 llvm::next(MachineBasicBlock::iterator(MI)),
1118 BB->end());
1119 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
1120
1121 // thisMBB:
1122 // ...
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001123 // fallthrough --> loopMBB
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001124 BB->addSuccessor(loopMBB);
Akira Hatanaka81b44112011-07-19 17:09:53 +00001125 loopMBB->addSuccessor(loopMBB);
1126 loopMBB->addSuccessor(exitMBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001127
1128 // loopMBB:
1129 // ll oldval, 0(ptr)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001130 // <binop> storeval, oldval, incr
1131 // sc success, storeval, 0(ptr)
1132 // beq success, $0, loopMBB
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001133 BB = loopMBB;
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001134 BuildMI(BB, DL, TII->get(LL), OldVal).addReg(Ptr).addImm(0);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001135 if (Nand) {
Akira Hatanaka4061da12011-07-19 20:11:17 +00001136 // and andres, oldval, incr
1137 // nor storeval, $0, andres
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001138 BuildMI(BB, DL, TII->get(AND), AndRes).addReg(OldVal).addReg(Incr);
1139 BuildMI(BB, DL, TII->get(NOR), StoreVal).addReg(ZERO).addReg(AndRes);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001140 } else if (BinOpcode) {
Akira Hatanaka4061da12011-07-19 20:11:17 +00001141 // <binop> storeval, oldval, incr
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001142 BuildMI(BB, DL, TII->get(BinOpcode), StoreVal).addReg(OldVal).addReg(Incr);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001143 } else {
Akira Hatanaka4061da12011-07-19 20:11:17 +00001144 StoreVal = Incr;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001145 }
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001146 BuildMI(BB, DL, TII->get(SC), Success).addReg(StoreVal).addReg(Ptr).addImm(0);
1147 BuildMI(BB, DL, TII->get(BEQ)).addReg(Success).addReg(ZERO).addMBB(loopMBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001148
1149 MI->eraseFromParent(); // The instruction is gone now.
1150
Akira Hatanaka939ece12011-07-19 03:42:13 +00001151 return exitMBB;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001152}
1153
1154MachineBasicBlock *
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001155MipsTargetLowering::emitAtomicBinaryPartword(MachineInstr *MI,
Akira Hatanaka0f843822011-06-07 18:58:42 +00001156 MachineBasicBlock *BB,
1157 unsigned Size, unsigned BinOpcode,
1158 bool Nand) const {
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001159 assert((Size == 1 || Size == 2) &&
1160 "Unsupported size for EmitAtomicBinaryPartial.");
1161
1162 MachineFunction *MF = BB->getParent();
1163 MachineRegisterInfo &RegInfo = MF->getRegInfo();
1164 const TargetRegisterClass *RC = getRegClassFor(MVT::i32);
1165 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001166 DebugLoc DL = MI->getDebugLoc();
Akira Hatanaka59068062011-11-11 04:14:30 +00001167 unsigned LL = IsN64 ? Mips::LL_P8 : Mips::LL;
1168 unsigned SC = IsN64 ? Mips::SC_P8 : Mips::SC;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001169
1170 unsigned Dest = MI->getOperand(0).getReg();
1171 unsigned Ptr = MI->getOperand(1).getReg();
1172 unsigned Incr = MI->getOperand(2).getReg();
1173
Akira Hatanaka4061da12011-07-19 20:11:17 +00001174 unsigned AlignedAddr = RegInfo.createVirtualRegister(RC);
1175 unsigned ShiftAmt = RegInfo.createVirtualRegister(RC);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001176 unsigned Mask = RegInfo.createVirtualRegister(RC);
1177 unsigned Mask2 = RegInfo.createVirtualRegister(RC);
Akira Hatanaka4061da12011-07-19 20:11:17 +00001178 unsigned NewVal = RegInfo.createVirtualRegister(RC);
1179 unsigned OldVal = RegInfo.createVirtualRegister(RC);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001180 unsigned Incr2 = RegInfo.createVirtualRegister(RC);
Akira Hatanaka4061da12011-07-19 20:11:17 +00001181 unsigned MaskLSB2 = RegInfo.createVirtualRegister(RC);
1182 unsigned PtrLSB2 = RegInfo.createVirtualRegister(RC);
1183 unsigned MaskUpper = RegInfo.createVirtualRegister(RC);
1184 unsigned AndRes = RegInfo.createVirtualRegister(RC);
1185 unsigned BinOpRes = RegInfo.createVirtualRegister(RC);
Akira Hatanakabdd83fe2011-07-19 20:56:53 +00001186 unsigned MaskedOldVal0 = RegInfo.createVirtualRegister(RC);
Akira Hatanaka4061da12011-07-19 20:11:17 +00001187 unsigned StoreVal = RegInfo.createVirtualRegister(RC);
1188 unsigned MaskedOldVal1 = RegInfo.createVirtualRegister(RC);
1189 unsigned SrlRes = RegInfo.createVirtualRegister(RC);
1190 unsigned SllRes = RegInfo.createVirtualRegister(RC);
1191 unsigned Success = RegInfo.createVirtualRegister(RC);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001192
1193 // insert new blocks after the current block
1194 const BasicBlock *LLVM_BB = BB->getBasicBlock();
1195 MachineBasicBlock *loopMBB = MF->CreateMachineBasicBlock(LLVM_BB);
Akira Hatanaka939ece12011-07-19 03:42:13 +00001196 MachineBasicBlock *sinkMBB = MF->CreateMachineBasicBlock(LLVM_BB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001197 MachineBasicBlock *exitMBB = MF->CreateMachineBasicBlock(LLVM_BB);
1198 MachineFunction::iterator It = BB;
1199 ++It;
1200 MF->insert(It, loopMBB);
Akira Hatanaka939ece12011-07-19 03:42:13 +00001201 MF->insert(It, sinkMBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001202 MF->insert(It, exitMBB);
1203
1204 // Transfer the remainder of BB and its successor edges to exitMBB.
1205 exitMBB->splice(exitMBB->begin(), BB,
Akira Hatanaka82099682011-12-19 19:52:25 +00001206 llvm::next(MachineBasicBlock::iterator(MI)), BB->end());
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001207 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
1208
Akira Hatanaka81b44112011-07-19 17:09:53 +00001209 BB->addSuccessor(loopMBB);
1210 loopMBB->addSuccessor(loopMBB);
1211 loopMBB->addSuccessor(sinkMBB);
1212 sinkMBB->addSuccessor(exitMBB);
1213
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001214 // thisMBB:
Akira Hatanaka4061da12011-07-19 20:11:17 +00001215 // addiu masklsb2,$0,-4 # 0xfffffffc
1216 // and alignedaddr,ptr,masklsb2
1217 // andi ptrlsb2,ptr,3
1218 // sll shiftamt,ptrlsb2,3
1219 // ori maskupper,$0,255 # 0xff
1220 // sll mask,maskupper,shiftamt
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001221 // nor mask2,$0,mask
Akira Hatanaka4061da12011-07-19 20:11:17 +00001222 // sll incr2,incr,shiftamt
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001223
1224 int64_t MaskImm = (Size == 1) ? 255 : 65535;
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001225 BuildMI(BB, DL, TII->get(Mips::ADDiu), MaskLSB2)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001226 .addReg(Mips::ZERO).addImm(-4);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001227 BuildMI(BB, DL, TII->get(Mips::AND), AlignedAddr)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001228 .addReg(Ptr).addReg(MaskLSB2);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001229 BuildMI(BB, DL, TII->get(Mips::ANDi), PtrLSB2).addReg(Ptr).addImm(3);
1230 BuildMI(BB, DL, TII->get(Mips::SLL), ShiftAmt).addReg(PtrLSB2).addImm(3);
1231 BuildMI(BB, DL, TII->get(Mips::ORi), MaskUpper)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001232 .addReg(Mips::ZERO).addImm(MaskImm);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001233 BuildMI(BB, DL, TII->get(Mips::SLLV), Mask)
Akira Hatanakacc7ecc72011-07-19 20:34:00 +00001234 .addReg(ShiftAmt).addReg(MaskUpper);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001235 BuildMI(BB, DL, TII->get(Mips::NOR), Mask2).addReg(Mips::ZERO).addReg(Mask);
1236 BuildMI(BB, DL, TII->get(Mips::SLLV), Incr2).addReg(ShiftAmt).addReg(Incr);
Bruno Cardoso Lopescada2d02011-05-31 20:25:26 +00001237
Akira Hatanaka0d7d0b52011-07-18 18:52:12 +00001238 // atomic.load.binop
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001239 // loopMBB:
Akira Hatanaka4061da12011-07-19 20:11:17 +00001240 // ll oldval,0(alignedaddr)
1241 // binop binopres,oldval,incr2
1242 // and newval,binopres,mask
1243 // and maskedoldval0,oldval,mask2
1244 // or storeval,maskedoldval0,newval
1245 // sc success,storeval,0(alignedaddr)
1246 // beq success,$0,loopMBB
1247
Akira Hatanaka0d7d0b52011-07-18 18:52:12 +00001248 // atomic.swap
1249 // loopMBB:
Akira Hatanaka4061da12011-07-19 20:11:17 +00001250 // ll oldval,0(alignedaddr)
Akira Hatanaka70564a92011-07-19 18:14:26 +00001251 // and newval,incr2,mask
Akira Hatanaka4061da12011-07-19 20:11:17 +00001252 // and maskedoldval0,oldval,mask2
1253 // or storeval,maskedoldval0,newval
1254 // sc success,storeval,0(alignedaddr)
1255 // beq success,$0,loopMBB
Akira Hatanaka0d7d0b52011-07-18 18:52:12 +00001256
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001257 BB = loopMBB;
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001258 BuildMI(BB, DL, TII->get(LL), OldVal).addReg(AlignedAddr).addImm(0);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001259 if (Nand) {
Akira Hatanaka4061da12011-07-19 20:11:17 +00001260 // and andres, oldval, incr2
1261 // nor binopres, $0, andres
1262 // and newval, binopres, mask
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001263 BuildMI(BB, DL, TII->get(Mips::AND), AndRes).addReg(OldVal).addReg(Incr2);
1264 BuildMI(BB, DL, TII->get(Mips::NOR), BinOpRes)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001265 .addReg(Mips::ZERO).addReg(AndRes);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001266 BuildMI(BB, DL, TII->get(Mips::AND), NewVal).addReg(BinOpRes).addReg(Mask);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001267 } else if (BinOpcode) {
Akira Hatanaka4061da12011-07-19 20:11:17 +00001268 // <binop> binopres, oldval, incr2
1269 // and newval, binopres, mask
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001270 BuildMI(BB, DL, TII->get(BinOpcode), BinOpRes).addReg(OldVal).addReg(Incr2);
1271 BuildMI(BB, DL, TII->get(Mips::AND), NewVal).addReg(BinOpRes).addReg(Mask);
Akira Hatanaka70564a92011-07-19 18:14:26 +00001272 } else {// atomic.swap
Akira Hatanaka4061da12011-07-19 20:11:17 +00001273 // and newval, incr2, mask
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001274 BuildMI(BB, DL, TII->get(Mips::AND), NewVal).addReg(Incr2).addReg(Mask);
Akira Hatanaka70564a92011-07-19 18:14:26 +00001275 }
Jia Liubb481f82012-02-28 07:46:26 +00001276
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001277 BuildMI(BB, DL, TII->get(Mips::AND), MaskedOldVal0)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001278 .addReg(OldVal).addReg(Mask2);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001279 BuildMI(BB, DL, TII->get(Mips::OR), StoreVal)
Akira Hatanakabdd83fe2011-07-19 20:56:53 +00001280 .addReg(MaskedOldVal0).addReg(NewVal);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001281 BuildMI(BB, DL, TII->get(SC), Success)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001282 .addReg(StoreVal).addReg(AlignedAddr).addImm(0);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001283 BuildMI(BB, DL, TII->get(Mips::BEQ))
Akira Hatanaka4061da12011-07-19 20:11:17 +00001284 .addReg(Success).addReg(Mips::ZERO).addMBB(loopMBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001285
Akira Hatanaka939ece12011-07-19 03:42:13 +00001286 // sinkMBB:
Akira Hatanaka4061da12011-07-19 20:11:17 +00001287 // and maskedoldval1,oldval,mask
1288 // srl srlres,maskedoldval1,shiftamt
1289 // sll sllres,srlres,24
1290 // sra dest,sllres,24
Akira Hatanaka939ece12011-07-19 03:42:13 +00001291 BB = sinkMBB;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001292 int64_t ShiftImm = (Size == 1) ? 24 : 16;
Akira Hatanakaa308c672011-07-19 03:14:58 +00001293
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001294 BuildMI(BB, DL, TII->get(Mips::AND), MaskedOldVal1)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001295 .addReg(OldVal).addReg(Mask);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001296 BuildMI(BB, DL, TII->get(Mips::SRLV), SrlRes)
Akira Hatanakacc7ecc72011-07-19 20:34:00 +00001297 .addReg(ShiftAmt).addReg(MaskedOldVal1);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001298 BuildMI(BB, DL, TII->get(Mips::SLL), SllRes)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001299 .addReg(SrlRes).addImm(ShiftImm);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001300 BuildMI(BB, DL, TII->get(Mips::SRA), Dest)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001301 .addReg(SllRes).addImm(ShiftImm);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001302
1303 MI->eraseFromParent(); // The instruction is gone now.
1304
Akira Hatanaka939ece12011-07-19 03:42:13 +00001305 return exitMBB;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001306}
1307
1308MachineBasicBlock *
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001309MipsTargetLowering::emitAtomicCmpSwap(MachineInstr *MI,
Akira Hatanaka0f843822011-06-07 18:58:42 +00001310 MachineBasicBlock *BB,
1311 unsigned Size) const {
Akira Hatanaka59068062011-11-11 04:14:30 +00001312 assert((Size == 4 || Size == 8) && "Unsupported size for EmitAtomicCmpSwap.");
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001313
1314 MachineFunction *MF = BB->getParent();
1315 MachineRegisterInfo &RegInfo = MF->getRegInfo();
Akira Hatanaka59068062011-11-11 04:14:30 +00001316 const TargetRegisterClass *RC = getRegClassFor(MVT::getIntegerVT(Size * 8));
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001317 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001318 DebugLoc DL = MI->getDebugLoc();
Akira Hatanaka59068062011-11-11 04:14:30 +00001319 unsigned LL, SC, ZERO, BNE, BEQ;
1320
1321 if (Size == 4) {
1322 LL = IsN64 ? Mips::LL_P8 : Mips::LL;
1323 SC = IsN64 ? Mips::SC_P8 : Mips::SC;
1324 ZERO = Mips::ZERO;
1325 BNE = Mips::BNE;
1326 BEQ = Mips::BEQ;
1327 }
1328 else {
1329 LL = IsN64 ? Mips::LLD_P8 : Mips::LLD;
1330 SC = IsN64 ? Mips::SCD_P8 : Mips::SCD;
1331 ZERO = Mips::ZERO_64;
1332 BNE = Mips::BNE64;
1333 BEQ = Mips::BEQ64;
1334 }
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001335
1336 unsigned Dest = MI->getOperand(0).getReg();
1337 unsigned Ptr = MI->getOperand(1).getReg();
Akira Hatanaka4061da12011-07-19 20:11:17 +00001338 unsigned OldVal = MI->getOperand(2).getReg();
1339 unsigned NewVal = MI->getOperand(3).getReg();
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001340
Akira Hatanaka4061da12011-07-19 20:11:17 +00001341 unsigned Success = RegInfo.createVirtualRegister(RC);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001342
1343 // insert new blocks after the current block
1344 const BasicBlock *LLVM_BB = BB->getBasicBlock();
1345 MachineBasicBlock *loop1MBB = MF->CreateMachineBasicBlock(LLVM_BB);
1346 MachineBasicBlock *loop2MBB = MF->CreateMachineBasicBlock(LLVM_BB);
1347 MachineBasicBlock *exitMBB = MF->CreateMachineBasicBlock(LLVM_BB);
1348 MachineFunction::iterator It = BB;
1349 ++It;
1350 MF->insert(It, loop1MBB);
1351 MF->insert(It, loop2MBB);
1352 MF->insert(It, exitMBB);
1353
1354 // Transfer the remainder of BB and its successor edges to exitMBB.
1355 exitMBB->splice(exitMBB->begin(), BB,
Akira Hatanaka82099682011-12-19 19:52:25 +00001356 llvm::next(MachineBasicBlock::iterator(MI)), BB->end());
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001357 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
1358
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001359 // thisMBB:
1360 // ...
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001361 // fallthrough --> loop1MBB
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001362 BB->addSuccessor(loop1MBB);
Akira Hatanaka81b44112011-07-19 17:09:53 +00001363 loop1MBB->addSuccessor(exitMBB);
1364 loop1MBB->addSuccessor(loop2MBB);
1365 loop2MBB->addSuccessor(loop1MBB);
1366 loop2MBB->addSuccessor(exitMBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001367
1368 // loop1MBB:
1369 // ll dest, 0(ptr)
1370 // bne dest, oldval, exitMBB
1371 BB = loop1MBB;
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001372 BuildMI(BB, DL, TII->get(LL), Dest).addReg(Ptr).addImm(0);
1373 BuildMI(BB, DL, TII->get(BNE))
Akira Hatanaka4061da12011-07-19 20:11:17 +00001374 .addReg(Dest).addReg(OldVal).addMBB(exitMBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001375
1376 // loop2MBB:
Akira Hatanaka4061da12011-07-19 20:11:17 +00001377 // sc success, newval, 0(ptr)
1378 // beq success, $0, loop1MBB
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001379 BB = loop2MBB;
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001380 BuildMI(BB, DL, TII->get(SC), Success)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001381 .addReg(NewVal).addReg(Ptr).addImm(0);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001382 BuildMI(BB, DL, TII->get(BEQ))
Akira Hatanaka59068062011-11-11 04:14:30 +00001383 .addReg(Success).addReg(ZERO).addMBB(loop1MBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001384
1385 MI->eraseFromParent(); // The instruction is gone now.
1386
Akira Hatanaka939ece12011-07-19 03:42:13 +00001387 return exitMBB;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001388}
1389
1390MachineBasicBlock *
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001391MipsTargetLowering::emitAtomicCmpSwapPartword(MachineInstr *MI,
Akira Hatanaka0f843822011-06-07 18:58:42 +00001392 MachineBasicBlock *BB,
1393 unsigned Size) const {
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001394 assert((Size == 1 || Size == 2) &&
1395 "Unsupported size for EmitAtomicCmpSwapPartial.");
1396
1397 MachineFunction *MF = BB->getParent();
1398 MachineRegisterInfo &RegInfo = MF->getRegInfo();
1399 const TargetRegisterClass *RC = getRegClassFor(MVT::i32);
1400 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001401 DebugLoc DL = MI->getDebugLoc();
Akira Hatanaka59068062011-11-11 04:14:30 +00001402 unsigned LL = IsN64 ? Mips::LL_P8 : Mips::LL;
1403 unsigned SC = IsN64 ? Mips::SC_P8 : Mips::SC;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001404
1405 unsigned Dest = MI->getOperand(0).getReg();
1406 unsigned Ptr = MI->getOperand(1).getReg();
Akira Hatanaka4061da12011-07-19 20:11:17 +00001407 unsigned CmpVal = MI->getOperand(2).getReg();
1408 unsigned NewVal = MI->getOperand(3).getReg();
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001409
Akira Hatanaka4061da12011-07-19 20:11:17 +00001410 unsigned AlignedAddr = RegInfo.createVirtualRegister(RC);
1411 unsigned ShiftAmt = RegInfo.createVirtualRegister(RC);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001412 unsigned Mask = RegInfo.createVirtualRegister(RC);
1413 unsigned Mask2 = RegInfo.createVirtualRegister(RC);
Akira Hatanaka4061da12011-07-19 20:11:17 +00001414 unsigned ShiftedCmpVal = RegInfo.createVirtualRegister(RC);
1415 unsigned OldVal = RegInfo.createVirtualRegister(RC);
1416 unsigned MaskedOldVal0 = RegInfo.createVirtualRegister(RC);
1417 unsigned ShiftedNewVal = RegInfo.createVirtualRegister(RC);
1418 unsigned MaskLSB2 = RegInfo.createVirtualRegister(RC);
1419 unsigned PtrLSB2 = RegInfo.createVirtualRegister(RC);
1420 unsigned MaskUpper = RegInfo.createVirtualRegister(RC);
1421 unsigned MaskedCmpVal = RegInfo.createVirtualRegister(RC);
1422 unsigned MaskedNewVal = RegInfo.createVirtualRegister(RC);
1423 unsigned MaskedOldVal1 = RegInfo.createVirtualRegister(RC);
1424 unsigned StoreVal = RegInfo.createVirtualRegister(RC);
1425 unsigned SrlRes = RegInfo.createVirtualRegister(RC);
1426 unsigned SllRes = RegInfo.createVirtualRegister(RC);
1427 unsigned Success = RegInfo.createVirtualRegister(RC);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001428
1429 // insert new blocks after the current block
1430 const BasicBlock *LLVM_BB = BB->getBasicBlock();
1431 MachineBasicBlock *loop1MBB = MF->CreateMachineBasicBlock(LLVM_BB);
1432 MachineBasicBlock *loop2MBB = MF->CreateMachineBasicBlock(LLVM_BB);
Akira Hatanaka939ece12011-07-19 03:42:13 +00001433 MachineBasicBlock *sinkMBB = MF->CreateMachineBasicBlock(LLVM_BB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001434 MachineBasicBlock *exitMBB = MF->CreateMachineBasicBlock(LLVM_BB);
1435 MachineFunction::iterator It = BB;
1436 ++It;
1437 MF->insert(It, loop1MBB);
1438 MF->insert(It, loop2MBB);
Akira Hatanaka939ece12011-07-19 03:42:13 +00001439 MF->insert(It, sinkMBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001440 MF->insert(It, exitMBB);
1441
1442 // Transfer the remainder of BB and its successor edges to exitMBB.
1443 exitMBB->splice(exitMBB->begin(), BB,
Akira Hatanaka82099682011-12-19 19:52:25 +00001444 llvm::next(MachineBasicBlock::iterator(MI)), BB->end());
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001445 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
1446
Akira Hatanaka81b44112011-07-19 17:09:53 +00001447 BB->addSuccessor(loop1MBB);
1448 loop1MBB->addSuccessor(sinkMBB);
1449 loop1MBB->addSuccessor(loop2MBB);
1450 loop2MBB->addSuccessor(loop1MBB);
1451 loop2MBB->addSuccessor(sinkMBB);
1452 sinkMBB->addSuccessor(exitMBB);
1453
Akira Hatanaka70564a92011-07-19 18:14:26 +00001454 // FIXME: computation of newval2 can be moved to loop2MBB.
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001455 // thisMBB:
Akira Hatanaka4061da12011-07-19 20:11:17 +00001456 // addiu masklsb2,$0,-4 # 0xfffffffc
1457 // and alignedaddr,ptr,masklsb2
1458 // andi ptrlsb2,ptr,3
1459 // sll shiftamt,ptrlsb2,3
1460 // ori maskupper,$0,255 # 0xff
1461 // sll mask,maskupper,shiftamt
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001462 // nor mask2,$0,mask
Akira Hatanaka4061da12011-07-19 20:11:17 +00001463 // andi maskedcmpval,cmpval,255
1464 // sll shiftedcmpval,maskedcmpval,shiftamt
1465 // andi maskednewval,newval,255
1466 // sll shiftednewval,maskednewval,shiftamt
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001467 int64_t MaskImm = (Size == 1) ? 255 : 65535;
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001468 BuildMI(BB, DL, TII->get(Mips::ADDiu), MaskLSB2)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001469 .addReg(Mips::ZERO).addImm(-4);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001470 BuildMI(BB, DL, TII->get(Mips::AND), AlignedAddr)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001471 .addReg(Ptr).addReg(MaskLSB2);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001472 BuildMI(BB, DL, TII->get(Mips::ANDi), PtrLSB2).addReg(Ptr).addImm(3);
1473 BuildMI(BB, DL, TII->get(Mips::SLL), ShiftAmt).addReg(PtrLSB2).addImm(3);
1474 BuildMI(BB, DL, TII->get(Mips::ORi), MaskUpper)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001475 .addReg(Mips::ZERO).addImm(MaskImm);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001476 BuildMI(BB, DL, TII->get(Mips::SLLV), Mask)
Akira Hatanakacc7ecc72011-07-19 20:34:00 +00001477 .addReg(ShiftAmt).addReg(MaskUpper);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001478 BuildMI(BB, DL, TII->get(Mips::NOR), Mask2).addReg(Mips::ZERO).addReg(Mask);
1479 BuildMI(BB, DL, TII->get(Mips::ANDi), MaskedCmpVal)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001480 .addReg(CmpVal).addImm(MaskImm);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001481 BuildMI(BB, DL, TII->get(Mips::SLLV), ShiftedCmpVal)
Akira Hatanakacc7ecc72011-07-19 20:34:00 +00001482 .addReg(ShiftAmt).addReg(MaskedCmpVal);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001483 BuildMI(BB, DL, TII->get(Mips::ANDi), MaskedNewVal)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001484 .addReg(NewVal).addImm(MaskImm);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001485 BuildMI(BB, DL, TII->get(Mips::SLLV), ShiftedNewVal)
Akira Hatanakacc7ecc72011-07-19 20:34:00 +00001486 .addReg(ShiftAmt).addReg(MaskedNewVal);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001487
1488 // loop1MBB:
Akira Hatanaka4061da12011-07-19 20:11:17 +00001489 // ll oldval,0(alginedaddr)
1490 // and maskedoldval0,oldval,mask
1491 // bne maskedoldval0,shiftedcmpval,sinkMBB
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001492 BB = loop1MBB;
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001493 BuildMI(BB, DL, TII->get(LL), OldVal).addReg(AlignedAddr).addImm(0);
1494 BuildMI(BB, DL, TII->get(Mips::AND), MaskedOldVal0)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001495 .addReg(OldVal).addReg(Mask);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001496 BuildMI(BB, DL, TII->get(Mips::BNE))
Akira Hatanaka4061da12011-07-19 20:11:17 +00001497 .addReg(MaskedOldVal0).addReg(ShiftedCmpVal).addMBB(sinkMBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001498
1499 // loop2MBB:
Akira Hatanaka4061da12011-07-19 20:11:17 +00001500 // and maskedoldval1,oldval,mask2
1501 // or storeval,maskedoldval1,shiftednewval
1502 // sc success,storeval,0(alignedaddr)
1503 // beq success,$0,loop1MBB
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001504 BB = loop2MBB;
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001505 BuildMI(BB, DL, TII->get(Mips::AND), MaskedOldVal1)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001506 .addReg(OldVal).addReg(Mask2);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001507 BuildMI(BB, DL, TII->get(Mips::OR), StoreVal)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001508 .addReg(MaskedOldVal1).addReg(ShiftedNewVal);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001509 BuildMI(BB, DL, TII->get(SC), Success)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001510 .addReg(StoreVal).addReg(AlignedAddr).addImm(0);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001511 BuildMI(BB, DL, TII->get(Mips::BEQ))
Akira Hatanaka4061da12011-07-19 20:11:17 +00001512 .addReg(Success).addReg(Mips::ZERO).addMBB(loop1MBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001513
Akira Hatanaka939ece12011-07-19 03:42:13 +00001514 // sinkMBB:
Akira Hatanaka4061da12011-07-19 20:11:17 +00001515 // srl srlres,maskedoldval0,shiftamt
1516 // sll sllres,srlres,24
1517 // sra dest,sllres,24
Akira Hatanaka939ece12011-07-19 03:42:13 +00001518 BB = sinkMBB;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001519 int64_t ShiftImm = (Size == 1) ? 24 : 16;
Akira Hatanakaa308c672011-07-19 03:14:58 +00001520
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001521 BuildMI(BB, DL, TII->get(Mips::SRLV), SrlRes)
Akira Hatanakacc7ecc72011-07-19 20:34:00 +00001522 .addReg(ShiftAmt).addReg(MaskedOldVal0);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001523 BuildMI(BB, DL, TII->get(Mips::SLL), SllRes)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001524 .addReg(SrlRes).addImm(ShiftImm);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001525 BuildMI(BB, DL, TII->get(Mips::SRA), Dest)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001526 .addReg(SllRes).addImm(ShiftImm);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001527
1528 MI->eraseFromParent(); // The instruction is gone now.
1529
Akira Hatanaka939ece12011-07-19 03:42:13 +00001530 return exitMBB;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001531}
1532
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001533//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001534// Misc Lower Operation implementation
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001535//===----------------------------------------------------------------------===//
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001536SDValue MipsTargetLowering::lowerBR_JT(SDValue Op, SelectionDAG &DAG) const {
Akira Hatanakab7656a92013-03-06 21:32:03 +00001537 SDValue Chain = Op.getOperand(0);
1538 SDValue Table = Op.getOperand(1);
1539 SDValue Index = Op.getOperand(2);
1540 DebugLoc DL = Op.getDebugLoc();
1541 EVT PTy = getPointerTy();
1542 unsigned EntrySize =
1543 DAG.getMachineFunction().getJumpTableInfo()->getEntrySize(*getDataLayout());
1544
1545 Index = DAG.getNode(ISD::MUL, DL, PTy, Index,
1546 DAG.getConstant(EntrySize, PTy));
1547 SDValue Addr = DAG.getNode(ISD::ADD, DL, PTy, Index, Table);
1548
1549 EVT MemVT = EVT::getIntegerVT(*DAG.getContext(), EntrySize * 8);
1550 Addr = DAG.getExtLoad(ISD::SEXTLOAD, DL, PTy, Chain, Addr,
1551 MachinePointerInfo::getJumpTable(), MemVT, false, false,
1552 0);
1553 Chain = Addr.getValue(1);
1554
1555 if ((getTargetMachine().getRelocationModel() == Reloc::PIC_) || IsN64) {
1556 // For PIC, the sequence is:
1557 // BRIND(load(Jumptable + index) + RelocBase)
1558 // RelocBase can be JumpTable, GOT or some sort of global base.
1559 Addr = DAG.getNode(ISD::ADD, DL, PTy, Addr,
1560 getPICJumpTableRelocBase(Table, DAG));
1561 }
1562
1563 return DAG.getNode(ISD::BRIND, DL, MVT::Other, Chain, Addr);
1564}
1565
Bruno Cardoso Lopesd3bdf192009-05-27 17:23:44 +00001566SDValue MipsTargetLowering::
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001567lowerBRCOND(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +00001568{
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001569 // The first operand is the chain, the second is the condition, the third is
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +00001570 // the block to branch to if the condition is true.
1571 SDValue Chain = Op.getOperand(0);
1572 SDValue Dest = Op.getOperand(2);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001573 DebugLoc DL = Op.getDebugLoc();
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +00001574
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001575 SDValue CondRes = createFPCmp(DAG, Op.getOperand(1));
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +00001576
Chris Lattner7a2bdde2011-04-15 05:18:47 +00001577 // Return if flag is not set by a floating point comparison.
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +00001578 if (CondRes.getOpcode() != MipsISD::FPCmp)
Bruno Cardoso Lopes4b877ca2008-07-30 17:06:13 +00001579 return Op;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001580
Bruno Cardoso Lopes77283772008-07-31 18:31:28 +00001581 SDValue CCNode = CondRes.getOperand(2);
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001582 Mips::CondCode CC =
1583 (Mips::CondCode)cast<ConstantSDNode>(CCNode)->getZExtValue();
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001584 SDValue BrCode = DAG.getConstant(getFPBranchCodeFromCond(CC), MVT::i32);
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +00001585
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001586 return DAG.getNode(MipsISD::FPBrcond, DL, Op.getValueType(), Chain, BrCode,
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +00001587 Dest, CondRes);
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +00001588}
1589
1590SDValue MipsTargetLowering::
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001591lowerSELECT(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +00001592{
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001593 SDValue Cond = createFPCmp(DAG, Op.getOperand(0));
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +00001594
Chris Lattner7a2bdde2011-04-15 05:18:47 +00001595 // Return if flag is not set by a floating point comparison.
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +00001596 if (Cond.getOpcode() != MipsISD::FPCmp)
1597 return Op;
Bruno Cardoso Lopes739e4412008-08-13 07:13:40 +00001598
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001599 return createCMovFP(DAG, Cond, Op.getOperand(1), Op.getOperand(2),
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +00001600 Op.getDebugLoc());
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +00001601}
1602
Akira Hatanaka3fef29d2012-07-11 19:32:27 +00001603SDValue MipsTargetLowering::
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001604lowerSELECT_CC(SDValue Op, SelectionDAG &DAG) const
Akira Hatanaka3fef29d2012-07-11 19:32:27 +00001605{
1606 DebugLoc DL = Op.getDebugLoc();
1607 EVT Ty = Op.getOperand(0).getValueType();
1608 SDValue Cond = DAG.getNode(ISD::SETCC, DL, getSetCCResultType(Ty),
1609 Op.getOperand(0), Op.getOperand(1),
1610 Op.getOperand(4));
1611
1612 return DAG.getNode(ISD::SELECT, DL, Op.getValueType(), Cond, Op.getOperand(2),
1613 Op.getOperand(3));
1614}
1615
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001616SDValue MipsTargetLowering::lowerSETCC(SDValue Op, SelectionDAG &DAG) const {
1617 SDValue Cond = createFPCmp(DAG, Op);
Akira Hatanaka0a40c232012-03-09 23:46:03 +00001618
1619 assert(Cond.getOpcode() == MipsISD::FPCmp &&
1620 "Floating point operand expected.");
1621
1622 SDValue True = DAG.getConstant(1, MVT::i32);
1623 SDValue False = DAG.getConstant(0, MVT::i32);
1624
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001625 return createCMovFP(DAG, Cond, True, False, Op.getDebugLoc());
Akira Hatanaka0a40c232012-03-09 23:46:03 +00001626}
1627
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001628SDValue MipsTargetLowering::lowerGlobalAddress(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00001629 SelectionDAG &DAG) const {
Dale Johannesende064702009-02-06 21:50:26 +00001630 // FIXME there isn't actually debug info here
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001631 DebugLoc DL = Op.getDebugLoc();
Jia Liubb481f82012-02-28 07:46:26 +00001632 const GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +00001633
Akira Hatanakaa5903ac2011-10-11 00:55:05 +00001634 if (getTargetMachine().getRelocationModel() != Reloc::PIC_ && !IsN64) {
Akira Hatanakaafc945b2012-09-12 23:27:55 +00001635 const MipsTargetObjectFile &TLOF =
1636 (const MipsTargetObjectFile&)getObjFileLowering();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001637
Chris Lattnere3736f82009-08-13 05:41:27 +00001638 // %gp_rel relocation
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001639 if (TLOF.IsGlobalInSmallSection(GV, getTargetMachine())) {
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001640 SDValue GA = DAG.getTargetGlobalAddress(GV, DL, MVT::i32, 0,
Bruno Cardoso Lopesc517cb02009-09-01 17:27:58 +00001641 MipsII::MO_GPREL);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001642 SDValue GPRelNode = DAG.getNode(MipsISD::GPRel, DL,
Akira Hatanakad43e06d2012-11-21 20:30:40 +00001643 DAG.getVTList(MVT::i32), &GA, 1);
Akira Hatanakae7338cd2012-08-22 03:18:13 +00001644 SDValue GPReg = DAG.getRegister(Mips::GP, MVT::i32);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001645 return DAG.getNode(ISD::ADD, DL, MVT::i32, GPReg, GPRelNode);
Chris Lattnere3736f82009-08-13 05:41:27 +00001646 }
Akira Hatanakad43e06d2012-11-21 20:30:40 +00001647
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +00001648 // %hi/%lo relocation
Akira Hatanakad43e06d2012-11-21 20:30:40 +00001649 return getAddrNonPIC(Op, DAG);
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +00001650 }
1651
Akira Hatanakad43e06d2012-11-21 20:30:40 +00001652 if (GV->hasInternalLinkage() || (GV->hasLocalLinkage() && !isa<Function>(GV)))
1653 return getAddrLocal(Op, DAG, HasMips64);
1654
Akira Hatanakaf09a0372012-11-21 20:40:38 +00001655 if (LargeGOT)
1656 return getAddrGlobalLargeGOT(Op, DAG, MipsII::MO_GOT_HI16,
1657 MipsII::MO_GOT_LO16);
1658
Akira Hatanakad43e06d2012-11-21 20:30:40 +00001659 return getAddrGlobal(Op, DAG,
1660 HasMips64 ? MipsII::MO_GOT_DISP : MipsII::MO_GOT16);
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +00001661}
1662
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001663SDValue MipsTargetLowering::lowerBlockAddress(SDValue Op,
Bruno Cardoso Lopesca8a2aa2011-03-04 20:01:52 +00001664 SelectionDAG &DAG) const {
Akira Hatanakad43e06d2012-11-21 20:30:40 +00001665 if (getTargetMachine().getRelocationModel() != Reloc::PIC_ && !IsN64)
1666 return getAddrNonPIC(Op, DAG);
Akira Hatanakaf48eb532011-04-25 17:10:45 +00001667
Akira Hatanakad43e06d2012-11-21 20:30:40 +00001668 return getAddrLocal(Op, DAG, HasMips64);
Bruno Cardoso Lopesca8a2aa2011-03-04 20:01:52 +00001669}
1670
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +00001671SDValue MipsTargetLowering::
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001672lowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +00001673{
Akira Hatanaka3faac0a2011-12-14 18:26:41 +00001674 // If the relocation model is PIC, use the General Dynamic TLS Model or
1675 // Local Dynamic TLS model, otherwise use the Initial Exec or
1676 // Local Exec TLS Model.
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +00001677
1678 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001679 DebugLoc DL = GA->getDebugLoc();
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +00001680 const GlobalValue *GV = GA->getGlobal();
1681 EVT PtrVT = getPointerTy();
1682
Hans Wennborgfd5abd52012-05-04 09:40:39 +00001683 TLSModel::Model model = getTargetMachine().getTLSModel(GV);
1684
1685 if (model == TLSModel::GeneralDynamic || model == TLSModel::LocalDynamic) {
Hans Wennborg70a07c72012-06-04 14:02:08 +00001686 // General Dynamic and Local Dynamic TLS Model.
1687 unsigned Flag = (model == TLSModel::LocalDynamic) ? MipsII::MO_TLSLDM
1688 : MipsII::MO_TLSGD;
1689
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001690 SDValue TGA = DAG.getTargetGlobalAddress(GV, DL, PtrVT, 0, Flag);
1691 SDValue Argument = DAG.getNode(MipsISD::Wrapper, DL, PtrVT,
1692 getGlobalReg(DAG, PtrVT), TGA);
Akira Hatanaka7a7194b2011-12-08 21:05:38 +00001693 unsigned PtrSize = PtrVT.getSizeInBits();
1694 IntegerType *PtrTy = Type::getIntNTy(*DAG.getContext(), PtrSize);
1695
Benjamin Kramer5eccf672011-12-11 12:21:34 +00001696 SDValue TlsGetAddr = DAG.getExternalSymbol("__tls_get_addr", PtrVT);
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +00001697
1698 ArgListTy Args;
1699 ArgListEntry Entry;
1700 Entry.Node = Argument;
Akira Hatanakaca074792011-12-08 20:34:32 +00001701 Entry.Ty = PtrTy;
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +00001702 Args.push_back(Entry);
Jia Liubb481f82012-02-28 07:46:26 +00001703
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00001704 TargetLowering::CallLoweringInfo CLI(DAG.getEntryNode(), PtrTy,
Evan Cheng4bfcd4a2012-02-28 18:51:51 +00001705 false, false, false, false, 0, CallingConv::C,
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001706 /*IsTailCall=*/false, /*doesNotRet=*/false,
Evan Cheng4bfcd4a2012-02-28 18:51:51 +00001707 /*isReturnValueUsed=*/true,
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001708 TlsGetAddr, Args, DAG, DL);
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00001709 std::pair<SDValue, SDValue> CallResult = LowerCallTo(CLI);
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +00001710
Akira Hatanaka3faac0a2011-12-14 18:26:41 +00001711 SDValue Ret = CallResult.first;
1712
Hans Wennborgfd5abd52012-05-04 09:40:39 +00001713 if (model != TLSModel::LocalDynamic)
Akira Hatanaka3faac0a2011-12-14 18:26:41 +00001714 return Ret;
1715
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001716 SDValue TGAHi = DAG.getTargetGlobalAddress(GV, DL, PtrVT, 0,
Akira Hatanaka3faac0a2011-12-14 18:26:41 +00001717 MipsII::MO_DTPREL_HI);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001718 SDValue Hi = DAG.getNode(MipsISD::Hi, DL, PtrVT, TGAHi);
1719 SDValue TGALo = DAG.getTargetGlobalAddress(GV, DL, PtrVT, 0,
Akira Hatanaka3faac0a2011-12-14 18:26:41 +00001720 MipsII::MO_DTPREL_LO);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001721 SDValue Lo = DAG.getNode(MipsISD::Lo, DL, PtrVT, TGALo);
1722 SDValue Add = DAG.getNode(ISD::ADD, DL, PtrVT, Hi, Ret);
1723 return DAG.getNode(ISD::ADD, DL, PtrVT, Add, Lo);
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +00001724 }
Akira Hatanaka5f7451f2011-06-21 01:02:03 +00001725
1726 SDValue Offset;
Hans Wennborgfd5abd52012-05-04 09:40:39 +00001727 if (model == TLSModel::InitialExec) {
Akira Hatanaka5f7451f2011-06-21 01:02:03 +00001728 // Initial Exec TLS Model
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001729 SDValue TGA = DAG.getTargetGlobalAddress(GV, DL, PtrVT, 0,
Akira Hatanaka5f7451f2011-06-21 01:02:03 +00001730 MipsII::MO_GOTTPREL);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001731 TGA = DAG.getNode(MipsISD::Wrapper, DL, PtrVT, getGlobalReg(DAG, PtrVT),
Akira Hatanaka648f00c2012-02-24 22:34:47 +00001732 TGA);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001733 Offset = DAG.getLoad(PtrVT, DL,
Akira Hatanaka5f7451f2011-06-21 01:02:03 +00001734 DAG.getEntryNode(), TGA, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00001735 false, false, false, 0);
Akira Hatanaka5f7451f2011-06-21 01:02:03 +00001736 } else {
1737 // Local Exec TLS Model
Hans Wennborgfd5abd52012-05-04 09:40:39 +00001738 assert(model == TLSModel::LocalExec);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001739 SDValue TGAHi = DAG.getTargetGlobalAddress(GV, DL, PtrVT, 0,
Akira Hatanaka5f7451f2011-06-21 01:02:03 +00001740 MipsII::MO_TPREL_HI);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001741 SDValue TGALo = DAG.getTargetGlobalAddress(GV, DL, PtrVT, 0,
Akira Hatanaka5f7451f2011-06-21 01:02:03 +00001742 MipsII::MO_TPREL_LO);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001743 SDValue Hi = DAG.getNode(MipsISD::Hi, DL, PtrVT, TGAHi);
1744 SDValue Lo = DAG.getNode(MipsISD::Lo, DL, PtrVT, TGALo);
1745 Offset = DAG.getNode(ISD::ADD, DL, PtrVT, Hi, Lo);
Akira Hatanaka5f7451f2011-06-21 01:02:03 +00001746 }
1747
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001748 SDValue ThreadPointer = DAG.getNode(MipsISD::ThreadPointer, DL, PtrVT);
1749 return DAG.getNode(ISD::ADD, DL, PtrVT, ThreadPointer, Offset);
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +00001750}
1751
1752SDValue MipsTargetLowering::
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001753lowerJumpTable(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopes753a9872007-11-12 19:49:57 +00001754{
Akira Hatanakad43e06d2012-11-21 20:30:40 +00001755 if (getTargetMachine().getRelocationModel() != Reloc::PIC_ && !IsN64)
1756 return getAddrNonPIC(Op, DAG);
Bruno Cardoso Lopes753a9872007-11-12 19:49:57 +00001757
Akira Hatanakad43e06d2012-11-21 20:30:40 +00001758 return getAddrLocal(Op, DAG, HasMips64);
Bruno Cardoso Lopes753a9872007-11-12 19:49:57 +00001759}
1760
Dan Gohman475871a2008-07-27 21:46:04 +00001761SDValue MipsTargetLowering::
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001762lowerConstantPool(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopes97c25372008-07-09 04:15:08 +00001763{
Bruno Cardoso Lopes92e87f22008-07-23 16:01:50 +00001764 // gp_rel relocation
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001765 // FIXME: we should reference the constant pool using small data sections,
Chris Lattner7a2bdde2011-04-15 05:18:47 +00001766 // but the asm printer currently doesn't support this feature without
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001767 // hacking it. This feature should come soon so we can uncomment the
Bruno Cardoso Lopesf33bc432008-07-28 19:26:25 +00001768 // stuff below.
Eli Friedmane2c74082009-08-03 02:22:28 +00001769 //if (IsInSmallSection(C->getType())) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001770 // SDValue GPRelNode = DAG.getNode(MipsISD::GPRel, MVT::i32, CP);
1771 // SDValue GOT = DAG.getGLOBAL_OFFSET_TABLE(MVT::i32);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001772 // ResNode = DAG.getNode(ISD::ADD, MVT::i32, GOT, GPRelNode);
Bruno Cardoso Lopesd71cebf2009-11-25 12:17:58 +00001773
Akira Hatanakad43e06d2012-11-21 20:30:40 +00001774 if (getTargetMachine().getRelocationModel() != Reloc::PIC_ && !IsN64)
1775 return getAddrNonPIC(Op, DAG);
Bruno Cardoso Lopes92e87f22008-07-23 16:01:50 +00001776
Akira Hatanakad43e06d2012-11-21 20:30:40 +00001777 return getAddrLocal(Op, DAG, HasMips64);
Bruno Cardoso Lopes97c25372008-07-09 04:15:08 +00001778}
1779
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001780SDValue MipsTargetLowering::lowerVASTART(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman1e93df62010-04-17 14:41:14 +00001781 MachineFunction &MF = DAG.getMachineFunction();
1782 MipsFunctionInfo *FuncInfo = MF.getInfo<MipsFunctionInfo>();
1783
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001784 DebugLoc DL = Op.getDebugLoc();
Dan Gohman1e93df62010-04-17 14:41:14 +00001785 SDValue FI = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(),
1786 getPointerTy());
Bruno Cardoso Lopes6059b852010-02-06 21:00:02 +00001787
1788 // vastart just stores the address of the VarArgsFrameIndex slot into the
1789 // memory location argument.
1790 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001791 return DAG.getStore(Op.getOperand(0), DL, FI, Op.getOperand(1),
Akira Hatanaka82099682011-12-19 19:52:25 +00001792 MachinePointerInfo(SV), false, false, 0);
Bruno Cardoso Lopes6059b852010-02-06 21:00:02 +00001793}
Jia Liubb481f82012-02-28 07:46:26 +00001794
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001795static SDValue lowerFCOPYSIGN32(SDValue Op, SelectionDAG &DAG, bool HasR2) {
Akira Hatanaka056c51e2012-04-11 22:13:04 +00001796 EVT TyX = Op.getOperand(0).getValueType();
1797 EVT TyY = Op.getOperand(1).getValueType();
1798 SDValue Const1 = DAG.getConstant(1, MVT::i32);
1799 SDValue Const31 = DAG.getConstant(31, MVT::i32);
1800 DebugLoc DL = Op.getDebugLoc();
1801 SDValue Res;
1802
1803 // If operand is of type f64, extract the upper 32-bit. Otherwise, bitcast it
1804 // to i32.
1805 SDValue X = (TyX == MVT::f32) ?
1806 DAG.getNode(ISD::BITCAST, DL, MVT::i32, Op.getOperand(0)) :
1807 DAG.getNode(MipsISD::ExtractElementF64, DL, MVT::i32, Op.getOperand(0),
1808 Const1);
1809 SDValue Y = (TyY == MVT::f32) ?
1810 DAG.getNode(ISD::BITCAST, DL, MVT::i32, Op.getOperand(1)) :
1811 DAG.getNode(MipsISD::ExtractElementF64, DL, MVT::i32, Op.getOperand(1),
1812 Const1);
1813
1814 if (HasR2) {
1815 // ext E, Y, 31, 1 ; extract bit31 of Y
1816 // ins X, E, 31, 1 ; insert extracted bit at bit31 of X
1817 SDValue E = DAG.getNode(MipsISD::Ext, DL, MVT::i32, Y, Const31, Const1);
1818 Res = DAG.getNode(MipsISD::Ins, DL, MVT::i32, E, Const31, Const1, X);
1819 } else {
1820 // sll SllX, X, 1
1821 // srl SrlX, SllX, 1
1822 // srl SrlY, Y, 31
1823 // sll SllY, SrlX, 31
1824 // or Or, SrlX, SllY
1825 SDValue SllX = DAG.getNode(ISD::SHL, DL, MVT::i32, X, Const1);
1826 SDValue SrlX = DAG.getNode(ISD::SRL, DL, MVT::i32, SllX, Const1);
1827 SDValue SrlY = DAG.getNode(ISD::SRL, DL, MVT::i32, Y, Const31);
1828 SDValue SllY = DAG.getNode(ISD::SHL, DL, MVT::i32, SrlY, Const31);
1829 Res = DAG.getNode(ISD::OR, DL, MVT::i32, SrlX, SllY);
1830 }
1831
1832 if (TyX == MVT::f32)
1833 return DAG.getNode(ISD::BITCAST, DL, Op.getOperand(0).getValueType(), Res);
1834
1835 SDValue LowX = DAG.getNode(MipsISD::ExtractElementF64, DL, MVT::i32,
1836 Op.getOperand(0), DAG.getConstant(0, MVT::i32));
1837 return DAG.getNode(MipsISD::BuildPairF64, DL, MVT::f64, LowX, Res);
Akira Hatanaka9c3d57c2011-05-25 19:32:07 +00001838}
1839
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001840static SDValue lowerFCOPYSIGN64(SDValue Op, SelectionDAG &DAG, bool HasR2) {
Akira Hatanaka056c51e2012-04-11 22:13:04 +00001841 unsigned WidthX = Op.getOperand(0).getValueSizeInBits();
1842 unsigned WidthY = Op.getOperand(1).getValueSizeInBits();
1843 EVT TyX = MVT::getIntegerVT(WidthX), TyY = MVT::getIntegerVT(WidthY);
1844 SDValue Const1 = DAG.getConstant(1, MVT::i32);
1845 DebugLoc DL = Op.getDebugLoc();
Eric Christopher471e4222011-06-08 23:55:35 +00001846
Akira Hatanaka056c51e2012-04-11 22:13:04 +00001847 // Bitcast to integer nodes.
1848 SDValue X = DAG.getNode(ISD::BITCAST, DL, TyX, Op.getOperand(0));
1849 SDValue Y = DAG.getNode(ISD::BITCAST, DL, TyY, Op.getOperand(1));
Akira Hatanaka9c3d57c2011-05-25 19:32:07 +00001850
Akira Hatanaka056c51e2012-04-11 22:13:04 +00001851 if (HasR2) {
1852 // ext E, Y, width(Y) - 1, 1 ; extract bit width(Y)-1 of Y
1853 // ins X, E, width(X) - 1, 1 ; insert extracted bit at bit width(X)-1 of X
1854 SDValue E = DAG.getNode(MipsISD::Ext, DL, TyY, Y,
1855 DAG.getConstant(WidthY - 1, MVT::i32), Const1);
Akira Hatanaka9c3d57c2011-05-25 19:32:07 +00001856
Akira Hatanaka056c51e2012-04-11 22:13:04 +00001857 if (WidthX > WidthY)
1858 E = DAG.getNode(ISD::ZERO_EXTEND, DL, TyX, E);
1859 else if (WidthY > WidthX)
1860 E = DAG.getNode(ISD::TRUNCATE, DL, TyX, E);
Akira Hatanaka9c3d57c2011-05-25 19:32:07 +00001861
Akira Hatanaka056c51e2012-04-11 22:13:04 +00001862 SDValue I = DAG.getNode(MipsISD::Ins, DL, TyX, E,
1863 DAG.getConstant(WidthX - 1, MVT::i32), Const1, X);
1864 return DAG.getNode(ISD::BITCAST, DL, Op.getOperand(0).getValueType(), I);
1865 }
1866
1867 // (d)sll SllX, X, 1
1868 // (d)srl SrlX, SllX, 1
1869 // (d)srl SrlY, Y, width(Y)-1
1870 // (d)sll SllY, SrlX, width(Y)-1
1871 // or Or, SrlX, SllY
1872 SDValue SllX = DAG.getNode(ISD::SHL, DL, TyX, X, Const1);
1873 SDValue SrlX = DAG.getNode(ISD::SRL, DL, TyX, SllX, Const1);
1874 SDValue SrlY = DAG.getNode(ISD::SRL, DL, TyY, Y,
1875 DAG.getConstant(WidthY - 1, MVT::i32));
1876
1877 if (WidthX > WidthY)
1878 SrlY = DAG.getNode(ISD::ZERO_EXTEND, DL, TyX, SrlY);
1879 else if (WidthY > WidthX)
1880 SrlY = DAG.getNode(ISD::TRUNCATE, DL, TyX, SrlY);
1881
1882 SDValue SllY = DAG.getNode(ISD::SHL, DL, TyX, SrlY,
1883 DAG.getConstant(WidthX - 1, MVT::i32));
1884 SDValue Or = DAG.getNode(ISD::OR, DL, TyX, SrlX, SllY);
1885 return DAG.getNode(ISD::BITCAST, DL, Op.getOperand(0).getValueType(), Or);
Akira Hatanaka9c3d57c2011-05-25 19:32:07 +00001886}
1887
Akira Hatanaka82099682011-12-19 19:52:25 +00001888SDValue
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001889MipsTargetLowering::lowerFCOPYSIGN(SDValue Op, SelectionDAG &DAG) const {
Akira Hatanaka056c51e2012-04-11 22:13:04 +00001890 if (Subtarget->hasMips64())
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001891 return lowerFCOPYSIGN64(Op, DAG, Subtarget->hasMips32r2());
Akira Hatanaka9c3d57c2011-05-25 19:32:07 +00001892
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001893 return lowerFCOPYSIGN32(Op, DAG, Subtarget->hasMips32r2());
Akira Hatanaka9c3d57c2011-05-25 19:32:07 +00001894}
1895
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001896static SDValue lowerFABS32(SDValue Op, SelectionDAG &DAG, bool HasR2) {
Akira Hatanakac12a6e62012-04-11 22:49:04 +00001897 SDValue Res, Const1 = DAG.getConstant(1, MVT::i32);
1898 DebugLoc DL = Op.getDebugLoc();
1899
1900 // If operand is of type f64, extract the upper 32-bit. Otherwise, bitcast it
1901 // to i32.
1902 SDValue X = (Op.getValueType() == MVT::f32) ?
1903 DAG.getNode(ISD::BITCAST, DL, MVT::i32, Op.getOperand(0)) :
1904 DAG.getNode(MipsISD::ExtractElementF64, DL, MVT::i32, Op.getOperand(0),
1905 Const1);
1906
1907 // Clear MSB.
1908 if (HasR2)
1909 Res = DAG.getNode(MipsISD::Ins, DL, MVT::i32,
1910 DAG.getRegister(Mips::ZERO, MVT::i32),
1911 DAG.getConstant(31, MVT::i32), Const1, X);
1912 else {
1913 SDValue SllX = DAG.getNode(ISD::SHL, DL, MVT::i32, X, Const1);
1914 Res = DAG.getNode(ISD::SRL, DL, MVT::i32, SllX, Const1);
1915 }
1916
1917 if (Op.getValueType() == MVT::f32)
1918 return DAG.getNode(ISD::BITCAST, DL, MVT::f32, Res);
1919
1920 SDValue LowX = DAG.getNode(MipsISD::ExtractElementF64, DL, MVT::i32,
1921 Op.getOperand(0), DAG.getConstant(0, MVT::i32));
1922 return DAG.getNode(MipsISD::BuildPairF64, DL, MVT::f64, LowX, Res);
1923}
1924
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001925static SDValue lowerFABS64(SDValue Op, SelectionDAG &DAG, bool HasR2) {
Akira Hatanakac12a6e62012-04-11 22:49:04 +00001926 SDValue Res, Const1 = DAG.getConstant(1, MVT::i32);
1927 DebugLoc DL = Op.getDebugLoc();
1928
1929 // Bitcast to integer node.
1930 SDValue X = DAG.getNode(ISD::BITCAST, DL, MVT::i64, Op.getOperand(0));
1931
1932 // Clear MSB.
1933 if (HasR2)
1934 Res = DAG.getNode(MipsISD::Ins, DL, MVT::i64,
1935 DAG.getRegister(Mips::ZERO_64, MVT::i64),
1936 DAG.getConstant(63, MVT::i32), Const1, X);
1937 else {
1938 SDValue SllX = DAG.getNode(ISD::SHL, DL, MVT::i64, X, Const1);
1939 Res = DAG.getNode(ISD::SRL, DL, MVT::i64, SllX, Const1);
1940 }
1941
1942 return DAG.getNode(ISD::BITCAST, DL, MVT::f64, Res);
1943}
1944
1945SDValue
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001946MipsTargetLowering::lowerFABS(SDValue Op, SelectionDAG &DAG) const {
Akira Hatanakac12a6e62012-04-11 22:49:04 +00001947 if (Subtarget->hasMips64() && (Op.getValueType() == MVT::f64))
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001948 return lowerFABS64(Op, DAG, Subtarget->hasMips32r2());
Akira Hatanakac12a6e62012-04-11 22:49:04 +00001949
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001950 return lowerFABS32(Op, DAG, Subtarget->hasMips32r2());
Akira Hatanakac12a6e62012-04-11 22:49:04 +00001951}
1952
Akira Hatanaka2e591472011-06-02 00:24:44 +00001953SDValue MipsTargetLowering::
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001954lowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) const {
Bruno Cardoso Lopese0b5cfc2011-06-16 00:40:02 +00001955 // check the depth
1956 assert((cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue() == 0) &&
Akira Hatanaka0f843822011-06-07 18:58:42 +00001957 "Frame address can only be determined for current frame.");
Akira Hatanaka2e591472011-06-02 00:24:44 +00001958
1959 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
1960 MFI->setFrameAddressIsTaken(true);
1961 EVT VT = Op.getValueType();
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001962 DebugLoc DL = Op.getDebugLoc();
1963 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), DL,
Akira Hatanaka46ac4392011-11-11 04:11:56 +00001964 IsN64 ? Mips::FP_64 : Mips::FP, VT);
Akira Hatanaka2e591472011-06-02 00:24:44 +00001965 return FrameAddr;
1966}
1967
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001968SDValue MipsTargetLowering::lowerRETURNADDR(SDValue Op,
Akira Hatanakaba584fe2012-07-11 00:53:32 +00001969 SelectionDAG &DAG) const {
1970 // check the depth
1971 assert((cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue() == 0) &&
1972 "Return address can be determined only for current frame.");
1973
1974 MachineFunction &MF = DAG.getMachineFunction();
1975 MachineFrameInfo *MFI = MF.getFrameInfo();
Patrik Hagglunda61b17c2012-12-13 06:34:11 +00001976 MVT VT = Op.getSimpleValueType();
Akira Hatanakaba584fe2012-07-11 00:53:32 +00001977 unsigned RA = IsN64 ? Mips::RA_64 : Mips::RA;
1978 MFI->setReturnAddressIsTaken(true);
1979
1980 // Return RA, which contains the return address. Mark it an implicit live-in.
1981 unsigned Reg = MF.addLiveIn(RA, getRegClassFor(VT));
1982 return DAG.getCopyFromReg(DAG.getEntryNode(), Op.getDebugLoc(), Reg, VT);
1983}
1984
Akira Hatanaka544cc212013-01-30 00:26:49 +00001985// An EH_RETURN is the result of lowering llvm.eh.return which in turn is
1986// generated from __builtin_eh_return (offset, handler)
1987// The effect of this is to adjust the stack pointer by "offset"
1988// and then branch to "handler".
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001989SDValue MipsTargetLowering::lowerEH_RETURN(SDValue Op, SelectionDAG &DAG)
Akira Hatanaka544cc212013-01-30 00:26:49 +00001990 const {
1991 MachineFunction &MF = DAG.getMachineFunction();
1992 MipsFunctionInfo *MipsFI = MF.getInfo<MipsFunctionInfo>();
1993
1994 MipsFI->setCallsEhReturn();
1995 SDValue Chain = Op.getOperand(0);
1996 SDValue Offset = Op.getOperand(1);
1997 SDValue Handler = Op.getOperand(2);
1998 DebugLoc DL = Op.getDebugLoc();
1999 EVT Ty = IsN64 ? MVT::i64 : MVT::i32;
2000
2001 // Store stack offset in V1, store jump target in V0. Glue CopyToReg and
2002 // EH_RETURN nodes, so that instructions are emitted back-to-back.
2003 unsigned OffsetReg = IsN64 ? Mips::V1_64 : Mips::V1;
2004 unsigned AddrReg = IsN64 ? Mips::V0_64 : Mips::V0;
2005 Chain = DAG.getCopyToReg(Chain, DL, OffsetReg, Offset, SDValue());
2006 Chain = DAG.getCopyToReg(Chain, DL, AddrReg, Handler, Chain.getValue(1));
2007 return DAG.getNode(MipsISD::EH_RETURN, DL, MVT::Other, Chain,
2008 DAG.getRegister(OffsetReg, Ty),
2009 DAG.getRegister(AddrReg, getPointerTy()),
2010 Chain.getValue(1));
2011}
2012
Akira Hatanakadb548262011-07-19 23:30:50 +00002013// TODO: set SType according to the desired memory barrier behavior.
Akira Hatanaka82099682011-12-19 19:52:25 +00002014SDValue
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002015MipsTargetLowering::lowerMEMBARRIER(SDValue Op, SelectionDAG &DAG) const {
Akira Hatanakadb548262011-07-19 23:30:50 +00002016 unsigned SType = 0;
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002017 DebugLoc DL = Op.getDebugLoc();
2018 return DAG.getNode(MipsISD::Sync, DL, MVT::Other, Op.getOperand(0),
Akira Hatanakadb548262011-07-19 23:30:50 +00002019 DAG.getConstant(SType, MVT::i32));
2020}
2021
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002022SDValue MipsTargetLowering::lowerATOMIC_FENCE(SDValue Op,
Akira Hatanaka864f6602012-06-14 21:10:56 +00002023 SelectionDAG &DAG) const {
Eli Friedman14648462011-07-27 22:21:52 +00002024 // FIXME: Need pseudo-fence for 'singlethread' fences
2025 // FIXME: Set SType for weaker fences where supported/appropriate.
2026 unsigned SType = 0;
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002027 DebugLoc DL = Op.getDebugLoc();
2028 return DAG.getNode(MipsISD::Sync, DL, MVT::Other, Op.getOperand(0),
Eli Friedman14648462011-07-27 22:21:52 +00002029 DAG.getConstant(SType, MVT::i32));
2030}
2031
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002032SDValue MipsTargetLowering::lowerShiftLeftParts(SDValue Op,
Akira Hatanaka864f6602012-06-14 21:10:56 +00002033 SelectionDAG &DAG) const {
Akira Hatanakaa284acb2012-05-09 00:55:21 +00002034 DebugLoc DL = Op.getDebugLoc();
2035 SDValue Lo = Op.getOperand(0), Hi = Op.getOperand(1);
2036 SDValue Shamt = Op.getOperand(2);
2037
2038 // if shamt < 32:
2039 // lo = (shl lo, shamt)
2040 // hi = (or (shl hi, shamt) (srl (srl lo, 1), ~shamt))
2041 // else:
2042 // lo = 0
2043 // hi = (shl lo, shamt[4:0])
2044 SDValue Not = DAG.getNode(ISD::XOR, DL, MVT::i32, Shamt,
2045 DAG.getConstant(-1, MVT::i32));
2046 SDValue ShiftRight1Lo = DAG.getNode(ISD::SRL, DL, MVT::i32, Lo,
2047 DAG.getConstant(1, MVT::i32));
2048 SDValue ShiftRightLo = DAG.getNode(ISD::SRL, DL, MVT::i32, ShiftRight1Lo,
2049 Not);
2050 SDValue ShiftLeftHi = DAG.getNode(ISD::SHL, DL, MVT::i32, Hi, Shamt);
2051 SDValue Or = DAG.getNode(ISD::OR, DL, MVT::i32, ShiftLeftHi, ShiftRightLo);
2052 SDValue ShiftLeftLo = DAG.getNode(ISD::SHL, DL, MVT::i32, Lo, Shamt);
2053 SDValue Cond = DAG.getNode(ISD::AND, DL, MVT::i32, Shamt,
2054 DAG.getConstant(0x20, MVT::i32));
Akira Hatanaka864f6602012-06-14 21:10:56 +00002055 Lo = DAG.getNode(ISD::SELECT, DL, MVT::i32, Cond,
2056 DAG.getConstant(0, MVT::i32), ShiftLeftLo);
Akira Hatanakaa284acb2012-05-09 00:55:21 +00002057 Hi = DAG.getNode(ISD::SELECT, DL, MVT::i32, Cond, ShiftLeftLo, Or);
2058
2059 SDValue Ops[2] = {Lo, Hi};
2060 return DAG.getMergeValues(Ops, 2, DL);
2061}
2062
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002063SDValue MipsTargetLowering::lowerShiftRightParts(SDValue Op, SelectionDAG &DAG,
Akira Hatanakaa284acb2012-05-09 00:55:21 +00002064 bool IsSRA) const {
2065 DebugLoc DL = Op.getDebugLoc();
2066 SDValue Lo = Op.getOperand(0), Hi = Op.getOperand(1);
2067 SDValue Shamt = Op.getOperand(2);
2068
2069 // if shamt < 32:
2070 // lo = (or (shl (shl hi, 1), ~shamt) (srl lo, shamt))
2071 // if isSRA:
2072 // hi = (sra hi, shamt)
2073 // else:
2074 // hi = (srl hi, shamt)
2075 // else:
2076 // if isSRA:
2077 // lo = (sra hi, shamt[4:0])
2078 // hi = (sra hi, 31)
2079 // else:
2080 // lo = (srl hi, shamt[4:0])
2081 // hi = 0
2082 SDValue Not = DAG.getNode(ISD::XOR, DL, MVT::i32, Shamt,
2083 DAG.getConstant(-1, MVT::i32));
2084 SDValue ShiftLeft1Hi = DAG.getNode(ISD::SHL, DL, MVT::i32, Hi,
2085 DAG.getConstant(1, MVT::i32));
2086 SDValue ShiftLeftHi = DAG.getNode(ISD::SHL, DL, MVT::i32, ShiftLeft1Hi, Not);
2087 SDValue ShiftRightLo = DAG.getNode(ISD::SRL, DL, MVT::i32, Lo, Shamt);
2088 SDValue Or = DAG.getNode(ISD::OR, DL, MVT::i32, ShiftLeftHi, ShiftRightLo);
2089 SDValue ShiftRightHi = DAG.getNode(IsSRA ? ISD::SRA : ISD::SRL, DL, MVT::i32,
2090 Hi, Shamt);
2091 SDValue Cond = DAG.getNode(ISD::AND, DL, MVT::i32, Shamt,
2092 DAG.getConstant(0x20, MVT::i32));
2093 SDValue Shift31 = DAG.getNode(ISD::SRA, DL, MVT::i32, Hi,
2094 DAG.getConstant(31, MVT::i32));
2095 Lo = DAG.getNode(ISD::SELECT, DL, MVT::i32, Cond, ShiftRightHi, Or);
2096 Hi = DAG.getNode(ISD::SELECT, DL, MVT::i32, Cond,
2097 IsSRA ? Shift31 : DAG.getConstant(0, MVT::i32),
2098 ShiftRightHi);
2099
2100 SDValue Ops[2] = {Lo, Hi};
2101 return DAG.getMergeValues(Ops, 2, DL);
2102}
2103
Akira Hatanaka1cd0ec02012-06-02 00:03:49 +00002104static SDValue CreateLoadLR(unsigned Opc, SelectionDAG &DAG, LoadSDNode *LD,
2105 SDValue Chain, SDValue Src, unsigned Offset) {
Akira Hatanaka2bd7e532012-06-13 19:06:08 +00002106 SDValue Ptr = LD->getBasePtr();
Akira Hatanaka1cd0ec02012-06-02 00:03:49 +00002107 EVT VT = LD->getValueType(0), MemVT = LD->getMemoryVT();
Akira Hatanaka2bd7e532012-06-13 19:06:08 +00002108 EVT BasePtrVT = Ptr.getValueType();
Akira Hatanaka1cd0ec02012-06-02 00:03:49 +00002109 DebugLoc DL = LD->getDebugLoc();
2110 SDVTList VTList = DAG.getVTList(VT, MVT::Other);
2111
2112 if (Offset)
Akira Hatanaka2bd7e532012-06-13 19:06:08 +00002113 Ptr = DAG.getNode(ISD::ADD, DL, BasePtrVT, Ptr,
Akira Hatanaka1cd0ec02012-06-02 00:03:49 +00002114 DAG.getConstant(Offset, BasePtrVT));
Akira Hatanaka1cd0ec02012-06-02 00:03:49 +00002115
2116 SDValue Ops[] = { Chain, Ptr, Src };
2117 return DAG.getMemIntrinsicNode(Opc, DL, VTList, Ops, 3, MemVT,
2118 LD->getMemOperand());
2119}
2120
2121// Expand an unaligned 32 or 64-bit integer load node.
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002122SDValue MipsTargetLowering::lowerLOAD(SDValue Op, SelectionDAG &DAG) const {
Akira Hatanaka1cd0ec02012-06-02 00:03:49 +00002123 LoadSDNode *LD = cast<LoadSDNode>(Op);
2124 EVT MemVT = LD->getMemoryVT();
2125
2126 // Return if load is aligned or if MemVT is neither i32 nor i64.
2127 if ((LD->getAlignment() >= MemVT.getSizeInBits() / 8) ||
2128 ((MemVT != MVT::i32) && (MemVT != MVT::i64)))
2129 return SDValue();
2130
2131 bool IsLittle = Subtarget->isLittle();
2132 EVT VT = Op.getValueType();
2133 ISD::LoadExtType ExtType = LD->getExtensionType();
2134 SDValue Chain = LD->getChain(), Undef = DAG.getUNDEF(VT);
2135
2136 assert((VT == MVT::i32) || (VT == MVT::i64));
2137
2138 // Expand
2139 // (set dst, (i64 (load baseptr)))
2140 // to
2141 // (set tmp, (ldl (add baseptr, 7), undef))
2142 // (set dst, (ldr baseptr, tmp))
2143 if ((VT == MVT::i64) && (ExtType == ISD::NON_EXTLOAD)) {
2144 SDValue LDL = CreateLoadLR(MipsISD::LDL, DAG, LD, Chain, Undef,
2145 IsLittle ? 7 : 0);
2146 return CreateLoadLR(MipsISD::LDR, DAG, LD, LDL.getValue(1), LDL,
2147 IsLittle ? 0 : 7);
2148 }
2149
2150 SDValue LWL = CreateLoadLR(MipsISD::LWL, DAG, LD, Chain, Undef,
2151 IsLittle ? 3 : 0);
2152 SDValue LWR = CreateLoadLR(MipsISD::LWR, DAG, LD, LWL.getValue(1), LWL,
2153 IsLittle ? 0 : 3);
2154
2155 // Expand
2156 // (set dst, (i32 (load baseptr))) or
2157 // (set dst, (i64 (sextload baseptr))) or
2158 // (set dst, (i64 (extload baseptr)))
2159 // to
2160 // (set tmp, (lwl (add baseptr, 3), undef))
2161 // (set dst, (lwr baseptr, tmp))
2162 if ((VT == MVT::i32) || (ExtType == ISD::SEXTLOAD) ||
2163 (ExtType == ISD::EXTLOAD))
2164 return LWR;
2165
2166 assert((VT == MVT::i64) && (ExtType == ISD::ZEXTLOAD));
2167
2168 // Expand
2169 // (set dst, (i64 (zextload baseptr)))
2170 // to
2171 // (set tmp0, (lwl (add baseptr, 3), undef))
2172 // (set tmp1, (lwr baseptr, tmp0))
2173 // (set tmp2, (shl tmp1, 32))
2174 // (set dst, (srl tmp2, 32))
2175 DebugLoc DL = LD->getDebugLoc();
2176 SDValue Const32 = DAG.getConstant(32, MVT::i32);
2177 SDValue SLL = DAG.getNode(ISD::SHL, DL, MVT::i64, LWR, Const32);
Akira Hatanaka94ccee22012-06-04 17:46:29 +00002178 SDValue SRL = DAG.getNode(ISD::SRL, DL, MVT::i64, SLL, Const32);
2179 SDValue Ops[] = { SRL, LWR.getValue(1) };
Akira Hatanaka1cd0ec02012-06-02 00:03:49 +00002180 return DAG.getMergeValues(Ops, 2, DL);
2181}
2182
2183static SDValue CreateStoreLR(unsigned Opc, SelectionDAG &DAG, StoreSDNode *SD,
2184 SDValue Chain, unsigned Offset) {
Akira Hatanaka2bd7e532012-06-13 19:06:08 +00002185 SDValue Ptr = SD->getBasePtr(), Value = SD->getValue();
2186 EVT MemVT = SD->getMemoryVT(), BasePtrVT = Ptr.getValueType();
Akira Hatanaka1cd0ec02012-06-02 00:03:49 +00002187 DebugLoc DL = SD->getDebugLoc();
2188 SDVTList VTList = DAG.getVTList(MVT::Other);
2189
2190 if (Offset)
Akira Hatanaka2bd7e532012-06-13 19:06:08 +00002191 Ptr = DAG.getNode(ISD::ADD, DL, BasePtrVT, Ptr,
Akira Hatanaka1cd0ec02012-06-02 00:03:49 +00002192 DAG.getConstant(Offset, BasePtrVT));
Akira Hatanaka1cd0ec02012-06-02 00:03:49 +00002193
2194 SDValue Ops[] = { Chain, Value, Ptr };
2195 return DAG.getMemIntrinsicNode(Opc, DL, VTList, Ops, 3, MemVT,
2196 SD->getMemOperand());
2197}
2198
2199// Expand an unaligned 32 or 64-bit integer store node.
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002200SDValue MipsTargetLowering::lowerSTORE(SDValue Op, SelectionDAG &DAG) const {
Akira Hatanaka1cd0ec02012-06-02 00:03:49 +00002201 StoreSDNode *SD = cast<StoreSDNode>(Op);
2202 EVT MemVT = SD->getMemoryVT();
2203
2204 // Return if store is aligned or if MemVT is neither i32 nor i64.
2205 if ((SD->getAlignment() >= MemVT.getSizeInBits() / 8) ||
2206 ((MemVT != MVT::i32) && (MemVT != MVT::i64)))
2207 return SDValue();
2208
2209 bool IsLittle = Subtarget->isLittle();
2210 SDValue Value = SD->getValue(), Chain = SD->getChain();
2211 EVT VT = Value.getValueType();
2212
2213 // Expand
2214 // (store val, baseptr) or
2215 // (truncstore val, baseptr)
2216 // to
2217 // (swl val, (add baseptr, 3))
2218 // (swr val, baseptr)
2219 if ((VT == MVT::i32) || SD->isTruncatingStore()) {
2220 SDValue SWL = CreateStoreLR(MipsISD::SWL, DAG, SD, Chain,
2221 IsLittle ? 3 : 0);
2222 return CreateStoreLR(MipsISD::SWR, DAG, SD, SWL, IsLittle ? 0 : 3);
2223 }
2224
2225 assert(VT == MVT::i64);
2226
2227 // Expand
2228 // (store val, baseptr)
2229 // to
2230 // (sdl val, (add baseptr, 7))
2231 // (sdr val, baseptr)
2232 SDValue SDL = CreateStoreLR(MipsISD::SDL, DAG, SD, Chain, IsLittle ? 7 : 0);
2233 return CreateStoreLR(MipsISD::SDR, DAG, SD, SDL, IsLittle ? 0 : 7);
2234}
2235
Akira Hatanakafd89e6f2012-09-27 02:05:42 +00002236// This function expands mips intrinsic nodes which have 64-bit input operands
2237// or output values.
2238//
2239// out64 = intrinsic-node in64
2240// =>
2241// lo = copy (extract-element (in64, 0))
2242// hi = copy (extract-element (in64, 1))
2243// mips-specific-node
2244// v0 = copy lo
2245// v1 = copy hi
2246// out64 = merge-values (v0, v1)
2247//
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002248static SDValue lowerDSPIntr(SDValue Op, SelectionDAG &DAG,
Akira Hatanakafd89e6f2012-09-27 02:05:42 +00002249 unsigned Opc, bool HasI64In, bool HasI64Out) {
2250 DebugLoc DL = Op.getDebugLoc();
2251 bool HasChainIn = Op->getOperand(0).getValueType() == MVT::Other;
2252 SDValue Chain = HasChainIn ? Op->getOperand(0) : DAG.getEntryNode();
2253 SmallVector<SDValue, 3> Ops;
2254
2255 if (HasI64In) {
2256 SDValue InLo = DAG.getNode(ISD::EXTRACT_ELEMENT, DL, MVT::i32,
2257 Op->getOperand(1 + HasChainIn),
2258 DAG.getConstant(0, MVT::i32));
2259 SDValue InHi = DAG.getNode(ISD::EXTRACT_ELEMENT, DL, MVT::i32,
2260 Op->getOperand(1 + HasChainIn),
2261 DAG.getConstant(1, MVT::i32));
2262
2263 Chain = DAG.getCopyToReg(Chain, DL, Mips::LO, InLo, SDValue());
2264 Chain = DAG.getCopyToReg(Chain, DL, Mips::HI, InHi, Chain.getValue(1));
2265
2266 Ops.push_back(Chain);
2267 Ops.append(Op->op_begin() + HasChainIn + 2, Op->op_end());
2268 Ops.push_back(Chain.getValue(1));
2269 } else {
2270 Ops.push_back(Chain);
2271 Ops.append(Op->op_begin() + HasChainIn + 1, Op->op_end());
2272 }
2273
2274 if (!HasI64Out)
2275 return DAG.getNode(Opc, DL, Op->value_begin(), Op->getNumValues(),
2276 Ops.begin(), Ops.size());
2277
2278 SDValue Intr = DAG.getNode(Opc, DL, DAG.getVTList(MVT::Other, MVT::Glue),
2279 Ops.begin(), Ops.size());
2280 SDValue OutLo = DAG.getCopyFromReg(Intr.getValue(0), DL, Mips::LO, MVT::i32,
2281 Intr.getValue(1));
2282 SDValue OutHi = DAG.getCopyFromReg(OutLo.getValue(1), DL, Mips::HI, MVT::i32,
2283 OutLo.getValue(2));
2284 SDValue Out = DAG.getNode(ISD::BUILD_PAIR, DL, MVT::i64, OutLo, OutHi);
2285
2286 if (!HasChainIn)
2287 return Out;
2288
2289 SDValue Vals[] = { Out, OutHi.getValue(1) };
2290 return DAG.getMergeValues(Vals, 2, DL);
2291}
2292
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002293SDValue MipsTargetLowering::lowerINTRINSIC_WO_CHAIN(SDValue Op,
Akira Hatanakafd89e6f2012-09-27 02:05:42 +00002294 SelectionDAG &DAG) const {
2295 switch (cast<ConstantSDNode>(Op->getOperand(0))->getZExtValue()) {
2296 default:
2297 return SDValue();
Akira Hatanaka2df483e2012-09-27 02:11:20 +00002298 case Intrinsic::mips_shilo:
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002299 return lowerDSPIntr(Op, DAG, MipsISD::SHILO, true, true);
Akira Hatanaka2df483e2012-09-27 02:11:20 +00002300 case Intrinsic::mips_dpau_h_qbl:
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002301 return lowerDSPIntr(Op, DAG, MipsISD::DPAU_H_QBL, true, true);
Akira Hatanaka2df483e2012-09-27 02:11:20 +00002302 case Intrinsic::mips_dpau_h_qbr:
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002303 return lowerDSPIntr(Op, DAG, MipsISD::DPAU_H_QBR, true, true);
Akira Hatanaka2df483e2012-09-27 02:11:20 +00002304 case Intrinsic::mips_dpsu_h_qbl:
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002305 return lowerDSPIntr(Op, DAG, MipsISD::DPSU_H_QBL, true, true);
Akira Hatanaka2df483e2012-09-27 02:11:20 +00002306 case Intrinsic::mips_dpsu_h_qbr:
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002307 return lowerDSPIntr(Op, DAG, MipsISD::DPSU_H_QBR, true, true);
Akira Hatanaka2df483e2012-09-27 02:11:20 +00002308 case Intrinsic::mips_dpa_w_ph:
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002309 return lowerDSPIntr(Op, DAG, MipsISD::DPA_W_PH, true, true);
Akira Hatanaka2df483e2012-09-27 02:11:20 +00002310 case Intrinsic::mips_dps_w_ph:
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002311 return lowerDSPIntr(Op, DAG, MipsISD::DPS_W_PH, true, true);
Akira Hatanaka2df483e2012-09-27 02:11:20 +00002312 case Intrinsic::mips_dpax_w_ph:
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002313 return lowerDSPIntr(Op, DAG, MipsISD::DPAX_W_PH, true, true);
Akira Hatanaka2df483e2012-09-27 02:11:20 +00002314 case Intrinsic::mips_dpsx_w_ph:
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002315 return lowerDSPIntr(Op, DAG, MipsISD::DPSX_W_PH, true, true);
Akira Hatanaka2df483e2012-09-27 02:11:20 +00002316 case Intrinsic::mips_mulsa_w_ph:
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002317 return lowerDSPIntr(Op, DAG, MipsISD::MULSA_W_PH, true, true);
Akira Hatanaka2df483e2012-09-27 02:11:20 +00002318 case Intrinsic::mips_mult:
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002319 return lowerDSPIntr(Op, DAG, MipsISD::MULT, false, true);
Akira Hatanaka2df483e2012-09-27 02:11:20 +00002320 case Intrinsic::mips_multu:
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002321 return lowerDSPIntr(Op, DAG, MipsISD::MULTU, false, true);
Akira Hatanaka2df483e2012-09-27 02:11:20 +00002322 case Intrinsic::mips_madd:
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002323 return lowerDSPIntr(Op, DAG, MipsISD::MADD_DSP, true, true);
Akira Hatanaka2df483e2012-09-27 02:11:20 +00002324 case Intrinsic::mips_maddu:
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002325 return lowerDSPIntr(Op, DAG, MipsISD::MADDU_DSP, true, true);
Akira Hatanaka2df483e2012-09-27 02:11:20 +00002326 case Intrinsic::mips_msub:
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002327 return lowerDSPIntr(Op, DAG, MipsISD::MSUB_DSP, true, true);
Akira Hatanaka2df483e2012-09-27 02:11:20 +00002328 case Intrinsic::mips_msubu:
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002329 return lowerDSPIntr(Op, DAG, MipsISD::MSUBU_DSP, true, true);
Akira Hatanakafd89e6f2012-09-27 02:05:42 +00002330 }
2331}
2332
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002333SDValue MipsTargetLowering::lowerINTRINSIC_W_CHAIN(SDValue Op,
Akira Hatanakafd89e6f2012-09-27 02:05:42 +00002334 SelectionDAG &DAG) const {
2335 switch (cast<ConstantSDNode>(Op->getOperand(1))->getZExtValue()) {
2336 default:
2337 return SDValue();
2338 case Intrinsic::mips_extp:
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002339 return lowerDSPIntr(Op, DAG, MipsISD::EXTP, true, false);
Akira Hatanakafd89e6f2012-09-27 02:05:42 +00002340 case Intrinsic::mips_extpdp:
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002341 return lowerDSPIntr(Op, DAG, MipsISD::EXTPDP, true, false);
Akira Hatanakafd89e6f2012-09-27 02:05:42 +00002342 case Intrinsic::mips_extr_w:
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002343 return lowerDSPIntr(Op, DAG, MipsISD::EXTR_W, true, false);
Akira Hatanakafd89e6f2012-09-27 02:05:42 +00002344 case Intrinsic::mips_extr_r_w:
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002345 return lowerDSPIntr(Op, DAG, MipsISD::EXTR_R_W, true, false);
Akira Hatanakafd89e6f2012-09-27 02:05:42 +00002346 case Intrinsic::mips_extr_rs_w:
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002347 return lowerDSPIntr(Op, DAG, MipsISD::EXTR_RS_W, true, false);
Akira Hatanakafd89e6f2012-09-27 02:05:42 +00002348 case Intrinsic::mips_extr_s_h:
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002349 return lowerDSPIntr(Op, DAG, MipsISD::EXTR_S_H, true, false);
Akira Hatanaka2df483e2012-09-27 02:11:20 +00002350 case Intrinsic::mips_mthlip:
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002351 return lowerDSPIntr(Op, DAG, MipsISD::MTHLIP, true, true);
Akira Hatanaka2df483e2012-09-27 02:11:20 +00002352 case Intrinsic::mips_mulsaq_s_w_ph:
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002353 return lowerDSPIntr(Op, DAG, MipsISD::MULSAQ_S_W_PH, true, true);
Akira Hatanaka2df483e2012-09-27 02:11:20 +00002354 case Intrinsic::mips_maq_s_w_phl:
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002355 return lowerDSPIntr(Op, DAG, MipsISD::MAQ_S_W_PHL, true, true);
Akira Hatanaka2df483e2012-09-27 02:11:20 +00002356 case Intrinsic::mips_maq_s_w_phr:
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002357 return lowerDSPIntr(Op, DAG, MipsISD::MAQ_S_W_PHR, true, true);
Akira Hatanaka2df483e2012-09-27 02:11:20 +00002358 case Intrinsic::mips_maq_sa_w_phl:
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002359 return lowerDSPIntr(Op, DAG, MipsISD::MAQ_SA_W_PHL, true, true);
Akira Hatanaka2df483e2012-09-27 02:11:20 +00002360 case Intrinsic::mips_maq_sa_w_phr:
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002361 return lowerDSPIntr(Op, DAG, MipsISD::MAQ_SA_W_PHR, true, true);
Akira Hatanaka2df483e2012-09-27 02:11:20 +00002362 case Intrinsic::mips_dpaq_s_w_ph:
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002363 return lowerDSPIntr(Op, DAG, MipsISD::DPAQ_S_W_PH, true, true);
Akira Hatanaka2df483e2012-09-27 02:11:20 +00002364 case Intrinsic::mips_dpsq_s_w_ph:
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002365 return lowerDSPIntr(Op, DAG, MipsISD::DPSQ_S_W_PH, true, true);
Akira Hatanaka2df483e2012-09-27 02:11:20 +00002366 case Intrinsic::mips_dpaq_sa_l_w:
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002367 return lowerDSPIntr(Op, DAG, MipsISD::DPAQ_SA_L_W, true, true);
Akira Hatanaka2df483e2012-09-27 02:11:20 +00002368 case Intrinsic::mips_dpsq_sa_l_w:
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002369 return lowerDSPIntr(Op, DAG, MipsISD::DPSQ_SA_L_W, true, true);
Akira Hatanaka2df483e2012-09-27 02:11:20 +00002370 case Intrinsic::mips_dpaqx_s_w_ph:
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002371 return lowerDSPIntr(Op, DAG, MipsISD::DPAQX_S_W_PH, true, true);
Akira Hatanaka2df483e2012-09-27 02:11:20 +00002372 case Intrinsic::mips_dpaqx_sa_w_ph:
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002373 return lowerDSPIntr(Op, DAG, MipsISD::DPAQX_SA_W_PH, true, true);
Akira Hatanaka2df483e2012-09-27 02:11:20 +00002374 case Intrinsic::mips_dpsqx_s_w_ph:
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002375 return lowerDSPIntr(Op, DAG, MipsISD::DPSQX_S_W_PH, true, true);
Akira Hatanaka2df483e2012-09-27 02:11:20 +00002376 case Intrinsic::mips_dpsqx_sa_w_ph:
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002377 return lowerDSPIntr(Op, DAG, MipsISD::DPSQX_SA_W_PH, true, true);
Akira Hatanakafd89e6f2012-09-27 02:05:42 +00002378 }
2379}
2380
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002381SDValue MipsTargetLowering::lowerADD(SDValue Op, SelectionDAG &DAG) const {
Akira Hatanakae90a3bc2012-11-07 19:10:58 +00002382 if (Op->getOperand(0).getOpcode() != ISD::FRAMEADDR
2383 || cast<ConstantSDNode>
2384 (Op->getOperand(0).getOperand(0))->getZExtValue() != 0
2385 || Op->getOperand(1).getOpcode() != ISD::FRAME_TO_ARGS_OFFSET)
2386 return SDValue();
2387
2388 // The pattern
2389 // (add (frameaddr 0), (frame_to_args_offset))
2390 // results from lowering llvm.eh.dwarf.cfa intrinsic. Transform it to
2391 // (add FrameObject, 0)
2392 // where FrameObject is a fixed StackObject with offset 0 which points to
2393 // the old stack pointer.
2394 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
2395 EVT ValTy = Op->getValueType(0);
2396 int FI = MFI->CreateFixedObject(Op.getValueSizeInBits() / 8, 0, false);
2397 SDValue InArgsAddr = DAG.getFrameIndex(FI, ValTy);
2398 return DAG.getNode(ISD::ADD, Op->getDebugLoc(), ValTy, InArgsAddr,
2399 DAG.getConstant(0, ValTy));
2400}
2401
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002402//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002403// Calling Convention Implementation
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002404//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002405
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002406//===----------------------------------------------------------------------===//
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002407// TODO: Implement a generic logic using tblgen that can support this.
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002408// Mips O32 ABI rules:
2409// ---
2410// i32 - Passed in A0, A1, A2, A3 and stack
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002411// f32 - Only passed in f32 registers if no int reg has been used yet to hold
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002412// an argument. Otherwise, passed in A1, A2, A3 and stack.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002413// f64 - Only passed in two aliased f32 registers if no int reg has been used
2414// yet to hold an argument. Otherwise, use A2, A3 and stack. If A1 is
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002415// not used, it must be shadowed. If only A3 is avaiable, shadow it and
2416// go to stack.
Akira Hatanaka95b8ae12011-05-19 18:06:05 +00002417//
2418// For vararg functions, all arguments are passed in A0, A1, A2, A3 and stack.
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002419//===----------------------------------------------------------------------===//
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002420
Duncan Sands1e96bab2010-11-04 10:49:57 +00002421static bool CC_MipsO32(unsigned ValNo, MVT ValVT,
Duncan Sands1440e8b2010-11-03 11:35:31 +00002422 MVT LocVT, CCValAssign::LocInfo LocInfo,
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002423 ISD::ArgFlagsTy ArgFlags, CCState &State) {
2424
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002425 static const unsigned IntRegsSize=4, FloatRegsSize=2;
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002426
Craig Topperc5eaae42012-03-11 07:57:25 +00002427 static const uint16_t IntRegs[] = {
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002428 Mips::A0, Mips::A1, Mips::A2, Mips::A3
2429 };
Craig Topperc5eaae42012-03-11 07:57:25 +00002430 static const uint16_t F32Regs[] = {
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002431 Mips::F12, Mips::F14
2432 };
Craig Topperc5eaae42012-03-11 07:57:25 +00002433 static const uint16_t F64Regs[] = {
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002434 Mips::D6, Mips::D7
2435 };
2436
Akira Hatanakafe30a9b2012-10-27 00:29:43 +00002437 // Do not process byval args here.
2438 if (ArgFlags.isByVal())
2439 return true;
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00002440
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00002441 // Promote i8 and i16
2442 if (LocVT == MVT::i8 || LocVT == MVT::i16) {
2443 LocVT = MVT::i32;
2444 if (ArgFlags.isSExt())
2445 LocInfo = CCValAssign::SExt;
2446 else if (ArgFlags.isZExt())
2447 LocInfo = CCValAssign::ZExt;
2448 else
2449 LocInfo = CCValAssign::AExt;
2450 }
2451
Bruno Cardoso Lopesc42fb5f2011-03-04 20:27:44 +00002452 unsigned Reg;
2453
Akira Hatanaka95b8ae12011-05-19 18:06:05 +00002454 // f32 and f64 are allocated in A0, A1, A2, A3 when either of the following
2455 // is true: function is vararg, argument is 3rd or higher, there is previous
2456 // argument which is not f32 or f64.
2457 bool AllocateFloatsInIntReg = State.isVarArg() || ValNo > 1
2458 || State.getFirstUnallocated(F32Regs, FloatRegsSize) != ValNo;
Akira Hatanakaa1a7ba82011-05-19 20:29:48 +00002459 unsigned OrigAlign = ArgFlags.getOrigAlign();
2460 bool isI64 = (ValVT == MVT::i32 && OrigAlign == 8);
Akira Hatanaka95b8ae12011-05-19 18:06:05 +00002461
2462 if (ValVT == MVT::i32 || (ValVT == MVT::f32 && AllocateFloatsInIntReg)) {
Bruno Cardoso Lopesc42fb5f2011-03-04 20:27:44 +00002463 Reg = State.AllocateReg(IntRegs, IntRegsSize);
Akira Hatanakaa1a7ba82011-05-19 20:29:48 +00002464 // If this is the first part of an i64 arg,
2465 // the allocated register must be either A0 or A2.
2466 if (isI64 && (Reg == Mips::A1 || Reg == Mips::A3))
2467 Reg = State.AllocateReg(IntRegs, IntRegsSize);
Bruno Cardoso Lopesc42fb5f2011-03-04 20:27:44 +00002468 LocVT = MVT::i32;
Akira Hatanaka95b8ae12011-05-19 18:06:05 +00002469 } else if (ValVT == MVT::f64 && AllocateFloatsInIntReg) {
2470 // Allocate int register and shadow next int register. If first
2471 // available register is Mips::A1 or Mips::A3, shadow it too.
Bruno Cardoso Lopesc42fb5f2011-03-04 20:27:44 +00002472 Reg = State.AllocateReg(IntRegs, IntRegsSize);
2473 if (Reg == Mips::A1 || Reg == Mips::A3)
2474 Reg = State.AllocateReg(IntRegs, IntRegsSize);
2475 State.AllocateReg(IntRegs, IntRegsSize);
2476 LocVT = MVT::i32;
Akira Hatanaka95b8ae12011-05-19 18:06:05 +00002477 } else if (ValVT.isFloatingPoint() && !AllocateFloatsInIntReg) {
2478 // we are guaranteed to find an available float register
2479 if (ValVT == MVT::f32) {
2480 Reg = State.AllocateReg(F32Regs, FloatRegsSize);
2481 // Shadow int register
2482 State.AllocateReg(IntRegs, IntRegsSize);
2483 } else {
2484 Reg = State.AllocateReg(F64Regs, FloatRegsSize);
2485 // Shadow int registers
2486 unsigned Reg2 = State.AllocateReg(IntRegs, IntRegsSize);
2487 if (Reg2 == Mips::A1 || Reg2 == Mips::A3)
2488 State.AllocateReg(IntRegs, IntRegsSize);
2489 State.AllocateReg(IntRegs, IntRegsSize);
2490 }
Bruno Cardoso Lopesc42fb5f2011-03-04 20:27:44 +00002491 } else
2492 llvm_unreachable("Cannot handle this ValVT.");
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00002493
Akira Hatanakafe30a9b2012-10-27 00:29:43 +00002494 if (!Reg) {
2495 unsigned Offset = State.AllocateStack(ValVT.getSizeInBits() >> 3,
2496 OrigAlign);
Bruno Cardoso Lopesc42fb5f2011-03-04 20:27:44 +00002497 State.addLoc(CCValAssign::getMem(ValNo, ValVT, Offset, LocVT, LocInfo));
Akira Hatanakafe30a9b2012-10-27 00:29:43 +00002498 } else
Bruno Cardoso Lopesc42fb5f2011-03-04 20:27:44 +00002499 State.addLoc(CCValAssign::getReg(ValNo, ValVT, Reg, LocVT, LocInfo));
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00002500
Akira Hatanakafe30a9b2012-10-27 00:29:43 +00002501 return false;
Akira Hatanaka2c5d6522011-11-12 02:20:46 +00002502}
2503
2504#include "MipsGenCallingConv.inc"
2505
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002506//===----------------------------------------------------------------------===//
Dan Gohman98ca4f22009-08-05 01:29:28 +00002507// Call Calling Convention Implementation
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002508//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002509
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00002510static const unsigned O32IntRegsSize = 4;
2511
Akira Hatanaka373e3a42011-09-23 00:58:33 +00002512// Return next O32 integer argument register.
2513static unsigned getNextIntArgReg(unsigned Reg) {
2514 assert((Reg == Mips::A0) || (Reg == Mips::A2));
2515 return (Reg == Mips::A0) ? Mips::A1 : Mips::A3;
2516}
2517
Akira Hatanaka7d712092012-10-30 19:23:25 +00002518SDValue
2519MipsTargetLowering::passArgOnStack(SDValue StackPtr, unsigned Offset,
2520 SDValue Chain, SDValue Arg, DebugLoc DL,
2521 bool IsTailCall, SelectionDAG &DAG) const {
2522 if (!IsTailCall) {
2523 SDValue PtrOff = DAG.getNode(ISD::ADD, DL, getPointerTy(), StackPtr,
2524 DAG.getIntPtrConstant(Offset));
2525 return DAG.getStore(Chain, DL, Arg, PtrOff, MachinePointerInfo(), false,
2526 false, 0);
2527 }
2528
2529 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
2530 int FI = MFI->CreateFixedObject(Arg.getValueSizeInBits() / 8, Offset, false);
2531 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
2532 return DAG.getStore(Chain, DL, Arg, FIN, MachinePointerInfo(),
2533 /*isVolatile=*/ true, false, 0);
2534}
2535
Akira Hatanaka5ac065a2013-03-13 00:54:29 +00002536void MipsTargetLowering::
2537getOpndList(SmallVectorImpl<SDValue> &Ops,
2538 std::deque< std::pair<unsigned, SDValue> > &RegsToPass,
2539 bool IsPICCall, bool GlobalOrExternal, bool InternalLinkage,
2540 CallLoweringInfo &CLI, SDValue Callee, SDValue Chain) const {
2541 // Insert node "GP copy globalreg" before call to function.
2542 //
2543 // R_MIPS_CALL* operators (emitted when non-internal functions are called
2544 // in PIC mode) allow symbols to be resolved via lazy binding.
2545 // The lazy binding stub requires GP to point to the GOT.
2546 if (IsPICCall && !InternalLinkage) {
2547 unsigned GPReg = IsN64 ? Mips::GP_64 : Mips::GP;
2548 EVT Ty = IsN64 ? MVT::i64 : MVT::i32;
2549 RegsToPass.push_back(std::make_pair(GPReg, getGlobalReg(CLI.DAG, Ty)));
2550 }
Reed Kotler8453b3f2013-01-24 04:24:02 +00002551
Akira Hatanaka5ac065a2013-03-13 00:54:29 +00002552 // Build a sequence of copy-to-reg nodes chained together with token
2553 // chain and flag operands which copy the outgoing args into registers.
2554 // The InFlag in necessary since all emitted instructions must be
2555 // stuck together.
2556 SDValue InFlag;
Reed Kotler8453b3f2013-01-24 04:24:02 +00002557
Akira Hatanaka5ac065a2013-03-13 00:54:29 +00002558 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
2559 Chain = CLI.DAG.getCopyToReg(Chain, CLI.DL, RegsToPass[i].first,
2560 RegsToPass[i].second, InFlag);
2561 InFlag = Chain.getValue(1);
2562 }
Reed Kotler8453b3f2013-01-24 04:24:02 +00002563
Akira Hatanaka5ac065a2013-03-13 00:54:29 +00002564 // Add argument registers to the end of the list so that they are
2565 // known live into the call.
2566 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
2567 Ops.push_back(CLI.DAG.getRegister(RegsToPass[i].first,
2568 RegsToPass[i].second.getValueType()));
Reed Kotler8453b3f2013-01-24 04:24:02 +00002569
Akira Hatanaka5ac065a2013-03-13 00:54:29 +00002570 // Add a register mask operand representing the call-preserved registers.
2571 const TargetRegisterInfo *TRI = getTargetMachine().getRegisterInfo();
2572 const uint32_t *Mask = TRI->getCallPreservedMask(CLI.CallConv);
2573 assert(Mask && "Missing call preserved mask for calling convention");
2574 Ops.push_back(CLI.DAG.getRegisterMask(Mask));
2575
2576 if (InFlag.getNode())
2577 Ops.push_back(InFlag);
Reed Kotler8453b3f2013-01-24 04:24:02 +00002578}
2579
Dan Gohman98ca4f22009-08-05 01:29:28 +00002580/// LowerCall - functions arguments are copied from virtual regs to
Nate Begeman5bf4b752009-01-26 03:15:54 +00002581/// (physical regs)/(stack frame), CALLSEQ_START and CALLSEQ_END are emitted.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002582SDValue
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00002583MipsTargetLowering::LowerCall(TargetLowering::CallLoweringInfo &CLI,
Dan Gohmand858e902010-04-17 15:26:15 +00002584 SmallVectorImpl<SDValue> &InVals) const {
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00002585 SelectionDAG &DAG = CLI.DAG;
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002586 DebugLoc &DL = CLI.DL;
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00002587 SmallVector<ISD::OutputArg, 32> &Outs = CLI.Outs;
2588 SmallVector<SDValue, 32> &OutVals = CLI.OutVals;
2589 SmallVector<ISD::InputArg, 32> &Ins = CLI.Ins;
Akira Hatanakae2d529a2012-07-31 18:46:41 +00002590 SDValue Chain = CLI.Chain;
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00002591 SDValue Callee = CLI.Callee;
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002592 bool &IsTailCall = CLI.IsTailCall;
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00002593 CallingConv::ID CallConv = CLI.CallConv;
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002594 bool IsVarArg = CLI.IsVarArg;
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00002595
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +00002596 MachineFunction &MF = DAG.getMachineFunction();
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +00002597 MachineFrameInfo *MFI = MF.getFrameInfo();
Akira Hatanakad37776d2011-05-20 21:39:54 +00002598 const TargetFrameLowering *TFL = MF.getTarget().getFrameLowering();
Bruno Cardoso Lopesc517cb02009-09-01 17:27:58 +00002599 bool IsPIC = getTargetMachine().getRelocationModel() == Reloc::PIC_;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002600
2601 // Analyze operands of the call, assigning locations to each operand.
2602 SmallVector<CCValAssign, 16> ArgLocs;
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002603 CCState CCInfo(CallConv, IsVarArg, DAG.getMachineFunction(),
Akira Hatanaka82099682011-12-19 19:52:25 +00002604 getTargetMachine(), ArgLocs, *DAG.getContext());
Akira Hatanakaffd28a42013-02-15 21:45:11 +00002605 MipsCC MipsCCInfo(CallConv, IsO32, CCInfo);
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +00002606
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002607 MipsCCInfo.analyzeCallOperands(Outs, IsVarArg,
Akira Hatanakacb2eafd2013-03-05 22:20:28 +00002608 getTargetMachine().Options.UseSoftFloat,
2609 Callee.getNode(), CLI.Args);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002610
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002611 // Get a count of how many bytes are to be pushed on the stack.
Akira Hatanaka3d21c242011-06-08 17:39:33 +00002612 unsigned NextStackOffset = CCInfo.getNextStackOffset();
Akira Hatanaka480eeb52012-07-26 23:27:01 +00002613
Akira Hatanaka2b861be2012-10-19 21:47:33 +00002614 // Check if it's really possible to do a tail call.
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002615 if (IsTailCall)
2616 IsTailCall =
2617 isEligibleForTailCallOptimization(MipsCCInfo, NextStackOffset,
Akira Hatanaka2f34d752012-10-30 20:16:31 +00002618 *MF.getInfo<MipsFunctionInfo>());
Akira Hatanaka2b861be2012-10-19 21:47:33 +00002619
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002620 if (IsTailCall)
Akira Hatanaka2b861be2012-10-19 21:47:33 +00002621 ++NumTailCalls;
2622
Akira Hatanakada7f5f12011-09-19 20:26:02 +00002623 // Chain is the output chain of the last Load/Store or CopyToReg node.
2624 // ByValChain is the output chain of the last Memcpy node created for copying
2625 // byval arguments to the stack.
Akira Hatanaka2f34d752012-10-30 20:16:31 +00002626 unsigned StackAlignment = TFL->getStackAlignment();
2627 NextStackOffset = RoundUpToAlignment(NextStackOffset, StackAlignment);
Akira Hatanakada7f5f12011-09-19 20:26:02 +00002628 SDValue NextStackOffsetVal = DAG.getIntPtrConstant(NextStackOffset, true);
Akira Hatanaka2b861be2012-10-19 21:47:33 +00002629
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002630 if (!IsTailCall)
Akira Hatanaka2b861be2012-10-19 21:47:33 +00002631 Chain = DAG.getCALLSEQ_START(Chain, NextStackOffsetVal);
Akira Hatanakae2d529a2012-07-31 18:46:41 +00002632
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002633 SDValue StackPtr = DAG.getCopyFromReg(Chain, DL,
Akira Hatanakae2d529a2012-07-31 18:46:41 +00002634 IsN64 ? Mips::SP_64 : Mips::SP,
2635 getPointerTy());
Akira Hatanaka3d21c242011-06-08 17:39:33 +00002636
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002637 // With EABI is it possible to have 16 args on registers.
Akira Hatanakabf6a77b2013-01-22 20:05:56 +00002638 std::deque< std::pair<unsigned, SDValue> > RegsToPass;
Dan Gohman475871a2008-07-27 21:46:04 +00002639 SmallVector<SDValue, 8> MemOpChains;
Akira Hatanakafe30a9b2012-10-27 00:29:43 +00002640 MipsCC::byval_iterator ByValArg = MipsCCInfo.byval_begin();
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002641
2642 // Walk the register/memloc assignments, inserting copies/loads.
2643 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
Dan Gohmanc9403652010-07-07 15:54:55 +00002644 SDValue Arg = OutVals[i];
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002645 CCValAssign &VA = ArgLocs[i];
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002646 MVT ValVT = VA.getValVT(), LocVT = VA.getLocVT();
Akira Hatanaka6df3e7b2011-11-12 02:34:50 +00002647 ISD::ArgFlagsTy Flags = Outs[i].Flags;
2648
2649 // ByVal Arg.
2650 if (Flags.isByVal()) {
2651 assert(Flags.getByValSize() &&
2652 "ByVal args of size 0 should have been ignored by front-end.");
Akira Hatanakafe30a9b2012-10-27 00:29:43 +00002653 assert(ByValArg != MipsCCInfo.byval_end());
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002654 assert(!IsTailCall &&
Akira Hatanaka2f34d752012-10-30 20:16:31 +00002655 "Do not tail-call optimize if there is a byval argument.");
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002656 passByValArg(Chain, DL, RegsToPass, MemOpChains, StackPtr, MFI, DAG, Arg,
Akira Hatanakafe30a9b2012-10-27 00:29:43 +00002657 MipsCCInfo, *ByValArg, Flags, Subtarget->isLittle());
2658 ++ByValArg;
Akira Hatanaka6df3e7b2011-11-12 02:34:50 +00002659 continue;
2660 }
Jia Liubb481f82012-02-28 07:46:26 +00002661
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002662 // Promote the value if needed.
2663 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002664 default: llvm_unreachable("Unknown loc info!");
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002665 case CCValAssign::Full:
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002666 if (VA.isRegLoc()) {
2667 if ((ValVT == MVT::f32 && LocVT == MVT::i32) ||
Akira Hatanakacb2eafd2013-03-05 22:20:28 +00002668 (ValVT == MVT::f64 && LocVT == MVT::i64) ||
2669 (ValVT == MVT::i64 && LocVT == MVT::f64))
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002670 Arg = DAG.getNode(ISD::BITCAST, DL, LocVT, Arg);
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002671 else if (ValVT == MVT::f64 && LocVT == MVT::i32) {
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002672 SDValue Lo = DAG.getNode(MipsISD::ExtractElementF64, DL, MVT::i32,
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002673 Arg, DAG.getConstant(0, MVT::i32));
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002674 SDValue Hi = DAG.getNode(MipsISD::ExtractElementF64, DL, MVT::i32,
Akira Hatanaka0bf3dfb2011-04-15 21:00:26 +00002675 Arg, DAG.getConstant(1, MVT::i32));
Akira Hatanaka99a2e982011-04-15 19:52:08 +00002676 if (!Subtarget->isLittle())
2677 std::swap(Lo, Hi);
Jia Liubb481f82012-02-28 07:46:26 +00002678 unsigned LocRegLo = VA.getLocReg();
Akira Hatanaka373e3a42011-09-23 00:58:33 +00002679 unsigned LocRegHigh = getNextIntArgReg(LocRegLo);
2680 RegsToPass.push_back(std::make_pair(LocRegLo, Lo));
2681 RegsToPass.push_back(std::make_pair(LocRegHigh, Hi));
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002682 continue;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002683 }
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002684 }
2685 break;
Chris Lattnere0b12152008-03-17 06:57:02 +00002686 case CCValAssign::SExt:
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002687 Arg = DAG.getNode(ISD::SIGN_EXTEND, DL, LocVT, Arg);
Chris Lattnere0b12152008-03-17 06:57:02 +00002688 break;
2689 case CCValAssign::ZExt:
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002690 Arg = DAG.getNode(ISD::ZERO_EXTEND, DL, LocVT, Arg);
Chris Lattnere0b12152008-03-17 06:57:02 +00002691 break;
2692 case CCValAssign::AExt:
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002693 Arg = DAG.getNode(ISD::ANY_EXTEND, DL, LocVT, Arg);
Chris Lattnere0b12152008-03-17 06:57:02 +00002694 break;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002695 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002696
2697 // Arguments that can be passed on register must be kept at
Bruno Cardoso Lopesc7db5612007-11-05 03:02:32 +00002698 // RegsToPass vector
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002699 if (VA.isRegLoc()) {
2700 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
Chris Lattnere0b12152008-03-17 06:57:02 +00002701 continue;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002702 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002703
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002704 // Register can't get to this point...
Chris Lattnere0b12152008-03-17 06:57:02 +00002705 assert(VA.isMemLoc());
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002706
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002707 // emit ISD::STORE whichs stores the
Chris Lattnere0b12152008-03-17 06:57:02 +00002708 // parameter value to a stack Location
Akira Hatanaka2f34d752012-10-30 20:16:31 +00002709 MemOpChains.push_back(passArgOnStack(StackPtr, VA.getLocMemOffset(),
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002710 Chain, Arg, DL, IsTailCall, DAG));
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002711 }
2712
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002713 // Transform all store nodes into one single node because all store
2714 // nodes are independent of each other.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002715 if (!MemOpChains.empty())
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002716 Chain = DAG.getNode(ISD::TokenFactor, DL, MVT::Other,
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002717 &MemOpChains[0], MemOpChains.size());
2718
Bill Wendling056292f2008-09-16 21:48:12 +00002719 // If the callee is a GlobalAddress/ExternalSymbol node (quite common, every
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002720 // direct call is) turn it into a TargetGlobalAddress/TargetExternalSymbol
2721 // node so that legalize doesn't hack it.
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002722 bool IsPICCall = (IsN64 || IsPIC); // true if calls are translated to jalr $25
Akira Hatanakaed185da2012-12-13 03:17:29 +00002723 bool GlobalOrExternal = false, InternalLinkage = false;
Akira Hatanaka9777e7a2011-04-07 19:51:44 +00002724 SDValue CalleeLo;
Akira Hatanakaf49fde22011-04-04 17:11:07 +00002725
2726 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Akira Hatanakad43e06d2012-11-21 20:30:40 +00002727 if (IsPICCall) {
Akira Hatanakaed185da2012-12-13 03:17:29 +00002728 InternalLinkage = G->getGlobal()->hasInternalLinkage();
2729
2730 if (InternalLinkage)
Akira Hatanakad43e06d2012-11-21 20:30:40 +00002731 Callee = getAddrLocal(Callee, DAG, HasMips64);
Akira Hatanakaf09a0372012-11-21 20:40:38 +00002732 else if (LargeGOT)
2733 Callee = getAddrGlobalLargeGOT(Callee, DAG, MipsII::MO_CALL_HI16,
2734 MipsII::MO_CALL_LO16);
Akira Hatanakad43e06d2012-11-21 20:30:40 +00002735 else
2736 Callee = getAddrGlobal(Callee, DAG, MipsII::MO_GOT_CALL);
2737 } else
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002738 Callee = DAG.getTargetGlobalAddress(G->getGlobal(), DL, getPointerTy(), 0,
Akira Hatanakad43e06d2012-11-21 20:30:40 +00002739 MipsII::MO_NO_FLAG);
Akira Hatanaka0dca9452011-12-09 01:45:12 +00002740 GlobalOrExternal = true;
Akira Hatanakaf49fde22011-04-04 17:11:07 +00002741 }
2742 else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Akira Hatanakaf09a0372012-11-21 20:40:38 +00002743 if (!IsN64 && !IsPIC) // !N64 && static
Akira Hatanakad43e06d2012-11-21 20:30:40 +00002744 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), getPointerTy(),
2745 MipsII::MO_NO_FLAG);
Akira Hatanakaf09a0372012-11-21 20:40:38 +00002746 else if (LargeGOT)
2747 Callee = getAddrGlobalLargeGOT(Callee, DAG, MipsII::MO_CALL_HI16,
2748 MipsII::MO_CALL_LO16);
Akira Hatanaka60689322013-02-22 21:10:03 +00002749 else // N64 || PIC
Akira Hatanakad43e06d2012-11-21 20:30:40 +00002750 Callee = getAddrGlobal(Callee, DAG, MipsII::MO_GOT_CALL);
2751
Akira Hatanaka0dca9452011-12-09 01:45:12 +00002752 GlobalOrExternal = true;
Akira Hatanakaf49fde22011-04-04 17:11:07 +00002753 }
2754
Akira Hatanakabf6a77b2013-01-22 20:05:56 +00002755 SmallVector<SDValue, 8> Ops(1, Chain);
Akira Hatanaka5ac065a2013-03-13 00:54:29 +00002756 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Akira Hatanakabf6a77b2013-01-22 20:05:56 +00002757
Akira Hatanaka5ac065a2013-03-13 00:54:29 +00002758 getOpndList(Ops, RegsToPass, IsPICCall, GlobalOrExternal, InternalLinkage,
2759 CLI, Callee, Chain);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002760
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002761 if (IsTailCall)
2762 return DAG.getNode(MipsISD::TailCall, DL, MVT::Other, &Ops[0], Ops.size());
Akira Hatanaka2b861be2012-10-19 21:47:33 +00002763
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002764 Chain = DAG.getNode(MipsISD::JmpLink, DL, NodeTys, &Ops[0], Ops.size());
Akira Hatanaka5ac065a2013-03-13 00:54:29 +00002765 SDValue InFlag = Chain.getValue(1);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002766
Bruno Cardoso Lopes3ed6f872010-01-30 18:32:07 +00002767 // Create the CALLSEQ_END node.
Akira Hatanaka480eeb52012-07-26 23:27:01 +00002768 Chain = DAG.getCALLSEQ_END(Chain, NextStackOffsetVal,
Bruno Cardoso Lopes3ed6f872010-01-30 18:32:07 +00002769 DAG.getIntPtrConstant(0, true), InFlag);
2770 InFlag = Chain.getValue(1);
2771
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002772 // Handle result values, copying them out of physregs into vregs that we
2773 // return.
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002774 return LowerCallResult(Chain, InFlag, CallConv, IsVarArg,
2775 Ins, DL, DAG, InVals, CLI.Callee.getNode(), CLI.RetTy);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002776}
2777
Dan Gohman98ca4f22009-08-05 01:29:28 +00002778/// LowerCallResult - Lower the result values of a call into the
2779/// appropriate copies out of appropriate physical registers.
2780SDValue
2781MipsTargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag,
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002782 CallingConv::ID CallConv, bool IsVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002783 const SmallVectorImpl<ISD::InputArg> &Ins,
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002784 DebugLoc DL, SelectionDAG &DAG,
Akira Hatanaka7433b2e2013-03-05 22:41:55 +00002785 SmallVectorImpl<SDValue> &InVals,
2786 const SDNode *CallNode,
2787 const Type *RetTy) const {
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002788 // Assign locations to each value returned by this call.
2789 SmallVector<CCValAssign, 16> RVLocs;
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002790 CCState CCInfo(CallConv, IsVarArg, DAG.getMachineFunction(),
Akira Hatanaka864f6602012-06-14 21:10:56 +00002791 getTargetMachine(), RVLocs, *DAG.getContext());
Akira Hatanaka7433b2e2013-03-05 22:41:55 +00002792 MipsCC MipsCCInfo(CallConv, IsO32, CCInfo);
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +00002793
Akira Hatanaka7433b2e2013-03-05 22:41:55 +00002794 MipsCCInfo.analyzeCallResult(Ins, getTargetMachine().Options.UseSoftFloat,
2795 CallNode, RetTy);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002796
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002797 // Copy all of the result registers out of their specified physreg.
2798 for (unsigned i = 0; i != RVLocs.size(); ++i) {
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002799 SDValue Val = DAG.getCopyFromReg(Chain, DL, RVLocs[i].getLocReg(),
Akira Hatanaka7433b2e2013-03-05 22:41:55 +00002800 RVLocs[i].getLocVT(), InFlag);
2801 Chain = Val.getValue(1);
2802 InFlag = Val.getValue(2);
2803
2804 if (RVLocs[i].getValVT() != RVLocs[i].getLocVT())
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002805 Val = DAG.getNode(ISD::BITCAST, DL, RVLocs[i].getValVT(), Val);
Akira Hatanaka7433b2e2013-03-05 22:41:55 +00002806
2807 InVals.push_back(Val);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002808 }
Bruno Cardoso Lopesc7db5612007-11-05 03:02:32 +00002809
Dan Gohman98ca4f22009-08-05 01:29:28 +00002810 return Chain;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002811}
2812
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002813//===----------------------------------------------------------------------===//
Dan Gohman98ca4f22009-08-05 01:29:28 +00002814// Formal Arguments Calling Convention Implementation
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002815//===----------------------------------------------------------------------===//
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002816/// LowerFormalArguments - transform physical registers into virtual registers
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00002817/// and generate load operations for arguments places on the stack.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002818SDValue
2819MipsTargetLowering::LowerFormalArguments(SDValue Chain,
Akira Hatanaka0bf3dfb2011-04-15 21:00:26 +00002820 CallingConv::ID CallConv,
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002821 bool IsVarArg,
Akira Hatanaka82099682011-12-19 19:52:25 +00002822 const SmallVectorImpl<ISD::InputArg> &Ins,
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002823 DebugLoc DL, SelectionDAG &DAG,
Akira Hatanaka0bf3dfb2011-04-15 21:00:26 +00002824 SmallVectorImpl<SDValue> &InVals)
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002825 const {
Bruno Cardoso Lopesf7f3b502008-08-04 07:12:52 +00002826 MachineFunction &MF = DAG.getMachineFunction();
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002827 MachineFrameInfo *MFI = MF.getFrameInfo();
Bruno Cardoso Lopesa2b1bb52007-08-28 05:08:16 +00002828 MipsFunctionInfo *MipsFI = MF.getInfo<MipsFunctionInfo>();
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +00002829
Dan Gohman1e93df62010-04-17 14:41:14 +00002830 MipsFI->setVarArgsFrameIndex(0);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002831
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00002832 // Used with vargs to acumulate store chains.
2833 std::vector<SDValue> OutChains;
2834
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002835 // Assign locations to all of the incoming arguments.
2836 SmallVector<CCValAssign, 16> ArgLocs;
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002837 CCState CCInfo(CallConv, IsVarArg, DAG.getMachineFunction(),
Akira Hatanaka82099682011-12-19 19:52:25 +00002838 getTargetMachine(), ArgLocs, *DAG.getContext());
Akira Hatanakaffd28a42013-02-15 21:45:11 +00002839 MipsCC MipsCCInfo(CallConv, IsO32, CCInfo);
Akira Hatanaka5fdee6d2013-03-05 22:13:04 +00002840 Function::const_arg_iterator FuncArg =
2841 DAG.getMachineFunction().getFunction()->arg_begin();
2842 bool UseSoftFloat = getTargetMachine().Options.UseSoftFloat;
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +00002843
Akira Hatanaka5fdee6d2013-03-05 22:13:04 +00002844 MipsCCInfo.analyzeFormalArguments(Ins, UseSoftFloat, FuncArg);
Akira Hatanakab33b34a2012-10-30 19:37:25 +00002845 MipsFI->setFormalArgInfo(CCInfo.getNextStackOffset(),
2846 MipsCCInfo.hasByValArg());
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002847
Akira Hatanaka4618e0b2012-10-27 00:44:39 +00002848 unsigned CurArgIdx = 0;
Akira Hatanakafe30a9b2012-10-27 00:29:43 +00002849 MipsCC::byval_iterator ByValArg = MipsCCInfo.byval_begin();
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002850
Akira Hatanaka4618e0b2012-10-27 00:44:39 +00002851 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002852 CCValAssign &VA = ArgLocs[i];
Akira Hatanaka4618e0b2012-10-27 00:44:39 +00002853 std::advance(FuncArg, Ins[i].OrigArgIndex - CurArgIdx);
2854 CurArgIdx = Ins[i].OrigArgIndex;
Akira Hatanakafeaa4c32011-10-28 19:55:48 +00002855 EVT ValVT = VA.getValVT();
Akira Hatanaka3a5257d2011-11-12 02:29:58 +00002856 ISD::ArgFlagsTy Flags = Ins[i].Flags;
2857 bool IsRegLoc = VA.isRegLoc();
2858
2859 if (Flags.isByVal()) {
2860 assert(Flags.getByValSize() &&
2861 "ByVal args of size 0 should have been ignored by front-end.");
Akira Hatanakafe30a9b2012-10-27 00:29:43 +00002862 assert(ByValArg != MipsCCInfo.byval_end());
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002863 copyByValRegs(Chain, DL, OutChains, DAG, Flags, InVals, &*FuncArg,
Akira Hatanakafe30a9b2012-10-27 00:29:43 +00002864 MipsCCInfo, *ByValArg);
2865 ++ByValArg;
Akira Hatanaka3a5257d2011-11-12 02:29:58 +00002866 continue;
2867 }
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002868
2869 // Arguments stored on registers
Akira Hatanaka3a5257d2011-11-12 02:29:58 +00002870 if (IsRegLoc) {
Owen Andersone50ed302009-08-10 22:56:29 +00002871 EVT RegVT = VA.getLocVT();
Akira Hatanakab4d8d312011-05-24 00:23:52 +00002872 unsigned ArgReg = VA.getLocReg();
Craig Topper44d23822012-02-22 05:59:10 +00002873 const TargetRegisterClass *RC;
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002874
Owen Anderson825b72b2009-08-11 20:47:22 +00002875 if (RegVT == MVT::i32)
Reed Kotlerbacbf1c2012-12-20 06:06:35 +00002876 RC = Subtarget->inMips16Mode()? &Mips::CPU16RegsRegClass :
2877 &Mips::CPURegsRegClass;
Akira Hatanaka95934842011-09-24 01:34:44 +00002878 else if (RegVT == MVT::i64)
Craig Topper420761a2012-04-20 07:30:17 +00002879 RC = &Mips::CPU64RegsRegClass;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002880 else if (RegVT == MVT::f32)
Craig Topper420761a2012-04-20 07:30:17 +00002881 RC = &Mips::FGR32RegClass;
Akira Hatanaka09dd60f2011-09-26 21:37:50 +00002882 else if (RegVT == MVT::f64)
Craig Topper420761a2012-04-20 07:30:17 +00002883 RC = HasMips64 ? &Mips::FGR64RegClass : &Mips::AFGR64RegClass;
Akira Hatanaka09dd60f2011-09-26 21:37:50 +00002884 else
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00002885 llvm_unreachable("RegVT not supported by FormalArguments Lowering");
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002886
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002887 // Transform the arguments stored on
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002888 // physical registers into virtual ones
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002889 unsigned Reg = addLiveIn(DAG.getMachineFunction(), ArgReg, RC);
2890 SDValue ArgValue = DAG.getCopyFromReg(Chain, DL, Reg, RegVT);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002891
2892 // If this is an 8 or 16-bit value, it has been passed promoted
2893 // to 32 bits. Insert an assert[sz]ext to capture this, then
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002894 // truncate to the right size.
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002895 if (VA.getLocInfo() != CCValAssign::Full) {
Chris Lattnerd4015072009-03-26 05:28:14 +00002896 unsigned Opcode = 0;
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002897 if (VA.getLocInfo() == CCValAssign::SExt)
2898 Opcode = ISD::AssertSext;
2899 else if (VA.getLocInfo() == CCValAssign::ZExt)
2900 Opcode = ISD::AssertZext;
Chris Lattnerd4015072009-03-26 05:28:14 +00002901 if (Opcode)
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002902 ArgValue = DAG.getNode(Opcode, DL, RegVT, ArgValue,
Akira Hatanakafeaa4c32011-10-28 19:55:48 +00002903 DAG.getValueType(ValVT));
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002904 ArgValue = DAG.getNode(ISD::TRUNCATE, DL, ValVT, ArgValue);
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002905 }
2906
Akira Hatanaka5fdee6d2013-03-05 22:13:04 +00002907 // Handle floating point arguments passed in integer registers and
2908 // long double arguments passed in floating point registers.
Akira Hatanakafeaa4c32011-10-28 19:55:48 +00002909 if ((RegVT == MVT::i32 && ValVT == MVT::f32) ||
Akira Hatanaka5fdee6d2013-03-05 22:13:04 +00002910 (RegVT == MVT::i64 && ValVT == MVT::f64) ||
2911 (RegVT == MVT::f64 && ValVT == MVT::i64))
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002912 ArgValue = DAG.getNode(ISD::BITCAST, DL, ValVT, ArgValue);
Akira Hatanakafeaa4c32011-10-28 19:55:48 +00002913 else if (IsO32 && RegVT == MVT::i32 && ValVT == MVT::f64) {
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002914 unsigned Reg2 = addLiveIn(DAG.getMachineFunction(),
Akira Hatanakafeaa4c32011-10-28 19:55:48 +00002915 getNextIntArgReg(ArgReg), RC);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002916 SDValue ArgValue2 = DAG.getCopyFromReg(Chain, DL, Reg2, RegVT);
Akira Hatanakafeaa4c32011-10-28 19:55:48 +00002917 if (!Subtarget->isLittle())
2918 std::swap(ArgValue, ArgValue2);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002919 ArgValue = DAG.getNode(MipsISD::BuildPairF64, DL, MVT::f64,
Akira Hatanakafeaa4c32011-10-28 19:55:48 +00002920 ArgValue, ArgValue2);
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002921 }
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002922
Dan Gohman98ca4f22009-08-05 01:29:28 +00002923 InVals.push_back(ArgValue);
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002924 } else { // VA.isRegLoc()
2925
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002926 // sanity check
2927 assert(VA.isMemLoc());
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00002928
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002929 // The stack pointer offset is relative to the caller stack frame.
Akira Hatanakafe30a9b2012-10-27 00:29:43 +00002930 int FI = MFI->CreateFixedObject(ValVT.getSizeInBits()/8,
Akira Hatanakab4d8d312011-05-24 00:23:52 +00002931 VA.getLocMemOffset(), true);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002932
2933 // Create load nodes to retrieve arguments from the stack
Akira Hatanakafe30a9b2012-10-27 00:29:43 +00002934 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002935 InVals.push_back(DAG.getLoad(ValVT, DL, Chain, FIN,
Akira Hatanakafe30a9b2012-10-27 00:29:43 +00002936 MachinePointerInfo::getFixedStack(FI),
Pete Cooperd752e0f2011-11-08 18:42:53 +00002937 false, false, false, 0));
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002938 }
2939 }
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002940
2941 // The mips ABIs for returning structs by value requires that we copy
2942 // the sret argument into $v0 for the return. Save the argument into
2943 // a virtual register so that we can access it from the return points.
2944 if (DAG.getMachineFunction().getFunction()->hasStructRetAttr()) {
2945 unsigned Reg = MipsFI->getSRetReturnReg();
2946 if (!Reg) {
Akira Hatanaka30580ce2012-10-19 22:11:40 +00002947 Reg = MF.getRegInfo().
2948 createVirtualRegister(getRegClassFor(IsN64 ? MVT::i64 : MVT::i32));
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002949 MipsFI->setSRetReturnReg(Reg);
2950 }
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002951 SDValue Copy = DAG.getCopyToReg(DAG.getEntryNode(), DL, Reg, InVals[0]);
2952 Chain = DAG.getNode(ISD::TokenFactor, DL, MVT::Other, Copy, Chain);
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002953 }
2954
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002955 if (IsVarArg)
2956 writeVarArgRegs(OutChains, MipsCCInfo, Chain, DL, DAG);
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00002957
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002958 // All stores are grouped in one node to allow the matching between
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00002959 // the size of Ins and InVals. This only happens when on varg functions
2960 if (!OutChains.empty()) {
2961 OutChains.push_back(Chain);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002962 Chain = DAG.getNode(ISD::TokenFactor, DL, MVT::Other,
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00002963 &OutChains[0], OutChains.size());
2964 }
2965
Dan Gohman98ca4f22009-08-05 01:29:28 +00002966 return Chain;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002967}
2968
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002969//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002970// Return Value Calling Convention Implementation
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002971//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002972
Akira Hatanaka97d9f082012-10-10 01:27:09 +00002973bool
2974MipsTargetLowering::CanLowerReturn(CallingConv::ID CallConv,
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002975 MachineFunction &MF, bool IsVarArg,
Akira Hatanaka97d9f082012-10-10 01:27:09 +00002976 const SmallVectorImpl<ISD::OutputArg> &Outs,
2977 LLVMContext &Context) const {
2978 SmallVector<CCValAssign, 16> RVLocs;
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002979 CCState CCInfo(CallConv, IsVarArg, MF, getTargetMachine(),
Akira Hatanaka97d9f082012-10-10 01:27:09 +00002980 RVLocs, Context);
2981 return CCInfo.CheckReturn(Outs, RetCC_Mips);
2982}
2983
Dan Gohman98ca4f22009-08-05 01:29:28 +00002984SDValue
2985MipsTargetLowering::LowerReturn(SDValue Chain,
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002986 CallingConv::ID CallConv, bool IsVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002987 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00002988 const SmallVectorImpl<SDValue> &OutVals,
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002989 DebugLoc DL, SelectionDAG &DAG) const {
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002990 // CCValAssign - represent the assignment of
2991 // the return value to a location
2992 SmallVector<CCValAssign, 16> RVLocs;
Akira Hatanaka7433b2e2013-03-05 22:41:55 +00002993 MachineFunction &MF = DAG.getMachineFunction();
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002994
2995 // CCState - Info about the registers and stack slot.
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002996 CCState CCInfo(CallConv, IsVarArg, MF, getTargetMachine(), RVLocs,
Akira Hatanaka7433b2e2013-03-05 22:41:55 +00002997 *DAG.getContext());
2998 MipsCC MipsCCInfo(CallConv, IsO32, CCInfo);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002999
Akira Hatanakaf635ef42013-03-12 00:16:36 +00003000 // Analyze return values.
Akira Hatanaka7433b2e2013-03-05 22:41:55 +00003001 MipsCCInfo.analyzeReturn(Outs, getTargetMachine().Options.UseSoftFloat,
3002 MF.getFunction()->getReturnType());
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003003
Dan Gohman475871a2008-07-27 21:46:04 +00003004 SDValue Flag;
Jakob Stoklund Olesend0735962013-02-05 18:12:03 +00003005 SmallVector<SDValue, 4> RetOps(1, Chain);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003006
3007 // Copy the result values into the output registers.
3008 for (unsigned i = 0; i != RVLocs.size(); ++i) {
Akira Hatanaka7433b2e2013-03-05 22:41:55 +00003009 SDValue Val = OutVals[i];
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003010 CCValAssign &VA = RVLocs[i];
3011 assert(VA.isRegLoc() && "Can only return in registers!");
3012
Akira Hatanaka7433b2e2013-03-05 22:41:55 +00003013 if (RVLocs[i].getValVT() != RVLocs[i].getLocVT())
Akira Hatanakaf635ef42013-03-12 00:16:36 +00003014 Val = DAG.getNode(ISD::BITCAST, DL, RVLocs[i].getLocVT(), Val);
Akira Hatanaka7433b2e2013-03-05 22:41:55 +00003015
Akira Hatanakaf635ef42013-03-12 00:16:36 +00003016 Chain = DAG.getCopyToReg(Chain, DL, VA.getLocReg(), Val, Flag);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003017
Jakob Stoklund Olesend0735962013-02-05 18:12:03 +00003018 // Guarantee that all emitted copies are stuck together with flags.
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003019 Flag = Chain.getValue(1);
Jakob Stoklund Olesend0735962013-02-05 18:12:03 +00003020 RetOps.push_back(DAG.getRegister(VA.getLocReg(), VA.getLocVT()));
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003021 }
3022
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00003023 // The mips ABIs for returning structs by value requires that we copy
3024 // the sret argument into $v0 for the return. We saved the argument into
3025 // a virtual register in the entry block, so now we copy the value out
3026 // and into $v0.
Akira Hatanaka7433b2e2013-03-05 22:41:55 +00003027 if (MF.getFunction()->hasStructRetAttr()) {
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00003028 MipsFunctionInfo *MipsFI = MF.getInfo<MipsFunctionInfo>();
3029 unsigned Reg = MipsFI->getSRetReturnReg();
3030
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003031 if (!Reg)
Torok Edwinc23197a2009-07-14 16:55:14 +00003032 llvm_unreachable("sret virtual register not created in the entry block");
Akira Hatanakaf635ef42013-03-12 00:16:36 +00003033 SDValue Val = DAG.getCopyFromReg(Chain, DL, Reg, getPointerTy());
Akira Hatanaka2ef5bd32012-10-24 02:10:54 +00003034 unsigned V0 = IsN64 ? Mips::V0_64 : Mips::V0;
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00003035
Akira Hatanakaf635ef42013-03-12 00:16:36 +00003036 Chain = DAG.getCopyToReg(Chain, DL, V0, Val, Flag);
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00003037 Flag = Chain.getValue(1);
Jakob Stoklund Olesend0735962013-02-05 18:12:03 +00003038 RetOps.push_back(DAG.getRegister(V0, getPointerTy()));
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00003039 }
3040
Jakob Stoklund Olesend0735962013-02-05 18:12:03 +00003041 RetOps[0] = Chain; // Update chain.
Akira Hatanaka182ef6f2012-07-10 00:19:06 +00003042
Jakob Stoklund Olesend0735962013-02-05 18:12:03 +00003043 // Add the flag if we have it.
3044 if (Flag.getNode())
3045 RetOps.push_back(Flag);
3046
3047 // Return on Mips is always a "jr $ra"
Akira Hatanakaf635ef42013-03-12 00:16:36 +00003048 return DAG.getNode(MipsISD::Ret, DL, MVT::Other, &RetOps[0], RetOps.size());
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003049}
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00003050
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00003051//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00003052// Mips Inline Assembly Support
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00003053//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00003054
3055/// getConstraintType - Given a constraint letter, return the type of
3056/// constraint it is for this target.
3057MipsTargetLowering::ConstraintType MipsTargetLowering::
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003058getConstraintType(const std::string &Constraint) const
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00003059{
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003060 // Mips specific constrainy
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00003061 // GCC config/mips/constraints.md
3062 //
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003063 // 'd' : An address register. Equivalent to r
3064 // unless generating MIPS16 code.
3065 // 'y' : Equivalent to r; retained for
3066 // backwards compatibility.
Eric Christopher1d5a3922012-05-07 06:25:10 +00003067 // 'c' : A register suitable for use in an indirect
3068 // jump. This will always be $25 for -mabicalls.
Eric Christopheraf97f732012-05-07 06:25:19 +00003069 // 'l' : The lo register. 1 word storage.
3070 // 'x' : The hilo register pair. Double word storage.
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00003071 if (Constraint.size() == 1) {
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00003072 switch (Constraint[0]) {
3073 default : break;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003074 case 'd':
3075 case 'y':
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00003076 case 'f':
Eric Christopher1d5a3922012-05-07 06:25:10 +00003077 case 'c':
Eric Christopher4adbefe2012-05-07 06:25:15 +00003078 case 'l':
Eric Christopheraf97f732012-05-07 06:25:19 +00003079 case 'x':
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00003080 return C_RegisterClass;
Jack Carter0b9675d2013-03-04 21:33:15 +00003081 case 'R':
3082 return C_Memory;
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00003083 }
3084 }
3085 return TargetLowering::getConstraintType(Constraint);
3086}
3087
John Thompson44ab89e2010-10-29 17:29:13 +00003088/// Examine constraint type and operand type and determine a weight value.
3089/// This object must already have been set up with the operand type
3090/// and the current alternative constraint selected.
3091TargetLowering::ConstraintWeight
3092MipsTargetLowering::getSingleConstraintMatchWeight(
3093 AsmOperandInfo &info, const char *constraint) const {
3094 ConstraintWeight weight = CW_Invalid;
3095 Value *CallOperandVal = info.CallOperandVal;
3096 // If we don't have a value, we can't do a match,
3097 // but allow it at the lowest weight.
3098 if (CallOperandVal == NULL)
3099 return CW_Default;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00003100 Type *type = CallOperandVal->getType();
John Thompson44ab89e2010-10-29 17:29:13 +00003101 // Look at the constraint type.
3102 switch (*constraint) {
3103 default:
3104 weight = TargetLowering::getSingleConstraintMatchWeight(info, constraint);
3105 break;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003106 case 'd':
3107 case 'y':
John Thompson44ab89e2010-10-29 17:29:13 +00003108 if (type->isIntegerTy())
3109 weight = CW_Register;
3110 break;
3111 case 'f':
3112 if (type->isFloatTy())
3113 weight = CW_Register;
3114 break;
Eric Christopher1d5a3922012-05-07 06:25:10 +00003115 case 'c': // $25 for indirect jumps
Eric Christopher4adbefe2012-05-07 06:25:15 +00003116 case 'l': // lo register
Eric Christopheraf97f732012-05-07 06:25:19 +00003117 case 'x': // hilo register pair
Eric Christopher1d5a3922012-05-07 06:25:10 +00003118 if (type->isIntegerTy())
3119 weight = CW_SpecificReg;
3120 break;
Eric Christopher50ab0392012-05-07 03:13:32 +00003121 case 'I': // signed 16 bit immediate
Eric Christophere5076d42012-05-07 03:13:42 +00003122 case 'J': // integer zero
Eric Christopherf49f8462012-05-07 05:46:29 +00003123 case 'K': // unsigned 16 bit immediate
Eric Christopher5ac47bb2012-05-07 05:46:37 +00003124 case 'L': // signed 32 bit immediate where lower 16 bits are 0
Eric Christopher60cfc792012-05-07 05:46:43 +00003125 case 'N': // immediate in the range of -65535 to -1 (inclusive)
Eric Christopher1ce20342012-05-07 05:46:48 +00003126 case 'O': // signed 15 bit immediate (+- 16383)
Eric Christopher54412a72012-05-07 06:25:02 +00003127 case 'P': // immediate in the range of 65535 to 1 (inclusive)
Eric Christopher50ab0392012-05-07 03:13:32 +00003128 if (isa<ConstantInt>(CallOperandVal))
3129 weight = CW_Constant;
3130 break;
Jack Carter0b9675d2013-03-04 21:33:15 +00003131 case 'R':
3132 weight = CW_Memory;
3133 break;
John Thompson44ab89e2010-10-29 17:29:13 +00003134 }
3135 return weight;
3136}
3137
Eric Christopher38d64262011-06-29 19:33:04 +00003138/// Given a register class constraint, like 'r', if this corresponds directly
3139/// to an LLVM register class, return a register of 0 and the register class
3140/// pointer.
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00003141std::pair<unsigned, const TargetRegisterClass*> MipsTargetLowering::
Owen Andersone50ed302009-08-10 22:56:29 +00003142getRegForInlineAsmConstraint(const std::string &Constraint, EVT VT) const
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00003143{
3144 if (Constraint.size() == 1) {
3145 switch (Constraint[0]) {
Eric Christopher314aff12011-06-29 19:04:31 +00003146 case 'd': // Address register. Same as 'r' unless generating MIPS16 code.
3147 case 'y': // Same as 'r'. Exists for compatibility.
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00003148 case 'r':
Akira Hatanakaafc945b2012-09-12 23:27:55 +00003149 if (VT == MVT::i32 || VT == MVT::i16 || VT == MVT::i8) {
3150 if (Subtarget->inMips16Mode())
3151 return std::make_pair(0U, &Mips::CPU16RegsRegClass);
Craig Topper420761a2012-04-20 07:30:17 +00003152 return std::make_pair(0U, &Mips::CPURegsRegClass);
Akira Hatanakaafc945b2012-09-12 23:27:55 +00003153 }
Jack Carter10de0252012-07-02 23:35:23 +00003154 if (VT == MVT::i64 && !HasMips64)
3155 return std::make_pair(0U, &Mips::CPURegsRegClass);
Eric Christopher0ed1f762012-05-07 03:13:22 +00003156 if (VT == MVT::i64 && HasMips64)
3157 return std::make_pair(0U, &Mips::CPU64RegsRegClass);
3158 // This will generate an error message
3159 return std::make_pair(0u, static_cast<const TargetRegisterClass*>(0));
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00003160 case 'f':
Owen Anderson825b72b2009-08-11 20:47:22 +00003161 if (VT == MVT::f32)
Craig Topper420761a2012-04-20 07:30:17 +00003162 return std::make_pair(0U, &Mips::FGR32RegClass);
Akira Hatanakacb9dd722012-01-04 02:45:01 +00003163 if ((VT == MVT::f64) && (!Subtarget->isSingleFloat())) {
3164 if (Subtarget->isFP64bit())
Craig Topper420761a2012-04-20 07:30:17 +00003165 return std::make_pair(0U, &Mips::FGR64RegClass);
3166 return std::make_pair(0U, &Mips::AFGR64RegClass);
Akira Hatanakacb9dd722012-01-04 02:45:01 +00003167 }
Eric Christopher1d5a3922012-05-07 06:25:10 +00003168 break;
3169 case 'c': // register suitable for indirect jump
3170 if (VT == MVT::i32)
3171 return std::make_pair((unsigned)Mips::T9, &Mips::CPURegsRegClass);
3172 assert(VT == MVT::i64 && "Unexpected type.");
3173 return std::make_pair((unsigned)Mips::T9_64, &Mips::CPU64RegsRegClass);
Eric Christopher4adbefe2012-05-07 06:25:15 +00003174 case 'l': // register suitable for indirect jump
3175 if (VT == MVT::i32)
3176 return std::make_pair((unsigned)Mips::LO, &Mips::HILORegClass);
3177 return std::make_pair((unsigned)Mips::LO64, &Mips::HILO64RegClass);
Eric Christopheraf97f732012-05-07 06:25:19 +00003178 case 'x': // register suitable for indirect jump
3179 // Fixme: Not triggering the use of both hi and low
3180 // This will generate an error message
3181 return std::make_pair(0u, static_cast<const TargetRegisterClass*>(0));
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00003182 }
3183 }
3184 return TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
3185}
3186
Eric Christopher50ab0392012-05-07 03:13:32 +00003187/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
3188/// vector. If it is invalid, don't add anything to Ops.
3189void MipsTargetLowering::LowerAsmOperandForConstraint(SDValue Op,
3190 std::string &Constraint,
3191 std::vector<SDValue>&Ops,
3192 SelectionDAG &DAG) const {
3193 SDValue Result(0, 0);
3194
3195 // Only support length 1 constraints for now.
3196 if (Constraint.length() > 1) return;
3197
3198 char ConstraintLetter = Constraint[0];
3199 switch (ConstraintLetter) {
3200 default: break; // This will fall through to the generic implementation
3201 case 'I': // Signed 16 bit constant
3202 // If this fails, the parent routine will give an error
3203 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
3204 EVT Type = Op.getValueType();
3205 int64_t Val = C->getSExtValue();
3206 if (isInt<16>(Val)) {
3207 Result = DAG.getTargetConstant(Val, Type);
3208 break;
3209 }
3210 }
3211 return;
Eric Christophere5076d42012-05-07 03:13:42 +00003212 case 'J': // integer zero
3213 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
3214 EVT Type = Op.getValueType();
3215 int64_t Val = C->getZExtValue();
3216 if (Val == 0) {
3217 Result = DAG.getTargetConstant(0, Type);
3218 break;
3219 }
3220 }
3221 return;
Eric Christopherf49f8462012-05-07 05:46:29 +00003222 case 'K': // unsigned 16 bit immediate
3223 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
3224 EVT Type = Op.getValueType();
3225 uint64_t Val = (uint64_t)C->getZExtValue();
3226 if (isUInt<16>(Val)) {
3227 Result = DAG.getTargetConstant(Val, Type);
3228 break;
3229 }
3230 }
3231 return;
Eric Christopher5ac47bb2012-05-07 05:46:37 +00003232 case 'L': // signed 32 bit immediate where lower 16 bits are 0
3233 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
3234 EVT Type = Op.getValueType();
3235 int64_t Val = C->getSExtValue();
3236 if ((isInt<32>(Val)) && ((Val & 0xffff) == 0)){
3237 Result = DAG.getTargetConstant(Val, Type);
3238 break;
3239 }
3240 }
3241 return;
Eric Christopher60cfc792012-05-07 05:46:43 +00003242 case 'N': // immediate in the range of -65535 to -1 (inclusive)
3243 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
3244 EVT Type = Op.getValueType();
3245 int64_t Val = C->getSExtValue();
3246 if ((Val >= -65535) && (Val <= -1)) {
3247 Result = DAG.getTargetConstant(Val, Type);
3248 break;
3249 }
3250 }
3251 return;
Eric Christopher1ce20342012-05-07 05:46:48 +00003252 case 'O': // signed 15 bit immediate
3253 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
3254 EVT Type = Op.getValueType();
3255 int64_t Val = C->getSExtValue();
3256 if ((isInt<15>(Val))) {
3257 Result = DAG.getTargetConstant(Val, Type);
3258 break;
3259 }
3260 }
3261 return;
Eric Christopher54412a72012-05-07 06:25:02 +00003262 case 'P': // immediate in the range of 1 to 65535 (inclusive)
3263 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
3264 EVT Type = Op.getValueType();
3265 int64_t Val = C->getSExtValue();
3266 if ((Val <= 65535) && (Val >= 1)) {
3267 Result = DAG.getTargetConstant(Val, Type);
3268 break;
3269 }
3270 }
3271 return;
Eric Christopher50ab0392012-05-07 03:13:32 +00003272 }
3273
3274 if (Result.getNode()) {
3275 Ops.push_back(Result);
3276 return;
3277 }
3278
3279 TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, Ops, DAG);
3280}
3281
Dan Gohman6520e202008-10-18 02:06:02 +00003282bool
Akira Hatanaka94e47282012-11-17 00:25:41 +00003283MipsTargetLowering::isLegalAddressingMode(const AddrMode &AM, Type *Ty) const {
3284 // No global is ever allowed as a base.
3285 if (AM.BaseGV)
3286 return false;
3287
3288 switch (AM.Scale) {
3289 case 0: // "r+i" or just "i", depending on HasBaseReg.
3290 break;
3291 case 1:
3292 if (!AM.HasBaseReg) // allow "r+i".
3293 break;
3294 return false; // disallow "r+r" or "r+r+i".
3295 default:
3296 return false;
3297 }
3298
3299 return true;
3300}
3301
3302bool
Dan Gohman6520e202008-10-18 02:06:02 +00003303MipsTargetLowering::isOffsetFoldingLegal(const GlobalAddressSDNode *GA) const {
3304 // The Mips target isn't yet aware of offsets.
3305 return false;
3306}
Evan Chengeb2f9692009-10-27 19:56:55 +00003307
Akira Hatanakae193b322012-06-13 19:33:32 +00003308EVT MipsTargetLowering::getOptimalMemOpType(uint64_t Size, unsigned DstAlign,
Evan Cheng946a3a92012-12-12 02:34:41 +00003309 unsigned SrcAlign,
3310 bool IsMemset, bool ZeroMemset,
Akira Hatanakae193b322012-06-13 19:33:32 +00003311 bool MemcpyStrSrc,
3312 MachineFunction &MF) const {
3313 if (Subtarget->hasMips64())
3314 return MVT::i64;
3315
3316 return MVT::i32;
3317}
3318
Evan Chenga1eaa3c2009-10-28 01:43:28 +00003319bool MipsTargetLowering::isFPImmLegal(const APFloat &Imm, EVT VT) const {
3320 if (VT != MVT::f32 && VT != MVT::f64)
3321 return false;
Bruno Cardoso Lopes6b902822011-01-18 19:41:41 +00003322 if (Imm.isNegZero())
3323 return false;
Evan Chengeb2f9692009-10-27 19:56:55 +00003324 return Imm.isZero();
3325}
Akira Hatanaka6c2cf8b2012-02-03 04:33:00 +00003326
3327unsigned MipsTargetLowering::getJumpTableEncoding() const {
3328 if (IsN64)
3329 return MachineJumpTableInfo::EK_GPRel64BlockAddress;
Jia Liubb481f82012-02-28 07:46:26 +00003330
Akira Hatanaka6c2cf8b2012-02-03 04:33:00 +00003331 return TargetLowering::getJumpTableEncoding();
3332}
Akira Hatanaka7887c902012-10-26 23:56:38 +00003333
Akira Hatanaka1e3e8692013-03-05 22:54:59 +00003334/// This function returns true if CallSym is a long double emulation routine.
3335static bool isF128SoftLibCall(const char *CallSym) {
3336 const char *const LibCalls[] =
3337 {"__addtf3", "__divtf3", "__eqtf2", "__extenddftf2", "__extendsftf2",
3338 "__fixtfdi", "__fixtfsi", "__fixtfti", "__fixunstfdi", "__fixunstfsi",
3339 "__fixunstfti", "__floatditf", "__floatsitf", "__floattitf",
3340 "__floatunditf", "__floatunsitf", "__floatuntitf", "__getf2", "__gttf2",
3341 "__letf2", "__lttf2", "__multf3", "__netf2", "__powitf2", "__subtf3",
3342 "__trunctfdf2", "__trunctfsf2", "__unordtf2",
3343 "ceill", "copysignl", "cosl", "exp2l", "expl", "floorl", "fmal", "fmodl",
3344 "log10l", "log2l", "logl", "nearbyintl", "powl", "rintl", "sinl", "sqrtl",
3345 "truncl"};
3346
3347 const char * const *End = LibCalls + array_lengthof(LibCalls);
3348
3349 // Check that LibCalls is sorted alphabetically.
Akira Hatanaka5ac065a2013-03-13 00:54:29 +00003350 MipsTargetLowering::LTStr Comp;
Akira Hatanaka1e3e8692013-03-05 22:54:59 +00003351
Akira Hatanaka5ac065a2013-03-13 00:54:29 +00003352#ifndef NDEBUG
Akira Hatanaka1e3e8692013-03-05 22:54:59 +00003353 for (const char * const *I = LibCalls; I < End - 1; ++I)
3354 assert(Comp(*I, *(I + 1)));
3355#endif
3356
Akira Hatanaka5ac065a2013-03-13 00:54:29 +00003357 return std::binary_search(LibCalls, End, CallSym, Comp);
Akira Hatanaka1e3e8692013-03-05 22:54:59 +00003358}
3359
3360/// This function returns true if Ty is fp128 or i128 which was originally a
3361/// fp128.
3362static bool originalTypeIsF128(const Type *Ty, const SDNode *CallNode) {
3363 if (Ty->isFP128Ty())
3364 return true;
3365
3366 const ExternalSymbolSDNode *ES =
3367 dyn_cast_or_null<const ExternalSymbolSDNode>(CallNode);
3368
3369 // If the Ty is i128 and the function being called is a long double emulation
3370 // routine, then the original type is f128.
3371 return (ES && Ty->isIntegerTy(128) && isF128SoftLibCall(ES->getSymbol()));
3372}
3373
Akira Hatanakaffd28a42013-02-15 21:45:11 +00003374MipsTargetLowering::MipsCC::MipsCC(CallingConv::ID CC, bool IsO32_,
3375 CCState &Info)
3376 : CCInfo(Info), CallConv(CC), IsO32(IsO32_) {
Akira Hatanaka7887c902012-10-26 23:56:38 +00003377 // Pre-allocate reserved argument area.
Akira Hatanakaffd28a42013-02-15 21:45:11 +00003378 CCInfo.AllocateStack(reservedArgArea(), 1);
Akira Hatanaka7887c902012-10-26 23:56:38 +00003379}
3380
3381void MipsTargetLowering::MipsCC::
Akira Hatanakaffd28a42013-02-15 21:45:11 +00003382analyzeCallOperands(const SmallVectorImpl<ISD::OutputArg> &Args,
Akira Hatanakacb2eafd2013-03-05 22:20:28 +00003383 bool IsVarArg, bool IsSoftFloat, const SDNode *CallNode,
3384 std::vector<ArgListEntry> &FuncArgs) {
Akira Hatanakaffd28a42013-02-15 21:45:11 +00003385 assert((CallConv != CallingConv::Fast || !IsVarArg) &&
3386 "CallingConv::Fast shouldn't be used for vararg functions.");
3387
Akira Hatanaka7887c902012-10-26 23:56:38 +00003388 unsigned NumOpnds = Args.size();
Akira Hatanakaffd28a42013-02-15 21:45:11 +00003389 llvm::CCAssignFn *FixedFn = fixedArgFn(), *VarFn = varArgFn();
Akira Hatanaka7887c902012-10-26 23:56:38 +00003390
3391 for (unsigned I = 0; I != NumOpnds; ++I) {
3392 MVT ArgVT = Args[I].VT;
3393 ISD::ArgFlagsTy ArgFlags = Args[I].Flags;
3394 bool R;
3395
3396 if (ArgFlags.isByVal()) {
3397 handleByValArg(I, ArgVT, ArgVT, CCValAssign::Full, ArgFlags);
3398 continue;
3399 }
3400
Akira Hatanakaffd28a42013-02-15 21:45:11 +00003401 if (IsVarArg && !Args[I].IsFixed)
Akira Hatanaka7887c902012-10-26 23:56:38 +00003402 R = VarFn(I, ArgVT, ArgVT, CCValAssign::Full, ArgFlags, CCInfo);
Akira Hatanakacb2eafd2013-03-05 22:20:28 +00003403 else {
3404 MVT RegVT = getRegVT(ArgVT, FuncArgs[Args[I].OrigArgIndex].Ty, CallNode,
3405 IsSoftFloat);
3406 R = FixedFn(I, ArgVT, RegVT, CCValAssign::Full, ArgFlags, CCInfo);
3407 }
Akira Hatanaka7887c902012-10-26 23:56:38 +00003408
3409 if (R) {
3410#ifndef NDEBUG
3411 dbgs() << "Call operand #" << I << " has unhandled type "
3412 << EVT(ArgVT).getEVTString();
3413#endif
3414 llvm_unreachable(0);
3415 }
3416 }
3417}
3418
3419void MipsTargetLowering::MipsCC::
Akira Hatanaka5fdee6d2013-03-05 22:13:04 +00003420analyzeFormalArguments(const SmallVectorImpl<ISD::InputArg> &Args,
3421 bool IsSoftFloat, Function::const_arg_iterator FuncArg) {
Akira Hatanaka7887c902012-10-26 23:56:38 +00003422 unsigned NumArgs = Args.size();
Akira Hatanakaffd28a42013-02-15 21:45:11 +00003423 llvm::CCAssignFn *FixedFn = fixedArgFn();
Akira Hatanaka5fdee6d2013-03-05 22:13:04 +00003424 unsigned CurArgIdx = 0;
Akira Hatanaka7887c902012-10-26 23:56:38 +00003425
3426 for (unsigned I = 0; I != NumArgs; ++I) {
3427 MVT ArgVT = Args[I].VT;
3428 ISD::ArgFlagsTy ArgFlags = Args[I].Flags;
Akira Hatanaka5fdee6d2013-03-05 22:13:04 +00003429 std::advance(FuncArg, Args[I].OrigArgIndex - CurArgIdx);
3430 CurArgIdx = Args[I].OrigArgIndex;
Akira Hatanaka7887c902012-10-26 23:56:38 +00003431
3432 if (ArgFlags.isByVal()) {
3433 handleByValArg(I, ArgVT, ArgVT, CCValAssign::Full, ArgFlags);
3434 continue;
3435 }
3436
Akira Hatanaka5fdee6d2013-03-05 22:13:04 +00003437 MVT RegVT = getRegVT(ArgVT, FuncArg->getType(), 0, IsSoftFloat);
3438
3439 if (!FixedFn(I, ArgVT, RegVT, CCValAssign::Full, ArgFlags, CCInfo))
Akira Hatanaka7887c902012-10-26 23:56:38 +00003440 continue;
3441
3442#ifndef NDEBUG
3443 dbgs() << "Formal Arg #" << I << " has unhandled type "
3444 << EVT(ArgVT).getEVTString();
3445#endif
3446 llvm_unreachable(0);
3447 }
3448}
3449
Akira Hatanaka7433b2e2013-03-05 22:41:55 +00003450template<typename Ty>
3451void MipsTargetLowering::MipsCC::
3452analyzeReturn(const SmallVectorImpl<Ty> &RetVals, bool IsSoftFloat,
3453 const SDNode *CallNode, const Type *RetTy) const {
Akira Hatanaka1e3e8692013-03-05 22:54:59 +00003454 CCAssignFn *Fn;
3455
3456 if (IsSoftFloat && originalTypeIsF128(RetTy, CallNode))
3457 Fn = RetCC_F128Soft;
3458 else
3459 Fn = RetCC_Mips;
3460
Akira Hatanaka7433b2e2013-03-05 22:41:55 +00003461 for (unsigned I = 0, E = RetVals.size(); I < E; ++I) {
3462 MVT VT = RetVals[I].VT;
3463 ISD::ArgFlagsTy Flags = RetVals[I].Flags;
3464 MVT RegVT = this->getRegVT(VT, RetTy, CallNode, IsSoftFloat);
3465
Akira Hatanaka1e3e8692013-03-05 22:54:59 +00003466 if (Fn(I, VT, RegVT, CCValAssign::Full, Flags, this->CCInfo)) {
Akira Hatanaka7433b2e2013-03-05 22:41:55 +00003467#ifndef NDEBUG
3468 dbgs() << "Call result #" << I << " has unhandled type "
3469 << EVT(VT).getEVTString() << '\n';
3470#endif
3471 llvm_unreachable(0);
3472 }
3473 }
3474}
3475
3476void MipsTargetLowering::MipsCC::
3477analyzeCallResult(const SmallVectorImpl<ISD::InputArg> &Ins, bool IsSoftFloat,
3478 const SDNode *CallNode, const Type *RetTy) const {
3479 analyzeReturn(Ins, IsSoftFloat, CallNode, RetTy);
3480}
3481
3482void MipsTargetLowering::MipsCC::
3483analyzeReturn(const SmallVectorImpl<ISD::OutputArg> &Outs, bool IsSoftFloat,
3484 const Type *RetTy) const {
3485 analyzeReturn(Outs, IsSoftFloat, 0, RetTy);
3486}
3487
Akira Hatanaka7887c902012-10-26 23:56:38 +00003488void
3489MipsTargetLowering::MipsCC::handleByValArg(unsigned ValNo, MVT ValVT,
3490 MVT LocVT,
3491 CCValAssign::LocInfo LocInfo,
3492 ISD::ArgFlagsTy ArgFlags) {
3493 assert(ArgFlags.getByValSize() && "Byval argument's size shouldn't be 0.");
3494
3495 struct ByValArgInfo ByVal;
Akira Hatanakaffd28a42013-02-15 21:45:11 +00003496 unsigned RegSize = regSize();
Akira Hatanaka7887c902012-10-26 23:56:38 +00003497 unsigned ByValSize = RoundUpToAlignment(ArgFlags.getByValSize(), RegSize);
3498 unsigned Align = std::min(std::max(ArgFlags.getByValAlign(), RegSize),
3499 RegSize * 2);
3500
Akira Hatanakaffd28a42013-02-15 21:45:11 +00003501 if (useRegsForByval())
Akira Hatanaka7887c902012-10-26 23:56:38 +00003502 allocateRegs(ByVal, ByValSize, Align);
3503
3504 // Allocate space on caller's stack.
3505 ByVal.Address = CCInfo.AllocateStack(ByValSize - RegSize * ByVal.NumRegs,
3506 Align);
3507 CCInfo.addLoc(CCValAssign::getMem(ValNo, ValVT, ByVal.Address, LocVT,
3508 LocInfo));
3509 ByValArgs.push_back(ByVal);
3510}
3511
Akira Hatanakaffd28a42013-02-15 21:45:11 +00003512unsigned MipsTargetLowering::MipsCC::numIntArgRegs() const {
3513 return IsO32 ? array_lengthof(O32IntRegs) : array_lengthof(Mips64IntRegs);
3514}
3515
3516unsigned MipsTargetLowering::MipsCC::reservedArgArea() const {
3517 return (IsO32 && (CallConv != CallingConv::Fast)) ? 16 : 0;
3518}
3519
3520const uint16_t *MipsTargetLowering::MipsCC::intArgRegs() const {
3521 return IsO32 ? O32IntRegs : Mips64IntRegs;
3522}
3523
3524llvm::CCAssignFn *MipsTargetLowering::MipsCC::fixedArgFn() const {
3525 if (CallConv == CallingConv::Fast)
3526 return CC_Mips_FastCC;
3527
3528 return IsO32 ? CC_MipsO32 : CC_MipsN;
3529}
3530
3531llvm::CCAssignFn *MipsTargetLowering::MipsCC::varArgFn() const {
3532 return IsO32 ? CC_MipsO32 : CC_MipsN_VarArg;
3533}
3534
3535const uint16_t *MipsTargetLowering::MipsCC::shadowRegs() const {
3536 return IsO32 ? O32IntRegs : Mips64DPRegs;
3537}
3538
Akira Hatanaka7887c902012-10-26 23:56:38 +00003539void MipsTargetLowering::MipsCC::allocateRegs(ByValArgInfo &ByVal,
3540 unsigned ByValSize,
3541 unsigned Align) {
Akira Hatanakaffd28a42013-02-15 21:45:11 +00003542 unsigned RegSize = regSize(), NumIntArgRegs = numIntArgRegs();
3543 const uint16_t *IntArgRegs = intArgRegs(), *ShadowRegs = shadowRegs();
Akira Hatanaka7887c902012-10-26 23:56:38 +00003544 assert(!(ByValSize % RegSize) && !(Align % RegSize) &&
3545 "Byval argument's size and alignment should be a multiple of"
3546 "RegSize.");
3547
3548 ByVal.FirstIdx = CCInfo.getFirstUnallocated(IntArgRegs, NumIntArgRegs);
3549
3550 // If Align > RegSize, the first arg register must be even.
3551 if ((Align > RegSize) && (ByVal.FirstIdx % 2)) {
3552 CCInfo.AllocateReg(IntArgRegs[ByVal.FirstIdx], ShadowRegs[ByVal.FirstIdx]);
3553 ++ByVal.FirstIdx;
3554 }
3555
3556 // Mark the registers allocated.
3557 for (unsigned I = ByVal.FirstIdx; ByValSize && (I < NumIntArgRegs);
3558 ByValSize -= RegSize, ++I, ++ByVal.NumRegs)
3559 CCInfo.AllocateReg(IntArgRegs[I], ShadowRegs[I]);
3560}
Akira Hatanakaeb98ae42012-10-27 00:10:18 +00003561
Akira Hatanaka5fdee6d2013-03-05 22:13:04 +00003562MVT MipsTargetLowering::MipsCC::getRegVT(MVT VT, const Type *OrigTy,
3563 const SDNode *CallNode,
3564 bool IsSoftFloat) const {
3565 if (IsSoftFloat || IsO32)
3566 return VT;
3567
3568 // Check if the original type was fp128.
Akira Hatanaka1e3e8692013-03-05 22:54:59 +00003569 if (originalTypeIsF128(OrigTy, CallNode)) {
Akira Hatanaka5fdee6d2013-03-05 22:13:04 +00003570 assert(VT == MVT::i64);
3571 return MVT::f64;
3572 }
3573
3574 return VT;
3575}
3576
Akira Hatanakaeb98ae42012-10-27 00:10:18 +00003577void MipsTargetLowering::
3578copyByValRegs(SDValue Chain, DebugLoc DL, std::vector<SDValue> &OutChains,
3579 SelectionDAG &DAG, const ISD::ArgFlagsTy &Flags,
3580 SmallVectorImpl<SDValue> &InVals, const Argument *FuncArg,
3581 const MipsCC &CC, const ByValArgInfo &ByVal) const {
3582 MachineFunction &MF = DAG.getMachineFunction();
3583 MachineFrameInfo *MFI = MF.getFrameInfo();
3584 unsigned RegAreaSize = ByVal.NumRegs * CC.regSize();
3585 unsigned FrameObjSize = std::max(Flags.getByValSize(), RegAreaSize);
3586 int FrameObjOffset;
3587
3588 if (RegAreaSize)
3589 FrameObjOffset = (int)CC.reservedArgArea() -
3590 (int)((CC.numIntArgRegs() - ByVal.FirstIdx) * CC.regSize());
3591 else
3592 FrameObjOffset = ByVal.Address;
3593
3594 // Create frame object.
3595 EVT PtrTy = getPointerTy();
3596 int FI = MFI->CreateFixedObject(FrameObjSize, FrameObjOffset, true);
3597 SDValue FIN = DAG.getFrameIndex(FI, PtrTy);
3598 InVals.push_back(FIN);
3599
3600 if (!ByVal.NumRegs)
3601 return;
3602
3603 // Copy arg registers.
Patrik Hagglunda61b17c2012-12-13 06:34:11 +00003604 MVT RegTy = MVT::getIntegerVT(CC.regSize() * 8);
Akira Hatanakaeb98ae42012-10-27 00:10:18 +00003605 const TargetRegisterClass *RC = getRegClassFor(RegTy);
3606
3607 for (unsigned I = 0; I < ByVal.NumRegs; ++I) {
3608 unsigned ArgReg = CC.intArgRegs()[ByVal.FirstIdx + I];
Akira Hatanakaf635ef42013-03-12 00:16:36 +00003609 unsigned VReg = addLiveIn(MF, ArgReg, RC);
Akira Hatanakaeb98ae42012-10-27 00:10:18 +00003610 unsigned Offset = I * CC.regSize();
3611 SDValue StorePtr = DAG.getNode(ISD::ADD, DL, PtrTy, FIN,
3612 DAG.getConstant(Offset, PtrTy));
3613 SDValue Store = DAG.getStore(Chain, DL, DAG.getRegister(VReg, RegTy),
3614 StorePtr, MachinePointerInfo(FuncArg, Offset),
3615 false, false, 0);
3616 OutChains.push_back(Store);
3617 }
3618}
Akira Hatanakadb40ede2012-10-27 00:16:36 +00003619
3620// Copy byVal arg to registers and stack.
3621void MipsTargetLowering::
3622passByValArg(SDValue Chain, DebugLoc DL,
Akira Hatanakabf6a77b2013-01-22 20:05:56 +00003623 std::deque< std::pair<unsigned, SDValue> > &RegsToPass,
Akira Hatanakadb40ede2012-10-27 00:16:36 +00003624 SmallVector<SDValue, 8> &MemOpChains, SDValue StackPtr,
3625 MachineFrameInfo *MFI, SelectionDAG &DAG, SDValue Arg,
3626 const MipsCC &CC, const ByValArgInfo &ByVal,
3627 const ISD::ArgFlagsTy &Flags, bool isLittle) const {
3628 unsigned ByValSize = Flags.getByValSize();
3629 unsigned Offset = 0; // Offset in # of bytes from the beginning of struct.
3630 unsigned RegSize = CC.regSize();
3631 unsigned Alignment = std::min(Flags.getByValAlign(), RegSize);
3632 EVT PtrTy = getPointerTy(), RegTy = MVT::getIntegerVT(RegSize * 8);
3633
3634 if (ByVal.NumRegs) {
3635 const uint16_t *ArgRegs = CC.intArgRegs();
3636 bool LeftoverBytes = (ByVal.NumRegs * RegSize > ByValSize);
3637 unsigned I = 0;
3638
3639 // Copy words to registers.
3640 for (; I < ByVal.NumRegs - LeftoverBytes; ++I, Offset += RegSize) {
3641 SDValue LoadPtr = DAG.getNode(ISD::ADD, DL, PtrTy, Arg,
3642 DAG.getConstant(Offset, PtrTy));
3643 SDValue LoadVal = DAG.getLoad(RegTy, DL, Chain, LoadPtr,
3644 MachinePointerInfo(), false, false, false,
3645 Alignment);
3646 MemOpChains.push_back(LoadVal.getValue(1));
3647 unsigned ArgReg = ArgRegs[ByVal.FirstIdx + I];
3648 RegsToPass.push_back(std::make_pair(ArgReg, LoadVal));
3649 }
3650
3651 // Return if the struct has been fully copied.
3652 if (ByValSize == Offset)
3653 return;
3654
3655 // Copy the remainder of the byval argument with sub-word loads and shifts.
3656 if (LeftoverBytes) {
3657 assert((ByValSize > Offset) && (ByValSize < Offset + RegSize) &&
3658 "Size of the remainder should be smaller than RegSize.");
3659 SDValue Val;
3660
3661 for (unsigned LoadSize = RegSize / 2, TotalSizeLoaded = 0;
3662 Offset < ByValSize; LoadSize /= 2) {
3663 unsigned RemSize = ByValSize - Offset;
3664
3665 if (RemSize < LoadSize)
3666 continue;
3667
3668 // Load subword.
3669 SDValue LoadPtr = DAG.getNode(ISD::ADD, DL, PtrTy, Arg,
3670 DAG.getConstant(Offset, PtrTy));
3671 SDValue LoadVal =
3672 DAG.getExtLoad(ISD::ZEXTLOAD, DL, RegTy, Chain, LoadPtr,
3673 MachinePointerInfo(), MVT::getIntegerVT(LoadSize * 8),
3674 false, false, Alignment);
3675 MemOpChains.push_back(LoadVal.getValue(1));
3676
3677 // Shift the loaded value.
3678 unsigned Shamt;
3679
3680 if (isLittle)
3681 Shamt = TotalSizeLoaded;
3682 else
3683 Shamt = (RegSize - (TotalSizeLoaded + LoadSize)) * 8;
3684
3685 SDValue Shift = DAG.getNode(ISD::SHL, DL, RegTy, LoadVal,
3686 DAG.getConstant(Shamt, MVT::i32));
3687
3688 if (Val.getNode())
3689 Val = DAG.getNode(ISD::OR, DL, RegTy, Val, Shift);
3690 else
3691 Val = Shift;
3692
3693 Offset += LoadSize;
3694 TotalSizeLoaded += LoadSize;
3695 Alignment = std::min(Alignment, LoadSize);
3696 }
3697
3698 unsigned ArgReg = ArgRegs[ByVal.FirstIdx + I];
3699 RegsToPass.push_back(std::make_pair(ArgReg, Val));
3700 return;
3701 }
3702 }
3703
3704 // Copy remainder of byval arg to it with memcpy.
3705 unsigned MemCpySize = ByValSize - Offset;
3706 SDValue Src = DAG.getNode(ISD::ADD, DL, PtrTy, Arg,
3707 DAG.getConstant(Offset, PtrTy));
3708 SDValue Dst = DAG.getNode(ISD::ADD, DL, PtrTy, StackPtr,
3709 DAG.getIntPtrConstant(ByVal.Address));
3710 Chain = DAG.getMemcpy(Chain, DL, Dst, Src,
3711 DAG.getConstant(MemCpySize, PtrTy), Alignment,
3712 /*isVolatile=*/false, /*AlwaysInline=*/false,
3713 MachinePointerInfo(0), MachinePointerInfo(0));
3714 MemOpChains.push_back(Chain);
3715}
Akira Hatanakaf0848472012-10-27 00:21:13 +00003716
3717void
3718MipsTargetLowering::writeVarArgRegs(std::vector<SDValue> &OutChains,
3719 const MipsCC &CC, SDValue Chain,
3720 DebugLoc DL, SelectionDAG &DAG) const {
3721 unsigned NumRegs = CC.numIntArgRegs();
3722 const uint16_t *ArgRegs = CC.intArgRegs();
3723 const CCState &CCInfo = CC.getCCInfo();
3724 unsigned Idx = CCInfo.getFirstUnallocated(ArgRegs, NumRegs);
3725 unsigned RegSize = CC.regSize();
Patrik Hagglunda61b17c2012-12-13 06:34:11 +00003726 MVT RegTy = MVT::getIntegerVT(RegSize * 8);
Akira Hatanakaf0848472012-10-27 00:21:13 +00003727 const TargetRegisterClass *RC = getRegClassFor(RegTy);
3728 MachineFunction &MF = DAG.getMachineFunction();
3729 MachineFrameInfo *MFI = MF.getFrameInfo();
3730 MipsFunctionInfo *MipsFI = MF.getInfo<MipsFunctionInfo>();
3731
3732 // Offset of the first variable argument from stack pointer.
3733 int VaArgOffset;
3734
3735 if (NumRegs == Idx)
3736 VaArgOffset = RoundUpToAlignment(CCInfo.getNextStackOffset(), RegSize);
3737 else
3738 VaArgOffset =
3739 (int)CC.reservedArgArea() - (int)(RegSize * (NumRegs - Idx));
3740
3741 // Record the frame index of the first variable argument
3742 // which is a value necessary to VASTART.
3743 int FI = MFI->CreateFixedObject(RegSize, VaArgOffset, true);
3744 MipsFI->setVarArgsFrameIndex(FI);
3745
3746 // Copy the integer registers that have not been used for argument passing
3747 // to the argument register save area. For O32, the save area is allocated
3748 // in the caller's stack frame, while for N32/64, it is allocated in the
3749 // callee's stack frame.
3750 for (unsigned I = Idx; I < NumRegs; ++I, VaArgOffset += RegSize) {
Akira Hatanakaf635ef42013-03-12 00:16:36 +00003751 unsigned Reg = addLiveIn(MF, ArgRegs[I], RC);
Akira Hatanakaf0848472012-10-27 00:21:13 +00003752 SDValue ArgValue = DAG.getCopyFromReg(Chain, DL, Reg, RegTy);
3753 FI = MFI->CreateFixedObject(RegSize, VaArgOffset, true);
3754 SDValue PtrOff = DAG.getFrameIndex(FI, getPointerTy());
3755 SDValue Store = DAG.getStore(Chain, DL, ArgValue, PtrOff,
3756 MachinePointerInfo(), false, false, 0);
3757 cast<StoreSDNode>(Store.getNode())->getMemOperand()->setValue(0);
3758 OutChains.push_back(Store);
3759 }
3760}