blob: 44474fe2336d86abb867089443b1d8b71798129d [file] [log] [blame]
Evan Chenga8e29892007-01-19 07:51:42 +00001//===- ARMInstrInfo.td - Target Description for ARM Target -*- tablegen -*-===//
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00006// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the ARM instructions in TableGen format.
11//
12//===----------------------------------------------------------------------===//
13
Evan Chenga8e29892007-01-19 07:51:42 +000014//===----------------------------------------------------------------------===//
15// ARM specific DAG Nodes.
16//
Rafael Espindola7cca7c52006-09-11 17:25:40 +000017
Evan Chenga8e29892007-01-19 07:51:42 +000018// Type profiles.
Bill Wendlingc69107c2007-11-13 09:19:02 +000019def SDT_ARMCallSeqStart : SDCallSeqStart<[ SDTCisVT<0, i32> ]>;
20def SDT_ARMCallSeqEnd : SDCallSeqEnd<[ SDTCisVT<0, i32>, SDTCisVT<1, i32> ]>;
Rafael Espindola6e8c6492006-11-08 17:07:32 +000021
Evan Chenga8e29892007-01-19 07:51:42 +000022def SDT_ARMSaveCallPC : SDTypeProfile<0, 1, []>;
Rafael Espindola32bd5f42006-10-17 18:04:53 +000023
Chris Lattnerd10a53d2010-03-08 18:51:21 +000024def SDT_ARMcall : SDTypeProfile<0, -1, [SDTCisPtrTy<0>]>;
Rafael Espindola7cca7c52006-09-11 17:25:40 +000025
Evan Chenga8e29892007-01-19 07:51:42 +000026def SDT_ARMCMov : SDTypeProfile<1, 3,
27 [SDTCisSameAs<0, 1>, SDTCisSameAs<0, 2>,
28 SDTCisVT<3, i32>]>;
Rafael Espindola6e8c6492006-11-08 17:07:32 +000029
Evan Chenga8e29892007-01-19 07:51:42 +000030def SDT_ARMBrcond : SDTypeProfile<0, 2,
31 [SDTCisVT<0, OtherVT>, SDTCisVT<1, i32>]>;
32
33def SDT_ARMBrJT : SDTypeProfile<0, 3,
34 [SDTCisPtrTy<0>, SDTCisVT<1, i32>,
35 SDTCisVT<2, i32>]>;
36
Evan Cheng5657c012009-07-29 02:18:14 +000037def SDT_ARMBr2JT : SDTypeProfile<0, 4,
38 [SDTCisPtrTy<0>, SDTCisVT<1, i32>,
39 SDTCisVT<2, i32>, SDTCisVT<3, i32>]>;
40
Evan Cheng218977b2010-07-13 19:27:42 +000041def SDT_ARMBCC_i64 : SDTypeProfile<0, 6,
42 [SDTCisVT<0, i32>,
43 SDTCisVT<1, i32>, SDTCisVT<2, i32>,
44 SDTCisVT<3, i32>, SDTCisVT<4, i32>,
45 SDTCisVT<5, OtherVT>]>;
46
Bill Wendlingac3b9352010-08-29 03:02:28 +000047def SDT_ARMAnd : SDTypeProfile<1, 2,
48 [SDTCisVT<0, i32>, SDTCisVT<1, i32>,
49 SDTCisVT<2, i32>]>;
50
Evan Chenga8e29892007-01-19 07:51:42 +000051def SDT_ARMCmp : SDTypeProfile<0, 2, [SDTCisSameAs<0, 1>]>;
52
53def SDT_ARMPICAdd : SDTypeProfile<1, 2, [SDTCisSameAs<0, 1>,
54 SDTCisPtrTy<1>, SDTCisVT<2, i32>]>;
55
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +000056def SDT_ARMThreadPointer : SDTypeProfile<1, 0, [SDTCisPtrTy<0>]>;
Jim Grosbacha87ded22010-02-08 23:22:00 +000057def SDT_ARMEH_SJLJ_Setjmp : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisPtrTy<1>,
58 SDTCisInt<2>]>;
Jim Grosbach5eb19512010-05-22 01:06:18 +000059def SDT_ARMEH_SJLJ_Longjmp: SDTypeProfile<0, 2, [SDTCisPtrTy<0>, SDTCisInt<1>]>;
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +000060
Bill Wendlingf05b1dc2011-04-05 01:37:43 +000061def SDT_ARMEH_SJLJ_DispatchSetup: SDTypeProfile<0, 0, []>;
Jim Grosbache4ad3872010-10-19 23:27:08 +000062
Bob Wilsonf74a4292010-10-30 00:54:37 +000063def SDT_ARMMEMBARRIER : SDTypeProfile<0, 1, [SDTCisInt<0>]>;
Jim Grosbach3728e962009-12-10 00:11:09 +000064
Dale Johannesen51e28e62010-06-03 21:09:53 +000065def SDT_ARMTCRET : SDTypeProfile<0, 1, [SDTCisPtrTy<0>]>;
66
Jim Grosbach469bbdb2010-07-16 23:05:05 +000067def SDT_ARMBFI : SDTypeProfile<1, 3, [SDTCisVT<0, i32>, SDTCisVT<1, i32>,
68 SDTCisVT<2, i32>, SDTCisVT<3, i32>]>;
69
Evan Chenga8e29892007-01-19 07:51:42 +000070// Node definitions.
71def ARMWrapper : SDNode<"ARMISD::Wrapper", SDTIntUnaryOp>;
Evan Cheng53519f02011-01-21 18:55:51 +000072def ARMWrapperDYN : SDNode<"ARMISD::WrapperDYN", SDTIntUnaryOp>;
Evan Cheng9fe20092011-01-20 08:34:58 +000073def ARMWrapperPIC : SDNode<"ARMISD::WrapperPIC", SDTIntUnaryOp>;
Evan Cheng53519f02011-01-21 18:55:51 +000074def ARMWrapperJT : SDNode<"ARMISD::WrapperJT", SDTIntBinOp>;
Evan Chenga8e29892007-01-19 07:51:42 +000075
Bill Wendlingc69107c2007-11-13 09:19:02 +000076def ARMcallseq_start : SDNode<"ISD::CALLSEQ_START", SDT_ARMCallSeqStart,
Chris Lattner036609b2010-12-23 18:28:41 +000077 [SDNPHasChain, SDNPOutGlue]>;
Bill Wendlingc69107c2007-11-13 09:19:02 +000078def ARMcallseq_end : SDNode<"ISD::CALLSEQ_END", SDT_ARMCallSeqEnd,
Chris Lattner036609b2010-12-23 18:28:41 +000079 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue]>;
Evan Chenga8e29892007-01-19 07:51:42 +000080
81def ARMcall : SDNode<"ARMISD::CALL", SDT_ARMcall,
Chris Lattner036609b2010-12-23 18:28:41 +000082 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue,
Chris Lattner60e9eac2010-03-19 05:33:51 +000083 SDNPVariadic]>;
Evan Cheng277f0742007-06-19 21:05:09 +000084def ARMcall_pred : SDNode<"ARMISD::CALL_PRED", SDT_ARMcall,
Chris Lattner036609b2010-12-23 18:28:41 +000085 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue,
Chris Lattner60e9eac2010-03-19 05:33:51 +000086 SDNPVariadic]>;
Evan Chenga8e29892007-01-19 07:51:42 +000087def ARMcall_nolink : SDNode<"ARMISD::CALL_NOLINK", SDT_ARMcall,
Chris Lattner036609b2010-12-23 18:28:41 +000088 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue,
Chris Lattner60e9eac2010-03-19 05:33:51 +000089 SDNPVariadic]>;
Evan Chenga8e29892007-01-19 07:51:42 +000090
Chris Lattner48be23c2008-01-15 22:02:54 +000091def ARMretflag : SDNode<"ARMISD::RET_FLAG", SDTNone,
Chris Lattner036609b2010-12-23 18:28:41 +000092 [SDNPHasChain, SDNPOptInGlue]>;
Evan Chenga8e29892007-01-19 07:51:42 +000093
94def ARMcmov : SDNode<"ARMISD::CMOV", SDT_ARMCMov,
Chris Lattner036609b2010-12-23 18:28:41 +000095 [SDNPInGlue]>;
Evan Chenga8e29892007-01-19 07:51:42 +000096
97def ARMbrcond : SDNode<"ARMISD::BRCOND", SDT_ARMBrcond,
Chris Lattner036609b2010-12-23 18:28:41 +000098 [SDNPHasChain, SDNPInGlue, SDNPOutGlue]>;
Evan Chenga8e29892007-01-19 07:51:42 +000099
100def ARMbrjt : SDNode<"ARMISD::BR_JT", SDT_ARMBrJT,
101 [SDNPHasChain]>;
Evan Cheng5657c012009-07-29 02:18:14 +0000102def ARMbr2jt : SDNode<"ARMISD::BR2_JT", SDT_ARMBr2JT,
103 [SDNPHasChain]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000104
Evan Cheng218977b2010-07-13 19:27:42 +0000105def ARMBcci64 : SDNode<"ARMISD::BCC_i64", SDT_ARMBCC_i64,
106 [SDNPHasChain]>;
107
Evan Chenga8e29892007-01-19 07:51:42 +0000108def ARMcmp : SDNode<"ARMISD::CMP", SDT_ARMCmp,
Chris Lattner036609b2010-12-23 18:28:41 +0000109 [SDNPOutGlue]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000110
David Goodwinc0309b42009-06-29 15:33:01 +0000111def ARMcmpZ : SDNode<"ARMISD::CMPZ", SDT_ARMCmp,
Chris Lattner036609b2010-12-23 18:28:41 +0000112 [SDNPOutGlue, SDNPCommutative]>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +0000113
Evan Chenga8e29892007-01-19 07:51:42 +0000114def ARMpic_add : SDNode<"ARMISD::PIC_ADD", SDT_ARMPICAdd>;
115
Chris Lattner036609b2010-12-23 18:28:41 +0000116def ARMsrl_flag : SDNode<"ARMISD::SRL_FLAG", SDTIntUnaryOp, [SDNPOutGlue]>;
117def ARMsra_flag : SDNode<"ARMISD::SRA_FLAG", SDTIntUnaryOp, [SDNPOutGlue]>;
118def ARMrrx : SDNode<"ARMISD::RRX" , SDTIntUnaryOp, [SDNPInGlue ]>;
Rafael Espindola32bd5f42006-10-17 18:04:53 +0000119
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000120def ARMthread_pointer: SDNode<"ARMISD::THREAD_POINTER", SDT_ARMThreadPointer>;
Jim Grosbach23ff7cf2010-05-26 20:22:18 +0000121def ARMeh_sjlj_setjmp: SDNode<"ARMISD::EH_SJLJ_SETJMP",
122 SDT_ARMEH_SJLJ_Setjmp, [SDNPHasChain]>;
Jim Grosbach5eb19512010-05-22 01:06:18 +0000123def ARMeh_sjlj_longjmp: SDNode<"ARMISD::EH_SJLJ_LONGJMP",
Jim Grosbache4ad3872010-10-19 23:27:08 +0000124 SDT_ARMEH_SJLJ_Longjmp, [SDNPHasChain]>;
125def ARMeh_sjlj_dispatchsetup: SDNode<"ARMISD::EH_SJLJ_DISPATCHSETUP",
126 SDT_ARMEH_SJLJ_DispatchSetup, [SDNPHasChain]>;
127
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000128
Evan Cheng11db0682010-08-11 06:22:01 +0000129def ARMMemBarrier : SDNode<"ARMISD::MEMBARRIER", SDT_ARMMEMBARRIER,
130 [SDNPHasChain]>;
Bob Wilsonf74a4292010-10-30 00:54:37 +0000131def ARMMemBarrierMCR : SDNode<"ARMISD::MEMBARRIER_MCR", SDT_ARMMEMBARRIER,
Evan Cheng11db0682010-08-11 06:22:01 +0000132 [SDNPHasChain]>;
Evan Cheng416941d2010-11-04 05:19:35 +0000133def ARMPreload : SDNode<"ARMISD::PRELOAD", SDTPrefetch,
Evan Chengdfed19f2010-11-03 06:34:55 +0000134 [SDNPHasChain, SDNPMayLoad, SDNPMayStore]>;
Jim Grosbach3728e962009-12-10 00:11:09 +0000135
Evan Chengf609bb82010-01-19 00:44:15 +0000136def ARMrbit : SDNode<"ARMISD::RBIT", SDTIntUnaryOp>;
137
Jim Grosbacha9a968d2010-10-22 23:48:29 +0000138def ARMtcret : SDNode<"ARMISD::TC_RETURN", SDT_ARMTCRET,
Chris Lattner036609b2010-12-23 18:28:41 +0000139 [SDNPHasChain, SDNPOptInGlue, SDNPVariadic]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +0000140
Jim Grosbach469bbdb2010-07-16 23:05:05 +0000141
142def ARMbfi : SDNode<"ARMISD::BFI", SDT_ARMBFI>;
143
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000144//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +0000145// ARM Instruction Predicate Definitions.
146//
Jim Grosbach833c93c2010-11-01 16:59:54 +0000147def HasV4T : Predicate<"Subtarget->hasV4TOps()">, AssemblerPredicate;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000148def NoV4T : Predicate<"!Subtarget->hasV4TOps()">;
149def HasV5T : Predicate<"Subtarget->hasV5TOps()">;
Jim Grosbach833c93c2010-11-01 16:59:54 +0000150def HasV5TE : Predicate<"Subtarget->hasV5TEOps()">, AssemblerPredicate;
151def HasV6 : Predicate<"Subtarget->hasV6Ops()">, AssemblerPredicate;
Anton Korobeynikov4d728602011-01-01 20:38:38 +0000152def NoV6 : Predicate<"!Subtarget->hasV6Ops()">;
Jim Grosbach833c93c2010-11-01 16:59:54 +0000153def HasV6T2 : Predicate<"Subtarget->hasV6T2Ops()">, AssemblerPredicate;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000154def NoV6T2 : Predicate<"!Subtarget->hasV6T2Ops()">;
Jim Grosbach833c93c2010-11-01 16:59:54 +0000155def HasV7 : Predicate<"Subtarget->hasV7Ops()">, AssemblerPredicate;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000156def NoVFP : Predicate<"!Subtarget->hasVFP2()">;
Jim Grosbach833c93c2010-11-01 16:59:54 +0000157def HasVFP2 : Predicate<"Subtarget->hasVFP2()">, AssemblerPredicate;
158def HasVFP3 : Predicate<"Subtarget->hasVFP3()">, AssemblerPredicate;
159def HasNEON : Predicate<"Subtarget->hasNEON()">, AssemblerPredicate;
Bob Wilson04063562010-12-15 22:14:12 +0000160def HasFP16 : Predicate<"Subtarget->hasFP16()">, AssemblerPredicate;
Jim Grosbach833c93c2010-11-01 16:59:54 +0000161def HasDivide : Predicate<"Subtarget->hasDivide()">, AssemblerPredicate;
162def HasT2ExtractPack : Predicate<"Subtarget->hasT2ExtractPack()">,
163 AssemblerPredicate;
164def HasDB : Predicate<"Subtarget->hasDataBarrier()">,
165 AssemblerPredicate;
Evan Chengdfed19f2010-11-03 06:34:55 +0000166def HasMP : Predicate<"Subtarget->hasMPExtension()">,
167 AssemblerPredicate;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000168def UseNEONForFP : Predicate<"Subtarget->useNEONForSinglePrecisionFP()">;
David Goodwin42a83f22009-08-04 17:53:06 +0000169def DontUseNEONForFP : Predicate<"!Subtarget->useNEONForSinglePrecisionFP()">;
Jim Grosbach833c93c2010-11-01 16:59:54 +0000170def IsThumb : Predicate<"Subtarget->isThumb()">, AssemblerPredicate;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000171def IsThumb1Only : Predicate<"Subtarget->isThumb1Only()">;
Jim Grosbach833c93c2010-11-01 16:59:54 +0000172def IsThumb2 : Predicate<"Subtarget->isThumb2()">, AssemblerPredicate;
173def IsARM : Predicate<"!Subtarget->isThumb()">, AssemblerPredicate;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000174def IsDarwin : Predicate<"Subtarget->isTargetDarwin()">;
175def IsNotDarwin : Predicate<"!Subtarget->isTargetDarwin()">;
Evan Chenga8e29892007-01-19 07:51:42 +0000176
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000177// FIXME: Eventually this will be just "hasV6T2Ops".
Bill Wendling10ce7f32010-08-29 11:31:07 +0000178def UseMovt : Predicate<"Subtarget->useMovt()">;
179def DontUseMovt : Predicate<"!Subtarget->useMovt()">;
Evan Cheng48575f62010-12-05 22:04:16 +0000180def UseFPVMLx : Predicate<"Subtarget->useFPVMLx()">;
Jim Grosbach26767372010-03-24 22:31:46 +0000181
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000182//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +0000183// ARM Flag Definitions.
184
185class RegConstraint<string C> {
186 string Constraints = C;
187}
188
189//===----------------------------------------------------------------------===//
190// ARM specific transformation functions and pattern fragments.
191//
192
Evan Chenga8e29892007-01-19 07:51:42 +0000193// so_imm_neg_XFORM - Return a so_imm value packed into the format described for
194// so_imm_neg def below.
195def so_imm_neg_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000196 return CurDAG->getTargetConstant(-(int)N->getZExtValue(), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000197}]>;
198
199// so_imm_not_XFORM - Return a so_imm value packed into the format described for
200// so_imm_not def below.
201def so_imm_not_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000202 return CurDAG->getTargetConstant(~(int)N->getZExtValue(), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000203}]>;
204
Evan Chenga8e29892007-01-19 07:51:42 +0000205/// imm1_15 predicate - True if the 32-bit immediate is in the range [1,15].
206def imm1_15 : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000207 return (int32_t)N->getZExtValue() >= 1 && (int32_t)N->getZExtValue() < 16;
Evan Chenga8e29892007-01-19 07:51:42 +0000208}]>;
209
210/// imm16_31 predicate - True if the 32-bit immediate is in the range [16,31].
211def imm16_31 : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000212 return (int32_t)N->getZExtValue() >= 16 && (int32_t)N->getZExtValue() < 32;
Evan Chenga8e29892007-01-19 07:51:42 +0000213}]>;
214
Jim Grosbach64171712010-02-16 21:07:46 +0000215def so_imm_neg :
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000216 PatLeaf<(imm), [{
Evan Cheng875a6ac2010-11-12 22:42:47 +0000217 return ARM_AM::getSOImmVal(-(uint32_t)N->getZExtValue()) != -1;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000218 }], so_imm_neg_XFORM>;
Evan Chenga8e29892007-01-19 07:51:42 +0000219
Evan Chenga2515702007-03-19 07:09:02 +0000220def so_imm_not :
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000221 PatLeaf<(imm), [{
Evan Cheng875a6ac2010-11-12 22:42:47 +0000222 return ARM_AM::getSOImmVal(~(uint32_t)N->getZExtValue()) != -1;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000223 }], so_imm_not_XFORM>;
Evan Chenga8e29892007-01-19 07:51:42 +0000224
225// sext_16_node predicate - True if the SDNode is sign-extended 16 or more bits.
226def sext_16_node : PatLeaf<(i32 GPR:$a), [{
Dan Gohman475871a2008-07-27 21:46:04 +0000227 return CurDAG->ComputeNumSignBits(SDValue(N,0)) >= 17;
Evan Chenga8e29892007-01-19 07:51:42 +0000228}]>;
229
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000230/// Split a 32-bit immediate into two 16 bit parts.
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000231def hi16 : SDNodeXForm<imm, [{
232 return CurDAG->getTargetConstant((uint32_t)N->getZExtValue() >> 16, MVT::i32);
233}]>;
234
235def lo16AllZero : PatLeaf<(i32 imm), [{
236 // Returns true if all low 16-bits are 0.
237 return (((uint32_t)N->getZExtValue()) & 0xFFFFUL) == 0;
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000238}], hi16>;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000239
Jim Grosbach64171712010-02-16 21:07:46 +0000240/// imm0_65535 predicate - True if the 32-bit immediate is in the range
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000241/// [0.65535].
242def imm0_65535 : PatLeaf<(i32 imm), [{
243 return (uint32_t)N->getZExtValue() < 65536;
244}]>;
245
Evan Cheng37f25d92008-08-28 23:39:26 +0000246class BinOpFrag<dag res> : PatFrag<(ops node:$LHS, node:$RHS), res>;
247class UnOpFrag <dag res> : PatFrag<(ops node:$Src), res>;
Evan Chenga8e29892007-01-19 07:51:42 +0000248
Jim Grosbach0a145f32010-02-16 20:17:57 +0000249/// adde and sube predicates - True based on whether the carry flag output
250/// will be needed or not.
251def adde_dead_carry :
252 PatFrag<(ops node:$LHS, node:$RHS), (adde node:$LHS, node:$RHS),
253 [{return !N->hasAnyUseOfValue(1);}]>;
254def sube_dead_carry :
255 PatFrag<(ops node:$LHS, node:$RHS), (sube node:$LHS, node:$RHS),
256 [{return !N->hasAnyUseOfValue(1);}]>;
257def adde_live_carry :
258 PatFrag<(ops node:$LHS, node:$RHS), (adde node:$LHS, node:$RHS),
259 [{return N->hasAnyUseOfValue(1);}]>;
260def sube_live_carry :
261 PatFrag<(ops node:$LHS, node:$RHS), (sube node:$LHS, node:$RHS),
262 [{return N->hasAnyUseOfValue(1);}]>;
263
Evan Chengc4af4632010-11-17 20:13:28 +0000264// An 'and' node with a single use.
265def and_su : PatFrag<(ops node:$lhs, node:$rhs), (and node:$lhs, node:$rhs), [{
266 return N->hasOneUse();
267}]>;
268
269// An 'xor' node with a single use.
270def xor_su : PatFrag<(ops node:$lhs, node:$rhs), (xor node:$lhs, node:$rhs), [{
271 return N->hasOneUse();
272}]>;
273
Evan Cheng48575f62010-12-05 22:04:16 +0000274// An 'fmul' node with a single use.
275def fmul_su : PatFrag<(ops node:$lhs, node:$rhs), (fmul node:$lhs, node:$rhs),[{
276 return N->hasOneUse();
277}]>;
278
279// An 'fadd' node which checks for single non-hazardous use.
280def fadd_mlx : PatFrag<(ops node:$lhs, node:$rhs),(fadd node:$lhs, node:$rhs),[{
281 return hasNoVMLxHazardUse(N);
282}]>;
283
284// An 'fsub' node which checks for single non-hazardous use.
285def fsub_mlx : PatFrag<(ops node:$lhs, node:$rhs),(fsub node:$lhs, node:$rhs),[{
286 return hasNoVMLxHazardUse(N);
287}]>;
288
Evan Chenga8e29892007-01-19 07:51:42 +0000289//===----------------------------------------------------------------------===//
290// Operand Definitions.
291//
292
293// Branch target.
Jason W Kim685c3502011-02-04 19:47:15 +0000294// FIXME: rename brtarget to t2_brtarget
Jim Grosbachc466b932010-11-11 18:04:49 +0000295def brtarget : Operand<OtherVT> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000296 let EncoderMethod = "getBranchTargetOpValue";
Jim Grosbachc466b932010-11-11 18:04:49 +0000297}
Evan Chenga8e29892007-01-19 07:51:42 +0000298
Jason W Kim685c3502011-02-04 19:47:15 +0000299// FIXME: get rid of this one?
Owen Andersonc2666002010-12-13 19:31:11 +0000300def uncondbrtarget : Operand<OtherVT> {
301 let EncoderMethod = "getUnconditionalBranchTargetOpValue";
302}
303
Jason W Kim685c3502011-02-04 19:47:15 +0000304// Branch target for ARM. Handles conditional/unconditional
305def br_target : Operand<OtherVT> {
306 let EncoderMethod = "getARMBranchTargetOpValue";
307}
308
Jim Grosbachd1d5a392010-11-11 20:05:40 +0000309// Call target.
Jason W Kim685c3502011-02-04 19:47:15 +0000310// FIXME: rename bltarget to t2_bl_target?
Jim Grosbachd1d5a392010-11-11 20:05:40 +0000311def bltarget : Operand<i32> {
312 // Encoded the same as branch targets.
Chris Lattner2ac19022010-11-15 05:19:05 +0000313 let EncoderMethod = "getBranchTargetOpValue";
Jim Grosbachd1d5a392010-11-11 20:05:40 +0000314}
315
Jason W Kim685c3502011-02-04 19:47:15 +0000316// Call target for ARM. Handles conditional/unconditional
317// FIXME: rename bl_target to t2_bltarget?
318def bl_target : Operand<i32> {
319 // Encoded the same as branch targets.
320 let EncoderMethod = "getARMBranchTargetOpValue";
321}
322
323
Evan Chenga8e29892007-01-19 07:51:42 +0000324// A list of registers separated by comma. Used by load/store multiple.
Bill Wendling59914872010-11-08 00:39:58 +0000325def RegListAsmOperand : AsmOperandClass {
326 let Name = "RegList";
327 let SuperClasses = [];
328}
329
Bill Wendling0f630752010-11-17 04:32:08 +0000330def DPRRegListAsmOperand : AsmOperandClass {
331 let Name = "DPRRegList";
332 let SuperClasses = [];
333}
334
335def SPRRegListAsmOperand : AsmOperandClass {
336 let Name = "SPRRegList";
337 let SuperClasses = [];
338}
339
Bill Wendling04863d02010-11-13 10:40:19 +0000340def reglist : Operand<i32> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000341 let EncoderMethod = "getRegisterListOpValue";
Bill Wendling04863d02010-11-13 10:40:19 +0000342 let ParserMatchClass = RegListAsmOperand;
343 let PrintMethod = "printRegisterList";
344}
345
Bill Wendling0f630752010-11-17 04:32:08 +0000346def dpr_reglist : Operand<i32> {
347 let EncoderMethod = "getRegisterListOpValue";
348 let ParserMatchClass = DPRRegListAsmOperand;
349 let PrintMethod = "printRegisterList";
350}
351
352def spr_reglist : Operand<i32> {
353 let EncoderMethod = "getRegisterListOpValue";
354 let ParserMatchClass = SPRRegListAsmOperand;
355 let PrintMethod = "printRegisterList";
356}
357
Evan Chenga8e29892007-01-19 07:51:42 +0000358// An operand for the CONSTPOOL_ENTRY pseudo-instruction.
359def cpinst_operand : Operand<i32> {
360 let PrintMethod = "printCPInstOperand";
361}
362
Evan Chenga8e29892007-01-19 07:51:42 +0000363// Local PC labels.
364def pclabel : Operand<i32> {
365 let PrintMethod = "printPCLabel";
366}
367
Jim Grosbach5d14f9b2010-12-01 19:47:31 +0000368// ADR instruction labels.
369def adrlabel : Operand<i32> {
370 let EncoderMethod = "getAdrLabelOpValue";
371}
372
Owen Anderson498ec202010-10-27 22:49:00 +0000373def neon_vcvt_imm32 : Operand<i32> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000374 let EncoderMethod = "getNEONVcvtImm32OpValue";
Owen Anderson498ec202010-10-27 22:49:00 +0000375}
376
Jim Grosbachb35ad412010-10-13 19:56:10 +0000377// rot_imm: An integer that encodes a rotate amount. Must be 8, 16, or 24.
378def rot_imm : Operand<i32>, PatLeaf<(i32 imm), [{
Chris Lattner2ac19022010-11-15 05:19:05 +0000379 int32_t v = (int32_t)N->getZExtValue();
380 return v == 8 || v == 16 || v == 24; }]> {
381 let EncoderMethod = "getRotImmOpValue";
Jim Grosbachb35ad412010-10-13 19:56:10 +0000382}
383
Owen Anderson00828302011-03-18 22:50:18 +0000384def ShifterAsmOperand : AsmOperandClass {
385 let Name = "Shifter";
386 let SuperClasses = [];
387}
388
Bob Wilson22f5dc72010-08-16 18:27:34 +0000389// shift_imm: An integer that encodes a shift amount and the type of shift
390// (currently either asr or lsl) using the same encoding used for the
391// immediates in so_reg operands.
392def shift_imm : Operand<i32> {
393 let PrintMethod = "printShiftImmOperand";
Owen Anderson00828302011-03-18 22:50:18 +0000394 let ParserMatchClass = ShifterAsmOperand;
Bob Wilson22f5dc72010-08-16 18:27:34 +0000395}
396
Evan Chenga8e29892007-01-19 07:51:42 +0000397// shifter_operand operands: so_reg and so_imm.
398def so_reg : Operand<i32>, // reg reg imm
Bob Wilson226036e2010-03-20 22:13:40 +0000399 ComplexPattern<i32, 3, "SelectShifterOperandReg",
Evan Chenga8e29892007-01-19 07:51:42 +0000400 [shl,srl,sra,rotr]> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000401 let EncoderMethod = "getSORegOpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000402 let PrintMethod = "printSORegOperand";
Owen Anderson00828302011-03-18 22:50:18 +0000403 let MIOperandInfo = (ops GPR, GPR, shift_imm);
Evan Chenga8e29892007-01-19 07:51:42 +0000404}
Evan Chengf40deed2010-10-27 23:41:30 +0000405def shift_so_reg : Operand<i32>, // reg reg imm
406 ComplexPattern<i32, 3, "SelectShiftShifterOperandReg",
407 [shl,srl,sra,rotr]> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000408 let EncoderMethod = "getSORegOpValue";
Evan Chengf40deed2010-10-27 23:41:30 +0000409 let PrintMethod = "printSORegOperand";
Owen Anderson00828302011-03-18 22:50:18 +0000410 let MIOperandInfo = (ops GPR, GPR, shift_imm);
Evan Chengf40deed2010-10-27 23:41:30 +0000411}
Evan Chenga8e29892007-01-19 07:51:42 +0000412
413// so_imm - Match a 32-bit shifter_operand immediate operand, which is an
Bob Wilson09989942011-02-07 17:43:06 +0000414// 8-bit immediate rotated by an arbitrary number of bits.
Jakob Stoklund Olesen00d3dda2010-08-17 20:39:04 +0000415def so_imm : Operand<i32>, PatLeaf<(imm), [{ return Pred_so_imm(N); }]> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000416 let EncoderMethod = "getSOImmOpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000417 let PrintMethod = "printSOImmOperand";
418}
419
Evan Chengc70d1842007-03-20 08:11:30 +0000420// Break so_imm's up into two pieces. This handles immediates with up to 16
421// bits set in them. This uses so_imm2part to match and so_imm2part_[12] to
422// get the first/second pieces.
Evan Cheng11c11f82010-11-12 23:46:13 +0000423def so_imm2part : PatLeaf<(imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000424 return ARM_AM::isSOImmTwoPartVal((unsigned)N->getZExtValue());
Evan Cheng11c11f82010-11-12 23:46:13 +0000425}]>;
426
427/// arm_i32imm - True for +V6T2, or true only if so_imm2part is true.
428///
429def arm_i32imm : PatLeaf<(imm), [{
430 if (Subtarget->hasV6T2Ops())
431 return true;
432 return ARM_AM::isSOImmTwoPartVal((unsigned)N->getZExtValue());
433}]>;
Evan Chengc70d1842007-03-20 08:11:30 +0000434
Sandeep Patel47eedaa2009-10-13 18:59:48 +0000435/// imm0_31 predicate - True if the 32-bit immediate is in the range [0,31].
436def imm0_31 : Operand<i32>, PatLeaf<(imm), [{
437 return (int32_t)N->getZExtValue() < 32;
438}]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000439
Jim Grosbach8abe32a2010-10-15 17:15:16 +0000440/// imm0_31_m1 - Matches and prints like imm0_31, but encodes as 'value - 1'.
441def imm0_31_m1 : Operand<i32>, PatLeaf<(imm), [{
442 return (int32_t)N->getZExtValue() < 32;
443}]> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000444 let EncoderMethod = "getImmMinusOneOpValue";
Jim Grosbach8abe32a2010-10-15 17:15:16 +0000445}
446
Evan Cheng75972122011-01-13 07:58:56 +0000447// i32imm_hilo16 - For movt/movw - sets the MC Encoder method.
Jason W Kim837caa92010-11-18 23:37:15 +0000448// The imm is split into imm{15-12}, imm{11-0}
449//
Evan Cheng75972122011-01-13 07:58:56 +0000450def i32imm_hilo16 : Operand<i32> {
451 let EncoderMethod = "getHiLo16ImmOpValue";
Jason W Kim837caa92010-11-18 23:37:15 +0000452}
453
Evan Chenga9688c42010-12-11 04:11:38 +0000454/// bf_inv_mask_imm predicate - An AND mask to clear an arbitrary width bitfield
455/// e.g., 0xf000ffff
456def bf_inv_mask_imm : Operand<i32>,
457 PatLeaf<(imm), [{
458 return ARM::isBitFieldInvertedMask(N->getZExtValue());
459}] > {
460 let EncoderMethod = "getBitfieldInvertedMaskOpValue";
461 let PrintMethod = "printBitfieldInvMaskImmOperand";
462}
463
Bruno Cardoso Lopesa461d422011-01-18 20:45:56 +0000464/// lsb_pos_imm - position of the lsb bit, used by BFI4p and t2BFI4p
465def lsb_pos_imm : Operand<i32>, PatLeaf<(imm), [{
466 return isInt<5>(N->getSExtValue());
467}]>;
468
469/// width_imm - number of bits to be copied, used by BFI4p and t2BFI4p
470def width_imm : Operand<i32>, PatLeaf<(imm), [{
471 return N->getSExtValue() > 0 && N->getSExtValue() <= 32;
472}] > {
473 let EncoderMethod = "getMsbOpValue";
474}
475
Evan Chenga8e29892007-01-19 07:51:42 +0000476// Define ARM specific addressing modes.
477
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +0000478def MemMode2AsmOperand : AsmOperandClass {
479 let Name = "MemMode2";
480 let SuperClasses = [];
481 let ParserMethod = "tryParseMemMode2Operand";
482}
483
484def MemMode3AsmOperand : AsmOperandClass {
485 let Name = "MemMode3";
486 let SuperClasses = [];
487 let ParserMethod = "tryParseMemMode3Operand";
488}
Jim Grosbach3e556122010-10-26 22:37:02 +0000489
490// addrmode_imm12 := reg +/- imm12
Jim Grosbach82891622010-09-29 19:03:54 +0000491//
Jim Grosbach3e556122010-10-26 22:37:02 +0000492def addrmode_imm12 : Operand<i32>,
493 ComplexPattern<i32, 2, "SelectAddrModeImm12", []> {
Jim Grosbachab682a22010-10-28 18:34:10 +0000494 // 12-bit immediate operand. Note that instructions using this encode
495 // #0 and #-0 differently. We flag #-0 as the magic value INT32_MIN. All other
496 // immediate values are as normal.
Jim Grosbach3e556122010-10-26 22:37:02 +0000497
Chris Lattner2ac19022010-11-15 05:19:05 +0000498 let EncoderMethod = "getAddrModeImm12OpValue";
Jim Grosbach3e556122010-10-26 22:37:02 +0000499 let PrintMethod = "printAddrModeImm12Operand";
500 let MIOperandInfo = (ops GPR:$base, i32imm:$offsimm);
Jim Grosbach82891622010-09-29 19:03:54 +0000501}
Jim Grosbach3e556122010-10-26 22:37:02 +0000502// ldst_so_reg := reg +/- reg shop imm
Jim Grosbach82891622010-09-29 19:03:54 +0000503//
Jim Grosbach3e556122010-10-26 22:37:02 +0000504def ldst_so_reg : Operand<i32>,
505 ComplexPattern<i32, 3, "SelectLdStSOReg", []> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000506 let EncoderMethod = "getLdStSORegOpValue";
Jim Grosbach3e556122010-10-26 22:37:02 +0000507 // FIXME: Simplify the printer
Jim Grosbach82891622010-09-29 19:03:54 +0000508 let PrintMethod = "printAddrMode2Operand";
509 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
510}
511
Jim Grosbach3e556122010-10-26 22:37:02 +0000512// addrmode2 := reg +/- imm12
513// := reg +/- reg shop imm
Evan Chenga8e29892007-01-19 07:51:42 +0000514//
515def addrmode2 : Operand<i32>,
516 ComplexPattern<i32, 3, "SelectAddrMode2", []> {
Jim Grosbach683fc3e2010-12-10 20:53:44 +0000517 let EncoderMethod = "getAddrMode2OpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000518 let PrintMethod = "printAddrMode2Operand";
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +0000519 let ParserMatchClass = MemMode2AsmOperand;
Evan Chenga8e29892007-01-19 07:51:42 +0000520 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
521}
522
523def am2offset : Operand<i32>,
Chris Lattner52a261b2010-09-21 20:31:19 +0000524 ComplexPattern<i32, 2, "SelectAddrMode2Offset",
525 [], [SDNPWantRoot]> {
Jim Grosbach683fc3e2010-12-10 20:53:44 +0000526 let EncoderMethod = "getAddrMode2OffsetOpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000527 let PrintMethod = "printAddrMode2OffsetOperand";
528 let MIOperandInfo = (ops GPR, i32imm);
529}
530
531// addrmode3 := reg +/- reg
532// addrmode3 := reg +/- imm8
533//
534def addrmode3 : Operand<i32>,
535 ComplexPattern<i32, 3, "SelectAddrMode3", []> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000536 let EncoderMethod = "getAddrMode3OpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000537 let PrintMethod = "printAddrMode3Operand";
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +0000538 let ParserMatchClass = MemMode3AsmOperand;
Evan Chenga8e29892007-01-19 07:51:42 +0000539 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
540}
541
542def am3offset : Operand<i32>,
Chris Lattner52a261b2010-09-21 20:31:19 +0000543 ComplexPattern<i32, 2, "SelectAddrMode3Offset",
544 [], [SDNPWantRoot]> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000545 let EncoderMethod = "getAddrMode3OffsetOpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000546 let PrintMethod = "printAddrMode3OffsetOperand";
547 let MIOperandInfo = (ops GPR, i32imm);
548}
549
Jim Grosbache6913602010-11-03 01:01:43 +0000550// ldstm_mode := {ia, ib, da, db}
Evan Chenga8e29892007-01-19 07:51:42 +0000551//
Jim Grosbache6913602010-11-03 01:01:43 +0000552def ldstm_mode : OptionalDefOperand<OtherVT, (ops i32), (ops (i32 1))> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000553 let EncoderMethod = "getLdStmModeOpValue";
Jim Grosbache6913602010-11-03 01:01:43 +0000554 let PrintMethod = "printLdStmModeOperand";
Evan Chenga8e29892007-01-19 07:51:42 +0000555}
556
Bill Wendling59914872010-11-08 00:39:58 +0000557def MemMode5AsmOperand : AsmOperandClass {
Chris Lattner14b93852010-10-29 00:27:31 +0000558 let Name = "MemMode5";
559 let SuperClasses = [];
560}
561
Evan Chenga8e29892007-01-19 07:51:42 +0000562// addrmode5 := reg +/- imm8*4
563//
564def addrmode5 : Operand<i32>,
565 ComplexPattern<i32, 2, "SelectAddrMode5", []> {
566 let PrintMethod = "printAddrMode5Operand";
Bob Wilson815baeb2010-03-13 01:08:20 +0000567 let MIOperandInfo = (ops GPR:$base, i32imm);
Bill Wendling59914872010-11-08 00:39:58 +0000568 let ParserMatchClass = MemMode5AsmOperand;
Chris Lattner2ac19022010-11-15 05:19:05 +0000569 let EncoderMethod = "getAddrMode5OpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000570}
571
Bob Wilsond3a07652011-02-07 17:43:09 +0000572// addrmode6 := reg with optional alignment
Bob Wilson8b024a52009-07-01 23:16:05 +0000573//
574def addrmode6 : Operand<i32>,
Bob Wilson665814b2010-11-01 23:40:51 +0000575 ComplexPattern<i32, 2, "SelectAddrMode6", [], [SDNPWantParent]>{
Bob Wilson8b024a52009-07-01 23:16:05 +0000576 let PrintMethod = "printAddrMode6Operand";
Bob Wilson226036e2010-03-20 22:13:40 +0000577 let MIOperandInfo = (ops GPR:$addr, i32imm);
Chris Lattner2ac19022010-11-15 05:19:05 +0000578 let EncoderMethod = "getAddrMode6AddressOpValue";
Bob Wilson226036e2010-03-20 22:13:40 +0000579}
580
Bob Wilsonda525062011-02-25 06:42:42 +0000581def am6offset : Operand<i32>,
582 ComplexPattern<i32, 1, "SelectAddrMode6Offset",
583 [], [SDNPWantRoot]> {
Bob Wilson226036e2010-03-20 22:13:40 +0000584 let PrintMethod = "printAddrMode6OffsetOperand";
585 let MIOperandInfo = (ops GPR);
Chris Lattner2ac19022010-11-15 05:19:05 +0000586 let EncoderMethod = "getAddrMode6OffsetOpValue";
Bob Wilson8b024a52009-07-01 23:16:05 +0000587}
588
Bob Wilson8e0c7b52010-11-30 00:00:42 +0000589// Special version of addrmode6 to handle alignment encoding for VLD-dup
590// instructions, specifically VLD4-dup.
591def addrmode6dup : Operand<i32>,
592 ComplexPattern<i32, 2, "SelectAddrMode6", [], [SDNPWantParent]>{
593 let PrintMethod = "printAddrMode6Operand";
594 let MIOperandInfo = (ops GPR:$addr, i32imm);
595 let EncoderMethod = "getAddrMode6DupAddressOpValue";
596}
597
Evan Chenga8e29892007-01-19 07:51:42 +0000598// addrmodepc := pc + reg
599//
600def addrmodepc : Operand<i32>,
601 ComplexPattern<i32, 2, "SelectAddrModePC", []> {
602 let PrintMethod = "printAddrModePCOperand";
603 let MIOperandInfo = (ops GPR, i32imm);
604}
605
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +0000606def MemMode7AsmOperand : AsmOperandClass {
607 let Name = "MemMode7";
608 let SuperClasses = [];
609}
610
611// addrmode7 := reg
612// Used by load/store exclusive instructions. Useful to enable right assembly
613// parsing and printing. Not used for any codegen matching.
614//
615def addrmode7 : Operand<i32> {
616 let PrintMethod = "printAddrMode7Operand";
617 let MIOperandInfo = (ops GPR);
618 let ParserMatchClass = MemMode7AsmOperand;
619}
620
Bob Wilson4f38b382009-08-21 21:58:55 +0000621def nohash_imm : Operand<i32> {
622 let PrintMethod = "printNoHashImmediate";
Anton Korobeynikov8e9ece72009-08-08 23:10:41 +0000623}
624
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000625def CoprocNumAsmOperand : AsmOperandClass {
626 let Name = "CoprocNum";
627 let SuperClasses = [];
Jim Grosbachf922c472011-02-12 01:34:40 +0000628 let ParserMethod = "tryParseCoprocNumOperand";
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000629}
630
631def CoprocRegAsmOperand : AsmOperandClass {
632 let Name = "CoprocReg";
633 let SuperClasses = [];
Jim Grosbachf922c472011-02-12 01:34:40 +0000634 let ParserMethod = "tryParseCoprocRegOperand";
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000635}
636
Owen Andersone4e5e2a2011-01-13 21:46:02 +0000637def p_imm : Operand<i32> {
638 let PrintMethod = "printPImmediate";
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000639 let ParserMatchClass = CoprocNumAsmOperand;
Owen Andersone4e5e2a2011-01-13 21:46:02 +0000640}
641
642def c_imm : Operand<i32> {
643 let PrintMethod = "printCImmediate";
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000644 let ParserMatchClass = CoprocRegAsmOperand;
Owen Andersone4e5e2a2011-01-13 21:46:02 +0000645}
646
Evan Chenga8e29892007-01-19 07:51:42 +0000647//===----------------------------------------------------------------------===//
Evan Cheng0ff94f72007-08-07 01:37:15 +0000648
Evan Cheng37f25d92008-08-28 23:39:26 +0000649include "ARMInstrFormats.td"
Evan Cheng0ff94f72007-08-07 01:37:15 +0000650
651//===----------------------------------------------------------------------===//
Evan Cheng37f25d92008-08-28 23:39:26 +0000652// Multiclass helpers...
Evan Chenga8e29892007-01-19 07:51:42 +0000653//
654
Evan Cheng3924f782008-08-29 07:36:24 +0000655/// AsI1_bin_irs - Defines a set of (op r, {so_imm|r|so_reg}) patterns for a
Evan Chenga8e29892007-01-19 07:51:42 +0000656/// binop that produces a value.
Evan Cheng7e1bf302010-09-29 00:27:46 +0000657multiclass AsI1_bin_irs<bits<4> opcod, string opc,
658 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
659 PatFrag opnode, bit Commutable = 0> {
Jim Grosbach663e3392010-08-30 19:49:58 +0000660 // The register-immediate version is re-materializable. This is useful
661 // in particular for taking the address of a local.
662 let isReMaterializable = 1 in {
Jim Grosbach0de6ab32010-10-12 17:11:26 +0000663 def ri : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
664 iii, opc, "\t$Rd, $Rn, $imm",
665 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]> {
666 bits<4> Rd;
667 bits<4> Rn;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +0000668 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000669 let Inst{25} = 1;
Jim Grosbach0de6ab32010-10-12 17:11:26 +0000670 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +0000671 let Inst{15-12} = Rd;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +0000672 let Inst{11-0} = imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000673 }
Jim Grosbach663e3392010-08-30 19:49:58 +0000674 }
Jim Grosbach62547262010-10-11 18:51:51 +0000675 def rr : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm,
676 iir, opc, "\t$Rd, $Rn, $Rm",
677 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]> {
Jim Grosbach56ac9072010-10-08 21:45:55 +0000678 bits<4> Rd;
679 bits<4> Rn;
680 bits<4> Rm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000681 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000682 let isCommutable = Commutable;
Jim Grosbach56ac9072010-10-08 21:45:55 +0000683 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +0000684 let Inst{15-12} = Rd;
685 let Inst{11-4} = 0b00000000;
686 let Inst{3-0} = Rm;
Evan Cheng8de898a2009-06-26 00:19:44 +0000687 }
Jim Grosbachef324d72010-10-12 23:53:58 +0000688 def rs : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift), DPSoRegFrm,
689 iis, opc, "\t$Rd, $Rn, $shift",
690 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg:$shift))]> {
Jim Grosbach42fac8e2010-10-11 23:16:21 +0000691 bits<4> Rd;
692 bits<4> Rn;
Jim Grosbachef324d72010-10-12 23:53:58 +0000693 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000694 let Inst{25} = 0;
Jim Grosbach42fac8e2010-10-11 23:16:21 +0000695 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +0000696 let Inst{15-12} = Rd;
697 let Inst{11-0} = shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000698 }
Evan Chenga8e29892007-01-19 07:51:42 +0000699}
700
Evan Cheng1e249e32009-06-25 20:59:23 +0000701/// AI1_bin_s_irs - Similar to AsI1_bin_irs except it sets the 's' bit so the
Bob Wilsona3e8bf82009-10-06 20:18:46 +0000702/// instruction modifies the CPSR register.
Daniel Dunbar238100a2011-01-10 15:26:35 +0000703let isCodeGenOnly = 1, Defs = [CPSR] in {
Evan Cheng7e1bf302010-09-29 00:27:46 +0000704multiclass AI1_bin_s_irs<bits<4> opcod, string opc,
705 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
706 PatFrag opnode, bit Commutable = 0> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000707 def ri : AI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
708 iii, opc, "\t$Rd, $Rn, $imm",
709 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]> {
710 bits<4> Rd;
711 bits<4> Rn;
712 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000713 let Inst{25} = 1;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000714 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000715 let Inst{19-16} = Rn;
716 let Inst{15-12} = Rd;
717 let Inst{11-0} = imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000718 }
Jim Grosbach89c898f2010-10-13 00:50:27 +0000719 def rr : AI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm,
720 iir, opc, "\t$Rd, $Rn, $Rm",
721 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]> {
722 bits<4> Rd;
723 bits<4> Rn;
724 bits<4> Rm;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000725 let isCommutable = Commutable;
Jim Grosbach28b10822010-11-02 17:59:04 +0000726 let Inst{25} = 0;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000727 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000728 let Inst{19-16} = Rn;
729 let Inst{15-12} = Rd;
730 let Inst{11-4} = 0b00000000;
731 let Inst{3-0} = Rm;
Evan Cheng8de898a2009-06-26 00:19:44 +0000732 }
Jim Grosbach89c898f2010-10-13 00:50:27 +0000733 def rs : AI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift), DPSoRegFrm,
734 iis, opc, "\t$Rd, $Rn, $shift",
735 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg:$shift))]> {
736 bits<4> Rd;
737 bits<4> Rn;
738 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000739 let Inst{25} = 0;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000740 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000741 let Inst{19-16} = Rn;
742 let Inst{15-12} = Rd;
743 let Inst{11-0} = shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000744 }
Evan Cheng071a2792007-09-11 19:55:27 +0000745}
Evan Chengc85e8322007-07-05 07:13:32 +0000746}
747
748/// AI1_cmp_irs - Defines a set of (op r, {so_imm|r|so_reg}) cmp / test
Evan Cheng13ab0202007-07-10 18:08:01 +0000749/// patterns. Similar to AsI1_bin_irs except the instruction does not produce
Evan Chengc85e8322007-07-05 07:13:32 +0000750/// a explicit result, only implicitly set CPSR.
Bill Wendling0cce3dd2010-08-11 00:22:27 +0000751let isCompare = 1, Defs = [CPSR] in {
Evan Cheng5d42c562010-09-29 00:49:25 +0000752multiclass AI1_cmp_irs<bits<4> opcod, string opc,
753 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
754 PatFrag opnode, bit Commutable = 0> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000755 def ri : AI1<opcod, (outs), (ins GPR:$Rn, so_imm:$imm), DPFrm, iii,
756 opc, "\t$Rn, $imm",
757 [(opnode GPR:$Rn, so_imm:$imm)]> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000758 bits<4> Rn;
759 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000760 let Inst{25} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000761 let Inst{20} = 1;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000762 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +0000763 let Inst{15-12} = 0b0000;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000764 let Inst{11-0} = imm;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000765 }
766 def rr : AI1<opcod, (outs), (ins GPR:$Rn, GPR:$Rm), DPFrm, iir,
767 opc, "\t$Rn, $Rm",
768 [(opnode GPR:$Rn, GPR:$Rm)]> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000769 bits<4> Rn;
770 bits<4> Rm;
Evan Cheng8de898a2009-06-26 00:19:44 +0000771 let isCommutable = Commutable;
Jim Grosbach28b10822010-11-02 17:59:04 +0000772 let Inst{25} = 0;
Bob Wilson5361cd22009-10-13 17:35:30 +0000773 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000774 let Inst{19-16} = Rn;
775 let Inst{15-12} = 0b0000;
776 let Inst{11-4} = 0b00000000;
777 let Inst{3-0} = Rm;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000778 }
779 def rs : AI1<opcod, (outs), (ins GPR:$Rn, so_reg:$shift), DPSoRegFrm, iis,
780 opc, "\t$Rn, $shift",
781 [(opnode GPR:$Rn, so_reg:$shift)]> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000782 bits<4> Rn;
783 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000784 let Inst{25} = 0;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000785 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000786 let Inst{19-16} = Rn;
787 let Inst{15-12} = 0b0000;
788 let Inst{11-0} = shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000789 }
Evan Cheng071a2792007-09-11 19:55:27 +0000790}
Evan Chenga8e29892007-01-19 07:51:42 +0000791}
792
Evan Cheng576a3962010-09-25 00:49:35 +0000793/// AI_ext_rrot - A unary operation with two forms: one whose operand is a
Evan Chenga8e29892007-01-19 07:51:42 +0000794/// register and one whose operand is a register rotated by 8/16/24.
Evan Cheng97f48c32008-11-06 22:15:19 +0000795/// FIXME: Remove the 'r' variant. Its rot_imm is zero.
Evan Cheng576a3962010-09-25 00:49:35 +0000796multiclass AI_ext_rrot<bits<8> opcod, string opc, PatFrag opnode> {
Jim Grosbachb35ad412010-10-13 19:56:10 +0000797 def r : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rm),
798 IIC_iEXTr, opc, "\t$Rd, $Rm",
799 [(set GPR:$Rd, (opnode GPR:$Rm))]>,
Evan Cheng97f48c32008-11-06 22:15:19 +0000800 Requires<[IsARM, HasV6]> {
Jim Grosbach197a8df2010-10-15 02:29:58 +0000801 bits<4> Rd;
802 bits<4> Rm;
Johnny Chen76b39e82009-10-27 18:44:24 +0000803 let Inst{19-16} = 0b1111;
Jim Grosbach28b10822010-11-02 17:59:04 +0000804 let Inst{15-12} = Rd;
805 let Inst{11-10} = 0b00;
806 let Inst{3-0} = Rm;
Johnny Chen76b39e82009-10-27 18:44:24 +0000807 }
Jim Grosbachb35ad412010-10-13 19:56:10 +0000808 def r_rot : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rm, rot_imm:$rot),
809 IIC_iEXTr, opc, "\t$Rd, $Rm, ror $rot",
810 [(set GPR:$Rd, (opnode (rotr GPR:$Rm, rot_imm:$rot)))]>,
Evan Cheng97f48c32008-11-06 22:15:19 +0000811 Requires<[IsARM, HasV6]> {
Jim Grosbach197a8df2010-10-15 02:29:58 +0000812 bits<4> Rd;
813 bits<4> Rm;
Jim Grosbachb35ad412010-10-13 19:56:10 +0000814 bits<2> rot;
Jim Grosbach28b10822010-11-02 17:59:04 +0000815 let Inst{19-16} = 0b1111;
Jim Grosbach197a8df2010-10-15 02:29:58 +0000816 let Inst{15-12} = Rd;
Jim Grosbachb35ad412010-10-13 19:56:10 +0000817 let Inst{11-10} = rot;
Jim Grosbach197a8df2010-10-15 02:29:58 +0000818 let Inst{3-0} = Rm;
Johnny Chen76b39e82009-10-27 18:44:24 +0000819 }
Evan Chenga8e29892007-01-19 07:51:42 +0000820}
821
Evan Cheng576a3962010-09-25 00:49:35 +0000822multiclass AI_ext_rrot_np<bits<8> opcod, string opc> {
Jim Grosbachb35ad412010-10-13 19:56:10 +0000823 def r : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rm),
824 IIC_iEXTr, opc, "\t$Rd, $Rm",
Johnny Chen2ec5e492010-02-22 21:50:40 +0000825 [/* For disassembly only; pattern left blank */]>,
826 Requires<[IsARM, HasV6]> {
Johnny Chen2ec5e492010-02-22 21:50:40 +0000827 let Inst{19-16} = 0b1111;
Jim Grosbach28b10822010-11-02 17:59:04 +0000828 let Inst{11-10} = 0b00;
Johnny Chen2ec5e492010-02-22 21:50:40 +0000829 }
Jim Grosbachb35ad412010-10-13 19:56:10 +0000830 def r_rot : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rm, rot_imm:$rot),
831 IIC_iEXTr, opc, "\t$Rd, $Rm, ror $rot",
Johnny Chen2ec5e492010-02-22 21:50:40 +0000832 [/* For disassembly only; pattern left blank */]>,
833 Requires<[IsARM, HasV6]> {
Jim Grosbachb35ad412010-10-13 19:56:10 +0000834 bits<2> rot;
Johnny Chen2ec5e492010-02-22 21:50:40 +0000835 let Inst{19-16} = 0b1111;
Jim Grosbach28b10822010-11-02 17:59:04 +0000836 let Inst{11-10} = rot;
Johnny Chen2ec5e492010-02-22 21:50:40 +0000837 }
838}
839
Evan Cheng576a3962010-09-25 00:49:35 +0000840/// AI_exta_rrot - A binary operation with two forms: one whose operand is a
Evan Chenga8e29892007-01-19 07:51:42 +0000841/// register and one whose operand is a register rotated by 8/16/24.
Evan Cheng576a3962010-09-25 00:49:35 +0000842multiclass AI_exta_rrot<bits<8> opcod, string opc, PatFrag opnode> {
Jim Grosbachb35ad412010-10-13 19:56:10 +0000843 def rr : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
844 IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm",
845 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]>,
Johnny Chen76b39e82009-10-27 18:44:24 +0000846 Requires<[IsARM, HasV6]> {
Jim Grosbach75b7b872010-11-18 23:24:22 +0000847 bits<4> Rd;
848 bits<4> Rm;
849 bits<4> Rn;
850 let Inst{19-16} = Rn;
851 let Inst{15-12} = Rd;
Johnny Chen76b39e82009-10-27 18:44:24 +0000852 let Inst{11-10} = 0b00;
Jim Grosbach75b7b872010-11-18 23:24:22 +0000853 let Inst{9-4} = 0b000111;
854 let Inst{3-0} = Rm;
Johnny Chen76b39e82009-10-27 18:44:24 +0000855 }
Jim Grosbachb35ad412010-10-13 19:56:10 +0000856 def rr_rot : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm,
857 rot_imm:$rot),
858 IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm, ror $rot",
859 [(set GPR:$Rd, (opnode GPR:$Rn,
860 (rotr GPR:$Rm, rot_imm:$rot)))]>,
861 Requires<[IsARM, HasV6]> {
Jim Grosbach75b7b872010-11-18 23:24:22 +0000862 bits<4> Rd;
863 bits<4> Rm;
Jim Grosbachb35ad412010-10-13 19:56:10 +0000864 bits<4> Rn;
865 bits<2> rot;
866 let Inst{19-16} = Rn;
Jim Grosbach75b7b872010-11-18 23:24:22 +0000867 let Inst{15-12} = Rd;
Jim Grosbachb35ad412010-10-13 19:56:10 +0000868 let Inst{11-10} = rot;
Jim Grosbach75b7b872010-11-18 23:24:22 +0000869 let Inst{9-4} = 0b000111;
870 let Inst{3-0} = Rm;
Jim Grosbachb35ad412010-10-13 19:56:10 +0000871 }
Evan Chenga8e29892007-01-19 07:51:42 +0000872}
873
Johnny Chen2ec5e492010-02-22 21:50:40 +0000874// For disassembly only.
Evan Cheng576a3962010-09-25 00:49:35 +0000875multiclass AI_exta_rrot_np<bits<8> opcod, string opc> {
Jim Grosbachb35ad412010-10-13 19:56:10 +0000876 def rr : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
877 IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm",
Johnny Chen2ec5e492010-02-22 21:50:40 +0000878 [/* For disassembly only; pattern left blank */]>,
879 Requires<[IsARM, HasV6]> {
880 let Inst{11-10} = 0b00;
881 }
Jim Grosbachb35ad412010-10-13 19:56:10 +0000882 def rr_rot : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm,
883 rot_imm:$rot),
884 IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm, ror $rot",
Johnny Chen2ec5e492010-02-22 21:50:40 +0000885 [/* For disassembly only; pattern left blank */]>,
Jim Grosbachb35ad412010-10-13 19:56:10 +0000886 Requires<[IsARM, HasV6]> {
887 bits<4> Rn;
888 bits<2> rot;
889 let Inst{19-16} = Rn;
890 let Inst{11-10} = rot;
891 }
Johnny Chen2ec5e492010-02-22 21:50:40 +0000892}
893
Evan Cheng62674222009-06-25 23:34:10 +0000894/// AI1_adde_sube_irs - Define instructions and patterns for adde and sube.
895let Uses = [CPSR] in {
Evan Cheng8de898a2009-06-26 00:19:44 +0000896multiclass AI1_adde_sube_irs<bits<4> opcod, string opc, PatFrag opnode,
897 bit Commutable = 0> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000898 def ri : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
899 DPFrm, IIC_iALUi, opc, "\t$Rd, $Rn, $imm",
900 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000901 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000902 bits<4> Rd;
903 bits<4> Rn;
904 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000905 let Inst{25} = 1;
Jim Grosbach24989ec2010-10-13 18:00:52 +0000906 let Inst{15-12} = Rd;
907 let Inst{19-16} = Rn;
908 let Inst{11-0} = imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000909 }
Jim Grosbach24989ec2010-10-13 18:00:52 +0000910 def rr : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
911 DPFrm, IIC_iALUr, opc, "\t$Rd, $Rn, $Rm",
912 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000913 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000914 bits<4> Rd;
915 bits<4> Rn;
916 bits<4> Rm;
Johnny Chen04301522009-11-07 00:54:36 +0000917 let Inst{11-4} = 0b00000000;
Evan Chengbc8a9452009-07-07 23:40:25 +0000918 let Inst{25} = 0;
Jim Grosbach24989ec2010-10-13 18:00:52 +0000919 let isCommutable = Commutable;
920 let Inst{3-0} = Rm;
921 let Inst{15-12} = Rd;
922 let Inst{19-16} = Rn;
Evan Cheng8de898a2009-06-26 00:19:44 +0000923 }
Jim Grosbach24989ec2010-10-13 18:00:52 +0000924 def rs : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
925 DPSoRegFrm, IIC_iALUsr, opc, "\t$Rd, $Rn, $shift",
926 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg:$shift))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000927 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000928 bits<4> Rd;
929 bits<4> Rn;
930 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000931 let Inst{25} = 0;
Jim Grosbach24989ec2010-10-13 18:00:52 +0000932 let Inst{11-0} = shift;
933 let Inst{15-12} = Rd;
934 let Inst{19-16} = Rn;
Evan Chengbc8a9452009-07-07 23:40:25 +0000935 }
Jim Grosbache5165492009-11-09 00:11:35 +0000936}
937// Carry setting variants
Owen Andersonb48c7912011-04-05 23:55:28 +0000938// NOTE: CPSR def omitted because it will be handled by the custom inserter.
939let usesCustomInserter = 1 in {
Owen Anderson76706012011-04-05 21:48:57 +0000940multiclass AI1_adde_sube_s_irs<PatFrag opnode, bit Commutable = 0> {
Owen Anderson15b81b52011-04-05 17:24:25 +0000941 def Sri : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
942 Size4Bytes, IIC_iALUi,
Owen Andersonef7fb172011-04-06 22:45:55 +0000943 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]>;
Owen Anderson15b81b52011-04-05 17:24:25 +0000944 def Srr : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
945 Size4Bytes, IIC_iALUr,
Owen Andersonef7fb172011-04-06 22:45:55 +0000946 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]>;
Owen Anderson15b81b52011-04-05 17:24:25 +0000947 def Srs : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
948 Size4Bytes, IIC_iALUsr,
Owen Andersonef7fb172011-04-06 22:45:55 +0000949 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg:$shift))]>;
Evan Cheng071a2792007-09-11 19:55:27 +0000950}
Evan Chengc85e8322007-07-05 07:13:32 +0000951}
Jim Grosbache5165492009-11-09 00:11:35 +0000952}
Evan Chengc85e8322007-07-05 07:13:32 +0000953
Jim Grosbach3e556122010-10-26 22:37:02 +0000954let canFoldAsLoad = 1, isReMaterializable = 1 in {
Jim Grosbach9e0bfb52010-11-13 00:35:48 +0000955multiclass AI_ldr1<bit isByte, string opc, InstrItinClass iii,
Jim Grosbach3e556122010-10-26 22:37:02 +0000956 InstrItinClass iir, PatFrag opnode> {
957 // Note: We use the complex addrmode_imm12 rather than just an input
958 // GPR and a constrained immediate so that we can use this to match
959 // frame index references and avoid matching constant pool references.
Jim Grosbach9558b4c2010-11-19 21:07:51 +0000960 def i12: AI2ldst<0b010, 1, isByte, (outs GPR:$Rt), (ins addrmode_imm12:$addr),
Jim Grosbach3e556122010-10-26 22:37:02 +0000961 AddrMode_i12, LdFrm, iii, opc, "\t$Rt, $addr",
962 [(set GPR:$Rt, (opnode addrmode_imm12:$addr))]> {
Bill Wendling92b5a2e2010-11-03 01:49:29 +0000963 bits<4> Rt;
964 bits<17> addr;
965 let Inst{23} = addr{12}; // U (add = ('U' == 1))
966 let Inst{19-16} = addr{16-13}; // Rn
Jim Grosbach3e556122010-10-26 22:37:02 +0000967 let Inst{15-12} = Rt;
968 let Inst{11-0} = addr{11-0}; // imm12
969 }
Jim Grosbach9558b4c2010-11-19 21:07:51 +0000970 def rs : AI2ldst<0b011, 1, isByte, (outs GPR:$Rt), (ins ldst_so_reg:$shift),
Jim Grosbach3e556122010-10-26 22:37:02 +0000971 AddrModeNone, LdFrm, iir, opc, "\t$Rt, $shift",
972 [(set GPR:$Rt, (opnode ldst_so_reg:$shift))]> {
Bill Wendling92b5a2e2010-11-03 01:49:29 +0000973 bits<4> Rt;
974 bits<17> shift;
Johnny Chena52d7da2011-03-31 19:28:35 +0000975 let shift{4} = 0; // Inst{4} = 0
Bill Wendling92b5a2e2010-11-03 01:49:29 +0000976 let Inst{23} = shift{12}; // U (add = ('U' == 1))
977 let Inst{19-16} = shift{16-13}; // Rn
Jim Grosbache0ee08e2010-11-09 18:43:54 +0000978 let Inst{15-12} = Rt;
Jim Grosbach3e556122010-10-26 22:37:02 +0000979 let Inst{11-0} = shift{11-0};
980 }
981}
982}
983
Jim Grosbach9e0bfb52010-11-13 00:35:48 +0000984multiclass AI_str1<bit isByte, string opc, InstrItinClass iii,
Jim Grosbach7e3383c2010-10-27 23:12:14 +0000985 InstrItinClass iir, PatFrag opnode> {
986 // Note: We use the complex addrmode_imm12 rather than just an input
987 // GPR and a constrained immediate so that we can use this to match
988 // frame index references and avoid matching constant pool references.
Jim Grosbach9558b4c2010-11-19 21:07:51 +0000989 def i12 : AI2ldst<0b010, 0, isByte, (outs),
Jim Grosbach7e3383c2010-10-27 23:12:14 +0000990 (ins GPR:$Rt, addrmode_imm12:$addr),
991 AddrMode_i12, StFrm, iii, opc, "\t$Rt, $addr",
992 [(opnode GPR:$Rt, addrmode_imm12:$addr)]> {
993 bits<4> Rt;
994 bits<17> addr;
995 let Inst{23} = addr{12}; // U (add = ('U' == 1))
996 let Inst{19-16} = addr{16-13}; // Rn
997 let Inst{15-12} = Rt;
998 let Inst{11-0} = addr{11-0}; // imm12
999 }
Jim Grosbach9558b4c2010-11-19 21:07:51 +00001000 def rs : AI2ldst<0b011, 0, isByte, (outs), (ins GPR:$Rt, ldst_so_reg:$shift),
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001001 AddrModeNone, StFrm, iir, opc, "\t$Rt, $shift",
1002 [(opnode GPR:$Rt, ldst_so_reg:$shift)]> {
1003 bits<4> Rt;
1004 bits<17> shift;
Johnny Chena52d7da2011-03-31 19:28:35 +00001005 let shift{4} = 0; // Inst{4} = 0
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001006 let Inst{23} = shift{12}; // U (add = ('U' == 1))
1007 let Inst{19-16} = shift{16-13}; // Rn
Jim Grosbache0ee08e2010-11-09 18:43:54 +00001008 let Inst{15-12} = Rt;
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001009 let Inst{11-0} = shift{11-0};
1010 }
1011}
Rafael Espindola15a6c3e2006-10-16 17:57:20 +00001012//===----------------------------------------------------------------------===//
1013// Instructions
1014//===----------------------------------------------------------------------===//
1015
Evan Chenga8e29892007-01-19 07:51:42 +00001016//===----------------------------------------------------------------------===//
1017// Miscellaneous Instructions.
1018//
Rafael Espindola6f602de2006-08-24 16:13:15 +00001019
Evan Chenga8e29892007-01-19 07:51:42 +00001020/// CONSTPOOL_ENTRY - This instruction represents a floating constant pool in
1021/// the function. The first operand is the ID# for this instruction, the second
1022/// is the index into the MachineConstantPool that this is, the third is the
1023/// size in bytes of this constant pool entry.
Evan Chengcd799b92009-06-12 20:46:18 +00001024let neverHasSideEffects = 1, isNotDuplicable = 1 in
Evan Chenga8e29892007-01-19 07:51:42 +00001025def CONSTPOOL_ENTRY :
Evan Cheng64d80e32007-07-19 01:14:50 +00001026PseudoInst<(outs), (ins cpinst_operand:$instid, cpinst_operand:$cpidx,
Jim Grosbach99594eb2010-11-18 01:38:26 +00001027 i32imm:$size), NoItinerary, []>;
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00001028
Jim Grosbach4642ad32010-02-22 23:10:38 +00001029// FIXME: Marking these as hasSideEffects is necessary to prevent machine DCE
1030// from removing one half of the matched pairs. That breaks PEI, which assumes
1031// these will always be in pairs, and asserts if it finds otherwise. Better way?
1032let Defs = [SP], Uses = [SP], hasSideEffects = 1 in {
Evan Chenga8e29892007-01-19 07:51:42 +00001033def ADJCALLSTACKUP :
Jim Grosbach99594eb2010-11-18 01:38:26 +00001034PseudoInst<(outs), (ins i32imm:$amt1, i32imm:$amt2, pred:$p), NoItinerary,
Chris Lattnere563bbc2008-10-11 22:08:30 +00001035 [(ARMcallseq_end timm:$amt1, timm:$amt2)]>;
Rafael Espindolacdda88c2006-08-24 17:19:08 +00001036
Jim Grosbach64171712010-02-16 21:07:46 +00001037def ADJCALLSTACKDOWN :
Jim Grosbach99594eb2010-11-18 01:38:26 +00001038PseudoInst<(outs), (ins i32imm:$amt, pred:$p), NoItinerary,
Chris Lattnere563bbc2008-10-11 22:08:30 +00001039 [(ARMcallseq_start timm:$amt)]>;
Evan Cheng071a2792007-09-11 19:55:27 +00001040}
Rafael Espindola3c000bf2006-08-21 22:00:32 +00001041
Johnny Chenf4d81052010-02-12 22:53:19 +00001042def NOP : AI<(outs), (ins), MiscFrm, NoItinerary, "nop", "",
Johnny Chen85d5a892010-02-10 18:02:25 +00001043 [/* For disassembly only; pattern left blank */]>,
1044 Requires<[IsARM, HasV6T2]> {
1045 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001046 let Inst{15-8} = 0b11110000;
Johnny Chen85d5a892010-02-10 18:02:25 +00001047 let Inst{7-0} = 0b00000000;
1048}
1049
Johnny Chenf4d81052010-02-12 22:53:19 +00001050def YIELD : AI<(outs), (ins), MiscFrm, NoItinerary, "yield", "",
1051 [/* For disassembly only; pattern left blank */]>,
1052 Requires<[IsARM, HasV6T2]> {
1053 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001054 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +00001055 let Inst{7-0} = 0b00000001;
1056}
1057
1058def WFE : AI<(outs), (ins), MiscFrm, NoItinerary, "wfe", "",
1059 [/* For disassembly only; pattern left blank */]>,
1060 Requires<[IsARM, HasV6T2]> {
1061 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001062 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +00001063 let Inst{7-0} = 0b00000010;
1064}
1065
1066def WFI : AI<(outs), (ins), MiscFrm, NoItinerary, "wfi", "",
1067 [/* For disassembly only; pattern left blank */]>,
1068 Requires<[IsARM, HasV6T2]> {
1069 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001070 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +00001071 let Inst{7-0} = 0b00000011;
1072}
1073
Johnny Chen2ec5e492010-02-22 21:50:40 +00001074def SEL : AI<(outs GPR:$dst), (ins GPR:$a, GPR:$b), DPFrm, NoItinerary, "sel",
1075 "\t$dst, $a, $b",
1076 [/* For disassembly only; pattern left blank */]>,
1077 Requires<[IsARM, HasV6]> {
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001078 bits<4> Rd;
1079 bits<4> Rn;
1080 bits<4> Rm;
1081 let Inst{3-0} = Rm;
1082 let Inst{15-12} = Rd;
1083 let Inst{19-16} = Rn;
Johnny Chen2ec5e492010-02-22 21:50:40 +00001084 let Inst{27-20} = 0b01101000;
1085 let Inst{7-4} = 0b1011;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001086 let Inst{11-8} = 0b1111;
Johnny Chen2ec5e492010-02-22 21:50:40 +00001087}
1088
Johnny Chenf4d81052010-02-12 22:53:19 +00001089def SEV : AI<(outs), (ins), MiscFrm, NoItinerary, "sev", "",
1090 [/* For disassembly only; pattern left blank */]>,
1091 Requires<[IsARM, HasV6T2]> {
1092 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001093 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +00001094 let Inst{7-0} = 0b00000100;
1095}
1096
Johnny Chenc6f7b272010-02-11 18:12:29 +00001097// The i32imm operand $val can be used by a debugger to store more information
1098// about the breakpoint.
Johnny Chenf4d81052010-02-12 22:53:19 +00001099def BKPT : AI<(outs), (ins i32imm:$val), MiscFrm, NoItinerary, "bkpt", "\t$val",
Johnny Chenc6f7b272010-02-11 18:12:29 +00001100 [/* For disassembly only; pattern left blank */]>,
1101 Requires<[IsARM]> {
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001102 bits<16> val;
1103 let Inst{3-0} = val{3-0};
1104 let Inst{19-8} = val{15-4};
Johnny Chenc6f7b272010-02-11 18:12:29 +00001105 let Inst{27-20} = 0b00010010;
1106 let Inst{7-4} = 0b0111;
1107}
1108
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001109// Change Processor State is a system instruction -- for disassembly and
1110// parsing only.
1111// FIXME: Since the asm parser has currently no clean way to handle optional
1112// operands, create 3 versions of the same instruction. Once there's a clean
1113// framework to represent optional operands, change this behavior.
1114class CPS<dag iops, string asm_ops>
1115 : AXI<(outs), iops, MiscFrm, NoItinerary, !strconcat("cps", asm_ops),
1116 [/* For disassembly only; pattern left blank */]>, Requires<[IsARM]> {
1117 bits<2> imod;
1118 bits<3> iflags;
1119 bits<5> mode;
1120 bit M;
1121
Johnny Chenb98e1602010-02-12 18:55:33 +00001122 let Inst{31-28} = 0b1111;
1123 let Inst{27-20} = 0b00010000;
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001124 let Inst{19-18} = imod;
1125 let Inst{17} = M; // Enabled if mode is set;
1126 let Inst{16} = 0;
1127 let Inst{8-6} = iflags;
1128 let Inst{5} = 0;
1129 let Inst{4-0} = mode;
Johnny Chenb98e1602010-02-12 18:55:33 +00001130}
1131
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001132let M = 1 in
1133 def CPS3p : CPS<(ins imod_op:$imod, iflags_op:$iflags, i32imm:$mode),
1134 "$imod\t$iflags, $mode">;
1135let mode = 0, M = 0 in
1136 def CPS2p : CPS<(ins imod_op:$imod, iflags_op:$iflags), "$imod\t$iflags">;
1137
1138let imod = 0, iflags = 0, M = 1 in
1139 def CPS1p : CPS<(ins i32imm:$mode), "\t$mode">;
1140
Johnny Chenb92a23f2010-02-21 04:42:01 +00001141// Preload signals the memory system of possible future data/instruction access.
1142// These are for disassembly only.
Evan Cheng416941d2010-11-04 05:19:35 +00001143multiclass APreLoad<bits<1> read, bits<1> data, string opc> {
Johnny Chenb92a23f2010-02-21 04:42:01 +00001144
Evan Chengdfed19f2010-11-03 06:34:55 +00001145 def i12 : AXI<(outs), (ins addrmode_imm12:$addr), MiscFrm, IIC_Preload,
Evan Chengbc7deb02010-11-03 05:14:24 +00001146 !strconcat(opc, "\t$addr"),
Evan Cheng416941d2010-11-04 05:19:35 +00001147 [(ARMPreload addrmode_imm12:$addr, (i32 read), (i32 data))]> {
Jim Grosbachab682a22010-10-28 18:34:10 +00001148 bits<4> Rt;
1149 bits<17> addr;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001150 let Inst{31-26} = 0b111101;
1151 let Inst{25} = 0; // 0 for immediate form
Evan Cheng416941d2010-11-04 05:19:35 +00001152 let Inst{24} = data;
Jim Grosbachab682a22010-10-28 18:34:10 +00001153 let Inst{23} = addr{12}; // U (add = ('U' == 1))
Evan Cheng416941d2010-11-04 05:19:35 +00001154 let Inst{22} = read;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001155 let Inst{21-20} = 0b01;
Jim Grosbachab682a22010-10-28 18:34:10 +00001156 let Inst{19-16} = addr{16-13}; // Rn
Evan Chengc3a20ba2011-01-27 23:48:34 +00001157 let Inst{15-12} = 0b1111;
Jim Grosbachab682a22010-10-28 18:34:10 +00001158 let Inst{11-0} = addr{11-0}; // imm12
Johnny Chenb92a23f2010-02-21 04:42:01 +00001159 }
1160
Evan Chengdfed19f2010-11-03 06:34:55 +00001161 def rs : AXI<(outs), (ins ldst_so_reg:$shift), MiscFrm, IIC_Preload,
Evan Chengbc7deb02010-11-03 05:14:24 +00001162 !strconcat(opc, "\t$shift"),
Evan Cheng416941d2010-11-04 05:19:35 +00001163 [(ARMPreload ldst_so_reg:$shift, (i32 read), (i32 data))]> {
Jim Grosbachab682a22010-10-28 18:34:10 +00001164 bits<17> shift;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001165 let Inst{31-26} = 0b111101;
1166 let Inst{25} = 1; // 1 for register form
Evan Cheng416941d2010-11-04 05:19:35 +00001167 let Inst{24} = data;
Jim Grosbachab682a22010-10-28 18:34:10 +00001168 let Inst{23} = shift{12}; // U (add = ('U' == 1))
Evan Cheng416941d2010-11-04 05:19:35 +00001169 let Inst{22} = read;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001170 let Inst{21-20} = 0b01;
Jim Grosbachab682a22010-10-28 18:34:10 +00001171 let Inst{19-16} = shift{16-13}; // Rn
Evan Chengc3a20ba2011-01-27 23:48:34 +00001172 let Inst{15-12} = 0b1111;
Jim Grosbachab682a22010-10-28 18:34:10 +00001173 let Inst{11-0} = shift{11-0};
Johnny Chenb92a23f2010-02-21 04:42:01 +00001174 }
1175}
1176
Evan Cheng416941d2010-11-04 05:19:35 +00001177defm PLD : APreLoad<1, 1, "pld">, Requires<[IsARM]>;
1178defm PLDW : APreLoad<0, 1, "pldw">, Requires<[IsARM,HasV7,HasMP]>;
1179defm PLI : APreLoad<1, 0, "pli">, Requires<[IsARM,HasV7]>;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001180
Jim Grosbachb3af5de2010-10-13 21:00:04 +00001181def SETEND : AXI<(outs),(ins setend_op:$end), MiscFrm, NoItinerary,
1182 "setend\t$end",
1183 [/* For disassembly only; pattern left blank */]>,
Johnny Chena1e76212010-02-13 02:51:09 +00001184 Requires<[IsARM]> {
Jim Grosbachb3af5de2010-10-13 21:00:04 +00001185 bits<1> end;
1186 let Inst{31-10} = 0b1111000100000001000000;
1187 let Inst{9} = end;
1188 let Inst{8-0} = 0;
Johnny Chena1e76212010-02-13 02:51:09 +00001189}
1190
Johnny Chenf4d81052010-02-12 22:53:19 +00001191def DBG : AI<(outs), (ins i32imm:$opt), MiscFrm, NoItinerary, "dbg", "\t$opt",
Johnny Chen85d5a892010-02-10 18:02:25 +00001192 [/* For disassembly only; pattern left blank */]>,
1193 Requires<[IsARM, HasV7]> {
Jim Grosbach6c354fd2010-10-13 21:32:30 +00001194 bits<4> opt;
1195 let Inst{27-4} = 0b001100100000111100001111;
1196 let Inst{3-0} = opt;
Johnny Chen85d5a892010-02-10 18:02:25 +00001197}
1198
Johnny Chenba6e0332010-02-11 17:14:31 +00001199// A5.4 Permanently UNDEFINED instructions.
Evan Chengfb3611d2010-05-11 07:26:32 +00001200let isBarrier = 1, isTerminator = 1 in
Jim Grosbacha9a968d2010-10-22 23:48:29 +00001201def TRAP : AXI<(outs), (ins), MiscFrm, NoItinerary,
Jim Grosbach2e6ae132010-09-23 18:05:37 +00001202 "trap", [(trap)]>,
Johnny Chenba6e0332010-02-11 17:14:31 +00001203 Requires<[IsARM]> {
Bill Wendlingaf2b5732010-11-21 11:05:29 +00001204 let Inst = 0xe7ffdefe;
Johnny Chenba6e0332010-02-11 17:14:31 +00001205}
1206
Evan Cheng12c3a532008-11-06 17:48:05 +00001207// Address computation and loads and stores in PIC mode.
Evan Chengeaa91b02007-06-19 01:26:51 +00001208let isNotDuplicable = 1 in {
Jim Grosbach6e422112010-11-29 23:48:41 +00001209def PICADD : ARMPseudoInst<(outs GPR:$dst), (ins GPR:$a, pclabel:$cp, pred:$p),
1210 Size4Bytes, IIC_iALUr,
1211 [(set GPR:$dst, (ARMpic_add GPR:$a, imm:$cp))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001212
Evan Cheng325474e2008-01-07 23:56:57 +00001213let AddedComplexity = 10 in {
Jim Grosbach53694262010-11-18 01:15:56 +00001214def PICLDR : ARMPseudoInst<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Jim Grosbach6e422112010-11-29 23:48:41 +00001215 Size4Bytes, IIC_iLoad_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001216 [(set GPR:$dst, (load addrmodepc:$addr))]>;
Rafael Espindola84b19be2006-07-16 01:02:57 +00001217
Jim Grosbach53694262010-11-18 01:15:56 +00001218def PICLDRH : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p),
Jim Grosbach6e422112010-11-29 23:48:41 +00001219 Size4Bytes, IIC_iLoad_bh_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001220 [(set GPR:$Rt, (zextloadi16 addrmodepc:$addr))]>;
Jim Grosbach160f8f02010-11-18 00:46:58 +00001221
Jim Grosbach53694262010-11-18 01:15:56 +00001222def PICLDRB : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p),
Jim Grosbach6e422112010-11-29 23:48:41 +00001223 Size4Bytes, IIC_iLoad_bh_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001224 [(set GPR:$Rt, (zextloadi8 addrmodepc:$addr))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001225
Jim Grosbach53694262010-11-18 01:15:56 +00001226def PICLDRSH : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p),
Jim Grosbach6e422112010-11-29 23:48:41 +00001227 Size4Bytes, IIC_iLoad_bh_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001228 [(set GPR:$Rt, (sextloadi16 addrmodepc:$addr))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001229
Jim Grosbach53694262010-11-18 01:15:56 +00001230def PICLDRSB : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p),
Jim Grosbach6e422112010-11-29 23:48:41 +00001231 Size4Bytes, IIC_iLoad_bh_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001232 [(set GPR:$Rt, (sextloadi8 addrmodepc:$addr))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001233}
Chris Lattner13c63102008-01-06 05:55:01 +00001234let AddedComplexity = 10 in {
Jim Grosbach9ef65cb2010-11-19 21:14:02 +00001235def PICSTR : ARMPseudoInst<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Jim Grosbach6e422112010-11-29 23:48:41 +00001236 Size4Bytes, IIC_iStore_r, [(store GPR:$src, addrmodepc:$addr)]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001237
Jim Grosbach9ef65cb2010-11-19 21:14:02 +00001238def PICSTRH : ARMPseudoInst<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Eric Christophera0f720f2011-01-15 00:25:09 +00001239 Size4Bytes, IIC_iStore_bh_r, [(truncstorei16 GPR:$src,
1240 addrmodepc:$addr)]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001241
Jim Grosbach9ef65cb2010-11-19 21:14:02 +00001242def PICSTRB : ARMPseudoInst<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Jim Grosbach6e422112010-11-29 23:48:41 +00001243 Size4Bytes, IIC_iStore_bh_r, [(truncstorei8 GPR:$src, addrmodepc:$addr)]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001244}
Evan Cheng12c3a532008-11-06 17:48:05 +00001245} // isNotDuplicable = 1
Dale Johannesen86d40692007-05-21 22:14:33 +00001246
Evan Chenge07715c2009-06-23 05:25:29 +00001247
1248// LEApcrel - Load a pc-relative address into a register without offending the
1249// assembler.
Bill Wendling8ca2fd62010-11-30 00:08:20 +00001250let neverHasSideEffects = 1, isReMaterializable = 1 in
Jim Grosbach5d14f9b2010-12-01 19:47:31 +00001251// The 'adr' mnemonic encodes differently if the label is before or after
Jim Grosbachdff84b02010-12-02 00:28:45 +00001252// the instruction. The {24-21} opcode bits are set by the fixup, as we don't
1253// know until then which form of the instruction will be used.
Johnny Chene6d69e72011-03-24 20:42:48 +00001254def ADR : AI1<{0,?,?,0}, (outs GPR:$Rd), (ins adrlabel:$label),
Jim Grosbach5d14f9b2010-12-01 19:47:31 +00001255 MiscFrm, IIC_iALUi, "adr", "\t$Rd, #$label", []> {
Jim Grosbach85eb54c2010-11-17 23:33:14 +00001256 bits<4> Rd;
Jim Grosbach5d14f9b2010-12-01 19:47:31 +00001257 bits<12> label;
Jim Grosbach85eb54c2010-11-17 23:33:14 +00001258 let Inst{27-25} = 0b001;
1259 let Inst{20} = 0;
1260 let Inst{19-16} = 0b1111;
1261 let Inst{15-12} = Rd;
Jim Grosbach5d14f9b2010-12-01 19:47:31 +00001262 let Inst{11-0} = label;
Evan Chengbc8a9452009-07-07 23:40:25 +00001263}
Jim Grosbachdff84b02010-12-02 00:28:45 +00001264def LEApcrel : ARMPseudoInst<(outs GPR:$Rd), (ins i32imm:$label, pred:$p),
1265 Size4Bytes, IIC_iALUi, []>;
Jim Grosbach5d14f9b2010-12-01 19:47:31 +00001266
1267def LEApcrelJT : ARMPseudoInst<(outs GPR:$Rd),
1268 (ins i32imm:$label, nohash_imm:$id, pred:$p),
1269 Size4Bytes, IIC_iALUi, []>;
Evan Chenge07715c2009-06-23 05:25:29 +00001270
Evan Chenga8e29892007-01-19 07:51:42 +00001271//===----------------------------------------------------------------------===//
1272// Control Flow Instructions.
1273//
Rafael Espindola9e071f02006-10-02 19:30:56 +00001274
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001275let isReturn = 1, isTerminator = 1, isBarrier = 1 in {
1276 // ARMV4T and above
Jim Grosbach64171712010-02-16 21:07:46 +00001277 def BX_RET : AI<(outs), (ins), BrMiscFrm, IIC_Br,
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001278 "bx", "\tlr", [(ARMretflag)]>,
1279 Requires<[IsARM, HasV4T]> {
Jim Grosbacha7dbc1e2010-10-13 21:48:54 +00001280 let Inst{27-0} = 0b0001001011111111111100011110;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001281 }
1282
1283 // ARMV4 only
Jim Grosbacha9a968d2010-10-22 23:48:29 +00001284 def MOVPCLR : AI<(outs), (ins), BrMiscFrm, IIC_Br,
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001285 "mov", "\tpc, lr", [(ARMretflag)]>,
1286 Requires<[IsARM, NoV4T]> {
Jim Grosbacha7dbc1e2010-10-13 21:48:54 +00001287 let Inst{27-0} = 0b0001101000001111000000001110;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001288 }
Evan Cheng7fd7ca42008-09-17 07:53:38 +00001289}
Rafael Espindola27185192006-09-29 21:20:16 +00001290
Bob Wilson04ea6e52009-10-28 00:37:03 +00001291// Indirect branches
1292let isBranch = 1, isTerminator = 1, isBarrier = 1, isIndirectBranch = 1 in {
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001293 // ARMV4T and above
Jim Grosbach532c2f12010-11-30 00:24:05 +00001294 def BX : AXI<(outs), (ins GPR:$dst), BrMiscFrm, IIC_Br, "bx\t$dst",
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001295 [(brind GPR:$dst)]>,
1296 Requires<[IsARM, HasV4T]> {
Jim Grosbach62547262010-10-11 18:51:51 +00001297 bits<4> dst;
Jim Grosbacha7dbc1e2010-10-13 21:48:54 +00001298 let Inst{31-4} = 0b1110000100101111111111110001;
Jim Grosbach27e90082010-10-29 19:28:17 +00001299 let Inst{3-0} = dst;
Bob Wilson04ea6e52009-10-28 00:37:03 +00001300 }
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001301
1302 // ARMV4 only
Jim Grosbach2e812e12010-11-30 18:56:36 +00001303 // FIXME: We would really like to define this as a vanilla ARMPat like:
1304 // ARMPat<(brind GPR:$dst), (MOVr PC, GPR:$dst)>
1305 // With that, however, we can't set isBranch, isTerminator, etc..
1306 def MOVPCRX : ARMPseudoInst<(outs), (ins GPR:$dst),
1307 Size4Bytes, IIC_Br, [(brind GPR:$dst)]>,
1308 Requires<[IsARM, NoV4T]>;
Bob Wilson04ea6e52009-10-28 00:37:03 +00001309}
1310
Evan Cheng1e0eab12010-11-29 22:43:27 +00001311// All calls clobber the non-callee saved registers. SP is marked as
1312// a use to prevent stack-pointer assignments that appear immediately
1313// before calls from potentially appearing dead.
David Goodwin1a8f36e2009-08-12 18:31:53 +00001314let isCall = 1,
Evan Cheng1e0eab12010-11-29 22:43:27 +00001315 // On non-Darwin platforms R9 is callee-saved.
Jim Grosbach34e98e92011-03-12 00:51:00 +00001316 // FIXME: Do we really need a non-predicated version? If so, it should
1317 // at least be a pseudo instruction expanding to the predicated version
1318 // at MC lowering time.
Evan Cheng756da122009-07-22 06:46:53 +00001319 Defs = [R0, R1, R2, R3, R12, LR,
1320 D0, D1, D2, D3, D4, D5, D6, D7,
1321 D16, D17, D18, D19, D20, D21, D22, D23,
Evan Cheng1e0eab12010-11-29 22:43:27 +00001322 D24, D25, D26, D27, D28, D29, D30, D31, CPSR, FPSCR],
1323 Uses = [SP] in {
Jason W Kim685c3502011-02-04 19:47:15 +00001324 def BL : ABXI<0b1011, (outs), (ins bl_target:$func, variable_ops),
Jim Grosbach1d6111c2010-10-06 21:36:43 +00001325 IIC_Br, "bl\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001326 [(ARMcall tglobaladdr:$func)]>,
Johnny Cheneadeffb2009-10-27 20:45:15 +00001327 Requires<[IsARM, IsNotDarwin]> {
1328 let Inst{31-28} = 0b1110;
Jim Grosbachd1d5a392010-11-11 20:05:40 +00001329 bits<24> func;
1330 let Inst{23-0} = func;
Johnny Cheneadeffb2009-10-27 20:45:15 +00001331 }
Evan Cheng277f0742007-06-19 21:05:09 +00001332
Jason W Kim685c3502011-02-04 19:47:15 +00001333 def BL_pred : ABI<0b1011, (outs), (ins bl_target:$func, variable_ops),
Jim Grosbach1d6111c2010-10-06 21:36:43 +00001334 IIC_Br, "bl", "\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001335 [(ARMcall_pred tglobaladdr:$func)]>,
Jim Grosbachd1d5a392010-11-11 20:05:40 +00001336 Requires<[IsARM, IsNotDarwin]> {
1337 bits<24> func;
1338 let Inst{23-0} = func;
1339 }
Evan Cheng277f0742007-06-19 21:05:09 +00001340
Evan Chenga8e29892007-01-19 07:51:42 +00001341 // ARMv5T and above
Evan Cheng12c3a532008-11-06 17:48:05 +00001342 def BLX : AXI<(outs), (ins GPR:$func, variable_ops), BrMiscFrm,
Evan Cheng162e3092009-10-26 23:45:59 +00001343 IIC_Br, "blx\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001344 [(ARMcall GPR:$func)]>,
1345 Requires<[IsARM, HasV5T, IsNotDarwin]> {
Jim Grosbach62547262010-10-11 18:51:51 +00001346 bits<4> func;
Jim Grosbach817c1a62010-11-19 00:27:09 +00001347 let Inst{31-4} = 0b1110000100101111111111110011;
Bob Wilson181d3fe2011-03-03 01:41:01 +00001348 let Inst{3-0} = func;
1349 }
1350
1351 def BLX_pred : AI<(outs), (ins GPR:$func, variable_ops), BrMiscFrm,
1352 IIC_Br, "blx", "\t$func",
1353 [(ARMcall_pred GPR:$func)]>,
1354 Requires<[IsARM, HasV5T, IsNotDarwin]> {
1355 bits<4> func;
1356 let Inst{27-4} = 0b000100101111111111110011;
1357 let Inst{3-0} = func;
Evan Cheng7fd7ca42008-09-17 07:53:38 +00001358 }
1359
Evan Chengf6bc4ae2009-07-14 01:49:27 +00001360 // ARMv4T
Bob Wilson1665b0a2010-02-16 17:24:15 +00001361 // Note: Restrict $func to the tGPR regclass to prevent it being in LR.
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001362 def BX_CALL : ARMPseudoInst<(outs), (ins tGPR:$func, variable_ops),
1363 Size8Bytes, IIC_Br, [(ARMcall_nolink tGPR:$func)]>,
1364 Requires<[IsARM, HasV4T, IsNotDarwin]>;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001365
1366 // ARMv4
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001367 def BMOVPCRX_CALL : ARMPseudoInst<(outs), (ins tGPR:$func, variable_ops),
1368 Size8Bytes, IIC_Br, [(ARMcall_nolink tGPR:$func)]>,
1369 Requires<[IsARM, NoV4T, IsNotDarwin]>;
Bob Wilson54fc1242009-06-22 21:01:46 +00001370}
1371
David Goodwin1a8f36e2009-08-12 18:31:53 +00001372let isCall = 1,
Evan Cheng1e0eab12010-11-29 22:43:27 +00001373 // On Darwin R9 is call-clobbered.
1374 // R7 is marked as a use to prevent frame-pointer assignments from being
1375 // moved above / below calls.
Evan Cheng756da122009-07-22 06:46:53 +00001376 Defs = [R0, R1, R2, R3, R9, R12, LR,
1377 D0, D1, D2, D3, D4, D5, D6, D7,
1378 D16, D17, D18, D19, D20, D21, D22, D23,
Evan Cheng1e0eab12010-11-29 22:43:27 +00001379 D24, D25, D26, D27, D28, D29, D30, D31, CPSR, FPSCR],
1380 Uses = [R7, SP] in {
Jim Grosbachf859a542011-03-12 00:45:26 +00001381 def BLr9 : ARMPseudoInst<(outs), (ins bltarget:$func, variable_ops),
1382 Size4Bytes, IIC_Br,
1383 [(ARMcall tglobaladdr:$func)]>, Requires<[IsARM, IsDarwin]>;
Bob Wilson54fc1242009-06-22 21:01:46 +00001384
Jim Grosbachf859a542011-03-12 00:45:26 +00001385 def BLr9_pred : ARMPseudoInst<(outs),
1386 (ins bltarget:$func, pred:$p, variable_ops),
1387 Size4Bytes, IIC_Br,
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001388 [(ARMcall_pred tglobaladdr:$func)]>,
Jim Grosbachf859a542011-03-12 00:45:26 +00001389 Requires<[IsARM, IsDarwin]>;
Bob Wilson54fc1242009-06-22 21:01:46 +00001390
1391 // ARMv5T and above
Jim Grosbachf859a542011-03-12 00:45:26 +00001392 def BLXr9 : ARMPseudoInst<(outs), (ins GPR:$func, variable_ops),
1393 Size4Bytes, IIC_Br,
1394 [(ARMcall GPR:$func)]>, Requires<[IsARM, HasV5T, IsDarwin]>;
Bob Wilson54fc1242009-06-22 21:01:46 +00001395
Jim Grosbachf859a542011-03-12 00:45:26 +00001396 def BLXr9_pred: ARMPseudoInst<(outs), (ins GPR:$func, pred:$p, variable_ops),
1397 Size4Bytes, IIC_Br,
Bob Wilson181d3fe2011-03-03 01:41:01 +00001398 [(ARMcall_pred GPR:$func)]>,
Jim Grosbachf859a542011-03-12 00:45:26 +00001399 Requires<[IsARM, HasV5T, IsDarwin]>;
Bob Wilson181d3fe2011-03-03 01:41:01 +00001400
Evan Chengf6bc4ae2009-07-14 01:49:27 +00001401 // ARMv4T
Bob Wilson1665b0a2010-02-16 17:24:15 +00001402 // Note: Restrict $func to the tGPR regclass to prevent it being in LR.
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001403 def BXr9_CALL : ARMPseudoInst<(outs), (ins tGPR:$func, variable_ops),
1404 Size8Bytes, IIC_Br, [(ARMcall_nolink tGPR:$func)]>,
1405 Requires<[IsARM, HasV4T, IsDarwin]>;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001406
1407 // ARMv4
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001408 def BMOVPCRXr9_CALL : ARMPseudoInst<(outs), (ins tGPR:$func, variable_ops),
1409 Size8Bytes, IIC_Br, [(ARMcall_nolink tGPR:$func)]>,
1410 Requires<[IsARM, NoV4T, IsDarwin]>;
Rafael Espindola35574632006-07-18 17:00:30 +00001411}
Rafael Espindoladc124a22006-05-18 21:45:49 +00001412
Dale Johannesen51e28e62010-06-03 21:09:53 +00001413// Tail calls.
1414
Jim Grosbach5edf24e2011-03-15 00:30:40 +00001415// FIXME: The Thumb versions of these should live in ARMInstrThumb.td
Dale Johannesen51e28e62010-06-03 21:09:53 +00001416let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1 in {
1417 // Darwin versions.
1418 let Defs = [R0, R1, R2, R3, R9, R12,
1419 D0, D1, D2, D3, D4, D5, D6, D7,
1420 D16, D17, D18, D19, D20, D21, D22, D23, D24, D25, D26,
1421 D27, D28, D29, D30, D31, PC],
1422 Uses = [SP] in {
Jim Grosbach5c86a0a2010-11-30 00:09:06 +00001423 def TCRETURNdi : PseudoInst<(outs), (ins i32imm:$dst, variable_ops),
1424 IIC_Br, []>, Requires<[IsDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001425
Jim Grosbach5c86a0a2010-11-30 00:09:06 +00001426 def TCRETURNri : PseudoInst<(outs), (ins tcGPR:$dst, variable_ops),
1427 IIC_Br, []>, Requires<[IsDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001428
Jim Grosbach5edf24e2011-03-15 00:30:40 +00001429 def TAILJMPd : ARMPseudoInst<(outs), (ins brtarget:$dst, variable_ops),
1430 Size4Bytes, IIC_Br,
Jim Grosbach5c86a0a2010-11-30 00:09:06 +00001431 []>, Requires<[IsARM, IsDarwin]>;
Dale Johannesen7835f1f2010-07-08 01:18:23 +00001432
Jim Grosbach5edf24e2011-03-15 00:30:40 +00001433 def tTAILJMPd: tPseudoInst<(outs), (ins brtarget:$dst, variable_ops),
1434 Size4Bytes, IIC_Br,
Jim Grosbach5c86a0a2010-11-30 00:09:06 +00001435 []>, Requires<[IsThumb, IsDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001436
Jim Grosbach5edf24e2011-03-15 00:30:40 +00001437 def TAILJMPr : ARMPseudoInst<(outs), (ins tcGPR:$dst, variable_ops),
1438 Size4Bytes, IIC_Br,
1439 []>, Requires<[IsARM, IsDarwin]>;
1440
1441 def tTAILJMPr : tPseudoInst<(outs), (ins tcGPR:$dst, variable_ops),
1442 Size4Bytes, IIC_Br,
1443 []>, Requires<[IsThumb, IsDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001444 }
1445
1446 // Non-Darwin versions (the difference is R9).
1447 let Defs = [R0, R1, R2, R3, R12,
1448 D0, D1, D2, D3, D4, D5, D6, D7,
1449 D16, D17, D18, D19, D20, D21, D22, D23, D24, D25, D26,
1450 D27, D28, D29, D30, D31, PC],
1451 Uses = [SP] in {
Jim Grosbach5c86a0a2010-11-30 00:09:06 +00001452 def TCRETURNdiND : PseudoInst<(outs), (ins i32imm:$dst, variable_ops),
1453 IIC_Br, []>, Requires<[IsNotDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001454
Jim Grosbach5c86a0a2010-11-30 00:09:06 +00001455 def TCRETURNriND : PseudoInst<(outs), (ins tcGPR:$dst, variable_ops),
1456 IIC_Br, []>, Requires<[IsNotDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001457
Jim Grosbach5edf24e2011-03-15 00:30:40 +00001458 def TAILJMPdND : ARMPseudoInst<(outs), (ins brtarget:$dst, variable_ops),
1459 Size4Bytes, IIC_Br,
Evan Cheng6523d2f2010-06-19 00:11:54 +00001460 []>, Requires<[IsARM, IsNotDarwin]>;
Dale Johannesen10416802010-06-18 20:44:28 +00001461
Jim Grosbach5edf24e2011-03-15 00:30:40 +00001462 def tTAILJMPdND : tPseudoInst<(outs), (ins brtarget:$dst, variable_ops),
1463 Size4Bytes, IIC_Br,
Evan Cheng6523d2f2010-06-19 00:11:54 +00001464 []>, Requires<[IsThumb, IsNotDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001465
Jim Grosbach5edf24e2011-03-15 00:30:40 +00001466 def TAILJMPrND : ARMPseudoInst<(outs), (ins tcGPR:$dst, variable_ops),
1467 Size4Bytes, IIC_Br,
1468 []>, Requires<[IsARM, IsNotDarwin]>;
1469 def tTAILJMPrND : tPseudoInst<(outs), (ins tcGPR:$dst, variable_ops),
1470 Size4Bytes, IIC_Br,
1471 []>, Requires<[IsThumb, IsNotDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001472 }
1473}
1474
David Goodwin1a8f36e2009-08-12 18:31:53 +00001475let isBranch = 1, isTerminator = 1 in {
Jim Grosbach72422d32011-03-11 23:24:15 +00001476 // B is "predicable" since it's just a Bcc with an 'always' condition.
Evan Chengaeafca02007-05-16 07:45:54 +00001477 let isBarrier = 1 in {
Evan Cheng5ada1992007-05-16 20:50:01 +00001478 let isPredicable = 1 in
Jim Grosbachcea5afc2011-03-11 23:25:21 +00001479 // FIXME: We shouldn't need this pseudo at all. Just using Bcc directly
1480 // should be sufficient.
Jim Grosbach72422d32011-03-11 23:24:15 +00001481 def B : ARMPseudoInst<(outs), (ins brtarget:$target), Size4Bytes, IIC_Br,
1482 [(br bb:$target)]>;
Evan Cheng44bec522007-05-15 01:29:07 +00001483
Jim Grosbach2dc77682010-11-29 18:37:44 +00001484 let isNotDuplicable = 1, isIndirectBranch = 1 in {
1485 def BR_JTr : ARMPseudoInst<(outs),
Jim Grosbach11fbff82010-11-29 18:53:24 +00001486 (ins GPR:$target, i32imm:$jt, i32imm:$id),
Jim Grosbach6e422112010-11-29 23:48:41 +00001487 SizeSpecial, IIC_Br,
1488 [(ARMbrjt GPR:$target, tjumptable:$jt, imm:$id)]>;
Jim Grosbach2dc77682010-11-29 18:37:44 +00001489 // FIXME: This shouldn't use the generic "addrmode2," but rather be split
1490 // into i12 and rs suffixed versions.
1491 def BR_JTm : ARMPseudoInst<(outs),
Jim Grosbach11fbff82010-11-29 18:53:24 +00001492 (ins addrmode2:$target, i32imm:$jt, i32imm:$id),
Jim Grosbach6e422112010-11-29 23:48:41 +00001493 SizeSpecial, IIC_Br,
Chris Lattnera1ca91a2010-11-02 23:40:41 +00001494 [(ARMbrjt (i32 (load addrmode2:$target)), tjumptable:$jt,
Jim Grosbach6e422112010-11-29 23:48:41 +00001495 imm:$id)]>;
Jim Grosbach0eb49c52010-11-21 01:26:01 +00001496 def BR_JTadd : ARMPseudoInst<(outs),
Jim Grosbach11fbff82010-11-29 18:53:24 +00001497 (ins GPR:$target, GPR:$idx, i32imm:$jt, i32imm:$id),
Jim Grosbach6e422112010-11-29 23:48:41 +00001498 SizeSpecial, IIC_Br,
Jim Grosbachf8dabac2010-11-17 21:05:55 +00001499 [(ARMbrjt (add GPR:$target, GPR:$idx), tjumptable:$jt,
Jim Grosbach6e422112010-11-29 23:48:41 +00001500 imm:$id)]>;
Chris Lattnera1ca91a2010-11-02 23:40:41 +00001501 } // isNotDuplicable = 1, isIndirectBranch = 1
Evan Cheng4df60f52008-11-07 09:06:08 +00001502 } // isBarrier = 1
Evan Chengaeafca02007-05-16 07:45:54 +00001503
Evan Chengc85e8322007-07-05 07:13:32 +00001504 // FIXME: should be able to write a pattern for ARMBrcond, but can't use
Jim Grosbach64171712010-02-16 21:07:46 +00001505 // a two-value operand where a dag node expects two operands. :(
Jason W Kim685c3502011-02-04 19:47:15 +00001506 def Bcc : ABI<0b1010, (outs), (ins br_target:$target),
Evan Cheng162e3092009-10-26 23:45:59 +00001507 IIC_Br, "b", "\t$target",
Jim Grosbachc466b932010-11-11 18:04:49 +00001508 [/*(ARMbrcond bb:$target, imm:$cc, CCR:$ccr)*/]> {
1509 bits<24> target;
1510 let Inst{23-0} = target;
1511 }
Rafael Espindola1ed3af12006-08-01 18:53:10 +00001512}
Rafael Espindola84b19be2006-07-16 01:02:57 +00001513
Johnny Chen8901e6f2011-03-31 17:53:50 +00001514// BLX (immediate) -- for disassembly only
1515def BLXi : AXI<(outs), (ins br_target:$target), BrMiscFrm, NoItinerary,
1516 "blx\t$target", [/* pattern left blank */]>,
1517 Requires<[IsARM, HasV5T]> {
1518 let Inst{31-25} = 0b1111101;
1519 bits<25> target;
1520 let Inst{23-0} = target{24-1};
1521 let Inst{24} = target{0};
1522}
1523
Johnny Chena1e76212010-02-13 02:51:09 +00001524// Branch and Exchange Jazelle -- for disassembly only
1525def BXJ : ABI<0b0001, (outs), (ins GPR:$func), NoItinerary, "bxj", "\t$func",
1526 [/* For disassembly only; pattern left blank */]> {
1527 let Inst{23-20} = 0b0010;
1528 //let Inst{19-8} = 0xfff;
1529 let Inst{7-4} = 0b0010;
1530}
1531
Johnny Chen0296f3e2010-02-16 21:59:54 +00001532// Secure Monitor Call is a system instruction -- for disassembly only
1533def SMC : ABI<0b0001, (outs), (ins i32imm:$opt), NoItinerary, "smc", "\t$opt",
1534 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach06ef4442010-10-13 22:38:23 +00001535 bits<4> opt;
1536 let Inst{23-4} = 0b01100000000000000111;
1537 let Inst{3-0} = opt;
Johnny Chen0296f3e2010-02-16 21:59:54 +00001538}
1539
Johnny Chen64dfb782010-02-16 20:04:27 +00001540// Supervisor Call (Software Interrupt) -- for disassembly only
Evan Cheng1e0eab12010-11-29 22:43:27 +00001541let isCall = 1, Uses = [SP] in {
Johnny Chen85d5a892010-02-10 18:02:25 +00001542def SVC : ABI<0b1111, (outs), (ins i32imm:$svc), IIC_Br, "svc", "\t$svc",
Jim Grosbach06ef4442010-10-13 22:38:23 +00001543 [/* For disassembly only; pattern left blank */]> {
1544 bits<24> svc;
1545 let Inst{23-0} = svc;
1546}
Johnny Chen85d5a892010-02-10 18:02:25 +00001547}
Nick Lewyckye27fa742011-03-17 01:46:14 +00001548def : MnemonicAlias<"swi", "svc">;
Johnny Chen85d5a892010-02-10 18:02:25 +00001549
Johnny Chenfb566792010-02-17 21:39:10 +00001550// Store Return State is a system instruction -- for disassembly only
Chris Lattner39ee0362010-10-31 19:10:56 +00001551let isCodeGenOnly = 1 in { // FIXME: This should not use submode!
Jim Grosbache6913602010-11-03 01:01:43 +00001552def SRSW : ABXI<{1,0,0,?}, (outs), (ins ldstm_mode:$amode, i32imm:$mode),
1553 NoItinerary, "srs${amode}\tsp!, $mode",
Johnny Chen64dfb782010-02-16 20:04:27 +00001554 [/* For disassembly only; pattern left blank */]> {
1555 let Inst{31-28} = 0b1111;
1556 let Inst{22-20} = 0b110; // W = 1
Johnny Chen157536b2011-04-05 00:16:18 +00001557 let Inst{19-8} = 0xd05;
1558 let Inst{7-5} = 0b000;
Johnny Chen64dfb782010-02-16 20:04:27 +00001559}
1560
Jim Grosbache6913602010-11-03 01:01:43 +00001561def SRS : ABXI<{1,0,0,?}, (outs), (ins ldstm_mode:$amode, i32imm:$mode),
1562 NoItinerary, "srs${amode}\tsp, $mode",
Johnny Chen64dfb782010-02-16 20:04:27 +00001563 [/* For disassembly only; pattern left blank */]> {
1564 let Inst{31-28} = 0b1111;
1565 let Inst{22-20} = 0b100; // W = 0
Johnny Chen157536b2011-04-05 00:16:18 +00001566 let Inst{19-8} = 0xd05;
1567 let Inst{7-5} = 0b000;
Johnny Chen64dfb782010-02-16 20:04:27 +00001568}
1569
Johnny Chenfb566792010-02-17 21:39:10 +00001570// Return From Exception is a system instruction -- for disassembly only
Jim Grosbache6913602010-11-03 01:01:43 +00001571def RFEW : ABXI<{1,0,0,?}, (outs), (ins ldstm_mode:$amode, GPR:$base),
1572 NoItinerary, "rfe${amode}\t$base!",
Johnny Chenfb566792010-02-17 21:39:10 +00001573 [/* For disassembly only; pattern left blank */]> {
1574 let Inst{31-28} = 0b1111;
1575 let Inst{22-20} = 0b011; // W = 1
Johnny Chen670a4562011-04-04 23:39:08 +00001576 let Inst{15-0} = 0x0a00;
Johnny Chenfb566792010-02-17 21:39:10 +00001577}
1578
Jim Grosbache6913602010-11-03 01:01:43 +00001579def RFE : ABXI<{1,0,0,?}, (outs), (ins ldstm_mode:$amode, GPR:$base),
1580 NoItinerary, "rfe${amode}\t$base",
Johnny Chenfb566792010-02-17 21:39:10 +00001581 [/* For disassembly only; pattern left blank */]> {
1582 let Inst{31-28} = 0b1111;
1583 let Inst{22-20} = 0b001; // W = 0
Johnny Chen670a4562011-04-04 23:39:08 +00001584 let Inst{15-0} = 0x0a00;
Johnny Chenfb566792010-02-17 21:39:10 +00001585}
Chris Lattner39ee0362010-10-31 19:10:56 +00001586} // isCodeGenOnly = 1
Johnny Chenfb566792010-02-17 21:39:10 +00001587
Evan Chenga8e29892007-01-19 07:51:42 +00001588//===----------------------------------------------------------------------===//
1589// Load / store Instructions.
1590//
Rafael Espindola82c678b2006-10-16 17:17:22 +00001591
Evan Chenga8e29892007-01-19 07:51:42 +00001592// Load
Jim Grosbach3e556122010-10-26 22:37:02 +00001593
1594
Evan Cheng7e2fe912010-10-28 06:47:08 +00001595defm LDR : AI_ldr1<0, "ldr", IIC_iLoad_r, IIC_iLoad_si,
Jim Grosbachc1d30212010-10-27 00:19:44 +00001596 UnOpFrag<(load node:$Src)>>;
Evan Cheng7e2fe912010-10-28 06:47:08 +00001597defm LDRB : AI_ldr1<1, "ldrb", IIC_iLoad_bh_r, IIC_iLoad_bh_si,
Jim Grosbachc1d30212010-10-27 00:19:44 +00001598 UnOpFrag<(zextloadi8 node:$Src)>>;
Evan Cheng7e2fe912010-10-28 06:47:08 +00001599defm STR : AI_str1<0, "str", IIC_iStore_r, IIC_iStore_si,
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001600 BinOpFrag<(store node:$LHS, node:$RHS)>>;
Evan Cheng7e2fe912010-10-28 06:47:08 +00001601defm STRB : AI_str1<1, "strb", IIC_iStore_bh_r, IIC_iStore_bh_si,
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001602 BinOpFrag<(truncstorei8 node:$LHS, node:$RHS)>>;
Rafael Espindola82c678b2006-10-16 17:17:22 +00001603
Evan Chengfa775d02007-03-19 07:20:03 +00001604// Special LDR for loads from non-pc-relative constpools.
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001605let canFoldAsLoad = 1, mayLoad = 1, neverHasSideEffects = 1,
1606 isReMaterializable = 1 in
Jim Grosbach9558b4c2010-11-19 21:07:51 +00001607def LDRcp : AI2ldst<0b010, 1, 0, (outs GPR:$Rt), (ins addrmode_imm12:$addr),
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001608 AddrMode_i12, LdFrm, IIC_iLoad_r, "ldr", "\t$Rt, $addr",
1609 []> {
Jim Grosbach3e556122010-10-26 22:37:02 +00001610 bits<4> Rt;
1611 bits<17> addr;
1612 let Inst{23} = addr{12}; // U (add = ('U' == 1))
1613 let Inst{19-16} = 0b1111;
1614 let Inst{15-12} = Rt;
1615 let Inst{11-0} = addr{11-0}; // imm12
1616}
Evan Chengfa775d02007-03-19 07:20:03 +00001617
Evan Chenga8e29892007-01-19 07:51:42 +00001618// Loads with zero extension
Jim Grosbachf1ce7cc2010-11-19 18:16:46 +00001619def LDRH : AI3ld<0b1011, 1, (outs GPR:$Rt), (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbach89e14c72010-11-17 18:11:11 +00001620 IIC_iLoad_bh_r, "ldrh", "\t$Rt, $addr",
1621 [(set GPR:$Rt, (zextloadi16 addrmode3:$addr))]>;
Rafael Espindola82c678b2006-10-16 17:17:22 +00001622
Evan Chenga8e29892007-01-19 07:51:42 +00001623// Loads with sign extension
Jim Grosbachf1ce7cc2010-11-19 18:16:46 +00001624def LDRSH : AI3ld<0b1111, 1, (outs GPR:$Rt), (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbach89e14c72010-11-17 18:11:11 +00001625 IIC_iLoad_bh_r, "ldrsh", "\t$Rt, $addr",
1626 [(set GPR:$Rt, (sextloadi16 addrmode3:$addr))]>;
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00001627
Jim Grosbachf1ce7cc2010-11-19 18:16:46 +00001628def LDRSB : AI3ld<0b1101, 1, (outs GPR:$Rt), (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbach89e14c72010-11-17 18:11:11 +00001629 IIC_iLoad_bh_r, "ldrsb", "\t$Rt, $addr",
1630 [(set GPR:$Rt, (sextloadi8 addrmode3:$addr))]>;
Rafael Espindolac391d162006-10-23 20:34:27 +00001631
Jim Grosbach5b03a3a2011-04-08 18:47:05 +00001632let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1 in {
Evan Chenga8e29892007-01-19 07:51:42 +00001633// Load doubleword
Jim Grosbachf1ce7cc2010-11-19 18:16:46 +00001634def LDRD : AI3ld<0b1101, 0, (outs GPR:$Rd, GPR:$dst2),
1635 (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbach9a3507f2011-04-01 20:26:57 +00001636 IIC_iLoad_d_r, "ldrd", "\t$Rd, $dst2, $addr",
Misha Brukmanbf16f1d2009-08-27 14:14:21 +00001637 []>, Requires<[IsARM, HasV5TE]>;
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001638}
Rafael Espindolac391d162006-10-23 20:34:27 +00001639
Evan Chenga8e29892007-01-19 07:51:42 +00001640// Indexed loads
Jim Grosbachdf7e0f82010-11-13 01:28:30 +00001641multiclass AI2_ldridx<bit isByte, string opc, InstrItinClass itin> {
Jim Grosbach0f6e33b2010-11-13 01:07:20 +00001642 def _PRE : AI2ldstidx<1, isByte, 1, (outs GPR:$Rt, GPR:$Rn_wb),
1643 (ins addrmode2:$addr), IndexModePre, LdFrm, itin,
Jim Grosbach99f53d12010-11-15 20:47:07 +00001644 opc, "\t$Rt, $addr!", "$addr.base = $Rn_wb", []> {
1645 // {17-14} Rn
1646 // {13} 1 == Rm, 0 == imm12
1647 // {12} isAdd
1648 // {11-0} imm12/Rm
1649 bits<18> addr;
1650 let Inst{25} = addr{13};
1651 let Inst{23} = addr{12};
1652 let Inst{19-16} = addr{17-14};
1653 let Inst{11-0} = addr{11-0};
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00001654 let AsmMatchConverter = "CvtLdWriteBackRegAddrMode2";
Jim Grosbach99f53d12010-11-15 20:47:07 +00001655 }
Jim Grosbach0f6e33b2010-11-13 01:07:20 +00001656 def _POST : AI2ldstidx<1, isByte, 0, (outs GPR:$Rt, GPR:$Rn_wb),
Bruno Cardoso Lopesb41aaab2011-03-31 15:54:36 +00001657 (ins GPR:$Rn, am2offset:$offset),
1658 IndexModePost, LdFrm, itin,
1659 opc, "\t$Rt, [$Rn], $offset", "$Rn = $Rn_wb", []> {
Jim Grosbach99f53d12010-11-15 20:47:07 +00001660 // {13} 1 == Rm, 0 == imm12
1661 // {12} isAdd
1662 // {11-0} imm12/Rm
Bruno Cardoso Lopesb41aaab2011-03-31 15:54:36 +00001663 bits<14> offset;
1664 bits<4> Rn;
1665 let Inst{25} = offset{13};
1666 let Inst{23} = offset{12};
1667 let Inst{19-16} = Rn;
1668 let Inst{11-0} = offset{11-0};
Jim Grosbach99f53d12010-11-15 20:47:07 +00001669 }
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001670}
Rafael Espindoladc124a22006-05-18 21:45:49 +00001671
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001672let mayLoad = 1, neverHasSideEffects = 1 in {
Jim Grosbachdf7e0f82010-11-13 01:28:30 +00001673defm LDR : AI2_ldridx<0, "ldr", IIC_iLoad_ru>;
1674defm LDRB : AI2_ldridx<1, "ldrb", IIC_iLoad_bh_ru>;
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001675}
Rafael Espindola450856d2006-12-12 00:37:38 +00001676
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001677multiclass AI3_ldridx<bits<4> op, bit op20, string opc, InstrItinClass itin> {
1678 def _PRE : AI3ldstidx<op, op20, 1, 1, (outs GPR:$Rt, GPR:$Rn_wb),
1679 (ins addrmode3:$addr), IndexModePre,
1680 LdMiscFrm, itin,
1681 opc, "\t$Rt, $addr!", "$addr.base = $Rn_wb", []> {
1682 bits<14> addr;
1683 let Inst{23} = addr{8}; // U bit
1684 let Inst{22} = addr{13}; // 1 == imm8, 0 == Rm
1685 let Inst{19-16} = addr{12-9}; // Rn
1686 let Inst{11-8} = addr{7-4}; // imm7_4/zero
1687 let Inst{3-0} = addr{3-0}; // imm3_0/Rm
1688 }
1689 def _POST : AI3ldstidx<op, op20, 1, 0, (outs GPR:$Rt, GPR:$Rn_wb),
1690 (ins GPR:$Rn, am3offset:$offset), IndexModePost,
1691 LdMiscFrm, itin,
1692 opc, "\t$Rt, [$Rn], $offset", "$Rn = $Rn_wb", []> {
Jim Grosbach078e2392010-11-19 23:14:43 +00001693 bits<10> offset;
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001694 bits<4> Rn;
Jim Grosbach078e2392010-11-19 23:14:43 +00001695 let Inst{23} = offset{8}; // U bit
1696 let Inst{22} = offset{9}; // 1 == imm8, 0 == Rm
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001697 let Inst{19-16} = Rn;
Jim Grosbach078e2392010-11-19 23:14:43 +00001698 let Inst{11-8} = offset{7-4}; // imm7_4/zero
1699 let Inst{3-0} = offset{3-0}; // imm3_0/Rm
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001700 }
1701}
Rafael Espindola4e307642006-09-08 16:59:47 +00001702
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001703let mayLoad = 1, neverHasSideEffects = 1 in {
1704defm LDRH : AI3_ldridx<0b1011, 1, "ldrh", IIC_iLoad_bh_ru>;
1705defm LDRSH : AI3_ldridx<0b1111, 1, "ldrsh", IIC_iLoad_bh_ru>;
1706defm LDRSB : AI3_ldridx<0b1101, 1, "ldrsb", IIC_iLoad_bh_ru>;
Jim Grosbach5b03a3a2011-04-08 18:47:05 +00001707let hasExtraDefRegAllocReq = 1 in {
Jim Grosbach215e4fd2011-04-05 18:40:13 +00001708def LDRD_PRE : AI3ldstidx<0b1101, 0, 1, 1, (outs GPR:$Rt, GPR:$Rt2, GPR:$Rn_wb),
1709 (ins addrmode3:$addr), IndexModePre,
1710 LdMiscFrm, IIC_iLoad_d_ru,
1711 "ldrd", "\t$Rt, $Rt2, $addr!",
1712 "$addr.base = $Rn_wb", []> {
1713 bits<14> addr;
1714 let Inst{23} = addr{8}; // U bit
1715 let Inst{22} = addr{13}; // 1 == imm8, 0 == Rm
1716 let Inst{19-16} = addr{12-9}; // Rn
1717 let Inst{11-8} = addr{7-4}; // imm7_4/zero
1718 let Inst{3-0} = addr{3-0}; // imm3_0/Rm
1719}
1720def LDRD_POST: AI3ldstidx<0b1101, 0, 1, 0, (outs GPR:$Rt, GPR:$Rt2, GPR:$Rn_wb),
1721 (ins GPR:$Rn, am3offset:$offset), IndexModePost,
1722 LdMiscFrm, IIC_iLoad_d_ru,
1723 "ldrd", "\t$Rt, $Rt2, [$Rn], $offset",
1724 "$Rn = $Rn_wb", []> {
1725 bits<10> offset;
1726 bits<4> Rn;
1727 let Inst{23} = offset{8}; // U bit
1728 let Inst{22} = offset{9}; // 1 == imm8, 0 == Rm
1729 let Inst{19-16} = Rn;
1730 let Inst{11-8} = offset{7-4}; // imm7_4/zero
1731 let Inst{3-0} = offset{3-0}; // imm3_0/Rm
1732}
Jim Grosbach5b03a3a2011-04-08 18:47:05 +00001733} // hasExtraDefRegAllocReq = 1
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001734} // mayLoad = 1, neverHasSideEffects = 1
Evan Chenga8e29892007-01-19 07:51:42 +00001735
Johnny Chenadb561d2010-02-18 03:27:42 +00001736// LDRT, LDRBT, LDRSBT, LDRHT, LDRSHT are for disassembly only.
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001737let mayLoad = 1, neverHasSideEffects = 1 in {
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00001738def LDRT : AI2ldstidx<1, 0, 0, (outs GPR:$Rt, GPR:$base_wb),
1739 (ins addrmode2:$addr), IndexModePost, LdFrm, IIC_iLoad_ru,
1740 "ldrt", "\t$Rt, $addr", "$addr.base = $base_wb", []> {
1741 // {17-14} Rn
1742 // {13} 1 == Rm, 0 == imm12
1743 // {12} isAdd
1744 // {11-0} imm12/Rm
1745 bits<18> addr;
1746 let Inst{25} = addr{13};
1747 let Inst{23} = addr{12};
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001748 let Inst{21} = 1; // overwrite
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00001749 let Inst{19-16} = addr{17-14};
1750 let Inst{11-0} = addr{11-0};
1751 let AsmMatchConverter = "CvtLdWriteBackRegAddrMode2";
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001752}
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00001753def LDRBT : AI2ldstidx<1, 1, 0, (outs GPR:$Rt, GPR:$base_wb),
1754 (ins addrmode2:$addr), IndexModePost, LdFrm, IIC_iLoad_bh_ru,
1755 "ldrbt", "\t$Rt, $addr", "$addr.base = $base_wb", []> {
1756 // {17-14} Rn
1757 // {13} 1 == Rm, 0 == imm12
1758 // {12} isAdd
1759 // {11-0} imm12/Rm
1760 bits<18> addr;
1761 let Inst{25} = addr{13};
1762 let Inst{23} = addr{12};
Johnny Chenadb561d2010-02-18 03:27:42 +00001763 let Inst{21} = 1; // overwrite
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00001764 let Inst{19-16} = addr{17-14};
1765 let Inst{11-0} = addr{11-0};
1766 let AsmMatchConverter = "CvtLdWriteBackRegAddrMode2";
Johnny Chenadb561d2010-02-18 03:27:42 +00001767}
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +00001768def LDRSBT : AI3ldstidxT<0b1101, 1, 1, 0, (outs GPR:$Rt, GPR:$base_wb),
1769 (ins addrmode3:$addr), IndexModePost, LdMiscFrm, IIC_iLoad_bh_ru,
1770 "ldrsbt", "\t$Rt, $addr", "$addr.base = $base_wb", []> {
Johnny Chenadb561d2010-02-18 03:27:42 +00001771 let Inst{21} = 1; // overwrite
1772}
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +00001773def LDRHT : AI3ldstidxT<0b1011, 1, 1, 0, (outs GPR:$Rt, GPR:$base_wb),
1774 (ins addrmode3:$addr), IndexModePost, LdMiscFrm, IIC_iLoad_bh_ru,
1775 "ldrht", "\t$Rt, $addr", "$addr.base = $base_wb", []> {
Johnny Chenadb561d2010-02-18 03:27:42 +00001776 let Inst{21} = 1; // overwrite
1777}
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +00001778def LDRSHT : AI3ldstidxT<0b1111, 1, 1, 0, (outs GPR:$Rt, GPR:$base_wb),
1779 (ins addrmode3:$addr), IndexModePost, LdMiscFrm, IIC_iLoad_bh_ru,
1780 "ldrsht", "\t$Rt, $addr", "$addr.base = $base_wb", []> {
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001781 let Inst{21} = 1; // overwrite
1782}
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001783}
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001784
Evan Chenga8e29892007-01-19 07:51:42 +00001785// Store
Evan Chenga8e29892007-01-19 07:51:42 +00001786
1787// Stores with truncate
Jim Grosbach2aeb6122010-11-19 22:14:31 +00001788def STRH : AI3str<0b1011, (outs), (ins GPR:$Rt, addrmode3:$addr), StMiscFrm,
Jim Grosbach570a9222010-11-11 01:09:40 +00001789 IIC_iStore_bh_r, "strh", "\t$Rt, $addr",
1790 [(truncstorei16 GPR:$Rt, addrmode3:$addr)]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001791
Evan Chenga8e29892007-01-19 07:51:42 +00001792// Store doubleword
Jim Grosbach9a3507f2011-04-01 20:26:57 +00001793let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 in
1794def STRD : AI3str<0b1111, (outs), (ins GPR:$Rt, GPR:$src2, addrmode3:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001795 StMiscFrm, IIC_iStore_d_r,
Jim Grosbach9a3507f2011-04-01 20:26:57 +00001796 "strd", "\t$Rt, $src2, $addr", []>, Requires<[IsARM, HasV5TE]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001797
1798// Indexed stores
Jim Grosbach953557f42010-11-19 21:35:06 +00001799def STR_PRE : AI2stridx<0, 1, (outs GPR:$Rn_wb),
Jim Grosbach99f53d12010-11-15 20:47:07 +00001800 (ins GPR:$Rt, GPR:$Rn, am2offset:$offset),
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001801 IndexModePre, StFrm, IIC_iStore_ru,
Jim Grosbacha1b41752010-11-19 22:06:57 +00001802 "str", "\t$Rt, [$Rn, $offset]!", "$Rn = $Rn_wb",
1803 [(set GPR:$Rn_wb,
Jim Grosbach953557f42010-11-19 21:35:06 +00001804 (pre_store GPR:$Rt, GPR:$Rn, am2offset:$offset))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001805
Jim Grosbach953557f42010-11-19 21:35:06 +00001806def STR_POST : AI2stridx<0, 0, (outs GPR:$Rn_wb),
Jim Grosbach99f53d12010-11-15 20:47:07 +00001807 (ins GPR:$Rt, GPR:$Rn, am2offset:$offset),
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001808 IndexModePost, StFrm, IIC_iStore_ru,
Jim Grosbacha1b41752010-11-19 22:06:57 +00001809 "str", "\t$Rt, [$Rn], $offset", "$Rn = $Rn_wb",
1810 [(set GPR:$Rn_wb,
Jim Grosbach953557f42010-11-19 21:35:06 +00001811 (post_store GPR:$Rt, GPR:$Rn, am2offset:$offset))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001812
Jim Grosbacha1b41752010-11-19 22:06:57 +00001813def STRB_PRE : AI2stridx<1, 1, (outs GPR:$Rn_wb),
1814 (ins GPR:$Rt, GPR:$Rn, am2offset:$offset),
1815 IndexModePre, StFrm, IIC_iStore_bh_ru,
1816 "strb", "\t$Rt, [$Rn, $offset]!", "$Rn = $Rn_wb",
1817 [(set GPR:$Rn_wb, (pre_truncsti8 GPR:$Rt,
1818 GPR:$Rn, am2offset:$offset))]>;
1819def STRB_POST: AI2stridx<1, 0, (outs GPR:$Rn_wb),
1820 (ins GPR:$Rt, GPR:$Rn, am2offset:$offset),
1821 IndexModePost, StFrm, IIC_iStore_bh_ru,
1822 "strb", "\t$Rt, [$Rn], $offset", "$Rn = $Rn_wb",
1823 [(set GPR:$Rn_wb, (post_truncsti8 GPR:$Rt,
1824 GPR:$Rn, am2offset:$offset))]>;
1825
Jim Grosbach2dc77682010-11-29 18:37:44 +00001826def STRH_PRE : AI3stridx<0b1011, 0, 1, (outs GPR:$Rn_wb),
1827 (ins GPR:$Rt, GPR:$Rn, am3offset:$offset),
1828 IndexModePre, StMiscFrm, IIC_iStore_ru,
1829 "strh", "\t$Rt, [$Rn, $offset]!", "$Rn = $Rn_wb",
1830 [(set GPR:$Rn_wb,
1831 (pre_truncsti16 GPR:$Rt, GPR:$Rn, am3offset:$offset))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001832
Jim Grosbach2dc77682010-11-29 18:37:44 +00001833def STRH_POST: AI3stridx<0b1011, 0, 0, (outs GPR:$Rn_wb),
1834 (ins GPR:$Rt, GPR:$Rn, am3offset:$offset),
1835 IndexModePost, StMiscFrm, IIC_iStore_bh_ru,
1836 "strh", "\t$Rt, [$Rn], $offset", "$Rn = $Rn_wb",
1837 [(set GPR:$Rn_wb, (post_truncsti16 GPR:$Rt,
1838 GPR:$Rn, am3offset:$offset))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001839
Johnny Chen39a4bb32010-02-18 22:31:18 +00001840// For disassembly only
Jim Grosbach5b03a3a2011-04-08 18:47:05 +00001841let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 in {
Johnny Chen39a4bb32010-02-18 22:31:18 +00001842def STRD_PRE : AI3stdpr<(outs GPR:$base_wb),
1843 (ins GPR:$src1, GPR:$src2, GPR:$base, am3offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001844 StMiscFrm, IIC_iStore_d_ru,
Johnny Chen39a4bb32010-02-18 22:31:18 +00001845 "strd", "\t$src1, $src2, [$base, $offset]!",
1846 "$base = $base_wb", []>;
1847
1848// For disassembly only
1849def STRD_POST: AI3stdpo<(outs GPR:$base_wb),
1850 (ins GPR:$src1, GPR:$src2, GPR:$base, am3offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001851 StMiscFrm, IIC_iStore_d_ru,
Johnny Chen39a4bb32010-02-18 22:31:18 +00001852 "strd", "\t$src1, $src2, [$base], $offset",
1853 "$base = $base_wb", []>;
Jim Grosbach5b03a3a2011-04-08 18:47:05 +00001854} // mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1
Johnny Chen39a4bb32010-02-18 22:31:18 +00001855
Johnny Chenad4df4c2010-03-01 19:22:00 +00001856// STRT, STRBT, and STRHT are for disassembly only.
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001857
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00001858def STRT : AI2stridxT<0, 0, (outs GPR:$Rn_wb), (ins GPR:$Rt, addrmode2:$addr),
1859 IndexModePost, StFrm, IIC_iStore_ru,
1860 "strt", "\t$Rt, $addr", "$addr.base = $Rn_wb",
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001861 [/* For disassembly only; pattern left blank */]> {
1862 let Inst{21} = 1; // overwrite
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00001863 let AsmMatchConverter = "CvtStWriteBackRegAddrMode2";
1864}
1865
1866def STRBT : AI2stridxT<1, 0, (outs GPR:$Rn_wb), (ins GPR:$Rt, addrmode2:$addr),
1867 IndexModePost, StFrm, IIC_iStore_bh_ru,
1868 "strbt", "\t$Rt, $addr", "$addr.base = $Rn_wb",
1869 [/* For disassembly only; pattern left blank */]> {
1870 let Inst{21} = 1; // overwrite
1871 let AsmMatchConverter = "CvtStWriteBackRegAddrMode2";
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001872}
1873
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +00001874def STRHT: AI3sthpo<(outs GPR:$base_wb), (ins GPR:$Rt, addrmode3:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001875 StMiscFrm, IIC_iStore_bh_ru,
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +00001876 "strht", "\t$Rt, $addr", "$addr.base = $base_wb",
Johnny Chenad4df4c2010-03-01 19:22:00 +00001877 [/* For disassembly only; pattern left blank */]> {
1878 let Inst{21} = 1; // overwrite
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +00001879 let AsmMatchConverter = "CvtStWriteBackRegAddrMode3";
Johnny Chenad4df4c2010-03-01 19:22:00 +00001880}
1881
Evan Chenga8e29892007-01-19 07:51:42 +00001882//===----------------------------------------------------------------------===//
1883// Load / store multiple Instructions.
1884//
1885
Bill Wendling6c470b82010-11-13 09:09:38 +00001886multiclass arm_ldst_mult<string asm, bit L_bit, Format f,
1887 InstrItinClass itin, InstrItinClass itin_upd> {
Bill Wendling73fe34a2010-11-16 01:16:36 +00001888 def IA :
Bill Wendling6c470b82010-11-13 09:09:38 +00001889 AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1890 IndexModeNone, f, itin,
Bill Wendling73fe34a2010-11-16 01:16:36 +00001891 !strconcat(asm, "ia${p}\t$Rn, $regs"), "", []> {
Bill Wendling6c470b82010-11-13 09:09:38 +00001892 let Inst{24-23} = 0b01; // Increment After
1893 let Inst{21} = 0; // No writeback
1894 let Inst{20} = L_bit;
1895 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00001896 def IA_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00001897 AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1898 IndexModeUpd, f, itin_upd,
Bill Wendling73fe34a2010-11-16 01:16:36 +00001899 !strconcat(asm, "ia${p}\t$Rn!, $regs"), "$Rn = $wb", []> {
Bill Wendling6c470b82010-11-13 09:09:38 +00001900 let Inst{24-23} = 0b01; // Increment After
Bill Wendling73fe34a2010-11-16 01:16:36 +00001901 let Inst{21} = 1; // Writeback
Bill Wendling6c470b82010-11-13 09:09:38 +00001902 let Inst{20} = L_bit;
1903 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00001904 def DA :
Bill Wendling6c470b82010-11-13 09:09:38 +00001905 AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1906 IndexModeNone, f, itin,
1907 !strconcat(asm, "da${p}\t$Rn, $regs"), "", []> {
1908 let Inst{24-23} = 0b00; // Decrement After
1909 let Inst{21} = 0; // No writeback
1910 let Inst{20} = L_bit;
1911 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00001912 def DA_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00001913 AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1914 IndexModeUpd, f, itin_upd,
1915 !strconcat(asm, "da${p}\t$Rn!, $regs"), "$Rn = $wb", []> {
1916 let Inst{24-23} = 0b00; // Decrement After
Bill Wendling73fe34a2010-11-16 01:16:36 +00001917 let Inst{21} = 1; // Writeback
Bill Wendling6c470b82010-11-13 09:09:38 +00001918 let Inst{20} = L_bit;
1919 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00001920 def DB :
Bill Wendling6c470b82010-11-13 09:09:38 +00001921 AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1922 IndexModeNone, f, itin,
1923 !strconcat(asm, "db${p}\t$Rn, $regs"), "", []> {
1924 let Inst{24-23} = 0b10; // Decrement Before
1925 let Inst{21} = 0; // No writeback
1926 let Inst{20} = L_bit;
1927 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00001928 def DB_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00001929 AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1930 IndexModeUpd, f, itin_upd,
1931 !strconcat(asm, "db${p}\t$Rn!, $regs"), "$Rn = $wb", []> {
1932 let Inst{24-23} = 0b10; // Decrement Before
Bill Wendling73fe34a2010-11-16 01:16:36 +00001933 let Inst{21} = 1; // Writeback
Bill Wendling6c470b82010-11-13 09:09:38 +00001934 let Inst{20} = L_bit;
1935 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00001936 def IB :
Bill Wendling6c470b82010-11-13 09:09:38 +00001937 AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1938 IndexModeNone, f, itin,
1939 !strconcat(asm, "ib${p}\t$Rn, $regs"), "", []> {
1940 let Inst{24-23} = 0b11; // Increment Before
1941 let Inst{21} = 0; // No writeback
1942 let Inst{20} = L_bit;
1943 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00001944 def IB_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00001945 AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1946 IndexModeUpd, f, itin_upd,
1947 !strconcat(asm, "ib${p}\t$Rn!, $regs"), "$Rn = $wb", []> {
1948 let Inst{24-23} = 0b11; // Increment Before
Bill Wendling73fe34a2010-11-16 01:16:36 +00001949 let Inst{21} = 1; // Writeback
Bill Wendling6c470b82010-11-13 09:09:38 +00001950 let Inst{20} = L_bit;
1951 }
Owen Anderson19f6f502011-03-18 19:47:14 +00001952}
Bill Wendling6c470b82010-11-13 09:09:38 +00001953
Bill Wendlingc93989a2010-11-13 11:20:05 +00001954let neverHasSideEffects = 1 in {
Bill Wendlingddc918b2010-11-13 10:57:02 +00001955
1956let mayLoad = 1, hasExtraDefRegAllocReq = 1 in
1957defm LDM : arm_ldst_mult<"ldm", 1, LdStMulFrm, IIC_iLoad_m, IIC_iLoad_mu>;
1958
1959let mayStore = 1, hasExtraSrcRegAllocReq = 1 in
1960defm STM : arm_ldst_mult<"stm", 0, LdStMulFrm, IIC_iStore_m, IIC_iStore_mu>;
1961
1962} // neverHasSideEffects
1963
Bob Wilson0fef5842011-01-06 19:24:32 +00001964// Load / Store Multiple Mnemonic Aliases
Bill Wendling73fe34a2010-11-16 01:16:36 +00001965def : MnemonicAlias<"ldm", "ldmia">;
1966def : MnemonicAlias<"stm", "stmia">;
1967
1968// FIXME: remove when we have a way to marking a MI with these properties.
1969// FIXME: Should pc be an implicit operand like PICADD, etc?
1970let isReturn = 1, isTerminator = 1, isBarrier = 1, mayLoad = 1,
1971 hasExtraDefRegAllocReq = 1, isCodeGenOnly = 1 in
Jim Grosbachdd119882011-03-11 22:51:41 +00001972def LDMIA_RET : ARMPseudoInst<(outs GPR:$wb), (ins GPR:$Rn, pred:$p,
1973 reglist:$regs, variable_ops),
1974 Size4Bytes, IIC_iLoad_mBr, []>,
1975 RegConstraint<"$Rn = $wb">;
Evan Chenga8e29892007-01-19 07:51:42 +00001976
Evan Chenga8e29892007-01-19 07:51:42 +00001977//===----------------------------------------------------------------------===//
1978// Move Instructions.
1979//
1980
Evan Chengcd799b92009-06-12 20:46:18 +00001981let neverHasSideEffects = 1 in
Jim Grosbachf59818b2010-10-12 18:09:12 +00001982def MOVr : AsI1<0b1101, (outs GPR:$Rd), (ins GPR:$Rm), DPFrm, IIC_iMOVr,
1983 "mov", "\t$Rd, $Rm", []>, UnaryDP {
1984 bits<4> Rd;
1985 bits<4> Rm;
Jim Grosbach56ac9072010-10-08 21:45:55 +00001986
Johnny Chen103bf952011-04-01 23:30:25 +00001987 let Inst{19-16} = 0b0000;
Johnny Chen04301522009-11-07 00:54:36 +00001988 let Inst{11-4} = 0b00000000;
Bob Wilson8e86b512009-10-14 19:00:24 +00001989 let Inst{25} = 0;
Jim Grosbachf59818b2010-10-12 18:09:12 +00001990 let Inst{3-0} = Rm;
1991 let Inst{15-12} = Rd;
Bob Wilson8e86b512009-10-14 19:00:24 +00001992}
1993
Dale Johannesen38d5f042010-06-15 22:24:08 +00001994// A version for the smaller set of tail call registers.
1995let neverHasSideEffects = 1 in
Jim Grosbacha9a968d2010-10-22 23:48:29 +00001996def MOVr_TC : AsI1<0b1101, (outs tcGPR:$Rd), (ins tcGPR:$Rm), DPFrm,
Jim Grosbachf59818b2010-10-12 18:09:12 +00001997 IIC_iMOVr, "mov", "\t$Rd, $Rm", []>, UnaryDP {
1998 bits<4> Rd;
1999 bits<4> Rm;
Jim Grosbach56ac9072010-10-08 21:45:55 +00002000
Dale Johannesen38d5f042010-06-15 22:24:08 +00002001 let Inst{11-4} = 0b00000000;
2002 let Inst{25} = 0;
Jim Grosbachf59818b2010-10-12 18:09:12 +00002003 let Inst{3-0} = Rm;
2004 let Inst{15-12} = Rd;
Dale Johannesen38d5f042010-06-15 22:24:08 +00002005}
2006
Evan Chengf40deed2010-10-27 23:41:30 +00002007def MOVs : AsI1<0b1101, (outs GPR:$Rd), (ins shift_so_reg:$src),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002008 DPSoRegFrm, IIC_iMOVsr,
Evan Chengf40deed2010-10-27 23:41:30 +00002009 "mov", "\t$Rd, $src", [(set GPR:$Rd, shift_so_reg:$src)]>,
2010 UnaryDP {
Jim Grosbach58456c02010-10-14 23:28:31 +00002011 bits<4> Rd;
Jim Grosbach1de588d2010-10-14 18:54:27 +00002012 bits<12> src;
Jim Grosbach58456c02010-10-14 23:28:31 +00002013 let Inst{15-12} = Rd;
Johnny Chen6da3fe62011-04-01 23:15:50 +00002014 let Inst{19-16} = 0b0000;
Jim Grosbach1de588d2010-10-14 18:54:27 +00002015 let Inst{11-0} = src;
Bob Wilson8e86b512009-10-14 19:00:24 +00002016 let Inst{25} = 0;
2017}
Evan Chenga2515702007-03-19 07:09:02 +00002018
Evan Chengc4af4632010-11-17 20:13:28 +00002019let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1 in
Jim Grosbach2a6a93d2010-10-12 23:18:08 +00002020def MOVi : AsI1<0b1101, (outs GPR:$Rd), (ins so_imm:$imm), DPFrm, IIC_iMOVi,
2021 "mov", "\t$Rd, $imm", [(set GPR:$Rd, so_imm:$imm)]>, UnaryDP {
Jim Grosbachf59818b2010-10-12 18:09:12 +00002022 bits<4> Rd;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +00002023 bits<12> imm;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002024 let Inst{25} = 1;
Jim Grosbachf59818b2010-10-12 18:09:12 +00002025 let Inst{15-12} = Rd;
2026 let Inst{19-16} = 0b0000;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +00002027 let Inst{11-0} = imm;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002028}
2029
Evan Chengc4af4632010-11-17 20:13:28 +00002030let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1 in
Evan Cheng75972122011-01-13 07:58:56 +00002031def MOVi16 : AI1<0b1000, (outs GPR:$Rd), (ins i32imm_hilo16:$imm),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002032 DPFrm, IIC_iMOVi,
Jim Grosbach1de588d2010-10-14 18:54:27 +00002033 "movw", "\t$Rd, $imm",
2034 [(set GPR:$Rd, imm0_65535:$imm)]>,
Johnny Chen92e63d82010-02-01 23:06:04 +00002035 Requires<[IsARM, HasV6T2]>, UnaryDP {
Jim Grosbach1de588d2010-10-14 18:54:27 +00002036 bits<4> Rd;
2037 bits<16> imm;
2038 let Inst{15-12} = Rd;
2039 let Inst{11-0} = imm{11-0};
2040 let Inst{19-16} = imm{15-12};
Bob Wilson5361cd22009-10-13 17:35:30 +00002041 let Inst{20} = 0;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002042 let Inst{25} = 1;
2043}
2044
Evan Cheng53519f02011-01-21 18:55:51 +00002045def MOVi16_ga_pcrel : PseudoInst<(outs GPR:$Rd),
2046 (ins i32imm:$addr, pclabel:$id), IIC_iMOVi, []>;
Evan Cheng5de5d4b2011-01-17 08:03:18 +00002047
2048let Constraints = "$src = $Rd" in {
Evan Cheng75972122011-01-13 07:58:56 +00002049def MOVTi16 : AI1<0b1010, (outs GPR:$Rd), (ins GPR:$src, i32imm_hilo16:$imm),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002050 DPFrm, IIC_iMOVi,
Jim Grosbach1de588d2010-10-14 18:54:27 +00002051 "movt", "\t$Rd, $imm",
2052 [(set GPR:$Rd,
Jim Grosbach64171712010-02-16 21:07:46 +00002053 (or (and GPR:$src, 0xffff),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002054 lo16AllZero:$imm))]>, UnaryDP,
2055 Requires<[IsARM, HasV6T2]> {
Jim Grosbach1de588d2010-10-14 18:54:27 +00002056 bits<4> Rd;
2057 bits<16> imm;
2058 let Inst{15-12} = Rd;
2059 let Inst{11-0} = imm{11-0};
2060 let Inst{19-16} = imm{15-12};
Bob Wilson5361cd22009-10-13 17:35:30 +00002061 let Inst{20} = 0;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002062 let Inst{25} = 1;
Evan Cheng7995ef32009-09-09 01:47:07 +00002063}
Evan Cheng13ab0202007-07-10 18:08:01 +00002064
Evan Cheng53519f02011-01-21 18:55:51 +00002065def MOVTi16_ga_pcrel : PseudoInst<(outs GPR:$Rd),
2066 (ins GPR:$src, i32imm:$addr, pclabel:$id), IIC_iMOVi, []>;
Evan Cheng5de5d4b2011-01-17 08:03:18 +00002067
2068} // Constraints
2069
Evan Cheng20956592009-10-21 08:15:52 +00002070def : ARMPat<(or GPR:$src, 0xffff0000), (MOVTi16 GPR:$src, 0xffff)>,
2071 Requires<[IsARM, HasV6T2]>;
2072
David Goodwinca01a8d2009-09-01 18:32:09 +00002073let Uses = [CPSR] in
Jim Grosbach99594eb2010-11-18 01:38:26 +00002074def RRX: PseudoInst<(outs GPR:$Rd), (ins GPR:$Rm), IIC_iMOVsi,
Jim Grosbach7032f922010-10-14 22:57:13 +00002075 [(set GPR:$Rd, (ARMrrx GPR:$Rm))]>, UnaryDP,
2076 Requires<[IsARM]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002077
2078// These aren't really mov instructions, but we have to define them this way
2079// due to flag operands.
2080
Evan Cheng071a2792007-09-11 19:55:27 +00002081let Defs = [CPSR] in {
Jim Grosbach99594eb2010-11-18 01:38:26 +00002082def MOVsrl_flag : PseudoInst<(outs GPR:$dst), (ins GPR:$src), IIC_iMOVsi,
Jim Grosbach7032f922010-10-14 22:57:13 +00002083 [(set GPR:$dst, (ARMsrl_flag GPR:$src))]>, UnaryDP,
2084 Requires<[IsARM]>;
Jim Grosbach99594eb2010-11-18 01:38:26 +00002085def MOVsra_flag : PseudoInst<(outs GPR:$dst), (ins GPR:$src), IIC_iMOVsi,
Jim Grosbach7032f922010-10-14 22:57:13 +00002086 [(set GPR:$dst, (ARMsra_flag GPR:$src))]>, UnaryDP,
2087 Requires<[IsARM]>;
Evan Cheng071a2792007-09-11 19:55:27 +00002088}
Evan Chenga8e29892007-01-19 07:51:42 +00002089
Evan Chenga8e29892007-01-19 07:51:42 +00002090//===----------------------------------------------------------------------===//
2091// Extend Instructions.
2092//
2093
2094// Sign extenders
2095
Evan Cheng576a3962010-09-25 00:49:35 +00002096defm SXTB : AI_ext_rrot<0b01101010,
2097 "sxtb", UnOpFrag<(sext_inreg node:$Src, i8)>>;
2098defm SXTH : AI_ext_rrot<0b01101011,
2099 "sxth", UnOpFrag<(sext_inreg node:$Src, i16)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00002100
Evan Cheng576a3962010-09-25 00:49:35 +00002101defm SXTAB : AI_exta_rrot<0b01101010,
Evan Cheng97f48c32008-11-06 22:15:19 +00002102 "sxtab", BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS, i8))>>;
Evan Cheng576a3962010-09-25 00:49:35 +00002103defm SXTAH : AI_exta_rrot<0b01101011,
Evan Cheng97f48c32008-11-06 22:15:19 +00002104 "sxtah", BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS,i16))>>;
Evan Chenga8e29892007-01-19 07:51:42 +00002105
Johnny Chen2ec5e492010-02-22 21:50:40 +00002106// For disassembly only
Evan Cheng576a3962010-09-25 00:49:35 +00002107defm SXTB16 : AI_ext_rrot_np<0b01101000, "sxtb16">;
Johnny Chen2ec5e492010-02-22 21:50:40 +00002108
2109// For disassembly only
Evan Cheng576a3962010-09-25 00:49:35 +00002110defm SXTAB16 : AI_exta_rrot_np<0b01101000, "sxtab16">;
Evan Chenga8e29892007-01-19 07:51:42 +00002111
2112// Zero extenders
2113
2114let AddedComplexity = 16 in {
Evan Cheng576a3962010-09-25 00:49:35 +00002115defm UXTB : AI_ext_rrot<0b01101110,
2116 "uxtb" , UnOpFrag<(and node:$Src, 0x000000FF)>>;
2117defm UXTH : AI_ext_rrot<0b01101111,
2118 "uxth" , UnOpFrag<(and node:$Src, 0x0000FFFF)>>;
2119defm UXTB16 : AI_ext_rrot<0b01101100,
2120 "uxtb16", UnOpFrag<(and node:$Src, 0x00FF00FF)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00002121
Jim Grosbach542f6422010-07-28 23:25:44 +00002122// FIXME: This pattern incorrectly assumes the shl operator is a rotate.
2123// The transformation should probably be done as a combiner action
2124// instead so we can include a check for masking back in the upper
2125// eight bits of the source into the lower eight bits of the result.
2126//def : ARMV6Pat<(and (shl GPR:$Src, (i32 8)), 0xFF00FF),
2127// (UXTB16r_rot GPR:$Src, 24)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002128def : ARMV6Pat<(and (srl GPR:$Src, (i32 8)), 0xFF00FF),
Evan Chenga8e29892007-01-19 07:51:42 +00002129 (UXTB16r_rot GPR:$Src, 8)>;
2130
Evan Cheng576a3962010-09-25 00:49:35 +00002131defm UXTAB : AI_exta_rrot<0b01101110, "uxtab",
Evan Chenga8e29892007-01-19 07:51:42 +00002132 BinOpFrag<(add node:$LHS, (and node:$RHS, 0x00FF))>>;
Evan Cheng576a3962010-09-25 00:49:35 +00002133defm UXTAH : AI_exta_rrot<0b01101111, "uxtah",
Evan Chenga8e29892007-01-19 07:51:42 +00002134 BinOpFrag<(add node:$LHS, (and node:$RHS, 0xFFFF))>>;
Rafael Espindola3c000bf2006-08-21 22:00:32 +00002135}
2136
Evan Chenga8e29892007-01-19 07:51:42 +00002137// This isn't safe in general, the add is two 16-bit units, not a 32-bit add.
Johnny Chen2ec5e492010-02-22 21:50:40 +00002138// For disassembly only
Evan Cheng576a3962010-09-25 00:49:35 +00002139defm UXTAB16 : AI_exta_rrot_np<0b01101100, "uxtab16">;
Rafael Espindola817e7fd2006-09-11 19:24:19 +00002140
Evan Chenga8e29892007-01-19 07:51:42 +00002141
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002142def SBFX : I<(outs GPR:$Rd),
2143 (ins GPR:$Rn, imm0_31:$lsb, imm0_31_m1:$width),
Evan Cheng0e55fd62010-09-30 01:08:25 +00002144 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002145 "sbfx", "\t$Rd, $Rn, $lsb, $width", "", []>,
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002146 Requires<[IsARM, HasV6T2]> {
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002147 bits<4> Rd;
2148 bits<4> Rn;
2149 bits<5> lsb;
2150 bits<5> width;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002151 let Inst{27-21} = 0b0111101;
2152 let Inst{6-4} = 0b101;
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002153 let Inst{20-16} = width;
2154 let Inst{15-12} = Rd;
2155 let Inst{11-7} = lsb;
2156 let Inst{3-0} = Rn;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002157}
2158
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002159def UBFX : I<(outs GPR:$Rd),
2160 (ins GPR:$Rn, imm0_31:$lsb, imm0_31_m1:$width),
Evan Cheng0e55fd62010-09-30 01:08:25 +00002161 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002162 "ubfx", "\t$Rd, $Rn, $lsb, $width", "", []>,
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002163 Requires<[IsARM, HasV6T2]> {
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002164 bits<4> Rd;
2165 bits<4> Rn;
2166 bits<5> lsb;
2167 bits<5> width;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002168 let Inst{27-21} = 0b0111111;
2169 let Inst{6-4} = 0b101;
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002170 let Inst{20-16} = width;
2171 let Inst{15-12} = Rd;
2172 let Inst{11-7} = lsb;
2173 let Inst{3-0} = Rn;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002174}
2175
Evan Chenga8e29892007-01-19 07:51:42 +00002176//===----------------------------------------------------------------------===//
2177// Arithmetic Instructions.
2178//
2179
Jim Grosbach26421962008-10-14 20:36:24 +00002180defm ADD : AsI1_bin_irs<0b0100, "add",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002181 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Evan Cheng8de898a2009-06-26 00:19:44 +00002182 BinOpFrag<(add node:$LHS, node:$RHS)>, 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00002183defm SUB : AsI1_bin_irs<0b0010, "sub",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002184 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Evan Cheng7fd7ca42008-09-17 07:53:38 +00002185 BinOpFrag<(sub node:$LHS, node:$RHS)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00002186
Evan Chengc85e8322007-07-05 07:13:32 +00002187// ADD and SUB with 's' bit set.
Jim Grosbache5165492009-11-09 00:11:35 +00002188defm ADDS : AI1_bin_s_irs<0b0100, "adds",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002189 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Jim Grosbache5165492009-11-09 00:11:35 +00002190 BinOpFrag<(addc node:$LHS, node:$RHS)>, 1>;
2191defm SUBS : AI1_bin_s_irs<0b0010, "subs",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002192 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Evan Cheng1e249e32009-06-25 20:59:23 +00002193 BinOpFrag<(subc node:$LHS, node:$RHS)>>;
Evan Cheng2c614c52007-06-06 10:17:05 +00002194
Evan Cheng62674222009-06-25 23:34:10 +00002195defm ADC : AI1_adde_sube_irs<0b0101, "adc",
Jim Grosbach0a145f32010-02-16 20:17:57 +00002196 BinOpFrag<(adde_dead_carry node:$LHS, node:$RHS)>, 1>;
Evan Cheng62674222009-06-25 23:34:10 +00002197defm SBC : AI1_adde_sube_irs<0b0110, "sbc",
Jim Grosbach0a145f32010-02-16 20:17:57 +00002198 BinOpFrag<(sube_dead_carry node:$LHS, node:$RHS)>>;
Daniel Dunbar238100a2011-01-10 15:26:35 +00002199
2200// ADC and SUBC with 's' bit set.
Owen Anderson76706012011-04-05 21:48:57 +00002201let usesCustomInserter = 1 in {
2202defm ADCS : AI1_adde_sube_s_irs<
2203 BinOpFrag<(adde_live_carry node:$LHS, node:$RHS)>, 1>;
2204defm SBCS : AI1_adde_sube_s_irs<
2205 BinOpFrag<(sube_live_carry node:$LHS, node:$RHS) >>;
2206}
Evan Chenga8e29892007-01-19 07:51:42 +00002207
Jim Grosbach84760882010-10-15 18:42:41 +00002208def RSBri : AsI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
2209 IIC_iALUi, "rsb", "\t$Rd, $Rn, $imm",
2210 [(set GPR:$Rd, (sub so_imm:$imm, GPR:$Rn))]> {
2211 bits<4> Rd;
2212 bits<4> Rn;
2213 bits<12> imm;
2214 let Inst{25} = 1;
2215 let Inst{15-12} = Rd;
2216 let Inst{19-16} = Rn;
2217 let Inst{11-0} = imm;
Evan Cheng7995ef32009-09-09 01:47:07 +00002218}
Evan Cheng13ab0202007-07-10 18:08:01 +00002219
Bob Wilsoncff71782010-08-05 18:23:43 +00002220// The reg/reg form is only defined for the disassembler; for codegen it is
2221// equivalent to SUBrr.
Jim Grosbach84760882010-10-15 18:42:41 +00002222def RSBrr : AsI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm,
2223 IIC_iALUr, "rsb", "\t$Rd, $Rn, $Rm",
Bob Wilson751aaf82010-08-05 19:00:21 +00002224 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach84760882010-10-15 18:42:41 +00002225 bits<4> Rd;
2226 bits<4> Rn;
2227 bits<4> Rm;
2228 let Inst{11-4} = 0b00000000;
2229 let Inst{25} = 0;
2230 let Inst{3-0} = Rm;
2231 let Inst{15-12} = Rd;
2232 let Inst{19-16} = Rn;
Bob Wilsoncff71782010-08-05 18:23:43 +00002233}
2234
Jim Grosbach84760882010-10-15 18:42:41 +00002235def RSBrs : AsI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
2236 DPSoRegFrm, IIC_iALUsr, "rsb", "\t$Rd, $Rn, $shift",
2237 [(set GPR:$Rd, (sub so_reg:$shift, GPR:$Rn))]> {
2238 bits<4> Rd;
2239 bits<4> Rn;
2240 bits<12> shift;
2241 let Inst{25} = 0;
2242 let Inst{11-0} = shift;
2243 let Inst{15-12} = Rd;
2244 let Inst{19-16} = Rn;
Bob Wilson7e053bb2009-10-26 22:34:44 +00002245}
Evan Chengc85e8322007-07-05 07:13:32 +00002246
2247// RSB with 's' bit set.
Owen Andersonb48c7912011-04-05 23:55:28 +00002248// NOTE: CPSR def omitted because it will be handled by the custom inserter.
2249let usesCustomInserter = 1 in {
2250def RSBSri : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
2251 Size4Bytes, IIC_iALUi,
2252 [(set GPR:$Rd, (subc so_imm:$imm, GPR:$Rn))]>;
2253def RSBSrr : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2254 Size4Bytes, IIC_iALUr,
2255 [/* For disassembly only; pattern left blank */]>;
2256def RSBSrs : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
2257 Size4Bytes, IIC_iALUsr,
2258 [(set GPR:$Rd, (subc so_reg:$shift, GPR:$Rn))]>;
Evan Cheng071a2792007-09-11 19:55:27 +00002259}
Evan Chengc85e8322007-07-05 07:13:32 +00002260
Evan Cheng62674222009-06-25 23:34:10 +00002261let Uses = [CPSR] in {
Jim Grosbach84760882010-10-15 18:42:41 +00002262def RSCri : AsI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
2263 DPFrm, IIC_iALUi, "rsc", "\t$Rd, $Rn, $imm",
2264 [(set GPR:$Rd, (sube_dead_carry so_imm:$imm, GPR:$Rn))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00002265 Requires<[IsARM]> {
Jim Grosbach84760882010-10-15 18:42:41 +00002266 bits<4> Rd;
2267 bits<4> Rn;
2268 bits<12> imm;
2269 let Inst{25} = 1;
2270 let Inst{15-12} = Rd;
2271 let Inst{19-16} = Rn;
2272 let Inst{11-0} = imm;
Evan Cheng7995ef32009-09-09 01:47:07 +00002273}
Bob Wilsona1d410d2010-08-05 18:59:36 +00002274// The reg/reg form is only defined for the disassembler; for codegen it is
2275// equivalent to SUBrr.
Jim Grosbach84760882010-10-15 18:42:41 +00002276def RSCrr : AsI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2277 DPFrm, IIC_iALUr, "rsc", "\t$Rd, $Rn, $Rm",
Bob Wilsona1d410d2010-08-05 18:59:36 +00002278 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach84760882010-10-15 18:42:41 +00002279 bits<4> Rd;
2280 bits<4> Rn;
2281 bits<4> Rm;
2282 let Inst{11-4} = 0b00000000;
2283 let Inst{25} = 0;
2284 let Inst{3-0} = Rm;
2285 let Inst{15-12} = Rd;
2286 let Inst{19-16} = Rn;
Bob Wilsona1d410d2010-08-05 18:59:36 +00002287}
Jim Grosbach84760882010-10-15 18:42:41 +00002288def RSCrs : AsI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
2289 DPSoRegFrm, IIC_iALUsr, "rsc", "\t$Rd, $Rn, $shift",
2290 [(set GPR:$Rd, (sube_dead_carry so_reg:$shift, GPR:$Rn))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00002291 Requires<[IsARM]> {
Jim Grosbach84760882010-10-15 18:42:41 +00002292 bits<4> Rd;
2293 bits<4> Rn;
2294 bits<12> shift;
2295 let Inst{25} = 0;
2296 let Inst{11-0} = shift;
2297 let Inst{15-12} = Rd;
2298 let Inst{19-16} = Rn;
Bob Wilsondda95832009-10-26 22:59:12 +00002299}
Evan Cheng62674222009-06-25 23:34:10 +00002300}
2301
Owen Andersonb48c7912011-04-05 23:55:28 +00002302// NOTE: CPSR def omitted because it will be handled by the custom inserter.
2303let usesCustomInserter = 1, Uses = [CPSR] in {
2304def RSCSri : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
2305 Size4Bytes, IIC_iALUi,
Owen Andersonef7fb172011-04-06 22:45:55 +00002306 [(set GPR:$Rd, (sube_dead_carry so_imm:$imm, GPR:$Rn))]>;
Owen Andersonb48c7912011-04-05 23:55:28 +00002307def RSCSrs : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
2308 Size4Bytes, IIC_iALUsr,
Owen Andersonef7fb172011-04-06 22:45:55 +00002309 [(set GPR:$Rd, (sube_dead_carry so_reg:$shift, GPR:$Rn))]>;
Evan Cheng071a2792007-09-11 19:55:27 +00002310}
Evan Cheng2c614c52007-06-06 10:17:05 +00002311
Evan Chenga8e29892007-01-19 07:51:42 +00002312// (sub X, imm) gets canonicalized to (add X, -imm). Match this form.
Jim Grosbach502e0aa2010-07-14 17:45:16 +00002313// The assume-no-carry-in form uses the negation of the input since add/sub
2314// assume opposite meanings of the carry flag (i.e., carry == !borrow).
2315// See the definition of AddWithCarry() in the ARM ARM A2.2.1 for the gory
2316// details.
Evan Chenga8e29892007-01-19 07:51:42 +00002317def : ARMPat<(add GPR:$src, so_imm_neg:$imm),
2318 (SUBri GPR:$src, so_imm_neg:$imm)>;
Jim Grosbach502e0aa2010-07-14 17:45:16 +00002319def : ARMPat<(addc GPR:$src, so_imm_neg:$imm),
2320 (SUBSri GPR:$src, so_imm_neg:$imm)>;
2321// The with-carry-in form matches bitwise not instead of the negation.
2322// Effectively, the inverse interpretation of the carry flag already accounts
2323// for part of the negation.
2324def : ARMPat<(adde GPR:$src, so_imm_not:$imm),
2325 (SBCri GPR:$src, so_imm_not:$imm)>;
Evan Chenga8e29892007-01-19 07:51:42 +00002326
2327// Note: These are implemented in C++ code, because they have to generate
2328// ADD/SUBrs instructions, which use a complex pattern that a xform function
2329// cannot produce.
2330// (mul X, 2^n+1) -> (add (X << n), X)
2331// (mul X, 2^n-1) -> (rsb X, (X << n))
2332
Johnny Chen667d1272010-02-22 18:50:54 +00002333// ARM Arithmetic Instruction -- for disassembly only
Johnny Chen2faf3912010-02-14 06:32:20 +00002334// GPR:$dst = GPR:$a op GPR:$b
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002335class AAI<bits<8> op27_20, bits<8> op11_4, string opc,
Bruno Cardoso Lopes03016002011-01-21 14:07:40 +00002336 list<dag> pattern = [/* For disassembly only; pattern left blank */],
2337 dag iops = (ins GPR:$Rn, GPR:$Rm), string asm = "\t$Rd, $Rn, $Rm">
2338 : AI<(outs GPR:$Rd), iops, DPFrm, IIC_iALUr, opc, asm, pattern> {
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002339 bits<4> Rn;
Bruno Cardoso Lopes03016002011-01-21 14:07:40 +00002340 bits<4> Rd;
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002341 bits<4> Rm;
Johnny Chen08b85f32010-02-13 01:21:01 +00002342 let Inst{27-20} = op27_20;
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002343 let Inst{11-4} = op11_4;
2344 let Inst{19-16} = Rn;
2345 let Inst{15-12} = Rd;
2346 let Inst{3-0} = Rm;
Johnny Chen08b85f32010-02-13 01:21:01 +00002347}
2348
Johnny Chen667d1272010-02-22 18:50:54 +00002349// Saturating add/subtract -- for disassembly only
2350
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002351def QADD : AAI<0b00010000, 0b00000101, "qadd",
Bruno Cardoso Lopes03016002011-01-21 14:07:40 +00002352 [(set GPR:$Rd, (int_arm_qadd GPR:$Rm, GPR:$Rn))],
2353 (ins GPR:$Rm, GPR:$Rn), "\t$Rd, $Rm, $Rn">;
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002354def QSUB : AAI<0b00010010, 0b00000101, "qsub",
Bruno Cardoso Lopes03016002011-01-21 14:07:40 +00002355 [(set GPR:$Rd, (int_arm_qsub GPR:$Rm, GPR:$Rn))],
2356 (ins GPR:$Rm, GPR:$Rn), "\t$Rd, $Rm, $Rn">;
2357def QDADD : AAI<0b00010100, 0b00000101, "qdadd", [], (ins GPR:$Rm, GPR:$Rn),
2358 "\t$Rd, $Rm, $Rn">;
2359def QDSUB : AAI<0b00010110, 0b00000101, "qdsub", [], (ins GPR:$Rm, GPR:$Rn),
2360 "\t$Rd, $Rm, $Rn">;
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002361
2362def QADD16 : AAI<0b01100010, 0b11110001, "qadd16">;
2363def QADD8 : AAI<0b01100010, 0b11111001, "qadd8">;
2364def QASX : AAI<0b01100010, 0b11110011, "qasx">;
2365def QSAX : AAI<0b01100010, 0b11110101, "qsax">;
2366def QSUB16 : AAI<0b01100010, 0b11110111, "qsub16">;
2367def QSUB8 : AAI<0b01100010, 0b11111111, "qsub8">;
2368def UQADD16 : AAI<0b01100110, 0b11110001, "uqadd16">;
2369def UQADD8 : AAI<0b01100110, 0b11111001, "uqadd8">;
2370def UQASX : AAI<0b01100110, 0b11110011, "uqasx">;
2371def UQSAX : AAI<0b01100110, 0b11110101, "uqsax">;
2372def UQSUB16 : AAI<0b01100110, 0b11110111, "uqsub16">;
2373def UQSUB8 : AAI<0b01100110, 0b11111111, "uqsub8">;
Johnny Chen667d1272010-02-22 18:50:54 +00002374
2375// Signed/Unsigned add/subtract -- for disassembly only
2376
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002377def SASX : AAI<0b01100001, 0b11110011, "sasx">;
2378def SADD16 : AAI<0b01100001, 0b11110001, "sadd16">;
2379def SADD8 : AAI<0b01100001, 0b11111001, "sadd8">;
2380def SSAX : AAI<0b01100001, 0b11110101, "ssax">;
2381def SSUB16 : AAI<0b01100001, 0b11110111, "ssub16">;
2382def SSUB8 : AAI<0b01100001, 0b11111111, "ssub8">;
2383def UASX : AAI<0b01100101, 0b11110011, "uasx">;
2384def UADD16 : AAI<0b01100101, 0b11110001, "uadd16">;
2385def UADD8 : AAI<0b01100101, 0b11111001, "uadd8">;
2386def USAX : AAI<0b01100101, 0b11110101, "usax">;
2387def USUB16 : AAI<0b01100101, 0b11110111, "usub16">;
2388def USUB8 : AAI<0b01100101, 0b11111111, "usub8">;
Johnny Chen667d1272010-02-22 18:50:54 +00002389
2390// Signed/Unsigned halving add/subtract -- for disassembly only
2391
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002392def SHASX : AAI<0b01100011, 0b11110011, "shasx">;
2393def SHADD16 : AAI<0b01100011, 0b11110001, "shadd16">;
2394def SHADD8 : AAI<0b01100011, 0b11111001, "shadd8">;
2395def SHSAX : AAI<0b01100011, 0b11110101, "shsax">;
2396def SHSUB16 : AAI<0b01100011, 0b11110111, "shsub16">;
2397def SHSUB8 : AAI<0b01100011, 0b11111111, "shsub8">;
2398def UHASX : AAI<0b01100111, 0b11110011, "uhasx">;
2399def UHADD16 : AAI<0b01100111, 0b11110001, "uhadd16">;
2400def UHADD8 : AAI<0b01100111, 0b11111001, "uhadd8">;
2401def UHSAX : AAI<0b01100111, 0b11110101, "uhsax">;
2402def UHSUB16 : AAI<0b01100111, 0b11110111, "uhsub16">;
2403def UHSUB8 : AAI<0b01100111, 0b11111111, "uhsub8">;
Johnny Chen667d1272010-02-22 18:50:54 +00002404
Johnny Chenadc77332010-02-26 22:04:29 +00002405// Unsigned Sum of Absolute Differences [and Accumulate] -- for disassembly only
Johnny Chen667d1272010-02-22 18:50:54 +00002406
Jim Grosbach70987fb2010-10-18 23:35:38 +00002407def USAD8 : AI<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
Johnny Chen667d1272010-02-22 18:50:54 +00002408 MulFrm /* for convenience */, NoItinerary, "usad8",
Jim Grosbach70987fb2010-10-18 23:35:38 +00002409 "\t$Rd, $Rn, $Rm", []>,
Johnny Chen667d1272010-02-22 18:50:54 +00002410 Requires<[IsARM, HasV6]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002411 bits<4> Rd;
2412 bits<4> Rn;
2413 bits<4> Rm;
Johnny Chen667d1272010-02-22 18:50:54 +00002414 let Inst{27-20} = 0b01111000;
2415 let Inst{15-12} = 0b1111;
2416 let Inst{7-4} = 0b0001;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002417 let Inst{19-16} = Rd;
2418 let Inst{11-8} = Rm;
2419 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002420}
Jim Grosbach70987fb2010-10-18 23:35:38 +00002421def USADA8 : AI<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
Johnny Chen667d1272010-02-22 18:50:54 +00002422 MulFrm /* for convenience */, NoItinerary, "usada8",
Jim Grosbach70987fb2010-10-18 23:35:38 +00002423 "\t$Rd, $Rn, $Rm, $Ra", []>,
Johnny Chen667d1272010-02-22 18:50:54 +00002424 Requires<[IsARM, HasV6]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002425 bits<4> Rd;
2426 bits<4> Rn;
2427 bits<4> Rm;
2428 bits<4> Ra;
Johnny Chen667d1272010-02-22 18:50:54 +00002429 let Inst{27-20} = 0b01111000;
2430 let Inst{7-4} = 0b0001;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002431 let Inst{19-16} = Rd;
2432 let Inst{15-12} = Ra;
2433 let Inst{11-8} = Rm;
2434 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002435}
2436
2437// Signed/Unsigned saturate -- for disassembly only
2438
Jim Grosbach70987fb2010-10-18 23:35:38 +00002439def SSAT : AI<(outs GPR:$Rd), (ins i32imm:$sat_imm, GPR:$a, shift_imm:$sh),
2440 SatFrm, NoItinerary, "ssat", "\t$Rd, $sat_imm, $a$sh",
Bob Wilsoneaf1c982010-08-11 23:10:46 +00002441 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002442 bits<4> Rd;
2443 bits<5> sat_imm;
2444 bits<4> Rn;
2445 bits<8> sh;
Johnny Chen667d1272010-02-22 18:50:54 +00002446 let Inst{27-21} = 0b0110101;
Bob Wilsoneaf1c982010-08-11 23:10:46 +00002447 let Inst{5-4} = 0b01;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002448 let Inst{20-16} = sat_imm;
2449 let Inst{15-12} = Rd;
2450 let Inst{11-7} = sh{7-3};
2451 let Inst{6} = sh{0};
2452 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002453}
2454
Jim Grosbach70987fb2010-10-18 23:35:38 +00002455def SSAT16 : AI<(outs GPR:$Rd), (ins i32imm:$sat_imm, GPR:$Rn), SatFrm,
2456 NoItinerary, "ssat16", "\t$Rd, $sat_imm, $Rn",
Johnny Chen667d1272010-02-22 18:50:54 +00002457 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002458 bits<4> Rd;
2459 bits<4> sat_imm;
2460 bits<4> Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002461 let Inst{27-20} = 0b01101010;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002462 let Inst{11-4} = 0b11110011;
2463 let Inst{15-12} = Rd;
2464 let Inst{19-16} = sat_imm;
2465 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002466}
2467
Jim Grosbach70987fb2010-10-18 23:35:38 +00002468def USAT : AI<(outs GPR:$Rd), (ins i32imm:$sat_imm, GPR:$a, shift_imm:$sh),
2469 SatFrm, NoItinerary, "usat", "\t$Rd, $sat_imm, $a$sh",
Bob Wilsoneaf1c982010-08-11 23:10:46 +00002470 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002471 bits<4> Rd;
2472 bits<5> sat_imm;
2473 bits<4> Rn;
2474 bits<8> sh;
Johnny Chen667d1272010-02-22 18:50:54 +00002475 let Inst{27-21} = 0b0110111;
Bob Wilsoneaf1c982010-08-11 23:10:46 +00002476 let Inst{5-4} = 0b01;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002477 let Inst{15-12} = Rd;
2478 let Inst{11-7} = sh{7-3};
2479 let Inst{6} = sh{0};
2480 let Inst{20-16} = sat_imm;
2481 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002482}
2483
Jim Grosbach70987fb2010-10-18 23:35:38 +00002484def USAT16 : AI<(outs GPR:$Rd), (ins i32imm:$sat_imm, GPR:$a), SatFrm,
2485 NoItinerary, "usat16", "\t$Rd, $sat_imm, $a",
Johnny Chen667d1272010-02-22 18:50:54 +00002486 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002487 bits<4> Rd;
2488 bits<4> sat_imm;
2489 bits<4> Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002490 let Inst{27-20} = 0b01101110;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002491 let Inst{11-4} = 0b11110011;
2492 let Inst{15-12} = Rd;
2493 let Inst{19-16} = sat_imm;
2494 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002495}
Evan Chenga8e29892007-01-19 07:51:42 +00002496
Bob Wilsoneaf1c982010-08-11 23:10:46 +00002497def : ARMV6Pat<(int_arm_ssat GPR:$a, imm:$pos), (SSAT imm:$pos, GPR:$a, 0)>;
2498def : ARMV6Pat<(int_arm_usat GPR:$a, imm:$pos), (USAT imm:$pos, GPR:$a, 0)>;
Nate Begeman0e0a20e2010-07-29 22:48:09 +00002499
Evan Chenga8e29892007-01-19 07:51:42 +00002500//===----------------------------------------------------------------------===//
2501// Bitwise Instructions.
2502//
2503
Jim Grosbach26421962008-10-14 20:36:24 +00002504defm AND : AsI1_bin_irs<0b0000, "and",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002505 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Evan Cheng8de898a2009-06-26 00:19:44 +00002506 BinOpFrag<(and node:$LHS, node:$RHS)>, 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00002507defm ORR : AsI1_bin_irs<0b1100, "orr",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002508 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Evan Cheng8de898a2009-06-26 00:19:44 +00002509 BinOpFrag<(or node:$LHS, node:$RHS)>, 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00002510defm EOR : AsI1_bin_irs<0b0001, "eor",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002511 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Evan Cheng8de898a2009-06-26 00:19:44 +00002512 BinOpFrag<(xor node:$LHS, node:$RHS)>, 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00002513defm BIC : AsI1_bin_irs<0b1110, "bic",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002514 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Evan Cheng7fd7ca42008-09-17 07:53:38 +00002515 BinOpFrag<(and node:$LHS, (not node:$RHS))>>;
Evan Chenga8e29892007-01-19 07:51:42 +00002516
Jim Grosbach3fea191052010-10-21 22:03:21 +00002517def BFC : I<(outs GPR:$Rd), (ins GPR:$src, bf_inv_mask_imm:$imm),
David Goodwin2f54a2f2009-11-02 17:28:36 +00002518 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach3fea191052010-10-21 22:03:21 +00002519 "bfc", "\t$Rd, $imm", "$src = $Rd",
2520 [(set GPR:$Rd, (and GPR:$src, bf_inv_mask_imm:$imm))]>,
Evan Cheng36a0aeb2009-07-06 22:23:46 +00002521 Requires<[IsARM, HasV6T2]> {
Jim Grosbach3fea191052010-10-21 22:03:21 +00002522 bits<4> Rd;
2523 bits<10> imm;
Evan Cheng36a0aeb2009-07-06 22:23:46 +00002524 let Inst{27-21} = 0b0111110;
2525 let Inst{6-0} = 0b0011111;
Jim Grosbach3fea191052010-10-21 22:03:21 +00002526 let Inst{15-12} = Rd;
2527 let Inst{11-7} = imm{4-0}; // lsb
2528 let Inst{20-16} = imm{9-5}; // width
Evan Cheng36a0aeb2009-07-06 22:23:46 +00002529}
2530
Johnny Chenb2503c02010-02-17 06:31:48 +00002531// A8.6.18 BFI - Bitfield insert (Encoding A1)
Jim Grosbach3fea191052010-10-21 22:03:21 +00002532def BFI : I<(outs GPR:$Rd), (ins GPR:$src, GPR:$Rn, bf_inv_mask_imm:$imm),
Johnny Chenb2503c02010-02-17 06:31:48 +00002533 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach3fea191052010-10-21 22:03:21 +00002534 "bfi", "\t$Rd, $Rn, $imm", "$src = $Rd",
2535 [(set GPR:$Rd, (ARMbfi GPR:$src, GPR:$Rn,
Jim Grosbach469bbdb2010-07-16 23:05:05 +00002536 bf_inv_mask_imm:$imm))]>,
Johnny Chenb2503c02010-02-17 06:31:48 +00002537 Requires<[IsARM, HasV6T2]> {
Jim Grosbach3fea191052010-10-21 22:03:21 +00002538 bits<4> Rd;
2539 bits<4> Rn;
2540 bits<10> imm;
Johnny Chenb2503c02010-02-17 06:31:48 +00002541 let Inst{27-21} = 0b0111110;
2542 let Inst{6-4} = 0b001; // Rn: Inst{3-0} != 15
Jim Grosbach3fea191052010-10-21 22:03:21 +00002543 let Inst{15-12} = Rd;
2544 let Inst{11-7} = imm{4-0}; // lsb
2545 let Inst{20-16} = imm{9-5}; // width
2546 let Inst{3-0} = Rn;
Johnny Chenb2503c02010-02-17 06:31:48 +00002547}
2548
Bruno Cardoso Lopesa461d422011-01-18 20:45:56 +00002549// GNU as only supports this form of bfi (w/ 4 arguments)
2550let isAsmParserOnly = 1 in
2551def BFI4p : I<(outs GPR:$Rd), (ins GPR:$src, GPR:$Rn,
2552 lsb_pos_imm:$lsb, width_imm:$width),
2553 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iUNAsi,
2554 "bfi", "\t$Rd, $Rn, $lsb, $width", "$src = $Rd",
2555 []>, Requires<[IsARM, HasV6T2]> {
2556 bits<4> Rd;
2557 bits<4> Rn;
2558 bits<5> lsb;
2559 bits<5> width;
2560 let Inst{27-21} = 0b0111110;
2561 let Inst{6-4} = 0b001; // Rn: Inst{3-0} != 15
2562 let Inst{15-12} = Rd;
2563 let Inst{11-7} = lsb;
2564 let Inst{20-16} = width; // Custom encoder => lsb+width-1
2565 let Inst{3-0} = Rn;
2566}
2567
Jim Grosbach36860462010-10-21 22:19:32 +00002568def MVNr : AsI1<0b1111, (outs GPR:$Rd), (ins GPR:$Rm), DPFrm, IIC_iMVNr,
2569 "mvn", "\t$Rd, $Rm",
2570 [(set GPR:$Rd, (not GPR:$Rm))]>, UnaryDP {
2571 bits<4> Rd;
2572 bits<4> Rm;
Johnny Chen48d5ccf2010-01-31 11:22:28 +00002573 let Inst{25} = 0;
Jim Grosbach36860462010-10-21 22:19:32 +00002574 let Inst{19-16} = 0b0000;
Johnny Chen04301522009-11-07 00:54:36 +00002575 let Inst{11-4} = 0b00000000;
Jim Grosbach36860462010-10-21 22:19:32 +00002576 let Inst{15-12} = Rd;
2577 let Inst{3-0} = Rm;
Bob Wilson8e86b512009-10-14 19:00:24 +00002578}
Jim Grosbach36860462010-10-21 22:19:32 +00002579def MVNs : AsI1<0b1111, (outs GPR:$Rd), (ins so_reg:$shift), DPSoRegFrm,
2580 IIC_iMVNsr, "mvn", "\t$Rd, $shift",
2581 [(set GPR:$Rd, (not so_reg:$shift))]>, UnaryDP {
2582 bits<4> Rd;
Jim Grosbach36860462010-10-21 22:19:32 +00002583 bits<12> shift;
Johnny Chen48d5ccf2010-01-31 11:22:28 +00002584 let Inst{25} = 0;
Jim Grosbach36860462010-10-21 22:19:32 +00002585 let Inst{19-16} = 0b0000;
2586 let Inst{15-12} = Rd;
2587 let Inst{11-0} = shift;
Johnny Chen48d5ccf2010-01-31 11:22:28 +00002588}
Evan Chengc4af4632010-11-17 20:13:28 +00002589let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1 in
Jim Grosbach36860462010-10-21 22:19:32 +00002590def MVNi : AsI1<0b1111, (outs GPR:$Rd), (ins so_imm:$imm), DPFrm,
2591 IIC_iMVNi, "mvn", "\t$Rd, $imm",
2592 [(set GPR:$Rd, so_imm_not:$imm)]>,UnaryDP {
2593 bits<4> Rd;
Jim Grosbach36860462010-10-21 22:19:32 +00002594 bits<12> imm;
2595 let Inst{25} = 1;
2596 let Inst{19-16} = 0b0000;
2597 let Inst{15-12} = Rd;
2598 let Inst{11-0} = imm;
Evan Cheng7995ef32009-09-09 01:47:07 +00002599}
Evan Chenga8e29892007-01-19 07:51:42 +00002600
2601def : ARMPat<(and GPR:$src, so_imm_not:$imm),
2602 (BICri GPR:$src, so_imm_not:$imm)>;
2603
2604//===----------------------------------------------------------------------===//
2605// Multiply Instructions.
2606//
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002607class AsMul1I32<bits<7> opcod, dag oops, dag iops, InstrItinClass itin,
2608 string opc, string asm, list<dag> pattern>
2609 : AsMul1I<opcod, oops, iops, itin, opc, asm, pattern> {
2610 bits<4> Rd;
2611 bits<4> Rm;
2612 bits<4> Rn;
2613 let Inst{19-16} = Rd;
2614 let Inst{11-8} = Rm;
2615 let Inst{3-0} = Rn;
2616}
2617class AsMul1I64<bits<7> opcod, dag oops, dag iops, InstrItinClass itin,
2618 string opc, string asm, list<dag> pattern>
2619 : AsMul1I<opcod, oops, iops, itin, opc, asm, pattern> {
2620 bits<4> RdLo;
2621 bits<4> RdHi;
2622 bits<4> Rm;
2623 bits<4> Rn;
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002624 let Inst{19-16} = RdHi;
2625 let Inst{15-12} = RdLo;
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002626 let Inst{11-8} = Rm;
2627 let Inst{3-0} = Rn;
2628}
Evan Chenga8e29892007-01-19 07:51:42 +00002629
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002630let isCommutable = 1 in {
2631let Constraints = "@earlyclobber $Rd" in
Anton Korobeynikov1d8334e2011-01-16 21:28:33 +00002632def MULv5: ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm,
2633 pred:$p, cc_out:$s),
2634 Size4Bytes, IIC_iMUL32,
2635 [(set GPR:$Rd, (mul GPR:$Rn, GPR:$Rm))]>,
2636 Requires<[IsARM, NoV6]>;
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002637
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002638def MUL : AsMul1I32<0b0000000, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2639 IIC_iMUL32, "mul", "\t$Rd, $Rn, $Rm",
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002640 [(set GPR:$Rd, (mul GPR:$Rn, GPR:$Rm))]>,
Johnny Chen597028c2011-04-04 23:57:05 +00002641 Requires<[IsARM, HasV6]> {
2642 let Inst{15-12} = 0b0000;
2643}
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002644}
Evan Chenga8e29892007-01-19 07:51:42 +00002645
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002646let Constraints = "@earlyclobber $Rd" in
Anton Korobeynikov1d8334e2011-01-16 21:28:33 +00002647def MLAv5: ARMPseudoInst<(outs GPR:$Rd),
2648 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra, pred:$p, cc_out:$s),
Owen Anderson19f6f502011-03-18 19:47:14 +00002649 Size4Bytes, IIC_iMAC32,
2650 [(set GPR:$Rd, (add (mul GPR:$Rn, GPR:$Rm), GPR:$Ra))]>,
Anton Korobeynikov1d8334e2011-01-16 21:28:33 +00002651 Requires<[IsARM, NoV6]> {
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002652 bits<4> Ra;
2653 let Inst{15-12} = Ra;
2654}
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002655def MLA : AsMul1I32<0b0000001, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2656 IIC_iMAC32, "mla", "\t$Rd, $Rn, $Rm, $Ra",
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002657 [(set GPR:$Rd, (add (mul GPR:$Rn, GPR:$Rm), GPR:$Ra))]>,
2658 Requires<[IsARM, HasV6]> {
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002659 bits<4> Ra;
2660 let Inst{15-12} = Ra;
2661}
Evan Chenga8e29892007-01-19 07:51:42 +00002662
Jim Grosbach65711012010-11-19 22:22:37 +00002663def MLS : AMul1I<0b0000011, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2664 IIC_iMAC32, "mls", "\t$Rd, $Rn, $Rm, $Ra",
2665 [(set GPR:$Rd, (sub GPR:$Ra, (mul GPR:$Rn, GPR:$Rm)))]>,
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002666 Requires<[IsARM, HasV6T2]> {
2667 bits<4> Rd;
2668 bits<4> Rm;
2669 bits<4> Rn;
Jim Grosbach65711012010-11-19 22:22:37 +00002670 bits<4> Ra;
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002671 let Inst{19-16} = Rd;
Jim Grosbach65711012010-11-19 22:22:37 +00002672 let Inst{15-12} = Ra;
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002673 let Inst{11-8} = Rm;
2674 let Inst{3-0} = Rn;
2675}
Evan Chengedcbada2009-07-06 22:05:45 +00002676
Evan Chenga8e29892007-01-19 07:51:42 +00002677// Extra precision multiplies with low / high results
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002678
Evan Chengcd799b92009-06-12 20:46:18 +00002679let neverHasSideEffects = 1 in {
Evan Cheng8de898a2009-06-26 00:19:44 +00002680let isCommutable = 1 in {
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002681let Constraints = "@earlyclobber $RdLo,@earlyclobber $RdHi" in {
Anton Korobeynikov1d8334e2011-01-16 21:28:33 +00002682def SMULLv5 : ARMPseudoInst<(outs GPR:$RdLo, GPR:$RdHi),
Owen Anderson19f6f502011-03-18 19:47:14 +00002683 (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s),
Anton Korobeynikov1d8334e2011-01-16 21:28:33 +00002684 Size4Bytes, IIC_iMUL64, []>,
2685 Requires<[IsARM, NoV6]>;
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002686
Anton Korobeynikov1d8334e2011-01-16 21:28:33 +00002687def UMULLv5 : ARMPseudoInst<(outs GPR:$RdLo, GPR:$RdHi),
2688 (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s),
2689 Size4Bytes, IIC_iMUL64, []>,
2690 Requires<[IsARM, NoV6]>;
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002691}
2692
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002693def SMULL : AsMul1I64<0b0000110, (outs GPR:$RdLo, GPR:$RdHi),
2694 (ins GPR:$Rn, GPR:$Rm), IIC_iMUL64,
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002695 "smull", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
2696 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002697
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002698def UMULL : AsMul1I64<0b0000100, (outs GPR:$RdLo, GPR:$RdHi),
2699 (ins GPR:$Rn, GPR:$Rm), IIC_iMUL64,
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002700 "umull", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
2701 Requires<[IsARM, HasV6]>;
Evan Cheng8de898a2009-06-26 00:19:44 +00002702}
Evan Chenga8e29892007-01-19 07:51:42 +00002703
2704// Multiply + accumulate
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002705let Constraints = "@earlyclobber $RdLo,@earlyclobber $RdHi" in {
Anton Korobeynikov1d8334e2011-01-16 21:28:33 +00002706def SMLALv5 : ARMPseudoInst<(outs GPR:$RdLo, GPR:$RdHi),
Owen Anderson19f6f502011-03-18 19:47:14 +00002707 (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s),
Anton Korobeynikov1d8334e2011-01-16 21:28:33 +00002708 Size4Bytes, IIC_iMAC64, []>,
2709 Requires<[IsARM, NoV6]>;
2710def UMLALv5 : ARMPseudoInst<(outs GPR:$RdLo, GPR:$RdHi),
Owen Anderson19f6f502011-03-18 19:47:14 +00002711 (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s),
Anton Korobeynikov1d8334e2011-01-16 21:28:33 +00002712 Size4Bytes, IIC_iMAC64, []>,
2713 Requires<[IsARM, NoV6]>;
2714def UMAALv5 : ARMPseudoInst<(outs GPR:$RdLo, GPR:$RdHi),
Owen Anderson19f6f502011-03-18 19:47:14 +00002715 (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s),
Anton Korobeynikov1d8334e2011-01-16 21:28:33 +00002716 Size4Bytes, IIC_iMAC64, []>,
2717 Requires<[IsARM, NoV6]>;
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002718
2719}
2720
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002721def SMLAL : AsMul1I64<0b0000111, (outs GPR:$RdLo, GPR:$RdHi),
2722 (ins GPR:$Rn, GPR:$Rm), IIC_iMAC64,
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002723 "smlal", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
2724 Requires<[IsARM, HasV6]>;
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002725def UMLAL : AsMul1I64<0b0000101, (outs GPR:$RdLo, GPR:$RdHi),
2726 (ins GPR:$Rn, GPR:$Rm), IIC_iMAC64,
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002727 "umlal", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
2728 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002729
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002730def UMAAL : AMul1I <0b0000010, (outs GPR:$RdLo, GPR:$RdHi),
2731 (ins GPR:$Rn, GPR:$Rm), IIC_iMAC64,
2732 "umaal", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
2733 Requires<[IsARM, HasV6]> {
2734 bits<4> RdLo;
2735 bits<4> RdHi;
2736 bits<4> Rm;
2737 bits<4> Rn;
2738 let Inst{19-16} = RdLo;
2739 let Inst{15-12} = RdHi;
2740 let Inst{11-8} = Rm;
2741 let Inst{3-0} = Rn;
2742}
Evan Chengcd799b92009-06-12 20:46:18 +00002743} // neverHasSideEffects
Evan Chenga8e29892007-01-19 07:51:42 +00002744
2745// Most significant word multiply
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002746def SMMUL : AMul2I <0b0111010, 0b0001, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2747 IIC_iMUL32, "smmul", "\t$Rd, $Rn, $Rm",
2748 [(set GPR:$Rd, (mulhs GPR:$Rn, GPR:$Rm))]>,
Evan Chengfbc9d412008-11-06 01:21:28 +00002749 Requires<[IsARM, HasV6]> {
Evan Chengfbc9d412008-11-06 01:21:28 +00002750 let Inst{15-12} = 0b1111;
2751}
Evan Cheng13ab0202007-07-10 18:08:01 +00002752
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002753def SMMULR : AMul2I <0b0111010, 0b0011, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2754 IIC_iMUL32, "smmulr", "\t$Rd, $Rn, $Rm",
Johnny Chen2ec5e492010-02-22 21:50:40 +00002755 [/* For disassembly only; pattern left blank */]>,
2756 Requires<[IsARM, HasV6]> {
Johnny Chen2ec5e492010-02-22 21:50:40 +00002757 let Inst{15-12} = 0b1111;
2758}
2759
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002760def SMMLA : AMul2Ia <0b0111010, 0b0001, (outs GPR:$Rd),
2761 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2762 IIC_iMAC32, "smmla", "\t$Rd, $Rn, $Rm, $Ra",
2763 [(set GPR:$Rd, (add (mulhs GPR:$Rn, GPR:$Rm), GPR:$Ra))]>,
2764 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002765
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002766def SMMLAR : AMul2Ia <0b0111010, 0b0011, (outs GPR:$Rd),
2767 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2768 IIC_iMAC32, "smmlar", "\t$Rd, $Rn, $Rm, $Ra",
Johnny Chen2ec5e492010-02-22 21:50:40 +00002769 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002770 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002771
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002772def SMMLS : AMul2Ia <0b0111010, 0b1101, (outs GPR:$Rd),
2773 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2774 IIC_iMAC32, "smmls", "\t$Rd, $Rn, $Rm, $Ra",
2775 [(set GPR:$Rd, (sub GPR:$Ra, (mulhs GPR:$Rn, GPR:$Rm)))]>,
2776 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002777
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002778def SMMLSR : AMul2Ia <0b0111010, 0b1111, (outs GPR:$Rd),
2779 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2780 IIC_iMAC32, "smmlsr", "\t$Rd, $Rn, $Rm, $Ra",
Johnny Chen2ec5e492010-02-22 21:50:40 +00002781 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002782 Requires<[IsARM, HasV6]>;
Johnny Chen2ec5e492010-02-22 21:50:40 +00002783
Raul Herbster37fb5b12007-08-30 23:25:47 +00002784multiclass AI_smul<string opc, PatFrag opnode> {
Jim Grosbach3870b752010-10-22 18:35:16 +00002785 def BB : AMulxyI<0b0001011, 0b00, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2786 IIC_iMUL16, !strconcat(opc, "bb"), "\t$Rd, $Rn, $Rm",
2787 [(set GPR:$Rd, (opnode (sext_inreg GPR:$Rn, i16),
2788 (sext_inreg GPR:$Rm, i16)))]>,
2789 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002790
Jim Grosbach3870b752010-10-22 18:35:16 +00002791 def BT : AMulxyI<0b0001011, 0b10, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2792 IIC_iMUL16, !strconcat(opc, "bt"), "\t$Rd, $Rn, $Rm",
2793 [(set GPR:$Rd, (opnode (sext_inreg GPR:$Rn, i16),
2794 (sra GPR:$Rm, (i32 16))))]>,
2795 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002796
Jim Grosbach3870b752010-10-22 18:35:16 +00002797 def TB : AMulxyI<0b0001011, 0b01, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2798 IIC_iMUL16, !strconcat(opc, "tb"), "\t$Rd, $Rn, $Rm",
2799 [(set GPR:$Rd, (opnode (sra GPR:$Rn, (i32 16)),
2800 (sext_inreg GPR:$Rm, i16)))]>,
2801 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002802
Jim Grosbach3870b752010-10-22 18:35:16 +00002803 def TT : AMulxyI<0b0001011, 0b11, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2804 IIC_iMUL16, !strconcat(opc, "tt"), "\t$Rd, $Rn, $Rm",
2805 [(set GPR:$Rd, (opnode (sra GPR:$Rn, (i32 16)),
2806 (sra GPR:$Rm, (i32 16))))]>,
2807 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002808
Jim Grosbach3870b752010-10-22 18:35:16 +00002809 def WB : AMulxyI<0b0001001, 0b01, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2810 IIC_iMUL16, !strconcat(opc, "wb"), "\t$Rd, $Rn, $Rm",
2811 [(set GPR:$Rd, (sra (opnode GPR:$Rn,
2812 (sext_inreg GPR:$Rm, i16)), (i32 16)))]>,
2813 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002814
Jim Grosbach3870b752010-10-22 18:35:16 +00002815 def WT : AMulxyI<0b0001001, 0b11, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2816 IIC_iMUL16, !strconcat(opc, "wt"), "\t$Rd, $Rn, $Rm",
2817 [(set GPR:$Rd, (sra (opnode GPR:$Rn,
2818 (sra GPR:$Rm, (i32 16))), (i32 16)))]>,
2819 Requires<[IsARM, HasV5TE]>;
Rafael Espindolabec2e382006-10-16 16:33:29 +00002820}
2821
Raul Herbster37fb5b12007-08-30 23:25:47 +00002822
2823multiclass AI_smla<string opc, PatFrag opnode> {
Jim Grosbachd507d1f2010-11-11 01:27:41 +00002824 def BB : AMulxyIa<0b0001000, 0b00, (outs GPR:$Rd),
Jim Grosbach3870b752010-10-22 18:35:16 +00002825 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2826 IIC_iMAC16, !strconcat(opc, "bb"), "\t$Rd, $Rn, $Rm, $Ra",
2827 [(set GPR:$Rd, (add GPR:$Ra,
2828 (opnode (sext_inreg GPR:$Rn, i16),
2829 (sext_inreg GPR:$Rm, i16))))]>,
2830 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002831
Jim Grosbachd507d1f2010-11-11 01:27:41 +00002832 def BT : AMulxyIa<0b0001000, 0b10, (outs GPR:$Rd),
Jim Grosbach3870b752010-10-22 18:35:16 +00002833 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2834 IIC_iMAC16, !strconcat(opc, "bt"), "\t$Rd, $Rn, $Rm, $Ra",
2835 [(set GPR:$Rd, (add GPR:$Ra, (opnode (sext_inreg GPR:$Rn, i16),
2836 (sra GPR:$Rm, (i32 16)))))]>,
2837 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002838
Jim Grosbachd507d1f2010-11-11 01:27:41 +00002839 def TB : AMulxyIa<0b0001000, 0b01, (outs GPR:$Rd),
Jim Grosbach3870b752010-10-22 18:35:16 +00002840 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2841 IIC_iMAC16, !strconcat(opc, "tb"), "\t$Rd, $Rn, $Rm, $Ra",
2842 [(set GPR:$Rd, (add GPR:$Ra, (opnode (sra GPR:$Rn, (i32 16)),
2843 (sext_inreg GPR:$Rm, i16))))]>,
2844 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002845
Jim Grosbachd507d1f2010-11-11 01:27:41 +00002846 def TT : AMulxyIa<0b0001000, 0b11, (outs GPR:$Rd),
Jim Grosbach3870b752010-10-22 18:35:16 +00002847 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2848 IIC_iMAC16, !strconcat(opc, "tt"), "\t$Rd, $Rn, $Rm, $Ra",
2849 [(set GPR:$Rd, (add GPR:$Ra, (opnode (sra GPR:$Rn, (i32 16)),
2850 (sra GPR:$Rm, (i32 16)))))]>,
2851 Requires<[IsARM, HasV5TE]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002852
Jim Grosbachd507d1f2010-11-11 01:27:41 +00002853 def WB : AMulxyIa<0b0001001, 0b00, (outs GPR:$Rd),
Jim Grosbach3870b752010-10-22 18:35:16 +00002854 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2855 IIC_iMAC16, !strconcat(opc, "wb"), "\t$Rd, $Rn, $Rm, $Ra",
2856 [(set GPR:$Rd, (add GPR:$Ra, (sra (opnode GPR:$Rn,
2857 (sext_inreg GPR:$Rm, i16)), (i32 16))))]>,
2858 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002859
Jim Grosbachd507d1f2010-11-11 01:27:41 +00002860 def WT : AMulxyIa<0b0001001, 0b10, (outs GPR:$Rd),
Jim Grosbach3870b752010-10-22 18:35:16 +00002861 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2862 IIC_iMAC16, !strconcat(opc, "wt"), "\t$Rd, $Rn, $Rm, $Ra",
2863 [(set GPR:$Rd, (add GPR:$Ra, (sra (opnode GPR:$Rn,
2864 (sra GPR:$Rm, (i32 16))), (i32 16))))]>,
2865 Requires<[IsARM, HasV5TE]>;
Rafael Espindola70673a12006-10-18 16:20:57 +00002866}
Rafael Espindola5c2aa0a2006-09-08 12:47:03 +00002867
Raul Herbster37fb5b12007-08-30 23:25:47 +00002868defm SMUL : AI_smul<"smul", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
2869defm SMLA : AI_smla<"smla", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
Rafael Espindola27185192006-09-29 21:20:16 +00002870
Johnny Chen83498e52010-02-12 21:59:23 +00002871// Halfword multiply accumulate long: SMLAL<x><y> -- for disassembly only
Jim Grosbach3870b752010-10-22 18:35:16 +00002872def SMLALBB : AMulxyI64<0b0001010, 0b00, (outs GPR:$RdLo, GPR:$RdHi),
2873 (ins GPR:$Rn, GPR:$Rm),
2874 IIC_iMAC64, "smlalbb", "\t$RdLo, $RdHi, $Rn, $Rm",
Johnny Chen83498e52010-02-12 21:59:23 +00002875 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00002876 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00002877
Jim Grosbach3870b752010-10-22 18:35:16 +00002878def SMLALBT : AMulxyI64<0b0001010, 0b10, (outs GPR:$RdLo, GPR:$RdHi),
2879 (ins GPR:$Rn, GPR:$Rm),
2880 IIC_iMAC64, "smlalbt", "\t$RdLo, $RdHi, $Rn, $Rm",
Johnny Chen83498e52010-02-12 21:59:23 +00002881 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00002882 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00002883
Jim Grosbach3870b752010-10-22 18:35:16 +00002884def SMLALTB : AMulxyI64<0b0001010, 0b01, (outs GPR:$RdLo, GPR:$RdHi),
2885 (ins GPR:$Rn, GPR:$Rm),
2886 IIC_iMAC64, "smlaltb", "\t$RdLo, $RdHi, $Rn, $Rm",
Johnny Chen83498e52010-02-12 21:59:23 +00002887 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00002888 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00002889
Jim Grosbach3870b752010-10-22 18:35:16 +00002890def SMLALTT : AMulxyI64<0b0001010, 0b11, (outs GPR:$RdLo, GPR:$RdHi),
2891 (ins GPR:$Rn, GPR:$Rm),
2892 IIC_iMAC64, "smlaltt", "\t$RdLo, $RdHi, $Rn, $Rm",
Johnny Chen83498e52010-02-12 21:59:23 +00002893 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00002894 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00002895
Johnny Chen667d1272010-02-22 18:50:54 +00002896// Helper class for AI_smld -- for disassembly only
Jim Grosbach385e1362010-10-22 19:15:30 +00002897class AMulDualIbase<bit long, bit sub, bit swap, dag oops, dag iops,
2898 InstrItinClass itin, string opc, string asm>
Johnny Chen667d1272010-02-22 18:50:54 +00002899 : AI<oops, iops, MulFrm, itin, opc, asm, []>, Requires<[IsARM, HasV6]> {
Jim Grosbach385e1362010-10-22 19:15:30 +00002900 bits<4> Rn;
2901 bits<4> Rm;
Johnny Chen667d1272010-02-22 18:50:54 +00002902 let Inst{4} = 1;
2903 let Inst{5} = swap;
2904 let Inst{6} = sub;
2905 let Inst{7} = 0;
2906 let Inst{21-20} = 0b00;
2907 let Inst{22} = long;
2908 let Inst{27-23} = 0b01110;
Jim Grosbach385e1362010-10-22 19:15:30 +00002909 let Inst{11-8} = Rm;
2910 let Inst{3-0} = Rn;
2911}
2912class AMulDualI<bit long, bit sub, bit swap, dag oops, dag iops,
2913 InstrItinClass itin, string opc, string asm>
2914 : AMulDualIbase<long, sub, swap, oops, iops, itin, opc, asm> {
2915 bits<4> Rd;
2916 let Inst{15-12} = 0b1111;
2917 let Inst{19-16} = Rd;
2918}
2919class AMulDualIa<bit long, bit sub, bit swap, dag oops, dag iops,
2920 InstrItinClass itin, string opc, string asm>
2921 : AMulDualIbase<long, sub, swap, oops, iops, itin, opc, asm> {
2922 bits<4> Ra;
2923 let Inst{15-12} = Ra;
2924}
2925class AMulDualI64<bit long, bit sub, bit swap, dag oops, dag iops,
2926 InstrItinClass itin, string opc, string asm>
2927 : AMulDualIbase<long, sub, swap, oops, iops, itin, opc, asm> {
2928 bits<4> RdLo;
2929 bits<4> RdHi;
2930 let Inst{19-16} = RdHi;
2931 let Inst{15-12} = RdLo;
Johnny Chen667d1272010-02-22 18:50:54 +00002932}
2933
2934multiclass AI_smld<bit sub, string opc> {
2935
Jim Grosbach385e1362010-10-22 19:15:30 +00002936 def D : AMulDualIa<0, sub, 0, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2937 NoItinerary, !strconcat(opc, "d"), "\t$Rd, $Rn, $Rm, $Ra">;
Johnny Chen667d1272010-02-22 18:50:54 +00002938
Jim Grosbach385e1362010-10-22 19:15:30 +00002939 def DX: AMulDualIa<0, sub, 1, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2940 NoItinerary, !strconcat(opc, "dx"), "\t$Rd, $Rn, $Rm, $Ra">;
Johnny Chen667d1272010-02-22 18:50:54 +00002941
Jim Grosbach385e1362010-10-22 19:15:30 +00002942 def LD: AMulDualI64<1, sub, 0, (outs GPR:$RdLo,GPR:$RdHi),
2943 (ins GPR:$Rn, GPR:$Rm), NoItinerary,
2944 !strconcat(opc, "ld"), "\t$RdLo, $RdHi, $Rn, $Rm">;
Johnny Chen667d1272010-02-22 18:50:54 +00002945
Jim Grosbach385e1362010-10-22 19:15:30 +00002946 def LDX : AMulDualI64<1, sub, 1, (outs GPR:$RdLo,GPR:$RdHi),
2947 (ins GPR:$Rn, GPR:$Rm), NoItinerary,
2948 !strconcat(opc, "ldx"),"\t$RdLo, $RdHi, $Rn, $Rm">;
Johnny Chen667d1272010-02-22 18:50:54 +00002949
2950}
2951
2952defm SMLA : AI_smld<0, "smla">;
2953defm SMLS : AI_smld<1, "smls">;
2954
Johnny Chen2ec5e492010-02-22 21:50:40 +00002955multiclass AI_sdml<bit sub, string opc> {
2956
Jim Grosbach385e1362010-10-22 19:15:30 +00002957 def D : AMulDualI<0, sub, 0, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2958 NoItinerary, !strconcat(opc, "d"), "\t$Rd, $Rn, $Rm">;
2959 def DX : AMulDualI<0, sub, 1, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2960 NoItinerary, !strconcat(opc, "dx"), "\t$Rd, $Rn, $Rm">;
Johnny Chen2ec5e492010-02-22 21:50:40 +00002961}
2962
2963defm SMUA : AI_sdml<0, "smua">;
2964defm SMUS : AI_sdml<1, "smus">;
Rafael Espindola42b62f32006-10-13 13:14:59 +00002965
Evan Chenga8e29892007-01-19 07:51:42 +00002966//===----------------------------------------------------------------------===//
2967// Misc. Arithmetic Instructions.
2968//
Rafael Espindola0d9fe762006-10-10 16:33:47 +00002969
Jim Grosbachf8da5f52010-10-22 22:12:16 +00002970def CLZ : AMiscA1I<0b000010110, 0b0001, (outs GPR:$Rd), (ins GPR:$Rm),
2971 IIC_iUNAr, "clz", "\t$Rd, $Rm",
2972 [(set GPR:$Rd, (ctlz GPR:$Rm))]>, Requires<[IsARM, HasV5T]>;
Rafael Espindola199dd672006-10-17 13:13:23 +00002973
Jim Grosbachf8da5f52010-10-22 22:12:16 +00002974def RBIT : AMiscA1I<0b01101111, 0b0011, (outs GPR:$Rd), (ins GPR:$Rm),
2975 IIC_iUNAr, "rbit", "\t$Rd, $Rm",
2976 [(set GPR:$Rd, (ARMrbit GPR:$Rm))]>,
2977 Requires<[IsARM, HasV6T2]>;
Jim Grosbach3482c802010-01-18 19:58:49 +00002978
Jim Grosbachf8da5f52010-10-22 22:12:16 +00002979def REV : AMiscA1I<0b01101011, 0b0011, (outs GPR:$Rd), (ins GPR:$Rm),
2980 IIC_iUNAr, "rev", "\t$Rd, $Rm",
2981 [(set GPR:$Rd, (bswap GPR:$Rm))]>, Requires<[IsARM, HasV6]>;
Rafael Espindola199dd672006-10-17 13:13:23 +00002982
Jim Grosbachf8da5f52010-10-22 22:12:16 +00002983def REV16 : AMiscA1I<0b01101011, 0b1011, (outs GPR:$Rd), (ins GPR:$Rm),
2984 IIC_iUNAr, "rev16", "\t$Rd, $Rm",
2985 [(set GPR:$Rd,
2986 (or (and (srl GPR:$Rm, (i32 8)), 0xFF),
2987 (or (and (shl GPR:$Rm, (i32 8)), 0xFF00),
2988 (or (and (srl GPR:$Rm, (i32 8)), 0xFF0000),
2989 (and (shl GPR:$Rm, (i32 8)), 0xFF000000)))))]>,
2990 Requires<[IsARM, HasV6]>;
Rafael Espindola27185192006-09-29 21:20:16 +00002991
Jim Grosbachf8da5f52010-10-22 22:12:16 +00002992def REVSH : AMiscA1I<0b01101111, 0b1011, (outs GPR:$Rd), (ins GPR:$Rm),
2993 IIC_iUNAr, "revsh", "\t$Rd, $Rm",
2994 [(set GPR:$Rd,
Evan Chenga8e29892007-01-19 07:51:42 +00002995 (sext_inreg
Evan Cheng3f30af32011-03-18 21:52:42 +00002996 (or (srl GPR:$Rm, (i32 8)),
Jim Grosbachf8da5f52010-10-22 22:12:16 +00002997 (shl GPR:$Rm, (i32 8))), i16))]>,
2998 Requires<[IsARM, HasV6]>;
Rafael Espindola27185192006-09-29 21:20:16 +00002999
Evan Cheng3f30af32011-03-18 21:52:42 +00003000def : ARMV6Pat<(sext_inreg (or (srl (and GPR:$Rm, 0xFF00), (i32 8)),
3001 (shl GPR:$Rm, (i32 8))), i16),
3002 (REVSH GPR:$Rm)>;
3003
3004// Need the AddedComplexity or else MOVs + REV would be chosen.
3005let AddedComplexity = 5 in
3006def : ARMV6Pat<(sra (bswap GPR:$Rm), (i32 16)), (REVSH GPR:$Rm)>;
3007
Bob Wilsonf955f292010-08-17 17:23:19 +00003008def lsl_shift_imm : SDNodeXForm<imm, [{
3009 unsigned Sh = ARM_AM::getSORegOpc(ARM_AM::lsl, N->getZExtValue());
3010 return CurDAG->getTargetConstant(Sh, MVT::i32);
3011}]>;
3012
3013def lsl_amt : PatLeaf<(i32 imm), [{
3014 return (N->getZExtValue() < 32);
3015}], lsl_shift_imm>;
3016
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003017def PKHBT : APKHI<0b01101000, 0, (outs GPR:$Rd),
3018 (ins GPR:$Rn, GPR:$Rm, shift_imm:$sh),
3019 IIC_iALUsi, "pkhbt", "\t$Rd, $Rn, $Rm$sh",
3020 [(set GPR:$Rd, (or (and GPR:$Rn, 0xFFFF),
3021 (and (shl GPR:$Rm, lsl_amt:$sh),
3022 0xFFFF0000)))]>,
3023 Requires<[IsARM, HasV6]>;
Rafael Espindola27185192006-09-29 21:20:16 +00003024
Evan Chenga8e29892007-01-19 07:51:42 +00003025// Alternate cases for PKHBT where identities eliminate some nodes.
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003026def : ARMV6Pat<(or (and GPR:$Rn, 0xFFFF), (and GPR:$Rm, 0xFFFF0000)),
3027 (PKHBT GPR:$Rn, GPR:$Rm, 0)>;
3028def : ARMV6Pat<(or (and GPR:$Rn, 0xFFFF), (shl GPR:$Rm, imm16_31:$sh)),
3029 (PKHBT GPR:$Rn, GPR:$Rm, (lsl_shift_imm imm16_31:$sh))>;
Rafael Espindola9e071f02006-10-02 19:30:56 +00003030
Bob Wilsonf955f292010-08-17 17:23:19 +00003031def asr_shift_imm : SDNodeXForm<imm, [{
3032 unsigned Sh = ARM_AM::getSORegOpc(ARM_AM::asr, N->getZExtValue());
3033 return CurDAG->getTargetConstant(Sh, MVT::i32);
3034}]>;
3035
3036def asr_amt : PatLeaf<(i32 imm), [{
3037 return (N->getZExtValue() <= 32);
3038}], asr_shift_imm>;
Rafael Espindolaa2845842006-10-05 16:48:49 +00003039
Bob Wilsondc66eda2010-08-16 22:26:55 +00003040// Note: Shifts of 1-15 bits will be transformed to srl instead of sra and
3041// will match the pattern below.
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003042def PKHTB : APKHI<0b01101000, 1, (outs GPR:$Rd),
3043 (ins GPR:$Rn, GPR:$Rm, shift_imm:$sh),
3044 IIC_iBITsi, "pkhtb", "\t$Rd, $Rn, $Rm$sh",
3045 [(set GPR:$Rd, (or (and GPR:$Rn, 0xFFFF0000),
3046 (and (sra GPR:$Rm, asr_amt:$sh),
3047 0xFFFF)))]>,
3048 Requires<[IsARM, HasV6]>;
Rafael Espindola9e071f02006-10-02 19:30:56 +00003049
Evan Chenga8e29892007-01-19 07:51:42 +00003050// Alternate cases for PKHTB where identities eliminate some nodes. Note that
3051// a shift amount of 0 is *not legal* here, it is PKHBT instead.
Bob Wilsondc66eda2010-08-16 22:26:55 +00003052def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF0000), (srl GPR:$src2, imm16_31:$sh)),
Bob Wilsonf955f292010-08-17 17:23:19 +00003053 (PKHTB GPR:$src1, GPR:$src2, (asr_shift_imm imm16_31:$sh))>;
Evan Chenga8e29892007-01-19 07:51:42 +00003054def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF0000),
Bob Wilsonf955f292010-08-17 17:23:19 +00003055 (and (srl GPR:$src2, imm1_15:$sh), 0xFFFF)),
3056 (PKHTB GPR:$src1, GPR:$src2, (asr_shift_imm imm1_15:$sh))>;
Rafael Espindolab47e1d02006-10-10 18:55:14 +00003057
Evan Chenga8e29892007-01-19 07:51:42 +00003058//===----------------------------------------------------------------------===//
3059// Comparison Instructions...
3060//
Rafael Espindolab47e1d02006-10-10 18:55:14 +00003061
Jim Grosbach26421962008-10-14 20:36:24 +00003062defm CMP : AI1_cmp_irs<0b1010, "cmp",
Evan Cheng5d42c562010-09-29 00:49:25 +00003063 IIC_iCMPi, IIC_iCMPr, IIC_iCMPsr,
Evan Cheng0ff94f72007-08-07 01:37:15 +00003064 BinOpFrag<(ARMcmp node:$LHS, node:$RHS)>>;
Bill Wendling6165e872010-08-26 18:33:51 +00003065
Jim Grosbach97a884d2010-12-07 20:41:06 +00003066// ARMcmpZ can re-use the above instruction definitions.
3067def : ARMPat<(ARMcmpZ GPR:$src, so_imm:$imm),
3068 (CMPri GPR:$src, so_imm:$imm)>;
3069def : ARMPat<(ARMcmpZ GPR:$src, GPR:$rhs),
3070 (CMPrr GPR:$src, GPR:$rhs)>;
3071def : ARMPat<(ARMcmpZ GPR:$src, so_reg:$rhs),
3072 (CMPrs GPR:$src, so_reg:$rhs)>;
3073
Bill Wendlingc8714bb2010-09-10 10:31:11 +00003074// FIXME: We have to be careful when using the CMN instruction and comparison
3075// with 0. One would expect these two pieces of code should give identical
Bill Wendling6165e872010-08-26 18:33:51 +00003076// results:
3077//
3078// rsbs r1, r1, 0
3079// cmp r0, r1
3080// mov r0, #0
3081// it ls
3082// mov r0, #1
3083//
3084// and:
Jim Grosbacha9a968d2010-10-22 23:48:29 +00003085//
Bill Wendling6165e872010-08-26 18:33:51 +00003086// cmn r0, r1
3087// mov r0, #0
3088// it ls
3089// mov r0, #1
3090//
3091// However, the CMN gives the *opposite* result when r1 is 0. This is because
3092// the carry flag is set in the CMP case but not in the CMN case. In short, the
3093// CMP instruction doesn't perform a truncate of the (logical) NOT of 0 plus the
3094// value of r0 and the carry bit (because the "carry bit" parameter to
3095// AddWithCarry is defined as 1 in this case, the carry flag will always be set
3096// when r0 >= 0). The CMN instruction doesn't perform a NOT of 0 so there is
3097// never a "carry" when this AddWithCarry is performed (because the "carry bit"
3098// parameter to AddWithCarry is defined as 0).
3099//
Bill Wendlingc8714bb2010-09-10 10:31:11 +00003100// When x is 0 and unsigned:
Bill Wendling6165e872010-08-26 18:33:51 +00003101//
3102// x = 0
3103// ~x = 0xFFFF FFFF
3104// ~x + 1 = 0x1 0000 0000
3105// (-x = 0) != (0x1 0000 0000 = ~x + 1)
3106//
Bill Wendlingc8714bb2010-09-10 10:31:11 +00003107// Therefore, we should disable CMN when comparing against zero, until we can
3108// limit when the CMN instruction is used (when we know that the RHS is not 0 or
3109// when it's a comparison which doesn't look at the 'carry' flag).
Bill Wendling6165e872010-08-26 18:33:51 +00003110//
3111// (See the ARM docs for the "AddWithCarry" pseudo-code.)
3112//
3113// This is related to <rdar://problem/7569620>.
3114//
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00003115//defm CMN : AI1_cmp_irs<0b1011, "cmn",
3116// BinOpFrag<(ARMcmp node:$LHS,(ineg node:$RHS))>>;
Rafael Espindolae5bbd6d2006-10-07 14:24:52 +00003117
Evan Chenga8e29892007-01-19 07:51:42 +00003118// Note that TST/TEQ don't set all the same flags that CMP does!
Evan Chengd87293c2008-11-06 08:47:38 +00003119defm TST : AI1_cmp_irs<0b1000, "tst",
Evan Cheng5d42c562010-09-29 00:49:25 +00003120 IIC_iTSTi, IIC_iTSTr, IIC_iTSTsr,
Evan Chengc4af4632010-11-17 20:13:28 +00003121 BinOpFrag<(ARMcmpZ (and_su node:$LHS, node:$RHS), 0)>, 1>;
Evan Chengd87293c2008-11-06 08:47:38 +00003122defm TEQ : AI1_cmp_irs<0b1001, "teq",
Evan Cheng5d42c562010-09-29 00:49:25 +00003123 IIC_iTSTi, IIC_iTSTr, IIC_iTSTsr,
Evan Chengc4af4632010-11-17 20:13:28 +00003124 BinOpFrag<(ARMcmpZ (xor_su node:$LHS, node:$RHS), 0)>, 1>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00003125
David Goodwinc0309b42009-06-29 15:33:01 +00003126defm CMNz : AI1_cmp_irs<0b1011, "cmn",
Evan Cheng5d42c562010-09-29 00:49:25 +00003127 IIC_iCMPi, IIC_iCMPr, IIC_iCMPsr,
David Goodwinc0309b42009-06-29 15:33:01 +00003128 BinOpFrag<(ARMcmpZ node:$LHS,(ineg node:$RHS))>>;
Evan Cheng2c614c52007-06-06 10:17:05 +00003129
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00003130//def : ARMPat<(ARMcmp GPR:$src, so_imm_neg:$imm),
3131// (CMNri GPR:$src, so_imm_neg:$imm)>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00003132
David Goodwinc0309b42009-06-29 15:33:01 +00003133def : ARMPat<(ARMcmpZ GPR:$src, so_imm_neg:$imm),
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00003134 (CMNzri GPR:$src, so_imm_neg:$imm)>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00003135
Evan Cheng218977b2010-07-13 19:27:42 +00003136// Pseudo i64 compares for some floating point compares.
3137let usesCustomInserter = 1, isBranch = 1, isTerminator = 1,
3138 Defs = [CPSR] in {
3139def BCCi64 : PseudoInst<(outs),
Jim Grosbachc5ed0132010-08-17 18:39:16 +00003140 (ins i32imm:$cc, GPR:$lhs1, GPR:$lhs2, GPR:$rhs1, GPR:$rhs2, brtarget:$dst),
Jim Grosbach99594eb2010-11-18 01:38:26 +00003141 IIC_Br,
Evan Cheng218977b2010-07-13 19:27:42 +00003142 [(ARMBcci64 imm:$cc, GPR:$lhs1, GPR:$lhs2, GPR:$rhs1, GPR:$rhs2, bb:$dst)]>;
3143
3144def BCCZi64 : PseudoInst<(outs),
Jim Grosbach99594eb2010-11-18 01:38:26 +00003145 (ins i32imm:$cc, GPR:$lhs1, GPR:$lhs2, brtarget:$dst), IIC_Br,
Evan Cheng218977b2010-07-13 19:27:42 +00003146 [(ARMBcci64 imm:$cc, GPR:$lhs1, GPR:$lhs2, 0, 0, bb:$dst)]>;
3147} // usesCustomInserter
3148
Rafael Espindolae5bbd6d2006-10-07 14:24:52 +00003149
Evan Chenga8e29892007-01-19 07:51:42 +00003150// Conditional moves
Evan Chengc85e8322007-07-05 07:13:32 +00003151// FIXME: should be able to write a pattern for ARMcmov, but can't use
Jim Grosbach64171712010-02-16 21:07:46 +00003152// a two-value operand where a dag node expects two operands. :(
Owen Andersonf523e472010-09-23 23:45:25 +00003153let neverHasSideEffects = 1 in {
Jim Grosbachd4a16ad2011-03-10 23:56:09 +00003154def MOVCCr : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$false, GPR:$Rm, pred:$p),
3155 Size4Bytes, IIC_iCMOVr,
3156 [/*(set GPR:$Rd, (ARMcmov GPR:$false, GPR:$Rm, imm:$cc, CCR:$ccr))*/]>,
3157 RegConstraint<"$false = $Rd">;
3158def MOVCCs : ARMPseudoInst<(outs GPR:$Rd),
3159 (ins GPR:$false, so_reg:$shift, pred:$p),
3160 Size4Bytes, IIC_iCMOVsr,
3161 [/*(set GPR:$Rd, (ARMcmov GPR:$false, so_reg:$shift, imm:$cc, CCR:$ccr))*/]>,
3162 RegConstraint<"$false = $Rd">;
Jim Grosbach3bbdcea2010-10-07 00:42:42 +00003163
Evan Chengc4af4632010-11-17 20:13:28 +00003164let isMoveImm = 1 in
Jim Grosbach39062762011-03-11 01:09:28 +00003165def MOVCCi16 : ARMPseudoInst<(outs GPR:$Rd),
3166 (ins GPR:$false, i32imm_hilo16:$imm, pred:$p),
3167 Size4Bytes, IIC_iMOVi,
3168 []>,
3169 RegConstraint<"$false = $Rd">, Requires<[IsARM, HasV6T2]>;
Jim Grosbach27e90082010-10-29 19:28:17 +00003170
Evan Chengc4af4632010-11-17 20:13:28 +00003171let isMoveImm = 1 in
Jim Grosbach39062762011-03-11 01:09:28 +00003172def MOVCCi : ARMPseudoInst<(outs GPR:$Rd),
3173 (ins GPR:$false, so_imm:$imm, pred:$p),
3174 Size4Bytes, IIC_iCMOVi,
Jim Grosbach27e90082010-10-29 19:28:17 +00003175 [/*(set GPR:$Rd, (ARMcmov GPR:$false, so_imm:$imm, imm:$cc, CCR:$ccr))*/]>,
Jim Grosbach39062762011-03-11 01:09:28 +00003176 RegConstraint<"$false = $Rd">;
Evan Cheng875a6ac2010-11-12 22:42:47 +00003177
Evan Cheng63f35442010-11-13 02:25:14 +00003178// Two instruction predicate mov immediate.
Evan Chengc4af4632010-11-17 20:13:28 +00003179let isMoveImm = 1 in
Jim Grosbacheb582d72011-03-11 18:00:42 +00003180def MOVCCi32imm : ARMPseudoInst<(outs GPR:$Rd),
3181 (ins GPR:$false, i32imm:$src, pred:$p),
3182 Size8Bytes, IIC_iCMOVix2, []>, RegConstraint<"$false = $Rd">;
Evan Cheng63f35442010-11-13 02:25:14 +00003183
Evan Chengc4af4632010-11-17 20:13:28 +00003184let isMoveImm = 1 in
Jim Grosbache672ff82011-03-11 19:55:55 +00003185def MVNCCi : ARMPseudoInst<(outs GPR:$Rd),
3186 (ins GPR:$false, so_imm:$imm, pred:$p),
3187 Size4Bytes, IIC_iCMOVi,
Evan Cheng875a6ac2010-11-12 22:42:47 +00003188 [/*(set GPR:$Rd, (ARMcmov GPR:$false, so_imm_not:$imm, imm:$cc, CCR:$ccr))*/]>,
Jim Grosbache672ff82011-03-11 19:55:55 +00003189 RegConstraint<"$false = $Rd">;
Owen Andersonf523e472010-09-23 23:45:25 +00003190} // neverHasSideEffects
Rafael Espindolad9ae7782006-10-07 13:46:42 +00003191
Jim Grosbach3728e962009-12-10 00:11:09 +00003192//===----------------------------------------------------------------------===//
3193// Atomic operations intrinsics
3194//
3195
Bob Wilsonf74a4292010-10-30 00:54:37 +00003196def memb_opt : Operand<i32> {
3197 let PrintMethod = "printMemBOption";
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +00003198 let ParserMatchClass = MemBarrierOptOperand;
Jim Grosbachcbd77d22009-12-10 18:35:32 +00003199}
Jim Grosbach3728e962009-12-10 00:11:09 +00003200
Bob Wilsonf74a4292010-10-30 00:54:37 +00003201// memory barriers protect the atomic sequences
3202let hasSideEffects = 1 in {
3203def DMB : AInoP<(outs), (ins memb_opt:$opt), MiscFrm, NoItinerary,
3204 "dmb", "\t$opt", [(ARMMemBarrier (i32 imm:$opt))]>,
3205 Requires<[IsARM, HasDB]> {
3206 bits<4> opt;
3207 let Inst{31-4} = 0xf57ff05;
3208 let Inst{3-0} = opt;
Jim Grosbachcbd77d22009-12-10 18:35:32 +00003209}
Jim Grosbach3728e962009-12-10 00:11:09 +00003210}
Rafael Espindola4b20fbc2006-10-10 12:56:00 +00003211
Bob Wilsonf74a4292010-10-30 00:54:37 +00003212def DSB : AInoP<(outs), (ins memb_opt:$opt), MiscFrm, NoItinerary,
3213 "dsb", "\t$opt",
3214 [/* For disassembly only; pattern left blank */]>,
3215 Requires<[IsARM, HasDB]> {
3216 bits<4> opt;
3217 let Inst{31-4} = 0xf57ff04;
3218 let Inst{3-0} = opt;
Johnny Chenfd6037d2010-02-18 00:19:08 +00003219}
3220
Johnny Chenfd6037d2010-02-18 00:19:08 +00003221// ISB has only full system option -- for disassembly only
Bob Wilsonf74a4292010-10-30 00:54:37 +00003222def ISB : AInoP<(outs), (ins), MiscFrm, NoItinerary, "isb", "", []>,
3223 Requires<[IsARM, HasDB]> {
Johnny Chen1adc40c2010-08-12 20:46:17 +00003224 let Inst{31-4} = 0xf57ff06;
Johnny Chenfd6037d2010-02-18 00:19:08 +00003225 let Inst{3-0} = 0b1111;
3226}
3227
Jim Grosbach66869102009-12-11 18:52:41 +00003228let usesCustomInserter = 1 in {
Jim Grosbache801dc42009-12-12 01:40:06 +00003229 let Uses = [CPSR] in {
3230 def ATOMIC_LOAD_ADD_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003231 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003232 [(set GPR:$dst, (atomic_load_add_8 GPR:$ptr, GPR:$incr))]>;
3233 def ATOMIC_LOAD_SUB_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003234 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003235 [(set GPR:$dst, (atomic_load_sub_8 GPR:$ptr, GPR:$incr))]>;
3236 def ATOMIC_LOAD_AND_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003237 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003238 [(set GPR:$dst, (atomic_load_and_8 GPR:$ptr, GPR:$incr))]>;
3239 def ATOMIC_LOAD_OR_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003240 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003241 [(set GPR:$dst, (atomic_load_or_8 GPR:$ptr, GPR:$incr))]>;
3242 def ATOMIC_LOAD_XOR_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003243 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003244 [(set GPR:$dst, (atomic_load_xor_8 GPR:$ptr, GPR:$incr))]>;
3245 def ATOMIC_LOAD_NAND_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003246 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003247 [(set GPR:$dst, (atomic_load_nand_8 GPR:$ptr, GPR:$incr))]>;
3248 def ATOMIC_LOAD_ADD_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003249 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003250 [(set GPR:$dst, (atomic_load_add_16 GPR:$ptr, GPR:$incr))]>;
3251 def ATOMIC_LOAD_SUB_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003252 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003253 [(set GPR:$dst, (atomic_load_sub_16 GPR:$ptr, GPR:$incr))]>;
3254 def ATOMIC_LOAD_AND_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003255 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003256 [(set GPR:$dst, (atomic_load_and_16 GPR:$ptr, GPR:$incr))]>;
3257 def ATOMIC_LOAD_OR_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003258 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003259 [(set GPR:$dst, (atomic_load_or_16 GPR:$ptr, GPR:$incr))]>;
3260 def ATOMIC_LOAD_XOR_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003261 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003262 [(set GPR:$dst, (atomic_load_xor_16 GPR:$ptr, GPR:$incr))]>;
3263 def ATOMIC_LOAD_NAND_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003264 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003265 [(set GPR:$dst, (atomic_load_nand_16 GPR:$ptr, GPR:$incr))]>;
3266 def ATOMIC_LOAD_ADD_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003267 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003268 [(set GPR:$dst, (atomic_load_add_32 GPR:$ptr, GPR:$incr))]>;
3269 def ATOMIC_LOAD_SUB_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003270 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003271 [(set GPR:$dst, (atomic_load_sub_32 GPR:$ptr, GPR:$incr))]>;
3272 def ATOMIC_LOAD_AND_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003273 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003274 [(set GPR:$dst, (atomic_load_and_32 GPR:$ptr, GPR:$incr))]>;
3275 def ATOMIC_LOAD_OR_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003276 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003277 [(set GPR:$dst, (atomic_load_or_32 GPR:$ptr, GPR:$incr))]>;
3278 def ATOMIC_LOAD_XOR_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003279 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003280 [(set GPR:$dst, (atomic_load_xor_32 GPR:$ptr, GPR:$incr))]>;
3281 def ATOMIC_LOAD_NAND_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003282 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003283 [(set GPR:$dst, (atomic_load_nand_32 GPR:$ptr, GPR:$incr))]>;
3284
3285 def ATOMIC_SWAP_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003286 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003287 [(set GPR:$dst, (atomic_swap_8 GPR:$ptr, GPR:$new))]>;
3288 def ATOMIC_SWAP_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003289 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003290 [(set GPR:$dst, (atomic_swap_16 GPR:$ptr, GPR:$new))]>;
3291 def ATOMIC_SWAP_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003292 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003293 [(set GPR:$dst, (atomic_swap_32 GPR:$ptr, GPR:$new))]>;
3294
Jim Grosbache801dc42009-12-12 01:40:06 +00003295 def ATOMIC_CMP_SWAP_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003296 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003297 [(set GPR:$dst, (atomic_cmp_swap_8 GPR:$ptr, GPR:$old, GPR:$new))]>;
3298 def ATOMIC_CMP_SWAP_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003299 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003300 [(set GPR:$dst, (atomic_cmp_swap_16 GPR:$ptr, GPR:$old, GPR:$new))]>;
3301 def ATOMIC_CMP_SWAP_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003302 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003303 [(set GPR:$dst, (atomic_cmp_swap_32 GPR:$ptr, GPR:$old, GPR:$new))]>;
3304}
Jim Grosbach5278eb82009-12-11 01:42:04 +00003305}
3306
3307let mayLoad = 1 in {
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00003308def LDREXB : AIldrex<0b10, (outs GPR:$Rt), (ins addrmode7:$addr), NoItinerary,
3309 "ldrexb", "\t$Rt, $addr", []>;
3310def LDREXH : AIldrex<0b11, (outs GPR:$Rt), (ins addrmode7:$addr), NoItinerary,
3311 "ldrexh", "\t$Rt, $addr", []>;
3312def LDREX : AIldrex<0b00, (outs GPR:$Rt), (ins addrmode7:$addr), NoItinerary,
3313 "ldrex", "\t$Rt, $addr", []>;
3314def LDREXD : AIldrex<0b01, (outs GPR:$Rt, GPR:$Rt2), (ins addrmode7:$addr),
3315 NoItinerary, "ldrexd", "\t$Rt, $Rt2, $addr", []>;
Jim Grosbach5278eb82009-12-11 01:42:04 +00003316}
3317
Jim Grosbach86875a22010-10-29 19:58:57 +00003318let mayStore = 1, Constraints = "@earlyclobber $Rd" in {
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00003319def STREXB : AIstrex<0b10, (outs GPR:$Rd), (ins GPR:$Rt, addrmode7:$addr),
3320 NoItinerary, "strexb", "\t$Rd, $Rt, $addr", []>;
3321def STREXH : AIstrex<0b11, (outs GPR:$Rd), (ins GPR:$Rt, addrmode7:$addr),
3322 NoItinerary, "strexh", "\t$Rd, $Rt, $addr", []>;
3323def STREX : AIstrex<0b00, (outs GPR:$Rd), (ins GPR:$Rt, addrmode7:$addr),
3324 NoItinerary, "strex", "\t$Rd, $Rt, $addr", []>;
Jim Grosbach86875a22010-10-29 19:58:57 +00003325def STREXD : AIstrex<0b01, (outs GPR:$Rd),
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00003326 (ins GPR:$Rt, GPR:$Rt2, addrmode7:$addr),
3327 NoItinerary, "strexd", "\t$Rd, $Rt, $Rt2, $addr", []>;
Jim Grosbach5278eb82009-12-11 01:42:04 +00003328}
3329
Johnny Chenb9436272010-02-17 22:37:58 +00003330// Clear-Exclusive is for disassembly only.
3331def CLREX : AXI<(outs), (ins), MiscFrm, NoItinerary, "clrex",
3332 [/* For disassembly only; pattern left blank */]>,
3333 Requires<[IsARM, HasV7]> {
Jim Grosbachf32ecc62010-10-29 20:21:36 +00003334 let Inst{31-0} = 0b11110101011111111111000000011111;
Johnny Chenb9436272010-02-17 22:37:58 +00003335}
3336
Johnny Chenb3e1bf52010-02-12 20:48:24 +00003337// SWP/SWPB are deprecated in V6/V7 and for disassembly only.
3338let mayLoad = 1 in {
Jim Grosbachf32ecc62010-10-29 20:21:36 +00003339def SWP : AIswp<0, (outs GPR:$Rt), (ins GPR:$Rt2, GPR:$Rn), "swp",
3340 [/* For disassembly only; pattern left blank */]>;
3341def SWPB : AIswp<1, (outs GPR:$Rt), (ins GPR:$Rt2, GPR:$Rn), "swpb",
3342 [/* For disassembly only; pattern left blank */]>;
Johnny Chenb3e1bf52010-02-12 20:48:24 +00003343}
3344
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00003345//===----------------------------------------------------------------------===//
Jim Grosbachbc908cf2011-03-10 19:21:08 +00003346// Coprocessor Instructions.
Johnny Chen906d57f2010-02-12 01:44:23 +00003347//
3348
Bruno Cardoso Lopesb32f7a52011-01-20 18:06:58 +00003349def CDP : ABI<0b1110, (outs), (ins p_imm:$cop, i32imm:$opc1,
3350 c_imm:$CRd, c_imm:$CRn, c_imm:$CRm, i32imm:$opc2),
3351 NoItinerary, "cdp", "\t$cop, $opc1, $CRd, $CRn, $CRm, $opc2",
3352 [/* For disassembly only; pattern left blank */]> {
3353 bits<4> opc1;
3354 bits<4> CRn;
3355 bits<4> CRd;
3356 bits<4> cop;
3357 bits<3> opc2;
3358 bits<4> CRm;
3359
3360 let Inst{3-0} = CRm;
3361 let Inst{4} = 0;
3362 let Inst{7-5} = opc2;
3363 let Inst{11-8} = cop;
3364 let Inst{15-12} = CRd;
3365 let Inst{19-16} = CRn;
3366 let Inst{23-20} = opc1;
Johnny Chen906d57f2010-02-12 01:44:23 +00003367}
3368
Bruno Cardoso Lopesb32f7a52011-01-20 18:06:58 +00003369def CDP2 : ABXI<0b1110, (outs), (ins p_imm:$cop, i32imm:$opc1,
3370 c_imm:$CRd, c_imm:$CRn, c_imm:$CRm, i32imm:$opc2),
3371 NoItinerary, "cdp2\t$cop, $opc1, $CRd, $CRn, $CRm, $opc2",
Johnny Chen906d57f2010-02-12 01:44:23 +00003372 [/* For disassembly only; pattern left blank */]> {
3373 let Inst{31-28} = 0b1111;
Bruno Cardoso Lopesb32f7a52011-01-20 18:06:58 +00003374 bits<4> opc1;
3375 bits<4> CRn;
3376 bits<4> CRd;
3377 bits<4> cop;
3378 bits<3> opc2;
3379 bits<4> CRm;
3380
3381 let Inst{3-0} = CRm;
3382 let Inst{4} = 0;
3383 let Inst{7-5} = opc2;
3384 let Inst{11-8} = cop;
3385 let Inst{15-12} = CRd;
3386 let Inst{19-16} = CRn;
3387 let Inst{23-20} = opc1;
Johnny Chen906d57f2010-02-12 01:44:23 +00003388}
3389
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00003390class ACI<dag oops, dag iops, string opc, string asm,
3391 IndexMode im = IndexModeNone>
Johnny Chen670a4562011-04-04 23:39:08 +00003392 : InoP<oops, iops, AddrModeNone, Size4Bytes, im, BrFrm, NoItinerary,
3393 opc, asm, "", [/* For disassembly only; pattern left blank */]> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003394 let Inst{27-25} = 0b110;
3395}
3396
Johnny Chen670a4562011-04-04 23:39:08 +00003397multiclass LdStCop<bits<4> op31_28, bit load, dag ops, string opc, string cond>{
Johnny Chen64dfb782010-02-16 20:04:27 +00003398
3399 def _OFFSET : ACI<(outs),
Johnny Chen670a4562011-04-04 23:39:08 +00003400 !con((ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr), ops),
3401 !strconcat(opc, cond), "\tp$cop, cr$CRd, $addr"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003402 let Inst{31-28} = op31_28;
3403 let Inst{24} = 1; // P = 1
3404 let Inst{21} = 0; // W = 0
3405 let Inst{22} = 0; // D = 0
3406 let Inst{20} = load;
3407 }
3408
3409 def _PRE : ACI<(outs),
Johnny Chen670a4562011-04-04 23:39:08 +00003410 !con((ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr), ops),
3411 !strconcat(opc, cond), "\tp$cop, cr$CRd, $addr!", IndexModePre> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003412 let Inst{31-28} = op31_28;
3413 let Inst{24} = 1; // P = 1
3414 let Inst{21} = 1; // W = 1
3415 let Inst{22} = 0; // D = 0
3416 let Inst{20} = load;
3417 }
3418
3419 def _POST : ACI<(outs),
Johnny Chen670a4562011-04-04 23:39:08 +00003420 !con((ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr), ops),
3421 !strconcat(opc, cond), "\tp$cop, cr$CRd, $addr", IndexModePost> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003422 let Inst{31-28} = op31_28;
3423 let Inst{24} = 0; // P = 0
3424 let Inst{21} = 1; // W = 1
3425 let Inst{22} = 0; // D = 0
3426 let Inst{20} = load;
3427 }
3428
3429 def _OPTION : ACI<(outs),
Johnny Chen670a4562011-04-04 23:39:08 +00003430 !con((ins nohash_imm:$cop,nohash_imm:$CRd,GPR:$base, nohash_imm:$option),
3431 ops),
3432 !strconcat(opc, cond), "\tp$cop, cr$CRd, [$base], \\{$option\\}"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003433 let Inst{31-28} = op31_28;
3434 let Inst{24} = 0; // P = 0
3435 let Inst{23} = 1; // U = 1
3436 let Inst{21} = 0; // W = 0
3437 let Inst{22} = 0; // D = 0
3438 let Inst{20} = load;
3439 }
3440
3441 def L_OFFSET : ACI<(outs),
Johnny Chen670a4562011-04-04 23:39:08 +00003442 !con((ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr), ops),
3443 !strconcat(!strconcat(opc, "l"), cond), "\tp$cop, cr$CRd, $addr"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003444 let Inst{31-28} = op31_28;
3445 let Inst{24} = 1; // P = 1
3446 let Inst{21} = 0; // W = 0
3447 let Inst{22} = 1; // D = 1
3448 let Inst{20} = load;
3449 }
3450
3451 def L_PRE : ACI<(outs),
Johnny Chen670a4562011-04-04 23:39:08 +00003452 !con((ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr), ops),
3453 !strconcat(!strconcat(opc, "l"), cond), "\tp$cop, cr$CRd, $addr!",
3454 IndexModePre> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003455 let Inst{31-28} = op31_28;
3456 let Inst{24} = 1; // P = 1
3457 let Inst{21} = 1; // W = 1
3458 let Inst{22} = 1; // D = 1
3459 let Inst{20} = load;
3460 }
3461
3462 def L_POST : ACI<(outs),
Johnny Chen670a4562011-04-04 23:39:08 +00003463 !con((ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr), ops),
3464 !strconcat(!strconcat(opc, "l"), cond), "\tp$cop, cr$CRd, $addr",
3465 IndexModePost> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003466 let Inst{31-28} = op31_28;
3467 let Inst{24} = 0; // P = 0
3468 let Inst{21} = 1; // W = 1
3469 let Inst{22} = 1; // D = 1
3470 let Inst{20} = load;
3471 }
3472
3473 def L_OPTION : ACI<(outs),
Johnny Chen670a4562011-04-04 23:39:08 +00003474 !con((ins nohash_imm:$cop, nohash_imm:$CRd,GPR:$base,nohash_imm:$option),
3475 ops),
3476 !strconcat(!strconcat(opc, "l"), cond),
3477 "\tp$cop, cr$CRd, [$base], \\{$option\\}"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003478 let Inst{31-28} = op31_28;
3479 let Inst{24} = 0; // P = 0
3480 let Inst{23} = 1; // U = 1
3481 let Inst{21} = 0; // W = 0
3482 let Inst{22} = 1; // D = 1
3483 let Inst{20} = load;
3484 }
3485}
3486
Johnny Chen670a4562011-04-04 23:39:08 +00003487defm LDC : LdStCop<{?,?,?,?}, 1, (ins pred:$p), "ldc", "${p}">;
3488defm LDC2 : LdStCop<0b1111, 1, (ins), "ldc2", "">;
3489defm STC : LdStCop<{?,?,?,?}, 0, (ins pred:$p), "stc", "${p}">;
3490defm STC2 : LdStCop<0b1111, 0, (ins), "stc2", "">;
Johnny Chen64dfb782010-02-16 20:04:27 +00003491
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003492//===----------------------------------------------------------------------===//
3493// Move between coprocessor and ARM core register -- for disassembly only
3494//
3495
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00003496class MovRCopro<string opc, bit direction, dag oops, dag iops>
3497 : ABI<0b1110, oops, iops, NoItinerary, opc,
3498 "\t$cop, $opc1, $Rt, $CRn, $CRm, $opc2",
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003499 [/* For disassembly only; pattern left blank */]> {
3500 let Inst{20} = direction;
Johnny Chen906d57f2010-02-12 01:44:23 +00003501 let Inst{4} = 1;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003502
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003503 bits<4> Rt;
3504 bits<4> cop;
3505 bits<3> opc1;
3506 bits<3> opc2;
3507 bits<4> CRm;
3508 bits<4> CRn;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003509
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003510 let Inst{15-12} = Rt;
3511 let Inst{11-8} = cop;
3512 let Inst{23-21} = opc1;
3513 let Inst{7-5} = opc2;
3514 let Inst{3-0} = CRm;
3515 let Inst{19-16} = CRn;
Johnny Chen906d57f2010-02-12 01:44:23 +00003516}
3517
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00003518def MCR : MovRCopro<"mcr", 0 /* from ARM core register to coprocessor */,
3519 (outs), (ins p_imm:$cop, i32imm:$opc1,
3520 GPR:$Rt, c_imm:$CRn, c_imm:$CRm,
3521 i32imm:$opc2)>;
3522def MRC : MovRCopro<"mrc", 1 /* from coprocessor to ARM core register */,
3523 (outs GPR:$Rt), (ins p_imm:$cop, i32imm:$opc1,
3524 c_imm:$CRn, c_imm:$CRm, i32imm:$opc2)>;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003525
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00003526class MovRCopro2<string opc, bit direction, dag oops, dag iops>
3527 : ABXI<0b1110, oops, iops, NoItinerary,
3528 !strconcat(opc, "\t$cop, $opc1, $Rt, $CRn, $CRm, $opc2"),
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003529 [/* For disassembly only; pattern left blank */]> {
Johnny Chen906d57f2010-02-12 01:44:23 +00003530 let Inst{31-28} = 0b1111;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003531 let Inst{20} = direction;
Johnny Chen906d57f2010-02-12 01:44:23 +00003532 let Inst{4} = 1;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003533
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003534 bits<4> Rt;
3535 bits<4> cop;
3536 bits<3> opc1;
3537 bits<3> opc2;
3538 bits<4> CRm;
3539 bits<4> CRn;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003540
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003541 let Inst{15-12} = Rt;
3542 let Inst{11-8} = cop;
3543 let Inst{23-21} = opc1;
3544 let Inst{7-5} = opc2;
3545 let Inst{3-0} = CRm;
3546 let Inst{19-16} = CRn;
Johnny Chen906d57f2010-02-12 01:44:23 +00003547}
3548
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00003549def MCR2 : MovRCopro2<"mcr2", 0 /* from ARM core register to coprocessor */,
3550 (outs), (ins p_imm:$cop, i32imm:$opc1,
3551 GPR:$Rt, c_imm:$CRn, c_imm:$CRm,
3552 i32imm:$opc2)>;
3553def MRC2 : MovRCopro2<"mrc2", 1 /* from coprocessor to ARM core register */,
3554 (outs GPR:$Rt), (ins p_imm:$cop, i32imm:$opc1,
3555 c_imm:$CRn, c_imm:$CRm,
3556 i32imm:$opc2)>;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003557
3558class MovRRCopro<string opc, bit direction>
3559 : ABI<0b1100, (outs), (ins p_imm:$cop, i32imm:$opc1,
3560 GPR:$Rt, GPR:$Rt2, c_imm:$CRm),
3561 NoItinerary, opc, "\t$cop, $opc1, $Rt, $Rt2, $CRm",
3562 [/* For disassembly only; pattern left blank */]> {
3563 let Inst{23-21} = 0b010;
3564 let Inst{20} = direction;
3565
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003566 bits<4> Rt;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003567 bits<4> Rt2;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003568 bits<4> cop;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003569 bits<4> opc1;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003570 bits<4> CRm;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003571
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003572 let Inst{15-12} = Rt;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003573 let Inst{19-16} = Rt2;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003574 let Inst{11-8} = cop;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003575 let Inst{7-4} = opc1;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003576 let Inst{3-0} = CRm;
Johnny Chen906d57f2010-02-12 01:44:23 +00003577}
3578
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003579def MCRR : MovRRCopro<"mcrr", 0 /* from ARM core register to coprocessor */>;
3580def MRRC : MovRRCopro<"mrrc", 1 /* from coprocessor to ARM core register */>;
3581
3582class MovRRCopro2<string opc, bit direction>
3583 : ABXI<0b1100, (outs), (ins p_imm:$cop, i32imm:$opc1,
3584 GPR:$Rt, GPR:$Rt2, c_imm:$CRm),
3585 NoItinerary, !strconcat(opc, "\t$cop, $opc1, $Rt, $Rt2, $CRm"),
3586 [/* For disassembly only; pattern left blank */]> {
Johnny Chen906d57f2010-02-12 01:44:23 +00003587 let Inst{31-28} = 0b1111;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003588 let Inst{23-21} = 0b010;
3589 let Inst{20} = direction;
Johnny Chen906d57f2010-02-12 01:44:23 +00003590
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003591 bits<4> Rt;
3592 bits<4> Rt2;
3593 bits<4> cop;
Bruno Cardoso Lopes3abd75b2011-01-19 16:56:52 +00003594 bits<4> opc1;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003595 bits<4> CRm;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003596
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003597 let Inst{15-12} = Rt;
3598 let Inst{19-16} = Rt2;
3599 let Inst{11-8} = cop;
Bruno Cardoso Lopes3abd75b2011-01-19 16:56:52 +00003600 let Inst{7-4} = opc1;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003601 let Inst{3-0} = CRm;
Johnny Chen906d57f2010-02-12 01:44:23 +00003602}
3603
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003604def MCRR2 : MovRRCopro2<"mcrr2", 0 /* from ARM core register to coprocessor */>;
3605def MRRC2 : MovRRCopro2<"mrrc2", 1 /* from coprocessor to ARM core register */>;
Johnny Chen906d57f2010-02-12 01:44:23 +00003606
Johnny Chenb98e1602010-02-12 18:55:33 +00003607//===----------------------------------------------------------------------===//
3608// Move between special register and ARM core register -- for disassembly only
3609//
3610
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00003611// Move to ARM core register from Special Register
Bruno Cardoso Lopese7255a82011-01-18 21:31:35 +00003612def MRS : ABI<0b0001, (outs GPR:$Rd), (ins), NoItinerary, "mrs", "\t$Rd, cpsr",
Johnny Chenb98e1602010-02-12 18:55:33 +00003613 [/* For disassembly only; pattern left blank */]> {
Bruno Cardoso Lopese7255a82011-01-18 21:31:35 +00003614 bits<4> Rd;
3615 let Inst{23-16} = 0b00001111;
3616 let Inst{15-12} = Rd;
Johnny Chenb98e1602010-02-12 18:55:33 +00003617 let Inst{7-4} = 0b0000;
3618}
3619
Bruno Cardoso Lopese7255a82011-01-18 21:31:35 +00003620def MRSsys : ABI<0b0001, (outs GPR:$Rd), (ins), NoItinerary,"mrs","\t$Rd, spsr",
Johnny Chenb98e1602010-02-12 18:55:33 +00003621 [/* For disassembly only; pattern left blank */]> {
Bruno Cardoso Lopese7255a82011-01-18 21:31:35 +00003622 bits<4> Rd;
3623 let Inst{23-16} = 0b01001111;
3624 let Inst{15-12} = Rd;
Johnny Chenb98e1602010-02-12 18:55:33 +00003625 let Inst{7-4} = 0b0000;
3626}
3627
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00003628// Move from ARM core register to Special Register
3629//
3630// No need to have both system and application versions, the encodings are the
3631// same and the assembly parser has no way to distinguish between them. The mask
3632// operand contains the special register (R Bit) in bit 4 and bits 3-0 contains
3633// the mask with the fields to be accessed in the special register.
3634def MSR : ABI<0b0001, (outs), (ins msr_mask:$mask, GPR:$Rn), NoItinerary,
3635 "msr", "\t$mask, $Rn",
Johnny Chenb98e1602010-02-12 18:55:33 +00003636 [/* For disassembly only; pattern left blank */]> {
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00003637 bits<5> mask;
3638 bits<4> Rn;
3639
3640 let Inst{23} = 0;
3641 let Inst{22} = mask{4}; // R bit
3642 let Inst{21-20} = 0b10;
3643 let Inst{19-16} = mask{3-0};
3644 let Inst{15-12} = 0b1111;
3645 let Inst{11-4} = 0b00000000;
3646 let Inst{3-0} = Rn;
Johnny Chenb98e1602010-02-12 18:55:33 +00003647}
3648
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00003649def MSRi : ABI<0b0011, (outs), (ins msr_mask:$mask, so_imm:$a), NoItinerary,
3650 "msr", "\t$mask, $a",
3651 [/* For disassembly only; pattern left blank */]> {
3652 bits<5> mask;
3653 bits<12> a;
Johnny Chen64dfb782010-02-16 20:04:27 +00003654
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00003655 let Inst{23} = 0;
3656 let Inst{22} = mask{4}; // R bit
3657 let Inst{21-20} = 0b10;
3658 let Inst{19-16} = mask{3-0};
3659 let Inst{15-12} = 0b1111;
3660 let Inst{11-0} = a;
Johnny Chenb98e1602010-02-12 18:55:33 +00003661}
Jim Grosbachbc908cf2011-03-10 19:21:08 +00003662
3663//===----------------------------------------------------------------------===//
3664// TLS Instructions
3665//
3666
3667// __aeabi_read_tp preserves the registers r1-r3.
Owen Anderson19f6f502011-03-18 19:47:14 +00003668// This is a pseudo inst so that we can get the encoding right,
Jim Grosbachbc908cf2011-03-10 19:21:08 +00003669// complete with fixup for the aeabi_read_tp function.
3670let isCall = 1,
3671 Defs = [R0, R12, LR, CPSR], Uses = [SP] in {
3672 def TPsoft : PseudoInst<(outs), (ins), IIC_Br,
3673 [(set R0, ARMthread_pointer)]>;
3674}
3675
3676//===----------------------------------------------------------------------===//
3677// SJLJ Exception handling intrinsics
3678// eh_sjlj_setjmp() is an instruction sequence to store the return
3679// address and save #0 in R0 for the non-longjmp case.
3680// Since by its nature we may be coming from some other function to get
3681// here, and we're using the stack frame for the containing function to
3682// save/restore registers, we can't keep anything live in regs across
3683// the eh_sjlj_setjmp(), else it will almost certainly have been tromped upon
3684// when we get here from a longjmp(). We force everthing out of registers
3685// except for our own input by listing the relevant registers in Defs. By
3686// doing so, we also cause the prologue/epilogue code to actively preserve
3687// all of the callee-saved resgisters, which is exactly what we want.
3688// A constant value is passed in $val, and we use the location as a scratch.
3689//
3690// These are pseudo-instructions and are lowered to individual MC-insts, so
3691// no encoding information is necessary.
3692let Defs =
3693 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR, D0,
3694 D1, D2, D3, D4, D5, D6, D7, D8, D9, D10, D11, D12, D13, D14, D15,
3695 D16, D17, D18, D19, D20, D21, D22, D23, D24, D25, D26, D27, D28, D29, D30,
3696 D31 ], hasSideEffects = 1, isBarrier = 1 in {
3697 def Int_eh_sjlj_setjmp : PseudoInst<(outs), (ins GPR:$src, GPR:$val),
3698 NoItinerary,
3699 [(set R0, (ARMeh_sjlj_setjmp GPR:$src, GPR:$val))]>,
3700 Requires<[IsARM, HasVFP2]>;
3701}
3702
3703let Defs =
3704 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR ],
3705 hasSideEffects = 1, isBarrier = 1 in {
3706 def Int_eh_sjlj_setjmp_nofp : PseudoInst<(outs), (ins GPR:$src, GPR:$val),
3707 NoItinerary,
3708 [(set R0, (ARMeh_sjlj_setjmp GPR:$src, GPR:$val))]>,
3709 Requires<[IsARM, NoVFP]>;
3710}
3711
3712// FIXME: Non-Darwin version(s)
3713let isBarrier = 1, hasSideEffects = 1, isTerminator = 1,
3714 Defs = [ R7, LR, SP ] in {
3715def Int_eh_sjlj_longjmp : PseudoInst<(outs), (ins GPR:$src, GPR:$scratch),
3716 NoItinerary,
3717 [(ARMeh_sjlj_longjmp GPR:$src, GPR:$scratch)]>,
3718 Requires<[IsARM, IsDarwin]>;
3719}
3720
3721// eh.sjlj.dispatchsetup pseudo-instruction.
3722// This pseudo is used for ARM, Thumb1 and Thumb2. Any differences are
3723// handled when the pseudo is expanded (which happens before any passes
3724// that need the instruction size).
3725let isBarrier = 1, hasSideEffects = 1 in
3726def Int_eh_sjlj_dispatchsetup :
Bill Wendlingf05b1dc2011-04-05 01:37:43 +00003727 PseudoInst<(outs), (ins), NoItinerary,
3728 [(ARMeh_sjlj_dispatchsetup)]>,
Jim Grosbachbc908cf2011-03-10 19:21:08 +00003729 Requires<[IsDarwin]>;
3730
3731//===----------------------------------------------------------------------===//
3732// Non-Instruction Patterns
3733//
3734
3735// Large immediate handling.
3736
3737// 32-bit immediate using two piece so_imms or movw + movt.
3738// This is a single pseudo instruction, the benefit is that it can be remat'd
3739// as a single unit instead of having to handle reg inputs.
3740// FIXME: Remove this when we can do generalized remat.
3741let isReMaterializable = 1, isMoveImm = 1 in
3742def MOVi32imm : PseudoInst<(outs GPR:$dst), (ins i32imm:$src), IIC_iMOVix2,
3743 [(set GPR:$dst, (arm_i32imm:$src))]>,
3744 Requires<[IsARM]>;
3745
3746// Pseudo instruction that combines movw + movt + add pc (if PIC).
3747// It also makes it possible to rematerialize the instructions.
3748// FIXME: Remove this when we can do generalized remat and when machine licm
3749// can properly the instructions.
3750let isReMaterializable = 1 in {
3751def MOV_ga_pcrel : PseudoInst<(outs GPR:$dst), (ins i32imm:$addr),
3752 IIC_iMOVix2addpc,
3753 [(set GPR:$dst, (ARMWrapperPIC tglobaladdr:$addr))]>,
3754 Requires<[IsARM, UseMovt]>;
3755
3756def MOV_ga_dyn : PseudoInst<(outs GPR:$dst), (ins i32imm:$addr),
3757 IIC_iMOVix2,
3758 [(set GPR:$dst, (ARMWrapperDYN tglobaladdr:$addr))]>,
3759 Requires<[IsARM, UseMovt]>;
3760
3761let AddedComplexity = 10 in
3762def MOV_ga_pcrel_ldr : PseudoInst<(outs GPR:$dst), (ins i32imm:$addr),
3763 IIC_iMOVix2ld,
3764 [(set GPR:$dst, (load (ARMWrapperPIC tglobaladdr:$addr)))]>,
3765 Requires<[IsARM, UseMovt]>;
3766} // isReMaterializable
3767
3768// ConstantPool, GlobalAddress, and JumpTable
3769def : ARMPat<(ARMWrapper tglobaladdr :$dst), (LEApcrel tglobaladdr :$dst)>,
3770 Requires<[IsARM, DontUseMovt]>;
3771def : ARMPat<(ARMWrapper tconstpool :$dst), (LEApcrel tconstpool :$dst)>;
3772def : ARMPat<(ARMWrapper tglobaladdr :$dst), (MOVi32imm tglobaladdr :$dst)>,
3773 Requires<[IsARM, UseMovt]>;
3774def : ARMPat<(ARMWrapperJT tjumptable:$dst, imm:$id),
3775 (LEApcrelJT tjumptable:$dst, imm:$id)>;
3776
3777// TODO: add,sub,and, 3-instr forms?
3778
3779// Tail calls
3780def : ARMPat<(ARMtcret tcGPR:$dst),
3781 (TCRETURNri tcGPR:$dst)>, Requires<[IsDarwin]>;
3782
3783def : ARMPat<(ARMtcret (i32 tglobaladdr:$dst)),
3784 (TCRETURNdi texternalsym:$dst)>, Requires<[IsDarwin]>;
3785
3786def : ARMPat<(ARMtcret (i32 texternalsym:$dst)),
3787 (TCRETURNdi texternalsym:$dst)>, Requires<[IsDarwin]>;
3788
3789def : ARMPat<(ARMtcret tcGPR:$dst),
3790 (TCRETURNriND tcGPR:$dst)>, Requires<[IsNotDarwin]>;
3791
3792def : ARMPat<(ARMtcret (i32 tglobaladdr:$dst)),
3793 (TCRETURNdiND texternalsym:$dst)>, Requires<[IsNotDarwin]>;
3794
3795def : ARMPat<(ARMtcret (i32 texternalsym:$dst)),
3796 (TCRETURNdiND texternalsym:$dst)>, Requires<[IsNotDarwin]>;
3797
3798// Direct calls
3799def : ARMPat<(ARMcall texternalsym:$func), (BL texternalsym:$func)>,
3800 Requires<[IsARM, IsNotDarwin]>;
3801def : ARMPat<(ARMcall texternalsym:$func), (BLr9 texternalsym:$func)>,
3802 Requires<[IsARM, IsDarwin]>;
3803
3804// zextload i1 -> zextload i8
3805def : ARMPat<(zextloadi1 addrmode_imm12:$addr), (LDRBi12 addrmode_imm12:$addr)>;
3806def : ARMPat<(zextloadi1 ldst_so_reg:$addr), (LDRBrs ldst_so_reg:$addr)>;
3807
3808// extload -> zextload
3809def : ARMPat<(extloadi1 addrmode_imm12:$addr), (LDRBi12 addrmode_imm12:$addr)>;
3810def : ARMPat<(extloadi1 ldst_so_reg:$addr), (LDRBrs ldst_so_reg:$addr)>;
3811def : ARMPat<(extloadi8 addrmode_imm12:$addr), (LDRBi12 addrmode_imm12:$addr)>;
3812def : ARMPat<(extloadi8 ldst_so_reg:$addr), (LDRBrs ldst_so_reg:$addr)>;
3813
3814def : ARMPat<(extloadi16 addrmode3:$addr), (LDRH addrmode3:$addr)>;
3815
3816def : ARMPat<(extloadi8 addrmodepc:$addr), (PICLDRB addrmodepc:$addr)>;
3817def : ARMPat<(extloadi16 addrmodepc:$addr), (PICLDRH addrmodepc:$addr)>;
3818
3819// smul* and smla*
3820def : ARMV5TEPat<(mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
3821 (sra (shl GPR:$b, (i32 16)), (i32 16))),
3822 (SMULBB GPR:$a, GPR:$b)>;
3823def : ARMV5TEPat<(mul sext_16_node:$a, sext_16_node:$b),
3824 (SMULBB GPR:$a, GPR:$b)>;
3825def : ARMV5TEPat<(mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
3826 (sra GPR:$b, (i32 16))),
3827 (SMULBT GPR:$a, GPR:$b)>;
3828def : ARMV5TEPat<(mul sext_16_node:$a, (sra GPR:$b, (i32 16))),
3829 (SMULBT GPR:$a, GPR:$b)>;
3830def : ARMV5TEPat<(mul (sra GPR:$a, (i32 16)),
3831 (sra (shl GPR:$b, (i32 16)), (i32 16))),
3832 (SMULTB GPR:$a, GPR:$b)>;
3833def : ARMV5TEPat<(mul (sra GPR:$a, (i32 16)), sext_16_node:$b),
3834 (SMULTB GPR:$a, GPR:$b)>;
3835def : ARMV5TEPat<(sra (mul GPR:$a, (sra (shl GPR:$b, (i32 16)), (i32 16))),
3836 (i32 16)),
3837 (SMULWB GPR:$a, GPR:$b)>;
3838def : ARMV5TEPat<(sra (mul GPR:$a, sext_16_node:$b), (i32 16)),
3839 (SMULWB GPR:$a, GPR:$b)>;
3840
3841def : ARMV5TEPat<(add GPR:$acc,
3842 (mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
3843 (sra (shl GPR:$b, (i32 16)), (i32 16)))),
3844 (SMLABB GPR:$a, GPR:$b, GPR:$acc)>;
3845def : ARMV5TEPat<(add GPR:$acc,
3846 (mul sext_16_node:$a, sext_16_node:$b)),
3847 (SMLABB GPR:$a, GPR:$b, GPR:$acc)>;
3848def : ARMV5TEPat<(add GPR:$acc,
3849 (mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
3850 (sra GPR:$b, (i32 16)))),
3851 (SMLABT GPR:$a, GPR:$b, GPR:$acc)>;
3852def : ARMV5TEPat<(add GPR:$acc,
3853 (mul sext_16_node:$a, (sra GPR:$b, (i32 16)))),
3854 (SMLABT GPR:$a, GPR:$b, GPR:$acc)>;
3855def : ARMV5TEPat<(add GPR:$acc,
3856 (mul (sra GPR:$a, (i32 16)),
3857 (sra (shl GPR:$b, (i32 16)), (i32 16)))),
3858 (SMLATB GPR:$a, GPR:$b, GPR:$acc)>;
3859def : ARMV5TEPat<(add GPR:$acc,
3860 (mul (sra GPR:$a, (i32 16)), sext_16_node:$b)),
3861 (SMLATB GPR:$a, GPR:$b, GPR:$acc)>;
3862def : ARMV5TEPat<(add GPR:$acc,
3863 (sra (mul GPR:$a, (sra (shl GPR:$b, (i32 16)), (i32 16))),
3864 (i32 16))),
3865 (SMLAWB GPR:$a, GPR:$b, GPR:$acc)>;
3866def : ARMV5TEPat<(add GPR:$acc,
3867 (sra (mul GPR:$a, sext_16_node:$b), (i32 16))),
3868 (SMLAWB GPR:$a, GPR:$b, GPR:$acc)>;
3869
Jim Grosbacha4f809d2011-03-10 19:27:17 +00003870
3871// Pre-v7 uses MCR for synchronization barriers.
3872def : ARMPat<(ARMMemBarrierMCR GPR:$zero), (MCR 15, 0, GPR:$zero, 7, 10, 5)>,
3873 Requires<[IsARM, HasV6]>;
3874
3875
Jim Grosbachbc908cf2011-03-10 19:21:08 +00003876//===----------------------------------------------------------------------===//
3877// Thumb Support
3878//
3879
3880include "ARMInstrThumb.td"
3881
3882//===----------------------------------------------------------------------===//
3883// Thumb2 Support
3884//
3885
3886include "ARMInstrThumb2.td"
3887
3888//===----------------------------------------------------------------------===//
3889// Floating Point Support
3890//
3891
3892include "ARMInstrVFP.td"
3893
3894//===----------------------------------------------------------------------===//
3895// Advanced SIMD (NEON) Support
3896//
3897
3898include "ARMInstrNEON.td"
3899