blob: d3d05eb48d328bd8b54bd501587f09d1fdfa01a5 [file] [log] [blame]
Bill Schmidt11729222013-06-13 20:23:34 +00001; RUN: llc -O0 -mcpu=pwr7 -code-model=medium -filetype=obj -fast-isel=false %s -o - | \
Nico Rieckf89da722013-04-12 04:06:46 +00002; RUN: llvm-readobj -r | FileCheck -check-prefix=MEDIUM %s
Bill Schmidt11729222013-06-13 20:23:34 +00003; RUN: llc -O0 -mcpu=pwr7 -code-model=large -filetype=obj -fast-isel=false %s -o - | \
Nico Rieckf89da722013-04-12 04:06:46 +00004; RUN: llvm-readobj -r | FileCheck -check-prefix=LARGE %s
Bill Schmidt34a9d4b2012-11-27 17:35:46 +00005
6; FIXME: When asm-parse is available, could make this an assembly test.
7
8target datalayout = "E-p:64:64:64-i1:8:8-i8:8:8-i16:16:16-i32:32:32-i64:64:64-f32:32:32-f64:64:64-f128:128:128-v128:128:128-n32:64"
9target triple = "powerpc64-unknown-linux-gnu"
10
11@ei = external global i32
12
13define signext i32 @test_external() nounwind {
14entry:
15 %0 = load i32* @ei, align 4
16 %inc = add nsw i32 %0, 1
17 store i32 %inc, i32* @ei, align 4
18 ret i32 %0
19}
20
21; Verify generation of R_PPC64_TOC16_HA and R_PPC64_TOC16_LO_DS for
22; accessing external variable ei.
23;
Nico Rieckf89da722013-04-12 04:06:46 +000024; MEDIUM: Relocations [
Rafael Espindola7486d922013-05-30 03:05:14 +000025; MEDIUM: Section (2) .rela.text {
Nico Rieckf89da722013-04-12 04:06:46 +000026; MEDIUM-NEXT: 0x{{[0-9,A-F]+}} R_PPC64_TOC16_HA [[SYM1:[^ ]+]]
27; MEDIUM-NEXT: 0x{{[0-9,A-F]+}} R_PPC64_TOC16_LO_DS [[SYM1]]
Bill Schmidt53b0b0e2013-02-21 17:12:27 +000028;
Nico Rieckf89da722013-04-12 04:06:46 +000029; LARGE: Relocations [
Rafael Espindola7486d922013-05-30 03:05:14 +000030; LARGE: Section (2) .rela.text {
Nico Rieckf89da722013-04-12 04:06:46 +000031; LARGE-NEXT: 0x{{[0-9,A-F]+}} R_PPC64_TOC16_HA [[SYM1:[^ ]+]]
32; LARGE-NEXT: 0x{{[0-9,A-F]+}} R_PPC64_TOC16_LO_DS [[SYM1]]
Bill Schmidt34a9d4b2012-11-27 17:35:46 +000033
34@test_fn_static.si = internal global i32 0, align 4
35
36define signext i32 @test_fn_static() nounwind {
37entry:
38 %0 = load i32* @test_fn_static.si, align 4
39 %inc = add nsw i32 %0, 1
40 store i32 %inc, i32* @test_fn_static.si, align 4
41 ret i32 %0
42}
43
44; Verify generation of R_PPC64_TOC16_HA and R_PPC64_TOC16_LO for
45; accessing function-scoped variable si.
46;
Nico Rieckf89da722013-04-12 04:06:46 +000047; MEDIUM-NEXT: 0x{{[0-9,A-F]+}} R_PPC64_TOC16_HA [[SYM2:[^ ]+]]
48; MEDIUM-NEXT: 0x{{[0-9,A-F]+}} R_PPC64_TOC16_LO [[SYM2]]
Bill Schmidt53b0b0e2013-02-21 17:12:27 +000049;
50; Verify generation of R_PPC64_TOC16_HA and R_PPC64_TOC16_LO_DS for
51; accessing function-scoped variable si.
52;
Nico Rieckf89da722013-04-12 04:06:46 +000053; LARGE-NEXT: 0x{{[0-9,A-F]+}} R_PPC64_TOC16_HA [[SYM2:[^ ]+]]
54; LARGE-NEXT: 0x{{[0-9,A-F]+}} R_PPC64_TOC16_LO_DS [[SYM2]]
Bill Schmidt34a9d4b2012-11-27 17:35:46 +000055
56@gi = global i32 5, align 4
57
58define signext i32 @test_file_static() nounwind {
59entry:
60 %0 = load i32* @gi, align 4
61 %inc = add nsw i32 %0, 1
62 store i32 %inc, i32* @gi, align 4
63 ret i32 %0
64}
65
66; Verify generation of R_PPC64_TOC16_HA and R_PPC64_TOC16_LO for
67; accessing file-scope variable gi.
68;
Nico Rieckf89da722013-04-12 04:06:46 +000069; MEDIUM-NEXT: 0x{{[0-9,A-F]+}} R_PPC64_TOC16_HA [[SYM3:[^ ]+]]
70; MEDIUM-NEXT: 0x{{[0-9,A-F]+}} R_PPC64_TOC16_LO [[SYM3]]
Bill Schmidt53b0b0e2013-02-21 17:12:27 +000071;
72; Verify generation of R_PPC64_TOC16_HA and R_PPC64_TOC16_LO_DS for
73; accessing file-scope variable gi.
74;
Nico Rieckf89da722013-04-12 04:06:46 +000075; LARGE-NEXT: 0x{{[0-9,A-F]+}} R_PPC64_TOC16_HA [[SYM3:[^ ]+]]
76; LARGE-NEXT: 0x{{[0-9,A-F]+}} R_PPC64_TOC16_LO_DS [[SYM3]]
Bill Schmidt34a9d4b2012-11-27 17:35:46 +000077
78define double @test_double_const() nounwind {
79entry:
80 ret double 0x3F4FD4920B498CF0
81}
82
83; Verify generation of R_PPC64_TOC16_HA and R_PPC64_TOC16_LO for
84; accessing a constant.
85;
Nico Rieckf89da722013-04-12 04:06:46 +000086; MEDIUM-NEXT: 0x{{[0-9,A-F]+}} R_PPC64_TOC16_HA [[SYM4:[^ ]+]]
87; MEDIUM-NEXT: 0x{{[0-9,A-F]+}} R_PPC64_TOC16_LO [[SYM4]]
Bill Schmidt53b0b0e2013-02-21 17:12:27 +000088;
89; Verify generation of R_PPC64_TOC16_HA and R_PPC64_TOC16_LO_DS for
90; accessing a constant.
91;
Nico Rieckf89da722013-04-12 04:06:46 +000092; LARGE-NEXT: 0x{{[0-9,A-F]+}} R_PPC64_TOC16_HA [[SYM4:[^ ]+]]
93; LARGE-NEXT: 0x{{[0-9,A-F]+}} R_PPC64_TOC16_LO_DS [[SYM4]]
Bill Schmidt34a9d4b2012-11-27 17:35:46 +000094
95define signext i32 @test_jump_table(i32 signext %i) nounwind {
96entry:
97 %i.addr = alloca i32, align 4
98 store i32 %i, i32* %i.addr, align 4
99 %0 = load i32* %i.addr, align 4
100 switch i32 %0, label %sw.default [
101 i32 3, label %sw.bb
102 i32 4, label %sw.bb1
103 i32 5, label %sw.bb2
104 i32 6, label %sw.bb3
105 ]
106
107sw.default: ; preds = %entry
108 br label %sw.epilog
109
110sw.bb: ; preds = %entry
111 %1 = load i32* %i.addr, align 4
112 %mul = mul nsw i32 %1, 7
113 store i32 %mul, i32* %i.addr, align 4
114 br label %sw.bb1
115
116sw.bb1: ; preds = %entry, %sw.bb
117 %2 = load i32* %i.addr, align 4
118 %dec = add nsw i32 %2, -1
119 store i32 %dec, i32* %i.addr, align 4
120 br label %sw.bb2
121
122sw.bb2: ; preds = %entry, %sw.bb1
123 %3 = load i32* %i.addr, align 4
124 %add = add nsw i32 %3, 3
125 store i32 %add, i32* %i.addr, align 4
126 br label %sw.bb3
127
128sw.bb3: ; preds = %entry, %sw.bb2
129 %4 = load i32* %i.addr, align 4
130 %shl = shl i32 %4, 1
131 store i32 %shl, i32* %i.addr, align 4
132 br label %sw.epilog
133
134sw.epilog: ; preds = %sw.bb3, %sw.default
135 %5 = load i32* %i.addr, align 4
136 ret i32 %5
137}
138
139; Verify generation of R_PPC64_TOC16_HA and R_PPC64_TOC16_LO_DS for
140; accessing a jump table address.
141;
Nico Rieckf89da722013-04-12 04:06:46 +0000142; MEDIUM-NEXT: 0x{{[0-9,A-F]+}} R_PPC64_TOC16_HA [[SYM5:[^ ]+]]
143; MEDIUM-NEXT: 0x{{[0-9,A-F]+}} R_PPC64_TOC16_LO_DS [[SYM5]]
Bill Schmidt53b0b0e2013-02-21 17:12:27 +0000144;
Nico Rieckf89da722013-04-12 04:06:46 +0000145; LARGE-NEXT: 0x{{[0-9,A-F]+}} R_PPC64_TOC16_HA [[SYM5:[^ ]+]]
146; LARGE-NEXT: 0x{{[0-9,A-F]+}} R_PPC64_TOC16_LO_DS [[SYM5]]
Bill Schmidt34a9d4b2012-11-27 17:35:46 +0000147
148@ti = common global i32 0, align 4
149
150define signext i32 @test_tentative() nounwind {
151entry:
152 %0 = load i32* @ti, align 4
153 %inc = add nsw i32 %0, 1
154 store i32 %inc, i32* @ti, align 4
155 ret i32 %0
156}
157
158; Verify generation of R_PPC64_TOC16_HA and R_PPC64_TOC16_LO_DS for
159; accessing tentatively declared variable ti.
160;
Nico Rieckf89da722013-04-12 04:06:46 +0000161; MEDIUM-NEXT: 0x{{[0-9,A-F]+}} R_PPC64_TOC16_HA [[SYM6:[^ ]+]]
162; MEDIUM-NEXT: 0x{{[0-9,A-F]+}} R_PPC64_TOC16_LO_DS [[SYM6]]
Bill Schmidt53b0b0e2013-02-21 17:12:27 +0000163;
Nico Rieckf89da722013-04-12 04:06:46 +0000164; LARGE-NEXT: 0x{{[0-9,A-F]+}} R_PPC64_TOC16_HA [[SYM6:[^ ]+]]
165; LARGE-NEXT: 0x{{[0-9,A-F]+}} R_PPC64_TOC16_LO_DS [[SYM6]]
Bill Schmidt34a9d4b2012-11-27 17:35:46 +0000166
167define i8* @test_fnaddr() nounwind {
168entry:
169 %func = alloca i32 (i32)*, align 8
170 store i32 (i32)* @foo, i32 (i32)** %func, align 8
171 %0 = load i32 (i32)** %func, align 8
172 %1 = bitcast i32 (i32)* %0 to i8*
173 ret i8* %1
174}
175
176declare signext i32 @foo(i32 signext)
177
178; Verify generation of R_PPC64_TOC16_HA and R_PPC64_TOC16_LO_DS for
179; accessing function address foo.
180;
Nico Rieckf89da722013-04-12 04:06:46 +0000181; MEDIUM-NEXT: 0x{{[0-9,A-F]+}} R_PPC64_TOC16_HA [[SYM7:[^ ]+]]
182; MEDIUM-NEXT: 0x{{[0-9,A-F]+}} R_PPC64_TOC16_LO_DS [[SYM7]]
Bill Schmidt53b0b0e2013-02-21 17:12:27 +0000183;
Nico Rieckf89da722013-04-12 04:06:46 +0000184; LARGE-NEXT: 0x{{[0-9,A-F]+}} R_PPC64_TOC16_HA [[SYM7:[^ ]+]]
185; LARGE-NEXT: 0x{{[0-9,A-F]+}} R_PPC64_TOC16_LO_DS [[SYM7]]