blob: 2bd9fabb81e0a62e90d9d5f78bfc14371ea4b828 [file] [log] [blame]
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +00001//===-- LiveIntervals.cpp - Live Interval Analysis ------------------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file was developed by the LLVM research group and is distributed under
6// the University of Illinois Open Source License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file implements the LiveInterval analysis pass which is used
11// by the Linear Scan Register allocator. This pass linearizes the
12// basic blocks of the function in DFS order and uses the
13// LiveVariables pass to conservatively compute live intervals for
14// each virtual and physical register.
15//
16//===----------------------------------------------------------------------===//
17
18#define DEBUG_TYPE "liveintervals"
19#include "llvm/CodeGen/LiveIntervals.h"
20#include "llvm/Function.h"
21#include "llvm/CodeGen/LiveVariables.h"
22#include "llvm/CodeGen/MachineFrameInfo.h"
23#include "llvm/CodeGen/MachineFunctionPass.h"
24#include "llvm/CodeGen/MachineInstr.h"
25#include "llvm/CodeGen/Passes.h"
26#include "llvm/CodeGen/SSARegMap.h"
27#include "llvm/Target/MRegisterInfo.h"
28#include "llvm/Target/TargetInstrInfo.h"
29#include "llvm/Target/TargetMachine.h"
30#include "llvm/Target/TargetRegInfo.h"
31#include "llvm/Support/CFG.h"
32#include "Support/Debug.h"
33#include "Support/DepthFirstIterator.h"
34#include "Support/Statistic.h"
35#include <iostream>
36
37using namespace llvm;
38
39namespace {
40 RegisterAnalysis<LiveIntervals> X("liveintervals",
41 "Live Interval Analysis");
42
43 Statistic<> numIntervals("liveintervals", "Number of intervals");
44};
45
46void LiveIntervals::getAnalysisUsage(AnalysisUsage &AU) const
47{
Alkis Evlogimenosf6f91bf2003-12-15 04:55:38 +000048 AU.addPreserved<LiveVariables>();
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000049 AU.addRequired<LiveVariables>();
Alkis Evlogimenosf6f91bf2003-12-15 04:55:38 +000050 AU.addPreservedID(PHIEliminationID);
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000051 AU.addRequiredID(PHIEliminationID);
52 MachineFunctionPass::getAnalysisUsage(AU);
53}
54
55/// runOnMachineFunction - Register allocate the whole function
56///
57bool LiveIntervals::runOnMachineFunction(MachineFunction &fn) {
58 DEBUG(std::cerr << "Machine Function\n");
59 mf_ = &fn;
60 tm_ = &fn.getTarget();
61 mri_ = tm_->getRegisterInfo();
62 lv_ = &getAnalysis<LiveVariables>();
63 allocatableRegisters_.clear();
64 mbbi2mbbMap_.clear();
65 mi2iMap_.clear();
66 r2iMap_.clear();
67 r2iMap_.clear();
68 intervals_.clear();
69
70 // mark allocatable registers
71 allocatableRegisters_.resize(MRegisterInfo::FirstVirtualRegister);
72 // Loop over all of the register classes...
73 for (MRegisterInfo::regclass_iterator
74 rci = mri_->regclass_begin(), rce = mri_->regclass_end();
75 rci != rce; ++rci) {
76 // Loop over all of the allocatable registers in the function...
77 for (TargetRegisterClass::iterator
78 i = (*rci)->allocation_order_begin(*mf_),
79 e = (*rci)->allocation_order_end(*mf_); i != e; ++i) {
80 allocatableRegisters_[*i] = true; // The reg is allocatable!
81 }
82 }
83
84 // number MachineInstrs
85 unsigned miIndex = 0;
86 for (MachineFunction::iterator mbb = mf_->begin(), mbbEnd = mf_->end();
87 mbb != mbbEnd; ++mbb) {
88 const std::pair<MachineBasicBlock*, unsigned>& entry =
89 lv_->getMachineBasicBlockInfo(&*mbb);
90 bool inserted = mbbi2mbbMap_.insert(std::make_pair(entry.second,
91 entry.first)).second;
92 assert(inserted && "multiple index -> MachineBasicBlock");
93
94 for (MachineBasicBlock::iterator mi = mbb->begin(), miEnd = mbb->end();
95 mi != miEnd; ++mi) {
96 inserted = mi2iMap_.insert(std::make_pair(*mi, miIndex)).second;
97 assert(inserted && "multiple MachineInstr -> index mappings");
98 ++miIndex;
99 }
100 }
101
102 computeIntervals();
103
104 return true;
105}
106
107void LiveIntervals::printRegName(unsigned reg) const
108{
109 if (reg < MRegisterInfo::FirstVirtualRegister)
110 std::cerr << mri_->getName(reg);
111 else
112 std::cerr << '%' << reg;
113}
114
115void LiveIntervals::handleVirtualRegisterDef(MachineBasicBlock* mbb,
116 MachineBasicBlock::iterator mi,
117 unsigned reg)
118{
119 DEBUG(std::cerr << "\t\t\tregister: ";printRegName(reg); std::cerr << '\n');
120
121 unsigned instrIndex = getInstructionIndex(*mi);
122
123 LiveVariables::VarInfo& vi = lv_->getVarInfo(reg);
124
125 Reg2IntervalMap::iterator r2iit = r2iMap_.find(reg);
126 // handle multiple definition case (machine instructions violating
127 // ssa after phi-elimination
128 if (r2iit != r2iMap_.end()) {
129 unsigned ii = r2iit->second;
130 Interval& interval = intervals_[ii];
131 unsigned end = getInstructionIndex(mbb->back()) + 1;
132 DEBUG(std::cerr << "\t\t\t\tadding range: ["
133 << instrIndex << ',' << end << "]\n");
134 interval.addRange(instrIndex, end);
135 DEBUG(std::cerr << "\t\t\t\t" << interval << '\n');
136 }
137 else {
138 // add new interval
139 intervals_.push_back(Interval(reg));
140 Interval& interval = intervals_.back();
141 // update interval index for this register
142 r2iMap_[reg] = intervals_.size() - 1;
143
144 for (MbbIndex2MbbMap::iterator
145 it = mbbi2mbbMap_.begin(), itEnd = mbbi2mbbMap_.end();
146 it != itEnd; ++it) {
147 unsigned liveBlockIndex = it->first;
148 MachineBasicBlock* liveBlock = it->second;
149 if (liveBlockIndex < vi.AliveBlocks.size() &&
150 vi.AliveBlocks[liveBlockIndex]) {
151 unsigned start = getInstructionIndex(liveBlock->front());
152 unsigned end = getInstructionIndex(liveBlock->back()) + 1;
153 DEBUG(std::cerr << "\t\t\t\tadding range: ["
154 << start << ',' << end << "]\n");
155 interval.addRange(start, end);
156 }
157 }
158
159 bool killedInDefiningBasicBlock = false;
160 for (int i = 0, e = vi.Kills.size(); i != e; ++i) {
161 MachineBasicBlock* killerBlock = vi.Kills[i].first;
162 MachineInstr* killerInstr = vi.Kills[i].second;
163 killedInDefiningBasicBlock |= mbb == killerBlock;
164 unsigned start = (mbb == killerBlock ?
165 instrIndex :
166 getInstructionIndex(killerBlock->front()));
167 unsigned end = getInstructionIndex(killerInstr) + 1;
168 DEBUG(std::cerr << "\t\t\t\tadding range: ["
169 << start << ',' << end << "]\n");
170 interval.addRange(start, end);
171 }
172
173 if (!killedInDefiningBasicBlock) {
174 unsigned end = getInstructionIndex(mbb->back()) + 1;
175 interval.addRange(instrIndex, end);
176 }
177
178 DEBUG(std::cerr << "\t\t\t\t" << interval << '\n');
179 }
180}
181
182void LiveIntervals::handlePhysicalRegisterDef(MachineBasicBlock* mbb,
183 MachineBasicBlock::iterator mi,
184 unsigned reg)
185{
186 DEBUG(std::cerr << "\t\t\tregister: ";printRegName(reg); std::cerr << '\n');
Alkis Evlogimenos4c214d22003-12-13 11:11:02 +0000187 if (!lv_->getAllocatablePhysicalRegisters()[reg]) {
188 DEBUG(std::cerr << "\t\t\t\tnon allocatable register: ignoring\n");
189 return;
190 }
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000191
192 unsigned start = getInstructionIndex(*mi);
193 unsigned end = start;
194
195 for (MachineBasicBlock::iterator e = mbb->end(); mi != e; ++mi) {
196 for (LiveVariables::killed_iterator
197 ki = lv_->dead_begin(*mi),
198 ke = lv_->dead_end(*mi);
199 ki != ke; ++ki) {
200 if (reg == ki->second) {
201 end = getInstructionIndex(ki->first) + 1;
202 goto exit;
203 }
204 }
205
206 for (LiveVariables::killed_iterator
207 ki = lv_->killed_begin(*mi),
208 ke = lv_->killed_end(*mi);
209 ki != ke; ++ki) {
210 if (reg == ki->second) {
211 end = getInstructionIndex(ki->first) + 1;
212 goto exit;
213 }
214 }
215 }
216exit:
217 assert(start < end && "did not find end of interval?");
218
219 Reg2IntervalMap::iterator r2iit = r2iMap_.find(reg);
220 if (r2iit != r2iMap_.end()) {
221 unsigned ii = r2iit->second;
222 Interval& interval = intervals_[ii];
223 DEBUG(std::cerr << "\t\t\t\tadding range: ["
224 << start << ',' << end << "]\n");
225 interval.addRange(start, end);
226 DEBUG(std::cerr << "\t\t\t\t" << interval << '\n');
227 }
228 else {
229 intervals_.push_back(Interval(reg));
230 Interval& interval = intervals_.back();
231 // update interval index for this register
232 r2iMap_[reg] = intervals_.size() - 1;
233 DEBUG(std::cerr << "\t\t\t\tadding range: ["
234 << start << ',' << end << "]\n");
235 interval.addRange(start, end);
236 DEBUG(std::cerr << "\t\t\t\t" << interval << '\n');
237 }
238}
239
240void LiveIntervals::handleRegisterDef(MachineBasicBlock* mbb,
241 MachineBasicBlock::iterator mi,
242 unsigned reg)
243{
244 if (reg < MRegisterInfo::FirstVirtualRegister) {
245 if (allocatableRegisters_[reg]) {
246 handlePhysicalRegisterDef(mbb, mi, reg);
247 }
248 }
249 else {
250 handleVirtualRegisterDef(mbb, mi, reg);
251 }
252}
253
254unsigned LiveIntervals::getInstructionIndex(MachineInstr* instr) const
255{
256 assert(mi2iMap_.find(instr) != mi2iMap_.end() &&
257 "instruction not assigned a number");
258 return mi2iMap_.find(instr)->second;
259}
260
261/// computeIntervals - computes the live intervals for virtual
262/// registers. for some ordering of the machine instructions [1,N] a
263/// live interval is an interval [i, j] where 1 <= i <= j <= N for
264/// which a variable is live
265void LiveIntervals::computeIntervals()
266{
267 DEBUG(std::cerr << "computing live intervals:\n");
268
269 for (MbbIndex2MbbMap::iterator
270 it = mbbi2mbbMap_.begin(), itEnd = mbbi2mbbMap_.end();
271 it != itEnd; ++it) {
272 MachineBasicBlock* mbb = it->second;
273 DEBUG(std::cerr << "machine basic block: "
274 << mbb->getBasicBlock()->getName() << "\n");
275 for (MachineBasicBlock::iterator mi = mbb->begin(), miEnd = mbb->end();
276 mi != miEnd; ++mi) {
277 MachineInstr* instr = *mi;
278 const TargetInstrDescriptor& tid =
279 tm_->getInstrInfo().get(instr->getOpcode());
280 DEBUG(std::cerr << "\t\tinstruction["
281 << getInstructionIndex(instr) << "]: ";
282 instr->print(std::cerr, *tm_););
283
284 // handle implicit defs
285 for (const unsigned* id = tid.ImplicitDefs; *id; ++id) {
286 unsigned physReg = *id;
287 handlePhysicalRegisterDef(mbb, mi, physReg);
288 }
289
290 // handle explicit defs
291 for (int i = instr->getNumOperands() - 1; i >= 0; --i) {
292 MachineOperand& mop = instr->getOperand(i);
293
Alkis Evlogimenos9435eda2003-12-13 05:26:39 +0000294 if (!mop.isRegister())
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000295 continue;
296
Alkis Evlogimenos4d7af652003-12-14 13:24:17 +0000297 if (mop.isDef()) {
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000298 unsigned reg = mop.getAllocatedRegNum();
Alkis Evlogimenos9435eda2003-12-13 05:26:39 +0000299 if (reg < MRegisterInfo::FirstVirtualRegister)
300 handlePhysicalRegisterDef(mbb, mi, reg);
301 else
302 handleVirtualRegisterDef(mbb, mi, reg);
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000303 }
304 }
305 }
306 }
307
Alkis Evlogimenos91ceae62003-12-05 10:32:01 +0000308 std::sort(intervals_.begin(), intervals_.end(), StartPointComp());
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000309 DEBUG(std::copy(intervals_.begin(), intervals_.end(),
310 std::ostream_iterator<Interval>(std::cerr, "\n")));
311}
Alkis Evlogimenosb27ef242003-12-05 10:38:28 +0000312
313std::ostream& llvm::operator<<(std::ostream& os,
314 const LiveIntervals::Interval& li)
315{
316 os << "%reg" << li.reg << " = ";
317 for (LiveIntervals::Interval::Ranges::const_iterator
318 i = li.ranges.begin(), e = li.ranges.end(); i != e; ++i) {
319 os << "[" << i->first << "," << i->second << "]";
320 }
321 return os;
322}