blob: f6972bdd6c05812f281b388bce1de8bd6a2aa923 [file] [log] [blame]
Nate Begeman1d9d7422005-10-18 00:28:58 +00001//===-- PPCISelLowering.cpp - PPC DAG Lowering Implementation -------------===//
Chris Lattner7c5a3d32005-08-16 17:14:42 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Chris Lattner7c5a3d32005-08-16 17:14:42 +00007//
8//===----------------------------------------------------------------------===//
9//
Nate Begeman21e463b2005-10-16 05:39:50 +000010// This file implements the PPCISelLowering class.
Chris Lattner7c5a3d32005-08-16 17:14:42 +000011//
12//===----------------------------------------------------------------------===//
13
Chris Lattner16e71f22005-10-14 23:59:06 +000014#include "PPCISelLowering.h"
Chandler Carruthd04a8d42012-12-03 16:50:05 +000015#include "MCTargetDesc/PPCPredicates.h"
Jim Laskey2f616bf2006-11-16 22:43:37 +000016#include "PPCMachineFunctionInfo.h"
Bill Wendling53351a12010-03-12 02:00:43 +000017#include "PPCPerfectShuffle.h"
Chris Lattner16e71f22005-10-14 23:59:06 +000018#include "PPCTargetMachine.h"
Bill Schmidt240b9b62013-05-13 19:34:37 +000019#include "PPCTargetObjectFile.h"
Owen Anderson718cb662007-09-07 04:06:50 +000020#include "llvm/ADT/STLExtras.h"
Chris Lattnerb9a7bea2007-03-06 00:59:59 +000021#include "llvm/CodeGen/CallingConvLower.h"
Chris Lattner7c5a3d32005-08-16 17:14:42 +000022#include "llvm/CodeGen/MachineFrameInfo.h"
23#include "llvm/CodeGen/MachineFunction.h"
Chris Lattner8a2d3ca2005-08-26 21:23:58 +000024#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000025#include "llvm/CodeGen/MachineRegisterInfo.h"
Chris Lattner7c5a3d32005-08-16 17:14:42 +000026#include "llvm/CodeGen/SelectionDAG.h"
Anton Korobeynikov362dd0b2010-02-15 22:37:53 +000027#include "llvm/CodeGen/TargetLoweringObjectFileImpl.h"
Chandler Carruth0b8c9a82013-01-02 11:36:10 +000028#include "llvm/IR/CallingConv.h"
29#include "llvm/IR/Constants.h"
30#include "llvm/IR/DerivedTypes.h"
31#include "llvm/IR/Function.h"
32#include "llvm/IR/Intrinsics.h"
Chris Lattner4eab7142006-11-10 02:08:47 +000033#include "llvm/Support/CommandLine.h"
Torok Edwindac237e2009-07-08 20:53:28 +000034#include "llvm/Support/ErrorHandling.h"
Craig Topper79aa3412012-03-17 18:46:09 +000035#include "llvm/Support/MathExtras.h"
Torok Edwindac237e2009-07-08 20:53:28 +000036#include "llvm/Support/raw_ostream.h"
Craig Topper79aa3412012-03-17 18:46:09 +000037#include "llvm/Target/TargetOptions.h"
Chris Lattner7c5a3d32005-08-16 17:14:42 +000038using namespace llvm;
39
Bill Schmidt212af6a2013-02-06 17:33:58 +000040static bool CC_PPC32_SVR4_Custom_Dummy(unsigned &ValNo, MVT &ValVT, MVT &LocVT,
41 CCValAssign::LocInfo &LocInfo,
42 ISD::ArgFlagsTy &ArgFlags,
43 CCState &State);
44static bool CC_PPC32_SVR4_Custom_AlignArgRegs(unsigned &ValNo, MVT &ValVT,
Duncan Sands1440e8b2010-11-03 11:35:31 +000045 MVT &LocVT,
Tilmann Schellerffd02002009-07-03 06:45:56 +000046 CCValAssign::LocInfo &LocInfo,
47 ISD::ArgFlagsTy &ArgFlags,
48 CCState &State);
Bill Schmidt212af6a2013-02-06 17:33:58 +000049static bool CC_PPC32_SVR4_Custom_AlignFPArgRegs(unsigned &ValNo, MVT &ValVT,
50 MVT &LocVT,
51 CCValAssign::LocInfo &LocInfo,
52 ISD::ArgFlagsTy &ArgFlags,
53 CCState &State);
Tilmann Schellerffd02002009-07-03 06:45:56 +000054
Hal Finkel77838f92012-06-04 02:21:00 +000055static cl::opt<bool> DisablePPCPreinc("disable-ppc-preinc",
56cl::desc("disable preincrement load/store generation on PPC"), cl::Hidden);
Chris Lattner4eab7142006-11-10 02:08:47 +000057
Hal Finkel71ffcfe2012-06-10 19:32:29 +000058static cl::opt<bool> DisableILPPref("disable-ppc-ilp-pref",
59cl::desc("disable setting the node scheduling preference to ILP on PPC"), cl::Hidden);
60
Hal Finkel2d37f7b2013-03-15 15:27:13 +000061static cl::opt<bool> DisablePPCUnaligned("disable-ppc-unaligned",
62cl::desc("disable unaligned load/store generation on PPC"), cl::Hidden);
63
Chris Lattnerf0144122009-07-28 03:13:23 +000064static TargetLoweringObjectFile *CreateTLOF(const PPCTargetMachine &TM) {
65 if (TM.getSubtargetImpl()->isDarwin())
Bill Wendling505ad8b2010-03-15 21:09:38 +000066 return new TargetLoweringObjectFileMachO();
Bill Wendling53351a12010-03-12 02:00:43 +000067
Bill Schmidt240b9b62013-05-13 19:34:37 +000068 if (TM.getSubtargetImpl()->isSVR4ABI())
69 return new PPC64LinuxTargetObjectFile();
70
Bruno Cardoso Lopesfdf229e2009-08-13 23:30:21 +000071 return new TargetLoweringObjectFileELF();
Chris Lattnerf0144122009-07-28 03:13:23 +000072}
73
Chris Lattner331d1bc2006-11-02 01:44:04 +000074PPCTargetLowering::PPCTargetLowering(PPCTargetMachine &TM)
Chris Lattnerf0144122009-07-28 03:13:23 +000075 : TargetLowering(TM, CreateTLOF(TM)), PPCSubTarget(*TM.getSubtargetImpl()) {
Evan Cheng769951f2012-07-02 22:39:56 +000076 const PPCSubtarget *Subtarget = &TM.getSubtarget<PPCSubtarget>();
Hal Finkel7ee74a62013-03-21 21:37:52 +000077 PPCRegInfo = TM.getRegisterInfo();
Hal Finkelff56d1a2013-04-05 23:29:01 +000078 PPCII = TM.getInstrInfo();
Scott Michelfdc40a02009-02-17 22:15:04 +000079
Nate Begeman405e3ec2005-10-21 00:02:42 +000080 setPow2DivIsCheap();
Dale Johannesen72324642008-07-31 18:13:12 +000081
Chris Lattnerd145a612005-09-27 22:18:25 +000082 // Use _setjmp/_longjmp instead of setjmp/longjmp.
Anton Korobeynikovd27a2582006-12-10 23:12:42 +000083 setUseUnderscoreSetJmp(true);
84 setUseUnderscoreLongJmp(true);
Scott Michelfdc40a02009-02-17 22:15:04 +000085
Chris Lattner749dc722010-10-10 18:34:00 +000086 // On PPC32/64, arguments smaller than 4/8 bytes are extended, so all
87 // arguments are at least 4/8 bytes aligned.
Evan Cheng769951f2012-07-02 22:39:56 +000088 bool isPPC64 = Subtarget->isPPC64();
89 setMinStackArgumentAlignment(isPPC64 ? 8:4);
Wesley Peckbf17cfa2010-11-23 03:31:01 +000090
Chris Lattner7c5a3d32005-08-16 17:14:42 +000091 // Set up the register classes.
Craig Topperc9099502012-04-20 06:31:50 +000092 addRegisterClass(MVT::i32, &PPC::GPRCRegClass);
93 addRegisterClass(MVT::f32, &PPC::F4RCRegClass);
94 addRegisterClass(MVT::f64, &PPC::F8RCRegClass);
Scott Michelfdc40a02009-02-17 22:15:04 +000095
Evan Chengc5484282006-10-04 00:56:09 +000096 // PowerPC has an i16 but no i8 (or i1) SEXTLOAD
Owen Anderson825b72b2009-08-11 20:47:22 +000097 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
98 setLoadExtAction(ISD::SEXTLOAD, MVT::i8, Expand);
Duncan Sandsf9c98e62008-01-23 20:39:46 +000099
Owen Anderson825b72b2009-08-11 20:47:22 +0000100 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000101
Chris Lattner94e509c2006-11-10 23:58:45 +0000102 // PowerPC has pre-inc load and store's.
Owen Anderson825b72b2009-08-11 20:47:22 +0000103 setIndexedLoadAction(ISD::PRE_INC, MVT::i1, Legal);
104 setIndexedLoadAction(ISD::PRE_INC, MVT::i8, Legal);
105 setIndexedLoadAction(ISD::PRE_INC, MVT::i16, Legal);
106 setIndexedLoadAction(ISD::PRE_INC, MVT::i32, Legal);
107 setIndexedLoadAction(ISD::PRE_INC, MVT::i64, Legal);
108 setIndexedStoreAction(ISD::PRE_INC, MVT::i1, Legal);
109 setIndexedStoreAction(ISD::PRE_INC, MVT::i8, Legal);
110 setIndexedStoreAction(ISD::PRE_INC, MVT::i16, Legal);
111 setIndexedStoreAction(ISD::PRE_INC, MVT::i32, Legal);
112 setIndexedStoreAction(ISD::PRE_INC, MVT::i64, Legal);
Evan Chengcd633192006-11-09 19:11:50 +0000113
Dale Johannesen6eaeff22007-10-10 01:01:31 +0000114 // This is used in the ppcf128->int sequence. Note it has different semantics
115 // from FP_ROUND: that rounds to nearest, this rounds to zero.
Owen Anderson825b72b2009-08-11 20:47:22 +0000116 setOperationAction(ISD::FP_ROUND_INREG, MVT::ppcf128, Custom);
Dale Johannesen638ccd52007-10-06 01:24:11 +0000117
Roman Divacky0016f732012-08-16 18:19:29 +0000118 // We do not currently implement these libm ops for PowerPC.
Owen Anderson4a4fdf32011-12-08 19:32:14 +0000119 setOperationAction(ISD::FFLOOR, MVT::ppcf128, Expand);
120 setOperationAction(ISD::FCEIL, MVT::ppcf128, Expand);
121 setOperationAction(ISD::FTRUNC, MVT::ppcf128, Expand);
122 setOperationAction(ISD::FRINT, MVT::ppcf128, Expand);
123 setOperationAction(ISD::FNEARBYINT, MVT::ppcf128, Expand);
Bill Schmidtcd7a1552013-04-03 13:05:44 +0000124 setOperationAction(ISD::FREM, MVT::ppcf128, Expand);
Owen Anderson4a4fdf32011-12-08 19:32:14 +0000125
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000126 // PowerPC has no SREM/UREM instructions
Owen Anderson825b72b2009-08-11 20:47:22 +0000127 setOperationAction(ISD::SREM, MVT::i32, Expand);
128 setOperationAction(ISD::UREM, MVT::i32, Expand);
129 setOperationAction(ISD::SREM, MVT::i64, Expand);
130 setOperationAction(ISD::UREM, MVT::i64, Expand);
Dan Gohman3ce990d2007-10-08 17:28:24 +0000131
132 // Don't use SMUL_LOHI/UMUL_LOHI or SDIVREM/UDIVREM to lower SREM/UREM.
Owen Anderson825b72b2009-08-11 20:47:22 +0000133 setOperationAction(ISD::UMUL_LOHI, MVT::i32, Expand);
134 setOperationAction(ISD::SMUL_LOHI, MVT::i32, Expand);
135 setOperationAction(ISD::UMUL_LOHI, MVT::i64, Expand);
136 setOperationAction(ISD::SMUL_LOHI, MVT::i64, Expand);
137 setOperationAction(ISD::UDIVREM, MVT::i32, Expand);
138 setOperationAction(ISD::SDIVREM, MVT::i32, Expand);
139 setOperationAction(ISD::UDIVREM, MVT::i64, Expand);
140 setOperationAction(ISD::SDIVREM, MVT::i64, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000141
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000142 // We don't support sin/cos/sqrt/fmod/pow
Owen Anderson825b72b2009-08-11 20:47:22 +0000143 setOperationAction(ISD::FSIN , MVT::f64, Expand);
144 setOperationAction(ISD::FCOS , MVT::f64, Expand);
Evan Cheng8688a582013-01-29 02:32:37 +0000145 setOperationAction(ISD::FSINCOS, MVT::f64, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000146 setOperationAction(ISD::FREM , MVT::f64, Expand);
147 setOperationAction(ISD::FPOW , MVT::f64, Expand);
Hal Finkel070b8db2012-06-22 00:49:52 +0000148 setOperationAction(ISD::FMA , MVT::f64, Legal);
Owen Anderson825b72b2009-08-11 20:47:22 +0000149 setOperationAction(ISD::FSIN , MVT::f32, Expand);
150 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Evan Cheng8688a582013-01-29 02:32:37 +0000151 setOperationAction(ISD::FSINCOS, MVT::f32, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000152 setOperationAction(ISD::FREM , MVT::f32, Expand);
153 setOperationAction(ISD::FPOW , MVT::f32, Expand);
Hal Finkel070b8db2012-06-22 00:49:52 +0000154 setOperationAction(ISD::FMA , MVT::f32, Legal);
Dale Johannesen5c5eb802008-01-18 19:55:37 +0000155
Owen Anderson825b72b2009-08-11 20:47:22 +0000156 setOperationAction(ISD::FLT_ROUNDS_, MVT::i32, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000157
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000158 // If we're enabling GP optimizations, use hardware square root
Hal Finkel827307b2013-04-03 04:01:11 +0000159 if (!Subtarget->hasFSQRT() &&
160 !(TM.Options.UnsafeFPMath &&
161 Subtarget->hasFRSQRTE() && Subtarget->hasFRE()))
Owen Anderson825b72b2009-08-11 20:47:22 +0000162 setOperationAction(ISD::FSQRT, MVT::f64, Expand);
Hal Finkel827307b2013-04-03 04:01:11 +0000163
164 if (!Subtarget->hasFSQRT() &&
165 !(TM.Options.UnsafeFPMath &&
166 Subtarget->hasFRSQRTES() && Subtarget->hasFRES()))
Owen Anderson825b72b2009-08-11 20:47:22 +0000167 setOperationAction(ISD::FSQRT, MVT::f32, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000168
Owen Anderson825b72b2009-08-11 20:47:22 +0000169 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
170 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000171
Hal Finkelf5d5c432013-03-29 08:57:48 +0000172 if (Subtarget->hasFPRND()) {
173 setOperationAction(ISD::FFLOOR, MVT::f64, Legal);
174 setOperationAction(ISD::FCEIL, MVT::f64, Legal);
175 setOperationAction(ISD::FTRUNC, MVT::f64, Legal);
176
177 setOperationAction(ISD::FFLOOR, MVT::f32, Legal);
178 setOperationAction(ISD::FCEIL, MVT::f32, Legal);
179 setOperationAction(ISD::FTRUNC, MVT::f32, Legal);
180
181 // frin does not implement "ties to even." Thus, this is safe only in
182 // fast-math mode.
183 if (TM.Options.UnsafeFPMath) {
184 setOperationAction(ISD::FNEARBYINT, MVT::f64, Legal);
185 setOperationAction(ISD::FNEARBYINT, MVT::f32, Legal);
Hal Finkel0882fd62013-03-29 19:41:55 +0000186
187 // These need to set FE_INEXACT, and use a custom inserter.
188 setOperationAction(ISD::FRINT, MVT::f64, Legal);
189 setOperationAction(ISD::FRINT, MVT::f32, Legal);
Hal Finkelf5d5c432013-03-29 08:57:48 +0000190 }
191 }
192
Nate Begemand88fc032006-01-14 03:14:10 +0000193 // PowerPC does not have BSWAP, CTPOP or CTTZ
Owen Anderson825b72b2009-08-11 20:47:22 +0000194 setOperationAction(ISD::BSWAP, MVT::i32 , Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000195 setOperationAction(ISD::CTTZ , MVT::i32 , Expand);
Chandler Carruth63974b22011-12-13 01:56:10 +0000196 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i32, Expand);
197 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i32, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000198 setOperationAction(ISD::BSWAP, MVT::i64 , Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000199 setOperationAction(ISD::CTTZ , MVT::i64 , Expand);
Chandler Carruth63974b22011-12-13 01:56:10 +0000200 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i64, Expand);
201 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i64, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000202
Hal Finkelc53ab4d2013-03-28 13:29:47 +0000203 if (Subtarget->hasPOPCNTD()) {
Hal Finkel1fce8832013-04-01 15:58:15 +0000204 setOperationAction(ISD::CTPOP, MVT::i32 , Legal);
Hal Finkelc53ab4d2013-03-28 13:29:47 +0000205 setOperationAction(ISD::CTPOP, MVT::i64 , Legal);
206 } else {
207 setOperationAction(ISD::CTPOP, MVT::i32 , Expand);
208 setOperationAction(ISD::CTPOP, MVT::i64 , Expand);
209 }
210
Nate Begeman35ef9132006-01-11 21:21:00 +0000211 // PowerPC does not have ROTR
Owen Anderson825b72b2009-08-11 20:47:22 +0000212 setOperationAction(ISD::ROTR, MVT::i32 , Expand);
213 setOperationAction(ISD::ROTR, MVT::i64 , Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000214
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000215 // PowerPC does not have Select
Owen Anderson825b72b2009-08-11 20:47:22 +0000216 setOperationAction(ISD::SELECT, MVT::i32, Expand);
217 setOperationAction(ISD::SELECT, MVT::i64, Expand);
218 setOperationAction(ISD::SELECT, MVT::f32, Expand);
219 setOperationAction(ISD::SELECT, MVT::f64, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000220
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000221 // PowerPC wants to turn select_cc of FP into fsel when possible.
Owen Anderson825b72b2009-08-11 20:47:22 +0000222 setOperationAction(ISD::SELECT_CC, MVT::f32, Custom);
223 setOperationAction(ISD::SELECT_CC, MVT::f64, Custom);
Nate Begeman44775902006-01-31 08:17:29 +0000224
Nate Begeman750ac1b2006-02-01 07:19:44 +0000225 // PowerPC wants to optimize integer setcc a bit
Owen Anderson825b72b2009-08-11 20:47:22 +0000226 setOperationAction(ISD::SETCC, MVT::i32, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000227
Nate Begeman81e80972006-03-17 01:40:33 +0000228 // PowerPC does not have BRCOND which requires SetCC
Owen Anderson825b72b2009-08-11 20:47:22 +0000229 setOperationAction(ISD::BRCOND, MVT::Other, Expand);
Evan Chengc35497f2006-10-30 08:02:39 +0000230
Owen Anderson825b72b2009-08-11 20:47:22 +0000231 setOperationAction(ISD::BR_JT, MVT::Other, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000232
Chris Lattnerf7605322005-08-31 21:09:52 +0000233 // PowerPC turns FP_TO_SINT into FCTIWZ and some load/stores.
Owen Anderson825b72b2009-08-11 20:47:22 +0000234 setOperationAction(ISD::FP_TO_SINT, MVT::i32, Custom);
Nate Begemanc09eeec2005-09-06 22:03:27 +0000235
Jim Laskeyad23c9d2005-08-17 00:40:22 +0000236 // PowerPC does not have [U|S]INT_TO_FP
Owen Anderson825b72b2009-08-11 20:47:22 +0000237 setOperationAction(ISD::SINT_TO_FP, MVT::i32, Expand);
238 setOperationAction(ISD::UINT_TO_FP, MVT::i32, Expand);
Jim Laskeyad23c9d2005-08-17 00:40:22 +0000239
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000240 setOperationAction(ISD::BITCAST, MVT::f32, Expand);
241 setOperationAction(ISD::BITCAST, MVT::i32, Expand);
242 setOperationAction(ISD::BITCAST, MVT::i64, Expand);
243 setOperationAction(ISD::BITCAST, MVT::f64, Expand);
Chris Lattner53e88452005-12-23 05:13:35 +0000244
Chris Lattner25b8b8c2006-04-28 21:56:10 +0000245 // We cannot sextinreg(i1). Expand to shifts.
Owen Anderson825b72b2009-08-11 20:47:22 +0000246 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1, Expand);
Jim Laskey2ad9f172007-02-22 14:56:36 +0000247
Owen Anderson825b72b2009-08-11 20:47:22 +0000248 setOperationAction(ISD::EXCEPTIONADDR, MVT::i64, Expand);
249 setOperationAction(ISD::EHSELECTION, MVT::i64, Expand);
250 setOperationAction(ISD::EXCEPTIONADDR, MVT::i32, Expand);
251 setOperationAction(ISD::EHSELECTION, MVT::i32, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000252
Hal Finkele9150472013-03-27 19:10:42 +0000253 // NOTE: EH_SJLJ_SETJMP/_LONGJMP supported here is NOT intended to support
Hal Finkel7ee74a62013-03-21 21:37:52 +0000254 // SjLj exception handling but a light-weight setjmp/longjmp replacement to
255 // support continuation, user-level threading, and etc.. As a result, no
256 // other SjLj exception interfaces are implemented and please don't build
257 // your own exception handling based on them.
258 // LLVM/Clang supports zero-cost DWARF exception handling.
259 setOperationAction(ISD::EH_SJLJ_SETJMP, MVT::i32, Custom);
260 setOperationAction(ISD::EH_SJLJ_LONGJMP, MVT::Other, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000261
262 // We want to legalize GlobalAddress and ConstantPool nodes into the
Nate Begeman28a6b022005-12-10 02:36:00 +0000263 // appropriate instructions to materialize the address.
Owen Anderson825b72b2009-08-11 20:47:22 +0000264 setOperationAction(ISD::GlobalAddress, MVT::i32, Custom);
265 setOperationAction(ISD::GlobalTLSAddress, MVT::i32, Custom);
Bob Wilson3d90dbe2009-11-04 21:31:18 +0000266 setOperationAction(ISD::BlockAddress, MVT::i32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000267 setOperationAction(ISD::ConstantPool, MVT::i32, Custom);
268 setOperationAction(ISD::JumpTable, MVT::i32, Custom);
269 setOperationAction(ISD::GlobalAddress, MVT::i64, Custom);
270 setOperationAction(ISD::GlobalTLSAddress, MVT::i64, Custom);
Bob Wilson3d90dbe2009-11-04 21:31:18 +0000271 setOperationAction(ISD::BlockAddress, MVT::i64, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000272 setOperationAction(ISD::ConstantPool, MVT::i64, Custom);
273 setOperationAction(ISD::JumpTable, MVT::i64, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000274
Nate Begeman1db3c922008-08-11 17:36:31 +0000275 // TRAP is legal.
Owen Anderson825b72b2009-08-11 20:47:22 +0000276 setOperationAction(ISD::TRAP, MVT::Other, Legal);
Bill Wendling77959322008-09-17 00:30:57 +0000277
278 // TRAMPOLINE is custom lowered.
Duncan Sands4a544a72011-09-06 13:37:06 +0000279 setOperationAction(ISD::INIT_TRAMPOLINE, MVT::Other, Custom);
280 setOperationAction(ISD::ADJUST_TRAMPOLINE, MVT::Other, Custom);
Bill Wendling77959322008-09-17 00:30:57 +0000281
Nate Begemanacc398c2006-01-25 18:21:52 +0000282 // VASTART needs to be custom lowered to use the VarArgsFrameIndex
Owen Anderson825b72b2009-08-11 20:47:22 +0000283 setOperationAction(ISD::VASTART , MVT::Other, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000284
Evan Cheng769951f2012-07-02 22:39:56 +0000285 if (Subtarget->isSVR4ABI()) {
286 if (isPPC64) {
Hal Finkel179a4dd2012-03-24 03:53:55 +0000287 // VAARG always uses double-word chunks, so promote anything smaller.
288 setOperationAction(ISD::VAARG, MVT::i1, Promote);
289 AddPromotedToType (ISD::VAARG, MVT::i1, MVT::i64);
290 setOperationAction(ISD::VAARG, MVT::i8, Promote);
291 AddPromotedToType (ISD::VAARG, MVT::i8, MVT::i64);
292 setOperationAction(ISD::VAARG, MVT::i16, Promote);
293 AddPromotedToType (ISD::VAARG, MVT::i16, MVT::i64);
294 setOperationAction(ISD::VAARG, MVT::i32, Promote);
295 AddPromotedToType (ISD::VAARG, MVT::i32, MVT::i64);
296 setOperationAction(ISD::VAARG, MVT::Other, Expand);
297 } else {
298 // VAARG is custom lowered with the 32-bit SVR4 ABI.
299 setOperationAction(ISD::VAARG, MVT::Other, Custom);
300 setOperationAction(ISD::VAARG, MVT::i64, Custom);
301 }
Roman Divackybdb226e2011-06-28 15:30:42 +0000302 } else
Owen Anderson825b72b2009-08-11 20:47:22 +0000303 setOperationAction(ISD::VAARG, MVT::Other, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000304
Chris Lattnerb22c08b2006-01-15 09:02:48 +0000305 // Use the default implementation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000306 setOperationAction(ISD::VACOPY , MVT::Other, Expand);
307 setOperationAction(ISD::VAEND , MVT::Other, Expand);
308 setOperationAction(ISD::STACKSAVE , MVT::Other, Expand);
309 setOperationAction(ISD::STACKRESTORE , MVT::Other, Custom);
310 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32 , Custom);
311 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i64 , Custom);
Chris Lattner56a752e2006-10-18 01:18:48 +0000312
Chris Lattner6d92cad2006-03-26 10:06:40 +0000313 // We want to custom lower some of our intrinsics.
Owen Anderson825b72b2009-08-11 20:47:22 +0000314 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000315
Dale Johannesen53e4e442008-11-07 22:54:33 +0000316 // Comparisons that require checking two conditions.
Owen Anderson825b72b2009-08-11 20:47:22 +0000317 setCondCodeAction(ISD::SETULT, MVT::f32, Expand);
318 setCondCodeAction(ISD::SETULT, MVT::f64, Expand);
319 setCondCodeAction(ISD::SETUGT, MVT::f32, Expand);
320 setCondCodeAction(ISD::SETUGT, MVT::f64, Expand);
321 setCondCodeAction(ISD::SETUEQ, MVT::f32, Expand);
322 setCondCodeAction(ISD::SETUEQ, MVT::f64, Expand);
323 setCondCodeAction(ISD::SETOGE, MVT::f32, Expand);
324 setCondCodeAction(ISD::SETOGE, MVT::f64, Expand);
325 setCondCodeAction(ISD::SETOLE, MVT::f32, Expand);
326 setCondCodeAction(ISD::SETOLE, MVT::f64, Expand);
327 setCondCodeAction(ISD::SETONE, MVT::f32, Expand);
328 setCondCodeAction(ISD::SETONE, MVT::f64, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000329
Evan Cheng769951f2012-07-02 22:39:56 +0000330 if (Subtarget->has64BitSupport()) {
Nate Begeman1d9d7422005-10-18 00:28:58 +0000331 // They also have instructions for converting between i64 and fp.
Owen Anderson825b72b2009-08-11 20:47:22 +0000332 setOperationAction(ISD::FP_TO_SINT, MVT::i64, Custom);
333 setOperationAction(ISD::FP_TO_UINT, MVT::i64, Expand);
334 setOperationAction(ISD::SINT_TO_FP, MVT::i64, Custom);
335 setOperationAction(ISD::UINT_TO_FP, MVT::i64, Expand);
Dale Johannesen4c9369d2009-06-04 20:53:52 +0000336 // This is just the low 32 bits of a (signed) fp->i64 conversion.
337 // We cannot do this with Promote because i64 is not a legal type.
Owen Anderson825b72b2009-08-11 20:47:22 +0000338 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000339
Hal Finkel46479192013-04-01 17:52:07 +0000340 if (PPCSubTarget.hasLFIWAX() || Subtarget->isPPC64())
Hal Finkel9ad0f492013-03-31 01:58:02 +0000341 setOperationAction(ISD::SINT_TO_FP, MVT::i32, Custom);
Nate Begemanae749a92005-10-25 23:48:36 +0000342 } else {
Chris Lattner860e8862005-11-17 07:30:41 +0000343 // PowerPC does not have FP_TO_UINT on 32-bit implementations.
Owen Anderson825b72b2009-08-11 20:47:22 +0000344 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Expand);
Nate Begeman9d2b8172005-10-18 00:56:42 +0000345 }
346
Hal Finkel46479192013-04-01 17:52:07 +0000347 // With the instructions enabled under FPCVT, we can do everything.
348 if (PPCSubTarget.hasFPCVT()) {
349 if (Subtarget->has64BitSupport()) {
350 setOperationAction(ISD::FP_TO_SINT, MVT::i64, Custom);
351 setOperationAction(ISD::FP_TO_UINT, MVT::i64, Custom);
352 setOperationAction(ISD::SINT_TO_FP, MVT::i64, Custom);
353 setOperationAction(ISD::UINT_TO_FP, MVT::i64, Custom);
354 }
355
356 setOperationAction(ISD::FP_TO_SINT, MVT::i32, Custom);
357 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Custom);
358 setOperationAction(ISD::SINT_TO_FP, MVT::i32, Custom);
359 setOperationAction(ISD::UINT_TO_FP, MVT::i32, Custom);
360 }
361
Evan Cheng769951f2012-07-02 22:39:56 +0000362 if (Subtarget->use64BitRegs()) {
Chris Lattner26cb2862007-10-19 04:08:28 +0000363 // 64-bit PowerPC implementations can support i64 types directly
Craig Topperc9099502012-04-20 06:31:50 +0000364 addRegisterClass(MVT::i64, &PPC::G8RCRegClass);
Nate Begeman1d9d7422005-10-18 00:28:58 +0000365 // BUILD_PAIR can't be handled natively, and should be expanded to shl/or
Owen Anderson825b72b2009-08-11 20:47:22 +0000366 setOperationAction(ISD::BUILD_PAIR, MVT::i64, Expand);
Dan Gohman9ed06db2008-03-07 20:36:53 +0000367 // 64-bit PowerPC wants to expand i128 shifts itself.
Owen Anderson825b72b2009-08-11 20:47:22 +0000368 setOperationAction(ISD::SHL_PARTS, MVT::i64, Custom);
369 setOperationAction(ISD::SRA_PARTS, MVT::i64, Custom);
370 setOperationAction(ISD::SRL_PARTS, MVT::i64, Custom);
Nate Begeman1d9d7422005-10-18 00:28:58 +0000371 } else {
Chris Lattner26cb2862007-10-19 04:08:28 +0000372 // 32-bit PowerPC wants to expand i64 shifts itself.
Owen Anderson825b72b2009-08-11 20:47:22 +0000373 setOperationAction(ISD::SHL_PARTS, MVT::i32, Custom);
374 setOperationAction(ISD::SRA_PARTS, MVT::i32, Custom);
375 setOperationAction(ISD::SRL_PARTS, MVT::i32, Custom);
Nate Begemanc09eeec2005-09-06 22:03:27 +0000376 }
Evan Chengd30bf012006-03-01 01:11:20 +0000377
Evan Cheng769951f2012-07-02 22:39:56 +0000378 if (Subtarget->hasAltivec()) {
Chris Lattnere3fea5a2006-03-31 19:52:36 +0000379 // First set operation action for all vector types to expand. Then we
380 // will selectively turn on ones that can be effectively codegen'd.
Owen Anderson825b72b2009-08-11 20:47:22 +0000381 for (unsigned i = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
382 i <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++i) {
383 MVT::SimpleValueType VT = (MVT::SimpleValueType)i;
Duncan Sands83ec4b62008-06-06 12:08:01 +0000384
Chris Lattnerf3f69de2006-04-16 01:37:57 +0000385 // add/sub are legal for all supported vector VT's.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000386 setOperationAction(ISD::ADD , VT, Legal);
387 setOperationAction(ISD::SUB , VT, Legal);
Scott Michelfdc40a02009-02-17 22:15:04 +0000388
Chris Lattner7ff7e672006-04-04 17:25:31 +0000389 // We promote all shuffles to v16i8.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000390 setOperationAction(ISD::VECTOR_SHUFFLE, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000391 AddPromotedToType (ISD::VECTOR_SHUFFLE, VT, MVT::v16i8);
Chris Lattnerf3f69de2006-04-16 01:37:57 +0000392
393 // We promote all non-typed operations to v4i32.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000394 setOperationAction(ISD::AND , VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000395 AddPromotedToType (ISD::AND , VT, MVT::v4i32);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000396 setOperationAction(ISD::OR , VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000397 AddPromotedToType (ISD::OR , VT, MVT::v4i32);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000398 setOperationAction(ISD::XOR , VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000399 AddPromotedToType (ISD::XOR , VT, MVT::v4i32);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000400 setOperationAction(ISD::LOAD , VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000401 AddPromotedToType (ISD::LOAD , VT, MVT::v4i32);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000402 setOperationAction(ISD::SELECT, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000403 AddPromotedToType (ISD::SELECT, VT, MVT::v4i32);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000404 setOperationAction(ISD::STORE, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000405 AddPromotedToType (ISD::STORE, VT, MVT::v4i32);
Scott Michelfdc40a02009-02-17 22:15:04 +0000406
Chris Lattnerf3f69de2006-04-16 01:37:57 +0000407 // No other operations are legal.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000408 setOperationAction(ISD::MUL , VT, Expand);
409 setOperationAction(ISD::SDIV, VT, Expand);
410 setOperationAction(ISD::SREM, VT, Expand);
411 setOperationAction(ISD::UDIV, VT, Expand);
412 setOperationAction(ISD::UREM, VT, Expand);
413 setOperationAction(ISD::FDIV, VT, Expand);
414 setOperationAction(ISD::FNEG, VT, Expand);
Craig Topper44e394c2012-11-15 08:02:19 +0000415 setOperationAction(ISD::FSQRT, VT, Expand);
416 setOperationAction(ISD::FLOG, VT, Expand);
417 setOperationAction(ISD::FLOG10, VT, Expand);
418 setOperationAction(ISD::FLOG2, VT, Expand);
419 setOperationAction(ISD::FEXP, VT, Expand);
420 setOperationAction(ISD::FEXP2, VT, Expand);
421 setOperationAction(ISD::FSIN, VT, Expand);
422 setOperationAction(ISD::FCOS, VT, Expand);
423 setOperationAction(ISD::FABS, VT, Expand);
424 setOperationAction(ISD::FPOWI, VT, Expand);
Craig Topper1ab489a2012-11-14 08:11:25 +0000425 setOperationAction(ISD::FFLOOR, VT, Expand);
Craig Topper49010472012-11-15 06:51:10 +0000426 setOperationAction(ISD::FCEIL, VT, Expand);
427 setOperationAction(ISD::FTRUNC, VT, Expand);
428 setOperationAction(ISD::FRINT, VT, Expand);
429 setOperationAction(ISD::FNEARBYINT, VT, Expand);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000430 setOperationAction(ISD::EXTRACT_VECTOR_ELT, VT, Expand);
431 setOperationAction(ISD::INSERT_VECTOR_ELT, VT, Expand);
432 setOperationAction(ISD::BUILD_VECTOR, VT, Expand);
433 setOperationAction(ISD::UMUL_LOHI, VT, Expand);
434 setOperationAction(ISD::SMUL_LOHI, VT, Expand);
435 setOperationAction(ISD::UDIVREM, VT, Expand);
436 setOperationAction(ISD::SDIVREM, VT, Expand);
437 setOperationAction(ISD::SCALAR_TO_VECTOR, VT, Expand);
438 setOperationAction(ISD::FPOW, VT, Expand);
439 setOperationAction(ISD::CTPOP, VT, Expand);
440 setOperationAction(ISD::CTLZ, VT, Expand);
Chandler Carruth63974b22011-12-13 01:56:10 +0000441 setOperationAction(ISD::CTLZ_ZERO_UNDEF, VT, Expand);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000442 setOperationAction(ISD::CTTZ, VT, Expand);
Chandler Carruth63974b22011-12-13 01:56:10 +0000443 setOperationAction(ISD::CTTZ_ZERO_UNDEF, VT, Expand);
Benjamin Kramer91223a42012-12-19 15:49:14 +0000444 setOperationAction(ISD::VSELECT, VT, Expand);
Adhemerval Zanellacfe09ed2012-11-05 17:15:56 +0000445 setOperationAction(ISD::SIGN_EXTEND_INREG, VT, Expand);
446
447 for (unsigned j = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
448 j <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++j) {
449 MVT::SimpleValueType InnerVT = (MVT::SimpleValueType)j;
450 setTruncStoreAction(VT, InnerVT, Expand);
451 }
452 setLoadExtAction(ISD::SEXTLOAD, VT, Expand);
453 setLoadExtAction(ISD::ZEXTLOAD, VT, Expand);
454 setLoadExtAction(ISD::EXTLOAD, VT, Expand);
Chris Lattnere3fea5a2006-03-31 19:52:36 +0000455 }
456
Chris Lattner7ff7e672006-04-04 17:25:31 +0000457 // We can custom expand all VECTOR_SHUFFLEs to VPERM, others we can handle
458 // with merges, splats, etc.
Owen Anderson825b72b2009-08-11 20:47:22 +0000459 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v16i8, Custom);
Chris Lattner7ff7e672006-04-04 17:25:31 +0000460
Owen Anderson825b72b2009-08-11 20:47:22 +0000461 setOperationAction(ISD::AND , MVT::v4i32, Legal);
462 setOperationAction(ISD::OR , MVT::v4i32, Legal);
463 setOperationAction(ISD::XOR , MVT::v4i32, Legal);
464 setOperationAction(ISD::LOAD , MVT::v4i32, Legal);
465 setOperationAction(ISD::SELECT, MVT::v4i32, Expand);
466 setOperationAction(ISD::STORE , MVT::v4i32, Legal);
Adhemerval Zanella51aaadb2012-10-08 17:27:24 +0000467 setOperationAction(ISD::FP_TO_SINT, MVT::v4i32, Legal);
468 setOperationAction(ISD::FP_TO_UINT, MVT::v4i32, Legal);
469 setOperationAction(ISD::SINT_TO_FP, MVT::v4i32, Legal);
470 setOperationAction(ISD::UINT_TO_FP, MVT::v4i32, Legal);
Adhemerval Zanellae95ed2b2012-11-15 20:56:03 +0000471 setOperationAction(ISD::FFLOOR, MVT::v4f32, Legal);
472 setOperationAction(ISD::FCEIL, MVT::v4f32, Legal);
473 setOperationAction(ISD::FTRUNC, MVT::v4f32, Legal);
474 setOperationAction(ISD::FNEARBYINT, MVT::v4f32, Legal);
Scott Michelfdc40a02009-02-17 22:15:04 +0000475
Craig Topperc9099502012-04-20 06:31:50 +0000476 addRegisterClass(MVT::v4f32, &PPC::VRRCRegClass);
477 addRegisterClass(MVT::v4i32, &PPC::VRRCRegClass);
478 addRegisterClass(MVT::v8i16, &PPC::VRRCRegClass);
479 addRegisterClass(MVT::v16i8, &PPC::VRRCRegClass);
Scott Michelfdc40a02009-02-17 22:15:04 +0000480
Owen Anderson825b72b2009-08-11 20:47:22 +0000481 setOperationAction(ISD::MUL, MVT::v4f32, Legal);
Hal Finkel070b8db2012-06-22 00:49:52 +0000482 setOperationAction(ISD::FMA, MVT::v4f32, Legal);
Hal Finkel827307b2013-04-03 04:01:11 +0000483
484 if (TM.Options.UnsafeFPMath) {
485 setOperationAction(ISD::FDIV, MVT::v4f32, Legal);
486 setOperationAction(ISD::FSQRT, MVT::v4f32, Legal);
487 }
488
Owen Anderson825b72b2009-08-11 20:47:22 +0000489 setOperationAction(ISD::MUL, MVT::v4i32, Custom);
490 setOperationAction(ISD::MUL, MVT::v8i16, Custom);
491 setOperationAction(ISD::MUL, MVT::v16i8, Custom);
Chris Lattnerf1d0b2b2006-03-20 01:53:53 +0000492
Owen Anderson825b72b2009-08-11 20:47:22 +0000493 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4f32, Custom);
494 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4i32, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000495
Owen Anderson825b72b2009-08-11 20:47:22 +0000496 setOperationAction(ISD::BUILD_VECTOR, MVT::v16i8, Custom);
497 setOperationAction(ISD::BUILD_VECTOR, MVT::v8i16, Custom);
498 setOperationAction(ISD::BUILD_VECTOR, MVT::v4i32, Custom);
499 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f32, Custom);
Adhemerval Zanella5f41fd62012-10-30 13:50:19 +0000500
501 // Altivec does not contain unordered floating-point compare instructions
502 setCondCodeAction(ISD::SETUO, MVT::v4f32, Expand);
503 setCondCodeAction(ISD::SETUEQ, MVT::v4f32, Expand);
504 setCondCodeAction(ISD::SETUGT, MVT::v4f32, Expand);
505 setCondCodeAction(ISD::SETUGE, MVT::v4f32, Expand);
506 setCondCodeAction(ISD::SETULT, MVT::v4f32, Expand);
507 setCondCodeAction(ISD::SETULE, MVT::v4f32, Expand);
Nate Begeman425a9692005-11-29 08:17:20 +0000508 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000509
Hal Finkel8cc34742012-08-04 14:10:46 +0000510 if (Subtarget->has64BitSupport()) {
Hal Finkel19aa2b52012-04-01 20:08:17 +0000511 setOperationAction(ISD::PREFETCH, MVT::Other, Legal);
Hal Finkel8cc34742012-08-04 14:10:46 +0000512 setOperationAction(ISD::READCYCLECOUNTER, MVT::i64, Legal);
513 }
Hal Finkel19aa2b52012-04-01 20:08:17 +0000514
Eli Friedman4db5aca2011-08-29 18:23:02 +0000515 setOperationAction(ISD::ATOMIC_LOAD, MVT::i32, Expand);
516 setOperationAction(ISD::ATOMIC_STORE, MVT::i32, Expand);
Hal Finkelcd9ea512012-12-25 17:22:53 +0000517 setOperationAction(ISD::ATOMIC_LOAD, MVT::i64, Expand);
518 setOperationAction(ISD::ATOMIC_STORE, MVT::i64, Expand);
Eli Friedman4db5aca2011-08-29 18:23:02 +0000519
Duncan Sands03228082008-11-23 15:47:28 +0000520 setBooleanContents(ZeroOrOneBooleanContent);
Bill Schmidtfa799112013-04-23 18:49:44 +0000521 // Altivec instructions set fields to all zeros or all ones.
522 setBooleanVectorContents(ZeroOrNegativeOneBooleanContent);
Scott Michelfdc40a02009-02-17 22:15:04 +0000523
Evan Cheng769951f2012-07-02 22:39:56 +0000524 if (isPPC64) {
Chris Lattner10da9572006-10-18 01:20:43 +0000525 setStackPointerRegisterToSaveRestore(PPC::X1);
Jim Laskey2ad9f172007-02-22 14:56:36 +0000526 setExceptionPointerRegister(PPC::X3);
527 setExceptionSelectorRegister(PPC::X4);
528 } else {
Chris Lattner10da9572006-10-18 01:20:43 +0000529 setStackPointerRegisterToSaveRestore(PPC::R1);
Jim Laskey2ad9f172007-02-22 14:56:36 +0000530 setExceptionPointerRegister(PPC::R3);
531 setExceptionSelectorRegister(PPC::R4);
532 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000533
Chris Lattner8c13d0a2006-03-01 04:57:39 +0000534 // We have target-specific dag combine patterns for the following nodes:
535 setTargetDAGCombine(ISD::SINT_TO_FP);
Chris Lattner51269842006-03-01 05:50:56 +0000536 setTargetDAGCombine(ISD::STORE);
Chris Lattner90564f22006-04-18 17:59:36 +0000537 setTargetDAGCombine(ISD::BR_CC);
Chris Lattnerd9989382006-07-10 20:56:58 +0000538 setTargetDAGCombine(ISD::BSWAP);
Scott Michelfdc40a02009-02-17 22:15:04 +0000539
Hal Finkel827307b2013-04-03 04:01:11 +0000540 // Use reciprocal estimates.
541 if (TM.Options.UnsafeFPMath) {
542 setTargetDAGCombine(ISD::FDIV);
543 setTargetDAGCombine(ISD::FSQRT);
544 }
545
Dale Johannesenfabd32d2007-10-19 00:59:18 +0000546 // Darwin long double math library functions have $LDBL128 appended.
Evan Cheng769951f2012-07-02 22:39:56 +0000547 if (Subtarget->isDarwin()) {
Duncan Sands007f9842008-01-10 10:28:30 +0000548 setLibcallName(RTLIB::COS_PPCF128, "cosl$LDBL128");
Dale Johannesenfabd32d2007-10-19 00:59:18 +0000549 setLibcallName(RTLIB::POW_PPCF128, "powl$LDBL128");
550 setLibcallName(RTLIB::REM_PPCF128, "fmodl$LDBL128");
Duncan Sands007f9842008-01-10 10:28:30 +0000551 setLibcallName(RTLIB::SIN_PPCF128, "sinl$LDBL128");
552 setLibcallName(RTLIB::SQRT_PPCF128, "sqrtl$LDBL128");
Dale Johannesen7794f2a2008-09-04 00:47:13 +0000553 setLibcallName(RTLIB::LOG_PPCF128, "logl$LDBL128");
554 setLibcallName(RTLIB::LOG2_PPCF128, "log2l$LDBL128");
555 setLibcallName(RTLIB::LOG10_PPCF128, "log10l$LDBL128");
556 setLibcallName(RTLIB::EXP_PPCF128, "expl$LDBL128");
557 setLibcallName(RTLIB::EXP2_PPCF128, "exp2l$LDBL128");
Dale Johannesenfabd32d2007-10-19 00:59:18 +0000558 }
559
Hal Finkelc6129162011-10-17 18:53:03 +0000560 setMinFunctionAlignment(2);
561 if (PPCSubTarget.isDarwin())
562 setPrefFunctionAlignment(4);
Eli Friedmanfc5d3052011-05-06 20:34:06 +0000563
Evan Cheng769951f2012-07-02 22:39:56 +0000564 if (isPPC64 && Subtarget->isJITCodeModel())
565 // Temporary workaround for the inability of PPC64 JIT to handle jump
566 // tables.
567 setSupportJumpTables(false);
568
Eli Friedman26689ac2011-08-03 21:06:02 +0000569 setInsertFencesForAtomic(true);
570
Hal Finkel768c65f2011-11-22 16:21:04 +0000571 setSchedulingPreference(Sched::Hybrid);
572
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000573 computeRegisterProperties();
Hal Finkel621b77a2012-08-28 16:12:39 +0000574
575 // The Freescale cores does better with aggressive inlining of memcpy and
576 // friends. Gcc uses same threshold of 128 bytes (= 32 word stores).
577 if (Subtarget->getDarwinDirective() == PPC::DIR_E500mc ||
578 Subtarget->getDarwinDirective() == PPC::DIR_E5500) {
Jim Grosbach3450f802013-02-20 21:13:59 +0000579 MaxStoresPerMemset = 32;
580 MaxStoresPerMemsetOptSize = 16;
581 MaxStoresPerMemcpy = 32;
582 MaxStoresPerMemcpyOptSize = 8;
583 MaxStoresPerMemmove = 32;
584 MaxStoresPerMemmoveOptSize = 8;
Hal Finkel621b77a2012-08-28 16:12:39 +0000585
586 setPrefFunctionAlignment(4);
Hal Finkel621b77a2012-08-28 16:12:39 +0000587 }
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000588}
589
Dale Johannesen28d08fd2008-02-28 22:31:51 +0000590/// getByValTypeAlignment - Return the desired alignment for ByVal aggregate
591/// function arguments in the caller parameter area.
Chris Lattnerdb125cf2011-07-18 04:54:35 +0000592unsigned PPCTargetLowering::getByValTypeAlignment(Type *Ty) const {
Dan Gohmanf0757b02010-04-21 01:34:56 +0000593 const TargetMachine &TM = getTargetMachine();
Dale Johannesen28d08fd2008-02-28 22:31:51 +0000594 // Darwin passes everything on 4 byte boundary.
595 if (TM.getSubtarget<PPCSubtarget>().isDarwin())
596 return 4;
Roman Divacky466958c2012-04-02 15:49:30 +0000597
598 // 16byte and wider vectors are passed on 16byte boundary.
599 if (VectorType *VTy = dyn_cast<VectorType>(Ty))
600 if (VTy->getBitWidth() >= 128)
601 return 16;
602
603 // The rest is 8 on PPC64 and 4 on PPC32 boundary.
604 if (PPCSubTarget.isPPC64())
605 return 8;
606
Dale Johannesen28d08fd2008-02-28 22:31:51 +0000607 return 4;
608}
609
Chris Lattnerda6d20f2006-01-09 23:52:17 +0000610const char *PPCTargetLowering::getTargetNodeName(unsigned Opcode) const {
611 switch (Opcode) {
612 default: return 0;
Evan Cheng53301922008-07-12 02:23:19 +0000613 case PPCISD::FSEL: return "PPCISD::FSEL";
614 case PPCISD::FCFID: return "PPCISD::FCFID";
615 case PPCISD::FCTIDZ: return "PPCISD::FCTIDZ";
616 case PPCISD::FCTIWZ: return "PPCISD::FCTIWZ";
Hal Finkel827307b2013-04-03 04:01:11 +0000617 case PPCISD::FRE: return "PPCISD::FRE";
618 case PPCISD::FRSQRTE: return "PPCISD::FRSQRTE";
Evan Cheng53301922008-07-12 02:23:19 +0000619 case PPCISD::STFIWX: return "PPCISD::STFIWX";
620 case PPCISD::VMADDFP: return "PPCISD::VMADDFP";
621 case PPCISD::VNMSUBFP: return "PPCISD::VNMSUBFP";
622 case PPCISD::VPERM: return "PPCISD::VPERM";
623 case PPCISD::Hi: return "PPCISD::Hi";
624 case PPCISD::Lo: return "PPCISD::Lo";
Tilmann Scheller6b16eff2009-08-15 11:54:46 +0000625 case PPCISD::TOC_ENTRY: return "PPCISD::TOC_ENTRY";
Tilmann Scheller3a84dae2009-12-18 13:00:15 +0000626 case PPCISD::TOC_RESTORE: return "PPCISD::TOC_RESTORE";
627 case PPCISD::LOAD: return "PPCISD::LOAD";
628 case PPCISD::LOAD_TOC: return "PPCISD::LOAD_TOC";
Evan Cheng53301922008-07-12 02:23:19 +0000629 case PPCISD::DYNALLOC: return "PPCISD::DYNALLOC";
630 case PPCISD::GlobalBaseReg: return "PPCISD::GlobalBaseReg";
631 case PPCISD::SRL: return "PPCISD::SRL";
632 case PPCISD::SRA: return "PPCISD::SRA";
633 case PPCISD::SHL: return "PPCISD::SHL";
Ulrich Weigand86765fb2013-03-22 15:24:13 +0000634 case PPCISD::CALL: return "PPCISD::CALL";
635 case PPCISD::CALL_NOP: return "PPCISD::CALL_NOP";
Evan Cheng53301922008-07-12 02:23:19 +0000636 case PPCISD::MTCTR: return "PPCISD::MTCTR";
Ulrich Weigand86765fb2013-03-22 15:24:13 +0000637 case PPCISD::BCTRL: return "PPCISD::BCTRL";
Evan Cheng53301922008-07-12 02:23:19 +0000638 case PPCISD::RET_FLAG: return "PPCISD::RET_FLAG";
Hal Finkel7ee74a62013-03-21 21:37:52 +0000639 case PPCISD::EH_SJLJ_SETJMP: return "PPCISD::EH_SJLJ_SETJMP";
640 case PPCISD::EH_SJLJ_LONGJMP: return "PPCISD::EH_SJLJ_LONGJMP";
Evan Cheng53301922008-07-12 02:23:19 +0000641 case PPCISD::MFCR: return "PPCISD::MFCR";
642 case PPCISD::VCMP: return "PPCISD::VCMP";
643 case PPCISD::VCMPo: return "PPCISD::VCMPo";
644 case PPCISD::LBRX: return "PPCISD::LBRX";
645 case PPCISD::STBRX: return "PPCISD::STBRX";
Evan Cheng53301922008-07-12 02:23:19 +0000646 case PPCISD::LARX: return "PPCISD::LARX";
647 case PPCISD::STCX: return "PPCISD::STCX";
648 case PPCISD::COND_BRANCH: return "PPCISD::COND_BRANCH";
649 case PPCISD::MFFS: return "PPCISD::MFFS";
Evan Cheng53301922008-07-12 02:23:19 +0000650 case PPCISD::FADDRTZ: return "PPCISD::FADDRTZ";
Evan Cheng53301922008-07-12 02:23:19 +0000651 case PPCISD::TC_RETURN: return "PPCISD::TC_RETURN";
Hal Finkel82b38212012-08-28 02:10:27 +0000652 case PPCISD::CR6SET: return "PPCISD::CR6SET";
653 case PPCISD::CR6UNSET: return "PPCISD::CR6UNSET";
Bill Schmidt34a9d4b2012-11-27 17:35:46 +0000654 case PPCISD::ADDIS_TOC_HA: return "PPCISD::ADDIS_TOC_HA";
655 case PPCISD::LD_TOC_L: return "PPCISD::LD_TOC_L";
656 case PPCISD::ADDI_TOC_L: return "PPCISD::ADDI_TOC_L";
Bill Schmidtb453e162012-12-14 17:02:38 +0000657 case PPCISD::ADDIS_GOT_TPREL_HA: return "PPCISD::ADDIS_GOT_TPREL_HA";
658 case PPCISD::LD_GOT_TPREL_L: return "PPCISD::LD_GOT_TPREL_L";
Bill Schmidtd7802bf2012-12-04 16:18:08 +0000659 case PPCISD::ADD_TLS: return "PPCISD::ADD_TLS";
Bill Schmidt57ac1f42012-12-11 20:30:11 +0000660 case PPCISD::ADDIS_TLSGD_HA: return "PPCISD::ADDIS_TLSGD_HA";
661 case PPCISD::ADDI_TLSGD_L: return "PPCISD::ADDI_TLSGD_L";
662 case PPCISD::GET_TLS_ADDR: return "PPCISD::GET_TLS_ADDR";
Bill Schmidt349c2782012-12-12 19:29:35 +0000663 case PPCISD::ADDIS_TLSLD_HA: return "PPCISD::ADDIS_TLSLD_HA";
664 case PPCISD::ADDI_TLSLD_L: return "PPCISD::ADDI_TLSLD_L";
665 case PPCISD::GET_TLSLD_ADDR: return "PPCISD::GET_TLSLD_ADDR";
666 case PPCISD::ADDIS_DTPREL_HA: return "PPCISD::ADDIS_DTPREL_HA";
667 case PPCISD::ADDI_DTPREL_L: return "PPCISD::ADDI_DTPREL_L";
Bill Schmidtb34c79e2013-02-20 15:50:31 +0000668 case PPCISD::VADD_SPLAT: return "PPCISD::VADD_SPLAT";
Chris Lattnerda6d20f2006-01-09 23:52:17 +0000669 }
670}
671
Duncan Sands28b77e92011-09-06 19:07:46 +0000672EVT PPCTargetLowering::getSetCCResultType(EVT VT) const {
Adhemerval Zanella1c7d69b2012-10-08 18:59:53 +0000673 if (!VT.isVector())
674 return MVT::i32;
675 return VT.changeVectorElementTypeToInteger();
Scott Michel5b8f82e2008-03-10 15:42:14 +0000676}
677
Chris Lattner1a635d62006-04-14 06:01:58 +0000678//===----------------------------------------------------------------------===//
679// Node matching predicates, for use by the tblgen matching code.
680//===----------------------------------------------------------------------===//
681
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000682/// isFloatingPointZero - Return true if this is 0.0 or -0.0.
Dan Gohman475871a2008-07-27 21:46:04 +0000683static bool isFloatingPointZero(SDValue Op) {
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000684 if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(Op))
Dale Johanneseneaf08942007-08-31 04:03:46 +0000685 return CFP->getValueAPF().isZero();
Gabor Greifba36cb52008-08-28 21:40:38 +0000686 else if (ISD::isEXTLoad(Op.getNode()) || ISD::isNON_EXTLoad(Op.getNode())) {
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000687 // Maybe this has already been legalized into the constant pool?
688 if (ConstantPoolSDNode *CP = dyn_cast<ConstantPoolSDNode>(Op.getOperand(1)))
Dan Gohman46510a72010-04-15 01:51:59 +0000689 if (const ConstantFP *CFP = dyn_cast<ConstantFP>(CP->getConstVal()))
Dale Johanneseneaf08942007-08-31 04:03:46 +0000690 return CFP->getValueAPF().isZero();
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000691 }
692 return false;
693}
694
Chris Lattnerddb739e2006-04-06 17:23:16 +0000695/// isConstantOrUndef - Op is either an undef node or a ConstantSDNode. Return
696/// true if Op is undef or if it matches the specified value.
Nate Begeman9008ca62009-04-27 18:41:29 +0000697static bool isConstantOrUndef(int Op, int Val) {
698 return Op < 0 || Op == Val;
Chris Lattnerddb739e2006-04-06 17:23:16 +0000699}
700
701/// isVPKUHUMShuffleMask - Return true if this is the shuffle mask for a
702/// VPKUHUM instruction.
Nate Begeman9008ca62009-04-27 18:41:29 +0000703bool PPC::isVPKUHUMShuffleMask(ShuffleVectorSDNode *N, bool isUnary) {
Chris Lattnerf24380e2006-04-06 22:28:36 +0000704 if (!isUnary) {
705 for (unsigned i = 0; i != 16; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +0000706 if (!isConstantOrUndef(N->getMaskElt(i), i*2+1))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000707 return false;
708 } else {
709 for (unsigned i = 0; i != 8; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +0000710 if (!isConstantOrUndef(N->getMaskElt(i), i*2+1) ||
711 !isConstantOrUndef(N->getMaskElt(i+8), i*2+1))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000712 return false;
713 }
Chris Lattnerd0608e12006-04-06 18:26:28 +0000714 return true;
Chris Lattnerddb739e2006-04-06 17:23:16 +0000715}
716
717/// isVPKUWUMShuffleMask - Return true if this is the shuffle mask for a
718/// VPKUWUM instruction.
Nate Begeman9008ca62009-04-27 18:41:29 +0000719bool PPC::isVPKUWUMShuffleMask(ShuffleVectorSDNode *N, bool isUnary) {
Chris Lattnerf24380e2006-04-06 22:28:36 +0000720 if (!isUnary) {
721 for (unsigned i = 0; i != 16; i += 2)
Nate Begeman9008ca62009-04-27 18:41:29 +0000722 if (!isConstantOrUndef(N->getMaskElt(i ), i*2+2) ||
723 !isConstantOrUndef(N->getMaskElt(i+1), i*2+3))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000724 return false;
725 } else {
726 for (unsigned i = 0; i != 8; i += 2)
Nate Begeman9008ca62009-04-27 18:41:29 +0000727 if (!isConstantOrUndef(N->getMaskElt(i ), i*2+2) ||
728 !isConstantOrUndef(N->getMaskElt(i+1), i*2+3) ||
729 !isConstantOrUndef(N->getMaskElt(i+8), i*2+2) ||
730 !isConstantOrUndef(N->getMaskElt(i+9), i*2+3))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000731 return false;
732 }
Chris Lattnerd0608e12006-04-06 18:26:28 +0000733 return true;
Chris Lattnerddb739e2006-04-06 17:23:16 +0000734}
735
Chris Lattnercaad1632006-04-06 22:02:42 +0000736/// isVMerge - Common function, used to match vmrg* shuffles.
737///
Nate Begeman9008ca62009-04-27 18:41:29 +0000738static bool isVMerge(ShuffleVectorSDNode *N, unsigned UnitSize,
Chris Lattnercaad1632006-04-06 22:02:42 +0000739 unsigned LHSStart, unsigned RHSStart) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000740 assert(N->getValueType(0) == MVT::v16i8 &&
Nate Begeman9008ca62009-04-27 18:41:29 +0000741 "PPC only supports shuffles by bytes!");
Chris Lattner116cc482006-04-06 21:11:54 +0000742 assert((UnitSize == 1 || UnitSize == 2 || UnitSize == 4) &&
743 "Unsupported merge size!");
Scott Michelfdc40a02009-02-17 22:15:04 +0000744
Chris Lattner116cc482006-04-06 21:11:54 +0000745 for (unsigned i = 0; i != 8/UnitSize; ++i) // Step over units
746 for (unsigned j = 0; j != UnitSize; ++j) { // Step over bytes within unit
Nate Begeman9008ca62009-04-27 18:41:29 +0000747 if (!isConstantOrUndef(N->getMaskElt(i*UnitSize*2+j),
Chris Lattnercaad1632006-04-06 22:02:42 +0000748 LHSStart+j+i*UnitSize) ||
Nate Begeman9008ca62009-04-27 18:41:29 +0000749 !isConstantOrUndef(N->getMaskElt(i*UnitSize*2+UnitSize+j),
Chris Lattnercaad1632006-04-06 22:02:42 +0000750 RHSStart+j+i*UnitSize))
Chris Lattner116cc482006-04-06 21:11:54 +0000751 return false;
752 }
Nate Begeman9008ca62009-04-27 18:41:29 +0000753 return true;
Chris Lattnercaad1632006-04-06 22:02:42 +0000754}
755
756/// isVMRGLShuffleMask - Return true if this is a shuffle mask suitable for
757/// a VRGL* instruction with the specified unit size (1,2 or 4 bytes).
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000758bool PPC::isVMRGLShuffleMask(ShuffleVectorSDNode *N, unsigned UnitSize,
Nate Begeman9008ca62009-04-27 18:41:29 +0000759 bool isUnary) {
Chris Lattnercaad1632006-04-06 22:02:42 +0000760 if (!isUnary)
761 return isVMerge(N, UnitSize, 8, 24);
762 return isVMerge(N, UnitSize, 8, 8);
Chris Lattner116cc482006-04-06 21:11:54 +0000763}
764
765/// isVMRGHShuffleMask - Return true if this is a shuffle mask suitable for
766/// a VRGH* instruction with the specified unit size (1,2 or 4 bytes).
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000767bool PPC::isVMRGHShuffleMask(ShuffleVectorSDNode *N, unsigned UnitSize,
Nate Begeman9008ca62009-04-27 18:41:29 +0000768 bool isUnary) {
Chris Lattnercaad1632006-04-06 22:02:42 +0000769 if (!isUnary)
770 return isVMerge(N, UnitSize, 0, 16);
771 return isVMerge(N, UnitSize, 0, 0);
Chris Lattner116cc482006-04-06 21:11:54 +0000772}
773
774
Chris Lattnerd0608e12006-04-06 18:26:28 +0000775/// isVSLDOIShuffleMask - If this is a vsldoi shuffle mask, return the shift
776/// amount, otherwise return -1.
Chris Lattnerf24380e2006-04-06 22:28:36 +0000777int PPC::isVSLDOIShuffleMask(SDNode *N, bool isUnary) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000778 assert(N->getValueType(0) == MVT::v16i8 &&
Nate Begeman9008ca62009-04-27 18:41:29 +0000779 "PPC only supports shuffles by bytes!");
780
781 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000782
Chris Lattnerd0608e12006-04-06 18:26:28 +0000783 // Find the first non-undef value in the shuffle mask.
784 unsigned i;
Nate Begeman9008ca62009-04-27 18:41:29 +0000785 for (i = 0; i != 16 && SVOp->getMaskElt(i) < 0; ++i)
Chris Lattnerd0608e12006-04-06 18:26:28 +0000786 /*search*/;
Scott Michelfdc40a02009-02-17 22:15:04 +0000787
Chris Lattnerd0608e12006-04-06 18:26:28 +0000788 if (i == 16) return -1; // all undef.
Scott Michelfdc40a02009-02-17 22:15:04 +0000789
Nate Begeman9008ca62009-04-27 18:41:29 +0000790 // Otherwise, check to see if the rest of the elements are consecutively
Chris Lattnerd0608e12006-04-06 18:26:28 +0000791 // numbered from this value.
Nate Begeman9008ca62009-04-27 18:41:29 +0000792 unsigned ShiftAmt = SVOp->getMaskElt(i);
Chris Lattnerd0608e12006-04-06 18:26:28 +0000793 if (ShiftAmt < i) return -1;
794 ShiftAmt -= i;
Chris Lattnerddb739e2006-04-06 17:23:16 +0000795
Chris Lattnerf24380e2006-04-06 22:28:36 +0000796 if (!isUnary) {
Nate Begeman9008ca62009-04-27 18:41:29 +0000797 // Check the rest of the elements to see if they are consecutive.
Chris Lattnerf24380e2006-04-06 22:28:36 +0000798 for (++i; i != 16; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +0000799 if (!isConstantOrUndef(SVOp->getMaskElt(i), ShiftAmt+i))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000800 return -1;
801 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +0000802 // Check the rest of the elements to see if they are consecutive.
Chris Lattnerf24380e2006-04-06 22:28:36 +0000803 for (++i; i != 16; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +0000804 if (!isConstantOrUndef(SVOp->getMaskElt(i), (ShiftAmt+i) & 15))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000805 return -1;
806 }
Chris Lattnerd0608e12006-04-06 18:26:28 +0000807 return ShiftAmt;
808}
Chris Lattneref819f82006-03-20 06:33:01 +0000809
810/// isSplatShuffleMask - Return true if the specified VECTOR_SHUFFLE operand
811/// specifies a splat of a single element that is suitable for input to
812/// VSPLTB/VSPLTH/VSPLTW.
Nate Begeman9008ca62009-04-27 18:41:29 +0000813bool PPC::isSplatShuffleMask(ShuffleVectorSDNode *N, unsigned EltSize) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000814 assert(N->getValueType(0) == MVT::v16i8 &&
Chris Lattner7ff7e672006-04-04 17:25:31 +0000815 (EltSize == 1 || EltSize == 2 || EltSize == 4));
Scott Michelfdc40a02009-02-17 22:15:04 +0000816
Chris Lattner88a99ef2006-03-20 06:37:44 +0000817 // This is a splat operation if each element of the permute is the same, and
818 // if the value doesn't reference the second vector.
Nate Begeman9008ca62009-04-27 18:41:29 +0000819 unsigned ElementBase = N->getMaskElt(0);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000820
Nate Begeman9008ca62009-04-27 18:41:29 +0000821 // FIXME: Handle UNDEF elements too!
822 if (ElementBase >= 16)
Chris Lattner7ff7e672006-04-04 17:25:31 +0000823 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +0000824
Nate Begeman9008ca62009-04-27 18:41:29 +0000825 // Check that the indices are consecutive, in the case of a multi-byte element
826 // splatted with a v16i8 mask.
827 for (unsigned i = 1; i != EltSize; ++i)
828 if (N->getMaskElt(i) < 0 || N->getMaskElt(i) != (int)(i+ElementBase))
Chris Lattner7ff7e672006-04-04 17:25:31 +0000829 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +0000830
Chris Lattner7ff7e672006-04-04 17:25:31 +0000831 for (unsigned i = EltSize, e = 16; i != e; i += EltSize) {
Nate Begeman9008ca62009-04-27 18:41:29 +0000832 if (N->getMaskElt(i) < 0) continue;
Chris Lattner7ff7e672006-04-04 17:25:31 +0000833 for (unsigned j = 0; j != EltSize; ++j)
Nate Begeman9008ca62009-04-27 18:41:29 +0000834 if (N->getMaskElt(i+j) != N->getMaskElt(j))
Chris Lattner7ff7e672006-04-04 17:25:31 +0000835 return false;
Chris Lattner88a99ef2006-03-20 06:37:44 +0000836 }
Chris Lattner7ff7e672006-04-04 17:25:31 +0000837 return true;
Chris Lattneref819f82006-03-20 06:33:01 +0000838}
839
Evan Cheng66ffe6b2007-07-30 07:51:22 +0000840/// isAllNegativeZeroVector - Returns true if all elements of build_vector
841/// are -0.0.
842bool PPC::isAllNegativeZeroVector(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +0000843 BuildVectorSDNode *BV = cast<BuildVectorSDNode>(N);
844
845 APInt APVal, APUndef;
846 unsigned BitSize;
847 bool HasAnyUndefs;
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000848
Dale Johannesen1e608812009-11-13 01:45:18 +0000849 if (BV->isConstantSplat(APVal, APUndef, BitSize, HasAnyUndefs, 32, true))
Nate Begeman9008ca62009-04-27 18:41:29 +0000850 if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
Dale Johanneseneaf08942007-08-31 04:03:46 +0000851 return CFP->getValueAPF().isNegZero();
Nate Begeman9008ca62009-04-27 18:41:29 +0000852
Evan Cheng66ffe6b2007-07-30 07:51:22 +0000853 return false;
854}
855
Chris Lattneref819f82006-03-20 06:33:01 +0000856/// getVSPLTImmediate - Return the appropriate VSPLT* immediate to splat the
857/// specified isSplatShuffleMask VECTOR_SHUFFLE mask.
Chris Lattner7ff7e672006-04-04 17:25:31 +0000858unsigned PPC::getVSPLTImmediate(SDNode *N, unsigned EltSize) {
Nate Begeman9008ca62009-04-27 18:41:29 +0000859 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
860 assert(isSplatShuffleMask(SVOp, EltSize));
861 return SVOp->getMaskElt(0) / EltSize;
Chris Lattneref819f82006-03-20 06:33:01 +0000862}
863
Chris Lattnere87192a2006-04-12 17:37:20 +0000864/// get_VSPLTI_elt - If this is a build_vector of constants which can be formed
Chris Lattner140a58f2006-04-08 06:46:53 +0000865/// by using a vspltis[bhw] instruction of the specified element size, return
866/// the constant being splatted. The ByteSize field indicates the number of
867/// bytes of each element [124] -> [bhw].
Dan Gohman475871a2008-07-27 21:46:04 +0000868SDValue PPC::get_VSPLTI_elt(SDNode *N, unsigned ByteSize, SelectionDAG &DAG) {
869 SDValue OpVal(0, 0);
Chris Lattner79d9a882006-04-08 07:14:26 +0000870
871 // If ByteSize of the splat is bigger than the element size of the
872 // build_vector, then we have a case where we are checking for a splat where
873 // multiple elements of the buildvector are folded together into a single
874 // logical element of the splat (e.g. "vsplish 1" to splat {0,1}*8).
875 unsigned EltSize = 16/N->getNumOperands();
876 if (EltSize < ByteSize) {
877 unsigned Multiple = ByteSize/EltSize; // Number of BV entries per spltval.
Dan Gohman475871a2008-07-27 21:46:04 +0000878 SDValue UniquedVals[4];
Chris Lattner79d9a882006-04-08 07:14:26 +0000879 assert(Multiple > 1 && Multiple <= 4 && "How can this happen?");
Scott Michelfdc40a02009-02-17 22:15:04 +0000880
Chris Lattner79d9a882006-04-08 07:14:26 +0000881 // See if all of the elements in the buildvector agree across.
882 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) {
883 if (N->getOperand(i).getOpcode() == ISD::UNDEF) continue;
884 // If the element isn't a constant, bail fully out.
Dan Gohman475871a2008-07-27 21:46:04 +0000885 if (!isa<ConstantSDNode>(N->getOperand(i))) return SDValue();
Chris Lattner79d9a882006-04-08 07:14:26 +0000886
Scott Michelfdc40a02009-02-17 22:15:04 +0000887
Gabor Greifba36cb52008-08-28 21:40:38 +0000888 if (UniquedVals[i&(Multiple-1)].getNode() == 0)
Chris Lattner79d9a882006-04-08 07:14:26 +0000889 UniquedVals[i&(Multiple-1)] = N->getOperand(i);
890 else if (UniquedVals[i&(Multiple-1)] != N->getOperand(i))
Dan Gohman475871a2008-07-27 21:46:04 +0000891 return SDValue(); // no match.
Chris Lattner79d9a882006-04-08 07:14:26 +0000892 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000893
Chris Lattner79d9a882006-04-08 07:14:26 +0000894 // Okay, if we reached this point, UniquedVals[0..Multiple-1] contains
895 // either constant or undef values that are identical for each chunk. See
896 // if these chunks can form into a larger vspltis*.
Scott Michelfdc40a02009-02-17 22:15:04 +0000897
Chris Lattner79d9a882006-04-08 07:14:26 +0000898 // Check to see if all of the leading entries are either 0 or -1. If
899 // neither, then this won't fit into the immediate field.
900 bool LeadingZero = true;
901 bool LeadingOnes = true;
902 for (unsigned i = 0; i != Multiple-1; ++i) {
Gabor Greifba36cb52008-08-28 21:40:38 +0000903 if (UniquedVals[i].getNode() == 0) continue; // Must have been undefs.
Scott Michelfdc40a02009-02-17 22:15:04 +0000904
Chris Lattner79d9a882006-04-08 07:14:26 +0000905 LeadingZero &= cast<ConstantSDNode>(UniquedVals[i])->isNullValue();
906 LeadingOnes &= cast<ConstantSDNode>(UniquedVals[i])->isAllOnesValue();
907 }
908 // Finally, check the least significant entry.
909 if (LeadingZero) {
Gabor Greifba36cb52008-08-28 21:40:38 +0000910 if (UniquedVals[Multiple-1].getNode() == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +0000911 return DAG.getTargetConstant(0, MVT::i32); // 0,0,0,undef
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000912 int Val = cast<ConstantSDNode>(UniquedVals[Multiple-1])->getZExtValue();
Chris Lattner79d9a882006-04-08 07:14:26 +0000913 if (Val < 16)
Owen Anderson825b72b2009-08-11 20:47:22 +0000914 return DAG.getTargetConstant(Val, MVT::i32); // 0,0,0,4 -> vspltisw(4)
Chris Lattner79d9a882006-04-08 07:14:26 +0000915 }
916 if (LeadingOnes) {
Gabor Greifba36cb52008-08-28 21:40:38 +0000917 if (UniquedVals[Multiple-1].getNode() == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +0000918 return DAG.getTargetConstant(~0U, MVT::i32); // -1,-1,-1,undef
Dan Gohman7810bfe2008-09-26 21:54:37 +0000919 int Val =cast<ConstantSDNode>(UniquedVals[Multiple-1])->getSExtValue();
Chris Lattner79d9a882006-04-08 07:14:26 +0000920 if (Val >= -16) // -1,-1,-1,-2 -> vspltisw(-2)
Owen Anderson825b72b2009-08-11 20:47:22 +0000921 return DAG.getTargetConstant(Val, MVT::i32);
Chris Lattner79d9a882006-04-08 07:14:26 +0000922 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000923
Dan Gohman475871a2008-07-27 21:46:04 +0000924 return SDValue();
Chris Lattner79d9a882006-04-08 07:14:26 +0000925 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000926
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000927 // Check to see if this buildvec has a single non-undef value in its elements.
928 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) {
929 if (N->getOperand(i).getOpcode() == ISD::UNDEF) continue;
Gabor Greifba36cb52008-08-28 21:40:38 +0000930 if (OpVal.getNode() == 0)
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000931 OpVal = N->getOperand(i);
932 else if (OpVal != N->getOperand(i))
Dan Gohman475871a2008-07-27 21:46:04 +0000933 return SDValue();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000934 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000935
Gabor Greifba36cb52008-08-28 21:40:38 +0000936 if (OpVal.getNode() == 0) return SDValue(); // All UNDEF: use implicit def.
Scott Michelfdc40a02009-02-17 22:15:04 +0000937
Eli Friedman1a8229b2009-05-24 02:03:36 +0000938 unsigned ValSizeInBytes = EltSize;
Nate Begeman98e70cc2006-03-28 04:15:58 +0000939 uint64_t Value = 0;
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000940 if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(OpVal)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000941 Value = CN->getZExtValue();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000942 } else if (ConstantFPSDNode *CN = dyn_cast<ConstantFPSDNode>(OpVal)) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000943 assert(CN->getValueType(0) == MVT::f32 && "Only one legal FP vector type!");
Dale Johanneseneaf08942007-08-31 04:03:46 +0000944 Value = FloatToBits(CN->getValueAPF().convertToFloat());
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000945 }
946
947 // If the splat value is larger than the element value, then we can never do
948 // this splat. The only case that we could fit the replicated bits into our
949 // immediate field for would be zero, and we prefer to use vxor for it.
Dan Gohman475871a2008-07-27 21:46:04 +0000950 if (ValSizeInBytes < ByteSize) return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +0000951
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000952 // If the element value is larger than the splat value, cut it in half and
953 // check to see if the two halves are equal. Continue doing this until we
954 // get to ByteSize. This allows us to handle 0x01010101 as 0x01.
955 while (ValSizeInBytes > ByteSize) {
956 ValSizeInBytes >>= 1;
Scott Michelfdc40a02009-02-17 22:15:04 +0000957
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000958 // If the top half equals the bottom half, we're still ok.
Chris Lattner9b42bdd2006-04-05 17:39:25 +0000959 if (((Value >> (ValSizeInBytes*8)) & ((1 << (8*ValSizeInBytes))-1)) !=
960 (Value & ((1 << (8*ValSizeInBytes))-1)))
Dan Gohman475871a2008-07-27 21:46:04 +0000961 return SDValue();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000962 }
963
964 // Properly sign extend the value.
Richard Smith1144af32012-08-24 23:29:28 +0000965 int MaskVal = SignExtend32(Value, ByteSize * 8);
Scott Michelfdc40a02009-02-17 22:15:04 +0000966
Evan Cheng5b6a01b2006-03-26 09:52:32 +0000967 // If this is zero, don't match, zero matches ISD::isBuildVectorAllZeros.
Dan Gohman475871a2008-07-27 21:46:04 +0000968 if (MaskVal == 0) return SDValue();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000969
Chris Lattner140a58f2006-04-08 06:46:53 +0000970 // Finally, if this value fits in a 5 bit sext field, return it
Richard Smith1144af32012-08-24 23:29:28 +0000971 if (SignExtend32<5>(MaskVal) == MaskVal)
Owen Anderson825b72b2009-08-11 20:47:22 +0000972 return DAG.getTargetConstant(MaskVal, MVT::i32);
Dan Gohman475871a2008-07-27 21:46:04 +0000973 return SDValue();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000974}
975
Chris Lattner1a635d62006-04-14 06:01:58 +0000976//===----------------------------------------------------------------------===//
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000977// Addressing Mode Selection
978//===----------------------------------------------------------------------===//
979
980/// isIntS16Immediate - This method tests to see if the node is either a 32-bit
981/// or 64-bit immediate, and if the value can be accurately represented as a
982/// sign extension from a 16-bit value. If so, this returns true and the
983/// immediate.
984static bool isIntS16Immediate(SDNode *N, short &Imm) {
985 if (N->getOpcode() != ISD::Constant)
986 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +0000987
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000988 Imm = (short)cast<ConstantSDNode>(N)->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +0000989 if (N->getValueType(0) == MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000990 return Imm == (int32_t)cast<ConstantSDNode>(N)->getZExtValue();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000991 else
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000992 return Imm == (int64_t)cast<ConstantSDNode>(N)->getZExtValue();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000993}
Dan Gohman475871a2008-07-27 21:46:04 +0000994static bool isIntS16Immediate(SDValue Op, short &Imm) {
Gabor Greifba36cb52008-08-28 21:40:38 +0000995 return isIntS16Immediate(Op.getNode(), Imm);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000996}
997
998
999/// SelectAddressRegReg - Given the specified addressed, check to see if it
1000/// can be represented as an indexed [r+r] operation. Returns false if it
1001/// can be more efficiently represented with [r+imm].
Dan Gohman475871a2008-07-27 21:46:04 +00001002bool PPCTargetLowering::SelectAddressRegReg(SDValue N, SDValue &Base,
1003 SDValue &Index,
Dan Gohman73e09142009-01-15 16:29:45 +00001004 SelectionDAG &DAG) const {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001005 short imm = 0;
1006 if (N.getOpcode() == ISD::ADD) {
1007 if (isIntS16Immediate(N.getOperand(1), imm))
1008 return false; // r+i
1009 if (N.getOperand(1).getOpcode() == PPCISD::Lo)
1010 return false; // r+i
Scott Michelfdc40a02009-02-17 22:15:04 +00001011
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001012 Base = N.getOperand(0);
1013 Index = N.getOperand(1);
1014 return true;
1015 } else if (N.getOpcode() == ISD::OR) {
1016 if (isIntS16Immediate(N.getOperand(1), imm))
1017 return false; // r+i can fold it if we can.
Scott Michelfdc40a02009-02-17 22:15:04 +00001018
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001019 // If this is an or of disjoint bitfields, we can codegen this as an add
1020 // (for better address arithmetic) if the LHS and RHS of the OR are provably
1021 // disjoint.
Dan Gohmanb3564aa2008-02-27 01:23:58 +00001022 APInt LHSKnownZero, LHSKnownOne;
1023 APInt RHSKnownZero, RHSKnownOne;
1024 DAG.ComputeMaskedBits(N.getOperand(0),
Dan Gohmanb3564aa2008-02-27 01:23:58 +00001025 LHSKnownZero, LHSKnownOne);
Scott Michelfdc40a02009-02-17 22:15:04 +00001026
Dan Gohmanb3564aa2008-02-27 01:23:58 +00001027 if (LHSKnownZero.getBoolValue()) {
1028 DAG.ComputeMaskedBits(N.getOperand(1),
Dan Gohmanb3564aa2008-02-27 01:23:58 +00001029 RHSKnownZero, RHSKnownOne);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001030 // If all of the bits are known zero on the LHS or RHS, the add won't
1031 // carry.
Dan Gohmanec59b952008-02-27 21:12:32 +00001032 if (~(LHSKnownZero | RHSKnownZero) == 0) {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001033 Base = N.getOperand(0);
1034 Index = N.getOperand(1);
1035 return true;
1036 }
1037 }
1038 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001039
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001040 return false;
1041}
1042
1043/// Returns true if the address N can be represented by a base register plus
1044/// a signed 16-bit displacement [r+imm], and if it is not better
1045/// represented as reg+reg.
Dan Gohman475871a2008-07-27 21:46:04 +00001046bool PPCTargetLowering::SelectAddressRegImm(SDValue N, SDValue &Disp,
Dan Gohman73e09142009-01-15 16:29:45 +00001047 SDValue &Base,
1048 SelectionDAG &DAG) const {
Dale Johannesenf5f5dce2009-02-06 19:16:40 +00001049 // FIXME dl should come from parent load or store, not from address
1050 DebugLoc dl = N.getDebugLoc();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001051 // If this can be more profitably realized as r+r, fail.
1052 if (SelectAddressRegReg(N, Disp, Base, DAG))
1053 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00001054
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001055 if (N.getOpcode() == ISD::ADD) {
1056 short imm = 0;
1057 if (isIntS16Immediate(N.getOperand(1), imm)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001058 Disp = DAG.getTargetConstant((int)imm & 0xFFFF, MVT::i32);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001059 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N.getOperand(0))) {
1060 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
1061 } else {
1062 Base = N.getOperand(0);
1063 }
1064 return true; // [r+i]
1065 } else if (N.getOperand(1).getOpcode() == PPCISD::Lo) {
1066 // Match LOAD (ADD (X, Lo(G))).
Gabor Greif413ca0d2012-04-20 11:41:38 +00001067 assert(!cast<ConstantSDNode>(N.getOperand(1).getOperand(1))->getZExtValue()
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001068 && "Cannot handle constant offsets yet!");
1069 Disp = N.getOperand(1).getOperand(0); // The global address.
1070 assert(Disp.getOpcode() == ISD::TargetGlobalAddress ||
Roman Divackyfd42ed62012-06-04 17:36:38 +00001071 Disp.getOpcode() == ISD::TargetGlobalTLSAddress ||
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001072 Disp.getOpcode() == ISD::TargetConstantPool ||
1073 Disp.getOpcode() == ISD::TargetJumpTable);
1074 Base = N.getOperand(0);
1075 return true; // [&g+r]
1076 }
1077 } else if (N.getOpcode() == ISD::OR) {
1078 short imm = 0;
1079 if (isIntS16Immediate(N.getOperand(1), imm)) {
1080 // If this is an or of disjoint bitfields, we can codegen this as an add
1081 // (for better address arithmetic) if the LHS and RHS of the OR are
1082 // provably disjoint.
Dan Gohmanb3564aa2008-02-27 01:23:58 +00001083 APInt LHSKnownZero, LHSKnownOne;
Rafael Espindola26c8dcc2012-04-04 12:51:34 +00001084 DAG.ComputeMaskedBits(N.getOperand(0), LHSKnownZero, LHSKnownOne);
Bill Wendling3e98c302008-03-24 23:16:37 +00001085
Dan Gohmanb3564aa2008-02-27 01:23:58 +00001086 if ((LHSKnownZero.getZExtValue()|~(uint64_t)imm) == ~0ULL) {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001087 // If all of the bits are known zero on the LHS or RHS, the add won't
1088 // carry.
1089 Base = N.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00001090 Disp = DAG.getTargetConstant((int)imm & 0xFFFF, MVT::i32);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001091 return true;
1092 }
1093 }
1094 } else if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(N)) {
1095 // Loading from a constant address.
Scott Michelfdc40a02009-02-17 22:15:04 +00001096
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001097 // If this address fits entirely in a 16-bit sext immediate field, codegen
1098 // this as "d, 0"
1099 short Imm;
1100 if (isIntS16Immediate(CN, Imm)) {
1101 Disp = DAG.getTargetConstant(Imm, CN->getValueType(0));
Hal Finkel76973702013-03-21 23:45:03 +00001102 Base = DAG.getRegister(PPCSubTarget.isPPC64() ? PPC::ZERO8 : PPC::ZERO,
1103 CN->getValueType(0));
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001104 return true;
1105 }
Chris Lattnerbc681d62007-02-17 06:44:03 +00001106
1107 // Handle 32-bit sext immediates with LIS + addr mode.
Owen Anderson825b72b2009-08-11 20:47:22 +00001108 if (CN->getValueType(0) == MVT::i32 ||
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001109 (int64_t)CN->getZExtValue() == (int)CN->getZExtValue()) {
1110 int Addr = (int)CN->getZExtValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00001111
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001112 // Otherwise, break this down into an LIS + disp.
Owen Anderson825b72b2009-08-11 20:47:22 +00001113 Disp = DAG.getTargetConstant((short)Addr, MVT::i32);
Scott Michelfdc40a02009-02-17 22:15:04 +00001114
Owen Anderson825b72b2009-08-11 20:47:22 +00001115 Base = DAG.getTargetConstant((Addr - (signed short)Addr) >> 16, MVT::i32);
1116 unsigned Opc = CN->getValueType(0) == MVT::i32 ? PPC::LIS : PPC::LIS8;
Dan Gohman602b0c82009-09-25 18:54:59 +00001117 Base = SDValue(DAG.getMachineNode(Opc, dl, CN->getValueType(0), Base), 0);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001118 return true;
1119 }
1120 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001121
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001122 Disp = DAG.getTargetConstant(0, getPointerTy());
1123 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N))
1124 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
1125 else
1126 Base = N;
1127 return true; // [r+0]
1128}
1129
1130/// SelectAddressRegRegOnly - Given the specified addressed, force it to be
1131/// represented as an indexed [r+r] operation.
Dan Gohman475871a2008-07-27 21:46:04 +00001132bool PPCTargetLowering::SelectAddressRegRegOnly(SDValue N, SDValue &Base,
1133 SDValue &Index,
Dan Gohman73e09142009-01-15 16:29:45 +00001134 SelectionDAG &DAG) const {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001135 // Check to see if we can easily represent this as an [r+r] address. This
1136 // will fail if it thinks that the address is more profitably represented as
1137 // reg+imm, e.g. where imm = 0.
1138 if (SelectAddressRegReg(N, Base, Index, DAG))
1139 return true;
Scott Michelfdc40a02009-02-17 22:15:04 +00001140
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001141 // If the operand is an addition, always emit this as [r+r], since this is
1142 // better (for code size, and execution, as the memop does the add for free)
1143 // than emitting an explicit add.
1144 if (N.getOpcode() == ISD::ADD) {
1145 Base = N.getOperand(0);
1146 Index = N.getOperand(1);
1147 return true;
1148 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001149
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001150 // Otherwise, do it the hard way, using R0 as the base register.
Hal Finkel76973702013-03-21 23:45:03 +00001151 Base = DAG.getRegister(PPCSubTarget.isPPC64() ? PPC::ZERO8 : PPC::ZERO,
1152 N.getValueType());
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001153 Index = N;
1154 return true;
1155}
1156
1157/// SelectAddressRegImmShift - Returns true if the address N can be
1158/// represented by a base register plus a signed 14-bit displacement
1159/// [r+imm*4]. Suitable for use by STD and friends.
Dan Gohman475871a2008-07-27 21:46:04 +00001160bool PPCTargetLowering::SelectAddressRegImmShift(SDValue N, SDValue &Disp,
1161 SDValue &Base,
Dan Gohman73e09142009-01-15 16:29:45 +00001162 SelectionDAG &DAG) const {
Dale Johannesenf5f5dce2009-02-06 19:16:40 +00001163 // FIXME dl should come from the parent load or store, not the address
1164 DebugLoc dl = N.getDebugLoc();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001165 // If this can be more profitably realized as r+r, fail.
1166 if (SelectAddressRegReg(N, Disp, Base, DAG))
1167 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00001168
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001169 if (N.getOpcode() == ISD::ADD) {
1170 short imm = 0;
1171 if (isIntS16Immediate(N.getOperand(1), imm) && (imm & 3) == 0) {
Gabor Greifc77d6782012-04-20 08:58:49 +00001172 Disp = DAG.getTargetConstant(((int)imm & 0xFFFF) >> 2, MVT::i32);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001173 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N.getOperand(0))) {
1174 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
1175 } else {
1176 Base = N.getOperand(0);
1177 }
1178 return true; // [r+i]
1179 } else if (N.getOperand(1).getOpcode() == PPCISD::Lo) {
1180 // Match LOAD (ADD (X, Lo(G))).
Gabor Greif413ca0d2012-04-20 11:41:38 +00001181 assert(!cast<ConstantSDNode>(N.getOperand(1).getOperand(1))->getZExtValue()
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001182 && "Cannot handle constant offsets yet!");
1183 Disp = N.getOperand(1).getOperand(0); // The global address.
1184 assert(Disp.getOpcode() == ISD::TargetGlobalAddress ||
1185 Disp.getOpcode() == ISD::TargetConstantPool ||
1186 Disp.getOpcode() == ISD::TargetJumpTable);
1187 Base = N.getOperand(0);
1188 return true; // [&g+r]
1189 }
1190 } else if (N.getOpcode() == ISD::OR) {
1191 short imm = 0;
1192 if (isIntS16Immediate(N.getOperand(1), imm) && (imm & 3) == 0) {
1193 // If this is an or of disjoint bitfields, we can codegen this as an add
1194 // (for better address arithmetic) if the LHS and RHS of the OR are
1195 // provably disjoint.
Dan Gohmanb3564aa2008-02-27 01:23:58 +00001196 APInt LHSKnownZero, LHSKnownOne;
Rafael Espindola26c8dcc2012-04-04 12:51:34 +00001197 DAG.ComputeMaskedBits(N.getOperand(0), LHSKnownZero, LHSKnownOne);
Dan Gohmanb3564aa2008-02-27 01:23:58 +00001198 if ((LHSKnownZero.getZExtValue()|~(uint64_t)imm) == ~0ULL) {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001199 // If all of the bits are known zero on the LHS or RHS, the add won't
1200 // carry.
1201 Base = N.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00001202 Disp = DAG.getTargetConstant(((int)imm & 0xFFFF) >> 2, MVT::i32);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001203 return true;
1204 }
1205 }
1206 } else if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(N)) {
Chris Lattnerdee5a5a2007-02-17 06:57:26 +00001207 // Loading from a constant address. Verify low two bits are clear.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001208 if ((CN->getZExtValue() & 3) == 0) {
Chris Lattnerdee5a5a2007-02-17 06:57:26 +00001209 // If this address fits entirely in a 14-bit sext immediate field, codegen
1210 // this as "d, 0"
1211 short Imm;
1212 if (isIntS16Immediate(CN, Imm)) {
1213 Disp = DAG.getTargetConstant((unsigned short)Imm >> 2, getPointerTy());
Hal Finkel76973702013-03-21 23:45:03 +00001214 Base = DAG.getRegister(PPCSubTarget.isPPC64() ? PPC::ZERO8 : PPC::ZERO,
1215 CN->getValueType(0));
Chris Lattnerdee5a5a2007-02-17 06:57:26 +00001216 return true;
1217 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001218
Chris Lattnerdee5a5a2007-02-17 06:57:26 +00001219 // Fold the low-part of 32-bit absolute addresses into addr mode.
Owen Anderson825b72b2009-08-11 20:47:22 +00001220 if (CN->getValueType(0) == MVT::i32 ||
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001221 (int64_t)CN->getZExtValue() == (int)CN->getZExtValue()) {
1222 int Addr = (int)CN->getZExtValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00001223
Chris Lattnerdee5a5a2007-02-17 06:57:26 +00001224 // Otherwise, break this down into an LIS + disp.
Owen Anderson825b72b2009-08-11 20:47:22 +00001225 Disp = DAG.getTargetConstant((short)Addr >> 2, MVT::i32);
1226 Base = DAG.getTargetConstant((Addr-(signed short)Addr) >> 16, MVT::i32);
1227 unsigned Opc = CN->getValueType(0) == MVT::i32 ? PPC::LIS : PPC::LIS8;
Dan Gohman602b0c82009-09-25 18:54:59 +00001228 Base = SDValue(DAG.getMachineNode(Opc, dl, CN->getValueType(0), Base),0);
Chris Lattnerdee5a5a2007-02-17 06:57:26 +00001229 return true;
1230 }
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001231 }
1232 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001233
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001234 Disp = DAG.getTargetConstant(0, getPointerTy());
1235 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N))
1236 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
1237 else
1238 Base = N;
1239 return true; // [r+0]
1240}
1241
1242
1243/// getPreIndexedAddressParts - returns true by value, base pointer and
1244/// offset pointer and addressing mode by reference if the node's address
1245/// can be legally represented as pre-indexed load / store address.
Dan Gohman475871a2008-07-27 21:46:04 +00001246bool PPCTargetLowering::getPreIndexedAddressParts(SDNode *N, SDValue &Base,
1247 SDValue &Offset,
Evan Cheng144d8f02006-11-09 17:55:04 +00001248 ISD::MemIndexedMode &AM,
Dan Gohman73e09142009-01-15 16:29:45 +00001249 SelectionDAG &DAG) const {
Hal Finkel77838f92012-06-04 02:21:00 +00001250 if (DisablePPCPreinc) return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00001251
Ulrich Weigand881a7152013-03-22 14:58:48 +00001252 bool isLoad = true;
Dan Gohman475871a2008-07-27 21:46:04 +00001253 SDValue Ptr;
Owen Andersone50ed302009-08-10 22:56:29 +00001254 EVT VT;
Hal Finkel08a215c2013-03-18 23:00:58 +00001255 unsigned Alignment;
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001256 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
1257 Ptr = LD->getBasePtr();
Dan Gohmanb625f2f2008-01-30 00:15:11 +00001258 VT = LD->getMemoryVT();
Hal Finkel08a215c2013-03-18 23:00:58 +00001259 Alignment = LD->getAlignment();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001260 } else if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N)) {
Chris Lattner2fe4bf42006-11-14 01:38:31 +00001261 Ptr = ST->getBasePtr();
Dan Gohmanb625f2f2008-01-30 00:15:11 +00001262 VT = ST->getMemoryVT();
Hal Finkel08a215c2013-03-18 23:00:58 +00001263 Alignment = ST->getAlignment();
Ulrich Weigand881a7152013-03-22 14:58:48 +00001264 isLoad = false;
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001265 } else
1266 return false;
1267
Chris Lattner2fe4bf42006-11-14 01:38:31 +00001268 // PowerPC doesn't have preinc load/store instructions for vectors.
Duncan Sands83ec4b62008-06-06 12:08:01 +00001269 if (VT.isVector())
Chris Lattner2fe4bf42006-11-14 01:38:31 +00001270 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00001271
Ulrich Weigand881a7152013-03-22 14:58:48 +00001272 if (SelectAddressRegReg(Ptr, Base, Offset, DAG)) {
1273
1274 // Common code will reject creating a pre-inc form if the base pointer
1275 // is a frame index, or if N is a store and the base pointer is either
1276 // the same as or a predecessor of the value being stored. Check for
1277 // those situations here, and try with swapped Base/Offset instead.
1278 bool Swap = false;
1279
1280 if (isa<FrameIndexSDNode>(Base) || isa<RegisterSDNode>(Base))
1281 Swap = true;
1282 else if (!isLoad) {
1283 SDValue Val = cast<StoreSDNode>(N)->getValue();
1284 if (Val == Base || Base.getNode()->isPredecessorOf(Val.getNode()))
1285 Swap = true;
1286 }
1287
1288 if (Swap)
1289 std::swap(Base, Offset);
1290
Hal Finkel0fcdd8b2012-06-20 15:43:03 +00001291 AM = ISD::PRE_INC;
1292 return true;
Hal Finkelac81cc32012-06-19 02:34:32 +00001293 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001294
Chris Lattner0851b4f2006-11-15 19:55:13 +00001295 // LDU/STU use reg+imm*4, others use reg+imm.
Owen Anderson825b72b2009-08-11 20:47:22 +00001296 if (VT != MVT::i64) {
Chris Lattner0851b4f2006-11-15 19:55:13 +00001297 // reg + imm
1298 if (!SelectAddressRegImm(Ptr, Offset, Base, DAG))
1299 return false;
1300 } else {
Hal Finkel08a215c2013-03-18 23:00:58 +00001301 // LDU/STU need an address with at least 4-byte alignment.
1302 if (Alignment < 4)
1303 return false;
1304
Chris Lattner0851b4f2006-11-15 19:55:13 +00001305 // reg + imm * 4.
1306 if (!SelectAddressRegImmShift(Ptr, Offset, Base, DAG))
1307 return false;
1308 }
Chris Lattnerf6edf4d2006-11-11 00:08:42 +00001309
Chris Lattnerf6edf4d2006-11-11 00:08:42 +00001310 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
Chris Lattner0851b4f2006-11-15 19:55:13 +00001311 // PPC64 doesn't have lwau, but it does have lwaux. Reject preinc load of
1312 // sext i32 to i64 when addr mode is r+i.
Owen Anderson825b72b2009-08-11 20:47:22 +00001313 if (LD->getValueType(0) == MVT::i64 && LD->getMemoryVT() == MVT::i32 &&
Chris Lattnerf6edf4d2006-11-11 00:08:42 +00001314 LD->getExtensionType() == ISD::SEXTLOAD &&
1315 isa<ConstantSDNode>(Offset))
1316 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00001317 }
1318
Chris Lattner4eab7142006-11-10 02:08:47 +00001319 AM = ISD::PRE_INC;
1320 return true;
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001321}
1322
1323//===----------------------------------------------------------------------===//
Chris Lattner1a635d62006-04-14 06:01:58 +00001324// LowerOperation implementation
1325//===----------------------------------------------------------------------===//
1326
Chris Lattner1e61e692010-11-15 02:46:57 +00001327/// GetLabelAccessInfo - Return true if we should reference labels using a
1328/// PICBase, set the HiOpFlags and LoOpFlags to the target MO flags.
1329static bool GetLabelAccessInfo(const TargetMachine &TM, unsigned &HiOpFlags,
Chris Lattner6d2ff122010-11-15 03:13:19 +00001330 unsigned &LoOpFlags, const GlobalValue *GV = 0) {
1331 HiOpFlags = PPCII::MO_HA16;
1332 LoOpFlags = PPCII::MO_LO16;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001333
Chris Lattner1e61e692010-11-15 02:46:57 +00001334 // Don't use the pic base if not in PIC relocation model. Or if we are on a
1335 // non-darwin platform. We don't support PIC on other platforms yet.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001336 bool isPIC = TM.getRelocationModel() == Reloc::PIC_ &&
Chris Lattner1e61e692010-11-15 02:46:57 +00001337 TM.getSubtarget<PPCSubtarget>().isDarwin();
Chris Lattner6d2ff122010-11-15 03:13:19 +00001338 if (isPIC) {
1339 HiOpFlags |= PPCII::MO_PIC_FLAG;
1340 LoOpFlags |= PPCII::MO_PIC_FLAG;
1341 }
1342
1343 // If this is a reference to a global value that requires a non-lazy-ptr, make
1344 // sure that instruction lowering adds it.
1345 if (GV && TM.getSubtarget<PPCSubtarget>().hasLazyResolverStub(GV, TM)) {
1346 HiOpFlags |= PPCII::MO_NLP_FLAG;
1347 LoOpFlags |= PPCII::MO_NLP_FLAG;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001348
Chris Lattner6d2ff122010-11-15 03:13:19 +00001349 if (GV->hasHiddenVisibility()) {
1350 HiOpFlags |= PPCII::MO_NLP_HIDDEN_FLAG;
1351 LoOpFlags |= PPCII::MO_NLP_HIDDEN_FLAG;
1352 }
1353 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001354
Chris Lattner1e61e692010-11-15 02:46:57 +00001355 return isPIC;
1356}
1357
1358static SDValue LowerLabelRef(SDValue HiPart, SDValue LoPart, bool isPIC,
1359 SelectionDAG &DAG) {
1360 EVT PtrVT = HiPart.getValueType();
1361 SDValue Zero = DAG.getConstant(0, PtrVT);
1362 DebugLoc DL = HiPart.getDebugLoc();
1363
1364 SDValue Hi = DAG.getNode(PPCISD::Hi, DL, PtrVT, HiPart, Zero);
1365 SDValue Lo = DAG.getNode(PPCISD::Lo, DL, PtrVT, LoPart, Zero);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001366
Chris Lattner1e61e692010-11-15 02:46:57 +00001367 // With PIC, the first instruction is actually "GR+hi(&G)".
1368 if (isPIC)
1369 Hi = DAG.getNode(ISD::ADD, DL, PtrVT,
1370 DAG.getNode(PPCISD::GlobalBaseReg, DL, PtrVT), Hi);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001371
Chris Lattner1e61e692010-11-15 02:46:57 +00001372 // Generate non-pic code that has direct accesses to the constant pool.
1373 // The address of the global is just (hi(&g)+lo(&g)).
1374 return DAG.getNode(ISD::ADD, DL, PtrVT, Hi, Lo);
1375}
1376
Scott Michelfdc40a02009-02-17 22:15:04 +00001377SDValue PPCTargetLowering::LowerConstantPool(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00001378 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00001379 EVT PtrVT = Op.getValueType();
Chris Lattner1a635d62006-04-14 06:01:58 +00001380 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Dan Gohman46510a72010-04-15 01:51:59 +00001381 const Constant *C = CP->getConstVal();
Chris Lattner1a635d62006-04-14 06:01:58 +00001382
Roman Divacky9fb8b492012-08-24 16:26:02 +00001383 // 64-bit SVR4 ABI code is always position-independent.
1384 // The actual address of the GlobalValue is stored in the TOC.
1385 if (PPCSubTarget.isSVR4ABI() && PPCSubTarget.isPPC64()) {
1386 SDValue GA = DAG.getTargetConstantPool(C, PtrVT, CP->getAlignment(), 0);
1387 return DAG.getNode(PPCISD::TOC_ENTRY, CP->getDebugLoc(), MVT::i64, GA,
1388 DAG.getRegister(PPC::X2, MVT::i64));
1389 }
1390
Chris Lattner1e61e692010-11-15 02:46:57 +00001391 unsigned MOHiFlag, MOLoFlag;
1392 bool isPIC = GetLabelAccessInfo(DAG.getTarget(), MOHiFlag, MOLoFlag);
1393 SDValue CPIHi =
1394 DAG.getTargetConstantPool(C, PtrVT, CP->getAlignment(), 0, MOHiFlag);
1395 SDValue CPILo =
1396 DAG.getTargetConstantPool(C, PtrVT, CP->getAlignment(), 0, MOLoFlag);
1397 return LowerLabelRef(CPIHi, CPILo, isPIC, DAG);
Chris Lattner1a635d62006-04-14 06:01:58 +00001398}
1399
Dan Gohmand858e902010-04-17 15:26:15 +00001400SDValue PPCTargetLowering::LowerJumpTable(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00001401 EVT PtrVT = Op.getValueType();
Nate Begeman37efe672006-04-22 18:53:45 +00001402 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001403
Roman Divacky9fb8b492012-08-24 16:26:02 +00001404 // 64-bit SVR4 ABI code is always position-independent.
1405 // The actual address of the GlobalValue is stored in the TOC.
1406 if (PPCSubTarget.isSVR4ABI() && PPCSubTarget.isPPC64()) {
1407 SDValue GA = DAG.getTargetJumpTable(JT->getIndex(), PtrVT);
1408 return DAG.getNode(PPCISD::TOC_ENTRY, JT->getDebugLoc(), MVT::i64, GA,
1409 DAG.getRegister(PPC::X2, MVT::i64));
1410 }
1411
Chris Lattner1e61e692010-11-15 02:46:57 +00001412 unsigned MOHiFlag, MOLoFlag;
1413 bool isPIC = GetLabelAccessInfo(DAG.getTarget(), MOHiFlag, MOLoFlag);
1414 SDValue JTIHi = DAG.getTargetJumpTable(JT->getIndex(), PtrVT, MOHiFlag);
1415 SDValue JTILo = DAG.getTargetJumpTable(JT->getIndex(), PtrVT, MOLoFlag);
1416 return LowerLabelRef(JTIHi, JTILo, isPIC, DAG);
Lauro Ramos Venancio75ce0102007-07-11 17:19:51 +00001417}
1418
Dan Gohmand858e902010-04-17 15:26:15 +00001419SDValue PPCTargetLowering::LowerBlockAddress(SDValue Op,
1420 SelectionDAG &DAG) const {
Bob Wilson3d90dbe2009-11-04 21:31:18 +00001421 EVT PtrVT = Op.getValueType();
Bob Wilson3d90dbe2009-11-04 21:31:18 +00001422
Dan Gohman46510a72010-04-15 01:51:59 +00001423 const BlockAddress *BA = cast<BlockAddressSDNode>(Op)->getBlockAddress();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001424
Chris Lattner1e61e692010-11-15 02:46:57 +00001425 unsigned MOHiFlag, MOLoFlag;
1426 bool isPIC = GetLabelAccessInfo(DAG.getTarget(), MOHiFlag, MOLoFlag);
Michael Liao6c7ccaa2012-09-12 21:43:09 +00001427 SDValue TgtBAHi = DAG.getTargetBlockAddress(BA, PtrVT, 0, MOHiFlag);
1428 SDValue TgtBALo = DAG.getTargetBlockAddress(BA, PtrVT, 0, MOLoFlag);
Chris Lattner1e61e692010-11-15 02:46:57 +00001429 return LowerLabelRef(TgtBAHi, TgtBALo, isPIC, DAG);
1430}
1431
Roman Divackyfd42ed62012-06-04 17:36:38 +00001432SDValue PPCTargetLowering::LowerGlobalTLSAddress(SDValue Op,
1433 SelectionDAG &DAG) const {
1434
1435 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
1436 DebugLoc dl = GA->getDebugLoc();
1437 const GlobalValue *GV = GA->getGlobal();
1438 EVT PtrVT = getPointerTy();
1439 bool is64bit = PPCSubTarget.isPPC64();
1440
Bill Schmidtd7802bf2012-12-04 16:18:08 +00001441 TLSModel::Model Model = getTargetMachine().getTLSModel(GV);
Roman Divackyfd42ed62012-06-04 17:36:38 +00001442
Bill Schmidtd7802bf2012-12-04 16:18:08 +00001443 if (Model == TLSModel::LocalExec) {
1444 SDValue TGAHi = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0,
1445 PPCII::MO_TPREL16_HA);
1446 SDValue TGALo = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0,
1447 PPCII::MO_TPREL16_LO);
1448 SDValue TLSReg = DAG.getRegister(is64bit ? PPC::X13 : PPC::R2,
1449 is64bit ? MVT::i64 : MVT::i32);
1450 SDValue Hi = DAG.getNode(PPCISD::Hi, dl, PtrVT, TGAHi, TLSReg);
1451 return DAG.getNode(PPCISD::Lo, dl, PtrVT, TGALo, Hi);
1452 }
Roman Divackyfd42ed62012-06-04 17:36:38 +00001453
Bill Schmidtd7802bf2012-12-04 16:18:08 +00001454 if (!is64bit)
1455 llvm_unreachable("only local-exec is currently supported for ppc32");
1456
Bill Schmidt57ac1f42012-12-11 20:30:11 +00001457 if (Model == TLSModel::InitialExec) {
Bill Schmidtdfebc4c2012-12-13 18:45:54 +00001458 SDValue TGA = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0, 0);
1459 SDValue GOTReg = DAG.getRegister(PPC::X2, MVT::i64);
Bill Schmidtb453e162012-12-14 17:02:38 +00001460 SDValue TPOffsetHi = DAG.getNode(PPCISD::ADDIS_GOT_TPREL_HA, dl,
1461 PtrVT, GOTReg, TGA);
1462 SDValue TPOffset = DAG.getNode(PPCISD::LD_GOT_TPREL_L, dl,
1463 PtrVT, TGA, TPOffsetHi);
Bill Schmidtdfebc4c2012-12-13 18:45:54 +00001464 return DAG.getNode(PPCISD::ADD_TLS, dl, PtrVT, TPOffset, TGA);
Bill Schmidt57ac1f42012-12-11 20:30:11 +00001465 }
Bill Schmidtd7802bf2012-12-04 16:18:08 +00001466
Bill Schmidt57ac1f42012-12-11 20:30:11 +00001467 if (Model == TLSModel::GeneralDynamic) {
1468 SDValue TGA = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0, 0);
1469 SDValue GOTReg = DAG.getRegister(PPC::X2, MVT::i64);
1470 SDValue GOTEntryHi = DAG.getNode(PPCISD::ADDIS_TLSGD_HA, dl, PtrVT,
1471 GOTReg, TGA);
1472 SDValue GOTEntry = DAG.getNode(PPCISD::ADDI_TLSGD_L, dl, PtrVT,
1473 GOTEntryHi, TGA);
1474
1475 // We need a chain node, and don't have one handy. The underlying
1476 // call has no side effects, so using the function entry node
1477 // suffices.
1478 SDValue Chain = DAG.getEntryNode();
1479 Chain = DAG.getCopyToReg(Chain, dl, PPC::X3, GOTEntry);
1480 SDValue ParmReg = DAG.getRegister(PPC::X3, MVT::i64);
1481 SDValue TLSAddr = DAG.getNode(PPCISD::GET_TLS_ADDR, dl,
1482 PtrVT, ParmReg, TGA);
Bill Schmidt349c2782012-12-12 19:29:35 +00001483 // The return value from GET_TLS_ADDR really is in X3 already, but
1484 // some hacks are needed here to tie everything together. The extra
1485 // copies dissolve during subsequent transforms.
Bill Schmidt57ac1f42012-12-11 20:30:11 +00001486 Chain = DAG.getCopyToReg(Chain, dl, PPC::X3, TLSAddr);
1487 return DAG.getCopyFromReg(Chain, dl, PPC::X3, PtrVT);
1488 }
1489
Bill Schmidt349c2782012-12-12 19:29:35 +00001490 if (Model == TLSModel::LocalDynamic) {
1491 SDValue TGA = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0, 0);
1492 SDValue GOTReg = DAG.getRegister(PPC::X2, MVT::i64);
1493 SDValue GOTEntryHi = DAG.getNode(PPCISD::ADDIS_TLSLD_HA, dl, PtrVT,
1494 GOTReg, TGA);
1495 SDValue GOTEntry = DAG.getNode(PPCISD::ADDI_TLSLD_L, dl, PtrVT,
1496 GOTEntryHi, TGA);
1497
1498 // We need a chain node, and don't have one handy. The underlying
1499 // call has no side effects, so using the function entry node
1500 // suffices.
1501 SDValue Chain = DAG.getEntryNode();
1502 Chain = DAG.getCopyToReg(Chain, dl, PPC::X3, GOTEntry);
1503 SDValue ParmReg = DAG.getRegister(PPC::X3, MVT::i64);
1504 SDValue TLSAddr = DAG.getNode(PPCISD::GET_TLSLD_ADDR, dl,
1505 PtrVT, ParmReg, TGA);
1506 // The return value from GET_TLSLD_ADDR really is in X3 already, but
1507 // some hacks are needed here to tie everything together. The extra
1508 // copies dissolve during subsequent transforms.
1509 Chain = DAG.getCopyToReg(Chain, dl, PPC::X3, TLSAddr);
1510 SDValue DtvOffsetHi = DAG.getNode(PPCISD::ADDIS_DTPREL_HA, dl, PtrVT,
Bill Schmidt1e18b862012-12-13 20:57:10 +00001511 Chain, ParmReg, TGA);
Bill Schmidt349c2782012-12-12 19:29:35 +00001512 return DAG.getNode(PPCISD::ADDI_DTPREL_L, dl, PtrVT, DtvOffsetHi, TGA);
1513 }
1514
1515 llvm_unreachable("Unknown TLS model!");
Roman Divackyfd42ed62012-06-04 17:36:38 +00001516}
1517
Chris Lattner1e61e692010-11-15 02:46:57 +00001518SDValue PPCTargetLowering::LowerGlobalAddress(SDValue Op,
1519 SelectionDAG &DAG) const {
1520 EVT PtrVT = Op.getValueType();
1521 GlobalAddressSDNode *GSDN = cast<GlobalAddressSDNode>(Op);
1522 DebugLoc DL = GSDN->getDebugLoc();
1523 const GlobalValue *GV = GSDN->getGlobal();
1524
Chris Lattner1e61e692010-11-15 02:46:57 +00001525 // 64-bit SVR4 ABI code is always position-independent.
1526 // The actual address of the GlobalValue is stored in the TOC.
1527 if (PPCSubTarget.isSVR4ABI() && PPCSubTarget.isPPC64()) {
1528 SDValue GA = DAG.getTargetGlobalAddress(GV, DL, PtrVT, GSDN->getOffset());
1529 return DAG.getNode(PPCISD::TOC_ENTRY, DL, MVT::i64, GA,
1530 DAG.getRegister(PPC::X2, MVT::i64));
1531 }
1532
Chris Lattner6d2ff122010-11-15 03:13:19 +00001533 unsigned MOHiFlag, MOLoFlag;
1534 bool isPIC = GetLabelAccessInfo(DAG.getTarget(), MOHiFlag, MOLoFlag, GV);
Chris Lattner1e61e692010-11-15 02:46:57 +00001535
Chris Lattner6d2ff122010-11-15 03:13:19 +00001536 SDValue GAHi =
1537 DAG.getTargetGlobalAddress(GV, DL, PtrVT, GSDN->getOffset(), MOHiFlag);
1538 SDValue GALo =
1539 DAG.getTargetGlobalAddress(GV, DL, PtrVT, GSDN->getOffset(), MOLoFlag);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001540
Chris Lattner6d2ff122010-11-15 03:13:19 +00001541 SDValue Ptr = LowerLabelRef(GAHi, GALo, isPIC, DAG);
Bob Wilson3d90dbe2009-11-04 21:31:18 +00001542
Chris Lattner6d2ff122010-11-15 03:13:19 +00001543 // If the global reference is actually to a non-lazy-pointer, we have to do an
1544 // extra load to get the address of the global.
1545 if (MOHiFlag & PPCII::MO_NLP_FLAG)
1546 Ptr = DAG.getLoad(PtrVT, DL, DAG.getEntryNode(), Ptr, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00001547 false, false, false, 0);
Chris Lattner6d2ff122010-11-15 03:13:19 +00001548 return Ptr;
Chris Lattner1a635d62006-04-14 06:01:58 +00001549}
1550
Dan Gohmand858e902010-04-17 15:26:15 +00001551SDValue PPCTargetLowering::LowerSETCC(SDValue Op, SelectionDAG &DAG) const {
Chris Lattner1a635d62006-04-14 06:01:58 +00001552 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(2))->get();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00001553 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00001554
Chris Lattner1a635d62006-04-14 06:01:58 +00001555 // If we're comparing for equality to zero, expose the fact that this is
1556 // implented as a ctlz/srl pair on ppc, so that the dag combiner can
1557 // fold the new nodes.
1558 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
1559 if (C->isNullValue() && CC == ISD::SETEQ) {
Owen Andersone50ed302009-08-10 22:56:29 +00001560 EVT VT = Op.getOperand(0).getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00001561 SDValue Zext = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00001562 if (VT.bitsLT(MVT::i32)) {
1563 VT = MVT::i32;
Dale Johannesenf5d97892009-02-04 01:48:28 +00001564 Zext = DAG.getNode(ISD::ZERO_EXTEND, dl, VT, Op.getOperand(0));
Scott Michelfdc40a02009-02-17 22:15:04 +00001565 }
Duncan Sands83ec4b62008-06-06 12:08:01 +00001566 unsigned Log2b = Log2_32(VT.getSizeInBits());
Dale Johannesenf5d97892009-02-04 01:48:28 +00001567 SDValue Clz = DAG.getNode(ISD::CTLZ, dl, VT, Zext);
1568 SDValue Scc = DAG.getNode(ISD::SRL, dl, VT, Clz,
Owen Anderson825b72b2009-08-11 20:47:22 +00001569 DAG.getConstant(Log2b, MVT::i32));
1570 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, Scc);
Chris Lattner1a635d62006-04-14 06:01:58 +00001571 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001572 // Leave comparisons against 0 and -1 alone for now, since they're usually
Chris Lattner1a635d62006-04-14 06:01:58 +00001573 // optimized. FIXME: revisit this when we can custom lower all setcc
1574 // optimizations.
1575 if (C->isAllOnesValue() || C->isNullValue())
Dan Gohman475871a2008-07-27 21:46:04 +00001576 return SDValue();
Chris Lattner1a635d62006-04-14 06:01:58 +00001577 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001578
Chris Lattner1a635d62006-04-14 06:01:58 +00001579 // If we have an integer seteq/setne, turn it into a compare against zero
Chris Lattnerac011bc2006-11-14 05:28:08 +00001580 // by xor'ing the rhs with the lhs, which is faster than setting a
1581 // condition register, reading it back out, and masking the correct bit. The
1582 // normal approach here uses sub to do this instead of xor. Using xor exposes
1583 // the result to other bit-twiddling opportunities.
Owen Andersone50ed302009-08-10 22:56:29 +00001584 EVT LHSVT = Op.getOperand(0).getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00001585 if (LHSVT.isInteger() && (CC == ISD::SETEQ || CC == ISD::SETNE)) {
Owen Andersone50ed302009-08-10 22:56:29 +00001586 EVT VT = Op.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00001587 SDValue Sub = DAG.getNode(ISD::XOR, dl, LHSVT, Op.getOperand(0),
Chris Lattner1a635d62006-04-14 06:01:58 +00001588 Op.getOperand(1));
Dale Johannesenf5d97892009-02-04 01:48:28 +00001589 return DAG.getSetCC(dl, VT, Sub, DAG.getConstant(0, LHSVT), CC);
Chris Lattner1a635d62006-04-14 06:01:58 +00001590 }
Dan Gohman475871a2008-07-27 21:46:04 +00001591 return SDValue();
Chris Lattner1a635d62006-04-14 06:01:58 +00001592}
1593
Dan Gohman475871a2008-07-27 21:46:04 +00001594SDValue PPCTargetLowering::LowerVAARG(SDValue Op, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001595 const PPCSubtarget &Subtarget) const {
Roman Divackybdb226e2011-06-28 15:30:42 +00001596 SDNode *Node = Op.getNode();
1597 EVT VT = Node->getValueType(0);
1598 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
1599 SDValue InChain = Node->getOperand(0);
1600 SDValue VAListPtr = Node->getOperand(1);
1601 const Value *SV = cast<SrcValueSDNode>(Node->getOperand(2))->getValue();
1602 DebugLoc dl = Node->getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00001603
Roman Divackybdb226e2011-06-28 15:30:42 +00001604 assert(!Subtarget.isPPC64() && "LowerVAARG is PPC32 only");
1605
1606 // gpr_index
1607 SDValue GprIndex = DAG.getExtLoad(ISD::ZEXTLOAD, dl, MVT::i32, InChain,
1608 VAListPtr, MachinePointerInfo(SV), MVT::i8,
1609 false, false, 0);
1610 InChain = GprIndex.getValue(1);
1611
1612 if (VT == MVT::i64) {
1613 // Check if GprIndex is even
1614 SDValue GprAnd = DAG.getNode(ISD::AND, dl, MVT::i32, GprIndex,
1615 DAG.getConstant(1, MVT::i32));
1616 SDValue CC64 = DAG.getSetCC(dl, MVT::i32, GprAnd,
1617 DAG.getConstant(0, MVT::i32), ISD::SETNE);
1618 SDValue GprIndexPlusOne = DAG.getNode(ISD::ADD, dl, MVT::i32, GprIndex,
1619 DAG.getConstant(1, MVT::i32));
1620 // Align GprIndex to be even if it isn't
1621 GprIndex = DAG.getNode(ISD::SELECT, dl, MVT::i32, CC64, GprIndexPlusOne,
1622 GprIndex);
1623 }
1624
1625 // fpr index is 1 byte after gpr
1626 SDValue FprPtr = DAG.getNode(ISD::ADD, dl, PtrVT, VAListPtr,
1627 DAG.getConstant(1, MVT::i32));
1628
1629 // fpr
1630 SDValue FprIndex = DAG.getExtLoad(ISD::ZEXTLOAD, dl, MVT::i32, InChain,
1631 FprPtr, MachinePointerInfo(SV), MVT::i8,
1632 false, false, 0);
1633 InChain = FprIndex.getValue(1);
1634
1635 SDValue RegSaveAreaPtr = DAG.getNode(ISD::ADD, dl, PtrVT, VAListPtr,
1636 DAG.getConstant(8, MVT::i32));
1637
1638 SDValue OverflowAreaPtr = DAG.getNode(ISD::ADD, dl, PtrVT, VAListPtr,
1639 DAG.getConstant(4, MVT::i32));
1640
1641 // areas
1642 SDValue OverflowArea = DAG.getLoad(MVT::i32, dl, InChain, OverflowAreaPtr,
Pete Cooperd752e0f2011-11-08 18:42:53 +00001643 MachinePointerInfo(), false, false,
1644 false, 0);
Roman Divackybdb226e2011-06-28 15:30:42 +00001645 InChain = OverflowArea.getValue(1);
1646
1647 SDValue RegSaveArea = DAG.getLoad(MVT::i32, dl, InChain, RegSaveAreaPtr,
Pete Cooperd752e0f2011-11-08 18:42:53 +00001648 MachinePointerInfo(), false, false,
1649 false, 0);
Roman Divackybdb226e2011-06-28 15:30:42 +00001650 InChain = RegSaveArea.getValue(1);
1651
1652 // select overflow_area if index > 8
1653 SDValue CC = DAG.getSetCC(dl, MVT::i32, VT.isInteger() ? GprIndex : FprIndex,
1654 DAG.getConstant(8, MVT::i32), ISD::SETLT);
1655
Roman Divackybdb226e2011-06-28 15:30:42 +00001656 // adjustment constant gpr_index * 4/8
1657 SDValue RegConstant = DAG.getNode(ISD::MUL, dl, MVT::i32,
1658 VT.isInteger() ? GprIndex : FprIndex,
1659 DAG.getConstant(VT.isInteger() ? 4 : 8,
1660 MVT::i32));
1661
1662 // OurReg = RegSaveArea + RegConstant
1663 SDValue OurReg = DAG.getNode(ISD::ADD, dl, PtrVT, RegSaveArea,
1664 RegConstant);
1665
1666 // Floating types are 32 bytes into RegSaveArea
1667 if (VT.isFloatingPoint())
1668 OurReg = DAG.getNode(ISD::ADD, dl, PtrVT, OurReg,
1669 DAG.getConstant(32, MVT::i32));
1670
1671 // increase {f,g}pr_index by 1 (or 2 if VT is i64)
1672 SDValue IndexPlus1 = DAG.getNode(ISD::ADD, dl, MVT::i32,
1673 VT.isInteger() ? GprIndex : FprIndex,
1674 DAG.getConstant(VT == MVT::i64 ? 2 : 1,
1675 MVT::i32));
1676
1677 InChain = DAG.getTruncStore(InChain, dl, IndexPlus1,
1678 VT.isInteger() ? VAListPtr : FprPtr,
1679 MachinePointerInfo(SV),
1680 MVT::i8, false, false, 0);
1681
1682 // determine if we should load from reg_save_area or overflow_area
1683 SDValue Result = DAG.getNode(ISD::SELECT, dl, PtrVT, CC, OurReg, OverflowArea);
1684
1685 // increase overflow_area by 4/8 if gpr/fpr > 8
1686 SDValue OverflowAreaPlusN = DAG.getNode(ISD::ADD, dl, PtrVT, OverflowArea,
1687 DAG.getConstant(VT.isInteger() ? 4 : 8,
1688 MVT::i32));
1689
1690 OverflowArea = DAG.getNode(ISD::SELECT, dl, MVT::i32, CC, OverflowArea,
1691 OverflowAreaPlusN);
1692
1693 InChain = DAG.getTruncStore(InChain, dl, OverflowArea,
1694 OverflowAreaPtr,
1695 MachinePointerInfo(),
1696 MVT::i32, false, false, 0);
1697
NAKAMURA Takumi25f6b5a2012-08-30 15:52:23 +00001698 return DAG.getLoad(VT, dl, InChain, Result, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00001699 false, false, false, 0);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001700}
1701
Duncan Sands4a544a72011-09-06 13:37:06 +00001702SDValue PPCTargetLowering::LowerADJUST_TRAMPOLINE(SDValue Op,
1703 SelectionDAG &DAG) const {
1704 return Op.getOperand(0);
1705}
1706
1707SDValue PPCTargetLowering::LowerINIT_TRAMPOLINE(SDValue Op,
1708 SelectionDAG &DAG) const {
Bill Wendling77959322008-09-17 00:30:57 +00001709 SDValue Chain = Op.getOperand(0);
1710 SDValue Trmp = Op.getOperand(1); // trampoline
1711 SDValue FPtr = Op.getOperand(2); // nested function
1712 SDValue Nest = Op.getOperand(3); // 'nest' parameter value
Dale Johannesen6f38cb62009-02-07 19:59:05 +00001713 DebugLoc dl = Op.getDebugLoc();
Bill Wendling77959322008-09-17 00:30:57 +00001714
Owen Andersone50ed302009-08-10 22:56:29 +00001715 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson825b72b2009-08-11 20:47:22 +00001716 bool isPPC64 = (PtrVT == MVT::i64);
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001717 Type *IntPtrTy =
Micah Villmow3574eca2012-10-08 16:38:25 +00001718 DAG.getTargetLoweringInfo().getDataLayout()->getIntPtrType(
Chandler Carruthece6c6b2012-11-01 08:07:29 +00001719 *DAG.getContext());
Bill Wendling77959322008-09-17 00:30:57 +00001720
Scott Michelfdc40a02009-02-17 22:15:04 +00001721 TargetLowering::ArgListTy Args;
Bill Wendling77959322008-09-17 00:30:57 +00001722 TargetLowering::ArgListEntry Entry;
1723
1724 Entry.Ty = IntPtrTy;
1725 Entry.Node = Trmp; Args.push_back(Entry);
1726
1727 // TrampSize == (isPPC64 ? 48 : 40);
1728 Entry.Node = DAG.getConstant(isPPC64 ? 48 : 40,
Owen Anderson825b72b2009-08-11 20:47:22 +00001729 isPPC64 ? MVT::i64 : MVT::i32);
Bill Wendling77959322008-09-17 00:30:57 +00001730 Args.push_back(Entry);
1731
1732 Entry.Node = FPtr; Args.push_back(Entry);
1733 Entry.Node = Nest; Args.push_back(Entry);
Scott Michelfdc40a02009-02-17 22:15:04 +00001734
Bill Wendling77959322008-09-17 00:30:57 +00001735 // Lower to a call to __trampoline_setup(Trmp, TrampSize, FPtr, ctx_reg)
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00001736 TargetLowering::CallLoweringInfo CLI(Chain,
1737 Type::getVoidTy(*DAG.getContext()),
1738 false, false, false, false, 0,
1739 CallingConv::C,
Evan Cheng4bfcd4a2012-02-28 18:51:51 +00001740 /*isTailCall=*/false,
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00001741 /*doesNotRet=*/false,
1742 /*isReturnValueUsed=*/true,
Bill Wendling77959322008-09-17 00:30:57 +00001743 DAG.getExternalSymbol("__trampoline_setup", PtrVT),
Bill Wendling46ada192010-03-02 01:55:18 +00001744 Args, DAG, dl);
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00001745 std::pair<SDValue, SDValue> CallResult = LowerCallTo(CLI);
Bill Wendling77959322008-09-17 00:30:57 +00001746
Duncan Sands4a544a72011-09-06 13:37:06 +00001747 return CallResult.second;
Bill Wendling77959322008-09-17 00:30:57 +00001748}
1749
Dan Gohman475871a2008-07-27 21:46:04 +00001750SDValue PPCTargetLowering::LowerVASTART(SDValue Op, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001751 const PPCSubtarget &Subtarget) const {
Dan Gohman1e93df62010-04-17 14:41:14 +00001752 MachineFunction &MF = DAG.getMachineFunction();
1753 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
1754
Dale Johannesen6f38cb62009-02-07 19:59:05 +00001755 DebugLoc dl = Op.getDebugLoc();
Nicolas Geoffray01119992007-04-03 13:59:52 +00001756
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001757 if (Subtarget.isDarwinABI() || Subtarget.isPPC64()) {
Nicolas Geoffray01119992007-04-03 13:59:52 +00001758 // vastart just stores the address of the VarArgsFrameIndex slot into the
1759 // memory location argument.
Owen Andersone50ed302009-08-10 22:56:29 +00001760 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Dan Gohman1e93df62010-04-17 14:41:14 +00001761 SDValue FR = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), PtrVT);
Dan Gohman69de1932008-02-06 22:27:42 +00001762 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Chris Lattner6229d0a2010-09-21 18:41:36 +00001763 return DAG.getStore(Op.getOperand(0), dl, FR, Op.getOperand(1),
1764 MachinePointerInfo(SV),
David Greene534502d12010-02-15 16:56:53 +00001765 false, false, 0);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001766 }
1767
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001768 // For the 32-bit SVR4 ABI we follow the layout of the va_list struct.
Nicolas Geoffray01119992007-04-03 13:59:52 +00001769 // We suppose the given va_list is already allocated.
1770 //
1771 // typedef struct {
1772 // char gpr; /* index into the array of 8 GPRs
1773 // * stored in the register save area
1774 // * gpr=0 corresponds to r3,
1775 // * gpr=1 to r4, etc.
1776 // */
1777 // char fpr; /* index into the array of 8 FPRs
1778 // * stored in the register save area
1779 // * fpr=0 corresponds to f1,
1780 // * fpr=1 to f2, etc.
1781 // */
1782 // char *overflow_arg_area;
1783 // /* location on stack that holds
1784 // * the next overflow argument
1785 // */
1786 // char *reg_save_area;
1787 // /* where r3:r10 and f1:f8 (if saved)
1788 // * are stored
1789 // */
1790 // } va_list[1];
1791
1792
Dan Gohman1e93df62010-04-17 14:41:14 +00001793 SDValue ArgGPR = DAG.getConstant(FuncInfo->getVarArgsNumGPR(), MVT::i32);
1794 SDValue ArgFPR = DAG.getConstant(FuncInfo->getVarArgsNumFPR(), MVT::i32);
Scott Michelfdc40a02009-02-17 22:15:04 +00001795
Nicolas Geoffray01119992007-04-03 13:59:52 +00001796
Owen Andersone50ed302009-08-10 22:56:29 +00001797 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Scott Michelfdc40a02009-02-17 22:15:04 +00001798
Dan Gohman1e93df62010-04-17 14:41:14 +00001799 SDValue StackOffsetFI = DAG.getFrameIndex(FuncInfo->getVarArgsStackOffset(),
1800 PtrVT);
1801 SDValue FR = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(),
1802 PtrVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001803
Duncan Sands83ec4b62008-06-06 12:08:01 +00001804 uint64_t FrameOffset = PtrVT.getSizeInBits()/8;
Dan Gohman475871a2008-07-27 21:46:04 +00001805 SDValue ConstFrameOffset = DAG.getConstant(FrameOffset, PtrVT);
Dan Gohman69de1932008-02-06 22:27:42 +00001806
Duncan Sands83ec4b62008-06-06 12:08:01 +00001807 uint64_t StackOffset = PtrVT.getSizeInBits()/8 - 1;
Dan Gohman475871a2008-07-27 21:46:04 +00001808 SDValue ConstStackOffset = DAG.getConstant(StackOffset, PtrVT);
Dan Gohman69de1932008-02-06 22:27:42 +00001809
1810 uint64_t FPROffset = 1;
Dan Gohman475871a2008-07-27 21:46:04 +00001811 SDValue ConstFPROffset = DAG.getConstant(FPROffset, PtrVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001812
Dan Gohman69de1932008-02-06 22:27:42 +00001813 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00001814
Nicolas Geoffray01119992007-04-03 13:59:52 +00001815 // Store first byte : number of int regs
Tilmann Schellerffd02002009-07-03 06:45:56 +00001816 SDValue firstStore = DAG.getTruncStore(Op.getOperand(0), dl, ArgGPR,
Chris Lattnerda2d8e12010-09-21 17:42:31 +00001817 Op.getOperand(1),
1818 MachinePointerInfo(SV),
1819 MVT::i8, false, false, 0);
Dan Gohman69de1932008-02-06 22:27:42 +00001820 uint64_t nextOffset = FPROffset;
Dale Johannesen33c960f2009-02-04 20:06:27 +00001821 SDValue nextPtr = DAG.getNode(ISD::ADD, dl, PtrVT, Op.getOperand(1),
Nicolas Geoffray01119992007-04-03 13:59:52 +00001822 ConstFPROffset);
Scott Michelfdc40a02009-02-17 22:15:04 +00001823
Nicolas Geoffray01119992007-04-03 13:59:52 +00001824 // Store second byte : number of float regs
Dan Gohman475871a2008-07-27 21:46:04 +00001825 SDValue secondStore =
Chris Lattnerda2d8e12010-09-21 17:42:31 +00001826 DAG.getTruncStore(firstStore, dl, ArgFPR, nextPtr,
1827 MachinePointerInfo(SV, nextOffset), MVT::i8,
David Greene534502d12010-02-15 16:56:53 +00001828 false, false, 0);
Dan Gohman69de1932008-02-06 22:27:42 +00001829 nextOffset += StackOffset;
Dale Johannesen33c960f2009-02-04 20:06:27 +00001830 nextPtr = DAG.getNode(ISD::ADD, dl, PtrVT, nextPtr, ConstStackOffset);
Scott Michelfdc40a02009-02-17 22:15:04 +00001831
Nicolas Geoffray01119992007-04-03 13:59:52 +00001832 // Store second word : arguments given on stack
Dan Gohman475871a2008-07-27 21:46:04 +00001833 SDValue thirdStore =
Chris Lattner6229d0a2010-09-21 18:41:36 +00001834 DAG.getStore(secondStore, dl, StackOffsetFI, nextPtr,
1835 MachinePointerInfo(SV, nextOffset),
David Greene534502d12010-02-15 16:56:53 +00001836 false, false, 0);
Dan Gohman69de1932008-02-06 22:27:42 +00001837 nextOffset += FrameOffset;
Dale Johannesen33c960f2009-02-04 20:06:27 +00001838 nextPtr = DAG.getNode(ISD::ADD, dl, PtrVT, nextPtr, ConstFrameOffset);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001839
1840 // Store third word : arguments given in registers
Chris Lattner6229d0a2010-09-21 18:41:36 +00001841 return DAG.getStore(thirdStore, dl, FR, nextPtr,
1842 MachinePointerInfo(SV, nextOffset),
David Greene534502d12010-02-15 16:56:53 +00001843 false, false, 0);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001844
Chris Lattner1a635d62006-04-14 06:01:58 +00001845}
1846
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00001847#include "PPCGenCallingConv.inc"
1848
Bill Schmidt212af6a2013-02-06 17:33:58 +00001849static bool CC_PPC32_SVR4_Custom_Dummy(unsigned &ValNo, MVT &ValVT, MVT &LocVT,
1850 CCValAssign::LocInfo &LocInfo,
1851 ISD::ArgFlagsTy &ArgFlags,
1852 CCState &State) {
Tilmann Schellerffd02002009-07-03 06:45:56 +00001853 return true;
1854}
1855
Bill Schmidt212af6a2013-02-06 17:33:58 +00001856static bool CC_PPC32_SVR4_Custom_AlignArgRegs(unsigned &ValNo, MVT &ValVT,
1857 MVT &LocVT,
1858 CCValAssign::LocInfo &LocInfo,
1859 ISD::ArgFlagsTy &ArgFlags,
1860 CCState &State) {
Craig Topperc5eaae42012-03-11 07:57:25 +00001861 static const uint16_t ArgRegs[] = {
Tilmann Schellerffd02002009-07-03 06:45:56 +00001862 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
1863 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
1864 };
1865 const unsigned NumArgRegs = array_lengthof(ArgRegs);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001866
Tilmann Schellerffd02002009-07-03 06:45:56 +00001867 unsigned RegNum = State.getFirstUnallocated(ArgRegs, NumArgRegs);
1868
1869 // Skip one register if the first unallocated register has an even register
1870 // number and there are still argument registers available which have not been
1871 // allocated yet. RegNum is actually an index into ArgRegs, which means we
1872 // need to skip a register if RegNum is odd.
1873 if (RegNum != NumArgRegs && RegNum % 2 == 1) {
1874 State.AllocateReg(ArgRegs[RegNum]);
1875 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001876
Tilmann Schellerffd02002009-07-03 06:45:56 +00001877 // Always return false here, as this function only makes sure that the first
1878 // unallocated register has an odd register number and does not actually
1879 // allocate a register for the current argument.
1880 return false;
1881}
1882
Bill Schmidt212af6a2013-02-06 17:33:58 +00001883static bool CC_PPC32_SVR4_Custom_AlignFPArgRegs(unsigned &ValNo, MVT &ValVT,
1884 MVT &LocVT,
1885 CCValAssign::LocInfo &LocInfo,
1886 ISD::ArgFlagsTy &ArgFlags,
1887 CCState &State) {
Craig Topperc5eaae42012-03-11 07:57:25 +00001888 static const uint16_t ArgRegs[] = {
Tilmann Schellerffd02002009-07-03 06:45:56 +00001889 PPC::F1, PPC::F2, PPC::F3, PPC::F4, PPC::F5, PPC::F6, PPC::F7,
1890 PPC::F8
1891 };
1892
1893 const unsigned NumArgRegs = array_lengthof(ArgRegs);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001894
Tilmann Schellerffd02002009-07-03 06:45:56 +00001895 unsigned RegNum = State.getFirstUnallocated(ArgRegs, NumArgRegs);
1896
1897 // If there is only one Floating-point register left we need to put both f64
1898 // values of a split ppc_fp128 value on the stack.
1899 if (RegNum != NumArgRegs && ArgRegs[RegNum] == PPC::F8) {
1900 State.AllocateReg(ArgRegs[RegNum]);
1901 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001902
Tilmann Schellerffd02002009-07-03 06:45:56 +00001903 // Always return false here, as this function only makes sure that the two f64
1904 // values a ppc_fp128 value is split into are both passed in registers or both
1905 // passed on the stack and does not actually allocate a register for the
1906 // current argument.
1907 return false;
1908}
1909
Chris Lattner9f0bc652007-02-25 05:34:32 +00001910/// GetFPR - Get the set of FP registers that should be allocated for arguments,
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001911/// on Darwin.
Craig Topperb78ca422012-03-11 07:16:55 +00001912static const uint16_t *GetFPR() {
1913 static const uint16_t FPR[] = {
Chris Lattner9f0bc652007-02-25 05:34:32 +00001914 PPC::F1, PPC::F2, PPC::F3, PPC::F4, PPC::F5, PPC::F6, PPC::F7,
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001915 PPC::F8, PPC::F9, PPC::F10, PPC::F11, PPC::F12, PPC::F13
Chris Lattner9f0bc652007-02-25 05:34:32 +00001916 };
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001917
Chris Lattner9f0bc652007-02-25 05:34:32 +00001918 return FPR;
1919}
1920
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001921/// CalculateStackSlotSize - Calculates the size reserved for this argument on
1922/// the stack.
Owen Andersone50ed302009-08-10 22:56:29 +00001923static unsigned CalculateStackSlotSize(EVT ArgVT, ISD::ArgFlagsTy Flags,
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00001924 unsigned PtrByteSize) {
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00001925 unsigned ArgSize = ArgVT.getSizeInBits()/8;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001926 if (Flags.isByVal())
1927 ArgSize = Flags.getByValSize();
1928 ArgSize = ((ArgSize + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
1929
1930 return ArgSize;
1931}
1932
Dan Gohman475871a2008-07-27 21:46:04 +00001933SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00001934PPCTargetLowering::LowerFormalArguments(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001935 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001936 const SmallVectorImpl<ISD::InputArg>
1937 &Ins,
1938 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001939 SmallVectorImpl<SDValue> &InVals)
1940 const {
Bill Schmidtb2544ec2012-10-05 21:27:08 +00001941 if (PPCSubTarget.isSVR4ABI()) {
1942 if (PPCSubTarget.isPPC64())
1943 return LowerFormalArguments_64SVR4(Chain, CallConv, isVarArg, Ins,
1944 dl, DAG, InVals);
1945 else
1946 return LowerFormalArguments_32SVR4(Chain, CallConv, isVarArg, Ins,
1947 dl, DAG, InVals);
Bill Schmidt419f3762012-09-19 15:42:13 +00001948 } else {
Bill Schmidtb2544ec2012-10-05 21:27:08 +00001949 return LowerFormalArguments_Darwin(Chain, CallConv, isVarArg, Ins,
1950 dl, DAG, InVals);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001951 }
1952}
1953
1954SDValue
Bill Schmidt419f3762012-09-19 15:42:13 +00001955PPCTargetLowering::LowerFormalArguments_32SVR4(
Dan Gohman98ca4f22009-08-05 01:29:28 +00001956 SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001957 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001958 const SmallVectorImpl<ISD::InputArg>
1959 &Ins,
1960 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001961 SmallVectorImpl<SDValue> &InVals) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001962
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001963 // 32-bit SVR4 ABI Stack Frame Layout:
Tilmann Schellerffd02002009-07-03 06:45:56 +00001964 // +-----------------------------------+
1965 // +--> | Back chain |
1966 // | +-----------------------------------+
1967 // | | Floating-point register save area |
1968 // | +-----------------------------------+
1969 // | | General register save area |
1970 // | +-----------------------------------+
1971 // | | CR save word |
1972 // | +-----------------------------------+
1973 // | | VRSAVE save word |
1974 // | +-----------------------------------+
1975 // | | Alignment padding |
1976 // | +-----------------------------------+
1977 // | | Vector register save area |
1978 // | +-----------------------------------+
1979 // | | Local variable space |
1980 // | +-----------------------------------+
1981 // | | Parameter list area |
1982 // | +-----------------------------------+
1983 // | | LR save word |
1984 // | +-----------------------------------+
1985 // SP--> +--- | Back chain |
1986 // +-----------------------------------+
1987 //
1988 // Specifications:
1989 // System V Application Binary Interface PowerPC Processor Supplement
1990 // AltiVec Technology Programming Interface Manual
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001991
Tilmann Schellerffd02002009-07-03 06:45:56 +00001992 MachineFunction &MF = DAG.getMachineFunction();
1993 MachineFrameInfo *MFI = MF.getFrameInfo();
Dan Gohman1e93df62010-04-17 14:41:14 +00001994 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
Tilmann Schellerffd02002009-07-03 06:45:56 +00001995
Owen Andersone50ed302009-08-10 22:56:29 +00001996 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Tilmann Schellerffd02002009-07-03 06:45:56 +00001997 // Potential tail calls could cause overwriting of argument stack slots.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00001998 bool isImmutable = !(getTargetMachine().Options.GuaranteedTailCallOpt &&
1999 (CallConv == CallingConv::Fast));
Tilmann Schellerffd02002009-07-03 06:45:56 +00002000 unsigned PtrByteSize = 4;
2001
2002 // Assign locations to all of the incoming arguments.
2003 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002004 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Gabor Greifa4b00b22012-04-19 15:16:31 +00002005 getTargetMachine(), ArgLocs, *DAG.getContext());
Tilmann Schellerffd02002009-07-03 06:45:56 +00002006
2007 // Reserve space for the linkage area on the stack.
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002008 CCInfo.AllocateStack(PPCFrameLowering::getLinkageSize(false, false), PtrByteSize);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002009
Bill Schmidt212af6a2013-02-06 17:33:58 +00002010 CCInfo.AnalyzeFormalArguments(Ins, CC_PPC32_SVR4);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002011
Tilmann Schellerffd02002009-07-03 06:45:56 +00002012 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2013 CCValAssign &VA = ArgLocs[i];
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002014
Tilmann Schellerffd02002009-07-03 06:45:56 +00002015 // Arguments stored in registers.
2016 if (VA.isRegLoc()) {
Craig Topper44d23822012-02-22 05:59:10 +00002017 const TargetRegisterClass *RC;
Owen Andersone50ed302009-08-10 22:56:29 +00002018 EVT ValVT = VA.getValVT();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002019
Owen Anderson825b72b2009-08-11 20:47:22 +00002020 switch (ValVT.getSimpleVT().SimpleTy) {
Tilmann Schellerffd02002009-07-03 06:45:56 +00002021 default:
Dan Gohman98ca4f22009-08-05 01:29:28 +00002022 llvm_unreachable("ValVT not supported by formal arguments Lowering");
Owen Anderson825b72b2009-08-11 20:47:22 +00002023 case MVT::i32:
Craig Topperc9099502012-04-20 06:31:50 +00002024 RC = &PPC::GPRCRegClass;
Tilmann Schellerffd02002009-07-03 06:45:56 +00002025 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00002026 case MVT::f32:
Craig Topperc9099502012-04-20 06:31:50 +00002027 RC = &PPC::F4RCRegClass;
Tilmann Schellerffd02002009-07-03 06:45:56 +00002028 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00002029 case MVT::f64:
Craig Topperc9099502012-04-20 06:31:50 +00002030 RC = &PPC::F8RCRegClass;
Tilmann Schellerffd02002009-07-03 06:45:56 +00002031 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00002032 case MVT::v16i8:
2033 case MVT::v8i16:
2034 case MVT::v4i32:
2035 case MVT::v4f32:
Craig Topperc9099502012-04-20 06:31:50 +00002036 RC = &PPC::VRRCRegClass;
Tilmann Schellerffd02002009-07-03 06:45:56 +00002037 break;
2038 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002039
Tilmann Schellerffd02002009-07-03 06:45:56 +00002040 // Transform the arguments stored in physical registers into virtual ones.
Devang Patel68e6bee2011-02-21 23:21:26 +00002041 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002042 SDValue ArgValue = DAG.getCopyFromReg(Chain, dl, Reg, ValVT);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002043
Dan Gohman98ca4f22009-08-05 01:29:28 +00002044 InVals.push_back(ArgValue);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002045 } else {
2046 // Argument stored in memory.
2047 assert(VA.isMemLoc());
2048
2049 unsigned ArgSize = VA.getLocVT().getSizeInBits() / 8;
2050 int FI = MFI->CreateFixedObject(ArgSize, VA.getLocMemOffset(),
Evan Chenged2ae132010-07-03 00:40:23 +00002051 isImmutable);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002052
2053 // Create load nodes to retrieve arguments from the stack.
2054 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002055 InVals.push_back(DAG.getLoad(VA.getValVT(), dl, Chain, FIN,
2056 MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00002057 false, false, false, 0));
Tilmann Schellerffd02002009-07-03 06:45:56 +00002058 }
2059 }
2060
2061 // Assign locations to all of the incoming aggregate by value arguments.
2062 // Aggregates passed by value are stored in the local variable space of the
2063 // caller's stack frame, right above the parameter list area.
2064 SmallVector<CCValAssign, 16> ByValArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002065 CCState CCByValInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Gabor Greifa4b00b22012-04-19 15:16:31 +00002066 getTargetMachine(), ByValArgLocs, *DAG.getContext());
Tilmann Schellerffd02002009-07-03 06:45:56 +00002067
2068 // Reserve stack space for the allocations in CCInfo.
2069 CCByValInfo.AllocateStack(CCInfo.getNextStackOffset(), PtrByteSize);
2070
Bill Schmidt212af6a2013-02-06 17:33:58 +00002071 CCByValInfo.AnalyzeFormalArguments(Ins, CC_PPC32_SVR4_ByVal);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002072
2073 // Area that is at least reserved in the caller of this function.
2074 unsigned MinReservedArea = CCByValInfo.getNextStackOffset();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002075
Tilmann Schellerffd02002009-07-03 06:45:56 +00002076 // Set the size that is at least reserved in caller of this function. Tail
2077 // call optimized function's reserved stack space needs to be aligned so that
2078 // taking the difference between two stack areas will result in an aligned
2079 // stack.
2080 PPCFunctionInfo *FI = MF.getInfo<PPCFunctionInfo>();
2081
2082 MinReservedArea =
2083 std::max(MinReservedArea,
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002084 PPCFrameLowering::getMinCallFrameSize(false, false));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002085
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002086 unsigned TargetAlign = DAG.getMachineFunction().getTarget().getFrameLowering()->
Tilmann Schellerffd02002009-07-03 06:45:56 +00002087 getStackAlignment();
2088 unsigned AlignMask = TargetAlign-1;
2089 MinReservedArea = (MinReservedArea + AlignMask) & ~AlignMask;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002090
Tilmann Schellerffd02002009-07-03 06:45:56 +00002091 FI->setMinReservedArea(MinReservedArea);
2092
2093 SmallVector<SDValue, 8> MemOps;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002094
Tilmann Schellerffd02002009-07-03 06:45:56 +00002095 // If the function takes variable number of arguments, make a frame index for
2096 // the start of the first vararg value... for expansion of llvm.va_start.
2097 if (isVarArg) {
Craig Topperc5eaae42012-03-11 07:57:25 +00002098 static const uint16_t GPArgRegs[] = {
Tilmann Schellerffd02002009-07-03 06:45:56 +00002099 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
2100 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
2101 };
2102 const unsigned NumGPArgRegs = array_lengthof(GPArgRegs);
2103
Craig Topperc5eaae42012-03-11 07:57:25 +00002104 static const uint16_t FPArgRegs[] = {
Tilmann Schellerffd02002009-07-03 06:45:56 +00002105 PPC::F1, PPC::F2, PPC::F3, PPC::F4, PPC::F5, PPC::F6, PPC::F7,
2106 PPC::F8
2107 };
2108 const unsigned NumFPArgRegs = array_lengthof(FPArgRegs);
2109
Dan Gohman1e93df62010-04-17 14:41:14 +00002110 FuncInfo->setVarArgsNumGPR(CCInfo.getFirstUnallocated(GPArgRegs,
2111 NumGPArgRegs));
2112 FuncInfo->setVarArgsNumFPR(CCInfo.getFirstUnallocated(FPArgRegs,
2113 NumFPArgRegs));
Tilmann Schellerffd02002009-07-03 06:45:56 +00002114
2115 // Make room for NumGPArgRegs and NumFPArgRegs.
2116 int Depth = NumGPArgRegs * PtrVT.getSizeInBits()/8 +
Owen Anderson825b72b2009-08-11 20:47:22 +00002117 NumFPArgRegs * EVT(MVT::f64).getSizeInBits()/8;
Tilmann Schellerffd02002009-07-03 06:45:56 +00002118
Dan Gohman1e93df62010-04-17 14:41:14 +00002119 FuncInfo->setVarArgsStackOffset(
2120 MFI->CreateFixedObject(PtrVT.getSizeInBits()/8,
Evan Chenged2ae132010-07-03 00:40:23 +00002121 CCInfo.getNextStackOffset(), true));
Tilmann Schellerffd02002009-07-03 06:45:56 +00002122
Dan Gohman1e93df62010-04-17 14:41:14 +00002123 FuncInfo->setVarArgsFrameIndex(MFI->CreateStackObject(Depth, 8, false));
2124 SDValue FIN = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), PtrVT);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002125
Jakob Stoklund Olesen4f9af2e2010-10-11 20:43:09 +00002126 // The fixed integer arguments of a variadic function are stored to the
2127 // VarArgsFrameIndex on the stack so that they may be loaded by deferencing
2128 // the result of va_next.
2129 for (unsigned GPRIndex = 0; GPRIndex != NumGPArgRegs; ++GPRIndex) {
2130 // Get an existing live-in vreg, or add a new one.
2131 unsigned VReg = MF.getRegInfo().getLiveInVirtReg(GPArgRegs[GPRIndex]);
2132 if (!VReg)
Devang Patel68e6bee2011-02-21 23:21:26 +00002133 VReg = MF.addLiveIn(GPArgRegs[GPRIndex], &PPC::GPRCRegClass);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002134
Dan Gohman98ca4f22009-08-05 01:29:28 +00002135 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Chris Lattner6229d0a2010-09-21 18:41:36 +00002136 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
2137 MachinePointerInfo(), false, false, 0);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002138 MemOps.push_back(Store);
2139 // Increment the address by four for the next argument to store
2140 SDValue PtrOff = DAG.getConstant(PtrVT.getSizeInBits()/8, PtrVT);
2141 FIN = DAG.getNode(ISD::ADD, dl, PtrOff.getValueType(), FIN, PtrOff);
2142 }
2143
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00002144 // FIXME 32-bit SVR4: We only need to save FP argument registers if CR bit 6
2145 // is set.
Tilmann Schellerffd02002009-07-03 06:45:56 +00002146 // The double arguments are stored to the VarArgsFrameIndex
2147 // on the stack.
Jakob Stoklund Olesen4f9af2e2010-10-11 20:43:09 +00002148 for (unsigned FPRIndex = 0; FPRIndex != NumFPArgRegs; ++FPRIndex) {
2149 // Get an existing live-in vreg, or add a new one.
2150 unsigned VReg = MF.getRegInfo().getLiveInVirtReg(FPArgRegs[FPRIndex]);
2151 if (!VReg)
Devang Patel68e6bee2011-02-21 23:21:26 +00002152 VReg = MF.addLiveIn(FPArgRegs[FPRIndex], &PPC::F8RCRegClass);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002153
Owen Anderson825b72b2009-08-11 20:47:22 +00002154 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::f64);
Chris Lattner6229d0a2010-09-21 18:41:36 +00002155 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
2156 MachinePointerInfo(), false, false, 0);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002157 MemOps.push_back(Store);
2158 // Increment the address by eight for the next argument to store
Owen Anderson825b72b2009-08-11 20:47:22 +00002159 SDValue PtrOff = DAG.getConstant(EVT(MVT::f64).getSizeInBits()/8,
Tilmann Schellerffd02002009-07-03 06:45:56 +00002160 PtrVT);
2161 FIN = DAG.getNode(ISD::ADD, dl, PtrOff.getValueType(), FIN, PtrOff);
2162 }
2163 }
2164
2165 if (!MemOps.empty())
Dan Gohman98ca4f22009-08-05 01:29:28 +00002166 Chain = DAG.getNode(ISD::TokenFactor, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00002167 MVT::Other, &MemOps[0], MemOps.size());
Tilmann Schellerffd02002009-07-03 06:45:56 +00002168
Dan Gohman98ca4f22009-08-05 01:29:28 +00002169 return Chain;
Tilmann Schellerffd02002009-07-03 06:45:56 +00002170}
2171
Bill Schmidt726c2372012-10-23 15:51:16 +00002172// PPC64 passes i8, i16, and i32 values in i64 registers. Promote
2173// value to MVT::i64 and then truncate to the correct register size.
2174SDValue
2175PPCTargetLowering::extendArgForPPC64(ISD::ArgFlagsTy Flags, EVT ObjectVT,
2176 SelectionDAG &DAG, SDValue ArgVal,
2177 DebugLoc dl) const {
2178 if (Flags.isSExt())
2179 ArgVal = DAG.getNode(ISD::AssertSext, dl, MVT::i64, ArgVal,
2180 DAG.getValueType(ObjectVT));
2181 else if (Flags.isZExt())
2182 ArgVal = DAG.getNode(ISD::AssertZext, dl, MVT::i64, ArgVal,
2183 DAG.getValueType(ObjectVT));
2184
2185 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, ArgVal);
2186}
2187
2188// Set the size that is at least reserved in caller of this function. Tail
2189// call optimized functions' reserved stack space needs to be aligned so that
2190// taking the difference between two stack areas will result in an aligned
2191// stack.
2192void
2193PPCTargetLowering::setMinReservedArea(MachineFunction &MF, SelectionDAG &DAG,
2194 unsigned nAltivecParamsAtEnd,
2195 unsigned MinReservedArea,
2196 bool isPPC64) const {
2197 PPCFunctionInfo *FI = MF.getInfo<PPCFunctionInfo>();
2198 // Add the Altivec parameters at the end, if needed.
2199 if (nAltivecParamsAtEnd) {
2200 MinReservedArea = ((MinReservedArea+15)/16)*16;
2201 MinReservedArea += 16*nAltivecParamsAtEnd;
2202 }
2203 MinReservedArea =
2204 std::max(MinReservedArea,
2205 PPCFrameLowering::getMinCallFrameSize(isPPC64, true));
2206 unsigned TargetAlign
2207 = DAG.getMachineFunction().getTarget().getFrameLowering()->
2208 getStackAlignment();
2209 unsigned AlignMask = TargetAlign-1;
2210 MinReservedArea = (MinReservedArea + AlignMask) & ~AlignMask;
2211 FI->setMinReservedArea(MinReservedArea);
2212}
2213
Tilmann Schellerffd02002009-07-03 06:45:56 +00002214SDValue
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002215PPCTargetLowering::LowerFormalArguments_64SVR4(
2216 SDValue Chain,
2217 CallingConv::ID CallConv, bool isVarArg,
2218 const SmallVectorImpl<ISD::InputArg>
2219 &Ins,
2220 DebugLoc dl, SelectionDAG &DAG,
2221 SmallVectorImpl<SDValue> &InVals) const {
2222 // TODO: add description of PPC stack frame format, or at least some docs.
2223 //
2224 MachineFunction &MF = DAG.getMachineFunction();
2225 MachineFrameInfo *MFI = MF.getFrameInfo();
2226 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
2227
2228 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
2229 // Potential tail calls could cause overwriting of argument stack slots.
2230 bool isImmutable = !(getTargetMachine().Options.GuaranteedTailCallOpt &&
2231 (CallConv == CallingConv::Fast));
2232 unsigned PtrByteSize = 8;
2233
2234 unsigned ArgOffset = PPCFrameLowering::getLinkageSize(true, true);
2235 // Area that is at least reserved in caller of this function.
2236 unsigned MinReservedArea = ArgOffset;
2237
2238 static const uint16_t GPR[] = {
2239 PPC::X3, PPC::X4, PPC::X5, PPC::X6,
2240 PPC::X7, PPC::X8, PPC::X9, PPC::X10,
2241 };
2242
2243 static const uint16_t *FPR = GetFPR();
2244
2245 static const uint16_t VR[] = {
2246 PPC::V2, PPC::V3, PPC::V4, PPC::V5, PPC::V6, PPC::V7, PPC::V8,
2247 PPC::V9, PPC::V10, PPC::V11, PPC::V12, PPC::V13
2248 };
2249
2250 const unsigned Num_GPR_Regs = array_lengthof(GPR);
2251 const unsigned Num_FPR_Regs = 13;
2252 const unsigned Num_VR_Regs = array_lengthof(VR);
2253
2254 unsigned GPR_idx = 0, FPR_idx = 0, VR_idx = 0;
2255
2256 // Add DAG nodes to load the arguments or copy them out of registers. On
2257 // entry to a function on PPC, the arguments start after the linkage area,
2258 // although the first ones are often in registers.
2259
2260 SmallVector<SDValue, 8> MemOps;
2261 unsigned nAltivecParamsAtEnd = 0;
2262 Function::const_arg_iterator FuncArg = MF.getFunction()->arg_begin();
Bill Schmidt49deebb2013-02-20 17:31:41 +00002263 unsigned CurArgIdx = 0;
2264 for (unsigned ArgNo = 0, e = Ins.size(); ArgNo != e; ++ArgNo) {
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002265 SDValue ArgVal;
2266 bool needsLoad = false;
2267 EVT ObjectVT = Ins[ArgNo].VT;
2268 unsigned ObjSize = ObjectVT.getSizeInBits()/8;
2269 unsigned ArgSize = ObjSize;
2270 ISD::ArgFlagsTy Flags = Ins[ArgNo].Flags;
Bill Schmidt49deebb2013-02-20 17:31:41 +00002271 std::advance(FuncArg, Ins[ArgNo].OrigArgIndex - CurArgIdx);
2272 CurArgIdx = Ins[ArgNo].OrigArgIndex;
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002273
2274 unsigned CurArgOffset = ArgOffset;
2275
2276 // Varargs or 64 bit Altivec parameters are padded to a 16 byte boundary.
2277 if (ObjectVT==MVT::v4f32 || ObjectVT==MVT::v4i32 ||
2278 ObjectVT==MVT::v8i16 || ObjectVT==MVT::v16i8) {
2279 if (isVarArg) {
2280 MinReservedArea = ((MinReservedArea+15)/16)*16;
2281 MinReservedArea += CalculateStackSlotSize(ObjectVT,
2282 Flags,
2283 PtrByteSize);
2284 } else
2285 nAltivecParamsAtEnd++;
2286 } else
2287 // Calculate min reserved area.
2288 MinReservedArea += CalculateStackSlotSize(Ins[ArgNo].VT,
2289 Flags,
2290 PtrByteSize);
2291
2292 // FIXME the codegen can be much improved in some cases.
2293 // We do not have to keep everything in memory.
2294 if (Flags.isByVal()) {
2295 // ObjSize is the true size, ArgSize rounded up to multiple of registers.
2296 ObjSize = Flags.getByValSize();
2297 ArgSize = ((ObjSize + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
Bill Schmidt42d43352012-10-31 01:15:05 +00002298 // Empty aggregate parameters do not take up registers. Examples:
2299 // struct { } a;
2300 // union { } b;
2301 // int c[0];
2302 // etc. However, we have to provide a place-holder in InVals, so
2303 // pretend we have an 8-byte item at the current address for that
2304 // purpose.
2305 if (!ObjSize) {
2306 int FI = MFI->CreateFixedObject(PtrByteSize, ArgOffset, true);
2307 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
2308 InVals.push_back(FIN);
2309 continue;
2310 }
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002311 // All aggregates smaller than 8 bytes must be passed right-justified.
Bill Schmidt7a6cb152012-10-16 13:30:53 +00002312 if (ObjSize < PtrByteSize)
2313 CurArgOffset = CurArgOffset + (PtrByteSize - ObjSize);
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002314 // The value of the object is its address.
2315 int FI = MFI->CreateFixedObject(ObjSize, CurArgOffset, true);
2316 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
2317 InVals.push_back(FIN);
Bill Schmidt37900c52012-10-25 13:38:09 +00002318
2319 if (ObjSize < 8) {
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002320 if (GPR_idx != Num_GPR_Regs) {
Bill Schmidt37900c52012-10-25 13:38:09 +00002321 unsigned VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002322 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Bill Schmidt37900c52012-10-25 13:38:09 +00002323 SDValue Store;
2324
2325 if (ObjSize==1 || ObjSize==2 || ObjSize==4) {
2326 EVT ObjType = (ObjSize == 1 ? MVT::i8 :
2327 (ObjSize == 2 ? MVT::i16 : MVT::i32));
2328 Store = DAG.getTruncStore(Val.getValue(1), dl, Val, FIN,
2329 MachinePointerInfo(FuncArg, CurArgOffset),
2330 ObjType, false, false, 0);
2331 } else {
2332 // For sizes that don't fit a truncating store (3, 5, 6, 7),
2333 // store the whole register as-is to the parameter save area
2334 // slot. The address of the parameter was already calculated
2335 // above (InVals.push_back(FIN)) to be the right-justified
2336 // offset within the slot. For this store, we need a new
2337 // frame index that points at the beginning of the slot.
2338 int FI = MFI->CreateFixedObject(PtrByteSize, ArgOffset, true);
2339 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
2340 Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
2341 MachinePointerInfo(FuncArg, ArgOffset),
2342 false, false, 0);
2343 }
2344
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002345 MemOps.push_back(Store);
2346 ++GPR_idx;
2347 }
Bill Schmidt37900c52012-10-25 13:38:09 +00002348 // Whether we copied from a register or not, advance the offset
2349 // into the parameter save area by a full doubleword.
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002350 ArgOffset += PtrByteSize;
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002351 continue;
2352 }
Bill Schmidt37900c52012-10-25 13:38:09 +00002353
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002354 for (unsigned j = 0; j < ArgSize; j += PtrByteSize) {
2355 // Store whatever pieces of the object are in registers
2356 // to memory. ArgOffset will be the address of the beginning
2357 // of the object.
2358 if (GPR_idx != Num_GPR_Regs) {
2359 unsigned VReg;
2360 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
2361 int FI = MFI->CreateFixedObject(PtrByteSize, ArgOffset, true);
2362 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
2363 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Bill Schmidt37900c52012-10-25 13:38:09 +00002364 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002365 MachinePointerInfo(FuncArg, ArgOffset),
2366 false, false, 0);
2367 MemOps.push_back(Store);
2368 ++GPR_idx;
2369 ArgOffset += PtrByteSize;
2370 } else {
Bill Schmidt7a6cb152012-10-16 13:30:53 +00002371 ArgOffset += ArgSize - j;
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002372 break;
2373 }
2374 }
2375 continue;
2376 }
2377
2378 switch (ObjectVT.getSimpleVT().SimpleTy) {
2379 default: llvm_unreachable("Unhandled argument type!");
2380 case MVT::i32:
2381 case MVT::i64:
2382 if (GPR_idx != Num_GPR_Regs) {
2383 unsigned VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
2384 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i64);
2385
Bill Schmidt726c2372012-10-23 15:51:16 +00002386 if (ObjectVT == MVT::i32)
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002387 // PPC64 passes i8, i16, and i32 values in i64 registers. Promote
2388 // value to MVT::i64 and then truncate to the correct register size.
Bill Schmidt726c2372012-10-23 15:51:16 +00002389 ArgVal = extendArgForPPC64(Flags, ObjectVT, DAG, ArgVal, dl);
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002390
2391 ++GPR_idx;
2392 } else {
2393 needsLoad = true;
2394 ArgSize = PtrByteSize;
2395 }
2396 ArgOffset += 8;
2397 break;
2398
2399 case MVT::f32:
2400 case MVT::f64:
2401 // Every 8 bytes of argument space consumes one of the GPRs available for
2402 // argument passing.
2403 if (GPR_idx != Num_GPR_Regs) {
2404 ++GPR_idx;
2405 }
2406 if (FPR_idx != Num_FPR_Regs) {
2407 unsigned VReg;
2408
2409 if (ObjectVT == MVT::f32)
2410 VReg = MF.addLiveIn(FPR[FPR_idx], &PPC::F4RCRegClass);
2411 else
2412 VReg = MF.addLiveIn(FPR[FPR_idx], &PPC::F8RCRegClass);
2413
2414 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, ObjectVT);
2415 ++FPR_idx;
2416 } else {
2417 needsLoad = true;
Bill Schmidta867f372012-10-11 15:38:20 +00002418 ArgSize = PtrByteSize;
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002419 }
2420
2421 ArgOffset += 8;
2422 break;
2423 case MVT::v4f32:
2424 case MVT::v4i32:
2425 case MVT::v8i16:
2426 case MVT::v16i8:
2427 // Note that vector arguments in registers don't reserve stack space,
2428 // except in varargs functions.
2429 if (VR_idx != Num_VR_Regs) {
2430 unsigned VReg = MF.addLiveIn(VR[VR_idx], &PPC::VRRCRegClass);
2431 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, ObjectVT);
2432 if (isVarArg) {
2433 while ((ArgOffset % 16) != 0) {
2434 ArgOffset += PtrByteSize;
2435 if (GPR_idx != Num_GPR_Regs)
2436 GPR_idx++;
2437 }
2438 ArgOffset += 16;
2439 GPR_idx = std::min(GPR_idx+4, Num_GPR_Regs); // FIXME correct for ppc64?
2440 }
2441 ++VR_idx;
2442 } else {
2443 // Vectors are aligned.
2444 ArgOffset = ((ArgOffset+15)/16)*16;
2445 CurArgOffset = ArgOffset;
2446 ArgOffset += 16;
2447 needsLoad = true;
2448 }
2449 break;
2450 }
2451
2452 // We need to load the argument to a virtual register if we determined
2453 // above that we ran out of physical registers of the appropriate type.
2454 if (needsLoad) {
2455 int FI = MFI->CreateFixedObject(ObjSize,
2456 CurArgOffset + (ArgSize - ObjSize),
2457 isImmutable);
2458 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
2459 ArgVal = DAG.getLoad(ObjectVT, dl, Chain, FIN, MachinePointerInfo(),
2460 false, false, false, 0);
2461 }
2462
2463 InVals.push_back(ArgVal);
2464 }
2465
2466 // Set the size that is at least reserved in caller of this function. Tail
Bill Schmidt726c2372012-10-23 15:51:16 +00002467 // call optimized functions' reserved stack space needs to be aligned so that
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002468 // taking the difference between two stack areas will result in an aligned
2469 // stack.
Bill Schmidt726c2372012-10-23 15:51:16 +00002470 setMinReservedArea(MF, DAG, nAltivecParamsAtEnd, MinReservedArea, true);
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002471
2472 // If the function takes variable number of arguments, make a frame index for
2473 // the start of the first vararg value... for expansion of llvm.va_start.
2474 if (isVarArg) {
2475 int Depth = ArgOffset;
2476
2477 FuncInfo->setVarArgsFrameIndex(
Bill Schmidt726c2372012-10-23 15:51:16 +00002478 MFI->CreateFixedObject(PtrByteSize, Depth, true));
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002479 SDValue FIN = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), PtrVT);
2480
2481 // If this function is vararg, store any remaining integer argument regs
2482 // to their spots on the stack so that they may be loaded by deferencing the
2483 // result of va_next.
2484 for (; GPR_idx != Num_GPR_Regs; ++GPR_idx) {
2485 unsigned VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
2486 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
2487 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
2488 MachinePointerInfo(), false, false, 0);
2489 MemOps.push_back(Store);
2490 // Increment the address by four for the next argument to store
Bill Schmidt726c2372012-10-23 15:51:16 +00002491 SDValue PtrOff = DAG.getConstant(PtrByteSize, PtrVT);
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002492 FIN = DAG.getNode(ISD::ADD, dl, PtrOff.getValueType(), FIN, PtrOff);
2493 }
2494 }
2495
2496 if (!MemOps.empty())
2497 Chain = DAG.getNode(ISD::TokenFactor, dl,
2498 MVT::Other, &MemOps[0], MemOps.size());
2499
2500 return Chain;
2501}
2502
2503SDValue
2504PPCTargetLowering::LowerFormalArguments_Darwin(
Dan Gohman98ca4f22009-08-05 01:29:28 +00002505 SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002506 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002507 const SmallVectorImpl<ISD::InputArg>
2508 &Ins,
2509 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00002510 SmallVectorImpl<SDValue> &InVals) const {
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002511 // TODO: add description of PPC stack frame format, or at least some docs.
2512 //
2513 MachineFunction &MF = DAG.getMachineFunction();
2514 MachineFrameInfo *MFI = MF.getFrameInfo();
Dan Gohman1e93df62010-04-17 14:41:14 +00002515 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
Scott Michelfdc40a02009-02-17 22:15:04 +00002516
Owen Andersone50ed302009-08-10 22:56:29 +00002517 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson825b72b2009-08-11 20:47:22 +00002518 bool isPPC64 = PtrVT == MVT::i64;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002519 // Potential tail calls could cause overwriting of argument stack slots.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002520 bool isImmutable = !(getTargetMachine().Options.GuaranteedTailCallOpt &&
2521 (CallConv == CallingConv::Fast));
Jim Laskeye9bd7b22006-11-28 14:53:52 +00002522 unsigned PtrByteSize = isPPC64 ? 8 : 4;
Jim Laskey2f616bf2006-11-16 22:43:37 +00002523
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002524 unsigned ArgOffset = PPCFrameLowering::getLinkageSize(isPPC64, true);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002525 // Area that is at least reserved in caller of this function.
2526 unsigned MinReservedArea = ArgOffset;
2527
Craig Topperb78ca422012-03-11 07:16:55 +00002528 static const uint16_t GPR_32[] = { // 32-bit registers.
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002529 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
2530 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
2531 };
Craig Topperb78ca422012-03-11 07:16:55 +00002532 static const uint16_t GPR_64[] = { // 64-bit registers.
Chris Lattnerc91a4752006-06-26 22:48:35 +00002533 PPC::X3, PPC::X4, PPC::X5, PPC::X6,
2534 PPC::X7, PPC::X8, PPC::X9, PPC::X10,
2535 };
Scott Michelfdc40a02009-02-17 22:15:04 +00002536
Craig Topperb78ca422012-03-11 07:16:55 +00002537 static const uint16_t *FPR = GetFPR();
Scott Michelfdc40a02009-02-17 22:15:04 +00002538
Craig Topperb78ca422012-03-11 07:16:55 +00002539 static const uint16_t VR[] = {
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002540 PPC::V2, PPC::V3, PPC::V4, PPC::V5, PPC::V6, PPC::V7, PPC::V8,
2541 PPC::V9, PPC::V10, PPC::V11, PPC::V12, PPC::V13
2542 };
Chris Lattnerc91a4752006-06-26 22:48:35 +00002543
Owen Anderson718cb662007-09-07 04:06:50 +00002544 const unsigned Num_GPR_Regs = array_lengthof(GPR_32);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002545 const unsigned Num_FPR_Regs = 13;
Owen Anderson718cb662007-09-07 04:06:50 +00002546 const unsigned Num_VR_Regs = array_lengthof( VR);
Jim Laskey2f616bf2006-11-16 22:43:37 +00002547
2548 unsigned GPR_idx = 0, FPR_idx = 0, VR_idx = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +00002549
Craig Topperb78ca422012-03-11 07:16:55 +00002550 const uint16_t *GPR = isPPC64 ? GPR_64 : GPR_32;
Scott Michelfdc40a02009-02-17 22:15:04 +00002551
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002552 // In 32-bit non-varargs functions, the stack space for vectors is after the
2553 // stack space for non-vectors. We do not use this space unless we have
2554 // too many vectors to fit in registers, something that only occurs in
Scott Michelfdc40a02009-02-17 22:15:04 +00002555 // constructed examples:), but we have to walk the arglist to figure
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002556 // that out...for the pathological case, compute VecArgOffset as the
2557 // start of the vector parameter area. Computing VecArgOffset is the
2558 // entire point of the following loop.
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002559 unsigned VecArgOffset = ArgOffset;
2560 if (!isVarArg && !isPPC64) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00002561 for (unsigned ArgNo = 0, e = Ins.size(); ArgNo != e;
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002562 ++ArgNo) {
Owen Andersone50ed302009-08-10 22:56:29 +00002563 EVT ObjectVT = Ins[ArgNo].VT;
Dan Gohman98ca4f22009-08-05 01:29:28 +00002564 ISD::ArgFlagsTy Flags = Ins[ArgNo].Flags;
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002565
Duncan Sands276dcbd2008-03-21 09:14:45 +00002566 if (Flags.isByVal()) {
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002567 // ObjSize is the true size, ArgSize rounded up to multiple of regs.
Benjamin Kramer263109d2012-01-20 14:42:32 +00002568 unsigned ObjSize = Flags.getByValSize();
Scott Michelfdc40a02009-02-17 22:15:04 +00002569 unsigned ArgSize =
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002570 ((ObjSize + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
2571 VecArgOffset += ArgSize;
2572 continue;
2573 }
2574
Owen Anderson825b72b2009-08-11 20:47:22 +00002575 switch(ObjectVT.getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002576 default: llvm_unreachable("Unhandled argument type!");
Owen Anderson825b72b2009-08-11 20:47:22 +00002577 case MVT::i32:
2578 case MVT::f32:
Bill Schmidt419f3762012-09-19 15:42:13 +00002579 VecArgOffset += 4;
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002580 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00002581 case MVT::i64: // PPC64
2582 case MVT::f64:
Bill Schmidt419f3762012-09-19 15:42:13 +00002583 // FIXME: We are guaranteed to be !isPPC64 at this point.
2584 // Does MVT::i64 apply?
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002585 VecArgOffset += 8;
2586 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00002587 case MVT::v4f32:
2588 case MVT::v4i32:
2589 case MVT::v8i16:
2590 case MVT::v16i8:
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002591 // Nothing to do, we're only looking at Nonvector args here.
2592 break;
2593 }
2594 }
2595 }
2596 // We've found where the vector parameter area in memory is. Skip the
2597 // first 12 parameters; these don't use that memory.
2598 VecArgOffset = ((VecArgOffset+15)/16)*16;
2599 VecArgOffset += 12*16;
2600
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002601 // Add DAG nodes to load the arguments or copy them out of registers. On
Jim Laskey2f616bf2006-11-16 22:43:37 +00002602 // entry to a function on PPC, the arguments start after the linkage area,
2603 // although the first ones are often in registers.
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00002604
Dan Gohman475871a2008-07-27 21:46:04 +00002605 SmallVector<SDValue, 8> MemOps;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002606 unsigned nAltivecParamsAtEnd = 0;
Roman Divacky5236ab32012-09-24 20:47:19 +00002607 Function::const_arg_iterator FuncArg = MF.getFunction()->arg_begin();
Bill Schmidta7f2ce82013-05-08 17:22:33 +00002608 unsigned CurArgIdx = 0;
2609 for (unsigned ArgNo = 0, e = Ins.size(); ArgNo != e; ++ArgNo) {
Dan Gohman475871a2008-07-27 21:46:04 +00002610 SDValue ArgVal;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002611 bool needsLoad = false;
Owen Andersone50ed302009-08-10 22:56:29 +00002612 EVT ObjectVT = Ins[ArgNo].VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00002613 unsigned ObjSize = ObjectVT.getSizeInBits()/8;
Jim Laskey619965d2006-11-29 13:37:09 +00002614 unsigned ArgSize = ObjSize;
Dan Gohman98ca4f22009-08-05 01:29:28 +00002615 ISD::ArgFlagsTy Flags = Ins[ArgNo].Flags;
Bill Schmidta7f2ce82013-05-08 17:22:33 +00002616 std::advance(FuncArg, Ins[ArgNo].OrigArgIndex - CurArgIdx);
2617 CurArgIdx = Ins[ArgNo].OrigArgIndex;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002618
Chris Lattnerbe4849a2006-05-16 18:51:52 +00002619 unsigned CurArgOffset = ArgOffset;
Dale Johannesen8419dd62008-03-07 20:27:40 +00002620
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002621 // Varargs or 64 bit Altivec parameters are padded to a 16 byte boundary.
Owen Anderson825b72b2009-08-11 20:47:22 +00002622 if (ObjectVT==MVT::v4f32 || ObjectVT==MVT::v4i32 ||
2623 ObjectVT==MVT::v8i16 || ObjectVT==MVT::v16i8) {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002624 if (isVarArg || isPPC64) {
2625 MinReservedArea = ((MinReservedArea+15)/16)*16;
Dan Gohman98ca4f22009-08-05 01:29:28 +00002626 MinReservedArea += CalculateStackSlotSize(ObjectVT,
Dan Gohman095cc292008-09-13 01:54:27 +00002627 Flags,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002628 PtrByteSize);
2629 } else nAltivecParamsAtEnd++;
2630 } else
2631 // Calculate min reserved area.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002632 MinReservedArea += CalculateStackSlotSize(Ins[ArgNo].VT,
Dan Gohman095cc292008-09-13 01:54:27 +00002633 Flags,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002634 PtrByteSize);
2635
Dale Johannesen8419dd62008-03-07 20:27:40 +00002636 // FIXME the codegen can be much improved in some cases.
2637 // We do not have to keep everything in memory.
Duncan Sands276dcbd2008-03-21 09:14:45 +00002638 if (Flags.isByVal()) {
Dale Johannesen8419dd62008-03-07 20:27:40 +00002639 // ObjSize is the true size, ArgSize rounded up to multiple of registers.
Duncan Sands276dcbd2008-03-21 09:14:45 +00002640 ObjSize = Flags.getByValSize();
Dale Johannesen8419dd62008-03-07 20:27:40 +00002641 ArgSize = ((ObjSize + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002642 // Objects of size 1 and 2 are right justified, everything else is
2643 // left justified. This means the memory address is adjusted forwards.
Dale Johannesen7f96f392008-03-08 01:41:42 +00002644 if (ObjSize==1 || ObjSize==2) {
2645 CurArgOffset = CurArgOffset + (4 - ObjSize);
2646 }
Dale Johannesen8419dd62008-03-07 20:27:40 +00002647 // The value of the object is its address.
Evan Chenged2ae132010-07-03 00:40:23 +00002648 int FI = MFI->CreateFixedObject(ObjSize, CurArgOffset, true);
Dan Gohman475871a2008-07-27 21:46:04 +00002649 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002650 InVals.push_back(FIN);
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002651 if (ObjSize==1 || ObjSize==2) {
Dale Johannesen7f96f392008-03-08 01:41:42 +00002652 if (GPR_idx != Num_GPR_Regs) {
Roman Divacky951cd022011-06-17 15:21:10 +00002653 unsigned VReg;
2654 if (isPPC64)
2655 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
2656 else
2657 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::GPRCRegClass);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002658 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Bill Schmidt726c2372012-10-23 15:51:16 +00002659 EVT ObjType = ObjSize == 1 ? MVT::i8 : MVT::i16;
Scott Michelfdc40a02009-02-17 22:15:04 +00002660 SDValue Store = DAG.getTruncStore(Val.getValue(1), dl, Val, FIN,
Roman Divacky5236ab32012-09-24 20:47:19 +00002661 MachinePointerInfo(FuncArg,
2662 CurArgOffset),
Bill Schmidt419f3762012-09-19 15:42:13 +00002663 ObjType, false, false, 0);
Dale Johannesen7f96f392008-03-08 01:41:42 +00002664 MemOps.push_back(Store);
2665 ++GPR_idx;
Dale Johannesen7f96f392008-03-08 01:41:42 +00002666 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002667
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002668 ArgOffset += PtrByteSize;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002669
Dale Johannesen7f96f392008-03-08 01:41:42 +00002670 continue;
2671 }
Dale Johannesen8419dd62008-03-07 20:27:40 +00002672 for (unsigned j = 0; j < ArgSize; j += PtrByteSize) {
2673 // Store whatever pieces of the object are in registers
Bill Schmidt419f3762012-09-19 15:42:13 +00002674 // to memory. ArgOffset will be the address of the beginning
2675 // of the object.
Dale Johannesen8419dd62008-03-07 20:27:40 +00002676 if (GPR_idx != Num_GPR_Regs) {
Roman Divacky951cd022011-06-17 15:21:10 +00002677 unsigned VReg;
2678 if (isPPC64)
2679 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
2680 else
2681 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::GPRCRegClass);
Evan Chenged2ae132010-07-03 00:40:23 +00002682 int FI = MFI->CreateFixedObject(PtrByteSize, ArgOffset, true);
Dan Gohman475871a2008-07-27 21:46:04 +00002683 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002684 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002685 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
Roman Divacky5236ab32012-09-24 20:47:19 +00002686 MachinePointerInfo(FuncArg, ArgOffset),
David Greene534502d12010-02-15 16:56:53 +00002687 false, false, 0);
Dale Johannesen8419dd62008-03-07 20:27:40 +00002688 MemOps.push_back(Store);
2689 ++GPR_idx;
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002690 ArgOffset += PtrByteSize;
Dale Johannesen8419dd62008-03-07 20:27:40 +00002691 } else {
2692 ArgOffset += ArgSize - (ArgOffset-CurArgOffset);
2693 break;
2694 }
2695 }
2696 continue;
2697 }
2698
Owen Anderson825b72b2009-08-11 20:47:22 +00002699 switch (ObjectVT.getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002700 default: llvm_unreachable("Unhandled argument type!");
Owen Anderson825b72b2009-08-11 20:47:22 +00002701 case MVT::i32:
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002702 if (!isPPC64) {
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002703 if (GPR_idx != Num_GPR_Regs) {
Devang Patel68e6bee2011-02-21 23:21:26 +00002704 unsigned VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::GPRCRegClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00002705 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i32);
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002706 ++GPR_idx;
2707 } else {
2708 needsLoad = true;
2709 ArgSize = PtrByteSize;
2710 }
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002711 // All int arguments reserve stack space in the Darwin ABI.
2712 ArgOffset += PtrByteSize;
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002713 break;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002714 }
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002715 // FALLTHROUGH
Owen Anderson825b72b2009-08-11 20:47:22 +00002716 case MVT::i64: // PPC64
Chris Lattnerc91a4752006-06-26 22:48:35 +00002717 if (GPR_idx != Num_GPR_Regs) {
Devang Patel68e6bee2011-02-21 23:21:26 +00002718 unsigned VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00002719 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i64);
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002720
Bill Schmidt726c2372012-10-23 15:51:16 +00002721 if (ObjectVT == MVT::i32)
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002722 // PPC64 passes i8, i16, and i32 values in i64 registers. Promote
Owen Anderson825b72b2009-08-11 20:47:22 +00002723 // value to MVT::i64 and then truncate to the correct register size.
Bill Schmidt726c2372012-10-23 15:51:16 +00002724 ArgVal = extendArgForPPC64(Flags, ObjectVT, DAG, ArgVal, dl);
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002725
Chris Lattnerc91a4752006-06-26 22:48:35 +00002726 ++GPR_idx;
2727 } else {
2728 needsLoad = true;
Evan Cheng982a0592008-07-24 08:17:07 +00002729 ArgSize = PtrByteSize;
Chris Lattnerc91a4752006-06-26 22:48:35 +00002730 }
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002731 // All int arguments reserve stack space in the Darwin ABI.
2732 ArgOffset += 8;
Chris Lattnerc91a4752006-06-26 22:48:35 +00002733 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00002734
Owen Anderson825b72b2009-08-11 20:47:22 +00002735 case MVT::f32:
2736 case MVT::f64:
Chris Lattnerbe4849a2006-05-16 18:51:52 +00002737 // Every 4 bytes of argument space consumes one of the GPRs available for
2738 // argument passing.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002739 if (GPR_idx != Num_GPR_Regs) {
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00002740 ++GPR_idx;
Chris Lattnerb1eb9872006-11-18 01:57:19 +00002741 if (ObjSize == 8 && GPR_idx != Num_GPR_Regs && !isPPC64)
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00002742 ++GPR_idx;
Chris Lattnerbe4849a2006-05-16 18:51:52 +00002743 }
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00002744 if (FPR_idx != Num_FPR_Regs) {
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002745 unsigned VReg;
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00002746
Owen Anderson825b72b2009-08-11 20:47:22 +00002747 if (ObjectVT == MVT::f32)
Devang Patel68e6bee2011-02-21 23:21:26 +00002748 VReg = MF.addLiveIn(FPR[FPR_idx], &PPC::F4RCRegClass);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002749 else
Devang Patel68e6bee2011-02-21 23:21:26 +00002750 VReg = MF.addLiveIn(FPR[FPR_idx], &PPC::F8RCRegClass);
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00002751
Dan Gohman98ca4f22009-08-05 01:29:28 +00002752 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, ObjectVT);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002753 ++FPR_idx;
2754 } else {
2755 needsLoad = true;
2756 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002757
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002758 // All FP arguments reserve stack space in the Darwin ABI.
2759 ArgOffset += isPPC64 ? 8 : ObjSize;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002760 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00002761 case MVT::v4f32:
2762 case MVT::v4i32:
2763 case MVT::v8i16:
2764 case MVT::v16i8:
Dale Johannesen75092de2008-03-12 00:22:17 +00002765 // Note that vector arguments in registers don't reserve stack space,
2766 // except in varargs functions.
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00002767 if (VR_idx != Num_VR_Regs) {
Devang Patel68e6bee2011-02-21 23:21:26 +00002768 unsigned VReg = MF.addLiveIn(VR[VR_idx], &PPC::VRRCRegClass);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002769 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, ObjectVT);
Dale Johannesen75092de2008-03-12 00:22:17 +00002770 if (isVarArg) {
2771 while ((ArgOffset % 16) != 0) {
2772 ArgOffset += PtrByteSize;
2773 if (GPR_idx != Num_GPR_Regs)
2774 GPR_idx++;
2775 }
2776 ArgOffset += 16;
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00002777 GPR_idx = std::min(GPR_idx+4, Num_GPR_Regs); // FIXME correct for ppc64?
Dale Johannesen75092de2008-03-12 00:22:17 +00002778 }
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002779 ++VR_idx;
2780 } else {
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002781 if (!isVarArg && !isPPC64) {
2782 // Vectors go after all the nonvectors.
2783 CurArgOffset = VecArgOffset;
2784 VecArgOffset += 16;
2785 } else {
2786 // Vectors are aligned.
2787 ArgOffset = ((ArgOffset+15)/16)*16;
2788 CurArgOffset = ArgOffset;
2789 ArgOffset += 16;
Dale Johannesen404d9902008-03-12 00:49:20 +00002790 }
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002791 needsLoad = true;
2792 }
2793 break;
2794 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002795
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002796 // We need to load the argument to a virtual register if we determined above
Chris Lattner9f72d1a2008-02-13 07:35:30 +00002797 // that we ran out of physical registers of the appropriate type.
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002798 if (needsLoad) {
Chris Lattner9f72d1a2008-02-13 07:35:30 +00002799 int FI = MFI->CreateFixedObject(ObjSize,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002800 CurArgOffset + (ArgSize - ObjSize),
Evan Chenged2ae132010-07-03 00:40:23 +00002801 isImmutable);
Dan Gohman475871a2008-07-27 21:46:04 +00002802 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002803 ArgVal = DAG.getLoad(ObjectVT, dl, Chain, FIN, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00002804 false, false, false, 0);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002805 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002806
Dan Gohman98ca4f22009-08-05 01:29:28 +00002807 InVals.push_back(ArgVal);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002808 }
Dale Johannesen8419dd62008-03-07 20:27:40 +00002809
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002810 // Set the size that is at least reserved in caller of this function. Tail
Bill Schmidt726c2372012-10-23 15:51:16 +00002811 // call optimized functions' reserved stack space needs to be aligned so that
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002812 // taking the difference between two stack areas will result in an aligned
2813 // stack.
Bill Schmidt726c2372012-10-23 15:51:16 +00002814 setMinReservedArea(MF, DAG, nAltivecParamsAtEnd, MinReservedArea, isPPC64);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002815
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002816 // If the function takes variable number of arguments, make a frame index for
2817 // the start of the first vararg value... for expansion of llvm.va_start.
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002818 if (isVarArg) {
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002819 int Depth = ArgOffset;
Scott Michelfdc40a02009-02-17 22:15:04 +00002820
Dan Gohman1e93df62010-04-17 14:41:14 +00002821 FuncInfo->setVarArgsFrameIndex(
2822 MFI->CreateFixedObject(PtrVT.getSizeInBits()/8,
Evan Chenged2ae132010-07-03 00:40:23 +00002823 Depth, true));
Dan Gohman1e93df62010-04-17 14:41:14 +00002824 SDValue FIN = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), PtrVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00002825
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002826 // If this function is vararg, store any remaining integer argument regs
2827 // to their spots on the stack so that they may be loaded by deferencing the
2828 // result of va_next.
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00002829 for (; GPR_idx != Num_GPR_Regs; ++GPR_idx) {
Chris Lattnerb1eb9872006-11-18 01:57:19 +00002830 unsigned VReg;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002831
Chris Lattnerb1eb9872006-11-18 01:57:19 +00002832 if (isPPC64)
Devang Patel68e6bee2011-02-21 23:21:26 +00002833 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
Chris Lattnerb1eb9872006-11-18 01:57:19 +00002834 else
Devang Patel68e6bee2011-02-21 23:21:26 +00002835 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::GPRCRegClass);
Chris Lattnerb1eb9872006-11-18 01:57:19 +00002836
Dan Gohman98ca4f22009-08-05 01:29:28 +00002837 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Chris Lattner6229d0a2010-09-21 18:41:36 +00002838 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
2839 MachinePointerInfo(), false, false, 0);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002840 MemOps.push_back(Store);
2841 // Increment the address by four for the next argument to store
Dan Gohman475871a2008-07-27 21:46:04 +00002842 SDValue PtrOff = DAG.getConstant(PtrVT.getSizeInBits()/8, PtrVT);
Dale Johannesen39355f92009-02-04 02:34:38 +00002843 FIN = DAG.getNode(ISD::ADD, dl, PtrOff.getValueType(), FIN, PtrOff);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002844 }
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002845 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002846
Dale Johannesen8419dd62008-03-07 20:27:40 +00002847 if (!MemOps.empty())
Dan Gohman98ca4f22009-08-05 01:29:28 +00002848 Chain = DAG.getNode(ISD::TokenFactor, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00002849 MVT::Other, &MemOps[0], MemOps.size());
Dale Johannesen8419dd62008-03-07 20:27:40 +00002850
Dan Gohman98ca4f22009-08-05 01:29:28 +00002851 return Chain;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002852}
2853
Bill Schmidt419f3762012-09-19 15:42:13 +00002854/// CalculateParameterAndLinkageAreaSize - Get the size of the parameter plus
2855/// linkage area for the Darwin ABI, or the 64-bit SVR4 ABI.
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002856static unsigned
2857CalculateParameterAndLinkageAreaSize(SelectionDAG &DAG,
2858 bool isPPC64,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002859 bool isVarArg,
2860 unsigned CC,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002861 const SmallVectorImpl<ISD::OutputArg>
2862 &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00002863 const SmallVectorImpl<SDValue> &OutVals,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002864 unsigned &nAltivecParamsAtEnd) {
2865 // Count how many bytes are to be pushed on the stack, including the linkage
2866 // area, and parameter passing area. We start with 24/48 bytes, which is
2867 // prereserved space for [SP][CR][LR][3 x unused].
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002868 unsigned NumBytes = PPCFrameLowering::getLinkageSize(isPPC64, true);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002869 unsigned NumOps = Outs.size();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002870 unsigned PtrByteSize = isPPC64 ? 8 : 4;
2871
2872 // Add up all the space actually used.
2873 // In 32-bit non-varargs calls, Altivec parameters all go at the end; usually
2874 // they all go in registers, but we must reserve stack space for them for
2875 // possible use by the caller. In varargs or 64-bit calls, parameters are
2876 // assigned stack space in order, with padding so Altivec parameters are
2877 // 16-byte aligned.
2878 nAltivecParamsAtEnd = 0;
2879 for (unsigned i = 0; i != NumOps; ++i) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00002880 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Dan Gohmanc9403652010-07-07 15:54:55 +00002881 EVT ArgVT = Outs[i].VT;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002882 // Varargs Altivec parameters are padded to a 16 byte boundary.
Owen Anderson825b72b2009-08-11 20:47:22 +00002883 if (ArgVT==MVT::v4f32 || ArgVT==MVT::v4i32 ||
2884 ArgVT==MVT::v8i16 || ArgVT==MVT::v16i8) {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002885 if (!isVarArg && !isPPC64) {
2886 // Non-varargs Altivec parameters go after all the non-Altivec
2887 // parameters; handle those later so we know how much padding we need.
2888 nAltivecParamsAtEnd++;
2889 continue;
2890 }
2891 // Varargs and 64-bit Altivec parameters are padded to 16 byte boundary.
2892 NumBytes = ((NumBytes+15)/16)*16;
2893 }
Dan Gohman98ca4f22009-08-05 01:29:28 +00002894 NumBytes += CalculateStackSlotSize(ArgVT, Flags, PtrByteSize);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002895 }
2896
2897 // Allow for Altivec parameters at the end, if needed.
2898 if (nAltivecParamsAtEnd) {
2899 NumBytes = ((NumBytes+15)/16)*16;
2900 NumBytes += 16*nAltivecParamsAtEnd;
2901 }
2902
2903 // The prolog code of the callee may store up to 8 GPR argument registers to
2904 // the stack, allowing va_start to index over them in memory if its varargs.
2905 // Because we cannot tell if this is needed on the caller side, we have to
2906 // conservatively assume that it is needed. As such, make sure we have at
2907 // least enough stack space for the caller to store the 8 GPRs.
2908 NumBytes = std::max(NumBytes,
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002909 PPCFrameLowering::getMinCallFrameSize(isPPC64, true));
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002910
2911 // Tail call needs the stack to be aligned.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002912 if (CC == CallingConv::Fast && DAG.getTarget().Options.GuaranteedTailCallOpt){
2913 unsigned TargetAlign = DAG.getMachineFunction().getTarget().
2914 getFrameLowering()->getStackAlignment();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002915 unsigned AlignMask = TargetAlign-1;
2916 NumBytes = (NumBytes + AlignMask) & ~AlignMask;
2917 }
2918
2919 return NumBytes;
2920}
2921
2922/// CalculateTailCallSPDiff - Get the amount the stack pointer has to be
Chris Lattner7a2bdde2011-04-15 05:18:47 +00002923/// adjusted to accommodate the arguments for the tailcall.
Dale Johannesenb60d5192009-11-24 01:09:07 +00002924static int CalculateTailCallSPDiff(SelectionDAG& DAG, bool isTailCall,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002925 unsigned ParamSize) {
2926
Dale Johannesenb60d5192009-11-24 01:09:07 +00002927 if (!isTailCall) return 0;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002928
2929 PPCFunctionInfo *FI = DAG.getMachineFunction().getInfo<PPCFunctionInfo>();
2930 unsigned CallerMinReservedArea = FI->getMinReservedArea();
2931 int SPDiff = (int)CallerMinReservedArea - (int)ParamSize;
2932 // Remember only if the new adjustement is bigger.
2933 if (SPDiff < FI->getTailCallSPDelta())
2934 FI->setTailCallSPDelta(SPDiff);
2935
2936 return SPDiff;
2937}
2938
Dan Gohman98ca4f22009-08-05 01:29:28 +00002939/// IsEligibleForTailCallOptimization - Check whether the call is eligible
2940/// for tail call optimization. Targets which want to do tail call
2941/// optimization should implement this function.
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002942bool
Dan Gohman98ca4f22009-08-05 01:29:28 +00002943PPCTargetLowering::IsEligibleForTailCallOptimization(SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002944 CallingConv::ID CalleeCC,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002945 bool isVarArg,
2946 const SmallVectorImpl<ISD::InputArg> &Ins,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002947 SelectionDAG& DAG) const {
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002948 if (!getTargetMachine().Options.GuaranteedTailCallOpt)
Evan Cheng6c2e8a92010-01-29 23:05:56 +00002949 return false;
2950
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002951 // Variable argument functions are not supported.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002952 if (isVarArg)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002953 return false;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002954
Dan Gohman98ca4f22009-08-05 01:29:28 +00002955 MachineFunction &MF = DAG.getMachineFunction();
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002956 CallingConv::ID CallerCC = MF.getFunction()->getCallingConv();
Dan Gohman98ca4f22009-08-05 01:29:28 +00002957 if (CalleeCC == CallingConv::Fast && CallerCC == CalleeCC) {
2958 // Functions containing by val parameters are not supported.
2959 for (unsigned i = 0; i != Ins.size(); i++) {
2960 ISD::ArgFlagsTy Flags = Ins[i].Flags;
2961 if (Flags.isByVal()) return false;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002962 }
Dan Gohman98ca4f22009-08-05 01:29:28 +00002963
2964 // Non PIC/GOT tail calls are supported.
2965 if (getTargetMachine().getRelocationModel() != Reloc::PIC_)
2966 return true;
2967
2968 // At the moment we can only do local tail calls (in same module, hidden
2969 // or protected) if we are generating PIC.
2970 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee))
2971 return G->getGlobal()->hasHiddenVisibility()
2972 || G->getGlobal()->hasProtectedVisibility();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002973 }
2974
2975 return false;
2976}
2977
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002978/// isCallCompatibleAddress - Return the immediate to use if the specified
2979/// 32-bit value is representable in the immediate field of a BxA instruction.
Dan Gohman475871a2008-07-27 21:46:04 +00002980static SDNode *isBLACompatibleAddress(SDValue Op, SelectionDAG &DAG) {
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002981 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op);
2982 if (!C) return 0;
Scott Michelfdc40a02009-02-17 22:15:04 +00002983
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002984 int Addr = C->getZExtValue();
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002985 if ((Addr & 3) != 0 || // Low 2 bits are implicitly zero.
Richard Smith1144af32012-08-24 23:29:28 +00002986 SignExtend32<26>(Addr) != Addr)
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002987 return 0; // Top 6 bits have to be sext of immediate.
Scott Michelfdc40a02009-02-17 22:15:04 +00002988
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002989 return DAG.getConstant((int)C->getZExtValue() >> 2,
Gabor Greifba36cb52008-08-28 21:40:38 +00002990 DAG.getTargetLoweringInfo().getPointerTy()).getNode();
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002991}
2992
Dan Gohman844731a2008-05-13 00:00:25 +00002993namespace {
2994
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002995struct TailCallArgumentInfo {
Dan Gohman475871a2008-07-27 21:46:04 +00002996 SDValue Arg;
2997 SDValue FrameIdxOp;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002998 int FrameIdx;
2999
3000 TailCallArgumentInfo() : FrameIdx(0) {}
3001};
3002
Dan Gohman844731a2008-05-13 00:00:25 +00003003}
3004
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003005/// StoreTailCallArgumentsToStackSlot - Stores arguments to their stack slot.
3006static void
3007StoreTailCallArgumentsToStackSlot(SelectionDAG &DAG,
Evan Chengff89dcb2009-10-18 18:16:27 +00003008 SDValue Chain,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003009 const SmallVector<TailCallArgumentInfo, 8> &TailCallArgs,
Dale Johannesen33c960f2009-02-04 20:06:27 +00003010 SmallVector<SDValue, 8> &MemOpChains,
3011 DebugLoc dl) {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003012 for (unsigned i = 0, e = TailCallArgs.size(); i != e; ++i) {
Dan Gohman475871a2008-07-27 21:46:04 +00003013 SDValue Arg = TailCallArgs[i].Arg;
3014 SDValue FIN = TailCallArgs[i].FrameIdxOp;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003015 int FI = TailCallArgs[i].FrameIdx;
3016 // Store relative to framepointer.
Dale Johannesen33c960f2009-02-04 20:06:27 +00003017 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, FIN,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00003018 MachinePointerInfo::getFixedStack(FI),
3019 false, false, 0));
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003020 }
3021}
3022
3023/// EmitTailCallStoreFPAndRetAddr - Move the frame pointer and return address to
3024/// the appropriate stack slot for the tail call optimized function call.
Dan Gohman475871a2008-07-27 21:46:04 +00003025static SDValue EmitTailCallStoreFPAndRetAddr(SelectionDAG &DAG,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003026 MachineFunction &MF,
Dan Gohman475871a2008-07-27 21:46:04 +00003027 SDValue Chain,
3028 SDValue OldRetAddr,
3029 SDValue OldFP,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003030 int SPDiff,
3031 bool isPPC64,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003032 bool isDarwinABI,
Dale Johannesen33c960f2009-02-04 20:06:27 +00003033 DebugLoc dl) {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003034 if (SPDiff) {
3035 // Calculate the new stack slot for the return address.
3036 int SlotSize = isPPC64 ? 8 : 4;
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00003037 int NewRetAddrLoc = SPDiff + PPCFrameLowering::getReturnSaveOffset(isPPC64,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003038 isDarwinABI);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003039 int NewRetAddr = MF.getFrameInfo()->CreateFixedObject(SlotSize,
Evan Chenged2ae132010-07-03 00:40:23 +00003040 NewRetAddrLoc, true);
Owen Anderson825b72b2009-08-11 20:47:22 +00003041 EVT VT = isPPC64 ? MVT::i64 : MVT::i32;
Dan Gohman475871a2008-07-27 21:46:04 +00003042 SDValue NewRetAddrFrIdx = DAG.getFrameIndex(NewRetAddr, VT);
Dale Johannesen33c960f2009-02-04 20:06:27 +00003043 Chain = DAG.getStore(Chain, dl, OldRetAddr, NewRetAddrFrIdx,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00003044 MachinePointerInfo::getFixedStack(NewRetAddr),
David Greene534502d12010-02-15 16:56:53 +00003045 false, false, 0);
Tilmann Schellerffd02002009-07-03 06:45:56 +00003046
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00003047 // When using the 32/64-bit SVR4 ABI there is no need to move the FP stack
3048 // slot as the FP is never overwritten.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003049 if (isDarwinABI) {
Tilmann Schellerffd02002009-07-03 06:45:56 +00003050 int NewFPLoc =
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00003051 SPDiff + PPCFrameLowering::getFramePointerSaveOffset(isPPC64, isDarwinABI);
David Greene3f2bf852009-11-12 20:49:22 +00003052 int NewFPIdx = MF.getFrameInfo()->CreateFixedObject(SlotSize, NewFPLoc,
Evan Chenged2ae132010-07-03 00:40:23 +00003053 true);
Tilmann Schellerffd02002009-07-03 06:45:56 +00003054 SDValue NewFramePtrIdx = DAG.getFrameIndex(NewFPIdx, VT);
3055 Chain = DAG.getStore(Chain, dl, OldFP, NewFramePtrIdx,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00003056 MachinePointerInfo::getFixedStack(NewFPIdx),
David Greene534502d12010-02-15 16:56:53 +00003057 false, false, 0);
Tilmann Schellerffd02002009-07-03 06:45:56 +00003058 }
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003059 }
3060 return Chain;
3061}
3062
3063/// CalculateTailCallArgDest - Remember Argument for later processing. Calculate
3064/// the position of the argument.
3065static void
3066CalculateTailCallArgDest(SelectionDAG &DAG, MachineFunction &MF, bool isPPC64,
Dan Gohman475871a2008-07-27 21:46:04 +00003067 SDValue Arg, int SPDiff, unsigned ArgOffset,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003068 SmallVector<TailCallArgumentInfo, 8>& TailCallArguments) {
3069 int Offset = ArgOffset + SPDiff;
Duncan Sands83ec4b62008-06-06 12:08:01 +00003070 uint32_t OpSize = (Arg.getValueType().getSizeInBits()+7)/8;
Evan Chenged2ae132010-07-03 00:40:23 +00003071 int FI = MF.getFrameInfo()->CreateFixedObject(OpSize, Offset, true);
Owen Anderson825b72b2009-08-11 20:47:22 +00003072 EVT VT = isPPC64 ? MVT::i64 : MVT::i32;
Dan Gohman475871a2008-07-27 21:46:04 +00003073 SDValue FIN = DAG.getFrameIndex(FI, VT);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003074 TailCallArgumentInfo Info;
3075 Info.Arg = Arg;
3076 Info.FrameIdxOp = FIN;
3077 Info.FrameIdx = FI;
3078 TailCallArguments.push_back(Info);
3079}
3080
3081/// EmitTCFPAndRetAddrLoad - Emit load from frame pointer and return address
3082/// stack slot. Returns the chain as result and the loaded frame pointers in
3083/// LROpOut/FPOpout. Used when tail calling.
Dan Gohman475871a2008-07-27 21:46:04 +00003084SDValue PPCTargetLowering::EmitTailCallLoadFPAndRetAddr(SelectionDAG & DAG,
Dale Johannesen33c960f2009-02-04 20:06:27 +00003085 int SPDiff,
3086 SDValue Chain,
3087 SDValue &LROpOut,
3088 SDValue &FPOpOut,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003089 bool isDarwinABI,
Dan Gohmand858e902010-04-17 15:26:15 +00003090 DebugLoc dl) const {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003091 if (SPDiff) {
3092 // Load the LR and FP stack slot for later adjusting.
Owen Anderson825b72b2009-08-11 20:47:22 +00003093 EVT VT = PPCSubTarget.isPPC64() ? MVT::i64 : MVT::i32;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003094 LROpOut = getReturnAddrFrameIndex(DAG);
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00003095 LROpOut = DAG.getLoad(VT, dl, Chain, LROpOut, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00003096 false, false, false, 0);
Gabor Greifba36cb52008-08-28 21:40:38 +00003097 Chain = SDValue(LROpOut.getNode(), 1);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003098
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00003099 // When using the 32/64-bit SVR4 ABI there is no need to load the FP stack
3100 // slot as the FP is never overwritten.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003101 if (isDarwinABI) {
Tilmann Schellerffd02002009-07-03 06:45:56 +00003102 FPOpOut = getFramePointerFrameIndex(DAG);
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00003103 FPOpOut = DAG.getLoad(VT, dl, Chain, FPOpOut, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00003104 false, false, false, 0);
Tilmann Schellerffd02002009-07-03 06:45:56 +00003105 Chain = SDValue(FPOpOut.getNode(), 1);
3106 }
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003107 }
3108 return Chain;
3109}
3110
Dale Johannesen5b3b6952008-03-04 23:17:14 +00003111/// CreateCopyOfByValArgument - Make a copy of an aggregate at address specified
Scott Michelfdc40a02009-02-17 22:15:04 +00003112/// by "Src" to address "Dst" of size "Size". Alignment information is
Dale Johannesen5b3b6952008-03-04 23:17:14 +00003113/// specified by the specific parameter attribute. The copy will be passed as
3114/// a byval function parameter.
3115/// Sometimes what we are copying is the end of a larger object, the part that
3116/// does not fit in registers.
Scott Michelfdc40a02009-02-17 22:15:04 +00003117static SDValue
Dan Gohman475871a2008-07-27 21:46:04 +00003118CreateCopyOfByValArgument(SDValue Src, SDValue Dst, SDValue Chain,
Duncan Sands276dcbd2008-03-21 09:14:45 +00003119 ISD::ArgFlagsTy Flags, SelectionDAG &DAG,
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00003120 DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003121 SDValue SizeNode = DAG.getConstant(Flags.getByValSize(), MVT::i32);
Dale Johannesen8ad9b432009-02-04 01:17:06 +00003122 return DAG.getMemcpy(Chain, dl, Dst, Src, SizeNode, Flags.getByValAlign(),
Chris Lattnere72f2022010-09-21 05:40:29 +00003123 false, false, MachinePointerInfo(0),
3124 MachinePointerInfo(0));
Dale Johannesen5b3b6952008-03-04 23:17:14 +00003125}
Chris Lattner9f0bc652007-02-25 05:34:32 +00003126
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003127/// LowerMemOpCallTo - Store the argument to the stack or remember it in case of
3128/// tail calls.
3129static void
Dan Gohman475871a2008-07-27 21:46:04 +00003130LowerMemOpCallTo(SelectionDAG &DAG, MachineFunction &MF, SDValue Chain,
3131 SDValue Arg, SDValue PtrOff, int SPDiff,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003132 unsigned ArgOffset, bool isPPC64, bool isTailCall,
Dan Gohman475871a2008-07-27 21:46:04 +00003133 bool isVector, SmallVector<SDValue, 8> &MemOpChains,
Chris Lattner6229d0a2010-09-21 18:41:36 +00003134 SmallVector<TailCallArgumentInfo, 8> &TailCallArguments,
Dale Johannesen33c960f2009-02-04 20:06:27 +00003135 DebugLoc dl) {
Owen Andersone50ed302009-08-10 22:56:29 +00003136 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003137 if (!isTailCall) {
3138 if (isVector) {
Dan Gohman475871a2008-07-27 21:46:04 +00003139 SDValue StackPtr;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003140 if (isPPC64)
Owen Anderson825b72b2009-08-11 20:47:22 +00003141 StackPtr = DAG.getRegister(PPC::X1, MVT::i64);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003142 else
Owen Anderson825b72b2009-08-11 20:47:22 +00003143 StackPtr = DAG.getRegister(PPC::R1, MVT::i32);
Dale Johannesen33c960f2009-02-04 20:06:27 +00003144 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003145 DAG.getConstant(ArgOffset, PtrVT));
3146 }
Chris Lattner6229d0a2010-09-21 18:41:36 +00003147 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, PtrOff,
3148 MachinePointerInfo(), false, false, 0));
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003149 // Calculate and remember argument location.
3150 } else CalculateTailCallArgDest(DAG, MF, isPPC64, Arg, SPDiff, ArgOffset,
3151 TailCallArguments);
3152}
3153
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003154static
3155void PrepareTailCall(SelectionDAG &DAG, SDValue &InFlag, SDValue &Chain,
3156 DebugLoc dl, bool isPPC64, int SPDiff, unsigned NumBytes,
3157 SDValue LROp, SDValue FPOp, bool isDarwinABI,
3158 SmallVector<TailCallArgumentInfo, 8> &TailCallArguments) {
3159 MachineFunction &MF = DAG.getMachineFunction();
3160
3161 // Emit a sequence of copyto/copyfrom virtual registers for arguments that
3162 // might overwrite each other in case of tail call optimization.
3163 SmallVector<SDValue, 8> MemOpChains2;
Chris Lattner7a2bdde2011-04-15 05:18:47 +00003164 // Do not flag preceding copytoreg stuff together with the following stuff.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003165 InFlag = SDValue();
3166 StoreTailCallArgumentsToStackSlot(DAG, Chain, TailCallArguments,
3167 MemOpChains2, dl);
3168 if (!MemOpChains2.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00003169 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003170 &MemOpChains2[0], MemOpChains2.size());
3171
3172 // Store the return address to the appropriate stack slot.
3173 Chain = EmitTailCallStoreFPAndRetAddr(DAG, MF, Chain, LROp, FPOp, SPDiff,
3174 isPPC64, isDarwinABI, dl);
3175
3176 // Emit callseq_end just before tailcall node.
3177 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
3178 DAG.getIntPtrConstant(0, true), InFlag);
3179 InFlag = Chain.getValue(1);
3180}
3181
3182static
3183unsigned PrepareCall(SelectionDAG &DAG, SDValue &Callee, SDValue &InFlag,
3184 SDValue &Chain, DebugLoc dl, int SPDiff, bool isTailCall,
3185 SmallVector<std::pair<unsigned, SDValue>, 8> &RegsToPass,
Owen Andersone50ed302009-08-10 22:56:29 +00003186 SmallVector<SDValue, 8> &Ops, std::vector<EVT> &NodeTys,
Chris Lattnerb9082582010-11-14 23:42:06 +00003187 const PPCSubtarget &PPCSubTarget) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003188
Chris Lattnerb9082582010-11-14 23:42:06 +00003189 bool isPPC64 = PPCSubTarget.isPPC64();
3190 bool isSVR4ABI = PPCSubTarget.isSVR4ABI();
3191
Owen Andersone50ed302009-08-10 22:56:29 +00003192 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson825b72b2009-08-11 20:47:22 +00003193 NodeTys.push_back(MVT::Other); // Returns a chain
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00003194 NodeTys.push_back(MVT::Glue); // Returns a flag for retval copy to use.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003195
Ulrich Weigand86765fb2013-03-22 15:24:13 +00003196 unsigned CallOpc = PPCISD::CALL;
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003197
Torok Edwin0e3a1a82010-08-04 20:47:44 +00003198 bool needIndirectCall = true;
3199 if (SDNode *Dest = isBLACompatibleAddress(Callee, DAG)) {
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003200 // If this is an absolute destination address, use the munged value.
3201 Callee = SDValue(Dest, 0);
Torok Edwin0e3a1a82010-08-04 20:47:44 +00003202 needIndirectCall = false;
3203 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003204
Chris Lattnerb9082582010-11-14 23:42:06 +00003205 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
3206 // XXX Work around for http://llvm.org/bugs/show_bug.cgi?id=5201
3207 // Use indirect calls for ALL functions calls in JIT mode, since the
3208 // far-call stubs may be outside relocation limits for a BL instruction.
3209 if (!DAG.getTarget().getSubtarget<PPCSubtarget>().isJITCodeModel()) {
3210 unsigned OpFlags = 0;
3211 if (DAG.getTarget().getRelocationModel() != Reloc::Static &&
Roman Divackyd5601cc2011-07-24 08:22:56 +00003212 (PPCSubTarget.getTargetTriple().isMacOSX() &&
Daniel Dunbar558692f2011-04-20 00:14:25 +00003213 PPCSubTarget.getTargetTriple().isMacOSXVersionLT(10, 5)) &&
Chris Lattnerb9082582010-11-14 23:42:06 +00003214 (G->getGlobal()->isDeclaration() ||
3215 G->getGlobal()->isWeakForLinker())) {
3216 // PC-relative references to external symbols should go through $stub,
3217 // unless we're building with the leopard linker or later, which
3218 // automatically synthesizes these stubs.
3219 OpFlags = PPCII::MO_DARWIN_STUB;
3220 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003221
Chris Lattnerb9082582010-11-14 23:42:06 +00003222 // If the callee is a GlobalAddress/ExternalSymbol node (quite common,
3223 // every direct call is) turn it into a TargetGlobalAddress /
3224 // TargetExternalSymbol node so that legalize doesn't hack it.
Torok Edwin0e3a1a82010-08-04 20:47:44 +00003225 Callee = DAG.getTargetGlobalAddress(G->getGlobal(), dl,
Chris Lattnerb9082582010-11-14 23:42:06 +00003226 Callee.getValueType(),
3227 0, OpFlags);
Torok Edwin0e3a1a82010-08-04 20:47:44 +00003228 needIndirectCall = false;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003229 }
Torok Edwin0e3a1a82010-08-04 20:47:44 +00003230 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003231
Torok Edwin0e3a1a82010-08-04 20:47:44 +00003232 if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Chris Lattnerb9082582010-11-14 23:42:06 +00003233 unsigned char OpFlags = 0;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003234
Chris Lattnerb9082582010-11-14 23:42:06 +00003235 if (DAG.getTarget().getRelocationModel() != Reloc::Static &&
Roman Divackyd5601cc2011-07-24 08:22:56 +00003236 (PPCSubTarget.getTargetTriple().isMacOSX() &&
Daniel Dunbar558692f2011-04-20 00:14:25 +00003237 PPCSubTarget.getTargetTriple().isMacOSXVersionLT(10, 5))) {
Chris Lattnerb9082582010-11-14 23:42:06 +00003238 // PC-relative references to external symbols should go through $stub,
3239 // unless we're building with the leopard linker or later, which
3240 // automatically synthesizes these stubs.
3241 OpFlags = PPCII::MO_DARWIN_STUB;
3242 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003243
Chris Lattnerb9082582010-11-14 23:42:06 +00003244 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), Callee.getValueType(),
3245 OpFlags);
3246 needIndirectCall = false;
Torok Edwin0e3a1a82010-08-04 20:47:44 +00003247 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003248
Torok Edwin0e3a1a82010-08-04 20:47:44 +00003249 if (needIndirectCall) {
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003250 // Otherwise, this is an indirect call. We have to use a MTCTR/BCTRL pair
3251 // to do the call, we can't use PPCISD::CALL.
3252 SDValue MTCTROps[] = {Chain, Callee, InFlag};
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00003253
3254 if (isSVR4ABI && isPPC64) {
3255 // Function pointers in the 64-bit SVR4 ABI do not point to the function
3256 // entry point, but to the function descriptor (the function entry point
3257 // address is part of the function descriptor though).
3258 // The function descriptor is a three doubleword structure with the
3259 // following fields: function entry point, TOC base address and
3260 // environment pointer.
3261 // Thus for a call through a function pointer, the following actions need
3262 // to be performed:
3263 // 1. Save the TOC of the caller in the TOC save area of its stack
Bill Schmidt726c2372012-10-23 15:51:16 +00003264 // frame (this is done in LowerCall_Darwin() or LowerCall_64SVR4()).
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00003265 // 2. Load the address of the function entry point from the function
3266 // descriptor.
3267 // 3. Load the TOC of the callee from the function descriptor into r2.
3268 // 4. Load the environment pointer from the function descriptor into
3269 // r11.
3270 // 5. Branch to the function entry point address.
3271 // 6. On return of the callee, the TOC of the caller needs to be
3272 // restored (this is done in FinishCall()).
3273 //
3274 // All those operations are flagged together to ensure that no other
3275 // operations can be scheduled in between. E.g. without flagging the
3276 // operations together, a TOC access in the caller could be scheduled
3277 // between the load of the callee TOC and the branch to the callee, which
3278 // results in the TOC access going through the TOC of the callee instead
3279 // of going through the TOC of the caller, which leads to incorrect code.
3280
3281 // Load the address of the function entry point from the function
3282 // descriptor.
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00003283 SDVTList VTs = DAG.getVTList(MVT::i64, MVT::Other, MVT::Glue);
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00003284 SDValue LoadFuncPtr = DAG.getNode(PPCISD::LOAD, dl, VTs, MTCTROps,
3285 InFlag.getNode() ? 3 : 2);
3286 Chain = LoadFuncPtr.getValue(1);
3287 InFlag = LoadFuncPtr.getValue(2);
3288
3289 // Load environment pointer into r11.
3290 // Offset of the environment pointer within the function descriptor.
3291 SDValue PtrOff = DAG.getIntPtrConstant(16);
3292
3293 SDValue AddPtr = DAG.getNode(ISD::ADD, dl, MVT::i64, Callee, PtrOff);
3294 SDValue LoadEnvPtr = DAG.getNode(PPCISD::LOAD, dl, VTs, Chain, AddPtr,
3295 InFlag);
3296 Chain = LoadEnvPtr.getValue(1);
3297 InFlag = LoadEnvPtr.getValue(2);
3298
3299 SDValue EnvVal = DAG.getCopyToReg(Chain, dl, PPC::X11, LoadEnvPtr,
3300 InFlag);
3301 Chain = EnvVal.getValue(0);
3302 InFlag = EnvVal.getValue(1);
3303
3304 // Load TOC of the callee into r2. We are using a target-specific load
3305 // with r2 hard coded, because the result of a target-independent load
3306 // would never go directly into r2, since r2 is a reserved register (which
3307 // prevents the register allocator from allocating it), resulting in an
3308 // additional register being allocated and an unnecessary move instruction
3309 // being generated.
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00003310 VTs = DAG.getVTList(MVT::Other, MVT::Glue);
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00003311 SDValue LoadTOCPtr = DAG.getNode(PPCISD::LOAD_TOC, dl, VTs, Chain,
3312 Callee, InFlag);
3313 Chain = LoadTOCPtr.getValue(0);
3314 InFlag = LoadTOCPtr.getValue(1);
3315
3316 MTCTROps[0] = Chain;
3317 MTCTROps[1] = LoadFuncPtr;
3318 MTCTROps[2] = InFlag;
3319 }
3320
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003321 Chain = DAG.getNode(PPCISD::MTCTR, dl, NodeTys, MTCTROps,
3322 2 + (InFlag.getNode() != 0));
3323 InFlag = Chain.getValue(1);
3324
3325 NodeTys.clear();
Owen Anderson825b72b2009-08-11 20:47:22 +00003326 NodeTys.push_back(MVT::Other);
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00003327 NodeTys.push_back(MVT::Glue);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003328 Ops.push_back(Chain);
Ulrich Weigand86765fb2013-03-22 15:24:13 +00003329 CallOpc = PPCISD::BCTRL;
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003330 Callee.setNode(0);
Ulrich Weigand86765fb2013-03-22 15:24:13 +00003331 // Add use of X11 (holding environment pointer)
3332 if (isSVR4ABI && isPPC64)
3333 Ops.push_back(DAG.getRegister(PPC::X11, PtrVT));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003334 // Add CTR register as callee so a bctr can be emitted later.
3335 if (isTailCall)
Roman Divacky0c9b5592011-06-03 15:47:49 +00003336 Ops.push_back(DAG.getRegister(isPPC64 ? PPC::CTR8 : PPC::CTR, PtrVT));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003337 }
3338
3339 // If this is a direct call, pass the chain and the callee.
3340 if (Callee.getNode()) {
3341 Ops.push_back(Chain);
3342 Ops.push_back(Callee);
3343 }
3344 // If this is a tail call add stack pointer delta.
3345 if (isTailCall)
Owen Anderson825b72b2009-08-11 20:47:22 +00003346 Ops.push_back(DAG.getConstant(SPDiff, MVT::i32));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003347
3348 // Add argument registers to the end of the list so that they are known live
3349 // into the call.
3350 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
3351 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
3352 RegsToPass[i].second.getValueType()));
3353
3354 return CallOpc;
3355}
3356
Roman Divackyeb8b7dc2012-09-18 16:47:58 +00003357static
3358bool isLocalCall(const SDValue &Callee)
3359{
3360 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee))
Roman Divacky6fc3ea22012-09-18 18:27:49 +00003361 return !G->getGlobal()->isDeclaration() &&
3362 !G->getGlobal()->isWeakForLinker();
Roman Divackyeb8b7dc2012-09-18 16:47:58 +00003363 return false;
3364}
3365
Dan Gohman98ca4f22009-08-05 01:29:28 +00003366SDValue
3367PPCTargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00003368 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00003369 const SmallVectorImpl<ISD::InputArg> &Ins,
3370 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00003371 SmallVectorImpl<SDValue> &InVals) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00003372
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003373 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00003374 CCState CCRetInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Gabor Greifa4b00b22012-04-19 15:16:31 +00003375 getTargetMachine(), RVLocs, *DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +00003376 CCRetInfo.AnalyzeCallResult(Ins, RetCC_PPC);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003377
3378 // Copy all of the result registers out of their specified physreg.
3379 for (unsigned i = 0, e = RVLocs.size(); i != e; ++i) {
3380 CCValAssign &VA = RVLocs[i];
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003381 assert(VA.isRegLoc() && "Can only return in registers!");
Ulrich Weigand86aef0a2012-11-05 19:39:45 +00003382
3383 SDValue Val = DAG.getCopyFromReg(Chain, dl,
3384 VA.getLocReg(), VA.getLocVT(), InFlag);
3385 Chain = Val.getValue(1);
3386 InFlag = Val.getValue(2);
3387
3388 switch (VA.getLocInfo()) {
3389 default: llvm_unreachable("Unknown loc info!");
3390 case CCValAssign::Full: break;
3391 case CCValAssign::AExt:
3392 Val = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), Val);
3393 break;
3394 case CCValAssign::ZExt:
3395 Val = DAG.getNode(ISD::AssertZext, dl, VA.getLocVT(), Val,
3396 DAG.getValueType(VA.getValVT()));
3397 Val = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), Val);
3398 break;
3399 case CCValAssign::SExt:
3400 Val = DAG.getNode(ISD::AssertSext, dl, VA.getLocVT(), Val,
3401 DAG.getValueType(VA.getValVT()));
3402 Val = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), Val);
3403 break;
3404 }
3405
3406 InVals.push_back(Val);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003407 }
3408
Dan Gohman98ca4f22009-08-05 01:29:28 +00003409 return Chain;
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003410}
3411
Dan Gohman98ca4f22009-08-05 01:29:28 +00003412SDValue
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00003413PPCTargetLowering::FinishCall(CallingConv::ID CallConv, DebugLoc dl,
3414 bool isTailCall, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00003415 SelectionDAG &DAG,
3416 SmallVector<std::pair<unsigned, SDValue>, 8>
3417 &RegsToPass,
3418 SDValue InFlag, SDValue Chain,
3419 SDValue &Callee,
3420 int SPDiff, unsigned NumBytes,
3421 const SmallVectorImpl<ISD::InputArg> &Ins,
Dan Gohmand858e902010-04-17 15:26:15 +00003422 SmallVectorImpl<SDValue> &InVals) const {
Owen Andersone50ed302009-08-10 22:56:29 +00003423 std::vector<EVT> NodeTys;
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003424 SmallVector<SDValue, 8> Ops;
3425 unsigned CallOpc = PrepareCall(DAG, Callee, InFlag, Chain, dl, SPDiff,
3426 isTailCall, RegsToPass, Ops, NodeTys,
Chris Lattnerb9082582010-11-14 23:42:06 +00003427 PPCSubTarget);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003428
Hal Finkel82b38212012-08-28 02:10:27 +00003429 // Add implicit use of CR bit 6 for 32-bit SVR4 vararg calls
3430 if (isVarArg && PPCSubTarget.isSVR4ABI() && !PPCSubTarget.isPPC64())
3431 Ops.push_back(DAG.getRegister(PPC::CR1EQ, MVT::i32));
3432
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003433 // When performing tail call optimization the callee pops its arguments off
3434 // the stack. Account for this here so these bytes can be pushed back on in
Eli Bendersky700ed802013-02-21 20:05:00 +00003435 // PPCFrameLowering::eliminateCallFramePseudoInstr.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003436 int BytesCalleePops =
Nick Lewycky8a8d4792011-12-02 22:16:29 +00003437 (CallConv == CallingConv::Fast &&
3438 getTargetMachine().Options.GuaranteedTailCallOpt) ? NumBytes : 0;
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003439
Roman Divackye46137f2012-03-06 16:41:49 +00003440 // Add a register mask operand representing the call-preserved registers.
3441 const TargetRegisterInfo *TRI = getTargetMachine().getRegisterInfo();
3442 const uint32_t *Mask = TRI->getCallPreservedMask(CallConv);
3443 assert(Mask && "Missing call preserved mask for calling convention");
3444 Ops.push_back(DAG.getRegisterMask(Mask));
3445
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003446 if (InFlag.getNode())
3447 Ops.push_back(InFlag);
3448
3449 // Emit tail call.
3450 if (isTailCall) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00003451 assert(((Callee.getOpcode() == ISD::Register &&
3452 cast<RegisterSDNode>(Callee)->getReg() == PPC::CTR) ||
3453 Callee.getOpcode() == ISD::TargetExternalSymbol ||
3454 Callee.getOpcode() == ISD::TargetGlobalAddress ||
3455 isa<ConstantSDNode>(Callee)) &&
3456 "Expecting an global address, external symbol, absolute value or register");
3457
Owen Anderson825b72b2009-08-11 20:47:22 +00003458 return DAG.getNode(PPCISD::TC_RETURN, dl, MVT::Other, &Ops[0], Ops.size());
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003459 }
3460
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00003461 // Add a NOP immediately after the branch instruction when using the 64-bit
3462 // SVR4 ABI. At link time, if caller and callee are in a different module and
3463 // thus have a different TOC, the call will be replaced with a call to a stub
3464 // function which saves the current TOC, loads the TOC of the callee and
3465 // branches to the callee. The NOP will be replaced with a load instruction
3466 // which restores the TOC of the caller from the TOC save slot of the current
3467 // stack frame. If caller and callee belong to the same module (and have the
3468 // same TOC), the NOP will remain unchanged.
Hal Finkel5b00cea2012-03-31 14:45:15 +00003469
3470 bool needsTOCRestore = false;
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00003471 if (!isTailCall && PPCSubTarget.isSVR4ABI()&& PPCSubTarget.isPPC64()) {
Ulrich Weigand86765fb2013-03-22 15:24:13 +00003472 if (CallOpc == PPCISD::BCTRL) {
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00003473 // This is a call through a function pointer.
3474 // Restore the caller TOC from the save area into R2.
3475 // See PrepareCall() for more information about calls through function
3476 // pointers in the 64-bit SVR4 ABI.
3477 // We are using a target-specific load with r2 hard coded, because the
3478 // result of a target-independent load would never go directly into r2,
3479 // since r2 is a reserved register (which prevents the register allocator
3480 // from allocating it), resulting in an additional register being
3481 // allocated and an unnecessary move instruction being generated.
Hal Finkel5b00cea2012-03-31 14:45:15 +00003482 needsTOCRestore = true;
Ulrich Weigand86765fb2013-03-22 15:24:13 +00003483 } else if ((CallOpc == PPCISD::CALL) && !isLocalCall(Callee)) {
Roman Divackyeb8b7dc2012-09-18 16:47:58 +00003484 // Otherwise insert NOP for non-local calls.
Ulrich Weigand86765fb2013-03-22 15:24:13 +00003485 CallOpc = PPCISD::CALL_NOP;
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00003486 }
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00003487 }
3488
Hal Finkel5b00cea2012-03-31 14:45:15 +00003489 Chain = DAG.getNode(CallOpc, dl, NodeTys, &Ops[0], Ops.size());
3490 InFlag = Chain.getValue(1);
3491
3492 if (needsTOCRestore) {
3493 SDVTList VTs = DAG.getVTList(MVT::Other, MVT::Glue);
3494 Chain = DAG.getNode(PPCISD::TOC_RESTORE, dl, VTs, Chain, InFlag);
3495 InFlag = Chain.getValue(1);
3496 }
3497
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003498 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
3499 DAG.getIntPtrConstant(BytesCalleePops, true),
3500 InFlag);
Dan Gohman98ca4f22009-08-05 01:29:28 +00003501 if (!Ins.empty())
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003502 InFlag = Chain.getValue(1);
3503
Dan Gohman98ca4f22009-08-05 01:29:28 +00003504 return LowerCallResult(Chain, InFlag, CallConv, isVarArg,
3505 Ins, dl, DAG, InVals);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003506}
3507
Dan Gohman98ca4f22009-08-05 01:29:28 +00003508SDValue
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00003509PPCTargetLowering::LowerCall(TargetLowering::CallLoweringInfo &CLI,
Dan Gohmand858e902010-04-17 15:26:15 +00003510 SmallVectorImpl<SDValue> &InVals) const {
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00003511 SelectionDAG &DAG = CLI.DAG;
3512 DebugLoc &dl = CLI.DL;
3513 SmallVector<ISD::OutputArg, 32> &Outs = CLI.Outs;
3514 SmallVector<SDValue, 32> &OutVals = CLI.OutVals;
3515 SmallVector<ISD::InputArg, 32> &Ins = CLI.Ins;
3516 SDValue Chain = CLI.Chain;
3517 SDValue Callee = CLI.Callee;
3518 bool &isTailCall = CLI.IsTailCall;
3519 CallingConv::ID CallConv = CLI.CallConv;
3520 bool isVarArg = CLI.IsVarArg;
3521
Evan Cheng0c439eb2010-01-27 00:07:07 +00003522 if (isTailCall)
3523 isTailCall = IsEligibleForTailCallOptimization(Callee, CallConv, isVarArg,
3524 Ins, DAG);
3525
Bill Schmidt726c2372012-10-23 15:51:16 +00003526 if (PPCSubTarget.isSVR4ABI()) {
3527 if (PPCSubTarget.isPPC64())
3528 return LowerCall_64SVR4(Chain, Callee, CallConv, isVarArg,
3529 isTailCall, Outs, OutVals, Ins,
3530 dl, DAG, InVals);
3531 else
3532 return LowerCall_32SVR4(Chain, Callee, CallConv, isVarArg,
3533 isTailCall, Outs, OutVals, Ins,
3534 dl, DAG, InVals);
3535 }
Chris Lattnerb9082582010-11-14 23:42:06 +00003536
Bill Schmidt726c2372012-10-23 15:51:16 +00003537 return LowerCall_Darwin(Chain, Callee, CallConv, isVarArg,
3538 isTailCall, Outs, OutVals, Ins,
3539 dl, DAG, InVals);
Dan Gohman98ca4f22009-08-05 01:29:28 +00003540}
3541
3542SDValue
Bill Schmidt419f3762012-09-19 15:42:13 +00003543PPCTargetLowering::LowerCall_32SVR4(SDValue Chain, SDValue Callee,
3544 CallingConv::ID CallConv, bool isVarArg,
3545 bool isTailCall,
3546 const SmallVectorImpl<ISD::OutputArg> &Outs,
3547 const SmallVectorImpl<SDValue> &OutVals,
3548 const SmallVectorImpl<ISD::InputArg> &Ins,
3549 DebugLoc dl, SelectionDAG &DAG,
3550 SmallVectorImpl<SDValue> &InVals) const {
3551 // See PPCTargetLowering::LowerFormalArguments_32SVR4() for a description
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00003552 // of the 32-bit SVR4 ABI stack frame layout.
Dan Gohman98ca4f22009-08-05 01:29:28 +00003553
Dan Gohman98ca4f22009-08-05 01:29:28 +00003554 assert((CallConv == CallingConv::C ||
3555 CallConv == CallingConv::Fast) && "Unknown calling convention!");
Tilmann Schellerffd02002009-07-03 06:45:56 +00003556
Tilmann Schellerffd02002009-07-03 06:45:56 +00003557 unsigned PtrByteSize = 4;
3558
3559 MachineFunction &MF = DAG.getMachineFunction();
3560
3561 // Mark this function as potentially containing a function that contains a
3562 // tail call. As a consequence the frame pointer will be used for dynamicalloc
3563 // and restoring the callers stack pointer in this functions epilog. This is
3564 // done because by tail calling the called function might overwrite the value
3565 // in this function's (MF) stack pointer stack slot 0(SP).
Nick Lewycky8a8d4792011-12-02 22:16:29 +00003566 if (getTargetMachine().Options.GuaranteedTailCallOpt &&
3567 CallConv == CallingConv::Fast)
Tilmann Schellerffd02002009-07-03 06:45:56 +00003568 MF.getInfo<PPCFunctionInfo>()->setHasFastCall();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003569
Tilmann Schellerffd02002009-07-03 06:45:56 +00003570 // Count how many bytes are to be pushed on the stack, including the linkage
3571 // area, parameter list area and the part of the local variable space which
3572 // contains copies of aggregates which are passed by value.
3573
3574 // Assign locations to all of the outgoing arguments.
3575 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00003576 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Gabor Greifa4b00b22012-04-19 15:16:31 +00003577 getTargetMachine(), ArgLocs, *DAG.getContext());
Tilmann Schellerffd02002009-07-03 06:45:56 +00003578
3579 // Reserve space for the linkage area on the stack.
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00003580 CCInfo.AllocateStack(PPCFrameLowering::getLinkageSize(false, false), PtrByteSize);
Tilmann Schellerffd02002009-07-03 06:45:56 +00003581
3582 if (isVarArg) {
3583 // Handle fixed and variable vector arguments differently.
3584 // Fixed vector arguments go into registers as long as registers are
3585 // available. Variable vector arguments always go into memory.
Dan Gohman98ca4f22009-08-05 01:29:28 +00003586 unsigned NumArgs = Outs.size();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003587
Tilmann Schellerffd02002009-07-03 06:45:56 +00003588 for (unsigned i = 0; i != NumArgs; ++i) {
Duncan Sands1440e8b2010-11-03 11:35:31 +00003589 MVT ArgVT = Outs[i].VT;
Dan Gohman98ca4f22009-08-05 01:29:28 +00003590 ISD::ArgFlagsTy ArgFlags = Outs[i].Flags;
Tilmann Schellerffd02002009-07-03 06:45:56 +00003591 bool Result;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003592
Dan Gohman98ca4f22009-08-05 01:29:28 +00003593 if (Outs[i].IsFixed) {
Bill Schmidt212af6a2013-02-06 17:33:58 +00003594 Result = CC_PPC32_SVR4(i, ArgVT, ArgVT, CCValAssign::Full, ArgFlags,
3595 CCInfo);
Tilmann Schellerffd02002009-07-03 06:45:56 +00003596 } else {
Bill Schmidt212af6a2013-02-06 17:33:58 +00003597 Result = CC_PPC32_SVR4_VarArg(i, ArgVT, ArgVT, CCValAssign::Full,
3598 ArgFlags, CCInfo);
Tilmann Schellerffd02002009-07-03 06:45:56 +00003599 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003600
Tilmann Schellerffd02002009-07-03 06:45:56 +00003601 if (Result) {
Torok Edwindac237e2009-07-08 20:53:28 +00003602#ifndef NDEBUG
Chris Lattner45cfe542009-08-23 06:03:38 +00003603 errs() << "Call operand #" << i << " has unhandled type "
Duncan Sands1440e8b2010-11-03 11:35:31 +00003604 << EVT(ArgVT).getEVTString() << "\n";
Torok Edwindac237e2009-07-08 20:53:28 +00003605#endif
Torok Edwinc23197a2009-07-14 16:55:14 +00003606 llvm_unreachable(0);
Tilmann Schellerffd02002009-07-03 06:45:56 +00003607 }
3608 }
3609 } else {
3610 // All arguments are treated the same.
Bill Schmidt212af6a2013-02-06 17:33:58 +00003611 CCInfo.AnalyzeCallOperands(Outs, CC_PPC32_SVR4);
Tilmann Schellerffd02002009-07-03 06:45:56 +00003612 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003613
Tilmann Schellerffd02002009-07-03 06:45:56 +00003614 // Assign locations to all of the outgoing aggregate by value arguments.
3615 SmallVector<CCValAssign, 16> ByValArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00003616 CCState CCByValInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Gabor Greifa4b00b22012-04-19 15:16:31 +00003617 getTargetMachine(), ByValArgLocs, *DAG.getContext());
Tilmann Schellerffd02002009-07-03 06:45:56 +00003618
3619 // Reserve stack space for the allocations in CCInfo.
3620 CCByValInfo.AllocateStack(CCInfo.getNextStackOffset(), PtrByteSize);
3621
Bill Schmidt212af6a2013-02-06 17:33:58 +00003622 CCByValInfo.AnalyzeCallOperands(Outs, CC_PPC32_SVR4_ByVal);
Tilmann Schellerffd02002009-07-03 06:45:56 +00003623
3624 // Size of the linkage area, parameter list area and the part of the local
3625 // space variable where copies of aggregates which are passed by value are
3626 // stored.
3627 unsigned NumBytes = CCByValInfo.getNextStackOffset();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003628
Tilmann Schellerffd02002009-07-03 06:45:56 +00003629 // Calculate by how many bytes the stack has to be adjusted in case of tail
3630 // call optimization.
3631 int SPDiff = CalculateTailCallSPDiff(DAG, isTailCall, NumBytes);
3632
3633 // Adjust the stack pointer for the new arguments...
3634 // These operations are automatically eliminated by the prolog/epilog pass
3635 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
3636 SDValue CallSeqStart = Chain;
3637
3638 // Load the return address and frame pointer so it can be moved somewhere else
3639 // later.
3640 SDValue LROp, FPOp;
3641 Chain = EmitTailCallLoadFPAndRetAddr(DAG, SPDiff, Chain, LROp, FPOp, false,
3642 dl);
3643
3644 // Set up a copy of the stack pointer for use loading and storing any
3645 // arguments that may not fit in the registers available for argument
3646 // passing.
Owen Anderson825b72b2009-08-11 20:47:22 +00003647 SDValue StackPtr = DAG.getRegister(PPC::R1, MVT::i32);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003648
Tilmann Schellerffd02002009-07-03 06:45:56 +00003649 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
3650 SmallVector<TailCallArgumentInfo, 8> TailCallArguments;
3651 SmallVector<SDValue, 8> MemOpChains;
3652
Roman Divacky0aaa9192011-08-30 17:04:16 +00003653 bool seenFloatArg = false;
Tilmann Schellerffd02002009-07-03 06:45:56 +00003654 // Walk the register/memloc assignments, inserting copies/loads.
3655 for (unsigned i = 0, j = 0, e = ArgLocs.size();
3656 i != e;
3657 ++i) {
3658 CCValAssign &VA = ArgLocs[i];
Dan Gohmanc9403652010-07-07 15:54:55 +00003659 SDValue Arg = OutVals[i];
Dan Gohman98ca4f22009-08-05 01:29:28 +00003660 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003661
Tilmann Schellerffd02002009-07-03 06:45:56 +00003662 if (Flags.isByVal()) {
3663 // Argument is an aggregate which is passed by value, thus we need to
3664 // create a copy of it in the local variable space of the current stack
3665 // frame (which is the stack frame of the caller) and pass the address of
3666 // this copy to the callee.
3667 assert((j < ByValArgLocs.size()) && "Index out of bounds!");
3668 CCValAssign &ByValVA = ByValArgLocs[j++];
3669 assert((VA.getValNo() == ByValVA.getValNo()) && "ValNo mismatch!");
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003670
Tilmann Schellerffd02002009-07-03 06:45:56 +00003671 // Memory reserved in the local variable space of the callers stack frame.
3672 unsigned LocMemOffset = ByValVA.getLocMemOffset();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003673
Tilmann Schellerffd02002009-07-03 06:45:56 +00003674 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
3675 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003676
Tilmann Schellerffd02002009-07-03 06:45:56 +00003677 // Create a copy of the argument in the local area of the current
3678 // stack frame.
3679 SDValue MemcpyCall =
3680 CreateCopyOfByValArgument(Arg, PtrOff,
3681 CallSeqStart.getNode()->getOperand(0),
3682 Flags, DAG, dl);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003683
Tilmann Schellerffd02002009-07-03 06:45:56 +00003684 // This must go outside the CALLSEQ_START..END.
3685 SDValue NewCallSeqStart = DAG.getCALLSEQ_START(MemcpyCall,
3686 CallSeqStart.getNode()->getOperand(1));
3687 DAG.ReplaceAllUsesWith(CallSeqStart.getNode(),
3688 NewCallSeqStart.getNode());
3689 Chain = CallSeqStart = NewCallSeqStart;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003690
Tilmann Schellerffd02002009-07-03 06:45:56 +00003691 // Pass the address of the aggregate copy on the stack either in a
3692 // physical register or in the parameter list area of the current stack
3693 // frame to the callee.
3694 Arg = PtrOff;
3695 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003696
Tilmann Schellerffd02002009-07-03 06:45:56 +00003697 if (VA.isRegLoc()) {
Roman Divacky0aaa9192011-08-30 17:04:16 +00003698 seenFloatArg |= VA.getLocVT().isFloatingPoint();
Tilmann Schellerffd02002009-07-03 06:45:56 +00003699 // Put argument in a physical register.
3700 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
3701 } else {
3702 // Put argument in the parameter list area of the current stack frame.
3703 assert(VA.isMemLoc());
3704 unsigned LocMemOffset = VA.getLocMemOffset();
3705
3706 if (!isTailCall) {
3707 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
3708 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
3709
3710 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, PtrOff,
Chris Lattner6229d0a2010-09-21 18:41:36 +00003711 MachinePointerInfo(),
David Greene534502d12010-02-15 16:56:53 +00003712 false, false, 0));
Tilmann Schellerffd02002009-07-03 06:45:56 +00003713 } else {
3714 // Calculate and remember argument location.
3715 CalculateTailCallArgDest(DAG, MF, false, Arg, SPDiff, LocMemOffset,
3716 TailCallArguments);
3717 }
3718 }
3719 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003720
Tilmann Schellerffd02002009-07-03 06:45:56 +00003721 if (!MemOpChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00003722 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Tilmann Schellerffd02002009-07-03 06:45:56 +00003723 &MemOpChains[0], MemOpChains.size());
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003724
Tilmann Schellerffd02002009-07-03 06:45:56 +00003725 // Build a sequence of copy-to-reg nodes chained together with token chain
3726 // and flag operands which copy the outgoing args into the appropriate regs.
3727 SDValue InFlag;
3728 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
3729 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
3730 RegsToPass[i].second, InFlag);
3731 InFlag = Chain.getValue(1);
3732 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003733
Hal Finkel82b38212012-08-28 02:10:27 +00003734 // Set CR bit 6 to true if this is a vararg call with floating args passed in
3735 // registers.
3736 if (isVarArg) {
NAKAMURA Takumid2a35f22012-08-30 15:52:29 +00003737 SDVTList VTs = DAG.getVTList(MVT::Other, MVT::Glue);
3738 SDValue Ops[] = { Chain, InFlag };
3739
Hal Finkel82b38212012-08-28 02:10:27 +00003740 Chain = DAG.getNode(seenFloatArg ? PPCISD::CR6SET : PPCISD::CR6UNSET,
NAKAMURA Takumid2a35f22012-08-30 15:52:29 +00003741 dl, VTs, Ops, InFlag.getNode() ? 2 : 1);
3742
Hal Finkel82b38212012-08-28 02:10:27 +00003743 InFlag = Chain.getValue(1);
3744 }
3745
Chris Lattnerb9082582010-11-14 23:42:06 +00003746 if (isTailCall)
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003747 PrepareTailCall(DAG, InFlag, Chain, dl, false, SPDiff, NumBytes, LROp, FPOp,
3748 false, TailCallArguments);
Tilmann Schellerffd02002009-07-03 06:45:56 +00003749
Dan Gohman98ca4f22009-08-05 01:29:28 +00003750 return FinishCall(CallConv, dl, isTailCall, isVarArg, DAG,
3751 RegsToPass, InFlag, Chain, Callee, SPDiff, NumBytes,
3752 Ins, InVals);
Tilmann Schellerffd02002009-07-03 06:45:56 +00003753}
3754
Bill Schmidt726c2372012-10-23 15:51:16 +00003755// Copy an argument into memory, being careful to do this outside the
3756// call sequence for the call to which the argument belongs.
Dan Gohman98ca4f22009-08-05 01:29:28 +00003757SDValue
Bill Schmidt726c2372012-10-23 15:51:16 +00003758PPCTargetLowering::createMemcpyOutsideCallSeq(SDValue Arg, SDValue PtrOff,
3759 SDValue CallSeqStart,
3760 ISD::ArgFlagsTy Flags,
3761 SelectionDAG &DAG,
3762 DebugLoc dl) const {
3763 SDValue MemcpyCall = CreateCopyOfByValArgument(Arg, PtrOff,
3764 CallSeqStart.getNode()->getOperand(0),
3765 Flags, DAG, dl);
3766 // The MEMCPY must go outside the CALLSEQ_START..END.
3767 SDValue NewCallSeqStart = DAG.getCALLSEQ_START(MemcpyCall,
3768 CallSeqStart.getNode()->getOperand(1));
3769 DAG.ReplaceAllUsesWith(CallSeqStart.getNode(),
3770 NewCallSeqStart.getNode());
3771 return NewCallSeqStart;
3772}
3773
3774SDValue
3775PPCTargetLowering::LowerCall_64SVR4(SDValue Chain, SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00003776 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00003777 bool isTailCall,
3778 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00003779 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohman98ca4f22009-08-05 01:29:28 +00003780 const SmallVectorImpl<ISD::InputArg> &Ins,
3781 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00003782 SmallVectorImpl<SDValue> &InVals) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00003783
Bill Schmidt726c2372012-10-23 15:51:16 +00003784 unsigned NumOps = Outs.size();
Bill Schmidt419f3762012-09-19 15:42:13 +00003785
Bill Schmidt726c2372012-10-23 15:51:16 +00003786 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
3787 unsigned PtrByteSize = 8;
3788
3789 MachineFunction &MF = DAG.getMachineFunction();
3790
3791 // Mark this function as potentially containing a function that contains a
3792 // tail call. As a consequence the frame pointer will be used for dynamicalloc
3793 // and restoring the callers stack pointer in this functions epilog. This is
3794 // done because by tail calling the called function might overwrite the value
3795 // in this function's (MF) stack pointer stack slot 0(SP).
3796 if (getTargetMachine().Options.GuaranteedTailCallOpt &&
3797 CallConv == CallingConv::Fast)
3798 MF.getInfo<PPCFunctionInfo>()->setHasFastCall();
3799
3800 unsigned nAltivecParamsAtEnd = 0;
3801
3802 // Count how many bytes are to be pushed on the stack, including the linkage
3803 // area, and parameter passing area. We start with at least 48 bytes, which
3804 // is reserved space for [SP][CR][LR][3 x unused].
3805 // NOTE: For PPC64, nAltivecParamsAtEnd always remains zero as a result
3806 // of this call.
3807 unsigned NumBytes =
3808 CalculateParameterAndLinkageAreaSize(DAG, true, isVarArg, CallConv,
3809 Outs, OutVals, nAltivecParamsAtEnd);
3810
3811 // Calculate by how many bytes the stack has to be adjusted in case of tail
3812 // call optimization.
3813 int SPDiff = CalculateTailCallSPDiff(DAG, isTailCall, NumBytes);
3814
3815 // To protect arguments on the stack from being clobbered in a tail call,
3816 // force all the loads to happen before doing any other lowering.
3817 if (isTailCall)
3818 Chain = DAG.getStackArgumentTokenFactor(Chain);
3819
3820 // Adjust the stack pointer for the new arguments...
3821 // These operations are automatically eliminated by the prolog/epilog pass
3822 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
3823 SDValue CallSeqStart = Chain;
3824
3825 // Load the return address and frame pointer so it can be move somewhere else
3826 // later.
3827 SDValue LROp, FPOp;
3828 Chain = EmitTailCallLoadFPAndRetAddr(DAG, SPDiff, Chain, LROp, FPOp, true,
3829 dl);
3830
3831 // Set up a copy of the stack pointer for use loading and storing any
3832 // arguments that may not fit in the registers available for argument
3833 // passing.
3834 SDValue StackPtr = DAG.getRegister(PPC::X1, MVT::i64);
3835
3836 // Figure out which arguments are going to go in registers, and which in
3837 // memory. Also, if this is a vararg function, floating point operations
3838 // must be stored to our stack, and loaded into integer regs as well, if
3839 // any integer regs are available for argument passing.
3840 unsigned ArgOffset = PPCFrameLowering::getLinkageSize(true, true);
3841 unsigned GPR_idx = 0, FPR_idx = 0, VR_idx = 0;
3842
3843 static const uint16_t GPR[] = {
3844 PPC::X3, PPC::X4, PPC::X5, PPC::X6,
3845 PPC::X7, PPC::X8, PPC::X9, PPC::X10,
3846 };
3847 static const uint16_t *FPR = GetFPR();
3848
3849 static const uint16_t VR[] = {
3850 PPC::V2, PPC::V3, PPC::V4, PPC::V5, PPC::V6, PPC::V7, PPC::V8,
3851 PPC::V9, PPC::V10, PPC::V11, PPC::V12, PPC::V13
3852 };
3853 const unsigned NumGPRs = array_lengthof(GPR);
3854 const unsigned NumFPRs = 13;
3855 const unsigned NumVRs = array_lengthof(VR);
3856
3857 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
3858 SmallVector<TailCallArgumentInfo, 8> TailCallArguments;
3859
3860 SmallVector<SDValue, 8> MemOpChains;
3861 for (unsigned i = 0; i != NumOps; ++i) {
3862 SDValue Arg = OutVals[i];
3863 ISD::ArgFlagsTy Flags = Outs[i].Flags;
3864
3865 // PtrOff will be used to store the current argument to the stack if a
3866 // register cannot be found for it.
3867 SDValue PtrOff;
3868
3869 PtrOff = DAG.getConstant(ArgOffset, StackPtr.getValueType());
3870
3871 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr, PtrOff);
3872
3873 // Promote integers to 64-bit values.
3874 if (Arg.getValueType() == MVT::i32) {
3875 // FIXME: Should this use ANY_EXTEND if neither sext nor zext?
3876 unsigned ExtOp = Flags.isSExt() ? ISD::SIGN_EXTEND : ISD::ZERO_EXTEND;
3877 Arg = DAG.getNode(ExtOp, dl, MVT::i64, Arg);
3878 }
3879
3880 // FIXME memcpy is used way more than necessary. Correctness first.
3881 // Note: "by value" is code for passing a structure by value, not
3882 // basic types.
3883 if (Flags.isByVal()) {
3884 // Note: Size includes alignment padding, so
3885 // struct x { short a; char b; }
3886 // will have Size = 4. With #pragma pack(1), it will have Size = 3.
3887 // These are the proper values we need for right-justifying the
3888 // aggregate in a parameter register.
3889 unsigned Size = Flags.getByValSize();
Bill Schmidt42d43352012-10-31 01:15:05 +00003890
3891 // An empty aggregate parameter takes up no storage and no
3892 // registers.
3893 if (Size == 0)
3894 continue;
3895
Bill Schmidt726c2372012-10-23 15:51:16 +00003896 // All aggregates smaller than 8 bytes must be passed right-justified.
3897 if (Size==1 || Size==2 || Size==4) {
3898 EVT VT = (Size==1) ? MVT::i8 : ((Size==2) ? MVT::i16 : MVT::i32);
3899 if (GPR_idx != NumGPRs) {
3900 SDValue Load = DAG.getExtLoad(ISD::EXTLOAD, dl, PtrVT, Chain, Arg,
3901 MachinePointerInfo(), VT,
3902 false, false, 0);
3903 MemOpChains.push_back(Load.getValue(1));
3904 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
3905
3906 ArgOffset += PtrByteSize;
3907 continue;
3908 }
3909 }
3910
3911 if (GPR_idx == NumGPRs && Size < 8) {
3912 SDValue Const = DAG.getConstant(PtrByteSize - Size,
3913 PtrOff.getValueType());
3914 SDValue AddPtr = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, Const);
3915 Chain = CallSeqStart = createMemcpyOutsideCallSeq(Arg, AddPtr,
3916 CallSeqStart,
3917 Flags, DAG, dl);
3918 ArgOffset += PtrByteSize;
3919 continue;
3920 }
3921 // Copy entire object into memory. There are cases where gcc-generated
3922 // code assumes it is there, even if it could be put entirely into
3923 // registers. (This is not what the doc says.)
3924
3925 // FIXME: The above statement is likely due to a misunderstanding of the
3926 // documents. All arguments must be copied into the parameter area BY
3927 // THE CALLEE in the event that the callee takes the address of any
3928 // formal argument. That has not yet been implemented. However, it is
3929 // reasonable to use the stack area as a staging area for the register
3930 // load.
3931
3932 // Skip this for small aggregates, as we will use the same slot for a
3933 // right-justified copy, below.
3934 if (Size >= 8)
3935 Chain = CallSeqStart = createMemcpyOutsideCallSeq(Arg, PtrOff,
3936 CallSeqStart,
3937 Flags, DAG, dl);
3938
3939 // When a register is available, pass a small aggregate right-justified.
3940 if (Size < 8 && GPR_idx != NumGPRs) {
3941 // The easiest way to get this right-justified in a register
3942 // is to copy the structure into the rightmost portion of a
3943 // local variable slot, then load the whole slot into the
3944 // register.
3945 // FIXME: The memcpy seems to produce pretty awful code for
3946 // small aggregates, particularly for packed ones.
3947 // FIXME: It would be preferable to use the slot in the
3948 // parameter save area instead of a new local variable.
3949 SDValue Const = DAG.getConstant(8 - Size, PtrOff.getValueType());
3950 SDValue AddPtr = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, Const);
3951 Chain = CallSeqStart = createMemcpyOutsideCallSeq(Arg, AddPtr,
3952 CallSeqStart,
3953 Flags, DAG, dl);
3954
3955 // Load the slot into the register.
3956 SDValue Load = DAG.getLoad(PtrVT, dl, Chain, PtrOff,
3957 MachinePointerInfo(),
3958 false, false, false, 0);
3959 MemOpChains.push_back(Load.getValue(1));
3960 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
3961
3962 // Done with this argument.
3963 ArgOffset += PtrByteSize;
3964 continue;
3965 }
3966
3967 // For aggregates larger than PtrByteSize, copy the pieces of the
3968 // object that fit into registers from the parameter save area.
3969 for (unsigned j=0; j<Size; j+=PtrByteSize) {
3970 SDValue Const = DAG.getConstant(j, PtrOff.getValueType());
3971 SDValue AddArg = DAG.getNode(ISD::ADD, dl, PtrVT, Arg, Const);
3972 if (GPR_idx != NumGPRs) {
3973 SDValue Load = DAG.getLoad(PtrVT, dl, Chain, AddArg,
3974 MachinePointerInfo(),
3975 false, false, false, 0);
3976 MemOpChains.push_back(Load.getValue(1));
3977 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
3978 ArgOffset += PtrByteSize;
3979 } else {
3980 ArgOffset += ((Size - j + PtrByteSize-1)/PtrByteSize)*PtrByteSize;
3981 break;
3982 }
3983 }
3984 continue;
3985 }
3986
3987 switch (Arg.getValueType().getSimpleVT().SimpleTy) {
3988 default: llvm_unreachable("Unexpected ValueType for argument!");
3989 case MVT::i32:
3990 case MVT::i64:
3991 if (GPR_idx != NumGPRs) {
3992 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Arg));
3993 } else {
3994 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
3995 true, isTailCall, false, MemOpChains,
3996 TailCallArguments, dl);
3997 }
3998 ArgOffset += PtrByteSize;
3999 break;
4000 case MVT::f32:
4001 case MVT::f64:
4002 if (FPR_idx != NumFPRs) {
4003 RegsToPass.push_back(std::make_pair(FPR[FPR_idx++], Arg));
4004
4005 if (isVarArg) {
Bill Schmidte6c56432012-10-29 21:18:16 +00004006 // A single float or an aggregate containing only a single float
4007 // must be passed right-justified in the stack doubleword, and
4008 // in the GPR, if one is available.
4009 SDValue StoreOff;
4010 if (Arg.getValueType().getSimpleVT().SimpleTy == MVT::f32) {
4011 SDValue ConstFour = DAG.getConstant(4, PtrOff.getValueType());
4012 StoreOff = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, ConstFour);
4013 } else
4014 StoreOff = PtrOff;
4015
4016 SDValue Store = DAG.getStore(Chain, dl, Arg, StoreOff,
Bill Schmidt726c2372012-10-23 15:51:16 +00004017 MachinePointerInfo(), false, false, 0);
4018 MemOpChains.push_back(Store);
4019
4020 // Float varargs are always shadowed in available integer registers
4021 if (GPR_idx != NumGPRs) {
4022 SDValue Load = DAG.getLoad(PtrVT, dl, Store, PtrOff,
4023 MachinePointerInfo(), false, false,
4024 false, 0);
4025 MemOpChains.push_back(Load.getValue(1));
4026 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
4027 }
4028 } else if (GPR_idx != NumGPRs)
4029 // If we have any FPRs remaining, we may also have GPRs remaining.
4030 ++GPR_idx;
4031 } else {
4032 // Single-precision floating-point values are mapped to the
4033 // second (rightmost) word of the stack doubleword.
4034 if (Arg.getValueType() == MVT::f32) {
4035 SDValue ConstFour = DAG.getConstant(4, PtrOff.getValueType());
4036 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, ConstFour);
4037 }
4038
4039 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
4040 true, isTailCall, false, MemOpChains,
4041 TailCallArguments, dl);
4042 }
4043 ArgOffset += 8;
4044 break;
4045 case MVT::v4f32:
4046 case MVT::v4i32:
4047 case MVT::v8i16:
4048 case MVT::v16i8:
4049 if (isVarArg) {
4050 // These go aligned on the stack, or in the corresponding R registers
4051 // when within range. The Darwin PPC ABI doc claims they also go in
4052 // V registers; in fact gcc does this only for arguments that are
4053 // prototyped, not for those that match the ... We do it for all
4054 // arguments, seems to work.
4055 while (ArgOffset % 16 !=0) {
4056 ArgOffset += PtrByteSize;
4057 if (GPR_idx != NumGPRs)
4058 GPR_idx++;
4059 }
4060 // We could elide this store in the case where the object fits
4061 // entirely in R registers. Maybe later.
4062 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr,
4063 DAG.getConstant(ArgOffset, PtrVT));
4064 SDValue Store = DAG.getStore(Chain, dl, Arg, PtrOff,
4065 MachinePointerInfo(), false, false, 0);
4066 MemOpChains.push_back(Store);
4067 if (VR_idx != NumVRs) {
4068 SDValue Load = DAG.getLoad(MVT::v4f32, dl, Store, PtrOff,
4069 MachinePointerInfo(),
4070 false, false, false, 0);
4071 MemOpChains.push_back(Load.getValue(1));
4072 RegsToPass.push_back(std::make_pair(VR[VR_idx++], Load));
4073 }
4074 ArgOffset += 16;
4075 for (unsigned i=0; i<16; i+=PtrByteSize) {
4076 if (GPR_idx == NumGPRs)
4077 break;
4078 SDValue Ix = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff,
4079 DAG.getConstant(i, PtrVT));
4080 SDValue Load = DAG.getLoad(PtrVT, dl, Store, Ix, MachinePointerInfo(),
4081 false, false, false, 0);
4082 MemOpChains.push_back(Load.getValue(1));
4083 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
4084 }
4085 break;
4086 }
4087
4088 // Non-varargs Altivec params generally go in registers, but have
4089 // stack space allocated at the end.
4090 if (VR_idx != NumVRs) {
4091 // Doesn't have GPR space allocated.
4092 RegsToPass.push_back(std::make_pair(VR[VR_idx++], Arg));
4093 } else {
4094 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
4095 true, isTailCall, true, MemOpChains,
4096 TailCallArguments, dl);
4097 ArgOffset += 16;
4098 }
4099 break;
4100 }
4101 }
4102
4103 if (!MemOpChains.empty())
4104 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
4105 &MemOpChains[0], MemOpChains.size());
4106
4107 // Check if this is an indirect call (MTCTR/BCTRL).
4108 // See PrepareCall() for more information about calls through function
4109 // pointers in the 64-bit SVR4 ABI.
4110 if (!isTailCall &&
4111 !dyn_cast<GlobalAddressSDNode>(Callee) &&
4112 !dyn_cast<ExternalSymbolSDNode>(Callee) &&
4113 !isBLACompatibleAddress(Callee, DAG)) {
4114 // Load r2 into a virtual register and store it to the TOC save area.
4115 SDValue Val = DAG.getCopyFromReg(Chain, dl, PPC::X2, MVT::i64);
4116 // TOC save area offset.
4117 SDValue PtrOff = DAG.getIntPtrConstant(40);
4118 SDValue AddPtr = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr, PtrOff);
4119 Chain = DAG.getStore(Val.getValue(1), dl, Val, AddPtr, MachinePointerInfo(),
4120 false, false, 0);
4121 // R12 must contain the address of an indirect callee. This does not
4122 // mean the MTCTR instruction must use R12; it's easier to model this
4123 // as an extra parameter, so do that.
4124 RegsToPass.push_back(std::make_pair((unsigned)PPC::X12, Callee));
4125 }
4126
4127 // Build a sequence of copy-to-reg nodes chained together with token chain
4128 // and flag operands which copy the outgoing args into the appropriate regs.
4129 SDValue InFlag;
4130 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
4131 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
4132 RegsToPass[i].second, InFlag);
4133 InFlag = Chain.getValue(1);
4134 }
4135
4136 if (isTailCall)
4137 PrepareTailCall(DAG, InFlag, Chain, dl, true, SPDiff, NumBytes, LROp,
4138 FPOp, true, TailCallArguments);
4139
4140 return FinishCall(CallConv, dl, isTailCall, isVarArg, DAG,
4141 RegsToPass, InFlag, Chain, Callee, SPDiff, NumBytes,
4142 Ins, InVals);
4143}
4144
4145SDValue
4146PPCTargetLowering::LowerCall_Darwin(SDValue Chain, SDValue Callee,
4147 CallingConv::ID CallConv, bool isVarArg,
4148 bool isTailCall,
4149 const SmallVectorImpl<ISD::OutputArg> &Outs,
4150 const SmallVectorImpl<SDValue> &OutVals,
4151 const SmallVectorImpl<ISD::InputArg> &Ins,
4152 DebugLoc dl, SelectionDAG &DAG,
4153 SmallVectorImpl<SDValue> &InVals) const {
4154
4155 unsigned NumOps = Outs.size();
Scott Michelfdc40a02009-02-17 22:15:04 +00004156
Owen Andersone50ed302009-08-10 22:56:29 +00004157 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson825b72b2009-08-11 20:47:22 +00004158 bool isPPC64 = PtrVT == MVT::i64;
Chris Lattnerc91a4752006-06-26 22:48:35 +00004159 unsigned PtrByteSize = isPPC64 ? 8 : 4;
Scott Michelfdc40a02009-02-17 22:15:04 +00004160
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004161 MachineFunction &MF = DAG.getMachineFunction();
4162
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004163 // Mark this function as potentially containing a function that contains a
4164 // tail call. As a consequence the frame pointer will be used for dynamicalloc
4165 // and restoring the callers stack pointer in this functions epilog. This is
4166 // done because by tail calling the called function might overwrite the value
4167 // in this function's (MF) stack pointer stack slot 0(SP).
Nick Lewycky8a8d4792011-12-02 22:16:29 +00004168 if (getTargetMachine().Options.GuaranteedTailCallOpt &&
4169 CallConv == CallingConv::Fast)
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004170 MF.getInfo<PPCFunctionInfo>()->setHasFastCall();
4171
4172 unsigned nAltivecParamsAtEnd = 0;
4173
Chris Lattnerabde4602006-05-16 22:56:08 +00004174 // Count how many bytes are to be pushed on the stack, including the linkage
Chris Lattnerc91a4752006-06-26 22:48:35 +00004175 // area, and parameter passing area. We start with 24/48 bytes, which is
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004176 // prereserved space for [SP][CR][LR][3 x unused].
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004177 unsigned NumBytes =
Dan Gohman98ca4f22009-08-05 01:29:28 +00004178 CalculateParameterAndLinkageAreaSize(DAG, isPPC64, isVarArg, CallConv,
Dan Gohmanc9403652010-07-07 15:54:55 +00004179 Outs, OutVals,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004180 nAltivecParamsAtEnd);
Dale Johannesen75092de2008-03-12 00:22:17 +00004181
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004182 // Calculate by how many bytes the stack has to be adjusted in case of tail
4183 // call optimization.
4184 int SPDiff = CalculateTailCallSPDiff(DAG, isTailCall, NumBytes);
Scott Michelfdc40a02009-02-17 22:15:04 +00004185
Dan Gohman98ca4f22009-08-05 01:29:28 +00004186 // To protect arguments on the stack from being clobbered in a tail call,
4187 // force all the loads to happen before doing any other lowering.
4188 if (isTailCall)
4189 Chain = DAG.getStackArgumentTokenFactor(Chain);
4190
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004191 // Adjust the stack pointer for the new arguments...
4192 // These operations are automatically eliminated by the prolog/epilog pass
Chris Lattnere563bbc2008-10-11 22:08:30 +00004193 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
Dan Gohman475871a2008-07-27 21:46:04 +00004194 SDValue CallSeqStart = Chain;
Scott Michelfdc40a02009-02-17 22:15:04 +00004195
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004196 // Load the return address and frame pointer so it can be move somewhere else
4197 // later.
Dan Gohman475871a2008-07-27 21:46:04 +00004198 SDValue LROp, FPOp;
Tilmann Schellerffd02002009-07-03 06:45:56 +00004199 Chain = EmitTailCallLoadFPAndRetAddr(DAG, SPDiff, Chain, LROp, FPOp, true,
4200 dl);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004201
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004202 // Set up a copy of the stack pointer for use loading and storing any
4203 // arguments that may not fit in the registers available for argument
4204 // passing.
Dan Gohman475871a2008-07-27 21:46:04 +00004205 SDValue StackPtr;
Chris Lattnerc91a4752006-06-26 22:48:35 +00004206 if (isPPC64)
Owen Anderson825b72b2009-08-11 20:47:22 +00004207 StackPtr = DAG.getRegister(PPC::X1, MVT::i64);
Chris Lattnerc91a4752006-06-26 22:48:35 +00004208 else
Owen Anderson825b72b2009-08-11 20:47:22 +00004209 StackPtr = DAG.getRegister(PPC::R1, MVT::i32);
Scott Michelfdc40a02009-02-17 22:15:04 +00004210
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004211 // Figure out which arguments are going to go in registers, and which in
4212 // memory. Also, if this is a vararg function, floating point operations
4213 // must be stored to our stack, and loaded into integer regs as well, if
4214 // any integer regs are available for argument passing.
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00004215 unsigned ArgOffset = PPCFrameLowering::getLinkageSize(isPPC64, true);
Chris Lattner9a2a4972006-05-17 06:01:33 +00004216 unsigned GPR_idx = 0, FPR_idx = 0, VR_idx = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +00004217
Craig Topperb78ca422012-03-11 07:16:55 +00004218 static const uint16_t GPR_32[] = { // 32-bit registers.
Chris Lattner9a2a4972006-05-17 06:01:33 +00004219 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
4220 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
4221 };
Craig Topperb78ca422012-03-11 07:16:55 +00004222 static const uint16_t GPR_64[] = { // 64-bit registers.
Chris Lattnerc91a4752006-06-26 22:48:35 +00004223 PPC::X3, PPC::X4, PPC::X5, PPC::X6,
4224 PPC::X7, PPC::X8, PPC::X9, PPC::X10,
4225 };
Craig Topperb78ca422012-03-11 07:16:55 +00004226 static const uint16_t *FPR = GetFPR();
Scott Michelfdc40a02009-02-17 22:15:04 +00004227
Craig Topperb78ca422012-03-11 07:16:55 +00004228 static const uint16_t VR[] = {
Chris Lattner9a2a4972006-05-17 06:01:33 +00004229 PPC::V2, PPC::V3, PPC::V4, PPC::V5, PPC::V6, PPC::V7, PPC::V8,
4230 PPC::V9, PPC::V10, PPC::V11, PPC::V12, PPC::V13
4231 };
Owen Anderson718cb662007-09-07 04:06:50 +00004232 const unsigned NumGPRs = array_lengthof(GPR_32);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004233 const unsigned NumFPRs = 13;
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00004234 const unsigned NumVRs = array_lengthof(VR);
Scott Michelfdc40a02009-02-17 22:15:04 +00004235
Craig Topperb78ca422012-03-11 07:16:55 +00004236 const uint16_t *GPR = isPPC64 ? GPR_64 : GPR_32;
Chris Lattnerc91a4752006-06-26 22:48:35 +00004237
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004238 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004239 SmallVector<TailCallArgumentInfo, 8> TailCallArguments;
4240
Dan Gohman475871a2008-07-27 21:46:04 +00004241 SmallVector<SDValue, 8> MemOpChains;
Evan Cheng4360bdc2006-05-25 00:57:32 +00004242 for (unsigned i = 0; i != NumOps; ++i) {
Dan Gohmanc9403652010-07-07 15:54:55 +00004243 SDValue Arg = OutVals[i];
Dan Gohman98ca4f22009-08-05 01:29:28 +00004244 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00004245
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004246 // PtrOff will be used to store the current argument to the stack if a
4247 // register cannot be found for it.
Dan Gohman475871a2008-07-27 21:46:04 +00004248 SDValue PtrOff;
Scott Michelfdc40a02009-02-17 22:15:04 +00004249
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004250 PtrOff = DAG.getConstant(ArgOffset, StackPtr.getValueType());
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00004251
Dale Johannesen39355f92009-02-04 02:34:38 +00004252 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr, PtrOff);
Chris Lattnerc91a4752006-06-26 22:48:35 +00004253
4254 // On PPC64, promote integers to 64-bit values.
Owen Anderson825b72b2009-08-11 20:47:22 +00004255 if (isPPC64 && Arg.getValueType() == MVT::i32) {
Duncan Sands276dcbd2008-03-21 09:14:45 +00004256 // FIXME: Should this use ANY_EXTEND if neither sext nor zext?
4257 unsigned ExtOp = Flags.isSExt() ? ISD::SIGN_EXTEND : ISD::ZERO_EXTEND;
Owen Anderson825b72b2009-08-11 20:47:22 +00004258 Arg = DAG.getNode(ExtOp, dl, MVT::i64, Arg);
Chris Lattnerc91a4752006-06-26 22:48:35 +00004259 }
Dale Johannesen5b3b6952008-03-04 23:17:14 +00004260
Dale Johannesen8419dd62008-03-07 20:27:40 +00004261 // FIXME memcpy is used way more than necessary. Correctness first.
Bill Schmidt419f3762012-09-19 15:42:13 +00004262 // Note: "by value" is code for passing a structure by value, not
4263 // basic types.
Duncan Sands276dcbd2008-03-21 09:14:45 +00004264 if (Flags.isByVal()) {
4265 unsigned Size = Flags.getByValSize();
Bill Schmidt726c2372012-10-23 15:51:16 +00004266 // Very small objects are passed right-justified. Everything else is
4267 // passed left-justified.
4268 if (Size==1 || Size==2) {
4269 EVT VT = (Size==1) ? MVT::i8 : MVT::i16;
Dale Johannesen8419dd62008-03-07 20:27:40 +00004270 if (GPR_idx != NumGPRs) {
Stuart Hastingsa9011292011-02-16 16:23:55 +00004271 SDValue Load = DAG.getExtLoad(ISD::EXTLOAD, dl, PtrVT, Chain, Arg,
Chris Lattner3d6ccfb2010-09-21 17:04:51 +00004272 MachinePointerInfo(), VT,
4273 false, false, 0);
Dale Johannesen8419dd62008-03-07 20:27:40 +00004274 MemOpChains.push_back(Load.getValue(1));
4275 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004276
4277 ArgOffset += PtrByteSize;
Dale Johannesen8419dd62008-03-07 20:27:40 +00004278 } else {
Bill Schmidt7a6cb152012-10-16 13:30:53 +00004279 SDValue Const = DAG.getConstant(PtrByteSize - Size,
4280 PtrOff.getValueType());
Dale Johannesen39355f92009-02-04 02:34:38 +00004281 SDValue AddPtr = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, Const);
Bill Schmidt726c2372012-10-23 15:51:16 +00004282 Chain = CallSeqStart = createMemcpyOutsideCallSeq(Arg, AddPtr,
4283 CallSeqStart,
4284 Flags, DAG, dl);
Dale Johannesen8419dd62008-03-07 20:27:40 +00004285 ArgOffset += PtrByteSize;
4286 }
4287 continue;
4288 }
Dale Johannesenfdd3ade2008-03-17 02:13:43 +00004289 // Copy entire object into memory. There are cases where gcc-generated
4290 // code assumes it is there, even if it could be put entirely into
4291 // registers. (This is not what the doc says.)
Bill Schmidt726c2372012-10-23 15:51:16 +00004292 Chain = CallSeqStart = createMemcpyOutsideCallSeq(Arg, PtrOff,
4293 CallSeqStart,
4294 Flags, DAG, dl);
Bill Schmidt419f3762012-09-19 15:42:13 +00004295
4296 // For small aggregates (Darwin only) and aggregates >= PtrByteSize,
4297 // copy the pieces of the object that fit into registers from the
4298 // parameter save area.
Dale Johannesen5b3b6952008-03-04 23:17:14 +00004299 for (unsigned j=0; j<Size; j+=PtrByteSize) {
Dan Gohman475871a2008-07-27 21:46:04 +00004300 SDValue Const = DAG.getConstant(j, PtrOff.getValueType());
Dale Johannesen39355f92009-02-04 02:34:38 +00004301 SDValue AddArg = DAG.getNode(ISD::ADD, dl, PtrVT, Arg, Const);
Dale Johannesen5b3b6952008-03-04 23:17:14 +00004302 if (GPR_idx != NumGPRs) {
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00004303 SDValue Load = DAG.getLoad(PtrVT, dl, Chain, AddArg,
4304 MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00004305 false, false, false, 0);
Dale Johannesen1f797a32008-03-05 23:31:27 +00004306 MemOpChains.push_back(Load.getValue(1));
Dale Johannesen5b3b6952008-03-04 23:17:14 +00004307 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004308 ArgOffset += PtrByteSize;
Dale Johannesen5b3b6952008-03-04 23:17:14 +00004309 } else {
Dale Johannesenfdd3ade2008-03-17 02:13:43 +00004310 ArgOffset += ((Size - j + PtrByteSize-1)/PtrByteSize)*PtrByteSize;
Dale Johannesen8419dd62008-03-07 20:27:40 +00004311 break;
Dale Johannesen5b3b6952008-03-04 23:17:14 +00004312 }
4313 }
4314 continue;
4315 }
4316
Owen Anderson825b72b2009-08-11 20:47:22 +00004317 switch (Arg.getValueType().getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00004318 default: llvm_unreachable("Unexpected ValueType for argument!");
Owen Anderson825b72b2009-08-11 20:47:22 +00004319 case MVT::i32:
4320 case MVT::i64:
Chris Lattner9a2a4972006-05-17 06:01:33 +00004321 if (GPR_idx != NumGPRs) {
4322 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Arg));
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004323 } else {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004324 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
4325 isPPC64, isTailCall, false, MemOpChains,
Dale Johannesen33c960f2009-02-04 20:06:27 +00004326 TailCallArguments, dl);
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004327 }
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004328 ArgOffset += PtrByteSize;
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004329 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00004330 case MVT::f32:
4331 case MVT::f64:
Chris Lattner9a2a4972006-05-17 06:01:33 +00004332 if (FPR_idx != NumFPRs) {
4333 RegsToPass.push_back(std::make_pair(FPR[FPR_idx++], Arg));
4334
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004335 if (isVarArg) {
Chris Lattner6229d0a2010-09-21 18:41:36 +00004336 SDValue Store = DAG.getStore(Chain, dl, Arg, PtrOff,
4337 MachinePointerInfo(), false, false, 0);
Chris Lattner9a2a4972006-05-17 06:01:33 +00004338 MemOpChains.push_back(Store);
4339
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004340 // Float varargs are always shadowed in available integer registers
Chris Lattner9a2a4972006-05-17 06:01:33 +00004341 if (GPR_idx != NumGPRs) {
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00004342 SDValue Load = DAG.getLoad(PtrVT, dl, Store, PtrOff,
Pete Cooperd752e0f2011-11-08 18:42:53 +00004343 MachinePointerInfo(), false, false,
4344 false, 0);
Chris Lattner9a2a4972006-05-17 06:01:33 +00004345 MemOpChains.push_back(Load.getValue(1));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004346 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004347 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004348 if (GPR_idx != NumGPRs && Arg.getValueType() == MVT::f64 && !isPPC64){
Dan Gohman475871a2008-07-27 21:46:04 +00004349 SDValue ConstFour = DAG.getConstant(4, PtrOff.getValueType());
Dale Johannesen39355f92009-02-04 02:34:38 +00004350 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, ConstFour);
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00004351 SDValue Load = DAG.getLoad(PtrVT, dl, Store, PtrOff,
4352 MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00004353 false, false, false, 0);
Chris Lattner9a2a4972006-05-17 06:01:33 +00004354 MemOpChains.push_back(Load.getValue(1));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004355 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
Chris Lattnerabde4602006-05-16 22:56:08 +00004356 }
4357 } else {
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004358 // If we have any FPRs remaining, we may also have GPRs remaining.
4359 // Args passed in FPRs consume either 1 (f32) or 2 (f64) available
4360 // GPRs.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004361 if (GPR_idx != NumGPRs)
4362 ++GPR_idx;
Owen Anderson825b72b2009-08-11 20:47:22 +00004363 if (GPR_idx != NumGPRs && Arg.getValueType() == MVT::f64 &&
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004364 !isPPC64) // PPC64 has 64-bit GPR's obviously :)
4365 ++GPR_idx;
Chris Lattnerabde4602006-05-16 22:56:08 +00004366 }
Bill Schmidt726c2372012-10-23 15:51:16 +00004367 } else
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004368 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
4369 isPPC64, isTailCall, false, MemOpChains,
Dale Johannesen33c960f2009-02-04 20:06:27 +00004370 TailCallArguments, dl);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004371 if (isPPC64)
4372 ArgOffset += 8;
4373 else
Owen Anderson825b72b2009-08-11 20:47:22 +00004374 ArgOffset += Arg.getValueType() == MVT::f32 ? 4 : 8;
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004375 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00004376 case MVT::v4f32:
4377 case MVT::v4i32:
4378 case MVT::v8i16:
4379 case MVT::v16i8:
Dale Johannesen75092de2008-03-12 00:22:17 +00004380 if (isVarArg) {
4381 // These go aligned on the stack, or in the corresponding R registers
Scott Michelfdc40a02009-02-17 22:15:04 +00004382 // when within range. The Darwin PPC ABI doc claims they also go in
Dale Johannesen75092de2008-03-12 00:22:17 +00004383 // V registers; in fact gcc does this only for arguments that are
4384 // prototyped, not for those that match the ... We do it for all
4385 // arguments, seems to work.
4386 while (ArgOffset % 16 !=0) {
4387 ArgOffset += PtrByteSize;
4388 if (GPR_idx != NumGPRs)
4389 GPR_idx++;
4390 }
4391 // We could elide this store in the case where the object fits
4392 // entirely in R registers. Maybe later.
Scott Michelfdc40a02009-02-17 22:15:04 +00004393 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr,
Dale Johannesen75092de2008-03-12 00:22:17 +00004394 DAG.getConstant(ArgOffset, PtrVT));
Chris Lattner6229d0a2010-09-21 18:41:36 +00004395 SDValue Store = DAG.getStore(Chain, dl, Arg, PtrOff,
4396 MachinePointerInfo(), false, false, 0);
Dale Johannesen75092de2008-03-12 00:22:17 +00004397 MemOpChains.push_back(Store);
4398 if (VR_idx != NumVRs) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004399 SDValue Load = DAG.getLoad(MVT::v4f32, dl, Store, PtrOff,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00004400 MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00004401 false, false, false, 0);
Dale Johannesen75092de2008-03-12 00:22:17 +00004402 MemOpChains.push_back(Load.getValue(1));
4403 RegsToPass.push_back(std::make_pair(VR[VR_idx++], Load));
4404 }
4405 ArgOffset += 16;
4406 for (unsigned i=0; i<16; i+=PtrByteSize) {
4407 if (GPR_idx == NumGPRs)
4408 break;
Dale Johannesen39355f92009-02-04 02:34:38 +00004409 SDValue Ix = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff,
Dale Johannesen75092de2008-03-12 00:22:17 +00004410 DAG.getConstant(i, PtrVT));
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00004411 SDValue Load = DAG.getLoad(PtrVT, dl, Store, Ix, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00004412 false, false, false, 0);
Dale Johannesen75092de2008-03-12 00:22:17 +00004413 MemOpChains.push_back(Load.getValue(1));
4414 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
4415 }
4416 break;
4417 }
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004418
Dale Johannesen8f5422c2008-03-14 17:41:26 +00004419 // Non-varargs Altivec params generally go in registers, but have
4420 // stack space allocated at the end.
4421 if (VR_idx != NumVRs) {
4422 // Doesn't have GPR space allocated.
4423 RegsToPass.push_back(std::make_pair(VR[VR_idx++], Arg));
4424 } else if (nAltivecParamsAtEnd==0) {
4425 // We are emitting Altivec params in order.
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004426 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
4427 isPPC64, isTailCall, true, MemOpChains,
Dale Johannesen33c960f2009-02-04 20:06:27 +00004428 TailCallArguments, dl);
Dale Johannesen75092de2008-03-12 00:22:17 +00004429 ArgOffset += 16;
Dale Johannesen75092de2008-03-12 00:22:17 +00004430 }
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004431 break;
Chris Lattnerabde4602006-05-16 22:56:08 +00004432 }
Chris Lattnerabde4602006-05-16 22:56:08 +00004433 }
Dale Johannesen8f5422c2008-03-14 17:41:26 +00004434 // If all Altivec parameters fit in registers, as they usually do,
4435 // they get stack space following the non-Altivec parameters. We
4436 // don't track this here because nobody below needs it.
4437 // If there are more Altivec parameters than fit in registers emit
4438 // the stores here.
4439 if (!isVarArg && nAltivecParamsAtEnd > NumVRs) {
4440 unsigned j = 0;
4441 // Offset is aligned; skip 1st 12 params which go in V registers.
4442 ArgOffset = ((ArgOffset+15)/16)*16;
4443 ArgOffset += 12*16;
4444 for (unsigned i = 0; i != NumOps; ++i) {
Dan Gohmanc9403652010-07-07 15:54:55 +00004445 SDValue Arg = OutVals[i];
4446 EVT ArgType = Outs[i].VT;
Owen Anderson825b72b2009-08-11 20:47:22 +00004447 if (ArgType==MVT::v4f32 || ArgType==MVT::v4i32 ||
4448 ArgType==MVT::v8i16 || ArgType==MVT::v16i8) {
Dale Johannesen8f5422c2008-03-14 17:41:26 +00004449 if (++j > NumVRs) {
Dan Gohman475871a2008-07-27 21:46:04 +00004450 SDValue PtrOff;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004451 // We are emitting Altivec params in order.
4452 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
4453 isPPC64, isTailCall, true, MemOpChains,
Dale Johannesen33c960f2009-02-04 20:06:27 +00004454 TailCallArguments, dl);
Dale Johannesen8f5422c2008-03-14 17:41:26 +00004455 ArgOffset += 16;
4456 }
4457 }
4458 }
4459 }
4460
Chris Lattner9a2a4972006-05-17 06:01:33 +00004461 if (!MemOpChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00004462 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Chris Lattnere2199452006-08-11 17:38:39 +00004463 &MemOpChains[0], MemOpChains.size());
Scott Michelfdc40a02009-02-17 22:15:04 +00004464
Dale Johannesenf7b73042010-03-09 20:15:42 +00004465 // On Darwin, R12 must contain the address of an indirect callee. This does
4466 // not mean the MTCTR instruction must use R12; it's easier to model this as
4467 // an extra parameter, so do that.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004468 if (!isTailCall &&
Dale Johannesenf7b73042010-03-09 20:15:42 +00004469 !dyn_cast<GlobalAddressSDNode>(Callee) &&
4470 !dyn_cast<ExternalSymbolSDNode>(Callee) &&
4471 !isBLACompatibleAddress(Callee, DAG))
4472 RegsToPass.push_back(std::make_pair((unsigned)(isPPC64 ? PPC::X12 :
4473 PPC::R12), Callee));
4474
Chris Lattner9a2a4972006-05-17 06:01:33 +00004475 // Build a sequence of copy-to-reg nodes chained together with token chain
4476 // and flag operands which copy the outgoing args into the appropriate regs.
Dan Gohman475871a2008-07-27 21:46:04 +00004477 SDValue InFlag;
Chris Lattner9a2a4972006-05-17 06:01:33 +00004478 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michelfdc40a02009-02-17 22:15:04 +00004479 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesen39355f92009-02-04 02:34:38 +00004480 RegsToPass[i].second, InFlag);
Chris Lattner9a2a4972006-05-17 06:01:33 +00004481 InFlag = Chain.getValue(1);
4482 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004483
Chris Lattnerb9082582010-11-14 23:42:06 +00004484 if (isTailCall)
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004485 PrepareTailCall(DAG, InFlag, Chain, dl, isPPC64, SPDiff, NumBytes, LROp,
4486 FPOp, true, TailCallArguments);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004487
Dan Gohman98ca4f22009-08-05 01:29:28 +00004488 return FinishCall(CallConv, dl, isTailCall, isVarArg, DAG,
4489 RegsToPass, InFlag, Chain, Callee, SPDiff, NumBytes,
4490 Ins, InVals);
Chris Lattnerabde4602006-05-16 22:56:08 +00004491}
4492
Hal Finkeld712f932011-10-14 19:51:36 +00004493bool
4494PPCTargetLowering::CanLowerReturn(CallingConv::ID CallConv,
4495 MachineFunction &MF, bool isVarArg,
4496 const SmallVectorImpl<ISD::OutputArg> &Outs,
4497 LLVMContext &Context) const {
4498 SmallVector<CCValAssign, 16> RVLocs;
4499 CCState CCInfo(CallConv, isVarArg, MF, getTargetMachine(),
4500 RVLocs, Context);
4501 return CCInfo.CheckReturn(Outs, RetCC_PPC);
4502}
4503
Dan Gohman98ca4f22009-08-05 01:29:28 +00004504SDValue
4505PPCTargetLowering::LowerReturn(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00004506 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00004507 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00004508 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohmand858e902010-04-17 15:26:15 +00004509 DebugLoc dl, SelectionDAG &DAG) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00004510
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00004511 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00004512 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Gabor Greifa4b00b22012-04-19 15:16:31 +00004513 getTargetMachine(), RVLocs, *DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +00004514 CCInfo.AnalyzeReturn(Outs, RetCC_PPC);
Scott Michelfdc40a02009-02-17 22:15:04 +00004515
Dan Gohman475871a2008-07-27 21:46:04 +00004516 SDValue Flag;
Jakob Stoklund Olesen6ab50612013-02-05 18:12:00 +00004517 SmallVector<SDValue, 4> RetOps(1, Chain);
Scott Michelfdc40a02009-02-17 22:15:04 +00004518
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00004519 // Copy the result values into the output registers.
4520 for (unsigned i = 0; i != RVLocs.size(); ++i) {
4521 CCValAssign &VA = RVLocs[i];
4522 assert(VA.isRegLoc() && "Can only return in registers!");
Ulrich Weigand86aef0a2012-11-05 19:39:45 +00004523
4524 SDValue Arg = OutVals[i];
4525
4526 switch (VA.getLocInfo()) {
4527 default: llvm_unreachable("Unknown loc info!");
4528 case CCValAssign::Full: break;
4529 case CCValAssign::AExt:
4530 Arg = DAG.getNode(ISD::ANY_EXTEND, dl, VA.getLocVT(), Arg);
4531 break;
4532 case CCValAssign::ZExt:
4533 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, VA.getLocVT(), Arg);
4534 break;
4535 case CCValAssign::SExt:
4536 Arg = DAG.getNode(ISD::SIGN_EXTEND, dl, VA.getLocVT(), Arg);
4537 break;
4538 }
4539
4540 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), Arg, Flag);
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00004541 Flag = Chain.getValue(1);
Jakob Stoklund Olesen6ab50612013-02-05 18:12:00 +00004542 RetOps.push_back(DAG.getRegister(VA.getLocReg(), VA.getLocVT()));
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00004543 }
4544
Jakob Stoklund Olesen6ab50612013-02-05 18:12:00 +00004545 RetOps[0] = Chain; // Update chain.
4546
4547 // Add the flag if we have it.
Gabor Greifba36cb52008-08-28 21:40:38 +00004548 if (Flag.getNode())
Jakob Stoklund Olesen6ab50612013-02-05 18:12:00 +00004549 RetOps.push_back(Flag);
4550
4551 return DAG.getNode(PPCISD::RET_FLAG, dl, MVT::Other,
4552 &RetOps[0], RetOps.size());
Chris Lattner1a635d62006-04-14 06:01:58 +00004553}
4554
Dan Gohman475871a2008-07-27 21:46:04 +00004555SDValue PPCTargetLowering::LowerSTACKRESTORE(SDValue Op, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00004556 const PPCSubtarget &Subtarget) const {
Jim Laskeyefc7e522006-12-04 22:04:42 +00004557 // When we pop the dynamic allocation we need to restore the SP link.
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004558 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00004559
Jim Laskeyefc7e522006-12-04 22:04:42 +00004560 // Get the corect type for pointers.
Owen Andersone50ed302009-08-10 22:56:29 +00004561 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Jim Laskeyefc7e522006-12-04 22:04:42 +00004562
4563 // Construct the stack pointer operand.
Dale Johannesenb60d5192009-11-24 01:09:07 +00004564 bool isPPC64 = Subtarget.isPPC64();
4565 unsigned SP = isPPC64 ? PPC::X1 : PPC::R1;
Dan Gohman475871a2008-07-27 21:46:04 +00004566 SDValue StackPtr = DAG.getRegister(SP, PtrVT);
Jim Laskeyefc7e522006-12-04 22:04:42 +00004567
4568 // Get the operands for the STACKRESTORE.
Dan Gohman475871a2008-07-27 21:46:04 +00004569 SDValue Chain = Op.getOperand(0);
4570 SDValue SaveSP = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00004571
Jim Laskeyefc7e522006-12-04 22:04:42 +00004572 // Load the old link SP.
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00004573 SDValue LoadLinkSP = DAG.getLoad(PtrVT, dl, Chain, StackPtr,
4574 MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00004575 false, false, false, 0);
Scott Michelfdc40a02009-02-17 22:15:04 +00004576
Jim Laskeyefc7e522006-12-04 22:04:42 +00004577 // Restore the stack pointer.
Dale Johannesen33c960f2009-02-04 20:06:27 +00004578 Chain = DAG.getCopyToReg(LoadLinkSP.getValue(1), dl, SP, SaveSP);
Scott Michelfdc40a02009-02-17 22:15:04 +00004579
Jim Laskeyefc7e522006-12-04 22:04:42 +00004580 // Store the old link SP.
Chris Lattner6229d0a2010-09-21 18:41:36 +00004581 return DAG.getStore(Chain, dl, LoadLinkSP, StackPtr, MachinePointerInfo(),
David Greene534502d12010-02-15 16:56:53 +00004582 false, false, 0);
Jim Laskeyefc7e522006-12-04 22:04:42 +00004583}
4584
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004585
4586
Dan Gohman475871a2008-07-27 21:46:04 +00004587SDValue
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004588PPCTargetLowering::getReturnAddrFrameIndex(SelectionDAG & DAG) const {
Jim Laskey2f616bf2006-11-16 22:43:37 +00004589 MachineFunction &MF = DAG.getMachineFunction();
Dale Johannesenb60d5192009-11-24 01:09:07 +00004590 bool isPPC64 = PPCSubTarget.isPPC64();
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004591 bool isDarwinABI = PPCSubTarget.isDarwinABI();
Owen Andersone50ed302009-08-10 22:56:29 +00004592 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004593
4594 // Get current frame pointer save index. The users of this index will be
4595 // primarily DYNALLOC instructions.
4596 PPCFunctionInfo *FI = MF.getInfo<PPCFunctionInfo>();
4597 int RASI = FI->getReturnAddrSaveIndex();
4598
4599 // If the frame pointer save index hasn't been defined yet.
4600 if (!RASI) {
4601 // Find out what the fix offset of the frame pointer save area.
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00004602 int LROffset = PPCFrameLowering::getReturnSaveOffset(isPPC64, isDarwinABI);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004603 // Allocate the frame index for frame pointer save area.
Evan Chenged2ae132010-07-03 00:40:23 +00004604 RASI = MF.getFrameInfo()->CreateFixedObject(isPPC64? 8 : 4, LROffset, true);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004605 // Save the result.
4606 FI->setReturnAddrSaveIndex(RASI);
4607 }
4608 return DAG.getFrameIndex(RASI, PtrVT);
4609}
4610
Dan Gohman475871a2008-07-27 21:46:04 +00004611SDValue
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004612PPCTargetLowering::getFramePointerFrameIndex(SelectionDAG & DAG) const {
4613 MachineFunction &MF = DAG.getMachineFunction();
Dale Johannesenb60d5192009-11-24 01:09:07 +00004614 bool isPPC64 = PPCSubTarget.isPPC64();
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004615 bool isDarwinABI = PPCSubTarget.isDarwinABI();
Owen Andersone50ed302009-08-10 22:56:29 +00004616 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Jim Laskey2f616bf2006-11-16 22:43:37 +00004617
4618 // Get current frame pointer save index. The users of this index will be
4619 // primarily DYNALLOC instructions.
4620 PPCFunctionInfo *FI = MF.getInfo<PPCFunctionInfo>();
4621 int FPSI = FI->getFramePointerSaveIndex();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004622
Jim Laskey2f616bf2006-11-16 22:43:37 +00004623 // If the frame pointer save index hasn't been defined yet.
4624 if (!FPSI) {
4625 // Find out what the fix offset of the frame pointer save area.
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00004626 int FPOffset = PPCFrameLowering::getFramePointerSaveOffset(isPPC64,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004627 isDarwinABI);
Scott Michelfdc40a02009-02-17 22:15:04 +00004628
Jim Laskey2f616bf2006-11-16 22:43:37 +00004629 // Allocate the frame index for frame pointer save area.
Evan Chenged2ae132010-07-03 00:40:23 +00004630 FPSI = MF.getFrameInfo()->CreateFixedObject(isPPC64? 8 : 4, FPOffset, true);
Jim Laskey2f616bf2006-11-16 22:43:37 +00004631 // Save the result.
Scott Michelfdc40a02009-02-17 22:15:04 +00004632 FI->setFramePointerSaveIndex(FPSI);
Jim Laskey2f616bf2006-11-16 22:43:37 +00004633 }
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004634 return DAG.getFrameIndex(FPSI, PtrVT);
4635}
Jim Laskey2f616bf2006-11-16 22:43:37 +00004636
Dan Gohman475871a2008-07-27 21:46:04 +00004637SDValue PPCTargetLowering::LowerDYNAMIC_STACKALLOC(SDValue Op,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004638 SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00004639 const PPCSubtarget &Subtarget) const {
Jim Laskey2f616bf2006-11-16 22:43:37 +00004640 // Get the inputs.
Dan Gohman475871a2008-07-27 21:46:04 +00004641 SDValue Chain = Op.getOperand(0);
4642 SDValue Size = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00004643 DebugLoc dl = Op.getDebugLoc();
4644
Jim Laskey2f616bf2006-11-16 22:43:37 +00004645 // Get the corect type for pointers.
Owen Andersone50ed302009-08-10 22:56:29 +00004646 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Jim Laskey2f616bf2006-11-16 22:43:37 +00004647 // Negate the size.
Dale Johannesende064702009-02-06 21:50:26 +00004648 SDValue NegSize = DAG.getNode(ISD::SUB, dl, PtrVT,
Jim Laskey2f616bf2006-11-16 22:43:37 +00004649 DAG.getConstant(0, PtrVT), Size);
4650 // Construct a node for the frame pointer save index.
Dan Gohman475871a2008-07-27 21:46:04 +00004651 SDValue FPSIdx = getFramePointerFrameIndex(DAG);
Jim Laskey2f616bf2006-11-16 22:43:37 +00004652 // Build a DYNALLOC node.
Dan Gohman475871a2008-07-27 21:46:04 +00004653 SDValue Ops[3] = { Chain, NegSize, FPSIdx };
Owen Anderson825b72b2009-08-11 20:47:22 +00004654 SDVTList VTs = DAG.getVTList(PtrVT, MVT::Other);
Dale Johannesende064702009-02-06 21:50:26 +00004655 return DAG.getNode(PPCISD::DYNALLOC, dl, VTs, Ops, 3);
Jim Laskey2f616bf2006-11-16 22:43:37 +00004656}
4657
Hal Finkel7ee74a62013-03-21 21:37:52 +00004658SDValue PPCTargetLowering::lowerEH_SJLJ_SETJMP(SDValue Op,
4659 SelectionDAG &DAG) const {
4660 DebugLoc DL = Op.getDebugLoc();
4661 return DAG.getNode(PPCISD::EH_SJLJ_SETJMP, DL,
4662 DAG.getVTList(MVT::i32, MVT::Other),
4663 Op.getOperand(0), Op.getOperand(1));
4664}
4665
4666SDValue PPCTargetLowering::lowerEH_SJLJ_LONGJMP(SDValue Op,
4667 SelectionDAG &DAG) const {
4668 DebugLoc DL = Op.getDebugLoc();
4669 return DAG.getNode(PPCISD::EH_SJLJ_LONGJMP, DL, MVT::Other,
4670 Op.getOperand(0), Op.getOperand(1));
4671}
4672
Chris Lattner1a635d62006-04-14 06:01:58 +00004673/// LowerSELECT_CC - Lower floating point select_cc's into fsel instruction when
4674/// possible.
Dan Gohmand858e902010-04-17 15:26:15 +00004675SDValue PPCTargetLowering::LowerSELECT_CC(SDValue Op, SelectionDAG &DAG) const {
Chris Lattner1a635d62006-04-14 06:01:58 +00004676 // Not FP? Not a fsel.
Duncan Sands83ec4b62008-06-06 12:08:01 +00004677 if (!Op.getOperand(0).getValueType().isFloatingPoint() ||
4678 !Op.getOperand(2).getValueType().isFloatingPoint())
Eli Friedmanc06441e2009-05-28 04:31:08 +00004679 return Op;
Scott Michelfdc40a02009-02-17 22:15:04 +00004680
Hal Finkel59889f72013-04-07 22:11:09 +00004681 // We might be able to do better than this under some circumstances, but in
4682 // general, fsel-based lowering of select is a finite-math-only optimization.
4683 // For more information, see section F.3 of the 2.06 ISA specification.
4684 if (!DAG.getTarget().Options.NoInfsFPMath ||
4685 !DAG.getTarget().Options.NoNaNsFPMath)
4686 return Op;
Scott Michelfdc40a02009-02-17 22:15:04 +00004687
Hal Finkel59889f72013-04-07 22:11:09 +00004688 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(4))->get();
Scott Michelfdc40a02009-02-17 22:15:04 +00004689
Owen Andersone50ed302009-08-10 22:56:29 +00004690 EVT ResVT = Op.getValueType();
4691 EVT CmpVT = Op.getOperand(0).getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00004692 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
4693 SDValue TV = Op.getOperand(2), FV = Op.getOperand(3);
Dale Johannesende064702009-02-06 21:50:26 +00004694 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00004695
Chris Lattner1a635d62006-04-14 06:01:58 +00004696 // If the RHS of the comparison is a 0.0, we don't need to do the
4697 // subtraction at all.
Hal Finkel59889f72013-04-07 22:11:09 +00004698 SDValue Sel1;
Chris Lattner1a635d62006-04-14 06:01:58 +00004699 if (isFloatingPointZero(RHS))
4700 switch (CC) {
4701 default: break; // SETUO etc aren't handled by fsel.
Hal Finkel59889f72013-04-07 22:11:09 +00004702 case ISD::SETNE:
4703 std::swap(TV, FV);
4704 case ISD::SETEQ:
4705 if (LHS.getValueType() == MVT::f32) // Comparison is always 64-bits
4706 LHS = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, LHS);
4707 Sel1 = DAG.getNode(PPCISD::FSEL, dl, ResVT, LHS, TV, FV);
4708 if (Sel1.getValueType() == MVT::f32) // Comparison is always 64-bits
4709 Sel1 = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Sel1);
4710 return DAG.getNode(PPCISD::FSEL, dl, ResVT,
4711 DAG.getNode(ISD::FNEG, dl, MVT::f64, LHS), Sel1, FV);
Chris Lattner1a635d62006-04-14 06:01:58 +00004712 case ISD::SETULT:
4713 case ISD::SETLT:
4714 std::swap(TV, FV); // fsel is natively setge, swap operands for setlt
Chris Lattner57340122006-05-24 00:06:44 +00004715 case ISD::SETOGE:
Chris Lattner1a635d62006-04-14 06:01:58 +00004716 case ISD::SETGE:
Owen Anderson825b72b2009-08-11 20:47:22 +00004717 if (LHS.getValueType() == MVT::f32) // Comparison is always 64-bits
4718 LHS = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, LHS);
Dale Johannesende064702009-02-06 21:50:26 +00004719 return DAG.getNode(PPCISD::FSEL, dl, ResVT, LHS, TV, FV);
Chris Lattner1a635d62006-04-14 06:01:58 +00004720 case ISD::SETUGT:
4721 case ISD::SETGT:
4722 std::swap(TV, FV); // fsel is natively setge, swap operands for setlt
Chris Lattner57340122006-05-24 00:06:44 +00004723 case ISD::SETOLE:
Chris Lattner1a635d62006-04-14 06:01:58 +00004724 case ISD::SETLE:
Owen Anderson825b72b2009-08-11 20:47:22 +00004725 if (LHS.getValueType() == MVT::f32) // Comparison is always 64-bits
4726 LHS = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, LHS);
Dale Johannesende064702009-02-06 21:50:26 +00004727 return DAG.getNode(PPCISD::FSEL, dl, ResVT,
Owen Anderson825b72b2009-08-11 20:47:22 +00004728 DAG.getNode(ISD::FNEG, dl, MVT::f64, LHS), TV, FV);
Chris Lattner1a635d62006-04-14 06:01:58 +00004729 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004730
Dan Gohman475871a2008-07-27 21:46:04 +00004731 SDValue Cmp;
Chris Lattner1a635d62006-04-14 06:01:58 +00004732 switch (CC) {
4733 default: break; // SETUO etc aren't handled by fsel.
Hal Finkel59889f72013-04-07 22:11:09 +00004734 case ISD::SETNE:
4735 std::swap(TV, FV);
4736 case ISD::SETEQ:
4737 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, LHS, RHS);
4738 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
4739 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
4740 Sel1 = DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, TV, FV);
4741 if (Sel1.getValueType() == MVT::f32) // Comparison is always 64-bits
4742 Sel1 = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Sel1);
4743 return DAG.getNode(PPCISD::FSEL, dl, ResVT,
4744 DAG.getNode(ISD::FNEG, dl, MVT::f64, Cmp), Sel1, FV);
Chris Lattner1a635d62006-04-14 06:01:58 +00004745 case ISD::SETULT:
4746 case ISD::SETLT:
Dale Johannesende064702009-02-06 21:50:26 +00004747 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, LHS, RHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00004748 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
4749 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
Hal Finkel59889f72013-04-07 22:11:09 +00004750 return DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, FV, TV);
Chris Lattner57340122006-05-24 00:06:44 +00004751 case ISD::SETOGE:
Chris Lattner1a635d62006-04-14 06:01:58 +00004752 case ISD::SETGE:
Dale Johannesende064702009-02-06 21:50:26 +00004753 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, LHS, RHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00004754 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
4755 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
Hal Finkel59889f72013-04-07 22:11:09 +00004756 return DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, TV, FV);
Chris Lattner1a635d62006-04-14 06:01:58 +00004757 case ISD::SETUGT:
4758 case ISD::SETGT:
Dale Johannesende064702009-02-06 21:50:26 +00004759 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, RHS, LHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00004760 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
4761 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
Hal Finkel59889f72013-04-07 22:11:09 +00004762 return DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, FV, TV);
Chris Lattner57340122006-05-24 00:06:44 +00004763 case ISD::SETOLE:
Chris Lattner1a635d62006-04-14 06:01:58 +00004764 case ISD::SETLE:
Dale Johannesende064702009-02-06 21:50:26 +00004765 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, RHS, LHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00004766 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
4767 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
Hal Finkel59889f72013-04-07 22:11:09 +00004768 return DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, TV, FV);
Chris Lattner1a635d62006-04-14 06:01:58 +00004769 }
Eli Friedmanc06441e2009-05-28 04:31:08 +00004770 return Op;
Chris Lattner1a635d62006-04-14 06:01:58 +00004771}
4772
Chris Lattner1f873002007-11-28 18:44:47 +00004773// FIXME: Split this code up when LegalizeDAGTypes lands.
Dale Johannesen4c9369d2009-06-04 20:53:52 +00004774SDValue PPCTargetLowering::LowerFP_TO_INT(SDValue Op, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00004775 DebugLoc dl) const {
Duncan Sands83ec4b62008-06-06 12:08:01 +00004776 assert(Op.getOperand(0).getValueType().isFloatingPoint());
Dan Gohman475871a2008-07-27 21:46:04 +00004777 SDValue Src = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00004778 if (Src.getValueType() == MVT::f32)
4779 Src = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Src);
Duncan Sandsa7360f02008-07-19 16:26:02 +00004780
Dan Gohman475871a2008-07-27 21:46:04 +00004781 SDValue Tmp;
Owen Anderson825b72b2009-08-11 20:47:22 +00004782 switch (Op.getValueType().getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00004783 default: llvm_unreachable("Unhandled FP_TO_INT type in custom expander!");
Owen Anderson825b72b2009-08-11 20:47:22 +00004784 case MVT::i32:
Dale Johannesen4c9369d2009-06-04 20:53:52 +00004785 Tmp = DAG.getNode(Op.getOpcode()==ISD::FP_TO_SINT ? PPCISD::FCTIWZ :
Hal Finkel46479192013-04-01 17:52:07 +00004786 (PPCSubTarget.hasFPCVT() ? PPCISD::FCTIWUZ :
4787 PPCISD::FCTIDZ),
Owen Anderson825b72b2009-08-11 20:47:22 +00004788 dl, MVT::f64, Src);
Chris Lattner1a635d62006-04-14 06:01:58 +00004789 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00004790 case MVT::i64:
Hal Finkela1646ce2013-04-01 18:42:58 +00004791 assert((Op.getOpcode() == ISD::FP_TO_SINT || PPCSubTarget.hasFPCVT()) &&
4792 "i64 FP_TO_UINT is supported only with FPCVT");
Hal Finkel46479192013-04-01 17:52:07 +00004793 Tmp = DAG.getNode(Op.getOpcode()==ISD::FP_TO_SINT ? PPCISD::FCTIDZ :
4794 PPCISD::FCTIDUZ,
4795 dl, MVT::f64, Src);
Chris Lattner1a635d62006-04-14 06:01:58 +00004796 break;
4797 }
Duncan Sandsa7360f02008-07-19 16:26:02 +00004798
Chris Lattner1a635d62006-04-14 06:01:58 +00004799 // Convert the FP value to an int value through memory.
Hal Finkel46479192013-04-01 17:52:07 +00004800 bool i32Stack = Op.getValueType() == MVT::i32 && PPCSubTarget.hasSTFIWX() &&
4801 (Op.getOpcode() == ISD::FP_TO_SINT || PPCSubTarget.hasFPCVT());
4802 SDValue FIPtr = DAG.CreateStackTemporary(i32Stack ? MVT::i32 : MVT::f64);
4803 int FI = cast<FrameIndexSDNode>(FIPtr)->getIndex();
4804 MachinePointerInfo MPI = MachinePointerInfo::getFixedStack(FI);
Duncan Sandsa7360f02008-07-19 16:26:02 +00004805
Chris Lattner1de7c1d2007-10-15 20:14:52 +00004806 // Emit a store to the stack slot.
Hal Finkel46479192013-04-01 17:52:07 +00004807 SDValue Chain;
4808 if (i32Stack) {
4809 MachineFunction &MF = DAG.getMachineFunction();
4810 MachineMemOperand *MMO =
4811 MF.getMachineMemOperand(MPI, MachineMemOperand::MOStore, 4, 4);
4812 SDValue Ops[] = { DAG.getEntryNode(), Tmp, FIPtr };
4813 Chain = DAG.getMemIntrinsicNode(PPCISD::STFIWX, dl,
4814 DAG.getVTList(MVT::Other), Ops, array_lengthof(Ops),
4815 MVT::i32, MMO);
4816 } else
4817 Chain = DAG.getStore(DAG.getEntryNode(), dl, Tmp, FIPtr,
4818 MPI, false, false, 0);
Chris Lattner1de7c1d2007-10-15 20:14:52 +00004819
4820 // Result is a load from the stack slot. If loading 4 bytes, make sure to
4821 // add in a bias.
Hal Finkel46479192013-04-01 17:52:07 +00004822 if (Op.getValueType() == MVT::i32 && !i32Stack) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00004823 FIPtr = DAG.getNode(ISD::ADD, dl, FIPtr.getValueType(), FIPtr,
Chris Lattner1de7c1d2007-10-15 20:14:52 +00004824 DAG.getConstant(4, FIPtr.getValueType()));
Hal Finkel46479192013-04-01 17:52:07 +00004825 MPI = MachinePointerInfo();
4826 }
4827
4828 return DAG.getLoad(Op.getValueType(), dl, Chain, FIPtr, MPI,
Pete Cooperd752e0f2011-11-08 18:42:53 +00004829 false, false, false, 0);
Chris Lattner1a635d62006-04-14 06:01:58 +00004830}
4831
Hal Finkel46479192013-04-01 17:52:07 +00004832SDValue PPCTargetLowering::LowerINT_TO_FP(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00004833 SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004834 DebugLoc dl = Op.getDebugLoc();
Dan Gohman034f60e2008-03-11 01:59:03 +00004835 // Don't handle ppc_fp128 here; let it be lowered to a libcall.
Owen Anderson825b72b2009-08-11 20:47:22 +00004836 if (Op.getValueType() != MVT::f32 && Op.getValueType() != MVT::f64)
Dan Gohman475871a2008-07-27 21:46:04 +00004837 return SDValue();
Dan Gohman034f60e2008-03-11 01:59:03 +00004838
Hal Finkel46479192013-04-01 17:52:07 +00004839 assert((Op.getOpcode() == ISD::SINT_TO_FP || PPCSubTarget.hasFPCVT()) &&
4840 "UINT_TO_FP is supported only with FPCVT");
4841
4842 // If we have FCFIDS, then use it when converting to single-precision.
Hal Finkel2a401952013-04-02 03:29:51 +00004843 // Otherwise, convert to double-precision and then round.
Hal Finkel46479192013-04-01 17:52:07 +00004844 unsigned FCFOp = (PPCSubTarget.hasFPCVT() && Op.getValueType() == MVT::f32) ?
4845 (Op.getOpcode() == ISD::UINT_TO_FP ?
4846 PPCISD::FCFIDUS : PPCISD::FCFIDS) :
4847 (Op.getOpcode() == ISD::UINT_TO_FP ?
4848 PPCISD::FCFIDU : PPCISD::FCFID);
4849 MVT FCFTy = (PPCSubTarget.hasFPCVT() && Op.getValueType() == MVT::f32) ?
4850 MVT::f32 : MVT::f64;
4851
Owen Anderson825b72b2009-08-11 20:47:22 +00004852 if (Op.getOperand(0).getValueType() == MVT::i64) {
Ulrich Weigand6c28a7e2012-10-18 13:16:11 +00004853 SDValue SINT = Op.getOperand(0);
4854 // When converting to single-precision, we actually need to convert
4855 // to double-precision first and then round to single-precision.
4856 // To avoid double-rounding effects during that operation, we have
4857 // to prepare the input operand. Bits that might be truncated when
4858 // converting to double-precision are replaced by a bit that won't
4859 // be lost at this stage, but is below the single-precision rounding
4860 // position.
4861 //
4862 // However, if -enable-unsafe-fp-math is in effect, accept double
4863 // rounding to avoid the extra overhead.
4864 if (Op.getValueType() == MVT::f32 &&
Hal Finkel46479192013-04-01 17:52:07 +00004865 !PPCSubTarget.hasFPCVT() &&
Ulrich Weigand6c28a7e2012-10-18 13:16:11 +00004866 !DAG.getTarget().Options.UnsafeFPMath) {
4867
4868 // Twiddle input to make sure the low 11 bits are zero. (If this
4869 // is the case, we are guaranteed the value will fit into the 53 bit
4870 // mantissa of an IEEE double-precision value without rounding.)
4871 // If any of those low 11 bits were not zero originally, make sure
4872 // bit 12 (value 2048) is set instead, so that the final rounding
4873 // to single-precision gets the correct result.
4874 SDValue Round = DAG.getNode(ISD::AND, dl, MVT::i64,
4875 SINT, DAG.getConstant(2047, MVT::i64));
4876 Round = DAG.getNode(ISD::ADD, dl, MVT::i64,
4877 Round, DAG.getConstant(2047, MVT::i64));
4878 Round = DAG.getNode(ISD::OR, dl, MVT::i64, Round, SINT);
4879 Round = DAG.getNode(ISD::AND, dl, MVT::i64,
4880 Round, DAG.getConstant(-2048, MVT::i64));
4881
4882 // However, we cannot use that value unconditionally: if the magnitude
4883 // of the input value is small, the bit-twiddling we did above might
4884 // end up visibly changing the output. Fortunately, in that case, we
4885 // don't need to twiddle bits since the original input will convert
4886 // exactly to double-precision floating-point already. Therefore,
4887 // construct a conditional to use the original value if the top 11
4888 // bits are all sign-bit copies, and use the rounded value computed
4889 // above otherwise.
4890 SDValue Cond = DAG.getNode(ISD::SRA, dl, MVT::i64,
4891 SINT, DAG.getConstant(53, MVT::i32));
4892 Cond = DAG.getNode(ISD::ADD, dl, MVT::i64,
4893 Cond, DAG.getConstant(1, MVT::i64));
4894 Cond = DAG.getSetCC(dl, MVT::i32,
4895 Cond, DAG.getConstant(1, MVT::i64), ISD::SETUGT);
4896
4897 SINT = DAG.getNode(ISD::SELECT, dl, MVT::i64, Cond, Round, SINT);
4898 }
Hal Finkel46479192013-04-01 17:52:07 +00004899
Ulrich Weigand6c28a7e2012-10-18 13:16:11 +00004900 SDValue Bits = DAG.getNode(ISD::BITCAST, dl, MVT::f64, SINT);
Hal Finkel46479192013-04-01 17:52:07 +00004901 SDValue FP = DAG.getNode(FCFOp, dl, FCFTy, Bits);
4902
4903 if (Op.getValueType() == MVT::f32 && !PPCSubTarget.hasFPCVT())
Scott Michelfdc40a02009-02-17 22:15:04 +00004904 FP = DAG.getNode(ISD::FP_ROUND, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004905 MVT::f32, FP, DAG.getIntPtrConstant(0));
Chris Lattner1a635d62006-04-14 06:01:58 +00004906 return FP;
4907 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004908
Owen Anderson825b72b2009-08-11 20:47:22 +00004909 assert(Op.getOperand(0).getValueType() == MVT::i32 &&
Hal Finkel46479192013-04-01 17:52:07 +00004910 "Unhandled INT_TO_FP type in custom expander!");
Chris Lattner1a635d62006-04-14 06:01:58 +00004911 // Since we only generate this in 64-bit mode, we can take advantage of
4912 // 64-bit registers. In particular, sign extend the input value into the
4913 // 64-bit register with extsw, store the WHOLE 64-bit value into the stack
4914 // then lfd it and fcfid it.
Dan Gohmanc76909a2009-09-25 20:36:54 +00004915 MachineFunction &MF = DAG.getMachineFunction();
4916 MachineFrameInfo *FrameInfo = MF.getFrameInfo();
Owen Andersone50ed302009-08-10 22:56:29 +00004917 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Scott Michelfdc40a02009-02-17 22:15:04 +00004918
Hal Finkel8049ab12013-03-31 10:12:51 +00004919 SDValue Ld;
Hal Finkel46479192013-04-01 17:52:07 +00004920 if (PPCSubTarget.hasLFIWAX() || PPCSubTarget.hasFPCVT()) {
Hal Finkel8049ab12013-03-31 10:12:51 +00004921 int FrameIdx = FrameInfo->CreateStackObject(4, 4, false);
4922 SDValue FIdx = DAG.getFrameIndex(FrameIdx, PtrVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00004923
Hal Finkel8049ab12013-03-31 10:12:51 +00004924 SDValue Store = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0), FIdx,
4925 MachinePointerInfo::getFixedStack(FrameIdx),
4926 false, false, 0);
Hal Finkel9ad0f492013-03-31 01:58:02 +00004927
Hal Finkel8049ab12013-03-31 10:12:51 +00004928 assert(cast<StoreSDNode>(Store)->getMemoryVT() == MVT::i32 &&
4929 "Expected an i32 store");
4930 MachineMemOperand *MMO =
4931 MF.getMachineMemOperand(MachinePointerInfo::getFixedStack(FrameIdx),
4932 MachineMemOperand::MOLoad, 4, 4);
4933 SDValue Ops[] = { Store, FIdx };
Hal Finkel46479192013-04-01 17:52:07 +00004934 Ld = DAG.getMemIntrinsicNode(Op.getOpcode() == ISD::UINT_TO_FP ?
4935 PPCISD::LFIWZX : PPCISD::LFIWAX,
4936 dl, DAG.getVTList(MVT::f64, MVT::Other),
4937 Ops, 2, MVT::i32, MMO);
Hal Finkel8049ab12013-03-31 10:12:51 +00004938 } else {
Hal Finkel46479192013-04-01 17:52:07 +00004939 assert(PPCSubTarget.isPPC64() &&
4940 "i32->FP without LFIWAX supported only on PPC64");
4941
Hal Finkel8049ab12013-03-31 10:12:51 +00004942 int FrameIdx = FrameInfo->CreateStackObject(8, 8, false);
4943 SDValue FIdx = DAG.getFrameIndex(FrameIdx, PtrVT);
4944
4945 SDValue Ext64 = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::i64,
4946 Op.getOperand(0));
4947
4948 // STD the extended value into the stack slot.
4949 SDValue Store = DAG.getStore(DAG.getEntryNode(), dl, Ext64, FIdx,
4950 MachinePointerInfo::getFixedStack(FrameIdx),
4951 false, false, 0);
4952
4953 // Load the value as a double.
4954 Ld = DAG.getLoad(MVT::f64, dl, Store, FIdx,
4955 MachinePointerInfo::getFixedStack(FrameIdx),
4956 false, false, false, 0);
4957 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004958
Chris Lattner1a635d62006-04-14 06:01:58 +00004959 // FCFID it and return it.
Hal Finkel46479192013-04-01 17:52:07 +00004960 SDValue FP = DAG.getNode(FCFOp, dl, FCFTy, Ld);
4961 if (Op.getValueType() == MVT::f32 && !PPCSubTarget.hasFPCVT())
Owen Anderson825b72b2009-08-11 20:47:22 +00004962 FP = DAG.getNode(ISD::FP_ROUND, dl, MVT::f32, FP, DAG.getIntPtrConstant(0));
Chris Lattner1a635d62006-04-14 06:01:58 +00004963 return FP;
4964}
4965
Dan Gohmand858e902010-04-17 15:26:15 +00004966SDValue PPCTargetLowering::LowerFLT_ROUNDS_(SDValue Op,
4967 SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004968 DebugLoc dl = Op.getDebugLoc();
Dale Johannesen5c5eb802008-01-18 19:55:37 +00004969 /*
4970 The rounding mode is in bits 30:31 of FPSR, and has the following
4971 settings:
4972 00 Round to nearest
4973 01 Round to 0
4974 10 Round to +inf
4975 11 Round to -inf
4976
4977 FLT_ROUNDS, on the other hand, expects the following:
4978 -1 Undefined
4979 0 Round to 0
4980 1 Round to nearest
4981 2 Round to +inf
4982 3 Round to -inf
4983
4984 To perform the conversion, we do:
4985 ((FPSCR & 0x3) ^ ((~FPSCR & 0x3) >> 1))
4986 */
4987
4988 MachineFunction &MF = DAG.getMachineFunction();
Owen Andersone50ed302009-08-10 22:56:29 +00004989 EVT VT = Op.getValueType();
4990 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Dan Gohman475871a2008-07-27 21:46:04 +00004991 SDValue MFFSreg, InFlag;
Dale Johannesen5c5eb802008-01-18 19:55:37 +00004992
4993 // Save FP Control Word to register
Benjamin Kramer3853f742013-03-07 20:33:29 +00004994 EVT NodeTys[] = {
4995 MVT::f64, // return register
4996 MVT::Glue // unused in this context
4997 };
Dale Johannesen33c960f2009-02-04 20:06:27 +00004998 SDValue Chain = DAG.getNode(PPCISD::MFFS, dl, NodeTys, &InFlag, 0);
Dale Johannesen5c5eb802008-01-18 19:55:37 +00004999
5000 // Save FP register to stack slot
David Greene3f2bf852009-11-12 20:49:22 +00005001 int SSFI = MF.getFrameInfo()->CreateStackObject(8, 8, false);
Dan Gohman475871a2008-07-27 21:46:04 +00005002 SDValue StackSlot = DAG.getFrameIndex(SSFI, PtrVT);
Dale Johannesen33c960f2009-02-04 20:06:27 +00005003 SDValue Store = DAG.getStore(DAG.getEntryNode(), dl, Chain,
Chris Lattner6229d0a2010-09-21 18:41:36 +00005004 StackSlot, MachinePointerInfo(), false, false,0);
Dale Johannesen5c5eb802008-01-18 19:55:37 +00005005
5006 // Load FP Control Word from low 32 bits of stack slot.
Dan Gohman475871a2008-07-27 21:46:04 +00005007 SDValue Four = DAG.getConstant(4, PtrVT);
Dale Johannesen33c960f2009-02-04 20:06:27 +00005008 SDValue Addr = DAG.getNode(ISD::ADD, dl, PtrVT, StackSlot, Four);
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00005009 SDValue CWD = DAG.getLoad(MVT::i32, dl, Store, Addr, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00005010 false, false, false, 0);
Dale Johannesen5c5eb802008-01-18 19:55:37 +00005011
5012 // Transform as necessary
Dan Gohman475871a2008-07-27 21:46:04 +00005013 SDValue CWD1 =
Owen Anderson825b72b2009-08-11 20:47:22 +00005014 DAG.getNode(ISD::AND, dl, MVT::i32,
5015 CWD, DAG.getConstant(3, MVT::i32));
Dan Gohman475871a2008-07-27 21:46:04 +00005016 SDValue CWD2 =
Owen Anderson825b72b2009-08-11 20:47:22 +00005017 DAG.getNode(ISD::SRL, dl, MVT::i32,
5018 DAG.getNode(ISD::AND, dl, MVT::i32,
5019 DAG.getNode(ISD::XOR, dl, MVT::i32,
5020 CWD, DAG.getConstant(3, MVT::i32)),
5021 DAG.getConstant(3, MVT::i32)),
5022 DAG.getConstant(1, MVT::i32));
Dale Johannesen5c5eb802008-01-18 19:55:37 +00005023
Dan Gohman475871a2008-07-27 21:46:04 +00005024 SDValue RetVal =
Owen Anderson825b72b2009-08-11 20:47:22 +00005025 DAG.getNode(ISD::XOR, dl, MVT::i32, CWD1, CWD2);
Dale Johannesen5c5eb802008-01-18 19:55:37 +00005026
Duncan Sands83ec4b62008-06-06 12:08:01 +00005027 return DAG.getNode((VT.getSizeInBits() < 16 ?
Dale Johannesen33c960f2009-02-04 20:06:27 +00005028 ISD::TRUNCATE : ISD::ZERO_EXTEND), dl, VT, RetVal);
Dale Johannesen5c5eb802008-01-18 19:55:37 +00005029}
5030
Dan Gohmand858e902010-04-17 15:26:15 +00005031SDValue PPCTargetLowering::LowerSHL_PARTS(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00005032 EVT VT = Op.getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00005033 unsigned BitWidth = VT.getSizeInBits();
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00005034 DebugLoc dl = Op.getDebugLoc();
Dan Gohman9ed06db2008-03-07 20:36:53 +00005035 assert(Op.getNumOperands() == 3 &&
5036 VT == Op.getOperand(1).getValueType() &&
5037 "Unexpected SHL!");
Scott Michelfdc40a02009-02-17 22:15:04 +00005038
Chris Lattner3fe6c1d2006-09-20 03:47:40 +00005039 // Expand into a bunch of logical ops. Note that these ops
Chris Lattner1a635d62006-04-14 06:01:58 +00005040 // depend on the PPC behavior for oversized shift amounts.
Dan Gohman475871a2008-07-27 21:46:04 +00005041 SDValue Lo = Op.getOperand(0);
5042 SDValue Hi = Op.getOperand(1);
5043 SDValue Amt = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00005044 EVT AmtVT = Amt.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00005045
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00005046 SDValue Tmp1 = DAG.getNode(ISD::SUB, dl, AmtVT,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00005047 DAG.getConstant(BitWidth, AmtVT), Amt);
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00005048 SDValue Tmp2 = DAG.getNode(PPCISD::SHL, dl, VT, Hi, Amt);
5049 SDValue Tmp3 = DAG.getNode(PPCISD::SRL, dl, VT, Lo, Tmp1);
5050 SDValue Tmp4 = DAG.getNode(ISD::OR , dl, VT, Tmp2, Tmp3);
5051 SDValue Tmp5 = DAG.getNode(ISD::ADD, dl, AmtVT, Amt,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00005052 DAG.getConstant(-BitWidth, AmtVT));
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00005053 SDValue Tmp6 = DAG.getNode(PPCISD::SHL, dl, VT, Lo, Tmp5);
5054 SDValue OutHi = DAG.getNode(ISD::OR, dl, VT, Tmp4, Tmp6);
5055 SDValue OutLo = DAG.getNode(PPCISD::SHL, dl, VT, Lo, Amt);
Dan Gohman475871a2008-07-27 21:46:04 +00005056 SDValue OutOps[] = { OutLo, OutHi };
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00005057 return DAG.getMergeValues(OutOps, 2, dl);
Chris Lattner1a635d62006-04-14 06:01:58 +00005058}
5059
Dan Gohmand858e902010-04-17 15:26:15 +00005060SDValue PPCTargetLowering::LowerSRL_PARTS(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00005061 EVT VT = Op.getValueType();
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00005062 DebugLoc dl = Op.getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00005063 unsigned BitWidth = VT.getSizeInBits();
Dan Gohman9ed06db2008-03-07 20:36:53 +00005064 assert(Op.getNumOperands() == 3 &&
5065 VT == Op.getOperand(1).getValueType() &&
5066 "Unexpected SRL!");
Scott Michelfdc40a02009-02-17 22:15:04 +00005067
Dan Gohman9ed06db2008-03-07 20:36:53 +00005068 // Expand into a bunch of logical ops. Note that these ops
Chris Lattner1a635d62006-04-14 06:01:58 +00005069 // depend on the PPC behavior for oversized shift amounts.
Dan Gohman475871a2008-07-27 21:46:04 +00005070 SDValue Lo = Op.getOperand(0);
5071 SDValue Hi = Op.getOperand(1);
5072 SDValue Amt = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00005073 EVT AmtVT = Amt.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00005074
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00005075 SDValue Tmp1 = DAG.getNode(ISD::SUB, dl, AmtVT,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00005076 DAG.getConstant(BitWidth, AmtVT), Amt);
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00005077 SDValue Tmp2 = DAG.getNode(PPCISD::SRL, dl, VT, Lo, Amt);
5078 SDValue Tmp3 = DAG.getNode(PPCISD::SHL, dl, VT, Hi, Tmp1);
5079 SDValue Tmp4 = DAG.getNode(ISD::OR, dl, VT, Tmp2, Tmp3);
5080 SDValue Tmp5 = DAG.getNode(ISD::ADD, dl, AmtVT, Amt,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00005081 DAG.getConstant(-BitWidth, AmtVT));
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00005082 SDValue Tmp6 = DAG.getNode(PPCISD::SRL, dl, VT, Hi, Tmp5);
5083 SDValue OutLo = DAG.getNode(ISD::OR, dl, VT, Tmp4, Tmp6);
5084 SDValue OutHi = DAG.getNode(PPCISD::SRL, dl, VT, Hi, Amt);
Dan Gohman475871a2008-07-27 21:46:04 +00005085 SDValue OutOps[] = { OutLo, OutHi };
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00005086 return DAG.getMergeValues(OutOps, 2, dl);
Chris Lattner1a635d62006-04-14 06:01:58 +00005087}
5088
Dan Gohmand858e902010-04-17 15:26:15 +00005089SDValue PPCTargetLowering::LowerSRA_PARTS(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005090 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00005091 EVT VT = Op.getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00005092 unsigned BitWidth = VT.getSizeInBits();
Dan Gohman9ed06db2008-03-07 20:36:53 +00005093 assert(Op.getNumOperands() == 3 &&
5094 VT == Op.getOperand(1).getValueType() &&
5095 "Unexpected SRA!");
Scott Michelfdc40a02009-02-17 22:15:04 +00005096
Dan Gohman9ed06db2008-03-07 20:36:53 +00005097 // Expand into a bunch of logical ops, followed by a select_cc.
Dan Gohman475871a2008-07-27 21:46:04 +00005098 SDValue Lo = Op.getOperand(0);
5099 SDValue Hi = Op.getOperand(1);
5100 SDValue Amt = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00005101 EVT AmtVT = Amt.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00005102
Dale Johannesenf5d97892009-02-04 01:48:28 +00005103 SDValue Tmp1 = DAG.getNode(ISD::SUB, dl, AmtVT,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00005104 DAG.getConstant(BitWidth, AmtVT), Amt);
Dale Johannesenf5d97892009-02-04 01:48:28 +00005105 SDValue Tmp2 = DAG.getNode(PPCISD::SRL, dl, VT, Lo, Amt);
5106 SDValue Tmp3 = DAG.getNode(PPCISD::SHL, dl, VT, Hi, Tmp1);
5107 SDValue Tmp4 = DAG.getNode(ISD::OR, dl, VT, Tmp2, Tmp3);
5108 SDValue Tmp5 = DAG.getNode(ISD::ADD, dl, AmtVT, Amt,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00005109 DAG.getConstant(-BitWidth, AmtVT));
Dale Johannesenf5d97892009-02-04 01:48:28 +00005110 SDValue Tmp6 = DAG.getNode(PPCISD::SRA, dl, VT, Hi, Tmp5);
5111 SDValue OutHi = DAG.getNode(PPCISD::SRA, dl, VT, Hi, Amt);
5112 SDValue OutLo = DAG.getSelectCC(dl, Tmp5, DAG.getConstant(0, AmtVT),
Duncan Sands2fbfbd22008-10-30 19:28:32 +00005113 Tmp4, Tmp6, ISD::SETLE);
Dan Gohman475871a2008-07-27 21:46:04 +00005114 SDValue OutOps[] = { OutLo, OutHi };
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00005115 return DAG.getMergeValues(OutOps, 2, dl);
Chris Lattner1a635d62006-04-14 06:01:58 +00005116}
5117
5118//===----------------------------------------------------------------------===//
5119// Vector related lowering.
5120//
5121
Chris Lattner4a998b92006-04-17 06:00:21 +00005122/// BuildSplatI - Build a canonical splati of Val with an element size of
5123/// SplatSize. Cast the result to VT.
Owen Andersone50ed302009-08-10 22:56:29 +00005124static SDValue BuildSplatI(int Val, unsigned SplatSize, EVT VT,
Dale Johannesened2eee62009-02-06 01:31:28 +00005125 SelectionDAG &DAG, DebugLoc dl) {
Chris Lattner4a998b92006-04-17 06:00:21 +00005126 assert(Val >= -16 && Val <= 15 && "vsplti is out of range!");
Chris Lattner70fa4932006-12-01 01:45:39 +00005127
Owen Andersone50ed302009-08-10 22:56:29 +00005128 static const EVT VTys[] = { // canonical VT to use for each size.
Owen Anderson825b72b2009-08-11 20:47:22 +00005129 MVT::v16i8, MVT::v8i16, MVT::Other, MVT::v4i32
Chris Lattner4a998b92006-04-17 06:00:21 +00005130 };
Chris Lattner70fa4932006-12-01 01:45:39 +00005131
Owen Anderson825b72b2009-08-11 20:47:22 +00005132 EVT ReqVT = VT != MVT::Other ? VT : VTys[SplatSize-1];
Scott Michelfdc40a02009-02-17 22:15:04 +00005133
Chris Lattner70fa4932006-12-01 01:45:39 +00005134 // Force vspltis[hw] -1 to vspltisb -1 to canonicalize.
5135 if (Val == -1)
5136 SplatSize = 1;
Scott Michelfdc40a02009-02-17 22:15:04 +00005137
Owen Andersone50ed302009-08-10 22:56:29 +00005138 EVT CanonicalVT = VTys[SplatSize-1];
Scott Michelfdc40a02009-02-17 22:15:04 +00005139
Chris Lattner4a998b92006-04-17 06:00:21 +00005140 // Build a canonical splat for this value.
Owen Anderson825b72b2009-08-11 20:47:22 +00005141 SDValue Elt = DAG.getConstant(Val, MVT::i32);
Dan Gohman475871a2008-07-27 21:46:04 +00005142 SmallVector<SDValue, 8> Ops;
Duncan Sands83ec4b62008-06-06 12:08:01 +00005143 Ops.assign(CanonicalVT.getVectorNumElements(), Elt);
Evan Chenga87008d2009-02-25 22:49:59 +00005144 SDValue Res = DAG.getNode(ISD::BUILD_VECTOR, dl, CanonicalVT,
5145 &Ops[0], Ops.size());
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005146 return DAG.getNode(ISD::BITCAST, dl, ReqVT, Res);
Chris Lattner4a998b92006-04-17 06:00:21 +00005147}
5148
Chris Lattnere7c768e2006-04-18 03:24:30 +00005149/// BuildIntrinsicOp - Return a binary operator intrinsic node with the
Chris Lattner6876e662006-04-17 06:58:41 +00005150/// specified intrinsic ID.
Dan Gohman475871a2008-07-27 21:46:04 +00005151static SDValue BuildIntrinsicOp(unsigned IID, SDValue LHS, SDValue RHS,
Dale Johannesened2eee62009-02-06 01:31:28 +00005152 SelectionDAG &DAG, DebugLoc dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005153 EVT DestVT = MVT::Other) {
5154 if (DestVT == MVT::Other) DestVT = LHS.getValueType();
Dale Johannesened2eee62009-02-06 01:31:28 +00005155 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, DestVT,
Owen Anderson825b72b2009-08-11 20:47:22 +00005156 DAG.getConstant(IID, MVT::i32), LHS, RHS);
Chris Lattner6876e662006-04-17 06:58:41 +00005157}
5158
Chris Lattnere7c768e2006-04-18 03:24:30 +00005159/// BuildIntrinsicOp - Return a ternary operator intrinsic node with the
5160/// specified intrinsic ID.
Dan Gohman475871a2008-07-27 21:46:04 +00005161static SDValue BuildIntrinsicOp(unsigned IID, SDValue Op0, SDValue Op1,
Dale Johannesened2eee62009-02-06 01:31:28 +00005162 SDValue Op2, SelectionDAG &DAG,
Owen Anderson825b72b2009-08-11 20:47:22 +00005163 DebugLoc dl, EVT DestVT = MVT::Other) {
5164 if (DestVT == MVT::Other) DestVT = Op0.getValueType();
Dale Johannesened2eee62009-02-06 01:31:28 +00005165 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, DestVT,
Owen Anderson825b72b2009-08-11 20:47:22 +00005166 DAG.getConstant(IID, MVT::i32), Op0, Op1, Op2);
Chris Lattnere7c768e2006-04-18 03:24:30 +00005167}
5168
5169
Chris Lattnerbdd558c2006-04-17 17:55:10 +00005170/// BuildVSLDOI - Return a VECTOR_SHUFFLE that is a vsldoi of the specified
5171/// amount. The result has the specified value type.
Dan Gohman475871a2008-07-27 21:46:04 +00005172static SDValue BuildVSLDOI(SDValue LHS, SDValue RHS, unsigned Amt,
Owen Andersone50ed302009-08-10 22:56:29 +00005173 EVT VT, SelectionDAG &DAG, DebugLoc dl) {
Chris Lattnerbdd558c2006-04-17 17:55:10 +00005174 // Force LHS/RHS to be the right type.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005175 LHS = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, LHS);
5176 RHS = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, RHS);
Duncan Sandsd038e042008-07-21 10:20:31 +00005177
Nate Begeman9008ca62009-04-27 18:41:29 +00005178 int Ops[16];
Chris Lattnerbdd558c2006-04-17 17:55:10 +00005179 for (unsigned i = 0; i != 16; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00005180 Ops[i] = i + Amt;
Owen Anderson825b72b2009-08-11 20:47:22 +00005181 SDValue T = DAG.getVectorShuffle(MVT::v16i8, dl, LHS, RHS, Ops);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005182 return DAG.getNode(ISD::BITCAST, dl, VT, T);
Chris Lattnerbdd558c2006-04-17 17:55:10 +00005183}
5184
Chris Lattnerf1b47082006-04-14 05:19:18 +00005185// If this is a case we can't handle, return null and let the default
5186// expansion code take care of it. If we CAN select this case, and if it
5187// selects to a single instruction, return Op. Otherwise, if we can codegen
5188// this case more efficiently than a constant pool load, lower it to the
5189// sequence of ops that should be used.
Dan Gohmand858e902010-04-17 15:26:15 +00005190SDValue PPCTargetLowering::LowerBUILD_VECTOR(SDValue Op,
5191 SelectionDAG &DAG) const {
Dale Johannesened2eee62009-02-06 01:31:28 +00005192 DebugLoc dl = Op.getDebugLoc();
Bob Wilsona27ea9e2009-03-01 01:13:55 +00005193 BuildVectorSDNode *BVN = dyn_cast<BuildVectorSDNode>(Op.getNode());
5194 assert(BVN != 0 && "Expected a BuildVectorSDNode in LowerBUILD_VECTOR");
Scott Micheldf380432009-02-25 03:12:50 +00005195
Bob Wilson24e338e2009-03-02 23:24:16 +00005196 // Check if this is a splat of a constant value.
5197 APInt APSplatBits, APSplatUndef;
5198 unsigned SplatBitSize;
Bob Wilsona27ea9e2009-03-01 01:13:55 +00005199 bool HasAnyUndefs;
Bob Wilsonf2950b02009-03-03 19:26:27 +00005200 if (! BVN->isConstantSplat(APSplatBits, APSplatUndef, SplatBitSize,
Dale Johannesen1e608812009-11-13 01:45:18 +00005201 HasAnyUndefs, 0, true) || SplatBitSize > 32)
Bob Wilsonf2950b02009-03-03 19:26:27 +00005202 return SDValue();
Evan Chenga87008d2009-02-25 22:49:59 +00005203
Bob Wilsonf2950b02009-03-03 19:26:27 +00005204 unsigned SplatBits = APSplatBits.getZExtValue();
5205 unsigned SplatUndef = APSplatUndef.getZExtValue();
5206 unsigned SplatSize = SplatBitSize / 8;
Scott Michelfdc40a02009-02-17 22:15:04 +00005207
Bob Wilsonf2950b02009-03-03 19:26:27 +00005208 // First, handle single instruction cases.
5209
5210 // All zeros?
5211 if (SplatBits == 0) {
5212 // Canonicalize all zero vectors to be v4i32.
Owen Anderson825b72b2009-08-11 20:47:22 +00005213 if (Op.getValueType() != MVT::v4i32 || HasAnyUndefs) {
5214 SDValue Z = DAG.getConstant(0, MVT::i32);
5215 Z = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Z, Z, Z, Z);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005216 Op = DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Z);
Chris Lattnerf1b47082006-04-14 05:19:18 +00005217 }
Bob Wilsonf2950b02009-03-03 19:26:27 +00005218 return Op;
5219 }
Chris Lattnerb17f1672006-04-16 01:01:29 +00005220
Bob Wilsonf2950b02009-03-03 19:26:27 +00005221 // If the sign extended value is in the range [-16,15], use VSPLTI[bhw].
5222 int32_t SextVal= (int32_t(SplatBits << (32-SplatBitSize)) >>
5223 (32-SplatBitSize));
5224 if (SextVal >= -16 && SextVal <= 15)
5225 return BuildSplatI(SextVal, SplatSize, Op.getValueType(), DAG, dl);
Scott Michelfdc40a02009-02-17 22:15:04 +00005226
5227
Bob Wilsonf2950b02009-03-03 19:26:27 +00005228 // Two instruction sequences.
Scott Michelfdc40a02009-02-17 22:15:04 +00005229
Bob Wilsonf2950b02009-03-03 19:26:27 +00005230 // If this value is in the range [-32,30] and is even, use:
Bill Schmidtabc40282013-02-20 20:41:42 +00005231 // VSPLTI[bhw](val/2) + VSPLTI[bhw](val/2)
5232 // If this value is in the range [17,31] and is odd, use:
5233 // VSPLTI[bhw](val-16) - VSPLTI[bhw](-16)
5234 // If this value is in the range [-31,-17] and is odd, use:
5235 // VSPLTI[bhw](val+16) + VSPLTI[bhw](-16)
5236 // Note the last two are three-instruction sequences.
5237 if (SextVal >= -32 && SextVal <= 31) {
5238 // To avoid having these optimizations undone by constant folding,
5239 // we convert to a pseudo that will be expanded later into one of
5240 // the above forms.
5241 SDValue Elt = DAG.getConstant(SextVal, MVT::i32);
Bill Schmidtb34c79e2013-02-20 15:50:31 +00005242 EVT VT = Op.getValueType();
5243 int Size = VT == MVT::v16i8 ? 1 : (VT == MVT::v8i16 ? 2 : 4);
5244 SDValue EltSize = DAG.getConstant(Size, MVT::i32);
5245 return DAG.getNode(PPCISD::VADD_SPLAT, dl, VT, Elt, EltSize);
Bob Wilsonf2950b02009-03-03 19:26:27 +00005246 }
5247
5248 // If this is 0x8000_0000 x 4, turn into vspltisw + vslw. If it is
5249 // 0x7FFF_FFFF x 4, turn it into not(0x8000_0000). This is important
5250 // for fneg/fabs.
5251 if (SplatSize == 4 && SplatBits == (0x7FFFFFFF&~SplatUndef)) {
5252 // Make -1 and vspltisw -1:
Owen Anderson825b72b2009-08-11 20:47:22 +00005253 SDValue OnesV = BuildSplatI(-1, 4, MVT::v4i32, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00005254
5255 // Make the VSLW intrinsic, computing 0x8000_0000.
5256 SDValue Res = BuildIntrinsicOp(Intrinsic::ppc_altivec_vslw, OnesV,
5257 OnesV, DAG, dl);
5258
5259 // xor by OnesV to invert it.
Owen Anderson825b72b2009-08-11 20:47:22 +00005260 Res = DAG.getNode(ISD::XOR, dl, MVT::v4i32, Res, OnesV);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005261 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Bob Wilsonf2950b02009-03-03 19:26:27 +00005262 }
5263
5264 // Check to see if this is a wide variety of vsplti*, binop self cases.
5265 static const signed char SplatCsts[] = {
5266 -1, 1, -2, 2, -3, 3, -4, 4, -5, 5, -6, 6, -7, 7,
5267 -8, 8, -9, 9, -10, 10, -11, 11, -12, 12, -13, 13, 14, -14, 15, -15, -16
5268 };
5269
5270 for (unsigned idx = 0; idx < array_lengthof(SplatCsts); ++idx) {
5271 // Indirect through the SplatCsts array so that we favor 'vsplti -1' for
5272 // cases which are ambiguous (e.g. formation of 0x8000_0000). 'vsplti -1'
5273 int i = SplatCsts[idx];
5274
5275 // Figure out what shift amount will be used by altivec if shifted by i in
5276 // this splat size.
5277 unsigned TypeShiftAmt = i & (SplatBitSize-1);
5278
5279 // vsplti + shl self.
Richard Smith1144af32012-08-24 23:29:28 +00005280 if (SextVal == (int)((unsigned)i << TypeShiftAmt)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005281 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00005282 static const unsigned IIDs[] = { // Intrinsic to use for each size.
5283 Intrinsic::ppc_altivec_vslb, Intrinsic::ppc_altivec_vslh, 0,
5284 Intrinsic::ppc_altivec_vslw
5285 };
5286 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG, dl);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005287 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Chris Lattner4a998b92006-04-17 06:00:21 +00005288 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005289
Bob Wilsonf2950b02009-03-03 19:26:27 +00005290 // vsplti + srl self.
5291 if (SextVal == (int)((unsigned)i >> TypeShiftAmt)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005292 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00005293 static const unsigned IIDs[] = { // Intrinsic to use for each size.
5294 Intrinsic::ppc_altivec_vsrb, Intrinsic::ppc_altivec_vsrh, 0,
5295 Intrinsic::ppc_altivec_vsrw
5296 };
5297 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG, dl);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005298 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Chris Lattner6876e662006-04-17 06:58:41 +00005299 }
5300
Bob Wilsonf2950b02009-03-03 19:26:27 +00005301 // vsplti + sra self.
5302 if (SextVal == (int)((unsigned)i >> TypeShiftAmt)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005303 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00005304 static const unsigned IIDs[] = { // Intrinsic to use for each size.
5305 Intrinsic::ppc_altivec_vsrab, Intrinsic::ppc_altivec_vsrah, 0,
5306 Intrinsic::ppc_altivec_vsraw
5307 };
5308 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG, dl);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005309 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Chris Lattner6876e662006-04-17 06:58:41 +00005310 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005311
Bob Wilsonf2950b02009-03-03 19:26:27 +00005312 // vsplti + rol self.
5313 if (SextVal == (int)(((unsigned)i << TypeShiftAmt) |
5314 ((unsigned)i >> (SplatBitSize-TypeShiftAmt)))) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005315 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00005316 static const unsigned IIDs[] = { // Intrinsic to use for each size.
5317 Intrinsic::ppc_altivec_vrlb, Intrinsic::ppc_altivec_vrlh, 0,
5318 Intrinsic::ppc_altivec_vrlw
5319 };
5320 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG, dl);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005321 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Bob Wilsonf2950b02009-03-03 19:26:27 +00005322 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005323
Bob Wilsonf2950b02009-03-03 19:26:27 +00005324 // t = vsplti c, result = vsldoi t, t, 1
Richard Smith1144af32012-08-24 23:29:28 +00005325 if (SextVal == (int)(((unsigned)i << 8) | (i < 0 ? 0xFF : 0))) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005326 SDValue T = BuildSplatI(i, SplatSize, MVT::v16i8, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00005327 return BuildVSLDOI(T, T, 1, Op.getValueType(), DAG, dl);
Chris Lattnerdbce85d2006-04-17 18:09:22 +00005328 }
Bob Wilsonf2950b02009-03-03 19:26:27 +00005329 // t = vsplti c, result = vsldoi t, t, 2
Richard Smith1144af32012-08-24 23:29:28 +00005330 if (SextVal == (int)(((unsigned)i << 16) | (i < 0 ? 0xFFFF : 0))) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005331 SDValue T = BuildSplatI(i, SplatSize, MVT::v16i8, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00005332 return BuildVSLDOI(T, T, 2, Op.getValueType(), DAG, dl);
Chris Lattnerf1b47082006-04-14 05:19:18 +00005333 }
Bob Wilsonf2950b02009-03-03 19:26:27 +00005334 // t = vsplti c, result = vsldoi t, t, 3
Richard Smith1144af32012-08-24 23:29:28 +00005335 if (SextVal == (int)(((unsigned)i << 24) | (i < 0 ? 0xFFFFFF : 0))) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005336 SDValue T = BuildSplatI(i, SplatSize, MVT::v16i8, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00005337 return BuildVSLDOI(T, T, 3, Op.getValueType(), DAG, dl);
5338 }
5339 }
5340
Dan Gohman475871a2008-07-27 21:46:04 +00005341 return SDValue();
Chris Lattnerf1b47082006-04-14 05:19:18 +00005342}
5343
Chris Lattner59138102006-04-17 05:28:54 +00005344/// GeneratePerfectShuffle - Given an entry in the perfect-shuffle table, emit
5345/// the specified operations to build the shuffle.
Dan Gohman475871a2008-07-27 21:46:04 +00005346static SDValue GeneratePerfectShuffle(unsigned PFEntry, SDValue LHS,
Scott Michelfdc40a02009-02-17 22:15:04 +00005347 SDValue RHS, SelectionDAG &DAG,
Dale Johannesened2eee62009-02-06 01:31:28 +00005348 DebugLoc dl) {
Chris Lattner59138102006-04-17 05:28:54 +00005349 unsigned OpNum = (PFEntry >> 26) & 0x0F;
Bill Wendling77959322008-09-17 00:30:57 +00005350 unsigned LHSID = (PFEntry >> 13) & ((1 << 13)-1);
Chris Lattner59138102006-04-17 05:28:54 +00005351 unsigned RHSID = (PFEntry >> 0) & ((1 << 13)-1);
Scott Michelfdc40a02009-02-17 22:15:04 +00005352
Chris Lattner59138102006-04-17 05:28:54 +00005353 enum {
Chris Lattner00402c72006-05-16 04:20:24 +00005354 OP_COPY = 0, // Copy, used for things like <u,u,u,3> to say it is <0,1,2,3>
Chris Lattner59138102006-04-17 05:28:54 +00005355 OP_VMRGHW,
5356 OP_VMRGLW,
5357 OP_VSPLTISW0,
5358 OP_VSPLTISW1,
5359 OP_VSPLTISW2,
5360 OP_VSPLTISW3,
5361 OP_VSLDOI4,
5362 OP_VSLDOI8,
Chris Lattnerd74ea2b2006-05-24 17:04:05 +00005363 OP_VSLDOI12
Chris Lattner59138102006-04-17 05:28:54 +00005364 };
Scott Michelfdc40a02009-02-17 22:15:04 +00005365
Chris Lattner59138102006-04-17 05:28:54 +00005366 if (OpNum == OP_COPY) {
5367 if (LHSID == (1*9+2)*9+3) return LHS;
5368 assert(LHSID == ((4*9+5)*9+6)*9+7 && "Illegal OP_COPY!");
5369 return RHS;
5370 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005371
Dan Gohman475871a2008-07-27 21:46:04 +00005372 SDValue OpLHS, OpRHS;
Dale Johannesened2eee62009-02-06 01:31:28 +00005373 OpLHS = GeneratePerfectShuffle(PerfectShuffleTable[LHSID], LHS, RHS, DAG, dl);
5374 OpRHS = GeneratePerfectShuffle(PerfectShuffleTable[RHSID], LHS, RHS, DAG, dl);
Scott Michelfdc40a02009-02-17 22:15:04 +00005375
Nate Begeman9008ca62009-04-27 18:41:29 +00005376 int ShufIdxs[16];
Chris Lattner59138102006-04-17 05:28:54 +00005377 switch (OpNum) {
Torok Edwinc23197a2009-07-14 16:55:14 +00005378 default: llvm_unreachable("Unknown i32 permute!");
Chris Lattner59138102006-04-17 05:28:54 +00005379 case OP_VMRGHW:
5380 ShufIdxs[ 0] = 0; ShufIdxs[ 1] = 1; ShufIdxs[ 2] = 2; ShufIdxs[ 3] = 3;
5381 ShufIdxs[ 4] = 16; ShufIdxs[ 5] = 17; ShufIdxs[ 6] = 18; ShufIdxs[ 7] = 19;
5382 ShufIdxs[ 8] = 4; ShufIdxs[ 9] = 5; ShufIdxs[10] = 6; ShufIdxs[11] = 7;
5383 ShufIdxs[12] = 20; ShufIdxs[13] = 21; ShufIdxs[14] = 22; ShufIdxs[15] = 23;
5384 break;
5385 case OP_VMRGLW:
5386 ShufIdxs[ 0] = 8; ShufIdxs[ 1] = 9; ShufIdxs[ 2] = 10; ShufIdxs[ 3] = 11;
5387 ShufIdxs[ 4] = 24; ShufIdxs[ 5] = 25; ShufIdxs[ 6] = 26; ShufIdxs[ 7] = 27;
5388 ShufIdxs[ 8] = 12; ShufIdxs[ 9] = 13; ShufIdxs[10] = 14; ShufIdxs[11] = 15;
5389 ShufIdxs[12] = 28; ShufIdxs[13] = 29; ShufIdxs[14] = 30; ShufIdxs[15] = 31;
5390 break;
5391 case OP_VSPLTISW0:
5392 for (unsigned i = 0; i != 16; ++i)
5393 ShufIdxs[i] = (i&3)+0;
5394 break;
5395 case OP_VSPLTISW1:
5396 for (unsigned i = 0; i != 16; ++i)
5397 ShufIdxs[i] = (i&3)+4;
5398 break;
5399 case OP_VSPLTISW2:
5400 for (unsigned i = 0; i != 16; ++i)
5401 ShufIdxs[i] = (i&3)+8;
5402 break;
5403 case OP_VSPLTISW3:
5404 for (unsigned i = 0; i != 16; ++i)
5405 ShufIdxs[i] = (i&3)+12;
5406 break;
5407 case OP_VSLDOI4:
Dale Johannesened2eee62009-02-06 01:31:28 +00005408 return BuildVSLDOI(OpLHS, OpRHS, 4, OpLHS.getValueType(), DAG, dl);
Chris Lattner59138102006-04-17 05:28:54 +00005409 case OP_VSLDOI8:
Dale Johannesened2eee62009-02-06 01:31:28 +00005410 return BuildVSLDOI(OpLHS, OpRHS, 8, OpLHS.getValueType(), DAG, dl);
Chris Lattner59138102006-04-17 05:28:54 +00005411 case OP_VSLDOI12:
Dale Johannesened2eee62009-02-06 01:31:28 +00005412 return BuildVSLDOI(OpLHS, OpRHS, 12, OpLHS.getValueType(), DAG, dl);
Chris Lattner59138102006-04-17 05:28:54 +00005413 }
Owen Andersone50ed302009-08-10 22:56:29 +00005414 EVT VT = OpLHS.getValueType();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005415 OpLHS = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, OpLHS);
5416 OpRHS = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, OpRHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00005417 SDValue T = DAG.getVectorShuffle(MVT::v16i8, dl, OpLHS, OpRHS, ShufIdxs);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005418 return DAG.getNode(ISD::BITCAST, dl, VT, T);
Chris Lattner59138102006-04-17 05:28:54 +00005419}
5420
Chris Lattnerf1b47082006-04-14 05:19:18 +00005421/// LowerVECTOR_SHUFFLE - Return the code we lower for VECTOR_SHUFFLE. If this
5422/// is a shuffle we can handle in a single instruction, return it. Otherwise,
5423/// return the code it can be lowered into. Worst case, it can always be
5424/// lowered into a vperm.
Scott Michelfdc40a02009-02-17 22:15:04 +00005425SDValue PPCTargetLowering::LowerVECTOR_SHUFFLE(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00005426 SelectionDAG &DAG) const {
Dale Johannesened2eee62009-02-06 01:31:28 +00005427 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00005428 SDValue V1 = Op.getOperand(0);
5429 SDValue V2 = Op.getOperand(1);
Nate Begeman9008ca62009-04-27 18:41:29 +00005430 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Owen Andersone50ed302009-08-10 22:56:29 +00005431 EVT VT = Op.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00005432
Chris Lattnerf1b47082006-04-14 05:19:18 +00005433 // Cases that are handled by instructions that take permute immediates
5434 // (such as vsplt*) should be left as VECTOR_SHUFFLE nodes so they can be
5435 // selected by the instruction selector.
5436 if (V2.getOpcode() == ISD::UNDEF) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005437 if (PPC::isSplatShuffleMask(SVOp, 1) ||
5438 PPC::isSplatShuffleMask(SVOp, 2) ||
5439 PPC::isSplatShuffleMask(SVOp, 4) ||
5440 PPC::isVPKUWUMShuffleMask(SVOp, true) ||
5441 PPC::isVPKUHUMShuffleMask(SVOp, true) ||
5442 PPC::isVSLDOIShuffleMask(SVOp, true) != -1 ||
5443 PPC::isVMRGLShuffleMask(SVOp, 1, true) ||
5444 PPC::isVMRGLShuffleMask(SVOp, 2, true) ||
5445 PPC::isVMRGLShuffleMask(SVOp, 4, true) ||
5446 PPC::isVMRGHShuffleMask(SVOp, 1, true) ||
5447 PPC::isVMRGHShuffleMask(SVOp, 2, true) ||
5448 PPC::isVMRGHShuffleMask(SVOp, 4, true)) {
Chris Lattnerf1b47082006-04-14 05:19:18 +00005449 return Op;
5450 }
5451 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005452
Chris Lattnerf1b47082006-04-14 05:19:18 +00005453 // Altivec has a variety of "shuffle immediates" that take two vector inputs
5454 // and produce a fixed permutation. If any of these match, do not lower to
5455 // VPERM.
Nate Begeman9008ca62009-04-27 18:41:29 +00005456 if (PPC::isVPKUWUMShuffleMask(SVOp, false) ||
5457 PPC::isVPKUHUMShuffleMask(SVOp, false) ||
5458 PPC::isVSLDOIShuffleMask(SVOp, false) != -1 ||
5459 PPC::isVMRGLShuffleMask(SVOp, 1, false) ||
5460 PPC::isVMRGLShuffleMask(SVOp, 2, false) ||
5461 PPC::isVMRGLShuffleMask(SVOp, 4, false) ||
5462 PPC::isVMRGHShuffleMask(SVOp, 1, false) ||
5463 PPC::isVMRGHShuffleMask(SVOp, 2, false) ||
5464 PPC::isVMRGHShuffleMask(SVOp, 4, false))
Chris Lattnerf1b47082006-04-14 05:19:18 +00005465 return Op;
Scott Michelfdc40a02009-02-17 22:15:04 +00005466
Chris Lattner59138102006-04-17 05:28:54 +00005467 // Check to see if this is a shuffle of 4-byte values. If so, we can use our
5468 // perfect shuffle table to emit an optimal matching sequence.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00005469 ArrayRef<int> PermMask = SVOp->getMask();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005470
Chris Lattner59138102006-04-17 05:28:54 +00005471 unsigned PFIndexes[4];
5472 bool isFourElementShuffle = true;
5473 for (unsigned i = 0; i != 4 && isFourElementShuffle; ++i) { // Element number
5474 unsigned EltNo = 8; // Start out undef.
5475 for (unsigned j = 0; j != 4; ++j) { // Intra-element byte.
Nate Begeman9008ca62009-04-27 18:41:29 +00005476 if (PermMask[i*4+j] < 0)
Chris Lattner59138102006-04-17 05:28:54 +00005477 continue; // Undef, ignore it.
Scott Michelfdc40a02009-02-17 22:15:04 +00005478
Nate Begeman9008ca62009-04-27 18:41:29 +00005479 unsigned ByteSource = PermMask[i*4+j];
Chris Lattner59138102006-04-17 05:28:54 +00005480 if ((ByteSource & 3) != j) {
5481 isFourElementShuffle = false;
5482 break;
5483 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005484
Chris Lattner59138102006-04-17 05:28:54 +00005485 if (EltNo == 8) {
5486 EltNo = ByteSource/4;
5487 } else if (EltNo != ByteSource/4) {
5488 isFourElementShuffle = false;
5489 break;
5490 }
5491 }
5492 PFIndexes[i] = EltNo;
5493 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005494
5495 // If this shuffle can be expressed as a shuffle of 4-byte elements, use the
Chris Lattner59138102006-04-17 05:28:54 +00005496 // perfect shuffle vector to determine if it is cost effective to do this as
5497 // discrete instructions, or whether we should use a vperm.
5498 if (isFourElementShuffle) {
5499 // Compute the index in the perfect shuffle table.
Scott Michelfdc40a02009-02-17 22:15:04 +00005500 unsigned PFTableIndex =
Chris Lattner59138102006-04-17 05:28:54 +00005501 PFIndexes[0]*9*9*9+PFIndexes[1]*9*9+PFIndexes[2]*9+PFIndexes[3];
Scott Michelfdc40a02009-02-17 22:15:04 +00005502
Chris Lattner59138102006-04-17 05:28:54 +00005503 unsigned PFEntry = PerfectShuffleTable[PFTableIndex];
5504 unsigned Cost = (PFEntry >> 30);
Scott Michelfdc40a02009-02-17 22:15:04 +00005505
Chris Lattner59138102006-04-17 05:28:54 +00005506 // Determining when to avoid vperm is tricky. Many things affect the cost
5507 // of vperm, particularly how many times the perm mask needs to be computed.
5508 // For example, if the perm mask can be hoisted out of a loop or is already
5509 // used (perhaps because there are multiple permutes with the same shuffle
5510 // mask?) the vperm has a cost of 1. OTOH, hoisting the permute mask out of
5511 // the loop requires an extra register.
5512 //
5513 // As a compromise, we only emit discrete instructions if the shuffle can be
Scott Michelfdc40a02009-02-17 22:15:04 +00005514 // generated in 3 or fewer operations. When we have loop information
Chris Lattner59138102006-04-17 05:28:54 +00005515 // available, if this block is within a loop, we should avoid using vperm
5516 // for 3-operation perms and use a constant pool load instead.
Scott Michelfdc40a02009-02-17 22:15:04 +00005517 if (Cost < 3)
Dale Johannesened2eee62009-02-06 01:31:28 +00005518 return GeneratePerfectShuffle(PFEntry, V1, V2, DAG, dl);
Chris Lattner59138102006-04-17 05:28:54 +00005519 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005520
Chris Lattnerf1b47082006-04-14 05:19:18 +00005521 // Lower this to a VPERM(V1, V2, V3) expression, where V3 is a constant
5522 // vector that will get spilled to the constant pool.
5523 if (V2.getOpcode() == ISD::UNDEF) V2 = V1;
Scott Michelfdc40a02009-02-17 22:15:04 +00005524
Chris Lattnerf1b47082006-04-14 05:19:18 +00005525 // The SHUFFLE_VECTOR mask is almost exactly what we want for vperm, except
5526 // that it is in input element units, not in bytes. Convert now.
Owen Andersone50ed302009-08-10 22:56:29 +00005527 EVT EltVT = V1.getValueType().getVectorElementType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00005528 unsigned BytesPerElement = EltVT.getSizeInBits()/8;
Scott Michelfdc40a02009-02-17 22:15:04 +00005529
Dan Gohman475871a2008-07-27 21:46:04 +00005530 SmallVector<SDValue, 16> ResultMask;
Nate Begeman9008ca62009-04-27 18:41:29 +00005531 for (unsigned i = 0, e = VT.getVectorNumElements(); i != e; ++i) {
5532 unsigned SrcElt = PermMask[i] < 0 ? 0 : PermMask[i];
Scott Michelfdc40a02009-02-17 22:15:04 +00005533
Chris Lattnerf1b47082006-04-14 05:19:18 +00005534 for (unsigned j = 0; j != BytesPerElement; ++j)
5535 ResultMask.push_back(DAG.getConstant(SrcElt*BytesPerElement+j,
Owen Anderson825b72b2009-08-11 20:47:22 +00005536 MVT::i32));
Chris Lattnerf1b47082006-04-14 05:19:18 +00005537 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005538
Owen Anderson825b72b2009-08-11 20:47:22 +00005539 SDValue VPermMask = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v16i8,
Evan Chenga87008d2009-02-25 22:49:59 +00005540 &ResultMask[0], ResultMask.size());
Dale Johannesened2eee62009-02-06 01:31:28 +00005541 return DAG.getNode(PPCISD::VPERM, dl, V1.getValueType(), V1, V2, VPermMask);
Chris Lattnerf1b47082006-04-14 05:19:18 +00005542}
5543
Chris Lattner90564f22006-04-18 17:59:36 +00005544/// getAltivecCompareInfo - Given an intrinsic, return false if it is not an
5545/// altivec comparison. If it is, return true and fill in Opc/isDot with
5546/// information about the intrinsic.
Dan Gohman475871a2008-07-27 21:46:04 +00005547static bool getAltivecCompareInfo(SDValue Intrin, int &CompareOpc,
Chris Lattner90564f22006-04-18 17:59:36 +00005548 bool &isDot) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005549 unsigned IntrinsicID =
5550 cast<ConstantSDNode>(Intrin.getOperand(0))->getZExtValue();
Chris Lattner90564f22006-04-18 17:59:36 +00005551 CompareOpc = -1;
5552 isDot = false;
5553 switch (IntrinsicID) {
5554 default: return false;
5555 // Comparison predicates.
Chris Lattner1a635d62006-04-14 06:01:58 +00005556 case Intrinsic::ppc_altivec_vcmpbfp_p: CompareOpc = 966; isDot = 1; break;
5557 case Intrinsic::ppc_altivec_vcmpeqfp_p: CompareOpc = 198; isDot = 1; break;
5558 case Intrinsic::ppc_altivec_vcmpequb_p: CompareOpc = 6; isDot = 1; break;
5559 case Intrinsic::ppc_altivec_vcmpequh_p: CompareOpc = 70; isDot = 1; break;
5560 case Intrinsic::ppc_altivec_vcmpequw_p: CompareOpc = 134; isDot = 1; break;
5561 case Intrinsic::ppc_altivec_vcmpgefp_p: CompareOpc = 454; isDot = 1; break;
5562 case Intrinsic::ppc_altivec_vcmpgtfp_p: CompareOpc = 710; isDot = 1; break;
5563 case Intrinsic::ppc_altivec_vcmpgtsb_p: CompareOpc = 774; isDot = 1; break;
5564 case Intrinsic::ppc_altivec_vcmpgtsh_p: CompareOpc = 838; isDot = 1; break;
5565 case Intrinsic::ppc_altivec_vcmpgtsw_p: CompareOpc = 902; isDot = 1; break;
5566 case Intrinsic::ppc_altivec_vcmpgtub_p: CompareOpc = 518; isDot = 1; break;
5567 case Intrinsic::ppc_altivec_vcmpgtuh_p: CompareOpc = 582; isDot = 1; break;
5568 case Intrinsic::ppc_altivec_vcmpgtuw_p: CompareOpc = 646; isDot = 1; break;
Scott Michelfdc40a02009-02-17 22:15:04 +00005569
Chris Lattner1a635d62006-04-14 06:01:58 +00005570 // Normal Comparisons.
5571 case Intrinsic::ppc_altivec_vcmpbfp: CompareOpc = 966; isDot = 0; break;
5572 case Intrinsic::ppc_altivec_vcmpeqfp: CompareOpc = 198; isDot = 0; break;
5573 case Intrinsic::ppc_altivec_vcmpequb: CompareOpc = 6; isDot = 0; break;
5574 case Intrinsic::ppc_altivec_vcmpequh: CompareOpc = 70; isDot = 0; break;
5575 case Intrinsic::ppc_altivec_vcmpequw: CompareOpc = 134; isDot = 0; break;
5576 case Intrinsic::ppc_altivec_vcmpgefp: CompareOpc = 454; isDot = 0; break;
5577 case Intrinsic::ppc_altivec_vcmpgtfp: CompareOpc = 710; isDot = 0; break;
5578 case Intrinsic::ppc_altivec_vcmpgtsb: CompareOpc = 774; isDot = 0; break;
5579 case Intrinsic::ppc_altivec_vcmpgtsh: CompareOpc = 838; isDot = 0; break;
5580 case Intrinsic::ppc_altivec_vcmpgtsw: CompareOpc = 902; isDot = 0; break;
5581 case Intrinsic::ppc_altivec_vcmpgtub: CompareOpc = 518; isDot = 0; break;
5582 case Intrinsic::ppc_altivec_vcmpgtuh: CompareOpc = 582; isDot = 0; break;
5583 case Intrinsic::ppc_altivec_vcmpgtuw: CompareOpc = 646; isDot = 0; break;
5584 }
Chris Lattner90564f22006-04-18 17:59:36 +00005585 return true;
5586}
5587
5588/// LowerINTRINSIC_WO_CHAIN - If this is an intrinsic that we want to custom
5589/// lower, do it, otherwise return null.
Scott Michelfdc40a02009-02-17 22:15:04 +00005590SDValue PPCTargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00005591 SelectionDAG &DAG) const {
Chris Lattner90564f22006-04-18 17:59:36 +00005592 // If this is a lowered altivec predicate compare, CompareOpc is set to the
5593 // opcode number of the comparison.
Dale Johannesen3484c092009-02-05 22:07:54 +00005594 DebugLoc dl = Op.getDebugLoc();
Chris Lattner90564f22006-04-18 17:59:36 +00005595 int CompareOpc;
5596 bool isDot;
5597 if (!getAltivecCompareInfo(Op, CompareOpc, isDot))
Dan Gohman475871a2008-07-27 21:46:04 +00005598 return SDValue(); // Don't custom lower most intrinsics.
Scott Michelfdc40a02009-02-17 22:15:04 +00005599
Chris Lattner90564f22006-04-18 17:59:36 +00005600 // If this is a non-dot comparison, make the VCMP node and we are done.
Chris Lattner1a635d62006-04-14 06:01:58 +00005601 if (!isDot) {
Dale Johannesen3484c092009-02-05 22:07:54 +00005602 SDValue Tmp = DAG.getNode(PPCISD::VCMP, dl, Op.getOperand(2).getValueType(),
Chris Lattner149add02010-03-14 22:44:11 +00005603 Op.getOperand(1), Op.getOperand(2),
5604 DAG.getConstant(CompareOpc, MVT::i32));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005605 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Tmp);
Chris Lattner1a635d62006-04-14 06:01:58 +00005606 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005607
Chris Lattner1a635d62006-04-14 06:01:58 +00005608 // Create the PPCISD altivec 'dot' comparison node.
Dan Gohman475871a2008-07-27 21:46:04 +00005609 SDValue Ops[] = {
Chris Lattner79e490a2006-08-11 17:18:05 +00005610 Op.getOperand(2), // LHS
5611 Op.getOperand(3), // RHS
Owen Anderson825b72b2009-08-11 20:47:22 +00005612 DAG.getConstant(CompareOpc, MVT::i32)
Chris Lattner79e490a2006-08-11 17:18:05 +00005613 };
Benjamin Kramer3853f742013-03-07 20:33:29 +00005614 EVT VTs[] = { Op.getOperand(2).getValueType(), MVT::Glue };
Dale Johannesen3484c092009-02-05 22:07:54 +00005615 SDValue CompNode = DAG.getNode(PPCISD::VCMPo, dl, VTs, Ops, 3);
Scott Michelfdc40a02009-02-17 22:15:04 +00005616
Chris Lattner1a635d62006-04-14 06:01:58 +00005617 // Now that we have the comparison, emit a copy from the CR to a GPR.
5618 // This is flagged to the above dot comparison.
Owen Anderson825b72b2009-08-11 20:47:22 +00005619 SDValue Flags = DAG.getNode(PPCISD::MFCR, dl, MVT::i32,
5620 DAG.getRegister(PPC::CR6, MVT::i32),
Scott Michelfdc40a02009-02-17 22:15:04 +00005621 CompNode.getValue(1));
5622
Chris Lattner1a635d62006-04-14 06:01:58 +00005623 // Unpack the result based on how the target uses it.
5624 unsigned BitNo; // Bit # of CR6.
5625 bool InvertBit; // Invert result?
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005626 switch (cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue()) {
Chris Lattner1a635d62006-04-14 06:01:58 +00005627 default: // Can't happen, don't crash on invalid number though.
5628 case 0: // Return the value of the EQ bit of CR6.
5629 BitNo = 0; InvertBit = false;
5630 break;
5631 case 1: // Return the inverted value of the EQ bit of CR6.
5632 BitNo = 0; InvertBit = true;
5633 break;
5634 case 2: // Return the value of the LT bit of CR6.
5635 BitNo = 2; InvertBit = false;
5636 break;
5637 case 3: // Return the inverted value of the LT bit of CR6.
5638 BitNo = 2; InvertBit = true;
5639 break;
5640 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005641
Chris Lattner1a635d62006-04-14 06:01:58 +00005642 // Shift the bit into the low position.
Owen Anderson825b72b2009-08-11 20:47:22 +00005643 Flags = DAG.getNode(ISD::SRL, dl, MVT::i32, Flags,
5644 DAG.getConstant(8-(3-BitNo), MVT::i32));
Chris Lattner1a635d62006-04-14 06:01:58 +00005645 // Isolate the bit.
Owen Anderson825b72b2009-08-11 20:47:22 +00005646 Flags = DAG.getNode(ISD::AND, dl, MVT::i32, Flags,
5647 DAG.getConstant(1, MVT::i32));
Scott Michelfdc40a02009-02-17 22:15:04 +00005648
Chris Lattner1a635d62006-04-14 06:01:58 +00005649 // If we are supposed to, toggle the bit.
5650 if (InvertBit)
Owen Anderson825b72b2009-08-11 20:47:22 +00005651 Flags = DAG.getNode(ISD::XOR, dl, MVT::i32, Flags,
5652 DAG.getConstant(1, MVT::i32));
Chris Lattner1a635d62006-04-14 06:01:58 +00005653 return Flags;
5654}
5655
Scott Michelfdc40a02009-02-17 22:15:04 +00005656SDValue PPCTargetLowering::LowerSCALAR_TO_VECTOR(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00005657 SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005658 DebugLoc dl = Op.getDebugLoc();
Chris Lattner1a635d62006-04-14 06:01:58 +00005659 // Create a stack slot that is 16-byte aligned.
5660 MachineFrameInfo *FrameInfo = DAG.getMachineFunction().getFrameInfo();
David Greene3f2bf852009-11-12 20:49:22 +00005661 int FrameIdx = FrameInfo->CreateStackObject(16, 16, false);
Dale Johannesen08673d22010-05-03 22:59:34 +00005662 EVT PtrVT = getPointerTy();
Dan Gohman475871a2008-07-27 21:46:04 +00005663 SDValue FIdx = DAG.getFrameIndex(FrameIdx, PtrVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00005664
Chris Lattner1a635d62006-04-14 06:01:58 +00005665 // Store the input value into Value#0 of the stack slot.
Dale Johannesen33c960f2009-02-04 20:06:27 +00005666 SDValue Store = DAG.getStore(DAG.getEntryNode(), dl,
Chris Lattner6229d0a2010-09-21 18:41:36 +00005667 Op.getOperand(0), FIdx, MachinePointerInfo(),
David Greene534502d12010-02-15 16:56:53 +00005668 false, false, 0);
Chris Lattner1a635d62006-04-14 06:01:58 +00005669 // Load it out.
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00005670 return DAG.getLoad(Op.getValueType(), dl, Store, FIdx, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00005671 false, false, false, 0);
Chris Lattner1a635d62006-04-14 06:01:58 +00005672}
5673
Dan Gohmand858e902010-04-17 15:26:15 +00005674SDValue PPCTargetLowering::LowerMUL(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesened2eee62009-02-06 01:31:28 +00005675 DebugLoc dl = Op.getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00005676 if (Op.getValueType() == MVT::v4i32) {
Dan Gohman475871a2008-07-27 21:46:04 +00005677 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00005678
Owen Anderson825b72b2009-08-11 20:47:22 +00005679 SDValue Zero = BuildSplatI( 0, 1, MVT::v4i32, DAG, dl);
5680 SDValue Neg16 = BuildSplatI(-16, 4, MVT::v4i32, DAG, dl);//+16 as shift amt.
Scott Michelfdc40a02009-02-17 22:15:04 +00005681
Dan Gohman475871a2008-07-27 21:46:04 +00005682 SDValue RHSSwap = // = vrlw RHS, 16
Dale Johannesened2eee62009-02-06 01:31:28 +00005683 BuildIntrinsicOp(Intrinsic::ppc_altivec_vrlw, RHS, Neg16, DAG, dl);
Scott Michelfdc40a02009-02-17 22:15:04 +00005684
Chris Lattner72dd9bd2006-04-18 03:43:48 +00005685 // Shrinkify inputs to v8i16.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005686 LHS = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, LHS);
5687 RHS = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, RHS);
5688 RHSSwap = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, RHSSwap);
Scott Michelfdc40a02009-02-17 22:15:04 +00005689
Chris Lattner72dd9bd2006-04-18 03:43:48 +00005690 // Low parts multiplied together, generating 32-bit results (we ignore the
5691 // top parts).
Dan Gohman475871a2008-07-27 21:46:04 +00005692 SDValue LoProd = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmulouh,
Owen Anderson825b72b2009-08-11 20:47:22 +00005693 LHS, RHS, DAG, dl, MVT::v4i32);
Scott Michelfdc40a02009-02-17 22:15:04 +00005694
Dan Gohman475871a2008-07-27 21:46:04 +00005695 SDValue HiProd = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmsumuhm,
Owen Anderson825b72b2009-08-11 20:47:22 +00005696 LHS, RHSSwap, Zero, DAG, dl, MVT::v4i32);
Chris Lattner72dd9bd2006-04-18 03:43:48 +00005697 // Shift the high parts up 16 bits.
Scott Michelfdc40a02009-02-17 22:15:04 +00005698 HiProd = BuildIntrinsicOp(Intrinsic::ppc_altivec_vslw, HiProd,
Dale Johannesened2eee62009-02-06 01:31:28 +00005699 Neg16, DAG, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00005700 return DAG.getNode(ISD::ADD, dl, MVT::v4i32, LoProd, HiProd);
5701 } else if (Op.getValueType() == MVT::v8i16) {
Dan Gohman475871a2008-07-27 21:46:04 +00005702 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00005703
Owen Anderson825b72b2009-08-11 20:47:22 +00005704 SDValue Zero = BuildSplatI(0, 1, MVT::v8i16, DAG, dl);
Chris Lattner72dd9bd2006-04-18 03:43:48 +00005705
Chris Lattnercea2aa72006-04-18 04:28:57 +00005706 return BuildIntrinsicOp(Intrinsic::ppc_altivec_vmladduhm,
Dale Johannesened2eee62009-02-06 01:31:28 +00005707 LHS, RHS, Zero, DAG, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00005708 } else if (Op.getValueType() == MVT::v16i8) {
Dan Gohman475871a2008-07-27 21:46:04 +00005709 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00005710
Chris Lattner19a81522006-04-18 03:57:35 +00005711 // Multiply the even 8-bit parts, producing 16-bit sums.
Dan Gohman475871a2008-07-27 21:46:04 +00005712 SDValue EvenParts = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmuleub,
Owen Anderson825b72b2009-08-11 20:47:22 +00005713 LHS, RHS, DAG, dl, MVT::v8i16);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005714 EvenParts = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, EvenParts);
Scott Michelfdc40a02009-02-17 22:15:04 +00005715
Chris Lattner19a81522006-04-18 03:57:35 +00005716 // Multiply the odd 8-bit parts, producing 16-bit sums.
Dan Gohman475871a2008-07-27 21:46:04 +00005717 SDValue OddParts = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmuloub,
Owen Anderson825b72b2009-08-11 20:47:22 +00005718 LHS, RHS, DAG, dl, MVT::v8i16);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005719 OddParts = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, OddParts);
Scott Michelfdc40a02009-02-17 22:15:04 +00005720
Chris Lattner19a81522006-04-18 03:57:35 +00005721 // Merge the results together.
Nate Begeman9008ca62009-04-27 18:41:29 +00005722 int Ops[16];
Chris Lattner19a81522006-04-18 03:57:35 +00005723 for (unsigned i = 0; i != 8; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005724 Ops[i*2 ] = 2*i+1;
5725 Ops[i*2+1] = 2*i+1+16;
Chris Lattner19a81522006-04-18 03:57:35 +00005726 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005727 return DAG.getVectorShuffle(MVT::v16i8, dl, EvenParts, OddParts, Ops);
Chris Lattner72dd9bd2006-04-18 03:43:48 +00005728 } else {
Torok Edwinc23197a2009-07-14 16:55:14 +00005729 llvm_unreachable("Unknown mul to lower!");
Chris Lattner72dd9bd2006-04-18 03:43:48 +00005730 }
Chris Lattnere7c768e2006-04-18 03:24:30 +00005731}
5732
Chris Lattnere4bc9ea2005-08-26 00:52:45 +00005733/// LowerOperation - Provide custom lowering hooks for some operations.
5734///
Dan Gohmand858e902010-04-17 15:26:15 +00005735SDValue PPCTargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) const {
Chris Lattnere4bc9ea2005-08-26 00:52:45 +00005736 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00005737 default: llvm_unreachable("Wasn't expecting to be able to lower this!");
Chris Lattner1a635d62006-04-14 06:01:58 +00005738 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
Bob Wilson3d90dbe2009-11-04 21:31:18 +00005739 case ISD::BlockAddress: return LowerBlockAddress(Op, DAG);
Chris Lattner1a635d62006-04-14 06:01:58 +00005740 case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG);
Roman Divackyfd42ed62012-06-04 17:36:38 +00005741 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
Nate Begeman37efe672006-04-22 18:53:45 +00005742 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
Chris Lattner1a635d62006-04-14 06:01:58 +00005743 case ISD::SETCC: return LowerSETCC(Op, DAG);
Duncan Sands4a544a72011-09-06 13:37:06 +00005744 case ISD::INIT_TRAMPOLINE: return LowerINIT_TRAMPOLINE(Op, DAG);
5745 case ISD::ADJUST_TRAMPOLINE: return LowerADJUST_TRAMPOLINE(Op, DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00005746 case ISD::VASTART:
Dan Gohman1e93df62010-04-17 14:41:14 +00005747 return LowerVASTART(Op, DAG, PPCSubTarget);
Scott Michelfdc40a02009-02-17 22:15:04 +00005748
5749 case ISD::VAARG:
Dan Gohman1e93df62010-04-17 14:41:14 +00005750 return LowerVAARG(Op, DAG, PPCSubTarget);
Nicolas Geoffray01119992007-04-03 13:59:52 +00005751
Jim Laskeyefc7e522006-12-04 22:04:42 +00005752 case ISD::STACKRESTORE: return LowerSTACKRESTORE(Op, DAG, PPCSubTarget);
Chris Lattner9f0bc652007-02-25 05:34:32 +00005753 case ISD::DYNAMIC_STACKALLOC:
5754 return LowerDYNAMIC_STACKALLOC(Op, DAG, PPCSubTarget);
Evan Cheng54fc97d2008-04-19 01:30:48 +00005755
Hal Finkel7ee74a62013-03-21 21:37:52 +00005756 case ISD::EH_SJLJ_SETJMP: return lowerEH_SJLJ_SETJMP(Op, DAG);
5757 case ISD::EH_SJLJ_LONGJMP: return lowerEH_SJLJ_LONGJMP(Op, DAG);
5758
Chris Lattner1a635d62006-04-14 06:01:58 +00005759 case ISD::SELECT_CC: return LowerSELECT_CC(Op, DAG);
Dale Johannesen4c9369d2009-06-04 20:53:52 +00005760 case ISD::FP_TO_UINT:
5761 case ISD::FP_TO_SINT: return LowerFP_TO_INT(Op, DAG,
Dale Johannesen3484c092009-02-05 22:07:54 +00005762 Op.getDebugLoc());
Hal Finkel46479192013-04-01 17:52:07 +00005763 case ISD::UINT_TO_FP:
5764 case ISD::SINT_TO_FP: return LowerINT_TO_FP(Op, DAG);
Dan Gohman1a024862008-01-31 00:41:03 +00005765 case ISD::FLT_ROUNDS_: return LowerFLT_ROUNDS_(Op, DAG);
Chris Lattnerecfe55e2006-03-22 05:30:33 +00005766
Chris Lattner1a635d62006-04-14 06:01:58 +00005767 // Lower 64-bit shifts.
Chris Lattner3fe6c1d2006-09-20 03:47:40 +00005768 case ISD::SHL_PARTS: return LowerSHL_PARTS(Op, DAG);
5769 case ISD::SRL_PARTS: return LowerSRL_PARTS(Op, DAG);
5770 case ISD::SRA_PARTS: return LowerSRA_PARTS(Op, DAG);
Chris Lattnerecfe55e2006-03-22 05:30:33 +00005771
Chris Lattner1a635d62006-04-14 06:01:58 +00005772 // Vector-related lowering.
5773 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG);
5774 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
5775 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG);
5776 case ISD::SCALAR_TO_VECTOR: return LowerSCALAR_TO_VECTOR(Op, DAG);
Chris Lattnere7c768e2006-04-18 03:24:30 +00005777 case ISD::MUL: return LowerMUL(Op, DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00005778
Chris Lattner3fc027d2007-12-08 06:59:59 +00005779 // Frame & Return address.
5780 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG);
Nicolas Geoffray43c6e7c2007-03-01 13:11:38 +00005781 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Chris Lattnerbc11c342005-08-31 20:23:54 +00005782 }
Chris Lattnere4bc9ea2005-08-26 00:52:45 +00005783}
5784
Duncan Sands1607f052008-12-01 11:39:25 +00005785void PPCTargetLowering::ReplaceNodeResults(SDNode *N,
5786 SmallVectorImpl<SDValue>&Results,
Dan Gohmand858e902010-04-17 15:26:15 +00005787 SelectionDAG &DAG) const {
Roman Divackybdb226e2011-06-28 15:30:42 +00005788 const TargetMachine &TM = getTargetMachine();
Dale Johannesen3484c092009-02-05 22:07:54 +00005789 DebugLoc dl = N->getDebugLoc();
Chris Lattner1f873002007-11-28 18:44:47 +00005790 switch (N->getOpcode()) {
Duncan Sands57760d92008-10-28 15:00:32 +00005791 default:
Craig Topperbc219812012-02-07 02:50:20 +00005792 llvm_unreachable("Do not know how to custom type legalize this operation!");
Roman Divackybdb226e2011-06-28 15:30:42 +00005793 case ISD::VAARG: {
5794 if (!TM.getSubtarget<PPCSubtarget>().isSVR4ABI()
5795 || TM.getSubtarget<PPCSubtarget>().isPPC64())
5796 return;
5797
5798 EVT VT = N->getValueType(0);
5799
5800 if (VT == MVT::i64) {
5801 SDValue NewNode = LowerVAARG(SDValue(N, 1), DAG, PPCSubTarget);
5802
5803 Results.push_back(NewNode);
5804 Results.push_back(NewNode.getValue(1));
5805 }
5806 return;
5807 }
Duncan Sands1607f052008-12-01 11:39:25 +00005808 case ISD::FP_ROUND_INREG: {
Owen Anderson825b72b2009-08-11 20:47:22 +00005809 assert(N->getValueType(0) == MVT::ppcf128);
5810 assert(N->getOperand(0).getValueType() == MVT::ppcf128);
Scott Michelfdc40a02009-02-17 22:15:04 +00005811 SDValue Lo = DAG.getNode(ISD::EXTRACT_ELEMENT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005812 MVT::f64, N->getOperand(0),
Duncan Sands1607f052008-12-01 11:39:25 +00005813 DAG.getIntPtrConstant(0));
Dale Johannesen3484c092009-02-05 22:07:54 +00005814 SDValue Hi = DAG.getNode(ISD::EXTRACT_ELEMENT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005815 MVT::f64, N->getOperand(0),
Duncan Sands1607f052008-12-01 11:39:25 +00005816 DAG.getIntPtrConstant(1));
5817
Ulrich Weigand7d35d3f2013-03-26 10:56:22 +00005818 // Add the two halves of the long double in round-to-zero mode.
5819 SDValue FPreg = DAG.getNode(PPCISD::FADDRTZ, dl, MVT::f64, Lo, Hi);
Duncan Sands1607f052008-12-01 11:39:25 +00005820
5821 // We know the low half is about to be thrown away, so just use something
5822 // convenient.
Owen Anderson825b72b2009-08-11 20:47:22 +00005823 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::ppcf128,
Dale Johannesen3484c092009-02-05 22:07:54 +00005824 FPreg, FPreg));
Duncan Sands1607f052008-12-01 11:39:25 +00005825 return;
Duncan Sandsa7360f02008-07-19 16:26:02 +00005826 }
Duncan Sands1607f052008-12-01 11:39:25 +00005827 case ISD::FP_TO_SINT:
Dale Johannesen4c9369d2009-06-04 20:53:52 +00005828 Results.push_back(LowerFP_TO_INT(SDValue(N, 0), DAG, dl));
Duncan Sands1607f052008-12-01 11:39:25 +00005829 return;
Chris Lattner1f873002007-11-28 18:44:47 +00005830 }
5831}
5832
5833
Chris Lattner1a635d62006-04-14 06:01:58 +00005834//===----------------------------------------------------------------------===//
5835// Other Lowering Code
5836//===----------------------------------------------------------------------===//
5837
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00005838MachineBasicBlock *
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005839PPCTargetLowering::EmitAtomicBinary(MachineInstr *MI, MachineBasicBlock *BB,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00005840 bool is64bit, unsigned BinOpcode) const {
Dale Johannesen0e55f062008-08-29 18:29:46 +00005841 // This also handles ATOMIC_SWAP, indicated by BinOpcode==0.
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005842 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
5843
5844 const BasicBlock *LLVM_BB = BB->getBasicBlock();
5845 MachineFunction *F = BB->getParent();
5846 MachineFunction::iterator It = BB;
5847 ++It;
5848
5849 unsigned dest = MI->getOperand(0).getReg();
5850 unsigned ptrA = MI->getOperand(1).getReg();
5851 unsigned ptrB = MI->getOperand(2).getReg();
5852 unsigned incr = MI->getOperand(3).getReg();
Dale Johannesen536a2f12009-02-13 02:27:39 +00005853 DebugLoc dl = MI->getDebugLoc();
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005854
5855 MachineBasicBlock *loopMBB = F->CreateMachineBasicBlock(LLVM_BB);
5856 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
5857 F->insert(It, loopMBB);
5858 F->insert(It, exitMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00005859 exitMBB->splice(exitMBB->begin(), BB,
5860 llvm::next(MachineBasicBlock::iterator(MI)),
5861 BB->end());
5862 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005863
5864 MachineRegisterInfo &RegInfo = F->getRegInfo();
Dale Johannesen0e55f062008-08-29 18:29:46 +00005865 unsigned TmpReg = (!BinOpcode) ? incr :
5866 RegInfo.createVirtualRegister(
Dale Johannesena619d012008-09-02 20:30:23 +00005867 is64bit ? (const TargetRegisterClass *) &PPC::G8RCRegClass :
5868 (const TargetRegisterClass *) &PPC::GPRCRegClass);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005869
5870 // thisMBB:
5871 // ...
5872 // fallthrough --> loopMBB
5873 BB->addSuccessor(loopMBB);
5874
5875 // loopMBB:
5876 // l[wd]arx dest, ptr
5877 // add r0, dest, incr
5878 // st[wd]cx. r0, ptr
5879 // bne- loopMBB
5880 // fallthrough --> exitMBB
5881 BB = loopMBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00005882 BuildMI(BB, dl, TII->get(is64bit ? PPC::LDARX : PPC::LWARX), dest)
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005883 .addReg(ptrA).addReg(ptrB);
Dale Johannesen0e55f062008-08-29 18:29:46 +00005884 if (BinOpcode)
Dale Johannesen536a2f12009-02-13 02:27:39 +00005885 BuildMI(BB, dl, TII->get(BinOpcode), TmpReg).addReg(incr).addReg(dest);
5886 BuildMI(BB, dl, TII->get(is64bit ? PPC::STDCX : PPC::STWCX))
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005887 .addReg(TmpReg).addReg(ptrA).addReg(ptrB);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005888 BuildMI(BB, dl, TII->get(PPC::BCC))
Scott Michelfdc40a02009-02-17 22:15:04 +00005889 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loopMBB);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005890 BB->addSuccessor(loopMBB);
5891 BB->addSuccessor(exitMBB);
5892
5893 // exitMBB:
5894 // ...
5895 BB = exitMBB;
5896 return BB;
5897}
5898
5899MachineBasicBlock *
Scott Michelfdc40a02009-02-17 22:15:04 +00005900PPCTargetLowering::EmitPartwordAtomicBinary(MachineInstr *MI,
Dale Johannesen97efa362008-08-28 17:53:09 +00005901 MachineBasicBlock *BB,
5902 bool is8bit, // operation
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00005903 unsigned BinOpcode) const {
Dale Johannesen0e55f062008-08-29 18:29:46 +00005904 // This also handles ATOMIC_SWAP, indicated by BinOpcode==0.
Dale Johannesen97efa362008-08-28 17:53:09 +00005905 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
5906 // In 64 bit mode we have to use 64 bits for addresses, even though the
5907 // lwarx/stwcx are 32 bits. With the 32-bit atomics we can use address
5908 // registers without caring whether they're 32 or 64, but here we're
5909 // doing actual arithmetic on the addresses.
5910 bool is64bit = PPCSubTarget.isPPC64();
Hal Finkel76973702013-03-21 23:45:03 +00005911 unsigned ZeroReg = is64bit ? PPC::ZERO8 : PPC::ZERO;
Dale Johannesen97efa362008-08-28 17:53:09 +00005912
5913 const BasicBlock *LLVM_BB = BB->getBasicBlock();
5914 MachineFunction *F = BB->getParent();
5915 MachineFunction::iterator It = BB;
5916 ++It;
5917
5918 unsigned dest = MI->getOperand(0).getReg();
5919 unsigned ptrA = MI->getOperand(1).getReg();
5920 unsigned ptrB = MI->getOperand(2).getReg();
5921 unsigned incr = MI->getOperand(3).getReg();
Dale Johannesen536a2f12009-02-13 02:27:39 +00005922 DebugLoc dl = MI->getDebugLoc();
Dale Johannesen97efa362008-08-28 17:53:09 +00005923
5924 MachineBasicBlock *loopMBB = F->CreateMachineBasicBlock(LLVM_BB);
5925 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
5926 F->insert(It, loopMBB);
5927 F->insert(It, exitMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00005928 exitMBB->splice(exitMBB->begin(), BB,
5929 llvm::next(MachineBasicBlock::iterator(MI)),
5930 BB->end());
5931 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Dale Johannesen97efa362008-08-28 17:53:09 +00005932
5933 MachineRegisterInfo &RegInfo = F->getRegInfo();
Scott Michelfdc40a02009-02-17 22:15:04 +00005934 const TargetRegisterClass *RC =
Dale Johannesena619d012008-09-02 20:30:23 +00005935 is64bit ? (const TargetRegisterClass *) &PPC::G8RCRegClass :
5936 (const TargetRegisterClass *) &PPC::GPRCRegClass;
Dale Johannesen97efa362008-08-28 17:53:09 +00005937 unsigned PtrReg = RegInfo.createVirtualRegister(RC);
5938 unsigned Shift1Reg = RegInfo.createVirtualRegister(RC);
5939 unsigned ShiftReg = RegInfo.createVirtualRegister(RC);
5940 unsigned Incr2Reg = RegInfo.createVirtualRegister(RC);
5941 unsigned MaskReg = RegInfo.createVirtualRegister(RC);
5942 unsigned Mask2Reg = RegInfo.createVirtualRegister(RC);
5943 unsigned Mask3Reg = RegInfo.createVirtualRegister(RC);
5944 unsigned Tmp2Reg = RegInfo.createVirtualRegister(RC);
5945 unsigned Tmp3Reg = RegInfo.createVirtualRegister(RC);
5946 unsigned Tmp4Reg = RegInfo.createVirtualRegister(RC);
Dale Johannesen0e55f062008-08-29 18:29:46 +00005947 unsigned TmpDestReg = RegInfo.createVirtualRegister(RC);
Dale Johannesen97efa362008-08-28 17:53:09 +00005948 unsigned Ptr1Reg;
Dale Johannesen0e55f062008-08-29 18:29:46 +00005949 unsigned TmpReg = (!BinOpcode) ? Incr2Reg : RegInfo.createVirtualRegister(RC);
Dale Johannesen97efa362008-08-28 17:53:09 +00005950
5951 // thisMBB:
5952 // ...
5953 // fallthrough --> loopMBB
5954 BB->addSuccessor(loopMBB);
5955
5956 // The 4-byte load must be aligned, while a char or short may be
5957 // anywhere in the word. Hence all this nasty bookkeeping code.
5958 // add ptr1, ptrA, ptrB [copy if ptrA==0]
5959 // rlwinm shift1, ptr1, 3, 27, 28 [3, 27, 27]
Dale Johannesena619d012008-09-02 20:30:23 +00005960 // xori shift, shift1, 24 [16]
Dale Johannesen97efa362008-08-28 17:53:09 +00005961 // rlwinm ptr, ptr1, 0, 0, 29
5962 // slw incr2, incr, shift
5963 // li mask2, 255 [li mask3, 0; ori mask2, mask3, 65535]
5964 // slw mask, mask2, shift
5965 // loopMBB:
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005966 // lwarx tmpDest, ptr
Dale Johannesen0e55f062008-08-29 18:29:46 +00005967 // add tmp, tmpDest, incr2
5968 // andc tmp2, tmpDest, mask
Dale Johannesen97efa362008-08-28 17:53:09 +00005969 // and tmp3, tmp, mask
5970 // or tmp4, tmp3, tmp2
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005971 // stwcx. tmp4, ptr
Dale Johannesen97efa362008-08-28 17:53:09 +00005972 // bne- loopMBB
5973 // fallthrough --> exitMBB
Dale Johannesen0e55f062008-08-29 18:29:46 +00005974 // srw dest, tmpDest, shift
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00005975 if (ptrA != ZeroReg) {
Dale Johannesen97efa362008-08-28 17:53:09 +00005976 Ptr1Reg = RegInfo.createVirtualRegister(RC);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005977 BuildMI(BB, dl, TII->get(is64bit ? PPC::ADD8 : PPC::ADD4), Ptr1Reg)
Dale Johannesen97efa362008-08-28 17:53:09 +00005978 .addReg(ptrA).addReg(ptrB);
5979 } else {
5980 Ptr1Reg = ptrB;
5981 }
Dale Johannesen536a2f12009-02-13 02:27:39 +00005982 BuildMI(BB, dl, TII->get(PPC::RLWINM), Shift1Reg).addReg(Ptr1Reg)
Dale Johannesen97efa362008-08-28 17:53:09 +00005983 .addImm(3).addImm(27).addImm(is8bit ? 28 : 27);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005984 BuildMI(BB, dl, TII->get(is64bit ? PPC::XORI8 : PPC::XORI), ShiftReg)
Dale Johannesen97efa362008-08-28 17:53:09 +00005985 .addReg(Shift1Reg).addImm(is8bit ? 24 : 16);
5986 if (is64bit)
Dale Johannesen536a2f12009-02-13 02:27:39 +00005987 BuildMI(BB, dl, TII->get(PPC::RLDICR), PtrReg)
Dale Johannesen97efa362008-08-28 17:53:09 +00005988 .addReg(Ptr1Reg).addImm(0).addImm(61);
5989 else
Dale Johannesen536a2f12009-02-13 02:27:39 +00005990 BuildMI(BB, dl, TII->get(PPC::RLWINM), PtrReg)
Dale Johannesen97efa362008-08-28 17:53:09 +00005991 .addReg(Ptr1Reg).addImm(0).addImm(0).addImm(29);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005992 BuildMI(BB, dl, TII->get(PPC::SLW), Incr2Reg)
Dale Johannesen97efa362008-08-28 17:53:09 +00005993 .addReg(incr).addReg(ShiftReg);
5994 if (is8bit)
Dale Johannesen536a2f12009-02-13 02:27:39 +00005995 BuildMI(BB, dl, TII->get(PPC::LI), Mask2Reg).addImm(255);
Dale Johannesen97efa362008-08-28 17:53:09 +00005996 else {
Dale Johannesen536a2f12009-02-13 02:27:39 +00005997 BuildMI(BB, dl, TII->get(PPC::LI), Mask3Reg).addImm(0);
5998 BuildMI(BB, dl, TII->get(PPC::ORI),Mask2Reg).addReg(Mask3Reg).addImm(65535);
Dale Johannesen97efa362008-08-28 17:53:09 +00005999 }
Dale Johannesen536a2f12009-02-13 02:27:39 +00006000 BuildMI(BB, dl, TII->get(PPC::SLW), MaskReg)
Dale Johannesen97efa362008-08-28 17:53:09 +00006001 .addReg(Mask2Reg).addReg(ShiftReg);
6002
6003 BB = loopMBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00006004 BuildMI(BB, dl, TII->get(PPC::LWARX), TmpDestReg)
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00006005 .addReg(ZeroReg).addReg(PtrReg);
Dale Johannesen0e55f062008-08-29 18:29:46 +00006006 if (BinOpcode)
Dale Johannesen536a2f12009-02-13 02:27:39 +00006007 BuildMI(BB, dl, TII->get(BinOpcode), TmpReg)
Dale Johannesen0e55f062008-08-29 18:29:46 +00006008 .addReg(Incr2Reg).addReg(TmpDestReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006009 BuildMI(BB, dl, TII->get(is64bit ? PPC::ANDC8 : PPC::ANDC), Tmp2Reg)
Dale Johannesen0e55f062008-08-29 18:29:46 +00006010 .addReg(TmpDestReg).addReg(MaskReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006011 BuildMI(BB, dl, TII->get(is64bit ? PPC::AND8 : PPC::AND), Tmp3Reg)
Dale Johannesen97efa362008-08-28 17:53:09 +00006012 .addReg(TmpReg).addReg(MaskReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006013 BuildMI(BB, dl, TII->get(is64bit ? PPC::OR8 : PPC::OR), Tmp4Reg)
Dale Johannesen97efa362008-08-28 17:53:09 +00006014 .addReg(Tmp3Reg).addReg(Tmp2Reg);
Bill Schmidtdebf7d32013-04-02 18:37:08 +00006015 BuildMI(BB, dl, TII->get(PPC::STWCX))
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00006016 .addReg(Tmp4Reg).addReg(ZeroReg).addReg(PtrReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006017 BuildMI(BB, dl, TII->get(PPC::BCC))
Scott Michelfdc40a02009-02-17 22:15:04 +00006018 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loopMBB);
Dale Johannesen97efa362008-08-28 17:53:09 +00006019 BB->addSuccessor(loopMBB);
6020 BB->addSuccessor(exitMBB);
6021
6022 // exitMBB:
6023 // ...
6024 BB = exitMBB;
Jakob Stoklund Olesen5fcb81d2011-04-04 17:57:29 +00006025 BuildMI(*BB, BB->begin(), dl, TII->get(PPC::SRW), dest).addReg(TmpDestReg)
6026 .addReg(ShiftReg);
Dale Johannesen97efa362008-08-28 17:53:09 +00006027 return BB;
6028}
6029
Hal Finkel7ee74a62013-03-21 21:37:52 +00006030llvm::MachineBasicBlock*
6031PPCTargetLowering::emitEHSjLjSetJmp(MachineInstr *MI,
6032 MachineBasicBlock *MBB) const {
6033 DebugLoc DL = MI->getDebugLoc();
6034 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
6035
6036 MachineFunction *MF = MBB->getParent();
6037 MachineRegisterInfo &MRI = MF->getRegInfo();
6038
6039 const BasicBlock *BB = MBB->getBasicBlock();
6040 MachineFunction::iterator I = MBB;
6041 ++I;
6042
6043 // Memory Reference
6044 MachineInstr::mmo_iterator MMOBegin = MI->memoperands_begin();
6045 MachineInstr::mmo_iterator MMOEnd = MI->memoperands_end();
6046
6047 unsigned DstReg = MI->getOperand(0).getReg();
6048 const TargetRegisterClass *RC = MRI.getRegClass(DstReg);
6049 assert(RC->hasType(MVT::i32) && "Invalid destination!");
6050 unsigned mainDstReg = MRI.createVirtualRegister(RC);
6051 unsigned restoreDstReg = MRI.createVirtualRegister(RC);
6052
6053 MVT PVT = getPointerTy();
6054 assert((PVT == MVT::i64 || PVT == MVT::i32) &&
6055 "Invalid Pointer Size!");
6056 // For v = setjmp(buf), we generate
6057 //
6058 // thisMBB:
6059 // SjLjSetup mainMBB
6060 // bl mainMBB
6061 // v_restore = 1
6062 // b sinkMBB
6063 //
6064 // mainMBB:
6065 // buf[LabelOffset] = LR
6066 // v_main = 0
6067 //
6068 // sinkMBB:
6069 // v = phi(main, restore)
6070 //
6071
6072 MachineBasicBlock *thisMBB = MBB;
6073 MachineBasicBlock *mainMBB = MF->CreateMachineBasicBlock(BB);
6074 MachineBasicBlock *sinkMBB = MF->CreateMachineBasicBlock(BB);
6075 MF->insert(I, mainMBB);
6076 MF->insert(I, sinkMBB);
6077
6078 MachineInstrBuilder MIB;
6079
6080 // Transfer the remainder of BB and its successor edges to sinkMBB.
6081 sinkMBB->splice(sinkMBB->begin(), MBB,
6082 llvm::next(MachineBasicBlock::iterator(MI)), MBB->end());
6083 sinkMBB->transferSuccessorsAndUpdatePHIs(MBB);
6084
6085 // Note that the structure of the jmp_buf used here is not compatible
6086 // with that used by libc, and is not designed to be. Specifically, it
6087 // stores only those 'reserved' registers that LLVM does not otherwise
6088 // understand how to spill. Also, by convention, by the time this
6089 // intrinsic is called, Clang has already stored the frame address in the
6090 // first slot of the buffer and stack address in the third. Following the
6091 // X86 target code, we'll store the jump address in the second slot. We also
6092 // need to save the TOC pointer (R2) to handle jumps between shared
6093 // libraries, and that will be stored in the fourth slot. The thread
6094 // identifier (R13) is not affected.
6095
6096 // thisMBB:
6097 const int64_t LabelOffset = 1 * PVT.getStoreSize();
6098 const int64_t TOCOffset = 3 * PVT.getStoreSize();
6099
6100 // Prepare IP either in reg.
6101 const TargetRegisterClass *PtrRC = getRegClassFor(PVT);
6102 unsigned LabelReg = MRI.createVirtualRegister(PtrRC);
6103 unsigned BufReg = MI->getOperand(1).getReg();
6104
6105 if (PPCSubTarget.isPPC64() && PPCSubTarget.isSVR4ABI()) {
6106 MIB = BuildMI(*thisMBB, MI, DL, TII->get(PPC::STD))
6107 .addReg(PPC::X2)
6108 .addImm(TOCOffset / 4)
6109 .addReg(BufReg);
6110
6111 MIB.setMemRefs(MMOBegin, MMOEnd);
6112 }
6113
6114 // Setup
Hal Finkelcaeeb182013-04-04 22:55:54 +00006115 MIB = BuildMI(*thisMBB, MI, DL, TII->get(PPC::BCLalways)).addMBB(mainMBB);
Hal Finkel7ee74a62013-03-21 21:37:52 +00006116 MIB.addRegMask(PPCRegInfo->getNoPreservedMask());
6117
6118 BuildMI(*thisMBB, MI, DL, TII->get(PPC::LI), restoreDstReg).addImm(1);
6119
6120 MIB = BuildMI(*thisMBB, MI, DL, TII->get(PPC::EH_SjLj_Setup))
6121 .addMBB(mainMBB);
6122 MIB = BuildMI(*thisMBB, MI, DL, TII->get(PPC::B)).addMBB(sinkMBB);
6123
6124 thisMBB->addSuccessor(mainMBB, /* weight */ 0);
6125 thisMBB->addSuccessor(sinkMBB, /* weight */ 1);
6126
6127 // mainMBB:
6128 // mainDstReg = 0
6129 MIB = BuildMI(mainMBB, DL,
6130 TII->get(PPCSubTarget.isPPC64() ? PPC::MFLR8 : PPC::MFLR), LabelReg);
6131
6132 // Store IP
6133 if (PPCSubTarget.isPPC64()) {
6134 MIB = BuildMI(mainMBB, DL, TII->get(PPC::STD))
6135 .addReg(LabelReg)
6136 .addImm(LabelOffset / 4)
6137 .addReg(BufReg);
6138 } else {
6139 MIB = BuildMI(mainMBB, DL, TII->get(PPC::STW))
6140 .addReg(LabelReg)
6141 .addImm(LabelOffset)
6142 .addReg(BufReg);
6143 }
6144
6145 MIB.setMemRefs(MMOBegin, MMOEnd);
6146
6147 BuildMI(mainMBB, DL, TII->get(PPC::LI), mainDstReg).addImm(0);
6148 mainMBB->addSuccessor(sinkMBB);
6149
6150 // sinkMBB:
6151 BuildMI(*sinkMBB, sinkMBB->begin(), DL,
6152 TII->get(PPC::PHI), DstReg)
6153 .addReg(mainDstReg).addMBB(mainMBB)
6154 .addReg(restoreDstReg).addMBB(thisMBB);
6155
6156 MI->eraseFromParent();
6157 return sinkMBB;
6158}
6159
6160MachineBasicBlock *
6161PPCTargetLowering::emitEHSjLjLongJmp(MachineInstr *MI,
6162 MachineBasicBlock *MBB) const {
6163 DebugLoc DL = MI->getDebugLoc();
6164 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
6165
6166 MachineFunction *MF = MBB->getParent();
6167 MachineRegisterInfo &MRI = MF->getRegInfo();
6168
6169 // Memory Reference
6170 MachineInstr::mmo_iterator MMOBegin = MI->memoperands_begin();
6171 MachineInstr::mmo_iterator MMOEnd = MI->memoperands_end();
6172
6173 MVT PVT = getPointerTy();
6174 assert((PVT == MVT::i64 || PVT == MVT::i32) &&
6175 "Invalid Pointer Size!");
6176
6177 const TargetRegisterClass *RC =
6178 (PVT == MVT::i64) ? &PPC::G8RCRegClass : &PPC::GPRCRegClass;
6179 unsigned Tmp = MRI.createVirtualRegister(RC);
6180 // Since FP is only updated here but NOT referenced, it's treated as GPR.
6181 unsigned FP = (PVT == MVT::i64) ? PPC::X31 : PPC::R31;
6182 unsigned SP = (PVT == MVT::i64) ? PPC::X1 : PPC::R1;
6183
6184 MachineInstrBuilder MIB;
6185
6186 const int64_t LabelOffset = 1 * PVT.getStoreSize();
6187 const int64_t SPOffset = 2 * PVT.getStoreSize();
6188 const int64_t TOCOffset = 3 * PVT.getStoreSize();
6189
6190 unsigned BufReg = MI->getOperand(0).getReg();
6191
6192 // Reload FP (the jumped-to function may not have had a
6193 // frame pointer, and if so, then its r31 will be restored
6194 // as necessary).
6195 if (PVT == MVT::i64) {
6196 MIB = BuildMI(*MBB, MI, DL, TII->get(PPC::LD), FP)
6197 .addImm(0)
6198 .addReg(BufReg);
6199 } else {
6200 MIB = BuildMI(*MBB, MI, DL, TII->get(PPC::LWZ), FP)
6201 .addImm(0)
6202 .addReg(BufReg);
6203 }
6204 MIB.setMemRefs(MMOBegin, MMOEnd);
6205
6206 // Reload IP
6207 if (PVT == MVT::i64) {
6208 MIB = BuildMI(*MBB, MI, DL, TII->get(PPC::LD), Tmp)
6209 .addImm(LabelOffset / 4)
6210 .addReg(BufReg);
6211 } else {
6212 MIB = BuildMI(*MBB, MI, DL, TII->get(PPC::LWZ), Tmp)
6213 .addImm(LabelOffset)
6214 .addReg(BufReg);
6215 }
6216 MIB.setMemRefs(MMOBegin, MMOEnd);
6217
6218 // Reload SP
6219 if (PVT == MVT::i64) {
6220 MIB = BuildMI(*MBB, MI, DL, TII->get(PPC::LD), SP)
6221 .addImm(SPOffset / 4)
6222 .addReg(BufReg);
6223 } else {
6224 MIB = BuildMI(*MBB, MI, DL, TII->get(PPC::LWZ), SP)
6225 .addImm(SPOffset)
6226 .addReg(BufReg);
6227 }
6228 MIB.setMemRefs(MMOBegin, MMOEnd);
6229
6230 // FIXME: When we also support base pointers, that register must also be
6231 // restored here.
6232
6233 // Reload TOC
6234 if (PVT == MVT::i64 && PPCSubTarget.isSVR4ABI()) {
6235 MIB = BuildMI(*MBB, MI, DL, TII->get(PPC::LD), PPC::X2)
6236 .addImm(TOCOffset / 4)
6237 .addReg(BufReg);
6238
6239 MIB.setMemRefs(MMOBegin, MMOEnd);
6240 }
6241
6242 // Jump
6243 BuildMI(*MBB, MI, DL,
6244 TII->get(PVT == MVT::i64 ? PPC::MTCTR8 : PPC::MTCTR)).addReg(Tmp);
6245 BuildMI(*MBB, MI, DL, TII->get(PVT == MVT::i64 ? PPC::BCTR8 : PPC::BCTR));
6246
6247 MI->eraseFromParent();
6248 return MBB;
6249}
6250
Dale Johannesen97efa362008-08-28 17:53:09 +00006251MachineBasicBlock *
Evan Chengff9b3732008-01-30 18:18:23 +00006252PPCTargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +00006253 MachineBasicBlock *BB) const {
Hal Finkel7ee74a62013-03-21 21:37:52 +00006254 if (MI->getOpcode() == PPC::EH_SjLj_SetJmp32 ||
6255 MI->getOpcode() == PPC::EH_SjLj_SetJmp64) {
6256 return emitEHSjLjSetJmp(MI, BB);
6257 } else if (MI->getOpcode() == PPC::EH_SjLj_LongJmp32 ||
6258 MI->getOpcode() == PPC::EH_SjLj_LongJmp64) {
6259 return emitEHSjLjLongJmp(MI, BB);
6260 }
6261
Evan Chengc0f64ff2006-11-27 23:37:22 +00006262 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
Evan Cheng53301922008-07-12 02:23:19 +00006263
6264 // To "insert" these instructions we actually have to insert their
6265 // control-flow patterns.
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00006266 const BasicBlock *LLVM_BB = BB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +00006267 MachineFunction::iterator It = BB;
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00006268 ++It;
Evan Cheng53301922008-07-12 02:23:19 +00006269
Dan Gohman8e5f2c62008-07-07 23:14:23 +00006270 MachineFunction *F = BB->getParent();
Evan Cheng53301922008-07-12 02:23:19 +00006271
Hal Finkel009f7af2012-06-22 23:10:08 +00006272 if (PPCSubTarget.hasISEL() && (MI->getOpcode() == PPC::SELECT_CC_I4 ||
6273 MI->getOpcode() == PPC::SELECT_CC_I8)) {
Hal Finkelff56d1a2013-04-05 23:29:01 +00006274 SmallVector<MachineOperand, 2> Cond;
6275 Cond.push_back(MI->getOperand(4));
6276 Cond.push_back(MI->getOperand(1));
6277
Hal Finkel009f7af2012-06-22 23:10:08 +00006278 DebugLoc dl = MI->getDebugLoc();
Hal Finkelff56d1a2013-04-05 23:29:01 +00006279 PPCII->insertSelect(*BB, MI, dl, MI->getOperand(0).getReg(), Cond,
6280 MI->getOperand(2).getReg(), MI->getOperand(3).getReg());
Hal Finkel009f7af2012-06-22 23:10:08 +00006281 } else if (MI->getOpcode() == PPC::SELECT_CC_I4 ||
6282 MI->getOpcode() == PPC::SELECT_CC_I8 ||
6283 MI->getOpcode() == PPC::SELECT_CC_F4 ||
6284 MI->getOpcode() == PPC::SELECT_CC_F8 ||
6285 MI->getOpcode() == PPC::SELECT_CC_VRRC) {
6286
Evan Cheng53301922008-07-12 02:23:19 +00006287
6288 // The incoming instruction knows the destination vreg to set, the
6289 // condition code register to branch on, the true/false values to
6290 // select between, and a branch opcode to use.
6291
6292 // thisMBB:
6293 // ...
6294 // TrueVal = ...
6295 // cmpTY ccX, r1, r2
6296 // bCC copy1MBB
6297 // fallthrough --> copy0MBB
6298 MachineBasicBlock *thisMBB = BB;
6299 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
6300 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
6301 unsigned SelectPred = MI->getOperand(4).getImm();
Dale Johannesen536a2f12009-02-13 02:27:39 +00006302 DebugLoc dl = MI->getDebugLoc();
Evan Cheng53301922008-07-12 02:23:19 +00006303 F->insert(It, copy0MBB);
6304 F->insert(It, sinkMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00006305
6306 // Transfer the remainder of BB and its successor edges to sinkMBB.
6307 sinkMBB->splice(sinkMBB->begin(), BB,
6308 llvm::next(MachineBasicBlock::iterator(MI)),
6309 BB->end());
6310 sinkMBB->transferSuccessorsAndUpdatePHIs(BB);
6311
Evan Cheng53301922008-07-12 02:23:19 +00006312 // Next, add the true and fallthrough blocks as its successors.
6313 BB->addSuccessor(copy0MBB);
6314 BB->addSuccessor(sinkMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00006315
Dan Gohman14152b42010-07-06 20:24:04 +00006316 BuildMI(BB, dl, TII->get(PPC::BCC))
6317 .addImm(SelectPred).addReg(MI->getOperand(1).getReg()).addMBB(sinkMBB);
6318
Evan Cheng53301922008-07-12 02:23:19 +00006319 // copy0MBB:
6320 // %FalseValue = ...
6321 // # fallthrough to sinkMBB
6322 BB = copy0MBB;
Scott Michelfdc40a02009-02-17 22:15:04 +00006323
Evan Cheng53301922008-07-12 02:23:19 +00006324 // Update machine-CFG edges
6325 BB->addSuccessor(sinkMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00006326
Evan Cheng53301922008-07-12 02:23:19 +00006327 // sinkMBB:
6328 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
6329 // ...
6330 BB = sinkMBB;
Dan Gohman14152b42010-07-06 20:24:04 +00006331 BuildMI(*BB, BB->begin(), dl,
6332 TII->get(PPC::PHI), MI->getOperand(0).getReg())
Evan Cheng53301922008-07-12 02:23:19 +00006333 .addReg(MI->getOperand(3).getReg()).addMBB(copy0MBB)
6334 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
6335 }
Dale Johannesen97efa362008-08-28 17:53:09 +00006336 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I8)
6337 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::ADD4);
6338 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I16)
6339 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::ADD4);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00006340 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I32)
6341 BB = EmitAtomicBinary(MI, BB, false, PPC::ADD4);
6342 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I64)
6343 BB = EmitAtomicBinary(MI, BB, true, PPC::ADD8);
Dale Johannesen97efa362008-08-28 17:53:09 +00006344
6345 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I8)
6346 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::AND);
6347 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I16)
6348 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::AND);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00006349 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I32)
6350 BB = EmitAtomicBinary(MI, BB, false, PPC::AND);
6351 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I64)
6352 BB = EmitAtomicBinary(MI, BB, true, PPC::AND8);
Dale Johannesen97efa362008-08-28 17:53:09 +00006353
6354 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I8)
6355 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::OR);
6356 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I16)
6357 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::OR);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00006358 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I32)
6359 BB = EmitAtomicBinary(MI, BB, false, PPC::OR);
6360 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I64)
6361 BB = EmitAtomicBinary(MI, BB, true, PPC::OR8);
Dale Johannesen97efa362008-08-28 17:53:09 +00006362
6363 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I8)
6364 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::XOR);
6365 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I16)
6366 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::XOR);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00006367 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I32)
6368 BB = EmitAtomicBinary(MI, BB, false, PPC::XOR);
6369 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I64)
6370 BB = EmitAtomicBinary(MI, BB, true, PPC::XOR8);
Dale Johannesen97efa362008-08-28 17:53:09 +00006371
6372 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I8)
Dale Johannesen209a4092008-09-11 02:15:03 +00006373 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::ANDC);
Dale Johannesen97efa362008-08-28 17:53:09 +00006374 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I16)
Dale Johannesen209a4092008-09-11 02:15:03 +00006375 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::ANDC);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00006376 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I32)
Dale Johannesen209a4092008-09-11 02:15:03 +00006377 BB = EmitAtomicBinary(MI, BB, false, PPC::ANDC);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00006378 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I64)
Dale Johannesen209a4092008-09-11 02:15:03 +00006379 BB = EmitAtomicBinary(MI, BB, true, PPC::ANDC8);
Dale Johannesen97efa362008-08-28 17:53:09 +00006380
6381 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I8)
6382 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::SUBF);
6383 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I16)
6384 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::SUBF);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00006385 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I32)
6386 BB = EmitAtomicBinary(MI, BB, false, PPC::SUBF);
6387 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I64)
6388 BB = EmitAtomicBinary(MI, BB, true, PPC::SUBF8);
Dale Johannesen97efa362008-08-28 17:53:09 +00006389
Dale Johannesen0e55f062008-08-29 18:29:46 +00006390 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I8)
6391 BB = EmitPartwordAtomicBinary(MI, BB, true, 0);
6392 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I16)
6393 BB = EmitPartwordAtomicBinary(MI, BB, false, 0);
6394 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I32)
6395 BB = EmitAtomicBinary(MI, BB, false, 0);
6396 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I64)
6397 BB = EmitAtomicBinary(MI, BB, true, 0);
6398
Evan Cheng53301922008-07-12 02:23:19 +00006399 else if (MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I32 ||
6400 MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I64) {
6401 bool is64bit = MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I64;
6402
6403 unsigned dest = MI->getOperand(0).getReg();
6404 unsigned ptrA = MI->getOperand(1).getReg();
6405 unsigned ptrB = MI->getOperand(2).getReg();
6406 unsigned oldval = MI->getOperand(3).getReg();
6407 unsigned newval = MI->getOperand(4).getReg();
Dale Johannesen536a2f12009-02-13 02:27:39 +00006408 DebugLoc dl = MI->getDebugLoc();
Evan Cheng53301922008-07-12 02:23:19 +00006409
Dale Johannesen65e39732008-08-25 18:53:26 +00006410 MachineBasicBlock *loop1MBB = F->CreateMachineBasicBlock(LLVM_BB);
6411 MachineBasicBlock *loop2MBB = F->CreateMachineBasicBlock(LLVM_BB);
6412 MachineBasicBlock *midMBB = F->CreateMachineBasicBlock(LLVM_BB);
Evan Cheng53301922008-07-12 02:23:19 +00006413 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
Dale Johannesen65e39732008-08-25 18:53:26 +00006414 F->insert(It, loop1MBB);
6415 F->insert(It, loop2MBB);
6416 F->insert(It, midMBB);
Evan Cheng53301922008-07-12 02:23:19 +00006417 F->insert(It, exitMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00006418 exitMBB->splice(exitMBB->begin(), BB,
6419 llvm::next(MachineBasicBlock::iterator(MI)),
6420 BB->end());
6421 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Evan Cheng53301922008-07-12 02:23:19 +00006422
6423 // thisMBB:
6424 // ...
6425 // fallthrough --> loopMBB
Dale Johannesen65e39732008-08-25 18:53:26 +00006426 BB->addSuccessor(loop1MBB);
Evan Cheng53301922008-07-12 02:23:19 +00006427
Dale Johannesen65e39732008-08-25 18:53:26 +00006428 // loop1MBB:
Evan Cheng53301922008-07-12 02:23:19 +00006429 // l[wd]arx dest, ptr
Dale Johannesen65e39732008-08-25 18:53:26 +00006430 // cmp[wd] dest, oldval
6431 // bne- midMBB
6432 // loop2MBB:
Evan Cheng53301922008-07-12 02:23:19 +00006433 // st[wd]cx. newval, ptr
6434 // bne- loopMBB
Dale Johannesen65e39732008-08-25 18:53:26 +00006435 // b exitBB
6436 // midMBB:
6437 // st[wd]cx. dest, ptr
6438 // exitBB:
6439 BB = loop1MBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00006440 BuildMI(BB, dl, TII->get(is64bit ? PPC::LDARX : PPC::LWARX), dest)
Evan Cheng53301922008-07-12 02:23:19 +00006441 .addReg(ptrA).addReg(ptrB);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006442 BuildMI(BB, dl, TII->get(is64bit ? PPC::CMPD : PPC::CMPW), PPC::CR0)
Evan Cheng53301922008-07-12 02:23:19 +00006443 .addReg(oldval).addReg(dest);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006444 BuildMI(BB, dl, TII->get(PPC::BCC))
Dale Johannesen65e39732008-08-25 18:53:26 +00006445 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(midMBB);
6446 BB->addSuccessor(loop2MBB);
6447 BB->addSuccessor(midMBB);
6448
6449 BB = loop2MBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00006450 BuildMI(BB, dl, TII->get(is64bit ? PPC::STDCX : PPC::STWCX))
Evan Cheng53301922008-07-12 02:23:19 +00006451 .addReg(newval).addReg(ptrA).addReg(ptrB);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006452 BuildMI(BB, dl, TII->get(PPC::BCC))
Dale Johannesen65e39732008-08-25 18:53:26 +00006453 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loop1MBB);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006454 BuildMI(BB, dl, TII->get(PPC::B)).addMBB(exitMBB);
Dale Johannesen65e39732008-08-25 18:53:26 +00006455 BB->addSuccessor(loop1MBB);
Evan Cheng53301922008-07-12 02:23:19 +00006456 BB->addSuccessor(exitMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00006457
Dale Johannesen65e39732008-08-25 18:53:26 +00006458 BB = midMBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00006459 BuildMI(BB, dl, TII->get(is64bit ? PPC::STDCX : PPC::STWCX))
Dale Johannesen65e39732008-08-25 18:53:26 +00006460 .addReg(dest).addReg(ptrA).addReg(ptrB);
6461 BB->addSuccessor(exitMBB);
6462
Evan Cheng53301922008-07-12 02:23:19 +00006463 // exitMBB:
6464 // ...
6465 BB = exitMBB;
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006466 } else if (MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I8 ||
6467 MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I16) {
6468 // We must use 64-bit registers for addresses when targeting 64-bit,
6469 // since we're actually doing arithmetic on them. Other registers
6470 // can be 32-bit.
6471 bool is64bit = PPCSubTarget.isPPC64();
6472 bool is8bit = MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I8;
6473
6474 unsigned dest = MI->getOperand(0).getReg();
6475 unsigned ptrA = MI->getOperand(1).getReg();
6476 unsigned ptrB = MI->getOperand(2).getReg();
6477 unsigned oldval = MI->getOperand(3).getReg();
6478 unsigned newval = MI->getOperand(4).getReg();
Dale Johannesen536a2f12009-02-13 02:27:39 +00006479 DebugLoc dl = MI->getDebugLoc();
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006480
6481 MachineBasicBlock *loop1MBB = F->CreateMachineBasicBlock(LLVM_BB);
6482 MachineBasicBlock *loop2MBB = F->CreateMachineBasicBlock(LLVM_BB);
6483 MachineBasicBlock *midMBB = F->CreateMachineBasicBlock(LLVM_BB);
6484 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
6485 F->insert(It, loop1MBB);
6486 F->insert(It, loop2MBB);
6487 F->insert(It, midMBB);
6488 F->insert(It, exitMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00006489 exitMBB->splice(exitMBB->begin(), BB,
6490 llvm::next(MachineBasicBlock::iterator(MI)),
6491 BB->end());
6492 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006493
6494 MachineRegisterInfo &RegInfo = F->getRegInfo();
Scott Michelfdc40a02009-02-17 22:15:04 +00006495 const TargetRegisterClass *RC =
Dale Johannesena619d012008-09-02 20:30:23 +00006496 is64bit ? (const TargetRegisterClass *) &PPC::G8RCRegClass :
6497 (const TargetRegisterClass *) &PPC::GPRCRegClass;
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006498 unsigned PtrReg = RegInfo.createVirtualRegister(RC);
6499 unsigned Shift1Reg = RegInfo.createVirtualRegister(RC);
6500 unsigned ShiftReg = RegInfo.createVirtualRegister(RC);
6501 unsigned NewVal2Reg = RegInfo.createVirtualRegister(RC);
6502 unsigned NewVal3Reg = RegInfo.createVirtualRegister(RC);
6503 unsigned OldVal2Reg = RegInfo.createVirtualRegister(RC);
6504 unsigned OldVal3Reg = RegInfo.createVirtualRegister(RC);
6505 unsigned MaskReg = RegInfo.createVirtualRegister(RC);
6506 unsigned Mask2Reg = RegInfo.createVirtualRegister(RC);
6507 unsigned Mask3Reg = RegInfo.createVirtualRegister(RC);
6508 unsigned Tmp2Reg = RegInfo.createVirtualRegister(RC);
6509 unsigned Tmp4Reg = RegInfo.createVirtualRegister(RC);
6510 unsigned TmpDestReg = RegInfo.createVirtualRegister(RC);
6511 unsigned Ptr1Reg;
6512 unsigned TmpReg = RegInfo.createVirtualRegister(RC);
Hal Finkel76973702013-03-21 23:45:03 +00006513 unsigned ZeroReg = is64bit ? PPC::ZERO8 : PPC::ZERO;
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006514 // thisMBB:
6515 // ...
6516 // fallthrough --> loopMBB
6517 BB->addSuccessor(loop1MBB);
6518
6519 // The 4-byte load must be aligned, while a char or short may be
6520 // anywhere in the word. Hence all this nasty bookkeeping code.
6521 // add ptr1, ptrA, ptrB [copy if ptrA==0]
6522 // rlwinm shift1, ptr1, 3, 27, 28 [3, 27, 27]
Dale Johannesena619d012008-09-02 20:30:23 +00006523 // xori shift, shift1, 24 [16]
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006524 // rlwinm ptr, ptr1, 0, 0, 29
6525 // slw newval2, newval, shift
6526 // slw oldval2, oldval,shift
6527 // li mask2, 255 [li mask3, 0; ori mask2, mask3, 65535]
6528 // slw mask, mask2, shift
6529 // and newval3, newval2, mask
6530 // and oldval3, oldval2, mask
6531 // loop1MBB:
6532 // lwarx tmpDest, ptr
6533 // and tmp, tmpDest, mask
6534 // cmpw tmp, oldval3
6535 // bne- midMBB
6536 // loop2MBB:
6537 // andc tmp2, tmpDest, mask
6538 // or tmp4, tmp2, newval3
6539 // stwcx. tmp4, ptr
6540 // bne- loop1MBB
6541 // b exitBB
6542 // midMBB:
6543 // stwcx. tmpDest, ptr
6544 // exitBB:
6545 // srw dest, tmpDest, shift
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00006546 if (ptrA != ZeroReg) {
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006547 Ptr1Reg = RegInfo.createVirtualRegister(RC);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006548 BuildMI(BB, dl, TII->get(is64bit ? PPC::ADD8 : PPC::ADD4), Ptr1Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006549 .addReg(ptrA).addReg(ptrB);
6550 } else {
6551 Ptr1Reg = ptrB;
6552 }
Dale Johannesen536a2f12009-02-13 02:27:39 +00006553 BuildMI(BB, dl, TII->get(PPC::RLWINM), Shift1Reg).addReg(Ptr1Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006554 .addImm(3).addImm(27).addImm(is8bit ? 28 : 27);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006555 BuildMI(BB, dl, TII->get(is64bit ? PPC::XORI8 : PPC::XORI), ShiftReg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006556 .addReg(Shift1Reg).addImm(is8bit ? 24 : 16);
6557 if (is64bit)
Dale Johannesen536a2f12009-02-13 02:27:39 +00006558 BuildMI(BB, dl, TII->get(PPC::RLDICR), PtrReg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006559 .addReg(Ptr1Reg).addImm(0).addImm(61);
6560 else
Dale Johannesen536a2f12009-02-13 02:27:39 +00006561 BuildMI(BB, dl, TII->get(PPC::RLWINM), PtrReg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006562 .addReg(Ptr1Reg).addImm(0).addImm(0).addImm(29);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006563 BuildMI(BB, dl, TII->get(PPC::SLW), NewVal2Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006564 .addReg(newval).addReg(ShiftReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006565 BuildMI(BB, dl, TII->get(PPC::SLW), OldVal2Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006566 .addReg(oldval).addReg(ShiftReg);
6567 if (is8bit)
Dale Johannesen536a2f12009-02-13 02:27:39 +00006568 BuildMI(BB, dl, TII->get(PPC::LI), Mask2Reg).addImm(255);
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006569 else {
Dale Johannesen536a2f12009-02-13 02:27:39 +00006570 BuildMI(BB, dl, TII->get(PPC::LI), Mask3Reg).addImm(0);
6571 BuildMI(BB, dl, TII->get(PPC::ORI), Mask2Reg)
6572 .addReg(Mask3Reg).addImm(65535);
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006573 }
Dale Johannesen536a2f12009-02-13 02:27:39 +00006574 BuildMI(BB, dl, TII->get(PPC::SLW), MaskReg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006575 .addReg(Mask2Reg).addReg(ShiftReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006576 BuildMI(BB, dl, TII->get(PPC::AND), NewVal3Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006577 .addReg(NewVal2Reg).addReg(MaskReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006578 BuildMI(BB, dl, TII->get(PPC::AND), OldVal3Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006579 .addReg(OldVal2Reg).addReg(MaskReg);
6580
6581 BB = loop1MBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00006582 BuildMI(BB, dl, TII->get(PPC::LWARX), TmpDestReg)
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00006583 .addReg(ZeroReg).addReg(PtrReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006584 BuildMI(BB, dl, TII->get(PPC::AND),TmpReg)
6585 .addReg(TmpDestReg).addReg(MaskReg);
6586 BuildMI(BB, dl, TII->get(PPC::CMPW), PPC::CR0)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006587 .addReg(TmpReg).addReg(OldVal3Reg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006588 BuildMI(BB, dl, TII->get(PPC::BCC))
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006589 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(midMBB);
6590 BB->addSuccessor(loop2MBB);
6591 BB->addSuccessor(midMBB);
6592
6593 BB = loop2MBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00006594 BuildMI(BB, dl, TII->get(PPC::ANDC),Tmp2Reg)
6595 .addReg(TmpDestReg).addReg(MaskReg);
6596 BuildMI(BB, dl, TII->get(PPC::OR),Tmp4Reg)
6597 .addReg(Tmp2Reg).addReg(NewVal3Reg);
6598 BuildMI(BB, dl, TII->get(PPC::STWCX)).addReg(Tmp4Reg)
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00006599 .addReg(ZeroReg).addReg(PtrReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006600 BuildMI(BB, dl, TII->get(PPC::BCC))
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006601 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loop1MBB);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006602 BuildMI(BB, dl, TII->get(PPC::B)).addMBB(exitMBB);
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006603 BB->addSuccessor(loop1MBB);
6604 BB->addSuccessor(exitMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00006605
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006606 BB = midMBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00006607 BuildMI(BB, dl, TII->get(PPC::STWCX)).addReg(TmpDestReg)
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00006608 .addReg(ZeroReg).addReg(PtrReg);
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006609 BB->addSuccessor(exitMBB);
6610
6611 // exitMBB:
6612 // ...
6613 BB = exitMBB;
Jakob Stoklund Olesen5fcb81d2011-04-04 17:57:29 +00006614 BuildMI(*BB, BB->begin(), dl, TII->get(PPC::SRW),dest).addReg(TmpReg)
6615 .addReg(ShiftReg);
Ulrich Weigand7d35d3f2013-03-26 10:56:22 +00006616 } else if (MI->getOpcode() == PPC::FADDrtz) {
6617 // This pseudo performs an FADD with rounding mode temporarily forced
6618 // to round-to-zero. We emit this via custom inserter since the FPSCR
6619 // is not modeled at the SelectionDAG level.
6620 unsigned Dest = MI->getOperand(0).getReg();
6621 unsigned Src1 = MI->getOperand(1).getReg();
6622 unsigned Src2 = MI->getOperand(2).getReg();
6623 DebugLoc dl = MI->getDebugLoc();
6624
6625 MachineRegisterInfo &RegInfo = F->getRegInfo();
6626 unsigned MFFSReg = RegInfo.createVirtualRegister(&PPC::F8RCRegClass);
6627
6628 // Save FPSCR value.
6629 BuildMI(*BB, MI, dl, TII->get(PPC::MFFS), MFFSReg);
6630
6631 // Set rounding mode to round-to-zero.
6632 BuildMI(*BB, MI, dl, TII->get(PPC::MTFSB1)).addImm(31);
6633 BuildMI(*BB, MI, dl, TII->get(PPC::MTFSB0)).addImm(30);
6634
6635 // Perform addition.
6636 BuildMI(*BB, MI, dl, TII->get(PPC::FADD), Dest).addReg(Src1).addReg(Src2);
6637
6638 // Restore FPSCR value.
6639 BuildMI(*BB, MI, dl, TII->get(PPC::MTFSF)).addImm(1).addReg(MFFSReg);
Hal Finkel0882fd62013-03-29 19:41:55 +00006640 } else if (MI->getOpcode() == PPC::FRINDrint ||
6641 MI->getOpcode() == PPC::FRINSrint) {
6642 bool isf32 = MI->getOpcode() == PPC::FRINSrint;
6643 unsigned Dest = MI->getOperand(0).getReg();
6644 unsigned Src = MI->getOperand(1).getReg();
6645 DebugLoc dl = MI->getDebugLoc();
6646
6647 MachineRegisterInfo &RegInfo = F->getRegInfo();
6648 unsigned CRReg = RegInfo.createVirtualRegister(&PPC::CRRCRegClass);
6649
6650 // Perform the rounding.
6651 BuildMI(*BB, MI, dl, TII->get(isf32 ? PPC::FRINS : PPC::FRIND), Dest)
6652 .addReg(Src);
6653
6654 // Compare the results.
6655 BuildMI(*BB, MI, dl, TII->get(isf32 ? PPC::FCMPUS : PPC::FCMPUD), CRReg)
6656 .addReg(Dest).addReg(Src);
6657
6658 // If the results were not equal, then set the FPSCR XX bit.
6659 MachineBasicBlock *midMBB = F->CreateMachineBasicBlock(LLVM_BB);
6660 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
6661 F->insert(It, midMBB);
6662 F->insert(It, exitMBB);
6663 exitMBB->splice(exitMBB->begin(), BB,
6664 llvm::next(MachineBasicBlock::iterator(MI)),
6665 BB->end());
6666 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
6667
6668 BuildMI(*BB, MI, dl, TII->get(PPC::BCC))
6669 .addImm(PPC::PRED_EQ).addReg(CRReg).addMBB(exitMBB);
6670
6671 BB->addSuccessor(midMBB);
6672 BB->addSuccessor(exitMBB);
6673
6674 BB = midMBB;
6675
6676 // Set the FPSCR XX bit (FE_INEXACT). Note that we cannot just set
6677 // the FI bit here because that will not automatically set XX also,
6678 // and XX is what libm interprets as the FE_INEXACT flag.
6679 BuildMI(BB, dl, TII->get(PPC::MTFSB1)).addImm(/* 38 - 32 = */ 6);
6680 BuildMI(BB, dl, TII->get(PPC::B)).addMBB(exitMBB);
6681
6682 BB->addSuccessor(exitMBB);
6683
6684 BB = exitMBB;
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006685 } else {
Torok Edwinc23197a2009-07-14 16:55:14 +00006686 llvm_unreachable("Unexpected instr type to insert");
Evan Cheng53301922008-07-12 02:23:19 +00006687 }
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00006688
Dan Gohman14152b42010-07-06 20:24:04 +00006689 MI->eraseFromParent(); // The pseudo instruction is gone now.
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00006690 return BB;
6691}
6692
Chris Lattner1a635d62006-04-14 06:01:58 +00006693//===----------------------------------------------------------------------===//
6694// Target Optimization Hooks
6695//===----------------------------------------------------------------------===//
6696
Hal Finkel63c32a72013-04-03 17:44:56 +00006697SDValue PPCTargetLowering::DAGCombineFastRecip(SDValue Op,
6698 DAGCombinerInfo &DCI) const {
Hal Finkel827307b2013-04-03 04:01:11 +00006699 if (DCI.isAfterLegalizeVectorOps())
6700 return SDValue();
6701
Hal Finkel63c32a72013-04-03 17:44:56 +00006702 EVT VT = Op.getValueType();
6703
6704 if ((VT == MVT::f32 && PPCSubTarget.hasFRES()) ||
6705 (VT == MVT::f64 && PPCSubTarget.hasFRE()) ||
6706 (VT == MVT::v4f32 && PPCSubTarget.hasAltivec())) {
Hal Finkel827307b2013-04-03 04:01:11 +00006707
6708 // Newton iteration for a function: F(X) is X_{i+1} = X_i - F(X_i)/F'(X_i)
6709 // For the reciprocal, we need to find the zero of the function:
6710 // F(X) = A X - 1 [which has a zero at X = 1/A]
6711 // =>
6712 // X_{i+1} = X_i (2 - A X_i) = X_i + X_i (1 - A X_i) [this second form
6713 // does not require additional intermediate precision]
6714
6715 // Convergence is quadratic, so we essentially double the number of digits
6716 // correct after every iteration. The minimum architected relative
6717 // accuracy is 2^-5. When hasRecipPrec(), this is 2^-14. IEEE float has
6718 // 23 digits and double has 52 digits.
6719 int Iterations = PPCSubTarget.hasRecipPrec() ? 1 : 3;
Hal Finkel63c32a72013-04-03 17:44:56 +00006720 if (VT.getScalarType() == MVT::f64)
Hal Finkel827307b2013-04-03 04:01:11 +00006721 ++Iterations;
6722
6723 SelectionDAG &DAG = DCI.DAG;
Hal Finkel63c32a72013-04-03 17:44:56 +00006724 DebugLoc dl = Op.getDebugLoc();
Hal Finkel827307b2013-04-03 04:01:11 +00006725
6726 SDValue FPOne =
Hal Finkel63c32a72013-04-03 17:44:56 +00006727 DAG.getConstantFP(1.0, VT.getScalarType());
6728 if (VT.isVector()) {
6729 assert(VT.getVectorNumElements() == 4 &&
Hal Finkel827307b2013-04-03 04:01:11 +00006730 "Unknown vector type");
Hal Finkel63c32a72013-04-03 17:44:56 +00006731 FPOne = DAG.getNode(ISD::BUILD_VECTOR, dl, VT,
Hal Finkel827307b2013-04-03 04:01:11 +00006732 FPOne, FPOne, FPOne, FPOne);
6733 }
6734
Hal Finkel63c32a72013-04-03 17:44:56 +00006735 SDValue Est = DAG.getNode(PPCISD::FRE, dl, VT, Op);
Hal Finkel827307b2013-04-03 04:01:11 +00006736 DCI.AddToWorklist(Est.getNode());
6737
6738 // Newton iterations: Est = Est + Est (1 - Arg * Est)
6739 for (int i = 0; i < Iterations; ++i) {
Hal Finkel63c32a72013-04-03 17:44:56 +00006740 SDValue NewEst = DAG.getNode(ISD::FMUL, dl, VT, Op, Est);
Hal Finkel827307b2013-04-03 04:01:11 +00006741 DCI.AddToWorklist(NewEst.getNode());
6742
Hal Finkel63c32a72013-04-03 17:44:56 +00006743 NewEst = DAG.getNode(ISD::FSUB, dl, VT, FPOne, NewEst);
Hal Finkel827307b2013-04-03 04:01:11 +00006744 DCI.AddToWorklist(NewEst.getNode());
6745
Hal Finkel63c32a72013-04-03 17:44:56 +00006746 NewEst = DAG.getNode(ISD::FMUL, dl, VT, Est, NewEst);
Hal Finkel827307b2013-04-03 04:01:11 +00006747 DCI.AddToWorklist(NewEst.getNode());
6748
Hal Finkel63c32a72013-04-03 17:44:56 +00006749 Est = DAG.getNode(ISD::FADD, dl, VT, Est, NewEst);
Hal Finkel827307b2013-04-03 04:01:11 +00006750 DCI.AddToWorklist(Est.getNode());
6751 }
6752
6753 return Est;
6754 }
6755
6756 return SDValue();
6757}
6758
Hal Finkel63c32a72013-04-03 17:44:56 +00006759SDValue PPCTargetLowering::DAGCombineFastRecipFSQRT(SDValue Op,
Hal Finkel827307b2013-04-03 04:01:11 +00006760 DAGCombinerInfo &DCI) const {
6761 if (DCI.isAfterLegalizeVectorOps())
6762 return SDValue();
6763
Hal Finkel63c32a72013-04-03 17:44:56 +00006764 EVT VT = Op.getValueType();
6765
6766 if ((VT == MVT::f32 && PPCSubTarget.hasFRSQRTES()) ||
6767 (VT == MVT::f64 && PPCSubTarget.hasFRSQRTE()) ||
6768 (VT == MVT::v4f32 && PPCSubTarget.hasAltivec())) {
Hal Finkel827307b2013-04-03 04:01:11 +00006769
6770 // Newton iteration for a function: F(X) is X_{i+1} = X_i - F(X_i)/F'(X_i)
6771 // For the reciprocal sqrt, we need to find the zero of the function:
6772 // F(X) = 1/X^2 - A [which has a zero at X = 1/sqrt(A)]
6773 // =>
6774 // X_{i+1} = X_i (1.5 - A X_i^2 / 2)
6775 // As a result, we precompute A/2 prior to the iteration loop.
6776
6777 // Convergence is quadratic, so we essentially double the number of digits
6778 // correct after every iteration. The minimum architected relative
6779 // accuracy is 2^-5. When hasRecipPrec(), this is 2^-14. IEEE float has
6780 // 23 digits and double has 52 digits.
6781 int Iterations = PPCSubTarget.hasRecipPrec() ? 1 : 3;
Hal Finkel63c32a72013-04-03 17:44:56 +00006782 if (VT.getScalarType() == MVT::f64)
Hal Finkel827307b2013-04-03 04:01:11 +00006783 ++Iterations;
6784
6785 SelectionDAG &DAG = DCI.DAG;
Hal Finkel63c32a72013-04-03 17:44:56 +00006786 DebugLoc dl = Op.getDebugLoc();
Hal Finkel827307b2013-04-03 04:01:11 +00006787
Hal Finkel63c32a72013-04-03 17:44:56 +00006788 SDValue FPThreeHalves =
6789 DAG.getConstantFP(1.5, VT.getScalarType());
6790 if (VT.isVector()) {
6791 assert(VT.getVectorNumElements() == 4 &&
Hal Finkel827307b2013-04-03 04:01:11 +00006792 "Unknown vector type");
Hal Finkel63c32a72013-04-03 17:44:56 +00006793 FPThreeHalves = DAG.getNode(ISD::BUILD_VECTOR, dl, VT,
6794 FPThreeHalves, FPThreeHalves,
6795 FPThreeHalves, FPThreeHalves);
Hal Finkel827307b2013-04-03 04:01:11 +00006796 }
6797
Hal Finkel63c32a72013-04-03 17:44:56 +00006798 SDValue Est = DAG.getNode(PPCISD::FRSQRTE, dl, VT, Op);
Hal Finkel827307b2013-04-03 04:01:11 +00006799 DCI.AddToWorklist(Est.getNode());
6800
6801 // We now need 0.5*Arg which we can write as (1.5*Arg - Arg) so that
6802 // this entire sequence requires only one FP constant.
Hal Finkel63c32a72013-04-03 17:44:56 +00006803 SDValue HalfArg = DAG.getNode(ISD::FMUL, dl, VT, FPThreeHalves, Op);
Hal Finkel827307b2013-04-03 04:01:11 +00006804 DCI.AddToWorklist(HalfArg.getNode());
6805
Hal Finkel63c32a72013-04-03 17:44:56 +00006806 HalfArg = DAG.getNode(ISD::FSUB, dl, VT, HalfArg, Op);
Hal Finkel827307b2013-04-03 04:01:11 +00006807 DCI.AddToWorklist(HalfArg.getNode());
6808
6809 // Newton iterations: Est = Est * (1.5 - HalfArg * Est * Est)
6810 for (int i = 0; i < Iterations; ++i) {
Hal Finkel63c32a72013-04-03 17:44:56 +00006811 SDValue NewEst = DAG.getNode(ISD::FMUL, dl, VT, Est, Est);
Hal Finkel827307b2013-04-03 04:01:11 +00006812 DCI.AddToWorklist(NewEst.getNode());
6813
Hal Finkel63c32a72013-04-03 17:44:56 +00006814 NewEst = DAG.getNode(ISD::FMUL, dl, VT, HalfArg, NewEst);
Hal Finkel827307b2013-04-03 04:01:11 +00006815 DCI.AddToWorklist(NewEst.getNode());
6816
Hal Finkel63c32a72013-04-03 17:44:56 +00006817 NewEst = DAG.getNode(ISD::FSUB, dl, VT, FPThreeHalves, NewEst);
Hal Finkel827307b2013-04-03 04:01:11 +00006818 DCI.AddToWorklist(NewEst.getNode());
6819
Hal Finkel63c32a72013-04-03 17:44:56 +00006820 Est = DAG.getNode(ISD::FMUL, dl, VT, Est, NewEst);
Hal Finkel827307b2013-04-03 04:01:11 +00006821 DCI.AddToWorklist(Est.getNode());
6822 }
6823
6824 return Est;
6825 }
6826
6827 return SDValue();
6828}
6829
Duncan Sands25cf2272008-11-24 14:53:14 +00006830SDValue PPCTargetLowering::PerformDAGCombine(SDNode *N,
6831 DAGCombinerInfo &DCI) const {
Dan Gohmanf0757b02010-04-21 01:34:56 +00006832 const TargetMachine &TM = getTargetMachine();
Chris Lattner8c13d0a2006-03-01 04:57:39 +00006833 SelectionDAG &DAG = DCI.DAG;
Dale Johannesen3484c092009-02-05 22:07:54 +00006834 DebugLoc dl = N->getDebugLoc();
Chris Lattner8c13d0a2006-03-01 04:57:39 +00006835 switch (N->getOpcode()) {
6836 default: break;
Chris Lattnercf9d0ac2006-09-19 05:22:59 +00006837 case PPCISD::SHL:
6838 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
Dan Gohmane368b462010-06-18 14:22:04 +00006839 if (C->isNullValue()) // 0 << V -> 0.
Chris Lattnercf9d0ac2006-09-19 05:22:59 +00006840 return N->getOperand(0);
6841 }
6842 break;
6843 case PPCISD::SRL:
6844 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
Dan Gohmane368b462010-06-18 14:22:04 +00006845 if (C->isNullValue()) // 0 >>u V -> 0.
Chris Lattnercf9d0ac2006-09-19 05:22:59 +00006846 return N->getOperand(0);
6847 }
6848 break;
6849 case PPCISD::SRA:
6850 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
Dan Gohmane368b462010-06-18 14:22:04 +00006851 if (C->isNullValue() || // 0 >>s V -> 0.
Chris Lattnercf9d0ac2006-09-19 05:22:59 +00006852 C->isAllOnesValue()) // -1 >>s V -> -1.
6853 return N->getOperand(0);
6854 }
6855 break;
Hal Finkel827307b2013-04-03 04:01:11 +00006856 case ISD::FDIV: {
6857 assert(TM.Options.UnsafeFPMath &&
6858 "Reciprocal estimates require UnsafeFPMath");
Scott Michelfdc40a02009-02-17 22:15:04 +00006859
Hal Finkel827307b2013-04-03 04:01:11 +00006860 if (N->getOperand(1).getOpcode() == ISD::FSQRT) {
Hal Finkel63c32a72013-04-03 17:44:56 +00006861 SDValue RV =
6862 DAGCombineFastRecipFSQRT(N->getOperand(1).getOperand(0), DCI);
Hal Finkel827307b2013-04-03 04:01:11 +00006863 if (RV.getNode() != 0) {
6864 DCI.AddToWorklist(RV.getNode());
6865 return DAG.getNode(ISD::FMUL, dl, N->getValueType(0),
6866 N->getOperand(0), RV);
6867 }
Hal Finkel7530a9f2013-04-04 22:44:12 +00006868 } else if (N->getOperand(1).getOpcode() == ISD::FP_EXTEND &&
6869 N->getOperand(1).getOperand(0).getOpcode() == ISD::FSQRT) {
6870 SDValue RV =
6871 DAGCombineFastRecipFSQRT(N->getOperand(1).getOperand(0).getOperand(0),
6872 DCI);
6873 if (RV.getNode() != 0) {
6874 DCI.AddToWorklist(RV.getNode());
6875 RV = DAG.getNode(ISD::FP_EXTEND, N->getOperand(1).getDebugLoc(),
6876 N->getValueType(0), RV);
6877 DCI.AddToWorklist(RV.getNode());
6878 return DAG.getNode(ISD::FMUL, dl, N->getValueType(0),
6879 N->getOperand(0), RV);
6880 }
6881 } else if (N->getOperand(1).getOpcode() == ISD::FP_ROUND &&
6882 N->getOperand(1).getOperand(0).getOpcode() == ISD::FSQRT) {
6883 SDValue RV =
6884 DAGCombineFastRecipFSQRT(N->getOperand(1).getOperand(0).getOperand(0),
6885 DCI);
6886 if (RV.getNode() != 0) {
6887 DCI.AddToWorklist(RV.getNode());
6888 RV = DAG.getNode(ISD::FP_ROUND, N->getOperand(1).getDebugLoc(),
6889 N->getValueType(0), RV,
6890 N->getOperand(1).getOperand(1));
6891 DCI.AddToWorklist(RV.getNode());
6892 return DAG.getNode(ISD::FMUL, dl, N->getValueType(0),
6893 N->getOperand(0), RV);
6894 }
Hal Finkel827307b2013-04-03 04:01:11 +00006895 }
6896
Hal Finkel63c32a72013-04-03 17:44:56 +00006897 SDValue RV = DAGCombineFastRecip(N->getOperand(1), DCI);
Hal Finkel827307b2013-04-03 04:01:11 +00006898 if (RV.getNode() != 0) {
6899 DCI.AddToWorklist(RV.getNode());
6900 return DAG.getNode(ISD::FMUL, dl, N->getValueType(0),
6901 N->getOperand(0), RV);
6902 }
6903
6904 }
6905 break;
6906 case ISD::FSQRT: {
6907 assert(TM.Options.UnsafeFPMath &&
6908 "Reciprocal estimates require UnsafeFPMath");
6909
6910 // Compute this as 1/(1/sqrt(X)), which is the reciprocal of the
6911 // reciprocal sqrt.
Hal Finkel63c32a72013-04-03 17:44:56 +00006912 SDValue RV = DAGCombineFastRecipFSQRT(N->getOperand(0), DCI);
Hal Finkel827307b2013-04-03 04:01:11 +00006913 if (RV.getNode() != 0) {
6914 DCI.AddToWorklist(RV.getNode());
Hal Finkel63c32a72013-04-03 17:44:56 +00006915 RV = DAGCombineFastRecip(RV, DCI);
Hal Finkel827307b2013-04-03 04:01:11 +00006916 if (RV.getNode() != 0)
6917 return RV;
6918 }
6919
6920 }
6921 break;
Chris Lattner8c13d0a2006-03-01 04:57:39 +00006922 case ISD::SINT_TO_FP:
Chris Lattnera7a58542006-06-16 17:34:12 +00006923 if (TM.getSubtarget<PPCSubtarget>().has64BitSupport()) {
Chris Lattnerecfe55e2006-03-22 05:30:33 +00006924 if (N->getOperand(0).getOpcode() == ISD::FP_TO_SINT) {
6925 // Turn (sint_to_fp (fp_to_sint X)) -> fctidz/fcfid without load/stores.
6926 // We allow the src/dst to be either f32/f64, but the intermediate
6927 // type must be i64.
Owen Anderson825b72b2009-08-11 20:47:22 +00006928 if (N->getOperand(0).getValueType() == MVT::i64 &&
6929 N->getOperand(0).getOperand(0).getValueType() != MVT::ppcf128) {
Dan Gohman475871a2008-07-27 21:46:04 +00006930 SDValue Val = N->getOperand(0).getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00006931 if (Val.getValueType() == MVT::f32) {
6932 Val = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Val);
Gabor Greifba36cb52008-08-28 21:40:38 +00006933 DCI.AddToWorklist(Val.getNode());
Chris Lattnerecfe55e2006-03-22 05:30:33 +00006934 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006935
Owen Anderson825b72b2009-08-11 20:47:22 +00006936 Val = DAG.getNode(PPCISD::FCTIDZ, dl, MVT::f64, Val);
Gabor Greifba36cb52008-08-28 21:40:38 +00006937 DCI.AddToWorklist(Val.getNode());
Owen Anderson825b72b2009-08-11 20:47:22 +00006938 Val = DAG.getNode(PPCISD::FCFID, dl, MVT::f64, Val);
Gabor Greifba36cb52008-08-28 21:40:38 +00006939 DCI.AddToWorklist(Val.getNode());
Owen Anderson825b72b2009-08-11 20:47:22 +00006940 if (N->getValueType(0) == MVT::f32) {
6941 Val = DAG.getNode(ISD::FP_ROUND, dl, MVT::f32, Val,
Chris Lattner0bd48932008-01-17 07:00:52 +00006942 DAG.getIntPtrConstant(0));
Gabor Greifba36cb52008-08-28 21:40:38 +00006943 DCI.AddToWorklist(Val.getNode());
Chris Lattnerecfe55e2006-03-22 05:30:33 +00006944 }
6945 return Val;
Owen Anderson825b72b2009-08-11 20:47:22 +00006946 } else if (N->getOperand(0).getValueType() == MVT::i32) {
Chris Lattnerecfe55e2006-03-22 05:30:33 +00006947 // If the intermediate type is i32, we can avoid the load/store here
6948 // too.
Chris Lattner8c13d0a2006-03-01 04:57:39 +00006949 }
Chris Lattner8c13d0a2006-03-01 04:57:39 +00006950 }
6951 }
6952 break;
Chris Lattner51269842006-03-01 05:50:56 +00006953 case ISD::STORE:
6954 // Turn STORE (FP_TO_SINT F) -> STFIWX(FCTIWZ(F)).
6955 if (TM.getSubtarget<PPCSubtarget>().hasSTFIWX() &&
Chris Lattnera7a02fb2008-01-18 16:54:56 +00006956 !cast<StoreSDNode>(N)->isTruncatingStore() &&
Chris Lattner51269842006-03-01 05:50:56 +00006957 N->getOperand(1).getOpcode() == ISD::FP_TO_SINT &&
Owen Anderson825b72b2009-08-11 20:47:22 +00006958 N->getOperand(1).getValueType() == MVT::i32 &&
6959 N->getOperand(1).getOperand(0).getValueType() != MVT::ppcf128) {
Dan Gohman475871a2008-07-27 21:46:04 +00006960 SDValue Val = N->getOperand(1).getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00006961 if (Val.getValueType() == MVT::f32) {
6962 Val = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Val);
Gabor Greifba36cb52008-08-28 21:40:38 +00006963 DCI.AddToWorklist(Val.getNode());
Chris Lattner51269842006-03-01 05:50:56 +00006964 }
Owen Anderson825b72b2009-08-11 20:47:22 +00006965 Val = DAG.getNode(PPCISD::FCTIWZ, dl, MVT::f64, Val);
Gabor Greifba36cb52008-08-28 21:40:38 +00006966 DCI.AddToWorklist(Val.getNode());
Chris Lattner51269842006-03-01 05:50:56 +00006967
Hal Finkelf170cc92013-04-01 15:37:53 +00006968 SDValue Ops[] = {
6969 N->getOperand(0), Val, N->getOperand(2),
6970 DAG.getValueType(N->getOperand(1).getValueType())
6971 };
6972
6973 Val = DAG.getMemIntrinsicNode(PPCISD::STFIWX, dl,
6974 DAG.getVTList(MVT::Other), Ops, array_lengthof(Ops),
6975 cast<StoreSDNode>(N)->getMemoryVT(),
6976 cast<StoreSDNode>(N)->getMemOperand());
Gabor Greifba36cb52008-08-28 21:40:38 +00006977 DCI.AddToWorklist(Val.getNode());
Chris Lattner51269842006-03-01 05:50:56 +00006978 return Val;
6979 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006980
Chris Lattnerd9989382006-07-10 20:56:58 +00006981 // Turn STORE (BSWAP) -> sthbrx/stwbrx.
Dan Gohman6acaaa82009-09-25 00:57:30 +00006982 if (cast<StoreSDNode>(N)->isUnindexed() &&
6983 N->getOperand(1).getOpcode() == ISD::BSWAP &&
Gabor Greifba36cb52008-08-28 21:40:38 +00006984 N->getOperand(1).getNode()->hasOneUse() &&
Owen Anderson825b72b2009-08-11 20:47:22 +00006985 (N->getOperand(1).getValueType() == MVT::i32 ||
Hal Finkelefdd4672013-03-28 19:25:55 +00006986 N->getOperand(1).getValueType() == MVT::i16 ||
6987 (TM.getSubtarget<PPCSubtarget>().hasLDBRX() &&
Hal Finkel2544f222013-03-28 20:23:46 +00006988 TM.getSubtarget<PPCSubtarget>().isPPC64() &&
Hal Finkelefdd4672013-03-28 19:25:55 +00006989 N->getOperand(1).getValueType() == MVT::i64))) {
Dan Gohman475871a2008-07-27 21:46:04 +00006990 SDValue BSwapOp = N->getOperand(1).getOperand(0);
Chris Lattnerd9989382006-07-10 20:56:58 +00006991 // Do an any-extend to 32-bits if this is a half-word input.
Owen Anderson825b72b2009-08-11 20:47:22 +00006992 if (BSwapOp.getValueType() == MVT::i16)
6993 BSwapOp = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, BSwapOp);
Chris Lattnerd9989382006-07-10 20:56:58 +00006994
Dan Gohmanc76909a2009-09-25 20:36:54 +00006995 SDValue Ops[] = {
6996 N->getOperand(0), BSwapOp, N->getOperand(2),
6997 DAG.getValueType(N->getOperand(1).getValueType())
6998 };
6999 return
7000 DAG.getMemIntrinsicNode(PPCISD::STBRX, dl, DAG.getVTList(MVT::Other),
7001 Ops, array_lengthof(Ops),
7002 cast<StoreSDNode>(N)->getMemoryVT(),
7003 cast<StoreSDNode>(N)->getMemOperand());
Chris Lattnerd9989382006-07-10 20:56:58 +00007004 }
7005 break;
7006 case ISD::BSWAP:
7007 // Turn BSWAP (LOAD) -> lhbrx/lwbrx.
Gabor Greifba36cb52008-08-28 21:40:38 +00007008 if (ISD::isNON_EXTLoad(N->getOperand(0).getNode()) &&
Chris Lattnerd9989382006-07-10 20:56:58 +00007009 N->getOperand(0).hasOneUse() &&
Hal Finkelefdd4672013-03-28 19:25:55 +00007010 (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i16 ||
7011 (TM.getSubtarget<PPCSubtarget>().hasLDBRX() &&
Hal Finkel2544f222013-03-28 20:23:46 +00007012 TM.getSubtarget<PPCSubtarget>().isPPC64() &&
Hal Finkelefdd4672013-03-28 19:25:55 +00007013 N->getValueType(0) == MVT::i64))) {
Dan Gohman475871a2008-07-27 21:46:04 +00007014 SDValue Load = N->getOperand(0);
Evan Cheng466685d2006-10-09 20:57:25 +00007015 LoadSDNode *LD = cast<LoadSDNode>(Load);
Chris Lattnerd9989382006-07-10 20:56:58 +00007016 // Create the byte-swapping load.
Dan Gohman475871a2008-07-27 21:46:04 +00007017 SDValue Ops[] = {
Evan Cheng466685d2006-10-09 20:57:25 +00007018 LD->getChain(), // Chain
7019 LD->getBasePtr(), // Ptr
Chris Lattner79e490a2006-08-11 17:18:05 +00007020 DAG.getValueType(N->getValueType(0)) // VT
7021 };
Dan Gohmanc76909a2009-09-25 20:36:54 +00007022 SDValue BSLoad =
7023 DAG.getMemIntrinsicNode(PPCISD::LBRX, dl,
Hal Finkelefdd4672013-03-28 19:25:55 +00007024 DAG.getVTList(N->getValueType(0) == MVT::i64 ?
7025 MVT::i64 : MVT::i32, MVT::Other),
Hal Finkelb52980b2013-03-28 19:43:12 +00007026 Ops, 3, LD->getMemoryVT(), LD->getMemOperand());
Chris Lattnerd9989382006-07-10 20:56:58 +00007027
Scott Michelfdc40a02009-02-17 22:15:04 +00007028 // If this is an i16 load, insert the truncate.
Dan Gohman475871a2008-07-27 21:46:04 +00007029 SDValue ResVal = BSLoad;
Owen Anderson825b72b2009-08-11 20:47:22 +00007030 if (N->getValueType(0) == MVT::i16)
7031 ResVal = DAG.getNode(ISD::TRUNCATE, dl, MVT::i16, BSLoad);
Scott Michelfdc40a02009-02-17 22:15:04 +00007032
Chris Lattnerd9989382006-07-10 20:56:58 +00007033 // First, combine the bswap away. This makes the value produced by the
7034 // load dead.
7035 DCI.CombineTo(N, ResVal);
7036
7037 // Next, combine the load away, we give it a bogus result value but a real
7038 // chain result. The result value is dead because the bswap is dead.
Gabor Greifba36cb52008-08-28 21:40:38 +00007039 DCI.CombineTo(Load.getNode(), ResVal, BSLoad.getValue(1));
Scott Michelfdc40a02009-02-17 22:15:04 +00007040
Chris Lattnerd9989382006-07-10 20:56:58 +00007041 // Return N so it doesn't get rechecked!
Dan Gohman475871a2008-07-27 21:46:04 +00007042 return SDValue(N, 0);
Chris Lattnerd9989382006-07-10 20:56:58 +00007043 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007044
Chris Lattner51269842006-03-01 05:50:56 +00007045 break;
Chris Lattner4468c222006-03-31 06:02:07 +00007046 case PPCISD::VCMP: {
7047 // If a VCMPo node already exists with exactly the same operands as this
7048 // node, use its result instead of this node (VCMPo computes both a CR6 and
7049 // a normal output).
7050 //
7051 if (!N->getOperand(0).hasOneUse() &&
7052 !N->getOperand(1).hasOneUse() &&
7053 !N->getOperand(2).hasOneUse()) {
Scott Michelfdc40a02009-02-17 22:15:04 +00007054
Chris Lattner4468c222006-03-31 06:02:07 +00007055 // Scan all of the users of the LHS, looking for VCMPo's that match.
7056 SDNode *VCMPoNode = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +00007057
Gabor Greifba36cb52008-08-28 21:40:38 +00007058 SDNode *LHSN = N->getOperand(0).getNode();
Chris Lattner4468c222006-03-31 06:02:07 +00007059 for (SDNode::use_iterator UI = LHSN->use_begin(), E = LHSN->use_end();
7060 UI != E; ++UI)
Dan Gohman89684502008-07-27 20:43:25 +00007061 if (UI->getOpcode() == PPCISD::VCMPo &&
7062 UI->getOperand(1) == N->getOperand(1) &&
7063 UI->getOperand(2) == N->getOperand(2) &&
7064 UI->getOperand(0) == N->getOperand(0)) {
7065 VCMPoNode = *UI;
Chris Lattner4468c222006-03-31 06:02:07 +00007066 break;
7067 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007068
Chris Lattner00901202006-04-18 18:28:22 +00007069 // If there is no VCMPo node, or if the flag value has a single use, don't
7070 // transform this.
7071 if (!VCMPoNode || VCMPoNode->hasNUsesOfValue(0, 1))
7072 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00007073
7074 // Look at the (necessarily single) use of the flag value. If it has a
Chris Lattner00901202006-04-18 18:28:22 +00007075 // chain, this transformation is more complex. Note that multiple things
7076 // could use the value result, which we should ignore.
7077 SDNode *FlagUser = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +00007078 for (SDNode::use_iterator UI = VCMPoNode->use_begin();
Chris Lattner00901202006-04-18 18:28:22 +00007079 FlagUser == 0; ++UI) {
7080 assert(UI != VCMPoNode->use_end() && "Didn't find user!");
Dan Gohman89684502008-07-27 20:43:25 +00007081 SDNode *User = *UI;
Chris Lattner00901202006-04-18 18:28:22 +00007082 for (unsigned i = 0, e = User->getNumOperands(); i != e; ++i) {
Dan Gohman475871a2008-07-27 21:46:04 +00007083 if (User->getOperand(i) == SDValue(VCMPoNode, 1)) {
Chris Lattner00901202006-04-18 18:28:22 +00007084 FlagUser = User;
7085 break;
7086 }
7087 }
7088 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007089
Chris Lattner00901202006-04-18 18:28:22 +00007090 // If the user is a MFCR instruction, we know this is safe. Otherwise we
7091 // give up for right now.
7092 if (FlagUser->getOpcode() == PPCISD::MFCR)
Dan Gohman475871a2008-07-27 21:46:04 +00007093 return SDValue(VCMPoNode, 0);
Chris Lattner4468c222006-03-31 06:02:07 +00007094 }
7095 break;
7096 }
Chris Lattner90564f22006-04-18 17:59:36 +00007097 case ISD::BR_CC: {
7098 // If this is a branch on an altivec predicate comparison, lower this so
7099 // that we don't have to do a MFCR: instead, branch directly on CR6. This
7100 // lowering is done pre-legalize, because the legalizer lowers the predicate
7101 // compare down to code that is difficult to reassemble.
7102 ISD::CondCode CC = cast<CondCodeSDNode>(N->getOperand(1))->get();
Dan Gohman475871a2008-07-27 21:46:04 +00007103 SDValue LHS = N->getOperand(2), RHS = N->getOperand(3);
Chris Lattner90564f22006-04-18 17:59:36 +00007104 int CompareOpc;
7105 bool isDot;
Scott Michelfdc40a02009-02-17 22:15:04 +00007106
Chris Lattner90564f22006-04-18 17:59:36 +00007107 if (LHS.getOpcode() == ISD::INTRINSIC_WO_CHAIN &&
7108 isa<ConstantSDNode>(RHS) && (CC == ISD::SETEQ || CC == ISD::SETNE) &&
7109 getAltivecCompareInfo(LHS, CompareOpc, isDot)) {
7110 assert(isDot && "Can't compare against a vector result!");
Scott Michelfdc40a02009-02-17 22:15:04 +00007111
Chris Lattner90564f22006-04-18 17:59:36 +00007112 // If this is a comparison against something other than 0/1, then we know
7113 // that the condition is never/always true.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00007114 unsigned Val = cast<ConstantSDNode>(RHS)->getZExtValue();
Chris Lattner90564f22006-04-18 17:59:36 +00007115 if (Val != 0 && Val != 1) {
7116 if (CC == ISD::SETEQ) // Cond never true, remove branch.
7117 return N->getOperand(0);
7118 // Always !=, turn it into an unconditional branch.
Owen Anderson825b72b2009-08-11 20:47:22 +00007119 return DAG.getNode(ISD::BR, dl, MVT::Other,
Chris Lattner90564f22006-04-18 17:59:36 +00007120 N->getOperand(0), N->getOperand(4));
7121 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007122
Chris Lattner90564f22006-04-18 17:59:36 +00007123 bool BranchOnWhenPredTrue = (CC == ISD::SETEQ) ^ (Val == 0);
Scott Michelfdc40a02009-02-17 22:15:04 +00007124
Chris Lattner90564f22006-04-18 17:59:36 +00007125 // Create the PPCISD altivec 'dot' comparison node.
Dan Gohman475871a2008-07-27 21:46:04 +00007126 SDValue Ops[] = {
Chris Lattner79e490a2006-08-11 17:18:05 +00007127 LHS.getOperand(2), // LHS of compare
7128 LHS.getOperand(3), // RHS of compare
Owen Anderson825b72b2009-08-11 20:47:22 +00007129 DAG.getConstant(CompareOpc, MVT::i32)
Chris Lattner79e490a2006-08-11 17:18:05 +00007130 };
Benjamin Kramer3853f742013-03-07 20:33:29 +00007131 EVT VTs[] = { LHS.getOperand(2).getValueType(), MVT::Glue };
Dale Johannesen3484c092009-02-05 22:07:54 +00007132 SDValue CompNode = DAG.getNode(PPCISD::VCMPo, dl, VTs, Ops, 3);
Scott Michelfdc40a02009-02-17 22:15:04 +00007133
Chris Lattner90564f22006-04-18 17:59:36 +00007134 // Unpack the result based on how the target uses it.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00007135 PPC::Predicate CompOpc;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00007136 switch (cast<ConstantSDNode>(LHS.getOperand(1))->getZExtValue()) {
Chris Lattner90564f22006-04-18 17:59:36 +00007137 default: // Can't happen, don't crash on invalid number though.
7138 case 0: // Branch on the value of the EQ bit of CR6.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00007139 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_EQ : PPC::PRED_NE;
Chris Lattner90564f22006-04-18 17:59:36 +00007140 break;
7141 case 1: // Branch on the inverted value of the EQ bit of CR6.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00007142 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_NE : PPC::PRED_EQ;
Chris Lattner90564f22006-04-18 17:59:36 +00007143 break;
7144 case 2: // Branch on the value of the LT bit of CR6.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00007145 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_LT : PPC::PRED_GE;
Chris Lattner90564f22006-04-18 17:59:36 +00007146 break;
7147 case 3: // Branch on the inverted value of the LT bit of CR6.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00007148 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_GE : PPC::PRED_LT;
Chris Lattner90564f22006-04-18 17:59:36 +00007149 break;
7150 }
7151
Owen Anderson825b72b2009-08-11 20:47:22 +00007152 return DAG.getNode(PPCISD::COND_BRANCH, dl, MVT::Other, N->getOperand(0),
7153 DAG.getConstant(CompOpc, MVT::i32),
7154 DAG.getRegister(PPC::CR6, MVT::i32),
Chris Lattner90564f22006-04-18 17:59:36 +00007155 N->getOperand(4), CompNode.getValue(1));
7156 }
7157 break;
7158 }
Chris Lattner8c13d0a2006-03-01 04:57:39 +00007159 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007160
Dan Gohman475871a2008-07-27 21:46:04 +00007161 return SDValue();
Chris Lattner8c13d0a2006-03-01 04:57:39 +00007162}
7163
Chris Lattner1a635d62006-04-14 06:01:58 +00007164//===----------------------------------------------------------------------===//
7165// Inline Assembly Support
7166//===----------------------------------------------------------------------===//
7167
Dan Gohman475871a2008-07-27 21:46:04 +00007168void PPCTargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Scott Michelfdc40a02009-02-17 22:15:04 +00007169 APInt &KnownZero,
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00007170 APInt &KnownOne,
Dan Gohmanea859be2007-06-22 14:59:07 +00007171 const SelectionDAG &DAG,
Chris Lattnerbbe77de2006-04-02 06:26:07 +00007172 unsigned Depth) const {
Rafael Espindola26c8dcc2012-04-04 12:51:34 +00007173 KnownZero = KnownOne = APInt(KnownZero.getBitWidth(), 0);
Chris Lattnerbbe77de2006-04-02 06:26:07 +00007174 switch (Op.getOpcode()) {
7175 default: break;
Chris Lattnerd9989382006-07-10 20:56:58 +00007176 case PPCISD::LBRX: {
7177 // lhbrx is known to have the top bits cleared out.
Dan Gohmanae03af22009-09-27 23:17:47 +00007178 if (cast<VTSDNode>(Op.getOperand(2))->getVT() == MVT::i16)
Chris Lattnerd9989382006-07-10 20:56:58 +00007179 KnownZero = 0xFFFF0000;
7180 break;
7181 }
Chris Lattnerbbe77de2006-04-02 06:26:07 +00007182 case ISD::INTRINSIC_WO_CHAIN: {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00007183 switch (cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue()) {
Chris Lattnerbbe77de2006-04-02 06:26:07 +00007184 default: break;
7185 case Intrinsic::ppc_altivec_vcmpbfp_p:
7186 case Intrinsic::ppc_altivec_vcmpeqfp_p:
7187 case Intrinsic::ppc_altivec_vcmpequb_p:
7188 case Intrinsic::ppc_altivec_vcmpequh_p:
7189 case Intrinsic::ppc_altivec_vcmpequw_p:
7190 case Intrinsic::ppc_altivec_vcmpgefp_p:
7191 case Intrinsic::ppc_altivec_vcmpgtfp_p:
7192 case Intrinsic::ppc_altivec_vcmpgtsb_p:
7193 case Intrinsic::ppc_altivec_vcmpgtsh_p:
7194 case Intrinsic::ppc_altivec_vcmpgtsw_p:
7195 case Intrinsic::ppc_altivec_vcmpgtub_p:
7196 case Intrinsic::ppc_altivec_vcmpgtuh_p:
7197 case Intrinsic::ppc_altivec_vcmpgtuw_p:
7198 KnownZero = ~1U; // All bits but the low one are known to be zero.
7199 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00007200 }
Chris Lattnerbbe77de2006-04-02 06:26:07 +00007201 }
7202 }
7203}
7204
7205
Chris Lattner4234f572007-03-25 02:14:49 +00007206/// getConstraintType - Given a constraint, return the type of
Chris Lattnerad3bc8d2006-02-07 20:16:30 +00007207/// constraint it is for this target.
Scott Michelfdc40a02009-02-17 22:15:04 +00007208PPCTargetLowering::ConstraintType
Chris Lattner4234f572007-03-25 02:14:49 +00007209PPCTargetLowering::getConstraintType(const std::string &Constraint) const {
7210 if (Constraint.size() == 1) {
7211 switch (Constraint[0]) {
7212 default: break;
7213 case 'b':
7214 case 'r':
7215 case 'f':
7216 case 'v':
7217 case 'y':
7218 return C_RegisterClass;
Hal Finkel827b7a02012-11-05 18:18:42 +00007219 case 'Z':
7220 // FIXME: While Z does indicate a memory constraint, it specifically
7221 // indicates an r+r address (used in conjunction with the 'y' modifier
7222 // in the replacement string). Currently, we're forcing the base
7223 // register to be r0 in the asm printer (which is interpreted as zero)
7224 // and forming the complete address in the second register. This is
7225 // suboptimal.
7226 return C_Memory;
Chris Lattner4234f572007-03-25 02:14:49 +00007227 }
7228 }
7229 return TargetLowering::getConstraintType(Constraint);
Chris Lattnerad3bc8d2006-02-07 20:16:30 +00007230}
7231
John Thompson44ab89e2010-10-29 17:29:13 +00007232/// Examine constraint type and operand type and determine a weight value.
7233/// This object must already have been set up with the operand type
7234/// and the current alternative constraint selected.
7235TargetLowering::ConstraintWeight
7236PPCTargetLowering::getSingleConstraintMatchWeight(
7237 AsmOperandInfo &info, const char *constraint) const {
7238 ConstraintWeight weight = CW_Invalid;
7239 Value *CallOperandVal = info.CallOperandVal;
7240 // If we don't have a value, we can't do a match,
7241 // but allow it at the lowest weight.
7242 if (CallOperandVal == NULL)
7243 return CW_Default;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00007244 Type *type = CallOperandVal->getType();
John Thompson44ab89e2010-10-29 17:29:13 +00007245 // Look at the constraint type.
7246 switch (*constraint) {
7247 default:
7248 weight = TargetLowering::getSingleConstraintMatchWeight(info, constraint);
7249 break;
7250 case 'b':
7251 if (type->isIntegerTy())
7252 weight = CW_Register;
7253 break;
7254 case 'f':
7255 if (type->isFloatTy())
7256 weight = CW_Register;
7257 break;
7258 case 'd':
7259 if (type->isDoubleTy())
7260 weight = CW_Register;
7261 break;
7262 case 'v':
7263 if (type->isVectorTy())
7264 weight = CW_Register;
7265 break;
7266 case 'y':
7267 weight = CW_Register;
7268 break;
Hal Finkel827b7a02012-11-05 18:18:42 +00007269 case 'Z':
7270 weight = CW_Memory;
7271 break;
John Thompson44ab89e2010-10-29 17:29:13 +00007272 }
7273 return weight;
7274}
7275
Scott Michelfdc40a02009-02-17 22:15:04 +00007276std::pair<unsigned, const TargetRegisterClass*>
Chris Lattner331d1bc2006-11-02 01:44:04 +00007277PPCTargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +00007278 EVT VT) const {
Chris Lattnerddc787d2006-01-31 19:20:21 +00007279 if (Constraint.size() == 1) {
Chris Lattner331d1bc2006-11-02 01:44:04 +00007280 // GCC RS6000 Constraint Letters
7281 switch (Constraint[0]) {
7282 case 'b': // R1-R31
Hal Finkela548afc2013-03-19 18:51:05 +00007283 if (VT == MVT::i64 && PPCSubTarget.isPPC64())
7284 return std::make_pair(0U, &PPC::G8RC_NOX0RegClass);
7285 return std::make_pair(0U, &PPC::GPRC_NOR0RegClass);
Chris Lattner331d1bc2006-11-02 01:44:04 +00007286 case 'r': // R0-R31
Owen Anderson825b72b2009-08-11 20:47:22 +00007287 if (VT == MVT::i64 && PPCSubTarget.isPPC64())
Craig Topperc9099502012-04-20 06:31:50 +00007288 return std::make_pair(0U, &PPC::G8RCRegClass);
7289 return std::make_pair(0U, &PPC::GPRCRegClass);
Chris Lattner331d1bc2006-11-02 01:44:04 +00007290 case 'f':
Ulrich Weigand78dab642012-10-29 17:49:34 +00007291 if (VT == MVT::f32 || VT == MVT::i32)
Craig Topperc9099502012-04-20 06:31:50 +00007292 return std::make_pair(0U, &PPC::F4RCRegClass);
Ulrich Weigand78dab642012-10-29 17:49:34 +00007293 if (VT == MVT::f64 || VT == MVT::i64)
Craig Topperc9099502012-04-20 06:31:50 +00007294 return std::make_pair(0U, &PPC::F8RCRegClass);
Chris Lattner331d1bc2006-11-02 01:44:04 +00007295 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00007296 case 'v':
Craig Topperc9099502012-04-20 06:31:50 +00007297 return std::make_pair(0U, &PPC::VRRCRegClass);
Chris Lattner331d1bc2006-11-02 01:44:04 +00007298 case 'y': // crrc
Craig Topperc9099502012-04-20 06:31:50 +00007299 return std::make_pair(0U, &PPC::CRRCRegClass);
Chris Lattnerddc787d2006-01-31 19:20:21 +00007300 }
7301 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007302
Chris Lattner331d1bc2006-11-02 01:44:04 +00007303 return TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
Chris Lattnerddc787d2006-01-31 19:20:21 +00007304}
Chris Lattner763317d2006-02-07 00:47:13 +00007305
Chris Lattner331d1bc2006-11-02 01:44:04 +00007306
Chris Lattner48884cd2007-08-25 00:47:38 +00007307/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
Dale Johannesen1784d162010-06-25 21:55:36 +00007308/// vector. If it is invalid, don't add anything to Ops.
Eric Christopher471e4222011-06-08 23:55:35 +00007309void PPCTargetLowering::LowerAsmOperandForConstraint(SDValue Op,
Eric Christopher100c8332011-06-02 23:16:42 +00007310 std::string &Constraint,
Dan Gohman475871a2008-07-27 21:46:04 +00007311 std::vector<SDValue>&Ops,
Chris Lattner5e764232008-04-26 23:02:14 +00007312 SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +00007313 SDValue Result(0,0);
Eric Christopher471e4222011-06-08 23:55:35 +00007314
Eric Christopher100c8332011-06-02 23:16:42 +00007315 // Only support length 1 constraints.
7316 if (Constraint.length() > 1) return;
Eric Christopher471e4222011-06-08 23:55:35 +00007317
Eric Christopher100c8332011-06-02 23:16:42 +00007318 char Letter = Constraint[0];
Chris Lattner763317d2006-02-07 00:47:13 +00007319 switch (Letter) {
7320 default: break;
7321 case 'I':
7322 case 'J':
7323 case 'K':
7324 case 'L':
7325 case 'M':
7326 case 'N':
7327 case 'O':
7328 case 'P': {
Chris Lattner9f5d5782007-05-15 01:31:05 +00007329 ConstantSDNode *CST = dyn_cast<ConstantSDNode>(Op);
Chris Lattner48884cd2007-08-25 00:47:38 +00007330 if (!CST) return; // Must be an immediate to match.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00007331 unsigned Value = CST->getZExtValue();
Chris Lattner763317d2006-02-07 00:47:13 +00007332 switch (Letter) {
Torok Edwinc23197a2009-07-14 16:55:14 +00007333 default: llvm_unreachable("Unknown constraint letter!");
Chris Lattner763317d2006-02-07 00:47:13 +00007334 case 'I': // "I" is a signed 16-bit constant.
Chris Lattner9f5d5782007-05-15 01:31:05 +00007335 if ((short)Value == (int)Value)
Chris Lattner48884cd2007-08-25 00:47:38 +00007336 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00007337 break;
Chris Lattner763317d2006-02-07 00:47:13 +00007338 case 'J': // "J" is a constant with only the high-order 16 bits nonzero.
7339 case 'L': // "L" is a signed 16-bit constant shifted left 16 bits.
Chris Lattner9f5d5782007-05-15 01:31:05 +00007340 if ((short)Value == 0)
Chris Lattner48884cd2007-08-25 00:47:38 +00007341 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00007342 break;
Chris Lattner763317d2006-02-07 00:47:13 +00007343 case 'K': // "K" is a constant with only the low-order 16 bits nonzero.
Chris Lattner9f5d5782007-05-15 01:31:05 +00007344 if ((Value >> 16) == 0)
Chris Lattner48884cd2007-08-25 00:47:38 +00007345 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00007346 break;
Chris Lattner763317d2006-02-07 00:47:13 +00007347 case 'M': // "M" is a constant that is greater than 31.
Chris Lattner9f5d5782007-05-15 01:31:05 +00007348 if (Value > 31)
Chris Lattner48884cd2007-08-25 00:47:38 +00007349 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00007350 break;
Chris Lattner763317d2006-02-07 00:47:13 +00007351 case 'N': // "N" is a positive constant that is an exact power of two.
Chris Lattner9f5d5782007-05-15 01:31:05 +00007352 if ((int)Value > 0 && isPowerOf2_32(Value))
Chris Lattner48884cd2007-08-25 00:47:38 +00007353 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00007354 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00007355 case 'O': // "O" is the constant zero.
Chris Lattner9f5d5782007-05-15 01:31:05 +00007356 if (Value == 0)
Chris Lattner48884cd2007-08-25 00:47:38 +00007357 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00007358 break;
Chris Lattner763317d2006-02-07 00:47:13 +00007359 case 'P': // "P" is a constant whose negation is a signed 16-bit constant.
Chris Lattner9f5d5782007-05-15 01:31:05 +00007360 if ((short)-Value == (int)-Value)
Chris Lattner48884cd2007-08-25 00:47:38 +00007361 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00007362 break;
Chris Lattner763317d2006-02-07 00:47:13 +00007363 }
7364 break;
7365 }
7366 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007367
Gabor Greifba36cb52008-08-28 21:40:38 +00007368 if (Result.getNode()) {
Chris Lattner48884cd2007-08-25 00:47:38 +00007369 Ops.push_back(Result);
7370 return;
7371 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007372
Chris Lattner763317d2006-02-07 00:47:13 +00007373 // Handle standard constraint letters.
Eric Christopher100c8332011-06-02 23:16:42 +00007374 TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, Ops, DAG);
Chris Lattner763317d2006-02-07 00:47:13 +00007375}
Evan Chengc4c62572006-03-13 23:20:37 +00007376
Chris Lattnerc9addb72007-03-30 23:15:24 +00007377// isLegalAddressingMode - Return true if the addressing mode represented
7378// by AM is legal for this target, for a load/store of the specified type.
Scott Michelfdc40a02009-02-17 22:15:04 +00007379bool PPCTargetLowering::isLegalAddressingMode(const AddrMode &AM,
Chris Lattnerdb125cf2011-07-18 04:54:35 +00007380 Type *Ty) const {
Chris Lattnerc9addb72007-03-30 23:15:24 +00007381 // FIXME: PPC does not allow r+i addressing modes for vectors!
Scott Michelfdc40a02009-02-17 22:15:04 +00007382
Chris Lattnerc9addb72007-03-30 23:15:24 +00007383 // PPC allows a sign-extended 16-bit immediate field.
7384 if (AM.BaseOffs <= -(1LL << 16) || AM.BaseOffs >= (1LL << 16)-1)
7385 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00007386
Chris Lattnerc9addb72007-03-30 23:15:24 +00007387 // No global is ever allowed as a base.
7388 if (AM.BaseGV)
7389 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00007390
7391 // PPC only support r+r,
Chris Lattnerc9addb72007-03-30 23:15:24 +00007392 switch (AM.Scale) {
7393 case 0: // "r+i" or just "i", depending on HasBaseReg.
7394 break;
7395 case 1:
7396 if (AM.HasBaseReg && AM.BaseOffs) // "r+r+i" is not allowed.
7397 return false;
7398 // Otherwise we have r+r or r+i.
7399 break;
7400 case 2:
7401 if (AM.HasBaseReg || AM.BaseOffs) // 2*r+r or 2*r+i is not allowed.
7402 return false;
7403 // Allow 2*r as r+r.
7404 break;
Chris Lattner7c7ba9d2007-04-09 22:10:05 +00007405 default:
7406 // No other scales are supported.
7407 return false;
Chris Lattnerc9addb72007-03-30 23:15:24 +00007408 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007409
Chris Lattnerc9addb72007-03-30 23:15:24 +00007410 return true;
7411}
7412
Dan Gohmand858e902010-04-17 15:26:15 +00007413SDValue PPCTargetLowering::LowerRETURNADDR(SDValue Op,
7414 SelectionDAG &DAG) const {
Evan Cheng2457f2c2010-05-22 01:47:14 +00007415 MachineFunction &MF = DAG.getMachineFunction();
7416 MachineFrameInfo *MFI = MF.getFrameInfo();
7417 MFI->setReturnAddressIsTaken(true);
7418
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007419 DebugLoc dl = Op.getDebugLoc();
Dale Johannesen08673d22010-05-03 22:59:34 +00007420 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Chris Lattner3fc027d2007-12-08 06:59:59 +00007421
Dale Johannesen08673d22010-05-03 22:59:34 +00007422 // Make sure the function does not optimize away the store of the RA to
7423 // the stack.
Chris Lattner3fc027d2007-12-08 06:59:59 +00007424 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
Dale Johannesen08673d22010-05-03 22:59:34 +00007425 FuncInfo->setLRStoreRequired();
7426 bool isPPC64 = PPCSubTarget.isPPC64();
7427 bool isDarwinABI = PPCSubTarget.isDarwinABI();
7428
7429 if (Depth > 0) {
7430 SDValue FrameAddr = LowerFRAMEADDR(Op, DAG);
7431 SDValue Offset =
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007432
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00007433 DAG.getConstant(PPCFrameLowering::getReturnSaveOffset(isPPC64, isDarwinABI),
Dale Johannesen08673d22010-05-03 22:59:34 +00007434 isPPC64? MVT::i64 : MVT::i32);
7435 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
7436 DAG.getNode(ISD::ADD, dl, getPointerTy(),
7437 FrameAddr, Offset),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007438 MachinePointerInfo(), false, false, false, 0);
Dale Johannesen08673d22010-05-03 22:59:34 +00007439 }
Chris Lattner3fc027d2007-12-08 06:59:59 +00007440
Chris Lattner3fc027d2007-12-08 06:59:59 +00007441 // Just load the return address off the stack.
Dan Gohman475871a2008-07-27 21:46:04 +00007442 SDValue RetAddrFI = getReturnAddrFrameIndex(DAG);
Dale Johannesen08673d22010-05-03 22:59:34 +00007443 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007444 RetAddrFI, MachinePointerInfo(), false, false, false, 0);
Chris Lattner3fc027d2007-12-08 06:59:59 +00007445}
7446
Dan Gohmand858e902010-04-17 15:26:15 +00007447SDValue PPCTargetLowering::LowerFRAMEADDR(SDValue Op,
7448 SelectionDAG &DAG) const {
Dale Johannesena05dca42009-02-04 23:02:30 +00007449 DebugLoc dl = Op.getDebugLoc();
Dale Johannesen08673d22010-05-03 22:59:34 +00007450 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00007451
Owen Andersone50ed302009-08-10 22:56:29 +00007452 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson825b72b2009-08-11 20:47:22 +00007453 bool isPPC64 = PtrVT == MVT::i64;
Scott Michelfdc40a02009-02-17 22:15:04 +00007454
Nicolas Geoffray43c6e7c2007-03-01 13:11:38 +00007455 MachineFunction &MF = DAG.getMachineFunction();
7456 MachineFrameInfo *MFI = MF.getFrameInfo();
Dale Johannesen08673d22010-05-03 22:59:34 +00007457 MFI->setFrameAddressIsTaken(true);
Hal Finkele9cc0a02013-03-21 19:03:19 +00007458
7459 // Naked functions never have a frame pointer, and so we use r1. For all
7460 // other functions, this decision must be delayed until during PEI.
7461 unsigned FrameReg;
7462 if (MF.getFunction()->getAttributes().hasAttribute(
7463 AttributeSet::FunctionIndex, Attribute::Naked))
7464 FrameReg = isPPC64 ? PPC::X1 : PPC::R1;
7465 else
7466 FrameReg = isPPC64 ? PPC::FP8 : PPC::FP;
7467
Dale Johannesen08673d22010-05-03 22:59:34 +00007468 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl, FrameReg,
7469 PtrVT);
7470 while (Depth--)
7471 FrameAddr = DAG.getLoad(Op.getValueType(), dl, DAG.getEntryNode(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007472 FrameAddr, MachinePointerInfo(), false, false,
7473 false, 0);
Dale Johannesen08673d22010-05-03 22:59:34 +00007474 return FrameAddr;
Nicolas Geoffray43c6e7c2007-03-01 13:11:38 +00007475}
Dan Gohman54aeea32008-10-21 03:41:46 +00007476
7477bool
7478PPCTargetLowering::isOffsetFoldingLegal(const GlobalAddressSDNode *GA) const {
7479 // The PowerPC target isn't yet aware of offsets.
7480 return false;
7481}
Tilmann Schellerffd02002009-07-03 06:45:56 +00007482
Evan Cheng42642d02010-04-01 20:10:42 +00007483/// getOptimalMemOpType - Returns the target specific optimal type for load
Evan Chengf28f8bc2010-04-02 19:36:14 +00007484/// and store operations as a result of memset, memcpy, and memmove
7485/// lowering. If DstAlign is zero that means it's safe to destination
7486/// alignment can satisfy any constraint. Similarly if SrcAlign is zero it
7487/// means there isn't a need to check it against alignment requirement,
Evan Cheng946a3a92012-12-12 02:34:41 +00007488/// probably because the source does not need to be loaded. If 'IsMemset' is
7489/// true, that means it's expanding a memset. If 'ZeroMemset' is true, that
7490/// means it's a memset of zero. 'MemcpyStrSrc' indicates whether the memcpy
7491/// source is constant so it does not need to be loaded.
Dan Gohman37f32ee2010-04-16 20:11:05 +00007492/// It returns EVT::Other if the type should be determined using generic
7493/// target-independent logic.
Evan Cheng255f20f2010-04-01 06:04:33 +00007494EVT PPCTargetLowering::getOptimalMemOpType(uint64_t Size,
7495 unsigned DstAlign, unsigned SrcAlign,
Evan Cheng946a3a92012-12-12 02:34:41 +00007496 bool IsMemset, bool ZeroMemset,
Evan Chengc3b0c342010-04-08 07:37:57 +00007497 bool MemcpyStrSrc,
Dan Gohman37f32ee2010-04-16 20:11:05 +00007498 MachineFunction &MF) const {
Tilmann Schellerffd02002009-07-03 06:45:56 +00007499 if (this->PPCSubTarget.isPPC64()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00007500 return MVT::i64;
Tilmann Schellerffd02002009-07-03 06:45:56 +00007501 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +00007502 return MVT::i32;
Tilmann Schellerffd02002009-07-03 06:45:56 +00007503 }
7504}
Hal Finkel3f31d492012-04-01 19:23:08 +00007505
Hal Finkel2d37f7b2013-03-15 15:27:13 +00007506bool PPCTargetLowering::allowsUnalignedMemoryAccesses(EVT VT,
7507 bool *Fast) const {
7508 if (DisablePPCUnaligned)
7509 return false;
7510
7511 // PowerPC supports unaligned memory access for simple non-vector types.
7512 // Although accessing unaligned addresses is not as efficient as accessing
7513 // aligned addresses, it is generally more efficient than manual expansion,
7514 // and generally only traps for software emulation when crossing page
7515 // boundaries.
7516
7517 if (!VT.isSimple())
7518 return false;
7519
7520 if (VT.getSimpleVT().isVector())
7521 return false;
7522
7523 if (VT == MVT::ppcf128)
7524 return false;
7525
7526 if (Fast)
7527 *Fast = true;
7528
7529 return true;
7530}
7531
Hal Finkel070b8db2012-06-22 00:49:52 +00007532/// isFMAFasterThanMulAndAdd - Return true if an FMA operation is faster than
7533/// a pair of mul and add instructions. fmuladd intrinsics will be expanded to
7534/// FMAs when this method returns true (and FMAs are legal), otherwise fmuladd
7535/// is expanded to mul + add.
7536bool PPCTargetLowering::isFMAFasterThanMulAndAdd(EVT VT) const {
7537 if (!VT.isSimple())
7538 return false;
7539
7540 switch (VT.getSimpleVT().SimpleTy) {
7541 case MVT::f32:
7542 case MVT::f64:
7543 case MVT::v4f32:
7544 return true;
7545 default:
7546 break;
7547 }
7548
7549 return false;
7550}
7551
Hal Finkel3f31d492012-04-01 19:23:08 +00007552Sched::Preference PPCTargetLowering::getSchedulingPreference(SDNode *N) const {
Hal Finkel71ffcfe2012-06-10 19:32:29 +00007553 if (DisableILPPref)
7554 return TargetLowering::getSchedulingPreference(N);
Hal Finkel3f31d492012-04-01 19:23:08 +00007555
Hal Finkel71ffcfe2012-06-10 19:32:29 +00007556 return Sched::ILP;
Hal Finkel3f31d492012-04-01 19:23:08 +00007557}
7558