blob: 4ba8adab12be55a8fe052c48456def5a6864b582 [file] [log] [blame]
Christopher Lambbab24742007-07-26 08:18:32 +00001//===-- LowerSubregs.cpp - Subregister Lowering instruction pass ----------===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Christopher Lambbab24742007-07-26 08:18:32 +00007//
8//===----------------------------------------------------------------------===//
Dan Gohmanbd0f1442008-09-24 23:44:12 +00009//
10// This file defines a MachineFunction pass which runs after register
11// allocation that turns subreg insert/extract instructions into register
12// copies, as needed. This ensures correct codegen even if the coalescer
13// isn't able to remove all subreg instructions.
14//
15//===----------------------------------------------------------------------===//
Christopher Lambbab24742007-07-26 08:18:32 +000016
17#define DEBUG_TYPE "lowersubregs"
18#include "llvm/CodeGen/Passes.h"
19#include "llvm/Function.h"
20#include "llvm/CodeGen/MachineFunctionPass.h"
21#include "llvm/CodeGen/MachineInstr.h"
Jakob Stoklund Olesen980daea2009-08-03 20:08:18 +000022#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000023#include "llvm/CodeGen/MachineRegisterInfo.h"
Dan Gohman6f0d0242008-02-10 18:45:23 +000024#include "llvm/Target/TargetRegisterInfo.h"
Christopher Lambbab24742007-07-26 08:18:32 +000025#include "llvm/Target/TargetInstrInfo.h"
26#include "llvm/Target/TargetMachine.h"
27#include "llvm/Support/Debug.h"
Daniel Dunbarce63ffb2009-07-25 00:23:56 +000028#include "llvm/Support/raw_ostream.h"
Christopher Lambbab24742007-07-26 08:18:32 +000029using namespace llvm;
30
31namespace {
Nick Lewycky6726b6d2009-10-25 06:33:48 +000032 struct LowerSubregsInstructionPass : public MachineFunctionPass {
Evan Chengd98e30f2009-10-25 07:49:57 +000033 private:
34 const TargetRegisterInfo *TRI;
35 const TargetInstrInfo *TII;
36
37 public:
Christopher Lambbab24742007-07-26 08:18:32 +000038 static char ID; // Pass identification, replacement for typeid
Dan Gohmanae73dc12008-09-04 17:05:41 +000039 LowerSubregsInstructionPass() : MachineFunctionPass(&ID) {}
Christopher Lambbab24742007-07-26 08:18:32 +000040
41 const char *getPassName() const {
42 return "Subregister lowering instruction pass";
43 }
44
Evan Chengbbeeb2a2008-09-22 20:58:04 +000045 virtual void getAnalysisUsage(AnalysisUsage &AU) const {
Dan Gohman845012e2009-07-31 23:37:33 +000046 AU.setPreservesCFG();
Evan Cheng8b56a902008-09-22 22:21:38 +000047 AU.addPreservedID(MachineLoopInfoID);
48 AU.addPreservedID(MachineDominatorsID);
Evan Chengbbeeb2a2008-09-22 20:58:04 +000049 MachineFunctionPass::getAnalysisUsage(AU);
50 }
51
Christopher Lambbab24742007-07-26 08:18:32 +000052 /// runOnMachineFunction - pass entry point
53 bool runOnMachineFunction(MachineFunction&);
Evan Chengd98e30f2009-10-25 07:49:57 +000054
55 private:
Christopher Lamb98363222007-08-06 16:33:56 +000056 bool LowerExtract(MachineInstr *MI);
Jakob Stoklund Olesen4b76ffc2010-07-07 00:32:25 +000057 bool LowerInsert(MachineInstr *MI);
Christopher Lambc9298232008-03-16 03:12:01 +000058 bool LowerSubregToReg(MachineInstr *MI);
Jakob Stoklund Olesena4e1ba52010-07-02 22:29:50 +000059 bool LowerCopy(MachineInstr *MI);
Dan Gohmana5b2fee2008-12-18 22:14:08 +000060
61 void TransferDeadFlag(MachineInstr *MI, unsigned DstReg,
Evan Chengd98e30f2009-10-25 07:49:57 +000062 const TargetRegisterInfo *TRI);
Dan Gohmana5b2fee2008-12-18 22:14:08 +000063 void TransferKillFlag(MachineInstr *MI, unsigned SrcReg,
Evan Chengd98e30f2009-10-25 07:49:57 +000064 const TargetRegisterInfo *TRI,
Evan Chengb018a1e2009-08-05 02:25:11 +000065 bool AddIfNotFound = false);
Bob Wilson5d521652010-06-29 18:42:49 +000066 void TransferImplicitDefs(MachineInstr *MI);
Christopher Lambbab24742007-07-26 08:18:32 +000067 };
68
69 char LowerSubregsInstructionPass::ID = 0;
70}
71
72FunctionPass *llvm::createLowerSubregsPass() {
73 return new LowerSubregsInstructionPass();
74}
75
Dan Gohmana5b2fee2008-12-18 22:14:08 +000076/// TransferDeadFlag - MI is a pseudo-instruction with DstReg dead,
77/// and the lowered replacement instructions immediately precede it.
78/// Mark the replacement instructions with the dead flag.
79void
80LowerSubregsInstructionPass::TransferDeadFlag(MachineInstr *MI,
81 unsigned DstReg,
Evan Chengd98e30f2009-10-25 07:49:57 +000082 const TargetRegisterInfo *TRI) {
Dan Gohmana5b2fee2008-12-18 22:14:08 +000083 for (MachineBasicBlock::iterator MII =
84 prior(MachineBasicBlock::iterator(MI)); ; --MII) {
Evan Chengd98e30f2009-10-25 07:49:57 +000085 if (MII->addRegisterDead(DstReg, TRI))
Dan Gohmana5b2fee2008-12-18 22:14:08 +000086 break;
87 assert(MII != MI->getParent()->begin() &&
Jakob Stoklund Olesen3651d922010-07-08 05:01:41 +000088 "copyPhysReg output doesn't reference destination register!");
Dan Gohmana5b2fee2008-12-18 22:14:08 +000089 }
90}
91
92/// TransferKillFlag - MI is a pseudo-instruction with SrcReg killed,
93/// and the lowered replacement instructions immediately precede it.
94/// Mark the replacement instructions with the kill flag.
95void
96LowerSubregsInstructionPass::TransferKillFlag(MachineInstr *MI,
97 unsigned SrcReg,
Evan Chengd98e30f2009-10-25 07:49:57 +000098 const TargetRegisterInfo *TRI,
Evan Chengb018a1e2009-08-05 02:25:11 +000099 bool AddIfNotFound) {
Dan Gohmana5b2fee2008-12-18 22:14:08 +0000100 for (MachineBasicBlock::iterator MII =
101 prior(MachineBasicBlock::iterator(MI)); ; --MII) {
Evan Chengd98e30f2009-10-25 07:49:57 +0000102 if (MII->addRegisterKilled(SrcReg, TRI, AddIfNotFound))
Dan Gohmana5b2fee2008-12-18 22:14:08 +0000103 break;
104 assert(MII != MI->getParent()->begin() &&
Jakob Stoklund Olesen3651d922010-07-08 05:01:41 +0000105 "copyPhysReg output doesn't reference source register!");
Dan Gohmana5b2fee2008-12-18 22:14:08 +0000106 }
107}
108
Bob Wilson5d521652010-06-29 18:42:49 +0000109/// TransferImplicitDefs - MI is a pseudo-instruction, and the lowered
110/// replacement instructions immediately precede it. Copy any implicit-def
111/// operands from MI to the replacement instruction.
112void
113LowerSubregsInstructionPass::TransferImplicitDefs(MachineInstr *MI) {
114 MachineBasicBlock::iterator CopyMI = MI;
115 --CopyMI;
116
117 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
118 MachineOperand &MO = MI->getOperand(i);
119 if (!MO.isReg() || !MO.isImplicit() || MO.isUse())
120 continue;
121 CopyMI->addOperand(MachineOperand::CreateReg(MO.getReg(), true, true));
122 }
123}
124
Christopher Lamb98363222007-08-06 16:33:56 +0000125bool LowerSubregsInstructionPass::LowerExtract(MachineInstr *MI) {
Dan Gohman07af7652008-12-18 22:06:01 +0000126 MachineBasicBlock *MBB = MI->getParent();
Jakob Stoklund Olesended2e3b2009-08-04 20:01:11 +0000127
Dan Gohman07af7652008-12-18 22:06:01 +0000128 assert(MI->getOperand(0).isReg() && MI->getOperand(0).isDef() &&
129 MI->getOperand(1).isReg() && MI->getOperand(1).isUse() &&
130 MI->getOperand(2).isImm() && "Malformed extract_subreg");
Christopher Lamb98363222007-08-06 16:33:56 +0000131
Dan Gohman07af7652008-12-18 22:06:01 +0000132 unsigned DstReg = MI->getOperand(0).getReg();
133 unsigned SuperReg = MI->getOperand(1).getReg();
134 unsigned SubIdx = MI->getOperand(2).getImm();
Evan Chengd98e30f2009-10-25 07:49:57 +0000135 unsigned SrcReg = TRI->getSubReg(SuperReg, SubIdx);
Christopher Lamb98363222007-08-06 16:33:56 +0000136
Dan Gohman07af7652008-12-18 22:06:01 +0000137 assert(TargetRegisterInfo::isPhysicalRegister(SuperReg) &&
138 "Extract supperg source must be a physical register");
139 assert(TargetRegisterInfo::isPhysicalRegister(DstReg) &&
Dan Gohmanf04865f2008-12-18 22:07:25 +0000140 "Extract destination must be in a physical register");
Evan Cheng6ade93b2009-08-05 03:53:14 +0000141 assert(SrcReg && "invalid subregister index for register");
Jakob Stoklund Olesended2e3b2009-08-04 20:01:11 +0000142
David Greene6d206f82010-01-04 23:06:47 +0000143 DEBUG(dbgs() << "subreg: CONVERTING: " << *MI);
Christopher Lamb98363222007-08-06 16:33:56 +0000144
Dan Gohman98c20692008-12-18 22:11:34 +0000145 if (SrcReg == DstReg) {
Jakob Stoklund Olesended2e3b2009-08-04 20:01:11 +0000146 // No need to insert an identity copy instruction.
147 if (MI->getOperand(1).isKill()) {
Jakob Stoklund Olesen544df362009-09-28 20:32:46 +0000148 // We must make sure the super-register gets killed. Replace the
149 // instruction with KILL.
Chris Lattner518bb532010-02-09 19:54:29 +0000150 MI->setDesc(TII->get(TargetOpcode::KILL));
Jakob Stoklund Olesended2e3b2009-08-04 20:01:11 +0000151 MI->RemoveOperand(2); // SubIdx
David Greene6d206f82010-01-04 23:06:47 +0000152 DEBUG(dbgs() << "subreg: replace by: " << *MI);
Jakob Stoklund Olesended2e3b2009-08-04 20:01:11 +0000153 return true;
154 }
Bill Wendling0d6b1b12009-08-22 20:23:49 +0000155
David Greene6d206f82010-01-04 23:06:47 +0000156 DEBUG(dbgs() << "subreg: eliminated!");
Dan Gohman98c20692008-12-18 22:11:34 +0000157 } else {
Jakob Stoklund Olesen3651d922010-07-08 05:01:41 +0000158 TII->copyPhysReg(*MBB, MI, MI->getDebugLoc(), DstReg, SrcReg, false);
Dan Gohmana5b2fee2008-12-18 22:14:08 +0000159 // Transfer the kill/dead flags, if needed.
160 if (MI->getOperand(0).isDead())
161 TransferDeadFlag(MI, DstReg, TRI);
162 if (MI->getOperand(1).isKill())
Evan Chengb018a1e2009-08-05 02:25:11 +0000163 TransferKillFlag(MI, SuperReg, TRI, true);
Bob Wilson5d521652010-06-29 18:42:49 +0000164 TransferImplicitDefs(MI);
Bill Wendling0d6b1b12009-08-22 20:23:49 +0000165 DEBUG({
166 MachineBasicBlock::iterator dMI = MI;
David Greene6d206f82010-01-04 23:06:47 +0000167 dbgs() << "subreg: " << *(--dMI);
Bill Wendling0d6b1b12009-08-22 20:23:49 +0000168 });
Dan Gohman07af7652008-12-18 22:06:01 +0000169 }
Christopher Lamb98363222007-08-06 16:33:56 +0000170
David Greene6d206f82010-01-04 23:06:47 +0000171 DEBUG(dbgs() << '\n');
Dan Gohman07af7652008-12-18 22:06:01 +0000172 MBB->erase(MI);
173 return true;
Christopher Lamb98363222007-08-06 16:33:56 +0000174}
175
Christopher Lambc9298232008-03-16 03:12:01 +0000176bool LowerSubregsInstructionPass::LowerSubregToReg(MachineInstr *MI) {
177 MachineBasicBlock *MBB = MI->getParent();
Dan Gohmand735b802008-10-03 15:45:36 +0000178 assert((MI->getOperand(0).isReg() && MI->getOperand(0).isDef()) &&
179 MI->getOperand(1).isImm() &&
180 (MI->getOperand(2).isReg() && MI->getOperand(2).isUse()) &&
181 MI->getOperand(3).isImm() && "Invalid subreg_to_reg");
Jakob Stoklund Olesenf175c5c2010-06-22 22:11:07 +0000182
Christopher Lambc9298232008-03-16 03:12:01 +0000183 unsigned DstReg = MI->getOperand(0).getReg();
184 unsigned InsReg = MI->getOperand(2).getReg();
Jakob Stoklund Olesenf175c5c2010-06-22 22:11:07 +0000185 assert(!MI->getOperand(2).getSubReg() && "SubIdx on physreg?");
Evan Cheng7d6d4b32009-03-23 07:19:58 +0000186 unsigned SubIdx = MI->getOperand(3).getImm();
Christopher Lambc9298232008-03-16 03:12:01 +0000187
188 assert(SubIdx != 0 && "Invalid index for insert_subreg");
Evan Chengd98e30f2009-10-25 07:49:57 +0000189 unsigned DstSubReg = TRI->getSubReg(DstReg, SubIdx);
Evan Cheng7d6d4b32009-03-23 07:19:58 +0000190
Christopher Lambc9298232008-03-16 03:12:01 +0000191 assert(TargetRegisterInfo::isPhysicalRegister(DstReg) &&
192 "Insert destination must be in a physical register");
193 assert(TargetRegisterInfo::isPhysicalRegister(InsReg) &&
194 "Inserted value must be in a physical register");
195
David Greene6d206f82010-01-04 23:06:47 +0000196 DEBUG(dbgs() << "subreg: CONVERTING: " << *MI);
Christopher Lambc9298232008-03-16 03:12:01 +0000197
Jakob Stoklund Olesenf175c5c2010-06-22 22:11:07 +0000198 if (DstSubReg == InsReg) {
Dan Gohmane3d92062008-08-07 02:54:50 +0000199 // No need to insert an identify copy instruction.
Evan Cheng7d6d4b32009-03-23 07:19:58 +0000200 // Watch out for case like this:
Jakob Stoklund Olesenf175c5c2010-06-22 22:11:07 +0000201 // %RAX<def> = SUBREG_TO_REG 0, %EAX<kill>, 3
202 // We must leave %RAX live.
203 if (DstReg != InsReg) {
204 MI->setDesc(TII->get(TargetOpcode::KILL));
205 MI->RemoveOperand(3); // SubIdx
206 MI->RemoveOperand(1); // Imm
207 DEBUG(dbgs() << "subreg: replace by: " << *MI);
208 return true;
209 }
David Greene6d206f82010-01-04 23:06:47 +0000210 DEBUG(dbgs() << "subreg: eliminated!");
Dan Gohmane3d92062008-08-07 02:54:50 +0000211 } else {
Jakob Stoklund Olesen3651d922010-07-08 05:01:41 +0000212 TII->copyPhysReg(*MBB, MI, MI->getDebugLoc(), DstSubReg, InsReg,
213 MI->getOperand(2).isKill());
Dan Gohmana5b2fee2008-12-18 22:14:08 +0000214 // Transfer the kill/dead flags, if needed.
215 if (MI->getOperand(0).isDead())
216 TransferDeadFlag(MI, DstSubReg, TRI);
Bill Wendling0d6b1b12009-08-22 20:23:49 +0000217 DEBUG({
218 MachineBasicBlock::iterator dMI = MI;
David Greene6d206f82010-01-04 23:06:47 +0000219 dbgs() << "subreg: " << *(--dMI);
Bill Wendling0d6b1b12009-08-22 20:23:49 +0000220 });
Dan Gohmane3d92062008-08-07 02:54:50 +0000221 }
Christopher Lambc9298232008-03-16 03:12:01 +0000222
David Greene6d206f82010-01-04 23:06:47 +0000223 DEBUG(dbgs() << '\n');
Dan Gohman2c3f7ae2008-07-17 23:49:46 +0000224 MBB->erase(MI);
Anton Korobeynikovefcd89a2009-10-24 00:27:00 +0000225 return true;
Christopher Lambc9298232008-03-16 03:12:01 +0000226}
Christopher Lamb98363222007-08-06 16:33:56 +0000227
Jakob Stoklund Olesen4b76ffc2010-07-07 00:32:25 +0000228bool LowerSubregsInstructionPass::LowerInsert(MachineInstr *MI) {
229 MachineBasicBlock *MBB = MI->getParent();
230 assert((MI->getOperand(0).isReg() && MI->getOperand(0).isDef()) &&
231 (MI->getOperand(1).isReg() && MI->getOperand(1).isUse()) &&
232 (MI->getOperand(2).isReg() && MI->getOperand(2).isUse()) &&
233 MI->getOperand(3).isImm() && "Invalid insert_subreg");
234
235 unsigned DstReg = MI->getOperand(0).getReg();
236#ifndef NDEBUG
237 unsigned SrcReg = MI->getOperand(1).getReg();
238#endif
239 unsigned InsReg = MI->getOperand(2).getReg();
240 unsigned SubIdx = MI->getOperand(3).getImm();
241
242 assert(DstReg == SrcReg && "insert_subreg not a two-address instruction?");
243 assert(SubIdx != 0 && "Invalid index for insert_subreg");
244 unsigned DstSubReg = TRI->getSubReg(DstReg, SubIdx);
245 assert(DstSubReg && "invalid subregister index for register");
246 assert(TargetRegisterInfo::isPhysicalRegister(SrcReg) &&
247 "Insert superreg source must be in a physical register");
248 assert(TargetRegisterInfo::isPhysicalRegister(InsReg) &&
249 "Inserted value must be in a physical register");
250
251 DEBUG(dbgs() << "subreg: CONVERTING: " << *MI);
252
253 if (DstSubReg == InsReg) {
254 // No need to insert an identity copy instruction. If the SrcReg was
255 // <undef>, we need to make sure it is alive by inserting a KILL
256 if (MI->getOperand(1).isUndef() && !MI->getOperand(0).isDead()) {
257 MachineInstrBuilder MIB = BuildMI(*MBB, MI, MI->getDebugLoc(),
258 TII->get(TargetOpcode::KILL), DstReg);
259 if (MI->getOperand(2).isUndef())
260 MIB.addReg(InsReg, RegState::Undef);
261 else
262 MIB.addReg(InsReg, RegState::Kill);
263 } else {
264 DEBUG(dbgs() << "subreg: eliminated!\n");
265 MBB->erase(MI);
266 return true;
267 }
268 } else {
269 // Insert sub-register copy
Jakob Stoklund Olesen4b76ffc2010-07-07 00:32:25 +0000270 if (MI->getOperand(2).isUndef())
271 // If the source register being inserted is undef, then this becomes a
272 // KILL.
273 BuildMI(*MBB, MI, MI->getDebugLoc(),
274 TII->get(TargetOpcode::KILL), DstSubReg);
275 else {
Jakob Stoklund Olesen3651d922010-07-08 05:01:41 +0000276 TII->copyPhysReg(*MBB, MI, MI->getDebugLoc(), DstSubReg, InsReg, false);
Jakob Stoklund Olesen4b76ffc2010-07-07 00:32:25 +0000277 }
278 MachineBasicBlock::iterator CopyMI = MI;
279 --CopyMI;
280
281 // INSERT_SUBREG is a two-address instruction so it implicitly kills SrcReg.
282 if (!MI->getOperand(1).isUndef())
283 CopyMI->addOperand(MachineOperand::CreateReg(DstReg, false, true, true));
284
285 // Transfer the kill/dead flags, if needed.
286 if (MI->getOperand(0).isDead()) {
287 TransferDeadFlag(MI, DstSubReg, TRI);
288 } else {
289 // Make sure the full DstReg is live after this replacement.
290 CopyMI->addOperand(MachineOperand::CreateReg(DstReg, true, true));
291 }
292
293 // Make sure the inserted register gets killed
294 if (MI->getOperand(2).isKill() && !MI->getOperand(2).isUndef())
295 TransferKillFlag(MI, InsReg, TRI);
296 }
297
298 DEBUG({
299 MachineBasicBlock::iterator dMI = MI;
300 dbgs() << "subreg: " << *(--dMI) << "\n";
301 });
302
303 MBB->erase(MI);
304 return true;
305}
306
Jakob Stoklund Olesena4e1ba52010-07-02 22:29:50 +0000307bool LowerSubregsInstructionPass::LowerCopy(MachineInstr *MI) {
308 MachineOperand &DstMO = MI->getOperand(0);
309 MachineOperand &SrcMO = MI->getOperand(1);
310
311 if (SrcMO.getReg() == DstMO.getReg()) {
312 DEBUG(dbgs() << "identity copy: " << *MI);
313 // No need to insert an identity copy instruction, but replace with a KILL
314 // if liveness is changed.
315 if (DstMO.isDead() || SrcMO.isUndef() || MI->getNumOperands() > 2) {
316 // We must make sure the super-register gets killed. Replace the
317 // instruction with KILL.
318 MI->setDesc(TII->get(TargetOpcode::KILL));
319 DEBUG(dbgs() << "replaced by: " << *MI);
320 return true;
321 }
322 // Vanilla identity copy.
323 MI->eraseFromParent();
324 return true;
325 }
326
327 DEBUG(dbgs() << "real copy: " << *MI);
Jakob Stoklund Olesen3651d922010-07-08 05:01:41 +0000328 TII->copyPhysReg(*MI->getParent(), MI, MI->getDebugLoc(),
329 DstMO.getReg(), SrcMO.getReg(), SrcMO.isKill());
Jakob Stoklund Olesena4e1ba52010-07-02 22:29:50 +0000330
331 if (DstMO.isDead())
332 TransferDeadFlag(MI, DstMO.getReg(), TRI);
Jakob Stoklund Olesena4e1ba52010-07-02 22:29:50 +0000333 if (MI->getNumOperands() > 2)
334 TransferImplicitDefs(MI);
335 DEBUG({
336 MachineBasicBlock::iterator dMI = MI;
337 dbgs() << "replaced by: " << *(--dMI);
338 });
339 MI->eraseFromParent();
340 return true;
341}
342
Christopher Lambbab24742007-07-26 08:18:32 +0000343/// runOnMachineFunction - Reduce subregister inserts and extracts to register
344/// copies.
345///
346bool LowerSubregsInstructionPass::runOnMachineFunction(MachineFunction &MF) {
David Greene6d206f82010-01-04 23:06:47 +0000347 DEBUG(dbgs() << "Machine Function\n"
Bill Wendling0d6b1b12009-08-22 20:23:49 +0000348 << "********** LOWERING SUBREG INSTRS **********\n"
349 << "********** Function: "
350 << MF.getFunction()->getName() << '\n');
Evan Chengd98e30f2009-10-25 07:49:57 +0000351 TRI = MF.getTarget().getRegisterInfo();
352 TII = MF.getTarget().getInstrInfo();
Christopher Lambbab24742007-07-26 08:18:32 +0000353
Bill Wendling0d6b1b12009-08-22 20:23:49 +0000354 bool MadeChange = false;
Christopher Lambbab24742007-07-26 08:18:32 +0000355
356 for (MachineFunction::iterator mbbi = MF.begin(), mbbe = MF.end();
357 mbbi != mbbe; ++mbbi) {
358 for (MachineBasicBlock::iterator mi = mbbi->begin(), me = mbbi->end();
Christopher Lamb98363222007-08-06 16:33:56 +0000359 mi != me;) {
Chris Lattner7896c9f2009-12-03 00:50:42 +0000360 MachineBasicBlock::iterator nmi = llvm::next(mi);
Evan Chengd98e30f2009-10-25 07:49:57 +0000361 MachineInstr *MI = mi;
Chris Lattner518bb532010-02-09 19:54:29 +0000362 if (MI->isExtractSubreg()) {
Christopher Lamb98363222007-08-06 16:33:56 +0000363 MadeChange |= LowerExtract(MI);
Jakob Stoklund Olesen4b76ffc2010-07-07 00:32:25 +0000364 } else if (MI->isInsertSubreg()) {
365 MadeChange |= LowerInsert(MI);
Chris Lattner518bb532010-02-09 19:54:29 +0000366 } else if (MI->isSubregToReg()) {
Christopher Lambc9298232008-03-16 03:12:01 +0000367 MadeChange |= LowerSubregToReg(MI);
Jakob Stoklund Olesena4e1ba52010-07-02 22:29:50 +0000368 } else if (MI->isCopy()) {
369 MadeChange |= LowerCopy(MI);
Christopher Lambbab24742007-07-26 08:18:32 +0000370 }
Evan Chengd98e30f2009-10-25 07:49:57 +0000371 mi = nmi;
Christopher Lambbab24742007-07-26 08:18:32 +0000372 }
373 }
374
375 return MadeChange;
376}