blob: 28ab854c38b55b7b70dc085b2e6b1df34dfb343e [file] [log] [blame]
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001//===-- MipsISelLowering.cpp - Mips DAG Lowering Implementation -----------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00007//
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00008//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00009//
10// This file defines the interfaces that Mips uses to lower LLVM code into a
11// selection DAG.
12//
Akira Hatanaka4552c9a2011-04-15 21:51:11 +000013//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000014
15#define DEBUG_TYPE "mips-lower"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000016#include "MipsISelLowering.h"
Bruno Cardoso Lopesa2b1bb52007-08-28 05:08:16 +000017#include "MipsMachineFunction.h"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000018#include "MipsTargetMachine.h"
Chris Lattnerb71b9092009-08-13 06:28:06 +000019#include "MipsTargetObjectFile.h"
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +000020#include "MipsSubtarget.h"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000021#include "llvm/DerivedTypes.h"
22#include "llvm/Function.h"
Bruno Cardoso Lopes91fd5322008-07-21 18:52:34 +000023#include "llvm/GlobalVariable.h"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000024#include "llvm/Intrinsics.h"
25#include "llvm/CallingConv.h"
Akira Hatanaka794bf172011-07-07 23:56:50 +000026#include "InstPrinter/MipsInstPrinter.h"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000027#include "llvm/CodeGen/CallingConvLower.h"
28#include "llvm/CodeGen/MachineFrameInfo.h"
29#include "llvm/CodeGen/MachineFunction.h"
30#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000031#include "llvm/CodeGen/MachineRegisterInfo.h"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000032#include "llvm/CodeGen/SelectionDAGISel.h"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000033#include "llvm/CodeGen/ValueTypes.h"
34#include "llvm/Support/Debug.h"
Torok Edwinc25e7582009-07-11 20:10:48 +000035#include "llvm/Support/ErrorHandling.h"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000036using namespace llvm;
37
Chris Lattnerf0144122009-07-28 03:13:23 +000038const char *MipsTargetLowering::getTargetNodeName(unsigned Opcode) const {
39 switch (Opcode) {
Akira Hatanakabdd2ce92011-05-23 21:13:59 +000040 case MipsISD::JmpLink: return "MipsISD::JmpLink";
41 case MipsISD::Hi: return "MipsISD::Hi";
42 case MipsISD::Lo: return "MipsISD::Lo";
43 case MipsISD::GPRel: return "MipsISD::GPRel";
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +000044 case MipsISD::TlsGd: return "MipsISD::TlsGd";
45 case MipsISD::TprelHi: return "MipsISD::TprelHi";
46 case MipsISD::TprelLo: return "MipsISD::TprelLo";
47 case MipsISD::ThreadPointer: return "MipsISD::ThreadPointer";
Akira Hatanakabdd2ce92011-05-23 21:13:59 +000048 case MipsISD::Ret: return "MipsISD::Ret";
49 case MipsISD::FPBrcond: return "MipsISD::FPBrcond";
50 case MipsISD::FPCmp: return "MipsISD::FPCmp";
51 case MipsISD::CMovFP_T: return "MipsISD::CMovFP_T";
52 case MipsISD::CMovFP_F: return "MipsISD::CMovFP_F";
53 case MipsISD::FPRound: return "MipsISD::FPRound";
54 case MipsISD::MAdd: return "MipsISD::MAdd";
55 case MipsISD::MAddu: return "MipsISD::MAddu";
56 case MipsISD::MSub: return "MipsISD::MSub";
57 case MipsISD::MSubu: return "MipsISD::MSubu";
58 case MipsISD::DivRem: return "MipsISD::DivRem";
59 case MipsISD::DivRemU: return "MipsISD::DivRemU";
60 case MipsISD::BuildPairF64: return "MipsISD::BuildPairF64";
61 case MipsISD::ExtractElementF64: return "MipsISD::ExtractElementF64";
Akira Hatanaka342837d2011-05-28 01:07:07 +000062 case MipsISD::WrapperPIC: return "MipsISD::WrapperPIC";
Akira Hatanaka21afc632011-06-21 00:40:49 +000063 case MipsISD::DynAlloc: return "MipsISD::DynAlloc";
Akira Hatanakadb548262011-07-19 23:30:50 +000064 case MipsISD::Sync: return "MipsISD::Sync";
Akira Hatanaka0f843822011-06-07 18:58:42 +000065 default: return NULL;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000066 }
67}
68
69MipsTargetLowering::
Chris Lattnerf0144122009-07-28 03:13:23 +000070MipsTargetLowering(MipsTargetMachine &TM)
Chris Lattnerb71b9092009-08-13 06:28:06 +000071 : TargetLowering(TM, new MipsTargetObjectFile()) {
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +000072 Subtarget = &TM.getSubtarget<MipsSubtarget>();
73
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000074 // Mips does not have i1 type, so use i32 for
Wesley Peckbf17cfa2010-11-23 03:31:01 +000075 // setcc operations results (slt, sgt, ...).
Duncan Sands03228082008-11-23 15:47:28 +000076 setBooleanContents(ZeroOrOneBooleanContent);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000077
78 // Set up the register classes
Owen Anderson825b72b2009-08-11 20:47:22 +000079 addRegisterClass(MVT::i32, Mips::CPURegsRegisterClass);
80 addRegisterClass(MVT::f32, Mips::FGR32RegisterClass);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000081
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +000082 // When dealing with single precision only, use libcalls
Bruno Cardoso Lopesbdfbb742009-03-21 00:05:07 +000083 if (!Subtarget->isSingleFloat())
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +000084 if (!Subtarget->isFP64bit())
Owen Anderson825b72b2009-08-11 20:47:22 +000085 addRegisterClass(MVT::f64, Mips::AFGR64RegisterClass);
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +000086
Wesley Peckbf17cfa2010-11-23 03:31:01 +000087 // Load extented operations for i1 types must be promoted
Owen Anderson825b72b2009-08-11 20:47:22 +000088 setLoadExtAction(ISD::EXTLOAD, MVT::i1, Promote);
89 setLoadExtAction(ISD::ZEXTLOAD, MVT::i1, Promote);
90 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000091
Eli Friedman6055a6a2009-07-17 04:07:24 +000092 // MIPS doesn't have extending float->double load/store
Owen Anderson825b72b2009-08-11 20:47:22 +000093 setLoadExtAction(ISD::EXTLOAD, MVT::f32, Expand);
94 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Eli Friedman10a36592009-07-17 02:28:12 +000095
Wesley Peckbf17cfa2010-11-23 03:31:01 +000096 // Used by legalize types to correctly generate the setcc result.
97 // Without this, every float setcc comes with a AND/OR with the result,
98 // we don't want this, since the fpcmp result goes to a flag register,
Bruno Cardoso Lopes77283772008-07-31 18:31:28 +000099 // which is used implicitly by brcond and select operations.
Owen Anderson825b72b2009-08-11 20:47:22 +0000100 AddPromotedToType(ISD::SETCC, MVT::i1, MVT::i32);
Bruno Cardoso Lopes77283772008-07-31 18:31:28 +0000101
Bruno Cardoso Lopes97c25372008-07-09 04:15:08 +0000102 // Mips Custom Operations
Owen Anderson825b72b2009-08-11 20:47:22 +0000103 setOperationAction(ISD::GlobalAddress, MVT::i32, Custom);
Bruno Cardoso Lopesca8a2aa2011-03-04 20:01:52 +0000104 setOperationAction(ISD::BlockAddress, MVT::i32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000105 setOperationAction(ISD::GlobalTLSAddress, MVT::i32, Custom);
106 setOperationAction(ISD::JumpTable, MVT::i32, Custom);
107 setOperationAction(ISD::ConstantPool, MVT::i32, Custom);
108 setOperationAction(ISD::SELECT, MVT::f32, Custom);
109 setOperationAction(ISD::SELECT, MVT::f64, Custom);
110 setOperationAction(ISD::SELECT, MVT::i32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000111 setOperationAction(ISD::BRCOND, MVT::Other, Custom);
112 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Custom);
Bruno Cardoso Lopes6059b852010-02-06 21:00:02 +0000113 setOperationAction(ISD::VASTART, MVT::Other, Custom);
114
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000115 setOperationAction(ISD::SDIV, MVT::i32, Expand);
116 setOperationAction(ISD::SREM, MVT::i32, Expand);
117 setOperationAction(ISD::UDIV, MVT::i32, Expand);
118 setOperationAction(ISD::UREM, MVT::i32, Expand);
119
Bruno Cardoso Lopes97c25372008-07-09 04:15:08 +0000120 // Operations not directly supported by Mips.
Owen Anderson825b72b2009-08-11 20:47:22 +0000121 setOperationAction(ISD::BR_JT, MVT::Other, Expand);
122 setOperationAction(ISD::BR_CC, MVT::Other, Expand);
123 setOperationAction(ISD::SELECT_CC, MVT::Other, Expand);
124 setOperationAction(ISD::UINT_TO_FP, MVT::i32, Expand);
125 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Expand);
126 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1, Expand);
127 setOperationAction(ISD::CTPOP, MVT::i32, Expand);
128 setOperationAction(ISD::CTTZ, MVT::i32, Expand);
129 setOperationAction(ISD::ROTL, MVT::i32, Expand);
Bruno Cardoso Lopes908b6dd2010-12-09 17:32:30 +0000130
131 if (!Subtarget->isMips32r2())
132 setOperationAction(ISD::ROTR, MVT::i32, Expand);
133
Owen Anderson825b72b2009-08-11 20:47:22 +0000134 setOperationAction(ISD::SHL_PARTS, MVT::i32, Expand);
135 setOperationAction(ISD::SRA_PARTS, MVT::i32, Expand);
136 setOperationAction(ISD::SRL_PARTS, MVT::i32, Expand);
Akira Hatanaka9c3d57c2011-05-25 19:32:07 +0000137 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
138 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000139 setOperationAction(ISD::FSIN, MVT::f32, Expand);
Bruno Cardoso Lopes5d6fb5d2011-03-04 18:54:14 +0000140 setOperationAction(ISD::FSIN, MVT::f64, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000141 setOperationAction(ISD::FCOS, MVT::f32, Expand);
Bruno Cardoso Lopes5d6fb5d2011-03-04 18:54:14 +0000142 setOperationAction(ISD::FCOS, MVT::f64, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000143 setOperationAction(ISD::FPOWI, MVT::f32, Expand);
144 setOperationAction(ISD::FPOW, MVT::f32, Expand);
Akira Hatanaka46da1362011-05-23 22:23:58 +0000145 setOperationAction(ISD::FPOW, MVT::f64, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000146 setOperationAction(ISD::FLOG, MVT::f32, Expand);
147 setOperationAction(ISD::FLOG2, MVT::f32, Expand);
148 setOperationAction(ISD::FLOG10, MVT::f32, Expand);
149 setOperationAction(ISD::FEXP, MVT::f32, Expand);
Cameron Zwarich33390842011-07-08 21:39:21 +0000150 setOperationAction(ISD::FMA, MVT::f32, Expand);
151 setOperationAction(ISD::FMA, MVT::f64, Expand);
Bruno Cardoso Lopes97c25372008-07-09 04:15:08 +0000152
Akira Hatanakacf0cd802011-05-26 18:59:03 +0000153 setOperationAction(ISD::EXCEPTIONADDR, MVT::i32, Expand);
154 setOperationAction(ISD::EHSELECTION, MVT::i32, Expand);
Eric Christopher471e4222011-06-08 23:55:35 +0000155
Bruno Cardoso Lopes954dac02011-03-09 19:22:22 +0000156 setOperationAction(ISD::VAARG, MVT::Other, Expand);
157 setOperationAction(ISD::VACOPY, MVT::Other, Expand);
158 setOperationAction(ISD::VAEND, MVT::Other, Expand);
159
Bruno Cardoso Lopes97c25372008-07-09 04:15:08 +0000160 // Use the default for now
Owen Anderson825b72b2009-08-11 20:47:22 +0000161 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
162 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
Eli Friedman14648462011-07-27 22:21:52 +0000163
Akira Hatanakadb548262011-07-19 23:30:50 +0000164 setOperationAction(ISD::MEMBARRIER, MVT::Other, Custom);
Eli Friedman14648462011-07-27 22:21:52 +0000165 setOperationAction(ISD::ATOMIC_FENCE, MVT::Other, Custom);
Bruno Cardoso Lopes85e92122008-07-07 19:11:24 +0000166
Eli Friedman26689ac2011-08-03 21:06:02 +0000167 setInsertFencesForAtomic(true);
168
Bruno Cardoso Lopesea9d4d62008-08-04 06:44:31 +0000169 if (Subtarget->isSingleFloat())
Owen Anderson825b72b2009-08-11 20:47:22 +0000170 setOperationAction(ISD::SELECT_CC, MVT::f64, Expand);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000171
Bruno Cardoso Lopes7728f7e2008-07-09 05:32:22 +0000172 if (!Subtarget->hasSEInReg()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000173 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8, Expand);
174 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16, Expand);
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000175 }
176
Bruno Cardoso Lopes65ad4522008-08-08 06:16:31 +0000177 if (!Subtarget->hasBitCount())
Owen Anderson825b72b2009-08-11 20:47:22 +0000178 setOperationAction(ISD::CTLZ, MVT::i32, Expand);
Bruno Cardoso Lopes65ad4522008-08-08 06:16:31 +0000179
Bruno Cardoso Lopes739e4412008-08-13 07:13:40 +0000180 if (!Subtarget->hasSwap())
Owen Anderson825b72b2009-08-11 20:47:22 +0000181 setOperationAction(ISD::BSWAP, MVT::i32, Expand);
Bruno Cardoso Lopes739e4412008-08-13 07:13:40 +0000182
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000183 setTargetDAGCombine(ISD::ADDE);
184 setTargetDAGCombine(ISD::SUBE);
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000185 setTargetDAGCombine(ISD::SDIVREM);
186 setTargetDAGCombine(ISD::UDIVREM);
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000187 setTargetDAGCombine(ISD::SETCC);
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000188
Eli Friedmanfc5d3052011-05-06 20:34:06 +0000189 setMinFunctionAlignment(2);
190
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000191 setStackPointerRegisterToSaveRestore(Mips::SP);
192 computeRegisterProperties();
Akira Hatanakacf0cd802011-05-26 18:59:03 +0000193
194 setExceptionPointerRegister(Mips::A0);
195 setExceptionSelectorRegister(Mips::A1);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000196}
197
Akira Hatanaka5c21c9e2011-08-12 21:30:06 +0000198bool MipsTargetLowering::allowsUnalignedMemoryAccesses(EVT VT) const {
199 // FIXME: allow unaligned memory accesses for other types too.
200 return VT.getSimpleVT().SimpleTy == MVT::i32;
201}
202
Owen Anderson825b72b2009-08-11 20:47:22 +0000203MVT::SimpleValueType MipsTargetLowering::getSetCCResultType(EVT VT) const {
204 return MVT::i32;
Scott Michel5b8f82e2008-03-10 15:42:14 +0000205}
206
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000207// SelectMadd -
208// Transforms a subgraph in CurDAG if the following pattern is found:
209// (addc multLo, Lo0), (adde multHi, Hi0),
210// where,
211// multHi/Lo: product of multiplication
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000212// Lo0: initial value of Lo register
213// Hi0: initial value of Hi register
Akira Hatanaka81bd78b2011-03-30 21:15:35 +0000214// Return true if pattern matching was successful.
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000215static bool SelectMadd(SDNode* ADDENode, SelectionDAG* CurDAG) {
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000216 // ADDENode's second operand must be a flag output of an ADDC node in order
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000217 // for the matching to be successful.
218 SDNode* ADDCNode = ADDENode->getOperand(2).getNode();
219
220 if (ADDCNode->getOpcode() != ISD::ADDC)
221 return false;
222
223 SDValue MultHi = ADDENode->getOperand(0);
224 SDValue MultLo = ADDCNode->getOperand(0);
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000225 SDNode* MultNode = MultHi.getNode();
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000226 unsigned MultOpc = MultHi.getOpcode();
227
228 // MultHi and MultLo must be generated by the same node,
229 if (MultLo.getNode() != MultNode)
230 return false;
231
232 // and it must be a multiplication.
233 if (MultOpc != ISD::SMUL_LOHI && MultOpc != ISD::UMUL_LOHI)
234 return false;
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000235
236 // MultLo amd MultHi must be the first and second output of MultNode
237 // respectively.
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000238 if (MultHi.getResNo() != 1 || MultLo.getResNo() != 0)
239 return false;
240
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000241 // Transform this to a MADD only if ADDENode and ADDCNode are the only users
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000242 // of the values of MultNode, in which case MultNode will be removed in later
243 // phases.
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000244 // If there exist users other than ADDENode or ADDCNode, this function returns
245 // here, which will result in MultNode being mapped to a single MULT
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000246 // instruction node rather than a pair of MULT and MADD instructions being
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000247 // produced.
248 if (!MultHi.hasOneUse() || !MultLo.hasOneUse())
249 return false;
250
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000251 SDValue Chain = CurDAG->getEntryNode();
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000252 DebugLoc dl = ADDENode->getDebugLoc();
253
254 // create MipsMAdd(u) node
255 MultOpc = MultOpc == ISD::UMUL_LOHI ? MipsISD::MAddu : MipsISD::MAdd;
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000256
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000257 SDValue MAdd = CurDAG->getNode(MultOpc, dl,
258 MVT::Glue,
259 MultNode->getOperand(0),// Factor 0
260 MultNode->getOperand(1),// Factor 1
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000261 ADDCNode->getOperand(1),// Lo0
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000262 ADDENode->getOperand(1));// Hi0
263
264 // create CopyFromReg nodes
265 SDValue CopyFromLo = CurDAG->getCopyFromReg(Chain, dl, Mips::LO, MVT::i32,
266 MAdd);
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000267 SDValue CopyFromHi = CurDAG->getCopyFromReg(CopyFromLo.getValue(1), dl,
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000268 Mips::HI, MVT::i32,
269 CopyFromLo.getValue(2));
270
271 // replace uses of adde and addc here
272 if (!SDValue(ADDCNode, 0).use_empty())
273 CurDAG->ReplaceAllUsesOfValueWith(SDValue(ADDCNode, 0), CopyFromLo);
274
275 if (!SDValue(ADDENode, 0).use_empty())
276 CurDAG->ReplaceAllUsesOfValueWith(SDValue(ADDENode, 0), CopyFromHi);
277
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000278 return true;
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000279}
280
281// SelectMsub -
282// Transforms a subgraph in CurDAG if the following pattern is found:
283// (addc Lo0, multLo), (sube Hi0, multHi),
284// where,
285// multHi/Lo: product of multiplication
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000286// Lo0: initial value of Lo register
287// Hi0: initial value of Hi register
Akira Hatanaka81bd78b2011-03-30 21:15:35 +0000288// Return true if pattern matching was successful.
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000289static bool SelectMsub(SDNode* SUBENode, SelectionDAG* CurDAG) {
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000290 // SUBENode's second operand must be a flag output of an SUBC node in order
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000291 // for the matching to be successful.
292 SDNode* SUBCNode = SUBENode->getOperand(2).getNode();
293
294 if (SUBCNode->getOpcode() != ISD::SUBC)
295 return false;
296
297 SDValue MultHi = SUBENode->getOperand(1);
298 SDValue MultLo = SUBCNode->getOperand(1);
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000299 SDNode* MultNode = MultHi.getNode();
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000300 unsigned MultOpc = MultHi.getOpcode();
301
302 // MultHi and MultLo must be generated by the same node,
303 if (MultLo.getNode() != MultNode)
304 return false;
305
306 // and it must be a multiplication.
307 if (MultOpc != ISD::SMUL_LOHI && MultOpc != ISD::UMUL_LOHI)
308 return false;
309
310 // MultLo amd MultHi must be the first and second output of MultNode
311 // respectively.
312 if (MultHi.getResNo() != 1 || MultLo.getResNo() != 0)
313 return false;
314
315 // Transform this to a MSUB only if SUBENode and SUBCNode are the only users
316 // of the values of MultNode, in which case MultNode will be removed in later
317 // phases.
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000318 // If there exist users other than SUBENode or SUBCNode, this function returns
319 // here, which will result in MultNode being mapped to a single MULT
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000320 // instruction node rather than a pair of MULT and MSUB instructions being
321 // produced.
322 if (!MultHi.hasOneUse() || !MultLo.hasOneUse())
323 return false;
324
325 SDValue Chain = CurDAG->getEntryNode();
326 DebugLoc dl = SUBENode->getDebugLoc();
327
328 // create MipsSub(u) node
329 MultOpc = MultOpc == ISD::UMUL_LOHI ? MipsISD::MSubu : MipsISD::MSub;
330
331 SDValue MSub = CurDAG->getNode(MultOpc, dl,
332 MVT::Glue,
333 MultNode->getOperand(0),// Factor 0
334 MultNode->getOperand(1),// Factor 1
335 SUBCNode->getOperand(0),// Lo0
336 SUBENode->getOperand(0));// Hi0
337
338 // create CopyFromReg nodes
339 SDValue CopyFromLo = CurDAG->getCopyFromReg(Chain, dl, Mips::LO, MVT::i32,
340 MSub);
341 SDValue CopyFromHi = CurDAG->getCopyFromReg(CopyFromLo.getValue(1), dl,
342 Mips::HI, MVT::i32,
343 CopyFromLo.getValue(2));
344
345 // replace uses of sube and subc here
346 if (!SDValue(SUBCNode, 0).use_empty())
347 CurDAG->ReplaceAllUsesOfValueWith(SDValue(SUBCNode, 0), CopyFromLo);
348
349 if (!SDValue(SUBENode, 0).use_empty())
350 CurDAG->ReplaceAllUsesOfValueWith(SDValue(SUBENode, 0), CopyFromHi);
351
352 return true;
353}
354
355static SDValue PerformADDECombine(SDNode *N, SelectionDAG& DAG,
356 TargetLowering::DAGCombinerInfo &DCI,
357 const MipsSubtarget* Subtarget) {
358 if (DCI.isBeforeLegalize())
359 return SDValue();
360
361 if (Subtarget->isMips32() && SelectMadd(N, &DAG))
362 return SDValue(N, 0);
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000363
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000364 return SDValue();
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000365}
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000366
367static SDValue PerformSUBECombine(SDNode *N, SelectionDAG& DAG,
368 TargetLowering::DAGCombinerInfo &DCI,
369 const MipsSubtarget* Subtarget) {
370 if (DCI.isBeforeLegalize())
371 return SDValue();
372
373 if (Subtarget->isMips32() && SelectMsub(N, &DAG))
374 return SDValue(N, 0);
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000375
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000376 return SDValue();
377}
378
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000379static SDValue PerformDivRemCombine(SDNode *N, SelectionDAG& DAG,
380 TargetLowering::DAGCombinerInfo &DCI,
381 const MipsSubtarget* Subtarget) {
382 if (DCI.isBeforeLegalizeOps())
383 return SDValue();
384
385 unsigned opc = N->getOpcode() == ISD::SDIVREM ? MipsISD::DivRem :
386 MipsISD::DivRemU;
387 DebugLoc dl = N->getDebugLoc();
388
389 SDValue DivRem = DAG.getNode(opc, dl, MVT::Glue,
390 N->getOperand(0), N->getOperand(1));
391 SDValue InChain = DAG.getEntryNode();
392 SDValue InGlue = DivRem;
393
394 // insert MFLO
395 if (N->hasAnyUseOfValue(0)) {
396 SDValue CopyFromLo = DAG.getCopyFromReg(InChain, dl, Mips::LO, MVT::i32,
397 InGlue);
398 DAG.ReplaceAllUsesOfValueWith(SDValue(N, 0), CopyFromLo);
399 InChain = CopyFromLo.getValue(1);
400 InGlue = CopyFromLo.getValue(2);
401 }
402
403 // insert MFHI
404 if (N->hasAnyUseOfValue(1)) {
405 SDValue CopyFromHi = DAG.getCopyFromReg(InChain, dl,
Akira Hatanakabdd2ce92011-05-23 21:13:59 +0000406 Mips::HI, MVT::i32, InGlue);
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000407 DAG.ReplaceAllUsesOfValueWith(SDValue(N, 1), CopyFromHi);
408 }
409
410 return SDValue();
411}
412
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000413static Mips::CondCode FPCondCCodeToFCC(ISD::CondCode CC) {
414 switch (CC) {
415 default: llvm_unreachable("Unknown fp condition code!");
416 case ISD::SETEQ:
417 case ISD::SETOEQ: return Mips::FCOND_OEQ;
418 case ISD::SETUNE: return Mips::FCOND_UNE;
419 case ISD::SETLT:
420 case ISD::SETOLT: return Mips::FCOND_OLT;
421 case ISD::SETGT:
422 case ISD::SETOGT: return Mips::FCOND_OGT;
423 case ISD::SETLE:
424 case ISD::SETOLE: return Mips::FCOND_OLE;
425 case ISD::SETGE:
426 case ISD::SETOGE: return Mips::FCOND_OGE;
427 case ISD::SETULT: return Mips::FCOND_ULT;
428 case ISD::SETULE: return Mips::FCOND_ULE;
429 case ISD::SETUGT: return Mips::FCOND_UGT;
430 case ISD::SETUGE: return Mips::FCOND_UGE;
431 case ISD::SETUO: return Mips::FCOND_UN;
432 case ISD::SETO: return Mips::FCOND_OR;
433 case ISD::SETNE:
434 case ISD::SETONE: return Mips::FCOND_ONE;
435 case ISD::SETUEQ: return Mips::FCOND_UEQ;
436 }
437}
438
439
440// Returns true if condition code has to be inverted.
441static bool InvertFPCondCode(Mips::CondCode CC) {
442 if (CC >= Mips::FCOND_F && CC <= Mips::FCOND_NGT)
443 return false;
444
445 if (CC >= Mips::FCOND_T && CC <= Mips::FCOND_GT)
446 return true;
447
448 assert(false && "Illegal Condition Code");
449 return false;
450}
451
452// Creates and returns an FPCmp node from a setcc node.
453// Returns Op if setcc is not a floating point comparison.
454static SDValue CreateFPCmp(SelectionDAG& DAG, const SDValue& Op) {
455 // must be a SETCC node
456 if (Op.getOpcode() != ISD::SETCC)
457 return Op;
458
459 SDValue LHS = Op.getOperand(0);
460
461 if (!LHS.getValueType().isFloatingPoint())
462 return Op;
463
464 SDValue RHS = Op.getOperand(1);
465 DebugLoc dl = Op.getDebugLoc();
466
Akira Hatanaka0bf3dfb2011-04-15 21:00:26 +0000467 // Assume the 3rd operand is a CondCodeSDNode. Add code to check the type of
468 // node if necessary.
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000469 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(2))->get();
470
471 return DAG.getNode(MipsISD::FPCmp, dl, MVT::Glue, LHS, RHS,
472 DAG.getConstant(FPCondCCodeToFCC(CC), MVT::i32));
473}
474
475// Creates and returns a CMovFPT/F node.
476static SDValue CreateCMovFP(SelectionDAG& DAG, SDValue Cond, SDValue True,
477 SDValue False, DebugLoc DL) {
478 bool invert = InvertFPCondCode((Mips::CondCode)
479 cast<ConstantSDNode>(Cond.getOperand(2))
480 ->getSExtValue());
481
482 return DAG.getNode((invert ? MipsISD::CMovFP_F : MipsISD::CMovFP_T), DL,
483 True.getValueType(), True, False, Cond);
484}
485
486static SDValue PerformSETCCCombine(SDNode *N, SelectionDAG& DAG,
487 TargetLowering::DAGCombinerInfo &DCI,
488 const MipsSubtarget* Subtarget) {
489 if (DCI.isBeforeLegalizeOps())
490 return SDValue();
491
492 SDValue Cond = CreateFPCmp(DAG, SDValue(N, 0));
493
494 if (Cond.getOpcode() != MipsISD::FPCmp)
495 return SDValue();
496
497 SDValue True = DAG.getConstant(1, MVT::i32);
498 SDValue False = DAG.getConstant(0, MVT::i32);
499
500 return CreateCMovFP(DAG, Cond, True, False, N->getDebugLoc());
501}
502
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000503SDValue MipsTargetLowering::PerformDAGCombine(SDNode *N, DAGCombinerInfo &DCI)
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000504 const {
505 SelectionDAG &DAG = DCI.DAG;
506 unsigned opc = N->getOpcode();
507
508 switch (opc) {
509 default: break;
510 case ISD::ADDE:
511 return PerformADDECombine(N, DAG, DCI, Subtarget);
512 case ISD::SUBE:
513 return PerformSUBECombine(N, DAG, DCI, Subtarget);
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000514 case ISD::SDIVREM:
515 case ISD::UDIVREM:
516 return PerformDivRemCombine(N, DAG, DCI, Subtarget);
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000517 case ISD::SETCC:
518 return PerformSETCCCombine(N, DAG, DCI, Subtarget);
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000519 }
520
521 return SDValue();
522}
523
Dan Gohman475871a2008-07-27 21:46:04 +0000524SDValue MipsTargetLowering::
Dan Gohmand858e902010-04-17 15:26:15 +0000525LowerOperation(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000526{
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000527 switch (Op.getOpcode())
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000528 {
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +0000529 case ISD::BRCOND: return LowerBRCOND(Op, DAG);
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +0000530 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
531 case ISD::DYNAMIC_STACKALLOC: return LowerDYNAMIC_STACKALLOC(Op, DAG);
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +0000532 case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG);
Bruno Cardoso Lopesca8a2aa2011-03-04 20:01:52 +0000533 case ISD::BlockAddress: return LowerBlockAddress(Op, DAG);
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +0000534 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
535 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +0000536 case ISD::SELECT: return LowerSELECT(Op, DAG);
Bruno Cardoso Lopes6059b852010-02-06 21:00:02 +0000537 case ISD::VASTART: return LowerVASTART(Op, DAG);
Akira Hatanaka9c3d57c2011-05-25 19:32:07 +0000538 case ISD::FCOPYSIGN: return LowerFCOPYSIGN(Op, DAG);
Akira Hatanaka2e591472011-06-02 00:24:44 +0000539 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Akira Hatanakadb548262011-07-19 23:30:50 +0000540 case ISD::MEMBARRIER: return LowerMEMBARRIER(Op, DAG);
Eli Friedman14648462011-07-27 22:21:52 +0000541 case ISD::ATOMIC_FENCE: return LowerATOMIC_FENCE(Op, DAG);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000542 }
Dan Gohman475871a2008-07-27 21:46:04 +0000543 return SDValue();
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000544}
545
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000546//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000547// Lower helper functions
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000548//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000549
550// AddLiveIn - This helper function adds the specified physical register to the
551// MachineFunction as a live in value. It also creates a corresponding
552// virtual register for it.
553static unsigned
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000554AddLiveIn(MachineFunction &MF, unsigned PReg, TargetRegisterClass *RC)
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000555{
556 assert(RC->contains(PReg) && "Not the correct regclass!");
Chris Lattner84bc5422007-12-31 04:13:23 +0000557 unsigned VReg = MF.getRegInfo().createVirtualRegister(RC);
558 MF.getRegInfo().addLiveIn(PReg, VReg);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000559 return VReg;
560}
561
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +0000562// Get fp branch code (not opcode) from condition code.
563static Mips::FPBranchCode GetFPBranchCodeFromCond(Mips::CondCode CC) {
564 if (CC >= Mips::FCOND_F && CC <= Mips::FCOND_NGT)
565 return Mips::BRANCH_T;
566
567 if (CC >= Mips::FCOND_T && CC <= Mips::FCOND_GT)
568 return Mips::BRANCH_F;
569
570 return Mips::BRANCH_INVALID;
571}
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000572
Akira Hatanaka14487d42011-06-07 19:28:39 +0000573static MachineBasicBlock* ExpandCondMov(MachineInstr *MI, MachineBasicBlock *BB,
574 DebugLoc dl,
575 const MipsSubtarget* Subtarget,
576 const TargetInstrInfo *TII,
577 bool isFPCmp, unsigned Opc) {
578 // There is no need to expand CMov instructions if target has
579 // conditional moves.
580 if (Subtarget->hasCondMov())
581 return BB;
582
583 // To "insert" a SELECT_CC instruction, we actually have to insert the
584 // diamond control-flow pattern. The incoming instruction knows the
585 // destination vreg to set, the condition code register to branch on, the
586 // true/false values to select between, and a branch opcode to use.
587 const BasicBlock *LLVM_BB = BB->getBasicBlock();
588 MachineFunction::iterator It = BB;
589 ++It;
590
591 // thisMBB:
592 // ...
593 // TrueVal = ...
594 // setcc r1, r2, r3
595 // bNE r1, r0, copy1MBB
596 // fallthrough --> copy0MBB
597 MachineBasicBlock *thisMBB = BB;
598 MachineFunction *F = BB->getParent();
599 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
600 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
601 F->insert(It, copy0MBB);
602 F->insert(It, sinkMBB);
603
604 // Transfer the remainder of BB and its successor edges to sinkMBB.
605 sinkMBB->splice(sinkMBB->begin(), BB,
606 llvm::next(MachineBasicBlock::iterator(MI)),
607 BB->end());
608 sinkMBB->transferSuccessorsAndUpdatePHIs(BB);
609
610 // Next, add the true and fallthrough blocks as its successors.
611 BB->addSuccessor(copy0MBB);
612 BB->addSuccessor(sinkMBB);
613
614 // Emit the right instruction according to the type of the operands compared
615 if (isFPCmp)
616 BuildMI(BB, dl, TII->get(Opc)).addMBB(sinkMBB);
617 else
618 BuildMI(BB, dl, TII->get(Opc)).addReg(MI->getOperand(2).getReg())
619 .addReg(Mips::ZERO).addMBB(sinkMBB);
620
621 // copy0MBB:
622 // %FalseValue = ...
623 // # fallthrough to sinkMBB
624 BB = copy0MBB;
625
626 // Update machine-CFG edges
627 BB->addSuccessor(sinkMBB);
628
629 // sinkMBB:
630 // %Result = phi [ %TrueValue, thisMBB ], [ %FalseValue, copy0MBB ]
631 // ...
632 BB = sinkMBB;
633
634 if (isFPCmp)
635 BuildMI(*BB, BB->begin(), dl,
636 TII->get(Mips::PHI), MI->getOperand(0).getReg())
637 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB)
638 .addReg(MI->getOperand(1).getReg()).addMBB(copy0MBB);
639 else
640 BuildMI(*BB, BB->begin(), dl,
641 TII->get(Mips::PHI), MI->getOperand(0).getReg())
642 .addReg(MI->getOperand(3).getReg()).addMBB(thisMBB)
643 .addReg(MI->getOperand(1).getReg()).addMBB(copy0MBB);
644
645 MI->eraseFromParent(); // The pseudo instruction is gone now.
646 return BB;
647}
648
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +0000649MachineBasicBlock *
650MipsTargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +0000651 MachineBasicBlock *BB) const {
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +0000652 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
Dale Johannesen94817572009-02-13 02:34:39 +0000653 DebugLoc dl = MI->getDebugLoc();
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +0000654
655 switch (MI->getOpcode()) {
Akira Hatanaka14487d42011-06-07 19:28:39 +0000656 default:
657 assert(false && "Unexpected instr type to insert");
658 return NULL;
659 case Mips::MOVT:
660 case Mips::MOVT_S:
661 case Mips::MOVT_D:
662 return ExpandCondMov(MI, BB, dl, Subtarget, TII, true, Mips::BC1F);
663 case Mips::MOVF:
664 case Mips::MOVF_S:
665 case Mips::MOVF_D:
666 return ExpandCondMov(MI, BB, dl, Subtarget, TII, true, Mips::BC1T);
667 case Mips::MOVZ_I:
668 case Mips::MOVZ_S:
669 case Mips::MOVZ_D:
670 return ExpandCondMov(MI, BB, dl, Subtarget, TII, false, Mips::BNE);
671 case Mips::MOVN_I:
672 case Mips::MOVN_S:
673 case Mips::MOVN_D:
674 return ExpandCondMov(MI, BB, dl, Subtarget, TII, false, Mips::BEQ);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000675
676 case Mips::ATOMIC_LOAD_ADD_I8:
677 return EmitAtomicBinaryPartword(MI, BB, 1, Mips::ADDu);
678 case Mips::ATOMIC_LOAD_ADD_I16:
679 return EmitAtomicBinaryPartword(MI, BB, 2, Mips::ADDu);
680 case Mips::ATOMIC_LOAD_ADD_I32:
681 return EmitAtomicBinary(MI, BB, 4, Mips::ADDu);
682
683 case Mips::ATOMIC_LOAD_AND_I8:
684 return EmitAtomicBinaryPartword(MI, BB, 1, Mips::AND);
685 case Mips::ATOMIC_LOAD_AND_I16:
686 return EmitAtomicBinaryPartword(MI, BB, 2, Mips::AND);
687 case Mips::ATOMIC_LOAD_AND_I32:
688 return EmitAtomicBinary(MI, BB, 4, Mips::AND);
689
690 case Mips::ATOMIC_LOAD_OR_I8:
691 return EmitAtomicBinaryPartword(MI, BB, 1, Mips::OR);
692 case Mips::ATOMIC_LOAD_OR_I16:
693 return EmitAtomicBinaryPartword(MI, BB, 2, Mips::OR);
694 case Mips::ATOMIC_LOAD_OR_I32:
695 return EmitAtomicBinary(MI, BB, 4, Mips::OR);
696
697 case Mips::ATOMIC_LOAD_XOR_I8:
698 return EmitAtomicBinaryPartword(MI, BB, 1, Mips::XOR);
699 case Mips::ATOMIC_LOAD_XOR_I16:
700 return EmitAtomicBinaryPartword(MI, BB, 2, Mips::XOR);
701 case Mips::ATOMIC_LOAD_XOR_I32:
702 return EmitAtomicBinary(MI, BB, 4, Mips::XOR);
703
704 case Mips::ATOMIC_LOAD_NAND_I8:
705 return EmitAtomicBinaryPartword(MI, BB, 1, 0, true);
706 case Mips::ATOMIC_LOAD_NAND_I16:
707 return EmitAtomicBinaryPartword(MI, BB, 2, 0, true);
708 case Mips::ATOMIC_LOAD_NAND_I32:
709 return EmitAtomicBinary(MI, BB, 4, 0, true);
710
711 case Mips::ATOMIC_LOAD_SUB_I8:
712 return EmitAtomicBinaryPartword(MI, BB, 1, Mips::SUBu);
713 case Mips::ATOMIC_LOAD_SUB_I16:
714 return EmitAtomicBinaryPartword(MI, BB, 2, Mips::SUBu);
715 case Mips::ATOMIC_LOAD_SUB_I32:
716 return EmitAtomicBinary(MI, BB, 4, Mips::SUBu);
717
718 case Mips::ATOMIC_SWAP_I8:
719 return EmitAtomicBinaryPartword(MI, BB, 1, 0);
720 case Mips::ATOMIC_SWAP_I16:
721 return EmitAtomicBinaryPartword(MI, BB, 2, 0);
722 case Mips::ATOMIC_SWAP_I32:
723 return EmitAtomicBinary(MI, BB, 4, 0);
724
725 case Mips::ATOMIC_CMP_SWAP_I8:
726 return EmitAtomicCmpSwapPartword(MI, BB, 1);
727 case Mips::ATOMIC_CMP_SWAP_I16:
728 return EmitAtomicCmpSwapPartword(MI, BB, 2);
729 case Mips::ATOMIC_CMP_SWAP_I32:
730 return EmitAtomicCmpSwap(MI, BB, 4);
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000731 }
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +0000732}
733
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000734// This function also handles Mips::ATOMIC_SWAP_I32 (when BinOpcode == 0), and
735// Mips::ATOMIC_LOAD_NAND_I32 (when Nand == true)
736MachineBasicBlock *
737MipsTargetLowering::EmitAtomicBinary(MachineInstr *MI, MachineBasicBlock *BB,
Eric Christopher471e4222011-06-08 23:55:35 +0000738 unsigned Size, unsigned BinOpcode,
Akira Hatanaka0f843822011-06-07 18:58:42 +0000739 bool Nand) const {
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000740 assert(Size == 4 && "Unsupported size for EmitAtomicBinary.");
741
742 MachineFunction *MF = BB->getParent();
743 MachineRegisterInfo &RegInfo = MF->getRegInfo();
744 const TargetRegisterClass *RC = getRegClassFor(MVT::i32);
745 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
746 DebugLoc dl = MI->getDebugLoc();
747
Akira Hatanaka4061da12011-07-19 20:11:17 +0000748 unsigned OldVal = MI->getOperand(0).getReg();
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000749 unsigned Ptr = MI->getOperand(1).getReg();
750 unsigned Incr = MI->getOperand(2).getReg();
751
Akira Hatanaka4061da12011-07-19 20:11:17 +0000752 unsigned StoreVal = RegInfo.createVirtualRegister(RC);
753 unsigned AndRes = RegInfo.createVirtualRegister(RC);
754 unsigned Success = RegInfo.createVirtualRegister(RC);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000755
756 // insert new blocks after the current block
757 const BasicBlock *LLVM_BB = BB->getBasicBlock();
758 MachineBasicBlock *loopMBB = MF->CreateMachineBasicBlock(LLVM_BB);
759 MachineBasicBlock *exitMBB = MF->CreateMachineBasicBlock(LLVM_BB);
760 MachineFunction::iterator It = BB;
761 ++It;
762 MF->insert(It, loopMBB);
763 MF->insert(It, exitMBB);
764
765 // Transfer the remainder of BB and its successor edges to exitMBB.
766 exitMBB->splice(exitMBB->begin(), BB,
767 llvm::next(MachineBasicBlock::iterator(MI)),
768 BB->end());
769 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
770
771 // thisMBB:
772 // ...
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000773 // fallthrough --> loopMBB
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000774 BB->addSuccessor(loopMBB);
Akira Hatanaka81b44112011-07-19 17:09:53 +0000775 loopMBB->addSuccessor(loopMBB);
776 loopMBB->addSuccessor(exitMBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000777
778 // loopMBB:
779 // ll oldval, 0(ptr)
Akira Hatanaka4061da12011-07-19 20:11:17 +0000780 // <binop> storeval, oldval, incr
781 // sc success, storeval, 0(ptr)
782 // beq success, $0, loopMBB
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000783 BB = loopMBB;
Akira Hatanaka4061da12011-07-19 20:11:17 +0000784 BuildMI(BB, dl, TII->get(Mips::LL), OldVal).addReg(Ptr).addImm(0);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000785 if (Nand) {
Akira Hatanaka4061da12011-07-19 20:11:17 +0000786 // and andres, oldval, incr
787 // nor storeval, $0, andres
788 BuildMI(BB, dl, TII->get(Mips::AND), AndRes).addReg(OldVal).addReg(Incr);
789 BuildMI(BB, dl, TII->get(Mips::NOR), StoreVal)
790 .addReg(Mips::ZERO).addReg(AndRes);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000791 } else if (BinOpcode) {
Akira Hatanaka4061da12011-07-19 20:11:17 +0000792 // <binop> storeval, oldval, incr
793 BuildMI(BB, dl, TII->get(BinOpcode), StoreVal).addReg(OldVal).addReg(Incr);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000794 } else {
Akira Hatanaka4061da12011-07-19 20:11:17 +0000795 StoreVal = Incr;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000796 }
Akira Hatanaka4061da12011-07-19 20:11:17 +0000797 BuildMI(BB, dl, TII->get(Mips::SC), Success)
798 .addReg(StoreVal).addReg(Ptr).addImm(0);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000799 BuildMI(BB, dl, TII->get(Mips::BEQ))
Akira Hatanaka4061da12011-07-19 20:11:17 +0000800 .addReg(Success).addReg(Mips::ZERO).addMBB(loopMBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000801
802 MI->eraseFromParent(); // The instruction is gone now.
803
Akira Hatanaka939ece12011-07-19 03:42:13 +0000804 return exitMBB;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000805}
806
807MachineBasicBlock *
808MipsTargetLowering::EmitAtomicBinaryPartword(MachineInstr *MI,
Akira Hatanaka0f843822011-06-07 18:58:42 +0000809 MachineBasicBlock *BB,
810 unsigned Size, unsigned BinOpcode,
811 bool Nand) const {
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000812 assert((Size == 1 || Size == 2) &&
813 "Unsupported size for EmitAtomicBinaryPartial.");
814
815 MachineFunction *MF = BB->getParent();
816 MachineRegisterInfo &RegInfo = MF->getRegInfo();
817 const TargetRegisterClass *RC = getRegClassFor(MVT::i32);
818 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
819 DebugLoc dl = MI->getDebugLoc();
820
821 unsigned Dest = MI->getOperand(0).getReg();
822 unsigned Ptr = MI->getOperand(1).getReg();
823 unsigned Incr = MI->getOperand(2).getReg();
824
Akira Hatanaka4061da12011-07-19 20:11:17 +0000825 unsigned AlignedAddr = RegInfo.createVirtualRegister(RC);
826 unsigned ShiftAmt = RegInfo.createVirtualRegister(RC);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000827 unsigned Mask = RegInfo.createVirtualRegister(RC);
828 unsigned Mask2 = RegInfo.createVirtualRegister(RC);
Akira Hatanaka4061da12011-07-19 20:11:17 +0000829 unsigned NewVal = RegInfo.createVirtualRegister(RC);
830 unsigned OldVal = RegInfo.createVirtualRegister(RC);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000831 unsigned Incr2 = RegInfo.createVirtualRegister(RC);
Akira Hatanaka4061da12011-07-19 20:11:17 +0000832 unsigned MaskLSB2 = RegInfo.createVirtualRegister(RC);
833 unsigned PtrLSB2 = RegInfo.createVirtualRegister(RC);
834 unsigned MaskUpper = RegInfo.createVirtualRegister(RC);
835 unsigned AndRes = RegInfo.createVirtualRegister(RC);
836 unsigned BinOpRes = RegInfo.createVirtualRegister(RC);
Akira Hatanakabdd83fe2011-07-19 20:56:53 +0000837 unsigned MaskedOldVal0 = RegInfo.createVirtualRegister(RC);
Akira Hatanaka4061da12011-07-19 20:11:17 +0000838 unsigned StoreVal = RegInfo.createVirtualRegister(RC);
839 unsigned MaskedOldVal1 = RegInfo.createVirtualRegister(RC);
840 unsigned SrlRes = RegInfo.createVirtualRegister(RC);
841 unsigned SllRes = RegInfo.createVirtualRegister(RC);
842 unsigned Success = RegInfo.createVirtualRegister(RC);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000843
844 // insert new blocks after the current block
845 const BasicBlock *LLVM_BB = BB->getBasicBlock();
846 MachineBasicBlock *loopMBB = MF->CreateMachineBasicBlock(LLVM_BB);
Akira Hatanaka939ece12011-07-19 03:42:13 +0000847 MachineBasicBlock *sinkMBB = MF->CreateMachineBasicBlock(LLVM_BB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000848 MachineBasicBlock *exitMBB = MF->CreateMachineBasicBlock(LLVM_BB);
849 MachineFunction::iterator It = BB;
850 ++It;
851 MF->insert(It, loopMBB);
Akira Hatanaka939ece12011-07-19 03:42:13 +0000852 MF->insert(It, sinkMBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000853 MF->insert(It, exitMBB);
854
855 // Transfer the remainder of BB and its successor edges to exitMBB.
856 exitMBB->splice(exitMBB->begin(), BB,
857 llvm::next(MachineBasicBlock::iterator(MI)),
858 BB->end());
859 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
860
Akira Hatanaka81b44112011-07-19 17:09:53 +0000861 BB->addSuccessor(loopMBB);
862 loopMBB->addSuccessor(loopMBB);
863 loopMBB->addSuccessor(sinkMBB);
864 sinkMBB->addSuccessor(exitMBB);
865
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000866 // thisMBB:
Akira Hatanaka4061da12011-07-19 20:11:17 +0000867 // addiu masklsb2,$0,-4 # 0xfffffffc
868 // and alignedaddr,ptr,masklsb2
869 // andi ptrlsb2,ptr,3
870 // sll shiftamt,ptrlsb2,3
871 // ori maskupper,$0,255 # 0xff
872 // sll mask,maskupper,shiftamt
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000873 // nor mask2,$0,mask
Akira Hatanaka4061da12011-07-19 20:11:17 +0000874 // sll incr2,incr,shiftamt
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000875
876 int64_t MaskImm = (Size == 1) ? 255 : 65535;
Akira Hatanaka4061da12011-07-19 20:11:17 +0000877 BuildMI(BB, dl, TII->get(Mips::ADDiu), MaskLSB2)
878 .addReg(Mips::ZERO).addImm(-4);
879 BuildMI(BB, dl, TII->get(Mips::AND), AlignedAddr)
880 .addReg(Ptr).addReg(MaskLSB2);
881 BuildMI(BB, dl, TII->get(Mips::ANDi), PtrLSB2).addReg(Ptr).addImm(3);
882 BuildMI(BB, dl, TII->get(Mips::SLL), ShiftAmt).addReg(PtrLSB2).addImm(3);
883 BuildMI(BB, dl, TII->get(Mips::ORi), MaskUpper)
884 .addReg(Mips::ZERO).addImm(MaskImm);
Akira Hatanakacc7ecc72011-07-19 20:34:00 +0000885 BuildMI(BB, dl, TII->get(Mips::SLLV), Mask)
886 .addReg(ShiftAmt).addReg(MaskUpper);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000887 BuildMI(BB, dl, TII->get(Mips::NOR), Mask2).addReg(Mips::ZERO).addReg(Mask);
Akira Hatanakacc7ecc72011-07-19 20:34:00 +0000888 BuildMI(BB, dl, TII->get(Mips::SLLV), Incr2).addReg(ShiftAmt).addReg(Incr);
Bruno Cardoso Lopescada2d02011-05-31 20:25:26 +0000889
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000890
Akira Hatanaka0d7d0b52011-07-18 18:52:12 +0000891 // atomic.load.binop
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000892 // loopMBB:
Akira Hatanaka4061da12011-07-19 20:11:17 +0000893 // ll oldval,0(alignedaddr)
894 // binop binopres,oldval,incr2
895 // and newval,binopres,mask
896 // and maskedoldval0,oldval,mask2
897 // or storeval,maskedoldval0,newval
898 // sc success,storeval,0(alignedaddr)
899 // beq success,$0,loopMBB
900
Akira Hatanaka0d7d0b52011-07-18 18:52:12 +0000901 // atomic.swap
902 // loopMBB:
Akira Hatanaka4061da12011-07-19 20:11:17 +0000903 // ll oldval,0(alignedaddr)
Akira Hatanaka70564a92011-07-19 18:14:26 +0000904 // and newval,incr2,mask
Akira Hatanaka4061da12011-07-19 20:11:17 +0000905 // and maskedoldval0,oldval,mask2
906 // or storeval,maskedoldval0,newval
907 // sc success,storeval,0(alignedaddr)
908 // beq success,$0,loopMBB
Akira Hatanaka0d7d0b52011-07-18 18:52:12 +0000909
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000910 BB = loopMBB;
Akira Hatanaka4061da12011-07-19 20:11:17 +0000911 BuildMI(BB, dl, TII->get(Mips::LL), OldVal).addReg(AlignedAddr).addImm(0);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000912 if (Nand) {
Akira Hatanaka4061da12011-07-19 20:11:17 +0000913 // and andres, oldval, incr2
914 // nor binopres, $0, andres
915 // and newval, binopres, mask
916 BuildMI(BB, dl, TII->get(Mips::AND), AndRes).addReg(OldVal).addReg(Incr2);
917 BuildMI(BB, dl, TII->get(Mips::NOR), BinOpRes)
918 .addReg(Mips::ZERO).addReg(AndRes);
919 BuildMI(BB, dl, TII->get(Mips::AND), NewVal).addReg(BinOpRes).addReg(Mask);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000920 } else if (BinOpcode) {
Akira Hatanaka4061da12011-07-19 20:11:17 +0000921 // <binop> binopres, oldval, incr2
922 // and newval, binopres, mask
923 BuildMI(BB, dl, TII->get(BinOpcode), BinOpRes).addReg(OldVal).addReg(Incr2);
924 BuildMI(BB, dl, TII->get(Mips::AND), NewVal).addReg(BinOpRes).addReg(Mask);
Akira Hatanaka70564a92011-07-19 18:14:26 +0000925 } else {// atomic.swap
Akira Hatanaka4061da12011-07-19 20:11:17 +0000926 // and newval, incr2, mask
Akira Hatanakacc7ecc72011-07-19 20:34:00 +0000927 BuildMI(BB, dl, TII->get(Mips::AND), NewVal).addReg(Incr2).addReg(Mask);
Akira Hatanaka70564a92011-07-19 18:14:26 +0000928 }
929
Akira Hatanakabdd83fe2011-07-19 20:56:53 +0000930 BuildMI(BB, dl, TII->get(Mips::AND), MaskedOldVal0)
Akira Hatanaka4061da12011-07-19 20:11:17 +0000931 .addReg(OldVal).addReg(Mask2);
932 BuildMI(BB, dl, TII->get(Mips::OR), StoreVal)
Akira Hatanakabdd83fe2011-07-19 20:56:53 +0000933 .addReg(MaskedOldVal0).addReg(NewVal);
Akira Hatanaka4061da12011-07-19 20:11:17 +0000934 BuildMI(BB, dl, TII->get(Mips::SC), Success)
935 .addReg(StoreVal).addReg(AlignedAddr).addImm(0);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000936 BuildMI(BB, dl, TII->get(Mips::BEQ))
Akira Hatanaka4061da12011-07-19 20:11:17 +0000937 .addReg(Success).addReg(Mips::ZERO).addMBB(loopMBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000938
Akira Hatanaka939ece12011-07-19 03:42:13 +0000939 // sinkMBB:
Akira Hatanaka4061da12011-07-19 20:11:17 +0000940 // and maskedoldval1,oldval,mask
941 // srl srlres,maskedoldval1,shiftamt
942 // sll sllres,srlres,24
943 // sra dest,sllres,24
Akira Hatanaka939ece12011-07-19 03:42:13 +0000944 BB = sinkMBB;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000945 int64_t ShiftImm = (Size == 1) ? 24 : 16;
Akira Hatanakaa308c672011-07-19 03:14:58 +0000946
Akira Hatanaka4061da12011-07-19 20:11:17 +0000947 BuildMI(BB, dl, TII->get(Mips::AND), MaskedOldVal1)
948 .addReg(OldVal).addReg(Mask);
Akira Hatanakacc7ecc72011-07-19 20:34:00 +0000949 BuildMI(BB, dl, TII->get(Mips::SRLV), SrlRes)
950 .addReg(ShiftAmt).addReg(MaskedOldVal1);
Akira Hatanaka4061da12011-07-19 20:11:17 +0000951 BuildMI(BB, dl, TII->get(Mips::SLL), SllRes)
952 .addReg(SrlRes).addImm(ShiftImm);
Akira Hatanaka939ece12011-07-19 03:42:13 +0000953 BuildMI(BB, dl, TII->get(Mips::SRA), Dest)
Akira Hatanaka4061da12011-07-19 20:11:17 +0000954 .addReg(SllRes).addImm(ShiftImm);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000955
956 MI->eraseFromParent(); // The instruction is gone now.
957
Akira Hatanaka939ece12011-07-19 03:42:13 +0000958 return exitMBB;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000959}
960
961MachineBasicBlock *
962MipsTargetLowering::EmitAtomicCmpSwap(MachineInstr *MI,
Akira Hatanaka0f843822011-06-07 18:58:42 +0000963 MachineBasicBlock *BB,
964 unsigned Size) const {
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000965 assert(Size == 4 && "Unsupported size for EmitAtomicCmpSwap.");
966
967 MachineFunction *MF = BB->getParent();
968 MachineRegisterInfo &RegInfo = MF->getRegInfo();
969 const TargetRegisterClass *RC = getRegClassFor(MVT::i32);
970 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
971 DebugLoc dl = MI->getDebugLoc();
972
973 unsigned Dest = MI->getOperand(0).getReg();
974 unsigned Ptr = MI->getOperand(1).getReg();
Akira Hatanaka4061da12011-07-19 20:11:17 +0000975 unsigned OldVal = MI->getOperand(2).getReg();
976 unsigned NewVal = MI->getOperand(3).getReg();
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000977
Akira Hatanaka4061da12011-07-19 20:11:17 +0000978 unsigned Success = RegInfo.createVirtualRegister(RC);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000979
980 // insert new blocks after the current block
981 const BasicBlock *LLVM_BB = BB->getBasicBlock();
982 MachineBasicBlock *loop1MBB = MF->CreateMachineBasicBlock(LLVM_BB);
983 MachineBasicBlock *loop2MBB = MF->CreateMachineBasicBlock(LLVM_BB);
984 MachineBasicBlock *exitMBB = MF->CreateMachineBasicBlock(LLVM_BB);
985 MachineFunction::iterator It = BB;
986 ++It;
987 MF->insert(It, loop1MBB);
988 MF->insert(It, loop2MBB);
989 MF->insert(It, exitMBB);
990
991 // Transfer the remainder of BB and its successor edges to exitMBB.
992 exitMBB->splice(exitMBB->begin(), BB,
993 llvm::next(MachineBasicBlock::iterator(MI)),
994 BB->end());
995 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
996
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000997 // thisMBB:
998 // ...
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000999 // fallthrough --> loop1MBB
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001000 BB->addSuccessor(loop1MBB);
Akira Hatanaka81b44112011-07-19 17:09:53 +00001001 loop1MBB->addSuccessor(exitMBB);
1002 loop1MBB->addSuccessor(loop2MBB);
1003 loop2MBB->addSuccessor(loop1MBB);
1004 loop2MBB->addSuccessor(exitMBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001005
1006 // loop1MBB:
1007 // ll dest, 0(ptr)
1008 // bne dest, oldval, exitMBB
1009 BB = loop1MBB;
Akira Hatanakad3ac47f2011-07-07 18:57:00 +00001010 BuildMI(BB, dl, TII->get(Mips::LL), Dest).addReg(Ptr).addImm(0);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001011 BuildMI(BB, dl, TII->get(Mips::BNE))
Akira Hatanaka4061da12011-07-19 20:11:17 +00001012 .addReg(Dest).addReg(OldVal).addMBB(exitMBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001013
1014 // loop2MBB:
Akira Hatanaka4061da12011-07-19 20:11:17 +00001015 // sc success, newval, 0(ptr)
1016 // beq success, $0, loop1MBB
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001017 BB = loop2MBB;
Akira Hatanaka4061da12011-07-19 20:11:17 +00001018 BuildMI(BB, dl, TII->get(Mips::SC), Success)
1019 .addReg(NewVal).addReg(Ptr).addImm(0);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001020 BuildMI(BB, dl, TII->get(Mips::BEQ))
Akira Hatanaka4061da12011-07-19 20:11:17 +00001021 .addReg(Success).addReg(Mips::ZERO).addMBB(loop1MBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001022
1023 MI->eraseFromParent(); // The instruction is gone now.
1024
Akira Hatanaka939ece12011-07-19 03:42:13 +00001025 return exitMBB;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001026}
1027
1028MachineBasicBlock *
1029MipsTargetLowering::EmitAtomicCmpSwapPartword(MachineInstr *MI,
Akira Hatanaka0f843822011-06-07 18:58:42 +00001030 MachineBasicBlock *BB,
1031 unsigned Size) const {
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001032 assert((Size == 1 || Size == 2) &&
1033 "Unsupported size for EmitAtomicCmpSwapPartial.");
1034
1035 MachineFunction *MF = BB->getParent();
1036 MachineRegisterInfo &RegInfo = MF->getRegInfo();
1037 const TargetRegisterClass *RC = getRegClassFor(MVT::i32);
1038 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
1039 DebugLoc dl = MI->getDebugLoc();
1040
1041 unsigned Dest = MI->getOperand(0).getReg();
1042 unsigned Ptr = MI->getOperand(1).getReg();
Akira Hatanaka4061da12011-07-19 20:11:17 +00001043 unsigned CmpVal = MI->getOperand(2).getReg();
1044 unsigned NewVal = MI->getOperand(3).getReg();
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001045
Akira Hatanaka4061da12011-07-19 20:11:17 +00001046 unsigned AlignedAddr = RegInfo.createVirtualRegister(RC);
1047 unsigned ShiftAmt = RegInfo.createVirtualRegister(RC);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001048 unsigned Mask = RegInfo.createVirtualRegister(RC);
1049 unsigned Mask2 = RegInfo.createVirtualRegister(RC);
Akira Hatanaka4061da12011-07-19 20:11:17 +00001050 unsigned ShiftedCmpVal = RegInfo.createVirtualRegister(RC);
1051 unsigned OldVal = RegInfo.createVirtualRegister(RC);
1052 unsigned MaskedOldVal0 = RegInfo.createVirtualRegister(RC);
1053 unsigned ShiftedNewVal = RegInfo.createVirtualRegister(RC);
1054 unsigned MaskLSB2 = RegInfo.createVirtualRegister(RC);
1055 unsigned PtrLSB2 = RegInfo.createVirtualRegister(RC);
1056 unsigned MaskUpper = RegInfo.createVirtualRegister(RC);
1057 unsigned MaskedCmpVal = RegInfo.createVirtualRegister(RC);
1058 unsigned MaskedNewVal = RegInfo.createVirtualRegister(RC);
1059 unsigned MaskedOldVal1 = RegInfo.createVirtualRegister(RC);
1060 unsigned StoreVal = RegInfo.createVirtualRegister(RC);
1061 unsigned SrlRes = RegInfo.createVirtualRegister(RC);
1062 unsigned SllRes = RegInfo.createVirtualRegister(RC);
1063 unsigned Success = RegInfo.createVirtualRegister(RC);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001064
1065 // insert new blocks after the current block
1066 const BasicBlock *LLVM_BB = BB->getBasicBlock();
1067 MachineBasicBlock *loop1MBB = MF->CreateMachineBasicBlock(LLVM_BB);
1068 MachineBasicBlock *loop2MBB = MF->CreateMachineBasicBlock(LLVM_BB);
Akira Hatanaka939ece12011-07-19 03:42:13 +00001069 MachineBasicBlock *sinkMBB = MF->CreateMachineBasicBlock(LLVM_BB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001070 MachineBasicBlock *exitMBB = MF->CreateMachineBasicBlock(LLVM_BB);
1071 MachineFunction::iterator It = BB;
1072 ++It;
1073 MF->insert(It, loop1MBB);
1074 MF->insert(It, loop2MBB);
Akira Hatanaka939ece12011-07-19 03:42:13 +00001075 MF->insert(It, sinkMBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001076 MF->insert(It, exitMBB);
1077
1078 // Transfer the remainder of BB and its successor edges to exitMBB.
1079 exitMBB->splice(exitMBB->begin(), BB,
1080 llvm::next(MachineBasicBlock::iterator(MI)),
1081 BB->end());
1082 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
1083
Akira Hatanaka81b44112011-07-19 17:09:53 +00001084 BB->addSuccessor(loop1MBB);
1085 loop1MBB->addSuccessor(sinkMBB);
1086 loop1MBB->addSuccessor(loop2MBB);
1087 loop2MBB->addSuccessor(loop1MBB);
1088 loop2MBB->addSuccessor(sinkMBB);
1089 sinkMBB->addSuccessor(exitMBB);
1090
Akira Hatanaka70564a92011-07-19 18:14:26 +00001091 // FIXME: computation of newval2 can be moved to loop2MBB.
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001092 // thisMBB:
Akira Hatanaka4061da12011-07-19 20:11:17 +00001093 // addiu masklsb2,$0,-4 # 0xfffffffc
1094 // and alignedaddr,ptr,masklsb2
1095 // andi ptrlsb2,ptr,3
1096 // sll shiftamt,ptrlsb2,3
1097 // ori maskupper,$0,255 # 0xff
1098 // sll mask,maskupper,shiftamt
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001099 // nor mask2,$0,mask
Akira Hatanaka4061da12011-07-19 20:11:17 +00001100 // andi maskedcmpval,cmpval,255
1101 // sll shiftedcmpval,maskedcmpval,shiftamt
1102 // andi maskednewval,newval,255
1103 // sll shiftednewval,maskednewval,shiftamt
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001104 int64_t MaskImm = (Size == 1) ? 255 : 65535;
Akira Hatanaka4061da12011-07-19 20:11:17 +00001105 BuildMI(BB, dl, TII->get(Mips::ADDiu), MaskLSB2)
1106 .addReg(Mips::ZERO).addImm(-4);
1107 BuildMI(BB, dl, TII->get(Mips::AND), AlignedAddr)
1108 .addReg(Ptr).addReg(MaskLSB2);
1109 BuildMI(BB, dl, TII->get(Mips::ANDi), PtrLSB2).addReg(Ptr).addImm(3);
1110 BuildMI(BB, dl, TII->get(Mips::SLL), ShiftAmt).addReg(PtrLSB2).addImm(3);
1111 BuildMI(BB, dl, TII->get(Mips::ORi), MaskUpper)
1112 .addReg(Mips::ZERO).addImm(MaskImm);
Akira Hatanakacc7ecc72011-07-19 20:34:00 +00001113 BuildMI(BB, dl, TII->get(Mips::SLLV), Mask)
1114 .addReg(ShiftAmt).addReg(MaskUpper);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001115 BuildMI(BB, dl, TII->get(Mips::NOR), Mask2).addReg(Mips::ZERO).addReg(Mask);
Akira Hatanaka4061da12011-07-19 20:11:17 +00001116 BuildMI(BB, dl, TII->get(Mips::ANDi), MaskedCmpVal)
1117 .addReg(CmpVal).addImm(MaskImm);
Akira Hatanakacc7ecc72011-07-19 20:34:00 +00001118 BuildMI(BB, dl, TII->get(Mips::SLLV), ShiftedCmpVal)
1119 .addReg(ShiftAmt).addReg(MaskedCmpVal);
Akira Hatanaka4061da12011-07-19 20:11:17 +00001120 BuildMI(BB, dl, TII->get(Mips::ANDi), MaskedNewVal)
1121 .addReg(NewVal).addImm(MaskImm);
Akira Hatanakacc7ecc72011-07-19 20:34:00 +00001122 BuildMI(BB, dl, TII->get(Mips::SLLV), ShiftedNewVal)
1123 .addReg(ShiftAmt).addReg(MaskedNewVal);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001124
1125 // loop1MBB:
Akira Hatanaka4061da12011-07-19 20:11:17 +00001126 // ll oldval,0(alginedaddr)
1127 // and maskedoldval0,oldval,mask
1128 // bne maskedoldval0,shiftedcmpval,sinkMBB
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001129 BB = loop1MBB;
Akira Hatanaka4061da12011-07-19 20:11:17 +00001130 BuildMI(BB, dl, TII->get(Mips::LL), OldVal).addReg(AlignedAddr).addImm(0);
1131 BuildMI(BB, dl, TII->get(Mips::AND), MaskedOldVal0)
1132 .addReg(OldVal).addReg(Mask);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001133 BuildMI(BB, dl, TII->get(Mips::BNE))
Akira Hatanaka4061da12011-07-19 20:11:17 +00001134 .addReg(MaskedOldVal0).addReg(ShiftedCmpVal).addMBB(sinkMBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001135
1136 // loop2MBB:
Akira Hatanaka4061da12011-07-19 20:11:17 +00001137 // and maskedoldval1,oldval,mask2
1138 // or storeval,maskedoldval1,shiftednewval
1139 // sc success,storeval,0(alignedaddr)
1140 // beq success,$0,loop1MBB
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001141 BB = loop2MBB;
Akira Hatanaka4061da12011-07-19 20:11:17 +00001142 BuildMI(BB, dl, TII->get(Mips::AND), MaskedOldVal1)
1143 .addReg(OldVal).addReg(Mask2);
1144 BuildMI(BB, dl, TII->get(Mips::OR), StoreVal)
1145 .addReg(MaskedOldVal1).addReg(ShiftedNewVal);
1146 BuildMI(BB, dl, TII->get(Mips::SC), Success)
1147 .addReg(StoreVal).addReg(AlignedAddr).addImm(0);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001148 BuildMI(BB, dl, TII->get(Mips::BEQ))
Akira Hatanaka4061da12011-07-19 20:11:17 +00001149 .addReg(Success).addReg(Mips::ZERO).addMBB(loop1MBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001150
Akira Hatanaka939ece12011-07-19 03:42:13 +00001151 // sinkMBB:
Akira Hatanaka4061da12011-07-19 20:11:17 +00001152 // srl srlres,maskedoldval0,shiftamt
1153 // sll sllres,srlres,24
1154 // sra dest,sllres,24
Akira Hatanaka939ece12011-07-19 03:42:13 +00001155 BB = sinkMBB;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001156 int64_t ShiftImm = (Size == 1) ? 24 : 16;
Akira Hatanakaa308c672011-07-19 03:14:58 +00001157
Akira Hatanakacc7ecc72011-07-19 20:34:00 +00001158 BuildMI(BB, dl, TII->get(Mips::SRLV), SrlRes)
1159 .addReg(ShiftAmt).addReg(MaskedOldVal0);
Akira Hatanaka4061da12011-07-19 20:11:17 +00001160 BuildMI(BB, dl, TII->get(Mips::SLL), SllRes)
1161 .addReg(SrlRes).addImm(ShiftImm);
Akira Hatanaka939ece12011-07-19 03:42:13 +00001162 BuildMI(BB, dl, TII->get(Mips::SRA), Dest)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001163 .addReg(SllRes).addImm(ShiftImm);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001164
1165 MI->eraseFromParent(); // The instruction is gone now.
1166
Akira Hatanaka939ece12011-07-19 03:42:13 +00001167 return exitMBB;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001168}
1169
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001170//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001171// Misc Lower Operation implementation
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001172//===----------------------------------------------------------------------===//
Bruno Cardoso Lopesd3bdf192009-05-27 17:23:44 +00001173SDValue MipsTargetLowering::
Dan Gohmand858e902010-04-17 15:26:15 +00001174LowerDYNAMIC_STACKALLOC(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +00001175{
Akira Hatanaka21afc632011-06-21 00:40:49 +00001176 MachineFunction &MF = DAG.getMachineFunction();
1177 MipsFunctionInfo *MipsFI = MF.getInfo<MipsFunctionInfo>();
1178
1179 assert(getTargetMachine().getFrameLowering()->getStackAlignment() >=
Akira Hatanaka053546c2011-05-25 02:20:00 +00001180 cast<ConstantSDNode>(Op.getOperand(2).getNode())->getZExtValue() &&
1181 "Cannot lower if the alignment of the allocated space is larger than \
1182 that of the stack.");
1183
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +00001184 SDValue Chain = Op.getOperand(0);
1185 SDValue Size = Op.getOperand(1);
Dale Johannesena05dca42009-02-04 23:02:30 +00001186 DebugLoc dl = Op.getDebugLoc();
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +00001187
1188 // Get a reference from Mips stack pointer
Owen Anderson825b72b2009-08-11 20:47:22 +00001189 SDValue StackPointer = DAG.getCopyFromReg(Chain, dl, Mips::SP, MVT::i32);
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +00001190
1191 // Subtract the dynamic size from the actual stack size to
1192 // obtain the new stack size.
Owen Anderson825b72b2009-08-11 20:47:22 +00001193 SDValue Sub = DAG.getNode(ISD::SUB, dl, MVT::i32, StackPointer, Size);
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +00001194
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001195 // The Sub result contains the new stack start address, so it
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +00001196 // must be placed in the stack pointer register.
Akira Hatanaka053546c2011-05-25 02:20:00 +00001197 Chain = DAG.getCopyToReg(StackPointer.getValue(1), dl, Mips::SP, Sub,
1198 SDValue());
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001199
1200 // This node always has two return values: a new stack pointer
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +00001201 // value and a chain
Akira Hatanaka21afc632011-06-21 00:40:49 +00001202 SDVTList VTLs = DAG.getVTList(MVT::i32, MVT::Other);
1203 SDValue Ptr = DAG.getFrameIndex(MipsFI->getDynAllocFI(), getPointerTy());
1204 SDValue Ops[] = { Chain, Ptr, Chain.getValue(1) };
1205
1206 return DAG.getNode(MipsISD::DynAlloc, dl, VTLs, Ops, 3);
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +00001207}
1208
1209SDValue MipsTargetLowering::
Dan Gohmand858e902010-04-17 15:26:15 +00001210LowerBRCOND(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +00001211{
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001212 // The first operand is the chain, the second is the condition, the third is
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +00001213 // the block to branch to if the condition is true.
1214 SDValue Chain = Op.getOperand(0);
1215 SDValue Dest = Op.getOperand(2);
Dale Johannesende064702009-02-06 21:50:26 +00001216 DebugLoc dl = Op.getDebugLoc();
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +00001217
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +00001218 SDValue CondRes = CreateFPCmp(DAG, Op.getOperand(1));
1219
Chris Lattner7a2bdde2011-04-15 05:18:47 +00001220 // Return if flag is not set by a floating point comparison.
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +00001221 if (CondRes.getOpcode() != MipsISD::FPCmp)
Bruno Cardoso Lopes4b877ca2008-07-30 17:06:13 +00001222 return Op;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001223
Bruno Cardoso Lopes77283772008-07-31 18:31:28 +00001224 SDValue CCNode = CondRes.getOperand(2);
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001225 Mips::CondCode CC =
1226 (Mips::CondCode)cast<ConstantSDNode>(CCNode)->getZExtValue();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001227 SDValue BrCode = DAG.getConstant(GetFPBranchCodeFromCond(CC), MVT::i32);
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +00001228
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001229 return DAG.getNode(MipsISD::FPBrcond, dl, Op.getValueType(), Chain, BrCode,
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +00001230 Dest, CondRes);
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +00001231}
1232
1233SDValue MipsTargetLowering::
Dan Gohmand858e902010-04-17 15:26:15 +00001234LowerSELECT(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +00001235{
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +00001236 SDValue Cond = CreateFPCmp(DAG, Op.getOperand(0));
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +00001237
Chris Lattner7a2bdde2011-04-15 05:18:47 +00001238 // Return if flag is not set by a floating point comparison.
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +00001239 if (Cond.getOpcode() != MipsISD::FPCmp)
1240 return Op;
Bruno Cardoso Lopes739e4412008-08-13 07:13:40 +00001241
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +00001242 return CreateCMovFP(DAG, Cond, Op.getOperand(1), Op.getOperand(2),
1243 Op.getDebugLoc());
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +00001244}
1245
Dan Gohmand858e902010-04-17 15:26:15 +00001246SDValue MipsTargetLowering::LowerGlobalAddress(SDValue Op,
1247 SelectionDAG &DAG) const {
Dale Johannesende064702009-02-06 21:50:26 +00001248 // FIXME there isn't actually debug info here
Dale Johannesen33c960f2009-02-04 20:06:27 +00001249 DebugLoc dl = Op.getDebugLoc();
Dan Gohman46510a72010-04-15 01:51:59 +00001250 const GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +00001251
Eli Friedmane2c74082009-08-03 02:22:28 +00001252 if (getTargetMachine().getRelocationModel() != Reloc::PIC_) {
Chris Lattnere3736f82009-08-13 05:41:27 +00001253 SDVTList VTs = DAG.getVTList(MVT::i32);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001254
Chris Lattnerb71b9092009-08-13 06:28:06 +00001255 MipsTargetObjectFile &TLOF = (MipsTargetObjectFile&)getObjFileLowering();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001256
Chris Lattnere3736f82009-08-13 05:41:27 +00001257 // %gp_rel relocation
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001258 if (TLOF.IsGlobalInSmallSection(GV, getTargetMachine())) {
1259 SDValue GA = DAG.getTargetGlobalAddress(GV, dl, MVT::i32, 0,
Bruno Cardoso Lopesc517cb02009-09-01 17:27:58 +00001260 MipsII::MO_GPREL);
Chris Lattnere3736f82009-08-13 05:41:27 +00001261 SDValue GPRelNode = DAG.getNode(MipsISD::GPRel, dl, VTs, &GA, 1);
1262 SDValue GOT = DAG.getGLOBAL_OFFSET_TABLE(MVT::i32);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001263 return DAG.getNode(ISD::ADD, dl, MVT::i32, GOT, GPRelNode);
Chris Lattnere3736f82009-08-13 05:41:27 +00001264 }
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +00001265 // %hi/%lo relocation
Akira Hatanakae2e436a2011-04-01 21:41:06 +00001266 SDValue GAHi = DAG.getTargetGlobalAddress(GV, dl, MVT::i32, 0,
1267 MipsII::MO_ABS_HI);
1268 SDValue GALo = DAG.getTargetGlobalAddress(GV, dl, MVT::i32, 0,
1269 MipsII::MO_ABS_LO);
1270 SDValue HiPart = DAG.getNode(MipsISD::Hi, dl, VTs, &GAHi, 1);
1271 SDValue Lo = DAG.getNode(MipsISD::Lo, dl, MVT::i32, GALo);
Owen Anderson825b72b2009-08-11 20:47:22 +00001272 return DAG.getNode(ISD::ADD, dl, MVT::i32, HiPart, Lo);
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +00001273 }
1274
Akira Hatanaka0f843822011-06-07 18:58:42 +00001275 SDValue GA = DAG.getTargetGlobalAddress(GV, dl, MVT::i32, 0,
1276 MipsII::MO_GOT);
1277 GA = DAG.getNode(MipsISD::WrapperPIC, dl, MVT::i32, GA);
1278 SDValue ResNode = DAG.getLoad(MVT::i32, dl,
1279 DAG.getEntryNode(), GA, MachinePointerInfo(),
1280 false, false, 0);
1281 // On functions and global targets not internal linked only
1282 // a load from got/GP is necessary for PIC to work.
1283 if (!GV->hasInternalLinkage() &&
1284 (!GV->hasLocalLinkage() || isa<Function>(GV)))
1285 return ResNode;
1286 SDValue GALo = DAG.getTargetGlobalAddress(GV, dl, MVT::i32, 0,
1287 MipsII::MO_ABS_LO);
1288 SDValue Lo = DAG.getNode(MipsISD::Lo, dl, MVT::i32, GALo);
1289 return DAG.getNode(ISD::ADD, dl, MVT::i32, ResNode, Lo);
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +00001290}
1291
Bruno Cardoso Lopesca8a2aa2011-03-04 20:01:52 +00001292SDValue MipsTargetLowering::LowerBlockAddress(SDValue Op,
1293 SelectionDAG &DAG) const {
Akira Hatanakaf48eb532011-04-25 17:10:45 +00001294 const BlockAddress *BA = cast<BlockAddressSDNode>(Op)->getBlockAddress();
1295 // FIXME there isn't actually debug info here
1296 DebugLoc dl = Op.getDebugLoc();
1297
Bruno Cardoso Lopesca8a2aa2011-03-04 20:01:52 +00001298 if (getTargetMachine().getRelocationModel() != Reloc::PIC_) {
Akira Hatanakaf48eb532011-04-25 17:10:45 +00001299 // %hi/%lo relocation
1300 SDValue BAHi = DAG.getBlockAddress(BA, MVT::i32, true,
1301 MipsII::MO_ABS_HI);
1302 SDValue BALo = DAG.getBlockAddress(BA, MVT::i32, true,
1303 MipsII::MO_ABS_LO);
1304 SDValue Hi = DAG.getNode(MipsISD::Hi, dl, MVT::i32, BAHi);
1305 SDValue Lo = DAG.getNode(MipsISD::Lo, dl, MVT::i32, BALo);
1306 return DAG.getNode(ISD::ADD, dl, MVT::i32, Hi, Lo);
Bruno Cardoso Lopesca8a2aa2011-03-04 20:01:52 +00001307 }
Akira Hatanakaf48eb532011-04-25 17:10:45 +00001308
1309 SDValue BAGOTOffset = DAG.getBlockAddress(BA, MVT::i32, true,
1310 MipsII::MO_GOT);
Akira Hatanaka342837d2011-05-28 01:07:07 +00001311 BAGOTOffset = DAG.getNode(MipsISD::WrapperPIC, dl, MVT::i32, BAGOTOffset);
Akira Hatanakaf48eb532011-04-25 17:10:45 +00001312 SDValue BALOOffset = DAG.getBlockAddress(BA, MVT::i32, true,
1313 MipsII::MO_ABS_LO);
1314 SDValue Load = DAG.getLoad(MVT::i32, dl,
1315 DAG.getEntryNode(), BAGOTOffset,
1316 MachinePointerInfo(), false, false, 0);
1317 SDValue Lo = DAG.getNode(MipsISD::Lo, dl, MVT::i32, BALOOffset);
1318 return DAG.getNode(ISD::ADD, dl, MVT::i32, Load, Lo);
Bruno Cardoso Lopesca8a2aa2011-03-04 20:01:52 +00001319}
1320
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +00001321SDValue MipsTargetLowering::
Dan Gohmand858e902010-04-17 15:26:15 +00001322LowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +00001323{
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +00001324 // If the relocation model is PIC, use the General Dynamic TLS Model,
1325 // otherwise use the Initial Exec or Local Exec TLS Model.
1326 // TODO: implement Local Dynamic TLS model
1327
1328 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
1329 DebugLoc dl = GA->getDebugLoc();
1330 const GlobalValue *GV = GA->getGlobal();
1331 EVT PtrVT = getPointerTy();
1332
1333 if (getTargetMachine().getRelocationModel() == Reloc::PIC_) {
1334 // General Dynamic TLS Model
1335 SDValue TGA = DAG.getTargetGlobalAddress(GV, dl, MVT::i32,
Akira Hatanaka5f7451f2011-06-21 01:02:03 +00001336 0, MipsII::MO_TLSGD);
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +00001337 SDValue Tlsgd = DAG.getNode(MipsISD::TlsGd, dl, MVT::i32, TGA);
1338 SDValue GP = DAG.getRegister(Mips::GP, MVT::i32);
1339 SDValue Argument = DAG.getNode(ISD::ADD, dl, MVT::i32, GP, Tlsgd);
1340
1341 ArgListTy Args;
1342 ArgListEntry Entry;
1343 Entry.Node = Argument;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001344 Entry.Ty = (Type *) Type::getInt32Ty(*DAG.getContext());
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +00001345 Args.push_back(Entry);
1346 std::pair<SDValue, SDValue> CallResult =
1347 LowerCallTo(DAG.getEntryNode(),
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001348 (Type *) Type::getInt32Ty(*DAG.getContext()),
Akira Hatanaka5f7451f2011-06-21 01:02:03 +00001349 false, false, false, false, 0, CallingConv::C, false, true,
1350 DAG.getExternalSymbol("__tls_get_addr", PtrVT), Args, DAG,
1351 dl);
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +00001352
1353 return CallResult.first;
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +00001354 }
Akira Hatanaka5f7451f2011-06-21 01:02:03 +00001355
1356 SDValue Offset;
1357 if (GV->isDeclaration()) {
1358 // Initial Exec TLS Model
1359 SDValue TGA = DAG.getTargetGlobalAddress(GV, dl, MVT::i32, 0,
1360 MipsII::MO_GOTTPREL);
1361 Offset = DAG.getLoad(MVT::i32, dl,
1362 DAG.getEntryNode(), TGA, MachinePointerInfo(),
1363 false, false, 0);
1364 } else {
1365 // Local Exec TLS Model
1366 SDVTList VTs = DAG.getVTList(MVT::i32);
1367 SDValue TGAHi = DAG.getTargetGlobalAddress(GV, dl, MVT::i32, 0,
1368 MipsII::MO_TPREL_HI);
1369 SDValue TGALo = DAG.getTargetGlobalAddress(GV, dl, MVT::i32, 0,
1370 MipsII::MO_TPREL_LO);
1371 SDValue Hi = DAG.getNode(MipsISD::TprelHi, dl, VTs, &TGAHi, 1);
1372 SDValue Lo = DAG.getNode(MipsISD::TprelLo, dl, MVT::i32, TGALo);
1373 Offset = DAG.getNode(ISD::ADD, dl, MVT::i32, Hi, Lo);
1374 }
1375
1376 SDValue ThreadPointer = DAG.getNode(MipsISD::ThreadPointer, dl, PtrVT);
1377 return DAG.getNode(ISD::ADD, dl, PtrVT, ThreadPointer, Offset);
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +00001378}
1379
1380SDValue MipsTargetLowering::
Dan Gohmand858e902010-04-17 15:26:15 +00001381LowerJumpTable(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopes753a9872007-11-12 19:49:57 +00001382{
Dan Gohman475871a2008-07-27 21:46:04 +00001383 SDValue ResNode;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001384 SDValue HiPart;
Dale Johannesende064702009-02-06 21:50:26 +00001385 // FIXME there isn't actually debug info here
Dale Johannesen33c960f2009-02-04 20:06:27 +00001386 DebugLoc dl = Op.getDebugLoc();
Bruno Cardoso Lopesc517cb02009-09-01 17:27:58 +00001387 bool IsPIC = getTargetMachine().getRelocationModel() == Reloc::PIC_;
Akira Hatanakae2e436a2011-04-01 21:41:06 +00001388 unsigned char OpFlag = IsPIC ? MipsII::MO_GOT : MipsII::MO_ABS_HI;
Bruno Cardoso Lopes753a9872007-11-12 19:49:57 +00001389
Owen Andersone50ed302009-08-10 22:56:29 +00001390 EVT PtrVT = Op.getValueType();
Bruno Cardoso Lopes753a9872007-11-12 19:49:57 +00001391 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
Bruno Cardoso Lopes753a9872007-11-12 19:49:57 +00001392
Bruno Cardoso Lopesc517cb02009-09-01 17:27:58 +00001393 SDValue JTI = DAG.getTargetJumpTable(JT->getIndex(), PtrVT, OpFlag);
1394
Bruno Cardoso Lopes46773792010-07-20 08:37:04 +00001395 if (!IsPIC) {
Dan Gohman475871a2008-07-27 21:46:04 +00001396 SDValue Ops[] = { JTI };
Bruno Cardoso Lopesc517cb02009-09-01 17:27:58 +00001397 HiPart = DAG.getNode(MipsISD::Hi, dl, DAG.getVTList(MVT::i32), Ops, 1);
Akira Hatanaka342837d2011-05-28 01:07:07 +00001398 } else {// Emit Load from Global Pointer
1399 JTI = DAG.getNode(MipsISD::WrapperPIC, dl, MVT::i32, JTI);
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001400 HiPart = DAG.getLoad(MVT::i32, dl, DAG.getEntryNode(), JTI,
1401 MachinePointerInfo(),
David Greenef6fa1862010-02-15 16:56:10 +00001402 false, false, 0);
Akira Hatanaka342837d2011-05-28 01:07:07 +00001403 }
Bruno Cardoso Lopes753a9872007-11-12 19:49:57 +00001404
Akira Hatanaka0bf3dfb2011-04-15 21:00:26 +00001405 SDValue JTILo = DAG.getTargetJumpTable(JT->getIndex(), PtrVT,
1406 MipsII::MO_ABS_LO);
Akira Hatanakae2e436a2011-04-01 21:41:06 +00001407 SDValue Lo = DAG.getNode(MipsISD::Lo, dl, MVT::i32, JTILo);
Owen Anderson825b72b2009-08-11 20:47:22 +00001408 ResNode = DAG.getNode(ISD::ADD, dl, MVT::i32, HiPart, Lo);
Bruno Cardoso Lopes753a9872007-11-12 19:49:57 +00001409
1410 return ResNode;
1411}
1412
Dan Gohman475871a2008-07-27 21:46:04 +00001413SDValue MipsTargetLowering::
Dan Gohmand858e902010-04-17 15:26:15 +00001414LowerConstantPool(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopes97c25372008-07-09 04:15:08 +00001415{
Dan Gohman475871a2008-07-27 21:46:04 +00001416 SDValue ResNode;
Bruno Cardoso Lopes92e87f22008-07-23 16:01:50 +00001417 ConstantPoolSDNode *N = cast<ConstantPoolSDNode>(Op);
Dan Gohman46510a72010-04-15 01:51:59 +00001418 const Constant *C = N->getConstVal();
Dale Johannesende064702009-02-06 21:50:26 +00001419 // FIXME there isn't actually debug info here
1420 DebugLoc dl = Op.getDebugLoc();
Bruno Cardoso Lopes92e87f22008-07-23 16:01:50 +00001421
1422 // gp_rel relocation
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001423 // FIXME: we should reference the constant pool using small data sections,
Chris Lattner7a2bdde2011-04-15 05:18:47 +00001424 // but the asm printer currently doesn't support this feature without
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001425 // hacking it. This feature should come soon so we can uncomment the
Bruno Cardoso Lopesf33bc432008-07-28 19:26:25 +00001426 // stuff below.
Eli Friedmane2c74082009-08-03 02:22:28 +00001427 //if (IsInSmallSection(C->getType())) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001428 // SDValue GPRelNode = DAG.getNode(MipsISD::GPRel, MVT::i32, CP);
1429 // SDValue GOT = DAG.getGLOBAL_OFFSET_TABLE(MVT::i32);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001430 // ResNode = DAG.getNode(ISD::ADD, MVT::i32, GOT, GPRelNode);
Bruno Cardoso Lopesd71cebf2009-11-25 12:17:58 +00001431
1432 if (getTargetMachine().getRelocationModel() != Reloc::PIC_) {
Akira Hatanakae2e436a2011-04-01 21:41:06 +00001433 SDValue CPHi = DAG.getTargetConstantPool(C, MVT::i32, N->getAlignment(),
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001434 N->getOffset(), MipsII::MO_ABS_HI);
Akira Hatanakae2e436a2011-04-01 21:41:06 +00001435 SDValue CPLo = DAG.getTargetConstantPool(C, MVT::i32, N->getAlignment(),
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001436 N->getOffset(), MipsII::MO_ABS_LO);
Akira Hatanakae2e436a2011-04-01 21:41:06 +00001437 SDValue HiPart = DAG.getNode(MipsISD::Hi, dl, MVT::i32, CPHi);
1438 SDValue Lo = DAG.getNode(MipsISD::Lo, dl, MVT::i32, CPLo);
Owen Anderson825b72b2009-08-11 20:47:22 +00001439 ResNode = DAG.getNode(ISD::ADD, dl, MVT::i32, HiPart, Lo);
Bruno Cardoso Lopesd71cebf2009-11-25 12:17:58 +00001440 } else {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001441 SDValue CP = DAG.getTargetConstantPool(C, MVT::i32, N->getAlignment(),
Akira Hatanakae2e436a2011-04-01 21:41:06 +00001442 N->getOffset(), MipsII::MO_GOT);
Akira Hatanaka342837d2011-05-28 01:07:07 +00001443 CP = DAG.getNode(MipsISD::WrapperPIC, dl, MVT::i32, CP);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001444 SDValue Load = DAG.getLoad(MVT::i32, dl, DAG.getEntryNode(),
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001445 CP, MachinePointerInfo::getConstantPool(),
1446 false, false, 0);
Akira Hatanakae2e436a2011-04-01 21:41:06 +00001447 SDValue CPLo = DAG.getTargetConstantPool(C, MVT::i32, N->getAlignment(),
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001448 N->getOffset(), MipsII::MO_ABS_LO);
Akira Hatanakae2e436a2011-04-01 21:41:06 +00001449 SDValue Lo = DAG.getNode(MipsISD::Lo, dl, MVT::i32, CPLo);
Bruno Cardoso Lopesd71cebf2009-11-25 12:17:58 +00001450 ResNode = DAG.getNode(ISD::ADD, dl, MVT::i32, Load, Lo);
1451 }
Bruno Cardoso Lopes92e87f22008-07-23 16:01:50 +00001452
1453 return ResNode;
Bruno Cardoso Lopes97c25372008-07-09 04:15:08 +00001454}
1455
Dan Gohmand858e902010-04-17 15:26:15 +00001456SDValue MipsTargetLowering::LowerVASTART(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman1e93df62010-04-17 14:41:14 +00001457 MachineFunction &MF = DAG.getMachineFunction();
1458 MipsFunctionInfo *FuncInfo = MF.getInfo<MipsFunctionInfo>();
1459
Bruno Cardoso Lopes6059b852010-02-06 21:00:02 +00001460 DebugLoc dl = Op.getDebugLoc();
Dan Gohman1e93df62010-04-17 14:41:14 +00001461 SDValue FI = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(),
1462 getPointerTy());
Bruno Cardoso Lopes6059b852010-02-06 21:00:02 +00001463
1464 // vastart just stores the address of the VarArgsFrameIndex slot into the
1465 // memory location argument.
1466 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Chris Lattner8026a9d2010-09-21 17:50:43 +00001467 return DAG.getStore(Op.getOperand(0), dl, FI, Op.getOperand(1),
1468 MachinePointerInfo(SV),
David Greenef6fa1862010-02-15 16:56:10 +00001469 false, false, 0);
Bruno Cardoso Lopes6059b852010-02-06 21:00:02 +00001470}
1471
Akira Hatanaka9c3d57c2011-05-25 19:32:07 +00001472static SDValue LowerFCOPYSIGN32(SDValue Op, SelectionDAG &DAG) {
1473 // FIXME: Use ext/ins instructions if target architecture is Mips32r2.
1474 DebugLoc dl = Op.getDebugLoc();
1475 SDValue Op0 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, Op.getOperand(0));
1476 SDValue Op1 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, Op.getOperand(1));
1477 SDValue And0 = DAG.getNode(ISD::AND, dl, MVT::i32, Op0,
1478 DAG.getConstant(0x7fffffff, MVT::i32));
1479 SDValue And1 = DAG.getNode(ISD::AND, dl, MVT::i32, Op1,
1480 DAG.getConstant(0x80000000, MVT::i32));
1481 SDValue Result = DAG.getNode(ISD::OR, dl, MVT::i32, And0, And1);
1482 return DAG.getNode(ISD::BITCAST, dl, MVT::f32, Result);
1483}
1484
1485static SDValue LowerFCOPYSIGN64(SDValue Op, SelectionDAG &DAG, bool isLittle) {
Eric Christopher471e4222011-06-08 23:55:35 +00001486 // FIXME:
Akira Hatanaka9c3d57c2011-05-25 19:32:07 +00001487 // Use ext/ins instructions if target architecture is Mips32r2.
1488 // Eliminate redundant mfc1 and mtc1 instructions.
1489 unsigned LoIdx = 0, HiIdx = 1;
Eric Christopher471e4222011-06-08 23:55:35 +00001490
Akira Hatanaka9c3d57c2011-05-25 19:32:07 +00001491 if (!isLittle)
1492 std::swap(LoIdx, HiIdx);
1493
1494 DebugLoc dl = Op.getDebugLoc();
1495 SDValue Word0 = DAG.getNode(MipsISD::ExtractElementF64, dl, MVT::i32,
1496 Op.getOperand(0),
1497 DAG.getConstant(LoIdx, MVT::i32));
1498 SDValue Hi0 = DAG.getNode(MipsISD::ExtractElementF64, dl, MVT::i32,
1499 Op.getOperand(0), DAG.getConstant(HiIdx, MVT::i32));
1500 SDValue Hi1 = DAG.getNode(MipsISD::ExtractElementF64, dl, MVT::i32,
1501 Op.getOperand(1), DAG.getConstant(HiIdx, MVT::i32));
1502 SDValue And0 = DAG.getNode(ISD::AND, dl, MVT::i32, Hi0,
1503 DAG.getConstant(0x7fffffff, MVT::i32));
1504 SDValue And1 = DAG.getNode(ISD::AND, dl, MVT::i32, Hi1,
1505 DAG.getConstant(0x80000000, MVT::i32));
1506 SDValue Word1 = DAG.getNode(ISD::OR, dl, MVT::i32, And0, And1);
1507
1508 if (!isLittle)
1509 std::swap(Word0, Word1);
1510
1511 return DAG.getNode(MipsISD::BuildPairF64, dl, MVT::f64, Word0, Word1);
1512}
1513
1514SDValue MipsTargetLowering::LowerFCOPYSIGN(SDValue Op, SelectionDAG &DAG)
1515 const {
1516 EVT Ty = Op.getValueType();
1517
1518 assert(Ty == MVT::f32 || Ty == MVT::f64);
1519
1520 if (Ty == MVT::f32)
1521 return LowerFCOPYSIGN32(Op, DAG);
1522 else
1523 return LowerFCOPYSIGN64(Op, DAG, Subtarget->isLittle());
1524}
1525
Akira Hatanaka2e591472011-06-02 00:24:44 +00001526SDValue MipsTargetLowering::
1527LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) const {
Bruno Cardoso Lopese0b5cfc2011-06-16 00:40:02 +00001528 // check the depth
1529 assert((cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue() == 0) &&
Akira Hatanaka0f843822011-06-07 18:58:42 +00001530 "Frame address can only be determined for current frame.");
Akira Hatanaka2e591472011-06-02 00:24:44 +00001531
1532 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
1533 MFI->setFrameAddressIsTaken(true);
1534 EVT VT = Op.getValueType();
1535 DebugLoc dl = Op.getDebugLoc();
1536 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl, Mips::FP, VT);
1537 return FrameAddr;
1538}
1539
Akira Hatanakadb548262011-07-19 23:30:50 +00001540// TODO: set SType according to the desired memory barrier behavior.
1541SDValue MipsTargetLowering::LowerMEMBARRIER(SDValue Op,
1542 SelectionDAG& DAG) const {
1543 unsigned SType = 0;
1544 DebugLoc dl = Op.getDebugLoc();
1545 return DAG.getNode(MipsISD::Sync, dl, MVT::Other, Op.getOperand(0),
1546 DAG.getConstant(SType, MVT::i32));
1547}
1548
Eli Friedman14648462011-07-27 22:21:52 +00001549SDValue MipsTargetLowering::LowerATOMIC_FENCE(SDValue Op,
1550 SelectionDAG& DAG) const {
1551 // FIXME: Need pseudo-fence for 'singlethread' fences
1552 // FIXME: Set SType for weaker fences where supported/appropriate.
1553 unsigned SType = 0;
1554 DebugLoc dl = Op.getDebugLoc();
1555 return DAG.getNode(MipsISD::Sync, dl, MVT::Other, Op.getOperand(0),
1556 DAG.getConstant(SType, MVT::i32));
1557}
1558
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001559//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001560// Calling Convention Implementation
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001561//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001562
1563#include "MipsGenCallingConv.inc"
1564
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001565//===----------------------------------------------------------------------===//
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001566// TODO: Implement a generic logic using tblgen that can support this.
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00001567// Mips O32 ABI rules:
1568// ---
1569// i32 - Passed in A0, A1, A2, A3 and stack
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001570// f32 - Only passed in f32 registers if no int reg has been used yet to hold
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00001571// an argument. Otherwise, passed in A1, A2, A3 and stack.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001572// f64 - Only passed in two aliased f32 registers if no int reg has been used
1573// yet to hold an argument. Otherwise, use A2, A3 and stack. If A1 is
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00001574// not used, it must be shadowed. If only A3 is avaiable, shadow it and
1575// go to stack.
Akira Hatanaka95b8ae12011-05-19 18:06:05 +00001576//
1577// For vararg functions, all arguments are passed in A0, A1, A2, A3 and stack.
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001578//===----------------------------------------------------------------------===//
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00001579
Duncan Sands1e96bab2010-11-04 10:49:57 +00001580static bool CC_MipsO32(unsigned ValNo, MVT ValVT,
Duncan Sands1440e8b2010-11-03 11:35:31 +00001581 MVT LocVT, CCValAssign::LocInfo LocInfo,
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00001582 ISD::ArgFlagsTy ArgFlags, CCState &State) {
1583
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001584 static const unsigned IntRegsSize=4, FloatRegsSize=2;
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00001585
1586 static const unsigned IntRegs[] = {
1587 Mips::A0, Mips::A1, Mips::A2, Mips::A3
1588 };
1589 static const unsigned F32Regs[] = {
1590 Mips::F12, Mips::F14
1591 };
1592 static const unsigned F64Regs[] = {
1593 Mips::D6, Mips::D7
1594 };
1595
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00001596 // ByVal Args
1597 if (ArgFlags.isByVal()) {
1598 State.HandleByVal(ValNo, ValVT, LocVT, LocInfo,
1599 1 /*MinSize*/, 4 /*MinAlign*/, ArgFlags);
1600 unsigned NextReg = (State.getNextStackOffset() + 3) / 4;
1601 for (unsigned r = State.getFirstUnallocated(IntRegs, IntRegsSize);
1602 r < std::min(IntRegsSize, NextReg); ++r)
1603 State.AllocateReg(IntRegs[r]);
1604 return false;
1605 }
1606
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00001607 // Promote i8 and i16
1608 if (LocVT == MVT::i8 || LocVT == MVT::i16) {
1609 LocVT = MVT::i32;
1610 if (ArgFlags.isSExt())
1611 LocInfo = CCValAssign::SExt;
1612 else if (ArgFlags.isZExt())
1613 LocInfo = CCValAssign::ZExt;
1614 else
1615 LocInfo = CCValAssign::AExt;
1616 }
1617
Bruno Cardoso Lopesc42fb5f2011-03-04 20:27:44 +00001618 unsigned Reg;
1619
Akira Hatanaka95b8ae12011-05-19 18:06:05 +00001620 // f32 and f64 are allocated in A0, A1, A2, A3 when either of the following
1621 // is true: function is vararg, argument is 3rd or higher, there is previous
1622 // argument which is not f32 or f64.
1623 bool AllocateFloatsInIntReg = State.isVarArg() || ValNo > 1
1624 || State.getFirstUnallocated(F32Regs, FloatRegsSize) != ValNo;
Akira Hatanakaa1a7ba82011-05-19 20:29:48 +00001625 unsigned OrigAlign = ArgFlags.getOrigAlign();
1626 bool isI64 = (ValVT == MVT::i32 && OrigAlign == 8);
Akira Hatanaka95b8ae12011-05-19 18:06:05 +00001627
1628 if (ValVT == MVT::i32 || (ValVT == MVT::f32 && AllocateFloatsInIntReg)) {
Bruno Cardoso Lopesc42fb5f2011-03-04 20:27:44 +00001629 Reg = State.AllocateReg(IntRegs, IntRegsSize);
Akira Hatanakaa1a7ba82011-05-19 20:29:48 +00001630 // If this is the first part of an i64 arg,
1631 // the allocated register must be either A0 or A2.
1632 if (isI64 && (Reg == Mips::A1 || Reg == Mips::A3))
1633 Reg = State.AllocateReg(IntRegs, IntRegsSize);
Bruno Cardoso Lopesc42fb5f2011-03-04 20:27:44 +00001634 LocVT = MVT::i32;
Akira Hatanaka95b8ae12011-05-19 18:06:05 +00001635 } else if (ValVT == MVT::f64 && AllocateFloatsInIntReg) {
1636 // Allocate int register and shadow next int register. If first
1637 // available register is Mips::A1 or Mips::A3, shadow it too.
Bruno Cardoso Lopesc42fb5f2011-03-04 20:27:44 +00001638 Reg = State.AllocateReg(IntRegs, IntRegsSize);
1639 if (Reg == Mips::A1 || Reg == Mips::A3)
1640 Reg = State.AllocateReg(IntRegs, IntRegsSize);
1641 State.AllocateReg(IntRegs, IntRegsSize);
1642 LocVT = MVT::i32;
Akira Hatanaka95b8ae12011-05-19 18:06:05 +00001643 } else if (ValVT.isFloatingPoint() && !AllocateFloatsInIntReg) {
1644 // we are guaranteed to find an available float register
1645 if (ValVT == MVT::f32) {
1646 Reg = State.AllocateReg(F32Regs, FloatRegsSize);
1647 // Shadow int register
1648 State.AllocateReg(IntRegs, IntRegsSize);
1649 } else {
1650 Reg = State.AllocateReg(F64Regs, FloatRegsSize);
1651 // Shadow int registers
1652 unsigned Reg2 = State.AllocateReg(IntRegs, IntRegsSize);
1653 if (Reg2 == Mips::A1 || Reg2 == Mips::A3)
1654 State.AllocateReg(IntRegs, IntRegsSize);
1655 State.AllocateReg(IntRegs, IntRegsSize);
1656 }
Bruno Cardoso Lopesc42fb5f2011-03-04 20:27:44 +00001657 } else
1658 llvm_unreachable("Cannot handle this ValVT.");
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00001659
Akira Hatanakad37776d2011-05-20 21:39:54 +00001660 unsigned SizeInBytes = ValVT.getSizeInBits() >> 3;
1661 unsigned Offset = State.AllocateStack(SizeInBytes, OrigAlign);
1662
1663 if (!Reg)
Bruno Cardoso Lopesc42fb5f2011-03-04 20:27:44 +00001664 State.addLoc(CCValAssign::getMem(ValNo, ValVT, Offset, LocVT, LocInfo));
Akira Hatanakad37776d2011-05-20 21:39:54 +00001665 else
Bruno Cardoso Lopesc42fb5f2011-03-04 20:27:44 +00001666 State.addLoc(CCValAssign::getReg(ValNo, ValVT, Reg, LocVT, LocInfo));
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00001667
Bruno Cardoso Lopesc42fb5f2011-03-04 20:27:44 +00001668 return false; // CC must always match
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00001669}
1670
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001671//===----------------------------------------------------------------------===//
Dan Gohman98ca4f22009-08-05 01:29:28 +00001672// Call Calling Convention Implementation
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001673//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001674
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00001675static const unsigned O32IntRegsSize = 4;
1676
1677static const unsigned O32IntRegs[] = {
1678 Mips::A0, Mips::A1, Mips::A2, Mips::A3
1679};
1680
1681// Write ByVal Arg to arg registers and stack.
1682static void
1683WriteByValArg(SDValue& Chain, DebugLoc dl,
1684 SmallVector<std::pair<unsigned, SDValue>, 16>& RegsToPass,
1685 SmallVector<SDValue, 8>& MemOpChains, int& LastFI,
1686 MachineFrameInfo *MFI, SelectionDAG &DAG, SDValue Arg,
Akira Hatanakaedacba82011-05-25 17:32:06 +00001687 const CCValAssign &VA, const ISD::ArgFlagsTy& Flags,
1688 MVT PtrType) {
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00001689 unsigned FirstWord = VA.getLocMemOffset() / 4;
1690 unsigned NumWords = (Flags.getByValSize() + 3) / 4;
1691 unsigned LastWord = FirstWord + NumWords;
1692 unsigned CurWord;
Akira Hatanaka5c21c9e2011-08-12 21:30:06 +00001693 unsigned ByValAlign = Flags.getByValAlign();
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00001694
1695 // copy the first 4 words of byval arg to registers A0 - A3
1696 for (CurWord = FirstWord; CurWord < std::min(LastWord, O32IntRegsSize);
1697 ++CurWord) {
1698 SDValue LoadPtr = DAG.getNode(ISD::ADD, dl, MVT::i32, Arg,
1699 DAG.getConstant((CurWord - FirstWord) * 4,
1700 MVT::i32));
1701 SDValue LoadVal = DAG.getLoad(MVT::i32, dl, Chain, LoadPtr,
1702 MachinePointerInfo(),
Akira Hatanaka5c21c9e2011-08-12 21:30:06 +00001703 false, false, std::min(ByValAlign,
1704 (unsigned )4));
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00001705 MemOpChains.push_back(LoadVal.getValue(1));
1706 unsigned DstReg = O32IntRegs[CurWord];
1707 RegsToPass.push_back(std::make_pair(DstReg, LoadVal));
1708 }
1709
1710 // copy remaining part of byval arg to stack.
1711 if (CurWord < LastWord) {
Eric Christopher471e4222011-06-08 23:55:35 +00001712 unsigned SizeInBytes = (LastWord - CurWord) * 4;
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00001713 SDValue Src = DAG.getNode(ISD::ADD, dl, MVT::i32, Arg,
1714 DAG.getConstant((CurWord - FirstWord) * 4,
1715 MVT::i32));
1716 LastFI = MFI->CreateFixedObject(SizeInBytes, CurWord * 4, true);
1717 SDValue Dst = DAG.getFrameIndex(LastFI, PtrType);
1718 Chain = DAG.getMemcpy(Chain, dl, Dst, Src,
1719 DAG.getConstant(SizeInBytes, MVT::i32),
Akira Hatanaka5c21c9e2011-08-12 21:30:06 +00001720 /*Align*/ByValAlign,
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00001721 /*isVolatile=*/false, /*AlwaysInline=*/false,
1722 MachinePointerInfo(0), MachinePointerInfo(0));
1723 MemOpChains.push_back(Chain);
1724 }
1725}
1726
Dan Gohman98ca4f22009-08-05 01:29:28 +00001727/// LowerCall - functions arguments are copied from virtual regs to
Nate Begeman5bf4b752009-01-26 03:15:54 +00001728/// (physical regs)/(stack frame), CALLSEQ_START and CALLSEQ_END are emitted.
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00001729/// TODO: isTailCall.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001730SDValue
Evan Cheng022d9e12010-02-02 23:55:14 +00001731MipsTargetLowering::LowerCall(SDValue Chain, SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001732 CallingConv::ID CallConv, bool isVarArg,
Evan Cheng0c439eb2010-01-27 00:07:07 +00001733 bool &isTailCall,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001734 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00001735 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001736 const SmallVectorImpl<ISD::InputArg> &Ins,
1737 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001738 SmallVectorImpl<SDValue> &InVals) const {
Evan Cheng0c439eb2010-01-27 00:07:07 +00001739 // MIPs target does not yet support tail call optimization.
1740 isTailCall = false;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001741
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +00001742 MachineFunction &MF = DAG.getMachineFunction();
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +00001743 MachineFrameInfo *MFI = MF.getFrameInfo();
Akira Hatanakad37776d2011-05-20 21:39:54 +00001744 const TargetFrameLowering *TFL = MF.getTarget().getFrameLowering();
Bruno Cardoso Lopesc517cb02009-09-01 17:27:58 +00001745 bool IsPIC = getTargetMachine().getRelocationModel() == Reloc::PIC_;
Akira Hatanaka17a1e872011-05-20 18:39:33 +00001746 MipsFunctionInfo *MipsFI = MF.getInfo<MipsFunctionInfo>();
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001747
1748 // Analyze operands of the call, assigning locations to each operand.
1749 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00001750 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
1751 getTargetMachine(), ArgLocs, *DAG.getContext());
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +00001752
Akira Hatanakabdd2ce92011-05-23 21:13:59 +00001753 if (Subtarget->isABI_O32())
Akira Hatanaka95b8ae12011-05-19 18:06:05 +00001754 CCInfo.AnalyzeCallOperands(Outs, CC_MipsO32);
Akira Hatanakabdd2ce92011-05-23 21:13:59 +00001755 else
Dan Gohman98ca4f22009-08-05 01:29:28 +00001756 CCInfo.AnalyzeCallOperands(Outs, CC_Mips);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001757
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001758 // Get a count of how many bytes are to be pushed on the stack.
Akira Hatanaka3d21c242011-06-08 17:39:33 +00001759 unsigned NextStackOffset = CCInfo.getNextStackOffset();
1760
1761 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NextStackOffset,
1762 true));
1763
1764 // If this is the first call, create a stack frame object that points to
1765 // a location to which .cprestore saves $gp.
1766 if (IsPIC && !MipsFI->getGPFI())
1767 MipsFI->setGPFI(MFI->CreateFixedObject(4, 0, true));
1768
Akira Hatanaka21afc632011-06-21 00:40:49 +00001769 // Get the frame index of the stack frame object that points to the location
1770 // of dynamically allocated area on the stack.
1771 int DynAllocFI = MipsFI->getDynAllocFI();
1772
Akira Hatanaka3d21c242011-06-08 17:39:33 +00001773 // Update size of the maximum argument space.
1774 // For O32, a minimum of four words (16 bytes) of argument space is
1775 // allocated.
1776 if (Subtarget->isABI_O32())
1777 NextStackOffset = std::max(NextStackOffset, (unsigned)16);
1778
1779 unsigned MaxCallFrameSize = MipsFI->getMaxCallFrameSize();
1780
1781 if (MaxCallFrameSize < NextStackOffset) {
1782 MipsFI->setMaxCallFrameSize(NextStackOffset);
1783
Akira Hatanaka21afc632011-06-21 00:40:49 +00001784 // Set the offsets relative to $sp of the $gp restore slot and dynamically
1785 // allocated stack space. These offsets must be aligned to a boundary
1786 // determined by the stack alignment of the ABI.
1787 unsigned StackAlignment = TFL->getStackAlignment();
1788 NextStackOffset = (NextStackOffset + StackAlignment - 1) /
1789 StackAlignment * StackAlignment;
1790
1791 if (IsPIC)
1792 MFI->setObjectOffset(MipsFI->getGPFI(), NextStackOffset);
1793
1794 MFI->setObjectOffset(DynAllocFI, NextStackOffset);
Akira Hatanaka3d21c242011-06-08 17:39:33 +00001795 }
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001796
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00001797 // With EABI is it possible to have 16 args on registers.
Dan Gohman475871a2008-07-27 21:46:04 +00001798 SmallVector<std::pair<unsigned, SDValue>, 16> RegsToPass;
1799 SmallVector<SDValue, 8> MemOpChains;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001800
Eric Christopher471e4222011-06-08 23:55:35 +00001801 int FirstFI = -MFI->getNumFixedObjects() - 1, LastFI = 0;
Akira Hatanaka43299772011-05-20 23:22:14 +00001802
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001803 // Walk the register/memloc assignments, inserting copies/loads.
1804 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
Dan Gohmanc9403652010-07-07 15:54:55 +00001805 SDValue Arg = OutVals[i];
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001806 CCValAssign &VA = ArgLocs[i];
1807
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001808 // Promote the value if needed.
1809 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001810 default: llvm_unreachable("Unknown loc info!");
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001811 case CCValAssign::Full:
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00001812 if (Subtarget->isABI_O32() && VA.isRegLoc()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001813 if (VA.getValVT() == MVT::f32 && VA.getLocVT() == MVT::i32)
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001814 Arg = DAG.getNode(ISD::BITCAST, dl, MVT::i32, Arg);
Owen Anderson825b72b2009-08-11 20:47:22 +00001815 if (VA.getValVT() == MVT::f64 && VA.getLocVT() == MVT::i32) {
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001816 SDValue Lo = DAG.getNode(MipsISD::ExtractElementF64, dl, MVT::i32,
1817 Arg, DAG.getConstant(0, MVT::i32));
Akira Hatanaka0bf3dfb2011-04-15 21:00:26 +00001818 SDValue Hi = DAG.getNode(MipsISD::ExtractElementF64, dl, MVT::i32,
1819 Arg, DAG.getConstant(1, MVT::i32));
Akira Hatanaka99a2e982011-04-15 19:52:08 +00001820 if (!Subtarget->isLittle())
1821 std::swap(Lo, Hi);
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00001822 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Lo));
1823 RegsToPass.push_back(std::make_pair(VA.getLocReg()+1, Hi));
1824 continue;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001825 }
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00001826 }
1827 break;
Chris Lattnere0b12152008-03-17 06:57:02 +00001828 case CCValAssign::SExt:
Dale Johannesen33c960f2009-02-04 20:06:27 +00001829 Arg = DAG.getNode(ISD::SIGN_EXTEND, dl, VA.getLocVT(), Arg);
Chris Lattnere0b12152008-03-17 06:57:02 +00001830 break;
1831 case CCValAssign::ZExt:
Dale Johannesen33c960f2009-02-04 20:06:27 +00001832 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, VA.getLocVT(), Arg);
Chris Lattnere0b12152008-03-17 06:57:02 +00001833 break;
1834 case CCValAssign::AExt:
Dale Johannesen33c960f2009-02-04 20:06:27 +00001835 Arg = DAG.getNode(ISD::ANY_EXTEND, dl, VA.getLocVT(), Arg);
Chris Lattnere0b12152008-03-17 06:57:02 +00001836 break;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001837 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001838
1839 // Arguments that can be passed on register must be kept at
Bruno Cardoso Lopesc7db5612007-11-05 03:02:32 +00001840 // RegsToPass vector
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001841 if (VA.isRegLoc()) {
1842 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
Chris Lattnere0b12152008-03-17 06:57:02 +00001843 continue;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001844 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001845
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00001846 // Register can't get to this point...
Chris Lattnere0b12152008-03-17 06:57:02 +00001847 assert(VA.isMemLoc());
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001848
Eric Christopher471e4222011-06-08 23:55:35 +00001849 // ByVal Arg.
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00001850 ISD::ArgFlagsTy Flags = Outs[i].Flags;
1851 if (Flags.isByVal()) {
1852 assert(Subtarget->isABI_O32() &&
1853 "No support for ByVal args by ABIs other than O32 yet.");
1854 assert(Flags.getByValSize() &&
1855 "ByVal args of size 0 should have been ignored by front-end.");
1856 WriteByValArg(Chain, dl, RegsToPass, MemOpChains, LastFI, MFI, DAG, Arg,
1857 VA, Flags, getPointerTy());
1858 continue;
1859 }
1860
Chris Lattnere0b12152008-03-17 06:57:02 +00001861 // Create the frame index object for this incoming parameter
Eric Christopher471e4222011-06-08 23:55:35 +00001862 LastFI = MFI->CreateFixedObject(VA.getValVT().getSizeInBits()/8,
Akira Hatanakab4d8d312011-05-24 00:23:52 +00001863 VA.getLocMemOffset(), true);
Akira Hatanaka43299772011-05-20 23:22:14 +00001864 SDValue PtrOff = DAG.getFrameIndex(LastFI, getPointerTy());
Chris Lattnere0b12152008-03-17 06:57:02 +00001865
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001866 // emit ISD::STORE whichs stores the
Chris Lattnere0b12152008-03-17 06:57:02 +00001867 // parameter value to a stack Location
Chris Lattner8026a9d2010-09-21 17:50:43 +00001868 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, PtrOff,
1869 MachinePointerInfo(),
David Greenef6fa1862010-02-15 16:56:10 +00001870 false, false, 0));
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001871 }
1872
Akira Hatanaka3d21c242011-06-08 17:39:33 +00001873 // Extend range of indices of frame objects for outgoing arguments that were
1874 // created during this function call. Skip this step if no such objects were
1875 // created.
1876 if (LastFI)
1877 MipsFI->extendOutArgFIRange(FirstFI, LastFI);
1878
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00001879 // Transform all store nodes into one single node because all store
1880 // nodes are independent of each other.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001881 if (!MemOpChains.empty())
1882 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001883 &MemOpChains[0], MemOpChains.size());
1884
Bill Wendling056292f2008-09-16 21:48:12 +00001885 // If the callee is a GlobalAddress/ExternalSymbol node (quite common, every
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001886 // direct call is) turn it into a TargetGlobalAddress/TargetExternalSymbol
1887 // node so that legalize doesn't hack it.
Bruno Cardoso Lopesc517cb02009-09-01 17:27:58 +00001888 unsigned char OpFlag = IsPIC ? MipsII::MO_GOT_CALL : MipsII::MO_NO_FLAG;
Akira Hatanakaf49fde22011-04-04 17:11:07 +00001889 bool LoadSymAddr = false;
Akira Hatanaka9777e7a2011-04-07 19:51:44 +00001890 SDValue CalleeLo;
Akira Hatanakaf49fde22011-04-04 17:11:07 +00001891
1892 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Akira Hatanaka9777e7a2011-04-07 19:51:44 +00001893 if (IsPIC && G->getGlobal()->hasInternalLinkage()) {
1894 Callee = DAG.getTargetGlobalAddress(G->getGlobal(), dl,
1895 getPointerTy(), 0,MipsII:: MO_GOT);
1896 CalleeLo = DAG.getTargetGlobalAddress(G->getGlobal(), dl, getPointerTy(),
1897 0, MipsII::MO_ABS_LO);
1898 } else {
1899 Callee = DAG.getTargetGlobalAddress(G->getGlobal(), dl,
1900 getPointerTy(), 0, OpFlag);
1901 }
1902
Akira Hatanakaf49fde22011-04-04 17:11:07 +00001903 LoadSymAddr = true;
1904 }
1905 else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001906 Callee = DAG.getTargetExternalSymbol(S->getSymbol(),
Bruno Cardoso Lopesc517cb02009-09-01 17:27:58 +00001907 getPointerTy(), OpFlag);
Akira Hatanakaf49fde22011-04-04 17:11:07 +00001908 LoadSymAddr = true;
1909 }
1910
Akira Hatanakacd0f90f2011-05-20 02:30:51 +00001911 SDValue InFlag;
1912
Akira Hatanakaf49fde22011-04-04 17:11:07 +00001913 // Create nodes that load address of callee and copy it to T9
1914 if (IsPIC) {
1915 if (LoadSymAddr) {
Akira Hatanaka9777e7a2011-04-07 19:51:44 +00001916 // Load callee address
Akira Hatanaka342837d2011-05-28 01:07:07 +00001917 Callee = DAG.getNode(MipsISD::WrapperPIC, dl, MVT::i32, Callee);
Akira Hatanaka25eba392011-06-24 19:01:25 +00001918 SDValue LoadValue = DAG.getLoad(MVT::i32, dl, DAG.getEntryNode(), Callee,
Akira Hatanaka9777e7a2011-04-07 19:51:44 +00001919 MachinePointerInfo::getGOT(),
1920 false, false, 0);
1921
1922 // Use GOT+LO if callee has internal linkage.
1923 if (CalleeLo.getNode()) {
1924 SDValue Lo = DAG.getNode(MipsISD::Lo, dl, MVT::i32, CalleeLo);
1925 Callee = DAG.getNode(ISD::ADD, dl, MVT::i32, LoadValue, Lo);
1926 } else
1927 Callee = LoadValue;
Akira Hatanakaf49fde22011-04-04 17:11:07 +00001928 }
1929
1930 // copy to T9
1931 Chain = DAG.getCopyToReg(Chain, dl, Mips::T9, Callee, SDValue(0, 0));
1932 InFlag = Chain.getValue(1);
1933 Callee = DAG.getRegister(Mips::T9, MVT::i32);
1934 }
Bill Wendling056292f2008-09-16 21:48:12 +00001935
Akira Hatanakacd0f90f2011-05-20 02:30:51 +00001936 // Build a sequence of copy-to-reg nodes chained together with token
1937 // chain and flag operands which copy the outgoing args into registers.
1938 // The InFlag in necessary since all emitted instructions must be
1939 // stuck together.
1940 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
1941 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
1942 RegsToPass[i].second, InFlag);
1943 InFlag = Chain.getValue(1);
1944 }
1945
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001946 // MipsJmpLink = #chain, #target_address, #opt_in_flags...
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001947 // = Chain, Callee, Reg#1, Reg#2, ...
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001948 //
1949 // Returns a chain & a flag for retval copy to use.
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00001950 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Dan Gohman475871a2008-07-27 21:46:04 +00001951 SmallVector<SDValue, 8> Ops;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001952 Ops.push_back(Chain);
1953 Ops.push_back(Callee);
1954
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001955 // Add argument registers to the end of the list so that they are
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001956 // known live into the call.
1957 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
1958 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
1959 RegsToPass[i].second.getValueType()));
1960
Gabor Greifba36cb52008-08-28 21:40:38 +00001961 if (InFlag.getNode())
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001962 Ops.push_back(InFlag);
1963
Dale Johannesen33c960f2009-02-04 20:06:27 +00001964 Chain = DAG.getNode(MipsISD::JmpLink, dl, NodeTys, &Ops[0], Ops.size());
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001965 InFlag = Chain.getValue(1);
1966
Bruno Cardoso Lopes3ed6f872010-01-30 18:32:07 +00001967 // Create the CALLSEQ_END node.
Akira Hatanaka5f7451f2011-06-21 01:02:03 +00001968 Chain = DAG.getCALLSEQ_END(Chain,
1969 DAG.getIntPtrConstant(NextStackOffset, true),
Bruno Cardoso Lopes3ed6f872010-01-30 18:32:07 +00001970 DAG.getIntPtrConstant(0, true), InFlag);
1971 InFlag = Chain.getValue(1);
1972
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001973 // Handle result values, copying them out of physregs into vregs that we
1974 // return.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001975 return LowerCallResult(Chain, InFlag, CallConv, isVarArg,
1976 Ins, dl, DAG, InVals);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001977}
1978
Dan Gohman98ca4f22009-08-05 01:29:28 +00001979/// LowerCallResult - Lower the result values of a call into the
1980/// appropriate copies out of appropriate physical registers.
1981SDValue
1982MipsTargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001983 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001984 const SmallVectorImpl<ISD::InputArg> &Ins,
1985 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001986 SmallVectorImpl<SDValue> &InVals) const {
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001987 // Assign locations to each value returned by this call.
1988 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00001989 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
1990 getTargetMachine(), RVLocs, *DAG.getContext());
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +00001991
Dan Gohman98ca4f22009-08-05 01:29:28 +00001992 CCInfo.AnalyzeCallResult(Ins, RetCC_Mips);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001993
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001994 // Copy all of the result registers out of their specified physreg.
1995 for (unsigned i = 0; i != RVLocs.size(); ++i) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00001996 Chain = DAG.getCopyFromReg(Chain, dl, RVLocs[i].getLocReg(),
Dan Gohman98ca4f22009-08-05 01:29:28 +00001997 RVLocs[i].getValVT(), InFlag).getValue(1);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001998 InFlag = Chain.getValue(2);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001999 InVals.push_back(Chain.getValue(0));
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002000 }
Bruno Cardoso Lopesc7db5612007-11-05 03:02:32 +00002001
Dan Gohman98ca4f22009-08-05 01:29:28 +00002002 return Chain;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002003}
2004
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002005//===----------------------------------------------------------------------===//
Dan Gohman98ca4f22009-08-05 01:29:28 +00002006// Formal Arguments Calling Convention Implementation
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002007//===----------------------------------------------------------------------===//
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00002008static void ReadByValArg(MachineFunction &MF, SDValue Chain, DebugLoc dl,
2009 std::vector<SDValue>& OutChains,
2010 SelectionDAG &DAG, unsigned NumWords, SDValue FIN,
2011 const CCValAssign &VA, const ISD::ArgFlagsTy& Flags) {
2012 unsigned LocMem = VA.getLocMemOffset();
2013 unsigned FirstWord = LocMem / 4;
2014
2015 // copy register A0 - A3 to frame object
2016 for (unsigned i = 0; i < NumWords; ++i) {
2017 unsigned CurWord = FirstWord + i;
2018 if (CurWord >= O32IntRegsSize)
2019 break;
2020
2021 unsigned SrcReg = O32IntRegs[CurWord];
2022 unsigned Reg = AddLiveIn(MF, SrcReg, Mips::CPURegsRegisterClass);
2023 SDValue StorePtr = DAG.getNode(ISD::ADD, dl, MVT::i32, FIN,
2024 DAG.getConstant(i * 4, MVT::i32));
2025 SDValue Store = DAG.getStore(Chain, dl, DAG.getRegister(Reg, MVT::i32),
2026 StorePtr, MachinePointerInfo(), false,
2027 false, 0);
2028 OutChains.push_back(Store);
2029 }
2030}
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002031
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002032/// LowerFormalArguments - transform physical registers into virtual registers
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00002033/// and generate load operations for arguments places on the stack.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002034SDValue
2035MipsTargetLowering::LowerFormalArguments(SDValue Chain,
Akira Hatanaka0bf3dfb2011-04-15 21:00:26 +00002036 CallingConv::ID CallConv,
2037 bool isVarArg,
2038 const SmallVectorImpl<ISD::InputArg>
2039 &Ins,
2040 DebugLoc dl, SelectionDAG &DAG,
2041 SmallVectorImpl<SDValue> &InVals)
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002042 const {
Bruno Cardoso Lopesf7f3b502008-08-04 07:12:52 +00002043 MachineFunction &MF = DAG.getMachineFunction();
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002044 MachineFrameInfo *MFI = MF.getFrameInfo();
Bruno Cardoso Lopesa2b1bb52007-08-28 05:08:16 +00002045 MipsFunctionInfo *MipsFI = MF.getInfo<MipsFunctionInfo>();
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +00002046
Dan Gohman1e93df62010-04-17 14:41:14 +00002047 MipsFI->setVarArgsFrameIndex(0);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002048
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00002049 // Used with vargs to acumulate store chains.
2050 std::vector<SDValue> OutChains;
2051
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002052 // Assign locations to all of the incoming arguments.
2053 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002054 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
2055 getTargetMachine(), ArgLocs, *DAG.getContext());
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +00002056
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002057 if (Subtarget->isABI_O32())
Akira Hatanaka95b8ae12011-05-19 18:06:05 +00002058 CCInfo.AnalyzeFormalArguments(Ins, CC_MipsO32);
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002059 else
Dan Gohman98ca4f22009-08-05 01:29:28 +00002060 CCInfo.AnalyzeFormalArguments(Ins, CC_Mips);
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002061
Akira Hatanaka43299772011-05-20 23:22:14 +00002062 int LastFI = 0;// MipsFI->LastInArgFI is 0 at the entry of this function.
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002063
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002064 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002065 CCValAssign &VA = ArgLocs[i];
2066
2067 // Arguments stored on registers
2068 if (VA.isRegLoc()) {
Owen Andersone50ed302009-08-10 22:56:29 +00002069 EVT RegVT = VA.getLocVT();
Akira Hatanakab4d8d312011-05-24 00:23:52 +00002070 unsigned ArgReg = VA.getLocReg();
Bill Wendling06b8c192008-07-09 05:55:53 +00002071 TargetRegisterClass *RC = 0;
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002072
Owen Anderson825b72b2009-08-11 20:47:22 +00002073 if (RegVT == MVT::i32)
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002074 RC = Mips::CPURegsRegisterClass;
2075 else if (RegVT == MVT::f32)
Bruno Cardoso Lopesbdfbb742009-03-21 00:05:07 +00002076 RC = Mips::FGR32RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00002077 else if (RegVT == MVT::f64) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002078 if (!Subtarget->isSingleFloat())
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002079 RC = Mips::AFGR64RegisterClass;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002080 } else
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00002081 llvm_unreachable("RegVT not supported by FormalArguments Lowering");
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002082
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002083 // Transform the arguments stored on
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002084 // physical registers into virtual ones
Akira Hatanakab4d8d312011-05-24 00:23:52 +00002085 unsigned Reg = AddLiveIn(DAG.getMachineFunction(), ArgReg, RC);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002086 SDValue ArgValue = DAG.getCopyFromReg(Chain, dl, Reg, RegVT);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002087
2088 // If this is an 8 or 16-bit value, it has been passed promoted
2089 // to 32 bits. Insert an assert[sz]ext to capture this, then
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002090 // truncate to the right size.
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002091 if (VA.getLocInfo() != CCValAssign::Full) {
Chris Lattnerd4015072009-03-26 05:28:14 +00002092 unsigned Opcode = 0;
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002093 if (VA.getLocInfo() == CCValAssign::SExt)
2094 Opcode = ISD::AssertSext;
2095 else if (VA.getLocInfo() == CCValAssign::ZExt)
2096 Opcode = ISD::AssertZext;
Chris Lattnerd4015072009-03-26 05:28:14 +00002097 if (Opcode)
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002098 ArgValue = DAG.getNode(Opcode, dl, RegVT, ArgValue,
Chris Lattnerd4015072009-03-26 05:28:14 +00002099 DAG.getValueType(VA.getValVT()));
Dale Johannesen33c960f2009-02-04 20:06:27 +00002100 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), ArgValue);
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002101 }
2102
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002103 // Handle O32 ABI cases: i32->f32 and (i32,i32)->f64
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002104 if (Subtarget->isABI_O32()) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002105 if (RegVT == MVT::i32 && VA.getValVT() == MVT::f32)
2106 ArgValue = DAG.getNode(ISD::BITCAST, dl, MVT::f32, ArgValue);
Owen Anderson825b72b2009-08-11 20:47:22 +00002107 if (RegVT == MVT::i32 && VA.getValVT() == MVT::f64) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002108 unsigned Reg2 = AddLiveIn(DAG.getMachineFunction(),
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002109 VA.getLocReg()+1, RC);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002110 SDValue ArgValue2 = DAG.getCopyFromReg(Chain, dl, Reg2, RegVT);
Akira Hatanaka99a2e982011-04-15 19:52:08 +00002111 if (!Subtarget->isLittle())
2112 std::swap(ArgValue, ArgValue2);
2113 ArgValue = DAG.getNode(MipsISD::BuildPairF64, dl, MVT::f64,
2114 ArgValue, ArgValue2);
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002115 }
2116 }
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002117
Dan Gohman98ca4f22009-08-05 01:29:28 +00002118 InVals.push_back(ArgValue);
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002119 } else { // VA.isRegLoc()
2120
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002121 // sanity check
2122 assert(VA.isMemLoc());
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00002123
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00002124 ISD::ArgFlagsTy Flags = Ins[i].Flags;
2125
2126 if (Flags.isByVal()) {
2127 assert(Subtarget->isABI_O32() &&
2128 "No support for ByVal args by ABIs other than O32 yet.");
2129 assert(Flags.getByValSize() &&
2130 "ByVal args of size 0 should have been ignored by front-end.");
2131 unsigned NumWords = (Flags.getByValSize() + 3) / 4;
2132 LastFI = MFI->CreateFixedObject(NumWords * 4, VA.getLocMemOffset(),
2133 true);
2134 SDValue FIN = DAG.getFrameIndex(LastFI, getPointerTy());
2135 InVals.push_back(FIN);
2136 ReadByValArg(MF, Chain, dl, OutChains, DAG, NumWords, FIN, VA, Flags);
2137
2138 continue;
2139 }
2140
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002141 // The stack pointer offset is relative to the caller stack frame.
Akira Hatanakab4d8d312011-05-24 00:23:52 +00002142 LastFI = MFI->CreateFixedObject(VA.getValVT().getSizeInBits()/8,
2143 VA.getLocMemOffset(), true);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002144
2145 // Create load nodes to retrieve arguments from the stack
Akira Hatanaka43299772011-05-20 23:22:14 +00002146 SDValue FIN = DAG.getFrameIndex(LastFI, getPointerTy());
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002147 InVals.push_back(DAG.getLoad(VA.getValVT(), dl, Chain, FIN,
Akira Hatanaka43299772011-05-20 23:22:14 +00002148 MachinePointerInfo::getFixedStack(LastFI),
David Greenef6fa1862010-02-15 16:56:10 +00002149 false, false, 0));
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002150 }
2151 }
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002152
2153 // The mips ABIs for returning structs by value requires that we copy
2154 // the sret argument into $v0 for the return. Save the argument into
2155 // a virtual register so that we can access it from the return points.
2156 if (DAG.getMachineFunction().getFunction()->hasStructRetAttr()) {
2157 unsigned Reg = MipsFI->getSRetReturnReg();
2158 if (!Reg) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002159 Reg = MF.getRegInfo().createVirtualRegister(getRegClassFor(MVT::i32));
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002160 MipsFI->setSRetReturnReg(Reg);
2161 }
Dan Gohman98ca4f22009-08-05 01:29:28 +00002162 SDValue Copy = DAG.getCopyToReg(DAG.getEntryNode(), dl, Reg, InVals[0]);
Owen Anderson825b72b2009-08-11 20:47:22 +00002163 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Copy, Chain);
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002164 }
2165
Bruno Cardoso Lopes954dac02011-03-09 19:22:22 +00002166 if (isVarArg && Subtarget->isABI_O32()) {
Akira Hatanakab4d8d312011-05-24 00:23:52 +00002167 // Record the frame index of the first variable argument
Eric Christopher471e4222011-06-08 23:55:35 +00002168 // which is a value necessary to VASTART.
Akira Hatanakab4d8d312011-05-24 00:23:52 +00002169 unsigned NextStackOffset = CCInfo.getNextStackOffset();
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00002170 assert(NextStackOffset % 4 == 0 &&
2171 "NextStackOffset must be aligned to 4-byte boundaries.");
Akira Hatanakab4d8d312011-05-24 00:23:52 +00002172 LastFI = MFI->CreateFixedObject(4, NextStackOffset, true);
2173 MipsFI->setVarArgsFrameIndex(LastFI);
Akira Hatanakaedacba82011-05-25 17:32:06 +00002174
2175 // If NextStackOffset is smaller than o32's 16-byte reserved argument area,
2176 // copy the integer registers that have not been used for argument passing
2177 // to the caller's stack frame.
Akira Hatanakab4d8d312011-05-24 00:23:52 +00002178 for (; NextStackOffset < 16; NextStackOffset += 4) {
Bruno Cardoso Lopes954dac02011-03-09 19:22:22 +00002179 TargetRegisterClass *RC = Mips::CPURegsRegisterClass;
Akira Hatanakab4d8d312011-05-24 00:23:52 +00002180 unsigned Idx = NextStackOffset / 4;
2181 unsigned Reg = AddLiveIn(DAG.getMachineFunction(), O32IntRegs[Idx], RC);
2182 SDValue ArgValue = DAG.getCopyFromReg(Chain, dl, Reg, MVT::i32);
Akira Hatanaka69c19f72011-05-23 20:16:59 +00002183 LastFI = MFI->CreateFixedObject(4, NextStackOffset, true);
Akira Hatanakab4d8d312011-05-24 00:23:52 +00002184 SDValue PtrOff = DAG.getFrameIndex(LastFI, getPointerTy());
2185 OutChains.push_back(DAG.getStore(Chain, dl, ArgValue, PtrOff,
2186 MachinePointerInfo(),
2187 false, false, 0));
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00002188 }
2189 }
2190
Akira Hatanaka43299772011-05-20 23:22:14 +00002191 MipsFI->setLastInArgFI(LastFI);
2192
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002193 // All stores are grouped in one node to allow the matching between
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00002194 // the size of Ins and InVals. This only happens when on varg functions
2195 if (!OutChains.empty()) {
2196 OutChains.push_back(Chain);
2197 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
2198 &OutChains[0], OutChains.size());
2199 }
2200
Dan Gohman98ca4f22009-08-05 01:29:28 +00002201 return Chain;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002202}
2203
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002204//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002205// Return Value Calling Convention Implementation
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002206//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002207
Dan Gohman98ca4f22009-08-05 01:29:28 +00002208SDValue
2209MipsTargetLowering::LowerReturn(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002210 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002211 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00002212 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohmand858e902010-04-17 15:26:15 +00002213 DebugLoc dl, SelectionDAG &DAG) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00002214
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002215 // CCValAssign - represent the assignment of
2216 // the return value to a location
2217 SmallVector<CCValAssign, 16> RVLocs;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002218
2219 // CCState - Info about the registers and stack slot.
Eric Christopher471e4222011-06-08 23:55:35 +00002220 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
2221 getTargetMachine(), RVLocs, *DAG.getContext());
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002222
Dan Gohman98ca4f22009-08-05 01:29:28 +00002223 // Analize return values.
2224 CCInfo.AnalyzeReturn(Outs, RetCC_Mips);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002225
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002226 // If this is the first return lowered for this function, add
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002227 // the regs to the liveout set for the function.
Chris Lattner84bc5422007-12-31 04:13:23 +00002228 if (DAG.getMachineFunction().getRegInfo().liveout_empty()) {
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002229 for (unsigned i = 0; i != RVLocs.size(); ++i)
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +00002230 if (RVLocs[i].isRegLoc())
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002231 DAG.getMachineFunction().getRegInfo().addLiveOut(RVLocs[i].getLocReg());
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002232 }
2233
Dan Gohman475871a2008-07-27 21:46:04 +00002234 SDValue Flag;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002235
2236 // Copy the result values into the output registers.
2237 for (unsigned i = 0; i != RVLocs.size(); ++i) {
2238 CCValAssign &VA = RVLocs[i];
2239 assert(VA.isRegLoc() && "Can only return in registers!");
2240
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002241 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(),
Dan Gohmanc9403652010-07-07 15:54:55 +00002242 OutVals[i], Flag);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002243
2244 // guarantee that all emitted copies are
2245 // stuck together, avoiding something bad
2246 Flag = Chain.getValue(1);
2247 }
2248
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002249 // The mips ABIs for returning structs by value requires that we copy
2250 // the sret argument into $v0 for the return. We saved the argument into
2251 // a virtual register in the entry block, so now we copy the value out
2252 // and into $v0.
2253 if (DAG.getMachineFunction().getFunction()->hasStructRetAttr()) {
2254 MachineFunction &MF = DAG.getMachineFunction();
2255 MipsFunctionInfo *MipsFI = MF.getInfo<MipsFunctionInfo>();
2256 unsigned Reg = MipsFI->getSRetReturnReg();
2257
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002258 if (!Reg)
Torok Edwinc23197a2009-07-14 16:55:14 +00002259 llvm_unreachable("sret virtual register not created in the entry block");
Dale Johannesena05dca42009-02-04 23:02:30 +00002260 SDValue Val = DAG.getCopyFromReg(Chain, dl, Reg, getPointerTy());
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002261
Dale Johannesena05dca42009-02-04 23:02:30 +00002262 Chain = DAG.getCopyToReg(Chain, dl, Mips::V0, Val, Flag);
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002263 Flag = Chain.getValue(1);
2264 }
2265
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002266 // Return on Mips is always a "jr $ra"
Gabor Greifba36cb52008-08-28 21:40:38 +00002267 if (Flag.getNode())
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002268 return DAG.getNode(MipsISD::Ret, dl, MVT::Other,
Owen Anderson825b72b2009-08-11 20:47:22 +00002269 Chain, DAG.getRegister(Mips::RA, MVT::i32), Flag);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002270 else // Return Void
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002271 return DAG.getNode(MipsISD::Ret, dl, MVT::Other,
Owen Anderson825b72b2009-08-11 20:47:22 +00002272 Chain, DAG.getRegister(Mips::RA, MVT::i32));
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002273}
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00002274
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002275//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00002276// Mips Inline Assembly Support
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002277//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00002278
2279/// getConstraintType - Given a constraint letter, return the type of
2280/// constraint it is for this target.
2281MipsTargetLowering::ConstraintType MipsTargetLowering::
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002282getConstraintType(const std::string &Constraint) const
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00002283{
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002284 // Mips specific constrainy
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002285 // GCC config/mips/constraints.md
2286 //
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002287 // 'd' : An address register. Equivalent to r
2288 // unless generating MIPS16 code.
2289 // 'y' : Equivalent to r; retained for
2290 // backwards compatibility.
2291 // 'f' : Floating Point registers.
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00002292 if (Constraint.size() == 1) {
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00002293 switch (Constraint[0]) {
2294 default : break;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002295 case 'd':
2296 case 'y':
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002297 case 'f':
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00002298 return C_RegisterClass;
2299 break;
2300 }
2301 }
2302 return TargetLowering::getConstraintType(Constraint);
2303}
2304
John Thompson44ab89e2010-10-29 17:29:13 +00002305/// Examine constraint type and operand type and determine a weight value.
2306/// This object must already have been set up with the operand type
2307/// and the current alternative constraint selected.
2308TargetLowering::ConstraintWeight
2309MipsTargetLowering::getSingleConstraintMatchWeight(
2310 AsmOperandInfo &info, const char *constraint) const {
2311 ConstraintWeight weight = CW_Invalid;
2312 Value *CallOperandVal = info.CallOperandVal;
2313 // If we don't have a value, we can't do a match,
2314 // but allow it at the lowest weight.
2315 if (CallOperandVal == NULL)
2316 return CW_Default;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00002317 Type *type = CallOperandVal->getType();
John Thompson44ab89e2010-10-29 17:29:13 +00002318 // Look at the constraint type.
2319 switch (*constraint) {
2320 default:
2321 weight = TargetLowering::getSingleConstraintMatchWeight(info, constraint);
2322 break;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002323 case 'd':
2324 case 'y':
John Thompson44ab89e2010-10-29 17:29:13 +00002325 if (type->isIntegerTy())
2326 weight = CW_Register;
2327 break;
2328 case 'f':
2329 if (type->isFloatTy())
2330 weight = CW_Register;
2331 break;
2332 }
2333 return weight;
2334}
2335
Eric Christopher38d64262011-06-29 19:33:04 +00002336/// Given a register class constraint, like 'r', if this corresponds directly
2337/// to an LLVM register class, return a register of 0 and the register class
2338/// pointer.
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00002339std::pair<unsigned, const TargetRegisterClass*> MipsTargetLowering::
Owen Andersone50ed302009-08-10 22:56:29 +00002340getRegForInlineAsmConstraint(const std::string &Constraint, EVT VT) const
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00002341{
2342 if (Constraint.size() == 1) {
2343 switch (Constraint[0]) {
Eric Christopher314aff12011-06-29 19:04:31 +00002344 case 'd': // Address register. Same as 'r' unless generating MIPS16 code.
2345 case 'y': // Same as 'r'. Exists for compatibility.
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00002346 case 'r':
2347 return std::make_pair(0U, Mips::CPURegsRegisterClass);
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002348 case 'f':
Owen Anderson825b72b2009-08-11 20:47:22 +00002349 if (VT == MVT::f32)
Bruno Cardoso Lopesbdfbb742009-03-21 00:05:07 +00002350 return std::make_pair(0U, Mips::FGR32RegisterClass);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002351 if (VT == MVT::f64)
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002352 if ((!Subtarget->isSingleFloat()) && (!Subtarget->isFP64bit()))
2353 return std::make_pair(0U, Mips::AFGR64RegisterClass);
Eric Christopher314aff12011-06-29 19:04:31 +00002354 break;
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00002355 }
2356 }
2357 return TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
2358}
2359
Dan Gohman6520e202008-10-18 02:06:02 +00002360bool
2361MipsTargetLowering::isOffsetFoldingLegal(const GlobalAddressSDNode *GA) const {
2362 // The Mips target isn't yet aware of offsets.
2363 return false;
2364}
Evan Chengeb2f9692009-10-27 19:56:55 +00002365
Evan Chenga1eaa3c2009-10-28 01:43:28 +00002366bool MipsTargetLowering::isFPImmLegal(const APFloat &Imm, EVT VT) const {
2367 if (VT != MVT::f32 && VT != MVT::f64)
2368 return false;
Bruno Cardoso Lopes6b902822011-01-18 19:41:41 +00002369 if (Imm.isNegZero())
2370 return false;
Evan Chengeb2f9692009-10-27 19:56:55 +00002371 return Imm.isZero();
2372}