blob: 4e83fc833d96137da35aff5ef286a03cdf67e4d1 [file] [log] [blame]
Chris Lattnerbc40e892003-01-13 20:01:16 +00001//===-- LiveVariables.cpp - Live Variable Analysis for Machine Code -------===//
Misha Brukmanedf128a2005-04-21 22:36:52 +00002//
John Criswellb576c942003-10-20 19:43:21 +00003// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Misha Brukmanedf128a2005-04-21 22:36:52 +00007//
John Criswellb576c942003-10-20 19:43:21 +00008//===----------------------------------------------------------------------===//
Misha Brukmanedf128a2005-04-21 22:36:52 +00009//
Chris Lattner5cdfbad2003-05-07 20:08:36 +000010// This file implements the LiveVariable analysis pass. For each machine
11// instruction in the function, this pass calculates the set of registers that
12// are immediately dead after the instruction (i.e., the instruction calculates
13// the value, but it is never used) and the set of registers that are used by
14// the instruction, but are never used after the instruction (i.e., they are
15// killed).
16//
Lang Hames16d6eae2012-04-01 19:27:25 +000017// This class computes live variables using a sparse implementation based on
Chris Lattner5cdfbad2003-05-07 20:08:36 +000018// the machine code SSA form. This class computes live variable information for
19// each virtual and _register allocatable_ physical register in a function. It
20// uses the dominance properties of SSA form to efficiently compute live
21// variables for virtual registers, and assumes that physical registers are only
22// live within a single basic block (allowing it to do a single local analysis
23// to resolve physical register lifetimes in each basic block). If a physical
24// register is not register allocatable, it is not tracked. This is useful for
25// things like the stack pointer and condition codes.
26//
Chris Lattnerbc40e892003-01-13 20:01:16 +000027//===----------------------------------------------------------------------===//
28
29#include "llvm/CodeGen/LiveVariables.h"
Chandler Carruthd04a8d42012-12-03 16:50:05 +000030#include "llvm/ADT/DepthFirstIterator.h"
31#include "llvm/ADT/STLExtras.h"
32#include "llvm/ADT/SmallPtrSet.h"
33#include "llvm/ADT/SmallSet.h"
Chris Lattnerbc40e892003-01-13 20:01:16 +000034#include "llvm/CodeGen/MachineInstr.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000035#include "llvm/CodeGen/MachineRegisterInfo.h"
Owen Andersonbd3ba462008-08-04 23:54:43 +000036#include "llvm/CodeGen/Passes.h"
David Greene1d44df62010-01-04 23:02:10 +000037#include "llvm/Support/Debug.h"
Chandler Carruthd04a8d42012-12-03 16:50:05 +000038#include "llvm/Support/ErrorHandling.h"
Chris Lattner3501fea2003-01-14 22:00:31 +000039#include "llvm/Target/TargetInstrInfo.h"
Chris Lattnerbc40e892003-01-13 20:01:16 +000040#include "llvm/Target/TargetMachine.h"
Chris Lattner657b4d12005-08-24 00:09:33 +000041#include <algorithm>
Chris Lattner49a5aaa2004-01-30 22:08:53 +000042using namespace llvm;
Brian Gaeked0fde302003-11-11 22:41:34 +000043
Devang Patel19974732007-05-03 01:11:54 +000044char LiveVariables::ID = 0;
Andrew Trick8dd26252012-02-10 04:10:36 +000045char &llvm::LiveVariablesID = LiveVariables::ID;
Owen Anderson2ab36d32010-10-12 19:48:12 +000046INITIALIZE_PASS_BEGIN(LiveVariables, "livevars",
47 "Live Variable Analysis", false, false)
48INITIALIZE_PASS_DEPENDENCY(UnreachableMachineBlockElim)
49INITIALIZE_PASS_END(LiveVariables, "livevars",
Owen Andersonce665bd2010-10-07 22:25:06 +000050 "Live Variable Analysis", false, false)
Chris Lattnerbc40e892003-01-13 20:01:16 +000051
Owen Andersonbd3ba462008-08-04 23:54:43 +000052
53void LiveVariables::getAnalysisUsage(AnalysisUsage &AU) const {
54 AU.addRequiredID(UnreachableMachineBlockElimID);
55 AU.setPreservesAll();
Dan Gohmanad2afc22009-07-31 18:16:33 +000056 MachineFunctionPass::getAnalysisUsage(AU);
Owen Andersonbd3ba462008-08-04 23:54:43 +000057}
58
Jakob Stoklund Olesenf235f132009-11-10 22:01:05 +000059MachineInstr *
60LiveVariables::VarInfo::findKill(const MachineBasicBlock *MBB) const {
61 for (unsigned i = 0, e = Kills.size(); i != e; ++i)
62 if (Kills[i]->getParent() == MBB)
63 return Kills[i];
64 return NULL;
65}
66
Chris Lattnerdacceef2006-01-04 05:40:30 +000067void LiveVariables::VarInfo::dump() const {
Manman Renb720be62012-09-11 22:23:19 +000068#if !defined(NDEBUG) || defined(LLVM_ENABLE_DUMP)
David Greene1d44df62010-01-04 23:02:10 +000069 dbgs() << " Alive in blocks: ";
Jeffrey Yasskin493a3d02009-05-26 18:27:15 +000070 for (SparseBitVector<>::iterator I = AliveBlocks.begin(),
71 E = AliveBlocks.end(); I != E; ++I)
David Greene1d44df62010-01-04 23:02:10 +000072 dbgs() << *I << ", ";
73 dbgs() << "\n Killed by:";
Chris Lattnerdacceef2006-01-04 05:40:30 +000074 if (Kills.empty())
David Greene1d44df62010-01-04 23:02:10 +000075 dbgs() << " No instructions.\n";
Chris Lattnerdacceef2006-01-04 05:40:30 +000076 else {
77 for (unsigned i = 0, e = Kills.size(); i != e; ++i)
David Greene1d44df62010-01-04 23:02:10 +000078 dbgs() << "\n #" << i << ": " << *Kills[i];
79 dbgs() << "\n";
Chris Lattnerdacceef2006-01-04 05:40:30 +000080 }
Manman Ren77e300e2012-09-06 19:06:06 +000081#endif
Chris Lattnerdacceef2006-01-04 05:40:30 +000082}
83
Bill Wendling90a38682008-02-20 06:10:21 +000084/// getVarInfo - Get (possibly creating) a VarInfo object for the given vreg.
Chris Lattnerfb2cb692003-05-12 14:24:00 +000085LiveVariables::VarInfo &LiveVariables::getVarInfo(unsigned RegIdx) {
Dan Gohman6f0d0242008-02-10 18:45:23 +000086 assert(TargetRegisterInfo::isVirtualRegister(RegIdx) &&
Chris Lattnerfb2cb692003-05-12 14:24:00 +000087 "getVarInfo: not a virtual register!");
Jakob Stoklund Olesenb421c562011-01-08 23:10:57 +000088 VirtRegInfo.grow(RegIdx);
Jeffrey Yasskin493a3d02009-05-26 18:27:15 +000089 return VirtRegInfo[RegIdx];
Chris Lattnerfb2cb692003-05-12 14:24:00 +000090}
91
Owen Anderson40a627d2008-01-15 22:58:11 +000092void LiveVariables::MarkVirtRegAliveInBlock(VarInfo& VRInfo,
93 MachineBasicBlock *DefBlock,
Evan Cheng56184902007-05-08 19:00:00 +000094 MachineBasicBlock *MBB,
95 std::vector<MachineBasicBlock*> &WorkList) {
Chris Lattner8ba97712004-07-01 04:29:47 +000096 unsigned BBNum = MBB->getNumber();
Andrew Trick8247e0d2012-02-03 05:12:30 +000097
Chris Lattnerbc40e892003-01-13 20:01:16 +000098 // Check to see if this basic block is one of the killing blocks. If so,
Bill Wendling90a38682008-02-20 06:10:21 +000099 // remove it.
Chris Lattnerbc40e892003-01-13 20:01:16 +0000100 for (unsigned i = 0, e = VRInfo.Kills.size(); i != e; ++i)
Chris Lattner74de8b12004-07-19 07:04:55 +0000101 if (VRInfo.Kills[i]->getParent() == MBB) {
Chris Lattnerbc40e892003-01-13 20:01:16 +0000102 VRInfo.Kills.erase(VRInfo.Kills.begin()+i); // Erase entry
103 break;
104 }
Andrew Trick8247e0d2012-02-03 05:12:30 +0000105
Owen Anderson40a627d2008-01-15 22:58:11 +0000106 if (MBB == DefBlock) return; // Terminate recursion
Chris Lattnerbc40e892003-01-13 20:01:16 +0000107
Jeffrey Yasskin493a3d02009-05-26 18:27:15 +0000108 if (VRInfo.AliveBlocks.test(BBNum))
Chris Lattnerbc40e892003-01-13 20:01:16 +0000109 return; // We already know the block is live
110
111 // Mark the variable known alive in this bb
Jeffrey Yasskin493a3d02009-05-26 18:27:15 +0000112 VRInfo.AliveBlocks.set(BBNum);
Chris Lattnerbc40e892003-01-13 20:01:16 +0000113
Jakob Stoklund Olesen9ab3dbe2012-03-09 23:41:44 +0000114 assert(MBB != &MF->front() && "Can't find reaching def for virtreg");
Benjamin Kramerf337fb22011-03-08 17:28:36 +0000115 WorkList.insert(WorkList.end(), MBB->pred_rbegin(), MBB->pred_rend());
Chris Lattnerbc40e892003-01-13 20:01:16 +0000116}
117
Bill Wendling420cdeb2008-02-20 07:36:31 +0000118void LiveVariables::MarkVirtRegAliveInBlock(VarInfo &VRInfo,
Owen Anderson40a627d2008-01-15 22:58:11 +0000119 MachineBasicBlock *DefBlock,
Evan Cheng56184902007-05-08 19:00:00 +0000120 MachineBasicBlock *MBB) {
121 std::vector<MachineBasicBlock*> WorkList;
Owen Anderson40a627d2008-01-15 22:58:11 +0000122 MarkVirtRegAliveInBlock(VRInfo, DefBlock, MBB, WorkList);
Bill Wendling420cdeb2008-02-20 07:36:31 +0000123
Evan Cheng56184902007-05-08 19:00:00 +0000124 while (!WorkList.empty()) {
125 MachineBasicBlock *Pred = WorkList.back();
126 WorkList.pop_back();
Owen Anderson40a627d2008-01-15 22:58:11 +0000127 MarkVirtRegAliveInBlock(VRInfo, DefBlock, Pred, WorkList);
Evan Cheng56184902007-05-08 19:00:00 +0000128 }
129}
130
Owen Anderson7047dd42008-01-15 22:02:46 +0000131void LiveVariables::HandleVirtRegUse(unsigned reg, MachineBasicBlock *MBB,
Misha Brukman09ba9062004-06-24 21:31:16 +0000132 MachineInstr *MI) {
Evan Chengea1d9cd2008-04-02 18:04:08 +0000133 assert(MRI->getVRegDef(reg) && "Register use before def!");
Alkis Evlogimenos2e58a412004-09-01 22:34:52 +0000134
Owen Andersona0185402007-11-08 01:20:48 +0000135 unsigned BBNum = MBB->getNumber();
136
Owen Anderson7047dd42008-01-15 22:02:46 +0000137 VarInfo& VRInfo = getVarInfo(reg);
Evan Chengc6a24102007-03-17 09:29:54 +0000138
Bill Wendling90a38682008-02-20 06:10:21 +0000139 // Check to see if this basic block is already a kill block.
Chris Lattner74de8b12004-07-19 07:04:55 +0000140 if (!VRInfo.Kills.empty() && VRInfo.Kills.back()->getParent() == MBB) {
Bill Wendling90a38682008-02-20 06:10:21 +0000141 // Yes, this register is killed in this basic block already. Increase the
Chris Lattnerbc40e892003-01-13 20:01:16 +0000142 // live range by updating the kill instruction.
Chris Lattner74de8b12004-07-19 07:04:55 +0000143 VRInfo.Kills.back() = MI;
Chris Lattnerbc40e892003-01-13 20:01:16 +0000144 return;
145 }
146
147#ifndef NDEBUG
148 for (unsigned i = 0, e = VRInfo.Kills.size(); i != e; ++i)
Chris Lattner74de8b12004-07-19 07:04:55 +0000149 assert(VRInfo.Kills[i]->getParent() != MBB && "entry should be at end!");
Chris Lattnerbc40e892003-01-13 20:01:16 +0000150#endif
151
Bill Wendlingebcba612008-06-23 23:41:14 +0000152 // This situation can occur:
153 //
154 // ,------.
155 // | |
156 // | v
157 // | t2 = phi ... t1 ...
158 // | |
159 // | v
160 // | t1 = ...
161 // | ... = ... t1 ...
162 // | |
163 // `------'
164 //
165 // where there is a use in a PHI node that's a predecessor to the defining
166 // block. We don't want to mark all predecessors as having the value "alive"
167 // in this case.
168 if (MBB == MRI->getVRegDef(reg)->getParent()) return;
Chris Lattnerbc40e892003-01-13 20:01:16 +0000169
Bill Wendling90a38682008-02-20 06:10:21 +0000170 // Add a new kill entry for this basic block. If this virtual register is
171 // already marked as alive in this basic block, that means it is alive in at
172 // least one of the successor blocks, it's not a kill.
Jeffrey Yasskin493a3d02009-05-26 18:27:15 +0000173 if (!VRInfo.AliveBlocks.test(BBNum))
Evan Chenge2ee9962007-03-09 09:48:56 +0000174 VRInfo.Kills.push_back(MI);
Chris Lattnerbc40e892003-01-13 20:01:16 +0000175
Bill Wendling420cdeb2008-02-20 07:36:31 +0000176 // Update all dominating blocks to mark them as "known live".
Chris Lattnerf25fb4b2004-05-01 21:24:24 +0000177 for (MachineBasicBlock::const_pred_iterator PI = MBB->pred_begin(),
178 E = MBB->pred_end(); PI != E; ++PI)
Evan Chengea1d9cd2008-04-02 18:04:08 +0000179 MarkVirtRegAliveInBlock(VRInfo, MRI->getVRegDef(reg)->getParent(), *PI);
Chris Lattnerbc40e892003-01-13 20:01:16 +0000180}
181
Dan Gohman3bdf5fe2008-09-21 21:11:41 +0000182void LiveVariables::HandleVirtRegDef(unsigned Reg, MachineInstr *MI) {
183 VarInfo &VRInfo = getVarInfo(Reg);
184
Jeffrey Yasskin493a3d02009-05-26 18:27:15 +0000185 if (VRInfo.AliveBlocks.empty())
Dan Gohman3bdf5fe2008-09-21 21:11:41 +0000186 // If vr is not alive in any block, then defaults to dead.
187 VRInfo.Kills.push_back(MI);
188}
189
Evan Cheng0d4bdde2008-04-16 09:46:40 +0000190/// FindLastPartialDef - Return the last partial def of the specified register.
Evan Cheng60c7df22009-09-22 08:34:46 +0000191/// Also returns the sub-registers that're defined by the instruction.
Evan Cheng0d4bdde2008-04-16 09:46:40 +0000192MachineInstr *LiveVariables::FindLastPartialDef(unsigned Reg,
Evan Cheng60c7df22009-09-22 08:34:46 +0000193 SmallSet<unsigned,4> &PartDefRegs) {
Evan Cheng0d4bdde2008-04-16 09:46:40 +0000194 unsigned LastDefReg = 0;
195 unsigned LastDefDist = 0;
196 MachineInstr *LastDef = NULL;
Jakob Stoklund Olesen396618b2012-06-01 23:28:30 +0000197 for (MCSubRegIterator SubRegs(Reg, TRI); SubRegs.isValid(); ++SubRegs) {
198 unsigned SubReg = *SubRegs;
Evan Cheng0d4bdde2008-04-16 09:46:40 +0000199 MachineInstr *Def = PhysRegDef[SubReg];
200 if (!Def)
201 continue;
202 unsigned Dist = DistanceMap[Def];
203 if (Dist > LastDefDist) {
204 LastDefReg = SubReg;
205 LastDef = Def;
206 LastDefDist = Dist;
207 }
208 }
Evan Cheng60c7df22009-09-22 08:34:46 +0000209
210 if (!LastDef)
211 return 0;
212
213 PartDefRegs.insert(LastDefReg);
214 for (unsigned i = 0, e = LastDef->getNumOperands(); i != e; ++i) {
215 MachineOperand &MO = LastDef->getOperand(i);
216 if (!MO.isReg() || !MO.isDef() || MO.getReg() == 0)
217 continue;
218 unsigned DefReg = MO.getReg();
219 if (TRI->isSubRegister(Reg, DefReg)) {
Chad Rosier5cc3c982013-05-22 22:26:05 +0000220 for (MCSubRegIterator SubRegs(DefReg, TRI, /*IncludeSelf=*/true);
221 SubRegs.isValid(); ++SubRegs)
Jakob Stoklund Olesen396618b2012-06-01 23:28:30 +0000222 PartDefRegs.insert(*SubRegs);
Evan Cheng60c7df22009-09-22 08:34:46 +0000223 }
224 }
Evan Cheng0d4bdde2008-04-16 09:46:40 +0000225 return LastDef;
226}
227
Bill Wendling6d794742008-02-20 09:15:16 +0000228/// HandlePhysRegUse - Turn previous partial def's into read/mod/writes. Add
229/// implicit defs to a machine instruction if there was an earlier def of its
230/// super-register.
Chris Lattnerbc40e892003-01-13 20:01:16 +0000231void LiveVariables::HandlePhysRegUse(unsigned Reg, MachineInstr *MI) {
Evan Cheng236490d2009-11-13 20:36:40 +0000232 MachineInstr *LastDef = PhysRegDef[Reg];
Evan Cheng0d4bdde2008-04-16 09:46:40 +0000233 // If there was a previous use or a "full" def all is well.
Evan Cheng236490d2009-11-13 20:36:40 +0000234 if (!LastDef && !PhysRegUse[Reg]) {
Evan Cheng0d4bdde2008-04-16 09:46:40 +0000235 // Otherwise, the last sub-register def implicitly defines this register.
236 // e.g.
237 // AH =
238 // AL = ... <imp-def EAX>, <imp-kill AH>
239 // = AH
240 // ...
241 // = EAX
242 // All of the sub-registers must have been defined before the use of Reg!
Evan Cheng60c7df22009-09-22 08:34:46 +0000243 SmallSet<unsigned, 4> PartDefRegs;
244 MachineInstr *LastPartialDef = FindLastPartialDef(Reg, PartDefRegs);
Evan Cheng0d4bdde2008-04-16 09:46:40 +0000245 // If LastPartialDef is NULL, it must be using a livein register.
246 if (LastPartialDef) {
247 LastPartialDef->addOperand(MachineOperand::CreateReg(Reg, true/*IsDef*/,
248 true/*IsImp*/));
249 PhysRegDef[Reg] = LastPartialDef;
Owen Andersonbbf55832008-08-14 23:41:38 +0000250 SmallSet<unsigned, 8> Processed;
Jakob Stoklund Olesen396618b2012-06-01 23:28:30 +0000251 for (MCSubRegIterator SubRegs(Reg, TRI); SubRegs.isValid(); ++SubRegs) {
252 unsigned SubReg = *SubRegs;
Evan Cheng0d4bdde2008-04-16 09:46:40 +0000253 if (Processed.count(SubReg))
254 continue;
Evan Cheng60c7df22009-09-22 08:34:46 +0000255 if (PartDefRegs.count(SubReg))
Evan Cheng0d4bdde2008-04-16 09:46:40 +0000256 continue;
257 // This part of Reg was defined before the last partial def. It's killed
258 // here.
259 LastPartialDef->addOperand(MachineOperand::CreateReg(SubReg,
260 false/*IsDef*/,
261 true/*IsImp*/));
262 PhysRegDef[SubReg] = LastPartialDef;
Jakob Stoklund Olesen396618b2012-06-01 23:28:30 +0000263 for (MCSubRegIterator SS(SubReg, TRI); SS.isValid(); ++SS)
Evan Cheng0d4bdde2008-04-16 09:46:40 +0000264 Processed.insert(*SS);
265 }
266 }
Evan Chengbfe8afa2012-01-14 01:53:46 +0000267 } else if (LastDef && !PhysRegUse[Reg] &&
268 !LastDef->findRegisterDefOperand(Reg))
Evan Cheng236490d2009-11-13 20:36:40 +0000269 // Last def defines the super register, add an implicit def of reg.
Evan Chengbfe8afa2012-01-14 01:53:46 +0000270 LastDef->addOperand(MachineOperand::CreateReg(Reg, true/*IsDef*/,
271 true/*IsImp*/));
Bill Wendling90a38682008-02-20 06:10:21 +0000272
Evan Cheng0d4bdde2008-04-16 09:46:40 +0000273 // Remember this use.
Chad Rosier5cc3c982013-05-22 22:26:05 +0000274 for (MCSubRegIterator SubRegs(Reg, TRI, /*IncludeSelf=*/true);
275 SubRegs.isValid(); ++SubRegs)
Jakob Stoklund Olesen396618b2012-06-01 23:28:30 +0000276 PhysRegUse[*SubRegs] = MI;
Evan Cheng4efe7412007-06-26 21:03:35 +0000277}
278
Evan Chenga4025df2009-12-01 00:44:45 +0000279/// FindLastRefOrPartRef - Return the last reference or partial reference of
280/// the specified register.
281MachineInstr *LiveVariables::FindLastRefOrPartRef(unsigned Reg) {
282 MachineInstr *LastDef = PhysRegDef[Reg];
283 MachineInstr *LastUse = PhysRegUse[Reg];
284 if (!LastDef && !LastUse)
Chris Lattner98cdfc72010-06-14 18:28:34 +0000285 return 0;
Evan Chenga4025df2009-12-01 00:44:45 +0000286
287 MachineInstr *LastRefOrPartRef = LastUse ? LastUse : LastDef;
288 unsigned LastRefOrPartRefDist = DistanceMap[LastRefOrPartRef];
Evan Chenga4025df2009-12-01 00:44:45 +0000289 unsigned LastPartDefDist = 0;
Jakob Stoklund Olesen396618b2012-06-01 23:28:30 +0000290 for (MCSubRegIterator SubRegs(Reg, TRI); SubRegs.isValid(); ++SubRegs) {
291 unsigned SubReg = *SubRegs;
Evan Chenga4025df2009-12-01 00:44:45 +0000292 MachineInstr *Def = PhysRegDef[SubReg];
293 if (Def && Def != LastDef) {
294 // There was a def of this sub-register in between. This is a partial
295 // def, keep track of the last one.
296 unsigned Dist = DistanceMap[Def];
Benjamin Kramere7078ae2010-01-07 17:29:08 +0000297 if (Dist > LastPartDefDist)
Evan Chenga4025df2009-12-01 00:44:45 +0000298 LastPartDefDist = Dist;
Benjamin Kramere7078ae2010-01-07 17:29:08 +0000299 } else if (MachineInstr *Use = PhysRegUse[SubReg]) {
Evan Chenga4025df2009-12-01 00:44:45 +0000300 unsigned Dist = DistanceMap[Use];
301 if (Dist > LastRefOrPartRefDist) {
302 LastRefOrPartRefDist = Dist;
303 LastRefOrPartRef = Use;
304 }
305 }
306 }
307
308 return LastRefOrPartRef;
309}
310
Evan Chenga894ae12009-01-20 21:25:12 +0000311bool LiveVariables::HandlePhysRegKill(unsigned Reg, MachineInstr *MI) {
Evan Chengad934b82009-09-24 02:15:22 +0000312 MachineInstr *LastDef = PhysRegDef[Reg];
313 MachineInstr *LastUse = PhysRegUse[Reg];
314 if (!LastDef && !LastUse)
Evan Cheng0d4bdde2008-04-16 09:46:40 +0000315 return false;
316
Evan Chengad934b82009-09-24 02:15:22 +0000317 MachineInstr *LastRefOrPartRef = LastUse ? LastUse : LastDef;
Evan Cheng0d4bdde2008-04-16 09:46:40 +0000318 unsigned LastRefOrPartRefDist = DistanceMap[LastRefOrPartRef];
319 // The whole register is used.
320 // AL =
321 // AH =
322 //
323 // = AX
324 // = AL, AX<imp-use, kill>
325 // AX =
326 //
327 // Or whole register is defined, but not used at all.
328 // AX<dead> =
329 // ...
330 // AX =
331 //
332 // Or whole register is defined, but only partly used.
333 // AX<dead> = AL<imp-def>
334 // = AL<kill>
Andrew Trick8247e0d2012-02-03 05:12:30 +0000335 // AX =
Evan Chengad934b82009-09-24 02:15:22 +0000336 MachineInstr *LastPartDef = 0;
337 unsigned LastPartDefDist = 0;
Owen Andersonbbf55832008-08-14 23:41:38 +0000338 SmallSet<unsigned, 8> PartUses;
Jakob Stoklund Olesen396618b2012-06-01 23:28:30 +0000339 for (MCSubRegIterator SubRegs(Reg, TRI); SubRegs.isValid(); ++SubRegs) {
340 unsigned SubReg = *SubRegs;
Evan Chengad934b82009-09-24 02:15:22 +0000341 MachineInstr *Def = PhysRegDef[SubReg];
342 if (Def && Def != LastDef) {
343 // There was a def of this sub-register in between. This is a partial
344 // def, keep track of the last one.
345 unsigned Dist = DistanceMap[Def];
346 if (Dist > LastPartDefDist) {
347 LastPartDefDist = Dist;
348 LastPartDef = Def;
349 }
350 continue;
351 }
Evan Cheng0d4bdde2008-04-16 09:46:40 +0000352 if (MachineInstr *Use = PhysRegUse[SubReg]) {
Chad Rosier5cc3c982013-05-22 22:26:05 +0000353 for (MCSubRegIterator SS(SubReg, TRI, /*IncludeSelf=*/true); SS.isValid();
354 ++SS)
Evan Cheng0d4bdde2008-04-16 09:46:40 +0000355 PartUses.insert(*SS);
356 unsigned Dist = DistanceMap[Use];
357 if (Dist > LastRefOrPartRefDist) {
358 LastRefOrPartRefDist = Dist;
359 LastRefOrPartRef = Use;
Evan Cheng4efe7412007-06-26 21:03:35 +0000360 }
Evan Cheng0d4bdde2008-04-16 09:46:40 +0000361 }
362 }
Evan Chenga894ae12009-01-20 21:25:12 +0000363
Jakob Stoklund Olesen53e000b2010-03-05 21:49:17 +0000364 if (!PhysRegUse[Reg]) {
Evan Chengad934b82009-09-24 02:15:22 +0000365 // Partial uses. Mark register def dead and add implicit def of
366 // sub-registers which are used.
367 // EAX<dead> = op AL<imp-def>
368 // That is, EAX def is dead but AL def extends pass it.
Evan Cheng0d4bdde2008-04-16 09:46:40 +0000369 PhysRegDef[Reg]->addRegisterDead(Reg, TRI, true);
Jakob Stoklund Olesen396618b2012-06-01 23:28:30 +0000370 for (MCSubRegIterator SubRegs(Reg, TRI); SubRegs.isValid(); ++SubRegs) {
371 unsigned SubReg = *SubRegs;
Evan Chengad934b82009-09-24 02:15:22 +0000372 if (!PartUses.count(SubReg))
373 continue;
374 bool NeedDef = true;
375 if (PhysRegDef[Reg] == PhysRegDef[SubReg]) {
376 MachineOperand *MO = PhysRegDef[Reg]->findRegisterDefOperand(SubReg);
377 if (MO) {
378 NeedDef = false;
379 assert(!MO->isDead());
Evan Cheng2c4d96d2009-07-06 21:34:05 +0000380 }
Evan Cheng0d4bdde2008-04-16 09:46:40 +0000381 }
Evan Chengad934b82009-09-24 02:15:22 +0000382 if (NeedDef)
383 PhysRegDef[Reg]->addOperand(MachineOperand::CreateReg(SubReg,
384 true/*IsDef*/, true/*IsImp*/));
Evan Chenga4025df2009-12-01 00:44:45 +0000385 MachineInstr *LastSubRef = FindLastRefOrPartRef(SubReg);
386 if (LastSubRef)
387 LastSubRef->addRegisterKilled(SubReg, TRI, true);
388 else {
389 LastRefOrPartRef->addRegisterKilled(SubReg, TRI, true);
Chad Rosier5cc3c982013-05-22 22:26:05 +0000390 for (MCSubRegIterator SS(SubReg, TRI, /*IncludeSelf=*/true);
391 SS.isValid(); ++SS)
Jakob Stoklund Olesen396618b2012-06-01 23:28:30 +0000392 PhysRegUse[*SS] = LastRefOrPartRef;
Evan Chenga4025df2009-12-01 00:44:45 +0000393 }
Jakob Stoklund Olesen396618b2012-06-01 23:28:30 +0000394 for (MCSubRegIterator SS(SubReg, TRI); SS.isValid(); ++SS)
Evan Chengad934b82009-09-24 02:15:22 +0000395 PartUses.erase(*SS);
Evan Cheng0d4bdde2008-04-16 09:46:40 +0000396 }
Jakob Stoklund Olesen53e000b2010-03-05 21:49:17 +0000397 } else if (LastRefOrPartRef == PhysRegDef[Reg] && LastRefOrPartRef != MI) {
398 if (LastPartDef)
399 // The last partial def kills the register.
400 LastPartDef->addOperand(MachineOperand::CreateReg(Reg, false/*IsDef*/,
401 true/*IsImp*/, true/*IsKill*/));
402 else {
403 MachineOperand *MO =
404 LastRefOrPartRef->findRegisterDefOperand(Reg, false, TRI);
405 bool NeedEC = MO->isEarlyClobber() && MO->getReg() != Reg;
406 // If the last reference is the last def, then it's not used at all.
407 // That is, unless we are currently processing the last reference itself.
408 LastRefOrPartRef->addRegisterDead(Reg, TRI, true);
409 if (NeedEC) {
410 // If we are adding a subreg def and the superreg def is marked early
411 // clobber, add an early clobber marker to the subreg def.
412 MO = LastRefOrPartRef->findRegisterDefOperand(Reg);
413 if (MO)
414 MO->setIsEarlyClobber();
415 }
416 }
Evan Chengad934b82009-09-24 02:15:22 +0000417 } else
Evan Cheng0d4bdde2008-04-16 09:46:40 +0000418 LastRefOrPartRef->addRegisterKilled(Reg, TRI, true);
419 return true;
420}
421
Jakob Stoklund Olesen8c47ad82012-01-21 00:58:53 +0000422void LiveVariables::HandleRegMask(const MachineOperand &MO) {
423 // Call HandlePhysRegKill() for all live registers clobbered by Mask.
424 // Clobbered registers are always dead, sp there is no need to use
425 // HandlePhysRegDef().
426 for (unsigned Reg = 1, NumRegs = TRI->getNumRegs(); Reg != NumRegs; ++Reg) {
427 // Skip dead regs.
428 if (!PhysRegDef[Reg] && !PhysRegUse[Reg])
429 continue;
430 // Skip mask-preserved regs.
Evan Cheng7423db22012-01-21 03:31:03 +0000431 if (!MO.clobbersPhysReg(Reg))
Jakob Stoklund Olesen8c47ad82012-01-21 00:58:53 +0000432 continue;
433 // Kill the largest clobbered super-register.
434 // This avoids needless implicit operands.
435 unsigned Super = Reg;
Jakob Stoklund Olesen396618b2012-06-01 23:28:30 +0000436 for (MCSuperRegIterator SR(Reg, TRI); SR.isValid(); ++SR)
Jakob Stoklund Olesen8c47ad82012-01-21 00:58:53 +0000437 if ((PhysRegDef[*SR] || PhysRegUse[*SR]) && MO.clobbersPhysReg(*SR))
438 Super = *SR;
439 HandlePhysRegKill(Super, 0);
440 }
441}
442
Evan Cheng296925d2009-09-23 06:28:31 +0000443void LiveVariables::HandlePhysRegDef(unsigned Reg, MachineInstr *MI,
Evan Chengad934b82009-09-24 02:15:22 +0000444 SmallVector<unsigned, 4> &Defs) {
Evan Cheng0d4bdde2008-04-16 09:46:40 +0000445 // What parts of the register are previously defined?
Owen Andersonbffdf662008-06-27 07:05:59 +0000446 SmallSet<unsigned, 32> Live;
Evan Cheng0d4bdde2008-04-16 09:46:40 +0000447 if (PhysRegDef[Reg] || PhysRegUse[Reg]) {
Chad Rosier5cc3c982013-05-22 22:26:05 +0000448 for (MCSubRegIterator SubRegs(Reg, TRI, /*IncludeSelf=*/true);
449 SubRegs.isValid(); ++SubRegs)
Jakob Stoklund Olesen396618b2012-06-01 23:28:30 +0000450 Live.insert(*SubRegs);
Evan Cheng0d4bdde2008-04-16 09:46:40 +0000451 } else {
Jakob Stoklund Olesen396618b2012-06-01 23:28:30 +0000452 for (MCSubRegIterator SubRegs(Reg, TRI); SubRegs.isValid(); ++SubRegs) {
453 unsigned SubReg = *SubRegs;
Evan Cheng0d4bdde2008-04-16 09:46:40 +0000454 // If a register isn't itself defined, but all parts that make up of it
455 // are defined, then consider it also defined.
456 // e.g.
457 // AL =
458 // AH =
459 // = AX
Evan Chengad934b82009-09-24 02:15:22 +0000460 if (Live.count(SubReg))
461 continue;
Evan Cheng0d4bdde2008-04-16 09:46:40 +0000462 if (PhysRegDef[SubReg] || PhysRegUse[SubReg]) {
Chad Rosier5cc3c982013-05-22 22:26:05 +0000463 for (MCSubRegIterator SS(SubReg, TRI, /*IncludeSelf=*/true);
464 SS.isValid(); ++SS)
Evan Cheng0d4bdde2008-04-16 09:46:40 +0000465 Live.insert(*SS);
466 }
Bill Wendling420cdeb2008-02-20 07:36:31 +0000467 }
Chris Lattnerbc40e892003-01-13 20:01:16 +0000468 }
Alkis Evlogimenos19b64862004-01-13 06:24:30 +0000469
Evan Cheng0d4bdde2008-04-16 09:46:40 +0000470 // Start from the largest piece, find the last time any part of the register
471 // is referenced.
Evan Chengad934b82009-09-24 02:15:22 +0000472 HandlePhysRegKill(Reg, MI);
473 // Only some of the sub-registers are used.
Jakob Stoklund Olesen396618b2012-06-01 23:28:30 +0000474 for (MCSubRegIterator SubRegs(Reg, TRI); SubRegs.isValid(); ++SubRegs) {
475 unsigned SubReg = *SubRegs;
Evan Chengad934b82009-09-24 02:15:22 +0000476 if (!Live.count(SubReg))
477 // Skip if this sub-register isn't defined.
478 continue;
479 HandlePhysRegKill(SubReg, MI);
Evan Cheng24a3cc42007-04-25 07:30:23 +0000480 }
481
Evan Chengad934b82009-09-24 02:15:22 +0000482 if (MI)
483 Defs.push_back(Reg); // Remember this def.
Evan Cheng296925d2009-09-23 06:28:31 +0000484}
485
486void LiveVariables::UpdatePhysRegDefs(MachineInstr *MI,
487 SmallVector<unsigned, 4> &Defs) {
488 while (!Defs.empty()) {
489 unsigned Reg = Defs.back();
490 Defs.pop_back();
Chad Rosier5cc3c982013-05-22 22:26:05 +0000491 for (MCSubRegIterator SubRegs(Reg, TRI, /*IncludeSelf=*/true);
492 SubRegs.isValid(); ++SubRegs) {
Jakob Stoklund Olesen396618b2012-06-01 23:28:30 +0000493 unsigned SubReg = *SubRegs;
Evan Cheng0d4bdde2008-04-16 09:46:40 +0000494 PhysRegDef[SubReg] = MI;
495 PhysRegUse[SubReg] = NULL;
Evan Cheng4efe7412007-06-26 21:03:35 +0000496 }
Alkis Evlogimenos19b64862004-01-13 06:24:30 +0000497 }
Chris Lattnerbc40e892003-01-13 20:01:16 +0000498}
499
Evan Chengc6a24102007-03-17 09:29:54 +0000500bool LiveVariables::runOnMachineFunction(MachineFunction &mf) {
501 MF = &mf;
Evan Chengea1d9cd2008-04-02 18:04:08 +0000502 MRI = &mf.getRegInfo();
Evan Cheng6130f662008-03-05 00:59:57 +0000503 TRI = MF->getTarget().getRegisterInfo();
Chris Lattner96aef892004-02-09 01:35:21 +0000504
Evan Cheng6130f662008-03-05 00:59:57 +0000505 unsigned NumRegs = TRI->getNumRegs();
Evan Cheng0d4bdde2008-04-16 09:46:40 +0000506 PhysRegDef = new MachineInstr*[NumRegs];
507 PhysRegUse = new MachineInstr*[NumRegs];
Evan Chenge96f5012007-04-25 19:34:00 +0000508 PHIVarInfo = new SmallVector<unsigned, 4>[MF->getNumBlockIDs()];
Evan Cheng0d4bdde2008-04-16 09:46:40 +0000509 std::fill(PhysRegDef, PhysRegDef + NumRegs, (MachineInstr*)0);
510 std::fill(PhysRegUse, PhysRegUse + NumRegs, (MachineInstr*)0);
Jakob Stoklund Olesendcfe5f32010-02-23 22:43:58 +0000511 PHIJoins.clear();
Chris Lattnerbc40e892003-01-13 20:01:16 +0000512
Andrew Trick8dd26252012-02-10 04:10:36 +0000513 // FIXME: LiveIntervals will be updated to remove its dependence on
514 // LiveVariables to improve compilation time and eliminate bizarre pass
515 // dependencies. Until then, we can't change much in -O0.
516 if (!MRI->isSSA())
517 report_fatal_error("regalloc=... not currently supported with -O0");
518
Evan Chengc6a24102007-03-17 09:29:54 +0000519 analyzePHINodes(mf);
Bill Wendlingf7da4e92006-10-03 07:20:20 +0000520
Chris Lattnerbc40e892003-01-13 20:01:16 +0000521 // Calculate live variable information in depth first order on the CFG of the
522 // function. This guarantees that we will see the definition of a virtual
523 // register before its uses due to dominance properties of SSA (except for PHI
524 // nodes, which are treated as a special case).
Evan Chengc6a24102007-03-17 09:29:54 +0000525 MachineBasicBlock *Entry = MF->begin();
Evan Cheng04104072007-06-27 05:23:00 +0000526 SmallPtrSet<MachineBasicBlock*,16> Visited;
Bill Wendling6d794742008-02-20 09:15:16 +0000527
Evan Cheng04104072007-06-27 05:23:00 +0000528 for (df_ext_iterator<MachineBasicBlock*, SmallPtrSet<MachineBasicBlock*,16> >
529 DFI = df_ext_begin(Entry, Visited), E = df_ext_end(Entry, Visited);
530 DFI != E; ++DFI) {
Chris Lattnerf25fb4b2004-05-01 21:24:24 +0000531 MachineBasicBlock *MBB = *DFI;
Chris Lattnerbc40e892003-01-13 20:01:16 +0000532
Evan Chengb371f452007-02-19 21:49:54 +0000533 // Mark live-in registers as live-in.
Evan Cheng296925d2009-09-23 06:28:31 +0000534 SmallVector<unsigned, 4> Defs;
Dan Gohman81bf03e2010-04-13 16:57:55 +0000535 for (MachineBasicBlock::livein_iterator II = MBB->livein_begin(),
Evan Cheng0c9f92e2007-02-13 01:30:55 +0000536 EE = MBB->livein_end(); II != EE; ++II) {
Dan Gohman6f0d0242008-02-10 18:45:23 +0000537 assert(TargetRegisterInfo::isPhysicalRegister(*II) &&
Evan Cheng0c9f92e2007-02-13 01:30:55 +0000538 "Cannot have a live-in virtual register!");
Evan Chengad934b82009-09-24 02:15:22 +0000539 HandlePhysRegDef(*II, 0, Defs);
Evan Cheng0c9f92e2007-02-13 01:30:55 +0000540 }
541
Chris Lattnerbc40e892003-01-13 20:01:16 +0000542 // Loop over all of the instructions, processing them.
Evan Chengea1d9cd2008-04-02 18:04:08 +0000543 DistanceMap.clear();
544 unsigned Dist = 0;
Chris Lattnerbc40e892003-01-13 20:01:16 +0000545 for (MachineBasicBlock::iterator I = MBB->begin(), E = MBB->end();
Misha Brukman09ba9062004-06-24 21:31:16 +0000546 I != E; ++I) {
Alkis Evlogimenosc0b9dc52004-02-12 02:27:10 +0000547 MachineInstr *MI = I;
Chris Lattner518bb532010-02-09 19:54:29 +0000548 if (MI->isDebugValue())
Dale Johannesend94998f2010-02-09 02:01:46 +0000549 continue;
Evan Chengea1d9cd2008-04-02 18:04:08 +0000550 DistanceMap.insert(std::make_pair(MI, Dist++));
Chris Lattnerbc40e892003-01-13 20:01:16 +0000551
552 // Process all of the operands of the instruction...
553 unsigned NumOperandsToProcess = MI->getNumOperands();
554
555 // Unless it is a PHI node. In this case, ONLY process the DEF, not any
556 // of the uses. They will be handled in other basic blocks.
Chris Lattner518bb532010-02-09 19:54:29 +0000557 if (MI->isPHI())
Misha Brukman09ba9062004-06-24 21:31:16 +0000558 NumOperandsToProcess = 1;
Chris Lattnerbc40e892003-01-13 20:01:16 +0000559
Evan Chengd05e8052010-03-26 02:12:24 +0000560 // Clear kill and dead markers. LV will recompute them.
Evan Cheng0d4bdde2008-04-16 09:46:40 +0000561 SmallVector<unsigned, 4> UseRegs;
562 SmallVector<unsigned, 4> DefRegs;
Jakob Stoklund Olesen8c47ad82012-01-21 00:58:53 +0000563 SmallVector<unsigned, 1> RegMasks;
Chris Lattnerbc40e892003-01-13 20:01:16 +0000564 for (unsigned i = 0; i != NumOperandsToProcess; ++i) {
Evan Chengd05e8052010-03-26 02:12:24 +0000565 MachineOperand &MO = MI->getOperand(i);
Jakob Stoklund Olesen8c47ad82012-01-21 00:58:53 +0000566 if (MO.isRegMask()) {
567 RegMasks.push_back(i);
568 continue;
569 }
Evan Chenga894ae12009-01-20 21:25:12 +0000570 if (!MO.isReg() || MO.getReg() == 0)
571 continue;
572 unsigned MOReg = MO.getReg();
Evan Chengd05e8052010-03-26 02:12:24 +0000573 if (MO.isUse()) {
574 MO.setIsKill(false);
Jakob Stoklund Olesen7806c072012-06-23 02:23:00 +0000575 if (MO.readsReg())
576 UseRegs.push_back(MOReg);
Evan Chengd05e8052010-03-26 02:12:24 +0000577 } else /*MO.isDef()*/ {
578 MO.setIsDead(false);
Evan Chenga894ae12009-01-20 21:25:12 +0000579 DefRegs.push_back(MOReg);
Evan Chengd05e8052010-03-26 02:12:24 +0000580 }
Chris Lattnerbc40e892003-01-13 20:01:16 +0000581 }
582
Evan Cheng0d4bdde2008-04-16 09:46:40 +0000583 // Process all uses.
584 for (unsigned i = 0, e = UseRegs.size(); i != e; ++i) {
585 unsigned MOReg = UseRegs[i];
586 if (TargetRegisterInfo::isVirtualRegister(MOReg))
587 HandleVirtRegUse(MOReg, MBB, MI);
Jakob Stoklund Olesenfb9ebbf2012-10-15 21:57:41 +0000588 else if (!MRI->isReserved(MOReg))
Evan Cheng0d4bdde2008-04-16 09:46:40 +0000589 HandlePhysRegUse(MOReg, MI);
590 }
591
Jakob Stoklund Olesen8c47ad82012-01-21 00:58:53 +0000592 // Process all masked registers. (Call clobbers).
593 for (unsigned i = 0, e = RegMasks.size(); i != e; ++i)
594 HandleRegMask(MI->getOperand(RegMasks[i]));
595
Bill Wendling6d794742008-02-20 09:15:16 +0000596 // Process all defs.
Evan Cheng0d4bdde2008-04-16 09:46:40 +0000597 for (unsigned i = 0, e = DefRegs.size(); i != e; ++i) {
598 unsigned MOReg = DefRegs[i];
Dan Gohman3bdf5fe2008-09-21 21:11:41 +0000599 if (TargetRegisterInfo::isVirtualRegister(MOReg))
600 HandleVirtRegDef(MOReg, MI);
Jakob Stoklund Olesenfb9ebbf2012-10-15 21:57:41 +0000601 else if (!MRI->isReserved(MOReg))
Evan Chengad934b82009-09-24 02:15:22 +0000602 HandlePhysRegDef(MOReg, MI, Defs);
Chris Lattnerbc40e892003-01-13 20:01:16 +0000603 }
Evan Cheng296925d2009-09-23 06:28:31 +0000604 UpdatePhysRegDefs(MI, Defs);
Chris Lattnerbc40e892003-01-13 20:01:16 +0000605 }
606
607 // Handle any virtual assignments from PHI nodes which might be at the
608 // bottom of this basic block. We check all of our successor blocks to see
609 // if they have PHI nodes, and if so, we simulate an assignment at the end
610 // of the current block.
Evan Chenge96f5012007-04-25 19:34:00 +0000611 if (!PHIVarInfo[MBB->getNumber()].empty()) {
612 SmallVector<unsigned, 4>& VarInfoVec = PHIVarInfo[MBB->getNumber()];
Misha Brukmanedf128a2005-04-21 22:36:52 +0000613
Evan Chenge96f5012007-04-25 19:34:00 +0000614 for (SmallVector<unsigned, 4>::iterator I = VarInfoVec.begin(),
Bill Wendling420cdeb2008-02-20 07:36:31 +0000615 E = VarInfoVec.end(); I != E; ++I)
616 // Mark it alive only in the block we are representing.
Evan Chengea1d9cd2008-04-02 18:04:08 +0000617 MarkVirtRegAliveInBlock(getVarInfo(*I),MRI->getVRegDef(*I)->getParent(),
Owen Anderson40a627d2008-01-15 22:58:11 +0000618 MBB);
Chris Lattnerbc40e892003-01-13 20:01:16 +0000619 }
Misha Brukmanedf128a2005-04-21 22:36:52 +0000620
Evan Chengbfe8afa2012-01-14 01:53:46 +0000621 // MachineCSE may CSE instructions which write to non-allocatable physical
622 // registers across MBBs. Remember if any reserved register is liveout.
623 SmallSet<unsigned, 4> LiveOuts;
624 for (MachineBasicBlock::const_succ_iterator SI = MBB->succ_begin(),
625 SE = MBB->succ_end(); SI != SE; ++SI) {
626 MachineBasicBlock *SuccMBB = *SI;
627 if (SuccMBB->isLandingPad())
628 continue;
629 for (MachineBasicBlock::livein_iterator LI = SuccMBB->livein_begin(),
630 LE = SuccMBB->livein_end(); LI != LE; ++LI) {
631 unsigned LReg = *LI;
632 if (!TRI->isInAllocatableClass(LReg))
633 // Ignore other live-ins, e.g. those that are live into landing pads.
634 LiveOuts.insert(LReg);
635 }
636 }
637
Evan Cheng0d4bdde2008-04-16 09:46:40 +0000638 // Loop over PhysRegDef / PhysRegUse, killing any registers that are
639 // available at the end of the basic block.
Evan Chenge96f5012007-04-25 19:34:00 +0000640 for (unsigned i = 0; i != NumRegs; ++i)
Evan Chengbfe8afa2012-01-14 01:53:46 +0000641 if ((PhysRegDef[i] || PhysRegUse[i]) && !LiveOuts.count(i))
Evan Chengad934b82009-09-24 02:15:22 +0000642 HandlePhysRegDef(i, 0, Defs);
Evan Cheng24a3cc42007-04-25 07:30:23 +0000643
Evan Cheng0d4bdde2008-04-16 09:46:40 +0000644 std::fill(PhysRegDef, PhysRegDef + NumRegs, (MachineInstr*)0);
645 std::fill(PhysRegUse, PhysRegUse + NumRegs, (MachineInstr*)0);
Chris Lattnerbc40e892003-01-13 20:01:16 +0000646 }
647
Evan Chenga6c4c1e2006-11-15 20:51:59 +0000648 // Convert and transfer the dead / killed information we have gathered into
649 // VirtRegInfo onto MI's.
Jakob Stoklund Olesenb421c562011-01-08 23:10:57 +0000650 for (unsigned i = 0, e1 = VirtRegInfo.size(); i != e1; ++i) {
651 const unsigned Reg = TargetRegisterInfo::index2VirtReg(i);
652 for (unsigned j = 0, e2 = VirtRegInfo[Reg].Kills.size(); j != e2; ++j)
653 if (VirtRegInfo[Reg].Kills[j] == MRI->getVRegDef(Reg))
654 VirtRegInfo[Reg].Kills[j]->addRegisterDead(Reg, TRI);
Chris Lattnerbc40e892003-01-13 20:01:16 +0000655 else
Jakob Stoklund Olesenb421c562011-01-08 23:10:57 +0000656 VirtRegInfo[Reg].Kills[j]->addRegisterKilled(Reg, TRI);
657 }
Chris Lattnera5287a62004-07-01 04:24:29 +0000658
Chris Lattner9fb6cf12004-07-09 16:44:37 +0000659 // Check to make sure there are no unreachable blocks in the MC CFG for the
660 // function. If so, it is due to a bug in the instruction selector or some
661 // other part of the code generator if this happens.
662#ifndef NDEBUG
Evan Chengc6a24102007-03-17 09:29:54 +0000663 for(MachineFunction::iterator i = MF->begin(), e = MF->end(); i != e; ++i)
Chris Lattner9fb6cf12004-07-09 16:44:37 +0000664 assert(Visited.count(&*i) != 0 && "unreachable basic block found");
665#endif
666
Evan Cheng0d4bdde2008-04-16 09:46:40 +0000667 delete[] PhysRegDef;
668 delete[] PhysRegUse;
Evan Chenge96f5012007-04-25 19:34:00 +0000669 delete[] PHIVarInfo;
670
Chris Lattnerbc40e892003-01-13 20:01:16 +0000671 return false;
672}
Chris Lattner5ed001b2004-02-19 18:28:02 +0000673
Evan Chengbe04dc12008-07-03 00:07:19 +0000674/// replaceKillInstruction - Update register kill info by replacing a kill
675/// instruction with a new one.
676void LiveVariables::replaceKillInstruction(unsigned Reg, MachineInstr *OldMI,
677 MachineInstr *NewMI) {
678 VarInfo &VI = getVarInfo(Reg);
Evan Cheng5b9f60b2008-07-03 00:28:27 +0000679 std::replace(VI.Kills.begin(), VI.Kills.end(), OldMI, NewMI);
Evan Chengbe04dc12008-07-03 00:07:19 +0000680}
681
Chris Lattner7a3abdc2006-09-03 00:05:09 +0000682/// removeVirtualRegistersKilled - Remove all killed info for the specified
683/// instruction.
684void LiveVariables::removeVirtualRegistersKilled(MachineInstr *MI) {
Evan Chenga6c4c1e2006-11-15 20:51:59 +0000685 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
686 MachineOperand &MO = MI->getOperand(i);
Dan Gohmand735b802008-10-03 15:45:36 +0000687 if (MO.isReg() && MO.isKill()) {
Chris Lattnerf7382302007-12-30 21:56:09 +0000688 MO.setIsKill(false);
Evan Chenga6c4c1e2006-11-15 20:51:59 +0000689 unsigned Reg = MO.getReg();
Dan Gohman6f0d0242008-02-10 18:45:23 +0000690 if (TargetRegisterInfo::isVirtualRegister(Reg)) {
Evan Chenga6c4c1e2006-11-15 20:51:59 +0000691 bool removed = getVarInfo(Reg).removeKill(MI);
692 assert(removed && "kill not in register's VarInfo?");
Duncan Sands1f6a3292011-08-12 14:54:45 +0000693 (void)removed;
Evan Chenga6c4c1e2006-11-15 20:51:59 +0000694 }
Chris Lattner7a3abdc2006-09-03 00:05:09 +0000695 }
696 }
Chris Lattner7a3abdc2006-09-03 00:05:09 +0000697}
698
Bill Wendlingf7da4e92006-10-03 07:20:20 +0000699/// analyzePHINodes - Gather information about the PHI nodes in here. In
Bill Wendling6d794742008-02-20 09:15:16 +0000700/// particular, we want to map the variable information of a virtual register
701/// which is used in a PHI node. We map that to the BB the vreg is coming from.
Bill Wendlingf7da4e92006-10-03 07:20:20 +0000702///
703void LiveVariables::analyzePHINodes(const MachineFunction& Fn) {
704 for (MachineFunction::const_iterator I = Fn.begin(), E = Fn.end();
705 I != E; ++I)
706 for (MachineBasicBlock::const_iterator BBI = I->begin(), BBE = I->end();
Chris Lattner518bb532010-02-09 19:54:29 +0000707 BBI != BBE && BBI->isPHI(); ++BBI)
Bill Wendlingf7da4e92006-10-03 07:20:20 +0000708 for (unsigned i = 1, e = BBI->getNumOperands(); i != e; i += 2)
Jakob Stoklund Olesen7806c072012-06-23 02:23:00 +0000709 if (BBI->getOperand(i).readsReg())
710 PHIVarInfo[BBI->getOperand(i + 1).getMBB()->getNumber()]
711 .push_back(BBI->getOperand(i).getReg());
Bill Wendlingf7da4e92006-10-03 07:20:20 +0000712}
Jakob Stoklund Olesenf235f132009-11-10 22:01:05 +0000713
Jakob Stoklund Olesen323d8c32009-11-21 02:05:21 +0000714bool LiveVariables::VarInfo::isLiveIn(const MachineBasicBlock &MBB,
715 unsigned Reg,
716 MachineRegisterInfo &MRI) {
717 unsigned Num = MBB.getNumber();
718
719 // Reg is live-through.
720 if (AliveBlocks.test(Num))
721 return true;
722
723 // Registers defined in MBB cannot be live in.
724 const MachineInstr *Def = MRI.getVRegDef(Reg);
725 if (Def && Def->getParent() == &MBB)
726 return false;
727
728 // Reg was not defined in MBB, was it killed here?
729 return findKill(&MBB);
730}
731
Jakob Stoklund Olesen8f722352009-12-01 17:13:31 +0000732bool LiveVariables::isLiveOut(unsigned Reg, const MachineBasicBlock &MBB) {
733 LiveVariables::VarInfo &VI = getVarInfo(Reg);
734
735 // Loop over all of the successors of the basic block, checking to see if
736 // the value is either live in the block, or if it is killed in the block.
Benjamin Kramerf337fb22011-03-08 17:28:36 +0000737 SmallVector<MachineBasicBlock*, 8> OpSuccBlocks;
Jakob Stoklund Olesen8f722352009-12-01 17:13:31 +0000738 for (MachineBasicBlock::const_succ_iterator SI = MBB.succ_begin(),
739 E = MBB.succ_end(); SI != E; ++SI) {
740 MachineBasicBlock *SuccMBB = *SI;
741
742 // Is it alive in this successor?
743 unsigned SuccIdx = SuccMBB->getNumber();
744 if (VI.AliveBlocks.test(SuccIdx))
745 return true;
746 OpSuccBlocks.push_back(SuccMBB);
747 }
748
749 // Check to see if this value is live because there is a use in a successor
750 // that kills it.
751 switch (OpSuccBlocks.size()) {
752 case 1: {
753 MachineBasicBlock *SuccMBB = OpSuccBlocks[0];
754 for (unsigned i = 0, e = VI.Kills.size(); i != e; ++i)
755 if (VI.Kills[i]->getParent() == SuccMBB)
756 return true;
757 break;
758 }
759 case 2: {
760 MachineBasicBlock *SuccMBB1 = OpSuccBlocks[0], *SuccMBB2 = OpSuccBlocks[1];
761 for (unsigned i = 0, e = VI.Kills.size(); i != e; ++i)
762 if (VI.Kills[i]->getParent() == SuccMBB1 ||
763 VI.Kills[i]->getParent() == SuccMBB2)
764 return true;
765 break;
766 }
767 default:
768 std::sort(OpSuccBlocks.begin(), OpSuccBlocks.end());
769 for (unsigned i = 0, e = VI.Kills.size(); i != e; ++i)
770 if (std::binary_search(OpSuccBlocks.begin(), OpSuccBlocks.end(),
771 VI.Kills[i]->getParent()))
772 return true;
773 }
774 return false;
775}
776
Jakob Stoklund Olesen3e204752009-11-11 19:31:31 +0000777/// addNewBlock - Add a new basic block BB as an empty succcessor to DomBB. All
778/// variables that are live out of DomBB will be marked as passing live through
779/// BB.
780void LiveVariables::addNewBlock(MachineBasicBlock *BB,
Jakob Stoklund Olesen323d8c32009-11-21 02:05:21 +0000781 MachineBasicBlock *DomBB,
782 MachineBasicBlock *SuccBB) {
Jakob Stoklund Olesen3e204752009-11-11 19:31:31 +0000783 const unsigned NumNew = BB->getNumber();
Jakob Stoklund Olesen323d8c32009-11-21 02:05:21 +0000784
Benjamin Kramer11b45052012-09-09 11:56:14 +0000785 SmallSet<unsigned, 16> Defs, Kills;
786
787 MachineBasicBlock::iterator BBI = SuccBB->begin(), BBE = SuccBB->end();
788 for (; BBI != BBE && BBI->isPHI(); ++BBI) {
789 // Record the def of the PHI node.
790 Defs.insert(BBI->getOperand(0).getReg());
791
792 // All registers used by PHI nodes in SuccBB must be live through BB.
Jakob Stoklund Olesen323d8c32009-11-21 02:05:21 +0000793 for (unsigned i = 1, e = BBI->getNumOperands(); i != e; i += 2)
794 if (BBI->getOperand(i+1).getMBB() == BB)
795 getVarInfo(BBI->getOperand(i).getReg()).AliveBlocks.set(NumNew);
Benjamin Kramer11b45052012-09-09 11:56:14 +0000796 }
797
798 // Record all vreg defs and kills of all instructions in SuccBB.
799 for (; BBI != BBE; ++BBI) {
800 for (MachineInstr::mop_iterator I = BBI->operands_begin(),
801 E = BBI->operands_end(); I != E; ++I) {
802 if (I->isReg() && TargetRegisterInfo::isVirtualRegister(I->getReg())) {
803 if (I->isDef())
804 Defs.insert(I->getReg());
805 else if (I->isKill())
806 Kills.insert(I->getReg());
807 }
808 }
809 }
Jakob Stoklund Olesenf235f132009-11-10 22:01:05 +0000810
811 // Update info for all live variables
Jakob Stoklund Olesenb421c562011-01-08 23:10:57 +0000812 for (unsigned i = 0, e = MRI->getNumVirtRegs(); i != e; ++i) {
813 unsigned Reg = TargetRegisterInfo::index2VirtReg(i);
Benjamin Kramer11b45052012-09-09 11:56:14 +0000814
815 // If the Defs is defined in the successor it can't be live in BB.
816 if (Defs.count(Reg))
817 continue;
818
819 // If the register is either killed in or live through SuccBB it's also live
820 // through BB.
Jakob Stoklund Olesen3e204752009-11-11 19:31:31 +0000821 VarInfo &VI = getVarInfo(Reg);
Benjamin Kramer11b45052012-09-09 11:56:14 +0000822 if (Kills.count(Reg) || VI.AliveBlocks.test(SuccBB->getNumber()))
Jakob Stoklund Olesen3e204752009-11-11 19:31:31 +0000823 VI.AliveBlocks.set(NumNew);
Jakob Stoklund Olesenf235f132009-11-10 22:01:05 +0000824 }
825}