blob: 5237a55255eaf0d8f4a16eb90b2973d07d4f5f57 [file] [log] [blame]
Evan Chenga8e29892007-01-19 07:51:42 +00001//===- ARMInstrInfo.td - Target Description for ARM Target -*- tablegen -*-===//
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00006// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the ARM instructions in TableGen format.
11//
12//===----------------------------------------------------------------------===//
13
Evan Chenga8e29892007-01-19 07:51:42 +000014//===----------------------------------------------------------------------===//
15// ARM specific DAG Nodes.
16//
Rafael Espindola7cca7c52006-09-11 17:25:40 +000017
Evan Chenga8e29892007-01-19 07:51:42 +000018// Type profiles.
Bill Wendlingc69107c2007-11-13 09:19:02 +000019def SDT_ARMCallSeqStart : SDCallSeqStart<[ SDTCisVT<0, i32> ]>;
20def SDT_ARMCallSeqEnd : SDCallSeqEnd<[ SDTCisVT<0, i32>, SDTCisVT<1, i32> ]>;
Rafael Espindola6e8c6492006-11-08 17:07:32 +000021
Evan Chenga8e29892007-01-19 07:51:42 +000022def SDT_ARMSaveCallPC : SDTypeProfile<0, 1, []>;
Rafael Espindola32bd5f42006-10-17 18:04:53 +000023
Chris Lattnerd10a53d2010-03-08 18:51:21 +000024def SDT_ARMcall : SDTypeProfile<0, -1, [SDTCisPtrTy<0>]>;
Rafael Espindola7cca7c52006-09-11 17:25:40 +000025
Evan Chenga8e29892007-01-19 07:51:42 +000026def SDT_ARMCMov : SDTypeProfile<1, 3,
27 [SDTCisSameAs<0, 1>, SDTCisSameAs<0, 2>,
28 SDTCisVT<3, i32>]>;
Rafael Espindola6e8c6492006-11-08 17:07:32 +000029
Evan Chenga8e29892007-01-19 07:51:42 +000030def SDT_ARMBrcond : SDTypeProfile<0, 2,
31 [SDTCisVT<0, OtherVT>, SDTCisVT<1, i32>]>;
32
33def SDT_ARMBrJT : SDTypeProfile<0, 3,
34 [SDTCisPtrTy<0>, SDTCisVT<1, i32>,
35 SDTCisVT<2, i32>]>;
36
Evan Cheng5657c012009-07-29 02:18:14 +000037def SDT_ARMBr2JT : SDTypeProfile<0, 4,
38 [SDTCisPtrTy<0>, SDTCisVT<1, i32>,
39 SDTCisVT<2, i32>, SDTCisVT<3, i32>]>;
40
Evan Cheng218977b2010-07-13 19:27:42 +000041def SDT_ARMBCC_i64 : SDTypeProfile<0, 6,
42 [SDTCisVT<0, i32>,
43 SDTCisVT<1, i32>, SDTCisVT<2, i32>,
44 SDTCisVT<3, i32>, SDTCisVT<4, i32>,
45 SDTCisVT<5, OtherVT>]>;
46
Bill Wendlingac3b9352010-08-29 03:02:28 +000047def SDT_ARMAnd : SDTypeProfile<1, 2,
48 [SDTCisVT<0, i32>, SDTCisVT<1, i32>,
49 SDTCisVT<2, i32>]>;
50
Evan Chenga8e29892007-01-19 07:51:42 +000051def SDT_ARMCmp : SDTypeProfile<0, 2, [SDTCisSameAs<0, 1>]>;
52
53def SDT_ARMPICAdd : SDTypeProfile<1, 2, [SDTCisSameAs<0, 1>,
54 SDTCisPtrTy<1>, SDTCisVT<2, i32>]>;
55
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +000056def SDT_ARMThreadPointer : SDTypeProfile<1, 0, [SDTCisPtrTy<0>]>;
Jim Grosbacha87ded22010-02-08 23:22:00 +000057def SDT_ARMEH_SJLJ_Setjmp : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisPtrTy<1>,
58 SDTCisInt<2>]>;
Jim Grosbach5eb19512010-05-22 01:06:18 +000059def SDT_ARMEH_SJLJ_Longjmp: SDTypeProfile<0, 2, [SDTCisPtrTy<0>, SDTCisInt<1>]>;
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +000060
Jim Grosbache4ad3872010-10-19 23:27:08 +000061def SDT_ARMEH_SJLJ_DispatchSetup: SDTypeProfile<0, 1, [SDTCisPtrTy<0>]>;
62
Bob Wilsonf74a4292010-10-30 00:54:37 +000063def SDT_ARMMEMBARRIER : SDTypeProfile<0, 1, [SDTCisInt<0>]>;
Jim Grosbach3728e962009-12-10 00:11:09 +000064
Dale Johannesen51e28e62010-06-03 21:09:53 +000065def SDT_ARMTCRET : SDTypeProfile<0, 1, [SDTCisPtrTy<0>]>;
66
Jim Grosbach469bbdb2010-07-16 23:05:05 +000067def SDT_ARMBFI : SDTypeProfile<1, 3, [SDTCisVT<0, i32>, SDTCisVT<1, i32>,
68 SDTCisVT<2, i32>, SDTCisVT<3, i32>]>;
69
Evan Chenga8e29892007-01-19 07:51:42 +000070// Node definitions.
71def ARMWrapper : SDNode<"ARMISD::Wrapper", SDTIntUnaryOp>;
Evan Chenga8e29892007-01-19 07:51:42 +000072def ARMWrapperJT : SDNode<"ARMISD::WrapperJT", SDTIntBinOp>;
73
Bill Wendlingc69107c2007-11-13 09:19:02 +000074def ARMcallseq_start : SDNode<"ISD::CALLSEQ_START", SDT_ARMCallSeqStart,
Bill Wendling6ef781f2008-02-27 06:33:05 +000075 [SDNPHasChain, SDNPOutFlag]>;
Bill Wendlingc69107c2007-11-13 09:19:02 +000076def ARMcallseq_end : SDNode<"ISD::CALLSEQ_END", SDT_ARMCallSeqEnd,
Bill Wendling6ef781f2008-02-27 06:33:05 +000077 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>;
Evan Chenga8e29892007-01-19 07:51:42 +000078
79def ARMcall : SDNode<"ARMISD::CALL", SDT_ARMcall,
Chris Lattner60e9eac2010-03-19 05:33:51 +000080 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag,
81 SDNPVariadic]>;
Evan Cheng277f0742007-06-19 21:05:09 +000082def ARMcall_pred : SDNode<"ARMISD::CALL_PRED", SDT_ARMcall,
Chris Lattner60e9eac2010-03-19 05:33:51 +000083 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag,
84 SDNPVariadic]>;
Evan Chenga8e29892007-01-19 07:51:42 +000085def ARMcall_nolink : SDNode<"ARMISD::CALL_NOLINK", SDT_ARMcall,
Chris Lattner60e9eac2010-03-19 05:33:51 +000086 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag,
87 SDNPVariadic]>;
Evan Chenga8e29892007-01-19 07:51:42 +000088
Chris Lattner48be23c2008-01-15 22:02:54 +000089def ARMretflag : SDNode<"ARMISD::RET_FLAG", SDTNone,
Evan Chenga8e29892007-01-19 07:51:42 +000090 [SDNPHasChain, SDNPOptInFlag]>;
91
92def ARMcmov : SDNode<"ARMISD::CMOV", SDT_ARMCMov,
93 [SDNPInFlag]>;
94def ARMcneg : SDNode<"ARMISD::CNEG", SDT_ARMCMov,
95 [SDNPInFlag]>;
96
97def ARMbrcond : SDNode<"ARMISD::BRCOND", SDT_ARMBrcond,
98 [SDNPHasChain, SDNPInFlag, SDNPOutFlag]>;
99
100def ARMbrjt : SDNode<"ARMISD::BR_JT", SDT_ARMBrJT,
101 [SDNPHasChain]>;
Evan Cheng5657c012009-07-29 02:18:14 +0000102def ARMbr2jt : SDNode<"ARMISD::BR2_JT", SDT_ARMBr2JT,
103 [SDNPHasChain]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000104
Evan Cheng218977b2010-07-13 19:27:42 +0000105def ARMBcci64 : SDNode<"ARMISD::BCC_i64", SDT_ARMBCC_i64,
106 [SDNPHasChain]>;
107
Evan Chenga8e29892007-01-19 07:51:42 +0000108def ARMcmp : SDNode<"ARMISD::CMP", SDT_ARMCmp,
109 [SDNPOutFlag]>;
110
David Goodwinc0309b42009-06-29 15:33:01 +0000111def ARMcmpZ : SDNode<"ARMISD::CMPZ", SDT_ARMCmp,
Bill Wendling10ce7f32010-08-29 11:31:07 +0000112 [SDNPOutFlag, SDNPCommutative]>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +0000113
Evan Chenga8e29892007-01-19 07:51:42 +0000114def ARMpic_add : SDNode<"ARMISD::PIC_ADD", SDT_ARMPICAdd>;
115
116def ARMsrl_flag : SDNode<"ARMISD::SRL_FLAG", SDTIntUnaryOp, [SDNPOutFlag]>;
117def ARMsra_flag : SDNode<"ARMISD::SRA_FLAG", SDTIntUnaryOp, [SDNPOutFlag]>;
118def ARMrrx : SDNode<"ARMISD::RRX" , SDTIntUnaryOp, [SDNPInFlag ]>;
Rafael Espindola32bd5f42006-10-17 18:04:53 +0000119
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000120def ARMthread_pointer: SDNode<"ARMISD::THREAD_POINTER", SDT_ARMThreadPointer>;
Jim Grosbach23ff7cf2010-05-26 20:22:18 +0000121def ARMeh_sjlj_setjmp: SDNode<"ARMISD::EH_SJLJ_SETJMP",
122 SDT_ARMEH_SJLJ_Setjmp, [SDNPHasChain]>;
Jim Grosbach5eb19512010-05-22 01:06:18 +0000123def ARMeh_sjlj_longjmp: SDNode<"ARMISD::EH_SJLJ_LONGJMP",
Jim Grosbache4ad3872010-10-19 23:27:08 +0000124 SDT_ARMEH_SJLJ_Longjmp, [SDNPHasChain]>;
125def ARMeh_sjlj_dispatchsetup: SDNode<"ARMISD::EH_SJLJ_DISPATCHSETUP",
126 SDT_ARMEH_SJLJ_DispatchSetup, [SDNPHasChain]>;
127
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000128
Evan Cheng11db0682010-08-11 06:22:01 +0000129def ARMMemBarrier : SDNode<"ARMISD::MEMBARRIER", SDT_ARMMEMBARRIER,
130 [SDNPHasChain]>;
Bob Wilsonf74a4292010-10-30 00:54:37 +0000131def ARMMemBarrierMCR : SDNode<"ARMISD::MEMBARRIER_MCR", SDT_ARMMEMBARRIER,
Evan Cheng11db0682010-08-11 06:22:01 +0000132 [SDNPHasChain]>;
Evan Cheng416941d2010-11-04 05:19:35 +0000133def ARMPreload : SDNode<"ARMISD::PRELOAD", SDTPrefetch,
Evan Chengdfed19f2010-11-03 06:34:55 +0000134 [SDNPHasChain, SDNPMayLoad, SDNPMayStore]>;
Jim Grosbach3728e962009-12-10 00:11:09 +0000135
Evan Chengf609bb82010-01-19 00:44:15 +0000136def ARMrbit : SDNode<"ARMISD::RBIT", SDTIntUnaryOp>;
137
Jim Grosbacha9a968d2010-10-22 23:48:29 +0000138def ARMtcret : SDNode<"ARMISD::TC_RETURN", SDT_ARMTCRET,
Dale Johannesen51e28e62010-06-03 21:09:53 +0000139 [SDNPHasChain, SDNPOptInFlag, SDNPVariadic]>;
140
Jim Grosbach469bbdb2010-07-16 23:05:05 +0000141
142def ARMbfi : SDNode<"ARMISD::BFI", SDT_ARMBFI>;
143
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000144//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +0000145// ARM Instruction Predicate Definitions.
146//
Jim Grosbach833c93c2010-11-01 16:59:54 +0000147def HasV4T : Predicate<"Subtarget->hasV4TOps()">, AssemblerPredicate;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000148def NoV4T : Predicate<"!Subtarget->hasV4TOps()">;
149def HasV5T : Predicate<"Subtarget->hasV5TOps()">;
Jim Grosbach833c93c2010-11-01 16:59:54 +0000150def HasV5TE : Predicate<"Subtarget->hasV5TEOps()">, AssemblerPredicate;
151def HasV6 : Predicate<"Subtarget->hasV6Ops()">, AssemblerPredicate;
152def HasV6T2 : Predicate<"Subtarget->hasV6T2Ops()">, AssemblerPredicate;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000153def NoV6T2 : Predicate<"!Subtarget->hasV6T2Ops()">;
Jim Grosbach833c93c2010-11-01 16:59:54 +0000154def HasV7 : Predicate<"Subtarget->hasV7Ops()">, AssemblerPredicate;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000155def NoVFP : Predicate<"!Subtarget->hasVFP2()">;
Jim Grosbach833c93c2010-11-01 16:59:54 +0000156def HasVFP2 : Predicate<"Subtarget->hasVFP2()">, AssemblerPredicate;
157def HasVFP3 : Predicate<"Subtarget->hasVFP3()">, AssemblerPredicate;
158def HasNEON : Predicate<"Subtarget->hasNEON()">, AssemblerPredicate;
159def HasDivide : Predicate<"Subtarget->hasDivide()">, AssemblerPredicate;
160def HasT2ExtractPack : Predicate<"Subtarget->hasT2ExtractPack()">,
161 AssemblerPredicate;
162def HasDB : Predicate<"Subtarget->hasDataBarrier()">,
163 AssemblerPredicate;
Evan Chengdfed19f2010-11-03 06:34:55 +0000164def HasMP : Predicate<"Subtarget->hasMPExtension()">,
165 AssemblerPredicate;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000166def UseNEONForFP : Predicate<"Subtarget->useNEONForSinglePrecisionFP()">;
David Goodwin42a83f22009-08-04 17:53:06 +0000167def DontUseNEONForFP : Predicate<"!Subtarget->useNEONForSinglePrecisionFP()">;
Jim Grosbach833c93c2010-11-01 16:59:54 +0000168def IsThumb : Predicate<"Subtarget->isThumb()">, AssemblerPredicate;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000169def IsThumb1Only : Predicate<"Subtarget->isThumb1Only()">;
Jim Grosbach833c93c2010-11-01 16:59:54 +0000170def IsThumb2 : Predicate<"Subtarget->isThumb2()">, AssemblerPredicate;
171def IsARM : Predicate<"!Subtarget->isThumb()">, AssemblerPredicate;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000172def IsDarwin : Predicate<"Subtarget->isTargetDarwin()">;
173def IsNotDarwin : Predicate<"!Subtarget->isTargetDarwin()">;
Evan Chenga8e29892007-01-19 07:51:42 +0000174
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000175// FIXME: Eventually this will be just "hasV6T2Ops".
Bill Wendling10ce7f32010-08-29 11:31:07 +0000176def UseMovt : Predicate<"Subtarget->useMovt()">;
177def DontUseMovt : Predicate<"!Subtarget->useMovt()">;
178def UseVMLx : Predicate<"Subtarget->useVMLx()">;
Jim Grosbach26767372010-03-24 22:31:46 +0000179
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000180//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +0000181// ARM Flag Definitions.
182
183class RegConstraint<string C> {
184 string Constraints = C;
185}
186
187//===----------------------------------------------------------------------===//
188// ARM specific transformation functions and pattern fragments.
189//
190
Evan Chenga8e29892007-01-19 07:51:42 +0000191// so_imm_neg_XFORM - Return a so_imm value packed into the format described for
192// so_imm_neg def below.
193def so_imm_neg_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000194 return CurDAG->getTargetConstant(-(int)N->getZExtValue(), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000195}]>;
196
197// so_imm_not_XFORM - Return a so_imm value packed into the format described for
198// so_imm_not def below.
199def so_imm_not_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000200 return CurDAG->getTargetConstant(~(int)N->getZExtValue(), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000201}]>;
202
Evan Chenga8e29892007-01-19 07:51:42 +0000203/// imm1_15 predicate - True if the 32-bit immediate is in the range [1,15].
204def imm1_15 : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000205 return (int32_t)N->getZExtValue() >= 1 && (int32_t)N->getZExtValue() < 16;
Evan Chenga8e29892007-01-19 07:51:42 +0000206}]>;
207
208/// imm16_31 predicate - True if the 32-bit immediate is in the range [16,31].
209def imm16_31 : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000210 return (int32_t)N->getZExtValue() >= 16 && (int32_t)N->getZExtValue() < 32;
Evan Chenga8e29892007-01-19 07:51:42 +0000211}]>;
212
Jim Grosbach64171712010-02-16 21:07:46 +0000213def so_imm_neg :
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000214 PatLeaf<(imm), [{
215 return ARM_AM::getSOImmVal(-(int)N->getZExtValue()) != -1;
216 }], so_imm_neg_XFORM>;
Evan Chenga8e29892007-01-19 07:51:42 +0000217
Evan Chenga2515702007-03-19 07:09:02 +0000218def so_imm_not :
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000219 PatLeaf<(imm), [{
220 return ARM_AM::getSOImmVal(~(int)N->getZExtValue()) != -1;
221 }], so_imm_not_XFORM>;
Evan Chenga8e29892007-01-19 07:51:42 +0000222
223// sext_16_node predicate - True if the SDNode is sign-extended 16 or more bits.
224def sext_16_node : PatLeaf<(i32 GPR:$a), [{
Dan Gohman475871a2008-07-27 21:46:04 +0000225 return CurDAG->ComputeNumSignBits(SDValue(N,0)) >= 17;
Evan Chenga8e29892007-01-19 07:51:42 +0000226}]>;
227
Evan Cheng36a0aeb2009-07-06 22:23:46 +0000228/// bf_inv_mask_imm predicate - An AND mask to clear an arbitrary width bitfield
229/// e.g., 0xf000ffff
230def bf_inv_mask_imm : Operand<i32>,
Jim Grosbach64171712010-02-16 21:07:46 +0000231 PatLeaf<(imm), [{
Jim Grosbach469bbdb2010-07-16 23:05:05 +0000232 return ARM::isBitFieldInvertedMask(N->getZExtValue());
Evan Cheng36a0aeb2009-07-06 22:23:46 +0000233}] > {
Jim Grosbach3fea191052010-10-21 22:03:21 +0000234 string EncoderMethod = "getBitfieldInvertedMaskOpValue";
Evan Cheng36a0aeb2009-07-06 22:23:46 +0000235 let PrintMethod = "printBitfieldInvMaskImmOperand";
236}
237
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000238/// Split a 32-bit immediate into two 16 bit parts.
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000239def hi16 : SDNodeXForm<imm, [{
240 return CurDAG->getTargetConstant((uint32_t)N->getZExtValue() >> 16, MVT::i32);
241}]>;
242
243def lo16AllZero : PatLeaf<(i32 imm), [{
244 // Returns true if all low 16-bits are 0.
245 return (((uint32_t)N->getZExtValue()) & 0xFFFFUL) == 0;
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000246}], hi16>;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000247
Jim Grosbach64171712010-02-16 21:07:46 +0000248/// imm0_65535 predicate - True if the 32-bit immediate is in the range
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000249/// [0.65535].
250def imm0_65535 : PatLeaf<(i32 imm), [{
251 return (uint32_t)N->getZExtValue() < 65536;
252}]>;
253
Evan Cheng37f25d92008-08-28 23:39:26 +0000254class BinOpFrag<dag res> : PatFrag<(ops node:$LHS, node:$RHS), res>;
255class UnOpFrag <dag res> : PatFrag<(ops node:$Src), res>;
Evan Chenga8e29892007-01-19 07:51:42 +0000256
Jim Grosbach0a145f32010-02-16 20:17:57 +0000257/// adde and sube predicates - True based on whether the carry flag output
258/// will be needed or not.
259def adde_dead_carry :
260 PatFrag<(ops node:$LHS, node:$RHS), (adde node:$LHS, node:$RHS),
261 [{return !N->hasAnyUseOfValue(1);}]>;
262def sube_dead_carry :
263 PatFrag<(ops node:$LHS, node:$RHS), (sube node:$LHS, node:$RHS),
264 [{return !N->hasAnyUseOfValue(1);}]>;
265def adde_live_carry :
266 PatFrag<(ops node:$LHS, node:$RHS), (adde node:$LHS, node:$RHS),
267 [{return N->hasAnyUseOfValue(1);}]>;
268def sube_live_carry :
269 PatFrag<(ops node:$LHS, node:$RHS), (sube node:$LHS, node:$RHS),
270 [{return N->hasAnyUseOfValue(1);}]>;
271
Evan Chenga8e29892007-01-19 07:51:42 +0000272//===----------------------------------------------------------------------===//
273// Operand Definitions.
274//
275
276// Branch target.
277def brtarget : Operand<OtherVT>;
278
Evan Chenga8e29892007-01-19 07:51:42 +0000279// A list of registers separated by comma. Used by load/store multiple.
280def reglist : Operand<i32> {
Jim Grosbach6b5252d2010-10-30 00:37:59 +0000281 string EncoderMethod = "getRegisterListOpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000282 let PrintMethod = "printRegisterList";
283}
284
Bill Wendling59914872010-11-08 00:39:58 +0000285def RegListAsmOperand : AsmOperandClass {
286 let Name = "RegList";
287 let SuperClasses = [];
288}
289
Evan Chenga8e29892007-01-19 07:51:42 +0000290// An operand for the CONSTPOOL_ENTRY pseudo-instruction.
291def cpinst_operand : Operand<i32> {
292 let PrintMethod = "printCPInstOperand";
293}
294
295def jtblock_operand : Operand<i32> {
296 let PrintMethod = "printJTBlockOperand";
297}
Evan Cheng66ac5312009-07-25 00:33:29 +0000298def jt2block_operand : Operand<i32> {
299 let PrintMethod = "printJT2BlockOperand";
300}
Evan Chenga8e29892007-01-19 07:51:42 +0000301
302// Local PC labels.
303def pclabel : Operand<i32> {
304 let PrintMethod = "printPCLabel";
305}
306
Owen Anderson498ec202010-10-27 22:49:00 +0000307def neon_vcvt_imm32 : Operand<i32> {
Jim Grosbach0d2d2e92010-10-29 23:19:55 +0000308 string EncoderMethod = "getNEONVcvtImm32OpValue";
Owen Anderson498ec202010-10-27 22:49:00 +0000309}
310
Jim Grosbachb35ad412010-10-13 19:56:10 +0000311// rot_imm: An integer that encodes a rotate amount. Must be 8, 16, or 24.
312def rot_imm : Operand<i32>, PatLeaf<(i32 imm), [{
313 int32_t v = (int32_t)N->getZExtValue();
314 return v == 8 || v == 16 || v == 24; }]> {
315 string EncoderMethod = "getRotImmOpValue";
316}
317
Bob Wilson22f5dc72010-08-16 18:27:34 +0000318// shift_imm: An integer that encodes a shift amount and the type of shift
319// (currently either asr or lsl) using the same encoding used for the
320// immediates in so_reg operands.
321def shift_imm : Operand<i32> {
322 let PrintMethod = "printShiftImmOperand";
323}
324
Evan Chenga8e29892007-01-19 07:51:42 +0000325// shifter_operand operands: so_reg and so_imm.
326def so_reg : Operand<i32>, // reg reg imm
Bob Wilson226036e2010-03-20 22:13:40 +0000327 ComplexPattern<i32, 3, "SelectShifterOperandReg",
Evan Chenga8e29892007-01-19 07:51:42 +0000328 [shl,srl,sra,rotr]> {
Jim Grosbachef324d72010-10-12 23:53:58 +0000329 string EncoderMethod = "getSORegOpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000330 let PrintMethod = "printSORegOperand";
331 let MIOperandInfo = (ops GPR, GPR, i32imm);
332}
Evan Chengf40deed2010-10-27 23:41:30 +0000333def shift_so_reg : Operand<i32>, // reg reg imm
334 ComplexPattern<i32, 3, "SelectShiftShifterOperandReg",
335 [shl,srl,sra,rotr]> {
336 string EncoderMethod = "getSORegOpValue";
337 let PrintMethod = "printSORegOperand";
338 let MIOperandInfo = (ops GPR, GPR, i32imm);
339}
Evan Chenga8e29892007-01-19 07:51:42 +0000340
341// so_imm - Match a 32-bit shifter_operand immediate operand, which is an
342// 8-bit immediate rotated by an arbitrary number of bits. so_imm values are
343// represented in the imm field in the same 12-bit form that they are encoded
344// into so_imm instructions: the 8-bit immediate is the least significant bits
345// [bits 0-7], the 4-bit shift amount is the next 4 bits [bits 8-11].
Jakob Stoklund Olesen00d3dda2010-08-17 20:39:04 +0000346def so_imm : Operand<i32>, PatLeaf<(imm), [{ return Pred_so_imm(N); }]> {
Jim Grosbach2a6a93d2010-10-12 23:18:08 +0000347 string EncoderMethod = "getSOImmOpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000348 let PrintMethod = "printSOImmOperand";
349}
350
Evan Chengc70d1842007-03-20 08:11:30 +0000351// Break so_imm's up into two pieces. This handles immediates with up to 16
352// bits set in them. This uses so_imm2part to match and so_imm2part_[12] to
353// get the first/second pieces.
354def so_imm2part : Operand<i32>,
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000355 PatLeaf<(imm), [{
356 return ARM_AM::isSOImmTwoPartVal((unsigned)N->getZExtValue());
357 }]> {
Evan Chengc70d1842007-03-20 08:11:30 +0000358 let PrintMethod = "printSOImm2PartOperand";
359}
360
361def so_imm2part_1 : SDNodeXForm<imm, [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000362 unsigned V = ARM_AM::getSOImmTwoPartFirst((unsigned)N->getZExtValue());
Owen Anderson825b72b2009-08-11 20:47:22 +0000363 return CurDAG->getTargetConstant(V, MVT::i32);
Evan Chengc70d1842007-03-20 08:11:30 +0000364}]>;
365
366def so_imm2part_2 : SDNodeXForm<imm, [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000367 unsigned V = ARM_AM::getSOImmTwoPartSecond((unsigned)N->getZExtValue());
Owen Anderson825b72b2009-08-11 20:47:22 +0000368 return CurDAG->getTargetConstant(V, MVT::i32);
Evan Chengc70d1842007-03-20 08:11:30 +0000369}]>;
370
Jim Grosbach15e6ef82009-11-23 20:35:53 +0000371def so_neg_imm2part : Operand<i32>, PatLeaf<(imm), [{
372 return ARM_AM::isSOImmTwoPartVal(-(int)N->getZExtValue());
373 }]> {
374 let PrintMethod = "printSOImm2PartOperand";
375}
376
377def so_neg_imm2part_1 : SDNodeXForm<imm, [{
378 unsigned V = ARM_AM::getSOImmTwoPartFirst(-(int)N->getZExtValue());
379 return CurDAG->getTargetConstant(V, MVT::i32);
380}]>;
381
382def so_neg_imm2part_2 : SDNodeXForm<imm, [{
383 unsigned V = ARM_AM::getSOImmTwoPartSecond(-(int)N->getZExtValue());
384 return CurDAG->getTargetConstant(V, MVT::i32);
385}]>;
386
Sandeep Patel47eedaa2009-10-13 18:59:48 +0000387/// imm0_31 predicate - True if the 32-bit immediate is in the range [0,31].
388def imm0_31 : Operand<i32>, PatLeaf<(imm), [{
389 return (int32_t)N->getZExtValue() < 32;
390}]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000391
Jim Grosbach8abe32a2010-10-15 17:15:16 +0000392/// imm0_31_m1 - Matches and prints like imm0_31, but encodes as 'value - 1'.
393def imm0_31_m1 : Operand<i32>, PatLeaf<(imm), [{
394 return (int32_t)N->getZExtValue() < 32;
395}]> {
396 string EncoderMethod = "getImmMinusOneOpValue";
397}
398
Evan Chenga8e29892007-01-19 07:51:42 +0000399// Define ARM specific addressing modes.
400
Jim Grosbach3e556122010-10-26 22:37:02 +0000401
402// addrmode_imm12 := reg +/- imm12
Jim Grosbach82891622010-09-29 19:03:54 +0000403//
Jim Grosbach3e556122010-10-26 22:37:02 +0000404def addrmode_imm12 : Operand<i32>,
405 ComplexPattern<i32, 2, "SelectAddrModeImm12", []> {
Jim Grosbachab682a22010-10-28 18:34:10 +0000406 // 12-bit immediate operand. Note that instructions using this encode
407 // #0 and #-0 differently. We flag #-0 as the magic value INT32_MIN. All other
408 // immediate values are as normal.
Jim Grosbach3e556122010-10-26 22:37:02 +0000409
Bill Wendling92b5a2e2010-11-03 01:49:29 +0000410 string EncoderMethod = "getAddrModeImm12OpValue";
Jim Grosbach3e556122010-10-26 22:37:02 +0000411 let PrintMethod = "printAddrModeImm12Operand";
412 let MIOperandInfo = (ops GPR:$base, i32imm:$offsimm);
Jim Grosbach82891622010-09-29 19:03:54 +0000413}
Jim Grosbach3e556122010-10-26 22:37:02 +0000414// ldst_so_reg := reg +/- reg shop imm
Jim Grosbach82891622010-09-29 19:03:54 +0000415//
Jim Grosbach3e556122010-10-26 22:37:02 +0000416def ldst_so_reg : Operand<i32>,
417 ComplexPattern<i32, 3, "SelectLdStSOReg", []> {
Jim Grosbach54fea632010-11-09 17:20:53 +0000418 string EncoderMethod = "getLdStSORegOpValue";
Jim Grosbach3e556122010-10-26 22:37:02 +0000419 // FIXME: Simplify the printer
Jim Grosbach82891622010-09-29 19:03:54 +0000420 let PrintMethod = "printAddrMode2Operand";
421 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
422}
423
Jim Grosbach3e556122010-10-26 22:37:02 +0000424// addrmode2 := reg +/- imm12
425// := reg +/- reg shop imm
Evan Chenga8e29892007-01-19 07:51:42 +0000426//
427def addrmode2 : Operand<i32>,
428 ComplexPattern<i32, 3, "SelectAddrMode2", []> {
429 let PrintMethod = "printAddrMode2Operand";
430 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
431}
432
433def am2offset : Operand<i32>,
Chris Lattner52a261b2010-09-21 20:31:19 +0000434 ComplexPattern<i32, 2, "SelectAddrMode2Offset",
435 [], [SDNPWantRoot]> {
Evan Chenga8e29892007-01-19 07:51:42 +0000436 let PrintMethod = "printAddrMode2OffsetOperand";
437 let MIOperandInfo = (ops GPR, i32imm);
438}
439
440// addrmode3 := reg +/- reg
441// addrmode3 := reg +/- imm8
442//
443def addrmode3 : Operand<i32>,
444 ComplexPattern<i32, 3, "SelectAddrMode3", []> {
445 let PrintMethod = "printAddrMode3Operand";
446 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
447}
448
449def am3offset : Operand<i32>,
Chris Lattner52a261b2010-09-21 20:31:19 +0000450 ComplexPattern<i32, 2, "SelectAddrMode3Offset",
451 [], [SDNPWantRoot]> {
Evan Chenga8e29892007-01-19 07:51:42 +0000452 let PrintMethod = "printAddrMode3OffsetOperand";
453 let MIOperandInfo = (ops GPR, i32imm);
454}
455
Jim Grosbache6913602010-11-03 01:01:43 +0000456// ldstm_mode := {ia, ib, da, db}
Evan Chenga8e29892007-01-19 07:51:42 +0000457//
Jim Grosbache6913602010-11-03 01:01:43 +0000458def ldstm_mode : OptionalDefOperand<OtherVT, (ops i32), (ops (i32 1))> {
Jim Grosbach5d5eb9e2010-11-10 23:38:36 +0000459 string EncoderMethod = "getLdStmModeOpValue";
Jim Grosbache6913602010-11-03 01:01:43 +0000460 let PrintMethod = "printLdStmModeOperand";
Evan Chenga8e29892007-01-19 07:51:42 +0000461}
462
Bill Wendling59914872010-11-08 00:39:58 +0000463def MemMode5AsmOperand : AsmOperandClass {
Chris Lattner14b93852010-10-29 00:27:31 +0000464 let Name = "MemMode5";
465 let SuperClasses = [];
466}
467
Evan Chenga8e29892007-01-19 07:51:42 +0000468// addrmode5 := reg +/- imm8*4
469//
470def addrmode5 : Operand<i32>,
471 ComplexPattern<i32, 2, "SelectAddrMode5", []> {
472 let PrintMethod = "printAddrMode5Operand";
Bob Wilson815baeb2010-03-13 01:08:20 +0000473 let MIOperandInfo = (ops GPR:$base, i32imm);
Bill Wendling59914872010-11-08 00:39:58 +0000474 let ParserMatchClass = MemMode5AsmOperand;
Bill Wendling92b5a2e2010-11-03 01:49:29 +0000475 string EncoderMethod = "getAddrMode5OpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000476}
477
Bob Wilson8b024a52009-07-01 23:16:05 +0000478// addrmode6 := reg with optional writeback
479//
480def addrmode6 : Operand<i32>,
Bob Wilson665814b2010-11-01 23:40:51 +0000481 ComplexPattern<i32, 2, "SelectAddrMode6", [], [SDNPWantParent]>{
Bob Wilson8b024a52009-07-01 23:16:05 +0000482 let PrintMethod = "printAddrMode6Operand";
Bob Wilson226036e2010-03-20 22:13:40 +0000483 let MIOperandInfo = (ops GPR:$addr, i32imm);
Owen Andersona2b50b32010-11-02 22:28:01 +0000484 string EncoderMethod = "getAddrMode6AddressOpValue";
Bob Wilson226036e2010-03-20 22:13:40 +0000485}
486
487def am6offset : Operand<i32> {
488 let PrintMethod = "printAddrMode6OffsetOperand";
489 let MIOperandInfo = (ops GPR);
Owen Andersona2b50b32010-11-02 22:28:01 +0000490 string EncoderMethod = "getAddrMode6OffsetOpValue";
Bob Wilson8b024a52009-07-01 23:16:05 +0000491}
492
Evan Chenga8e29892007-01-19 07:51:42 +0000493// addrmodepc := pc + reg
494//
495def addrmodepc : Operand<i32>,
496 ComplexPattern<i32, 2, "SelectAddrModePC", []> {
497 let PrintMethod = "printAddrModePCOperand";
498 let MIOperandInfo = (ops GPR, i32imm);
499}
500
Bob Wilson4f38b382009-08-21 21:58:55 +0000501def nohash_imm : Operand<i32> {
502 let PrintMethod = "printNoHashImmediate";
Anton Korobeynikov8e9ece72009-08-08 23:10:41 +0000503}
504
Evan Chenga8e29892007-01-19 07:51:42 +0000505//===----------------------------------------------------------------------===//
Evan Cheng0ff94f72007-08-07 01:37:15 +0000506
Evan Cheng37f25d92008-08-28 23:39:26 +0000507include "ARMInstrFormats.td"
Evan Cheng0ff94f72007-08-07 01:37:15 +0000508
509//===----------------------------------------------------------------------===//
Evan Cheng37f25d92008-08-28 23:39:26 +0000510// Multiclass helpers...
Evan Chenga8e29892007-01-19 07:51:42 +0000511//
512
Evan Cheng3924f782008-08-29 07:36:24 +0000513/// AsI1_bin_irs - Defines a set of (op r, {so_imm|r|so_reg}) patterns for a
Evan Chenga8e29892007-01-19 07:51:42 +0000514/// binop that produces a value.
Evan Cheng7e1bf302010-09-29 00:27:46 +0000515multiclass AsI1_bin_irs<bits<4> opcod, string opc,
516 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
517 PatFrag opnode, bit Commutable = 0> {
Jim Grosbach663e3392010-08-30 19:49:58 +0000518 // The register-immediate version is re-materializable. This is useful
519 // in particular for taking the address of a local.
520 let isReMaterializable = 1 in {
Jim Grosbach0de6ab32010-10-12 17:11:26 +0000521 def ri : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
522 iii, opc, "\t$Rd, $Rn, $imm",
523 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]> {
524 bits<4> Rd;
525 bits<4> Rn;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +0000526 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000527 let Inst{25} = 1;
Jim Grosbach0de6ab32010-10-12 17:11:26 +0000528 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +0000529 let Inst{15-12} = Rd;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +0000530 let Inst{11-0} = imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000531 }
Jim Grosbach663e3392010-08-30 19:49:58 +0000532 }
Jim Grosbach62547262010-10-11 18:51:51 +0000533 def rr : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm,
534 iir, opc, "\t$Rd, $Rn, $Rm",
535 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]> {
Jim Grosbach56ac9072010-10-08 21:45:55 +0000536 bits<4> Rd;
537 bits<4> Rn;
538 bits<4> Rm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000539 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000540 let isCommutable = Commutable;
Jim Grosbach56ac9072010-10-08 21:45:55 +0000541 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +0000542 let Inst{15-12} = Rd;
543 let Inst{11-4} = 0b00000000;
544 let Inst{3-0} = Rm;
Evan Cheng8de898a2009-06-26 00:19:44 +0000545 }
Jim Grosbachef324d72010-10-12 23:53:58 +0000546 def rs : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift), DPSoRegFrm,
547 iis, opc, "\t$Rd, $Rn, $shift",
548 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg:$shift))]> {
Jim Grosbach42fac8e2010-10-11 23:16:21 +0000549 bits<4> Rd;
550 bits<4> Rn;
Jim Grosbachef324d72010-10-12 23:53:58 +0000551 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000552 let Inst{25} = 0;
Jim Grosbach42fac8e2010-10-11 23:16:21 +0000553 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +0000554 let Inst{15-12} = Rd;
555 let Inst{11-0} = shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000556 }
Evan Chenga8e29892007-01-19 07:51:42 +0000557}
558
Evan Cheng1e249e32009-06-25 20:59:23 +0000559/// AI1_bin_s_irs - Similar to AsI1_bin_irs except it sets the 's' bit so the
Bob Wilsona3e8bf82009-10-06 20:18:46 +0000560/// instruction modifies the CPSR register.
Evan Cheng071a2792007-09-11 19:55:27 +0000561let Defs = [CPSR] in {
Evan Cheng7e1bf302010-09-29 00:27:46 +0000562multiclass AI1_bin_s_irs<bits<4> opcod, string opc,
563 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
564 PatFrag opnode, bit Commutable = 0> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000565 def ri : AI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
566 iii, opc, "\t$Rd, $Rn, $imm",
567 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]> {
568 bits<4> Rd;
569 bits<4> Rn;
570 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000571 let Inst{25} = 1;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000572 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000573 let Inst{19-16} = Rn;
574 let Inst{15-12} = Rd;
575 let Inst{11-0} = imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000576 }
Jim Grosbach89c898f2010-10-13 00:50:27 +0000577 def rr : AI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm,
578 iir, opc, "\t$Rd, $Rn, $Rm",
579 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]> {
580 bits<4> Rd;
581 bits<4> Rn;
582 bits<4> Rm;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000583 let isCommutable = Commutable;
Jim Grosbach28b10822010-11-02 17:59:04 +0000584 let Inst{25} = 0;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000585 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000586 let Inst{19-16} = Rn;
587 let Inst{15-12} = Rd;
588 let Inst{11-4} = 0b00000000;
589 let Inst{3-0} = Rm;
Evan Cheng8de898a2009-06-26 00:19:44 +0000590 }
Jim Grosbach89c898f2010-10-13 00:50:27 +0000591 def rs : AI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift), DPSoRegFrm,
592 iis, opc, "\t$Rd, $Rn, $shift",
593 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg:$shift))]> {
594 bits<4> Rd;
595 bits<4> Rn;
596 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000597 let Inst{25} = 0;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000598 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000599 let Inst{19-16} = Rn;
600 let Inst{15-12} = Rd;
601 let Inst{11-0} = shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000602 }
Evan Cheng071a2792007-09-11 19:55:27 +0000603}
Evan Chengc85e8322007-07-05 07:13:32 +0000604}
605
606/// AI1_cmp_irs - Defines a set of (op r, {so_imm|r|so_reg}) cmp / test
Evan Cheng13ab0202007-07-10 18:08:01 +0000607/// patterns. Similar to AsI1_bin_irs except the instruction does not produce
Evan Chengc85e8322007-07-05 07:13:32 +0000608/// a explicit result, only implicitly set CPSR.
Bill Wendling0cce3dd2010-08-11 00:22:27 +0000609let isCompare = 1, Defs = [CPSR] in {
Evan Cheng5d42c562010-09-29 00:49:25 +0000610multiclass AI1_cmp_irs<bits<4> opcod, string opc,
611 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
612 PatFrag opnode, bit Commutable = 0> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000613 def ri : AI1<opcod, (outs), (ins GPR:$Rn, so_imm:$imm), DPFrm, iii,
614 opc, "\t$Rn, $imm",
615 [(opnode GPR:$Rn, so_imm:$imm)]> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000616 bits<4> Rn;
617 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000618 let Inst{25} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000619 let Inst{20} = 1;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000620 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +0000621 let Inst{15-12} = 0b0000;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000622 let Inst{11-0} = imm;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000623 }
624 def rr : AI1<opcod, (outs), (ins GPR:$Rn, GPR:$Rm), DPFrm, iir,
625 opc, "\t$Rn, $Rm",
626 [(opnode GPR:$Rn, GPR:$Rm)]> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000627 bits<4> Rn;
628 bits<4> Rm;
Evan Cheng8de898a2009-06-26 00:19:44 +0000629 let isCommutable = Commutable;
Jim Grosbach28b10822010-11-02 17:59:04 +0000630 let Inst{25} = 0;
Bob Wilson5361cd22009-10-13 17:35:30 +0000631 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000632 let Inst{19-16} = Rn;
633 let Inst{15-12} = 0b0000;
634 let Inst{11-4} = 0b00000000;
635 let Inst{3-0} = Rm;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000636 }
637 def rs : AI1<opcod, (outs), (ins GPR:$Rn, so_reg:$shift), DPSoRegFrm, iis,
638 opc, "\t$Rn, $shift",
639 [(opnode GPR:$Rn, so_reg:$shift)]> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000640 bits<4> Rn;
641 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000642 let Inst{25} = 0;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000643 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000644 let Inst{19-16} = Rn;
645 let Inst{15-12} = 0b0000;
646 let Inst{11-0} = shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000647 }
Evan Cheng071a2792007-09-11 19:55:27 +0000648}
Evan Chenga8e29892007-01-19 07:51:42 +0000649}
650
Evan Cheng576a3962010-09-25 00:49:35 +0000651/// AI_ext_rrot - A unary operation with two forms: one whose operand is a
Evan Chenga8e29892007-01-19 07:51:42 +0000652/// register and one whose operand is a register rotated by 8/16/24.
Evan Cheng97f48c32008-11-06 22:15:19 +0000653/// FIXME: Remove the 'r' variant. Its rot_imm is zero.
Evan Cheng576a3962010-09-25 00:49:35 +0000654multiclass AI_ext_rrot<bits<8> opcod, string opc, PatFrag opnode> {
Jim Grosbachb35ad412010-10-13 19:56:10 +0000655 def r : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rm),
656 IIC_iEXTr, opc, "\t$Rd, $Rm",
657 [(set GPR:$Rd, (opnode GPR:$Rm))]>,
Evan Cheng97f48c32008-11-06 22:15:19 +0000658 Requires<[IsARM, HasV6]> {
Jim Grosbach197a8df2010-10-15 02:29:58 +0000659 bits<4> Rd;
660 bits<4> Rm;
Johnny Chen76b39e82009-10-27 18:44:24 +0000661 let Inst{19-16} = 0b1111;
Jim Grosbach28b10822010-11-02 17:59:04 +0000662 let Inst{15-12} = Rd;
663 let Inst{11-10} = 0b00;
664 let Inst{3-0} = Rm;
Johnny Chen76b39e82009-10-27 18:44:24 +0000665 }
Jim Grosbachb35ad412010-10-13 19:56:10 +0000666 def r_rot : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rm, rot_imm:$rot),
667 IIC_iEXTr, opc, "\t$Rd, $Rm, ror $rot",
668 [(set GPR:$Rd, (opnode (rotr GPR:$Rm, rot_imm:$rot)))]>,
Evan Cheng97f48c32008-11-06 22:15:19 +0000669 Requires<[IsARM, HasV6]> {
Jim Grosbach197a8df2010-10-15 02:29:58 +0000670 bits<4> Rd;
671 bits<4> Rm;
Jim Grosbachb35ad412010-10-13 19:56:10 +0000672 bits<2> rot;
Jim Grosbach28b10822010-11-02 17:59:04 +0000673 let Inst{19-16} = 0b1111;
Jim Grosbach197a8df2010-10-15 02:29:58 +0000674 let Inst{15-12} = Rd;
Jim Grosbachb35ad412010-10-13 19:56:10 +0000675 let Inst{11-10} = rot;
Jim Grosbach197a8df2010-10-15 02:29:58 +0000676 let Inst{3-0} = Rm;
Johnny Chen76b39e82009-10-27 18:44:24 +0000677 }
Evan Chenga8e29892007-01-19 07:51:42 +0000678}
679
Evan Cheng576a3962010-09-25 00:49:35 +0000680multiclass AI_ext_rrot_np<bits<8> opcod, string opc> {
Jim Grosbachb35ad412010-10-13 19:56:10 +0000681 def r : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rm),
682 IIC_iEXTr, opc, "\t$Rd, $Rm",
Johnny Chen2ec5e492010-02-22 21:50:40 +0000683 [/* For disassembly only; pattern left blank */]>,
684 Requires<[IsARM, HasV6]> {
Johnny Chen2ec5e492010-02-22 21:50:40 +0000685 let Inst{19-16} = 0b1111;
Jim Grosbach28b10822010-11-02 17:59:04 +0000686 let Inst{11-10} = 0b00;
Johnny Chen2ec5e492010-02-22 21:50:40 +0000687 }
Jim Grosbachb35ad412010-10-13 19:56:10 +0000688 def r_rot : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rm, rot_imm:$rot),
689 IIC_iEXTr, opc, "\t$Rd, $Rm, ror $rot",
Johnny Chen2ec5e492010-02-22 21:50:40 +0000690 [/* For disassembly only; pattern left blank */]>,
691 Requires<[IsARM, HasV6]> {
Jim Grosbachb35ad412010-10-13 19:56:10 +0000692 bits<2> rot;
Johnny Chen2ec5e492010-02-22 21:50:40 +0000693 let Inst{19-16} = 0b1111;
Jim Grosbach28b10822010-11-02 17:59:04 +0000694 let Inst{11-10} = rot;
Johnny Chen2ec5e492010-02-22 21:50:40 +0000695 }
696}
697
Evan Cheng576a3962010-09-25 00:49:35 +0000698/// AI_exta_rrot - A binary operation with two forms: one whose operand is a
Evan Chenga8e29892007-01-19 07:51:42 +0000699/// register and one whose operand is a register rotated by 8/16/24.
Evan Cheng576a3962010-09-25 00:49:35 +0000700multiclass AI_exta_rrot<bits<8> opcod, string opc, PatFrag opnode> {
Jim Grosbachb35ad412010-10-13 19:56:10 +0000701 def rr : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
702 IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm",
703 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]>,
Johnny Chen76b39e82009-10-27 18:44:24 +0000704 Requires<[IsARM, HasV6]> {
705 let Inst{11-10} = 0b00;
706 }
Jim Grosbachb35ad412010-10-13 19:56:10 +0000707 def rr_rot : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm,
708 rot_imm:$rot),
709 IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm, ror $rot",
710 [(set GPR:$Rd, (opnode GPR:$Rn,
711 (rotr GPR:$Rm, rot_imm:$rot)))]>,
712 Requires<[IsARM, HasV6]> {
713 bits<4> Rn;
714 bits<2> rot;
715 let Inst{19-16} = Rn;
716 let Inst{11-10} = rot;
717 }
Evan Chenga8e29892007-01-19 07:51:42 +0000718}
719
Johnny Chen2ec5e492010-02-22 21:50:40 +0000720// For disassembly only.
Evan Cheng576a3962010-09-25 00:49:35 +0000721multiclass AI_exta_rrot_np<bits<8> opcod, string opc> {
Jim Grosbachb35ad412010-10-13 19:56:10 +0000722 def rr : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
723 IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm",
Johnny Chen2ec5e492010-02-22 21:50:40 +0000724 [/* For disassembly only; pattern left blank */]>,
725 Requires<[IsARM, HasV6]> {
726 let Inst{11-10} = 0b00;
727 }
Jim Grosbachb35ad412010-10-13 19:56:10 +0000728 def rr_rot : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm,
729 rot_imm:$rot),
730 IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm, ror $rot",
Johnny Chen2ec5e492010-02-22 21:50:40 +0000731 [/* For disassembly only; pattern left blank */]>,
Jim Grosbachb35ad412010-10-13 19:56:10 +0000732 Requires<[IsARM, HasV6]> {
733 bits<4> Rn;
734 bits<2> rot;
735 let Inst{19-16} = Rn;
736 let Inst{11-10} = rot;
737 }
Johnny Chen2ec5e492010-02-22 21:50:40 +0000738}
739
Evan Cheng62674222009-06-25 23:34:10 +0000740/// AI1_adde_sube_irs - Define instructions and patterns for adde and sube.
741let Uses = [CPSR] in {
Evan Cheng8de898a2009-06-26 00:19:44 +0000742multiclass AI1_adde_sube_irs<bits<4> opcod, string opc, PatFrag opnode,
743 bit Commutable = 0> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000744 def ri : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
745 DPFrm, IIC_iALUi, opc, "\t$Rd, $Rn, $imm",
746 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000747 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000748 bits<4> Rd;
749 bits<4> Rn;
750 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000751 let Inst{25} = 1;
Jim Grosbach24989ec2010-10-13 18:00:52 +0000752 let Inst{15-12} = Rd;
753 let Inst{19-16} = Rn;
754 let Inst{11-0} = imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000755 }
Jim Grosbach24989ec2010-10-13 18:00:52 +0000756 def rr : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
757 DPFrm, IIC_iALUr, opc, "\t$Rd, $Rn, $Rm",
758 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000759 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000760 bits<4> Rd;
761 bits<4> Rn;
762 bits<4> Rm;
Johnny Chen04301522009-11-07 00:54:36 +0000763 let Inst{11-4} = 0b00000000;
Evan Chengbc8a9452009-07-07 23:40:25 +0000764 let Inst{25} = 0;
Jim Grosbach24989ec2010-10-13 18:00:52 +0000765 let isCommutable = Commutable;
766 let Inst{3-0} = Rm;
767 let Inst{15-12} = Rd;
768 let Inst{19-16} = Rn;
Evan Cheng8de898a2009-06-26 00:19:44 +0000769 }
Jim Grosbach24989ec2010-10-13 18:00:52 +0000770 def rs : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
771 DPSoRegFrm, IIC_iALUsr, opc, "\t$Rd, $Rn, $shift",
772 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg:$shift))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000773 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000774 bits<4> Rd;
775 bits<4> Rn;
776 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000777 let Inst{25} = 0;
Jim Grosbach24989ec2010-10-13 18:00:52 +0000778 let Inst{11-0} = shift;
779 let Inst{15-12} = Rd;
780 let Inst{19-16} = Rn;
Evan Chengbc8a9452009-07-07 23:40:25 +0000781 }
Jim Grosbache5165492009-11-09 00:11:35 +0000782}
783// Carry setting variants
784let Defs = [CPSR] in {
785multiclass AI1_adde_sube_s_irs<bits<4> opcod, string opc, PatFrag opnode,
786 bit Commutable = 0> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000787 def Sri : AXI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
788 DPFrm, IIC_iALUi, !strconcat(opc, "\t$Rd, $Rn, $imm"),
789 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000790 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000791 bits<4> Rd;
792 bits<4> Rn;
793 bits<12> imm;
794 let Inst{15-12} = Rd;
795 let Inst{19-16} = Rn;
796 let Inst{11-0} = imm;
Bob Wilson7e053bb2009-10-26 22:34:44 +0000797 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000798 let Inst{25} = 1;
Evan Cheng8de898a2009-06-26 00:19:44 +0000799 }
Jim Grosbach24989ec2010-10-13 18:00:52 +0000800 def Srr : AXI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
801 DPFrm, IIC_iALUr, !strconcat(opc, "\t$Rd, $Rn, $Rm"),
802 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000803 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000804 bits<4> Rd;
805 bits<4> Rn;
806 bits<4> Rm;
Johnny Chen04301522009-11-07 00:54:36 +0000807 let Inst{11-4} = 0b00000000;
Jim Grosbach24989ec2010-10-13 18:00:52 +0000808 let isCommutable = Commutable;
809 let Inst{3-0} = Rm;
810 let Inst{15-12} = Rd;
811 let Inst{19-16} = Rn;
Bob Wilson7e053bb2009-10-26 22:34:44 +0000812 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000813 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000814 }
Jim Grosbach24989ec2010-10-13 18:00:52 +0000815 def Srs : AXI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
816 DPSoRegFrm, IIC_iALUsr, !strconcat(opc, "\t$Rd, $Rn, $shift"),
817 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg:$shift))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000818 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000819 bits<4> Rd;
820 bits<4> Rn;
821 bits<12> shift;
822 let Inst{11-0} = shift;
823 let Inst{15-12} = Rd;
824 let Inst{19-16} = Rn;
Bob Wilson7e053bb2009-10-26 22:34:44 +0000825 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000826 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000827 }
Evan Cheng071a2792007-09-11 19:55:27 +0000828}
Evan Chengc85e8322007-07-05 07:13:32 +0000829}
Jim Grosbache5165492009-11-09 00:11:35 +0000830}
Evan Chengc85e8322007-07-05 07:13:32 +0000831
Jim Grosbach3e556122010-10-26 22:37:02 +0000832let canFoldAsLoad = 1, isReMaterializable = 1 in {
833multiclass AI_ldr1<bit opc22, string opc, InstrItinClass iii,
834 InstrItinClass iir, PatFrag opnode> {
835 // Note: We use the complex addrmode_imm12 rather than just an input
836 // GPR and a constrained immediate so that we can use this to match
837 // frame index references and avoid matching constant pool references.
Jim Grosbach7e3383c2010-10-27 23:12:14 +0000838 def i12 : AIldst1<0b010, opc22, 1, (outs GPR:$Rt), (ins addrmode_imm12:$addr),
Jim Grosbach3e556122010-10-26 22:37:02 +0000839 AddrMode_i12, LdFrm, iii, opc, "\t$Rt, $addr",
840 [(set GPR:$Rt, (opnode addrmode_imm12:$addr))]> {
Bill Wendling92b5a2e2010-11-03 01:49:29 +0000841 bits<4> Rt;
842 bits<17> addr;
843 let Inst{23} = addr{12}; // U (add = ('U' == 1))
844 let Inst{19-16} = addr{16-13}; // Rn
Jim Grosbach3e556122010-10-26 22:37:02 +0000845 let Inst{15-12} = Rt;
846 let Inst{11-0} = addr{11-0}; // imm12
847 }
Jim Grosbach7e3383c2010-10-27 23:12:14 +0000848 def rs : AIldst1<0b011, opc22, 1, (outs GPR:$Rt), (ins ldst_so_reg:$shift),
Jim Grosbach3e556122010-10-26 22:37:02 +0000849 AddrModeNone, LdFrm, iir, opc, "\t$Rt, $shift",
850 [(set GPR:$Rt, (opnode ldst_so_reg:$shift))]> {
Bill Wendling92b5a2e2010-11-03 01:49:29 +0000851 bits<4> Rt;
852 bits<17> shift;
853 let Inst{23} = shift{12}; // U (add = ('U' == 1))
854 let Inst{19-16} = shift{16-13}; // Rn
Jim Grosbache0ee08e2010-11-09 18:43:54 +0000855 let Inst{15-12} = Rt;
Jim Grosbach3e556122010-10-26 22:37:02 +0000856 let Inst{11-0} = shift{11-0};
857 }
858}
859}
860
Jim Grosbach7e3383c2010-10-27 23:12:14 +0000861multiclass AI_str1<bit opc22, string opc, InstrItinClass iii,
862 InstrItinClass iir, PatFrag opnode> {
863 // Note: We use the complex addrmode_imm12 rather than just an input
864 // GPR and a constrained immediate so that we can use this to match
865 // frame index references and avoid matching constant pool references.
866 def i12 : AIldst1<0b010, opc22, 0, (outs),
867 (ins GPR:$Rt, addrmode_imm12:$addr),
868 AddrMode_i12, StFrm, iii, opc, "\t$Rt, $addr",
869 [(opnode GPR:$Rt, addrmode_imm12:$addr)]> {
870 bits<4> Rt;
871 bits<17> addr;
872 let Inst{23} = addr{12}; // U (add = ('U' == 1))
873 let Inst{19-16} = addr{16-13}; // Rn
874 let Inst{15-12} = Rt;
875 let Inst{11-0} = addr{11-0}; // imm12
876 }
877 def rs : AIldst1<0b011, opc22, 0, (outs), (ins GPR:$Rt, ldst_so_reg:$shift),
878 AddrModeNone, StFrm, iir, opc, "\t$Rt, $shift",
879 [(opnode GPR:$Rt, ldst_so_reg:$shift)]> {
880 bits<4> Rt;
881 bits<17> shift;
882 let Inst{23} = shift{12}; // U (add = ('U' == 1))
883 let Inst{19-16} = shift{16-13}; // Rn
Jim Grosbache0ee08e2010-11-09 18:43:54 +0000884 let Inst{15-12} = Rt;
Jim Grosbach7e3383c2010-10-27 23:12:14 +0000885 let Inst{11-0} = shift{11-0};
886 }
887}
Rafael Espindola15a6c3e2006-10-16 17:57:20 +0000888//===----------------------------------------------------------------------===//
889// Instructions
890//===----------------------------------------------------------------------===//
891
Evan Chenga8e29892007-01-19 07:51:42 +0000892//===----------------------------------------------------------------------===//
893// Miscellaneous Instructions.
894//
Rafael Espindola6f602de2006-08-24 16:13:15 +0000895
Evan Chenga8e29892007-01-19 07:51:42 +0000896/// CONSTPOOL_ENTRY - This instruction represents a floating constant pool in
897/// the function. The first operand is the ID# for this instruction, the second
898/// is the index into the MachineConstantPool that this is, the third is the
899/// size in bytes of this constant pool entry.
Evan Chengcd799b92009-06-12 20:46:18 +0000900let neverHasSideEffects = 1, isNotDuplicable = 1 in
Evan Chenga8e29892007-01-19 07:51:42 +0000901def CONSTPOOL_ENTRY :
Evan Cheng64d80e32007-07-19 01:14:50 +0000902PseudoInst<(outs), (ins cpinst_operand:$instid, cpinst_operand:$cpidx,
Jim Grosbacha3fbadf2010-09-30 19:53:58 +0000903 i32imm:$size), NoItinerary, "", []>;
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000904
Jim Grosbach4642ad32010-02-22 23:10:38 +0000905// FIXME: Marking these as hasSideEffects is necessary to prevent machine DCE
906// from removing one half of the matched pairs. That breaks PEI, which assumes
907// these will always be in pairs, and asserts if it finds otherwise. Better way?
908let Defs = [SP], Uses = [SP], hasSideEffects = 1 in {
Evan Chenga8e29892007-01-19 07:51:42 +0000909def ADJCALLSTACKUP :
Jim Grosbachadde5da2010-10-01 23:09:33 +0000910PseudoInst<(outs), (ins i32imm:$amt1, i32imm:$amt2, pred:$p), NoItinerary, "",
Chris Lattnere563bbc2008-10-11 22:08:30 +0000911 [(ARMcallseq_end timm:$amt1, timm:$amt2)]>;
Rafael Espindolacdda88c2006-08-24 17:19:08 +0000912
Jim Grosbach64171712010-02-16 21:07:46 +0000913def ADJCALLSTACKDOWN :
Jim Grosbachadde5da2010-10-01 23:09:33 +0000914PseudoInst<(outs), (ins i32imm:$amt, pred:$p), NoItinerary, "",
Chris Lattnere563bbc2008-10-11 22:08:30 +0000915 [(ARMcallseq_start timm:$amt)]>;
Evan Cheng071a2792007-09-11 19:55:27 +0000916}
Rafael Espindola3c000bf2006-08-21 22:00:32 +0000917
Johnny Chenf4d81052010-02-12 22:53:19 +0000918def NOP : AI<(outs), (ins), MiscFrm, NoItinerary, "nop", "",
Johnny Chen85d5a892010-02-10 18:02:25 +0000919 [/* For disassembly only; pattern left blank */]>,
920 Requires<[IsARM, HasV6T2]> {
921 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +0000922 let Inst{15-8} = 0b11110000;
Johnny Chen85d5a892010-02-10 18:02:25 +0000923 let Inst{7-0} = 0b00000000;
924}
925
Johnny Chenf4d81052010-02-12 22:53:19 +0000926def YIELD : AI<(outs), (ins), MiscFrm, NoItinerary, "yield", "",
927 [/* For disassembly only; pattern left blank */]>,
928 Requires<[IsARM, HasV6T2]> {
929 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +0000930 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +0000931 let Inst{7-0} = 0b00000001;
932}
933
934def WFE : AI<(outs), (ins), MiscFrm, NoItinerary, "wfe", "",
935 [/* For disassembly only; pattern left blank */]>,
936 Requires<[IsARM, HasV6T2]> {
937 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +0000938 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +0000939 let Inst{7-0} = 0b00000010;
940}
941
942def WFI : AI<(outs), (ins), MiscFrm, NoItinerary, "wfi", "",
943 [/* For disassembly only; pattern left blank */]>,
944 Requires<[IsARM, HasV6T2]> {
945 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +0000946 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +0000947 let Inst{7-0} = 0b00000011;
948}
949
Johnny Chen2ec5e492010-02-22 21:50:40 +0000950def SEL : AI<(outs GPR:$dst), (ins GPR:$a, GPR:$b), DPFrm, NoItinerary, "sel",
951 "\t$dst, $a, $b",
952 [/* For disassembly only; pattern left blank */]>,
953 Requires<[IsARM, HasV6]> {
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +0000954 bits<4> Rd;
955 bits<4> Rn;
956 bits<4> Rm;
957 let Inst{3-0} = Rm;
958 let Inst{15-12} = Rd;
959 let Inst{19-16} = Rn;
Johnny Chen2ec5e492010-02-22 21:50:40 +0000960 let Inst{27-20} = 0b01101000;
961 let Inst{7-4} = 0b1011;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +0000962 let Inst{11-8} = 0b1111;
Johnny Chen2ec5e492010-02-22 21:50:40 +0000963}
964
Johnny Chenf4d81052010-02-12 22:53:19 +0000965def SEV : AI<(outs), (ins), MiscFrm, NoItinerary, "sev", "",
966 [/* For disassembly only; pattern left blank */]>,
967 Requires<[IsARM, HasV6T2]> {
968 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +0000969 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +0000970 let Inst{7-0} = 0b00000100;
971}
972
Johnny Chenc6f7b272010-02-11 18:12:29 +0000973// The i32imm operand $val can be used by a debugger to store more information
974// about the breakpoint.
Johnny Chenf4d81052010-02-12 22:53:19 +0000975def BKPT : AI<(outs), (ins i32imm:$val), MiscFrm, NoItinerary, "bkpt", "\t$val",
Johnny Chenc6f7b272010-02-11 18:12:29 +0000976 [/* For disassembly only; pattern left blank */]>,
977 Requires<[IsARM]> {
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +0000978 bits<16> val;
979 let Inst{3-0} = val{3-0};
980 let Inst{19-8} = val{15-4};
Johnny Chenc6f7b272010-02-11 18:12:29 +0000981 let Inst{27-20} = 0b00010010;
982 let Inst{7-4} = 0b0111;
983}
984
Johnny Chenb98e1602010-02-12 18:55:33 +0000985// Change Processor State is a system instruction -- for disassembly only.
986// The singleton $opt operand contains the following information:
987// opt{4-0} = mode from Inst{4-0}
988// opt{5} = changemode from Inst{17}
989// opt{8-6} = AIF from Inst{8-6}
990// opt{10-9} = imod from Inst{19-18} with 0b10 as enable and 0b11 as disable
Jim Grosbach596307e2010-10-13 20:38:04 +0000991// FIXME: Integrated assembler will need these split out.
Johnny Chendd0f3cf2010-03-10 18:59:38 +0000992def CPS : AXI<(outs), (ins cps_opt:$opt), MiscFrm, NoItinerary, "cps$opt",
Johnny Chenb98e1602010-02-12 18:55:33 +0000993 [/* For disassembly only; pattern left blank */]>,
994 Requires<[IsARM]> {
995 let Inst{31-28} = 0b1111;
996 let Inst{27-20} = 0b00010000;
997 let Inst{16} = 0;
998 let Inst{5} = 0;
999}
1000
Johnny Chenb92a23f2010-02-21 04:42:01 +00001001// Preload signals the memory system of possible future data/instruction access.
1002// These are for disassembly only.
Evan Cheng416941d2010-11-04 05:19:35 +00001003multiclass APreLoad<bits<1> read, bits<1> data, string opc> {
Johnny Chenb92a23f2010-02-21 04:42:01 +00001004
Evan Chengdfed19f2010-11-03 06:34:55 +00001005 def i12 : AXI<(outs), (ins addrmode_imm12:$addr), MiscFrm, IIC_Preload,
Evan Chengbc7deb02010-11-03 05:14:24 +00001006 !strconcat(opc, "\t$addr"),
Evan Cheng416941d2010-11-04 05:19:35 +00001007 [(ARMPreload addrmode_imm12:$addr, (i32 read), (i32 data))]> {
Jim Grosbachab682a22010-10-28 18:34:10 +00001008 bits<4> Rt;
1009 bits<17> addr;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001010 let Inst{31-26} = 0b111101;
1011 let Inst{25} = 0; // 0 for immediate form
Evan Cheng416941d2010-11-04 05:19:35 +00001012 let Inst{24} = data;
Jim Grosbachab682a22010-10-28 18:34:10 +00001013 let Inst{23} = addr{12}; // U (add = ('U' == 1))
Evan Cheng416941d2010-11-04 05:19:35 +00001014 let Inst{22} = read;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001015 let Inst{21-20} = 0b01;
Jim Grosbachab682a22010-10-28 18:34:10 +00001016 let Inst{19-16} = addr{16-13}; // Rn
1017 let Inst{15-12} = Rt;
1018 let Inst{11-0} = addr{11-0}; // imm12
Johnny Chenb92a23f2010-02-21 04:42:01 +00001019 }
1020
Evan Chengdfed19f2010-11-03 06:34:55 +00001021 def rs : AXI<(outs), (ins ldst_so_reg:$shift), MiscFrm, IIC_Preload,
Evan Chengbc7deb02010-11-03 05:14:24 +00001022 !strconcat(opc, "\t$shift"),
Evan Cheng416941d2010-11-04 05:19:35 +00001023 [(ARMPreload ldst_so_reg:$shift, (i32 read), (i32 data))]> {
Jim Grosbachab682a22010-10-28 18:34:10 +00001024 bits<4> Rt;
1025 bits<17> shift;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001026 let Inst{31-26} = 0b111101;
1027 let Inst{25} = 1; // 1 for register form
Evan Cheng416941d2010-11-04 05:19:35 +00001028 let Inst{24} = data;
Jim Grosbachab682a22010-10-28 18:34:10 +00001029 let Inst{23} = shift{12}; // U (add = ('U' == 1))
Evan Cheng416941d2010-11-04 05:19:35 +00001030 let Inst{22} = read;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001031 let Inst{21-20} = 0b01;
Jim Grosbachab682a22010-10-28 18:34:10 +00001032 let Inst{19-16} = shift{16-13}; // Rn
1033 let Inst{11-0} = shift{11-0};
Johnny Chenb92a23f2010-02-21 04:42:01 +00001034 }
1035}
1036
Evan Cheng416941d2010-11-04 05:19:35 +00001037defm PLD : APreLoad<1, 1, "pld">, Requires<[IsARM]>;
1038defm PLDW : APreLoad<0, 1, "pldw">, Requires<[IsARM,HasV7,HasMP]>;
1039defm PLI : APreLoad<1, 0, "pli">, Requires<[IsARM,HasV7]>;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001040
Jim Grosbachb3af5de2010-10-13 21:00:04 +00001041def SETEND : AXI<(outs),(ins setend_op:$end), MiscFrm, NoItinerary,
1042 "setend\t$end",
1043 [/* For disassembly only; pattern left blank */]>,
Johnny Chena1e76212010-02-13 02:51:09 +00001044 Requires<[IsARM]> {
Jim Grosbachb3af5de2010-10-13 21:00:04 +00001045 bits<1> end;
1046 let Inst{31-10} = 0b1111000100000001000000;
1047 let Inst{9} = end;
1048 let Inst{8-0} = 0;
Johnny Chena1e76212010-02-13 02:51:09 +00001049}
1050
Johnny Chenf4d81052010-02-12 22:53:19 +00001051def DBG : AI<(outs), (ins i32imm:$opt), MiscFrm, NoItinerary, "dbg", "\t$opt",
Johnny Chen85d5a892010-02-10 18:02:25 +00001052 [/* For disassembly only; pattern left blank */]>,
1053 Requires<[IsARM, HasV7]> {
Jim Grosbach6c354fd2010-10-13 21:32:30 +00001054 bits<4> opt;
1055 let Inst{27-4} = 0b001100100000111100001111;
1056 let Inst{3-0} = opt;
Johnny Chen85d5a892010-02-10 18:02:25 +00001057}
1058
Johnny Chenba6e0332010-02-11 17:14:31 +00001059// A5.4 Permanently UNDEFINED instructions.
Evan Chengfb3611d2010-05-11 07:26:32 +00001060let isBarrier = 1, isTerminator = 1 in
Jim Grosbacha9a968d2010-10-22 23:48:29 +00001061def TRAP : AXI<(outs), (ins), MiscFrm, NoItinerary,
Jim Grosbach2e6ae132010-09-23 18:05:37 +00001062 "trap", [(trap)]>,
Johnny Chenba6e0332010-02-11 17:14:31 +00001063 Requires<[IsARM]> {
1064 let Inst{27-25} = 0b011;
1065 let Inst{24-20} = 0b11111;
1066 let Inst{7-5} = 0b111;
1067 let Inst{4} = 0b1;
1068}
1069
Evan Cheng12c3a532008-11-06 17:48:05 +00001070// Address computation and loads and stores in PIC mode.
Jim Grosbachb4b07b92010-10-13 22:55:33 +00001071// FIXME: These PIC insn patterns are pseudos, but derive from the normal insn
1072// classes (AXI1, et.al.) and so have encoding information and such,
1073// which is suboptimal. Once the rest of the code emitter (including
1074// JIT) is MC-ized we should look at refactoring these into true
Jim Grosbachf32ecc62010-10-29 20:21:36 +00001075// pseudos. As is, the encoding information ends up being ignored,
1076// as these instructions are lowered to individual MC-insts.
Evan Chengeaa91b02007-06-19 01:26:51 +00001077let isNotDuplicable = 1 in {
Evan Chengc0729662008-10-31 19:11:09 +00001078def PICADD : AXI1<0b0100, (outs GPR:$dst), (ins GPR:$a, pclabel:$cp, pred:$p),
Jim Grosbacha3fbadf2010-09-30 19:53:58 +00001079 Pseudo, IIC_iALUr, "",
Evan Cheng44bec522007-05-15 01:29:07 +00001080 [(set GPR:$dst, (ARMpic_add GPR:$a, imm:$cp))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001081
Evan Cheng325474e2008-01-07 23:56:57 +00001082let AddedComplexity = 10 in {
Evan Chengd87293c2008-11-06 08:47:38 +00001083def PICLDR : AXI2ldw<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Jim Grosbacha3fbadf2010-09-30 19:53:58 +00001084 Pseudo, IIC_iLoad_r, "",
Evan Chenga8e29892007-01-19 07:51:42 +00001085 [(set GPR:$dst, (load addrmodepc:$addr))]>;
Rafael Espindola84b19be2006-07-16 01:02:57 +00001086
Evan Chengd87293c2008-11-06 08:47:38 +00001087def PICLDRH : AXI3ldh<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Jim Grosbacha3fbadf2010-09-30 19:53:58 +00001088 Pseudo, IIC_iLoad_bh_r, "",
Dale Johannesen86d40692007-05-21 22:14:33 +00001089 [(set GPR:$dst, (zextloadi16 addrmodepc:$addr))]>;
1090
Evan Chengd87293c2008-11-06 08:47:38 +00001091def PICLDRB : AXI2ldb<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Jim Grosbacha3fbadf2010-09-30 19:53:58 +00001092 Pseudo, IIC_iLoad_bh_r, "",
Dale Johannesen86d40692007-05-21 22:14:33 +00001093 [(set GPR:$dst, (zextloadi8 addrmodepc:$addr))]>;
1094
Evan Chengd87293c2008-11-06 08:47:38 +00001095def PICLDRSH : AXI3ldsh<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Jim Grosbacha3fbadf2010-09-30 19:53:58 +00001096 Pseudo, IIC_iLoad_bh_r, "",
Dale Johannesen86d40692007-05-21 22:14:33 +00001097 [(set GPR:$dst, (sextloadi16 addrmodepc:$addr))]>;
1098
Evan Chengd87293c2008-11-06 08:47:38 +00001099def PICLDRSB : AXI3ldsb<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Jim Grosbacha3fbadf2010-09-30 19:53:58 +00001100 Pseudo, IIC_iLoad_bh_r, "",
Dale Johannesen86d40692007-05-21 22:14:33 +00001101 [(set GPR:$dst, (sextloadi8 addrmodepc:$addr))]>;
1102}
Chris Lattner13c63102008-01-06 05:55:01 +00001103let AddedComplexity = 10 in {
Evan Chengd87293c2008-11-06 08:47:38 +00001104def PICSTR : AXI2stw<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Jim Grosbacha3fbadf2010-09-30 19:53:58 +00001105 Pseudo, IIC_iStore_r, "",
Dale Johannesen86d40692007-05-21 22:14:33 +00001106 [(store GPR:$src, addrmodepc:$addr)]>;
1107
Evan Chengd87293c2008-11-06 08:47:38 +00001108def PICSTRH : AXI3sth<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Jim Grosbacha3fbadf2010-09-30 19:53:58 +00001109 Pseudo, IIC_iStore_bh_r, "",
Dale Johannesen86d40692007-05-21 22:14:33 +00001110 [(truncstorei16 GPR:$src, addrmodepc:$addr)]>;
1111
Evan Chengd87293c2008-11-06 08:47:38 +00001112def PICSTRB : AXI2stb<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Jim Grosbacha3fbadf2010-09-30 19:53:58 +00001113 Pseudo, IIC_iStore_bh_r, "",
Dale Johannesen86d40692007-05-21 22:14:33 +00001114 [(truncstorei8 GPR:$src, addrmodepc:$addr)]>;
1115}
Evan Cheng12c3a532008-11-06 17:48:05 +00001116} // isNotDuplicable = 1
Dale Johannesen86d40692007-05-21 22:14:33 +00001117
Evan Chenge07715c2009-06-23 05:25:29 +00001118
1119// LEApcrel - Load a pc-relative address into a register without offending the
1120// assembler.
Jim Grosbach6c354fd2010-10-13 21:32:30 +00001121// FIXME: These are marked as pseudos, but they're really not(?). They're just
1122// the ADR instruction. Is this the right way to handle that? They need
1123// encoding information regardless.
Evan Chengea420b22010-05-19 01:52:25 +00001124let neverHasSideEffects = 1 in {
Evan Cheng27fa7222010-05-19 07:26:50 +00001125let isReMaterializable = 1 in
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001126def LEApcrel : AXI1<0x0, (outs GPR:$dst), (ins i32imm:$label, pred:$p),
David Goodwin5d598aa2009-08-19 18:00:44 +00001127 Pseudo, IIC_iALUi,
Evan Cheng27fa7222010-05-19 07:26:50 +00001128 "adr$p\t$dst, #$label", []>;
Evan Chenge07715c2009-06-23 05:25:29 +00001129
Jim Grosbacha967d112010-06-21 21:27:27 +00001130} // neverHasSideEffects
Evan Cheng023dd3f2009-06-24 23:14:45 +00001131def LEApcrelJT : AXI1<0x0, (outs GPR:$dst),
Bob Wilson4f38b382009-08-21 21:58:55 +00001132 (ins i32imm:$label, nohash_imm:$id, pred:$p),
Evan Cheng27fa7222010-05-19 07:26:50 +00001133 Pseudo, IIC_iALUi,
1134 "adr$p\t$dst, #${label}_${id}", []> {
Evan Chengbc8a9452009-07-07 23:40:25 +00001135 let Inst{25} = 1;
1136}
Evan Chenge07715c2009-06-23 05:25:29 +00001137
Evan Chenga8e29892007-01-19 07:51:42 +00001138//===----------------------------------------------------------------------===//
1139// Control Flow Instructions.
1140//
Rafael Espindola9e071f02006-10-02 19:30:56 +00001141
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001142let isReturn = 1, isTerminator = 1, isBarrier = 1 in {
1143 // ARMV4T and above
Jim Grosbach64171712010-02-16 21:07:46 +00001144 def BX_RET : AI<(outs), (ins), BrMiscFrm, IIC_Br,
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001145 "bx", "\tlr", [(ARMretflag)]>,
1146 Requires<[IsARM, HasV4T]> {
Jim Grosbacha7dbc1e2010-10-13 21:48:54 +00001147 let Inst{27-0} = 0b0001001011111111111100011110;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001148 }
1149
1150 // ARMV4 only
Jim Grosbacha9a968d2010-10-22 23:48:29 +00001151 def MOVPCLR : AI<(outs), (ins), BrMiscFrm, IIC_Br,
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001152 "mov", "\tpc, lr", [(ARMretflag)]>,
1153 Requires<[IsARM, NoV4T]> {
Jim Grosbacha7dbc1e2010-10-13 21:48:54 +00001154 let Inst{27-0} = 0b0001101000001111000000001110;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001155 }
Evan Cheng7fd7ca42008-09-17 07:53:38 +00001156}
Rafael Espindola27185192006-09-29 21:20:16 +00001157
Bob Wilson04ea6e52009-10-28 00:37:03 +00001158// Indirect branches
1159let isBranch = 1, isTerminator = 1, isBarrier = 1, isIndirectBranch = 1 in {
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001160 // ARMV4T and above
Bob Wilson8d4de5a2009-10-28 18:26:41 +00001161 def BRIND : AXI<(outs), (ins GPR:$dst), BrMiscFrm, IIC_Br, "bx\t$dst",
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001162 [(brind GPR:$dst)]>,
1163 Requires<[IsARM, HasV4T]> {
Jim Grosbach62547262010-10-11 18:51:51 +00001164 bits<4> dst;
Jim Grosbacha7dbc1e2010-10-13 21:48:54 +00001165 let Inst{31-4} = 0b1110000100101111111111110001;
Jim Grosbach27e90082010-10-29 19:28:17 +00001166 let Inst{3-0} = dst;
Bob Wilson04ea6e52009-10-28 00:37:03 +00001167 }
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001168
1169 // ARMV4 only
1170 def MOVPCRX : AXI<(outs), (ins GPR:$dst), BrMiscFrm, IIC_Br, "mov\tpc, $dst",
1171 [(brind GPR:$dst)]>,
1172 Requires<[IsARM, NoV4T]> {
Jim Grosbach62547262010-10-11 18:51:51 +00001173 bits<4> dst;
Jim Grosbacha7dbc1e2010-10-13 21:48:54 +00001174 let Inst{31-4} = 0b1110000110100000111100000000;
Jim Grosbach62547262010-10-11 18:51:51 +00001175 let Inst{3-0} = dst;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001176 }
Bob Wilson04ea6e52009-10-28 00:37:03 +00001177}
1178
Evan Chenga8e29892007-01-19 07:51:42 +00001179// FIXME: remove when we have a way to marking a MI with these properties.
Evan Cheng12c3a532008-11-06 17:48:05 +00001180// FIXME: Should pc be an implicit operand like PICADD, etc?
Evan Cheng0d92f5f2009-10-01 08:22:27 +00001181let isReturn = 1, isTerminator = 1, isBarrier = 1, mayLoad = 1,
Chris Lattner39ee0362010-10-31 19:10:56 +00001182 hasExtraDefRegAllocReq = 1, isCodeGenOnly = 1 in
Jim Grosbache6913602010-11-03 01:01:43 +00001183 def LDM_RET : AXI4ld<(outs GPR:$wb), (ins GPR:$Rn, ldstm_mode:$mode, pred:$p,
Bob Wilson815baeb2010-03-13 01:08:20 +00001184 reglist:$dsts, variable_ops),
Evan Chenga0792de2010-10-06 06:27:31 +00001185 IndexModeUpd, LdStMulFrm, IIC_iLoad_mBr,
Jim Grosbache6913602010-11-03 01:01:43 +00001186 "ldm${mode}${p}\t$Rn!, $dsts",
Jim Grosbach866aa392010-11-10 23:12:48 +00001187 "$Rn = $wb", []> {
1188 bits<4> p;
1189 let Inst{31-28} = p;
Jim Grosbach866aa392010-11-10 23:12:48 +00001190 let Inst{21} = 1;
1191}
Rafael Espindolaa2845842006-10-05 16:48:49 +00001192
Bob Wilson54fc1242009-06-22 21:01:46 +00001193// On non-Darwin platforms R9 is callee-saved.
David Goodwin1a8f36e2009-08-12 18:31:53 +00001194let isCall = 1,
Evan Cheng756da122009-07-22 06:46:53 +00001195 Defs = [R0, R1, R2, R3, R12, LR,
1196 D0, D1, D2, D3, D4, D5, D6, D7,
1197 D16, D17, D18, D19, D20, D21, D22, D23,
David Goodwine8d82c02009-09-03 22:12:28 +00001198 D24, D25, D26, D27, D28, D29, D30, D31, CPSR, FPSCR] in {
Evan Cheng12c3a532008-11-06 17:48:05 +00001199 def BL : ABXI<0b1011, (outs), (ins i32imm:$func, variable_ops),
Jim Grosbach1d6111c2010-10-06 21:36:43 +00001200 IIC_Br, "bl\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001201 [(ARMcall tglobaladdr:$func)]>,
Johnny Cheneadeffb2009-10-27 20:45:15 +00001202 Requires<[IsARM, IsNotDarwin]> {
1203 let Inst{31-28} = 0b1110;
Jim Grosbach832859d2010-10-13 22:09:34 +00001204 // FIXME: Encoding info for $func. Needs fixups bits.
Johnny Cheneadeffb2009-10-27 20:45:15 +00001205 }
Evan Cheng277f0742007-06-19 21:05:09 +00001206
Evan Cheng12c3a532008-11-06 17:48:05 +00001207 def BL_pred : ABI<0b1011, (outs), (ins i32imm:$func, variable_ops),
Jim Grosbach1d6111c2010-10-06 21:36:43 +00001208 IIC_Br, "bl", "\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001209 [(ARMcall_pred tglobaladdr:$func)]>,
1210 Requires<[IsARM, IsNotDarwin]>;
Evan Cheng277f0742007-06-19 21:05:09 +00001211
Evan Chenga8e29892007-01-19 07:51:42 +00001212 // ARMv5T and above
Evan Cheng12c3a532008-11-06 17:48:05 +00001213 def BLX : AXI<(outs), (ins GPR:$func, variable_ops), BrMiscFrm,
Evan Cheng162e3092009-10-26 23:45:59 +00001214 IIC_Br, "blx\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001215 [(ARMcall GPR:$func)]>,
1216 Requires<[IsARM, HasV5T, IsNotDarwin]> {
Jim Grosbach62547262010-10-11 18:51:51 +00001217 bits<4> func;
Jim Grosbach832859d2010-10-13 22:09:34 +00001218 let Inst{27-4} = 0b000100101111111111110011;
Jim Grosbach62547262010-10-11 18:51:51 +00001219 let Inst{3-0} = func;
Evan Cheng7fd7ca42008-09-17 07:53:38 +00001220 }
1221
Evan Chengf6bc4ae2009-07-14 01:49:27 +00001222 // ARMv4T
Bob Wilson1665b0a2010-02-16 17:24:15 +00001223 // Note: Restrict $func to the tGPR regclass to prevent it being in LR.
1224 def BX : ABXIx2<(outs), (ins tGPR:$func, variable_ops),
Evan Cheng162e3092009-10-26 23:45:59 +00001225 IIC_Br, "mov\tlr, pc\n\tbx\t$func",
Bob Wilson1665b0a2010-02-16 17:24:15 +00001226 [(ARMcall_nolink tGPR:$func)]>,
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001227 Requires<[IsARM, HasV4T, IsNotDarwin]> {
Jim Grosbach832859d2010-10-13 22:09:34 +00001228 bits<4> func;
1229 let Inst{27-4} = 0b000100101111111111110001;
1230 let Inst{3-0} = func;
Bob Wilson54fc1242009-06-22 21:01:46 +00001231 }
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001232
1233 // ARMv4
1234 def BMOVPCRX : ABXIx2<(outs), (ins tGPR:$func, variable_ops),
1235 IIC_Br, "mov\tlr, pc\n\tmov\tpc, $func",
1236 [(ARMcall_nolink tGPR:$func)]>,
1237 Requires<[IsARM, NoV4T, IsNotDarwin]> {
Jim Grosbach832859d2010-10-13 22:09:34 +00001238 bits<4> func;
1239 let Inst{27-4} = 0b000110100000111100000000;
1240 let Inst{3-0} = func;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001241 }
Bob Wilson54fc1242009-06-22 21:01:46 +00001242}
1243
1244// On Darwin R9 is call-clobbered.
David Goodwin1a8f36e2009-08-12 18:31:53 +00001245let isCall = 1,
Evan Cheng756da122009-07-22 06:46:53 +00001246 Defs = [R0, R1, R2, R3, R9, R12, LR,
1247 D0, D1, D2, D3, D4, D5, D6, D7,
1248 D16, D17, D18, D19, D20, D21, D22, D23,
David Goodwine8d82c02009-09-03 22:12:28 +00001249 D24, D25, D26, D27, D28, D29, D30, D31, CPSR, FPSCR] in {
Bob Wilson54fc1242009-06-22 21:01:46 +00001250 def BLr9 : ABXI<0b1011, (outs), (ins i32imm:$func, variable_ops),
Jim Grosbach1d6111c2010-10-06 21:36:43 +00001251 IIC_Br, "bl\t$func",
Johnny Cheneadeffb2009-10-27 20:45:15 +00001252 [(ARMcall tglobaladdr:$func)]>, Requires<[IsARM, IsDarwin]> {
1253 let Inst{31-28} = 0b1110;
Jim Grosbach832859d2010-10-13 22:09:34 +00001254 // FIXME: Encoding info for $func. Needs fixups bits.
Johnny Cheneadeffb2009-10-27 20:45:15 +00001255 }
Bob Wilson54fc1242009-06-22 21:01:46 +00001256
1257 def BLr9_pred : ABI<0b1011, (outs), (ins i32imm:$func, variable_ops),
Jim Grosbach1d6111c2010-10-06 21:36:43 +00001258 IIC_Br, "bl", "\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001259 [(ARMcall_pred tglobaladdr:$func)]>,
1260 Requires<[IsARM, IsDarwin]>;
Bob Wilson54fc1242009-06-22 21:01:46 +00001261
1262 // ARMv5T and above
1263 def BLXr9 : AXI<(outs), (ins GPR:$func, variable_ops), BrMiscFrm,
Evan Cheng162e3092009-10-26 23:45:59 +00001264 IIC_Br, "blx\t$func",
Bob Wilson54fc1242009-06-22 21:01:46 +00001265 [(ARMcall GPR:$func)]>, Requires<[IsARM, HasV5T, IsDarwin]> {
Jim Grosbach832859d2010-10-13 22:09:34 +00001266 bits<4> func;
1267 let Inst{27-4} = 0b000100101111111111110011;
1268 let Inst{3-0} = func;
Bob Wilson54fc1242009-06-22 21:01:46 +00001269 }
1270
Evan Chengf6bc4ae2009-07-14 01:49:27 +00001271 // ARMv4T
Bob Wilson1665b0a2010-02-16 17:24:15 +00001272 // Note: Restrict $func to the tGPR regclass to prevent it being in LR.
1273 def BXr9 : ABXIx2<(outs), (ins tGPR:$func, variable_ops),
Evan Cheng162e3092009-10-26 23:45:59 +00001274 IIC_Br, "mov\tlr, pc\n\tbx\t$func",
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001275 [(ARMcall_nolink tGPR:$func)]>,
1276 Requires<[IsARM, HasV4T, IsDarwin]> {
Jim Grosbach832859d2010-10-13 22:09:34 +00001277 bits<4> func;
1278 let Inst{27-4} = 0b000100101111111111110001;
1279 let Inst{3-0} = func;
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +00001280 }
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001281
1282 // ARMv4
1283 def BMOVPCRXr9 : ABXIx2<(outs), (ins tGPR:$func, variable_ops),
1284 IIC_Br, "mov\tlr, pc\n\tmov\tpc, $func",
1285 [(ARMcall_nolink tGPR:$func)]>,
1286 Requires<[IsARM, NoV4T, IsDarwin]> {
Jim Grosbach832859d2010-10-13 22:09:34 +00001287 bits<4> func;
1288 let Inst{27-4} = 0b000110100000111100000000;
1289 let Inst{3-0} = func;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001290 }
Rafael Espindola35574632006-07-18 17:00:30 +00001291}
Rafael Espindoladc124a22006-05-18 21:45:49 +00001292
Dale Johannesen51e28e62010-06-03 21:09:53 +00001293// Tail calls.
1294
Jim Grosbach832859d2010-10-13 22:09:34 +00001295// FIXME: These should probably be xformed into the non-TC versions of the
1296// instructions as part of MC lowering.
Dale Johannesen51e28e62010-06-03 21:09:53 +00001297let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1 in {
1298 // Darwin versions.
1299 let Defs = [R0, R1, R2, R3, R9, R12,
1300 D0, D1, D2, D3, D4, D5, D6, D7,
1301 D16, D17, D18, D19, D20, D21, D22, D23, D24, D25, D26,
1302 D27, D28, D29, D30, D31, PC],
1303 Uses = [SP] in {
Evan Cheng6523d2f2010-06-19 00:11:54 +00001304 def TCRETURNdi : AInoP<(outs), (ins i32imm:$dst, variable_ops),
1305 Pseudo, IIC_Br,
1306 "@TC_RETURN","\t$dst", []>, Requires<[IsDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001307
Evan Cheng6523d2f2010-06-19 00:11:54 +00001308 def TCRETURNri : AInoP<(outs), (ins tcGPR:$dst, variable_ops),
1309 Pseudo, IIC_Br,
1310 "@TC_RETURN","\t$dst", []>, Requires<[IsDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001311
Evan Cheng6523d2f2010-06-19 00:11:54 +00001312 def TAILJMPd : ABXI<0b1010, (outs), (ins brtarget:$dst, variable_ops),
Dale Johannesen7835f1f2010-07-08 01:18:23 +00001313 IIC_Br, "b\t$dst @ TAILCALL",
1314 []>, Requires<[IsDarwin]>;
1315
1316 def TAILJMPdt: ABXI<0b1010, (outs), (ins brtarget:$dst, variable_ops),
Evan Cheng6523d2f2010-06-19 00:11:54 +00001317 IIC_Br, "b.w\t$dst @ TAILCALL",
1318 []>, Requires<[IsDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001319
Evan Cheng6523d2f2010-06-19 00:11:54 +00001320 def TAILJMPr : AXI<(outs), (ins tcGPR:$dst, variable_ops),
1321 BrMiscFrm, IIC_Br, "bx\t$dst @ TAILCALL",
1322 []>, Requires<[IsDarwin]> {
Jim Grosbach2d294f52010-10-14 17:24:28 +00001323 bits<4> dst;
1324 let Inst{31-4} = 0b1110000100101111111111110001;
1325 let Inst{3-0} = dst;
Evan Cheng6523d2f2010-06-19 00:11:54 +00001326 }
Dale Johannesen51e28e62010-06-03 21:09:53 +00001327 }
1328
1329 // Non-Darwin versions (the difference is R9).
1330 let Defs = [R0, R1, R2, R3, R12,
1331 D0, D1, D2, D3, D4, D5, D6, D7,
1332 D16, D17, D18, D19, D20, D21, D22, D23, D24, D25, D26,
1333 D27, D28, D29, D30, D31, PC],
1334 Uses = [SP] in {
Evan Cheng6523d2f2010-06-19 00:11:54 +00001335 def TCRETURNdiND : AInoP<(outs), (ins i32imm:$dst, variable_ops),
1336 Pseudo, IIC_Br,
1337 "@TC_RETURN","\t$dst", []>, Requires<[IsNotDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001338
Dale Johannesenb0ccb752010-06-21 18:21:49 +00001339 def TCRETURNriND : AInoP<(outs), (ins tcGPR:$dst, variable_ops),
Evan Cheng6523d2f2010-06-19 00:11:54 +00001340 Pseudo, IIC_Br,
1341 "@TC_RETURN","\t$dst", []>, Requires<[IsNotDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001342
Evan Cheng6523d2f2010-06-19 00:11:54 +00001343 def TAILJMPdND : ABXI<0b1010, (outs), (ins brtarget:$dst, variable_ops),
1344 IIC_Br, "b\t$dst @ TAILCALL",
1345 []>, Requires<[IsARM, IsNotDarwin]>;
Dale Johannesen10416802010-06-18 20:44:28 +00001346
Evan Cheng6523d2f2010-06-19 00:11:54 +00001347 def TAILJMPdNDt : ABXI<0b1010, (outs), (ins brtarget:$dst, variable_ops),
1348 IIC_Br, "b.w\t$dst @ TAILCALL",
1349 []>, Requires<[IsThumb, IsNotDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001350
Dale Johannesenb0ccb752010-06-21 18:21:49 +00001351 def TAILJMPrND : AXI<(outs), (ins tcGPR:$dst, variable_ops),
Evan Cheng6523d2f2010-06-19 00:11:54 +00001352 BrMiscFrm, IIC_Br, "bx\t$dst @ TAILCALL",
1353 []>, Requires<[IsNotDarwin]> {
Jim Grosbach2d294f52010-10-14 17:24:28 +00001354 bits<4> dst;
1355 let Inst{31-4} = 0b1110000100101111111111110001;
1356 let Inst{3-0} = dst;
Evan Cheng6523d2f2010-06-19 00:11:54 +00001357 }
Dale Johannesen51e28e62010-06-03 21:09:53 +00001358 }
1359}
1360
David Goodwin1a8f36e2009-08-12 18:31:53 +00001361let isBranch = 1, isTerminator = 1 in {
Evan Cheng5ada1992007-05-16 20:50:01 +00001362 // B is "predicable" since it can be xformed into a Bcc.
Evan Chengaeafca02007-05-16 07:45:54 +00001363 let isBarrier = 1 in {
Evan Cheng5ada1992007-05-16 20:50:01 +00001364 let isPredicable = 1 in
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001365 def B : ABXI<0b1010, (outs), (ins brtarget:$target), IIC_Br,
Evan Cheng162e3092009-10-26 23:45:59 +00001366 "b\t$target", [(br bb:$target)]>;
Evan Cheng44bec522007-05-15 01:29:07 +00001367
Chris Lattnera1ca91a2010-11-02 23:40:41 +00001368 let isNotDuplicable = 1, isIndirectBranch = 1,
1369 // FIXME: $imm field is not specified by asm string. Mark as cgonly.
1370 isCodeGenOnly = 1 in {
1371 def BR_JTr : JTI<(outs), (ins GPR:$target, jtblock_operand:$jt, i32imm:$id),
1372 IIC_Br, "mov\tpc, $target$jt",
1373 [(ARMbrjt GPR:$target, tjumptable:$jt, imm:$id)]> {
1374 let Inst{11-4} = 0b00000000;
1375 let Inst{15-12} = 0b1111;
1376 let Inst{20} = 0; // S Bit
1377 let Inst{24-21} = 0b1101;
1378 let Inst{27-25} = 0b000;
1379 }
1380 def BR_JTm : JTI<(outs),
1381 (ins addrmode2:$target, jtblock_operand:$jt, i32imm:$id),
1382 IIC_Br, "ldr\tpc, $target$jt",
1383 [(ARMbrjt (i32 (load addrmode2:$target)), tjumptable:$jt,
1384 imm:$id)]> {
1385 let Inst{15-12} = 0b1111;
1386 let Inst{20} = 1; // L bit
1387 let Inst{21} = 0; // W bit
1388 let Inst{22} = 0; // B bit
1389 let Inst{24} = 1; // P bit
1390 let Inst{27-25} = 0b011;
1391 }
1392 def BR_JTadd : JTI<(outs),
1393 (ins GPR:$target, GPR:$idx, jtblock_operand:$jt, i32imm:$id),
1394 IIC_Br, "add\tpc, $target, $idx$jt",
1395 [(ARMbrjt (add GPR:$target, GPR:$idx), tjumptable:$jt,
1396 imm:$id)]> {
1397 let Inst{15-12} = 0b1111;
1398 let Inst{20} = 0; // S bit
1399 let Inst{24-21} = 0b0100;
1400 let Inst{27-25} = 0b000;
1401 }
1402 } // isNotDuplicable = 1, isIndirectBranch = 1
Evan Cheng4df60f52008-11-07 09:06:08 +00001403 } // isBarrier = 1
Evan Chengaeafca02007-05-16 07:45:54 +00001404
Evan Chengc85e8322007-07-05 07:13:32 +00001405 // FIXME: should be able to write a pattern for ARMBrcond, but can't use
Jim Grosbach64171712010-02-16 21:07:46 +00001406 // a two-value operand where a dag node expects two operands. :(
Evan Cheng12c3a532008-11-06 17:48:05 +00001407 def Bcc : ABI<0b1010, (outs), (ins brtarget:$target),
Evan Cheng162e3092009-10-26 23:45:59 +00001408 IIC_Br, "b", "\t$target",
Evan Cheng0ff94f72007-08-07 01:37:15 +00001409 [/*(ARMbrcond bb:$target, imm:$cc, CCR:$ccr)*/]>;
Rafael Espindola1ed3af12006-08-01 18:53:10 +00001410}
Rafael Espindola84b19be2006-07-16 01:02:57 +00001411
Johnny Chena1e76212010-02-13 02:51:09 +00001412// Branch and Exchange Jazelle -- for disassembly only
1413def BXJ : ABI<0b0001, (outs), (ins GPR:$func), NoItinerary, "bxj", "\t$func",
1414 [/* For disassembly only; pattern left blank */]> {
1415 let Inst{23-20} = 0b0010;
1416 //let Inst{19-8} = 0xfff;
1417 let Inst{7-4} = 0b0010;
1418}
1419
Johnny Chen0296f3e2010-02-16 21:59:54 +00001420// Secure Monitor Call is a system instruction -- for disassembly only
1421def SMC : ABI<0b0001, (outs), (ins i32imm:$opt), NoItinerary, "smc", "\t$opt",
1422 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach06ef4442010-10-13 22:38:23 +00001423 bits<4> opt;
1424 let Inst{23-4} = 0b01100000000000000111;
1425 let Inst{3-0} = opt;
Johnny Chen0296f3e2010-02-16 21:59:54 +00001426}
1427
Johnny Chen64dfb782010-02-16 20:04:27 +00001428// Supervisor Call (Software Interrupt) -- for disassembly only
Johnny Chen85d5a892010-02-10 18:02:25 +00001429let isCall = 1 in {
1430def SVC : ABI<0b1111, (outs), (ins i32imm:$svc), IIC_Br, "svc", "\t$svc",
Jim Grosbach06ef4442010-10-13 22:38:23 +00001431 [/* For disassembly only; pattern left blank */]> {
1432 bits<24> svc;
1433 let Inst{23-0} = svc;
1434}
Johnny Chen85d5a892010-02-10 18:02:25 +00001435}
1436
Johnny Chenfb566792010-02-17 21:39:10 +00001437// Store Return State is a system instruction -- for disassembly only
Chris Lattner39ee0362010-10-31 19:10:56 +00001438let isCodeGenOnly = 1 in { // FIXME: This should not use submode!
Jim Grosbache6913602010-11-03 01:01:43 +00001439def SRSW : ABXI<{1,0,0,?}, (outs), (ins ldstm_mode:$amode, i32imm:$mode),
1440 NoItinerary, "srs${amode}\tsp!, $mode",
Johnny Chen64dfb782010-02-16 20:04:27 +00001441 [/* For disassembly only; pattern left blank */]> {
1442 let Inst{31-28} = 0b1111;
1443 let Inst{22-20} = 0b110; // W = 1
1444}
1445
Jim Grosbache6913602010-11-03 01:01:43 +00001446def SRS : ABXI<{1,0,0,?}, (outs), (ins ldstm_mode:$amode, i32imm:$mode),
1447 NoItinerary, "srs${amode}\tsp, $mode",
Johnny Chen64dfb782010-02-16 20:04:27 +00001448 [/* For disassembly only; pattern left blank */]> {
1449 let Inst{31-28} = 0b1111;
1450 let Inst{22-20} = 0b100; // W = 0
1451}
1452
Johnny Chenfb566792010-02-17 21:39:10 +00001453// Return From Exception is a system instruction -- for disassembly only
Jim Grosbache6913602010-11-03 01:01:43 +00001454def RFEW : ABXI<{1,0,0,?}, (outs), (ins ldstm_mode:$amode, GPR:$base),
1455 NoItinerary, "rfe${amode}\t$base!",
Johnny Chenfb566792010-02-17 21:39:10 +00001456 [/* For disassembly only; pattern left blank */]> {
1457 let Inst{31-28} = 0b1111;
1458 let Inst{22-20} = 0b011; // W = 1
1459}
1460
Jim Grosbache6913602010-11-03 01:01:43 +00001461def RFE : ABXI<{1,0,0,?}, (outs), (ins ldstm_mode:$amode, GPR:$base),
1462 NoItinerary, "rfe${amode}\t$base",
Johnny Chenfb566792010-02-17 21:39:10 +00001463 [/* For disassembly only; pattern left blank */]> {
1464 let Inst{31-28} = 0b1111;
1465 let Inst{22-20} = 0b001; // W = 0
1466}
Chris Lattner39ee0362010-10-31 19:10:56 +00001467} // isCodeGenOnly = 1
Johnny Chenfb566792010-02-17 21:39:10 +00001468
Evan Chenga8e29892007-01-19 07:51:42 +00001469//===----------------------------------------------------------------------===//
1470// Load / store Instructions.
1471//
Rafael Espindola82c678b2006-10-16 17:17:22 +00001472
Evan Chenga8e29892007-01-19 07:51:42 +00001473// Load
Jim Grosbach3e556122010-10-26 22:37:02 +00001474
1475
Evan Cheng7e2fe912010-10-28 06:47:08 +00001476defm LDR : AI_ldr1<0, "ldr", IIC_iLoad_r, IIC_iLoad_si,
Jim Grosbachc1d30212010-10-27 00:19:44 +00001477 UnOpFrag<(load node:$Src)>>;
Evan Cheng7e2fe912010-10-28 06:47:08 +00001478defm LDRB : AI_ldr1<1, "ldrb", IIC_iLoad_bh_r, IIC_iLoad_bh_si,
Jim Grosbachc1d30212010-10-27 00:19:44 +00001479 UnOpFrag<(zextloadi8 node:$Src)>>;
Evan Cheng7e2fe912010-10-28 06:47:08 +00001480defm STR : AI_str1<0, "str", IIC_iStore_r, IIC_iStore_si,
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001481 BinOpFrag<(store node:$LHS, node:$RHS)>>;
Evan Cheng7e2fe912010-10-28 06:47:08 +00001482defm STRB : AI_str1<1, "strb", IIC_iStore_bh_r, IIC_iStore_bh_si,
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001483 BinOpFrag<(truncstorei8 node:$LHS, node:$RHS)>>;
Rafael Espindola82c678b2006-10-16 17:17:22 +00001484
Evan Chengfa775d02007-03-19 07:20:03 +00001485// Special LDR for loads from non-pc-relative constpools.
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001486let canFoldAsLoad = 1, mayLoad = 1, neverHasSideEffects = 1,
1487 isReMaterializable = 1 in
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001488def LDRcp : AIldst1<0b010, 0, 1, (outs GPR:$Rt), (ins addrmode_imm12:$addr),
Jim Grosbach3e556122010-10-26 22:37:02 +00001489 AddrMode_i12, LdFrm, IIC_iLoad_r, "ldr", "\t$Rt, $addr", []> {
1490 bits<4> Rt;
1491 bits<17> addr;
1492 let Inst{23} = addr{12}; // U (add = ('U' == 1))
1493 let Inst{19-16} = 0b1111;
1494 let Inst{15-12} = Rt;
1495 let Inst{11-0} = addr{11-0}; // imm12
1496}
Evan Chengfa775d02007-03-19 07:20:03 +00001497
Evan Chenga8e29892007-01-19 07:51:42 +00001498// Loads with zero extension
David Goodwin5d598aa2009-08-19 18:00:44 +00001499def LDRH : AI3ldh<(outs GPR:$dst), (ins addrmode3:$addr), LdMiscFrm,
Evan Cheng0e55fd62010-09-30 01:08:25 +00001500 IIC_iLoad_bh_r, "ldrh", "\t$dst, $addr",
David Goodwin5d598aa2009-08-19 18:00:44 +00001501 [(set GPR:$dst, (zextloadi16 addrmode3:$addr))]>;
Rafael Espindola82c678b2006-10-16 17:17:22 +00001502
Evan Chenga8e29892007-01-19 07:51:42 +00001503// Loads with sign extension
David Goodwin5d598aa2009-08-19 18:00:44 +00001504def LDRSH : AI3ldsh<(outs GPR:$dst), (ins addrmode3:$addr), LdMiscFrm,
Evan Cheng0e55fd62010-09-30 01:08:25 +00001505 IIC_iLoad_bh_r, "ldrsh", "\t$dst, $addr",
David Goodwin5d598aa2009-08-19 18:00:44 +00001506 [(set GPR:$dst, (sextloadi16 addrmode3:$addr))]>;
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00001507
David Goodwin5d598aa2009-08-19 18:00:44 +00001508def LDRSB : AI3ldsb<(outs GPR:$dst), (ins addrmode3:$addr), LdMiscFrm,
Evan Cheng0e55fd62010-09-30 01:08:25 +00001509 IIC_iLoad_bh_r, "ldrsb", "\t$dst, $addr",
David Goodwin5d598aa2009-08-19 18:00:44 +00001510 [(set GPR:$dst, (sextloadi8 addrmode3:$addr))]>;
Rafael Espindolac391d162006-10-23 20:34:27 +00001511
Chris Lattnera1ca91a2010-11-02 23:40:41 +00001512let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1,
1513 isCodeGenOnly = 1 in { // $dst2 doesn't exist in asmstring?
Evan Chenga8e29892007-01-19 07:51:42 +00001514// Load doubleword
Evan Cheng358dec52009-06-15 08:28:29 +00001515def LDRD : AI3ldd<(outs GPR:$dst1, GPR:$dst2), (ins addrmode3:$addr), LdMiscFrm,
Evan Cheng0e55fd62010-09-30 01:08:25 +00001516 IIC_iLoad_d_r, "ldrd", "\t$dst1, $addr",
Misha Brukmanbf16f1d2009-08-27 14:14:21 +00001517 []>, Requires<[IsARM, HasV5TE]>;
Rafael Espindolac391d162006-10-23 20:34:27 +00001518
Evan Chenga8e29892007-01-19 07:51:42 +00001519// Indexed loads
Evan Chengd87293c2008-11-06 08:47:38 +00001520def LDR_PRE : AI2ldwpr<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001521 (ins addrmode2:$addr), LdFrm, IIC_iLoad_ru,
Evan Cheng162e3092009-10-26 23:45:59 +00001522 "ldr", "\t$dst, $addr!", "$addr.base = $base_wb", []>;
Rafael Espindoladc124a22006-05-18 21:45:49 +00001523
Evan Chengd87293c2008-11-06 08:47:38 +00001524def LDR_POST : AI2ldwpo<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001525 (ins GPR:$base, am2offset:$offset), LdFrm, IIC_iLoad_ru,
Evan Cheng162e3092009-10-26 23:45:59 +00001526 "ldr", "\t$dst, [$base], $offset", "$base = $base_wb", []>;
Rafael Espindola450856d2006-12-12 00:37:38 +00001527
Evan Chengd87293c2008-11-06 08:47:38 +00001528def LDRH_PRE : AI3ldhpr<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001529 (ins addrmode3:$addr), LdMiscFrm, IIC_iLoad_bh_ru,
Jim Grosbache5165492009-11-09 00:11:35 +00001530 "ldrh", "\t$dst, $addr!", "$addr.base = $base_wb", []>;
Rafael Espindola4e307642006-09-08 16:59:47 +00001531
Evan Chengd87293c2008-11-06 08:47:38 +00001532def LDRH_POST : AI3ldhpo<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001533 (ins GPR:$base,am3offset:$offset), LdMiscFrm, IIC_iLoad_bh_ru,
Jim Grosbache5165492009-11-09 00:11:35 +00001534 "ldrh", "\t$dst, [$base], $offset", "$base = $base_wb", []>;
Lauro Ramos Venancio301009a2006-12-28 13:11:14 +00001535
Evan Chengd87293c2008-11-06 08:47:38 +00001536def LDRB_PRE : AI2ldbpr<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001537 (ins addrmode2:$addr), LdFrm, IIC_iLoad_bh_ru,
Jim Grosbache5165492009-11-09 00:11:35 +00001538 "ldrb", "\t$dst, $addr!", "$addr.base = $base_wb", []>;
Lauro Ramos Venancio301009a2006-12-28 13:11:14 +00001539
Evan Chengd87293c2008-11-06 08:47:38 +00001540def LDRB_POST : AI2ldbpo<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001541 (ins GPR:$base,am2offset:$offset), LdFrm, IIC_iLoad_bh_ru,
Jim Grosbache5165492009-11-09 00:11:35 +00001542 "ldrb", "\t$dst, [$base], $offset", "$base = $base_wb", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001543
Evan Chengd87293c2008-11-06 08:47:38 +00001544def LDRSH_PRE : AI3ldshpr<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001545 (ins addrmode3:$addr), LdMiscFrm, IIC_iLoad_bh_ru,
Jim Grosbache5165492009-11-09 00:11:35 +00001546 "ldrsh", "\t$dst, $addr!", "$addr.base = $base_wb", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001547
Evan Chengd87293c2008-11-06 08:47:38 +00001548def LDRSH_POST: AI3ldshpo<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001549 (ins GPR:$base,am3offset:$offset), LdMiscFrm, IIC_iLoad_bh_ru,
Jim Grosbache5165492009-11-09 00:11:35 +00001550 "ldrsh", "\t$dst, [$base], $offset", "$base = $base_wb", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001551
Evan Chengd87293c2008-11-06 08:47:38 +00001552def LDRSB_PRE : AI3ldsbpr<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001553 (ins addrmode3:$addr), LdMiscFrm, IIC_iLoad_bh_ru,
Jim Grosbache5165492009-11-09 00:11:35 +00001554 "ldrsb", "\t$dst, $addr!", "$addr.base = $base_wb", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001555
Evan Chengd87293c2008-11-06 08:47:38 +00001556def LDRSB_POST: AI3ldsbpo<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001557 (ins GPR:$base,am3offset:$offset), LdMiscFrm, IIC_iLoad_ru,
Jim Grosbache5165492009-11-09 00:11:35 +00001558 "ldrsb", "\t$dst, [$base], $offset", "$base = $base_wb", []>;
Johnny Chen39a4bb32010-02-18 22:31:18 +00001559
1560// For disassembly only
1561def LDRD_PRE : AI3lddpr<(outs GPR:$dst1, GPR:$dst2, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001562 (ins addrmode3:$addr), LdMiscFrm, IIC_iLoad_d_ru,
Johnny Chen39a4bb32010-02-18 22:31:18 +00001563 "ldrd", "\t$dst1, $dst2, $addr!", "$addr.base = $base_wb", []>,
1564 Requires<[IsARM, HasV5TE]>;
1565
1566// For disassembly only
1567def LDRD_POST : AI3lddpo<(outs GPR:$dst1, GPR:$dst2, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001568 (ins GPR:$base,am3offset:$offset), LdMiscFrm, IIC_iLoad_d_ru,
Johnny Chen39a4bb32010-02-18 22:31:18 +00001569 "ldrd", "\t$dst1, $dst2, [$base], $offset", "$base = $base_wb", []>,
1570 Requires<[IsARM, HasV5TE]>;
1571
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001572} // mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1
Evan Chenga8e29892007-01-19 07:51:42 +00001573
Johnny Chenadb561d2010-02-18 03:27:42 +00001574// LDRT, LDRBT, LDRSBT, LDRHT, LDRSHT are for disassembly only.
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001575
1576def LDRT : AI2ldwpo<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001577 (ins GPR:$base, am2offset:$offset), LdFrm, IIC_iLoad_ru,
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001578 "ldrt", "\t$dst, [$base], $offset", "$base = $base_wb", []> {
1579 let Inst{21} = 1; // overwrite
1580}
1581
1582def LDRBT : AI2ldbpo<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001583 (ins GPR:$base,am2offset:$offset), LdFrm, IIC_iLoad_bh_ru,
Johnny Chenadb561d2010-02-18 03:27:42 +00001584 "ldrbt", "\t$dst, [$base], $offset", "$base = $base_wb", []> {
1585 let Inst{21} = 1; // overwrite
1586}
1587
1588def LDRSBT : AI3ldsbpo<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001589 (ins GPR:$base,am3offset:$offset), LdMiscFrm, IIC_iLoad_bh_ru,
Johnny Chenadb561d2010-02-18 03:27:42 +00001590 "ldrsbt", "\t$dst, [$base], $offset", "$base = $base_wb", []> {
1591 let Inst{21} = 1; // overwrite
1592}
1593
1594def LDRHT : AI3ldhpo<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001595 (ins GPR:$base, am3offset:$offset), LdMiscFrm, IIC_iLoad_bh_ru,
Johnny Chenadb561d2010-02-18 03:27:42 +00001596 "ldrht", "\t$dst, [$base], $offset", "$base = $base_wb", []> {
1597 let Inst{21} = 1; // overwrite
1598}
1599
1600def LDRSHT : AI3ldshpo<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001601 (ins GPR:$base,am3offset:$offset), LdMiscFrm, IIC_iLoad_bh_ru,
Johnny Chenadb561d2010-02-18 03:27:42 +00001602 "ldrsht", "\t$dst, [$base], $offset", "$base = $base_wb", []> {
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001603 let Inst{21} = 1; // overwrite
1604}
1605
Evan Chenga8e29892007-01-19 07:51:42 +00001606// Store
Evan Chenga8e29892007-01-19 07:51:42 +00001607
1608// Stores with truncate
Jim Grosbach80dc1162010-02-16 21:23:02 +00001609def STRH : AI3sth<(outs), (ins GPR:$src, addrmode3:$addr), StMiscFrm,
Evan Cheng0e55fd62010-09-30 01:08:25 +00001610 IIC_iStore_bh_r, "strh", "\t$src, $addr",
Evan Chenga8e29892007-01-19 07:51:42 +00001611 [(truncstorei16 GPR:$src, addrmode3:$addr)]>;
1612
Evan Chenga8e29892007-01-19 07:51:42 +00001613// Store doubleword
Chris Lattnera1ca91a2010-11-02 23:40:41 +00001614let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1,
1615 isCodeGenOnly = 1 in // $src2 doesn't exist in asm string
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001616def STRD : AI3std<(outs), (ins GPR:$src1, GPR:$src2, addrmode3:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001617 StMiscFrm, IIC_iStore_d_r,
Jim Grosbache5165492009-11-09 00:11:35 +00001618 "strd", "\t$src1, $addr", []>, Requires<[IsARM, HasV5TE]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001619
1620// Indexed stores
Evan Chengd87293c2008-11-06 08:47:38 +00001621def STR_PRE : AI2stwpr<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001622 (ins GPR:$src, GPR:$base, am2offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001623 StFrm, IIC_iStore_ru,
Evan Cheng162e3092009-10-26 23:45:59 +00001624 "str", "\t$src, [$base, $offset]!", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +00001625 [(set GPR:$base_wb,
1626 (pre_store GPR:$src, GPR:$base, am2offset:$offset))]>;
1627
Evan Chengd87293c2008-11-06 08:47:38 +00001628def STR_POST : AI2stwpo<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001629 (ins GPR:$src, GPR:$base,am2offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001630 StFrm, IIC_iStore_ru,
Evan Cheng162e3092009-10-26 23:45:59 +00001631 "str", "\t$src, [$base], $offset", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +00001632 [(set GPR:$base_wb,
1633 (post_store GPR:$src, GPR:$base, am2offset:$offset))]>;
1634
Evan Chengd87293c2008-11-06 08:47:38 +00001635def STRH_PRE : AI3sthpr<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001636 (ins GPR:$src, GPR:$base,am3offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001637 StMiscFrm, IIC_iStore_ru,
Jim Grosbache5165492009-11-09 00:11:35 +00001638 "strh", "\t$src, [$base, $offset]!", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +00001639 [(set GPR:$base_wb,
1640 (pre_truncsti16 GPR:$src, GPR:$base,am3offset:$offset))]>;
1641
Evan Chengd87293c2008-11-06 08:47:38 +00001642def STRH_POST: AI3sthpo<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001643 (ins GPR:$src, GPR:$base,am3offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001644 StMiscFrm, IIC_iStore_bh_ru,
Jim Grosbache5165492009-11-09 00:11:35 +00001645 "strh", "\t$src, [$base], $offset", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +00001646 [(set GPR:$base_wb, (post_truncsti16 GPR:$src,
1647 GPR:$base, am3offset:$offset))]>;
1648
Evan Chengd87293c2008-11-06 08:47:38 +00001649def STRB_PRE : AI2stbpr<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001650 (ins GPR:$src, GPR:$base,am2offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001651 StFrm, IIC_iStore_bh_ru,
Jim Grosbache5165492009-11-09 00:11:35 +00001652 "strb", "\t$src, [$base, $offset]!", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +00001653 [(set GPR:$base_wb, (pre_truncsti8 GPR:$src,
1654 GPR:$base, am2offset:$offset))]>;
1655
Evan Chengd87293c2008-11-06 08:47:38 +00001656def STRB_POST: AI2stbpo<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001657 (ins GPR:$src, GPR:$base,am2offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001658 StFrm, IIC_iStore_bh_ru,
Jim Grosbache5165492009-11-09 00:11:35 +00001659 "strb", "\t$src, [$base], $offset", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +00001660 [(set GPR:$base_wb, (post_truncsti8 GPR:$src,
1661 GPR:$base, am2offset:$offset))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001662
Johnny Chen39a4bb32010-02-18 22:31:18 +00001663// For disassembly only
1664def STRD_PRE : AI3stdpr<(outs GPR:$base_wb),
1665 (ins GPR:$src1, GPR:$src2, GPR:$base, am3offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001666 StMiscFrm, IIC_iStore_d_ru,
Johnny Chen39a4bb32010-02-18 22:31:18 +00001667 "strd", "\t$src1, $src2, [$base, $offset]!",
1668 "$base = $base_wb", []>;
1669
1670// For disassembly only
1671def STRD_POST: AI3stdpo<(outs GPR:$base_wb),
1672 (ins GPR:$src1, GPR:$src2, GPR:$base, am3offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001673 StMiscFrm, IIC_iStore_d_ru,
Johnny Chen39a4bb32010-02-18 22:31:18 +00001674 "strd", "\t$src1, $src2, [$base], $offset",
1675 "$base = $base_wb", []>;
1676
Johnny Chenad4df4c2010-03-01 19:22:00 +00001677// STRT, STRBT, and STRHT are for disassembly only.
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001678
1679def STRT : AI2stwpo<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001680 (ins GPR:$src, GPR:$base,am2offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001681 StFrm, IIC_iStore_ru,
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001682 "strt", "\t$src, [$base], $offset", "$base = $base_wb",
1683 [/* For disassembly only; pattern left blank */]> {
1684 let Inst{21} = 1; // overwrite
1685}
1686
1687def STRBT : AI2stbpo<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001688 (ins GPR:$src, GPR:$base,am2offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001689 StFrm, IIC_iStore_bh_ru,
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001690 "strbt", "\t$src, [$base], $offset", "$base = $base_wb",
1691 [/* For disassembly only; pattern left blank */]> {
1692 let Inst{21} = 1; // overwrite
1693}
1694
Johnny Chenad4df4c2010-03-01 19:22:00 +00001695def STRHT: AI3sthpo<(outs GPR:$base_wb),
1696 (ins GPR:$src, GPR:$base,am3offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001697 StMiscFrm, IIC_iStore_bh_ru,
Johnny Chenad4df4c2010-03-01 19:22:00 +00001698 "strht", "\t$src, [$base], $offset", "$base = $base_wb",
1699 [/* For disassembly only; pattern left blank */]> {
1700 let Inst{21} = 1; // overwrite
1701}
1702
Evan Chenga8e29892007-01-19 07:51:42 +00001703//===----------------------------------------------------------------------===//
1704// Load / store multiple Instructions.
1705//
1706
Chris Lattner39ee0362010-10-31 19:10:56 +00001707let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1,
1708 isCodeGenOnly = 1 in {
Jim Grosbache6913602010-11-03 01:01:43 +00001709def LDM : AXI4ld<(outs), (ins GPR:$Rn, ldstm_mode:$amode, pred:$p,
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001710 reglist:$dsts, variable_ops),
Evan Chenga0792de2010-10-06 06:27:31 +00001711 IndexModeNone, LdStMulFrm, IIC_iLoad_m,
Jim Grosbachc1235e22010-11-10 23:18:49 +00001712 "ldm${amode}${p}\t$Rn, $dsts", "", []> {
1713 bits<4> p;
1714 let Inst{31-28} = p;
1715 let Inst{21} = 0;
1716}
Evan Chenga8e29892007-01-19 07:51:42 +00001717
Jim Grosbache6913602010-11-03 01:01:43 +00001718def LDM_UPD : AXI4ld<(outs GPR:$wb), (ins GPR:$Rn, ldstm_mode:$amode, pred:$p,
Bob Wilson815baeb2010-03-13 01:08:20 +00001719 reglist:$dsts, variable_ops),
Evan Chenga0792de2010-10-06 06:27:31 +00001720 IndexModeUpd, LdStMulFrm, IIC_iLoad_mu,
Jim Grosbache6913602010-11-03 01:01:43 +00001721 "ldm${amode}${p}\t$Rn!, $dsts",
Jim Grosbachc1235e22010-11-10 23:18:49 +00001722 "$Rn = $wb", []> {
1723 bits<4> p;
1724 let Inst{31-28} = p;
1725 let Inst{21} = 1;
1726}
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001727} // mayLoad, neverHasSideEffects, hasExtraDefRegAllocReq
Bob Wilson815baeb2010-03-13 01:08:20 +00001728
Chris Lattner39ee0362010-10-31 19:10:56 +00001729let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1,
1730 isCodeGenOnly = 1 in {
Jim Grosbache6913602010-11-03 01:01:43 +00001731def STM : AXI4st<(outs), (ins GPR:$Rn, ldstm_mode:$amode, pred:$p,
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001732 reglist:$srcs, variable_ops),
Evan Chenga0792de2010-10-06 06:27:31 +00001733 IndexModeNone, LdStMulFrm, IIC_iStore_m,
Jim Grosbache6913602010-11-03 01:01:43 +00001734 "stm${amode}${p}\t$Rn, $srcs", "", []>;
Bob Wilson815baeb2010-03-13 01:08:20 +00001735
Jim Grosbache6913602010-11-03 01:01:43 +00001736def STM_UPD : AXI4st<(outs GPR:$wb), (ins GPR:$Rn, ldstm_mode:$amode, pred:$p,
Bob Wilson815baeb2010-03-13 01:08:20 +00001737 reglist:$srcs, variable_ops),
Evan Chenga0792de2010-10-06 06:27:31 +00001738 IndexModeUpd, LdStMulFrm, IIC_iStore_mu,
Jim Grosbache6913602010-11-03 01:01:43 +00001739 "stm${amode}${p}\t$Rn!, $srcs",
1740 "$Rn = $wb", []>;
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001741} // mayStore, neverHasSideEffects, hasExtraSrcRegAllocReq
Evan Chenga8e29892007-01-19 07:51:42 +00001742
1743//===----------------------------------------------------------------------===//
1744// Move Instructions.
1745//
1746
Evan Chengcd799b92009-06-12 20:46:18 +00001747let neverHasSideEffects = 1 in
Jim Grosbachf59818b2010-10-12 18:09:12 +00001748def MOVr : AsI1<0b1101, (outs GPR:$Rd), (ins GPR:$Rm), DPFrm, IIC_iMOVr,
1749 "mov", "\t$Rd, $Rm", []>, UnaryDP {
1750 bits<4> Rd;
1751 bits<4> Rm;
Jim Grosbach56ac9072010-10-08 21:45:55 +00001752
Johnny Chen04301522009-11-07 00:54:36 +00001753 let Inst{11-4} = 0b00000000;
Bob Wilson8e86b512009-10-14 19:00:24 +00001754 let Inst{25} = 0;
Jim Grosbachf59818b2010-10-12 18:09:12 +00001755 let Inst{3-0} = Rm;
1756 let Inst{15-12} = Rd;
Bob Wilson8e86b512009-10-14 19:00:24 +00001757}
1758
Dale Johannesen38d5f042010-06-15 22:24:08 +00001759// A version for the smaller set of tail call registers.
1760let neverHasSideEffects = 1 in
Jim Grosbacha9a968d2010-10-22 23:48:29 +00001761def MOVr_TC : AsI1<0b1101, (outs tcGPR:$Rd), (ins tcGPR:$Rm), DPFrm,
Jim Grosbachf59818b2010-10-12 18:09:12 +00001762 IIC_iMOVr, "mov", "\t$Rd, $Rm", []>, UnaryDP {
1763 bits<4> Rd;
1764 bits<4> Rm;
Jim Grosbach56ac9072010-10-08 21:45:55 +00001765
Dale Johannesen38d5f042010-06-15 22:24:08 +00001766 let Inst{11-4} = 0b00000000;
1767 let Inst{25} = 0;
Jim Grosbachf59818b2010-10-12 18:09:12 +00001768 let Inst{3-0} = Rm;
1769 let Inst{15-12} = Rd;
Dale Johannesen38d5f042010-06-15 22:24:08 +00001770}
1771
Evan Chengf40deed2010-10-27 23:41:30 +00001772def MOVs : AsI1<0b1101, (outs GPR:$Rd), (ins shift_so_reg:$src),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001773 DPSoRegFrm, IIC_iMOVsr,
Evan Chengf40deed2010-10-27 23:41:30 +00001774 "mov", "\t$Rd, $src", [(set GPR:$Rd, shift_so_reg:$src)]>,
1775 UnaryDP {
Jim Grosbach58456c02010-10-14 23:28:31 +00001776 bits<4> Rd;
Jim Grosbach1de588d2010-10-14 18:54:27 +00001777 bits<12> src;
Jim Grosbach58456c02010-10-14 23:28:31 +00001778 let Inst{15-12} = Rd;
Jim Grosbach1de588d2010-10-14 18:54:27 +00001779 let Inst{11-0} = src;
Bob Wilson8e86b512009-10-14 19:00:24 +00001780 let Inst{25} = 0;
1781}
Evan Chenga2515702007-03-19 07:09:02 +00001782
Evan Chengb3379fb2009-02-05 08:42:55 +00001783let isReMaterializable = 1, isAsCheapAsAMove = 1 in
Jim Grosbach2a6a93d2010-10-12 23:18:08 +00001784def MOVi : AsI1<0b1101, (outs GPR:$Rd), (ins so_imm:$imm), DPFrm, IIC_iMOVi,
1785 "mov", "\t$Rd, $imm", [(set GPR:$Rd, so_imm:$imm)]>, UnaryDP {
Jim Grosbachf59818b2010-10-12 18:09:12 +00001786 bits<4> Rd;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +00001787 bits<12> imm;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001788 let Inst{25} = 1;
Jim Grosbachf59818b2010-10-12 18:09:12 +00001789 let Inst{15-12} = Rd;
1790 let Inst{19-16} = 0b0000;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +00001791 let Inst{11-0} = imm;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001792}
1793
1794let isReMaterializable = 1, isAsCheapAsAMove = 1 in
Jim Grosbach1de588d2010-10-14 18:54:27 +00001795def MOVi16 : AI1<0b1000, (outs GPR:$Rd), (ins i32imm:$imm),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001796 DPFrm, IIC_iMOVi,
Jim Grosbach1de588d2010-10-14 18:54:27 +00001797 "movw", "\t$Rd, $imm",
1798 [(set GPR:$Rd, imm0_65535:$imm)]>,
Johnny Chen92e63d82010-02-01 23:06:04 +00001799 Requires<[IsARM, HasV6T2]>, UnaryDP {
Jim Grosbach1de588d2010-10-14 18:54:27 +00001800 bits<4> Rd;
1801 bits<16> imm;
1802 let Inst{15-12} = Rd;
1803 let Inst{11-0} = imm{11-0};
1804 let Inst{19-16} = imm{15-12};
Bob Wilson5361cd22009-10-13 17:35:30 +00001805 let Inst{20} = 0;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001806 let Inst{25} = 1;
1807}
1808
Jim Grosbach1de588d2010-10-14 18:54:27 +00001809let Constraints = "$src = $Rd" in
1810def MOVTi16 : AI1<0b1010, (outs GPR:$Rd), (ins GPR:$src, i32imm:$imm),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001811 DPFrm, IIC_iMOVi,
Jim Grosbach1de588d2010-10-14 18:54:27 +00001812 "movt", "\t$Rd, $imm",
1813 [(set GPR:$Rd,
Jim Grosbach64171712010-02-16 21:07:46 +00001814 (or (and GPR:$src, 0xffff),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001815 lo16AllZero:$imm))]>, UnaryDP,
1816 Requires<[IsARM, HasV6T2]> {
Jim Grosbach1de588d2010-10-14 18:54:27 +00001817 bits<4> Rd;
1818 bits<16> imm;
1819 let Inst{15-12} = Rd;
1820 let Inst{11-0} = imm{11-0};
1821 let Inst{19-16} = imm{15-12};
Bob Wilson5361cd22009-10-13 17:35:30 +00001822 let Inst{20} = 0;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001823 let Inst{25} = 1;
Evan Cheng7995ef32009-09-09 01:47:07 +00001824}
Evan Cheng13ab0202007-07-10 18:08:01 +00001825
Evan Cheng20956592009-10-21 08:15:52 +00001826def : ARMPat<(or GPR:$src, 0xffff0000), (MOVTi16 GPR:$src, 0xffff)>,
1827 Requires<[IsARM, HasV6T2]>;
1828
David Goodwinca01a8d2009-09-01 18:32:09 +00001829let Uses = [CPSR] in
Jim Grosbach7032f922010-10-14 22:57:13 +00001830def RRX: PseudoInst<(outs GPR:$Rd), (ins GPR:$Rm), IIC_iMOVsi, "",
1831 [(set GPR:$Rd, (ARMrrx GPR:$Rm))]>, UnaryDP,
1832 Requires<[IsARM]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001833
1834// These aren't really mov instructions, but we have to define them this way
1835// due to flag operands.
1836
Evan Cheng071a2792007-09-11 19:55:27 +00001837let Defs = [CPSR] in {
Jim Grosbach7032f922010-10-14 22:57:13 +00001838def MOVsrl_flag : PseudoInst<(outs GPR:$dst), (ins GPR:$src), IIC_iMOVsi, "",
1839 [(set GPR:$dst, (ARMsrl_flag GPR:$src))]>, UnaryDP,
1840 Requires<[IsARM]>;
1841def MOVsra_flag : PseudoInst<(outs GPR:$dst), (ins GPR:$src), IIC_iMOVsi, "",
1842 [(set GPR:$dst, (ARMsra_flag GPR:$src))]>, UnaryDP,
1843 Requires<[IsARM]>;
Evan Cheng071a2792007-09-11 19:55:27 +00001844}
Evan Chenga8e29892007-01-19 07:51:42 +00001845
Evan Chenga8e29892007-01-19 07:51:42 +00001846//===----------------------------------------------------------------------===//
1847// Extend Instructions.
1848//
1849
1850// Sign extenders
1851
Evan Cheng576a3962010-09-25 00:49:35 +00001852defm SXTB : AI_ext_rrot<0b01101010,
1853 "sxtb", UnOpFrag<(sext_inreg node:$Src, i8)>>;
1854defm SXTH : AI_ext_rrot<0b01101011,
1855 "sxth", UnOpFrag<(sext_inreg node:$Src, i16)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00001856
Evan Cheng576a3962010-09-25 00:49:35 +00001857defm SXTAB : AI_exta_rrot<0b01101010,
Evan Cheng97f48c32008-11-06 22:15:19 +00001858 "sxtab", BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS, i8))>>;
Evan Cheng576a3962010-09-25 00:49:35 +00001859defm SXTAH : AI_exta_rrot<0b01101011,
Evan Cheng97f48c32008-11-06 22:15:19 +00001860 "sxtah", BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS,i16))>>;
Evan Chenga8e29892007-01-19 07:51:42 +00001861
Johnny Chen2ec5e492010-02-22 21:50:40 +00001862// For disassembly only
Evan Cheng576a3962010-09-25 00:49:35 +00001863defm SXTB16 : AI_ext_rrot_np<0b01101000, "sxtb16">;
Johnny Chen2ec5e492010-02-22 21:50:40 +00001864
1865// For disassembly only
Evan Cheng576a3962010-09-25 00:49:35 +00001866defm SXTAB16 : AI_exta_rrot_np<0b01101000, "sxtab16">;
Evan Chenga8e29892007-01-19 07:51:42 +00001867
1868// Zero extenders
1869
1870let AddedComplexity = 16 in {
Evan Cheng576a3962010-09-25 00:49:35 +00001871defm UXTB : AI_ext_rrot<0b01101110,
1872 "uxtb" , UnOpFrag<(and node:$Src, 0x000000FF)>>;
1873defm UXTH : AI_ext_rrot<0b01101111,
1874 "uxth" , UnOpFrag<(and node:$Src, 0x0000FFFF)>>;
1875defm UXTB16 : AI_ext_rrot<0b01101100,
1876 "uxtb16", UnOpFrag<(and node:$Src, 0x00FF00FF)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00001877
Jim Grosbach542f6422010-07-28 23:25:44 +00001878// FIXME: This pattern incorrectly assumes the shl operator is a rotate.
1879// The transformation should probably be done as a combiner action
1880// instead so we can include a check for masking back in the upper
1881// eight bits of the source into the lower eight bits of the result.
1882//def : ARMV6Pat<(and (shl GPR:$Src, (i32 8)), 0xFF00FF),
1883// (UXTB16r_rot GPR:$Src, 24)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001884def : ARMV6Pat<(and (srl GPR:$Src, (i32 8)), 0xFF00FF),
Evan Chenga8e29892007-01-19 07:51:42 +00001885 (UXTB16r_rot GPR:$Src, 8)>;
1886
Evan Cheng576a3962010-09-25 00:49:35 +00001887defm UXTAB : AI_exta_rrot<0b01101110, "uxtab",
Evan Chenga8e29892007-01-19 07:51:42 +00001888 BinOpFrag<(add node:$LHS, (and node:$RHS, 0x00FF))>>;
Evan Cheng576a3962010-09-25 00:49:35 +00001889defm UXTAH : AI_exta_rrot<0b01101111, "uxtah",
Evan Chenga8e29892007-01-19 07:51:42 +00001890 BinOpFrag<(add node:$LHS, (and node:$RHS, 0xFFFF))>>;
Rafael Espindola3c000bf2006-08-21 22:00:32 +00001891}
1892
Evan Chenga8e29892007-01-19 07:51:42 +00001893// This isn't safe in general, the add is two 16-bit units, not a 32-bit add.
Johnny Chen2ec5e492010-02-22 21:50:40 +00001894// For disassembly only
Evan Cheng576a3962010-09-25 00:49:35 +00001895defm UXTAB16 : AI_exta_rrot_np<0b01101100, "uxtab16">;
Rafael Espindola817e7fd2006-09-11 19:24:19 +00001896
Evan Chenga8e29892007-01-19 07:51:42 +00001897
Jim Grosbach8abe32a2010-10-15 17:15:16 +00001898def SBFX : I<(outs GPR:$Rd),
1899 (ins GPR:$Rn, imm0_31:$lsb, imm0_31_m1:$width),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001900 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach8abe32a2010-10-15 17:15:16 +00001901 "sbfx", "\t$Rd, $Rn, $lsb, $width", "", []>,
Sandeep Patel47eedaa2009-10-13 18:59:48 +00001902 Requires<[IsARM, HasV6T2]> {
Jim Grosbach8abe32a2010-10-15 17:15:16 +00001903 bits<4> Rd;
1904 bits<4> Rn;
1905 bits<5> lsb;
1906 bits<5> width;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00001907 let Inst{27-21} = 0b0111101;
1908 let Inst{6-4} = 0b101;
Jim Grosbach8abe32a2010-10-15 17:15:16 +00001909 let Inst{20-16} = width;
1910 let Inst{15-12} = Rd;
1911 let Inst{11-7} = lsb;
1912 let Inst{3-0} = Rn;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00001913}
1914
Jim Grosbach8abe32a2010-10-15 17:15:16 +00001915def UBFX : I<(outs GPR:$Rd),
1916 (ins GPR:$Rn, imm0_31:$lsb, imm0_31_m1:$width),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001917 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach8abe32a2010-10-15 17:15:16 +00001918 "ubfx", "\t$Rd, $Rn, $lsb, $width", "", []>,
Sandeep Patel47eedaa2009-10-13 18:59:48 +00001919 Requires<[IsARM, HasV6T2]> {
Jim Grosbach8abe32a2010-10-15 17:15:16 +00001920 bits<4> Rd;
1921 bits<4> Rn;
1922 bits<5> lsb;
1923 bits<5> width;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00001924 let Inst{27-21} = 0b0111111;
1925 let Inst{6-4} = 0b101;
Jim Grosbach8abe32a2010-10-15 17:15:16 +00001926 let Inst{20-16} = width;
1927 let Inst{15-12} = Rd;
1928 let Inst{11-7} = lsb;
1929 let Inst{3-0} = Rn;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00001930}
1931
Evan Chenga8e29892007-01-19 07:51:42 +00001932//===----------------------------------------------------------------------===//
1933// Arithmetic Instructions.
1934//
1935
Jim Grosbach26421962008-10-14 20:36:24 +00001936defm ADD : AsI1_bin_irs<0b0100, "add",
Evan Cheng7e1bf302010-09-29 00:27:46 +00001937 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Evan Cheng8de898a2009-06-26 00:19:44 +00001938 BinOpFrag<(add node:$LHS, node:$RHS)>, 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00001939defm SUB : AsI1_bin_irs<0b0010, "sub",
Evan Cheng7e1bf302010-09-29 00:27:46 +00001940 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Evan Cheng7fd7ca42008-09-17 07:53:38 +00001941 BinOpFrag<(sub node:$LHS, node:$RHS)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00001942
Evan Chengc85e8322007-07-05 07:13:32 +00001943// ADD and SUB with 's' bit set.
Jim Grosbache5165492009-11-09 00:11:35 +00001944defm ADDS : AI1_bin_s_irs<0b0100, "adds",
Evan Cheng7e1bf302010-09-29 00:27:46 +00001945 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Jim Grosbache5165492009-11-09 00:11:35 +00001946 BinOpFrag<(addc node:$LHS, node:$RHS)>, 1>;
1947defm SUBS : AI1_bin_s_irs<0b0010, "subs",
Evan Cheng7e1bf302010-09-29 00:27:46 +00001948 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Evan Cheng1e249e32009-06-25 20:59:23 +00001949 BinOpFrag<(subc node:$LHS, node:$RHS)>>;
Evan Cheng2c614c52007-06-06 10:17:05 +00001950
Evan Cheng62674222009-06-25 23:34:10 +00001951defm ADC : AI1_adde_sube_irs<0b0101, "adc",
Jim Grosbach0a145f32010-02-16 20:17:57 +00001952 BinOpFrag<(adde_dead_carry node:$LHS, node:$RHS)>, 1>;
Evan Cheng62674222009-06-25 23:34:10 +00001953defm SBC : AI1_adde_sube_irs<0b0110, "sbc",
Jim Grosbach0a145f32010-02-16 20:17:57 +00001954 BinOpFrag<(sube_dead_carry node:$LHS, node:$RHS)>>;
Jim Grosbache5165492009-11-09 00:11:35 +00001955defm ADCS : AI1_adde_sube_s_irs<0b0101, "adcs",
Jim Grosbach0a145f32010-02-16 20:17:57 +00001956 BinOpFrag<(adde_live_carry node:$LHS, node:$RHS)>, 1>;
Jim Grosbache5165492009-11-09 00:11:35 +00001957defm SBCS : AI1_adde_sube_s_irs<0b0110, "sbcs",
Jim Grosbach0a145f32010-02-16 20:17:57 +00001958 BinOpFrag<(sube_live_carry node:$LHS, node:$RHS) >>;
Evan Chenga8e29892007-01-19 07:51:42 +00001959
Jim Grosbach84760882010-10-15 18:42:41 +00001960def RSBri : AsI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
1961 IIC_iALUi, "rsb", "\t$Rd, $Rn, $imm",
1962 [(set GPR:$Rd, (sub so_imm:$imm, GPR:$Rn))]> {
1963 bits<4> Rd;
1964 bits<4> Rn;
1965 bits<12> imm;
1966 let Inst{25} = 1;
1967 let Inst{15-12} = Rd;
1968 let Inst{19-16} = Rn;
1969 let Inst{11-0} = imm;
Evan Cheng7995ef32009-09-09 01:47:07 +00001970}
Evan Cheng13ab0202007-07-10 18:08:01 +00001971
Bob Wilsoncff71782010-08-05 18:23:43 +00001972// The reg/reg form is only defined for the disassembler; for codegen it is
1973// equivalent to SUBrr.
Jim Grosbach84760882010-10-15 18:42:41 +00001974def RSBrr : AsI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm,
1975 IIC_iALUr, "rsb", "\t$Rd, $Rn, $Rm",
Bob Wilson751aaf82010-08-05 19:00:21 +00001976 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach84760882010-10-15 18:42:41 +00001977 bits<4> Rd;
1978 bits<4> Rn;
1979 bits<4> Rm;
1980 let Inst{11-4} = 0b00000000;
1981 let Inst{25} = 0;
1982 let Inst{3-0} = Rm;
1983 let Inst{15-12} = Rd;
1984 let Inst{19-16} = Rn;
Bob Wilsoncff71782010-08-05 18:23:43 +00001985}
1986
Jim Grosbach84760882010-10-15 18:42:41 +00001987def RSBrs : AsI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
1988 DPSoRegFrm, IIC_iALUsr, "rsb", "\t$Rd, $Rn, $shift",
1989 [(set GPR:$Rd, (sub so_reg:$shift, GPR:$Rn))]> {
1990 bits<4> Rd;
1991 bits<4> Rn;
1992 bits<12> shift;
1993 let Inst{25} = 0;
1994 let Inst{11-0} = shift;
1995 let Inst{15-12} = Rd;
1996 let Inst{19-16} = Rn;
Bob Wilson7e053bb2009-10-26 22:34:44 +00001997}
Evan Chengc85e8322007-07-05 07:13:32 +00001998
1999// RSB with 's' bit set.
Evan Cheng071a2792007-09-11 19:55:27 +00002000let Defs = [CPSR] in {
Jim Grosbach84760882010-10-15 18:42:41 +00002001def RSBSri : AI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
2002 IIC_iALUi, "rsbs", "\t$Rd, $Rn, $imm",
2003 [(set GPR:$Rd, (subc so_imm:$imm, GPR:$Rn))]> {
2004 bits<4> Rd;
2005 bits<4> Rn;
2006 bits<12> imm;
2007 let Inst{25} = 1;
2008 let Inst{20} = 1;
2009 let Inst{15-12} = Rd;
2010 let Inst{19-16} = Rn;
2011 let Inst{11-0} = imm;
Evan Cheng7995ef32009-09-09 01:47:07 +00002012}
Jim Grosbach84760882010-10-15 18:42:41 +00002013def RSBSrs : AI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
2014 DPSoRegFrm, IIC_iALUsr, "rsbs", "\t$Rd, $Rn, $shift",
2015 [(set GPR:$Rd, (subc so_reg:$shift, GPR:$Rn))]> {
2016 bits<4> Rd;
2017 bits<4> Rn;
2018 bits<12> shift;
2019 let Inst{25} = 0;
2020 let Inst{20} = 1;
2021 let Inst{11-0} = shift;
2022 let Inst{15-12} = Rd;
2023 let Inst{19-16} = Rn;
Bob Wilson7e053bb2009-10-26 22:34:44 +00002024}
Evan Cheng071a2792007-09-11 19:55:27 +00002025}
Evan Chengc85e8322007-07-05 07:13:32 +00002026
Evan Cheng62674222009-06-25 23:34:10 +00002027let Uses = [CPSR] in {
Jim Grosbach84760882010-10-15 18:42:41 +00002028def RSCri : AsI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
2029 DPFrm, IIC_iALUi, "rsc", "\t$Rd, $Rn, $imm",
2030 [(set GPR:$Rd, (sube_dead_carry so_imm:$imm, GPR:$Rn))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00002031 Requires<[IsARM]> {
Jim Grosbach84760882010-10-15 18:42:41 +00002032 bits<4> Rd;
2033 bits<4> Rn;
2034 bits<12> imm;
2035 let Inst{25} = 1;
2036 let Inst{15-12} = Rd;
2037 let Inst{19-16} = Rn;
2038 let Inst{11-0} = imm;
Evan Cheng7995ef32009-09-09 01:47:07 +00002039}
Bob Wilsona1d410d2010-08-05 18:59:36 +00002040// The reg/reg form is only defined for the disassembler; for codegen it is
2041// equivalent to SUBrr.
Jim Grosbach84760882010-10-15 18:42:41 +00002042def RSCrr : AsI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2043 DPFrm, IIC_iALUr, "rsc", "\t$Rd, $Rn, $Rm",
Bob Wilsona1d410d2010-08-05 18:59:36 +00002044 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach84760882010-10-15 18:42:41 +00002045 bits<4> Rd;
2046 bits<4> Rn;
2047 bits<4> Rm;
2048 let Inst{11-4} = 0b00000000;
2049 let Inst{25} = 0;
2050 let Inst{3-0} = Rm;
2051 let Inst{15-12} = Rd;
2052 let Inst{19-16} = Rn;
Bob Wilsona1d410d2010-08-05 18:59:36 +00002053}
Jim Grosbach84760882010-10-15 18:42:41 +00002054def RSCrs : AsI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
2055 DPSoRegFrm, IIC_iALUsr, "rsc", "\t$Rd, $Rn, $shift",
2056 [(set GPR:$Rd, (sube_dead_carry so_reg:$shift, GPR:$Rn))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00002057 Requires<[IsARM]> {
Jim Grosbach84760882010-10-15 18:42:41 +00002058 bits<4> Rd;
2059 bits<4> Rn;
2060 bits<12> shift;
2061 let Inst{25} = 0;
2062 let Inst{11-0} = shift;
2063 let Inst{15-12} = Rd;
2064 let Inst{19-16} = Rn;
Bob Wilsondda95832009-10-26 22:59:12 +00002065}
Evan Cheng62674222009-06-25 23:34:10 +00002066}
2067
2068// FIXME: Allow these to be predicated.
Evan Cheng1e249e32009-06-25 20:59:23 +00002069let Defs = [CPSR], Uses = [CPSR] in {
Jim Grosbach84760882010-10-15 18:42:41 +00002070def RSCSri : AXI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
2071 DPFrm, IIC_iALUi, "rscs\t$Rd, $Rn, $imm",
2072 [(set GPR:$Rd, (sube_dead_carry so_imm:$imm, GPR:$Rn))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00002073 Requires<[IsARM]> {
Jim Grosbach84760882010-10-15 18:42:41 +00002074 bits<4> Rd;
2075 bits<4> Rn;
2076 bits<12> imm;
2077 let Inst{25} = 1;
2078 let Inst{20} = 1;
2079 let Inst{15-12} = Rd;
2080 let Inst{19-16} = Rn;
2081 let Inst{11-0} = imm;
Evan Cheng7995ef32009-09-09 01:47:07 +00002082}
Jim Grosbach84760882010-10-15 18:42:41 +00002083def RSCSrs : AXI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
2084 DPSoRegFrm, IIC_iALUsr, "rscs\t$Rd, $Rn, $shift",
2085 [(set GPR:$Rd, (sube_dead_carry so_reg:$shift, GPR:$Rn))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00002086 Requires<[IsARM]> {
Jim Grosbach84760882010-10-15 18:42:41 +00002087 bits<4> Rd;
2088 bits<4> Rn;
2089 bits<12> shift;
2090 let Inst{25} = 0;
2091 let Inst{20} = 1;
2092 let Inst{11-0} = shift;
2093 let Inst{15-12} = Rd;
2094 let Inst{19-16} = Rn;
Bob Wilsondda95832009-10-26 22:59:12 +00002095}
Evan Cheng071a2792007-09-11 19:55:27 +00002096}
Evan Cheng2c614c52007-06-06 10:17:05 +00002097
Evan Chenga8e29892007-01-19 07:51:42 +00002098// (sub X, imm) gets canonicalized to (add X, -imm). Match this form.
Jim Grosbach502e0aa2010-07-14 17:45:16 +00002099// The assume-no-carry-in form uses the negation of the input since add/sub
2100// assume opposite meanings of the carry flag (i.e., carry == !borrow).
2101// See the definition of AddWithCarry() in the ARM ARM A2.2.1 for the gory
2102// details.
Evan Chenga8e29892007-01-19 07:51:42 +00002103def : ARMPat<(add GPR:$src, so_imm_neg:$imm),
2104 (SUBri GPR:$src, so_imm_neg:$imm)>;
Jim Grosbach502e0aa2010-07-14 17:45:16 +00002105def : ARMPat<(addc GPR:$src, so_imm_neg:$imm),
2106 (SUBSri GPR:$src, so_imm_neg:$imm)>;
2107// The with-carry-in form matches bitwise not instead of the negation.
2108// Effectively, the inverse interpretation of the carry flag already accounts
2109// for part of the negation.
2110def : ARMPat<(adde GPR:$src, so_imm_not:$imm),
2111 (SBCri GPR:$src, so_imm_not:$imm)>;
Evan Chenga8e29892007-01-19 07:51:42 +00002112
2113// Note: These are implemented in C++ code, because they have to generate
2114// ADD/SUBrs instructions, which use a complex pattern that a xform function
2115// cannot produce.
2116// (mul X, 2^n+1) -> (add (X << n), X)
2117// (mul X, 2^n-1) -> (rsb X, (X << n))
2118
Johnny Chen667d1272010-02-22 18:50:54 +00002119// ARM Arithmetic Instruction -- for disassembly only
Johnny Chen2faf3912010-02-14 06:32:20 +00002120// GPR:$dst = GPR:$a op GPR:$b
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002121class AAI<bits<8> op27_20, bits<8> op11_4, string opc,
Nate Begeman692433b2010-07-29 17:56:55 +00002122 list<dag> pattern = [/* For disassembly only; pattern left blank */]>
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002123 : AI<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm, IIC_iALUr,
2124 opc, "\t$Rd, $Rn, $Rm", pattern> {
2125 bits<4> Rd;
2126 bits<4> Rn;
2127 bits<4> Rm;
Johnny Chen08b85f32010-02-13 01:21:01 +00002128 let Inst{27-20} = op27_20;
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002129 let Inst{11-4} = op11_4;
2130 let Inst{19-16} = Rn;
2131 let Inst{15-12} = Rd;
2132 let Inst{3-0} = Rm;
Johnny Chen08b85f32010-02-13 01:21:01 +00002133}
2134
Johnny Chen667d1272010-02-22 18:50:54 +00002135// Saturating add/subtract -- for disassembly only
2136
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002137def QADD : AAI<0b00010000, 0b00000101, "qadd",
2138 [(set GPR:$Rd, (int_arm_qadd GPR:$Rn, GPR:$Rm))]>;
2139def QSUB : AAI<0b00010010, 0b00000101, "qsub",
2140 [(set GPR:$Rd, (int_arm_qsub GPR:$Rn, GPR:$Rm))]>;
2141def QDADD : AAI<0b00010100, 0b00000101, "qdadd">;
2142def QDSUB : AAI<0b00010110, 0b00000101, "qdsub">;
2143
2144def QADD16 : AAI<0b01100010, 0b11110001, "qadd16">;
2145def QADD8 : AAI<0b01100010, 0b11111001, "qadd8">;
2146def QASX : AAI<0b01100010, 0b11110011, "qasx">;
2147def QSAX : AAI<0b01100010, 0b11110101, "qsax">;
2148def QSUB16 : AAI<0b01100010, 0b11110111, "qsub16">;
2149def QSUB8 : AAI<0b01100010, 0b11111111, "qsub8">;
2150def UQADD16 : AAI<0b01100110, 0b11110001, "uqadd16">;
2151def UQADD8 : AAI<0b01100110, 0b11111001, "uqadd8">;
2152def UQASX : AAI<0b01100110, 0b11110011, "uqasx">;
2153def UQSAX : AAI<0b01100110, 0b11110101, "uqsax">;
2154def UQSUB16 : AAI<0b01100110, 0b11110111, "uqsub16">;
2155def UQSUB8 : AAI<0b01100110, 0b11111111, "uqsub8">;
Johnny Chen667d1272010-02-22 18:50:54 +00002156
2157// Signed/Unsigned add/subtract -- for disassembly only
2158
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002159def SASX : AAI<0b01100001, 0b11110011, "sasx">;
2160def SADD16 : AAI<0b01100001, 0b11110001, "sadd16">;
2161def SADD8 : AAI<0b01100001, 0b11111001, "sadd8">;
2162def SSAX : AAI<0b01100001, 0b11110101, "ssax">;
2163def SSUB16 : AAI<0b01100001, 0b11110111, "ssub16">;
2164def SSUB8 : AAI<0b01100001, 0b11111111, "ssub8">;
2165def UASX : AAI<0b01100101, 0b11110011, "uasx">;
2166def UADD16 : AAI<0b01100101, 0b11110001, "uadd16">;
2167def UADD8 : AAI<0b01100101, 0b11111001, "uadd8">;
2168def USAX : AAI<0b01100101, 0b11110101, "usax">;
2169def USUB16 : AAI<0b01100101, 0b11110111, "usub16">;
2170def USUB8 : AAI<0b01100101, 0b11111111, "usub8">;
Johnny Chen667d1272010-02-22 18:50:54 +00002171
2172// Signed/Unsigned halving add/subtract -- for disassembly only
2173
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002174def SHASX : AAI<0b01100011, 0b11110011, "shasx">;
2175def SHADD16 : AAI<0b01100011, 0b11110001, "shadd16">;
2176def SHADD8 : AAI<0b01100011, 0b11111001, "shadd8">;
2177def SHSAX : AAI<0b01100011, 0b11110101, "shsax">;
2178def SHSUB16 : AAI<0b01100011, 0b11110111, "shsub16">;
2179def SHSUB8 : AAI<0b01100011, 0b11111111, "shsub8">;
2180def UHASX : AAI<0b01100111, 0b11110011, "uhasx">;
2181def UHADD16 : AAI<0b01100111, 0b11110001, "uhadd16">;
2182def UHADD8 : AAI<0b01100111, 0b11111001, "uhadd8">;
2183def UHSAX : AAI<0b01100111, 0b11110101, "uhsax">;
2184def UHSUB16 : AAI<0b01100111, 0b11110111, "uhsub16">;
2185def UHSUB8 : AAI<0b01100111, 0b11111111, "uhsub8">;
Johnny Chen667d1272010-02-22 18:50:54 +00002186
Johnny Chenadc77332010-02-26 22:04:29 +00002187// Unsigned Sum of Absolute Differences [and Accumulate] -- for disassembly only
Johnny Chen667d1272010-02-22 18:50:54 +00002188
Jim Grosbach70987fb2010-10-18 23:35:38 +00002189def USAD8 : AI<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
Johnny Chen667d1272010-02-22 18:50:54 +00002190 MulFrm /* for convenience */, NoItinerary, "usad8",
Jim Grosbach70987fb2010-10-18 23:35:38 +00002191 "\t$Rd, $Rn, $Rm", []>,
Johnny Chen667d1272010-02-22 18:50:54 +00002192 Requires<[IsARM, HasV6]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002193 bits<4> Rd;
2194 bits<4> Rn;
2195 bits<4> Rm;
Johnny Chen667d1272010-02-22 18:50:54 +00002196 let Inst{27-20} = 0b01111000;
2197 let Inst{15-12} = 0b1111;
2198 let Inst{7-4} = 0b0001;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002199 let Inst{19-16} = Rd;
2200 let Inst{11-8} = Rm;
2201 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002202}
Jim Grosbach70987fb2010-10-18 23:35:38 +00002203def USADA8 : AI<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
Johnny Chen667d1272010-02-22 18:50:54 +00002204 MulFrm /* for convenience */, NoItinerary, "usada8",
Jim Grosbach70987fb2010-10-18 23:35:38 +00002205 "\t$Rd, $Rn, $Rm, $Ra", []>,
Johnny Chen667d1272010-02-22 18:50:54 +00002206 Requires<[IsARM, HasV6]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002207 bits<4> Rd;
2208 bits<4> Rn;
2209 bits<4> Rm;
2210 bits<4> Ra;
Johnny Chen667d1272010-02-22 18:50:54 +00002211 let Inst{27-20} = 0b01111000;
2212 let Inst{7-4} = 0b0001;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002213 let Inst{19-16} = Rd;
2214 let Inst{15-12} = Ra;
2215 let Inst{11-8} = Rm;
2216 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002217}
2218
2219// Signed/Unsigned saturate -- for disassembly only
2220
Jim Grosbach70987fb2010-10-18 23:35:38 +00002221def SSAT : AI<(outs GPR:$Rd), (ins i32imm:$sat_imm, GPR:$a, shift_imm:$sh),
2222 SatFrm, NoItinerary, "ssat", "\t$Rd, $sat_imm, $a$sh",
Bob Wilsoneaf1c982010-08-11 23:10:46 +00002223 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002224 bits<4> Rd;
2225 bits<5> sat_imm;
2226 bits<4> Rn;
2227 bits<8> sh;
Johnny Chen667d1272010-02-22 18:50:54 +00002228 let Inst{27-21} = 0b0110101;
Bob Wilsoneaf1c982010-08-11 23:10:46 +00002229 let Inst{5-4} = 0b01;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002230 let Inst{20-16} = sat_imm;
2231 let Inst{15-12} = Rd;
2232 let Inst{11-7} = sh{7-3};
2233 let Inst{6} = sh{0};
2234 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002235}
2236
Jim Grosbach70987fb2010-10-18 23:35:38 +00002237def SSAT16 : AI<(outs GPR:$Rd), (ins i32imm:$sat_imm, GPR:$Rn), SatFrm,
2238 NoItinerary, "ssat16", "\t$Rd, $sat_imm, $Rn",
Johnny Chen667d1272010-02-22 18:50:54 +00002239 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002240 bits<4> Rd;
2241 bits<4> sat_imm;
2242 bits<4> Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002243 let Inst{27-20} = 0b01101010;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002244 let Inst{11-4} = 0b11110011;
2245 let Inst{15-12} = Rd;
2246 let Inst{19-16} = sat_imm;
2247 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002248}
2249
Jim Grosbach70987fb2010-10-18 23:35:38 +00002250def USAT : AI<(outs GPR:$Rd), (ins i32imm:$sat_imm, GPR:$a, shift_imm:$sh),
2251 SatFrm, NoItinerary, "usat", "\t$Rd, $sat_imm, $a$sh",
Bob Wilsoneaf1c982010-08-11 23:10:46 +00002252 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002253 bits<4> Rd;
2254 bits<5> sat_imm;
2255 bits<4> Rn;
2256 bits<8> sh;
Johnny Chen667d1272010-02-22 18:50:54 +00002257 let Inst{27-21} = 0b0110111;
Bob Wilsoneaf1c982010-08-11 23:10:46 +00002258 let Inst{5-4} = 0b01;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002259 let Inst{15-12} = Rd;
2260 let Inst{11-7} = sh{7-3};
2261 let Inst{6} = sh{0};
2262 let Inst{20-16} = sat_imm;
2263 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002264}
2265
Jim Grosbach70987fb2010-10-18 23:35:38 +00002266def USAT16 : AI<(outs GPR:$Rd), (ins i32imm:$sat_imm, GPR:$a), SatFrm,
2267 NoItinerary, "usat16", "\t$Rd, $sat_imm, $a",
Johnny Chen667d1272010-02-22 18:50:54 +00002268 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002269 bits<4> Rd;
2270 bits<4> sat_imm;
2271 bits<4> Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002272 let Inst{27-20} = 0b01101110;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002273 let Inst{11-4} = 0b11110011;
2274 let Inst{15-12} = Rd;
2275 let Inst{19-16} = sat_imm;
2276 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002277}
Evan Chenga8e29892007-01-19 07:51:42 +00002278
Bob Wilsoneaf1c982010-08-11 23:10:46 +00002279def : ARMV6Pat<(int_arm_ssat GPR:$a, imm:$pos), (SSAT imm:$pos, GPR:$a, 0)>;
2280def : ARMV6Pat<(int_arm_usat GPR:$a, imm:$pos), (USAT imm:$pos, GPR:$a, 0)>;
Nate Begeman0e0a20e2010-07-29 22:48:09 +00002281
Evan Chenga8e29892007-01-19 07:51:42 +00002282//===----------------------------------------------------------------------===//
2283// Bitwise Instructions.
2284//
2285
Jim Grosbach26421962008-10-14 20:36:24 +00002286defm AND : AsI1_bin_irs<0b0000, "and",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002287 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Evan Cheng8de898a2009-06-26 00:19:44 +00002288 BinOpFrag<(and node:$LHS, node:$RHS)>, 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00002289defm ORR : AsI1_bin_irs<0b1100, "orr",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002290 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Evan Cheng8de898a2009-06-26 00:19:44 +00002291 BinOpFrag<(or node:$LHS, node:$RHS)>, 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00002292defm EOR : AsI1_bin_irs<0b0001, "eor",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002293 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Evan Cheng8de898a2009-06-26 00:19:44 +00002294 BinOpFrag<(xor node:$LHS, node:$RHS)>, 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00002295defm BIC : AsI1_bin_irs<0b1110, "bic",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002296 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Evan Cheng7fd7ca42008-09-17 07:53:38 +00002297 BinOpFrag<(and node:$LHS, (not node:$RHS))>>;
Evan Chenga8e29892007-01-19 07:51:42 +00002298
Jim Grosbach3fea191052010-10-21 22:03:21 +00002299def BFC : I<(outs GPR:$Rd), (ins GPR:$src, bf_inv_mask_imm:$imm),
David Goodwin2f54a2f2009-11-02 17:28:36 +00002300 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach3fea191052010-10-21 22:03:21 +00002301 "bfc", "\t$Rd, $imm", "$src = $Rd",
2302 [(set GPR:$Rd, (and GPR:$src, bf_inv_mask_imm:$imm))]>,
Evan Cheng36a0aeb2009-07-06 22:23:46 +00002303 Requires<[IsARM, HasV6T2]> {
Jim Grosbach3fea191052010-10-21 22:03:21 +00002304 bits<4> Rd;
2305 bits<10> imm;
Evan Cheng36a0aeb2009-07-06 22:23:46 +00002306 let Inst{27-21} = 0b0111110;
2307 let Inst{6-0} = 0b0011111;
Jim Grosbach3fea191052010-10-21 22:03:21 +00002308 let Inst{15-12} = Rd;
2309 let Inst{11-7} = imm{4-0}; // lsb
2310 let Inst{20-16} = imm{9-5}; // width
Evan Cheng36a0aeb2009-07-06 22:23:46 +00002311}
2312
Johnny Chenb2503c02010-02-17 06:31:48 +00002313// A8.6.18 BFI - Bitfield insert (Encoding A1)
Jim Grosbach3fea191052010-10-21 22:03:21 +00002314def BFI : I<(outs GPR:$Rd), (ins GPR:$src, GPR:$Rn, bf_inv_mask_imm:$imm),
Johnny Chenb2503c02010-02-17 06:31:48 +00002315 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach3fea191052010-10-21 22:03:21 +00002316 "bfi", "\t$Rd, $Rn, $imm", "$src = $Rd",
2317 [(set GPR:$Rd, (ARMbfi GPR:$src, GPR:$Rn,
Jim Grosbach469bbdb2010-07-16 23:05:05 +00002318 bf_inv_mask_imm:$imm))]>,
Johnny Chenb2503c02010-02-17 06:31:48 +00002319 Requires<[IsARM, HasV6T2]> {
Jim Grosbach3fea191052010-10-21 22:03:21 +00002320 bits<4> Rd;
2321 bits<4> Rn;
2322 bits<10> imm;
Johnny Chenb2503c02010-02-17 06:31:48 +00002323 let Inst{27-21} = 0b0111110;
2324 let Inst{6-4} = 0b001; // Rn: Inst{3-0} != 15
Jim Grosbach3fea191052010-10-21 22:03:21 +00002325 let Inst{15-12} = Rd;
2326 let Inst{11-7} = imm{4-0}; // lsb
2327 let Inst{20-16} = imm{9-5}; // width
2328 let Inst{3-0} = Rn;
Johnny Chenb2503c02010-02-17 06:31:48 +00002329}
2330
Jim Grosbach36860462010-10-21 22:19:32 +00002331def MVNr : AsI1<0b1111, (outs GPR:$Rd), (ins GPR:$Rm), DPFrm, IIC_iMVNr,
2332 "mvn", "\t$Rd, $Rm",
2333 [(set GPR:$Rd, (not GPR:$Rm))]>, UnaryDP {
2334 bits<4> Rd;
2335 bits<4> Rm;
Johnny Chen48d5ccf2010-01-31 11:22:28 +00002336 let Inst{25} = 0;
Jim Grosbach36860462010-10-21 22:19:32 +00002337 let Inst{19-16} = 0b0000;
Johnny Chen04301522009-11-07 00:54:36 +00002338 let Inst{11-4} = 0b00000000;
Jim Grosbach36860462010-10-21 22:19:32 +00002339 let Inst{15-12} = Rd;
2340 let Inst{3-0} = Rm;
Bob Wilson8e86b512009-10-14 19:00:24 +00002341}
Jim Grosbach36860462010-10-21 22:19:32 +00002342def MVNs : AsI1<0b1111, (outs GPR:$Rd), (ins so_reg:$shift), DPSoRegFrm,
2343 IIC_iMVNsr, "mvn", "\t$Rd, $shift",
2344 [(set GPR:$Rd, (not so_reg:$shift))]>, UnaryDP {
2345 bits<4> Rd;
2346 bits<4> Rm;
2347 bits<12> shift;
Johnny Chen48d5ccf2010-01-31 11:22:28 +00002348 let Inst{25} = 0;
Jim Grosbach36860462010-10-21 22:19:32 +00002349 let Inst{19-16} = 0b0000;
2350 let Inst{15-12} = Rd;
2351 let Inst{11-0} = shift;
Johnny Chen48d5ccf2010-01-31 11:22:28 +00002352}
Evan Chengb3379fb2009-02-05 08:42:55 +00002353let isReMaterializable = 1, isAsCheapAsAMove = 1 in
Jim Grosbach36860462010-10-21 22:19:32 +00002354def MVNi : AsI1<0b1111, (outs GPR:$Rd), (ins so_imm:$imm), DPFrm,
2355 IIC_iMVNi, "mvn", "\t$Rd, $imm",
2356 [(set GPR:$Rd, so_imm_not:$imm)]>,UnaryDP {
2357 bits<4> Rd;
2358 bits<4> Rm;
2359 bits<12> imm;
2360 let Inst{25} = 1;
2361 let Inst{19-16} = 0b0000;
2362 let Inst{15-12} = Rd;
2363 let Inst{11-0} = imm;
Evan Cheng7995ef32009-09-09 01:47:07 +00002364}
Evan Chenga8e29892007-01-19 07:51:42 +00002365
2366def : ARMPat<(and GPR:$src, so_imm_not:$imm),
2367 (BICri GPR:$src, so_imm_not:$imm)>;
2368
2369//===----------------------------------------------------------------------===//
2370// Multiply Instructions.
2371//
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002372class AsMul1I32<bits<7> opcod, dag oops, dag iops, InstrItinClass itin,
2373 string opc, string asm, list<dag> pattern>
2374 : AsMul1I<opcod, oops, iops, itin, opc, asm, pattern> {
2375 bits<4> Rd;
2376 bits<4> Rm;
2377 bits<4> Rn;
2378 let Inst{19-16} = Rd;
2379 let Inst{11-8} = Rm;
2380 let Inst{3-0} = Rn;
2381}
2382class AsMul1I64<bits<7> opcod, dag oops, dag iops, InstrItinClass itin,
2383 string opc, string asm, list<dag> pattern>
2384 : AsMul1I<opcod, oops, iops, itin, opc, asm, pattern> {
2385 bits<4> RdLo;
2386 bits<4> RdHi;
2387 bits<4> Rm;
2388 bits<4> Rn;
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002389 let Inst{19-16} = RdHi;
2390 let Inst{15-12} = RdLo;
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002391 let Inst{11-8} = Rm;
2392 let Inst{3-0} = Rn;
2393}
Evan Chenga8e29892007-01-19 07:51:42 +00002394
Evan Cheng8de898a2009-06-26 00:19:44 +00002395let isCommutable = 1 in
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002396def MUL : AsMul1I32<0b0000000, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2397 IIC_iMUL32, "mul", "\t$Rd, $Rn, $Rm",
2398 [(set GPR:$Rd, (mul GPR:$Rn, GPR:$Rm))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002399
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002400def MLA : AsMul1I32<0b0000001, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2401 IIC_iMAC32, "mla", "\t$Rd, $Rn, $Rm, $Ra",
2402 [(set GPR:$Rd, (add (mul GPR:$Rn, GPR:$Rm), GPR:$Ra))]> {
2403 bits<4> Ra;
2404 let Inst{15-12} = Ra;
2405}
Evan Chenga8e29892007-01-19 07:51:42 +00002406
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002407def MLS : AMul1I<0b0000011, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c),
Evan Cheng162e3092009-10-26 23:45:59 +00002408 IIC_iMAC32, "mls", "\t$dst, $a, $b, $c",
Evan Chengedcbada2009-07-06 22:05:45 +00002409 [(set GPR:$dst, (sub GPR:$c, (mul GPR:$a, GPR:$b)))]>,
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002410 Requires<[IsARM, HasV6T2]> {
2411 bits<4> Rd;
2412 bits<4> Rm;
2413 bits<4> Rn;
2414 let Inst{19-16} = Rd;
2415 let Inst{11-8} = Rm;
2416 let Inst{3-0} = Rn;
2417}
Evan Chengedcbada2009-07-06 22:05:45 +00002418
Evan Chenga8e29892007-01-19 07:51:42 +00002419// Extra precision multiplies with low / high results
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002420
Evan Chengcd799b92009-06-12 20:46:18 +00002421let neverHasSideEffects = 1 in {
Evan Cheng8de898a2009-06-26 00:19:44 +00002422let isCommutable = 1 in {
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002423def SMULL : AsMul1I64<0b0000110, (outs GPR:$RdLo, GPR:$RdHi),
2424 (ins GPR:$Rn, GPR:$Rm), IIC_iMUL64,
2425 "smull", "\t$RdLo, $RdHi, $Rn, $Rm", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00002426
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002427def UMULL : AsMul1I64<0b0000100, (outs GPR:$RdLo, GPR:$RdHi),
2428 (ins GPR:$Rn, GPR:$Rm), IIC_iMUL64,
2429 "umull", "\t$RdLo, $RdHi, $Rn, $Rm", []>;
Evan Cheng8de898a2009-06-26 00:19:44 +00002430}
Evan Chenga8e29892007-01-19 07:51:42 +00002431
2432// Multiply + accumulate
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002433def SMLAL : AsMul1I64<0b0000111, (outs GPR:$RdLo, GPR:$RdHi),
2434 (ins GPR:$Rn, GPR:$Rm), IIC_iMAC64,
2435 "smlal", "\t$RdLo, $RdHi, $Rn, $Rm", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00002436
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002437def UMLAL : AsMul1I64<0b0000101, (outs GPR:$RdLo, GPR:$RdHi),
2438 (ins GPR:$Rn, GPR:$Rm), IIC_iMAC64,
2439 "umlal", "\t$RdLo, $RdHi, $Rn, $Rm", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00002440
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002441def UMAAL : AMul1I <0b0000010, (outs GPR:$RdLo, GPR:$RdHi),
2442 (ins GPR:$Rn, GPR:$Rm), IIC_iMAC64,
2443 "umaal", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
2444 Requires<[IsARM, HasV6]> {
2445 bits<4> RdLo;
2446 bits<4> RdHi;
2447 bits<4> Rm;
2448 bits<4> Rn;
2449 let Inst{19-16} = RdLo;
2450 let Inst{15-12} = RdHi;
2451 let Inst{11-8} = Rm;
2452 let Inst{3-0} = Rn;
2453}
Evan Chengcd799b92009-06-12 20:46:18 +00002454} // neverHasSideEffects
Evan Chenga8e29892007-01-19 07:51:42 +00002455
2456// Most significant word multiply
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002457def SMMUL : AMul2I <0b0111010, 0b0001, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2458 IIC_iMUL32, "smmul", "\t$Rd, $Rn, $Rm",
2459 [(set GPR:$Rd, (mulhs GPR:$Rn, GPR:$Rm))]>,
Evan Chengfbc9d412008-11-06 01:21:28 +00002460 Requires<[IsARM, HasV6]> {
Evan Chengfbc9d412008-11-06 01:21:28 +00002461 let Inst{15-12} = 0b1111;
2462}
Evan Cheng13ab0202007-07-10 18:08:01 +00002463
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002464def SMMULR : AMul2I <0b0111010, 0b0011, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2465 IIC_iMUL32, "smmulr", "\t$Rd, $Rn, $Rm",
Johnny Chen2ec5e492010-02-22 21:50:40 +00002466 [/* For disassembly only; pattern left blank */]>,
2467 Requires<[IsARM, HasV6]> {
Johnny Chen2ec5e492010-02-22 21:50:40 +00002468 let Inst{15-12} = 0b1111;
2469}
2470
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002471def SMMLA : AMul2Ia <0b0111010, 0b0001, (outs GPR:$Rd),
2472 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2473 IIC_iMAC32, "smmla", "\t$Rd, $Rn, $Rm, $Ra",
2474 [(set GPR:$Rd, (add (mulhs GPR:$Rn, GPR:$Rm), GPR:$Ra))]>,
2475 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002476
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002477def SMMLAR : AMul2Ia <0b0111010, 0b0011, (outs GPR:$Rd),
2478 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2479 IIC_iMAC32, "smmlar", "\t$Rd, $Rn, $Rm, $Ra",
Johnny Chen2ec5e492010-02-22 21:50:40 +00002480 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002481 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002482
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002483def SMMLS : AMul2Ia <0b0111010, 0b1101, (outs GPR:$Rd),
2484 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2485 IIC_iMAC32, "smmls", "\t$Rd, $Rn, $Rm, $Ra",
2486 [(set GPR:$Rd, (sub GPR:$Ra, (mulhs GPR:$Rn, GPR:$Rm)))]>,
2487 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002488
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002489def SMMLSR : AMul2Ia <0b0111010, 0b1111, (outs GPR:$Rd),
2490 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2491 IIC_iMAC32, "smmlsr", "\t$Rd, $Rn, $Rm, $Ra",
Johnny Chen2ec5e492010-02-22 21:50:40 +00002492 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002493 Requires<[IsARM, HasV6]>;
Johnny Chen2ec5e492010-02-22 21:50:40 +00002494
Raul Herbster37fb5b12007-08-30 23:25:47 +00002495multiclass AI_smul<string opc, PatFrag opnode> {
Jim Grosbach3870b752010-10-22 18:35:16 +00002496 def BB : AMulxyI<0b0001011, 0b00, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2497 IIC_iMUL16, !strconcat(opc, "bb"), "\t$Rd, $Rn, $Rm",
2498 [(set GPR:$Rd, (opnode (sext_inreg GPR:$Rn, i16),
2499 (sext_inreg GPR:$Rm, i16)))]>,
2500 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002501
Jim Grosbach3870b752010-10-22 18:35:16 +00002502 def BT : AMulxyI<0b0001011, 0b10, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2503 IIC_iMUL16, !strconcat(opc, "bt"), "\t$Rd, $Rn, $Rm",
2504 [(set GPR:$Rd, (opnode (sext_inreg GPR:$Rn, i16),
2505 (sra GPR:$Rm, (i32 16))))]>,
2506 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002507
Jim Grosbach3870b752010-10-22 18:35:16 +00002508 def TB : AMulxyI<0b0001011, 0b01, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2509 IIC_iMUL16, !strconcat(opc, "tb"), "\t$Rd, $Rn, $Rm",
2510 [(set GPR:$Rd, (opnode (sra GPR:$Rn, (i32 16)),
2511 (sext_inreg GPR:$Rm, i16)))]>,
2512 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002513
Jim Grosbach3870b752010-10-22 18:35:16 +00002514 def TT : AMulxyI<0b0001011, 0b11, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2515 IIC_iMUL16, !strconcat(opc, "tt"), "\t$Rd, $Rn, $Rm",
2516 [(set GPR:$Rd, (opnode (sra GPR:$Rn, (i32 16)),
2517 (sra GPR:$Rm, (i32 16))))]>,
2518 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002519
Jim Grosbach3870b752010-10-22 18:35:16 +00002520 def WB : AMulxyI<0b0001001, 0b01, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2521 IIC_iMUL16, !strconcat(opc, "wb"), "\t$Rd, $Rn, $Rm",
2522 [(set GPR:$Rd, (sra (opnode GPR:$Rn,
2523 (sext_inreg GPR:$Rm, i16)), (i32 16)))]>,
2524 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002525
Jim Grosbach3870b752010-10-22 18:35:16 +00002526 def WT : AMulxyI<0b0001001, 0b11, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2527 IIC_iMUL16, !strconcat(opc, "wt"), "\t$Rd, $Rn, $Rm",
2528 [(set GPR:$Rd, (sra (opnode GPR:$Rn,
2529 (sra GPR:$Rm, (i32 16))), (i32 16)))]>,
2530 Requires<[IsARM, HasV5TE]>;
Rafael Espindolabec2e382006-10-16 16:33:29 +00002531}
2532
Raul Herbster37fb5b12007-08-30 23:25:47 +00002533
2534multiclass AI_smla<string opc, PatFrag opnode> {
Jim Grosbach3870b752010-10-22 18:35:16 +00002535 def BB : AMulxyI<0b0001000, 0b00, (outs GPR:$Rd),
2536 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2537 IIC_iMAC16, !strconcat(opc, "bb"), "\t$Rd, $Rn, $Rm, $Ra",
2538 [(set GPR:$Rd, (add GPR:$Ra,
2539 (opnode (sext_inreg GPR:$Rn, i16),
2540 (sext_inreg GPR:$Rm, i16))))]>,
2541 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002542
Jim Grosbach3870b752010-10-22 18:35:16 +00002543 def BT : AMulxyI<0b0001000, 0b10, (outs GPR:$Rd),
2544 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2545 IIC_iMAC16, !strconcat(opc, "bt"), "\t$Rd, $Rn, $Rm, $Ra",
2546 [(set GPR:$Rd, (add GPR:$Ra, (opnode (sext_inreg GPR:$Rn, i16),
2547 (sra GPR:$Rm, (i32 16)))))]>,
2548 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002549
Jim Grosbach3870b752010-10-22 18:35:16 +00002550 def TB : AMulxyI<0b0001000, 0b01, (outs GPR:$Rd),
2551 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2552 IIC_iMAC16, !strconcat(opc, "tb"), "\t$Rd, $Rn, $Rm, $Ra",
2553 [(set GPR:$Rd, (add GPR:$Ra, (opnode (sra GPR:$Rn, (i32 16)),
2554 (sext_inreg GPR:$Rm, i16))))]>,
2555 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002556
Jim Grosbach3870b752010-10-22 18:35:16 +00002557 def TT : AMulxyI<0b0001000, 0b11, (outs GPR:$Rd),
2558 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2559 IIC_iMAC16, !strconcat(opc, "tt"), "\t$Rd, $Rn, $Rm, $Ra",
2560 [(set GPR:$Rd, (add GPR:$Ra, (opnode (sra GPR:$Rn, (i32 16)),
2561 (sra GPR:$Rm, (i32 16)))))]>,
2562 Requires<[IsARM, HasV5TE]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002563
Jim Grosbach3870b752010-10-22 18:35:16 +00002564 def WB : AMulxyI<0b0001001, 0b00, (outs GPR:$Rd),
2565 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2566 IIC_iMAC16, !strconcat(opc, "wb"), "\t$Rd, $Rn, $Rm, $Ra",
2567 [(set GPR:$Rd, (add GPR:$Ra, (sra (opnode GPR:$Rn,
2568 (sext_inreg GPR:$Rm, i16)), (i32 16))))]>,
2569 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002570
Jim Grosbach3870b752010-10-22 18:35:16 +00002571 def WT : AMulxyI<0b0001001, 0b10, (outs GPR:$Rd),
2572 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2573 IIC_iMAC16, !strconcat(opc, "wt"), "\t$Rd, $Rn, $Rm, $Ra",
2574 [(set GPR:$Rd, (add GPR:$Ra, (sra (opnode GPR:$Rn,
2575 (sra GPR:$Rm, (i32 16))), (i32 16))))]>,
2576 Requires<[IsARM, HasV5TE]>;
Rafael Espindola70673a12006-10-18 16:20:57 +00002577}
Rafael Espindola5c2aa0a2006-09-08 12:47:03 +00002578
Raul Herbster37fb5b12007-08-30 23:25:47 +00002579defm SMUL : AI_smul<"smul", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
2580defm SMLA : AI_smla<"smla", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
Rafael Espindola27185192006-09-29 21:20:16 +00002581
Johnny Chen83498e52010-02-12 21:59:23 +00002582// Halfword multiply accumulate long: SMLAL<x><y> -- for disassembly only
Jim Grosbach3870b752010-10-22 18:35:16 +00002583def SMLALBB : AMulxyI64<0b0001010, 0b00, (outs GPR:$RdLo, GPR:$RdHi),
2584 (ins GPR:$Rn, GPR:$Rm),
2585 IIC_iMAC64, "smlalbb", "\t$RdLo, $RdHi, $Rn, $Rm",
Johnny Chen83498e52010-02-12 21:59:23 +00002586 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00002587 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00002588
Jim Grosbach3870b752010-10-22 18:35:16 +00002589def SMLALBT : AMulxyI64<0b0001010, 0b10, (outs GPR:$RdLo, GPR:$RdHi),
2590 (ins GPR:$Rn, GPR:$Rm),
2591 IIC_iMAC64, "smlalbt", "\t$RdLo, $RdHi, $Rn, $Rm",
Johnny Chen83498e52010-02-12 21:59:23 +00002592 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00002593 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00002594
Jim Grosbach3870b752010-10-22 18:35:16 +00002595def SMLALTB : AMulxyI64<0b0001010, 0b01, (outs GPR:$RdLo, GPR:$RdHi),
2596 (ins GPR:$Rn, GPR:$Rm),
2597 IIC_iMAC64, "smlaltb", "\t$RdLo, $RdHi, $Rn, $Rm",
Johnny Chen83498e52010-02-12 21:59:23 +00002598 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00002599 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00002600
Jim Grosbach3870b752010-10-22 18:35:16 +00002601def SMLALTT : AMulxyI64<0b0001010, 0b11, (outs GPR:$RdLo, GPR:$RdHi),
2602 (ins GPR:$Rn, GPR:$Rm),
2603 IIC_iMAC64, "smlaltt", "\t$RdLo, $RdHi, $Rn, $Rm",
Johnny Chen83498e52010-02-12 21:59:23 +00002604 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00002605 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00002606
Johnny Chen667d1272010-02-22 18:50:54 +00002607// Helper class for AI_smld -- for disassembly only
Jim Grosbach385e1362010-10-22 19:15:30 +00002608class AMulDualIbase<bit long, bit sub, bit swap, dag oops, dag iops,
2609 InstrItinClass itin, string opc, string asm>
Johnny Chen667d1272010-02-22 18:50:54 +00002610 : AI<oops, iops, MulFrm, itin, opc, asm, []>, Requires<[IsARM, HasV6]> {
Jim Grosbach385e1362010-10-22 19:15:30 +00002611 bits<4> Rn;
2612 bits<4> Rm;
Johnny Chen667d1272010-02-22 18:50:54 +00002613 let Inst{4} = 1;
2614 let Inst{5} = swap;
2615 let Inst{6} = sub;
2616 let Inst{7} = 0;
2617 let Inst{21-20} = 0b00;
2618 let Inst{22} = long;
2619 let Inst{27-23} = 0b01110;
Jim Grosbach385e1362010-10-22 19:15:30 +00002620 let Inst{11-8} = Rm;
2621 let Inst{3-0} = Rn;
2622}
2623class AMulDualI<bit long, bit sub, bit swap, dag oops, dag iops,
2624 InstrItinClass itin, string opc, string asm>
2625 : AMulDualIbase<long, sub, swap, oops, iops, itin, opc, asm> {
2626 bits<4> Rd;
2627 let Inst{15-12} = 0b1111;
2628 let Inst{19-16} = Rd;
2629}
2630class AMulDualIa<bit long, bit sub, bit swap, dag oops, dag iops,
2631 InstrItinClass itin, string opc, string asm>
2632 : AMulDualIbase<long, sub, swap, oops, iops, itin, opc, asm> {
2633 bits<4> Ra;
2634 let Inst{15-12} = Ra;
2635}
2636class AMulDualI64<bit long, bit sub, bit swap, dag oops, dag iops,
2637 InstrItinClass itin, string opc, string asm>
2638 : AMulDualIbase<long, sub, swap, oops, iops, itin, opc, asm> {
2639 bits<4> RdLo;
2640 bits<4> RdHi;
2641 let Inst{19-16} = RdHi;
2642 let Inst{15-12} = RdLo;
Johnny Chen667d1272010-02-22 18:50:54 +00002643}
2644
2645multiclass AI_smld<bit sub, string opc> {
2646
Jim Grosbach385e1362010-10-22 19:15:30 +00002647 def D : AMulDualIa<0, sub, 0, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2648 NoItinerary, !strconcat(opc, "d"), "\t$Rd, $Rn, $Rm, $Ra">;
Johnny Chen667d1272010-02-22 18:50:54 +00002649
Jim Grosbach385e1362010-10-22 19:15:30 +00002650 def DX: AMulDualIa<0, sub, 1, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2651 NoItinerary, !strconcat(opc, "dx"), "\t$Rd, $Rn, $Rm, $Ra">;
Johnny Chen667d1272010-02-22 18:50:54 +00002652
Jim Grosbach385e1362010-10-22 19:15:30 +00002653 def LD: AMulDualI64<1, sub, 0, (outs GPR:$RdLo,GPR:$RdHi),
2654 (ins GPR:$Rn, GPR:$Rm), NoItinerary,
2655 !strconcat(opc, "ld"), "\t$RdLo, $RdHi, $Rn, $Rm">;
Johnny Chen667d1272010-02-22 18:50:54 +00002656
Jim Grosbach385e1362010-10-22 19:15:30 +00002657 def LDX : AMulDualI64<1, sub, 1, (outs GPR:$RdLo,GPR:$RdHi),
2658 (ins GPR:$Rn, GPR:$Rm), NoItinerary,
2659 !strconcat(opc, "ldx"),"\t$RdLo, $RdHi, $Rn, $Rm">;
Johnny Chen667d1272010-02-22 18:50:54 +00002660
2661}
2662
2663defm SMLA : AI_smld<0, "smla">;
2664defm SMLS : AI_smld<1, "smls">;
2665
Johnny Chen2ec5e492010-02-22 21:50:40 +00002666multiclass AI_sdml<bit sub, string opc> {
2667
Jim Grosbach385e1362010-10-22 19:15:30 +00002668 def D : AMulDualI<0, sub, 0, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2669 NoItinerary, !strconcat(opc, "d"), "\t$Rd, $Rn, $Rm">;
2670 def DX : AMulDualI<0, sub, 1, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2671 NoItinerary, !strconcat(opc, "dx"), "\t$Rd, $Rn, $Rm">;
Johnny Chen2ec5e492010-02-22 21:50:40 +00002672}
2673
2674defm SMUA : AI_sdml<0, "smua">;
2675defm SMUS : AI_sdml<1, "smus">;
Rafael Espindola42b62f32006-10-13 13:14:59 +00002676
Evan Chenga8e29892007-01-19 07:51:42 +00002677//===----------------------------------------------------------------------===//
2678// Misc. Arithmetic Instructions.
2679//
Rafael Espindola0d9fe762006-10-10 16:33:47 +00002680
Jim Grosbachf8da5f52010-10-22 22:12:16 +00002681def CLZ : AMiscA1I<0b000010110, 0b0001, (outs GPR:$Rd), (ins GPR:$Rm),
2682 IIC_iUNAr, "clz", "\t$Rd, $Rm",
2683 [(set GPR:$Rd, (ctlz GPR:$Rm))]>, Requires<[IsARM, HasV5T]>;
Rafael Espindola199dd672006-10-17 13:13:23 +00002684
Jim Grosbachf8da5f52010-10-22 22:12:16 +00002685def RBIT : AMiscA1I<0b01101111, 0b0011, (outs GPR:$Rd), (ins GPR:$Rm),
2686 IIC_iUNAr, "rbit", "\t$Rd, $Rm",
2687 [(set GPR:$Rd, (ARMrbit GPR:$Rm))]>,
2688 Requires<[IsARM, HasV6T2]>;
Jim Grosbach3482c802010-01-18 19:58:49 +00002689
Jim Grosbachf8da5f52010-10-22 22:12:16 +00002690def REV : AMiscA1I<0b01101011, 0b0011, (outs GPR:$Rd), (ins GPR:$Rm),
2691 IIC_iUNAr, "rev", "\t$Rd, $Rm",
2692 [(set GPR:$Rd, (bswap GPR:$Rm))]>, Requires<[IsARM, HasV6]>;
Rafael Espindola199dd672006-10-17 13:13:23 +00002693
Jim Grosbachf8da5f52010-10-22 22:12:16 +00002694def REV16 : AMiscA1I<0b01101011, 0b1011, (outs GPR:$Rd), (ins GPR:$Rm),
2695 IIC_iUNAr, "rev16", "\t$Rd, $Rm",
2696 [(set GPR:$Rd,
2697 (or (and (srl GPR:$Rm, (i32 8)), 0xFF),
2698 (or (and (shl GPR:$Rm, (i32 8)), 0xFF00),
2699 (or (and (srl GPR:$Rm, (i32 8)), 0xFF0000),
2700 (and (shl GPR:$Rm, (i32 8)), 0xFF000000)))))]>,
2701 Requires<[IsARM, HasV6]>;
Rafael Espindola27185192006-09-29 21:20:16 +00002702
Jim Grosbachf8da5f52010-10-22 22:12:16 +00002703def REVSH : AMiscA1I<0b01101111, 0b1011, (outs GPR:$Rd), (ins GPR:$Rm),
2704 IIC_iUNAr, "revsh", "\t$Rd, $Rm",
2705 [(set GPR:$Rd,
Evan Chenga8e29892007-01-19 07:51:42 +00002706 (sext_inreg
Jim Grosbachf8da5f52010-10-22 22:12:16 +00002707 (or (srl (and GPR:$Rm, 0xFF00), (i32 8)),
2708 (shl GPR:$Rm, (i32 8))), i16))]>,
2709 Requires<[IsARM, HasV6]>;
Rafael Espindola27185192006-09-29 21:20:16 +00002710
Bob Wilsonf955f292010-08-17 17:23:19 +00002711def lsl_shift_imm : SDNodeXForm<imm, [{
2712 unsigned Sh = ARM_AM::getSORegOpc(ARM_AM::lsl, N->getZExtValue());
2713 return CurDAG->getTargetConstant(Sh, MVT::i32);
2714}]>;
2715
2716def lsl_amt : PatLeaf<(i32 imm), [{
2717 return (N->getZExtValue() < 32);
2718}], lsl_shift_imm>;
2719
Jim Grosbachf8da5f52010-10-22 22:12:16 +00002720def PKHBT : APKHI<0b01101000, 0, (outs GPR:$Rd),
2721 (ins GPR:$Rn, GPR:$Rm, shift_imm:$sh),
2722 IIC_iALUsi, "pkhbt", "\t$Rd, $Rn, $Rm$sh",
2723 [(set GPR:$Rd, (or (and GPR:$Rn, 0xFFFF),
2724 (and (shl GPR:$Rm, lsl_amt:$sh),
2725 0xFFFF0000)))]>,
2726 Requires<[IsARM, HasV6]>;
Rafael Espindola27185192006-09-29 21:20:16 +00002727
Evan Chenga8e29892007-01-19 07:51:42 +00002728// Alternate cases for PKHBT where identities eliminate some nodes.
Jim Grosbachf8da5f52010-10-22 22:12:16 +00002729def : ARMV6Pat<(or (and GPR:$Rn, 0xFFFF), (and GPR:$Rm, 0xFFFF0000)),
2730 (PKHBT GPR:$Rn, GPR:$Rm, 0)>;
2731def : ARMV6Pat<(or (and GPR:$Rn, 0xFFFF), (shl GPR:$Rm, imm16_31:$sh)),
2732 (PKHBT GPR:$Rn, GPR:$Rm, (lsl_shift_imm imm16_31:$sh))>;
Rafael Espindola9e071f02006-10-02 19:30:56 +00002733
Bob Wilsonf955f292010-08-17 17:23:19 +00002734def asr_shift_imm : SDNodeXForm<imm, [{
2735 unsigned Sh = ARM_AM::getSORegOpc(ARM_AM::asr, N->getZExtValue());
2736 return CurDAG->getTargetConstant(Sh, MVT::i32);
2737}]>;
2738
2739def asr_amt : PatLeaf<(i32 imm), [{
2740 return (N->getZExtValue() <= 32);
2741}], asr_shift_imm>;
Rafael Espindolaa2845842006-10-05 16:48:49 +00002742
Bob Wilsondc66eda2010-08-16 22:26:55 +00002743// Note: Shifts of 1-15 bits will be transformed to srl instead of sra and
2744// will match the pattern below.
Jim Grosbachf8da5f52010-10-22 22:12:16 +00002745def PKHTB : APKHI<0b01101000, 1, (outs GPR:$Rd),
2746 (ins GPR:$Rn, GPR:$Rm, shift_imm:$sh),
2747 IIC_iBITsi, "pkhtb", "\t$Rd, $Rn, $Rm$sh",
2748 [(set GPR:$Rd, (or (and GPR:$Rn, 0xFFFF0000),
2749 (and (sra GPR:$Rm, asr_amt:$sh),
2750 0xFFFF)))]>,
2751 Requires<[IsARM, HasV6]>;
Rafael Espindola9e071f02006-10-02 19:30:56 +00002752
Evan Chenga8e29892007-01-19 07:51:42 +00002753// Alternate cases for PKHTB where identities eliminate some nodes. Note that
2754// a shift amount of 0 is *not legal* here, it is PKHBT instead.
Bob Wilsondc66eda2010-08-16 22:26:55 +00002755def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF0000), (srl GPR:$src2, imm16_31:$sh)),
Bob Wilsonf955f292010-08-17 17:23:19 +00002756 (PKHTB GPR:$src1, GPR:$src2, (asr_shift_imm imm16_31:$sh))>;
Evan Chenga8e29892007-01-19 07:51:42 +00002757def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF0000),
Bob Wilsonf955f292010-08-17 17:23:19 +00002758 (and (srl GPR:$src2, imm1_15:$sh), 0xFFFF)),
2759 (PKHTB GPR:$src1, GPR:$src2, (asr_shift_imm imm1_15:$sh))>;
Rafael Espindolab47e1d02006-10-10 18:55:14 +00002760
Evan Chenga8e29892007-01-19 07:51:42 +00002761//===----------------------------------------------------------------------===//
2762// Comparison Instructions...
2763//
Rafael Espindolab47e1d02006-10-10 18:55:14 +00002764
Jim Grosbach26421962008-10-14 20:36:24 +00002765defm CMP : AI1_cmp_irs<0b1010, "cmp",
Evan Cheng5d42c562010-09-29 00:49:25 +00002766 IIC_iCMPi, IIC_iCMPr, IIC_iCMPsr,
Evan Cheng0ff94f72007-08-07 01:37:15 +00002767 BinOpFrag<(ARMcmp node:$LHS, node:$RHS)>>;
Bill Wendling6165e872010-08-26 18:33:51 +00002768
Bill Wendlingc8714bb2010-09-10 10:31:11 +00002769// FIXME: We have to be careful when using the CMN instruction and comparison
2770// with 0. One would expect these two pieces of code should give identical
Bill Wendling6165e872010-08-26 18:33:51 +00002771// results:
2772//
2773// rsbs r1, r1, 0
2774// cmp r0, r1
2775// mov r0, #0
2776// it ls
2777// mov r0, #1
2778//
2779// and:
Jim Grosbacha9a968d2010-10-22 23:48:29 +00002780//
Bill Wendling6165e872010-08-26 18:33:51 +00002781// cmn r0, r1
2782// mov r0, #0
2783// it ls
2784// mov r0, #1
2785//
2786// However, the CMN gives the *opposite* result when r1 is 0. This is because
2787// the carry flag is set in the CMP case but not in the CMN case. In short, the
2788// CMP instruction doesn't perform a truncate of the (logical) NOT of 0 plus the
2789// value of r0 and the carry bit (because the "carry bit" parameter to
2790// AddWithCarry is defined as 1 in this case, the carry flag will always be set
2791// when r0 >= 0). The CMN instruction doesn't perform a NOT of 0 so there is
2792// never a "carry" when this AddWithCarry is performed (because the "carry bit"
2793// parameter to AddWithCarry is defined as 0).
2794//
Bill Wendlingc8714bb2010-09-10 10:31:11 +00002795// When x is 0 and unsigned:
Bill Wendling6165e872010-08-26 18:33:51 +00002796//
2797// x = 0
2798// ~x = 0xFFFF FFFF
2799// ~x + 1 = 0x1 0000 0000
2800// (-x = 0) != (0x1 0000 0000 = ~x + 1)
2801//
Bill Wendlingc8714bb2010-09-10 10:31:11 +00002802// Therefore, we should disable CMN when comparing against zero, until we can
2803// limit when the CMN instruction is used (when we know that the RHS is not 0 or
2804// when it's a comparison which doesn't look at the 'carry' flag).
Bill Wendling6165e872010-08-26 18:33:51 +00002805//
2806// (See the ARM docs for the "AddWithCarry" pseudo-code.)
2807//
2808// This is related to <rdar://problem/7569620>.
2809//
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00002810//defm CMN : AI1_cmp_irs<0b1011, "cmn",
2811// BinOpFrag<(ARMcmp node:$LHS,(ineg node:$RHS))>>;
Rafael Espindolae5bbd6d2006-10-07 14:24:52 +00002812
Evan Chenga8e29892007-01-19 07:51:42 +00002813// Note that TST/TEQ don't set all the same flags that CMP does!
Evan Chengd87293c2008-11-06 08:47:38 +00002814defm TST : AI1_cmp_irs<0b1000, "tst",
Evan Cheng5d42c562010-09-29 00:49:25 +00002815 IIC_iTSTi, IIC_iTSTr, IIC_iTSTsr,
David Goodwinc0309b42009-06-29 15:33:01 +00002816 BinOpFrag<(ARMcmpZ (and node:$LHS, node:$RHS), 0)>, 1>;
Evan Chengd87293c2008-11-06 08:47:38 +00002817defm TEQ : AI1_cmp_irs<0b1001, "teq",
Evan Cheng5d42c562010-09-29 00:49:25 +00002818 IIC_iTSTi, IIC_iTSTr, IIC_iTSTsr,
David Goodwinc0309b42009-06-29 15:33:01 +00002819 BinOpFrag<(ARMcmpZ (xor node:$LHS, node:$RHS), 0)>, 1>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00002820
David Goodwinc0309b42009-06-29 15:33:01 +00002821defm CMPz : AI1_cmp_irs<0b1010, "cmp",
Evan Cheng5d42c562010-09-29 00:49:25 +00002822 IIC_iCMPi, IIC_iCMPr, IIC_iCMPsr,
David Goodwinc0309b42009-06-29 15:33:01 +00002823 BinOpFrag<(ARMcmpZ node:$LHS, node:$RHS)>>;
2824defm CMNz : AI1_cmp_irs<0b1011, "cmn",
Evan Cheng5d42c562010-09-29 00:49:25 +00002825 IIC_iCMPi, IIC_iCMPr, IIC_iCMPsr,
David Goodwinc0309b42009-06-29 15:33:01 +00002826 BinOpFrag<(ARMcmpZ node:$LHS,(ineg node:$RHS))>>;
Evan Cheng2c614c52007-06-06 10:17:05 +00002827
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00002828//def : ARMPat<(ARMcmp GPR:$src, so_imm_neg:$imm),
2829// (CMNri GPR:$src, so_imm_neg:$imm)>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00002830
David Goodwinc0309b42009-06-29 15:33:01 +00002831def : ARMPat<(ARMcmpZ GPR:$src, so_imm_neg:$imm),
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00002832 (CMNzri GPR:$src, so_imm_neg:$imm)>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00002833
Evan Cheng218977b2010-07-13 19:27:42 +00002834// Pseudo i64 compares for some floating point compares.
2835let usesCustomInserter = 1, isBranch = 1, isTerminator = 1,
2836 Defs = [CPSR] in {
2837def BCCi64 : PseudoInst<(outs),
Jim Grosbachc5ed0132010-08-17 18:39:16 +00002838 (ins i32imm:$cc, GPR:$lhs1, GPR:$lhs2, GPR:$rhs1, GPR:$rhs2, brtarget:$dst),
Jim Grosbachadde5da2010-10-01 23:09:33 +00002839 IIC_Br, "",
Evan Cheng218977b2010-07-13 19:27:42 +00002840 [(ARMBcci64 imm:$cc, GPR:$lhs1, GPR:$lhs2, GPR:$rhs1, GPR:$rhs2, bb:$dst)]>;
2841
2842def BCCZi64 : PseudoInst<(outs),
Jim Grosbachadde5da2010-10-01 23:09:33 +00002843 (ins i32imm:$cc, GPR:$lhs1, GPR:$lhs2, brtarget:$dst), IIC_Br, "",
Evan Cheng218977b2010-07-13 19:27:42 +00002844 [(ARMBcci64 imm:$cc, GPR:$lhs1, GPR:$lhs2, 0, 0, bb:$dst)]>;
2845} // usesCustomInserter
2846
Rafael Espindolae5bbd6d2006-10-07 14:24:52 +00002847
Evan Chenga8e29892007-01-19 07:51:42 +00002848// Conditional moves
Evan Chengc85e8322007-07-05 07:13:32 +00002849// FIXME: should be able to write a pattern for ARMcmov, but can't use
Jim Grosbach64171712010-02-16 21:07:46 +00002850// a two-value operand where a dag node expects two operands. :(
Jim Grosbach3bbdcea2010-10-07 00:42:42 +00002851// FIXME: These should all be pseudo-instructions that get expanded to
2852// the normal MOV instructions. That would fix the dependency on
2853// special casing them in tblgen.
Owen Andersonf523e472010-09-23 23:45:25 +00002854let neverHasSideEffects = 1 in {
Jim Grosbach89c898f2010-10-13 00:50:27 +00002855def MOVCCr : AI1<0b1101, (outs GPR:$Rd), (ins GPR:$false, GPR:$Rm), DPFrm,
2856 IIC_iCMOVr, "mov", "\t$Rd, $Rm",
2857 [/*(set GPR:$Rd, (ARMcmov GPR:$false, GPR:$Rm, imm:$cc, CCR:$ccr))*/]>,
2858 RegConstraint<"$false = $Rd">, UnaryDP {
2859 bits<4> Rd;
2860 bits<4> Rm;
Jim Grosbach89c898f2010-10-13 00:50:27 +00002861 let Inst{25} = 0;
Jim Grosbach27e90082010-10-29 19:28:17 +00002862 let Inst{20} = 0;
Jim Grosbach89c898f2010-10-13 00:50:27 +00002863 let Inst{15-12} = Rd;
Johnny Chen04301522009-11-07 00:54:36 +00002864 let Inst{11-4} = 0b00000000;
Jim Grosbach27e90082010-10-29 19:28:17 +00002865 let Inst{3-0} = Rm;
Bob Wilson8e86b512009-10-14 19:00:24 +00002866}
Rafael Espindola493a7fc2006-10-10 20:38:57 +00002867
Jim Grosbach27e90082010-10-29 19:28:17 +00002868def MOVCCs : AI1<0b1101, (outs GPR:$Rd),
2869 (ins GPR:$false, so_reg:$shift), DPSoRegFrm, IIC_iCMOVsr,
2870 "mov", "\t$Rd, $shift",
2871 [/*(set GPR:$Rd, (ARMcmov GPR:$false, so_reg:$shift, imm:$cc, CCR:$ccr))*/]>,
2872 RegConstraint<"$false = $Rd">, UnaryDP {
2873 bits<4> Rd;
2874 bits<4> Rn;
2875 bits<12> shift;
Bob Wilson8e86b512009-10-14 19:00:24 +00002876 let Inst{25} = 0;
Jim Grosbach3bbdcea2010-10-07 00:42:42 +00002877 let Inst{20} = 0;
Jim Grosbach27e90082010-10-29 19:28:17 +00002878 let Inst{19-16} = Rn;
2879 let Inst{15-12} = Rd;
2880 let Inst{11-0} = shift;
Jim Grosbach3bbdcea2010-10-07 00:42:42 +00002881}
2882
Jim Grosbach27e90082010-10-29 19:28:17 +00002883def MOVCCi16 : AI1<0b1000, (outs GPR:$Rd), (ins GPR:$false, i32imm:$imm),
2884 DPFrm, IIC_iMOVi,
2885 "movw", "\t$Rd, $imm",
2886 []>,
2887 RegConstraint<"$false = $Rd">, Requires<[IsARM, HasV6T2]>,
2888 UnaryDP {
2889 bits<4> Rd;
2890 bits<16> imm;
Bob Wilson8e86b512009-10-14 19:00:24 +00002891 let Inst{25} = 1;
Jim Grosbach27e90082010-10-29 19:28:17 +00002892 let Inst{20} = 0;
2893 let Inst{19-16} = imm{15-12};
2894 let Inst{15-12} = Rd;
2895 let Inst{11-0} = imm{11-0};
2896}
2897
2898def MOVCCi : AI1<0b1101, (outs GPR:$Rd),
2899 (ins GPR:$false, so_imm:$imm), DPFrm, IIC_iCMOVi,
2900 "mov", "\t$Rd, $imm",
2901 [/*(set GPR:$Rd, (ARMcmov GPR:$false, so_imm:$imm, imm:$cc, CCR:$ccr))*/]>,
2902 RegConstraint<"$false = $Rd">, UnaryDP {
2903 bits<4> Rd;
2904 bits<12> imm;
2905 let Inst{25} = 1;
2906 let Inst{20} = 0;
2907 let Inst{19-16} = 0b0000;
2908 let Inst{15-12} = Rd;
2909 let Inst{11-0} = imm;
Evan Cheng7995ef32009-09-09 01:47:07 +00002910}
Owen Andersonf523e472010-09-23 23:45:25 +00002911} // neverHasSideEffects
Rafael Espindolad9ae7782006-10-07 13:46:42 +00002912
Jim Grosbach3728e962009-12-10 00:11:09 +00002913//===----------------------------------------------------------------------===//
2914// Atomic operations intrinsics
2915//
2916
Bob Wilsonf74a4292010-10-30 00:54:37 +00002917def memb_opt : Operand<i32> {
2918 let PrintMethod = "printMemBOption";
Jim Grosbachcbd77d22009-12-10 18:35:32 +00002919}
Jim Grosbach3728e962009-12-10 00:11:09 +00002920
Bob Wilsonf74a4292010-10-30 00:54:37 +00002921// memory barriers protect the atomic sequences
2922let hasSideEffects = 1 in {
2923def DMB : AInoP<(outs), (ins memb_opt:$opt), MiscFrm, NoItinerary,
2924 "dmb", "\t$opt", [(ARMMemBarrier (i32 imm:$opt))]>,
2925 Requires<[IsARM, HasDB]> {
2926 bits<4> opt;
2927 let Inst{31-4} = 0xf57ff05;
2928 let Inst{3-0} = opt;
Jim Grosbachcbd77d22009-12-10 18:35:32 +00002929}
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00002930
Johnny Chen7def14f2010-08-11 23:35:12 +00002931def DMB_MCR : AInoP<(outs), (ins GPR:$zero), MiscFrm, NoItinerary,
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00002932 "mcr", "\tp15, 0, $zero, c7, c10, 5",
Evan Cheng11db0682010-08-11 06:22:01 +00002933 [(ARMMemBarrierMCR GPR:$zero)]>,
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00002934 Requires<[IsARM, HasV6]> {
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00002935 // FIXME: add encoding
2936}
Jim Grosbach3728e962009-12-10 00:11:09 +00002937}
Rafael Espindola4b20fbc2006-10-10 12:56:00 +00002938
Bob Wilsonf74a4292010-10-30 00:54:37 +00002939def DSB : AInoP<(outs), (ins memb_opt:$opt), MiscFrm, NoItinerary,
2940 "dsb", "\t$opt",
2941 [/* For disassembly only; pattern left blank */]>,
2942 Requires<[IsARM, HasDB]> {
2943 bits<4> opt;
2944 let Inst{31-4} = 0xf57ff04;
2945 let Inst{3-0} = opt;
Johnny Chenfd6037d2010-02-18 00:19:08 +00002946}
2947
Johnny Chenfd6037d2010-02-18 00:19:08 +00002948// ISB has only full system option -- for disassembly only
Bob Wilsonf74a4292010-10-30 00:54:37 +00002949def ISB : AInoP<(outs), (ins), MiscFrm, NoItinerary, "isb", "", []>,
2950 Requires<[IsARM, HasDB]> {
Johnny Chen1adc40c2010-08-12 20:46:17 +00002951 let Inst{31-4} = 0xf57ff06;
Johnny Chenfd6037d2010-02-18 00:19:08 +00002952 let Inst{3-0} = 0b1111;
2953}
2954
Jim Grosbach66869102009-12-11 18:52:41 +00002955let usesCustomInserter = 1 in {
Jim Grosbache801dc42009-12-12 01:40:06 +00002956 let Uses = [CPSR] in {
2957 def ATOMIC_LOAD_ADD_I8 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002958 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002959 [(set GPR:$dst, (atomic_load_add_8 GPR:$ptr, GPR:$incr))]>;
2960 def ATOMIC_LOAD_SUB_I8 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002961 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002962 [(set GPR:$dst, (atomic_load_sub_8 GPR:$ptr, GPR:$incr))]>;
2963 def ATOMIC_LOAD_AND_I8 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002964 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002965 [(set GPR:$dst, (atomic_load_and_8 GPR:$ptr, GPR:$incr))]>;
2966 def ATOMIC_LOAD_OR_I8 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002967 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002968 [(set GPR:$dst, (atomic_load_or_8 GPR:$ptr, GPR:$incr))]>;
2969 def ATOMIC_LOAD_XOR_I8 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002970 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002971 [(set GPR:$dst, (atomic_load_xor_8 GPR:$ptr, GPR:$incr))]>;
2972 def ATOMIC_LOAD_NAND_I8 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002973 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002974 [(set GPR:$dst, (atomic_load_nand_8 GPR:$ptr, GPR:$incr))]>;
2975 def ATOMIC_LOAD_ADD_I16 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002976 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002977 [(set GPR:$dst, (atomic_load_add_16 GPR:$ptr, GPR:$incr))]>;
2978 def ATOMIC_LOAD_SUB_I16 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002979 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002980 [(set GPR:$dst, (atomic_load_sub_16 GPR:$ptr, GPR:$incr))]>;
2981 def ATOMIC_LOAD_AND_I16 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002982 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002983 [(set GPR:$dst, (atomic_load_and_16 GPR:$ptr, GPR:$incr))]>;
2984 def ATOMIC_LOAD_OR_I16 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002985 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002986 [(set GPR:$dst, (atomic_load_or_16 GPR:$ptr, GPR:$incr))]>;
2987 def ATOMIC_LOAD_XOR_I16 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002988 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002989 [(set GPR:$dst, (atomic_load_xor_16 GPR:$ptr, GPR:$incr))]>;
2990 def ATOMIC_LOAD_NAND_I16 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002991 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002992 [(set GPR:$dst, (atomic_load_nand_16 GPR:$ptr, GPR:$incr))]>;
2993 def ATOMIC_LOAD_ADD_I32 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002994 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002995 [(set GPR:$dst, (atomic_load_add_32 GPR:$ptr, GPR:$incr))]>;
2996 def ATOMIC_LOAD_SUB_I32 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002997 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002998 [(set GPR:$dst, (atomic_load_sub_32 GPR:$ptr, GPR:$incr))]>;
2999 def ATOMIC_LOAD_AND_I32 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00003000 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00003001 [(set GPR:$dst, (atomic_load_and_32 GPR:$ptr, GPR:$incr))]>;
3002 def ATOMIC_LOAD_OR_I32 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00003003 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00003004 [(set GPR:$dst, (atomic_load_or_32 GPR:$ptr, GPR:$incr))]>;
3005 def ATOMIC_LOAD_XOR_I32 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00003006 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00003007 [(set GPR:$dst, (atomic_load_xor_32 GPR:$ptr, GPR:$incr))]>;
3008 def ATOMIC_LOAD_NAND_I32 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00003009 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00003010 [(set GPR:$dst, (atomic_load_nand_32 GPR:$ptr, GPR:$incr))]>;
3011
3012 def ATOMIC_SWAP_I8 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00003013 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00003014 [(set GPR:$dst, (atomic_swap_8 GPR:$ptr, GPR:$new))]>;
3015 def ATOMIC_SWAP_I16 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00003016 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00003017 [(set GPR:$dst, (atomic_swap_16 GPR:$ptr, GPR:$new))]>;
3018 def ATOMIC_SWAP_I32 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00003019 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00003020 [(set GPR:$dst, (atomic_swap_32 GPR:$ptr, GPR:$new))]>;
3021
Jim Grosbache801dc42009-12-12 01:40:06 +00003022 def ATOMIC_CMP_SWAP_I8 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00003023 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00003024 [(set GPR:$dst, (atomic_cmp_swap_8 GPR:$ptr, GPR:$old, GPR:$new))]>;
3025 def ATOMIC_CMP_SWAP_I16 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00003026 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00003027 [(set GPR:$dst, (atomic_cmp_swap_16 GPR:$ptr, GPR:$old, GPR:$new))]>;
3028 def ATOMIC_CMP_SWAP_I32 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00003029 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00003030 [(set GPR:$dst, (atomic_cmp_swap_32 GPR:$ptr, GPR:$old, GPR:$new))]>;
3031}
Jim Grosbach5278eb82009-12-11 01:42:04 +00003032}
3033
3034let mayLoad = 1 in {
Jim Grosbach86875a22010-10-29 19:58:57 +00003035def LDREXB : AIldrex<0b10, (outs GPR:$Rt), (ins GPR:$Rn), NoItinerary,
3036 "ldrexb", "\t$Rt, [$Rn]",
Jim Grosbach5278eb82009-12-11 01:42:04 +00003037 []>;
Jim Grosbach86875a22010-10-29 19:58:57 +00003038def LDREXH : AIldrex<0b11, (outs GPR:$Rt), (ins GPR:$Rn), NoItinerary,
3039 "ldrexh", "\t$Rt, [$Rn]",
Jim Grosbach5278eb82009-12-11 01:42:04 +00003040 []>;
Jim Grosbach86875a22010-10-29 19:58:57 +00003041def LDREX : AIldrex<0b00, (outs GPR:$Rt), (ins GPR:$Rn), NoItinerary,
3042 "ldrex", "\t$Rt, [$Rn]",
Jim Grosbach5278eb82009-12-11 01:42:04 +00003043 []>;
Jim Grosbach86875a22010-10-29 19:58:57 +00003044def LDREXD : AIldrex<0b01, (outs GPR:$Rt, GPR:$Rt2), (ins GPR:$Rn),
Jim Grosbachd7d72d62009-12-14 17:02:55 +00003045 NoItinerary,
Jim Grosbach86875a22010-10-29 19:58:57 +00003046 "ldrexd", "\t$Rt, $Rt2, [$Rn]",
Jim Grosbachd7d72d62009-12-14 17:02:55 +00003047 []>;
Jim Grosbach5278eb82009-12-11 01:42:04 +00003048}
3049
Jim Grosbach86875a22010-10-29 19:58:57 +00003050let mayStore = 1, Constraints = "@earlyclobber $Rd" in {
3051def STREXB : AIstrex<0b10, (outs GPR:$Rd), (ins GPR:$src, GPR:$Rn),
Jim Grosbachd7d72d62009-12-14 17:02:55 +00003052 NoItinerary,
Jim Grosbach86875a22010-10-29 19:58:57 +00003053 "strexb", "\t$Rd, $src, [$Rn]",
Jim Grosbach5278eb82009-12-11 01:42:04 +00003054 []>;
Jim Grosbach86875a22010-10-29 19:58:57 +00003055def STREXH : AIstrex<0b11, (outs GPR:$Rd), (ins GPR:$Rt, GPR:$Rn),
Jim Grosbach5278eb82009-12-11 01:42:04 +00003056 NoItinerary,
Jim Grosbach86875a22010-10-29 19:58:57 +00003057 "strexh", "\t$Rd, $Rt, [$Rn]",
Jim Grosbach5278eb82009-12-11 01:42:04 +00003058 []>;
Jim Grosbach86875a22010-10-29 19:58:57 +00003059def STREX : AIstrex<0b00, (outs GPR:$Rd), (ins GPR:$Rt, GPR:$Rn),
Jim Grosbachd7d72d62009-12-14 17:02:55 +00003060 NoItinerary,
Jim Grosbach86875a22010-10-29 19:58:57 +00003061 "strex", "\t$Rd, $Rt, [$Rn]",
Jim Grosbach5278eb82009-12-11 01:42:04 +00003062 []>;
Jim Grosbach86875a22010-10-29 19:58:57 +00003063def STREXD : AIstrex<0b01, (outs GPR:$Rd),
3064 (ins GPR:$Rt, GPR:$Rt2, GPR:$Rn),
Jim Grosbachd7d72d62009-12-14 17:02:55 +00003065 NoItinerary,
Jim Grosbach86875a22010-10-29 19:58:57 +00003066 "strexd", "\t$Rd, $Rt, $Rt2, [$Rn]",
Jim Grosbachd7d72d62009-12-14 17:02:55 +00003067 []>;
Jim Grosbach5278eb82009-12-11 01:42:04 +00003068}
3069
Johnny Chenb9436272010-02-17 22:37:58 +00003070// Clear-Exclusive is for disassembly only.
3071def CLREX : AXI<(outs), (ins), MiscFrm, NoItinerary, "clrex",
3072 [/* For disassembly only; pattern left blank */]>,
3073 Requires<[IsARM, HasV7]> {
Jim Grosbachf32ecc62010-10-29 20:21:36 +00003074 let Inst{31-0} = 0b11110101011111111111000000011111;
Johnny Chenb9436272010-02-17 22:37:58 +00003075}
3076
Johnny Chenb3e1bf52010-02-12 20:48:24 +00003077// SWP/SWPB are deprecated in V6/V7 and for disassembly only.
3078let mayLoad = 1 in {
Jim Grosbachf32ecc62010-10-29 20:21:36 +00003079def SWP : AIswp<0, (outs GPR:$Rt), (ins GPR:$Rt2, GPR:$Rn), "swp",
3080 [/* For disassembly only; pattern left blank */]>;
3081def SWPB : AIswp<1, (outs GPR:$Rt), (ins GPR:$Rt2, GPR:$Rn), "swpb",
3082 [/* For disassembly only; pattern left blank */]>;
Johnny Chenb3e1bf52010-02-12 20:48:24 +00003083}
3084
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00003085//===----------------------------------------------------------------------===//
3086// TLS Instructions
3087//
3088
3089// __aeabi_read_tp preserves the registers r1-r3.
Jim Grosbachf32ecc62010-10-29 20:21:36 +00003090// FIXME: This needs to be a pseudo of some sort so that we can get the
3091// encoding right, complete with fixup for the aeabi_read_tp function.
Evan Cheng13ab0202007-07-10 18:08:01 +00003092let isCall = 1,
3093 Defs = [R0, R12, LR, CPSR] in {
David Goodwin8b7d7ad2009-08-06 16:52:47 +00003094 def TPsoft : ABXI<0b1011, (outs), (ins), IIC_Br,
Evan Cheng162e3092009-10-26 23:45:59 +00003095 "bl\t__aeabi_read_tp",
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00003096 [(set R0, ARMthread_pointer)]>;
3097}
Rafael Espindolac01c87c2006-10-17 20:33:13 +00003098
Evan Chenga8e29892007-01-19 07:51:42 +00003099//===----------------------------------------------------------------------===//
Jim Grosbach0e0da732009-05-12 23:59:14 +00003100// SJLJ Exception handling intrinsics
Jim Grosbach1add6592009-08-13 15:11:43 +00003101// eh_sjlj_setjmp() is an instruction sequence to store the return
Jim Grosbachf9570122009-05-14 00:46:35 +00003102// address and save #0 in R0 for the non-longjmp case.
Jim Grosbach0e0da732009-05-12 23:59:14 +00003103// Since by its nature we may be coming from some other function to get
3104// here, and we're using the stack frame for the containing function to
3105// save/restore registers, we can't keep anything live in regs across
Jim Grosbachf9570122009-05-14 00:46:35 +00003106// the eh_sjlj_setjmp(), else it will almost certainly have been tromped upon
Jim Grosbach0e0da732009-05-12 23:59:14 +00003107// when we get here from a longjmp(). We force everthing out of registers
Jim Grosbachf9570122009-05-14 00:46:35 +00003108// except for our own input by listing the relevant registers in Defs. By
3109// doing so, we also cause the prologue/epilogue code to actively preserve
3110// all of the callee-saved resgisters, which is exactly what we want.
Jim Grosbacha87ded22010-02-08 23:22:00 +00003111// A constant value is passed in $val, and we use the location as a scratch.
Jim Grosbachf32ecc62010-10-29 20:21:36 +00003112//
3113// These are pseudo-instructions and are lowered to individual MC-insts, so
3114// no encoding information is necessary.
Jim Grosbacha87ded22010-02-08 23:22:00 +00003115let Defs =
Jim Grosbachf35d2162009-08-13 16:59:44 +00003116 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR, D0,
3117 D1, D2, D3, D4, D5, D6, D7, D8, D9, D10, D11, D12, D13, D14, D15,
Evan Cheng0531d042009-07-29 20:10:36 +00003118 D16, D17, D18, D19, D20, D21, D22, D23, D24, D25, D26, D27, D28, D29, D30,
Jim Grosbach5caeff52010-05-28 17:37:40 +00003119 D31 ], hasSideEffects = 1, isBarrier = 1 in {
Jim Grosbacha87ded22010-02-08 23:22:00 +00003120 def Int_eh_sjlj_setjmp : XI<(outs), (ins GPR:$src, GPR:$val),
David Goodwin8b7d7ad2009-08-06 16:52:47 +00003121 AddrModeNone, SizeSpecial, IndexModeNone,
Jim Grosbach71d933a2010-09-30 16:56:53 +00003122 Pseudo, NoItinerary, "", "",
Bob Wilsonec80e262010-04-09 20:41:18 +00003123 [(set R0, (ARMeh_sjlj_setjmp GPR:$src, GPR:$val))]>,
3124 Requires<[IsARM, HasVFP2]>;
3125}
3126
3127let Defs =
Jim Grosbach5caeff52010-05-28 17:37:40 +00003128 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR ],
3129 hasSideEffects = 1, isBarrier = 1 in {
Bob Wilsonec80e262010-04-09 20:41:18 +00003130 def Int_eh_sjlj_setjmp_nofp : XI<(outs), (ins GPR:$src, GPR:$val),
3131 AddrModeNone, SizeSpecial, IndexModeNone,
Jim Grosbach71d933a2010-09-30 16:56:53 +00003132 Pseudo, NoItinerary, "", "",
Bob Wilsonec80e262010-04-09 20:41:18 +00003133 [(set R0, (ARMeh_sjlj_setjmp GPR:$src, GPR:$val))]>,
3134 Requires<[IsARM, NoVFP]>;
Jim Grosbach0e0da732009-05-12 23:59:14 +00003135}
3136
Jim Grosbach5eb19512010-05-22 01:06:18 +00003137// FIXME: Non-Darwin version(s)
3138let isBarrier = 1, hasSideEffects = 1, isTerminator = 1,
3139 Defs = [ R7, LR, SP ] in {
3140def Int_eh_sjlj_longjmp : XI<(outs), (ins GPR:$src, GPR:$scratch),
3141 AddrModeNone, SizeSpecial, IndexModeNone,
Jim Grosbach71d933a2010-09-30 16:56:53 +00003142 Pseudo, NoItinerary, "", "",
Jim Grosbach5eb19512010-05-22 01:06:18 +00003143 [(ARMeh_sjlj_longjmp GPR:$src, GPR:$scratch)]>,
3144 Requires<[IsARM, IsDarwin]>;
3145}
3146
Jim Grosbache4ad3872010-10-19 23:27:08 +00003147// eh.sjlj.dispatchsetup pseudo-instruction.
Jim Grosbache317b132010-10-29 20:21:49 +00003148// This pseudo is used for ARM, Thumb1 and Thumb2. Any differences are
Jim Grosbache4ad3872010-10-19 23:27:08 +00003149// handled when the pseudo is expanded (which happens before any passes
3150// that need the instruction size).
3151let isBarrier = 1, hasSideEffects = 1 in
3152def Int_eh_sjlj_dispatchsetup :
3153 PseudoInst<(outs), (ins GPR:$src), NoItinerary, "",
3154 [(ARMeh_sjlj_dispatchsetup GPR:$src)]>,
3155 Requires<[IsDarwin]>;
3156
Jim Grosbach0e0da732009-05-12 23:59:14 +00003157//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +00003158// Non-Instruction Patterns
3159//
Rafael Espindola5aca9272006-10-07 14:03:39 +00003160
Evan Chenga8e29892007-01-19 07:51:42 +00003161// Large immediate handling.
Rafael Espindola0505be02006-10-16 21:10:32 +00003162
Evan Chenga8e29892007-01-19 07:51:42 +00003163// Two piece so_imms.
Evan Cheng5be39222010-09-24 22:03:46 +00003164// FIXME: Remove this when we can do generalized remat.
Dan Gohmand45eddd2007-06-26 00:48:07 +00003165let isReMaterializable = 1 in
Jim Grosbach8e0a3eb2010-10-29 21:35:25 +00003166def MOVi2pieces : PseudoInst<(outs GPR:$dst), (ins so_imm2part:$src),
3167 IIC_iMOVix2, "",
3168 [(set GPR:$dst, (so_imm2part:$src))]>,
Evan Cheng5adb66a2009-09-28 09:14:39 +00003169 Requires<[IsARM, NoV6T2]>;
Rafael Espindolaf621abc2006-10-17 13:36:07 +00003170
Evan Chenga8e29892007-01-19 07:51:42 +00003171def : ARMPat<(or GPR:$LHS, so_imm2part:$RHS),
Evan Chenge7cbe412009-07-08 21:03:57 +00003172 (ORRri (ORRri GPR:$LHS, (so_imm2part_1 imm:$RHS)),
3173 (so_imm2part_2 imm:$RHS))>;
Evan Chenga8e29892007-01-19 07:51:42 +00003174def : ARMPat<(xor GPR:$LHS, so_imm2part:$RHS),
Evan Chenge7cbe412009-07-08 21:03:57 +00003175 (EORri (EORri GPR:$LHS, (so_imm2part_1 imm:$RHS)),
3176 (so_imm2part_2 imm:$RHS))>;
Jim Grosbach65b7f3a2009-10-21 20:44:34 +00003177def : ARMPat<(add GPR:$LHS, so_imm2part:$RHS),
3178 (ADDri (ADDri GPR:$LHS, (so_imm2part_1 imm:$RHS)),
3179 (so_imm2part_2 imm:$RHS))>;
Jim Grosbach15e6ef82009-11-23 20:35:53 +00003180def : ARMPat<(add GPR:$LHS, so_neg_imm2part:$RHS),
3181 (SUBri (SUBri GPR:$LHS, (so_neg_imm2part_1 imm:$RHS)),
3182 (so_neg_imm2part_2 imm:$RHS))>;
Rafael Espindolaf621abc2006-10-17 13:36:07 +00003183
Evan Cheng5adb66a2009-09-28 09:14:39 +00003184// 32-bit immediate using movw + movt.
Chris Lattner017d9472009-10-20 00:40:56 +00003185// This is a single pseudo instruction, the benefit is that it can be remat'd
3186// as a single unit instead of having to handle reg inputs.
3187// FIXME: Remove this when we can do generalized remat.
Evan Cheng5adb66a2009-09-28 09:14:39 +00003188let isReMaterializable = 1 in
Jim Grosbach3c38f962010-10-06 22:01:26 +00003189def MOVi32imm : PseudoInst<(outs GPR:$dst), (ins i32imm:$src), IIC_iMOVix2, "",
3190 [(set GPR:$dst, (i32 imm:$src))]>,
3191 Requires<[IsARM, HasV6T2]>;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00003192
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +00003193// ConstantPool, GlobalAddress, and JumpTable
3194def : ARMPat<(ARMWrapper tglobaladdr :$dst), (LEApcrel tglobaladdr :$dst)>,
3195 Requires<[IsARM, DontUseMovt]>;
3196def : ARMPat<(ARMWrapper tconstpool :$dst), (LEApcrel tconstpool :$dst)>;
3197def : ARMPat<(ARMWrapper tglobaladdr :$dst), (MOVi32imm tglobaladdr :$dst)>,
3198 Requires<[IsARM, UseMovt]>;
3199def : ARMPat<(ARMWrapperJT tjumptable:$dst, imm:$id),
3200 (LEApcrelJT tjumptable:$dst, imm:$id)>;
3201
Evan Chenga8e29892007-01-19 07:51:42 +00003202// TODO: add,sub,and, 3-instr forms?
Rafael Espindola0505be02006-10-16 21:10:32 +00003203
Dale Johannesen51e28e62010-06-03 21:09:53 +00003204// Tail calls
Dale Johannesen38d5f042010-06-15 22:24:08 +00003205def : ARMPat<(ARMtcret tcGPR:$dst),
3206 (TCRETURNri tcGPR:$dst)>, Requires<[IsDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00003207
3208def : ARMPat<(ARMtcret (i32 tglobaladdr:$dst)),
3209 (TCRETURNdi texternalsym:$dst)>, Requires<[IsDarwin]>;
3210
3211def : ARMPat<(ARMtcret (i32 texternalsym:$dst)),
3212 (TCRETURNdi texternalsym:$dst)>, Requires<[IsDarwin]>;
3213
Dale Johannesen38d5f042010-06-15 22:24:08 +00003214def : ARMPat<(ARMtcret tcGPR:$dst),
3215 (TCRETURNriND tcGPR:$dst)>, Requires<[IsNotDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00003216
3217def : ARMPat<(ARMtcret (i32 tglobaladdr:$dst)),
3218 (TCRETURNdiND texternalsym:$dst)>, Requires<[IsNotDarwin]>;
3219
3220def : ARMPat<(ARMtcret (i32 texternalsym:$dst)),
3221 (TCRETURNdiND texternalsym:$dst)>, Requires<[IsNotDarwin]>;
Rafael Espindola24357862006-10-19 17:05:03 +00003222
Evan Chenga8e29892007-01-19 07:51:42 +00003223// Direct calls
Bob Wilson54fc1242009-06-22 21:01:46 +00003224def : ARMPat<(ARMcall texternalsym:$func), (BL texternalsym:$func)>,
Evan Cheng20a2a0a2009-07-29 21:26:42 +00003225 Requires<[IsARM, IsNotDarwin]>;
Bob Wilson54fc1242009-06-22 21:01:46 +00003226def : ARMPat<(ARMcall texternalsym:$func), (BLr9 texternalsym:$func)>,
Evan Cheng20a2a0a2009-07-29 21:26:42 +00003227 Requires<[IsARM, IsDarwin]>;
Rafael Espindola9dca7ad2006-11-01 14:13:27 +00003228
Evan Chenga8e29892007-01-19 07:51:42 +00003229// zextload i1 -> zextload i8
Jim Grosbachc1d30212010-10-27 00:19:44 +00003230def : ARMPat<(zextloadi1 addrmode_imm12:$addr), (LDRBi12 addrmode_imm12:$addr)>;
3231def : ARMPat<(zextloadi1 ldst_so_reg:$addr), (LDRBrs ldst_so_reg:$addr)>;
Lauro Ramos Venancioa8f9f4a2006-12-26 19:30:42 +00003232
Evan Chenga8e29892007-01-19 07:51:42 +00003233// extload -> zextload
Jim Grosbachc1d30212010-10-27 00:19:44 +00003234def : ARMPat<(extloadi1 addrmode_imm12:$addr), (LDRBi12 addrmode_imm12:$addr)>;
3235def : ARMPat<(extloadi1 ldst_so_reg:$addr), (LDRBrs ldst_so_reg:$addr)>;
3236def : ARMPat<(extloadi8 addrmode_imm12:$addr), (LDRBi12 addrmode_imm12:$addr)>;
3237def : ARMPat<(extloadi8 ldst_so_reg:$addr), (LDRBrs ldst_so_reg:$addr)>;
3238
Evan Chenga8e29892007-01-19 07:51:42 +00003239def : ARMPat<(extloadi16 addrmode3:$addr), (LDRH addrmode3:$addr)>;
Rafael Espindola9dca7ad2006-11-01 14:13:27 +00003240
Evan Cheng83b5cf02008-11-05 23:22:34 +00003241def : ARMPat<(extloadi8 addrmodepc:$addr), (PICLDRB addrmodepc:$addr)>;
3242def : ARMPat<(extloadi16 addrmodepc:$addr), (PICLDRH addrmodepc:$addr)>;
3243
Evan Cheng34b12d22007-01-19 20:27:35 +00003244// smul* and smla*
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003245def : ARMV5TEPat<(mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
3246 (sra (shl GPR:$b, (i32 16)), (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00003247 (SMULBB GPR:$a, GPR:$b)>;
3248def : ARMV5TEPat<(mul sext_16_node:$a, sext_16_node:$b),
3249 (SMULBB GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003250def : ARMV5TEPat<(mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
3251 (sra GPR:$b, (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00003252 (SMULBT GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003253def : ARMV5TEPat<(mul sext_16_node:$a, (sra GPR:$b, (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00003254 (SMULBT GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003255def : ARMV5TEPat<(mul (sra GPR:$a, (i32 16)),
3256 (sra (shl GPR:$b, (i32 16)), (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00003257 (SMULTB GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003258def : ARMV5TEPat<(mul (sra GPR:$a, (i32 16)), sext_16_node:$b),
Evan Cheng34b12d22007-01-19 20:27:35 +00003259 (SMULTB GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003260def : ARMV5TEPat<(sra (mul GPR:$a, (sra (shl GPR:$b, (i32 16)), (i32 16))),
3261 (i32 16)),
Evan Cheng34b12d22007-01-19 20:27:35 +00003262 (SMULWB GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003263def : ARMV5TEPat<(sra (mul GPR:$a, sext_16_node:$b), (i32 16)),
Evan Cheng34b12d22007-01-19 20:27:35 +00003264 (SMULWB GPR:$a, GPR:$b)>;
3265
3266def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003267 (mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
3268 (sra (shl GPR:$b, (i32 16)), (i32 16)))),
Evan Cheng34b12d22007-01-19 20:27:35 +00003269 (SMLABB GPR:$a, GPR:$b, GPR:$acc)>;
3270def : ARMV5TEPat<(add GPR:$acc,
3271 (mul sext_16_node:$a, sext_16_node:$b)),
3272 (SMLABB GPR:$a, GPR:$b, GPR:$acc)>;
3273def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003274 (mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
3275 (sra GPR:$b, (i32 16)))),
Evan Cheng34b12d22007-01-19 20:27:35 +00003276 (SMLABT GPR:$a, GPR:$b, GPR:$acc)>;
3277def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003278 (mul sext_16_node:$a, (sra GPR:$b, (i32 16)))),
Evan Cheng34b12d22007-01-19 20:27:35 +00003279 (SMLABT GPR:$a, GPR:$b, GPR:$acc)>;
3280def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003281 (mul (sra GPR:$a, (i32 16)),
3282 (sra (shl GPR:$b, (i32 16)), (i32 16)))),
Evan Cheng34b12d22007-01-19 20:27:35 +00003283 (SMLATB GPR:$a, GPR:$b, GPR:$acc)>;
3284def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003285 (mul (sra GPR:$a, (i32 16)), sext_16_node:$b)),
Evan Cheng34b12d22007-01-19 20:27:35 +00003286 (SMLATB GPR:$a, GPR:$b, GPR:$acc)>;
3287def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003288 (sra (mul GPR:$a, (sra (shl GPR:$b, (i32 16)), (i32 16))),
3289 (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00003290 (SMLAWB GPR:$a, GPR:$b, GPR:$acc)>;
3291def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003292 (sra (mul GPR:$a, sext_16_node:$b), (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00003293 (SMLAWB GPR:$a, GPR:$b, GPR:$acc)>;
3294
Evan Chenga8e29892007-01-19 07:51:42 +00003295//===----------------------------------------------------------------------===//
3296// Thumb Support
3297//
3298
3299include "ARMInstrThumb.td"
3300
3301//===----------------------------------------------------------------------===//
Anton Korobeynikov52237112009-06-17 18:13:58 +00003302// Thumb2 Support
3303//
3304
3305include "ARMInstrThumb2.td"
3306
3307//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +00003308// Floating Point Support
3309//
3310
3311include "ARMInstrVFP.td"
Bob Wilson5bafff32009-06-22 23:27:02 +00003312
3313//===----------------------------------------------------------------------===//
3314// Advanced SIMD (NEON) Support
3315//
3316
3317include "ARMInstrNEON.td"
Johnny Chen906d57f2010-02-12 01:44:23 +00003318
3319//===----------------------------------------------------------------------===//
3320// Coprocessor Instructions. For disassembly only.
3321//
3322
3323def CDP : ABI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1,
3324 nohash_imm:$CRd, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2),
3325 NoItinerary, "cdp", "\tp$cop, $opc1, cr$CRd, cr$CRn, cr$CRm, $opc2",
3326 [/* For disassembly only; pattern left blank */]> {
3327 let Inst{4} = 0;
3328}
3329
3330def CDP2 : ABXI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1,
3331 nohash_imm:$CRd, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2),
3332 NoItinerary, "cdp2\tp$cop, $opc1, cr$CRd, cr$CRn, cr$CRm, $opc2",
3333 [/* For disassembly only; pattern left blank */]> {
3334 let Inst{31-28} = 0b1111;
3335 let Inst{4} = 0;
3336}
3337
Johnny Chen64dfb782010-02-16 20:04:27 +00003338class ACI<dag oops, dag iops, string opc, string asm>
3339 : I<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, BrFrm, NoItinerary,
3340 opc, asm, "", [/* For disassembly only; pattern left blank */]> {
3341 let Inst{27-25} = 0b110;
3342}
3343
3344multiclass LdStCop<bits<4> op31_28, bit load, string opc> {
3345
3346 def _OFFSET : ACI<(outs),
3347 (ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr),
3348 opc, "\tp$cop, cr$CRd, $addr"> {
3349 let Inst{31-28} = op31_28;
3350 let Inst{24} = 1; // P = 1
3351 let Inst{21} = 0; // W = 0
3352 let Inst{22} = 0; // D = 0
3353 let Inst{20} = load;
3354 }
3355
3356 def _PRE : ACI<(outs),
3357 (ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr),
3358 opc, "\tp$cop, cr$CRd, $addr!"> {
3359 let Inst{31-28} = op31_28;
3360 let Inst{24} = 1; // P = 1
3361 let Inst{21} = 1; // W = 1
3362 let Inst{22} = 0; // D = 0
3363 let Inst{20} = load;
3364 }
3365
3366 def _POST : ACI<(outs),
3367 (ins nohash_imm:$cop, nohash_imm:$CRd, GPR:$base, am2offset:$offset),
3368 opc, "\tp$cop, cr$CRd, [$base], $offset"> {
3369 let Inst{31-28} = op31_28;
3370 let Inst{24} = 0; // P = 0
3371 let Inst{21} = 1; // W = 1
3372 let Inst{22} = 0; // D = 0
3373 let Inst{20} = load;
3374 }
3375
3376 def _OPTION : ACI<(outs),
3377 (ins nohash_imm:$cop, nohash_imm:$CRd, GPR:$base, i32imm:$option),
3378 opc, "\tp$cop, cr$CRd, [$base], $option"> {
3379 let Inst{31-28} = op31_28;
3380 let Inst{24} = 0; // P = 0
3381 let Inst{23} = 1; // U = 1
3382 let Inst{21} = 0; // W = 0
3383 let Inst{22} = 0; // D = 0
3384 let Inst{20} = load;
3385 }
3386
3387 def L_OFFSET : ACI<(outs),
3388 (ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr),
Johnny Chen2fb10f12010-04-16 19:33:23 +00003389 !strconcat(opc, "l"), "\tp$cop, cr$CRd, $addr"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003390 let Inst{31-28} = op31_28;
3391 let Inst{24} = 1; // P = 1
3392 let Inst{21} = 0; // W = 0
3393 let Inst{22} = 1; // D = 1
3394 let Inst{20} = load;
3395 }
3396
3397 def L_PRE : ACI<(outs),
3398 (ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr),
Johnny Chen2fb10f12010-04-16 19:33:23 +00003399 !strconcat(opc, "l"), "\tp$cop, cr$CRd, $addr!"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003400 let Inst{31-28} = op31_28;
3401 let Inst{24} = 1; // P = 1
3402 let Inst{21} = 1; // W = 1
3403 let Inst{22} = 1; // D = 1
3404 let Inst{20} = load;
3405 }
3406
3407 def L_POST : ACI<(outs),
3408 (ins nohash_imm:$cop, nohash_imm:$CRd, GPR:$base, am2offset:$offset),
Johnny Chen2fb10f12010-04-16 19:33:23 +00003409 !strconcat(opc, "l"), "\tp$cop, cr$CRd, [$base], $offset"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003410 let Inst{31-28} = op31_28;
3411 let Inst{24} = 0; // P = 0
3412 let Inst{21} = 1; // W = 1
3413 let Inst{22} = 1; // D = 1
3414 let Inst{20} = load;
3415 }
3416
3417 def L_OPTION : ACI<(outs),
3418 (ins nohash_imm:$cop, nohash_imm:$CRd, GPR:$base, nohash_imm:$option),
Johnny Chen2fb10f12010-04-16 19:33:23 +00003419 !strconcat(opc, "l"), "\tp$cop, cr$CRd, [$base], $option"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003420 let Inst{31-28} = op31_28;
3421 let Inst{24} = 0; // P = 0
3422 let Inst{23} = 1; // U = 1
3423 let Inst{21} = 0; // W = 0
3424 let Inst{22} = 1; // D = 1
3425 let Inst{20} = load;
3426 }
3427}
3428
3429defm LDC : LdStCop<{?,?,?,?}, 1, "ldc">;
3430defm LDC2 : LdStCop<0b1111, 1, "ldc2">;
3431defm STC : LdStCop<{?,?,?,?}, 0, "stc">;
3432defm STC2 : LdStCop<0b1111, 0, "stc2">;
3433
Johnny Chen906d57f2010-02-12 01:44:23 +00003434def MCR : ABI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1,
3435 GPR:$Rt, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2),
3436 NoItinerary, "mcr", "\tp$cop, $opc1, $Rt, cr$CRn, cr$CRm, $opc2",
3437 [/* For disassembly only; pattern left blank */]> {
3438 let Inst{20} = 0;
3439 let Inst{4} = 1;
3440}
3441
3442def MCR2 : ABXI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1,
3443 GPR:$Rt, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2),
3444 NoItinerary, "mcr2\tp$cop, $opc1, $Rt, cr$CRn, cr$CRm, $opc2",
3445 [/* For disassembly only; pattern left blank */]> {
3446 let Inst{31-28} = 0b1111;
3447 let Inst{20} = 0;
3448 let Inst{4} = 1;
3449}
3450
3451def MRC : ABI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1,
3452 GPR:$Rt, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2),
3453 NoItinerary, "mrc", "\tp$cop, $opc1, $Rt, cr$CRn, cr$CRm, $opc2",
3454 [/* For disassembly only; pattern left blank */]> {
3455 let Inst{20} = 1;
3456 let Inst{4} = 1;
3457}
3458
3459def MRC2 : ABXI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1,
3460 GPR:$Rt, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2),
3461 NoItinerary, "mrc2\tp$cop, $opc1, $Rt, cr$CRn, cr$CRm, $opc2",
3462 [/* For disassembly only; pattern left blank */]> {
3463 let Inst{31-28} = 0b1111;
3464 let Inst{20} = 1;
3465 let Inst{4} = 1;
3466}
3467
3468def MCRR : ABI<0b1100, (outs), (ins nohash_imm:$cop, i32imm:$opc,
3469 GPR:$Rt, GPR:$Rt2, nohash_imm:$CRm),
3470 NoItinerary, "mcrr", "\tp$cop, $opc, $Rt, $Rt2, cr$CRm",
3471 [/* For disassembly only; pattern left blank */]> {
3472 let Inst{23-20} = 0b0100;
3473}
3474
3475def MCRR2 : ABXI<0b1100, (outs), (ins nohash_imm:$cop, i32imm:$opc,
3476 GPR:$Rt, GPR:$Rt2, nohash_imm:$CRm),
3477 NoItinerary, "mcrr2\tp$cop, $opc, $Rt, $Rt2, cr$CRm",
3478 [/* For disassembly only; pattern left blank */]> {
3479 let Inst{31-28} = 0b1111;
3480 let Inst{23-20} = 0b0100;
3481}
3482
3483def MRRC : ABI<0b1100, (outs), (ins nohash_imm:$cop, i32imm:$opc,
3484 GPR:$Rt, GPR:$Rt2, nohash_imm:$CRm),
3485 NoItinerary, "mrrc", "\tp$cop, $opc, $Rt, $Rt2, cr$CRm",
3486 [/* For disassembly only; pattern left blank */]> {
3487 let Inst{23-20} = 0b0101;
3488}
3489
3490def MRRC2 : ABXI<0b1100, (outs), (ins nohash_imm:$cop, i32imm:$opc,
3491 GPR:$Rt, GPR:$Rt2, nohash_imm:$CRm),
3492 NoItinerary, "mrrc2\tp$cop, $opc, $Rt, $Rt2, cr$CRm",
3493 [/* For disassembly only; pattern left blank */]> {
3494 let Inst{31-28} = 0b1111;
3495 let Inst{23-20} = 0b0101;
3496}
3497
Johnny Chenb98e1602010-02-12 18:55:33 +00003498//===----------------------------------------------------------------------===//
3499// Move between special register and ARM core register -- for disassembly only
3500//
3501
3502def MRS : ABI<0b0001,(outs GPR:$dst),(ins), NoItinerary, "mrs", "\t$dst, cpsr",
3503 [/* For disassembly only; pattern left blank */]> {
3504 let Inst{23-20} = 0b0000;
3505 let Inst{7-4} = 0b0000;
3506}
3507
3508def MRSsys : ABI<0b0001,(outs GPR:$dst),(ins), NoItinerary,"mrs","\t$dst, spsr",
3509 [/* For disassembly only; pattern left blank */]> {
3510 let Inst{23-20} = 0b0100;
3511 let Inst{7-4} = 0b0000;
3512}
3513
Johnny Chendd0f3cf2010-03-10 18:59:38 +00003514def MSR : ABI<0b0001, (outs), (ins GPR:$src, msr_mask:$mask), NoItinerary,
3515 "msr", "\tcpsr$mask, $src",
Johnny Chenb98e1602010-02-12 18:55:33 +00003516 [/* For disassembly only; pattern left blank */]> {
3517 let Inst{23-20} = 0b0010;
3518 let Inst{7-4} = 0b0000;
3519}
3520
Johnny Chendd0f3cf2010-03-10 18:59:38 +00003521def MSRi : ABI<0b0011, (outs), (ins so_imm:$a, msr_mask:$mask), NoItinerary,
3522 "msr", "\tcpsr$mask, $a",
Johnny Chen64dfb782010-02-16 20:04:27 +00003523 [/* For disassembly only; pattern left blank */]> {
3524 let Inst{23-20} = 0b0010;
3525 let Inst{7-4} = 0b0000;
3526}
3527
Johnny Chendd0f3cf2010-03-10 18:59:38 +00003528def MSRsys : ABI<0b0001, (outs), (ins GPR:$src, msr_mask:$mask), NoItinerary,
3529 "msr", "\tspsr$mask, $src",
Johnny Chen64dfb782010-02-16 20:04:27 +00003530 [/* For disassembly only; pattern left blank */]> {
3531 let Inst{23-20} = 0b0110;
3532 let Inst{7-4} = 0b0000;
3533}
3534
Johnny Chendd0f3cf2010-03-10 18:59:38 +00003535def MSRsysi : ABI<0b0011, (outs), (ins so_imm:$a, msr_mask:$mask), NoItinerary,
3536 "msr", "\tspsr$mask, $a",
Johnny Chenb98e1602010-02-12 18:55:33 +00003537 [/* For disassembly only; pattern left blank */]> {
3538 let Inst{23-20} = 0b0110;
3539 let Inst{7-4} = 0b0000;
3540}