Misha Brukman | 91b5ca8 | 2004-07-26 18:45:48 +0000 | [diff] [blame] | 1 | //===-- X86FloatingPoint.cpp - Floating point Reg -> Stack converter ------===// |
Misha Brukman | 0e0a7a45 | 2005-04-21 23:38:14 +0000 | [diff] [blame] | 2 | // |
John Criswell | b576c94 | 2003-10-20 19:43:21 +0000 | [diff] [blame] | 3 | // The LLVM Compiler Infrastructure |
| 4 | // |
Chris Lattner | 4ee451d | 2007-12-29 20:36:04 +0000 | [diff] [blame] | 5 | // This file is distributed under the University of Illinois Open Source |
| 6 | // License. See LICENSE.TXT for details. |
Misha Brukman | 0e0a7a45 | 2005-04-21 23:38:14 +0000 | [diff] [blame] | 7 | // |
John Criswell | b576c94 | 2003-10-20 19:43:21 +0000 | [diff] [blame] | 8 | //===----------------------------------------------------------------------===// |
Chris Lattner | a960d95 | 2003-01-13 01:01:59 +0000 | [diff] [blame] | 9 | // |
| 10 | // This file defines the pass which converts floating point instructions from |
Chris Lattner | 847df25 | 2004-01-30 22:25:18 +0000 | [diff] [blame] | 11 | // virtual registers into register stack instructions. This pass uses live |
| 12 | // variable information to indicate where the FPn registers are used and their |
| 13 | // lifetimes. |
| 14 | // |
| 15 | // This pass is hampered by the lack of decent CFG manipulation routines for |
| 16 | // machine code. In particular, this wants to be able to split critical edges |
| 17 | // as necessary, traverse the machine basic block CFG in depth-first order, and |
| 18 | // allow there to be multiple machine basic blocks for each LLVM basicblock |
| 19 | // (needed for critical edge splitting). |
| 20 | // |
| 21 | // In particular, this pass currently barfs on critical edges. Because of this, |
| 22 | // it requires the instruction selector to insert FP_REG_KILL instructions on |
| 23 | // the exits of any basic block that has critical edges going from it, or which |
| 24 | // branch to a critical basic block. |
| 25 | // |
| 26 | // FIXME: this is not implemented yet. The stackifier pass only works on local |
| 27 | // basic blocks. |
Chris Lattner | a960d95 | 2003-01-13 01:01:59 +0000 | [diff] [blame] | 28 | // |
| 29 | //===----------------------------------------------------------------------===// |
| 30 | |
Chris Lattner | 95b2c7d | 2006-12-19 22:59:26 +0000 | [diff] [blame] | 31 | #define DEBUG_TYPE "x86-codegen" |
Chris Lattner | a960d95 | 2003-01-13 01:01:59 +0000 | [diff] [blame] | 32 | #include "X86.h" |
| 33 | #include "X86InstrInfo.h" |
Reid Spencer | 551ccae | 2004-09-01 22:55:40 +0000 | [diff] [blame] | 34 | #include "llvm/ADT/DepthFirstIterator.h" |
Owen Anderson | eaa009d | 2008-08-14 21:01:00 +0000 | [diff] [blame] | 35 | #include "llvm/ADT/SmallPtrSet.h" |
Evan Cheng | ddd2a45 | 2006-11-15 20:56:39 +0000 | [diff] [blame] | 36 | #include "llvm/ADT/SmallVector.h" |
Reid Spencer | 551ccae | 2004-09-01 22:55:40 +0000 | [diff] [blame] | 37 | #include "llvm/ADT/Statistic.h" |
| 38 | #include "llvm/ADT/STLExtras.h" |
Bill Wendling | 0ea8bf3 | 2009-08-03 00:11:34 +0000 | [diff] [blame] | 39 | #include "llvm/CodeGen/MachineFunctionPass.h" |
| 40 | #include "llvm/CodeGen/MachineInstrBuilder.h" |
| 41 | #include "llvm/CodeGen/MachineRegisterInfo.h" |
| 42 | #include "llvm/CodeGen/Passes.h" |
Bill Wendling | 0ea8bf3 | 2009-08-03 00:11:34 +0000 | [diff] [blame] | 43 | #include "llvm/Support/Debug.h" |
| 44 | #include "llvm/Support/ErrorHandling.h" |
| 45 | #include "llvm/Support/raw_ostream.h" |
| 46 | #include "llvm/Target/TargetInstrInfo.h" |
| 47 | #include "llvm/Target/TargetMachine.h" |
Chris Lattner | a960d95 | 2003-01-13 01:01:59 +0000 | [diff] [blame] | 48 | #include <algorithm> |
Chris Lattner | f2e49d4 | 2003-12-20 09:58:55 +0000 | [diff] [blame] | 49 | using namespace llvm; |
Brian Gaeke | d0fde30 | 2003-11-11 22:41:34 +0000 | [diff] [blame] | 50 | |
Chris Lattner | 95b2c7d | 2006-12-19 22:59:26 +0000 | [diff] [blame] | 51 | STATISTIC(NumFXCH, "Number of fxch instructions inserted"); |
| 52 | STATISTIC(NumFP , "Number of floating point instructions"); |
Chris Lattner | a960d95 | 2003-01-13 01:01:59 +0000 | [diff] [blame] | 53 | |
Chris Lattner | 95b2c7d | 2006-12-19 22:59:26 +0000 | [diff] [blame] | 54 | namespace { |
Nick Lewycky | 6726b6d | 2009-10-25 06:33:48 +0000 | [diff] [blame] | 55 | struct FPS : public MachineFunctionPass { |
Devang Patel | 1997473 | 2007-05-03 01:11:54 +0000 | [diff] [blame] | 56 | static char ID; |
Dan Gohman | ae73dc1 | 2008-09-04 17:05:41 +0000 | [diff] [blame] | 57 | FPS() : MachineFunctionPass(&ID) {} |
Devang Patel | 794fd75 | 2007-05-01 21:15:47 +0000 | [diff] [blame] | 58 | |
Evan Cheng | bbeeb2a | 2008-09-22 20:58:04 +0000 | [diff] [blame] | 59 | virtual void getAnalysisUsage(AnalysisUsage &AU) const { |
Dan Gohman | df09055 | 2009-08-01 00:26:16 +0000 | [diff] [blame] | 60 | AU.setPreservesCFG(); |
Evan Cheng | 8b56a90 | 2008-09-22 22:21:38 +0000 | [diff] [blame] | 61 | AU.addPreservedID(MachineLoopInfoID); |
| 62 | AU.addPreservedID(MachineDominatorsID); |
Evan Cheng | bbeeb2a | 2008-09-22 20:58:04 +0000 | [diff] [blame] | 63 | MachineFunctionPass::getAnalysisUsage(AU); |
| 64 | } |
| 65 | |
Chris Lattner | a960d95 | 2003-01-13 01:01:59 +0000 | [diff] [blame] | 66 | virtual bool runOnMachineFunction(MachineFunction &MF); |
| 67 | |
| 68 | virtual const char *getPassName() const { return "X86 FP Stackifier"; } |
| 69 | |
Chris Lattner | a960d95 | 2003-01-13 01:01:59 +0000 | [diff] [blame] | 70 | private: |
Evan Cheng | 32644ac | 2006-12-01 10:11:51 +0000 | [diff] [blame] | 71 | const TargetInstrInfo *TII; // Machine instruction info. |
Evan Cheng | 32644ac | 2006-12-01 10:11:51 +0000 | [diff] [blame] | 72 | MachineBasicBlock *MBB; // Current basic block |
| 73 | unsigned Stack[8]; // FP<n> Registers in each stack slot... |
| 74 | unsigned RegMap[8]; // Track which stack slot contains each register |
| 75 | unsigned StackTop; // The current top of the FP stack. |
Chris Lattner | a960d95 | 2003-01-13 01:01:59 +0000 | [diff] [blame] | 76 | |
| 77 | void dumpStack() const { |
David Greene | f5c95a6 | 2010-01-05 01:29:34 +0000 | [diff] [blame] | 78 | dbgs() << "Stack contents:"; |
Chris Lattner | a960d95 | 2003-01-13 01:01:59 +0000 | [diff] [blame] | 79 | for (unsigned i = 0; i != StackTop; ++i) { |
David Greene | f5c95a6 | 2010-01-05 01:29:34 +0000 | [diff] [blame] | 80 | dbgs() << " FP" << Stack[i]; |
Misha Brukman | 0e0a7a45 | 2005-04-21 23:38:14 +0000 | [diff] [blame] | 81 | assert(RegMap[Stack[i]] == i && "Stack[] doesn't match RegMap[]!"); |
Chris Lattner | a960d95 | 2003-01-13 01:01:59 +0000 | [diff] [blame] | 82 | } |
David Greene | f5c95a6 | 2010-01-05 01:29:34 +0000 | [diff] [blame] | 83 | dbgs() << "\n"; |
Chris Lattner | a960d95 | 2003-01-13 01:01:59 +0000 | [diff] [blame] | 84 | } |
| 85 | private: |
Chris Lattner | 447ff68 | 2008-03-11 03:23:40 +0000 | [diff] [blame] | 86 | /// isStackEmpty - Return true if the FP stack is empty. |
| 87 | bool isStackEmpty() const { |
| 88 | return StackTop == 0; |
| 89 | } |
| 90 | |
Chris Lattner | a960d95 | 2003-01-13 01:01:59 +0000 | [diff] [blame] | 91 | // getSlot - Return the stack slot number a particular register number is |
Chris Lattner | 447ff68 | 2008-03-11 03:23:40 +0000 | [diff] [blame] | 92 | // in. |
Chris Lattner | a960d95 | 2003-01-13 01:01:59 +0000 | [diff] [blame] | 93 | unsigned getSlot(unsigned RegNo) const { |
| 94 | assert(RegNo < 8 && "Regno out of range!"); |
| 95 | return RegMap[RegNo]; |
| 96 | } |
| 97 | |
Chris Lattner | 447ff68 | 2008-03-11 03:23:40 +0000 | [diff] [blame] | 98 | // getStackEntry - Return the X86::FP<n> register in register ST(i). |
Chris Lattner | a960d95 | 2003-01-13 01:01:59 +0000 | [diff] [blame] | 99 | unsigned getStackEntry(unsigned STi) const { |
| 100 | assert(STi < StackTop && "Access past stack top!"); |
| 101 | return Stack[StackTop-1-STi]; |
| 102 | } |
| 103 | |
| 104 | // getSTReg - Return the X86::ST(i) register which contains the specified |
Chris Lattner | 447ff68 | 2008-03-11 03:23:40 +0000 | [diff] [blame] | 105 | // FP<RegNo> register. |
Chris Lattner | a960d95 | 2003-01-13 01:01:59 +0000 | [diff] [blame] | 106 | unsigned getSTReg(unsigned RegNo) const { |
Brian Gaeke | d0fde30 | 2003-11-11 22:41:34 +0000 | [diff] [blame] | 107 | return StackTop - 1 - getSlot(RegNo) + llvm::X86::ST0; |
Chris Lattner | a960d95 | 2003-01-13 01:01:59 +0000 | [diff] [blame] | 108 | } |
| 109 | |
Chris Lattner | 447ff68 | 2008-03-11 03:23:40 +0000 | [diff] [blame] | 110 | // pushReg - Push the specified FP<n> register onto the stack. |
Chris Lattner | a960d95 | 2003-01-13 01:01:59 +0000 | [diff] [blame] | 111 | void pushReg(unsigned Reg) { |
| 112 | assert(Reg < 8 && "Register number out of range!"); |
| 113 | assert(StackTop < 8 && "Stack overflow!"); |
| 114 | Stack[StackTop] = Reg; |
| 115 | RegMap[Reg] = StackTop++; |
| 116 | } |
| 117 | |
| 118 | bool isAtTop(unsigned RegNo) const { return getSlot(RegNo) == StackTop-1; } |
Chris Lattner | 447ff68 | 2008-03-11 03:23:40 +0000 | [diff] [blame] | 119 | void moveToTop(unsigned RegNo, MachineBasicBlock::iterator I) { |
Dale Johannesen | 8d13f8f | 2009-02-13 02:33:27 +0000 | [diff] [blame] | 120 | MachineInstr *MI = I; |
| 121 | DebugLoc dl = MI->getDebugLoc(); |
Chris Lattner | 447ff68 | 2008-03-11 03:23:40 +0000 | [diff] [blame] | 122 | if (isAtTop(RegNo)) return; |
| 123 | |
| 124 | unsigned STReg = getSTReg(RegNo); |
| 125 | unsigned RegOnTop = getStackEntry(0); |
Chris Lattner | a960d95 | 2003-01-13 01:01:59 +0000 | [diff] [blame] | 126 | |
Chris Lattner | 447ff68 | 2008-03-11 03:23:40 +0000 | [diff] [blame] | 127 | // Swap the slots the regs are in. |
| 128 | std::swap(RegMap[RegNo], RegMap[RegOnTop]); |
Chris Lattner | a960d95 | 2003-01-13 01:01:59 +0000 | [diff] [blame] | 129 | |
Chris Lattner | 447ff68 | 2008-03-11 03:23:40 +0000 | [diff] [blame] | 130 | // Swap stack slot contents. |
| 131 | assert(RegMap[RegOnTop] < StackTop); |
| 132 | std::swap(Stack[RegMap[RegOnTop]], Stack[StackTop-1]); |
Chris Lattner | a960d95 | 2003-01-13 01:01:59 +0000 | [diff] [blame] | 133 | |
Chris Lattner | 447ff68 | 2008-03-11 03:23:40 +0000 | [diff] [blame] | 134 | // Emit an fxch to update the runtime processors version of the state. |
Dale Johannesen | 8d13f8f | 2009-02-13 02:33:27 +0000 | [diff] [blame] | 135 | BuildMI(*MBB, I, dl, TII->get(X86::XCH_F)).addReg(STReg); |
Dan Gohman | fe60104 | 2010-06-22 15:08:57 +0000 | [diff] [blame] | 136 | ++NumFXCH; |
Chris Lattner | a960d95 | 2003-01-13 01:01:59 +0000 | [diff] [blame] | 137 | } |
| 138 | |
Chris Lattner | 0526f01 | 2004-04-01 04:06:09 +0000 | [diff] [blame] | 139 | void duplicateToTop(unsigned RegNo, unsigned AsReg, MachineInstr *I) { |
Dale Johannesen | 8d13f8f | 2009-02-13 02:33:27 +0000 | [diff] [blame] | 140 | DebugLoc dl = I->getDebugLoc(); |
Chris Lattner | a960d95 | 2003-01-13 01:01:59 +0000 | [diff] [blame] | 141 | unsigned STReg = getSTReg(RegNo); |
| 142 | pushReg(AsReg); // New register on top of stack |
| 143 | |
Dale Johannesen | 8d13f8f | 2009-02-13 02:33:27 +0000 | [diff] [blame] | 144 | BuildMI(*MBB, I, dl, TII->get(X86::LD_Frr)).addReg(STReg); |
Chris Lattner | a960d95 | 2003-01-13 01:01:59 +0000 | [diff] [blame] | 145 | } |
| 146 | |
| 147 | // popStackAfter - Pop the current value off of the top of the FP stack |
| 148 | // after the specified instruction. |
| 149 | void popStackAfter(MachineBasicBlock::iterator &I); |
| 150 | |
Chris Lattner | 0526f01 | 2004-04-01 04:06:09 +0000 | [diff] [blame] | 151 | // freeStackSlotAfter - Free the specified register from the register stack, |
| 152 | // so that it is no longer in a register. If the register is currently at |
| 153 | // the top of the stack, we just pop the current instruction, otherwise we |
| 154 | // store the current top-of-stack into the specified slot, then pop the top |
| 155 | // of stack. |
| 156 | void freeStackSlotAfter(MachineBasicBlock::iterator &I, unsigned Reg); |
| 157 | |
Chris Lattner | a960d95 | 2003-01-13 01:01:59 +0000 | [diff] [blame] | 158 | bool processBasicBlock(MachineFunction &MF, MachineBasicBlock &MBB); |
| 159 | |
| 160 | void handleZeroArgFP(MachineBasicBlock::iterator &I); |
| 161 | void handleOneArgFP(MachineBasicBlock::iterator &I); |
Chris Lattner | 4a06f35 | 2004-02-02 19:23:15 +0000 | [diff] [blame] | 162 | void handleOneArgFPRW(MachineBasicBlock::iterator &I); |
Chris Lattner | a960d95 | 2003-01-13 01:01:59 +0000 | [diff] [blame] | 163 | void handleTwoArgFP(MachineBasicBlock::iterator &I); |
Chris Lattner | d62d5d7 | 2004-06-11 04:25:06 +0000 | [diff] [blame] | 164 | void handleCompareFP(MachineBasicBlock::iterator &I); |
Chris Lattner | c1bab32 | 2004-03-31 22:02:36 +0000 | [diff] [blame] | 165 | void handleCondMovFP(MachineBasicBlock::iterator &I); |
Chris Lattner | a960d95 | 2003-01-13 01:01:59 +0000 | [diff] [blame] | 166 | void handleSpecialFP(MachineBasicBlock::iterator &I); |
Jakob Stoklund Olesen | 7db1e7a | 2010-07-08 19:46:30 +0000 | [diff] [blame] | 167 | |
| 168 | bool translateCopy(MachineInstr*); |
Chris Lattner | a960d95 | 2003-01-13 01:01:59 +0000 | [diff] [blame] | 169 | }; |
Devang Patel | 1997473 | 2007-05-03 01:11:54 +0000 | [diff] [blame] | 170 | char FPS::ID = 0; |
Chris Lattner | a960d95 | 2003-01-13 01:01:59 +0000 | [diff] [blame] | 171 | } |
| 172 | |
Chris Lattner | f2e49d4 | 2003-12-20 09:58:55 +0000 | [diff] [blame] | 173 | FunctionPass *llvm::createX86FloatingPointStackifierPass() { return new FPS(); } |
Chris Lattner | a960d95 | 2003-01-13 01:01:59 +0000 | [diff] [blame] | 174 | |
Chris Lattner | 3cc8384 | 2008-01-14 06:41:29 +0000 | [diff] [blame] | 175 | /// getFPReg - Return the X86::FPx register number for the specified operand. |
| 176 | /// For example, this returns 3 for X86::FP3. |
| 177 | static unsigned getFPReg(const MachineOperand &MO) { |
Dan Gohman | d735b80 | 2008-10-03 15:45:36 +0000 | [diff] [blame] | 178 | assert(MO.isReg() && "Expected an FP register!"); |
Chris Lattner | 3cc8384 | 2008-01-14 06:41:29 +0000 | [diff] [blame] | 179 | unsigned Reg = MO.getReg(); |
| 180 | assert(Reg >= X86::FP0 && Reg <= X86::FP6 && "Expected FP register!"); |
| 181 | return Reg - X86::FP0; |
| 182 | } |
| 183 | |
| 184 | |
Chris Lattner | a960d95 | 2003-01-13 01:01:59 +0000 | [diff] [blame] | 185 | /// runOnMachineFunction - Loop over all of the basic blocks, transforming FP |
| 186 | /// register references into FP stack references. |
| 187 | /// |
| 188 | bool FPS::runOnMachineFunction(MachineFunction &MF) { |
Chris Lattner | 42e25b3 | 2005-01-23 23:13:59 +0000 | [diff] [blame] | 189 | // We only need to run this pass if there are any FP registers used in this |
| 190 | // function. If it is all integer, there is nothing for us to do! |
Chris Lattner | 42e25b3 | 2005-01-23 23:13:59 +0000 | [diff] [blame] | 191 | bool FPIsUsed = false; |
| 192 | |
| 193 | assert(X86::FP6 == X86::FP0+6 && "Register enums aren't sorted right!"); |
| 194 | for (unsigned i = 0; i <= 6; ++i) |
Chris Lattner | 84bc542 | 2007-12-31 04:13:23 +0000 | [diff] [blame] | 195 | if (MF.getRegInfo().isPhysRegUsed(X86::FP0+i)) { |
Chris Lattner | 42e25b3 | 2005-01-23 23:13:59 +0000 | [diff] [blame] | 196 | FPIsUsed = true; |
| 197 | break; |
| 198 | } |
| 199 | |
| 200 | // Early exit. |
| 201 | if (!FPIsUsed) return false; |
| 202 | |
Evan Cheng | 32644ac | 2006-12-01 10:11:51 +0000 | [diff] [blame] | 203 | TII = MF.getTarget().getInstrInfo(); |
Chris Lattner | a960d95 | 2003-01-13 01:01:59 +0000 | [diff] [blame] | 204 | StackTop = 0; |
| 205 | |
Chris Lattner | 847df25 | 2004-01-30 22:25:18 +0000 | [diff] [blame] | 206 | // Process the function in depth first order so that we process at least one |
| 207 | // of the predecessors for every reachable block in the function. |
Owen Anderson | eaa009d | 2008-08-14 21:01:00 +0000 | [diff] [blame] | 208 | SmallPtrSet<MachineBasicBlock*, 8> Processed; |
Chris Lattner | 2268684 | 2004-05-01 21:27:53 +0000 | [diff] [blame] | 209 | MachineBasicBlock *Entry = MF.begin(); |
Chris Lattner | 847df25 | 2004-01-30 22:25:18 +0000 | [diff] [blame] | 210 | |
| 211 | bool Changed = false; |
Owen Anderson | eaa009d | 2008-08-14 21:01:00 +0000 | [diff] [blame] | 212 | for (df_ext_iterator<MachineBasicBlock*, SmallPtrSet<MachineBasicBlock*, 8> > |
Chris Lattner | 847df25 | 2004-01-30 22:25:18 +0000 | [diff] [blame] | 213 | I = df_ext_begin(Entry, Processed), E = df_ext_end(Entry, Processed); |
| 214 | I != E; ++I) |
Chris Lattner | 2268684 | 2004-05-01 21:27:53 +0000 | [diff] [blame] | 215 | Changed |= processBasicBlock(MF, **I); |
Chris Lattner | 847df25 | 2004-01-30 22:25:18 +0000 | [diff] [blame] | 216 | |
Chris Lattner | ba3598c | 2009-09-08 04:55:44 +0000 | [diff] [blame] | 217 | // Process any unreachable blocks in arbitrary order now. |
| 218 | if (MF.size() == Processed.size()) |
| 219 | return Changed; |
| 220 | |
| 221 | for (MachineFunction::iterator BB = MF.begin(), E = MF.end(); BB != E; ++BB) |
| 222 | if (Processed.insert(BB)) |
| 223 | Changed |= processBasicBlock(MF, *BB); |
| 224 | |
Chris Lattner | a960d95 | 2003-01-13 01:01:59 +0000 | [diff] [blame] | 225 | return Changed; |
| 226 | } |
| 227 | |
| 228 | /// processBasicBlock - Loop over all of the instructions in the basic block, |
| 229 | /// transforming FP instructions into their stack form. |
| 230 | /// |
| 231 | bool FPS::processBasicBlock(MachineFunction &MF, MachineBasicBlock &BB) { |
Chris Lattner | a960d95 | 2003-01-13 01:01:59 +0000 | [diff] [blame] | 232 | bool Changed = false; |
| 233 | MBB = &BB; |
Misha Brukman | 0e0a7a45 | 2005-04-21 23:38:14 +0000 | [diff] [blame] | 234 | |
Chris Lattner | a960d95 | 2003-01-13 01:01:59 +0000 | [diff] [blame] | 235 | for (MachineBasicBlock::iterator I = BB.begin(); I != BB.end(); ++I) { |
Alkis Evlogimenos | c0b9dc5 | 2004-02-12 02:27:10 +0000 | [diff] [blame] | 236 | MachineInstr *MI = I; |
Bruno Cardoso Lopes | 99405df | 2010-06-08 22:51:23 +0000 | [diff] [blame] | 237 | uint64_t Flags = MI->getDesc().TSFlags; |
Chris Lattner | e12ecf2 | 2008-03-11 19:50:13 +0000 | [diff] [blame] | 238 | |
| 239 | unsigned FPInstClass = Flags & X86II::FPTypeMask; |
Chris Lattner | 518bb53 | 2010-02-09 19:54:29 +0000 | [diff] [blame] | 240 | if (MI->isInlineAsm()) |
Chris Lattner | e12ecf2 | 2008-03-11 19:50:13 +0000 | [diff] [blame] | 241 | FPInstClass = X86II::SpecialFP; |
Jakob Stoklund Olesen | 7db1e7a | 2010-07-08 19:46:30 +0000 | [diff] [blame] | 242 | |
| 243 | if (MI->isCopy() && translateCopy(MI)) |
| 244 | FPInstClass = X86II::SpecialFP; |
| 245 | |
Chris Lattner | e12ecf2 | 2008-03-11 19:50:13 +0000 | [diff] [blame] | 246 | if (FPInstClass == X86II::NotFP) |
Chris Lattner | 847df25 | 2004-01-30 22:25:18 +0000 | [diff] [blame] | 247 | continue; // Efficiently ignore non-fp insts! |
Chris Lattner | a960d95 | 2003-01-13 01:01:59 +0000 | [diff] [blame] | 248 | |
Alkis Evlogimenos | c0b9dc5 | 2004-02-12 02:27:10 +0000 | [diff] [blame] | 249 | MachineInstr *PrevMI = 0; |
Alkis Evlogimenos | f81af21 | 2004-02-14 01:18:34 +0000 | [diff] [blame] | 250 | if (I != BB.begin()) |
Chris Lattner | 6fa2f9c | 2008-03-09 07:05:32 +0000 | [diff] [blame] | 251 | PrevMI = prior(I); |
Chris Lattner | a960d95 | 2003-01-13 01:01:59 +0000 | [diff] [blame] | 252 | |
| 253 | ++NumFP; // Keep track of # of pseudo instrs |
David Greene | f5c95a6 | 2010-01-05 01:29:34 +0000 | [diff] [blame] | 254 | DEBUG(dbgs() << "\nFPInst:\t" << *MI); |
Chris Lattner | a960d95 | 2003-01-13 01:01:59 +0000 | [diff] [blame] | 255 | |
| 256 | // Get dead variables list now because the MI pointer may be deleted as part |
| 257 | // of processing! |
Evan Cheng | ddd2a45 | 2006-11-15 20:56:39 +0000 | [diff] [blame] | 258 | SmallVector<unsigned, 8> DeadRegs; |
| 259 | for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) { |
| 260 | const MachineOperand &MO = MI->getOperand(i); |
Dan Gohman | d735b80 | 2008-10-03 15:45:36 +0000 | [diff] [blame] | 261 | if (MO.isReg() && MO.isDead()) |
Evan Cheng | ddd2a45 | 2006-11-15 20:56:39 +0000 | [diff] [blame] | 262 | DeadRegs.push_back(MO.getReg()); |
| 263 | } |
Chris Lattner | a960d95 | 2003-01-13 01:01:59 +0000 | [diff] [blame] | 264 | |
Chris Lattner | e12ecf2 | 2008-03-11 19:50:13 +0000 | [diff] [blame] | 265 | switch (FPInstClass) { |
Chris Lattner | 4a06f35 | 2004-02-02 19:23:15 +0000 | [diff] [blame] | 266 | case X86II::ZeroArgFP: handleZeroArgFP(I); break; |
Chris Lattner | c1bab32 | 2004-03-31 22:02:36 +0000 | [diff] [blame] | 267 | case X86II::OneArgFP: handleOneArgFP(I); break; // fstp ST(0) |
Chris Lattner | 4a06f35 | 2004-02-02 19:23:15 +0000 | [diff] [blame] | 268 | case X86II::OneArgFPRW: handleOneArgFPRW(I); break; // ST(0) = fsqrt(ST(0)) |
Evan Cheng | 5cd3e9f | 2006-11-11 10:21:44 +0000 | [diff] [blame] | 269 | case X86II::TwoArgFP: handleTwoArgFP(I); break; |
Chris Lattner | ab8decc | 2004-06-11 04:41:24 +0000 | [diff] [blame] | 270 | case X86II::CompareFP: handleCompareFP(I); break; |
Chris Lattner | c1bab32 | 2004-03-31 22:02:36 +0000 | [diff] [blame] | 271 | case X86II::CondMovFP: handleCondMovFP(I); break; |
Chris Lattner | 4a06f35 | 2004-02-02 19:23:15 +0000 | [diff] [blame] | 272 | case X86II::SpecialFP: handleSpecialFP(I); break; |
Torok Edwin | c23197a | 2009-07-14 16:55:14 +0000 | [diff] [blame] | 273 | default: llvm_unreachable("Unknown FP Type!"); |
Chris Lattner | a960d95 | 2003-01-13 01:01:59 +0000 | [diff] [blame] | 274 | } |
| 275 | |
| 276 | // Check to see if any of the values defined by this instruction are dead |
| 277 | // after definition. If so, pop them. |
Evan Cheng | ddd2a45 | 2006-11-15 20:56:39 +0000 | [diff] [blame] | 278 | for (unsigned i = 0, e = DeadRegs.size(); i != e; ++i) { |
| 279 | unsigned Reg = DeadRegs[i]; |
Chris Lattner | a960d95 | 2003-01-13 01:01:59 +0000 | [diff] [blame] | 280 | if (Reg >= X86::FP0 && Reg <= X86::FP6) { |
David Greene | f5c95a6 | 2010-01-05 01:29:34 +0000 | [diff] [blame] | 281 | DEBUG(dbgs() << "Register FP#" << Reg-X86::FP0 << " is dead!\n"); |
Chris Lattner | d62d5d7 | 2004-06-11 04:25:06 +0000 | [diff] [blame] | 282 | freeStackSlotAfter(I, Reg-X86::FP0); |
Chris Lattner | a960d95 | 2003-01-13 01:01:59 +0000 | [diff] [blame] | 283 | } |
| 284 | } |
Misha Brukman | 0e0a7a45 | 2005-04-21 23:38:14 +0000 | [diff] [blame] | 285 | |
Chris Lattner | a960d95 | 2003-01-13 01:01:59 +0000 | [diff] [blame] | 286 | // Print out all of the instructions expanded to if -debug |
Alkis Evlogimenos | b929bca | 2004-02-15 00:46:41 +0000 | [diff] [blame] | 287 | DEBUG( |
| 288 | MachineBasicBlock::iterator PrevI(PrevMI); |
| 289 | if (I == PrevI) { |
David Greene | f5c95a6 | 2010-01-05 01:29:34 +0000 | [diff] [blame] | 290 | dbgs() << "Just deleted pseudo instruction\n"; |
Alkis Evlogimenos | b929bca | 2004-02-15 00:46:41 +0000 | [diff] [blame] | 291 | } else { |
| 292 | MachineBasicBlock::iterator Start = I; |
| 293 | // Rewind to first instruction newly inserted. |
| 294 | while (Start != BB.begin() && prior(Start) != PrevI) --Start; |
David Greene | f5c95a6 | 2010-01-05 01:29:34 +0000 | [diff] [blame] | 295 | dbgs() << "Inserted instructions:\n\t"; |
| 296 | Start->print(dbgs(), &MF.getTarget()); |
Chris Lattner | 7896c9f | 2009-12-03 00:50:42 +0000 | [diff] [blame] | 297 | while (++Start != llvm::next(I)) {} |
Alkis Evlogimenos | b929bca | 2004-02-15 00:46:41 +0000 | [diff] [blame] | 298 | } |
| 299 | dumpStack(); |
| 300 | ); |
Chris Lattner | a960d95 | 2003-01-13 01:01:59 +0000 | [diff] [blame] | 301 | |
| 302 | Changed = true; |
| 303 | } |
| 304 | |
Chris Lattner | 447ff68 | 2008-03-11 03:23:40 +0000 | [diff] [blame] | 305 | assert(isStackEmpty() && "Stack not empty at end of basic block?"); |
Chris Lattner | a960d95 | 2003-01-13 01:01:59 +0000 | [diff] [blame] | 306 | return Changed; |
| 307 | } |
| 308 | |
| 309 | //===----------------------------------------------------------------------===// |
| 310 | // Efficient Lookup Table Support |
| 311 | //===----------------------------------------------------------------------===// |
| 312 | |
Chris Lattner | f2e49d4 | 2003-12-20 09:58:55 +0000 | [diff] [blame] | 313 | namespace { |
| 314 | struct TableEntry { |
| 315 | unsigned from; |
| 316 | unsigned to; |
| 317 | bool operator<(const TableEntry &TE) const { return from < TE.from; } |
Jeff Cohen | 9471c8a | 2006-01-26 20:41:32 +0000 | [diff] [blame] | 318 | friend bool operator<(const TableEntry &TE, unsigned V) { |
| 319 | return TE.from < V; |
| 320 | } |
| 321 | friend bool operator<(unsigned V, const TableEntry &TE) { |
| 322 | return V < TE.from; |
| 323 | } |
Chris Lattner | f2e49d4 | 2003-12-20 09:58:55 +0000 | [diff] [blame] | 324 | }; |
| 325 | } |
Chris Lattner | a960d95 | 2003-01-13 01:01:59 +0000 | [diff] [blame] | 326 | |
Evan Cheng | a022bdf | 2008-07-21 20:02:45 +0000 | [diff] [blame] | 327 | #ifndef NDEBUG |
Chris Lattner | a960d95 | 2003-01-13 01:01:59 +0000 | [diff] [blame] | 328 | static bool TableIsSorted(const TableEntry *Table, unsigned NumEntries) { |
| 329 | for (unsigned i = 0; i != NumEntries-1; ++i) |
| 330 | if (!(Table[i] < Table[i+1])) return false; |
| 331 | return true; |
| 332 | } |
Evan Cheng | a022bdf | 2008-07-21 20:02:45 +0000 | [diff] [blame] | 333 | #endif |
Chris Lattner | a960d95 | 2003-01-13 01:01:59 +0000 | [diff] [blame] | 334 | |
| 335 | static int Lookup(const TableEntry *Table, unsigned N, unsigned Opcode) { |
| 336 | const TableEntry *I = std::lower_bound(Table, Table+N, Opcode); |
| 337 | if (I != Table+N && I->from == Opcode) |
| 338 | return I->to; |
| 339 | return -1; |
| 340 | } |
| 341 | |
Chris Lattner | a960d95 | 2003-01-13 01:01:59 +0000 | [diff] [blame] | 342 | #ifdef NDEBUG |
| 343 | #define ASSERT_SORTED(TABLE) |
| 344 | #else |
| 345 | #define ASSERT_SORTED(TABLE) \ |
| 346 | { static bool TABLE##Checked = false; \ |
Jim Laskey | c06fe8a | 2006-07-19 19:33:08 +0000 | [diff] [blame] | 347 | if (!TABLE##Checked) { \ |
Owen Anderson | 718cb66 | 2007-09-07 04:06:50 +0000 | [diff] [blame] | 348 | assert(TableIsSorted(TABLE, array_lengthof(TABLE)) && \ |
Chris Lattner | a960d95 | 2003-01-13 01:01:59 +0000 | [diff] [blame] | 349 | "All lookup tables must be sorted for efficient access!"); \ |
Jim Laskey | c06fe8a | 2006-07-19 19:33:08 +0000 | [diff] [blame] | 350 | TABLE##Checked = true; \ |
| 351 | } \ |
Chris Lattner | a960d95 | 2003-01-13 01:01:59 +0000 | [diff] [blame] | 352 | } |
| 353 | #endif |
| 354 | |
Chris Lattner | 58fe459 | 2005-12-21 07:47:04 +0000 | [diff] [blame] | 355 | //===----------------------------------------------------------------------===// |
| 356 | // Register File -> Register Stack Mapping Methods |
| 357 | //===----------------------------------------------------------------------===// |
| 358 | |
| 359 | // OpcodeTable - Sorted map of register instructions to their stack version. |
| 360 | // The first element is an register file pseudo instruction, the second is the |
| 361 | // concrete X86 instruction which uses the register stack. |
| 362 | // |
| 363 | static const TableEntry OpcodeTable[] = { |
Dale Johannesen | e377d4d | 2007-07-04 21:07:47 +0000 | [diff] [blame] | 364 | { X86::ABS_Fp32 , X86::ABS_F }, |
| 365 | { X86::ABS_Fp64 , X86::ABS_F }, |
Dale Johannesen | 59a5873 | 2007-08-05 18:49:15 +0000 | [diff] [blame] | 366 | { X86::ABS_Fp80 , X86::ABS_F }, |
Dale Johannesen | afdc7fd | 2007-07-10 21:53:30 +0000 | [diff] [blame] | 367 | { X86::ADD_Fp32m , X86::ADD_F32m }, |
| 368 | { X86::ADD_Fp64m , X86::ADD_F64m }, |
| 369 | { X86::ADD_Fp64m32 , X86::ADD_F32m }, |
Dale Johannesen | 59a5873 | 2007-08-05 18:49:15 +0000 | [diff] [blame] | 370 | { X86::ADD_Fp80m32 , X86::ADD_F32m }, |
| 371 | { X86::ADD_Fp80m64 , X86::ADD_F64m }, |
Dale Johannesen | e377d4d | 2007-07-04 21:07:47 +0000 | [diff] [blame] | 372 | { X86::ADD_FpI16m32 , X86::ADD_FI16m }, |
| 373 | { X86::ADD_FpI16m64 , X86::ADD_FI16m }, |
Dale Johannesen | 59a5873 | 2007-08-05 18:49:15 +0000 | [diff] [blame] | 374 | { X86::ADD_FpI16m80 , X86::ADD_FI16m }, |
Dale Johannesen | e377d4d | 2007-07-04 21:07:47 +0000 | [diff] [blame] | 375 | { X86::ADD_FpI32m32 , X86::ADD_FI32m }, |
| 376 | { X86::ADD_FpI32m64 , X86::ADD_FI32m }, |
Dale Johannesen | 59a5873 | 2007-08-05 18:49:15 +0000 | [diff] [blame] | 377 | { X86::ADD_FpI32m80 , X86::ADD_FI32m }, |
Dale Johannesen | e377d4d | 2007-07-04 21:07:47 +0000 | [diff] [blame] | 378 | { X86::CHS_Fp32 , X86::CHS_F }, |
| 379 | { X86::CHS_Fp64 , X86::CHS_F }, |
Dale Johannesen | 59a5873 | 2007-08-05 18:49:15 +0000 | [diff] [blame] | 380 | { X86::CHS_Fp80 , X86::CHS_F }, |
Dale Johannesen | e377d4d | 2007-07-04 21:07:47 +0000 | [diff] [blame] | 381 | { X86::CMOVBE_Fp32 , X86::CMOVBE_F }, |
| 382 | { X86::CMOVBE_Fp64 , X86::CMOVBE_F }, |
Dale Johannesen | 59a5873 | 2007-08-05 18:49:15 +0000 | [diff] [blame] | 383 | { X86::CMOVBE_Fp80 , X86::CMOVBE_F }, |
Dale Johannesen | e377d4d | 2007-07-04 21:07:47 +0000 | [diff] [blame] | 384 | { X86::CMOVB_Fp32 , X86::CMOVB_F }, |
| 385 | { X86::CMOVB_Fp64 , X86::CMOVB_F }, |
Dale Johannesen | 59a5873 | 2007-08-05 18:49:15 +0000 | [diff] [blame] | 386 | { X86::CMOVB_Fp80 , X86::CMOVB_F }, |
Dale Johannesen | e377d4d | 2007-07-04 21:07:47 +0000 | [diff] [blame] | 387 | { X86::CMOVE_Fp32 , X86::CMOVE_F }, |
| 388 | { X86::CMOVE_Fp64 , X86::CMOVE_F }, |
Dale Johannesen | 59a5873 | 2007-08-05 18:49:15 +0000 | [diff] [blame] | 389 | { X86::CMOVE_Fp80 , X86::CMOVE_F }, |
Dale Johannesen | e377d4d | 2007-07-04 21:07:47 +0000 | [diff] [blame] | 390 | { X86::CMOVNBE_Fp32 , X86::CMOVNBE_F }, |
| 391 | { X86::CMOVNBE_Fp64 , X86::CMOVNBE_F }, |
Dale Johannesen | 59a5873 | 2007-08-05 18:49:15 +0000 | [diff] [blame] | 392 | { X86::CMOVNBE_Fp80 , X86::CMOVNBE_F }, |
Dale Johannesen | e377d4d | 2007-07-04 21:07:47 +0000 | [diff] [blame] | 393 | { X86::CMOVNB_Fp32 , X86::CMOVNB_F }, |
| 394 | { X86::CMOVNB_Fp64 , X86::CMOVNB_F }, |
Dale Johannesen | 59a5873 | 2007-08-05 18:49:15 +0000 | [diff] [blame] | 395 | { X86::CMOVNB_Fp80 , X86::CMOVNB_F }, |
Dale Johannesen | e377d4d | 2007-07-04 21:07:47 +0000 | [diff] [blame] | 396 | { X86::CMOVNE_Fp32 , X86::CMOVNE_F }, |
| 397 | { X86::CMOVNE_Fp64 , X86::CMOVNE_F }, |
Dale Johannesen | 59a5873 | 2007-08-05 18:49:15 +0000 | [diff] [blame] | 398 | { X86::CMOVNE_Fp80 , X86::CMOVNE_F }, |
Dale Johannesen | e377d4d | 2007-07-04 21:07:47 +0000 | [diff] [blame] | 399 | { X86::CMOVNP_Fp32 , X86::CMOVNP_F }, |
| 400 | { X86::CMOVNP_Fp64 , X86::CMOVNP_F }, |
Dale Johannesen | 59a5873 | 2007-08-05 18:49:15 +0000 | [diff] [blame] | 401 | { X86::CMOVNP_Fp80 , X86::CMOVNP_F }, |
Dale Johannesen | e377d4d | 2007-07-04 21:07:47 +0000 | [diff] [blame] | 402 | { X86::CMOVP_Fp32 , X86::CMOVP_F }, |
| 403 | { X86::CMOVP_Fp64 , X86::CMOVP_F }, |
Dale Johannesen | 59a5873 | 2007-08-05 18:49:15 +0000 | [diff] [blame] | 404 | { X86::CMOVP_Fp80 , X86::CMOVP_F }, |
Dale Johannesen | e377d4d | 2007-07-04 21:07:47 +0000 | [diff] [blame] | 405 | { X86::COS_Fp32 , X86::COS_F }, |
| 406 | { X86::COS_Fp64 , X86::COS_F }, |
Dale Johannesen | 59a5873 | 2007-08-05 18:49:15 +0000 | [diff] [blame] | 407 | { X86::COS_Fp80 , X86::COS_F }, |
Dale Johannesen | e377d4d | 2007-07-04 21:07:47 +0000 | [diff] [blame] | 408 | { X86::DIVR_Fp32m , X86::DIVR_F32m }, |
| 409 | { X86::DIVR_Fp64m , X86::DIVR_F64m }, |
Dale Johannesen | afdc7fd | 2007-07-10 21:53:30 +0000 | [diff] [blame] | 410 | { X86::DIVR_Fp64m32 , X86::DIVR_F32m }, |
Dale Johannesen | 59a5873 | 2007-08-05 18:49:15 +0000 | [diff] [blame] | 411 | { X86::DIVR_Fp80m32 , X86::DIVR_F32m }, |
| 412 | { X86::DIVR_Fp80m64 , X86::DIVR_F64m }, |
Dale Johannesen | e377d4d | 2007-07-04 21:07:47 +0000 | [diff] [blame] | 413 | { X86::DIVR_FpI16m32, X86::DIVR_FI16m}, |
| 414 | { X86::DIVR_FpI16m64, X86::DIVR_FI16m}, |
Dale Johannesen | 59a5873 | 2007-08-05 18:49:15 +0000 | [diff] [blame] | 415 | { X86::DIVR_FpI16m80, X86::DIVR_FI16m}, |
Dale Johannesen | e377d4d | 2007-07-04 21:07:47 +0000 | [diff] [blame] | 416 | { X86::DIVR_FpI32m32, X86::DIVR_FI32m}, |
| 417 | { X86::DIVR_FpI32m64, X86::DIVR_FI32m}, |
Dale Johannesen | 59a5873 | 2007-08-05 18:49:15 +0000 | [diff] [blame] | 418 | { X86::DIVR_FpI32m80, X86::DIVR_FI32m}, |
Dale Johannesen | e377d4d | 2007-07-04 21:07:47 +0000 | [diff] [blame] | 419 | { X86::DIV_Fp32m , X86::DIV_F32m }, |
| 420 | { X86::DIV_Fp64m , X86::DIV_F64m }, |
Dale Johannesen | afdc7fd | 2007-07-10 21:53:30 +0000 | [diff] [blame] | 421 | { X86::DIV_Fp64m32 , X86::DIV_F32m }, |
Dale Johannesen | 59a5873 | 2007-08-05 18:49:15 +0000 | [diff] [blame] | 422 | { X86::DIV_Fp80m32 , X86::DIV_F32m }, |
| 423 | { X86::DIV_Fp80m64 , X86::DIV_F64m }, |
Dale Johannesen | e377d4d | 2007-07-04 21:07:47 +0000 | [diff] [blame] | 424 | { X86::DIV_FpI16m32 , X86::DIV_FI16m }, |
| 425 | { X86::DIV_FpI16m64 , X86::DIV_FI16m }, |
Dale Johannesen | 59a5873 | 2007-08-05 18:49:15 +0000 | [diff] [blame] | 426 | { X86::DIV_FpI16m80 , X86::DIV_FI16m }, |
Dale Johannesen | e377d4d | 2007-07-04 21:07:47 +0000 | [diff] [blame] | 427 | { X86::DIV_FpI32m32 , X86::DIV_FI32m }, |
| 428 | { X86::DIV_FpI32m64 , X86::DIV_FI32m }, |
Dale Johannesen | 59a5873 | 2007-08-05 18:49:15 +0000 | [diff] [blame] | 429 | { X86::DIV_FpI32m80 , X86::DIV_FI32m }, |
Dale Johannesen | e377d4d | 2007-07-04 21:07:47 +0000 | [diff] [blame] | 430 | { X86::ILD_Fp16m32 , X86::ILD_F16m }, |
| 431 | { X86::ILD_Fp16m64 , X86::ILD_F16m }, |
Dale Johannesen | 59a5873 | 2007-08-05 18:49:15 +0000 | [diff] [blame] | 432 | { X86::ILD_Fp16m80 , X86::ILD_F16m }, |
Dale Johannesen | e377d4d | 2007-07-04 21:07:47 +0000 | [diff] [blame] | 433 | { X86::ILD_Fp32m32 , X86::ILD_F32m }, |
| 434 | { X86::ILD_Fp32m64 , X86::ILD_F32m }, |
Dale Johannesen | 59a5873 | 2007-08-05 18:49:15 +0000 | [diff] [blame] | 435 | { X86::ILD_Fp32m80 , X86::ILD_F32m }, |
Dale Johannesen | e377d4d | 2007-07-04 21:07:47 +0000 | [diff] [blame] | 436 | { X86::ILD_Fp64m32 , X86::ILD_F64m }, |
| 437 | { X86::ILD_Fp64m64 , X86::ILD_F64m }, |
Dale Johannesen | 59a5873 | 2007-08-05 18:49:15 +0000 | [diff] [blame] | 438 | { X86::ILD_Fp64m80 , X86::ILD_F64m }, |
Dale Johannesen | e377d4d | 2007-07-04 21:07:47 +0000 | [diff] [blame] | 439 | { X86::ISTT_Fp16m32 , X86::ISTT_FP16m}, |
| 440 | { X86::ISTT_Fp16m64 , X86::ISTT_FP16m}, |
Dale Johannesen | a996d52 | 2007-08-07 01:17:37 +0000 | [diff] [blame] | 441 | { X86::ISTT_Fp16m80 , X86::ISTT_FP16m}, |
Dale Johannesen | e377d4d | 2007-07-04 21:07:47 +0000 | [diff] [blame] | 442 | { X86::ISTT_Fp32m32 , X86::ISTT_FP32m}, |
| 443 | { X86::ISTT_Fp32m64 , X86::ISTT_FP32m}, |
Dale Johannesen | a996d52 | 2007-08-07 01:17:37 +0000 | [diff] [blame] | 444 | { X86::ISTT_Fp32m80 , X86::ISTT_FP32m}, |
Dale Johannesen | e377d4d | 2007-07-04 21:07:47 +0000 | [diff] [blame] | 445 | { X86::ISTT_Fp64m32 , X86::ISTT_FP64m}, |
| 446 | { X86::ISTT_Fp64m64 , X86::ISTT_FP64m}, |
Dale Johannesen | a996d52 | 2007-08-07 01:17:37 +0000 | [diff] [blame] | 447 | { X86::ISTT_Fp64m80 , X86::ISTT_FP64m}, |
Dale Johannesen | e377d4d | 2007-07-04 21:07:47 +0000 | [diff] [blame] | 448 | { X86::IST_Fp16m32 , X86::IST_F16m }, |
| 449 | { X86::IST_Fp16m64 , X86::IST_F16m }, |
Dale Johannesen | 59a5873 | 2007-08-05 18:49:15 +0000 | [diff] [blame] | 450 | { X86::IST_Fp16m80 , X86::IST_F16m }, |
Dale Johannesen | e377d4d | 2007-07-04 21:07:47 +0000 | [diff] [blame] | 451 | { X86::IST_Fp32m32 , X86::IST_F32m }, |
| 452 | { X86::IST_Fp32m64 , X86::IST_F32m }, |
Dale Johannesen | 59a5873 | 2007-08-05 18:49:15 +0000 | [diff] [blame] | 453 | { X86::IST_Fp32m80 , X86::IST_F32m }, |
Dale Johannesen | e377d4d | 2007-07-04 21:07:47 +0000 | [diff] [blame] | 454 | { X86::IST_Fp64m32 , X86::IST_FP64m }, |
| 455 | { X86::IST_Fp64m64 , X86::IST_FP64m }, |
Dale Johannesen | 59a5873 | 2007-08-05 18:49:15 +0000 | [diff] [blame] | 456 | { X86::IST_Fp64m80 , X86::IST_FP64m }, |
Dale Johannesen | e377d4d | 2007-07-04 21:07:47 +0000 | [diff] [blame] | 457 | { X86::LD_Fp032 , X86::LD_F0 }, |
| 458 | { X86::LD_Fp064 , X86::LD_F0 }, |
Dale Johannesen | 59a5873 | 2007-08-05 18:49:15 +0000 | [diff] [blame] | 459 | { X86::LD_Fp080 , X86::LD_F0 }, |
Dale Johannesen | e377d4d | 2007-07-04 21:07:47 +0000 | [diff] [blame] | 460 | { X86::LD_Fp132 , X86::LD_F1 }, |
| 461 | { X86::LD_Fp164 , X86::LD_F1 }, |
Dale Johannesen | 59a5873 | 2007-08-05 18:49:15 +0000 | [diff] [blame] | 462 | { X86::LD_Fp180 , X86::LD_F1 }, |
Dale Johannesen | e377d4d | 2007-07-04 21:07:47 +0000 | [diff] [blame] | 463 | { X86::LD_Fp32m , X86::LD_F32m }, |
Dale Johannesen | cdbe4d3 | 2007-08-07 20:29:26 +0000 | [diff] [blame] | 464 | { X86::LD_Fp32m64 , X86::LD_F32m }, |
| 465 | { X86::LD_Fp32m80 , X86::LD_F32m }, |
Dale Johannesen | e377d4d | 2007-07-04 21:07:47 +0000 | [diff] [blame] | 466 | { X86::LD_Fp64m , X86::LD_F64m }, |
Dale Johannesen | cdbe4d3 | 2007-08-07 20:29:26 +0000 | [diff] [blame] | 467 | { X86::LD_Fp64m80 , X86::LD_F64m }, |
Dale Johannesen | 59a5873 | 2007-08-05 18:49:15 +0000 | [diff] [blame] | 468 | { X86::LD_Fp80m , X86::LD_F80m }, |
Dale Johannesen | e377d4d | 2007-07-04 21:07:47 +0000 | [diff] [blame] | 469 | { X86::MUL_Fp32m , X86::MUL_F32m }, |
| 470 | { X86::MUL_Fp64m , X86::MUL_F64m }, |
Dale Johannesen | afdc7fd | 2007-07-10 21:53:30 +0000 | [diff] [blame] | 471 | { X86::MUL_Fp64m32 , X86::MUL_F32m }, |
Dale Johannesen | 59a5873 | 2007-08-05 18:49:15 +0000 | [diff] [blame] | 472 | { X86::MUL_Fp80m32 , X86::MUL_F32m }, |
| 473 | { X86::MUL_Fp80m64 , X86::MUL_F64m }, |
Dale Johannesen | e377d4d | 2007-07-04 21:07:47 +0000 | [diff] [blame] | 474 | { X86::MUL_FpI16m32 , X86::MUL_FI16m }, |
| 475 | { X86::MUL_FpI16m64 , X86::MUL_FI16m }, |
Dale Johannesen | 59a5873 | 2007-08-05 18:49:15 +0000 | [diff] [blame] | 476 | { X86::MUL_FpI16m80 , X86::MUL_FI16m }, |
Dale Johannesen | e377d4d | 2007-07-04 21:07:47 +0000 | [diff] [blame] | 477 | { X86::MUL_FpI32m32 , X86::MUL_FI32m }, |
| 478 | { X86::MUL_FpI32m64 , X86::MUL_FI32m }, |
Dale Johannesen | 59a5873 | 2007-08-05 18:49:15 +0000 | [diff] [blame] | 479 | { X86::MUL_FpI32m80 , X86::MUL_FI32m }, |
Dale Johannesen | e377d4d | 2007-07-04 21:07:47 +0000 | [diff] [blame] | 480 | { X86::SIN_Fp32 , X86::SIN_F }, |
| 481 | { X86::SIN_Fp64 , X86::SIN_F }, |
Dale Johannesen | 59a5873 | 2007-08-05 18:49:15 +0000 | [diff] [blame] | 482 | { X86::SIN_Fp80 , X86::SIN_F }, |
Dale Johannesen | e377d4d | 2007-07-04 21:07:47 +0000 | [diff] [blame] | 483 | { X86::SQRT_Fp32 , X86::SQRT_F }, |
| 484 | { X86::SQRT_Fp64 , X86::SQRT_F }, |
Dale Johannesen | 59a5873 | 2007-08-05 18:49:15 +0000 | [diff] [blame] | 485 | { X86::SQRT_Fp80 , X86::SQRT_F }, |
Dale Johannesen | e377d4d | 2007-07-04 21:07:47 +0000 | [diff] [blame] | 486 | { X86::ST_Fp32m , X86::ST_F32m }, |
| 487 | { X86::ST_Fp64m , X86::ST_F64m }, |
| 488 | { X86::ST_Fp64m32 , X86::ST_F32m }, |
Dale Johannesen | 59a5873 | 2007-08-05 18:49:15 +0000 | [diff] [blame] | 489 | { X86::ST_Fp80m32 , X86::ST_F32m }, |
| 490 | { X86::ST_Fp80m64 , X86::ST_F64m }, |
| 491 | { X86::ST_FpP80m , X86::ST_FP80m }, |
Dale Johannesen | e377d4d | 2007-07-04 21:07:47 +0000 | [diff] [blame] | 492 | { X86::SUBR_Fp32m , X86::SUBR_F32m }, |
| 493 | { X86::SUBR_Fp64m , X86::SUBR_F64m }, |
Dale Johannesen | afdc7fd | 2007-07-10 21:53:30 +0000 | [diff] [blame] | 494 | { X86::SUBR_Fp64m32 , X86::SUBR_F32m }, |
Dale Johannesen | 59a5873 | 2007-08-05 18:49:15 +0000 | [diff] [blame] | 495 | { X86::SUBR_Fp80m32 , X86::SUBR_F32m }, |
| 496 | { X86::SUBR_Fp80m64 , X86::SUBR_F64m }, |
Dale Johannesen | e377d4d | 2007-07-04 21:07:47 +0000 | [diff] [blame] | 497 | { X86::SUBR_FpI16m32, X86::SUBR_FI16m}, |
| 498 | { X86::SUBR_FpI16m64, X86::SUBR_FI16m}, |
Dale Johannesen | 59a5873 | 2007-08-05 18:49:15 +0000 | [diff] [blame] | 499 | { X86::SUBR_FpI16m80, X86::SUBR_FI16m}, |
Dale Johannesen | e377d4d | 2007-07-04 21:07:47 +0000 | [diff] [blame] | 500 | { X86::SUBR_FpI32m32, X86::SUBR_FI32m}, |
| 501 | { X86::SUBR_FpI32m64, X86::SUBR_FI32m}, |
Dale Johannesen | 59a5873 | 2007-08-05 18:49:15 +0000 | [diff] [blame] | 502 | { X86::SUBR_FpI32m80, X86::SUBR_FI32m}, |
Dale Johannesen | e377d4d | 2007-07-04 21:07:47 +0000 | [diff] [blame] | 503 | { X86::SUB_Fp32m , X86::SUB_F32m }, |
| 504 | { X86::SUB_Fp64m , X86::SUB_F64m }, |
Dale Johannesen | afdc7fd | 2007-07-10 21:53:30 +0000 | [diff] [blame] | 505 | { X86::SUB_Fp64m32 , X86::SUB_F32m }, |
Dale Johannesen | 59a5873 | 2007-08-05 18:49:15 +0000 | [diff] [blame] | 506 | { X86::SUB_Fp80m32 , X86::SUB_F32m }, |
| 507 | { X86::SUB_Fp80m64 , X86::SUB_F64m }, |
Dale Johannesen | e377d4d | 2007-07-04 21:07:47 +0000 | [diff] [blame] | 508 | { X86::SUB_FpI16m32 , X86::SUB_FI16m }, |
| 509 | { X86::SUB_FpI16m64 , X86::SUB_FI16m }, |
Dale Johannesen | 59a5873 | 2007-08-05 18:49:15 +0000 | [diff] [blame] | 510 | { X86::SUB_FpI16m80 , X86::SUB_FI16m }, |
Dale Johannesen | e377d4d | 2007-07-04 21:07:47 +0000 | [diff] [blame] | 511 | { X86::SUB_FpI32m32 , X86::SUB_FI32m }, |
| 512 | { X86::SUB_FpI32m64 , X86::SUB_FI32m }, |
Dale Johannesen | 59a5873 | 2007-08-05 18:49:15 +0000 | [diff] [blame] | 513 | { X86::SUB_FpI32m80 , X86::SUB_FI32m }, |
Dale Johannesen | e377d4d | 2007-07-04 21:07:47 +0000 | [diff] [blame] | 514 | { X86::TST_Fp32 , X86::TST_F }, |
| 515 | { X86::TST_Fp64 , X86::TST_F }, |
Dale Johannesen | 59a5873 | 2007-08-05 18:49:15 +0000 | [diff] [blame] | 516 | { X86::TST_Fp80 , X86::TST_F }, |
Dale Johannesen | e377d4d | 2007-07-04 21:07:47 +0000 | [diff] [blame] | 517 | { X86::UCOM_FpIr32 , X86::UCOM_FIr }, |
| 518 | { X86::UCOM_FpIr64 , X86::UCOM_FIr }, |
Dale Johannesen | 59a5873 | 2007-08-05 18:49:15 +0000 | [diff] [blame] | 519 | { X86::UCOM_FpIr80 , X86::UCOM_FIr }, |
Dale Johannesen | e377d4d | 2007-07-04 21:07:47 +0000 | [diff] [blame] | 520 | { X86::UCOM_Fpr32 , X86::UCOM_Fr }, |
| 521 | { X86::UCOM_Fpr64 , X86::UCOM_Fr }, |
Dale Johannesen | 59a5873 | 2007-08-05 18:49:15 +0000 | [diff] [blame] | 522 | { X86::UCOM_Fpr80 , X86::UCOM_Fr }, |
Chris Lattner | 58fe459 | 2005-12-21 07:47:04 +0000 | [diff] [blame] | 523 | }; |
| 524 | |
| 525 | static unsigned getConcreteOpcode(unsigned Opcode) { |
| 526 | ASSERT_SORTED(OpcodeTable); |
Owen Anderson | 718cb66 | 2007-09-07 04:06:50 +0000 | [diff] [blame] | 527 | int Opc = Lookup(OpcodeTable, array_lengthof(OpcodeTable), Opcode); |
Chris Lattner | 58fe459 | 2005-12-21 07:47:04 +0000 | [diff] [blame] | 528 | assert(Opc != -1 && "FP Stack instruction not in OpcodeTable!"); |
| 529 | return Opc; |
| 530 | } |
Chris Lattner | a960d95 | 2003-01-13 01:01:59 +0000 | [diff] [blame] | 531 | |
| 532 | //===----------------------------------------------------------------------===// |
| 533 | // Helper Methods |
| 534 | //===----------------------------------------------------------------------===// |
| 535 | |
| 536 | // PopTable - Sorted map of instructions to their popping version. The first |
| 537 | // element is an instruction, the second is the version which pops. |
| 538 | // |
| 539 | static const TableEntry PopTable[] = { |
Dale Johannesen | e377d4d | 2007-07-04 21:07:47 +0000 | [diff] [blame] | 540 | { X86::ADD_FrST0 , X86::ADD_FPrST0 }, |
Chris Lattner | 113455b | 2003-08-03 21:56:36 +0000 | [diff] [blame] | 541 | |
Dale Johannesen | e377d4d | 2007-07-04 21:07:47 +0000 | [diff] [blame] | 542 | { X86::DIVR_FrST0, X86::DIVR_FPrST0 }, |
| 543 | { X86::DIV_FrST0 , X86::DIV_FPrST0 }, |
Chris Lattner | 113455b | 2003-08-03 21:56:36 +0000 | [diff] [blame] | 544 | |
Dale Johannesen | e377d4d | 2007-07-04 21:07:47 +0000 | [diff] [blame] | 545 | { X86::IST_F16m , X86::IST_FP16m }, |
| 546 | { X86::IST_F32m , X86::IST_FP32m }, |
Chris Lattner | a960d95 | 2003-01-13 01:01:59 +0000 | [diff] [blame] | 547 | |
Dale Johannesen | e377d4d | 2007-07-04 21:07:47 +0000 | [diff] [blame] | 548 | { X86::MUL_FrST0 , X86::MUL_FPrST0 }, |
Chris Lattner | a960d95 | 2003-01-13 01:01:59 +0000 | [diff] [blame] | 549 | |
Dale Johannesen | e377d4d | 2007-07-04 21:07:47 +0000 | [diff] [blame] | 550 | { X86::ST_F32m , X86::ST_FP32m }, |
| 551 | { X86::ST_F64m , X86::ST_FP64m }, |
| 552 | { X86::ST_Frr , X86::ST_FPrr }, |
Chris Lattner | 113455b | 2003-08-03 21:56:36 +0000 | [diff] [blame] | 553 | |
Dale Johannesen | e377d4d | 2007-07-04 21:07:47 +0000 | [diff] [blame] | 554 | { X86::SUBR_FrST0, X86::SUBR_FPrST0 }, |
| 555 | { X86::SUB_FrST0 , X86::SUB_FPrST0 }, |
Chris Lattner | 113455b | 2003-08-03 21:56:36 +0000 | [diff] [blame] | 556 | |
Dale Johannesen | e377d4d | 2007-07-04 21:07:47 +0000 | [diff] [blame] | 557 | { X86::UCOM_FIr , X86::UCOM_FIPr }, |
Chris Lattner | c040bca | 2004-04-12 01:39:15 +0000 | [diff] [blame] | 558 | |
Dale Johannesen | e377d4d | 2007-07-04 21:07:47 +0000 | [diff] [blame] | 559 | { X86::UCOM_FPr , X86::UCOM_FPPr }, |
| 560 | { X86::UCOM_Fr , X86::UCOM_FPr }, |
Chris Lattner | a960d95 | 2003-01-13 01:01:59 +0000 | [diff] [blame] | 561 | }; |
| 562 | |
| 563 | /// popStackAfter - Pop the current value off of the top of the FP stack after |
| 564 | /// the specified instruction. This attempts to be sneaky and combine the pop |
| 565 | /// into the instruction itself if possible. The iterator is left pointing to |
| 566 | /// the last instruction, be it a new pop instruction inserted, or the old |
| 567 | /// instruction if it was modified in place. |
| 568 | /// |
| 569 | void FPS::popStackAfter(MachineBasicBlock::iterator &I) { |
Dale Johannesen | 8d13f8f | 2009-02-13 02:33:27 +0000 | [diff] [blame] | 570 | MachineInstr* MI = I; |
| 571 | DebugLoc dl = MI->getDebugLoc(); |
Chris Lattner | a960d95 | 2003-01-13 01:01:59 +0000 | [diff] [blame] | 572 | ASSERT_SORTED(PopTable); |
| 573 | assert(StackTop > 0 && "Cannot pop empty stack!"); |
| 574 | RegMap[Stack[--StackTop]] = ~0; // Update state |
| 575 | |
| 576 | // Check to see if there is a popping version of this instruction... |
Owen Anderson | 718cb66 | 2007-09-07 04:06:50 +0000 | [diff] [blame] | 577 | int Opcode = Lookup(PopTable, array_lengthof(PopTable), I->getOpcode()); |
Chris Lattner | a960d95 | 2003-01-13 01:01:59 +0000 | [diff] [blame] | 578 | if (Opcode != -1) { |
Chris Lattner | 5080f4d | 2008-01-11 18:10:50 +0000 | [diff] [blame] | 579 | I->setDesc(TII->get(Opcode)); |
Dale Johannesen | e377d4d | 2007-07-04 21:07:47 +0000 | [diff] [blame] | 580 | if (Opcode == X86::UCOM_FPPr) |
Alkis Evlogimenos | c0b9dc5 | 2004-02-12 02:27:10 +0000 | [diff] [blame] | 581 | I->RemoveOperand(0); |
Chris Lattner | a960d95 | 2003-01-13 01:01:59 +0000 | [diff] [blame] | 582 | } else { // Insert an explicit pop |
Dale Johannesen | 8d13f8f | 2009-02-13 02:33:27 +0000 | [diff] [blame] | 583 | I = BuildMI(*MBB, ++I, dl, TII->get(X86::ST_FPrr)).addReg(X86::ST0); |
Chris Lattner | a960d95 | 2003-01-13 01:01:59 +0000 | [diff] [blame] | 584 | } |
| 585 | } |
| 586 | |
Chris Lattner | 0526f01 | 2004-04-01 04:06:09 +0000 | [diff] [blame] | 587 | /// freeStackSlotAfter - Free the specified register from the register stack, so |
| 588 | /// that it is no longer in a register. If the register is currently at the top |
| 589 | /// of the stack, we just pop the current instruction, otherwise we store the |
| 590 | /// current top-of-stack into the specified slot, then pop the top of stack. |
| 591 | void FPS::freeStackSlotAfter(MachineBasicBlock::iterator &I, unsigned FPRegNo) { |
| 592 | if (getStackEntry(0) == FPRegNo) { // already at the top of stack? easy. |
| 593 | popStackAfter(I); |
| 594 | return; |
| 595 | } |
| 596 | |
| 597 | // Otherwise, store the top of stack into the dead slot, killing the operand |
| 598 | // without having to add in an explicit xchg then pop. |
| 599 | // |
| 600 | unsigned STReg = getSTReg(FPRegNo); |
| 601 | unsigned OldSlot = getSlot(FPRegNo); |
| 602 | unsigned TopReg = Stack[StackTop-1]; |
| 603 | Stack[OldSlot] = TopReg; |
| 604 | RegMap[TopReg] = OldSlot; |
| 605 | RegMap[FPRegNo] = ~0; |
| 606 | Stack[--StackTop] = ~0; |
Dale Johannesen | 8d13f8f | 2009-02-13 02:33:27 +0000 | [diff] [blame] | 607 | MachineInstr *MI = I; |
| 608 | DebugLoc dl = MI->getDebugLoc(); |
| 609 | I = BuildMI(*MBB, ++I, dl, TII->get(X86::ST_FPrr)).addReg(STReg); |
Chris Lattner | 0526f01 | 2004-04-01 04:06:09 +0000 | [diff] [blame] | 610 | } |
| 611 | |
| 612 | |
Chris Lattner | a960d95 | 2003-01-13 01:01:59 +0000 | [diff] [blame] | 613 | //===----------------------------------------------------------------------===// |
| 614 | // Instruction transformation implementation |
| 615 | //===----------------------------------------------------------------------===// |
| 616 | |
| 617 | /// handleZeroArgFP - ST(0) = fld0 ST(0) = flds <mem> |
Chris Lattner | 4a06f35 | 2004-02-02 19:23:15 +0000 | [diff] [blame] | 618 | /// |
Chris Lattner | a960d95 | 2003-01-13 01:01:59 +0000 | [diff] [blame] | 619 | void FPS::handleZeroArgFP(MachineBasicBlock::iterator &I) { |
Alkis Evlogimenos | c0b9dc5 | 2004-02-12 02:27:10 +0000 | [diff] [blame] | 620 | MachineInstr *MI = I; |
Chris Lattner | a960d95 | 2003-01-13 01:01:59 +0000 | [diff] [blame] | 621 | unsigned DestReg = getFPReg(MI->getOperand(0)); |
Chris Lattner | a960d95 | 2003-01-13 01:01:59 +0000 | [diff] [blame] | 622 | |
Chris Lattner | 58fe459 | 2005-12-21 07:47:04 +0000 | [diff] [blame] | 623 | // Change from the pseudo instruction to the concrete instruction. |
| 624 | MI->RemoveOperand(0); // Remove the explicit ST(0) operand |
Chris Lattner | 5080f4d | 2008-01-11 18:10:50 +0000 | [diff] [blame] | 625 | MI->setDesc(TII->get(getConcreteOpcode(MI->getOpcode()))); |
Chris Lattner | 58fe459 | 2005-12-21 07:47:04 +0000 | [diff] [blame] | 626 | |
| 627 | // Result gets pushed on the stack. |
Chris Lattner | a960d95 | 2003-01-13 01:01:59 +0000 | [diff] [blame] | 628 | pushReg(DestReg); |
| 629 | } |
| 630 | |
Chris Lattner | 4a06f35 | 2004-02-02 19:23:15 +0000 | [diff] [blame] | 631 | /// handleOneArgFP - fst <mem>, ST(0) |
| 632 | /// |
Chris Lattner | a960d95 | 2003-01-13 01:01:59 +0000 | [diff] [blame] | 633 | void FPS::handleOneArgFP(MachineBasicBlock::iterator &I) { |
Alkis Evlogimenos | c0b9dc5 | 2004-02-12 02:27:10 +0000 | [diff] [blame] | 634 | MachineInstr *MI = I; |
Chris Lattner | 749c6f6 | 2008-01-07 07:27:27 +0000 | [diff] [blame] | 635 | unsigned NumOps = MI->getDesc().getNumOperands(); |
Chris Lattner | ac0ed5d | 2010-07-08 22:41:28 +0000 | [diff] [blame] | 636 | assert((NumOps == X86::AddrNumOperands + 1 || NumOps == 1) && |
Chris Lattner | b97046a | 2004-02-03 07:27:34 +0000 | [diff] [blame] | 637 | "Can only handle fst* & ftst instructions!"); |
Chris Lattner | a960d95 | 2003-01-13 01:01:59 +0000 | [diff] [blame] | 638 | |
Chris Lattner | 4a06f35 | 2004-02-02 19:23:15 +0000 | [diff] [blame] | 639 | // Is this the last use of the source register? |
Evan Cheng | 171d09e | 2006-11-10 01:28:43 +0000 | [diff] [blame] | 640 | unsigned Reg = getFPReg(MI->getOperand(NumOps-1)); |
Evan Cheng | 6130f66 | 2008-03-05 00:59:57 +0000 | [diff] [blame] | 641 | bool KillsSrc = MI->killsRegister(X86::FP0+Reg); |
Chris Lattner | a960d95 | 2003-01-13 01:01:59 +0000 | [diff] [blame] | 642 | |
Evan Cheng | 2b15271 | 2006-02-18 02:36:28 +0000 | [diff] [blame] | 643 | // FISTP64m is strange because there isn't a non-popping versions. |
Chris Lattner | a960d95 | 2003-01-13 01:01:59 +0000 | [diff] [blame] | 644 | // If we have one _and_ we don't want to pop the operand, duplicate the value |
| 645 | // on the stack instead of moving it. This ensure that popping the value is |
| 646 | // always ok. |
Dale Johannesen | ca8035e | 2007-09-17 20:15:38 +0000 | [diff] [blame] | 647 | // Ditto FISTTP16m, FISTTP32m, FISTTP64m, ST_FpP80m. |
Chris Lattner | a960d95 | 2003-01-13 01:01:59 +0000 | [diff] [blame] | 648 | // |
Evan Cheng | 2b15271 | 2006-02-18 02:36:28 +0000 | [diff] [blame] | 649 | if (!KillsSrc && |
Dale Johannesen | e377d4d | 2007-07-04 21:07:47 +0000 | [diff] [blame] | 650 | (MI->getOpcode() == X86::IST_Fp64m32 || |
| 651 | MI->getOpcode() == X86::ISTT_Fp16m32 || |
| 652 | MI->getOpcode() == X86::ISTT_Fp32m32 || |
| 653 | MI->getOpcode() == X86::ISTT_Fp64m32 || |
| 654 | MI->getOpcode() == X86::IST_Fp64m64 || |
| 655 | MI->getOpcode() == X86::ISTT_Fp16m64 || |
| 656 | MI->getOpcode() == X86::ISTT_Fp32m64 || |
Dale Johannesen | 59a5873 | 2007-08-05 18:49:15 +0000 | [diff] [blame] | 657 | MI->getOpcode() == X86::ISTT_Fp64m64 || |
Dale Johannesen | 41de436 | 2007-09-20 01:27:54 +0000 | [diff] [blame] | 658 | MI->getOpcode() == X86::IST_Fp64m80 || |
Dale Johannesen | a996d52 | 2007-08-07 01:17:37 +0000 | [diff] [blame] | 659 | MI->getOpcode() == X86::ISTT_Fp16m80 || |
| 660 | MI->getOpcode() == X86::ISTT_Fp32m80 || |
| 661 | MI->getOpcode() == X86::ISTT_Fp64m80 || |
Dale Johannesen | 59a5873 | 2007-08-05 18:49:15 +0000 | [diff] [blame] | 662 | MI->getOpcode() == X86::ST_FpP80m)) { |
Chris Lattner | a960d95 | 2003-01-13 01:01:59 +0000 | [diff] [blame] | 663 | duplicateToTop(Reg, 7 /*temp register*/, I); |
| 664 | } else { |
| 665 | moveToTop(Reg, I); // Move to the top of the stack... |
| 666 | } |
Chris Lattner | 58fe459 | 2005-12-21 07:47:04 +0000 | [diff] [blame] | 667 | |
| 668 | // Convert from the pseudo instruction to the concrete instruction. |
Evan Cheng | 171d09e | 2006-11-10 01:28:43 +0000 | [diff] [blame] | 669 | MI->RemoveOperand(NumOps-1); // Remove explicit ST(0) operand |
Chris Lattner | 5080f4d | 2008-01-11 18:10:50 +0000 | [diff] [blame] | 670 | MI->setDesc(TII->get(getConcreteOpcode(MI->getOpcode()))); |
Misha Brukman | 0e0a7a45 | 2005-04-21 23:38:14 +0000 | [diff] [blame] | 671 | |
Dale Johannesen | e377d4d | 2007-07-04 21:07:47 +0000 | [diff] [blame] | 672 | if (MI->getOpcode() == X86::IST_FP64m || |
| 673 | MI->getOpcode() == X86::ISTT_FP16m || |
| 674 | MI->getOpcode() == X86::ISTT_FP32m || |
Dale Johannesen | 8883573 | 2007-08-06 19:50:32 +0000 | [diff] [blame] | 675 | MI->getOpcode() == X86::ISTT_FP64m || |
| 676 | MI->getOpcode() == X86::ST_FP80m) { |
Chris Lattner | a960d95 | 2003-01-13 01:01:59 +0000 | [diff] [blame] | 677 | assert(StackTop > 0 && "Stack empty??"); |
| 678 | --StackTop; |
| 679 | } else if (KillsSrc) { // Last use of operand? |
| 680 | popStackAfter(I); |
| 681 | } |
| 682 | } |
| 683 | |
Chris Lattner | 4a06f35 | 2004-02-02 19:23:15 +0000 | [diff] [blame] | 684 | |
Chris Lattner | 4cf15e7 | 2004-04-11 20:21:06 +0000 | [diff] [blame] | 685 | /// handleOneArgFPRW: Handle instructions that read from the top of stack and |
| 686 | /// replace the value with a newly computed value. These instructions may have |
| 687 | /// non-fp operands after their FP operands. |
| 688 | /// |
| 689 | /// Examples: |
| 690 | /// R1 = fchs R2 |
| 691 | /// R1 = fadd R2, [mem] |
Chris Lattner | 4a06f35 | 2004-02-02 19:23:15 +0000 | [diff] [blame] | 692 | /// |
| 693 | void FPS::handleOneArgFPRW(MachineBasicBlock::iterator &I) { |
Alkis Evlogimenos | c0b9dc5 | 2004-02-12 02:27:10 +0000 | [diff] [blame] | 694 | MachineInstr *MI = I; |
Evan Cheng | a022bdf | 2008-07-21 20:02:45 +0000 | [diff] [blame] | 695 | #ifndef NDEBUG |
Chris Lattner | 749c6f6 | 2008-01-07 07:27:27 +0000 | [diff] [blame] | 696 | unsigned NumOps = MI->getDesc().getNumOperands(); |
Evan Cheng | 171d09e | 2006-11-10 01:28:43 +0000 | [diff] [blame] | 697 | assert(NumOps >= 2 && "FPRW instructions must have 2 ops!!"); |
Evan Cheng | a022bdf | 2008-07-21 20:02:45 +0000 | [diff] [blame] | 698 | #endif |
Chris Lattner | 4a06f35 | 2004-02-02 19:23:15 +0000 | [diff] [blame] | 699 | |
| 700 | // Is this the last use of the source register? |
| 701 | unsigned Reg = getFPReg(MI->getOperand(1)); |
Evan Cheng | 6130f66 | 2008-03-05 00:59:57 +0000 | [diff] [blame] | 702 | bool KillsSrc = MI->killsRegister(X86::FP0+Reg); |
Chris Lattner | 4a06f35 | 2004-02-02 19:23:15 +0000 | [diff] [blame] | 703 | |
| 704 | if (KillsSrc) { |
| 705 | // If this is the last use of the source register, just make sure it's on |
| 706 | // the top of the stack. |
| 707 | moveToTop(Reg, I); |
| 708 | assert(StackTop > 0 && "Stack cannot be empty!"); |
| 709 | --StackTop; |
| 710 | pushReg(getFPReg(MI->getOperand(0))); |
| 711 | } else { |
| 712 | // If this is not the last use of the source register, _copy_ it to the top |
| 713 | // of the stack. |
| 714 | duplicateToTop(Reg, getFPReg(MI->getOperand(0)), I); |
| 715 | } |
| 716 | |
Chris Lattner | 58fe459 | 2005-12-21 07:47:04 +0000 | [diff] [blame] | 717 | // Change from the pseudo instruction to the concrete instruction. |
Chris Lattner | 4a06f35 | 2004-02-02 19:23:15 +0000 | [diff] [blame] | 718 | MI->RemoveOperand(1); // Drop the source operand. |
| 719 | MI->RemoveOperand(0); // Drop the destination operand. |
Chris Lattner | 5080f4d | 2008-01-11 18:10:50 +0000 | [diff] [blame] | 720 | MI->setDesc(TII->get(getConcreteOpcode(MI->getOpcode()))); |
Chris Lattner | 4a06f35 | 2004-02-02 19:23:15 +0000 | [diff] [blame] | 721 | } |
| 722 | |
| 723 | |
Chris Lattner | a960d95 | 2003-01-13 01:01:59 +0000 | [diff] [blame] | 724 | //===----------------------------------------------------------------------===// |
| 725 | // Define tables of various ways to map pseudo instructions |
| 726 | // |
| 727 | |
| 728 | // ForwardST0Table - Map: A = B op C into: ST(0) = ST(0) op ST(i) |
| 729 | static const TableEntry ForwardST0Table[] = { |
Dale Johannesen | e377d4d | 2007-07-04 21:07:47 +0000 | [diff] [blame] | 730 | { X86::ADD_Fp32 , X86::ADD_FST0r }, |
| 731 | { X86::ADD_Fp64 , X86::ADD_FST0r }, |
Dale Johannesen | 6a30811 | 2007-08-06 21:31:06 +0000 | [diff] [blame] | 732 | { X86::ADD_Fp80 , X86::ADD_FST0r }, |
Dale Johannesen | e377d4d | 2007-07-04 21:07:47 +0000 | [diff] [blame] | 733 | { X86::DIV_Fp32 , X86::DIV_FST0r }, |
| 734 | { X86::DIV_Fp64 , X86::DIV_FST0r }, |
Dale Johannesen | 6a30811 | 2007-08-06 21:31:06 +0000 | [diff] [blame] | 735 | { X86::DIV_Fp80 , X86::DIV_FST0r }, |
Dale Johannesen | e377d4d | 2007-07-04 21:07:47 +0000 | [diff] [blame] | 736 | { X86::MUL_Fp32 , X86::MUL_FST0r }, |
| 737 | { X86::MUL_Fp64 , X86::MUL_FST0r }, |
Dale Johannesen | 6a30811 | 2007-08-06 21:31:06 +0000 | [diff] [blame] | 738 | { X86::MUL_Fp80 , X86::MUL_FST0r }, |
Dale Johannesen | e377d4d | 2007-07-04 21:07:47 +0000 | [diff] [blame] | 739 | { X86::SUB_Fp32 , X86::SUB_FST0r }, |
| 740 | { X86::SUB_Fp64 , X86::SUB_FST0r }, |
Dale Johannesen | 6a30811 | 2007-08-06 21:31:06 +0000 | [diff] [blame] | 741 | { X86::SUB_Fp80 , X86::SUB_FST0r }, |
Chris Lattner | a960d95 | 2003-01-13 01:01:59 +0000 | [diff] [blame] | 742 | }; |
| 743 | |
| 744 | // ReverseST0Table - Map: A = B op C into: ST(0) = ST(i) op ST(0) |
| 745 | static const TableEntry ReverseST0Table[] = { |
Dale Johannesen | e377d4d | 2007-07-04 21:07:47 +0000 | [diff] [blame] | 746 | { X86::ADD_Fp32 , X86::ADD_FST0r }, // commutative |
| 747 | { X86::ADD_Fp64 , X86::ADD_FST0r }, // commutative |
Dale Johannesen | 6a30811 | 2007-08-06 21:31:06 +0000 | [diff] [blame] | 748 | { X86::ADD_Fp80 , X86::ADD_FST0r }, // commutative |
Dale Johannesen | e377d4d | 2007-07-04 21:07:47 +0000 | [diff] [blame] | 749 | { X86::DIV_Fp32 , X86::DIVR_FST0r }, |
| 750 | { X86::DIV_Fp64 , X86::DIVR_FST0r }, |
Dale Johannesen | 6a30811 | 2007-08-06 21:31:06 +0000 | [diff] [blame] | 751 | { X86::DIV_Fp80 , X86::DIVR_FST0r }, |
Dale Johannesen | e377d4d | 2007-07-04 21:07:47 +0000 | [diff] [blame] | 752 | { X86::MUL_Fp32 , X86::MUL_FST0r }, // commutative |
| 753 | { X86::MUL_Fp64 , X86::MUL_FST0r }, // commutative |
Dale Johannesen | 6a30811 | 2007-08-06 21:31:06 +0000 | [diff] [blame] | 754 | { X86::MUL_Fp80 , X86::MUL_FST0r }, // commutative |
Dale Johannesen | e377d4d | 2007-07-04 21:07:47 +0000 | [diff] [blame] | 755 | { X86::SUB_Fp32 , X86::SUBR_FST0r }, |
| 756 | { X86::SUB_Fp64 , X86::SUBR_FST0r }, |
Dale Johannesen | 6a30811 | 2007-08-06 21:31:06 +0000 | [diff] [blame] | 757 | { X86::SUB_Fp80 , X86::SUBR_FST0r }, |
Chris Lattner | a960d95 | 2003-01-13 01:01:59 +0000 | [diff] [blame] | 758 | }; |
| 759 | |
| 760 | // ForwardSTiTable - Map: A = B op C into: ST(i) = ST(0) op ST(i) |
| 761 | static const TableEntry ForwardSTiTable[] = { |
Dale Johannesen | e377d4d | 2007-07-04 21:07:47 +0000 | [diff] [blame] | 762 | { X86::ADD_Fp32 , X86::ADD_FrST0 }, // commutative |
| 763 | { X86::ADD_Fp64 , X86::ADD_FrST0 }, // commutative |
Dale Johannesen | 6a30811 | 2007-08-06 21:31:06 +0000 | [diff] [blame] | 764 | { X86::ADD_Fp80 , X86::ADD_FrST0 }, // commutative |
Dale Johannesen | e377d4d | 2007-07-04 21:07:47 +0000 | [diff] [blame] | 765 | { X86::DIV_Fp32 , X86::DIVR_FrST0 }, |
| 766 | { X86::DIV_Fp64 , X86::DIVR_FrST0 }, |
Dale Johannesen | 6a30811 | 2007-08-06 21:31:06 +0000 | [diff] [blame] | 767 | { X86::DIV_Fp80 , X86::DIVR_FrST0 }, |
Dale Johannesen | e377d4d | 2007-07-04 21:07:47 +0000 | [diff] [blame] | 768 | { X86::MUL_Fp32 , X86::MUL_FrST0 }, // commutative |
| 769 | { X86::MUL_Fp64 , X86::MUL_FrST0 }, // commutative |
Dale Johannesen | 6a30811 | 2007-08-06 21:31:06 +0000 | [diff] [blame] | 770 | { X86::MUL_Fp80 , X86::MUL_FrST0 }, // commutative |
Dale Johannesen | e377d4d | 2007-07-04 21:07:47 +0000 | [diff] [blame] | 771 | { X86::SUB_Fp32 , X86::SUBR_FrST0 }, |
| 772 | { X86::SUB_Fp64 , X86::SUBR_FrST0 }, |
Dale Johannesen | 6a30811 | 2007-08-06 21:31:06 +0000 | [diff] [blame] | 773 | { X86::SUB_Fp80 , X86::SUBR_FrST0 }, |
Chris Lattner | a960d95 | 2003-01-13 01:01:59 +0000 | [diff] [blame] | 774 | }; |
| 775 | |
| 776 | // ReverseSTiTable - Map: A = B op C into: ST(i) = ST(i) op ST(0) |
| 777 | static const TableEntry ReverseSTiTable[] = { |
Dale Johannesen | e377d4d | 2007-07-04 21:07:47 +0000 | [diff] [blame] | 778 | { X86::ADD_Fp32 , X86::ADD_FrST0 }, |
| 779 | { X86::ADD_Fp64 , X86::ADD_FrST0 }, |
Dale Johannesen | 6a30811 | 2007-08-06 21:31:06 +0000 | [diff] [blame] | 780 | { X86::ADD_Fp80 , X86::ADD_FrST0 }, |
Dale Johannesen | e377d4d | 2007-07-04 21:07:47 +0000 | [diff] [blame] | 781 | { X86::DIV_Fp32 , X86::DIV_FrST0 }, |
| 782 | { X86::DIV_Fp64 , X86::DIV_FrST0 }, |
Dale Johannesen | 6a30811 | 2007-08-06 21:31:06 +0000 | [diff] [blame] | 783 | { X86::DIV_Fp80 , X86::DIV_FrST0 }, |
Dale Johannesen | e377d4d | 2007-07-04 21:07:47 +0000 | [diff] [blame] | 784 | { X86::MUL_Fp32 , X86::MUL_FrST0 }, |
| 785 | { X86::MUL_Fp64 , X86::MUL_FrST0 }, |
Dale Johannesen | 6a30811 | 2007-08-06 21:31:06 +0000 | [diff] [blame] | 786 | { X86::MUL_Fp80 , X86::MUL_FrST0 }, |
Dale Johannesen | e377d4d | 2007-07-04 21:07:47 +0000 | [diff] [blame] | 787 | { X86::SUB_Fp32 , X86::SUB_FrST0 }, |
| 788 | { X86::SUB_Fp64 , X86::SUB_FrST0 }, |
Dale Johannesen | 6a30811 | 2007-08-06 21:31:06 +0000 | [diff] [blame] | 789 | { X86::SUB_Fp80 , X86::SUB_FrST0 }, |
Chris Lattner | a960d95 | 2003-01-13 01:01:59 +0000 | [diff] [blame] | 790 | }; |
| 791 | |
| 792 | |
| 793 | /// handleTwoArgFP - Handle instructions like FADD and friends which are virtual |
| 794 | /// instructions which need to be simplified and possibly transformed. |
| 795 | /// |
| 796 | /// Result: ST(0) = fsub ST(0), ST(i) |
| 797 | /// ST(i) = fsub ST(0), ST(i) |
| 798 | /// ST(0) = fsubr ST(0), ST(i) |
| 799 | /// ST(i) = fsubr ST(0), ST(i) |
Misha Brukman | 0e0a7a45 | 2005-04-21 23:38:14 +0000 | [diff] [blame] | 800 | /// |
Chris Lattner | a960d95 | 2003-01-13 01:01:59 +0000 | [diff] [blame] | 801 | void FPS::handleTwoArgFP(MachineBasicBlock::iterator &I) { |
| 802 | ASSERT_SORTED(ForwardST0Table); ASSERT_SORTED(ReverseST0Table); |
| 803 | ASSERT_SORTED(ForwardSTiTable); ASSERT_SORTED(ReverseSTiTable); |
Alkis Evlogimenos | c0b9dc5 | 2004-02-12 02:27:10 +0000 | [diff] [blame] | 804 | MachineInstr *MI = I; |
Chris Lattner | a960d95 | 2003-01-13 01:01:59 +0000 | [diff] [blame] | 805 | |
Chris Lattner | 749c6f6 | 2008-01-07 07:27:27 +0000 | [diff] [blame] | 806 | unsigned NumOperands = MI->getDesc().getNumOperands(); |
Chris Lattner | d62d5d7 | 2004-06-11 04:25:06 +0000 | [diff] [blame] | 807 | assert(NumOperands == 3 && "Illegal TwoArgFP instruction!"); |
Chris Lattner | a960d95 | 2003-01-13 01:01:59 +0000 | [diff] [blame] | 808 | unsigned Dest = getFPReg(MI->getOperand(0)); |
| 809 | unsigned Op0 = getFPReg(MI->getOperand(NumOperands-2)); |
| 810 | unsigned Op1 = getFPReg(MI->getOperand(NumOperands-1)); |
Evan Cheng | 6130f66 | 2008-03-05 00:59:57 +0000 | [diff] [blame] | 811 | bool KillsOp0 = MI->killsRegister(X86::FP0+Op0); |
| 812 | bool KillsOp1 = MI->killsRegister(X86::FP0+Op1); |
Dale Johannesen | 8d13f8f | 2009-02-13 02:33:27 +0000 | [diff] [blame] | 813 | DebugLoc dl = MI->getDebugLoc(); |
Chris Lattner | a960d95 | 2003-01-13 01:01:59 +0000 | [diff] [blame] | 814 | |
Chris Lattner | a960d95 | 2003-01-13 01:01:59 +0000 | [diff] [blame] | 815 | unsigned TOS = getStackEntry(0); |
| 816 | |
| 817 | // One of our operands must be on the top of the stack. If neither is yet, we |
| 818 | // need to move one. |
| 819 | if (Op0 != TOS && Op1 != TOS) { // No operand at TOS? |
| 820 | // We can choose to move either operand to the top of the stack. If one of |
| 821 | // the operands is killed by this instruction, we want that one so that we |
| 822 | // can update right on top of the old version. |
| 823 | if (KillsOp0) { |
| 824 | moveToTop(Op0, I); // Move dead operand to TOS. |
| 825 | TOS = Op0; |
| 826 | } else if (KillsOp1) { |
| 827 | moveToTop(Op1, I); |
| 828 | TOS = Op1; |
| 829 | } else { |
| 830 | // All of the operands are live after this instruction executes, so we |
| 831 | // cannot update on top of any operand. Because of this, we must |
| 832 | // duplicate one of the stack elements to the top. It doesn't matter |
| 833 | // which one we pick. |
| 834 | // |
| 835 | duplicateToTop(Op0, Dest, I); |
| 836 | Op0 = TOS = Dest; |
| 837 | KillsOp0 = true; |
| 838 | } |
Chris Lattner | d62d5d7 | 2004-06-11 04:25:06 +0000 | [diff] [blame] | 839 | } else if (!KillsOp0 && !KillsOp1) { |
Chris Lattner | a960d95 | 2003-01-13 01:01:59 +0000 | [diff] [blame] | 840 | // If we DO have one of our operands at the top of the stack, but we don't |
| 841 | // have a dead operand, we must duplicate one of the operands to a new slot |
| 842 | // on the stack. |
| 843 | duplicateToTop(Op0, Dest, I); |
| 844 | Op0 = TOS = Dest; |
| 845 | KillsOp0 = true; |
| 846 | } |
| 847 | |
| 848 | // Now we know that one of our operands is on the top of the stack, and at |
| 849 | // least one of our operands is killed by this instruction. |
Misha Brukman | 0e0a7a45 | 2005-04-21 23:38:14 +0000 | [diff] [blame] | 850 | assert((TOS == Op0 || TOS == Op1) && (KillsOp0 || KillsOp1) && |
| 851 | "Stack conditions not set up right!"); |
Chris Lattner | a960d95 | 2003-01-13 01:01:59 +0000 | [diff] [blame] | 852 | |
| 853 | // We decide which form to use based on what is on the top of the stack, and |
| 854 | // which operand is killed by this instruction. |
| 855 | const TableEntry *InstTable; |
| 856 | bool isForward = TOS == Op0; |
| 857 | bool updateST0 = (TOS == Op0 && !KillsOp1) || (TOS == Op1 && !KillsOp0); |
| 858 | if (updateST0) { |
| 859 | if (isForward) |
| 860 | InstTable = ForwardST0Table; |
| 861 | else |
| 862 | InstTable = ReverseST0Table; |
| 863 | } else { |
| 864 | if (isForward) |
| 865 | InstTable = ForwardSTiTable; |
| 866 | else |
| 867 | InstTable = ReverseSTiTable; |
| 868 | } |
Misha Brukman | 0e0a7a45 | 2005-04-21 23:38:14 +0000 | [diff] [blame] | 869 | |
Owen Anderson | 718cb66 | 2007-09-07 04:06:50 +0000 | [diff] [blame] | 870 | int Opcode = Lookup(InstTable, array_lengthof(ForwardST0Table), |
| 871 | MI->getOpcode()); |
Chris Lattner | a960d95 | 2003-01-13 01:01:59 +0000 | [diff] [blame] | 872 | assert(Opcode != -1 && "Unknown TwoArgFP pseudo instruction!"); |
| 873 | |
| 874 | // NotTOS - The register which is not on the top of stack... |
| 875 | unsigned NotTOS = (TOS == Op0) ? Op1 : Op0; |
| 876 | |
| 877 | // Replace the old instruction with a new instruction |
Chris Lattner | c1bab32 | 2004-03-31 22:02:36 +0000 | [diff] [blame] | 878 | MBB->remove(I++); |
Dale Johannesen | 8d13f8f | 2009-02-13 02:33:27 +0000 | [diff] [blame] | 879 | I = BuildMI(*MBB, I, dl, TII->get(Opcode)).addReg(getSTReg(NotTOS)); |
Chris Lattner | a960d95 | 2003-01-13 01:01:59 +0000 | [diff] [blame] | 880 | |
| 881 | // If both operands are killed, pop one off of the stack in addition to |
| 882 | // overwriting the other one. |
| 883 | if (KillsOp0 && KillsOp1 && Op0 != Op1) { |
| 884 | assert(!updateST0 && "Should have updated other operand!"); |
| 885 | popStackAfter(I); // Pop the top of stack |
| 886 | } |
| 887 | |
Chris Lattner | a960d95 | 2003-01-13 01:01:59 +0000 | [diff] [blame] | 888 | // Update stack information so that we know the destination register is now on |
| 889 | // the stack. |
Chris Lattner | d62d5d7 | 2004-06-11 04:25:06 +0000 | [diff] [blame] | 890 | unsigned UpdatedSlot = getSlot(updateST0 ? TOS : NotTOS); |
| 891 | assert(UpdatedSlot < StackTop && Dest < 7); |
| 892 | Stack[UpdatedSlot] = Dest; |
| 893 | RegMap[Dest] = UpdatedSlot; |
Dan Gohman | 8e5f2c6 | 2008-07-07 23:14:23 +0000 | [diff] [blame] | 894 | MBB->getParent()->DeleteMachineInstr(MI); // Remove the old instruction |
Chris Lattner | d62d5d7 | 2004-06-11 04:25:06 +0000 | [diff] [blame] | 895 | } |
| 896 | |
Chris Lattner | 0ca2c8e | 2004-06-11 04:49:02 +0000 | [diff] [blame] | 897 | /// handleCompareFP - Handle FUCOM and FUCOMI instructions, which have two FP |
Chris Lattner | d62d5d7 | 2004-06-11 04:25:06 +0000 | [diff] [blame] | 898 | /// register arguments and no explicit destinations. |
Misha Brukman | 0e0a7a45 | 2005-04-21 23:38:14 +0000 | [diff] [blame] | 899 | /// |
Chris Lattner | d62d5d7 | 2004-06-11 04:25:06 +0000 | [diff] [blame] | 900 | void FPS::handleCompareFP(MachineBasicBlock::iterator &I) { |
| 901 | ASSERT_SORTED(ForwardST0Table); ASSERT_SORTED(ReverseST0Table); |
| 902 | ASSERT_SORTED(ForwardSTiTable); ASSERT_SORTED(ReverseSTiTable); |
| 903 | MachineInstr *MI = I; |
| 904 | |
Chris Lattner | 749c6f6 | 2008-01-07 07:27:27 +0000 | [diff] [blame] | 905 | unsigned NumOperands = MI->getDesc().getNumOperands(); |
Chris Lattner | 0ca2c8e | 2004-06-11 04:49:02 +0000 | [diff] [blame] | 906 | assert(NumOperands == 2 && "Illegal FUCOM* instruction!"); |
Chris Lattner | d62d5d7 | 2004-06-11 04:25:06 +0000 | [diff] [blame] | 907 | unsigned Op0 = getFPReg(MI->getOperand(NumOperands-2)); |
| 908 | unsigned Op1 = getFPReg(MI->getOperand(NumOperands-1)); |
Evan Cheng | 6130f66 | 2008-03-05 00:59:57 +0000 | [diff] [blame] | 909 | bool KillsOp0 = MI->killsRegister(X86::FP0+Op0); |
| 910 | bool KillsOp1 = MI->killsRegister(X86::FP0+Op1); |
Chris Lattner | d62d5d7 | 2004-06-11 04:25:06 +0000 | [diff] [blame] | 911 | |
| 912 | // Make sure the first operand is on the top of stack, the other one can be |
| 913 | // anywhere. |
| 914 | moveToTop(Op0, I); |
| 915 | |
Chris Lattner | 58fe459 | 2005-12-21 07:47:04 +0000 | [diff] [blame] | 916 | // Change from the pseudo instruction to the concrete instruction. |
Chris Lattner | 5779042 | 2004-06-11 05:22:44 +0000 | [diff] [blame] | 917 | MI->getOperand(0).setReg(getSTReg(Op1)); |
| 918 | MI->RemoveOperand(1); |
Chris Lattner | 5080f4d | 2008-01-11 18:10:50 +0000 | [diff] [blame] | 919 | MI->setDesc(TII->get(getConcreteOpcode(MI->getOpcode()))); |
Chris Lattner | 5779042 | 2004-06-11 05:22:44 +0000 | [diff] [blame] | 920 | |
Chris Lattner | d62d5d7 | 2004-06-11 04:25:06 +0000 | [diff] [blame] | 921 | // If any of the operands are killed by this instruction, free them. |
| 922 | if (KillsOp0) freeStackSlotAfter(I, Op0); |
| 923 | if (KillsOp1 && Op0 != Op1) freeStackSlotAfter(I, Op1); |
Chris Lattner | a960d95 | 2003-01-13 01:01:59 +0000 | [diff] [blame] | 924 | } |
| 925 | |
Chris Lattner | c1bab32 | 2004-03-31 22:02:36 +0000 | [diff] [blame] | 926 | /// handleCondMovFP - Handle two address conditional move instructions. These |
| 927 | /// instructions move a st(i) register to st(0) iff a condition is true. These |
| 928 | /// instructions require that the first operand is at the top of the stack, but |
| 929 | /// otherwise don't modify the stack at all. |
| 930 | void FPS::handleCondMovFP(MachineBasicBlock::iterator &I) { |
| 931 | MachineInstr *MI = I; |
| 932 | |
| 933 | unsigned Op0 = getFPReg(MI->getOperand(0)); |
Chris Lattner | 6cdb1ea | 2006-09-05 20:27:32 +0000 | [diff] [blame] | 934 | unsigned Op1 = getFPReg(MI->getOperand(2)); |
Evan Cheng | 6130f66 | 2008-03-05 00:59:57 +0000 | [diff] [blame] | 935 | bool KillsOp1 = MI->killsRegister(X86::FP0+Op1); |
Chris Lattner | c1bab32 | 2004-03-31 22:02:36 +0000 | [diff] [blame] | 936 | |
| 937 | // The first operand *must* be on the top of the stack. |
| 938 | moveToTop(Op0, I); |
| 939 | |
| 940 | // Change the second operand to the stack register that the operand is in. |
Chris Lattner | 58fe459 | 2005-12-21 07:47:04 +0000 | [diff] [blame] | 941 | // Change from the pseudo instruction to the concrete instruction. |
Chris Lattner | c1bab32 | 2004-03-31 22:02:36 +0000 | [diff] [blame] | 942 | MI->RemoveOperand(0); |
Chris Lattner | 6cdb1ea | 2006-09-05 20:27:32 +0000 | [diff] [blame] | 943 | MI->RemoveOperand(1); |
Chris Lattner | c1bab32 | 2004-03-31 22:02:36 +0000 | [diff] [blame] | 944 | MI->getOperand(0).setReg(getSTReg(Op1)); |
Chris Lattner | 5080f4d | 2008-01-11 18:10:50 +0000 | [diff] [blame] | 945 | MI->setDesc(TII->get(getConcreteOpcode(MI->getOpcode()))); |
Chris Lattner | 58fe459 | 2005-12-21 07:47:04 +0000 | [diff] [blame] | 946 | |
Chris Lattner | c1bab32 | 2004-03-31 22:02:36 +0000 | [diff] [blame] | 947 | // If we kill the second operand, make sure to pop it from the stack. |
Evan Cheng | ddd2a45 | 2006-11-15 20:56:39 +0000 | [diff] [blame] | 948 | if (Op0 != Op1 && KillsOp1) { |
Chris Lattner | 76eb08b | 2005-08-23 22:49:55 +0000 | [diff] [blame] | 949 | // Get this value off of the register stack. |
| 950 | freeStackSlotAfter(I, Op1); |
| 951 | } |
Chris Lattner | c1bab32 | 2004-03-31 22:02:36 +0000 | [diff] [blame] | 952 | } |
| 953 | |
Chris Lattner | a960d95 | 2003-01-13 01:01:59 +0000 | [diff] [blame] | 954 | |
| 955 | /// handleSpecialFP - Handle special instructions which behave unlike other |
Misha Brukman | cf00c4a | 2003-10-10 17:57:28 +0000 | [diff] [blame] | 956 | /// floating point instructions. This is primarily intended for use by pseudo |
Chris Lattner | a960d95 | 2003-01-13 01:01:59 +0000 | [diff] [blame] | 957 | /// instructions. |
| 958 | /// |
| 959 | void FPS::handleSpecialFP(MachineBasicBlock::iterator &I) { |
Alkis Evlogimenos | c0b9dc5 | 2004-02-12 02:27:10 +0000 | [diff] [blame] | 960 | MachineInstr *MI = I; |
Dale Johannesen | 8d13f8f | 2009-02-13 02:33:27 +0000 | [diff] [blame] | 961 | DebugLoc dl = MI->getDebugLoc(); |
Chris Lattner | a960d95 | 2003-01-13 01:01:59 +0000 | [diff] [blame] | 962 | switch (MI->getOpcode()) { |
Torok Edwin | c23197a | 2009-07-14 16:55:14 +0000 | [diff] [blame] | 963 | default: llvm_unreachable("Unknown SpecialFP instruction!"); |
Chris Lattner | 6fa2f9c | 2008-03-09 07:05:32 +0000 | [diff] [blame] | 964 | case X86::FpGET_ST0_32:// Appears immediately after a call returning FP type! |
| 965 | case X86::FpGET_ST0_64:// Appears immediately after a call returning FP type! |
| 966 | case X86::FpGET_ST0_80:// Appears immediately after a call returning FP type! |
Chris Lattner | a960d95 | 2003-01-13 01:01:59 +0000 | [diff] [blame] | 967 | assert(StackTop == 0 && "Stack should be empty after a call!"); |
| 968 | pushReg(getFPReg(MI->getOperand(0))); |
| 969 | break; |
Chris Lattner | 24e0a54 | 2008-03-21 06:38:26 +0000 | [diff] [blame] | 970 | case X86::FpGET_ST1_32:// Appears immediately after a call returning FP type! |
| 971 | case X86::FpGET_ST1_64:// Appears immediately after a call returning FP type! |
| 972 | case X86::FpGET_ST1_80:{// Appears immediately after a call returning FP type! |
| 973 | // FpGET_ST1 should occur right after a FpGET_ST0 for a call or inline asm. |
| 974 | // The pattern we expect is: |
| 975 | // CALL |
| 976 | // FP1 = FpGET_ST0 |
| 977 | // FP4 = FpGET_ST1 |
| 978 | // |
| 979 | // At this point, we've pushed FP1 on the top of stack, so it should be |
| 980 | // present if it isn't dead. If it was dead, we already emitted a pop to |
| 981 | // remove it from the stack and StackTop = 0. |
| 982 | |
| 983 | // Push FP4 as top of stack next. |
| 984 | pushReg(getFPReg(MI->getOperand(0))); |
| 985 | |
| 986 | // If StackTop was 0 before we pushed our operand, then ST(0) must have been |
| 987 | // dead. In this case, the ST(1) value is the only thing that is live, so |
| 988 | // it should be on the TOS (after the pop that was emitted) and is. Just |
| 989 | // continue in this case. |
| 990 | if (StackTop == 1) |
| 991 | break; |
| 992 | |
| 993 | // Because pushReg just pushed ST(1) as TOS, we now have to swap the two top |
| 994 | // elements so that our accounting is correct. |
| 995 | unsigned RegOnTop = getStackEntry(0); |
| 996 | unsigned RegNo = getStackEntry(1); |
| 997 | |
| 998 | // Swap the slots the regs are in. |
| 999 | std::swap(RegMap[RegNo], RegMap[RegOnTop]); |
| 1000 | |
| 1001 | // Swap stack slot contents. |
| 1002 | assert(RegMap[RegOnTop] < StackTop); |
| 1003 | std::swap(Stack[RegMap[RegOnTop]], Stack[StackTop-1]); |
| 1004 | break; |
| 1005 | } |
Chris Lattner | afb23f4 | 2008-03-09 07:08:44 +0000 | [diff] [blame] | 1006 | case X86::FpSET_ST0_32: |
| 1007 | case X86::FpSET_ST0_64: |
Rafael Espindola | f55715c | 2009-06-30 12:18:16 +0000 | [diff] [blame] | 1008 | case X86::FpSET_ST0_80: { |
Rafael Espindola | af5f6ba | 2009-06-30 16:40:03 +0000 | [diff] [blame] | 1009 | unsigned Op0 = getFPReg(MI->getOperand(0)); |
| 1010 | |
Rafael Espindola | 1c3329f | 2009-06-21 12:02:51 +0000 | [diff] [blame] | 1011 | // FpSET_ST0_80 is generated by copyRegToReg for both function return |
| 1012 | // and inline assembly with the "st" constrain. In the latter case, |
Rafael Espindola | f55715c | 2009-06-30 12:18:16 +0000 | [diff] [blame] | 1013 | // it is possible for ST(0) to be alive after this instruction. |
Rafael Espindola | af5f6ba | 2009-06-30 16:40:03 +0000 | [diff] [blame] | 1014 | if (!MI->killsRegister(X86::FP0 + Op0)) { |
| 1015 | // Duplicate Op0 |
Rafael Espindola | 63de5c3 | 2009-06-29 20:29:59 +0000 | [diff] [blame] | 1016 | duplicateToTop(0, 7 /*temp register*/, I); |
Rafael Espindola | af5f6ba | 2009-06-30 16:40:03 +0000 | [diff] [blame] | 1017 | } else { |
| 1018 | moveToTop(Op0, I); |
Rafael Espindola | 1c3329f | 2009-06-21 12:02:51 +0000 | [diff] [blame] | 1019 | } |
Evan Cheng | a0eedac | 2009-02-09 23:32:07 +0000 | [diff] [blame] | 1020 | --StackTop; // "Forget" we have something on the top of stack! |
| 1021 | break; |
Rafael Espindola | f55715c | 2009-06-30 12:18:16 +0000 | [diff] [blame] | 1022 | } |
Evan Cheng | a0eedac | 2009-02-09 23:32:07 +0000 | [diff] [blame] | 1023 | case X86::FpSET_ST1_32: |
| 1024 | case X86::FpSET_ST1_64: |
| 1025 | case X86::FpSET_ST1_80: |
| 1026 | // StackTop can be 1 if a FpSET_ST0_* was before this. Exchange them. |
| 1027 | if (StackTop == 1) { |
Dale Johannesen | 8d13f8f | 2009-02-13 02:33:27 +0000 | [diff] [blame] | 1028 | BuildMI(*MBB, I, dl, TII->get(X86::XCH_F)).addReg(X86::ST1); |
Dan Gohman | fe60104 | 2010-06-22 15:08:57 +0000 | [diff] [blame] | 1029 | ++NumFXCH; |
Evan Cheng | a0eedac | 2009-02-09 23:32:07 +0000 | [diff] [blame] | 1030 | StackTop = 0; |
| 1031 | break; |
| 1032 | } |
| 1033 | assert(StackTop == 2 && "Stack should have two element on it to return!"); |
Chris Lattner | a960d95 | 2003-01-13 01:01:59 +0000 | [diff] [blame] | 1034 | --StackTop; // "Forget" we have something on the top of stack! |
| 1035 | break; |
Dale Johannesen | e377d4d | 2007-07-04 21:07:47 +0000 | [diff] [blame] | 1036 | case X86::MOV_Fp3232: |
| 1037 | case X86::MOV_Fp3264: |
| 1038 | case X86::MOV_Fp6432: |
Dale Johannesen | 59a5873 | 2007-08-05 18:49:15 +0000 | [diff] [blame] | 1039 | case X86::MOV_Fp6464: |
| 1040 | case X86::MOV_Fp3280: |
| 1041 | case X86::MOV_Fp6480: |
| 1042 | case X86::MOV_Fp8032: |
| 1043 | case X86::MOV_Fp8064: |
| 1044 | case X86::MOV_Fp8080: { |
Evan Cheng | fb11288 | 2009-03-23 08:01:15 +0000 | [diff] [blame] | 1045 | const MachineOperand &MO1 = MI->getOperand(1); |
| 1046 | unsigned SrcReg = getFPReg(MO1); |
Chris Lattner | a960d95 | 2003-01-13 01:01:59 +0000 | [diff] [blame] | 1047 | |
Evan Cheng | fb11288 | 2009-03-23 08:01:15 +0000 | [diff] [blame] | 1048 | const MachineOperand &MO0 = MI->getOperand(0); |
| 1049 | // These can be created due to inline asm. Two address pass can introduce |
| 1050 | // copies from RFP registers to virtual registers. |
| 1051 | if (MO0.getReg() == X86::ST0 && SrcReg == 0) { |
| 1052 | assert(MO1.isKill()); |
| 1053 | // Treat %ST0<def> = MOV_Fp8080 %FP0<kill> |
| 1054 | // like FpSET_ST0_80 %FP0<kill>, %ST0<imp-def> |
| 1055 | assert((StackTop == 1 || StackTop == 2) |
| 1056 | && "Stack should have one or two element on it to return!"); |
| 1057 | --StackTop; // "Forget" we have something on the top of stack! |
| 1058 | break; |
| 1059 | } else if (MO0.getReg() == X86::ST1 && SrcReg == 1) { |
| 1060 | assert(MO1.isKill()); |
| 1061 | // Treat %ST1<def> = MOV_Fp8080 %FP1<kill> |
| 1062 | // like FpSET_ST1_80 %FP0<kill>, %ST1<imp-def> |
| 1063 | // StackTop can be 1 if a FpSET_ST0_* was before this. Exchange them. |
| 1064 | if (StackTop == 1) { |
| 1065 | BuildMI(*MBB, I, dl, TII->get(X86::XCH_F)).addReg(X86::ST1); |
Dan Gohman | fe60104 | 2010-06-22 15:08:57 +0000 | [diff] [blame] | 1066 | ++NumFXCH; |
Evan Cheng | fb11288 | 2009-03-23 08:01:15 +0000 | [diff] [blame] | 1067 | StackTop = 0; |
| 1068 | break; |
| 1069 | } |
| 1070 | assert(StackTop == 2 && "Stack should have two element on it to return!"); |
| 1071 | --StackTop; // "Forget" we have something on the top of stack! |
| 1072 | break; |
| 1073 | } |
| 1074 | |
| 1075 | unsigned DestReg = getFPReg(MO0); |
Evan Cheng | 6130f66 | 2008-03-05 00:59:57 +0000 | [diff] [blame] | 1076 | if (MI->killsRegister(X86::FP0+SrcReg)) { |
Chris Lattner | a960d95 | 2003-01-13 01:01:59 +0000 | [diff] [blame] | 1077 | // If the input operand is killed, we can just change the owner of the |
| 1078 | // incoming stack slot into the result. |
| 1079 | unsigned Slot = getSlot(SrcReg); |
| 1080 | assert(Slot < 7 && DestReg < 7 && "FpMOV operands invalid!"); |
| 1081 | Stack[Slot] = DestReg; |
| 1082 | RegMap[DestReg] = Slot; |
| 1083 | |
| 1084 | } else { |
| 1085 | // For FMOV we just duplicate the specified value to a new stack slot. |
| 1086 | // This could be made better, but would require substantial changes. |
| 1087 | duplicateToTop(SrcReg, DestReg, I); |
| 1088 | } |
Nick Lewycky | 3c78697 | 2008-03-11 05:56:09 +0000 | [diff] [blame] | 1089 | } |
Chris Lattner | a960d95 | 2003-01-13 01:01:59 +0000 | [diff] [blame] | 1090 | break; |
Chris Lattner | 518bb53 | 2010-02-09 19:54:29 +0000 | [diff] [blame] | 1091 | case TargetOpcode::INLINEASM: { |
Chris Lattner | e12ecf2 | 2008-03-11 19:50:13 +0000 | [diff] [blame] | 1092 | // The inline asm MachineInstr currently only *uses* FP registers for the |
| 1093 | // 'f' constraint. These should be turned into the current ST(x) register |
| 1094 | // in the machine instr. Also, any kills should be explicitly popped after |
| 1095 | // the inline asm. |
Jakob Stoklund Olesen | 7261fb2 | 2010-04-28 18:28:37 +0000 | [diff] [blame] | 1096 | unsigned Kills = 0; |
Chris Lattner | e12ecf2 | 2008-03-11 19:50:13 +0000 | [diff] [blame] | 1097 | for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) { |
| 1098 | MachineOperand &Op = MI->getOperand(i); |
Dan Gohman | d735b80 | 2008-10-03 15:45:36 +0000 | [diff] [blame] | 1099 | if (!Op.isReg() || Op.getReg() < X86::FP0 || Op.getReg() > X86::FP6) |
Chris Lattner | e12ecf2 | 2008-03-11 19:50:13 +0000 | [diff] [blame] | 1100 | continue; |
| 1101 | assert(Op.isUse() && "Only handle inline asm uses right now"); |
| 1102 | |
| 1103 | unsigned FPReg = getFPReg(Op); |
| 1104 | Op.setReg(getSTReg(FPReg)); |
| 1105 | |
| 1106 | // If we kill this operand, make sure to pop it from the stack after the |
| 1107 | // asm. We just remember it for now, and pop them all off at the end in |
| 1108 | // a batch. |
| 1109 | if (Op.isKill()) |
Jakob Stoklund Olesen | 7261fb2 | 2010-04-28 18:28:37 +0000 | [diff] [blame] | 1110 | Kills |= 1U << FPReg; |
Chris Lattner | e12ecf2 | 2008-03-11 19:50:13 +0000 | [diff] [blame] | 1111 | } |
| 1112 | |
| 1113 | // If this asm kills any FP registers (is the last use of them) we must |
| 1114 | // explicitly emit pop instructions for them. Do this now after the asm has |
| 1115 | // executed so that the ST(x) numbers are not off (which would happen if we |
| 1116 | // did this inline with operand rewriting). |
| 1117 | // |
| 1118 | // Note: this might be a non-optimal pop sequence. We might be able to do |
| 1119 | // better by trying to pop in stack order or something. |
| 1120 | MachineBasicBlock::iterator InsertPt = MI; |
Jakob Stoklund Olesen | 7261fb2 | 2010-04-28 18:28:37 +0000 | [diff] [blame] | 1121 | while (Kills) { |
| 1122 | unsigned FPReg = CountTrailingZeros_32(Kills); |
| 1123 | freeStackSlotAfter(InsertPt, FPReg); |
| 1124 | Kills &= ~(1U << FPReg); |
| 1125 | } |
Chris Lattner | e12ecf2 | 2008-03-11 19:50:13 +0000 | [diff] [blame] | 1126 | // Don't delete the inline asm! |
| 1127 | return; |
| 1128 | } |
| 1129 | |
Chris Lattner | 447ff68 | 2008-03-11 03:23:40 +0000 | [diff] [blame] | 1130 | case X86::RET: |
| 1131 | case X86::RETI: |
| 1132 | // If RET has an FP register use operand, pass the first one in ST(0) and |
| 1133 | // the second one in ST(1). |
| 1134 | if (isStackEmpty()) return; // Quick check to see if any are possible. |
| 1135 | |
| 1136 | // Find the register operands. |
| 1137 | unsigned FirstFPRegOp = ~0U, SecondFPRegOp = ~0U; |
| 1138 | |
| 1139 | for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) { |
| 1140 | MachineOperand &Op = MI->getOperand(i); |
Dan Gohman | d735b80 | 2008-10-03 15:45:36 +0000 | [diff] [blame] | 1141 | if (!Op.isReg() || Op.getReg() < X86::FP0 || Op.getReg() > X86::FP6) |
Chris Lattner | 447ff68 | 2008-03-11 03:23:40 +0000 | [diff] [blame] | 1142 | continue; |
Chris Lattner | 35831d0 | 2008-03-21 20:41:27 +0000 | [diff] [blame] | 1143 | // FP Register uses must be kills unless there are two uses of the same |
| 1144 | // register, in which case only one will be a kill. |
| 1145 | assert(Op.isUse() && |
| 1146 | (Op.isKill() || // Marked kill. |
| 1147 | getFPReg(Op) == FirstFPRegOp || // Second instance. |
| 1148 | MI->killsRegister(Op.getReg())) && // Later use is marked kill. |
| 1149 | "Ret only defs operands, and values aren't live beyond it"); |
Chris Lattner | 447ff68 | 2008-03-11 03:23:40 +0000 | [diff] [blame] | 1150 | |
| 1151 | if (FirstFPRegOp == ~0U) |
| 1152 | FirstFPRegOp = getFPReg(Op); |
| 1153 | else { |
| 1154 | assert(SecondFPRegOp == ~0U && "More than two fp operands!"); |
| 1155 | SecondFPRegOp = getFPReg(Op); |
| 1156 | } |
| 1157 | |
| 1158 | // Remove the operand so that later passes don't see it. |
| 1159 | MI->RemoveOperand(i); |
| 1160 | --i, --e; |
| 1161 | } |
| 1162 | |
| 1163 | // There are only four possibilities here: |
| 1164 | // 1) we are returning a single FP value. In this case, it has to be in |
| 1165 | // ST(0) already, so just declare success by removing the value from the |
| 1166 | // FP Stack. |
| 1167 | if (SecondFPRegOp == ~0U) { |
| 1168 | // Assert that the top of stack contains the right FP register. |
| 1169 | assert(StackTop == 1 && FirstFPRegOp == getStackEntry(0) && |
| 1170 | "Top of stack not the right register for RET!"); |
| 1171 | |
| 1172 | // Ok, everything is good, mark the value as not being on the stack |
| 1173 | // anymore so that our assertion about the stack being empty at end of |
| 1174 | // block doesn't fire. |
| 1175 | StackTop = 0; |
| 1176 | return; |
| 1177 | } |
| 1178 | |
Chris Lattner | 447ff68 | 2008-03-11 03:23:40 +0000 | [diff] [blame] | 1179 | // Otherwise, we are returning two values: |
| 1180 | // 2) If returning the same value for both, we only have one thing in the FP |
| 1181 | // stack. Consider: RET FP1, FP1 |
| 1182 | if (StackTop == 1) { |
| 1183 | assert(FirstFPRegOp == SecondFPRegOp && FirstFPRegOp == getStackEntry(0)&& |
| 1184 | "Stack misconfiguration for RET!"); |
| 1185 | |
| 1186 | // Duplicate the TOS so that we return it twice. Just pick some other FPx |
| 1187 | // register to hold it. |
| 1188 | unsigned NewReg = (FirstFPRegOp+1)%7; |
| 1189 | duplicateToTop(FirstFPRegOp, NewReg, MI); |
| 1190 | FirstFPRegOp = NewReg; |
| 1191 | } |
| 1192 | |
| 1193 | /// Okay we know we have two different FPx operands now: |
| 1194 | assert(StackTop == 2 && "Must have two values live!"); |
| 1195 | |
| 1196 | /// 3) If SecondFPRegOp is currently in ST(0) and FirstFPRegOp is currently |
| 1197 | /// in ST(1). In this case, emit an fxch. |
| 1198 | if (getStackEntry(0) == SecondFPRegOp) { |
| 1199 | assert(getStackEntry(1) == FirstFPRegOp && "Unknown regs live"); |
| 1200 | moveToTop(FirstFPRegOp, MI); |
| 1201 | } |
| 1202 | |
| 1203 | /// 4) Finally, FirstFPRegOp must be in ST(0) and SecondFPRegOp must be in |
| 1204 | /// ST(1). Just remove both from our understanding of the stack and return. |
| 1205 | assert(getStackEntry(0) == FirstFPRegOp && "Unknown regs live"); |
Chris Lattner | 0353526 | 2008-03-21 05:57:20 +0000 | [diff] [blame] | 1206 | assert(getStackEntry(1) == SecondFPRegOp && "Unknown regs live"); |
Chris Lattner | 447ff68 | 2008-03-11 03:23:40 +0000 | [diff] [blame] | 1207 | StackTop = 0; |
| 1208 | return; |
Chris Lattner | a960d95 | 2003-01-13 01:01:59 +0000 | [diff] [blame] | 1209 | } |
Chris Lattner | a960d95 | 2003-01-13 01:01:59 +0000 | [diff] [blame] | 1210 | |
Alkis Evlogimenos | c0b9dc5 | 2004-02-12 02:27:10 +0000 | [diff] [blame] | 1211 | I = MBB->erase(I); // Remove the pseudo instruction |
| 1212 | --I; |
Chris Lattner | a960d95 | 2003-01-13 01:01:59 +0000 | [diff] [blame] | 1213 | } |
Jakob Stoklund Olesen | 7db1e7a | 2010-07-08 19:46:30 +0000 | [diff] [blame] | 1214 | |
| 1215 | // Translate a COPY instruction to a pseudo-op that handleSpecialFP understands. |
| 1216 | bool FPS::translateCopy(MachineInstr *MI) { |
| 1217 | unsigned DstReg = MI->getOperand(0).getReg(); |
| 1218 | unsigned SrcReg = MI->getOperand(1).getReg(); |
| 1219 | |
| 1220 | if (DstReg == X86::ST0) { |
| 1221 | MI->setDesc(TII->get(X86::FpSET_ST0_80)); |
| 1222 | MI->RemoveOperand(0); |
| 1223 | return true; |
| 1224 | } |
| 1225 | if (DstReg == X86::ST1) { |
| 1226 | MI->setDesc(TII->get(X86::FpSET_ST1_80)); |
| 1227 | MI->RemoveOperand(0); |
| 1228 | return true; |
| 1229 | } |
| 1230 | if (SrcReg == X86::ST0) { |
| 1231 | MI->setDesc(TII->get(X86::FpGET_ST0_80)); |
| 1232 | return true; |
| 1233 | } |
| 1234 | if (SrcReg == X86::ST1) { |
| 1235 | MI->setDesc(TII->get(X86::FpGET_ST1_80)); |
| 1236 | return true; |
| 1237 | } |
| 1238 | if (X86::RFP80RegClass.contains(DstReg, SrcReg)) { |
| 1239 | MI->setDesc(TII->get(X86::MOV_Fp8080)); |
| 1240 | return true; |
| 1241 | } |
| 1242 | return false; |
| 1243 | } |