blob: ffb12c2f94e7710a219ab874a5dadd161a301b5e [file] [log] [blame]
Chris Lattnerb74e83c2002-12-16 16:15:28 +00001//===-- RegAllocLocal.cpp - A BasicBlock generic register allocator -------===//
Alkis Evlogimenos4de473b2004-02-13 18:20:47 +00002//
John Criswellb576c942003-10-20 19:43:21 +00003// The LLVM Compiler Infrastructure
4//
5// This file was developed by the LLVM research group and is distributed under
6// the University of Illinois Open Source License. See LICENSE.TXT for details.
Alkis Evlogimenos4de473b2004-02-13 18:20:47 +00007//
John Criswellb576c942003-10-20 19:43:21 +00008//===----------------------------------------------------------------------===//
Chris Lattnerb74e83c2002-12-16 16:15:28 +00009//
10// This register allocator allocates registers to a basic block at a time,
11// attempting to keep values in registers and reusing registers as appropriate.
12//
13//===----------------------------------------------------------------------===//
14
Chris Lattner4cc662b2003-08-03 21:47:31 +000015#define DEBUG_TYPE "regalloc"
Chris Lattner91a452b2003-01-13 00:25:40 +000016#include "llvm/CodeGen/Passes.h"
Chris Lattner580f9be2002-12-28 20:40:43 +000017#include "llvm/CodeGen/MachineFunctionPass.h"
Chris Lattnerb74e83c2002-12-16 16:15:28 +000018#include "llvm/CodeGen/MachineInstr.h"
Chris Lattnerff863ba2002-12-25 05:05:46 +000019#include "llvm/CodeGen/SSARegMap.h"
Chris Lattnereb24db92002-12-28 21:08:26 +000020#include "llvm/CodeGen/MachineFrameInfo.h"
Chris Lattner91a452b2003-01-13 00:25:40 +000021#include "llvm/CodeGen/LiveVariables.h"
Jim Laskeyeb577ba2006-08-02 12:30:23 +000022#include "llvm/CodeGen/RegAllocRegistry.h"
Chris Lattner3501fea2003-01-14 22:00:31 +000023#include "llvm/Target/TargetInstrInfo.h"
Chris Lattnerb74e83c2002-12-16 16:15:28 +000024#include "llvm/Target/TargetMachine.h"
Reid Spencer551ccae2004-09-01 22:55:40 +000025#include "llvm/Support/CommandLine.h"
26#include "llvm/Support/Debug.h"
Chris Lattnera4f0b3a2006-08-27 12:54:02 +000027#include "llvm/Support/Compiler.h"
Reid Spencer551ccae2004-09-01 22:55:40 +000028#include "llvm/ADT/DenseMap.h"
29#include "llvm/ADT/Statistic.h"
Chris Lattner27f29162004-10-26 15:35:58 +000030#include <algorithm>
Chris Lattner2c2c6c62006-01-22 23:41:00 +000031#include <iostream>
Chris Lattneref09c632004-01-31 21:27:19 +000032using namespace llvm;
Brian Gaeked0fde302003-11-11 22:41:34 +000033
Chris Lattnerb74e83c2002-12-16 16:15:28 +000034namespace {
Andrew Lenharthed41f1b2006-07-20 17:28:38 +000035 static Statistic<> NumStores("ra-local", "Number of stores added");
36 static Statistic<> NumLoads ("ra-local", "Number of loads added");
Andrew Lenharthae6153f2006-07-20 17:43:27 +000037 static Statistic<> NumFolded("ra-local", "Number of loads/stores folded "
38 "into instructions");
Jim Laskey13ec7022006-08-01 14:21:23 +000039
40 static RegisterRegAlloc
41 localRegAlloc("local", " local register allocator",
42 createLocalRegisterAllocator);
43
44
Chris Lattner95255282006-06-28 23:17:24 +000045 class VISIBILITY_HIDDEN RA : public MachineFunctionPass {
Chris Lattner580f9be2002-12-28 20:40:43 +000046 const TargetMachine *TM;
Chris Lattnerb74e83c2002-12-16 16:15:28 +000047 MachineFunction *MF;
Chris Lattner580f9be2002-12-28 20:40:43 +000048 const MRegisterInfo *RegInfo;
Chris Lattner91a452b2003-01-13 00:25:40 +000049 LiveVariables *LV;
Chris Lattner0648b162005-01-23 22:51:56 +000050 bool *PhysRegsEverUsed;
Chris Lattnerff863ba2002-12-25 05:05:46 +000051
Chris Lattnerb8822ad2003-08-04 23:36:39 +000052 // StackSlotForVirtReg - Maps virtual regs to the frame index where these
53 // values are spilled.
Chris Lattner580f9be2002-12-28 20:40:43 +000054 std::map<unsigned, int> StackSlotForVirtReg;
Chris Lattnerb74e83c2002-12-16 16:15:28 +000055
56 // Virt2PhysRegMap - This map contains entries for each virtual register
Alkis Evlogimenos4d0d8642004-02-25 21:55:45 +000057 // that is currently available in a physical register.
58 DenseMap<unsigned, VirtReg2IndexFunctor> Virt2PhysRegMap;
Chris Lattnerecea5632004-02-09 02:12:04 +000059
60 unsigned &getVirt2PhysRegMapSlot(unsigned VirtReg) {
Alkis Evlogimenos4d0d8642004-02-25 21:55:45 +000061 return Virt2PhysRegMap[VirtReg];
Chris Lattnerecea5632004-02-09 02:12:04 +000062 }
Alkis Evlogimenos4de473b2004-02-13 18:20:47 +000063
Chris Lattner64667b62004-02-09 01:26:13 +000064 // PhysRegsUsed - This array is effectively a map, containing entries for
65 // each physical register that currently has a value (ie, it is in
66 // Virt2PhysRegMap). The value mapped to is the virtual register
67 // corresponding to the physical register (the inverse of the
68 // Virt2PhysRegMap), or 0. The value is set to 0 if this register is pinned
69 // because it is used by a future instruction. If the entry for a physical
70 // register is -1, then the physical register is "not in the map".
Chris Lattnerb74e83c2002-12-16 16:15:28 +000071 //
Alkis Evlogimenos4de473b2004-02-13 18:20:47 +000072 std::vector<int> PhysRegsUsed;
Chris Lattnerb74e83c2002-12-16 16:15:28 +000073
74 // PhysRegsUseOrder - This contains a list of the physical registers that
75 // currently have a virtual register value in them. This list provides an
76 // ordering of registers, imposing a reallocation order. This list is only
77 // used if all registers are allocated and we have to spill one, in which
78 // case we spill the least recently used register. Entries at the front of
79 // the list are the least recently used registers, entries at the back are
80 // the most recently used.
81 //
82 std::vector<unsigned> PhysRegsUseOrder;
83
Chris Lattner91a452b2003-01-13 00:25:40 +000084 // VirtRegModified - This bitset contains information about which virtual
85 // registers need to be spilled back to memory when their registers are
86 // scavenged. If a virtual register has simply been rematerialized, there
87 // is no reason to spill it to memory when we need the register back.
Chris Lattner82bee0f2002-12-18 08:14:26 +000088 //
Chris Lattner91a452b2003-01-13 00:25:40 +000089 std::vector<bool> VirtRegModified;
90
91 void markVirtRegModified(unsigned Reg, bool Val = true) {
Chris Lattneref09c632004-01-31 21:27:19 +000092 assert(MRegisterInfo::isVirtualRegister(Reg) && "Illegal VirtReg!");
Chris Lattner91a452b2003-01-13 00:25:40 +000093 Reg -= MRegisterInfo::FirstVirtualRegister;
94 if (VirtRegModified.size() <= Reg) VirtRegModified.resize(Reg+1);
95 VirtRegModified[Reg] = Val;
96 }
97
98 bool isVirtRegModified(unsigned Reg) const {
Chris Lattneref09c632004-01-31 21:27:19 +000099 assert(MRegisterInfo::isVirtualRegister(Reg) && "Illegal VirtReg!");
Chris Lattner91a452b2003-01-13 00:25:40 +0000100 assert(Reg - MRegisterInfo::FirstVirtualRegister < VirtRegModified.size()
Alkis Evlogimenos4de473b2004-02-13 18:20:47 +0000101 && "Illegal virtual register!");
Chris Lattner91a452b2003-01-13 00:25:40 +0000102 return VirtRegModified[Reg - MRegisterInfo::FirstVirtualRegister];
103 }
Chris Lattner82bee0f2002-12-18 08:14:26 +0000104
Chris Lattnerb74e83c2002-12-16 16:15:28 +0000105 void MarkPhysRegRecentlyUsed(unsigned Reg) {
Chris Lattner5e503492006-09-03 07:15:37 +0000106 if (PhysRegsUseOrder.empty() ||
107 PhysRegsUseOrder.back() == Reg) return; // Already most recently used
Chris Lattner0eb172c2002-12-24 00:04:55 +0000108
109 for (unsigned i = PhysRegsUseOrder.size(); i != 0; --i)
Alkis Evlogimenos4de473b2004-02-13 18:20:47 +0000110 if (areRegsEqual(Reg, PhysRegsUseOrder[i-1])) {
111 unsigned RegMatch = PhysRegsUseOrder[i-1]; // remove from middle
112 PhysRegsUseOrder.erase(PhysRegsUseOrder.begin()+i-1);
113 // Add it to the end of the list
114 PhysRegsUseOrder.push_back(RegMatch);
115 if (RegMatch == Reg)
116 return; // Found an exact match, exit early
117 }
Chris Lattnerb74e83c2002-12-16 16:15:28 +0000118 }
119
120 public:
Chris Lattnerb74e83c2002-12-16 16:15:28 +0000121 virtual const char *getPassName() const {
122 return "Local Register Allocator";
123 }
124
Chris Lattner91a452b2003-01-13 00:25:40 +0000125 virtual void getAnalysisUsage(AnalysisUsage &AU) const {
Chris Lattner56ddada2004-02-17 17:49:10 +0000126 AU.addRequired<LiveVariables>();
Chris Lattner91a452b2003-01-13 00:25:40 +0000127 AU.addRequiredID(PHIEliminationID);
Alkis Evlogimenos4c080862003-12-18 22:40:24 +0000128 AU.addRequiredID(TwoAddressInstructionPassID);
Chris Lattner91a452b2003-01-13 00:25:40 +0000129 MachineFunctionPass::getAnalysisUsage(AU);
130 }
131
Chris Lattnerb74e83c2002-12-16 16:15:28 +0000132 private:
133 /// runOnMachineFunction - Register allocate the whole function
134 bool runOnMachineFunction(MachineFunction &Fn);
135
136 /// AllocateBasicBlock - Register allocate the specified basic block.
137 void AllocateBasicBlock(MachineBasicBlock &MBB);
138
Chris Lattner82bee0f2002-12-18 08:14:26 +0000139
Chris Lattner82bee0f2002-12-18 08:14:26 +0000140 /// areRegsEqual - This method returns true if the specified registers are
141 /// related to each other. To do this, it checks to see if they are equal
142 /// or if the first register is in the alias set of the second register.
143 ///
144 bool areRegsEqual(unsigned R1, unsigned R2) const {
145 if (R1 == R2) return true;
Alkis Evlogimenos73ff5122003-10-08 05:20:08 +0000146 for (const unsigned *AliasSet = RegInfo->getAliasSet(R2);
147 *AliasSet; ++AliasSet) {
148 if (*AliasSet == R1) return true;
149 }
Chris Lattner82bee0f2002-12-18 08:14:26 +0000150 return false;
151 }
152
Chris Lattner580f9be2002-12-28 20:40:43 +0000153 /// getStackSpaceFor - This returns the frame index of the specified virtual
Chris Lattnerb8822ad2003-08-04 23:36:39 +0000154 /// register on the stack, allocating space if necessary.
Chris Lattner580f9be2002-12-28 20:40:43 +0000155 int getStackSpaceFor(unsigned VirtReg, const TargetRegisterClass *RC);
Chris Lattnerb74e83c2002-12-16 16:15:28 +0000156
Chris Lattnerb8822ad2003-08-04 23:36:39 +0000157 /// removePhysReg - This method marks the specified physical register as no
158 /// longer being in use.
159 ///
Chris Lattner82bee0f2002-12-18 08:14:26 +0000160 void removePhysReg(unsigned PhysReg);
Chris Lattnerb74e83c2002-12-16 16:15:28 +0000161
162 /// spillVirtReg - This method spills the value specified by PhysReg into
163 /// the virtual register slot specified by VirtReg. It then updates the RA
164 /// data structures to indicate the fact that PhysReg is now available.
165 ///
Chris Lattner688c8252004-02-22 19:08:15 +0000166 void spillVirtReg(MachineBasicBlock &MBB, MachineBasicBlock::iterator MI,
Chris Lattnerb74e83c2002-12-16 16:15:28 +0000167 unsigned VirtReg, unsigned PhysReg);
168
Chris Lattnerc21be922002-12-16 17:44:42 +0000169 /// spillPhysReg - This method spills the specified physical register into
Chris Lattner128c2aa2003-08-17 18:01:15 +0000170 /// the virtual register slot associated with it. If OnlyVirtRegs is set to
171 /// true, then the request is ignored if the physical register does not
172 /// contain a virtual register.
Chris Lattner91a452b2003-01-13 00:25:40 +0000173 ///
Chris Lattner42e0a8f2004-02-17 03:57:19 +0000174 void spillPhysReg(MachineBasicBlock &MBB, MachineInstr *I,
Chris Lattner128c2aa2003-08-17 18:01:15 +0000175 unsigned PhysReg, bool OnlyVirtRegs = false);
Chris Lattnerc21be922002-12-16 17:44:42 +0000176
Chris Lattner91a452b2003-01-13 00:25:40 +0000177 /// assignVirtToPhysReg - This method updates local state so that we know
178 /// that PhysReg is the proper container for VirtReg now. The physical
179 /// register must not be used for anything else when this is called.
180 ///
181 void assignVirtToPhysReg(unsigned VirtReg, unsigned PhysReg);
182
183 /// liberatePhysReg - Make sure the specified physical register is available
184 /// for use. If there is currently a value in it, it is either moved out of
185 /// the way or spilled to memory.
186 ///
187 void liberatePhysReg(MachineBasicBlock &MBB, MachineBasicBlock::iterator &I,
Alkis Evlogimenos4de473b2004-02-13 18:20:47 +0000188 unsigned PhysReg);
Chris Lattnerb74e83c2002-12-16 16:15:28 +0000189
Chris Lattnerae640432002-12-17 02:50:10 +0000190 /// isPhysRegAvailable - Return true if the specified physical register is
191 /// free and available for use. This also includes checking to see if
192 /// aliased registers are all free...
193 ///
Chris Lattner82bee0f2002-12-18 08:14:26 +0000194 bool isPhysRegAvailable(unsigned PhysReg) const;
Chris Lattner91a452b2003-01-13 00:25:40 +0000195
196 /// getFreeReg - Look to see if there is a free register available in the
197 /// specified register class. If not, return 0.
198 ///
199 unsigned getFreeReg(const TargetRegisterClass *RC);
Alkis Evlogimenos4de473b2004-02-13 18:20:47 +0000200
Chris Lattner91a452b2003-01-13 00:25:40 +0000201 /// getReg - Find a physical register to hold the specified virtual
Chris Lattnerb74e83c2002-12-16 16:15:28 +0000202 /// register. If all compatible physical registers are used, this method
203 /// spills the last used virtual register to the stack, and uses that
204 /// register.
205 ///
Chris Lattner42e0a8f2004-02-17 03:57:19 +0000206 unsigned getReg(MachineBasicBlock &MBB, MachineInstr *MI,
Alkis Evlogimenos4de473b2004-02-13 18:20:47 +0000207 unsigned VirtReg);
Chris Lattnerb74e83c2002-12-16 16:15:28 +0000208
Chris Lattner42e0a8f2004-02-17 03:57:19 +0000209 /// reloadVirtReg - This method transforms the specified specified virtual
210 /// register use to refer to a physical register. This method may do this
211 /// in one of several ways: if the register is available in a physical
212 /// register already, it uses that physical register. If the value is not
213 /// in a physical register, and if there are physical registers available,
214 /// it loads it into a register. If register pressure is high, and it is
215 /// possible, it tries to fold the load of the virtual register into the
216 /// instruction itself. It avoids doing this if register pressure is low to
217 /// improve the chance that subsequent instructions can use the reloaded
218 /// value. This method returns the modified instruction.
Chris Lattnerb74e83c2002-12-16 16:15:28 +0000219 ///
Chris Lattner42e0a8f2004-02-17 03:57:19 +0000220 MachineInstr *reloadVirtReg(MachineBasicBlock &MBB, MachineInstr *MI,
221 unsigned OpNum);
Misha Brukmanedf128a2005-04-21 22:36:52 +0000222
Chris Lattnerb8822ad2003-08-04 23:36:39 +0000223
224 void reloadPhysReg(MachineBasicBlock &MBB, MachineBasicBlock::iterator &I,
225 unsigned PhysReg);
Chris Lattnerb74e83c2002-12-16 16:15:28 +0000226 };
Chris Lattnerb74e83c2002-12-16 16:15:28 +0000227}
228
Chris Lattnerb8822ad2003-08-04 23:36:39 +0000229/// getStackSpaceFor - This allocates space for the specified virtual register
230/// to be held on the stack.
231int RA::getStackSpaceFor(unsigned VirtReg, const TargetRegisterClass *RC) {
232 // Find the location Reg would belong...
233 std::map<unsigned, int>::iterator I =StackSlotForVirtReg.lower_bound(VirtReg);
Chris Lattnerb74e83c2002-12-16 16:15:28 +0000234
Chris Lattner580f9be2002-12-28 20:40:43 +0000235 if (I != StackSlotForVirtReg.end() && I->first == VirtReg)
Chris Lattnerb74e83c2002-12-16 16:15:28 +0000236 return I->second; // Already has space allocated?
237
Chris Lattner580f9be2002-12-28 20:40:43 +0000238 // Allocate a new stack object for this spill location...
Chris Lattner26eb14b2004-08-15 22:02:22 +0000239 int FrameIdx = MF->getFrameInfo()->CreateStackObject(RC->getSize(),
240 RC->getAlignment());
Chris Lattnerb74e83c2002-12-16 16:15:28 +0000241
Chris Lattnerb74e83c2002-12-16 16:15:28 +0000242 // Assign the slot...
Chris Lattner580f9be2002-12-28 20:40:43 +0000243 StackSlotForVirtReg.insert(I, std::make_pair(VirtReg, FrameIdx));
244 return FrameIdx;
Chris Lattnerb74e83c2002-12-16 16:15:28 +0000245}
246
Chris Lattnerae640432002-12-17 02:50:10 +0000247
Alkis Evlogimenos4de473b2004-02-13 18:20:47 +0000248/// removePhysReg - This method marks the specified physical register as no
Chris Lattner82bee0f2002-12-18 08:14:26 +0000249/// longer being in use.
250///
251void RA::removePhysReg(unsigned PhysReg) {
Chris Lattner64667b62004-02-09 01:26:13 +0000252 PhysRegsUsed[PhysReg] = -1; // PhyReg no longer used
Chris Lattner82bee0f2002-12-18 08:14:26 +0000253
254 std::vector<unsigned>::iterator It =
255 std::find(PhysRegsUseOrder.begin(), PhysRegsUseOrder.end(), PhysReg);
Alkis Evlogimenos19b64862004-01-13 06:24:30 +0000256 if (It != PhysRegsUseOrder.end())
257 PhysRegsUseOrder.erase(It);
Chris Lattner82bee0f2002-12-18 08:14:26 +0000258}
259
Chris Lattner91a452b2003-01-13 00:25:40 +0000260
Chris Lattnerb74e83c2002-12-16 16:15:28 +0000261/// spillVirtReg - This method spills the value specified by PhysReg into the
262/// virtual register slot specified by VirtReg. It then updates the RA data
263/// structures to indicate the fact that PhysReg is now available.
264///
Chris Lattner688c8252004-02-22 19:08:15 +0000265void RA::spillVirtReg(MachineBasicBlock &MBB, MachineBasicBlock::iterator I,
Chris Lattnerb74e83c2002-12-16 16:15:28 +0000266 unsigned VirtReg, unsigned PhysReg) {
Chris Lattner8c819452003-08-05 04:13:58 +0000267 assert(VirtReg && "Spilling a physical register is illegal!"
Chris Lattnerd9ac6a72003-08-05 00:49:09 +0000268 " Must not have appropriate kill for the register or use exists beyond"
269 " the intended one.");
270 DEBUG(std::cerr << " Spilling register " << RegInfo->getName(PhysReg);
271 std::cerr << " containing %reg" << VirtReg;
272 if (!isVirtRegModified(VirtReg))
273 std::cerr << " which has not been modified, so no store necessary!");
Chris Lattnerb74e83c2002-12-16 16:15:28 +0000274
Chris Lattnerd9ac6a72003-08-05 00:49:09 +0000275 // Otherwise, there is a virtual register corresponding to this physical
276 // register. We only need to spill it into its stack slot if it has been
277 // modified.
278 if (isVirtRegModified(VirtReg)) {
279 const TargetRegisterClass *RC = MF->getSSARegMap()->getRegClass(VirtReg);
280 int FrameIndex = getStackSpaceFor(VirtReg, RC);
281 DEBUG(std::cerr << " to stack slot #" << FrameIndex);
Chris Lattnerbf9716b2005-09-30 01:29:00 +0000282 RegInfo->storeRegToStackSlot(MBB, I, PhysReg, FrameIndex, RC);
Alkis Evlogimenos2acef2d2004-02-19 06:19:09 +0000283 ++NumStores; // Update statistics
Chris Lattnerb74e83c2002-12-16 16:15:28 +0000284 }
Chris Lattnerecea5632004-02-09 02:12:04 +0000285
286 getVirt2PhysRegMapSlot(VirtReg) = 0; // VirtReg no longer available
Chris Lattnerb74e83c2002-12-16 16:15:28 +0000287
Chris Lattnerb8822ad2003-08-04 23:36:39 +0000288 DEBUG(std::cerr << "\n");
Chris Lattner82bee0f2002-12-18 08:14:26 +0000289 removePhysReg(PhysReg);
Chris Lattnerb74e83c2002-12-16 16:15:28 +0000290}
291
Chris Lattnerae640432002-12-17 02:50:10 +0000292
Chris Lattner91a452b2003-01-13 00:25:40 +0000293/// spillPhysReg - This method spills the specified physical register into the
Chris Lattner128c2aa2003-08-17 18:01:15 +0000294/// virtual register slot associated with it. If OnlyVirtRegs is set to true,
295/// then the request is ignored if the physical register does not contain a
296/// virtual register.
Chris Lattner91a452b2003-01-13 00:25:40 +0000297///
Chris Lattner42e0a8f2004-02-17 03:57:19 +0000298void RA::spillPhysReg(MachineBasicBlock &MBB, MachineInstr *I,
Chris Lattner128c2aa2003-08-17 18:01:15 +0000299 unsigned PhysReg, bool OnlyVirtRegs) {
Chris Lattner64667b62004-02-09 01:26:13 +0000300 if (PhysRegsUsed[PhysReg] != -1) { // Only spill it if it's used!
301 if (PhysRegsUsed[PhysReg] || !OnlyVirtRegs)
302 spillVirtReg(MBB, I, PhysRegsUsed[PhysReg], PhysReg);
Alkis Evlogimenos73ff5122003-10-08 05:20:08 +0000303 } else {
Chris Lattner91a452b2003-01-13 00:25:40 +0000304 // If the selected register aliases any other registers, we must make
305 // sure that one of the aliases isn't alive...
Alkis Evlogimenos73ff5122003-10-08 05:20:08 +0000306 for (const unsigned *AliasSet = RegInfo->getAliasSet(PhysReg);
Chris Lattner64667b62004-02-09 01:26:13 +0000307 *AliasSet; ++AliasSet)
308 if (PhysRegsUsed[*AliasSet] != -1) // Spill aliased register...
309 if (PhysRegsUsed[*AliasSet] || !OnlyVirtRegs)
310 spillVirtReg(MBB, I, PhysRegsUsed[*AliasSet], *AliasSet);
Chris Lattner91a452b2003-01-13 00:25:40 +0000311 }
312}
313
314
315/// assignVirtToPhysReg - This method updates local state so that we know
316/// that PhysReg is the proper container for VirtReg now. The physical
317/// register must not be used for anything else when this is called.
318///
319void RA::assignVirtToPhysReg(unsigned VirtReg, unsigned PhysReg) {
Chris Lattner64667b62004-02-09 01:26:13 +0000320 assert(PhysRegsUsed[PhysReg] == -1 && "Phys reg already assigned!");
Chris Lattner91a452b2003-01-13 00:25:40 +0000321 // Update information to note the fact that this register was just used, and
322 // it holds VirtReg.
323 PhysRegsUsed[PhysReg] = VirtReg;
Alkis Evlogimenos4de473b2004-02-13 18:20:47 +0000324 getVirt2PhysRegMapSlot(VirtReg) = PhysReg;
Chris Lattner91a452b2003-01-13 00:25:40 +0000325 PhysRegsUseOrder.push_back(PhysReg); // New use of PhysReg
326}
327
328
Chris Lattnerae640432002-12-17 02:50:10 +0000329/// isPhysRegAvailable - Return true if the specified physical register is free
330/// and available for use. This also includes checking to see if aliased
331/// registers are all free...
332///
333bool RA::isPhysRegAvailable(unsigned PhysReg) const {
Chris Lattner64667b62004-02-09 01:26:13 +0000334 if (PhysRegsUsed[PhysReg] != -1) return false;
Chris Lattnerae640432002-12-17 02:50:10 +0000335
336 // If the selected register aliases any other allocated registers, it is
337 // not free!
Alkis Evlogimenos73ff5122003-10-08 05:20:08 +0000338 for (const unsigned *AliasSet = RegInfo->getAliasSet(PhysReg);
339 *AliasSet; ++AliasSet)
Chris Lattner64667b62004-02-09 01:26:13 +0000340 if (PhysRegsUsed[*AliasSet] != -1) // Aliased register in use?
Alkis Evlogimenos73ff5122003-10-08 05:20:08 +0000341 return false; // Can't use this reg then.
Chris Lattnerae640432002-12-17 02:50:10 +0000342 return true;
343}
344
345
Chris Lattner91a452b2003-01-13 00:25:40 +0000346/// getFreeReg - Look to see if there is a free register available in the
347/// specified register class. If not, return 0.
Chris Lattnerb74e83c2002-12-16 16:15:28 +0000348///
Chris Lattner91a452b2003-01-13 00:25:40 +0000349unsigned RA::getFreeReg(const TargetRegisterClass *RC) {
Chris Lattner580f9be2002-12-28 20:40:43 +0000350 // Get iterators defining the range of registers that are valid to allocate in
351 // this class, which also specifies the preferred allocation order.
352 TargetRegisterClass::iterator RI = RC->allocation_order_begin(*MF);
353 TargetRegisterClass::iterator RE = RC->allocation_order_end(*MF);
Chris Lattnerae640432002-12-17 02:50:10 +0000354
Chris Lattner91a452b2003-01-13 00:25:40 +0000355 for (; RI != RE; ++RI)
356 if (isPhysRegAvailable(*RI)) { // Is reg unused?
357 assert(*RI != 0 && "Cannot use register!");
358 return *RI; // Found an unused register!
359 }
360 return 0;
361}
362
363
364/// liberatePhysReg - Make sure the specified physical register is available for
365/// use. If there is currently a value in it, it is either moved out of the way
366/// or spilled to memory.
367///
368void RA::liberatePhysReg(MachineBasicBlock &MBB, MachineBasicBlock::iterator &I,
Alkis Evlogimenos4de473b2004-02-13 18:20:47 +0000369 unsigned PhysReg) {
Chris Lattner91a452b2003-01-13 00:25:40 +0000370 spillPhysReg(MBB, I, PhysReg);
371}
372
373
374/// getReg - Find a physical register to hold the specified virtual
375/// register. If all compatible physical registers are used, this method spills
376/// the last used virtual register to the stack, and uses that register.
377///
Chris Lattner42e0a8f2004-02-17 03:57:19 +0000378unsigned RA::getReg(MachineBasicBlock &MBB, MachineInstr *I,
Alkis Evlogimenos4de473b2004-02-13 18:20:47 +0000379 unsigned VirtReg) {
Chris Lattner91a452b2003-01-13 00:25:40 +0000380 const TargetRegisterClass *RC = MF->getSSARegMap()->getRegClass(VirtReg);
381
382 // First check to see if we have a free register of the requested type...
383 unsigned PhysReg = getFreeReg(RC);
Chris Lattnerb74e83c2002-12-16 16:15:28 +0000384
Chris Lattnerae640432002-12-17 02:50:10 +0000385 // If we didn't find an unused register, scavenge one now!
Chris Lattnerb74e83c2002-12-16 16:15:28 +0000386 if (PhysReg == 0) {
Chris Lattnerc21be922002-12-16 17:44:42 +0000387 assert(!PhysRegsUseOrder.empty() && "No allocated registers??");
Chris Lattnerae640432002-12-17 02:50:10 +0000388
389 // Loop over all of the preallocated registers from the least recently used
390 // to the most recently used. When we find one that is capable of holding
391 // our register, use it.
392 for (unsigned i = 0; PhysReg == 0; ++i) {
Chris Lattnerb74e83c2002-12-16 16:15:28 +0000393 assert(i != PhysRegsUseOrder.size() &&
394 "Couldn't find a register of the appropriate class!");
Alkis Evlogimenos4de473b2004-02-13 18:20:47 +0000395
Chris Lattnerae640432002-12-17 02:50:10 +0000396 unsigned R = PhysRegsUseOrder[i];
Chris Lattner41822c72003-08-23 23:49:42 +0000397
398 // We can only use this register if it holds a virtual register (ie, it
399 // can be spilled). Do not use it if it is an explicitly allocated
400 // physical register!
Chris Lattner64667b62004-02-09 01:26:13 +0000401 assert(PhysRegsUsed[R] != -1 &&
Chris Lattner41822c72003-08-23 23:49:42 +0000402 "PhysReg in PhysRegsUseOrder, but is not allocated?");
403 if (PhysRegsUsed[R]) {
404 // If the current register is compatible, use it.
Chris Lattner3bba0262004-08-15 22:23:09 +0000405 if (RC->contains(R)) {
Chris Lattner41822c72003-08-23 23:49:42 +0000406 PhysReg = R;
407 break;
408 } else {
409 // If one of the registers aliased to the current register is
410 // compatible, use it.
Chris Lattner5e503492006-09-03 07:15:37 +0000411 for (const unsigned *AliasIt = RegInfo->getAliasSet(R);
412 *AliasIt; ++AliasIt) {
413 if (RC->contains(*AliasIt) &&
414 // If this is pinned down for some reason, don't use it. For
415 // example, if CL is pinned, and we run across CH, don't use
416 // CH as justification for using scavenging ECX (which will
417 // fail).
418 PhysRegsUsed[*AliasIt] != 0) {
419 PhysReg = *AliasIt; // Take an aliased register
Alkis Evlogimenos73ff5122003-10-08 05:20:08 +0000420 break;
421 }
422 }
Chris Lattner41822c72003-08-23 23:49:42 +0000423 }
Chris Lattnerae640432002-12-17 02:50:10 +0000424 }
Chris Lattnerb74e83c2002-12-16 16:15:28 +0000425 }
426
Chris Lattnerae640432002-12-17 02:50:10 +0000427 assert(PhysReg && "Physical register not assigned!?!?");
428
Chris Lattnerb74e83c2002-12-16 16:15:28 +0000429 // At this point PhysRegsUseOrder[i] is the least recently used register of
430 // compatible register class. Spill it to memory and reap its remains.
Chris Lattnerc21be922002-12-16 17:44:42 +0000431 spillPhysReg(MBB, I, PhysReg);
Chris Lattnerb74e83c2002-12-16 16:15:28 +0000432 }
433
434 // Now that we know which register we need to assign this to, do it now!
Chris Lattner91a452b2003-01-13 00:25:40 +0000435 assignVirtToPhysReg(VirtReg, PhysReg);
Chris Lattnerb74e83c2002-12-16 16:15:28 +0000436 return PhysReg;
437}
438
Chris Lattnerae640432002-12-17 02:50:10 +0000439
Chris Lattner42e0a8f2004-02-17 03:57:19 +0000440/// reloadVirtReg - This method transforms the specified specified virtual
441/// register use to refer to a physical register. This method may do this in
442/// one of several ways: if the register is available in a physical register
443/// already, it uses that physical register. If the value is not in a physical
444/// register, and if there are physical registers available, it loads it into a
445/// register. If register pressure is high, and it is possible, it tries to
446/// fold the load of the virtual register into the instruction itself. It
447/// avoids doing this if register pressure is low to improve the chance that
448/// subsequent instructions can use the reloaded value. This method returns the
449/// modified instruction.
Chris Lattnerb74e83c2002-12-16 16:15:28 +0000450///
Chris Lattner42e0a8f2004-02-17 03:57:19 +0000451MachineInstr *RA::reloadVirtReg(MachineBasicBlock &MBB, MachineInstr *MI,
452 unsigned OpNum) {
453 unsigned VirtReg = MI->getOperand(OpNum).getReg();
454
455 // If the virtual register is already available, just update the instruction
456 // and return.
Alkis Evlogimenos4de473b2004-02-13 18:20:47 +0000457 if (unsigned PR = getVirt2PhysRegMapSlot(VirtReg)) {
Chris Lattner42e0a8f2004-02-17 03:57:19 +0000458 MarkPhysRegRecentlyUsed(PR); // Already have this value available!
Chris Lattnere53f4a02006-05-04 17:52:23 +0000459 MI->getOperand(OpNum).setReg(PR); // Assign the input register
Chris Lattner42e0a8f2004-02-17 03:57:19 +0000460 return MI;
Chris Lattnerb74e83c2002-12-16 16:15:28 +0000461 }
462
Chris Lattner1e3812c2004-02-17 04:08:37 +0000463 // Otherwise, we need to fold it into the current instruction, or reload it.
464 // If we have registers available to hold the value, use them.
Chris Lattnerff863ba2002-12-25 05:05:46 +0000465 const TargetRegisterClass *RC = MF->getSSARegMap()->getRegClass(VirtReg);
Chris Lattner1e3812c2004-02-17 04:08:37 +0000466 unsigned PhysReg = getFreeReg(RC);
Chris Lattner11390e72004-02-17 08:09:40 +0000467 int FrameIndex = getStackSpaceFor(VirtReg, RC);
Chris Lattner1e3812c2004-02-17 04:08:37 +0000468
Chris Lattner11390e72004-02-17 08:09:40 +0000469 if (PhysReg) { // Register is available, allocate it!
470 assignVirtToPhysReg(VirtReg, PhysReg);
471 } else { // No registers available.
472 // If we can fold this spill into this instruction, do so now.
Alkis Evlogimenos39354c92004-03-14 07:19:51 +0000473 if (MachineInstr* FMI = RegInfo->foldMemoryOperand(MI, OpNum, FrameIndex)){
Alkis Evlogimenosd6f6d1a2004-02-21 18:07:33 +0000474 ++NumFolded;
Chris Lattnerd368c612004-02-19 18:34:02 +0000475 // Since we changed the address of MI, make sure to update live variables
476 // to know that the new instruction has the properties of the old one.
Alkis Evlogimenos39354c92004-03-14 07:19:51 +0000477 LV->instructionChanged(MI, FMI);
478 return MBB.insert(MBB.erase(MI), FMI);
Chris Lattner1e3812c2004-02-17 04:08:37 +0000479 }
480
481 // It looks like we can't fold this virtual register load into this
482 // instruction. Force some poor hapless value out of the register file to
483 // make room for the new register, and reload it.
484 PhysReg = getReg(MBB, MI, VirtReg);
485 }
486
Chris Lattner91a452b2003-01-13 00:25:40 +0000487 markVirtRegModified(VirtReg, false); // Note that this reg was just reloaded
488
Chris Lattnerb8822ad2003-08-04 23:36:39 +0000489 DEBUG(std::cerr << " Reloading %reg" << VirtReg << " into "
490 << RegInfo->getName(PhysReg) << "\n");
491
Chris Lattnerb74e83c2002-12-16 16:15:28 +0000492 // Add move instruction(s)
Chris Lattnerbf9716b2005-09-30 01:29:00 +0000493 RegInfo->loadRegFromStackSlot(MBB, MI, PhysReg, FrameIndex, RC);
Alkis Evlogimenos2acef2d2004-02-19 06:19:09 +0000494 ++NumLoads; // Update statistics
Chris Lattner42e0a8f2004-02-17 03:57:19 +0000495
Chris Lattner0648b162005-01-23 22:51:56 +0000496 PhysRegsEverUsed[PhysReg] = true;
Chris Lattnere53f4a02006-05-04 17:52:23 +0000497 MI->getOperand(OpNum).setReg(PhysReg); // Assign the input register
Chris Lattner42e0a8f2004-02-17 03:57:19 +0000498 return MI;
Chris Lattnerb74e83c2002-12-16 16:15:28 +0000499}
500
Chris Lattnerb8822ad2003-08-04 23:36:39 +0000501
502
Chris Lattnerb74e83c2002-12-16 16:15:28 +0000503void RA::AllocateBasicBlock(MachineBasicBlock &MBB) {
504 // loop over each instruction
Chris Lattnere6a88ac2005-11-09 18:22:42 +0000505 MachineBasicBlock::iterator MII = MBB.begin();
506 const TargetInstrInfo &TII = *TM->getInstrInfo();
Chris Lattner44500e32006-06-15 22:21:53 +0000507
508 // If this is the first basic block in the machine function, add live-in
509 // registers as active.
510 if (&MBB == &*MF->begin()) {
511 for (MachineFunction::livein_iterator I = MF->livein_begin(),
512 E = MF->livein_end(); I != E; ++I) {
513 unsigned Reg = I->first;
514 PhysRegsEverUsed[Reg] = true;
515 PhysRegsUsed[Reg] = 0; // It is free and reserved now
516 PhysRegsUseOrder.push_back(Reg);
517 for (const unsigned *AliasSet = RegInfo->getAliasSet(Reg);
518 *AliasSet; ++AliasSet) {
519 PhysRegsUseOrder.push_back(*AliasSet);
520 PhysRegsUsed[*AliasSet] = 0; // It is free and reserved now
521 PhysRegsEverUsed[*AliasSet] = true;
522 }
523 }
524 }
525
526 // Otherwise, sequentially allocate each instruction in the MBB.
Chris Lattnere6a88ac2005-11-09 18:22:42 +0000527 while (MII != MBB.end()) {
528 MachineInstr *MI = MII++;
529 const TargetInstrDescriptor &TID = TII.get(MI->getOpcode());
Chris Lattnerb8822ad2003-08-04 23:36:39 +0000530 DEBUG(std::cerr << "\nStarting RegAlloc of: " << *MI;
531 std::cerr << " Regs have values: ";
Chris Lattner64667b62004-02-09 01:26:13 +0000532 for (unsigned i = 0; i != RegInfo->getNumRegs(); ++i)
533 if (PhysRegsUsed[i] != -1)
534 std::cerr << "[" << RegInfo->getName(i)
535 << ",%reg" << PhysRegsUsed[i] << "] ";
Chris Lattnerb8822ad2003-08-04 23:36:39 +0000536 std::cerr << "\n");
Chris Lattnerb74e83c2002-12-16 16:15:28 +0000537
Chris Lattnerae640432002-12-17 02:50:10 +0000538 // Loop over the implicit uses, making sure that they are at the head of the
539 // use order list, so they don't get reallocated.
Jim Laskeycd4317e2006-07-21 21:15:20 +0000540 if (TID.ImplicitUses) {
541 for (const unsigned *ImplicitUses = TID.ImplicitUses;
542 *ImplicitUses; ++ImplicitUses)
543 MarkPhysRegRecentlyUsed(*ImplicitUses);
544 }
Chris Lattnerb74e83c2002-12-16 16:15:28 +0000545
Brian Gaeke53b99a02003-08-15 21:19:25 +0000546 // Get the used operands into registers. This has the potential to spill
Chris Lattnerb8822ad2003-08-04 23:36:39 +0000547 // incoming values if we are out of registers. Note that we completely
548 // ignore physical register uses here. We assume that if an explicit
549 // physical register is referenced by the instruction, that it is guaranteed
550 // to be live-in, or the input is badly hosed.
Chris Lattnerb74e83c2002-12-16 16:15:28 +0000551 //
Alkis Evlogimenos71e353e2004-02-26 22:00:20 +0000552 for (unsigned i = 0; i != MI->getNumOperands(); ++i) {
553 MachineOperand& MO = MI->getOperand(i);
554 // here we are looking for only used operands (never def&use)
Evan Cheng5d8062b2006-09-05 20:32:06 +0000555 if (MO.isRegister() && !MO.isDef() && MO.getReg() &&
Alkis Evlogimenos71e353e2004-02-26 22:00:20 +0000556 MRegisterInfo::isVirtualRegister(MO.getReg()))
Chris Lattner42e0a8f2004-02-17 03:57:19 +0000557 MI = reloadVirtReg(MBB, MI, i);
Alkis Evlogimenos71e353e2004-02-26 22:00:20 +0000558 }
Alkis Evlogimenos4de473b2004-02-13 18:20:47 +0000559
Chris Lattner56ddada2004-02-17 17:49:10 +0000560 // If this instruction is the last user of anything in registers, kill the
561 // value, freeing the register being used, so it doesn't need to be
562 // spilled to memory.
563 //
564 for (LiveVariables::killed_iterator KI = LV->killed_begin(MI),
565 KE = LV->killed_end(MI); KI != KE; ++KI) {
Chris Lattner44b94c22005-08-23 23:42:17 +0000566 unsigned VirtReg = *KI;
Chris Lattner56ddada2004-02-17 17:49:10 +0000567 unsigned PhysReg = VirtReg;
568 if (MRegisterInfo::isVirtualRegister(VirtReg)) {
569 // If the virtual register was never materialized into a register, it
570 // might not be in the map, but it won't hurt to zero it out anyway.
571 unsigned &PhysRegSlot = getVirt2PhysRegMapSlot(VirtReg);
572 PhysReg = PhysRegSlot;
573 PhysRegSlot = 0;
574 }
Chris Lattner91a452b2003-01-13 00:25:40 +0000575
Chris Lattner56ddada2004-02-17 17:49:10 +0000576 if (PhysReg) {
577 DEBUG(std::cerr << " Last use of " << RegInfo->getName(PhysReg)
578 << "[%reg" << VirtReg <<"], removing it from live set\n");
579 removePhysReg(PhysReg);
Chris Lattner91a452b2003-01-13 00:25:40 +0000580 }
581 }
582
583 // Loop over all of the operands of the instruction, spilling registers that
584 // are defined, and marking explicit destinations in the PhysRegsUsed map.
Alkis Evlogimenos71e353e2004-02-26 22:00:20 +0000585 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
586 MachineOperand& MO = MI->getOperand(i);
Evan Cheng5d8062b2006-09-05 20:32:06 +0000587 if (MO.isRegister() && MO.isDef() && MO.getReg() &&
Alkis Evlogimenos71e353e2004-02-26 22:00:20 +0000588 MRegisterInfo::isPhysicalRegister(MO.getReg())) {
589 unsigned Reg = MO.getReg();
Chris Lattner0648b162005-01-23 22:51:56 +0000590 PhysRegsEverUsed[Reg] = true;
Alkis Evlogimenosc0b9dc52004-02-12 02:27:10 +0000591 spillPhysReg(MBB, MI, Reg, true); // Spill any existing value in the reg
Chris Lattner91a452b2003-01-13 00:25:40 +0000592 PhysRegsUsed[Reg] = 0; // It is free and reserved now
593 PhysRegsUseOrder.push_back(Reg);
Alkis Evlogimenos19b64862004-01-13 06:24:30 +0000594 for (const unsigned *AliasSet = RegInfo->getAliasSet(Reg);
595 *AliasSet; ++AliasSet) {
Chris Lattnerecea5632004-02-09 02:12:04 +0000596 PhysRegsUseOrder.push_back(*AliasSet);
597 PhysRegsUsed[*AliasSet] = 0; // It is free and reserved now
Chris Lattner0648b162005-01-23 22:51:56 +0000598 PhysRegsEverUsed[*AliasSet] = true;
Alkis Evlogimenos19b64862004-01-13 06:24:30 +0000599 }
Chris Lattner91a452b2003-01-13 00:25:40 +0000600 }
Alkis Evlogimenos71e353e2004-02-26 22:00:20 +0000601 }
Chris Lattner91a452b2003-01-13 00:25:40 +0000602
603 // Loop over the implicit defs, spilling them as well.
Jim Laskeycd4317e2006-07-21 21:15:20 +0000604 if (TID.ImplicitDefs) {
605 for (const unsigned *ImplicitDefs = TID.ImplicitDefs;
606 *ImplicitDefs; ++ImplicitDefs) {
607 unsigned Reg = *ImplicitDefs;
608 spillPhysReg(MBB, MI, Reg, true);
609 PhysRegsUseOrder.push_back(Reg);
610 PhysRegsUsed[Reg] = 0; // It is free and reserved now
611 PhysRegsEverUsed[Reg] = true;
Chris Lattner0648b162005-01-23 22:51:56 +0000612
Jim Laskeycd4317e2006-07-21 21:15:20 +0000613 for (const unsigned *AliasSet = RegInfo->getAliasSet(Reg);
614 *AliasSet; ++AliasSet) {
615 PhysRegsUseOrder.push_back(*AliasSet);
616 PhysRegsUsed[*AliasSet] = 0; // It is free and reserved now
617 PhysRegsEverUsed[*AliasSet] = true;
618 }
Alkis Evlogimenos19b64862004-01-13 06:24:30 +0000619 }
Alkis Evlogimenosefe995a2003-12-13 01:20:58 +0000620 }
Chris Lattner91a452b2003-01-13 00:25:40 +0000621
Chris Lattnerb74e83c2002-12-16 16:15:28 +0000622 // Okay, we have allocated all of the source operands and spilled any values
623 // that would be destroyed by defs of this instruction. Loop over the
Chris Lattner0648b162005-01-23 22:51:56 +0000624 // explicit defs and assign them to a register, spilling incoming values if
Chris Lattner91a452b2003-01-13 00:25:40 +0000625 // we need to scavenge a register.
Chris Lattner82bee0f2002-12-18 08:14:26 +0000626 //
Alkis Evlogimenos71e353e2004-02-26 22:00:20 +0000627 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
628 MachineOperand& MO = MI->getOperand(i);
Evan Cheng5d8062b2006-09-05 20:32:06 +0000629 if (MO.isRegister() && MO.isDef() && MO.getReg() &&
Alkis Evlogimenos71e353e2004-02-26 22:00:20 +0000630 MRegisterInfo::isVirtualRegister(MO.getReg())) {
631 unsigned DestVirtReg = MO.getReg();
Chris Lattnerb74e83c2002-12-16 16:15:28 +0000632 unsigned DestPhysReg;
633
Alkis Evlogimenos9af9dbd2003-12-18 13:08:52 +0000634 // If DestVirtReg already has a value, use it.
Alkis Evlogimenos4de473b2004-02-13 18:20:47 +0000635 if (!(DestPhysReg = getVirt2PhysRegMapSlot(DestVirtReg)))
Alkis Evlogimenosc0b9dc52004-02-12 02:27:10 +0000636 DestPhysReg = getReg(MBB, MI, DestVirtReg);
Chris Lattner0648b162005-01-23 22:51:56 +0000637 PhysRegsEverUsed[DestPhysReg] = true;
Chris Lattnerd5725632003-05-12 03:54:14 +0000638 markVirtRegModified(DestVirtReg);
Chris Lattnere53f4a02006-05-04 17:52:23 +0000639 MI->getOperand(i).setReg(DestPhysReg); // Assign the output register
Chris Lattnerb74e83c2002-12-16 16:15:28 +0000640 }
Alkis Evlogimenos71e353e2004-02-26 22:00:20 +0000641 }
Chris Lattner82bee0f2002-12-18 08:14:26 +0000642
Chris Lattner56ddada2004-02-17 17:49:10 +0000643 // If this instruction defines any registers that are immediately dead,
644 // kill them now.
645 //
646 for (LiveVariables::killed_iterator KI = LV->dead_begin(MI),
647 KE = LV->dead_end(MI); KI != KE; ++KI) {
Chris Lattner44b94c22005-08-23 23:42:17 +0000648 unsigned VirtReg = *KI;
Chris Lattner56ddada2004-02-17 17:49:10 +0000649 unsigned PhysReg = VirtReg;
650 if (MRegisterInfo::isVirtualRegister(VirtReg)) {
651 unsigned &PhysRegSlot = getVirt2PhysRegMapSlot(VirtReg);
652 PhysReg = PhysRegSlot;
653 assert(PhysReg != 0);
654 PhysRegSlot = 0;
655 }
Chris Lattner91a452b2003-01-13 00:25:40 +0000656
Chris Lattner56ddada2004-02-17 17:49:10 +0000657 if (PhysReg) {
658 DEBUG(std::cerr << " Register " << RegInfo->getName(PhysReg)
659 << " [%reg" << VirtReg
660 << "] is never used, removing it frame live list\n");
661 removePhysReg(PhysReg);
Chris Lattner82bee0f2002-12-18 08:14:26 +0000662 }
663 }
Chris Lattnere6a88ac2005-11-09 18:22:42 +0000664
665 // Finally, if this is a noop copy instruction, zap it.
666 unsigned SrcReg, DstReg;
Chris Lattner2ac0d432006-09-03 00:06:08 +0000667 if (TII.isMoveInstr(*MI, SrcReg, DstReg) && SrcReg == DstReg) {
668 LV->removeVirtualRegistersKilled(MI);
669 LV->removeVirtualRegistersDead(MI);
Chris Lattnere6a88ac2005-11-09 18:22:42 +0000670 MBB.erase(MI);
Chris Lattner2ac0d432006-09-03 00:06:08 +0000671 }
Chris Lattnerb74e83c2002-12-16 16:15:28 +0000672 }
673
Chris Lattnere6a88ac2005-11-09 18:22:42 +0000674 MachineBasicBlock::iterator MI = MBB.getFirstTerminator();
Chris Lattnerb74e83c2002-12-16 16:15:28 +0000675
676 // Spill all physical registers holding virtual registers now.
Chris Lattner64667b62004-02-09 01:26:13 +0000677 for (unsigned i = 0, e = RegInfo->getNumRegs(); i != e; ++i)
678 if (PhysRegsUsed[i] != -1)
679 if (unsigned VirtReg = PhysRegsUsed[i])
Alkis Evlogimenosc0b9dc52004-02-12 02:27:10 +0000680 spillVirtReg(MBB, MI, VirtReg, i);
Chris Lattner64667b62004-02-09 01:26:13 +0000681 else
682 removePhysReg(i);
Chris Lattnerb74e83c2002-12-16 16:15:28 +0000683
Chris Lattner9a5ef202005-11-09 05:28:45 +0000684#if 0
685 // This checking code is very expensive.
Chris Lattnerecea5632004-02-09 02:12:04 +0000686 bool AllOk = true;
Alkis Evlogimenos4d0d8642004-02-25 21:55:45 +0000687 for (unsigned i = MRegisterInfo::FirstVirtualRegister,
688 e = MF->getSSARegMap()->getLastVirtReg(); i <= e; ++i)
Chris Lattnerecea5632004-02-09 02:12:04 +0000689 if (unsigned PR = Virt2PhysRegMap[i]) {
690 std::cerr << "Register still mapped: " << i << " -> " << PR << "\n";
691 AllOk = false;
692 }
693 assert(AllOk && "Virtual registers still in phys regs?");
694#endif
Alkis Evlogimenos4de473b2004-02-13 18:20:47 +0000695
Chris Lattner128c2aa2003-08-17 18:01:15 +0000696 // Clear any physical register which appear live at the end of the basic
697 // block, but which do not hold any virtual registers. e.g., the stack
698 // pointer.
699 PhysRegsUseOrder.clear();
Chris Lattnerb74e83c2002-12-16 16:15:28 +0000700}
701
Chris Lattner86c69a62002-12-17 03:16:10 +0000702
Chris Lattnerb74e83c2002-12-16 16:15:28 +0000703/// runOnMachineFunction - Register allocate the whole function
704///
705bool RA::runOnMachineFunction(MachineFunction &Fn) {
706 DEBUG(std::cerr << "Machine Function " << "\n");
707 MF = &Fn;
Chris Lattner580f9be2002-12-28 20:40:43 +0000708 TM = &Fn.getTarget();
709 RegInfo = TM->getRegisterInfo();
Chris Lattner56ddada2004-02-17 17:49:10 +0000710 LV = &getAnalysis<LiveVariables>();
Chris Lattnerb74e83c2002-12-16 16:15:28 +0000711
Chris Lattner0648b162005-01-23 22:51:56 +0000712 PhysRegsEverUsed = new bool[RegInfo->getNumRegs()];
713 std::fill(PhysRegsEverUsed, PhysRegsEverUsed+RegInfo->getNumRegs(), false);
714 Fn.setUsedPhysRegs(PhysRegsEverUsed);
715
Alkis Evlogimenos4de473b2004-02-13 18:20:47 +0000716 PhysRegsUsed.assign(RegInfo->getNumRegs(), -1);
Chris Lattner64667b62004-02-09 01:26:13 +0000717
Alkis Evlogimenos4de473b2004-02-13 18:20:47 +0000718 // initialize the virtual->physical register map to have a 'null'
719 // mapping for all virtual registers
Alkis Evlogimenos4d0d8642004-02-25 21:55:45 +0000720 Virt2PhysRegMap.grow(MF->getSSARegMap()->getLastVirtReg());
Chris Lattnerecea5632004-02-09 02:12:04 +0000721
Chris Lattnerb74e83c2002-12-16 16:15:28 +0000722 // Loop over all of the basic blocks, eliminating virtual register references
723 for (MachineFunction::iterator MBB = Fn.begin(), MBBe = Fn.end();
724 MBB != MBBe; ++MBB)
725 AllocateBasicBlock(*MBB);
726
Chris Lattner580f9be2002-12-28 20:40:43 +0000727 StackSlotForVirtReg.clear();
Alkis Evlogimenos4de473b2004-02-13 18:20:47 +0000728 PhysRegsUsed.clear();
Chris Lattner91a452b2003-01-13 00:25:40 +0000729 VirtRegModified.clear();
Chris Lattnerecea5632004-02-09 02:12:04 +0000730 Virt2PhysRegMap.clear();
Chris Lattnerb74e83c2002-12-16 16:15:28 +0000731 return true;
732}
733
Chris Lattneref09c632004-01-31 21:27:19 +0000734FunctionPass *llvm::createLocalRegisterAllocator() {
Chris Lattner580f9be2002-12-28 20:40:43 +0000735 return new RA();
Chris Lattnerb74e83c2002-12-16 16:15:28 +0000736}