blob: b5c4510b4f6c6b351f081c03f617cb961b0ce4de [file] [log] [blame]
Misha Brukmanbc9ccf62005-02-04 20:25:52 +00001//===- AlphaInstrInfo.td - The Alpha Instruction Set -------*- tablegen -*-===//
Andrew Lenharth304d0f32005-01-22 23:41:55 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file was developed by the LLVM research group and is distributed under
6// the University of Illinois Open Source License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10//
11//===----------------------------------------------------------------------===//
12
13include "AlphaInstrFormats.td"
14
Andrew Lenharth4907d222005-10-20 00:28:31 +000015//********************
Andrew Lenharth7f0db912005-11-30 07:19:56 +000016//Custom DAG Nodes
17//********************
18
19def SDTFPUnaryOpUnC : SDTypeProfile<1, 1, [
20 SDTCisFP<1>, SDTCisFP<0>
21]>;
22
23def Alpha_itoft : SDNode<"AlphaISD::ITOFT_", SDTIntToFPOp, []>;
24def Alpha_ftoit : SDNode<"AlphaISD::FTOIT_", SDTFPToIntOp, []>;
25def Alpha_cvtqt : SDNode<"AlphaISD::CVTQT_", SDTFPUnaryOpUnC, []>;
26def Alpha_cvtqs : SDNode<"AlphaISD::CVTQS_", SDTFPUnaryOpUnC, []>;
Andrew Lenharthcd804962005-11-30 16:10:29 +000027def Alpha_cvttq : SDNode<"AlphaISD::CVTTQ_", SDTFPUnaryOp, []>;
Andrew Lenharth7f0db912005-11-30 07:19:56 +000028
Andrew Lenharth79620652005-12-05 20:50:53 +000029// These are target-independent nodes, but have target-specific formats.
30def SDT_AlphaCallSeq : SDTypeProfile<0, 1, [ SDTCisVT<0, i64> ]>;
31def callseq_start : SDNode<"ISD::CALLSEQ_START", SDT_AlphaCallSeq,[SDNPHasChain]>;
32def callseq_end : SDNode<"ISD::CALLSEQ_END", SDT_AlphaCallSeq,[SDNPHasChain]>;
33
Andrew Lenharth7f0db912005-11-30 07:19:56 +000034
35//********************
Andrew Lenharth4907d222005-10-20 00:28:31 +000036//Paterns for matching
37//********************
Andrew Lenharthfe9234d2005-10-21 01:24:05 +000038
Andrew Lenharth756fbeb2005-10-22 22:06:58 +000039def immUExt8 : PatLeaf<(imm), [{
40 // immUExt8 predicate - True if the immediate fits in a 8-bit zero extended
41 // field. Used by instructions like 'addi'.
42 return (unsigned long)N->getValue() == (unsigned char)N->getValue();
43}]>;
44def immSExt16 : PatLeaf<(imm), [{
45 // immSExt16 predicate - True if the immediate fits in a 16-bit sign extended
46 // field. Used by instructions like 'lda'.
47 return (int)N->getValue() == (short)N->getValue();
48}]>;
49
Andrew Lenharthfe9234d2005-10-21 01:24:05 +000050def iZAPX : SDNodeXForm<imm, [{
51 // Transformation function: get the imm to ZAPi
52 uint64_t UImm = (uint64_t)N->getValue();
53 unsigned int build = 0;
54 for(int i = 0; i < 8; ++i)
55 {
56 if ((UImm & 0x00FF) == 0x00FF)
57 build |= 1 << i;
58 else if ((UImm & 0x00FF) != 0)
59 { build = 0; break; }
60 UImm >>= 8;
61 }
62 return getI64Imm(build);
63}]>;
Andrew Lenharthfe9234d2005-10-21 01:24:05 +000064def immZAP : PatLeaf<(imm), [{
65 // immZAP predicate - True if the immediate fits is suitable for use in a
66 // ZAP instruction
67 uint64_t UImm = (uint64_t)N->getValue();
68 unsigned int build = 0;
69 for(int i = 0; i < 8; ++i)
70 {
71 if ((UImm & 0x00FF) == 0x00FF)
72 build |= 1 << i;
73 else if ((UImm & 0x00FF) != 0)
74 { build = 0; break; }
75 UImm >>= 8;
76 }
77 return build != 0;
Andrew Lenharth8b7f14e2005-10-23 03:43:48 +000078}], iZAPX>;
Andrew Lenharthfe9234d2005-10-21 01:24:05 +000079
80
81def intop : PatFrag<(ops node:$op), (sext_inreg node:$op, i32)>;
82def add4 : PatFrag<(ops node:$op1, node:$op2),
83 (add (shl node:$op1, 2), node:$op2)>;
84def sub4 : PatFrag<(ops node:$op1, node:$op2),
85 (sub (shl node:$op1, 2), node:$op2)>;
86def add8 : PatFrag<(ops node:$op1, node:$op2),
87 (add (shl node:$op1, 3), node:$op2)>;
88def sub8 : PatFrag<(ops node:$op1, node:$op2),
89 (sub (shl node:$op1, 3), node:$op2)>;
Andrew Lenharth4907d222005-10-20 00:28:31 +000090
Andrew Lenharth304d0f32005-01-22 23:41:55 +000091 // //#define FP $15
92 // //#define RA $26
93 // //#define PV $27
94 // //#define GP $29
95 // //#define SP $30
96
Andrew Lenharth50b37842005-11-22 04:20:06 +000097def PHI : PseudoInstAlpha<(ops variable_ops), "#phi", []>;
98
99def IDEF_I : PseudoInstAlpha<(ops GPRC:$RA), "#idef $RA",
100 [(set GPRC:$RA, (undef))]>;
101def IDEF_F32 : PseudoInstAlpha<(ops F4RC:$RA), "#idef $RA",
102 [(set F4RC:$RA, (undef))]>;
103def IDEF_F64 : PseudoInstAlpha<(ops F8RC:$RA), "#idef $RA",
104 [(set F8RC:$RA, (undef))]>;
105
106def WTF : PseudoInstAlpha<(ops variable_ops), "#wtf", []>;
Andrew Lenharth79620652005-12-05 20:50:53 +0000107def ADJUSTSTACKUP : PseudoInstAlpha<(ops s64imm:$amt), "ADJUP",
108 [(callseq_start imm:$amt)]>;
109def ADJUSTSTACKDOWN : PseudoInstAlpha<(ops s64imm:$amt), "ADJDOWN",
110 [(callseq_end imm:$amt)]>;
Andrew Lenharth50b37842005-11-22 04:20:06 +0000111def ALTENT : PseudoInstAlpha<(ops s64imm:$TARGET), "$TARGET:\n", []>;
112def PCLABEL : PseudoInstAlpha<(ops s64imm:$num), "PCMARKER_$num:\n",[]>;
Andrew Lenharth06ef8842005-06-29 18:54:02 +0000113def MEMLABEL : PseudoInstAlpha<(ops s64imm:$i, s64imm:$j, s64imm:$k, s64imm:$m),
Andrew Lenharth50b37842005-11-22 04:20:06 +0000114 "LSMARKER$$$i$$$j$$$k$$$m:\n",[]>;
Andrew Lenharth95762122005-03-31 21:24:06 +0000115
Andrew Lenharth304d0f32005-01-22 23:41:55 +0000116//*****************
117//These are shortcuts, the assembler expands them
118//*****************
119//AT = R28
120//T0-T7 = R1 - R8
121//T8-T11 = R22-R25
122
Andrew Lenharthdc0b71b2005-03-22 00:24:07 +0000123//An even better improvement on the Int = SetCC(FP): SelectCC!
Andrew Lenharth0eaf6ce2005-04-02 21:06:51 +0000124//These are evil because they hide control flow in a MBB
125//really the ISel should emit multiple MBB
Andrew Lenharthdc0b71b2005-03-22 00:24:07 +0000126let isTwoAddress = 1 in {
Andrew Lenharth0eaf6ce2005-04-02 21:06:51 +0000127//Conditional move of an int based on a FP CC
Andrew Lenharth5cefc5e2005-11-09 19:17:08 +0000128 def CMOVEQ_FP : PseudoInstAlpha<(ops GPRC:$RDEST, GPRC:$RSRC_F, GPRC:$RSRC_T, F8RC:$RCOND),
Andrew Lenharth50b37842005-11-22 04:20:06 +0000129 "fbne $RCOND, 42f\n\tbis $RSRC_T,$RSRC_T,$RDEST\n42:\n", []>;
Andrew Lenharth5cefc5e2005-11-09 19:17:08 +0000130 def CMOVEQi_FP : PseudoInstAlpha<(ops GPRC:$RDEST, GPRC:$RSRC_F, u8imm:$L, F8RC:$RCOND),
Andrew Lenharth50b37842005-11-22 04:20:06 +0000131 "fbne $RCOND, 42f\n\taddq $$31,$L,$RDEST\n42:\n", []>;
Andrew Lenharthdc0b71b2005-03-22 00:24:07 +0000132
Andrew Lenharth5cefc5e2005-11-09 19:17:08 +0000133 def CMOVNE_FP : PseudoInstAlpha<(ops GPRC:$RDEST, GPRC:$RSRC_F, GPRC:$RSRC_T, F8RC:$RCOND),
Andrew Lenharth50b37842005-11-22 04:20:06 +0000134 "fbeq $RCOND, 42f\n\tbis $RSRC_T,$RSRC_T,$RDEST\n42:\n", []>;
Andrew Lenharth5cefc5e2005-11-09 19:17:08 +0000135 def CMOVNEi_FP : PseudoInstAlpha<(ops GPRC:$RDEST, GPRC:$RSRC_F, u8imm:$L, F8RC:$RCOND),
Andrew Lenharth50b37842005-11-22 04:20:06 +0000136 "fbeq $RCOND, 42f\n\taddq $$31,$L,$RDEST\n42:\n", []>;
Andrew Lenharth0eaf6ce2005-04-02 21:06:51 +0000137//Conditional move of an FP based on a Int CC
Andrew Lenharth5cefc5e2005-11-09 19:17:08 +0000138 def FCMOVEQ_INT : PseudoInstAlpha<(ops GPRC:$RDEST, GPRC:$RSRC_F, GPRC:$RSRC_T, F8RC:$RCOND),
Andrew Lenharth50b37842005-11-22 04:20:06 +0000139 "bne $RCOND, 42f\n\tcpys $RSRC_T,$RSRC_T,$RDEST\n42:\n", []>;
Andrew Lenharth5cefc5e2005-11-09 19:17:08 +0000140 def FCMOVNE_INT : PseudoInstAlpha<(ops GPRC:$RDEST, GPRC:$RSRC_F, GPRC:$RSRC_T, F8RC:$RCOND),
Andrew Lenharth50b37842005-11-22 04:20:06 +0000141 "beq $RCOND, 42f\n\tcpys $RSRC_T,$RSRC_T,$RDEST\n42:\n", []>;
Andrew Lenharthdc0b71b2005-03-22 00:24:07 +0000142}
Andrew Lenharthca3d59b2005-03-14 19:23:45 +0000143
Andrew Lenharth304d0f32005-01-22 23:41:55 +0000144//***********************
145//Real instructions
146//***********************
147
148//Operation Form:
Andrew Lenharth304d0f32005-01-22 23:41:55 +0000149
Andrew Lenharthd4bdd542005-02-05 16:41:03 +0000150//conditional moves, int
Andrew Lenharth1f347a32005-10-20 23:58:36 +0000151def CMOVEQi : OForm4L< 0x11, 0x24, "cmoveq $RCOND,$L,$RDEST">; //CMOVE if RCOND = zero
Andrew Lenharth1f347a32005-10-20 23:58:36 +0000152def CMOVGEi : OForm4L< 0x11, 0x46, "cmovge $RCOND,$L,$RDEST">; //CMOVE if RCOND >= zero
Andrew Lenharth1f347a32005-10-20 23:58:36 +0000153def CMOVGTi : OForm4L< 0x11, 0x66, "cmovgt $RCOND,$L,$RDEST">; //CMOVE if RCOND > zero
Andrew Lenharth1f347a32005-10-20 23:58:36 +0000154def CMOVLBCi : OForm4L< 0x11, 0x16, "cmovlbc $RCOND,$L,$RDEST">; //CMOVE if RCOND low bit clear
Andrew Lenharth1f347a32005-10-20 23:58:36 +0000155def CMOVLBSi : OForm4L< 0x11, 0x14, "cmovlbs $RCOND,$L,$RDEST">; //CMOVE if RCOND low bit set
Andrew Lenharth1f347a32005-10-20 23:58:36 +0000156def CMOVLEi : OForm4L< 0x11, 0x64, "cmovle $RCOND,$L,$RDEST">; //CMOVE if RCOND <= zero
Andrew Lenharth1f347a32005-10-20 23:58:36 +0000157def CMOVLTi : OForm4L< 0x11, 0x44, "cmovlt $RCOND,$L,$RDEST">; //CMOVE if RCOND < zero
Andrew Lenharth1f347a32005-10-20 23:58:36 +0000158def CMOVNEi : OForm4L< 0x11, 0x26, "cmovne $RCOND,$L,$RDEST">; //CMOVE if RCOND != zero
Andrew Lenharthd4bdd542005-02-05 16:41:03 +0000159
Andrew Lenharth5de36f92005-12-05 23:19:44 +0000160let OperandList = (ops GPRC:$RDEST, GPRC:$RTRUE, GPRC:$RFALSE, GPRC:$RCOND) in {
161def CMOVLBC : OForm4A< 0x11, 0x16, "cmovlbc $RCOND,$RFALSE,$RDEST",
162 [(set GPRC:$RDEST, (select (xor GPRC:$RCOND, 1), GPRC:$RTRUE, GPRC:$RFALSE))]>;
163def CMOVLBS : OForm4A< 0x11, 0x14, "cmovlbs $RCOND,$RFALSE,$RDEST",
164 [(set GPRC:$RDEST, (select (and GPRC:$RCOND, 1), GPRC:$RTRUE, GPRC:$RFALSE))]>;
165def CMOVEQ : OForm4A< 0x11, 0x24, "cmoveq $RCOND,$RFALSE,$RDEST",
166 [(set GPRC:$RDEST, (select (seteq GPRC:$RCOND, 0), GPRC:$RTRUE, GPRC:$RFALSE))]>;
167def CMOVGE : OForm4A< 0x11, 0x46, "cmovge $RCOND,$RFALSE,$RDEST",
168 [(set GPRC:$RDEST, (select (setge GPRC:$RCOND, 0), GPRC:$RTRUE, GPRC:$RFALSE))]>;
169def CMOVGT : OForm4A< 0x11, 0x66, "cmovgt $RCOND,$RFALSE,$RDEST",
170 [(set GPRC:$RDEST, (select (setgt GPRC:$RCOND, 0), GPRC:$RTRUE, GPRC:$RFALSE))]>;
171def CMOVLE : OForm4A< 0x11, 0x64, "cmovle $RCOND,$RFALSE,$RDEST",
172 [(set GPRC:$RDEST, (select (setlt GPRC:$RCOND, 0), GPRC:$RTRUE, GPRC:$RFALSE))]>;
173def CMOVLT : OForm4A< 0x11, 0x44, "cmovlt $RCOND,$RFALSE,$RDEST",
174 [(set GPRC:$RDEST, (select (setlt GPRC:$RCOND, 0), GPRC:$RTRUE, GPRC:$RFALSE))]>;
175def CMOVNE : OForm4A< 0x11, 0x26, "cmovne $RCOND,$RFALSE,$RDEST",
176 [(set GPRC:$RDEST, (select (setne GPRC:$RCOND, 0), GPRC:$RTRUE, GPRC:$RFALSE))]>;
177}
178
179//FIXME: fold setcc with select for all cases. clearly I need patterns for inverted conditions
180// and constants (which require inverted conditions as legalize puts the constant in the
181// wrong field for the instruction definition
Andrew Lenharth7f0db912005-11-30 07:19:56 +0000182def : Pat<(select GPRC:$which, GPRC:$src1, GPRC:$src2),
183 (CMOVEQ GPRC:$src1, GPRC:$src2, GPRC:$which)>;
184
Andrew Lenharth304d0f32005-01-22 23:41:55 +0000185
Andrew Lenharth4907d222005-10-20 00:28:31 +0000186def ADDL : OForm< 0x10, 0x00, "addl $RA,$RB,$RC",
Andrew Lenharth892ade72005-10-20 14:42:48 +0000187 [(set GPRC:$RC, (intop (add GPRC:$RA, GPRC:$RB)))]>;
Andrew Lenharth4907d222005-10-20 00:28:31 +0000188def ADDLi : OFormL<0x10, 0x00, "addl $RA,$L,$RC",
Andrew Lenharth892ade72005-10-20 14:42:48 +0000189 [(set GPRC:$RC, (intop (add GPRC:$RA, immUExt8:$L)))]>;
Andrew Lenharth4907d222005-10-20 00:28:31 +0000190def ADDQ : OForm< 0x10, 0x20, "addq $RA,$RB,$RC",
191 [(set GPRC:$RC, (add GPRC:$RA, GPRC:$RB))]>;
192def ADDQi : OFormL<0x10, 0x20, "addq $RA,$L,$RC",
193 [(set GPRC:$RC, (add GPRC:$RA, immUExt8:$L))]>;
Andrew Lenharth4907d222005-10-20 00:28:31 +0000194def AND : OForm< 0x11, 0x00, "and $RA,$RB,$RC",
195 [(set GPRC:$RC, (and GPRC:$RA, GPRC:$RB))]>;
196def ANDi : OFormL<0x11, 0x00, "and $RA,$L,$RC",
197 [(set GPRC:$RC, (and GPRC:$RA, immUExt8:$L))]>;
198def BIC : OForm< 0x11, 0x08, "bic $RA,$RB,$RC",
199 [(set GPRC:$RC, (and GPRC:$RA, (not GPRC:$RB)))]>;
200def BICi : OFormL<0x11, 0x08, "bic $RA,$L,$RC", []>;
201// [(set GPRC:$RC, (and GPRC:$RA, (not immUExt8:$L)))]>; //FIXME?
202def BIS : OForm< 0x11, 0x20, "bis $RA,$RB,$RC",
203 [(set GPRC:$RC, (or GPRC:$RA, GPRC:$RB))]>;
204def BISi : OFormL<0x11, 0x20, "bis $RA,$L,$RC",
205 [(set GPRC:$RC, (or GPRC:$RA, immUExt8:$L))]>;
Andrew Lenharth1f347a32005-10-20 23:58:36 +0000206def CTLZ : OForm2<0x1C, 0x32, "CTLZ $RB,$RC",
Andrew Lenharth964b6aa2005-10-20 19:39:24 +0000207 [(set GPRC:$RC, (ctlz GPRC:$RB))]>;
Andrew Lenharth1f347a32005-10-20 23:58:36 +0000208def CTPOP : OForm2<0x1C, 0x30, "CTPOP $RB,$RC",
Andrew Lenharth964b6aa2005-10-20 19:39:24 +0000209 [(set GPRC:$RC, (ctpop GPRC:$RB))]>;
Andrew Lenharth1f347a32005-10-20 23:58:36 +0000210def CTTZ : OForm2<0x1C, 0x33, "CTTZ $RB,$RC",
Andrew Lenharth964b6aa2005-10-20 19:39:24 +0000211 [(set GPRC:$RC, (cttz GPRC:$RB))]>;
Andrew Lenharth4907d222005-10-20 00:28:31 +0000212def EQV : OForm< 0x11, 0x48, "eqv $RA,$RB,$RC",
213 [(set GPRC:$RC, (xor GPRC:$RA, (not GPRC:$RB)))]>;
214def EQVi : OFormL<0x11, 0x48, "eqv $RA,$L,$RC", []>;
215// [(set GPRC:$RC, (xor GPRC:$RA, (not immUExt8:$L)))]>;
216//def EXTBL : OForm< 0x12, 0x06, "EXTBL $RA,$RB,$RC", []>; //Extract byte low
217//def EXTBLi : OFormL<0x12, 0x06, "EXTBL $RA,$L,$RC", []>; //Extract byte low
218//def EXTLH : OForm< 0x12, 0x6A, "EXTLH $RA,$RB,$RC", []>; //Extract longword high
219//def EXTLHi : OFormL<0x12, 0x6A, "EXTLH $RA,$L,$RC", []>; //Extract longword high
220//def EXTLL : OForm< 0x12, 0x26, "EXTLL $RA,$RB,$RC", []>; //Extract longword low
221//def EXTLLi : OFormL<0x12, 0x26, "EXTLL $RA,$L,$RC", []>; //Extract longword low
222//def EXTQH : OForm< 0x12, 0x7A, "EXTQH $RA,$RB,$RC", []>; //Extract quadword high
223//def EXTQHi : OFormL<0x12, 0x7A, "EXTQH $RA,$L,$RC", []>; //Extract quadword high
224//def EXTQ : OForm< 0x12, 0x36, "EXTQ $RA,$RB,$RC", []>; //Extract quadword low
225//def EXTQi : OFormL<0x12, 0x36, "EXTQ $RA,$L,$RC", []>; //Extract quadword low
226//def EXTWH : OForm< 0x12, 0x5A, "EXTWH $RA,$RB,$RC", []>; //Extract word high
227//def EXTWHi : OFormL<0x12, 0x5A, "EXTWH $RA,$L,$RC", []>; //Extract word high
228//def EXTWL : OForm< 0x12, 0x16, "EXTWL $RA,$RB,$RC", []>; //Extract word low
229//def EXTWLi : OFormL<0x12, 0x16, "EXTWL $RA,$L,$RC", []>; //Extract word low
230//def IMPLVER : OForm< 0x11, 0x6C, "IMPLVER $RA,$RB,$RC", []>; //Implementation version
231//def IMPLVERi : OFormL<0x11, 0x6C, "IMPLVER $RA,$L,$RC", []>; //Implementation version
232//def INSBL : OForm< 0x12, 0x0B, "INSBL $RA,$RB,$RC", []>; //Insert byte low
233//def INSBLi : OFormL<0x12, 0x0B, "INSBL $RA,$L,$RC", []>; //Insert byte low
234//def INSLH : OForm< 0x12, 0x67, "INSLH $RA,$RB,$RC", []>; //Insert longword high
235//def INSLHi : OFormL<0x12, 0x67, "INSLH $RA,$L,$RC", []>; //Insert longword high
236//def INSLL : OForm< 0x12, 0x2B, "INSLL $RA,$RB,$RC", []>; //Insert longword low
237//def INSLLi : OFormL<0x12, 0x2B, "INSLL $RA,$L,$RC", []>; //Insert longword low
238//def INSQH : OForm< 0x12, 0x77, "INSQH $RA,$RB,$RC", []>; //Insert quadword high
239//def INSQHi : OFormL<0x12, 0x77, "INSQH $RA,$L,$RC", []>; //Insert quadword high
240//def INSQL : OForm< 0x12, 0x3B, "INSQL $RA,$RB,$RC", []>; //Insert quadword low
241//def INSQLi : OFormL<0x12, 0x3B, "INSQL $RA,$L,$RC", []>; //Insert quadword low
242//def INSWH : OForm< 0x12, 0x57, "INSWH $RA,$RB,$RC", []>; //Insert word high
243//def INSWHi : OFormL<0x12, 0x57, "INSWH $RA,$L,$RC", []>; //Insert word high
244//def INSWL : OForm< 0x12, 0x1B, "INSWL $RA,$RB,$RC", []>; //Insert word low
245//def INSWLi : OFormL<0x12, 0x1B, "INSWL $RA,$L,$RC", []>; //Insert word low
246//def MSKBL : OForm< 0x12, 0x02, "MSKBL $RA,$RB,$RC", []>; //Mask byte low
247//def MSKBLi : OFormL<0x12, 0x02, "MSKBL $RA,$L,$RC", []>; //Mask byte low
248//def MSKLH : OForm< 0x12, 0x62, "MSKLH $RA,$RB,$RC", []>; //Mask longword high
249//def MSKLHi : OFormL<0x12, 0x62, "MSKLH $RA,$L,$RC", []>; //Mask longword high
250//def MSKLL : OForm< 0x12, 0x22, "MSKLL $RA,$RB,$RC", []>; //Mask longword low
251//def MSKLLi : OFormL<0x12, 0x22, "MSKLL $RA,$L,$RC", []>; //Mask longword low
252//def MSKQH : OForm< 0x12, 0x72, "MSKQH $RA,$RB,$RC", []>; //Mask quadword high
253//def MSKQHi : OFormL<0x12, 0x72, "MSKQH $RA,$L,$RC", []>; //Mask quadword high
254//def MSKQL : OForm< 0x12, 0x32, "MSKQL $RA,$RB,$RC", []>; //Mask quadword low
255//def MSKQLi : OFormL<0x12, 0x32, "MSKQL $RA,$L,$RC", []>; //Mask quadword low
256//def MSKWH : OForm< 0x12, 0x52, "MSKWH $RA,$RB,$RC", []>; //Mask word high
257//def MSKWHi : OFormL<0x12, 0x52, "MSKWH $RA,$L,$RC", []>; //Mask word high
258//def MSKWL : OForm< 0x12, 0x12, "MSKWL $RA,$RB,$RC", []>; //Mask word low
259//def MSKWLi : OFormL<0x12, 0x12, "MSKWL $RA,$L,$RC", []>; //Mask word low
Chris Lattnerae4be982005-10-20 04:21:06 +0000260
Andrew Lenharth4907d222005-10-20 00:28:31 +0000261def MULL : OForm< 0x13, 0x00, "mull $RA,$RB,$RC",
Chris Lattnerae4be982005-10-20 04:21:06 +0000262 [(set GPRC:$RC, (intop (mul GPRC:$RA, GPRC:$RB)))]>;
Andrew Lenharth4907d222005-10-20 00:28:31 +0000263def MULLi : OFormL<0x13, 0x00, "mull $RA,$L,$RC",
Andrew Lenharth892ade72005-10-20 14:42:48 +0000264 [(set GPRC:$RC, (intop (mul GPRC:$RA, immUExt8:$L)))]>;
Andrew Lenharth4907d222005-10-20 00:28:31 +0000265def MULQ : OForm< 0x13, 0x20, "mulq $RA,$RB,$RC",
266 [(set GPRC:$RC, (mul GPRC:$RA, GPRC:$RB))]>;
267def MULQi : OFormL<0x13, 0x20, "mulq $RA,$L,$RC",
268 [(set GPRC:$RC, (mul GPRC:$RA, immUExt8:$L))]>;
269def ORNOT : OForm< 0x11, 0x28, "ornot $RA,$RB,$RC",
270 [(set GPRC:$RC, (or GPRC:$RA, (not GPRC:$RB)))]>;
271def ORNOTi : OFormL<0x11, 0x28, "ornot $RA,$L,$RC", []>;
272// [(set GPRC:$RC, (or GPRC:$RA, (not immUExt8:$L)))]>;
273def S4ADDL : OForm< 0x10, 0x02, "s4addl $RA,$RB,$RC",
Chris Lattnerae4be982005-10-20 04:21:06 +0000274 [(set GPRC:$RC, (intop (add4 GPRC:$RA, GPRC:$RB)))]>;
Andrew Lenharth4907d222005-10-20 00:28:31 +0000275def S4ADDLi : OFormL<0x10, 0x02, "s4addl $RA,$L,$RC",
Andrew Lenharth892ade72005-10-20 14:42:48 +0000276 [(set GPRC:$RC, (intop (add4 GPRC:$RA, immUExt8:$L)))]>;
Andrew Lenharth4907d222005-10-20 00:28:31 +0000277def S4ADDQ : OForm< 0x10, 0x22, "s4addq $RA,$RB,$RC",
Andrew Lenharth892ade72005-10-20 14:42:48 +0000278 [(set GPRC:$RC, (add4 GPRC:$RA, GPRC:$RB))]>;
Andrew Lenharth4907d222005-10-20 00:28:31 +0000279def S4ADDQi : OFormL<0x10, 0x22, "s4addq $RA,$L,$RC",
Andrew Lenharth892ade72005-10-20 14:42:48 +0000280 [(set GPRC:$RC, (add4 GPRC:$RA, immUExt8:$L))]>;
Andrew Lenharth4907d222005-10-20 00:28:31 +0000281def S4SUBL : OForm< 0x10, 0x0B, "s4subl $RA,$RB,$RC",
Andrew Lenharth892ade72005-10-20 14:42:48 +0000282 [(set GPRC:$RC, (intop (sub4 GPRC:$RA, GPRC:$RB)))]>;
Andrew Lenharth4907d222005-10-20 00:28:31 +0000283def S4SUBLi : OFormL<0x10, 0x0B, "s4subl $RA,$L,$RC",
Andrew Lenharth892ade72005-10-20 14:42:48 +0000284 [(set GPRC:$RC, (intop (sub4 GPRC:$RA, immUExt8:$L)))]>;
Andrew Lenharth4907d222005-10-20 00:28:31 +0000285def S4SUBQ : OForm< 0x10, 0x2B, "s4subq $RA,$RB,$RC",
Andrew Lenharth892ade72005-10-20 14:42:48 +0000286 [(set GPRC:$RC, (sub4 GPRC:$RA, GPRC:$RB))]>;
Andrew Lenharth4907d222005-10-20 00:28:31 +0000287def S4SUBQi : OFormL<0x10, 0x2B, "s4subq $RA,$L,$RC",
Andrew Lenharth892ade72005-10-20 14:42:48 +0000288 [(set GPRC:$RC, (sub4 GPRC:$RA, immUExt8:$L))]>;
Andrew Lenharth4907d222005-10-20 00:28:31 +0000289def S8ADDL : OForm< 0x10, 0x12, "s8addl $RA,$RB,$RC",
Andrew Lenharth892ade72005-10-20 14:42:48 +0000290 [(set GPRC:$RC, (intop (add8 GPRC:$RA, GPRC:$RB)))]>;
Andrew Lenharth4907d222005-10-20 00:28:31 +0000291def S8ADDLi : OFormL<0x10, 0x12, "s8addl $RA,$L,$RC",
Andrew Lenharth892ade72005-10-20 14:42:48 +0000292 [(set GPRC:$RC, (intop (add8 GPRC:$RA, immUExt8:$L)))]>;
Andrew Lenharth4907d222005-10-20 00:28:31 +0000293def S8ADDQ : OForm< 0x10, 0x32, "s8addq $RA,$RB,$RC",
Andrew Lenharth892ade72005-10-20 14:42:48 +0000294 [(set GPRC:$RC, (add8 GPRC:$RA, GPRC:$RB))]>;
Andrew Lenharth4907d222005-10-20 00:28:31 +0000295def S8ADDQi : OFormL<0x10, 0x32, "s8addq $RA,$L,$RC",
Andrew Lenharth892ade72005-10-20 14:42:48 +0000296 [(set GPRC:$RC, (add8 GPRC:$RA, immUExt8:$L))]>;
Andrew Lenharth4907d222005-10-20 00:28:31 +0000297def S8SUBL : OForm< 0x10, 0x1B, "s8subl $RA,$RB,$RC",
Chris Lattnerae4be982005-10-20 04:21:06 +0000298 [(set GPRC:$RC, (intop (sub8 GPRC:$RA, GPRC:$RB)))]>;
Andrew Lenharth4907d222005-10-20 00:28:31 +0000299def S8SUBLi : OFormL<0x10, 0x1B, "s8subl $RA,$L,$RC",
Andrew Lenharth892ade72005-10-20 14:42:48 +0000300 [(set GPRC:$RC, (intop (sub8 GPRC:$RA, immUExt8:$L)))]>;
Andrew Lenharth4907d222005-10-20 00:28:31 +0000301def S8SUBQ : OForm< 0x10, 0x3B, "s8subq $RA,$RB,$RC",
Andrew Lenharth892ade72005-10-20 14:42:48 +0000302 [(set GPRC:$RC, (sub8 GPRC:$RA, GPRC:$RB))]>;
Andrew Lenharth4907d222005-10-20 00:28:31 +0000303def S8SUBQi : OFormL<0x10, 0x3B, "s8subq $RA,$L,$RC",
Andrew Lenharth892ade72005-10-20 14:42:48 +0000304 [(set GPRC:$RC, (sub8 GPRC:$RA, immUExt8:$L))]>;
Andrew Lenharth1f347a32005-10-20 23:58:36 +0000305def SEXTB : OForm2<0x1C, 0x00, "sextb $RB,$RC",
Andrew Lenharth964b6aa2005-10-20 19:39:24 +0000306 [(set GPRC:$RC, (sext_inreg GPRC:$RB, i8))]>;
Andrew Lenharth1f347a32005-10-20 23:58:36 +0000307def SEXTW : OForm2<0x1C, 0x01, "sextw $RB,$RC",
Andrew Lenharth964b6aa2005-10-20 19:39:24 +0000308 [(set GPRC:$RC, (sext_inreg GPRC:$RB, i16))]>;
Andrew Lenharth4907d222005-10-20 00:28:31 +0000309def SL : OForm< 0x12, 0x39, "sll $RA,$RB,$RC",
310 [(set GPRC:$RC, (shl GPRC:$RA, GPRC:$RB))]>;
311def SLi : OFormL<0x12, 0x39, "sll $RA,$L,$RC",
312 [(set GPRC:$RC, (shl GPRC:$RA, immUExt8:$L))]>;
313def SRA : OForm< 0x12, 0x3C, "sra $RA,$RB,$RC",
314 [(set GPRC:$RC, (sra GPRC:$RA, GPRC:$RB))]>;
315def SRAi : OFormL<0x12, 0x3C, "sra $RA,$L,$RC",
316 [(set GPRC:$RC, (sra GPRC:$RA, immUExt8:$L))]>;
317def SRL : OForm< 0x12, 0x34, "srl $RA,$RB,$RC",
318 [(set GPRC:$RC, (srl GPRC:$RA, GPRC:$RB))]>;
319def SRLi : OFormL<0x12, 0x34, "srl $RA,$L,$RC",
320 [(set GPRC:$RC, (srl GPRC:$RA, immUExt8:$L))]>;
321def SUBL : OForm< 0x10, 0x09, "subl $RA,$RB,$RC",
Andrew Lenharth892ade72005-10-20 14:42:48 +0000322 [(set GPRC:$RC, (intop (sub GPRC:$RA, GPRC:$RB)))]>;
Andrew Lenharth4907d222005-10-20 00:28:31 +0000323def SUBLi : OFormL<0x10, 0x09, "subl $RA,$L,$RC",
Andrew Lenharth892ade72005-10-20 14:42:48 +0000324 [(set GPRC:$RC, (intop (sub GPRC:$RA, immUExt8:$L)))]>;
Andrew Lenharth4907d222005-10-20 00:28:31 +0000325def SUBQ : OForm< 0x10, 0x29, "subq $RA,$RB,$RC",
326 [(set GPRC:$RC, (sub GPRC:$RA, GPRC:$RB))]>;
327def SUBQi : OFormL<0x10, 0x29, "subq $RA,$L,$RC",
328 [(set GPRC:$RC, (sub GPRC:$RA, immUExt8:$L))]>;
Andrew Lenharth964b6aa2005-10-20 19:39:24 +0000329def UMULH : OForm< 0x13, 0x30, "umulh $RA,$RB,$RC",
330 [(set GPRC:$RC, (mulhu GPRC:$RA, GPRC:$RB))]>;
331def UMULHi : OFormL<0x13, 0x30, "umulh $RA,$L,$RC",
332 [(set GPRC:$RC, (mulhu GPRC:$RA, immUExt8:$L))]>;
Andrew Lenharth4907d222005-10-20 00:28:31 +0000333def XOR : OForm< 0x11, 0x40, "xor $RA,$RB,$RC",
334 [(set GPRC:$RC, (xor GPRC:$RA, GPRC:$RB))]>;
335def XORi : OFormL<0x11, 0x40, "xor $RA,$L,$RC",
336 [(set GPRC:$RC, (xor GPRC:$RA, immUExt8:$L))]>;
Andrew Lenharthfe9234d2005-10-21 01:24:05 +0000337//FIXME: what to do about zap? the cases it catches are very complex
Andrew Lenharth4907d222005-10-20 00:28:31 +0000338def ZAP : OForm< 0x12, 0x30, "zap $RA,$RB,$RC", []>; //Zero bytes
Andrew Lenharthfe9234d2005-10-21 01:24:05 +0000339//ZAPi is useless give ZAPNOTi
Andrew Lenharth4907d222005-10-20 00:28:31 +0000340def ZAPi : OFormL<0x12, 0x30, "zap $RA,$L,$RC", []>; //Zero bytes
Andrew Lenharthfe9234d2005-10-21 01:24:05 +0000341//FIXME: what to do about zapnot? see ZAP :)
Andrew Lenharth4907d222005-10-20 00:28:31 +0000342def ZAPNOT : OForm< 0x12, 0x31, "zapnot $RA,$RB,$RC", []>; //Zero bytes not
Andrew Lenharth8b7f14e2005-10-23 03:43:48 +0000343def ZAPNOTi : OFormL<0x12, 0x31, "zapnot $RA,$L,$RC",
344 [(set GPRC:$RC, (and GPRC:$RA, immZAP:$L))]>;
Andrew Lenharth2d6f0222005-01-24 19:44:07 +0000345
Andrew Lenharth3d65d312005-01-27 03:49:45 +0000346//Comparison, int
Andrew Lenharth2012cc02005-10-26 18:44:45 +0000347//So this is a waste of what this instruction can do, but it still saves something
348def CMPBGE : OForm< 0x10, 0x0F, "cmpbge $RA,$RB,$RC",
349 [(set GPRC:$RC, (setuge (and GPRC:$RA, 255), (and GPRC:$RB, 255)))]>;
350def CMPBGEi : OFormL<0x10, 0x0F, "cmpbge $RA,$L,$RC",
351 [(set GPRC:$RC, (setuge (and GPRC:$RA, 255), immUExt8:$L))]>;
352def CMPEQ : OForm< 0x10, 0x2D, "cmpeq $RA,$RB,$RC",
353 [(set GPRC:$RC, (seteq GPRC:$RA, GPRC:$RB))]>;
354def CMPEQi : OFormL<0x10, 0x2D, "cmpeq $RA,$L,$RC",
355 [(set GPRC:$RC, (seteq GPRC:$RA, immUExt8:$L))]>;
356def CMPLE : OForm< 0x10, 0x6D, "cmple $RA,$RB,$RC",
357 [(set GPRC:$RC, (setle GPRC:$RA, GPRC:$RB))]>;
358def CMPLEi : OFormL<0x10, 0x6D, "cmple $RA,$L,$RC",
359 [(set GPRC:$RC, (setle GPRC:$RA, immUExt8:$L))]>;
360def CMPLT : OForm< 0x10, 0x4D, "cmplt $RA,$RB,$RC",
361 [(set GPRC:$RC, (setlt GPRC:$RA, GPRC:$RB))]>;
362def CMPLTi : OFormL<0x10, 0x4D, "cmplt $RA,$L,$RC",
363 [(set GPRC:$RC, (setlt GPRC:$RA, immUExt8:$L))]>;
364def CMPULE : OForm< 0x10, 0x3D, "cmpule $RA,$RB,$RC",
365 [(set GPRC:$RC, (setule GPRC:$RA, GPRC:$RB))]>;
366def CMPULEi : OFormL<0x10, 0x3D, "cmpule $RA,$L,$RC",
367 [(set GPRC:$RC, (setule GPRC:$RA, immUExt8:$L))]>;
368def CMPULT : OForm< 0x10, 0x1D, "cmpult $RA,$RB,$RC",
Andrew Lenharth50b37842005-11-22 04:20:06 +0000369 [(set GPRC:$RC, (setult GPRC:$RA, GPRC:$RB))]>;
Andrew Lenharth2012cc02005-10-26 18:44:45 +0000370def CMPULTi : OFormL<0x10, 0x1D, "cmpult $RA,$L,$RC",
Andrew Lenharth50b37842005-11-22 04:20:06 +0000371 [(set GPRC:$RC, (setult GPRC:$RA, immUExt8:$L))]>;
Andrew Lenharth2012cc02005-10-26 18:44:45 +0000372
373//Patterns for unsupported int comparisons
374def : Pat<(setueq GPRC:$X, GPRC:$Y), (CMPEQ GPRC:$X, GPRC:$Y)>;
375def : Pat<(setueq GPRC:$X, immUExt8:$Y), (CMPEQi GPRC:$X, immUExt8:$Y)>;
376
377def : Pat<(setugt GPRC:$X, GPRC:$Y), (CMPULT GPRC:$Y, GPRC:$X)>;
378def : Pat<(setugt immUExt8:$X, GPRC:$Y), (CMPULTi GPRC:$Y, immUExt8:$X)>;
379
380def : Pat<(setuge GPRC:$X, GPRC:$Y), (CMPULE GPRC:$Y, GPRC:$X)>;
381def : Pat<(setuge immUExt8:$X, GPRC:$Y), (CMPULEi GPRC:$Y, immUExt8:$X)>;
382
383def : Pat<(setgt GPRC:$X, GPRC:$Y), (CMPLT GPRC:$Y, GPRC:$X)>;
384def : Pat<(setgt immUExt8:$X, GPRC:$Y), (CMPLTi GPRC:$Y, immUExt8:$X)>;
385
386def : Pat<(setge GPRC:$X, GPRC:$Y), (CMPLE GPRC:$Y, GPRC:$X)>;
387def : Pat<(setge immUExt8:$X, GPRC:$Y), (CMPLEi GPRC:$Y, immUExt8:$X)>;
388
389def : Pat<(setne GPRC:$X, GPRC:$Y), (CMPEQi (CMPEQ GPRC:$X, GPRC:$Y), 0)>;
390def : Pat<(setne GPRC:$X, immUExt8:$Y), (CMPEQi (CMPEQi GPRC:$X, immUExt8:$Y), 0)>;
391
392def : Pat<(setune GPRC:$X, GPRC:$Y), (CMPEQi (CMPEQ GPRC:$X, GPRC:$Y), 0)>;
393def : Pat<(setune GPRC:$X, immUExt8:$Y), (CMPEQi (CMPEQ GPRC:$X, immUExt8:$Y), 0)>;
394
Andrew Lenharth3d65d312005-01-27 03:49:45 +0000395
Andrew Lenharth4907d222005-10-20 00:28:31 +0000396let isReturn = 1, isTerminator = 1 in
Andrew Lenharthf3f951a2005-07-22 20:50:29 +0000397 def RET : MbrForm< 0x1A, 0x02, (ops GPRC:$RD, GPRC:$RS, s64imm:$DISP), "ret $RD,($RS),$DISP">; //Return from subroutine
Andrew Lenharth4907d222005-10-20 00:28:31 +0000398//DAG Version:
399let isReturn = 1, isTerminator = 1, Ra = 31, Rb = 26, disp = 1, Uses = [R26] in
400 def RETDAG : MbrForm< 0x1A, 0x02, (ops), "ret $$31,($$26),1">; //Return from subroutine
Andrew Lenharth304d0f32005-01-22 23:41:55 +0000401
Andrew Lenharthf3f951a2005-07-22 20:50:29 +0000402def JMP : MbrForm< 0x1A, 0x00, (ops GPRC:$RD, GPRC:$RS, GPRC:$DISP), "jmp $RD,($RS),$DISP">; //Jump
Andrew Lenharth7b2a5272005-01-30 20:42:36 +0000403let isCall = 1,
404 Defs = [R0, R1, R2, R3, R4, R5, R6, R7, R8, R16, R17, R18, R19,
Andrew Lenharth63f2ab22005-02-10 06:25:22 +0000405 R20, R21, R22, R23, R24, R25, R27, R28, R29,
Andrew Lenharth7b2a5272005-01-30 20:42:36 +0000406 F0, F1,
407 F10, F11, F12, F13, F14, F15, F16, F17, F18, F19,
Andrew Lenharth1e0d9bd2005-04-14 17:34:20 +0000408 F20, F21, F22, F23, F24, F25, F26, F27, F28, F29, F30], Uses = [R29] in {
Andrew Lenharthf3f951a2005-07-22 20:50:29 +0000409 def JSR : MbrForm< 0x1A, 0x01, (ops GPRC:$RD, GPRC:$RS, s14imm:$DISP), "jsr $RD,($RS),$DISP">; //Jump to subroutine
410 def BSR : BForm<0x34, "bsr $RA,$DISP">; //Branch to subroutine
Andrew Lenharth7b2a5272005-01-30 20:42:36 +0000411}
Andrew Lenharth8b7f14e2005-10-23 03:43:48 +0000412let isCall = 1,
413 Defs = [R0, R1, R2, R3, R4, R5, R6, R7, R8, R16, R17, R18, R19,
414 R20, R21, R22, R23, R24, R25, R26, R27, R28, R29,
415 F0, F1,
416 F10, F11, F12, F13, F14, F15, F16, F17, F18, F19,
417 F20, F21, F22, F23, F24, F25, F26, F27, F28, F29, F30], Uses = [R27, R29] in {
418 def JSRDAG : MbrForm< 0x1A, 0x01, (ops ), "jsr $$26,($$27),0">; //Jump to subroutine
419}
Andrew Lenharthcf8bf382005-07-01 19:12:13 +0000420let isCall = 1, Defs = [R24, R25, R27, R28], Uses = [R24, R25] in
Andrew Lenharthf3f951a2005-07-22 20:50:29 +0000421 def JSRs : MbrForm< 0x1A, 0x01, (ops GPRC:$RD, GPRC:$RS, s14imm:$DISP), "jsr $RD,($RS),$DISP">; //Jump to div or rem
Andrew Lenharthcf8bf382005-07-01 19:12:13 +0000422
Andrew Lenharthf3f951a2005-07-22 20:50:29 +0000423def JSR_COROUTINE : MbrForm< 0x1A, 0x03, (ops GPRC:$RD, GPRC:$RS, s14imm:$DISP), "jsr_coroutine $RD,($RS),$DISP">; //Jump to subroutine return
424def BR : BForm<0x30, "br $RA,$DISP">; //Branch
Andrew Lenharth304d0f32005-01-22 23:41:55 +0000425
Andrew Lenharth756fbeb2005-10-22 22:06:58 +0000426def BR_DAG : BFormD<0x30, "br $$31,$DISP">; //Branch
427
Andrew Lenharth3e98fde2005-01-26 21:54:09 +0000428//Stores, int
Andrew Lenharthf3f951a2005-07-22 20:50:29 +0000429def STB : MForm<0x0E, "stb $RA,$DISP($RB)">; // Store byte
430def STW : MForm<0x0D, "stw $RA,$DISP($RB)">; // Store word
431def STL : MForm<0x2C, "stl $RA,$DISP($RB)">; // Store longword
432def STQ : MForm<0x2D, "stq $RA,$DISP($RB)">; //Store quadword
Andrew Lenharth304d0f32005-01-22 23:41:55 +0000433
Andrew Lenharth3e98fde2005-01-26 21:54:09 +0000434//Loads, int
Andrew Lenharthf3f951a2005-07-22 20:50:29 +0000435def LDL : MForm<0x28, "ldl $RA,$DISP($RB)">; // Load sign-extended longword
436def LDQ : MForm<0x29, "ldq $RA,$DISP($RB)">; //Load quadword
437def LDBU : MForm<0x0A, "ldbu $RA,$DISP($RB)">; //Load zero-extended byte
438def LDWU : MForm<0x0C, "ldwu $RA,$DISP($RB)">; //Load zero-extended word
Andrew Lenharth2f8fb772005-01-25 00:35:34 +0000439
Andrew Lenharth3e98fde2005-01-26 21:54:09 +0000440//Stores, float
Andrew Lenharth7f0db912005-11-30 07:19:56 +0000441let OperandList = (ops F4RC:$RA, s16imm:$DISP, GPRC:$RB) in
442def STS : MFormAlt<0x26, "sts $RA,$DISP($RB)">; //Store S_floating
443let OperandList = (ops F8RC:$RA, s16imm:$DISP, GPRC:$RB) in
444def STT : MFormAlt<0x27, "stt $RA,$DISP($RB)">; //Store T_floating
Andrew Lenharth304d0f32005-01-22 23:41:55 +0000445
Andrew Lenharth3e98fde2005-01-26 21:54:09 +0000446//Loads, float
Andrew Lenharth7f0db912005-11-30 07:19:56 +0000447let OperandList = (ops F4RC:$RA, s16imm:$DISP, GPRC:$RB) in
448def LDS : MFormAlt<0x22, "lds $RA,$DISP($RB)">; //Load S_floating
449let OperandList = (ops F8RC:$RA, s16imm:$DISP, GPRC:$RB) in
450def LDT : MFormAlt<0x23, "ldt $RA,$DISP($RB)">; //Load T_floating
Andrew Lenharthc1faced2005-02-01 01:37:24 +0000451
452//Load address
Andrew Lenharthf3f951a2005-07-22 20:50:29 +0000453def LDA : MForm<0x08, "lda $RA,$DISP($RB)">; //Load address
454def LDAH : MForm<0x09, "ldah $RA,$DISP($RB)">; //Load address high
Andrew Lenharth3e98fde2005-01-26 21:54:09 +0000455
456
Andrew Lenharthc7989ce2005-06-29 00:31:08 +0000457//Loads, int, Rellocated Low form
Andrew Lenharth1f3e8082005-08-12 16:14:08 +0000458def LDLr : MForm<0x28, "ldl $RA,$DISP($RB)\t\t!gprellow">; // Load sign-extended longword
459def LDQr : MForm<0x29, "ldq $RA,$DISP($RB)\t\t!gprellow">; //Load quadword
460def LDBUr : MForm<0x0A, "ldbu $RA,$DISP($RB)\t\t!gprellow">; //Load zero-extended byte
461def LDWUr : MForm<0x0C, "ldwu $RA,$DISP($RB)\t\t!gprellow">; //Load zero-extended word
Andrew Lenharthfe895e32005-06-27 17:15:36 +0000462
Andrew Lenharthc7989ce2005-06-29 00:31:08 +0000463//Loads, float, Rellocated Low form
Andrew Lenharth7f0db912005-11-30 07:19:56 +0000464let OperandList = (ops F4RC:$RA, s16imm:$DISP, GPRC:$RB) in
465def LDSr : MFormAlt<0x22, "lds $RA,$DISP($RB)\t\t!gprellow">; //Load S_floating
466let OperandList = (ops F8RC:$RA, s16imm:$DISP, GPRC:$RB) in
467def LDTr : MFormAlt<0x23, "ldt $RA,$DISP($RB)\t\t!gprellow">; //Load T_floating
Andrew Lenharthfe895e32005-06-27 17:15:36 +0000468
Andrew Lenharthc7989ce2005-06-29 00:31:08 +0000469//Load address, rellocated low and high form
Andrew Lenharth1f3e8082005-08-12 16:14:08 +0000470def LDAr : MForm<0x08, "lda $RA,$DISP($RB)\t\t!gprellow">; //Load address
471def LDAHr : MForm<0x09, "ldah $RA,$DISP($RB)\t\t!gprelhigh">; //Load address high
Andrew Lenharthf3f951a2005-07-22 20:50:29 +0000472
473//load address, rellocated gpdist form
Andrew Lenharth1f3e8082005-08-12 16:14:08 +0000474def LDAg : MgForm<0x08, "lda $RA,0($RB)\t\t!gpdisp!$NUM">; //Load address
475def LDAHg : MgForm<0x09, "ldah $RA,0($RB)\t\t!gpdisp!$NUM">; //Load address
Andrew Lenharthf3f951a2005-07-22 20:50:29 +0000476
Andrew Lenharthfe895e32005-06-27 17:15:36 +0000477
Andrew Lenharthc7989ce2005-06-29 00:31:08 +0000478//Load quad, rellocated literal form
Andrew Lenharth1f3e8082005-08-12 16:14:08 +0000479def LDQl : MForm<0x29, "ldq $RA,$DISP($RB)\t\t!literal">; //Load quadword
Andrew Lenharthfe895e32005-06-27 17:15:36 +0000480
Andrew Lenharthfce587e2005-06-29 00:39:17 +0000481//Stores, int
Andrew Lenharth1f3e8082005-08-12 16:14:08 +0000482def STBr : MForm<0x0E, "stb $RA,$DISP($RB)\t\t!gprellow">; // Store byte
483def STWr : MForm<0x0D, "stw $RA,$DISP($RB)\t\t!gprellow">; // Store word
484def STLr : MForm<0x2C, "stl $RA,$DISP($RB)\t\t!gprellow">; // Store longword
485def STQr : MForm<0x2D, "stq $RA,$DISP($RB)\t\t!gprellow">; //Store quadword
Andrew Lenharthfce587e2005-06-29 00:39:17 +0000486
487//Stores, float
Andrew Lenharth7f0db912005-11-30 07:19:56 +0000488let OperandList = (ops F4RC:$RA, s16imm:$DISP, GPRC:$RB) in
489def STSr : MFormAlt<0x26, "sts $RA,$DISP($RB)\t\t!gprellow">; //Store S_floating
490let OperandList = (ops F8RC:$RA, s16imm:$DISP, GPRC:$RB) in
491def STTr : MFormAlt<0x27, "stt $RA,$DISP($RB)\t\t!gprellow">; //Store T_floating
Andrew Lenharthfce587e2005-06-29 00:39:17 +0000492
493
Andrew Lenharth3e98fde2005-01-26 21:54:09 +0000494//Branches, int
Andrew Lenharthf3f951a2005-07-22 20:50:29 +0000495def BEQ : BForm<0x39, "beq $RA,$DISP">; //Branch if = zero
496def BGE : BForm<0x3E, "bge $RA,$DISP">; //Branch if >= zero
497def BGT : BForm<0x3F, "bgt $RA,$DISP">; //Branch if > zero
498def BLBC : BForm<0x38, "blbc $RA,$DISP">; //Branch if low bit clear
499def BLBS : BForm<0x3C, "blbs $RA,$DISP">; //Branch if low bit set
500def BLE : BForm<0x3B, "ble $RA,$DISP">; //Branch if <= zero
501def BLT : BForm<0x3A, "blt $RA,$DISP">; //Branch if < zero
502def BNE : BForm<0x3D, "bne $RA,$DISP">; //Branch if != zero
Andrew Lenharth304d0f32005-01-22 23:41:55 +0000503
Andrew Lenharth3e98fde2005-01-26 21:54:09 +0000504//Branches, float
Andrew Lenharthf3f951a2005-07-22 20:50:29 +0000505def FBEQ : FBForm<0x31, "fbeq $RA,$DISP">; //Floating branch if = zero
506def FBGE : FBForm<0x36, "fbge $RA,$DISP">; //Floating branch if >= zero
507def FBGT : FBForm<0x37, "fbgt $RA,$DISP">; //Floating branch if > zero
508def FBLE : FBForm<0x33, "fble $RA,$DISP">; //Floating branch if <= zero
509def FBLT : FBForm<0x32, "fblt $RA,$DISP">; //Floating branch if < zero
510def FBNE : FBForm<0x35, "fbne $RA,$DISP">; //Floating branch if != zero
Andrew Lenharth3e98fde2005-01-26 21:54:09 +0000511
Andrew Lenharth51b8d542005-11-11 16:47:30 +0000512def RPCC : MfcForm<0x18, 0xC000, "rpcc $RA">; //Read process cycle counter
513
Andrew Lenharth3e98fde2005-01-26 21:54:09 +0000514//Basic Floating point ops
Andrew Lenharth3e98fde2005-01-26 21:54:09 +0000515
Andrew Lenharth5cefc5e2005-11-09 19:17:08 +0000516//Floats
Andrew Lenharth98a32d02005-01-26 23:56:48 +0000517
Andrew Lenharth5cefc5e2005-11-09 19:17:08 +0000518let OperandList = (ops F4RC:$RC, F4RC:$RB), Fa = 31 in
519def SQRTS : FPForm<0x14, 0x58B, "sqrts/su $RB,$RC",
520 [(set F4RC:$RC, (fsqrt F4RC:$RB))]>;
521
522let OperandList = (ops F4RC:$RC, F4RC:$RA, F4RC:$RB) in {
523def ADDS : FPForm<0x16, 0x580, "adds/su $RA,$RB,$RC",
524 [(set F4RC:$RC, (fadd F4RC:$RA, F4RC:$RB))]>;
525def SUBS : FPForm<0x16, 0x581, "subs/su $RA,$RB,$RC",
526 [(set F4RC:$RC, (fsub F4RC:$RA, F4RC:$RB))]>;
527def DIVS : FPForm<0x16, 0x583, "divs/su $RA,$RB,$RC",
528 [(set F4RC:$RC, (fdiv F4RC:$RA, F4RC:$RB))]>;
529def MULS : FPForm<0x16, 0x582, "muls/su $RA,$RB,$RC",
530 [(set F4RC:$RC, (fmul F4RC:$RA, F4RC:$RB))]>;
531
532def CPYSS : FPForm<0x17, 0x020, "cpys $RA,$RB,$RC",[]>; //Copy sign
533def CPYSES : FPForm<0x17, 0x022, "cpyse $RA,$RB,$RC",[]>; //Copy sign and exponent
534def CPYSNS : FPForm<0x17, 0x021, "cpysn $RA,$RB,$RC",[]>; //Copy sign negate
535}
536
537//Doubles
538
539let OperandList = (ops F8RC:$RC, F8RC:$RB), Fa = 31 in
540def SQRTT : FPForm<0x14, 0x5AB, "sqrtt/su $RB,$RC",
541 [(set F8RC:$RC, (fsqrt F8RC:$RB))]>;
542
543let OperandList = (ops F8RC:$RC, F8RC:$RA, F8RC:$RB) in {
544def ADDT : FPForm<0x16, 0x5A0, "addt/su $RA,$RB,$RC",
545 [(set F8RC:$RC, (fadd F8RC:$RA, F8RC:$RB))]>;
546def SUBT : FPForm<0x16, 0x5A1, "subt/su $RA,$RB,$RC",
547 [(set F8RC:$RC, (fsub F8RC:$RA, F8RC:$RB))]>;
548def DIVT : FPForm<0x16, 0x5A3, "divt/su $RA,$RB,$RC",
549 [(set F8RC:$RC, (fdiv F8RC:$RA, F8RC:$RB))]>;
550def MULT : FPForm<0x16, 0x5A2, "mult/su $RA,$RB,$RC",
551 [(set F8RC:$RC, (fmul F8RC:$RA, F8RC:$RB))]>;
552
553def CPYST : FPForm<0x17, 0x020, "cpys $RA,$RB,$RC",[]>; //Copy sign
554def CPYSET : FPForm<0x17, 0x022, "cpyse $RA,$RB,$RC",[]>; //Copy sign and exponent
555def CPYSNT : FPForm<0x17, 0x021, "cpysn $RA,$RB,$RC",[]>; //Copy sign negate
556
557def CMPTEQ : FPForm<0x16, 0x5A5, "cmpteq/su $RA,$RB,$RC", []>;
558// [(set F8RC:$RC, (seteq F8RC:$RA, F8RC:$RB))]>;
559def CMPTLE : FPForm<0x16, 0x5A7, "cmptle/su $RA,$RB,$RC", []>;
560// [(set F8RC:$RC, (setle F8RC:$RA, F8RC:$RB))]>;
561def CMPTLT : FPForm<0x16, 0x5A6, "cmptlt/su $RA,$RB,$RC", []>;
562// [(set F8RC:$RC, (setlt F8RC:$RA, F8RC:$RB))]>;
563def CMPTUN : FPForm<0x16, 0x5A4, "cmptun/su $RA,$RB,$RC", []>;
564// [(set F8RC:$RC, (setuo F8RC:$RA, F8RC:$RB))]>;
565}
566//TODO: Add lots more FP patterns
567
Andrew Lenharthb2156f92005-11-30 17:11:20 +0000568//conditional moves, floats
569let OperandList = (ops F4RC:$RDEST, F4RC:$RSRC2, F4RC:$RSRC, F8RC:$RCOND),
570 isTwoAddress = 1 in {
571def FCMOVEQS : FPForm<0x17, 0x02A, "fcmoveq $RCOND,$RSRC,$RDEST",[]>; //FCMOVE if = zero
572def FCMOVGES : FPForm<0x17, 0x02D, "fcmovge $RCOND,$RSRC,$RDEST",[]>; //FCMOVE if >= zero
573def FCMOVGTS : FPForm<0x17, 0x02F, "fcmovgt $RCOND,$RSRC,$RDEST",[]>; //FCMOVE if > zero
574def FCMOVLES : FPForm<0x17, 0x02E, "fcmovle $RCOND,$RSRC,$RDEST",[]>; //FCMOVE if <= zero
575def FCMOVLTS : FPForm<0x17, 0x02C, "fcmovlt $RCOND,$RSRC,$RDEST",[]>; // FCMOVE if < zero
576def FCMOVNES : FPForm<0x17, 0x02B, "fcmovne $RCOND,$RSRC,$RDEST",[]>; //FCMOVE if != zero
577}
578//conditional moves, doubles
579let OperandList = (ops F8RC:$RDEST, F8RC:$RSRC2, F8RC:$RSRC, F8RC:$RCOND),
580 isTwoAddress = 1 in {
581def FCMOVEQT : FPForm<0x17, 0x02A, "fcmoveq $RCOND,$RSRC,$RDEST",[]>; //FCMOVE if = zero
582def FCMOVGET : FPForm<0x17, 0x02D, "fcmovge $RCOND,$RSRC,$RDEST",[]>; //FCMOVE if >= zero
583def FCMOVGTT : FPForm<0x17, 0x02F, "fcmovgt $RCOND,$RSRC,$RDEST",[]>; //FCMOVE if > zero
584def FCMOVLET : FPForm<0x17, 0x02E, "fcmovle $RCOND,$RSRC,$RDEST",[]>; //FCMOVE if <= zero
585def FCMOVLTT : FPForm<0x17, 0x02C, "fcmovlt $RCOND,$RSRC,$RDEST",[]>; // FCMOVE if < zero
586def FCMOVNET : FPForm<0x17, 0x02B, "fcmovne $RCOND,$RSRC,$RDEST",[]>; //FCMOVE if != zero
587}
588
Andrew Lenharth5cefc5e2005-11-09 19:17:08 +0000589
590
591let OperandList = (ops GPRC:$RC, F4RC:$RA), Fb = 31 in
592def FTOIS : FPForm<0x1C, 0x078, "ftois $RA,$RC",[]>; //Floating to integer move, S_floating
593let OperandList = (ops GPRC:$RC, F8RC:$RA), Fb = 31 in
Andrew Lenharth7f0db912005-11-30 07:19:56 +0000594def FTOIT : FPForm<0x1C, 0x070, "ftoit $RA,$RC",
595 [(set GPRC:$RC, (Alpha_ftoit F8RC:$RA))]>; //Floating to integer move
Andrew Lenharth5cefc5e2005-11-09 19:17:08 +0000596let OperandList = (ops F4RC:$RC, GPRC:$RA), Fb = 31 in
597def ITOFS : FPForm<0x14, 0x004, "itofs $RA,$RC",[]>; //Integer to floating move, S_floating
598let OperandList = (ops F8RC:$RC, GPRC:$RA), Fb = 31 in
Andrew Lenharth7f0db912005-11-30 07:19:56 +0000599def ITOFT : FPForm<0x14, 0x024, "itoft $RA,$RC",
600 [(set F8RC:$RC, (Alpha_itoft GPRC:$RA))]>; //Integer to floating move
Andrew Lenharth5cefc5e2005-11-09 19:17:08 +0000601
602
603let OperandList = (ops F4RC:$RC, F8RC:$RB), Fa = 31 in
Andrew Lenharth7f0db912005-11-30 07:19:56 +0000604def CVTQS : FPForm<0x16, 0x7BC, "cvtqs/sui $RB,$RC",
605 [(set F4RC:$RC, (Alpha_cvtqs F8RC:$RB))]>;
Andrew Lenharth5cefc5e2005-11-09 19:17:08 +0000606let OperandList = (ops F8RC:$RC, F8RC:$RB), Fa = 31 in
Andrew Lenharth7f0db912005-11-30 07:19:56 +0000607def CVTQT : FPForm<0x16, 0x7BE, "cvtqt/sui $RB,$RC",
608 [(set F8RC:$RC, (Alpha_cvtqt F8RC:$RB))]>;
Andrew Lenharth5cefc5e2005-11-09 19:17:08 +0000609let OperandList = (ops F8RC:$RC, F8RC:$RB), Fa = 31 in
Andrew Lenharthcd804962005-11-30 16:10:29 +0000610def CVTTQ : FPForm<0x16, 0x52F, "cvttq/svc $RB,$RC",
611 [(set F8RC:$RC, (Alpha_cvttq F8RC:$RB))]>;
Andrew Lenharth5cefc5e2005-11-09 19:17:08 +0000612let OperandList = (ops F8RC:$RC, F4RC:$RB), Fa = 31 in
613def CVTST : FPForm<0x16, 0x6AC, "cvtst/s $RB,$RC",
614 [(set F8RC:$RC, (fextend F4RC:$RB))]>;
615let OperandList = (ops F4RC:$RC, F8RC:$RB), Fa = 31 in
616def CVTTS : FPForm<0x16, 0x7AC, "cvtts/sui $RB,$RC",
617 [(set F4RC:$RC, (fround F8RC:$RB))]>;
Andrew Lenharthd2bb9602005-01-27 07:50:35 +0000618
Andrew Lenharth3e98fde2005-01-26 21:54:09 +0000619//S_floating : IEEE Single
620//T_floating : IEEE Double
621
Andrew Lenharth5cefc5e2005-11-09 19:17:08 +0000622//Unused instructions
Andrew Lenharth304d0f32005-01-22 23:41:55 +0000623//Mnemonic Format Opcode Description
Andrew Lenharth304d0f32005-01-22 23:41:55 +0000624//CALL_PAL Pcd 00 Trap to PALcode
625//ECB Mfc 18.E800 Evict cache block
626//EXCB Mfc 18.0400 Exception barrier
627//FETCH Mfc 18.8000 Prefetch data
628//FETCH_M Mfc 18.A000 Prefetch data, modify intent
Andrew Lenharth304d0f32005-01-22 23:41:55 +0000629//LDL_L Mem 2A Load sign-extended longword locked
630//LDQ_L Mem 2B Load quadword locked
631//LDQ_U Mem 0B Load unaligned quadword
632//MB Mfc 18.4000 Memory barrier
Andrew Lenharth304d0f32005-01-22 23:41:55 +0000633//STL_C Mem 2E Store longword conditional
634//STQ_C Mem 2F Store quadword conditional
635//STQ_U Mem 0F Store unaligned quadword
636//TRAPB Mfc 18.0000 Trap barrier
637//WH64 Mfc 18.F800 Write hint  64 bytes
638//WMB Mfc 18.4400 Write memory barrier
Andrew Lenharth304d0f32005-01-22 23:41:55 +0000639//MF_FPCR F-P 17.025 Move from FPCR
640//MT_FPCR F-P 17.024 Move to FPCR
Andrew Lenharth5cefc5e2005-11-09 19:17:08 +0000641//There are in the Multimedia extentions, so let's not use them yet
642//def MAXSB8 : OForm<0x1C, 0x3E, "MAXSB8 $RA,$RB,$RC">; //Vector signed byte maximum
643//def MAXSW4 : OForm< 0x1C, 0x3F, "MAXSW4 $RA,$RB,$RC">; //Vector signed word maximum
644//def MAXUB8 : OForm<0x1C, 0x3C, "MAXUB8 $RA,$RB,$RC">; //Vector unsigned byte maximum
645//def MAXUW4 : OForm< 0x1C, 0x3D, "MAXUW4 $RA,$RB,$RC">; //Vector unsigned word maximum
646//def MINSB8 : OForm< 0x1C, 0x38, "MINSB8 $RA,$RB,$RC">; //Vector signed byte minimum
647//def MINSW4 : OForm< 0x1C, 0x39, "MINSW4 $RA,$RB,$RC">; //Vector signed word minimum
648//def MINUB8 : OForm< 0x1C, 0x3A, "MINUB8 $RA,$RB,$RC">; //Vector unsigned byte minimum
649//def MINUW4 : OForm< 0x1C, 0x3B, "MINUW4 $RA,$RB,$RC">; //Vector unsigned word minimum
650//def PERR : OForm< 0x1C, 0x31, "PERR $RA,$RB,$RC">; //Pixel error
651//def PKLB : OForm< 0x1C, 0x37, "PKLB $RA,$RB,$RC">; //Pack longwords to bytes
652//def PKWB : OForm<0x1C, 0x36, "PKWB $RA,$RB,$RC">; //Pack words to bytes
653//def UNPKBL : OForm< 0x1C, 0x35, "UNPKBL $RA,$RB,$RC">; //Unpack bytes to longwords
654//def UNPKBW : OForm< 0x1C, 0x34, "UNPKBW $RA,$RB,$RC">; //Unpack bytes to words
655//CVTLQ F-P 17.010 Convert longword to quadword
656//CVTQL F-P 17.030 Convert quadword to longword
657//def AMASK : OForm< 0x11, 0x61, "AMASK $RA,$RB,$RC", []>; //Architecture mask
658//def AMASKi : OFormL<0x11, 0x61, "AMASK $RA,$L,$RC", []>; //Architecture mask
659
660
Andrew Lenharth50b37842005-11-22 04:20:06 +0000661//Constant handling
Andrew Lenharth5cefc5e2005-11-09 19:17:08 +0000662
Andrew Lenharth50b37842005-11-22 04:20:06 +0000663def immConst2Part : PatLeaf<(imm), [{
664 // immZAP predicate - True if the immediate fits is suitable for use in a
665 // ZAP instruction
666 int64_t val = (int64_t)N->getValue();
667 return (val <= (int64_t)IMM_HIGH +(int64_t)IMM_HIGH* (int64_t)IMM_MULT &
668 val >= (int64_t)IMM_LOW + (int64_t)IMM_LOW * (int64_t)IMM_MULT);
669}]>;
670
671//TODO: factor this out
672def LL16 : SDNodeXForm<imm, [{
673int64_t l = N->getValue();
674 int64_t y = l / IMM_MULT;
675 if (l % IMM_MULT > IMM_HIGH)
676 ++y;
677 return getI64Imm(l - y * IMM_MULT);
678}]>;
679//TODO: factor this out
680def LH16 : SDNodeXForm<imm, [{
681int64_t l = N->getValue();
682 int64_t y = l / IMM_MULT;
683 if (l % IMM_MULT > IMM_HIGH)
684 ++y;
685 return getI64Imm(y);
686}]>;
687
688def : Pat<(i64 immConst2Part:$imm),
689 (LDA (LL16 immConst2Part:$imm), (LDAH (LH16 immConst2Part:$imm), R31))>;
Andrew Lenharth756fbeb2005-10-22 22:06:58 +0000690
691def : Pat<(i64 immSExt16:$imm),
692 (LDA immSExt16:$imm, R31)>;
Andrew Lenharth50b37842005-11-22 04:20:06 +0000693
694//TODO: I want to just define these like this!
695//def : Pat<(i64 0),
696// (R31)>;
697//def : Pat<(f64 0.0),
698// (F31)>;
699//def : Pat<(f64 -0.0),
700// (CPYSNT F31, F31)>;
701//def : Pat<(f32 0.0),
702// (F31)>;
703//def : Pat<(f32 -0.0),
704// (CPYSNS F31, F31)>;
705
706//Misc Patterns:
707
708def : Pat<(sext_inreg GPRC:$RB, i32),
709 (ADDLi GPRC:$RB, 0)>;
710
711def : Pat<(select GPRC:$which, GPRC:$src1, GPRC:$src2),
712 (CMOVEQ GPRC:$src1, GPRC:$src2, GPRC:$which)>; //may be CMOVNE
713
Andrew Lenharth7f0db912005-11-30 07:19:56 +0000714def : Pat<(fabs F8RC:$RB),
715 (CPYST F31, F8RC:$RB)>;
716def : Pat<(fabs F4RC:$RB),
717 (CPYSS F31, F4RC:$RB)>;
718def : Pat<(fneg F8RC:$RB),
719 (CPYSNT F8RC:$RB, F8RC:$RB)>;
720def : Pat<(fneg F4RC:$RB),
721 (CPYSNS F4RC:$RB, F4RC:$RB)>;
Andrew Lenharthcd804962005-11-30 16:10:29 +0000722//Yes, signed multiply high is ugly
723def : Pat<(mulhs GPRC:$RA, GPRC:$RB),
724 (SUBQ (UMULH GPRC:$RA, GPRC:$RB), (ADDQ (CMOVGE GPRC:$RB, R31, GPRC:$RA),
725 (CMOVGE GPRC:$RA, R31, GPRC:$RB)))>;