blob: 9909dd0d021cbf983a01a8c2745911d741bfe565 [file] [log] [blame]
Evan Chenga8e29892007-01-19 07:51:42 +00001//===- ARMInstrInfo.td - Target Description for ARM Target -*- tablegen -*-===//
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00006// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the ARM instructions in TableGen format.
11//
12//===----------------------------------------------------------------------===//
13
Evan Chenga8e29892007-01-19 07:51:42 +000014//===----------------------------------------------------------------------===//
15// ARM specific DAG Nodes.
16//
Rafael Espindola7cca7c52006-09-11 17:25:40 +000017
Evan Chenga8e29892007-01-19 07:51:42 +000018// Type profiles.
Bill Wendlingc69107c2007-11-13 09:19:02 +000019def SDT_ARMCallSeqStart : SDCallSeqStart<[ SDTCisVT<0, i32> ]>;
20def SDT_ARMCallSeqEnd : SDCallSeqEnd<[ SDTCisVT<0, i32>, SDTCisVT<1, i32> ]>;
Rafael Espindola6e8c6492006-11-08 17:07:32 +000021
Evan Chenga8e29892007-01-19 07:51:42 +000022def SDT_ARMSaveCallPC : SDTypeProfile<0, 1, []>;
Rafael Espindola32bd5f42006-10-17 18:04:53 +000023
Chris Lattnerd10a53d2010-03-08 18:51:21 +000024def SDT_ARMcall : SDTypeProfile<0, -1, [SDTCisPtrTy<0>]>;
Rafael Espindola7cca7c52006-09-11 17:25:40 +000025
Evan Chenga8e29892007-01-19 07:51:42 +000026def SDT_ARMCMov : SDTypeProfile<1, 3,
27 [SDTCisSameAs<0, 1>, SDTCisSameAs<0, 2>,
28 SDTCisVT<3, i32>]>;
Rafael Espindola6e8c6492006-11-08 17:07:32 +000029
Evan Chenga8e29892007-01-19 07:51:42 +000030def SDT_ARMBrcond : SDTypeProfile<0, 2,
31 [SDTCisVT<0, OtherVT>, SDTCisVT<1, i32>]>;
32
33def SDT_ARMBrJT : SDTypeProfile<0, 3,
34 [SDTCisPtrTy<0>, SDTCisVT<1, i32>,
35 SDTCisVT<2, i32>]>;
36
Evan Cheng5657c012009-07-29 02:18:14 +000037def SDT_ARMBr2JT : SDTypeProfile<0, 4,
38 [SDTCisPtrTy<0>, SDTCisVT<1, i32>,
39 SDTCisVT<2, i32>, SDTCisVT<3, i32>]>;
40
Evan Cheng218977b2010-07-13 19:27:42 +000041def SDT_ARMBCC_i64 : SDTypeProfile<0, 6,
42 [SDTCisVT<0, i32>,
43 SDTCisVT<1, i32>, SDTCisVT<2, i32>,
44 SDTCisVT<3, i32>, SDTCisVT<4, i32>,
45 SDTCisVT<5, OtherVT>]>;
46
Bill Wendlingac3b9352010-08-29 03:02:28 +000047def SDT_ARMAnd : SDTypeProfile<1, 2,
48 [SDTCisVT<0, i32>, SDTCisVT<1, i32>,
49 SDTCisVT<2, i32>]>;
50
Evan Chenga8e29892007-01-19 07:51:42 +000051def SDT_ARMCmp : SDTypeProfile<0, 2, [SDTCisSameAs<0, 1>]>;
52
53def SDT_ARMPICAdd : SDTypeProfile<1, 2, [SDTCisSameAs<0, 1>,
54 SDTCisPtrTy<1>, SDTCisVT<2, i32>]>;
55
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +000056def SDT_ARMThreadPointer : SDTypeProfile<1, 0, [SDTCisPtrTy<0>]>;
Jim Grosbacha87ded22010-02-08 23:22:00 +000057def SDT_ARMEH_SJLJ_Setjmp : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisPtrTy<1>,
58 SDTCisInt<2>]>;
Jim Grosbach5eb19512010-05-22 01:06:18 +000059def SDT_ARMEH_SJLJ_Longjmp: SDTypeProfile<0, 2, [SDTCisPtrTy<0>, SDTCisInt<1>]>;
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +000060
Jim Grosbache4ad3872010-10-19 23:27:08 +000061def SDT_ARMEH_SJLJ_DispatchSetup: SDTypeProfile<0, 1, [SDTCisPtrTy<0>]>;
62
Bob Wilsonf74a4292010-10-30 00:54:37 +000063def SDT_ARMMEMBARRIER : SDTypeProfile<0, 1, [SDTCisInt<0>]>;
Jim Grosbach3728e962009-12-10 00:11:09 +000064
Dale Johannesen51e28e62010-06-03 21:09:53 +000065def SDT_ARMTCRET : SDTypeProfile<0, 1, [SDTCisPtrTy<0>]>;
66
Jim Grosbach469bbdb2010-07-16 23:05:05 +000067def SDT_ARMBFI : SDTypeProfile<1, 3, [SDTCisVT<0, i32>, SDTCisVT<1, i32>,
68 SDTCisVT<2, i32>, SDTCisVT<3, i32>]>;
69
Evan Chenga8e29892007-01-19 07:51:42 +000070// Node definitions.
71def ARMWrapper : SDNode<"ARMISD::Wrapper", SDTIntUnaryOp>;
Evan Chenga8e29892007-01-19 07:51:42 +000072def ARMWrapperJT : SDNode<"ARMISD::WrapperJT", SDTIntBinOp>;
Evan Cheng5de5d4b2011-01-17 08:03:18 +000073def ARMWrapperPIC : SDNode<"ARMISD::WrapperPIC", SDTIntBinOp>;
Evan Chenga8e29892007-01-19 07:51:42 +000074
Bill Wendlingc69107c2007-11-13 09:19:02 +000075def ARMcallseq_start : SDNode<"ISD::CALLSEQ_START", SDT_ARMCallSeqStart,
Chris Lattner036609b2010-12-23 18:28:41 +000076 [SDNPHasChain, SDNPOutGlue]>;
Bill Wendlingc69107c2007-11-13 09:19:02 +000077def ARMcallseq_end : SDNode<"ISD::CALLSEQ_END", SDT_ARMCallSeqEnd,
Chris Lattner036609b2010-12-23 18:28:41 +000078 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue]>;
Evan Chenga8e29892007-01-19 07:51:42 +000079
80def ARMcall : SDNode<"ARMISD::CALL", SDT_ARMcall,
Chris Lattner036609b2010-12-23 18:28:41 +000081 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue,
Chris Lattner60e9eac2010-03-19 05:33:51 +000082 SDNPVariadic]>;
Evan Cheng277f0742007-06-19 21:05:09 +000083def ARMcall_pred : SDNode<"ARMISD::CALL_PRED", SDT_ARMcall,
Chris Lattner036609b2010-12-23 18:28:41 +000084 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue,
Chris Lattner60e9eac2010-03-19 05:33:51 +000085 SDNPVariadic]>;
Evan Chenga8e29892007-01-19 07:51:42 +000086def ARMcall_nolink : SDNode<"ARMISD::CALL_NOLINK", SDT_ARMcall,
Chris Lattner036609b2010-12-23 18:28:41 +000087 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue,
Chris Lattner60e9eac2010-03-19 05:33:51 +000088 SDNPVariadic]>;
Evan Chenga8e29892007-01-19 07:51:42 +000089
Chris Lattner48be23c2008-01-15 22:02:54 +000090def ARMretflag : SDNode<"ARMISD::RET_FLAG", SDTNone,
Chris Lattner036609b2010-12-23 18:28:41 +000091 [SDNPHasChain, SDNPOptInGlue]>;
Evan Chenga8e29892007-01-19 07:51:42 +000092
93def ARMcmov : SDNode<"ARMISD::CMOV", SDT_ARMCMov,
Chris Lattner036609b2010-12-23 18:28:41 +000094 [SDNPInGlue]>;
Evan Chenga8e29892007-01-19 07:51:42 +000095def ARMcneg : SDNode<"ARMISD::CNEG", SDT_ARMCMov,
Chris Lattner036609b2010-12-23 18:28:41 +000096 [SDNPInGlue]>;
Evan Chenga8e29892007-01-19 07:51:42 +000097
98def ARMbrcond : SDNode<"ARMISD::BRCOND", SDT_ARMBrcond,
Chris Lattner036609b2010-12-23 18:28:41 +000099 [SDNPHasChain, SDNPInGlue, SDNPOutGlue]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000100
101def ARMbrjt : SDNode<"ARMISD::BR_JT", SDT_ARMBrJT,
102 [SDNPHasChain]>;
Evan Cheng5657c012009-07-29 02:18:14 +0000103def ARMbr2jt : SDNode<"ARMISD::BR2_JT", SDT_ARMBr2JT,
104 [SDNPHasChain]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000105
Evan Cheng218977b2010-07-13 19:27:42 +0000106def ARMBcci64 : SDNode<"ARMISD::BCC_i64", SDT_ARMBCC_i64,
107 [SDNPHasChain]>;
108
Evan Chenga8e29892007-01-19 07:51:42 +0000109def ARMcmp : SDNode<"ARMISD::CMP", SDT_ARMCmp,
Chris Lattner036609b2010-12-23 18:28:41 +0000110 [SDNPOutGlue]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000111
David Goodwinc0309b42009-06-29 15:33:01 +0000112def ARMcmpZ : SDNode<"ARMISD::CMPZ", SDT_ARMCmp,
Chris Lattner036609b2010-12-23 18:28:41 +0000113 [SDNPOutGlue, SDNPCommutative]>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +0000114
Evan Chenga8e29892007-01-19 07:51:42 +0000115def ARMpic_add : SDNode<"ARMISD::PIC_ADD", SDT_ARMPICAdd>;
116
Chris Lattner036609b2010-12-23 18:28:41 +0000117def ARMsrl_flag : SDNode<"ARMISD::SRL_FLAG", SDTIntUnaryOp, [SDNPOutGlue]>;
118def ARMsra_flag : SDNode<"ARMISD::SRA_FLAG", SDTIntUnaryOp, [SDNPOutGlue]>;
119def ARMrrx : SDNode<"ARMISD::RRX" , SDTIntUnaryOp, [SDNPInGlue ]>;
Rafael Espindola32bd5f42006-10-17 18:04:53 +0000120
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000121def ARMthread_pointer: SDNode<"ARMISD::THREAD_POINTER", SDT_ARMThreadPointer>;
Jim Grosbach23ff7cf2010-05-26 20:22:18 +0000122def ARMeh_sjlj_setjmp: SDNode<"ARMISD::EH_SJLJ_SETJMP",
123 SDT_ARMEH_SJLJ_Setjmp, [SDNPHasChain]>;
Jim Grosbach5eb19512010-05-22 01:06:18 +0000124def ARMeh_sjlj_longjmp: SDNode<"ARMISD::EH_SJLJ_LONGJMP",
Jim Grosbache4ad3872010-10-19 23:27:08 +0000125 SDT_ARMEH_SJLJ_Longjmp, [SDNPHasChain]>;
126def ARMeh_sjlj_dispatchsetup: SDNode<"ARMISD::EH_SJLJ_DISPATCHSETUP",
127 SDT_ARMEH_SJLJ_DispatchSetup, [SDNPHasChain]>;
128
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000129
Evan Cheng11db0682010-08-11 06:22:01 +0000130def ARMMemBarrier : SDNode<"ARMISD::MEMBARRIER", SDT_ARMMEMBARRIER,
131 [SDNPHasChain]>;
Bob Wilsonf74a4292010-10-30 00:54:37 +0000132def ARMMemBarrierMCR : SDNode<"ARMISD::MEMBARRIER_MCR", SDT_ARMMEMBARRIER,
Evan Cheng11db0682010-08-11 06:22:01 +0000133 [SDNPHasChain]>;
Evan Cheng416941d2010-11-04 05:19:35 +0000134def ARMPreload : SDNode<"ARMISD::PRELOAD", SDTPrefetch,
Evan Chengdfed19f2010-11-03 06:34:55 +0000135 [SDNPHasChain, SDNPMayLoad, SDNPMayStore]>;
Jim Grosbach3728e962009-12-10 00:11:09 +0000136
Evan Chengf609bb82010-01-19 00:44:15 +0000137def ARMrbit : SDNode<"ARMISD::RBIT", SDTIntUnaryOp>;
138
Jim Grosbacha9a968d2010-10-22 23:48:29 +0000139def ARMtcret : SDNode<"ARMISD::TC_RETURN", SDT_ARMTCRET,
Chris Lattner036609b2010-12-23 18:28:41 +0000140 [SDNPHasChain, SDNPOptInGlue, SDNPVariadic]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +0000141
Jim Grosbach469bbdb2010-07-16 23:05:05 +0000142
143def ARMbfi : SDNode<"ARMISD::BFI", SDT_ARMBFI>;
144
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000145//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +0000146// ARM Instruction Predicate Definitions.
147//
Jim Grosbach833c93c2010-11-01 16:59:54 +0000148def HasV4T : Predicate<"Subtarget->hasV4TOps()">, AssemblerPredicate;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000149def NoV4T : Predicate<"!Subtarget->hasV4TOps()">;
150def HasV5T : Predicate<"Subtarget->hasV5TOps()">;
Jim Grosbach833c93c2010-11-01 16:59:54 +0000151def HasV5TE : Predicate<"Subtarget->hasV5TEOps()">, AssemblerPredicate;
152def HasV6 : Predicate<"Subtarget->hasV6Ops()">, AssemblerPredicate;
Anton Korobeynikov4d728602011-01-01 20:38:38 +0000153def NoV6 : Predicate<"!Subtarget->hasV6Ops()">;
Jim Grosbach833c93c2010-11-01 16:59:54 +0000154def HasV6T2 : Predicate<"Subtarget->hasV6T2Ops()">, AssemblerPredicate;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000155def NoV6T2 : Predicate<"!Subtarget->hasV6T2Ops()">;
Jim Grosbach833c93c2010-11-01 16:59:54 +0000156def HasV7 : Predicate<"Subtarget->hasV7Ops()">, AssemblerPredicate;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000157def NoVFP : Predicate<"!Subtarget->hasVFP2()">;
Jim Grosbach833c93c2010-11-01 16:59:54 +0000158def HasVFP2 : Predicate<"Subtarget->hasVFP2()">, AssemblerPredicate;
159def HasVFP3 : Predicate<"Subtarget->hasVFP3()">, AssemblerPredicate;
160def HasNEON : Predicate<"Subtarget->hasNEON()">, AssemblerPredicate;
Bob Wilson04063562010-12-15 22:14:12 +0000161def HasFP16 : Predicate<"Subtarget->hasFP16()">, AssemblerPredicate;
Jim Grosbach833c93c2010-11-01 16:59:54 +0000162def HasDivide : Predicate<"Subtarget->hasDivide()">, AssemblerPredicate;
163def HasT2ExtractPack : Predicate<"Subtarget->hasT2ExtractPack()">,
164 AssemblerPredicate;
165def HasDB : Predicate<"Subtarget->hasDataBarrier()">,
166 AssemblerPredicate;
Evan Chengdfed19f2010-11-03 06:34:55 +0000167def HasMP : Predicate<"Subtarget->hasMPExtension()">,
168 AssemblerPredicate;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000169def UseNEONForFP : Predicate<"Subtarget->useNEONForSinglePrecisionFP()">;
David Goodwin42a83f22009-08-04 17:53:06 +0000170def DontUseNEONForFP : Predicate<"!Subtarget->useNEONForSinglePrecisionFP()">;
Jim Grosbach833c93c2010-11-01 16:59:54 +0000171def IsThumb : Predicate<"Subtarget->isThumb()">, AssemblerPredicate;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000172def IsThumb1Only : Predicate<"Subtarget->isThumb1Only()">;
Jim Grosbach833c93c2010-11-01 16:59:54 +0000173def IsThumb2 : Predicate<"Subtarget->isThumb2()">, AssemblerPredicate;
174def IsARM : Predicate<"!Subtarget->isThumb()">, AssemblerPredicate;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000175def IsDarwin : Predicate<"Subtarget->isTargetDarwin()">;
176def IsNotDarwin : Predicate<"!Subtarget->isTargetDarwin()">;
Evan Chenga8e29892007-01-19 07:51:42 +0000177
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000178// FIXME: Eventually this will be just "hasV6T2Ops".
Bill Wendling10ce7f32010-08-29 11:31:07 +0000179def UseMovt : Predicate<"Subtarget->useMovt()">;
180def DontUseMovt : Predicate<"!Subtarget->useMovt()">;
Evan Cheng48575f62010-12-05 22:04:16 +0000181def UseFPVMLx : Predicate<"Subtarget->useFPVMLx()">;
Jim Grosbach26767372010-03-24 22:31:46 +0000182
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000183//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +0000184// ARM Flag Definitions.
185
186class RegConstraint<string C> {
187 string Constraints = C;
188}
189
190//===----------------------------------------------------------------------===//
191// ARM specific transformation functions and pattern fragments.
192//
193
Evan Chenga8e29892007-01-19 07:51:42 +0000194// so_imm_neg_XFORM - Return a so_imm value packed into the format described for
195// so_imm_neg def below.
196def so_imm_neg_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000197 return CurDAG->getTargetConstant(-(int)N->getZExtValue(), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000198}]>;
199
200// so_imm_not_XFORM - Return a so_imm value packed into the format described for
201// so_imm_not def below.
202def so_imm_not_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000203 return CurDAG->getTargetConstant(~(int)N->getZExtValue(), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000204}]>;
205
Evan Chenga8e29892007-01-19 07:51:42 +0000206/// imm1_15 predicate - True if the 32-bit immediate is in the range [1,15].
207def imm1_15 : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000208 return (int32_t)N->getZExtValue() >= 1 && (int32_t)N->getZExtValue() < 16;
Evan Chenga8e29892007-01-19 07:51:42 +0000209}]>;
210
211/// imm16_31 predicate - True if the 32-bit immediate is in the range [16,31].
212def imm16_31 : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000213 return (int32_t)N->getZExtValue() >= 16 && (int32_t)N->getZExtValue() < 32;
Evan Chenga8e29892007-01-19 07:51:42 +0000214}]>;
215
Jim Grosbach64171712010-02-16 21:07:46 +0000216def so_imm_neg :
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000217 PatLeaf<(imm), [{
Evan Cheng875a6ac2010-11-12 22:42:47 +0000218 return ARM_AM::getSOImmVal(-(uint32_t)N->getZExtValue()) != -1;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000219 }], so_imm_neg_XFORM>;
Evan Chenga8e29892007-01-19 07:51:42 +0000220
Evan Chenga2515702007-03-19 07:09:02 +0000221def so_imm_not :
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000222 PatLeaf<(imm), [{
Evan Cheng875a6ac2010-11-12 22:42:47 +0000223 return ARM_AM::getSOImmVal(~(uint32_t)N->getZExtValue()) != -1;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000224 }], so_imm_not_XFORM>;
Evan Chenga8e29892007-01-19 07:51:42 +0000225
226// sext_16_node predicate - True if the SDNode is sign-extended 16 or more bits.
227def sext_16_node : PatLeaf<(i32 GPR:$a), [{
Dan Gohman475871a2008-07-27 21:46:04 +0000228 return CurDAG->ComputeNumSignBits(SDValue(N,0)) >= 17;
Evan Chenga8e29892007-01-19 07:51:42 +0000229}]>;
230
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000231/// Split a 32-bit immediate into two 16 bit parts.
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000232def hi16 : SDNodeXForm<imm, [{
233 return CurDAG->getTargetConstant((uint32_t)N->getZExtValue() >> 16, MVT::i32);
234}]>;
235
236def lo16AllZero : PatLeaf<(i32 imm), [{
237 // Returns true if all low 16-bits are 0.
238 return (((uint32_t)N->getZExtValue()) & 0xFFFFUL) == 0;
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000239}], hi16>;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000240
Jim Grosbach64171712010-02-16 21:07:46 +0000241/// imm0_65535 predicate - True if the 32-bit immediate is in the range
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000242/// [0.65535].
243def imm0_65535 : PatLeaf<(i32 imm), [{
244 return (uint32_t)N->getZExtValue() < 65536;
245}]>;
246
Evan Cheng37f25d92008-08-28 23:39:26 +0000247class BinOpFrag<dag res> : PatFrag<(ops node:$LHS, node:$RHS), res>;
248class UnOpFrag <dag res> : PatFrag<(ops node:$Src), res>;
Evan Chenga8e29892007-01-19 07:51:42 +0000249
Jim Grosbach0a145f32010-02-16 20:17:57 +0000250/// adde and sube predicates - True based on whether the carry flag output
251/// will be needed or not.
252def adde_dead_carry :
253 PatFrag<(ops node:$LHS, node:$RHS), (adde node:$LHS, node:$RHS),
254 [{return !N->hasAnyUseOfValue(1);}]>;
255def sube_dead_carry :
256 PatFrag<(ops node:$LHS, node:$RHS), (sube node:$LHS, node:$RHS),
257 [{return !N->hasAnyUseOfValue(1);}]>;
258def adde_live_carry :
259 PatFrag<(ops node:$LHS, node:$RHS), (adde node:$LHS, node:$RHS),
260 [{return N->hasAnyUseOfValue(1);}]>;
261def sube_live_carry :
262 PatFrag<(ops node:$LHS, node:$RHS), (sube node:$LHS, node:$RHS),
263 [{return N->hasAnyUseOfValue(1);}]>;
264
Evan Chengc4af4632010-11-17 20:13:28 +0000265// An 'and' node with a single use.
266def and_su : PatFrag<(ops node:$lhs, node:$rhs), (and node:$lhs, node:$rhs), [{
267 return N->hasOneUse();
268}]>;
269
270// An 'xor' node with a single use.
271def xor_su : PatFrag<(ops node:$lhs, node:$rhs), (xor node:$lhs, node:$rhs), [{
272 return N->hasOneUse();
273}]>;
274
Evan Cheng48575f62010-12-05 22:04:16 +0000275// An 'fmul' node with a single use.
276def fmul_su : PatFrag<(ops node:$lhs, node:$rhs), (fmul node:$lhs, node:$rhs),[{
277 return N->hasOneUse();
278}]>;
279
280// An 'fadd' node which checks for single non-hazardous use.
281def fadd_mlx : PatFrag<(ops node:$lhs, node:$rhs),(fadd node:$lhs, node:$rhs),[{
282 return hasNoVMLxHazardUse(N);
283}]>;
284
285// An 'fsub' node which checks for single non-hazardous use.
286def fsub_mlx : PatFrag<(ops node:$lhs, node:$rhs),(fsub node:$lhs, node:$rhs),[{
287 return hasNoVMLxHazardUse(N);
288}]>;
289
Evan Chenga8e29892007-01-19 07:51:42 +0000290//===----------------------------------------------------------------------===//
291// Operand Definitions.
292//
293
294// Branch target.
Jim Grosbachc466b932010-11-11 18:04:49 +0000295def brtarget : Operand<OtherVT> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000296 let EncoderMethod = "getBranchTargetOpValue";
Jim Grosbachc466b932010-11-11 18:04:49 +0000297}
Evan Chenga8e29892007-01-19 07:51:42 +0000298
Owen Andersonc2666002010-12-13 19:31:11 +0000299def uncondbrtarget : Operand<OtherVT> {
300 let EncoderMethod = "getUnconditionalBranchTargetOpValue";
301}
302
Jim Grosbachd1d5a392010-11-11 20:05:40 +0000303// Call target.
304def bltarget : Operand<i32> {
305 // Encoded the same as branch targets.
Chris Lattner2ac19022010-11-15 05:19:05 +0000306 let EncoderMethod = "getBranchTargetOpValue";
Jim Grosbachd1d5a392010-11-11 20:05:40 +0000307}
308
Evan Chenga8e29892007-01-19 07:51:42 +0000309// A list of registers separated by comma. Used by load/store multiple.
Bill Wendling59914872010-11-08 00:39:58 +0000310def RegListAsmOperand : AsmOperandClass {
311 let Name = "RegList";
312 let SuperClasses = [];
313}
314
Bill Wendling0f630752010-11-17 04:32:08 +0000315def DPRRegListAsmOperand : AsmOperandClass {
316 let Name = "DPRRegList";
317 let SuperClasses = [];
318}
319
320def SPRRegListAsmOperand : AsmOperandClass {
321 let Name = "SPRRegList";
322 let SuperClasses = [];
323}
324
Bill Wendling04863d02010-11-13 10:40:19 +0000325def reglist : Operand<i32> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000326 let EncoderMethod = "getRegisterListOpValue";
Bill Wendling04863d02010-11-13 10:40:19 +0000327 let ParserMatchClass = RegListAsmOperand;
328 let PrintMethod = "printRegisterList";
329}
330
Bill Wendling0f630752010-11-17 04:32:08 +0000331def dpr_reglist : Operand<i32> {
332 let EncoderMethod = "getRegisterListOpValue";
333 let ParserMatchClass = DPRRegListAsmOperand;
334 let PrintMethod = "printRegisterList";
335}
336
337def spr_reglist : Operand<i32> {
338 let EncoderMethod = "getRegisterListOpValue";
339 let ParserMatchClass = SPRRegListAsmOperand;
340 let PrintMethod = "printRegisterList";
341}
342
Evan Chenga8e29892007-01-19 07:51:42 +0000343// An operand for the CONSTPOOL_ENTRY pseudo-instruction.
344def cpinst_operand : Operand<i32> {
345 let PrintMethod = "printCPInstOperand";
346}
347
Evan Chenga8e29892007-01-19 07:51:42 +0000348// Local PC labels.
349def pclabel : Operand<i32> {
350 let PrintMethod = "printPCLabel";
351}
352
Jim Grosbach5d14f9b2010-12-01 19:47:31 +0000353// ADR instruction labels.
354def adrlabel : Operand<i32> {
355 let EncoderMethod = "getAdrLabelOpValue";
356}
357
Owen Anderson498ec202010-10-27 22:49:00 +0000358def neon_vcvt_imm32 : Operand<i32> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000359 let EncoderMethod = "getNEONVcvtImm32OpValue";
Owen Anderson498ec202010-10-27 22:49:00 +0000360}
361
Jim Grosbachb35ad412010-10-13 19:56:10 +0000362// rot_imm: An integer that encodes a rotate amount. Must be 8, 16, or 24.
363def rot_imm : Operand<i32>, PatLeaf<(i32 imm), [{
Chris Lattner2ac19022010-11-15 05:19:05 +0000364 int32_t v = (int32_t)N->getZExtValue();
365 return v == 8 || v == 16 || v == 24; }]> {
366 let EncoderMethod = "getRotImmOpValue";
Jim Grosbachb35ad412010-10-13 19:56:10 +0000367}
368
Bob Wilson22f5dc72010-08-16 18:27:34 +0000369// shift_imm: An integer that encodes a shift amount and the type of shift
370// (currently either asr or lsl) using the same encoding used for the
371// immediates in so_reg operands.
372def shift_imm : Operand<i32> {
373 let PrintMethod = "printShiftImmOperand";
374}
375
Evan Chenga8e29892007-01-19 07:51:42 +0000376// shifter_operand operands: so_reg and so_imm.
377def so_reg : Operand<i32>, // reg reg imm
Bob Wilson226036e2010-03-20 22:13:40 +0000378 ComplexPattern<i32, 3, "SelectShifterOperandReg",
Evan Chenga8e29892007-01-19 07:51:42 +0000379 [shl,srl,sra,rotr]> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000380 let EncoderMethod = "getSORegOpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000381 let PrintMethod = "printSORegOperand";
382 let MIOperandInfo = (ops GPR, GPR, i32imm);
383}
Evan Chengf40deed2010-10-27 23:41:30 +0000384def shift_so_reg : Operand<i32>, // reg reg imm
385 ComplexPattern<i32, 3, "SelectShiftShifterOperandReg",
386 [shl,srl,sra,rotr]> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000387 let EncoderMethod = "getSORegOpValue";
Evan Chengf40deed2010-10-27 23:41:30 +0000388 let PrintMethod = "printSORegOperand";
389 let MIOperandInfo = (ops GPR, GPR, i32imm);
390}
Evan Chenga8e29892007-01-19 07:51:42 +0000391
392// so_imm - Match a 32-bit shifter_operand immediate operand, which is an
393// 8-bit immediate rotated by an arbitrary number of bits. so_imm values are
394// represented in the imm field in the same 12-bit form that they are encoded
395// into so_imm instructions: the 8-bit immediate is the least significant bits
396// [bits 0-7], the 4-bit shift amount is the next 4 bits [bits 8-11].
Jakob Stoklund Olesen00d3dda2010-08-17 20:39:04 +0000397def so_imm : Operand<i32>, PatLeaf<(imm), [{ return Pred_so_imm(N); }]> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000398 let EncoderMethod = "getSOImmOpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000399 let PrintMethod = "printSOImmOperand";
400}
401
Evan Chengc70d1842007-03-20 08:11:30 +0000402// Break so_imm's up into two pieces. This handles immediates with up to 16
403// bits set in them. This uses so_imm2part to match and so_imm2part_[12] to
404// get the first/second pieces.
Evan Cheng11c11f82010-11-12 23:46:13 +0000405def so_imm2part : PatLeaf<(imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000406 return ARM_AM::isSOImmTwoPartVal((unsigned)N->getZExtValue());
Evan Cheng11c11f82010-11-12 23:46:13 +0000407}]>;
408
409/// arm_i32imm - True for +V6T2, or true only if so_imm2part is true.
410///
411def arm_i32imm : PatLeaf<(imm), [{
412 if (Subtarget->hasV6T2Ops())
413 return true;
414 return ARM_AM::isSOImmTwoPartVal((unsigned)N->getZExtValue());
415}]>;
Evan Chengc70d1842007-03-20 08:11:30 +0000416
Sandeep Patel47eedaa2009-10-13 18:59:48 +0000417/// imm0_31 predicate - True if the 32-bit immediate is in the range [0,31].
418def imm0_31 : Operand<i32>, PatLeaf<(imm), [{
419 return (int32_t)N->getZExtValue() < 32;
420}]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000421
Jim Grosbach8abe32a2010-10-15 17:15:16 +0000422/// imm0_31_m1 - Matches and prints like imm0_31, but encodes as 'value - 1'.
423def imm0_31_m1 : Operand<i32>, PatLeaf<(imm), [{
424 return (int32_t)N->getZExtValue() < 32;
425}]> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000426 let EncoderMethod = "getImmMinusOneOpValue";
Jim Grosbach8abe32a2010-10-15 17:15:16 +0000427}
428
Evan Cheng75972122011-01-13 07:58:56 +0000429// i32imm_hilo16 - For movt/movw - sets the MC Encoder method.
Jason W Kim837caa92010-11-18 23:37:15 +0000430// The imm is split into imm{15-12}, imm{11-0}
431//
Evan Cheng75972122011-01-13 07:58:56 +0000432def i32imm_hilo16 : Operand<i32> {
433 let EncoderMethod = "getHiLo16ImmOpValue";
Jason W Kim837caa92010-11-18 23:37:15 +0000434}
435
Evan Chenga9688c42010-12-11 04:11:38 +0000436/// bf_inv_mask_imm predicate - An AND mask to clear an arbitrary width bitfield
437/// e.g., 0xf000ffff
438def bf_inv_mask_imm : Operand<i32>,
439 PatLeaf<(imm), [{
440 return ARM::isBitFieldInvertedMask(N->getZExtValue());
441}] > {
442 let EncoderMethod = "getBitfieldInvertedMaskOpValue";
443 let PrintMethod = "printBitfieldInvMaskImmOperand";
444}
445
Evan Chenga8e29892007-01-19 07:51:42 +0000446// Define ARM specific addressing modes.
447
Jim Grosbach3e556122010-10-26 22:37:02 +0000448
449// addrmode_imm12 := reg +/- imm12
Jim Grosbach82891622010-09-29 19:03:54 +0000450//
Jim Grosbach3e556122010-10-26 22:37:02 +0000451def addrmode_imm12 : Operand<i32>,
452 ComplexPattern<i32, 2, "SelectAddrModeImm12", []> {
Jim Grosbachab682a22010-10-28 18:34:10 +0000453 // 12-bit immediate operand. Note that instructions using this encode
454 // #0 and #-0 differently. We flag #-0 as the magic value INT32_MIN. All other
455 // immediate values are as normal.
Jim Grosbach3e556122010-10-26 22:37:02 +0000456
Chris Lattner2ac19022010-11-15 05:19:05 +0000457 let EncoderMethod = "getAddrModeImm12OpValue";
Jim Grosbach3e556122010-10-26 22:37:02 +0000458 let PrintMethod = "printAddrModeImm12Operand";
459 let MIOperandInfo = (ops GPR:$base, i32imm:$offsimm);
Jim Grosbach82891622010-09-29 19:03:54 +0000460}
Jim Grosbach3e556122010-10-26 22:37:02 +0000461// ldst_so_reg := reg +/- reg shop imm
Jim Grosbach82891622010-09-29 19:03:54 +0000462//
Jim Grosbach3e556122010-10-26 22:37:02 +0000463def ldst_so_reg : Operand<i32>,
464 ComplexPattern<i32, 3, "SelectLdStSOReg", []> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000465 let EncoderMethod = "getLdStSORegOpValue";
Jim Grosbach3e556122010-10-26 22:37:02 +0000466 // FIXME: Simplify the printer
Jim Grosbach82891622010-09-29 19:03:54 +0000467 let PrintMethod = "printAddrMode2Operand";
468 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
469}
470
Jim Grosbach3e556122010-10-26 22:37:02 +0000471// addrmode2 := reg +/- imm12
472// := reg +/- reg shop imm
Evan Chenga8e29892007-01-19 07:51:42 +0000473//
474def addrmode2 : Operand<i32>,
475 ComplexPattern<i32, 3, "SelectAddrMode2", []> {
Jim Grosbach683fc3e2010-12-10 20:53:44 +0000476 let EncoderMethod = "getAddrMode2OpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000477 let PrintMethod = "printAddrMode2Operand";
478 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
479}
480
481def am2offset : Operand<i32>,
Chris Lattner52a261b2010-09-21 20:31:19 +0000482 ComplexPattern<i32, 2, "SelectAddrMode2Offset",
483 [], [SDNPWantRoot]> {
Jim Grosbach683fc3e2010-12-10 20:53:44 +0000484 let EncoderMethod = "getAddrMode2OffsetOpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000485 let PrintMethod = "printAddrMode2OffsetOperand";
486 let MIOperandInfo = (ops GPR, i32imm);
487}
488
489// addrmode3 := reg +/- reg
490// addrmode3 := reg +/- imm8
491//
492def addrmode3 : Operand<i32>,
493 ComplexPattern<i32, 3, "SelectAddrMode3", []> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000494 let EncoderMethod = "getAddrMode3OpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000495 let PrintMethod = "printAddrMode3Operand";
496 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
497}
498
499def am3offset : Operand<i32>,
Chris Lattner52a261b2010-09-21 20:31:19 +0000500 ComplexPattern<i32, 2, "SelectAddrMode3Offset",
501 [], [SDNPWantRoot]> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000502 let EncoderMethod = "getAddrMode3OffsetOpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000503 let PrintMethod = "printAddrMode3OffsetOperand";
504 let MIOperandInfo = (ops GPR, i32imm);
505}
506
Jim Grosbache6913602010-11-03 01:01:43 +0000507// ldstm_mode := {ia, ib, da, db}
Evan Chenga8e29892007-01-19 07:51:42 +0000508//
Jim Grosbache6913602010-11-03 01:01:43 +0000509def ldstm_mode : OptionalDefOperand<OtherVT, (ops i32), (ops (i32 1))> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000510 let EncoderMethod = "getLdStmModeOpValue";
Jim Grosbache6913602010-11-03 01:01:43 +0000511 let PrintMethod = "printLdStmModeOperand";
Evan Chenga8e29892007-01-19 07:51:42 +0000512}
513
Bill Wendling59914872010-11-08 00:39:58 +0000514def MemMode5AsmOperand : AsmOperandClass {
Chris Lattner14b93852010-10-29 00:27:31 +0000515 let Name = "MemMode5";
516 let SuperClasses = [];
517}
518
Evan Chenga8e29892007-01-19 07:51:42 +0000519// addrmode5 := reg +/- imm8*4
520//
521def addrmode5 : Operand<i32>,
522 ComplexPattern<i32, 2, "SelectAddrMode5", []> {
523 let PrintMethod = "printAddrMode5Operand";
Bob Wilson815baeb2010-03-13 01:08:20 +0000524 let MIOperandInfo = (ops GPR:$base, i32imm);
Bill Wendling59914872010-11-08 00:39:58 +0000525 let ParserMatchClass = MemMode5AsmOperand;
Chris Lattner2ac19022010-11-15 05:19:05 +0000526 let EncoderMethod = "getAddrMode5OpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000527}
528
Bob Wilson8b024a52009-07-01 23:16:05 +0000529// addrmode6 := reg with optional writeback
530//
531def addrmode6 : Operand<i32>,
Bob Wilson665814b2010-11-01 23:40:51 +0000532 ComplexPattern<i32, 2, "SelectAddrMode6", [], [SDNPWantParent]>{
Bob Wilson8b024a52009-07-01 23:16:05 +0000533 let PrintMethod = "printAddrMode6Operand";
Bob Wilson226036e2010-03-20 22:13:40 +0000534 let MIOperandInfo = (ops GPR:$addr, i32imm);
Chris Lattner2ac19022010-11-15 05:19:05 +0000535 let EncoderMethod = "getAddrMode6AddressOpValue";
Bob Wilson226036e2010-03-20 22:13:40 +0000536}
537
538def am6offset : Operand<i32> {
539 let PrintMethod = "printAddrMode6OffsetOperand";
540 let MIOperandInfo = (ops GPR);
Chris Lattner2ac19022010-11-15 05:19:05 +0000541 let EncoderMethod = "getAddrMode6OffsetOpValue";
Bob Wilson8b024a52009-07-01 23:16:05 +0000542}
543
Bob Wilson8e0c7b52010-11-30 00:00:42 +0000544// Special version of addrmode6 to handle alignment encoding for VLD-dup
545// instructions, specifically VLD4-dup.
546def addrmode6dup : Operand<i32>,
547 ComplexPattern<i32, 2, "SelectAddrMode6", [], [SDNPWantParent]>{
548 let PrintMethod = "printAddrMode6Operand";
549 let MIOperandInfo = (ops GPR:$addr, i32imm);
550 let EncoderMethod = "getAddrMode6DupAddressOpValue";
551}
552
Evan Chenga8e29892007-01-19 07:51:42 +0000553// addrmodepc := pc + reg
554//
555def addrmodepc : Operand<i32>,
556 ComplexPattern<i32, 2, "SelectAddrModePC", []> {
557 let PrintMethod = "printAddrModePCOperand";
558 let MIOperandInfo = (ops GPR, i32imm);
559}
560
Bob Wilson4f38b382009-08-21 21:58:55 +0000561def nohash_imm : Operand<i32> {
562 let PrintMethod = "printNoHashImmediate";
Anton Korobeynikov8e9ece72009-08-08 23:10:41 +0000563}
564
Owen Andersone4e5e2a2011-01-13 21:46:02 +0000565def p_imm : Operand<i32> {
566 let PrintMethod = "printPImmediate";
567}
568
569def c_imm : Operand<i32> {
570 let PrintMethod = "printCImmediate";
571}
572
Evan Chenga8e29892007-01-19 07:51:42 +0000573//===----------------------------------------------------------------------===//
Evan Cheng0ff94f72007-08-07 01:37:15 +0000574
Evan Cheng37f25d92008-08-28 23:39:26 +0000575include "ARMInstrFormats.td"
Evan Cheng0ff94f72007-08-07 01:37:15 +0000576
577//===----------------------------------------------------------------------===//
Evan Cheng37f25d92008-08-28 23:39:26 +0000578// Multiclass helpers...
Evan Chenga8e29892007-01-19 07:51:42 +0000579//
580
Evan Cheng3924f782008-08-29 07:36:24 +0000581/// AsI1_bin_irs - Defines a set of (op r, {so_imm|r|so_reg}) patterns for a
Evan Chenga8e29892007-01-19 07:51:42 +0000582/// binop that produces a value.
Evan Cheng7e1bf302010-09-29 00:27:46 +0000583multiclass AsI1_bin_irs<bits<4> opcod, string opc,
584 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
585 PatFrag opnode, bit Commutable = 0> {
Jim Grosbach663e3392010-08-30 19:49:58 +0000586 // The register-immediate version is re-materializable. This is useful
587 // in particular for taking the address of a local.
588 let isReMaterializable = 1 in {
Jim Grosbach0de6ab32010-10-12 17:11:26 +0000589 def ri : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
590 iii, opc, "\t$Rd, $Rn, $imm",
591 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]> {
592 bits<4> Rd;
593 bits<4> Rn;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +0000594 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000595 let Inst{25} = 1;
Jim Grosbach0de6ab32010-10-12 17:11:26 +0000596 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +0000597 let Inst{15-12} = Rd;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +0000598 let Inst{11-0} = imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000599 }
Jim Grosbach663e3392010-08-30 19:49:58 +0000600 }
Jim Grosbach62547262010-10-11 18:51:51 +0000601 def rr : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm,
602 iir, opc, "\t$Rd, $Rn, $Rm",
603 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]> {
Jim Grosbach56ac9072010-10-08 21:45:55 +0000604 bits<4> Rd;
605 bits<4> Rn;
606 bits<4> Rm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000607 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000608 let isCommutable = Commutable;
Jim Grosbach56ac9072010-10-08 21:45:55 +0000609 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +0000610 let Inst{15-12} = Rd;
611 let Inst{11-4} = 0b00000000;
612 let Inst{3-0} = Rm;
Evan Cheng8de898a2009-06-26 00:19:44 +0000613 }
Jim Grosbachef324d72010-10-12 23:53:58 +0000614 def rs : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift), DPSoRegFrm,
615 iis, opc, "\t$Rd, $Rn, $shift",
616 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg:$shift))]> {
Jim Grosbach42fac8e2010-10-11 23:16:21 +0000617 bits<4> Rd;
618 bits<4> Rn;
Jim Grosbachef324d72010-10-12 23:53:58 +0000619 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000620 let Inst{25} = 0;
Jim Grosbach42fac8e2010-10-11 23:16:21 +0000621 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +0000622 let Inst{15-12} = Rd;
623 let Inst{11-0} = shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000624 }
Evan Chenga8e29892007-01-19 07:51:42 +0000625}
626
Evan Cheng1e249e32009-06-25 20:59:23 +0000627/// AI1_bin_s_irs - Similar to AsI1_bin_irs except it sets the 's' bit so the
Bob Wilsona3e8bf82009-10-06 20:18:46 +0000628/// instruction modifies the CPSR register.
Daniel Dunbar238100a2011-01-10 15:26:35 +0000629let isCodeGenOnly = 1, Defs = [CPSR] in {
Evan Cheng7e1bf302010-09-29 00:27:46 +0000630multiclass AI1_bin_s_irs<bits<4> opcod, string opc,
631 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
632 PatFrag opnode, bit Commutable = 0> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000633 def ri : AI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
634 iii, opc, "\t$Rd, $Rn, $imm",
635 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]> {
636 bits<4> Rd;
637 bits<4> Rn;
638 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000639 let Inst{25} = 1;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000640 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000641 let Inst{19-16} = Rn;
642 let Inst{15-12} = Rd;
643 let Inst{11-0} = imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000644 }
Jim Grosbach89c898f2010-10-13 00:50:27 +0000645 def rr : AI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm,
646 iir, opc, "\t$Rd, $Rn, $Rm",
647 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]> {
648 bits<4> Rd;
649 bits<4> Rn;
650 bits<4> Rm;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000651 let isCommutable = Commutable;
Jim Grosbach28b10822010-11-02 17:59:04 +0000652 let Inst{25} = 0;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000653 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000654 let Inst{19-16} = Rn;
655 let Inst{15-12} = Rd;
656 let Inst{11-4} = 0b00000000;
657 let Inst{3-0} = Rm;
Evan Cheng8de898a2009-06-26 00:19:44 +0000658 }
Jim Grosbach89c898f2010-10-13 00:50:27 +0000659 def rs : AI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift), DPSoRegFrm,
660 iis, opc, "\t$Rd, $Rn, $shift",
661 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg:$shift))]> {
662 bits<4> Rd;
663 bits<4> Rn;
664 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000665 let Inst{25} = 0;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000666 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000667 let Inst{19-16} = Rn;
668 let Inst{15-12} = Rd;
669 let Inst{11-0} = shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000670 }
Evan Cheng071a2792007-09-11 19:55:27 +0000671}
Evan Chengc85e8322007-07-05 07:13:32 +0000672}
673
674/// AI1_cmp_irs - Defines a set of (op r, {so_imm|r|so_reg}) cmp / test
Evan Cheng13ab0202007-07-10 18:08:01 +0000675/// patterns. Similar to AsI1_bin_irs except the instruction does not produce
Evan Chengc85e8322007-07-05 07:13:32 +0000676/// a explicit result, only implicitly set CPSR.
Bill Wendling0cce3dd2010-08-11 00:22:27 +0000677let isCompare = 1, Defs = [CPSR] in {
Evan Cheng5d42c562010-09-29 00:49:25 +0000678multiclass AI1_cmp_irs<bits<4> opcod, string opc,
679 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
680 PatFrag opnode, bit Commutable = 0> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000681 def ri : AI1<opcod, (outs), (ins GPR:$Rn, so_imm:$imm), DPFrm, iii,
682 opc, "\t$Rn, $imm",
683 [(opnode GPR:$Rn, so_imm:$imm)]> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000684 bits<4> Rn;
685 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000686 let Inst{25} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000687 let Inst{20} = 1;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000688 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +0000689 let Inst{15-12} = 0b0000;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000690 let Inst{11-0} = imm;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000691 }
692 def rr : AI1<opcod, (outs), (ins GPR:$Rn, GPR:$Rm), DPFrm, iir,
693 opc, "\t$Rn, $Rm",
694 [(opnode GPR:$Rn, GPR:$Rm)]> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000695 bits<4> Rn;
696 bits<4> Rm;
Evan Cheng8de898a2009-06-26 00:19:44 +0000697 let isCommutable = Commutable;
Jim Grosbach28b10822010-11-02 17:59:04 +0000698 let Inst{25} = 0;
Bob Wilson5361cd22009-10-13 17:35:30 +0000699 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000700 let Inst{19-16} = Rn;
701 let Inst{15-12} = 0b0000;
702 let Inst{11-4} = 0b00000000;
703 let Inst{3-0} = Rm;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000704 }
705 def rs : AI1<opcod, (outs), (ins GPR:$Rn, so_reg:$shift), DPSoRegFrm, iis,
706 opc, "\t$Rn, $shift",
707 [(opnode GPR:$Rn, so_reg:$shift)]> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000708 bits<4> Rn;
709 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000710 let Inst{25} = 0;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000711 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000712 let Inst{19-16} = Rn;
713 let Inst{15-12} = 0b0000;
714 let Inst{11-0} = shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000715 }
Evan Cheng071a2792007-09-11 19:55:27 +0000716}
Evan Chenga8e29892007-01-19 07:51:42 +0000717}
718
Evan Cheng576a3962010-09-25 00:49:35 +0000719/// AI_ext_rrot - A unary operation with two forms: one whose operand is a
Evan Chenga8e29892007-01-19 07:51:42 +0000720/// register and one whose operand is a register rotated by 8/16/24.
Evan Cheng97f48c32008-11-06 22:15:19 +0000721/// FIXME: Remove the 'r' variant. Its rot_imm is zero.
Evan Cheng576a3962010-09-25 00:49:35 +0000722multiclass AI_ext_rrot<bits<8> opcod, string opc, PatFrag opnode> {
Jim Grosbachb35ad412010-10-13 19:56:10 +0000723 def r : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rm),
724 IIC_iEXTr, opc, "\t$Rd, $Rm",
725 [(set GPR:$Rd, (opnode GPR:$Rm))]>,
Evan Cheng97f48c32008-11-06 22:15:19 +0000726 Requires<[IsARM, HasV6]> {
Jim Grosbach197a8df2010-10-15 02:29:58 +0000727 bits<4> Rd;
728 bits<4> Rm;
Johnny Chen76b39e82009-10-27 18:44:24 +0000729 let Inst{19-16} = 0b1111;
Jim Grosbach28b10822010-11-02 17:59:04 +0000730 let Inst{15-12} = Rd;
731 let Inst{11-10} = 0b00;
732 let Inst{3-0} = Rm;
Johnny Chen76b39e82009-10-27 18:44:24 +0000733 }
Jim Grosbachb35ad412010-10-13 19:56:10 +0000734 def r_rot : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rm, rot_imm:$rot),
735 IIC_iEXTr, opc, "\t$Rd, $Rm, ror $rot",
736 [(set GPR:$Rd, (opnode (rotr GPR:$Rm, rot_imm:$rot)))]>,
Evan Cheng97f48c32008-11-06 22:15:19 +0000737 Requires<[IsARM, HasV6]> {
Jim Grosbach197a8df2010-10-15 02:29:58 +0000738 bits<4> Rd;
739 bits<4> Rm;
Jim Grosbachb35ad412010-10-13 19:56:10 +0000740 bits<2> rot;
Jim Grosbach28b10822010-11-02 17:59:04 +0000741 let Inst{19-16} = 0b1111;
Jim Grosbach197a8df2010-10-15 02:29:58 +0000742 let Inst{15-12} = Rd;
Jim Grosbachb35ad412010-10-13 19:56:10 +0000743 let Inst{11-10} = rot;
Jim Grosbach197a8df2010-10-15 02:29:58 +0000744 let Inst{3-0} = Rm;
Johnny Chen76b39e82009-10-27 18:44:24 +0000745 }
Evan Chenga8e29892007-01-19 07:51:42 +0000746}
747
Evan Cheng576a3962010-09-25 00:49:35 +0000748multiclass AI_ext_rrot_np<bits<8> opcod, string opc> {
Jim Grosbachb35ad412010-10-13 19:56:10 +0000749 def r : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rm),
750 IIC_iEXTr, opc, "\t$Rd, $Rm",
Johnny Chen2ec5e492010-02-22 21:50:40 +0000751 [/* For disassembly only; pattern left blank */]>,
752 Requires<[IsARM, HasV6]> {
Johnny Chen2ec5e492010-02-22 21:50:40 +0000753 let Inst{19-16} = 0b1111;
Jim Grosbach28b10822010-11-02 17:59:04 +0000754 let Inst{11-10} = 0b00;
Johnny Chen2ec5e492010-02-22 21:50:40 +0000755 }
Jim Grosbachb35ad412010-10-13 19:56:10 +0000756 def r_rot : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rm, rot_imm:$rot),
757 IIC_iEXTr, opc, "\t$Rd, $Rm, ror $rot",
Johnny Chen2ec5e492010-02-22 21:50:40 +0000758 [/* For disassembly only; pattern left blank */]>,
759 Requires<[IsARM, HasV6]> {
Jim Grosbachb35ad412010-10-13 19:56:10 +0000760 bits<2> rot;
Johnny Chen2ec5e492010-02-22 21:50:40 +0000761 let Inst{19-16} = 0b1111;
Jim Grosbach28b10822010-11-02 17:59:04 +0000762 let Inst{11-10} = rot;
Johnny Chen2ec5e492010-02-22 21:50:40 +0000763 }
764}
765
Evan Cheng576a3962010-09-25 00:49:35 +0000766/// AI_exta_rrot - A binary operation with two forms: one whose operand is a
Evan Chenga8e29892007-01-19 07:51:42 +0000767/// register and one whose operand is a register rotated by 8/16/24.
Evan Cheng576a3962010-09-25 00:49:35 +0000768multiclass AI_exta_rrot<bits<8> opcod, string opc, PatFrag opnode> {
Jim Grosbachb35ad412010-10-13 19:56:10 +0000769 def rr : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
770 IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm",
771 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]>,
Johnny Chen76b39e82009-10-27 18:44:24 +0000772 Requires<[IsARM, HasV6]> {
Jim Grosbach75b7b872010-11-18 23:24:22 +0000773 bits<4> Rd;
774 bits<4> Rm;
775 bits<4> Rn;
776 let Inst{19-16} = Rn;
777 let Inst{15-12} = Rd;
Johnny Chen76b39e82009-10-27 18:44:24 +0000778 let Inst{11-10} = 0b00;
Jim Grosbach75b7b872010-11-18 23:24:22 +0000779 let Inst{9-4} = 0b000111;
780 let Inst{3-0} = Rm;
Johnny Chen76b39e82009-10-27 18:44:24 +0000781 }
Jim Grosbachb35ad412010-10-13 19:56:10 +0000782 def rr_rot : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm,
783 rot_imm:$rot),
784 IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm, ror $rot",
785 [(set GPR:$Rd, (opnode GPR:$Rn,
786 (rotr GPR:$Rm, rot_imm:$rot)))]>,
787 Requires<[IsARM, HasV6]> {
Jim Grosbach75b7b872010-11-18 23:24:22 +0000788 bits<4> Rd;
789 bits<4> Rm;
Jim Grosbachb35ad412010-10-13 19:56:10 +0000790 bits<4> Rn;
791 bits<2> rot;
792 let Inst{19-16} = Rn;
Jim Grosbach75b7b872010-11-18 23:24:22 +0000793 let Inst{15-12} = Rd;
Jim Grosbachb35ad412010-10-13 19:56:10 +0000794 let Inst{11-10} = rot;
Jim Grosbach75b7b872010-11-18 23:24:22 +0000795 let Inst{9-4} = 0b000111;
796 let Inst{3-0} = Rm;
Jim Grosbachb35ad412010-10-13 19:56:10 +0000797 }
Evan Chenga8e29892007-01-19 07:51:42 +0000798}
799
Johnny Chen2ec5e492010-02-22 21:50:40 +0000800// For disassembly only.
Evan Cheng576a3962010-09-25 00:49:35 +0000801multiclass AI_exta_rrot_np<bits<8> opcod, string opc> {
Jim Grosbachb35ad412010-10-13 19:56:10 +0000802 def rr : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
803 IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm",
Johnny Chen2ec5e492010-02-22 21:50:40 +0000804 [/* For disassembly only; pattern left blank */]>,
805 Requires<[IsARM, HasV6]> {
806 let Inst{11-10} = 0b00;
807 }
Jim Grosbachb35ad412010-10-13 19:56:10 +0000808 def rr_rot : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm,
809 rot_imm:$rot),
810 IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm, ror $rot",
Johnny Chen2ec5e492010-02-22 21:50:40 +0000811 [/* For disassembly only; pattern left blank */]>,
Jim Grosbachb35ad412010-10-13 19:56:10 +0000812 Requires<[IsARM, HasV6]> {
813 bits<4> Rn;
814 bits<2> rot;
815 let Inst{19-16} = Rn;
816 let Inst{11-10} = rot;
817 }
Johnny Chen2ec5e492010-02-22 21:50:40 +0000818}
819
Evan Cheng62674222009-06-25 23:34:10 +0000820/// AI1_adde_sube_irs - Define instructions and patterns for adde and sube.
821let Uses = [CPSR] in {
Evan Cheng8de898a2009-06-26 00:19:44 +0000822multiclass AI1_adde_sube_irs<bits<4> opcod, string opc, PatFrag opnode,
823 bit Commutable = 0> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000824 def ri : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
825 DPFrm, IIC_iALUi, opc, "\t$Rd, $Rn, $imm",
826 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000827 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000828 bits<4> Rd;
829 bits<4> Rn;
830 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000831 let Inst{25} = 1;
Jim Grosbach24989ec2010-10-13 18:00:52 +0000832 let Inst{15-12} = Rd;
833 let Inst{19-16} = Rn;
834 let Inst{11-0} = imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000835 }
Jim Grosbach24989ec2010-10-13 18:00:52 +0000836 def rr : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
837 DPFrm, IIC_iALUr, opc, "\t$Rd, $Rn, $Rm",
838 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000839 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000840 bits<4> Rd;
841 bits<4> Rn;
842 bits<4> Rm;
Johnny Chen04301522009-11-07 00:54:36 +0000843 let Inst{11-4} = 0b00000000;
Evan Chengbc8a9452009-07-07 23:40:25 +0000844 let Inst{25} = 0;
Jim Grosbach24989ec2010-10-13 18:00:52 +0000845 let isCommutable = Commutable;
846 let Inst{3-0} = Rm;
847 let Inst{15-12} = Rd;
848 let Inst{19-16} = Rn;
Evan Cheng8de898a2009-06-26 00:19:44 +0000849 }
Jim Grosbach24989ec2010-10-13 18:00:52 +0000850 def rs : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
851 DPSoRegFrm, IIC_iALUsr, opc, "\t$Rd, $Rn, $shift",
852 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg:$shift))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000853 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000854 bits<4> Rd;
855 bits<4> Rn;
856 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000857 let Inst{25} = 0;
Jim Grosbach24989ec2010-10-13 18:00:52 +0000858 let Inst{11-0} = shift;
859 let Inst{15-12} = Rd;
860 let Inst{19-16} = Rn;
Evan Chengbc8a9452009-07-07 23:40:25 +0000861 }
Jim Grosbache5165492009-11-09 00:11:35 +0000862}
863// Carry setting variants
Daniel Dunbar238100a2011-01-10 15:26:35 +0000864let isCodeGenOnly = 1, Defs = [CPSR] in {
Jim Grosbache5165492009-11-09 00:11:35 +0000865multiclass AI1_adde_sube_s_irs<bits<4> opcod, string opc, PatFrag opnode,
866 bit Commutable = 0> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000867 def Sri : AXI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
868 DPFrm, IIC_iALUi, !strconcat(opc, "\t$Rd, $Rn, $imm"),
869 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000870 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000871 bits<4> Rd;
872 bits<4> Rn;
873 bits<12> imm;
874 let Inst{15-12} = Rd;
875 let Inst{19-16} = Rn;
876 let Inst{11-0} = imm;
Bob Wilson7e053bb2009-10-26 22:34:44 +0000877 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000878 let Inst{25} = 1;
Evan Cheng8de898a2009-06-26 00:19:44 +0000879 }
Jim Grosbach24989ec2010-10-13 18:00:52 +0000880 def Srr : AXI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
881 DPFrm, IIC_iALUr, !strconcat(opc, "\t$Rd, $Rn, $Rm"),
882 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000883 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000884 bits<4> Rd;
885 bits<4> Rn;
886 bits<4> Rm;
Johnny Chen04301522009-11-07 00:54:36 +0000887 let Inst{11-4} = 0b00000000;
Jim Grosbach24989ec2010-10-13 18:00:52 +0000888 let isCommutable = Commutable;
889 let Inst{3-0} = Rm;
890 let Inst{15-12} = Rd;
891 let Inst{19-16} = Rn;
Bob Wilson7e053bb2009-10-26 22:34:44 +0000892 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000893 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000894 }
Jim Grosbach24989ec2010-10-13 18:00:52 +0000895 def Srs : AXI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
896 DPSoRegFrm, IIC_iALUsr, !strconcat(opc, "\t$Rd, $Rn, $shift"),
897 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg:$shift))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000898 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000899 bits<4> Rd;
900 bits<4> Rn;
901 bits<12> shift;
902 let Inst{11-0} = shift;
903 let Inst{15-12} = Rd;
904 let Inst{19-16} = Rn;
Bob Wilson7e053bb2009-10-26 22:34:44 +0000905 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000906 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000907 }
Evan Cheng071a2792007-09-11 19:55:27 +0000908}
Evan Chengc85e8322007-07-05 07:13:32 +0000909}
Jim Grosbache5165492009-11-09 00:11:35 +0000910}
Evan Chengc85e8322007-07-05 07:13:32 +0000911
Jim Grosbach3e556122010-10-26 22:37:02 +0000912let canFoldAsLoad = 1, isReMaterializable = 1 in {
Jim Grosbach9e0bfb52010-11-13 00:35:48 +0000913multiclass AI_ldr1<bit isByte, string opc, InstrItinClass iii,
Jim Grosbach3e556122010-10-26 22:37:02 +0000914 InstrItinClass iir, PatFrag opnode> {
915 // Note: We use the complex addrmode_imm12 rather than just an input
916 // GPR and a constrained immediate so that we can use this to match
917 // frame index references and avoid matching constant pool references.
Jim Grosbach9558b4c2010-11-19 21:07:51 +0000918 def i12: AI2ldst<0b010, 1, isByte, (outs GPR:$Rt), (ins addrmode_imm12:$addr),
Jim Grosbach3e556122010-10-26 22:37:02 +0000919 AddrMode_i12, LdFrm, iii, opc, "\t$Rt, $addr",
920 [(set GPR:$Rt, (opnode addrmode_imm12:$addr))]> {
Bill Wendling92b5a2e2010-11-03 01:49:29 +0000921 bits<4> Rt;
922 bits<17> addr;
923 let Inst{23} = addr{12}; // U (add = ('U' == 1))
924 let Inst{19-16} = addr{16-13}; // Rn
Jim Grosbach3e556122010-10-26 22:37:02 +0000925 let Inst{15-12} = Rt;
926 let Inst{11-0} = addr{11-0}; // imm12
927 }
Jim Grosbach9558b4c2010-11-19 21:07:51 +0000928 def rs : AI2ldst<0b011, 1, isByte, (outs GPR:$Rt), (ins ldst_so_reg:$shift),
Jim Grosbach3e556122010-10-26 22:37:02 +0000929 AddrModeNone, LdFrm, iir, opc, "\t$Rt, $shift",
930 [(set GPR:$Rt, (opnode ldst_so_reg:$shift))]> {
Bill Wendling92b5a2e2010-11-03 01:49:29 +0000931 bits<4> Rt;
932 bits<17> shift;
933 let Inst{23} = shift{12}; // U (add = ('U' == 1))
934 let Inst{19-16} = shift{16-13}; // Rn
Jim Grosbache0ee08e2010-11-09 18:43:54 +0000935 let Inst{15-12} = Rt;
Jim Grosbach3e556122010-10-26 22:37:02 +0000936 let Inst{11-0} = shift{11-0};
937 }
938}
939}
940
Jim Grosbach9e0bfb52010-11-13 00:35:48 +0000941multiclass AI_str1<bit isByte, string opc, InstrItinClass iii,
Jim Grosbach7e3383c2010-10-27 23:12:14 +0000942 InstrItinClass iir, PatFrag opnode> {
943 // Note: We use the complex addrmode_imm12 rather than just an input
944 // GPR and a constrained immediate so that we can use this to match
945 // frame index references and avoid matching constant pool references.
Jim Grosbach9558b4c2010-11-19 21:07:51 +0000946 def i12 : AI2ldst<0b010, 0, isByte, (outs),
Jim Grosbach7e3383c2010-10-27 23:12:14 +0000947 (ins GPR:$Rt, addrmode_imm12:$addr),
948 AddrMode_i12, StFrm, iii, opc, "\t$Rt, $addr",
949 [(opnode GPR:$Rt, addrmode_imm12:$addr)]> {
950 bits<4> Rt;
951 bits<17> addr;
952 let Inst{23} = addr{12}; // U (add = ('U' == 1))
953 let Inst{19-16} = addr{16-13}; // Rn
954 let Inst{15-12} = Rt;
955 let Inst{11-0} = addr{11-0}; // imm12
956 }
Jim Grosbach9558b4c2010-11-19 21:07:51 +0000957 def rs : AI2ldst<0b011, 0, isByte, (outs), (ins GPR:$Rt, ldst_so_reg:$shift),
Jim Grosbach7e3383c2010-10-27 23:12:14 +0000958 AddrModeNone, StFrm, iir, opc, "\t$Rt, $shift",
959 [(opnode GPR:$Rt, ldst_so_reg:$shift)]> {
960 bits<4> Rt;
961 bits<17> shift;
962 let Inst{23} = shift{12}; // U (add = ('U' == 1))
963 let Inst{19-16} = shift{16-13}; // Rn
Jim Grosbache0ee08e2010-11-09 18:43:54 +0000964 let Inst{15-12} = Rt;
Jim Grosbach7e3383c2010-10-27 23:12:14 +0000965 let Inst{11-0} = shift{11-0};
966 }
967}
Rafael Espindola15a6c3e2006-10-16 17:57:20 +0000968//===----------------------------------------------------------------------===//
969// Instructions
970//===----------------------------------------------------------------------===//
971
Evan Chenga8e29892007-01-19 07:51:42 +0000972//===----------------------------------------------------------------------===//
973// Miscellaneous Instructions.
974//
Rafael Espindola6f602de2006-08-24 16:13:15 +0000975
Evan Chenga8e29892007-01-19 07:51:42 +0000976/// CONSTPOOL_ENTRY - This instruction represents a floating constant pool in
977/// the function. The first operand is the ID# for this instruction, the second
978/// is the index into the MachineConstantPool that this is, the third is the
979/// size in bytes of this constant pool entry.
Evan Chengcd799b92009-06-12 20:46:18 +0000980let neverHasSideEffects = 1, isNotDuplicable = 1 in
Evan Chenga8e29892007-01-19 07:51:42 +0000981def CONSTPOOL_ENTRY :
Evan Cheng64d80e32007-07-19 01:14:50 +0000982PseudoInst<(outs), (ins cpinst_operand:$instid, cpinst_operand:$cpidx,
Jim Grosbach99594eb2010-11-18 01:38:26 +0000983 i32imm:$size), NoItinerary, []>;
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000984
Jim Grosbach4642ad32010-02-22 23:10:38 +0000985// FIXME: Marking these as hasSideEffects is necessary to prevent machine DCE
986// from removing one half of the matched pairs. That breaks PEI, which assumes
987// these will always be in pairs, and asserts if it finds otherwise. Better way?
988let Defs = [SP], Uses = [SP], hasSideEffects = 1 in {
Evan Chenga8e29892007-01-19 07:51:42 +0000989def ADJCALLSTACKUP :
Jim Grosbach99594eb2010-11-18 01:38:26 +0000990PseudoInst<(outs), (ins i32imm:$amt1, i32imm:$amt2, pred:$p), NoItinerary,
Chris Lattnere563bbc2008-10-11 22:08:30 +0000991 [(ARMcallseq_end timm:$amt1, timm:$amt2)]>;
Rafael Espindolacdda88c2006-08-24 17:19:08 +0000992
Jim Grosbach64171712010-02-16 21:07:46 +0000993def ADJCALLSTACKDOWN :
Jim Grosbach99594eb2010-11-18 01:38:26 +0000994PseudoInst<(outs), (ins i32imm:$amt, pred:$p), NoItinerary,
Chris Lattnere563bbc2008-10-11 22:08:30 +0000995 [(ARMcallseq_start timm:$amt)]>;
Evan Cheng071a2792007-09-11 19:55:27 +0000996}
Rafael Espindola3c000bf2006-08-21 22:00:32 +0000997
Johnny Chenf4d81052010-02-12 22:53:19 +0000998def NOP : AI<(outs), (ins), MiscFrm, NoItinerary, "nop", "",
Johnny Chen85d5a892010-02-10 18:02:25 +0000999 [/* For disassembly only; pattern left blank */]>,
1000 Requires<[IsARM, HasV6T2]> {
1001 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001002 let Inst{15-8} = 0b11110000;
Johnny Chen85d5a892010-02-10 18:02:25 +00001003 let Inst{7-0} = 0b00000000;
1004}
1005
Johnny Chenf4d81052010-02-12 22:53:19 +00001006def YIELD : AI<(outs), (ins), MiscFrm, NoItinerary, "yield", "",
1007 [/* For disassembly only; pattern left blank */]>,
1008 Requires<[IsARM, HasV6T2]> {
1009 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001010 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +00001011 let Inst{7-0} = 0b00000001;
1012}
1013
1014def WFE : AI<(outs), (ins), MiscFrm, NoItinerary, "wfe", "",
1015 [/* For disassembly only; pattern left blank */]>,
1016 Requires<[IsARM, HasV6T2]> {
1017 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001018 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +00001019 let Inst{7-0} = 0b00000010;
1020}
1021
1022def WFI : AI<(outs), (ins), MiscFrm, NoItinerary, "wfi", "",
1023 [/* For disassembly only; pattern left blank */]>,
1024 Requires<[IsARM, HasV6T2]> {
1025 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001026 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +00001027 let Inst{7-0} = 0b00000011;
1028}
1029
Johnny Chen2ec5e492010-02-22 21:50:40 +00001030def SEL : AI<(outs GPR:$dst), (ins GPR:$a, GPR:$b), DPFrm, NoItinerary, "sel",
1031 "\t$dst, $a, $b",
1032 [/* For disassembly only; pattern left blank */]>,
1033 Requires<[IsARM, HasV6]> {
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001034 bits<4> Rd;
1035 bits<4> Rn;
1036 bits<4> Rm;
1037 let Inst{3-0} = Rm;
1038 let Inst{15-12} = Rd;
1039 let Inst{19-16} = Rn;
Johnny Chen2ec5e492010-02-22 21:50:40 +00001040 let Inst{27-20} = 0b01101000;
1041 let Inst{7-4} = 0b1011;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001042 let Inst{11-8} = 0b1111;
Johnny Chen2ec5e492010-02-22 21:50:40 +00001043}
1044
Johnny Chenf4d81052010-02-12 22:53:19 +00001045def SEV : AI<(outs), (ins), MiscFrm, NoItinerary, "sev", "",
1046 [/* For disassembly only; pattern left blank */]>,
1047 Requires<[IsARM, HasV6T2]> {
1048 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001049 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +00001050 let Inst{7-0} = 0b00000100;
1051}
1052
Johnny Chenc6f7b272010-02-11 18:12:29 +00001053// The i32imm operand $val can be used by a debugger to store more information
1054// about the breakpoint.
Johnny Chenf4d81052010-02-12 22:53:19 +00001055def BKPT : AI<(outs), (ins i32imm:$val), MiscFrm, NoItinerary, "bkpt", "\t$val",
Johnny Chenc6f7b272010-02-11 18:12:29 +00001056 [/* For disassembly only; pattern left blank */]>,
1057 Requires<[IsARM]> {
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001058 bits<16> val;
1059 let Inst{3-0} = val{3-0};
1060 let Inst{19-8} = val{15-4};
Johnny Chenc6f7b272010-02-11 18:12:29 +00001061 let Inst{27-20} = 0b00010010;
1062 let Inst{7-4} = 0b0111;
1063}
1064
Johnny Chenb98e1602010-02-12 18:55:33 +00001065// Change Processor State is a system instruction -- for disassembly only.
1066// The singleton $opt operand contains the following information:
1067// opt{4-0} = mode from Inst{4-0}
1068// opt{5} = changemode from Inst{17}
1069// opt{8-6} = AIF from Inst{8-6}
1070// opt{10-9} = imod from Inst{19-18} with 0b10 as enable and 0b11 as disable
Jim Grosbach596307e2010-10-13 20:38:04 +00001071// FIXME: Integrated assembler will need these split out.
Johnny Chendd0f3cf2010-03-10 18:59:38 +00001072def CPS : AXI<(outs), (ins cps_opt:$opt), MiscFrm, NoItinerary, "cps$opt",
Johnny Chenb98e1602010-02-12 18:55:33 +00001073 [/* For disassembly only; pattern left blank */]>,
1074 Requires<[IsARM]> {
1075 let Inst{31-28} = 0b1111;
1076 let Inst{27-20} = 0b00010000;
1077 let Inst{16} = 0;
1078 let Inst{5} = 0;
1079}
1080
Johnny Chenb92a23f2010-02-21 04:42:01 +00001081// Preload signals the memory system of possible future data/instruction access.
1082// These are for disassembly only.
Evan Cheng416941d2010-11-04 05:19:35 +00001083multiclass APreLoad<bits<1> read, bits<1> data, string opc> {
Johnny Chenb92a23f2010-02-21 04:42:01 +00001084
Evan Chengdfed19f2010-11-03 06:34:55 +00001085 def i12 : AXI<(outs), (ins addrmode_imm12:$addr), MiscFrm, IIC_Preload,
Evan Chengbc7deb02010-11-03 05:14:24 +00001086 !strconcat(opc, "\t$addr"),
Evan Cheng416941d2010-11-04 05:19:35 +00001087 [(ARMPreload addrmode_imm12:$addr, (i32 read), (i32 data))]> {
Jim Grosbachab682a22010-10-28 18:34:10 +00001088 bits<4> Rt;
1089 bits<17> addr;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001090 let Inst{31-26} = 0b111101;
1091 let Inst{25} = 0; // 0 for immediate form
Evan Cheng416941d2010-11-04 05:19:35 +00001092 let Inst{24} = data;
Jim Grosbachab682a22010-10-28 18:34:10 +00001093 let Inst{23} = addr{12}; // U (add = ('U' == 1))
Evan Cheng416941d2010-11-04 05:19:35 +00001094 let Inst{22} = read;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001095 let Inst{21-20} = 0b01;
Jim Grosbachab682a22010-10-28 18:34:10 +00001096 let Inst{19-16} = addr{16-13}; // Rn
1097 let Inst{15-12} = Rt;
1098 let Inst{11-0} = addr{11-0}; // imm12
Johnny Chenb92a23f2010-02-21 04:42:01 +00001099 }
1100
Evan Chengdfed19f2010-11-03 06:34:55 +00001101 def rs : AXI<(outs), (ins ldst_so_reg:$shift), MiscFrm, IIC_Preload,
Evan Chengbc7deb02010-11-03 05:14:24 +00001102 !strconcat(opc, "\t$shift"),
Evan Cheng416941d2010-11-04 05:19:35 +00001103 [(ARMPreload ldst_so_reg:$shift, (i32 read), (i32 data))]> {
Jim Grosbachab682a22010-10-28 18:34:10 +00001104 bits<4> Rt;
1105 bits<17> shift;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001106 let Inst{31-26} = 0b111101;
1107 let Inst{25} = 1; // 1 for register form
Evan Cheng416941d2010-11-04 05:19:35 +00001108 let Inst{24} = data;
Jim Grosbachab682a22010-10-28 18:34:10 +00001109 let Inst{23} = shift{12}; // U (add = ('U' == 1))
Evan Cheng416941d2010-11-04 05:19:35 +00001110 let Inst{22} = read;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001111 let Inst{21-20} = 0b01;
Jim Grosbachab682a22010-10-28 18:34:10 +00001112 let Inst{19-16} = shift{16-13}; // Rn
1113 let Inst{11-0} = shift{11-0};
Johnny Chenb92a23f2010-02-21 04:42:01 +00001114 }
1115}
1116
Evan Cheng416941d2010-11-04 05:19:35 +00001117defm PLD : APreLoad<1, 1, "pld">, Requires<[IsARM]>;
1118defm PLDW : APreLoad<0, 1, "pldw">, Requires<[IsARM,HasV7,HasMP]>;
1119defm PLI : APreLoad<1, 0, "pli">, Requires<[IsARM,HasV7]>;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001120
Jim Grosbachb3af5de2010-10-13 21:00:04 +00001121def SETEND : AXI<(outs),(ins setend_op:$end), MiscFrm, NoItinerary,
1122 "setend\t$end",
1123 [/* For disassembly only; pattern left blank */]>,
Johnny Chena1e76212010-02-13 02:51:09 +00001124 Requires<[IsARM]> {
Jim Grosbachb3af5de2010-10-13 21:00:04 +00001125 bits<1> end;
1126 let Inst{31-10} = 0b1111000100000001000000;
1127 let Inst{9} = end;
1128 let Inst{8-0} = 0;
Johnny Chena1e76212010-02-13 02:51:09 +00001129}
1130
Johnny Chenf4d81052010-02-12 22:53:19 +00001131def DBG : AI<(outs), (ins i32imm:$opt), MiscFrm, NoItinerary, "dbg", "\t$opt",
Johnny Chen85d5a892010-02-10 18:02:25 +00001132 [/* For disassembly only; pattern left blank */]>,
1133 Requires<[IsARM, HasV7]> {
Jim Grosbach6c354fd2010-10-13 21:32:30 +00001134 bits<4> opt;
1135 let Inst{27-4} = 0b001100100000111100001111;
1136 let Inst{3-0} = opt;
Johnny Chen85d5a892010-02-10 18:02:25 +00001137}
1138
Johnny Chenba6e0332010-02-11 17:14:31 +00001139// A5.4 Permanently UNDEFINED instructions.
Evan Chengfb3611d2010-05-11 07:26:32 +00001140let isBarrier = 1, isTerminator = 1 in
Jim Grosbacha9a968d2010-10-22 23:48:29 +00001141def TRAP : AXI<(outs), (ins), MiscFrm, NoItinerary,
Jim Grosbach2e6ae132010-09-23 18:05:37 +00001142 "trap", [(trap)]>,
Johnny Chenba6e0332010-02-11 17:14:31 +00001143 Requires<[IsARM]> {
Bill Wendlingaf2b5732010-11-21 11:05:29 +00001144 let Inst = 0xe7ffdefe;
Johnny Chenba6e0332010-02-11 17:14:31 +00001145}
1146
Evan Cheng12c3a532008-11-06 17:48:05 +00001147// Address computation and loads and stores in PIC mode.
Evan Chengeaa91b02007-06-19 01:26:51 +00001148let isNotDuplicable = 1 in {
Jim Grosbach6e422112010-11-29 23:48:41 +00001149def PICADD : ARMPseudoInst<(outs GPR:$dst), (ins GPR:$a, pclabel:$cp, pred:$p),
1150 Size4Bytes, IIC_iALUr,
1151 [(set GPR:$dst, (ARMpic_add GPR:$a, imm:$cp))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001152
Evan Cheng325474e2008-01-07 23:56:57 +00001153let AddedComplexity = 10 in {
Jim Grosbach53694262010-11-18 01:15:56 +00001154def PICLDR : ARMPseudoInst<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Jim Grosbach6e422112010-11-29 23:48:41 +00001155 Size4Bytes, IIC_iLoad_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001156 [(set GPR:$dst, (load addrmodepc:$addr))]>;
Rafael Espindola84b19be2006-07-16 01:02:57 +00001157
Jim Grosbach53694262010-11-18 01:15:56 +00001158def PICLDRH : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p),
Jim Grosbach6e422112010-11-29 23:48:41 +00001159 Size4Bytes, IIC_iLoad_bh_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001160 [(set GPR:$Rt, (zextloadi16 addrmodepc:$addr))]>;
Jim Grosbach160f8f02010-11-18 00:46:58 +00001161
Jim Grosbach53694262010-11-18 01:15:56 +00001162def PICLDRB : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p),
Jim Grosbach6e422112010-11-29 23:48:41 +00001163 Size4Bytes, IIC_iLoad_bh_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001164 [(set GPR:$Rt, (zextloadi8 addrmodepc:$addr))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001165
Jim Grosbach53694262010-11-18 01:15:56 +00001166def PICLDRSH : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p),
Jim Grosbach6e422112010-11-29 23:48:41 +00001167 Size4Bytes, IIC_iLoad_bh_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001168 [(set GPR:$Rt, (sextloadi16 addrmodepc:$addr))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001169
Jim Grosbach53694262010-11-18 01:15:56 +00001170def PICLDRSB : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p),
Jim Grosbach6e422112010-11-29 23:48:41 +00001171 Size4Bytes, IIC_iLoad_bh_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001172 [(set GPR:$Rt, (sextloadi8 addrmodepc:$addr))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001173}
Chris Lattner13c63102008-01-06 05:55:01 +00001174let AddedComplexity = 10 in {
Jim Grosbach9ef65cb2010-11-19 21:14:02 +00001175def PICSTR : ARMPseudoInst<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Jim Grosbach6e422112010-11-29 23:48:41 +00001176 Size4Bytes, IIC_iStore_r, [(store GPR:$src, addrmodepc:$addr)]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001177
Jim Grosbach9ef65cb2010-11-19 21:14:02 +00001178def PICSTRH : ARMPseudoInst<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Eric Christophera0f720f2011-01-15 00:25:09 +00001179 Size4Bytes, IIC_iStore_bh_r, [(truncstorei16 GPR:$src,
1180 addrmodepc:$addr)]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001181
Jim Grosbach9ef65cb2010-11-19 21:14:02 +00001182def PICSTRB : ARMPseudoInst<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Jim Grosbach6e422112010-11-29 23:48:41 +00001183 Size4Bytes, IIC_iStore_bh_r, [(truncstorei8 GPR:$src, addrmodepc:$addr)]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001184}
Evan Cheng12c3a532008-11-06 17:48:05 +00001185} // isNotDuplicable = 1
Dale Johannesen86d40692007-05-21 22:14:33 +00001186
Evan Chenge07715c2009-06-23 05:25:29 +00001187
1188// LEApcrel - Load a pc-relative address into a register without offending the
1189// assembler.
Bill Wendling8ca2fd62010-11-30 00:08:20 +00001190let neverHasSideEffects = 1, isReMaterializable = 1 in
Jim Grosbach5d14f9b2010-12-01 19:47:31 +00001191// The 'adr' mnemonic encodes differently if the label is before or after
Jim Grosbachdff84b02010-12-02 00:28:45 +00001192// the instruction. The {24-21} opcode bits are set by the fixup, as we don't
1193// know until then which form of the instruction will be used.
1194def ADR : AI1<0, (outs GPR:$Rd), (ins adrlabel:$label),
Jim Grosbach5d14f9b2010-12-01 19:47:31 +00001195 MiscFrm, IIC_iALUi, "adr", "\t$Rd, #$label", []> {
Jim Grosbach85eb54c2010-11-17 23:33:14 +00001196 bits<4> Rd;
Jim Grosbach5d14f9b2010-12-01 19:47:31 +00001197 bits<12> label;
Jim Grosbach85eb54c2010-11-17 23:33:14 +00001198 let Inst{27-25} = 0b001;
1199 let Inst{20} = 0;
1200 let Inst{19-16} = 0b1111;
1201 let Inst{15-12} = Rd;
Jim Grosbach5d14f9b2010-12-01 19:47:31 +00001202 let Inst{11-0} = label;
Evan Chengbc8a9452009-07-07 23:40:25 +00001203}
Jim Grosbachdff84b02010-12-02 00:28:45 +00001204def LEApcrel : ARMPseudoInst<(outs GPR:$Rd), (ins i32imm:$label, pred:$p),
1205 Size4Bytes, IIC_iALUi, []>;
Jim Grosbach5d14f9b2010-12-01 19:47:31 +00001206
1207def LEApcrelJT : ARMPseudoInst<(outs GPR:$Rd),
1208 (ins i32imm:$label, nohash_imm:$id, pred:$p),
1209 Size4Bytes, IIC_iALUi, []>;
Evan Chenge07715c2009-06-23 05:25:29 +00001210
Evan Chenga8e29892007-01-19 07:51:42 +00001211//===----------------------------------------------------------------------===//
1212// Control Flow Instructions.
1213//
Rafael Espindola9e071f02006-10-02 19:30:56 +00001214
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001215let isReturn = 1, isTerminator = 1, isBarrier = 1 in {
1216 // ARMV4T and above
Jim Grosbach64171712010-02-16 21:07:46 +00001217 def BX_RET : AI<(outs), (ins), BrMiscFrm, IIC_Br,
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001218 "bx", "\tlr", [(ARMretflag)]>,
1219 Requires<[IsARM, HasV4T]> {
Jim Grosbacha7dbc1e2010-10-13 21:48:54 +00001220 let Inst{27-0} = 0b0001001011111111111100011110;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001221 }
1222
1223 // ARMV4 only
Jim Grosbacha9a968d2010-10-22 23:48:29 +00001224 def MOVPCLR : AI<(outs), (ins), BrMiscFrm, IIC_Br,
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001225 "mov", "\tpc, lr", [(ARMretflag)]>,
1226 Requires<[IsARM, NoV4T]> {
Jim Grosbacha7dbc1e2010-10-13 21:48:54 +00001227 let Inst{27-0} = 0b0001101000001111000000001110;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001228 }
Evan Cheng7fd7ca42008-09-17 07:53:38 +00001229}
Rafael Espindola27185192006-09-29 21:20:16 +00001230
Bob Wilson04ea6e52009-10-28 00:37:03 +00001231// Indirect branches
1232let isBranch = 1, isTerminator = 1, isBarrier = 1, isIndirectBranch = 1 in {
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001233 // ARMV4T and above
Jim Grosbach532c2f12010-11-30 00:24:05 +00001234 def BX : AXI<(outs), (ins GPR:$dst), BrMiscFrm, IIC_Br, "bx\t$dst",
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001235 [(brind GPR:$dst)]>,
1236 Requires<[IsARM, HasV4T]> {
Jim Grosbach62547262010-10-11 18:51:51 +00001237 bits<4> dst;
Jim Grosbacha7dbc1e2010-10-13 21:48:54 +00001238 let Inst{31-4} = 0b1110000100101111111111110001;
Jim Grosbach27e90082010-10-29 19:28:17 +00001239 let Inst{3-0} = dst;
Bob Wilson04ea6e52009-10-28 00:37:03 +00001240 }
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001241
1242 // ARMV4 only
Jim Grosbach2e812e12010-11-30 18:56:36 +00001243 // FIXME: We would really like to define this as a vanilla ARMPat like:
1244 // ARMPat<(brind GPR:$dst), (MOVr PC, GPR:$dst)>
1245 // With that, however, we can't set isBranch, isTerminator, etc..
1246 def MOVPCRX : ARMPseudoInst<(outs), (ins GPR:$dst),
1247 Size4Bytes, IIC_Br, [(brind GPR:$dst)]>,
1248 Requires<[IsARM, NoV4T]>;
Bob Wilson04ea6e52009-10-28 00:37:03 +00001249}
1250
Evan Cheng1e0eab12010-11-29 22:43:27 +00001251// All calls clobber the non-callee saved registers. SP is marked as
1252// a use to prevent stack-pointer assignments that appear immediately
1253// before calls from potentially appearing dead.
David Goodwin1a8f36e2009-08-12 18:31:53 +00001254let isCall = 1,
Evan Cheng1e0eab12010-11-29 22:43:27 +00001255 // On non-Darwin platforms R9 is callee-saved.
Evan Cheng756da122009-07-22 06:46:53 +00001256 Defs = [R0, R1, R2, R3, R12, LR,
1257 D0, D1, D2, D3, D4, D5, D6, D7,
1258 D16, D17, D18, D19, D20, D21, D22, D23,
Evan Cheng1e0eab12010-11-29 22:43:27 +00001259 D24, D25, D26, D27, D28, D29, D30, D31, CPSR, FPSCR],
1260 Uses = [SP] in {
Jim Grosbachd1d5a392010-11-11 20:05:40 +00001261 def BL : ABXI<0b1011, (outs), (ins bltarget:$func, variable_ops),
Jim Grosbach1d6111c2010-10-06 21:36:43 +00001262 IIC_Br, "bl\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001263 [(ARMcall tglobaladdr:$func)]>,
Johnny Cheneadeffb2009-10-27 20:45:15 +00001264 Requires<[IsARM, IsNotDarwin]> {
1265 let Inst{31-28} = 0b1110;
Jim Grosbachd1d5a392010-11-11 20:05:40 +00001266 bits<24> func;
1267 let Inst{23-0} = func;
Johnny Cheneadeffb2009-10-27 20:45:15 +00001268 }
Evan Cheng277f0742007-06-19 21:05:09 +00001269
Jim Grosbachd1d5a392010-11-11 20:05:40 +00001270 def BL_pred : ABI<0b1011, (outs), (ins bltarget:$func, variable_ops),
Jim Grosbach1d6111c2010-10-06 21:36:43 +00001271 IIC_Br, "bl", "\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001272 [(ARMcall_pred tglobaladdr:$func)]>,
Jim Grosbachd1d5a392010-11-11 20:05:40 +00001273 Requires<[IsARM, IsNotDarwin]> {
1274 bits<24> func;
1275 let Inst{23-0} = func;
1276 }
Evan Cheng277f0742007-06-19 21:05:09 +00001277
Evan Chenga8e29892007-01-19 07:51:42 +00001278 // ARMv5T and above
Evan Cheng12c3a532008-11-06 17:48:05 +00001279 def BLX : AXI<(outs), (ins GPR:$func, variable_ops), BrMiscFrm,
Evan Cheng162e3092009-10-26 23:45:59 +00001280 IIC_Br, "blx\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001281 [(ARMcall GPR:$func)]>,
1282 Requires<[IsARM, HasV5T, IsNotDarwin]> {
Jim Grosbach62547262010-10-11 18:51:51 +00001283 bits<4> func;
Jim Grosbach817c1a62010-11-19 00:27:09 +00001284 let Inst{31-4} = 0b1110000100101111111111110011;
Jim Grosbach62547262010-10-11 18:51:51 +00001285 let Inst{3-0} = func;
Evan Cheng7fd7ca42008-09-17 07:53:38 +00001286 }
1287
Evan Chengf6bc4ae2009-07-14 01:49:27 +00001288 // ARMv4T
Bob Wilson1665b0a2010-02-16 17:24:15 +00001289 // Note: Restrict $func to the tGPR regclass to prevent it being in LR.
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001290 def BX_CALL : ARMPseudoInst<(outs), (ins tGPR:$func, variable_ops),
1291 Size8Bytes, IIC_Br, [(ARMcall_nolink tGPR:$func)]>,
1292 Requires<[IsARM, HasV4T, IsNotDarwin]>;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001293
1294 // ARMv4
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001295 def BMOVPCRX_CALL : ARMPseudoInst<(outs), (ins tGPR:$func, variable_ops),
1296 Size8Bytes, IIC_Br, [(ARMcall_nolink tGPR:$func)]>,
1297 Requires<[IsARM, NoV4T, IsNotDarwin]>;
Bob Wilson54fc1242009-06-22 21:01:46 +00001298}
1299
David Goodwin1a8f36e2009-08-12 18:31:53 +00001300let isCall = 1,
Evan Cheng1e0eab12010-11-29 22:43:27 +00001301 // On Darwin R9 is call-clobbered.
1302 // R7 is marked as a use to prevent frame-pointer assignments from being
1303 // moved above / below calls.
Evan Cheng756da122009-07-22 06:46:53 +00001304 Defs = [R0, R1, R2, R3, R9, R12, LR,
1305 D0, D1, D2, D3, D4, D5, D6, D7,
1306 D16, D17, D18, D19, D20, D21, D22, D23,
Evan Cheng1e0eab12010-11-29 22:43:27 +00001307 D24, D25, D26, D27, D28, D29, D30, D31, CPSR, FPSCR],
1308 Uses = [R7, SP] in {
Jim Grosbachd1d5a392010-11-11 20:05:40 +00001309 def BLr9 : ABXI<0b1011, (outs), (ins bltarget:$func, variable_ops),
Jim Grosbach1d6111c2010-10-06 21:36:43 +00001310 IIC_Br, "bl\t$func",
Johnny Cheneadeffb2009-10-27 20:45:15 +00001311 [(ARMcall tglobaladdr:$func)]>, Requires<[IsARM, IsDarwin]> {
1312 let Inst{31-28} = 0b1110;
Jim Grosbachd1d5a392010-11-11 20:05:40 +00001313 bits<24> func;
1314 let Inst{23-0} = func;
Johnny Cheneadeffb2009-10-27 20:45:15 +00001315 }
Bob Wilson54fc1242009-06-22 21:01:46 +00001316
Jim Grosbachd1d5a392010-11-11 20:05:40 +00001317 def BLr9_pred : ABI<0b1011, (outs), (ins bltarget:$func, variable_ops),
Jim Grosbach1d6111c2010-10-06 21:36:43 +00001318 IIC_Br, "bl", "\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001319 [(ARMcall_pred tglobaladdr:$func)]>,
Jim Grosbachd1d5a392010-11-11 20:05:40 +00001320 Requires<[IsARM, IsDarwin]> {
1321 bits<24> func;
1322 let Inst{23-0} = func;
1323 }
Bob Wilson54fc1242009-06-22 21:01:46 +00001324
1325 // ARMv5T and above
1326 def BLXr9 : AXI<(outs), (ins GPR:$func, variable_ops), BrMiscFrm,
Evan Cheng162e3092009-10-26 23:45:59 +00001327 IIC_Br, "blx\t$func",
Bob Wilson54fc1242009-06-22 21:01:46 +00001328 [(ARMcall GPR:$func)]>, Requires<[IsARM, HasV5T, IsDarwin]> {
Jim Grosbach832859d2010-10-13 22:09:34 +00001329 bits<4> func;
Jim Grosbach817c1a62010-11-19 00:27:09 +00001330 let Inst{31-4} = 0b1110000100101111111111110011;
Jim Grosbach832859d2010-10-13 22:09:34 +00001331 let Inst{3-0} = func;
Bob Wilson54fc1242009-06-22 21:01:46 +00001332 }
1333
Evan Chengf6bc4ae2009-07-14 01:49:27 +00001334 // ARMv4T
Bob Wilson1665b0a2010-02-16 17:24:15 +00001335 // Note: Restrict $func to the tGPR regclass to prevent it being in LR.
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001336 def BXr9_CALL : ARMPseudoInst<(outs), (ins tGPR:$func, variable_ops),
1337 Size8Bytes, IIC_Br, [(ARMcall_nolink tGPR:$func)]>,
1338 Requires<[IsARM, HasV4T, IsDarwin]>;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001339
1340 // ARMv4
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001341 def BMOVPCRXr9_CALL : ARMPseudoInst<(outs), (ins tGPR:$func, variable_ops),
1342 Size8Bytes, IIC_Br, [(ARMcall_nolink tGPR:$func)]>,
1343 Requires<[IsARM, NoV4T, IsDarwin]>;
Rafael Espindola35574632006-07-18 17:00:30 +00001344}
Rafael Espindoladc124a22006-05-18 21:45:49 +00001345
Dale Johannesen51e28e62010-06-03 21:09:53 +00001346// Tail calls.
1347
Jim Grosbach832859d2010-10-13 22:09:34 +00001348// FIXME: These should probably be xformed into the non-TC versions of the
1349// instructions as part of MC lowering.
Jim Grosbach5c86a0a2010-11-30 00:09:06 +00001350// FIXME: These seem to be used for both Thumb and ARM instruction selection.
1351// Thumb should have its own version since the instruction is actually
1352// different, even though the mnemonic is the same.
Dale Johannesen51e28e62010-06-03 21:09:53 +00001353let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1 in {
1354 // Darwin versions.
1355 let Defs = [R0, R1, R2, R3, R9, R12,
1356 D0, D1, D2, D3, D4, D5, D6, D7,
1357 D16, D17, D18, D19, D20, D21, D22, D23, D24, D25, D26,
1358 D27, D28, D29, D30, D31, PC],
1359 Uses = [SP] in {
Jim Grosbach5c86a0a2010-11-30 00:09:06 +00001360 def TCRETURNdi : PseudoInst<(outs), (ins i32imm:$dst, variable_ops),
1361 IIC_Br, []>, Requires<[IsDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001362
Jim Grosbach5c86a0a2010-11-30 00:09:06 +00001363 def TCRETURNri : PseudoInst<(outs), (ins tcGPR:$dst, variable_ops),
1364 IIC_Br, []>, Requires<[IsDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001365
Evan Cheng6523d2f2010-06-19 00:11:54 +00001366 def TAILJMPd : ABXI<0b1010, (outs), (ins brtarget:$dst, variable_ops),
Dale Johannesen7835f1f2010-07-08 01:18:23 +00001367 IIC_Br, "b\t$dst @ TAILCALL",
Jim Grosbach5c86a0a2010-11-30 00:09:06 +00001368 []>, Requires<[IsARM, IsDarwin]>;
Dale Johannesen7835f1f2010-07-08 01:18:23 +00001369
1370 def TAILJMPdt: ABXI<0b1010, (outs), (ins brtarget:$dst, variable_ops),
Evan Cheng6523d2f2010-06-19 00:11:54 +00001371 IIC_Br, "b.w\t$dst @ TAILCALL",
Jim Grosbach5c86a0a2010-11-30 00:09:06 +00001372 []>, Requires<[IsThumb, IsDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001373
Evan Cheng6523d2f2010-06-19 00:11:54 +00001374 def TAILJMPr : AXI<(outs), (ins tcGPR:$dst, variable_ops),
1375 BrMiscFrm, IIC_Br, "bx\t$dst @ TAILCALL",
1376 []>, Requires<[IsDarwin]> {
Jim Grosbach2d294f52010-10-14 17:24:28 +00001377 bits<4> dst;
1378 let Inst{31-4} = 0b1110000100101111111111110001;
1379 let Inst{3-0} = dst;
Evan Cheng6523d2f2010-06-19 00:11:54 +00001380 }
Dale Johannesen51e28e62010-06-03 21:09:53 +00001381 }
1382
1383 // Non-Darwin versions (the difference is R9).
1384 let Defs = [R0, R1, R2, R3, R12,
1385 D0, D1, D2, D3, D4, D5, D6, D7,
1386 D16, D17, D18, D19, D20, D21, D22, D23, D24, D25, D26,
1387 D27, D28, D29, D30, D31, PC],
1388 Uses = [SP] in {
Jim Grosbach5c86a0a2010-11-30 00:09:06 +00001389 def TCRETURNdiND : PseudoInst<(outs), (ins i32imm:$dst, variable_ops),
1390 IIC_Br, []>, Requires<[IsNotDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001391
Jim Grosbach5c86a0a2010-11-30 00:09:06 +00001392 def TCRETURNriND : PseudoInst<(outs), (ins tcGPR:$dst, variable_ops),
1393 IIC_Br, []>, Requires<[IsNotDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001394
Evan Cheng6523d2f2010-06-19 00:11:54 +00001395 def TAILJMPdND : ABXI<0b1010, (outs), (ins brtarget:$dst, variable_ops),
1396 IIC_Br, "b\t$dst @ TAILCALL",
1397 []>, Requires<[IsARM, IsNotDarwin]>;
Dale Johannesen10416802010-06-18 20:44:28 +00001398
Evan Cheng6523d2f2010-06-19 00:11:54 +00001399 def TAILJMPdNDt : ABXI<0b1010, (outs), (ins brtarget:$dst, variable_ops),
1400 IIC_Br, "b.w\t$dst @ TAILCALL",
1401 []>, Requires<[IsThumb, IsNotDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001402
Dale Johannesenb0ccb752010-06-21 18:21:49 +00001403 def TAILJMPrND : AXI<(outs), (ins tcGPR:$dst, variable_ops),
Evan Cheng6523d2f2010-06-19 00:11:54 +00001404 BrMiscFrm, IIC_Br, "bx\t$dst @ TAILCALL",
1405 []>, Requires<[IsNotDarwin]> {
Jim Grosbach2d294f52010-10-14 17:24:28 +00001406 bits<4> dst;
1407 let Inst{31-4} = 0b1110000100101111111111110001;
1408 let Inst{3-0} = dst;
Evan Cheng6523d2f2010-06-19 00:11:54 +00001409 }
Dale Johannesen51e28e62010-06-03 21:09:53 +00001410 }
1411}
1412
David Goodwin1a8f36e2009-08-12 18:31:53 +00001413let isBranch = 1, isTerminator = 1 in {
Evan Cheng5ada1992007-05-16 20:50:01 +00001414 // B is "predicable" since it can be xformed into a Bcc.
Evan Chengaeafca02007-05-16 07:45:54 +00001415 let isBarrier = 1 in {
Evan Cheng5ada1992007-05-16 20:50:01 +00001416 let isPredicable = 1 in
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001417 def B : ABXI<0b1010, (outs), (ins brtarget:$target), IIC_Br,
Jim Grosbachc466b932010-11-11 18:04:49 +00001418 "b\t$target", [(br bb:$target)]> {
1419 bits<24> target;
Jim Grosbachd75c3f12010-11-12 18:13:26 +00001420 let Inst{31-28} = 0b1110;
Jim Grosbachc466b932010-11-11 18:04:49 +00001421 let Inst{23-0} = target;
1422 }
Evan Cheng44bec522007-05-15 01:29:07 +00001423
Jim Grosbach2dc77682010-11-29 18:37:44 +00001424 let isNotDuplicable = 1, isIndirectBranch = 1 in {
1425 def BR_JTr : ARMPseudoInst<(outs),
Jim Grosbach11fbff82010-11-29 18:53:24 +00001426 (ins GPR:$target, i32imm:$jt, i32imm:$id),
Jim Grosbach6e422112010-11-29 23:48:41 +00001427 SizeSpecial, IIC_Br,
1428 [(ARMbrjt GPR:$target, tjumptable:$jt, imm:$id)]>;
Jim Grosbach2dc77682010-11-29 18:37:44 +00001429 // FIXME: This shouldn't use the generic "addrmode2," but rather be split
1430 // into i12 and rs suffixed versions.
1431 def BR_JTm : ARMPseudoInst<(outs),
Jim Grosbach11fbff82010-11-29 18:53:24 +00001432 (ins addrmode2:$target, i32imm:$jt, i32imm:$id),
Jim Grosbach6e422112010-11-29 23:48:41 +00001433 SizeSpecial, IIC_Br,
Chris Lattnera1ca91a2010-11-02 23:40:41 +00001434 [(ARMbrjt (i32 (load addrmode2:$target)), tjumptable:$jt,
Jim Grosbach6e422112010-11-29 23:48:41 +00001435 imm:$id)]>;
Jim Grosbach0eb49c52010-11-21 01:26:01 +00001436 def BR_JTadd : ARMPseudoInst<(outs),
Jim Grosbach11fbff82010-11-29 18:53:24 +00001437 (ins GPR:$target, GPR:$idx, i32imm:$jt, i32imm:$id),
Jim Grosbach6e422112010-11-29 23:48:41 +00001438 SizeSpecial, IIC_Br,
Jim Grosbachf8dabac2010-11-17 21:05:55 +00001439 [(ARMbrjt (add GPR:$target, GPR:$idx), tjumptable:$jt,
Jim Grosbach6e422112010-11-29 23:48:41 +00001440 imm:$id)]>;
Chris Lattnera1ca91a2010-11-02 23:40:41 +00001441 } // isNotDuplicable = 1, isIndirectBranch = 1
Evan Cheng4df60f52008-11-07 09:06:08 +00001442 } // isBarrier = 1
Evan Chengaeafca02007-05-16 07:45:54 +00001443
Evan Chengc85e8322007-07-05 07:13:32 +00001444 // FIXME: should be able to write a pattern for ARMBrcond, but can't use
Jim Grosbach64171712010-02-16 21:07:46 +00001445 // a two-value operand where a dag node expects two operands. :(
Evan Cheng12c3a532008-11-06 17:48:05 +00001446 def Bcc : ABI<0b1010, (outs), (ins brtarget:$target),
Evan Cheng162e3092009-10-26 23:45:59 +00001447 IIC_Br, "b", "\t$target",
Jim Grosbachc466b932010-11-11 18:04:49 +00001448 [/*(ARMbrcond bb:$target, imm:$cc, CCR:$ccr)*/]> {
1449 bits<24> target;
1450 let Inst{23-0} = target;
1451 }
Rafael Espindola1ed3af12006-08-01 18:53:10 +00001452}
Rafael Espindola84b19be2006-07-16 01:02:57 +00001453
Johnny Chena1e76212010-02-13 02:51:09 +00001454// Branch and Exchange Jazelle -- for disassembly only
1455def BXJ : ABI<0b0001, (outs), (ins GPR:$func), NoItinerary, "bxj", "\t$func",
1456 [/* For disassembly only; pattern left blank */]> {
1457 let Inst{23-20} = 0b0010;
1458 //let Inst{19-8} = 0xfff;
1459 let Inst{7-4} = 0b0010;
1460}
1461
Johnny Chen0296f3e2010-02-16 21:59:54 +00001462// Secure Monitor Call is a system instruction -- for disassembly only
1463def SMC : ABI<0b0001, (outs), (ins i32imm:$opt), NoItinerary, "smc", "\t$opt",
1464 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach06ef4442010-10-13 22:38:23 +00001465 bits<4> opt;
1466 let Inst{23-4} = 0b01100000000000000111;
1467 let Inst{3-0} = opt;
Johnny Chen0296f3e2010-02-16 21:59:54 +00001468}
1469
Johnny Chen64dfb782010-02-16 20:04:27 +00001470// Supervisor Call (Software Interrupt) -- for disassembly only
Evan Cheng1e0eab12010-11-29 22:43:27 +00001471let isCall = 1, Uses = [SP] in {
Johnny Chen85d5a892010-02-10 18:02:25 +00001472def SVC : ABI<0b1111, (outs), (ins i32imm:$svc), IIC_Br, "svc", "\t$svc",
Jim Grosbach06ef4442010-10-13 22:38:23 +00001473 [/* For disassembly only; pattern left blank */]> {
1474 bits<24> svc;
1475 let Inst{23-0} = svc;
1476}
Johnny Chen85d5a892010-02-10 18:02:25 +00001477}
1478
Johnny Chenfb566792010-02-17 21:39:10 +00001479// Store Return State is a system instruction -- for disassembly only
Chris Lattner39ee0362010-10-31 19:10:56 +00001480let isCodeGenOnly = 1 in { // FIXME: This should not use submode!
Jim Grosbache6913602010-11-03 01:01:43 +00001481def SRSW : ABXI<{1,0,0,?}, (outs), (ins ldstm_mode:$amode, i32imm:$mode),
1482 NoItinerary, "srs${amode}\tsp!, $mode",
Johnny Chen64dfb782010-02-16 20:04:27 +00001483 [/* For disassembly only; pattern left blank */]> {
1484 let Inst{31-28} = 0b1111;
1485 let Inst{22-20} = 0b110; // W = 1
1486}
1487
Jim Grosbache6913602010-11-03 01:01:43 +00001488def SRS : ABXI<{1,0,0,?}, (outs), (ins ldstm_mode:$amode, i32imm:$mode),
1489 NoItinerary, "srs${amode}\tsp, $mode",
Johnny Chen64dfb782010-02-16 20:04:27 +00001490 [/* For disassembly only; pattern left blank */]> {
1491 let Inst{31-28} = 0b1111;
1492 let Inst{22-20} = 0b100; // W = 0
1493}
1494
Johnny Chenfb566792010-02-17 21:39:10 +00001495// Return From Exception is a system instruction -- for disassembly only
Jim Grosbache6913602010-11-03 01:01:43 +00001496def RFEW : ABXI<{1,0,0,?}, (outs), (ins ldstm_mode:$amode, GPR:$base),
1497 NoItinerary, "rfe${amode}\t$base!",
Johnny Chenfb566792010-02-17 21:39:10 +00001498 [/* For disassembly only; pattern left blank */]> {
1499 let Inst{31-28} = 0b1111;
1500 let Inst{22-20} = 0b011; // W = 1
1501}
1502
Jim Grosbache6913602010-11-03 01:01:43 +00001503def RFE : ABXI<{1,0,0,?}, (outs), (ins ldstm_mode:$amode, GPR:$base),
1504 NoItinerary, "rfe${amode}\t$base",
Johnny Chenfb566792010-02-17 21:39:10 +00001505 [/* For disassembly only; pattern left blank */]> {
1506 let Inst{31-28} = 0b1111;
1507 let Inst{22-20} = 0b001; // W = 0
1508}
Chris Lattner39ee0362010-10-31 19:10:56 +00001509} // isCodeGenOnly = 1
Johnny Chenfb566792010-02-17 21:39:10 +00001510
Evan Chenga8e29892007-01-19 07:51:42 +00001511//===----------------------------------------------------------------------===//
1512// Load / store Instructions.
1513//
Rafael Espindola82c678b2006-10-16 17:17:22 +00001514
Evan Chenga8e29892007-01-19 07:51:42 +00001515// Load
Jim Grosbach3e556122010-10-26 22:37:02 +00001516
1517
Evan Cheng7e2fe912010-10-28 06:47:08 +00001518defm LDR : AI_ldr1<0, "ldr", IIC_iLoad_r, IIC_iLoad_si,
Jim Grosbachc1d30212010-10-27 00:19:44 +00001519 UnOpFrag<(load node:$Src)>>;
Evan Cheng7e2fe912010-10-28 06:47:08 +00001520defm LDRB : AI_ldr1<1, "ldrb", IIC_iLoad_bh_r, IIC_iLoad_bh_si,
Jim Grosbachc1d30212010-10-27 00:19:44 +00001521 UnOpFrag<(zextloadi8 node:$Src)>>;
Evan Cheng7e2fe912010-10-28 06:47:08 +00001522defm STR : AI_str1<0, "str", IIC_iStore_r, IIC_iStore_si,
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001523 BinOpFrag<(store node:$LHS, node:$RHS)>>;
Evan Cheng7e2fe912010-10-28 06:47:08 +00001524defm STRB : AI_str1<1, "strb", IIC_iStore_bh_r, IIC_iStore_bh_si,
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001525 BinOpFrag<(truncstorei8 node:$LHS, node:$RHS)>>;
Rafael Espindola82c678b2006-10-16 17:17:22 +00001526
Evan Chengfa775d02007-03-19 07:20:03 +00001527// Special LDR for loads from non-pc-relative constpools.
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001528let canFoldAsLoad = 1, mayLoad = 1, neverHasSideEffects = 1,
1529 isReMaterializable = 1 in
Jim Grosbach9558b4c2010-11-19 21:07:51 +00001530def LDRcp : AI2ldst<0b010, 1, 0, (outs GPR:$Rt), (ins addrmode_imm12:$addr),
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001531 AddrMode_i12, LdFrm, IIC_iLoad_r, "ldr", "\t$Rt, $addr",
1532 []> {
Jim Grosbach3e556122010-10-26 22:37:02 +00001533 bits<4> Rt;
1534 bits<17> addr;
1535 let Inst{23} = addr{12}; // U (add = ('U' == 1))
1536 let Inst{19-16} = 0b1111;
1537 let Inst{15-12} = Rt;
1538 let Inst{11-0} = addr{11-0}; // imm12
1539}
Evan Chengfa775d02007-03-19 07:20:03 +00001540
Evan Chenga8e29892007-01-19 07:51:42 +00001541// Loads with zero extension
Jim Grosbachf1ce7cc2010-11-19 18:16:46 +00001542def LDRH : AI3ld<0b1011, 1, (outs GPR:$Rt), (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbach89e14c72010-11-17 18:11:11 +00001543 IIC_iLoad_bh_r, "ldrh", "\t$Rt, $addr",
1544 [(set GPR:$Rt, (zextloadi16 addrmode3:$addr))]>;
Rafael Espindola82c678b2006-10-16 17:17:22 +00001545
Evan Chenga8e29892007-01-19 07:51:42 +00001546// Loads with sign extension
Jim Grosbachf1ce7cc2010-11-19 18:16:46 +00001547def LDRSH : AI3ld<0b1111, 1, (outs GPR:$Rt), (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbach89e14c72010-11-17 18:11:11 +00001548 IIC_iLoad_bh_r, "ldrsh", "\t$Rt, $addr",
1549 [(set GPR:$Rt, (sextloadi16 addrmode3:$addr))]>;
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00001550
Jim Grosbachf1ce7cc2010-11-19 18:16:46 +00001551def LDRSB : AI3ld<0b1101, 1, (outs GPR:$Rt), (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbach89e14c72010-11-17 18:11:11 +00001552 IIC_iLoad_bh_r, "ldrsb", "\t$Rt, $addr",
1553 [(set GPR:$Rt, (sextloadi8 addrmode3:$addr))]>;
Rafael Espindolac391d162006-10-23 20:34:27 +00001554
Chris Lattnera1ca91a2010-11-02 23:40:41 +00001555let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1,
1556 isCodeGenOnly = 1 in { // $dst2 doesn't exist in asmstring?
Jim Grosbachf1ce7cc2010-11-19 18:16:46 +00001557// FIXME: $dst2 isn't in the asm string as it's implied by $Rd (dst2 = Rd+1)
1558// how to represent that such that tblgen is happy and we don't
1559// mark this codegen only?
Evan Chenga8e29892007-01-19 07:51:42 +00001560// Load doubleword
Jim Grosbachf1ce7cc2010-11-19 18:16:46 +00001561def LDRD : AI3ld<0b1101, 0, (outs GPR:$Rd, GPR:$dst2),
1562 (ins addrmode3:$addr), LdMiscFrm,
1563 IIC_iLoad_d_r, "ldrd", "\t$Rd, $addr",
Misha Brukmanbf16f1d2009-08-27 14:14:21 +00001564 []>, Requires<[IsARM, HasV5TE]>;
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001565}
Rafael Espindolac391d162006-10-23 20:34:27 +00001566
Evan Chenga8e29892007-01-19 07:51:42 +00001567// Indexed loads
Jim Grosbachdf7e0f82010-11-13 01:28:30 +00001568multiclass AI2_ldridx<bit isByte, string opc, InstrItinClass itin> {
Jim Grosbach0f6e33b2010-11-13 01:07:20 +00001569 def _PRE : AI2ldstidx<1, isByte, 1, (outs GPR:$Rt, GPR:$Rn_wb),
1570 (ins addrmode2:$addr), IndexModePre, LdFrm, itin,
Jim Grosbach99f53d12010-11-15 20:47:07 +00001571 opc, "\t$Rt, $addr!", "$addr.base = $Rn_wb", []> {
1572 // {17-14} Rn
1573 // {13} 1 == Rm, 0 == imm12
1574 // {12} isAdd
1575 // {11-0} imm12/Rm
1576 bits<18> addr;
1577 let Inst{25} = addr{13};
1578 let Inst{23} = addr{12};
1579 let Inst{19-16} = addr{17-14};
1580 let Inst{11-0} = addr{11-0};
1581 }
Jim Grosbach0f6e33b2010-11-13 01:07:20 +00001582 def _POST : AI2ldstidx<1, isByte, 0, (outs GPR:$Rt, GPR:$Rn_wb),
1583 (ins GPR:$Rn, am2offset:$offset),
1584 IndexModePost, LdFrm, itin,
Jim Grosbach99f53d12010-11-15 20:47:07 +00001585 opc, "\t$Rt, [$Rn], $offset", "$Rn = $Rn_wb", []> {
1586 // {13} 1 == Rm, 0 == imm12
1587 // {12} isAdd
1588 // {11-0} imm12/Rm
1589 bits<14> offset;
1590 bits<4> Rn;
1591 let Inst{25} = offset{13};
1592 let Inst{23} = offset{12};
1593 let Inst{19-16} = Rn;
1594 let Inst{11-0} = offset{11-0};
1595 }
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001596}
Rafael Espindoladc124a22006-05-18 21:45:49 +00001597
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001598let mayLoad = 1, neverHasSideEffects = 1 in {
Jim Grosbachdf7e0f82010-11-13 01:28:30 +00001599defm LDR : AI2_ldridx<0, "ldr", IIC_iLoad_ru>;
1600defm LDRB : AI2_ldridx<1, "ldrb", IIC_iLoad_bh_ru>;
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001601}
Rafael Espindola450856d2006-12-12 00:37:38 +00001602
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001603multiclass AI3_ldridx<bits<4> op, bit op20, string opc, InstrItinClass itin> {
1604 def _PRE : AI3ldstidx<op, op20, 1, 1, (outs GPR:$Rt, GPR:$Rn_wb),
1605 (ins addrmode3:$addr), IndexModePre,
1606 LdMiscFrm, itin,
1607 opc, "\t$Rt, $addr!", "$addr.base = $Rn_wb", []> {
1608 bits<14> addr;
1609 let Inst{23} = addr{8}; // U bit
1610 let Inst{22} = addr{13}; // 1 == imm8, 0 == Rm
1611 let Inst{19-16} = addr{12-9}; // Rn
1612 let Inst{11-8} = addr{7-4}; // imm7_4/zero
1613 let Inst{3-0} = addr{3-0}; // imm3_0/Rm
1614 }
1615 def _POST : AI3ldstidx<op, op20, 1, 0, (outs GPR:$Rt, GPR:$Rn_wb),
1616 (ins GPR:$Rn, am3offset:$offset), IndexModePost,
1617 LdMiscFrm, itin,
1618 opc, "\t$Rt, [$Rn], $offset", "$Rn = $Rn_wb", []> {
Jim Grosbach078e2392010-11-19 23:14:43 +00001619 bits<10> offset;
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001620 bits<4> Rn;
Jim Grosbach078e2392010-11-19 23:14:43 +00001621 let Inst{23} = offset{8}; // U bit
1622 let Inst{22} = offset{9}; // 1 == imm8, 0 == Rm
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001623 let Inst{19-16} = Rn;
Jim Grosbach078e2392010-11-19 23:14:43 +00001624 let Inst{11-8} = offset{7-4}; // imm7_4/zero
1625 let Inst{3-0} = offset{3-0}; // imm3_0/Rm
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001626 }
1627}
Rafael Espindola4e307642006-09-08 16:59:47 +00001628
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001629let mayLoad = 1, neverHasSideEffects = 1 in {
1630defm LDRH : AI3_ldridx<0b1011, 1, "ldrh", IIC_iLoad_bh_ru>;
1631defm LDRSH : AI3_ldridx<0b1111, 1, "ldrsh", IIC_iLoad_bh_ru>;
1632defm LDRSB : AI3_ldridx<0b1101, 1, "ldrsb", IIC_iLoad_bh_ru>;
1633let hasExtraDefRegAllocReq = 1, isCodeGenOnly = 1 in
1634defm LDRD : AI3_ldridx<0b1101, 0, "ldrd", IIC_iLoad_d_ru>;
1635} // mayLoad = 1, neverHasSideEffects = 1
Evan Chenga8e29892007-01-19 07:51:42 +00001636
Johnny Chenadb561d2010-02-18 03:27:42 +00001637// LDRT, LDRBT, LDRSBT, LDRHT, LDRSHT are for disassembly only.
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001638let mayLoad = 1, neverHasSideEffects = 1 in {
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001639def LDRT : AI2ldstidx<1, 0, 0, (outs GPR:$dst, GPR:$base_wb),
1640 (ins GPR:$base, am2offset:$offset), IndexModeNone,
1641 LdFrm, IIC_iLoad_ru,
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001642 "ldrt", "\t$dst, [$base], $offset", "$base = $base_wb", []> {
1643 let Inst{21} = 1; // overwrite
1644}
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001645def LDRBT : AI2ldstidx<1, 1, 0, (outs GPR:$dst, GPR:$base_wb),
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001646 (ins GPR:$base, am2offset:$offset), IndexModeNone,
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001647 LdFrm, IIC_iLoad_bh_ru,
Johnny Chenadb561d2010-02-18 03:27:42 +00001648 "ldrbt", "\t$dst, [$base], $offset", "$base = $base_wb", []> {
1649 let Inst{21} = 1; // overwrite
1650}
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001651def LDRSBT : AI3ldstidx<0b1101, 1, 1, 0, (outs GPR:$dst, GPR:$base_wb),
1652 (ins GPR:$base, am3offset:$offset), IndexModePost,
1653 LdMiscFrm, IIC_iLoad_bh_ru,
Johnny Chenadb561d2010-02-18 03:27:42 +00001654 "ldrsbt", "\t$dst, [$base], $offset", "$base = $base_wb", []> {
1655 let Inst{21} = 1; // overwrite
1656}
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001657def LDRHT : AI3ldstidx<0b1011, 1, 1, 0, (outs GPR:$dst, GPR:$base_wb),
1658 (ins GPR:$base, am3offset:$offset), IndexModePost,
1659 LdMiscFrm, IIC_iLoad_bh_ru,
1660 "ldrht", "\t$dst, [$base], $offset", "$base = $base_wb", []> {
Johnny Chenadb561d2010-02-18 03:27:42 +00001661 let Inst{21} = 1; // overwrite
1662}
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001663def LDRSHT : AI3ldstidx<0b1111, 1, 1, 0, (outs GPR:$dst, GPR:$base_wb),
1664 (ins GPR:$base, am3offset:$offset), IndexModePost,
1665 LdMiscFrm, IIC_iLoad_bh_ru,
Johnny Chenadb561d2010-02-18 03:27:42 +00001666 "ldrsht", "\t$dst, [$base], $offset", "$base = $base_wb", []> {
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001667 let Inst{21} = 1; // overwrite
1668}
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001669}
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001670
Evan Chenga8e29892007-01-19 07:51:42 +00001671// Store
Evan Chenga8e29892007-01-19 07:51:42 +00001672
1673// Stores with truncate
Jim Grosbach2aeb6122010-11-19 22:14:31 +00001674def STRH : AI3str<0b1011, (outs), (ins GPR:$Rt, addrmode3:$addr), StMiscFrm,
Jim Grosbach570a9222010-11-11 01:09:40 +00001675 IIC_iStore_bh_r, "strh", "\t$Rt, $addr",
1676 [(truncstorei16 GPR:$Rt, addrmode3:$addr)]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001677
Evan Chenga8e29892007-01-19 07:51:42 +00001678// Store doubleword
Chris Lattnera1ca91a2010-11-02 23:40:41 +00001679let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1,
1680 isCodeGenOnly = 1 in // $src2 doesn't exist in asm string
Jim Grosbach2aeb6122010-11-19 22:14:31 +00001681def STRD : AI3str<0b1111, (outs), (ins GPR:$src1, GPR:$src2, addrmode3:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001682 StMiscFrm, IIC_iStore_d_r,
Jim Grosbache5165492009-11-09 00:11:35 +00001683 "strd", "\t$src1, $addr", []>, Requires<[IsARM, HasV5TE]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001684
1685// Indexed stores
Jim Grosbach953557f42010-11-19 21:35:06 +00001686def STR_PRE : AI2stridx<0, 1, (outs GPR:$Rn_wb),
Jim Grosbach99f53d12010-11-15 20:47:07 +00001687 (ins GPR:$Rt, GPR:$Rn, am2offset:$offset),
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001688 IndexModePre, StFrm, IIC_iStore_ru,
Jim Grosbacha1b41752010-11-19 22:06:57 +00001689 "str", "\t$Rt, [$Rn, $offset]!", "$Rn = $Rn_wb",
1690 [(set GPR:$Rn_wb,
Jim Grosbach953557f42010-11-19 21:35:06 +00001691 (pre_store GPR:$Rt, GPR:$Rn, am2offset:$offset))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001692
Jim Grosbach953557f42010-11-19 21:35:06 +00001693def STR_POST : AI2stridx<0, 0, (outs GPR:$Rn_wb),
Jim Grosbach99f53d12010-11-15 20:47:07 +00001694 (ins GPR:$Rt, GPR:$Rn, am2offset:$offset),
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001695 IndexModePost, StFrm, IIC_iStore_ru,
Jim Grosbacha1b41752010-11-19 22:06:57 +00001696 "str", "\t$Rt, [$Rn], $offset", "$Rn = $Rn_wb",
1697 [(set GPR:$Rn_wb,
Jim Grosbach953557f42010-11-19 21:35:06 +00001698 (post_store GPR:$Rt, GPR:$Rn, am2offset:$offset))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001699
Jim Grosbacha1b41752010-11-19 22:06:57 +00001700def STRB_PRE : AI2stridx<1, 1, (outs GPR:$Rn_wb),
1701 (ins GPR:$Rt, GPR:$Rn, am2offset:$offset),
1702 IndexModePre, StFrm, IIC_iStore_bh_ru,
1703 "strb", "\t$Rt, [$Rn, $offset]!", "$Rn = $Rn_wb",
1704 [(set GPR:$Rn_wb, (pre_truncsti8 GPR:$Rt,
1705 GPR:$Rn, am2offset:$offset))]>;
1706def STRB_POST: AI2stridx<1, 0, (outs GPR:$Rn_wb),
1707 (ins GPR:$Rt, GPR:$Rn, am2offset:$offset),
1708 IndexModePost, StFrm, IIC_iStore_bh_ru,
1709 "strb", "\t$Rt, [$Rn], $offset", "$Rn = $Rn_wb",
1710 [(set GPR:$Rn_wb, (post_truncsti8 GPR:$Rt,
1711 GPR:$Rn, am2offset:$offset))]>;
1712
Jim Grosbach2dc77682010-11-29 18:37:44 +00001713def STRH_PRE : AI3stridx<0b1011, 0, 1, (outs GPR:$Rn_wb),
1714 (ins GPR:$Rt, GPR:$Rn, am3offset:$offset),
1715 IndexModePre, StMiscFrm, IIC_iStore_ru,
1716 "strh", "\t$Rt, [$Rn, $offset]!", "$Rn = $Rn_wb",
1717 [(set GPR:$Rn_wb,
1718 (pre_truncsti16 GPR:$Rt, GPR:$Rn, am3offset:$offset))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001719
Jim Grosbach2dc77682010-11-29 18:37:44 +00001720def STRH_POST: AI3stridx<0b1011, 0, 0, (outs GPR:$Rn_wb),
1721 (ins GPR:$Rt, GPR:$Rn, am3offset:$offset),
1722 IndexModePost, StMiscFrm, IIC_iStore_bh_ru,
1723 "strh", "\t$Rt, [$Rn], $offset", "$Rn = $Rn_wb",
1724 [(set GPR:$Rn_wb, (post_truncsti16 GPR:$Rt,
1725 GPR:$Rn, am3offset:$offset))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001726
Johnny Chen39a4bb32010-02-18 22:31:18 +00001727// For disassembly only
1728def STRD_PRE : AI3stdpr<(outs GPR:$base_wb),
1729 (ins GPR:$src1, GPR:$src2, GPR:$base, am3offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001730 StMiscFrm, IIC_iStore_d_ru,
Johnny Chen39a4bb32010-02-18 22:31:18 +00001731 "strd", "\t$src1, $src2, [$base, $offset]!",
1732 "$base = $base_wb", []>;
1733
1734// For disassembly only
1735def STRD_POST: AI3stdpo<(outs GPR:$base_wb),
1736 (ins GPR:$src1, GPR:$src2, GPR:$base, am3offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001737 StMiscFrm, IIC_iStore_d_ru,
Johnny Chen39a4bb32010-02-18 22:31:18 +00001738 "strd", "\t$src1, $src2, [$base], $offset",
1739 "$base = $base_wb", []>;
1740
Johnny Chenad4df4c2010-03-01 19:22:00 +00001741// STRT, STRBT, and STRHT are for disassembly only.
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001742
Jim Grosbach953557f42010-11-19 21:35:06 +00001743def STRT : AI2stridx<0, 0, (outs GPR:$Rn_wb),
1744 (ins GPR:$Rt, GPR:$Rn,am2offset:$offset),
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001745 IndexModeNone, StFrm, IIC_iStore_ru,
Jim Grosbach953557f42010-11-19 21:35:06 +00001746 "strt", "\t$Rt, [$Rn], $offset", "$Rn = $Rn_wb",
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001747 [/* For disassembly only; pattern left blank */]> {
1748 let Inst{21} = 1; // overwrite
1749}
1750
Jim Grosbach953557f42010-11-19 21:35:06 +00001751def STRBT : AI2stridx<1, 0, (outs GPR:$Rn_wb),
1752 (ins GPR:$Rt, GPR:$Rn, am2offset:$offset),
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001753 IndexModeNone, StFrm, IIC_iStore_bh_ru,
Jim Grosbach953557f42010-11-19 21:35:06 +00001754 "strbt", "\t$Rt, [$Rn], $offset", "$Rn = $Rn_wb",
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001755 [/* For disassembly only; pattern left blank */]> {
1756 let Inst{21} = 1; // overwrite
1757}
1758
Johnny Chenad4df4c2010-03-01 19:22:00 +00001759def STRHT: AI3sthpo<(outs GPR:$base_wb),
1760 (ins GPR:$src, GPR:$base,am3offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001761 StMiscFrm, IIC_iStore_bh_ru,
Johnny Chenad4df4c2010-03-01 19:22:00 +00001762 "strht", "\t$src, [$base], $offset", "$base = $base_wb",
1763 [/* For disassembly only; pattern left blank */]> {
1764 let Inst{21} = 1; // overwrite
1765}
1766
Evan Chenga8e29892007-01-19 07:51:42 +00001767//===----------------------------------------------------------------------===//
1768// Load / store multiple Instructions.
1769//
1770
Bill Wendling6c470b82010-11-13 09:09:38 +00001771multiclass arm_ldst_mult<string asm, bit L_bit, Format f,
1772 InstrItinClass itin, InstrItinClass itin_upd> {
Bill Wendling73fe34a2010-11-16 01:16:36 +00001773 def IA :
Bill Wendling6c470b82010-11-13 09:09:38 +00001774 AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1775 IndexModeNone, f, itin,
Bill Wendling73fe34a2010-11-16 01:16:36 +00001776 !strconcat(asm, "ia${p}\t$Rn, $regs"), "", []> {
Bill Wendling6c470b82010-11-13 09:09:38 +00001777 let Inst{24-23} = 0b01; // Increment After
1778 let Inst{21} = 0; // No writeback
1779 let Inst{20} = L_bit;
1780 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00001781 def IA_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00001782 AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1783 IndexModeUpd, f, itin_upd,
Bill Wendling73fe34a2010-11-16 01:16:36 +00001784 !strconcat(asm, "ia${p}\t$Rn!, $regs"), "$Rn = $wb", []> {
Bill Wendling6c470b82010-11-13 09:09:38 +00001785 let Inst{24-23} = 0b01; // Increment After
Bill Wendling73fe34a2010-11-16 01:16:36 +00001786 let Inst{21} = 1; // Writeback
Bill Wendling6c470b82010-11-13 09:09:38 +00001787 let Inst{20} = L_bit;
1788 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00001789 def DA :
Bill Wendling6c470b82010-11-13 09:09:38 +00001790 AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1791 IndexModeNone, f, itin,
1792 !strconcat(asm, "da${p}\t$Rn, $regs"), "", []> {
1793 let Inst{24-23} = 0b00; // Decrement After
1794 let Inst{21} = 0; // No writeback
1795 let Inst{20} = L_bit;
1796 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00001797 def DA_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00001798 AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1799 IndexModeUpd, f, itin_upd,
1800 !strconcat(asm, "da${p}\t$Rn!, $regs"), "$Rn = $wb", []> {
1801 let Inst{24-23} = 0b00; // Decrement After
Bill Wendling73fe34a2010-11-16 01:16:36 +00001802 let Inst{21} = 1; // Writeback
Bill Wendling6c470b82010-11-13 09:09:38 +00001803 let Inst{20} = L_bit;
1804 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00001805 def DB :
Bill Wendling6c470b82010-11-13 09:09:38 +00001806 AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1807 IndexModeNone, f, itin,
1808 !strconcat(asm, "db${p}\t$Rn, $regs"), "", []> {
1809 let Inst{24-23} = 0b10; // Decrement Before
1810 let Inst{21} = 0; // No writeback
1811 let Inst{20} = L_bit;
1812 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00001813 def DB_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00001814 AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1815 IndexModeUpd, f, itin_upd,
1816 !strconcat(asm, "db${p}\t$Rn!, $regs"), "$Rn = $wb", []> {
1817 let Inst{24-23} = 0b10; // Decrement Before
Bill Wendling73fe34a2010-11-16 01:16:36 +00001818 let Inst{21} = 1; // Writeback
Bill Wendling6c470b82010-11-13 09:09:38 +00001819 let Inst{20} = L_bit;
1820 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00001821 def IB :
Bill Wendling6c470b82010-11-13 09:09:38 +00001822 AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1823 IndexModeNone, f, itin,
1824 !strconcat(asm, "ib${p}\t$Rn, $regs"), "", []> {
1825 let Inst{24-23} = 0b11; // Increment Before
1826 let Inst{21} = 0; // No writeback
1827 let Inst{20} = L_bit;
1828 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00001829 def IB_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00001830 AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1831 IndexModeUpd, f, itin_upd,
1832 !strconcat(asm, "ib${p}\t$Rn!, $regs"), "$Rn = $wb", []> {
1833 let Inst{24-23} = 0b11; // Increment Before
Bill Wendling73fe34a2010-11-16 01:16:36 +00001834 let Inst{21} = 1; // Writeback
Bill Wendling6c470b82010-11-13 09:09:38 +00001835 let Inst{20} = L_bit;
1836 }
1837}
1838
Bill Wendlingc93989a2010-11-13 11:20:05 +00001839let neverHasSideEffects = 1 in {
Bill Wendlingddc918b2010-11-13 10:57:02 +00001840
1841let mayLoad = 1, hasExtraDefRegAllocReq = 1 in
1842defm LDM : arm_ldst_mult<"ldm", 1, LdStMulFrm, IIC_iLoad_m, IIC_iLoad_mu>;
1843
1844let mayStore = 1, hasExtraSrcRegAllocReq = 1 in
1845defm STM : arm_ldst_mult<"stm", 0, LdStMulFrm, IIC_iStore_m, IIC_iStore_mu>;
1846
1847} // neverHasSideEffects
1848
Bob Wilson0fef5842011-01-06 19:24:32 +00001849// Load / Store Multiple Mnemonic Aliases
Bill Wendling73fe34a2010-11-16 01:16:36 +00001850def : MnemonicAlias<"ldm", "ldmia">;
1851def : MnemonicAlias<"stm", "stmia">;
1852
1853// FIXME: remove when we have a way to marking a MI with these properties.
1854// FIXME: Should pc be an implicit operand like PICADD, etc?
1855let isReturn = 1, isTerminator = 1, isBarrier = 1, mayLoad = 1,
1856 hasExtraDefRegAllocReq = 1, isCodeGenOnly = 1 in
Jim Grosbachc02ba662010-11-30 19:25:56 +00001857// FIXME: Should be a pseudo-instruction.
Bill Wendling7b718782010-11-16 02:08:45 +00001858def LDMIA_RET : AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p,
Bill Wendling3380f6a2010-11-16 23:44:49 +00001859 reglist:$regs, variable_ops),
Bill Wendling7b718782010-11-16 02:08:45 +00001860 IndexModeUpd, LdStMulFrm, IIC_iLoad_mBr,
Bill Wendling3380f6a2010-11-16 23:44:49 +00001861 "ldmia${p}\t$Rn!, $regs",
Bill Wendling7b718782010-11-16 02:08:45 +00001862 "$Rn = $wb", []> {
1863 let Inst{24-23} = 0b01; // Increment After
1864 let Inst{21} = 1; // Writeback
1865 let Inst{20} = 1; // Load
Jim Grosbachc1235e22010-11-10 23:18:49 +00001866}
Evan Chenga8e29892007-01-19 07:51:42 +00001867
Evan Chenga8e29892007-01-19 07:51:42 +00001868//===----------------------------------------------------------------------===//
1869// Move Instructions.
1870//
1871
Evan Chengcd799b92009-06-12 20:46:18 +00001872let neverHasSideEffects = 1 in
Jim Grosbachf59818b2010-10-12 18:09:12 +00001873def MOVr : AsI1<0b1101, (outs GPR:$Rd), (ins GPR:$Rm), DPFrm, IIC_iMOVr,
1874 "mov", "\t$Rd, $Rm", []>, UnaryDP {
1875 bits<4> Rd;
1876 bits<4> Rm;
Jim Grosbach56ac9072010-10-08 21:45:55 +00001877
Johnny Chen04301522009-11-07 00:54:36 +00001878 let Inst{11-4} = 0b00000000;
Bob Wilson8e86b512009-10-14 19:00:24 +00001879 let Inst{25} = 0;
Jim Grosbachf59818b2010-10-12 18:09:12 +00001880 let Inst{3-0} = Rm;
1881 let Inst{15-12} = Rd;
Bob Wilson8e86b512009-10-14 19:00:24 +00001882}
1883
Dale Johannesen38d5f042010-06-15 22:24:08 +00001884// A version for the smaller set of tail call registers.
1885let neverHasSideEffects = 1 in
Jim Grosbacha9a968d2010-10-22 23:48:29 +00001886def MOVr_TC : AsI1<0b1101, (outs tcGPR:$Rd), (ins tcGPR:$Rm), DPFrm,
Jim Grosbachf59818b2010-10-12 18:09:12 +00001887 IIC_iMOVr, "mov", "\t$Rd, $Rm", []>, UnaryDP {
1888 bits<4> Rd;
1889 bits<4> Rm;
Jim Grosbach56ac9072010-10-08 21:45:55 +00001890
Dale Johannesen38d5f042010-06-15 22:24:08 +00001891 let Inst{11-4} = 0b00000000;
1892 let Inst{25} = 0;
Jim Grosbachf59818b2010-10-12 18:09:12 +00001893 let Inst{3-0} = Rm;
1894 let Inst{15-12} = Rd;
Dale Johannesen38d5f042010-06-15 22:24:08 +00001895}
1896
Evan Chengf40deed2010-10-27 23:41:30 +00001897def MOVs : AsI1<0b1101, (outs GPR:$Rd), (ins shift_so_reg:$src),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001898 DPSoRegFrm, IIC_iMOVsr,
Evan Chengf40deed2010-10-27 23:41:30 +00001899 "mov", "\t$Rd, $src", [(set GPR:$Rd, shift_so_reg:$src)]>,
1900 UnaryDP {
Jim Grosbach58456c02010-10-14 23:28:31 +00001901 bits<4> Rd;
Jim Grosbach1de588d2010-10-14 18:54:27 +00001902 bits<12> src;
Jim Grosbach58456c02010-10-14 23:28:31 +00001903 let Inst{15-12} = Rd;
Jim Grosbach1de588d2010-10-14 18:54:27 +00001904 let Inst{11-0} = src;
Bob Wilson8e86b512009-10-14 19:00:24 +00001905 let Inst{25} = 0;
1906}
Evan Chenga2515702007-03-19 07:09:02 +00001907
Evan Chengc4af4632010-11-17 20:13:28 +00001908let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1 in
Jim Grosbach2a6a93d2010-10-12 23:18:08 +00001909def MOVi : AsI1<0b1101, (outs GPR:$Rd), (ins so_imm:$imm), DPFrm, IIC_iMOVi,
1910 "mov", "\t$Rd, $imm", [(set GPR:$Rd, so_imm:$imm)]>, UnaryDP {
Jim Grosbachf59818b2010-10-12 18:09:12 +00001911 bits<4> Rd;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +00001912 bits<12> imm;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001913 let Inst{25} = 1;
Jim Grosbachf59818b2010-10-12 18:09:12 +00001914 let Inst{15-12} = Rd;
1915 let Inst{19-16} = 0b0000;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +00001916 let Inst{11-0} = imm;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001917}
1918
Evan Chengc4af4632010-11-17 20:13:28 +00001919let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1 in
Evan Cheng75972122011-01-13 07:58:56 +00001920def MOVi16 : AI1<0b1000, (outs GPR:$Rd), (ins i32imm_hilo16:$imm),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001921 DPFrm, IIC_iMOVi,
Jim Grosbach1de588d2010-10-14 18:54:27 +00001922 "movw", "\t$Rd, $imm",
1923 [(set GPR:$Rd, imm0_65535:$imm)]>,
Johnny Chen92e63d82010-02-01 23:06:04 +00001924 Requires<[IsARM, HasV6T2]>, UnaryDP {
Jim Grosbach1de588d2010-10-14 18:54:27 +00001925 bits<4> Rd;
1926 bits<16> imm;
1927 let Inst{15-12} = Rd;
1928 let Inst{11-0} = imm{11-0};
1929 let Inst{19-16} = imm{15-12};
Bob Wilson5361cd22009-10-13 17:35:30 +00001930 let Inst{20} = 0;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001931 let Inst{25} = 1;
1932}
1933
Evan Cheng5de5d4b2011-01-17 08:03:18 +00001934def MOVi16_pic_ga : PseudoInst<(outs GPR:$Rd),
1935 (ins i32imm:$addr, pclabel:$id), IIC_iMOVi, []>;
1936
1937let Constraints = "$src = $Rd" in {
Evan Cheng75972122011-01-13 07:58:56 +00001938def MOVTi16 : AI1<0b1010, (outs GPR:$Rd), (ins GPR:$src, i32imm_hilo16:$imm),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001939 DPFrm, IIC_iMOVi,
Jim Grosbach1de588d2010-10-14 18:54:27 +00001940 "movt", "\t$Rd, $imm",
1941 [(set GPR:$Rd,
Jim Grosbach64171712010-02-16 21:07:46 +00001942 (or (and GPR:$src, 0xffff),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001943 lo16AllZero:$imm))]>, UnaryDP,
1944 Requires<[IsARM, HasV6T2]> {
Jim Grosbach1de588d2010-10-14 18:54:27 +00001945 bits<4> Rd;
1946 bits<16> imm;
1947 let Inst{15-12} = Rd;
1948 let Inst{11-0} = imm{11-0};
1949 let Inst{19-16} = imm{15-12};
Bob Wilson5361cd22009-10-13 17:35:30 +00001950 let Inst{20} = 0;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001951 let Inst{25} = 1;
Evan Cheng7995ef32009-09-09 01:47:07 +00001952}
Evan Cheng13ab0202007-07-10 18:08:01 +00001953
Evan Cheng5de5d4b2011-01-17 08:03:18 +00001954def MOVTi16_pic_ga : PseudoInst<(outs GPR:$Rd),
1955 (ins GPR:$src, i32imm:$addr, pclabel:$id), IIC_iMOVi, []>;
1956
1957} // Constraints
1958
Evan Cheng20956592009-10-21 08:15:52 +00001959def : ARMPat<(or GPR:$src, 0xffff0000), (MOVTi16 GPR:$src, 0xffff)>,
1960 Requires<[IsARM, HasV6T2]>;
1961
David Goodwinca01a8d2009-09-01 18:32:09 +00001962let Uses = [CPSR] in
Jim Grosbach99594eb2010-11-18 01:38:26 +00001963def RRX: PseudoInst<(outs GPR:$Rd), (ins GPR:$Rm), IIC_iMOVsi,
Jim Grosbach7032f922010-10-14 22:57:13 +00001964 [(set GPR:$Rd, (ARMrrx GPR:$Rm))]>, UnaryDP,
1965 Requires<[IsARM]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001966
1967// These aren't really mov instructions, but we have to define them this way
1968// due to flag operands.
1969
Evan Cheng071a2792007-09-11 19:55:27 +00001970let Defs = [CPSR] in {
Jim Grosbach99594eb2010-11-18 01:38:26 +00001971def MOVsrl_flag : PseudoInst<(outs GPR:$dst), (ins GPR:$src), IIC_iMOVsi,
Jim Grosbach7032f922010-10-14 22:57:13 +00001972 [(set GPR:$dst, (ARMsrl_flag GPR:$src))]>, UnaryDP,
1973 Requires<[IsARM]>;
Jim Grosbach99594eb2010-11-18 01:38:26 +00001974def MOVsra_flag : PseudoInst<(outs GPR:$dst), (ins GPR:$src), IIC_iMOVsi,
Jim Grosbach7032f922010-10-14 22:57:13 +00001975 [(set GPR:$dst, (ARMsra_flag GPR:$src))]>, UnaryDP,
1976 Requires<[IsARM]>;
Evan Cheng071a2792007-09-11 19:55:27 +00001977}
Evan Chenga8e29892007-01-19 07:51:42 +00001978
Evan Chenga8e29892007-01-19 07:51:42 +00001979//===----------------------------------------------------------------------===//
1980// Extend Instructions.
1981//
1982
1983// Sign extenders
1984
Evan Cheng576a3962010-09-25 00:49:35 +00001985defm SXTB : AI_ext_rrot<0b01101010,
1986 "sxtb", UnOpFrag<(sext_inreg node:$Src, i8)>>;
1987defm SXTH : AI_ext_rrot<0b01101011,
1988 "sxth", UnOpFrag<(sext_inreg node:$Src, i16)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00001989
Evan Cheng576a3962010-09-25 00:49:35 +00001990defm SXTAB : AI_exta_rrot<0b01101010,
Evan Cheng97f48c32008-11-06 22:15:19 +00001991 "sxtab", BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS, i8))>>;
Evan Cheng576a3962010-09-25 00:49:35 +00001992defm SXTAH : AI_exta_rrot<0b01101011,
Evan Cheng97f48c32008-11-06 22:15:19 +00001993 "sxtah", BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS,i16))>>;
Evan Chenga8e29892007-01-19 07:51:42 +00001994
Johnny Chen2ec5e492010-02-22 21:50:40 +00001995// For disassembly only
Evan Cheng576a3962010-09-25 00:49:35 +00001996defm SXTB16 : AI_ext_rrot_np<0b01101000, "sxtb16">;
Johnny Chen2ec5e492010-02-22 21:50:40 +00001997
1998// For disassembly only
Evan Cheng576a3962010-09-25 00:49:35 +00001999defm SXTAB16 : AI_exta_rrot_np<0b01101000, "sxtab16">;
Evan Chenga8e29892007-01-19 07:51:42 +00002000
2001// Zero extenders
2002
2003let AddedComplexity = 16 in {
Evan Cheng576a3962010-09-25 00:49:35 +00002004defm UXTB : AI_ext_rrot<0b01101110,
2005 "uxtb" , UnOpFrag<(and node:$Src, 0x000000FF)>>;
2006defm UXTH : AI_ext_rrot<0b01101111,
2007 "uxth" , UnOpFrag<(and node:$Src, 0x0000FFFF)>>;
2008defm UXTB16 : AI_ext_rrot<0b01101100,
2009 "uxtb16", UnOpFrag<(and node:$Src, 0x00FF00FF)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00002010
Jim Grosbach542f6422010-07-28 23:25:44 +00002011// FIXME: This pattern incorrectly assumes the shl operator is a rotate.
2012// The transformation should probably be done as a combiner action
2013// instead so we can include a check for masking back in the upper
2014// eight bits of the source into the lower eight bits of the result.
2015//def : ARMV6Pat<(and (shl GPR:$Src, (i32 8)), 0xFF00FF),
2016// (UXTB16r_rot GPR:$Src, 24)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002017def : ARMV6Pat<(and (srl GPR:$Src, (i32 8)), 0xFF00FF),
Evan Chenga8e29892007-01-19 07:51:42 +00002018 (UXTB16r_rot GPR:$Src, 8)>;
2019
Evan Cheng576a3962010-09-25 00:49:35 +00002020defm UXTAB : AI_exta_rrot<0b01101110, "uxtab",
Evan Chenga8e29892007-01-19 07:51:42 +00002021 BinOpFrag<(add node:$LHS, (and node:$RHS, 0x00FF))>>;
Evan Cheng576a3962010-09-25 00:49:35 +00002022defm UXTAH : AI_exta_rrot<0b01101111, "uxtah",
Evan Chenga8e29892007-01-19 07:51:42 +00002023 BinOpFrag<(add node:$LHS, (and node:$RHS, 0xFFFF))>>;
Rafael Espindola3c000bf2006-08-21 22:00:32 +00002024}
2025
Evan Chenga8e29892007-01-19 07:51:42 +00002026// This isn't safe in general, the add is two 16-bit units, not a 32-bit add.
Johnny Chen2ec5e492010-02-22 21:50:40 +00002027// For disassembly only
Evan Cheng576a3962010-09-25 00:49:35 +00002028defm UXTAB16 : AI_exta_rrot_np<0b01101100, "uxtab16">;
Rafael Espindola817e7fd2006-09-11 19:24:19 +00002029
Evan Chenga8e29892007-01-19 07:51:42 +00002030
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002031def SBFX : I<(outs GPR:$Rd),
2032 (ins GPR:$Rn, imm0_31:$lsb, imm0_31_m1:$width),
Evan Cheng0e55fd62010-09-30 01:08:25 +00002033 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002034 "sbfx", "\t$Rd, $Rn, $lsb, $width", "", []>,
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002035 Requires<[IsARM, HasV6T2]> {
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002036 bits<4> Rd;
2037 bits<4> Rn;
2038 bits<5> lsb;
2039 bits<5> width;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002040 let Inst{27-21} = 0b0111101;
2041 let Inst{6-4} = 0b101;
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002042 let Inst{20-16} = width;
2043 let Inst{15-12} = Rd;
2044 let Inst{11-7} = lsb;
2045 let Inst{3-0} = Rn;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002046}
2047
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002048def UBFX : I<(outs GPR:$Rd),
2049 (ins GPR:$Rn, imm0_31:$lsb, imm0_31_m1:$width),
Evan Cheng0e55fd62010-09-30 01:08:25 +00002050 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002051 "ubfx", "\t$Rd, $Rn, $lsb, $width", "", []>,
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002052 Requires<[IsARM, HasV6T2]> {
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002053 bits<4> Rd;
2054 bits<4> Rn;
2055 bits<5> lsb;
2056 bits<5> width;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002057 let Inst{27-21} = 0b0111111;
2058 let Inst{6-4} = 0b101;
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002059 let Inst{20-16} = width;
2060 let Inst{15-12} = Rd;
2061 let Inst{11-7} = lsb;
2062 let Inst{3-0} = Rn;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002063}
2064
Evan Chenga8e29892007-01-19 07:51:42 +00002065//===----------------------------------------------------------------------===//
2066// Arithmetic Instructions.
2067//
2068
Jim Grosbach26421962008-10-14 20:36:24 +00002069defm ADD : AsI1_bin_irs<0b0100, "add",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002070 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Evan Cheng8de898a2009-06-26 00:19:44 +00002071 BinOpFrag<(add node:$LHS, node:$RHS)>, 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00002072defm SUB : AsI1_bin_irs<0b0010, "sub",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002073 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Evan Cheng7fd7ca42008-09-17 07:53:38 +00002074 BinOpFrag<(sub node:$LHS, node:$RHS)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00002075
Evan Chengc85e8322007-07-05 07:13:32 +00002076// ADD and SUB with 's' bit set.
Jim Grosbache5165492009-11-09 00:11:35 +00002077defm ADDS : AI1_bin_s_irs<0b0100, "adds",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002078 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Jim Grosbache5165492009-11-09 00:11:35 +00002079 BinOpFrag<(addc node:$LHS, node:$RHS)>, 1>;
2080defm SUBS : AI1_bin_s_irs<0b0010, "subs",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002081 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Evan Cheng1e249e32009-06-25 20:59:23 +00002082 BinOpFrag<(subc node:$LHS, node:$RHS)>>;
Evan Cheng2c614c52007-06-06 10:17:05 +00002083
Evan Cheng62674222009-06-25 23:34:10 +00002084defm ADC : AI1_adde_sube_irs<0b0101, "adc",
Jim Grosbach0a145f32010-02-16 20:17:57 +00002085 BinOpFrag<(adde_dead_carry node:$LHS, node:$RHS)>, 1>;
Evan Cheng62674222009-06-25 23:34:10 +00002086defm SBC : AI1_adde_sube_irs<0b0110, "sbc",
Jim Grosbach0a145f32010-02-16 20:17:57 +00002087 BinOpFrag<(sube_dead_carry node:$LHS, node:$RHS)>>;
Daniel Dunbar238100a2011-01-10 15:26:35 +00002088
2089// ADC and SUBC with 's' bit set.
Jim Grosbache5165492009-11-09 00:11:35 +00002090defm ADCS : AI1_adde_sube_s_irs<0b0101, "adcs",
Jim Grosbach0a145f32010-02-16 20:17:57 +00002091 BinOpFrag<(adde_live_carry node:$LHS, node:$RHS)>, 1>;
Jim Grosbache5165492009-11-09 00:11:35 +00002092defm SBCS : AI1_adde_sube_s_irs<0b0110, "sbcs",
Jim Grosbach0a145f32010-02-16 20:17:57 +00002093 BinOpFrag<(sube_live_carry node:$LHS, node:$RHS) >>;
Evan Chenga8e29892007-01-19 07:51:42 +00002094
Jim Grosbach84760882010-10-15 18:42:41 +00002095def RSBri : AsI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
2096 IIC_iALUi, "rsb", "\t$Rd, $Rn, $imm",
2097 [(set GPR:$Rd, (sub so_imm:$imm, GPR:$Rn))]> {
2098 bits<4> Rd;
2099 bits<4> Rn;
2100 bits<12> imm;
2101 let Inst{25} = 1;
2102 let Inst{15-12} = Rd;
2103 let Inst{19-16} = Rn;
2104 let Inst{11-0} = imm;
Evan Cheng7995ef32009-09-09 01:47:07 +00002105}
Evan Cheng13ab0202007-07-10 18:08:01 +00002106
Bob Wilsoncff71782010-08-05 18:23:43 +00002107// The reg/reg form is only defined for the disassembler; for codegen it is
2108// equivalent to SUBrr.
Jim Grosbach84760882010-10-15 18:42:41 +00002109def RSBrr : AsI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm,
2110 IIC_iALUr, "rsb", "\t$Rd, $Rn, $Rm",
Bob Wilson751aaf82010-08-05 19:00:21 +00002111 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach84760882010-10-15 18:42:41 +00002112 bits<4> Rd;
2113 bits<4> Rn;
2114 bits<4> Rm;
2115 let Inst{11-4} = 0b00000000;
2116 let Inst{25} = 0;
2117 let Inst{3-0} = Rm;
2118 let Inst{15-12} = Rd;
2119 let Inst{19-16} = Rn;
Bob Wilsoncff71782010-08-05 18:23:43 +00002120}
2121
Jim Grosbach84760882010-10-15 18:42:41 +00002122def RSBrs : AsI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
2123 DPSoRegFrm, IIC_iALUsr, "rsb", "\t$Rd, $Rn, $shift",
2124 [(set GPR:$Rd, (sub so_reg:$shift, GPR:$Rn))]> {
2125 bits<4> Rd;
2126 bits<4> Rn;
2127 bits<12> shift;
2128 let Inst{25} = 0;
2129 let Inst{11-0} = shift;
2130 let Inst{15-12} = Rd;
2131 let Inst{19-16} = Rn;
Bob Wilson7e053bb2009-10-26 22:34:44 +00002132}
Evan Chengc85e8322007-07-05 07:13:32 +00002133
2134// RSB with 's' bit set.
Daniel Dunbar238100a2011-01-10 15:26:35 +00002135let isCodeGenOnly = 1, Defs = [CPSR] in {
Jim Grosbach84760882010-10-15 18:42:41 +00002136def RSBSri : AI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
2137 IIC_iALUi, "rsbs", "\t$Rd, $Rn, $imm",
2138 [(set GPR:$Rd, (subc so_imm:$imm, GPR:$Rn))]> {
2139 bits<4> Rd;
2140 bits<4> Rn;
2141 bits<12> imm;
2142 let Inst{25} = 1;
2143 let Inst{20} = 1;
2144 let Inst{15-12} = Rd;
2145 let Inst{19-16} = Rn;
2146 let Inst{11-0} = imm;
Evan Cheng7995ef32009-09-09 01:47:07 +00002147}
Jim Grosbach84760882010-10-15 18:42:41 +00002148def RSBSrs : AI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
2149 DPSoRegFrm, IIC_iALUsr, "rsbs", "\t$Rd, $Rn, $shift",
2150 [(set GPR:$Rd, (subc so_reg:$shift, GPR:$Rn))]> {
2151 bits<4> Rd;
2152 bits<4> Rn;
2153 bits<12> shift;
2154 let Inst{25} = 0;
2155 let Inst{20} = 1;
2156 let Inst{11-0} = shift;
2157 let Inst{15-12} = Rd;
2158 let Inst{19-16} = Rn;
Bob Wilson7e053bb2009-10-26 22:34:44 +00002159}
Evan Cheng071a2792007-09-11 19:55:27 +00002160}
Evan Chengc85e8322007-07-05 07:13:32 +00002161
Evan Cheng62674222009-06-25 23:34:10 +00002162let Uses = [CPSR] in {
Jim Grosbach84760882010-10-15 18:42:41 +00002163def RSCri : AsI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
2164 DPFrm, IIC_iALUi, "rsc", "\t$Rd, $Rn, $imm",
2165 [(set GPR:$Rd, (sube_dead_carry so_imm:$imm, GPR:$Rn))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00002166 Requires<[IsARM]> {
Jim Grosbach84760882010-10-15 18:42:41 +00002167 bits<4> Rd;
2168 bits<4> Rn;
2169 bits<12> imm;
2170 let Inst{25} = 1;
2171 let Inst{15-12} = Rd;
2172 let Inst{19-16} = Rn;
2173 let Inst{11-0} = imm;
Evan Cheng7995ef32009-09-09 01:47:07 +00002174}
Bob Wilsona1d410d2010-08-05 18:59:36 +00002175// The reg/reg form is only defined for the disassembler; for codegen it is
2176// equivalent to SUBrr.
Jim Grosbach84760882010-10-15 18:42:41 +00002177def RSCrr : AsI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2178 DPFrm, IIC_iALUr, "rsc", "\t$Rd, $Rn, $Rm",
Bob Wilsona1d410d2010-08-05 18:59:36 +00002179 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach84760882010-10-15 18:42:41 +00002180 bits<4> Rd;
2181 bits<4> Rn;
2182 bits<4> Rm;
2183 let Inst{11-4} = 0b00000000;
2184 let Inst{25} = 0;
2185 let Inst{3-0} = Rm;
2186 let Inst{15-12} = Rd;
2187 let Inst{19-16} = Rn;
Bob Wilsona1d410d2010-08-05 18:59:36 +00002188}
Jim Grosbach84760882010-10-15 18:42:41 +00002189def RSCrs : AsI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
2190 DPSoRegFrm, IIC_iALUsr, "rsc", "\t$Rd, $Rn, $shift",
2191 [(set GPR:$Rd, (sube_dead_carry so_reg:$shift, GPR:$Rn))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00002192 Requires<[IsARM]> {
Jim Grosbach84760882010-10-15 18:42:41 +00002193 bits<4> Rd;
2194 bits<4> Rn;
2195 bits<12> shift;
2196 let Inst{25} = 0;
2197 let Inst{11-0} = shift;
2198 let Inst{15-12} = Rd;
2199 let Inst{19-16} = Rn;
Bob Wilsondda95832009-10-26 22:59:12 +00002200}
Evan Cheng62674222009-06-25 23:34:10 +00002201}
2202
2203// FIXME: Allow these to be predicated.
Daniel Dunbar238100a2011-01-10 15:26:35 +00002204let isCodeGenOnly = 1, Defs = [CPSR], Uses = [CPSR] in {
Jim Grosbach84760882010-10-15 18:42:41 +00002205def RSCSri : AXI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
2206 DPFrm, IIC_iALUi, "rscs\t$Rd, $Rn, $imm",
2207 [(set GPR:$Rd, (sube_dead_carry so_imm:$imm, GPR:$Rn))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00002208 Requires<[IsARM]> {
Jim Grosbach84760882010-10-15 18:42:41 +00002209 bits<4> Rd;
2210 bits<4> Rn;
2211 bits<12> imm;
2212 let Inst{25} = 1;
2213 let Inst{20} = 1;
2214 let Inst{15-12} = Rd;
2215 let Inst{19-16} = Rn;
2216 let Inst{11-0} = imm;
Evan Cheng7995ef32009-09-09 01:47:07 +00002217}
Jim Grosbach84760882010-10-15 18:42:41 +00002218def RSCSrs : AXI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
2219 DPSoRegFrm, IIC_iALUsr, "rscs\t$Rd, $Rn, $shift",
2220 [(set GPR:$Rd, (sube_dead_carry so_reg:$shift, GPR:$Rn))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00002221 Requires<[IsARM]> {
Jim Grosbach84760882010-10-15 18:42:41 +00002222 bits<4> Rd;
2223 bits<4> Rn;
2224 bits<12> shift;
2225 let Inst{25} = 0;
2226 let Inst{20} = 1;
2227 let Inst{11-0} = shift;
2228 let Inst{15-12} = Rd;
2229 let Inst{19-16} = Rn;
Bob Wilsondda95832009-10-26 22:59:12 +00002230}
Evan Cheng071a2792007-09-11 19:55:27 +00002231}
Evan Cheng2c614c52007-06-06 10:17:05 +00002232
Evan Chenga8e29892007-01-19 07:51:42 +00002233// (sub X, imm) gets canonicalized to (add X, -imm). Match this form.
Jim Grosbach502e0aa2010-07-14 17:45:16 +00002234// The assume-no-carry-in form uses the negation of the input since add/sub
2235// assume opposite meanings of the carry flag (i.e., carry == !borrow).
2236// See the definition of AddWithCarry() in the ARM ARM A2.2.1 for the gory
2237// details.
Evan Chenga8e29892007-01-19 07:51:42 +00002238def : ARMPat<(add GPR:$src, so_imm_neg:$imm),
2239 (SUBri GPR:$src, so_imm_neg:$imm)>;
Jim Grosbach502e0aa2010-07-14 17:45:16 +00002240def : ARMPat<(addc GPR:$src, so_imm_neg:$imm),
2241 (SUBSri GPR:$src, so_imm_neg:$imm)>;
2242// The with-carry-in form matches bitwise not instead of the negation.
2243// Effectively, the inverse interpretation of the carry flag already accounts
2244// for part of the negation.
2245def : ARMPat<(adde GPR:$src, so_imm_not:$imm),
2246 (SBCri GPR:$src, so_imm_not:$imm)>;
Evan Chenga8e29892007-01-19 07:51:42 +00002247
2248// Note: These are implemented in C++ code, because they have to generate
2249// ADD/SUBrs instructions, which use a complex pattern that a xform function
2250// cannot produce.
2251// (mul X, 2^n+1) -> (add (X << n), X)
2252// (mul X, 2^n-1) -> (rsb X, (X << n))
2253
Johnny Chen667d1272010-02-22 18:50:54 +00002254// ARM Arithmetic Instruction -- for disassembly only
Johnny Chen2faf3912010-02-14 06:32:20 +00002255// GPR:$dst = GPR:$a op GPR:$b
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002256class AAI<bits<8> op27_20, bits<8> op11_4, string opc,
Nate Begeman692433b2010-07-29 17:56:55 +00002257 list<dag> pattern = [/* For disassembly only; pattern left blank */]>
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002258 : AI<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm, IIC_iALUr,
2259 opc, "\t$Rd, $Rn, $Rm", pattern> {
2260 bits<4> Rd;
2261 bits<4> Rn;
2262 bits<4> Rm;
Johnny Chen08b85f32010-02-13 01:21:01 +00002263 let Inst{27-20} = op27_20;
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002264 let Inst{11-4} = op11_4;
2265 let Inst{19-16} = Rn;
2266 let Inst{15-12} = Rd;
2267 let Inst{3-0} = Rm;
Johnny Chen08b85f32010-02-13 01:21:01 +00002268}
2269
Johnny Chen667d1272010-02-22 18:50:54 +00002270// Saturating add/subtract -- for disassembly only
2271
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002272def QADD : AAI<0b00010000, 0b00000101, "qadd",
2273 [(set GPR:$Rd, (int_arm_qadd GPR:$Rn, GPR:$Rm))]>;
2274def QSUB : AAI<0b00010010, 0b00000101, "qsub",
2275 [(set GPR:$Rd, (int_arm_qsub GPR:$Rn, GPR:$Rm))]>;
2276def QDADD : AAI<0b00010100, 0b00000101, "qdadd">;
2277def QDSUB : AAI<0b00010110, 0b00000101, "qdsub">;
2278
2279def QADD16 : AAI<0b01100010, 0b11110001, "qadd16">;
2280def QADD8 : AAI<0b01100010, 0b11111001, "qadd8">;
2281def QASX : AAI<0b01100010, 0b11110011, "qasx">;
2282def QSAX : AAI<0b01100010, 0b11110101, "qsax">;
2283def QSUB16 : AAI<0b01100010, 0b11110111, "qsub16">;
2284def QSUB8 : AAI<0b01100010, 0b11111111, "qsub8">;
2285def UQADD16 : AAI<0b01100110, 0b11110001, "uqadd16">;
2286def UQADD8 : AAI<0b01100110, 0b11111001, "uqadd8">;
2287def UQASX : AAI<0b01100110, 0b11110011, "uqasx">;
2288def UQSAX : AAI<0b01100110, 0b11110101, "uqsax">;
2289def UQSUB16 : AAI<0b01100110, 0b11110111, "uqsub16">;
2290def UQSUB8 : AAI<0b01100110, 0b11111111, "uqsub8">;
Johnny Chen667d1272010-02-22 18:50:54 +00002291
2292// Signed/Unsigned add/subtract -- for disassembly only
2293
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002294def SASX : AAI<0b01100001, 0b11110011, "sasx">;
2295def SADD16 : AAI<0b01100001, 0b11110001, "sadd16">;
2296def SADD8 : AAI<0b01100001, 0b11111001, "sadd8">;
2297def SSAX : AAI<0b01100001, 0b11110101, "ssax">;
2298def SSUB16 : AAI<0b01100001, 0b11110111, "ssub16">;
2299def SSUB8 : AAI<0b01100001, 0b11111111, "ssub8">;
2300def UASX : AAI<0b01100101, 0b11110011, "uasx">;
2301def UADD16 : AAI<0b01100101, 0b11110001, "uadd16">;
2302def UADD8 : AAI<0b01100101, 0b11111001, "uadd8">;
2303def USAX : AAI<0b01100101, 0b11110101, "usax">;
2304def USUB16 : AAI<0b01100101, 0b11110111, "usub16">;
2305def USUB8 : AAI<0b01100101, 0b11111111, "usub8">;
Johnny Chen667d1272010-02-22 18:50:54 +00002306
2307// Signed/Unsigned halving add/subtract -- for disassembly only
2308
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002309def SHASX : AAI<0b01100011, 0b11110011, "shasx">;
2310def SHADD16 : AAI<0b01100011, 0b11110001, "shadd16">;
2311def SHADD8 : AAI<0b01100011, 0b11111001, "shadd8">;
2312def SHSAX : AAI<0b01100011, 0b11110101, "shsax">;
2313def SHSUB16 : AAI<0b01100011, 0b11110111, "shsub16">;
2314def SHSUB8 : AAI<0b01100011, 0b11111111, "shsub8">;
2315def UHASX : AAI<0b01100111, 0b11110011, "uhasx">;
2316def UHADD16 : AAI<0b01100111, 0b11110001, "uhadd16">;
2317def UHADD8 : AAI<0b01100111, 0b11111001, "uhadd8">;
2318def UHSAX : AAI<0b01100111, 0b11110101, "uhsax">;
2319def UHSUB16 : AAI<0b01100111, 0b11110111, "uhsub16">;
2320def UHSUB8 : AAI<0b01100111, 0b11111111, "uhsub8">;
Johnny Chen667d1272010-02-22 18:50:54 +00002321
Johnny Chenadc77332010-02-26 22:04:29 +00002322// Unsigned Sum of Absolute Differences [and Accumulate] -- for disassembly only
Johnny Chen667d1272010-02-22 18:50:54 +00002323
Jim Grosbach70987fb2010-10-18 23:35:38 +00002324def USAD8 : AI<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
Johnny Chen667d1272010-02-22 18:50:54 +00002325 MulFrm /* for convenience */, NoItinerary, "usad8",
Jim Grosbach70987fb2010-10-18 23:35:38 +00002326 "\t$Rd, $Rn, $Rm", []>,
Johnny Chen667d1272010-02-22 18:50:54 +00002327 Requires<[IsARM, HasV6]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002328 bits<4> Rd;
2329 bits<4> Rn;
2330 bits<4> Rm;
Johnny Chen667d1272010-02-22 18:50:54 +00002331 let Inst{27-20} = 0b01111000;
2332 let Inst{15-12} = 0b1111;
2333 let Inst{7-4} = 0b0001;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002334 let Inst{19-16} = Rd;
2335 let Inst{11-8} = Rm;
2336 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002337}
Jim Grosbach70987fb2010-10-18 23:35:38 +00002338def USADA8 : AI<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
Johnny Chen667d1272010-02-22 18:50:54 +00002339 MulFrm /* for convenience */, NoItinerary, "usada8",
Jim Grosbach70987fb2010-10-18 23:35:38 +00002340 "\t$Rd, $Rn, $Rm, $Ra", []>,
Johnny Chen667d1272010-02-22 18:50:54 +00002341 Requires<[IsARM, HasV6]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002342 bits<4> Rd;
2343 bits<4> Rn;
2344 bits<4> Rm;
2345 bits<4> Ra;
Johnny Chen667d1272010-02-22 18:50:54 +00002346 let Inst{27-20} = 0b01111000;
2347 let Inst{7-4} = 0b0001;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002348 let Inst{19-16} = Rd;
2349 let Inst{15-12} = Ra;
2350 let Inst{11-8} = Rm;
2351 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002352}
2353
2354// Signed/Unsigned saturate -- for disassembly only
2355
Jim Grosbach70987fb2010-10-18 23:35:38 +00002356def SSAT : AI<(outs GPR:$Rd), (ins i32imm:$sat_imm, GPR:$a, shift_imm:$sh),
2357 SatFrm, NoItinerary, "ssat", "\t$Rd, $sat_imm, $a$sh",
Bob Wilsoneaf1c982010-08-11 23:10:46 +00002358 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002359 bits<4> Rd;
2360 bits<5> sat_imm;
2361 bits<4> Rn;
2362 bits<8> sh;
Johnny Chen667d1272010-02-22 18:50:54 +00002363 let Inst{27-21} = 0b0110101;
Bob Wilsoneaf1c982010-08-11 23:10:46 +00002364 let Inst{5-4} = 0b01;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002365 let Inst{20-16} = sat_imm;
2366 let Inst{15-12} = Rd;
2367 let Inst{11-7} = sh{7-3};
2368 let Inst{6} = sh{0};
2369 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002370}
2371
Jim Grosbach70987fb2010-10-18 23:35:38 +00002372def SSAT16 : AI<(outs GPR:$Rd), (ins i32imm:$sat_imm, GPR:$Rn), SatFrm,
2373 NoItinerary, "ssat16", "\t$Rd, $sat_imm, $Rn",
Johnny Chen667d1272010-02-22 18:50:54 +00002374 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002375 bits<4> Rd;
2376 bits<4> sat_imm;
2377 bits<4> Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002378 let Inst{27-20} = 0b01101010;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002379 let Inst{11-4} = 0b11110011;
2380 let Inst{15-12} = Rd;
2381 let Inst{19-16} = sat_imm;
2382 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002383}
2384
Jim Grosbach70987fb2010-10-18 23:35:38 +00002385def USAT : AI<(outs GPR:$Rd), (ins i32imm:$sat_imm, GPR:$a, shift_imm:$sh),
2386 SatFrm, NoItinerary, "usat", "\t$Rd, $sat_imm, $a$sh",
Bob Wilsoneaf1c982010-08-11 23:10:46 +00002387 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002388 bits<4> Rd;
2389 bits<5> sat_imm;
2390 bits<4> Rn;
2391 bits<8> sh;
Johnny Chen667d1272010-02-22 18:50:54 +00002392 let Inst{27-21} = 0b0110111;
Bob Wilsoneaf1c982010-08-11 23:10:46 +00002393 let Inst{5-4} = 0b01;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002394 let Inst{15-12} = Rd;
2395 let Inst{11-7} = sh{7-3};
2396 let Inst{6} = sh{0};
2397 let Inst{20-16} = sat_imm;
2398 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002399}
2400
Jim Grosbach70987fb2010-10-18 23:35:38 +00002401def USAT16 : AI<(outs GPR:$Rd), (ins i32imm:$sat_imm, GPR:$a), SatFrm,
2402 NoItinerary, "usat16", "\t$Rd, $sat_imm, $a",
Johnny Chen667d1272010-02-22 18:50:54 +00002403 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002404 bits<4> Rd;
2405 bits<4> sat_imm;
2406 bits<4> Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002407 let Inst{27-20} = 0b01101110;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002408 let Inst{11-4} = 0b11110011;
2409 let Inst{15-12} = Rd;
2410 let Inst{19-16} = sat_imm;
2411 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002412}
Evan Chenga8e29892007-01-19 07:51:42 +00002413
Bob Wilsoneaf1c982010-08-11 23:10:46 +00002414def : ARMV6Pat<(int_arm_ssat GPR:$a, imm:$pos), (SSAT imm:$pos, GPR:$a, 0)>;
2415def : ARMV6Pat<(int_arm_usat GPR:$a, imm:$pos), (USAT imm:$pos, GPR:$a, 0)>;
Nate Begeman0e0a20e2010-07-29 22:48:09 +00002416
Evan Chenga8e29892007-01-19 07:51:42 +00002417//===----------------------------------------------------------------------===//
2418// Bitwise Instructions.
2419//
2420
Jim Grosbach26421962008-10-14 20:36:24 +00002421defm AND : AsI1_bin_irs<0b0000, "and",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002422 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Evan Cheng8de898a2009-06-26 00:19:44 +00002423 BinOpFrag<(and node:$LHS, node:$RHS)>, 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00002424defm ORR : AsI1_bin_irs<0b1100, "orr",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002425 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Evan Cheng8de898a2009-06-26 00:19:44 +00002426 BinOpFrag<(or node:$LHS, node:$RHS)>, 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00002427defm EOR : AsI1_bin_irs<0b0001, "eor",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002428 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Evan Cheng8de898a2009-06-26 00:19:44 +00002429 BinOpFrag<(xor node:$LHS, node:$RHS)>, 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00002430defm BIC : AsI1_bin_irs<0b1110, "bic",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002431 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Evan Cheng7fd7ca42008-09-17 07:53:38 +00002432 BinOpFrag<(and node:$LHS, (not node:$RHS))>>;
Evan Chenga8e29892007-01-19 07:51:42 +00002433
Jim Grosbach3fea191052010-10-21 22:03:21 +00002434def BFC : I<(outs GPR:$Rd), (ins GPR:$src, bf_inv_mask_imm:$imm),
David Goodwin2f54a2f2009-11-02 17:28:36 +00002435 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach3fea191052010-10-21 22:03:21 +00002436 "bfc", "\t$Rd, $imm", "$src = $Rd",
2437 [(set GPR:$Rd, (and GPR:$src, bf_inv_mask_imm:$imm))]>,
Evan Cheng36a0aeb2009-07-06 22:23:46 +00002438 Requires<[IsARM, HasV6T2]> {
Jim Grosbach3fea191052010-10-21 22:03:21 +00002439 bits<4> Rd;
2440 bits<10> imm;
Evan Cheng36a0aeb2009-07-06 22:23:46 +00002441 let Inst{27-21} = 0b0111110;
2442 let Inst{6-0} = 0b0011111;
Jim Grosbach3fea191052010-10-21 22:03:21 +00002443 let Inst{15-12} = Rd;
2444 let Inst{11-7} = imm{4-0}; // lsb
2445 let Inst{20-16} = imm{9-5}; // width
Evan Cheng36a0aeb2009-07-06 22:23:46 +00002446}
2447
Johnny Chenb2503c02010-02-17 06:31:48 +00002448// A8.6.18 BFI - Bitfield insert (Encoding A1)
Jim Grosbach3fea191052010-10-21 22:03:21 +00002449def BFI : I<(outs GPR:$Rd), (ins GPR:$src, GPR:$Rn, bf_inv_mask_imm:$imm),
Johnny Chenb2503c02010-02-17 06:31:48 +00002450 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach3fea191052010-10-21 22:03:21 +00002451 "bfi", "\t$Rd, $Rn, $imm", "$src = $Rd",
2452 [(set GPR:$Rd, (ARMbfi GPR:$src, GPR:$Rn,
Jim Grosbach469bbdb2010-07-16 23:05:05 +00002453 bf_inv_mask_imm:$imm))]>,
Johnny Chenb2503c02010-02-17 06:31:48 +00002454 Requires<[IsARM, HasV6T2]> {
Jim Grosbach3fea191052010-10-21 22:03:21 +00002455 bits<4> Rd;
2456 bits<4> Rn;
2457 bits<10> imm;
Johnny Chenb2503c02010-02-17 06:31:48 +00002458 let Inst{27-21} = 0b0111110;
2459 let Inst{6-4} = 0b001; // Rn: Inst{3-0} != 15
Jim Grosbach3fea191052010-10-21 22:03:21 +00002460 let Inst{15-12} = Rd;
2461 let Inst{11-7} = imm{4-0}; // lsb
2462 let Inst{20-16} = imm{9-5}; // width
2463 let Inst{3-0} = Rn;
Johnny Chenb2503c02010-02-17 06:31:48 +00002464}
2465
Jim Grosbach36860462010-10-21 22:19:32 +00002466def MVNr : AsI1<0b1111, (outs GPR:$Rd), (ins GPR:$Rm), DPFrm, IIC_iMVNr,
2467 "mvn", "\t$Rd, $Rm",
2468 [(set GPR:$Rd, (not GPR:$Rm))]>, UnaryDP {
2469 bits<4> Rd;
2470 bits<4> Rm;
Johnny Chen48d5ccf2010-01-31 11:22:28 +00002471 let Inst{25} = 0;
Jim Grosbach36860462010-10-21 22:19:32 +00002472 let Inst{19-16} = 0b0000;
Johnny Chen04301522009-11-07 00:54:36 +00002473 let Inst{11-4} = 0b00000000;
Jim Grosbach36860462010-10-21 22:19:32 +00002474 let Inst{15-12} = Rd;
2475 let Inst{3-0} = Rm;
Bob Wilson8e86b512009-10-14 19:00:24 +00002476}
Jim Grosbach36860462010-10-21 22:19:32 +00002477def MVNs : AsI1<0b1111, (outs GPR:$Rd), (ins so_reg:$shift), DPSoRegFrm,
2478 IIC_iMVNsr, "mvn", "\t$Rd, $shift",
2479 [(set GPR:$Rd, (not so_reg:$shift))]>, UnaryDP {
2480 bits<4> Rd;
Jim Grosbach36860462010-10-21 22:19:32 +00002481 bits<12> shift;
Johnny Chen48d5ccf2010-01-31 11:22:28 +00002482 let Inst{25} = 0;
Jim Grosbach36860462010-10-21 22:19:32 +00002483 let Inst{19-16} = 0b0000;
2484 let Inst{15-12} = Rd;
2485 let Inst{11-0} = shift;
Johnny Chen48d5ccf2010-01-31 11:22:28 +00002486}
Evan Chengc4af4632010-11-17 20:13:28 +00002487let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1 in
Jim Grosbach36860462010-10-21 22:19:32 +00002488def MVNi : AsI1<0b1111, (outs GPR:$Rd), (ins so_imm:$imm), DPFrm,
2489 IIC_iMVNi, "mvn", "\t$Rd, $imm",
2490 [(set GPR:$Rd, so_imm_not:$imm)]>,UnaryDP {
2491 bits<4> Rd;
Jim Grosbach36860462010-10-21 22:19:32 +00002492 bits<12> imm;
2493 let Inst{25} = 1;
2494 let Inst{19-16} = 0b0000;
2495 let Inst{15-12} = Rd;
2496 let Inst{11-0} = imm;
Evan Cheng7995ef32009-09-09 01:47:07 +00002497}
Evan Chenga8e29892007-01-19 07:51:42 +00002498
2499def : ARMPat<(and GPR:$src, so_imm_not:$imm),
2500 (BICri GPR:$src, so_imm_not:$imm)>;
2501
2502//===----------------------------------------------------------------------===//
2503// Multiply Instructions.
2504//
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002505class AsMul1I32<bits<7> opcod, dag oops, dag iops, InstrItinClass itin,
2506 string opc, string asm, list<dag> pattern>
2507 : AsMul1I<opcod, oops, iops, itin, opc, asm, pattern> {
2508 bits<4> Rd;
2509 bits<4> Rm;
2510 bits<4> Rn;
2511 let Inst{19-16} = Rd;
2512 let Inst{11-8} = Rm;
2513 let Inst{3-0} = Rn;
2514}
2515class AsMul1I64<bits<7> opcod, dag oops, dag iops, InstrItinClass itin,
2516 string opc, string asm, list<dag> pattern>
2517 : AsMul1I<opcod, oops, iops, itin, opc, asm, pattern> {
2518 bits<4> RdLo;
2519 bits<4> RdHi;
2520 bits<4> Rm;
2521 bits<4> Rn;
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002522 let Inst{19-16} = RdHi;
2523 let Inst{15-12} = RdLo;
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002524 let Inst{11-8} = Rm;
2525 let Inst{3-0} = Rn;
2526}
Evan Chenga8e29892007-01-19 07:51:42 +00002527
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002528let isCommutable = 1 in {
2529let Constraints = "@earlyclobber $Rd" in
Anton Korobeynikov1d8334e2011-01-16 21:28:33 +00002530def MULv5: ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm,
2531 pred:$p, cc_out:$s),
2532 Size4Bytes, IIC_iMUL32,
2533 [(set GPR:$Rd, (mul GPR:$Rn, GPR:$Rm))]>,
2534 Requires<[IsARM, NoV6]>;
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002535
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002536def MUL : AsMul1I32<0b0000000, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2537 IIC_iMUL32, "mul", "\t$Rd, $Rn, $Rm",
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002538 [(set GPR:$Rd, (mul GPR:$Rn, GPR:$Rm))]>,
2539 Requires<[IsARM, HasV6]>;
2540}
Evan Chenga8e29892007-01-19 07:51:42 +00002541
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002542let Constraints = "@earlyclobber $Rd" in
Anton Korobeynikov1d8334e2011-01-16 21:28:33 +00002543def MLAv5: ARMPseudoInst<(outs GPR:$Rd),
2544 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra, pred:$p, cc_out:$s),
2545 Size4Bytes, IIC_iMAC32,
2546 [(set GPR:$Rd, (add (mul GPR:$Rn, GPR:$Rm), GPR:$Ra))]>,
2547 Requires<[IsARM, NoV6]> {
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002548 bits<4> Ra;
2549 let Inst{15-12} = Ra;
2550}
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002551def MLA : AsMul1I32<0b0000001, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2552 IIC_iMAC32, "mla", "\t$Rd, $Rn, $Rm, $Ra",
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002553 [(set GPR:$Rd, (add (mul GPR:$Rn, GPR:$Rm), GPR:$Ra))]>,
2554 Requires<[IsARM, HasV6]> {
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002555 bits<4> Ra;
2556 let Inst{15-12} = Ra;
2557}
Evan Chenga8e29892007-01-19 07:51:42 +00002558
Jim Grosbach65711012010-11-19 22:22:37 +00002559def MLS : AMul1I<0b0000011, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2560 IIC_iMAC32, "mls", "\t$Rd, $Rn, $Rm, $Ra",
2561 [(set GPR:$Rd, (sub GPR:$Ra, (mul GPR:$Rn, GPR:$Rm)))]>,
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002562 Requires<[IsARM, HasV6T2]> {
2563 bits<4> Rd;
2564 bits<4> Rm;
2565 bits<4> Rn;
Jim Grosbach65711012010-11-19 22:22:37 +00002566 bits<4> Ra;
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002567 let Inst{19-16} = Rd;
Jim Grosbach65711012010-11-19 22:22:37 +00002568 let Inst{15-12} = Ra;
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002569 let Inst{11-8} = Rm;
2570 let Inst{3-0} = Rn;
2571}
Evan Chengedcbada2009-07-06 22:05:45 +00002572
Evan Chenga8e29892007-01-19 07:51:42 +00002573// Extra precision multiplies with low / high results
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002574
Evan Chengcd799b92009-06-12 20:46:18 +00002575let neverHasSideEffects = 1 in {
Evan Cheng8de898a2009-06-26 00:19:44 +00002576let isCommutable = 1 in {
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002577let Constraints = "@earlyclobber $RdLo,@earlyclobber $RdHi" in {
Anton Korobeynikov1d8334e2011-01-16 21:28:33 +00002578def SMULLv5 : ARMPseudoInst<(outs GPR:$RdLo, GPR:$RdHi),
2579 (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s),
2580 Size4Bytes, IIC_iMUL64, []>,
2581 Requires<[IsARM, NoV6]>;
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002582
Anton Korobeynikov1d8334e2011-01-16 21:28:33 +00002583def UMULLv5 : ARMPseudoInst<(outs GPR:$RdLo, GPR:$RdHi),
2584 (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s),
2585 Size4Bytes, IIC_iMUL64, []>,
2586 Requires<[IsARM, NoV6]>;
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002587}
2588
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002589def SMULL : AsMul1I64<0b0000110, (outs GPR:$RdLo, GPR:$RdHi),
2590 (ins GPR:$Rn, GPR:$Rm), IIC_iMUL64,
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002591 "smull", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
2592 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002593
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002594def UMULL : AsMul1I64<0b0000100, (outs GPR:$RdLo, GPR:$RdHi),
2595 (ins GPR:$Rn, GPR:$Rm), IIC_iMUL64,
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002596 "umull", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
2597 Requires<[IsARM, HasV6]>;
Evan Cheng8de898a2009-06-26 00:19:44 +00002598}
Evan Chenga8e29892007-01-19 07:51:42 +00002599
2600// Multiply + accumulate
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002601let Constraints = "@earlyclobber $RdLo,@earlyclobber $RdHi" in {
Anton Korobeynikov1d8334e2011-01-16 21:28:33 +00002602def SMLALv5 : ARMPseudoInst<(outs GPR:$RdLo, GPR:$RdHi),
2603 (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s),
2604 Size4Bytes, IIC_iMAC64, []>,
2605 Requires<[IsARM, NoV6]>;
2606def UMLALv5 : ARMPseudoInst<(outs GPR:$RdLo, GPR:$RdHi),
2607 (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s),
2608 Size4Bytes, IIC_iMAC64, []>,
2609 Requires<[IsARM, NoV6]>;
2610def UMAALv5 : ARMPseudoInst<(outs GPR:$RdLo, GPR:$RdHi),
2611 (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s),
2612 Size4Bytes, IIC_iMAC64, []>,
2613 Requires<[IsARM, NoV6]>;
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002614
2615}
2616
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002617def SMLAL : AsMul1I64<0b0000111, (outs GPR:$RdLo, GPR:$RdHi),
2618 (ins GPR:$Rn, GPR:$Rm), IIC_iMAC64,
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002619 "smlal", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
2620 Requires<[IsARM, HasV6]>;
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002621def UMLAL : AsMul1I64<0b0000101, (outs GPR:$RdLo, GPR:$RdHi),
2622 (ins GPR:$Rn, GPR:$Rm), IIC_iMAC64,
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002623 "umlal", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
2624 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002625
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002626def UMAAL : AMul1I <0b0000010, (outs GPR:$RdLo, GPR:$RdHi),
2627 (ins GPR:$Rn, GPR:$Rm), IIC_iMAC64,
2628 "umaal", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
2629 Requires<[IsARM, HasV6]> {
2630 bits<4> RdLo;
2631 bits<4> RdHi;
2632 bits<4> Rm;
2633 bits<4> Rn;
2634 let Inst{19-16} = RdLo;
2635 let Inst{15-12} = RdHi;
2636 let Inst{11-8} = Rm;
2637 let Inst{3-0} = Rn;
2638}
Evan Chengcd799b92009-06-12 20:46:18 +00002639} // neverHasSideEffects
Evan Chenga8e29892007-01-19 07:51:42 +00002640
2641// Most significant word multiply
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002642def SMMUL : AMul2I <0b0111010, 0b0001, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2643 IIC_iMUL32, "smmul", "\t$Rd, $Rn, $Rm",
2644 [(set GPR:$Rd, (mulhs GPR:$Rn, GPR:$Rm))]>,
Evan Chengfbc9d412008-11-06 01:21:28 +00002645 Requires<[IsARM, HasV6]> {
Evan Chengfbc9d412008-11-06 01:21:28 +00002646 let Inst{15-12} = 0b1111;
2647}
Evan Cheng13ab0202007-07-10 18:08:01 +00002648
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002649def SMMULR : AMul2I <0b0111010, 0b0011, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2650 IIC_iMUL32, "smmulr", "\t$Rd, $Rn, $Rm",
Johnny Chen2ec5e492010-02-22 21:50:40 +00002651 [/* For disassembly only; pattern left blank */]>,
2652 Requires<[IsARM, HasV6]> {
Johnny Chen2ec5e492010-02-22 21:50:40 +00002653 let Inst{15-12} = 0b1111;
2654}
2655
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002656def SMMLA : AMul2Ia <0b0111010, 0b0001, (outs GPR:$Rd),
2657 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2658 IIC_iMAC32, "smmla", "\t$Rd, $Rn, $Rm, $Ra",
2659 [(set GPR:$Rd, (add (mulhs GPR:$Rn, GPR:$Rm), GPR:$Ra))]>,
2660 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002661
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002662def SMMLAR : AMul2Ia <0b0111010, 0b0011, (outs GPR:$Rd),
2663 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2664 IIC_iMAC32, "smmlar", "\t$Rd, $Rn, $Rm, $Ra",
Johnny Chen2ec5e492010-02-22 21:50:40 +00002665 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002666 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002667
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002668def SMMLS : AMul2Ia <0b0111010, 0b1101, (outs GPR:$Rd),
2669 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2670 IIC_iMAC32, "smmls", "\t$Rd, $Rn, $Rm, $Ra",
2671 [(set GPR:$Rd, (sub GPR:$Ra, (mulhs GPR:$Rn, GPR:$Rm)))]>,
2672 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002673
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002674def SMMLSR : AMul2Ia <0b0111010, 0b1111, (outs GPR:$Rd),
2675 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2676 IIC_iMAC32, "smmlsr", "\t$Rd, $Rn, $Rm, $Ra",
Johnny Chen2ec5e492010-02-22 21:50:40 +00002677 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002678 Requires<[IsARM, HasV6]>;
Johnny Chen2ec5e492010-02-22 21:50:40 +00002679
Raul Herbster37fb5b12007-08-30 23:25:47 +00002680multiclass AI_smul<string opc, PatFrag opnode> {
Jim Grosbach3870b752010-10-22 18:35:16 +00002681 def BB : AMulxyI<0b0001011, 0b00, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2682 IIC_iMUL16, !strconcat(opc, "bb"), "\t$Rd, $Rn, $Rm",
2683 [(set GPR:$Rd, (opnode (sext_inreg GPR:$Rn, i16),
2684 (sext_inreg GPR:$Rm, i16)))]>,
2685 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002686
Jim Grosbach3870b752010-10-22 18:35:16 +00002687 def BT : AMulxyI<0b0001011, 0b10, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2688 IIC_iMUL16, !strconcat(opc, "bt"), "\t$Rd, $Rn, $Rm",
2689 [(set GPR:$Rd, (opnode (sext_inreg GPR:$Rn, i16),
2690 (sra GPR:$Rm, (i32 16))))]>,
2691 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002692
Jim Grosbach3870b752010-10-22 18:35:16 +00002693 def TB : AMulxyI<0b0001011, 0b01, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2694 IIC_iMUL16, !strconcat(opc, "tb"), "\t$Rd, $Rn, $Rm",
2695 [(set GPR:$Rd, (opnode (sra GPR:$Rn, (i32 16)),
2696 (sext_inreg GPR:$Rm, i16)))]>,
2697 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002698
Jim Grosbach3870b752010-10-22 18:35:16 +00002699 def TT : AMulxyI<0b0001011, 0b11, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2700 IIC_iMUL16, !strconcat(opc, "tt"), "\t$Rd, $Rn, $Rm",
2701 [(set GPR:$Rd, (opnode (sra GPR:$Rn, (i32 16)),
2702 (sra GPR:$Rm, (i32 16))))]>,
2703 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002704
Jim Grosbach3870b752010-10-22 18:35:16 +00002705 def WB : AMulxyI<0b0001001, 0b01, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2706 IIC_iMUL16, !strconcat(opc, "wb"), "\t$Rd, $Rn, $Rm",
2707 [(set GPR:$Rd, (sra (opnode GPR:$Rn,
2708 (sext_inreg GPR:$Rm, i16)), (i32 16)))]>,
2709 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002710
Jim Grosbach3870b752010-10-22 18:35:16 +00002711 def WT : AMulxyI<0b0001001, 0b11, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2712 IIC_iMUL16, !strconcat(opc, "wt"), "\t$Rd, $Rn, $Rm",
2713 [(set GPR:$Rd, (sra (opnode GPR:$Rn,
2714 (sra GPR:$Rm, (i32 16))), (i32 16)))]>,
2715 Requires<[IsARM, HasV5TE]>;
Rafael Espindolabec2e382006-10-16 16:33:29 +00002716}
2717
Raul Herbster37fb5b12007-08-30 23:25:47 +00002718
2719multiclass AI_smla<string opc, PatFrag opnode> {
Jim Grosbachd507d1f2010-11-11 01:27:41 +00002720 def BB : AMulxyIa<0b0001000, 0b00, (outs GPR:$Rd),
Jim Grosbach3870b752010-10-22 18:35:16 +00002721 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2722 IIC_iMAC16, !strconcat(opc, "bb"), "\t$Rd, $Rn, $Rm, $Ra",
2723 [(set GPR:$Rd, (add GPR:$Ra,
2724 (opnode (sext_inreg GPR:$Rn, i16),
2725 (sext_inreg GPR:$Rm, i16))))]>,
2726 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002727
Jim Grosbachd507d1f2010-11-11 01:27:41 +00002728 def BT : AMulxyIa<0b0001000, 0b10, (outs GPR:$Rd),
Jim Grosbach3870b752010-10-22 18:35:16 +00002729 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2730 IIC_iMAC16, !strconcat(opc, "bt"), "\t$Rd, $Rn, $Rm, $Ra",
2731 [(set GPR:$Rd, (add GPR:$Ra, (opnode (sext_inreg GPR:$Rn, i16),
2732 (sra GPR:$Rm, (i32 16)))))]>,
2733 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002734
Jim Grosbachd507d1f2010-11-11 01:27:41 +00002735 def TB : AMulxyIa<0b0001000, 0b01, (outs GPR:$Rd),
Jim Grosbach3870b752010-10-22 18:35:16 +00002736 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2737 IIC_iMAC16, !strconcat(opc, "tb"), "\t$Rd, $Rn, $Rm, $Ra",
2738 [(set GPR:$Rd, (add GPR:$Ra, (opnode (sra GPR:$Rn, (i32 16)),
2739 (sext_inreg GPR:$Rm, i16))))]>,
2740 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002741
Jim Grosbachd507d1f2010-11-11 01:27:41 +00002742 def TT : AMulxyIa<0b0001000, 0b11, (outs GPR:$Rd),
Jim Grosbach3870b752010-10-22 18:35:16 +00002743 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2744 IIC_iMAC16, !strconcat(opc, "tt"), "\t$Rd, $Rn, $Rm, $Ra",
2745 [(set GPR:$Rd, (add GPR:$Ra, (opnode (sra GPR:$Rn, (i32 16)),
2746 (sra GPR:$Rm, (i32 16)))))]>,
2747 Requires<[IsARM, HasV5TE]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002748
Jim Grosbachd507d1f2010-11-11 01:27:41 +00002749 def WB : AMulxyIa<0b0001001, 0b00, (outs GPR:$Rd),
Jim Grosbach3870b752010-10-22 18:35:16 +00002750 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2751 IIC_iMAC16, !strconcat(opc, "wb"), "\t$Rd, $Rn, $Rm, $Ra",
2752 [(set GPR:$Rd, (add GPR:$Ra, (sra (opnode GPR:$Rn,
2753 (sext_inreg GPR:$Rm, i16)), (i32 16))))]>,
2754 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002755
Jim Grosbachd507d1f2010-11-11 01:27:41 +00002756 def WT : AMulxyIa<0b0001001, 0b10, (outs GPR:$Rd),
Jim Grosbach3870b752010-10-22 18:35:16 +00002757 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2758 IIC_iMAC16, !strconcat(opc, "wt"), "\t$Rd, $Rn, $Rm, $Ra",
2759 [(set GPR:$Rd, (add GPR:$Ra, (sra (opnode GPR:$Rn,
2760 (sra GPR:$Rm, (i32 16))), (i32 16))))]>,
2761 Requires<[IsARM, HasV5TE]>;
Rafael Espindola70673a12006-10-18 16:20:57 +00002762}
Rafael Espindola5c2aa0a2006-09-08 12:47:03 +00002763
Raul Herbster37fb5b12007-08-30 23:25:47 +00002764defm SMUL : AI_smul<"smul", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
2765defm SMLA : AI_smla<"smla", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
Rafael Espindola27185192006-09-29 21:20:16 +00002766
Johnny Chen83498e52010-02-12 21:59:23 +00002767// Halfword multiply accumulate long: SMLAL<x><y> -- for disassembly only
Jim Grosbach3870b752010-10-22 18:35:16 +00002768def SMLALBB : AMulxyI64<0b0001010, 0b00, (outs GPR:$RdLo, GPR:$RdHi),
2769 (ins GPR:$Rn, GPR:$Rm),
2770 IIC_iMAC64, "smlalbb", "\t$RdLo, $RdHi, $Rn, $Rm",
Johnny Chen83498e52010-02-12 21:59:23 +00002771 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00002772 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00002773
Jim Grosbach3870b752010-10-22 18:35:16 +00002774def SMLALBT : AMulxyI64<0b0001010, 0b10, (outs GPR:$RdLo, GPR:$RdHi),
2775 (ins GPR:$Rn, GPR:$Rm),
2776 IIC_iMAC64, "smlalbt", "\t$RdLo, $RdHi, $Rn, $Rm",
Johnny Chen83498e52010-02-12 21:59:23 +00002777 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00002778 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00002779
Jim Grosbach3870b752010-10-22 18:35:16 +00002780def SMLALTB : AMulxyI64<0b0001010, 0b01, (outs GPR:$RdLo, GPR:$RdHi),
2781 (ins GPR:$Rn, GPR:$Rm),
2782 IIC_iMAC64, "smlaltb", "\t$RdLo, $RdHi, $Rn, $Rm",
Johnny Chen83498e52010-02-12 21:59:23 +00002783 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00002784 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00002785
Jim Grosbach3870b752010-10-22 18:35:16 +00002786def SMLALTT : AMulxyI64<0b0001010, 0b11, (outs GPR:$RdLo, GPR:$RdHi),
2787 (ins GPR:$Rn, GPR:$Rm),
2788 IIC_iMAC64, "smlaltt", "\t$RdLo, $RdHi, $Rn, $Rm",
Johnny Chen83498e52010-02-12 21:59:23 +00002789 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00002790 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00002791
Johnny Chen667d1272010-02-22 18:50:54 +00002792// Helper class for AI_smld -- for disassembly only
Jim Grosbach385e1362010-10-22 19:15:30 +00002793class AMulDualIbase<bit long, bit sub, bit swap, dag oops, dag iops,
2794 InstrItinClass itin, string opc, string asm>
Johnny Chen667d1272010-02-22 18:50:54 +00002795 : AI<oops, iops, MulFrm, itin, opc, asm, []>, Requires<[IsARM, HasV6]> {
Jim Grosbach385e1362010-10-22 19:15:30 +00002796 bits<4> Rn;
2797 bits<4> Rm;
Johnny Chen667d1272010-02-22 18:50:54 +00002798 let Inst{4} = 1;
2799 let Inst{5} = swap;
2800 let Inst{6} = sub;
2801 let Inst{7} = 0;
2802 let Inst{21-20} = 0b00;
2803 let Inst{22} = long;
2804 let Inst{27-23} = 0b01110;
Jim Grosbach385e1362010-10-22 19:15:30 +00002805 let Inst{11-8} = Rm;
2806 let Inst{3-0} = Rn;
2807}
2808class AMulDualI<bit long, bit sub, bit swap, dag oops, dag iops,
2809 InstrItinClass itin, string opc, string asm>
2810 : AMulDualIbase<long, sub, swap, oops, iops, itin, opc, asm> {
2811 bits<4> Rd;
2812 let Inst{15-12} = 0b1111;
2813 let Inst{19-16} = Rd;
2814}
2815class AMulDualIa<bit long, bit sub, bit swap, dag oops, dag iops,
2816 InstrItinClass itin, string opc, string asm>
2817 : AMulDualIbase<long, sub, swap, oops, iops, itin, opc, asm> {
2818 bits<4> Ra;
2819 let Inst{15-12} = Ra;
2820}
2821class AMulDualI64<bit long, bit sub, bit swap, dag oops, dag iops,
2822 InstrItinClass itin, string opc, string asm>
2823 : AMulDualIbase<long, sub, swap, oops, iops, itin, opc, asm> {
2824 bits<4> RdLo;
2825 bits<4> RdHi;
2826 let Inst{19-16} = RdHi;
2827 let Inst{15-12} = RdLo;
Johnny Chen667d1272010-02-22 18:50:54 +00002828}
2829
2830multiclass AI_smld<bit sub, string opc> {
2831
Jim Grosbach385e1362010-10-22 19:15:30 +00002832 def D : AMulDualIa<0, sub, 0, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2833 NoItinerary, !strconcat(opc, "d"), "\t$Rd, $Rn, $Rm, $Ra">;
Johnny Chen667d1272010-02-22 18:50:54 +00002834
Jim Grosbach385e1362010-10-22 19:15:30 +00002835 def DX: AMulDualIa<0, sub, 1, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2836 NoItinerary, !strconcat(opc, "dx"), "\t$Rd, $Rn, $Rm, $Ra">;
Johnny Chen667d1272010-02-22 18:50:54 +00002837
Jim Grosbach385e1362010-10-22 19:15:30 +00002838 def LD: AMulDualI64<1, sub, 0, (outs GPR:$RdLo,GPR:$RdHi),
2839 (ins GPR:$Rn, GPR:$Rm), NoItinerary,
2840 !strconcat(opc, "ld"), "\t$RdLo, $RdHi, $Rn, $Rm">;
Johnny Chen667d1272010-02-22 18:50:54 +00002841
Jim Grosbach385e1362010-10-22 19:15:30 +00002842 def LDX : AMulDualI64<1, sub, 1, (outs GPR:$RdLo,GPR:$RdHi),
2843 (ins GPR:$Rn, GPR:$Rm), NoItinerary,
2844 !strconcat(opc, "ldx"),"\t$RdLo, $RdHi, $Rn, $Rm">;
Johnny Chen667d1272010-02-22 18:50:54 +00002845
2846}
2847
2848defm SMLA : AI_smld<0, "smla">;
2849defm SMLS : AI_smld<1, "smls">;
2850
Johnny Chen2ec5e492010-02-22 21:50:40 +00002851multiclass AI_sdml<bit sub, string opc> {
2852
Jim Grosbach385e1362010-10-22 19:15:30 +00002853 def D : AMulDualI<0, sub, 0, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2854 NoItinerary, !strconcat(opc, "d"), "\t$Rd, $Rn, $Rm">;
2855 def DX : AMulDualI<0, sub, 1, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2856 NoItinerary, !strconcat(opc, "dx"), "\t$Rd, $Rn, $Rm">;
Johnny Chen2ec5e492010-02-22 21:50:40 +00002857}
2858
2859defm SMUA : AI_sdml<0, "smua">;
2860defm SMUS : AI_sdml<1, "smus">;
Rafael Espindola42b62f32006-10-13 13:14:59 +00002861
Evan Chenga8e29892007-01-19 07:51:42 +00002862//===----------------------------------------------------------------------===//
2863// Misc. Arithmetic Instructions.
2864//
Rafael Espindola0d9fe762006-10-10 16:33:47 +00002865
Jim Grosbachf8da5f52010-10-22 22:12:16 +00002866def CLZ : AMiscA1I<0b000010110, 0b0001, (outs GPR:$Rd), (ins GPR:$Rm),
2867 IIC_iUNAr, "clz", "\t$Rd, $Rm",
2868 [(set GPR:$Rd, (ctlz GPR:$Rm))]>, Requires<[IsARM, HasV5T]>;
Rafael Espindola199dd672006-10-17 13:13:23 +00002869
Jim Grosbachf8da5f52010-10-22 22:12:16 +00002870def RBIT : AMiscA1I<0b01101111, 0b0011, (outs GPR:$Rd), (ins GPR:$Rm),
2871 IIC_iUNAr, "rbit", "\t$Rd, $Rm",
2872 [(set GPR:$Rd, (ARMrbit GPR:$Rm))]>,
2873 Requires<[IsARM, HasV6T2]>;
Jim Grosbach3482c802010-01-18 19:58:49 +00002874
Jim Grosbachf8da5f52010-10-22 22:12:16 +00002875def REV : AMiscA1I<0b01101011, 0b0011, (outs GPR:$Rd), (ins GPR:$Rm),
2876 IIC_iUNAr, "rev", "\t$Rd, $Rm",
2877 [(set GPR:$Rd, (bswap GPR:$Rm))]>, Requires<[IsARM, HasV6]>;
Rafael Espindola199dd672006-10-17 13:13:23 +00002878
Jim Grosbachf8da5f52010-10-22 22:12:16 +00002879def REV16 : AMiscA1I<0b01101011, 0b1011, (outs GPR:$Rd), (ins GPR:$Rm),
2880 IIC_iUNAr, "rev16", "\t$Rd, $Rm",
2881 [(set GPR:$Rd,
2882 (or (and (srl GPR:$Rm, (i32 8)), 0xFF),
2883 (or (and (shl GPR:$Rm, (i32 8)), 0xFF00),
2884 (or (and (srl GPR:$Rm, (i32 8)), 0xFF0000),
2885 (and (shl GPR:$Rm, (i32 8)), 0xFF000000)))))]>,
2886 Requires<[IsARM, HasV6]>;
Rafael Espindola27185192006-09-29 21:20:16 +00002887
Jim Grosbachf8da5f52010-10-22 22:12:16 +00002888def REVSH : AMiscA1I<0b01101111, 0b1011, (outs GPR:$Rd), (ins GPR:$Rm),
2889 IIC_iUNAr, "revsh", "\t$Rd, $Rm",
2890 [(set GPR:$Rd,
Evan Chenga8e29892007-01-19 07:51:42 +00002891 (sext_inreg
Jim Grosbachf8da5f52010-10-22 22:12:16 +00002892 (or (srl (and GPR:$Rm, 0xFF00), (i32 8)),
2893 (shl GPR:$Rm, (i32 8))), i16))]>,
2894 Requires<[IsARM, HasV6]>;
Rafael Espindola27185192006-09-29 21:20:16 +00002895
Bob Wilsonf955f292010-08-17 17:23:19 +00002896def lsl_shift_imm : SDNodeXForm<imm, [{
2897 unsigned Sh = ARM_AM::getSORegOpc(ARM_AM::lsl, N->getZExtValue());
2898 return CurDAG->getTargetConstant(Sh, MVT::i32);
2899}]>;
2900
2901def lsl_amt : PatLeaf<(i32 imm), [{
2902 return (N->getZExtValue() < 32);
2903}], lsl_shift_imm>;
2904
Jim Grosbachf8da5f52010-10-22 22:12:16 +00002905def PKHBT : APKHI<0b01101000, 0, (outs GPR:$Rd),
2906 (ins GPR:$Rn, GPR:$Rm, shift_imm:$sh),
2907 IIC_iALUsi, "pkhbt", "\t$Rd, $Rn, $Rm$sh",
2908 [(set GPR:$Rd, (or (and GPR:$Rn, 0xFFFF),
2909 (and (shl GPR:$Rm, lsl_amt:$sh),
2910 0xFFFF0000)))]>,
2911 Requires<[IsARM, HasV6]>;
Rafael Espindola27185192006-09-29 21:20:16 +00002912
Evan Chenga8e29892007-01-19 07:51:42 +00002913// Alternate cases for PKHBT where identities eliminate some nodes.
Jim Grosbachf8da5f52010-10-22 22:12:16 +00002914def : ARMV6Pat<(or (and GPR:$Rn, 0xFFFF), (and GPR:$Rm, 0xFFFF0000)),
2915 (PKHBT GPR:$Rn, GPR:$Rm, 0)>;
2916def : ARMV6Pat<(or (and GPR:$Rn, 0xFFFF), (shl GPR:$Rm, imm16_31:$sh)),
2917 (PKHBT GPR:$Rn, GPR:$Rm, (lsl_shift_imm imm16_31:$sh))>;
Rafael Espindola9e071f02006-10-02 19:30:56 +00002918
Bob Wilsonf955f292010-08-17 17:23:19 +00002919def asr_shift_imm : SDNodeXForm<imm, [{
2920 unsigned Sh = ARM_AM::getSORegOpc(ARM_AM::asr, N->getZExtValue());
2921 return CurDAG->getTargetConstant(Sh, MVT::i32);
2922}]>;
2923
2924def asr_amt : PatLeaf<(i32 imm), [{
2925 return (N->getZExtValue() <= 32);
2926}], asr_shift_imm>;
Rafael Espindolaa2845842006-10-05 16:48:49 +00002927
Bob Wilsondc66eda2010-08-16 22:26:55 +00002928// Note: Shifts of 1-15 bits will be transformed to srl instead of sra and
2929// will match the pattern below.
Jim Grosbachf8da5f52010-10-22 22:12:16 +00002930def PKHTB : APKHI<0b01101000, 1, (outs GPR:$Rd),
2931 (ins GPR:$Rn, GPR:$Rm, shift_imm:$sh),
2932 IIC_iBITsi, "pkhtb", "\t$Rd, $Rn, $Rm$sh",
2933 [(set GPR:$Rd, (or (and GPR:$Rn, 0xFFFF0000),
2934 (and (sra GPR:$Rm, asr_amt:$sh),
2935 0xFFFF)))]>,
2936 Requires<[IsARM, HasV6]>;
Rafael Espindola9e071f02006-10-02 19:30:56 +00002937
Evan Chenga8e29892007-01-19 07:51:42 +00002938// Alternate cases for PKHTB where identities eliminate some nodes. Note that
2939// a shift amount of 0 is *not legal* here, it is PKHBT instead.
Bob Wilsondc66eda2010-08-16 22:26:55 +00002940def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF0000), (srl GPR:$src2, imm16_31:$sh)),
Bob Wilsonf955f292010-08-17 17:23:19 +00002941 (PKHTB GPR:$src1, GPR:$src2, (asr_shift_imm imm16_31:$sh))>;
Evan Chenga8e29892007-01-19 07:51:42 +00002942def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF0000),
Bob Wilsonf955f292010-08-17 17:23:19 +00002943 (and (srl GPR:$src2, imm1_15:$sh), 0xFFFF)),
2944 (PKHTB GPR:$src1, GPR:$src2, (asr_shift_imm imm1_15:$sh))>;
Rafael Espindolab47e1d02006-10-10 18:55:14 +00002945
Evan Chenga8e29892007-01-19 07:51:42 +00002946//===----------------------------------------------------------------------===//
2947// Comparison Instructions...
2948//
Rafael Espindolab47e1d02006-10-10 18:55:14 +00002949
Jim Grosbach26421962008-10-14 20:36:24 +00002950defm CMP : AI1_cmp_irs<0b1010, "cmp",
Evan Cheng5d42c562010-09-29 00:49:25 +00002951 IIC_iCMPi, IIC_iCMPr, IIC_iCMPsr,
Evan Cheng0ff94f72007-08-07 01:37:15 +00002952 BinOpFrag<(ARMcmp node:$LHS, node:$RHS)>>;
Bill Wendling6165e872010-08-26 18:33:51 +00002953
Jim Grosbach97a884d2010-12-07 20:41:06 +00002954// ARMcmpZ can re-use the above instruction definitions.
2955def : ARMPat<(ARMcmpZ GPR:$src, so_imm:$imm),
2956 (CMPri GPR:$src, so_imm:$imm)>;
2957def : ARMPat<(ARMcmpZ GPR:$src, GPR:$rhs),
2958 (CMPrr GPR:$src, GPR:$rhs)>;
2959def : ARMPat<(ARMcmpZ GPR:$src, so_reg:$rhs),
2960 (CMPrs GPR:$src, so_reg:$rhs)>;
2961
Bill Wendlingc8714bb2010-09-10 10:31:11 +00002962// FIXME: We have to be careful when using the CMN instruction and comparison
2963// with 0. One would expect these two pieces of code should give identical
Bill Wendling6165e872010-08-26 18:33:51 +00002964// results:
2965//
2966// rsbs r1, r1, 0
2967// cmp r0, r1
2968// mov r0, #0
2969// it ls
2970// mov r0, #1
2971//
2972// and:
Jim Grosbacha9a968d2010-10-22 23:48:29 +00002973//
Bill Wendling6165e872010-08-26 18:33:51 +00002974// cmn r0, r1
2975// mov r0, #0
2976// it ls
2977// mov r0, #1
2978//
2979// However, the CMN gives the *opposite* result when r1 is 0. This is because
2980// the carry flag is set in the CMP case but not in the CMN case. In short, the
2981// CMP instruction doesn't perform a truncate of the (logical) NOT of 0 plus the
2982// value of r0 and the carry bit (because the "carry bit" parameter to
2983// AddWithCarry is defined as 1 in this case, the carry flag will always be set
2984// when r0 >= 0). The CMN instruction doesn't perform a NOT of 0 so there is
2985// never a "carry" when this AddWithCarry is performed (because the "carry bit"
2986// parameter to AddWithCarry is defined as 0).
2987//
Bill Wendlingc8714bb2010-09-10 10:31:11 +00002988// When x is 0 and unsigned:
Bill Wendling6165e872010-08-26 18:33:51 +00002989//
2990// x = 0
2991// ~x = 0xFFFF FFFF
2992// ~x + 1 = 0x1 0000 0000
2993// (-x = 0) != (0x1 0000 0000 = ~x + 1)
2994//
Bill Wendlingc8714bb2010-09-10 10:31:11 +00002995// Therefore, we should disable CMN when comparing against zero, until we can
2996// limit when the CMN instruction is used (when we know that the RHS is not 0 or
2997// when it's a comparison which doesn't look at the 'carry' flag).
Bill Wendling6165e872010-08-26 18:33:51 +00002998//
2999// (See the ARM docs for the "AddWithCarry" pseudo-code.)
3000//
3001// This is related to <rdar://problem/7569620>.
3002//
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00003003//defm CMN : AI1_cmp_irs<0b1011, "cmn",
3004// BinOpFrag<(ARMcmp node:$LHS,(ineg node:$RHS))>>;
Rafael Espindolae5bbd6d2006-10-07 14:24:52 +00003005
Evan Chenga8e29892007-01-19 07:51:42 +00003006// Note that TST/TEQ don't set all the same flags that CMP does!
Evan Chengd87293c2008-11-06 08:47:38 +00003007defm TST : AI1_cmp_irs<0b1000, "tst",
Evan Cheng5d42c562010-09-29 00:49:25 +00003008 IIC_iTSTi, IIC_iTSTr, IIC_iTSTsr,
Evan Chengc4af4632010-11-17 20:13:28 +00003009 BinOpFrag<(ARMcmpZ (and_su node:$LHS, node:$RHS), 0)>, 1>;
Evan Chengd87293c2008-11-06 08:47:38 +00003010defm TEQ : AI1_cmp_irs<0b1001, "teq",
Evan Cheng5d42c562010-09-29 00:49:25 +00003011 IIC_iTSTi, IIC_iTSTr, IIC_iTSTsr,
Evan Chengc4af4632010-11-17 20:13:28 +00003012 BinOpFrag<(ARMcmpZ (xor_su node:$LHS, node:$RHS), 0)>, 1>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00003013
David Goodwinc0309b42009-06-29 15:33:01 +00003014defm CMNz : AI1_cmp_irs<0b1011, "cmn",
Evan Cheng5d42c562010-09-29 00:49:25 +00003015 IIC_iCMPi, IIC_iCMPr, IIC_iCMPsr,
David Goodwinc0309b42009-06-29 15:33:01 +00003016 BinOpFrag<(ARMcmpZ node:$LHS,(ineg node:$RHS))>>;
Evan Cheng2c614c52007-06-06 10:17:05 +00003017
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00003018//def : ARMPat<(ARMcmp GPR:$src, so_imm_neg:$imm),
3019// (CMNri GPR:$src, so_imm_neg:$imm)>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00003020
David Goodwinc0309b42009-06-29 15:33:01 +00003021def : ARMPat<(ARMcmpZ GPR:$src, so_imm_neg:$imm),
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00003022 (CMNzri GPR:$src, so_imm_neg:$imm)>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00003023
Evan Cheng218977b2010-07-13 19:27:42 +00003024// Pseudo i64 compares for some floating point compares.
3025let usesCustomInserter = 1, isBranch = 1, isTerminator = 1,
3026 Defs = [CPSR] in {
3027def BCCi64 : PseudoInst<(outs),
Jim Grosbachc5ed0132010-08-17 18:39:16 +00003028 (ins i32imm:$cc, GPR:$lhs1, GPR:$lhs2, GPR:$rhs1, GPR:$rhs2, brtarget:$dst),
Jim Grosbach99594eb2010-11-18 01:38:26 +00003029 IIC_Br,
Evan Cheng218977b2010-07-13 19:27:42 +00003030 [(ARMBcci64 imm:$cc, GPR:$lhs1, GPR:$lhs2, GPR:$rhs1, GPR:$rhs2, bb:$dst)]>;
3031
3032def BCCZi64 : PseudoInst<(outs),
Jim Grosbach99594eb2010-11-18 01:38:26 +00003033 (ins i32imm:$cc, GPR:$lhs1, GPR:$lhs2, brtarget:$dst), IIC_Br,
Evan Cheng218977b2010-07-13 19:27:42 +00003034 [(ARMBcci64 imm:$cc, GPR:$lhs1, GPR:$lhs2, 0, 0, bb:$dst)]>;
3035} // usesCustomInserter
3036
Rafael Espindolae5bbd6d2006-10-07 14:24:52 +00003037
Evan Chenga8e29892007-01-19 07:51:42 +00003038// Conditional moves
Evan Chengc85e8322007-07-05 07:13:32 +00003039// FIXME: should be able to write a pattern for ARMcmov, but can't use
Jim Grosbach64171712010-02-16 21:07:46 +00003040// a two-value operand where a dag node expects two operands. :(
Jim Grosbach3bbdcea2010-10-07 00:42:42 +00003041// FIXME: These should all be pseudo-instructions that get expanded to
3042// the normal MOV instructions. That would fix the dependency on
3043// special casing them in tblgen.
Owen Andersonf523e472010-09-23 23:45:25 +00003044let neverHasSideEffects = 1 in {
Jim Grosbach89c898f2010-10-13 00:50:27 +00003045def MOVCCr : AI1<0b1101, (outs GPR:$Rd), (ins GPR:$false, GPR:$Rm), DPFrm,
3046 IIC_iCMOVr, "mov", "\t$Rd, $Rm",
3047 [/*(set GPR:$Rd, (ARMcmov GPR:$false, GPR:$Rm, imm:$cc, CCR:$ccr))*/]>,
3048 RegConstraint<"$false = $Rd">, UnaryDP {
3049 bits<4> Rd;
3050 bits<4> Rm;
Jim Grosbach89c898f2010-10-13 00:50:27 +00003051 let Inst{25} = 0;
Jim Grosbach27e90082010-10-29 19:28:17 +00003052 let Inst{20} = 0;
Jim Grosbach89c898f2010-10-13 00:50:27 +00003053 let Inst{15-12} = Rd;
Johnny Chen04301522009-11-07 00:54:36 +00003054 let Inst{11-4} = 0b00000000;
Jim Grosbach27e90082010-10-29 19:28:17 +00003055 let Inst{3-0} = Rm;
Bob Wilson8e86b512009-10-14 19:00:24 +00003056}
Rafael Espindola493a7fc2006-10-10 20:38:57 +00003057
Jim Grosbach27e90082010-10-29 19:28:17 +00003058def MOVCCs : AI1<0b1101, (outs GPR:$Rd),
3059 (ins GPR:$false, so_reg:$shift), DPSoRegFrm, IIC_iCMOVsr,
3060 "mov", "\t$Rd, $shift",
3061 [/*(set GPR:$Rd, (ARMcmov GPR:$false, so_reg:$shift, imm:$cc, CCR:$ccr))*/]>,
3062 RegConstraint<"$false = $Rd">, UnaryDP {
3063 bits<4> Rd;
Jim Grosbach27e90082010-10-29 19:28:17 +00003064 bits<12> shift;
Bob Wilson8e86b512009-10-14 19:00:24 +00003065 let Inst{25} = 0;
Jim Grosbach3bbdcea2010-10-07 00:42:42 +00003066 let Inst{20} = 0;
Jim Grosbach79119162010-11-16 18:13:42 +00003067 let Inst{19-16} = 0;
Jim Grosbach27e90082010-10-29 19:28:17 +00003068 let Inst{15-12} = Rd;
3069 let Inst{11-0} = shift;
Jim Grosbach3bbdcea2010-10-07 00:42:42 +00003070}
3071
Evan Chengc4af4632010-11-17 20:13:28 +00003072let isMoveImm = 1 in
Evan Cheng75972122011-01-13 07:58:56 +00003073def MOVCCi16 : AI1<0b1000, (outs GPR:$Rd), (ins GPR:$false, i32imm_hilo16:$imm),
Jim Grosbach27e90082010-10-29 19:28:17 +00003074 DPFrm, IIC_iMOVi,
3075 "movw", "\t$Rd, $imm",
3076 []>,
3077 RegConstraint<"$false = $Rd">, Requires<[IsARM, HasV6T2]>,
3078 UnaryDP {
3079 bits<4> Rd;
3080 bits<16> imm;
Bob Wilson8e86b512009-10-14 19:00:24 +00003081 let Inst{25} = 1;
Jim Grosbach27e90082010-10-29 19:28:17 +00003082 let Inst{20} = 0;
3083 let Inst{19-16} = imm{15-12};
3084 let Inst{15-12} = Rd;
3085 let Inst{11-0} = imm{11-0};
3086}
3087
Evan Chengc4af4632010-11-17 20:13:28 +00003088let isMoveImm = 1 in
Jim Grosbach27e90082010-10-29 19:28:17 +00003089def MOVCCi : AI1<0b1101, (outs GPR:$Rd),
3090 (ins GPR:$false, so_imm:$imm), DPFrm, IIC_iCMOVi,
3091 "mov", "\t$Rd, $imm",
3092 [/*(set GPR:$Rd, (ARMcmov GPR:$false, so_imm:$imm, imm:$cc, CCR:$ccr))*/]>,
3093 RegConstraint<"$false = $Rd">, UnaryDP {
3094 bits<4> Rd;
3095 bits<12> imm;
3096 let Inst{25} = 1;
3097 let Inst{20} = 0;
3098 let Inst{19-16} = 0b0000;
3099 let Inst{15-12} = Rd;
3100 let Inst{11-0} = imm;
Evan Cheng7995ef32009-09-09 01:47:07 +00003101}
Evan Cheng875a6ac2010-11-12 22:42:47 +00003102
Evan Cheng63f35442010-11-13 02:25:14 +00003103// Two instruction predicate mov immediate.
Evan Chengc4af4632010-11-17 20:13:28 +00003104let isMoveImm = 1 in
Evan Cheng63f35442010-11-13 02:25:14 +00003105def MOVCCi32imm : PseudoInst<(outs GPR:$Rd),
3106 (ins GPR:$false, i32imm:$src, pred:$p),
Jim Grosbach99594eb2010-11-18 01:38:26 +00003107 IIC_iCMOVix2, []>, RegConstraint<"$false = $Rd">;
Evan Cheng63f35442010-11-13 02:25:14 +00003108
Evan Chengc4af4632010-11-17 20:13:28 +00003109let isMoveImm = 1 in
Evan Cheng875a6ac2010-11-12 22:42:47 +00003110def MVNCCi : AI1<0b1111, (outs GPR:$Rd),
3111 (ins GPR:$false, so_imm:$imm), DPFrm, IIC_iCMOVi,
3112 "mvn", "\t$Rd, $imm",
3113 [/*(set GPR:$Rd, (ARMcmov GPR:$false, so_imm_not:$imm, imm:$cc, CCR:$ccr))*/]>,
3114 RegConstraint<"$false = $Rd">, UnaryDP {
3115 bits<4> Rd;
3116 bits<12> imm;
3117 let Inst{25} = 1;
3118 let Inst{20} = 0;
3119 let Inst{19-16} = 0b0000;
3120 let Inst{15-12} = Rd;
3121 let Inst{11-0} = imm;
3122}
Owen Andersonf523e472010-09-23 23:45:25 +00003123} // neverHasSideEffects
Rafael Espindolad9ae7782006-10-07 13:46:42 +00003124
Jim Grosbach3728e962009-12-10 00:11:09 +00003125//===----------------------------------------------------------------------===//
3126// Atomic operations intrinsics
3127//
3128
Bob Wilsonf74a4292010-10-30 00:54:37 +00003129def memb_opt : Operand<i32> {
3130 let PrintMethod = "printMemBOption";
Jim Grosbachcbd77d22009-12-10 18:35:32 +00003131}
Jim Grosbach3728e962009-12-10 00:11:09 +00003132
Bob Wilsonf74a4292010-10-30 00:54:37 +00003133// memory barriers protect the atomic sequences
3134let hasSideEffects = 1 in {
3135def DMB : AInoP<(outs), (ins memb_opt:$opt), MiscFrm, NoItinerary,
3136 "dmb", "\t$opt", [(ARMMemBarrier (i32 imm:$opt))]>,
3137 Requires<[IsARM, HasDB]> {
3138 bits<4> opt;
3139 let Inst{31-4} = 0xf57ff05;
3140 let Inst{3-0} = opt;
Jim Grosbachcbd77d22009-12-10 18:35:32 +00003141}
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00003142
Johnny Chen7def14f2010-08-11 23:35:12 +00003143def DMB_MCR : AInoP<(outs), (ins GPR:$zero), MiscFrm, NoItinerary,
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00003144 "mcr", "\tp15, 0, $zero, c7, c10, 5",
Evan Cheng11db0682010-08-11 06:22:01 +00003145 [(ARMMemBarrierMCR GPR:$zero)]>,
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00003146 Requires<[IsARM, HasV6]> {
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00003147 // FIXME: add encoding
3148}
Jim Grosbach3728e962009-12-10 00:11:09 +00003149}
Rafael Espindola4b20fbc2006-10-10 12:56:00 +00003150
Bob Wilsonf74a4292010-10-30 00:54:37 +00003151def DSB : AInoP<(outs), (ins memb_opt:$opt), MiscFrm, NoItinerary,
3152 "dsb", "\t$opt",
3153 [/* For disassembly only; pattern left blank */]>,
3154 Requires<[IsARM, HasDB]> {
3155 bits<4> opt;
3156 let Inst{31-4} = 0xf57ff04;
3157 let Inst{3-0} = opt;
Johnny Chenfd6037d2010-02-18 00:19:08 +00003158}
3159
Johnny Chenfd6037d2010-02-18 00:19:08 +00003160// ISB has only full system option -- for disassembly only
Bob Wilsonf74a4292010-10-30 00:54:37 +00003161def ISB : AInoP<(outs), (ins), MiscFrm, NoItinerary, "isb", "", []>,
3162 Requires<[IsARM, HasDB]> {
Johnny Chen1adc40c2010-08-12 20:46:17 +00003163 let Inst{31-4} = 0xf57ff06;
Johnny Chenfd6037d2010-02-18 00:19:08 +00003164 let Inst{3-0} = 0b1111;
3165}
3166
Jim Grosbach66869102009-12-11 18:52:41 +00003167let usesCustomInserter = 1 in {
Jim Grosbache801dc42009-12-12 01:40:06 +00003168 let Uses = [CPSR] in {
3169 def ATOMIC_LOAD_ADD_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003170 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003171 [(set GPR:$dst, (atomic_load_add_8 GPR:$ptr, GPR:$incr))]>;
3172 def ATOMIC_LOAD_SUB_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003173 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003174 [(set GPR:$dst, (atomic_load_sub_8 GPR:$ptr, GPR:$incr))]>;
3175 def ATOMIC_LOAD_AND_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003176 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003177 [(set GPR:$dst, (atomic_load_and_8 GPR:$ptr, GPR:$incr))]>;
3178 def ATOMIC_LOAD_OR_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003179 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003180 [(set GPR:$dst, (atomic_load_or_8 GPR:$ptr, GPR:$incr))]>;
3181 def ATOMIC_LOAD_XOR_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003182 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003183 [(set GPR:$dst, (atomic_load_xor_8 GPR:$ptr, GPR:$incr))]>;
3184 def ATOMIC_LOAD_NAND_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003185 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003186 [(set GPR:$dst, (atomic_load_nand_8 GPR:$ptr, GPR:$incr))]>;
3187 def ATOMIC_LOAD_ADD_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003188 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003189 [(set GPR:$dst, (atomic_load_add_16 GPR:$ptr, GPR:$incr))]>;
3190 def ATOMIC_LOAD_SUB_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003191 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003192 [(set GPR:$dst, (atomic_load_sub_16 GPR:$ptr, GPR:$incr))]>;
3193 def ATOMIC_LOAD_AND_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003194 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003195 [(set GPR:$dst, (atomic_load_and_16 GPR:$ptr, GPR:$incr))]>;
3196 def ATOMIC_LOAD_OR_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003197 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003198 [(set GPR:$dst, (atomic_load_or_16 GPR:$ptr, GPR:$incr))]>;
3199 def ATOMIC_LOAD_XOR_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003200 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003201 [(set GPR:$dst, (atomic_load_xor_16 GPR:$ptr, GPR:$incr))]>;
3202 def ATOMIC_LOAD_NAND_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003203 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003204 [(set GPR:$dst, (atomic_load_nand_16 GPR:$ptr, GPR:$incr))]>;
3205 def ATOMIC_LOAD_ADD_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003206 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003207 [(set GPR:$dst, (atomic_load_add_32 GPR:$ptr, GPR:$incr))]>;
3208 def ATOMIC_LOAD_SUB_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003209 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003210 [(set GPR:$dst, (atomic_load_sub_32 GPR:$ptr, GPR:$incr))]>;
3211 def ATOMIC_LOAD_AND_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003212 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003213 [(set GPR:$dst, (atomic_load_and_32 GPR:$ptr, GPR:$incr))]>;
3214 def ATOMIC_LOAD_OR_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003215 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003216 [(set GPR:$dst, (atomic_load_or_32 GPR:$ptr, GPR:$incr))]>;
3217 def ATOMIC_LOAD_XOR_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003218 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003219 [(set GPR:$dst, (atomic_load_xor_32 GPR:$ptr, GPR:$incr))]>;
3220 def ATOMIC_LOAD_NAND_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003221 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003222 [(set GPR:$dst, (atomic_load_nand_32 GPR:$ptr, GPR:$incr))]>;
3223
3224 def ATOMIC_SWAP_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003225 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003226 [(set GPR:$dst, (atomic_swap_8 GPR:$ptr, GPR:$new))]>;
3227 def ATOMIC_SWAP_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003228 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003229 [(set GPR:$dst, (atomic_swap_16 GPR:$ptr, GPR:$new))]>;
3230 def ATOMIC_SWAP_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003231 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003232 [(set GPR:$dst, (atomic_swap_32 GPR:$ptr, GPR:$new))]>;
3233
Jim Grosbache801dc42009-12-12 01:40:06 +00003234 def ATOMIC_CMP_SWAP_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003235 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003236 [(set GPR:$dst, (atomic_cmp_swap_8 GPR:$ptr, GPR:$old, GPR:$new))]>;
3237 def ATOMIC_CMP_SWAP_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003238 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003239 [(set GPR:$dst, (atomic_cmp_swap_16 GPR:$ptr, GPR:$old, GPR:$new))]>;
3240 def ATOMIC_CMP_SWAP_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003241 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003242 [(set GPR:$dst, (atomic_cmp_swap_32 GPR:$ptr, GPR:$old, GPR:$new))]>;
3243}
Jim Grosbach5278eb82009-12-11 01:42:04 +00003244}
3245
3246let mayLoad = 1 in {
Jim Grosbach86875a22010-10-29 19:58:57 +00003247def LDREXB : AIldrex<0b10, (outs GPR:$Rt), (ins GPR:$Rn), NoItinerary,
3248 "ldrexb", "\t$Rt, [$Rn]",
Jim Grosbach5278eb82009-12-11 01:42:04 +00003249 []>;
Jim Grosbach86875a22010-10-29 19:58:57 +00003250def LDREXH : AIldrex<0b11, (outs GPR:$Rt), (ins GPR:$Rn), NoItinerary,
3251 "ldrexh", "\t$Rt, [$Rn]",
Jim Grosbach5278eb82009-12-11 01:42:04 +00003252 []>;
Jim Grosbach86875a22010-10-29 19:58:57 +00003253def LDREX : AIldrex<0b00, (outs GPR:$Rt), (ins GPR:$Rn), NoItinerary,
3254 "ldrex", "\t$Rt, [$Rn]",
Jim Grosbach5278eb82009-12-11 01:42:04 +00003255 []>;
Jim Grosbach86875a22010-10-29 19:58:57 +00003256def LDREXD : AIldrex<0b01, (outs GPR:$Rt, GPR:$Rt2), (ins GPR:$Rn),
Jim Grosbachd7d72d62009-12-14 17:02:55 +00003257 NoItinerary,
Jim Grosbach86875a22010-10-29 19:58:57 +00003258 "ldrexd", "\t$Rt, $Rt2, [$Rn]",
Jim Grosbachd7d72d62009-12-14 17:02:55 +00003259 []>;
Jim Grosbach5278eb82009-12-11 01:42:04 +00003260}
3261
Jim Grosbach86875a22010-10-29 19:58:57 +00003262let mayStore = 1, Constraints = "@earlyclobber $Rd" in {
3263def STREXB : AIstrex<0b10, (outs GPR:$Rd), (ins GPR:$src, GPR:$Rn),
Jim Grosbachd7d72d62009-12-14 17:02:55 +00003264 NoItinerary,
Jim Grosbach86875a22010-10-29 19:58:57 +00003265 "strexb", "\t$Rd, $src, [$Rn]",
Jim Grosbach5278eb82009-12-11 01:42:04 +00003266 []>;
Jim Grosbach86875a22010-10-29 19:58:57 +00003267def STREXH : AIstrex<0b11, (outs GPR:$Rd), (ins GPR:$Rt, GPR:$Rn),
Jim Grosbach5278eb82009-12-11 01:42:04 +00003268 NoItinerary,
Jim Grosbach86875a22010-10-29 19:58:57 +00003269 "strexh", "\t$Rd, $Rt, [$Rn]",
Jim Grosbach5278eb82009-12-11 01:42:04 +00003270 []>;
Jim Grosbach86875a22010-10-29 19:58:57 +00003271def STREX : AIstrex<0b00, (outs GPR:$Rd), (ins GPR:$Rt, GPR:$Rn),
Jim Grosbachd7d72d62009-12-14 17:02:55 +00003272 NoItinerary,
Jim Grosbach86875a22010-10-29 19:58:57 +00003273 "strex", "\t$Rd, $Rt, [$Rn]",
Jim Grosbach5278eb82009-12-11 01:42:04 +00003274 []>;
Jim Grosbach86875a22010-10-29 19:58:57 +00003275def STREXD : AIstrex<0b01, (outs GPR:$Rd),
3276 (ins GPR:$Rt, GPR:$Rt2, GPR:$Rn),
Jim Grosbachd7d72d62009-12-14 17:02:55 +00003277 NoItinerary,
Jim Grosbach86875a22010-10-29 19:58:57 +00003278 "strexd", "\t$Rd, $Rt, $Rt2, [$Rn]",
Jim Grosbachd7d72d62009-12-14 17:02:55 +00003279 []>;
Jim Grosbach5278eb82009-12-11 01:42:04 +00003280}
3281
Johnny Chenb9436272010-02-17 22:37:58 +00003282// Clear-Exclusive is for disassembly only.
3283def CLREX : AXI<(outs), (ins), MiscFrm, NoItinerary, "clrex",
3284 [/* For disassembly only; pattern left blank */]>,
3285 Requires<[IsARM, HasV7]> {
Jim Grosbachf32ecc62010-10-29 20:21:36 +00003286 let Inst{31-0} = 0b11110101011111111111000000011111;
Johnny Chenb9436272010-02-17 22:37:58 +00003287}
3288
Johnny Chenb3e1bf52010-02-12 20:48:24 +00003289// SWP/SWPB are deprecated in V6/V7 and for disassembly only.
3290let mayLoad = 1 in {
Jim Grosbachf32ecc62010-10-29 20:21:36 +00003291def SWP : AIswp<0, (outs GPR:$Rt), (ins GPR:$Rt2, GPR:$Rn), "swp",
3292 [/* For disassembly only; pattern left blank */]>;
3293def SWPB : AIswp<1, (outs GPR:$Rt), (ins GPR:$Rt2, GPR:$Rn), "swpb",
3294 [/* For disassembly only; pattern left blank */]>;
Johnny Chenb3e1bf52010-02-12 20:48:24 +00003295}
3296
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00003297//===----------------------------------------------------------------------===//
3298// TLS Instructions
3299//
3300
3301// __aeabi_read_tp preserves the registers r1-r3.
Jason W Kima0871e72010-12-08 23:14:44 +00003302// This is a pseudo inst so that we can get the encoding right,
3303// complete with fixup for the aeabi_read_tp function.
Evan Cheng13ab0202007-07-10 18:08:01 +00003304let isCall = 1,
Evan Cheng1e0eab12010-11-29 22:43:27 +00003305 Defs = [R0, R12, LR, CPSR], Uses = [SP] in {
Jason W Kima0871e72010-12-08 23:14:44 +00003306 def TPsoft : PseudoInst<(outs), (ins), IIC_Br,
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00003307 [(set R0, ARMthread_pointer)]>;
3308}
Rafael Espindolac01c87c2006-10-17 20:33:13 +00003309
Evan Chenga8e29892007-01-19 07:51:42 +00003310//===----------------------------------------------------------------------===//
Jim Grosbach0e0da732009-05-12 23:59:14 +00003311// SJLJ Exception handling intrinsics
Jim Grosbach1add6592009-08-13 15:11:43 +00003312// eh_sjlj_setjmp() is an instruction sequence to store the return
Jim Grosbachf9570122009-05-14 00:46:35 +00003313// address and save #0 in R0 for the non-longjmp case.
Jim Grosbach0e0da732009-05-12 23:59:14 +00003314// Since by its nature we may be coming from some other function to get
3315// here, and we're using the stack frame for the containing function to
3316// save/restore registers, we can't keep anything live in regs across
Jim Grosbachf9570122009-05-14 00:46:35 +00003317// the eh_sjlj_setjmp(), else it will almost certainly have been tromped upon
Jim Grosbach0e0da732009-05-12 23:59:14 +00003318// when we get here from a longjmp(). We force everthing out of registers
Jim Grosbachf9570122009-05-14 00:46:35 +00003319// except for our own input by listing the relevant registers in Defs. By
3320// doing so, we also cause the prologue/epilogue code to actively preserve
3321// all of the callee-saved resgisters, which is exactly what we want.
Jim Grosbacha87ded22010-02-08 23:22:00 +00003322// A constant value is passed in $val, and we use the location as a scratch.
Jim Grosbachf32ecc62010-10-29 20:21:36 +00003323//
3324// These are pseudo-instructions and are lowered to individual MC-insts, so
3325// no encoding information is necessary.
Jim Grosbacha87ded22010-02-08 23:22:00 +00003326let Defs =
Jim Grosbachf35d2162009-08-13 16:59:44 +00003327 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR, D0,
3328 D1, D2, D3, D4, D5, D6, D7, D8, D9, D10, D11, D12, D13, D14, D15,
Evan Cheng0531d042009-07-29 20:10:36 +00003329 D16, D17, D18, D19, D20, D21, D22, D23, D24, D25, D26, D27, D28, D29, D30,
Jim Grosbach5caeff52010-05-28 17:37:40 +00003330 D31 ], hasSideEffects = 1, isBarrier = 1 in {
Jim Grosbache76473d2010-11-29 23:51:31 +00003331 def Int_eh_sjlj_setjmp : PseudoInst<(outs), (ins GPR:$src, GPR:$val),
3332 NoItinerary,
Bob Wilsonec80e262010-04-09 20:41:18 +00003333 [(set R0, (ARMeh_sjlj_setjmp GPR:$src, GPR:$val))]>,
3334 Requires<[IsARM, HasVFP2]>;
3335}
3336
3337let Defs =
Jim Grosbach5caeff52010-05-28 17:37:40 +00003338 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR ],
3339 hasSideEffects = 1, isBarrier = 1 in {
Jim Grosbache76473d2010-11-29 23:51:31 +00003340 def Int_eh_sjlj_setjmp_nofp : PseudoInst<(outs), (ins GPR:$src, GPR:$val),
3341 NoItinerary,
Bob Wilsonec80e262010-04-09 20:41:18 +00003342 [(set R0, (ARMeh_sjlj_setjmp GPR:$src, GPR:$val))]>,
3343 Requires<[IsARM, NoVFP]>;
Jim Grosbach0e0da732009-05-12 23:59:14 +00003344}
3345
Jim Grosbach5eb19512010-05-22 01:06:18 +00003346// FIXME: Non-Darwin version(s)
3347let isBarrier = 1, hasSideEffects = 1, isTerminator = 1,
3348 Defs = [ R7, LR, SP ] in {
Jim Grosbache76473d2010-11-29 23:51:31 +00003349def Int_eh_sjlj_longjmp : PseudoInst<(outs), (ins GPR:$src, GPR:$scratch),
3350 NoItinerary,
Jim Grosbach5eb19512010-05-22 01:06:18 +00003351 [(ARMeh_sjlj_longjmp GPR:$src, GPR:$scratch)]>,
3352 Requires<[IsARM, IsDarwin]>;
3353}
3354
Jim Grosbache4ad3872010-10-19 23:27:08 +00003355// eh.sjlj.dispatchsetup pseudo-instruction.
Jim Grosbache317b132010-10-29 20:21:49 +00003356// This pseudo is used for ARM, Thumb1 and Thumb2. Any differences are
Jim Grosbache4ad3872010-10-19 23:27:08 +00003357// handled when the pseudo is expanded (which happens before any passes
3358// that need the instruction size).
3359let isBarrier = 1, hasSideEffects = 1 in
3360def Int_eh_sjlj_dispatchsetup :
Jim Grosbach99594eb2010-11-18 01:38:26 +00003361 PseudoInst<(outs), (ins GPR:$src), NoItinerary,
Jim Grosbache4ad3872010-10-19 23:27:08 +00003362 [(ARMeh_sjlj_dispatchsetup GPR:$src)]>,
3363 Requires<[IsDarwin]>;
3364
Jim Grosbach0e0da732009-05-12 23:59:14 +00003365//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +00003366// Non-Instruction Patterns
3367//
Rafael Espindola5aca9272006-10-07 14:03:39 +00003368
Evan Chenga8e29892007-01-19 07:51:42 +00003369// Large immediate handling.
Rafael Espindola0505be02006-10-16 21:10:32 +00003370
Evan Cheng893d7fe2010-11-12 23:03:38 +00003371// 32-bit immediate using two piece so_imms or movw + movt.
Chris Lattner017d9472009-10-20 00:40:56 +00003372// This is a single pseudo instruction, the benefit is that it can be remat'd
3373// as a single unit instead of having to handle reg inputs.
3374// FIXME: Remove this when we can do generalized remat.
Evan Cheng5de5d4b2011-01-17 08:03:18 +00003375let isReMaterializable = 1, isMoveImm = 1 in {
Jim Grosbach99594eb2010-11-18 01:38:26 +00003376def MOVi32imm : PseudoInst<(outs GPR:$dst), (ins i32imm:$src), IIC_iMOVix2,
Evan Cheng11c11f82010-11-12 23:46:13 +00003377 [(set GPR:$dst, (arm_i32imm:$src))]>,
Evan Cheng893d7fe2010-11-12 23:03:38 +00003378 Requires<[IsARM]>;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00003379
Evan Cheng5de5d4b2011-01-17 08:03:18 +00003380def MOV_pic_ga : PseudoInst<(outs GPR:$dst),
3381 (ins i32imm:$addr, pclabel:$id), IIC_iMOVix2,
3382 [(set GPR:$dst, (ARMWrapperPIC tglobaladdr:$addr, imm:$id))]>,
3383 Requires<[IsARM, UseMovt]>;
3384} // isReMaterializable = 1, isMoveImm = 1 in
3385
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +00003386// ConstantPool, GlobalAddress, and JumpTable
3387def : ARMPat<(ARMWrapper tglobaladdr :$dst), (LEApcrel tglobaladdr :$dst)>,
3388 Requires<[IsARM, DontUseMovt]>;
3389def : ARMPat<(ARMWrapper tconstpool :$dst), (LEApcrel tconstpool :$dst)>;
3390def : ARMPat<(ARMWrapper tglobaladdr :$dst), (MOVi32imm tglobaladdr :$dst)>,
3391 Requires<[IsARM, UseMovt]>;
3392def : ARMPat<(ARMWrapperJT tjumptable:$dst, imm:$id),
3393 (LEApcrelJT tjumptable:$dst, imm:$id)>;
3394
Evan Chenga8e29892007-01-19 07:51:42 +00003395// TODO: add,sub,and, 3-instr forms?
Rafael Espindola0505be02006-10-16 21:10:32 +00003396
Dale Johannesen51e28e62010-06-03 21:09:53 +00003397// Tail calls
Dale Johannesen38d5f042010-06-15 22:24:08 +00003398def : ARMPat<(ARMtcret tcGPR:$dst),
3399 (TCRETURNri tcGPR:$dst)>, Requires<[IsDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00003400
3401def : ARMPat<(ARMtcret (i32 tglobaladdr:$dst)),
3402 (TCRETURNdi texternalsym:$dst)>, Requires<[IsDarwin]>;
3403
3404def : ARMPat<(ARMtcret (i32 texternalsym:$dst)),
3405 (TCRETURNdi texternalsym:$dst)>, Requires<[IsDarwin]>;
3406
Dale Johannesen38d5f042010-06-15 22:24:08 +00003407def : ARMPat<(ARMtcret tcGPR:$dst),
3408 (TCRETURNriND tcGPR:$dst)>, Requires<[IsNotDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00003409
3410def : ARMPat<(ARMtcret (i32 tglobaladdr:$dst)),
3411 (TCRETURNdiND texternalsym:$dst)>, Requires<[IsNotDarwin]>;
3412
3413def : ARMPat<(ARMtcret (i32 texternalsym:$dst)),
3414 (TCRETURNdiND texternalsym:$dst)>, Requires<[IsNotDarwin]>;
Rafael Espindola24357862006-10-19 17:05:03 +00003415
Evan Chenga8e29892007-01-19 07:51:42 +00003416// Direct calls
Bob Wilson54fc1242009-06-22 21:01:46 +00003417def : ARMPat<(ARMcall texternalsym:$func), (BL texternalsym:$func)>,
Evan Cheng20a2a0a2009-07-29 21:26:42 +00003418 Requires<[IsARM, IsNotDarwin]>;
Bob Wilson54fc1242009-06-22 21:01:46 +00003419def : ARMPat<(ARMcall texternalsym:$func), (BLr9 texternalsym:$func)>,
Evan Cheng20a2a0a2009-07-29 21:26:42 +00003420 Requires<[IsARM, IsDarwin]>;
Rafael Espindola9dca7ad2006-11-01 14:13:27 +00003421
Evan Chenga8e29892007-01-19 07:51:42 +00003422// zextload i1 -> zextload i8
Jim Grosbachc1d30212010-10-27 00:19:44 +00003423def : ARMPat<(zextloadi1 addrmode_imm12:$addr), (LDRBi12 addrmode_imm12:$addr)>;
3424def : ARMPat<(zextloadi1 ldst_so_reg:$addr), (LDRBrs ldst_so_reg:$addr)>;
Lauro Ramos Venancioa8f9f4a2006-12-26 19:30:42 +00003425
Evan Chenga8e29892007-01-19 07:51:42 +00003426// extload -> zextload
Jim Grosbachc1d30212010-10-27 00:19:44 +00003427def : ARMPat<(extloadi1 addrmode_imm12:$addr), (LDRBi12 addrmode_imm12:$addr)>;
3428def : ARMPat<(extloadi1 ldst_so_reg:$addr), (LDRBrs ldst_so_reg:$addr)>;
3429def : ARMPat<(extloadi8 addrmode_imm12:$addr), (LDRBi12 addrmode_imm12:$addr)>;
3430def : ARMPat<(extloadi8 ldst_so_reg:$addr), (LDRBrs ldst_so_reg:$addr)>;
3431
Evan Chenga8e29892007-01-19 07:51:42 +00003432def : ARMPat<(extloadi16 addrmode3:$addr), (LDRH addrmode3:$addr)>;
Rafael Espindola9dca7ad2006-11-01 14:13:27 +00003433
Evan Cheng83b5cf02008-11-05 23:22:34 +00003434def : ARMPat<(extloadi8 addrmodepc:$addr), (PICLDRB addrmodepc:$addr)>;
3435def : ARMPat<(extloadi16 addrmodepc:$addr), (PICLDRH addrmodepc:$addr)>;
3436
Evan Cheng34b12d22007-01-19 20:27:35 +00003437// smul* and smla*
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003438def : ARMV5TEPat<(mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
3439 (sra (shl GPR:$b, (i32 16)), (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00003440 (SMULBB GPR:$a, GPR:$b)>;
3441def : ARMV5TEPat<(mul sext_16_node:$a, sext_16_node:$b),
3442 (SMULBB GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003443def : ARMV5TEPat<(mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
3444 (sra GPR:$b, (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00003445 (SMULBT GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003446def : ARMV5TEPat<(mul sext_16_node:$a, (sra GPR:$b, (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00003447 (SMULBT GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003448def : ARMV5TEPat<(mul (sra GPR:$a, (i32 16)),
3449 (sra (shl GPR:$b, (i32 16)), (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00003450 (SMULTB GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003451def : ARMV5TEPat<(mul (sra GPR:$a, (i32 16)), sext_16_node:$b),
Evan Cheng34b12d22007-01-19 20:27:35 +00003452 (SMULTB GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003453def : ARMV5TEPat<(sra (mul GPR:$a, (sra (shl GPR:$b, (i32 16)), (i32 16))),
3454 (i32 16)),
Evan Cheng34b12d22007-01-19 20:27:35 +00003455 (SMULWB GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003456def : ARMV5TEPat<(sra (mul GPR:$a, sext_16_node:$b), (i32 16)),
Evan Cheng34b12d22007-01-19 20:27:35 +00003457 (SMULWB GPR:$a, GPR:$b)>;
3458
3459def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003460 (mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
3461 (sra (shl GPR:$b, (i32 16)), (i32 16)))),
Evan Cheng34b12d22007-01-19 20:27:35 +00003462 (SMLABB GPR:$a, GPR:$b, GPR:$acc)>;
3463def : ARMV5TEPat<(add GPR:$acc,
3464 (mul sext_16_node:$a, sext_16_node:$b)),
3465 (SMLABB GPR:$a, GPR:$b, GPR:$acc)>;
3466def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003467 (mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
3468 (sra GPR:$b, (i32 16)))),
Evan Cheng34b12d22007-01-19 20:27:35 +00003469 (SMLABT GPR:$a, GPR:$b, GPR:$acc)>;
3470def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003471 (mul sext_16_node:$a, (sra GPR:$b, (i32 16)))),
Evan Cheng34b12d22007-01-19 20:27:35 +00003472 (SMLABT GPR:$a, GPR:$b, GPR:$acc)>;
3473def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003474 (mul (sra GPR:$a, (i32 16)),
3475 (sra (shl GPR:$b, (i32 16)), (i32 16)))),
Evan Cheng34b12d22007-01-19 20:27:35 +00003476 (SMLATB GPR:$a, GPR:$b, GPR:$acc)>;
3477def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003478 (mul (sra GPR:$a, (i32 16)), sext_16_node:$b)),
Evan Cheng34b12d22007-01-19 20:27:35 +00003479 (SMLATB GPR:$a, GPR:$b, GPR:$acc)>;
3480def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003481 (sra (mul GPR:$a, (sra (shl GPR:$b, (i32 16)), (i32 16))),
3482 (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00003483 (SMLAWB GPR:$a, GPR:$b, GPR:$acc)>;
3484def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003485 (sra (mul GPR:$a, sext_16_node:$b), (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00003486 (SMLAWB GPR:$a, GPR:$b, GPR:$acc)>;
3487
Evan Chenga8e29892007-01-19 07:51:42 +00003488//===----------------------------------------------------------------------===//
3489// Thumb Support
3490//
3491
3492include "ARMInstrThumb.td"
3493
3494//===----------------------------------------------------------------------===//
Anton Korobeynikov52237112009-06-17 18:13:58 +00003495// Thumb2 Support
3496//
3497
3498include "ARMInstrThumb2.td"
3499
3500//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +00003501// Floating Point Support
3502//
3503
3504include "ARMInstrVFP.td"
Bob Wilson5bafff32009-06-22 23:27:02 +00003505
3506//===----------------------------------------------------------------------===//
3507// Advanced SIMD (NEON) Support
3508//
3509
3510include "ARMInstrNEON.td"
Johnny Chen906d57f2010-02-12 01:44:23 +00003511
3512//===----------------------------------------------------------------------===//
3513// Coprocessor Instructions. For disassembly only.
3514//
3515
3516def CDP : ABI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1,
3517 nohash_imm:$CRd, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2),
3518 NoItinerary, "cdp", "\tp$cop, $opc1, cr$CRd, cr$CRn, cr$CRm, $opc2",
3519 [/* For disassembly only; pattern left blank */]> {
3520 let Inst{4} = 0;
3521}
3522
3523def CDP2 : ABXI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1,
3524 nohash_imm:$CRd, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2),
3525 NoItinerary, "cdp2\tp$cop, $opc1, cr$CRd, cr$CRn, cr$CRm, $opc2",
3526 [/* For disassembly only; pattern left blank */]> {
3527 let Inst{31-28} = 0b1111;
3528 let Inst{4} = 0;
3529}
3530
Johnny Chen64dfb782010-02-16 20:04:27 +00003531class ACI<dag oops, dag iops, string opc, string asm>
3532 : I<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, BrFrm, NoItinerary,
3533 opc, asm, "", [/* For disassembly only; pattern left blank */]> {
3534 let Inst{27-25} = 0b110;
3535}
3536
3537multiclass LdStCop<bits<4> op31_28, bit load, string opc> {
3538
3539 def _OFFSET : ACI<(outs),
3540 (ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr),
3541 opc, "\tp$cop, cr$CRd, $addr"> {
3542 let Inst{31-28} = op31_28;
3543 let Inst{24} = 1; // P = 1
3544 let Inst{21} = 0; // W = 0
3545 let Inst{22} = 0; // D = 0
3546 let Inst{20} = load;
3547 }
3548
3549 def _PRE : ACI<(outs),
3550 (ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr),
3551 opc, "\tp$cop, cr$CRd, $addr!"> {
3552 let Inst{31-28} = op31_28;
3553 let Inst{24} = 1; // P = 1
3554 let Inst{21} = 1; // W = 1
3555 let Inst{22} = 0; // D = 0
3556 let Inst{20} = load;
3557 }
3558
3559 def _POST : ACI<(outs),
3560 (ins nohash_imm:$cop, nohash_imm:$CRd, GPR:$base, am2offset:$offset),
3561 opc, "\tp$cop, cr$CRd, [$base], $offset"> {
3562 let Inst{31-28} = op31_28;
3563 let Inst{24} = 0; // P = 0
3564 let Inst{21} = 1; // W = 1
3565 let Inst{22} = 0; // D = 0
3566 let Inst{20} = load;
3567 }
3568
3569 def _OPTION : ACI<(outs),
3570 (ins nohash_imm:$cop, nohash_imm:$CRd, GPR:$base, i32imm:$option),
3571 opc, "\tp$cop, cr$CRd, [$base], $option"> {
3572 let Inst{31-28} = op31_28;
3573 let Inst{24} = 0; // P = 0
3574 let Inst{23} = 1; // U = 1
3575 let Inst{21} = 0; // W = 0
3576 let Inst{22} = 0; // D = 0
3577 let Inst{20} = load;
3578 }
3579
3580 def L_OFFSET : ACI<(outs),
3581 (ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr),
Johnny Chen2fb10f12010-04-16 19:33:23 +00003582 !strconcat(opc, "l"), "\tp$cop, cr$CRd, $addr"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003583 let Inst{31-28} = op31_28;
3584 let Inst{24} = 1; // P = 1
3585 let Inst{21} = 0; // W = 0
3586 let Inst{22} = 1; // D = 1
3587 let Inst{20} = load;
3588 }
3589
3590 def L_PRE : ACI<(outs),
3591 (ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr),
Johnny Chen2fb10f12010-04-16 19:33:23 +00003592 !strconcat(opc, "l"), "\tp$cop, cr$CRd, $addr!"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003593 let Inst{31-28} = op31_28;
3594 let Inst{24} = 1; // P = 1
3595 let Inst{21} = 1; // W = 1
3596 let Inst{22} = 1; // D = 1
3597 let Inst{20} = load;
3598 }
3599
3600 def L_POST : ACI<(outs),
3601 (ins nohash_imm:$cop, nohash_imm:$CRd, GPR:$base, am2offset:$offset),
Johnny Chen2fb10f12010-04-16 19:33:23 +00003602 !strconcat(opc, "l"), "\tp$cop, cr$CRd, [$base], $offset"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003603 let Inst{31-28} = op31_28;
3604 let Inst{24} = 0; // P = 0
3605 let Inst{21} = 1; // W = 1
3606 let Inst{22} = 1; // D = 1
3607 let Inst{20} = load;
3608 }
3609
3610 def L_OPTION : ACI<(outs),
3611 (ins nohash_imm:$cop, nohash_imm:$CRd, GPR:$base, nohash_imm:$option),
Johnny Chen2fb10f12010-04-16 19:33:23 +00003612 !strconcat(opc, "l"), "\tp$cop, cr$CRd, [$base], $option"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003613 let Inst{31-28} = op31_28;
3614 let Inst{24} = 0; // P = 0
3615 let Inst{23} = 1; // U = 1
3616 let Inst{21} = 0; // W = 0
3617 let Inst{22} = 1; // D = 1
3618 let Inst{20} = load;
3619 }
3620}
3621
3622defm LDC : LdStCop<{?,?,?,?}, 1, "ldc">;
3623defm LDC2 : LdStCop<0b1111, 1, "ldc2">;
3624defm STC : LdStCop<{?,?,?,?}, 0, "stc">;
3625defm STC2 : LdStCop<0b1111, 0, "stc2">;
3626
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003627def MCR : ABI<0b1110, (outs), (ins p_imm:$cop, i32imm:$opc1,
3628 GPR:$Rt, c_imm:$CRn, c_imm:$CRm, i32imm:$opc2),
3629 NoItinerary, "mcr", "\t$cop, $opc1, $Rt, $CRn, $CRm, $opc2",
Johnny Chen906d57f2010-02-12 01:44:23 +00003630 [/* For disassembly only; pattern left blank */]> {
3631 let Inst{20} = 0;
3632 let Inst{4} = 1;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003633
3634 bits<4> Rt;
3635 bits<4> cop;
3636 bits<3> opc1;
3637 bits<3> opc2;
3638 bits<4> CRm;
3639 bits<4> CRn;
3640
3641 let Inst{15-12} = Rt;
3642 let Inst{11-8} = cop;
3643 let Inst{23-21} = opc1;
3644 let Inst{7-5} = opc2;
3645 let Inst{3-0} = CRm;
3646 let Inst{19-16} = CRn;
Johnny Chen906d57f2010-02-12 01:44:23 +00003647}
3648
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003649def MCR2 : ABXI<0b1110, (outs), (ins p_imm:$cop, i32imm:$opc1,
3650 GPR:$Rt, c_imm:$CRn, c_imm:$CRm, i32imm:$opc2),
3651 NoItinerary, "mcr2\t$cop, $opc1, $Rt, $CRn, $CRm, $opc2",
Johnny Chen906d57f2010-02-12 01:44:23 +00003652 [/* For disassembly only; pattern left blank */]> {
3653 let Inst{31-28} = 0b1111;
3654 let Inst{20} = 0;
3655 let Inst{4} = 1;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003656
3657 bits<4> Rt;
3658 bits<4> cop;
3659 bits<3> opc1;
3660 bits<3> opc2;
3661 bits<4> CRm;
3662 bits<4> CRn;
3663
3664 let Inst{15-12} = Rt;
3665 let Inst{11-8} = cop;
3666 let Inst{23-21} = opc1;
3667 let Inst{7-5} = opc2;
3668 let Inst{3-0} = CRm;
3669 let Inst{19-16} = CRn;
Johnny Chen906d57f2010-02-12 01:44:23 +00003670}
3671
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003672def MRC : ABI<0b1110, (outs), (ins p_imm:$cop, i32imm:$opc1,
3673 GPR:$Rt, c_imm:$CRn, c_imm:$CRm, i32imm:$opc2),
3674 NoItinerary, "mrc", "\t$cop, $opc1, $Rt, $CRn, $CRm, $opc2",
Johnny Chen906d57f2010-02-12 01:44:23 +00003675 [/* For disassembly only; pattern left blank */]> {
3676 let Inst{20} = 1;
3677 let Inst{4} = 1;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003678
3679 bits<4> Rt;
3680 bits<4> cop;
3681 bits<3> opc1;
3682 bits<3> opc2;
3683 bits<4> CRm;
3684 bits<4> CRn;
3685
3686 let Inst{15-12} = Rt;
3687 let Inst{11-8} = cop;
3688 let Inst{23-21} = opc1;
3689 let Inst{7-5} = opc2;
3690 let Inst{3-0} = CRm;
3691 let Inst{19-16} = CRn;
Johnny Chen906d57f2010-02-12 01:44:23 +00003692}
3693
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003694def MRC2 : ABXI<0b1110, (outs), (ins p_imm:$cop, i32imm:$opc1,
3695 GPR:$Rt, c_imm:$CRn, c_imm:$CRm, i32imm:$opc2),
3696 NoItinerary, "mrc2\t$cop, $opc1, $Rt, $CRn, $CRm, $opc2",
Johnny Chen906d57f2010-02-12 01:44:23 +00003697 [/* For disassembly only; pattern left blank */]> {
3698 let Inst{31-28} = 0b1111;
3699 let Inst{20} = 1;
3700 let Inst{4} = 1;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003701
3702 bits<4> Rt;
3703 bits<4> cop;
3704 bits<3> opc1;
3705 bits<3> opc2;
3706 bits<4> CRm;
3707 bits<4> CRn;
3708
3709 let Inst{15-12} = Rt;
3710 let Inst{11-8} = cop;
3711 let Inst{23-21} = opc1;
3712 let Inst{7-5} = opc2;
3713 let Inst{3-0} = CRm;
3714 let Inst{19-16} = CRn;
Johnny Chen906d57f2010-02-12 01:44:23 +00003715}
3716
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003717def MCRR : ABI<0b1100, (outs), (ins p_imm:$cop, i32imm:$opc,
3718 GPR:$Rt, GPR:$Rt2, c_imm:$CRm),
3719 NoItinerary, "mcrr", "\t$cop, $opc, $Rt, $Rt2, $CRm",
Johnny Chen906d57f2010-02-12 01:44:23 +00003720 [/* For disassembly only; pattern left blank */]> {
3721 let Inst{23-20} = 0b0100;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003722
3723 bits<4> Rt;
3724 bits<4> Rt2;
3725 bits<4> cop;
3726 bits<3> opc1;
3727 bits<4> CRm;
3728
3729 let Inst{15-12} = Rt;
3730 let Inst{19-16} = Rt2;
3731 let Inst{11-8} = cop;
3732 let Inst{7-5} = opc1;
3733 let Inst{3-0} = CRm;
Johnny Chen906d57f2010-02-12 01:44:23 +00003734}
3735
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003736def MCRR2 : ABXI<0b1100, (outs), (ins p_imm:$cop, i32imm:$opc,
3737 GPR:$Rt, GPR:$Rt2, c_imm:$CRm),
3738 NoItinerary, "mcrr2\t$cop, $opc, $Rt, $Rt2, $CRm",
Johnny Chen906d57f2010-02-12 01:44:23 +00003739 [/* For disassembly only; pattern left blank */]> {
3740 let Inst{31-28} = 0b1111;
3741 let Inst{23-20} = 0b0100;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003742
3743 bits<4> Rt;
3744 bits<4> Rt2;
3745 bits<4> cop;
3746 bits<3> opc1;
3747 bits<4> CRm;
3748
3749 let Inst{15-12} = Rt;
3750 let Inst{19-16} = Rt2;
3751 let Inst{11-8} = cop;
3752 let Inst{7-5} = opc1;
3753 let Inst{3-0} = CRm;
Johnny Chen906d57f2010-02-12 01:44:23 +00003754}
3755
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003756def MRRC : ABI<0b1100, (outs), (ins p_imm:$cop, i32imm:$opc,
3757 GPR:$Rt, GPR:$Rt2, c_imm:$CRm),
3758 NoItinerary, "mrrc", "\t$cop, $opc, $Rt, $Rt2, $CRm",
Johnny Chen906d57f2010-02-12 01:44:23 +00003759 [/* For disassembly only; pattern left blank */]> {
3760 let Inst{23-20} = 0b0101;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003761
3762 bits<4> Rt;
3763 bits<4> Rt2;
3764 bits<4> cop;
3765 bits<3> opc1;
3766 bits<4> CRm;
3767
3768 let Inst{15-12} = Rt;
3769 let Inst{19-16} = Rt2;
3770 let Inst{11-8} = cop;
3771 let Inst{7-5} = opc1;
3772 let Inst{3-0} = CRm;
Johnny Chen906d57f2010-02-12 01:44:23 +00003773}
3774
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003775def MRRC2 : ABXI<0b1100, (outs), (ins p_imm:$cop, i32imm:$opc,
3776 GPR:$Rt, GPR:$Rt2, c_imm:$CRm),
3777 NoItinerary, "mrrc2\t$cop, $opc, $Rt, $Rt2, $CRm",
Johnny Chen906d57f2010-02-12 01:44:23 +00003778 [/* For disassembly only; pattern left blank */]> {
3779 let Inst{31-28} = 0b1111;
3780 let Inst{23-20} = 0b0101;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003781
3782 bits<4> Rt;
3783 bits<4> Rt2;
3784 bits<4> cop;
3785 bits<3> opc1;
3786 bits<4> CRm;
3787
3788 let Inst{15-12} = Rt;
3789 let Inst{19-16} = Rt2;
3790 let Inst{11-8} = cop;
3791 let Inst{7-5} = opc1;
3792 let Inst{3-0} = CRm;
Johnny Chen906d57f2010-02-12 01:44:23 +00003793}
3794
Johnny Chenb98e1602010-02-12 18:55:33 +00003795//===----------------------------------------------------------------------===//
3796// Move between special register and ARM core register -- for disassembly only
3797//
3798
3799def MRS : ABI<0b0001,(outs GPR:$dst),(ins), NoItinerary, "mrs", "\t$dst, cpsr",
3800 [/* For disassembly only; pattern left blank */]> {
3801 let Inst{23-20} = 0b0000;
3802 let Inst{7-4} = 0b0000;
3803}
3804
3805def MRSsys : ABI<0b0001,(outs GPR:$dst),(ins), NoItinerary,"mrs","\t$dst, spsr",
3806 [/* For disassembly only; pattern left blank */]> {
3807 let Inst{23-20} = 0b0100;
3808 let Inst{7-4} = 0b0000;
3809}
3810
Johnny Chendd0f3cf2010-03-10 18:59:38 +00003811def MSR : ABI<0b0001, (outs), (ins GPR:$src, msr_mask:$mask), NoItinerary,
3812 "msr", "\tcpsr$mask, $src",
Johnny Chenb98e1602010-02-12 18:55:33 +00003813 [/* For disassembly only; pattern left blank */]> {
3814 let Inst{23-20} = 0b0010;
3815 let Inst{7-4} = 0b0000;
3816}
3817
Johnny Chendd0f3cf2010-03-10 18:59:38 +00003818def MSRi : ABI<0b0011, (outs), (ins so_imm:$a, msr_mask:$mask), NoItinerary,
3819 "msr", "\tcpsr$mask, $a",
Johnny Chen64dfb782010-02-16 20:04:27 +00003820 [/* For disassembly only; pattern left blank */]> {
3821 let Inst{23-20} = 0b0010;
3822 let Inst{7-4} = 0b0000;
3823}
3824
Johnny Chendd0f3cf2010-03-10 18:59:38 +00003825def MSRsys : ABI<0b0001, (outs), (ins GPR:$src, msr_mask:$mask), NoItinerary,
3826 "msr", "\tspsr$mask, $src",
Johnny Chen64dfb782010-02-16 20:04:27 +00003827 [/* For disassembly only; pattern left blank */]> {
3828 let Inst{23-20} = 0b0110;
3829 let Inst{7-4} = 0b0000;
3830}
3831
Johnny Chendd0f3cf2010-03-10 18:59:38 +00003832def MSRsysi : ABI<0b0011, (outs), (ins so_imm:$a, msr_mask:$mask), NoItinerary,
3833 "msr", "\tspsr$mask, $a",
Johnny Chenb98e1602010-02-12 18:55:33 +00003834 [/* For disassembly only; pattern left blank */]> {
3835 let Inst{23-20} = 0b0110;
3836 let Inst{7-4} = 0b0000;
3837}