blob: 97a5f9da120e16b2ef40974b0e9387e13a5c472e [file] [log] [blame]
Evan Chenga8e29892007-01-19 07:51:42 +00001//===-- ARMISelLowering.cpp - ARM DAG Lowering Implementation -------------===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Evan Chenga8e29892007-01-19 07:51:42 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the interfaces that ARM uses to lower LLVM code into a
11// selection DAG.
12//
13//===----------------------------------------------------------------------===//
14
Dale Johannesen51e28e62010-06-03 21:09:53 +000015#define DEBUG_TYPE "arm-isel"
Evan Chenga8e29892007-01-19 07:51:42 +000016#include "ARM.h"
17#include "ARMAddressingModes.h"
18#include "ARMConstantPoolValue.h"
19#include "ARMISelLowering.h"
20#include "ARMMachineFunctionInfo.h"
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +000021#include "ARMPerfectShuffle.h"
Evan Chenga8e29892007-01-19 07:51:42 +000022#include "ARMRegisterInfo.h"
23#include "ARMSubtarget.h"
24#include "ARMTargetMachine.h"
Chris Lattner80ec2792009-08-02 00:34:36 +000025#include "ARMTargetObjectFile.h"
Evan Chenga8e29892007-01-19 07:51:42 +000026#include "llvm/CallingConv.h"
27#include "llvm/Constants.h"
Bob Wilson1f595bb2009-04-17 19:07:39 +000028#include "llvm/Function.h"
Benjamin Kramer174101e2009-10-20 11:44:38 +000029#include "llvm/GlobalValue.h"
Evan Cheng27707472007-03-16 08:43:56 +000030#include "llvm/Instruction.h"
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +000031#include "llvm/Intrinsics.h"
Benjamin Kramer174101e2009-10-20 11:44:38 +000032#include "llvm/Type.h"
Bob Wilson1f595bb2009-04-17 19:07:39 +000033#include "llvm/CodeGen/CallingConvLower.h"
Evan Chenga8e29892007-01-19 07:51:42 +000034#include "llvm/CodeGen/MachineBasicBlock.h"
35#include "llvm/CodeGen/MachineFrameInfo.h"
36#include "llvm/CodeGen/MachineFunction.h"
37#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000038#include "llvm/CodeGen/MachineRegisterInfo.h"
Bob Wilson1f595bb2009-04-17 19:07:39 +000039#include "llvm/CodeGen/PseudoSourceValue.h"
Evan Chenga8e29892007-01-19 07:51:42 +000040#include "llvm/CodeGen/SelectionDAG.h"
Bill Wendling94a1c632010-03-09 02:46:12 +000041#include "llvm/MC/MCSectionMachO.h"
Evan Chengb6ab2542007-01-31 08:40:13 +000042#include "llvm/Target/TargetOptions.h"
Evan Chenga8e29892007-01-19 07:51:42 +000043#include "llvm/ADT/VectorExtras.h"
Dale Johannesen51e28e62010-06-03 21:09:53 +000044#include "llvm/ADT/Statistic.h"
Jim Grosbache7b52522010-04-14 22:28:31 +000045#include "llvm/Support/CommandLine.h"
Torok Edwinab7c09b2009-07-08 18:01:40 +000046#include "llvm/Support/ErrorHandling.h"
Evan Chengb01fad62007-03-12 23:30:29 +000047#include "llvm/Support/MathExtras.h"
Jim Grosbache801dc42009-12-12 01:40:06 +000048#include "llvm/Support/raw_ostream.h"
Jim Grosbach3fb2b1e2009-09-01 01:57:56 +000049#include <sstream>
Evan Chenga8e29892007-01-19 07:51:42 +000050using namespace llvm;
51
Dale Johannesen51e28e62010-06-03 21:09:53 +000052STATISTIC(NumTailCalls, "Number of tail calls");
53
54// This option should go away when tail calls fully work.
55static cl::opt<bool>
56EnableARMTailCalls("arm-tail-calls", cl::Hidden,
57 cl::desc("Generate tail calls (TEMPORARY OPTION)."),
Dale Johannesenc66cdf72010-06-18 19:00:18 +000058 cl::init(true));
Dale Johannesen51e28e62010-06-03 21:09:53 +000059
Jim Grosbache7b52522010-04-14 22:28:31 +000060static cl::opt<bool>
61EnableARMLongCalls("arm-long-calls", cl::Hidden,
62 cl::desc("Generate calls via indirect call instructions."),
63 cl::init(false));
64
Evan Cheng46df4eb2010-06-16 07:35:02 +000065static cl::opt<bool>
66ARMInterworking("arm-interworking", cl::Hidden,
67 cl::desc("Enable / disable ARM interworking (for debugging only)"),
68 cl::init(true));
69
Owen Andersone50ed302009-08-10 22:56:29 +000070static bool CC_ARM_APCS_Custom_f64(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson1f595bb2009-04-17 19:07:39 +000071 CCValAssign::LocInfo &LocInfo,
72 ISD::ArgFlagsTy &ArgFlags,
73 CCState &State);
Owen Andersone50ed302009-08-10 22:56:29 +000074static bool CC_ARM_AAPCS_Custom_f64(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson1f595bb2009-04-17 19:07:39 +000075 CCValAssign::LocInfo &LocInfo,
76 ISD::ArgFlagsTy &ArgFlags,
77 CCState &State);
Owen Andersone50ed302009-08-10 22:56:29 +000078static bool RetCC_ARM_APCS_Custom_f64(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson1f595bb2009-04-17 19:07:39 +000079 CCValAssign::LocInfo &LocInfo,
80 ISD::ArgFlagsTy &ArgFlags,
81 CCState &State);
Owen Andersone50ed302009-08-10 22:56:29 +000082static bool RetCC_ARM_AAPCS_Custom_f64(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson1f595bb2009-04-17 19:07:39 +000083 CCValAssign::LocInfo &LocInfo,
84 ISD::ArgFlagsTy &ArgFlags,
85 CCState &State);
86
Owen Andersone50ed302009-08-10 22:56:29 +000087void ARMTargetLowering::addTypeForNEON(EVT VT, EVT PromotedLdStVT,
88 EVT PromotedBitwiseVT) {
Bob Wilson5bafff32009-06-22 23:27:02 +000089 if (VT != PromotedLdStVT) {
Owen Anderson70671842009-08-10 20:18:46 +000090 setOperationAction(ISD::LOAD, VT.getSimpleVT(), Promote);
Owen Andersond6662ad2009-08-10 20:46:15 +000091 AddPromotedToType (ISD::LOAD, VT.getSimpleVT(),
92 PromotedLdStVT.getSimpleVT());
Bob Wilson5bafff32009-06-22 23:27:02 +000093
Owen Anderson70671842009-08-10 20:18:46 +000094 setOperationAction(ISD::STORE, VT.getSimpleVT(), Promote);
Jim Grosbach764ab522009-08-11 15:33:49 +000095 AddPromotedToType (ISD::STORE, VT.getSimpleVT(),
Owen Andersond6662ad2009-08-10 20:46:15 +000096 PromotedLdStVT.getSimpleVT());
Bob Wilson5bafff32009-06-22 23:27:02 +000097 }
98
Owen Andersone50ed302009-08-10 22:56:29 +000099 EVT ElemTy = VT.getVectorElementType();
Owen Anderson825b72b2009-08-11 20:47:22 +0000100 if (ElemTy != MVT::i64 && ElemTy != MVT::f64)
Owen Anderson70671842009-08-10 20:18:46 +0000101 setOperationAction(ISD::VSETCC, VT.getSimpleVT(), Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000102 if (ElemTy == MVT::i8 || ElemTy == MVT::i16)
Owen Anderson70671842009-08-10 20:18:46 +0000103 setOperationAction(ISD::EXTRACT_VECTOR_ELT, VT.getSimpleVT(), Custom);
Bob Wilson0696fdf2009-09-16 20:20:44 +0000104 if (ElemTy != MVT::i32) {
105 setOperationAction(ISD::SINT_TO_FP, VT.getSimpleVT(), Expand);
106 setOperationAction(ISD::UINT_TO_FP, VT.getSimpleVT(), Expand);
107 setOperationAction(ISD::FP_TO_SINT, VT.getSimpleVT(), Expand);
108 setOperationAction(ISD::FP_TO_UINT, VT.getSimpleVT(), Expand);
109 }
Owen Anderson70671842009-08-10 20:18:46 +0000110 setOperationAction(ISD::BUILD_VECTOR, VT.getSimpleVT(), Custom);
111 setOperationAction(ISD::VECTOR_SHUFFLE, VT.getSimpleVT(), Custom);
Bob Wilson07f6e802010-06-16 21:34:01 +0000112 setOperationAction(ISD::CONCAT_VECTORS, VT.getSimpleVT(), Legal);
Anton Korobeynikov8e6c2b92009-08-21 12:40:35 +0000113 setOperationAction(ISD::EXTRACT_SUBVECTOR, VT.getSimpleVT(), Expand);
Bob Wilsond0910c42010-04-06 22:02:24 +0000114 setOperationAction(ISD::SELECT, VT.getSimpleVT(), Expand);
115 setOperationAction(ISD::SELECT_CC, VT.getSimpleVT(), Expand);
Bob Wilson5bafff32009-06-22 23:27:02 +0000116 if (VT.isInteger()) {
Owen Anderson70671842009-08-10 20:18:46 +0000117 setOperationAction(ISD::SHL, VT.getSimpleVT(), Custom);
118 setOperationAction(ISD::SRA, VT.getSimpleVT(), Custom);
119 setOperationAction(ISD::SRL, VT.getSimpleVT(), Custom);
Bob Wilson5bafff32009-06-22 23:27:02 +0000120 }
121
122 // Promote all bit-wise operations.
123 if (VT.isInteger() && VT != PromotedBitwiseVT) {
Owen Anderson70671842009-08-10 20:18:46 +0000124 setOperationAction(ISD::AND, VT.getSimpleVT(), Promote);
Owen Andersond6662ad2009-08-10 20:46:15 +0000125 AddPromotedToType (ISD::AND, VT.getSimpleVT(),
126 PromotedBitwiseVT.getSimpleVT());
Owen Anderson70671842009-08-10 20:18:46 +0000127 setOperationAction(ISD::OR, VT.getSimpleVT(), Promote);
Jim Grosbach764ab522009-08-11 15:33:49 +0000128 AddPromotedToType (ISD::OR, VT.getSimpleVT(),
Owen Andersond6662ad2009-08-10 20:46:15 +0000129 PromotedBitwiseVT.getSimpleVT());
Owen Anderson70671842009-08-10 20:18:46 +0000130 setOperationAction(ISD::XOR, VT.getSimpleVT(), Promote);
Jim Grosbach764ab522009-08-11 15:33:49 +0000131 AddPromotedToType (ISD::XOR, VT.getSimpleVT(),
Owen Andersond6662ad2009-08-10 20:46:15 +0000132 PromotedBitwiseVT.getSimpleVT());
Bob Wilson5bafff32009-06-22 23:27:02 +0000133 }
Bob Wilson16330762009-09-16 00:17:28 +0000134
135 // Neon does not support vector divide/remainder operations.
136 setOperationAction(ISD::SDIV, VT.getSimpleVT(), Expand);
137 setOperationAction(ISD::UDIV, VT.getSimpleVT(), Expand);
138 setOperationAction(ISD::FDIV, VT.getSimpleVT(), Expand);
139 setOperationAction(ISD::SREM, VT.getSimpleVT(), Expand);
140 setOperationAction(ISD::UREM, VT.getSimpleVT(), Expand);
141 setOperationAction(ISD::FREM, VT.getSimpleVT(), Expand);
Bob Wilson5bafff32009-06-22 23:27:02 +0000142}
143
Owen Andersone50ed302009-08-10 22:56:29 +0000144void ARMTargetLowering::addDRTypeForNEON(EVT VT) {
Bob Wilson5bafff32009-06-22 23:27:02 +0000145 addRegisterClass(VT, ARM::DPRRegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +0000146 addTypeForNEON(VT, MVT::f64, MVT::v2i32);
Bob Wilson5bafff32009-06-22 23:27:02 +0000147}
148
Owen Andersone50ed302009-08-10 22:56:29 +0000149void ARMTargetLowering::addQRTypeForNEON(EVT VT) {
Bob Wilson5bafff32009-06-22 23:27:02 +0000150 addRegisterClass(VT, ARM::QPRRegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +0000151 addTypeForNEON(VT, MVT::v2f64, MVT::v4i32);
Bob Wilson5bafff32009-06-22 23:27:02 +0000152}
153
Chris Lattnerf0144122009-07-28 03:13:23 +0000154static TargetLoweringObjectFile *createTLOF(TargetMachine &TM) {
155 if (TM.getSubtarget<ARMSubtarget>().isTargetDarwin())
Bill Wendling505ad8b2010-03-15 21:09:38 +0000156 return new TargetLoweringObjectFileMachO();
Bill Wendling94a1c632010-03-09 02:46:12 +0000157
Chris Lattner80ec2792009-08-02 00:34:36 +0000158 return new ARMElfTargetObjectFile();
Chris Lattnerf0144122009-07-28 03:13:23 +0000159}
160
Evan Chenga8e29892007-01-19 07:51:42 +0000161ARMTargetLowering::ARMTargetLowering(TargetMachine &TM)
Evan Chenge7e0d622009-11-06 22:24:13 +0000162 : TargetLowering(TM, createTLOF(TM)) {
Evan Chenga8e29892007-01-19 07:51:42 +0000163 Subtarget = &TM.getSubtarget<ARMSubtarget>();
164
Evan Chengb1df8f22007-04-27 08:15:43 +0000165 if (Subtarget->isTargetDarwin()) {
Evan Chengb1df8f22007-04-27 08:15:43 +0000166 // Uses VFP for Thumb libfuncs if available.
167 if (Subtarget->isThumb() && Subtarget->hasVFP2()) {
168 // Single-precision floating-point arithmetic.
169 setLibcallName(RTLIB::ADD_F32, "__addsf3vfp");
170 setLibcallName(RTLIB::SUB_F32, "__subsf3vfp");
171 setLibcallName(RTLIB::MUL_F32, "__mulsf3vfp");
172 setLibcallName(RTLIB::DIV_F32, "__divsf3vfp");
Evan Chenga8e29892007-01-19 07:51:42 +0000173
Evan Chengb1df8f22007-04-27 08:15:43 +0000174 // Double-precision floating-point arithmetic.
175 setLibcallName(RTLIB::ADD_F64, "__adddf3vfp");
176 setLibcallName(RTLIB::SUB_F64, "__subdf3vfp");
177 setLibcallName(RTLIB::MUL_F64, "__muldf3vfp");
178 setLibcallName(RTLIB::DIV_F64, "__divdf3vfp");
Evan Cheng193f8502007-01-31 09:30:58 +0000179
Evan Chengb1df8f22007-04-27 08:15:43 +0000180 // Single-precision comparisons.
181 setLibcallName(RTLIB::OEQ_F32, "__eqsf2vfp");
182 setLibcallName(RTLIB::UNE_F32, "__nesf2vfp");
183 setLibcallName(RTLIB::OLT_F32, "__ltsf2vfp");
184 setLibcallName(RTLIB::OLE_F32, "__lesf2vfp");
185 setLibcallName(RTLIB::OGE_F32, "__gesf2vfp");
186 setLibcallName(RTLIB::OGT_F32, "__gtsf2vfp");
187 setLibcallName(RTLIB::UO_F32, "__unordsf2vfp");
188 setLibcallName(RTLIB::O_F32, "__unordsf2vfp");
Evan Chenga8e29892007-01-19 07:51:42 +0000189
Evan Chengb1df8f22007-04-27 08:15:43 +0000190 setCmpLibcallCC(RTLIB::OEQ_F32, ISD::SETNE);
191 setCmpLibcallCC(RTLIB::UNE_F32, ISD::SETNE);
192 setCmpLibcallCC(RTLIB::OLT_F32, ISD::SETNE);
193 setCmpLibcallCC(RTLIB::OLE_F32, ISD::SETNE);
194 setCmpLibcallCC(RTLIB::OGE_F32, ISD::SETNE);
195 setCmpLibcallCC(RTLIB::OGT_F32, ISD::SETNE);
196 setCmpLibcallCC(RTLIB::UO_F32, ISD::SETNE);
197 setCmpLibcallCC(RTLIB::O_F32, ISD::SETEQ);
Evan Cheng193f8502007-01-31 09:30:58 +0000198
Evan Chengb1df8f22007-04-27 08:15:43 +0000199 // Double-precision comparisons.
200 setLibcallName(RTLIB::OEQ_F64, "__eqdf2vfp");
201 setLibcallName(RTLIB::UNE_F64, "__nedf2vfp");
202 setLibcallName(RTLIB::OLT_F64, "__ltdf2vfp");
203 setLibcallName(RTLIB::OLE_F64, "__ledf2vfp");
204 setLibcallName(RTLIB::OGE_F64, "__gedf2vfp");
205 setLibcallName(RTLIB::OGT_F64, "__gtdf2vfp");
206 setLibcallName(RTLIB::UO_F64, "__unorddf2vfp");
207 setLibcallName(RTLIB::O_F64, "__unorddf2vfp");
Evan Chenga8e29892007-01-19 07:51:42 +0000208
Evan Chengb1df8f22007-04-27 08:15:43 +0000209 setCmpLibcallCC(RTLIB::OEQ_F64, ISD::SETNE);
210 setCmpLibcallCC(RTLIB::UNE_F64, ISD::SETNE);
211 setCmpLibcallCC(RTLIB::OLT_F64, ISD::SETNE);
212 setCmpLibcallCC(RTLIB::OLE_F64, ISD::SETNE);
213 setCmpLibcallCC(RTLIB::OGE_F64, ISD::SETNE);
214 setCmpLibcallCC(RTLIB::OGT_F64, ISD::SETNE);
215 setCmpLibcallCC(RTLIB::UO_F64, ISD::SETNE);
216 setCmpLibcallCC(RTLIB::O_F64, ISD::SETEQ);
Evan Chenga8e29892007-01-19 07:51:42 +0000217
Evan Chengb1df8f22007-04-27 08:15:43 +0000218 // Floating-point to integer conversions.
219 // i64 conversions are done via library routines even when generating VFP
220 // instructions, so use the same ones.
221 setLibcallName(RTLIB::FPTOSINT_F64_I32, "__fixdfsivfp");
222 setLibcallName(RTLIB::FPTOUINT_F64_I32, "__fixunsdfsivfp");
223 setLibcallName(RTLIB::FPTOSINT_F32_I32, "__fixsfsivfp");
224 setLibcallName(RTLIB::FPTOUINT_F32_I32, "__fixunssfsivfp");
Evan Chenga8e29892007-01-19 07:51:42 +0000225
Evan Chengb1df8f22007-04-27 08:15:43 +0000226 // Conversions between floating types.
227 setLibcallName(RTLIB::FPROUND_F64_F32, "__truncdfsf2vfp");
228 setLibcallName(RTLIB::FPEXT_F32_F64, "__extendsfdf2vfp");
229
230 // Integer to floating-point conversions.
231 // i64 conversions are done via library routines even when generating VFP
232 // instructions, so use the same ones.
Bob Wilson2a14c522009-03-20 23:16:43 +0000233 // FIXME: There appears to be some naming inconsistency in ARM libgcc:
234 // e.g., __floatunsidf vs. __floatunssidfvfp.
Evan Chengb1df8f22007-04-27 08:15:43 +0000235 setLibcallName(RTLIB::SINTTOFP_I32_F64, "__floatsidfvfp");
236 setLibcallName(RTLIB::UINTTOFP_I32_F64, "__floatunssidfvfp");
237 setLibcallName(RTLIB::SINTTOFP_I32_F32, "__floatsisfvfp");
238 setLibcallName(RTLIB::UINTTOFP_I32_F32, "__floatunssisfvfp");
239 }
Evan Chenga8e29892007-01-19 07:51:42 +0000240 }
241
Bob Wilson2f954612009-05-22 17:38:41 +0000242 // These libcalls are not available in 32-bit.
243 setLibcallName(RTLIB::SHL_I128, 0);
244 setLibcallName(RTLIB::SRL_I128, 0);
245 setLibcallName(RTLIB::SRA_I128, 0);
246
Anton Korobeynikov72977a42009-08-14 20:10:52 +0000247 // Libcalls should use the AAPCS base standard ABI, even if hard float
248 // is in effect, as per the ARM RTABI specification, section 4.1.2.
249 if (Subtarget->isAAPCS_ABI()) {
250 for (int i = 0; i < RTLIB::UNKNOWN_LIBCALL; ++i) {
251 setLibcallCallingConv(static_cast<RTLIB::Libcall>(i),
252 CallingConv::ARM_AAPCS);
253 }
254 }
255
David Goodwinf1daf7d2009-07-08 23:10:31 +0000256 if (Subtarget->isThumb1Only())
Owen Anderson825b72b2009-08-11 20:47:22 +0000257 addRegisterClass(MVT::i32, ARM::tGPRRegisterClass);
Jim Grosbach30eae3c2009-04-07 20:34:09 +0000258 else
Owen Anderson825b72b2009-08-11 20:47:22 +0000259 addRegisterClass(MVT::i32, ARM::GPRRegisterClass);
David Goodwinf1daf7d2009-07-08 23:10:31 +0000260 if (!UseSoftFloat && Subtarget->hasVFP2() && !Subtarget->isThumb1Only()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000261 addRegisterClass(MVT::f32, ARM::SPRRegisterClass);
262 addRegisterClass(MVT::f64, ARM::DPRRegisterClass);
Bob Wilson2dc4f542009-03-20 22:42:55 +0000263
Owen Anderson825b72b2009-08-11 20:47:22 +0000264 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000265 }
Bob Wilson5bafff32009-06-22 23:27:02 +0000266
267 if (Subtarget->hasNEON()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000268 addDRTypeForNEON(MVT::v2f32);
269 addDRTypeForNEON(MVT::v8i8);
270 addDRTypeForNEON(MVT::v4i16);
271 addDRTypeForNEON(MVT::v2i32);
272 addDRTypeForNEON(MVT::v1i64);
Bob Wilson5bafff32009-06-22 23:27:02 +0000273
Owen Anderson825b72b2009-08-11 20:47:22 +0000274 addQRTypeForNEON(MVT::v4f32);
275 addQRTypeForNEON(MVT::v2f64);
276 addQRTypeForNEON(MVT::v16i8);
277 addQRTypeForNEON(MVT::v8i16);
278 addQRTypeForNEON(MVT::v4i32);
279 addQRTypeForNEON(MVT::v2i64);
Bob Wilson5bafff32009-06-22 23:27:02 +0000280
Bob Wilson74dc72e2009-09-15 23:55:57 +0000281 // v2f64 is legal so that QR subregs can be extracted as f64 elements, but
282 // neither Neon nor VFP support any arithmetic operations on it.
283 setOperationAction(ISD::FADD, MVT::v2f64, Expand);
284 setOperationAction(ISD::FSUB, MVT::v2f64, Expand);
285 setOperationAction(ISD::FMUL, MVT::v2f64, Expand);
286 setOperationAction(ISD::FDIV, MVT::v2f64, Expand);
287 setOperationAction(ISD::FREM, MVT::v2f64, Expand);
288 setOperationAction(ISD::FCOPYSIGN, MVT::v2f64, Expand);
289 setOperationAction(ISD::VSETCC, MVT::v2f64, Expand);
290 setOperationAction(ISD::FNEG, MVT::v2f64, Expand);
291 setOperationAction(ISD::FABS, MVT::v2f64, Expand);
292 setOperationAction(ISD::FSQRT, MVT::v2f64, Expand);
293 setOperationAction(ISD::FSIN, MVT::v2f64, Expand);
294 setOperationAction(ISD::FCOS, MVT::v2f64, Expand);
295 setOperationAction(ISD::FPOWI, MVT::v2f64, Expand);
296 setOperationAction(ISD::FPOW, MVT::v2f64, Expand);
297 setOperationAction(ISD::FLOG, MVT::v2f64, Expand);
298 setOperationAction(ISD::FLOG2, MVT::v2f64, Expand);
299 setOperationAction(ISD::FLOG10, MVT::v2f64, Expand);
300 setOperationAction(ISD::FEXP, MVT::v2f64, Expand);
301 setOperationAction(ISD::FEXP2, MVT::v2f64, Expand);
302 setOperationAction(ISD::FCEIL, MVT::v2f64, Expand);
303 setOperationAction(ISD::FTRUNC, MVT::v2f64, Expand);
304 setOperationAction(ISD::FRINT, MVT::v2f64, Expand);
305 setOperationAction(ISD::FNEARBYINT, MVT::v2f64, Expand);
306 setOperationAction(ISD::FFLOOR, MVT::v2f64, Expand);
307
Bob Wilson642b3292009-09-16 00:32:15 +0000308 // Neon does not support some operations on v1i64 and v2i64 types.
309 setOperationAction(ISD::MUL, MVT::v1i64, Expand);
310 setOperationAction(ISD::MUL, MVT::v2i64, Expand);
311 setOperationAction(ISD::VSETCC, MVT::v1i64, Expand);
312 setOperationAction(ISD::VSETCC, MVT::v2i64, Expand);
313
Bob Wilson5bafff32009-06-22 23:27:02 +0000314 setTargetDAGCombine(ISD::INTRINSIC_WO_CHAIN);
315 setTargetDAGCombine(ISD::SHL);
316 setTargetDAGCombine(ISD::SRL);
317 setTargetDAGCombine(ISD::SRA);
318 setTargetDAGCombine(ISD::SIGN_EXTEND);
319 setTargetDAGCombine(ISD::ZERO_EXTEND);
320 setTargetDAGCombine(ISD::ANY_EXTEND);
Bob Wilson9f6c4c12010-02-18 06:05:53 +0000321 setTargetDAGCombine(ISD::SELECT_CC);
Bob Wilson5bafff32009-06-22 23:27:02 +0000322 }
323
Evan Cheng9f8cbd12007-05-18 00:19:34 +0000324 computeRegisterProperties();
Evan Chenga8e29892007-01-19 07:51:42 +0000325
326 // ARM does not have f32 extending load.
Owen Anderson825b72b2009-08-11 20:47:22 +0000327 setLoadExtAction(ISD::EXTLOAD, MVT::f32, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000328
Duncan Sandsf9c98e62008-01-23 20:39:46 +0000329 // ARM does not have i1 sign extending load.
Owen Anderson825b72b2009-08-11 20:47:22 +0000330 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
Duncan Sandsf9c98e62008-01-23 20:39:46 +0000331
Evan Chenga8e29892007-01-19 07:51:42 +0000332 // ARM supports all 4 flavors of integer indexed load / store.
Evan Chenge88d5ce2009-07-02 07:28:31 +0000333 if (!Subtarget->isThumb1Only()) {
334 for (unsigned im = (unsigned)ISD::PRE_INC;
335 im != (unsigned)ISD::LAST_INDEXED_MODE; ++im) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000336 setIndexedLoadAction(im, MVT::i1, Legal);
337 setIndexedLoadAction(im, MVT::i8, Legal);
338 setIndexedLoadAction(im, MVT::i16, Legal);
339 setIndexedLoadAction(im, MVT::i32, Legal);
340 setIndexedStoreAction(im, MVT::i1, Legal);
341 setIndexedStoreAction(im, MVT::i8, Legal);
342 setIndexedStoreAction(im, MVT::i16, Legal);
343 setIndexedStoreAction(im, MVT::i32, Legal);
Evan Chenge88d5ce2009-07-02 07:28:31 +0000344 }
Evan Chenga8e29892007-01-19 07:51:42 +0000345 }
346
347 // i64 operation support.
Evan Cheng5b9fcd12009-07-07 01:17:28 +0000348 if (Subtarget->isThumb1Only()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000349 setOperationAction(ISD::MUL, MVT::i64, Expand);
350 setOperationAction(ISD::MULHU, MVT::i32, Expand);
351 setOperationAction(ISD::MULHS, MVT::i32, Expand);
352 setOperationAction(ISD::UMUL_LOHI, MVT::i32, Expand);
353 setOperationAction(ISD::SMUL_LOHI, MVT::i32, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000354 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000355 setOperationAction(ISD::MUL, MVT::i64, Expand);
356 setOperationAction(ISD::MULHU, MVT::i32, Expand);
Evan Chengb6207242009-08-01 00:16:10 +0000357 if (!Subtarget->hasV6Ops())
Owen Anderson825b72b2009-08-11 20:47:22 +0000358 setOperationAction(ISD::MULHS, MVT::i32, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000359 }
Jim Grosbachc2b879f2009-10-31 19:38:01 +0000360 setOperationAction(ISD::SHL_PARTS, MVT::i32, Custom);
Jim Grosbachb4a976c2009-10-31 21:00:56 +0000361 setOperationAction(ISD::SRA_PARTS, MVT::i32, Custom);
Jim Grosbachbcf2f2c2009-10-31 21:42:19 +0000362 setOperationAction(ISD::SRL_PARTS, MVT::i32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000363 setOperationAction(ISD::SRL, MVT::i64, Custom);
364 setOperationAction(ISD::SRA, MVT::i64, Custom);
Evan Chenga8e29892007-01-19 07:51:42 +0000365
366 // ARM does not have ROTL.
Owen Anderson825b72b2009-08-11 20:47:22 +0000367 setOperationAction(ISD::ROTL, MVT::i32, Expand);
Jim Grosbach3482c802010-01-18 19:58:49 +0000368 setOperationAction(ISD::CTTZ, MVT::i32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000369 setOperationAction(ISD::CTPOP, MVT::i32, Expand);
David Goodwin24062ac2009-06-26 20:47:43 +0000370 if (!Subtarget->hasV5TOps() || Subtarget->isThumb1Only())
Owen Anderson825b72b2009-08-11 20:47:22 +0000371 setOperationAction(ISD::CTLZ, MVT::i32, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000372
Lauro Ramos Venancio368f20f2007-03-16 22:54:16 +0000373 // Only ARMv6 has BSWAP.
374 if (!Subtarget->hasV6Ops())
Owen Anderson825b72b2009-08-11 20:47:22 +0000375 setOperationAction(ISD::BSWAP, MVT::i32, Expand);
Lauro Ramos Venancio368f20f2007-03-16 22:54:16 +0000376
Evan Chenga8e29892007-01-19 07:51:42 +0000377 // These are expanded into libcalls.
Jim Grosbach29402132010-05-05 23:44:43 +0000378 if (!Subtarget->hasDivide()) {
Jim Grosbachb1dc3932010-05-05 20:44:35 +0000379 // v7M has a hardware divider
380 setOperationAction(ISD::SDIV, MVT::i32, Expand);
381 setOperationAction(ISD::UDIV, MVT::i32, Expand);
382 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000383 setOperationAction(ISD::SREM, MVT::i32, Expand);
384 setOperationAction(ISD::UREM, MVT::i32, Expand);
385 setOperationAction(ISD::SDIVREM, MVT::i32, Expand);
386 setOperationAction(ISD::UDIVREM, MVT::i32, Expand);
Bob Wilson2dc4f542009-03-20 22:42:55 +0000387
Owen Anderson825b72b2009-08-11 20:47:22 +0000388 setOperationAction(ISD::GlobalAddress, MVT::i32, Custom);
389 setOperationAction(ISD::ConstantPool, MVT::i32, Custom);
390 setOperationAction(ISD::GLOBAL_OFFSET_TABLE, MVT::i32, Custom);
391 setOperationAction(ISD::GlobalTLSAddress, MVT::i32, Custom);
Bob Wilsonddb16df2009-10-30 05:45:42 +0000392 setOperationAction(ISD::BlockAddress, MVT::i32, Custom);
Evan Chenga8e29892007-01-19 07:51:42 +0000393
Evan Chengfb3611d2010-05-11 07:26:32 +0000394 setOperationAction(ISD::TRAP, MVT::Other, Legal);
395
Evan Chenga8e29892007-01-19 07:51:42 +0000396 // Use the default implementation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000397 setOperationAction(ISD::VASTART, MVT::Other, Custom);
398 setOperationAction(ISD::VAARG, MVT::Other, Expand);
399 setOperationAction(ISD::VACOPY, MVT::Other, Expand);
400 setOperationAction(ISD::VAEND, MVT::Other, Expand);
401 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
402 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
Jim Grosbachbff39232009-08-12 17:38:44 +0000403 setOperationAction(ISD::EHSELECTION, MVT::i32, Expand);
404 // FIXME: Shouldn't need this, since no register is used, but the legalizer
405 // doesn't yet know how to not do that for SjLj.
406 setExceptionSelectorRegister(ARM::R0);
Evan Cheng3a1588a2010-04-15 22:20:34 +0000407 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Expand);
Jim Grosbach7072cf62010-06-17 02:02:03 +0000408 // Handle atomics directly for ARMv[67] (except for Thumb1), otherwise
409 // use the default expansion.
Jim Grosbach68741be2010-06-18 22:35:32 +0000410 bool canHandleAtomics =
Jim Grosbach7072cf62010-06-17 02:02:03 +0000411 (Subtarget->hasV7Ops() ||
Jim Grosbach68741be2010-06-18 22:35:32 +0000412 (Subtarget->hasV6Ops() && !Subtarget->isThumb1Only()));
413 if (canHandleAtomics) {
414 // membarrier needs custom lowering; the rest are legal and handled
415 // normally.
416 setOperationAction(ISD::MEMBARRIER, MVT::Other, Custom);
417 } else {
418 // Set them all for expansion, which will force libcalls.
419 setOperationAction(ISD::MEMBARRIER, MVT::Other, Expand);
420 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i8, Expand);
421 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i16, Expand);
422 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i32, Expand);
Jim Grosbachef6eb9c2010-06-18 23:03:10 +0000423 setOperationAction(ISD::ATOMIC_SWAP, MVT::i8, Expand);
424 setOperationAction(ISD::ATOMIC_SWAP, MVT::i16, Expand);
425 setOperationAction(ISD::ATOMIC_SWAP, MVT::i32, Expand);
Jim Grosbach68741be2010-06-18 22:35:32 +0000426 setOperationAction(ISD::ATOMIC_LOAD_ADD, MVT::i8, Expand);
427 setOperationAction(ISD::ATOMIC_LOAD_ADD, MVT::i16, Expand);
428 setOperationAction(ISD::ATOMIC_LOAD_ADD, MVT::i32, Expand);
429 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i8, Expand);
430 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i16, Expand);
431 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i32, Expand);
432 setOperationAction(ISD::ATOMIC_LOAD_AND, MVT::i8, Expand);
433 setOperationAction(ISD::ATOMIC_LOAD_AND, MVT::i16, Expand);
434 setOperationAction(ISD::ATOMIC_LOAD_AND, MVT::i32, Expand);
435 setOperationAction(ISD::ATOMIC_LOAD_OR, MVT::i8, Expand);
436 setOperationAction(ISD::ATOMIC_LOAD_OR, MVT::i16, Expand);
437 setOperationAction(ISD::ATOMIC_LOAD_OR, MVT::i32, Expand);
438 setOperationAction(ISD::ATOMIC_LOAD_XOR, MVT::i8, Expand);
439 setOperationAction(ISD::ATOMIC_LOAD_XOR, MVT::i16, Expand);
440 setOperationAction(ISD::ATOMIC_LOAD_XOR, MVT::i32, Expand);
441 setOperationAction(ISD::ATOMIC_LOAD_NAND, MVT::i8, Expand);
442 setOperationAction(ISD::ATOMIC_LOAD_NAND, MVT::i16, Expand);
443 setOperationAction(ISD::ATOMIC_LOAD_NAND, MVT::i32, Expand);
Jim Grosbach5def57a2010-06-23 16:08:49 +0000444 // Since the libcalls include locking, fold in the fences
445 setShouldFoldAtomicFences(true);
Jim Grosbach68741be2010-06-18 22:35:32 +0000446 }
447 // 64-bit versions are always libcalls (for now)
448 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i64, Expand);
Jim Grosbachef6eb9c2010-06-18 23:03:10 +0000449 setOperationAction(ISD::ATOMIC_SWAP, MVT::i64, Expand);
Jim Grosbach68741be2010-06-18 22:35:32 +0000450 setOperationAction(ISD::ATOMIC_LOAD_ADD, MVT::i64, Expand);
451 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i64, Expand);
452 setOperationAction(ISD::ATOMIC_LOAD_AND, MVT::i64, Expand);
453 setOperationAction(ISD::ATOMIC_LOAD_OR, MVT::i64, Expand);
454 setOperationAction(ISD::ATOMIC_LOAD_XOR, MVT::i64, Expand);
455 setOperationAction(ISD::ATOMIC_LOAD_NAND, MVT::i64, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000456
Jim Grosbach4b77f6a2010-05-07 18:34:55 +0000457 // If the subtarget does not have extract instructions, sign_extend_inreg
458 // needs to be expanded. Extract is available in ARM mode on v6 and up,
459 // and on most Thumb2 implementations.
Bob Wilson56a1a692010-06-21 21:27:34 +0000460 if (!Subtarget->hasV6Ops()
Jim Grosbach4b77f6a2010-05-07 18:34:55 +0000461 || (Subtarget->isThumb2() && !Subtarget->hasT2ExtractPack())) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000462 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16, Expand);
463 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000464 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000465 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000466
David Goodwinf1daf7d2009-07-08 23:10:31 +0000467 if (!UseSoftFloat && Subtarget->hasVFP2() && !Subtarget->isThumb1Only())
Bob Wilsoncb9a6aa2010-01-19 22:56:26 +0000468 // Turn f64->i64 into VMOVRRD, i64 -> f64 to VMOVDRR
469 // iff target supports vfp2.
Owen Anderson825b72b2009-08-11 20:47:22 +0000470 setOperationAction(ISD::BIT_CONVERT, MVT::i64, Custom);
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +0000471
472 // We want to custom lower some of our intrinsics.
Owen Anderson825b72b2009-08-11 20:47:22 +0000473 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +0000474
Owen Anderson825b72b2009-08-11 20:47:22 +0000475 setOperationAction(ISD::SETCC, MVT::i32, Expand);
476 setOperationAction(ISD::SETCC, MVT::f32, Expand);
477 setOperationAction(ISD::SETCC, MVT::f64, Expand);
478 setOperationAction(ISD::SELECT, MVT::i32, Expand);
479 setOperationAction(ISD::SELECT, MVT::f32, Expand);
480 setOperationAction(ISD::SELECT, MVT::f64, Expand);
481 setOperationAction(ISD::SELECT_CC, MVT::i32, Custom);
482 setOperationAction(ISD::SELECT_CC, MVT::f32, Custom);
483 setOperationAction(ISD::SELECT_CC, MVT::f64, Custom);
Evan Chenga8e29892007-01-19 07:51:42 +0000484
Owen Anderson825b72b2009-08-11 20:47:22 +0000485 setOperationAction(ISD::BRCOND, MVT::Other, Expand);
486 setOperationAction(ISD::BR_CC, MVT::i32, Custom);
487 setOperationAction(ISD::BR_CC, MVT::f32, Custom);
488 setOperationAction(ISD::BR_CC, MVT::f64, Custom);
489 setOperationAction(ISD::BR_JT, MVT::Other, Custom);
Evan Chenga8e29892007-01-19 07:51:42 +0000490
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000491 // We don't support sin/cos/fmod/copysign/pow
Owen Anderson825b72b2009-08-11 20:47:22 +0000492 setOperationAction(ISD::FSIN, MVT::f64, Expand);
493 setOperationAction(ISD::FSIN, MVT::f32, Expand);
494 setOperationAction(ISD::FCOS, MVT::f32, Expand);
495 setOperationAction(ISD::FCOS, MVT::f64, Expand);
496 setOperationAction(ISD::FREM, MVT::f64, Expand);
497 setOperationAction(ISD::FREM, MVT::f32, Expand);
David Goodwinf1daf7d2009-07-08 23:10:31 +0000498 if (!UseSoftFloat && Subtarget->hasVFP2() && !Subtarget->isThumb1Only()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000499 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Custom);
500 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
Evan Cheng110cf482008-04-01 01:50:16 +0000501 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000502 setOperationAction(ISD::FPOW, MVT::f64, Expand);
503 setOperationAction(ISD::FPOW, MVT::f32, Expand);
Bob Wilson2dc4f542009-03-20 22:42:55 +0000504
Anton Korobeynikovbec3dd22010-03-14 18:42:31 +0000505 // Various VFP goodness
506 if (!UseSoftFloat && !Subtarget->isThumb1Only()) {
Bob Wilson76a312b2010-03-19 22:51:32 +0000507 // int <-> fp are custom expanded into bit_convert + ARMISD ops.
508 if (Subtarget->hasVFP2()) {
509 setOperationAction(ISD::SINT_TO_FP, MVT::i32, Custom);
510 setOperationAction(ISD::UINT_TO_FP, MVT::i32, Custom);
511 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Custom);
512 setOperationAction(ISD::FP_TO_SINT, MVT::i32, Custom);
513 }
Anton Korobeynikovbec3dd22010-03-14 18:42:31 +0000514 // Special handling for half-precision FP.
Anton Korobeynikovf0d50072010-03-18 22:35:37 +0000515 if (!Subtarget->hasFP16()) {
516 setOperationAction(ISD::FP16_TO_FP32, MVT::f32, Expand);
517 setOperationAction(ISD::FP32_TO_FP16, MVT::i32, Expand);
Anton Korobeynikovbec3dd22010-03-14 18:42:31 +0000518 }
Evan Cheng110cf482008-04-01 01:50:16 +0000519 }
Evan Chenga8e29892007-01-19 07:51:42 +0000520
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +0000521 // We have target-specific dag combine patterns for the following nodes:
Jim Grosbache5165492009-11-09 00:11:35 +0000522 // ARMISD::VMOVRRD - No need to call setTargetDAGCombine
Chris Lattnerd1980a52009-03-12 06:52:53 +0000523 setTargetDAGCombine(ISD::ADD);
524 setTargetDAGCombine(ISD::SUB);
Anton Korobeynikova9790d72010-05-15 18:16:59 +0000525 setTargetDAGCombine(ISD::MUL);
Bob Wilson2dc4f542009-03-20 22:42:55 +0000526
Evan Chenga8e29892007-01-19 07:51:42 +0000527 setStackPointerRegisterToSaveRestore(ARM::SP);
Evan Cheng1cc39842010-05-20 23:26:43 +0000528
Evan Chengf7d87ee2010-05-21 00:43:17 +0000529 if (UseSoftFloat || Subtarget->isThumb1Only() || !Subtarget->hasVFP2())
530 setSchedulingPreference(Sched::RegPressure);
531 else
532 setSchedulingPreference(Sched::Hybrid);
Dale Johannesen8dd86c12007-05-17 21:31:21 +0000533
Evan Chengbc9b7542009-08-15 07:59:10 +0000534 // FIXME: If-converter should use instruction latency to determine
535 // profitability rather than relying on fixed limits.
536 if (Subtarget->getCPUString() == "generic") {
537 // Generic (and overly aggressive) if-conversion limits.
538 setIfCvtBlockSizeLimit(10);
539 setIfCvtDupBlockSizeLimit(2);
Jim Grosbach35075a72010-03-24 16:15:14 +0000540 } else if (Subtarget->hasV7Ops()) {
Jim Grosbachfceabef2010-03-24 00:03:13 +0000541 setIfCvtBlockSizeLimit(3);
542 setIfCvtDupBlockSizeLimit(1);
Evan Chengbc9b7542009-08-15 07:59:10 +0000543 } else if (Subtarget->hasV6Ops()) {
544 setIfCvtBlockSizeLimit(2);
545 setIfCvtDupBlockSizeLimit(1);
546 } else {
547 setIfCvtBlockSizeLimit(3);
548 setIfCvtDupBlockSizeLimit(2);
Evan Cheng8557c2b2009-06-19 01:51:50 +0000549 }
550
Dale Johannesen8dd86c12007-05-17 21:31:21 +0000551 maxStoresPerMemcpy = 1; //// temporary - rewrite interface to use type
Bob Wilsone6abdff2009-05-18 20:55:32 +0000552 // Do not enable CodePlacementOpt for now: it currently runs after the
553 // ARMConstantIslandPass and messes up branch relaxation and placement
554 // of constant islands.
555 // benefitFromCodePlacementOpt = true;
Evan Chenga8e29892007-01-19 07:51:42 +0000556}
557
Evan Chenga8e29892007-01-19 07:51:42 +0000558const char *ARMTargetLowering::getTargetNodeName(unsigned Opcode) const {
559 switch (Opcode) {
560 default: return 0;
561 case ARMISD::Wrapper: return "ARMISD::Wrapper";
Evan Chenga8e29892007-01-19 07:51:42 +0000562 case ARMISD::WrapperJT: return "ARMISD::WrapperJT";
563 case ARMISD::CALL: return "ARMISD::CALL";
Evan Cheng277f0742007-06-19 21:05:09 +0000564 case ARMISD::CALL_PRED: return "ARMISD::CALL_PRED";
Evan Chenga8e29892007-01-19 07:51:42 +0000565 case ARMISD::CALL_NOLINK: return "ARMISD::CALL_NOLINK";
566 case ARMISD::tCALL: return "ARMISD::tCALL";
567 case ARMISD::BRCOND: return "ARMISD::BRCOND";
568 case ARMISD::BR_JT: return "ARMISD::BR_JT";
Evan Cheng5657c012009-07-29 02:18:14 +0000569 case ARMISD::BR2_JT: return "ARMISD::BR2_JT";
Evan Chenga8e29892007-01-19 07:51:42 +0000570 case ARMISD::RET_FLAG: return "ARMISD::RET_FLAG";
571 case ARMISD::PIC_ADD: return "ARMISD::PIC_ADD";
572 case ARMISD::CMP: return "ARMISD::CMP";
David Goodwinc0309b42009-06-29 15:33:01 +0000573 case ARMISD::CMPZ: return "ARMISD::CMPZ";
Evan Chenga8e29892007-01-19 07:51:42 +0000574 case ARMISD::CMPFP: return "ARMISD::CMPFP";
575 case ARMISD::CMPFPw0: return "ARMISD::CMPFPw0";
576 case ARMISD::FMSTAT: return "ARMISD::FMSTAT";
577 case ARMISD::CMOV: return "ARMISD::CMOV";
578 case ARMISD::CNEG: return "ARMISD::CNEG";
Bob Wilson2dc4f542009-03-20 22:42:55 +0000579
Jim Grosbach3482c802010-01-18 19:58:49 +0000580 case ARMISD::RBIT: return "ARMISD::RBIT";
581
Bob Wilson76a312b2010-03-19 22:51:32 +0000582 case ARMISD::FTOSI: return "ARMISD::FTOSI";
583 case ARMISD::FTOUI: return "ARMISD::FTOUI";
584 case ARMISD::SITOF: return "ARMISD::SITOF";
585 case ARMISD::UITOF: return "ARMISD::UITOF";
586
Evan Chenga8e29892007-01-19 07:51:42 +0000587 case ARMISD::SRL_FLAG: return "ARMISD::SRL_FLAG";
588 case ARMISD::SRA_FLAG: return "ARMISD::SRA_FLAG";
589 case ARMISD::RRX: return "ARMISD::RRX";
Bob Wilson2dc4f542009-03-20 22:42:55 +0000590
Jim Grosbache5165492009-11-09 00:11:35 +0000591 case ARMISD::VMOVRRD: return "ARMISD::VMOVRRD";
592 case ARMISD::VMOVDRR: return "ARMISD::VMOVDRR";
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000593
Evan Chengc5942082009-10-28 06:55:03 +0000594 case ARMISD::EH_SJLJ_SETJMP: return "ARMISD::EH_SJLJ_SETJMP";
595 case ARMISD::EH_SJLJ_LONGJMP:return "ARMISD::EH_SJLJ_LONGJMP";
596
Dale Johannesen51e28e62010-06-03 21:09:53 +0000597 case ARMISD::TC_RETURN: return "ARMISD::TC_RETURN";
598
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000599 case ARMISD::THREAD_POINTER:return "ARMISD::THREAD_POINTER";
Bob Wilson5bafff32009-06-22 23:27:02 +0000600
Evan Cheng86198642009-08-07 00:34:42 +0000601 case ARMISD::DYN_ALLOC: return "ARMISD::DYN_ALLOC";
602
Jim Grosbach3728e962009-12-10 00:11:09 +0000603 case ARMISD::MEMBARRIER: return "ARMISD::MEMBARRIER";
604 case ARMISD::SYNCBARRIER: return "ARMISD::SYNCBARRIER";
605
Bob Wilson5bafff32009-06-22 23:27:02 +0000606 case ARMISD::VCEQ: return "ARMISD::VCEQ";
607 case ARMISD::VCGE: return "ARMISD::VCGE";
608 case ARMISD::VCGEU: return "ARMISD::VCGEU";
609 case ARMISD::VCGT: return "ARMISD::VCGT";
610 case ARMISD::VCGTU: return "ARMISD::VCGTU";
611 case ARMISD::VTST: return "ARMISD::VTST";
612
613 case ARMISD::VSHL: return "ARMISD::VSHL";
614 case ARMISD::VSHRs: return "ARMISD::VSHRs";
615 case ARMISD::VSHRu: return "ARMISD::VSHRu";
616 case ARMISD::VSHLLs: return "ARMISD::VSHLLs";
617 case ARMISD::VSHLLu: return "ARMISD::VSHLLu";
618 case ARMISD::VSHLLi: return "ARMISD::VSHLLi";
619 case ARMISD::VSHRN: return "ARMISD::VSHRN";
620 case ARMISD::VRSHRs: return "ARMISD::VRSHRs";
621 case ARMISD::VRSHRu: return "ARMISD::VRSHRu";
622 case ARMISD::VRSHRN: return "ARMISD::VRSHRN";
623 case ARMISD::VQSHLs: return "ARMISD::VQSHLs";
624 case ARMISD::VQSHLu: return "ARMISD::VQSHLu";
625 case ARMISD::VQSHLsu: return "ARMISD::VQSHLsu";
626 case ARMISD::VQSHRNs: return "ARMISD::VQSHRNs";
627 case ARMISD::VQSHRNu: return "ARMISD::VQSHRNu";
628 case ARMISD::VQSHRNsu: return "ARMISD::VQSHRNsu";
629 case ARMISD::VQRSHRNs: return "ARMISD::VQRSHRNs";
630 case ARMISD::VQRSHRNu: return "ARMISD::VQRSHRNu";
631 case ARMISD::VQRSHRNsu: return "ARMISD::VQRSHRNsu";
632 case ARMISD::VGETLANEu: return "ARMISD::VGETLANEu";
633 case ARMISD::VGETLANEs: return "ARMISD::VGETLANEs";
Bob Wilsonc1d287b2009-08-14 05:13:08 +0000634 case ARMISD::VDUP: return "ARMISD::VDUP";
Bob Wilson0ce37102009-08-14 05:08:32 +0000635 case ARMISD::VDUPLANE: return "ARMISD::VDUPLANE";
Bob Wilsonde95c1b82009-08-19 17:03:43 +0000636 case ARMISD::VEXT: return "ARMISD::VEXT";
Bob Wilsond8e17572009-08-12 22:31:50 +0000637 case ARMISD::VREV64: return "ARMISD::VREV64";
638 case ARMISD::VREV32: return "ARMISD::VREV32";
639 case ARMISD::VREV16: return "ARMISD::VREV16";
Anton Korobeynikov051cfd62009-08-21 12:41:42 +0000640 case ARMISD::VZIP: return "ARMISD::VZIP";
641 case ARMISD::VUZP: return "ARMISD::VUZP";
642 case ARMISD::VTRN: return "ARMISD::VTRN";
Bob Wilson40cbe7d2010-06-04 00:04:02 +0000643 case ARMISD::BUILD_VECTOR: return "ARMISD::BUILD_VECTOR";
Bob Wilson9f6c4c12010-02-18 06:05:53 +0000644 case ARMISD::FMAX: return "ARMISD::FMAX";
645 case ARMISD::FMIN: return "ARMISD::FMIN";
Evan Chenga8e29892007-01-19 07:51:42 +0000646 }
647}
648
Evan Cheng06b666c2010-05-15 02:18:07 +0000649/// getRegClassFor - Return the register class that should be used for the
650/// specified value type.
651TargetRegisterClass *ARMTargetLowering::getRegClassFor(EVT VT) const {
652 // Map v4i64 to QQ registers but do not make the type legal. Similarly map
653 // v8i64 to QQQQ registers. v4i64 and v8i64 are only used for REG_SEQUENCE to
654 // load / store 4 to 8 consecutive D registers.
Evan Cheng4782b1e2010-05-15 02:20:21 +0000655 if (Subtarget->hasNEON()) {
656 if (VT == MVT::v4i64)
657 return ARM::QQPRRegisterClass;
658 else if (VT == MVT::v8i64)
659 return ARM::QQQQPRRegisterClass;
660 }
Evan Cheng06b666c2010-05-15 02:18:07 +0000661 return TargetLowering::getRegClassFor(VT);
662}
663
Bill Wendlingb4202b82009-07-01 18:50:55 +0000664/// getFunctionAlignment - Return the Log2 alignment of this function.
Bill Wendling20c568f2009-06-30 22:38:32 +0000665unsigned ARMTargetLowering::getFunctionAlignment(const Function *F) const {
Evan Cheng048e36f2009-10-02 06:57:25 +0000666 return getTargetMachine().getSubtarget<ARMSubtarget>().isThumb() ? 0 : 1;
Bill Wendling20c568f2009-06-30 22:38:32 +0000667}
668
Evan Cheng1cc39842010-05-20 23:26:43 +0000669Sched::Preference ARMTargetLowering::getSchedulingPreference(SDNode *N) const {
Evan Chengc10f5432010-05-28 23:25:23 +0000670 unsigned NumVals = N->getNumValues();
671 if (!NumVals)
672 return Sched::RegPressure;
673
674 for (unsigned i = 0; i != NumVals; ++i) {
Evan Cheng1cc39842010-05-20 23:26:43 +0000675 EVT VT = N->getValueType(i);
676 if (VT.isFloatingPoint() || VT.isVector())
677 return Sched::Latency;
678 }
Evan Chengc10f5432010-05-28 23:25:23 +0000679
680 if (!N->isMachineOpcode())
681 return Sched::RegPressure;
682
683 // Load are scheduled for latency even if there instruction itinerary
684 // is not available.
685 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
686 const TargetInstrDesc &TID = TII->get(N->getMachineOpcode());
687 if (TID.mayLoad())
688 return Sched::Latency;
689
690 const InstrItineraryData &Itins = getTargetMachine().getInstrItineraryData();
691 if (!Itins.isEmpty() && Itins.getStageLatency(TID.getSchedClass()) > 2)
692 return Sched::Latency;
Evan Cheng1cc39842010-05-20 23:26:43 +0000693 return Sched::RegPressure;
694}
695
Evan Chenga8e29892007-01-19 07:51:42 +0000696//===----------------------------------------------------------------------===//
697// Lowering Code
698//===----------------------------------------------------------------------===//
699
Evan Chenga8e29892007-01-19 07:51:42 +0000700/// IntCCToARMCC - Convert a DAG integer condition code to an ARM CC
701static ARMCC::CondCodes IntCCToARMCC(ISD::CondCode CC) {
702 switch (CC) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000703 default: llvm_unreachable("Unknown condition code!");
Evan Chenga8e29892007-01-19 07:51:42 +0000704 case ISD::SETNE: return ARMCC::NE;
705 case ISD::SETEQ: return ARMCC::EQ;
706 case ISD::SETGT: return ARMCC::GT;
707 case ISD::SETGE: return ARMCC::GE;
708 case ISD::SETLT: return ARMCC::LT;
709 case ISD::SETLE: return ARMCC::LE;
710 case ISD::SETUGT: return ARMCC::HI;
711 case ISD::SETUGE: return ARMCC::HS;
712 case ISD::SETULT: return ARMCC::LO;
713 case ISD::SETULE: return ARMCC::LS;
714 }
715}
716
Bob Wilsoncd3b9a42009-09-09 23:14:54 +0000717/// FPCCToARMCC - Convert a DAG fp condition code to an ARM CC.
718static void FPCCToARMCC(ISD::CondCode CC, ARMCC::CondCodes &CondCode,
Evan Chenga8e29892007-01-19 07:51:42 +0000719 ARMCC::CondCodes &CondCode2) {
Evan Chenga8e29892007-01-19 07:51:42 +0000720 CondCode2 = ARMCC::AL;
721 switch (CC) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000722 default: llvm_unreachable("Unknown FP condition!");
Evan Chenga8e29892007-01-19 07:51:42 +0000723 case ISD::SETEQ:
724 case ISD::SETOEQ: CondCode = ARMCC::EQ; break;
725 case ISD::SETGT:
726 case ISD::SETOGT: CondCode = ARMCC::GT; break;
727 case ISD::SETGE:
728 case ISD::SETOGE: CondCode = ARMCC::GE; break;
729 case ISD::SETOLT: CondCode = ARMCC::MI; break;
Bob Wilsoncd3b9a42009-09-09 23:14:54 +0000730 case ISD::SETOLE: CondCode = ARMCC::LS; break;
Evan Chenga8e29892007-01-19 07:51:42 +0000731 case ISD::SETONE: CondCode = ARMCC::MI; CondCode2 = ARMCC::GT; break;
732 case ISD::SETO: CondCode = ARMCC::VC; break;
733 case ISD::SETUO: CondCode = ARMCC::VS; break;
734 case ISD::SETUEQ: CondCode = ARMCC::EQ; CondCode2 = ARMCC::VS; break;
735 case ISD::SETUGT: CondCode = ARMCC::HI; break;
736 case ISD::SETUGE: CondCode = ARMCC::PL; break;
737 case ISD::SETLT:
738 case ISD::SETULT: CondCode = ARMCC::LT; break;
739 case ISD::SETLE:
740 case ISD::SETULE: CondCode = ARMCC::LE; break;
741 case ISD::SETNE:
742 case ISD::SETUNE: CondCode = ARMCC::NE; break;
743 }
Evan Chenga8e29892007-01-19 07:51:42 +0000744}
745
Bob Wilson1f595bb2009-04-17 19:07:39 +0000746//===----------------------------------------------------------------------===//
747// Calling Convention Implementation
Bob Wilson1f595bb2009-04-17 19:07:39 +0000748//===----------------------------------------------------------------------===//
749
750#include "ARMGenCallingConv.inc"
751
752// APCS f64 is in register pairs, possibly split to stack
Owen Andersone50ed302009-08-10 22:56:29 +0000753static bool f64AssignAPCS(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson5bafff32009-06-22 23:27:02 +0000754 CCValAssign::LocInfo &LocInfo,
755 CCState &State, bool CanFail) {
756 static const unsigned RegList[] = { ARM::R0, ARM::R1, ARM::R2, ARM::R3 };
757
758 // Try to get the first register.
759 if (unsigned Reg = State.AllocateReg(RegList, 4))
760 State.addLoc(CCValAssign::getCustomReg(ValNo, ValVT, Reg, LocVT, LocInfo));
761 else {
762 // For the 2nd half of a v2f64, do not fail.
763 if (CanFail)
764 return false;
765
766 // Put the whole thing on the stack.
767 State.addLoc(CCValAssign::getCustomMem(ValNo, ValVT,
768 State.AllocateStack(8, 4),
769 LocVT, LocInfo));
770 return true;
771 }
772
773 // Try to get the second register.
774 if (unsigned Reg = State.AllocateReg(RegList, 4))
775 State.addLoc(CCValAssign::getCustomReg(ValNo, ValVT, Reg, LocVT, LocInfo));
776 else
777 State.addLoc(CCValAssign::getCustomMem(ValNo, ValVT,
778 State.AllocateStack(4, 4),
779 LocVT, LocInfo));
780 return true;
781}
782
Owen Andersone50ed302009-08-10 22:56:29 +0000783static bool CC_ARM_APCS_Custom_f64(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson1f595bb2009-04-17 19:07:39 +0000784 CCValAssign::LocInfo &LocInfo,
785 ISD::ArgFlagsTy &ArgFlags,
786 CCState &State) {
Bob Wilson5bafff32009-06-22 23:27:02 +0000787 if (!f64AssignAPCS(ValNo, ValVT, LocVT, LocInfo, State, true))
788 return false;
Owen Anderson825b72b2009-08-11 20:47:22 +0000789 if (LocVT == MVT::v2f64 &&
Bob Wilson5bafff32009-06-22 23:27:02 +0000790 !f64AssignAPCS(ValNo, ValVT, LocVT, LocInfo, State, false))
791 return false;
Bob Wilsone65586b2009-04-17 20:40:45 +0000792 return true; // we handled it
Bob Wilson1f595bb2009-04-17 19:07:39 +0000793}
794
795// AAPCS f64 is in aligned register pairs
Owen Andersone50ed302009-08-10 22:56:29 +0000796static bool f64AssignAAPCS(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson5bafff32009-06-22 23:27:02 +0000797 CCValAssign::LocInfo &LocInfo,
798 CCState &State, bool CanFail) {
799 static const unsigned HiRegList[] = { ARM::R0, ARM::R2 };
800 static const unsigned LoRegList[] = { ARM::R1, ARM::R3 };
801
802 unsigned Reg = State.AllocateReg(HiRegList, LoRegList, 2);
803 if (Reg == 0) {
804 // For the 2nd half of a v2f64, do not just fail.
805 if (CanFail)
806 return false;
807
808 // Put the whole thing on the stack.
809 State.addLoc(CCValAssign::getCustomMem(ValNo, ValVT,
810 State.AllocateStack(8, 8),
811 LocVT, LocInfo));
812 return true;
813 }
814
815 unsigned i;
816 for (i = 0; i < 2; ++i)
817 if (HiRegList[i] == Reg)
818 break;
819
820 State.addLoc(CCValAssign::getCustomReg(ValNo, ValVT, Reg, LocVT, LocInfo));
821 State.addLoc(CCValAssign::getCustomReg(ValNo, ValVT, LoRegList[i],
822 LocVT, LocInfo));
823 return true;
824}
825
Owen Andersone50ed302009-08-10 22:56:29 +0000826static bool CC_ARM_AAPCS_Custom_f64(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson1f595bb2009-04-17 19:07:39 +0000827 CCValAssign::LocInfo &LocInfo,
828 ISD::ArgFlagsTy &ArgFlags,
829 CCState &State) {
Bob Wilson5bafff32009-06-22 23:27:02 +0000830 if (!f64AssignAAPCS(ValNo, ValVT, LocVT, LocInfo, State, true))
831 return false;
Owen Anderson825b72b2009-08-11 20:47:22 +0000832 if (LocVT == MVT::v2f64 &&
Bob Wilson5bafff32009-06-22 23:27:02 +0000833 !f64AssignAAPCS(ValNo, ValVT, LocVT, LocInfo, State, false))
834 return false;
835 return true; // we handled it
836}
837
Owen Andersone50ed302009-08-10 22:56:29 +0000838static bool f64RetAssign(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson5bafff32009-06-22 23:27:02 +0000839 CCValAssign::LocInfo &LocInfo, CCState &State) {
Bob Wilson1f595bb2009-04-17 19:07:39 +0000840 static const unsigned HiRegList[] = { ARM::R0, ARM::R2 };
841 static const unsigned LoRegList[] = { ARM::R1, ARM::R3 };
842
Bob Wilsone65586b2009-04-17 20:40:45 +0000843 unsigned Reg = State.AllocateReg(HiRegList, LoRegList, 2);
844 if (Reg == 0)
845 return false; // we didn't handle it
Bob Wilson1f595bb2009-04-17 19:07:39 +0000846
Bob Wilsone65586b2009-04-17 20:40:45 +0000847 unsigned i;
848 for (i = 0; i < 2; ++i)
849 if (HiRegList[i] == Reg)
850 break;
Bob Wilson1f595bb2009-04-17 19:07:39 +0000851
Bob Wilson5bafff32009-06-22 23:27:02 +0000852 State.addLoc(CCValAssign::getCustomReg(ValNo, ValVT, Reg, LocVT, LocInfo));
Bob Wilsone65586b2009-04-17 20:40:45 +0000853 State.addLoc(CCValAssign::getCustomReg(ValNo, ValVT, LoRegList[i],
Bob Wilson5bafff32009-06-22 23:27:02 +0000854 LocVT, LocInfo));
855 return true;
Bob Wilson1f595bb2009-04-17 19:07:39 +0000856}
857
Owen Andersone50ed302009-08-10 22:56:29 +0000858static bool RetCC_ARM_APCS_Custom_f64(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson1f595bb2009-04-17 19:07:39 +0000859 CCValAssign::LocInfo &LocInfo,
860 ISD::ArgFlagsTy &ArgFlags,
861 CCState &State) {
Bob Wilson5bafff32009-06-22 23:27:02 +0000862 if (!f64RetAssign(ValNo, ValVT, LocVT, LocInfo, State))
863 return false;
Owen Anderson825b72b2009-08-11 20:47:22 +0000864 if (LocVT == MVT::v2f64 && !f64RetAssign(ValNo, ValVT, LocVT, LocInfo, State))
Bob Wilson5bafff32009-06-22 23:27:02 +0000865 return false;
Bob Wilsone65586b2009-04-17 20:40:45 +0000866 return true; // we handled it
Bob Wilson1f595bb2009-04-17 19:07:39 +0000867}
868
Owen Andersone50ed302009-08-10 22:56:29 +0000869static bool RetCC_ARM_AAPCS_Custom_f64(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson1f595bb2009-04-17 19:07:39 +0000870 CCValAssign::LocInfo &LocInfo,
871 ISD::ArgFlagsTy &ArgFlags,
872 CCState &State) {
873 return RetCC_ARM_APCS_Custom_f64(ValNo, ValVT, LocVT, LocInfo, ArgFlags,
874 State);
875}
876
Anton Korobeynikov385f5a92009-06-16 18:50:49 +0000877/// CCAssignFnForNode - Selects the correct CCAssignFn for a the
878/// given CallingConvention value.
Sandeep Patel65c3c8f2009-09-02 08:44:58 +0000879CCAssignFn *ARMTargetLowering::CCAssignFnForNode(CallingConv::ID CC,
Anton Korobeynikov567d14f2009-08-05 19:04:42 +0000880 bool Return,
881 bool isVarArg) const {
Anton Korobeynikov385f5a92009-06-16 18:50:49 +0000882 switch (CC) {
883 default:
Anton Korobeynikov567d14f2009-08-05 19:04:42 +0000884 llvm_unreachable("Unsupported calling convention");
Anton Korobeynikov385f5a92009-06-16 18:50:49 +0000885 case CallingConv::C:
886 case CallingConv::Fast:
Anton Korobeynikov567d14f2009-08-05 19:04:42 +0000887 // Use target triple & subtarget features to do actual dispatch.
888 if (Subtarget->isAAPCS_ABI()) {
889 if (Subtarget->hasVFP2() &&
890 FloatABIType == FloatABI::Hard && !isVarArg)
891 return (Return ? RetCC_ARM_AAPCS_VFP: CC_ARM_AAPCS_VFP);
892 else
893 return (Return ? RetCC_ARM_AAPCS: CC_ARM_AAPCS);
894 } else
895 return (Return ? RetCC_ARM_APCS: CC_ARM_APCS);
Anton Korobeynikov385f5a92009-06-16 18:50:49 +0000896 case CallingConv::ARM_AAPCS_VFP:
Anton Korobeynikov567d14f2009-08-05 19:04:42 +0000897 return (Return ? RetCC_ARM_AAPCS_VFP: CC_ARM_AAPCS_VFP);
Anton Korobeynikov385f5a92009-06-16 18:50:49 +0000898 case CallingConv::ARM_AAPCS:
Anton Korobeynikov567d14f2009-08-05 19:04:42 +0000899 return (Return ? RetCC_ARM_AAPCS: CC_ARM_AAPCS);
Anton Korobeynikov385f5a92009-06-16 18:50:49 +0000900 case CallingConv::ARM_APCS:
Anton Korobeynikov567d14f2009-08-05 19:04:42 +0000901 return (Return ? RetCC_ARM_APCS: CC_ARM_APCS);
Anton Korobeynikov385f5a92009-06-16 18:50:49 +0000902 }
903}
904
Dan Gohman98ca4f22009-08-05 01:29:28 +0000905/// LowerCallResult - Lower the result values of a call into the
906/// appropriate copies out of appropriate physical registers.
907SDValue
908ARMTargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +0000909 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +0000910 const SmallVectorImpl<ISD::InputArg> &Ins,
911 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +0000912 SmallVectorImpl<SDValue> &InVals) const {
Bob Wilson1f595bb2009-04-17 19:07:39 +0000913
Bob Wilson1f595bb2009-04-17 19:07:39 +0000914 // Assign locations to each value returned by this call.
915 SmallVector<CCValAssign, 16> RVLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +0000916 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
Owen Andersone922c022009-07-22 00:24:57 +0000917 RVLocs, *DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +0000918 CCInfo.AnalyzeCallResult(Ins,
Anton Korobeynikov567d14f2009-08-05 19:04:42 +0000919 CCAssignFnForNode(CallConv, /* Return*/ true,
920 isVarArg));
Bob Wilson1f595bb2009-04-17 19:07:39 +0000921
922 // Copy all of the result registers out of their specified physreg.
923 for (unsigned i = 0; i != RVLocs.size(); ++i) {
924 CCValAssign VA = RVLocs[i];
925
Bob Wilson80915242009-04-25 00:33:20 +0000926 SDValue Val;
Bob Wilson1f595bb2009-04-17 19:07:39 +0000927 if (VA.needsCustom()) {
Bob Wilson5bafff32009-06-22 23:27:02 +0000928 // Handle f64 or half of a v2f64.
Owen Anderson825b72b2009-08-11 20:47:22 +0000929 SDValue Lo = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), MVT::i32,
Bob Wilson1f595bb2009-04-17 19:07:39 +0000930 InFlag);
Bob Wilson4d59e1d2009-04-24 17:00:36 +0000931 Chain = Lo.getValue(1);
932 InFlag = Lo.getValue(2);
Bob Wilson1f595bb2009-04-17 19:07:39 +0000933 VA = RVLocs[++i]; // skip ahead to next loc
Owen Anderson825b72b2009-08-11 20:47:22 +0000934 SDValue Hi = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), MVT::i32,
Bob Wilson4d59e1d2009-04-24 17:00:36 +0000935 InFlag);
936 Chain = Hi.getValue(1);
937 InFlag = Hi.getValue(2);
Jim Grosbache5165492009-11-09 00:11:35 +0000938 Val = DAG.getNode(ARMISD::VMOVDRR, dl, MVT::f64, Lo, Hi);
Bob Wilson5bafff32009-06-22 23:27:02 +0000939
Owen Anderson825b72b2009-08-11 20:47:22 +0000940 if (VA.getLocVT() == MVT::v2f64) {
941 SDValue Vec = DAG.getNode(ISD::UNDEF, dl, MVT::v2f64);
942 Vec = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64, Vec, Val,
943 DAG.getConstant(0, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +0000944
945 VA = RVLocs[++i]; // skip ahead to next loc
Owen Anderson825b72b2009-08-11 20:47:22 +0000946 Lo = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), MVT::i32, InFlag);
Bob Wilson5bafff32009-06-22 23:27:02 +0000947 Chain = Lo.getValue(1);
948 InFlag = Lo.getValue(2);
949 VA = RVLocs[++i]; // skip ahead to next loc
Owen Anderson825b72b2009-08-11 20:47:22 +0000950 Hi = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), MVT::i32, InFlag);
Bob Wilson5bafff32009-06-22 23:27:02 +0000951 Chain = Hi.getValue(1);
952 InFlag = Hi.getValue(2);
Jim Grosbache5165492009-11-09 00:11:35 +0000953 Val = DAG.getNode(ARMISD::VMOVDRR, dl, MVT::f64, Lo, Hi);
Owen Anderson825b72b2009-08-11 20:47:22 +0000954 Val = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64, Vec, Val,
955 DAG.getConstant(1, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +0000956 }
Bob Wilson1f595bb2009-04-17 19:07:39 +0000957 } else {
Bob Wilson80915242009-04-25 00:33:20 +0000958 Val = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), VA.getLocVT(),
959 InFlag);
Bob Wilson4d59e1d2009-04-24 17:00:36 +0000960 Chain = Val.getValue(1);
961 InFlag = Val.getValue(2);
Bob Wilson1f595bb2009-04-17 19:07:39 +0000962 }
Bob Wilson80915242009-04-25 00:33:20 +0000963
964 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000965 default: llvm_unreachable("Unknown loc info!");
Bob Wilson80915242009-04-25 00:33:20 +0000966 case CCValAssign::Full: break;
967 case CCValAssign::BCvt:
968 Val = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getValVT(), Val);
969 break;
970 }
971
Dan Gohman98ca4f22009-08-05 01:29:28 +0000972 InVals.push_back(Val);
Bob Wilson1f595bb2009-04-17 19:07:39 +0000973 }
974
Dan Gohman98ca4f22009-08-05 01:29:28 +0000975 return Chain;
Bob Wilson1f595bb2009-04-17 19:07:39 +0000976}
977
978/// CreateCopyOfByValArgument - Make a copy of an aggregate at address specified
979/// by "Src" to address "Dst" of size "Size". Alignment information is
Bob Wilsondee46d72009-04-17 20:35:10 +0000980/// specified by the specific parameter attribute. The copy will be passed as
Bob Wilson1f595bb2009-04-17 19:07:39 +0000981/// a byval function parameter.
982/// Sometimes what we are copying is the end of a larger object, the part that
983/// does not fit in registers.
984static SDValue
985CreateCopyOfByValArgument(SDValue Src, SDValue Dst, SDValue Chain,
986 ISD::ArgFlagsTy Flags, SelectionDAG &DAG,
987 DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000988 SDValue SizeNode = DAG.getConstant(Flags.getByValSize(), MVT::i32);
Bob Wilson1f595bb2009-04-17 19:07:39 +0000989 return DAG.getMemcpy(Chain, dl, Dst, Src, SizeNode, Flags.getByValAlign(),
Mon P Wang20adc9d2010-04-04 03:10:48 +0000990 /*isVolatile=*/false, /*AlwaysInline=*/false,
991 NULL, 0, NULL, 0);
Bob Wilson1f595bb2009-04-17 19:07:39 +0000992}
993
Bob Wilsondee46d72009-04-17 20:35:10 +0000994/// LowerMemOpCallTo - Store the argument to the stack.
Bob Wilson1f595bb2009-04-17 19:07:39 +0000995SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +0000996ARMTargetLowering::LowerMemOpCallTo(SDValue Chain,
997 SDValue StackPtr, SDValue Arg,
998 DebugLoc dl, SelectionDAG &DAG,
999 const CCValAssign &VA,
Dan Gohmand858e902010-04-17 15:26:15 +00001000 ISD::ArgFlagsTy Flags) const {
Bob Wilson1f595bb2009-04-17 19:07:39 +00001001 unsigned LocMemOffset = VA.getLocMemOffset();
1002 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
1003 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
1004 if (Flags.isByVal()) {
1005 return CreateCopyOfByValArgument(Arg, PtrOff, Chain, Flags, DAG, dl);
1006 }
1007 return DAG.getStore(Chain, dl, Arg, PtrOff,
David Greene1b58cab2010-02-15 16:55:24 +00001008 PseudoSourceValue::getStack(), LocMemOffset,
1009 false, false, 0);
Evan Chenga8e29892007-01-19 07:51:42 +00001010}
1011
Dan Gohman98ca4f22009-08-05 01:29:28 +00001012void ARMTargetLowering::PassF64ArgInRegs(DebugLoc dl, SelectionDAG &DAG,
Bob Wilson5bafff32009-06-22 23:27:02 +00001013 SDValue Chain, SDValue &Arg,
1014 RegsToPassVector &RegsToPass,
1015 CCValAssign &VA, CCValAssign &NextVA,
1016 SDValue &StackPtr,
1017 SmallVector<SDValue, 8> &MemOpChains,
Dan Gohmand858e902010-04-17 15:26:15 +00001018 ISD::ArgFlagsTy Flags) const {
Bob Wilson5bafff32009-06-22 23:27:02 +00001019
Jim Grosbache5165492009-11-09 00:11:35 +00001020 SDValue fmrrd = DAG.getNode(ARMISD::VMOVRRD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001021 DAG.getVTList(MVT::i32, MVT::i32), Arg);
Bob Wilson5bafff32009-06-22 23:27:02 +00001022 RegsToPass.push_back(std::make_pair(VA.getLocReg(), fmrrd));
1023
1024 if (NextVA.isRegLoc())
1025 RegsToPass.push_back(std::make_pair(NextVA.getLocReg(), fmrrd.getValue(1)));
1026 else {
1027 assert(NextVA.isMemLoc());
1028 if (StackPtr.getNode() == 0)
1029 StackPtr = DAG.getCopyFromReg(Chain, dl, ARM::SP, getPointerTy());
1030
Dan Gohman98ca4f22009-08-05 01:29:28 +00001031 MemOpChains.push_back(LowerMemOpCallTo(Chain, StackPtr, fmrrd.getValue(1),
1032 dl, DAG, NextVA,
1033 Flags));
Bob Wilson5bafff32009-06-22 23:27:02 +00001034 }
1035}
1036
Dan Gohman98ca4f22009-08-05 01:29:28 +00001037/// LowerCall - Lowering a call into a callseq_start <-
Evan Chengfc403422007-02-03 08:53:01 +00001038/// ARMISD:CALL <- callseq_end chain. Also add input and output parameter
1039/// nodes.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001040SDValue
Evan Cheng022d9e12010-02-02 23:55:14 +00001041ARMTargetLowering::LowerCall(SDValue Chain, SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001042 CallingConv::ID CallConv, bool isVarArg,
Evan Cheng0c439eb2010-01-27 00:07:07 +00001043 bool &isTailCall,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001044 const SmallVectorImpl<ISD::OutputArg> &Outs,
1045 const SmallVectorImpl<ISD::InputArg> &Ins,
1046 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001047 SmallVectorImpl<SDValue> &InVals) const {
Dale Johannesen51e28e62010-06-03 21:09:53 +00001048 MachineFunction &MF = DAG.getMachineFunction();
1049 bool IsStructRet = (Outs.empty()) ? false : Outs[0].Flags.isSRet();
1050 bool IsSibCall = false;
Dale Johannesen8fa8e7f2010-06-04 18:04:24 +00001051 // Temporarily disable tail calls so things don't break.
1052 if (!EnableARMTailCalls)
1053 isTailCall = false;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001054 if (isTailCall) {
1055 // Check if it's really possible to do a tail call.
1056 isTailCall = IsEligibleForTailCallOptimization(Callee, CallConv,
1057 isVarArg, IsStructRet, MF.getFunction()->hasStructRetAttr(),
1058 Outs, Ins, DAG);
Dale Johannesen51e28e62010-06-03 21:09:53 +00001059 // We don't support GuaranteedTailCallOpt for ARM, only automatically
1060 // detected sibcalls.
1061 if (isTailCall) {
1062 ++NumTailCalls;
1063 IsSibCall = true;
1064 }
1065 }
Evan Chenga8e29892007-01-19 07:51:42 +00001066
Bob Wilson1f595bb2009-04-17 19:07:39 +00001067 // Analyze operands of the call, assigning locations to each operand.
1068 SmallVector<CCValAssign, 16> ArgLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001069 CCState CCInfo(CallConv, isVarArg, getTargetMachine(), ArgLocs,
1070 *DAG.getContext());
1071 CCInfo.AnalyzeCallOperands(Outs,
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00001072 CCAssignFnForNode(CallConv, /* Return*/ false,
1073 isVarArg));
Evan Chenga8e29892007-01-19 07:51:42 +00001074
Bob Wilson1f595bb2009-04-17 19:07:39 +00001075 // Get a count of how many bytes are to be pushed on the stack.
1076 unsigned NumBytes = CCInfo.getNextStackOffset();
Evan Chenga8e29892007-01-19 07:51:42 +00001077
Dale Johannesen51e28e62010-06-03 21:09:53 +00001078 // For tail calls, memory operands are available in our caller's stack.
1079 if (IsSibCall)
1080 NumBytes = 0;
1081
Evan Chenga8e29892007-01-19 07:51:42 +00001082 // Adjust the stack pointer for the new arguments...
1083 // These operations are automatically eliminated by the prolog/epilog pass
Dale Johannesen51e28e62010-06-03 21:09:53 +00001084 if (!IsSibCall)
1085 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
Evan Chenga8e29892007-01-19 07:51:42 +00001086
Jim Grosbachf9a4b762010-02-24 01:43:03 +00001087 SDValue StackPtr = DAG.getCopyFromReg(Chain, dl, ARM::SP, getPointerTy());
Evan Chenga8e29892007-01-19 07:51:42 +00001088
Bob Wilson5bafff32009-06-22 23:27:02 +00001089 RegsToPassVector RegsToPass;
Bob Wilson1f595bb2009-04-17 19:07:39 +00001090 SmallVector<SDValue, 8> MemOpChains;
Evan Chenga8e29892007-01-19 07:51:42 +00001091
Bob Wilson1f595bb2009-04-17 19:07:39 +00001092 // Walk the register/memloc assignments, inserting copies/loads. In the case
Bob Wilsondee46d72009-04-17 20:35:10 +00001093 // of tail call optimization, arguments are handled later.
Bob Wilson1f595bb2009-04-17 19:07:39 +00001094 for (unsigned i = 0, realArgIdx = 0, e = ArgLocs.size();
1095 i != e;
1096 ++i, ++realArgIdx) {
1097 CCValAssign &VA = ArgLocs[i];
Dan Gohman98ca4f22009-08-05 01:29:28 +00001098 SDValue Arg = Outs[realArgIdx].Val;
1099 ISD::ArgFlagsTy Flags = Outs[realArgIdx].Flags;
Evan Chenga8e29892007-01-19 07:51:42 +00001100
Bob Wilson1f595bb2009-04-17 19:07:39 +00001101 // Promote the value if needed.
1102 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001103 default: llvm_unreachable("Unknown loc info!");
Bob Wilson1f595bb2009-04-17 19:07:39 +00001104 case CCValAssign::Full: break;
1105 case CCValAssign::SExt:
1106 Arg = DAG.getNode(ISD::SIGN_EXTEND, dl, VA.getLocVT(), Arg);
1107 break;
1108 case CCValAssign::ZExt:
1109 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, VA.getLocVT(), Arg);
1110 break;
1111 case CCValAssign::AExt:
1112 Arg = DAG.getNode(ISD::ANY_EXTEND, dl, VA.getLocVT(), Arg);
1113 break;
1114 case CCValAssign::BCvt:
1115 Arg = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getLocVT(), Arg);
1116 break;
Evan Chenga8e29892007-01-19 07:51:42 +00001117 }
1118
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00001119 // f64 and v2f64 might be passed in i32 pairs and must be split into pieces
Bob Wilson1f595bb2009-04-17 19:07:39 +00001120 if (VA.needsCustom()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001121 if (VA.getLocVT() == MVT::v2f64) {
1122 SDValue Op0 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Arg,
1123 DAG.getConstant(0, MVT::i32));
1124 SDValue Op1 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Arg,
1125 DAG.getConstant(1, MVT::i32));
Bob Wilson1f595bb2009-04-17 19:07:39 +00001126
Dan Gohman98ca4f22009-08-05 01:29:28 +00001127 PassF64ArgInRegs(dl, DAG, Chain, Op0, RegsToPass,
Bob Wilson5bafff32009-06-22 23:27:02 +00001128 VA, ArgLocs[++i], StackPtr, MemOpChains, Flags);
1129
1130 VA = ArgLocs[++i]; // skip ahead to next loc
1131 if (VA.isRegLoc()) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001132 PassF64ArgInRegs(dl, DAG, Chain, Op1, RegsToPass,
Bob Wilson5bafff32009-06-22 23:27:02 +00001133 VA, ArgLocs[++i], StackPtr, MemOpChains, Flags);
1134 } else {
1135 assert(VA.isMemLoc());
Bob Wilson5bafff32009-06-22 23:27:02 +00001136
Dan Gohman98ca4f22009-08-05 01:29:28 +00001137 MemOpChains.push_back(LowerMemOpCallTo(Chain, StackPtr, Op1,
1138 dl, DAG, VA, Flags));
Bob Wilson5bafff32009-06-22 23:27:02 +00001139 }
1140 } else {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001141 PassF64ArgInRegs(dl, DAG, Chain, Arg, RegsToPass, VA, ArgLocs[++i],
Bob Wilson5bafff32009-06-22 23:27:02 +00001142 StackPtr, MemOpChains, Flags);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001143 }
1144 } else if (VA.isRegLoc()) {
1145 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
Dale Johannesendf50d7e2010-06-18 18:13:11 +00001146 } else if (!IsSibCall) {
Bob Wilson1f595bb2009-04-17 19:07:39 +00001147 assert(VA.isMemLoc());
Bob Wilson1f595bb2009-04-17 19:07:39 +00001148
Dan Gohman98ca4f22009-08-05 01:29:28 +00001149 MemOpChains.push_back(LowerMemOpCallTo(Chain, StackPtr, Arg,
1150 dl, DAG, VA, Flags));
Bob Wilson1f595bb2009-04-17 19:07:39 +00001151 }
Evan Chenga8e29892007-01-19 07:51:42 +00001152 }
1153
1154 if (!MemOpChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00001155 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Evan Chenga8e29892007-01-19 07:51:42 +00001156 &MemOpChains[0], MemOpChains.size());
1157
1158 // Build a sequence of copy-to-reg nodes chained together with token chain
1159 // and flag operands which copy the outgoing args into the appropriate regs.
Dan Gohman475871a2008-07-27 21:46:04 +00001160 SDValue InFlag;
Dale Johannesen6470a112010-06-15 22:08:33 +00001161 // Tail call byval lowering might overwrite argument registers so in case of
1162 // tail call optimization the copies to registers are lowered later.
1163 if (!isTailCall)
1164 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
1165 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
1166 RegsToPass[i].second, InFlag);
1167 InFlag = Chain.getValue(1);
1168 }
Evan Chenga8e29892007-01-19 07:51:42 +00001169
Dale Johannesen51e28e62010-06-03 21:09:53 +00001170 // For tail calls lower the arguments to the 'real' stack slot.
1171 if (isTailCall) {
1172 // Force all the incoming stack arguments to be loaded from the stack
1173 // before any new outgoing arguments are stored to the stack, because the
1174 // outgoing stack slots may alias the incoming argument stack slots, and
1175 // the alias isn't otherwise explicit. This is slightly more conservative
1176 // than necessary, because it means that each store effectively depends
1177 // on every argument instead of just those arguments it would clobber.
1178
1179 // Do not flag preceeding copytoreg stuff together with the following stuff.
1180 InFlag = SDValue();
1181 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
1182 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
1183 RegsToPass[i].second, InFlag);
1184 InFlag = Chain.getValue(1);
1185 }
1186 InFlag =SDValue();
1187 }
1188
Bill Wendling056292f2008-09-16 21:48:12 +00001189 // If the callee is a GlobalAddress/ExternalSymbol node (quite common, every
1190 // direct call is) turn it into a TargetGlobalAddress/TargetExternalSymbol
1191 // node so that legalize doesn't hack it.
Evan Chenga8e29892007-01-19 07:51:42 +00001192 bool isDirect = false;
1193 bool isARMFunc = false;
Evan Cheng277f0742007-06-19 21:05:09 +00001194 bool isLocalARMFunc = false;
Evan Chenge7e0d622009-11-06 22:24:13 +00001195 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
Jim Grosbache7b52522010-04-14 22:28:31 +00001196
1197 if (EnableARMLongCalls) {
1198 assert (getTargetMachine().getRelocationModel() == Reloc::Static
1199 && "long-calls with non-static relocation model!");
1200 // Handle a global address or an external symbol. If it's not one of
1201 // those, the target's already in a register, so we don't need to do
1202 // anything extra.
1203 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Anders Carlsson0dbdca52010-04-15 03:11:28 +00001204 const GlobalValue *GV = G->getGlobal();
Jim Grosbache7b52522010-04-14 22:28:31 +00001205 // Create a constant pool entry for the callee address
1206 unsigned ARMPCLabelIndex = AFI->createConstPoolEntryUId();
1207 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(GV,
1208 ARMPCLabelIndex,
1209 ARMCP::CPValue, 0);
1210 // Get the address of the callee into a register
1211 SDValue CPAddr = DAG.getTargetConstantPool(CPV, getPointerTy(), 4);
1212 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
1213 Callee = DAG.getLoad(getPointerTy(), dl,
1214 DAG.getEntryNode(), CPAddr,
1215 PseudoSourceValue::getConstantPool(), 0,
1216 false, false, 0);
1217 } else if (ExternalSymbolSDNode *S=dyn_cast<ExternalSymbolSDNode>(Callee)) {
1218 const char *Sym = S->getSymbol();
1219
1220 // Create a constant pool entry for the callee address
1221 unsigned ARMPCLabelIndex = AFI->createConstPoolEntryUId();
1222 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(*DAG.getContext(),
1223 Sym, ARMPCLabelIndex, 0);
1224 // Get the address of the callee into a register
1225 SDValue CPAddr = DAG.getTargetConstantPool(CPV, getPointerTy(), 4);
1226 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
1227 Callee = DAG.getLoad(getPointerTy(), dl,
1228 DAG.getEntryNode(), CPAddr,
1229 PseudoSourceValue::getConstantPool(), 0,
1230 false, false, 0);
1231 }
1232 } else if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Dan Gohman46510a72010-04-15 01:51:59 +00001233 const GlobalValue *GV = G->getGlobal();
Evan Chenga8e29892007-01-19 07:51:42 +00001234 isDirect = true;
Chris Lattner4fb63d02009-07-15 04:12:33 +00001235 bool isExt = GV->isDeclaration() || GV->isWeakForLinker();
Evan Cheng970a4192007-01-19 19:28:01 +00001236 bool isStub = (isExt && Subtarget->isTargetDarwin()) &&
Evan Chenga8e29892007-01-19 07:51:42 +00001237 getTargetMachine().getRelocationModel() != Reloc::Static;
1238 isARMFunc = !Subtarget->isThumb() || isStub;
Evan Cheng277f0742007-06-19 21:05:09 +00001239 // ARM call to a local ARM function is predicable.
Evan Cheng46df4eb2010-06-16 07:35:02 +00001240 isLocalARMFunc = !Subtarget->isThumb() && (!isExt || !ARMInterworking);
Evan Chengc60e76d2007-01-30 20:37:08 +00001241 // tBX takes a register source operand.
David Goodwinf1daf7d2009-07-08 23:10:31 +00001242 if (isARMFunc && Subtarget->isThumb1Only() && !Subtarget->hasV5TOps()) {
Evan Chenge7e0d622009-11-06 22:24:13 +00001243 unsigned ARMPCLabelIndex = AFI->createConstPoolEntryUId();
Evan Chenge4e4ed32009-08-28 23:18:09 +00001244 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(GV,
Jim Grosbach3fb2b1e2009-09-01 01:57:56 +00001245 ARMPCLabelIndex,
1246 ARMCP::CPValue, 4);
Evan Cheng1606e8e2009-03-13 07:51:59 +00001247 SDValue CPAddr = DAG.getTargetConstantPool(CPV, getPointerTy(), 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001248 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Bob Wilson2dc4f542009-03-20 22:42:55 +00001249 Callee = DAG.getLoad(getPointerTy(), dl,
Evan Cheng9eda6892009-10-31 03:39:36 +00001250 DAG.getEntryNode(), CPAddr,
David Greene1b58cab2010-02-15 16:55:24 +00001251 PseudoSourceValue::getConstantPool(), 0,
1252 false, false, 0);
Evan Chenge7e0d622009-11-06 22:24:13 +00001253 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Bob Wilson2dc4f542009-03-20 22:42:55 +00001254 Callee = DAG.getNode(ARMISD::PIC_ADD, dl,
Dale Johannesen33c960f2009-02-04 20:06:27 +00001255 getPointerTy(), Callee, PICLabel);
Jim Grosbache7b52522010-04-14 22:28:31 +00001256 } else
Evan Chengc60e76d2007-01-30 20:37:08 +00001257 Callee = DAG.getTargetGlobalAddress(GV, getPointerTy());
Bill Wendling056292f2008-09-16 21:48:12 +00001258 } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Evan Chenga8e29892007-01-19 07:51:42 +00001259 isDirect = true;
Evan Cheng970a4192007-01-19 19:28:01 +00001260 bool isStub = Subtarget->isTargetDarwin() &&
Evan Chenga8e29892007-01-19 07:51:42 +00001261 getTargetMachine().getRelocationModel() != Reloc::Static;
1262 isARMFunc = !Subtarget->isThumb() || isStub;
Evan Chengc60e76d2007-01-30 20:37:08 +00001263 // tBX takes a register source operand.
1264 const char *Sym = S->getSymbol();
David Goodwinf1daf7d2009-07-08 23:10:31 +00001265 if (isARMFunc && Subtarget->isThumb1Only() && !Subtarget->hasV5TOps()) {
Evan Chenge7e0d622009-11-06 22:24:13 +00001266 unsigned ARMPCLabelIndex = AFI->createConstPoolEntryUId();
Owen Anderson1d0be152009-08-13 21:58:54 +00001267 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(*DAG.getContext(),
Evan Chenge4e4ed32009-08-28 23:18:09 +00001268 Sym, ARMPCLabelIndex, 4);
Evan Cheng1606e8e2009-03-13 07:51:59 +00001269 SDValue CPAddr = DAG.getTargetConstantPool(CPV, getPointerTy(), 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001270 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001271 Callee = DAG.getLoad(getPointerTy(), dl,
Evan Cheng9eda6892009-10-31 03:39:36 +00001272 DAG.getEntryNode(), CPAddr,
David Greene1b58cab2010-02-15 16:55:24 +00001273 PseudoSourceValue::getConstantPool(), 0,
1274 false, false, 0);
Evan Chenge7e0d622009-11-06 22:24:13 +00001275 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Bob Wilson2dc4f542009-03-20 22:42:55 +00001276 Callee = DAG.getNode(ARMISD::PIC_ADD, dl,
Dale Johannesen33c960f2009-02-04 20:06:27 +00001277 getPointerTy(), Callee, PICLabel);
Evan Chengc60e76d2007-01-30 20:37:08 +00001278 } else
Bill Wendling056292f2008-09-16 21:48:12 +00001279 Callee = DAG.getTargetExternalSymbol(Sym, getPointerTy());
Evan Chenga8e29892007-01-19 07:51:42 +00001280 }
1281
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +00001282 // FIXME: handle tail calls differently.
1283 unsigned CallOpc;
Evan Chengb6207242009-08-01 00:16:10 +00001284 if (Subtarget->isThumb()) {
1285 if ((!isDirect || isARMFunc) && !Subtarget->hasV5TOps())
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +00001286 CallOpc = ARMISD::CALL_NOLINK;
1287 else
1288 CallOpc = isARMFunc ? ARMISD::CALL : ARMISD::tCALL;
1289 } else {
1290 CallOpc = (isDirect || Subtarget->hasV5TOps())
Evan Cheng277f0742007-06-19 21:05:09 +00001291 ? (isLocalARMFunc ? ARMISD::CALL_PRED : ARMISD::CALL)
1292 : ARMISD::CALL_NOLINK;
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +00001293 }
David Goodwinf1daf7d2009-07-08 23:10:31 +00001294 if (CallOpc == ARMISD::CALL_NOLINK && !Subtarget->isThumb1Only()) {
Lauro Ramos Venanciob8a93a42007-03-27 16:19:21 +00001295 // implicit def LR - LR mustn't be allocated as GRP:$dst of CALL_NOLINK
Owen Anderson825b72b2009-08-11 20:47:22 +00001296 Chain = DAG.getCopyToReg(Chain, dl, ARM::LR, DAG.getUNDEF(MVT::i32),InFlag);
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +00001297 InFlag = Chain.getValue(1);
1298 }
1299
Dan Gohman475871a2008-07-27 21:46:04 +00001300 std::vector<SDValue> Ops;
Evan Chenga8e29892007-01-19 07:51:42 +00001301 Ops.push_back(Chain);
1302 Ops.push_back(Callee);
1303
1304 // Add argument registers to the end of the list so that they are known live
1305 // into the call.
1306 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
1307 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
1308 RegsToPass[i].second.getValueType()));
1309
Gabor Greifba36cb52008-08-28 21:40:38 +00001310 if (InFlag.getNode())
Evan Chenga8e29892007-01-19 07:51:42 +00001311 Ops.push_back(InFlag);
Dale Johannesen51e28e62010-06-03 21:09:53 +00001312
1313 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Dale Johannesencf296fa2010-06-05 00:51:39 +00001314 if (isTailCall)
Dale Johannesen51e28e62010-06-03 21:09:53 +00001315 return DAG.getNode(ARMISD::TC_RETURN, dl, NodeTys, &Ops[0], Ops.size());
Dale Johannesen51e28e62010-06-03 21:09:53 +00001316
Duncan Sands4bdcb612008-07-02 17:40:58 +00001317 // Returns a chain and a flag for retval copy to use.
Dale Johannesen51e28e62010-06-03 21:09:53 +00001318 Chain = DAG.getNode(CallOpc, dl, NodeTys, &Ops[0], Ops.size());
Evan Chenga8e29892007-01-19 07:51:42 +00001319 InFlag = Chain.getValue(1);
1320
Chris Lattnere563bbc2008-10-11 22:08:30 +00001321 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
1322 DAG.getIntPtrConstant(0, true), InFlag);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001323 if (!Ins.empty())
Evan Chenga8e29892007-01-19 07:51:42 +00001324 InFlag = Chain.getValue(1);
1325
Bob Wilson1f595bb2009-04-17 19:07:39 +00001326 // Handle result values, copying them out of physregs into vregs that we
1327 // return.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001328 return LowerCallResult(Chain, InFlag, CallConv, isVarArg, Ins,
1329 dl, DAG, InVals);
Evan Chenga8e29892007-01-19 07:51:42 +00001330}
1331
Dale Johannesen51e28e62010-06-03 21:09:53 +00001332/// MatchingStackOffset - Return true if the given stack call argument is
1333/// already available in the same position (relatively) of the caller's
1334/// incoming argument stack.
1335static
1336bool MatchingStackOffset(SDValue Arg, unsigned Offset, ISD::ArgFlagsTy Flags,
1337 MachineFrameInfo *MFI, const MachineRegisterInfo *MRI,
1338 const ARMInstrInfo *TII) {
1339 unsigned Bytes = Arg.getValueType().getSizeInBits() / 8;
1340 int FI = INT_MAX;
1341 if (Arg.getOpcode() == ISD::CopyFromReg) {
1342 unsigned VR = cast<RegisterSDNode>(Arg.getOperand(1))->getReg();
1343 if (!VR || TargetRegisterInfo::isPhysicalRegister(VR))
1344 return false;
1345 MachineInstr *Def = MRI->getVRegDef(VR);
1346 if (!Def)
1347 return false;
1348 if (!Flags.isByVal()) {
1349 if (!TII->isLoadFromStackSlot(Def, FI))
1350 return false;
1351 } else {
1352// unsigned Opcode = Def->getOpcode();
1353// if ((Opcode == X86::LEA32r || Opcode == X86::LEA64r) &&
1354// Def->getOperand(1).isFI()) {
1355// FI = Def->getOperand(1).getIndex();
1356// Bytes = Flags.getByValSize();
1357// } else
1358 return false;
1359 }
1360 } else if (LoadSDNode *Ld = dyn_cast<LoadSDNode>(Arg)) {
1361 if (Flags.isByVal())
1362 // ByVal argument is passed in as a pointer but it's now being
1363 // dereferenced. e.g.
1364 // define @foo(%struct.X* %A) {
1365 // tail call @bar(%struct.X* byval %A)
1366 // }
1367 return false;
1368 SDValue Ptr = Ld->getBasePtr();
1369 FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(Ptr);
1370 if (!FINode)
1371 return false;
1372 FI = FINode->getIndex();
1373 } else
1374 return false;
1375
1376 assert(FI != INT_MAX);
1377 if (!MFI->isFixedObjectIndex(FI))
1378 return false;
1379 return Offset == MFI->getObjectOffset(FI) && Bytes == MFI->getObjectSize(FI);
1380}
1381
1382/// IsEligibleForTailCallOptimization - Check whether the call is eligible
1383/// for tail call optimization. Targets which want to do tail call
1384/// optimization should implement this function.
1385bool
1386ARMTargetLowering::IsEligibleForTailCallOptimization(SDValue Callee,
1387 CallingConv::ID CalleeCC,
1388 bool isVarArg,
1389 bool isCalleeStructRet,
1390 bool isCallerStructRet,
1391 const SmallVectorImpl<ISD::OutputArg> &Outs,
1392 const SmallVectorImpl<ISD::InputArg> &Ins,
1393 SelectionDAG& DAG) const {
Dale Johannesen51e28e62010-06-03 21:09:53 +00001394 const Function *CallerF = DAG.getMachineFunction().getFunction();
1395 CallingConv::ID CallerCC = CallerF->getCallingConv();
1396 bool CCMatch = CallerCC == CalleeCC;
1397
1398 // Look for obvious safe cases to perform tail call optimization that do not
1399 // require ABI changes. This is what gcc calls sibcall.
1400
Jim Grosbach7616b642010-06-16 23:45:49 +00001401 // Do not sibcall optimize vararg calls unless the call site is not passing
1402 // any arguments.
Dale Johannesen51e28e62010-06-03 21:09:53 +00001403 if (isVarArg && !Outs.empty())
1404 return false;
1405
1406 // Also avoid sibcall optimization if either caller or callee uses struct
1407 // return semantics.
1408 if (isCalleeStructRet || isCallerStructRet)
1409 return false;
1410
Evan Cheng0110ac62010-06-19 01:01:32 +00001411 // FIXME: Completely disable sibcal for Thumb1 since Thumb1RegisterInfo::
1412 // emitEpilogue is not ready for them.
1413 if (Subtarget->isThumb1Only())
1414 return false;
1415
1416 if (isa<ExternalSymbolSDNode>(Callee))
1417 return false;
1418
1419 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
1420 if (Subtarget->isThumb1Only())
1421 return false;
1422
1423 // On Thumb, for the moment, we can only do this to functions defined in this
1424 // compilation, or to indirect calls. A Thumb B to an ARM function is not
1425 // easily fixed up in the linker, unlike BL.
1426 if (Subtarget->isThumb()) {
Dale Johannesendf50d7e2010-06-18 18:13:11 +00001427 const GlobalValue *GV = G->getGlobal();
1428 if (GV->isDeclaration() || GV->isWeakForLinker())
1429 return false;
Dale Johannesendf50d7e2010-06-18 18:13:11 +00001430 }
1431 }
1432
Evan Cheng0110ac62010-06-19 01:01:32 +00001433
Dale Johannesen51e28e62010-06-03 21:09:53 +00001434 // If the calling conventions do not match, then we'd better make sure the
1435 // results are returned in the same way as what the caller expects.
1436 if (!CCMatch) {
1437 SmallVector<CCValAssign, 16> RVLocs1;
1438 CCState CCInfo1(CalleeCC, false, getTargetMachine(),
1439 RVLocs1, *DAG.getContext());
1440 CCInfo1.AnalyzeCallResult(Ins, CCAssignFnForNode(CalleeCC, true, isVarArg));
1441
1442 SmallVector<CCValAssign, 16> RVLocs2;
1443 CCState CCInfo2(CallerCC, false, getTargetMachine(),
1444 RVLocs2, *DAG.getContext());
1445 CCInfo2.AnalyzeCallResult(Ins, CCAssignFnForNode(CallerCC, true, isVarArg));
1446
1447 if (RVLocs1.size() != RVLocs2.size())
1448 return false;
1449 for (unsigned i = 0, e = RVLocs1.size(); i != e; ++i) {
1450 if (RVLocs1[i].isRegLoc() != RVLocs2[i].isRegLoc())
1451 return false;
1452 if (RVLocs1[i].getLocInfo() != RVLocs2[i].getLocInfo())
1453 return false;
1454 if (RVLocs1[i].isRegLoc()) {
1455 if (RVLocs1[i].getLocReg() != RVLocs2[i].getLocReg())
1456 return false;
1457 } else {
1458 if (RVLocs1[i].getLocMemOffset() != RVLocs2[i].getLocMemOffset())
1459 return false;
1460 }
1461 }
1462 }
1463
1464 // If the callee takes no arguments then go on to check the results of the
1465 // call.
1466 if (!Outs.empty()) {
1467 // Check if stack adjustment is needed. For now, do not do this if any
1468 // argument is passed on the stack.
1469 SmallVector<CCValAssign, 16> ArgLocs;
1470 CCState CCInfo(CalleeCC, isVarArg, getTargetMachine(),
1471 ArgLocs, *DAG.getContext());
1472 CCInfo.AnalyzeCallOperands(Outs,
1473 CCAssignFnForNode(CalleeCC, false, isVarArg));
1474 if (CCInfo.getNextStackOffset()) {
1475 MachineFunction &MF = DAG.getMachineFunction();
1476
1477 // Check if the arguments are already laid out in the right way as
1478 // the caller's fixed stack objects.
1479 MachineFrameInfo *MFI = MF.getFrameInfo();
1480 const MachineRegisterInfo *MRI = &MF.getRegInfo();
1481 const ARMInstrInfo *TII =
1482 ((ARMTargetMachine&)getTargetMachine()).getInstrInfo();
Dale Johannesencf296fa2010-06-05 00:51:39 +00001483 for (unsigned i = 0, realArgIdx = 0, e = ArgLocs.size();
1484 i != e;
1485 ++i, ++realArgIdx) {
Dale Johannesen51e28e62010-06-03 21:09:53 +00001486 CCValAssign &VA = ArgLocs[i];
1487 EVT RegVT = VA.getLocVT();
Dale Johannesencf296fa2010-06-05 00:51:39 +00001488 SDValue Arg = Outs[realArgIdx].Val;
1489 ISD::ArgFlagsTy Flags = Outs[realArgIdx].Flags;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001490 if (VA.getLocInfo() == CCValAssign::Indirect)
1491 return false;
Dale Johannesencf296fa2010-06-05 00:51:39 +00001492 if (VA.needsCustom()) {
1493 // f64 and vector types are split into multiple registers or
1494 // register/stack-slot combinations. The types will not match
1495 // the registers; give up on memory f64 refs until we figure
1496 // out what to do about this.
1497 if (!VA.isRegLoc())
1498 return false;
1499 if (!ArgLocs[++i].isRegLoc())
1500 return false;
1501 if (RegVT == MVT::v2f64) {
1502 if (!ArgLocs[++i].isRegLoc())
1503 return false;
1504 if (!ArgLocs[++i].isRegLoc())
1505 return false;
1506 }
1507 } else if (!VA.isRegLoc()) {
Dale Johannesen51e28e62010-06-03 21:09:53 +00001508 if (!MatchingStackOffset(Arg, VA.getLocMemOffset(), Flags,
1509 MFI, MRI, TII))
1510 return false;
1511 }
1512 }
1513 }
1514 }
1515
1516 return true;
1517}
1518
Dan Gohman98ca4f22009-08-05 01:29:28 +00001519SDValue
1520ARMTargetLowering::LowerReturn(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001521 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001522 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmand858e902010-04-17 15:26:15 +00001523 DebugLoc dl, SelectionDAG &DAG) const {
Bob Wilson2dc4f542009-03-20 22:42:55 +00001524
Bob Wilsondee46d72009-04-17 20:35:10 +00001525 // CCValAssign - represent the assignment of the return value to a location.
Bob Wilson1f595bb2009-04-17 19:07:39 +00001526 SmallVector<CCValAssign, 16> RVLocs;
Bob Wilson1f595bb2009-04-17 19:07:39 +00001527
Bob Wilsondee46d72009-04-17 20:35:10 +00001528 // CCState - Info about the registers and stack slots.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001529 CCState CCInfo(CallConv, isVarArg, getTargetMachine(), RVLocs,
1530 *DAG.getContext());
Bob Wilson1f595bb2009-04-17 19:07:39 +00001531
Dan Gohman98ca4f22009-08-05 01:29:28 +00001532 // Analyze outgoing return values.
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00001533 CCInfo.AnalyzeReturn(Outs, CCAssignFnForNode(CallConv, /* Return */ true,
1534 isVarArg));
Bob Wilson1f595bb2009-04-17 19:07:39 +00001535
1536 // If this is the first return lowered for this function, add
1537 // the regs to the liveout set for the function.
1538 if (DAG.getMachineFunction().getRegInfo().liveout_empty()) {
1539 for (unsigned i = 0; i != RVLocs.size(); ++i)
1540 if (RVLocs[i].isRegLoc())
1541 DAG.getMachineFunction().getRegInfo().addLiveOut(RVLocs[i].getLocReg());
Evan Chenga8e29892007-01-19 07:51:42 +00001542 }
1543
Bob Wilson1f595bb2009-04-17 19:07:39 +00001544 SDValue Flag;
1545
1546 // Copy the result values into the output registers.
1547 for (unsigned i = 0, realRVLocIdx = 0;
1548 i != RVLocs.size();
1549 ++i, ++realRVLocIdx) {
1550 CCValAssign &VA = RVLocs[i];
1551 assert(VA.isRegLoc() && "Can only return in registers!");
1552
Dan Gohman98ca4f22009-08-05 01:29:28 +00001553 SDValue Arg = Outs[realRVLocIdx].Val;
Bob Wilson1f595bb2009-04-17 19:07:39 +00001554
1555 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001556 default: llvm_unreachable("Unknown loc info!");
Bob Wilson1f595bb2009-04-17 19:07:39 +00001557 case CCValAssign::Full: break;
1558 case CCValAssign::BCvt:
1559 Arg = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getLocVT(), Arg);
1560 break;
1561 }
1562
Bob Wilson1f595bb2009-04-17 19:07:39 +00001563 if (VA.needsCustom()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001564 if (VA.getLocVT() == MVT::v2f64) {
Bob Wilson5bafff32009-06-22 23:27:02 +00001565 // Extract the first half and return it in two registers.
Owen Anderson825b72b2009-08-11 20:47:22 +00001566 SDValue Half = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Arg,
1567 DAG.getConstant(0, MVT::i32));
Jim Grosbache5165492009-11-09 00:11:35 +00001568 SDValue HalfGPRs = DAG.getNode(ARMISD::VMOVRRD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001569 DAG.getVTList(MVT::i32, MVT::i32), Half);
Bob Wilson5bafff32009-06-22 23:27:02 +00001570
1571 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), HalfGPRs, Flag);
1572 Flag = Chain.getValue(1);
1573 VA = RVLocs[++i]; // skip ahead to next loc
1574 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(),
1575 HalfGPRs.getValue(1), Flag);
1576 Flag = Chain.getValue(1);
1577 VA = RVLocs[++i]; // skip ahead to next loc
1578
1579 // Extract the 2nd half and fall through to handle it as an f64 value.
Owen Anderson825b72b2009-08-11 20:47:22 +00001580 Arg = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Arg,
1581 DAG.getConstant(1, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00001582 }
1583 // Legalize ret f64 -> ret 2 x i32. We always have fmrrd if f64 is
1584 // available.
Jim Grosbache5165492009-11-09 00:11:35 +00001585 SDValue fmrrd = DAG.getNode(ARMISD::VMOVRRD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001586 DAG.getVTList(MVT::i32, MVT::i32), &Arg, 1);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001587 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), fmrrd, Flag);
Bob Wilson4d59e1d2009-04-24 17:00:36 +00001588 Flag = Chain.getValue(1);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001589 VA = RVLocs[++i]; // skip ahead to next loc
1590 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), fmrrd.getValue(1),
1591 Flag);
1592 } else
1593 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), Arg, Flag);
1594
Bob Wilsondee46d72009-04-17 20:35:10 +00001595 // Guarantee that all emitted copies are
1596 // stuck together, avoiding something bad.
Bob Wilson1f595bb2009-04-17 19:07:39 +00001597 Flag = Chain.getValue(1);
1598 }
1599
1600 SDValue result;
1601 if (Flag.getNode())
Owen Anderson825b72b2009-08-11 20:47:22 +00001602 result = DAG.getNode(ARMISD::RET_FLAG, dl, MVT::Other, Chain, Flag);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001603 else // Return Void
Owen Anderson825b72b2009-08-11 20:47:22 +00001604 result = DAG.getNode(ARMISD::RET_FLAG, dl, MVT::Other, Chain);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001605
1606 return result;
Evan Chenga8e29892007-01-19 07:51:42 +00001607}
1608
Bob Wilsonb62d2572009-11-03 00:02:05 +00001609// ConstantPool, JumpTable, GlobalAddress, and ExternalSymbol are lowered as
1610// their target counterpart wrapped in the ARMISD::Wrapper node. Suppose N is
1611// one of the above mentioned nodes. It has to be wrapped because otherwise
1612// Select(N) returns N. So the raw TargetGlobalAddress nodes, etc. can only
1613// be used to form addressing mode. These wrapped nodes will be selected
1614// into MOVi.
Dan Gohman475871a2008-07-27 21:46:04 +00001615static SDValue LowerConstantPool(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00001616 EVT PtrVT = Op.getValueType();
Dale Johannesenb300d2a2009-02-07 00:55:49 +00001617 // FIXME there is no actual debug info here
1618 DebugLoc dl = Op.getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +00001619 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Dan Gohman475871a2008-07-27 21:46:04 +00001620 SDValue Res;
Evan Chenga8e29892007-01-19 07:51:42 +00001621 if (CP->isMachineConstantPoolEntry())
1622 Res = DAG.getTargetConstantPool(CP->getMachineCPVal(), PtrVT,
1623 CP->getAlignment());
1624 else
1625 Res = DAG.getTargetConstantPool(CP->getConstVal(), PtrVT,
1626 CP->getAlignment());
Owen Anderson825b72b2009-08-11 20:47:22 +00001627 return DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, Res);
Evan Chenga8e29892007-01-19 07:51:42 +00001628}
1629
Dan Gohmand858e902010-04-17 15:26:15 +00001630SDValue ARMTargetLowering::LowerBlockAddress(SDValue Op,
1631 SelectionDAG &DAG) const {
Evan Chenge7e0d622009-11-06 22:24:13 +00001632 MachineFunction &MF = DAG.getMachineFunction();
1633 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
1634 unsigned ARMPCLabelIndex = 0;
Bob Wilsonddb16df2009-10-30 05:45:42 +00001635 DebugLoc DL = Op.getDebugLoc();
Bob Wilson907eebd2009-11-02 20:59:23 +00001636 EVT PtrVT = getPointerTy();
Dan Gohman46510a72010-04-15 01:51:59 +00001637 const BlockAddress *BA = cast<BlockAddressSDNode>(Op)->getBlockAddress();
Bob Wilson907eebd2009-11-02 20:59:23 +00001638 Reloc::Model RelocM = getTargetMachine().getRelocationModel();
1639 SDValue CPAddr;
1640 if (RelocM == Reloc::Static) {
1641 CPAddr = DAG.getTargetConstantPool(BA, PtrVT, 4);
1642 } else {
1643 unsigned PCAdj = Subtarget->isThumb() ? 4 : 8;
Evan Chenge7e0d622009-11-06 22:24:13 +00001644 ARMPCLabelIndex = AFI->createConstPoolEntryUId();
Bob Wilson907eebd2009-11-02 20:59:23 +00001645 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(BA, ARMPCLabelIndex,
1646 ARMCP::CPBlockAddress,
1647 PCAdj);
1648 CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 4);
1649 }
1650 CPAddr = DAG.getNode(ARMISD::Wrapper, DL, PtrVT, CPAddr);
1651 SDValue Result = DAG.getLoad(PtrVT, DL, DAG.getEntryNode(), CPAddr,
David Greene1b58cab2010-02-15 16:55:24 +00001652 PseudoSourceValue::getConstantPool(), 0,
1653 false, false, 0);
Bob Wilson907eebd2009-11-02 20:59:23 +00001654 if (RelocM == Reloc::Static)
1655 return Result;
Evan Chenge7e0d622009-11-06 22:24:13 +00001656 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Bob Wilson907eebd2009-11-02 20:59:23 +00001657 return DAG.getNode(ARMISD::PIC_ADD, DL, PtrVT, Result, PICLabel);
Bob Wilsonddb16df2009-10-30 05:45:42 +00001658}
1659
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001660// Lower ISD::GlobalTLSAddress using the "general dynamic" model
Dan Gohman475871a2008-07-27 21:46:04 +00001661SDValue
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001662ARMTargetLowering::LowerToTLSGeneralDynamicModel(GlobalAddressSDNode *GA,
Dan Gohmand858e902010-04-17 15:26:15 +00001663 SelectionDAG &DAG) const {
Dale Johannesen33c960f2009-02-04 20:06:27 +00001664 DebugLoc dl = GA->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00001665 EVT PtrVT = getPointerTy();
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001666 unsigned char PCAdj = Subtarget->isThumb() ? 4 : 8;
Evan Chenge7e0d622009-11-06 22:24:13 +00001667 MachineFunction &MF = DAG.getMachineFunction();
1668 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
1669 unsigned ARMPCLabelIndex = AFI->createConstPoolEntryUId();
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001670 ARMConstantPoolValue *CPV =
Evan Chenge4e4ed32009-08-28 23:18:09 +00001671 new ARMConstantPoolValue(GA->getGlobal(), ARMPCLabelIndex,
Jim Grosbach3fb2b1e2009-09-01 01:57:56 +00001672 ARMCP::CPValue, PCAdj, "tlsgd", true);
Evan Cheng1606e8e2009-03-13 07:51:59 +00001673 SDValue Argument = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001674 Argument = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, Argument);
Evan Cheng9eda6892009-10-31 03:39:36 +00001675 Argument = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Argument,
David Greene1b58cab2010-02-15 16:55:24 +00001676 PseudoSourceValue::getConstantPool(), 0,
1677 false, false, 0);
Dan Gohman475871a2008-07-27 21:46:04 +00001678 SDValue Chain = Argument.getValue(1);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001679
Evan Chenge7e0d622009-11-06 22:24:13 +00001680 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001681 Argument = DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Argument, PICLabel);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001682
1683 // call __tls_get_addr.
1684 ArgListTy Args;
1685 ArgListEntry Entry;
1686 Entry.Node = Argument;
Owen Anderson1d0be152009-08-13 21:58:54 +00001687 Entry.Ty = (const Type *) Type::getInt32Ty(*DAG.getContext());
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001688 Args.push_back(Entry);
Dale Johannesen7d2ad622009-01-30 23:10:59 +00001689 // FIXME: is there useful debug info available here?
Dan Gohman475871a2008-07-27 21:46:04 +00001690 std::pair<SDValue, SDValue> CallResult =
Evan Cheng59bc0602009-08-14 19:11:20 +00001691 LowerCallTo(Chain, (const Type *) Type::getInt32Ty(*DAG.getContext()),
1692 false, false, false, false,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001693 0, CallingConv::C, false, /*isReturnValueUsed=*/true,
Bill Wendling46ada192010-03-02 01:55:18 +00001694 DAG.getExternalSymbol("__tls_get_addr", PtrVT), Args, DAG, dl);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001695 return CallResult.first;
1696}
1697
1698// Lower ISD::GlobalTLSAddress using the "initial exec" or
1699// "local exec" model.
Dan Gohman475871a2008-07-27 21:46:04 +00001700SDValue
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001701ARMTargetLowering::LowerToTLSExecModels(GlobalAddressSDNode *GA,
Dan Gohmand858e902010-04-17 15:26:15 +00001702 SelectionDAG &DAG) const {
Dan Gohman46510a72010-04-15 01:51:59 +00001703 const GlobalValue *GV = GA->getGlobal();
Dale Johannesen33c960f2009-02-04 20:06:27 +00001704 DebugLoc dl = GA->getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00001705 SDValue Offset;
1706 SDValue Chain = DAG.getEntryNode();
Owen Andersone50ed302009-08-10 22:56:29 +00001707 EVT PtrVT = getPointerTy();
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001708 // Get the Thread Pointer
Dale Johannesen33c960f2009-02-04 20:06:27 +00001709 SDValue ThreadPointer = DAG.getNode(ARMISD::THREAD_POINTER, dl, PtrVT);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001710
Chris Lattner4fb63d02009-07-15 04:12:33 +00001711 if (GV->isDeclaration()) {
Evan Chenge7e0d622009-11-06 22:24:13 +00001712 MachineFunction &MF = DAG.getMachineFunction();
1713 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
1714 unsigned ARMPCLabelIndex = AFI->createConstPoolEntryUId();
1715 // Initial exec model.
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001716 unsigned char PCAdj = Subtarget->isThumb() ? 4 : 8;
1717 ARMConstantPoolValue *CPV =
Evan Chenge4e4ed32009-08-28 23:18:09 +00001718 new ARMConstantPoolValue(GA->getGlobal(), ARMPCLabelIndex,
Jim Grosbach3fb2b1e2009-09-01 01:57:56 +00001719 ARMCP::CPValue, PCAdj, "gottpoff", true);
Evan Cheng1606e8e2009-03-13 07:51:59 +00001720 Offset = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001721 Offset = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, Offset);
Evan Cheng9eda6892009-10-31 03:39:36 +00001722 Offset = DAG.getLoad(PtrVT, dl, Chain, Offset,
David Greene1b58cab2010-02-15 16:55:24 +00001723 PseudoSourceValue::getConstantPool(), 0,
1724 false, false, 0);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001725 Chain = Offset.getValue(1);
1726
Evan Chenge7e0d622009-11-06 22:24:13 +00001727 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001728 Offset = DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Offset, PICLabel);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001729
Evan Cheng9eda6892009-10-31 03:39:36 +00001730 Offset = DAG.getLoad(PtrVT, dl, Chain, Offset,
David Greene1b58cab2010-02-15 16:55:24 +00001731 PseudoSourceValue::getConstantPool(), 0,
1732 false, false, 0);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001733 } else {
1734 // local exec model
Evan Chenge4e4ed32009-08-28 23:18:09 +00001735 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(GV, "tpoff");
Evan Cheng1606e8e2009-03-13 07:51:59 +00001736 Offset = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001737 Offset = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, Offset);
Evan Cheng9eda6892009-10-31 03:39:36 +00001738 Offset = DAG.getLoad(PtrVT, dl, Chain, Offset,
David Greene1b58cab2010-02-15 16:55:24 +00001739 PseudoSourceValue::getConstantPool(), 0,
1740 false, false, 0);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001741 }
1742
1743 // The address of the thread local variable is the add of the thread
1744 // pointer with the offset of the variable.
Dale Johannesen33c960f2009-02-04 20:06:27 +00001745 return DAG.getNode(ISD::ADD, dl, PtrVT, ThreadPointer, Offset);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001746}
1747
Dan Gohman475871a2008-07-27 21:46:04 +00001748SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00001749ARMTargetLowering::LowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG) const {
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001750 // TODO: implement the "local dynamic" model
1751 assert(Subtarget->isTargetELF() &&
1752 "TLS not implemented for non-ELF targets");
1753 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
1754 // If the relocation model is PIC, use the "General Dynamic" TLS Model,
1755 // otherwise use the "Local Exec" TLS Model
1756 if (getTargetMachine().getRelocationModel() == Reloc::PIC_)
1757 return LowerToTLSGeneralDynamicModel(GA, DAG);
1758 else
1759 return LowerToTLSExecModels(GA, DAG);
1760}
1761
Dan Gohman475871a2008-07-27 21:46:04 +00001762SDValue ARMTargetLowering::LowerGlobalAddressELF(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00001763 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00001764 EVT PtrVT = getPointerTy();
Dale Johannesen33c960f2009-02-04 20:06:27 +00001765 DebugLoc dl = Op.getDebugLoc();
Dan Gohman46510a72010-04-15 01:51:59 +00001766 const GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001767 Reloc::Model RelocM = getTargetMachine().getRelocationModel();
1768 if (RelocM == Reloc::PIC_) {
Rafael Espindolabb46f522009-01-15 20:18:42 +00001769 bool UseGOTOFF = GV->hasLocalLinkage() || GV->hasHiddenVisibility();
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001770 ARMConstantPoolValue *CPV =
Evan Chenge4e4ed32009-08-28 23:18:09 +00001771 new ARMConstantPoolValue(GV, UseGOTOFF ? "GOTOFF" : "GOT");
Evan Cheng1606e8e2009-03-13 07:51:59 +00001772 SDValue CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001773 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Bob Wilson2dc4f542009-03-20 22:42:55 +00001774 SDValue Result = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(),
Anton Korobeynikov249fb332009-10-07 00:06:35 +00001775 CPAddr,
David Greene1b58cab2010-02-15 16:55:24 +00001776 PseudoSourceValue::getConstantPool(), 0,
1777 false, false, 0);
Dan Gohman475871a2008-07-27 21:46:04 +00001778 SDValue Chain = Result.getValue(1);
Dale Johannesenb300d2a2009-02-07 00:55:49 +00001779 SDValue GOT = DAG.getGLOBAL_OFFSET_TABLE(PtrVT);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001780 Result = DAG.getNode(ISD::ADD, dl, PtrVT, Result, GOT);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001781 if (!UseGOTOFF)
Anton Korobeynikov249fb332009-10-07 00:06:35 +00001782 Result = DAG.getLoad(PtrVT, dl, Chain, Result,
David Greene1b58cab2010-02-15 16:55:24 +00001783 PseudoSourceValue::getGOT(), 0,
1784 false, false, 0);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001785 return Result;
1786 } else {
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +00001787 // If we have T2 ops, we can materialize the address directly via movt/movw
1788 // pair. This is always cheaper.
1789 if (Subtarget->useMovt()) {
1790 return DAG.getNode(ARMISD::Wrapper, dl, PtrVT,
1791 DAG.getTargetGlobalAddress(GV, PtrVT));
1792 } else {
1793 SDValue CPAddr = DAG.getTargetConstantPool(GV, PtrVT, 4);
1794 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
1795 return DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), CPAddr,
David Greene1b58cab2010-02-15 16:55:24 +00001796 PseudoSourceValue::getConstantPool(), 0,
1797 false, false, 0);
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +00001798 }
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001799 }
1800}
1801
Dan Gohman475871a2008-07-27 21:46:04 +00001802SDValue ARMTargetLowering::LowerGlobalAddressDarwin(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00001803 SelectionDAG &DAG) const {
Evan Chenge7e0d622009-11-06 22:24:13 +00001804 MachineFunction &MF = DAG.getMachineFunction();
1805 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
1806 unsigned ARMPCLabelIndex = 0;
Owen Andersone50ed302009-08-10 22:56:29 +00001807 EVT PtrVT = getPointerTy();
Dale Johannesen33c960f2009-02-04 20:06:27 +00001808 DebugLoc dl = Op.getDebugLoc();
Dan Gohman46510a72010-04-15 01:51:59 +00001809 const GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
Evan Chenga8e29892007-01-19 07:51:42 +00001810 Reloc::Model RelocM = getTargetMachine().getRelocationModel();
Dan Gohman475871a2008-07-27 21:46:04 +00001811 SDValue CPAddr;
Evan Chenga8e29892007-01-19 07:51:42 +00001812 if (RelocM == Reloc::Static)
Evan Cheng1606e8e2009-03-13 07:51:59 +00001813 CPAddr = DAG.getTargetConstantPool(GV, PtrVT, 4);
Evan Chenga8e29892007-01-19 07:51:42 +00001814 else {
Evan Chenge7e0d622009-11-06 22:24:13 +00001815 ARMPCLabelIndex = AFI->createConstPoolEntryUId();
Evan Chenge4e4ed32009-08-28 23:18:09 +00001816 unsigned PCAdj = (RelocM != Reloc::PIC_) ? 0 : (Subtarget->isThumb()?4:8);
1817 ARMConstantPoolValue *CPV =
Jim Grosbach3fb2b1e2009-09-01 01:57:56 +00001818 new ARMConstantPoolValue(GV, ARMPCLabelIndex, ARMCP::CPValue, PCAdj);
Evan Cheng1606e8e2009-03-13 07:51:59 +00001819 CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Evan Chenga8e29892007-01-19 07:51:42 +00001820 }
Owen Anderson825b72b2009-08-11 20:47:22 +00001821 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Evan Chenga8e29892007-01-19 07:51:42 +00001822
Evan Cheng9eda6892009-10-31 03:39:36 +00001823 SDValue Result = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), CPAddr,
David Greene1b58cab2010-02-15 16:55:24 +00001824 PseudoSourceValue::getConstantPool(), 0,
1825 false, false, 0);
Dan Gohman475871a2008-07-27 21:46:04 +00001826 SDValue Chain = Result.getValue(1);
Evan Chenga8e29892007-01-19 07:51:42 +00001827
1828 if (RelocM == Reloc::PIC_) {
Evan Chenge7e0d622009-11-06 22:24:13 +00001829 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001830 Result = DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Result, PICLabel);
Evan Chenga8e29892007-01-19 07:51:42 +00001831 }
Evan Chenge4e4ed32009-08-28 23:18:09 +00001832
Evan Cheng63476a82009-09-03 07:04:02 +00001833 if (Subtarget->GVIsIndirectSymbol(GV, RelocM))
Evan Cheng9eda6892009-10-31 03:39:36 +00001834 Result = DAG.getLoad(PtrVT, dl, Chain, Result,
David Greene1b58cab2010-02-15 16:55:24 +00001835 PseudoSourceValue::getGOT(), 0,
1836 false, false, 0);
Evan Chenga8e29892007-01-19 07:51:42 +00001837
1838 return Result;
1839}
1840
Dan Gohman475871a2008-07-27 21:46:04 +00001841SDValue ARMTargetLowering::LowerGLOBAL_OFFSET_TABLE(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00001842 SelectionDAG &DAG) const {
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001843 assert(Subtarget->isTargetELF() &&
1844 "GLOBAL OFFSET TABLE not implemented for non-ELF targets");
Evan Chenge7e0d622009-11-06 22:24:13 +00001845 MachineFunction &MF = DAG.getMachineFunction();
1846 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
1847 unsigned ARMPCLabelIndex = AFI->createConstPoolEntryUId();
Owen Andersone50ed302009-08-10 22:56:29 +00001848 EVT PtrVT = getPointerTy();
Dale Johannesen33c960f2009-02-04 20:06:27 +00001849 DebugLoc dl = Op.getDebugLoc();
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001850 unsigned PCAdj = Subtarget->isThumb() ? 4 : 8;
Owen Anderson1d0be152009-08-13 21:58:54 +00001851 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(*DAG.getContext(),
1852 "_GLOBAL_OFFSET_TABLE_",
Evan Chenge4e4ed32009-08-28 23:18:09 +00001853 ARMPCLabelIndex, PCAdj);
Evan Cheng1606e8e2009-03-13 07:51:59 +00001854 SDValue CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001855 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Anton Korobeynikov249fb332009-10-07 00:06:35 +00001856 SDValue Result = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), CPAddr,
David Greene1b58cab2010-02-15 16:55:24 +00001857 PseudoSourceValue::getConstantPool(), 0,
1858 false, false, 0);
Evan Chenge7e0d622009-11-06 22:24:13 +00001859 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001860 return DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Result, PICLabel);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001861}
1862
Jim Grosbach0e0da732009-05-12 23:59:14 +00001863SDValue
Jim Grosbach23ff7cf2010-05-26 20:22:18 +00001864ARMTargetLowering::LowerEH_SJLJ_SETJMP(SDValue Op, SelectionDAG &DAG) const {
1865 DebugLoc dl = Op.getDebugLoc();
Jim Grosbach0798edd2010-05-27 23:49:24 +00001866 SDValue Val = DAG.getConstant(0, MVT::i32);
Jim Grosbach23ff7cf2010-05-26 20:22:18 +00001867 return DAG.getNode(ARMISD::EH_SJLJ_SETJMP, dl, MVT::i32, Op.getOperand(0),
1868 Op.getOperand(1), Val);
1869}
1870
1871SDValue
Jim Grosbach5eb19512010-05-22 01:06:18 +00001872ARMTargetLowering::LowerEH_SJLJ_LONGJMP(SDValue Op, SelectionDAG &DAG) const {
1873 DebugLoc dl = Op.getDebugLoc();
1874 return DAG.getNode(ARMISD::EH_SJLJ_LONGJMP, dl, MVT::Other, Op.getOperand(0),
1875 Op.getOperand(1), DAG.getConstant(0, MVT::i32));
1876}
1877
1878SDValue
Jim Grosbacha87ded22010-02-08 23:22:00 +00001879ARMTargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op, SelectionDAG &DAG,
Jim Grosbach7616b642010-06-16 23:45:49 +00001880 const ARMSubtarget *Subtarget) const {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001881 unsigned IntNo = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Jim Grosbach0e0da732009-05-12 23:59:14 +00001882 DebugLoc dl = Op.getDebugLoc();
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +00001883 switch (IntNo) {
Dan Gohman475871a2008-07-27 21:46:04 +00001884 default: return SDValue(); // Don't custom lower most intrinsics.
Bob Wilson916afdb2009-08-04 00:25:01 +00001885 case Intrinsic::arm_thread_pointer: {
Owen Andersone50ed302009-08-10 22:56:29 +00001886 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Bob Wilson916afdb2009-08-04 00:25:01 +00001887 return DAG.getNode(ARMISD::THREAD_POINTER, dl, PtrVT);
1888 }
Jim Grosbach1b747ad2009-08-11 00:09:57 +00001889 case Intrinsic::eh_sjlj_lsda: {
Jim Grosbach1b747ad2009-08-11 00:09:57 +00001890 MachineFunction &MF = DAG.getMachineFunction();
Evan Chenge7e0d622009-11-06 22:24:13 +00001891 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
1892 unsigned ARMPCLabelIndex = AFI->createConstPoolEntryUId();
Jim Grosbach1b747ad2009-08-11 00:09:57 +00001893 EVT PtrVT = getPointerTy();
1894 DebugLoc dl = Op.getDebugLoc();
1895 Reloc::Model RelocM = getTargetMachine().getRelocationModel();
1896 SDValue CPAddr;
1897 unsigned PCAdj = (RelocM != Reloc::PIC_)
1898 ? 0 : (Subtarget->isThumb() ? 4 : 8);
Jim Grosbach1b747ad2009-08-11 00:09:57 +00001899 ARMConstantPoolValue *CPV =
Jim Grosbach3fb2b1e2009-09-01 01:57:56 +00001900 new ARMConstantPoolValue(MF.getFunction(), ARMPCLabelIndex,
1901 ARMCP::CPLSDA, PCAdj);
Jim Grosbach1b747ad2009-08-11 00:09:57 +00001902 CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001903 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Jim Grosbach1b747ad2009-08-11 00:09:57 +00001904 SDValue Result =
Evan Cheng9eda6892009-10-31 03:39:36 +00001905 DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), CPAddr,
David Greene1b58cab2010-02-15 16:55:24 +00001906 PseudoSourceValue::getConstantPool(), 0,
1907 false, false, 0);
Jim Grosbach1b747ad2009-08-11 00:09:57 +00001908 SDValue Chain = Result.getValue(1);
1909
1910 if (RelocM == Reloc::PIC_) {
Evan Chenge7e0d622009-11-06 22:24:13 +00001911 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Jim Grosbach1b747ad2009-08-11 00:09:57 +00001912 Result = DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Result, PICLabel);
1913 }
1914 return Result;
1915 }
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +00001916 }
1917}
1918
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00001919static SDValue LowerMEMBARRIER(SDValue Op, SelectionDAG &DAG,
Jim Grosbach7616b642010-06-16 23:45:49 +00001920 const ARMSubtarget *Subtarget) {
Jim Grosbach3728e962009-12-10 00:11:09 +00001921 DebugLoc dl = Op.getDebugLoc();
1922 SDValue Op5 = Op.getOperand(5);
Jim Grosbach3728e962009-12-10 00:11:09 +00001923 unsigned isDeviceBarrier = cast<ConstantSDNode>(Op5)->getZExtValue();
Jim Grosbachc73993b2010-06-17 01:37:00 +00001924 // v6 and v7 can both handle barriers directly, but need handled a bit
1925 // differently. Thumb1 and pre-v6 ARM mode use a libcall instead and should
1926 // never get here.
1927 unsigned Opc = isDeviceBarrier ? ARMISD::SYNCBARRIER : ARMISD::MEMBARRIER;
1928 if (Subtarget->hasV7Ops())
1929 return DAG.getNode(Opc, dl, MVT::Other, Op.getOperand(0));
1930 else if (Subtarget->hasV6Ops() && !Subtarget->isThumb1Only())
1931 return DAG.getNode(Opc, dl, MVT::Other, Op.getOperand(0),
1932 DAG.getConstant(0, MVT::i32));
1933 assert(0 && "Unexpected ISD::MEMBARRIER encountered. Should be libcall!");
1934 return SDValue();
Jim Grosbach3728e962009-12-10 00:11:09 +00001935}
1936
Dan Gohman1e93df62010-04-17 14:41:14 +00001937static SDValue LowerVASTART(SDValue Op, SelectionDAG &DAG) {
1938 MachineFunction &MF = DAG.getMachineFunction();
1939 ARMFunctionInfo *FuncInfo = MF.getInfo<ARMFunctionInfo>();
1940
Evan Chenga8e29892007-01-19 07:51:42 +00001941 // vastart just stores the address of the VarArgsFrameIndex slot into the
1942 // memory location argument.
Dale Johannesen33c960f2009-02-04 20:06:27 +00001943 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00001944 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Dan Gohman1e93df62010-04-17 14:41:14 +00001945 SDValue FR = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), PtrVT);
Dan Gohman69de1932008-02-06 22:27:42 +00001946 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
David Greene1b58cab2010-02-15 16:55:24 +00001947 return DAG.getStore(Op.getOperand(0), dl, FR, Op.getOperand(1), SV, 0,
1948 false, false, 0);
Evan Chenga8e29892007-01-19 07:51:42 +00001949}
1950
Dan Gohman475871a2008-07-27 21:46:04 +00001951SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00001952ARMTargetLowering::LowerDYNAMIC_STACKALLOC(SDValue Op,
1953 SelectionDAG &DAG) const {
Evan Cheng86198642009-08-07 00:34:42 +00001954 SDNode *Node = Op.getNode();
1955 DebugLoc dl = Node->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00001956 EVT VT = Node->getValueType(0);
Evan Cheng86198642009-08-07 00:34:42 +00001957 SDValue Chain = Op.getOperand(0);
1958 SDValue Size = Op.getOperand(1);
1959 SDValue Align = Op.getOperand(2);
1960
1961 // Chain the dynamic stack allocation so that it doesn't modify the stack
1962 // pointer when other instructions are using the stack.
1963 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(0, true));
1964
1965 unsigned AlignVal = cast<ConstantSDNode>(Align)->getZExtValue();
1966 unsigned StackAlign = getTargetMachine().getFrameInfo()->getStackAlignment();
1967 if (AlignVal > StackAlign)
1968 // Do this now since selection pass cannot introduce new target
1969 // independent node.
1970 Align = DAG.getConstant(-(uint64_t)AlignVal, VT);
1971
1972 // In Thumb1 mode, there isn't a "sub r, sp, r" instruction, we will end up
1973 // using a "add r, sp, r" instead. Negate the size now so we don't have to
1974 // do even more horrible hack later.
1975 MachineFunction &MF = DAG.getMachineFunction();
1976 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
1977 if (AFI->isThumb1OnlyFunction()) {
1978 bool Negate = true;
1979 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Size);
1980 if (C) {
1981 uint32_t Val = C->getZExtValue();
1982 if (Val <= 508 && ((Val & 3) == 0))
1983 Negate = false;
1984 }
1985 if (Negate)
1986 Size = DAG.getNode(ISD::SUB, dl, VT, DAG.getConstant(0, VT), Size);
1987 }
1988
Owen Anderson825b72b2009-08-11 20:47:22 +00001989 SDVTList VTList = DAG.getVTList(VT, MVT::Other);
Evan Cheng86198642009-08-07 00:34:42 +00001990 SDValue Ops1[] = { Chain, Size, Align };
1991 SDValue Res = DAG.getNode(ARMISD::DYN_ALLOC, dl, VTList, Ops1, 3);
1992 Chain = Res.getValue(1);
1993 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(0, true),
1994 DAG.getIntPtrConstant(0, true), SDValue());
1995 SDValue Ops2[] = { Res, Chain };
1996 return DAG.getMergeValues(Ops2, 2, dl);
1997}
1998
1999SDValue
Bob Wilson5bafff32009-06-22 23:27:02 +00002000ARMTargetLowering::GetF64FormalArgument(CCValAssign &VA, CCValAssign &NextVA,
2001 SDValue &Root, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00002002 DebugLoc dl) const {
Bob Wilson5bafff32009-06-22 23:27:02 +00002003 MachineFunction &MF = DAG.getMachineFunction();
2004 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
2005
2006 TargetRegisterClass *RC;
David Goodwinf1daf7d2009-07-08 23:10:31 +00002007 if (AFI->isThumb1OnlyFunction())
Bob Wilson5bafff32009-06-22 23:27:02 +00002008 RC = ARM::tGPRRegisterClass;
2009 else
2010 RC = ARM::GPRRegisterClass;
2011
2012 // Transform the arguments stored in physical registers into virtual ones.
Evan Cheng2457f2c2010-05-22 01:47:14 +00002013 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
Owen Anderson825b72b2009-08-11 20:47:22 +00002014 SDValue ArgValue = DAG.getCopyFromReg(Root, dl, Reg, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00002015
2016 SDValue ArgValue2;
2017 if (NextVA.isMemLoc()) {
Bob Wilson5bafff32009-06-22 23:27:02 +00002018 MachineFrameInfo *MFI = MF.getFrameInfo();
Bob Wilson6a234f02010-04-13 22:03:22 +00002019 int FI = MFI->CreateFixedObject(4, NextVA.getLocMemOffset(), true, false);
Bob Wilson5bafff32009-06-22 23:27:02 +00002020
2021 // Create load node to retrieve arguments from the stack.
2022 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
Evan Cheng9eda6892009-10-31 03:39:36 +00002023 ArgValue2 = DAG.getLoad(MVT::i32, dl, Root, FIN,
David Greene1b58cab2010-02-15 16:55:24 +00002024 PseudoSourceValue::getFixedStack(FI), 0,
2025 false, false, 0);
Bob Wilson5bafff32009-06-22 23:27:02 +00002026 } else {
2027 Reg = MF.addLiveIn(NextVA.getLocReg(), RC);
Owen Anderson825b72b2009-08-11 20:47:22 +00002028 ArgValue2 = DAG.getCopyFromReg(Root, dl, Reg, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00002029 }
2030
Jim Grosbache5165492009-11-09 00:11:35 +00002031 return DAG.getNode(ARMISD::VMOVDRR, dl, MVT::f64, ArgValue, ArgValue2);
Bob Wilson5bafff32009-06-22 23:27:02 +00002032}
2033
2034SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00002035ARMTargetLowering::LowerFormalArguments(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002036 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002037 const SmallVectorImpl<ISD::InputArg>
2038 &Ins,
2039 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00002040 SmallVectorImpl<SDValue> &InVals)
2041 const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00002042
Bob Wilson1f595bb2009-04-17 19:07:39 +00002043 MachineFunction &MF = DAG.getMachineFunction();
2044 MachineFrameInfo *MFI = MF.getFrameInfo();
2045
Bob Wilson1f595bb2009-04-17 19:07:39 +00002046 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
2047
2048 // Assign locations to all of the incoming arguments.
2049 SmallVector<CCValAssign, 16> ArgLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00002050 CCState CCInfo(CallConv, isVarArg, getTargetMachine(), ArgLocs,
2051 *DAG.getContext());
2052 CCInfo.AnalyzeFormalArguments(Ins,
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00002053 CCAssignFnForNode(CallConv, /* Return*/ false,
2054 isVarArg));
Bob Wilson1f595bb2009-04-17 19:07:39 +00002055
2056 SmallVector<SDValue, 16> ArgValues;
2057
2058 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2059 CCValAssign &VA = ArgLocs[i];
2060
Bob Wilsondee46d72009-04-17 20:35:10 +00002061 // Arguments stored in registers.
Bob Wilson1f595bb2009-04-17 19:07:39 +00002062 if (VA.isRegLoc()) {
Owen Andersone50ed302009-08-10 22:56:29 +00002063 EVT RegVT = VA.getLocVT();
Bob Wilson1f595bb2009-04-17 19:07:39 +00002064
Bob Wilson5bafff32009-06-22 23:27:02 +00002065 SDValue ArgValue;
Bob Wilson1f595bb2009-04-17 19:07:39 +00002066 if (VA.needsCustom()) {
Bob Wilson5bafff32009-06-22 23:27:02 +00002067 // f64 and vector types are split up into multiple registers or
2068 // combinations of registers and stack slots.
Owen Anderson825b72b2009-08-11 20:47:22 +00002069 if (VA.getLocVT() == MVT::v2f64) {
Bob Wilson5bafff32009-06-22 23:27:02 +00002070 SDValue ArgValue1 = GetF64FormalArgument(VA, ArgLocs[++i],
Dan Gohman98ca4f22009-08-05 01:29:28 +00002071 Chain, DAG, dl);
Bob Wilson5bafff32009-06-22 23:27:02 +00002072 VA = ArgLocs[++i]; // skip ahead to next loc
Bob Wilson6a234f02010-04-13 22:03:22 +00002073 SDValue ArgValue2;
2074 if (VA.isMemLoc()) {
2075 int FI = MFI->CreateFixedObject(8, VA.getLocMemOffset(),
2076 true, false);
2077 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
2078 ArgValue2 = DAG.getLoad(MVT::f64, dl, Chain, FIN,
2079 PseudoSourceValue::getFixedStack(FI), 0,
2080 false, false, 0);
2081 } else {
2082 ArgValue2 = GetF64FormalArgument(VA, ArgLocs[++i],
2083 Chain, DAG, dl);
2084 }
Owen Anderson825b72b2009-08-11 20:47:22 +00002085 ArgValue = DAG.getNode(ISD::UNDEF, dl, MVT::v2f64);
2086 ArgValue = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64,
Bob Wilson5bafff32009-06-22 23:27:02 +00002087 ArgValue, ArgValue1, DAG.getIntPtrConstant(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00002088 ArgValue = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64,
Bob Wilson5bafff32009-06-22 23:27:02 +00002089 ArgValue, ArgValue2, DAG.getIntPtrConstant(1));
2090 } else
Dan Gohman98ca4f22009-08-05 01:29:28 +00002091 ArgValue = GetF64FormalArgument(VA, ArgLocs[++i], Chain, DAG, dl);
Bob Wilson1f595bb2009-04-17 19:07:39 +00002092
Bob Wilson5bafff32009-06-22 23:27:02 +00002093 } else {
2094 TargetRegisterClass *RC;
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00002095
Owen Anderson825b72b2009-08-11 20:47:22 +00002096 if (RegVT == MVT::f32)
Bob Wilson5bafff32009-06-22 23:27:02 +00002097 RC = ARM::SPRRegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00002098 else if (RegVT == MVT::f64)
Bob Wilson5bafff32009-06-22 23:27:02 +00002099 RC = ARM::DPRRegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00002100 else if (RegVT == MVT::v2f64)
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00002101 RC = ARM::QPRRegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00002102 else if (RegVT == MVT::i32)
Anton Korobeynikov058c2512009-08-05 20:15:19 +00002103 RC = (AFI->isThumb1OnlyFunction() ?
2104 ARM::tGPRRegisterClass : ARM::GPRRegisterClass);
Bob Wilson5bafff32009-06-22 23:27:02 +00002105 else
Anton Korobeynikov058c2512009-08-05 20:15:19 +00002106 llvm_unreachable("RegVT not supported by FORMAL_ARGUMENTS Lowering");
Bob Wilson5bafff32009-06-22 23:27:02 +00002107
2108 // Transform the arguments in physical registers into virtual ones.
2109 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002110 ArgValue = DAG.getCopyFromReg(Chain, dl, Reg, RegVT);
Bob Wilson1f595bb2009-04-17 19:07:39 +00002111 }
2112
2113 // If this is an 8 or 16-bit value, it is really passed promoted
2114 // to 32 bits. Insert an assert[sz]ext to capture this, then
2115 // truncate to the right size.
2116 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002117 default: llvm_unreachable("Unknown loc info!");
Bob Wilson1f595bb2009-04-17 19:07:39 +00002118 case CCValAssign::Full: break;
2119 case CCValAssign::BCvt:
2120 ArgValue = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getValVT(), ArgValue);
2121 break;
2122 case CCValAssign::SExt:
2123 ArgValue = DAG.getNode(ISD::AssertSext, dl, RegVT, ArgValue,
2124 DAG.getValueType(VA.getValVT()));
2125 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), ArgValue);
2126 break;
2127 case CCValAssign::ZExt:
2128 ArgValue = DAG.getNode(ISD::AssertZext, dl, RegVT, ArgValue,
2129 DAG.getValueType(VA.getValVT()));
2130 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), ArgValue);
2131 break;
2132 }
2133
Dan Gohman98ca4f22009-08-05 01:29:28 +00002134 InVals.push_back(ArgValue);
Bob Wilson1f595bb2009-04-17 19:07:39 +00002135
2136 } else { // VA.isRegLoc()
2137
2138 // sanity check
2139 assert(VA.isMemLoc());
Owen Anderson825b72b2009-08-11 20:47:22 +00002140 assert(VA.getValVT() != MVT::i64 && "i64 should already be lowered");
Bob Wilson1f595bb2009-04-17 19:07:39 +00002141
2142 unsigned ArgSize = VA.getLocVT().getSizeInBits()/8;
David Greene3f2bf852009-11-12 20:49:22 +00002143 int FI = MFI->CreateFixedObject(ArgSize, VA.getLocMemOffset(),
2144 true, false);
Bob Wilson1f595bb2009-04-17 19:07:39 +00002145
Bob Wilsondee46d72009-04-17 20:35:10 +00002146 // Create load nodes to retrieve arguments from the stack.
Bob Wilson1f595bb2009-04-17 19:07:39 +00002147 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
Evan Cheng9eda6892009-10-31 03:39:36 +00002148 InVals.push_back(DAG.getLoad(VA.getValVT(), dl, Chain, FIN,
David Greene1b58cab2010-02-15 16:55:24 +00002149 PseudoSourceValue::getFixedStack(FI), 0,
2150 false, false, 0));
Bob Wilson1f595bb2009-04-17 19:07:39 +00002151 }
2152 }
2153
2154 // varargs
Evan Chenga8e29892007-01-19 07:51:42 +00002155 if (isVarArg) {
2156 static const unsigned GPRArgRegs[] = {
2157 ARM::R0, ARM::R1, ARM::R2, ARM::R3
2158 };
2159
Bob Wilsondee46d72009-04-17 20:35:10 +00002160 unsigned NumGPRs = CCInfo.getFirstUnallocated
2161 (GPRArgRegs, sizeof(GPRArgRegs) / sizeof(GPRArgRegs[0]));
Bob Wilson1f595bb2009-04-17 19:07:39 +00002162
Lauro Ramos Venancio600c3832007-02-23 20:32:57 +00002163 unsigned Align = MF.getTarget().getFrameInfo()->getStackAlignment();
2164 unsigned VARegSize = (4 - NumGPRs) * 4;
2165 unsigned VARegSaveSize = (VARegSize + Align - 1) & ~(Align - 1);
Rafael Espindolac1382b72009-10-30 14:33:14 +00002166 unsigned ArgOffset = CCInfo.getNextStackOffset();
Evan Chenga8e29892007-01-19 07:51:42 +00002167 if (VARegSaveSize) {
2168 // If this function is vararg, store any remaining integer argument regs
2169 // to their spots on the stack so that they may be loaded by deferencing
2170 // the result of va_next.
2171 AFI->setVarArgsRegSaveSize(VARegSaveSize);
Dan Gohman1e93df62010-04-17 14:41:14 +00002172 AFI->setVarArgsFrameIndex(
2173 MFI->CreateFixedObject(VARegSaveSize,
2174 ArgOffset + VARegSaveSize - VARegSize,
2175 true, false));
2176 SDValue FIN = DAG.getFrameIndex(AFI->getVarArgsFrameIndex(),
2177 getPointerTy());
Evan Chenga8e29892007-01-19 07:51:42 +00002178
Dan Gohman475871a2008-07-27 21:46:04 +00002179 SmallVector<SDValue, 4> MemOps;
Evan Chenga8e29892007-01-19 07:51:42 +00002180 for (; NumGPRs < 4; ++NumGPRs) {
Bob Wilson1f595bb2009-04-17 19:07:39 +00002181 TargetRegisterClass *RC;
David Goodwinf1daf7d2009-07-08 23:10:31 +00002182 if (AFI->isThumb1OnlyFunction())
Bob Wilson1f595bb2009-04-17 19:07:39 +00002183 RC = ARM::tGPRRegisterClass;
Jim Grosbach30eae3c2009-04-07 20:34:09 +00002184 else
Bob Wilson1f595bb2009-04-17 19:07:39 +00002185 RC = ARM::GPRRegisterClass;
2186
Bob Wilson998e1252009-04-20 18:36:57 +00002187 unsigned VReg = MF.addLiveIn(GPRArgRegs[NumGPRs], RC);
Owen Anderson825b72b2009-08-11 20:47:22 +00002188 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i32);
Dan Gohman1e93df62010-04-17 14:41:14 +00002189 SDValue Store =
2190 DAG.getStore(Val.getValue(1), dl, Val, FIN,
Jim Grosbach18f30e62010-06-02 21:53:11 +00002191 PseudoSourceValue::getFixedStack(AFI->getVarArgsFrameIndex()),
2192 0, false, false, 0);
Evan Chenga8e29892007-01-19 07:51:42 +00002193 MemOps.push_back(Store);
Dale Johannesen33c960f2009-02-04 20:06:27 +00002194 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(), FIN,
Evan Chenga8e29892007-01-19 07:51:42 +00002195 DAG.getConstant(4, getPointerTy()));
2196 }
2197 if (!MemOps.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00002198 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002199 &MemOps[0], MemOps.size());
Evan Chenga8e29892007-01-19 07:51:42 +00002200 } else
2201 // This will point to the next argument passed via stack.
Dan Gohman1e93df62010-04-17 14:41:14 +00002202 AFI->setVarArgsFrameIndex(MFI->CreateFixedObject(4, ArgOffset,
2203 true, false));
Evan Chenga8e29892007-01-19 07:51:42 +00002204 }
2205
Dan Gohman98ca4f22009-08-05 01:29:28 +00002206 return Chain;
Evan Chenga8e29892007-01-19 07:51:42 +00002207}
2208
2209/// isFloatingPointZero - Return true if this is +0.0.
Dan Gohman475871a2008-07-27 21:46:04 +00002210static bool isFloatingPointZero(SDValue Op) {
Evan Chenga8e29892007-01-19 07:51:42 +00002211 if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(Op))
Dale Johanneseneaf08942007-08-31 04:03:46 +00002212 return CFP->getValueAPF().isPosZero();
Gabor Greifba36cb52008-08-28 21:40:38 +00002213 else if (ISD::isEXTLoad(Op.getNode()) || ISD::isNON_EXTLoad(Op.getNode())) {
Evan Chenga8e29892007-01-19 07:51:42 +00002214 // Maybe this has already been legalized into the constant pool?
2215 if (Op.getOperand(1).getOpcode() == ARMISD::Wrapper) {
Dan Gohman475871a2008-07-27 21:46:04 +00002216 SDValue WrapperOp = Op.getOperand(1).getOperand(0);
Evan Chenga8e29892007-01-19 07:51:42 +00002217 if (ConstantPoolSDNode *CP = dyn_cast<ConstantPoolSDNode>(WrapperOp))
Dan Gohman46510a72010-04-15 01:51:59 +00002218 if (const ConstantFP *CFP = dyn_cast<ConstantFP>(CP->getConstVal()))
Dale Johanneseneaf08942007-08-31 04:03:46 +00002219 return CFP->getValueAPF().isPosZero();
Evan Chenga8e29892007-01-19 07:51:42 +00002220 }
2221 }
2222 return false;
2223}
2224
Evan Chenga8e29892007-01-19 07:51:42 +00002225/// Returns appropriate ARM CMP (cmp) and corresponding condition code for
2226/// the given operands.
Evan Cheng06b53c02009-11-12 07:13:11 +00002227SDValue
2228ARMTargetLowering::getARMCmp(SDValue LHS, SDValue RHS, ISD::CondCode CC,
Dan Gohmand858e902010-04-17 15:26:15 +00002229 SDValue &ARMCC, SelectionDAG &DAG,
2230 DebugLoc dl) const {
Gabor Greifba36cb52008-08-28 21:40:38 +00002231 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS.getNode())) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002232 unsigned C = RHSC->getZExtValue();
Evan Cheng06b53c02009-11-12 07:13:11 +00002233 if (!isLegalICmpImmediate(C)) {
Evan Chenga8e29892007-01-19 07:51:42 +00002234 // Constant does not fit, try adjusting it by one?
2235 switch (CC) {
2236 default: break;
2237 case ISD::SETLT:
Evan Chenga8e29892007-01-19 07:51:42 +00002238 case ISD::SETGE:
Evan Cheng06b53c02009-11-12 07:13:11 +00002239 if (isLegalICmpImmediate(C-1)) {
Evan Cheng9a2ef952007-02-02 01:53:26 +00002240 CC = (CC == ISD::SETLT) ? ISD::SETLE : ISD::SETGT;
Owen Anderson825b72b2009-08-11 20:47:22 +00002241 RHS = DAG.getConstant(C-1, MVT::i32);
Evan Cheng9a2ef952007-02-02 01:53:26 +00002242 }
2243 break;
2244 case ISD::SETULT:
2245 case ISD::SETUGE:
Evan Cheng06b53c02009-11-12 07:13:11 +00002246 if (C > 0 && isLegalICmpImmediate(C-1)) {
Evan Cheng9a2ef952007-02-02 01:53:26 +00002247 CC = (CC == ISD::SETULT) ? ISD::SETULE : ISD::SETUGT;
Owen Anderson825b72b2009-08-11 20:47:22 +00002248 RHS = DAG.getConstant(C-1, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +00002249 }
2250 break;
2251 case ISD::SETLE:
Evan Chenga8e29892007-01-19 07:51:42 +00002252 case ISD::SETGT:
Evan Cheng06b53c02009-11-12 07:13:11 +00002253 if (isLegalICmpImmediate(C+1)) {
Evan Cheng9a2ef952007-02-02 01:53:26 +00002254 CC = (CC == ISD::SETLE) ? ISD::SETLT : ISD::SETGE;
Owen Anderson825b72b2009-08-11 20:47:22 +00002255 RHS = DAG.getConstant(C+1, MVT::i32);
Evan Cheng9a2ef952007-02-02 01:53:26 +00002256 }
2257 break;
2258 case ISD::SETULE:
2259 case ISD::SETUGT:
Evan Cheng06b53c02009-11-12 07:13:11 +00002260 if (C < 0xffffffff && isLegalICmpImmediate(C+1)) {
Evan Cheng9a2ef952007-02-02 01:53:26 +00002261 CC = (CC == ISD::SETULE) ? ISD::SETULT : ISD::SETUGE;
Owen Anderson825b72b2009-08-11 20:47:22 +00002262 RHS = DAG.getConstant(C+1, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +00002263 }
2264 break;
2265 }
2266 }
2267 }
2268
2269 ARMCC::CondCodes CondCode = IntCCToARMCC(CC);
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00002270 ARMISD::NodeType CompareType;
2271 switch (CondCode) {
2272 default:
2273 CompareType = ARMISD::CMP;
2274 break;
2275 case ARMCC::EQ:
2276 case ARMCC::NE:
David Goodwinc0309b42009-06-29 15:33:01 +00002277 // Uses only Z Flag
2278 CompareType = ARMISD::CMPZ;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00002279 break;
2280 }
Owen Anderson825b72b2009-08-11 20:47:22 +00002281 ARMCC = DAG.getConstant(CondCode, MVT::i32);
2282 return DAG.getNode(CompareType, dl, MVT::Flag, LHS, RHS);
Evan Chenga8e29892007-01-19 07:51:42 +00002283}
2284
2285/// Returns a appropriate VFP CMP (fcmp{s|d}+fmstat) for the given operands.
Bob Wilson2dc4f542009-03-20 22:42:55 +00002286static SDValue getVFPCmp(SDValue LHS, SDValue RHS, SelectionDAG &DAG,
Dale Johannesende064702009-02-06 21:50:26 +00002287 DebugLoc dl) {
Dan Gohman475871a2008-07-27 21:46:04 +00002288 SDValue Cmp;
Evan Chenga8e29892007-01-19 07:51:42 +00002289 if (!isFloatingPointZero(RHS))
Owen Anderson825b72b2009-08-11 20:47:22 +00002290 Cmp = DAG.getNode(ARMISD::CMPFP, dl, MVT::Flag, LHS, RHS);
Evan Chenga8e29892007-01-19 07:51:42 +00002291 else
Owen Anderson825b72b2009-08-11 20:47:22 +00002292 Cmp = DAG.getNode(ARMISD::CMPFPw0, dl, MVT::Flag, LHS);
2293 return DAG.getNode(ARMISD::FMSTAT, dl, MVT::Flag, Cmp);
Evan Chenga8e29892007-01-19 07:51:42 +00002294}
2295
Dan Gohmand858e902010-04-17 15:26:15 +00002296SDValue ARMTargetLowering::LowerSELECT_CC(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00002297 EVT VT = Op.getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00002298 SDValue LHS = Op.getOperand(0);
2299 SDValue RHS = Op.getOperand(1);
Evan Chenga8e29892007-01-19 07:51:42 +00002300 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(4))->get();
Dan Gohman475871a2008-07-27 21:46:04 +00002301 SDValue TrueVal = Op.getOperand(2);
2302 SDValue FalseVal = Op.getOperand(3);
Dale Johannesende064702009-02-06 21:50:26 +00002303 DebugLoc dl = Op.getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +00002304
Owen Anderson825b72b2009-08-11 20:47:22 +00002305 if (LHS.getValueType() == MVT::i32) {
Dan Gohman475871a2008-07-27 21:46:04 +00002306 SDValue ARMCC;
Owen Anderson825b72b2009-08-11 20:47:22 +00002307 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
Evan Cheng06b53c02009-11-12 07:13:11 +00002308 SDValue Cmp = getARMCmp(LHS, RHS, CC, ARMCC, DAG, dl);
Dale Johannesende064702009-02-06 21:50:26 +00002309 return DAG.getNode(ARMISD::CMOV, dl, VT, FalseVal, TrueVal, ARMCC, CCR,Cmp);
Evan Chenga8e29892007-01-19 07:51:42 +00002310 }
2311
2312 ARMCC::CondCodes CondCode, CondCode2;
Bob Wilsoncd3b9a42009-09-09 23:14:54 +00002313 FPCCToARMCC(CC, CondCode, CondCode2);
Evan Chenga8e29892007-01-19 07:51:42 +00002314
Owen Anderson825b72b2009-08-11 20:47:22 +00002315 SDValue ARMCC = DAG.getConstant(CondCode, MVT::i32);
2316 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
Dale Johannesende064702009-02-06 21:50:26 +00002317 SDValue Cmp = getVFPCmp(LHS, RHS, DAG, dl);
2318 SDValue Result = DAG.getNode(ARMISD::CMOV, dl, VT, FalseVal, TrueVal,
Evan Cheng0e1d3792007-07-05 07:18:20 +00002319 ARMCC, CCR, Cmp);
Evan Chenga8e29892007-01-19 07:51:42 +00002320 if (CondCode2 != ARMCC::AL) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002321 SDValue ARMCC2 = DAG.getConstant(CondCode2, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +00002322 // FIXME: Needs another CMP because flag can have but one use.
Dale Johannesende064702009-02-06 21:50:26 +00002323 SDValue Cmp2 = getVFPCmp(LHS, RHS, DAG, dl);
Bob Wilson2dc4f542009-03-20 22:42:55 +00002324 Result = DAG.getNode(ARMISD::CMOV, dl, VT,
Dale Johannesende064702009-02-06 21:50:26 +00002325 Result, TrueVal, ARMCC2, CCR, Cmp2);
Evan Chenga8e29892007-01-19 07:51:42 +00002326 }
2327 return Result;
2328}
2329
Dan Gohmand858e902010-04-17 15:26:15 +00002330SDValue ARMTargetLowering::LowerBR_CC(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +00002331 SDValue Chain = Op.getOperand(0);
Evan Chenga8e29892007-01-19 07:51:42 +00002332 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(1))->get();
Dan Gohman475871a2008-07-27 21:46:04 +00002333 SDValue LHS = Op.getOperand(2);
2334 SDValue RHS = Op.getOperand(3);
2335 SDValue Dest = Op.getOperand(4);
Dale Johannesende064702009-02-06 21:50:26 +00002336 DebugLoc dl = Op.getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +00002337
Owen Anderson825b72b2009-08-11 20:47:22 +00002338 if (LHS.getValueType() == MVT::i32) {
Dan Gohman475871a2008-07-27 21:46:04 +00002339 SDValue ARMCC;
Owen Anderson825b72b2009-08-11 20:47:22 +00002340 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
Evan Cheng06b53c02009-11-12 07:13:11 +00002341 SDValue Cmp = getARMCmp(LHS, RHS, CC, ARMCC, DAG, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00002342 return DAG.getNode(ARMISD::BRCOND, dl, MVT::Other,
Dale Johannesende064702009-02-06 21:50:26 +00002343 Chain, Dest, ARMCC, CCR,Cmp);
Evan Chenga8e29892007-01-19 07:51:42 +00002344 }
2345
Owen Anderson825b72b2009-08-11 20:47:22 +00002346 assert(LHS.getValueType() == MVT::f32 || LHS.getValueType() == MVT::f64);
Evan Chenga8e29892007-01-19 07:51:42 +00002347 ARMCC::CondCodes CondCode, CondCode2;
Bob Wilsoncd3b9a42009-09-09 23:14:54 +00002348 FPCCToARMCC(CC, CondCode, CondCode2);
Bob Wilson2dc4f542009-03-20 22:42:55 +00002349
Dale Johannesende064702009-02-06 21:50:26 +00002350 SDValue Cmp = getVFPCmp(LHS, RHS, DAG, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00002351 SDValue ARMCC = DAG.getConstant(CondCode, MVT::i32);
2352 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
2353 SDVTList VTList = DAG.getVTList(MVT::Other, MVT::Flag);
Dan Gohman475871a2008-07-27 21:46:04 +00002354 SDValue Ops[] = { Chain, Dest, ARMCC, CCR, Cmp };
Dale Johannesende064702009-02-06 21:50:26 +00002355 SDValue Res = DAG.getNode(ARMISD::BRCOND, dl, VTList, Ops, 5);
Evan Chenga8e29892007-01-19 07:51:42 +00002356 if (CondCode2 != ARMCC::AL) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002357 ARMCC = DAG.getConstant(CondCode2, MVT::i32);
Dan Gohman475871a2008-07-27 21:46:04 +00002358 SDValue Ops[] = { Res, Dest, ARMCC, CCR, Res.getValue(1) };
Dale Johannesende064702009-02-06 21:50:26 +00002359 Res = DAG.getNode(ARMISD::BRCOND, dl, VTList, Ops, 5);
Evan Chenga8e29892007-01-19 07:51:42 +00002360 }
2361 return Res;
2362}
2363
Dan Gohmand858e902010-04-17 15:26:15 +00002364SDValue ARMTargetLowering::LowerBR_JT(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +00002365 SDValue Chain = Op.getOperand(0);
2366 SDValue Table = Op.getOperand(1);
2367 SDValue Index = Op.getOperand(2);
Dale Johannesen33c960f2009-02-04 20:06:27 +00002368 DebugLoc dl = Op.getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +00002369
Owen Andersone50ed302009-08-10 22:56:29 +00002370 EVT PTy = getPointerTy();
Evan Chenga8e29892007-01-19 07:51:42 +00002371 JumpTableSDNode *JT = cast<JumpTableSDNode>(Table);
2372 ARMFunctionInfo *AFI = DAG.getMachineFunction().getInfo<ARMFunctionInfo>();
Bob Wilson3eadf002009-07-14 18:44:34 +00002373 SDValue UId = DAG.getConstant(AFI->createJumpTableUId(), PTy);
Dan Gohman475871a2008-07-27 21:46:04 +00002374 SDValue JTI = DAG.getTargetJumpTable(JT->getIndex(), PTy);
Owen Anderson825b72b2009-08-11 20:47:22 +00002375 Table = DAG.getNode(ARMISD::WrapperJT, dl, MVT::i32, JTI, UId);
Evan Chenge7c329b2009-07-28 20:53:24 +00002376 Index = DAG.getNode(ISD::MUL, dl, PTy, Index, DAG.getConstant(4, PTy));
2377 SDValue Addr = DAG.getNode(ISD::ADD, dl, PTy, Index, Table);
Evan Cheng66ac5312009-07-25 00:33:29 +00002378 if (Subtarget->isThumb2()) {
2379 // Thumb2 uses a two-level jump. That is, it jumps into the jump table
2380 // which does another jump to the destination. This also makes it easier
2381 // to translate it to TBB / TBH later.
2382 // FIXME: This might not work if the function is extremely large.
Owen Anderson825b72b2009-08-11 20:47:22 +00002383 return DAG.getNode(ARMISD::BR2_JT, dl, MVT::Other, Chain,
Evan Cheng5657c012009-07-29 02:18:14 +00002384 Addr, Op.getOperand(2), JTI, UId);
Evan Cheng66ac5312009-07-25 00:33:29 +00002385 }
Evan Cheng66ac5312009-07-25 00:33:29 +00002386 if (getTargetMachine().getRelocationModel() == Reloc::PIC_) {
Evan Cheng9eda6892009-10-31 03:39:36 +00002387 Addr = DAG.getLoad((EVT)MVT::i32, dl, Chain, Addr,
David Greene1b58cab2010-02-15 16:55:24 +00002388 PseudoSourceValue::getJumpTable(), 0,
2389 false, false, 0);
Evan Cheng66ac5312009-07-25 00:33:29 +00002390 Chain = Addr.getValue(1);
Dale Johannesen33c960f2009-02-04 20:06:27 +00002391 Addr = DAG.getNode(ISD::ADD, dl, PTy, Addr, Table);
Owen Anderson825b72b2009-08-11 20:47:22 +00002392 return DAG.getNode(ARMISD::BR_JT, dl, MVT::Other, Chain, Addr, JTI, UId);
Evan Cheng66ac5312009-07-25 00:33:29 +00002393 } else {
Evan Cheng9eda6892009-10-31 03:39:36 +00002394 Addr = DAG.getLoad(PTy, dl, Chain, Addr,
David Greene1b58cab2010-02-15 16:55:24 +00002395 PseudoSourceValue::getJumpTable(), 0, false, false, 0);
Evan Cheng66ac5312009-07-25 00:33:29 +00002396 Chain = Addr.getValue(1);
Owen Anderson825b72b2009-08-11 20:47:22 +00002397 return DAG.getNode(ARMISD::BR_JT, dl, MVT::Other, Chain, Addr, JTI, UId);
Evan Cheng66ac5312009-07-25 00:33:29 +00002398 }
Evan Chenga8e29892007-01-19 07:51:42 +00002399}
2400
Bob Wilson76a312b2010-03-19 22:51:32 +00002401static SDValue LowerFP_TO_INT(SDValue Op, SelectionDAG &DAG) {
2402 DebugLoc dl = Op.getDebugLoc();
2403 unsigned Opc;
2404
2405 switch (Op.getOpcode()) {
2406 default:
2407 assert(0 && "Invalid opcode!");
2408 case ISD::FP_TO_SINT:
2409 Opc = ARMISD::FTOSI;
2410 break;
2411 case ISD::FP_TO_UINT:
2412 Opc = ARMISD::FTOUI;
2413 break;
2414 }
2415 Op = DAG.getNode(Opc, dl, MVT::f32, Op.getOperand(0));
2416 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i32, Op);
2417}
2418
2419static SDValue LowerINT_TO_FP(SDValue Op, SelectionDAG &DAG) {
2420 EVT VT = Op.getValueType();
2421 DebugLoc dl = Op.getDebugLoc();
2422 unsigned Opc;
2423
2424 switch (Op.getOpcode()) {
2425 default:
2426 assert(0 && "Invalid opcode!");
2427 case ISD::SINT_TO_FP:
2428 Opc = ARMISD::SITOF;
2429 break;
2430 case ISD::UINT_TO_FP:
2431 Opc = ARMISD::UITOF;
2432 break;
2433 }
2434
2435 Op = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::f32, Op.getOperand(0));
2436 return DAG.getNode(Opc, dl, VT, Op);
2437}
2438
Dan Gohman475871a2008-07-27 21:46:04 +00002439static SDValue LowerFCOPYSIGN(SDValue Op, SelectionDAG &DAG) {
Evan Chenga8e29892007-01-19 07:51:42 +00002440 // Implement fcopysign with a fabs and a conditional fneg.
Dan Gohman475871a2008-07-27 21:46:04 +00002441 SDValue Tmp0 = Op.getOperand(0);
2442 SDValue Tmp1 = Op.getOperand(1);
Dale Johannesende064702009-02-06 21:50:26 +00002443 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00002444 EVT VT = Op.getValueType();
2445 EVT SrcVT = Tmp1.getValueType();
Dale Johannesende064702009-02-06 21:50:26 +00002446 SDValue AbsVal = DAG.getNode(ISD::FABS, dl, VT, Tmp0);
2447 SDValue Cmp = getVFPCmp(Tmp1, DAG.getConstantFP(0.0, SrcVT), DAG, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00002448 SDValue ARMCC = DAG.getConstant(ARMCC::LT, MVT::i32);
2449 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
Dale Johannesende064702009-02-06 21:50:26 +00002450 return DAG.getNode(ARMISD::CNEG, dl, VT, AbsVal, AbsVal, ARMCC, CCR, Cmp);
Evan Chenga8e29892007-01-19 07:51:42 +00002451}
2452
Evan Cheng2457f2c2010-05-22 01:47:14 +00002453SDValue ARMTargetLowering::LowerRETURNADDR(SDValue Op, SelectionDAG &DAG) const{
2454 MachineFunction &MF = DAG.getMachineFunction();
2455 MachineFrameInfo *MFI = MF.getFrameInfo();
2456 MFI->setReturnAddressIsTaken(true);
2457
2458 EVT VT = Op.getValueType();
2459 DebugLoc dl = Op.getDebugLoc();
2460 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
2461 if (Depth) {
2462 SDValue FrameAddr = LowerFRAMEADDR(Op, DAG);
2463 SDValue Offset = DAG.getConstant(4, MVT::i32);
2464 return DAG.getLoad(VT, dl, DAG.getEntryNode(),
2465 DAG.getNode(ISD::ADD, dl, VT, FrameAddr, Offset),
2466 NULL, 0, false, false, 0);
2467 }
2468
2469 // Return LR, which contains the return address. Mark it an implicit live-in.
Evan Chengc7cf10c2010-05-24 18:00:18 +00002470 unsigned Reg = MF.addLiveIn(ARM::LR, ARM::GPRRegisterClass);
Evan Cheng2457f2c2010-05-22 01:47:14 +00002471 return DAG.getCopyFromReg(DAG.getEntryNode(), dl, Reg, VT);
2472}
2473
Dan Gohmand858e902010-04-17 15:26:15 +00002474SDValue ARMTargetLowering::LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) const {
Jim Grosbach0e0da732009-05-12 23:59:14 +00002475 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
2476 MFI->setFrameAddressIsTaken(true);
Evan Cheng2457f2c2010-05-22 01:47:14 +00002477
Owen Andersone50ed302009-08-10 22:56:29 +00002478 EVT VT = Op.getValueType();
Jim Grosbach0e0da732009-05-12 23:59:14 +00002479 DebugLoc dl = Op.getDebugLoc(); // FIXME probably not meaningful
2480 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Evan Chengcd828612009-06-18 23:14:30 +00002481 unsigned FrameReg = (Subtarget->isThumb() || Subtarget->isTargetDarwin())
Jim Grosbach0e0da732009-05-12 23:59:14 +00002482 ? ARM::R7 : ARM::R11;
2483 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl, FrameReg, VT);
2484 while (Depth--)
David Greene1b58cab2010-02-15 16:55:24 +00002485 FrameAddr = DAG.getLoad(VT, dl, DAG.getEntryNode(), FrameAddr, NULL, 0,
2486 false, false, 0);
Jim Grosbach0e0da732009-05-12 23:59:14 +00002487 return FrameAddr;
2488}
2489
Bob Wilson9f3f0612010-04-17 05:30:19 +00002490/// ExpandBIT_CONVERT - If the target supports VFP, this function is called to
2491/// expand a bit convert where either the source or destination type is i64 to
2492/// use a VMOVDRR or VMOVRRD node. This should not be done when the non-i64
2493/// operand type is illegal (e.g., v2f32 for a target that doesn't support
2494/// vectors), since the legalizer won't know what to do with that.
Duncan Sands1607f052008-12-01 11:39:25 +00002495static SDValue ExpandBIT_CONVERT(SDNode *N, SelectionDAG &DAG) {
Bob Wilson9f3f0612010-04-17 05:30:19 +00002496 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
2497 DebugLoc dl = N->getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00002498 SDValue Op = N->getOperand(0);
Bob Wilson164cd8b2010-04-14 20:45:23 +00002499
Bob Wilson9f3f0612010-04-17 05:30:19 +00002500 // This function is only supposed to be called for i64 types, either as the
2501 // source or destination of the bit convert.
2502 EVT SrcVT = Op.getValueType();
2503 EVT DstVT = N->getValueType(0);
2504 assert((SrcVT == MVT::i64 || DstVT == MVT::i64) &&
2505 "ExpandBIT_CONVERT called for non-i64 type");
Bob Wilson164cd8b2010-04-14 20:45:23 +00002506
Bob Wilson9f3f0612010-04-17 05:30:19 +00002507 // Turn i64->f64 into VMOVDRR.
2508 if (SrcVT == MVT::i64 && TLI.isTypeLegal(DstVT)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002509 SDValue Lo = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, Op,
2510 DAG.getConstant(0, MVT::i32));
2511 SDValue Hi = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, Op,
2512 DAG.getConstant(1, MVT::i32));
Bob Wilson1114f562010-06-11 22:45:25 +00002513 return DAG.getNode(ISD::BIT_CONVERT, dl, DstVT,
2514 DAG.getNode(ARMISD::VMOVDRR, dl, MVT::f64, Lo, Hi));
Evan Chengc7c77292008-11-04 19:57:48 +00002515 }
Bob Wilson2dc4f542009-03-20 22:42:55 +00002516
Jim Grosbache5165492009-11-09 00:11:35 +00002517 // Turn f64->i64 into VMOVRRD.
Bob Wilson9f3f0612010-04-17 05:30:19 +00002518 if (DstVT == MVT::i64 && TLI.isTypeLegal(SrcVT)) {
2519 SDValue Cvt = DAG.getNode(ARMISD::VMOVRRD, dl,
2520 DAG.getVTList(MVT::i32, MVT::i32), &Op, 1);
2521 // Merge the pieces into a single i64 value.
2522 return DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, Cvt, Cvt.getValue(1));
2523 }
Bob Wilson2dc4f542009-03-20 22:42:55 +00002524
Bob Wilson9f3f0612010-04-17 05:30:19 +00002525 return SDValue();
Chris Lattner27a6c732007-11-24 07:07:01 +00002526}
2527
Bob Wilson5bafff32009-06-22 23:27:02 +00002528/// getZeroVector - Returns a vector of specified type with all zero elements.
2529///
Owen Andersone50ed302009-08-10 22:56:29 +00002530static SDValue getZeroVector(EVT VT, SelectionDAG &DAG, DebugLoc dl) {
Bob Wilson5bafff32009-06-22 23:27:02 +00002531 assert(VT.isVector() && "Expected a vector type");
2532
2533 // Zero vectors are used to represent vector negation and in those cases
2534 // will be implemented with the NEON VNEG instruction. However, VNEG does
2535 // not support i64 elements, so sometimes the zero vectors will need to be
2536 // explicitly constructed. For those cases, and potentially other uses in
Anton Korobeynikov2ba62ef2009-09-08 22:51:43 +00002537 // the future, always build zero vectors as <16 x i8> or <8 x i8> bitcasted
Bob Wilson5bafff32009-06-22 23:27:02 +00002538 // to their dest type. This ensures they get CSE'd.
2539 SDValue Vec;
Anton Korobeynikov2ba62ef2009-09-08 22:51:43 +00002540 SDValue Cst = DAG.getTargetConstant(0, MVT::i8);
2541 SmallVector<SDValue, 8> Ops;
2542 MVT TVT;
2543
2544 if (VT.getSizeInBits() == 64) {
2545 Ops.assign(8, Cst); TVT = MVT::v8i8;
2546 } else {
2547 Ops.assign(16, Cst); TVT = MVT::v16i8;
2548 }
2549 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, TVT, &Ops[0], Ops.size());
Bob Wilson5bafff32009-06-22 23:27:02 +00002550
2551 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Vec);
2552}
2553
2554/// getOnesVector - Returns a vector of specified type with all bits set.
2555///
Owen Andersone50ed302009-08-10 22:56:29 +00002556static SDValue getOnesVector(EVT VT, SelectionDAG &DAG, DebugLoc dl) {
Bob Wilson5bafff32009-06-22 23:27:02 +00002557 assert(VT.isVector() && "Expected a vector type");
2558
Bob Wilson929ffa22009-10-30 20:13:25 +00002559 // Always build ones vectors as <16 x i8> or <8 x i8> bitcasted to their
Anton Korobeynikov2ba62ef2009-09-08 22:51:43 +00002560 // dest type. This ensures they get CSE'd.
Bob Wilson5bafff32009-06-22 23:27:02 +00002561 SDValue Vec;
Anton Korobeynikov2ba62ef2009-09-08 22:51:43 +00002562 SDValue Cst = DAG.getTargetConstant(0xFF, MVT::i8);
2563 SmallVector<SDValue, 8> Ops;
2564 MVT TVT;
2565
2566 if (VT.getSizeInBits() == 64) {
2567 Ops.assign(8, Cst); TVT = MVT::v8i8;
2568 } else {
2569 Ops.assign(16, Cst); TVT = MVT::v16i8;
2570 }
2571 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, TVT, &Ops[0], Ops.size());
Bob Wilson5bafff32009-06-22 23:27:02 +00002572
2573 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Vec);
2574}
2575
Jim Grosbachb4a976c2009-10-31 21:00:56 +00002576/// LowerShiftRightParts - Lower SRA_PARTS, which returns two
2577/// i32 values and take a 2 x i32 value to shift plus a shift amount.
Dan Gohmand858e902010-04-17 15:26:15 +00002578SDValue ARMTargetLowering::LowerShiftRightParts(SDValue Op,
2579 SelectionDAG &DAG) const {
Jim Grosbachb4a976c2009-10-31 21:00:56 +00002580 assert(Op.getNumOperands() == 3 && "Not a double-shift!");
2581 EVT VT = Op.getValueType();
2582 unsigned VTBits = VT.getSizeInBits();
2583 DebugLoc dl = Op.getDebugLoc();
2584 SDValue ShOpLo = Op.getOperand(0);
2585 SDValue ShOpHi = Op.getOperand(1);
2586 SDValue ShAmt = Op.getOperand(2);
2587 SDValue ARMCC;
Jim Grosbachbcf2f2c2009-10-31 21:42:19 +00002588 unsigned Opc = (Op.getOpcode() == ISD::SRA_PARTS) ? ISD::SRA : ISD::SRL;
Jim Grosbachb4a976c2009-10-31 21:00:56 +00002589
Jim Grosbachbcf2f2c2009-10-31 21:42:19 +00002590 assert(Op.getOpcode() == ISD::SRA_PARTS || Op.getOpcode() == ISD::SRL_PARTS);
2591
Jim Grosbachb4a976c2009-10-31 21:00:56 +00002592 SDValue RevShAmt = DAG.getNode(ISD::SUB, dl, MVT::i32,
2593 DAG.getConstant(VTBits, MVT::i32), ShAmt);
2594 SDValue Tmp1 = DAG.getNode(ISD::SRL, dl, VT, ShOpLo, ShAmt);
2595 SDValue ExtraShAmt = DAG.getNode(ISD::SUB, dl, MVT::i32, ShAmt,
2596 DAG.getConstant(VTBits, MVT::i32));
2597 SDValue Tmp2 = DAG.getNode(ISD::SHL, dl, VT, ShOpHi, RevShAmt);
2598 SDValue FalseVal = DAG.getNode(ISD::OR, dl, VT, Tmp1, Tmp2);
Jim Grosbachbcf2f2c2009-10-31 21:42:19 +00002599 SDValue TrueVal = DAG.getNode(Opc, dl, VT, ShOpHi, ExtraShAmt);
Jim Grosbachb4a976c2009-10-31 21:00:56 +00002600
2601 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
2602 SDValue Cmp = getARMCmp(ExtraShAmt, DAG.getConstant(0, MVT::i32), ISD::SETGE,
Evan Cheng06b53c02009-11-12 07:13:11 +00002603 ARMCC, DAG, dl);
Jim Grosbachbcf2f2c2009-10-31 21:42:19 +00002604 SDValue Hi = DAG.getNode(Opc, dl, VT, ShOpHi, ShAmt);
Jim Grosbachb4a976c2009-10-31 21:00:56 +00002605 SDValue Lo = DAG.getNode(ARMISD::CMOV, dl, VT, FalseVal, TrueVal, ARMCC,
2606 CCR, Cmp);
2607
2608 SDValue Ops[2] = { Lo, Hi };
2609 return DAG.getMergeValues(Ops, 2, dl);
2610}
2611
Jim Grosbachc2b879f2009-10-31 19:38:01 +00002612/// LowerShiftLeftParts - Lower SHL_PARTS, which returns two
2613/// i32 values and take a 2 x i32 value to shift plus a shift amount.
Dan Gohmand858e902010-04-17 15:26:15 +00002614SDValue ARMTargetLowering::LowerShiftLeftParts(SDValue Op,
2615 SelectionDAG &DAG) const {
Jim Grosbachc2b879f2009-10-31 19:38:01 +00002616 assert(Op.getNumOperands() == 3 && "Not a double-shift!");
2617 EVT VT = Op.getValueType();
2618 unsigned VTBits = VT.getSizeInBits();
2619 DebugLoc dl = Op.getDebugLoc();
2620 SDValue ShOpLo = Op.getOperand(0);
2621 SDValue ShOpHi = Op.getOperand(1);
2622 SDValue ShAmt = Op.getOperand(2);
2623 SDValue ARMCC;
2624
2625 assert(Op.getOpcode() == ISD::SHL_PARTS);
2626 SDValue RevShAmt = DAG.getNode(ISD::SUB, dl, MVT::i32,
2627 DAG.getConstant(VTBits, MVT::i32), ShAmt);
2628 SDValue Tmp1 = DAG.getNode(ISD::SRL, dl, VT, ShOpLo, RevShAmt);
2629 SDValue ExtraShAmt = DAG.getNode(ISD::SUB, dl, MVT::i32, ShAmt,
2630 DAG.getConstant(VTBits, MVT::i32));
2631 SDValue Tmp2 = DAG.getNode(ISD::SHL, dl, VT, ShOpHi, ShAmt);
2632 SDValue Tmp3 = DAG.getNode(ISD::SHL, dl, VT, ShOpLo, ExtraShAmt);
2633
2634 SDValue FalseVal = DAG.getNode(ISD::OR, dl, VT, Tmp1, Tmp2);
2635 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
2636 SDValue Cmp = getARMCmp(ExtraShAmt, DAG.getConstant(0, MVT::i32), ISD::SETGE,
Evan Cheng06b53c02009-11-12 07:13:11 +00002637 ARMCC, DAG, dl);
Jim Grosbachc2b879f2009-10-31 19:38:01 +00002638 SDValue Lo = DAG.getNode(ISD::SHL, dl, VT, ShOpLo, ShAmt);
2639 SDValue Hi = DAG.getNode(ARMISD::CMOV, dl, VT, FalseVal, Tmp3, ARMCC,
2640 CCR, Cmp);
2641
2642 SDValue Ops[2] = { Lo, Hi };
2643 return DAG.getMergeValues(Ops, 2, dl);
2644}
2645
Jim Grosbach3482c802010-01-18 19:58:49 +00002646static SDValue LowerCTTZ(SDNode *N, SelectionDAG &DAG,
2647 const ARMSubtarget *ST) {
2648 EVT VT = N->getValueType(0);
2649 DebugLoc dl = N->getDebugLoc();
2650
2651 if (!ST->hasV6T2Ops())
2652 return SDValue();
2653
2654 SDValue rbit = DAG.getNode(ARMISD::RBIT, dl, VT, N->getOperand(0));
2655 return DAG.getNode(ISD::CTLZ, dl, VT, rbit);
2656}
2657
Bob Wilson5bafff32009-06-22 23:27:02 +00002658static SDValue LowerShift(SDNode *N, SelectionDAG &DAG,
2659 const ARMSubtarget *ST) {
Owen Andersone50ed302009-08-10 22:56:29 +00002660 EVT VT = N->getValueType(0);
Bob Wilson5bafff32009-06-22 23:27:02 +00002661 DebugLoc dl = N->getDebugLoc();
2662
2663 // Lower vector shifts on NEON to use VSHL.
2664 if (VT.isVector()) {
2665 assert(ST->hasNEON() && "unexpected vector shift");
2666
2667 // Left shifts translate directly to the vshiftu intrinsic.
2668 if (N->getOpcode() == ISD::SHL)
2669 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00002670 DAG.getConstant(Intrinsic::arm_neon_vshiftu, MVT::i32),
Bob Wilson5bafff32009-06-22 23:27:02 +00002671 N->getOperand(0), N->getOperand(1));
2672
2673 assert((N->getOpcode() == ISD::SRA ||
2674 N->getOpcode() == ISD::SRL) && "unexpected vector shift opcode");
2675
2676 // NEON uses the same intrinsics for both left and right shifts. For
2677 // right shifts, the shift amounts are negative, so negate the vector of
2678 // shift amounts.
Owen Andersone50ed302009-08-10 22:56:29 +00002679 EVT ShiftVT = N->getOperand(1).getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00002680 SDValue NegatedCount = DAG.getNode(ISD::SUB, dl, ShiftVT,
2681 getZeroVector(ShiftVT, DAG, dl),
2682 N->getOperand(1));
2683 Intrinsic::ID vshiftInt = (N->getOpcode() == ISD::SRA ?
2684 Intrinsic::arm_neon_vshifts :
2685 Intrinsic::arm_neon_vshiftu);
2686 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00002687 DAG.getConstant(vshiftInt, MVT::i32),
Bob Wilson5bafff32009-06-22 23:27:02 +00002688 N->getOperand(0), NegatedCount);
2689 }
2690
Eli Friedmance392eb2009-08-22 03:13:10 +00002691 // We can get here for a node like i32 = ISD::SHL i32, i64
2692 if (VT != MVT::i64)
2693 return SDValue();
2694
2695 assert((N->getOpcode() == ISD::SRL || N->getOpcode() == ISD::SRA) &&
Chris Lattner27a6c732007-11-24 07:07:01 +00002696 "Unknown shift to lower!");
Duncan Sands1607f052008-12-01 11:39:25 +00002697
Chris Lattner27a6c732007-11-24 07:07:01 +00002698 // We only lower SRA, SRL of 1 here, all others use generic lowering.
2699 if (!isa<ConstantSDNode>(N->getOperand(1)) ||
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002700 cast<ConstantSDNode>(N->getOperand(1))->getZExtValue() != 1)
Duncan Sands1607f052008-12-01 11:39:25 +00002701 return SDValue();
Bob Wilson2dc4f542009-03-20 22:42:55 +00002702
Chris Lattner27a6c732007-11-24 07:07:01 +00002703 // If we are in thumb mode, we don't have RRX.
David Goodwinf1daf7d2009-07-08 23:10:31 +00002704 if (ST->isThumb1Only()) return SDValue();
Bob Wilson2dc4f542009-03-20 22:42:55 +00002705
Chris Lattner27a6c732007-11-24 07:07:01 +00002706 // Okay, we have a 64-bit SRA or SRL of 1. Lower this to an RRX expr.
Owen Anderson825b72b2009-08-11 20:47:22 +00002707 SDValue Lo = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(0),
Bob Wilsonab3912e2010-05-25 03:36:52 +00002708 DAG.getConstant(0, MVT::i32));
Owen Anderson825b72b2009-08-11 20:47:22 +00002709 SDValue Hi = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(0),
Bob Wilsonab3912e2010-05-25 03:36:52 +00002710 DAG.getConstant(1, MVT::i32));
Bob Wilson2dc4f542009-03-20 22:42:55 +00002711
Chris Lattner27a6c732007-11-24 07:07:01 +00002712 // First, build a SRA_FLAG/SRL_FLAG op, which shifts the top part by one and
2713 // captures the result into a carry flag.
2714 unsigned Opc = N->getOpcode() == ISD::SRL ? ARMISD::SRL_FLAG:ARMISD::SRA_FLAG;
Owen Anderson825b72b2009-08-11 20:47:22 +00002715 Hi = DAG.getNode(Opc, dl, DAG.getVTList(MVT::i32, MVT::Flag), &Hi, 1);
Bob Wilson2dc4f542009-03-20 22:42:55 +00002716
Chris Lattner27a6c732007-11-24 07:07:01 +00002717 // The low part is an ARMISD::RRX operand, which shifts the carry in.
Owen Anderson825b72b2009-08-11 20:47:22 +00002718 Lo = DAG.getNode(ARMISD::RRX, dl, MVT::i32, Lo, Hi.getValue(1));
Bob Wilson2dc4f542009-03-20 22:42:55 +00002719
Chris Lattner27a6c732007-11-24 07:07:01 +00002720 // Merge the pieces into a single i64 value.
Owen Anderson825b72b2009-08-11 20:47:22 +00002721 return DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, Lo, Hi);
Chris Lattner27a6c732007-11-24 07:07:01 +00002722}
2723
Bob Wilson5bafff32009-06-22 23:27:02 +00002724static SDValue LowerVSETCC(SDValue Op, SelectionDAG &DAG) {
2725 SDValue TmpOp0, TmpOp1;
2726 bool Invert = false;
2727 bool Swap = false;
2728 unsigned Opc = 0;
2729
2730 SDValue Op0 = Op.getOperand(0);
2731 SDValue Op1 = Op.getOperand(1);
2732 SDValue CC = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00002733 EVT VT = Op.getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00002734 ISD::CondCode SetCCOpcode = cast<CondCodeSDNode>(CC)->get();
2735 DebugLoc dl = Op.getDebugLoc();
2736
2737 if (Op.getOperand(1).getValueType().isFloatingPoint()) {
2738 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002739 default: llvm_unreachable("Illegal FP comparison"); break;
Bob Wilson5bafff32009-06-22 23:27:02 +00002740 case ISD::SETUNE:
2741 case ISD::SETNE: Invert = true; // Fallthrough
2742 case ISD::SETOEQ:
2743 case ISD::SETEQ: Opc = ARMISD::VCEQ; break;
2744 case ISD::SETOLT:
2745 case ISD::SETLT: Swap = true; // Fallthrough
2746 case ISD::SETOGT:
2747 case ISD::SETGT: Opc = ARMISD::VCGT; break;
2748 case ISD::SETOLE:
2749 case ISD::SETLE: Swap = true; // Fallthrough
2750 case ISD::SETOGE:
2751 case ISD::SETGE: Opc = ARMISD::VCGE; break;
2752 case ISD::SETUGE: Swap = true; // Fallthrough
2753 case ISD::SETULE: Invert = true; Opc = ARMISD::VCGT; break;
2754 case ISD::SETUGT: Swap = true; // Fallthrough
2755 case ISD::SETULT: Invert = true; Opc = ARMISD::VCGE; break;
2756 case ISD::SETUEQ: Invert = true; // Fallthrough
2757 case ISD::SETONE:
2758 // Expand this to (OLT | OGT).
2759 TmpOp0 = Op0;
2760 TmpOp1 = Op1;
2761 Opc = ISD::OR;
2762 Op0 = DAG.getNode(ARMISD::VCGT, dl, VT, TmpOp1, TmpOp0);
2763 Op1 = DAG.getNode(ARMISD::VCGT, dl, VT, TmpOp0, TmpOp1);
2764 break;
2765 case ISD::SETUO: Invert = true; // Fallthrough
2766 case ISD::SETO:
2767 // Expand this to (OLT | OGE).
2768 TmpOp0 = Op0;
2769 TmpOp1 = Op1;
2770 Opc = ISD::OR;
2771 Op0 = DAG.getNode(ARMISD::VCGT, dl, VT, TmpOp1, TmpOp0);
2772 Op1 = DAG.getNode(ARMISD::VCGE, dl, VT, TmpOp0, TmpOp1);
2773 break;
2774 }
2775 } else {
2776 // Integer comparisons.
2777 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002778 default: llvm_unreachable("Illegal integer comparison"); break;
Bob Wilson5bafff32009-06-22 23:27:02 +00002779 case ISD::SETNE: Invert = true;
2780 case ISD::SETEQ: Opc = ARMISD::VCEQ; break;
2781 case ISD::SETLT: Swap = true;
2782 case ISD::SETGT: Opc = ARMISD::VCGT; break;
2783 case ISD::SETLE: Swap = true;
2784 case ISD::SETGE: Opc = ARMISD::VCGE; break;
2785 case ISD::SETULT: Swap = true;
2786 case ISD::SETUGT: Opc = ARMISD::VCGTU; break;
2787 case ISD::SETULE: Swap = true;
2788 case ISD::SETUGE: Opc = ARMISD::VCGEU; break;
2789 }
2790
Nick Lewycky7f6aa2b2009-07-08 03:04:38 +00002791 // Detect VTST (Vector Test Bits) = icmp ne (and (op0, op1), zero).
Bob Wilson5bafff32009-06-22 23:27:02 +00002792 if (Opc == ARMISD::VCEQ) {
2793
2794 SDValue AndOp;
2795 if (ISD::isBuildVectorAllZeros(Op1.getNode()))
2796 AndOp = Op0;
2797 else if (ISD::isBuildVectorAllZeros(Op0.getNode()))
2798 AndOp = Op1;
2799
2800 // Ignore bitconvert.
2801 if (AndOp.getNode() && AndOp.getOpcode() == ISD::BIT_CONVERT)
2802 AndOp = AndOp.getOperand(0);
2803
2804 if (AndOp.getNode() && AndOp.getOpcode() == ISD::AND) {
2805 Opc = ARMISD::VTST;
2806 Op0 = DAG.getNode(ISD::BIT_CONVERT, dl, VT, AndOp.getOperand(0));
2807 Op1 = DAG.getNode(ISD::BIT_CONVERT, dl, VT, AndOp.getOperand(1));
2808 Invert = !Invert;
2809 }
2810 }
2811 }
2812
2813 if (Swap)
2814 std::swap(Op0, Op1);
2815
2816 SDValue Result = DAG.getNode(Opc, dl, VT, Op0, Op1);
2817
2818 if (Invert)
2819 Result = DAG.getNOT(dl, Result, VT);
2820
2821 return Result;
2822}
2823
Bob Wilsond3c42842010-06-14 22:19:57 +00002824/// isNEONModifiedImm - Check if the specified splat value corresponds to a
2825/// valid vector constant for a NEON instruction with a "modified immediate"
2826/// operand (e.g., VMOV). If so, return either the constant being
2827/// splatted or the encoded value, depending on the DoEncode parameter. The
2828/// format of the encoded value is: bit12=Op, bits11-8=Cmode,
2829/// bits7-0=Immediate.
2830static SDValue isNEONModifiedImm(uint64_t SplatBits, uint64_t SplatUndef,
2831 unsigned SplatBitSize, SelectionDAG &DAG,
Bob Wilson827b2102010-06-15 19:05:35 +00002832 bool isVMOV, bool DoEncode) {
Bob Wilson1a913ed2010-06-11 21:34:50 +00002833 unsigned Op, Cmode, Imm;
2834 EVT VT;
2835
Bob Wilson827b2102010-06-15 19:05:35 +00002836 // SplatBitSize is set to the smallest size that splats the vector, so a
2837 // zero vector will always have SplatBitSize == 8. However, NEON modified
2838 // immediate instructions others than VMOV do not support the 8-bit encoding
2839 // of a zero vector, and the default encoding of zero is supposed to be the
2840 // 32-bit version.
2841 if (SplatBits == 0)
2842 SplatBitSize = 32;
2843
Bob Wilson1a913ed2010-06-11 21:34:50 +00002844 Op = 0;
Bob Wilson5bafff32009-06-22 23:27:02 +00002845 switch (SplatBitSize) {
2846 case 8:
Bob Wilson1a913ed2010-06-11 21:34:50 +00002847 // Any 1-byte value is OK. Op=0, Cmode=1110.
Bob Wilson5bafff32009-06-22 23:27:02 +00002848 assert((SplatBits & ~0xff) == 0 && "one byte splat value is too big");
Bob Wilson1a913ed2010-06-11 21:34:50 +00002849 Cmode = 0xe;
2850 Imm = SplatBits;
2851 VT = MVT::i8;
2852 break;
Bob Wilson5bafff32009-06-22 23:27:02 +00002853
2854 case 16:
2855 // NEON's 16-bit VMOV supports splat values where only one byte is nonzero.
Bob Wilson1a913ed2010-06-11 21:34:50 +00002856 VT = MVT::i16;
2857 if ((SplatBits & ~0xff) == 0) {
2858 // Value = 0x00nn: Op=x, Cmode=100x.
2859 Cmode = 0x8;
2860 Imm = SplatBits;
2861 break;
2862 }
2863 if ((SplatBits & ~0xff00) == 0) {
2864 // Value = 0xnn00: Op=x, Cmode=101x.
2865 Cmode = 0xa;
2866 Imm = SplatBits >> 8;
2867 break;
2868 }
2869 return SDValue();
Bob Wilson5bafff32009-06-22 23:27:02 +00002870
2871 case 32:
2872 // NEON's 32-bit VMOV supports splat values where:
2873 // * only one byte is nonzero, or
2874 // * the least significant byte is 0xff and the second byte is nonzero, or
2875 // * the least significant 2 bytes are 0xff and the third is nonzero.
Bob Wilson1a913ed2010-06-11 21:34:50 +00002876 VT = MVT::i32;
2877 if ((SplatBits & ~0xff) == 0) {
2878 // Value = 0x000000nn: Op=x, Cmode=000x.
2879 Cmode = 0;
2880 Imm = SplatBits;
2881 break;
2882 }
2883 if ((SplatBits & ~0xff00) == 0) {
2884 // Value = 0x0000nn00: Op=x, Cmode=001x.
2885 Cmode = 0x2;
2886 Imm = SplatBits >> 8;
2887 break;
2888 }
2889 if ((SplatBits & ~0xff0000) == 0) {
2890 // Value = 0x00nn0000: Op=x, Cmode=010x.
2891 Cmode = 0x4;
2892 Imm = SplatBits >> 16;
2893 break;
2894 }
2895 if ((SplatBits & ~0xff000000) == 0) {
2896 // Value = 0xnn000000: Op=x, Cmode=011x.
2897 Cmode = 0x6;
2898 Imm = SplatBits >> 24;
2899 break;
2900 }
Bob Wilson5bafff32009-06-22 23:27:02 +00002901
2902 if ((SplatBits & ~0xffff) == 0 &&
Bob Wilson1a913ed2010-06-11 21:34:50 +00002903 ((SplatBits | SplatUndef) & 0xff) == 0xff) {
2904 // Value = 0x0000nnff: Op=x, Cmode=1100.
2905 Cmode = 0xc;
2906 Imm = SplatBits >> 8;
2907 SplatBits |= 0xff;
2908 break;
2909 }
Bob Wilson5bafff32009-06-22 23:27:02 +00002910
2911 if ((SplatBits & ~0xffffff) == 0 &&
Bob Wilson1a913ed2010-06-11 21:34:50 +00002912 ((SplatBits | SplatUndef) & 0xffff) == 0xffff) {
2913 // Value = 0x00nnffff: Op=x, Cmode=1101.
2914 Cmode = 0xd;
2915 Imm = SplatBits >> 16;
2916 SplatBits |= 0xffff;
2917 break;
2918 }
Bob Wilson5bafff32009-06-22 23:27:02 +00002919
2920 // Note: there are a few 32-bit splat values (specifically: 00ffff00,
2921 // ff000000, ff0000ff, and ffff00ff) that are valid for VMOV.I64 but not
2922 // VMOV.I32. A (very) minor optimization would be to replicate the value
2923 // and fall through here to test for a valid 64-bit splat. But, then the
2924 // caller would also need to check and handle the change in size.
Bob Wilson1a913ed2010-06-11 21:34:50 +00002925 return SDValue();
Bob Wilson5bafff32009-06-22 23:27:02 +00002926
2927 case 64: {
2928 // NEON has a 64-bit VMOV splat where each byte is either 0 or 0xff.
Bob Wilson827b2102010-06-15 19:05:35 +00002929 if (!isVMOV)
2930 return SDValue();
Bob Wilson5bafff32009-06-22 23:27:02 +00002931 uint64_t BitMask = 0xff;
2932 uint64_t Val = 0;
Bob Wilson1a913ed2010-06-11 21:34:50 +00002933 unsigned ImmMask = 1;
2934 Imm = 0;
Bob Wilson5bafff32009-06-22 23:27:02 +00002935 for (int ByteNum = 0; ByteNum < 8; ++ByteNum) {
Bob Wilson1a913ed2010-06-11 21:34:50 +00002936 if (((SplatBits | SplatUndef) & BitMask) == BitMask) {
Bob Wilson5bafff32009-06-22 23:27:02 +00002937 Val |= BitMask;
Bob Wilson1a913ed2010-06-11 21:34:50 +00002938 Imm |= ImmMask;
2939 } else if ((SplatBits & BitMask) != 0) {
Bob Wilson5bafff32009-06-22 23:27:02 +00002940 return SDValue();
Bob Wilson1a913ed2010-06-11 21:34:50 +00002941 }
Bob Wilson5bafff32009-06-22 23:27:02 +00002942 BitMask <<= 8;
Bob Wilson1a913ed2010-06-11 21:34:50 +00002943 ImmMask <<= 1;
Bob Wilson5bafff32009-06-22 23:27:02 +00002944 }
Bob Wilson1a913ed2010-06-11 21:34:50 +00002945 // Op=1, Cmode=1110.
2946 Op = 1;
2947 Cmode = 0xe;
2948 SplatBits = Val;
2949 VT = MVT::i64;
Bob Wilson5bafff32009-06-22 23:27:02 +00002950 break;
2951 }
2952
Bob Wilson1a913ed2010-06-11 21:34:50 +00002953 default:
Bob Wilsondc076da2010-06-19 05:32:09 +00002954 llvm_unreachable("unexpected size for isNEONModifiedImm");
Bob Wilson1a913ed2010-06-11 21:34:50 +00002955 return SDValue();
2956 }
2957
2958 if (DoEncode)
2959 return DAG.getTargetConstant((Op << 12) | (Cmode << 8) | Imm, MVT::i32);
2960 return DAG.getTargetConstant(SplatBits, VT);
Bob Wilson5bafff32009-06-22 23:27:02 +00002961}
2962
Bob Wilsond3c42842010-06-14 22:19:57 +00002963
2964/// getNEONModImm - If this is a valid vector constant for a NEON instruction
2965/// with a "modified immediate" operand (e.g., VMOV) of the specified element
2966/// size, return the encoded value for that immediate. The ByteSize field
2967/// indicates the number of bytes of each element [1248].
Bob Wilson827b2102010-06-15 19:05:35 +00002968SDValue ARM::getNEONModImm(SDNode *N, unsigned ByteSize, bool isVMOV,
2969 SelectionDAG &DAG) {
Bob Wilson5bafff32009-06-22 23:27:02 +00002970 BuildVectorSDNode *BVN = dyn_cast<BuildVectorSDNode>(N);
2971 APInt SplatBits, SplatUndef;
2972 unsigned SplatBitSize;
2973 bool HasAnyUndefs;
2974 if (! BVN || ! BVN->isConstantSplat(SplatBits, SplatUndef, SplatBitSize,
2975 HasAnyUndefs, ByteSize * 8))
2976 return SDValue();
2977
2978 if (SplatBitSize > ByteSize * 8)
2979 return SDValue();
2980
Bob Wilsond3c42842010-06-14 22:19:57 +00002981 return isNEONModifiedImm(SplatBits.getZExtValue(), SplatUndef.getZExtValue(),
Bob Wilson827b2102010-06-15 19:05:35 +00002982 SplatBitSize, DAG, isVMOV, true);
Bob Wilson5bafff32009-06-22 23:27:02 +00002983}
2984
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00002985static bool isVEXTMask(const SmallVectorImpl<int> &M, EVT VT,
2986 bool &ReverseVEXT, unsigned &Imm) {
Bob Wilsonde95c1b82009-08-19 17:03:43 +00002987 unsigned NumElts = VT.getVectorNumElements();
2988 ReverseVEXT = false;
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00002989 Imm = M[0];
Bob Wilsonde95c1b82009-08-19 17:03:43 +00002990
2991 // If this is a VEXT shuffle, the immediate value is the index of the first
2992 // element. The other shuffle indices must be the successive elements after
2993 // the first one.
2994 unsigned ExpectedElt = Imm;
2995 for (unsigned i = 1; i < NumElts; ++i) {
Bob Wilsonde95c1b82009-08-19 17:03:43 +00002996 // Increment the expected index. If it wraps around, it may still be
2997 // a VEXT but the source vectors must be swapped.
2998 ExpectedElt += 1;
2999 if (ExpectedElt == NumElts * 2) {
3000 ExpectedElt = 0;
3001 ReverseVEXT = true;
3002 }
3003
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003004 if (ExpectedElt != static_cast<unsigned>(M[i]))
Bob Wilsonde95c1b82009-08-19 17:03:43 +00003005 return false;
3006 }
3007
3008 // Adjust the index value if the source operands will be swapped.
3009 if (ReverseVEXT)
3010 Imm -= NumElts;
3011
Bob Wilsonde95c1b82009-08-19 17:03:43 +00003012 return true;
3013}
3014
Bob Wilson8bb9e482009-07-26 00:39:34 +00003015/// isVREVMask - Check if a vector shuffle corresponds to a VREV
3016/// instruction with the specified blocksize. (The order of the elements
3017/// within each block of the vector is reversed.)
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003018static bool isVREVMask(const SmallVectorImpl<int> &M, EVT VT,
3019 unsigned BlockSize) {
Bob Wilson8bb9e482009-07-26 00:39:34 +00003020 assert((BlockSize==16 || BlockSize==32 || BlockSize==64) &&
3021 "Only possible block sizes for VREV are: 16, 32, 64");
3022
Bob Wilson8bb9e482009-07-26 00:39:34 +00003023 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
Bob Wilson20d10812009-10-21 21:36:27 +00003024 if (EltSz == 64)
3025 return false;
3026
3027 unsigned NumElts = VT.getVectorNumElements();
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003028 unsigned BlockElts = M[0] + 1;
Bob Wilson8bb9e482009-07-26 00:39:34 +00003029
3030 if (BlockSize <= EltSz || BlockSize != BlockElts * EltSz)
3031 return false;
3032
3033 for (unsigned i = 0; i < NumElts; ++i) {
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003034 if ((unsigned) M[i] !=
Bob Wilson8bb9e482009-07-26 00:39:34 +00003035 (i - i%BlockElts) + (BlockElts - 1 - i%BlockElts))
3036 return false;
3037 }
3038
3039 return true;
3040}
3041
Bob Wilsonc692cb72009-08-21 20:54:19 +00003042static bool isVTRNMask(const SmallVectorImpl<int> &M, EVT VT,
3043 unsigned &WhichResult) {
Bob Wilson20d10812009-10-21 21:36:27 +00003044 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
3045 if (EltSz == 64)
3046 return false;
3047
Bob Wilsonc692cb72009-08-21 20:54:19 +00003048 unsigned NumElts = VT.getVectorNumElements();
3049 WhichResult = (M[0] == 0 ? 0 : 1);
3050 for (unsigned i = 0; i < NumElts; i += 2) {
3051 if ((unsigned) M[i] != i + WhichResult ||
3052 (unsigned) M[i+1] != i + NumElts + WhichResult)
3053 return false;
3054 }
3055 return true;
3056}
3057
Bob Wilson324f4f12009-12-03 06:40:55 +00003058/// isVTRN_v_undef_Mask - Special case of isVTRNMask for canonical form of
3059/// "vector_shuffle v, v", i.e., "vector_shuffle v, undef".
3060/// Mask is e.g., <0, 0, 2, 2> instead of <0, 4, 2, 6>.
3061static bool isVTRN_v_undef_Mask(const SmallVectorImpl<int> &M, EVT VT,
3062 unsigned &WhichResult) {
3063 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
3064 if (EltSz == 64)
3065 return false;
3066
3067 unsigned NumElts = VT.getVectorNumElements();
3068 WhichResult = (M[0] == 0 ? 0 : 1);
3069 for (unsigned i = 0; i < NumElts; i += 2) {
3070 if ((unsigned) M[i] != i + WhichResult ||
3071 (unsigned) M[i+1] != i + WhichResult)
3072 return false;
3073 }
3074 return true;
3075}
3076
Bob Wilsonc692cb72009-08-21 20:54:19 +00003077static bool isVUZPMask(const SmallVectorImpl<int> &M, EVT VT,
3078 unsigned &WhichResult) {
Bob Wilson20d10812009-10-21 21:36:27 +00003079 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
3080 if (EltSz == 64)
3081 return false;
3082
Bob Wilsonc692cb72009-08-21 20:54:19 +00003083 unsigned NumElts = VT.getVectorNumElements();
3084 WhichResult = (M[0] == 0 ? 0 : 1);
3085 for (unsigned i = 0; i != NumElts; ++i) {
3086 if ((unsigned) M[i] != 2 * i + WhichResult)
3087 return false;
3088 }
3089
3090 // VUZP.32 for 64-bit vectors is a pseudo-instruction alias for VTRN.32.
Bob Wilson20d10812009-10-21 21:36:27 +00003091 if (VT.is64BitVector() && EltSz == 32)
Bob Wilsonc692cb72009-08-21 20:54:19 +00003092 return false;
3093
3094 return true;
3095}
3096
Bob Wilson324f4f12009-12-03 06:40:55 +00003097/// isVUZP_v_undef_Mask - Special case of isVUZPMask for canonical form of
3098/// "vector_shuffle v, v", i.e., "vector_shuffle v, undef".
3099/// Mask is e.g., <0, 2, 0, 2> instead of <0, 2, 4, 6>,
3100static bool isVUZP_v_undef_Mask(const SmallVectorImpl<int> &M, EVT VT,
3101 unsigned &WhichResult) {
3102 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
3103 if (EltSz == 64)
3104 return false;
3105
3106 unsigned Half = VT.getVectorNumElements() / 2;
3107 WhichResult = (M[0] == 0 ? 0 : 1);
3108 for (unsigned j = 0; j != 2; ++j) {
3109 unsigned Idx = WhichResult;
3110 for (unsigned i = 0; i != Half; ++i) {
3111 if ((unsigned) M[i + j * Half] != Idx)
3112 return false;
3113 Idx += 2;
3114 }
3115 }
3116
3117 // VUZP.32 for 64-bit vectors is a pseudo-instruction alias for VTRN.32.
3118 if (VT.is64BitVector() && EltSz == 32)
3119 return false;
3120
3121 return true;
3122}
3123
Bob Wilsonc692cb72009-08-21 20:54:19 +00003124static bool isVZIPMask(const SmallVectorImpl<int> &M, EVT VT,
3125 unsigned &WhichResult) {
Bob Wilson20d10812009-10-21 21:36:27 +00003126 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
3127 if (EltSz == 64)
3128 return false;
3129
Bob Wilsonc692cb72009-08-21 20:54:19 +00003130 unsigned NumElts = VT.getVectorNumElements();
3131 WhichResult = (M[0] == 0 ? 0 : 1);
3132 unsigned Idx = WhichResult * NumElts / 2;
3133 for (unsigned i = 0; i != NumElts; i += 2) {
3134 if ((unsigned) M[i] != Idx ||
3135 (unsigned) M[i+1] != Idx + NumElts)
3136 return false;
3137 Idx += 1;
3138 }
3139
3140 // VZIP.32 for 64-bit vectors is a pseudo-instruction alias for VTRN.32.
Bob Wilson20d10812009-10-21 21:36:27 +00003141 if (VT.is64BitVector() && EltSz == 32)
Bob Wilsonc692cb72009-08-21 20:54:19 +00003142 return false;
3143
3144 return true;
3145}
3146
Bob Wilson324f4f12009-12-03 06:40:55 +00003147/// isVZIP_v_undef_Mask - Special case of isVZIPMask for canonical form of
3148/// "vector_shuffle v, v", i.e., "vector_shuffle v, undef".
3149/// Mask is e.g., <0, 0, 1, 1> instead of <0, 4, 1, 5>.
3150static bool isVZIP_v_undef_Mask(const SmallVectorImpl<int> &M, EVT VT,
3151 unsigned &WhichResult) {
3152 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
3153 if (EltSz == 64)
3154 return false;
3155
3156 unsigned NumElts = VT.getVectorNumElements();
3157 WhichResult = (M[0] == 0 ? 0 : 1);
3158 unsigned Idx = WhichResult * NumElts / 2;
3159 for (unsigned i = 0; i != NumElts; i += 2) {
3160 if ((unsigned) M[i] != Idx ||
3161 (unsigned) M[i+1] != Idx)
3162 return false;
3163 Idx += 1;
3164 }
3165
3166 // VZIP.32 for 64-bit vectors is a pseudo-instruction alias for VTRN.32.
3167 if (VT.is64BitVector() && EltSz == 32)
3168 return false;
3169
3170 return true;
3171}
3172
3173
Owen Andersone50ed302009-08-10 22:56:29 +00003174static SDValue BuildSplat(SDValue Val, EVT VT, SelectionDAG &DAG, DebugLoc dl) {
Bob Wilson5bafff32009-06-22 23:27:02 +00003175 // Canonicalize all-zeros and all-ones vectors.
Bob Wilsond06791f2009-08-13 01:57:47 +00003176 ConstantSDNode *ConstVal = cast<ConstantSDNode>(Val.getNode());
Bob Wilson5bafff32009-06-22 23:27:02 +00003177 if (ConstVal->isNullValue())
3178 return getZeroVector(VT, DAG, dl);
3179 if (ConstVal->isAllOnesValue())
3180 return getOnesVector(VT, DAG, dl);
3181
Owen Andersone50ed302009-08-10 22:56:29 +00003182 EVT CanonicalVT;
Bob Wilson5bafff32009-06-22 23:27:02 +00003183 if (VT.is64BitVector()) {
3184 switch (Val.getValueType().getSizeInBits()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003185 case 8: CanonicalVT = MVT::v8i8; break;
3186 case 16: CanonicalVT = MVT::v4i16; break;
3187 case 32: CanonicalVT = MVT::v2i32; break;
3188 case 64: CanonicalVT = MVT::v1i64; break;
Torok Edwinc23197a2009-07-14 16:55:14 +00003189 default: llvm_unreachable("unexpected splat element type"); break;
Bob Wilson5bafff32009-06-22 23:27:02 +00003190 }
3191 } else {
3192 assert(VT.is128BitVector() && "unknown splat vector size");
3193 switch (Val.getValueType().getSizeInBits()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003194 case 8: CanonicalVT = MVT::v16i8; break;
3195 case 16: CanonicalVT = MVT::v8i16; break;
3196 case 32: CanonicalVT = MVT::v4i32; break;
3197 case 64: CanonicalVT = MVT::v2i64; break;
Torok Edwinc23197a2009-07-14 16:55:14 +00003198 default: llvm_unreachable("unexpected splat element type"); break;
Bob Wilson5bafff32009-06-22 23:27:02 +00003199 }
3200 }
3201
3202 // Build a canonical splat for this value.
3203 SmallVector<SDValue, 8> Ops;
3204 Ops.assign(CanonicalVT.getVectorNumElements(), Val);
3205 SDValue Res = DAG.getNode(ISD::BUILD_VECTOR, dl, CanonicalVT, &Ops[0],
3206 Ops.size());
3207 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Res);
3208}
3209
3210// If this is a case we can't handle, return null and let the default
3211// expansion code take care of it.
3212static SDValue LowerBUILD_VECTOR(SDValue Op, SelectionDAG &DAG) {
Bob Wilsond06791f2009-08-13 01:57:47 +00003213 BuildVectorSDNode *BVN = cast<BuildVectorSDNode>(Op.getNode());
Bob Wilson5bafff32009-06-22 23:27:02 +00003214 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00003215 EVT VT = Op.getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00003216
3217 APInt SplatBits, SplatUndef;
3218 unsigned SplatBitSize;
3219 bool HasAnyUndefs;
3220 if (BVN->isConstantSplat(SplatBits, SplatUndef, SplatBitSize, HasAnyUndefs)) {
Anton Korobeynikov71624cc2009-08-29 00:08:18 +00003221 if (SplatBitSize <= 64) {
Bob Wilsond3c42842010-06-14 22:19:57 +00003222 // Check if an immediate VMOV works.
3223 SDValue Val = isNEONModifiedImm(SplatBits.getZExtValue(),
3224 SplatUndef.getZExtValue(),
Bob Wilson827b2102010-06-15 19:05:35 +00003225 SplatBitSize, DAG, true, false);
Anton Korobeynikov71624cc2009-08-29 00:08:18 +00003226 if (Val.getNode())
3227 return BuildSplat(Val, VT, DAG, dl);
3228 }
Bob Wilsoncf661e22009-07-30 00:31:25 +00003229 }
3230
Bob Wilsonbe751cf2010-05-22 00:23:12 +00003231 // Scan through the operands to see if only one value is used.
3232 unsigned NumElts = VT.getVectorNumElements();
3233 bool isOnlyLowElement = true;
3234 bool usesOnlyOneValue = true;
3235 bool isConstant = true;
3236 SDValue Value;
3237 for (unsigned i = 0; i < NumElts; ++i) {
3238 SDValue V = Op.getOperand(i);
3239 if (V.getOpcode() == ISD::UNDEF)
3240 continue;
3241 if (i > 0)
3242 isOnlyLowElement = false;
3243 if (!isa<ConstantFPSDNode>(V) && !isa<ConstantSDNode>(V))
3244 isConstant = false;
3245
3246 if (!Value.getNode())
3247 Value = V;
3248 else if (V != Value)
3249 usesOnlyOneValue = false;
3250 }
3251
3252 if (!Value.getNode())
3253 return DAG.getUNDEF(VT);
3254
3255 if (isOnlyLowElement)
3256 return DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Value);
3257
3258 // If all elements are constants, fall back to the default expansion, which
3259 // will generate a load from the constant pool.
3260 if (isConstant)
3261 return SDValue();
3262
3263 // Use VDUP for non-constant splats.
Bob Wilson069e4342010-05-23 05:42:31 +00003264 unsigned EltSize = VT.getVectorElementType().getSizeInBits();
3265 if (usesOnlyOneValue && EltSize <= 32)
Bob Wilsonbe751cf2010-05-22 00:23:12 +00003266 return DAG.getNode(ARMISD::VDUP, dl, VT, Value);
3267
3268 // Vectors with 32- or 64-bit elements can be built by directly assigning
Bob Wilson40cbe7d2010-06-04 00:04:02 +00003269 // the subregisters. Lower it to an ARMISD::BUILD_VECTOR so the operands
3270 // will be legalized.
Bob Wilsonbe751cf2010-05-22 00:23:12 +00003271 if (EltSize >= 32) {
3272 // Do the expansion with floating-point types, since that is what the VFP
3273 // registers are defined to use, and since i64 is not legal.
3274 EVT EltVT = EVT::getFloatingPointVT(EltSize);
3275 EVT VecVT = EVT::getVectorVT(*DAG.getContext(), EltVT, NumElts);
Bob Wilson40cbe7d2010-06-04 00:04:02 +00003276 SmallVector<SDValue, 8> Ops;
3277 for (unsigned i = 0; i < NumElts; ++i)
3278 Ops.push_back(DAG.getNode(ISD::BIT_CONVERT, dl, EltVT, Op.getOperand(i)));
3279 SDValue Val = DAG.getNode(ARMISD::BUILD_VECTOR, dl, VecVT, &Ops[0],NumElts);
Bob Wilsonbe751cf2010-05-22 00:23:12 +00003280 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Val);
Bob Wilson5bafff32009-06-22 23:27:02 +00003281 }
3282
3283 return SDValue();
3284}
3285
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003286/// isShuffleMaskLegal - Targets can use this to indicate that they only
3287/// support *some* VECTOR_SHUFFLE operations, those with specific masks.
3288/// By default, if a target supports the VECTOR_SHUFFLE node, all mask values
3289/// are assumed to be legal.
3290bool
3291ARMTargetLowering::isShuffleMaskLegal(const SmallVectorImpl<int> &M,
3292 EVT VT) const {
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00003293 if (VT.getVectorNumElements() == 4 &&
3294 (VT.is128BitVector() || VT.is64BitVector())) {
3295 unsigned PFIndexes[4];
3296 for (unsigned i = 0; i != 4; ++i) {
3297 if (M[i] < 0)
3298 PFIndexes[i] = 8;
3299 else
3300 PFIndexes[i] = M[i];
3301 }
3302
3303 // Compute the index in the perfect shuffle table.
3304 unsigned PFTableIndex =
3305 PFIndexes[0]*9*9*9+PFIndexes[1]*9*9+PFIndexes[2]*9+PFIndexes[3];
3306 unsigned PFEntry = PerfectShuffleTable[PFTableIndex];
3307 unsigned Cost = (PFEntry >> 30);
3308
3309 if (Cost <= 4)
3310 return true;
3311 }
3312
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003313 bool ReverseVEXT;
Bob Wilsonc692cb72009-08-21 20:54:19 +00003314 unsigned Imm, WhichResult;
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003315
Bob Wilson53dd2452010-06-07 23:53:38 +00003316 unsigned EltSize = VT.getVectorElementType().getSizeInBits();
3317 return (EltSize >= 32 ||
3318 ShuffleVectorSDNode::isSplatMask(&M[0], VT) ||
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003319 isVREVMask(M, VT, 64) ||
3320 isVREVMask(M, VT, 32) ||
3321 isVREVMask(M, VT, 16) ||
Bob Wilsonc692cb72009-08-21 20:54:19 +00003322 isVEXTMask(M, VT, ReverseVEXT, Imm) ||
3323 isVTRNMask(M, VT, WhichResult) ||
3324 isVUZPMask(M, VT, WhichResult) ||
Bob Wilson324f4f12009-12-03 06:40:55 +00003325 isVZIPMask(M, VT, WhichResult) ||
3326 isVTRN_v_undef_Mask(M, VT, WhichResult) ||
3327 isVUZP_v_undef_Mask(M, VT, WhichResult) ||
3328 isVZIP_v_undef_Mask(M, VT, WhichResult));
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003329}
3330
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00003331/// GeneratePerfectShuffle - Given an entry in the perfect-shuffle table, emit
3332/// the specified operations to build the shuffle.
3333static SDValue GeneratePerfectShuffle(unsigned PFEntry, SDValue LHS,
3334 SDValue RHS, SelectionDAG &DAG,
3335 DebugLoc dl) {
3336 unsigned OpNum = (PFEntry >> 26) & 0x0F;
3337 unsigned LHSID = (PFEntry >> 13) & ((1 << 13)-1);
3338 unsigned RHSID = (PFEntry >> 0) & ((1 << 13)-1);
3339
3340 enum {
3341 OP_COPY = 0, // Copy, used for things like <u,u,u,3> to say it is <0,1,2,3>
3342 OP_VREV,
3343 OP_VDUP0,
3344 OP_VDUP1,
3345 OP_VDUP2,
3346 OP_VDUP3,
3347 OP_VEXT1,
3348 OP_VEXT2,
3349 OP_VEXT3,
3350 OP_VUZPL, // VUZP, left result
3351 OP_VUZPR, // VUZP, right result
3352 OP_VZIPL, // VZIP, left result
3353 OP_VZIPR, // VZIP, right result
3354 OP_VTRNL, // VTRN, left result
3355 OP_VTRNR // VTRN, right result
3356 };
3357
3358 if (OpNum == OP_COPY) {
3359 if (LHSID == (1*9+2)*9+3) return LHS;
3360 assert(LHSID == ((4*9+5)*9+6)*9+7 && "Illegal OP_COPY!");
3361 return RHS;
3362 }
3363
3364 SDValue OpLHS, OpRHS;
3365 OpLHS = GeneratePerfectShuffle(PerfectShuffleTable[LHSID], LHS, RHS, DAG, dl);
3366 OpRHS = GeneratePerfectShuffle(PerfectShuffleTable[RHSID], LHS, RHS, DAG, dl);
3367 EVT VT = OpLHS.getValueType();
3368
3369 switch (OpNum) {
3370 default: llvm_unreachable("Unknown shuffle opcode!");
3371 case OP_VREV:
3372 return DAG.getNode(ARMISD::VREV64, dl, VT, OpLHS);
3373 case OP_VDUP0:
3374 case OP_VDUP1:
3375 case OP_VDUP2:
3376 case OP_VDUP3:
3377 return DAG.getNode(ARMISD::VDUPLANE, dl, VT,
Anton Korobeynikov051cfd62009-08-21 12:41:42 +00003378 OpLHS, DAG.getConstant(OpNum-OP_VDUP0, MVT::i32));
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00003379 case OP_VEXT1:
3380 case OP_VEXT2:
3381 case OP_VEXT3:
3382 return DAG.getNode(ARMISD::VEXT, dl, VT,
3383 OpLHS, OpRHS,
3384 DAG.getConstant(OpNum-OP_VEXT1+1, MVT::i32));
3385 case OP_VUZPL:
3386 case OP_VUZPR:
Anton Korobeynikov051cfd62009-08-21 12:41:42 +00003387 return DAG.getNode(ARMISD::VUZP, dl, DAG.getVTList(VT, VT),
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00003388 OpLHS, OpRHS).getValue(OpNum-OP_VUZPL);
3389 case OP_VZIPL:
3390 case OP_VZIPR:
Anton Korobeynikov051cfd62009-08-21 12:41:42 +00003391 return DAG.getNode(ARMISD::VZIP, dl, DAG.getVTList(VT, VT),
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00003392 OpLHS, OpRHS).getValue(OpNum-OP_VZIPL);
3393 case OP_VTRNL:
3394 case OP_VTRNR:
Anton Korobeynikov051cfd62009-08-21 12:41:42 +00003395 return DAG.getNode(ARMISD::VTRN, dl, DAG.getVTList(VT, VT),
3396 OpLHS, OpRHS).getValue(OpNum-OP_VTRNL);
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00003397 }
3398}
3399
Bob Wilson5bafff32009-06-22 23:27:02 +00003400static SDValue LowerVECTOR_SHUFFLE(SDValue Op, SelectionDAG &DAG) {
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00003401 SDValue V1 = Op.getOperand(0);
3402 SDValue V2 = Op.getOperand(1);
Bob Wilsond8e17572009-08-12 22:31:50 +00003403 DebugLoc dl = Op.getDebugLoc();
3404 EVT VT = Op.getValueType();
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00003405 ShuffleVectorSDNode *SVN = cast<ShuffleVectorSDNode>(Op.getNode());
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003406 SmallVector<int, 8> ShuffleMask;
Bob Wilsond8e17572009-08-12 22:31:50 +00003407
Bob Wilson28865062009-08-13 02:13:04 +00003408 // Convert shuffles that are directly supported on NEON to target-specific
3409 // DAG nodes, instead of keeping them as shuffles and matching them again
3410 // during code selection. This is more efficient and avoids the possibility
3411 // of inconsistencies between legalization and selection.
Bob Wilsonbfcbb502009-08-13 06:01:30 +00003412 // FIXME: floating-point vectors should be canonicalized to integer vectors
3413 // of the same time so that they get CSEd properly.
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003414 SVN->getMask(ShuffleMask);
3415
Bob Wilson53dd2452010-06-07 23:53:38 +00003416 unsigned EltSize = VT.getVectorElementType().getSizeInBits();
3417 if (EltSize <= 32) {
3418 if (ShuffleVectorSDNode::isSplatMask(&ShuffleMask[0], VT)) {
3419 int Lane = SVN->getSplatIndex();
3420 // If this is undef splat, generate it via "just" vdup, if possible.
3421 if (Lane == -1) Lane = 0;
Anton Korobeynikov2ae0eec2009-11-02 00:12:06 +00003422
Bob Wilson53dd2452010-06-07 23:53:38 +00003423 if (Lane == 0 && V1.getOpcode() == ISD::SCALAR_TO_VECTOR) {
3424 return DAG.getNode(ARMISD::VDUP, dl, VT, V1.getOperand(0));
3425 }
3426 return DAG.getNode(ARMISD::VDUPLANE, dl, VT, V1,
3427 DAG.getConstant(Lane, MVT::i32));
Bob Wilsonc1d287b2009-08-14 05:13:08 +00003428 }
Bob Wilson53dd2452010-06-07 23:53:38 +00003429
3430 bool ReverseVEXT;
3431 unsigned Imm;
3432 if (isVEXTMask(ShuffleMask, VT, ReverseVEXT, Imm)) {
3433 if (ReverseVEXT)
3434 std::swap(V1, V2);
3435 return DAG.getNode(ARMISD::VEXT, dl, VT, V1, V2,
3436 DAG.getConstant(Imm, MVT::i32));
3437 }
3438
3439 if (isVREVMask(ShuffleMask, VT, 64))
3440 return DAG.getNode(ARMISD::VREV64, dl, VT, V1);
3441 if (isVREVMask(ShuffleMask, VT, 32))
3442 return DAG.getNode(ARMISD::VREV32, dl, VT, V1);
3443 if (isVREVMask(ShuffleMask, VT, 16))
3444 return DAG.getNode(ARMISD::VREV16, dl, VT, V1);
3445
3446 // Check for Neon shuffles that modify both input vectors in place.
3447 // If both results are used, i.e., if there are two shuffles with the same
3448 // source operands and with masks corresponding to both results of one of
3449 // these operations, DAG memoization will ensure that a single node is
3450 // used for both shuffles.
3451 unsigned WhichResult;
3452 if (isVTRNMask(ShuffleMask, VT, WhichResult))
3453 return DAG.getNode(ARMISD::VTRN, dl, DAG.getVTList(VT, VT),
3454 V1, V2).getValue(WhichResult);
3455 if (isVUZPMask(ShuffleMask, VT, WhichResult))
3456 return DAG.getNode(ARMISD::VUZP, dl, DAG.getVTList(VT, VT),
3457 V1, V2).getValue(WhichResult);
3458 if (isVZIPMask(ShuffleMask, VT, WhichResult))
3459 return DAG.getNode(ARMISD::VZIP, dl, DAG.getVTList(VT, VT),
3460 V1, V2).getValue(WhichResult);
3461
3462 if (isVTRN_v_undef_Mask(ShuffleMask, VT, WhichResult))
3463 return DAG.getNode(ARMISD::VTRN, dl, DAG.getVTList(VT, VT),
3464 V1, V1).getValue(WhichResult);
3465 if (isVUZP_v_undef_Mask(ShuffleMask, VT, WhichResult))
3466 return DAG.getNode(ARMISD::VUZP, dl, DAG.getVTList(VT, VT),
3467 V1, V1).getValue(WhichResult);
3468 if (isVZIP_v_undef_Mask(ShuffleMask, VT, WhichResult))
3469 return DAG.getNode(ARMISD::VZIP, dl, DAG.getVTList(VT, VT),
3470 V1, V1).getValue(WhichResult);
Bob Wilson0ce37102009-08-14 05:08:32 +00003471 }
Bob Wilsonde95c1b82009-08-19 17:03:43 +00003472
Bob Wilsonc692cb72009-08-21 20:54:19 +00003473 // If the shuffle is not directly supported and it has 4 elements, use
3474 // the PerfectShuffle-generated table to synthesize it from other shuffles.
Bob Wilsonbe751cf2010-05-22 00:23:12 +00003475 unsigned NumElts = VT.getVectorNumElements();
3476 if (NumElts == 4) {
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00003477 unsigned PFIndexes[4];
3478 for (unsigned i = 0; i != 4; ++i) {
3479 if (ShuffleMask[i] < 0)
3480 PFIndexes[i] = 8;
3481 else
3482 PFIndexes[i] = ShuffleMask[i];
3483 }
3484
3485 // Compute the index in the perfect shuffle table.
3486 unsigned PFTableIndex =
3487 PFIndexes[0]*9*9*9+PFIndexes[1]*9*9+PFIndexes[2]*9+PFIndexes[3];
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00003488 unsigned PFEntry = PerfectShuffleTable[PFTableIndex];
3489 unsigned Cost = (PFEntry >> 30);
3490
3491 if (Cost <= 4)
3492 return GeneratePerfectShuffle(PFEntry, V1, V2, DAG, dl);
3493 }
Bob Wilsond8e17572009-08-12 22:31:50 +00003494
Bob Wilson40cbe7d2010-06-04 00:04:02 +00003495 // Implement shuffles with 32- or 64-bit elements as ARMISD::BUILD_VECTORs.
Bob Wilsonbe751cf2010-05-22 00:23:12 +00003496 if (EltSize >= 32) {
3497 // Do the expansion with floating-point types, since that is what the VFP
3498 // registers are defined to use, and since i64 is not legal.
3499 EVT EltVT = EVT::getFloatingPointVT(EltSize);
3500 EVT VecVT = EVT::getVectorVT(*DAG.getContext(), EltVT, NumElts);
3501 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, VecVT, V1);
3502 V2 = DAG.getNode(ISD::BIT_CONVERT, dl, VecVT, V2);
Bob Wilson40cbe7d2010-06-04 00:04:02 +00003503 SmallVector<SDValue, 8> Ops;
Bob Wilsonbe751cf2010-05-22 00:23:12 +00003504 for (unsigned i = 0; i < NumElts; ++i) {
Bob Wilson63b88452010-05-20 18:39:53 +00003505 if (ShuffleMask[i] < 0)
Bob Wilson40cbe7d2010-06-04 00:04:02 +00003506 Ops.push_back(DAG.getUNDEF(EltVT));
3507 else
3508 Ops.push_back(DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, EltVT,
3509 ShuffleMask[i] < (int)NumElts ? V1 : V2,
3510 DAG.getConstant(ShuffleMask[i] & (NumElts-1),
3511 MVT::i32)));
Bob Wilson63b88452010-05-20 18:39:53 +00003512 }
Bob Wilson40cbe7d2010-06-04 00:04:02 +00003513 SDValue Val = DAG.getNode(ARMISD::BUILD_VECTOR, dl, VecVT, &Ops[0],NumElts);
Bob Wilson63b88452010-05-20 18:39:53 +00003514 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Val);
3515 }
3516
Bob Wilson22cac0d2009-08-14 05:16:33 +00003517 return SDValue();
Bob Wilson5bafff32009-06-22 23:27:02 +00003518}
3519
Bob Wilson5bafff32009-06-22 23:27:02 +00003520static SDValue LowerEXTRACT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00003521 EVT VT = Op.getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00003522 DebugLoc dl = Op.getDebugLoc();
Bob Wilson5bafff32009-06-22 23:27:02 +00003523 SDValue Vec = Op.getOperand(0);
3524 SDValue Lane = Op.getOperand(1);
Bob Wilson934f98b2009-10-15 23:12:05 +00003525 assert(VT == MVT::i32 &&
3526 Vec.getValueType().getVectorElementType().getSizeInBits() < 32 &&
3527 "unexpected type for custom-lowering vector extract");
3528 return DAG.getNode(ARMISD::VGETLANEu, dl, MVT::i32, Vec, Lane);
Bob Wilson5bafff32009-06-22 23:27:02 +00003529}
3530
Bob Wilsona6d65862009-08-03 20:36:38 +00003531static SDValue LowerCONCAT_VECTORS(SDValue Op, SelectionDAG &DAG) {
3532 // The only time a CONCAT_VECTORS operation can have legal types is when
3533 // two 64-bit vectors are concatenated to a 128-bit vector.
3534 assert(Op.getValueType().is128BitVector() && Op.getNumOperands() == 2 &&
3535 "unexpected CONCAT_VECTORS");
3536 DebugLoc dl = Op.getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00003537 SDValue Val = DAG.getUNDEF(MVT::v2f64);
Bob Wilsona6d65862009-08-03 20:36:38 +00003538 SDValue Op0 = Op.getOperand(0);
3539 SDValue Op1 = Op.getOperand(1);
3540 if (Op0.getOpcode() != ISD::UNDEF)
Owen Anderson825b72b2009-08-11 20:47:22 +00003541 Val = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64, Val,
3542 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::f64, Op0),
Bob Wilsona6d65862009-08-03 20:36:38 +00003543 DAG.getIntPtrConstant(0));
3544 if (Op1.getOpcode() != ISD::UNDEF)
Owen Anderson825b72b2009-08-11 20:47:22 +00003545 Val = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64, Val,
3546 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::f64, Op1),
Bob Wilsona6d65862009-08-03 20:36:38 +00003547 DAG.getIntPtrConstant(1));
3548 return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(), Val);
Bob Wilson5bafff32009-06-22 23:27:02 +00003549}
3550
Dan Gohmand858e902010-04-17 15:26:15 +00003551SDValue ARMTargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) const {
Evan Chenga8e29892007-01-19 07:51:42 +00003552 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00003553 default: llvm_unreachable("Don't know how to custom lower this!");
Evan Chenga8e29892007-01-19 07:51:42 +00003554 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
Bob Wilsonddb16df2009-10-30 05:45:42 +00003555 case ISD::BlockAddress: return LowerBlockAddress(Op, DAG);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00003556 case ISD::GlobalAddress:
3557 return Subtarget->isTargetDarwin() ? LowerGlobalAddressDarwin(Op, DAG) :
3558 LowerGlobalAddressELF(Op, DAG);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00003559 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
Evan Cheng06b53c02009-11-12 07:13:11 +00003560 case ISD::SELECT_CC: return LowerSELECT_CC(Op, DAG);
3561 case ISD::BR_CC: return LowerBR_CC(Op, DAG);
Evan Chenga8e29892007-01-19 07:51:42 +00003562 case ISD::BR_JT: return LowerBR_JT(Op, DAG);
Evan Cheng86198642009-08-07 00:34:42 +00003563 case ISD::DYNAMIC_STACKALLOC: return LowerDYNAMIC_STACKALLOC(Op, DAG);
Dan Gohman1e93df62010-04-17 14:41:14 +00003564 case ISD::VASTART: return LowerVASTART(Op, DAG);
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00003565 case ISD::MEMBARRIER: return LowerMEMBARRIER(Op, DAG, Subtarget);
Bob Wilson76a312b2010-03-19 22:51:32 +00003566 case ISD::SINT_TO_FP:
3567 case ISD::UINT_TO_FP: return LowerINT_TO_FP(Op, DAG);
3568 case ISD::FP_TO_SINT:
3569 case ISD::FP_TO_UINT: return LowerFP_TO_INT(Op, DAG);
Evan Chenga8e29892007-01-19 07:51:42 +00003570 case ISD::FCOPYSIGN: return LowerFCOPYSIGN(Op, DAG);
Evan Cheng2457f2c2010-05-22 01:47:14 +00003571 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG);
Jim Grosbach0e0da732009-05-12 23:59:14 +00003572 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00003573 case ISD::GLOBAL_OFFSET_TABLE: return LowerGLOBAL_OFFSET_TABLE(Op, DAG);
Jim Grosbach23ff7cf2010-05-26 20:22:18 +00003574 case ISD::EH_SJLJ_SETJMP: return LowerEH_SJLJ_SETJMP(Op, DAG);
Jim Grosbach5eb19512010-05-22 01:06:18 +00003575 case ISD::EH_SJLJ_LONGJMP: return LowerEH_SJLJ_LONGJMP(Op, DAG);
Jim Grosbacha87ded22010-02-08 23:22:00 +00003576 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG,
3577 Subtarget);
Duncan Sands1607f052008-12-01 11:39:25 +00003578 case ISD::BIT_CONVERT: return ExpandBIT_CONVERT(Op.getNode(), DAG);
Bob Wilson5bafff32009-06-22 23:27:02 +00003579 case ISD::SHL:
Chris Lattner27a6c732007-11-24 07:07:01 +00003580 case ISD::SRL:
Bob Wilson5bafff32009-06-22 23:27:02 +00003581 case ISD::SRA: return LowerShift(Op.getNode(), DAG, Subtarget);
Evan Cheng06b53c02009-11-12 07:13:11 +00003582 case ISD::SHL_PARTS: return LowerShiftLeftParts(Op, DAG);
Jim Grosbachbcf2f2c2009-10-31 21:42:19 +00003583 case ISD::SRL_PARTS:
Evan Cheng06b53c02009-11-12 07:13:11 +00003584 case ISD::SRA_PARTS: return LowerShiftRightParts(Op, DAG);
Jim Grosbach3482c802010-01-18 19:58:49 +00003585 case ISD::CTTZ: return LowerCTTZ(Op.getNode(), DAG, Subtarget);
Bob Wilson5bafff32009-06-22 23:27:02 +00003586 case ISD::VSETCC: return LowerVSETCC(Op, DAG);
3587 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG);
3588 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
Bob Wilson5bafff32009-06-22 23:27:02 +00003589 case ISD::EXTRACT_VECTOR_ELT: return LowerEXTRACT_VECTOR_ELT(Op, DAG);
Bob Wilsona6d65862009-08-03 20:36:38 +00003590 case ISD::CONCAT_VECTORS: return LowerCONCAT_VECTORS(Op, DAG);
Evan Chenga8e29892007-01-19 07:51:42 +00003591 }
Dan Gohman475871a2008-07-27 21:46:04 +00003592 return SDValue();
Evan Chenga8e29892007-01-19 07:51:42 +00003593}
3594
Duncan Sands1607f052008-12-01 11:39:25 +00003595/// ReplaceNodeResults - Replace the results of node with an illegal result
3596/// type with new values built out of custom code.
Duncan Sands1607f052008-12-01 11:39:25 +00003597void ARMTargetLowering::ReplaceNodeResults(SDNode *N,
3598 SmallVectorImpl<SDValue>&Results,
Dan Gohmand858e902010-04-17 15:26:15 +00003599 SelectionDAG &DAG) const {
Bob Wilson164cd8b2010-04-14 20:45:23 +00003600 SDValue Res;
Chris Lattner27a6c732007-11-24 07:07:01 +00003601 switch (N->getOpcode()) {
Duncan Sands1607f052008-12-01 11:39:25 +00003602 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00003603 llvm_unreachable("Don't know how to custom expand this!");
Bob Wilson164cd8b2010-04-14 20:45:23 +00003604 break;
Duncan Sands1607f052008-12-01 11:39:25 +00003605 case ISD::BIT_CONVERT:
Bob Wilson164cd8b2010-04-14 20:45:23 +00003606 Res = ExpandBIT_CONVERT(N, DAG);
3607 break;
Chris Lattner27a6c732007-11-24 07:07:01 +00003608 case ISD::SRL:
Bob Wilson164cd8b2010-04-14 20:45:23 +00003609 case ISD::SRA:
3610 Res = LowerShift(N, DAG, Subtarget);
3611 break;
Duncan Sands1607f052008-12-01 11:39:25 +00003612 }
Bob Wilson164cd8b2010-04-14 20:45:23 +00003613 if (Res.getNode())
3614 Results.push_back(Res);
Chris Lattner27a6c732007-11-24 07:07:01 +00003615}
Chris Lattner27a6c732007-11-24 07:07:01 +00003616
Evan Chenga8e29892007-01-19 07:51:42 +00003617//===----------------------------------------------------------------------===//
3618// ARM Scheduler Hooks
3619//===----------------------------------------------------------------------===//
3620
3621MachineBasicBlock *
Jim Grosbache801dc42009-12-12 01:40:06 +00003622ARMTargetLowering::EmitAtomicCmpSwap(MachineInstr *MI,
3623 MachineBasicBlock *BB,
3624 unsigned Size) const {
Jim Grosbach5278eb82009-12-11 01:42:04 +00003625 unsigned dest = MI->getOperand(0).getReg();
3626 unsigned ptr = MI->getOperand(1).getReg();
3627 unsigned oldval = MI->getOperand(2).getReg();
3628 unsigned newval = MI->getOperand(3).getReg();
3629 unsigned scratch = BB->getParent()->getRegInfo()
3630 .createVirtualRegister(ARM::GPRRegisterClass);
3631 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
3632 DebugLoc dl = MI->getDebugLoc();
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003633 bool isThumb2 = Subtarget->isThumb2();
Jim Grosbach5278eb82009-12-11 01:42:04 +00003634
3635 unsigned ldrOpc, strOpc;
3636 switch (Size) {
3637 default: llvm_unreachable("unsupported size for AtomicCmpSwap!");
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003638 case 1:
3639 ldrOpc = isThumb2 ? ARM::t2LDREXB : ARM::LDREXB;
3640 strOpc = isThumb2 ? ARM::t2LDREXB : ARM::STREXB;
3641 break;
3642 case 2:
3643 ldrOpc = isThumb2 ? ARM::t2LDREXH : ARM::LDREXH;
3644 strOpc = isThumb2 ? ARM::t2STREXH : ARM::STREXH;
3645 break;
3646 case 4:
3647 ldrOpc = isThumb2 ? ARM::t2LDREX : ARM::LDREX;
3648 strOpc = isThumb2 ? ARM::t2STREX : ARM::STREX;
3649 break;
Jim Grosbach5278eb82009-12-11 01:42:04 +00003650 }
3651
3652 MachineFunction *MF = BB->getParent();
3653 const BasicBlock *LLVM_BB = BB->getBasicBlock();
3654 MachineFunction::iterator It = BB;
3655 ++It; // insert the new blocks after the current block
3656
3657 MachineBasicBlock *loop1MBB = MF->CreateMachineBasicBlock(LLVM_BB);
3658 MachineBasicBlock *loop2MBB = MF->CreateMachineBasicBlock(LLVM_BB);
3659 MachineBasicBlock *exitMBB = MF->CreateMachineBasicBlock(LLVM_BB);
3660 MF->insert(It, loop1MBB);
3661 MF->insert(It, loop2MBB);
3662 MF->insert(It, exitMBB);
3663 exitMBB->transferSuccessors(BB);
3664
3665 // thisMBB:
3666 // ...
3667 // fallthrough --> loop1MBB
3668 BB->addSuccessor(loop1MBB);
3669
3670 // loop1MBB:
3671 // ldrex dest, [ptr]
3672 // cmp dest, oldval
3673 // bne exitMBB
3674 BB = loop1MBB;
3675 AddDefaultPred(BuildMI(BB, dl, TII->get(ldrOpc), dest).addReg(ptr));
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003676 AddDefaultPred(BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2CMPrr : ARM::CMPrr))
Jim Grosbach5278eb82009-12-11 01:42:04 +00003677 .addReg(dest).addReg(oldval));
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003678 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2Bcc : ARM::Bcc))
3679 .addMBB(exitMBB).addImm(ARMCC::NE).addReg(ARM::CPSR);
Jim Grosbach5278eb82009-12-11 01:42:04 +00003680 BB->addSuccessor(loop2MBB);
3681 BB->addSuccessor(exitMBB);
3682
3683 // loop2MBB:
3684 // strex scratch, newval, [ptr]
3685 // cmp scratch, #0
3686 // bne loop1MBB
3687 BB = loop2MBB;
3688 AddDefaultPred(BuildMI(BB, dl, TII->get(strOpc), scratch).addReg(newval)
3689 .addReg(ptr));
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003690 AddDefaultPred(BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2CMPri : ARM::CMPri))
Jim Grosbach5278eb82009-12-11 01:42:04 +00003691 .addReg(scratch).addImm(0));
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003692 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2Bcc : ARM::Bcc))
3693 .addMBB(loop1MBB).addImm(ARMCC::NE).addReg(ARM::CPSR);
Jim Grosbach5278eb82009-12-11 01:42:04 +00003694 BB->addSuccessor(loop1MBB);
3695 BB->addSuccessor(exitMBB);
3696
3697 // exitMBB:
3698 // ...
3699 BB = exitMBB;
Jim Grosbach5efaed32010-01-15 00:18:34 +00003700
3701 MF->DeleteMachineInstr(MI); // The instruction is gone now.
3702
Jim Grosbach5278eb82009-12-11 01:42:04 +00003703 return BB;
3704}
3705
3706MachineBasicBlock *
Jim Grosbache801dc42009-12-12 01:40:06 +00003707ARMTargetLowering::EmitAtomicBinary(MachineInstr *MI, MachineBasicBlock *BB,
3708 unsigned Size, unsigned BinOpcode) const {
Jim Grosbachc3c23542009-12-14 04:22:04 +00003709 // This also handles ATOMIC_SWAP, indicated by BinOpcode==0.
3710 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
3711
3712 const BasicBlock *LLVM_BB = BB->getBasicBlock();
Jim Grosbach867bbbf2010-01-15 00:22:18 +00003713 MachineFunction *MF = BB->getParent();
Jim Grosbachc3c23542009-12-14 04:22:04 +00003714 MachineFunction::iterator It = BB;
3715 ++It;
3716
3717 unsigned dest = MI->getOperand(0).getReg();
3718 unsigned ptr = MI->getOperand(1).getReg();
3719 unsigned incr = MI->getOperand(2).getReg();
3720 DebugLoc dl = MI->getDebugLoc();
Rafael Espindolafda60d32009-12-18 16:59:39 +00003721
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003722 bool isThumb2 = Subtarget->isThumb2();
Jim Grosbachc3c23542009-12-14 04:22:04 +00003723 unsigned ldrOpc, strOpc;
3724 switch (Size) {
3725 default: llvm_unreachable("unsupported size for AtomicCmpSwap!");
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003726 case 1:
3727 ldrOpc = isThumb2 ? ARM::t2LDREXB : ARM::LDREXB;
Jakob Stoklund Olesen15913c92010-01-13 19:54:39 +00003728 strOpc = isThumb2 ? ARM::t2STREXB : ARM::STREXB;
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003729 break;
3730 case 2:
3731 ldrOpc = isThumb2 ? ARM::t2LDREXH : ARM::LDREXH;
3732 strOpc = isThumb2 ? ARM::t2STREXH : ARM::STREXH;
3733 break;
3734 case 4:
3735 ldrOpc = isThumb2 ? ARM::t2LDREX : ARM::LDREX;
3736 strOpc = isThumb2 ? ARM::t2STREX : ARM::STREX;
3737 break;
Jim Grosbachc3c23542009-12-14 04:22:04 +00003738 }
3739
Jim Grosbach867bbbf2010-01-15 00:22:18 +00003740 MachineBasicBlock *loopMBB = MF->CreateMachineBasicBlock(LLVM_BB);
3741 MachineBasicBlock *exitMBB = MF->CreateMachineBasicBlock(LLVM_BB);
3742 MF->insert(It, loopMBB);
3743 MF->insert(It, exitMBB);
Jim Grosbachc3c23542009-12-14 04:22:04 +00003744 exitMBB->transferSuccessors(BB);
3745
Jim Grosbach867bbbf2010-01-15 00:22:18 +00003746 MachineRegisterInfo &RegInfo = MF->getRegInfo();
Jim Grosbachc3c23542009-12-14 04:22:04 +00003747 unsigned scratch = RegInfo.createVirtualRegister(ARM::GPRRegisterClass);
3748 unsigned scratch2 = (!BinOpcode) ? incr :
3749 RegInfo.createVirtualRegister(ARM::GPRRegisterClass);
3750
3751 // thisMBB:
3752 // ...
3753 // fallthrough --> loopMBB
3754 BB->addSuccessor(loopMBB);
3755
3756 // loopMBB:
3757 // ldrex dest, ptr
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003758 // <binop> scratch2, dest, incr
3759 // strex scratch, scratch2, ptr
Jim Grosbachc3c23542009-12-14 04:22:04 +00003760 // cmp scratch, #0
3761 // bne- loopMBB
3762 // fallthrough --> exitMBB
3763 BB = loopMBB;
3764 AddDefaultPred(BuildMI(BB, dl, TII->get(ldrOpc), dest).addReg(ptr));
Jim Grosbachc67b5562009-12-15 00:12:35 +00003765 if (BinOpcode) {
3766 // operand order needs to go the other way for NAND
3767 if (BinOpcode == ARM::BICrr || BinOpcode == ARM::t2BICrr)
3768 AddDefaultPred(BuildMI(BB, dl, TII->get(BinOpcode), scratch2).
3769 addReg(incr).addReg(dest)).addReg(0);
3770 else
3771 AddDefaultPred(BuildMI(BB, dl, TII->get(BinOpcode), scratch2).
3772 addReg(dest).addReg(incr)).addReg(0);
3773 }
Jim Grosbachc3c23542009-12-14 04:22:04 +00003774
3775 AddDefaultPred(BuildMI(BB, dl, TII->get(strOpc), scratch).addReg(scratch2)
3776 .addReg(ptr));
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003777 AddDefaultPred(BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2CMPri : ARM::CMPri))
Jim Grosbachc3c23542009-12-14 04:22:04 +00003778 .addReg(scratch).addImm(0));
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003779 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2Bcc : ARM::Bcc))
3780 .addMBB(loopMBB).addImm(ARMCC::NE).addReg(ARM::CPSR);
Jim Grosbachc3c23542009-12-14 04:22:04 +00003781
3782 BB->addSuccessor(loopMBB);
3783 BB->addSuccessor(exitMBB);
3784
3785 // exitMBB:
3786 // ...
3787 BB = exitMBB;
Evan Cheng102ebf12009-12-21 19:53:39 +00003788
Jim Grosbach867bbbf2010-01-15 00:22:18 +00003789 MF->DeleteMachineInstr(MI); // The instruction is gone now.
Evan Cheng102ebf12009-12-21 19:53:39 +00003790
Jim Grosbachc3c23542009-12-14 04:22:04 +00003791 return BB;
Jim Grosbache801dc42009-12-12 01:40:06 +00003792}
3793
3794MachineBasicBlock *
Evan Chengff9b3732008-01-30 18:18:23 +00003795ARMTargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +00003796 MachineBasicBlock *BB) const {
Evan Chenga8e29892007-01-19 07:51:42 +00003797 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
Dale Johannesenb6728402009-02-13 02:25:56 +00003798 DebugLoc dl = MI->getDebugLoc();
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003799 bool isThumb2 = Subtarget->isThumb2();
Evan Chenga8e29892007-01-19 07:51:42 +00003800 switch (MI->getOpcode()) {
Evan Cheng86198642009-08-07 00:34:42 +00003801 default:
Jim Grosbach5278eb82009-12-11 01:42:04 +00003802 MI->dump();
Evan Cheng86198642009-08-07 00:34:42 +00003803 llvm_unreachable("Unexpected instr type to insert");
Jim Grosbach5278eb82009-12-11 01:42:04 +00003804
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003805 case ARM::ATOMIC_LOAD_ADD_I8:
3806 return EmitAtomicBinary(MI, BB, 1, isThumb2 ? ARM::t2ADDrr : ARM::ADDrr);
3807 case ARM::ATOMIC_LOAD_ADD_I16:
3808 return EmitAtomicBinary(MI, BB, 2, isThumb2 ? ARM::t2ADDrr : ARM::ADDrr);
3809 case ARM::ATOMIC_LOAD_ADD_I32:
3810 return EmitAtomicBinary(MI, BB, 4, isThumb2 ? ARM::t2ADDrr : ARM::ADDrr);
Jim Grosbach5278eb82009-12-11 01:42:04 +00003811
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003812 case ARM::ATOMIC_LOAD_AND_I8:
3813 return EmitAtomicBinary(MI, BB, 1, isThumb2 ? ARM::t2ANDrr : ARM::ANDrr);
3814 case ARM::ATOMIC_LOAD_AND_I16:
3815 return EmitAtomicBinary(MI, BB, 2, isThumb2 ? ARM::t2ANDrr : ARM::ANDrr);
3816 case ARM::ATOMIC_LOAD_AND_I32:
3817 return EmitAtomicBinary(MI, BB, 4, isThumb2 ? ARM::t2ANDrr : ARM::ANDrr);
Jim Grosbach5278eb82009-12-11 01:42:04 +00003818
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003819 case ARM::ATOMIC_LOAD_OR_I8:
3820 return EmitAtomicBinary(MI, BB, 1, isThumb2 ? ARM::t2ORRrr : ARM::ORRrr);
3821 case ARM::ATOMIC_LOAD_OR_I16:
3822 return EmitAtomicBinary(MI, BB, 2, isThumb2 ? ARM::t2ORRrr : ARM::ORRrr);
3823 case ARM::ATOMIC_LOAD_OR_I32:
3824 return EmitAtomicBinary(MI, BB, 4, isThumb2 ? ARM::t2ORRrr : ARM::ORRrr);
Jim Grosbach5278eb82009-12-11 01:42:04 +00003825
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003826 case ARM::ATOMIC_LOAD_XOR_I8:
3827 return EmitAtomicBinary(MI, BB, 1, isThumb2 ? ARM::t2EORrr : ARM::EORrr);
3828 case ARM::ATOMIC_LOAD_XOR_I16:
3829 return EmitAtomicBinary(MI, BB, 2, isThumb2 ? ARM::t2EORrr : ARM::EORrr);
3830 case ARM::ATOMIC_LOAD_XOR_I32:
3831 return EmitAtomicBinary(MI, BB, 4, isThumb2 ? ARM::t2EORrr : ARM::EORrr);
Jim Grosbache801dc42009-12-12 01:40:06 +00003832
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003833 case ARM::ATOMIC_LOAD_NAND_I8:
3834 return EmitAtomicBinary(MI, BB, 1, isThumb2 ? ARM::t2BICrr : ARM::BICrr);
3835 case ARM::ATOMIC_LOAD_NAND_I16:
3836 return EmitAtomicBinary(MI, BB, 2, isThumb2 ? ARM::t2BICrr : ARM::BICrr);
3837 case ARM::ATOMIC_LOAD_NAND_I32:
3838 return EmitAtomicBinary(MI, BB, 4, isThumb2 ? ARM::t2BICrr : ARM::BICrr);
Jim Grosbache801dc42009-12-12 01:40:06 +00003839
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003840 case ARM::ATOMIC_LOAD_SUB_I8:
3841 return EmitAtomicBinary(MI, BB, 1, isThumb2 ? ARM::t2SUBrr : ARM::SUBrr);
3842 case ARM::ATOMIC_LOAD_SUB_I16:
3843 return EmitAtomicBinary(MI, BB, 2, isThumb2 ? ARM::t2SUBrr : ARM::SUBrr);
3844 case ARM::ATOMIC_LOAD_SUB_I32:
3845 return EmitAtomicBinary(MI, BB, 4, isThumb2 ? ARM::t2SUBrr : ARM::SUBrr);
Jim Grosbache801dc42009-12-12 01:40:06 +00003846
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003847 case ARM::ATOMIC_SWAP_I8: return EmitAtomicBinary(MI, BB, 1, 0);
3848 case ARM::ATOMIC_SWAP_I16: return EmitAtomicBinary(MI, BB, 2, 0);
3849 case ARM::ATOMIC_SWAP_I32: return EmitAtomicBinary(MI, BB, 4, 0);
Jim Grosbache801dc42009-12-12 01:40:06 +00003850
3851 case ARM::ATOMIC_CMP_SWAP_I8: return EmitAtomicCmpSwap(MI, BB, 1);
3852 case ARM::ATOMIC_CMP_SWAP_I16: return EmitAtomicCmpSwap(MI, BB, 2);
3853 case ARM::ATOMIC_CMP_SWAP_I32: return EmitAtomicCmpSwap(MI, BB, 4);
Jim Grosbach5278eb82009-12-11 01:42:04 +00003854
Evan Cheng007ea272009-08-12 05:17:19 +00003855 case ARM::tMOVCCr_pseudo: {
Evan Chenga8e29892007-01-19 07:51:42 +00003856 // To "insert" a SELECT_CC instruction, we actually have to insert the
3857 // diamond control-flow pattern. The incoming instruction knows the
3858 // destination vreg to set, the condition code register to branch on, the
3859 // true/false values to select between, and a branch opcode to use.
3860 const BasicBlock *LLVM_BB = BB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +00003861 MachineFunction::iterator It = BB;
Evan Chenga8e29892007-01-19 07:51:42 +00003862 ++It;
3863
3864 // thisMBB:
3865 // ...
3866 // TrueVal = ...
3867 // cmpTY ccX, r1, r2
3868 // bCC copy1MBB
3869 // fallthrough --> copy0MBB
3870 MachineBasicBlock *thisMBB = BB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +00003871 MachineFunction *F = BB->getParent();
3872 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
3873 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
Dale Johannesenb6728402009-02-13 02:25:56 +00003874 BuildMI(BB, dl, TII->get(ARM::tBcc)).addMBB(sinkMBB)
Evan Cheng0e1d3792007-07-05 07:18:20 +00003875 .addImm(MI->getOperand(3).getImm()).addReg(MI->getOperand(4).getReg());
Dan Gohman8e5f2c62008-07-07 23:14:23 +00003876 F->insert(It, copy0MBB);
3877 F->insert(It, sinkMBB);
Evan Chenga8e29892007-01-19 07:51:42 +00003878 // Update machine-CFG edges by first adding all successors of the current
3879 // block to the new block which will contain the Phi node for the select.
Evan Chengce319102009-09-19 09:51:03 +00003880 for (MachineBasicBlock::succ_iterator I = BB->succ_begin(),
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +00003881 E = BB->succ_end(); I != E; ++I)
Evan Chengce319102009-09-19 09:51:03 +00003882 sinkMBB->addSuccessor(*I);
Evan Chenga8e29892007-01-19 07:51:42 +00003883 // Next, remove all successors of the current block, and add the true
3884 // and fallthrough blocks as its successors.
Evan Chengce319102009-09-19 09:51:03 +00003885 while (!BB->succ_empty())
Evan Chenga8e29892007-01-19 07:51:42 +00003886 BB->removeSuccessor(BB->succ_begin());
3887 BB->addSuccessor(copy0MBB);
3888 BB->addSuccessor(sinkMBB);
3889
3890 // copy0MBB:
3891 // %FalseValue = ...
3892 // # fallthrough to sinkMBB
3893 BB = copy0MBB;
3894
3895 // Update machine-CFG edges
3896 BB->addSuccessor(sinkMBB);
3897
3898 // sinkMBB:
3899 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
3900 // ...
3901 BB = sinkMBB;
Dale Johannesenb6728402009-02-13 02:25:56 +00003902 BuildMI(BB, dl, TII->get(ARM::PHI), MI->getOperand(0).getReg())
Evan Chenga8e29892007-01-19 07:51:42 +00003903 .addReg(MI->getOperand(1).getReg()).addMBB(copy0MBB)
3904 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
3905
Dan Gohman8e5f2c62008-07-07 23:14:23 +00003906 F->DeleteMachineInstr(MI); // The pseudo instruction is gone now.
Evan Chenga8e29892007-01-19 07:51:42 +00003907 return BB;
3908 }
Evan Cheng86198642009-08-07 00:34:42 +00003909
3910 case ARM::tANDsp:
3911 case ARM::tADDspr_:
3912 case ARM::tSUBspi_:
3913 case ARM::t2SUBrSPi_:
3914 case ARM::t2SUBrSPi12_:
3915 case ARM::t2SUBrSPs_: {
3916 MachineFunction *MF = BB->getParent();
3917 unsigned DstReg = MI->getOperand(0).getReg();
3918 unsigned SrcReg = MI->getOperand(1).getReg();
3919 bool DstIsDead = MI->getOperand(0).isDead();
3920 bool SrcIsKill = MI->getOperand(1).isKill();
3921
3922 if (SrcReg != ARM::SP) {
3923 // Copy the source to SP from virtual register.
3924 const TargetRegisterClass *RC = MF->getRegInfo().getRegClass(SrcReg);
3925 unsigned CopyOpc = (RC == ARM::tGPRRegisterClass)
3926 ? ARM::tMOVtgpr2gpr : ARM::tMOVgpr2gpr;
3927 BuildMI(BB, dl, TII->get(CopyOpc), ARM::SP)
3928 .addReg(SrcReg, getKillRegState(SrcIsKill));
3929 }
3930
3931 unsigned OpOpc = 0;
3932 bool NeedPred = false, NeedCC = false, NeedOp3 = false;
3933 switch (MI->getOpcode()) {
3934 default:
3935 llvm_unreachable("Unexpected pseudo instruction!");
3936 case ARM::tANDsp:
3937 OpOpc = ARM::tAND;
3938 NeedPred = true;
3939 break;
3940 case ARM::tADDspr_:
3941 OpOpc = ARM::tADDspr;
3942 break;
3943 case ARM::tSUBspi_:
3944 OpOpc = ARM::tSUBspi;
3945 break;
3946 case ARM::t2SUBrSPi_:
3947 OpOpc = ARM::t2SUBrSPi;
3948 NeedPred = true; NeedCC = true;
3949 break;
3950 case ARM::t2SUBrSPi12_:
3951 OpOpc = ARM::t2SUBrSPi12;
3952 NeedPred = true;
3953 break;
3954 case ARM::t2SUBrSPs_:
3955 OpOpc = ARM::t2SUBrSPs;
3956 NeedPred = true; NeedCC = true; NeedOp3 = true;
3957 break;
3958 }
3959 MachineInstrBuilder MIB = BuildMI(BB, dl, TII->get(OpOpc), ARM::SP);
3960 if (OpOpc == ARM::tAND)
3961 AddDefaultT1CC(MIB);
3962 MIB.addReg(ARM::SP);
3963 MIB.addOperand(MI->getOperand(2));
3964 if (NeedOp3)
3965 MIB.addOperand(MI->getOperand(3));
3966 if (NeedPred)
3967 AddDefaultPred(MIB);
3968 if (NeedCC)
3969 AddDefaultCC(MIB);
3970
3971 // Copy the result from SP to virtual register.
3972 const TargetRegisterClass *RC = MF->getRegInfo().getRegClass(DstReg);
3973 unsigned CopyOpc = (RC == ARM::tGPRRegisterClass)
3974 ? ARM::tMOVgpr2tgpr : ARM::tMOVgpr2gpr;
3975 BuildMI(BB, dl, TII->get(CopyOpc))
3976 .addReg(DstReg, getDefRegState(true) | getDeadRegState(DstIsDead))
3977 .addReg(ARM::SP);
3978 MF->DeleteMachineInstr(MI); // The pseudo instruction is gone now.
3979 return BB;
3980 }
Evan Chenga8e29892007-01-19 07:51:42 +00003981 }
3982}
3983
3984//===----------------------------------------------------------------------===//
3985// ARM Optimization Hooks
3986//===----------------------------------------------------------------------===//
3987
Chris Lattnerd1980a52009-03-12 06:52:53 +00003988static
3989SDValue combineSelectAndUse(SDNode *N, SDValue Slct, SDValue OtherOp,
3990 TargetLowering::DAGCombinerInfo &DCI) {
Chris Lattnerd1980a52009-03-12 06:52:53 +00003991 SelectionDAG &DAG = DCI.DAG;
3992 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Owen Andersone50ed302009-08-10 22:56:29 +00003993 EVT VT = N->getValueType(0);
Chris Lattnerd1980a52009-03-12 06:52:53 +00003994 unsigned Opc = N->getOpcode();
3995 bool isSlctCC = Slct.getOpcode() == ISD::SELECT_CC;
3996 SDValue LHS = isSlctCC ? Slct.getOperand(2) : Slct.getOperand(1);
3997 SDValue RHS = isSlctCC ? Slct.getOperand(3) : Slct.getOperand(2);
3998 ISD::CondCode CC = ISD::SETCC_INVALID;
3999
4000 if (isSlctCC) {
4001 CC = cast<CondCodeSDNode>(Slct.getOperand(4))->get();
4002 } else {
4003 SDValue CCOp = Slct.getOperand(0);
4004 if (CCOp.getOpcode() == ISD::SETCC)
4005 CC = cast<CondCodeSDNode>(CCOp.getOperand(2))->get();
4006 }
4007
4008 bool DoXform = false;
4009 bool InvCC = false;
4010 assert ((Opc == ISD::ADD || (Opc == ISD::SUB && Slct == N->getOperand(1))) &&
4011 "Bad input!");
4012
4013 if (LHS.getOpcode() == ISD::Constant &&
4014 cast<ConstantSDNode>(LHS)->isNullValue()) {
4015 DoXform = true;
4016 } else if (CC != ISD::SETCC_INVALID &&
4017 RHS.getOpcode() == ISD::Constant &&
4018 cast<ConstantSDNode>(RHS)->isNullValue()) {
4019 std::swap(LHS, RHS);
4020 SDValue Op0 = Slct.getOperand(0);
Owen Andersone50ed302009-08-10 22:56:29 +00004021 EVT OpVT = isSlctCC ? Op0.getValueType() :
Chris Lattnerd1980a52009-03-12 06:52:53 +00004022 Op0.getOperand(0).getValueType();
4023 bool isInt = OpVT.isInteger();
4024 CC = ISD::getSetCCInverse(CC, isInt);
4025
4026 if (!TLI.isCondCodeLegal(CC, OpVT))
4027 return SDValue(); // Inverse operator isn't legal.
4028
4029 DoXform = true;
4030 InvCC = true;
4031 }
4032
4033 if (DoXform) {
4034 SDValue Result = DAG.getNode(Opc, RHS.getDebugLoc(), VT, OtherOp, RHS);
4035 if (isSlctCC)
4036 return DAG.getSelectCC(N->getDebugLoc(), OtherOp, Result,
4037 Slct.getOperand(0), Slct.getOperand(1), CC);
4038 SDValue CCOp = Slct.getOperand(0);
4039 if (InvCC)
4040 CCOp = DAG.getSetCC(Slct.getDebugLoc(), CCOp.getValueType(),
4041 CCOp.getOperand(0), CCOp.getOperand(1), CC);
4042 return DAG.getNode(ISD::SELECT, N->getDebugLoc(), VT,
4043 CCOp, OtherOp, Result);
4044 }
4045 return SDValue();
4046}
4047
4048/// PerformADDCombine - Target-specific dag combine xforms for ISD::ADD.
4049static SDValue PerformADDCombine(SDNode *N,
4050 TargetLowering::DAGCombinerInfo &DCI) {
4051 // added by evan in r37685 with no testcase.
4052 SDValue N0 = N->getOperand(0), N1 = N->getOperand(1);
Bob Wilson2dc4f542009-03-20 22:42:55 +00004053
Chris Lattnerd1980a52009-03-12 06:52:53 +00004054 // fold (add (select cc, 0, c), x) -> (select cc, x, (add, x, c))
4055 if (N0.getOpcode() == ISD::SELECT && N0.getNode()->hasOneUse()) {
4056 SDValue Result = combineSelectAndUse(N, N0, N1, DCI);
4057 if (Result.getNode()) return Result;
4058 }
4059 if (N1.getOpcode() == ISD::SELECT && N1.getNode()->hasOneUse()) {
4060 SDValue Result = combineSelectAndUse(N, N1, N0, DCI);
4061 if (Result.getNode()) return Result;
4062 }
Bob Wilson2dc4f542009-03-20 22:42:55 +00004063
Chris Lattnerd1980a52009-03-12 06:52:53 +00004064 return SDValue();
4065}
4066
4067/// PerformSUBCombine - Target-specific dag combine xforms for ISD::SUB.
4068static SDValue PerformSUBCombine(SDNode *N,
4069 TargetLowering::DAGCombinerInfo &DCI) {
4070 // added by evan in r37685 with no testcase.
4071 SDValue N0 = N->getOperand(0), N1 = N->getOperand(1);
Bob Wilson2dc4f542009-03-20 22:42:55 +00004072
Chris Lattnerd1980a52009-03-12 06:52:53 +00004073 // fold (sub x, (select cc, 0, c)) -> (select cc, x, (sub, x, c))
4074 if (N1.getOpcode() == ISD::SELECT && N1.getNode()->hasOneUse()) {
4075 SDValue Result = combineSelectAndUse(N, N1, N0, DCI);
4076 if (Result.getNode()) return Result;
4077 }
Bob Wilson2dc4f542009-03-20 22:42:55 +00004078
Chris Lattnerd1980a52009-03-12 06:52:53 +00004079 return SDValue();
4080}
4081
Anton Korobeynikova9790d72010-05-15 18:16:59 +00004082static SDValue PerformMULCombine(SDNode *N,
4083 TargetLowering::DAGCombinerInfo &DCI,
4084 const ARMSubtarget *Subtarget) {
4085 SelectionDAG &DAG = DCI.DAG;
4086
4087 if (Subtarget->isThumb1Only())
4088 return SDValue();
4089
4090 if (DAG.getMachineFunction().
4091 getFunction()->hasFnAttr(Attribute::OptimizeForSize))
4092 return SDValue();
4093
4094 if (DCI.isBeforeLegalize() || DCI.isCalledByLegalizer())
4095 return SDValue();
4096
4097 EVT VT = N->getValueType(0);
4098 if (VT != MVT::i32)
4099 return SDValue();
4100
4101 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(1));
4102 if (!C)
4103 return SDValue();
4104
4105 uint64_t MulAmt = C->getZExtValue();
4106 unsigned ShiftAmt = CountTrailingZeros_64(MulAmt);
4107 ShiftAmt = ShiftAmt & (32 - 1);
4108 SDValue V = N->getOperand(0);
4109 DebugLoc DL = N->getDebugLoc();
Anton Korobeynikova9790d72010-05-15 18:16:59 +00004110
Anton Korobeynikov4878b842010-05-16 08:54:20 +00004111 SDValue Res;
4112 MulAmt >>= ShiftAmt;
4113 if (isPowerOf2_32(MulAmt - 1)) {
4114 // (mul x, 2^N + 1) => (add (shl x, N), x)
4115 Res = DAG.getNode(ISD::ADD, DL, VT,
4116 V, DAG.getNode(ISD::SHL, DL, VT,
4117 V, DAG.getConstant(Log2_32(MulAmt-1),
4118 MVT::i32)));
4119 } else if (isPowerOf2_32(MulAmt + 1)) {
4120 // (mul x, 2^N - 1) => (sub (shl x, N), x)
4121 Res = DAG.getNode(ISD::SUB, DL, VT,
4122 DAG.getNode(ISD::SHL, DL, VT,
4123 V, DAG.getConstant(Log2_32(MulAmt+1),
4124 MVT::i32)),
4125 V);
4126 } else
Anton Korobeynikova9790d72010-05-15 18:16:59 +00004127 return SDValue();
Anton Korobeynikov4878b842010-05-16 08:54:20 +00004128
4129 if (ShiftAmt != 0)
4130 Res = DAG.getNode(ISD::SHL, DL, VT, Res,
4131 DAG.getConstant(ShiftAmt, MVT::i32));
Anton Korobeynikova9790d72010-05-15 18:16:59 +00004132
4133 // Do not add new nodes to DAG combiner worklist.
Anton Korobeynikov4878b842010-05-16 08:54:20 +00004134 DCI.CombineTo(N, Res, false);
Anton Korobeynikova9790d72010-05-15 18:16:59 +00004135 return SDValue();
4136}
4137
Bob Wilsoncb9a6aa2010-01-19 22:56:26 +00004138/// PerformVMOVRRDCombine - Target-specific dag combine xforms for
4139/// ARMISD::VMOVRRD.
Jim Grosbache5165492009-11-09 00:11:35 +00004140static SDValue PerformVMOVRRDCombine(SDNode *N,
Bob Wilson2dc4f542009-03-20 22:42:55 +00004141 TargetLowering::DAGCombinerInfo &DCI) {
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00004142 // fmrrd(fmdrr x, y) -> x,y
Dan Gohman475871a2008-07-27 21:46:04 +00004143 SDValue InDouble = N->getOperand(0);
Jim Grosbache5165492009-11-09 00:11:35 +00004144 if (InDouble.getOpcode() == ARMISD::VMOVDRR)
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00004145 return DCI.CombineTo(N, InDouble.getOperand(0), InDouble.getOperand(1));
Dan Gohman475871a2008-07-27 21:46:04 +00004146 return SDValue();
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00004147}
4148
Bob Wilson5bafff32009-06-22 23:27:02 +00004149/// getVShiftImm - Check if this is a valid build_vector for the immediate
4150/// operand of a vector shift operation, where all the elements of the
4151/// build_vector must have the same constant integer value.
4152static bool getVShiftImm(SDValue Op, unsigned ElementBits, int64_t &Cnt) {
4153 // Ignore bit_converts.
4154 while (Op.getOpcode() == ISD::BIT_CONVERT)
4155 Op = Op.getOperand(0);
4156 BuildVectorSDNode *BVN = dyn_cast<BuildVectorSDNode>(Op.getNode());
4157 APInt SplatBits, SplatUndef;
4158 unsigned SplatBitSize;
4159 bool HasAnyUndefs;
4160 if (! BVN || ! BVN->isConstantSplat(SplatBits, SplatUndef, SplatBitSize,
4161 HasAnyUndefs, ElementBits) ||
4162 SplatBitSize > ElementBits)
4163 return false;
4164 Cnt = SplatBits.getSExtValue();
4165 return true;
4166}
4167
4168/// isVShiftLImm - Check if this is a valid build_vector for the immediate
4169/// operand of a vector shift left operation. That value must be in the range:
4170/// 0 <= Value < ElementBits for a left shift; or
4171/// 0 <= Value <= ElementBits for a long left shift.
Owen Andersone50ed302009-08-10 22:56:29 +00004172static bool isVShiftLImm(SDValue Op, EVT VT, bool isLong, int64_t &Cnt) {
Bob Wilson5bafff32009-06-22 23:27:02 +00004173 assert(VT.isVector() && "vector shift count is not a vector type");
4174 unsigned ElementBits = VT.getVectorElementType().getSizeInBits();
4175 if (! getVShiftImm(Op, ElementBits, Cnt))
4176 return false;
4177 return (Cnt >= 0 && (isLong ? Cnt-1 : Cnt) < ElementBits);
4178}
4179
4180/// isVShiftRImm - Check if this is a valid build_vector for the immediate
4181/// operand of a vector shift right operation. For a shift opcode, the value
4182/// is positive, but for an intrinsic the value count must be negative. The
4183/// absolute value must be in the range:
4184/// 1 <= |Value| <= ElementBits for a right shift; or
4185/// 1 <= |Value| <= ElementBits/2 for a narrow right shift.
Owen Andersone50ed302009-08-10 22:56:29 +00004186static bool isVShiftRImm(SDValue Op, EVT VT, bool isNarrow, bool isIntrinsic,
Bob Wilson5bafff32009-06-22 23:27:02 +00004187 int64_t &Cnt) {
4188 assert(VT.isVector() && "vector shift count is not a vector type");
4189 unsigned ElementBits = VT.getVectorElementType().getSizeInBits();
4190 if (! getVShiftImm(Op, ElementBits, Cnt))
4191 return false;
4192 if (isIntrinsic)
4193 Cnt = -Cnt;
4194 return (Cnt >= 1 && Cnt <= (isNarrow ? ElementBits/2 : ElementBits));
4195}
4196
4197/// PerformIntrinsicCombine - ARM-specific DAG combining for intrinsics.
4198static SDValue PerformIntrinsicCombine(SDNode *N, SelectionDAG &DAG) {
4199 unsigned IntNo = cast<ConstantSDNode>(N->getOperand(0))->getZExtValue();
4200 switch (IntNo) {
4201 default:
4202 // Don't do anything for most intrinsics.
4203 break;
4204
4205 // Vector shifts: check for immediate versions and lower them.
4206 // Note: This is done during DAG combining instead of DAG legalizing because
4207 // the build_vectors for 64-bit vector element shift counts are generally
4208 // not legal, and it is hard to see their values after they get legalized to
4209 // loads from a constant pool.
4210 case Intrinsic::arm_neon_vshifts:
4211 case Intrinsic::arm_neon_vshiftu:
4212 case Intrinsic::arm_neon_vshiftls:
4213 case Intrinsic::arm_neon_vshiftlu:
4214 case Intrinsic::arm_neon_vshiftn:
4215 case Intrinsic::arm_neon_vrshifts:
4216 case Intrinsic::arm_neon_vrshiftu:
4217 case Intrinsic::arm_neon_vrshiftn:
4218 case Intrinsic::arm_neon_vqshifts:
4219 case Intrinsic::arm_neon_vqshiftu:
4220 case Intrinsic::arm_neon_vqshiftsu:
4221 case Intrinsic::arm_neon_vqshiftns:
4222 case Intrinsic::arm_neon_vqshiftnu:
4223 case Intrinsic::arm_neon_vqshiftnsu:
4224 case Intrinsic::arm_neon_vqrshiftns:
4225 case Intrinsic::arm_neon_vqrshiftnu:
4226 case Intrinsic::arm_neon_vqrshiftnsu: {
Owen Andersone50ed302009-08-10 22:56:29 +00004227 EVT VT = N->getOperand(1).getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00004228 int64_t Cnt;
4229 unsigned VShiftOpc = 0;
4230
4231 switch (IntNo) {
4232 case Intrinsic::arm_neon_vshifts:
4233 case Intrinsic::arm_neon_vshiftu:
4234 if (isVShiftLImm(N->getOperand(2), VT, false, Cnt)) {
4235 VShiftOpc = ARMISD::VSHL;
4236 break;
4237 }
4238 if (isVShiftRImm(N->getOperand(2), VT, false, true, Cnt)) {
4239 VShiftOpc = (IntNo == Intrinsic::arm_neon_vshifts ?
4240 ARMISD::VSHRs : ARMISD::VSHRu);
4241 break;
4242 }
4243 return SDValue();
4244
4245 case Intrinsic::arm_neon_vshiftls:
4246 case Intrinsic::arm_neon_vshiftlu:
4247 if (isVShiftLImm(N->getOperand(2), VT, true, Cnt))
4248 break;
Torok Edwinc23197a2009-07-14 16:55:14 +00004249 llvm_unreachable("invalid shift count for vshll intrinsic");
Bob Wilson5bafff32009-06-22 23:27:02 +00004250
4251 case Intrinsic::arm_neon_vrshifts:
4252 case Intrinsic::arm_neon_vrshiftu:
4253 if (isVShiftRImm(N->getOperand(2), VT, false, true, Cnt))
4254 break;
4255 return SDValue();
4256
4257 case Intrinsic::arm_neon_vqshifts:
4258 case Intrinsic::arm_neon_vqshiftu:
4259 if (isVShiftLImm(N->getOperand(2), VT, false, Cnt))
4260 break;
4261 return SDValue();
4262
4263 case Intrinsic::arm_neon_vqshiftsu:
4264 if (isVShiftLImm(N->getOperand(2), VT, false, Cnt))
4265 break;
Torok Edwinc23197a2009-07-14 16:55:14 +00004266 llvm_unreachable("invalid shift count for vqshlu intrinsic");
Bob Wilson5bafff32009-06-22 23:27:02 +00004267
4268 case Intrinsic::arm_neon_vshiftn:
4269 case Intrinsic::arm_neon_vrshiftn:
4270 case Intrinsic::arm_neon_vqshiftns:
4271 case Intrinsic::arm_neon_vqshiftnu:
4272 case Intrinsic::arm_neon_vqshiftnsu:
4273 case Intrinsic::arm_neon_vqrshiftns:
4274 case Intrinsic::arm_neon_vqrshiftnu:
4275 case Intrinsic::arm_neon_vqrshiftnsu:
4276 // Narrowing shifts require an immediate right shift.
4277 if (isVShiftRImm(N->getOperand(2), VT, true, true, Cnt))
4278 break;
Jim Grosbach18f30e62010-06-02 21:53:11 +00004279 llvm_unreachable("invalid shift count for narrowing vector shift "
4280 "intrinsic");
Bob Wilson5bafff32009-06-22 23:27:02 +00004281
4282 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00004283 llvm_unreachable("unhandled vector shift");
Bob Wilson5bafff32009-06-22 23:27:02 +00004284 }
4285
4286 switch (IntNo) {
4287 case Intrinsic::arm_neon_vshifts:
4288 case Intrinsic::arm_neon_vshiftu:
4289 // Opcode already set above.
4290 break;
4291 case Intrinsic::arm_neon_vshiftls:
4292 case Intrinsic::arm_neon_vshiftlu:
4293 if (Cnt == VT.getVectorElementType().getSizeInBits())
4294 VShiftOpc = ARMISD::VSHLLi;
4295 else
4296 VShiftOpc = (IntNo == Intrinsic::arm_neon_vshiftls ?
4297 ARMISD::VSHLLs : ARMISD::VSHLLu);
4298 break;
4299 case Intrinsic::arm_neon_vshiftn:
4300 VShiftOpc = ARMISD::VSHRN; break;
4301 case Intrinsic::arm_neon_vrshifts:
4302 VShiftOpc = ARMISD::VRSHRs; break;
4303 case Intrinsic::arm_neon_vrshiftu:
4304 VShiftOpc = ARMISD::VRSHRu; break;
4305 case Intrinsic::arm_neon_vrshiftn:
4306 VShiftOpc = ARMISD::VRSHRN; break;
4307 case Intrinsic::arm_neon_vqshifts:
4308 VShiftOpc = ARMISD::VQSHLs; break;
4309 case Intrinsic::arm_neon_vqshiftu:
4310 VShiftOpc = ARMISD::VQSHLu; break;
4311 case Intrinsic::arm_neon_vqshiftsu:
4312 VShiftOpc = ARMISD::VQSHLsu; break;
4313 case Intrinsic::arm_neon_vqshiftns:
4314 VShiftOpc = ARMISD::VQSHRNs; break;
4315 case Intrinsic::arm_neon_vqshiftnu:
4316 VShiftOpc = ARMISD::VQSHRNu; break;
4317 case Intrinsic::arm_neon_vqshiftnsu:
4318 VShiftOpc = ARMISD::VQSHRNsu; break;
4319 case Intrinsic::arm_neon_vqrshiftns:
4320 VShiftOpc = ARMISD::VQRSHRNs; break;
4321 case Intrinsic::arm_neon_vqrshiftnu:
4322 VShiftOpc = ARMISD::VQRSHRNu; break;
4323 case Intrinsic::arm_neon_vqrshiftnsu:
4324 VShiftOpc = ARMISD::VQRSHRNsu; break;
4325 }
4326
4327 return DAG.getNode(VShiftOpc, N->getDebugLoc(), N->getValueType(0),
Owen Anderson825b72b2009-08-11 20:47:22 +00004328 N->getOperand(1), DAG.getConstant(Cnt, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00004329 }
4330
4331 case Intrinsic::arm_neon_vshiftins: {
Owen Andersone50ed302009-08-10 22:56:29 +00004332 EVT VT = N->getOperand(1).getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00004333 int64_t Cnt;
4334 unsigned VShiftOpc = 0;
4335
4336 if (isVShiftLImm(N->getOperand(3), VT, false, Cnt))
4337 VShiftOpc = ARMISD::VSLI;
4338 else if (isVShiftRImm(N->getOperand(3), VT, false, true, Cnt))
4339 VShiftOpc = ARMISD::VSRI;
4340 else {
Torok Edwinc23197a2009-07-14 16:55:14 +00004341 llvm_unreachable("invalid shift count for vsli/vsri intrinsic");
Bob Wilson5bafff32009-06-22 23:27:02 +00004342 }
4343
4344 return DAG.getNode(VShiftOpc, N->getDebugLoc(), N->getValueType(0),
4345 N->getOperand(1), N->getOperand(2),
Owen Anderson825b72b2009-08-11 20:47:22 +00004346 DAG.getConstant(Cnt, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00004347 }
4348
4349 case Intrinsic::arm_neon_vqrshifts:
4350 case Intrinsic::arm_neon_vqrshiftu:
4351 // No immediate versions of these to check for.
4352 break;
4353 }
4354
4355 return SDValue();
4356}
4357
4358/// PerformShiftCombine - Checks for immediate versions of vector shifts and
4359/// lowers them. As with the vector shift intrinsics, this is done during DAG
4360/// combining instead of DAG legalizing because the build_vectors for 64-bit
4361/// vector element shift counts are generally not legal, and it is hard to see
4362/// their values after they get legalized to loads from a constant pool.
4363static SDValue PerformShiftCombine(SDNode *N, SelectionDAG &DAG,
4364 const ARMSubtarget *ST) {
Owen Andersone50ed302009-08-10 22:56:29 +00004365 EVT VT = N->getValueType(0);
Bob Wilson5bafff32009-06-22 23:27:02 +00004366
4367 // Nothing to be done for scalar shifts.
4368 if (! VT.isVector())
4369 return SDValue();
4370
4371 assert(ST->hasNEON() && "unexpected vector shift");
4372 int64_t Cnt;
4373
4374 switch (N->getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00004375 default: llvm_unreachable("unexpected shift opcode");
Bob Wilson5bafff32009-06-22 23:27:02 +00004376
4377 case ISD::SHL:
4378 if (isVShiftLImm(N->getOperand(1), VT, false, Cnt))
4379 return DAG.getNode(ARMISD::VSHL, N->getDebugLoc(), VT, N->getOperand(0),
Owen Anderson825b72b2009-08-11 20:47:22 +00004380 DAG.getConstant(Cnt, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00004381 break;
4382
4383 case ISD::SRA:
4384 case ISD::SRL:
4385 if (isVShiftRImm(N->getOperand(1), VT, false, false, Cnt)) {
4386 unsigned VShiftOpc = (N->getOpcode() == ISD::SRA ?
4387 ARMISD::VSHRs : ARMISD::VSHRu);
4388 return DAG.getNode(VShiftOpc, N->getDebugLoc(), VT, N->getOperand(0),
Owen Anderson825b72b2009-08-11 20:47:22 +00004389 DAG.getConstant(Cnt, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00004390 }
4391 }
4392 return SDValue();
4393}
4394
4395/// PerformExtendCombine - Target-specific DAG combining for ISD::SIGN_EXTEND,
4396/// ISD::ZERO_EXTEND, and ISD::ANY_EXTEND.
4397static SDValue PerformExtendCombine(SDNode *N, SelectionDAG &DAG,
4398 const ARMSubtarget *ST) {
4399 SDValue N0 = N->getOperand(0);
4400
4401 // Check for sign- and zero-extensions of vector extract operations of 8-
4402 // and 16-bit vector elements. NEON supports these directly. They are
4403 // handled during DAG combining because type legalization will promote them
4404 // to 32-bit types and it is messy to recognize the operations after that.
4405 if (ST->hasNEON() && N0.getOpcode() == ISD::EXTRACT_VECTOR_ELT) {
4406 SDValue Vec = N0.getOperand(0);
4407 SDValue Lane = N0.getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +00004408 EVT VT = N->getValueType(0);
4409 EVT EltVT = N0.getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00004410 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
4411
Owen Anderson825b72b2009-08-11 20:47:22 +00004412 if (VT == MVT::i32 &&
4413 (EltVT == MVT::i8 || EltVT == MVT::i16) &&
Bob Wilson5bafff32009-06-22 23:27:02 +00004414 TLI.isTypeLegal(Vec.getValueType())) {
4415
4416 unsigned Opc = 0;
4417 switch (N->getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00004418 default: llvm_unreachable("unexpected opcode");
Bob Wilson5bafff32009-06-22 23:27:02 +00004419 case ISD::SIGN_EXTEND:
4420 Opc = ARMISD::VGETLANEs;
4421 break;
4422 case ISD::ZERO_EXTEND:
4423 case ISD::ANY_EXTEND:
4424 Opc = ARMISD::VGETLANEu;
4425 break;
4426 }
4427 return DAG.getNode(Opc, N->getDebugLoc(), VT, Vec, Lane);
4428 }
4429 }
4430
4431 return SDValue();
4432}
4433
Bob Wilson9f6c4c12010-02-18 06:05:53 +00004434/// PerformSELECT_CCCombine - Target-specific DAG combining for ISD::SELECT_CC
4435/// to match f32 max/min patterns to use NEON vmax/vmin instructions.
4436static SDValue PerformSELECT_CCCombine(SDNode *N, SelectionDAG &DAG,
4437 const ARMSubtarget *ST) {
4438 // If the target supports NEON, try to use vmax/vmin instructions for f32
4439 // selects like "x < y ? x : y". Unless the FiniteOnlyFPMath option is set,
4440 // be careful about NaNs: NEON's vmax/vmin return NaN if either operand is
4441 // a NaN; only do the transformation when it matches that behavior.
4442
4443 // For now only do this when using NEON for FP operations; if using VFP, it
4444 // is not obvious that the benefit outweighs the cost of switching to the
4445 // NEON pipeline.
4446 if (!ST->hasNEON() || !ST->useNEONForSinglePrecisionFP() ||
4447 N->getValueType(0) != MVT::f32)
4448 return SDValue();
4449
4450 SDValue CondLHS = N->getOperand(0);
4451 SDValue CondRHS = N->getOperand(1);
4452 SDValue LHS = N->getOperand(2);
4453 SDValue RHS = N->getOperand(3);
4454 ISD::CondCode CC = cast<CondCodeSDNode>(N->getOperand(4))->get();
4455
4456 unsigned Opcode = 0;
4457 bool IsReversed;
Bob Wilsone742bb52010-02-24 22:15:53 +00004458 if (DAG.isEqualTo(LHS, CondLHS) && DAG.isEqualTo(RHS, CondRHS)) {
Bob Wilson9f6c4c12010-02-18 06:05:53 +00004459 IsReversed = false; // x CC y ? x : y
Bob Wilsone742bb52010-02-24 22:15:53 +00004460 } else if (DAG.isEqualTo(LHS, CondRHS) && DAG.isEqualTo(RHS, CondLHS)) {
Bob Wilson9f6c4c12010-02-18 06:05:53 +00004461 IsReversed = true ; // x CC y ? y : x
4462 } else {
4463 return SDValue();
4464 }
4465
Bob Wilsone742bb52010-02-24 22:15:53 +00004466 bool IsUnordered;
Bob Wilson9f6c4c12010-02-18 06:05:53 +00004467 switch (CC) {
4468 default: break;
4469 case ISD::SETOLT:
4470 case ISD::SETOLE:
4471 case ISD::SETLT:
4472 case ISD::SETLE:
Bob Wilson9f6c4c12010-02-18 06:05:53 +00004473 case ISD::SETULT:
4474 case ISD::SETULE:
Bob Wilsone742bb52010-02-24 22:15:53 +00004475 // If LHS is NaN, an ordered comparison will be false and the result will
4476 // be the RHS, but vmin(NaN, RHS) = NaN. Avoid this by checking that LHS
4477 // != NaN. Likewise, for unordered comparisons, check for RHS != NaN.
4478 IsUnordered = (CC == ISD::SETULT || CC == ISD::SETULE);
4479 if (!DAG.isKnownNeverNaN(IsUnordered ? RHS : LHS))
4480 break;
4481 // For less-than-or-equal comparisons, "+0 <= -0" will be true but vmin
4482 // will return -0, so vmin can only be used for unsafe math or if one of
4483 // the operands is known to be nonzero.
4484 if ((CC == ISD::SETLE || CC == ISD::SETOLE || CC == ISD::SETULE) &&
4485 !UnsafeFPMath &&
4486 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS)))
4487 break;
4488 Opcode = IsReversed ? ARMISD::FMAX : ARMISD::FMIN;
Bob Wilson9f6c4c12010-02-18 06:05:53 +00004489 break;
4490
4491 case ISD::SETOGT:
4492 case ISD::SETOGE:
4493 case ISD::SETGT:
4494 case ISD::SETGE:
Bob Wilson9f6c4c12010-02-18 06:05:53 +00004495 case ISD::SETUGT:
4496 case ISD::SETUGE:
Bob Wilsone742bb52010-02-24 22:15:53 +00004497 // If LHS is NaN, an ordered comparison will be false and the result will
4498 // be the RHS, but vmax(NaN, RHS) = NaN. Avoid this by checking that LHS
4499 // != NaN. Likewise, for unordered comparisons, check for RHS != NaN.
4500 IsUnordered = (CC == ISD::SETUGT || CC == ISD::SETUGE);
4501 if (!DAG.isKnownNeverNaN(IsUnordered ? RHS : LHS))
4502 break;
4503 // For greater-than-or-equal comparisons, "-0 >= +0" will be true but vmax
4504 // will return +0, so vmax can only be used for unsafe math or if one of
4505 // the operands is known to be nonzero.
4506 if ((CC == ISD::SETGE || CC == ISD::SETOGE || CC == ISD::SETUGE) &&
4507 !UnsafeFPMath &&
4508 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS)))
4509 break;
4510 Opcode = IsReversed ? ARMISD::FMIN : ARMISD::FMAX;
Bob Wilson9f6c4c12010-02-18 06:05:53 +00004511 break;
4512 }
4513
4514 if (!Opcode)
4515 return SDValue();
4516 return DAG.getNode(Opcode, N->getDebugLoc(), N->getValueType(0), LHS, RHS);
4517}
4518
Dan Gohman475871a2008-07-27 21:46:04 +00004519SDValue ARMTargetLowering::PerformDAGCombine(SDNode *N,
Bob Wilson2dc4f542009-03-20 22:42:55 +00004520 DAGCombinerInfo &DCI) const {
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00004521 switch (N->getOpcode()) {
4522 default: break;
Bob Wilson9f6c4c12010-02-18 06:05:53 +00004523 case ISD::ADD: return PerformADDCombine(N, DCI);
4524 case ISD::SUB: return PerformSUBCombine(N, DCI);
Anton Korobeynikova9790d72010-05-15 18:16:59 +00004525 case ISD::MUL: return PerformMULCombine(N, DCI, Subtarget);
Jim Grosbache5165492009-11-09 00:11:35 +00004526 case ARMISD::VMOVRRD: return PerformVMOVRRDCombine(N, DCI);
Bob Wilson9f6c4c12010-02-18 06:05:53 +00004527 case ISD::INTRINSIC_WO_CHAIN: return PerformIntrinsicCombine(N, DCI.DAG);
Bob Wilson5bafff32009-06-22 23:27:02 +00004528 case ISD::SHL:
4529 case ISD::SRA:
Bob Wilson9f6c4c12010-02-18 06:05:53 +00004530 case ISD::SRL: return PerformShiftCombine(N, DCI.DAG, Subtarget);
Bob Wilson5bafff32009-06-22 23:27:02 +00004531 case ISD::SIGN_EXTEND:
4532 case ISD::ZERO_EXTEND:
Bob Wilson9f6c4c12010-02-18 06:05:53 +00004533 case ISD::ANY_EXTEND: return PerformExtendCombine(N, DCI.DAG, Subtarget);
4534 case ISD::SELECT_CC: return PerformSELECT_CCCombine(N, DCI.DAG, Subtarget);
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00004535 }
Dan Gohman475871a2008-07-27 21:46:04 +00004536 return SDValue();
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00004537}
4538
Bill Wendlingaf566342009-08-15 21:21:19 +00004539bool ARMTargetLowering::allowsUnalignedMemoryAccesses(EVT VT) const {
4540 if (!Subtarget->hasV6Ops())
4541 // Pre-v6 does not support unaligned mem access.
4542 return false;
Anton Korobeynikov90cfc132010-01-30 14:08:12 +00004543 else {
4544 // v6+ may or may not support unaligned mem access depending on the system
4545 // configuration.
4546 // FIXME: This is pretty conservative. Should we provide cmdline option to
4547 // control the behaviour?
Bill Wendlingaf566342009-08-15 21:21:19 +00004548 if (!Subtarget->isTargetDarwin())
4549 return false;
4550 }
4551
4552 switch (VT.getSimpleVT().SimpleTy) {
4553 default:
4554 return false;
4555 case MVT::i8:
4556 case MVT::i16:
4557 case MVT::i32:
4558 return true;
4559 // FIXME: VLD1 etc with standard alignment is legal.
4560 }
4561}
4562
Evan Chenge6c835f2009-08-14 20:09:37 +00004563static bool isLegalT1AddressImmediate(int64_t V, EVT VT) {
4564 if (V < 0)
4565 return false;
4566
4567 unsigned Scale = 1;
4568 switch (VT.getSimpleVT().SimpleTy) {
4569 default: return false;
4570 case MVT::i1:
4571 case MVT::i8:
4572 // Scale == 1;
4573 break;
4574 case MVT::i16:
4575 // Scale == 2;
4576 Scale = 2;
4577 break;
4578 case MVT::i32:
4579 // Scale == 4;
4580 Scale = 4;
4581 break;
4582 }
4583
4584 if ((V & (Scale - 1)) != 0)
4585 return false;
4586 V /= Scale;
4587 return V == (V & ((1LL << 5) - 1));
4588}
4589
4590static bool isLegalT2AddressImmediate(int64_t V, EVT VT,
4591 const ARMSubtarget *Subtarget) {
4592 bool isNeg = false;
4593 if (V < 0) {
4594 isNeg = true;
4595 V = - V;
4596 }
4597
4598 switch (VT.getSimpleVT().SimpleTy) {
4599 default: return false;
4600 case MVT::i1:
4601 case MVT::i8:
4602 case MVT::i16:
4603 case MVT::i32:
4604 // + imm12 or - imm8
4605 if (isNeg)
4606 return V == (V & ((1LL << 8) - 1));
4607 return V == (V & ((1LL << 12) - 1));
4608 case MVT::f32:
4609 case MVT::f64:
4610 // Same as ARM mode. FIXME: NEON?
4611 if (!Subtarget->hasVFP2())
4612 return false;
4613 if ((V & 3) != 0)
4614 return false;
4615 V >>= 2;
4616 return V == (V & ((1LL << 8) - 1));
4617 }
4618}
4619
Evan Chengb01fad62007-03-12 23:30:29 +00004620/// isLegalAddressImmediate - Return true if the integer value can be used
4621/// as the offset of the target addressing mode for load / store of the
4622/// given type.
Owen Andersone50ed302009-08-10 22:56:29 +00004623static bool isLegalAddressImmediate(int64_t V, EVT VT,
Chris Lattner37caf8c2007-04-09 23:33:39 +00004624 const ARMSubtarget *Subtarget) {
Evan Cheng961f8792007-03-13 20:37:59 +00004625 if (V == 0)
4626 return true;
4627
Evan Cheng65011532009-03-09 19:15:00 +00004628 if (!VT.isSimple())
4629 return false;
4630
Evan Chenge6c835f2009-08-14 20:09:37 +00004631 if (Subtarget->isThumb1Only())
4632 return isLegalT1AddressImmediate(V, VT);
4633 else if (Subtarget->isThumb2())
4634 return isLegalT2AddressImmediate(V, VT, Subtarget);
Evan Chengb01fad62007-03-12 23:30:29 +00004635
Evan Chenge6c835f2009-08-14 20:09:37 +00004636 // ARM mode.
Evan Chengb01fad62007-03-12 23:30:29 +00004637 if (V < 0)
4638 V = - V;
Owen Anderson825b72b2009-08-11 20:47:22 +00004639 switch (VT.getSimpleVT().SimpleTy) {
Evan Chengb01fad62007-03-12 23:30:29 +00004640 default: return false;
Owen Anderson825b72b2009-08-11 20:47:22 +00004641 case MVT::i1:
4642 case MVT::i8:
4643 case MVT::i32:
Evan Chengb01fad62007-03-12 23:30:29 +00004644 // +- imm12
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00004645 return V == (V & ((1LL << 12) - 1));
Owen Anderson825b72b2009-08-11 20:47:22 +00004646 case MVT::i16:
Evan Chengb01fad62007-03-12 23:30:29 +00004647 // +- imm8
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00004648 return V == (V & ((1LL << 8) - 1));
Owen Anderson825b72b2009-08-11 20:47:22 +00004649 case MVT::f32:
4650 case MVT::f64:
Evan Chenge6c835f2009-08-14 20:09:37 +00004651 if (!Subtarget->hasVFP2()) // FIXME: NEON?
Evan Chengb01fad62007-03-12 23:30:29 +00004652 return false;
Evan Cheng0b0a9a92007-05-03 02:00:18 +00004653 if ((V & 3) != 0)
Evan Chengb01fad62007-03-12 23:30:29 +00004654 return false;
4655 V >>= 2;
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00004656 return V == (V & ((1LL << 8) - 1));
Evan Chengb01fad62007-03-12 23:30:29 +00004657 }
Evan Chenga8e29892007-01-19 07:51:42 +00004658}
4659
Evan Chenge6c835f2009-08-14 20:09:37 +00004660bool ARMTargetLowering::isLegalT2ScaledAddressingMode(const AddrMode &AM,
4661 EVT VT) const {
4662 int Scale = AM.Scale;
4663 if (Scale < 0)
4664 return false;
4665
4666 switch (VT.getSimpleVT().SimpleTy) {
4667 default: return false;
4668 case MVT::i1:
4669 case MVT::i8:
4670 case MVT::i16:
4671 case MVT::i32:
4672 if (Scale == 1)
4673 return true;
4674 // r + r << imm
4675 Scale = Scale & ~1;
4676 return Scale == 2 || Scale == 4 || Scale == 8;
4677 case MVT::i64:
4678 // r + r
4679 if (((unsigned)AM.HasBaseReg + Scale) <= 2)
4680 return true;
4681 return false;
4682 case MVT::isVoid:
4683 // Note, we allow "void" uses (basically, uses that aren't loads or
4684 // stores), because arm allows folding a scale into many arithmetic
4685 // operations. This should be made more precise and revisited later.
4686
4687 // Allow r << imm, but the imm has to be a multiple of two.
4688 if (Scale & 1) return false;
4689 return isPowerOf2_32(Scale);
4690 }
4691}
4692
Chris Lattner37caf8c2007-04-09 23:33:39 +00004693/// isLegalAddressingMode - Return true if the addressing mode represented
4694/// by AM is legal for this target, for a load/store of the specified type.
Bob Wilson2dc4f542009-03-20 22:42:55 +00004695bool ARMTargetLowering::isLegalAddressingMode(const AddrMode &AM,
Chris Lattner37caf8c2007-04-09 23:33:39 +00004696 const Type *Ty) const {
Owen Andersone50ed302009-08-10 22:56:29 +00004697 EVT VT = getValueType(Ty, true);
Bob Wilson2c7dab12009-04-08 17:55:28 +00004698 if (!isLegalAddressImmediate(AM.BaseOffs, VT, Subtarget))
Evan Chengb01fad62007-03-12 23:30:29 +00004699 return false;
Bob Wilson2dc4f542009-03-20 22:42:55 +00004700
Chris Lattner37caf8c2007-04-09 23:33:39 +00004701 // Can never fold addr of global into load/store.
Bob Wilson2dc4f542009-03-20 22:42:55 +00004702 if (AM.BaseGV)
Chris Lattner37caf8c2007-04-09 23:33:39 +00004703 return false;
Bob Wilson2dc4f542009-03-20 22:42:55 +00004704
Chris Lattner37caf8c2007-04-09 23:33:39 +00004705 switch (AM.Scale) {
4706 case 0: // no scale reg, must be "r+i" or "r", or "i".
4707 break;
4708 case 1:
Evan Chenge6c835f2009-08-14 20:09:37 +00004709 if (Subtarget->isThumb1Only())
Chris Lattner37caf8c2007-04-09 23:33:39 +00004710 return false;
Chris Lattner5a3d40d2007-04-13 06:50:55 +00004711 // FALL THROUGH.
Chris Lattner37caf8c2007-04-09 23:33:39 +00004712 default:
Chris Lattner5a3d40d2007-04-13 06:50:55 +00004713 // ARM doesn't support any R+R*scale+imm addr modes.
4714 if (AM.BaseOffs)
4715 return false;
Bob Wilson2dc4f542009-03-20 22:42:55 +00004716
Bob Wilson2c7dab12009-04-08 17:55:28 +00004717 if (!VT.isSimple())
4718 return false;
4719
Evan Chenge6c835f2009-08-14 20:09:37 +00004720 if (Subtarget->isThumb2())
4721 return isLegalT2ScaledAddressingMode(AM, VT);
4722
Chris Lattnereb13d1b2007-04-10 03:48:29 +00004723 int Scale = AM.Scale;
Owen Anderson825b72b2009-08-11 20:47:22 +00004724 switch (VT.getSimpleVT().SimpleTy) {
Chris Lattner37caf8c2007-04-09 23:33:39 +00004725 default: return false;
Owen Anderson825b72b2009-08-11 20:47:22 +00004726 case MVT::i1:
4727 case MVT::i8:
4728 case MVT::i32:
Chris Lattnereb13d1b2007-04-10 03:48:29 +00004729 if (Scale < 0) Scale = -Scale;
4730 if (Scale == 1)
Chris Lattner37caf8c2007-04-09 23:33:39 +00004731 return true;
4732 // r + r << imm
Chris Lattnere1152942007-04-11 16:17:12 +00004733 return isPowerOf2_32(Scale & ~1);
Owen Anderson825b72b2009-08-11 20:47:22 +00004734 case MVT::i16:
Evan Chenge6c835f2009-08-14 20:09:37 +00004735 case MVT::i64:
Chris Lattner37caf8c2007-04-09 23:33:39 +00004736 // r + r
Chris Lattnereb13d1b2007-04-10 03:48:29 +00004737 if (((unsigned)AM.HasBaseReg + Scale) <= 2)
Chris Lattner37caf8c2007-04-09 23:33:39 +00004738 return true;
Chris Lattnere1152942007-04-11 16:17:12 +00004739 return false;
Bob Wilson2dc4f542009-03-20 22:42:55 +00004740
Owen Anderson825b72b2009-08-11 20:47:22 +00004741 case MVT::isVoid:
Chris Lattner37caf8c2007-04-09 23:33:39 +00004742 // Note, we allow "void" uses (basically, uses that aren't loads or
4743 // stores), because arm allows folding a scale into many arithmetic
4744 // operations. This should be made more precise and revisited later.
Bob Wilson2dc4f542009-03-20 22:42:55 +00004745
Chris Lattner37caf8c2007-04-09 23:33:39 +00004746 // Allow r << imm, but the imm has to be a multiple of two.
Evan Chenge6c835f2009-08-14 20:09:37 +00004747 if (Scale & 1) return false;
4748 return isPowerOf2_32(Scale);
Chris Lattner37caf8c2007-04-09 23:33:39 +00004749 }
4750 break;
Evan Chengb01fad62007-03-12 23:30:29 +00004751 }
Chris Lattner37caf8c2007-04-09 23:33:39 +00004752 return true;
Evan Chengb01fad62007-03-12 23:30:29 +00004753}
4754
Evan Cheng77e47512009-11-11 19:05:52 +00004755/// isLegalICmpImmediate - Return true if the specified immediate is legal
4756/// icmp immediate, that is the target has icmp instructions which can compare
4757/// a register against the immediate without having to materialize the
4758/// immediate into a register.
Evan Cheng06b53c02009-11-12 07:13:11 +00004759bool ARMTargetLowering::isLegalICmpImmediate(int64_t Imm) const {
Evan Cheng77e47512009-11-11 19:05:52 +00004760 if (!Subtarget->isThumb())
4761 return ARM_AM::getSOImmVal(Imm) != -1;
4762 if (Subtarget->isThumb2())
4763 return ARM_AM::getT2SOImmVal(Imm) != -1;
Evan Cheng06b53c02009-11-12 07:13:11 +00004764 return Imm >= 0 && Imm <= 255;
Evan Cheng77e47512009-11-11 19:05:52 +00004765}
4766
Owen Andersone50ed302009-08-10 22:56:29 +00004767static bool getARMIndexedAddressParts(SDNode *Ptr, EVT VT,
Evan Chenge88d5ce2009-07-02 07:28:31 +00004768 bool isSEXTLoad, SDValue &Base,
4769 SDValue &Offset, bool &isInc,
4770 SelectionDAG &DAG) {
Evan Chenga8e29892007-01-19 07:51:42 +00004771 if (Ptr->getOpcode() != ISD::ADD && Ptr->getOpcode() != ISD::SUB)
4772 return false;
4773
Owen Anderson825b72b2009-08-11 20:47:22 +00004774 if (VT == MVT::i16 || ((VT == MVT::i8 || VT == MVT::i1) && isSEXTLoad)) {
Evan Chenga8e29892007-01-19 07:51:42 +00004775 // AddressingMode 3
4776 Base = Ptr->getOperand(0);
4777 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(Ptr->getOperand(1))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004778 int RHSC = (int)RHS->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +00004779 if (RHSC < 0 && RHSC > -256) {
Evan Chenge88d5ce2009-07-02 07:28:31 +00004780 assert(Ptr->getOpcode() == ISD::ADD);
Evan Chenga8e29892007-01-19 07:51:42 +00004781 isInc = false;
4782 Offset = DAG.getConstant(-RHSC, RHS->getValueType(0));
4783 return true;
4784 }
4785 }
4786 isInc = (Ptr->getOpcode() == ISD::ADD);
4787 Offset = Ptr->getOperand(1);
4788 return true;
Owen Anderson825b72b2009-08-11 20:47:22 +00004789 } else if (VT == MVT::i32 || VT == MVT::i8 || VT == MVT::i1) {
Evan Chenga8e29892007-01-19 07:51:42 +00004790 // AddressingMode 2
4791 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(Ptr->getOperand(1))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004792 int RHSC = (int)RHS->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +00004793 if (RHSC < 0 && RHSC > -0x1000) {
Evan Chenge88d5ce2009-07-02 07:28:31 +00004794 assert(Ptr->getOpcode() == ISD::ADD);
Evan Chenga8e29892007-01-19 07:51:42 +00004795 isInc = false;
4796 Offset = DAG.getConstant(-RHSC, RHS->getValueType(0));
4797 Base = Ptr->getOperand(0);
4798 return true;
4799 }
4800 }
4801
4802 if (Ptr->getOpcode() == ISD::ADD) {
4803 isInc = true;
4804 ARM_AM::ShiftOpc ShOpcVal= ARM_AM::getShiftOpcForNode(Ptr->getOperand(0));
4805 if (ShOpcVal != ARM_AM::no_shift) {
4806 Base = Ptr->getOperand(1);
4807 Offset = Ptr->getOperand(0);
4808 } else {
4809 Base = Ptr->getOperand(0);
4810 Offset = Ptr->getOperand(1);
4811 }
4812 return true;
4813 }
4814
4815 isInc = (Ptr->getOpcode() == ISD::ADD);
4816 Base = Ptr->getOperand(0);
4817 Offset = Ptr->getOperand(1);
4818 return true;
4819 }
4820
Jim Grosbache5165492009-11-09 00:11:35 +00004821 // FIXME: Use VLDM / VSTM to emulate indexed FP load / store.
Evan Chenga8e29892007-01-19 07:51:42 +00004822 return false;
4823}
4824
Owen Andersone50ed302009-08-10 22:56:29 +00004825static bool getT2IndexedAddressParts(SDNode *Ptr, EVT VT,
Evan Chenge88d5ce2009-07-02 07:28:31 +00004826 bool isSEXTLoad, SDValue &Base,
4827 SDValue &Offset, bool &isInc,
4828 SelectionDAG &DAG) {
4829 if (Ptr->getOpcode() != ISD::ADD && Ptr->getOpcode() != ISD::SUB)
4830 return false;
4831
4832 Base = Ptr->getOperand(0);
4833 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(Ptr->getOperand(1))) {
4834 int RHSC = (int)RHS->getZExtValue();
4835 if (RHSC < 0 && RHSC > -0x100) { // 8 bits.
4836 assert(Ptr->getOpcode() == ISD::ADD);
4837 isInc = false;
4838 Offset = DAG.getConstant(-RHSC, RHS->getValueType(0));
4839 return true;
4840 } else if (RHSC > 0 && RHSC < 0x100) { // 8 bit, no zero.
4841 isInc = Ptr->getOpcode() == ISD::ADD;
4842 Offset = DAG.getConstant(RHSC, RHS->getValueType(0));
4843 return true;
4844 }
4845 }
4846
4847 return false;
4848}
4849
Evan Chenga8e29892007-01-19 07:51:42 +00004850/// getPreIndexedAddressParts - returns true by value, base pointer and
4851/// offset pointer and addressing mode by reference if the node's address
4852/// can be legally represented as pre-indexed load / store address.
4853bool
Dan Gohman475871a2008-07-27 21:46:04 +00004854ARMTargetLowering::getPreIndexedAddressParts(SDNode *N, SDValue &Base,
4855 SDValue &Offset,
Evan Chenga8e29892007-01-19 07:51:42 +00004856 ISD::MemIndexedMode &AM,
Dan Gohman73e09142009-01-15 16:29:45 +00004857 SelectionDAG &DAG) const {
Evan Chenge88d5ce2009-07-02 07:28:31 +00004858 if (Subtarget->isThumb1Only())
Evan Chenga8e29892007-01-19 07:51:42 +00004859 return false;
4860
Owen Andersone50ed302009-08-10 22:56:29 +00004861 EVT VT;
Dan Gohman475871a2008-07-27 21:46:04 +00004862 SDValue Ptr;
Evan Chenga8e29892007-01-19 07:51:42 +00004863 bool isSEXTLoad = false;
4864 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
4865 Ptr = LD->getBasePtr();
Dan Gohmanb625f2f2008-01-30 00:15:11 +00004866 VT = LD->getMemoryVT();
Evan Chenga8e29892007-01-19 07:51:42 +00004867 isSEXTLoad = LD->getExtensionType() == ISD::SEXTLOAD;
4868 } else if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N)) {
4869 Ptr = ST->getBasePtr();
Dan Gohmanb625f2f2008-01-30 00:15:11 +00004870 VT = ST->getMemoryVT();
Evan Chenga8e29892007-01-19 07:51:42 +00004871 } else
4872 return false;
4873
4874 bool isInc;
Evan Chenge88d5ce2009-07-02 07:28:31 +00004875 bool isLegal = false;
Evan Chenge6c835f2009-08-14 20:09:37 +00004876 if (Subtarget->isThumb2())
Evan Chenge88d5ce2009-07-02 07:28:31 +00004877 isLegal = getT2IndexedAddressParts(Ptr.getNode(), VT, isSEXTLoad, Base,
4878 Offset, isInc, DAG);
Jim Grosbach764ab522009-08-11 15:33:49 +00004879 else
Evan Chenge88d5ce2009-07-02 07:28:31 +00004880 isLegal = getARMIndexedAddressParts(Ptr.getNode(), VT, isSEXTLoad, Base,
Evan Cheng04129572009-07-02 06:44:30 +00004881 Offset, isInc, DAG);
Evan Chenge88d5ce2009-07-02 07:28:31 +00004882 if (!isLegal)
4883 return false;
4884
4885 AM = isInc ? ISD::PRE_INC : ISD::PRE_DEC;
4886 return true;
Evan Chenga8e29892007-01-19 07:51:42 +00004887}
4888
4889/// getPostIndexedAddressParts - returns true by value, base pointer and
4890/// offset pointer and addressing mode by reference if this node can be
4891/// combined with a load / store to form a post-indexed load / store.
4892bool ARMTargetLowering::getPostIndexedAddressParts(SDNode *N, SDNode *Op,
Dan Gohman475871a2008-07-27 21:46:04 +00004893 SDValue &Base,
4894 SDValue &Offset,
Evan Chenga8e29892007-01-19 07:51:42 +00004895 ISD::MemIndexedMode &AM,
Dan Gohman73e09142009-01-15 16:29:45 +00004896 SelectionDAG &DAG) const {
Evan Chenge88d5ce2009-07-02 07:28:31 +00004897 if (Subtarget->isThumb1Only())
Evan Chenga8e29892007-01-19 07:51:42 +00004898 return false;
4899
Owen Andersone50ed302009-08-10 22:56:29 +00004900 EVT VT;
Dan Gohman475871a2008-07-27 21:46:04 +00004901 SDValue Ptr;
Evan Chenga8e29892007-01-19 07:51:42 +00004902 bool isSEXTLoad = false;
4903 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
Dan Gohmanb625f2f2008-01-30 00:15:11 +00004904 VT = LD->getMemoryVT();
Evan Cheng28dad2a2010-05-18 21:31:17 +00004905 Ptr = LD->getBasePtr();
Evan Chenga8e29892007-01-19 07:51:42 +00004906 isSEXTLoad = LD->getExtensionType() == ISD::SEXTLOAD;
4907 } else if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N)) {
Dan Gohmanb625f2f2008-01-30 00:15:11 +00004908 VT = ST->getMemoryVT();
Evan Cheng28dad2a2010-05-18 21:31:17 +00004909 Ptr = ST->getBasePtr();
Evan Chenga8e29892007-01-19 07:51:42 +00004910 } else
4911 return false;
4912
4913 bool isInc;
Evan Chenge88d5ce2009-07-02 07:28:31 +00004914 bool isLegal = false;
Evan Chenge6c835f2009-08-14 20:09:37 +00004915 if (Subtarget->isThumb2())
Evan Chenge88d5ce2009-07-02 07:28:31 +00004916 isLegal = getT2IndexedAddressParts(Op, VT, isSEXTLoad, Base, Offset,
Evan Cheng28dad2a2010-05-18 21:31:17 +00004917 isInc, DAG);
Jim Grosbach764ab522009-08-11 15:33:49 +00004918 else
Evan Chenge88d5ce2009-07-02 07:28:31 +00004919 isLegal = getARMIndexedAddressParts(Op, VT, isSEXTLoad, Base, Offset,
4920 isInc, DAG);
4921 if (!isLegal)
4922 return false;
4923
Evan Cheng28dad2a2010-05-18 21:31:17 +00004924 if (Ptr != Base) {
4925 // Swap base ptr and offset to catch more post-index load / store when
4926 // it's legal. In Thumb2 mode, offset must be an immediate.
4927 if (Ptr == Offset && Op->getOpcode() == ISD::ADD &&
4928 !Subtarget->isThumb2())
4929 std::swap(Base, Offset);
4930
4931 // Post-indexed load / store update the base pointer.
4932 if (Ptr != Base)
4933 return false;
4934 }
4935
Evan Chenge88d5ce2009-07-02 07:28:31 +00004936 AM = isInc ? ISD::POST_INC : ISD::POST_DEC;
4937 return true;
Evan Chenga8e29892007-01-19 07:51:42 +00004938}
4939
Dan Gohman475871a2008-07-27 21:46:04 +00004940void ARMTargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Dan Gohman977a76f2008-02-13 22:28:48 +00004941 const APInt &Mask,
Bob Wilson2dc4f542009-03-20 22:42:55 +00004942 APInt &KnownZero,
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00004943 APInt &KnownOne,
Dan Gohmanea859be2007-06-22 14:59:07 +00004944 const SelectionDAG &DAG,
Evan Chenga8e29892007-01-19 07:51:42 +00004945 unsigned Depth) const {
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00004946 KnownZero = KnownOne = APInt(Mask.getBitWidth(), 0);
Evan Chenga8e29892007-01-19 07:51:42 +00004947 switch (Op.getOpcode()) {
4948 default: break;
4949 case ARMISD::CMOV: {
4950 // Bits are known zero/one if known on the LHS and RHS.
Dan Gohmanea859be2007-06-22 14:59:07 +00004951 DAG.ComputeMaskedBits(Op.getOperand(0), Mask, KnownZero, KnownOne, Depth+1);
Evan Chenga8e29892007-01-19 07:51:42 +00004952 if (KnownZero == 0 && KnownOne == 0) return;
4953
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00004954 APInt KnownZeroRHS, KnownOneRHS;
Dan Gohmanea859be2007-06-22 14:59:07 +00004955 DAG.ComputeMaskedBits(Op.getOperand(1), Mask,
4956 KnownZeroRHS, KnownOneRHS, Depth+1);
Evan Chenga8e29892007-01-19 07:51:42 +00004957 KnownZero &= KnownZeroRHS;
4958 KnownOne &= KnownOneRHS;
4959 return;
4960 }
4961 }
4962}
4963
4964//===----------------------------------------------------------------------===//
4965// ARM Inline Assembly Support
4966//===----------------------------------------------------------------------===//
4967
4968/// getConstraintType - Given a constraint letter, return the type of
4969/// constraint it is for this target.
4970ARMTargetLowering::ConstraintType
Chris Lattner4234f572007-03-25 02:14:49 +00004971ARMTargetLowering::getConstraintType(const std::string &Constraint) const {
4972 if (Constraint.size() == 1) {
4973 switch (Constraint[0]) {
4974 default: break;
4975 case 'l': return C_RegisterClass;
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00004976 case 'w': return C_RegisterClass;
Chris Lattner4234f572007-03-25 02:14:49 +00004977 }
Evan Chenga8e29892007-01-19 07:51:42 +00004978 }
Chris Lattner4234f572007-03-25 02:14:49 +00004979 return TargetLowering::getConstraintType(Constraint);
Evan Chenga8e29892007-01-19 07:51:42 +00004980}
4981
Bob Wilson2dc4f542009-03-20 22:42:55 +00004982std::pair<unsigned, const TargetRegisterClass*>
Evan Chenga8e29892007-01-19 07:51:42 +00004983ARMTargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +00004984 EVT VT) const {
Evan Chenga8e29892007-01-19 07:51:42 +00004985 if (Constraint.size() == 1) {
Jakob Stoklund Olesen09bf0032010-01-14 18:19:56 +00004986 // GCC ARM Constraint Letters
Evan Chenga8e29892007-01-19 07:51:42 +00004987 switch (Constraint[0]) {
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00004988 case 'l':
Jakob Stoklund Olesen09bf0032010-01-14 18:19:56 +00004989 if (Subtarget->isThumb())
Jim Grosbach30eae3c2009-04-07 20:34:09 +00004990 return std::make_pair(0U, ARM::tGPRRegisterClass);
4991 else
4992 return std::make_pair(0U, ARM::GPRRegisterClass);
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00004993 case 'r':
4994 return std::make_pair(0U, ARM::GPRRegisterClass);
4995 case 'w':
Owen Anderson825b72b2009-08-11 20:47:22 +00004996 if (VT == MVT::f32)
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00004997 return std::make_pair(0U, ARM::SPRRegisterClass);
Bob Wilson5afffae2009-12-18 01:03:29 +00004998 if (VT.getSizeInBits() == 64)
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00004999 return std::make_pair(0U, ARM::DPRRegisterClass);
Evan Chengd831cda2009-12-08 23:06:22 +00005000 if (VT.getSizeInBits() == 128)
5001 return std::make_pair(0U, ARM::QPRRegisterClass);
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00005002 break;
Evan Chenga8e29892007-01-19 07:51:42 +00005003 }
5004 }
Bob Wilson33cc5cb2010-03-15 23:09:18 +00005005 if (StringRef("{cc}").equals_lower(Constraint))
Jakob Stoklund Olesen0d8ba332010-06-18 16:49:33 +00005006 return std::make_pair(unsigned(ARM::CPSR), ARM::CCRRegisterClass);
Bob Wilson33cc5cb2010-03-15 23:09:18 +00005007
Evan Chenga8e29892007-01-19 07:51:42 +00005008 return TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
5009}
5010
5011std::vector<unsigned> ARMTargetLowering::
5012getRegClassForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +00005013 EVT VT) const {
Evan Chenga8e29892007-01-19 07:51:42 +00005014 if (Constraint.size() != 1)
5015 return std::vector<unsigned>();
5016
5017 switch (Constraint[0]) { // GCC ARM Constraint Letters
5018 default: break;
5019 case 'l':
Jim Grosbach30eae3c2009-04-07 20:34:09 +00005020 return make_vector<unsigned>(ARM::R0, ARM::R1, ARM::R2, ARM::R3,
5021 ARM::R4, ARM::R5, ARM::R6, ARM::R7,
5022 0);
Evan Chenga8e29892007-01-19 07:51:42 +00005023 case 'r':
5024 return make_vector<unsigned>(ARM::R0, ARM::R1, ARM::R2, ARM::R3,
5025 ARM::R4, ARM::R5, ARM::R6, ARM::R7,
5026 ARM::R8, ARM::R9, ARM::R10, ARM::R11,
5027 ARM::R12, ARM::LR, 0);
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00005028 case 'w':
Owen Anderson825b72b2009-08-11 20:47:22 +00005029 if (VT == MVT::f32)
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00005030 return make_vector<unsigned>(ARM::S0, ARM::S1, ARM::S2, ARM::S3,
5031 ARM::S4, ARM::S5, ARM::S6, ARM::S7,
5032 ARM::S8, ARM::S9, ARM::S10, ARM::S11,
5033 ARM::S12,ARM::S13,ARM::S14,ARM::S15,
5034 ARM::S16,ARM::S17,ARM::S18,ARM::S19,
5035 ARM::S20,ARM::S21,ARM::S22,ARM::S23,
5036 ARM::S24,ARM::S25,ARM::S26,ARM::S27,
5037 ARM::S28,ARM::S29,ARM::S30,ARM::S31, 0);
Bob Wilson5afffae2009-12-18 01:03:29 +00005038 if (VT.getSizeInBits() == 64)
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00005039 return make_vector<unsigned>(ARM::D0, ARM::D1, ARM::D2, ARM::D3,
5040 ARM::D4, ARM::D5, ARM::D6, ARM::D7,
5041 ARM::D8, ARM::D9, ARM::D10,ARM::D11,
5042 ARM::D12,ARM::D13,ARM::D14,ARM::D15, 0);
Evan Chengd831cda2009-12-08 23:06:22 +00005043 if (VT.getSizeInBits() == 128)
5044 return make_vector<unsigned>(ARM::Q0, ARM::Q1, ARM::Q2, ARM::Q3,
5045 ARM::Q4, ARM::Q5, ARM::Q6, ARM::Q7, 0);
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00005046 break;
Evan Chenga8e29892007-01-19 07:51:42 +00005047 }
5048
5049 return std::vector<unsigned>();
5050}
Bob Wilsonbf6396b2009-04-01 17:58:54 +00005051
5052/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
5053/// vector. If it is invalid, don't add anything to Ops.
5054void ARMTargetLowering::LowerAsmOperandForConstraint(SDValue Op,
5055 char Constraint,
5056 bool hasMemory,
5057 std::vector<SDValue>&Ops,
5058 SelectionDAG &DAG) const {
5059 SDValue Result(0, 0);
5060
5061 switch (Constraint) {
5062 default: break;
5063 case 'I': case 'J': case 'K': case 'L':
5064 case 'M': case 'N': case 'O':
5065 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op);
5066 if (!C)
5067 return;
5068
5069 int64_t CVal64 = C->getSExtValue();
5070 int CVal = (int) CVal64;
5071 // None of these constraints allow values larger than 32 bits. Check
5072 // that the value fits in an int.
5073 if (CVal != CVal64)
5074 return;
5075
5076 switch (Constraint) {
5077 case 'I':
David Goodwinf1daf7d2009-07-08 23:10:31 +00005078 if (Subtarget->isThumb1Only()) {
5079 // This must be a constant between 0 and 255, for ADD
5080 // immediates.
Bob Wilsonbf6396b2009-04-01 17:58:54 +00005081 if (CVal >= 0 && CVal <= 255)
5082 break;
David Goodwinf1daf7d2009-07-08 23:10:31 +00005083 } else if (Subtarget->isThumb2()) {
5084 // A constant that can be used as an immediate value in a
5085 // data-processing instruction.
5086 if (ARM_AM::getT2SOImmVal(CVal) != -1)
5087 break;
Bob Wilsonbf6396b2009-04-01 17:58:54 +00005088 } else {
5089 // A constant that can be used as an immediate value in a
5090 // data-processing instruction.
5091 if (ARM_AM::getSOImmVal(CVal) != -1)
5092 break;
5093 }
5094 return;
5095
5096 case 'J':
David Goodwinf1daf7d2009-07-08 23:10:31 +00005097 if (Subtarget->isThumb()) { // FIXME thumb2
Bob Wilsonbf6396b2009-04-01 17:58:54 +00005098 // This must be a constant between -255 and -1, for negated ADD
5099 // immediates. This can be used in GCC with an "n" modifier that
5100 // prints the negated value, for use with SUB instructions. It is
5101 // not useful otherwise but is implemented for compatibility.
5102 if (CVal >= -255 && CVal <= -1)
5103 break;
5104 } else {
5105 // This must be a constant between -4095 and 4095. It is not clear
5106 // what this constraint is intended for. Implemented for
5107 // compatibility with GCC.
5108 if (CVal >= -4095 && CVal <= 4095)
5109 break;
5110 }
5111 return;
5112
5113 case 'K':
David Goodwinf1daf7d2009-07-08 23:10:31 +00005114 if (Subtarget->isThumb1Only()) {
Bob Wilsonbf6396b2009-04-01 17:58:54 +00005115 // A 32-bit value where only one byte has a nonzero value. Exclude
5116 // zero to match GCC. This constraint is used by GCC internally for
5117 // constants that can be loaded with a move/shift combination.
5118 // It is not useful otherwise but is implemented for compatibility.
5119 if (CVal != 0 && ARM_AM::isThumbImmShiftedVal(CVal))
5120 break;
David Goodwinf1daf7d2009-07-08 23:10:31 +00005121 } else if (Subtarget->isThumb2()) {
5122 // A constant whose bitwise inverse can be used as an immediate
5123 // value in a data-processing instruction. This can be used in GCC
5124 // with a "B" modifier that prints the inverted value, for use with
5125 // BIC and MVN instructions. It is not useful otherwise but is
5126 // implemented for compatibility.
5127 if (ARM_AM::getT2SOImmVal(~CVal) != -1)
5128 break;
Bob Wilsonbf6396b2009-04-01 17:58:54 +00005129 } else {
5130 // A constant whose bitwise inverse can be used as an immediate
5131 // value in a data-processing instruction. This can be used in GCC
5132 // with a "B" modifier that prints the inverted value, for use with
5133 // BIC and MVN instructions. It is not useful otherwise but is
5134 // implemented for compatibility.
5135 if (ARM_AM::getSOImmVal(~CVal) != -1)
5136 break;
5137 }
5138 return;
5139
5140 case 'L':
David Goodwinf1daf7d2009-07-08 23:10:31 +00005141 if (Subtarget->isThumb1Only()) {
Bob Wilsonbf6396b2009-04-01 17:58:54 +00005142 // This must be a constant between -7 and 7,
5143 // for 3-operand ADD/SUB immediate instructions.
5144 if (CVal >= -7 && CVal < 7)
5145 break;
David Goodwinf1daf7d2009-07-08 23:10:31 +00005146 } else if (Subtarget->isThumb2()) {
5147 // A constant whose negation can be used as an immediate value in a
5148 // data-processing instruction. This can be used in GCC with an "n"
5149 // modifier that prints the negated value, for use with SUB
5150 // instructions. It is not useful otherwise but is implemented for
5151 // compatibility.
5152 if (ARM_AM::getT2SOImmVal(-CVal) != -1)
5153 break;
Bob Wilsonbf6396b2009-04-01 17:58:54 +00005154 } else {
5155 // A constant whose negation can be used as an immediate value in a
5156 // data-processing instruction. This can be used in GCC with an "n"
5157 // modifier that prints the negated value, for use with SUB
5158 // instructions. It is not useful otherwise but is implemented for
5159 // compatibility.
5160 if (ARM_AM::getSOImmVal(-CVal) != -1)
5161 break;
5162 }
5163 return;
5164
5165 case 'M':
David Goodwinf1daf7d2009-07-08 23:10:31 +00005166 if (Subtarget->isThumb()) { // FIXME thumb2
Bob Wilsonbf6396b2009-04-01 17:58:54 +00005167 // This must be a multiple of 4 between 0 and 1020, for
5168 // ADD sp + immediate.
5169 if ((CVal >= 0 && CVal <= 1020) && ((CVal & 3) == 0))
5170 break;
5171 } else {
5172 // A power of two or a constant between 0 and 32. This is used in
5173 // GCC for the shift amount on shifted register operands, but it is
5174 // useful in general for any shift amounts.
5175 if ((CVal >= 0 && CVal <= 32) || ((CVal & (CVal - 1)) == 0))
5176 break;
5177 }
5178 return;
5179
5180 case 'N':
David Goodwinf1daf7d2009-07-08 23:10:31 +00005181 if (Subtarget->isThumb()) { // FIXME thumb2
Bob Wilsonbf6396b2009-04-01 17:58:54 +00005182 // This must be a constant between 0 and 31, for shift amounts.
5183 if (CVal >= 0 && CVal <= 31)
5184 break;
5185 }
5186 return;
5187
5188 case 'O':
David Goodwinf1daf7d2009-07-08 23:10:31 +00005189 if (Subtarget->isThumb()) { // FIXME thumb2
Bob Wilsonbf6396b2009-04-01 17:58:54 +00005190 // This must be a multiple of 4 between -508 and 508, for
5191 // ADD/SUB sp = sp + immediate.
5192 if ((CVal >= -508 && CVal <= 508) && ((CVal & 3) == 0))
5193 break;
5194 }
5195 return;
5196 }
5197 Result = DAG.getTargetConstant(CVal, Op.getValueType());
5198 break;
5199 }
5200
5201 if (Result.getNode()) {
5202 Ops.push_back(Result);
5203 return;
5204 }
5205 return TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, hasMemory,
5206 Ops, DAG);
5207}
Anton Korobeynikov48e19352009-09-23 19:04:09 +00005208
5209bool
5210ARMTargetLowering::isOffsetFoldingLegal(const GlobalAddressSDNode *GA) const {
5211 // The ARM target isn't yet aware of offsets.
5212 return false;
5213}
Evan Cheng39382422009-10-28 01:44:26 +00005214
5215int ARM::getVFPf32Imm(const APFloat &FPImm) {
5216 APInt Imm = FPImm.bitcastToAPInt();
5217 uint32_t Sign = Imm.lshr(31).getZExtValue() & 1;
5218 int32_t Exp = (Imm.lshr(23).getSExtValue() & 0xff) - 127; // -126 to 127
5219 int64_t Mantissa = Imm.getZExtValue() & 0x7fffff; // 23 bits
5220
5221 // We can handle 4 bits of mantissa.
5222 // mantissa = (16+UInt(e:f:g:h))/16.
5223 if (Mantissa & 0x7ffff)
5224 return -1;
5225 Mantissa >>= 19;
5226 if ((Mantissa & 0xf) != Mantissa)
5227 return -1;
5228
5229 // We can handle 3 bits of exponent: exp == UInt(NOT(b):c:d)-3
5230 if (Exp < -3 || Exp > 4)
5231 return -1;
5232 Exp = ((Exp+3) & 0x7) ^ 4;
5233
5234 return ((int)Sign << 7) | (Exp << 4) | Mantissa;
5235}
5236
5237int ARM::getVFPf64Imm(const APFloat &FPImm) {
5238 APInt Imm = FPImm.bitcastToAPInt();
5239 uint64_t Sign = Imm.lshr(63).getZExtValue() & 1;
5240 int64_t Exp = (Imm.lshr(52).getSExtValue() & 0x7ff) - 1023; // -1022 to 1023
5241 uint64_t Mantissa = Imm.getZExtValue() & 0xfffffffffffffLL;
5242
5243 // We can handle 4 bits of mantissa.
5244 // mantissa = (16+UInt(e:f:g:h))/16.
5245 if (Mantissa & 0xffffffffffffLL)
5246 return -1;
5247 Mantissa >>= 48;
5248 if ((Mantissa & 0xf) != Mantissa)
5249 return -1;
5250
5251 // We can handle 3 bits of exponent: exp == UInt(NOT(b):c:d)-3
5252 if (Exp < -3 || Exp > 4)
5253 return -1;
5254 Exp = ((Exp+3) & 0x7) ^ 4;
5255
5256 return ((int)Sign << 7) | (Exp << 4) | Mantissa;
5257}
5258
5259/// isFPImmLegal - Returns true if the target can instruction select the
5260/// specified FP immediate natively. If false, the legalizer will
5261/// materialize the FP immediate as a load from a constant pool.
5262bool ARMTargetLowering::isFPImmLegal(const APFloat &Imm, EVT VT) const {
5263 if (!Subtarget->hasVFP3())
5264 return false;
5265 if (VT == MVT::f32)
5266 return ARM::getVFPf32Imm(Imm) != -1;
5267 if (VT == MVT::f64)
5268 return ARM::getVFPf64Imm(Imm) != -1;
5269 return false;
5270}