blob: 91cec9894691363c4afa35163fd1a3dbc18d9858 [file] [log] [blame]
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001//===- X86InstrInfo.cpp - X86 Instruction Information -----------*- C++ -*-===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner081ce942007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file contains the X86 implementation of the TargetInstrInfo class.
11//
12//===----------------------------------------------------------------------===//
13
14#include "X86InstrInfo.h"
15#include "X86.h"
16#include "X86GenInstrInfo.inc"
17#include "X86InstrBuilder.h"
Owen Anderson6690c7f2008-01-04 23:57:37 +000018#include "X86MachineFunctionInfo.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000019#include "X86Subtarget.h"
20#include "X86TargetMachine.h"
Dan Gohmanc24a3f82009-01-05 17:59:02 +000021#include "llvm/DerivedTypes.h"
Owen Anderson15b39322009-07-13 04:09:18 +000022#include "llvm/LLVMContext.h"
Owen Anderson1636de92007-09-07 04:06:50 +000023#include "llvm/ADT/STLExtras.h"
Dan Gohman37eb6c82008-12-03 05:21:24 +000024#include "llvm/CodeGen/MachineConstantPool.h"
Owen Anderson6690c7f2008-01-04 23:57:37 +000025#include "llvm/CodeGen/MachineFrameInfo.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000026#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner1b989192007-12-31 04:13:23 +000027#include "llvm/CodeGen/MachineRegisterInfo.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000028#include "llvm/CodeGen/LiveVariables.h"
David Greene138ae532009-11-12 20:55:29 +000029#include "llvm/CodeGen/PseudoSourceValue.h"
Chris Lattnera4083332010-04-26 23:37:21 +000030#include "llvm/MC/MCInst.h"
Owen Anderson9a184ef2008-01-07 01:35:02 +000031#include "llvm/Support/CommandLine.h"
David Greene5fd1b6e2010-01-05 01:29:29 +000032#include "llvm/Support/Debug.h"
Edwin Török3cb88482009-07-08 18:01:40 +000033#include "llvm/Support/ErrorHandling.h"
34#include "llvm/Support/raw_ostream.h"
Evan Cheng950aac02007-09-25 01:57:46 +000035#include "llvm/Target/TargetOptions.h"
Chris Lattner621c44d2009-08-22 20:48:53 +000036#include "llvm/MC/MCAsmInfo.h"
David Greene138ae532009-11-12 20:55:29 +000037
38#include <limits>
39
Dan Gohmanf17a25c2007-07-18 16:29:46 +000040using namespace llvm;
41
Chris Lattnerd71b0b02009-08-23 03:41:05 +000042static cl::opt<bool>
43NoFusing("disable-spill-fusing",
44 cl::desc("Disable fusing of spill code into instructions"));
45static cl::opt<bool>
46PrintFailedFusing("print-failed-fuse-candidates",
47 cl::desc("Print instructions that the allocator wants to"
48 " fuse, but the X86 backend currently can't"),
49 cl::Hidden);
50static cl::opt<bool>
51ReMatPICStubLoad("remat-pic-stub-load",
52 cl::desc("Re-materialize load from stub in PIC mode"),
53 cl::init(false), cl::Hidden);
Owen Anderson9a184ef2008-01-07 01:35:02 +000054
Dan Gohmanf17a25c2007-07-18 16:29:46 +000055X86InstrInfo::X86InstrInfo(X86TargetMachine &tm)
Chris Lattnerd2fd6db2008-01-01 01:03:04 +000056 : TargetInstrInfoImpl(X86Insts, array_lengthof(X86Insts)),
Dan Gohmanf17a25c2007-07-18 16:29:46 +000057 TM(tm), RI(tm, *this) {
Owen Anderson9a184ef2008-01-07 01:35:02 +000058 SmallVector<unsigned,16> AmbEntries;
59 static const unsigned OpTbl2Addr[][2] = {
60 { X86::ADC32ri, X86::ADC32mi },
61 { X86::ADC32ri8, X86::ADC32mi8 },
62 { X86::ADC32rr, X86::ADC32mr },
63 { X86::ADC64ri32, X86::ADC64mi32 },
64 { X86::ADC64ri8, X86::ADC64mi8 },
65 { X86::ADC64rr, X86::ADC64mr },
66 { X86::ADD16ri, X86::ADD16mi },
67 { X86::ADD16ri8, X86::ADD16mi8 },
68 { X86::ADD16rr, X86::ADD16mr },
69 { X86::ADD32ri, X86::ADD32mi },
70 { X86::ADD32ri8, X86::ADD32mi8 },
71 { X86::ADD32rr, X86::ADD32mr },
72 { X86::ADD64ri32, X86::ADD64mi32 },
73 { X86::ADD64ri8, X86::ADD64mi8 },
74 { X86::ADD64rr, X86::ADD64mr },
75 { X86::ADD8ri, X86::ADD8mi },
76 { X86::ADD8rr, X86::ADD8mr },
77 { X86::AND16ri, X86::AND16mi },
78 { X86::AND16ri8, X86::AND16mi8 },
79 { X86::AND16rr, X86::AND16mr },
80 { X86::AND32ri, X86::AND32mi },
81 { X86::AND32ri8, X86::AND32mi8 },
82 { X86::AND32rr, X86::AND32mr },
83 { X86::AND64ri32, X86::AND64mi32 },
84 { X86::AND64ri8, X86::AND64mi8 },
85 { X86::AND64rr, X86::AND64mr },
86 { X86::AND8ri, X86::AND8mi },
87 { X86::AND8rr, X86::AND8mr },
88 { X86::DEC16r, X86::DEC16m },
89 { X86::DEC32r, X86::DEC32m },
90 { X86::DEC64_16r, X86::DEC64_16m },
91 { X86::DEC64_32r, X86::DEC64_32m },
92 { X86::DEC64r, X86::DEC64m },
93 { X86::DEC8r, X86::DEC8m },
94 { X86::INC16r, X86::INC16m },
95 { X86::INC32r, X86::INC32m },
96 { X86::INC64_16r, X86::INC64_16m },
97 { X86::INC64_32r, X86::INC64_32m },
98 { X86::INC64r, X86::INC64m },
99 { X86::INC8r, X86::INC8m },
100 { X86::NEG16r, X86::NEG16m },
101 { X86::NEG32r, X86::NEG32m },
102 { X86::NEG64r, X86::NEG64m },
103 { X86::NEG8r, X86::NEG8m },
104 { X86::NOT16r, X86::NOT16m },
105 { X86::NOT32r, X86::NOT32m },
106 { X86::NOT64r, X86::NOT64m },
107 { X86::NOT8r, X86::NOT8m },
108 { X86::OR16ri, X86::OR16mi },
109 { X86::OR16ri8, X86::OR16mi8 },
110 { X86::OR16rr, X86::OR16mr },
111 { X86::OR32ri, X86::OR32mi },
112 { X86::OR32ri8, X86::OR32mi8 },
113 { X86::OR32rr, X86::OR32mr },
114 { X86::OR64ri32, X86::OR64mi32 },
115 { X86::OR64ri8, X86::OR64mi8 },
116 { X86::OR64rr, X86::OR64mr },
117 { X86::OR8ri, X86::OR8mi },
118 { X86::OR8rr, X86::OR8mr },
119 { X86::ROL16r1, X86::ROL16m1 },
120 { X86::ROL16rCL, X86::ROL16mCL },
121 { X86::ROL16ri, X86::ROL16mi },
122 { X86::ROL32r1, X86::ROL32m1 },
123 { X86::ROL32rCL, X86::ROL32mCL },
124 { X86::ROL32ri, X86::ROL32mi },
125 { X86::ROL64r1, X86::ROL64m1 },
126 { X86::ROL64rCL, X86::ROL64mCL },
127 { X86::ROL64ri, X86::ROL64mi },
128 { X86::ROL8r1, X86::ROL8m1 },
129 { X86::ROL8rCL, X86::ROL8mCL },
130 { X86::ROL8ri, X86::ROL8mi },
131 { X86::ROR16r1, X86::ROR16m1 },
132 { X86::ROR16rCL, X86::ROR16mCL },
133 { X86::ROR16ri, X86::ROR16mi },
134 { X86::ROR32r1, X86::ROR32m1 },
135 { X86::ROR32rCL, X86::ROR32mCL },
136 { X86::ROR32ri, X86::ROR32mi },
137 { X86::ROR64r1, X86::ROR64m1 },
138 { X86::ROR64rCL, X86::ROR64mCL },
139 { X86::ROR64ri, X86::ROR64mi },
140 { X86::ROR8r1, X86::ROR8m1 },
141 { X86::ROR8rCL, X86::ROR8mCL },
142 { X86::ROR8ri, X86::ROR8mi },
143 { X86::SAR16r1, X86::SAR16m1 },
144 { X86::SAR16rCL, X86::SAR16mCL },
145 { X86::SAR16ri, X86::SAR16mi },
146 { X86::SAR32r1, X86::SAR32m1 },
147 { X86::SAR32rCL, X86::SAR32mCL },
148 { X86::SAR32ri, X86::SAR32mi },
149 { X86::SAR64r1, X86::SAR64m1 },
150 { X86::SAR64rCL, X86::SAR64mCL },
151 { X86::SAR64ri, X86::SAR64mi },
152 { X86::SAR8r1, X86::SAR8m1 },
153 { X86::SAR8rCL, X86::SAR8mCL },
154 { X86::SAR8ri, X86::SAR8mi },
155 { X86::SBB32ri, X86::SBB32mi },
156 { X86::SBB32ri8, X86::SBB32mi8 },
157 { X86::SBB32rr, X86::SBB32mr },
158 { X86::SBB64ri32, X86::SBB64mi32 },
159 { X86::SBB64ri8, X86::SBB64mi8 },
160 { X86::SBB64rr, X86::SBB64mr },
Owen Anderson9a184ef2008-01-07 01:35:02 +0000161 { X86::SHL16rCL, X86::SHL16mCL },
162 { X86::SHL16ri, X86::SHL16mi },
Owen Anderson9a184ef2008-01-07 01:35:02 +0000163 { X86::SHL32rCL, X86::SHL32mCL },
164 { X86::SHL32ri, X86::SHL32mi },
Owen Anderson9a184ef2008-01-07 01:35:02 +0000165 { X86::SHL64rCL, X86::SHL64mCL },
166 { X86::SHL64ri, X86::SHL64mi },
Owen Anderson9a184ef2008-01-07 01:35:02 +0000167 { X86::SHL8rCL, X86::SHL8mCL },
168 { X86::SHL8ri, X86::SHL8mi },
169 { X86::SHLD16rrCL, X86::SHLD16mrCL },
170 { X86::SHLD16rri8, X86::SHLD16mri8 },
171 { X86::SHLD32rrCL, X86::SHLD32mrCL },
172 { X86::SHLD32rri8, X86::SHLD32mri8 },
173 { X86::SHLD64rrCL, X86::SHLD64mrCL },
174 { X86::SHLD64rri8, X86::SHLD64mri8 },
175 { X86::SHR16r1, X86::SHR16m1 },
176 { X86::SHR16rCL, X86::SHR16mCL },
177 { X86::SHR16ri, X86::SHR16mi },
178 { X86::SHR32r1, X86::SHR32m1 },
179 { X86::SHR32rCL, X86::SHR32mCL },
180 { X86::SHR32ri, X86::SHR32mi },
181 { X86::SHR64r1, X86::SHR64m1 },
182 { X86::SHR64rCL, X86::SHR64mCL },
183 { X86::SHR64ri, X86::SHR64mi },
184 { X86::SHR8r1, X86::SHR8m1 },
185 { X86::SHR8rCL, X86::SHR8mCL },
186 { X86::SHR8ri, X86::SHR8mi },
187 { X86::SHRD16rrCL, X86::SHRD16mrCL },
188 { X86::SHRD16rri8, X86::SHRD16mri8 },
189 { X86::SHRD32rrCL, X86::SHRD32mrCL },
190 { X86::SHRD32rri8, X86::SHRD32mri8 },
191 { X86::SHRD64rrCL, X86::SHRD64mrCL },
192 { X86::SHRD64rri8, X86::SHRD64mri8 },
193 { X86::SUB16ri, X86::SUB16mi },
194 { X86::SUB16ri8, X86::SUB16mi8 },
195 { X86::SUB16rr, X86::SUB16mr },
196 { X86::SUB32ri, X86::SUB32mi },
197 { X86::SUB32ri8, X86::SUB32mi8 },
198 { X86::SUB32rr, X86::SUB32mr },
199 { X86::SUB64ri32, X86::SUB64mi32 },
200 { X86::SUB64ri8, X86::SUB64mi8 },
201 { X86::SUB64rr, X86::SUB64mr },
202 { X86::SUB8ri, X86::SUB8mi },
203 { X86::SUB8rr, X86::SUB8mr },
204 { X86::XOR16ri, X86::XOR16mi },
205 { X86::XOR16ri8, X86::XOR16mi8 },
206 { X86::XOR16rr, X86::XOR16mr },
207 { X86::XOR32ri, X86::XOR32mi },
208 { X86::XOR32ri8, X86::XOR32mi8 },
209 { X86::XOR32rr, X86::XOR32mr },
210 { X86::XOR64ri32, X86::XOR64mi32 },
211 { X86::XOR64ri8, X86::XOR64mi8 },
212 { X86::XOR64rr, X86::XOR64mr },
213 { X86::XOR8ri, X86::XOR8mi },
214 { X86::XOR8rr, X86::XOR8mr }
215 };
216
217 for (unsigned i = 0, e = array_lengthof(OpTbl2Addr); i != e; ++i) {
218 unsigned RegOp = OpTbl2Addr[i][0];
219 unsigned MemOp = OpTbl2Addr[i][1];
Dan Gohman55d19662008-07-07 17:46:23 +0000220 if (!RegOp2MemOpTable2Addr.insert(std::make_pair((unsigned*)RegOp,
Evan Chenga5853792009-07-15 06:10:07 +0000221 std::make_pair(MemOp,0))).second)
Owen Anderson9a184ef2008-01-07 01:35:02 +0000222 assert(false && "Duplicated entries?");
Evan Chenga5853792009-07-15 06:10:07 +0000223 // Index 0, folded load and store, no alignment requirement.
224 unsigned AuxInfo = 0 | (1 << 4) | (1 << 5);
Owen Anderson9a184ef2008-01-07 01:35:02 +0000225 if (!MemOp2RegOpTable.insert(std::make_pair((unsigned*)MemOp,
Dan Gohman55d19662008-07-07 17:46:23 +0000226 std::make_pair(RegOp,
227 AuxInfo))).second)
Owen Anderson9a184ef2008-01-07 01:35:02 +0000228 AmbEntries.push_back(MemOp);
229 }
230
231 // If the third value is 1, then it's folding either a load or a store.
Evan Chenga5853792009-07-15 06:10:07 +0000232 static const unsigned OpTbl0[][4] = {
233 { X86::BT16ri8, X86::BT16mi8, 1, 0 },
234 { X86::BT32ri8, X86::BT32mi8, 1, 0 },
235 { X86::BT64ri8, X86::BT64mi8, 1, 0 },
236 { X86::CALL32r, X86::CALL32m, 1, 0 },
237 { X86::CALL64r, X86::CALL64m, 1, 0 },
238 { X86::CMP16ri, X86::CMP16mi, 1, 0 },
239 { X86::CMP16ri8, X86::CMP16mi8, 1, 0 },
240 { X86::CMP16rr, X86::CMP16mr, 1, 0 },
241 { X86::CMP32ri, X86::CMP32mi, 1, 0 },
242 { X86::CMP32ri8, X86::CMP32mi8, 1, 0 },
243 { X86::CMP32rr, X86::CMP32mr, 1, 0 },
244 { X86::CMP64ri32, X86::CMP64mi32, 1, 0 },
245 { X86::CMP64ri8, X86::CMP64mi8, 1, 0 },
246 { X86::CMP64rr, X86::CMP64mr, 1, 0 },
247 { X86::CMP8ri, X86::CMP8mi, 1, 0 },
248 { X86::CMP8rr, X86::CMP8mr, 1, 0 },
249 { X86::DIV16r, X86::DIV16m, 1, 0 },
250 { X86::DIV32r, X86::DIV32m, 1, 0 },
251 { X86::DIV64r, X86::DIV64m, 1, 0 },
252 { X86::DIV8r, X86::DIV8m, 1, 0 },
253 { X86::EXTRACTPSrr, X86::EXTRACTPSmr, 0, 16 },
254 { X86::FsMOVAPDrr, X86::MOVSDmr, 0, 0 },
255 { X86::FsMOVAPSrr, X86::MOVSSmr, 0, 0 },
256 { X86::IDIV16r, X86::IDIV16m, 1, 0 },
257 { X86::IDIV32r, X86::IDIV32m, 1, 0 },
258 { X86::IDIV64r, X86::IDIV64m, 1, 0 },
259 { X86::IDIV8r, X86::IDIV8m, 1, 0 },
260 { X86::IMUL16r, X86::IMUL16m, 1, 0 },
261 { X86::IMUL32r, X86::IMUL32m, 1, 0 },
262 { X86::IMUL64r, X86::IMUL64m, 1, 0 },
263 { X86::IMUL8r, X86::IMUL8m, 1, 0 },
264 { X86::JMP32r, X86::JMP32m, 1, 0 },
265 { X86::JMP64r, X86::JMP64m, 1, 0 },
266 { X86::MOV16ri, X86::MOV16mi, 0, 0 },
267 { X86::MOV16rr, X86::MOV16mr, 0, 0 },
268 { X86::MOV32ri, X86::MOV32mi, 0, 0 },
269 { X86::MOV32rr, X86::MOV32mr, 0, 0 },
Evan Cheng9ac24d12010-03-14 03:48:46 +0000270 { X86::MOV32rr_TC, X86::MOV32mr_TC, 0, 0 },
Evan Chenga5853792009-07-15 06:10:07 +0000271 { X86::MOV64ri32, X86::MOV64mi32, 0, 0 },
272 { X86::MOV64rr, X86::MOV64mr, 0, 0 },
273 { X86::MOV8ri, X86::MOV8mi, 0, 0 },
274 { X86::MOV8rr, X86::MOV8mr, 0, 0 },
275 { X86::MOV8rr_NOREX, X86::MOV8mr_NOREX, 0, 0 },
276 { X86::MOVAPDrr, X86::MOVAPDmr, 0, 16 },
277 { X86::MOVAPSrr, X86::MOVAPSmr, 0, 16 },
278 { X86::MOVDQArr, X86::MOVDQAmr, 0, 16 },
279 { X86::MOVPDI2DIrr, X86::MOVPDI2DImr, 0, 0 },
280 { X86::MOVPQIto64rr,X86::MOVPQI2QImr, 0, 0 },
Evan Chenga5853792009-07-15 06:10:07 +0000281 { X86::MOVSDto64rr, X86::MOVSDto64mr, 0, 0 },
282 { X86::MOVSS2DIrr, X86::MOVSS2DImr, 0, 0 },
Evan Chenga5853792009-07-15 06:10:07 +0000283 { X86::MOVUPDrr, X86::MOVUPDmr, 0, 0 },
284 { X86::MOVUPSrr, X86::MOVUPSmr, 0, 0 },
285 { X86::MUL16r, X86::MUL16m, 1, 0 },
286 { X86::MUL32r, X86::MUL32m, 1, 0 },
287 { X86::MUL64r, X86::MUL64m, 1, 0 },
288 { X86::MUL8r, X86::MUL8m, 1, 0 },
289 { X86::SETAEr, X86::SETAEm, 0, 0 },
290 { X86::SETAr, X86::SETAm, 0, 0 },
291 { X86::SETBEr, X86::SETBEm, 0, 0 },
292 { X86::SETBr, X86::SETBm, 0, 0 },
293 { X86::SETEr, X86::SETEm, 0, 0 },
294 { X86::SETGEr, X86::SETGEm, 0, 0 },
295 { X86::SETGr, X86::SETGm, 0, 0 },
296 { X86::SETLEr, X86::SETLEm, 0, 0 },
297 { X86::SETLr, X86::SETLm, 0, 0 },
298 { X86::SETNEr, X86::SETNEm, 0, 0 },
299 { X86::SETNOr, X86::SETNOm, 0, 0 },
300 { X86::SETNPr, X86::SETNPm, 0, 0 },
301 { X86::SETNSr, X86::SETNSm, 0, 0 },
302 { X86::SETOr, X86::SETOm, 0, 0 },
303 { X86::SETPr, X86::SETPm, 0, 0 },
304 { X86::SETSr, X86::SETSm, 0, 0 },
305 { X86::TAILJMPr, X86::TAILJMPm, 1, 0 },
Evan Cheng9ac24d12010-03-14 03:48:46 +0000306 { X86::TAILJMPr64, X86::TAILJMPm64, 1, 0 },
Evan Chenga5853792009-07-15 06:10:07 +0000307 { X86::TEST16ri, X86::TEST16mi, 1, 0 },
308 { X86::TEST32ri, X86::TEST32mi, 1, 0 },
309 { X86::TEST64ri32, X86::TEST64mi32, 1, 0 },
310 { X86::TEST8ri, X86::TEST8mi, 1, 0 }
Owen Anderson9a184ef2008-01-07 01:35:02 +0000311 };
312
313 for (unsigned i = 0, e = array_lengthof(OpTbl0); i != e; ++i) {
314 unsigned RegOp = OpTbl0[i][0];
315 unsigned MemOp = OpTbl0[i][1];
Evan Chenga5853792009-07-15 06:10:07 +0000316 unsigned Align = OpTbl0[i][3];
Dan Gohman55d19662008-07-07 17:46:23 +0000317 if (!RegOp2MemOpTable0.insert(std::make_pair((unsigned*)RegOp,
Evan Chenga5853792009-07-15 06:10:07 +0000318 std::make_pair(MemOp,Align))).second)
Owen Anderson9a184ef2008-01-07 01:35:02 +0000319 assert(false && "Duplicated entries?");
320 unsigned FoldedLoad = OpTbl0[i][2];
321 // Index 0, folded load or store.
322 unsigned AuxInfo = 0 | (FoldedLoad << 4) | ((FoldedLoad^1) << 5);
323 if (RegOp != X86::FsMOVAPDrr && RegOp != X86::FsMOVAPSrr)
324 if (!MemOp2RegOpTable.insert(std::make_pair((unsigned*)MemOp,
Dan Gohman55d19662008-07-07 17:46:23 +0000325 std::make_pair(RegOp, AuxInfo))).second)
Owen Anderson9a184ef2008-01-07 01:35:02 +0000326 AmbEntries.push_back(MemOp);
327 }
328
Evan Chenga5853792009-07-15 06:10:07 +0000329 static const unsigned OpTbl1[][3] = {
330 { X86::CMP16rr, X86::CMP16rm, 0 },
331 { X86::CMP32rr, X86::CMP32rm, 0 },
332 { X86::CMP64rr, X86::CMP64rm, 0 },
333 { X86::CMP8rr, X86::CMP8rm, 0 },
334 { X86::CVTSD2SSrr, X86::CVTSD2SSrm, 0 },
335 { X86::CVTSI2SD64rr, X86::CVTSI2SD64rm, 0 },
336 { X86::CVTSI2SDrr, X86::CVTSI2SDrm, 0 },
337 { X86::CVTSI2SS64rr, X86::CVTSI2SS64rm, 0 },
338 { X86::CVTSI2SSrr, X86::CVTSI2SSrm, 0 },
339 { X86::CVTSS2SDrr, X86::CVTSS2SDrm, 0 },
340 { X86::CVTTSD2SI64rr, X86::CVTTSD2SI64rm, 0 },
341 { X86::CVTTSD2SIrr, X86::CVTTSD2SIrm, 0 },
342 { X86::CVTTSS2SI64rr, X86::CVTTSS2SI64rm, 0 },
343 { X86::CVTTSS2SIrr, X86::CVTTSS2SIrm, 0 },
344 { X86::FsMOVAPDrr, X86::MOVSDrm, 0 },
345 { X86::FsMOVAPSrr, X86::MOVSSrm, 0 },
346 { X86::IMUL16rri, X86::IMUL16rmi, 0 },
347 { X86::IMUL16rri8, X86::IMUL16rmi8, 0 },
348 { X86::IMUL32rri, X86::IMUL32rmi, 0 },
349 { X86::IMUL32rri8, X86::IMUL32rmi8, 0 },
350 { X86::IMUL64rri32, X86::IMUL64rmi32, 0 },
351 { X86::IMUL64rri8, X86::IMUL64rmi8, 0 },
352 { X86::Int_CMPSDrr, X86::Int_CMPSDrm, 0 },
353 { X86::Int_CMPSSrr, X86::Int_CMPSSrm, 0 },
354 { X86::Int_COMISDrr, X86::Int_COMISDrm, 0 },
355 { X86::Int_COMISSrr, X86::Int_COMISSrm, 0 },
356 { X86::Int_CVTDQ2PDrr, X86::Int_CVTDQ2PDrm, 16 },
357 { X86::Int_CVTDQ2PSrr, X86::Int_CVTDQ2PSrm, 16 },
358 { X86::Int_CVTPD2DQrr, X86::Int_CVTPD2DQrm, 16 },
359 { X86::Int_CVTPD2PSrr, X86::Int_CVTPD2PSrm, 16 },
360 { X86::Int_CVTPS2DQrr, X86::Int_CVTPS2DQrm, 16 },
361 { X86::Int_CVTPS2PDrr, X86::Int_CVTPS2PDrm, 0 },
362 { X86::Int_CVTSD2SI64rr,X86::Int_CVTSD2SI64rm, 0 },
363 { X86::Int_CVTSD2SIrr, X86::Int_CVTSD2SIrm, 0 },
364 { X86::Int_CVTSD2SSrr, X86::Int_CVTSD2SSrm, 0 },
365 { X86::Int_CVTSI2SD64rr,X86::Int_CVTSI2SD64rm, 0 },
366 { X86::Int_CVTSI2SDrr, X86::Int_CVTSI2SDrm, 0 },
367 { X86::Int_CVTSI2SS64rr,X86::Int_CVTSI2SS64rm, 0 },
368 { X86::Int_CVTSI2SSrr, X86::Int_CVTSI2SSrm, 0 },
369 { X86::Int_CVTSS2SDrr, X86::Int_CVTSS2SDrm, 0 },
370 { X86::Int_CVTSS2SI64rr,X86::Int_CVTSS2SI64rm, 0 },
371 { X86::Int_CVTSS2SIrr, X86::Int_CVTSS2SIrm, 0 },
372 { X86::Int_CVTTPD2DQrr, X86::Int_CVTTPD2DQrm, 16 },
373 { X86::Int_CVTTPS2DQrr, X86::Int_CVTTPS2DQrm, 16 },
374 { X86::Int_CVTTSD2SI64rr,X86::Int_CVTTSD2SI64rm, 0 },
375 { X86::Int_CVTTSD2SIrr, X86::Int_CVTTSD2SIrm, 0 },
376 { X86::Int_CVTTSS2SI64rr,X86::Int_CVTTSS2SI64rm, 0 },
377 { X86::Int_CVTTSS2SIrr, X86::Int_CVTTSS2SIrm, 0 },
378 { X86::Int_UCOMISDrr, X86::Int_UCOMISDrm, 0 },
379 { X86::Int_UCOMISSrr, X86::Int_UCOMISSrm, 0 },
380 { X86::MOV16rr, X86::MOV16rm, 0 },
381 { X86::MOV32rr, X86::MOV32rm, 0 },
Evan Cheng9ac24d12010-03-14 03:48:46 +0000382 { X86::MOV32rr_TC, X86::MOV32rm_TC, 0 },
Evan Chenga5853792009-07-15 06:10:07 +0000383 { X86::MOV64rr, X86::MOV64rm, 0 },
384 { X86::MOV64toPQIrr, X86::MOVQI2PQIrm, 0 },
385 { X86::MOV64toSDrr, X86::MOV64toSDrm, 0 },
386 { X86::MOV8rr, X86::MOV8rm, 0 },
387 { X86::MOVAPDrr, X86::MOVAPDrm, 16 },
388 { X86::MOVAPSrr, X86::MOVAPSrm, 16 },
389 { X86::MOVDDUPrr, X86::MOVDDUPrm, 0 },
390 { X86::MOVDI2PDIrr, X86::MOVDI2PDIrm, 0 },
391 { X86::MOVDI2SSrr, X86::MOVDI2SSrm, 0 },
392 { X86::MOVDQArr, X86::MOVDQArm, 16 },
Evan Chenga5853792009-07-15 06:10:07 +0000393 { X86::MOVSHDUPrr, X86::MOVSHDUPrm, 16 },
394 { X86::MOVSLDUPrr, X86::MOVSLDUPrm, 16 },
Evan Chenga5853792009-07-15 06:10:07 +0000395 { X86::MOVSX16rr8, X86::MOVSX16rm8, 0 },
396 { X86::MOVSX32rr16, X86::MOVSX32rm16, 0 },
397 { X86::MOVSX32rr8, X86::MOVSX32rm8, 0 },
398 { X86::MOVSX64rr16, X86::MOVSX64rm16, 0 },
399 { X86::MOVSX64rr32, X86::MOVSX64rm32, 0 },
400 { X86::MOVSX64rr8, X86::MOVSX64rm8, 0 },
401 { X86::MOVUPDrr, X86::MOVUPDrm, 16 },
Evan Cheng8bbd0912010-01-21 00:55:14 +0000402 { X86::MOVUPSrr, X86::MOVUPSrm, 0 },
Evan Chenga5853792009-07-15 06:10:07 +0000403 { X86::MOVZDI2PDIrr, X86::MOVZDI2PDIrm, 0 },
404 { X86::MOVZQI2PQIrr, X86::MOVZQI2PQIrm, 0 },
405 { X86::MOVZPQILo2PQIrr, X86::MOVZPQILo2PQIrm, 16 },
406 { X86::MOVZX16rr8, X86::MOVZX16rm8, 0 },
407 { X86::MOVZX32rr16, X86::MOVZX32rm16, 0 },
408 { X86::MOVZX32_NOREXrr8, X86::MOVZX32_NOREXrm8, 0 },
409 { X86::MOVZX32rr8, X86::MOVZX32rm8, 0 },
410 { X86::MOVZX64rr16, X86::MOVZX64rm16, 0 },
411 { X86::MOVZX64rr32, X86::MOVZX64rm32, 0 },
412 { X86::MOVZX64rr8, X86::MOVZX64rm8, 0 },
413 { X86::PSHUFDri, X86::PSHUFDmi, 16 },
414 { X86::PSHUFHWri, X86::PSHUFHWmi, 16 },
415 { X86::PSHUFLWri, X86::PSHUFLWmi, 16 },
416 { X86::RCPPSr, X86::RCPPSm, 16 },
417 { X86::RCPPSr_Int, X86::RCPPSm_Int, 16 },
418 { X86::RSQRTPSr, X86::RSQRTPSm, 16 },
419 { X86::RSQRTPSr_Int, X86::RSQRTPSm_Int, 16 },
420 { X86::RSQRTSSr, X86::RSQRTSSm, 0 },
421 { X86::RSQRTSSr_Int, X86::RSQRTSSm_Int, 0 },
422 { X86::SQRTPDr, X86::SQRTPDm, 16 },
423 { X86::SQRTPDr_Int, X86::SQRTPDm_Int, 16 },
424 { X86::SQRTPSr, X86::SQRTPSm, 16 },
425 { X86::SQRTPSr_Int, X86::SQRTPSm_Int, 16 },
426 { X86::SQRTSDr, X86::SQRTSDm, 0 },
427 { X86::SQRTSDr_Int, X86::SQRTSDm_Int, 0 },
428 { X86::SQRTSSr, X86::SQRTSSm, 0 },
429 { X86::SQRTSSr_Int, X86::SQRTSSm_Int, 0 },
430 { X86::TEST16rr, X86::TEST16rm, 0 },
431 { X86::TEST32rr, X86::TEST32rm, 0 },
432 { X86::TEST64rr, X86::TEST64rm, 0 },
433 { X86::TEST8rr, X86::TEST8rm, 0 },
Owen Anderson9a184ef2008-01-07 01:35:02 +0000434 // FIXME: TEST*rr EAX,EAX ---> CMP [mem], 0
Evan Chenga5853792009-07-15 06:10:07 +0000435 { X86::UCOMISDrr, X86::UCOMISDrm, 0 },
436 { X86::UCOMISSrr, X86::UCOMISSrm, 0 }
Owen Anderson9a184ef2008-01-07 01:35:02 +0000437 };
438
439 for (unsigned i = 0, e = array_lengthof(OpTbl1); i != e; ++i) {
440 unsigned RegOp = OpTbl1[i][0];
441 unsigned MemOp = OpTbl1[i][1];
Evan Chenga5853792009-07-15 06:10:07 +0000442 unsigned Align = OpTbl1[i][2];
Dan Gohman55d19662008-07-07 17:46:23 +0000443 if (!RegOp2MemOpTable1.insert(std::make_pair((unsigned*)RegOp,
Evan Chenga5853792009-07-15 06:10:07 +0000444 std::make_pair(MemOp,Align))).second)
Owen Anderson9a184ef2008-01-07 01:35:02 +0000445 assert(false && "Duplicated entries?");
Evan Chenga5853792009-07-15 06:10:07 +0000446 // Index 1, folded load
447 unsigned AuxInfo = 1 | (1 << 4);
Owen Anderson9a184ef2008-01-07 01:35:02 +0000448 if (RegOp != X86::FsMOVAPDrr && RegOp != X86::FsMOVAPSrr)
449 if (!MemOp2RegOpTable.insert(std::make_pair((unsigned*)MemOp,
Dan Gohman55d19662008-07-07 17:46:23 +0000450 std::make_pair(RegOp, AuxInfo))).second)
Owen Anderson9a184ef2008-01-07 01:35:02 +0000451 AmbEntries.push_back(MemOp);
452 }
453
Evan Chenga5853792009-07-15 06:10:07 +0000454 static const unsigned OpTbl2[][3] = {
455 { X86::ADC32rr, X86::ADC32rm, 0 },
456 { X86::ADC64rr, X86::ADC64rm, 0 },
457 { X86::ADD16rr, X86::ADD16rm, 0 },
458 { X86::ADD32rr, X86::ADD32rm, 0 },
459 { X86::ADD64rr, X86::ADD64rm, 0 },
460 { X86::ADD8rr, X86::ADD8rm, 0 },
461 { X86::ADDPDrr, X86::ADDPDrm, 16 },
462 { X86::ADDPSrr, X86::ADDPSrm, 16 },
463 { X86::ADDSDrr, X86::ADDSDrm, 0 },
464 { X86::ADDSSrr, X86::ADDSSrm, 0 },
465 { X86::ADDSUBPDrr, X86::ADDSUBPDrm, 16 },
466 { X86::ADDSUBPSrr, X86::ADDSUBPSrm, 16 },
467 { X86::AND16rr, X86::AND16rm, 0 },
468 { X86::AND32rr, X86::AND32rm, 0 },
469 { X86::AND64rr, X86::AND64rm, 0 },
470 { X86::AND8rr, X86::AND8rm, 0 },
471 { X86::ANDNPDrr, X86::ANDNPDrm, 16 },
472 { X86::ANDNPSrr, X86::ANDNPSrm, 16 },
473 { X86::ANDPDrr, X86::ANDPDrm, 16 },
474 { X86::ANDPSrr, X86::ANDPSrm, 16 },
475 { X86::CMOVA16rr, X86::CMOVA16rm, 0 },
476 { X86::CMOVA32rr, X86::CMOVA32rm, 0 },
477 { X86::CMOVA64rr, X86::CMOVA64rm, 0 },
478 { X86::CMOVAE16rr, X86::CMOVAE16rm, 0 },
479 { X86::CMOVAE32rr, X86::CMOVAE32rm, 0 },
480 { X86::CMOVAE64rr, X86::CMOVAE64rm, 0 },
481 { X86::CMOVB16rr, X86::CMOVB16rm, 0 },
482 { X86::CMOVB32rr, X86::CMOVB32rm, 0 },
483 { X86::CMOVB64rr, X86::CMOVB64rm, 0 },
484 { X86::CMOVBE16rr, X86::CMOVBE16rm, 0 },
485 { X86::CMOVBE32rr, X86::CMOVBE32rm, 0 },
486 { X86::CMOVBE64rr, X86::CMOVBE64rm, 0 },
487 { X86::CMOVE16rr, X86::CMOVE16rm, 0 },
488 { X86::CMOVE32rr, X86::CMOVE32rm, 0 },
489 { X86::CMOVE64rr, X86::CMOVE64rm, 0 },
490 { X86::CMOVG16rr, X86::CMOVG16rm, 0 },
491 { X86::CMOVG32rr, X86::CMOVG32rm, 0 },
492 { X86::CMOVG64rr, X86::CMOVG64rm, 0 },
493 { X86::CMOVGE16rr, X86::CMOVGE16rm, 0 },
494 { X86::CMOVGE32rr, X86::CMOVGE32rm, 0 },
495 { X86::CMOVGE64rr, X86::CMOVGE64rm, 0 },
496 { X86::CMOVL16rr, X86::CMOVL16rm, 0 },
497 { X86::CMOVL32rr, X86::CMOVL32rm, 0 },
498 { X86::CMOVL64rr, X86::CMOVL64rm, 0 },
499 { X86::CMOVLE16rr, X86::CMOVLE16rm, 0 },
500 { X86::CMOVLE32rr, X86::CMOVLE32rm, 0 },
501 { X86::CMOVLE64rr, X86::CMOVLE64rm, 0 },
502 { X86::CMOVNE16rr, X86::CMOVNE16rm, 0 },
503 { X86::CMOVNE32rr, X86::CMOVNE32rm, 0 },
504 { X86::CMOVNE64rr, X86::CMOVNE64rm, 0 },
505 { X86::CMOVNO16rr, X86::CMOVNO16rm, 0 },
506 { X86::CMOVNO32rr, X86::CMOVNO32rm, 0 },
507 { X86::CMOVNO64rr, X86::CMOVNO64rm, 0 },
508 { X86::CMOVNP16rr, X86::CMOVNP16rm, 0 },
509 { X86::CMOVNP32rr, X86::CMOVNP32rm, 0 },
510 { X86::CMOVNP64rr, X86::CMOVNP64rm, 0 },
511 { X86::CMOVNS16rr, X86::CMOVNS16rm, 0 },
512 { X86::CMOVNS32rr, X86::CMOVNS32rm, 0 },
513 { X86::CMOVNS64rr, X86::CMOVNS64rm, 0 },
514 { X86::CMOVO16rr, X86::CMOVO16rm, 0 },
515 { X86::CMOVO32rr, X86::CMOVO32rm, 0 },
516 { X86::CMOVO64rr, X86::CMOVO64rm, 0 },
517 { X86::CMOVP16rr, X86::CMOVP16rm, 0 },
518 { X86::CMOVP32rr, X86::CMOVP32rm, 0 },
519 { X86::CMOVP64rr, X86::CMOVP64rm, 0 },
520 { X86::CMOVS16rr, X86::CMOVS16rm, 0 },
521 { X86::CMOVS32rr, X86::CMOVS32rm, 0 },
522 { X86::CMOVS64rr, X86::CMOVS64rm, 0 },
523 { X86::CMPPDrri, X86::CMPPDrmi, 16 },
524 { X86::CMPPSrri, X86::CMPPSrmi, 16 },
525 { X86::CMPSDrr, X86::CMPSDrm, 0 },
526 { X86::CMPSSrr, X86::CMPSSrm, 0 },
527 { X86::DIVPDrr, X86::DIVPDrm, 16 },
528 { X86::DIVPSrr, X86::DIVPSrm, 16 },
529 { X86::DIVSDrr, X86::DIVSDrm, 0 },
530 { X86::DIVSSrr, X86::DIVSSrm, 0 },
531 { X86::FsANDNPDrr, X86::FsANDNPDrm, 16 },
532 { X86::FsANDNPSrr, X86::FsANDNPSrm, 16 },
533 { X86::FsANDPDrr, X86::FsANDPDrm, 16 },
534 { X86::FsANDPSrr, X86::FsANDPSrm, 16 },
535 { X86::FsORPDrr, X86::FsORPDrm, 16 },
536 { X86::FsORPSrr, X86::FsORPSrm, 16 },
537 { X86::FsXORPDrr, X86::FsXORPDrm, 16 },
538 { X86::FsXORPSrr, X86::FsXORPSrm, 16 },
539 { X86::HADDPDrr, X86::HADDPDrm, 16 },
540 { X86::HADDPSrr, X86::HADDPSrm, 16 },
541 { X86::HSUBPDrr, X86::HSUBPDrm, 16 },
542 { X86::HSUBPSrr, X86::HSUBPSrm, 16 },
543 { X86::IMUL16rr, X86::IMUL16rm, 0 },
544 { X86::IMUL32rr, X86::IMUL32rm, 0 },
545 { X86::IMUL64rr, X86::IMUL64rm, 0 },
546 { X86::MAXPDrr, X86::MAXPDrm, 16 },
547 { X86::MAXPDrr_Int, X86::MAXPDrm_Int, 16 },
548 { X86::MAXPSrr, X86::MAXPSrm, 16 },
549 { X86::MAXPSrr_Int, X86::MAXPSrm_Int, 16 },
550 { X86::MAXSDrr, X86::MAXSDrm, 0 },
551 { X86::MAXSDrr_Int, X86::MAXSDrm_Int, 0 },
552 { X86::MAXSSrr, X86::MAXSSrm, 0 },
553 { X86::MAXSSrr_Int, X86::MAXSSrm_Int, 0 },
554 { X86::MINPDrr, X86::MINPDrm, 16 },
555 { X86::MINPDrr_Int, X86::MINPDrm_Int, 16 },
556 { X86::MINPSrr, X86::MINPSrm, 16 },
557 { X86::MINPSrr_Int, X86::MINPSrm_Int, 16 },
558 { X86::MINSDrr, X86::MINSDrm, 0 },
559 { X86::MINSDrr_Int, X86::MINSDrm_Int, 0 },
560 { X86::MINSSrr, X86::MINSSrm, 0 },
561 { X86::MINSSrr_Int, X86::MINSSrm_Int, 0 },
562 { X86::MULPDrr, X86::MULPDrm, 16 },
563 { X86::MULPSrr, X86::MULPSrm, 16 },
564 { X86::MULSDrr, X86::MULSDrm, 0 },
565 { X86::MULSSrr, X86::MULSSrm, 0 },
566 { X86::OR16rr, X86::OR16rm, 0 },
567 { X86::OR32rr, X86::OR32rm, 0 },
568 { X86::OR64rr, X86::OR64rm, 0 },
569 { X86::OR8rr, X86::OR8rm, 0 },
570 { X86::ORPDrr, X86::ORPDrm, 16 },
571 { X86::ORPSrr, X86::ORPSrm, 16 },
572 { X86::PACKSSDWrr, X86::PACKSSDWrm, 16 },
573 { X86::PACKSSWBrr, X86::PACKSSWBrm, 16 },
574 { X86::PACKUSWBrr, X86::PACKUSWBrm, 16 },
575 { X86::PADDBrr, X86::PADDBrm, 16 },
576 { X86::PADDDrr, X86::PADDDrm, 16 },
577 { X86::PADDQrr, X86::PADDQrm, 16 },
578 { X86::PADDSBrr, X86::PADDSBrm, 16 },
579 { X86::PADDSWrr, X86::PADDSWrm, 16 },
580 { X86::PADDWrr, X86::PADDWrm, 16 },
581 { X86::PANDNrr, X86::PANDNrm, 16 },
582 { X86::PANDrr, X86::PANDrm, 16 },
583 { X86::PAVGBrr, X86::PAVGBrm, 16 },
584 { X86::PAVGWrr, X86::PAVGWrm, 16 },
585 { X86::PCMPEQBrr, X86::PCMPEQBrm, 16 },
586 { X86::PCMPEQDrr, X86::PCMPEQDrm, 16 },
587 { X86::PCMPEQWrr, X86::PCMPEQWrm, 16 },
588 { X86::PCMPGTBrr, X86::PCMPGTBrm, 16 },
589 { X86::PCMPGTDrr, X86::PCMPGTDrm, 16 },
590 { X86::PCMPGTWrr, X86::PCMPGTWrm, 16 },
591 { X86::PINSRWrri, X86::PINSRWrmi, 16 },
592 { X86::PMADDWDrr, X86::PMADDWDrm, 16 },
593 { X86::PMAXSWrr, X86::PMAXSWrm, 16 },
594 { X86::PMAXUBrr, X86::PMAXUBrm, 16 },
595 { X86::PMINSWrr, X86::PMINSWrm, 16 },
596 { X86::PMINUBrr, X86::PMINUBrm, 16 },
597 { X86::PMULDQrr, X86::PMULDQrm, 16 },
598 { X86::PMULHUWrr, X86::PMULHUWrm, 16 },
599 { X86::PMULHWrr, X86::PMULHWrm, 16 },
600 { X86::PMULLDrr, X86::PMULLDrm, 16 },
Evan Chenga5853792009-07-15 06:10:07 +0000601 { X86::PMULLWrr, X86::PMULLWrm, 16 },
602 { X86::PMULUDQrr, X86::PMULUDQrm, 16 },
603 { X86::PORrr, X86::PORrm, 16 },
604 { X86::PSADBWrr, X86::PSADBWrm, 16 },
605 { X86::PSLLDrr, X86::PSLLDrm, 16 },
606 { X86::PSLLQrr, X86::PSLLQrm, 16 },
607 { X86::PSLLWrr, X86::PSLLWrm, 16 },
608 { X86::PSRADrr, X86::PSRADrm, 16 },
609 { X86::PSRAWrr, X86::PSRAWrm, 16 },
610 { X86::PSRLDrr, X86::PSRLDrm, 16 },
611 { X86::PSRLQrr, X86::PSRLQrm, 16 },
612 { X86::PSRLWrr, X86::PSRLWrm, 16 },
613 { X86::PSUBBrr, X86::PSUBBrm, 16 },
614 { X86::PSUBDrr, X86::PSUBDrm, 16 },
615 { X86::PSUBSBrr, X86::PSUBSBrm, 16 },
616 { X86::PSUBSWrr, X86::PSUBSWrm, 16 },
617 { X86::PSUBWrr, X86::PSUBWrm, 16 },
618 { X86::PUNPCKHBWrr, X86::PUNPCKHBWrm, 16 },
619 { X86::PUNPCKHDQrr, X86::PUNPCKHDQrm, 16 },
620 { X86::PUNPCKHQDQrr, X86::PUNPCKHQDQrm, 16 },
621 { X86::PUNPCKHWDrr, X86::PUNPCKHWDrm, 16 },
622 { X86::PUNPCKLBWrr, X86::PUNPCKLBWrm, 16 },
623 { X86::PUNPCKLDQrr, X86::PUNPCKLDQrm, 16 },
624 { X86::PUNPCKLQDQrr, X86::PUNPCKLQDQrm, 16 },
625 { X86::PUNPCKLWDrr, X86::PUNPCKLWDrm, 16 },
626 { X86::PXORrr, X86::PXORrm, 16 },
627 { X86::SBB32rr, X86::SBB32rm, 0 },
628 { X86::SBB64rr, X86::SBB64rm, 0 },
629 { X86::SHUFPDrri, X86::SHUFPDrmi, 16 },
630 { X86::SHUFPSrri, X86::SHUFPSrmi, 16 },
631 { X86::SUB16rr, X86::SUB16rm, 0 },
632 { X86::SUB32rr, X86::SUB32rm, 0 },
633 { X86::SUB64rr, X86::SUB64rm, 0 },
634 { X86::SUB8rr, X86::SUB8rm, 0 },
635 { X86::SUBPDrr, X86::SUBPDrm, 16 },
636 { X86::SUBPSrr, X86::SUBPSrm, 16 },
637 { X86::SUBSDrr, X86::SUBSDrm, 0 },
638 { X86::SUBSSrr, X86::SUBSSrm, 0 },
Owen Anderson9a184ef2008-01-07 01:35:02 +0000639 // FIXME: TEST*rr -> swapped operand of TEST*mr.
Evan Chenga5853792009-07-15 06:10:07 +0000640 { X86::UNPCKHPDrr, X86::UNPCKHPDrm, 16 },
641 { X86::UNPCKHPSrr, X86::UNPCKHPSrm, 16 },
642 { X86::UNPCKLPDrr, X86::UNPCKLPDrm, 16 },
643 { X86::UNPCKLPSrr, X86::UNPCKLPSrm, 16 },
644 { X86::XOR16rr, X86::XOR16rm, 0 },
645 { X86::XOR32rr, X86::XOR32rm, 0 },
646 { X86::XOR64rr, X86::XOR64rm, 0 },
647 { X86::XOR8rr, X86::XOR8rm, 0 },
648 { X86::XORPDrr, X86::XORPDrm, 16 },
649 { X86::XORPSrr, X86::XORPSrm, 16 }
Owen Anderson9a184ef2008-01-07 01:35:02 +0000650 };
651
652 for (unsigned i = 0, e = array_lengthof(OpTbl2); i != e; ++i) {
653 unsigned RegOp = OpTbl2[i][0];
654 unsigned MemOp = OpTbl2[i][1];
Evan Chenga5853792009-07-15 06:10:07 +0000655 unsigned Align = OpTbl2[i][2];
Dan Gohman55d19662008-07-07 17:46:23 +0000656 if (!RegOp2MemOpTable2.insert(std::make_pair((unsigned*)RegOp,
Evan Chenga5853792009-07-15 06:10:07 +0000657 std::make_pair(MemOp,Align))).second)
Owen Anderson9a184ef2008-01-07 01:35:02 +0000658 assert(false && "Duplicated entries?");
Evan Chenga5853792009-07-15 06:10:07 +0000659 // Index 2, folded load
660 unsigned AuxInfo = 2 | (1 << 4);
Owen Anderson9a184ef2008-01-07 01:35:02 +0000661 if (!MemOp2RegOpTable.insert(std::make_pair((unsigned*)MemOp,
Dan Gohman55d19662008-07-07 17:46:23 +0000662 std::make_pair(RegOp, AuxInfo))).second)
Owen Anderson9a184ef2008-01-07 01:35:02 +0000663 AmbEntries.push_back(MemOp);
664 }
665
666 // Remove ambiguous entries.
667 assert(AmbEntries.empty() && "Duplicated entries in unfolding maps?");
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000668}
669
670bool X86InstrInfo::isMoveInstr(const MachineInstr& MI,
Evan Chengf97496a2009-01-20 19:12:24 +0000671 unsigned &SrcReg, unsigned &DstReg,
672 unsigned &SrcSubIdx, unsigned &DstSubIdx) const {
Chris Lattnerff195282008-03-11 19:28:17 +0000673 switch (MI.getOpcode()) {
674 default:
675 return false;
676 case X86::MOV8rr:
Bill Wendling2d1c8222009-04-17 22:40:38 +0000677 case X86::MOV8rr_NOREX:
Chris Lattnerff195282008-03-11 19:28:17 +0000678 case X86::MOV16rr:
679 case X86::MOV32rr:
680 case X86::MOV64rr:
Evan Cheng9ac24d12010-03-14 03:48:46 +0000681 case X86::MOV32rr_TC:
682 case X86::MOV64rr_TC:
Chris Lattnerc81df282008-03-11 19:30:09 +0000683
684 // FP Stack register class copies
685 case X86::MOV_Fp3232: case X86::MOV_Fp6464: case X86::MOV_Fp8080:
686 case X86::MOV_Fp3264: case X86::MOV_Fp3280:
687 case X86::MOV_Fp6432: case X86::MOV_Fp8032:
Dan Gohman66e432b2010-02-28 00:17:42 +0000688
689 // Note that MOVSSrr and MOVSDrr are not considered copies. FR32 and FR64
690 // copies are done with FsMOVAPSrr and FsMOVAPDrr.
691
Chris Lattnerff195282008-03-11 19:28:17 +0000692 case X86::FsMOVAPSrr:
693 case X86::FsMOVAPDrr:
694 case X86::MOVAPSrr:
695 case X86::MOVAPDrr:
Dan Gohmana645d1a2009-01-09 02:40:34 +0000696 case X86::MOVDQArr:
Chris Lattnerff195282008-03-11 19:28:17 +0000697 case X86::MMX_MOVQ64rr:
698 assert(MI.getNumOperands() >= 2 &&
Dan Gohmanb9f4fa72008-10-03 15:45:36 +0000699 MI.getOperand(0).isReg() &&
700 MI.getOperand(1).isReg() &&
Chris Lattnerff195282008-03-11 19:28:17 +0000701 "invalid register-register move instruction");
Evan Chengf97496a2009-01-20 19:12:24 +0000702 SrcReg = MI.getOperand(1).getReg();
703 DstReg = MI.getOperand(0).getReg();
704 SrcSubIdx = MI.getOperand(1).getSubReg();
705 DstSubIdx = MI.getOperand(0).getSubReg();
Chris Lattnerff195282008-03-11 19:28:17 +0000706 return true;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000707 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000708}
709
Evan Cheng756aef32010-01-12 00:09:37 +0000710bool
Evan Chengeb485c92010-01-13 00:30:23 +0000711X86InstrInfo::isCoalescableExtInstr(const MachineInstr &MI,
712 unsigned &SrcReg, unsigned &DstReg,
713 unsigned &SubIdx) const {
Evan Cheng756aef32010-01-12 00:09:37 +0000714 switch (MI.getOpcode()) {
715 default: break;
716 case X86::MOVSX16rr8:
717 case X86::MOVZX16rr8:
718 case X86::MOVSX32rr8:
719 case X86::MOVZX32rr8:
720 case X86::MOVSX64rr8:
721 case X86::MOVZX64rr8:
Evan Cheng64b06562010-01-13 08:01:32 +0000722 if (!TM.getSubtarget<X86Subtarget>().is64Bit())
723 // It's not always legal to reference the low 8-bit of the larger
724 // register in 32-bit mode.
725 return false;
Evan Cheng756aef32010-01-12 00:09:37 +0000726 case X86::MOVSX32rr16:
727 case X86::MOVZX32rr16:
728 case X86::MOVSX64rr16:
729 case X86::MOVZX64rr16:
730 case X86::MOVSX64rr32:
731 case X86::MOVZX64rr32: {
732 if (MI.getOperand(0).getSubReg() || MI.getOperand(1).getSubReg())
733 // Be conservative.
734 return false;
Evan Cheng756aef32010-01-12 00:09:37 +0000735 SrcReg = MI.getOperand(1).getReg();
736 DstReg = MI.getOperand(0).getReg();
Evan Cheng756aef32010-01-12 00:09:37 +0000737 switch (MI.getOpcode()) {
738 default:
739 llvm_unreachable(0);
740 break;
741 case X86::MOVSX16rr8:
742 case X86::MOVZX16rr8:
743 case X86::MOVSX32rr8:
744 case X86::MOVZX32rr8:
745 case X86::MOVSX64rr8:
746 case X86::MOVZX64rr8:
Jakob Stoklund Olesenbe0da7c2010-05-25 17:04:16 +0000747 SubIdx = X86::sub_8bit;
Evan Cheng756aef32010-01-12 00:09:37 +0000748 break;
749 case X86::MOVSX32rr16:
750 case X86::MOVZX32rr16:
751 case X86::MOVSX64rr16:
752 case X86::MOVZX64rr16:
Jakob Stoklund Olesenbe0da7c2010-05-25 17:04:16 +0000753 SubIdx = X86::sub_16bit;
Evan Cheng756aef32010-01-12 00:09:37 +0000754 break;
755 case X86::MOVSX64rr32:
756 case X86::MOVZX64rr32:
Jakob Stoklund Olesenbe0da7c2010-05-25 17:04:16 +0000757 SubIdx = X86::sub_32bit;
Evan Cheng756aef32010-01-12 00:09:37 +0000758 break;
759 }
Evan Chengeb485c92010-01-13 00:30:23 +0000760 return true;
Evan Cheng756aef32010-01-12 00:09:37 +0000761 }
762 }
Evan Chengeb485c92010-01-13 00:30:23 +0000763 return false;
Evan Cheng756aef32010-01-12 00:09:37 +0000764}
765
David Greene138ae532009-11-12 20:55:29 +0000766/// isFrameOperand - Return true and the FrameIndex if the specified
767/// operand and follow operands form a reference to the stack frame.
768bool X86InstrInfo::isFrameOperand(const MachineInstr *MI, unsigned int Op,
769 int &FrameIndex) const {
770 if (MI->getOperand(Op).isFI() && MI->getOperand(Op+1).isImm() &&
771 MI->getOperand(Op+2).isReg() && MI->getOperand(Op+3).isImm() &&
772 MI->getOperand(Op+1).getImm() == 1 &&
773 MI->getOperand(Op+2).getReg() == 0 &&
774 MI->getOperand(Op+3).getImm() == 0) {
775 FrameIndex = MI->getOperand(Op).getIndex();
776 return true;
777 }
778 return false;
779}
780
David Greene98c70f72009-11-13 00:29:53 +0000781static bool isFrameLoadOpcode(int Opcode) {
782 switch (Opcode) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000783 default: break;
784 case X86::MOV8rm:
785 case X86::MOV16rm:
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000786 case X86::MOV32rm:
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000787 case X86::MOV64rm:
788 case X86::LD_Fp64m:
789 case X86::MOVSSrm:
790 case X86::MOVSDrm:
791 case X86::MOVAPSrm:
792 case X86::MOVAPDrm:
Dan Gohmana645d1a2009-01-09 02:40:34 +0000793 case X86::MOVDQArm:
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000794 case X86::MMX_MOVD64rm:
795 case X86::MMX_MOVQ64rm:
David Greene98c70f72009-11-13 00:29:53 +0000796 return true;
797 break;
798 }
799 return false;
800}
801
802static bool isFrameStoreOpcode(int Opcode) {
803 switch (Opcode) {
804 default: break;
805 case X86::MOV8mr:
806 case X86::MOV16mr:
807 case X86::MOV32mr:
808 case X86::MOV64mr:
809 case X86::ST_FpP64m:
810 case X86::MOVSSmr:
811 case X86::MOVSDmr:
812 case X86::MOVAPSmr:
813 case X86::MOVAPDmr:
814 case X86::MOVDQAmr:
815 case X86::MMX_MOVD64mr:
816 case X86::MMX_MOVQ64mr:
817 case X86::MMX_MOVNTQmr:
818 return true;
819 }
820 return false;
821}
822
823unsigned X86InstrInfo::isLoadFromStackSlot(const MachineInstr *MI,
824 int &FrameIndex) const {
825 if (isFrameLoadOpcode(MI->getOpcode()))
826 if (isFrameOperand(MI, 1, FrameIndex))
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000827 return MI->getOperand(0).getReg();
David Greene98c70f72009-11-13 00:29:53 +0000828 return 0;
829}
830
831unsigned X86InstrInfo::isLoadFromStackSlotPostFE(const MachineInstr *MI,
832 int &FrameIndex) const {
833 if (isFrameLoadOpcode(MI->getOpcode())) {
834 unsigned Reg;
835 if ((Reg = isLoadFromStackSlot(MI, FrameIndex)))
836 return Reg;
David Greene138ae532009-11-12 20:55:29 +0000837 // Check for post-frame index elimination operations
David Greene647636f2009-12-04 22:38:46 +0000838 const MachineMemOperand *Dummy;
839 return hasLoadFromStackSlot(MI, Dummy, FrameIndex);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000840 }
841 return 0;
842}
843
David Greene138ae532009-11-12 20:55:29 +0000844bool X86InstrInfo::hasLoadFromStackSlot(const MachineInstr *MI,
David Greene647636f2009-12-04 22:38:46 +0000845 const MachineMemOperand *&MMO,
David Greene138ae532009-11-12 20:55:29 +0000846 int &FrameIndex) const {
847 for (MachineInstr::mmo_iterator o = MI->memoperands_begin(),
848 oe = MI->memoperands_end();
849 o != oe;
850 ++o) {
851 if ((*o)->isLoad() && (*o)->getValue())
852 if (const FixedStackPseudoSourceValue *Value =
853 dyn_cast<const FixedStackPseudoSourceValue>((*o)->getValue())) {
854 FrameIndex = Value->getFrameIndex();
David Greene647636f2009-12-04 22:38:46 +0000855 MMO = *o;
David Greene138ae532009-11-12 20:55:29 +0000856 return true;
857 }
858 }
859 return false;
860}
861
Dan Gohman90feee22008-11-18 19:49:32 +0000862unsigned X86InstrInfo::isStoreToStackSlot(const MachineInstr *MI,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000863 int &FrameIndex) const {
David Greene98c70f72009-11-13 00:29:53 +0000864 if (isFrameStoreOpcode(MI->getOpcode()))
865 if (isFrameOperand(MI, 0, FrameIndex))
Rafael Espindola7f69c042009-03-28 17:03:24 +0000866 return MI->getOperand(X86AddrNumOperands).getReg();
David Greene98c70f72009-11-13 00:29:53 +0000867 return 0;
868}
869
870unsigned X86InstrInfo::isStoreToStackSlotPostFE(const MachineInstr *MI,
871 int &FrameIndex) const {
872 if (isFrameStoreOpcode(MI->getOpcode())) {
873 unsigned Reg;
874 if ((Reg = isStoreToStackSlot(MI, FrameIndex)))
875 return Reg;
David Greene138ae532009-11-12 20:55:29 +0000876 // Check for post-frame index elimination operations
David Greene647636f2009-12-04 22:38:46 +0000877 const MachineMemOperand *Dummy;
878 return hasStoreToStackSlot(MI, Dummy, FrameIndex);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000879 }
880 return 0;
881}
882
David Greene138ae532009-11-12 20:55:29 +0000883bool X86InstrInfo::hasStoreToStackSlot(const MachineInstr *MI,
David Greene647636f2009-12-04 22:38:46 +0000884 const MachineMemOperand *&MMO,
David Greene138ae532009-11-12 20:55:29 +0000885 int &FrameIndex) const {
886 for (MachineInstr::mmo_iterator o = MI->memoperands_begin(),
887 oe = MI->memoperands_end();
888 o != oe;
889 ++o) {
890 if ((*o)->isStore() && (*o)->getValue())
891 if (const FixedStackPseudoSourceValue *Value =
892 dyn_cast<const FixedStackPseudoSourceValue>((*o)->getValue())) {
893 FrameIndex = Value->getFrameIndex();
David Greene647636f2009-12-04 22:38:46 +0000894 MMO = *o;
David Greene138ae532009-11-12 20:55:29 +0000895 return true;
896 }
897 }
898 return false;
899}
900
Evan Chengb819a512008-03-27 01:45:11 +0000901/// regIsPICBase - Return true if register is PIC base (i.e.g defined by
902/// X86::MOVPC32r.
Dan Gohman221a4372008-07-07 23:14:23 +0000903static bool regIsPICBase(unsigned BaseReg, const MachineRegisterInfo &MRI) {
Evan Chengb819a512008-03-27 01:45:11 +0000904 bool isPICBase = false;
905 for (MachineRegisterInfo::def_iterator I = MRI.def_begin(BaseReg),
906 E = MRI.def_end(); I != E; ++I) {
907 MachineInstr *DefMI = I.getOperand().getParent();
908 if (DefMI->getOpcode() != X86::MOVPC32r)
909 return false;
910 assert(!isPICBase && "More than one PIC base?");
911 isPICBase = true;
912 }
913 return isPICBase;
914}
Evan Chenge9caab52008-03-31 07:54:19 +0000915
Bill Wendlingb1cc1302008-05-12 20:54:26 +0000916bool
Dan Gohman1ef18852009-10-10 00:34:18 +0000917X86InstrInfo::isReallyTriviallyReMaterializable(const MachineInstr *MI,
918 AliasAnalysis *AA) const {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000919 switch (MI->getOpcode()) {
920 default: break;
Evan Cheng1ea8e6b2008-03-27 01:41:09 +0000921 case X86::MOV8rm:
922 case X86::MOV16rm:
Evan Cheng1ea8e6b2008-03-27 01:41:09 +0000923 case X86::MOV32rm:
Evan Cheng1ea8e6b2008-03-27 01:41:09 +0000924 case X86::MOV64rm:
925 case X86::LD_Fp64m:
926 case X86::MOVSSrm:
927 case X86::MOVSDrm:
928 case X86::MOVAPSrm:
Evan Cheng9d7cd4e2009-11-16 21:56:03 +0000929 case X86::MOVUPSrm:
Evan Cheng8e664712009-11-17 09:51:18 +0000930 case X86::MOVUPSrm_Int:
Evan Cheng1ea8e6b2008-03-27 01:41:09 +0000931 case X86::MOVAPDrm:
Dan Gohmana645d1a2009-01-09 02:40:34 +0000932 case X86::MOVDQArm:
Evan Cheng1ea8e6b2008-03-27 01:41:09 +0000933 case X86::MMX_MOVD64rm:
Evan Cheng8e664712009-11-17 09:51:18 +0000934 case X86::MMX_MOVQ64rm:
935 case X86::FsMOVAPSrm:
936 case X86::FsMOVAPDrm: {
Evan Cheng1ea8e6b2008-03-27 01:41:09 +0000937 // Loads from constant pools are trivially rematerializable.
Dan Gohmanb9f4fa72008-10-03 15:45:36 +0000938 if (MI->getOperand(1).isReg() &&
939 MI->getOperand(2).isImm() &&
940 MI->getOperand(3).isReg() && MI->getOperand(3).getReg() == 0 &&
Dan Gohman1ef18852009-10-10 00:34:18 +0000941 MI->isInvariantLoad(AA)) {
Evan Cheng1ea8e6b2008-03-27 01:41:09 +0000942 unsigned BaseReg = MI->getOperand(1).getReg();
Chris Lattnerdc6fc472009-06-27 04:16:01 +0000943 if (BaseReg == 0 || BaseReg == X86::RIP)
Evan Cheng1ea8e6b2008-03-27 01:41:09 +0000944 return true;
945 // Allow re-materialization of PIC load.
Dan Gohmanb9f4fa72008-10-03 15:45:36 +0000946 if (!ReMatPICStubLoad && MI->getOperand(4).isGlobal())
Evan Chengc87df652008-04-01 23:26:12 +0000947 return false;
Dan Gohman221a4372008-07-07 23:14:23 +0000948 const MachineFunction &MF = *MI->getParent()->getParent();
949 const MachineRegisterInfo &MRI = MF.getRegInfo();
Evan Cheng1ea8e6b2008-03-27 01:41:09 +0000950 bool isPICBase = false;
951 for (MachineRegisterInfo::def_iterator I = MRI.def_begin(BaseReg),
952 E = MRI.def_end(); I != E; ++I) {
953 MachineInstr *DefMI = I.getOperand().getParent();
954 if (DefMI->getOpcode() != X86::MOVPC32r)
955 return false;
956 assert(!isPICBase && "More than one PIC base?");
957 isPICBase = true;
958 }
959 return isPICBase;
960 }
961 return false;
Evan Cheng60490e62008-02-22 09:25:47 +0000962 }
Evan Cheng1ea8e6b2008-03-27 01:41:09 +0000963
964 case X86::LEA32r:
965 case X86::LEA64r: {
Dan Gohmanb9f4fa72008-10-03 15:45:36 +0000966 if (MI->getOperand(2).isImm() &&
967 MI->getOperand(3).isReg() && MI->getOperand(3).getReg() == 0 &&
968 !MI->getOperand(4).isReg()) {
Evan Cheng1ea8e6b2008-03-27 01:41:09 +0000969 // lea fi#, lea GV, etc. are all rematerializable.
Dan Gohmanb9f4fa72008-10-03 15:45:36 +0000970 if (!MI->getOperand(1).isReg())
Dan Gohmanbee19a42008-09-26 21:30:20 +0000971 return true;
Evan Cheng1ea8e6b2008-03-27 01:41:09 +0000972 unsigned BaseReg = MI->getOperand(1).getReg();
973 if (BaseReg == 0)
974 return true;
975 // Allow re-materialization of lea PICBase + x.
Dan Gohman221a4372008-07-07 23:14:23 +0000976 const MachineFunction &MF = *MI->getParent()->getParent();
977 const MachineRegisterInfo &MRI = MF.getRegInfo();
Evan Chengb819a512008-03-27 01:45:11 +0000978 return regIsPICBase(BaseReg, MRI);
Evan Cheng1ea8e6b2008-03-27 01:41:09 +0000979 }
980 return false;
981 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000982 }
Evan Cheng1ea8e6b2008-03-27 01:41:09 +0000983
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000984 // All other instructions marked M_REMATERIALIZABLE are always trivially
985 // rematerializable.
986 return true;
987}
988
Evan Chengc564ded2008-06-24 07:10:51 +0000989/// isSafeToClobberEFLAGS - Return true if it's safe insert an instruction that
990/// would clobber the EFLAGS condition register. Note the result may be
991/// conservative. If it cannot definitely determine the safety after visiting
Dan Gohmanf20cb162009-10-14 00:08:59 +0000992/// a few instructions in each direction it assumes it's not safe.
Evan Chengc564ded2008-06-24 07:10:51 +0000993static bool isSafeToClobberEFLAGS(MachineBasicBlock &MBB,
994 MachineBasicBlock::iterator I) {
Evan Cheng9464b212010-03-23 20:35:45 +0000995 MachineBasicBlock::iterator E = MBB.end();
996
Dan Gohman3588f9d2008-10-21 03:24:31 +0000997 // It's always safe to clobber EFLAGS at the end of a block.
Evan Cheng9464b212010-03-23 20:35:45 +0000998 if (I == E)
Dan Gohman3588f9d2008-10-21 03:24:31 +0000999 return true;
1000
Evan Chengc564ded2008-06-24 07:10:51 +00001001 // For compile time consideration, if we are not able to determine the
Dan Gohmanf20cb162009-10-14 00:08:59 +00001002 // safety after visiting 4 instructions in each direction, we will assume
1003 // it's not safe.
1004 MachineBasicBlock::iterator Iter = I;
1005 for (unsigned i = 0; i < 4; ++i) {
Evan Chengc564ded2008-06-24 07:10:51 +00001006 bool SeenDef = false;
Dan Gohmanf20cb162009-10-14 00:08:59 +00001007 for (unsigned j = 0, e = Iter->getNumOperands(); j != e; ++j) {
1008 MachineOperand &MO = Iter->getOperand(j);
Dan Gohmanb9f4fa72008-10-03 15:45:36 +00001009 if (!MO.isReg())
Evan Chengc564ded2008-06-24 07:10:51 +00001010 continue;
1011 if (MO.getReg() == X86::EFLAGS) {
1012 if (MO.isUse())
1013 return false;
1014 SeenDef = true;
1015 }
1016 }
1017
1018 if (SeenDef)
1019 // This instruction defines EFLAGS, no need to look any further.
1020 return true;
Dan Gohmanf20cb162009-10-14 00:08:59 +00001021 ++Iter;
Evan Cheng9464b212010-03-23 20:35:45 +00001022 // Skip over DBG_VALUE.
1023 while (Iter != E && Iter->isDebugValue())
1024 ++Iter;
Dan Gohman3588f9d2008-10-21 03:24:31 +00001025
1026 // If we make it to the end of the block, it's safe to clobber EFLAGS.
Evan Cheng9464b212010-03-23 20:35:45 +00001027 if (Iter == E)
Dan Gohmanf20cb162009-10-14 00:08:59 +00001028 return true;
1029 }
1030
Evan Cheng9464b212010-03-23 20:35:45 +00001031 MachineBasicBlock::iterator B = MBB.begin();
Dan Gohmanf20cb162009-10-14 00:08:59 +00001032 Iter = I;
1033 for (unsigned i = 0; i < 4; ++i) {
1034 // If we make it to the beginning of the block, it's safe to clobber
1035 // EFLAGS iff EFLAGS is not live-in.
Evan Cheng9464b212010-03-23 20:35:45 +00001036 if (Iter == B)
Dan Gohmanf20cb162009-10-14 00:08:59 +00001037 return !MBB.isLiveIn(X86::EFLAGS);
1038
1039 --Iter;
Evan Cheng9464b212010-03-23 20:35:45 +00001040 // Skip over DBG_VALUE.
1041 while (Iter != B && Iter->isDebugValue())
1042 --Iter;
1043
Dan Gohmanf20cb162009-10-14 00:08:59 +00001044 bool SawKill = false;
1045 for (unsigned j = 0, e = Iter->getNumOperands(); j != e; ++j) {
1046 MachineOperand &MO = Iter->getOperand(j);
1047 if (MO.isReg() && MO.getReg() == X86::EFLAGS) {
1048 if (MO.isDef()) return MO.isDead();
1049 if (MO.isKill()) SawKill = true;
1050 }
1051 }
1052
1053 if (SawKill)
1054 // This instruction kills EFLAGS and doesn't redefine it, so
1055 // there's no need to look further.
Dan Gohman3588f9d2008-10-21 03:24:31 +00001056 return true;
Evan Chengc564ded2008-06-24 07:10:51 +00001057 }
1058
1059 // Conservative answer.
1060 return false;
1061}
1062
Evan Cheng7d73efc2008-03-31 20:40:39 +00001063void X86InstrInfo::reMaterialize(MachineBasicBlock &MBB,
1064 MachineBasicBlock::iterator I,
Evan Cheng463a3e42009-07-16 09:20:10 +00001065 unsigned DestReg, unsigned SubIdx,
Evan Chenga88d1ac2009-11-14 02:55:43 +00001066 const MachineInstr *Orig,
Jakob Stoklund Olesend2776e02010-06-02 22:47:25 +00001067 const TargetRegisterInfo &TRI) const {
Dan Gohman6bf788c2010-05-07 01:28:10 +00001068 DebugLoc DL = Orig->getDebugLoc();
Bill Wendling13ee2e42009-02-11 21:51:19 +00001069
Evan Cheng7d73efc2008-03-31 20:40:39 +00001070 // MOV32r0 etc. are implemented with xor which clobbers condition code.
1071 // Re-materialize them as movri instructions to avoid side effects.
Evan Cheng463a3e42009-07-16 09:20:10 +00001072 bool Clone = true;
1073 unsigned Opc = Orig->getOpcode();
1074 switch (Opc) {
Evan Chengc564ded2008-06-24 07:10:51 +00001075 default: break;
Evan Cheng7d73efc2008-03-31 20:40:39 +00001076 case X86::MOV8r0:
Dan Gohmanb9e1c8d2010-01-12 04:42:54 +00001077 case X86::MOV16r0:
1078 case X86::MOV32r0:
1079 case X86::MOV64r0: {
Evan Chengc564ded2008-06-24 07:10:51 +00001080 if (!isSafeToClobberEFLAGS(MBB, I)) {
Evan Cheng463a3e42009-07-16 09:20:10 +00001081 switch (Opc) {
Evan Chengc564ded2008-06-24 07:10:51 +00001082 default: break;
1083 case X86::MOV8r0: Opc = X86::MOV8ri; break;
Dan Gohmanb9e1c8d2010-01-12 04:42:54 +00001084 case X86::MOV16r0: Opc = X86::MOV16ri; break;
Evan Chengc564ded2008-06-24 07:10:51 +00001085 case X86::MOV32r0: Opc = X86::MOV32ri; break;
Dan Gohmanfb5c85f2010-02-26 16:49:27 +00001086 case X86::MOV64r0: Opc = X86::MOV64ri64i32; break;
Evan Chengc564ded2008-06-24 07:10:51 +00001087 }
Evan Cheng463a3e42009-07-16 09:20:10 +00001088 Clone = false;
Evan Chengc564ded2008-06-24 07:10:51 +00001089 }
Evan Cheng7d73efc2008-03-31 20:40:39 +00001090 break;
Evan Chengc564ded2008-06-24 07:10:51 +00001091 }
1092 }
1093
Evan Cheng463a3e42009-07-16 09:20:10 +00001094 if (Clone) {
Dan Gohman221a4372008-07-07 23:14:23 +00001095 MachineInstr *MI = MBB.getParent()->CloneMachineInstr(Orig);
Evan Cheng7d73efc2008-03-31 20:40:39 +00001096 MBB.insert(I, MI);
Evan Cheng463a3e42009-07-16 09:20:10 +00001097 } else {
Jakob Stoklund Olesend2776e02010-06-02 22:47:25 +00001098 BuildMI(MBB, I, DL, get(Opc)).addOperand(Orig->getOperand(0)).addImm(0);
Evan Cheng7d73efc2008-03-31 20:40:39 +00001099 }
Evan Cheng1c32d2d2008-04-16 23:44:44 +00001100
Evan Cheng463a3e42009-07-16 09:20:10 +00001101 MachineInstr *NewMI = prior(I);
Jakob Stoklund Olesend2776e02010-06-02 22:47:25 +00001102 NewMI->substituteRegister(Orig->getOperand(0).getReg(), DestReg, SubIdx, TRI);
Evan Cheng7d73efc2008-03-31 20:40:39 +00001103}
1104
Evan Chengfa1a4952007-10-05 08:04:01 +00001105/// hasLiveCondCodeDef - True if MI has a condition code def, e.g. EFLAGS, that
1106/// is not marked dead.
1107static bool hasLiveCondCodeDef(MachineInstr *MI) {
Evan Chengfa1a4952007-10-05 08:04:01 +00001108 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
1109 MachineOperand &MO = MI->getOperand(i);
Dan Gohmanb9f4fa72008-10-03 15:45:36 +00001110 if (MO.isReg() && MO.isDef() &&
Evan Chengfa1a4952007-10-05 08:04:01 +00001111 MO.getReg() == X86::EFLAGS && !MO.isDead()) {
1112 return true;
1113 }
1114 }
1115 return false;
1116}
1117
Evan Cheng85979012009-12-12 20:03:14 +00001118/// convertToThreeAddressWithLEA - Helper for convertToThreeAddress when
Evan Chengf031da82009-12-11 06:01:48 +00001119/// 16-bit LEA is disabled, use 32-bit LEA to form 3-address code by promoting
1120/// to a 32-bit superregister and then truncating back down to a 16-bit
1121/// subregister.
1122MachineInstr *
1123X86InstrInfo::convertToThreeAddressWithLEA(unsigned MIOpc,
1124 MachineFunction::iterator &MFI,
1125 MachineBasicBlock::iterator &MBBI,
1126 LiveVariables *LV) const {
1127 MachineInstr *MI = MBBI;
1128 unsigned Dest = MI->getOperand(0).getReg();
1129 unsigned Src = MI->getOperand(1).getReg();
1130 bool isDead = MI->getOperand(0).isDead();
1131 bool isKill = MI->getOperand(1).isKill();
1132
1133 unsigned Opc = TM.getSubtarget<X86Subtarget>().is64Bit()
1134 ? X86::LEA64_32r : X86::LEA32r;
1135 MachineRegisterInfo &RegInfo = MFI->getParent()->getRegInfo();
1136 unsigned leaInReg = RegInfo.createVirtualRegister(&X86::GR32RegClass);
1137 unsigned leaOutReg = RegInfo.createVirtualRegister(&X86::GR32RegClass);
1138
1139 // Build and insert into an implicit UNDEF value. This is OK because
1140 // well be shifting and then extracting the lower 16-bits.
Evan Cheng85979012009-12-12 20:03:14 +00001141 // This has the potential to cause partial register stall. e.g.
Evan Cheng9357ab42009-12-12 18:55:26 +00001142 // movw (%rbp,%rcx,2), %dx
1143 // leal -65(%rdx), %esi
Evan Cheng85979012009-12-12 20:03:14 +00001144 // But testing has shown this *does* help performance in 64-bit mode (at
1145 // least on modern x86 machines).
Evan Chengf031da82009-12-11 06:01:48 +00001146 BuildMI(*MFI, MBBI, MI->getDebugLoc(), get(X86::IMPLICIT_DEF), leaInReg);
1147 MachineInstr *InsMI =
1148 BuildMI(*MFI, MBBI, MI->getDebugLoc(), get(X86::INSERT_SUBREG),leaInReg)
1149 .addReg(leaInReg)
1150 .addReg(Src, getKillRegState(isKill))
Jakob Stoklund Olesen834b7392010-05-24 14:48:17 +00001151 .addImm(X86::sub_16bit);
Evan Chengf031da82009-12-11 06:01:48 +00001152
1153 MachineInstrBuilder MIB = BuildMI(*MFI, MBBI, MI->getDebugLoc(),
1154 get(Opc), leaOutReg);
1155 switch (MIOpc) {
1156 default:
1157 llvm_unreachable(0);
1158 break;
1159 case X86::SHL16ri: {
1160 unsigned ShAmt = MI->getOperand(2).getImm();
1161 MIB.addReg(0).addImm(1 << ShAmt)
1162 .addReg(leaInReg, RegState::Kill).addImm(0);
1163 break;
1164 }
1165 case X86::INC16r:
1166 case X86::INC64_16r:
1167 addLeaRegOffset(MIB, leaInReg, true, 1);
1168 break;
1169 case X86::DEC16r:
1170 case X86::DEC64_16r:
1171 addLeaRegOffset(MIB, leaInReg, true, -1);
1172 break;
1173 case X86::ADD16ri:
1174 case X86::ADD16ri8:
1175 addLeaRegOffset(MIB, leaInReg, true, MI->getOperand(2).getImm());
1176 break;
1177 case X86::ADD16rr: {
1178 unsigned Src2 = MI->getOperand(2).getReg();
1179 bool isKill2 = MI->getOperand(2).isKill();
1180 unsigned leaInReg2 = 0;
1181 MachineInstr *InsMI2 = 0;
1182 if (Src == Src2) {
1183 // ADD16rr %reg1028<kill>, %reg1028
1184 // just a single insert_subreg.
1185 addRegReg(MIB, leaInReg, true, leaInReg, false);
1186 } else {
1187 leaInReg2 = RegInfo.createVirtualRegister(&X86::GR32RegClass);
1188 // Build and insert into an implicit UNDEF value. This is OK because
1189 // well be shifting and then extracting the lower 16-bits.
1190 BuildMI(*MFI, MIB, MI->getDebugLoc(), get(X86::IMPLICIT_DEF), leaInReg2);
1191 InsMI2 =
1192 BuildMI(*MFI, MIB, MI->getDebugLoc(), get(X86::INSERT_SUBREG),leaInReg2)
1193 .addReg(leaInReg2)
1194 .addReg(Src2, getKillRegState(isKill2))
Jakob Stoklund Olesen834b7392010-05-24 14:48:17 +00001195 .addImm(X86::sub_16bit);
Evan Chengf031da82009-12-11 06:01:48 +00001196 addRegReg(MIB, leaInReg, true, leaInReg2, true);
1197 }
1198 if (LV && isKill2 && InsMI2)
1199 LV->replaceKillInstruction(Src2, MI, InsMI2);
1200 break;
1201 }
1202 }
1203
1204 MachineInstr *NewMI = MIB;
1205 MachineInstr *ExtMI =
1206 BuildMI(*MFI, MBBI, MI->getDebugLoc(), get(X86::EXTRACT_SUBREG))
1207 .addReg(Dest, RegState::Define | getDeadRegState(isDead))
1208 .addReg(leaOutReg, RegState::Kill)
Jakob Stoklund Olesen834b7392010-05-24 14:48:17 +00001209 .addImm(X86::sub_16bit);
Evan Chengf031da82009-12-11 06:01:48 +00001210
1211 if (LV) {
1212 // Update live variables
1213 LV->getVarInfo(leaInReg).Kills.push_back(NewMI);
1214 LV->getVarInfo(leaOutReg).Kills.push_back(ExtMI);
1215 if (isKill)
1216 LV->replaceKillInstruction(Src, MI, InsMI);
1217 if (isDead)
1218 LV->replaceKillInstruction(Dest, MI, ExtMI);
1219 }
1220
1221 return ExtMI;
1222}
1223
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001224/// convertToThreeAddress - This method must be implemented by targets that
1225/// set the M_CONVERTIBLE_TO_3_ADDR flag. When this flag is set, the target
1226/// may be able to convert a two-address instruction into a true
1227/// three-address instruction on demand. This allows the X86 target (for
1228/// example) to convert ADD and SHL instructions into LEA instructions if they
1229/// would require register copies due to two-addressness.
1230///
1231/// This method returns a null pointer if the transformation cannot be
1232/// performed, otherwise it returns the new instruction.
1233///
1234MachineInstr *
1235X86InstrInfo::convertToThreeAddress(MachineFunction::iterator &MFI,
1236 MachineBasicBlock::iterator &MBBI,
Owen Andersonc6959722008-07-02 23:41:07 +00001237 LiveVariables *LV) const {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001238 MachineInstr *MI = MBBI;
Dan Gohman221a4372008-07-07 23:14:23 +00001239 MachineFunction &MF = *MI->getParent()->getParent();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001240 // All instructions input are two-addr instructions. Get the known operands.
1241 unsigned Dest = MI->getOperand(0).getReg();
1242 unsigned Src = MI->getOperand(1).getReg();
Evan Chenge52c1912008-07-03 09:09:37 +00001243 bool isDead = MI->getOperand(0).isDead();
1244 bool isKill = MI->getOperand(1).isKill();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001245
1246 MachineInstr *NewMI = NULL;
1247 // FIXME: 16-bit LEA's are really slow on Athlons, but not bad on P4's. When
1248 // we have better subtarget support, enable the 16-bit LEA generation here.
Evan Cheng85979012009-12-12 20:03:14 +00001249 // 16-bit LEA is also slow on Core2.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001250 bool DisableLEA16 = true;
Evan Cheng85979012009-12-12 20:03:14 +00001251 bool is64Bit = TM.getSubtarget<X86Subtarget>().is64Bit();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001252
Evan Cheng6b96ed32007-10-05 20:34:26 +00001253 unsigned MIOpc = MI->getOpcode();
1254 switch (MIOpc) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001255 case X86::SHUFPSrri: {
1256 assert(MI->getNumOperands() == 4 && "Unknown shufps instruction!");
1257 if (!TM.getSubtarget<X86Subtarget>().hasSSE2()) return 0;
1258
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001259 unsigned B = MI->getOperand(1).getReg();
1260 unsigned C = MI->getOperand(2).getReg();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001261 if (B != C) return 0;
Evan Chenge52c1912008-07-03 09:09:37 +00001262 unsigned A = MI->getOperand(0).getReg();
1263 unsigned M = MI->getOperand(3).getImm();
Bill Wendling13ee2e42009-02-11 21:51:19 +00001264 NewMI = BuildMI(MF, MI->getDebugLoc(), get(X86::PSHUFDri))
Bill Wendling2b739762009-05-13 21:33:08 +00001265 .addReg(A, RegState::Define | getDeadRegState(isDead))
1266 .addReg(B, getKillRegState(isKill)).addImm(M);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001267 break;
1268 }
1269 case X86::SHL64ri: {
Evan Cheng55687072007-09-14 21:48:26 +00001270 assert(MI->getNumOperands() >= 3 && "Unknown shift instruction!");
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001271 // NOTE: LEA doesn't produce flags like shift does, but LLVM never uses
1272 // the flags produced by a shift yet, so this is safe.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001273 unsigned ShAmt = MI->getOperand(2).getImm();
1274 if (ShAmt == 0 || ShAmt >= 4) return 0;
Evan Chenge52c1912008-07-03 09:09:37 +00001275
Bill Wendling13ee2e42009-02-11 21:51:19 +00001276 NewMI = BuildMI(MF, MI->getDebugLoc(), get(X86::LEA64r))
Bill Wendling2b739762009-05-13 21:33:08 +00001277 .addReg(Dest, RegState::Define | getDeadRegState(isDead))
1278 .addReg(0).addImm(1 << ShAmt)
1279 .addReg(Src, getKillRegState(isKill))
1280 .addImm(0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001281 break;
1282 }
1283 case X86::SHL32ri: {
Evan Cheng55687072007-09-14 21:48:26 +00001284 assert(MI->getNumOperands() >= 3 && "Unknown shift instruction!");
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001285 // NOTE: LEA doesn't produce flags like shift does, but LLVM never uses
1286 // the flags produced by a shift yet, so this is safe.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001287 unsigned ShAmt = MI->getOperand(2).getImm();
1288 if (ShAmt == 0 || ShAmt >= 4) return 0;
Evan Chenge52c1912008-07-03 09:09:37 +00001289
Evan Cheng85979012009-12-12 20:03:14 +00001290 unsigned Opc = is64Bit ? X86::LEA64_32r : X86::LEA32r;
Bill Wendling13ee2e42009-02-11 21:51:19 +00001291 NewMI = BuildMI(MF, MI->getDebugLoc(), get(Opc))
Bill Wendling2b739762009-05-13 21:33:08 +00001292 .addReg(Dest, RegState::Define | getDeadRegState(isDead))
Evan Chenge52c1912008-07-03 09:09:37 +00001293 .addReg(0).addImm(1 << ShAmt)
Bill Wendling2b739762009-05-13 21:33:08 +00001294 .addReg(Src, getKillRegState(isKill)).addImm(0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001295 break;
1296 }
1297 case X86::SHL16ri: {
Evan Cheng55687072007-09-14 21:48:26 +00001298 assert(MI->getNumOperands() >= 3 && "Unknown shift instruction!");
Evan Cheng0b1e8712007-09-06 00:14:41 +00001299 // NOTE: LEA doesn't produce flags like shift does, but LLVM never uses
1300 // the flags produced by a shift yet, so this is safe.
Evan Cheng0b1e8712007-09-06 00:14:41 +00001301 unsigned ShAmt = MI->getOperand(2).getImm();
1302 if (ShAmt == 0 || ShAmt >= 4) return 0;
Evan Chenge52c1912008-07-03 09:09:37 +00001303
Evan Chengf031da82009-12-11 06:01:48 +00001304 if (DisableLEA16)
Evan Cheng85979012009-12-12 20:03:14 +00001305 return is64Bit ? convertToThreeAddressWithLEA(MIOpc, MFI, MBBI, LV) : 0;
Evan Chengf031da82009-12-11 06:01:48 +00001306 NewMI = BuildMI(MF, MI->getDebugLoc(), get(X86::LEA16r))
1307 .addReg(Dest, RegState::Define | getDeadRegState(isDead))
1308 .addReg(0).addImm(1 << ShAmt)
1309 .addReg(Src, getKillRegState(isKill))
1310 .addImm(0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001311 break;
1312 }
Evan Cheng6b96ed32007-10-05 20:34:26 +00001313 default: {
1314 // The following opcodes also sets the condition code register(s). Only
1315 // convert them to equivalent lea if the condition code register def's
1316 // are dead!
1317 if (hasLiveCondCodeDef(MI))
1318 return 0;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001319
Evan Cheng6b96ed32007-10-05 20:34:26 +00001320 switch (MIOpc) {
1321 default: return 0;
1322 case X86::INC64r:
Dan Gohman69782502009-01-06 23:34:46 +00001323 case X86::INC32r:
1324 case X86::INC64_32r: {
Evan Cheng6b96ed32007-10-05 20:34:26 +00001325 assert(MI->getNumOperands() >= 2 && "Unknown inc instruction!");
Evan Chenga28a9562007-10-09 07:14:53 +00001326 unsigned Opc = MIOpc == X86::INC64r ? X86::LEA64r
1327 : (is64Bit ? X86::LEA64_32r : X86::LEA32r);
Rafael Espindolabca99f72009-04-08 21:14:34 +00001328 NewMI = addLeaRegOffset(BuildMI(MF, MI->getDebugLoc(), get(Opc))
Bill Wendling2b739762009-05-13 21:33:08 +00001329 .addReg(Dest, RegState::Define |
1330 getDeadRegState(isDead)),
Rafael Espindolabca99f72009-04-08 21:14:34 +00001331 Src, isKill, 1);
Evan Cheng6b96ed32007-10-05 20:34:26 +00001332 break;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001333 }
Evan Cheng6b96ed32007-10-05 20:34:26 +00001334 case X86::INC16r:
1335 case X86::INC64_16r:
Evan Chengf031da82009-12-11 06:01:48 +00001336 if (DisableLEA16)
Evan Cheng85979012009-12-12 20:03:14 +00001337 return is64Bit ? convertToThreeAddressWithLEA(MIOpc, MFI, MBBI, LV) : 0;
Evan Cheng6b96ed32007-10-05 20:34:26 +00001338 assert(MI->getNumOperands() >= 2 && "Unknown inc instruction!");
Bill Wendling13ee2e42009-02-11 21:51:19 +00001339 NewMI = addRegOffset(BuildMI(MF, MI->getDebugLoc(), get(X86::LEA16r))
Bill Wendling2b739762009-05-13 21:33:08 +00001340 .addReg(Dest, RegState::Define |
1341 getDeadRegState(isDead)),
Evan Chenge52c1912008-07-03 09:09:37 +00001342 Src, isKill, 1);
Evan Cheng6b96ed32007-10-05 20:34:26 +00001343 break;
1344 case X86::DEC64r:
Dan Gohman69782502009-01-06 23:34:46 +00001345 case X86::DEC32r:
1346 case X86::DEC64_32r: {
Evan Cheng6b96ed32007-10-05 20:34:26 +00001347 assert(MI->getNumOperands() >= 2 && "Unknown dec instruction!");
Evan Chenga28a9562007-10-09 07:14:53 +00001348 unsigned Opc = MIOpc == X86::DEC64r ? X86::LEA64r
1349 : (is64Bit ? X86::LEA64_32r : X86::LEA32r);
Rafael Espindolabca99f72009-04-08 21:14:34 +00001350 NewMI = addLeaRegOffset(BuildMI(MF, MI->getDebugLoc(), get(Opc))
Bill Wendling2b739762009-05-13 21:33:08 +00001351 .addReg(Dest, RegState::Define |
1352 getDeadRegState(isDead)),
Rafael Espindolabca99f72009-04-08 21:14:34 +00001353 Src, isKill, -1);
Evan Cheng6b96ed32007-10-05 20:34:26 +00001354 break;
1355 }
1356 case X86::DEC16r:
1357 case X86::DEC64_16r:
Evan Chengf031da82009-12-11 06:01:48 +00001358 if (DisableLEA16)
Evan Cheng85979012009-12-12 20:03:14 +00001359 return is64Bit ? convertToThreeAddressWithLEA(MIOpc, MFI, MBBI, LV) : 0;
Evan Cheng6b96ed32007-10-05 20:34:26 +00001360 assert(MI->getNumOperands() >= 2 && "Unknown dec instruction!");
Bill Wendling13ee2e42009-02-11 21:51:19 +00001361 NewMI = addRegOffset(BuildMI(MF, MI->getDebugLoc(), get(X86::LEA16r))
Bill Wendling2b739762009-05-13 21:33:08 +00001362 .addReg(Dest, RegState::Define |
1363 getDeadRegState(isDead)),
Evan Chenge52c1912008-07-03 09:09:37 +00001364 Src, isKill, -1);
Evan Cheng6b96ed32007-10-05 20:34:26 +00001365 break;
1366 case X86::ADD64rr:
1367 case X86::ADD32rr: {
1368 assert(MI->getNumOperands() >= 3 && "Unknown add instruction!");
Evan Chenga28a9562007-10-09 07:14:53 +00001369 unsigned Opc = MIOpc == X86::ADD64rr ? X86::LEA64r
1370 : (is64Bit ? X86::LEA64_32r : X86::LEA32r);
Evan Chenge52c1912008-07-03 09:09:37 +00001371 unsigned Src2 = MI->getOperand(2).getReg();
1372 bool isKill2 = MI->getOperand(2).isKill();
Bill Wendling13ee2e42009-02-11 21:51:19 +00001373 NewMI = addRegReg(BuildMI(MF, MI->getDebugLoc(), get(Opc))
Bill Wendling2b739762009-05-13 21:33:08 +00001374 .addReg(Dest, RegState::Define |
1375 getDeadRegState(isDead)),
Evan Chenge52c1912008-07-03 09:09:37 +00001376 Src, isKill, Src2, isKill2);
1377 if (LV && isKill2)
1378 LV->replaceKillInstruction(Src2, MI, NewMI);
Evan Cheng6b96ed32007-10-05 20:34:26 +00001379 break;
1380 }
Evan Chenge52c1912008-07-03 09:09:37 +00001381 case X86::ADD16rr: {
Evan Chengf031da82009-12-11 06:01:48 +00001382 if (DisableLEA16)
Evan Cheng85979012009-12-12 20:03:14 +00001383 return is64Bit ? convertToThreeAddressWithLEA(MIOpc, MFI, MBBI, LV) : 0;
Evan Cheng6b96ed32007-10-05 20:34:26 +00001384 assert(MI->getNumOperands() >= 3 && "Unknown add instruction!");
Evan Chenge52c1912008-07-03 09:09:37 +00001385 unsigned Src2 = MI->getOperand(2).getReg();
1386 bool isKill2 = MI->getOperand(2).isKill();
Bill Wendling13ee2e42009-02-11 21:51:19 +00001387 NewMI = addRegReg(BuildMI(MF, MI->getDebugLoc(), get(X86::LEA16r))
Bill Wendling2b739762009-05-13 21:33:08 +00001388 .addReg(Dest, RegState::Define |
1389 getDeadRegState(isDead)),
Evan Chenge52c1912008-07-03 09:09:37 +00001390 Src, isKill, Src2, isKill2);
1391 if (LV && isKill2)
1392 LV->replaceKillInstruction(Src2, MI, NewMI);
Evan Cheng6b96ed32007-10-05 20:34:26 +00001393 break;
Evan Chenge52c1912008-07-03 09:09:37 +00001394 }
Evan Cheng6b96ed32007-10-05 20:34:26 +00001395 case X86::ADD64ri32:
1396 case X86::ADD64ri8:
1397 assert(MI->getNumOperands() >= 3 && "Unknown add instruction!");
Evan Chengf031da82009-12-11 06:01:48 +00001398 NewMI = addLeaRegOffset(BuildMI(MF, MI->getDebugLoc(), get(X86::LEA64r))
1399 .addReg(Dest, RegState::Define |
1400 getDeadRegState(isDead)),
1401 Src, isKill, MI->getOperand(2).getImm());
Evan Cheng6b96ed32007-10-05 20:34:26 +00001402 break;
1403 case X86::ADD32ri:
Evan Chengf031da82009-12-11 06:01:48 +00001404 case X86::ADD32ri8: {
Evan Cheng6b96ed32007-10-05 20:34:26 +00001405 assert(MI->getNumOperands() >= 3 && "Unknown add instruction!");
Evan Chengf031da82009-12-11 06:01:48 +00001406 unsigned Opc = is64Bit ? X86::LEA64_32r : X86::LEA32r;
1407 NewMI = addLeaRegOffset(BuildMI(MF, MI->getDebugLoc(), get(Opc))
1408 .addReg(Dest, RegState::Define |
1409 getDeadRegState(isDead)),
Rafael Espindolabca99f72009-04-08 21:14:34 +00001410 Src, isKill, MI->getOperand(2).getImm());
Evan Cheng6b96ed32007-10-05 20:34:26 +00001411 break;
1412 }
Evan Chengf031da82009-12-11 06:01:48 +00001413 case X86::ADD16ri:
1414 case X86::ADD16ri8:
1415 if (DisableLEA16)
Evan Cheng85979012009-12-12 20:03:14 +00001416 return is64Bit ? convertToThreeAddressWithLEA(MIOpc, MFI, MBBI, LV) : 0;
Evan Chengf031da82009-12-11 06:01:48 +00001417 assert(MI->getNumOperands() >= 3 && "Unknown add instruction!");
1418 NewMI = addLeaRegOffset(BuildMI(MF, MI->getDebugLoc(), get(X86::LEA16r))
1419 .addReg(Dest, RegState::Define |
1420 getDeadRegState(isDead)),
1421 Src, isKill, MI->getOperand(2).getImm());
1422 break;
Evan Cheng6b96ed32007-10-05 20:34:26 +00001423 }
1424 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001425 }
1426
Evan Chengc3cb24d2008-02-07 08:29:53 +00001427 if (!NewMI) return 0;
1428
Evan Chenge52c1912008-07-03 09:09:37 +00001429 if (LV) { // Update live variables
1430 if (isKill)
1431 LV->replaceKillInstruction(Src, MI, NewMI);
1432 if (isDead)
1433 LV->replaceKillInstruction(Dest, MI, NewMI);
1434 }
1435
Evan Cheng6b96ed32007-10-05 20:34:26 +00001436 MFI->insert(MBBI, NewMI); // Insert the new inst
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001437 return NewMI;
1438}
1439
1440/// commuteInstruction - We have a few instructions that must be hacked on to
1441/// commute them.
1442///
Evan Cheng5de1aaf2008-06-16 07:33:11 +00001443MachineInstr *
1444X86InstrInfo::commuteInstruction(MachineInstr *MI, bool NewMI) const {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001445 switch (MI->getOpcode()) {
1446 case X86::SHRD16rri8: // A = SHRD16rri8 B, C, I -> A = SHLD16rri8 C, B, (16-I)
1447 case X86::SHLD16rri8: // A = SHLD16rri8 B, C, I -> A = SHRD16rri8 C, B, (16-I)
1448 case X86::SHRD32rri8: // A = SHRD32rri8 B, C, I -> A = SHLD32rri8 C, B, (32-I)
Dan Gohman4d9fc4a2007-09-14 23:17:45 +00001449 case X86::SHLD32rri8: // A = SHLD32rri8 B, C, I -> A = SHRD32rri8 C, B, (32-I)
1450 case X86::SHRD64rri8: // A = SHRD64rri8 B, C, I -> A = SHLD64rri8 C, B, (64-I)
1451 case X86::SHLD64rri8:{// A = SHLD64rri8 B, C, I -> A = SHRD64rri8 C, B, (64-I)
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001452 unsigned Opc;
1453 unsigned Size;
1454 switch (MI->getOpcode()) {
Edwin Törökbd448e32009-07-14 16:55:14 +00001455 default: llvm_unreachable("Unreachable!");
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001456 case X86::SHRD16rri8: Size = 16; Opc = X86::SHLD16rri8; break;
1457 case X86::SHLD16rri8: Size = 16; Opc = X86::SHRD16rri8; break;
1458 case X86::SHRD32rri8: Size = 32; Opc = X86::SHLD32rri8; break;
1459 case X86::SHLD32rri8: Size = 32; Opc = X86::SHRD32rri8; break;
Dan Gohman4d9fc4a2007-09-14 23:17:45 +00001460 case X86::SHRD64rri8: Size = 64; Opc = X86::SHLD64rri8; break;
1461 case X86::SHLD64rri8: Size = 64; Opc = X86::SHRD64rri8; break;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001462 }
Chris Lattnera96056a2007-12-30 20:49:49 +00001463 unsigned Amt = MI->getOperand(3).getImm();
Dan Gohman921581d2008-10-17 01:23:35 +00001464 if (NewMI) {
1465 MachineFunction &MF = *MI->getParent()->getParent();
1466 MI = MF.CloneMachineInstr(MI);
1467 NewMI = false;
Evan Chengb554e532008-02-13 02:46:49 +00001468 }
Dan Gohman921581d2008-10-17 01:23:35 +00001469 MI->setDesc(get(Opc));
1470 MI->getOperand(3).setImm(Size-Amt);
1471 return TargetInstrInfoImpl::commuteInstruction(MI, NewMI);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001472 }
Evan Cheng926658c2007-10-05 23:13:21 +00001473 case X86::CMOVB16rr:
1474 case X86::CMOVB32rr:
1475 case X86::CMOVB64rr:
1476 case X86::CMOVAE16rr:
1477 case X86::CMOVAE32rr:
1478 case X86::CMOVAE64rr:
1479 case X86::CMOVE16rr:
1480 case X86::CMOVE32rr:
1481 case X86::CMOVE64rr:
1482 case X86::CMOVNE16rr:
1483 case X86::CMOVNE32rr:
1484 case X86::CMOVNE64rr:
1485 case X86::CMOVBE16rr:
1486 case X86::CMOVBE32rr:
1487 case X86::CMOVBE64rr:
1488 case X86::CMOVA16rr:
1489 case X86::CMOVA32rr:
1490 case X86::CMOVA64rr:
1491 case X86::CMOVL16rr:
1492 case X86::CMOVL32rr:
1493 case X86::CMOVL64rr:
1494 case X86::CMOVGE16rr:
1495 case X86::CMOVGE32rr:
1496 case X86::CMOVGE64rr:
1497 case X86::CMOVLE16rr:
1498 case X86::CMOVLE32rr:
1499 case X86::CMOVLE64rr:
1500 case X86::CMOVG16rr:
1501 case X86::CMOVG32rr:
1502 case X86::CMOVG64rr:
1503 case X86::CMOVS16rr:
1504 case X86::CMOVS32rr:
1505 case X86::CMOVS64rr:
1506 case X86::CMOVNS16rr:
1507 case X86::CMOVNS32rr:
1508 case X86::CMOVNS64rr:
1509 case X86::CMOVP16rr:
1510 case X86::CMOVP32rr:
1511 case X86::CMOVP64rr:
1512 case X86::CMOVNP16rr:
1513 case X86::CMOVNP32rr:
Dan Gohman12fd4d72009-01-07 00:35:10 +00001514 case X86::CMOVNP64rr:
1515 case X86::CMOVO16rr:
1516 case X86::CMOVO32rr:
1517 case X86::CMOVO64rr:
1518 case X86::CMOVNO16rr:
1519 case X86::CMOVNO32rr:
1520 case X86::CMOVNO64rr: {
Evan Cheng926658c2007-10-05 23:13:21 +00001521 unsigned Opc = 0;
1522 switch (MI->getOpcode()) {
1523 default: break;
1524 case X86::CMOVB16rr: Opc = X86::CMOVAE16rr; break;
1525 case X86::CMOVB32rr: Opc = X86::CMOVAE32rr; break;
1526 case X86::CMOVB64rr: Opc = X86::CMOVAE64rr; break;
1527 case X86::CMOVAE16rr: Opc = X86::CMOVB16rr; break;
1528 case X86::CMOVAE32rr: Opc = X86::CMOVB32rr; break;
1529 case X86::CMOVAE64rr: Opc = X86::CMOVB64rr; break;
1530 case X86::CMOVE16rr: Opc = X86::CMOVNE16rr; break;
1531 case X86::CMOVE32rr: Opc = X86::CMOVNE32rr; break;
1532 case X86::CMOVE64rr: Opc = X86::CMOVNE64rr; break;
1533 case X86::CMOVNE16rr: Opc = X86::CMOVE16rr; break;
1534 case X86::CMOVNE32rr: Opc = X86::CMOVE32rr; break;
1535 case X86::CMOVNE64rr: Opc = X86::CMOVE64rr; break;
1536 case X86::CMOVBE16rr: Opc = X86::CMOVA16rr; break;
1537 case X86::CMOVBE32rr: Opc = X86::CMOVA32rr; break;
1538 case X86::CMOVBE64rr: Opc = X86::CMOVA64rr; break;
1539 case X86::CMOVA16rr: Opc = X86::CMOVBE16rr; break;
1540 case X86::CMOVA32rr: Opc = X86::CMOVBE32rr; break;
1541 case X86::CMOVA64rr: Opc = X86::CMOVBE64rr; break;
1542 case X86::CMOVL16rr: Opc = X86::CMOVGE16rr; break;
1543 case X86::CMOVL32rr: Opc = X86::CMOVGE32rr; break;
1544 case X86::CMOVL64rr: Opc = X86::CMOVGE64rr; break;
1545 case X86::CMOVGE16rr: Opc = X86::CMOVL16rr; break;
1546 case X86::CMOVGE32rr: Opc = X86::CMOVL32rr; break;
1547 case X86::CMOVGE64rr: Opc = X86::CMOVL64rr; break;
1548 case X86::CMOVLE16rr: Opc = X86::CMOVG16rr; break;
1549 case X86::CMOVLE32rr: Opc = X86::CMOVG32rr; break;
1550 case X86::CMOVLE64rr: Opc = X86::CMOVG64rr; break;
1551 case X86::CMOVG16rr: Opc = X86::CMOVLE16rr; break;
1552 case X86::CMOVG32rr: Opc = X86::CMOVLE32rr; break;
1553 case X86::CMOVG64rr: Opc = X86::CMOVLE64rr; break;
1554 case X86::CMOVS16rr: Opc = X86::CMOVNS16rr; break;
1555 case X86::CMOVS32rr: Opc = X86::CMOVNS32rr; break;
Mon P Wangb866cc82009-04-18 05:16:01 +00001556 case X86::CMOVS64rr: Opc = X86::CMOVNS64rr; break;
Evan Cheng926658c2007-10-05 23:13:21 +00001557 case X86::CMOVNS16rr: Opc = X86::CMOVS16rr; break;
1558 case X86::CMOVNS32rr: Opc = X86::CMOVS32rr; break;
1559 case X86::CMOVNS64rr: Opc = X86::CMOVS64rr; break;
1560 case X86::CMOVP16rr: Opc = X86::CMOVNP16rr; break;
1561 case X86::CMOVP32rr: Opc = X86::CMOVNP32rr; break;
Mon P Wangb866cc82009-04-18 05:16:01 +00001562 case X86::CMOVP64rr: Opc = X86::CMOVNP64rr; break;
Evan Cheng926658c2007-10-05 23:13:21 +00001563 case X86::CMOVNP16rr: Opc = X86::CMOVP16rr; break;
1564 case X86::CMOVNP32rr: Opc = X86::CMOVP32rr; break;
1565 case X86::CMOVNP64rr: Opc = X86::CMOVP64rr; break;
Dan Gohman12fd4d72009-01-07 00:35:10 +00001566 case X86::CMOVO16rr: Opc = X86::CMOVNO16rr; break;
1567 case X86::CMOVO32rr: Opc = X86::CMOVNO32rr; break;
Mon P Wangb866cc82009-04-18 05:16:01 +00001568 case X86::CMOVO64rr: Opc = X86::CMOVNO64rr; break;
Dan Gohman12fd4d72009-01-07 00:35:10 +00001569 case X86::CMOVNO16rr: Opc = X86::CMOVO16rr; break;
1570 case X86::CMOVNO32rr: Opc = X86::CMOVO32rr; break;
1571 case X86::CMOVNO64rr: Opc = X86::CMOVO64rr; break;
Evan Cheng926658c2007-10-05 23:13:21 +00001572 }
Dan Gohman921581d2008-10-17 01:23:35 +00001573 if (NewMI) {
1574 MachineFunction &MF = *MI->getParent()->getParent();
1575 MI = MF.CloneMachineInstr(MI);
1576 NewMI = false;
1577 }
Chris Lattner86bb02f2008-01-11 18:10:50 +00001578 MI->setDesc(get(Opc));
Evan Cheng926658c2007-10-05 23:13:21 +00001579 // Fallthrough intended.
1580 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001581 default:
Evan Cheng5de1aaf2008-06-16 07:33:11 +00001582 return TargetInstrInfoImpl::commuteInstruction(MI, NewMI);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001583 }
1584}
1585
1586static X86::CondCode GetCondFromBranchOpc(unsigned BrOpc) {
1587 switch (BrOpc) {
1588 default: return X86::COND_INVALID;
Chris Lattnerb112c022010-02-11 19:25:55 +00001589 case X86::JE_4: return X86::COND_E;
1590 case X86::JNE_4: return X86::COND_NE;
1591 case X86::JL_4: return X86::COND_L;
1592 case X86::JLE_4: return X86::COND_LE;
1593 case X86::JG_4: return X86::COND_G;
1594 case X86::JGE_4: return X86::COND_GE;
1595 case X86::JB_4: return X86::COND_B;
1596 case X86::JBE_4: return X86::COND_BE;
1597 case X86::JA_4: return X86::COND_A;
1598 case X86::JAE_4: return X86::COND_AE;
1599 case X86::JS_4: return X86::COND_S;
1600 case X86::JNS_4: return X86::COND_NS;
1601 case X86::JP_4: return X86::COND_P;
1602 case X86::JNP_4: return X86::COND_NP;
1603 case X86::JO_4: return X86::COND_O;
1604 case X86::JNO_4: return X86::COND_NO;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001605 }
1606}
1607
1608unsigned X86::GetCondBranchFromCond(X86::CondCode CC) {
1609 switch (CC) {
Edwin Törökbd448e32009-07-14 16:55:14 +00001610 default: llvm_unreachable("Illegal condition code!");
Chris Lattnerb112c022010-02-11 19:25:55 +00001611 case X86::COND_E: return X86::JE_4;
1612 case X86::COND_NE: return X86::JNE_4;
1613 case X86::COND_L: return X86::JL_4;
1614 case X86::COND_LE: return X86::JLE_4;
1615 case X86::COND_G: return X86::JG_4;
1616 case X86::COND_GE: return X86::JGE_4;
1617 case X86::COND_B: return X86::JB_4;
1618 case X86::COND_BE: return X86::JBE_4;
1619 case X86::COND_A: return X86::JA_4;
1620 case X86::COND_AE: return X86::JAE_4;
1621 case X86::COND_S: return X86::JS_4;
1622 case X86::COND_NS: return X86::JNS_4;
1623 case X86::COND_P: return X86::JP_4;
1624 case X86::COND_NP: return X86::JNP_4;
1625 case X86::COND_O: return X86::JO_4;
1626 case X86::COND_NO: return X86::JNO_4;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001627 }
1628}
1629
1630/// GetOppositeBranchCondition - Return the inverse of the specified condition,
1631/// e.g. turning COND_E to COND_NE.
1632X86::CondCode X86::GetOppositeBranchCondition(X86::CondCode CC) {
1633 switch (CC) {
Edwin Törökbd448e32009-07-14 16:55:14 +00001634 default: llvm_unreachable("Illegal condition code!");
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001635 case X86::COND_E: return X86::COND_NE;
1636 case X86::COND_NE: return X86::COND_E;
1637 case X86::COND_L: return X86::COND_GE;
1638 case X86::COND_LE: return X86::COND_G;
1639 case X86::COND_G: return X86::COND_LE;
1640 case X86::COND_GE: return X86::COND_L;
1641 case X86::COND_B: return X86::COND_AE;
1642 case X86::COND_BE: return X86::COND_A;
1643 case X86::COND_A: return X86::COND_BE;
1644 case X86::COND_AE: return X86::COND_B;
1645 case X86::COND_S: return X86::COND_NS;
1646 case X86::COND_NS: return X86::COND_S;
1647 case X86::COND_P: return X86::COND_NP;
1648 case X86::COND_NP: return X86::COND_P;
1649 case X86::COND_O: return X86::COND_NO;
1650 case X86::COND_NO: return X86::COND_O;
1651 }
1652}
1653
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001654bool X86InstrInfo::isUnpredicatedTerminator(const MachineInstr *MI) const {
Chris Lattner5b930372008-01-07 07:27:27 +00001655 const TargetInstrDesc &TID = MI->getDesc();
1656 if (!TID.isTerminator()) return false;
Chris Lattner62327602008-01-07 01:56:04 +00001657
1658 // Conditional branch is a special case.
Chris Lattner5b930372008-01-07 07:27:27 +00001659 if (TID.isBranch() && !TID.isBarrier())
Chris Lattner62327602008-01-07 01:56:04 +00001660 return true;
Chris Lattner5b930372008-01-07 07:27:27 +00001661 if (!TID.isPredicable())
Chris Lattner62327602008-01-07 01:56:04 +00001662 return true;
1663 return !isPredicated(MI);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001664}
1665
Evan Cheng12515792007-07-26 17:32:14 +00001666// For purposes of branch analysis do not count FP_REG_KILL as a terminator.
1667static bool isBrAnalysisUnpredicatedTerminator(const MachineInstr *MI,
1668 const X86InstrInfo &TII) {
1669 if (MI->getOpcode() == X86::FP_REG_KILL)
1670 return false;
1671 return TII.isUnpredicatedTerminator(MI);
1672}
1673
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001674bool X86InstrInfo::AnalyzeBranch(MachineBasicBlock &MBB,
1675 MachineBasicBlock *&TBB,
1676 MachineBasicBlock *&FBB,
Evan Chengeac31642009-02-09 07:14:22 +00001677 SmallVectorImpl<MachineOperand> &Cond,
1678 bool AllowModify) const {
Dan Gohman6a00fcb2008-10-21 03:29:32 +00001679 // Start from the bottom of the block and work up, examining the
1680 // terminator instructions.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001681 MachineBasicBlock::iterator I = MBB.end();
Evan Cheng78d98ff2010-04-13 18:50:27 +00001682 MachineBasicBlock::iterator UnCondBrIter = MBB.end();
Dan Gohman6a00fcb2008-10-21 03:29:32 +00001683 while (I != MBB.begin()) {
1684 --I;
Dale Johannesen139dcd72010-04-02 01:38:09 +00001685 if (I->isDebugValue())
1686 continue;
Bill Wendling82332402009-12-14 06:51:19 +00001687
1688 // Working from the bottom, when we see a non-terminator instruction, we're
1689 // done.
Dan Gohman6a00fcb2008-10-21 03:29:32 +00001690 if (!isBrAnalysisUnpredicatedTerminator(I, *this))
1691 break;
Bill Wendling82332402009-12-14 06:51:19 +00001692
1693 // A terminator that isn't a branch can't easily be handled by this
1694 // analysis.
Dan Gohman6a00fcb2008-10-21 03:29:32 +00001695 if (!I->getDesc().isBranch())
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001696 return true;
Bill Wendling82332402009-12-14 06:51:19 +00001697
Dan Gohman6a00fcb2008-10-21 03:29:32 +00001698 // Handle unconditional branches.
Chris Lattnerb112c022010-02-11 19:25:55 +00001699 if (I->getOpcode() == X86::JMP_4) {
Evan Cheng78d98ff2010-04-13 18:50:27 +00001700 UnCondBrIter = I;
1701
Evan Chengeac31642009-02-09 07:14:22 +00001702 if (!AllowModify) {
1703 TBB = I->getOperand(0).getMBB();
Evan Cheng67bf8e22009-05-08 06:34:09 +00001704 continue;
Evan Chengeac31642009-02-09 07:14:22 +00001705 }
1706
Dan Gohman6a00fcb2008-10-21 03:29:32 +00001707 // If the block has any instructions after a JMP, delete them.
Chris Lattnerb44b4292009-12-03 00:50:42 +00001708 while (llvm::next(I) != MBB.end())
1709 llvm::next(I)->eraseFromParent();
Bill Wendling82332402009-12-14 06:51:19 +00001710
Dan Gohman6a00fcb2008-10-21 03:29:32 +00001711 Cond.clear();
1712 FBB = 0;
Bill Wendling82332402009-12-14 06:51:19 +00001713
Dan Gohman6a00fcb2008-10-21 03:29:32 +00001714 // Delete the JMP if it's equivalent to a fall-through.
1715 if (MBB.isLayoutSuccessor(I->getOperand(0).getMBB())) {
1716 TBB = 0;
1717 I->eraseFromParent();
1718 I = MBB.end();
Evan Cheng78d98ff2010-04-13 18:50:27 +00001719 UnCondBrIter = MBB.end();
Dan Gohman6a00fcb2008-10-21 03:29:32 +00001720 continue;
1721 }
Bill Wendling82332402009-12-14 06:51:19 +00001722
Evan Cheng78d98ff2010-04-13 18:50:27 +00001723 // TBB is used to indicate the unconditional destination.
Dan Gohman6a00fcb2008-10-21 03:29:32 +00001724 TBB = I->getOperand(0).getMBB();
1725 continue;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001726 }
Bill Wendling82332402009-12-14 06:51:19 +00001727
Dan Gohman6a00fcb2008-10-21 03:29:32 +00001728 // Handle conditional branches.
1729 X86::CondCode BranchCode = GetCondFromBranchOpc(I->getOpcode());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001730 if (BranchCode == X86::COND_INVALID)
1731 return true; // Can't handle indirect branch.
Bill Wendling82332402009-12-14 06:51:19 +00001732
Dan Gohman6a00fcb2008-10-21 03:29:32 +00001733 // Working from the bottom, handle the first conditional branch.
1734 if (Cond.empty()) {
Evan Cheng78d98ff2010-04-13 18:50:27 +00001735 MachineBasicBlock *TargetBB = I->getOperand(0).getMBB();
1736 if (AllowModify && UnCondBrIter != MBB.end() &&
1737 MBB.isLayoutSuccessor(TargetBB)) {
1738 // If we can modify the code and it ends in something like:
1739 //
1740 // jCC L1
1741 // jmp L2
1742 // L1:
1743 // ...
1744 // L2:
1745 //
1746 // Then we can change this to:
1747 //
1748 // jnCC L2
1749 // L1:
1750 // ...
1751 // L2:
1752 //
1753 // Which is a bit more efficient.
1754 // We conditionally jump to the fall-through block.
1755 BranchCode = GetOppositeBranchCondition(BranchCode);
1756 unsigned JNCC = GetCondBranchFromCond(BranchCode);
1757 MachineBasicBlock::iterator OldInst = I;
1758
1759 BuildMI(MBB, UnCondBrIter, MBB.findDebugLoc(I), get(JNCC))
1760 .addMBB(UnCondBrIter->getOperand(0).getMBB());
1761 BuildMI(MBB, UnCondBrIter, MBB.findDebugLoc(I), get(X86::JMP_4))
1762 .addMBB(TargetBB);
1763 MBB.addSuccessor(TargetBB);
1764
1765 OldInst->eraseFromParent();
1766 UnCondBrIter->eraseFromParent();
1767
1768 // Restart the analysis.
1769 UnCondBrIter = MBB.end();
1770 I = MBB.end();
1771 continue;
1772 }
1773
Dan Gohman6a00fcb2008-10-21 03:29:32 +00001774 FBB = TBB;
1775 TBB = I->getOperand(0).getMBB();
1776 Cond.push_back(MachineOperand::CreateImm(BranchCode));
1777 continue;
1778 }
Bill Wendling82332402009-12-14 06:51:19 +00001779
1780 // Handle subsequent conditional branches. Only handle the case where all
1781 // conditional branches branch to the same destination and their condition
1782 // opcodes fit one of the special multi-branch idioms.
Dan Gohman6a00fcb2008-10-21 03:29:32 +00001783 assert(Cond.size() == 1);
1784 assert(TBB);
Bill Wendling82332402009-12-14 06:51:19 +00001785
1786 // Only handle the case where all conditional branches branch to the same
1787 // destination.
Dan Gohman6a00fcb2008-10-21 03:29:32 +00001788 if (TBB != I->getOperand(0).getMBB())
1789 return true;
Bill Wendling82332402009-12-14 06:51:19 +00001790
Dan Gohman6a00fcb2008-10-21 03:29:32 +00001791 // If the conditions are the same, we can leave them alone.
Bill Wendling82332402009-12-14 06:51:19 +00001792 X86::CondCode OldBranchCode = (X86::CondCode)Cond[0].getImm();
Dan Gohman6a00fcb2008-10-21 03:29:32 +00001793 if (OldBranchCode == BranchCode)
1794 continue;
Bill Wendling82332402009-12-14 06:51:19 +00001795
1796 // If they differ, see if they fit one of the known patterns. Theoretically,
1797 // we could handle more patterns here, but we shouldn't expect to see them
1798 // if instruction selection has done a reasonable job.
Dan Gohman6a00fcb2008-10-21 03:29:32 +00001799 if ((OldBranchCode == X86::COND_NP &&
1800 BranchCode == X86::COND_E) ||
1801 (OldBranchCode == X86::COND_E &&
1802 BranchCode == X86::COND_NP))
1803 BranchCode = X86::COND_NP_OR_E;
1804 else if ((OldBranchCode == X86::COND_P &&
1805 BranchCode == X86::COND_NE) ||
1806 (OldBranchCode == X86::COND_NE &&
1807 BranchCode == X86::COND_P))
1808 BranchCode = X86::COND_NE_OR_P;
1809 else
1810 return true;
Bill Wendling82332402009-12-14 06:51:19 +00001811
Dan Gohman6a00fcb2008-10-21 03:29:32 +00001812 // Update the MachineOperand.
1813 Cond[0].setImm(BranchCode);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001814 }
1815
Dan Gohman6a00fcb2008-10-21 03:29:32 +00001816 return false;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001817}
1818
1819unsigned X86InstrInfo::RemoveBranch(MachineBasicBlock &MBB) const {
1820 MachineBasicBlock::iterator I = MBB.end();
Dan Gohman6a00fcb2008-10-21 03:29:32 +00001821 unsigned Count = 0;
1822
1823 while (I != MBB.begin()) {
1824 --I;
Dale Johannesen139dcd72010-04-02 01:38:09 +00001825 if (I->isDebugValue())
1826 continue;
Chris Lattnerb112c022010-02-11 19:25:55 +00001827 if (I->getOpcode() != X86::JMP_4 &&
Dan Gohman6a00fcb2008-10-21 03:29:32 +00001828 GetCondFromBranchOpc(I->getOpcode()) == X86::COND_INVALID)
1829 break;
1830 // Remove the branch.
1831 I->eraseFromParent();
1832 I = MBB.end();
1833 ++Count;
1834 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001835
Dan Gohman6a00fcb2008-10-21 03:29:32 +00001836 return Count;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001837}
1838
1839unsigned
1840X86InstrInfo::InsertBranch(MachineBasicBlock &MBB, MachineBasicBlock *TBB,
1841 MachineBasicBlock *FBB,
Stuart Hastings9fa5e332010-06-17 22:43:56 +00001842 const SmallVectorImpl<MachineOperand> &Cond,
1843 DebugLoc DL) const {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001844 // Shouldn't be a fall through.
1845 assert(TBB && "InsertBranch must not be told to insert a fallthrough");
1846 assert((Cond.size() == 1 || Cond.size() == 0) &&
1847 "X86 branch conditions have one component!");
1848
Dan Gohman6a00fcb2008-10-21 03:29:32 +00001849 if (Cond.empty()) {
1850 // Unconditional branch?
1851 assert(!FBB && "Unconditional branch with multiple successors!");
Stuart Hastings9fa5e332010-06-17 22:43:56 +00001852 BuildMI(&MBB, DL, get(X86::JMP_4)).addMBB(TBB);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001853 return 1;
1854 }
Dan Gohman6a00fcb2008-10-21 03:29:32 +00001855
1856 // Conditional branch.
1857 unsigned Count = 0;
1858 X86::CondCode CC = (X86::CondCode)Cond[0].getImm();
1859 switch (CC) {
1860 case X86::COND_NP_OR_E:
1861 // Synthesize NP_OR_E with two branches.
Stuart Hastings9fa5e332010-06-17 22:43:56 +00001862 BuildMI(&MBB, DL, get(X86::JNP_4)).addMBB(TBB);
Bill Wendlingd8abe8a2010-03-05 00:33:59 +00001863 ++Count;
Stuart Hastings9fa5e332010-06-17 22:43:56 +00001864 BuildMI(&MBB, DL, get(X86::JE_4)).addMBB(TBB);
Bill Wendlingd8abe8a2010-03-05 00:33:59 +00001865 ++Count;
Dan Gohman6a00fcb2008-10-21 03:29:32 +00001866 break;
1867 case X86::COND_NE_OR_P:
1868 // Synthesize NE_OR_P with two branches.
Stuart Hastings9fa5e332010-06-17 22:43:56 +00001869 BuildMI(&MBB, DL, get(X86::JNE_4)).addMBB(TBB);
Bill Wendlingd8abe8a2010-03-05 00:33:59 +00001870 ++Count;
Stuart Hastings9fa5e332010-06-17 22:43:56 +00001871 BuildMI(&MBB, DL, get(X86::JP_4)).addMBB(TBB);
Bill Wendlingd8abe8a2010-03-05 00:33:59 +00001872 ++Count;
Dan Gohman6a00fcb2008-10-21 03:29:32 +00001873 break;
Bill Wendlingd8abe8a2010-03-05 00:33:59 +00001874 default: {
1875 unsigned Opc = GetCondBranchFromCond(CC);
Stuart Hastings9fa5e332010-06-17 22:43:56 +00001876 BuildMI(&MBB, DL, get(Opc)).addMBB(TBB);
Bill Wendlingd8abe8a2010-03-05 00:33:59 +00001877 ++Count;
Dan Gohman6a00fcb2008-10-21 03:29:32 +00001878 }
Bill Wendlingd8abe8a2010-03-05 00:33:59 +00001879 }
Dan Gohman6a00fcb2008-10-21 03:29:32 +00001880 if (FBB) {
1881 // Two-way Conditional branch. Insert the second branch.
Stuart Hastings9fa5e332010-06-17 22:43:56 +00001882 BuildMI(&MBB, DL, get(X86::JMP_4)).addMBB(FBB);
Dan Gohman6a00fcb2008-10-21 03:29:32 +00001883 ++Count;
1884 }
1885 return Count;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001886}
1887
Dan Gohman2da0db32009-04-15 00:04:23 +00001888/// isHReg - Test if the given register is a physical h register.
1889static bool isHReg(unsigned Reg) {
Dan Gohman1d8ce9c2009-04-27 16:41:36 +00001890 return X86::GR8_ABCD_HRegClass.contains(Reg);
Dan Gohman2da0db32009-04-15 00:04:23 +00001891}
1892
Owen Anderson9fa72d92008-08-26 18:03:31 +00001893bool X86InstrInfo::copyRegToReg(MachineBasicBlock &MBB,
Chris Lattner8869eeb2008-03-09 08:46:19 +00001894 MachineBasicBlock::iterator MI,
1895 unsigned DestReg, unsigned SrcReg,
1896 const TargetRegisterClass *DestRC,
Dan Gohman75a44ec2010-05-06 20:33:48 +00001897 const TargetRegisterClass *SrcRC,
1898 DebugLoc DL) const {
Bill Wendling13ee2e42009-02-11 21:51:19 +00001899
Dan Gohmand4df6252009-04-20 22:54:34 +00001900 // Determine if DstRC and SrcRC have a common superclass in common.
Rafael Espindola1ae14412010-06-21 13:31:32 +00001901 const TargetRegisterClass *CommonRC = DestRC;
1902 if (DestRC == SrcRC)
1903 /* Source and destination have the same register class. */;
1904 else if (CommonRC->hasSuperClass(SrcRC))
1905 CommonRC = SrcRC;
1906 else if (!DestRC->hasSubClass(SrcRC)) {
1907 // Neither of GR64_NOREX or GR64_NOSP is a superclass of the other,
1908 // but we want to copy them as GR64. Similarly, for GR32_NOREX and
1909 // GR32_NOSP, copy as GR32.
1910 if (SrcRC->hasSuperClass(&X86::GR64RegClass) &&
1911 DestRC->hasSuperClass(&X86::GR64RegClass))
1912 CommonRC = &X86::GR64RegClass;
1913 else if (SrcRC->hasSuperClass(&X86::GR32RegClass) &&
1914 DestRC->hasSuperClass(&X86::GR32RegClass))
1915 CommonRC = &X86::GR32RegClass;
Jakob Stoklund Olesen5d350802010-07-07 20:33:27 +00001916 else if (SrcRC->hasSuperClass(&X86::GR8RegClass) &&
1917 DestRC->hasSuperClass(&X86::GR8RegClass))
1918 CommonRC = &X86::GR8RegClass;
Rafael Espindola1ae14412010-06-21 13:31:32 +00001919 else
1920 CommonRC = 0;
1921 }
Dan Gohmand4df6252009-04-20 22:54:34 +00001922
1923 if (CommonRC) {
Chris Lattner59707122008-03-09 07:58:04 +00001924 unsigned Opc;
Dan Gohmanfe606822009-07-30 01:56:29 +00001925 if (CommonRC == &X86::GR64RegClass || CommonRC == &X86::GR64_NOSPRegClass) {
Chris Lattner59707122008-03-09 07:58:04 +00001926 Opc = X86::MOV64rr;
Dan Gohmanfe606822009-07-30 01:56:29 +00001927 } else if (CommonRC == &X86::GR32RegClass ||
1928 CommonRC == &X86::GR32_NOSPRegClass) {
Chris Lattner59707122008-03-09 07:58:04 +00001929 Opc = X86::MOV32rr;
Dan Gohmand4df6252009-04-20 22:54:34 +00001930 } else if (CommonRC == &X86::GR16RegClass) {
Chris Lattner59707122008-03-09 07:58:04 +00001931 Opc = X86::MOV16rr;
Dan Gohmand4df6252009-04-20 22:54:34 +00001932 } else if (CommonRC == &X86::GR8RegClass) {
Dan Gohman1d8ce9c2009-04-27 16:41:36 +00001933 // Copying to or from a physical H register on x86-64 requires a NOREX
Bill Wendling2d1c8222009-04-17 22:40:38 +00001934 // move. Otherwise use a normal move.
1935 if ((isHReg(DestReg) || isHReg(SrcReg)) &&
1936 TM.getSubtarget<X86Subtarget>().is64Bit())
Dan Gohman2da0db32009-04-15 00:04:23 +00001937 Opc = X86::MOV8rr_NOREX;
1938 else
1939 Opc = X86::MOV8rr;
Dan Gohman6e438702009-04-27 16:33:14 +00001940 } else if (CommonRC == &X86::GR64_ABCDRegClass) {
Dan Gohman744d4622009-04-13 16:09:41 +00001941 Opc = X86::MOV64rr;
Dan Gohman6e438702009-04-27 16:33:14 +00001942 } else if (CommonRC == &X86::GR32_ABCDRegClass) {
Dan Gohman744d4622009-04-13 16:09:41 +00001943 Opc = X86::MOV32rr;
Dan Gohman6e438702009-04-27 16:33:14 +00001944 } else if (CommonRC == &X86::GR16_ABCDRegClass) {
Dan Gohman744d4622009-04-13 16:09:41 +00001945 Opc = X86::MOV16rr;
Dan Gohman1d8ce9c2009-04-27 16:41:36 +00001946 } else if (CommonRC == &X86::GR8_ABCD_LRegClass) {
Dan Gohman744d4622009-04-13 16:09:41 +00001947 Opc = X86::MOV8rr;
Dan Gohman1d8ce9c2009-04-27 16:41:36 +00001948 } else if (CommonRC == &X86::GR8_ABCD_HRegClass) {
1949 if (TM.getSubtarget<X86Subtarget>().is64Bit())
1950 Opc = X86::MOV8rr_NOREX;
1951 else
1952 Opc = X86::MOV8rr;
Dan Gohmanfe606822009-07-30 01:56:29 +00001953 } else if (CommonRC == &X86::GR64_NOREXRegClass ||
1954 CommonRC == &X86::GR64_NOREX_NOSPRegClass) {
Dan Gohman744d4622009-04-13 16:09:41 +00001955 Opc = X86::MOV64rr;
Dan Gohmand4df6252009-04-20 22:54:34 +00001956 } else if (CommonRC == &X86::GR32_NOREXRegClass) {
Dan Gohman744d4622009-04-13 16:09:41 +00001957 Opc = X86::MOV32rr;
Dan Gohmand4df6252009-04-20 22:54:34 +00001958 } else if (CommonRC == &X86::GR16_NOREXRegClass) {
Dan Gohman744d4622009-04-13 16:09:41 +00001959 Opc = X86::MOV16rr;
Dan Gohmand4df6252009-04-20 22:54:34 +00001960 } else if (CommonRC == &X86::GR8_NOREXRegClass) {
Dan Gohman744d4622009-04-13 16:09:41 +00001961 Opc = X86::MOV8rr;
Evan Cheng9ac24d12010-03-14 03:48:46 +00001962 } else if (CommonRC == &X86::GR64_TCRegClass) {
1963 Opc = X86::MOV64rr_TC;
1964 } else if (CommonRC == &X86::GR32_TCRegClass) {
1965 Opc = X86::MOV32rr_TC;
Dan Gohmand4df6252009-04-20 22:54:34 +00001966 } else if (CommonRC == &X86::RFP32RegClass) {
Chris Lattner59707122008-03-09 07:58:04 +00001967 Opc = X86::MOV_Fp3232;
Dan Gohmand4df6252009-04-20 22:54:34 +00001968 } else if (CommonRC == &X86::RFP64RegClass || CommonRC == &X86::RSTRegClass) {
Chris Lattner59707122008-03-09 07:58:04 +00001969 Opc = X86::MOV_Fp6464;
Dan Gohmand4df6252009-04-20 22:54:34 +00001970 } else if (CommonRC == &X86::RFP80RegClass) {
Chris Lattner59707122008-03-09 07:58:04 +00001971 Opc = X86::MOV_Fp8080;
Dan Gohmand4df6252009-04-20 22:54:34 +00001972 } else if (CommonRC == &X86::FR32RegClass) {
Chris Lattner59707122008-03-09 07:58:04 +00001973 Opc = X86::FsMOVAPSrr;
Dan Gohmand4df6252009-04-20 22:54:34 +00001974 } else if (CommonRC == &X86::FR64RegClass) {
Chris Lattner59707122008-03-09 07:58:04 +00001975 Opc = X86::FsMOVAPDrr;
Dan Gohmand4df6252009-04-20 22:54:34 +00001976 } else if (CommonRC == &X86::VR128RegClass) {
Chris Lattner59707122008-03-09 07:58:04 +00001977 Opc = X86::MOVAPSrr;
Dan Gohmand4df6252009-04-20 22:54:34 +00001978 } else if (CommonRC == &X86::VR64RegClass) {
Chris Lattner59707122008-03-09 07:58:04 +00001979 Opc = X86::MMX_MOVQ64rr;
1980 } else {
Owen Anderson9fa72d92008-08-26 18:03:31 +00001981 return false;
Owen Anderson8f2c8932007-12-31 06:32:00 +00001982 }
Bill Wendling13ee2e42009-02-11 21:51:19 +00001983 BuildMI(MBB, MI, DL, get(Opc), DestReg).addReg(SrcReg);
Owen Anderson9fa72d92008-08-26 18:03:31 +00001984 return true;
Owen Anderson8f2c8932007-12-31 06:32:00 +00001985 }
Dan Gohmanfe606822009-07-30 01:56:29 +00001986
Chris Lattner59707122008-03-09 07:58:04 +00001987 // Moving EFLAGS to / from another register requires a push and a pop.
Rafael Espindola1ae14412010-06-21 13:31:32 +00001988 if (SrcRC == &X86::CCRRegClass) {
Owen Andersonabe5c892008-08-26 18:50:40 +00001989 if (SrcReg != X86::EFLAGS)
1990 return false;
Rafael Espindola1ae14412010-06-21 13:31:32 +00001991 if (DestRC == &X86::GR64RegClass || DestRC == &X86::GR64_NOSPRegClass) {
Dan Gohman3e59ee02010-05-20 16:16:00 +00001992 BuildMI(MBB, MI, DL, get(X86::PUSHF64));
Bill Wendling13ee2e42009-02-11 21:51:19 +00001993 BuildMI(MBB, MI, DL, get(X86::POP64r), DestReg);
Owen Anderson9fa72d92008-08-26 18:03:31 +00001994 return true;
Rafael Espindola1ae14412010-06-21 13:31:32 +00001995 } else if (DestRC == &X86::GR32RegClass ||
1996 DestRC == &X86::GR32_NOSPRegClass) {
Dan Gohman3e59ee02010-05-20 16:16:00 +00001997 BuildMI(MBB, MI, DL, get(X86::PUSHF32));
Bill Wendling13ee2e42009-02-11 21:51:19 +00001998 BuildMI(MBB, MI, DL, get(X86::POP32r), DestReg);
Owen Anderson9fa72d92008-08-26 18:03:31 +00001999 return true;
Chris Lattner59707122008-03-09 07:58:04 +00002000 }
Rafael Espindola1ae14412010-06-21 13:31:32 +00002001 } else if (DestRC == &X86::CCRRegClass) {
Owen Andersonabe5c892008-08-26 18:50:40 +00002002 if (DestReg != X86::EFLAGS)
2003 return false;
Rafael Espindola1ae14412010-06-21 13:31:32 +00002004 if (SrcRC == &X86::GR64RegClass || DestRC == &X86::GR64_NOSPRegClass) {
Bill Wendling13ee2e42009-02-11 21:51:19 +00002005 BuildMI(MBB, MI, DL, get(X86::PUSH64r)).addReg(SrcReg);
Dan Gohman3e59ee02010-05-20 16:16:00 +00002006 BuildMI(MBB, MI, DL, get(X86::POPF64));
Owen Anderson9fa72d92008-08-26 18:03:31 +00002007 return true;
Rafael Espindola1ae14412010-06-21 13:31:32 +00002008 } else if (SrcRC == &X86::GR32RegClass ||
2009 DestRC == &X86::GR32_NOSPRegClass) {
Bill Wendling13ee2e42009-02-11 21:51:19 +00002010 BuildMI(MBB, MI, DL, get(X86::PUSH32r)).addReg(SrcReg);
Dan Gohman3e59ee02010-05-20 16:16:00 +00002011 BuildMI(MBB, MI, DL, get(X86::POPF32));
Owen Anderson9fa72d92008-08-26 18:03:31 +00002012 return true;
Chris Lattner59707122008-03-09 07:58:04 +00002013 }
Owen Anderson8f2c8932007-12-31 06:32:00 +00002014 }
Dan Gohman744d4622009-04-13 16:09:41 +00002015
Chris Lattner0d128722008-03-09 09:15:31 +00002016 // Moving from ST(0) turns into FpGET_ST0_32 etc.
Rafael Espindola1ae14412010-06-21 13:31:32 +00002017 if (SrcRC == &X86::RSTRegClass) {
Chris Lattner60d14d82008-03-21 06:38:26 +00002018 // Copying from ST(0)/ST(1).
Owen Anderson9fa72d92008-08-26 18:03:31 +00002019 if (SrcReg != X86::ST0 && SrcReg != X86::ST1)
2020 // Can only copy from ST(0)/ST(1) right now
2021 return false;
Chris Lattner60d14d82008-03-21 06:38:26 +00002022 bool isST0 = SrcReg == X86::ST0;
Chris Lattner8869eeb2008-03-09 08:46:19 +00002023 unsigned Opc;
Rafael Espindola1ae14412010-06-21 13:31:32 +00002024 if (DestRC == &X86::RFP32RegClass)
Chris Lattner60d14d82008-03-21 06:38:26 +00002025 Opc = isST0 ? X86::FpGET_ST0_32 : X86::FpGET_ST1_32;
Rafael Espindola1ae14412010-06-21 13:31:32 +00002026 else if (DestRC == &X86::RFP64RegClass)
Chris Lattner60d14d82008-03-21 06:38:26 +00002027 Opc = isST0 ? X86::FpGET_ST0_64 : X86::FpGET_ST1_64;
Chris Lattner8869eeb2008-03-09 08:46:19 +00002028 else {
Rafael Espindola1ae14412010-06-21 13:31:32 +00002029 if (DestRC != &X86::RFP80RegClass)
Owen Andersonabe5c892008-08-26 18:50:40 +00002030 return false;
Chris Lattner60d14d82008-03-21 06:38:26 +00002031 Opc = isST0 ? X86::FpGET_ST0_80 : X86::FpGET_ST1_80;
Chris Lattner8869eeb2008-03-09 08:46:19 +00002032 }
Bill Wendling13ee2e42009-02-11 21:51:19 +00002033 BuildMI(MBB, MI, DL, get(Opc), DestReg);
Owen Anderson9fa72d92008-08-26 18:03:31 +00002034 return true;
Chris Lattner8869eeb2008-03-09 08:46:19 +00002035 }
Chris Lattner0d128722008-03-09 09:15:31 +00002036
2037 // Moving to ST(0) turns into FpSET_ST0_32 etc.
Rafael Espindola1ae14412010-06-21 13:31:32 +00002038 if (DestRC == &X86::RSTRegClass) {
Evan Cheng307a72e2009-02-09 23:32:07 +00002039 // Copying to ST(0) / ST(1).
2040 if (DestReg != X86::ST0 && DestReg != X86::ST1)
Owen Anderson9fa72d92008-08-26 18:03:31 +00002041 // Can only copy to TOS right now
2042 return false;
Evan Cheng307a72e2009-02-09 23:32:07 +00002043 bool isST0 = DestReg == X86::ST0;
Chris Lattner0d128722008-03-09 09:15:31 +00002044 unsigned Opc;
Rafael Espindola1ae14412010-06-21 13:31:32 +00002045 if (SrcRC == &X86::RFP32RegClass)
Evan Cheng307a72e2009-02-09 23:32:07 +00002046 Opc = isST0 ? X86::FpSET_ST0_32 : X86::FpSET_ST1_32;
Rafael Espindola1ae14412010-06-21 13:31:32 +00002047 else if (SrcRC == &X86::RFP64RegClass)
Evan Cheng307a72e2009-02-09 23:32:07 +00002048 Opc = isST0 ? X86::FpSET_ST0_64 : X86::FpSET_ST1_64;
Chris Lattner0d128722008-03-09 09:15:31 +00002049 else {
Rafael Espindola1ae14412010-06-21 13:31:32 +00002050 if (SrcRC != &X86::RFP80RegClass)
Owen Andersonabe5c892008-08-26 18:50:40 +00002051 return false;
Evan Cheng307a72e2009-02-09 23:32:07 +00002052 Opc = isST0 ? X86::FpSET_ST0_80 : X86::FpSET_ST1_80;
Chris Lattner0d128722008-03-09 09:15:31 +00002053 }
Bill Wendling13ee2e42009-02-11 21:51:19 +00002054 BuildMI(MBB, MI, DL, get(Opc)).addReg(SrcReg);
Owen Anderson9fa72d92008-08-26 18:03:31 +00002055 return true;
Chris Lattner0d128722008-03-09 09:15:31 +00002056 }
Chris Lattner8869eeb2008-03-09 08:46:19 +00002057
Owen Anderson9fa72d92008-08-26 18:03:31 +00002058 // Not yet supported!
2059 return false;
Owen Anderson8f2c8932007-12-31 06:32:00 +00002060}
2061
Rafael Espindolaa704f942010-06-12 20:13:29 +00002062static unsigned getLoadStoreRegOpcode(unsigned Reg,
2063 const TargetRegisterClass *RC,
2064 bool isStackAligned,
2065 const TargetMachine &TM,
2066 bool load) {
2067 if (RC == &X86::GR64RegClass || RC == &X86::GR64_NOSPRegClass) {
2068 return load ? X86::MOV64rm : X86::MOV64mr;
2069 } else if (RC == &X86::GR32RegClass || RC == &X86::GR32_NOSPRegClass) {
2070 return load ? X86::MOV32rm : X86::MOV32mr;
2071 } else if (RC == &X86::GR16RegClass) {
2072 return load ? X86::MOV16rm : X86::MOV16mr;
2073 } else if (RC == &X86::GR8RegClass) {
2074 // Copying to or from a physical H register on x86-64 requires a NOREX
2075 // move. Otherwise use a normal move.
2076 if (isHReg(Reg) &&
2077 TM.getSubtarget<X86Subtarget>().is64Bit())
2078 return load ? X86::MOV8rm_NOREX : X86::MOV8mr_NOREX;
2079 else
2080 return load ? X86::MOV8rm : X86::MOV8mr;
2081 } else if (RC == &X86::GR64_ABCDRegClass) {
2082 return load ? X86::MOV64rm : X86::MOV64mr;
2083 } else if (RC == &X86::GR32_ABCDRegClass) {
2084 return load ? X86::MOV32rm : X86::MOV32mr;
2085 } else if (RC == &X86::GR16_ABCDRegClass) {
2086 return load ? X86::MOV16rm : X86::MOV16mr;
2087 } else if (RC == &X86::GR8_ABCD_LRegClass) {
2088 return load ? X86::MOV8rm :X86::MOV8mr;
2089 } else if (RC == &X86::GR8_ABCD_HRegClass) {
2090 if (TM.getSubtarget<X86Subtarget>().is64Bit())
2091 return load ? X86::MOV8rm_NOREX : X86::MOV8mr_NOREX;
2092 else
2093 return load ? X86::MOV8rm : X86::MOV8mr;
2094 } else if (RC == &X86::GR64_NOREXRegClass ||
2095 RC == &X86::GR64_NOREX_NOSPRegClass) {
2096 return load ? X86::MOV64rm : X86::MOV64mr;
2097 } else if (RC == &X86::GR32_NOREXRegClass) {
2098 return load ? X86::MOV32rm : X86::MOV32mr;
2099 } else if (RC == &X86::GR16_NOREXRegClass) {
2100 return load ? X86::MOV16rm : X86::MOV16mr;
2101 } else if (RC == &X86::GR8_NOREXRegClass) {
2102 return load ? X86::MOV8rm : X86::MOV8mr;
2103 } else if (RC == &X86::GR64_TCRegClass) {
2104 return load ? X86::MOV64rm_TC : X86::MOV64mr_TC;
2105 } else if (RC == &X86::GR32_TCRegClass) {
2106 return load ? X86::MOV32rm_TC : X86::MOV32mr_TC;
2107 } else if (RC == &X86::RFP80RegClass) {
2108 return load ? X86::LD_Fp80m : X86::ST_FpP80m;
2109 } else if (RC == &X86::RFP64RegClass) {
2110 return load ? X86::LD_Fp64m : X86::ST_Fp64m;
2111 } else if (RC == &X86::RFP32RegClass) {
2112 return load ? X86::LD_Fp32m : X86::ST_Fp32m;
2113 } else if (RC == &X86::FR32RegClass) {
2114 return load ? X86::MOVSSrm : X86::MOVSSmr;
2115 } else if (RC == &X86::FR64RegClass) {
2116 return load ? X86::MOVSDrm : X86::MOVSDmr;
2117 } else if (RC == &X86::VR128RegClass) {
2118 // If stack is realigned we can use aligned stores.
2119 if (isStackAligned)
2120 return load ? X86::MOVAPSrm : X86::MOVAPSmr;
2121 else
2122 return load ? X86::MOVUPSrm : X86::MOVUPSmr;
2123 } else if (RC == &X86::VR64RegClass) {
2124 return load ? X86::MMX_MOVQ64rm : X86::MMX_MOVQ64mr;
2125 } else {
2126 llvm_unreachable("Unknown regclass");
2127 }
2128}
2129
Dan Gohman1d8ce9c2009-04-27 16:41:36 +00002130static unsigned getStoreRegOpcode(unsigned SrcReg,
2131 const TargetRegisterClass *RC,
2132 bool isStackAligned,
2133 TargetMachine &TM) {
Rafael Espindolaa704f942010-06-12 20:13:29 +00002134 return getLoadStoreRegOpcode(SrcReg, RC, isStackAligned, TM, false);
2135}
Owen Anderson81875432008-01-01 21:11:32 +00002136
Rafael Espindolaa704f942010-06-12 20:13:29 +00002137
2138static unsigned getLoadRegOpcode(unsigned DestReg,
2139 const TargetRegisterClass *RC,
2140 bool isStackAligned,
2141 const TargetMachine &TM) {
2142 return getLoadStoreRegOpcode(DestReg, RC, isStackAligned, TM, true);
Owen Anderson81875432008-01-01 21:11:32 +00002143}
2144
2145void X86InstrInfo::storeRegToStackSlot(MachineBasicBlock &MBB,
2146 MachineBasicBlock::iterator MI,
2147 unsigned SrcReg, bool isKill, int FrameIdx,
Evan Cheng1f8534d2010-05-06 19:06:44 +00002148 const TargetRegisterClass *RC,
2149 const TargetRegisterInfo *TRI) const {
Anton Korobeynikov44cf57f2008-07-19 06:30:51 +00002150 const MachineFunction &MF = *MBB.getParent();
Jim Grosbache9b2eed2010-01-19 18:31:11 +00002151 bool isAligned = (RI.getStackAlignment() >= 16) || RI.canRealignStack(MF);
Dan Gohman1d8ce9c2009-04-27 16:41:36 +00002152 unsigned Opc = getStoreRegOpcode(SrcReg, RC, isAligned, TM);
Dale Johannesenb5ca78e2010-01-26 00:03:12 +00002153 DebugLoc DL = MBB.findDebugLoc(MI);
Bill Wendling13ee2e42009-02-11 21:51:19 +00002154 addFrameReference(BuildMI(MBB, MI, DL, get(Opc)), FrameIdx)
Bill Wendling2b739762009-05-13 21:33:08 +00002155 .addReg(SrcReg, getKillRegState(isKill));
Owen Anderson81875432008-01-01 21:11:32 +00002156}
2157
2158void X86InstrInfo::storeRegToAddr(MachineFunction &MF, unsigned SrcReg,
2159 bool isKill,
2160 SmallVectorImpl<MachineOperand> &Addr,
2161 const TargetRegisterClass *RC,
Dan Gohmanc7973eb2009-10-09 18:10:05 +00002162 MachineInstr::mmo_iterator MMOBegin,
2163 MachineInstr::mmo_iterator MMOEnd,
Owen Anderson81875432008-01-01 21:11:32 +00002164 SmallVectorImpl<MachineInstr*> &NewMIs) const {
Evan Cheng4cb1de52010-07-02 20:36:18 +00002165 bool isAligned = *MMOBegin && (*MMOBegin)->getAlignment() >= 16;
Dan Gohman1d8ce9c2009-04-27 16:41:36 +00002166 unsigned Opc = getStoreRegOpcode(SrcReg, RC, isAligned, TM);
Chris Lattnerd2c680b2010-04-02 20:16:16 +00002167 DebugLoc DL;
Dale Johannesen77cce4d2009-02-12 23:08:38 +00002168 MachineInstrBuilder MIB = BuildMI(MF, DL, get(Opc));
Owen Anderson81875432008-01-01 21:11:32 +00002169 for (unsigned i = 0, e = Addr.size(); i != e; ++i)
Dan Gohmanc909bbb2009-02-18 05:45:50 +00002170 MIB.addOperand(Addr[i]);
Bill Wendling2b739762009-05-13 21:33:08 +00002171 MIB.addReg(SrcReg, getKillRegState(isKill));
Dan Gohmanc7973eb2009-10-09 18:10:05 +00002172 (*MIB).setMemRefs(MMOBegin, MMOEnd);
Owen Anderson81875432008-01-01 21:11:32 +00002173 NewMIs.push_back(MIB);
2174}
2175
Owen Anderson81875432008-01-01 21:11:32 +00002176
2177void X86InstrInfo::loadRegFromStackSlot(MachineBasicBlock &MBB,
Anton Korobeynikov44cf57f2008-07-19 06:30:51 +00002178 MachineBasicBlock::iterator MI,
2179 unsigned DestReg, int FrameIdx,
Evan Cheng1f8534d2010-05-06 19:06:44 +00002180 const TargetRegisterClass *RC,
2181 const TargetRegisterInfo *TRI) const {
Anton Korobeynikov44cf57f2008-07-19 06:30:51 +00002182 const MachineFunction &MF = *MBB.getParent();
Jim Grosbache9b2eed2010-01-19 18:31:11 +00002183 bool isAligned = (RI.getStackAlignment() >= 16) || RI.canRealignStack(MF);
Dan Gohman1d8ce9c2009-04-27 16:41:36 +00002184 unsigned Opc = getLoadRegOpcode(DestReg, RC, isAligned, TM);
Dale Johannesenb5ca78e2010-01-26 00:03:12 +00002185 DebugLoc DL = MBB.findDebugLoc(MI);
Bill Wendling13ee2e42009-02-11 21:51:19 +00002186 addFrameReference(BuildMI(MBB, MI, DL, get(Opc), DestReg), FrameIdx);
Owen Anderson81875432008-01-01 21:11:32 +00002187}
2188
2189void X86InstrInfo::loadRegFromAddr(MachineFunction &MF, unsigned DestReg,
Evan Chenge52c1912008-07-03 09:09:37 +00002190 SmallVectorImpl<MachineOperand> &Addr,
2191 const TargetRegisterClass *RC,
Dan Gohmanc7973eb2009-10-09 18:10:05 +00002192 MachineInstr::mmo_iterator MMOBegin,
2193 MachineInstr::mmo_iterator MMOEnd,
Owen Anderson81875432008-01-01 21:11:32 +00002194 SmallVectorImpl<MachineInstr*> &NewMIs) const {
Evan Cheng4cb1de52010-07-02 20:36:18 +00002195 bool isAligned = *MMOBegin && (*MMOBegin)->getAlignment() >= 16;
Dan Gohman1d8ce9c2009-04-27 16:41:36 +00002196 unsigned Opc = getLoadRegOpcode(DestReg, RC, isAligned, TM);
Chris Lattnerd2c680b2010-04-02 20:16:16 +00002197 DebugLoc DL;
Dale Johannesen77cce4d2009-02-12 23:08:38 +00002198 MachineInstrBuilder MIB = BuildMI(MF, DL, get(Opc), DestReg);
Owen Anderson81875432008-01-01 21:11:32 +00002199 for (unsigned i = 0, e = Addr.size(); i != e; ++i)
Dan Gohmanc909bbb2009-02-18 05:45:50 +00002200 MIB.addOperand(Addr[i]);
Dan Gohmanc7973eb2009-10-09 18:10:05 +00002201 (*MIB).setMemRefs(MMOBegin, MMOEnd);
Owen Anderson81875432008-01-01 21:11:32 +00002202 NewMIs.push_back(MIB);
2203}
2204
Owen Anderson6690c7f2008-01-04 23:57:37 +00002205bool X86InstrInfo::spillCalleeSavedRegisters(MachineBasicBlock &MBB,
Bill Wendling13ee2e42009-02-11 21:51:19 +00002206 MachineBasicBlock::iterator MI,
Evan Cheng32d1bb92010-05-22 01:47:14 +00002207 const std::vector<CalleeSavedInfo> &CSI,
2208 const TargetRegisterInfo *TRI) const {
Owen Anderson6690c7f2008-01-04 23:57:37 +00002209 if (CSI.empty())
2210 return false;
2211
Dale Johannesene0dcaa82010-01-20 21:36:02 +00002212 DebugLoc DL = MBB.findDebugLoc(MI);
Bill Wendling13ee2e42009-02-11 21:51:19 +00002213
Evan Chengc275cf62008-09-26 19:14:21 +00002214 bool is64Bit = TM.getSubtarget<X86Subtarget>().is64Bit();
Anton Korobeynikovb5cc6d82009-08-28 16:06:41 +00002215 bool isWin64 = TM.getSubtarget<X86Subtarget>().isTargetWin64();
Anton Korobeynikov1deb2dd2008-10-04 11:09:36 +00002216 unsigned SlotSize = is64Bit ? 8 : 4;
2217
2218 MachineFunction &MF = *MBB.getParent();
Evan Cheng10b8d222009-07-09 06:53:48 +00002219 unsigned FPReg = RI.getFrameRegister(MF);
Anton Korobeynikov1deb2dd2008-10-04 11:09:36 +00002220 X86MachineFunctionInfo *X86FI = MF.getInfo<X86MachineFunctionInfo>();
Eli Friedman65b88222009-06-04 02:32:04 +00002221 unsigned CalleeFrameSize = 0;
Anton Korobeynikov1deb2dd2008-10-04 11:09:36 +00002222
Owen Anderson6690c7f2008-01-04 23:57:37 +00002223 unsigned Opc = is64Bit ? X86::PUSH64r : X86::PUSH32r;
2224 for (unsigned i = CSI.size(); i != 0; --i) {
2225 unsigned Reg = CSI[i-1].getReg();
2226 // Add the callee-saved register as live-in. It's killed at the spill.
2227 MBB.addLiveIn(Reg);
Evan Cheng10b8d222009-07-09 06:53:48 +00002228 if (Reg == FPReg)
2229 // X86RegisterInfo::emitPrologue will handle spilling of frame register.
2230 continue;
Rafael Espindola9699a4f2010-06-02 20:02:30 +00002231 if (!X86::VR128RegClass.contains(Reg) && !isWin64) {
Eli Friedman65b88222009-06-04 02:32:04 +00002232 CalleeFrameSize += SlotSize;
Evan Cheng10b8d222009-07-09 06:53:48 +00002233 BuildMI(MBB, MI, DL, get(Opc)).addReg(Reg, RegState::Kill);
Eli Friedman65b88222009-06-04 02:32:04 +00002234 } else {
Rafael Espindola9699a4f2010-06-02 20:02:30 +00002235 storeRegToStackSlot(MBB, MI, Reg, true, CSI[i-1].getFrameIdx(),
2236 &X86::VR128RegClass, &RI);
Eli Friedman65b88222009-06-04 02:32:04 +00002237 }
Owen Anderson6690c7f2008-01-04 23:57:37 +00002238 }
Eli Friedman65b88222009-06-04 02:32:04 +00002239
2240 X86FI->setCalleeSavedFrameSize(CalleeFrameSize);
Owen Anderson6690c7f2008-01-04 23:57:37 +00002241 return true;
2242}
2243
2244bool X86InstrInfo::restoreCalleeSavedRegisters(MachineBasicBlock &MBB,
Bill Wendling13ee2e42009-02-11 21:51:19 +00002245 MachineBasicBlock::iterator MI,
Evan Cheng32d1bb92010-05-22 01:47:14 +00002246 const std::vector<CalleeSavedInfo> &CSI,
2247 const TargetRegisterInfo *TRI) const {
Owen Anderson6690c7f2008-01-04 23:57:37 +00002248 if (CSI.empty())
2249 return false;
Bill Wendling13ee2e42009-02-11 21:51:19 +00002250
Dale Johannesene0dcaa82010-01-20 21:36:02 +00002251 DebugLoc DL = MBB.findDebugLoc(MI);
Bill Wendling13ee2e42009-02-11 21:51:19 +00002252
Evan Cheng10b8d222009-07-09 06:53:48 +00002253 MachineFunction &MF = *MBB.getParent();
2254 unsigned FPReg = RI.getFrameRegister(MF);
Owen Anderson6690c7f2008-01-04 23:57:37 +00002255 bool is64Bit = TM.getSubtarget<X86Subtarget>().is64Bit();
Anton Korobeynikovb5cc6d82009-08-28 16:06:41 +00002256 bool isWin64 = TM.getSubtarget<X86Subtarget>().isTargetWin64();
Owen Anderson6690c7f2008-01-04 23:57:37 +00002257 unsigned Opc = is64Bit ? X86::POP64r : X86::POP32r;
2258 for (unsigned i = 0, e = CSI.size(); i != e; ++i) {
2259 unsigned Reg = CSI[i].getReg();
Evan Cheng10b8d222009-07-09 06:53:48 +00002260 if (Reg == FPReg)
2261 // X86RegisterInfo::emitEpilogue will handle restoring of frame register.
2262 continue;
Rafael Espindola9699a4f2010-06-02 20:02:30 +00002263 if (!X86::VR128RegClass.contains(Reg) && !isWin64) {
Eli Friedman65b88222009-06-04 02:32:04 +00002264 BuildMI(MBB, MI, DL, get(Opc), Reg);
2265 } else {
Rafael Espindola9699a4f2010-06-02 20:02:30 +00002266 loadRegFromStackSlot(MBB, MI, Reg, CSI[i].getFrameIdx(),
2267 &X86::VR128RegClass, &RI);
Eli Friedman65b88222009-06-04 02:32:04 +00002268 }
Owen Anderson6690c7f2008-01-04 23:57:37 +00002269 }
2270 return true;
2271}
2272
Evan Cheng17b0c672010-04-26 07:38:55 +00002273MachineInstr*
2274X86InstrInfo::emitFrameIndexDebugValue(MachineFunction &MF,
Evan Chengf9c420a2010-04-29 01:13:30 +00002275 int FrameIx, uint64_t Offset,
Evan Cheng17b0c672010-04-26 07:38:55 +00002276 const MDNode *MDPtr,
2277 DebugLoc DL) const {
Evan Cheng17b0c672010-04-26 07:38:55 +00002278 X86AddressMode AM;
2279 AM.BaseType = X86AddressMode::FrameIndexBase;
2280 AM.Base.FrameIndex = FrameIx;
2281 MachineInstrBuilder MIB = BuildMI(MF, DL, get(X86::DBG_VALUE));
2282 addFullAddress(MIB, AM).addImm(Offset).addMetadata(MDPtr);
2283 return &*MIB;
2284}
2285
Dan Gohman221a4372008-07-07 23:14:23 +00002286static MachineInstr *FuseTwoAddrInst(MachineFunction &MF, unsigned Opcode,
Dan Gohmanc24a3f82009-01-05 17:59:02 +00002287 const SmallVectorImpl<MachineOperand> &MOs,
Bill Wendling5aa0ddb2009-02-03 00:55:04 +00002288 MachineInstr *MI,
2289 const TargetInstrInfo &TII) {
Owen Anderson9a184ef2008-01-07 01:35:02 +00002290 // Create the base instruction with the memory operand as the first part.
Bill Wendling5aa0ddb2009-02-03 00:55:04 +00002291 MachineInstr *NewMI = MF.CreateMachineInstr(TII.get(Opcode),
2292 MI->getDebugLoc(), true);
Owen Anderson9a184ef2008-01-07 01:35:02 +00002293 MachineInstrBuilder MIB(NewMI);
2294 unsigned NumAddrOps = MOs.size();
2295 for (unsigned i = 0; i != NumAddrOps; ++i)
Dan Gohmanc909bbb2009-02-18 05:45:50 +00002296 MIB.addOperand(MOs[i]);
Owen Anderson9a184ef2008-01-07 01:35:02 +00002297 if (NumAddrOps < 4) // FrameIndex only
Rafael Espindolabca99f72009-04-08 21:14:34 +00002298 addOffset(MIB, 0);
Owen Anderson9a184ef2008-01-07 01:35:02 +00002299
2300 // Loop over the rest of the ri operands, converting them over.
Chris Lattner5b930372008-01-07 07:27:27 +00002301 unsigned NumOps = MI->getDesc().getNumOperands()-2;
Owen Anderson9a184ef2008-01-07 01:35:02 +00002302 for (unsigned i = 0; i != NumOps; ++i) {
2303 MachineOperand &MO = MI->getOperand(i+2);
Dan Gohmanc909bbb2009-02-18 05:45:50 +00002304 MIB.addOperand(MO);
Owen Anderson9a184ef2008-01-07 01:35:02 +00002305 }
2306 for (unsigned i = NumOps+2, e = MI->getNumOperands(); i != e; ++i) {
2307 MachineOperand &MO = MI->getOperand(i);
Dan Gohmanc909bbb2009-02-18 05:45:50 +00002308 MIB.addOperand(MO);
Owen Anderson9a184ef2008-01-07 01:35:02 +00002309 }
2310 return MIB;
2311}
2312
Dan Gohman221a4372008-07-07 23:14:23 +00002313static MachineInstr *FuseInst(MachineFunction &MF,
2314 unsigned Opcode, unsigned OpNo,
Dan Gohmanc24a3f82009-01-05 17:59:02 +00002315 const SmallVectorImpl<MachineOperand> &MOs,
Owen Anderson9a184ef2008-01-07 01:35:02 +00002316 MachineInstr *MI, const TargetInstrInfo &TII) {
Bill Wendling5aa0ddb2009-02-03 00:55:04 +00002317 MachineInstr *NewMI = MF.CreateMachineInstr(TII.get(Opcode),
2318 MI->getDebugLoc(), true);
Owen Anderson9a184ef2008-01-07 01:35:02 +00002319 MachineInstrBuilder MIB(NewMI);
2320
2321 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
2322 MachineOperand &MO = MI->getOperand(i);
2323 if (i == OpNo) {
Dan Gohmanb9f4fa72008-10-03 15:45:36 +00002324 assert(MO.isReg() && "Expected to fold into reg operand!");
Owen Anderson9a184ef2008-01-07 01:35:02 +00002325 unsigned NumAddrOps = MOs.size();
2326 for (unsigned i = 0; i != NumAddrOps; ++i)
Dan Gohmanc909bbb2009-02-18 05:45:50 +00002327 MIB.addOperand(MOs[i]);
Owen Anderson9a184ef2008-01-07 01:35:02 +00002328 if (NumAddrOps < 4) // FrameIndex only
Rafael Espindolabca99f72009-04-08 21:14:34 +00002329 addOffset(MIB, 0);
Owen Anderson9a184ef2008-01-07 01:35:02 +00002330 } else {
Dan Gohmanc909bbb2009-02-18 05:45:50 +00002331 MIB.addOperand(MO);
Owen Anderson9a184ef2008-01-07 01:35:02 +00002332 }
2333 }
2334 return MIB;
2335}
2336
2337static MachineInstr *MakeM0Inst(const TargetInstrInfo &TII, unsigned Opcode,
Dan Gohmanc24a3f82009-01-05 17:59:02 +00002338 const SmallVectorImpl<MachineOperand> &MOs,
Owen Anderson9a184ef2008-01-07 01:35:02 +00002339 MachineInstr *MI) {
Dan Gohman221a4372008-07-07 23:14:23 +00002340 MachineFunction &MF = *MI->getParent()->getParent();
Bill Wendling13ee2e42009-02-11 21:51:19 +00002341 MachineInstrBuilder MIB = BuildMI(MF, MI->getDebugLoc(), TII.get(Opcode));
Owen Anderson9a184ef2008-01-07 01:35:02 +00002342
2343 unsigned NumAddrOps = MOs.size();
2344 for (unsigned i = 0; i != NumAddrOps; ++i)
Dan Gohmanc909bbb2009-02-18 05:45:50 +00002345 MIB.addOperand(MOs[i]);
Owen Anderson9a184ef2008-01-07 01:35:02 +00002346 if (NumAddrOps < 4) // FrameIndex only
Rafael Espindolabca99f72009-04-08 21:14:34 +00002347 addOffset(MIB, 0);
Owen Anderson9a184ef2008-01-07 01:35:02 +00002348 return MIB.addImm(0);
2349}
2350
2351MachineInstr*
Dan Gohmanedc83d62008-12-03 18:43:12 +00002352X86InstrInfo::foldMemoryOperandImpl(MachineFunction &MF,
2353 MachineInstr *MI, unsigned i,
Evan Chenga5853792009-07-15 06:10:07 +00002354 const SmallVectorImpl<MachineOperand> &MOs,
Evan Cheng8f0797f2009-09-11 00:39:26 +00002355 unsigned Size, unsigned Align) const {
Evan Chenga5853792009-07-15 06:10:07 +00002356 const DenseMap<unsigned*, std::pair<unsigned,unsigned> > *OpcodeTablePtr=NULL;
Owen Anderson9a184ef2008-01-07 01:35:02 +00002357 bool isTwoAddrFold = false;
Chris Lattner5b930372008-01-07 07:27:27 +00002358 unsigned NumOps = MI->getDesc().getNumOperands();
Owen Anderson9a184ef2008-01-07 01:35:02 +00002359 bool isTwoAddr = NumOps > 1 &&
Chris Lattner5b930372008-01-07 07:27:27 +00002360 MI->getDesc().getOperandConstraint(1, TOI::TIED_TO) != -1;
Owen Anderson9a184ef2008-01-07 01:35:02 +00002361
2362 MachineInstr *NewMI = NULL;
2363 // Folding a memory location into the two-address part of a two-address
2364 // instruction is different than folding it other places. It requires
2365 // replacing the *two* registers with the memory location.
2366 if (isTwoAddr && NumOps >= 2 && i < 2 &&
Dan Gohmanb9f4fa72008-10-03 15:45:36 +00002367 MI->getOperand(0).isReg() &&
2368 MI->getOperand(1).isReg() &&
Owen Anderson9a184ef2008-01-07 01:35:02 +00002369 MI->getOperand(0).getReg() == MI->getOperand(1).getReg()) {
2370 OpcodeTablePtr = &RegOp2MemOpTable2Addr;
2371 isTwoAddrFold = true;
2372 } else if (i == 0) { // If operand 0
Dan Gohmanb9e1c8d2010-01-12 04:42:54 +00002373 if (MI->getOpcode() == X86::MOV64r0)
2374 NewMI = MakeM0Inst(*this, X86::MOV64mi32, MOs, MI);
2375 else if (MI->getOpcode() == X86::MOV32r0)
Owen Anderson9a184ef2008-01-07 01:35:02 +00002376 NewMI = MakeM0Inst(*this, X86::MOV32mi, MOs, MI);
Dan Gohmanb9e1c8d2010-01-12 04:42:54 +00002377 else if (MI->getOpcode() == X86::MOV16r0)
2378 NewMI = MakeM0Inst(*this, X86::MOV16mi, MOs, MI);
Owen Anderson9a184ef2008-01-07 01:35:02 +00002379 else if (MI->getOpcode() == X86::MOV8r0)
2380 NewMI = MakeM0Inst(*this, X86::MOV8mi, MOs, MI);
Evan Chenge52c1912008-07-03 09:09:37 +00002381 if (NewMI)
Owen Anderson9a184ef2008-01-07 01:35:02 +00002382 return NewMI;
Owen Anderson9a184ef2008-01-07 01:35:02 +00002383
2384 OpcodeTablePtr = &RegOp2MemOpTable0;
2385 } else if (i == 1) {
2386 OpcodeTablePtr = &RegOp2MemOpTable1;
2387 } else if (i == 2) {
2388 OpcodeTablePtr = &RegOp2MemOpTable2;
2389 }
2390
2391 // If table selected...
2392 if (OpcodeTablePtr) {
2393 // Find the Opcode to fuse
Jeffrey Yasskin8154d2e2009-11-10 01:02:17 +00002394 DenseMap<unsigned*, std::pair<unsigned,unsigned> >::const_iterator I =
Owen Anderson9a184ef2008-01-07 01:35:02 +00002395 OpcodeTablePtr->find((unsigned*)MI->getOpcode());
2396 if (I != OpcodeTablePtr->end()) {
Evan Cheng8f0797f2009-09-11 00:39:26 +00002397 unsigned Opcode = I->second.first;
Evan Chenga5853792009-07-15 06:10:07 +00002398 unsigned MinAlign = I->second.second;
2399 if (Align < MinAlign)
2400 return NULL;
Evan Cheng5b7dbbf2009-09-11 01:01:31 +00002401 bool NarrowToMOV32rm = false;
Evan Cheng8f0797f2009-09-11 00:39:26 +00002402 if (Size) {
2403 unsigned RCSize = MI->getDesc().OpInfo[i].getRegClass(&RI)->getSize();
2404 if (Size < RCSize) {
2405 // Check if it's safe to fold the load. If the size of the object is
2406 // narrower than the load width, then it's not.
2407 if (Opcode != X86::MOV64rm || RCSize != 8 || Size != 4)
2408 return NULL;
2409 // If this is a 64-bit load, but the spill slot is 32, then we can do
2410 // a 32-bit load which is implicitly zero-extended. This likely is due
2411 // to liveintervalanalysis remat'ing a load from stack slot.
Evan Cheng5b7dbbf2009-09-11 01:01:31 +00002412 if (MI->getOperand(0).getSubReg() || MI->getOperand(1).getSubReg())
2413 return NULL;
Evan Cheng8f0797f2009-09-11 00:39:26 +00002414 Opcode = X86::MOV32rm;
Evan Cheng5b7dbbf2009-09-11 01:01:31 +00002415 NarrowToMOV32rm = true;
Evan Cheng8f0797f2009-09-11 00:39:26 +00002416 }
2417 }
2418
Owen Anderson9a184ef2008-01-07 01:35:02 +00002419 if (isTwoAddrFold)
Evan Cheng8f0797f2009-09-11 00:39:26 +00002420 NewMI = FuseTwoAddrInst(MF, Opcode, MOs, MI, *this);
Owen Anderson9a184ef2008-01-07 01:35:02 +00002421 else
Evan Cheng8f0797f2009-09-11 00:39:26 +00002422 NewMI = FuseInst(MF, Opcode, i, MOs, MI, *this);
Evan Cheng5b7dbbf2009-09-11 01:01:31 +00002423
2424 if (NarrowToMOV32rm) {
2425 // If this is the special case where we use a MOV32rm to load a 32-bit
2426 // value and zero-extend the top bits. Change the destination register
2427 // to a 32-bit one.
2428 unsigned DstReg = NewMI->getOperand(0).getReg();
2429 if (TargetRegisterInfo::isPhysicalRegister(DstReg))
2430 NewMI->getOperand(0).setReg(RI.getSubReg(DstReg,
Jakob Stoklund Olesen834b7392010-05-24 14:48:17 +00002431 X86::sub_32bit));
Evan Cheng5b7dbbf2009-09-11 01:01:31 +00002432 else
Jakob Stoklund Olesen834b7392010-05-24 14:48:17 +00002433 NewMI->getOperand(0).setSubReg(X86::sub_32bit);
Evan Cheng5b7dbbf2009-09-11 01:01:31 +00002434 }
Owen Anderson9a184ef2008-01-07 01:35:02 +00002435 return NewMI;
2436 }
2437 }
2438
2439 // No fusion
2440 if (PrintFailedFusing)
David Greene5fd1b6e2010-01-05 01:29:29 +00002441 dbgs() << "We failed to fuse operand " << i << " in " << *MI;
Owen Anderson9a184ef2008-01-07 01:35:02 +00002442 return NULL;
2443}
2444
2445
Dan Gohmanedc83d62008-12-03 18:43:12 +00002446MachineInstr* X86InstrInfo::foldMemoryOperandImpl(MachineFunction &MF,
2447 MachineInstr *MI,
Evan Chenga5853792009-07-15 06:10:07 +00002448 const SmallVectorImpl<unsigned> &Ops,
Dan Gohmanedc83d62008-12-03 18:43:12 +00002449 int FrameIndex) const {
Owen Anderson9a184ef2008-01-07 01:35:02 +00002450 // Check switch flag
2451 if (NoFusing) return NULL;
2452
Evan Chengd53fca12009-12-22 17:47:23 +00002453 if (!MF.getFunction()->hasFnAttr(Attribute::OptimizeForSize))
Evan Chengd3f27fb2009-12-18 07:40:29 +00002454 switch (MI->getOpcode()) {
2455 case X86::CVTSD2SSrr:
2456 case X86::Int_CVTSD2SSrr:
2457 case X86::CVTSS2SDrr:
2458 case X86::Int_CVTSS2SDrr:
2459 case X86::RCPSSr:
2460 case X86::RCPSSr_Int:
2461 case X86::ROUNDSDr_Int:
2462 case X86::ROUNDSSr_Int:
2463 case X86::RSQRTSSr:
2464 case X86::RSQRTSSr_Int:
2465 case X86::SQRTSSr:
2466 case X86::SQRTSSr_Int:
2467 return 0;
2468 }
2469
Evan Cheng4f2f3f62008-02-08 21:20:40 +00002470 const MachineFrameInfo *MFI = MF.getFrameInfo();
Evan Cheng8f0797f2009-09-11 00:39:26 +00002471 unsigned Size = MFI->getObjectSize(FrameIndex);
Evan Cheng4f2f3f62008-02-08 21:20:40 +00002472 unsigned Alignment = MFI->getObjectAlignment(FrameIndex);
Owen Anderson9a184ef2008-01-07 01:35:02 +00002473 if (Ops.size() == 2 && Ops[0] == 0 && Ops[1] == 1) {
2474 unsigned NewOpc = 0;
Evan Cheng8f0797f2009-09-11 00:39:26 +00002475 unsigned RCSize = 0;
Owen Anderson9a184ef2008-01-07 01:35:02 +00002476 switch (MI->getOpcode()) {
2477 default: return NULL;
Evan Cheng8f0797f2009-09-11 00:39:26 +00002478 case X86::TEST8rr: NewOpc = X86::CMP8ri; RCSize = 1; break;
Dan Gohman06de7ef2010-05-18 21:42:03 +00002479 case X86::TEST16rr: NewOpc = X86::CMP16ri8; RCSize = 2; break;
2480 case X86::TEST32rr: NewOpc = X86::CMP32ri8; RCSize = 4; break;
2481 case X86::TEST64rr: NewOpc = X86::CMP64ri8; RCSize = 8; break;
Owen Anderson9a184ef2008-01-07 01:35:02 +00002482 }
Evan Cheng8f0797f2009-09-11 00:39:26 +00002483 // Check if it's safe to fold the load. If the size of the object is
2484 // narrower than the load width, then it's not.
2485 if (Size < RCSize)
2486 return NULL;
Owen Anderson9a184ef2008-01-07 01:35:02 +00002487 // Change to CMPXXri r, 0 first.
Chris Lattner86bb02f2008-01-11 18:10:50 +00002488 MI->setDesc(get(NewOpc));
Owen Anderson9a184ef2008-01-07 01:35:02 +00002489 MI->getOperand(1).ChangeToImmediate(0);
2490 } else if (Ops.size() != 1)
2491 return NULL;
2492
2493 SmallVector<MachineOperand,4> MOs;
2494 MOs.push_back(MachineOperand::CreateFI(FrameIndex));
Evan Cheng8f0797f2009-09-11 00:39:26 +00002495 return foldMemoryOperandImpl(MF, MI, Ops[0], MOs, Size, Alignment);
Owen Anderson9a184ef2008-01-07 01:35:02 +00002496}
2497
Dan Gohmanedc83d62008-12-03 18:43:12 +00002498MachineInstr* X86InstrInfo::foldMemoryOperandImpl(MachineFunction &MF,
2499 MachineInstr *MI,
Evan Chenga5853792009-07-15 06:10:07 +00002500 const SmallVectorImpl<unsigned> &Ops,
Dan Gohmanedc83d62008-12-03 18:43:12 +00002501 MachineInstr *LoadMI) const {
Owen Anderson9a184ef2008-01-07 01:35:02 +00002502 // Check switch flag
2503 if (NoFusing) return NULL;
2504
Evan Chengd53fca12009-12-22 17:47:23 +00002505 if (!MF.getFunction()->hasFnAttr(Attribute::OptimizeForSize))
Evan Chengd3f27fb2009-12-18 07:40:29 +00002506 switch (MI->getOpcode()) {
2507 case X86::CVTSD2SSrr:
2508 case X86::Int_CVTSD2SSrr:
2509 case X86::CVTSS2SDrr:
2510 case X86::Int_CVTSS2SDrr:
2511 case X86::RCPSSr:
2512 case X86::RCPSSr_Int:
2513 case X86::ROUNDSDr_Int:
2514 case X86::ROUNDSSr_Int:
2515 case X86::RSQRTSSr:
2516 case X86::RSQRTSSr_Int:
2517 case X86::SQRTSSr:
2518 case X86::SQRTSSr_Int:
2519 return 0;
2520 }
2521
Dan Gohmand0e8c752008-07-12 00:10:52 +00002522 // Determine the alignment of the load.
Evan Cheng4f2f3f62008-02-08 21:20:40 +00002523 unsigned Alignment = 0;
Dan Gohmand0e8c752008-07-12 00:10:52 +00002524 if (LoadMI->hasOneMemOperand())
Dan Gohman4e3bb1b2009-09-25 20:36:54 +00002525 Alignment = (*LoadMI->memoperands_begin())->getAlignment();
Dan Gohman51dbce62009-09-21 18:30:38 +00002526 else
2527 switch (LoadMI->getOpcode()) {
Jakob Stoklund Olesen8eb9c312010-03-31 00:40:13 +00002528 case X86::V_SET0PS:
2529 case X86::V_SET0PD:
2530 case X86::V_SET0PI:
Dan Gohman51dbce62009-09-21 18:30:38 +00002531 case X86::V_SETALLONES:
2532 Alignment = 16;
2533 break;
2534 case X86::FsFLD0SD:
2535 Alignment = 8;
2536 break;
2537 case X86::FsFLD0SS:
2538 Alignment = 4;
2539 break;
2540 default:
2541 llvm_unreachable("Don't know how to fold this instruction!");
2542 }
Owen Anderson9a184ef2008-01-07 01:35:02 +00002543 if (Ops.size() == 2 && Ops[0] == 0 && Ops[1] == 1) {
2544 unsigned NewOpc = 0;
2545 switch (MI->getOpcode()) {
2546 default: return NULL;
2547 case X86::TEST8rr: NewOpc = X86::CMP8ri; break;
Dan Gohman4b828512010-05-18 21:54:15 +00002548 case X86::TEST16rr: NewOpc = X86::CMP16ri8; break;
2549 case X86::TEST32rr: NewOpc = X86::CMP32ri8; break;
2550 case X86::TEST64rr: NewOpc = X86::CMP64ri8; break;
Owen Anderson9a184ef2008-01-07 01:35:02 +00002551 }
2552 // Change to CMPXXri r, 0 first.
Chris Lattner86bb02f2008-01-11 18:10:50 +00002553 MI->setDesc(get(NewOpc));
Owen Anderson9a184ef2008-01-07 01:35:02 +00002554 MI->getOperand(1).ChangeToImmediate(0);
2555 } else if (Ops.size() != 1)
2556 return NULL;
2557
Rafael Espindolabca99f72009-04-08 21:14:34 +00002558 SmallVector<MachineOperand,X86AddrNumOperands> MOs;
Dan Gohman51dbce62009-09-21 18:30:38 +00002559 switch (LoadMI->getOpcode()) {
Jakob Stoklund Olesen8eb9c312010-03-31 00:40:13 +00002560 case X86::V_SET0PS:
2561 case X86::V_SET0PD:
2562 case X86::V_SET0PI:
Dan Gohman51dbce62009-09-21 18:30:38 +00002563 case X86::V_SETALLONES:
2564 case X86::FsFLD0SD:
2565 case X86::FsFLD0SS: {
Jakob Stoklund Olesen8eb9c312010-03-31 00:40:13 +00002566 // Folding a V_SET0P? or V_SETALLONES as a load, to ease register pressure.
Dan Gohman37eb6c82008-12-03 05:21:24 +00002567 // Create a constant-pool entry and operands to load from it.
2568
Dan Gohmana351bd52010-03-09 03:01:40 +00002569 // Medium and large mode can't fold loads this way.
2570 if (TM.getCodeModel() != CodeModel::Small &&
2571 TM.getCodeModel() != CodeModel::Kernel)
2572 return NULL;
2573
Dan Gohman37eb6c82008-12-03 05:21:24 +00002574 // x86-32 PIC requires a PIC base register for constant pools.
2575 unsigned PICBase = 0;
Jakob Stoklund Olesen29867f12009-07-16 21:24:13 +00002576 if (TM.getRelocationModel() == Reloc::PIC_) {
Evan Cheng3b570332009-07-16 18:44:05 +00002577 if (TM.getSubtarget<X86Subtarget>().is64Bit())
2578 PICBase = X86::RIP;
Jakob Stoklund Olesen29867f12009-07-16 21:24:13 +00002579 else
Evan Cheng3b570332009-07-16 18:44:05 +00002580 // FIXME: PICBase = TM.getInstrInfo()->getGlobalBaseReg(&MF);
2581 // This doesn't work for several reasons.
2582 // 1. GlobalBaseReg may have been spilled.
2583 // 2. It may not be live at MI.
Dan Gohman51dbce62009-09-21 18:30:38 +00002584 return NULL;
Jakob Stoklund Olesen29867f12009-07-16 21:24:13 +00002585 }
Dan Gohman37eb6c82008-12-03 05:21:24 +00002586
Dan Gohman51dbce62009-09-21 18:30:38 +00002587 // Create a constant-pool entry.
Dan Gohman37eb6c82008-12-03 05:21:24 +00002588 MachineConstantPool &MCP = *MF.getConstantPool();
Dan Gohman51dbce62009-09-21 18:30:38 +00002589 const Type *Ty;
2590 if (LoadMI->getOpcode() == X86::FsFLD0SS)
2591 Ty = Type::getFloatTy(MF.getFunction()->getContext());
2592 else if (LoadMI->getOpcode() == X86::FsFLD0SD)
2593 Ty = Type::getDoubleTy(MF.getFunction()->getContext());
2594 else
2595 Ty = VectorType::get(Type::getInt32Ty(MF.getFunction()->getContext()), 4);
Dan Gohman36c56d02010-04-15 01:51:59 +00002596 const Constant *C = LoadMI->getOpcode() == X86::V_SETALLONES ?
Dan Gohman51dbce62009-09-21 18:30:38 +00002597 Constant::getAllOnesValue(Ty) :
2598 Constant::getNullValue(Ty);
2599 unsigned CPI = MCP.getConstantPoolIndex(C, Alignment);
Dan Gohman37eb6c82008-12-03 05:21:24 +00002600
2601 // Create operands to load from the constant pool entry.
2602 MOs.push_back(MachineOperand::CreateReg(PICBase, false));
2603 MOs.push_back(MachineOperand::CreateImm(1));
2604 MOs.push_back(MachineOperand::CreateReg(0, false));
2605 MOs.push_back(MachineOperand::CreateCPI(CPI, 0));
Rafael Espindolabca99f72009-04-08 21:14:34 +00002606 MOs.push_back(MachineOperand::CreateReg(0, false));
Dan Gohman51dbce62009-09-21 18:30:38 +00002607 break;
2608 }
2609 default: {
Dan Gohman37eb6c82008-12-03 05:21:24 +00002610 // Folding a normal load. Just copy the load's address operands.
2611 unsigned NumOps = LoadMI->getDesc().getNumOperands();
Rafael Espindola6cdf4be2009-03-27 15:57:50 +00002612 for (unsigned i = NumOps - X86AddrNumOperands; i != NumOps; ++i)
Dan Gohman37eb6c82008-12-03 05:21:24 +00002613 MOs.push_back(LoadMI->getOperand(i));
Dan Gohman51dbce62009-09-21 18:30:38 +00002614 break;
2615 }
Dan Gohman37eb6c82008-12-03 05:21:24 +00002616 }
Evan Cheng8f0797f2009-09-11 00:39:26 +00002617 return foldMemoryOperandImpl(MF, MI, Ops[0], MOs, 0, Alignment);
Owen Anderson9a184ef2008-01-07 01:35:02 +00002618}
2619
2620
Dan Gohman46b948e2008-10-16 01:49:15 +00002621bool X86InstrInfo::canFoldMemoryOperand(const MachineInstr *MI,
2622 const SmallVectorImpl<unsigned> &Ops) const {
Owen Anderson9a184ef2008-01-07 01:35:02 +00002623 // Check switch flag
2624 if (NoFusing) return 0;
2625
2626 if (Ops.size() == 2 && Ops[0] == 0 && Ops[1] == 1) {
2627 switch (MI->getOpcode()) {
2628 default: return false;
2629 case X86::TEST8rr:
2630 case X86::TEST16rr:
2631 case X86::TEST32rr:
2632 case X86::TEST64rr:
2633 return true;
2634 }
2635 }
2636
2637 if (Ops.size() != 1)
2638 return false;
2639
2640 unsigned OpNum = Ops[0];
2641 unsigned Opc = MI->getOpcode();
Chris Lattner5b930372008-01-07 07:27:27 +00002642 unsigned NumOps = MI->getDesc().getNumOperands();
Owen Anderson9a184ef2008-01-07 01:35:02 +00002643 bool isTwoAddr = NumOps > 1 &&
Chris Lattner5b930372008-01-07 07:27:27 +00002644 MI->getDesc().getOperandConstraint(1, TOI::TIED_TO) != -1;
Owen Anderson9a184ef2008-01-07 01:35:02 +00002645
2646 // Folding a memory location into the two-address part of a two-address
2647 // instruction is different than folding it other places. It requires
2648 // replacing the *two* registers with the memory location.
Evan Chenga5853792009-07-15 06:10:07 +00002649 const DenseMap<unsigned*, std::pair<unsigned,unsigned> > *OpcodeTablePtr=NULL;
Owen Anderson9a184ef2008-01-07 01:35:02 +00002650 if (isTwoAddr && NumOps >= 2 && OpNum < 2) {
2651 OpcodeTablePtr = &RegOp2MemOpTable2Addr;
2652 } else if (OpNum == 0) { // If operand 0
2653 switch (Opc) {
Chris Lattner17f62252009-07-14 20:19:57 +00002654 case X86::MOV8r0:
Dan Gohmanb9e1c8d2010-01-12 04:42:54 +00002655 case X86::MOV16r0:
Owen Anderson9a184ef2008-01-07 01:35:02 +00002656 case X86::MOV32r0:
Dan Gohmanb9e1c8d2010-01-12 04:42:54 +00002657 case X86::MOV64r0:
Owen Anderson9a184ef2008-01-07 01:35:02 +00002658 return true;
2659 default: break;
2660 }
2661 OpcodeTablePtr = &RegOp2MemOpTable0;
2662 } else if (OpNum == 1) {
2663 OpcodeTablePtr = &RegOp2MemOpTable1;
2664 } else if (OpNum == 2) {
2665 OpcodeTablePtr = &RegOp2MemOpTable2;
2666 }
2667
2668 if (OpcodeTablePtr) {
2669 // Find the Opcode to fuse
Jeffrey Yasskin8154d2e2009-11-10 01:02:17 +00002670 DenseMap<unsigned*, std::pair<unsigned,unsigned> >::const_iterator I =
Owen Anderson9a184ef2008-01-07 01:35:02 +00002671 OpcodeTablePtr->find((unsigned*)Opc);
2672 if (I != OpcodeTablePtr->end())
2673 return true;
2674 }
2675 return false;
2676}
2677
2678bool X86InstrInfo::unfoldMemoryOperand(MachineFunction &MF, MachineInstr *MI,
2679 unsigned Reg, bool UnfoldLoad, bool UnfoldStore,
Bill Wendling13ee2e42009-02-11 21:51:19 +00002680 SmallVectorImpl<MachineInstr*> &NewMIs) const {
Jeffrey Yasskin8154d2e2009-11-10 01:02:17 +00002681 DenseMap<unsigned*, std::pair<unsigned,unsigned> >::const_iterator I =
Owen Anderson9a184ef2008-01-07 01:35:02 +00002682 MemOp2RegOpTable.find((unsigned*)MI->getOpcode());
2683 if (I == MemOp2RegOpTable.end())
2684 return false;
2685 unsigned Opc = I->second.first;
2686 unsigned Index = I->second.second & 0xf;
2687 bool FoldedLoad = I->second.second & (1 << 4);
2688 bool FoldedStore = I->second.second & (1 << 5);
2689 if (UnfoldLoad && !FoldedLoad)
2690 return false;
2691 UnfoldLoad &= FoldedLoad;
2692 if (UnfoldStore && !FoldedStore)
2693 return false;
2694 UnfoldStore &= FoldedStore;
2695
Chris Lattner5b930372008-01-07 07:27:27 +00002696 const TargetInstrDesc &TID = get(Opc);
Owen Anderson9a184ef2008-01-07 01:35:02 +00002697 const TargetOperandInfo &TOI = TID.OpInfo[Index];
Chris Lattner6a66b292009-07-29 21:10:12 +00002698 const TargetRegisterClass *RC = TOI.getRegClass(&RI);
Evan Cheng4cb1de52010-07-02 20:36:18 +00002699 if (!MI->hasOneMemOperand() &&
2700 RC == &X86::VR128RegClass &&
2701 !TM.getSubtarget<X86Subtarget>().isUnalignedMemAccessFast())
2702 // Without memoperands, loadRegFromAddr and storeRegToStackSlot will
2703 // conservatively assume the address is unaligned. That's bad for
2704 // performance.
2705 return false;
Rafael Espindola6cdf4be2009-03-27 15:57:50 +00002706 SmallVector<MachineOperand, X86AddrNumOperands> AddrOps;
Owen Anderson9a184ef2008-01-07 01:35:02 +00002707 SmallVector<MachineOperand,2> BeforeOps;
2708 SmallVector<MachineOperand,2> AfterOps;
2709 SmallVector<MachineOperand,4> ImpOps;
2710 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
2711 MachineOperand &Op = MI->getOperand(i);
Rafael Espindola6cdf4be2009-03-27 15:57:50 +00002712 if (i >= Index && i < Index + X86AddrNumOperands)
Owen Anderson9a184ef2008-01-07 01:35:02 +00002713 AddrOps.push_back(Op);
Dan Gohmanb9f4fa72008-10-03 15:45:36 +00002714 else if (Op.isReg() && Op.isImplicit())
Owen Anderson9a184ef2008-01-07 01:35:02 +00002715 ImpOps.push_back(Op);
2716 else if (i < Index)
2717 BeforeOps.push_back(Op);
2718 else if (i > Index)
2719 AfterOps.push_back(Op);
2720 }
2721
2722 // Emit the load instruction.
2723 if (UnfoldLoad) {
Dan Gohmanc7973eb2009-10-09 18:10:05 +00002724 std::pair<MachineInstr::mmo_iterator,
2725 MachineInstr::mmo_iterator> MMOs =
2726 MF.extractLoadMemRefs(MI->memoperands_begin(),
2727 MI->memoperands_end());
2728 loadRegFromAddr(MF, Reg, AddrOps, RC, MMOs.first, MMOs.second, NewMIs);
Owen Anderson9a184ef2008-01-07 01:35:02 +00002729 if (UnfoldStore) {
2730 // Address operands cannot be marked isKill.
Rafael Espindola6cdf4be2009-03-27 15:57:50 +00002731 for (unsigned i = 1; i != 1 + X86AddrNumOperands; ++i) {
Owen Anderson9a184ef2008-01-07 01:35:02 +00002732 MachineOperand &MO = NewMIs[0]->getOperand(i);
Dan Gohmanb9f4fa72008-10-03 15:45:36 +00002733 if (MO.isReg())
Owen Anderson9a184ef2008-01-07 01:35:02 +00002734 MO.setIsKill(false);
2735 }
2736 }
2737 }
2738
2739 // Emit the data processing instruction.
Bill Wendling5aa0ddb2009-02-03 00:55:04 +00002740 MachineInstr *DataMI = MF.CreateMachineInstr(TID, MI->getDebugLoc(), true);
Owen Anderson9a184ef2008-01-07 01:35:02 +00002741 MachineInstrBuilder MIB(DataMI);
2742
2743 if (FoldedStore)
Bill Wendling2b739762009-05-13 21:33:08 +00002744 MIB.addReg(Reg, RegState::Define);
Owen Anderson9a184ef2008-01-07 01:35:02 +00002745 for (unsigned i = 0, e = BeforeOps.size(); i != e; ++i)
Dan Gohmanc909bbb2009-02-18 05:45:50 +00002746 MIB.addOperand(BeforeOps[i]);
Owen Anderson9a184ef2008-01-07 01:35:02 +00002747 if (FoldedLoad)
2748 MIB.addReg(Reg);
2749 for (unsigned i = 0, e = AfterOps.size(); i != e; ++i)
Dan Gohmanc909bbb2009-02-18 05:45:50 +00002750 MIB.addOperand(AfterOps[i]);
Owen Anderson9a184ef2008-01-07 01:35:02 +00002751 for (unsigned i = 0, e = ImpOps.size(); i != e; ++i) {
2752 MachineOperand &MO = ImpOps[i];
Bill Wendling2b739762009-05-13 21:33:08 +00002753 MIB.addReg(MO.getReg(),
2754 getDefRegState(MO.isDef()) |
2755 RegState::Implicit |
2756 getKillRegState(MO.isKill()) |
Evan Cheng9c73db12009-06-30 08:49:04 +00002757 getDeadRegState(MO.isDead()) |
2758 getUndefRegState(MO.isUndef()));
Owen Anderson9a184ef2008-01-07 01:35:02 +00002759 }
2760 // Change CMP32ri r, 0 back to TEST32rr r, r, etc.
2761 unsigned NewOpc = 0;
2762 switch (DataMI->getOpcode()) {
2763 default: break;
2764 case X86::CMP64ri32:
Dan Gohman4b828512010-05-18 21:54:15 +00002765 case X86::CMP64ri8:
Owen Anderson9a184ef2008-01-07 01:35:02 +00002766 case X86::CMP32ri:
Dan Gohman4b828512010-05-18 21:54:15 +00002767 case X86::CMP32ri8:
Owen Anderson9a184ef2008-01-07 01:35:02 +00002768 case X86::CMP16ri:
Dan Gohman4b828512010-05-18 21:54:15 +00002769 case X86::CMP16ri8:
Owen Anderson9a184ef2008-01-07 01:35:02 +00002770 case X86::CMP8ri: {
2771 MachineOperand &MO0 = DataMI->getOperand(0);
2772 MachineOperand &MO1 = DataMI->getOperand(1);
2773 if (MO1.getImm() == 0) {
2774 switch (DataMI->getOpcode()) {
2775 default: break;
Dan Gohman4b828512010-05-18 21:54:15 +00002776 case X86::CMP64ri8:
Owen Anderson9a184ef2008-01-07 01:35:02 +00002777 case X86::CMP64ri32: NewOpc = X86::TEST64rr; break;
Dan Gohman4b828512010-05-18 21:54:15 +00002778 case X86::CMP32ri8:
Owen Anderson9a184ef2008-01-07 01:35:02 +00002779 case X86::CMP32ri: NewOpc = X86::TEST32rr; break;
Dan Gohman4b828512010-05-18 21:54:15 +00002780 case X86::CMP16ri8:
Owen Anderson9a184ef2008-01-07 01:35:02 +00002781 case X86::CMP16ri: NewOpc = X86::TEST16rr; break;
2782 case X86::CMP8ri: NewOpc = X86::TEST8rr; break;
2783 }
Chris Lattner86bb02f2008-01-11 18:10:50 +00002784 DataMI->setDesc(get(NewOpc));
Owen Anderson9a184ef2008-01-07 01:35:02 +00002785 MO1.ChangeToRegister(MO0.getReg(), false);
2786 }
2787 }
2788 }
2789 NewMIs.push_back(DataMI);
2790
2791 // Emit the store instruction.
2792 if (UnfoldStore) {
Chris Lattner6a66b292009-07-29 21:10:12 +00002793 const TargetRegisterClass *DstRC = TID.OpInfo[0].getRegClass(&RI);
Dan Gohmanc7973eb2009-10-09 18:10:05 +00002794 std::pair<MachineInstr::mmo_iterator,
2795 MachineInstr::mmo_iterator> MMOs =
2796 MF.extractStoreMemRefs(MI->memoperands_begin(),
2797 MI->memoperands_end());
2798 storeRegToAddr(MF, Reg, true, AddrOps, DstRC, MMOs.first, MMOs.second, NewMIs);
Owen Anderson9a184ef2008-01-07 01:35:02 +00002799 }
2800
2801 return true;
2802}
2803
2804bool
2805X86InstrInfo::unfoldMemoryOperand(SelectionDAG &DAG, SDNode *N,
Bill Wendling13ee2e42009-02-11 21:51:19 +00002806 SmallVectorImpl<SDNode*> &NewNodes) const {
Dan Gohmanbd68c792008-07-17 19:10:17 +00002807 if (!N->isMachineOpcode())
Owen Anderson9a184ef2008-01-07 01:35:02 +00002808 return false;
2809
Jeffrey Yasskin8154d2e2009-11-10 01:02:17 +00002810 DenseMap<unsigned*, std::pair<unsigned,unsigned> >::const_iterator I =
Dan Gohmanbd68c792008-07-17 19:10:17 +00002811 MemOp2RegOpTable.find((unsigned*)N->getMachineOpcode());
Owen Anderson9a184ef2008-01-07 01:35:02 +00002812 if (I == MemOp2RegOpTable.end())
2813 return false;
2814 unsigned Opc = I->second.first;
2815 unsigned Index = I->second.second & 0xf;
2816 bool FoldedLoad = I->second.second & (1 << 4);
2817 bool FoldedStore = I->second.second & (1 << 5);
Chris Lattner5b930372008-01-07 07:27:27 +00002818 const TargetInstrDesc &TID = get(Opc);
Chris Lattner6a66b292009-07-29 21:10:12 +00002819 const TargetRegisterClass *RC = TID.OpInfo[Index].getRegClass(&RI);
Dan Gohman31b70a62009-03-04 19:23:38 +00002820 unsigned NumDefs = TID.NumDefs;
Dan Gohman8181bd12008-07-27 21:46:04 +00002821 std::vector<SDValue> AddrOps;
2822 std::vector<SDValue> BeforeOps;
2823 std::vector<SDValue> AfterOps;
Dale Johannesen913ba762009-02-06 01:31:28 +00002824 DebugLoc dl = N->getDebugLoc();
Owen Anderson9a184ef2008-01-07 01:35:02 +00002825 unsigned NumOps = N->getNumOperands();
Dan Gohman4e3bb1b2009-09-25 20:36:54 +00002826 for (unsigned i = 0; i != NumOps-1; ++i) {
Dan Gohman8181bd12008-07-27 21:46:04 +00002827 SDValue Op = N->getOperand(i);
Rafael Espindola6cdf4be2009-03-27 15:57:50 +00002828 if (i >= Index-NumDefs && i < Index-NumDefs + X86AddrNumOperands)
Owen Anderson9a184ef2008-01-07 01:35:02 +00002829 AddrOps.push_back(Op);
Dan Gohman31b70a62009-03-04 19:23:38 +00002830 else if (i < Index-NumDefs)
Owen Anderson9a184ef2008-01-07 01:35:02 +00002831 BeforeOps.push_back(Op);
Dan Gohman31b70a62009-03-04 19:23:38 +00002832 else if (i > Index-NumDefs)
Owen Anderson9a184ef2008-01-07 01:35:02 +00002833 AfterOps.push_back(Op);
2834 }
Dan Gohman8181bd12008-07-27 21:46:04 +00002835 SDValue Chain = N->getOperand(NumOps-1);
Owen Anderson9a184ef2008-01-07 01:35:02 +00002836 AddrOps.push_back(Chain);
2837
2838 // Emit the load instruction.
2839 SDNode *Load = 0;
Dan Gohmanc7973eb2009-10-09 18:10:05 +00002840 MachineFunction &MF = DAG.getMachineFunction();
Owen Anderson9a184ef2008-01-07 01:35:02 +00002841 if (FoldedLoad) {
Owen Andersonac9de032009-08-10 22:56:29 +00002842 EVT VT = *RC->vt_begin();
Evan Cheng9d7cd4e2009-11-16 21:56:03 +00002843 std::pair<MachineInstr::mmo_iterator,
2844 MachineInstr::mmo_iterator> MMOs =
2845 MF.extractLoadMemRefs(cast<MachineSDNode>(N)->memoperands_begin(),
2846 cast<MachineSDNode>(N)->memoperands_end());
Evan Cheng4cb1de52010-07-02 20:36:18 +00002847 if (!(*MMOs.first) &&
2848 RC == &X86::VR128RegClass &&
2849 !TM.getSubtarget<X86Subtarget>().isUnalignedMemAccessFast())
2850 // Do not introduce a slow unaligned load.
2851 return false;
2852 bool isAligned = (*MMOs.first) && (*MMOs.first)->getAlignment() >= 16;
Dan Gohman61fda0d2009-09-25 18:54:59 +00002853 Load = DAG.getMachineNode(getLoadRegOpcode(0, RC, isAligned, TM), dl,
2854 VT, MVT::Other, &AddrOps[0], AddrOps.size());
Owen Anderson9a184ef2008-01-07 01:35:02 +00002855 NewNodes.push_back(Load);
Dan Gohmanc7973eb2009-10-09 18:10:05 +00002856
2857 // Preserve memory reference information.
Dan Gohmanc7973eb2009-10-09 18:10:05 +00002858 cast<MachineSDNode>(Load)->setMemRefs(MMOs.first, MMOs.second);
Owen Anderson9a184ef2008-01-07 01:35:02 +00002859 }
2860
2861 // Emit the data processing instruction.
Owen Andersonac9de032009-08-10 22:56:29 +00002862 std::vector<EVT> VTs;
Owen Anderson9a184ef2008-01-07 01:35:02 +00002863 const TargetRegisterClass *DstRC = 0;
Chris Lattner0c2a4f32008-01-07 03:13:06 +00002864 if (TID.getNumDefs() > 0) {
Chris Lattner6a66b292009-07-29 21:10:12 +00002865 DstRC = TID.OpInfo[0].getRegClass(&RI);
Owen Anderson9a184ef2008-01-07 01:35:02 +00002866 VTs.push_back(*DstRC->vt_begin());
2867 }
2868 for (unsigned i = 0, e = N->getNumValues(); i != e; ++i) {
Owen Andersonac9de032009-08-10 22:56:29 +00002869 EVT VT = N->getValueType(i);
Owen Anderson36e3a6e2009-08-11 20:47:22 +00002870 if (VT != MVT::Other && i >= (unsigned)TID.getNumDefs())
Owen Anderson9a184ef2008-01-07 01:35:02 +00002871 VTs.push_back(VT);
2872 }
2873 if (Load)
Dan Gohman8181bd12008-07-27 21:46:04 +00002874 BeforeOps.push_back(SDValue(Load, 0));
Owen Anderson9a184ef2008-01-07 01:35:02 +00002875 std::copy(AfterOps.begin(), AfterOps.end(), std::back_inserter(BeforeOps));
Dan Gohman61fda0d2009-09-25 18:54:59 +00002876 SDNode *NewNode= DAG.getMachineNode(Opc, dl, VTs, &BeforeOps[0],
2877 BeforeOps.size());
Owen Anderson9a184ef2008-01-07 01:35:02 +00002878 NewNodes.push_back(NewNode);
2879
2880 // Emit the store instruction.
2881 if (FoldedStore) {
2882 AddrOps.pop_back();
Dan Gohman8181bd12008-07-27 21:46:04 +00002883 AddrOps.push_back(SDValue(NewNode, 0));
Owen Anderson9a184ef2008-01-07 01:35:02 +00002884 AddrOps.push_back(Chain);
Evan Cheng9d7cd4e2009-11-16 21:56:03 +00002885 std::pair<MachineInstr::mmo_iterator,
2886 MachineInstr::mmo_iterator> MMOs =
2887 MF.extractStoreMemRefs(cast<MachineSDNode>(N)->memoperands_begin(),
2888 cast<MachineSDNode>(N)->memoperands_end());
Evan Cheng4cb1de52010-07-02 20:36:18 +00002889 if (!(*MMOs.first) &&
2890 RC == &X86::VR128RegClass &&
2891 !TM.getSubtarget<X86Subtarget>().isUnalignedMemAccessFast())
2892 // Do not introduce a slow unaligned store.
2893 return false;
2894 bool isAligned = (*MMOs.first) && (*MMOs.first)->getAlignment() >= 16;
Dan Gohman61fda0d2009-09-25 18:54:59 +00002895 SDNode *Store = DAG.getMachineNode(getStoreRegOpcode(0, DstRC,
2896 isAligned, TM),
2897 dl, MVT::Other,
2898 &AddrOps[0], AddrOps.size());
Owen Anderson9a184ef2008-01-07 01:35:02 +00002899 NewNodes.push_back(Store);
Dan Gohmanc7973eb2009-10-09 18:10:05 +00002900
2901 // Preserve memory reference information.
Dan Gohmanc7973eb2009-10-09 18:10:05 +00002902 cast<MachineSDNode>(Load)->setMemRefs(MMOs.first, MMOs.second);
Owen Anderson9a184ef2008-01-07 01:35:02 +00002903 }
2904
2905 return true;
2906}
2907
2908unsigned X86InstrInfo::getOpcodeAfterMemoryUnfold(unsigned Opc,
Dan Gohmanf0116582009-10-30 22:18:41 +00002909 bool UnfoldLoad, bool UnfoldStore,
2910 unsigned *LoadRegIndex) const {
Jeffrey Yasskin8154d2e2009-11-10 01:02:17 +00002911 DenseMap<unsigned*, std::pair<unsigned,unsigned> >::const_iterator I =
Owen Anderson9a184ef2008-01-07 01:35:02 +00002912 MemOp2RegOpTable.find((unsigned*)Opc);
2913 if (I == MemOp2RegOpTable.end())
2914 return 0;
2915 bool FoldedLoad = I->second.second & (1 << 4);
2916 bool FoldedStore = I->second.second & (1 << 5);
2917 if (UnfoldLoad && !FoldedLoad)
2918 return 0;
2919 if (UnfoldStore && !FoldedStore)
2920 return 0;
Dan Gohmanf0116582009-10-30 22:18:41 +00002921 if (LoadRegIndex)
2922 *LoadRegIndex = I->second.second & 0xf;
Owen Anderson9a184ef2008-01-07 01:35:02 +00002923 return I->second.first;
2924}
2925
Evan Cheng0a4cae12010-01-22 03:34:51 +00002926bool
2927X86InstrInfo::areLoadsFromSameBasePtr(SDNode *Load1, SDNode *Load2,
2928 int64_t &Offset1, int64_t &Offset2) const {
2929 if (!Load1->isMachineOpcode() || !Load2->isMachineOpcode())
2930 return false;
2931 unsigned Opc1 = Load1->getMachineOpcode();
2932 unsigned Opc2 = Load2->getMachineOpcode();
2933 switch (Opc1) {
2934 default: return false;
2935 case X86::MOV8rm:
2936 case X86::MOV16rm:
2937 case X86::MOV32rm:
2938 case X86::MOV64rm:
2939 case X86::LD_Fp32m:
2940 case X86::LD_Fp64m:
2941 case X86::LD_Fp80m:
2942 case X86::MOVSSrm:
2943 case X86::MOVSDrm:
2944 case X86::MMX_MOVD64rm:
2945 case X86::MMX_MOVQ64rm:
2946 case X86::FsMOVAPSrm:
2947 case X86::FsMOVAPDrm:
2948 case X86::MOVAPSrm:
2949 case X86::MOVUPSrm:
2950 case X86::MOVUPSrm_Int:
2951 case X86::MOVAPDrm:
2952 case X86::MOVDQArm:
2953 case X86::MOVDQUrm:
2954 case X86::MOVDQUrm_Int:
2955 break;
2956 }
2957 switch (Opc2) {
2958 default: return false;
2959 case X86::MOV8rm:
2960 case X86::MOV16rm:
2961 case X86::MOV32rm:
2962 case X86::MOV64rm:
2963 case X86::LD_Fp32m:
2964 case X86::LD_Fp64m:
2965 case X86::LD_Fp80m:
2966 case X86::MOVSSrm:
2967 case X86::MOVSDrm:
2968 case X86::MMX_MOVD64rm:
2969 case X86::MMX_MOVQ64rm:
2970 case X86::FsMOVAPSrm:
2971 case X86::FsMOVAPDrm:
2972 case X86::MOVAPSrm:
2973 case X86::MOVUPSrm:
2974 case X86::MOVUPSrm_Int:
2975 case X86::MOVAPDrm:
2976 case X86::MOVDQArm:
2977 case X86::MOVDQUrm:
2978 case X86::MOVDQUrm_Int:
2979 break;
2980 }
2981
2982 // Check if chain operands and base addresses match.
2983 if (Load1->getOperand(0) != Load2->getOperand(0) ||
2984 Load1->getOperand(5) != Load2->getOperand(5))
2985 return false;
2986 // Segment operands should match as well.
2987 if (Load1->getOperand(4) != Load2->getOperand(4))
2988 return false;
2989 // Scale should be 1, Index should be Reg0.
2990 if (Load1->getOperand(1) == Load2->getOperand(1) &&
2991 Load1->getOperand(2) == Load2->getOperand(2)) {
2992 if (cast<ConstantSDNode>(Load1->getOperand(1))->getZExtValue() != 1)
2993 return false;
Evan Cheng0a4cae12010-01-22 03:34:51 +00002994
2995 // Now let's examine the displacements.
2996 if (isa<ConstantSDNode>(Load1->getOperand(3)) &&
2997 isa<ConstantSDNode>(Load2->getOperand(3))) {
2998 Offset1 = cast<ConstantSDNode>(Load1->getOperand(3))->getSExtValue();
2999 Offset2 = cast<ConstantSDNode>(Load2->getOperand(3))->getSExtValue();
3000 return true;
3001 }
3002 }
3003 return false;
3004}
3005
3006bool X86InstrInfo::shouldScheduleLoadsNear(SDNode *Load1, SDNode *Load2,
3007 int64_t Offset1, int64_t Offset2,
3008 unsigned NumLoads) const {
3009 assert(Offset2 > Offset1);
3010 if ((Offset2 - Offset1) / 8 > 64)
3011 return false;
3012
3013 unsigned Opc1 = Load1->getMachineOpcode();
3014 unsigned Opc2 = Load2->getMachineOpcode();
3015 if (Opc1 != Opc2)
3016 return false; // FIXME: overly conservative?
3017
3018 switch (Opc1) {
3019 default: break;
3020 case X86::LD_Fp32m:
3021 case X86::LD_Fp64m:
3022 case X86::LD_Fp80m:
3023 case X86::MMX_MOVD64rm:
3024 case X86::MMX_MOVQ64rm:
3025 return false;
3026 }
3027
3028 EVT VT = Load1->getValueType(0);
3029 switch (VT.getSimpleVT().SimpleTy) {
Bill Wendlingf5e1a712010-06-22 22:16:17 +00003030 default:
Evan Cheng0a4cae12010-01-22 03:34:51 +00003031 // XMM registers. In 64-bit mode we can be a bit more aggressive since we
3032 // have 16 of them to play with.
3033 if (TM.getSubtargetImpl()->is64Bit()) {
3034 if (NumLoads >= 3)
3035 return false;
Bill Wendlingf5e1a712010-06-22 22:16:17 +00003036 } else if (NumLoads) {
Evan Cheng0a4cae12010-01-22 03:34:51 +00003037 return false;
Bill Wendlingf5e1a712010-06-22 22:16:17 +00003038 }
Evan Cheng0a4cae12010-01-22 03:34:51 +00003039 break;
Evan Cheng0a4cae12010-01-22 03:34:51 +00003040 case MVT::i8:
3041 case MVT::i16:
3042 case MVT::i32:
3043 case MVT::i64:
Evan Cheng81eb1662010-01-22 23:49:11 +00003044 case MVT::f32:
3045 case MVT::f64:
Evan Cheng0a4cae12010-01-22 03:34:51 +00003046 if (NumLoads)
3047 return false;
Bill Wendlingf5e1a712010-06-22 22:16:17 +00003048 break;
Evan Cheng0a4cae12010-01-22 03:34:51 +00003049 }
3050
3051 return true;
3052}
3053
3054
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003055bool X86InstrInfo::
Owen Andersond131b5b2008-08-14 22:49:33 +00003056ReverseBranchCondition(SmallVectorImpl<MachineOperand> &Cond) const {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003057 assert(Cond.size() == 1 && "Invalid X86 branch condition!");
Evan Chenge3f1a412008-08-29 23:21:31 +00003058 X86::CondCode CC = static_cast<X86::CondCode>(Cond[0].getImm());
Dan Gohman6a00fcb2008-10-21 03:29:32 +00003059 if (CC == X86::COND_NE_OR_P || CC == X86::COND_NP_OR_E)
3060 return true;
Evan Chenge3f1a412008-08-29 23:21:31 +00003061 Cond[0].setImm(GetOppositeBranchCondition(CC));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003062 return false;
3063}
3064
Evan Cheng0e4a5a92008-10-27 07:14:50 +00003065bool X86InstrInfo::
Evan Chengf5a8a362009-02-06 17:17:30 +00003066isSafeToMoveRegClassDefs(const TargetRegisterClass *RC) const {
3067 // FIXME: Return false for x87 stack register classes for now. We can't
Evan Cheng0e4a5a92008-10-27 07:14:50 +00003068 // allow any loads of these registers before FpGet_ST0_80.
Evan Chengf5a8a362009-02-06 17:17:30 +00003069 return !(RC == &X86::CCRRegClass || RC == &X86::RFP32RegClass ||
3070 RC == &X86::RFP64RegClass || RC == &X86::RFP80RegClass);
Evan Cheng0e4a5a92008-10-27 07:14:50 +00003071}
3072
Nicolas Geoffraycb162a02008-04-16 20:10:13 +00003073
Chris Lattnerb98aa8a2010-02-05 22:10:22 +00003074/// isX86_64ExtendedReg - Is the MachineOperand a x86-64 extended (r8 or higher)
3075/// register? e.g. r8, xmm8, xmm13, etc.
3076bool X86InstrInfo::isX86_64ExtendedReg(unsigned RegNo) {
3077 switch (RegNo) {
Nicolas Geoffraycb162a02008-04-16 20:10:13 +00003078 default: break;
3079 case X86::R8: case X86::R9: case X86::R10: case X86::R11:
3080 case X86::R12: case X86::R13: case X86::R14: case X86::R15:
3081 case X86::R8D: case X86::R9D: case X86::R10D: case X86::R11D:
3082 case X86::R12D: case X86::R13D: case X86::R14D: case X86::R15D:
3083 case X86::R8W: case X86::R9W: case X86::R10W: case X86::R11W:
3084 case X86::R12W: case X86::R13W: case X86::R14W: case X86::R15W:
3085 case X86::R8B: case X86::R9B: case X86::R10B: case X86::R11B:
3086 case X86::R12B: case X86::R13B: case X86::R14B: case X86::R15B:
3087 case X86::XMM8: case X86::XMM9: case X86::XMM10: case X86::XMM11:
3088 case X86::XMM12: case X86::XMM13: case X86::XMM14: case X86::XMM15:
3089 return true;
3090 }
3091 return false;
3092}
3093
3094
3095/// determineREX - Determine if the MachineInstr has to be encoded with a X86-64
3096/// REX prefix which specifies 1) 64-bit instructions, 2) non-default operand
3097/// size, and 3) use of X86-64 extended registers.
3098unsigned X86InstrInfo::determineREX(const MachineInstr &MI) {
3099 unsigned REX = 0;
3100 const TargetInstrDesc &Desc = MI.getDesc();
3101
3102 // Pseudo instructions do not need REX prefix byte.
3103 if ((Desc.TSFlags & X86II::FormMask) == X86II::Pseudo)
3104 return 0;
3105 if (Desc.TSFlags & X86II::REX_W)
3106 REX |= 1 << 3;
3107
3108 unsigned NumOps = Desc.getNumOperands();
3109 if (NumOps) {
3110 bool isTwoAddr = NumOps > 1 &&
3111 Desc.getOperandConstraint(1, TOI::TIED_TO) != -1;
3112
3113 // If it accesses SPL, BPL, SIL, or DIL, then it requires a 0x40 REX prefix.
3114 unsigned i = isTwoAddr ? 1 : 0;
3115 for (unsigned e = NumOps; i != e; ++i) {
3116 const MachineOperand& MO = MI.getOperand(i);
Dan Gohmanb9f4fa72008-10-03 15:45:36 +00003117 if (MO.isReg()) {
Nicolas Geoffraycb162a02008-04-16 20:10:13 +00003118 unsigned Reg = MO.getReg();
3119 if (isX86_64NonExtLowByteReg(Reg))
3120 REX |= 0x40;
3121 }
3122 }
3123
3124 switch (Desc.TSFlags & X86II::FormMask) {
3125 case X86II::MRMInitReg:
3126 if (isX86_64ExtendedReg(MI.getOperand(0)))
3127 REX |= (1 << 0) | (1 << 2);
3128 break;
3129 case X86II::MRMSrcReg: {
3130 if (isX86_64ExtendedReg(MI.getOperand(0)))
3131 REX |= 1 << 2;
3132 i = isTwoAddr ? 2 : 1;
3133 for (unsigned e = NumOps; i != e; ++i) {
3134 const MachineOperand& MO = MI.getOperand(i);
3135 if (isX86_64ExtendedReg(MO))
3136 REX |= 1 << 0;
3137 }
3138 break;
3139 }
3140 case X86II::MRMSrcMem: {
3141 if (isX86_64ExtendedReg(MI.getOperand(0)))
3142 REX |= 1 << 2;
3143 unsigned Bit = 0;
3144 i = isTwoAddr ? 2 : 1;
3145 for (; i != NumOps; ++i) {
3146 const MachineOperand& MO = MI.getOperand(i);
Dan Gohmanb9f4fa72008-10-03 15:45:36 +00003147 if (MO.isReg()) {
Nicolas Geoffraycb162a02008-04-16 20:10:13 +00003148 if (isX86_64ExtendedReg(MO))
3149 REX |= 1 << Bit;
3150 Bit++;
3151 }
3152 }
3153 break;
3154 }
3155 case X86II::MRM0m: case X86II::MRM1m:
3156 case X86II::MRM2m: case X86II::MRM3m:
3157 case X86II::MRM4m: case X86II::MRM5m:
3158 case X86II::MRM6m: case X86II::MRM7m:
3159 case X86II::MRMDestMem: {
Dan Gohman2eff7042009-04-13 15:04:25 +00003160 unsigned e = (isTwoAddr ? X86AddrNumOperands+1 : X86AddrNumOperands);
Nicolas Geoffraycb162a02008-04-16 20:10:13 +00003161 i = isTwoAddr ? 1 : 0;
3162 if (NumOps > e && isX86_64ExtendedReg(MI.getOperand(e)))
3163 REX |= 1 << 2;
3164 unsigned Bit = 0;
3165 for (; i != e; ++i) {
3166 const MachineOperand& MO = MI.getOperand(i);
Dan Gohmanb9f4fa72008-10-03 15:45:36 +00003167 if (MO.isReg()) {
Nicolas Geoffraycb162a02008-04-16 20:10:13 +00003168 if (isX86_64ExtendedReg(MO))
3169 REX |= 1 << Bit;
3170 Bit++;
3171 }
3172 }
3173 break;
3174 }
3175 default: {
3176 if (isX86_64ExtendedReg(MI.getOperand(0)))
3177 REX |= 1 << 0;
3178 i = isTwoAddr ? 2 : 1;
3179 for (unsigned e = NumOps; i != e; ++i) {
3180 const MachineOperand& MO = MI.getOperand(i);
3181 if (isX86_64ExtendedReg(MO))
3182 REX |= 1 << 2;
3183 }
3184 break;
3185 }
3186 }
3187 }
3188 return REX;
3189}
3190
3191/// sizePCRelativeBlockAddress - This method returns the size of a PC
3192/// relative block address instruction
3193///
3194static unsigned sizePCRelativeBlockAddress() {
3195 return 4;
3196}
3197
3198/// sizeGlobalAddress - Give the size of the emission of this global address
3199///
3200static unsigned sizeGlobalAddress(bool dword) {
3201 return dword ? 8 : 4;
3202}
3203
3204/// sizeConstPoolAddress - Give the size of the emission of this constant
3205/// pool address
3206///
3207static unsigned sizeConstPoolAddress(bool dword) {
3208 return dword ? 8 : 4;
3209}
3210
3211/// sizeExternalSymbolAddress - Give the size of the emission of this external
3212/// symbol
3213///
3214static unsigned sizeExternalSymbolAddress(bool dword) {
3215 return dword ? 8 : 4;
3216}
3217
3218/// sizeJumpTableAddress - Give the size of the emission of this jump
3219/// table address
3220///
3221static unsigned sizeJumpTableAddress(bool dword) {
3222 return dword ? 8 : 4;
3223}
3224
3225static unsigned sizeConstant(unsigned Size) {
3226 return Size;
3227}
3228
3229static unsigned sizeRegModRMByte(){
3230 return 1;
3231}
3232
3233static unsigned sizeSIBByte(){
3234 return 1;
3235}
3236
3237static unsigned getDisplacementFieldSize(const MachineOperand *RelocOp) {
3238 unsigned FinalSize = 0;
3239 // If this is a simple integer displacement that doesn't require a relocation.
3240 if (!RelocOp) {
3241 FinalSize += sizeConstant(4);
3242 return FinalSize;
3243 }
3244
3245 // Otherwise, this is something that requires a relocation.
Dan Gohmanb9f4fa72008-10-03 15:45:36 +00003246 if (RelocOp->isGlobal()) {
Nicolas Geoffraycb162a02008-04-16 20:10:13 +00003247 FinalSize += sizeGlobalAddress(false);
Dan Gohmanb9f4fa72008-10-03 15:45:36 +00003248 } else if (RelocOp->isCPI()) {
Nicolas Geoffraycb162a02008-04-16 20:10:13 +00003249 FinalSize += sizeConstPoolAddress(false);
Dan Gohmanb9f4fa72008-10-03 15:45:36 +00003250 } else if (RelocOp->isJTI()) {
Nicolas Geoffraycb162a02008-04-16 20:10:13 +00003251 FinalSize += sizeJumpTableAddress(false);
3252 } else {
Edwin Törökbd448e32009-07-14 16:55:14 +00003253 llvm_unreachable("Unknown value to relocate!");
Nicolas Geoffraycb162a02008-04-16 20:10:13 +00003254 }
3255 return FinalSize;
3256}
3257
3258static unsigned getMemModRMByteSize(const MachineInstr &MI, unsigned Op,
3259 bool IsPIC, bool Is64BitMode) {
3260 const MachineOperand &Op3 = MI.getOperand(Op+3);
3261 int DispVal = 0;
3262 const MachineOperand *DispForReloc = 0;
3263 unsigned FinalSize = 0;
3264
3265 // Figure out what sort of displacement we have to handle here.
Dan Gohmanb9f4fa72008-10-03 15:45:36 +00003266 if (Op3.isGlobal()) {
Nicolas Geoffraycb162a02008-04-16 20:10:13 +00003267 DispForReloc = &Op3;
Dan Gohmanb9f4fa72008-10-03 15:45:36 +00003268 } else if (Op3.isCPI()) {
Nicolas Geoffraycb162a02008-04-16 20:10:13 +00003269 if (Is64BitMode || IsPIC) {
3270 DispForReloc = &Op3;
3271 } else {
3272 DispVal = 1;
3273 }
Dan Gohmanb9f4fa72008-10-03 15:45:36 +00003274 } else if (Op3.isJTI()) {
Nicolas Geoffraycb162a02008-04-16 20:10:13 +00003275 if (Is64BitMode || IsPIC) {
3276 DispForReloc = &Op3;
3277 } else {
3278 DispVal = 1;
3279 }
3280 } else {
3281 DispVal = 1;
3282 }
3283
3284 const MachineOperand &Base = MI.getOperand(Op);
3285 const MachineOperand &IndexReg = MI.getOperand(Op+2);
3286
3287 unsigned BaseReg = Base.getReg();
3288
3289 // Is a SIB byte needed?
Evan Cheng92569ce2009-05-12 00:07:35 +00003290 if ((!Is64BitMode || DispForReloc || BaseReg != 0) &&
3291 IndexReg.getReg() == 0 &&
Evan Cheng099109d2009-05-04 22:49:16 +00003292 (BaseReg == 0 || X86RegisterInfo::getX86RegNum(BaseReg) != N86::ESP)) {
Nicolas Geoffraycb162a02008-04-16 20:10:13 +00003293 if (BaseReg == 0) { // Just a displacement?
3294 // Emit special case [disp32] encoding
3295 ++FinalSize;
3296 FinalSize += getDisplacementFieldSize(DispForReloc);
3297 } else {
3298 unsigned BaseRegNo = X86RegisterInfo::getX86RegNum(BaseReg);
3299 if (!DispForReloc && DispVal == 0 && BaseRegNo != N86::EBP) {
3300 // Emit simple indirect register encoding... [EAX] f.e.
3301 ++FinalSize;
3302 // Be pessimistic and assume it's a disp32, not a disp8
3303 } else {
3304 // Emit the most general non-SIB encoding: [REG+disp32]
3305 ++FinalSize;
3306 FinalSize += getDisplacementFieldSize(DispForReloc);
3307 }
3308 }
3309
3310 } else { // We need a SIB byte, so start by outputting the ModR/M byte first
3311 assert(IndexReg.getReg() != X86::ESP &&
3312 IndexReg.getReg() != X86::RSP && "Cannot use ESP as index reg!");
3313
3314 bool ForceDisp32 = false;
3315 if (BaseReg == 0 || DispForReloc) {
3316 // Emit the normal disp32 encoding.
3317 ++FinalSize;
3318 ForceDisp32 = true;
3319 } else {
3320 ++FinalSize;
3321 }
3322
3323 FinalSize += sizeSIBByte();
3324
3325 // Do we need to output a displacement?
3326 if (DispVal != 0 || ForceDisp32) {
3327 FinalSize += getDisplacementFieldSize(DispForReloc);
3328 }
3329 }
3330 return FinalSize;
3331}
3332
3333
3334static unsigned GetInstSizeWithDesc(const MachineInstr &MI,
3335 const TargetInstrDesc *Desc,
3336 bool IsPIC, bool Is64BitMode) {
3337
3338 unsigned Opcode = Desc->Opcode;
3339 unsigned FinalSize = 0;
3340
3341 // Emit the lock opcode prefix as needed.
3342 if (Desc->TSFlags & X86II::LOCK) ++FinalSize;
3343
Bill Wendling6ee76552009-05-28 23:40:46 +00003344 // Emit segment override opcode prefix as needed.
Anton Korobeynikov4b7be802008-10-12 10:30:11 +00003345 switch (Desc->TSFlags & X86II::SegOvrMask) {
3346 case X86II::FS:
3347 case X86II::GS:
3348 ++FinalSize;
3349 break;
Edwin Törökbd448e32009-07-14 16:55:14 +00003350 default: llvm_unreachable("Invalid segment!");
Anton Korobeynikov4b7be802008-10-12 10:30:11 +00003351 case 0: break; // No segment override!
3352 }
3353
Nicolas Geoffraycb162a02008-04-16 20:10:13 +00003354 // Emit the repeat opcode prefix as needed.
3355 if ((Desc->TSFlags & X86II::Op0Mask) == X86II::REP) ++FinalSize;
3356
3357 // Emit the operand size opcode prefix as needed.
3358 if (Desc->TSFlags & X86II::OpSize) ++FinalSize;
3359
3360 // Emit the address size opcode prefix as needed.
3361 if (Desc->TSFlags & X86II::AdSize) ++FinalSize;
3362
3363 bool Need0FPrefix = false;
3364 switch (Desc->TSFlags & X86II::Op0Mask) {
3365 case X86II::TB: // Two-byte opcode prefix
3366 case X86II::T8: // 0F 38
3367 case X86II::TA: // 0F 3A
3368 Need0FPrefix = true;
3369 break;
Eric Christopherb5f948c2009-08-08 21:55:08 +00003370 case X86II::TF: // F2 0F 38
3371 ++FinalSize;
3372 Need0FPrefix = true;
3373 break;
Nicolas Geoffraycb162a02008-04-16 20:10:13 +00003374 case X86II::REP: break; // already handled.
3375 case X86II::XS: // F3 0F
3376 ++FinalSize;
3377 Need0FPrefix = true;
3378 break;
3379 case X86II::XD: // F2 0F
3380 ++FinalSize;
3381 Need0FPrefix = true;
3382 break;
3383 case X86II::D8: case X86II::D9: case X86II::DA: case X86II::DB:
3384 case X86II::DC: case X86II::DD: case X86II::DE: case X86II::DF:
3385 ++FinalSize;
3386 break; // Two-byte opcode prefix
Edwin Törökbd448e32009-07-14 16:55:14 +00003387 default: llvm_unreachable("Invalid prefix!");
Nicolas Geoffraycb162a02008-04-16 20:10:13 +00003388 case 0: break; // No prefix!
3389 }
3390
3391 if (Is64BitMode) {
3392 // REX prefix
3393 unsigned REX = X86InstrInfo::determineREX(MI);
3394 if (REX)
3395 ++FinalSize;
3396 }
3397
3398 // 0x0F escape code must be emitted just before the opcode.
3399 if (Need0FPrefix)
3400 ++FinalSize;
3401
3402 switch (Desc->TSFlags & X86II::Op0Mask) {
3403 case X86II::T8: // 0F 38
3404 ++FinalSize;
3405 break;
Bill Wendling6ee76552009-05-28 23:40:46 +00003406 case X86II::TA: // 0F 3A
Nicolas Geoffraycb162a02008-04-16 20:10:13 +00003407 ++FinalSize;
3408 break;
Eric Christopherb5f948c2009-08-08 21:55:08 +00003409 case X86II::TF: // F2 0F 38
3410 ++FinalSize;
3411 break;
Nicolas Geoffraycb162a02008-04-16 20:10:13 +00003412 }
3413
3414 // If this is a two-address instruction, skip one of the register operands.
3415 unsigned NumOps = Desc->getNumOperands();
3416 unsigned CurOp = 0;
3417 if (NumOps > 1 && Desc->getOperandConstraint(1, TOI::TIED_TO) != -1)
3418 CurOp++;
Evan Cheng099109d2009-05-04 22:49:16 +00003419 else if (NumOps > 2 && Desc->getOperandConstraint(NumOps-1, TOI::TIED_TO)== 0)
3420 // Skip the last source operand that is tied_to the dest reg. e.g. LXADD32
3421 --NumOps;
Nicolas Geoffraycb162a02008-04-16 20:10:13 +00003422
3423 switch (Desc->TSFlags & X86II::FormMask) {
Edwin Törökbd448e32009-07-14 16:55:14 +00003424 default: llvm_unreachable("Unknown FormMask value in X86 MachineCodeEmitter!");
Nicolas Geoffraycb162a02008-04-16 20:10:13 +00003425 case X86II::Pseudo:
3426 // Remember the current PC offset, this is the PIC relocation
3427 // base address.
3428 switch (Opcode) {
3429 default:
3430 break;
Chris Lattner4052b292010-02-09 19:54:29 +00003431 case TargetOpcode::INLINEASM: {
Nicolas Geoffraycb162a02008-04-16 20:10:13 +00003432 const MachineFunction *MF = MI.getParent()->getParent();
Chris Lattner5f1fdb32009-08-02 05:20:37 +00003433 const TargetInstrInfo &TII = *MF->getTarget().getInstrInfo();
3434 FinalSize += TII.getInlineAsmLength(MI.getOperand(0).getSymbolName(),
Chris Lattner621c44d2009-08-22 20:48:53 +00003435 *MF->getTarget().getMCAsmInfo());
Nicolas Geoffraycb162a02008-04-16 20:10:13 +00003436 break;
3437 }
Chris Lattner4052b292010-02-09 19:54:29 +00003438 case TargetOpcode::DBG_LABEL:
3439 case TargetOpcode::EH_LABEL:
Dale Johannesenac548972010-04-07 19:51:44 +00003440 case TargetOpcode::DBG_VALUE:
Nicolas Geoffraycb162a02008-04-16 20:10:13 +00003441 break;
Chris Lattner4052b292010-02-09 19:54:29 +00003442 case TargetOpcode::IMPLICIT_DEF:
3443 case TargetOpcode::KILL:
Nicolas Geoffraycb162a02008-04-16 20:10:13 +00003444 case X86::FP_REG_KILL:
3445 break;
3446 case X86::MOVPC32r: {
3447 // This emits the "call" portion of this pseudo instruction.
3448 ++FinalSize;
Chris Lattnerdae24402010-02-05 19:24:13 +00003449 FinalSize += sizeConstant(X86II::getSizeOfImm(Desc->TSFlags));
Nicolas Geoffraycb162a02008-04-16 20:10:13 +00003450 break;
3451 }
3452 }
3453 CurOp = NumOps;
3454 break;
3455 case X86II::RawFrm:
3456 ++FinalSize;
3457
3458 if (CurOp != NumOps) {
3459 const MachineOperand &MO = MI.getOperand(CurOp++);
Dan Gohmanb9f4fa72008-10-03 15:45:36 +00003460 if (MO.isMBB()) {
Nicolas Geoffraycb162a02008-04-16 20:10:13 +00003461 FinalSize += sizePCRelativeBlockAddress();
Dan Gohmanb9f4fa72008-10-03 15:45:36 +00003462 } else if (MO.isGlobal()) {
Nicolas Geoffraycb162a02008-04-16 20:10:13 +00003463 FinalSize += sizeGlobalAddress(false);
Dan Gohmanb9f4fa72008-10-03 15:45:36 +00003464 } else if (MO.isSymbol()) {
Nicolas Geoffraycb162a02008-04-16 20:10:13 +00003465 FinalSize += sizeExternalSymbolAddress(false);
Dan Gohmanb9f4fa72008-10-03 15:45:36 +00003466 } else if (MO.isImm()) {
Chris Lattnerdae24402010-02-05 19:24:13 +00003467 FinalSize += sizeConstant(X86II::getSizeOfImm(Desc->TSFlags));
Nicolas Geoffraycb162a02008-04-16 20:10:13 +00003468 } else {
Edwin Törökbd448e32009-07-14 16:55:14 +00003469 llvm_unreachable("Unknown RawFrm operand!");
Nicolas Geoffraycb162a02008-04-16 20:10:13 +00003470 }
3471 }
3472 break;
3473
3474 case X86II::AddRegFrm:
3475 ++FinalSize;
Nicolas Geoffrayf22f1cd2008-04-20 23:36:47 +00003476 ++CurOp;
Nicolas Geoffraycb162a02008-04-16 20:10:13 +00003477
3478 if (CurOp != NumOps) {
3479 const MachineOperand &MO1 = MI.getOperand(CurOp++);
Chris Lattnerdae24402010-02-05 19:24:13 +00003480 unsigned Size = X86II::getSizeOfImm(Desc->TSFlags);
Dan Gohmanb9f4fa72008-10-03 15:45:36 +00003481 if (MO1.isImm())
Nicolas Geoffraycb162a02008-04-16 20:10:13 +00003482 FinalSize += sizeConstant(Size);
3483 else {
3484 bool dword = false;
3485 if (Opcode == X86::MOV64ri)
3486 dword = true;
Dan Gohmanb9f4fa72008-10-03 15:45:36 +00003487 if (MO1.isGlobal()) {
Nicolas Geoffraycb162a02008-04-16 20:10:13 +00003488 FinalSize += sizeGlobalAddress(dword);
Dan Gohmanb9f4fa72008-10-03 15:45:36 +00003489 } else if (MO1.isSymbol())
Nicolas Geoffraycb162a02008-04-16 20:10:13 +00003490 FinalSize += sizeExternalSymbolAddress(dword);
Dan Gohmanb9f4fa72008-10-03 15:45:36 +00003491 else if (MO1.isCPI())
Nicolas Geoffraycb162a02008-04-16 20:10:13 +00003492 FinalSize += sizeConstPoolAddress(dword);
Dan Gohmanb9f4fa72008-10-03 15:45:36 +00003493 else if (MO1.isJTI())
Nicolas Geoffraycb162a02008-04-16 20:10:13 +00003494 FinalSize += sizeJumpTableAddress(dword);
3495 }
3496 }
3497 break;
3498
3499 case X86II::MRMDestReg: {
3500 ++FinalSize;
3501 FinalSize += sizeRegModRMByte();
3502 CurOp += 2;
Nicolas Geoffrayf22f1cd2008-04-20 23:36:47 +00003503 if (CurOp != NumOps) {
3504 ++CurOp;
Chris Lattnerdae24402010-02-05 19:24:13 +00003505 FinalSize += sizeConstant(X86II::getSizeOfImm(Desc->TSFlags));
Nicolas Geoffrayf22f1cd2008-04-20 23:36:47 +00003506 }
Nicolas Geoffraycb162a02008-04-16 20:10:13 +00003507 break;
3508 }
3509 case X86II::MRMDestMem: {
3510 ++FinalSize;
3511 FinalSize += getMemModRMByteSize(MI, CurOp, IsPIC, Is64BitMode);
Evan Cheng099109d2009-05-04 22:49:16 +00003512 CurOp += X86AddrNumOperands + 1;
Nicolas Geoffrayf22f1cd2008-04-20 23:36:47 +00003513 if (CurOp != NumOps) {
3514 ++CurOp;
Chris Lattnerdae24402010-02-05 19:24:13 +00003515 FinalSize += sizeConstant(X86II::getSizeOfImm(Desc->TSFlags));
Nicolas Geoffrayf22f1cd2008-04-20 23:36:47 +00003516 }
Nicolas Geoffraycb162a02008-04-16 20:10:13 +00003517 break;
3518 }
3519
3520 case X86II::MRMSrcReg:
3521 ++FinalSize;
3522 FinalSize += sizeRegModRMByte();
3523 CurOp += 2;
Nicolas Geoffrayf22f1cd2008-04-20 23:36:47 +00003524 if (CurOp != NumOps) {
3525 ++CurOp;
Chris Lattnerdae24402010-02-05 19:24:13 +00003526 FinalSize += sizeConstant(X86II::getSizeOfImm(Desc->TSFlags));
Nicolas Geoffrayf22f1cd2008-04-20 23:36:47 +00003527 }
Nicolas Geoffraycb162a02008-04-16 20:10:13 +00003528 break;
3529
3530 case X86II::MRMSrcMem: {
Evan Cheng099109d2009-05-04 22:49:16 +00003531 int AddrOperands;
3532 if (Opcode == X86::LEA64r || Opcode == X86::LEA64_32r ||
3533 Opcode == X86::LEA16r || Opcode == X86::LEA32r)
3534 AddrOperands = X86AddrNumOperands - 1; // No segment register
3535 else
3536 AddrOperands = X86AddrNumOperands;
Nicolas Geoffraycb162a02008-04-16 20:10:13 +00003537
3538 ++FinalSize;
3539 FinalSize += getMemModRMByteSize(MI, CurOp+1, IsPIC, Is64BitMode);
Evan Cheng099109d2009-05-04 22:49:16 +00003540 CurOp += AddrOperands + 1;
Nicolas Geoffrayf22f1cd2008-04-20 23:36:47 +00003541 if (CurOp != NumOps) {
3542 ++CurOp;
Chris Lattnerdae24402010-02-05 19:24:13 +00003543 FinalSize += sizeConstant(X86II::getSizeOfImm(Desc->TSFlags));
Nicolas Geoffrayf22f1cd2008-04-20 23:36:47 +00003544 }
Nicolas Geoffraycb162a02008-04-16 20:10:13 +00003545 break;
3546 }
3547
3548 case X86II::MRM0r: case X86II::MRM1r:
3549 case X86II::MRM2r: case X86II::MRM3r:
3550 case X86II::MRM4r: case X86II::MRM5r:
3551 case X86II::MRM6r: case X86II::MRM7r:
3552 ++FinalSize;
Evan Cheng099109d2009-05-04 22:49:16 +00003553 if (Desc->getOpcode() == X86::LFENCE ||
Bill Wendling6ee76552009-05-28 23:40:46 +00003554 Desc->getOpcode() == X86::MFENCE) {
3555 // Special handling of lfence and mfence;
Evan Cheng099109d2009-05-04 22:49:16 +00003556 FinalSize += sizeRegModRMByte();
Bill Wendling6ee76552009-05-28 23:40:46 +00003557 } else if (Desc->getOpcode() == X86::MONITOR ||
3558 Desc->getOpcode() == X86::MWAIT) {
3559 // Special handling of monitor and mwait.
3560 FinalSize += sizeRegModRMByte() + 1; // +1 for the opcode.
3561 } else {
Evan Cheng099109d2009-05-04 22:49:16 +00003562 ++CurOp;
3563 FinalSize += sizeRegModRMByte();
3564 }
Nicolas Geoffraycb162a02008-04-16 20:10:13 +00003565
3566 if (CurOp != NumOps) {
3567 const MachineOperand &MO1 = MI.getOperand(CurOp++);
Chris Lattnerdae24402010-02-05 19:24:13 +00003568 unsigned Size = X86II::getSizeOfImm(Desc->TSFlags);
Dan Gohmanb9f4fa72008-10-03 15:45:36 +00003569 if (MO1.isImm())
Nicolas Geoffraycb162a02008-04-16 20:10:13 +00003570 FinalSize += sizeConstant(Size);
3571 else {
3572 bool dword = false;
3573 if (Opcode == X86::MOV64ri32)
3574 dword = true;
Dan Gohmanb9f4fa72008-10-03 15:45:36 +00003575 if (MO1.isGlobal()) {
Nicolas Geoffraycb162a02008-04-16 20:10:13 +00003576 FinalSize += sizeGlobalAddress(dword);
Dan Gohmanb9f4fa72008-10-03 15:45:36 +00003577 } else if (MO1.isSymbol())
Nicolas Geoffraycb162a02008-04-16 20:10:13 +00003578 FinalSize += sizeExternalSymbolAddress(dword);
Dan Gohmanb9f4fa72008-10-03 15:45:36 +00003579 else if (MO1.isCPI())
Nicolas Geoffraycb162a02008-04-16 20:10:13 +00003580 FinalSize += sizeConstPoolAddress(dword);
Dan Gohmanb9f4fa72008-10-03 15:45:36 +00003581 else if (MO1.isJTI())
Nicolas Geoffraycb162a02008-04-16 20:10:13 +00003582 FinalSize += sizeJumpTableAddress(dword);
3583 }
3584 }
3585 break;
3586
3587 case X86II::MRM0m: case X86II::MRM1m:
3588 case X86II::MRM2m: case X86II::MRM3m:
3589 case X86II::MRM4m: case X86II::MRM5m:
3590 case X86II::MRM6m: case X86II::MRM7m: {
3591
3592 ++FinalSize;
3593 FinalSize += getMemModRMByteSize(MI, CurOp, IsPIC, Is64BitMode);
Evan Cheng099109d2009-05-04 22:49:16 +00003594 CurOp += X86AddrNumOperands;
Nicolas Geoffraycb162a02008-04-16 20:10:13 +00003595
3596 if (CurOp != NumOps) {
3597 const MachineOperand &MO = MI.getOperand(CurOp++);
Chris Lattnerdae24402010-02-05 19:24:13 +00003598 unsigned Size = X86II::getSizeOfImm(Desc->TSFlags);
Dan Gohmanb9f4fa72008-10-03 15:45:36 +00003599 if (MO.isImm())
Nicolas Geoffraycb162a02008-04-16 20:10:13 +00003600 FinalSize += sizeConstant(Size);
3601 else {
3602 bool dword = false;
3603 if (Opcode == X86::MOV64mi32)
3604 dword = true;
Dan Gohmanb9f4fa72008-10-03 15:45:36 +00003605 if (MO.isGlobal()) {
Nicolas Geoffraycb162a02008-04-16 20:10:13 +00003606 FinalSize += sizeGlobalAddress(dword);
Dan Gohmanb9f4fa72008-10-03 15:45:36 +00003607 } else if (MO.isSymbol())
Nicolas Geoffraycb162a02008-04-16 20:10:13 +00003608 FinalSize += sizeExternalSymbolAddress(dword);
Dan Gohmanb9f4fa72008-10-03 15:45:36 +00003609 else if (MO.isCPI())
Nicolas Geoffraycb162a02008-04-16 20:10:13 +00003610 FinalSize += sizeConstPoolAddress(dword);
Dan Gohmanb9f4fa72008-10-03 15:45:36 +00003611 else if (MO.isJTI())
Nicolas Geoffraycb162a02008-04-16 20:10:13 +00003612 FinalSize += sizeJumpTableAddress(dword);
3613 }
3614 }
3615 break;
Chris Lattneraf0b8b72010-02-12 02:06:33 +00003616
3617 case X86II::MRM_C1:
3618 case X86II::MRM_C8:
3619 case X86II::MRM_C9:
3620 case X86II::MRM_E8:
3621 case X86II::MRM_F0:
3622 FinalSize += 2;
3623 break;
Nicolas Geoffraycb162a02008-04-16 20:10:13 +00003624 }
3625
3626 case X86II::MRMInitReg:
3627 ++FinalSize;
3628 // Duplicate register, used by things like MOV8r0 (aka xor reg,reg).
3629 FinalSize += sizeRegModRMByte();
3630 ++CurOp;
3631 break;
3632 }
3633
3634 if (!Desc->isVariadic() && CurOp != NumOps) {
Edwin Török3cb88482009-07-08 18:01:40 +00003635 std::string msg;
3636 raw_string_ostream Msg(msg);
3637 Msg << "Cannot determine size: " << MI;
Chris Lattner8316f2d2010-04-07 22:58:41 +00003638 report_fatal_error(Msg.str());
Nicolas Geoffraycb162a02008-04-16 20:10:13 +00003639 }
3640
3641
3642 return FinalSize;
3643}
3644
3645
3646unsigned X86InstrInfo::GetInstSizeInBytes(const MachineInstr *MI) const {
3647 const TargetInstrDesc &Desc = MI->getDesc();
Chris Lattner144e3482009-07-10 20:53:38 +00003648 bool IsPIC = TM.getRelocationModel() == Reloc::PIC_;
Dan Gohmanb41dfba2008-05-14 01:58:56 +00003649 bool Is64BitMode = TM.getSubtargetImpl()->is64Bit();
Nicolas Geoffraycb162a02008-04-16 20:10:13 +00003650 unsigned Size = GetInstSizeWithDesc(*MI, &Desc, IsPIC, Is64BitMode);
Chris Lattner739b0102009-06-25 17:28:07 +00003651 if (Desc.getOpcode() == X86::MOVPC32r)
Nicolas Geoffraycb162a02008-04-16 20:10:13 +00003652 Size += GetInstSizeWithDesc(*MI, &get(X86::POP32r), IsPIC, Is64BitMode);
Nicolas Geoffraycb162a02008-04-16 20:10:13 +00003653 return Size;
3654}
Dan Gohmanb60482f2008-09-23 18:22:58 +00003655
Dan Gohman882ab732008-09-30 00:58:23 +00003656/// getGlobalBaseReg - Return a virtual register initialized with the
3657/// the global base register value. Output instructions required to
3658/// initialize the register in the function entry block, if necessary.
Dan Gohmanb60482f2008-09-23 18:22:58 +00003659///
Dan Gohman882ab732008-09-30 00:58:23 +00003660unsigned X86InstrInfo::getGlobalBaseReg(MachineFunction *MF) const {
3661 assert(!TM.getSubtarget<X86Subtarget>().is64Bit() &&
3662 "X86-64 PIC uses RIP relative addressing");
3663
3664 X86MachineFunctionInfo *X86FI = MF->getInfo<X86MachineFunctionInfo>();
3665 unsigned GlobalBaseReg = X86FI->getGlobalBaseReg();
3666 if (GlobalBaseReg != 0)
3667 return GlobalBaseReg;
3668
Dan Gohmanb60482f2008-09-23 18:22:58 +00003669 // Insert the set of GlobalBaseReg into the first MBB of the function
3670 MachineBasicBlock &FirstMBB = MF->front();
3671 MachineBasicBlock::iterator MBBI = FirstMBB.begin();
Dale Johannesenb5ca78e2010-01-26 00:03:12 +00003672 DebugLoc DL = FirstMBB.findDebugLoc(MBBI);
Dan Gohmanb60482f2008-09-23 18:22:58 +00003673 MachineRegisterInfo &RegInfo = MF->getRegInfo();
3674 unsigned PC = RegInfo.createVirtualRegister(X86::GR32RegisterClass);
3675
3676 const TargetInstrInfo *TII = TM.getInstrInfo();
3677 // Operand of MovePCtoStack is completely ignored by asm printer. It's
3678 // only used in JIT code emission as displacement to pc.
Chris Lattner13d6c2d2009-06-25 17:38:33 +00003679 BuildMI(FirstMBB, MBBI, DL, TII->get(X86::MOVPC32r), PC).addImm(0);
Dan Gohmanb60482f2008-09-23 18:22:58 +00003680
3681 // If we're using vanilla 'GOT' PIC style, we should use relative addressing
Chris Lattner13d6c2d2009-06-25 17:38:33 +00003682 // not to pc, but to _GLOBAL_OFFSET_TABLE_ external.
Chris Lattner5d1f2572009-07-09 04:39:06 +00003683 if (TM.getSubtarget<X86Subtarget>().isPICStyleGOT()) {
Chris Lattner13d6c2d2009-06-25 17:38:33 +00003684 GlobalBaseReg = RegInfo.createVirtualRegister(X86::GR32RegisterClass);
3685 // Generate addl $__GLOBAL_OFFSET_TABLE_ + [.-piclabel], %some_register
Bill Wendling13ee2e42009-02-11 21:51:19 +00003686 BuildMI(FirstMBB, MBBI, DL, TII->get(X86::ADD32ri), GlobalBaseReg)
Daniel Dunbar9f086b92009-09-01 22:06:46 +00003687 .addReg(PC).addExternalSymbol("_GLOBAL_OFFSET_TABLE_",
Chris Lattner13d6c2d2009-06-25 17:38:33 +00003688 X86II::MO_GOT_ABSOLUTE_ADDRESS);
Dan Gohman882ab732008-09-30 00:58:23 +00003689 } else {
3690 GlobalBaseReg = PC;
Dan Gohmanb60482f2008-09-23 18:22:58 +00003691 }
3692
Dan Gohman882ab732008-09-30 00:58:23 +00003693 X86FI->setGlobalBaseReg(GlobalBaseReg);
3694 return GlobalBaseReg;
Dan Gohmanb60482f2008-09-23 18:22:58 +00003695}
Jakob Stoklund Olesen0ba75302010-03-25 17:25:00 +00003696
Jakob Stoklund Olesen9b3a5512010-03-29 23:24:21 +00003697// These are the replaceable SSE instructions. Some of these have Int variants
3698// that we don't include here. We don't want to replace instructions selected
3699// by intrinsics.
3700static const unsigned ReplaceableInstrs[][3] = {
3701 //PackedInt PackedSingle PackedDouble
Jakob Stoklund Olesendeeb9df2010-03-30 22:46:53 +00003702 { X86::MOVAPSmr, X86::MOVAPDmr, X86::MOVDQAmr },
3703 { X86::MOVAPSrm, X86::MOVAPDrm, X86::MOVDQArm },
3704 { X86::MOVAPSrr, X86::MOVAPDrr, X86::MOVDQArr },
3705 { X86::MOVUPSmr, X86::MOVUPDmr, X86::MOVDQUmr },
3706 { X86::MOVUPSrm, X86::MOVUPDrm, X86::MOVDQUrm },
3707 { X86::MOVNTPSmr, X86::MOVNTPDmr, X86::MOVNTDQmr },
3708 { X86::ANDNPSrm, X86::ANDNPDrm, X86::PANDNrm },
3709 { X86::ANDNPSrr, X86::ANDNPDrr, X86::PANDNrr },
3710 { X86::ANDPSrm, X86::ANDPDrm, X86::PANDrm },
3711 { X86::ANDPSrr, X86::ANDPDrr, X86::PANDrr },
3712 { X86::ORPSrm, X86::ORPDrm, X86::PORrm },
3713 { X86::ORPSrr, X86::ORPDrr, X86::PORrr },
Jakob Stoklund Olesen8eb9c312010-03-31 00:40:13 +00003714 { X86::V_SET0PS, X86::V_SET0PD, X86::V_SET0PI },
Jakob Stoklund Olesendeeb9df2010-03-30 22:46:53 +00003715 { X86::XORPSrm, X86::XORPDrm, X86::PXORrm },
3716 { X86::XORPSrr, X86::XORPDrr, X86::PXORrr },
Jakob Stoklund Olesen9b3a5512010-03-29 23:24:21 +00003717};
Jakob Stoklund Olesen0ba75302010-03-25 17:25:00 +00003718
Jakob Stoklund Olesen9b3a5512010-03-29 23:24:21 +00003719// FIXME: Some shuffle and unpack instructions have equivalents in different
3720// domains, but they require a bit more work than just switching opcodes.
Jakob Stoklund Olesen0ba75302010-03-25 17:25:00 +00003721
Jakob Stoklund Olesen9b3a5512010-03-29 23:24:21 +00003722static const unsigned *lookup(unsigned opcode, unsigned domain) {
Jakob Stoklund Olesen0ba75302010-03-25 17:25:00 +00003723 for (unsigned i = 0, e = array_lengthof(ReplaceableInstrs); i != e; ++i)
Jakob Stoklund Olesen9b3a5512010-03-29 23:24:21 +00003724 if (ReplaceableInstrs[i][domain-1] == opcode)
3725 return ReplaceableInstrs[i];
3726 return 0;
3727}
3728
3729std::pair<uint16_t, uint16_t>
3730X86InstrInfo::GetSSEDomain(const MachineInstr *MI) const {
3731 uint16_t domain = (MI->getDesc().TSFlags >> X86II::SSEDomainShift) & 3;
Jakob Stoklund Olesendeeb9df2010-03-30 22:46:53 +00003732 return std::make_pair(domain,
3733 domain && lookup(MI->getOpcode(), domain) ? 0xe : 0);
Jakob Stoklund Olesen9b3a5512010-03-29 23:24:21 +00003734}
3735
3736void X86InstrInfo::SetSSEDomain(MachineInstr *MI, unsigned Domain) const {
3737 assert(Domain>0 && Domain<4 && "Invalid execution domain");
3738 uint16_t dom = (MI->getDesc().TSFlags >> X86II::SSEDomainShift) & 3;
3739 assert(dom && "Not an SSE instruction");
3740 const unsigned *table = lookup(MI->getOpcode(), dom);
3741 assert(table && "Cannot change domain");
3742 MI->setDesc(get(table[Domain-1]));
Jakob Stoklund Olesen0ba75302010-03-25 17:25:00 +00003743}
Chris Lattnera4083332010-04-26 23:37:21 +00003744
3745/// getNoopForMachoTarget - Return the noop instruction to use for a noop.
3746void X86InstrInfo::getNoopForMachoTarget(MCInst &NopInst) const {
3747 NopInst.setOpcode(X86::NOOP);
3748}