blob: c991bae93ba2fd0d738910f79e8c435244d8f47a [file] [log] [blame]
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001//===-- SelectionDAGBuild.cpp - Selection-DAG building --------------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This implements routines for translating from LLVM IR into SelectionDAG IR.
11//
12//===----------------------------------------------------------------------===//
13
14#define DEBUG_TYPE "isel"
15#include "SelectionDAGBuild.h"
16#include "llvm/ADT/BitVector.h"
Dan Gohman5b229802008-09-04 20:49:27 +000017#include "llvm/ADT/SmallSet.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000018#include "llvm/Analysis/AliasAnalysis.h"
19#include "llvm/Constants.h"
Dan Gohman98ca4f22009-08-05 01:29:28 +000020#include "llvm/Constants.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000021#include "llvm/CallingConv.h"
22#include "llvm/DerivedTypes.h"
23#include "llvm/Function.h"
24#include "llvm/GlobalVariable.h"
25#include "llvm/InlineAsm.h"
26#include "llvm/Instructions.h"
27#include "llvm/Intrinsics.h"
28#include "llvm/IntrinsicInst.h"
Bill Wendlingb2a42982008-11-06 02:29:10 +000029#include "llvm/Module.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000030#include "llvm/CodeGen/FastISel.h"
31#include "llvm/CodeGen/GCStrategy.h"
32#include "llvm/CodeGen/GCMetadata.h"
33#include "llvm/CodeGen/MachineFunction.h"
34#include "llvm/CodeGen/MachineFrameInfo.h"
35#include "llvm/CodeGen/MachineInstrBuilder.h"
36#include "llvm/CodeGen/MachineJumpTableInfo.h"
37#include "llvm/CodeGen/MachineModuleInfo.h"
38#include "llvm/CodeGen/MachineRegisterInfo.h"
Bill Wendlingb2a42982008-11-06 02:29:10 +000039#include "llvm/CodeGen/PseudoSourceValue.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000040#include "llvm/CodeGen/SelectionDAG.h"
Devang Patel83489bb2009-01-13 00:35:13 +000041#include "llvm/CodeGen/DwarfWriter.h"
42#include "llvm/Analysis/DebugInfo.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000043#include "llvm/Target/TargetRegisterInfo.h"
44#include "llvm/Target/TargetData.h"
45#include "llvm/Target/TargetFrameInfo.h"
46#include "llvm/Target/TargetInstrInfo.h"
Dale Johannesen49de9822009-02-05 01:49:45 +000047#include "llvm/Target/TargetIntrinsicInfo.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000048#include "llvm/Target/TargetLowering.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000049#include "llvm/Target/TargetOptions.h"
50#include "llvm/Support/Compiler.h"
Mikhail Glushenkov2388a582009-01-16 07:02:28 +000051#include "llvm/Support/CommandLine.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000052#include "llvm/Support/Debug.h"
Torok Edwin7d696d82009-07-11 13:10:19 +000053#include "llvm/Support/ErrorHandling.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000054#include "llvm/Support/MathExtras.h"
Anton Korobeynikov56d245b2008-12-23 22:26:18 +000055#include "llvm/Support/raw_ostream.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000056#include <algorithm>
57using namespace llvm;
58
Dale Johannesen601d3c02008-09-05 01:48:15 +000059/// LimitFloatPrecision - Generate low-precision inline sequences for
60/// some float libcalls (6, 8 or 12 bits).
61static unsigned LimitFloatPrecision;
62
63static cl::opt<unsigned, true>
64LimitFPPrecision("limit-float-precision",
65 cl::desc("Generate low-precision inline sequences "
66 "for some float libcalls"),
67 cl::location(LimitFloatPrecision),
68 cl::init(0));
69
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000070/// ComputeLinearIndex - Given an LLVM IR aggregate type and a sequence
Dan Gohman2c91d102009-01-06 22:53:52 +000071/// of insertvalue or extractvalue indices that identify a member, return
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000072/// the linearized index of the start of the member.
73///
74static unsigned ComputeLinearIndex(const TargetLowering &TLI, const Type *Ty,
75 const unsigned *Indices,
76 const unsigned *IndicesEnd,
77 unsigned CurIndex = 0) {
78 // Base case: We're done.
79 if (Indices && Indices == IndicesEnd)
80 return CurIndex;
81
82 // Given a struct type, recursively traverse the elements.
83 if (const StructType *STy = dyn_cast<StructType>(Ty)) {
84 for (StructType::element_iterator EB = STy->element_begin(),
85 EI = EB,
86 EE = STy->element_end();
87 EI != EE; ++EI) {
88 if (Indices && *Indices == unsigned(EI - EB))
89 return ComputeLinearIndex(TLI, *EI, Indices+1, IndicesEnd, CurIndex);
90 CurIndex = ComputeLinearIndex(TLI, *EI, 0, 0, CurIndex);
91 }
Dan Gohman2c91d102009-01-06 22:53:52 +000092 return CurIndex;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000093 }
94 // Given an array type, recursively traverse the elements.
95 else if (const ArrayType *ATy = dyn_cast<ArrayType>(Ty)) {
96 const Type *EltTy = ATy->getElementType();
97 for (unsigned i = 0, e = ATy->getNumElements(); i != e; ++i) {
98 if (Indices && *Indices == i)
99 return ComputeLinearIndex(TLI, EltTy, Indices+1, IndicesEnd, CurIndex);
100 CurIndex = ComputeLinearIndex(TLI, EltTy, 0, 0, CurIndex);
101 }
Dan Gohman2c91d102009-01-06 22:53:52 +0000102 return CurIndex;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000103 }
104 // We haven't found the type we're looking for, so keep searching.
105 return CurIndex + 1;
106}
107
108/// ComputeValueVTs - Given an LLVM IR type, compute a sequence of
109/// MVTs that represent all the individual underlying
110/// non-aggregate types that comprise it.
111///
112/// If Offsets is non-null, it points to a vector to be filled in
113/// with the in-memory offsets of each of the individual values.
114///
115static void ComputeValueVTs(const TargetLowering &TLI, const Type *Ty,
116 SmallVectorImpl<MVT> &ValueVTs,
117 SmallVectorImpl<uint64_t> *Offsets = 0,
118 uint64_t StartingOffset = 0) {
119 // Given a struct type, recursively traverse the elements.
120 if (const StructType *STy = dyn_cast<StructType>(Ty)) {
121 const StructLayout *SL = TLI.getTargetData()->getStructLayout(STy);
122 for (StructType::element_iterator EB = STy->element_begin(),
123 EI = EB,
124 EE = STy->element_end();
125 EI != EE; ++EI)
126 ComputeValueVTs(TLI, *EI, ValueVTs, Offsets,
127 StartingOffset + SL->getElementOffset(EI - EB));
128 return;
129 }
130 // Given an array type, recursively traverse the elements.
131 if (const ArrayType *ATy = dyn_cast<ArrayType>(Ty)) {
132 const Type *EltTy = ATy->getElementType();
Duncan Sands777d2302009-05-09 07:06:46 +0000133 uint64_t EltSize = TLI.getTargetData()->getTypeAllocSize(EltTy);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000134 for (unsigned i = 0, e = ATy->getNumElements(); i != e; ++i)
135 ComputeValueVTs(TLI, EltTy, ValueVTs, Offsets,
136 StartingOffset + i * EltSize);
137 return;
138 }
Dan Gohman5e5558b2009-04-23 22:50:03 +0000139 // Interpret void as zero return values.
140 if (Ty == Type::VoidTy)
141 return;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000142 // Base case: we can get an MVT for this LLVM IR type.
143 ValueVTs.push_back(TLI.getValueType(Ty));
144 if (Offsets)
145 Offsets->push_back(StartingOffset);
146}
147
Dan Gohman2a7c6712008-09-03 23:18:39 +0000148namespace llvm {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000149 /// RegsForValue - This struct represents the registers (physical or virtual)
150 /// that a particular set of values is assigned, and the type information about
151 /// the value. The most common situation is to represent one value at a time,
152 /// but struct or array values are handled element-wise as multiple values.
153 /// The splitting of aggregates is performed recursively, so that we never
154 /// have aggregate-typed registers. The values at this point do not necessarily
155 /// have legal types, so each value may require one or more registers of some
156 /// legal type.
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000157 ///
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000158 struct VISIBILITY_HIDDEN RegsForValue {
159 /// TLI - The TargetLowering object.
160 ///
161 const TargetLowering *TLI;
162
163 /// ValueVTs - The value types of the values, which may not be legal, and
164 /// may need be promoted or synthesized from one or more registers.
165 ///
166 SmallVector<MVT, 4> ValueVTs;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000167
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000168 /// RegVTs - The value types of the registers. This is the same size as
169 /// ValueVTs and it records, for each value, what the type of the assigned
170 /// register or registers are. (Individual values are never synthesized
171 /// from more than one type of register.)
172 ///
173 /// With virtual registers, the contents of RegVTs is redundant with TLI's
174 /// getRegisterType member function, however when with physical registers
175 /// it is necessary to have a separate record of the types.
176 ///
177 SmallVector<MVT, 4> RegVTs;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000178
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000179 /// Regs - This list holds the registers assigned to the values.
180 /// Each legal or promoted value requires one register, and each
181 /// expanded value requires multiple registers.
182 ///
183 SmallVector<unsigned, 4> Regs;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000184
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000185 RegsForValue() : TLI(0) {}
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000186
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000187 RegsForValue(const TargetLowering &tli,
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000188 const SmallVector<unsigned, 4> &regs,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000189 MVT regvt, MVT valuevt)
190 : TLI(&tli), ValueVTs(1, valuevt), RegVTs(1, regvt), Regs(regs) {}
191 RegsForValue(const TargetLowering &tli,
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000192 const SmallVector<unsigned, 4> &regs,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000193 const SmallVector<MVT, 4> &regvts,
194 const SmallVector<MVT, 4> &valuevts)
195 : TLI(&tli), ValueVTs(valuevts), RegVTs(regvts), Regs(regs) {}
196 RegsForValue(const TargetLowering &tli,
197 unsigned Reg, const Type *Ty) : TLI(&tli) {
198 ComputeValueVTs(tli, Ty, ValueVTs);
199
200 for (unsigned Value = 0, e = ValueVTs.size(); Value != e; ++Value) {
201 MVT ValueVT = ValueVTs[Value];
202 unsigned NumRegs = TLI->getNumRegisters(ValueVT);
203 MVT RegisterVT = TLI->getRegisterType(ValueVT);
204 for (unsigned i = 0; i != NumRegs; ++i)
205 Regs.push_back(Reg + i);
206 RegVTs.push_back(RegisterVT);
207 Reg += NumRegs;
208 }
209 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000210
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000211 /// append - Add the specified values to this one.
212 void append(const RegsForValue &RHS) {
213 TLI = RHS.TLI;
214 ValueVTs.append(RHS.ValueVTs.begin(), RHS.ValueVTs.end());
215 RegVTs.append(RHS.RegVTs.begin(), RHS.RegVTs.end());
216 Regs.append(RHS.Regs.begin(), RHS.Regs.end());
217 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000218
219
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000220 /// getCopyFromRegs - Emit a series of CopyFromReg nodes that copies from
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000221 /// this value and returns the result as a ValueVTs value. This uses
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000222 /// Chain/Flag as the input and updates them for the output Chain/Flag.
223 /// If the Flag pointer is NULL, no flag is used.
Dale Johannesen66978ee2009-01-31 02:22:37 +0000224 SDValue getCopyFromRegs(SelectionDAG &DAG, DebugLoc dl,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000225 SDValue &Chain, SDValue *Flag) const;
226
227 /// getCopyToRegs - Emit a series of CopyToReg nodes that copies the
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000228 /// specified value into the registers specified by this object. This uses
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000229 /// Chain/Flag as the input and updates them for the output Chain/Flag.
230 /// If the Flag pointer is NULL, no flag is used.
Dale Johannesen66978ee2009-01-31 02:22:37 +0000231 void getCopyToRegs(SDValue Val, SelectionDAG &DAG, DebugLoc dl,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000232 SDValue &Chain, SDValue *Flag) const;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000233
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000234 /// AddInlineAsmOperands - Add this value to the specified inlineasm node
Evan Cheng697cbbf2009-03-20 18:03:34 +0000235 /// operand list. This adds the code marker, matching input operand index
236 /// (if applicable), and includes the number of values added into it.
237 void AddInlineAsmOperands(unsigned Code,
238 bool HasMatching, unsigned MatchingIdx,
239 SelectionDAG &DAG, std::vector<SDValue> &Ops) const;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000240 };
241}
242
243/// isUsedOutsideOfDefiningBlock - Return true if this instruction is used by
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000244/// PHI nodes or outside of the basic block that defines it, or used by a
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000245/// switch or atomic instruction, which may expand to multiple basic blocks.
246static bool isUsedOutsideOfDefiningBlock(Instruction *I) {
247 if (isa<PHINode>(I)) return true;
248 BasicBlock *BB = I->getParent();
249 for (Value::use_iterator UI = I->use_begin(), E = I->use_end(); UI != E; ++UI)
Dan Gohman8e5c0da2009-04-09 02:33:36 +0000250 if (cast<Instruction>(*UI)->getParent() != BB || isa<PHINode>(*UI))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000251 return true;
252 return false;
253}
254
255/// isOnlyUsedInEntryBlock - If the specified argument is only used in the
256/// entry block, return true. This includes arguments used by switches, since
257/// the switch may expand into multiple basic blocks.
258static bool isOnlyUsedInEntryBlock(Argument *A, bool EnableFastISel) {
259 // With FastISel active, we may be splitting blocks, so force creation
260 // of virtual registers for all non-dead arguments.
Dan Gohman33134c42008-09-25 17:05:24 +0000261 // Don't force virtual registers for byval arguments though, because
262 // fast-isel can't handle those in all cases.
263 if (EnableFastISel && !A->hasByValAttr())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000264 return A->use_empty();
265
266 BasicBlock *Entry = A->getParent()->begin();
267 for (Value::use_iterator UI = A->use_begin(), E = A->use_end(); UI != E; ++UI)
268 if (cast<Instruction>(*UI)->getParent() != Entry || isa<SwitchInst>(*UI))
269 return false; // Use not in entry block.
270 return true;
271}
272
273FunctionLoweringInfo::FunctionLoweringInfo(TargetLowering &tli)
274 : TLI(tli) {
275}
276
277void FunctionLoweringInfo::set(Function &fn, MachineFunction &mf,
Bill Wendling6a8a0d72009-02-03 02:20:52 +0000278 SelectionDAG &DAG,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000279 bool EnableFastISel) {
280 Fn = &fn;
281 MF = &mf;
282 RegInfo = &MF->getRegInfo();
283
284 // Create a vreg for each argument register that is not dead and is used
285 // outside of the entry block for the function.
286 for (Function::arg_iterator AI = Fn->arg_begin(), E = Fn->arg_end();
287 AI != E; ++AI)
288 if (!isOnlyUsedInEntryBlock(AI, EnableFastISel))
289 InitializeRegForValue(AI);
290
291 // Initialize the mapping of values to registers. This is only set up for
292 // instruction values that are used outside of the block that defines
293 // them.
294 Function::iterator BB = Fn->begin(), EB = Fn->end();
295 for (BasicBlock::iterator I = BB->begin(), E = BB->end(); I != E; ++I)
296 if (AllocaInst *AI = dyn_cast<AllocaInst>(I))
297 if (ConstantInt *CUI = dyn_cast<ConstantInt>(AI->getArraySize())) {
298 const Type *Ty = AI->getAllocatedType();
Duncan Sands777d2302009-05-09 07:06:46 +0000299 uint64_t TySize = TLI.getTargetData()->getTypeAllocSize(Ty);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000300 unsigned Align =
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000301 std::max((unsigned)TLI.getTargetData()->getPrefTypeAlignment(Ty),
302 AI->getAlignment());
303
304 TySize *= CUI->getZExtValue(); // Get total allocated size.
305 if (TySize == 0) TySize = 1; // Don't create zero-sized stack objects.
306 StaticAllocaMap[AI] =
307 MF->getFrameInfo()->CreateStackObject(TySize, Align);
308 }
309
310 for (; BB != EB; ++BB)
311 for (BasicBlock::iterator I = BB->begin(), E = BB->end(); I != E; ++I)
312 if (!I->use_empty() && isUsedOutsideOfDefiningBlock(I))
313 if (!isa<AllocaInst>(I) ||
314 !StaticAllocaMap.count(cast<AllocaInst>(I)))
315 InitializeRegForValue(I);
316
317 // Create an initial MachineBasicBlock for each LLVM BasicBlock in F. This
318 // also creates the initial PHI MachineInstrs, though none of the input
319 // operands are populated.
320 for (BB = Fn->begin(), EB = Fn->end(); BB != EB; ++BB) {
321 MachineBasicBlock *MBB = mf.CreateMachineBasicBlock(BB);
322 MBBMap[BB] = MBB;
323 MF->push_back(MBB);
324
325 // Create Machine PHI nodes for LLVM PHI nodes, lowering them as
326 // appropriate.
327 PHINode *PN;
Bill Wendling6a8a0d72009-02-03 02:20:52 +0000328 DebugLoc DL;
329 for (BasicBlock::iterator
330 I = BB->begin(), E = BB->end(); I != E; ++I) {
331 if (CallInst *CI = dyn_cast<CallInst>(I)) {
332 if (Function *F = CI->getCalledFunction()) {
333 switch (F->getIntrinsicID()) {
334 default: break;
335 case Intrinsic::dbg_stoppoint: {
Bill Wendling6a8a0d72009-02-03 02:20:52 +0000336 DbgStopPointInst *SPI = cast<DbgStopPointInst>(I);
Devang Patel7e1e31f2009-07-02 22:43:26 +0000337 if (isValidDebugInfoIntrinsic(*SPI, CodeGenOpt::Default))
338 DL = ExtractDebugLocation(*SPI, MF->getDebugLocInfo());
Bill Wendling6a8a0d72009-02-03 02:20:52 +0000339 break;
340 }
341 case Intrinsic::dbg_func_start: {
Argyrios Kyrtzidis77eaa682009-05-03 08:50:41 +0000342 DbgFuncStartInst *FSI = cast<DbgFuncStartInst>(I);
Devang Patel7e1e31f2009-07-02 22:43:26 +0000343 if (isValidDebugInfoIntrinsic(*FSI, CodeGenOpt::Default))
344 DL = ExtractDebugLocation(*FSI, MF->getDebugLocInfo());
Bill Wendling6a8a0d72009-02-03 02:20:52 +0000345 break;
346 }
347 }
348 }
349 }
350
351 PN = dyn_cast<PHINode>(I);
352 if (!PN || PN->use_empty()) continue;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000353
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000354 unsigned PHIReg = ValueMap[PN];
355 assert(PHIReg && "PHI node does not have an assigned virtual register!");
356
357 SmallVector<MVT, 4> ValueVTs;
358 ComputeValueVTs(TLI, PN->getType(), ValueVTs);
359 for (unsigned vti = 0, vte = ValueVTs.size(); vti != vte; ++vti) {
360 MVT VT = ValueVTs[vti];
361 unsigned NumRegisters = TLI.getNumRegisters(VT);
Dan Gohman6448d912008-09-04 15:39:15 +0000362 const TargetInstrInfo *TII = MF->getTarget().getInstrInfo();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000363 for (unsigned i = 0; i != NumRegisters; ++i)
Bill Wendling6a8a0d72009-02-03 02:20:52 +0000364 BuildMI(MBB, DL, TII->get(TargetInstrInfo::PHI), PHIReg + i);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000365 PHIReg += NumRegisters;
366 }
367 }
368 }
369}
370
371unsigned FunctionLoweringInfo::MakeReg(MVT VT) {
372 return RegInfo->createVirtualRegister(TLI.getRegClassFor(VT));
373}
374
375/// CreateRegForValue - Allocate the appropriate number of virtual registers of
376/// the correctly promoted or expanded types. Assign these registers
377/// consecutive vreg numbers and return the first assigned number.
378///
379/// In the case that the given value has struct or array type, this function
380/// will assign registers for each member or element.
381///
382unsigned FunctionLoweringInfo::CreateRegForValue(const Value *V) {
383 SmallVector<MVT, 4> ValueVTs;
384 ComputeValueVTs(TLI, V->getType(), ValueVTs);
385
386 unsigned FirstReg = 0;
387 for (unsigned Value = 0, e = ValueVTs.size(); Value != e; ++Value) {
388 MVT ValueVT = ValueVTs[Value];
389 MVT RegisterVT = TLI.getRegisterType(ValueVT);
390
391 unsigned NumRegs = TLI.getNumRegisters(ValueVT);
392 for (unsigned i = 0; i != NumRegs; ++i) {
393 unsigned R = MakeReg(RegisterVT);
394 if (!FirstReg) FirstReg = R;
395 }
396 }
397 return FirstReg;
398}
399
400/// getCopyFromParts - Create a value that contains the specified legal parts
401/// combined into the value they represent. If the parts combine to a type
402/// larger then ValueVT then AssertOp can be used to specify whether the extra
403/// bits are known to be zero (ISD::AssertZext) or sign extended from ValueVT
404/// (ISD::AssertSext).
Dale Johannesen66978ee2009-01-31 02:22:37 +0000405static SDValue getCopyFromParts(SelectionDAG &DAG, DebugLoc dl,
406 const SDValue *Parts,
Duncan Sands0b3aa262009-01-28 14:42:54 +0000407 unsigned NumParts, MVT PartVT, MVT ValueVT,
408 ISD::NodeType AssertOp = ISD::DELETED_NODE) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000409 assert(NumParts > 0 && "No parts to assemble!");
Dan Gohmane9530ec2009-01-15 16:58:17 +0000410 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000411 SDValue Val = Parts[0];
412
413 if (NumParts > 1) {
414 // Assemble the value from multiple parts.
Eli Friedman2ac8b322009-05-20 06:02:09 +0000415 if (!ValueVT.isVector() && ValueVT.isInteger()) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000416 unsigned PartBits = PartVT.getSizeInBits();
417 unsigned ValueBits = ValueVT.getSizeInBits();
418
419 // Assemble the power of 2 part.
420 unsigned RoundParts = NumParts & (NumParts - 1) ?
421 1 << Log2_32(NumParts) : NumParts;
422 unsigned RoundBits = PartBits * RoundParts;
423 MVT RoundVT = RoundBits == ValueBits ?
424 ValueVT : MVT::getIntegerVT(RoundBits);
425 SDValue Lo, Hi;
426
Eli Friedman2ac8b322009-05-20 06:02:09 +0000427 MVT HalfVT = MVT::getIntegerVT(RoundBits/2);
Duncan Sandsd22ec5f2008-10-29 14:22:20 +0000428
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000429 if (RoundParts > 2) {
Dale Johannesen66978ee2009-01-31 02:22:37 +0000430 Lo = getCopyFromParts(DAG, dl, Parts, RoundParts/2, PartVT, HalfVT);
431 Hi = getCopyFromParts(DAG, dl, Parts+RoundParts/2, RoundParts/2,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000432 PartVT, HalfVT);
433 } else {
Dale Johannesen66978ee2009-01-31 02:22:37 +0000434 Lo = DAG.getNode(ISD::BIT_CONVERT, dl, HalfVT, Parts[0]);
435 Hi = DAG.getNode(ISD::BIT_CONVERT, dl, HalfVT, Parts[1]);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000436 }
437 if (TLI.isBigEndian())
438 std::swap(Lo, Hi);
Dale Johannesen66978ee2009-01-31 02:22:37 +0000439 Val = DAG.getNode(ISD::BUILD_PAIR, dl, RoundVT, Lo, Hi);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000440
441 if (RoundParts < NumParts) {
442 // Assemble the trailing non-power-of-2 part.
443 unsigned OddParts = NumParts - RoundParts;
444 MVT OddVT = MVT::getIntegerVT(OddParts * PartBits);
Scott Michelfdc40a02009-02-17 22:15:04 +0000445 Hi = getCopyFromParts(DAG, dl,
Dale Johannesen66978ee2009-01-31 02:22:37 +0000446 Parts+RoundParts, OddParts, PartVT, OddVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000447
448 // Combine the round and odd parts.
449 Lo = Val;
450 if (TLI.isBigEndian())
451 std::swap(Lo, Hi);
452 MVT TotalVT = MVT::getIntegerVT(NumParts * PartBits);
Dale Johannesen66978ee2009-01-31 02:22:37 +0000453 Hi = DAG.getNode(ISD::ANY_EXTEND, dl, TotalVT, Hi);
454 Hi = DAG.getNode(ISD::SHL, dl, TotalVT, Hi,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000455 DAG.getConstant(Lo.getValueType().getSizeInBits(),
Duncan Sands92abc622009-01-31 15:50:11 +0000456 TLI.getPointerTy()));
Dale Johannesen66978ee2009-01-31 02:22:37 +0000457 Lo = DAG.getNode(ISD::ZERO_EXTEND, dl, TotalVT, Lo);
458 Val = DAG.getNode(ISD::OR, dl, TotalVT, Lo, Hi);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000459 }
Eli Friedman2ac8b322009-05-20 06:02:09 +0000460 } else if (ValueVT.isVector()) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000461 // Handle a multi-element vector.
462 MVT IntermediateVT, RegisterVT;
463 unsigned NumIntermediates;
464 unsigned NumRegs =
465 TLI.getVectorTypeBreakdown(ValueVT, IntermediateVT, NumIntermediates,
466 RegisterVT);
467 assert(NumRegs == NumParts && "Part count doesn't match vector breakdown!");
468 NumParts = NumRegs; // Silence a compiler warning.
469 assert(RegisterVT == PartVT && "Part type doesn't match vector breakdown!");
470 assert(RegisterVT == Parts[0].getValueType() &&
471 "Part type doesn't match part!");
472
473 // Assemble the parts into intermediate operands.
474 SmallVector<SDValue, 8> Ops(NumIntermediates);
475 if (NumIntermediates == NumParts) {
476 // If the register was not expanded, truncate or copy the value,
477 // as appropriate.
478 for (unsigned i = 0; i != NumParts; ++i)
Dale Johannesen66978ee2009-01-31 02:22:37 +0000479 Ops[i] = getCopyFromParts(DAG, dl, &Parts[i], 1,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000480 PartVT, IntermediateVT);
481 } else if (NumParts > 0) {
482 // If the intermediate type was expanded, build the intermediate operands
483 // from the parts.
484 assert(NumParts % NumIntermediates == 0 &&
485 "Must expand into a divisible number of parts!");
486 unsigned Factor = NumParts / NumIntermediates;
487 for (unsigned i = 0; i != NumIntermediates; ++i)
Dale Johannesen66978ee2009-01-31 02:22:37 +0000488 Ops[i] = getCopyFromParts(DAG, dl, &Parts[i * Factor], Factor,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000489 PartVT, IntermediateVT);
490 }
491
492 // Build a vector with BUILD_VECTOR or CONCAT_VECTORS from the intermediate
493 // operands.
494 Val = DAG.getNode(IntermediateVT.isVector() ?
Dale Johannesen66978ee2009-01-31 02:22:37 +0000495 ISD::CONCAT_VECTORS : ISD::BUILD_VECTOR, dl,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000496 ValueVT, &Ops[0], NumIntermediates);
Eli Friedman2ac8b322009-05-20 06:02:09 +0000497 } else if (PartVT.isFloatingPoint()) {
498 // FP split into multiple FP parts (for ppcf128)
499 assert(ValueVT == MVT(MVT::ppcf128) && PartVT == MVT(MVT::f64) &&
500 "Unexpected split");
501 SDValue Lo, Hi;
502 Lo = DAG.getNode(ISD::BIT_CONVERT, dl, MVT(MVT::f64), Parts[0]);
503 Hi = DAG.getNode(ISD::BIT_CONVERT, dl, MVT(MVT::f64), Parts[1]);
504 if (TLI.isBigEndian())
505 std::swap(Lo, Hi);
506 Val = DAG.getNode(ISD::BUILD_PAIR, dl, ValueVT, Lo, Hi);
507 } else {
508 // FP split into integer parts (soft fp)
509 assert(ValueVT.isFloatingPoint() && PartVT.isInteger() &&
510 !PartVT.isVector() && "Unexpected split");
511 MVT IntVT = MVT::getIntegerVT(ValueVT.getSizeInBits());
512 Val = getCopyFromParts(DAG, dl, Parts, NumParts, PartVT, IntVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000513 }
514 }
515
516 // There is now one part, held in Val. Correct it to match ValueVT.
517 PartVT = Val.getValueType();
518
519 if (PartVT == ValueVT)
520 return Val;
521
522 if (PartVT.isVector()) {
523 assert(ValueVT.isVector() && "Unknown vector conversion!");
Dale Johannesen66978ee2009-01-31 02:22:37 +0000524 return DAG.getNode(ISD::BIT_CONVERT, dl, ValueVT, Val);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000525 }
526
527 if (ValueVT.isVector()) {
528 assert(ValueVT.getVectorElementType() == PartVT &&
529 ValueVT.getVectorNumElements() == 1 &&
530 "Only trivial scalar-to-vector conversions should get here!");
Evan Chenga87008d2009-02-25 22:49:59 +0000531 return DAG.getNode(ISD::BUILD_VECTOR, dl, ValueVT, Val);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000532 }
533
534 if (PartVT.isInteger() &&
535 ValueVT.isInteger()) {
536 if (ValueVT.bitsLT(PartVT)) {
537 // For a truncate, see if we have any information to
538 // indicate whether the truncated bits will always be
539 // zero or sign-extension.
540 if (AssertOp != ISD::DELETED_NODE)
Dale Johannesen66978ee2009-01-31 02:22:37 +0000541 Val = DAG.getNode(AssertOp, dl, PartVT, Val,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000542 DAG.getValueType(ValueVT));
Dale Johannesen66978ee2009-01-31 02:22:37 +0000543 return DAG.getNode(ISD::TRUNCATE, dl, ValueVT, Val);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000544 } else {
Dale Johannesen66978ee2009-01-31 02:22:37 +0000545 return DAG.getNode(ISD::ANY_EXTEND, dl, ValueVT, Val);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000546 }
547 }
548
549 if (PartVT.isFloatingPoint() && ValueVT.isFloatingPoint()) {
550 if (ValueVT.bitsLT(Val.getValueType()))
551 // FP_ROUND's are always exact here.
Dale Johannesen66978ee2009-01-31 02:22:37 +0000552 return DAG.getNode(ISD::FP_ROUND, dl, ValueVT, Val,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000553 DAG.getIntPtrConstant(1));
Dale Johannesen66978ee2009-01-31 02:22:37 +0000554 return DAG.getNode(ISD::FP_EXTEND, dl, ValueVT, Val);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000555 }
556
557 if (PartVT.getSizeInBits() == ValueVT.getSizeInBits())
Dale Johannesen66978ee2009-01-31 02:22:37 +0000558 return DAG.getNode(ISD::BIT_CONVERT, dl, ValueVT, Val);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000559
Torok Edwinc23197a2009-07-14 16:55:14 +0000560 llvm_unreachable("Unknown mismatch!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000561 return SDValue();
562}
563
564/// getCopyToParts - Create a series of nodes that contain the specified value
565/// split into legal parts. If the parts contain more bits than Val, then, for
566/// integers, ExtendKind can be used to specify how to generate the extra bits.
Dale Johannesen66978ee2009-01-31 02:22:37 +0000567static void getCopyToParts(SelectionDAG &DAG, DebugLoc dl, SDValue Val,
Chris Lattner01426e12008-10-21 00:45:36 +0000568 SDValue *Parts, unsigned NumParts, MVT PartVT,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000569 ISD::NodeType ExtendKind = ISD::ANY_EXTEND) {
Dan Gohmane9530ec2009-01-15 16:58:17 +0000570 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000571 MVT PtrVT = TLI.getPointerTy();
572 MVT ValueVT = Val.getValueType();
573 unsigned PartBits = PartVT.getSizeInBits();
Dale Johannesen8a36f502009-02-25 22:39:13 +0000574 unsigned OrigNumParts = NumParts;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000575 assert(TLI.isTypeLegal(PartVT) && "Copying to an illegal type!");
576
577 if (!NumParts)
578 return;
579
580 if (!ValueVT.isVector()) {
581 if (PartVT == ValueVT) {
582 assert(NumParts == 1 && "No-op copy with multiple parts!");
583 Parts[0] = Val;
584 return;
585 }
586
587 if (NumParts * PartBits > ValueVT.getSizeInBits()) {
588 // If the parts cover more bits than the value has, promote the value.
589 if (PartVT.isFloatingPoint() && ValueVT.isFloatingPoint()) {
590 assert(NumParts == 1 && "Do not know what to promote to!");
Dale Johannesen66978ee2009-01-31 02:22:37 +0000591 Val = DAG.getNode(ISD::FP_EXTEND, dl, PartVT, Val);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000592 } else if (PartVT.isInteger() && ValueVT.isInteger()) {
593 ValueVT = MVT::getIntegerVT(NumParts * PartBits);
Dale Johannesen66978ee2009-01-31 02:22:37 +0000594 Val = DAG.getNode(ExtendKind, dl, ValueVT, Val);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000595 } else {
Torok Edwinc23197a2009-07-14 16:55:14 +0000596 llvm_unreachable("Unknown mismatch!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000597 }
598 } else if (PartBits == ValueVT.getSizeInBits()) {
599 // Different types of the same size.
600 assert(NumParts == 1 && PartVT != ValueVT);
Dale Johannesen66978ee2009-01-31 02:22:37 +0000601 Val = DAG.getNode(ISD::BIT_CONVERT, dl, PartVT, Val);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000602 } else if (NumParts * PartBits < ValueVT.getSizeInBits()) {
603 // If the parts cover less bits than value has, truncate the value.
604 if (PartVT.isInteger() && ValueVT.isInteger()) {
605 ValueVT = MVT::getIntegerVT(NumParts * PartBits);
Dale Johannesen66978ee2009-01-31 02:22:37 +0000606 Val = DAG.getNode(ISD::TRUNCATE, dl, ValueVT, Val);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000607 } else {
Torok Edwinc23197a2009-07-14 16:55:14 +0000608 llvm_unreachable("Unknown mismatch!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000609 }
610 }
611
612 // The value may have changed - recompute ValueVT.
613 ValueVT = Val.getValueType();
614 assert(NumParts * PartBits == ValueVT.getSizeInBits() &&
615 "Failed to tile the value with PartVT!");
616
617 if (NumParts == 1) {
618 assert(PartVT == ValueVT && "Type conversion failed!");
619 Parts[0] = Val;
620 return;
621 }
622
623 // Expand the value into multiple parts.
624 if (NumParts & (NumParts - 1)) {
625 // The number of parts is not a power of 2. Split off and copy the tail.
626 assert(PartVT.isInteger() && ValueVT.isInteger() &&
627 "Do not know what to expand to!");
628 unsigned RoundParts = 1 << Log2_32(NumParts);
629 unsigned RoundBits = RoundParts * PartBits;
630 unsigned OddParts = NumParts - RoundParts;
Dale Johannesen66978ee2009-01-31 02:22:37 +0000631 SDValue OddVal = DAG.getNode(ISD::SRL, dl, ValueVT, Val,
Duncan Sands0b3aa262009-01-28 14:42:54 +0000632 DAG.getConstant(RoundBits,
Duncan Sands92abc622009-01-31 15:50:11 +0000633 TLI.getPointerTy()));
Dale Johannesen66978ee2009-01-31 02:22:37 +0000634 getCopyToParts(DAG, dl, OddVal, Parts + RoundParts, OddParts, PartVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000635 if (TLI.isBigEndian())
636 // The odd parts were reversed by getCopyToParts - unreverse them.
637 std::reverse(Parts + RoundParts, Parts + NumParts);
638 NumParts = RoundParts;
639 ValueVT = MVT::getIntegerVT(NumParts * PartBits);
Dale Johannesen66978ee2009-01-31 02:22:37 +0000640 Val = DAG.getNode(ISD::TRUNCATE, dl, ValueVT, Val);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000641 }
642
643 // The number of parts is a power of 2. Repeatedly bisect the value using
644 // EXTRACT_ELEMENT.
Scott Michelfdc40a02009-02-17 22:15:04 +0000645 Parts[0] = DAG.getNode(ISD::BIT_CONVERT, dl,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000646 MVT::getIntegerVT(ValueVT.getSizeInBits()),
647 Val);
648 for (unsigned StepSize = NumParts; StepSize > 1; StepSize /= 2) {
649 for (unsigned i = 0; i < NumParts; i += StepSize) {
650 unsigned ThisBits = StepSize * PartBits / 2;
651 MVT ThisVT = MVT::getIntegerVT (ThisBits);
652 SDValue &Part0 = Parts[i];
653 SDValue &Part1 = Parts[i+StepSize/2];
654
Scott Michelfdc40a02009-02-17 22:15:04 +0000655 Part1 = DAG.getNode(ISD::EXTRACT_ELEMENT, dl,
Dale Johannesenfa42dea2009-01-30 01:34:22 +0000656 ThisVT, Part0,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000657 DAG.getConstant(1, PtrVT));
Scott Michelfdc40a02009-02-17 22:15:04 +0000658 Part0 = DAG.getNode(ISD::EXTRACT_ELEMENT, dl,
Dale Johannesenfa42dea2009-01-30 01:34:22 +0000659 ThisVT, Part0,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000660 DAG.getConstant(0, PtrVT));
661
662 if (ThisBits == PartBits && ThisVT != PartVT) {
Scott Michelfdc40a02009-02-17 22:15:04 +0000663 Part0 = DAG.getNode(ISD::BIT_CONVERT, dl,
Dale Johannesenfa42dea2009-01-30 01:34:22 +0000664 PartVT, Part0);
Scott Michelfdc40a02009-02-17 22:15:04 +0000665 Part1 = DAG.getNode(ISD::BIT_CONVERT, dl,
Dale Johannesenfa42dea2009-01-30 01:34:22 +0000666 PartVT, Part1);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000667 }
668 }
669 }
670
671 if (TLI.isBigEndian())
Dale Johannesen8a36f502009-02-25 22:39:13 +0000672 std::reverse(Parts, Parts + OrigNumParts);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000673
674 return;
675 }
676
677 // Vector ValueVT.
678 if (NumParts == 1) {
679 if (PartVT != ValueVT) {
680 if (PartVT.isVector()) {
Dale Johannesen66978ee2009-01-31 02:22:37 +0000681 Val = DAG.getNode(ISD::BIT_CONVERT, dl, PartVT, Val);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000682 } else {
683 assert(ValueVT.getVectorElementType() == PartVT &&
684 ValueVT.getVectorNumElements() == 1 &&
685 "Only trivial vector-to-scalar conversions should get here!");
Scott Michelfdc40a02009-02-17 22:15:04 +0000686 Val = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl,
Dale Johannesenfa42dea2009-01-30 01:34:22 +0000687 PartVT, Val,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000688 DAG.getConstant(0, PtrVT));
689 }
690 }
691
692 Parts[0] = Val;
693 return;
694 }
695
696 // Handle a multi-element vector.
697 MVT IntermediateVT, RegisterVT;
698 unsigned NumIntermediates;
Dan Gohmane9530ec2009-01-15 16:58:17 +0000699 unsigned NumRegs = TLI
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000700 .getVectorTypeBreakdown(ValueVT, IntermediateVT, NumIntermediates,
701 RegisterVT);
702 unsigned NumElements = ValueVT.getVectorNumElements();
703
704 assert(NumRegs == NumParts && "Part count doesn't match vector breakdown!");
705 NumParts = NumRegs; // Silence a compiler warning.
706 assert(RegisterVT == PartVT && "Part type doesn't match vector breakdown!");
707
708 // Split the vector into intermediate operands.
709 SmallVector<SDValue, 8> Ops(NumIntermediates);
710 for (unsigned i = 0; i != NumIntermediates; ++i)
711 if (IntermediateVT.isVector())
Scott Michelfdc40a02009-02-17 22:15:04 +0000712 Ops[i] = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000713 IntermediateVT, Val,
714 DAG.getConstant(i * (NumElements / NumIntermediates),
715 PtrVT));
716 else
Scott Michelfdc40a02009-02-17 22:15:04 +0000717 Ops[i] = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl,
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000718 IntermediateVT, Val,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000719 DAG.getConstant(i, PtrVT));
720
721 // Split the intermediate operands into legal parts.
722 if (NumParts == NumIntermediates) {
723 // If the register was not expanded, promote or copy the value,
724 // as appropriate.
725 for (unsigned i = 0; i != NumParts; ++i)
Dale Johannesen66978ee2009-01-31 02:22:37 +0000726 getCopyToParts(DAG, dl, Ops[i], &Parts[i], 1, PartVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000727 } else if (NumParts > 0) {
728 // If the intermediate type was expanded, split each the value into
729 // legal parts.
730 assert(NumParts % NumIntermediates == 0 &&
731 "Must expand into a divisible number of parts!");
732 unsigned Factor = NumParts / NumIntermediates;
733 for (unsigned i = 0; i != NumIntermediates; ++i)
Dale Johannesen66978ee2009-01-31 02:22:37 +0000734 getCopyToParts(DAG, dl, Ops[i], &Parts[i * Factor], Factor, PartVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000735 }
736}
737
738
739void SelectionDAGLowering::init(GCFunctionInfo *gfi, AliasAnalysis &aa) {
740 AA = &aa;
741 GFI = gfi;
742 TD = DAG.getTarget().getTargetData();
743}
744
745/// clear - Clear out the curret SelectionDAG and the associated
746/// state and prepare this SelectionDAGLowering object to be used
747/// for a new block. This doesn't clear out information about
748/// additional blocks that are needed to complete switch lowering
749/// or PHI node updating; that information is cleared out as it is
750/// consumed.
751void SelectionDAGLowering::clear() {
752 NodeMap.clear();
753 PendingLoads.clear();
754 PendingExports.clear();
755 DAG.clear();
Bill Wendling8fcf1702009-02-06 21:36:23 +0000756 CurDebugLoc = DebugLoc::getUnknownLoc();
Dan Gohman98ca4f22009-08-05 01:29:28 +0000757 HasTailCall = false;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000758}
759
760/// getRoot - Return the current virtual root of the Selection DAG,
761/// flushing any PendingLoad items. This must be done before emitting
762/// a store or any other node that may need to be ordered after any
763/// prior load instructions.
764///
765SDValue SelectionDAGLowering::getRoot() {
766 if (PendingLoads.empty())
767 return DAG.getRoot();
768
769 if (PendingLoads.size() == 1) {
770 SDValue Root = PendingLoads[0];
771 DAG.setRoot(Root);
772 PendingLoads.clear();
773 return Root;
774 }
775
776 // Otherwise, we have to make a token factor node.
Dale Johannesen66978ee2009-01-31 02:22:37 +0000777 SDValue Root = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(), MVT::Other,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000778 &PendingLoads[0], PendingLoads.size());
779 PendingLoads.clear();
780 DAG.setRoot(Root);
781 return Root;
782}
783
784/// getControlRoot - Similar to getRoot, but instead of flushing all the
785/// PendingLoad items, flush all the PendingExports items. It is necessary
786/// to do this before emitting a terminator instruction.
787///
788SDValue SelectionDAGLowering::getControlRoot() {
789 SDValue Root = DAG.getRoot();
790
791 if (PendingExports.empty())
792 return Root;
793
794 // Turn all of the CopyToReg chains into one factored node.
795 if (Root.getOpcode() != ISD::EntryToken) {
796 unsigned i = 0, e = PendingExports.size();
797 for (; i != e; ++i) {
798 assert(PendingExports[i].getNode()->getNumOperands() > 1);
799 if (PendingExports[i].getNode()->getOperand(0) == Root)
800 break; // Don't add the root if we already indirectly depend on it.
801 }
802
803 if (i == e)
804 PendingExports.push_back(Root);
805 }
806
Dale Johannesen66978ee2009-01-31 02:22:37 +0000807 Root = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(), MVT::Other,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000808 &PendingExports[0],
809 PendingExports.size());
810 PendingExports.clear();
811 DAG.setRoot(Root);
812 return Root;
813}
814
815void SelectionDAGLowering::visit(Instruction &I) {
816 visit(I.getOpcode(), I);
817}
818
819void SelectionDAGLowering::visit(unsigned Opcode, User &I) {
820 // Note: this doesn't use InstVisitor, because it has to work with
821 // ConstantExpr's in addition to instructions.
822 switch (Opcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000823 default: llvm_unreachable("Unknown instruction type encountered!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000824 // Build the switch statement using the Instruction.def file.
825#define HANDLE_INST(NUM, OPCODE, CLASS) \
826 case Instruction::OPCODE:return visit##OPCODE((CLASS&)I);
827#include "llvm/Instruction.def"
828 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000829}
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000830
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000831SDValue SelectionDAGLowering::getValue(const Value *V) {
832 SDValue &N = NodeMap[V];
833 if (N.getNode()) return N;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000834
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000835 if (Constant *C = const_cast<Constant*>(dyn_cast<Constant>(V))) {
836 MVT VT = TLI.getValueType(V->getType(), true);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000837
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000838 if (ConstantInt *CI = dyn_cast<ConstantInt>(C))
Dan Gohman4fbd7962008-09-12 18:08:03 +0000839 return N = DAG.getConstant(*CI, VT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000840
841 if (GlobalValue *GV = dyn_cast<GlobalValue>(C))
842 return N = DAG.getGlobalAddress(GV, VT);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000843
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000844 if (isa<ConstantPointerNull>(C))
845 return N = DAG.getConstant(0, TLI.getPointerTy());
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000846
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000847 if (ConstantFP *CFP = dyn_cast<ConstantFP>(C))
Dan Gohman4fbd7962008-09-12 18:08:03 +0000848 return N = DAG.getConstantFP(*CFP, VT);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000849
Nate Begeman9008ca62009-04-27 18:41:29 +0000850 if (isa<UndefValue>(C) && !V->getType()->isAggregateType())
Dale Johannesene8d72302009-02-06 23:05:02 +0000851 return N = DAG.getUNDEF(VT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000852
853 if (ConstantExpr *CE = dyn_cast<ConstantExpr>(C)) {
854 visit(CE->getOpcode(), *CE);
855 SDValue N1 = NodeMap[V];
856 assert(N1.getNode() && "visit didn't populate the ValueMap!");
857 return N1;
858 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000859
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000860 if (isa<ConstantStruct>(C) || isa<ConstantArray>(C)) {
861 SmallVector<SDValue, 4> Constants;
862 for (User::const_op_iterator OI = C->op_begin(), OE = C->op_end();
863 OI != OE; ++OI) {
864 SDNode *Val = getValue(*OI).getNode();
865 for (unsigned i = 0, e = Val->getNumValues(); i != e; ++i)
866 Constants.push_back(SDValue(Val, i));
867 }
Dale Johannesen4be0bdf2009-02-05 00:20:09 +0000868 return DAG.getMergeValues(&Constants[0], Constants.size(),
869 getCurDebugLoc());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000870 }
871
872 if (isa<StructType>(C->getType()) || isa<ArrayType>(C->getType())) {
873 assert((isa<ConstantAggregateZero>(C) || isa<UndefValue>(C)) &&
874 "Unknown struct or array constant!");
875
876 SmallVector<MVT, 4> ValueVTs;
877 ComputeValueVTs(TLI, C->getType(), ValueVTs);
878 unsigned NumElts = ValueVTs.size();
879 if (NumElts == 0)
880 return SDValue(); // empty struct
881 SmallVector<SDValue, 4> Constants(NumElts);
882 for (unsigned i = 0; i != NumElts; ++i) {
883 MVT EltVT = ValueVTs[i];
884 if (isa<UndefValue>(C))
Dale Johannesene8d72302009-02-06 23:05:02 +0000885 Constants[i] = DAG.getUNDEF(EltVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000886 else if (EltVT.isFloatingPoint())
887 Constants[i] = DAG.getConstantFP(0, EltVT);
888 else
889 Constants[i] = DAG.getConstant(0, EltVT);
890 }
Dale Johannesen4be0bdf2009-02-05 00:20:09 +0000891 return DAG.getMergeValues(&Constants[0], NumElts, getCurDebugLoc());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000892 }
893
894 const VectorType *VecTy = cast<VectorType>(V->getType());
895 unsigned NumElements = VecTy->getNumElements();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000896
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000897 // Now that we know the number and type of the elements, get that number of
898 // elements into the Ops array based on what kind of constant it is.
899 SmallVector<SDValue, 16> Ops;
900 if (ConstantVector *CP = dyn_cast<ConstantVector>(C)) {
901 for (unsigned i = 0; i != NumElements; ++i)
902 Ops.push_back(getValue(CP->getOperand(i)));
903 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +0000904 assert(isa<ConstantAggregateZero>(C) && "Unknown vector constant!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000905 MVT EltVT = TLI.getValueType(VecTy->getElementType());
906
907 SDValue Op;
Nate Begeman9008ca62009-04-27 18:41:29 +0000908 if (EltVT.isFloatingPoint())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000909 Op = DAG.getConstantFP(0, EltVT);
910 else
911 Op = DAG.getConstant(0, EltVT);
912 Ops.assign(NumElements, Op);
913 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000914
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000915 // Create a BUILD_VECTOR node.
Evan Chenga87008d2009-02-25 22:49:59 +0000916 return NodeMap[V] = DAG.getNode(ISD::BUILD_VECTOR, getCurDebugLoc(),
917 VT, &Ops[0], Ops.size());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000918 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000919
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000920 // If this is a static alloca, generate it as the frameindex instead of
921 // computation.
922 if (const AllocaInst *AI = dyn_cast<AllocaInst>(V)) {
923 DenseMap<const AllocaInst*, int>::iterator SI =
924 FuncInfo.StaticAllocaMap.find(AI);
925 if (SI != FuncInfo.StaticAllocaMap.end())
926 return DAG.getFrameIndex(SI->second, TLI.getPointerTy());
927 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000928
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000929 unsigned InReg = FuncInfo.ValueMap[V];
930 assert(InReg && "Value not in map!");
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000931
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000932 RegsForValue RFV(TLI, InReg, V->getType());
933 SDValue Chain = DAG.getEntryNode();
Dale Johannesen66978ee2009-01-31 02:22:37 +0000934 return RFV.getCopyFromRegs(DAG, getCurDebugLoc(), Chain, NULL);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000935}
936
937
938void SelectionDAGLowering::visitRet(ReturnInst &I) {
Dan Gohman98ca4f22009-08-05 01:29:28 +0000939 SDValue Chain = getControlRoot();
940 SmallVector<ISD::OutputArg, 8> Outs;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000941 for (unsigned i = 0, e = I.getNumOperands(); i != e; ++i) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000942 SmallVector<MVT, 4> ValueVTs;
943 ComputeValueVTs(TLI, I.getOperand(i)->getType(), ValueVTs);
Dan Gohman7ea1ca62008-10-21 20:00:42 +0000944 unsigned NumValues = ValueVTs.size();
945 if (NumValues == 0) continue;
946
947 SDValue RetOp = getValue(I.getOperand(i));
948 for (unsigned j = 0, f = NumValues; j != f; ++j) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000949 MVT VT = ValueVTs[j];
950
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000951 ISD::NodeType ExtendKind = ISD::ANY_EXTEND;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000952
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000953 const Function *F = I.getParent()->getParent();
Devang Patel05988662008-09-25 21:00:45 +0000954 if (F->paramHasAttr(0, Attribute::SExt))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000955 ExtendKind = ISD::SIGN_EXTEND;
Devang Patel05988662008-09-25 21:00:45 +0000956 else if (F->paramHasAttr(0, Attribute::ZExt))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000957 ExtendKind = ISD::ZERO_EXTEND;
958
Evan Cheng3927f432009-03-25 20:20:11 +0000959 // FIXME: C calling convention requires the return type to be promoted to
960 // at least 32-bit. But this is not necessary for non-C calling
961 // conventions. The frontend should mark functions whose return values
962 // require promoting with signext or zeroext attributes.
963 if (ExtendKind != ISD::ANY_EXTEND && VT.isInteger()) {
964 MVT MinVT = TLI.getRegisterType(MVT::i32);
965 if (VT.bitsLT(MinVT))
966 VT = MinVT;
967 }
968
969 unsigned NumParts = TLI.getNumRegisters(VT);
970 MVT PartVT = TLI.getRegisterType(VT);
971 SmallVector<SDValue, 4> Parts(NumParts);
Dale Johannesen66978ee2009-01-31 02:22:37 +0000972 getCopyToParts(DAG, getCurDebugLoc(),
973 SDValue(RetOp.getNode(), RetOp.getResNo() + j),
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000974 &Parts[0], NumParts, PartVT, ExtendKind);
975
Dale Johannesenc9c6da62008-09-25 20:47:45 +0000976 // 'inreg' on function refers to return value
977 ISD::ArgFlagsTy Flags = ISD::ArgFlagsTy();
Devang Patel05988662008-09-25 21:00:45 +0000978 if (F->paramHasAttr(0, Attribute::InReg))
Dale Johannesenc9c6da62008-09-25 20:47:45 +0000979 Flags.setInReg();
Anton Korobeynikov0692fab2009-07-16 13:35:48 +0000980
981 // Propagate extension type if any
982 if (F->paramHasAttr(0, Attribute::SExt))
983 Flags.setSExt();
984 else if (F->paramHasAttr(0, Attribute::ZExt))
985 Flags.setZExt();
986
Dan Gohman98ca4f22009-08-05 01:29:28 +0000987 for (unsigned i = 0; i < NumParts; ++i)
988 Outs.push_back(ISD::OutputArg(Flags, Parts[i], /*isfixed=*/true));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000989 }
990 }
Dan Gohman98ca4f22009-08-05 01:29:28 +0000991
992 bool isVarArg = DAG.getMachineFunction().getFunction()->isVarArg();
993 unsigned CallConv = DAG.getMachineFunction().getFunction()->getCallingConv();
994 Chain = TLI.LowerReturn(Chain, CallConv, isVarArg,
995 Outs, getCurDebugLoc(), DAG);
Dan Gohman5e866062009-08-06 15:37:27 +0000996
997 // Verify that the target's LowerReturn behaved as expected.
998 assert(Chain.getNode() && Chain.getValueType() == MVT::Other &&
999 "LowerReturn didn't return a valid chain!");
1000
1001 // Update the DAG with the new chain value resulting from return lowering.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001002 DAG.setRoot(Chain);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001003}
1004
Dan Gohmanad62f532009-04-23 23:13:24 +00001005/// CopyToExportRegsIfNeeded - If the given value has virtual registers
1006/// created for it, emit nodes to copy the value into the virtual
1007/// registers.
1008void SelectionDAGLowering::CopyToExportRegsIfNeeded(Value *V) {
1009 if (!V->use_empty()) {
1010 DenseMap<const Value *, unsigned>::iterator VMI = FuncInfo.ValueMap.find(V);
1011 if (VMI != FuncInfo.ValueMap.end())
1012 CopyValueToVirtualRegister(V, VMI->second);
1013 }
1014}
1015
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001016/// ExportFromCurrentBlock - If this condition isn't known to be exported from
1017/// the current basic block, add it to ValueMap now so that we'll get a
1018/// CopyTo/FromReg.
1019void SelectionDAGLowering::ExportFromCurrentBlock(Value *V) {
1020 // No need to export constants.
1021 if (!isa<Instruction>(V) && !isa<Argument>(V)) return;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001022
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001023 // Already exported?
1024 if (FuncInfo.isExportedInst(V)) return;
1025
1026 unsigned Reg = FuncInfo.InitializeRegForValue(V);
1027 CopyValueToVirtualRegister(V, Reg);
1028}
1029
1030bool SelectionDAGLowering::isExportableFromCurrentBlock(Value *V,
1031 const BasicBlock *FromBB) {
1032 // The operands of the setcc have to be in this block. We don't know
1033 // how to export them from some other block.
1034 if (Instruction *VI = dyn_cast<Instruction>(V)) {
1035 // Can export from current BB.
1036 if (VI->getParent() == FromBB)
1037 return true;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001038
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001039 // Is already exported, noop.
1040 return FuncInfo.isExportedInst(V);
1041 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001042
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001043 // If this is an argument, we can export it if the BB is the entry block or
1044 // if it is already exported.
1045 if (isa<Argument>(V)) {
1046 if (FromBB == &FromBB->getParent()->getEntryBlock())
1047 return true;
1048
1049 // Otherwise, can only export this if it is already exported.
1050 return FuncInfo.isExportedInst(V);
1051 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001052
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001053 // Otherwise, constants can always be exported.
1054 return true;
1055}
1056
1057static bool InBlock(const Value *V, const BasicBlock *BB) {
1058 if (const Instruction *I = dyn_cast<Instruction>(V))
1059 return I->getParent() == BB;
1060 return true;
1061}
1062
Dan Gohman8c1a6ca2008-10-17 18:18:45 +00001063/// getFCmpCondCode - Return the ISD condition code corresponding to
1064/// the given LLVM IR floating-point condition code. This includes
1065/// consideration of global floating-point math flags.
1066///
1067static ISD::CondCode getFCmpCondCode(FCmpInst::Predicate Pred) {
1068 ISD::CondCode FPC, FOC;
1069 switch (Pred) {
1070 case FCmpInst::FCMP_FALSE: FOC = FPC = ISD::SETFALSE; break;
1071 case FCmpInst::FCMP_OEQ: FOC = ISD::SETEQ; FPC = ISD::SETOEQ; break;
1072 case FCmpInst::FCMP_OGT: FOC = ISD::SETGT; FPC = ISD::SETOGT; break;
1073 case FCmpInst::FCMP_OGE: FOC = ISD::SETGE; FPC = ISD::SETOGE; break;
1074 case FCmpInst::FCMP_OLT: FOC = ISD::SETLT; FPC = ISD::SETOLT; break;
1075 case FCmpInst::FCMP_OLE: FOC = ISD::SETLE; FPC = ISD::SETOLE; break;
1076 case FCmpInst::FCMP_ONE: FOC = ISD::SETNE; FPC = ISD::SETONE; break;
1077 case FCmpInst::FCMP_ORD: FOC = FPC = ISD::SETO; break;
1078 case FCmpInst::FCMP_UNO: FOC = FPC = ISD::SETUO; break;
1079 case FCmpInst::FCMP_UEQ: FOC = ISD::SETEQ; FPC = ISD::SETUEQ; break;
1080 case FCmpInst::FCMP_UGT: FOC = ISD::SETGT; FPC = ISD::SETUGT; break;
1081 case FCmpInst::FCMP_UGE: FOC = ISD::SETGE; FPC = ISD::SETUGE; break;
1082 case FCmpInst::FCMP_ULT: FOC = ISD::SETLT; FPC = ISD::SETULT; break;
1083 case FCmpInst::FCMP_ULE: FOC = ISD::SETLE; FPC = ISD::SETULE; break;
1084 case FCmpInst::FCMP_UNE: FOC = ISD::SETNE; FPC = ISD::SETUNE; break;
1085 case FCmpInst::FCMP_TRUE: FOC = FPC = ISD::SETTRUE; break;
1086 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00001087 llvm_unreachable("Invalid FCmp predicate opcode!");
Dan Gohman8c1a6ca2008-10-17 18:18:45 +00001088 FOC = FPC = ISD::SETFALSE;
1089 break;
1090 }
1091 if (FiniteOnlyFPMath())
1092 return FOC;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001093 else
Dan Gohman8c1a6ca2008-10-17 18:18:45 +00001094 return FPC;
1095}
1096
1097/// getICmpCondCode - Return the ISD condition code corresponding to
1098/// the given LLVM IR integer condition code.
1099///
1100static ISD::CondCode getICmpCondCode(ICmpInst::Predicate Pred) {
1101 switch (Pred) {
1102 case ICmpInst::ICMP_EQ: return ISD::SETEQ;
1103 case ICmpInst::ICMP_NE: return ISD::SETNE;
1104 case ICmpInst::ICMP_SLE: return ISD::SETLE;
1105 case ICmpInst::ICMP_ULE: return ISD::SETULE;
1106 case ICmpInst::ICMP_SGE: return ISD::SETGE;
1107 case ICmpInst::ICMP_UGE: return ISD::SETUGE;
1108 case ICmpInst::ICMP_SLT: return ISD::SETLT;
1109 case ICmpInst::ICMP_ULT: return ISD::SETULT;
1110 case ICmpInst::ICMP_SGT: return ISD::SETGT;
1111 case ICmpInst::ICMP_UGT: return ISD::SETUGT;
1112 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00001113 llvm_unreachable("Invalid ICmp predicate opcode!");
Dan Gohman8c1a6ca2008-10-17 18:18:45 +00001114 return ISD::SETNE;
1115 }
1116}
1117
Dan Gohmanc2277342008-10-17 21:16:08 +00001118/// EmitBranchForMergedCondition - Helper method for FindMergedConditions.
1119/// This function emits a branch and is used at the leaves of an OR or an
1120/// AND operator tree.
1121///
1122void
1123SelectionDAGLowering::EmitBranchForMergedCondition(Value *Cond,
1124 MachineBasicBlock *TBB,
1125 MachineBasicBlock *FBB,
1126 MachineBasicBlock *CurBB) {
1127 const BasicBlock *BB = CurBB->getBasicBlock();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001128
Dan Gohmanc2277342008-10-17 21:16:08 +00001129 // If the leaf of the tree is a comparison, merge the condition into
1130 // the caseblock.
1131 if (CmpInst *BOp = dyn_cast<CmpInst>(Cond)) {
1132 // The operands of the cmp have to be in this block. We don't know
1133 // how to export them from some other block. If this is the first block
1134 // of the sequence, no exporting is needed.
1135 if (CurBB == CurMBB ||
1136 (isExportableFromCurrentBlock(BOp->getOperand(0), BB) &&
1137 isExportableFromCurrentBlock(BOp->getOperand(1), BB))) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001138 ISD::CondCode Condition;
1139 if (ICmpInst *IC = dyn_cast<ICmpInst>(Cond)) {
Dan Gohman8c1a6ca2008-10-17 18:18:45 +00001140 Condition = getICmpCondCode(IC->getPredicate());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001141 } else if (FCmpInst *FC = dyn_cast<FCmpInst>(Cond)) {
Dan Gohman8c1a6ca2008-10-17 18:18:45 +00001142 Condition = getFCmpCondCode(FC->getPredicate());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001143 } else {
1144 Condition = ISD::SETEQ; // silence warning.
Torok Edwinc23197a2009-07-14 16:55:14 +00001145 llvm_unreachable("Unknown compare instruction");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001146 }
Dan Gohmanc2277342008-10-17 21:16:08 +00001147
1148 CaseBlock CB(Condition, BOp->getOperand(0),
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001149 BOp->getOperand(1), NULL, TBB, FBB, CurBB);
1150 SwitchCases.push_back(CB);
1151 return;
1152 }
Dan Gohmanc2277342008-10-17 21:16:08 +00001153 }
1154
1155 // Create a CaseBlock record representing this branch.
Owen Anderson5defacc2009-07-31 17:39:07 +00001156 CaseBlock CB(ISD::SETEQ, Cond, ConstantInt::getTrue(*DAG.getContext()),
Dan Gohmanc2277342008-10-17 21:16:08 +00001157 NULL, TBB, FBB, CurBB);
1158 SwitchCases.push_back(CB);
1159}
1160
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001161/// FindMergedConditions - If Cond is an expression like
Dan Gohmanc2277342008-10-17 21:16:08 +00001162void SelectionDAGLowering::FindMergedConditions(Value *Cond,
1163 MachineBasicBlock *TBB,
1164 MachineBasicBlock *FBB,
1165 MachineBasicBlock *CurBB,
1166 unsigned Opc) {
1167 // If this node is not part of the or/and tree, emit it as a branch.
1168 Instruction *BOp = dyn_cast<Instruction>(Cond);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001169 if (!BOp || !(isa<BinaryOperator>(BOp) || isa<CmpInst>(BOp)) ||
Dan Gohmanc2277342008-10-17 21:16:08 +00001170 (unsigned)BOp->getOpcode() != Opc || !BOp->hasOneUse() ||
1171 BOp->getParent() != CurBB->getBasicBlock() ||
1172 !InBlock(BOp->getOperand(0), CurBB->getBasicBlock()) ||
1173 !InBlock(BOp->getOperand(1), CurBB->getBasicBlock())) {
1174 EmitBranchForMergedCondition(Cond, TBB, FBB, CurBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001175 return;
1176 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001177
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001178 // Create TmpBB after CurBB.
1179 MachineFunction::iterator BBI = CurBB;
1180 MachineFunction &MF = DAG.getMachineFunction();
1181 MachineBasicBlock *TmpBB = MF.CreateMachineBasicBlock(CurBB->getBasicBlock());
1182 CurBB->getParent()->insert(++BBI, TmpBB);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001183
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001184 if (Opc == Instruction::Or) {
1185 // Codegen X | Y as:
1186 // jmp_if_X TBB
1187 // jmp TmpBB
1188 // TmpBB:
1189 // jmp_if_Y TBB
1190 // jmp FBB
1191 //
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001192
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001193 // Emit the LHS condition.
1194 FindMergedConditions(BOp->getOperand(0), TBB, TmpBB, CurBB, Opc);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001195
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001196 // Emit the RHS condition into TmpBB.
1197 FindMergedConditions(BOp->getOperand(1), TBB, FBB, TmpBB, Opc);
1198 } else {
1199 assert(Opc == Instruction::And && "Unknown merge op!");
1200 // Codegen X & Y as:
1201 // jmp_if_X TmpBB
1202 // jmp FBB
1203 // TmpBB:
1204 // jmp_if_Y TBB
1205 // jmp FBB
1206 //
1207 // This requires creation of TmpBB after CurBB.
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001208
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001209 // Emit the LHS condition.
1210 FindMergedConditions(BOp->getOperand(0), TmpBB, FBB, CurBB, Opc);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001211
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001212 // Emit the RHS condition into TmpBB.
1213 FindMergedConditions(BOp->getOperand(1), TBB, FBB, TmpBB, Opc);
1214 }
1215}
1216
1217/// If the set of cases should be emitted as a series of branches, return true.
1218/// If we should emit this as a bunch of and/or'd together conditions, return
1219/// false.
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001220bool
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001221SelectionDAGLowering::ShouldEmitAsBranches(const std::vector<CaseBlock> &Cases){
1222 if (Cases.size() != 2) return true;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001223
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001224 // If this is two comparisons of the same values or'd or and'd together, they
1225 // will get folded into a single comparison, so don't emit two blocks.
1226 if ((Cases[0].CmpLHS == Cases[1].CmpLHS &&
1227 Cases[0].CmpRHS == Cases[1].CmpRHS) ||
1228 (Cases[0].CmpRHS == Cases[1].CmpLHS &&
1229 Cases[0].CmpLHS == Cases[1].CmpRHS)) {
1230 return false;
1231 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001232
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001233 return true;
1234}
1235
1236void SelectionDAGLowering::visitBr(BranchInst &I) {
1237 // Update machine-CFG edges.
1238 MachineBasicBlock *Succ0MBB = FuncInfo.MBBMap[I.getSuccessor(0)];
1239
1240 // Figure out which block is immediately after the current one.
1241 MachineBasicBlock *NextBlock = 0;
1242 MachineFunction::iterator BBI = CurMBB;
1243 if (++BBI != CurMBB->getParent()->end())
1244 NextBlock = BBI;
1245
1246 if (I.isUnconditional()) {
1247 // Update machine-CFG edges.
1248 CurMBB->addSuccessor(Succ0MBB);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001249
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001250 // If this is not a fall-through branch, emit the branch.
1251 if (Succ0MBB != NextBlock)
Scott Michelfdc40a02009-02-17 22:15:04 +00001252 DAG.setRoot(DAG.getNode(ISD::BR, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00001253 MVT::Other, getControlRoot(),
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001254 DAG.getBasicBlock(Succ0MBB)));
1255 return;
1256 }
1257
1258 // If this condition is one of the special cases we handle, do special stuff
1259 // now.
1260 Value *CondVal = I.getCondition();
1261 MachineBasicBlock *Succ1MBB = FuncInfo.MBBMap[I.getSuccessor(1)];
1262
1263 // If this is a series of conditions that are or'd or and'd together, emit
1264 // this as a sequence of branches instead of setcc's with and/or operations.
1265 // For example, instead of something like:
1266 // cmp A, B
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001267 // C = seteq
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001268 // cmp D, E
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001269 // F = setle
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001270 // or C, F
1271 // jnz foo
1272 // Emit:
1273 // cmp A, B
1274 // je foo
1275 // cmp D, E
1276 // jle foo
1277 //
1278 if (BinaryOperator *BOp = dyn_cast<BinaryOperator>(CondVal)) {
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001279 if (BOp->hasOneUse() &&
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001280 (BOp->getOpcode() == Instruction::And ||
1281 BOp->getOpcode() == Instruction::Or)) {
1282 FindMergedConditions(BOp, Succ0MBB, Succ1MBB, CurMBB, BOp->getOpcode());
1283 // If the compares in later blocks need to use values not currently
1284 // exported from this block, export them now. This block should always
1285 // be the first entry.
1286 assert(SwitchCases[0].ThisBB == CurMBB && "Unexpected lowering!");
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001287
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001288 // Allow some cases to be rejected.
1289 if (ShouldEmitAsBranches(SwitchCases)) {
1290 for (unsigned i = 1, e = SwitchCases.size(); i != e; ++i) {
1291 ExportFromCurrentBlock(SwitchCases[i].CmpLHS);
1292 ExportFromCurrentBlock(SwitchCases[i].CmpRHS);
1293 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001294
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001295 // Emit the branch for this block.
1296 visitSwitchCase(SwitchCases[0]);
1297 SwitchCases.erase(SwitchCases.begin());
1298 return;
1299 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001300
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001301 // Okay, we decided not to do this, remove any inserted MBB's and clear
1302 // SwitchCases.
1303 for (unsigned i = 1, e = SwitchCases.size(); i != e; ++i)
1304 CurMBB->getParent()->erase(SwitchCases[i].ThisBB);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001305
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001306 SwitchCases.clear();
1307 }
1308 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001309
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001310 // Create a CaseBlock record representing this branch.
Owen Anderson5defacc2009-07-31 17:39:07 +00001311 CaseBlock CB(ISD::SETEQ, CondVal, ConstantInt::getTrue(*DAG.getContext()),
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001312 NULL, Succ0MBB, Succ1MBB, CurMBB);
1313 // Use visitSwitchCase to actually insert the fast branch sequence for this
1314 // cond branch.
1315 visitSwitchCase(CB);
1316}
1317
1318/// visitSwitchCase - Emits the necessary code to represent a single node in
1319/// the binary search tree resulting from lowering a switch instruction.
1320void SelectionDAGLowering::visitSwitchCase(CaseBlock &CB) {
1321 SDValue Cond;
1322 SDValue CondLHS = getValue(CB.CmpLHS);
Dale Johannesenf5d97892009-02-04 01:48:28 +00001323 DebugLoc dl = getCurDebugLoc();
Anton Korobeynikov23218582008-12-23 22:25:27 +00001324
1325 // Build the setcc now.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001326 if (CB.CmpMHS == NULL) {
1327 // Fold "(X == true)" to X and "(X == false)" to !X to
1328 // handle common cases produced by branch lowering.
Owen Anderson5defacc2009-07-31 17:39:07 +00001329 if (CB.CmpRHS == ConstantInt::getTrue(*DAG.getContext()) &&
Owen Andersonf53c3712009-07-21 02:47:59 +00001330 CB.CC == ISD::SETEQ)
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001331 Cond = CondLHS;
Owen Anderson5defacc2009-07-31 17:39:07 +00001332 else if (CB.CmpRHS == ConstantInt::getFalse(*DAG.getContext()) &&
Owen Andersonf53c3712009-07-21 02:47:59 +00001333 CB.CC == ISD::SETEQ) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001334 SDValue True = DAG.getConstant(1, CondLHS.getValueType());
Dale Johannesenf5d97892009-02-04 01:48:28 +00001335 Cond = DAG.getNode(ISD::XOR, dl, CondLHS.getValueType(), CondLHS, True);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001336 } else
Dale Johannesenf5d97892009-02-04 01:48:28 +00001337 Cond = DAG.getSetCC(dl, MVT::i1, CondLHS, getValue(CB.CmpRHS), CB.CC);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001338 } else {
1339 assert(CB.CC == ISD::SETLE && "Can handle only LE ranges now");
1340
Anton Korobeynikov23218582008-12-23 22:25:27 +00001341 const APInt& Low = cast<ConstantInt>(CB.CmpLHS)->getValue();
1342 const APInt& High = cast<ConstantInt>(CB.CmpRHS)->getValue();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001343
1344 SDValue CmpOp = getValue(CB.CmpMHS);
1345 MVT VT = CmpOp.getValueType();
1346
1347 if (cast<ConstantInt>(CB.CmpLHS)->isMinValue(true)) {
Scott Michelfdc40a02009-02-17 22:15:04 +00001348 Cond = DAG.getSetCC(dl, MVT::i1, CmpOp, DAG.getConstant(High, VT),
Dale Johannesenf5d97892009-02-04 01:48:28 +00001349 ISD::SETLE);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001350 } else {
Dale Johannesenf5d97892009-02-04 01:48:28 +00001351 SDValue SUB = DAG.getNode(ISD::SUB, dl,
Dale Johannesenfa42dea2009-01-30 01:34:22 +00001352 VT, CmpOp, DAG.getConstant(Low, VT));
Dale Johannesenf5d97892009-02-04 01:48:28 +00001353 Cond = DAG.getSetCC(dl, MVT::i1, SUB,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001354 DAG.getConstant(High-Low, VT), ISD::SETULE);
1355 }
1356 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00001357
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001358 // Update successor info
1359 CurMBB->addSuccessor(CB.TrueBB);
1360 CurMBB->addSuccessor(CB.FalseBB);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001361
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001362 // Set NextBlock to be the MBB immediately after the current one, if any.
1363 // This is used to avoid emitting unnecessary branches to the next block.
1364 MachineBasicBlock *NextBlock = 0;
1365 MachineFunction::iterator BBI = CurMBB;
1366 if (++BBI != CurMBB->getParent()->end())
1367 NextBlock = BBI;
Anton Korobeynikov23218582008-12-23 22:25:27 +00001368
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001369 // If the lhs block is the next block, invert the condition so that we can
1370 // fall through to the lhs instead of the rhs block.
1371 if (CB.TrueBB == NextBlock) {
1372 std::swap(CB.TrueBB, CB.FalseBB);
1373 SDValue True = DAG.getConstant(1, Cond.getValueType());
Dale Johannesenf5d97892009-02-04 01:48:28 +00001374 Cond = DAG.getNode(ISD::XOR, dl, Cond.getValueType(), Cond, True);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001375 }
Dale Johannesenf5d97892009-02-04 01:48:28 +00001376 SDValue BrCond = DAG.getNode(ISD::BRCOND, dl,
Dale Johannesenfa42dea2009-01-30 01:34:22 +00001377 MVT::Other, getControlRoot(), Cond,
1378 DAG.getBasicBlock(CB.TrueBB));
Anton Korobeynikov23218582008-12-23 22:25:27 +00001379
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001380 // If the branch was constant folded, fix up the CFG.
1381 if (BrCond.getOpcode() == ISD::BR) {
1382 CurMBB->removeSuccessor(CB.FalseBB);
1383 DAG.setRoot(BrCond);
1384 } else {
1385 // Otherwise, go ahead and insert the false branch.
Anton Korobeynikov23218582008-12-23 22:25:27 +00001386 if (BrCond == getControlRoot())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001387 CurMBB->removeSuccessor(CB.TrueBB);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001388
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001389 if (CB.FalseBB == NextBlock)
1390 DAG.setRoot(BrCond);
1391 else
Dale Johannesenf5d97892009-02-04 01:48:28 +00001392 DAG.setRoot(DAG.getNode(ISD::BR, dl, MVT::Other, BrCond,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001393 DAG.getBasicBlock(CB.FalseBB)));
1394 }
1395}
1396
1397/// visitJumpTable - Emit JumpTable node in the current MBB
1398void SelectionDAGLowering::visitJumpTable(JumpTable &JT) {
1399 // Emit the code for the jump table
1400 assert(JT.Reg != -1U && "Should lower JT Header first!");
1401 MVT PTy = TLI.getPointerTy();
Dale Johannesena04b7572009-02-03 23:04:43 +00001402 SDValue Index = DAG.getCopyFromReg(getControlRoot(), getCurDebugLoc(),
1403 JT.Reg, PTy);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001404 SDValue Table = DAG.getJumpTable(JT.JTI, PTy);
Scott Michelfdc40a02009-02-17 22:15:04 +00001405 DAG.setRoot(DAG.getNode(ISD::BR_JT, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00001406 MVT::Other, Index.getValue(1),
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001407 Table, Index));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001408}
1409
1410/// visitJumpTableHeader - This function emits necessary code to produce index
1411/// in the JumpTable from switch case.
1412void SelectionDAGLowering::visitJumpTableHeader(JumpTable &JT,
1413 JumpTableHeader &JTH) {
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001414 // Subtract the lowest switch case value from the value being switched on and
1415 // conditional branch to default mbb if the result is greater than the
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001416 // difference between smallest and largest cases.
1417 SDValue SwitchOp = getValue(JTH.SValue);
1418 MVT VT = SwitchOp.getValueType();
Dale Johannesen66978ee2009-01-31 02:22:37 +00001419 SDValue SUB = DAG.getNode(ISD::SUB, getCurDebugLoc(), VT, SwitchOp,
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001420 DAG.getConstant(JTH.First, VT));
Anton Korobeynikov23218582008-12-23 22:25:27 +00001421
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001422 // The SDNode we just created, which holds the value being switched on minus
1423 // the the smallest case value, needs to be copied to a virtual register so it
1424 // can be used as an index into the jump table in a subsequent basic block.
1425 // This value may be smaller or larger than the target's pointer type, and
1426 // therefore require extension or truncating.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001427 if (VT.bitsGT(TLI.getPointerTy()))
Scott Michelfdc40a02009-02-17 22:15:04 +00001428 SwitchOp = DAG.getNode(ISD::TRUNCATE, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00001429 TLI.getPointerTy(), SUB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001430 else
Scott Michelfdc40a02009-02-17 22:15:04 +00001431 SwitchOp = DAG.getNode(ISD::ZERO_EXTEND, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00001432 TLI.getPointerTy(), SUB);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001433
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001434 unsigned JumpTableReg = FuncInfo.MakeReg(TLI.getPointerTy());
Dale Johannesena04b7572009-02-03 23:04:43 +00001435 SDValue CopyTo = DAG.getCopyToReg(getControlRoot(), getCurDebugLoc(),
1436 JumpTableReg, SwitchOp);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001437 JT.Reg = JumpTableReg;
1438
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001439 // Emit the range check for the jump table, and branch to the default block
1440 // for the switch statement if the value being switched on exceeds the largest
1441 // case in the switch.
Dale Johannesenf5d97892009-02-04 01:48:28 +00001442 SDValue CMP = DAG.getSetCC(getCurDebugLoc(),
1443 TLI.getSetCCResultType(SUB.getValueType()), SUB,
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001444 DAG.getConstant(JTH.Last-JTH.First,VT),
1445 ISD::SETUGT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001446
1447 // Set NextBlock to be the MBB immediately after the current one, if any.
1448 // This is used to avoid emitting unnecessary branches to the next block.
1449 MachineBasicBlock *NextBlock = 0;
1450 MachineFunction::iterator BBI = CurMBB;
1451 if (++BBI != CurMBB->getParent()->end())
1452 NextBlock = BBI;
1453
Dale Johannesen66978ee2009-01-31 02:22:37 +00001454 SDValue BrCond = DAG.getNode(ISD::BRCOND, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00001455 MVT::Other, CopyTo, CMP,
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001456 DAG.getBasicBlock(JT.Default));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001457
1458 if (JT.MBB == NextBlock)
1459 DAG.setRoot(BrCond);
1460 else
Dale Johannesen66978ee2009-01-31 02:22:37 +00001461 DAG.setRoot(DAG.getNode(ISD::BR, getCurDebugLoc(), MVT::Other, BrCond,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001462 DAG.getBasicBlock(JT.MBB)));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001463}
1464
1465/// visitBitTestHeader - This function emits necessary code to produce value
1466/// suitable for "bit tests"
1467void SelectionDAGLowering::visitBitTestHeader(BitTestBlock &B) {
1468 // Subtract the minimum value
1469 SDValue SwitchOp = getValue(B.SValue);
1470 MVT VT = SwitchOp.getValueType();
Dale Johannesen66978ee2009-01-31 02:22:37 +00001471 SDValue SUB = DAG.getNode(ISD::SUB, getCurDebugLoc(), VT, SwitchOp,
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001472 DAG.getConstant(B.First, VT));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001473
1474 // Check range
Dale Johannesenf5d97892009-02-04 01:48:28 +00001475 SDValue RangeCmp = DAG.getSetCC(getCurDebugLoc(),
1476 TLI.getSetCCResultType(SUB.getValueType()),
1477 SUB, DAG.getConstant(B.Range, VT),
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001478 ISD::SETUGT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001479
1480 SDValue ShiftOp;
Duncan Sands92abc622009-01-31 15:50:11 +00001481 if (VT.bitsGT(TLI.getPointerTy()))
Scott Michelfdc40a02009-02-17 22:15:04 +00001482 ShiftOp = DAG.getNode(ISD::TRUNCATE, getCurDebugLoc(),
Duncan Sands92abc622009-01-31 15:50:11 +00001483 TLI.getPointerTy(), SUB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001484 else
Scott Michelfdc40a02009-02-17 22:15:04 +00001485 ShiftOp = DAG.getNode(ISD::ZERO_EXTEND, getCurDebugLoc(),
Duncan Sands92abc622009-01-31 15:50:11 +00001486 TLI.getPointerTy(), SUB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001487
Duncan Sands92abc622009-01-31 15:50:11 +00001488 B.Reg = FuncInfo.MakeReg(TLI.getPointerTy());
Dale Johannesena04b7572009-02-03 23:04:43 +00001489 SDValue CopyTo = DAG.getCopyToReg(getControlRoot(), getCurDebugLoc(),
1490 B.Reg, ShiftOp);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001491
1492 // Set NextBlock to be the MBB immediately after the current one, if any.
1493 // This is used to avoid emitting unnecessary branches to the next block.
1494 MachineBasicBlock *NextBlock = 0;
1495 MachineFunction::iterator BBI = CurMBB;
1496 if (++BBI != CurMBB->getParent()->end())
1497 NextBlock = BBI;
1498
1499 MachineBasicBlock* MBB = B.Cases[0].ThisBB;
1500
1501 CurMBB->addSuccessor(B.Default);
1502 CurMBB->addSuccessor(MBB);
1503
Dale Johannesen66978ee2009-01-31 02:22:37 +00001504 SDValue BrRange = DAG.getNode(ISD::BRCOND, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00001505 MVT::Other, CopyTo, RangeCmp,
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001506 DAG.getBasicBlock(B.Default));
Anton Korobeynikov23218582008-12-23 22:25:27 +00001507
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001508 if (MBB == NextBlock)
1509 DAG.setRoot(BrRange);
1510 else
Dale Johannesen66978ee2009-01-31 02:22:37 +00001511 DAG.setRoot(DAG.getNode(ISD::BR, getCurDebugLoc(), MVT::Other, CopyTo,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001512 DAG.getBasicBlock(MBB)));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001513}
1514
1515/// visitBitTestCase - this function produces one "bit test"
1516void SelectionDAGLowering::visitBitTestCase(MachineBasicBlock* NextMBB,
1517 unsigned Reg,
1518 BitTestCase &B) {
Anton Korobeynikov36c826a2009-01-26 19:26:01 +00001519 // Make desired shift
Dale Johannesena04b7572009-02-03 23:04:43 +00001520 SDValue ShiftOp = DAG.getCopyFromReg(getControlRoot(), getCurDebugLoc(), Reg,
Duncan Sands92abc622009-01-31 15:50:11 +00001521 TLI.getPointerTy());
Scott Michelfdc40a02009-02-17 22:15:04 +00001522 SDValue SwitchVal = DAG.getNode(ISD::SHL, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00001523 TLI.getPointerTy(),
Anton Korobeynikov36c826a2009-01-26 19:26:01 +00001524 DAG.getConstant(1, TLI.getPointerTy()),
1525 ShiftOp);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001526
Anton Korobeynikov36c826a2009-01-26 19:26:01 +00001527 // Emit bit tests and jumps
Scott Michelfdc40a02009-02-17 22:15:04 +00001528 SDValue AndOp = DAG.getNode(ISD::AND, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00001529 TLI.getPointerTy(), SwitchVal,
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001530 DAG.getConstant(B.Mask, TLI.getPointerTy()));
Dale Johannesenf5d97892009-02-04 01:48:28 +00001531 SDValue AndCmp = DAG.getSetCC(getCurDebugLoc(),
1532 TLI.getSetCCResultType(AndOp.getValueType()),
Duncan Sands5480c042009-01-01 15:52:00 +00001533 AndOp, DAG.getConstant(0, TLI.getPointerTy()),
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001534 ISD::SETNE);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001535
1536 CurMBB->addSuccessor(B.TargetBB);
1537 CurMBB->addSuccessor(NextMBB);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001538
Dale Johannesen66978ee2009-01-31 02:22:37 +00001539 SDValue BrAnd = DAG.getNode(ISD::BRCOND, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00001540 MVT::Other, getControlRoot(),
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001541 AndCmp, DAG.getBasicBlock(B.TargetBB));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001542
1543 // Set NextBlock to be the MBB immediately after the current one, if any.
1544 // This is used to avoid emitting unnecessary branches to the next block.
1545 MachineBasicBlock *NextBlock = 0;
1546 MachineFunction::iterator BBI = CurMBB;
1547 if (++BBI != CurMBB->getParent()->end())
1548 NextBlock = BBI;
1549
1550 if (NextMBB == NextBlock)
1551 DAG.setRoot(BrAnd);
1552 else
Dale Johannesen66978ee2009-01-31 02:22:37 +00001553 DAG.setRoot(DAG.getNode(ISD::BR, getCurDebugLoc(), MVT::Other, BrAnd,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001554 DAG.getBasicBlock(NextMBB)));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001555}
1556
1557void SelectionDAGLowering::visitInvoke(InvokeInst &I) {
1558 // Retrieve successors.
1559 MachineBasicBlock *Return = FuncInfo.MBBMap[I.getSuccessor(0)];
1560 MachineBasicBlock *LandingPad = FuncInfo.MBBMap[I.getSuccessor(1)];
1561
Gabor Greifb67e6b32009-01-15 11:10:44 +00001562 const Value *Callee(I.getCalledValue());
1563 if (isa<InlineAsm>(Callee))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001564 visitInlineAsm(&I);
1565 else
Gabor Greifb67e6b32009-01-15 11:10:44 +00001566 LowerCallTo(&I, getValue(Callee), false, LandingPad);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001567
1568 // If the value of the invoke is used outside of its defining block, make it
1569 // available as a virtual register.
Dan Gohmanad62f532009-04-23 23:13:24 +00001570 CopyToExportRegsIfNeeded(&I);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001571
1572 // Update successor info
1573 CurMBB->addSuccessor(Return);
1574 CurMBB->addSuccessor(LandingPad);
1575
1576 // Drop into normal successor.
Scott Michelfdc40a02009-02-17 22:15:04 +00001577 DAG.setRoot(DAG.getNode(ISD::BR, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00001578 MVT::Other, getControlRoot(),
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001579 DAG.getBasicBlock(Return)));
1580}
1581
1582void SelectionDAGLowering::visitUnwind(UnwindInst &I) {
1583}
1584
1585/// handleSmallSwitchCaseRange - Emit a series of specific tests (suitable for
1586/// small case ranges).
1587bool SelectionDAGLowering::handleSmallSwitchRange(CaseRec& CR,
1588 CaseRecVector& WorkList,
1589 Value* SV,
1590 MachineBasicBlock* Default) {
1591 Case& BackCase = *(CR.Range.second-1);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001592
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001593 // Size is the number of Cases represented by this range.
Anton Korobeynikov23218582008-12-23 22:25:27 +00001594 size_t Size = CR.Range.second - CR.Range.first;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001595 if (Size > 3)
Anton Korobeynikov23218582008-12-23 22:25:27 +00001596 return false;
1597
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001598 // Get the MachineFunction which holds the current MBB. This is used when
1599 // inserting any additional MBBs necessary to represent the switch.
Anton Korobeynikov23218582008-12-23 22:25:27 +00001600 MachineFunction *CurMF = CurMBB->getParent();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001601
1602 // Figure out which block is immediately after the current one.
1603 MachineBasicBlock *NextBlock = 0;
1604 MachineFunction::iterator BBI = CR.CaseBB;
1605
1606 if (++BBI != CurMBB->getParent()->end())
1607 NextBlock = BBI;
1608
1609 // TODO: If any two of the cases has the same destination, and if one value
1610 // is the same as the other, but has one bit unset that the other has set,
1611 // use bit manipulation to do two compares at once. For example:
1612 // "if (X == 6 || X == 4)" -> "if ((X|2) == 6)"
Anton Korobeynikov23218582008-12-23 22:25:27 +00001613
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001614 // Rearrange the case blocks so that the last one falls through if possible.
1615 if (NextBlock && Default != NextBlock && BackCase.BB != NextBlock) {
1616 // The last case block won't fall through into 'NextBlock' if we emit the
1617 // branches in this order. See if rearranging a case value would help.
1618 for (CaseItr I = CR.Range.first, E = CR.Range.second-1; I != E; ++I) {
1619 if (I->BB == NextBlock) {
1620 std::swap(*I, BackCase);
1621 break;
1622 }
1623 }
1624 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00001625
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001626 // Create a CaseBlock record representing a conditional branch to
1627 // the Case's target mbb if the value being switched on SV is equal
1628 // to C.
1629 MachineBasicBlock *CurBlock = CR.CaseBB;
1630 for (CaseItr I = CR.Range.first, E = CR.Range.second; I != E; ++I) {
1631 MachineBasicBlock *FallThrough;
1632 if (I != E-1) {
1633 FallThrough = CurMF->CreateMachineBasicBlock(CurBlock->getBasicBlock());
1634 CurMF->insert(BBI, FallThrough);
Dan Gohman8e5c0da2009-04-09 02:33:36 +00001635
1636 // Put SV in a virtual register to make it available from the new blocks.
1637 ExportFromCurrentBlock(SV);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001638 } else {
1639 // If the last case doesn't match, go to the default block.
1640 FallThrough = Default;
1641 }
1642
1643 Value *RHS, *LHS, *MHS;
1644 ISD::CondCode CC;
1645 if (I->High == I->Low) {
1646 // This is just small small case range :) containing exactly 1 case
1647 CC = ISD::SETEQ;
1648 LHS = SV; RHS = I->High; MHS = NULL;
1649 } else {
1650 CC = ISD::SETLE;
1651 LHS = I->Low; MHS = SV; RHS = I->High;
1652 }
1653 CaseBlock CB(CC, LHS, RHS, MHS, I->BB, FallThrough, CurBlock);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001654
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001655 // If emitting the first comparison, just call visitSwitchCase to emit the
1656 // code into the current block. Otherwise, push the CaseBlock onto the
1657 // vector to be later processed by SDISel, and insert the node's MBB
1658 // before the next MBB.
1659 if (CurBlock == CurMBB)
1660 visitSwitchCase(CB);
1661 else
1662 SwitchCases.push_back(CB);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001663
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001664 CurBlock = FallThrough;
1665 }
1666
1667 return true;
1668}
1669
1670static inline bool areJTsAllowed(const TargetLowering &TLI) {
1671 return !DisableJumpTables &&
Dan Gohmanf560ffa2009-01-28 17:46:25 +00001672 (TLI.isOperationLegalOrCustom(ISD::BR_JT, MVT::Other) ||
1673 TLI.isOperationLegalOrCustom(ISD::BRIND, MVT::Other));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001674}
Anton Korobeynikov23218582008-12-23 22:25:27 +00001675
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00001676static APInt ComputeRange(const APInt &First, const APInt &Last) {
1677 APInt LastExt(Last), FirstExt(First);
1678 uint32_t BitWidth = std::max(Last.getBitWidth(), First.getBitWidth()) + 1;
1679 LastExt.sext(BitWidth); FirstExt.sext(BitWidth);
1680 return (LastExt - FirstExt + 1ULL);
1681}
1682
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001683/// handleJTSwitchCase - Emit jumptable for current switch case range
1684bool SelectionDAGLowering::handleJTSwitchCase(CaseRec& CR,
1685 CaseRecVector& WorkList,
1686 Value* SV,
1687 MachineBasicBlock* Default) {
1688 Case& FrontCase = *CR.Range.first;
1689 Case& BackCase = *(CR.Range.second-1);
1690
Anton Korobeynikov23218582008-12-23 22:25:27 +00001691 const APInt& First = cast<ConstantInt>(FrontCase.Low)->getValue();
1692 const APInt& Last = cast<ConstantInt>(BackCase.High)->getValue();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001693
Anton Korobeynikov23218582008-12-23 22:25:27 +00001694 size_t TSize = 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001695 for (CaseItr I = CR.Range.first, E = CR.Range.second;
1696 I!=E; ++I)
1697 TSize += I->size();
1698
1699 if (!areJTsAllowed(TLI) || TSize <= 3)
1700 return false;
Anton Korobeynikov23218582008-12-23 22:25:27 +00001701
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00001702 APInt Range = ComputeRange(First, Last);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001703 double Density = (double)TSize / Range.roundToDouble();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001704 if (Density < 0.4)
1705 return false;
1706
Anton Korobeynikov56d245b2008-12-23 22:26:18 +00001707 DEBUG(errs() << "Lowering jump table\n"
1708 << "First entry: " << First << ". Last entry: " << Last << '\n'
1709 << "Range: " << Range
1710 << "Size: " << TSize << ". Density: " << Density << "\n\n");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001711
1712 // Get the MachineFunction which holds the current MBB. This is used when
1713 // inserting any additional MBBs necessary to represent the switch.
1714 MachineFunction *CurMF = CurMBB->getParent();
1715
1716 // Figure out which block is immediately after the current one.
1717 MachineBasicBlock *NextBlock = 0;
1718 MachineFunction::iterator BBI = CR.CaseBB;
1719
1720 if (++BBI != CurMBB->getParent()->end())
1721 NextBlock = BBI;
1722
1723 const BasicBlock *LLVMBB = CR.CaseBB->getBasicBlock();
1724
1725 // Create a new basic block to hold the code for loading the address
1726 // of the jump table, and jumping to it. Update successor information;
1727 // we will either branch to the default case for the switch, or the jump
1728 // table.
1729 MachineBasicBlock *JumpTableBB = CurMF->CreateMachineBasicBlock(LLVMBB);
1730 CurMF->insert(BBI, JumpTableBB);
1731 CR.CaseBB->addSuccessor(Default);
1732 CR.CaseBB->addSuccessor(JumpTableBB);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001733
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001734 // Build a vector of destination BBs, corresponding to each target
1735 // of the jump table. If the value of the jump table slot corresponds to
1736 // a case statement, push the case's BB onto the vector, otherwise, push
1737 // the default BB.
1738 std::vector<MachineBasicBlock*> DestBBs;
Anton Korobeynikov23218582008-12-23 22:25:27 +00001739 APInt TEI = First;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001740 for (CaseItr I = CR.Range.first, E = CR.Range.second; I != E; ++TEI) {
Anton Korobeynikov23218582008-12-23 22:25:27 +00001741 const APInt& Low = cast<ConstantInt>(I->Low)->getValue();
1742 const APInt& High = cast<ConstantInt>(I->High)->getValue();
1743
1744 if (Low.sle(TEI) && TEI.sle(High)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001745 DestBBs.push_back(I->BB);
1746 if (TEI==High)
1747 ++I;
1748 } else {
1749 DestBBs.push_back(Default);
1750 }
1751 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00001752
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001753 // Update successor info. Add one edge to each unique successor.
Anton Korobeynikov23218582008-12-23 22:25:27 +00001754 BitVector SuccsHandled(CR.CaseBB->getParent()->getNumBlockIDs());
1755 for (std::vector<MachineBasicBlock*>::iterator I = DestBBs.begin(),
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001756 E = DestBBs.end(); I != E; ++I) {
1757 if (!SuccsHandled[(*I)->getNumber()]) {
1758 SuccsHandled[(*I)->getNumber()] = true;
1759 JumpTableBB->addSuccessor(*I);
1760 }
1761 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00001762
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001763 // Create a jump table index for this jump table, or return an existing
1764 // one.
1765 unsigned JTI = CurMF->getJumpTableInfo()->getJumpTableIndex(DestBBs);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001766
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001767 // Set the jump table information so that we can codegen it as a second
1768 // MachineBasicBlock
1769 JumpTable JT(-1U, JTI, JumpTableBB, Default);
1770 JumpTableHeader JTH(First, Last, SV, CR.CaseBB, (CR.CaseBB == CurMBB));
1771 if (CR.CaseBB == CurMBB)
1772 visitJumpTableHeader(JT, JTH);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001773
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001774 JTCases.push_back(JumpTableBlock(JTH, JT));
1775
1776 return true;
1777}
1778
1779/// handleBTSplitSwitchCase - emit comparison and split binary search tree into
1780/// 2 subtrees.
1781bool SelectionDAGLowering::handleBTSplitSwitchCase(CaseRec& CR,
1782 CaseRecVector& WorkList,
1783 Value* SV,
1784 MachineBasicBlock* Default) {
1785 // Get the MachineFunction which holds the current MBB. This is used when
1786 // inserting any additional MBBs necessary to represent the switch.
Anton Korobeynikov23218582008-12-23 22:25:27 +00001787 MachineFunction *CurMF = CurMBB->getParent();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001788
1789 // Figure out which block is immediately after the current one.
1790 MachineBasicBlock *NextBlock = 0;
1791 MachineFunction::iterator BBI = CR.CaseBB;
1792
1793 if (++BBI != CurMBB->getParent()->end())
1794 NextBlock = BBI;
1795
1796 Case& FrontCase = *CR.Range.first;
1797 Case& BackCase = *(CR.Range.second-1);
1798 const BasicBlock *LLVMBB = CR.CaseBB->getBasicBlock();
1799
1800 // Size is the number of Cases represented by this range.
1801 unsigned Size = CR.Range.second - CR.Range.first;
1802
Anton Korobeynikov23218582008-12-23 22:25:27 +00001803 const APInt& First = cast<ConstantInt>(FrontCase.Low)->getValue();
1804 const APInt& Last = cast<ConstantInt>(BackCase.High)->getValue();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001805 double FMetric = 0;
1806 CaseItr Pivot = CR.Range.first + Size/2;
1807
1808 // Select optimal pivot, maximizing sum density of LHS and RHS. This will
1809 // (heuristically) allow us to emit JumpTable's later.
Anton Korobeynikov23218582008-12-23 22:25:27 +00001810 size_t TSize = 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001811 for (CaseItr I = CR.Range.first, E = CR.Range.second;
1812 I!=E; ++I)
1813 TSize += I->size();
1814
Anton Korobeynikov23218582008-12-23 22:25:27 +00001815 size_t LSize = FrontCase.size();
1816 size_t RSize = TSize-LSize;
Anton Korobeynikov56d245b2008-12-23 22:26:18 +00001817 DEBUG(errs() << "Selecting best pivot: \n"
1818 << "First: " << First << ", Last: " << Last <<'\n'
1819 << "LSize: " << LSize << ", RSize: " << RSize << '\n');
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001820 for (CaseItr I = CR.Range.first, J=I+1, E = CR.Range.second;
1821 J!=E; ++I, ++J) {
Anton Korobeynikov23218582008-12-23 22:25:27 +00001822 const APInt& LEnd = cast<ConstantInt>(I->High)->getValue();
1823 const APInt& RBegin = cast<ConstantInt>(J->Low)->getValue();
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00001824 APInt Range = ComputeRange(LEnd, RBegin);
1825 assert((Range - 2ULL).isNonNegative() &&
1826 "Invalid case distance");
Anton Korobeynikov23218582008-12-23 22:25:27 +00001827 double LDensity = (double)LSize / (LEnd - First + 1ULL).roundToDouble();
1828 double RDensity = (double)RSize / (Last - RBegin + 1ULL).roundToDouble();
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00001829 double Metric = Range.logBase2()*(LDensity+RDensity);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001830 // Should always split in some non-trivial place
Anton Korobeynikov56d245b2008-12-23 22:26:18 +00001831 DEBUG(errs() <<"=>Step\n"
1832 << "LEnd: " << LEnd << ", RBegin: " << RBegin << '\n'
1833 << "LDensity: " << LDensity
1834 << ", RDensity: " << RDensity << '\n'
1835 << "Metric: " << Metric << '\n');
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001836 if (FMetric < Metric) {
1837 Pivot = J;
1838 FMetric = Metric;
Anton Korobeynikov56d245b2008-12-23 22:26:18 +00001839 DEBUG(errs() << "Current metric set to: " << FMetric << '\n');
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001840 }
1841
1842 LSize += J->size();
1843 RSize -= J->size();
1844 }
1845 if (areJTsAllowed(TLI)) {
1846 // If our case is dense we *really* should handle it earlier!
1847 assert((FMetric > 0) && "Should handle dense range earlier!");
1848 } else {
1849 Pivot = CR.Range.first + Size/2;
1850 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00001851
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001852 CaseRange LHSR(CR.Range.first, Pivot);
1853 CaseRange RHSR(Pivot, CR.Range.second);
1854 Constant *C = Pivot->Low;
1855 MachineBasicBlock *FalseBB = 0, *TrueBB = 0;
Anton Korobeynikov23218582008-12-23 22:25:27 +00001856
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001857 // We know that we branch to the LHS if the Value being switched on is
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001858 // less than the Pivot value, C. We use this to optimize our binary
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001859 // tree a bit, by recognizing that if SV is greater than or equal to the
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001860 // LHS's Case Value, and that Case Value is exactly one less than the
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001861 // Pivot's Value, then we can branch directly to the LHS's Target,
1862 // rather than creating a leaf node for it.
1863 if ((LHSR.second - LHSR.first) == 1 &&
1864 LHSR.first->High == CR.GE &&
Anton Korobeynikov23218582008-12-23 22:25:27 +00001865 cast<ConstantInt>(C)->getValue() ==
1866 (cast<ConstantInt>(CR.GE)->getValue() + 1LL)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001867 TrueBB = LHSR.first->BB;
1868 } else {
1869 TrueBB = CurMF->CreateMachineBasicBlock(LLVMBB);
1870 CurMF->insert(BBI, TrueBB);
1871 WorkList.push_back(CaseRec(TrueBB, C, CR.GE, LHSR));
Dan Gohman8e5c0da2009-04-09 02:33:36 +00001872
1873 // Put SV in a virtual register to make it available from the new blocks.
1874 ExportFromCurrentBlock(SV);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001875 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00001876
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001877 // Similar to the optimization above, if the Value being switched on is
1878 // known to be less than the Constant CR.LT, and the current Case Value
1879 // is CR.LT - 1, then we can branch directly to the target block for
1880 // the current Case Value, rather than emitting a RHS leaf node for it.
1881 if ((RHSR.second - RHSR.first) == 1 && CR.LT &&
Anton Korobeynikov23218582008-12-23 22:25:27 +00001882 cast<ConstantInt>(RHSR.first->Low)->getValue() ==
1883 (cast<ConstantInt>(CR.LT)->getValue() - 1LL)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001884 FalseBB = RHSR.first->BB;
1885 } else {
1886 FalseBB = CurMF->CreateMachineBasicBlock(LLVMBB);
1887 CurMF->insert(BBI, FalseBB);
1888 WorkList.push_back(CaseRec(FalseBB,CR.LT,C,RHSR));
Dan Gohman8e5c0da2009-04-09 02:33:36 +00001889
1890 // Put SV in a virtual register to make it available from the new blocks.
1891 ExportFromCurrentBlock(SV);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001892 }
1893
1894 // Create a CaseBlock record representing a conditional branch to
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001895 // the LHS node if the value being switched on SV is less than C.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001896 // Otherwise, branch to LHS.
1897 CaseBlock CB(ISD::SETLT, SV, C, NULL, TrueBB, FalseBB, CR.CaseBB);
1898
1899 if (CR.CaseBB == CurMBB)
1900 visitSwitchCase(CB);
1901 else
1902 SwitchCases.push_back(CB);
1903
1904 return true;
1905}
1906
1907/// handleBitTestsSwitchCase - if current case range has few destination and
1908/// range span less, than machine word bitwidth, encode case range into series
1909/// of masks and emit bit tests with these masks.
1910bool SelectionDAGLowering::handleBitTestsSwitchCase(CaseRec& CR,
1911 CaseRecVector& WorkList,
1912 Value* SV,
1913 MachineBasicBlock* Default){
1914 unsigned IntPtrBits = TLI.getPointerTy().getSizeInBits();
1915
1916 Case& FrontCase = *CR.Range.first;
1917 Case& BackCase = *(CR.Range.second-1);
1918
1919 // Get the MachineFunction which holds the current MBB. This is used when
1920 // inserting any additional MBBs necessary to represent the switch.
Anton Korobeynikov23218582008-12-23 22:25:27 +00001921 MachineFunction *CurMF = CurMBB->getParent();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001922
Anton Korobeynikovd34167a2009-05-08 18:51:34 +00001923 // If target does not have legal shift left, do not emit bit tests at all.
1924 if (!TLI.isOperationLegal(ISD::SHL, TLI.getPointerTy()))
1925 return false;
1926
Anton Korobeynikov23218582008-12-23 22:25:27 +00001927 size_t numCmps = 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001928 for (CaseItr I = CR.Range.first, E = CR.Range.second;
1929 I!=E; ++I) {
1930 // Single case counts one, case range - two.
Anton Korobeynikov23218582008-12-23 22:25:27 +00001931 numCmps += (I->Low == I->High ? 1 : 2);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001932 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00001933
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001934 // Count unique destinations
1935 SmallSet<MachineBasicBlock*, 4> Dests;
1936 for (CaseItr I = CR.Range.first, E = CR.Range.second; I!=E; ++I) {
1937 Dests.insert(I->BB);
1938 if (Dests.size() > 3)
1939 // Don't bother the code below, if there are too much unique destinations
1940 return false;
1941 }
Anton Korobeynikov56d245b2008-12-23 22:26:18 +00001942 DEBUG(errs() << "Total number of unique destinations: " << Dests.size() << '\n'
1943 << "Total number of comparisons: " << numCmps << '\n');
Anton Korobeynikov23218582008-12-23 22:25:27 +00001944
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001945 // Compute span of values.
Anton Korobeynikov23218582008-12-23 22:25:27 +00001946 const APInt& minValue = cast<ConstantInt>(FrontCase.Low)->getValue();
1947 const APInt& maxValue = cast<ConstantInt>(BackCase.High)->getValue();
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00001948 APInt cmpRange = maxValue - minValue;
1949
Anton Korobeynikov56d245b2008-12-23 22:26:18 +00001950 DEBUG(errs() << "Compare range: " << cmpRange << '\n'
1951 << "Low bound: " << minValue << '\n'
1952 << "High bound: " << maxValue << '\n');
Anton Korobeynikov23218582008-12-23 22:25:27 +00001953
1954 if (cmpRange.uge(APInt(cmpRange.getBitWidth(), IntPtrBits)) ||
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001955 (!(Dests.size() == 1 && numCmps >= 3) &&
1956 !(Dests.size() == 2 && numCmps >= 5) &&
1957 !(Dests.size() >= 3 && numCmps >= 6)))
1958 return false;
Anton Korobeynikov23218582008-12-23 22:25:27 +00001959
Anton Korobeynikov56d245b2008-12-23 22:26:18 +00001960 DEBUG(errs() << "Emitting bit tests\n");
Anton Korobeynikov23218582008-12-23 22:25:27 +00001961 APInt lowBound = APInt::getNullValue(cmpRange.getBitWidth());
1962
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001963 // Optimize the case where all the case values fit in a
1964 // word without having to subtract minValue. In this case,
1965 // we can optimize away the subtraction.
Anton Korobeynikov23218582008-12-23 22:25:27 +00001966 if (minValue.isNonNegative() &&
1967 maxValue.slt(APInt(maxValue.getBitWidth(), IntPtrBits))) {
1968 cmpRange = maxValue;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001969 } else {
Anton Korobeynikov23218582008-12-23 22:25:27 +00001970 lowBound = minValue;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001971 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00001972
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001973 CaseBitsVector CasesBits;
1974 unsigned i, count = 0;
1975
1976 for (CaseItr I = CR.Range.first, E = CR.Range.second; I!=E; ++I) {
1977 MachineBasicBlock* Dest = I->BB;
1978 for (i = 0; i < count; ++i)
1979 if (Dest == CasesBits[i].BB)
1980 break;
Anton Korobeynikov23218582008-12-23 22:25:27 +00001981
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001982 if (i == count) {
1983 assert((count < 3) && "Too much destinations to test!");
1984 CasesBits.push_back(CaseBits(0, Dest, 0));
1985 count++;
1986 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00001987
1988 const APInt& lowValue = cast<ConstantInt>(I->Low)->getValue();
1989 const APInt& highValue = cast<ConstantInt>(I->High)->getValue();
1990
1991 uint64_t lo = (lowValue - lowBound).getZExtValue();
1992 uint64_t hi = (highValue - lowBound).getZExtValue();
1993
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001994 for (uint64_t j = lo; j <= hi; j++) {
1995 CasesBits[i].Mask |= 1ULL << j;
1996 CasesBits[i].Bits++;
1997 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00001998
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001999 }
2000 std::sort(CasesBits.begin(), CasesBits.end(), CaseBitsCmp());
Anton Korobeynikov23218582008-12-23 22:25:27 +00002001
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002002 BitTestInfo BTC;
2003
2004 // Figure out which block is immediately after the current one.
2005 MachineFunction::iterator BBI = CR.CaseBB;
2006 ++BBI;
2007
2008 const BasicBlock *LLVMBB = CR.CaseBB->getBasicBlock();
2009
Anton Korobeynikov56d245b2008-12-23 22:26:18 +00002010 DEBUG(errs() << "Cases:\n");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002011 for (unsigned i = 0, e = CasesBits.size(); i!=e; ++i) {
Anton Korobeynikov56d245b2008-12-23 22:26:18 +00002012 DEBUG(errs() << "Mask: " << CasesBits[i].Mask
2013 << ", Bits: " << CasesBits[i].Bits
2014 << ", BB: " << CasesBits[i].BB << '\n');
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002015
2016 MachineBasicBlock *CaseBB = CurMF->CreateMachineBasicBlock(LLVMBB);
2017 CurMF->insert(BBI, CaseBB);
2018 BTC.push_back(BitTestCase(CasesBits[i].Mask,
2019 CaseBB,
2020 CasesBits[i].BB));
Dan Gohman8e5c0da2009-04-09 02:33:36 +00002021
2022 // Put SV in a virtual register to make it available from the new blocks.
2023 ExportFromCurrentBlock(SV);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002024 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002025
2026 BitTestBlock BTB(lowBound, cmpRange, SV,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002027 -1U, (CR.CaseBB == CurMBB),
2028 CR.CaseBB, Default, BTC);
2029
2030 if (CR.CaseBB == CurMBB)
2031 visitBitTestHeader(BTB);
Anton Korobeynikov23218582008-12-23 22:25:27 +00002032
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002033 BitTestCases.push_back(BTB);
2034
2035 return true;
2036}
2037
2038
2039/// Clusterify - Transform simple list of Cases into list of CaseRange's
Anton Korobeynikov23218582008-12-23 22:25:27 +00002040size_t SelectionDAGLowering::Clusterify(CaseVector& Cases,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002041 const SwitchInst& SI) {
Anton Korobeynikov23218582008-12-23 22:25:27 +00002042 size_t numCmps = 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002043
2044 // Start with "simple" cases
Anton Korobeynikov23218582008-12-23 22:25:27 +00002045 for (size_t i = 1; i < SI.getNumSuccessors(); ++i) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002046 MachineBasicBlock *SMBB = FuncInfo.MBBMap[SI.getSuccessor(i)];
2047 Cases.push_back(Case(SI.getSuccessorValue(i),
2048 SI.getSuccessorValue(i),
2049 SMBB));
2050 }
2051 std::sort(Cases.begin(), Cases.end(), CaseCmp());
2052
2053 // Merge case into clusters
Anton Korobeynikov23218582008-12-23 22:25:27 +00002054 if (Cases.size() >= 2)
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002055 // Must recompute end() each iteration because it may be
2056 // invalidated by erase if we hold on to it
Anton Korobeynikov23218582008-12-23 22:25:27 +00002057 for (CaseItr I = Cases.begin(), J = ++(Cases.begin()); J != Cases.end(); ) {
2058 const APInt& nextValue = cast<ConstantInt>(J->Low)->getValue();
2059 const APInt& currentValue = cast<ConstantInt>(I->High)->getValue();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002060 MachineBasicBlock* nextBB = J->BB;
2061 MachineBasicBlock* currentBB = I->BB;
2062
2063 // If the two neighboring cases go to the same destination, merge them
2064 // into a single case.
Anton Korobeynikov23218582008-12-23 22:25:27 +00002065 if ((nextValue - currentValue == 1) && (currentBB == nextBB)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002066 I->High = J->High;
2067 J = Cases.erase(J);
2068 } else {
2069 I = J++;
2070 }
2071 }
2072
2073 for (CaseItr I=Cases.begin(), E=Cases.end(); I!=E; ++I, ++numCmps) {
2074 if (I->Low != I->High)
2075 // A range counts double, since it requires two compares.
2076 ++numCmps;
2077 }
2078
2079 return numCmps;
2080}
2081
Anton Korobeynikov23218582008-12-23 22:25:27 +00002082void SelectionDAGLowering::visitSwitch(SwitchInst &SI) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002083 // Figure out which block is immediately after the current one.
2084 MachineBasicBlock *NextBlock = 0;
2085 MachineFunction::iterator BBI = CurMBB;
2086
2087 MachineBasicBlock *Default = FuncInfo.MBBMap[SI.getDefaultDest()];
2088
2089 // If there is only the default destination, branch to it if it is not the
2090 // next basic block. Otherwise, just fall through.
2091 if (SI.getNumOperands() == 2) {
2092 // Update machine-CFG edges.
2093
2094 // If this is not a fall-through branch, emit the branch.
2095 CurMBB->addSuccessor(Default);
2096 if (Default != NextBlock)
Dale Johannesen66978ee2009-01-31 02:22:37 +00002097 DAG.setRoot(DAG.getNode(ISD::BR, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00002098 MVT::Other, getControlRoot(),
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002099 DAG.getBasicBlock(Default)));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002100 return;
2101 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002102
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002103 // If there are any non-default case statements, create a vector of Cases
2104 // representing each one, and sort the vector so that we can efficiently
2105 // create a binary search tree from them.
2106 CaseVector Cases;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002107 size_t numCmps = Clusterify(Cases, SI);
Anton Korobeynikov56d245b2008-12-23 22:26:18 +00002108 DEBUG(errs() << "Clusterify finished. Total clusters: " << Cases.size()
2109 << ". Total compares: " << numCmps << '\n');
Devang Patel8a84e442009-01-05 17:31:22 +00002110 numCmps = 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002111
2112 // Get the Value to be switched on and default basic blocks, which will be
2113 // inserted into CaseBlock records, representing basic blocks in the binary
2114 // search tree.
2115 Value *SV = SI.getOperand(0);
2116
2117 // Push the initial CaseRec onto the worklist
2118 CaseRecVector WorkList;
2119 WorkList.push_back(CaseRec(CurMBB,0,0,CaseRange(Cases.begin(),Cases.end())));
2120
2121 while (!WorkList.empty()) {
2122 // Grab a record representing a case range to process off the worklist
2123 CaseRec CR = WorkList.back();
2124 WorkList.pop_back();
2125
2126 if (handleBitTestsSwitchCase(CR, WorkList, SV, Default))
2127 continue;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002128
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002129 // If the range has few cases (two or less) emit a series of specific
2130 // tests.
2131 if (handleSmallSwitchRange(CR, WorkList, SV, Default))
2132 continue;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002133
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00002134 // If the switch has more than 5 blocks, and at least 40% dense, and the
2135 // target supports indirect branches, then emit a jump table rather than
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002136 // lowering the switch to a binary tree of conditional branches.
2137 if (handleJTSwitchCase(CR, WorkList, SV, Default))
2138 continue;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002139
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002140 // Emit binary tree. We need to pick a pivot, and push left and right ranges
2141 // onto the worklist. Leafs are handled via handleSmallSwitchRange() call.
2142 handleBTSplitSwitchCase(CR, WorkList, SV, Default);
2143 }
2144}
2145
2146
Dan Gohmanae3a0be2009-06-04 22:49:04 +00002147void SelectionDAGLowering::visitFSub(User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002148 // -0.0 - X --> fneg
2149 const Type *Ty = I.getType();
2150 if (isa<VectorType>(Ty)) {
2151 if (ConstantVector *CV = dyn_cast<ConstantVector>(I.getOperand(0))) {
2152 const VectorType *DestTy = cast<VectorType>(I.getType());
2153 const Type *ElTy = DestTy->getElementType();
Dan Gohmanae3a0be2009-06-04 22:49:04 +00002154 unsigned VL = DestTy->getNumElements();
Owen Anderson6f83c9c2009-07-27 20:59:43 +00002155 std::vector<Constant*> NZ(VL, ConstantFP::getNegativeZero(ElTy));
Owen Andersonaf7ec972009-07-28 21:19:26 +00002156 Constant *CNZ = ConstantVector::get(&NZ[0], NZ.size());
Dan Gohmanae3a0be2009-06-04 22:49:04 +00002157 if (CV == CNZ) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002158 SDValue Op2 = getValue(I.getOperand(1));
Scott Michelfdc40a02009-02-17 22:15:04 +00002159 setValue(&I, DAG.getNode(ISD::FNEG, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00002160 Op2.getValueType(), Op2));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002161 return;
2162 }
Dan Gohmanae3a0be2009-06-04 22:49:04 +00002163 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002164 }
Dan Gohmanae3a0be2009-06-04 22:49:04 +00002165 if (ConstantFP *CFP = dyn_cast<ConstantFP>(I.getOperand(0)))
Owen Anderson6f83c9c2009-07-27 20:59:43 +00002166 if (CFP->isExactlyValue(ConstantFP::getNegativeZero(Ty)->getValueAPF())) {
Dan Gohmanae3a0be2009-06-04 22:49:04 +00002167 SDValue Op2 = getValue(I.getOperand(1));
2168 setValue(&I, DAG.getNode(ISD::FNEG, getCurDebugLoc(),
2169 Op2.getValueType(), Op2));
2170 return;
2171 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002172
Dan Gohmanae3a0be2009-06-04 22:49:04 +00002173 visitBinary(I, ISD::FSUB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002174}
2175
2176void SelectionDAGLowering::visitBinary(User &I, unsigned OpCode) {
2177 SDValue Op1 = getValue(I.getOperand(0));
2178 SDValue Op2 = getValue(I.getOperand(1));
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00002179
Scott Michelfdc40a02009-02-17 22:15:04 +00002180 setValue(&I, DAG.getNode(OpCode, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00002181 Op1.getValueType(), Op1, Op2));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002182}
2183
2184void SelectionDAGLowering::visitShift(User &I, unsigned Opcode) {
2185 SDValue Op1 = getValue(I.getOperand(0));
2186 SDValue Op2 = getValue(I.getOperand(1));
Dan Gohman57fc82d2009-04-09 03:51:29 +00002187 if (!isa<VectorType>(I.getType()) &&
2188 Op2.getValueType() != TLI.getShiftAmountTy()) {
2189 // If the operand is smaller than the shift count type, promote it.
2190 if (TLI.getShiftAmountTy().bitsGT(Op2.getValueType()))
2191 Op2 = DAG.getNode(ISD::ANY_EXTEND, getCurDebugLoc(),
2192 TLI.getShiftAmountTy(), Op2);
2193 // If the operand is larger than the shift count type but the shift
2194 // count type has enough bits to represent any shift value, truncate
2195 // it now. This is a common case and it exposes the truncate to
2196 // optimization early.
2197 else if (TLI.getShiftAmountTy().getSizeInBits() >=
2198 Log2_32_Ceil(Op2.getValueType().getSizeInBits()))
2199 Op2 = DAG.getNode(ISD::TRUNCATE, getCurDebugLoc(),
2200 TLI.getShiftAmountTy(), Op2);
2201 // Otherwise we'll need to temporarily settle for some other
2202 // convenient type; type legalization will make adjustments as
2203 // needed.
2204 else if (TLI.getPointerTy().bitsLT(Op2.getValueType()))
Scott Michelfdc40a02009-02-17 22:15:04 +00002205 Op2 = DAG.getNode(ISD::TRUNCATE, getCurDebugLoc(),
Duncan Sands92abc622009-01-31 15:50:11 +00002206 TLI.getPointerTy(), Op2);
2207 else if (TLI.getPointerTy().bitsGT(Op2.getValueType()))
Scott Michelfdc40a02009-02-17 22:15:04 +00002208 Op2 = DAG.getNode(ISD::ANY_EXTEND, getCurDebugLoc(),
Duncan Sands92abc622009-01-31 15:50:11 +00002209 TLI.getPointerTy(), Op2);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002210 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00002211
Scott Michelfdc40a02009-02-17 22:15:04 +00002212 setValue(&I, DAG.getNode(Opcode, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00002213 Op1.getValueType(), Op1, Op2));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002214}
2215
2216void SelectionDAGLowering::visitICmp(User &I) {
2217 ICmpInst::Predicate predicate = ICmpInst::BAD_ICMP_PREDICATE;
2218 if (ICmpInst *IC = dyn_cast<ICmpInst>(&I))
2219 predicate = IC->getPredicate();
2220 else if (ConstantExpr *IC = dyn_cast<ConstantExpr>(&I))
2221 predicate = ICmpInst::Predicate(IC->getPredicate());
2222 SDValue Op1 = getValue(I.getOperand(0));
2223 SDValue Op2 = getValue(I.getOperand(1));
Dan Gohman8c1a6ca2008-10-17 18:18:45 +00002224 ISD::CondCode Opcode = getICmpCondCode(predicate);
Chris Lattner9800e842009-07-07 22:41:32 +00002225
2226 MVT DestVT = TLI.getValueType(I.getType());
2227 setValue(&I, DAG.getSetCC(getCurDebugLoc(), DestVT, Op1, Op2, Opcode));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002228}
2229
2230void SelectionDAGLowering::visitFCmp(User &I) {
2231 FCmpInst::Predicate predicate = FCmpInst::BAD_FCMP_PREDICATE;
2232 if (FCmpInst *FC = dyn_cast<FCmpInst>(&I))
2233 predicate = FC->getPredicate();
2234 else if (ConstantExpr *FC = dyn_cast<ConstantExpr>(&I))
2235 predicate = FCmpInst::Predicate(FC->getPredicate());
2236 SDValue Op1 = getValue(I.getOperand(0));
2237 SDValue Op2 = getValue(I.getOperand(1));
Dan Gohman8c1a6ca2008-10-17 18:18:45 +00002238 ISD::CondCode Condition = getFCmpCondCode(predicate);
Chris Lattner9800e842009-07-07 22:41:32 +00002239 MVT DestVT = TLI.getValueType(I.getType());
2240 setValue(&I, DAG.getSetCC(getCurDebugLoc(), DestVT, Op1, Op2, Condition));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002241}
2242
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002243void SelectionDAGLowering::visitSelect(User &I) {
Dan Gohman7ea1ca62008-10-21 20:00:42 +00002244 SmallVector<MVT, 4> ValueVTs;
2245 ComputeValueVTs(TLI, I.getType(), ValueVTs);
2246 unsigned NumValues = ValueVTs.size();
2247 if (NumValues != 0) {
2248 SmallVector<SDValue, 4> Values(NumValues);
2249 SDValue Cond = getValue(I.getOperand(0));
2250 SDValue TrueVal = getValue(I.getOperand(1));
2251 SDValue FalseVal = getValue(I.getOperand(2));
2252
2253 for (unsigned i = 0; i != NumValues; ++i)
Scott Michelfdc40a02009-02-17 22:15:04 +00002254 Values[i] = DAG.getNode(ISD::SELECT, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00002255 TrueVal.getValueType(), Cond,
Dan Gohman7ea1ca62008-10-21 20:00:42 +00002256 SDValue(TrueVal.getNode(), TrueVal.getResNo() + i),
2257 SDValue(FalseVal.getNode(), FalseVal.getResNo() + i));
2258
Scott Michelfdc40a02009-02-17 22:15:04 +00002259 setValue(&I, DAG.getNode(ISD::MERGE_VALUES, getCurDebugLoc(),
Duncan Sandsaaffa052008-12-01 11:41:29 +00002260 DAG.getVTList(&ValueVTs[0], NumValues),
2261 &Values[0], NumValues));
Dan Gohman7ea1ca62008-10-21 20:00:42 +00002262 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002263}
2264
2265
2266void SelectionDAGLowering::visitTrunc(User &I) {
2267 // TruncInst cannot be a no-op cast because sizeof(src) > sizeof(dest).
2268 SDValue N = getValue(I.getOperand(0));
2269 MVT DestVT = TLI.getValueType(I.getType());
Dale Johannesen66978ee2009-01-31 02:22:37 +00002270 setValue(&I, DAG.getNode(ISD::TRUNCATE, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002271}
2272
2273void SelectionDAGLowering::visitZExt(User &I) {
2274 // ZExt cannot be a no-op cast because sizeof(src) < sizeof(dest).
2275 // ZExt also can't be a cast to bool for same reason. So, nothing much to do
2276 SDValue N = getValue(I.getOperand(0));
2277 MVT DestVT = TLI.getValueType(I.getType());
Dale Johannesen66978ee2009-01-31 02:22:37 +00002278 setValue(&I, DAG.getNode(ISD::ZERO_EXTEND, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002279}
2280
2281void SelectionDAGLowering::visitSExt(User &I) {
2282 // SExt cannot be a no-op cast because sizeof(src) < sizeof(dest).
2283 // SExt also can't be a cast to bool for same reason. So, nothing much to do
2284 SDValue N = getValue(I.getOperand(0));
2285 MVT DestVT = TLI.getValueType(I.getType());
Dale Johannesen66978ee2009-01-31 02:22:37 +00002286 setValue(&I, DAG.getNode(ISD::SIGN_EXTEND, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002287}
2288
2289void SelectionDAGLowering::visitFPTrunc(User &I) {
2290 // FPTrunc is never a no-op cast, no need to check
2291 SDValue N = getValue(I.getOperand(0));
2292 MVT DestVT = TLI.getValueType(I.getType());
Scott Michelfdc40a02009-02-17 22:15:04 +00002293 setValue(&I, DAG.getNode(ISD::FP_ROUND, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00002294 DestVT, N, DAG.getIntPtrConstant(0)));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002295}
2296
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00002297void SelectionDAGLowering::visitFPExt(User &I){
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002298 // FPTrunc is never a no-op cast, no need to check
2299 SDValue N = getValue(I.getOperand(0));
2300 MVT DestVT = TLI.getValueType(I.getType());
Dale Johannesen66978ee2009-01-31 02:22:37 +00002301 setValue(&I, DAG.getNode(ISD::FP_EXTEND, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002302}
2303
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00002304void SelectionDAGLowering::visitFPToUI(User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002305 // FPToUI is never a no-op cast, no need to check
2306 SDValue N = getValue(I.getOperand(0));
2307 MVT DestVT = TLI.getValueType(I.getType());
Dale Johannesen66978ee2009-01-31 02:22:37 +00002308 setValue(&I, DAG.getNode(ISD::FP_TO_UINT, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002309}
2310
2311void SelectionDAGLowering::visitFPToSI(User &I) {
2312 // FPToSI is never a no-op cast, no need to check
2313 SDValue N = getValue(I.getOperand(0));
2314 MVT DestVT = TLI.getValueType(I.getType());
Dale Johannesen66978ee2009-01-31 02:22:37 +00002315 setValue(&I, DAG.getNode(ISD::FP_TO_SINT, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002316}
2317
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00002318void SelectionDAGLowering::visitUIToFP(User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002319 // UIToFP is never a no-op cast, no need to check
2320 SDValue N = getValue(I.getOperand(0));
2321 MVT DestVT = TLI.getValueType(I.getType());
Dale Johannesen66978ee2009-01-31 02:22:37 +00002322 setValue(&I, DAG.getNode(ISD::UINT_TO_FP, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002323}
2324
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00002325void SelectionDAGLowering::visitSIToFP(User &I){
Bill Wendling181b6272008-10-19 20:34:04 +00002326 // SIToFP is never a no-op cast, no need to check
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002327 SDValue N = getValue(I.getOperand(0));
2328 MVT DestVT = TLI.getValueType(I.getType());
Dale Johannesen66978ee2009-01-31 02:22:37 +00002329 setValue(&I, DAG.getNode(ISD::SINT_TO_FP, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002330}
2331
2332void SelectionDAGLowering::visitPtrToInt(User &I) {
2333 // What to do depends on the size of the integer and the size of the pointer.
2334 // We can either truncate, zero extend, or no-op, accordingly.
2335 SDValue N = getValue(I.getOperand(0));
2336 MVT SrcVT = N.getValueType();
2337 MVT DestVT = TLI.getValueType(I.getType());
2338 SDValue Result;
2339 if (DestVT.bitsLT(SrcVT))
Dale Johannesen66978ee2009-01-31 02:22:37 +00002340 Result = DAG.getNode(ISD::TRUNCATE, getCurDebugLoc(), DestVT, N);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00002341 else
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002342 // Note: ZERO_EXTEND can handle cases where the sizes are equal too
Dale Johannesen66978ee2009-01-31 02:22:37 +00002343 Result = DAG.getNode(ISD::ZERO_EXTEND, getCurDebugLoc(), DestVT, N);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002344 setValue(&I, Result);
2345}
2346
2347void SelectionDAGLowering::visitIntToPtr(User &I) {
2348 // What to do depends on the size of the integer and the size of the pointer.
2349 // We can either truncate, zero extend, or no-op, accordingly.
2350 SDValue N = getValue(I.getOperand(0));
2351 MVT SrcVT = N.getValueType();
2352 MVT DestVT = TLI.getValueType(I.getType());
2353 if (DestVT.bitsLT(SrcVT))
Dale Johannesen66978ee2009-01-31 02:22:37 +00002354 setValue(&I, DAG.getNode(ISD::TRUNCATE, getCurDebugLoc(), DestVT, N));
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00002355 else
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002356 // Note: ZERO_EXTEND can handle cases where the sizes are equal too
Scott Michelfdc40a02009-02-17 22:15:04 +00002357 setValue(&I, DAG.getNode(ISD::ZERO_EXTEND, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00002358 DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002359}
2360
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00002361void SelectionDAGLowering::visitBitCast(User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002362 SDValue N = getValue(I.getOperand(0));
2363 MVT DestVT = TLI.getValueType(I.getType());
2364
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00002365 // BitCast assures us that source and destination are the same size so this
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002366 // is either a BIT_CONVERT or a no-op.
2367 if (DestVT != N.getValueType())
Scott Michelfdc40a02009-02-17 22:15:04 +00002368 setValue(&I, DAG.getNode(ISD::BIT_CONVERT, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00002369 DestVT, N)); // convert types
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002370 else
2371 setValue(&I, N); // noop cast.
2372}
2373
2374void SelectionDAGLowering::visitInsertElement(User &I) {
2375 SDValue InVec = getValue(I.getOperand(0));
2376 SDValue InVal = getValue(I.getOperand(1));
Scott Michelfdc40a02009-02-17 22:15:04 +00002377 SDValue InIdx = DAG.getNode(ISD::ZERO_EXTEND, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00002378 TLI.getPointerTy(),
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002379 getValue(I.getOperand(2)));
2380
Scott Michelfdc40a02009-02-17 22:15:04 +00002381 setValue(&I, DAG.getNode(ISD::INSERT_VECTOR_ELT, getCurDebugLoc(),
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002382 TLI.getValueType(I.getType()),
2383 InVec, InVal, InIdx));
2384}
2385
2386void SelectionDAGLowering::visitExtractElement(User &I) {
2387 SDValue InVec = getValue(I.getOperand(0));
Scott Michelfdc40a02009-02-17 22:15:04 +00002388 SDValue InIdx = DAG.getNode(ISD::ZERO_EXTEND, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00002389 TLI.getPointerTy(),
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002390 getValue(I.getOperand(1)));
Dale Johannesen66978ee2009-01-31 02:22:37 +00002391 setValue(&I, DAG.getNode(ISD::EXTRACT_VECTOR_ELT, getCurDebugLoc(),
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002392 TLI.getValueType(I.getType()), InVec, InIdx));
2393}
2394
Mon P Wangaeb06d22008-11-10 04:46:22 +00002395
2396// Utility for visitShuffleVector - Returns true if the mask is mask starting
2397// from SIndx and increasing to the element length (undefs are allowed).
Nate Begeman5a5ca152009-04-29 05:20:52 +00002398static bool SequentialMask(SmallVectorImpl<int> &Mask, unsigned SIndx) {
2399 unsigned MaskNumElts = Mask.size();
2400 for (unsigned i = 0; i != MaskNumElts; ++i)
2401 if ((Mask[i] >= 0) && (Mask[i] != (int)(i + SIndx)))
Nate Begeman9008ca62009-04-27 18:41:29 +00002402 return false;
Mon P Wangaeb06d22008-11-10 04:46:22 +00002403 return true;
2404}
2405
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002406void SelectionDAGLowering::visitShuffleVector(User &I) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002407 SmallVector<int, 8> Mask;
Mon P Wang230e4fa2008-11-21 04:25:21 +00002408 SDValue Src1 = getValue(I.getOperand(0));
2409 SDValue Src2 = getValue(I.getOperand(1));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002410
Nate Begeman9008ca62009-04-27 18:41:29 +00002411 // Convert the ConstantVector mask operand into an array of ints, with -1
2412 // representing undef values.
2413 SmallVector<Constant*, 8> MaskElts;
Owen Anderson001dbfe2009-07-16 18:04:31 +00002414 cast<Constant>(I.getOperand(2))->getVectorElements(*DAG.getContext(),
2415 MaskElts);
Nate Begeman5a5ca152009-04-29 05:20:52 +00002416 unsigned MaskNumElts = MaskElts.size();
2417 for (unsigned i = 0; i != MaskNumElts; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002418 if (isa<UndefValue>(MaskElts[i]))
2419 Mask.push_back(-1);
2420 else
2421 Mask.push_back(cast<ConstantInt>(MaskElts[i])->getSExtValue());
2422 }
2423
Mon P Wangaeb06d22008-11-10 04:46:22 +00002424 MVT VT = TLI.getValueType(I.getType());
Mon P Wang230e4fa2008-11-21 04:25:21 +00002425 MVT SrcVT = Src1.getValueType();
Nate Begeman5a5ca152009-04-29 05:20:52 +00002426 unsigned SrcNumElts = SrcVT.getVectorNumElements();
Mon P Wangaeb06d22008-11-10 04:46:22 +00002427
Mon P Wangc7849c22008-11-16 05:06:27 +00002428 if (SrcNumElts == MaskNumElts) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002429 setValue(&I, DAG.getVectorShuffle(VT, getCurDebugLoc(), Src1, Src2,
2430 &Mask[0]));
Mon P Wangaeb06d22008-11-10 04:46:22 +00002431 return;
2432 }
2433
2434 // Normalize the shuffle vector since mask and vector length don't match.
Mon P Wangc7849c22008-11-16 05:06:27 +00002435 if (SrcNumElts < MaskNumElts && MaskNumElts % SrcNumElts == 0) {
2436 // Mask is longer than the source vectors and is a multiple of the source
2437 // vectors. We can use concatenate vector to make the mask and vectors
Mon P Wang230e4fa2008-11-21 04:25:21 +00002438 // lengths match.
Mon P Wangc7849c22008-11-16 05:06:27 +00002439 if (SrcNumElts*2 == MaskNumElts && SequentialMask(Mask, 0)) {
2440 // The shuffle is concatenating two vectors together.
Scott Michelfdc40a02009-02-17 22:15:04 +00002441 setValue(&I, DAG.getNode(ISD::CONCAT_VECTORS, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00002442 VT, Src1, Src2));
Mon P Wangaeb06d22008-11-10 04:46:22 +00002443 return;
2444 }
2445
Mon P Wangc7849c22008-11-16 05:06:27 +00002446 // Pad both vectors with undefs to make them the same length as the mask.
2447 unsigned NumConcat = MaskNumElts / SrcNumElts;
Nate Begeman9008ca62009-04-27 18:41:29 +00002448 bool Src1U = Src1.getOpcode() == ISD::UNDEF;
2449 bool Src2U = Src2.getOpcode() == ISD::UNDEF;
Dale Johannesene8d72302009-02-06 23:05:02 +00002450 SDValue UndefVal = DAG.getUNDEF(SrcVT);
Mon P Wangaeb06d22008-11-10 04:46:22 +00002451
Nate Begeman9008ca62009-04-27 18:41:29 +00002452 SmallVector<SDValue, 8> MOps1(NumConcat, UndefVal);
2453 SmallVector<SDValue, 8> MOps2(NumConcat, UndefVal);
Mon P Wang230e4fa2008-11-21 04:25:21 +00002454 MOps1[0] = Src1;
2455 MOps2[0] = Src2;
Nate Begeman9008ca62009-04-27 18:41:29 +00002456
2457 Src1 = Src1U ? DAG.getUNDEF(VT) : DAG.getNode(ISD::CONCAT_VECTORS,
2458 getCurDebugLoc(), VT,
2459 &MOps1[0], NumConcat);
2460 Src2 = Src2U ? DAG.getUNDEF(VT) : DAG.getNode(ISD::CONCAT_VECTORS,
2461 getCurDebugLoc(), VT,
2462 &MOps2[0], NumConcat);
Mon P Wang230e4fa2008-11-21 04:25:21 +00002463
Mon P Wangaeb06d22008-11-10 04:46:22 +00002464 // Readjust mask for new input vector length.
Nate Begeman9008ca62009-04-27 18:41:29 +00002465 SmallVector<int, 8> MappedOps;
Nate Begeman5a5ca152009-04-29 05:20:52 +00002466 for (unsigned i = 0; i != MaskNumElts; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002467 int Idx = Mask[i];
Nate Begeman5a5ca152009-04-29 05:20:52 +00002468 if (Idx < (int)SrcNumElts)
Nate Begeman9008ca62009-04-27 18:41:29 +00002469 MappedOps.push_back(Idx);
2470 else
2471 MappedOps.push_back(Idx + MaskNumElts - SrcNumElts);
Mon P Wangaeb06d22008-11-10 04:46:22 +00002472 }
Nate Begeman9008ca62009-04-27 18:41:29 +00002473 setValue(&I, DAG.getVectorShuffle(VT, getCurDebugLoc(), Src1, Src2,
2474 &MappedOps[0]));
Mon P Wangaeb06d22008-11-10 04:46:22 +00002475 return;
2476 }
2477
Mon P Wangc7849c22008-11-16 05:06:27 +00002478 if (SrcNumElts > MaskNumElts) {
Mon P Wangc7849c22008-11-16 05:06:27 +00002479 // Analyze the access pattern of the vector to see if we can extract
2480 // two subvectors and do the shuffle. The analysis is done by calculating
2481 // the range of elements the mask access on both vectors.
2482 int MinRange[2] = { SrcNumElts+1, SrcNumElts+1};
2483 int MaxRange[2] = {-1, -1};
2484
Nate Begeman5a5ca152009-04-29 05:20:52 +00002485 for (unsigned i = 0; i != MaskNumElts; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002486 int Idx = Mask[i];
2487 int Input = 0;
2488 if (Idx < 0)
2489 continue;
2490
Nate Begeman5a5ca152009-04-29 05:20:52 +00002491 if (Idx >= (int)SrcNumElts) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002492 Input = 1;
2493 Idx -= SrcNumElts;
Mon P Wangaeb06d22008-11-10 04:46:22 +00002494 }
Nate Begeman9008ca62009-04-27 18:41:29 +00002495 if (Idx > MaxRange[Input])
2496 MaxRange[Input] = Idx;
2497 if (Idx < MinRange[Input])
2498 MinRange[Input] = Idx;
Mon P Wangaeb06d22008-11-10 04:46:22 +00002499 }
Mon P Wangaeb06d22008-11-10 04:46:22 +00002500
Mon P Wangc7849c22008-11-16 05:06:27 +00002501 // Check if the access is smaller than the vector size and can we find
2502 // a reasonable extract index.
Mon P Wang230e4fa2008-11-21 04:25:21 +00002503 int RangeUse[2] = { 2, 2 }; // 0 = Unused, 1 = Extract, 2 = Can not Extract.
Mon P Wangc7849c22008-11-16 05:06:27 +00002504 int StartIdx[2]; // StartIdx to extract from
2505 for (int Input=0; Input < 2; ++Input) {
Nate Begeman5a5ca152009-04-29 05:20:52 +00002506 if (MinRange[Input] == (int)(SrcNumElts+1) && MaxRange[Input] == -1) {
Mon P Wangc7849c22008-11-16 05:06:27 +00002507 RangeUse[Input] = 0; // Unused
2508 StartIdx[Input] = 0;
Nate Begeman5a5ca152009-04-29 05:20:52 +00002509 } else if (MaxRange[Input] - MinRange[Input] < (int)MaskNumElts) {
Mon P Wangc7849c22008-11-16 05:06:27 +00002510 // Fits within range but we should see if we can find a good
Mon P Wang230e4fa2008-11-21 04:25:21 +00002511 // start index that is a multiple of the mask length.
Nate Begeman5a5ca152009-04-29 05:20:52 +00002512 if (MaxRange[Input] < (int)MaskNumElts) {
Mon P Wangc7849c22008-11-16 05:06:27 +00002513 RangeUse[Input] = 1; // Extract from beginning of the vector
2514 StartIdx[Input] = 0;
2515 } else {
2516 StartIdx[Input] = (MinRange[Input]/MaskNumElts)*MaskNumElts;
Nate Begeman5a5ca152009-04-29 05:20:52 +00002517 if (MaxRange[Input] - StartIdx[Input] < (int)MaskNumElts &&
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00002518 StartIdx[Input] + MaskNumElts < SrcNumElts)
Mon P Wangc7849c22008-11-16 05:06:27 +00002519 RangeUse[Input] = 1; // Extract from a multiple of the mask length.
Mon P Wangc7849c22008-11-16 05:06:27 +00002520 }
Mon P Wang230e4fa2008-11-21 04:25:21 +00002521 }
Mon P Wangc7849c22008-11-16 05:06:27 +00002522 }
2523
2524 if (RangeUse[0] == 0 && RangeUse[0] == 0) {
Dale Johannesene8d72302009-02-06 23:05:02 +00002525 setValue(&I, DAG.getUNDEF(VT)); // Vectors are not used.
Mon P Wangc7849c22008-11-16 05:06:27 +00002526 return;
2527 }
2528 else if (RangeUse[0] < 2 && RangeUse[1] < 2) {
2529 // Extract appropriate subvector and generate a vector shuffle
2530 for (int Input=0; Input < 2; ++Input) {
Mon P Wang230e4fa2008-11-21 04:25:21 +00002531 SDValue& Src = Input == 0 ? Src1 : Src2;
Mon P Wangc7849c22008-11-16 05:06:27 +00002532 if (RangeUse[Input] == 0) {
Dale Johannesene8d72302009-02-06 23:05:02 +00002533 Src = DAG.getUNDEF(VT);
Mon P Wangc7849c22008-11-16 05:06:27 +00002534 } else {
Dale Johannesen66978ee2009-01-31 02:22:37 +00002535 Src = DAG.getNode(ISD::EXTRACT_SUBVECTOR, getCurDebugLoc(), VT,
Dale Johannesenfa42dea2009-01-30 01:34:22 +00002536 Src, DAG.getIntPtrConstant(StartIdx[Input]));
Mon P Wangc7849c22008-11-16 05:06:27 +00002537 }
Mon P Wangaeb06d22008-11-10 04:46:22 +00002538 }
Mon P Wangc7849c22008-11-16 05:06:27 +00002539 // Calculate new mask.
Nate Begeman9008ca62009-04-27 18:41:29 +00002540 SmallVector<int, 8> MappedOps;
Nate Begeman5a5ca152009-04-29 05:20:52 +00002541 for (unsigned i = 0; i != MaskNumElts; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002542 int Idx = Mask[i];
2543 if (Idx < 0)
2544 MappedOps.push_back(Idx);
Nate Begeman5a5ca152009-04-29 05:20:52 +00002545 else if (Idx < (int)SrcNumElts)
Nate Begeman9008ca62009-04-27 18:41:29 +00002546 MappedOps.push_back(Idx - StartIdx[0]);
2547 else
2548 MappedOps.push_back(Idx - SrcNumElts - StartIdx[1] + MaskNumElts);
Mon P Wangc7849c22008-11-16 05:06:27 +00002549 }
Nate Begeman9008ca62009-04-27 18:41:29 +00002550 setValue(&I, DAG.getVectorShuffle(VT, getCurDebugLoc(), Src1, Src2,
2551 &MappedOps[0]));
Mon P Wangc7849c22008-11-16 05:06:27 +00002552 return;
Mon P Wangaeb06d22008-11-10 04:46:22 +00002553 }
2554 }
2555
Mon P Wangc7849c22008-11-16 05:06:27 +00002556 // We can't use either concat vectors or extract subvectors so fall back to
2557 // replacing the shuffle with extract and build vector.
2558 // to insert and build vector.
Mon P Wangaeb06d22008-11-10 04:46:22 +00002559 MVT EltVT = VT.getVectorElementType();
2560 MVT PtrVT = TLI.getPointerTy();
2561 SmallVector<SDValue,8> Ops;
Nate Begeman5a5ca152009-04-29 05:20:52 +00002562 for (unsigned i = 0; i != MaskNumElts; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002563 if (Mask[i] < 0) {
Dale Johannesene8d72302009-02-06 23:05:02 +00002564 Ops.push_back(DAG.getUNDEF(EltVT));
Mon P Wangaeb06d22008-11-10 04:46:22 +00002565 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00002566 int Idx = Mask[i];
Nate Begeman5a5ca152009-04-29 05:20:52 +00002567 if (Idx < (int)SrcNumElts)
Dale Johannesen66978ee2009-01-31 02:22:37 +00002568 Ops.push_back(DAG.getNode(ISD::EXTRACT_VECTOR_ELT, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00002569 EltVT, Src1, DAG.getConstant(Idx, PtrVT)));
Mon P Wangaeb06d22008-11-10 04:46:22 +00002570 else
Dale Johannesen66978ee2009-01-31 02:22:37 +00002571 Ops.push_back(DAG.getNode(ISD::EXTRACT_VECTOR_ELT, getCurDebugLoc(),
Scott Michelfdc40a02009-02-17 22:15:04 +00002572 EltVT, Src2,
Mon P Wangc7849c22008-11-16 05:06:27 +00002573 DAG.getConstant(Idx - SrcNumElts, PtrVT)));
Mon P Wangaeb06d22008-11-10 04:46:22 +00002574 }
2575 }
Evan Chenga87008d2009-02-25 22:49:59 +00002576 setValue(&I, DAG.getNode(ISD::BUILD_VECTOR, getCurDebugLoc(),
2577 VT, &Ops[0], Ops.size()));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002578}
2579
2580void SelectionDAGLowering::visitInsertValue(InsertValueInst &I) {
2581 const Value *Op0 = I.getOperand(0);
2582 const Value *Op1 = I.getOperand(1);
2583 const Type *AggTy = I.getType();
2584 const Type *ValTy = Op1->getType();
2585 bool IntoUndef = isa<UndefValue>(Op0);
2586 bool FromUndef = isa<UndefValue>(Op1);
2587
2588 unsigned LinearIndex = ComputeLinearIndex(TLI, AggTy,
2589 I.idx_begin(), I.idx_end());
2590
2591 SmallVector<MVT, 4> AggValueVTs;
2592 ComputeValueVTs(TLI, AggTy, AggValueVTs);
2593 SmallVector<MVT, 4> ValValueVTs;
2594 ComputeValueVTs(TLI, ValTy, ValValueVTs);
2595
2596 unsigned NumAggValues = AggValueVTs.size();
2597 unsigned NumValValues = ValValueVTs.size();
2598 SmallVector<SDValue, 4> Values(NumAggValues);
2599
2600 SDValue Agg = getValue(Op0);
2601 SDValue Val = getValue(Op1);
2602 unsigned i = 0;
2603 // Copy the beginning value(s) from the original aggregate.
2604 for (; i != LinearIndex; ++i)
Dale Johannesene8d72302009-02-06 23:05:02 +00002605 Values[i] = IntoUndef ? DAG.getUNDEF(AggValueVTs[i]) :
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002606 SDValue(Agg.getNode(), Agg.getResNo() + i);
2607 // Copy values from the inserted value(s).
2608 for (; i != LinearIndex + NumValValues; ++i)
Dale Johannesene8d72302009-02-06 23:05:02 +00002609 Values[i] = FromUndef ? DAG.getUNDEF(AggValueVTs[i]) :
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002610 SDValue(Val.getNode(), Val.getResNo() + i - LinearIndex);
2611 // Copy remaining value(s) from the original aggregate.
2612 for (; i != NumAggValues; ++i)
Dale Johannesene8d72302009-02-06 23:05:02 +00002613 Values[i] = IntoUndef ? DAG.getUNDEF(AggValueVTs[i]) :
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002614 SDValue(Agg.getNode(), Agg.getResNo() + i);
2615
Scott Michelfdc40a02009-02-17 22:15:04 +00002616 setValue(&I, DAG.getNode(ISD::MERGE_VALUES, getCurDebugLoc(),
Duncan Sandsaaffa052008-12-01 11:41:29 +00002617 DAG.getVTList(&AggValueVTs[0], NumAggValues),
2618 &Values[0], NumAggValues));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002619}
2620
2621void SelectionDAGLowering::visitExtractValue(ExtractValueInst &I) {
2622 const Value *Op0 = I.getOperand(0);
2623 const Type *AggTy = Op0->getType();
2624 const Type *ValTy = I.getType();
2625 bool OutOfUndef = isa<UndefValue>(Op0);
2626
2627 unsigned LinearIndex = ComputeLinearIndex(TLI, AggTy,
2628 I.idx_begin(), I.idx_end());
2629
2630 SmallVector<MVT, 4> ValValueVTs;
2631 ComputeValueVTs(TLI, ValTy, ValValueVTs);
2632
2633 unsigned NumValValues = ValValueVTs.size();
2634 SmallVector<SDValue, 4> Values(NumValValues);
2635
2636 SDValue Agg = getValue(Op0);
2637 // Copy out the selected value(s).
2638 for (unsigned i = LinearIndex; i != LinearIndex + NumValValues; ++i)
2639 Values[i - LinearIndex] =
Bill Wendlingf0a2d0c2008-11-20 07:24:30 +00002640 OutOfUndef ?
Dale Johannesene8d72302009-02-06 23:05:02 +00002641 DAG.getUNDEF(Agg.getNode()->getValueType(Agg.getResNo() + i)) :
Bill Wendlingf0a2d0c2008-11-20 07:24:30 +00002642 SDValue(Agg.getNode(), Agg.getResNo() + i);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002643
Scott Michelfdc40a02009-02-17 22:15:04 +00002644 setValue(&I, DAG.getNode(ISD::MERGE_VALUES, getCurDebugLoc(),
Duncan Sandsaaffa052008-12-01 11:41:29 +00002645 DAG.getVTList(&ValValueVTs[0], NumValValues),
2646 &Values[0], NumValValues));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002647}
2648
2649
2650void SelectionDAGLowering::visitGetElementPtr(User &I) {
2651 SDValue N = getValue(I.getOperand(0));
2652 const Type *Ty = I.getOperand(0)->getType();
2653
2654 for (GetElementPtrInst::op_iterator OI = I.op_begin()+1, E = I.op_end();
2655 OI != E; ++OI) {
2656 Value *Idx = *OI;
2657 if (const StructType *StTy = dyn_cast<StructType>(Ty)) {
2658 unsigned Field = cast<ConstantInt>(Idx)->getZExtValue();
2659 if (Field) {
2660 // N = N + Offset
2661 uint64_t Offset = TD->getStructLayout(StTy)->getElementOffset(Field);
Dale Johannesen66978ee2009-01-31 02:22:37 +00002662 N = DAG.getNode(ISD::ADD, getCurDebugLoc(), N.getValueType(), N,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002663 DAG.getIntPtrConstant(Offset));
2664 }
2665 Ty = StTy->getElementType(Field);
2666 } else {
2667 Ty = cast<SequentialType>(Ty)->getElementType();
2668
2669 // If this is a constant subscript, handle it quickly.
2670 if (ConstantInt *CI = dyn_cast<ConstantInt>(Idx)) {
2671 if (CI->getZExtValue() == 0) continue;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00002672 uint64_t Offs =
Duncan Sands777d2302009-05-09 07:06:46 +00002673 TD->getTypeAllocSize(Ty)*cast<ConstantInt>(CI)->getSExtValue();
Evan Cheng65b52df2009-02-09 21:01:06 +00002674 SDValue OffsVal;
Evan Chengb1032a82009-02-09 20:54:38 +00002675 unsigned PtrBits = TLI.getPointerTy().getSizeInBits();
Evan Cheng65b52df2009-02-09 21:01:06 +00002676 if (PtrBits < 64) {
2677 OffsVal = DAG.getNode(ISD::TRUNCATE, getCurDebugLoc(),
2678 TLI.getPointerTy(),
2679 DAG.getConstant(Offs, MVT::i64));
2680 } else
Evan Chengb1032a82009-02-09 20:54:38 +00002681 OffsVal = DAG.getIntPtrConstant(Offs);
Dale Johannesen66978ee2009-01-31 02:22:37 +00002682 N = DAG.getNode(ISD::ADD, getCurDebugLoc(), N.getValueType(), N,
Evan Chengb1032a82009-02-09 20:54:38 +00002683 OffsVal);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002684 continue;
2685 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00002686
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002687 // N = N + Idx * ElementSize;
Duncan Sands777d2302009-05-09 07:06:46 +00002688 uint64_t ElementSize = TD->getTypeAllocSize(Ty);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002689 SDValue IdxN = getValue(Idx);
2690
2691 // If the index is smaller or larger than intptr_t, truncate or extend
2692 // it.
2693 if (IdxN.getValueType().bitsLT(N.getValueType()))
Scott Michelfdc40a02009-02-17 22:15:04 +00002694 IdxN = DAG.getNode(ISD::SIGN_EXTEND, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00002695 N.getValueType(), IdxN);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002696 else if (IdxN.getValueType().bitsGT(N.getValueType()))
Scott Michelfdc40a02009-02-17 22:15:04 +00002697 IdxN = DAG.getNode(ISD::TRUNCATE, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00002698 N.getValueType(), IdxN);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002699
2700 // If this is a multiply by a power of two, turn it into a shl
2701 // immediately. This is a very common case.
2702 if (ElementSize != 1) {
2703 if (isPowerOf2_64(ElementSize)) {
2704 unsigned Amt = Log2_64(ElementSize);
Scott Michelfdc40a02009-02-17 22:15:04 +00002705 IdxN = DAG.getNode(ISD::SHL, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00002706 N.getValueType(), IdxN,
Duncan Sands92abc622009-01-31 15:50:11 +00002707 DAG.getConstant(Amt, TLI.getPointerTy()));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002708 } else {
2709 SDValue Scale = DAG.getIntPtrConstant(ElementSize);
Scott Michelfdc40a02009-02-17 22:15:04 +00002710 IdxN = DAG.getNode(ISD::MUL, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00002711 N.getValueType(), IdxN, Scale);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002712 }
2713 }
2714
Scott Michelfdc40a02009-02-17 22:15:04 +00002715 N = DAG.getNode(ISD::ADD, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00002716 N.getValueType(), N, IdxN);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002717 }
2718 }
2719 setValue(&I, N);
2720}
2721
2722void SelectionDAGLowering::visitAlloca(AllocaInst &I) {
2723 // If this is a fixed sized alloca in the entry block of the function,
2724 // allocate it statically on the stack.
2725 if (FuncInfo.StaticAllocaMap.count(&I))
2726 return; // getValue will auto-populate this.
2727
2728 const Type *Ty = I.getAllocatedType();
Duncan Sands777d2302009-05-09 07:06:46 +00002729 uint64_t TySize = TLI.getTargetData()->getTypeAllocSize(Ty);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002730 unsigned Align =
2731 std::max((unsigned)TLI.getTargetData()->getPrefTypeAlignment(Ty),
2732 I.getAlignment());
2733
2734 SDValue AllocSize = getValue(I.getArraySize());
Chris Lattner0b18e592009-03-17 19:36:00 +00002735
2736 AllocSize = DAG.getNode(ISD::MUL, getCurDebugLoc(), AllocSize.getValueType(),
2737 AllocSize,
2738 DAG.getConstant(TySize, AllocSize.getValueType()));
2739
2740
2741
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002742 MVT IntPtr = TLI.getPointerTy();
2743 if (IntPtr.bitsLT(AllocSize.getValueType()))
Scott Michelfdc40a02009-02-17 22:15:04 +00002744 AllocSize = DAG.getNode(ISD::TRUNCATE, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00002745 IntPtr, AllocSize);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002746 else if (IntPtr.bitsGT(AllocSize.getValueType()))
Scott Michelfdc40a02009-02-17 22:15:04 +00002747 AllocSize = DAG.getNode(ISD::ZERO_EXTEND, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00002748 IntPtr, AllocSize);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002749
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002750 // Handle alignment. If the requested alignment is less than or equal to
2751 // the stack alignment, ignore it. If the size is greater than or equal to
2752 // the stack alignment, we note this in the DYNAMIC_STACKALLOC node.
2753 unsigned StackAlign =
2754 TLI.getTargetMachine().getFrameInfo()->getStackAlignment();
2755 if (Align <= StackAlign)
2756 Align = 0;
2757
2758 // Round the size of the allocation up to the stack alignment size
2759 // by add SA-1 to the size.
Scott Michelfdc40a02009-02-17 22:15:04 +00002760 AllocSize = DAG.getNode(ISD::ADD, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00002761 AllocSize.getValueType(), AllocSize,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002762 DAG.getIntPtrConstant(StackAlign-1));
2763 // Mask out the low bits for alignment purposes.
Scott Michelfdc40a02009-02-17 22:15:04 +00002764 AllocSize = DAG.getNode(ISD::AND, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00002765 AllocSize.getValueType(), AllocSize,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002766 DAG.getIntPtrConstant(~(uint64_t)(StackAlign-1)));
2767
2768 SDValue Ops[] = { getRoot(), AllocSize, DAG.getIntPtrConstant(Align) };
Dan Gohmanfc166572009-04-09 23:54:40 +00002769 SDVTList VTs = DAG.getVTList(AllocSize.getValueType(), MVT::Other);
Scott Michelfdc40a02009-02-17 22:15:04 +00002770 SDValue DSA = DAG.getNode(ISD::DYNAMIC_STACKALLOC, getCurDebugLoc(),
Dan Gohmanfc166572009-04-09 23:54:40 +00002771 VTs, Ops, 3);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002772 setValue(&I, DSA);
2773 DAG.setRoot(DSA.getValue(1));
2774
2775 // Inform the Frame Information that we have just allocated a variable-sized
2776 // object.
2777 CurMBB->getParent()->getFrameInfo()->CreateVariableSizedObject();
2778}
2779
2780void SelectionDAGLowering::visitLoad(LoadInst &I) {
2781 const Value *SV = I.getOperand(0);
2782 SDValue Ptr = getValue(SV);
2783
2784 const Type *Ty = I.getType();
2785 bool isVolatile = I.isVolatile();
2786 unsigned Alignment = I.getAlignment();
2787
2788 SmallVector<MVT, 4> ValueVTs;
2789 SmallVector<uint64_t, 4> Offsets;
2790 ComputeValueVTs(TLI, Ty, ValueVTs, &Offsets);
2791 unsigned NumValues = ValueVTs.size();
2792 if (NumValues == 0)
2793 return;
2794
2795 SDValue Root;
2796 bool ConstantMemory = false;
2797 if (I.isVolatile())
2798 // Serialize volatile loads with other side effects.
2799 Root = getRoot();
2800 else if (AA->pointsToConstantMemory(SV)) {
2801 // Do not serialize (non-volatile) loads of constant memory with anything.
2802 Root = DAG.getEntryNode();
2803 ConstantMemory = true;
2804 } else {
2805 // Do not serialize non-volatile loads against each other.
2806 Root = DAG.getRoot();
2807 }
2808
2809 SmallVector<SDValue, 4> Values(NumValues);
2810 SmallVector<SDValue, 4> Chains(NumValues);
2811 MVT PtrVT = Ptr.getValueType();
2812 for (unsigned i = 0; i != NumValues; ++i) {
Dale Johannesen66978ee2009-01-31 02:22:37 +00002813 SDValue L = DAG.getLoad(ValueVTs[i], getCurDebugLoc(), Root,
Scott Michelfdc40a02009-02-17 22:15:04 +00002814 DAG.getNode(ISD::ADD, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00002815 PtrVT, Ptr,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002816 DAG.getConstant(Offsets[i], PtrVT)),
2817 SV, Offsets[i],
2818 isVolatile, Alignment);
2819 Values[i] = L;
2820 Chains[i] = L.getValue(1);
2821 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00002822
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002823 if (!ConstantMemory) {
Scott Michelfdc40a02009-02-17 22:15:04 +00002824 SDValue Chain = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00002825 MVT::Other,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002826 &Chains[0], NumValues);
2827 if (isVolatile)
2828 DAG.setRoot(Chain);
2829 else
2830 PendingLoads.push_back(Chain);
2831 }
2832
Scott Michelfdc40a02009-02-17 22:15:04 +00002833 setValue(&I, DAG.getNode(ISD::MERGE_VALUES, getCurDebugLoc(),
Duncan Sandsaaffa052008-12-01 11:41:29 +00002834 DAG.getVTList(&ValueVTs[0], NumValues),
2835 &Values[0], NumValues));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002836}
2837
2838
2839void SelectionDAGLowering::visitStore(StoreInst &I) {
2840 Value *SrcV = I.getOperand(0);
2841 Value *PtrV = I.getOperand(1);
2842
2843 SmallVector<MVT, 4> ValueVTs;
2844 SmallVector<uint64_t, 4> Offsets;
2845 ComputeValueVTs(TLI, SrcV->getType(), ValueVTs, &Offsets);
2846 unsigned NumValues = ValueVTs.size();
2847 if (NumValues == 0)
2848 return;
2849
2850 // Get the lowered operands. Note that we do this after
2851 // checking if NumResults is zero, because with zero results
2852 // the operands won't have values in the map.
2853 SDValue Src = getValue(SrcV);
2854 SDValue Ptr = getValue(PtrV);
2855
2856 SDValue Root = getRoot();
2857 SmallVector<SDValue, 4> Chains(NumValues);
2858 MVT PtrVT = Ptr.getValueType();
2859 bool isVolatile = I.isVolatile();
2860 unsigned Alignment = I.getAlignment();
2861 for (unsigned i = 0; i != NumValues; ++i)
Dale Johannesen66978ee2009-01-31 02:22:37 +00002862 Chains[i] = DAG.getStore(Root, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00002863 SDValue(Src.getNode(), Src.getResNo() + i),
Scott Michelfdc40a02009-02-17 22:15:04 +00002864 DAG.getNode(ISD::ADD, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00002865 PtrVT, Ptr,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002866 DAG.getConstant(Offsets[i], PtrVT)),
2867 PtrV, Offsets[i],
2868 isVolatile, Alignment);
2869
Scott Michelfdc40a02009-02-17 22:15:04 +00002870 DAG.setRoot(DAG.getNode(ISD::TokenFactor, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00002871 MVT::Other, &Chains[0], NumValues));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002872}
2873
2874/// visitTargetIntrinsic - Lower a call of a target intrinsic to an INTRINSIC
2875/// node.
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00002876void SelectionDAGLowering::visitTargetIntrinsic(CallInst &I,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002877 unsigned Intrinsic) {
2878 bool HasChain = !I.doesNotAccessMemory();
2879 bool OnlyLoad = HasChain && I.onlyReadsMemory();
2880
2881 // Build the operand list.
2882 SmallVector<SDValue, 8> Ops;
2883 if (HasChain) { // If this intrinsic has side-effects, chainify it.
2884 if (OnlyLoad) {
2885 // We don't need to serialize loads against other loads.
2886 Ops.push_back(DAG.getRoot());
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00002887 } else {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002888 Ops.push_back(getRoot());
2889 }
2890 }
Mon P Wang3efcd4a2008-11-01 20:24:53 +00002891
2892 // Info is set by getTgtMemInstrinsic
2893 TargetLowering::IntrinsicInfo Info;
2894 bool IsTgtIntrinsic = TLI.getTgtMemIntrinsic(Info, I, Intrinsic);
2895
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00002896 // Add the intrinsic ID as an integer operand if it's not a target intrinsic.
Mon P Wang3efcd4a2008-11-01 20:24:53 +00002897 if (!IsTgtIntrinsic)
2898 Ops.push_back(DAG.getConstant(Intrinsic, TLI.getPointerTy()));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002899
2900 // Add all operands of the call to the operand list.
2901 for (unsigned i = 1, e = I.getNumOperands(); i != e; ++i) {
2902 SDValue Op = getValue(I.getOperand(i));
2903 assert(TLI.isTypeLegal(Op.getValueType()) &&
2904 "Intrinsic uses a non-legal type?");
2905 Ops.push_back(Op);
2906 }
2907
Bob Wilson8d919552009-07-31 22:41:21 +00002908 SmallVector<MVT, 4> ValueVTs;
2909 ComputeValueVTs(TLI, I.getType(), ValueVTs);
2910#ifndef NDEBUG
2911 for (unsigned Val = 0, E = ValueVTs.size(); Val != E; ++Val) {
2912 assert(TLI.isTypeLegal(ValueVTs[Val]) &&
2913 "Intrinsic uses a non-legal type?");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002914 }
Bob Wilson8d919552009-07-31 22:41:21 +00002915#endif // NDEBUG
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002916 if (HasChain)
Bob Wilson8d919552009-07-31 22:41:21 +00002917 ValueVTs.push_back(MVT::Other);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002918
Bob Wilson8d919552009-07-31 22:41:21 +00002919 SDVTList VTs = DAG.getVTList(ValueVTs.data(), ValueVTs.size());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002920
2921 // Create the node.
2922 SDValue Result;
Mon P Wang3efcd4a2008-11-01 20:24:53 +00002923 if (IsTgtIntrinsic) {
2924 // This is target intrinsic that touches memory
Dale Johannesen66978ee2009-01-31 02:22:37 +00002925 Result = DAG.getMemIntrinsicNode(Info.opc, getCurDebugLoc(),
Dan Gohmanfc166572009-04-09 23:54:40 +00002926 VTs, &Ops[0], Ops.size(),
Mon P Wang3efcd4a2008-11-01 20:24:53 +00002927 Info.memVT, Info.ptrVal, Info.offset,
2928 Info.align, Info.vol,
2929 Info.readMem, Info.writeMem);
2930 }
2931 else if (!HasChain)
Scott Michelfdc40a02009-02-17 22:15:04 +00002932 Result = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, getCurDebugLoc(),
Dan Gohmanfc166572009-04-09 23:54:40 +00002933 VTs, &Ops[0], Ops.size());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002934 else if (I.getType() != Type::VoidTy)
Scott Michelfdc40a02009-02-17 22:15:04 +00002935 Result = DAG.getNode(ISD::INTRINSIC_W_CHAIN, getCurDebugLoc(),
Dan Gohmanfc166572009-04-09 23:54:40 +00002936 VTs, &Ops[0], Ops.size());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002937 else
Scott Michelfdc40a02009-02-17 22:15:04 +00002938 Result = DAG.getNode(ISD::INTRINSIC_VOID, getCurDebugLoc(),
Dan Gohmanfc166572009-04-09 23:54:40 +00002939 VTs, &Ops[0], Ops.size());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002940
2941 if (HasChain) {
2942 SDValue Chain = Result.getValue(Result.getNode()->getNumValues()-1);
2943 if (OnlyLoad)
2944 PendingLoads.push_back(Chain);
2945 else
2946 DAG.setRoot(Chain);
2947 }
2948 if (I.getType() != Type::VoidTy) {
2949 if (const VectorType *PTy = dyn_cast<VectorType>(I.getType())) {
2950 MVT VT = TLI.getValueType(PTy);
Dale Johannesen66978ee2009-01-31 02:22:37 +00002951 Result = DAG.getNode(ISD::BIT_CONVERT, getCurDebugLoc(), VT, Result);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00002952 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002953 setValue(&I, Result);
2954 }
2955}
2956
2957/// ExtractTypeInfo - Returns the type info, possibly bitcast, encoded in V.
2958static GlobalVariable *ExtractTypeInfo(Value *V) {
2959 V = V->stripPointerCasts();
2960 GlobalVariable *GV = dyn_cast<GlobalVariable>(V);
2961 assert ((GV || isa<ConstantPointerNull>(V)) &&
2962 "TypeInfo must be a global variable or NULL");
2963 return GV;
2964}
2965
2966namespace llvm {
2967
2968/// AddCatchInfo - Extract the personality and type infos from an eh.selector
2969/// call, and add them to the specified machine basic block.
2970void AddCatchInfo(CallInst &I, MachineModuleInfo *MMI,
2971 MachineBasicBlock *MBB) {
2972 // Inform the MachineModuleInfo of the personality for this landing pad.
2973 ConstantExpr *CE = cast<ConstantExpr>(I.getOperand(2));
2974 assert(CE->getOpcode() == Instruction::BitCast &&
2975 isa<Function>(CE->getOperand(0)) &&
2976 "Personality should be a function");
2977 MMI->addPersonality(MBB, cast<Function>(CE->getOperand(0)));
2978
2979 // Gather all the type infos for this landing pad and pass them along to
2980 // MachineModuleInfo.
2981 std::vector<GlobalVariable *> TyInfo;
2982 unsigned N = I.getNumOperands();
2983
2984 for (unsigned i = N - 1; i > 2; --i) {
2985 if (ConstantInt *CI = dyn_cast<ConstantInt>(I.getOperand(i))) {
2986 unsigned FilterLength = CI->getZExtValue();
2987 unsigned FirstCatch = i + FilterLength + !FilterLength;
2988 assert (FirstCatch <= N && "Invalid filter length");
2989
2990 if (FirstCatch < N) {
2991 TyInfo.reserve(N - FirstCatch);
2992 for (unsigned j = FirstCatch; j < N; ++j)
2993 TyInfo.push_back(ExtractTypeInfo(I.getOperand(j)));
2994 MMI->addCatchTypeInfo(MBB, TyInfo);
2995 TyInfo.clear();
2996 }
2997
2998 if (!FilterLength) {
2999 // Cleanup.
3000 MMI->addCleanup(MBB);
3001 } else {
3002 // Filter.
3003 TyInfo.reserve(FilterLength - 1);
3004 for (unsigned j = i + 1; j < FirstCatch; ++j)
3005 TyInfo.push_back(ExtractTypeInfo(I.getOperand(j)));
3006 MMI->addFilterTypeInfo(MBB, TyInfo);
3007 TyInfo.clear();
3008 }
3009
3010 N = i;
3011 }
3012 }
3013
3014 if (N > 3) {
3015 TyInfo.reserve(N - 3);
3016 for (unsigned j = 3; j < N; ++j)
3017 TyInfo.push_back(ExtractTypeInfo(I.getOperand(j)));
3018 MMI->addCatchTypeInfo(MBB, TyInfo);
3019 }
3020}
3021
3022}
3023
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003024/// GetSignificand - Get the significand and build it into a floating-point
3025/// number with exponent of 1:
3026///
3027/// Op = (Op & 0x007fffff) | 0x3f800000;
3028///
3029/// where Op is the hexidecimal representation of floating point value.
Bill Wendling39150252008-09-09 20:39:27 +00003030static SDValue
Dale Johannesen66978ee2009-01-31 02:22:37 +00003031GetSignificand(SelectionDAG &DAG, SDValue Op, DebugLoc dl) {
3032 SDValue t1 = DAG.getNode(ISD::AND, dl, MVT::i32, Op,
Bill Wendlinge9a72862009-01-20 21:17:57 +00003033 DAG.getConstant(0x007fffff, MVT::i32));
Dale Johannesen66978ee2009-01-31 02:22:37 +00003034 SDValue t2 = DAG.getNode(ISD::OR, dl, MVT::i32, t1,
Bill Wendlinge9a72862009-01-20 21:17:57 +00003035 DAG.getConstant(0x3f800000, MVT::i32));
Dale Johannesen66978ee2009-01-31 02:22:37 +00003036 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::f32, t2);
Bill Wendling39150252008-09-09 20:39:27 +00003037}
3038
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003039/// GetExponent - Get the exponent:
3040///
Bill Wendlinge9a72862009-01-20 21:17:57 +00003041/// (float)(int)(((Op & 0x7f800000) >> 23) - 127);
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003042///
3043/// where Op is the hexidecimal representation of floating point value.
Bill Wendling39150252008-09-09 20:39:27 +00003044static SDValue
Dale Johannesen66978ee2009-01-31 02:22:37 +00003045GetExponent(SelectionDAG &DAG, SDValue Op, const TargetLowering &TLI,
3046 DebugLoc dl) {
3047 SDValue t0 = DAG.getNode(ISD::AND, dl, MVT::i32, Op,
Bill Wendlinge9a72862009-01-20 21:17:57 +00003048 DAG.getConstant(0x7f800000, MVT::i32));
Dale Johannesen66978ee2009-01-31 02:22:37 +00003049 SDValue t1 = DAG.getNode(ISD::SRL, dl, MVT::i32, t0,
Duncan Sands92abc622009-01-31 15:50:11 +00003050 DAG.getConstant(23, TLI.getPointerTy()));
Dale Johannesen66978ee2009-01-31 02:22:37 +00003051 SDValue t2 = DAG.getNode(ISD::SUB, dl, MVT::i32, t1,
Bill Wendlinge9a72862009-01-20 21:17:57 +00003052 DAG.getConstant(127, MVT::i32));
Dale Johannesen66978ee2009-01-31 02:22:37 +00003053 return DAG.getNode(ISD::SINT_TO_FP, dl, MVT::f32, t2);
Bill Wendling39150252008-09-09 20:39:27 +00003054}
3055
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003056/// getF32Constant - Get 32-bit floating point constant.
3057static SDValue
3058getF32Constant(SelectionDAG &DAG, unsigned Flt) {
3059 return DAG.getConstantFP(APFloat(APInt(32, Flt)), MVT::f32);
3060}
3061
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003062/// Inlined utility function to implement binary input atomic intrinsics for
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003063/// visitIntrinsicCall: I is a call instruction
3064/// Op is the associated NodeType for I
3065const char *
3066SelectionDAGLowering::implVisitBinaryAtomic(CallInst& I, ISD::NodeType Op) {
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003067 SDValue Root = getRoot();
Dan Gohman0b1d4a72008-12-23 21:37:04 +00003068 SDValue L =
Dale Johannesen66978ee2009-01-31 02:22:37 +00003069 DAG.getAtomic(Op, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003070 getValue(I.getOperand(2)).getValueType().getSimpleVT(),
Dan Gohman0b1d4a72008-12-23 21:37:04 +00003071 Root,
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003072 getValue(I.getOperand(1)),
Dan Gohman0b1d4a72008-12-23 21:37:04 +00003073 getValue(I.getOperand(2)),
3074 I.getOperand(1));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003075 setValue(&I, L);
3076 DAG.setRoot(L.getValue(1));
3077 return 0;
3078}
3079
Bill Wendling2ce4e5c2008-12-10 00:28:22 +00003080// implVisitAluOverflow - Lower arithmetic overflow instrinsics.
Bill Wendling74c37652008-12-09 22:08:41 +00003081const char *
3082SelectionDAGLowering::implVisitAluOverflow(CallInst &I, ISD::NodeType Op) {
Bill Wendling2ce4e5c2008-12-10 00:28:22 +00003083 SDValue Op1 = getValue(I.getOperand(1));
3084 SDValue Op2 = getValue(I.getOperand(2));
Bill Wendling74c37652008-12-09 22:08:41 +00003085
Dan Gohmanfc166572009-04-09 23:54:40 +00003086 SDVTList VTs = DAG.getVTList(Op1.getValueType(), MVT::i1);
3087 SDValue Result = DAG.getNode(Op, getCurDebugLoc(), VTs, Op1, Op2);
Bill Wendling74c37652008-12-09 22:08:41 +00003088
Bill Wendling2ce4e5c2008-12-10 00:28:22 +00003089 setValue(&I, Result);
3090 return 0;
3091}
Bill Wendling74c37652008-12-09 22:08:41 +00003092
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003093/// visitExp - Lower an exp intrinsic. Handles the special sequences for
3094/// limited-precision mode.
Dale Johannesen59e577f2008-09-05 18:38:42 +00003095void
3096SelectionDAGLowering::visitExp(CallInst &I) {
3097 SDValue result;
Dale Johannesen66978ee2009-01-31 02:22:37 +00003098 DebugLoc dl = getCurDebugLoc();
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003099
3100 if (getValue(I.getOperand(1)).getValueType() == MVT::f32 &&
3101 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
3102 SDValue Op = getValue(I.getOperand(1));
3103
3104 // Put the exponent in the right bit position for later addition to the
3105 // final result:
3106 //
3107 // #define LOG2OFe 1.4426950f
3108 // IntegerPartOfX = ((int32_t)(X * LOG2OFe));
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003109 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, Op,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003110 getF32Constant(DAG, 0x3fb8aa3b));
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003111 SDValue IntegerPartOfX = DAG.getNode(ISD::FP_TO_SINT, dl, MVT::i32, t0);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003112
3113 // FractionalPartOfX = (X * LOG2OFe) - (float)IntegerPartOfX;
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003114 SDValue t1 = DAG.getNode(ISD::SINT_TO_FP, dl, MVT::f32, IntegerPartOfX);
3115 SDValue X = DAG.getNode(ISD::FSUB, dl, MVT::f32, t0, t1);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003116
3117 // IntegerPartOfX <<= 23;
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003118 IntegerPartOfX = DAG.getNode(ISD::SHL, dl, MVT::i32, IntegerPartOfX,
Duncan Sands92abc622009-01-31 15:50:11 +00003119 DAG.getConstant(23, TLI.getPointerTy()));
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003120
3121 if (LimitFloatPrecision <= 6) {
3122 // For floating-point precision of 6:
3123 //
3124 // TwoToFractionalPartOfX =
3125 // 0.997535578f +
3126 // (0.735607626f + 0.252464424f * x) * x;
3127 //
3128 // error 0.0144103317, which is 6 bits
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003129 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003130 getF32Constant(DAG, 0x3e814304));
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003131 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003132 getF32Constant(DAG, 0x3f3c50c8));
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003133 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3134 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003135 getF32Constant(DAG, 0x3f7f5e7e));
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003136 SDValue TwoToFracPartOfX = DAG.getNode(ISD::BIT_CONVERT, dl,MVT::i32, t5);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003137
3138 // Add the exponent into the result in integer domain.
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003139 SDValue t6 = DAG.getNode(ISD::ADD, dl, MVT::i32,
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003140 TwoToFracPartOfX, IntegerPartOfX);
3141
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003142 result = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::f32, t6);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003143 } else if (LimitFloatPrecision > 6 && LimitFloatPrecision <= 12) {
3144 // For floating-point precision of 12:
3145 //
3146 // TwoToFractionalPartOfX =
3147 // 0.999892986f +
3148 // (0.696457318f +
3149 // (0.224338339f + 0.792043434e-1f * x) * x) * x;
3150 //
3151 // 0.000107046256 error, which is 13 to 14 bits
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003152 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003153 getF32Constant(DAG, 0x3da235e3));
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003154 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003155 getF32Constant(DAG, 0x3e65b8f3));
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003156 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3157 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003158 getF32Constant(DAG, 0x3f324b07));
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003159 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3160 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003161 getF32Constant(DAG, 0x3f7ff8fd));
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003162 SDValue TwoToFracPartOfX = DAG.getNode(ISD::BIT_CONVERT, dl,MVT::i32, t7);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003163
3164 // Add the exponent into the result in integer domain.
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003165 SDValue t8 = DAG.getNode(ISD::ADD, dl, MVT::i32,
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003166 TwoToFracPartOfX, IntegerPartOfX);
3167
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003168 result = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::f32, t8);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003169 } else { // LimitFloatPrecision > 12 && LimitFloatPrecision <= 18
3170 // For floating-point precision of 18:
3171 //
3172 // TwoToFractionalPartOfX =
3173 // 0.999999982f +
3174 // (0.693148872f +
3175 // (0.240227044f +
3176 // (0.554906021e-1f +
3177 // (0.961591928e-2f +
3178 // (0.136028312e-2f + 0.157059148e-3f *x)*x)*x)*x)*x)*x;
3179 //
3180 // error 2.47208000*10^(-7), which is better than 18 bits
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003181 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003182 getF32Constant(DAG, 0x3924b03e));
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003183 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003184 getF32Constant(DAG, 0x3ab24b87));
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003185 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3186 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003187 getF32Constant(DAG, 0x3c1d8c17));
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003188 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3189 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003190 getF32Constant(DAG, 0x3d634a1d));
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003191 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
3192 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003193 getF32Constant(DAG, 0x3e75fe14));
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003194 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X);
3195 SDValue t11 = DAG.getNode(ISD::FADD, dl, MVT::f32, t10,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003196 getF32Constant(DAG, 0x3f317234));
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003197 SDValue t12 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t11, X);
3198 SDValue t13 = DAG.getNode(ISD::FADD, dl, MVT::f32, t12,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003199 getF32Constant(DAG, 0x3f800000));
Scott Michelfdc40a02009-02-17 22:15:04 +00003200 SDValue TwoToFracPartOfX = DAG.getNode(ISD::BIT_CONVERT, dl,
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003201 MVT::i32, t13);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003202
3203 // Add the exponent into the result in integer domain.
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003204 SDValue t14 = DAG.getNode(ISD::ADD, dl, MVT::i32,
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003205 TwoToFracPartOfX, IntegerPartOfX);
3206
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003207 result = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::f32, t14);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003208 }
3209 } else {
3210 // No special expansion.
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003211 result = DAG.getNode(ISD::FEXP, dl,
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003212 getValue(I.getOperand(1)).getValueType(),
3213 getValue(I.getOperand(1)));
3214 }
3215
Dale Johannesen59e577f2008-09-05 18:38:42 +00003216 setValue(&I, result);
3217}
3218
Bill Wendling39150252008-09-09 20:39:27 +00003219/// visitLog - Lower a log intrinsic. Handles the special sequences for
3220/// limited-precision mode.
Dale Johannesen59e577f2008-09-05 18:38:42 +00003221void
3222SelectionDAGLowering::visitLog(CallInst &I) {
3223 SDValue result;
Dale Johannesen66978ee2009-01-31 02:22:37 +00003224 DebugLoc dl = getCurDebugLoc();
Bill Wendling39150252008-09-09 20:39:27 +00003225
3226 if (getValue(I.getOperand(1)).getValueType() == MVT::f32 &&
3227 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
3228 SDValue Op = getValue(I.getOperand(1));
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003229 SDValue Op1 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i32, Op);
Bill Wendling39150252008-09-09 20:39:27 +00003230
3231 // Scale the exponent by log(2) [0.69314718f].
Dale Johannesen66978ee2009-01-31 02:22:37 +00003232 SDValue Exp = GetExponent(DAG, Op1, TLI, dl);
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003233 SDValue LogOfExponent = DAG.getNode(ISD::FMUL, dl, MVT::f32, Exp,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003234 getF32Constant(DAG, 0x3f317218));
Bill Wendling39150252008-09-09 20:39:27 +00003235
3236 // Get the significand and build it into a floating-point number with
3237 // exponent of 1.
Dale Johannesen66978ee2009-01-31 02:22:37 +00003238 SDValue X = GetSignificand(DAG, Op1, dl);
Bill Wendling39150252008-09-09 20:39:27 +00003239
3240 if (LimitFloatPrecision <= 6) {
3241 // For floating-point precision of 6:
3242 //
3243 // LogofMantissa =
3244 // -1.1609546f +
3245 // (1.4034025f - 0.23903021f * x) * x;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003246 //
Bill Wendling39150252008-09-09 20:39:27 +00003247 // error 0.0034276066, which is better than 8 bits
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003248 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003249 getF32Constant(DAG, 0xbe74c456));
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003250 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003251 getF32Constant(DAG, 0x3fb3a2b1));
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003252 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3253 SDValue LogOfMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003254 getF32Constant(DAG, 0x3f949a29));
Bill Wendling39150252008-09-09 20:39:27 +00003255
Scott Michelfdc40a02009-02-17 22:15:04 +00003256 result = DAG.getNode(ISD::FADD, dl,
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003257 MVT::f32, LogOfExponent, LogOfMantissa);
Bill Wendling39150252008-09-09 20:39:27 +00003258 } else if (LimitFloatPrecision > 6 && LimitFloatPrecision <= 12) {
3259 // For floating-point precision of 12:
3260 //
3261 // LogOfMantissa =
3262 // -1.7417939f +
3263 // (2.8212026f +
3264 // (-1.4699568f +
3265 // (0.44717955f - 0.56570851e-1f * x) * x) * x) * x;
3266 //
3267 // error 0.000061011436, which is 14 bits
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003268 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003269 getF32Constant(DAG, 0xbd67b6d6));
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003270 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003271 getF32Constant(DAG, 0x3ee4f4b8));
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003272 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3273 SDValue t3 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003274 getF32Constant(DAG, 0x3fbc278b));
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003275 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3276 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003277 getF32Constant(DAG, 0x40348e95));
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003278 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3279 SDValue LogOfMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003280 getF32Constant(DAG, 0x3fdef31a));
Bill Wendling39150252008-09-09 20:39:27 +00003281
Scott Michelfdc40a02009-02-17 22:15:04 +00003282 result = DAG.getNode(ISD::FADD, dl,
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003283 MVT::f32, LogOfExponent, LogOfMantissa);
Bill Wendling39150252008-09-09 20:39:27 +00003284 } else { // LimitFloatPrecision > 12 && LimitFloatPrecision <= 18
3285 // For floating-point precision of 18:
3286 //
3287 // LogOfMantissa =
3288 // -2.1072184f +
3289 // (4.2372794f +
3290 // (-3.7029485f +
3291 // (2.2781945f +
3292 // (-0.87823314f +
3293 // (0.19073739f - 0.17809712e-1f * x) * x) * x) * x) * x)*x;
3294 //
3295 // error 0.0000023660568, which is better than 18 bits
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003296 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003297 getF32Constant(DAG, 0xbc91e5ac));
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003298 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003299 getF32Constant(DAG, 0x3e4350aa));
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003300 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3301 SDValue t3 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003302 getF32Constant(DAG, 0x3f60d3e3));
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003303 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3304 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003305 getF32Constant(DAG, 0x4011cdf0));
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003306 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3307 SDValue t7 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003308 getF32Constant(DAG, 0x406cfd1c));
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003309 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
3310 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003311 getF32Constant(DAG, 0x408797cb));
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003312 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X);
3313 SDValue LogOfMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t10,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003314 getF32Constant(DAG, 0x4006dcab));
Bill Wendling39150252008-09-09 20:39:27 +00003315
Scott Michelfdc40a02009-02-17 22:15:04 +00003316 result = DAG.getNode(ISD::FADD, dl,
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003317 MVT::f32, LogOfExponent, LogOfMantissa);
Bill Wendling39150252008-09-09 20:39:27 +00003318 }
3319 } else {
3320 // No special expansion.
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003321 result = DAG.getNode(ISD::FLOG, dl,
Bill Wendling39150252008-09-09 20:39:27 +00003322 getValue(I.getOperand(1)).getValueType(),
3323 getValue(I.getOperand(1)));
3324 }
3325
Dale Johannesen59e577f2008-09-05 18:38:42 +00003326 setValue(&I, result);
3327}
3328
Bill Wendling3eb59402008-09-09 00:28:24 +00003329/// visitLog2 - Lower a log2 intrinsic. Handles the special sequences for
3330/// limited-precision mode.
Dale Johannesen59e577f2008-09-05 18:38:42 +00003331void
3332SelectionDAGLowering::visitLog2(CallInst &I) {
3333 SDValue result;
Dale Johannesen66978ee2009-01-31 02:22:37 +00003334 DebugLoc dl = getCurDebugLoc();
Bill Wendling3eb59402008-09-09 00:28:24 +00003335
Dale Johannesen853244f2008-09-05 23:49:37 +00003336 if (getValue(I.getOperand(1)).getValueType() == MVT::f32 &&
Bill Wendling3eb59402008-09-09 00:28:24 +00003337 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
3338 SDValue Op = getValue(I.getOperand(1));
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003339 SDValue Op1 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i32, Op);
Bill Wendling3eb59402008-09-09 00:28:24 +00003340
Bill Wendling39150252008-09-09 20:39:27 +00003341 // Get the exponent.
Dale Johannesen66978ee2009-01-31 02:22:37 +00003342 SDValue LogOfExponent = GetExponent(DAG, Op1, TLI, dl);
Bill Wendling3eb59402008-09-09 00:28:24 +00003343
3344 // Get the significand and build it into a floating-point number with
Bill Wendling39150252008-09-09 20:39:27 +00003345 // exponent of 1.
Dale Johannesen66978ee2009-01-31 02:22:37 +00003346 SDValue X = GetSignificand(DAG, Op1, dl);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003347
Bill Wendling3eb59402008-09-09 00:28:24 +00003348 // Different possible minimax approximations of significand in
3349 // floating-point for various degrees of accuracy over [1,2].
3350 if (LimitFloatPrecision <= 6) {
3351 // For floating-point precision of 6:
3352 //
3353 // Log2ofMantissa = -1.6749035f + (2.0246817f - .34484768f * x) * x;
3354 //
3355 // error 0.0049451742, which is more than 7 bits
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003356 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003357 getF32Constant(DAG, 0xbeb08fe0));
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003358 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003359 getF32Constant(DAG, 0x40019463));
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003360 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3361 SDValue Log2ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003362 getF32Constant(DAG, 0x3fd6633d));
Bill Wendling3eb59402008-09-09 00:28:24 +00003363
Scott Michelfdc40a02009-02-17 22:15:04 +00003364 result = DAG.getNode(ISD::FADD, dl,
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003365 MVT::f32, LogOfExponent, Log2ofMantissa);
Bill Wendling3eb59402008-09-09 00:28:24 +00003366 } else if (LimitFloatPrecision > 6 && LimitFloatPrecision <= 12) {
3367 // For floating-point precision of 12:
3368 //
3369 // Log2ofMantissa =
3370 // -2.51285454f +
3371 // (4.07009056f +
3372 // (-2.12067489f +
3373 // (.645142248f - 0.816157886e-1f * x) * x) * x) * x;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003374 //
Bill Wendling3eb59402008-09-09 00:28:24 +00003375 // error 0.0000876136000, which is better than 13 bits
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003376 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003377 getF32Constant(DAG, 0xbda7262e));
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003378 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003379 getF32Constant(DAG, 0x3f25280b));
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003380 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3381 SDValue t3 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003382 getF32Constant(DAG, 0x4007b923));
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003383 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3384 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003385 getF32Constant(DAG, 0x40823e2f));
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003386 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3387 SDValue Log2ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003388 getF32Constant(DAG, 0x4020d29c));
Bill Wendling3eb59402008-09-09 00:28:24 +00003389
Scott Michelfdc40a02009-02-17 22:15:04 +00003390 result = DAG.getNode(ISD::FADD, dl,
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003391 MVT::f32, LogOfExponent, Log2ofMantissa);
Bill Wendling3eb59402008-09-09 00:28:24 +00003392 } else { // LimitFloatPrecision > 12 && LimitFloatPrecision <= 18
3393 // For floating-point precision of 18:
3394 //
3395 // Log2ofMantissa =
3396 // -3.0400495f +
3397 // (6.1129976f +
3398 // (-5.3420409f +
3399 // (3.2865683f +
3400 // (-1.2669343f +
3401 // (0.27515199f -
3402 // 0.25691327e-1f * x) * x) * x) * x) * x) * x;
3403 //
3404 // error 0.0000018516, which is better than 18 bits
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003405 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003406 getF32Constant(DAG, 0xbcd2769e));
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003407 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003408 getF32Constant(DAG, 0x3e8ce0b9));
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003409 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3410 SDValue t3 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003411 getF32Constant(DAG, 0x3fa22ae7));
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003412 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3413 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003414 getF32Constant(DAG, 0x40525723));
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003415 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3416 SDValue t7 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003417 getF32Constant(DAG, 0x40aaf200));
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003418 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
3419 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003420 getF32Constant(DAG, 0x40c39dad));
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003421 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X);
3422 SDValue Log2ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t10,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003423 getF32Constant(DAG, 0x4042902c));
Bill Wendling3eb59402008-09-09 00:28:24 +00003424
Scott Michelfdc40a02009-02-17 22:15:04 +00003425 result = DAG.getNode(ISD::FADD, dl,
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003426 MVT::f32, LogOfExponent, Log2ofMantissa);
Bill Wendling3eb59402008-09-09 00:28:24 +00003427 }
Dale Johannesen853244f2008-09-05 23:49:37 +00003428 } else {
Bill Wendling3eb59402008-09-09 00:28:24 +00003429 // No special expansion.
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003430 result = DAG.getNode(ISD::FLOG2, dl,
Dale Johannesen853244f2008-09-05 23:49:37 +00003431 getValue(I.getOperand(1)).getValueType(),
3432 getValue(I.getOperand(1)));
3433 }
Bill Wendling3eb59402008-09-09 00:28:24 +00003434
Dale Johannesen59e577f2008-09-05 18:38:42 +00003435 setValue(&I, result);
3436}
3437
Bill Wendling3eb59402008-09-09 00:28:24 +00003438/// visitLog10 - Lower a log10 intrinsic. Handles the special sequences for
3439/// limited-precision mode.
Dale Johannesen59e577f2008-09-05 18:38:42 +00003440void
3441SelectionDAGLowering::visitLog10(CallInst &I) {
3442 SDValue result;
Dale Johannesen66978ee2009-01-31 02:22:37 +00003443 DebugLoc dl = getCurDebugLoc();
Bill Wendling181b6272008-10-19 20:34:04 +00003444
Dale Johannesen852680a2008-09-05 21:27:19 +00003445 if (getValue(I.getOperand(1)).getValueType() == MVT::f32 &&
Bill Wendling3eb59402008-09-09 00:28:24 +00003446 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
3447 SDValue Op = getValue(I.getOperand(1));
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003448 SDValue Op1 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i32, Op);
Bill Wendling3eb59402008-09-09 00:28:24 +00003449
Bill Wendling39150252008-09-09 20:39:27 +00003450 // Scale the exponent by log10(2) [0.30102999f].
Dale Johannesen66978ee2009-01-31 02:22:37 +00003451 SDValue Exp = GetExponent(DAG, Op1, TLI, dl);
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003452 SDValue LogOfExponent = DAG.getNode(ISD::FMUL, dl, MVT::f32, Exp,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003453 getF32Constant(DAG, 0x3e9a209a));
Bill Wendling3eb59402008-09-09 00:28:24 +00003454
3455 // Get the significand and build it into a floating-point number with
Bill Wendling39150252008-09-09 20:39:27 +00003456 // exponent of 1.
Dale Johannesen66978ee2009-01-31 02:22:37 +00003457 SDValue X = GetSignificand(DAG, Op1, dl);
Bill Wendling3eb59402008-09-09 00:28:24 +00003458
3459 if (LimitFloatPrecision <= 6) {
Bill Wendlingbd297bc2008-09-09 18:42:23 +00003460 // For floating-point precision of 6:
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003461 //
Bill Wendlingbd297bc2008-09-09 18:42:23 +00003462 // Log10ofMantissa =
3463 // -0.50419619f +
3464 // (0.60948995f - 0.10380950f * x) * x;
3465 //
3466 // error 0.0014886165, which is 6 bits
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003467 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003468 getF32Constant(DAG, 0xbdd49a13));
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003469 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003470 getF32Constant(DAG, 0x3f1c0789));
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003471 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3472 SDValue Log10ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003473 getF32Constant(DAG, 0x3f011300));
Bill Wendlingbd297bc2008-09-09 18:42:23 +00003474
Scott Michelfdc40a02009-02-17 22:15:04 +00003475 result = DAG.getNode(ISD::FADD, dl,
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003476 MVT::f32, LogOfExponent, Log10ofMantissa);
Bill Wendling3eb59402008-09-09 00:28:24 +00003477 } else if (LimitFloatPrecision > 6 && LimitFloatPrecision <= 12) {
3478 // For floating-point precision of 12:
3479 //
3480 // Log10ofMantissa =
3481 // -0.64831180f +
3482 // (0.91751397f +
3483 // (-0.31664806f + 0.47637168e-1f * x) * x) * x;
3484 //
3485 // error 0.00019228036, which is better than 12 bits
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003486 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003487 getF32Constant(DAG, 0x3d431f31));
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003488 SDValue t1 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003489 getF32Constant(DAG, 0x3ea21fb2));
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003490 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3491 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003492 getF32Constant(DAG, 0x3f6ae232));
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003493 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3494 SDValue Log10ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003495 getF32Constant(DAG, 0x3f25f7c3));
Bill Wendling3eb59402008-09-09 00:28:24 +00003496
Scott Michelfdc40a02009-02-17 22:15:04 +00003497 result = DAG.getNode(ISD::FADD, dl,
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003498 MVT::f32, LogOfExponent, Log10ofMantissa);
Bill Wendling3eb59402008-09-09 00:28:24 +00003499 } else { // LimitFloatPrecision > 12 && LimitFloatPrecision <= 18
Bill Wendlingbd297bc2008-09-09 18:42:23 +00003500 // For floating-point precision of 18:
3501 //
3502 // Log10ofMantissa =
3503 // -0.84299375f +
3504 // (1.5327582f +
3505 // (-1.0688956f +
3506 // (0.49102474f +
3507 // (-0.12539807f + 0.13508273e-1f * x) * x) * x) * x) * x;
3508 //
3509 // error 0.0000037995730, which is better than 18 bits
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003510 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003511 getF32Constant(DAG, 0x3c5d51ce));
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003512 SDValue t1 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003513 getF32Constant(DAG, 0x3e00685a));
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003514 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3515 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003516 getF32Constant(DAG, 0x3efb6798));
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003517 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3518 SDValue t5 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003519 getF32Constant(DAG, 0x3f88d192));
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003520 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3521 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003522 getF32Constant(DAG, 0x3fc4316c));
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003523 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
3524 SDValue Log10ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t8,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003525 getF32Constant(DAG, 0x3f57ce70));
Bill Wendlingbd297bc2008-09-09 18:42:23 +00003526
Scott Michelfdc40a02009-02-17 22:15:04 +00003527 result = DAG.getNode(ISD::FADD, dl,
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003528 MVT::f32, LogOfExponent, Log10ofMantissa);
Bill Wendling3eb59402008-09-09 00:28:24 +00003529 }
Dale Johannesen852680a2008-09-05 21:27:19 +00003530 } else {
Bill Wendling3eb59402008-09-09 00:28:24 +00003531 // No special expansion.
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003532 result = DAG.getNode(ISD::FLOG10, dl,
Dale Johannesen852680a2008-09-05 21:27:19 +00003533 getValue(I.getOperand(1)).getValueType(),
3534 getValue(I.getOperand(1)));
3535 }
Bill Wendling3eb59402008-09-09 00:28:24 +00003536
Dale Johannesen59e577f2008-09-05 18:38:42 +00003537 setValue(&I, result);
3538}
3539
Bill Wendlinge10c8142008-09-09 22:39:21 +00003540/// visitExp2 - Lower an exp2 intrinsic. Handles the special sequences for
3541/// limited-precision mode.
Dale Johannesen601d3c02008-09-05 01:48:15 +00003542void
3543SelectionDAGLowering::visitExp2(CallInst &I) {
3544 SDValue result;
Dale Johannesen66978ee2009-01-31 02:22:37 +00003545 DebugLoc dl = getCurDebugLoc();
Bill Wendlinge10c8142008-09-09 22:39:21 +00003546
Dale Johannesen601d3c02008-09-05 01:48:15 +00003547 if (getValue(I.getOperand(1)).getValueType() == MVT::f32 &&
Bill Wendlinge10c8142008-09-09 22:39:21 +00003548 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
3549 SDValue Op = getValue(I.getOperand(1));
3550
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003551 SDValue IntegerPartOfX = DAG.getNode(ISD::FP_TO_SINT, dl, MVT::i32, Op);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003552
3553 // FractionalPartOfX = x - (float)IntegerPartOfX;
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003554 SDValue t1 = DAG.getNode(ISD::SINT_TO_FP, dl, MVT::f32, IntegerPartOfX);
3555 SDValue X = DAG.getNode(ISD::FSUB, dl, MVT::f32, Op, t1);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003556
3557 // IntegerPartOfX <<= 23;
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003558 IntegerPartOfX = DAG.getNode(ISD::SHL, dl, MVT::i32, IntegerPartOfX,
Duncan Sands92abc622009-01-31 15:50:11 +00003559 DAG.getConstant(23, TLI.getPointerTy()));
Bill Wendlinge10c8142008-09-09 22:39:21 +00003560
3561 if (LimitFloatPrecision <= 6) {
3562 // For floating-point precision of 6:
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003563 //
Bill Wendlinge10c8142008-09-09 22:39:21 +00003564 // TwoToFractionalPartOfX =
3565 // 0.997535578f +
3566 // (0.735607626f + 0.252464424f * x) * x;
3567 //
3568 // error 0.0144103317, which is 6 bits
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003569 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003570 getF32Constant(DAG, 0x3e814304));
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003571 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003572 getF32Constant(DAG, 0x3f3c50c8));
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003573 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3574 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003575 getF32Constant(DAG, 0x3f7f5e7e));
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003576 SDValue t6 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i32, t5);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003577 SDValue TwoToFractionalPartOfX =
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003578 DAG.getNode(ISD::ADD, dl, MVT::i32, t6, IntegerPartOfX);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003579
Scott Michelfdc40a02009-02-17 22:15:04 +00003580 result = DAG.getNode(ISD::BIT_CONVERT, dl,
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003581 MVT::f32, TwoToFractionalPartOfX);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003582 } else if (LimitFloatPrecision > 6 && LimitFloatPrecision <= 12) {
3583 // For floating-point precision of 12:
3584 //
3585 // TwoToFractionalPartOfX =
3586 // 0.999892986f +
3587 // (0.696457318f +
3588 // (0.224338339f + 0.792043434e-1f * x) * x) * x;
3589 //
3590 // error 0.000107046256, which is 13 to 14 bits
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003591 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003592 getF32Constant(DAG, 0x3da235e3));
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003593 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003594 getF32Constant(DAG, 0x3e65b8f3));
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003595 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3596 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003597 getF32Constant(DAG, 0x3f324b07));
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003598 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3599 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003600 getF32Constant(DAG, 0x3f7ff8fd));
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003601 SDValue t8 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i32, t7);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003602 SDValue TwoToFractionalPartOfX =
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003603 DAG.getNode(ISD::ADD, dl, MVT::i32, t8, IntegerPartOfX);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003604
Scott Michelfdc40a02009-02-17 22:15:04 +00003605 result = DAG.getNode(ISD::BIT_CONVERT, dl,
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003606 MVT::f32, TwoToFractionalPartOfX);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003607 } else { // LimitFloatPrecision > 12 && LimitFloatPrecision <= 18
3608 // For floating-point precision of 18:
3609 //
3610 // TwoToFractionalPartOfX =
3611 // 0.999999982f +
3612 // (0.693148872f +
3613 // (0.240227044f +
3614 // (0.554906021e-1f +
3615 // (0.961591928e-2f +
3616 // (0.136028312e-2f + 0.157059148e-3f *x)*x)*x)*x)*x)*x;
3617 // error 2.47208000*10^(-7), which is better than 18 bits
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003618 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003619 getF32Constant(DAG, 0x3924b03e));
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003620 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003621 getF32Constant(DAG, 0x3ab24b87));
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003622 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3623 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003624 getF32Constant(DAG, 0x3c1d8c17));
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003625 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3626 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003627 getF32Constant(DAG, 0x3d634a1d));
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003628 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
3629 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003630 getF32Constant(DAG, 0x3e75fe14));
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003631 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X);
3632 SDValue t11 = DAG.getNode(ISD::FADD, dl, MVT::f32, t10,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003633 getF32Constant(DAG, 0x3f317234));
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003634 SDValue t12 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t11, X);
3635 SDValue t13 = DAG.getNode(ISD::FADD, dl, MVT::f32, t12,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003636 getF32Constant(DAG, 0x3f800000));
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003637 SDValue t14 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i32, t13);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003638 SDValue TwoToFractionalPartOfX =
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003639 DAG.getNode(ISD::ADD, dl, MVT::i32, t14, IntegerPartOfX);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003640
Scott Michelfdc40a02009-02-17 22:15:04 +00003641 result = DAG.getNode(ISD::BIT_CONVERT, dl,
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003642 MVT::f32, TwoToFractionalPartOfX);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003643 }
Dale Johannesen601d3c02008-09-05 01:48:15 +00003644 } else {
Bill Wendling3eb59402008-09-09 00:28:24 +00003645 // No special expansion.
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003646 result = DAG.getNode(ISD::FEXP2, dl,
Dale Johannesen601d3c02008-09-05 01:48:15 +00003647 getValue(I.getOperand(1)).getValueType(),
3648 getValue(I.getOperand(1)));
3649 }
Bill Wendlinge10c8142008-09-09 22:39:21 +00003650
Dale Johannesen601d3c02008-09-05 01:48:15 +00003651 setValue(&I, result);
3652}
3653
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003654/// visitPow - Lower a pow intrinsic. Handles the special sequences for
3655/// limited-precision mode with x == 10.0f.
3656void
3657SelectionDAGLowering::visitPow(CallInst &I) {
3658 SDValue result;
3659 Value *Val = I.getOperand(1);
Dale Johannesen66978ee2009-01-31 02:22:37 +00003660 DebugLoc dl = getCurDebugLoc();
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003661 bool IsExp10 = false;
3662
3663 if (getValue(Val).getValueType() == MVT::f32 &&
Bill Wendling277fc242008-09-10 00:24:59 +00003664 getValue(I.getOperand(2)).getValueType() == MVT::f32 &&
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003665 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
3666 if (Constant *C = const_cast<Constant*>(dyn_cast<Constant>(Val))) {
3667 if (ConstantFP *CFP = dyn_cast<ConstantFP>(C)) {
3668 APFloat Ten(10.0f);
3669 IsExp10 = CFP->getValueAPF().bitwiseIsEqual(Ten);
3670 }
3671 }
3672 }
3673
3674 if (IsExp10 && LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
3675 SDValue Op = getValue(I.getOperand(2));
3676
3677 // Put the exponent in the right bit position for later addition to the
3678 // final result:
3679 //
3680 // #define LOG2OF10 3.3219281f
3681 // IntegerPartOfX = (int32_t)(x * LOG2OF10);
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003682 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, Op,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003683 getF32Constant(DAG, 0x40549a78));
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003684 SDValue IntegerPartOfX = DAG.getNode(ISD::FP_TO_SINT, dl, MVT::i32, t0);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003685
3686 // FractionalPartOfX = x - (float)IntegerPartOfX;
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003687 SDValue t1 = DAG.getNode(ISD::SINT_TO_FP, dl, MVT::f32, IntegerPartOfX);
3688 SDValue X = DAG.getNode(ISD::FSUB, dl, MVT::f32, t0, t1);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003689
3690 // IntegerPartOfX <<= 23;
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003691 IntegerPartOfX = DAG.getNode(ISD::SHL, dl, MVT::i32, IntegerPartOfX,
Duncan Sands92abc622009-01-31 15:50:11 +00003692 DAG.getConstant(23, TLI.getPointerTy()));
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003693
3694 if (LimitFloatPrecision <= 6) {
3695 // For floating-point precision of 6:
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003696 //
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003697 // twoToFractionalPartOfX =
3698 // 0.997535578f +
3699 // (0.735607626f + 0.252464424f * x) * x;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003700 //
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003701 // error 0.0144103317, which is 6 bits
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003702 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003703 getF32Constant(DAG, 0x3e814304));
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003704 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003705 getF32Constant(DAG, 0x3f3c50c8));
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003706 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3707 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003708 getF32Constant(DAG, 0x3f7f5e7e));
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003709 SDValue t6 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i32, t5);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003710 SDValue TwoToFractionalPartOfX =
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003711 DAG.getNode(ISD::ADD, dl, MVT::i32, t6, IntegerPartOfX);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003712
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003713 result = DAG.getNode(ISD::BIT_CONVERT, dl,
3714 MVT::f32, TwoToFractionalPartOfX);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003715 } else if (LimitFloatPrecision > 6 && LimitFloatPrecision <= 12) {
3716 // For floating-point precision of 12:
3717 //
3718 // TwoToFractionalPartOfX =
3719 // 0.999892986f +
3720 // (0.696457318f +
3721 // (0.224338339f + 0.792043434e-1f * x) * x) * x;
3722 //
3723 // error 0.000107046256, which is 13 to 14 bits
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003724 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003725 getF32Constant(DAG, 0x3da235e3));
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003726 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003727 getF32Constant(DAG, 0x3e65b8f3));
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003728 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3729 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003730 getF32Constant(DAG, 0x3f324b07));
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003731 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3732 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003733 getF32Constant(DAG, 0x3f7ff8fd));
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003734 SDValue t8 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i32, t7);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003735 SDValue TwoToFractionalPartOfX =
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003736 DAG.getNode(ISD::ADD, dl, MVT::i32, t8, IntegerPartOfX);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003737
Scott Michelfdc40a02009-02-17 22:15:04 +00003738 result = DAG.getNode(ISD::BIT_CONVERT, dl,
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003739 MVT::f32, TwoToFractionalPartOfX);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003740 } else { // LimitFloatPrecision > 12 && LimitFloatPrecision <= 18
3741 // For floating-point precision of 18:
3742 //
3743 // TwoToFractionalPartOfX =
3744 // 0.999999982f +
3745 // (0.693148872f +
3746 // (0.240227044f +
3747 // (0.554906021e-1f +
3748 // (0.961591928e-2f +
3749 // (0.136028312e-2f + 0.157059148e-3f *x)*x)*x)*x)*x)*x;
3750 // error 2.47208000*10^(-7), which is better than 18 bits
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003751 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003752 getF32Constant(DAG, 0x3924b03e));
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003753 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003754 getF32Constant(DAG, 0x3ab24b87));
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003755 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3756 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003757 getF32Constant(DAG, 0x3c1d8c17));
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003758 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3759 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003760 getF32Constant(DAG, 0x3d634a1d));
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003761 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
3762 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003763 getF32Constant(DAG, 0x3e75fe14));
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003764 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X);
3765 SDValue t11 = DAG.getNode(ISD::FADD, dl, MVT::f32, t10,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003766 getF32Constant(DAG, 0x3f317234));
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003767 SDValue t12 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t11, X);
3768 SDValue t13 = DAG.getNode(ISD::FADD, dl, MVT::f32, t12,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003769 getF32Constant(DAG, 0x3f800000));
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003770 SDValue t14 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i32, t13);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003771 SDValue TwoToFractionalPartOfX =
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003772 DAG.getNode(ISD::ADD, dl, MVT::i32, t14, IntegerPartOfX);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003773
Scott Michelfdc40a02009-02-17 22:15:04 +00003774 result = DAG.getNode(ISD::BIT_CONVERT, dl,
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003775 MVT::f32, TwoToFractionalPartOfX);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003776 }
3777 } else {
3778 // No special expansion.
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003779 result = DAG.getNode(ISD::FPOW, dl,
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003780 getValue(I.getOperand(1)).getValueType(),
3781 getValue(I.getOperand(1)),
3782 getValue(I.getOperand(2)));
3783 }
3784
3785 setValue(&I, result);
3786}
3787
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003788/// visitIntrinsicCall - Lower the call to the specified intrinsic function. If
3789/// we want to emit this as a call to a named external function, return the name
3790/// otherwise lower it and return null.
3791const char *
3792SelectionDAGLowering::visitIntrinsicCall(CallInst &I, unsigned Intrinsic) {
Dale Johannesen66978ee2009-01-31 02:22:37 +00003793 DebugLoc dl = getCurDebugLoc();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003794 switch (Intrinsic) {
3795 default:
3796 // By default, turn this into a target intrinsic node.
3797 visitTargetIntrinsic(I, Intrinsic);
3798 return 0;
3799 case Intrinsic::vastart: visitVAStart(I); return 0;
3800 case Intrinsic::vaend: visitVAEnd(I); return 0;
3801 case Intrinsic::vacopy: visitVACopy(I); return 0;
3802 case Intrinsic::returnaddress:
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003803 setValue(&I, DAG.getNode(ISD::RETURNADDR, dl, TLI.getPointerTy(),
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003804 getValue(I.getOperand(1))));
3805 return 0;
Bill Wendlingd5d81912008-09-26 22:10:44 +00003806 case Intrinsic::frameaddress:
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003807 setValue(&I, DAG.getNode(ISD::FRAMEADDR, dl, TLI.getPointerTy(),
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003808 getValue(I.getOperand(1))));
3809 return 0;
3810 case Intrinsic::setjmp:
3811 return "_setjmp"+!TLI.usesUnderscoreSetJmp();
3812 break;
3813 case Intrinsic::longjmp:
3814 return "_longjmp"+!TLI.usesUnderscoreLongJmp();
3815 break;
Chris Lattner824b9582008-11-21 16:42:48 +00003816 case Intrinsic::memcpy: {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003817 SDValue Op1 = getValue(I.getOperand(1));
3818 SDValue Op2 = getValue(I.getOperand(2));
3819 SDValue Op3 = getValue(I.getOperand(3));
3820 unsigned Align = cast<ConstantInt>(I.getOperand(4))->getZExtValue();
Dale Johannesena04b7572009-02-03 23:04:43 +00003821 DAG.setRoot(DAG.getMemcpy(getRoot(), dl, Op1, Op2, Op3, Align, false,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003822 I.getOperand(1), 0, I.getOperand(2), 0));
3823 return 0;
3824 }
Chris Lattner824b9582008-11-21 16:42:48 +00003825 case Intrinsic::memset: {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003826 SDValue Op1 = getValue(I.getOperand(1));
3827 SDValue Op2 = getValue(I.getOperand(2));
3828 SDValue Op3 = getValue(I.getOperand(3));
3829 unsigned Align = cast<ConstantInt>(I.getOperand(4))->getZExtValue();
Dale Johannesena04b7572009-02-03 23:04:43 +00003830 DAG.setRoot(DAG.getMemset(getRoot(), dl, Op1, Op2, Op3, Align,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003831 I.getOperand(1), 0));
3832 return 0;
3833 }
Chris Lattner824b9582008-11-21 16:42:48 +00003834 case Intrinsic::memmove: {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003835 SDValue Op1 = getValue(I.getOperand(1));
3836 SDValue Op2 = getValue(I.getOperand(2));
3837 SDValue Op3 = getValue(I.getOperand(3));
3838 unsigned Align = cast<ConstantInt>(I.getOperand(4))->getZExtValue();
3839
3840 // If the source and destination are known to not be aliases, we can
3841 // lower memmove as memcpy.
3842 uint64_t Size = -1ULL;
3843 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op3))
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00003844 Size = C->getZExtValue();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003845 if (AA->alias(I.getOperand(1), Size, I.getOperand(2), Size) ==
3846 AliasAnalysis::NoAlias) {
Dale Johannesena04b7572009-02-03 23:04:43 +00003847 DAG.setRoot(DAG.getMemcpy(getRoot(), dl, Op1, Op2, Op3, Align, false,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003848 I.getOperand(1), 0, I.getOperand(2), 0));
3849 return 0;
3850 }
3851
Dale Johannesena04b7572009-02-03 23:04:43 +00003852 DAG.setRoot(DAG.getMemmove(getRoot(), dl, Op1, Op2, Op3, Align,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003853 I.getOperand(1), 0, I.getOperand(2), 0));
3854 return 0;
3855 }
3856 case Intrinsic::dbg_stoppoint: {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003857 DbgStopPointInst &SPI = cast<DbgStopPointInst>(I);
Devang Patel7e1e31f2009-07-02 22:43:26 +00003858 if (isValidDebugInfoIntrinsic(SPI, CodeGenOpt::Default)) {
Evan Chenge3d42322009-02-25 07:04:34 +00003859 MachineFunction &MF = DAG.getMachineFunction();
Devang Patel7e1e31f2009-07-02 22:43:26 +00003860 DebugLoc Loc = ExtractDebugLocation(SPI, MF.getDebugLocInfo());
Chris Lattneraf29a522009-05-04 22:10:05 +00003861 setCurDebugLoc(Loc);
Devang Patel7e1e31f2009-07-02 22:43:26 +00003862
Bill Wendling98a366d2009-04-29 23:29:43 +00003863 if (OptLevel == CodeGenOpt::None)
Chris Lattneraf29a522009-05-04 22:10:05 +00003864 DAG.setRoot(DAG.getDbgStopPoint(Loc, getRoot(),
Dale Johannesenbeaec4c2009-03-25 17:36:08 +00003865 SPI.getLine(),
3866 SPI.getColumn(),
3867 SPI.getContext()));
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003868 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003869 return 0;
3870 }
3871 case Intrinsic::dbg_region_start: {
Devang Patel83489bb2009-01-13 00:35:13 +00003872 DwarfWriter *DW = DAG.getDwarfWriter();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003873 DbgRegionStartInst &RSI = cast<DbgRegionStartInst>(I);
Devang Patel7e1e31f2009-07-02 22:43:26 +00003874 if (isValidDebugInfoIntrinsic(RSI, OptLevel) && DW
3875 && DW->ShouldEmitDwarfDebug()) {
Bill Wendlingdf7d5d32009-05-21 00:04:55 +00003876 unsigned LabelID =
3877 DW->RecordRegionStart(cast<GlobalVariable>(RSI.getContext()));
Devang Patel48c7fa22009-04-13 18:13:16 +00003878 DAG.setRoot(DAG.getLabel(ISD::DBG_LABEL, getCurDebugLoc(),
3879 getRoot(), LabelID));
Bill Wendling92c1e122009-02-13 02:16:35 +00003880 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003881 return 0;
3882 }
3883 case Intrinsic::dbg_region_end: {
Devang Patel83489bb2009-01-13 00:35:13 +00003884 DwarfWriter *DW = DAG.getDwarfWriter();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003885 DbgRegionEndInst &REI = cast<DbgRegionEndInst>(I);
Devang Patel0f7fef32009-04-13 17:02:03 +00003886
Devang Patel7e1e31f2009-07-02 22:43:26 +00003887 if (!isValidDebugInfoIntrinsic(REI, OptLevel) || !DW
3888 || !DW->ShouldEmitDwarfDebug())
3889 return 0;
Bill Wendling6c4311d2009-05-08 21:14:49 +00003890
Devang Patel7e1e31f2009-07-02 22:43:26 +00003891 MachineFunction &MF = DAG.getMachineFunction();
3892 DISubprogram Subprogram(cast<GlobalVariable>(REI.getContext()));
3893
3894 if (isInlinedFnEnd(REI, MF.getFunction())) {
3895 // This is end of inlined function. Debugging information for inlined
3896 // function is not handled yet (only supported by FastISel).
3897 if (OptLevel == CodeGenOpt::None) {
3898 unsigned ID = DW->RecordInlinedFnEnd(Subprogram);
3899 if (ID != 0)
3900 // Returned ID is 0 if this is unbalanced "end of inlined
3901 // scope". This could happen if optimizer eats dbg intrinsics or
3902 // "beginning of inlined scope" is not recoginized due to missing
3903 // location info. In such cases, do ignore this region.end.
3904 DAG.setRoot(DAG.getLabel(ISD::DBG_LABEL, getCurDebugLoc(),
3905 getRoot(), ID));
Devang Patel0f7fef32009-04-13 17:02:03 +00003906 }
Devang Patel7e1e31f2009-07-02 22:43:26 +00003907 return 0;
3908 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003909
Devang Patel7e1e31f2009-07-02 22:43:26 +00003910 unsigned LabelID =
3911 DW->RecordRegionEnd(cast<GlobalVariable>(REI.getContext()));
3912 DAG.setRoot(DAG.getLabel(ISD::DBG_LABEL, getCurDebugLoc(),
3913 getRoot(), LabelID));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003914 return 0;
3915 }
3916 case Intrinsic::dbg_func_start: {
Devang Patel83489bb2009-01-13 00:35:13 +00003917 DwarfWriter *DW = DAG.getDwarfWriter();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003918 DbgFuncStartInst &FSI = cast<DbgFuncStartInst>(I);
Jeffrey Yasskin32360a72009-07-16 21:07:26 +00003919 if (!isValidDebugInfoIntrinsic(FSI, CodeGenOpt::None))
Argyrios Kyrtzidis77eaa682009-05-03 08:50:41 +00003920 return 0;
Devang Patel16f2ffd2009-04-16 02:33:41 +00003921
Argyrios Kyrtzidis77eaa682009-05-03 08:50:41 +00003922 MachineFunction &MF = DAG.getMachineFunction();
Devang Patel7e1e31f2009-07-02 22:43:26 +00003923 // This is a beginning of an inlined function.
3924 if (isInlinedFnStart(FSI, MF.getFunction())) {
3925 if (OptLevel != CodeGenOpt::None)
3926 // FIXME: Debugging informaation for inlined function is only
3927 // supported at CodeGenOpt::Node.
3928 return 0;
3929
Bill Wendlingc677fe52009-05-10 00:10:50 +00003930 DebugLoc PrevLoc = CurDebugLoc;
Devang Patel07b0ec02009-07-02 00:08:09 +00003931 // If llvm.dbg.func.start is seen in a new block before any
3932 // llvm.dbg.stoppoint intrinsic then the location info is unknown.
3933 // FIXME : Why DebugLoc is reset at the beginning of each block ?
3934 if (PrevLoc.isUnknown())
3935 return 0;
Devang Patel07b0ec02009-07-02 00:08:09 +00003936
Devang Patel7e1e31f2009-07-02 22:43:26 +00003937 // Record the source line.
3938 setCurDebugLoc(ExtractDebugLocation(FSI, MF.getDebugLocInfo()));
3939
Jeffrey Yasskin32360a72009-07-16 21:07:26 +00003940 if (!DW || !DW->ShouldEmitDwarfDebug())
3941 return 0;
Devang Patel7e1e31f2009-07-02 22:43:26 +00003942 DebugLocTuple PrevLocTpl = MF.getDebugLocTuple(PrevLoc);
3943 DISubprogram SP(cast<GlobalVariable>(FSI.getSubprogram()));
3944 DICompileUnit CU(PrevLocTpl.CompileUnit);
3945 unsigned LabelID = DW->RecordInlinedFnStart(SP, CU,
3946 PrevLocTpl.Line,
3947 PrevLocTpl.Col);
3948 DAG.setRoot(DAG.getLabel(ISD::DBG_LABEL, getCurDebugLoc(),
3949 getRoot(), LabelID));
Devang Patel07b0ec02009-07-02 00:08:09 +00003950 return 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003951 }
3952
Devang Patel07b0ec02009-07-02 00:08:09 +00003953 // This is a beginning of a new function.
Devang Patel7e1e31f2009-07-02 22:43:26 +00003954 MF.setDefaultDebugLoc(ExtractDebugLocation(FSI, MF.getDebugLocInfo()));
Jeffrey Yasskin32360a72009-07-16 21:07:26 +00003955
3956 if (!DW || !DW->ShouldEmitDwarfDebug())
3957 return 0;
Devang Patel7e1e31f2009-07-02 22:43:26 +00003958 // llvm.dbg.func_start also defines beginning of function scope.
3959 DW->RecordRegionStart(cast<GlobalVariable>(FSI.getSubprogram()));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003960 return 0;
3961 }
Bill Wendling92c1e122009-02-13 02:16:35 +00003962 case Intrinsic::dbg_declare: {
Devang Patel7e1e31f2009-07-02 22:43:26 +00003963 if (OptLevel != CodeGenOpt::None)
3964 // FIXME: Variable debug info is not supported here.
3965 return 0;
3966
3967 DbgDeclareInst &DI = cast<DbgDeclareInst>(I);
3968 if (!isValidDebugInfoIntrinsic(DI, CodeGenOpt::None))
3969 return 0;
3970
3971 Value *Variable = DI.getVariable();
3972 DAG.setRoot(DAG.getNode(ISD::DECLARE, dl, MVT::Other, getRoot(),
3973 getValue(DI.getAddress()), getValue(Variable)));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003974 return 0;
Bill Wendling92c1e122009-02-13 02:16:35 +00003975 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003976 case Intrinsic::eh_exception: {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003977 // Insert the EXCEPTIONADDR instruction.
Duncan Sandsb0f1e172009-05-22 20:36:31 +00003978 assert(CurMBB->isLandingPad() &&"Call to eh.exception not in landing pad!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003979 SDVTList VTs = DAG.getVTList(TLI.getPointerTy(), MVT::Other);
3980 SDValue Ops[1];
3981 Ops[0] = DAG.getRoot();
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003982 SDValue Op = DAG.getNode(ISD::EXCEPTIONADDR, dl, VTs, Ops, 1);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003983 setValue(&I, Op);
3984 DAG.setRoot(Op.getValue(1));
3985 return 0;
3986 }
3987
3988 case Intrinsic::eh_selector_i32:
3989 case Intrinsic::eh_selector_i64: {
3990 MachineModuleInfo *MMI = DAG.getMachineModuleInfo();
3991 MVT VT = (Intrinsic == Intrinsic::eh_selector_i32 ?
3992 MVT::i32 : MVT::i64);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003993
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003994 if (MMI) {
3995 if (CurMBB->isLandingPad())
3996 AddCatchInfo(I, MMI, CurMBB);
3997 else {
3998#ifndef NDEBUG
3999 FuncInfo.CatchInfoLost.insert(&I);
4000#endif
4001 // FIXME: Mark exception selector register as live in. Hack for PR1508.
4002 unsigned Reg = TLI.getExceptionSelectorRegister();
4003 if (Reg) CurMBB->addLiveIn(Reg);
4004 }
4005
4006 // Insert the EHSELECTION instruction.
4007 SDVTList VTs = DAG.getVTList(VT, MVT::Other);
4008 SDValue Ops[2];
4009 Ops[0] = getValue(I.getOperand(1));
4010 Ops[1] = getRoot();
Dale Johannesenfa42dea2009-01-30 01:34:22 +00004011 SDValue Op = DAG.getNode(ISD::EHSELECTION, dl, VTs, Ops, 2);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004012 setValue(&I, Op);
4013 DAG.setRoot(Op.getValue(1));
4014 } else {
4015 setValue(&I, DAG.getConstant(0, VT));
4016 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004017
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004018 return 0;
4019 }
4020
4021 case Intrinsic::eh_typeid_for_i32:
4022 case Intrinsic::eh_typeid_for_i64: {
4023 MachineModuleInfo *MMI = DAG.getMachineModuleInfo();
4024 MVT VT = (Intrinsic == Intrinsic::eh_typeid_for_i32 ?
4025 MVT::i32 : MVT::i64);
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004026
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004027 if (MMI) {
4028 // Find the type id for the given typeinfo.
4029 GlobalVariable *GV = ExtractTypeInfo(I.getOperand(1));
4030
4031 unsigned TypeID = MMI->getTypeIDFor(GV);
4032 setValue(&I, DAG.getConstant(TypeID, VT));
4033 } else {
4034 // Return something different to eh_selector.
4035 setValue(&I, DAG.getConstant(1, VT));
4036 }
4037
4038 return 0;
4039 }
4040
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004041 case Intrinsic::eh_return_i32:
4042 case Intrinsic::eh_return_i64:
4043 if (MachineModuleInfo *MMI = DAG.getMachineModuleInfo()) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004044 MMI->setCallsEHReturn(true);
Dale Johannesenfa42dea2009-01-30 01:34:22 +00004045 DAG.setRoot(DAG.getNode(ISD::EH_RETURN, dl,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004046 MVT::Other,
4047 getControlRoot(),
4048 getValue(I.getOperand(1)),
4049 getValue(I.getOperand(2))));
4050 } else {
4051 setValue(&I, DAG.getConstant(0, TLI.getPointerTy()));
4052 }
4053
4054 return 0;
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004055 case Intrinsic::eh_unwind_init:
4056 if (MachineModuleInfo *MMI = DAG.getMachineModuleInfo()) {
4057 MMI->setCallsUnwindInit(true);
4058 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004059
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004060 return 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004061
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004062 case Intrinsic::eh_dwarf_cfa: {
4063 MVT VT = getValue(I.getOperand(1)).getValueType();
4064 SDValue CfaArg;
4065 if (VT.bitsGT(TLI.getPointerTy()))
Dale Johannesenfa42dea2009-01-30 01:34:22 +00004066 CfaArg = DAG.getNode(ISD::TRUNCATE, dl,
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004067 TLI.getPointerTy(), getValue(I.getOperand(1)));
4068 else
Dale Johannesenfa42dea2009-01-30 01:34:22 +00004069 CfaArg = DAG.getNode(ISD::SIGN_EXTEND, dl,
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004070 TLI.getPointerTy(), getValue(I.getOperand(1)));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004071
Dale Johannesenfa42dea2009-01-30 01:34:22 +00004072 SDValue Offset = DAG.getNode(ISD::ADD, dl,
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004073 TLI.getPointerTy(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00004074 DAG.getNode(ISD::FRAME_TO_ARGS_OFFSET, dl,
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004075 TLI.getPointerTy()),
4076 CfaArg);
Dale Johannesenfa42dea2009-01-30 01:34:22 +00004077 setValue(&I, DAG.getNode(ISD::ADD, dl,
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004078 TLI.getPointerTy(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00004079 DAG.getNode(ISD::FRAMEADDR, dl,
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004080 TLI.getPointerTy(),
4081 DAG.getConstant(0,
4082 TLI.getPointerTy())),
4083 Offset));
4084 return 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004085 }
4086
Mon P Wang77cdf302008-11-10 20:54:11 +00004087 case Intrinsic::convertff:
4088 case Intrinsic::convertfsi:
4089 case Intrinsic::convertfui:
4090 case Intrinsic::convertsif:
4091 case Intrinsic::convertuif:
4092 case Intrinsic::convertss:
4093 case Intrinsic::convertsu:
4094 case Intrinsic::convertus:
4095 case Intrinsic::convertuu: {
4096 ISD::CvtCode Code = ISD::CVT_INVALID;
4097 switch (Intrinsic) {
4098 case Intrinsic::convertff: Code = ISD::CVT_FF; break;
4099 case Intrinsic::convertfsi: Code = ISD::CVT_FS; break;
4100 case Intrinsic::convertfui: Code = ISD::CVT_FU; break;
4101 case Intrinsic::convertsif: Code = ISD::CVT_SF; break;
4102 case Intrinsic::convertuif: Code = ISD::CVT_UF; break;
4103 case Intrinsic::convertss: Code = ISD::CVT_SS; break;
4104 case Intrinsic::convertsu: Code = ISD::CVT_SU; break;
4105 case Intrinsic::convertus: Code = ISD::CVT_US; break;
4106 case Intrinsic::convertuu: Code = ISD::CVT_UU; break;
4107 }
4108 MVT DestVT = TLI.getValueType(I.getType());
4109 Value* Op1 = I.getOperand(1);
Dale Johannesena04b7572009-02-03 23:04:43 +00004110 setValue(&I, DAG.getConvertRndSat(DestVT, getCurDebugLoc(), getValue(Op1),
Mon P Wang77cdf302008-11-10 20:54:11 +00004111 DAG.getValueType(DestVT),
4112 DAG.getValueType(getValue(Op1).getValueType()),
4113 getValue(I.getOperand(2)),
4114 getValue(I.getOperand(3)),
4115 Code));
4116 return 0;
4117 }
4118
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004119 case Intrinsic::sqrt:
Dale Johannesenfa42dea2009-01-30 01:34:22 +00004120 setValue(&I, DAG.getNode(ISD::FSQRT, dl,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004121 getValue(I.getOperand(1)).getValueType(),
4122 getValue(I.getOperand(1))));
4123 return 0;
4124 case Intrinsic::powi:
Dale Johannesenfa42dea2009-01-30 01:34:22 +00004125 setValue(&I, DAG.getNode(ISD::FPOWI, dl,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004126 getValue(I.getOperand(1)).getValueType(),
4127 getValue(I.getOperand(1)),
4128 getValue(I.getOperand(2))));
4129 return 0;
4130 case Intrinsic::sin:
Dale Johannesenfa42dea2009-01-30 01:34:22 +00004131 setValue(&I, DAG.getNode(ISD::FSIN, dl,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004132 getValue(I.getOperand(1)).getValueType(),
4133 getValue(I.getOperand(1))));
4134 return 0;
4135 case Intrinsic::cos:
Dale Johannesenfa42dea2009-01-30 01:34:22 +00004136 setValue(&I, DAG.getNode(ISD::FCOS, dl,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004137 getValue(I.getOperand(1)).getValueType(),
4138 getValue(I.getOperand(1))));
4139 return 0;
Dale Johannesen7794f2a2008-09-04 00:47:13 +00004140 case Intrinsic::log:
Dale Johannesen59e577f2008-09-05 18:38:42 +00004141 visitLog(I);
Dale Johannesen7794f2a2008-09-04 00:47:13 +00004142 return 0;
4143 case Intrinsic::log2:
Dale Johannesen59e577f2008-09-05 18:38:42 +00004144 visitLog2(I);
Dale Johannesen7794f2a2008-09-04 00:47:13 +00004145 return 0;
4146 case Intrinsic::log10:
Dale Johannesen59e577f2008-09-05 18:38:42 +00004147 visitLog10(I);
Dale Johannesen7794f2a2008-09-04 00:47:13 +00004148 return 0;
4149 case Intrinsic::exp:
Dale Johannesen59e577f2008-09-05 18:38:42 +00004150 visitExp(I);
Dale Johannesen7794f2a2008-09-04 00:47:13 +00004151 return 0;
4152 case Intrinsic::exp2:
Dale Johannesen601d3c02008-09-05 01:48:15 +00004153 visitExp2(I);
Dale Johannesen7794f2a2008-09-04 00:47:13 +00004154 return 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004155 case Intrinsic::pow:
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004156 visitPow(I);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004157 return 0;
4158 case Intrinsic::pcmarker: {
4159 SDValue Tmp = getValue(I.getOperand(1));
Dale Johannesenfa42dea2009-01-30 01:34:22 +00004160 DAG.setRoot(DAG.getNode(ISD::PCMARKER, dl, MVT::Other, getRoot(), Tmp));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004161 return 0;
4162 }
4163 case Intrinsic::readcyclecounter: {
4164 SDValue Op = getRoot();
Dale Johannesenfa42dea2009-01-30 01:34:22 +00004165 SDValue Tmp = DAG.getNode(ISD::READCYCLECOUNTER, dl,
Dan Gohmanfc166572009-04-09 23:54:40 +00004166 DAG.getVTList(MVT::i64, MVT::Other),
4167 &Op, 1);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004168 setValue(&I, Tmp);
4169 DAG.setRoot(Tmp.getValue(1));
4170 return 0;
4171 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004172 case Intrinsic::bswap:
Dale Johannesenfa42dea2009-01-30 01:34:22 +00004173 setValue(&I, DAG.getNode(ISD::BSWAP, dl,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004174 getValue(I.getOperand(1)).getValueType(),
4175 getValue(I.getOperand(1))));
4176 return 0;
4177 case Intrinsic::cttz: {
4178 SDValue Arg = getValue(I.getOperand(1));
4179 MVT Ty = Arg.getValueType();
Dale Johannesenfa42dea2009-01-30 01:34:22 +00004180 SDValue result = DAG.getNode(ISD::CTTZ, dl, Ty, Arg);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004181 setValue(&I, result);
4182 return 0;
4183 }
4184 case Intrinsic::ctlz: {
4185 SDValue Arg = getValue(I.getOperand(1));
4186 MVT Ty = Arg.getValueType();
Dale Johannesenfa42dea2009-01-30 01:34:22 +00004187 SDValue result = DAG.getNode(ISD::CTLZ, dl, Ty, Arg);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004188 setValue(&I, result);
4189 return 0;
4190 }
4191 case Intrinsic::ctpop: {
4192 SDValue Arg = getValue(I.getOperand(1));
4193 MVT Ty = Arg.getValueType();
Dale Johannesenfa42dea2009-01-30 01:34:22 +00004194 SDValue result = DAG.getNode(ISD::CTPOP, dl, Ty, Arg);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004195 setValue(&I, result);
4196 return 0;
4197 }
4198 case Intrinsic::stacksave: {
4199 SDValue Op = getRoot();
Dale Johannesenfa42dea2009-01-30 01:34:22 +00004200 SDValue Tmp = DAG.getNode(ISD::STACKSAVE, dl,
Dan Gohmanfc166572009-04-09 23:54:40 +00004201 DAG.getVTList(TLI.getPointerTy(), MVT::Other), &Op, 1);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004202 setValue(&I, Tmp);
4203 DAG.setRoot(Tmp.getValue(1));
4204 return 0;
4205 }
4206 case Intrinsic::stackrestore: {
4207 SDValue Tmp = getValue(I.getOperand(1));
Dale Johannesenfa42dea2009-01-30 01:34:22 +00004208 DAG.setRoot(DAG.getNode(ISD::STACKRESTORE, dl, MVT::Other, getRoot(), Tmp));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004209 return 0;
4210 }
Bill Wendling57344502008-11-18 11:01:33 +00004211 case Intrinsic::stackprotector: {
Bill Wendlingb2a42982008-11-06 02:29:10 +00004212 // Emit code into the DAG to store the stack guard onto the stack.
4213 MachineFunction &MF = DAG.getMachineFunction();
4214 MachineFrameInfo *MFI = MF.getFrameInfo();
4215 MVT PtrTy = TLI.getPointerTy();
4216
Bill Wendlingb7c6ebc2008-11-07 01:23:58 +00004217 SDValue Src = getValue(I.getOperand(1)); // The guard's value.
4218 AllocaInst *Slot = cast<AllocaInst>(I.getOperand(2));
Bill Wendlingb2a42982008-11-06 02:29:10 +00004219
Bill Wendlingb7c6ebc2008-11-07 01:23:58 +00004220 int FI = FuncInfo.StaticAllocaMap[Slot];
Bill Wendlingb2a42982008-11-06 02:29:10 +00004221 MFI->setStackProtectorIndex(FI);
4222
4223 SDValue FIN = DAG.getFrameIndex(FI, PtrTy);
4224
4225 // Store the stack protector onto the stack.
Dale Johannesen66978ee2009-01-31 02:22:37 +00004226 SDValue Result = DAG.getStore(getRoot(), getCurDebugLoc(), Src, FIN,
Bill Wendlingb2a42982008-11-06 02:29:10 +00004227 PseudoSourceValue::getFixedStack(FI),
4228 0, true);
4229 setValue(&I, Result);
4230 DAG.setRoot(Result);
4231 return 0;
4232 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004233 case Intrinsic::var_annotation:
4234 // Discard annotate attributes
4235 return 0;
4236
4237 case Intrinsic::init_trampoline: {
4238 const Function *F = cast<Function>(I.getOperand(2)->stripPointerCasts());
4239
4240 SDValue Ops[6];
4241 Ops[0] = getRoot();
4242 Ops[1] = getValue(I.getOperand(1));
4243 Ops[2] = getValue(I.getOperand(2));
4244 Ops[3] = getValue(I.getOperand(3));
4245 Ops[4] = DAG.getSrcValue(I.getOperand(1));
4246 Ops[5] = DAG.getSrcValue(F);
4247
Dale Johannesenfa42dea2009-01-30 01:34:22 +00004248 SDValue Tmp = DAG.getNode(ISD::TRAMPOLINE, dl,
Dan Gohmanfc166572009-04-09 23:54:40 +00004249 DAG.getVTList(TLI.getPointerTy(), MVT::Other),
4250 Ops, 6);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004251
4252 setValue(&I, Tmp);
4253 DAG.setRoot(Tmp.getValue(1));
4254 return 0;
4255 }
4256
4257 case Intrinsic::gcroot:
4258 if (GFI) {
4259 Value *Alloca = I.getOperand(1);
4260 Constant *TypeMap = cast<Constant>(I.getOperand(2));
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004261
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004262 FrameIndexSDNode *FI = cast<FrameIndexSDNode>(getValue(Alloca).getNode());
4263 GFI->addStackRoot(FI->getIndex(), TypeMap);
4264 }
4265 return 0;
4266
4267 case Intrinsic::gcread:
4268 case Intrinsic::gcwrite:
Torok Edwinc23197a2009-07-14 16:55:14 +00004269 llvm_unreachable("GC failed to lower gcread/gcwrite intrinsics!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004270 return 0;
4271
4272 case Intrinsic::flt_rounds: {
Dale Johannesenfa42dea2009-01-30 01:34:22 +00004273 setValue(&I, DAG.getNode(ISD::FLT_ROUNDS_, dl, MVT::i32));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004274 return 0;
4275 }
4276
4277 case Intrinsic::trap: {
Dale Johannesenfa42dea2009-01-30 01:34:22 +00004278 DAG.setRoot(DAG.getNode(ISD::TRAP, dl,MVT::Other, getRoot()));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004279 return 0;
4280 }
Bill Wendling7cdc3c82008-11-21 02:03:52 +00004281
Bill Wendlingef375462008-11-21 02:38:44 +00004282 case Intrinsic::uadd_with_overflow:
Bill Wendling74c37652008-12-09 22:08:41 +00004283 return implVisitAluOverflow(I, ISD::UADDO);
4284 case Intrinsic::sadd_with_overflow:
4285 return implVisitAluOverflow(I, ISD::SADDO);
4286 case Intrinsic::usub_with_overflow:
4287 return implVisitAluOverflow(I, ISD::USUBO);
4288 case Intrinsic::ssub_with_overflow:
4289 return implVisitAluOverflow(I, ISD::SSUBO);
4290 case Intrinsic::umul_with_overflow:
4291 return implVisitAluOverflow(I, ISD::UMULO);
4292 case Intrinsic::smul_with_overflow:
4293 return implVisitAluOverflow(I, ISD::SMULO);
Bill Wendling7cdc3c82008-11-21 02:03:52 +00004294
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004295 case Intrinsic::prefetch: {
4296 SDValue Ops[4];
4297 Ops[0] = getRoot();
4298 Ops[1] = getValue(I.getOperand(1));
4299 Ops[2] = getValue(I.getOperand(2));
4300 Ops[3] = getValue(I.getOperand(3));
Dale Johannesenfa42dea2009-01-30 01:34:22 +00004301 DAG.setRoot(DAG.getNode(ISD::PREFETCH, dl, MVT::Other, &Ops[0], 4));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004302 return 0;
4303 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004304
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004305 case Intrinsic::memory_barrier: {
4306 SDValue Ops[6];
4307 Ops[0] = getRoot();
4308 for (int x = 1; x < 6; ++x)
4309 Ops[x] = getValue(I.getOperand(x));
4310
Dale Johannesenfa42dea2009-01-30 01:34:22 +00004311 DAG.setRoot(DAG.getNode(ISD::MEMBARRIER, dl, MVT::Other, &Ops[0], 6));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004312 return 0;
4313 }
4314 case Intrinsic::atomic_cmp_swap: {
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004315 SDValue Root = getRoot();
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004316 SDValue L =
Dale Johannesen66978ee2009-01-31 02:22:37 +00004317 DAG.getAtomic(ISD::ATOMIC_CMP_SWAP, getCurDebugLoc(),
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004318 getValue(I.getOperand(2)).getValueType().getSimpleVT(),
4319 Root,
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004320 getValue(I.getOperand(1)),
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004321 getValue(I.getOperand(2)),
4322 getValue(I.getOperand(3)),
4323 I.getOperand(1));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004324 setValue(&I, L);
4325 DAG.setRoot(L.getValue(1));
4326 return 0;
4327 }
4328 case Intrinsic::atomic_load_add:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004329 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_ADD);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004330 case Intrinsic::atomic_load_sub:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004331 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_SUB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004332 case Intrinsic::atomic_load_or:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004333 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_OR);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004334 case Intrinsic::atomic_load_xor:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004335 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_XOR);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004336 case Intrinsic::atomic_load_and:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004337 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_AND);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004338 case Intrinsic::atomic_load_nand:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004339 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_NAND);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004340 case Intrinsic::atomic_load_max:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004341 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_MAX);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004342 case Intrinsic::atomic_load_min:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004343 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_MIN);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004344 case Intrinsic::atomic_load_umin:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004345 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_UMIN);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004346 case Intrinsic::atomic_load_umax:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004347 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_UMAX);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004348 case Intrinsic::atomic_swap:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004349 return implVisitBinaryAtomic(I, ISD::ATOMIC_SWAP);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004350 }
4351}
4352
Dan Gohman98ca4f22009-08-05 01:29:28 +00004353/// Test if the given instruction is in a position to be optimized
4354/// with a tail-call. This roughly means that it's in a block with
4355/// a return and there's nothing that needs to be scheduled
4356/// between it and the return.
4357///
4358/// This function only tests target-independent requirements.
4359/// For target-dependent requirements, a target should override
4360/// TargetLowering::IsEligibleForTailCallOptimization.
4361///
4362static bool
4363isInTailCallPosition(const Instruction *I, Attributes RetAttr,
4364 const TargetLowering &TLI) {
4365 const BasicBlock *ExitBB = I->getParent();
4366 const TerminatorInst *Term = ExitBB->getTerminator();
4367 const ReturnInst *Ret = dyn_cast<ReturnInst>(Term);
4368 const Function *F = ExitBB->getParent();
4369
4370 // The block must end in a return statement or an unreachable.
4371 if (!Ret && !isa<UnreachableInst>(Term)) return false;
4372
4373 // If I will have a chain, make sure no other instruction that will have a
4374 // chain interposes between I and the return.
4375 if (I->mayHaveSideEffects() || I->mayReadFromMemory() ||
4376 !I->isSafeToSpeculativelyExecute())
4377 for (BasicBlock::const_iterator BBI = prior(prior(ExitBB->end())); ;
4378 --BBI) {
4379 if (&*BBI == I)
4380 break;
4381 if (BBI->mayHaveSideEffects() || BBI->mayReadFromMemory() ||
4382 !BBI->isSafeToSpeculativelyExecute())
4383 return false;
4384 }
4385
4386 // If the block ends with a void return or unreachable, it doesn't matter
4387 // what the call's return type is.
4388 if (!Ret || Ret->getNumOperands() == 0) return true;
4389
4390 // Conservatively require the attributes of the call to match those of
4391 // the return.
4392 if (F->getAttributes().getRetAttributes() != RetAttr)
4393 return false;
4394
4395 // Otherwise, make sure the unmodified return value of I is the return value.
4396 for (const Instruction *U = dyn_cast<Instruction>(Ret->getOperand(0)); ;
4397 U = dyn_cast<Instruction>(U->getOperand(0))) {
4398 if (!U)
4399 return false;
4400 if (!U->hasOneUse())
4401 return false;
4402 if (U == I)
4403 break;
4404 // Check for a truly no-op truncate.
4405 if (isa<TruncInst>(U) &&
4406 TLI.isTruncateFree(U->getOperand(0)->getType(), U->getType()))
4407 continue;
4408 // Check for a truly no-op bitcast.
4409 if (isa<BitCastInst>(U) &&
4410 (U->getOperand(0)->getType() == U->getType() ||
4411 (isa<PointerType>(U->getOperand(0)->getType()) &&
4412 isa<PointerType>(U->getType()))))
4413 continue;
4414 // Otherwise it's not a true no-op.
4415 return false;
4416 }
4417
4418 return true;
4419}
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004420
4421void SelectionDAGLowering::LowerCallTo(CallSite CS, SDValue Callee,
Dan Gohman98ca4f22009-08-05 01:29:28 +00004422 bool isTailCall,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004423 MachineBasicBlock *LandingPad) {
4424 const PointerType *PT = cast<PointerType>(CS.getCalledValue()->getType());
4425 const FunctionType *FTy = cast<FunctionType>(PT->getElementType());
4426 MachineModuleInfo *MMI = DAG.getMachineModuleInfo();
4427 unsigned BeginLabel = 0, EndLabel = 0;
4428
4429 TargetLowering::ArgListTy Args;
4430 TargetLowering::ArgListEntry Entry;
4431 Args.reserve(CS.arg_size());
Dan Gohman98ca4f22009-08-05 01:29:28 +00004432 unsigned j = 1;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004433 for (CallSite::arg_iterator i = CS.arg_begin(), e = CS.arg_end();
Dan Gohman98ca4f22009-08-05 01:29:28 +00004434 i != e; ++i, ++j) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004435 SDValue ArgNode = getValue(*i);
4436 Entry.Node = ArgNode; Entry.Ty = (*i)->getType();
4437
4438 unsigned attrInd = i - CS.arg_begin() + 1;
Devang Patel05988662008-09-25 21:00:45 +00004439 Entry.isSExt = CS.paramHasAttr(attrInd, Attribute::SExt);
4440 Entry.isZExt = CS.paramHasAttr(attrInd, Attribute::ZExt);
4441 Entry.isInReg = CS.paramHasAttr(attrInd, Attribute::InReg);
4442 Entry.isSRet = CS.paramHasAttr(attrInd, Attribute::StructRet);
4443 Entry.isNest = CS.paramHasAttr(attrInd, Attribute::Nest);
4444 Entry.isByVal = CS.paramHasAttr(attrInd, Attribute::ByVal);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004445 Entry.Alignment = CS.getParamAlignment(attrInd);
4446 Args.push_back(Entry);
4447 }
4448
4449 if (LandingPad && MMI) {
4450 // Insert a label before the invoke call to mark the try range. This can be
4451 // used to detect deletion of the invoke via the MachineModuleInfo.
4452 BeginLabel = MMI->NextLabelID();
4453 // Both PendingLoads and PendingExports must be flushed here;
4454 // this call might not return.
4455 (void)getRoot();
Dale Johannesen8ad9b432009-02-04 01:17:06 +00004456 DAG.setRoot(DAG.getLabel(ISD::EH_LABEL, getCurDebugLoc(),
4457 getControlRoot(), BeginLabel));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004458 }
4459
Dan Gohman98ca4f22009-08-05 01:29:28 +00004460 // Check if target-independent constraints permit a tail call here.
4461 // Target-dependent constraints are checked within TLI.LowerCallTo.
4462 if (isTailCall &&
4463 !isInTailCallPosition(CS.getInstruction(),
4464 CS.getAttributes().getRetAttributes(),
4465 TLI))
4466 isTailCall = false;
4467
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004468 std::pair<SDValue,SDValue> Result =
4469 TLI.LowerCallTo(getRoot(), CS.getType(),
Devang Patel05988662008-09-25 21:00:45 +00004470 CS.paramHasAttr(0, Attribute::SExt),
Dale Johannesen86098bd2008-09-26 19:31:26 +00004471 CS.paramHasAttr(0, Attribute::ZExt), FTy->isVarArg(),
Tilmann Scheller6b61cd12009-07-03 06:44:53 +00004472 CS.paramHasAttr(0, Attribute::InReg), FTy->getNumParams(),
Dale Johannesen86098bd2008-09-26 19:31:26 +00004473 CS.getCallingConv(),
Dan Gohman98ca4f22009-08-05 01:29:28 +00004474 isTailCall,
4475 !CS.getInstruction()->use_empty(),
Dale Johannesen66978ee2009-01-31 02:22:37 +00004476 Callee, Args, DAG, getCurDebugLoc());
Dan Gohman98ca4f22009-08-05 01:29:28 +00004477 assert((isTailCall || Result.second.getNode()) &&
4478 "Non-null chain expected with non-tail call!");
4479 assert((Result.second.getNode() || !Result.first.getNode()) &&
4480 "Null value expected with tail call!");
4481 if (Result.first.getNode())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004482 setValue(CS.getInstruction(), Result.first);
Dan Gohman98ca4f22009-08-05 01:29:28 +00004483 // As a special case, a null chain means that a tail call has
4484 // been emitted and the DAG root is already updated.
4485 if (Result.second.getNode())
4486 DAG.setRoot(Result.second);
4487 else
4488 HasTailCall = true;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004489
4490 if (LandingPad && MMI) {
4491 // Insert a label at the end of the invoke call to mark the try range. This
4492 // can be used to detect deletion of the invoke via the MachineModuleInfo.
4493 EndLabel = MMI->NextLabelID();
Dale Johannesen8ad9b432009-02-04 01:17:06 +00004494 DAG.setRoot(DAG.getLabel(ISD::EH_LABEL, getCurDebugLoc(),
4495 getRoot(), EndLabel));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004496
4497 // Inform MachineModuleInfo of range.
4498 MMI->addInvoke(LandingPad, BeginLabel, EndLabel);
4499 }
4500}
4501
4502
4503void SelectionDAGLowering::visitCall(CallInst &I) {
4504 const char *RenameFn = 0;
4505 if (Function *F = I.getCalledFunction()) {
4506 if (F->isDeclaration()) {
Dale Johannesen49de9822009-02-05 01:49:45 +00004507 const TargetIntrinsicInfo *II = TLI.getTargetMachine().getIntrinsicInfo();
4508 if (II) {
4509 if (unsigned IID = II->getIntrinsicID(F)) {
4510 RenameFn = visitIntrinsicCall(I, IID);
4511 if (!RenameFn)
4512 return;
4513 }
4514 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004515 if (unsigned IID = F->getIntrinsicID()) {
4516 RenameFn = visitIntrinsicCall(I, IID);
4517 if (!RenameFn)
4518 return;
4519 }
4520 }
4521
4522 // Check for well-known libc/libm calls. If the function is internal, it
4523 // can't be a library call.
Daniel Dunbarf0443c12009-07-26 08:34:35 +00004524 if (!F->hasLocalLinkage() && F->hasName()) {
4525 StringRef Name = F->getName();
4526 if (Name == "copysign" || Name == "copysignf") {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004527 if (I.getNumOperands() == 3 && // Basic sanity checks.
4528 I.getOperand(1)->getType()->isFloatingPoint() &&
4529 I.getType() == I.getOperand(1)->getType() &&
4530 I.getType() == I.getOperand(2)->getType()) {
4531 SDValue LHS = getValue(I.getOperand(1));
4532 SDValue RHS = getValue(I.getOperand(2));
Scott Michelfdc40a02009-02-17 22:15:04 +00004533 setValue(&I, DAG.getNode(ISD::FCOPYSIGN, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00004534 LHS.getValueType(), LHS, RHS));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004535 return;
4536 }
Daniel Dunbarf0443c12009-07-26 08:34:35 +00004537 } else if (Name == "fabs" || Name == "fabsf" || Name == "fabsl") {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004538 if (I.getNumOperands() == 2 && // Basic sanity checks.
4539 I.getOperand(1)->getType()->isFloatingPoint() &&
4540 I.getType() == I.getOperand(1)->getType()) {
4541 SDValue Tmp = getValue(I.getOperand(1));
Scott Michelfdc40a02009-02-17 22:15:04 +00004542 setValue(&I, DAG.getNode(ISD::FABS, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00004543 Tmp.getValueType(), Tmp));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004544 return;
4545 }
Daniel Dunbarf0443c12009-07-26 08:34:35 +00004546 } else if (Name == "sin" || Name == "sinf" || Name == "sinl") {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004547 if (I.getNumOperands() == 2 && // Basic sanity checks.
4548 I.getOperand(1)->getType()->isFloatingPoint() &&
4549 I.getType() == I.getOperand(1)->getType()) {
4550 SDValue Tmp = getValue(I.getOperand(1));
Scott Michelfdc40a02009-02-17 22:15:04 +00004551 setValue(&I, DAG.getNode(ISD::FSIN, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00004552 Tmp.getValueType(), Tmp));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004553 return;
4554 }
Daniel Dunbarf0443c12009-07-26 08:34:35 +00004555 } else if (Name == "cos" || Name == "cosf" || Name == "cosl") {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004556 if (I.getNumOperands() == 2 && // Basic sanity checks.
4557 I.getOperand(1)->getType()->isFloatingPoint() &&
4558 I.getType() == I.getOperand(1)->getType()) {
4559 SDValue Tmp = getValue(I.getOperand(1));
Scott Michelfdc40a02009-02-17 22:15:04 +00004560 setValue(&I, DAG.getNode(ISD::FCOS, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00004561 Tmp.getValueType(), Tmp));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004562 return;
4563 }
4564 }
4565 }
4566 } else if (isa<InlineAsm>(I.getOperand(0))) {
4567 visitInlineAsm(&I);
4568 return;
4569 }
4570
4571 SDValue Callee;
4572 if (!RenameFn)
4573 Callee = getValue(I.getOperand(0));
4574 else
Bill Wendling056292f2008-09-16 21:48:12 +00004575 Callee = DAG.getExternalSymbol(RenameFn, TLI.getPointerTy());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004576
Dan Gohman98ca4f22009-08-05 01:29:28 +00004577 // Check if we can potentially perform a tail call. More detailed
4578 // checking is be done within LowerCallTo, after more information
4579 // about the call is known.
4580 bool isTailCall = PerformTailCallOpt && I.isTailCall();
4581
4582 LowerCallTo(&I, Callee, isTailCall);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004583}
4584
4585
4586/// getCopyFromRegs - Emit a series of CopyFromReg nodes that copies from
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004587/// this value and returns the result as a ValueVT value. This uses
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004588/// Chain/Flag as the input and updates them for the output Chain/Flag.
4589/// If the Flag pointer is NULL, no flag is used.
Dale Johannesen66978ee2009-01-31 02:22:37 +00004590SDValue RegsForValue::getCopyFromRegs(SelectionDAG &DAG, DebugLoc dl,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004591 SDValue &Chain,
4592 SDValue *Flag) const {
4593 // Assemble the legal parts into the final values.
4594 SmallVector<SDValue, 4> Values(ValueVTs.size());
4595 SmallVector<SDValue, 8> Parts;
4596 for (unsigned Value = 0, Part = 0, e = ValueVTs.size(); Value != e; ++Value) {
4597 // Copy the legal parts from the registers.
4598 MVT ValueVT = ValueVTs[Value];
4599 unsigned NumRegs = TLI->getNumRegisters(ValueVT);
4600 MVT RegisterVT = RegVTs[Value];
4601
4602 Parts.resize(NumRegs);
4603 for (unsigned i = 0; i != NumRegs; ++i) {
4604 SDValue P;
4605 if (Flag == 0)
Dale Johannesena04b7572009-02-03 23:04:43 +00004606 P = DAG.getCopyFromReg(Chain, dl, Regs[Part+i], RegisterVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004607 else {
Dale Johannesena04b7572009-02-03 23:04:43 +00004608 P = DAG.getCopyFromReg(Chain, dl, Regs[Part+i], RegisterVT, *Flag);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004609 *Flag = P.getValue(2);
4610 }
4611 Chain = P.getValue(1);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004612
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004613 // If the source register was virtual and if we know something about it,
4614 // add an assert node.
4615 if (TargetRegisterInfo::isVirtualRegister(Regs[Part+i]) &&
4616 RegisterVT.isInteger() && !RegisterVT.isVector()) {
4617 unsigned SlotNo = Regs[Part+i]-TargetRegisterInfo::FirstVirtualRegister;
4618 FunctionLoweringInfo &FLI = DAG.getFunctionLoweringInfo();
4619 if (FLI.LiveOutRegInfo.size() > SlotNo) {
4620 FunctionLoweringInfo::LiveOutInfo &LOI = FLI.LiveOutRegInfo[SlotNo];
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004621
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004622 unsigned RegSize = RegisterVT.getSizeInBits();
4623 unsigned NumSignBits = LOI.NumSignBits;
4624 unsigned NumZeroBits = LOI.KnownZero.countLeadingOnes();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004625
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004626 // FIXME: We capture more information than the dag can represent. For
4627 // now, just use the tightest assertzext/assertsext possible.
4628 bool isSExt = true;
4629 MVT FromVT(MVT::Other);
4630 if (NumSignBits == RegSize)
4631 isSExt = true, FromVT = MVT::i1; // ASSERT SEXT 1
4632 else if (NumZeroBits >= RegSize-1)
4633 isSExt = false, FromVT = MVT::i1; // ASSERT ZEXT 1
4634 else if (NumSignBits > RegSize-8)
4635 isSExt = true, FromVT = MVT::i8; // ASSERT SEXT 8
Dan Gohman07c26ee2009-03-31 01:38:29 +00004636 else if (NumZeroBits >= RegSize-8)
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004637 isSExt = false, FromVT = MVT::i8; // ASSERT ZEXT 8
4638 else if (NumSignBits > RegSize-16)
Bill Wendling181b6272008-10-19 20:34:04 +00004639 isSExt = true, FromVT = MVT::i16; // ASSERT SEXT 16
Dan Gohman07c26ee2009-03-31 01:38:29 +00004640 else if (NumZeroBits >= RegSize-16)
Bill Wendling181b6272008-10-19 20:34:04 +00004641 isSExt = false, FromVT = MVT::i16; // ASSERT ZEXT 16
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004642 else if (NumSignBits > RegSize-32)
Bill Wendling181b6272008-10-19 20:34:04 +00004643 isSExt = true, FromVT = MVT::i32; // ASSERT SEXT 32
Dan Gohman07c26ee2009-03-31 01:38:29 +00004644 else if (NumZeroBits >= RegSize-32)
Bill Wendling181b6272008-10-19 20:34:04 +00004645 isSExt = false, FromVT = MVT::i32; // ASSERT ZEXT 32
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004646
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004647 if (FromVT != MVT::Other) {
Dale Johannesen66978ee2009-01-31 02:22:37 +00004648 P = DAG.getNode(isSExt ? ISD::AssertSext : ISD::AssertZext, dl,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004649 RegisterVT, P, DAG.getValueType(FromVT));
4650
4651 }
4652 }
4653 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004654
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004655 Parts[i] = P;
4656 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004657
Scott Michelfdc40a02009-02-17 22:15:04 +00004658 Values[Value] = getCopyFromParts(DAG, dl, Parts.begin(),
Dale Johannesen66978ee2009-01-31 02:22:37 +00004659 NumRegs, RegisterVT, ValueVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004660 Part += NumRegs;
4661 Parts.clear();
4662 }
4663
Dale Johannesen66978ee2009-01-31 02:22:37 +00004664 return DAG.getNode(ISD::MERGE_VALUES, dl,
Duncan Sandsaaffa052008-12-01 11:41:29 +00004665 DAG.getVTList(&ValueVTs[0], ValueVTs.size()),
4666 &Values[0], ValueVTs.size());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004667}
4668
4669/// getCopyToRegs - Emit a series of CopyToReg nodes that copies the
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004670/// specified value into the registers specified by this object. This uses
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004671/// Chain/Flag as the input and updates them for the output Chain/Flag.
4672/// If the Flag pointer is NULL, no flag is used.
Dale Johannesen66978ee2009-01-31 02:22:37 +00004673void RegsForValue::getCopyToRegs(SDValue Val, SelectionDAG &DAG, DebugLoc dl,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004674 SDValue &Chain, SDValue *Flag) const {
4675 // Get the list of the values's legal parts.
4676 unsigned NumRegs = Regs.size();
4677 SmallVector<SDValue, 8> Parts(NumRegs);
4678 for (unsigned Value = 0, Part = 0, e = ValueVTs.size(); Value != e; ++Value) {
4679 MVT ValueVT = ValueVTs[Value];
4680 unsigned NumParts = TLI->getNumRegisters(ValueVT);
4681 MVT RegisterVT = RegVTs[Value];
4682
Dale Johannesen66978ee2009-01-31 02:22:37 +00004683 getCopyToParts(DAG, dl, Val.getValue(Val.getResNo() + Value),
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004684 &Parts[Part], NumParts, RegisterVT);
4685 Part += NumParts;
4686 }
4687
4688 // Copy the parts into the registers.
4689 SmallVector<SDValue, 8> Chains(NumRegs);
4690 for (unsigned i = 0; i != NumRegs; ++i) {
4691 SDValue Part;
4692 if (Flag == 0)
Dale Johannesena04b7572009-02-03 23:04:43 +00004693 Part = DAG.getCopyToReg(Chain, dl, Regs[i], Parts[i]);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004694 else {
Dale Johannesena04b7572009-02-03 23:04:43 +00004695 Part = DAG.getCopyToReg(Chain, dl, Regs[i], Parts[i], *Flag);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004696 *Flag = Part.getValue(1);
4697 }
4698 Chains[i] = Part.getValue(0);
4699 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004700
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004701 if (NumRegs == 1 || Flag)
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004702 // If NumRegs > 1 && Flag is used then the use of the last CopyToReg is
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004703 // flagged to it. That is the CopyToReg nodes and the user are considered
4704 // a single scheduling unit. If we create a TokenFactor and return it as
4705 // chain, then the TokenFactor is both a predecessor (operand) of the
4706 // user as well as a successor (the TF operands are flagged to the user).
4707 // c1, f1 = CopyToReg
4708 // c2, f2 = CopyToReg
4709 // c3 = TokenFactor c1, c2
4710 // ...
4711 // = op c3, ..., f2
4712 Chain = Chains[NumRegs-1];
4713 else
Dale Johannesen66978ee2009-01-31 02:22:37 +00004714 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, &Chains[0], NumRegs);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004715}
4716
4717/// AddInlineAsmOperands - Add this value to the specified inlineasm node
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004718/// operand list. This adds the code marker and includes the number of
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004719/// values added into it.
Evan Cheng697cbbf2009-03-20 18:03:34 +00004720void RegsForValue::AddInlineAsmOperands(unsigned Code,
4721 bool HasMatching,unsigned MatchingIdx,
4722 SelectionDAG &DAG,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004723 std::vector<SDValue> &Ops) const {
4724 MVT IntPtrTy = DAG.getTargetLoweringInfo().getPointerTy();
Evan Cheng697cbbf2009-03-20 18:03:34 +00004725 assert(Regs.size() < (1 << 13) && "Too many inline asm outputs!");
4726 unsigned Flag = Code | (Regs.size() << 3);
4727 if (HasMatching)
4728 Flag |= 0x80000000 | (MatchingIdx << 16);
4729 Ops.push_back(DAG.getTargetConstant(Flag, IntPtrTy));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004730 for (unsigned Value = 0, Reg = 0, e = ValueVTs.size(); Value != e; ++Value) {
4731 unsigned NumRegs = TLI->getNumRegisters(ValueVTs[Value]);
4732 MVT RegisterVT = RegVTs[Value];
Chris Lattner58f15c42008-10-17 16:21:11 +00004733 for (unsigned i = 0; i != NumRegs; ++i) {
4734 assert(Reg < Regs.size() && "Mismatch in # registers expected");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004735 Ops.push_back(DAG.getRegister(Regs[Reg++], RegisterVT));
Chris Lattner58f15c42008-10-17 16:21:11 +00004736 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004737 }
4738}
4739
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004740/// isAllocatableRegister - If the specified register is safe to allocate,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004741/// i.e. it isn't a stack pointer or some other special register, return the
4742/// register class for the register. Otherwise, return null.
4743static const TargetRegisterClass *
4744isAllocatableRegister(unsigned Reg, MachineFunction &MF,
4745 const TargetLowering &TLI,
4746 const TargetRegisterInfo *TRI) {
4747 MVT FoundVT = MVT::Other;
4748 const TargetRegisterClass *FoundRC = 0;
4749 for (TargetRegisterInfo::regclass_iterator RCI = TRI->regclass_begin(),
4750 E = TRI->regclass_end(); RCI != E; ++RCI) {
4751 MVT ThisVT = MVT::Other;
4752
4753 const TargetRegisterClass *RC = *RCI;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004754 // If none of the the value types for this register class are valid, we
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004755 // can't use it. For example, 64-bit reg classes on 32-bit targets.
4756 for (TargetRegisterClass::vt_iterator I = RC->vt_begin(), E = RC->vt_end();
4757 I != E; ++I) {
4758 if (TLI.isTypeLegal(*I)) {
4759 // If we have already found this register in a different register class,
4760 // choose the one with the largest VT specified. For example, on
4761 // PowerPC, we favor f64 register classes over f32.
4762 if (FoundVT == MVT::Other || FoundVT.bitsLT(*I)) {
4763 ThisVT = *I;
4764 break;
4765 }
4766 }
4767 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004768
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004769 if (ThisVT == MVT::Other) continue;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004770
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004771 // NOTE: This isn't ideal. In particular, this might allocate the
4772 // frame pointer in functions that need it (due to them not being taken
4773 // out of allocation, because a variable sized allocation hasn't been seen
4774 // yet). This is a slight code pessimization, but should still work.
4775 for (TargetRegisterClass::iterator I = RC->allocation_order_begin(MF),
4776 E = RC->allocation_order_end(MF); I != E; ++I)
4777 if (*I == Reg) {
4778 // We found a matching register class. Keep looking at others in case
4779 // we find one with larger registers that this physreg is also in.
4780 FoundRC = RC;
4781 FoundVT = ThisVT;
4782 break;
4783 }
4784 }
4785 return FoundRC;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004786}
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004787
4788
4789namespace llvm {
4790/// AsmOperandInfo - This contains information for each constraint that we are
4791/// lowering.
Cedric Venetaff9c272009-02-14 16:06:42 +00004792class VISIBILITY_HIDDEN SDISelAsmOperandInfo :
Daniel Dunbarc0c3b9a2008-09-10 04:16:29 +00004793 public TargetLowering::AsmOperandInfo {
Cedric Venetaff9c272009-02-14 16:06:42 +00004794public:
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004795 /// CallOperand - If this is the result output operand or a clobber
4796 /// this is null, otherwise it is the incoming operand to the CallInst.
4797 /// This gets modified as the asm is processed.
4798 SDValue CallOperand;
4799
4800 /// AssignedRegs - If this is a register or register class operand, this
4801 /// contains the set of register corresponding to the operand.
4802 RegsForValue AssignedRegs;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004803
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004804 explicit SDISelAsmOperandInfo(const InlineAsm::ConstraintInfo &info)
4805 : TargetLowering::AsmOperandInfo(info), CallOperand(0,0) {
4806 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004807
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004808 /// MarkAllocatedRegs - Once AssignedRegs is set, mark the assigned registers
4809 /// busy in OutputRegs/InputRegs.
4810 void MarkAllocatedRegs(bool isOutReg, bool isInReg,
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004811 std::set<unsigned> &OutputRegs,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004812 std::set<unsigned> &InputRegs,
4813 const TargetRegisterInfo &TRI) const {
4814 if (isOutReg) {
4815 for (unsigned i = 0, e = AssignedRegs.Regs.size(); i != e; ++i)
4816 MarkRegAndAliases(AssignedRegs.Regs[i], OutputRegs, TRI);
4817 }
4818 if (isInReg) {
4819 for (unsigned i = 0, e = AssignedRegs.Regs.size(); i != e; ++i)
4820 MarkRegAndAliases(AssignedRegs.Regs[i], InputRegs, TRI);
4821 }
4822 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004823
Chris Lattner81249c92008-10-17 17:05:25 +00004824 /// getCallOperandValMVT - Return the MVT of the Value* that this operand
4825 /// corresponds to. If there is no Value* for this operand, it returns
4826 /// MVT::Other.
4827 MVT getCallOperandValMVT(const TargetLowering &TLI,
4828 const TargetData *TD) const {
4829 if (CallOperandVal == 0) return MVT::Other;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004830
Chris Lattner81249c92008-10-17 17:05:25 +00004831 if (isa<BasicBlock>(CallOperandVal))
4832 return TLI.getPointerTy();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004833
Chris Lattner81249c92008-10-17 17:05:25 +00004834 const llvm::Type *OpTy = CallOperandVal->getType();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004835
Chris Lattner81249c92008-10-17 17:05:25 +00004836 // If this is an indirect operand, the operand is a pointer to the
4837 // accessed type.
4838 if (isIndirect)
4839 OpTy = cast<PointerType>(OpTy)->getElementType();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004840
Chris Lattner81249c92008-10-17 17:05:25 +00004841 // If OpTy is not a single value, it may be a struct/union that we
4842 // can tile with integers.
4843 if (!OpTy->isSingleValueType() && OpTy->isSized()) {
4844 unsigned BitSize = TD->getTypeSizeInBits(OpTy);
4845 switch (BitSize) {
4846 default: break;
4847 case 1:
4848 case 8:
4849 case 16:
4850 case 32:
4851 case 64:
Chris Lattnercfc14c12008-10-17 19:59:51 +00004852 case 128:
Chris Lattner81249c92008-10-17 17:05:25 +00004853 OpTy = IntegerType::get(BitSize);
4854 break;
4855 }
4856 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004857
Chris Lattner81249c92008-10-17 17:05:25 +00004858 return TLI.getValueType(OpTy, true);
4859 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004860
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004861private:
4862 /// MarkRegAndAliases - Mark the specified register and all aliases in the
4863 /// specified set.
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004864 static void MarkRegAndAliases(unsigned Reg, std::set<unsigned> &Regs,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004865 const TargetRegisterInfo &TRI) {
4866 assert(TargetRegisterInfo::isPhysicalRegister(Reg) && "Isn't a physreg");
4867 Regs.insert(Reg);
4868 if (const unsigned *Aliases = TRI.getAliasSet(Reg))
4869 for (; *Aliases; ++Aliases)
4870 Regs.insert(*Aliases);
4871 }
4872};
4873} // end llvm namespace.
4874
4875
4876/// GetRegistersForValue - Assign registers (virtual or physical) for the
4877/// specified operand. We prefer to assign virtual registers, to allow the
4878/// register allocator handle the assignment process. However, if the asm uses
4879/// features that we can't model on machineinstrs, we have SDISel do the
4880/// allocation. This produces generally horrible, but correct, code.
4881///
4882/// OpInfo describes the operand.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004883/// Input and OutputRegs are the set of already allocated physical registers.
4884///
4885void SelectionDAGLowering::
Dale Johannesen8e3455b2008-09-24 23:13:09 +00004886GetRegistersForValue(SDISelAsmOperandInfo &OpInfo,
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004887 std::set<unsigned> &OutputRegs,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004888 std::set<unsigned> &InputRegs) {
4889 // Compute whether this value requires an input register, an output register,
4890 // or both.
4891 bool isOutReg = false;
4892 bool isInReg = false;
4893 switch (OpInfo.Type) {
4894 case InlineAsm::isOutput:
4895 isOutReg = true;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004896
4897 // If there is an input constraint that matches this, we need to reserve
Dale Johannesen8e3455b2008-09-24 23:13:09 +00004898 // the input register so no other inputs allocate to it.
Chris Lattner6bdcda32008-10-17 16:47:46 +00004899 isInReg = OpInfo.hasMatchingInput();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004900 break;
4901 case InlineAsm::isInput:
4902 isInReg = true;
4903 isOutReg = false;
4904 break;
4905 case InlineAsm::isClobber:
4906 isOutReg = true;
4907 isInReg = true;
4908 break;
4909 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004910
4911
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004912 MachineFunction &MF = DAG.getMachineFunction();
4913 SmallVector<unsigned, 4> Regs;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004914
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004915 // If this is a constraint for a single physreg, or a constraint for a
4916 // register class, find it.
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004917 std::pair<unsigned, const TargetRegisterClass*> PhysReg =
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004918 TLI.getRegForInlineAsmConstraint(OpInfo.ConstraintCode,
4919 OpInfo.ConstraintVT);
4920
4921 unsigned NumRegs = 1;
Chris Lattner01426e12008-10-21 00:45:36 +00004922 if (OpInfo.ConstraintVT != MVT::Other) {
4923 // If this is a FP input in an integer register (or visa versa) insert a bit
4924 // cast of the input value. More generally, handle any case where the input
4925 // value disagrees with the register class we plan to stick this in.
4926 if (OpInfo.Type == InlineAsm::isInput &&
4927 PhysReg.second && !PhysReg.second->hasType(OpInfo.ConstraintVT)) {
4928 // Try to convert to the first MVT that the reg class contains. If the
4929 // types are identical size, use a bitcast to convert (e.g. two differing
4930 // vector types).
4931 MVT RegVT = *PhysReg.second->vt_begin();
4932 if (RegVT.getSizeInBits() == OpInfo.ConstraintVT.getSizeInBits()) {
Dale Johannesen66978ee2009-01-31 02:22:37 +00004933 OpInfo.CallOperand = DAG.getNode(ISD::BIT_CONVERT, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00004934 RegVT, OpInfo.CallOperand);
Chris Lattner01426e12008-10-21 00:45:36 +00004935 OpInfo.ConstraintVT = RegVT;
4936 } else if (RegVT.isInteger() && OpInfo.ConstraintVT.isFloatingPoint()) {
4937 // If the input is a FP value and we want it in FP registers, do a
4938 // bitcast to the corresponding integer type. This turns an f64 value
4939 // into i64, which can be passed with two i32 values on a 32-bit
4940 // machine.
4941 RegVT = MVT::getIntegerVT(OpInfo.ConstraintVT.getSizeInBits());
Dale Johannesen66978ee2009-01-31 02:22:37 +00004942 OpInfo.CallOperand = DAG.getNode(ISD::BIT_CONVERT, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00004943 RegVT, OpInfo.CallOperand);
Chris Lattner01426e12008-10-21 00:45:36 +00004944 OpInfo.ConstraintVT = RegVT;
4945 }
4946 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004947
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004948 NumRegs = TLI.getNumRegisters(OpInfo.ConstraintVT);
Chris Lattner01426e12008-10-21 00:45:36 +00004949 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004950
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004951 MVT RegVT;
4952 MVT ValueVT = OpInfo.ConstraintVT;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004953
4954 // If this is a constraint for a specific physical register, like {r17},
4955 // assign it now.
Chris Lattnere2f7bf82009-03-24 15:27:37 +00004956 if (unsigned AssignedReg = PhysReg.first) {
4957 const TargetRegisterClass *RC = PhysReg.second;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004958 if (OpInfo.ConstraintVT == MVT::Other)
Chris Lattnere2f7bf82009-03-24 15:27:37 +00004959 ValueVT = *RC->vt_begin();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004960
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004961 // Get the actual register value type. This is important, because the user
4962 // may have asked for (e.g.) the AX register in i32 type. We need to
4963 // remember that AX is actually i16 to get the right extension.
Chris Lattnere2f7bf82009-03-24 15:27:37 +00004964 RegVT = *RC->vt_begin();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004965
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004966 // This is a explicit reference to a physical register.
Chris Lattnere2f7bf82009-03-24 15:27:37 +00004967 Regs.push_back(AssignedReg);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004968
4969 // If this is an expanded reference, add the rest of the regs to Regs.
4970 if (NumRegs != 1) {
Chris Lattnere2f7bf82009-03-24 15:27:37 +00004971 TargetRegisterClass::iterator I = RC->begin();
4972 for (; *I != AssignedReg; ++I)
4973 assert(I != RC->end() && "Didn't find reg!");
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004974
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004975 // Already added the first reg.
4976 --NumRegs; ++I;
4977 for (; NumRegs; --NumRegs, ++I) {
Chris Lattnere2f7bf82009-03-24 15:27:37 +00004978 assert(I != RC->end() && "Ran out of registers to allocate!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004979 Regs.push_back(*I);
4980 }
4981 }
4982 OpInfo.AssignedRegs = RegsForValue(TLI, Regs, RegVT, ValueVT);
4983 const TargetRegisterInfo *TRI = DAG.getTarget().getRegisterInfo();
4984 OpInfo.MarkAllocatedRegs(isOutReg, isInReg, OutputRegs, InputRegs, *TRI);
4985 return;
4986 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004987
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004988 // Otherwise, if this was a reference to an LLVM register class, create vregs
4989 // for this reference.
Chris Lattnerb3b44842009-03-24 15:25:07 +00004990 if (const TargetRegisterClass *RC = PhysReg.second) {
4991 RegVT = *RC->vt_begin();
Evan Chengfb112882009-03-23 08:01:15 +00004992 if (OpInfo.ConstraintVT == MVT::Other)
4993 ValueVT = RegVT;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004994
Evan Chengfb112882009-03-23 08:01:15 +00004995 // Create the appropriate number of virtual registers.
4996 MachineRegisterInfo &RegInfo = MF.getRegInfo();
4997 for (; NumRegs; --NumRegs)
Chris Lattnerb3b44842009-03-24 15:25:07 +00004998 Regs.push_back(RegInfo.createVirtualRegister(RC));
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004999
Evan Chengfb112882009-03-23 08:01:15 +00005000 OpInfo.AssignedRegs = RegsForValue(TLI, Regs, RegVT, ValueVT);
5001 return;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005002 }
Chris Lattnerfc9d1612009-03-24 15:22:11 +00005003
5004 // This is a reference to a register class that doesn't directly correspond
5005 // to an LLVM register class. Allocate NumRegs consecutive, available,
5006 // registers from the class.
5007 std::vector<unsigned> RegClassRegs
5008 = TLI.getRegClassForInlineAsmConstraint(OpInfo.ConstraintCode,
5009 OpInfo.ConstraintVT);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005010
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005011 const TargetRegisterInfo *TRI = DAG.getTarget().getRegisterInfo();
5012 unsigned NumAllocated = 0;
5013 for (unsigned i = 0, e = RegClassRegs.size(); i != e; ++i) {
5014 unsigned Reg = RegClassRegs[i];
5015 // See if this register is available.
5016 if ((isOutReg && OutputRegs.count(Reg)) || // Already used.
5017 (isInReg && InputRegs.count(Reg))) { // Already used.
5018 // Make sure we find consecutive registers.
5019 NumAllocated = 0;
5020 continue;
5021 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005022
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005023 // Check to see if this register is allocatable (i.e. don't give out the
5024 // stack pointer).
Chris Lattnerfc9d1612009-03-24 15:22:11 +00005025 const TargetRegisterClass *RC = isAllocatableRegister(Reg, MF, TLI, TRI);
5026 if (!RC) { // Couldn't allocate this register.
5027 // Reset NumAllocated to make sure we return consecutive registers.
5028 NumAllocated = 0;
5029 continue;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005030 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005031
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005032 // Okay, this register is good, we can use it.
5033 ++NumAllocated;
5034
5035 // If we allocated enough consecutive registers, succeed.
5036 if (NumAllocated == NumRegs) {
5037 unsigned RegStart = (i-NumAllocated)+1;
5038 unsigned RegEnd = i+1;
5039 // Mark all of the allocated registers used.
5040 for (unsigned i = RegStart; i != RegEnd; ++i)
5041 Regs.push_back(RegClassRegs[i]);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005042
5043 OpInfo.AssignedRegs = RegsForValue(TLI, Regs, *RC->vt_begin(),
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005044 OpInfo.ConstraintVT);
5045 OpInfo.MarkAllocatedRegs(isOutReg, isInReg, OutputRegs, InputRegs, *TRI);
5046 return;
5047 }
5048 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005049
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005050 // Otherwise, we couldn't allocate enough registers for this.
5051}
5052
Evan Chengda43bcf2008-09-24 00:05:32 +00005053/// hasInlineAsmMemConstraint - Return true if the inline asm instruction being
5054/// processed uses a memory 'm' constraint.
5055static bool
5056hasInlineAsmMemConstraint(std::vector<InlineAsm::ConstraintInfo> &CInfos,
Dan Gohmane9530ec2009-01-15 16:58:17 +00005057 const TargetLowering &TLI) {
Evan Chengda43bcf2008-09-24 00:05:32 +00005058 for (unsigned i = 0, e = CInfos.size(); i != e; ++i) {
5059 InlineAsm::ConstraintInfo &CI = CInfos[i];
5060 for (unsigned j = 0, ee = CI.Codes.size(); j != ee; ++j) {
5061 TargetLowering::ConstraintType CType = TLI.getConstraintType(CI.Codes[j]);
5062 if (CType == TargetLowering::C_Memory)
5063 return true;
5064 }
Chris Lattner6c147292009-04-30 00:48:50 +00005065
5066 // Indirect operand accesses access memory.
5067 if (CI.isIndirect)
5068 return true;
Evan Chengda43bcf2008-09-24 00:05:32 +00005069 }
5070
5071 return false;
5072}
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005073
5074/// visitInlineAsm - Handle a call to an InlineAsm object.
5075///
5076void SelectionDAGLowering::visitInlineAsm(CallSite CS) {
5077 InlineAsm *IA = cast<InlineAsm>(CS.getCalledValue());
5078
5079 /// ConstraintOperands - Information about all of the constraints.
5080 std::vector<SDISelAsmOperandInfo> ConstraintOperands;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005081
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005082 std::set<unsigned> OutputRegs, InputRegs;
5083
5084 // Do a prepass over the constraints, canonicalizing them, and building up the
5085 // ConstraintOperands list.
5086 std::vector<InlineAsm::ConstraintInfo>
5087 ConstraintInfos = IA->ParseConstraints();
5088
Evan Chengda43bcf2008-09-24 00:05:32 +00005089 bool hasMemory = hasInlineAsmMemConstraint(ConstraintInfos, TLI);
Chris Lattner6c147292009-04-30 00:48:50 +00005090
5091 SDValue Chain, Flag;
5092
5093 // We won't need to flush pending loads if this asm doesn't touch
5094 // memory and is nonvolatile.
5095 if (hasMemory || IA->hasSideEffects())
Dale Johannesen97d14fc2009-04-18 00:09:40 +00005096 Chain = getRoot();
Chris Lattner6c147292009-04-30 00:48:50 +00005097 else
5098 Chain = DAG.getRoot();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005099
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005100 unsigned ArgNo = 0; // ArgNo - The argument of the CallInst.
5101 unsigned ResNo = 0; // ResNo - The result number of the next output.
5102 for (unsigned i = 0, e = ConstraintInfos.size(); i != e; ++i) {
5103 ConstraintOperands.push_back(SDISelAsmOperandInfo(ConstraintInfos[i]));
5104 SDISelAsmOperandInfo &OpInfo = ConstraintOperands.back();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005105
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005106 MVT OpVT = MVT::Other;
5107
5108 // Compute the value type for each operand.
5109 switch (OpInfo.Type) {
5110 case InlineAsm::isOutput:
5111 // Indirect outputs just consume an argument.
5112 if (OpInfo.isIndirect) {
5113 OpInfo.CallOperandVal = CS.getArgument(ArgNo++);
5114 break;
5115 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005116
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005117 // The return value of the call is this value. As such, there is no
5118 // corresponding argument.
5119 assert(CS.getType() != Type::VoidTy && "Bad inline asm!");
5120 if (const StructType *STy = dyn_cast<StructType>(CS.getType())) {
5121 OpVT = TLI.getValueType(STy->getElementType(ResNo));
5122 } else {
5123 assert(ResNo == 0 && "Asm only has one result!");
5124 OpVT = TLI.getValueType(CS.getType());
5125 }
5126 ++ResNo;
5127 break;
5128 case InlineAsm::isInput:
5129 OpInfo.CallOperandVal = CS.getArgument(ArgNo++);
5130 break;
5131 case InlineAsm::isClobber:
5132 // Nothing to do.
5133 break;
5134 }
5135
5136 // If this is an input or an indirect output, process the call argument.
5137 // BasicBlocks are labels, currently appearing only in asm's.
5138 if (OpInfo.CallOperandVal) {
Dale Johannesen5339c552009-07-20 23:27:39 +00005139 // Strip bitcasts, if any. This mostly comes up for functions.
5140 ConstantExpr* CE = NULL;
5141 while ((CE = dyn_cast<ConstantExpr>(OpInfo.CallOperandVal)) &&
5142 CE->getOpcode()==Instruction::BitCast)
5143 OpInfo.CallOperandVal = CE->getOperand(0);
Chris Lattner81249c92008-10-17 17:05:25 +00005144 if (BasicBlock *BB = dyn_cast<BasicBlock>(OpInfo.CallOperandVal)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005145 OpInfo.CallOperand = DAG.getBasicBlock(FuncInfo.MBBMap[BB]);
Chris Lattner81249c92008-10-17 17:05:25 +00005146 } else {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005147 OpInfo.CallOperand = getValue(OpInfo.CallOperandVal);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005148 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005149
Chris Lattner81249c92008-10-17 17:05:25 +00005150 OpVT = OpInfo.getCallOperandValMVT(TLI, TD);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005151 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005152
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005153 OpInfo.ConstraintVT = OpVT;
Chris Lattner2a0b96c2008-10-18 18:49:30 +00005154 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005155
Chris Lattner2a0b96c2008-10-18 18:49:30 +00005156 // Second pass over the constraints: compute which constraint option to use
5157 // and assign registers to constraints that want a specific physreg.
5158 for (unsigned i = 0, e = ConstraintInfos.size(); i != e; ++i) {
5159 SDISelAsmOperandInfo &OpInfo = ConstraintOperands[i];
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005160
Chris Lattner2a0b96c2008-10-18 18:49:30 +00005161 // If this is an output operand with a matching input operand, look up the
Evan Cheng09dc9c02008-12-16 18:21:39 +00005162 // matching input. If their types mismatch, e.g. one is an integer, the
5163 // other is floating point, or their sizes are different, flag it as an
5164 // error.
Chris Lattner2a0b96c2008-10-18 18:49:30 +00005165 if (OpInfo.hasMatchingInput()) {
5166 SDISelAsmOperandInfo &Input = ConstraintOperands[OpInfo.MatchingInput];
5167 if (OpInfo.ConstraintVT != Input.ConstraintVT) {
Evan Cheng09dc9c02008-12-16 18:21:39 +00005168 if ((OpInfo.ConstraintVT.isInteger() !=
5169 Input.ConstraintVT.isInteger()) ||
5170 (OpInfo.ConstraintVT.getSizeInBits() !=
5171 Input.ConstraintVT.getSizeInBits())) {
Benjamin Kramerd5fe92e2009-08-03 13:33:33 +00005172 llvm_report_error("Unsupported asm: input constraint"
Torok Edwin7d696d82009-07-11 13:10:19 +00005173 " with a matching output constraint of incompatible"
5174 " type!");
Evan Cheng09dc9c02008-12-16 18:21:39 +00005175 }
5176 Input.ConstraintVT = OpInfo.ConstraintVT;
Chris Lattner2a0b96c2008-10-18 18:49:30 +00005177 }
5178 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005179
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005180 // Compute the constraint code and ConstraintType to use.
Evan Chengda43bcf2008-09-24 00:05:32 +00005181 TLI.ComputeConstraintToUse(OpInfo, OpInfo.CallOperand, hasMemory, &DAG);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005182
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005183 // If this is a memory input, and if the operand is not indirect, do what we
5184 // need to to provide an address for the memory input.
5185 if (OpInfo.ConstraintType == TargetLowering::C_Memory &&
5186 !OpInfo.isIndirect) {
5187 assert(OpInfo.Type == InlineAsm::isInput &&
5188 "Can only indirectify direct input operands!");
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005189
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005190 // Memory operands really want the address of the value. If we don't have
5191 // an indirect input, put it in the constpool if we can, otherwise spill
5192 // it to a stack slot.
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005193
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005194 // If the operand is a float, integer, or vector constant, spill to a
5195 // constant pool entry to get its address.
5196 Value *OpVal = OpInfo.CallOperandVal;
5197 if (isa<ConstantFP>(OpVal) || isa<ConstantInt>(OpVal) ||
5198 isa<ConstantVector>(OpVal)) {
5199 OpInfo.CallOperand = DAG.getConstantPool(cast<Constant>(OpVal),
5200 TLI.getPointerTy());
5201 } else {
5202 // Otherwise, create a stack slot and emit a store to it before the
5203 // asm.
5204 const Type *Ty = OpVal->getType();
Duncan Sands777d2302009-05-09 07:06:46 +00005205 uint64_t TySize = TLI.getTargetData()->getTypeAllocSize(Ty);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005206 unsigned Align = TLI.getTargetData()->getPrefTypeAlignment(Ty);
5207 MachineFunction &MF = DAG.getMachineFunction();
5208 int SSFI = MF.getFrameInfo()->CreateStackObject(TySize, Align);
5209 SDValue StackSlot = DAG.getFrameIndex(SSFI, TLI.getPointerTy());
Dale Johannesen66978ee2009-01-31 02:22:37 +00005210 Chain = DAG.getStore(Chain, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00005211 OpInfo.CallOperand, StackSlot, NULL, 0);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005212 OpInfo.CallOperand = StackSlot;
5213 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005214
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005215 // There is no longer a Value* corresponding to this operand.
5216 OpInfo.CallOperandVal = 0;
5217 // It is now an indirect operand.
5218 OpInfo.isIndirect = true;
5219 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005220
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005221 // If this constraint is for a specific register, allocate it before
5222 // anything else.
5223 if (OpInfo.ConstraintType == TargetLowering::C_Register)
Dale Johannesen8e3455b2008-09-24 23:13:09 +00005224 GetRegistersForValue(OpInfo, OutputRegs, InputRegs);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005225 }
5226 ConstraintInfos.clear();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005227
5228
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005229 // Second pass - Loop over all of the operands, assigning virtual or physregs
Chris Lattner58f15c42008-10-17 16:21:11 +00005230 // to register class operands.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005231 for (unsigned i = 0, e = ConstraintOperands.size(); i != e; ++i) {
5232 SDISelAsmOperandInfo &OpInfo = ConstraintOperands[i];
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005233
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005234 // C_Register operands have already been allocated, Other/Memory don't need
5235 // to be.
5236 if (OpInfo.ConstraintType == TargetLowering::C_RegisterClass)
Dale Johannesen8e3455b2008-09-24 23:13:09 +00005237 GetRegistersForValue(OpInfo, OutputRegs, InputRegs);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005238 }
5239
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005240 // AsmNodeOperands - The operands for the ISD::INLINEASM node.
5241 std::vector<SDValue> AsmNodeOperands;
5242 AsmNodeOperands.push_back(SDValue()); // reserve space for input chain
5243 AsmNodeOperands.push_back(
Bill Wendling056292f2008-09-16 21:48:12 +00005244 DAG.getTargetExternalSymbol(IA->getAsmString().c_str(), MVT::Other));
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005245
5246
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005247 // Loop over all of the inputs, copying the operand values into the
5248 // appropriate registers and processing the output regs.
5249 RegsForValue RetValRegs;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005250
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005251 // IndirectStoresToEmit - The set of stores to emit after the inline asm node.
5252 std::vector<std::pair<RegsForValue, Value*> > IndirectStoresToEmit;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005253
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005254 for (unsigned i = 0, e = ConstraintOperands.size(); i != e; ++i) {
5255 SDISelAsmOperandInfo &OpInfo = ConstraintOperands[i];
5256
5257 switch (OpInfo.Type) {
5258 case InlineAsm::isOutput: {
5259 if (OpInfo.ConstraintType != TargetLowering::C_RegisterClass &&
5260 OpInfo.ConstraintType != TargetLowering::C_Register) {
5261 // Memory output, or 'other' output (e.g. 'X' constraint).
5262 assert(OpInfo.isIndirect && "Memory output must be indirect operand");
5263
5264 // Add information to the INLINEASM node to know about this output.
Dale Johannesen86b49f82008-09-24 01:07:17 +00005265 unsigned ResOpType = 4/*MEM*/ | (1<<3);
5266 AsmNodeOperands.push_back(DAG.getTargetConstant(ResOpType,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005267 TLI.getPointerTy()));
5268 AsmNodeOperands.push_back(OpInfo.CallOperand);
5269 break;
5270 }
5271
5272 // Otherwise, this is a register or register class output.
5273
5274 // Copy the output from the appropriate register. Find a register that
5275 // we can use.
5276 if (OpInfo.AssignedRegs.Regs.empty()) {
Benjamin Kramerd5fe92e2009-08-03 13:33:33 +00005277 llvm_report_error("Couldn't allocate output reg for"
Torok Edwin7d696d82009-07-11 13:10:19 +00005278 " constraint '" + OpInfo.ConstraintCode + "'!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005279 }
5280
5281 // If this is an indirect operand, store through the pointer after the
5282 // asm.
5283 if (OpInfo.isIndirect) {
5284 IndirectStoresToEmit.push_back(std::make_pair(OpInfo.AssignedRegs,
5285 OpInfo.CallOperandVal));
5286 } else {
5287 // This is the result value of the call.
5288 assert(CS.getType() != Type::VoidTy && "Bad inline asm!");
5289 // Concatenate this output onto the outputs list.
5290 RetValRegs.append(OpInfo.AssignedRegs);
5291 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005292
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005293 // Add information to the INLINEASM node to know that this register is
5294 // set.
Dale Johannesen913d3df2008-09-12 17:49:03 +00005295 OpInfo.AssignedRegs.AddInlineAsmOperands(OpInfo.isEarlyClobber ?
5296 6 /* EARLYCLOBBER REGDEF */ :
5297 2 /* REGDEF */ ,
Evan Chengfb112882009-03-23 08:01:15 +00005298 false,
5299 0,
Dale Johannesen913d3df2008-09-12 17:49:03 +00005300 DAG, AsmNodeOperands);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005301 break;
5302 }
5303 case InlineAsm::isInput: {
5304 SDValue InOperandVal = OpInfo.CallOperand;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005305
Chris Lattner6bdcda32008-10-17 16:47:46 +00005306 if (OpInfo.isMatchingInputConstraint()) { // Matching constraint?
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005307 // If this is required to match an output register we have already set,
5308 // just use its register.
Chris Lattner58f15c42008-10-17 16:21:11 +00005309 unsigned OperandNo = OpInfo.getMatchedOperand();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005310
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005311 // Scan until we find the definition we already emitted of this operand.
5312 // When we find it, create a RegsForValue operand.
5313 unsigned CurOp = 2; // The first operand.
5314 for (; OperandNo; --OperandNo) {
5315 // Advance to the next operand.
Evan Cheng697cbbf2009-03-20 18:03:34 +00005316 unsigned OpFlag =
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005317 cast<ConstantSDNode>(AsmNodeOperands[CurOp])->getZExtValue();
Evan Cheng697cbbf2009-03-20 18:03:34 +00005318 assert(((OpFlag & 7) == 2 /*REGDEF*/ ||
5319 (OpFlag & 7) == 6 /*EARLYCLOBBER REGDEF*/ ||
5320 (OpFlag & 7) == 4 /*MEM*/) &&
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005321 "Skipped past definitions?");
Evan Cheng697cbbf2009-03-20 18:03:34 +00005322 CurOp += InlineAsm::getNumOperandRegisters(OpFlag)+1;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005323 }
5324
Evan Cheng697cbbf2009-03-20 18:03:34 +00005325 unsigned OpFlag =
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005326 cast<ConstantSDNode>(AsmNodeOperands[CurOp])->getZExtValue();
Evan Cheng697cbbf2009-03-20 18:03:34 +00005327 if ((OpFlag & 7) == 2 /*REGDEF*/
5328 || (OpFlag & 7) == 6 /* EARLYCLOBBER REGDEF */) {
5329 // Add (OpFlag&0xffff)>>3 registers to MatchedRegs.
Dan Gohman15480bd2009-06-15 22:32:41 +00005330 if (OpInfo.isIndirect) {
Benjamin Kramerd5fe92e2009-08-03 13:33:33 +00005331 llvm_report_error("Don't know how to handle tied indirect "
Torok Edwin7d696d82009-07-11 13:10:19 +00005332 "register inputs yet!");
Dan Gohman15480bd2009-06-15 22:32:41 +00005333 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005334 RegsForValue MatchedRegs;
5335 MatchedRegs.TLI = &TLI;
5336 MatchedRegs.ValueVTs.push_back(InOperandVal.getValueType());
Evan Chengfb112882009-03-23 08:01:15 +00005337 MVT RegVT = AsmNodeOperands[CurOp+1].getValueType();
5338 MatchedRegs.RegVTs.push_back(RegVT);
5339 MachineRegisterInfo &RegInfo = DAG.getMachineFunction().getRegInfo();
Evan Cheng697cbbf2009-03-20 18:03:34 +00005340 for (unsigned i = 0, e = InlineAsm::getNumOperandRegisters(OpFlag);
Evan Chengfb112882009-03-23 08:01:15 +00005341 i != e; ++i)
5342 MatchedRegs.Regs.
5343 push_back(RegInfo.createVirtualRegister(TLI.getRegClassFor(RegVT)));
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005344
5345 // Use the produced MatchedRegs object to
Dale Johannesen66978ee2009-01-31 02:22:37 +00005346 MatchedRegs.getCopyToRegs(InOperandVal, DAG, getCurDebugLoc(),
5347 Chain, &Flag);
Evan Chengfb112882009-03-23 08:01:15 +00005348 MatchedRegs.AddInlineAsmOperands(1 /*REGUSE*/,
5349 true, OpInfo.getMatchedOperand(),
Evan Cheng697cbbf2009-03-20 18:03:34 +00005350 DAG, AsmNodeOperands);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005351 break;
5352 } else {
Evan Cheng697cbbf2009-03-20 18:03:34 +00005353 assert(((OpFlag & 7) == 4) && "Unknown matching constraint!");
5354 assert((InlineAsm::getNumOperandRegisters(OpFlag)) == 1 &&
5355 "Unexpected number of operands");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005356 // Add information to the INLINEASM node to know about this input.
Evan Chengfb112882009-03-23 08:01:15 +00005357 // See InlineAsm.h isUseOperandTiedToDef.
5358 OpFlag |= 0x80000000 | (OpInfo.getMatchedOperand() << 16);
Evan Cheng697cbbf2009-03-20 18:03:34 +00005359 AsmNodeOperands.push_back(DAG.getTargetConstant(OpFlag,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005360 TLI.getPointerTy()));
5361 AsmNodeOperands.push_back(AsmNodeOperands[CurOp+1]);
5362 break;
5363 }
5364 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005365
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005366 if (OpInfo.ConstraintType == TargetLowering::C_Other) {
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005367 assert(!OpInfo.isIndirect &&
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005368 "Don't know how to handle indirect other inputs yet!");
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005369
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005370 std::vector<SDValue> Ops;
5371 TLI.LowerAsmOperandForConstraint(InOperandVal, OpInfo.ConstraintCode[0],
Evan Chengda43bcf2008-09-24 00:05:32 +00005372 hasMemory, Ops, DAG);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005373 if (Ops.empty()) {
Benjamin Kramerd5fe92e2009-08-03 13:33:33 +00005374 llvm_report_error("Invalid operand for inline asm"
Torok Edwin7d696d82009-07-11 13:10:19 +00005375 " constraint '" + OpInfo.ConstraintCode + "'!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005376 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005377
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005378 // Add information to the INLINEASM node to know about this input.
5379 unsigned ResOpType = 3 /*IMM*/ | (Ops.size() << 3);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005380 AsmNodeOperands.push_back(DAG.getTargetConstant(ResOpType,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005381 TLI.getPointerTy()));
5382 AsmNodeOperands.insert(AsmNodeOperands.end(), Ops.begin(), Ops.end());
5383 break;
5384 } else if (OpInfo.ConstraintType == TargetLowering::C_Memory) {
5385 assert(OpInfo.isIndirect && "Operand must be indirect to be a mem!");
5386 assert(InOperandVal.getValueType() == TLI.getPointerTy() &&
5387 "Memory operands expect pointer values");
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005388
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005389 // Add information to the INLINEASM node to know about this input.
Dale Johannesen86b49f82008-09-24 01:07:17 +00005390 unsigned ResOpType = 4/*MEM*/ | (1<<3);
5391 AsmNodeOperands.push_back(DAG.getTargetConstant(ResOpType,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005392 TLI.getPointerTy()));
5393 AsmNodeOperands.push_back(InOperandVal);
5394 break;
5395 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005396
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005397 assert((OpInfo.ConstraintType == TargetLowering::C_RegisterClass ||
5398 OpInfo.ConstraintType == TargetLowering::C_Register) &&
5399 "Unknown constraint type!");
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005400 assert(!OpInfo.isIndirect &&
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005401 "Don't know how to handle indirect register inputs yet!");
5402
5403 // Copy the input into the appropriate registers.
Evan Chengaa765b82008-09-25 00:14:04 +00005404 if (OpInfo.AssignedRegs.Regs.empty()) {
Benjamin Kramerd5fe92e2009-08-03 13:33:33 +00005405 llvm_report_error("Couldn't allocate input reg for"
Torok Edwin7d696d82009-07-11 13:10:19 +00005406 " constraint '"+ OpInfo.ConstraintCode +"'!");
Evan Chengaa765b82008-09-25 00:14:04 +00005407 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005408
Dale Johannesen66978ee2009-01-31 02:22:37 +00005409 OpInfo.AssignedRegs.getCopyToRegs(InOperandVal, DAG, getCurDebugLoc(),
5410 Chain, &Flag);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005411
Evan Cheng697cbbf2009-03-20 18:03:34 +00005412 OpInfo.AssignedRegs.AddInlineAsmOperands(1/*REGUSE*/, false, 0,
Dale Johannesen86b49f82008-09-24 01:07:17 +00005413 DAG, AsmNodeOperands);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005414 break;
5415 }
5416 case InlineAsm::isClobber: {
5417 // Add the clobbered value to the operand list, so that the register
5418 // allocator is aware that the physreg got clobbered.
5419 if (!OpInfo.AssignedRegs.Regs.empty())
Dale Johannesen91aac102008-09-17 21:13:11 +00005420 OpInfo.AssignedRegs.AddInlineAsmOperands(6 /* EARLYCLOBBER REGDEF */,
Evan Cheng697cbbf2009-03-20 18:03:34 +00005421 false, 0, DAG,AsmNodeOperands);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005422 break;
5423 }
5424 }
5425 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005426
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005427 // Finish up input operands.
5428 AsmNodeOperands[0] = Chain;
5429 if (Flag.getNode()) AsmNodeOperands.push_back(Flag);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005430
Dale Johannesen66978ee2009-01-31 02:22:37 +00005431 Chain = DAG.getNode(ISD::INLINEASM, getCurDebugLoc(),
Dan Gohmanfc166572009-04-09 23:54:40 +00005432 DAG.getVTList(MVT::Other, MVT::Flag),
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005433 &AsmNodeOperands[0], AsmNodeOperands.size());
5434 Flag = Chain.getValue(1);
5435
5436 // If this asm returns a register value, copy the result from that register
5437 // and set it as the value of the call.
5438 if (!RetValRegs.Regs.empty()) {
Scott Michelfdc40a02009-02-17 22:15:04 +00005439 SDValue Val = RetValRegs.getCopyFromRegs(DAG, getCurDebugLoc(),
Dale Johannesen66978ee2009-01-31 02:22:37 +00005440 Chain, &Flag);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005441
Chris Lattner2a0b96c2008-10-18 18:49:30 +00005442 // FIXME: Why don't we do this for inline asms with MRVs?
5443 if (CS.getType()->isSingleValueType() && CS.getType()->isSized()) {
5444 MVT ResultType = TLI.getValueType(CS.getType());
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005445
Chris Lattner2a0b96c2008-10-18 18:49:30 +00005446 // If any of the results of the inline asm is a vector, it may have the
5447 // wrong width/num elts. This can happen for register classes that can
5448 // contain multiple different value types. The preg or vreg allocated may
5449 // not have the same VT as was expected. Convert it to the right type
5450 // with bit_convert.
5451 if (ResultType != Val.getValueType() && Val.getValueType().isVector()) {
Dale Johannesen66978ee2009-01-31 02:22:37 +00005452 Val = DAG.getNode(ISD::BIT_CONVERT, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00005453 ResultType, Val);
Dan Gohman95915732008-10-18 01:03:45 +00005454
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005455 } else if (ResultType != Val.getValueType() &&
Chris Lattner2a0b96c2008-10-18 18:49:30 +00005456 ResultType.isInteger() && Val.getValueType().isInteger()) {
5457 // If a result value was tied to an input value, the computed result may
5458 // have a wider width than the expected result. Extract the relevant
5459 // portion.
Dale Johannesen66978ee2009-01-31 02:22:37 +00005460 Val = DAG.getNode(ISD::TRUNCATE, getCurDebugLoc(), ResultType, Val);
Dan Gohman95915732008-10-18 01:03:45 +00005461 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005462
Chris Lattner2a0b96c2008-10-18 18:49:30 +00005463 assert(ResultType == Val.getValueType() && "Asm result value mismatch!");
Chris Lattner0c526442008-10-17 17:52:49 +00005464 }
Dan Gohman95915732008-10-18 01:03:45 +00005465
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005466 setValue(CS.getInstruction(), Val);
Dale Johannesenec65a7d2009-04-14 00:56:56 +00005467 // Don't need to use this as a chain in this case.
5468 if (!IA->hasSideEffects() && !hasMemory && IndirectStoresToEmit.empty())
5469 return;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005470 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005471
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005472 std::vector<std::pair<SDValue, Value*> > StoresToEmit;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005473
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005474 // Process indirect outputs, first output all of the flagged copies out of
5475 // physregs.
5476 for (unsigned i = 0, e = IndirectStoresToEmit.size(); i != e; ++i) {
5477 RegsForValue &OutRegs = IndirectStoresToEmit[i].first;
5478 Value *Ptr = IndirectStoresToEmit[i].second;
Dale Johannesen66978ee2009-01-31 02:22:37 +00005479 SDValue OutVal = OutRegs.getCopyFromRegs(DAG, getCurDebugLoc(),
5480 Chain, &Flag);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005481 StoresToEmit.push_back(std::make_pair(OutVal, Ptr));
Chris Lattner6c147292009-04-30 00:48:50 +00005482
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005483 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005484
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005485 // Emit the non-flagged stores from the physregs.
5486 SmallVector<SDValue, 8> OutChains;
5487 for (unsigned i = 0, e = StoresToEmit.size(); i != e; ++i)
Dale Johannesen66978ee2009-01-31 02:22:37 +00005488 OutChains.push_back(DAG.getStore(Chain, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00005489 StoresToEmit[i].first,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005490 getValue(StoresToEmit[i].second),
5491 StoresToEmit[i].second, 0));
5492 if (!OutChains.empty())
Dale Johannesen66978ee2009-01-31 02:22:37 +00005493 Chain = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(), MVT::Other,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005494 &OutChains[0], OutChains.size());
5495 DAG.setRoot(Chain);
5496}
5497
5498
5499void SelectionDAGLowering::visitMalloc(MallocInst &I) {
5500 SDValue Src = getValue(I.getOperand(0));
5501
Chris Lattner0b18e592009-03-17 19:36:00 +00005502 // Scale up by the type size in the original i32 type width. Various
5503 // mid-level optimizers may make assumptions about demanded bits etc from the
5504 // i32-ness of the optimizer: we do not want to promote to i64 and then
5505 // multiply on 64-bit targets.
5506 // FIXME: Malloc inst should go away: PR715.
Duncan Sands777d2302009-05-09 07:06:46 +00005507 uint64_t ElementSize = TD->getTypeAllocSize(I.getType()->getElementType());
Chris Lattner50340f62009-07-23 21:26:18 +00005508 if (ElementSize != 1) {
5509 // Src is always 32-bits, make sure the constant fits.
5510 assert(Src.getValueType() == MVT::i32);
5511 ElementSize = (uint32_t)ElementSize;
Chris Lattner0b18e592009-03-17 19:36:00 +00005512 Src = DAG.getNode(ISD::MUL, getCurDebugLoc(), Src.getValueType(),
5513 Src, DAG.getConstant(ElementSize, Src.getValueType()));
Chris Lattner50340f62009-07-23 21:26:18 +00005514 }
Chris Lattner0b18e592009-03-17 19:36:00 +00005515
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005516 MVT IntPtr = TLI.getPointerTy();
5517
5518 if (IntPtr.bitsLT(Src.getValueType()))
Dale Johannesen66978ee2009-01-31 02:22:37 +00005519 Src = DAG.getNode(ISD::TRUNCATE, getCurDebugLoc(), IntPtr, Src);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005520 else if (IntPtr.bitsGT(Src.getValueType()))
Dale Johannesen66978ee2009-01-31 02:22:37 +00005521 Src = DAG.getNode(ISD::ZERO_EXTEND, getCurDebugLoc(), IntPtr, Src);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005522
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005523 TargetLowering::ArgListTy Args;
5524 TargetLowering::ArgListEntry Entry;
5525 Entry.Node = Src;
5526 Entry.Ty = TLI.getTargetData()->getIntPtrType();
5527 Args.push_back(Entry);
5528
Dan Gohman98ca4f22009-08-05 01:29:28 +00005529 bool isTailCall = PerformTailCallOpt &&
5530 isInTailCallPosition(&I, Attribute::None, TLI);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005531 std::pair<SDValue,SDValue> Result =
Dale Johannesen86098bd2008-09-26 19:31:26 +00005532 TLI.LowerCallTo(getRoot(), I.getType(), false, false, false, false,
Dan Gohman98ca4f22009-08-05 01:29:28 +00005533 0, CallingConv::C, isTailCall,
5534 /*isReturnValueUsed=*/true,
Dale Johannesen86098bd2008-09-26 19:31:26 +00005535 DAG.getExternalSymbol("malloc", IntPtr),
Dale Johannesen66978ee2009-01-31 02:22:37 +00005536 Args, DAG, getCurDebugLoc());
Dan Gohman98ca4f22009-08-05 01:29:28 +00005537 if (Result.first.getNode())
5538 setValue(&I, Result.first); // Pointers always fit in registers
5539 if (Result.second.getNode())
5540 DAG.setRoot(Result.second);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005541}
5542
5543void SelectionDAGLowering::visitFree(FreeInst &I) {
5544 TargetLowering::ArgListTy Args;
5545 TargetLowering::ArgListEntry Entry;
5546 Entry.Node = getValue(I.getOperand(0));
5547 Entry.Ty = TLI.getTargetData()->getIntPtrType();
5548 Args.push_back(Entry);
5549 MVT IntPtr = TLI.getPointerTy();
Dan Gohman98ca4f22009-08-05 01:29:28 +00005550 bool isTailCall = PerformTailCallOpt &&
5551 isInTailCallPosition(&I, Attribute::None, TLI);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005552 std::pair<SDValue,SDValue> Result =
Dale Johannesen86098bd2008-09-26 19:31:26 +00005553 TLI.LowerCallTo(getRoot(), Type::VoidTy, false, false, false, false,
Dan Gohman98ca4f22009-08-05 01:29:28 +00005554 0, CallingConv::C, isTailCall,
5555 /*isReturnValueUsed=*/true,
Dale Johannesen7d2ad622009-01-30 23:10:59 +00005556 DAG.getExternalSymbol("free", IntPtr), Args, DAG,
Dale Johannesen66978ee2009-01-31 02:22:37 +00005557 getCurDebugLoc());
Dan Gohman98ca4f22009-08-05 01:29:28 +00005558 if (Result.second.getNode())
5559 DAG.setRoot(Result.second);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005560}
5561
5562void SelectionDAGLowering::visitVAStart(CallInst &I) {
Dale Johannesen66978ee2009-01-31 02:22:37 +00005563 DAG.setRoot(DAG.getNode(ISD::VASTART, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00005564 MVT::Other, getRoot(),
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005565 getValue(I.getOperand(1)),
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005566 DAG.getSrcValue(I.getOperand(1))));
5567}
5568
5569void SelectionDAGLowering::visitVAArg(VAArgInst &I) {
Dale Johannesena04b7572009-02-03 23:04:43 +00005570 SDValue V = DAG.getVAArg(TLI.getValueType(I.getType()), getCurDebugLoc(),
5571 getRoot(), getValue(I.getOperand(0)),
5572 DAG.getSrcValue(I.getOperand(0)));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005573 setValue(&I, V);
5574 DAG.setRoot(V.getValue(1));
5575}
5576
5577void SelectionDAGLowering::visitVAEnd(CallInst &I) {
Dale Johannesen66978ee2009-01-31 02:22:37 +00005578 DAG.setRoot(DAG.getNode(ISD::VAEND, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00005579 MVT::Other, getRoot(),
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005580 getValue(I.getOperand(1)),
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005581 DAG.getSrcValue(I.getOperand(1))));
5582}
5583
5584void SelectionDAGLowering::visitVACopy(CallInst &I) {
Dale Johannesen66978ee2009-01-31 02:22:37 +00005585 DAG.setRoot(DAG.getNode(ISD::VACOPY, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00005586 MVT::Other, getRoot(),
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005587 getValue(I.getOperand(1)),
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005588 getValue(I.getOperand(2)),
5589 DAG.getSrcValue(I.getOperand(1)),
5590 DAG.getSrcValue(I.getOperand(2))));
5591}
5592
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005593/// TargetLowering::LowerCallTo - This is the default LowerCallTo
Dan Gohman98ca4f22009-08-05 01:29:28 +00005594/// implementation, which just calls LowerCall.
5595/// FIXME: When all targets are
5596/// migrated to using LowerCall, this hook should be integrated into SDISel.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005597std::pair<SDValue, SDValue>
5598TargetLowering::LowerCallTo(SDValue Chain, const Type *RetTy,
5599 bool RetSExt, bool RetZExt, bool isVarArg,
Tilmann Scheller6b61cd12009-07-03 06:44:53 +00005600 bool isInreg, unsigned NumFixedArgs,
Dan Gohman98ca4f22009-08-05 01:29:28 +00005601 unsigned CallConv, bool isTailCall,
5602 bool isReturnValueUsed,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005603 SDValue Callee,
Dale Johannesen7d2ad622009-01-30 23:10:59 +00005604 ArgListTy &Args, SelectionDAG &DAG, DebugLoc dl) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00005605
Dan Gohman1937e2f2008-09-16 01:42:28 +00005606 assert((!isTailCall || PerformTailCallOpt) &&
5607 "isTailCall set when tail-call optimizations are disabled!");
5608
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005609 // Handle all of the outgoing arguments.
Dan Gohman98ca4f22009-08-05 01:29:28 +00005610 SmallVector<ISD::OutputArg, 32> Outs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005611 for (unsigned i = 0, e = Args.size(); i != e; ++i) {
5612 SmallVector<MVT, 4> ValueVTs;
5613 ComputeValueVTs(*this, Args[i].Ty, ValueVTs);
5614 for (unsigned Value = 0, NumValues = ValueVTs.size();
5615 Value != NumValues; ++Value) {
5616 MVT VT = ValueVTs[Value];
Owen Andersondebcb012009-07-29 22:17:13 +00005617 const Type *ArgTy = VT.getTypeForMVT();
Chris Lattner2a0b96c2008-10-18 18:49:30 +00005618 SDValue Op = SDValue(Args[i].Node.getNode(),
5619 Args[i].Node.getResNo() + Value);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005620 ISD::ArgFlagsTy Flags;
5621 unsigned OriginalAlignment =
5622 getTargetData()->getABITypeAlignment(ArgTy);
5623
5624 if (Args[i].isZExt)
5625 Flags.setZExt();
5626 if (Args[i].isSExt)
5627 Flags.setSExt();
5628 if (Args[i].isInReg)
5629 Flags.setInReg();
5630 if (Args[i].isSRet)
5631 Flags.setSRet();
5632 if (Args[i].isByVal) {
5633 Flags.setByVal();
5634 const PointerType *Ty = cast<PointerType>(Args[i].Ty);
5635 const Type *ElementTy = Ty->getElementType();
5636 unsigned FrameAlign = getByValTypeAlignment(ElementTy);
Duncan Sands777d2302009-05-09 07:06:46 +00005637 unsigned FrameSize = getTargetData()->getTypeAllocSize(ElementTy);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005638 // For ByVal, alignment should come from FE. BE will guess if this
5639 // info is not there but there are cases it cannot get right.
5640 if (Args[i].Alignment)
5641 FrameAlign = Args[i].Alignment;
5642 Flags.setByValAlign(FrameAlign);
5643 Flags.setByValSize(FrameSize);
5644 }
5645 if (Args[i].isNest)
5646 Flags.setNest();
5647 Flags.setOrigAlign(OriginalAlignment);
5648
5649 MVT PartVT = getRegisterType(VT);
5650 unsigned NumParts = getNumRegisters(VT);
5651 SmallVector<SDValue, 4> Parts(NumParts);
5652 ISD::NodeType ExtendKind = ISD::ANY_EXTEND;
5653
5654 if (Args[i].isSExt)
5655 ExtendKind = ISD::SIGN_EXTEND;
5656 else if (Args[i].isZExt)
5657 ExtendKind = ISD::ZERO_EXTEND;
5658
Dale Johannesen66978ee2009-01-31 02:22:37 +00005659 getCopyToParts(DAG, dl, Op, &Parts[0], NumParts, PartVT, ExtendKind);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005660
Dan Gohman98ca4f22009-08-05 01:29:28 +00005661 for (unsigned j = 0; j != NumParts; ++j) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005662 // if it isn't first piece, alignment must be 1
Dan Gohman98ca4f22009-08-05 01:29:28 +00005663 ISD::OutputArg MyFlags(Flags, Parts[j], i < NumFixedArgs);
5664 if (NumParts > 1 && j == 0)
5665 MyFlags.Flags.setSplit();
5666 else if (j != 0)
5667 MyFlags.Flags.setOrigAlign(1);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005668
Dan Gohman98ca4f22009-08-05 01:29:28 +00005669 Outs.push_back(MyFlags);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005670 }
5671 }
5672 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005673
Dan Gohman98ca4f22009-08-05 01:29:28 +00005674 // Handle the incoming return values from the call.
5675 SmallVector<ISD::InputArg, 32> Ins;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005676 SmallVector<MVT, 4> RetTys;
5677 ComputeValueVTs(*this, RetTy, RetTys);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005678 for (unsigned I = 0, E = RetTys.size(); I != E; ++I) {
5679 MVT VT = RetTys[I];
5680 MVT RegisterVT = getRegisterType(VT);
5681 unsigned NumRegs = getNumRegisters(VT);
Dan Gohman98ca4f22009-08-05 01:29:28 +00005682 for (unsigned i = 0; i != NumRegs; ++i) {
5683 ISD::InputArg MyFlags;
5684 MyFlags.VT = RegisterVT;
5685 MyFlags.Used = isReturnValueUsed;
5686 if (RetSExt)
5687 MyFlags.Flags.setSExt();
5688 if (RetZExt)
5689 MyFlags.Flags.setZExt();
5690 if (isInreg)
5691 MyFlags.Flags.setInReg();
5692 Ins.push_back(MyFlags);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005693 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005694 }
5695
Dan Gohman98ca4f22009-08-05 01:29:28 +00005696 // Check if target-dependent constraints permit a tail call here.
5697 // Target-independent constraints should be checked by the caller.
5698 if (isTailCall &&
5699 !IsEligibleForTailCallOptimization(Callee, CallConv, isVarArg, Ins, DAG))
5700 isTailCall = false;
5701
5702 SmallVector<SDValue, 4> InVals;
5703 Chain = LowerCall(Chain, Callee, CallConv, isVarArg, isTailCall,
5704 Outs, Ins, dl, DAG, InVals);
Dan Gohman5e866062009-08-06 15:37:27 +00005705
5706 // Verify that the target's LowerCall behaved as expected.
5707 assert(Chain.getNode() && Chain.getValueType() == MVT::Other &&
5708 "LowerCall didn't return a valid chain!");
5709 assert((!isTailCall || InVals.empty()) &&
5710 "LowerCall emitted a return value for a tail call!");
5711 assert((isTailCall || InVals.size() == Ins.size()) &&
5712 "LowerCall didn't emit the correct number of values!");
5713 DEBUG(for (unsigned i = 0, e = Ins.size(); i != e; ++i) {
5714 assert(InVals[i].getNode() &&
5715 "LowerCall emitted a null value!");
5716 assert(Ins[i].VT == InVals[i].getValueType() &&
5717 "LowerCall emitted a value with the wrong type!");
5718 });
Dan Gohman98ca4f22009-08-05 01:29:28 +00005719
5720 // For a tail call, the return value is merely live-out and there aren't
5721 // any nodes in the DAG representing it. Return a special value to
5722 // indicate that a tail call has been emitted and no more Instructions
5723 // should be processed in the current block.
5724 if (isTailCall) {
5725 DAG.setRoot(Chain);
5726 return std::make_pair(SDValue(), SDValue());
5727 }
5728
5729 // Collect the legal value parts into potentially illegal values
5730 // that correspond to the original function's return values.
5731 ISD::NodeType AssertOp = ISD::DELETED_NODE;
5732 if (RetSExt)
5733 AssertOp = ISD::AssertSext;
5734 else if (RetZExt)
5735 AssertOp = ISD::AssertZext;
5736 SmallVector<SDValue, 4> ReturnValues;
5737 unsigned CurReg = 0;
5738 for (unsigned I = 0, E = RetTys.size(); I != E; ++I) {
5739 MVT VT = RetTys[I];
5740 MVT RegisterVT = getRegisterType(VT);
5741 unsigned NumRegs = getNumRegisters(VT);
5742
5743 SDValue ReturnValue =
5744 getCopyFromParts(DAG, dl, &InVals[CurReg], NumRegs, RegisterVT, VT,
5745 AssertOp);
5746 ReturnValues.push_back(ReturnValue);
5747 CurReg += NumRegs;
5748 }
5749
5750 // For a function returning void, there is no return value. We can't create
5751 // such a node, so we just return a null return value in that case. In
5752 // that case, nothing will actualy look at the value.
5753 if (ReturnValues.empty())
5754 return std::make_pair(SDValue(), Chain);
5755
5756 SDValue Res = DAG.getNode(ISD::MERGE_VALUES, dl,
5757 DAG.getVTList(&RetTys[0], RetTys.size()),
5758 &ReturnValues[0], ReturnValues.size());
5759
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005760 return std::make_pair(Res, Chain);
5761}
5762
Duncan Sands9fbc7e22009-01-21 09:00:29 +00005763void TargetLowering::LowerOperationWrapper(SDNode *N,
5764 SmallVectorImpl<SDValue> &Results,
5765 SelectionDAG &DAG) {
5766 SDValue Res = LowerOperation(SDValue(N, 0), DAG);
Sanjiv Guptabb326bb2009-01-21 04:48:39 +00005767 if (Res.getNode())
5768 Results.push_back(Res);
5769}
5770
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005771SDValue TargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) {
Torok Edwinc23197a2009-07-14 16:55:14 +00005772 llvm_unreachable("LowerOperation not implemented for this target!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005773 return SDValue();
5774}
5775
5776
5777void SelectionDAGLowering::CopyValueToVirtualRegister(Value *V, unsigned Reg) {
5778 SDValue Op = getValue(V);
5779 assert((Op.getOpcode() != ISD::CopyFromReg ||
5780 cast<RegisterSDNode>(Op.getOperand(1))->getReg() != Reg) &&
5781 "Copy from a reg to the same reg!");
5782 assert(!TargetRegisterInfo::isPhysicalRegister(Reg) && "Is a physreg");
5783
5784 RegsForValue RFV(TLI, Reg, V->getType());
5785 SDValue Chain = DAG.getEntryNode();
Dale Johannesen66978ee2009-01-31 02:22:37 +00005786 RFV.getCopyToRegs(Op, DAG, getCurDebugLoc(), Chain, 0);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005787 PendingExports.push_back(Chain);
5788}
5789
5790#include "llvm/CodeGen/SelectionDAGISel.h"
5791
5792void SelectionDAGISel::
5793LowerArguments(BasicBlock *LLVMBB) {
5794 // If this is the entry block, emit arguments.
5795 Function &F = *LLVMBB->getParent();
Dan Gohman98ca4f22009-08-05 01:29:28 +00005796 SelectionDAG &DAG = SDL->DAG;
5797 SDValue OldRoot = DAG.getRoot();
5798 DebugLoc dl = SDL->getCurDebugLoc();
5799 const TargetData *TD = TLI.getTargetData();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005800
Dan Gohman98ca4f22009-08-05 01:29:28 +00005801 // Set up the incoming argument description vector.
5802 SmallVector<ISD::InputArg, 16> Ins;
5803 unsigned Idx = 1;
5804 for (Function::arg_iterator I = F.arg_begin(), E = F.arg_end();
5805 I != E; ++I, ++Idx) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005806 SmallVector<MVT, 4> ValueVTs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00005807 ComputeValueVTs(TLI, I->getType(), ValueVTs);
5808 bool isArgValueUsed = !I->use_empty();
5809 for (unsigned Value = 0, NumValues = ValueVTs.size();
5810 Value != NumValues; ++Value) {
5811 MVT VT = ValueVTs[Value];
5812 const Type *ArgTy = VT.getTypeForMVT();
5813 ISD::ArgFlagsTy Flags;
5814 unsigned OriginalAlignment =
5815 TD->getABITypeAlignment(ArgTy);
5816
5817 if (F.paramHasAttr(Idx, Attribute::ZExt))
5818 Flags.setZExt();
5819 if (F.paramHasAttr(Idx, Attribute::SExt))
5820 Flags.setSExt();
5821 if (F.paramHasAttr(Idx, Attribute::InReg))
5822 Flags.setInReg();
5823 if (F.paramHasAttr(Idx, Attribute::StructRet))
5824 Flags.setSRet();
5825 if (F.paramHasAttr(Idx, Attribute::ByVal)) {
5826 Flags.setByVal();
5827 const PointerType *Ty = cast<PointerType>(I->getType());
5828 const Type *ElementTy = Ty->getElementType();
5829 unsigned FrameAlign = TLI.getByValTypeAlignment(ElementTy);
5830 unsigned FrameSize = TD->getTypeAllocSize(ElementTy);
5831 // For ByVal, alignment should be passed from FE. BE will guess if
5832 // this info is not there but there are cases it cannot get right.
5833 if (F.getParamAlignment(Idx))
5834 FrameAlign = F.getParamAlignment(Idx);
5835 Flags.setByValAlign(FrameAlign);
5836 Flags.setByValSize(FrameSize);
5837 }
5838 if (F.paramHasAttr(Idx, Attribute::Nest))
5839 Flags.setNest();
5840 Flags.setOrigAlign(OriginalAlignment);
5841
5842 MVT RegisterVT = TLI.getRegisterType(VT);
5843 unsigned NumRegs = TLI.getNumRegisters(VT);
5844 for (unsigned i = 0; i != NumRegs; ++i) {
5845 ISD::InputArg MyFlags(Flags, RegisterVT, isArgValueUsed);
5846 if (NumRegs > 1 && i == 0)
5847 MyFlags.Flags.setSplit();
5848 // if it isn't first piece, alignment must be 1
5849 else if (i > 0)
5850 MyFlags.Flags.setOrigAlign(1);
5851 Ins.push_back(MyFlags);
5852 }
5853 }
5854 }
5855
5856 // Call the target to set up the argument values.
5857 SmallVector<SDValue, 8> InVals;
5858 SDValue NewRoot = TLI.LowerFormalArguments(DAG.getRoot(), F.getCallingConv(),
5859 F.isVarArg(), Ins,
5860 dl, DAG, InVals);
Dan Gohman5e866062009-08-06 15:37:27 +00005861
5862 // Verify that the target's LowerFormalArguments behaved as expected.
5863 assert(NewRoot.getNode() && NewRoot.getValueType() == MVT::Other &&
5864 "LowerFormalArguments didn't return a valid chain!");
5865 assert(InVals.size() == Ins.size() &&
5866 "LowerFormalArguments didn't emit the correct number of values!");
5867 DEBUG(for (unsigned i = 0, e = Ins.size(); i != e; ++i) {
5868 assert(InVals[i].getNode() &&
5869 "LowerFormalArguments emitted a null value!");
5870 assert(Ins[i].VT == InVals[i].getValueType() &&
5871 "LowerFormalArguments emitted a value with the wrong type!");
5872 });
5873
5874 // Update the DAG with the new chain value resulting from argument lowering.
Dan Gohman98ca4f22009-08-05 01:29:28 +00005875 DAG.setRoot(NewRoot);
5876
5877 // Set up the argument values.
5878 unsigned i = 0;
5879 Idx = 1;
5880 for (Function::arg_iterator I = F.arg_begin(), E = F.arg_end(); I != E;
5881 ++I, ++Idx) {
5882 SmallVector<SDValue, 4> ArgValues;
5883 SmallVector<MVT, 4> ValueVTs;
5884 ComputeValueVTs(TLI, I->getType(), ValueVTs);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005885 unsigned NumValues = ValueVTs.size();
Dan Gohman98ca4f22009-08-05 01:29:28 +00005886 for (unsigned Value = 0; Value != NumValues; ++Value) {
5887 MVT VT = ValueVTs[Value];
5888 MVT PartVT = TLI.getRegisterType(VT);
5889 unsigned NumParts = TLI.getNumRegisters(VT);
5890
5891 if (!I->use_empty()) {
5892 ISD::NodeType AssertOp = ISD::DELETED_NODE;
5893 if (F.paramHasAttr(Idx, Attribute::SExt))
5894 AssertOp = ISD::AssertSext;
5895 else if (F.paramHasAttr(Idx, Attribute::ZExt))
5896 AssertOp = ISD::AssertZext;
5897
5898 ArgValues.push_back(getCopyFromParts(DAG, dl, &InVals[i], NumParts,
5899 PartVT, VT, AssertOp));
5900 }
5901 i += NumParts;
5902 }
5903 if (!I->use_empty()) {
5904 SDL->setValue(I, DAG.getMergeValues(&ArgValues[0], NumValues,
5905 SDL->getCurDebugLoc()));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005906 // If this argument is live outside of the entry block, insert a copy from
5907 // whereever we got it to the vreg that other BB's will reference it as.
Dan Gohman98ca4f22009-08-05 01:29:28 +00005908 SDL->CopyToExportRegsIfNeeded(I);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005909 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005910 }
Dan Gohman98ca4f22009-08-05 01:29:28 +00005911 assert(i == InVals.size() && "Argument register count mismatch!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005912
5913 // Finally, if the target has anything special to do, allow it to do so.
5914 // FIXME: this should insert code into the DAG!
5915 EmitFunctionEntryCode(F, SDL->DAG.getMachineFunction());
5916}
5917
5918/// Handle PHI nodes in successor blocks. Emit code into the SelectionDAG to
5919/// ensure constants are generated when needed. Remember the virtual registers
5920/// that need to be added to the Machine PHI nodes as input. We cannot just
5921/// directly add them, because expansion might result in multiple MBB's for one
5922/// BB. As such, the start of the BB might correspond to a different MBB than
5923/// the end.
5924///
5925void
5926SelectionDAGISel::HandlePHINodesInSuccessorBlocks(BasicBlock *LLVMBB) {
5927 TerminatorInst *TI = LLVMBB->getTerminator();
5928
5929 SmallPtrSet<MachineBasicBlock *, 4> SuccsHandled;
5930
5931 // Check successor nodes' PHI nodes that expect a constant to be available
5932 // from this block.
5933 for (unsigned succ = 0, e = TI->getNumSuccessors(); succ != e; ++succ) {
5934 BasicBlock *SuccBB = TI->getSuccessor(succ);
5935 if (!isa<PHINode>(SuccBB->begin())) continue;
5936 MachineBasicBlock *SuccMBB = FuncInfo->MBBMap[SuccBB];
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005937
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005938 // If this terminator has multiple identical successors (common for
5939 // switches), only handle each succ once.
5940 if (!SuccsHandled.insert(SuccMBB)) continue;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005941
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005942 MachineBasicBlock::iterator MBBI = SuccMBB->begin();
5943 PHINode *PN;
5944
5945 // At this point we know that there is a 1-1 correspondence between LLVM PHI
5946 // nodes and Machine PHI nodes, but the incoming operands have not been
5947 // emitted yet.
5948 for (BasicBlock::iterator I = SuccBB->begin();
5949 (PN = dyn_cast<PHINode>(I)); ++I) {
5950 // Ignore dead phi's.
5951 if (PN->use_empty()) continue;
5952
5953 unsigned Reg;
5954 Value *PHIOp = PN->getIncomingValueForBlock(LLVMBB);
5955
5956 if (Constant *C = dyn_cast<Constant>(PHIOp)) {
5957 unsigned &RegOut = SDL->ConstantsOut[C];
5958 if (RegOut == 0) {
5959 RegOut = FuncInfo->CreateRegForValue(C);
5960 SDL->CopyValueToVirtualRegister(C, RegOut);
5961 }
5962 Reg = RegOut;
5963 } else {
5964 Reg = FuncInfo->ValueMap[PHIOp];
5965 if (Reg == 0) {
5966 assert(isa<AllocaInst>(PHIOp) &&
5967 FuncInfo->StaticAllocaMap.count(cast<AllocaInst>(PHIOp)) &&
5968 "Didn't codegen value into a register!??");
5969 Reg = FuncInfo->CreateRegForValue(PHIOp);
5970 SDL->CopyValueToVirtualRegister(PHIOp, Reg);
5971 }
5972 }
5973
5974 // Remember that this register needs to added to the machine PHI node as
5975 // the input for this MBB.
5976 SmallVector<MVT, 4> ValueVTs;
5977 ComputeValueVTs(TLI, PN->getType(), ValueVTs);
5978 for (unsigned vti = 0, vte = ValueVTs.size(); vti != vte; ++vti) {
5979 MVT VT = ValueVTs[vti];
5980 unsigned NumRegisters = TLI.getNumRegisters(VT);
5981 for (unsigned i = 0, e = NumRegisters; i != e; ++i)
5982 SDL->PHINodesToUpdate.push_back(std::make_pair(MBBI++, Reg+i));
5983 Reg += NumRegisters;
5984 }
5985 }
5986 }
5987 SDL->ConstantsOut.clear();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005988}
5989
Dan Gohman3df24e62008-09-03 23:12:08 +00005990/// This is the Fast-ISel version of HandlePHINodesInSuccessorBlocks. It only
5991/// supports legal types, and it emits MachineInstrs directly instead of
5992/// creating SelectionDAG nodes.
5993///
5994bool
5995SelectionDAGISel::HandlePHINodesInSuccessorBlocksFast(BasicBlock *LLVMBB,
5996 FastISel *F) {
5997 TerminatorInst *TI = LLVMBB->getTerminator();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005998
Dan Gohman3df24e62008-09-03 23:12:08 +00005999 SmallPtrSet<MachineBasicBlock *, 4> SuccsHandled;
6000 unsigned OrigNumPHINodesToUpdate = SDL->PHINodesToUpdate.size();
6001
6002 // Check successor nodes' PHI nodes that expect a constant to be available
6003 // from this block.
6004 for (unsigned succ = 0, e = TI->getNumSuccessors(); succ != e; ++succ) {
6005 BasicBlock *SuccBB = TI->getSuccessor(succ);
6006 if (!isa<PHINode>(SuccBB->begin())) continue;
6007 MachineBasicBlock *SuccMBB = FuncInfo->MBBMap[SuccBB];
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006008
Dan Gohman3df24e62008-09-03 23:12:08 +00006009 // If this terminator has multiple identical successors (common for
6010 // switches), only handle each succ once.
6011 if (!SuccsHandled.insert(SuccMBB)) continue;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006012
Dan Gohman3df24e62008-09-03 23:12:08 +00006013 MachineBasicBlock::iterator MBBI = SuccMBB->begin();
6014 PHINode *PN;
6015
6016 // At this point we know that there is a 1-1 correspondence between LLVM PHI
6017 // nodes and Machine PHI nodes, but the incoming operands have not been
6018 // emitted yet.
6019 for (BasicBlock::iterator I = SuccBB->begin();
6020 (PN = dyn_cast<PHINode>(I)); ++I) {
6021 // Ignore dead phi's.
6022 if (PN->use_empty()) continue;
6023
6024 // Only handle legal types. Two interesting things to note here. First,
6025 // by bailing out early, we may leave behind some dead instructions,
6026 // since SelectionDAG's HandlePHINodesInSuccessorBlocks will insert its
6027 // own moves. Second, this check is necessary becuase FastISel doesn't
6028 // use CreateRegForValue to create registers, so it always creates
6029 // exactly one register for each non-void instruction.
6030 MVT VT = TLI.getValueType(PN->getType(), /*AllowUnknown=*/true);
6031 if (VT == MVT::Other || !TLI.isTypeLegal(VT)) {
Dan Gohman74321ab2008-09-10 21:01:31 +00006032 // Promote MVT::i1.
6033 if (VT == MVT::i1)
6034 VT = TLI.getTypeToTransformTo(VT);
6035 else {
6036 SDL->PHINodesToUpdate.resize(OrigNumPHINodesToUpdate);
6037 return false;
6038 }
Dan Gohman3df24e62008-09-03 23:12:08 +00006039 }
6040
6041 Value *PHIOp = PN->getIncomingValueForBlock(LLVMBB);
6042
6043 unsigned Reg = F->getRegForValue(PHIOp);
6044 if (Reg == 0) {
6045 SDL->PHINodesToUpdate.resize(OrigNumPHINodesToUpdate);
6046 return false;
6047 }
6048 SDL->PHINodesToUpdate.push_back(std::make_pair(MBBI++, Reg));
6049 }
6050 }
6051
6052 return true;
6053}