blob: 42495bcb5683dd9056bb82e532c3932011e427a3 [file] [log] [blame]
Nate Begemana9795f82005-03-24 04:41:43 +00001//===-- PPC32ISelPattern.cpp - A pattern matching inst selector for PPC32 -===//
2//
3// The LLVM Compiler Infrastructure
4//
Nate Begeman5e966612005-03-24 06:28:42 +00005// This file was developed by Nate Begeman and is distributed under
Nate Begemana9795f82005-03-24 04:41:43 +00006// the University of Illinois Open Source License. See LICENSE.TXT for details.
Misha Brukmanb5f662f2005-04-21 23:30:14 +00007//
Nate Begemana9795f82005-03-24 04:41:43 +00008//===----------------------------------------------------------------------===//
9//
10// This file defines a pattern matching instruction selector for 32 bit PowerPC.
Nate Begeman815d6da2005-04-06 00:25:27 +000011// Magic number generation for integer divide from the PowerPC Compiler Writer's
12// Guide, section 3.2.3.5
Nate Begemana9795f82005-03-24 04:41:43 +000013//
14//===----------------------------------------------------------------------===//
15
Chris Lattner26689592005-10-14 23:51:18 +000016#include "PPC.h"
Chris Lattner26bd0d42005-10-14 23:45:43 +000017#include "PPCInstrBuilder.h"
Chris Lattner16e71f22005-10-14 23:59:06 +000018#include "PPCTargetMachine.h"
19#include "PPCISelLowering.h"
Nate Begemana3fd4002005-07-19 16:51:05 +000020#include "llvm/Constants.h"
Nate Begemana9795f82005-03-24 04:41:43 +000021#include "llvm/Function.h"
Nate Begemana3fd4002005-07-19 16:51:05 +000022#include "llvm/CodeGen/MachineConstantPool.h"
Nate Begemana9795f82005-03-24 04:41:43 +000023#include "llvm/CodeGen/MachineFunction.h"
Nate Begemana9795f82005-03-24 04:41:43 +000024#include "llvm/CodeGen/SelectionDAG.h"
25#include "llvm/CodeGen/SelectionDAGISel.h"
26#include "llvm/CodeGen/SSARegMap.h"
27#include "llvm/Target/TargetData.h"
Nate Begeman93075ec2005-04-04 23:40:36 +000028#include "llvm/Target/TargetOptions.h"
Nate Begemana9795f82005-03-24 04:41:43 +000029#include "llvm/Support/Debug.h"
30#include "llvm/Support/MathExtras.h"
31#include "llvm/ADT/Statistic.h"
32#include <set>
33#include <algorithm>
34using namespace llvm;
35
Nate Begemana9795f82005-03-24 04:41:43 +000036namespace {
Chris Lattner6d9aed42005-08-17 01:25:14 +000037Statistic<> Recorded("ppc-codegen", "Number of recording ops emitted");
38Statistic<> FusedFP ("ppc-codegen", "Number of fused fp operations");
39Statistic<> FrameOff("ppc-codegen", "Number of frame idx offsets collapsed");
Chris Lattner3c304a32005-08-05 22:05:03 +000040
Nate Begemana9795f82005-03-24 04:41:43 +000041//===--------------------------------------------------------------------===//
Chris Lattner6d9aed42005-08-17 01:25:14 +000042// ISel - PPC32 specific code to select PPC32 machine instructions for
43// SelectionDAG operations.
Nate Begemana9795f82005-03-24 04:41:43 +000044//===--------------------------------------------------------------------===//
Chris Lattner6d9aed42005-08-17 01:25:14 +000045
Nate Begemana9795f82005-03-24 04:41:43 +000046class ISel : public SelectionDAGISel {
Nate Begeman21e463b2005-10-16 05:39:50 +000047 PPCTargetLowering PPCLowering;
Nate Begeman815d6da2005-04-06 00:25:27 +000048 SelectionDAG *ISelDAG; // Hack to support us having a dag->dag transform
49 // for sdiv and udiv until it is put into the future
50 // dag combiner.
Misha Brukmanb5f662f2005-04-21 23:30:14 +000051
Nate Begemana9795f82005-03-24 04:41:43 +000052 /// ExprMap - As shared expressions are codegen'd, we keep track of which
53 /// vreg the value is produced in, so we only emit one copy of each compiled
54 /// tree.
55 std::map<SDOperand, unsigned> ExprMap;
Nate Begemanc7b09f12005-03-25 08:34:25 +000056
57 unsigned GlobalBaseReg;
58 bool GlobalBaseInitialized;
Nate Begemanc7bd4822005-04-11 06:34:10 +000059 bool RecordSuccess;
Nate Begemana9795f82005-03-24 04:41:43 +000060public:
Nate Begeman21e463b2005-10-16 05:39:50 +000061 ISel(TargetMachine &TM) : SelectionDAGISel(PPCLowering), PPCLowering(TM),
Nate Begeman815d6da2005-04-06 00:25:27 +000062 ISelDAG(0) {}
Misha Brukmanb5f662f2005-04-21 23:30:14 +000063
Nate Begemanc7b09f12005-03-25 08:34:25 +000064 /// runOnFunction - Override this function in order to reset our per-function
65 /// variables.
66 virtual bool runOnFunction(Function &Fn) {
67 // Make sure we re-emit a set of the global base reg if necessary
68 GlobalBaseInitialized = false;
69 return SelectionDAGISel::runOnFunction(Fn);
Misha Brukmanb5f662f2005-04-21 23:30:14 +000070 }
71
Nate Begemana9795f82005-03-24 04:41:43 +000072 /// InstructionSelectBasicBlock - This callback is invoked by
73 /// SelectionDAGISel when it has created a SelectionDAG for us to codegen.
74 virtual void InstructionSelectBasicBlock(SelectionDAG &DAG) {
75 DEBUG(BB->dump());
76 // Codegen the basic block.
Nate Begeman815d6da2005-04-06 00:25:27 +000077 ISelDAG = &DAG;
Nate Begemana9795f82005-03-24 04:41:43 +000078 Select(DAG.getRoot());
Misha Brukmanb5f662f2005-04-21 23:30:14 +000079
Nate Begemana9795f82005-03-24 04:41:43 +000080 // Clear state used for selection.
81 ExprMap.clear();
Nate Begeman815d6da2005-04-06 00:25:27 +000082 ISelDAG = 0;
Nate Begemana9795f82005-03-24 04:41:43 +000083 }
Nate Begeman815d6da2005-04-06 00:25:27 +000084
Chris Lattner54abfc52005-08-11 17:15:31 +000085 // convenience functions for virtual register creation
86 inline unsigned MakeIntReg() {
Nate Begeman1d9d7422005-10-18 00:28:58 +000087 return RegMap->createVirtualRegister(PPC::GPRCRegisterClass);
Chris Lattner54abfc52005-08-11 17:15:31 +000088 }
Chris Lattner54abfc52005-08-11 17:15:31 +000089
Nate Begeman815d6da2005-04-06 00:25:27 +000090 // dag -> dag expanders for integer divide by constant
91 SDOperand BuildSDIVSequence(SDOperand N);
92 SDOperand BuildUDIVSequence(SDOperand N);
Misha Brukmanb5f662f2005-04-21 23:30:14 +000093
Nate Begemandffcfcc2005-04-01 00:32:34 +000094 unsigned getGlobalBaseReg();
Nate Begemanc24d4842005-08-10 20:52:09 +000095 void MoveCRtoGPR(unsigned CCReg, ISD::CondCode CC, unsigned Result);
Nate Begeman7ddecb42005-04-06 23:51:40 +000096 bool SelectBitfieldInsert(SDOperand OR, unsigned Result);
Nate Begeman3664cef2005-04-13 22:14:14 +000097 unsigned FoldIfWideZeroExtend(SDOperand N);
Nate Begemanc24d4842005-08-10 20:52:09 +000098 unsigned SelectCC(SDOperand LHS, SDOperand RHS, ISD::CondCode CC);
Chris Lattnerb4138c42005-08-10 18:11:33 +000099 bool SelectIntImmediateExpr(SDOperand N, unsigned Result,
Chris Lattner0d7d99f2005-08-10 16:34:52 +0000100 unsigned OCHi, unsigned OCLo,
Chris Lattnerb4138c42005-08-10 18:11:33 +0000101 bool IsArithmetic = false, bool Negate = false);
Nate Begemanc7bd4822005-04-11 06:34:10 +0000102 unsigned SelectExpr(SDOperand N, bool Recording=false);
Nate Begemana9795f82005-03-24 04:41:43 +0000103 void Select(SDOperand N);
Misha Brukmanb5f662f2005-04-21 23:30:14 +0000104
Nate Begeman2a05c8e2005-07-28 03:02:05 +0000105 unsigned SelectAddr(SDOperand N, unsigned& Reg, int& offset);
Nate Begemana9795f82005-03-24 04:41:43 +0000106 void SelectBranchCC(SDOperand N);
Chris Lattner3f270132005-08-02 19:07:49 +0000107
108 virtual const char *getPassName() const {
109 return "PowerPC Pattern Instruction Selection";
110 }
Nate Begemana9795f82005-03-24 04:41:43 +0000111};
112
Chris Lattner02efa6c2005-08-08 21:08:09 +0000113// isRunOfOnes - Returns true iff Val consists of one contiguous run of 1s with
114// any number of 0s on either side. The 1s are allowed to wrap from LSB to
115// MSB, so 0x000FFF0, 0x0000FFFF, and 0xFF0000FF are all runs. 0x0F0F0000 is
116// not, since all 1s are not contiguous.
117static bool isRunOfOnes(unsigned Val, unsigned &MB, unsigned &ME) {
118 if (isShiftedMask_32(Val)) {
119 // look for the first non-zero bit
120 MB = CountLeadingZeros_32(Val);
121 // look for the first zero bit after the run of ones
122 ME = CountLeadingZeros_32((Val - 1) ^ Val);
123 return true;
124 } else if (isShiftedMask_32(Val = ~Val)) { // invert mask
125 // effectively look for the first zero bit
126 ME = CountLeadingZeros_32(Val) - 1;
127 // effectively look for the first one bit after the run of zeros
128 MB = CountLeadingZeros_32((Val - 1) ^ Val) + 1;
129 return true;
130 }
131 // no run present
132 return false;
133}
134
Chris Lattnercf1cf182005-08-08 21:10:27 +0000135// isRotateAndMask - Returns true if Mask and Shift can be folded in to a rotate
136// and mask opcode and mask operation.
137static bool isRotateAndMask(unsigned Opcode, unsigned Shift, unsigned Mask,
138 bool IsShiftMask,
139 unsigned &SH, unsigned &MB, unsigned &ME) {
140 if (Shift > 31) return false;
141 unsigned Indeterminant = ~0; // bit mask marking indeterminant results
142
143 if (Opcode == ISD::SHL) { // shift left
144 // apply shift to mask if it comes first
145 if (IsShiftMask) Mask = Mask << Shift;
146 // determine which bits are made indeterminant by shift
147 Indeterminant = ~(0xFFFFFFFFu << Shift);
Chris Lattnerd2424192005-10-15 19:04:48 +0000148 } else if (Opcode == ISD::SRL) { // shift rights
Chris Lattnercf1cf182005-08-08 21:10:27 +0000149 // apply shift to mask if it comes first
150 if (IsShiftMask) Mask = Mask >> Shift;
151 // determine which bits are made indeterminant by shift
152 Indeterminant = ~(0xFFFFFFFFu >> Shift);
153 // adjust for the left rotate
154 Shift = 32 - Shift;
155 }
156
157 // if the mask doesn't intersect any Indeterminant bits
Jim Laskeycf083e32005-08-12 23:52:46 +0000158 if (Mask && !(Mask & Indeterminant)) {
Chris Lattnercf1cf182005-08-08 21:10:27 +0000159 SH = Shift;
160 // make sure the mask is still a mask (wrap arounds may not be)
161 return isRunOfOnes(Mask, MB, ME);
162 }
163
164 // can't do it
165 return false;
166}
167
Chris Lattner59b21c22005-08-09 18:29:55 +0000168// isIntImmediate - This method tests to see if a constant operand.
Chris Lattnercf1cf182005-08-08 21:10:27 +0000169// If so Imm will receive the 32 bit value.
Chris Lattner59b21c22005-08-09 18:29:55 +0000170static bool isIntImmediate(SDOperand N, unsigned& Imm) {
Chris Lattnercf1cf182005-08-08 21:10:27 +0000171 // test for constant
Chris Lattner59b21c22005-08-09 18:29:55 +0000172 if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(N)) {
Chris Lattnercf1cf182005-08-08 21:10:27 +0000173 // retrieve value
Jim Laskeyb454cfd2005-08-18 00:15:15 +0000174 Imm = (unsigned)CN->getValue();
Chris Lattnercf1cf182005-08-08 21:10:27 +0000175 // passes muster
176 return true;
177 }
178 // not a constant
179 return false;
180}
181
Jim Laskey191cf942005-08-11 21:59:23 +0000182// isOpcWithIntImmediate - This method tests to see if the node is a specific
183// opcode and that it has a immediate integer right operand.
184// If so Imm will receive the 32 bit value.
185static bool isOpcWithIntImmediate(SDOperand N, unsigned Opc, unsigned& Imm) {
186 return N.getOpcode() == Opc && isIntImmediate(N.getOperand(1), Imm);
187}
188
Chris Lattnercf1cf182005-08-08 21:10:27 +0000189// isOprShiftImm - Returns true if the specified operand is a shift opcode with
190// a immediate shift count less than 32.
191static bool isOprShiftImm(SDOperand N, unsigned& Opc, unsigned& SH) {
192 Opc = N.getOpcode();
193 return (Opc == ISD::SHL || Opc == ISD::SRL || Opc == ISD::SRA) &&
Chris Lattner59b21c22005-08-09 18:29:55 +0000194 isIntImmediate(N.getOperand(1), SH) && SH < 32;
Chris Lattnercf1cf182005-08-08 21:10:27 +0000195}
196
197// isOprNot - Returns true if the specified operand is an xor with immediate -1.
198static bool isOprNot(SDOperand N) {
199 unsigned Imm;
Jim Laskey191cf942005-08-11 21:59:23 +0000200 return isOpcWithIntImmediate(N, ISD::XOR, Imm) && (signed)Imm == -1;
Chris Lattnercf1cf182005-08-08 21:10:27 +0000201}
202
203// Immediate constant composers.
204// Lo16 - grabs the lo 16 bits from a 32 bit constant.
205// Hi16 - grabs the hi 16 bits from a 32 bit constant.
206// HA16 - computes the hi bits required if the lo bits are add/subtracted in
207// arithmethically.
208static unsigned Lo16(unsigned x) { return x & 0x0000FFFF; }
209static unsigned Hi16(unsigned x) { return Lo16(x >> 16); }
210static unsigned HA16(unsigned x) { return Hi16((signed)x - (signed short)x); }
211
Nate Begemanc7bd4822005-04-11 06:34:10 +0000212/// NodeHasRecordingVariant - If SelectExpr can always produce code for
213/// NodeOpcode that also sets CR0 as a side effect, return true. Otherwise,
214/// return false.
215static bool NodeHasRecordingVariant(unsigned NodeOpcode) {
216 switch(NodeOpcode) {
217 default: return false;
218 case ISD::AND:
Misha Brukmanb5f662f2005-04-21 23:30:14 +0000219 case ISD::OR:
Chris Lattner519f40b2005-04-13 02:46:17 +0000220 return true;
Nate Begemanc7bd4822005-04-11 06:34:10 +0000221 }
222}
223
Nate Begeman3e897162005-03-31 23:55:40 +0000224/// getBCCForSetCC - Returns the PowerPC condition branch mnemonic corresponding
Nate Begemanc24d4842005-08-10 20:52:09 +0000225/// to Condition.
226static unsigned getBCCForSetCC(ISD::CondCode CC) {
227 switch (CC) {
Nate Begeman3e897162005-03-31 23:55:40 +0000228 default: assert(0 && "Unknown condition!"); abort();
229 case ISD::SETEQ: return PPC::BEQ;
230 case ISD::SETNE: return PPC::BNE;
Nate Begemanc24d4842005-08-10 20:52:09 +0000231 case ISD::SETULT:
Nate Begeman3e897162005-03-31 23:55:40 +0000232 case ISD::SETLT: return PPC::BLT;
Nate Begemanc24d4842005-08-10 20:52:09 +0000233 case ISD::SETULE:
Nate Begeman3e897162005-03-31 23:55:40 +0000234 case ISD::SETLE: return PPC::BLE;
Nate Begemanc24d4842005-08-10 20:52:09 +0000235 case ISD::SETUGT:
Nate Begeman3e897162005-03-31 23:55:40 +0000236 case ISD::SETGT: return PPC::BGT;
Nate Begemanc24d4842005-08-10 20:52:09 +0000237 case ISD::SETUGE:
Nate Begeman3e897162005-03-31 23:55:40 +0000238 case ISD::SETGE: return PPC::BGE;
239 }
Nate Begeman04730362005-04-01 04:45:11 +0000240 return 0;
241}
242
Nate Begeman7bfba7d2005-04-14 09:45:08 +0000243/// getCRIdxForSetCC - Return the index of the condition register field
244/// associated with the SetCC condition, and whether or not the field is
245/// treated as inverted. That is, lt = 0; ge = 0 inverted.
Nate Begemanc24d4842005-08-10 20:52:09 +0000246static unsigned getCRIdxForSetCC(ISD::CondCode CC, bool& Inv) {
247 switch (CC) {
Nate Begeman7bfba7d2005-04-14 09:45:08 +0000248 default: assert(0 && "Unknown condition!"); abort();
Misha Brukmanb5f662f2005-04-21 23:30:14 +0000249 case ISD::SETULT:
Nate Begeman7bfba7d2005-04-14 09:45:08 +0000250 case ISD::SETLT: Inv = false; return 0;
251 case ISD::SETUGE:
252 case ISD::SETGE: Inv = true; return 0;
253 case ISD::SETUGT:
254 case ISD::SETGT: Inv = false; return 1;
255 case ISD::SETULE:
256 case ISD::SETLE: Inv = true; return 1;
257 case ISD::SETEQ: Inv = false; return 2;
258 case ISD::SETNE: Inv = true; return 2;
259 }
260 return 0;
261}
262
Nate Begeman04730362005-04-01 04:45:11 +0000263/// IndexedOpForOp - Return the indexed variant for each of the PowerPC load
264/// and store immediate instructions.
265static unsigned IndexedOpForOp(unsigned Opcode) {
266 switch(Opcode) {
267 default: assert(0 && "Unknown opcode!"); abort();
268 case PPC::LBZ: return PPC::LBZX; case PPC::STB: return PPC::STBX;
269 case PPC::LHZ: return PPC::LHZX; case PPC::STH: return PPC::STHX;
270 case PPC::LHA: return PPC::LHAX; case PPC::STW: return PPC::STWX;
271 case PPC::LWZ: return PPC::LWZX; case PPC::STFS: return PPC::STFSX;
272 case PPC::LFS: return PPC::LFSX; case PPC::STFD: return PPC::STFDX;
273 case PPC::LFD: return PPC::LFDX;
274 }
275 return 0;
Nate Begeman3e897162005-03-31 23:55:40 +0000276}
Nate Begemana9795f82005-03-24 04:41:43 +0000277}
278
Nate Begemanc7b09f12005-03-25 08:34:25 +0000279/// getGlobalBaseReg - Output the instructions required to put the
280/// base address to use for accessing globals into a register.
281///
282unsigned ISel::getGlobalBaseReg() {
283 if (!GlobalBaseInitialized) {
284 // Insert the set of GlobalBaseReg into the first MBB of the function
285 MachineBasicBlock &FirstMBB = BB->getParent()->front();
286 MachineBasicBlock::iterator MBBI = FirstMBB.begin();
Chris Lattner54abfc52005-08-11 17:15:31 +0000287 GlobalBaseReg = MakeIntReg();
Nate Begemanc7b09f12005-03-25 08:34:25 +0000288 BuildMI(FirstMBB, MBBI, PPC::MovePCtoLR, 0, PPC::LR);
Chris Lattner3f852b42005-08-18 23:24:50 +0000289 BuildMI(FirstMBB, MBBI, PPC::MFLR, 1, GlobalBaseReg);
Nate Begemanc7b09f12005-03-25 08:34:25 +0000290 GlobalBaseInitialized = true;
291 }
292 return GlobalBaseReg;
293}
294
Misha Brukmanb5f662f2005-04-21 23:30:14 +0000295/// MoveCRtoGPR - Move CCReg[Idx] to the least significant bit of Result. If
Nate Begeman1cbf3ab2005-04-18 07:48:09 +0000296/// Inv is true, then invert the result.
Nate Begemanc24d4842005-08-10 20:52:09 +0000297void ISel::MoveCRtoGPR(unsigned CCReg, ISD::CondCode CC, unsigned Result){
298 bool Inv;
Chris Lattner54abfc52005-08-11 17:15:31 +0000299 unsigned IntCR = MakeIntReg();
Nate Begemanc24d4842005-08-10 20:52:09 +0000300 unsigned Idx = getCRIdxForSetCC(CC, Inv);
Nate Begeman1cbf3ab2005-04-18 07:48:09 +0000301 BuildMI(BB, PPC::MCRF, 1, PPC::CR7).addReg(CCReg);
Chris Lattner3c304a32005-08-05 22:05:03 +0000302 bool GPOpt =
303 TLI.getTargetMachine().getSubtarget<PPCSubtarget>().isGigaProcessor();
Nate Begeman27d53ba2005-08-19 03:42:28 +0000304 if (GPOpt)
305 BuildMI(BB, PPC::MFOCRF, 1, IntCR).addReg(PPC::CR7);
306 else
307 BuildMI(BB, PPC::MFCR, 0, IntCR);
Nate Begeman1cbf3ab2005-04-18 07:48:09 +0000308 if (Inv) {
Chris Lattner54abfc52005-08-11 17:15:31 +0000309 unsigned Tmp1 = MakeIntReg();
Nate Begeman1cbf3ab2005-04-18 07:48:09 +0000310 BuildMI(BB, PPC::RLWINM, 4, Tmp1).addReg(IntCR).addImm(32-(3-Idx))
311 .addImm(31).addImm(31);
312 BuildMI(BB, PPC::XORI, 2, Result).addReg(Tmp1).addImm(1);
313 } else {
314 BuildMI(BB, PPC::RLWINM, 4, Result).addReg(IntCR).addImm(32-(3-Idx))
315 .addImm(31).addImm(31);
316 }
317}
318
Misha Brukmanb5f662f2005-04-21 23:30:14 +0000319/// SelectBitfieldInsert - turn an or of two masked values into
Nate Begeman7ddecb42005-04-06 23:51:40 +0000320/// the rotate left word immediate then mask insert (rlwimi) instruction.
321/// Returns true on success, false if the caller still needs to select OR.
322///
323/// Patterns matched:
324/// 1. or shl, and 5. or and, and
325/// 2. or and, shl 6. or shl, shr
326/// 3. or shr, and 7. or shr, shl
327/// 4. or and, shr
328bool ISel::SelectBitfieldInsert(SDOperand OR, unsigned Result) {
Nate Begemancd08e4c2005-04-09 20:09:12 +0000329 bool IsRotate = false;
Nate Begeman7ddecb42005-04-06 23:51:40 +0000330 unsigned TgtMask = 0xFFFFFFFF, InsMask = 0xFFFFFFFF, Amount = 0;
Chris Lattner2b48bc62005-08-11 17:56:50 +0000331 unsigned Value;
Jeff Cohen00b168892005-07-27 06:12:32 +0000332
Nate Begemanb2c4bf32005-06-08 04:14:27 +0000333 SDOperand Op0 = OR.getOperand(0);
334 SDOperand Op1 = OR.getOperand(1);
335
336 unsigned Op0Opc = Op0.getOpcode();
337 unsigned Op1Opc = Op1.getOpcode();
Misha Brukmanb5f662f2005-04-21 23:30:14 +0000338
Nate Begeman7ddecb42005-04-06 23:51:40 +0000339 // Verify that we have the correct opcodes
340 if (ISD::SHL != Op0Opc && ISD::SRL != Op0Opc && ISD::AND != Op0Opc)
341 return false;
342 if (ISD::SHL != Op1Opc && ISD::SRL != Op1Opc && ISD::AND != Op1Opc)
343 return false;
Misha Brukmanb5f662f2005-04-21 23:30:14 +0000344
Nate Begeman7ddecb42005-04-06 23:51:40 +0000345 // Generate Mask value for Target
Chris Lattner2b48bc62005-08-11 17:56:50 +0000346 if (isIntImmediate(Op0.getOperand(1), Value)) {
Nate Begeman7ddecb42005-04-06 23:51:40 +0000347 switch(Op0Opc) {
Chris Lattner2b48bc62005-08-11 17:56:50 +0000348 case ISD::SHL: TgtMask <<= Value; break;
349 case ISD::SRL: TgtMask >>= Value; break;
350 case ISD::AND: TgtMask &= Value; break;
Nate Begeman7ddecb42005-04-06 23:51:40 +0000351 }
352 } else {
353 return false;
354 }
Misha Brukmanb5f662f2005-04-21 23:30:14 +0000355
Nate Begeman7ddecb42005-04-06 23:51:40 +0000356 // Generate Mask value for Insert
Chris Lattner2b48bc62005-08-11 17:56:50 +0000357 if (isIntImmediate(Op1.getOperand(1), Value)) {
Nate Begeman7ddecb42005-04-06 23:51:40 +0000358 switch(Op1Opc) {
Misha Brukmanb5f662f2005-04-21 23:30:14 +0000359 case ISD::SHL:
Chris Lattner2b48bc62005-08-11 17:56:50 +0000360 Amount = Value;
Nate Begemancd08e4c2005-04-09 20:09:12 +0000361 InsMask <<= Amount;
362 if (Op0Opc == ISD::SRL) IsRotate = true;
Nate Begeman7ddecb42005-04-06 23:51:40 +0000363 break;
Misha Brukmanb5f662f2005-04-21 23:30:14 +0000364 case ISD::SRL:
Chris Lattner2b48bc62005-08-11 17:56:50 +0000365 Amount = Value;
Misha Brukmanb5f662f2005-04-21 23:30:14 +0000366 InsMask >>= Amount;
Nate Begeman7ddecb42005-04-06 23:51:40 +0000367 Amount = 32-Amount;
Nate Begemancd08e4c2005-04-09 20:09:12 +0000368 if (Op0Opc == ISD::SHL) IsRotate = true;
Nate Begeman7ddecb42005-04-06 23:51:40 +0000369 break;
Misha Brukmanb5f662f2005-04-21 23:30:14 +0000370 case ISD::AND:
Chris Lattner2b48bc62005-08-11 17:56:50 +0000371 InsMask &= Value;
Nate Begeman7ddecb42005-04-06 23:51:40 +0000372 break;
373 }
374 } else {
375 return false;
376 }
Misha Brukmanb5f662f2005-04-21 23:30:14 +0000377
Nate Begemanb2c4bf32005-06-08 04:14:27 +0000378 unsigned Tmp3 = 0;
379
380 // If both of the inputs are ANDs and one of them has a logical shift by
381 // constant as its input, make that the inserted value so that we can combine
382 // the shift into the rotate part of the rlwimi instruction
383 if (Op0Opc == ISD::AND && Op1Opc == ISD::AND) {
Jeff Cohen00b168892005-07-27 06:12:32 +0000384 if (Op1.getOperand(0).getOpcode() == ISD::SHL ||
Nate Begemanb2c4bf32005-06-08 04:14:27 +0000385 Op1.getOperand(0).getOpcode() == ISD::SRL) {
Chris Lattner2b48bc62005-08-11 17:56:50 +0000386 if (isIntImmediate(Op1.getOperand(0).getOperand(1), Value)) {
Jeff Cohen00b168892005-07-27 06:12:32 +0000387 Amount = Op1.getOperand(0).getOpcode() == ISD::SHL ?
Chris Lattner2b48bc62005-08-11 17:56:50 +0000388 Value : 32 - Value;
Nate Begemanb2c4bf32005-06-08 04:14:27 +0000389 Tmp3 = SelectExpr(Op1.getOperand(0).getOperand(0));
390 }
391 } else if (Op0.getOperand(0).getOpcode() == ISD::SHL ||
392 Op0.getOperand(0).getOpcode() == ISD::SRL) {
Chris Lattner2b48bc62005-08-11 17:56:50 +0000393 if (isIntImmediate(Op0.getOperand(0).getOperand(1), Value)) {
Nate Begemanb2c4bf32005-06-08 04:14:27 +0000394 std::swap(Op0, Op1);
395 std::swap(TgtMask, InsMask);
Jeff Cohen00b168892005-07-27 06:12:32 +0000396 Amount = Op1.getOperand(0).getOpcode() == ISD::SHL ?
Chris Lattner2b48bc62005-08-11 17:56:50 +0000397 Value : 32 - Value;
Nate Begemanb2c4bf32005-06-08 04:14:27 +0000398 Tmp3 = SelectExpr(Op1.getOperand(0).getOperand(0));
399 }
400 }
401 }
402
Nate Begeman7ddecb42005-04-06 23:51:40 +0000403 // Verify that the Target mask and Insert mask together form a full word mask
404 // and that the Insert mask is a run of set bits (which implies both are runs
405 // of set bits). Given that, Select the arguments and generate the rlwimi
406 // instruction.
407 unsigned MB, ME;
Chris Lattner02efa6c2005-08-08 21:08:09 +0000408 if (((TgtMask & InsMask) == 0) && isRunOfOnes(InsMask, MB, ME)) {
Nate Begeman7ddecb42005-04-06 23:51:40 +0000409 unsigned Tmp1, Tmp2;
Nate Begemanb2c4bf32005-06-08 04:14:27 +0000410 bool fullMask = (TgtMask ^ InsMask) == 0xFFFFFFFF;
Nate Begemancd08e4c2005-04-09 20:09:12 +0000411 // Check for rotlwi / rotrwi here, a special case of bitfield insert
412 // where both bitfield halves are sourced from the same value.
Nate Begemanb2c4bf32005-06-08 04:14:27 +0000413 if (IsRotate && fullMask &&
Nate Begemancd08e4c2005-04-09 20:09:12 +0000414 OR.getOperand(0).getOperand(0) == OR.getOperand(1).getOperand(0)) {
Nate Begemancd08e4c2005-04-09 20:09:12 +0000415 Tmp1 = SelectExpr(OR.getOperand(0).getOperand(0));
416 BuildMI(BB, PPC::RLWINM, 4, Result).addReg(Tmp1).addImm(Amount)
417 .addImm(0).addImm(31);
418 return true;
419 }
Nate Begemanb2c4bf32005-06-08 04:14:27 +0000420 if (Op0Opc == ISD::AND && fullMask)
421 Tmp1 = SelectExpr(Op0.getOperand(0));
Nate Begeman7ddecb42005-04-06 23:51:40 +0000422 else
Nate Begemanb2c4bf32005-06-08 04:14:27 +0000423 Tmp1 = SelectExpr(Op0);
424 Tmp2 = Tmp3 ? Tmp3 : SelectExpr(Op1.getOperand(0));
Nate Begeman7ddecb42005-04-06 23:51:40 +0000425 BuildMI(BB, PPC::RLWIMI, 5, Result).addReg(Tmp1).addReg(Tmp2)
426 .addImm(Amount).addImm(MB).addImm(ME);
427 return true;
428 }
429 return false;
430}
431
Nate Begeman3664cef2005-04-13 22:14:14 +0000432/// FoldIfWideZeroExtend - 32 bit PowerPC implicit masks shift amounts to the
433/// low six bits. If the shift amount is an ISD::AND node with a mask that is
434/// wider than the implicit mask, then we can get rid of the AND and let the
435/// shift do the mask.
436unsigned ISel::FoldIfWideZeroExtend(SDOperand N) {
Jim Laskey191cf942005-08-11 21:59:23 +0000437 unsigned C;
438 if (isOpcWithIntImmediate(N, ISD::AND, C) && isMask_32(C) && C > 63)
Nate Begeman3664cef2005-04-13 22:14:14 +0000439 return SelectExpr(N.getOperand(0));
440 else
441 return SelectExpr(N);
442}
443
Nate Begemanc24d4842005-08-10 20:52:09 +0000444unsigned ISel::SelectCC(SDOperand LHS, SDOperand RHS, ISD::CondCode CC) {
Nate Begeman1b7f7fb2005-04-13 23:15:44 +0000445 unsigned Result, Tmp1, Tmp2;
Nate Begeman9765c252005-04-12 21:22:28 +0000446 bool AlreadySelected = false;
Misha Brukmanb5f662f2005-04-21 23:30:14 +0000447
Nate Begeman1b7f7fb2005-04-13 23:15:44 +0000448 // Allocate a condition register for this expression
Nate Begeman1d9d7422005-10-18 00:28:58 +0000449 Result = RegMap->createVirtualRegister(PPC::CRRCRegisterClass);
Misha Brukmanb5f662f2005-04-21 23:30:14 +0000450
Nate Begemanc24d4842005-08-10 20:52:09 +0000451 // Use U to determine whether the SETCC immediate range is signed or not.
452 bool U = ISD::isUnsignedIntSetCC(CC);
453 if (isIntImmediate(RHS, Tmp2) &&
454 ((U && isUInt16(Tmp2)) || (!U && isInt16(Tmp2)))) {
455 Tmp2 = Lo16(Tmp2);
456 // For comparisons against zero, we can implicity set CR0 if a recording
457 // variant (e.g. 'or.' instead of 'or') of the instruction that defines
458 // operand zero of the SetCC node is available.
459 if (Tmp2 == 0 &&
460 NodeHasRecordingVariant(LHS.getOpcode()) && LHS.Val->hasOneUse()) {
461 RecordSuccess = false;
462 Tmp1 = SelectExpr(LHS, true);
463 if (RecordSuccess) {
464 ++Recorded;
465 BuildMI(BB, PPC::MCRF, 1, Result).addReg(PPC::CR0);
466 return Result;
Nate Begemanc7bd4822005-04-11 06:34:10 +0000467 }
Nate Begemanc24d4842005-08-10 20:52:09 +0000468 AlreadySelected = true;
Nate Begemandffcfcc2005-04-01 00:32:34 +0000469 }
Nate Begemanc24d4842005-08-10 20:52:09 +0000470 // If we could not implicitly set CR0, then emit a compare immediate
471 // instead.
472 if (!AlreadySelected) Tmp1 = SelectExpr(LHS);
473 if (U)
474 BuildMI(BB, PPC::CMPLWI, 2, Result).addReg(Tmp1).addImm(Tmp2);
475 else
476 BuildMI(BB, PPC::CMPWI, 2, Result).addReg(Tmp1).addSImm(Tmp2);
Nate Begemandffcfcc2005-04-01 00:32:34 +0000477 } else {
Chris Lattner919c0322005-10-01 01:35:02 +0000478 unsigned CompareOpc;
479 if (MVT::isInteger(LHS.getValueType()))
480 CompareOpc = U ? PPC::CMPLW : PPC::CMPW;
481 else if (LHS.getValueType() == MVT::f32)
482 CompareOpc = PPC::FCMPUS;
483 else
484 CompareOpc = PPC::FCMPUD;
Nate Begemanc24d4842005-08-10 20:52:09 +0000485 Tmp1 = SelectExpr(LHS);
486 Tmp2 = SelectExpr(RHS);
487 BuildMI(BB, CompareOpc, 2, Result).addReg(Tmp1).addReg(Tmp2);
Nate Begeman1cbf3ab2005-04-18 07:48:09 +0000488 }
489 return Result;
490}
491
Nate Begemand3ded2d2005-08-08 22:22:56 +0000492/// Check to see if the load is a constant offset from a base register.
Nate Begeman2a05c8e2005-07-28 03:02:05 +0000493unsigned ISel::SelectAddr(SDOperand N, unsigned& Reg, int& offset)
Nate Begemana9795f82005-03-24 04:41:43 +0000494{
Nate Begeman96fc6812005-03-31 02:05:53 +0000495 unsigned imm = 0, opcode = N.getOpcode();
Nate Begeman04730362005-04-01 04:45:11 +0000496 if (N.getOpcode() == ISD::ADD) {
Nate Begeman2a05c8e2005-07-28 03:02:05 +0000497 bool isFrame = N.getOperand(0).getOpcode() == ISD::FrameIndex;
Chris Lattner59b21c22005-08-09 18:29:55 +0000498 if (isIntImmediate(N.getOperand(1), imm) && isInt16(imm)) {
Chris Lattner8fd19802005-08-08 21:12:35 +0000499 offset = Lo16(imm);
Nate Begeman2a05c8e2005-07-28 03:02:05 +0000500 if (isFrame) {
501 ++FrameOff;
502 Reg = cast<FrameIndexSDNode>(N.getOperand(0))->getIndex();
503 return 1;
504 } else {
505 Reg = SelectExpr(N.getOperand(0));
506 return 0;
507 }
508 } else {
509 Reg = SelectExpr(N.getOperand(0));
510 offset = SelectExpr(N.getOperand(1));
511 return 2;
Misha Brukmanb5f662f2005-04-21 23:30:14 +0000512 }
Nate Begeman04730362005-04-01 04:45:11 +0000513 }
Nate Begemand3ded2d2005-08-08 22:22:56 +0000514 // Now check if we're dealing with a global, and whether or not we should emit
515 // an optimized load or store for statics.
516 if(GlobalAddressSDNode *GN = dyn_cast<GlobalAddressSDNode>(N)) {
517 GlobalValue *GV = GN->getGlobal();
518 if (!GV->hasWeakLinkage() && !GV->isExternal()) {
Chris Lattner54abfc52005-08-11 17:15:31 +0000519 unsigned GlobalHi = MakeIntReg();
Nate Begemand3ded2d2005-08-08 22:22:56 +0000520 if (PICEnabled)
521 BuildMI(BB, PPC::ADDIS, 2, GlobalHi).addReg(getGlobalBaseReg())
522 .addGlobalAddress(GV);
523 else
524 BuildMI(BB, PPC::LIS, 1, GlobalHi).addGlobalAddress(GV);
525 Reg = GlobalHi;
526 offset = 0;
527 return 3;
528 }
529 }
Nate Begemana9795f82005-03-24 04:41:43 +0000530 Reg = SelectExpr(N);
531 offset = 0;
Nate Begeman2a05c8e2005-07-28 03:02:05 +0000532 return 0;
Nate Begemana9795f82005-03-24 04:41:43 +0000533}
534
535void ISel::SelectBranchCC(SDOperand N)
536{
Misha Brukmanb5f662f2005-04-21 23:30:14 +0000537 MachineBasicBlock *Dest =
Nate Begeman7cbd5252005-08-16 19:49:35 +0000538 cast<BasicBlockSDNode>(N.getOperand(4))->getBasicBlock();
Nate Begeman3e897162005-03-31 23:55:40 +0000539
Nate Begemana9795f82005-03-24 04:41:43 +0000540 Select(N.getOperand(0)); //chain
Nate Begeman7cbd5252005-08-16 19:49:35 +0000541 ISD::CondCode CC = cast<CondCodeSDNode>(N.getOperand(1))->get();
542 unsigned CCReg = SelectCC(N.getOperand(2), N.getOperand(3), CC);
Nate Begemanc24d4842005-08-10 20:52:09 +0000543 unsigned Opc = getBCCForSetCC(CC);
Misha Brukmanb5f662f2005-04-21 23:30:14 +0000544
Nate Begemancd08e4c2005-04-09 20:09:12 +0000545 // If this is a two way branch, then grab the fallthrough basic block argument
546 // and build a PowerPC branch pseudo-op, suitable for long branch conversion
547 // if necessary by the branch selection pass. Otherwise, emit a standard
548 // conditional branch.
Nate Begeman7cbd5252005-08-16 19:49:35 +0000549 if (N.getOpcode() == ISD::BRTWOWAY_CC) {
Misha Brukmanb5f662f2005-04-21 23:30:14 +0000550 MachineBasicBlock *Fallthrough =
Nate Begeman7cbd5252005-08-16 19:49:35 +0000551 cast<BasicBlockSDNode>(N.getOperand(5))->getBasicBlock();
Chris Lattnerf913d3f2005-08-21 19:03:28 +0000552 BuildMI(BB, PPC::COND_BRANCH, 4).addReg(CCReg).addImm(Opc)
553 .addMBB(Dest).addMBB(Fallthrough);
554 BuildMI(BB, PPC::B, 1).addMBB(Fallthrough);
Nate Begemancd08e4c2005-04-09 20:09:12 +0000555 } else {
Chris Lattnerf913d3f2005-08-21 19:03:28 +0000556 // Iterate to the next basic block
557 ilist<MachineBasicBlock>::iterator It = BB;
558 ++It;
559
Nate Begeman439009c2005-06-15 18:22:43 +0000560 // If the fallthrough path is off the end of the function, which would be
561 // undefined behavior, set it to be the same as the current block because
562 // we have nothing better to set it to, and leaving it alone will cause the
563 // PowerPC Branch Selection pass to crash.
564 if (It == BB->getParent()->end()) It = Dest;
Nate Begeman1b7f7fb2005-04-13 23:15:44 +0000565 BuildMI(BB, PPC::COND_BRANCH, 4).addReg(CCReg).addImm(Opc)
Nate Begeman27499e32005-04-10 01:48:29 +0000566 .addMBB(Dest).addMBB(It);
Nate Begemancd08e4c2005-04-09 20:09:12 +0000567 }
Nate Begemana9795f82005-03-24 04:41:43 +0000568 return;
569}
570
Chris Lattner0d7d99f2005-08-10 16:34:52 +0000571// SelectIntImmediateExpr - Choose code for opcodes with immediate value.
Chris Lattnerb4138c42005-08-10 18:11:33 +0000572bool ISel::SelectIntImmediateExpr(SDOperand N, unsigned Result,
Chris Lattner0d7d99f2005-08-10 16:34:52 +0000573 unsigned OCHi, unsigned OCLo,
Chris Lattnerb4138c42005-08-10 18:11:33 +0000574 bool IsArithmetic, bool Negate) {
575 // check constant
576 ConstantSDNode *CN = dyn_cast<ConstantSDNode>(N.getOperand(1));
577 // exit if not a constant
578 if (!CN) return false;
579 // extract immediate
Chris Lattner6d9aed42005-08-17 01:25:14 +0000580 unsigned C = (unsigned)CN->getValue();
Chris Lattnerb4138c42005-08-10 18:11:33 +0000581 // negate if required (ISD::SUB)
582 if (Negate) C = -C;
Chris Lattner0d7d99f2005-08-10 16:34:52 +0000583 // get the hi and lo portions of constant
584 unsigned Hi = IsArithmetic ? HA16(C) : Hi16(C);
585 unsigned Lo = Lo16(C);
586 // assume no intermediate result from lo instruction (same as final result)
587 unsigned Tmp = Result;
588 // check if two instructions are needed
589 if (Hi && Lo) {
590 // exit if usage indicates it would be better to load immediate into a
591 // register
Chris Lattnerb4138c42005-08-10 18:11:33 +0000592 if (CN->use_size() > 2) return false;
Chris Lattner0d7d99f2005-08-10 16:34:52 +0000593 // need intermediate result for two instructions
Chris Lattner54abfc52005-08-11 17:15:31 +0000594 Tmp = MakeIntReg();
Chris Lattner0d7d99f2005-08-10 16:34:52 +0000595 }
596 // get first operand
597 unsigned Opr0 = SelectExpr(N.getOperand(0));
598 // is a lo instruction needed
599 if (Lo) {
Chris Lattner6d9aed42005-08-17 01:25:14 +0000600 // generate instruction for lo portion
601 BuildMI(BB, OCLo, 2, Tmp).addReg(Opr0).addImm(Lo);
Chris Lattner0d7d99f2005-08-10 16:34:52 +0000602 // need to switch out first operand for hi instruction
603 Opr0 = Tmp;
604 }
Chris Lattner6d9aed42005-08-17 01:25:14 +0000605 // is a hi instruction needed
Chris Lattner0d7d99f2005-08-10 16:34:52 +0000606 if (Hi) {
607 // generate instruction for hi portion
Chris Lattner6d9aed42005-08-17 01:25:14 +0000608 BuildMI(BB, OCHi, 2, Result).addReg(Opr0).addImm(Hi);
Chris Lattner0d7d99f2005-08-10 16:34:52 +0000609 }
610 return true;
611}
612
Nate Begemanc7bd4822005-04-11 06:34:10 +0000613unsigned ISel::SelectExpr(SDOperand N, bool Recording) {
Nate Begemana9795f82005-03-24 04:41:43 +0000614 unsigned Result;
615 unsigned Tmp1, Tmp2, Tmp3;
616 unsigned Opc = 0;
617 unsigned opcode = N.getOpcode();
618
619 SDNode *Node = N.Val;
620 MVT::ValueType DestType = N.getValueType();
621
Chris Lattnera8cd0152005-08-16 21:58:15 +0000622 if (Node->getOpcode() == ISD::CopyFromReg) {
623 unsigned Reg = cast<RegisterSDNode>(Node->getOperand(1))->getReg();
Nate Begemana43b1762005-06-14 03:55:23 +0000624 // Just use the specified register as our input.
Chris Lattnera8cd0152005-08-16 21:58:15 +0000625 if (MRegisterInfo::isVirtualRegister(Reg) || Reg == PPC::R1)
626 return Reg;
627 }
Nate Begemana43b1762005-06-14 03:55:23 +0000628
Nate Begemana9795f82005-03-24 04:41:43 +0000629 unsigned &Reg = ExprMap[N];
630 if (Reg) return Reg;
631
Nate Begeman27eeb002005-04-02 05:59:34 +0000632 switch (N.getOpcode()) {
633 default:
Nate Begemana9795f82005-03-24 04:41:43 +0000634 Reg = Result = (N.getValueType() != MVT::Other) ?
Nate Begeman27eeb002005-04-02 05:59:34 +0000635 MakeReg(N.getValueType()) : 1;
636 break;
Chris Lattner5dd7fea2005-08-31 17:48:04 +0000637 case ISD::AssertSext:
638 case ISD::AssertZext:
639 // Don't allocate a vreg for these nodes.
640 return Reg = SelectExpr(N.getOperand(0));
Chris Lattnerb5d8e6e2005-05-13 20:29:26 +0000641 case ISD::TAILCALL:
Nate Begeman27eeb002005-04-02 05:59:34 +0000642 case ISD::CALL:
Nate Begeman9e3e1b52005-03-24 23:35:30 +0000643 // If this is a call instruction, make sure to prepare ALL of the result
644 // values as well as the chain.
Nate Begeman27eeb002005-04-02 05:59:34 +0000645 if (Node->getNumValues() == 1)
646 Reg = Result = 1; // Void call, just a chain.
647 else {
Nate Begeman9e3e1b52005-03-24 23:35:30 +0000648 Result = MakeReg(Node->getValueType(0));
649 ExprMap[N.getValue(0)] = Result;
Nate Begeman27eeb002005-04-02 05:59:34 +0000650 for (unsigned i = 1, e = N.Val->getNumValues()-1; i != e; ++i)
Nate Begeman9e3e1b52005-03-24 23:35:30 +0000651 ExprMap[N.getValue(i)] = MakeReg(Node->getValueType(i));
Nate Begeman27eeb002005-04-02 05:59:34 +0000652 ExprMap[SDOperand(Node, Node->getNumValues()-1)] = 1;
Nate Begeman9e3e1b52005-03-24 23:35:30 +0000653 }
Nate Begeman27eeb002005-04-02 05:59:34 +0000654 break;
655 case ISD::ADD_PARTS:
656 case ISD::SUB_PARTS:
Nate Begeman27eeb002005-04-02 05:59:34 +0000657 Result = MakeReg(Node->getValueType(0));
658 ExprMap[N.getValue(0)] = Result;
659 for (unsigned i = 1, e = N.Val->getNumValues(); i != e; ++i)
660 ExprMap[N.getValue(i)] = MakeReg(Node->getValueType(i));
661 break;
Nate Begeman9e3e1b52005-03-24 23:35:30 +0000662 }
663
Nate Begemana9795f82005-03-24 04:41:43 +0000664 switch (opcode) {
665 default:
Nate Begeman5a014812005-08-14 01:17:16 +0000666 Node->dump(); std::cerr << '\n';
667 assert(0 && "Node not handled!\n");
Chris Lattner0bbea952005-08-26 20:25:03 +0000668 case PPCISD::FSEL:
Chris Lattnere4bc9ea2005-08-26 00:52:45 +0000669 Tmp1 = SelectExpr(N.getOperand(0));
670 Tmp2 = SelectExpr(N.getOperand(1));
671 Tmp3 = SelectExpr(N.getOperand(2));
Chris Lattner43f07a42005-10-02 07:07:49 +0000672
673 // Extend the comparison to 64-bits if needed.
674 if (N.getOperand(0).getValueType() == MVT::f32) {
675 unsigned Tmp1New = MakeReg(MVT::f64);
676 BuildMI(BB, PPC::FMRSD, 1, Tmp1New).addReg(Tmp1);
677 Tmp1 = Tmp1New;
678 }
679
680 Opc = N.Val->getValueType(0) == MVT::f32 ? PPC::FSELS : PPC::FSELD;
Chris Lattner867940d2005-10-02 06:58:23 +0000681 BuildMI(BB, Opc, 3, Result).addReg(Tmp1).addReg(Tmp2).addReg(Tmp3);
Chris Lattnere4bc9ea2005-08-26 00:52:45 +0000682 return Result;
Nate Begemanc09eeec2005-09-06 22:03:27 +0000683 case PPCISD::FCFID:
684 Tmp1 = SelectExpr(N.getOperand(0));
685 BuildMI(BB, PPC::FCFID, 1, Result).addReg(Tmp1);
686 return Result;
687 case PPCISD::FCTIDZ:
688 Tmp1 = SelectExpr(N.getOperand(0));
689 BuildMI(BB, PPC::FCTIDZ, 1, Result).addReg(Tmp1);
690 return Result;
Chris Lattnerf7605322005-08-31 21:09:52 +0000691 case PPCISD::FCTIWZ:
692 Tmp1 = SelectExpr(N.getOperand(0));
693 BuildMI(BB, PPC::FCTIWZ, 1, Result).addReg(Tmp1);
694 return Result;
Nate Begemanfc1b1da2005-04-01 22:34:39 +0000695 case ISD::UNDEF:
Chris Lattner2b544002005-08-24 23:08:16 +0000696 if (Node->getValueType(0) == MVT::i32)
697 BuildMI(BB, PPC::IMPLICIT_DEF_GPR, 0, Result);
Chris Lattner919c0322005-10-01 01:35:02 +0000698 else if (Node->getValueType(0) == MVT::f32)
699 BuildMI(BB, PPC::IMPLICIT_DEF_F4, 0, Result);
Chris Lattner2b544002005-08-24 23:08:16 +0000700 else
Chris Lattner919c0322005-10-01 01:35:02 +0000701 BuildMI(BB, PPC::IMPLICIT_DEF_F8, 0, Result);
Nate Begemanfc1b1da2005-04-01 22:34:39 +0000702 return Result;
Nate Begemana9795f82005-03-24 04:41:43 +0000703 case ISD::DYNAMIC_STACKALLOC:
Nate Begeman5e966612005-03-24 06:28:42 +0000704 // Generate both result values. FIXME: Need a better commment here?
705 if (Result != 1)
706 ExprMap[N.getValue(1)] = 1;
707 else
708 Result = ExprMap[N.getValue(0)] = MakeReg(N.getValue(0).getValueType());
709
710 // FIXME: We are currently ignoring the requested alignment for handling
711 // greater than the stack alignment. This will need to be revisited at some
712 // point. Align = N.getOperand(2);
713 if (!isa<ConstantSDNode>(N.getOperand(2)) ||
714 cast<ConstantSDNode>(N.getOperand(2))->getValue() != 0) {
715 std::cerr << "Cannot allocate stack object with greater alignment than"
716 << " the stack alignment yet!";
717 abort();
718 }
719 Select(N.getOperand(0));
720 Tmp1 = SelectExpr(N.getOperand(1));
721 // Subtract size from stack pointer, thereby allocating some space.
722 BuildMI(BB, PPC::SUBF, 2, PPC::R1).addReg(Tmp1).addReg(PPC::R1);
723 // Put a pointer to the space into the result register by copying the SP
Nate Begeman1d9d7422005-10-18 00:28:58 +0000724 BuildMI(BB, PPC::OR4, 2, Result).addReg(PPC::R1).addReg(PPC::R1);
Nate Begeman5e966612005-03-24 06:28:42 +0000725 return Result;
Nate Begemana9795f82005-03-24 04:41:43 +0000726
727 case ISD::ConstantPool:
Chris Lattner5839bf22005-08-26 17:15:30 +0000728 Tmp1 = BB->getParent()->getConstantPool()->
729 getConstantPoolIndex(cast<ConstantPoolSDNode>(N)->get());
Chris Lattner54abfc52005-08-11 17:15:31 +0000730 Tmp2 = MakeIntReg();
Nate Begeman2497e632005-07-21 20:44:43 +0000731 if (PICEnabled)
732 BuildMI(BB, PPC::ADDIS, 2, Tmp2).addReg(getGlobalBaseReg())
733 .addConstantPoolIndex(Tmp1);
734 else
735 BuildMI(BB, PPC::LIS, 1, Tmp2).addConstantPoolIndex(Tmp1);
Nate Begemanca12a2b2005-03-28 22:28:37 +0000736 BuildMI(BB, PPC::LA, 2, Result).addReg(Tmp2).addConstantPoolIndex(Tmp1);
737 return Result;
Nate Begemana9795f82005-03-24 04:41:43 +0000738
739 case ISD::FrameIndex:
Nate Begemanf3d08f32005-03-29 00:03:27 +0000740 Tmp1 = cast<FrameIndexSDNode>(N)->getIndex();
Nate Begeman58f718c2005-03-30 02:23:08 +0000741 addFrameReference(BuildMI(BB, PPC::ADDI, 2, Result), (int)Tmp1, 0, false);
Nate Begemanf3d08f32005-03-29 00:03:27 +0000742 return Result;
Misha Brukmanb5f662f2005-04-21 23:30:14 +0000743
Nate Begeman9e3e1b52005-03-24 23:35:30 +0000744 case ISD::GlobalAddress: {
745 GlobalValue *GV = cast<GlobalAddressSDNode>(N)->getGlobal();
Chris Lattner54abfc52005-08-11 17:15:31 +0000746 Tmp1 = MakeIntReg();
Nate Begeman2497e632005-07-21 20:44:43 +0000747 if (PICEnabled)
748 BuildMI(BB, PPC::ADDIS, 2, Tmp1).addReg(getGlobalBaseReg())
749 .addGlobalAddress(GV);
750 else
Chris Lattner4015ea82005-07-28 04:42:11 +0000751 BuildMI(BB, PPC::LIS, 1, Tmp1).addGlobalAddress(GV);
Nate Begeman9e3e1b52005-03-24 23:35:30 +0000752 if (GV->hasWeakLinkage() || GV->isExternal()) {
753 BuildMI(BB, PPC::LWZ, 2, Result).addGlobalAddress(GV).addReg(Tmp1);
754 } else {
755 BuildMI(BB, PPC::LA, 2, Result).addReg(Tmp1).addGlobalAddress(GV);
756 }
757 return Result;
758 }
759
Nate Begeman5e966612005-03-24 06:28:42 +0000760 case ISD::LOAD:
Nate Begemana9795f82005-03-24 04:41:43 +0000761 case ISD::EXTLOAD:
762 case ISD::ZEXTLOAD:
Nate Begeman9e3e1b52005-03-24 23:35:30 +0000763 case ISD::SEXTLOAD: {
Nate Begeman9db505c2005-03-28 19:36:43 +0000764 MVT::ValueType TypeBeingLoaded = (ISD::LOAD == opcode) ?
Chris Lattnerbce81ae2005-07-10 01:56:13 +0000765 Node->getValueType(0) : cast<VTSDNode>(Node->getOperand(3))->getVT();
Nate Begeman74d73452005-03-31 00:15:26 +0000766 bool sext = (ISD::SEXTLOAD == opcode);
Misha Brukmanb5f662f2005-04-21 23:30:14 +0000767
Nate Begeman5e966612005-03-24 06:28:42 +0000768 // Make sure we generate both values.
769 if (Result != 1)
770 ExprMap[N.getValue(1)] = 1; // Generate the token
771 else
772 Result = ExprMap[N.getValue(0)] = MakeReg(N.getValue(0).getValueType());
773
774 SDOperand Chain = N.getOperand(0);
775 SDOperand Address = N.getOperand(1);
776 Select(Chain);
777
Nate Begeman9db505c2005-03-28 19:36:43 +0000778 switch (TypeBeingLoaded) {
Nate Begeman74d73452005-03-31 00:15:26 +0000779 default: Node->dump(); assert(0 && "Cannot load this type!");
Nate Begeman9db505c2005-03-28 19:36:43 +0000780 case MVT::i1: Opc = PPC::LBZ; break;
781 case MVT::i8: Opc = PPC::LBZ; break;
782 case MVT::i16: Opc = sext ? PPC::LHA : PPC::LHZ; break;
783 case MVT::i32: Opc = PPC::LWZ; break;
Nate Begeman74d73452005-03-31 00:15:26 +0000784 case MVT::f32: Opc = PPC::LFS; break;
785 case MVT::f64: Opc = PPC::LFD; break;
Nate Begeman5e966612005-03-24 06:28:42 +0000786 }
Misha Brukmanb5f662f2005-04-21 23:30:14 +0000787
Nate Begeman74d73452005-03-31 00:15:26 +0000788 if (ConstantPoolSDNode *CP = dyn_cast<ConstantPoolSDNode>(Address)) {
Chris Lattner54abfc52005-08-11 17:15:31 +0000789 Tmp1 = MakeIntReg();
Chris Lattner5839bf22005-08-26 17:15:30 +0000790 unsigned CPI = BB->getParent()->getConstantPool()->
791 getConstantPoolIndex(CP->get());
Nate Begeman2497e632005-07-21 20:44:43 +0000792 if (PICEnabled)
793 BuildMI(BB, PPC::ADDIS, 2, Tmp1).addReg(getGlobalBaseReg())
794 .addConstantPoolIndex(CPI);
795 else
796 BuildMI(BB, PPC::LIS, 1, Tmp1).addConstantPoolIndex(CPI);
Nate Begeman74d73452005-03-31 00:15:26 +0000797 BuildMI(BB, Opc, 2, Result).addConstantPoolIndex(CPI).addReg(Tmp1);
Nate Begeman2497e632005-07-21 20:44:43 +0000798 } else if (Address.getOpcode() == ISD::FrameIndex) {
Nate Begeman58f718c2005-03-30 02:23:08 +0000799 Tmp1 = cast<FrameIndexSDNode>(Address)->getIndex();
800 addFrameReference(BuildMI(BB, Opc, 2, Result), (int)Tmp1);
Nate Begeman5e966612005-03-24 06:28:42 +0000801 } else {
802 int offset;
Nate Begeman2a05c8e2005-07-28 03:02:05 +0000803 switch(SelectAddr(Address, Tmp1, offset)) {
804 default: assert(0 && "Unhandled return value from SelectAddr");
805 case 0: // imm offset, no frame, no index
806 BuildMI(BB, Opc, 2, Result).addSImm(offset).addReg(Tmp1);
807 break;
808 case 1: // imm offset + frame index
809 addFrameReference(BuildMI(BB, Opc, 2, Result), (int)Tmp1, offset);
810 break;
811 case 2: // base+index addressing
Nate Begeman04730362005-04-01 04:45:11 +0000812 Opc = IndexedOpForOp(Opc);
813 BuildMI(BB, Opc, 2, Result).addReg(Tmp1).addReg(offset);
Nate Begeman2a05c8e2005-07-28 03:02:05 +0000814 break;
Nate Begemand3ded2d2005-08-08 22:22:56 +0000815 case 3: {
816 GlobalAddressSDNode *GN = cast<GlobalAddressSDNode>(Address);
817 GlobalValue *GV = GN->getGlobal();
818 BuildMI(BB, Opc, 2, Result).addGlobalAddress(GV).addReg(Tmp1);
819 }
Nate Begeman04730362005-04-01 04:45:11 +0000820 }
Nate Begeman5e966612005-03-24 06:28:42 +0000821 }
822 return Result;
823 }
Misha Brukmanb5f662f2005-04-21 23:30:14 +0000824
Chris Lattnerb5d8e6e2005-05-13 20:29:26 +0000825 case ISD::TAILCALL:
Nate Begeman9e3e1b52005-03-24 23:35:30 +0000826 case ISD::CALL: {
Nate Begemanfc1b1da2005-04-01 22:34:39 +0000827 unsigned GPR_idx = 0, FPR_idx = 0;
Misha Brukmanb5f662f2005-04-21 23:30:14 +0000828 static const unsigned GPR[] = {
Nate Begemanfc1b1da2005-04-01 22:34:39 +0000829 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
830 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
831 };
832 static const unsigned FPR[] = {
833 PPC::F1, PPC::F2, PPC::F3, PPC::F4, PPC::F5, PPC::F6, PPC::F7,
834 PPC::F8, PPC::F9, PPC::F10, PPC::F11, PPC::F12, PPC::F13
835 };
836
Nate Begeman9e3e1b52005-03-24 23:35:30 +0000837 // Lower the chain for this call.
838 Select(N.getOperand(0));
839 ExprMap[N.getValue(Node->getNumValues()-1)] = 1;
Nate Begeman74d73452005-03-31 00:15:26 +0000840
Nate Begemand860aa62005-04-04 22:17:48 +0000841 MachineInstr *CallMI;
842 // Emit the correct call instruction based on the type of symbol called.
Misha Brukmanb5f662f2005-04-21 23:30:14 +0000843 if (GlobalAddressSDNode *GASD =
Nate Begemand860aa62005-04-04 22:17:48 +0000844 dyn_cast<GlobalAddressSDNode>(N.getOperand(1))) {
Nate Begeman422b0ce2005-11-16 00:48:01 +0000845 CallMI = BuildMI(PPC::BL, 1).addGlobalAddress(GASD->getGlobal(), true);
Misha Brukmanb5f662f2005-04-21 23:30:14 +0000846 } else if (ExternalSymbolSDNode *ESSDN =
Nate Begemand860aa62005-04-04 22:17:48 +0000847 dyn_cast<ExternalSymbolSDNode>(N.getOperand(1))) {
Nate Begeman422b0ce2005-11-16 00:48:01 +0000848 CallMI = BuildMI(PPC::BL, 1).addExternalSymbol(ESSDN->getSymbol(), true);
Nate Begemand860aa62005-04-04 22:17:48 +0000849 } else {
850 Tmp1 = SelectExpr(N.getOperand(1));
Chris Lattner86fac6b2005-08-24 22:21:47 +0000851 BuildMI(BB, PPC::MTCTR, 1).addReg(Tmp1);
Nate Begeman1d9d7422005-10-18 00:28:58 +0000852 BuildMI(BB, PPC::OR4, 2, PPC::R12).addReg(Tmp1).addReg(Tmp1);
Nate Begeman422b0ce2005-11-16 00:48:01 +0000853 CallMI = BuildMI(PPC::BCTRL, 1).addReg(PPC::R12);
Nate Begemand860aa62005-04-04 22:17:48 +0000854 }
Misha Brukmanb5f662f2005-04-21 23:30:14 +0000855
Nate Begemanfc1b1da2005-04-01 22:34:39 +0000856 // Load the register args to virtual regs
857 std::vector<unsigned> ArgVR;
Nate Begeman9e3e1b52005-03-24 23:35:30 +0000858 for(int i = 2, e = Node->getNumOperands(); i < e; ++i)
Nate Begemanfc1b1da2005-04-01 22:34:39 +0000859 ArgVR.push_back(SelectExpr(N.getOperand(i)));
860
861 // Copy the virtual registers into the appropriate argument register
862 for(int i = 0, e = ArgVR.size(); i < e; ++i) {
863 switch(N.getOperand(i+2).getValueType()) {
864 default: Node->dump(); assert(0 && "Unknown value type for call");
Nate Begemanfc1b1da2005-04-01 22:34:39 +0000865 case MVT::i32:
866 assert(GPR_idx < 8 && "Too many int args");
Nate Begemand860aa62005-04-04 22:17:48 +0000867 if (N.getOperand(i+2).getOpcode() != ISD::UNDEF) {
Nate Begeman1d9d7422005-10-18 00:28:58 +0000868 BuildMI(BB, PPC::OR4,2,GPR[GPR_idx]).addReg(ArgVR[i]).addReg(ArgVR[i]);
Nate Begemand860aa62005-04-04 22:17:48 +0000869 CallMI->addRegOperand(GPR[GPR_idx], MachineOperand::Use);
870 }
Nate Begemanfc1b1da2005-04-01 22:34:39 +0000871 ++GPR_idx;
872 break;
873 case MVT::f64:
874 case MVT::f32:
875 assert(FPR_idx < 13 && "Too many fp args");
Chris Lattner919c0322005-10-01 01:35:02 +0000876 BuildMI(BB, N.getOperand(i+2).getValueType() == MVT::f32 ? PPC::FMRS :
877 PPC::FMRD, 1, FPR[FPR_idx]).addReg(ArgVR[i]);
Nate Begemand860aa62005-04-04 22:17:48 +0000878 CallMI->addRegOperand(FPR[FPR_idx], MachineOperand::Use);
Nate Begemanfc1b1da2005-04-01 22:34:39 +0000879 ++FPR_idx;
880 break;
881 }
882 }
Misha Brukmanb5f662f2005-04-21 23:30:14 +0000883
Nate Begemand860aa62005-04-04 22:17:48 +0000884 // Put the call instruction in the correct place in the MachineBasicBlock
885 BB->push_back(CallMI);
Nate Begeman9e3e1b52005-03-24 23:35:30 +0000886
887 switch (Node->getValueType(0)) {
888 default: assert(0 && "Unknown value type for call result!");
889 case MVT::Other: return 1;
Nate Begeman9e3e1b52005-03-24 23:35:30 +0000890 case MVT::i32:
Nate Begemane5846682005-04-04 06:52:38 +0000891 if (Node->getValueType(1) == MVT::i32) {
Nate Begeman1d9d7422005-10-18 00:28:58 +0000892 BuildMI(BB, PPC::OR4, 2, Result+1).addReg(PPC::R3).addReg(PPC::R3);
893 BuildMI(BB, PPC::OR4, 2, Result).addReg(PPC::R4).addReg(PPC::R4);
Nate Begemane5846682005-04-04 06:52:38 +0000894 } else {
Nate Begeman1d9d7422005-10-18 00:28:58 +0000895 BuildMI(BB, PPC::OR4, 2, Result).addReg(PPC::R3).addReg(PPC::R3);
Nate Begemane5846682005-04-04 06:52:38 +0000896 }
Nate Begeman9e3e1b52005-03-24 23:35:30 +0000897 break;
898 case MVT::f32:
Chris Lattner919c0322005-10-01 01:35:02 +0000899 BuildMI(BB, PPC::FMRS, 1, Result).addReg(PPC::F1);
900 break;
Nate Begeman9e3e1b52005-03-24 23:35:30 +0000901 case MVT::f64:
Chris Lattner919c0322005-10-01 01:35:02 +0000902 BuildMI(BB, PPC::FMRD, 1, Result).addReg(PPC::F1);
Nate Begeman9e3e1b52005-03-24 23:35:30 +0000903 break;
904 }
905 return Result+N.ResNo;
906 }
Nate Begemana9795f82005-03-24 04:41:43 +0000907
Nate Begemana9795f82005-03-24 04:41:43 +0000908 case ISD::SIGN_EXTEND_INREG:
909 Tmp1 = SelectExpr(N.getOperand(0));
Chris Lattnerbce81ae2005-07-10 01:56:13 +0000910 switch(cast<VTSDNode>(Node->getOperand(1))->getVT()) {
Nate Begeman9db505c2005-03-28 19:36:43 +0000911 default: Node->dump(); assert(0 && "Unhandled SIGN_EXTEND type"); break;
Nate Begemanc7bd4822005-04-11 06:34:10 +0000912 case MVT::i16:
Misha Brukmanb5f662f2005-04-21 23:30:14 +0000913 BuildMI(BB, PPC::EXTSH, 1, Result).addReg(Tmp1);
Nate Begeman9db505c2005-03-28 19:36:43 +0000914 break;
Nate Begemanc7bd4822005-04-11 06:34:10 +0000915 case MVT::i8:
Misha Brukmanb5f662f2005-04-21 23:30:14 +0000916 BuildMI(BB, PPC::EXTSB, 1, Result).addReg(Tmp1);
Nate Begeman9db505c2005-03-28 19:36:43 +0000917 break;
918 }
Nate Begemana9795f82005-03-24 04:41:43 +0000919 return Result;
Misha Brukmanb5f662f2005-04-21 23:30:14 +0000920
Nate Begemana9795f82005-03-24 04:41:43 +0000921 case ISD::CopyFromReg:
Nate Begemana3fd4002005-07-19 16:51:05 +0000922 DestType = N.getValue(0).getValueType();
Nate Begemana9795f82005-03-24 04:41:43 +0000923 if (Result == 1)
Nate Begemana3fd4002005-07-19 16:51:05 +0000924 Result = ExprMap[N.getValue(0)] = MakeReg(DestType);
Chris Lattner52897f82005-09-29 17:38:52 +0000925 else
926 ExprMap[N.getValue(1)] = 1;
Chris Lattnera8cd0152005-08-16 21:58:15 +0000927 Tmp1 = dyn_cast<RegisterSDNode>(Node->getOperand(1))->getReg();
Nate Begemana3fd4002005-07-19 16:51:05 +0000928 if (MVT::isInteger(DestType))
Nate Begeman1d9d7422005-10-18 00:28:58 +0000929 BuildMI(BB, PPC::OR4, 2, Result).addReg(Tmp1).addReg(Tmp1);
Chris Lattner919c0322005-10-01 01:35:02 +0000930 else if (DestType == MVT::f32)
931 BuildMI(BB, PPC::FMRS, 1, Result).addReg(Tmp1);
Nate Begemana3fd4002005-07-19 16:51:05 +0000932 else
Chris Lattner919c0322005-10-01 01:35:02 +0000933 BuildMI(BB, PPC::FMRD, 1, Result).addReg(Tmp1);
Nate Begemana9795f82005-03-24 04:41:43 +0000934 return Result;
935
936 case ISD::SHL:
Chris Lattner2b48bc62005-08-11 17:56:50 +0000937 if (isIntImmediate(N.getOperand(1), Tmp2)) {
Jim Laskey191cf942005-08-11 21:59:23 +0000938 unsigned SH, MB, ME;
939 if (isOpcWithIntImmediate(N.getOperand(0), ISD::AND, Tmp3) &&
940 isRotateAndMask(ISD::SHL, Tmp2, Tmp3, true, SH, MB, ME)) {
941 Tmp1 = SelectExpr(N.getOperand(0).getOperand(0));
942 BuildMI(BB, PPC::RLWINM, 4, Result).addReg(Tmp1).addImm(SH)
943 .addImm(MB).addImm(ME);
944 return Result;
945 }
946 Tmp1 = SelectExpr(N.getOperand(0));
Chris Lattner2b48bc62005-08-11 17:56:50 +0000947 Tmp2 &= 0x1F;
Nate Begeman33162522005-03-29 21:54:38 +0000948 BuildMI(BB, PPC::RLWINM, 4, Result).addReg(Tmp1).addImm(Tmp2).addImm(0)
Nate Begeman5e966612005-03-24 06:28:42 +0000949 .addImm(31-Tmp2);
950 } else {
Jim Laskey191cf942005-08-11 21:59:23 +0000951 Tmp1 = SelectExpr(N.getOperand(0));
Nate Begeman3664cef2005-04-13 22:14:14 +0000952 Tmp2 = FoldIfWideZeroExtend(N.getOperand(1));
Nate Begeman5e966612005-03-24 06:28:42 +0000953 BuildMI(BB, PPC::SLW, 2, Result).addReg(Tmp1).addReg(Tmp2);
954 }
955 return Result;
Misha Brukmanb5f662f2005-04-21 23:30:14 +0000956
Nate Begeman5e966612005-03-24 06:28:42 +0000957 case ISD::SRL:
Chris Lattner2b48bc62005-08-11 17:56:50 +0000958 if (isIntImmediate(N.getOperand(1), Tmp2)) {
Jim Laskey191cf942005-08-11 21:59:23 +0000959 unsigned SH, MB, ME;
960 if (isOpcWithIntImmediate(N.getOperand(0), ISD::AND, Tmp3) &&
961 isRotateAndMask(ISD::SRL, Tmp2, Tmp3, true, SH, MB, ME)) {
962 Tmp1 = SelectExpr(N.getOperand(0).getOperand(0));
Nate Begemanc09eeec2005-09-06 22:03:27 +0000963 BuildMI(BB, PPC::RLWINM, 4, Result).addReg(Tmp1).addImm(SH & 0x1F)
Jim Laskey191cf942005-08-11 21:59:23 +0000964 .addImm(MB).addImm(ME);
965 return Result;
966 }
967 Tmp1 = SelectExpr(N.getOperand(0));
Chris Lattner2b48bc62005-08-11 17:56:50 +0000968 Tmp2 &= 0x1F;
Nate Begemanc09eeec2005-09-06 22:03:27 +0000969 BuildMI(BB, PPC::RLWINM, 4, Result).addReg(Tmp1).addImm((32-Tmp2) & 0x1F)
Nate Begeman5e966612005-03-24 06:28:42 +0000970 .addImm(Tmp2).addImm(31);
971 } else {
Jim Laskey191cf942005-08-11 21:59:23 +0000972 Tmp1 = SelectExpr(N.getOperand(0));
Nate Begeman3664cef2005-04-13 22:14:14 +0000973 Tmp2 = FoldIfWideZeroExtend(N.getOperand(1));
Nate Begeman5e966612005-03-24 06:28:42 +0000974 BuildMI(BB, PPC::SRW, 2, Result).addReg(Tmp1).addReg(Tmp2);
975 }
976 return Result;
Misha Brukmanb5f662f2005-04-21 23:30:14 +0000977
Nate Begeman5e966612005-03-24 06:28:42 +0000978 case ISD::SRA:
Chris Lattner2b48bc62005-08-11 17:56:50 +0000979 if (isIntImmediate(N.getOperand(1), Tmp2)) {
Jim Laskey191cf942005-08-11 21:59:23 +0000980 Tmp1 = SelectExpr(N.getOperand(0));
Chris Lattnerd2424192005-10-15 19:04:48 +0000981 BuildMI(BB, PPC::SRAWI, 2, Result).addReg(Tmp1).addImm(Tmp2 & 0x1F);
Nate Begeman5e966612005-03-24 06:28:42 +0000982 } else {
Jim Laskey191cf942005-08-11 21:59:23 +0000983 Tmp1 = SelectExpr(N.getOperand(0));
Nate Begeman3664cef2005-04-13 22:14:14 +0000984 Tmp2 = FoldIfWideZeroExtend(N.getOperand(1));
Nate Begeman5e966612005-03-24 06:28:42 +0000985 BuildMI(BB, PPC::SRAW, 2, Result).addReg(Tmp1).addReg(Tmp2);
986 }
987 return Result;
Misha Brukmanb5f662f2005-04-21 23:30:14 +0000988
Nate Begemand7c4a4a2005-05-11 23:43:56 +0000989 case ISD::CTLZ:
990 Tmp1 = SelectExpr(N.getOperand(0));
991 BuildMI(BB, PPC::CNTLZW, 1, Result).addReg(Tmp1);
992 return Result;
993
Nate Begemana9795f82005-03-24 04:41:43 +0000994 case ISD::ADD:
Chris Lattnerb4138c42005-08-10 18:11:33 +0000995 if (SelectIntImmediateExpr(N, Result, PPC::ADDIS, PPC::ADDI, true))
996 return Result;
Chris Lattner0d7d99f2005-08-10 16:34:52 +0000997 Tmp1 = SelectExpr(N.getOperand(0));
Chris Lattner39c68962005-08-08 21:21:03 +0000998 Tmp2 = SelectExpr(N.getOperand(1));
Nate Begeman1d9d7422005-10-18 00:28:58 +0000999 BuildMI(BB, PPC::ADD4, 2, Result).addReg(Tmp1).addReg(Tmp2);
Nate Begemana9795f82005-03-24 04:41:43 +00001000 return Result;
Chris Lattner615c2d02005-09-28 22:29:58 +00001001
1002 case ISD::FADD:
1003 if (!NoExcessFPPrecision && N.getOperand(0).getOpcode() == ISD::FMUL &&
1004 N.getOperand(0).Val->hasOneUse()) {
1005 ++FusedFP; // Statistic
1006 Tmp1 = SelectExpr(N.getOperand(0).getOperand(0));
1007 Tmp2 = SelectExpr(N.getOperand(0).getOperand(1));
1008 Tmp3 = SelectExpr(N.getOperand(1));
1009 Opc = DestType == MVT::f64 ? PPC::FMADD : PPC::FMADDS;
1010 BuildMI(BB, Opc, 3, Result).addReg(Tmp1).addReg(Tmp2).addReg(Tmp3);
1011 return Result;
1012 }
1013 if (!NoExcessFPPrecision && N.getOperand(1).getOpcode() == ISD::FMUL &&
1014 N.getOperand(1).Val->hasOneUse()) {
1015 ++FusedFP; // Statistic
1016 Tmp1 = SelectExpr(N.getOperand(1).getOperand(0));
1017 Tmp2 = SelectExpr(N.getOperand(1).getOperand(1));
1018 Tmp3 = SelectExpr(N.getOperand(0));
1019 Opc = DestType == MVT::f64 ? PPC::FMADD : PPC::FMADDS;
1020 BuildMI(BB, Opc, 3, Result).addReg(Tmp1).addReg(Tmp2).addReg(Tmp3);
1021 return Result;
1022 }
1023 Opc = DestType == MVT::f64 ? PPC::FADD : PPC::FADDS;
1024 Tmp1 = SelectExpr(N.getOperand(0));
1025 Tmp2 = SelectExpr(N.getOperand(1));
1026 BuildMI(BB, Opc, 2, Result).addReg(Tmp1).addReg(Tmp2);
1027 return Result;
1028
Nate Begemana9795f82005-03-24 04:41:43 +00001029 case ISD::AND:
Chris Lattner59b21c22005-08-09 18:29:55 +00001030 if (isIntImmediate(N.getOperand(1), Tmp2)) {
Chris Lattner2f57c4d2005-08-08 21:24:57 +00001031 if (isShiftedMask_32(Tmp2) || isShiftedMask_32(~Tmp2)) {
1032 unsigned SH, MB, ME;
1033 Opc = Recording ? PPC::RLWINMo : PPC::RLWINM;
1034 unsigned OprOpc;
1035 if (isOprShiftImm(N.getOperand(0), OprOpc, Tmp3) &&
1036 isRotateAndMask(OprOpc, Tmp3, Tmp2, false, SH, MB, ME)) {
Nate Begemand7c4a4a2005-05-11 23:43:56 +00001037 Tmp1 = SelectExpr(N.getOperand(0).getOperand(0));
Chris Lattner2f57c4d2005-08-08 21:24:57 +00001038 } else {
1039 Tmp1 = SelectExpr(N.getOperand(0));
1040 isRunOfOnes(Tmp2, MB, ME);
1041 SH = 0;
Nate Begemand7c4a4a2005-05-11 23:43:56 +00001042 }
Chris Lattner2f57c4d2005-08-08 21:24:57 +00001043 BuildMI(BB, Opc, 4, Result).addReg(Tmp1).addImm(SH)
1044 .addImm(MB).addImm(ME);
1045 RecordSuccess = true;
1046 return Result;
1047 } else if (isUInt16(Tmp2)) {
1048 Tmp2 = Lo16(Tmp2);
Chris Lattnercafb67b2005-05-09 17:39:48 +00001049 Tmp1 = SelectExpr(N.getOperand(0));
Nate Begeman7ddecb42005-04-06 23:51:40 +00001050 BuildMI(BB, PPC::ANDIo, 2, Result).addReg(Tmp1).addImm(Tmp2);
Chris Lattner2f57c4d2005-08-08 21:24:57 +00001051 RecordSuccess = true;
1052 return Result;
1053 } else if (isUInt16(Tmp2)) {
1054 Tmp2 = Hi16(Tmp2);
Chris Lattnercafb67b2005-05-09 17:39:48 +00001055 Tmp1 = SelectExpr(N.getOperand(0));
Nate Begeman7ddecb42005-04-06 23:51:40 +00001056 BuildMI(BB, PPC::ANDISo, 2, Result).addReg(Tmp1).addImm(Tmp2);
Chris Lattner2f57c4d2005-08-08 21:24:57 +00001057 RecordSuccess = true;
1058 return Result;
1059 }
Nate Begeman7ddecb42005-04-06 23:51:40 +00001060 }
Jim Laskey847c3a92005-08-12 23:38:02 +00001061 if (isOprNot(N.getOperand(1))) {
1062 Tmp1 = SelectExpr(N.getOperand(0));
1063 Tmp2 = SelectExpr(N.getOperand(1).getOperand(0));
1064 BuildMI(BB, PPC::ANDC, 2, Result).addReg(Tmp1).addReg(Tmp2);
1065 RecordSuccess = false;
1066 return Result;
1067 }
Chris Lattner2f57c4d2005-08-08 21:24:57 +00001068 if (isOprNot(N.getOperand(0))) {
Jim Laskey847c3a92005-08-12 23:38:02 +00001069 Tmp1 = SelectExpr(N.getOperand(1));
1070 Tmp2 = SelectExpr(N.getOperand(0).getOperand(0));
1071 BuildMI(BB, PPC::ANDC, 2, Result).addReg(Tmp1).addReg(Tmp2);
Chris Lattner2f57c4d2005-08-08 21:24:57 +00001072 RecordSuccess = false;
1073 return Result;
1074 }
1075 // emit a regular and
1076 Tmp1 = SelectExpr(N.getOperand(0));
1077 Tmp2 = SelectExpr(N.getOperand(1));
1078 Opc = Recording ? PPC::ANDo : PPC::AND;
1079 BuildMI(BB, Opc, 2, Result).addReg(Tmp1).addReg(Tmp2);
Nate Begemanc7bd4822005-04-11 06:34:10 +00001080 RecordSuccess = true;
Nate Begeman7ddecb42005-04-06 23:51:40 +00001081 return Result;
Misha Brukmanb5f662f2005-04-21 23:30:14 +00001082
Nate Begemana9795f82005-03-24 04:41:43 +00001083 case ISD::OR:
Nate Begeman7ddecb42005-04-06 23:51:40 +00001084 if (SelectBitfieldInsert(N, Result))
1085 return Result;
Chris Lattnerb4138c42005-08-10 18:11:33 +00001086 if (SelectIntImmediateExpr(N, Result, PPC::ORIS, PPC::ORI))
1087 return Result;
Jim Laskey847c3a92005-08-12 23:38:02 +00001088 if (isOprNot(N.getOperand(1))) {
1089 Tmp1 = SelectExpr(N.getOperand(0));
1090 Tmp2 = SelectExpr(N.getOperand(1).getOperand(0));
1091 BuildMI(BB, PPC::ORC, 2, Result).addReg(Tmp1).addReg(Tmp2);
1092 RecordSuccess = false;
1093 return Result;
1094 }
1095 if (isOprNot(N.getOperand(0))) {
1096 Tmp1 = SelectExpr(N.getOperand(1));
1097 Tmp2 = SelectExpr(N.getOperand(0).getOperand(0));
1098 BuildMI(BB, PPC::ORC, 2, Result).addReg(Tmp1).addReg(Tmp2);
1099 RecordSuccess = false;
1100 return Result;
1101 }
Chris Lattner0d7d99f2005-08-10 16:34:52 +00001102 // emit regular or
1103 Tmp1 = SelectExpr(N.getOperand(0));
1104 Tmp2 = SelectExpr(N.getOperand(1));
Nate Begeman1d9d7422005-10-18 00:28:58 +00001105 Opc = Recording ? PPC::ORo : PPC::OR4;
Chris Lattner0d7d99f2005-08-10 16:34:52 +00001106 RecordSuccess = true;
1107 BuildMI(BB, Opc, 2, Result).addReg(Tmp1).addReg(Tmp2);
Nate Begemana9795f82005-03-24 04:41:43 +00001108 return Result;
Nate Begeman9e3e1b52005-03-24 23:35:30 +00001109
Nate Begemanaa73a9f2005-04-03 11:20:20 +00001110 case ISD::XOR: {
1111 // Check for EQV: xor, (xor a, -1), b
Chris Lattnerdf706e32005-08-10 16:35:46 +00001112 if (isOprNot(N.getOperand(0))) {
Nate Begemanaa73a9f2005-04-03 11:20:20 +00001113 Tmp1 = SelectExpr(N.getOperand(0).getOperand(0));
1114 Tmp2 = SelectExpr(N.getOperand(1));
1115 BuildMI(BB, PPC::EQV, 2, Result).addReg(Tmp1).addReg(Tmp2);
1116 return Result;
1117 }
Chris Lattner837a5212005-04-21 21:09:11 +00001118 // Check for NOT, NOR, EQV, and NAND: xor (copy, or, xor, and), -1
Chris Lattner5b909172005-08-08 21:30:29 +00001119 if (isOprNot(N)) {
Nate Begemanaa73a9f2005-04-03 11:20:20 +00001120 switch(N.getOperand(0).getOpcode()) {
1121 case ISD::OR:
1122 Tmp1 = SelectExpr(N.getOperand(0).getOperand(0));
1123 Tmp2 = SelectExpr(N.getOperand(0).getOperand(1));
1124 BuildMI(BB, PPC::NOR, 2, Result).addReg(Tmp1).addReg(Tmp2);
1125 break;
1126 case ISD::AND:
1127 Tmp1 = SelectExpr(N.getOperand(0).getOperand(0));
1128 Tmp2 = SelectExpr(N.getOperand(0).getOperand(1));
1129 BuildMI(BB, PPC::NAND, 2, Result).addReg(Tmp1).addReg(Tmp2);
1130 break;
Chris Lattner837a5212005-04-21 21:09:11 +00001131 case ISD::XOR:
1132 Tmp1 = SelectExpr(N.getOperand(0).getOperand(0));
1133 Tmp2 = SelectExpr(N.getOperand(0).getOperand(1));
1134 BuildMI(BB, PPC::EQV, 2, Result).addReg(Tmp1).addReg(Tmp2);
1135 break;
Nate Begemanaa73a9f2005-04-03 11:20:20 +00001136 default:
1137 Tmp1 = SelectExpr(N.getOperand(0));
1138 BuildMI(BB, PPC::NOR, 2, Result).addReg(Tmp1).addReg(Tmp1);
1139 break;
1140 }
1141 return Result;
1142 }
Chris Lattnerb4138c42005-08-10 18:11:33 +00001143 if (SelectIntImmediateExpr(N, Result, PPC::XORIS, PPC::XORI))
1144 return Result;
Chris Lattner0d7d99f2005-08-10 16:34:52 +00001145 // emit regular xor
1146 Tmp1 = SelectExpr(N.getOperand(0));
1147 Tmp2 = SelectExpr(N.getOperand(1));
1148 BuildMI(BB, PPC::XOR, 2, Result).addReg(Tmp1).addReg(Tmp2);
Nate Begemanaa73a9f2005-04-03 11:20:20 +00001149 return Result;
1150 }
1151
Chris Lattner615c2d02005-09-28 22:29:58 +00001152 case ISD::FSUB:
1153 if (!NoExcessFPPrecision && N.getOperand(0).getOpcode() == ISD::FMUL &&
1154 N.getOperand(0).Val->hasOneUse()) {
1155 ++FusedFP; // Statistic
1156 Tmp1 = SelectExpr(N.getOperand(0).getOperand(0));
1157 Tmp2 = SelectExpr(N.getOperand(0).getOperand(1));
1158 Tmp3 = SelectExpr(N.getOperand(1));
1159 Opc = DestType == MVT::f64 ? PPC::FMSUB : PPC::FMSUBS;
1160 BuildMI(BB, Opc, 3, Result).addReg(Tmp1).addReg(Tmp2).addReg(Tmp3);
Nate Begemana3fd4002005-07-19 16:51:05 +00001161 return Result;
1162 }
Chris Lattner615c2d02005-09-28 22:29:58 +00001163 if (!NoExcessFPPrecision && N.getOperand(1).getOpcode() == ISD::FMUL &&
1164 N.getOperand(1).Val->hasOneUse()) {
1165 ++FusedFP; // Statistic
1166 Tmp1 = SelectExpr(N.getOperand(1).getOperand(0));
1167 Tmp2 = SelectExpr(N.getOperand(1).getOperand(1));
1168 Tmp3 = SelectExpr(N.getOperand(0));
1169 Opc = DestType == MVT::f64 ? PPC::FNMSUB : PPC::FNMSUBS;
1170 BuildMI(BB, Opc, 3, Result).addReg(Tmp1).addReg(Tmp2).addReg(Tmp3);
1171 return Result;
1172 }
1173 Opc = DestType == MVT::f64 ? PPC::FSUB : PPC::FSUBS;
1174 Tmp1 = SelectExpr(N.getOperand(0));
1175 Tmp2 = SelectExpr(N.getOperand(1));
1176 BuildMI(BB, Opc, 2, Result).addReg(Tmp1).addReg(Tmp2);
1177 return Result;
1178 case ISD::SUB:
Chris Lattner59b21c22005-08-09 18:29:55 +00001179 if (isIntImmediate(N.getOperand(0), Tmp1) && isInt16(Tmp1)) {
Chris Lattnerb4138c42005-08-10 18:11:33 +00001180 Tmp1 = Lo16(Tmp1);
Nate Begemand7c4a4a2005-05-11 23:43:56 +00001181 Tmp2 = SelectExpr(N.getOperand(1));
Nate Begeman4b46fc02005-08-24 04:59:21 +00001182 if (0 == Tmp1)
1183 BuildMI(BB, PPC::NEG, 1, Result).addReg(Tmp2);
1184 else
1185 BuildMI(BB, PPC::SUBFIC, 2, Result).addReg(Tmp2).addSImm(Tmp1);
Chris Lattner5b909172005-08-08 21:30:29 +00001186 return Result;
Chris Lattnerb4138c42005-08-10 18:11:33 +00001187 }
1188 if (SelectIntImmediateExpr(N, Result, PPC::ADDIS, PPC::ADDI, true, true))
Chris Lattner0d7d99f2005-08-10 16:34:52 +00001189 return Result;
Chris Lattner5b909172005-08-08 21:30:29 +00001190 Tmp1 = SelectExpr(N.getOperand(0));
1191 Tmp2 = SelectExpr(N.getOperand(1));
1192 BuildMI(BB, PPC::SUBF, 2, Result).addReg(Tmp2).addReg(Tmp1);
Nate Begeman9e3e1b52005-03-24 23:35:30 +00001193 return Result;
Misha Brukmanb5f662f2005-04-21 23:30:14 +00001194
Chris Lattner615c2d02005-09-28 22:29:58 +00001195 case ISD::FMUL:
1196 Tmp1 = SelectExpr(N.getOperand(0));
1197 Tmp2 = SelectExpr(N.getOperand(1));
1198 BuildMI(BB, DestType == MVT::f32 ? PPC::FMULS : PPC::FMUL, 2,
1199 Result).addReg(Tmp1).addReg(Tmp2);
1200 return Result;
1201
Nate Begeman5e966612005-03-24 06:28:42 +00001202 case ISD::MUL:
Nate Begeman9e3e1b52005-03-24 23:35:30 +00001203 Tmp1 = SelectExpr(N.getOperand(0));
Chris Lattner59b21c22005-08-09 18:29:55 +00001204 if (isIntImmediate(N.getOperand(1), Tmp2) && isInt16(Tmp2)) {
Chris Lattnerfd784542005-08-08 21:33:23 +00001205 Tmp2 = Lo16(Tmp2);
Nate Begeman307e7442005-03-26 01:28:53 +00001206 BuildMI(BB, PPC::MULLI, 2, Result).addReg(Tmp1).addSImm(Tmp2);
Chris Lattnerfd784542005-08-08 21:33:23 +00001207 } else {
Nate Begeman307e7442005-03-26 01:28:53 +00001208 Tmp2 = SelectExpr(N.getOperand(1));
Chris Lattner615c2d02005-09-28 22:29:58 +00001209 BuildMI(BB, PPC::MULLW, 2, Result).addReg(Tmp1).addReg(Tmp2);
Nate Begeman307e7442005-03-26 01:28:53 +00001210 }
Nate Begeman9e3e1b52005-03-24 23:35:30 +00001211 return Result;
1212
Nate Begeman815d6da2005-04-06 00:25:27 +00001213 case ISD::MULHS:
1214 case ISD::MULHU:
1215 Tmp1 = SelectExpr(N.getOperand(0));
1216 Tmp2 = SelectExpr(N.getOperand(1));
1217 Opc = (ISD::MULHU == opcode) ? PPC::MULHWU : PPC::MULHW;
1218 BuildMI(BB, Opc, 2, Result).addReg(Tmp1).addReg(Tmp2);
1219 return Result;
1220
Chris Lattner615c2d02005-09-28 22:29:58 +00001221 case ISD::FDIV:
1222 Tmp1 = SelectExpr(N.getOperand(0));
1223 Tmp2 = SelectExpr(N.getOperand(1));
1224 switch (DestType) {
1225 default: assert(0 && "Unknown type to ISD::FDIV"); break;
1226 case MVT::f32: Opc = PPC::FDIVS; break;
1227 case MVT::f64: Opc = PPC::FDIV; break;
1228 }
1229 BuildMI(BB, Opc, 2, Result).addReg(Tmp1).addReg(Tmp2);
1230 return Result;
1231
Nate Begemanf3d08f32005-03-29 00:03:27 +00001232 case ISD::SDIV:
Chris Lattner59b21c22005-08-09 18:29:55 +00001233 if (isIntImmediate(N.getOperand(1), Tmp3)) {
Chris Lattnerfd784542005-08-08 21:33:23 +00001234 if ((signed)Tmp3 > 0 && isPowerOf2_32(Tmp3)) {
1235 Tmp3 = Log2_32(Tmp3);
Chris Lattner54abfc52005-08-11 17:15:31 +00001236 Tmp1 = MakeIntReg();
Chris Lattnerfd784542005-08-08 21:33:23 +00001237 Tmp2 = SelectExpr(N.getOperand(0));
Nate Begeman9f833d32005-04-12 00:10:02 +00001238 BuildMI(BB, PPC::SRAWI, 2, Tmp1).addReg(Tmp2).addImm(Tmp3);
1239 BuildMI(BB, PPC::ADDZE, 1, Result).addReg(Tmp1);
Chris Lattnerfd784542005-08-08 21:33:23 +00001240 return Result;
1241 } else if ((signed)Tmp3 < 0 && isPowerOf2_32(-Tmp3)) {
1242 Tmp3 = Log2_32(-Tmp3);
Chris Lattner2f460552005-08-09 18:08:41 +00001243 Tmp2 = SelectExpr(N.getOperand(0));
Chris Lattner54abfc52005-08-11 17:15:31 +00001244 Tmp1 = MakeIntReg();
1245 unsigned Tmp4 = MakeIntReg();
Chris Lattnerfd784542005-08-08 21:33:23 +00001246 BuildMI(BB, PPC::SRAWI, 2, Tmp1).addReg(Tmp2).addImm(Tmp3);
1247 BuildMI(BB, PPC::ADDZE, 1, Tmp4).addReg(Tmp1);
1248 BuildMI(BB, PPC::NEG, 1, Result).addReg(Tmp4);
1249 return Result;
Nate Begeman9f833d32005-04-12 00:10:02 +00001250 }
Chris Lattnerfd784542005-08-08 21:33:23 +00001251 }
1252 // fall thru
1253 case ISD::UDIV:
Nate Begemanf3d08f32005-03-29 00:03:27 +00001254 Tmp1 = SelectExpr(N.getOperand(0));
1255 Tmp2 = SelectExpr(N.getOperand(1));
Chris Lattner615c2d02005-09-28 22:29:58 +00001256 Opc = (ISD::UDIV == opcode) ? PPC::DIVWU : PPC::DIVW; break;
Nate Begemanf3d08f32005-03-29 00:03:27 +00001257 BuildMI(BB, Opc, 2, Result).addReg(Tmp1).addReg(Tmp2);
1258 return Result;
1259
Nate Begeman9e3e1b52005-03-24 23:35:30 +00001260 case ISD::ADD_PARTS:
Nate Begemanca12a2b2005-03-28 22:28:37 +00001261 case ISD::SUB_PARTS: {
1262 assert(N.getNumOperands() == 4 && N.getValueType() == MVT::i32 &&
1263 "Not an i64 add/sub!");
Nate Begeman456f1e82005-08-17 00:20:08 +00001264 unsigned Tmp4 = 0;
Nate Begeman456f1e82005-08-17 00:20:08 +00001265 Tmp1 = SelectExpr(N.getOperand(0));
1266 Tmp2 = SelectExpr(N.getOperand(1));
Nate Begeman456f1e82005-08-17 00:20:08 +00001267
Nate Begemanca12a2b2005-03-28 22:28:37 +00001268 if (N.getOpcode() == ISD::ADD_PARTS) {
Chris Lattner95e06822005-08-26 16:38:51 +00001269 bool ME = false, ZE = false;
Chris Lattner801d5f52005-08-25 23:19:58 +00001270 if (isIntImmediate(N.getOperand(3), Tmp3)) {
1271 ME = (signed)Tmp3 == -1;
1272 ZE = Tmp3 == 0;
1273 }
1274
1275 if (!ZE && !ME)
1276 Tmp4 = SelectExpr(N.getOperand(3));
1277
1278 if (isIntImmediate(N.getOperand(2), Tmp3) &&
1279 ((signed)Tmp3 >= -32768 || (signed)Tmp3 < 32768)) {
1280 // Codegen the low 32 bits of the add. Interestingly, there is no
1281 // shifted form of add immediate carrying.
Nate Begeman456f1e82005-08-17 00:20:08 +00001282 BuildMI(BB, PPC::ADDIC, 2, Result).addReg(Tmp1).addSImm(Tmp3);
Chris Lattner801d5f52005-08-25 23:19:58 +00001283 } else {
1284 Tmp3 = SelectExpr(N.getOperand(2));
Nate Begeman456f1e82005-08-17 00:20:08 +00001285 BuildMI(BB, PPC::ADDC, 2, Result).addReg(Tmp1).addReg(Tmp3);
Chris Lattner801d5f52005-08-25 23:19:58 +00001286 }
1287
Nate Begeman456f1e82005-08-17 00:20:08 +00001288 // Codegen the high 32 bits, adding zero, minus one, or the full value
1289 // along with the carry flag produced by addc/addic to tmp2.
Chris Lattner801d5f52005-08-25 23:19:58 +00001290 if (ZE) {
Nate Begeman456f1e82005-08-17 00:20:08 +00001291 BuildMI(BB, PPC::ADDZE, 1, Result+1).addReg(Tmp2);
Chris Lattner801d5f52005-08-25 23:19:58 +00001292 } else if (ME) {
Nate Begeman456f1e82005-08-17 00:20:08 +00001293 BuildMI(BB, PPC::ADDME, 1, Result+1).addReg(Tmp2);
Chris Lattner801d5f52005-08-25 23:19:58 +00001294 } else {
Nate Begeman456f1e82005-08-17 00:20:08 +00001295 BuildMI(BB, PPC::ADDE, 2, Result+1).addReg(Tmp2).addReg(Tmp4);
Chris Lattner801d5f52005-08-25 23:19:58 +00001296 }
Nate Begemanca12a2b2005-03-28 22:28:37 +00001297 } else {
Chris Lattner801d5f52005-08-25 23:19:58 +00001298 Tmp3 = SelectExpr(N.getOperand(2));
1299 Tmp4 = SelectExpr(N.getOperand(3));
Nate Begeman456f1e82005-08-17 00:20:08 +00001300 BuildMI(BB, PPC::SUBFC, 2, Result).addReg(Tmp3).addReg(Tmp1);
1301 BuildMI(BB, PPC::SUBFE, 2, Result+1).addReg(Tmp4).addReg(Tmp2);
Nate Begeman27eeb002005-04-02 05:59:34 +00001302 }
1303 return Result+N.ResNo;
1304 }
1305
Chris Lattner88ac32c2005-08-09 20:21:10 +00001306 case ISD::SETCC: {
1307 ISD::CondCode CC = cast<CondCodeSDNode>(Node->getOperand(2))->get();
1308 if (isIntImmediate(Node->getOperand(1), Tmp3)) {
1309 // We can codegen setcc op, imm very efficiently compared to a brcond.
1310 // Check for those cases here.
1311 // setcc op, 0
1312 if (Tmp3 == 0) {
1313 Tmp1 = SelectExpr(Node->getOperand(0));
1314 switch (CC) {
Chris Lattneree84f112005-08-25 17:49:31 +00001315 default: Node->dump(); assert(0 && "Unhandled SetCC condition");abort();
Chris Lattner88ac32c2005-08-09 20:21:10 +00001316 case ISD::SETEQ:
Chris Lattner54abfc52005-08-11 17:15:31 +00001317 Tmp2 = MakeIntReg();
Chris Lattner88ac32c2005-08-09 20:21:10 +00001318 BuildMI(BB, PPC::CNTLZW, 1, Tmp2).addReg(Tmp1);
1319 BuildMI(BB, PPC::RLWINM, 4, Result).addReg(Tmp2).addImm(27)
1320 .addImm(5).addImm(31);
1321 break;
1322 case ISD::SETNE:
Chris Lattner54abfc52005-08-11 17:15:31 +00001323 Tmp2 = MakeIntReg();
Chris Lattner88ac32c2005-08-09 20:21:10 +00001324 BuildMI(BB, PPC::ADDIC, 2, Tmp2).addReg(Tmp1).addSImm(-1);
1325 BuildMI(BB, PPC::SUBFE, 2, Result).addReg(Tmp2).addReg(Tmp1);
1326 break;
1327 case ISD::SETLT:
1328 BuildMI(BB, PPC::RLWINM, 4, Result).addReg(Tmp1).addImm(1)
1329 .addImm(31).addImm(31);
1330 break;
1331 case ISD::SETGT:
Chris Lattner54abfc52005-08-11 17:15:31 +00001332 Tmp2 = MakeIntReg();
1333 Tmp3 = MakeIntReg();
Chris Lattner88ac32c2005-08-09 20:21:10 +00001334 BuildMI(BB, PPC::NEG, 2, Tmp2).addReg(Tmp1);
1335 BuildMI(BB, PPC::ANDC, 2, Tmp3).addReg(Tmp2).addReg(Tmp1);
1336 BuildMI(BB, PPC::RLWINM, 4, Result).addReg(Tmp3).addImm(1)
1337 .addImm(31).addImm(31);
1338 break;
Nate Begeman9765c252005-04-12 21:22:28 +00001339 }
Chris Lattner88ac32c2005-08-09 20:21:10 +00001340 return Result;
1341 } else if (Tmp3 == ~0U) { // setcc op, -1
1342 Tmp1 = SelectExpr(Node->getOperand(0));
1343 switch (CC) {
1344 default: assert(0 && "Unhandled SetCC condition"); abort();
1345 case ISD::SETEQ:
Chris Lattner54abfc52005-08-11 17:15:31 +00001346 Tmp2 = MakeIntReg();
1347 Tmp3 = MakeIntReg();
Chris Lattner88ac32c2005-08-09 20:21:10 +00001348 BuildMI(BB, PPC::ADDIC, 2, Tmp2).addReg(Tmp1).addSImm(1);
1349 BuildMI(BB, PPC::LI, 1, Tmp3).addSImm(0);
1350 BuildMI(BB, PPC::ADDZE, 1, Result).addReg(Tmp3);
1351 break;
1352 case ISD::SETNE:
Chris Lattner54abfc52005-08-11 17:15:31 +00001353 Tmp2 = MakeIntReg();
1354 Tmp3 = MakeIntReg();
Chris Lattner88ac32c2005-08-09 20:21:10 +00001355 BuildMI(BB, PPC::NOR, 2, Tmp2).addReg(Tmp1).addReg(Tmp1);
1356 BuildMI(BB, PPC::ADDIC, 2, Tmp3).addReg(Tmp2).addSImm(-1);
1357 BuildMI(BB, PPC::SUBFE, 2, Result).addReg(Tmp3).addReg(Tmp2);
1358 break;
1359 case ISD::SETLT:
Chris Lattner54abfc52005-08-11 17:15:31 +00001360 Tmp2 = MakeIntReg();
1361 Tmp3 = MakeIntReg();
Chris Lattner88ac32c2005-08-09 20:21:10 +00001362 BuildMI(BB, PPC::ADDI, 2, Tmp2).addReg(Tmp1).addSImm(1);
1363 BuildMI(BB, PPC::AND, 2, Tmp3).addReg(Tmp2).addReg(Tmp1);
1364 BuildMI(BB, PPC::RLWINM, 4, Result).addReg(Tmp3).addImm(1)
1365 .addImm(31).addImm(31);
1366 break;
1367 case ISD::SETGT:
Chris Lattner54abfc52005-08-11 17:15:31 +00001368 Tmp2 = MakeIntReg();
Chris Lattner88ac32c2005-08-09 20:21:10 +00001369 BuildMI(BB, PPC::RLWINM, 4, Tmp2).addReg(Tmp1).addImm(1)
1370 .addImm(31).addImm(31);
1371 BuildMI(BB, PPC::XORI, 2, Result).addReg(Tmp2).addImm(1);
1372 break;
Nate Begeman7e7fadd2005-04-07 20:30:01 +00001373 }
Chris Lattner88ac32c2005-08-09 20:21:10 +00001374 return Result;
Nate Begeman7e7fadd2005-04-07 20:30:01 +00001375 }
Nate Begeman33162522005-03-29 21:54:38 +00001376 }
Misha Brukmanb5f662f2005-04-21 23:30:14 +00001377
Nate Begemanc24d4842005-08-10 20:52:09 +00001378 unsigned CCReg = SelectCC(N.getOperand(0), N.getOperand(1), CC);
1379 MoveCRtoGPR(CCReg, CC, Result);
Chris Lattner88ac32c2005-08-09 20:21:10 +00001380 return Result;
1381 }
Nate Begemanc24d4842005-08-10 20:52:09 +00001382
1383 case ISD::SELECT_CC: {
1384 ISD::CondCode CC = cast<CondCodeSDNode>(N.getOperand(4))->get();
Nate Begemana3fd4002005-07-19 16:51:05 +00001385
Nate Begeman4b46fc02005-08-24 04:59:21 +00001386 // handle the setcc cases here. select_cc lhs, 0, 1, 0, cc
1387 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N.getOperand(1));
1388 ConstantSDNode *N2C = dyn_cast<ConstantSDNode>(N.getOperand(2));
1389 ConstantSDNode *N3C = dyn_cast<ConstantSDNode>(N.getOperand(3));
1390 if (N1C && N2C && N3C && N1C->isNullValue() && N3C->isNullValue() &&
Nate Begeman6ef49492005-08-24 05:06:48 +00001391 N2C->getValue() == 1ULL && CC == ISD::SETNE) {
Nate Begeman4b46fc02005-08-24 04:59:21 +00001392 Tmp1 = SelectExpr(Node->getOperand(0));
1393 Tmp2 = MakeIntReg();
Nate Begeman6ef49492005-08-24 05:06:48 +00001394 BuildMI(BB, PPC::ADDIC, 2, Tmp2).addReg(Tmp1).addSImm(-1);
1395 BuildMI(BB, PPC::SUBFE, 2, Result).addReg(Tmp2).addReg(Tmp1);
Nate Begeman4b46fc02005-08-24 04:59:21 +00001396 return Result;
1397 }
1398
Nate Begeman5a014812005-08-14 01:17:16 +00001399 // If the False value only has one use, we can generate better code by
1400 // selecting it in the fallthrough basic block rather than here, which
1401 // increases register pressure.
Nate Begeman5a014812005-08-14 01:17:16 +00001402 unsigned TrueValue = SelectExpr(N.getOperand(2));
Chris Lattner4dd4a2d2005-08-21 17:41:11 +00001403 unsigned FalseValue;
1404
1405 // If the false value is simple enough, evaluate it inline in the false
1406 // block.
Chris Lattnerb30ee6a2005-08-22 00:47:28 +00001407 if (N.getOperand(3).Val->hasOneUse() &&
1408 (isa<ConstantSDNode>(N.getOperand(3)) ||
Chris Lattnerb30ee6a2005-08-22 00:47:28 +00001409 isa<GlobalAddressSDNode>(N.getOperand(3))))
Chris Lattner4dd4a2d2005-08-21 17:41:11 +00001410 FalseValue = 0;
1411 else
1412 FalseValue = SelectExpr(N.getOperand(3));
Nate Begemanc24d4842005-08-10 20:52:09 +00001413 unsigned CCReg = SelectCC(N.getOperand(0), N.getOperand(1), CC);
1414 Opc = getBCCForSetCC(CC);
1415
Misha Brukmanb5f662f2005-04-21 23:30:14 +00001416 // Create an iterator with which to insert the MBB for copying the false
Nate Begeman74747862005-03-29 22:24:51 +00001417 // value and the MBB to hold the PHI instruction for this SetCC.
1418 MachineBasicBlock *thisMBB = BB;
1419 const BasicBlock *LLVM_BB = BB->getBasicBlock();
1420 ilist<MachineBasicBlock>::iterator It = BB;
1421 ++It;
1422
1423 // thisMBB:
1424 // ...
1425 // TrueVal = ...
Nate Begeman1b7f7fb2005-04-13 23:15:44 +00001426 // cmpTY ccX, r1, r2
Nate Begeman74747862005-03-29 22:24:51 +00001427 // bCC copy1MBB
1428 // fallthrough --> copy0MBB
Nate Begeman74747862005-03-29 22:24:51 +00001429 MachineBasicBlock *copy0MBB = new MachineBasicBlock(LLVM_BB);
1430 MachineBasicBlock *sinkMBB = new MachineBasicBlock(LLVM_BB);
Nate Begeman1b7f7fb2005-04-13 23:15:44 +00001431 BuildMI(BB, Opc, 2).addReg(CCReg).addMBB(sinkMBB);
Nate Begeman74747862005-03-29 22:24:51 +00001432 MachineFunction *F = BB->getParent();
1433 F->getBasicBlockList().insert(It, copy0MBB);
1434 F->getBasicBlockList().insert(It, sinkMBB);
1435 // Update machine-CFG edges
1436 BB->addSuccessor(copy0MBB);
1437 BB->addSuccessor(sinkMBB);
1438
1439 // copy0MBB:
1440 // %FalseValue = ...
1441 // # fallthrough to sinkMBB
1442 BB = copy0MBB;
Chris Lattner4dd4a2d2005-08-21 17:41:11 +00001443
1444 // If the false value is simple enough, evaluate it here, to avoid it being
1445 // evaluated on the true edge.
1446 if (FalseValue == 0)
1447 FalseValue = SelectExpr(N.getOperand(3));
1448
Nate Begeman74747862005-03-29 22:24:51 +00001449 // Update machine-CFG edges
1450 BB->addSuccessor(sinkMBB);
1451
1452 // sinkMBB:
1453 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
1454 // ...
1455 BB = sinkMBB;
1456 BuildMI(BB, PPC::PHI, 4, Result).addReg(FalseValue)
1457 .addMBB(copy0MBB).addReg(TrueValue).addMBB(thisMBB);
Nate Begeman74747862005-03-29 22:24:51 +00001458 return Result;
1459 }
Nate Begemana9795f82005-03-24 04:41:43 +00001460
Chris Lattner0c09a412005-08-18 17:16:52 +00001461 case ISD::Constant: {
1462 assert(N.getValueType() == MVT::i32 &&
1463 "Only i32 constants are legal on this target!");
Nate Begeman58dfb082005-08-18 18:14:49 +00001464 unsigned v = (unsigned)cast<ConstantSDNode>(N)->getValue();
Jim Laskey5b5f0b72005-08-18 18:58:23 +00001465 if (isInt16(v)) {
1466 BuildMI(BB, PPC::LI, 1, Result).addSImm(Lo16(v));
Chris Lattner0c09a412005-08-18 17:16:52 +00001467 } else {
Jim Laskey5b5f0b72005-08-18 18:58:23 +00001468 unsigned Hi = Hi16(v);
1469 unsigned Lo = Lo16(v);
1470 if (Lo) {
1471 Tmp1 = MakeIntReg();
1472 BuildMI(BB, PPC::LIS, 1, Tmp1).addSImm(Hi);
1473 BuildMI(BB, PPC::ORI, 2, Result).addReg(Tmp1).addImm(Lo);
1474 } else {
1475 BuildMI(BB, PPC::LIS, 1, Result).addSImm(Hi);
1476 }
Nate Begemana9795f82005-03-24 04:41:43 +00001477 }
1478 return Result;
Chris Lattner0c09a412005-08-18 17:16:52 +00001479 }
Nate Begemana3fd4002005-07-19 16:51:05 +00001480
Nate Begemana3fd4002005-07-19 16:51:05 +00001481 case ISD::FNEG:
1482 if (!NoExcessFPPrecision &&
Chris Lattner615c2d02005-09-28 22:29:58 +00001483 ISD::FADD == N.getOperand(0).getOpcode() &&
Nate Begemana3fd4002005-07-19 16:51:05 +00001484 N.getOperand(0).Val->hasOneUse() &&
Chris Lattner615c2d02005-09-28 22:29:58 +00001485 ISD::FMUL == N.getOperand(0).getOperand(0).getOpcode() &&
Nate Begemana3fd4002005-07-19 16:51:05 +00001486 N.getOperand(0).getOperand(0).Val->hasOneUse()) {
1487 ++FusedFP; // Statistic
1488 Tmp1 = SelectExpr(N.getOperand(0).getOperand(0).getOperand(0));
1489 Tmp2 = SelectExpr(N.getOperand(0).getOperand(0).getOperand(1));
1490 Tmp3 = SelectExpr(N.getOperand(0).getOperand(1));
1491 Opc = DestType == MVT::f64 ? PPC::FNMADD : PPC::FNMADDS;
1492 BuildMI(BB, Opc, 3, Result).addReg(Tmp1).addReg(Tmp2).addReg(Tmp3);
1493 } else if (!NoExcessFPPrecision &&
Chris Lattner615c2d02005-09-28 22:29:58 +00001494 ISD::FADD == N.getOperand(0).getOpcode() &&
Nate Begemana3fd4002005-07-19 16:51:05 +00001495 N.getOperand(0).Val->hasOneUse() &&
Chris Lattner615c2d02005-09-28 22:29:58 +00001496 ISD::FMUL == N.getOperand(0).getOperand(1).getOpcode() &&
Nate Begemana3fd4002005-07-19 16:51:05 +00001497 N.getOperand(0).getOperand(1).Val->hasOneUse()) {
1498 ++FusedFP; // Statistic
1499 Tmp1 = SelectExpr(N.getOperand(0).getOperand(1).getOperand(0));
1500 Tmp2 = SelectExpr(N.getOperand(0).getOperand(1).getOperand(1));
1501 Tmp3 = SelectExpr(N.getOperand(0).getOperand(0));
1502 Opc = DestType == MVT::f64 ? PPC::FNMADD : PPC::FNMADDS;
1503 BuildMI(BB, Opc, 3, Result).addReg(Tmp1).addReg(Tmp2).addReg(Tmp3);
1504 } else if (ISD::FABS == N.getOperand(0).getOpcode()) {
1505 Tmp1 = SelectExpr(N.getOperand(0).getOperand(0));
Chris Lattner919c0322005-10-01 01:35:02 +00001506 if (N.getOperand(0).getValueType() == MVT::f32)
1507 BuildMI(BB, PPC::FNABSS, 1, Result).addReg(Tmp1);
1508 else
1509 BuildMI(BB, PPC::FNABSD, 1, Result).addReg(Tmp1);
1510
Nate Begemana3fd4002005-07-19 16:51:05 +00001511 } else {
1512 Tmp1 = SelectExpr(N.getOperand(0));
Chris Lattner919c0322005-10-01 01:35:02 +00001513 if (N.getOperand(0).getValueType() == MVT::f32)
1514 BuildMI(BB, PPC::FNEGS, 1, Result).addReg(Tmp1);
1515 else
1516 BuildMI(BB, PPC::FNEGD, 1, Result).addReg(Tmp1);
Nate Begemana3fd4002005-07-19 16:51:05 +00001517 }
1518 return Result;
1519
1520 case ISD::FABS:
1521 Tmp1 = SelectExpr(N.getOperand(0));
Chris Lattner919c0322005-10-01 01:35:02 +00001522 if (N.getOperand(0).getValueType() == MVT::f32)
1523 BuildMI(BB, PPC::FABSS, 1, Result).addReg(Tmp1);
1524 else
1525 BuildMI(BB, PPC::FABSD, 1, Result).addReg(Tmp1);
Nate Begemana3fd4002005-07-19 16:51:05 +00001526 return Result;
1527
Nate Begemanadeb43d2005-07-20 22:42:00 +00001528 case ISD::FSQRT:
1529 Tmp1 = SelectExpr(N.getOperand(0));
1530 Opc = DestType == MVT::f64 ? PPC::FSQRT : PPC::FSQRTS;
1531 BuildMI(BB, Opc, 1, Result).addReg(Tmp1);
1532 return Result;
1533
Nate Begemana3fd4002005-07-19 16:51:05 +00001534 case ISD::FP_ROUND:
1535 assert (DestType == MVT::f32 &&
1536 N.getOperand(0).getValueType() == MVT::f64 &&
1537 "only f64 to f32 conversion supported here");
1538 Tmp1 = SelectExpr(N.getOperand(0));
1539 BuildMI(BB, PPC::FRSP, 1, Result).addReg(Tmp1);
1540 return Result;
1541
1542 case ISD::FP_EXTEND:
1543 assert (DestType == MVT::f64 &&
1544 N.getOperand(0).getValueType() == MVT::f32 &&
1545 "only f32 to f64 conversion supported here");
1546 Tmp1 = SelectExpr(N.getOperand(0));
Chris Lattner919c0322005-10-01 01:35:02 +00001547 BuildMI(BB, PPC::FMRSD, 1, Result).addReg(Tmp1);
Nate Begemana3fd4002005-07-19 16:51:05 +00001548 return Result;
Nate Begemana3fd4002005-07-19 16:51:05 +00001549 }
Nate Begemana9795f82005-03-24 04:41:43 +00001550 return 0;
1551}
1552
1553void ISel::Select(SDOperand N) {
Nate Begeman2497e632005-07-21 20:44:43 +00001554 unsigned Tmp1, Tmp2, Tmp3, Opc;
Nate Begemana9795f82005-03-24 04:41:43 +00001555 unsigned opcode = N.getOpcode();
1556
1557 if (!ExprMap.insert(std::make_pair(N, 1)).second)
1558 return; // Already selected.
1559
1560 SDNode *Node = N.Val;
Misha Brukmanb5f662f2005-04-21 23:30:14 +00001561
Nate Begemana9795f82005-03-24 04:41:43 +00001562 switch (Node->getOpcode()) {
1563 default:
1564 Node->dump(); std::cerr << "\n";
1565 assert(0 && "Node not handled yet!");
1566 case ISD::EntryToken: return; // Noop
1567 case ISD::TokenFactor:
1568 for (unsigned i = 0, e = Node->getNumOperands(); i != e; ++i)
1569 Select(Node->getOperand(i));
1570 return;
Chris Lattner16cd04d2005-05-12 23:24:06 +00001571 case ISD::CALLSEQ_START:
1572 case ISD::CALLSEQ_END:
Nate Begemana9795f82005-03-24 04:41:43 +00001573 Select(N.getOperand(0));
1574 Tmp1 = cast<ConstantSDNode>(N.getOperand(1))->getValue();
Chris Lattner16cd04d2005-05-12 23:24:06 +00001575 Opc = N.getOpcode() == ISD::CALLSEQ_START ? PPC::ADJCALLSTACKDOWN :
Nate Begemana9795f82005-03-24 04:41:43 +00001576 PPC::ADJCALLSTACKUP;
1577 BuildMI(BB, Opc, 1).addImm(Tmp1);
1578 return;
1579 case ISD::BR: {
1580 MachineBasicBlock *Dest =
1581 cast<BasicBlockSDNode>(N.getOperand(1))->getBasicBlock();
Nate Begemana9795f82005-03-24 04:41:43 +00001582 Select(N.getOperand(0));
1583 BuildMI(BB, PPC::B, 1).addMBB(Dest);
1584 return;
1585 }
Nate Begeman7cbd5252005-08-16 19:49:35 +00001586 case ISD::BR_CC:
1587 case ISD::BRTWOWAY_CC:
Nate Begemana9795f82005-03-24 04:41:43 +00001588 SelectBranchCC(N);
1589 return;
1590 case ISD::CopyToReg:
1591 Select(N.getOperand(0));
Chris Lattnera8cd0152005-08-16 21:58:15 +00001592 Tmp1 = SelectExpr(N.getOperand(2));
1593 Tmp2 = cast<RegisterSDNode>(N.getOperand(1))->getReg();
Misha Brukmanb5f662f2005-04-21 23:30:14 +00001594
Nate Begemana9795f82005-03-24 04:41:43 +00001595 if (Tmp1 != Tmp2) {
Chris Lattner919c0322005-10-01 01:35:02 +00001596 if (N.getOperand(2).getValueType() == MVT::f64)
1597 BuildMI(BB, PPC::FMRD, 1, Tmp2).addReg(Tmp1);
1598 else if (N.getOperand(2).getValueType() == MVT::f32)
1599 BuildMI(BB, PPC::FMRS, 1, Tmp2).addReg(Tmp1);
Nate Begemana9795f82005-03-24 04:41:43 +00001600 else
Nate Begeman1d9d7422005-10-18 00:28:58 +00001601 BuildMI(BB, PPC::OR4, 2, Tmp2).addReg(Tmp1).addReg(Tmp1);
Nate Begemana9795f82005-03-24 04:41:43 +00001602 }
1603 return;
1604 case ISD::ImplicitDef:
1605 Select(N.getOperand(0));
Chris Lattner2b544002005-08-24 23:08:16 +00001606 Tmp1 = cast<RegisterSDNode>(N.getOperand(1))->getReg();
1607 if (N.getOperand(1).getValueType() == MVT::i32)
1608 BuildMI(BB, PPC::IMPLICIT_DEF_GPR, 0, Tmp1);
Chris Lattner919c0322005-10-01 01:35:02 +00001609 else if (N.getOperand(1).getValueType() == MVT::f32)
1610 BuildMI(BB, PPC::IMPLICIT_DEF_F4, 0, Tmp1);
Chris Lattner2b544002005-08-24 23:08:16 +00001611 else
Chris Lattner919c0322005-10-01 01:35:02 +00001612 BuildMI(BB, PPC::IMPLICIT_DEF_F8, 0, Tmp1);
Nate Begemana9795f82005-03-24 04:41:43 +00001613 return;
1614 case ISD::RET:
1615 switch (N.getNumOperands()) {
1616 default:
1617 assert(0 && "Unknown return instruction!");
1618 case 3:
1619 assert(N.getOperand(1).getValueType() == MVT::i32 &&
1620 N.getOperand(2).getValueType() == MVT::i32 &&
Misha Brukman7847fca2005-04-22 17:54:37 +00001621 "Unknown two-register value!");
Nate Begemana9795f82005-03-24 04:41:43 +00001622 Select(N.getOperand(0));
1623 Tmp1 = SelectExpr(N.getOperand(1));
1624 Tmp2 = SelectExpr(N.getOperand(2));
Nate Begeman1d9d7422005-10-18 00:28:58 +00001625 BuildMI(BB, PPC::OR4, 2, PPC::R3).addReg(Tmp2).addReg(Tmp2);
1626 BuildMI(BB, PPC::OR4, 2, PPC::R4).addReg(Tmp1).addReg(Tmp1);
Nate Begemana9795f82005-03-24 04:41:43 +00001627 break;
1628 case 2:
1629 Select(N.getOperand(0));
1630 Tmp1 = SelectExpr(N.getOperand(1));
1631 switch (N.getOperand(1).getValueType()) {
1632 default:
1633 assert(0 && "Unknown return type!");
1634 case MVT::f64:
Chris Lattner919c0322005-10-01 01:35:02 +00001635 BuildMI(BB, PPC::FMRD, 1, PPC::F1).addReg(Tmp1);
1636 break;
Nate Begemana9795f82005-03-24 04:41:43 +00001637 case MVT::f32:
Chris Lattner919c0322005-10-01 01:35:02 +00001638 BuildMI(BB, PPC::FMRS, 1, PPC::F1).addReg(Tmp1);
Nate Begemana9795f82005-03-24 04:41:43 +00001639 break;
1640 case MVT::i32:
Nate Begeman1d9d7422005-10-18 00:28:58 +00001641 BuildMI(BB, PPC::OR4, 2, PPC::R3).addReg(Tmp1).addReg(Tmp1);
Nate Begemana9795f82005-03-24 04:41:43 +00001642 break;
1643 }
Nate Begeman9e3e1b52005-03-24 23:35:30 +00001644 case 1:
1645 Select(N.getOperand(0));
1646 break;
Nate Begemana9795f82005-03-24 04:41:43 +00001647 }
1648 BuildMI(BB, PPC::BLR, 0); // Just emit a 'ret' instruction
1649 return;
Misha Brukmanb5f662f2005-04-21 23:30:14 +00001650 case ISD::TRUNCSTORE:
Nate Begeman2497e632005-07-21 20:44:43 +00001651 case ISD::STORE: {
1652 SDOperand Chain = N.getOperand(0);
1653 SDOperand Value = N.getOperand(1);
1654 SDOperand Address = N.getOperand(2);
1655 Select(Chain);
Nate Begemana9795f82005-03-24 04:41:43 +00001656
Nate Begeman2497e632005-07-21 20:44:43 +00001657 Tmp1 = SelectExpr(Value); //value
Nate Begemana9795f82005-03-24 04:41:43 +00001658
Nate Begeman2497e632005-07-21 20:44:43 +00001659 if (opcode == ISD::STORE) {
1660 switch(Value.getValueType()) {
1661 default: assert(0 && "unknown Type in store");
1662 case MVT::i32: Opc = PPC::STW; break;
1663 case MVT::f64: Opc = PPC::STFD; break;
1664 case MVT::f32: Opc = PPC::STFS; break;
Nate Begemana9795f82005-03-24 04:41:43 +00001665 }
Nate Begeman2497e632005-07-21 20:44:43 +00001666 } else { //ISD::TRUNCSTORE
1667 switch(cast<VTSDNode>(Node->getOperand(4))->getVT()) {
1668 default: assert(0 && "unknown Type in store");
Nate Begeman2497e632005-07-21 20:44:43 +00001669 case MVT::i8: Opc = PPC::STB; break;
1670 case MVT::i16: Opc = PPC::STH; break;
Nate Begemana9795f82005-03-24 04:41:43 +00001671 }
Nate Begemana9795f82005-03-24 04:41:43 +00001672 }
Nate Begeman2497e632005-07-21 20:44:43 +00001673
1674 if(Address.getOpcode() == ISD::FrameIndex) {
1675 Tmp2 = cast<FrameIndexSDNode>(Address)->getIndex();
1676 addFrameReference(BuildMI(BB, Opc, 3).addReg(Tmp1), (int)Tmp2);
Nate Begeman2497e632005-07-21 20:44:43 +00001677 } else {
1678 int offset;
Nate Begeman2a05c8e2005-07-28 03:02:05 +00001679 switch(SelectAddr(Address, Tmp2, offset)) {
1680 default: assert(0 && "Unhandled return value from SelectAddr");
1681 case 0: // imm offset, no frame, no index
1682 BuildMI(BB, Opc, 3).addReg(Tmp1).addSImm(offset).addReg(Tmp2);
1683 break;
1684 case 1: // imm offset + frame index
1685 addFrameReference(BuildMI(BB, Opc, 3).addReg(Tmp1), (int)Tmp2, offset);
1686 break;
1687 case 2: // base+index addressing
Nate Begeman2497e632005-07-21 20:44:43 +00001688 Opc = IndexedOpForOp(Opc);
1689 BuildMI(BB, Opc, 3).addReg(Tmp1).addReg(Tmp2).addReg(offset);
Nate Begeman2a05c8e2005-07-28 03:02:05 +00001690 break;
Nate Begemand3ded2d2005-08-08 22:22:56 +00001691 case 3: {
1692 GlobalAddressSDNode *GN = cast<GlobalAddressSDNode>(Address);
1693 GlobalValue *GV = GN->getGlobal();
1694 BuildMI(BB, Opc, 3).addReg(Tmp1).addGlobalAddress(GV).addReg(Tmp2);
1695 }
Nate Begeman2497e632005-07-21 20:44:43 +00001696 }
1697 }
1698 return;
1699 }
Nate Begemana9795f82005-03-24 04:41:43 +00001700 case ISD::EXTLOAD:
1701 case ISD::SEXTLOAD:
1702 case ISD::ZEXTLOAD:
1703 case ISD::LOAD:
1704 case ISD::CopyFromReg:
Chris Lattnerb5d8e6e2005-05-13 20:29:26 +00001705 case ISD::TAILCALL:
Nate Begemana9795f82005-03-24 04:41:43 +00001706 case ISD::CALL:
1707 case ISD::DYNAMIC_STACKALLOC:
1708 ExprMap.erase(N);
1709 SelectExpr(N);
1710 return;
1711 }
1712 assert(0 && "Should not be reached!");
1713}
1714
1715
Evan Cheng5ee16ea2005-11-29 04:59:46 +00001716/// createPPCISelPattern - This pass converts an LLVM function
Nate Begemana9795f82005-03-24 04:41:43 +00001717/// into a machine code representation using pattern matching and a machine
1718/// description file.
1719///
Nate Begeman1d9d7422005-10-18 00:28:58 +00001720FunctionPass *llvm::createPPCISelPattern(TargetMachine &TM) {
Misha Brukmanb5f662f2005-04-21 23:30:14 +00001721 return new ISel(TM);
Chris Lattner246fa632005-03-24 06:16:18 +00001722}
1723