blob: 0e5e0c066ce297966e3760744db3091b5c0696b8 [file] [log] [blame]
Chris Lattner310968c2005-01-07 07:44:53 +00001//===-- TargetLowering.cpp - Implement the TargetLowering class -----------===//
Misha Brukmanf976c852005-04-21 22:55:34 +00002//
Chris Lattner310968c2005-01-07 07:44:53 +00003// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Misha Brukmanf976c852005-04-21 22:55:34 +00007//
Chris Lattner310968c2005-01-07 07:44:53 +00008//===----------------------------------------------------------------------===//
9//
10// This implements the TargetLowering class.
11//
12//===----------------------------------------------------------------------===//
13
Evan Cheng5c807602008-02-26 02:33:44 +000014#include "llvm/Target/TargetAsmInfo.h"
Chris Lattner310968c2005-01-07 07:44:53 +000015#include "llvm/Target/TargetLowering.h"
Rafael Espindolaf1ba1ca2007-11-05 23:12:20 +000016#include "llvm/Target/TargetSubtarget.h"
Owen Anderson07000c62006-05-12 06:33:49 +000017#include "llvm/Target/TargetData.h"
Chris Lattner310968c2005-01-07 07:44:53 +000018#include "llvm/Target/TargetMachine.h"
Dan Gohman6f0d0242008-02-10 18:45:23 +000019#include "llvm/Target/TargetRegisterInfo.h"
Dan Gohman707e0182008-04-12 04:36:06 +000020#include "llvm/GlobalVariable.h"
Chris Lattnerdc879292006-03-31 00:28:56 +000021#include "llvm/DerivedTypes.h"
Evan Chengad4196b2008-05-12 19:56:52 +000022#include "llvm/CodeGen/MachineFrameInfo.h"
Chris Lattner310968c2005-01-07 07:44:53 +000023#include "llvm/CodeGen/SelectionDAG.h"
Chris Lattner4ccb0702006-01-26 20:37:03 +000024#include "llvm/ADT/StringExtras.h"
Owen Anderson718cb662007-09-07 04:06:50 +000025#include "llvm/ADT/STLExtras.h"
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +000026#include "llvm/Support/MathExtras.h"
Chris Lattner310968c2005-01-07 07:44:53 +000027using namespace llvm;
28
Rafael Espindola9a580232009-02-27 13:37:18 +000029namespace llvm {
30TLSModel::Model getTLSModel(const GlobalValue *GV, Reloc::Model reloc) {
31 bool isLocal = GV->hasLocalLinkage();
32 bool isDeclaration = GV->isDeclaration();
33 // FIXME: what should we do for protected and internal visibility?
34 // For variables, is internal different from hidden?
35 bool isHidden = GV->hasHiddenVisibility();
36
37 if (reloc == Reloc::PIC_) {
38 if (isLocal || isHidden)
39 return TLSModel::LocalDynamic;
40 else
41 return TLSModel::GeneralDynamic;
42 } else {
43 if (!isDeclaration || isHidden)
44 return TLSModel::LocalExec;
45 else
46 return TLSModel::InitialExec;
47 }
48}
49}
50
Evan Cheng56966222007-01-12 02:11:51 +000051/// InitLibcallNames - Set default libcall names.
52///
Evan Cheng79cca502007-01-12 22:51:10 +000053static void InitLibcallNames(const char **Names) {
Sanjiv Gupta15c94d02009-01-18 18:25:27 +000054 Names[RTLIB::SHL_I16] = "__ashli16";
Evan Cheng56966222007-01-12 02:11:51 +000055 Names[RTLIB::SHL_I32] = "__ashlsi3";
56 Names[RTLIB::SHL_I64] = "__ashldi3";
Duncan Sandsdddc6292008-07-11 16:52:29 +000057 Names[RTLIB::SHL_I128] = "__ashlti3";
Sanjiv Gupta15c94d02009-01-18 18:25:27 +000058 Names[RTLIB::SRL_I16] = "__lshri16";
Evan Cheng56966222007-01-12 02:11:51 +000059 Names[RTLIB::SRL_I32] = "__lshrsi3";
60 Names[RTLIB::SRL_I64] = "__lshrdi3";
Duncan Sandsdddc6292008-07-11 16:52:29 +000061 Names[RTLIB::SRL_I128] = "__lshrti3";
Sanjiv Gupta15c94d02009-01-18 18:25:27 +000062 Names[RTLIB::SRA_I16] = "__ashri16";
Evan Cheng56966222007-01-12 02:11:51 +000063 Names[RTLIB::SRA_I32] = "__ashrsi3";
64 Names[RTLIB::SRA_I64] = "__ashrdi3";
Duncan Sandsdddc6292008-07-11 16:52:29 +000065 Names[RTLIB::SRA_I128] = "__ashrti3";
Sanjiv Gupta15c94d02009-01-18 18:25:27 +000066 Names[RTLIB::MUL_I16] = "__muli16";
Evan Cheng56966222007-01-12 02:11:51 +000067 Names[RTLIB::MUL_I32] = "__mulsi3";
68 Names[RTLIB::MUL_I64] = "__muldi3";
Duncan Sands5ac319a2008-07-10 15:35:05 +000069 Names[RTLIB::MUL_I128] = "__multi3";
Evan Cheng56966222007-01-12 02:11:51 +000070 Names[RTLIB::SDIV_I32] = "__divsi3";
71 Names[RTLIB::SDIV_I64] = "__divdi3";
Duncan Sands5ac319a2008-07-10 15:35:05 +000072 Names[RTLIB::SDIV_I128] = "__divti3";
Evan Cheng56966222007-01-12 02:11:51 +000073 Names[RTLIB::UDIV_I32] = "__udivsi3";
74 Names[RTLIB::UDIV_I64] = "__udivdi3";
Duncan Sands5ac319a2008-07-10 15:35:05 +000075 Names[RTLIB::UDIV_I128] = "__udivti3";
Evan Cheng56966222007-01-12 02:11:51 +000076 Names[RTLIB::SREM_I32] = "__modsi3";
77 Names[RTLIB::SREM_I64] = "__moddi3";
Duncan Sands5ac319a2008-07-10 15:35:05 +000078 Names[RTLIB::SREM_I128] = "__modti3";
Evan Cheng56966222007-01-12 02:11:51 +000079 Names[RTLIB::UREM_I32] = "__umodsi3";
80 Names[RTLIB::UREM_I64] = "__umoddi3";
Duncan Sands5ac319a2008-07-10 15:35:05 +000081 Names[RTLIB::UREM_I128] = "__umodti3";
Evan Cheng56966222007-01-12 02:11:51 +000082 Names[RTLIB::NEG_I32] = "__negsi2";
83 Names[RTLIB::NEG_I64] = "__negdi2";
84 Names[RTLIB::ADD_F32] = "__addsf3";
85 Names[RTLIB::ADD_F64] = "__adddf3";
Duncan Sands007f9842008-01-10 10:28:30 +000086 Names[RTLIB::ADD_F80] = "__addxf3";
Dale Johannesen161e8972007-10-05 20:04:43 +000087 Names[RTLIB::ADD_PPCF128] = "__gcc_qadd";
Evan Cheng56966222007-01-12 02:11:51 +000088 Names[RTLIB::SUB_F32] = "__subsf3";
89 Names[RTLIB::SUB_F64] = "__subdf3";
Duncan Sands007f9842008-01-10 10:28:30 +000090 Names[RTLIB::SUB_F80] = "__subxf3";
Dale Johannesen161e8972007-10-05 20:04:43 +000091 Names[RTLIB::SUB_PPCF128] = "__gcc_qsub";
Evan Cheng56966222007-01-12 02:11:51 +000092 Names[RTLIB::MUL_F32] = "__mulsf3";
93 Names[RTLIB::MUL_F64] = "__muldf3";
Duncan Sands007f9842008-01-10 10:28:30 +000094 Names[RTLIB::MUL_F80] = "__mulxf3";
Dale Johannesen161e8972007-10-05 20:04:43 +000095 Names[RTLIB::MUL_PPCF128] = "__gcc_qmul";
Evan Cheng56966222007-01-12 02:11:51 +000096 Names[RTLIB::DIV_F32] = "__divsf3";
97 Names[RTLIB::DIV_F64] = "__divdf3";
Duncan Sands007f9842008-01-10 10:28:30 +000098 Names[RTLIB::DIV_F80] = "__divxf3";
Dale Johannesen161e8972007-10-05 20:04:43 +000099 Names[RTLIB::DIV_PPCF128] = "__gcc_qdiv";
Evan Cheng56966222007-01-12 02:11:51 +0000100 Names[RTLIB::REM_F32] = "fmodf";
101 Names[RTLIB::REM_F64] = "fmod";
Duncan Sands007f9842008-01-10 10:28:30 +0000102 Names[RTLIB::REM_F80] = "fmodl";
Dale Johannesen161e8972007-10-05 20:04:43 +0000103 Names[RTLIB::REM_PPCF128] = "fmodl";
Evan Cheng56966222007-01-12 02:11:51 +0000104 Names[RTLIB::POWI_F32] = "__powisf2";
105 Names[RTLIB::POWI_F64] = "__powidf2";
Dale Johannesen161e8972007-10-05 20:04:43 +0000106 Names[RTLIB::POWI_F80] = "__powixf2";
107 Names[RTLIB::POWI_PPCF128] = "__powitf2";
Evan Cheng56966222007-01-12 02:11:51 +0000108 Names[RTLIB::SQRT_F32] = "sqrtf";
109 Names[RTLIB::SQRT_F64] = "sqrt";
Dale Johannesen161e8972007-10-05 20:04:43 +0000110 Names[RTLIB::SQRT_F80] = "sqrtl";
111 Names[RTLIB::SQRT_PPCF128] = "sqrtl";
Dale Johannesen7794f2a2008-09-04 00:47:13 +0000112 Names[RTLIB::LOG_F32] = "logf";
113 Names[RTLIB::LOG_F64] = "log";
114 Names[RTLIB::LOG_F80] = "logl";
115 Names[RTLIB::LOG_PPCF128] = "logl";
116 Names[RTLIB::LOG2_F32] = "log2f";
117 Names[RTLIB::LOG2_F64] = "log2";
118 Names[RTLIB::LOG2_F80] = "log2l";
119 Names[RTLIB::LOG2_PPCF128] = "log2l";
120 Names[RTLIB::LOG10_F32] = "log10f";
121 Names[RTLIB::LOG10_F64] = "log10";
122 Names[RTLIB::LOG10_F80] = "log10l";
123 Names[RTLIB::LOG10_PPCF128] = "log10l";
124 Names[RTLIB::EXP_F32] = "expf";
125 Names[RTLIB::EXP_F64] = "exp";
126 Names[RTLIB::EXP_F80] = "expl";
127 Names[RTLIB::EXP_PPCF128] = "expl";
128 Names[RTLIB::EXP2_F32] = "exp2f";
129 Names[RTLIB::EXP2_F64] = "exp2";
130 Names[RTLIB::EXP2_F80] = "exp2l";
131 Names[RTLIB::EXP2_PPCF128] = "exp2l";
Evan Cheng56966222007-01-12 02:11:51 +0000132 Names[RTLIB::SIN_F32] = "sinf";
133 Names[RTLIB::SIN_F64] = "sin";
Duncan Sands007f9842008-01-10 10:28:30 +0000134 Names[RTLIB::SIN_F80] = "sinl";
135 Names[RTLIB::SIN_PPCF128] = "sinl";
Evan Cheng56966222007-01-12 02:11:51 +0000136 Names[RTLIB::COS_F32] = "cosf";
137 Names[RTLIB::COS_F64] = "cos";
Duncan Sands007f9842008-01-10 10:28:30 +0000138 Names[RTLIB::COS_F80] = "cosl";
139 Names[RTLIB::COS_PPCF128] = "cosl";
Dan Gohmane54be102007-10-11 23:09:10 +0000140 Names[RTLIB::POW_F32] = "powf";
141 Names[RTLIB::POW_F64] = "pow";
142 Names[RTLIB::POW_F80] = "powl";
143 Names[RTLIB::POW_PPCF128] = "powl";
Dan Gohman2bb1e3e2008-08-21 18:38:14 +0000144 Names[RTLIB::CEIL_F32] = "ceilf";
145 Names[RTLIB::CEIL_F64] = "ceil";
146 Names[RTLIB::CEIL_F80] = "ceill";
147 Names[RTLIB::CEIL_PPCF128] = "ceill";
148 Names[RTLIB::TRUNC_F32] = "truncf";
149 Names[RTLIB::TRUNC_F64] = "trunc";
150 Names[RTLIB::TRUNC_F80] = "truncl";
151 Names[RTLIB::TRUNC_PPCF128] = "truncl";
152 Names[RTLIB::RINT_F32] = "rintf";
153 Names[RTLIB::RINT_F64] = "rint";
154 Names[RTLIB::RINT_F80] = "rintl";
155 Names[RTLIB::RINT_PPCF128] = "rintl";
156 Names[RTLIB::NEARBYINT_F32] = "nearbyintf";
157 Names[RTLIB::NEARBYINT_F64] = "nearbyint";
158 Names[RTLIB::NEARBYINT_F80] = "nearbyintl";
159 Names[RTLIB::NEARBYINT_PPCF128] = "nearbyintl";
160 Names[RTLIB::FLOOR_F32] = "floorf";
161 Names[RTLIB::FLOOR_F64] = "floor";
162 Names[RTLIB::FLOOR_F80] = "floorl";
163 Names[RTLIB::FLOOR_PPCF128] = "floorl";
Evan Cheng56966222007-01-12 02:11:51 +0000164 Names[RTLIB::FPEXT_F32_F64] = "__extendsfdf2";
165 Names[RTLIB::FPROUND_F64_F32] = "__truncdfsf2";
Bruno Cardoso Lopese36bfe62008-08-07 19:01:24 +0000166 Names[RTLIB::FPROUND_F80_F32] = "__truncxfsf2";
167 Names[RTLIB::FPROUND_PPCF128_F32] = "__trunctfsf2";
168 Names[RTLIB::FPROUND_F80_F64] = "__truncxfdf2";
169 Names[RTLIB::FPROUND_PPCF128_F64] = "__trunctfdf2";
Evan Cheng56966222007-01-12 02:11:51 +0000170 Names[RTLIB::FPTOSINT_F32_I32] = "__fixsfsi";
171 Names[RTLIB::FPTOSINT_F32_I64] = "__fixsfdi";
Dan Gohmana2e94852008-03-10 23:03:31 +0000172 Names[RTLIB::FPTOSINT_F32_I128] = "__fixsfti";
Evan Cheng56966222007-01-12 02:11:51 +0000173 Names[RTLIB::FPTOSINT_F64_I32] = "__fixdfsi";
174 Names[RTLIB::FPTOSINT_F64_I64] = "__fixdfdi";
Dan Gohmana2e94852008-03-10 23:03:31 +0000175 Names[RTLIB::FPTOSINT_F64_I128] = "__fixdfti";
Duncan Sandsbe1ad4d2008-07-10 15:33:02 +0000176 Names[RTLIB::FPTOSINT_F80_I32] = "__fixxfsi";
Dale Johannesen161e8972007-10-05 20:04:43 +0000177 Names[RTLIB::FPTOSINT_F80_I64] = "__fixxfdi";
Dan Gohmana2e94852008-03-10 23:03:31 +0000178 Names[RTLIB::FPTOSINT_F80_I128] = "__fixxfti";
Duncan Sands041cde22008-06-25 20:24:48 +0000179 Names[RTLIB::FPTOSINT_PPCF128_I32] = "__fixtfsi";
Dale Johannesen161e8972007-10-05 20:04:43 +0000180 Names[RTLIB::FPTOSINT_PPCF128_I64] = "__fixtfdi";
Dan Gohmana2e94852008-03-10 23:03:31 +0000181 Names[RTLIB::FPTOSINT_PPCF128_I128] = "__fixtfti";
Evan Cheng56966222007-01-12 02:11:51 +0000182 Names[RTLIB::FPTOUINT_F32_I32] = "__fixunssfsi";
183 Names[RTLIB::FPTOUINT_F32_I64] = "__fixunssfdi";
Dan Gohmana2e94852008-03-10 23:03:31 +0000184 Names[RTLIB::FPTOUINT_F32_I128] = "__fixunssfti";
Evan Cheng56966222007-01-12 02:11:51 +0000185 Names[RTLIB::FPTOUINT_F64_I32] = "__fixunsdfsi";
186 Names[RTLIB::FPTOUINT_F64_I64] = "__fixunsdfdi";
Dan Gohmana2e94852008-03-10 23:03:31 +0000187 Names[RTLIB::FPTOUINT_F64_I128] = "__fixunsdfti";
Dale Johannesen161e8972007-10-05 20:04:43 +0000188 Names[RTLIB::FPTOUINT_F80_I32] = "__fixunsxfsi";
189 Names[RTLIB::FPTOUINT_F80_I64] = "__fixunsxfdi";
Dan Gohmana2e94852008-03-10 23:03:31 +0000190 Names[RTLIB::FPTOUINT_F80_I128] = "__fixunsxfti";
Duncan Sands041cde22008-06-25 20:24:48 +0000191 Names[RTLIB::FPTOUINT_PPCF128_I32] = "__fixunstfsi";
Dale Johannesen161e8972007-10-05 20:04:43 +0000192 Names[RTLIB::FPTOUINT_PPCF128_I64] = "__fixunstfdi";
Dan Gohmana2e94852008-03-10 23:03:31 +0000193 Names[RTLIB::FPTOUINT_PPCF128_I128] = "__fixunstfti";
Evan Cheng56966222007-01-12 02:11:51 +0000194 Names[RTLIB::SINTTOFP_I32_F32] = "__floatsisf";
195 Names[RTLIB::SINTTOFP_I32_F64] = "__floatsidf";
Duncan Sands9bed0f52008-07-11 16:57:02 +0000196 Names[RTLIB::SINTTOFP_I32_F80] = "__floatsixf";
197 Names[RTLIB::SINTTOFP_I32_PPCF128] = "__floatsitf";
Evan Cheng56966222007-01-12 02:11:51 +0000198 Names[RTLIB::SINTTOFP_I64_F32] = "__floatdisf";
199 Names[RTLIB::SINTTOFP_I64_F64] = "__floatdidf";
Dale Johannesen161e8972007-10-05 20:04:43 +0000200 Names[RTLIB::SINTTOFP_I64_F80] = "__floatdixf";
201 Names[RTLIB::SINTTOFP_I64_PPCF128] = "__floatditf";
Dan Gohmand91446d2008-03-05 01:08:17 +0000202 Names[RTLIB::SINTTOFP_I128_F32] = "__floattisf";
203 Names[RTLIB::SINTTOFP_I128_F64] = "__floattidf";
204 Names[RTLIB::SINTTOFP_I128_F80] = "__floattixf";
205 Names[RTLIB::SINTTOFP_I128_PPCF128] = "__floattitf";
Evan Cheng56966222007-01-12 02:11:51 +0000206 Names[RTLIB::UINTTOFP_I32_F32] = "__floatunsisf";
207 Names[RTLIB::UINTTOFP_I32_F64] = "__floatunsidf";
Duncan Sandsac6cece2008-07-11 17:00:14 +0000208 Names[RTLIB::UINTTOFP_I32_F80] = "__floatunsixf";
209 Names[RTLIB::UINTTOFP_I32_PPCF128] = "__floatunsitf";
Evan Cheng56966222007-01-12 02:11:51 +0000210 Names[RTLIB::UINTTOFP_I64_F32] = "__floatundisf";
211 Names[RTLIB::UINTTOFP_I64_F64] = "__floatundidf";
Duncan Sandsac6cece2008-07-11 17:00:14 +0000212 Names[RTLIB::UINTTOFP_I64_F80] = "__floatundixf";
213 Names[RTLIB::UINTTOFP_I64_PPCF128] = "__floatunditf";
214 Names[RTLIB::UINTTOFP_I128_F32] = "__floatuntisf";
215 Names[RTLIB::UINTTOFP_I128_F64] = "__floatuntidf";
216 Names[RTLIB::UINTTOFP_I128_F80] = "__floatuntixf";
217 Names[RTLIB::UINTTOFP_I128_PPCF128] = "__floatuntitf";
Evan Cheng56966222007-01-12 02:11:51 +0000218 Names[RTLIB::OEQ_F32] = "__eqsf2";
219 Names[RTLIB::OEQ_F64] = "__eqdf2";
220 Names[RTLIB::UNE_F32] = "__nesf2";
221 Names[RTLIB::UNE_F64] = "__nedf2";
222 Names[RTLIB::OGE_F32] = "__gesf2";
223 Names[RTLIB::OGE_F64] = "__gedf2";
224 Names[RTLIB::OLT_F32] = "__ltsf2";
225 Names[RTLIB::OLT_F64] = "__ltdf2";
226 Names[RTLIB::OLE_F32] = "__lesf2";
227 Names[RTLIB::OLE_F64] = "__ledf2";
228 Names[RTLIB::OGT_F32] = "__gtsf2";
229 Names[RTLIB::OGT_F64] = "__gtdf2";
230 Names[RTLIB::UO_F32] = "__unordsf2";
231 Names[RTLIB::UO_F64] = "__unorddf2";
Evan Chengd385fd62007-01-31 09:29:11 +0000232 Names[RTLIB::O_F32] = "__unordsf2";
233 Names[RTLIB::O_F64] = "__unorddf2";
234}
235
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000236/// getFPEXT - Return the FPEXT_*_* value for the given types, or
237/// UNKNOWN_LIBCALL if there is none.
238RTLIB::Libcall RTLIB::getFPEXT(MVT OpVT, MVT RetVT) {
239 if (OpVT == MVT::f32) {
240 if (RetVT == MVT::f64)
241 return FPEXT_F32_F64;
242 }
243 return UNKNOWN_LIBCALL;
244}
245
246/// getFPROUND - Return the FPROUND_*_* value for the given types, or
247/// UNKNOWN_LIBCALL if there is none.
248RTLIB::Libcall RTLIB::getFPROUND(MVT OpVT, MVT RetVT) {
Bruno Cardoso Lopese36bfe62008-08-07 19:01:24 +0000249 if (RetVT == MVT::f32) {
250 if (OpVT == MVT::f64)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000251 return FPROUND_F64_F32;
Bruno Cardoso Lopese36bfe62008-08-07 19:01:24 +0000252 if (OpVT == MVT::f80)
253 return FPROUND_F80_F32;
254 if (OpVT == MVT::ppcf128)
255 return FPROUND_PPCF128_F32;
256 } else if (RetVT == MVT::f64) {
257 if (OpVT == MVT::f80)
258 return FPROUND_F80_F64;
259 if (OpVT == MVT::ppcf128)
260 return FPROUND_PPCF128_F64;
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000261 }
262 return UNKNOWN_LIBCALL;
263}
264
265/// getFPTOSINT - Return the FPTOSINT_*_* value for the given types, or
266/// UNKNOWN_LIBCALL if there is none.
267RTLIB::Libcall RTLIB::getFPTOSINT(MVT OpVT, MVT RetVT) {
268 if (OpVT == MVT::f32) {
269 if (RetVT == MVT::i32)
270 return FPTOSINT_F32_I32;
271 if (RetVT == MVT::i64)
272 return FPTOSINT_F32_I64;
273 if (RetVT == MVT::i128)
274 return FPTOSINT_F32_I128;
275 } else if (OpVT == MVT::f64) {
276 if (RetVT == MVT::i32)
277 return FPTOSINT_F64_I32;
278 if (RetVT == MVT::i64)
279 return FPTOSINT_F64_I64;
280 if (RetVT == MVT::i128)
281 return FPTOSINT_F64_I128;
282 } else if (OpVT == MVT::f80) {
283 if (RetVT == MVT::i32)
284 return FPTOSINT_F80_I32;
285 if (RetVT == MVT::i64)
286 return FPTOSINT_F80_I64;
287 if (RetVT == MVT::i128)
288 return FPTOSINT_F80_I128;
289 } else if (OpVT == MVT::ppcf128) {
290 if (RetVT == MVT::i32)
291 return FPTOSINT_PPCF128_I32;
292 if (RetVT == MVT::i64)
293 return FPTOSINT_PPCF128_I64;
294 if (RetVT == MVT::i128)
295 return FPTOSINT_PPCF128_I128;
296 }
297 return UNKNOWN_LIBCALL;
298}
299
300/// getFPTOUINT - Return the FPTOUINT_*_* value for the given types, or
301/// UNKNOWN_LIBCALL if there is none.
302RTLIB::Libcall RTLIB::getFPTOUINT(MVT OpVT, MVT RetVT) {
303 if (OpVT == MVT::f32) {
304 if (RetVT == MVT::i32)
305 return FPTOUINT_F32_I32;
306 if (RetVT == MVT::i64)
307 return FPTOUINT_F32_I64;
308 if (RetVT == MVT::i128)
309 return FPTOUINT_F32_I128;
310 } else if (OpVT == MVT::f64) {
311 if (RetVT == MVT::i32)
312 return FPTOUINT_F64_I32;
313 if (RetVT == MVT::i64)
314 return FPTOUINT_F64_I64;
315 if (RetVT == MVT::i128)
316 return FPTOUINT_F64_I128;
317 } else if (OpVT == MVT::f80) {
318 if (RetVT == MVT::i32)
319 return FPTOUINT_F80_I32;
320 if (RetVT == MVT::i64)
321 return FPTOUINT_F80_I64;
322 if (RetVT == MVT::i128)
323 return FPTOUINT_F80_I128;
324 } else if (OpVT == MVT::ppcf128) {
325 if (RetVT == MVT::i32)
326 return FPTOUINT_PPCF128_I32;
327 if (RetVT == MVT::i64)
328 return FPTOUINT_PPCF128_I64;
329 if (RetVT == MVT::i128)
330 return FPTOUINT_PPCF128_I128;
331 }
332 return UNKNOWN_LIBCALL;
333}
334
335/// getSINTTOFP - Return the SINTTOFP_*_* value for the given types, or
336/// UNKNOWN_LIBCALL if there is none.
337RTLIB::Libcall RTLIB::getSINTTOFP(MVT OpVT, MVT RetVT) {
338 if (OpVT == MVT::i32) {
339 if (RetVT == MVT::f32)
340 return SINTTOFP_I32_F32;
341 else if (RetVT == MVT::f64)
342 return SINTTOFP_I32_F64;
343 else if (RetVT == MVT::f80)
344 return SINTTOFP_I32_F80;
345 else if (RetVT == MVT::ppcf128)
346 return SINTTOFP_I32_PPCF128;
347 } else if (OpVT == MVT::i64) {
348 if (RetVT == MVT::f32)
349 return SINTTOFP_I64_F32;
350 else if (RetVT == MVT::f64)
351 return SINTTOFP_I64_F64;
352 else if (RetVT == MVT::f80)
353 return SINTTOFP_I64_F80;
354 else if (RetVT == MVT::ppcf128)
355 return SINTTOFP_I64_PPCF128;
356 } else if (OpVT == MVT::i128) {
357 if (RetVT == MVT::f32)
358 return SINTTOFP_I128_F32;
359 else if (RetVT == MVT::f64)
360 return SINTTOFP_I128_F64;
361 else if (RetVT == MVT::f80)
362 return SINTTOFP_I128_F80;
363 else if (RetVT == MVT::ppcf128)
364 return SINTTOFP_I128_PPCF128;
365 }
366 return UNKNOWN_LIBCALL;
367}
368
369/// getUINTTOFP - Return the UINTTOFP_*_* value for the given types, or
370/// UNKNOWN_LIBCALL if there is none.
371RTLIB::Libcall RTLIB::getUINTTOFP(MVT OpVT, MVT RetVT) {
372 if (OpVT == MVT::i32) {
373 if (RetVT == MVT::f32)
374 return UINTTOFP_I32_F32;
375 else if (RetVT == MVT::f64)
376 return UINTTOFP_I32_F64;
377 else if (RetVT == MVT::f80)
378 return UINTTOFP_I32_F80;
379 else if (RetVT == MVT::ppcf128)
380 return UINTTOFP_I32_PPCF128;
381 } else if (OpVT == MVT::i64) {
382 if (RetVT == MVT::f32)
383 return UINTTOFP_I64_F32;
384 else if (RetVT == MVT::f64)
385 return UINTTOFP_I64_F64;
386 else if (RetVT == MVT::f80)
387 return UINTTOFP_I64_F80;
388 else if (RetVT == MVT::ppcf128)
389 return UINTTOFP_I64_PPCF128;
390 } else if (OpVT == MVT::i128) {
391 if (RetVT == MVT::f32)
392 return UINTTOFP_I128_F32;
393 else if (RetVT == MVT::f64)
394 return UINTTOFP_I128_F64;
395 else if (RetVT == MVT::f80)
396 return UINTTOFP_I128_F80;
397 else if (RetVT == MVT::ppcf128)
398 return UINTTOFP_I128_PPCF128;
399 }
400 return UNKNOWN_LIBCALL;
401}
402
Evan Chengd385fd62007-01-31 09:29:11 +0000403/// InitCmpLibcallCCs - Set default comparison libcall CC.
404///
405static void InitCmpLibcallCCs(ISD::CondCode *CCs) {
406 memset(CCs, ISD::SETCC_INVALID, sizeof(ISD::CondCode)*RTLIB::UNKNOWN_LIBCALL);
407 CCs[RTLIB::OEQ_F32] = ISD::SETEQ;
408 CCs[RTLIB::OEQ_F64] = ISD::SETEQ;
409 CCs[RTLIB::UNE_F32] = ISD::SETNE;
410 CCs[RTLIB::UNE_F64] = ISD::SETNE;
411 CCs[RTLIB::OGE_F32] = ISD::SETGE;
412 CCs[RTLIB::OGE_F64] = ISD::SETGE;
413 CCs[RTLIB::OLT_F32] = ISD::SETLT;
414 CCs[RTLIB::OLT_F64] = ISD::SETLT;
415 CCs[RTLIB::OLE_F32] = ISD::SETLE;
416 CCs[RTLIB::OLE_F64] = ISD::SETLE;
417 CCs[RTLIB::OGT_F32] = ISD::SETGT;
418 CCs[RTLIB::OGT_F64] = ISD::SETGT;
419 CCs[RTLIB::UO_F32] = ISD::SETNE;
420 CCs[RTLIB::UO_F64] = ISD::SETNE;
421 CCs[RTLIB::O_F32] = ISD::SETEQ;
422 CCs[RTLIB::O_F64] = ISD::SETEQ;
Evan Cheng56966222007-01-12 02:11:51 +0000423}
424
Chris Lattner310968c2005-01-07 07:44:53 +0000425TargetLowering::TargetLowering(TargetMachine &tm)
Chris Lattner3e6e8cc2006-01-29 08:41:12 +0000426 : TM(tm), TD(TM.getTargetData()) {
Chris Lattnercba82f92005-01-16 07:28:11 +0000427 // All operations default to being supported.
428 memset(OpActions, 0, sizeof(OpActions));
Evan Cheng03294662008-10-14 21:26:46 +0000429 memset(LoadExtActions, 0, sizeof(LoadExtActions));
Chris Lattnerddf89562008-01-17 19:59:44 +0000430 memset(TruncStoreActions, 0, sizeof(TruncStoreActions));
Chris Lattnerc9133f92008-01-18 19:36:20 +0000431 memset(IndexedModeActions, 0, sizeof(IndexedModeActions));
432 memset(ConvertActions, 0, sizeof(ConvertActions));
Evan Cheng7f042682008-10-15 02:05:31 +0000433 memset(CondCodeActions, 0, sizeof(CondCodeActions));
Dan Gohman93f81e22007-07-09 20:49:44 +0000434
Chris Lattner1a3048b2007-12-22 20:47:56 +0000435 // Set default actions for various operations.
Evan Cheng5ff839f2006-11-09 18:56:43 +0000436 for (unsigned VT = 0; VT != (unsigned)MVT::LAST_VALUETYPE; ++VT) {
Chris Lattner1a3048b2007-12-22 20:47:56 +0000437 // Default all indexed load / store to expand.
Evan Cheng5ff839f2006-11-09 18:56:43 +0000438 for (unsigned IM = (unsigned)ISD::PRE_INC;
439 IM != (unsigned)ISD::LAST_INDEXED_MODE; ++IM) {
Duncan Sands83ec4b62008-06-06 12:08:01 +0000440 setIndexedLoadAction(IM, (MVT::SimpleValueType)VT, Expand);
441 setIndexedStoreAction(IM, (MVT::SimpleValueType)VT, Expand);
Evan Cheng5ff839f2006-11-09 18:56:43 +0000442 }
Chris Lattner1a3048b2007-12-22 20:47:56 +0000443
444 // These operations default to expand.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000445 setOperationAction(ISD::FGETSIGN, (MVT::SimpleValueType)VT, Expand);
Bob Wilson5ee24e52009-05-01 17:55:32 +0000446 setOperationAction(ISD::CONCAT_VECTORS, (MVT::SimpleValueType)VT, Expand);
Evan Cheng5ff839f2006-11-09 18:56:43 +0000447 }
Evan Chengd2cde682008-03-10 19:38:10 +0000448
449 // Most targets ignore the @llvm.prefetch intrinsic.
450 setOperationAction(ISD::PREFETCH, MVT::Other, Expand);
Nate Begemane1795842008-02-14 08:57:00 +0000451
452 // ConstantFP nodes default to expand. Targets can either change this to
453 // Legal, in which case all fp constants are legal, or use addLegalFPImmediate
454 // to optimize expansions for certain constants.
455 setOperationAction(ISD::ConstantFP, MVT::f32, Expand);
456 setOperationAction(ISD::ConstantFP, MVT::f64, Expand);
457 setOperationAction(ISD::ConstantFP, MVT::f80, Expand);
Chris Lattner310968c2005-01-07 07:44:53 +0000458
Dale Johannesen0bb41602008-09-22 21:57:32 +0000459 // These library functions default to expand.
460 setOperationAction(ISD::FLOG , MVT::f64, Expand);
461 setOperationAction(ISD::FLOG2, MVT::f64, Expand);
462 setOperationAction(ISD::FLOG10,MVT::f64, Expand);
463 setOperationAction(ISD::FEXP , MVT::f64, Expand);
464 setOperationAction(ISD::FEXP2, MVT::f64, Expand);
465 setOperationAction(ISD::FLOG , MVT::f32, Expand);
466 setOperationAction(ISD::FLOG2, MVT::f32, Expand);
467 setOperationAction(ISD::FLOG10,MVT::f32, Expand);
468 setOperationAction(ISD::FEXP , MVT::f32, Expand);
469 setOperationAction(ISD::FEXP2, MVT::f32, Expand);
470
Chris Lattner41bab0b2008-01-15 21:58:08 +0000471 // Default ISD::TRAP to expand (which turns it into abort).
472 setOperationAction(ISD::TRAP, MVT::Other, Expand);
473
Owen Andersona69571c2006-05-03 01:29:57 +0000474 IsLittleEndian = TD->isLittleEndian();
Chris Lattnercf9668f2006-10-06 22:52:08 +0000475 UsesGlobalOffsetTable = false;
Scott Michel5b8f82e2008-03-10 15:42:14 +0000476 ShiftAmountTy = PointerTy = getValueType(TD->getIntPtrType());
Chris Lattnerd6e49672005-01-19 03:36:14 +0000477 ShiftAmtHandling = Undefined;
Chris Lattner310968c2005-01-07 07:44:53 +0000478 memset(RegClassForVT, 0,MVT::LAST_VALUETYPE*sizeof(TargetRegisterClass*));
Owen Anderson718cb662007-09-07 04:06:50 +0000479 memset(TargetDAGCombineArray, 0, array_lengthof(TargetDAGCombineArray));
Evan Chenga03a5dc2006-02-14 08:38:30 +0000480 maxStoresPerMemset = maxStoresPerMemcpy = maxStoresPerMemmove = 8;
Reid Spencer0f9beca2005-08-27 19:09:02 +0000481 allowUnalignedMemoryAccesses = false;
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000482 UseUnderscoreSetJmp = false;
483 UseUnderscoreLongJmp = false;
Chris Lattner66180392007-02-25 01:28:05 +0000484 SelectIsExpensive = false;
Nate Begeman405e3ec2005-10-21 00:02:42 +0000485 IntDivIsCheap = false;
486 Pow2DivIsCheap = false;
Chris Lattneree4a7652006-01-25 18:57:15 +0000487 StackPointerRegisterToSaveRestore = 0;
Jim Laskey9bb3c932007-02-22 18:04:49 +0000488 ExceptionPointerRegister = 0;
489 ExceptionSelectorRegister = 0;
Duncan Sands03228082008-11-23 15:47:28 +0000490 BooleanContents = UndefinedBooleanContent;
Evan Cheng0577a222006-01-25 18:52:42 +0000491 SchedPreferenceInfo = SchedulingForLatency;
Chris Lattner7acf5f32006-09-05 17:39:15 +0000492 JumpBufSize = 0;
Duraid Madina0c9e0ff2006-09-04 07:44:11 +0000493 JumpBufAlignment = 0;
Evan Chengd60483e2007-05-16 23:45:53 +0000494 IfCvtBlockSizeLimit = 2;
Evan Chengfb8075d2008-02-28 00:43:03 +0000495 IfCvtDupBlockSizeLimit = 0;
496 PrefLoopAlignment = 0;
Evan Cheng56966222007-01-12 02:11:51 +0000497
498 InitLibcallNames(LibcallRoutineNames);
Evan Chengd385fd62007-01-31 09:29:11 +0000499 InitCmpLibcallCCs(CmpLibcallCCs);
Dan Gohmanc3b0b5c2007-09-25 15:10:49 +0000500
501 // Tell Legalize whether the assembler supports DEBUG_LOC.
Matthijs Kooijmand9d07782008-10-13 12:41:46 +0000502 const TargetAsmInfo *TASM = TM.getTargetAsmInfo();
503 if (!TASM || !TASM->hasDotLocAndDotFile())
Dan Gohmanc3b0b5c2007-09-25 15:10:49 +0000504 setOperationAction(ISD::DEBUG_LOC, MVT::Other, Expand);
Chris Lattner310968c2005-01-07 07:44:53 +0000505}
506
Chris Lattnercba82f92005-01-16 07:28:11 +0000507TargetLowering::~TargetLowering() {}
508
Chris Lattner310968c2005-01-07 07:44:53 +0000509/// computeRegisterProperties - Once all of the register classes are added,
510/// this allows us to compute derived properties we expose.
511void TargetLowering::computeRegisterProperties() {
Nate Begeman6a648612005-11-29 05:45:29 +0000512 assert(MVT::LAST_VALUETYPE <= 32 &&
Chris Lattnerbb97d812005-01-16 01:10:58 +0000513 "Too many value types for ValueTypeActions to hold!");
514
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000515 // Everything defaults to needing one register.
516 for (unsigned i = 0; i != MVT::LAST_VALUETYPE; ++i) {
Dan Gohmanb9f10192007-06-21 14:42:22 +0000517 NumRegistersForVT[i] = 1;
Duncan Sands83ec4b62008-06-06 12:08:01 +0000518 RegisterTypeForVT[i] = TransformToType[i] = (MVT::SimpleValueType)i;
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000519 }
520 // ...except isVoid, which doesn't need any registers.
521 NumRegistersForVT[MVT::isVoid] = 0;
Misha Brukmanf976c852005-04-21 22:55:34 +0000522
Chris Lattner310968c2005-01-07 07:44:53 +0000523 // Find the largest integer register class.
Duncan Sands89307632008-06-09 15:48:25 +0000524 unsigned LargestIntReg = MVT::LAST_INTEGER_VALUETYPE;
Chris Lattner310968c2005-01-07 07:44:53 +0000525 for (; RegClassForVT[LargestIntReg] == 0; --LargestIntReg)
526 assert(LargestIntReg != MVT::i1 && "No integer registers defined!");
527
528 // Every integer value type larger than this largest register takes twice as
529 // many registers to represent as the previous ValueType.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000530 for (unsigned ExpandedReg = LargestIntReg + 1; ; ++ExpandedReg) {
531 MVT EVT = (MVT::SimpleValueType)ExpandedReg;
532 if (!EVT.isInteger())
533 break;
Dan Gohmanb9f10192007-06-21 14:42:22 +0000534 NumRegistersForVT[ExpandedReg] = 2*NumRegistersForVT[ExpandedReg-1];
Duncan Sands83ec4b62008-06-06 12:08:01 +0000535 RegisterTypeForVT[ExpandedReg] = (MVT::SimpleValueType)LargestIntReg;
536 TransformToType[ExpandedReg] = (MVT::SimpleValueType)(ExpandedReg - 1);
537 ValueTypeActions.setTypeAction(EVT, Expand);
Evan Cheng1a8f1fe2006-12-09 02:42:38 +0000538 }
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000539
540 // Inspect all of the ValueType's smaller than the largest integer
541 // register to see which ones need promotion.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000542 unsigned LegalIntReg = LargestIntReg;
543 for (unsigned IntReg = LargestIntReg - 1;
544 IntReg >= (unsigned)MVT::i1; --IntReg) {
545 MVT IVT = (MVT::SimpleValueType)IntReg;
546 if (isTypeLegal(IVT)) {
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000547 LegalIntReg = IntReg;
548 } else {
Duncan Sands83ec4b62008-06-06 12:08:01 +0000549 RegisterTypeForVT[IntReg] = TransformToType[IntReg] =
550 (MVT::SimpleValueType)LegalIntReg;
551 ValueTypeActions.setTypeAction(IVT, Promote);
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000552 }
553 }
554
Dale Johannesen161e8972007-10-05 20:04:43 +0000555 // ppcf128 type is really two f64's.
556 if (!isTypeLegal(MVT::ppcf128)) {
557 NumRegistersForVT[MVT::ppcf128] = 2*NumRegistersForVT[MVT::f64];
558 RegisterTypeForVT[MVT::ppcf128] = MVT::f64;
559 TransformToType[MVT::ppcf128] = MVT::f64;
560 ValueTypeActions.setTypeAction(MVT::ppcf128, Expand);
561 }
562
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000563 // Decide how to handle f64. If the target does not have native f64 support,
564 // expand it to i64 and we will be generating soft float library calls.
565 if (!isTypeLegal(MVT::f64)) {
566 NumRegistersForVT[MVT::f64] = NumRegistersForVT[MVT::i64];
567 RegisterTypeForVT[MVT::f64] = RegisterTypeForVT[MVT::i64];
568 TransformToType[MVT::f64] = MVT::i64;
569 ValueTypeActions.setTypeAction(MVT::f64, Expand);
570 }
571
572 // Decide how to handle f32. If the target does not have native support for
573 // f32, promote it to f64 if it is legal. Otherwise, expand it to i32.
574 if (!isTypeLegal(MVT::f32)) {
575 if (isTypeLegal(MVT::f64)) {
576 NumRegistersForVT[MVT::f32] = NumRegistersForVT[MVT::f64];
577 RegisterTypeForVT[MVT::f32] = RegisterTypeForVT[MVT::f64];
578 TransformToType[MVT::f32] = MVT::f64;
579 ValueTypeActions.setTypeAction(MVT::f32, Promote);
580 } else {
581 NumRegistersForVT[MVT::f32] = NumRegistersForVT[MVT::i32];
582 RegisterTypeForVT[MVT::f32] = RegisterTypeForVT[MVT::i32];
583 TransformToType[MVT::f32] = MVT::i32;
584 ValueTypeActions.setTypeAction(MVT::f32, Expand);
585 }
Evan Cheng1a8f1fe2006-12-09 02:42:38 +0000586 }
Nate Begeman4ef3b812005-11-22 01:29:36 +0000587
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000588 // Loop over all of the vector value types to see which need transformations.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000589 for (unsigned i = MVT::FIRST_VECTOR_VALUETYPE;
590 i <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++i) {
591 MVT VT = (MVT::SimpleValueType)i;
592 if (!isTypeLegal(VT)) {
593 MVT IntermediateVT, RegisterVT;
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000594 unsigned NumIntermediates;
595 NumRegistersForVT[i] =
Duncan Sands83ec4b62008-06-06 12:08:01 +0000596 getVectorTypeBreakdown(VT,
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000597 IntermediateVT, NumIntermediates,
598 RegisterVT);
599 RegisterTypeForVT[i] = RegisterVT;
Mon P Wang87c8a8f2008-12-18 20:03:17 +0000600
601 // Determine if there is a legal wider type.
602 bool IsLegalWiderType = false;
603 MVT EltVT = VT.getVectorElementType();
604 unsigned NElts = VT.getVectorNumElements();
605 for (unsigned nVT = i+1; nVT <= MVT::LAST_VECTOR_VALUETYPE; ++nVT) {
606 MVT SVT = (MVT::SimpleValueType)nVT;
607 if (isTypeLegal(SVT) && SVT.getVectorElementType() == EltVT &&
608 SVT.getVectorNumElements() > NElts) {
609 TransformToType[i] = SVT;
610 ValueTypeActions.setTypeAction(VT, Promote);
611 IsLegalWiderType = true;
612 break;
613 }
614 }
615 if (!IsLegalWiderType) {
616 MVT NVT = VT.getPow2VectorType();
617 if (NVT == VT) {
618 // Type is already a power of 2. The default action is to split.
619 TransformToType[i] = MVT::Other;
620 ValueTypeActions.setTypeAction(VT, Expand);
621 } else {
622 TransformToType[i] = NVT;
623 ValueTypeActions.setTypeAction(VT, Promote);
624 }
625 }
Dan Gohman7f321562007-06-25 16:23:39 +0000626 }
Chris Lattner3a5935842006-03-16 19:50:01 +0000627 }
Chris Lattnerbb97d812005-01-16 01:10:58 +0000628}
Chris Lattnercba82f92005-01-16 07:28:11 +0000629
Evan Cheng72261582005-12-20 06:22:03 +0000630const char *TargetLowering::getTargetNodeName(unsigned Opcode) const {
631 return NULL;
632}
Evan Cheng3a03ebb2005-12-21 23:05:39 +0000633
Scott Michel5b8f82e2008-03-10 15:42:14 +0000634
Duncan Sands5480c042009-01-01 15:52:00 +0000635MVT TargetLowering::getSetCCResultType(MVT VT) const {
Scott Michel5b8f82e2008-03-10 15:42:14 +0000636 return getValueType(TD->getIntPtrType());
637}
638
639
Dan Gohman7f321562007-06-25 16:23:39 +0000640/// getVectorTypeBreakdown - Vector types are broken down into some number of
641/// legal first class types. For example, MVT::v8f32 maps to 2 MVT::v4f32
Chris Lattnerdc879292006-03-31 00:28:56 +0000642/// with Altivec or SSE1, or 8 promoted MVT::f64 values with the X86 FP stack.
Dan Gohman7f321562007-06-25 16:23:39 +0000643/// Similarly, MVT::v2i64 turns into 4 MVT::i32 values with both PPC and X86.
Chris Lattnerdc879292006-03-31 00:28:56 +0000644///
Dan Gohman7f321562007-06-25 16:23:39 +0000645/// This method returns the number of registers needed, and the VT for each
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000646/// register. It also returns the VT and quantity of the intermediate values
647/// before they are promoted/expanded.
Chris Lattnerdc879292006-03-31 00:28:56 +0000648///
Duncan Sands83ec4b62008-06-06 12:08:01 +0000649unsigned TargetLowering::getVectorTypeBreakdown(MVT VT,
650 MVT &IntermediateVT,
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000651 unsigned &NumIntermediates,
Duncan Sands83ec4b62008-06-06 12:08:01 +0000652 MVT &RegisterVT) const {
Chris Lattnerdc879292006-03-31 00:28:56 +0000653 // Figure out the right, legal destination reg to copy into.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000654 unsigned NumElts = VT.getVectorNumElements();
655 MVT EltTy = VT.getVectorElementType();
Chris Lattnerdc879292006-03-31 00:28:56 +0000656
657 unsigned NumVectorRegs = 1;
658
Nate Begemand73ab882007-11-27 19:28:48 +0000659 // FIXME: We don't support non-power-of-2-sized vectors for now. Ideally we
660 // could break down into LHS/RHS like LegalizeDAG does.
661 if (!isPowerOf2_32(NumElts)) {
662 NumVectorRegs = NumElts;
663 NumElts = 1;
664 }
665
Chris Lattnerdc879292006-03-31 00:28:56 +0000666 // Divide the input until we get to a supported size. This will always
667 // end with a scalar if the target doesn't support vectors.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000668 while (NumElts > 1 && !isTypeLegal(MVT::getVectorVT(EltTy, NumElts))) {
Chris Lattnerdc879292006-03-31 00:28:56 +0000669 NumElts >>= 1;
670 NumVectorRegs <<= 1;
671 }
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000672
673 NumIntermediates = NumVectorRegs;
Chris Lattnerdc879292006-03-31 00:28:56 +0000674
Duncan Sands83ec4b62008-06-06 12:08:01 +0000675 MVT NewVT = MVT::getVectorVT(EltTy, NumElts);
Dan Gohman7f321562007-06-25 16:23:39 +0000676 if (!isTypeLegal(NewVT))
677 NewVT = EltTy;
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000678 IntermediateVT = NewVT;
Chris Lattnerdc879292006-03-31 00:28:56 +0000679
Chris Lattner2f992d12009-04-18 20:48:07 +0000680 MVT DestVT = getRegisterType(NewVT);
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000681 RegisterVT = DestVT;
Duncan Sands8e4eb092008-06-08 20:54:56 +0000682 if (DestVT.bitsLT(NewVT)) {
Chris Lattnerdc879292006-03-31 00:28:56 +0000683 // Value is expanded, e.g. i64 -> i16.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000684 return NumVectorRegs*(NewVT.getSizeInBits()/DestVT.getSizeInBits());
Chris Lattnerdc879292006-03-31 00:28:56 +0000685 } else {
686 // Otherwise, promotion or legal types use the same number of registers as
687 // the vector decimated to the appropriate level.
Chris Lattner79227e22006-03-31 00:46:36 +0000688 return NumVectorRegs;
Chris Lattnerdc879292006-03-31 00:28:56 +0000689 }
690
Evan Chenge9b3da12006-05-17 18:10:06 +0000691 return 1;
Chris Lattnerdc879292006-03-31 00:28:56 +0000692}
693
Mon P Wang0c397192008-10-30 08:01:45 +0000694/// getWidenVectorType: given a vector type, returns the type to widen to
695/// (e.g., v7i8 to v8i8). If the vector type is legal, it returns itself.
696/// If there is no vector type that we want to widen to, returns MVT::Other
Mon P Wangf007a8b2008-11-06 05:31:54 +0000697/// When and where to widen is target dependent based on the cost of
Mon P Wang0c397192008-10-30 08:01:45 +0000698/// scalarizing vs using the wider vector type.
Dan Gohman65b7f272009-01-15 17:39:39 +0000699MVT TargetLowering::getWidenVectorType(MVT VT) const {
Mon P Wang0c397192008-10-30 08:01:45 +0000700 assert(VT.isVector());
701 if (isTypeLegal(VT))
702 return VT;
703
704 // Default is not to widen until moved to LegalizeTypes
705 return MVT::Other;
706}
707
Evan Cheng3ae05432008-01-24 00:22:01 +0000708/// getByValTypeAlignment - Return the desired alignment for ByVal aggregate
Dale Johannesen28d08fd2008-02-28 22:31:51 +0000709/// function arguments in the caller parameter area. This is the actual
710/// alignment, not its logarithm.
Evan Cheng3ae05432008-01-24 00:22:01 +0000711unsigned TargetLowering::getByValTypeAlignment(const Type *Ty) const {
Dale Johannesen28d08fd2008-02-28 22:31:51 +0000712 return TD->getCallFrameTypeAlignment(Ty);
Evan Cheng3ae05432008-01-24 00:22:01 +0000713}
714
Dan Gohman475871a2008-07-27 21:46:04 +0000715SDValue TargetLowering::getPICJumpTableRelocBase(SDValue Table,
716 SelectionDAG &DAG) const {
Evan Chengcc415862007-11-09 01:32:10 +0000717 if (usesGlobalOffsetTable())
Dale Johannesenb300d2a2009-02-07 00:55:49 +0000718 return DAG.getGLOBAL_OFFSET_TABLE(getPointerTy());
Evan Chengcc415862007-11-09 01:32:10 +0000719 return Table;
720}
721
Dan Gohman6520e202008-10-18 02:06:02 +0000722bool
723TargetLowering::isOffsetFoldingLegal(const GlobalAddressSDNode *GA) const {
724 // Assume that everything is safe in static mode.
725 if (getTargetMachine().getRelocationModel() == Reloc::Static)
726 return true;
727
728 // In dynamic-no-pic mode, assume that known defined values are safe.
729 if (getTargetMachine().getRelocationModel() == Reloc::DynamicNoPIC &&
730 GA &&
731 !GA->getGlobal()->isDeclaration() &&
Duncan Sands667d4b82009-03-07 15:45:40 +0000732 !GA->getGlobal()->isWeakForLinker())
Dan Gohman6520e202008-10-18 02:06:02 +0000733 return true;
734
735 // Otherwise assume nothing is safe.
736 return false;
737}
738
Chris Lattnereb8146b2006-02-04 02:13:02 +0000739//===----------------------------------------------------------------------===//
740// Optimization Methods
741//===----------------------------------------------------------------------===//
742
Nate Begeman368e18d2006-02-16 21:11:51 +0000743/// ShrinkDemandedConstant - Check to see if the specified operand of the
744/// specified instruction is a constant integer. If so, check to see if there
745/// are any bits set in the constant that are not demanded. If so, shrink the
746/// constant and return true.
Dan Gohman475871a2008-07-27 21:46:04 +0000747bool TargetLowering::TargetLoweringOpt::ShrinkDemandedConstant(SDValue Op,
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000748 const APInt &Demanded) {
Dale Johannesende064702009-02-06 21:50:26 +0000749 DebugLoc dl = Op.getDebugLoc();
Bill Wendling36ae6c12009-03-04 00:18:06 +0000750
Chris Lattnerec665152006-02-26 23:36:02 +0000751 // FIXME: ISD::SELECT, ISD::SELECT_CC
Dan Gohmane5af2d32009-01-29 01:59:02 +0000752 switch (Op.getOpcode()) {
Nate Begeman368e18d2006-02-16 21:11:51 +0000753 default: break;
Nate Begeman368e18d2006-02-16 21:11:51 +0000754 case ISD::XOR:
Bill Wendling36ae6c12009-03-04 00:18:06 +0000755 case ISD::AND:
756 case ISD::OR: {
757 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1));
758 if (!C) return false;
759
760 if (Op.getOpcode() == ISD::XOR &&
761 (C->getAPIntValue() | (~Demanded)).isAllOnesValue())
762 return false;
763
764 // if we can expand it to have all bits set, do it
765 if (C->getAPIntValue().intersects(~Demanded)) {
766 MVT VT = Op.getValueType();
767 SDValue New = DAG.getNode(Op.getOpcode(), dl, VT, Op.getOperand(0),
768 DAG.getConstant(Demanded &
769 C->getAPIntValue(),
770 VT));
771 return CombineTo(Op, New);
772 }
773
Nate Begemande996292006-02-03 22:24:05 +0000774 break;
775 }
Bill Wendling36ae6c12009-03-04 00:18:06 +0000776 }
777
Nate Begemande996292006-02-03 22:24:05 +0000778 return false;
779}
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +0000780
Dan Gohman97121ba2009-04-08 00:15:30 +0000781/// ShrinkDemandedOp - Convert x+y to (VT)((SmallVT)x+(SmallVT)y) if the
782/// casts are free. This uses isZExtFree and ZERO_EXTEND for the widening
783/// cast, but it could be generalized for targets with other types of
784/// implicit widening casts.
785bool
786TargetLowering::TargetLoweringOpt::ShrinkDemandedOp(SDValue Op,
787 unsigned BitWidth,
788 const APInt &Demanded,
789 DebugLoc dl) {
790 assert(Op.getNumOperands() == 2 &&
791 "ShrinkDemandedOp only supports binary operators!");
792 assert(Op.getNode()->getNumValues() == 1 &&
793 "ShrinkDemandedOp only supports nodes with one result!");
794
795 // Don't do this if the node has another user, which may require the
796 // full value.
797 if (!Op.getNode()->hasOneUse())
798 return false;
799
800 // Search for the smallest integer type with free casts to and from
801 // Op's type. For expedience, just check power-of-2 integer types.
802 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
803 unsigned SmallVTBits = BitWidth - Demanded.countLeadingZeros();
804 if (!isPowerOf2_32(SmallVTBits))
805 SmallVTBits = NextPowerOf2(SmallVTBits);
806 for (; SmallVTBits < BitWidth; SmallVTBits = NextPowerOf2(SmallVTBits)) {
807 MVT SmallVT = MVT::getIntegerVT(SmallVTBits);
808 if (TLI.isTruncateFree(Op.getValueType(), SmallVT) &&
809 TLI.isZExtFree(SmallVT, Op.getValueType())) {
810 // We found a type with free casts.
811 SDValue X = DAG.getNode(Op.getOpcode(), dl, SmallVT,
812 DAG.getNode(ISD::TRUNCATE, dl, SmallVT,
813 Op.getNode()->getOperand(0)),
814 DAG.getNode(ISD::TRUNCATE, dl, SmallVT,
815 Op.getNode()->getOperand(1)));
816 SDValue Z = DAG.getNode(ISD::ZERO_EXTEND, dl, Op.getValueType(), X);
817 return CombineTo(Op, Z);
818 }
819 }
820 return false;
821}
822
Nate Begeman368e18d2006-02-16 21:11:51 +0000823/// SimplifyDemandedBits - Look at Op. At this point, we know that only the
824/// DemandedMask bits of the result of Op are ever used downstream. If we can
825/// use this information to simplify Op, create a new simplified DAG node and
826/// return true, returning the original and new nodes in Old and New. Otherwise,
827/// analyze the expression and return a mask of KnownOne and KnownZero bits for
828/// the expression (used to simplify the caller). The KnownZero/One bits may
829/// only be accurate for those bits in the DemandedMask.
Dan Gohman475871a2008-07-27 21:46:04 +0000830bool TargetLowering::SimplifyDemandedBits(SDValue Op,
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000831 const APInt &DemandedMask,
832 APInt &KnownZero,
833 APInt &KnownOne,
Nate Begeman368e18d2006-02-16 21:11:51 +0000834 TargetLoweringOpt &TLO,
835 unsigned Depth) const {
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000836 unsigned BitWidth = DemandedMask.getBitWidth();
837 assert(Op.getValueSizeInBits() == BitWidth &&
838 "Mask size mismatches value type size!");
839 APInt NewMask = DemandedMask;
Dale Johannesen6f38cb62009-02-07 19:59:05 +0000840 DebugLoc dl = Op.getDebugLoc();
Chris Lattner3fc5b012007-05-17 18:19:23 +0000841
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000842 // Don't know anything.
843 KnownZero = KnownOne = APInt(BitWidth, 0);
844
Nate Begeman368e18d2006-02-16 21:11:51 +0000845 // Other users may use these bits.
Gabor Greifba36cb52008-08-28 21:40:38 +0000846 if (!Op.getNode()->hasOneUse()) {
Nate Begeman368e18d2006-02-16 21:11:51 +0000847 if (Depth != 0) {
848 // If not at the root, Just compute the KnownZero/KnownOne bits to
849 // simplify things downstream.
Dan Gohmanea859be2007-06-22 14:59:07 +0000850 TLO.DAG.ComputeMaskedBits(Op, DemandedMask, KnownZero, KnownOne, Depth);
Nate Begeman368e18d2006-02-16 21:11:51 +0000851 return false;
852 }
853 // If this is the root being simplified, allow it to have multiple uses,
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000854 // just set the NewMask to all bits.
855 NewMask = APInt::getAllOnesValue(BitWidth);
Nate Begeman368e18d2006-02-16 21:11:51 +0000856 } else if (DemandedMask == 0) {
857 // Not demanding any bits from Op.
858 if (Op.getOpcode() != ISD::UNDEF)
Dale Johannesene8d72302009-02-06 23:05:02 +0000859 return TLO.CombineTo(Op, TLO.DAG.getUNDEF(Op.getValueType()));
Nate Begeman368e18d2006-02-16 21:11:51 +0000860 return false;
861 } else if (Depth == 6) { // Limit search depth.
862 return false;
863 }
864
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000865 APInt KnownZero2, KnownOne2, KnownZeroOut, KnownOneOut;
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +0000866 switch (Op.getOpcode()) {
867 case ISD::Constant:
Nate Begeman368e18d2006-02-16 21:11:51 +0000868 // We know all of the bits for a constant!
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000869 KnownOne = cast<ConstantSDNode>(Op)->getAPIntValue() & NewMask;
870 KnownZero = ~KnownOne & NewMask;
Chris Lattnerec665152006-02-26 23:36:02 +0000871 return false; // Don't fall through, will infinitely loop.
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +0000872 case ISD::AND:
Chris Lattner81cd3552006-02-27 00:36:27 +0000873 // If the RHS is a constant, check to see if the LHS would be zero without
874 // using the bits from the RHS. Below, we use knowledge about the RHS to
875 // simplify the LHS, here we're using information from the LHS to simplify
876 // the RHS.
877 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000878 APInt LHSZero, LHSOne;
879 TLO.DAG.ComputeMaskedBits(Op.getOperand(0), NewMask,
Dan Gohmanea859be2007-06-22 14:59:07 +0000880 LHSZero, LHSOne, Depth+1);
Chris Lattner81cd3552006-02-27 00:36:27 +0000881 // If the LHS already has zeros where RHSC does, this and is dead.
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000882 if ((LHSZero & NewMask) == (~RHSC->getAPIntValue() & NewMask))
Chris Lattner81cd3552006-02-27 00:36:27 +0000883 return TLO.CombineTo(Op, Op.getOperand(0));
884 // If any of the set bits in the RHS are known zero on the LHS, shrink
885 // the constant.
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000886 if (TLO.ShrinkDemandedConstant(Op, ~LHSZero & NewMask))
Chris Lattner81cd3552006-02-27 00:36:27 +0000887 return true;
888 }
889
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000890 if (SimplifyDemandedBits(Op.getOperand(1), NewMask, KnownZero,
Nate Begeman368e18d2006-02-16 21:11:51 +0000891 KnownOne, TLO, Depth+1))
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +0000892 return true;
Nate Begeman368e18d2006-02-16 21:11:51 +0000893 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000894 if (SimplifyDemandedBits(Op.getOperand(0), ~KnownZero & NewMask,
Nate Begeman368e18d2006-02-16 21:11:51 +0000895 KnownZero2, KnownOne2, TLO, Depth+1))
896 return true;
897 assert((KnownZero2 & KnownOne2) == 0 && "Bits known to be one AND zero?");
898
899 // If all of the demanded bits are known one on one side, return the other.
900 // These bits cannot contribute to the result of the 'and'.
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000901 if ((NewMask & ~KnownZero2 & KnownOne) == (~KnownZero2 & NewMask))
Nate Begeman368e18d2006-02-16 21:11:51 +0000902 return TLO.CombineTo(Op, Op.getOperand(0));
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000903 if ((NewMask & ~KnownZero & KnownOne2) == (~KnownZero & NewMask))
Nate Begeman368e18d2006-02-16 21:11:51 +0000904 return TLO.CombineTo(Op, Op.getOperand(1));
905 // If all of the demanded bits in the inputs are known zeros, return zero.
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000906 if ((NewMask & (KnownZero|KnownZero2)) == NewMask)
Nate Begeman368e18d2006-02-16 21:11:51 +0000907 return TLO.CombineTo(Op, TLO.DAG.getConstant(0, Op.getValueType()));
908 // If the RHS is a constant, see if we can simplify it.
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000909 if (TLO.ShrinkDemandedConstant(Op, ~KnownZero2 & NewMask))
Nate Begeman368e18d2006-02-16 21:11:51 +0000910 return true;
Dan Gohman97121ba2009-04-08 00:15:30 +0000911 // If the operation can be done in a smaller type, do so.
912 if (TLO.ShrinkDemandedOp(Op, BitWidth, NewMask, dl))
913 return true;
914
Nate Begeman368e18d2006-02-16 21:11:51 +0000915 // Output known-1 bits are only known if set in both the LHS & RHS.
916 KnownOne &= KnownOne2;
917 // Output known-0 are known to be clear if zero in either the LHS | RHS.
918 KnownZero |= KnownZero2;
919 break;
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +0000920 case ISD::OR:
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000921 if (SimplifyDemandedBits(Op.getOperand(1), NewMask, KnownZero,
Nate Begeman368e18d2006-02-16 21:11:51 +0000922 KnownOne, TLO, Depth+1))
923 return true;
924 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000925 if (SimplifyDemandedBits(Op.getOperand(0), ~KnownOne & NewMask,
Nate Begeman368e18d2006-02-16 21:11:51 +0000926 KnownZero2, KnownOne2, TLO, Depth+1))
927 return true;
928 assert((KnownZero2 & KnownOne2) == 0 && "Bits known to be one AND zero?");
929
930 // If all of the demanded bits are known zero on one side, return the other.
931 // These bits cannot contribute to the result of the 'or'.
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000932 if ((NewMask & ~KnownOne2 & KnownZero) == (~KnownOne2 & NewMask))
Nate Begeman368e18d2006-02-16 21:11:51 +0000933 return TLO.CombineTo(Op, Op.getOperand(0));
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000934 if ((NewMask & ~KnownOne & KnownZero2) == (~KnownOne & NewMask))
Nate Begeman368e18d2006-02-16 21:11:51 +0000935 return TLO.CombineTo(Op, Op.getOperand(1));
936 // If all of the potentially set bits on one side are known to be set on
937 // the other side, just use the 'other' side.
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000938 if ((NewMask & ~KnownZero & KnownOne2) == (~KnownZero & NewMask))
Nate Begeman368e18d2006-02-16 21:11:51 +0000939 return TLO.CombineTo(Op, Op.getOperand(0));
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000940 if ((NewMask & ~KnownZero2 & KnownOne) == (~KnownZero2 & NewMask))
Nate Begeman368e18d2006-02-16 21:11:51 +0000941 return TLO.CombineTo(Op, Op.getOperand(1));
942 // If the RHS is a constant, see if we can simplify it.
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000943 if (TLO.ShrinkDemandedConstant(Op, NewMask))
Nate Begeman368e18d2006-02-16 21:11:51 +0000944 return true;
Dan Gohman97121ba2009-04-08 00:15:30 +0000945 // If the operation can be done in a smaller type, do so.
946 if (TLO.ShrinkDemandedOp(Op, BitWidth, NewMask, dl))
947 return true;
948
Nate Begeman368e18d2006-02-16 21:11:51 +0000949 // Output known-0 bits are only known if clear in both the LHS & RHS.
950 KnownZero &= KnownZero2;
951 // Output known-1 are known to be set if set in either the LHS | RHS.
952 KnownOne |= KnownOne2;
953 break;
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +0000954 case ISD::XOR:
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000955 if (SimplifyDemandedBits(Op.getOperand(1), NewMask, KnownZero,
Nate Begeman368e18d2006-02-16 21:11:51 +0000956 KnownOne, TLO, Depth+1))
957 return true;
958 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000959 if (SimplifyDemandedBits(Op.getOperand(0), NewMask, KnownZero2,
Nate Begeman368e18d2006-02-16 21:11:51 +0000960 KnownOne2, TLO, Depth+1))
961 return true;
962 assert((KnownZero2 & KnownOne2) == 0 && "Bits known to be one AND zero?");
963
964 // If all of the demanded bits are known zero on one side, return the other.
965 // These bits cannot contribute to the result of the 'xor'.
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000966 if ((KnownZero & NewMask) == NewMask)
Nate Begeman368e18d2006-02-16 21:11:51 +0000967 return TLO.CombineTo(Op, Op.getOperand(0));
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000968 if ((KnownZero2 & NewMask) == NewMask)
Nate Begeman368e18d2006-02-16 21:11:51 +0000969 return TLO.CombineTo(Op, Op.getOperand(1));
Dan Gohman97121ba2009-04-08 00:15:30 +0000970 // If the operation can be done in a smaller type, do so.
971 if (TLO.ShrinkDemandedOp(Op, BitWidth, NewMask, dl))
972 return true;
973
Chris Lattner3687c1a2006-11-27 21:50:02 +0000974 // If all of the unknown bits are known to be zero on one side or the other
975 // (but not both) turn this into an *inclusive* or.
976 // e.g. (A & C1)^(B & C2) -> (A & C1)|(B & C2) iff C1&C2 == 0
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000977 if ((NewMask & ~KnownZero & ~KnownZero2) == 0)
Dale Johannesende064702009-02-06 21:50:26 +0000978 return TLO.CombineTo(Op, TLO.DAG.getNode(ISD::OR, dl, Op.getValueType(),
Chris Lattner3687c1a2006-11-27 21:50:02 +0000979 Op.getOperand(0),
980 Op.getOperand(1)));
Nate Begeman368e18d2006-02-16 21:11:51 +0000981
982 // Output known-0 bits are known if clear or set in both the LHS & RHS.
983 KnownZeroOut = (KnownZero & KnownZero2) | (KnownOne & KnownOne2);
984 // Output known-1 are known to be set if set in only one of the LHS, RHS.
985 KnownOneOut = (KnownZero & KnownOne2) | (KnownOne & KnownZero2);
986
Nate Begeman368e18d2006-02-16 21:11:51 +0000987 // If all of the demanded bits on one side are known, and all of the set
988 // bits on that side are also known to be set on the other side, turn this
989 // into an AND, as we know the bits will be cleared.
990 // e.g. (X | C1) ^ C2 --> (X | C1) & ~C2 iff (C1&C2) == C2
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000991 if ((NewMask & (KnownZero|KnownOne)) == NewMask) { // all known
Nate Begeman368e18d2006-02-16 21:11:51 +0000992 if ((KnownOne & KnownOne2) == KnownOne) {
Duncan Sands83ec4b62008-06-06 12:08:01 +0000993 MVT VT = Op.getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +0000994 SDValue ANDC = TLO.DAG.getConstant(~KnownOne & NewMask, VT);
Dale Johannesenff97d4f2009-02-03 00:47:48 +0000995 return TLO.CombineTo(Op, TLO.DAG.getNode(ISD::AND, dl, VT,
996 Op.getOperand(0), ANDC));
Nate Begeman368e18d2006-02-16 21:11:51 +0000997 }
998 }
999
1000 // If the RHS is a constant, see if we can simplify it.
Torok Edwin4fea2e92008-04-06 21:23:02 +00001001 // for XOR, we prefer to force bits to 1 if they will make a -1.
1002 // if we can't force bits, try to shrink constant
1003 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
1004 APInt Expanded = C->getAPIntValue() | (~NewMask);
1005 // if we can expand it to have all bits set, do it
1006 if (Expanded.isAllOnesValue()) {
1007 if (Expanded != C->getAPIntValue()) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00001008 MVT VT = Op.getValueType();
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001009 SDValue New = TLO.DAG.getNode(Op.getOpcode(), dl,VT, Op.getOperand(0),
Torok Edwin4fea2e92008-04-06 21:23:02 +00001010 TLO.DAG.getConstant(Expanded, VT));
1011 return TLO.CombineTo(Op, New);
1012 }
1013 // if it already has all the bits set, nothing to change
1014 // but don't shrink either!
1015 } else if (TLO.ShrinkDemandedConstant(Op, NewMask)) {
1016 return true;
1017 }
1018 }
1019
Nate Begeman368e18d2006-02-16 21:11:51 +00001020 KnownZero = KnownZeroOut;
1021 KnownOne = KnownOneOut;
1022 break;
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +00001023 case ISD::SELECT:
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001024 if (SimplifyDemandedBits(Op.getOperand(2), NewMask, KnownZero,
Nate Begeman368e18d2006-02-16 21:11:51 +00001025 KnownOne, TLO, Depth+1))
1026 return true;
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001027 if (SimplifyDemandedBits(Op.getOperand(1), NewMask, KnownZero2,
Nate Begeman368e18d2006-02-16 21:11:51 +00001028 KnownOne2, TLO, Depth+1))
1029 return true;
1030 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
1031 assert((KnownZero2 & KnownOne2) == 0 && "Bits known to be one AND zero?");
1032
1033 // If the operands are constants, see if we can simplify them.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001034 if (TLO.ShrinkDemandedConstant(Op, NewMask))
Nate Begeman368e18d2006-02-16 21:11:51 +00001035 return true;
1036
1037 // Only known if known in both the LHS and RHS.
1038 KnownOne &= KnownOne2;
1039 KnownZero &= KnownZero2;
1040 break;
Chris Lattnerec665152006-02-26 23:36:02 +00001041 case ISD::SELECT_CC:
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001042 if (SimplifyDemandedBits(Op.getOperand(3), NewMask, KnownZero,
Chris Lattnerec665152006-02-26 23:36:02 +00001043 KnownOne, TLO, Depth+1))
1044 return true;
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001045 if (SimplifyDemandedBits(Op.getOperand(2), NewMask, KnownZero2,
Chris Lattnerec665152006-02-26 23:36:02 +00001046 KnownOne2, TLO, Depth+1))
1047 return true;
1048 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
1049 assert((KnownZero2 & KnownOne2) == 0 && "Bits known to be one AND zero?");
1050
1051 // If the operands are constants, see if we can simplify them.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001052 if (TLO.ShrinkDemandedConstant(Op, NewMask))
Chris Lattnerec665152006-02-26 23:36:02 +00001053 return true;
1054
1055 // Only known if known in both the LHS and RHS.
1056 KnownOne &= KnownOne2;
1057 KnownZero &= KnownZero2;
1058 break;
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +00001059 case ISD::SHL:
Nate Begeman368e18d2006-02-16 21:11:51 +00001060 if (ConstantSDNode *SA = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001061 unsigned ShAmt = SA->getZExtValue();
Dan Gohman475871a2008-07-27 21:46:04 +00001062 SDValue InOp = Op.getOperand(0);
Chris Lattner895c4ab2007-04-17 21:14:16 +00001063
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001064 // If the shift count is an invalid immediate, don't do anything.
1065 if (ShAmt >= BitWidth)
1066 break;
1067
Chris Lattner895c4ab2007-04-17 21:14:16 +00001068 // If this is ((X >>u C1) << ShAmt), see if we can simplify this into a
1069 // single shift. We can do this if the bottom bits (which are shifted
1070 // out) are never demanded.
1071 if (InOp.getOpcode() == ISD::SRL &&
1072 isa<ConstantSDNode>(InOp.getOperand(1))) {
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001073 if (ShAmt && (NewMask & APInt::getLowBitsSet(BitWidth, ShAmt)) == 0) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001074 unsigned C1= cast<ConstantSDNode>(InOp.getOperand(1))->getZExtValue();
Chris Lattner895c4ab2007-04-17 21:14:16 +00001075 unsigned Opc = ISD::SHL;
1076 int Diff = ShAmt-C1;
1077 if (Diff < 0) {
1078 Diff = -Diff;
1079 Opc = ISD::SRL;
1080 }
1081
Dan Gohman475871a2008-07-27 21:46:04 +00001082 SDValue NewSA =
Chris Lattner4e7e6cd2007-05-30 16:30:06 +00001083 TLO.DAG.getConstant(Diff, Op.getOperand(1).getValueType());
Duncan Sands83ec4b62008-06-06 12:08:01 +00001084 MVT VT = Op.getValueType();
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001085 return TLO.CombineTo(Op, TLO.DAG.getNode(Opc, dl, VT,
Chris Lattner895c4ab2007-04-17 21:14:16 +00001086 InOp.getOperand(0), NewSA));
1087 }
1088 }
1089
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001090 if (SimplifyDemandedBits(Op.getOperand(0), NewMask.lshr(ShAmt),
Nate Begeman368e18d2006-02-16 21:11:51 +00001091 KnownZero, KnownOne, TLO, Depth+1))
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +00001092 return true;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001093 KnownZero <<= SA->getZExtValue();
1094 KnownOne <<= SA->getZExtValue();
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001095 // low bits known zero.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001096 KnownZero |= APInt::getLowBitsSet(BitWidth, SA->getZExtValue());
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +00001097 }
1098 break;
Nate Begeman368e18d2006-02-16 21:11:51 +00001099 case ISD::SRL:
1100 if (ConstantSDNode *SA = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00001101 MVT VT = Op.getValueType();
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001102 unsigned ShAmt = SA->getZExtValue();
Duncan Sands83ec4b62008-06-06 12:08:01 +00001103 unsigned VTSize = VT.getSizeInBits();
Dan Gohman475871a2008-07-27 21:46:04 +00001104 SDValue InOp = Op.getOperand(0);
Chris Lattner895c4ab2007-04-17 21:14:16 +00001105
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001106 // If the shift count is an invalid immediate, don't do anything.
1107 if (ShAmt >= BitWidth)
1108 break;
1109
Chris Lattner895c4ab2007-04-17 21:14:16 +00001110 // If this is ((X << C1) >>u ShAmt), see if we can simplify this into a
1111 // single shift. We can do this if the top bits (which are shifted out)
1112 // are never demanded.
1113 if (InOp.getOpcode() == ISD::SHL &&
1114 isa<ConstantSDNode>(InOp.getOperand(1))) {
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001115 if (ShAmt && (NewMask & APInt::getHighBitsSet(VTSize, ShAmt)) == 0) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001116 unsigned C1= cast<ConstantSDNode>(InOp.getOperand(1))->getZExtValue();
Chris Lattner895c4ab2007-04-17 21:14:16 +00001117 unsigned Opc = ISD::SRL;
1118 int Diff = ShAmt-C1;
1119 if (Diff < 0) {
1120 Diff = -Diff;
1121 Opc = ISD::SHL;
1122 }
1123
Dan Gohman475871a2008-07-27 21:46:04 +00001124 SDValue NewSA =
Chris Lattner8c7d2d52007-04-17 22:53:02 +00001125 TLO.DAG.getConstant(Diff, Op.getOperand(1).getValueType());
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001126 return TLO.CombineTo(Op, TLO.DAG.getNode(Opc, dl, VT,
Chris Lattner895c4ab2007-04-17 21:14:16 +00001127 InOp.getOperand(0), NewSA));
1128 }
1129 }
Nate Begeman368e18d2006-02-16 21:11:51 +00001130
1131 // Compute the new bits that are at the top now.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001132 if (SimplifyDemandedBits(InOp, (NewMask << ShAmt),
Nate Begeman368e18d2006-02-16 21:11:51 +00001133 KnownZero, KnownOne, TLO, Depth+1))
1134 return true;
1135 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001136 KnownZero = KnownZero.lshr(ShAmt);
1137 KnownOne = KnownOne.lshr(ShAmt);
Chris Lattnerc4fa6032006-06-13 16:52:37 +00001138
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001139 APInt HighBits = APInt::getHighBitsSet(BitWidth, ShAmt);
Chris Lattnerc4fa6032006-06-13 16:52:37 +00001140 KnownZero |= HighBits; // High bits known zero.
Nate Begeman368e18d2006-02-16 21:11:51 +00001141 }
1142 break;
1143 case ISD::SRA:
Dan Gohmane5af2d32009-01-29 01:59:02 +00001144 // If this is an arithmetic shift right and only the low-bit is set, we can
1145 // always convert this into a logical shr, even if the shift amount is
1146 // variable. The low bit of the shift cannot be an input sign bit unless
1147 // the shift amount is >= the size of the datatype, which is undefined.
1148 if (DemandedMask == 1)
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001149 return TLO.CombineTo(Op, TLO.DAG.getNode(ISD::SRL, dl, Op.getValueType(),
Dan Gohmane5af2d32009-01-29 01:59:02 +00001150 Op.getOperand(0), Op.getOperand(1)));
1151
Nate Begeman368e18d2006-02-16 21:11:51 +00001152 if (ConstantSDNode *SA = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00001153 MVT VT = Op.getValueType();
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001154 unsigned ShAmt = SA->getZExtValue();
Nate Begeman368e18d2006-02-16 21:11:51 +00001155
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001156 // If the shift count is an invalid immediate, don't do anything.
1157 if (ShAmt >= BitWidth)
1158 break;
1159
1160 APInt InDemandedMask = (NewMask << ShAmt);
Chris Lattner1b737132006-05-08 17:22:53 +00001161
1162 // If any of the demanded bits are produced by the sign extension, we also
1163 // demand the input sign bit.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001164 APInt HighBits = APInt::getHighBitsSet(BitWidth, ShAmt);
1165 if (HighBits.intersects(NewMask))
Duncan Sands83ec4b62008-06-06 12:08:01 +00001166 InDemandedMask |= APInt::getSignBit(VT.getSizeInBits());
Chris Lattner1b737132006-05-08 17:22:53 +00001167
1168 if (SimplifyDemandedBits(Op.getOperand(0), InDemandedMask,
Nate Begeman368e18d2006-02-16 21:11:51 +00001169 KnownZero, KnownOne, TLO, Depth+1))
1170 return true;
1171 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001172 KnownZero = KnownZero.lshr(ShAmt);
1173 KnownOne = KnownOne.lshr(ShAmt);
Nate Begeman368e18d2006-02-16 21:11:51 +00001174
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001175 // Handle the sign bit, adjusted to where it is now in the mask.
1176 APInt SignBit = APInt::getSignBit(BitWidth).lshr(ShAmt);
Nate Begeman368e18d2006-02-16 21:11:51 +00001177
1178 // If the input sign bit is known to be zero, or if none of the top bits
1179 // are demanded, turn this into an unsigned shift right.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001180 if (KnownZero.intersects(SignBit) || (HighBits & ~NewMask) == HighBits) {
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001181 return TLO.CombineTo(Op, TLO.DAG.getNode(ISD::SRL, dl, VT,
1182 Op.getOperand(0),
Nate Begeman368e18d2006-02-16 21:11:51 +00001183 Op.getOperand(1)));
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001184 } else if (KnownOne.intersects(SignBit)) { // New bits are known one.
Nate Begeman368e18d2006-02-16 21:11:51 +00001185 KnownOne |= HighBits;
1186 }
1187 }
1188 break;
1189 case ISD::SIGN_EXTEND_INREG: {
Duncan Sands83ec4b62008-06-06 12:08:01 +00001190 MVT EVT = cast<VTSDNode>(Op.getOperand(1))->getVT();
Nate Begeman368e18d2006-02-16 21:11:51 +00001191
Chris Lattnerec665152006-02-26 23:36:02 +00001192 // Sign extension. Compute the demanded bits in the result that are not
Nate Begeman368e18d2006-02-16 21:11:51 +00001193 // present in the input.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001194 APInt NewBits = APInt::getHighBitsSet(BitWidth,
Duncan Sands83ec4b62008-06-06 12:08:01 +00001195 BitWidth - EVT.getSizeInBits()) &
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001196 NewMask;
Nate Begeman368e18d2006-02-16 21:11:51 +00001197
Chris Lattnerec665152006-02-26 23:36:02 +00001198 // If none of the extended bits are demanded, eliminate the sextinreg.
1199 if (NewBits == 0)
1200 return TLO.CombineTo(Op, Op.getOperand(0));
1201
Duncan Sands83ec4b62008-06-06 12:08:01 +00001202 APInt InSignBit = APInt::getSignBit(EVT.getSizeInBits());
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001203 InSignBit.zext(BitWidth);
1204 APInt InputDemandedBits = APInt::getLowBitsSet(BitWidth,
Duncan Sands83ec4b62008-06-06 12:08:01 +00001205 EVT.getSizeInBits()) &
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001206 NewMask;
Nate Begeman368e18d2006-02-16 21:11:51 +00001207
Chris Lattnerec665152006-02-26 23:36:02 +00001208 // Since the sign extended bits are demanded, we know that the sign
Nate Begeman368e18d2006-02-16 21:11:51 +00001209 // bit is demanded.
Chris Lattnerec665152006-02-26 23:36:02 +00001210 InputDemandedBits |= InSignBit;
Nate Begeman368e18d2006-02-16 21:11:51 +00001211
1212 if (SimplifyDemandedBits(Op.getOperand(0), InputDemandedBits,
1213 KnownZero, KnownOne, TLO, Depth+1))
1214 return true;
1215 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
1216
1217 // If the sign bit of the input is known set or clear, then we know the
1218 // top bits of the result.
1219
Chris Lattnerec665152006-02-26 23:36:02 +00001220 // If the input sign bit is known zero, convert this into a zero extension.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001221 if (KnownZero.intersects(InSignBit))
Chris Lattnerec665152006-02-26 23:36:02 +00001222 return TLO.CombineTo(Op,
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001223 TLO.DAG.getZeroExtendInReg(Op.getOperand(0),dl,EVT));
Chris Lattnerec665152006-02-26 23:36:02 +00001224
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001225 if (KnownOne.intersects(InSignBit)) { // Input sign bit known set
Nate Begeman368e18d2006-02-16 21:11:51 +00001226 KnownOne |= NewBits;
1227 KnownZero &= ~NewBits;
Chris Lattnerec665152006-02-26 23:36:02 +00001228 } else { // Input sign bit unknown
Nate Begeman368e18d2006-02-16 21:11:51 +00001229 KnownZero &= ~NewBits;
1230 KnownOne &= ~NewBits;
1231 }
1232 break;
1233 }
Chris Lattnerec665152006-02-26 23:36:02 +00001234 case ISD::ZERO_EXTEND: {
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001235 unsigned OperandBitWidth = Op.getOperand(0).getValueSizeInBits();
1236 APInt InMask = NewMask;
1237 InMask.trunc(OperandBitWidth);
Chris Lattnerec665152006-02-26 23:36:02 +00001238
1239 // If none of the top bits are demanded, convert this into an any_extend.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001240 APInt NewBits =
1241 APInt::getHighBitsSet(BitWidth, BitWidth - OperandBitWidth) & NewMask;
1242 if (!NewBits.intersects(NewMask))
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001243 return TLO.CombineTo(Op, TLO.DAG.getNode(ISD::ANY_EXTEND, dl,
Chris Lattnerec665152006-02-26 23:36:02 +00001244 Op.getValueType(),
1245 Op.getOperand(0)));
1246
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001247 if (SimplifyDemandedBits(Op.getOperand(0), InMask,
Chris Lattnerec665152006-02-26 23:36:02 +00001248 KnownZero, KnownOne, TLO, Depth+1))
1249 return true;
1250 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001251 KnownZero.zext(BitWidth);
1252 KnownOne.zext(BitWidth);
Chris Lattnerec665152006-02-26 23:36:02 +00001253 KnownZero |= NewBits;
1254 break;
1255 }
1256 case ISD::SIGN_EXTEND: {
Duncan Sands83ec4b62008-06-06 12:08:01 +00001257 MVT InVT = Op.getOperand(0).getValueType();
1258 unsigned InBits = InVT.getSizeInBits();
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001259 APInt InMask = APInt::getLowBitsSet(BitWidth, InBits);
Dan Gohman97360282008-03-11 21:29:43 +00001260 APInt InSignBit = APInt::getBitsSet(BitWidth, InBits - 1, InBits);
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001261 APInt NewBits = ~InMask & NewMask;
Chris Lattnerec665152006-02-26 23:36:02 +00001262
1263 // If none of the top bits are demanded, convert this into an any_extend.
1264 if (NewBits == 0)
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001265 return TLO.CombineTo(Op,TLO.DAG.getNode(ISD::ANY_EXTEND, dl,
1266 Op.getValueType(),
1267 Op.getOperand(0)));
Chris Lattnerec665152006-02-26 23:36:02 +00001268
1269 // Since some of the sign extended bits are demanded, we know that the sign
1270 // bit is demanded.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001271 APInt InDemandedBits = InMask & NewMask;
Chris Lattnerec665152006-02-26 23:36:02 +00001272 InDemandedBits |= InSignBit;
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001273 InDemandedBits.trunc(InBits);
Chris Lattnerec665152006-02-26 23:36:02 +00001274
1275 if (SimplifyDemandedBits(Op.getOperand(0), InDemandedBits, KnownZero,
1276 KnownOne, TLO, Depth+1))
1277 return true;
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001278 KnownZero.zext(BitWidth);
1279 KnownOne.zext(BitWidth);
Chris Lattnerec665152006-02-26 23:36:02 +00001280
1281 // If the sign bit is known zero, convert this to a zero extend.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001282 if (KnownZero.intersects(InSignBit))
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001283 return TLO.CombineTo(Op, TLO.DAG.getNode(ISD::ZERO_EXTEND, dl,
Chris Lattnerec665152006-02-26 23:36:02 +00001284 Op.getValueType(),
1285 Op.getOperand(0)));
1286
1287 // If the sign bit is known one, the top bits match.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001288 if (KnownOne.intersects(InSignBit)) {
Chris Lattnerec665152006-02-26 23:36:02 +00001289 KnownOne |= NewBits;
1290 KnownZero &= ~NewBits;
1291 } else { // Otherwise, top bits aren't known.
1292 KnownOne &= ~NewBits;
1293 KnownZero &= ~NewBits;
1294 }
1295 break;
1296 }
1297 case ISD::ANY_EXTEND: {
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001298 unsigned OperandBitWidth = Op.getOperand(0).getValueSizeInBits();
1299 APInt InMask = NewMask;
1300 InMask.trunc(OperandBitWidth);
1301 if (SimplifyDemandedBits(Op.getOperand(0), InMask,
Chris Lattnerec665152006-02-26 23:36:02 +00001302 KnownZero, KnownOne, TLO, Depth+1))
1303 return true;
1304 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001305 KnownZero.zext(BitWidth);
1306 KnownOne.zext(BitWidth);
Chris Lattnerec665152006-02-26 23:36:02 +00001307 break;
1308 }
Chris Lattnerfe8babf2006-05-05 22:32:12 +00001309 case ISD::TRUNCATE: {
Chris Lattnerc93dfda2006-05-06 00:11:52 +00001310 // Simplify the input, using demanded bit information, and compute the known
1311 // zero/one bits live out.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001312 APInt TruncMask = NewMask;
1313 TruncMask.zext(Op.getOperand(0).getValueSizeInBits());
1314 if (SimplifyDemandedBits(Op.getOperand(0), TruncMask,
Chris Lattnerfe8babf2006-05-05 22:32:12 +00001315 KnownZero, KnownOne, TLO, Depth+1))
1316 return true;
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001317 KnownZero.trunc(BitWidth);
1318 KnownOne.trunc(BitWidth);
Chris Lattnerc93dfda2006-05-06 00:11:52 +00001319
1320 // If the input is only used by this truncate, see if we can shrink it based
1321 // on the known demanded bits.
Gabor Greifba36cb52008-08-28 21:40:38 +00001322 if (Op.getOperand(0).getNode()->hasOneUse()) {
Dan Gohman475871a2008-07-27 21:46:04 +00001323 SDValue In = Op.getOperand(0);
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001324 unsigned InBitWidth = In.getValueSizeInBits();
Chris Lattnerc93dfda2006-05-06 00:11:52 +00001325 switch (In.getOpcode()) {
1326 default: break;
1327 case ISD::SRL:
1328 // Shrink SRL by a constant if none of the high bits shifted in are
1329 // demanded.
1330 if (ConstantSDNode *ShAmt = dyn_cast<ConstantSDNode>(In.getOperand(1))){
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001331 APInt HighBits = APInt::getHighBitsSet(InBitWidth,
1332 InBitWidth - BitWidth);
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001333 HighBits = HighBits.lshr(ShAmt->getZExtValue());
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001334 HighBits.trunc(BitWidth);
Chris Lattnerc93dfda2006-05-06 00:11:52 +00001335
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001336 if (ShAmt->getZExtValue() < BitWidth && !(HighBits & NewMask)) {
Chris Lattnerc93dfda2006-05-06 00:11:52 +00001337 // None of the shifted in bits are needed. Add a truncate of the
1338 // shift input, then shift it.
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001339 SDValue NewTrunc = TLO.DAG.getNode(ISD::TRUNCATE, dl,
Chris Lattnerc93dfda2006-05-06 00:11:52 +00001340 Op.getValueType(),
1341 In.getOperand(0));
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001342 return TLO.CombineTo(Op, TLO.DAG.getNode(ISD::SRL, dl,
1343 Op.getValueType(),
1344 NewTrunc,
1345 In.getOperand(1)));
Chris Lattnerc93dfda2006-05-06 00:11:52 +00001346 }
1347 }
1348 break;
1349 }
1350 }
1351
Chris Lattnerfe8babf2006-05-05 22:32:12 +00001352 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
Chris Lattnerfe8babf2006-05-05 22:32:12 +00001353 break;
1354 }
Chris Lattnerec665152006-02-26 23:36:02 +00001355 case ISD::AssertZext: {
Duncan Sands83ec4b62008-06-06 12:08:01 +00001356 MVT VT = cast<VTSDNode>(Op.getOperand(1))->getVT();
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001357 APInt InMask = APInt::getLowBitsSet(BitWidth,
Duncan Sands83ec4b62008-06-06 12:08:01 +00001358 VT.getSizeInBits());
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001359 if (SimplifyDemandedBits(Op.getOperand(0), InMask & NewMask,
Chris Lattnerec665152006-02-26 23:36:02 +00001360 KnownZero, KnownOne, TLO, Depth+1))
1361 return true;
1362 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001363 KnownZero |= ~InMask & NewMask;
Chris Lattnerec665152006-02-26 23:36:02 +00001364 break;
1365 }
Chris Lattner2ceb2cf2007-12-22 21:35:38 +00001366 case ISD::BIT_CONVERT:
1367#if 0
1368 // If this is an FP->Int bitcast and if the sign bit is the only thing that
1369 // is demanded, turn this into a FGETSIGN.
Duncan Sands83ec4b62008-06-06 12:08:01 +00001370 if (NewMask == MVT::getIntegerVTSignBit(Op.getValueType()) &&
Chris Lattner2ceb2cf2007-12-22 21:35:38 +00001371 MVT::isFloatingPoint(Op.getOperand(0).getValueType()) &&
1372 !MVT::isVector(Op.getOperand(0).getValueType())) {
1373 // Only do this xform if FGETSIGN is valid or if before legalize.
1374 if (!TLO.AfterLegalize ||
1375 isOperationLegal(ISD::FGETSIGN, Op.getValueType())) {
1376 // Make a FGETSIGN + SHL to move the sign bit into the appropriate
1377 // place. We expect the SHL to be eliminated by other optimizations.
Dan Gohman475871a2008-07-27 21:46:04 +00001378 SDValue Sign = TLO.DAG.getNode(ISD::FGETSIGN, Op.getValueType(),
Chris Lattner2ceb2cf2007-12-22 21:35:38 +00001379 Op.getOperand(0));
Duncan Sands83ec4b62008-06-06 12:08:01 +00001380 unsigned ShVal = Op.getValueType().getSizeInBits()-1;
Dan Gohman475871a2008-07-27 21:46:04 +00001381 SDValue ShAmt = TLO.DAG.getConstant(ShVal, getShiftAmountTy());
Chris Lattner2ceb2cf2007-12-22 21:35:38 +00001382 return TLO.CombineTo(Op, TLO.DAG.getNode(ISD::SHL, Op.getValueType(),
1383 Sign, ShAmt));
1384 }
1385 }
1386#endif
1387 break;
Dan Gohman97121ba2009-04-08 00:15:30 +00001388 case ISD::ADD:
1389 case ISD::MUL:
1390 case ISD::SUB: {
1391 // Add, Sub, and Mul don't demand any bits in positions beyond that
1392 // of the highest bit demanded of them.
1393 APInt LoMask = APInt::getLowBitsSet(BitWidth,
1394 BitWidth - NewMask.countLeadingZeros());
1395 if (SimplifyDemandedBits(Op.getOperand(0), LoMask, KnownZero2,
1396 KnownOne2, TLO, Depth+1))
1397 return true;
1398 if (SimplifyDemandedBits(Op.getOperand(1), LoMask, KnownZero2,
1399 KnownOne2, TLO, Depth+1))
1400 return true;
1401 // See if the operation should be performed at a smaller bit width.
1402 if (TLO.ShrinkDemandedOp(Op, BitWidth, NewMask, dl))
1403 return true;
1404 }
1405 // FALL THROUGH
Dan Gohman54eed372008-05-06 00:53:29 +00001406 default:
Chris Lattner1482b5f2006-04-02 06:15:09 +00001407 // Just use ComputeMaskedBits to compute output bits.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001408 TLO.DAG.ComputeMaskedBits(Op, NewMask, KnownZero, KnownOne, Depth);
Chris Lattnera6bc5a42006-02-27 01:00:42 +00001409 break;
Nate Begeman368e18d2006-02-16 21:11:51 +00001410 }
Chris Lattnerec665152006-02-26 23:36:02 +00001411
1412 // If we know the value of all of the demanded bits, return this as a
1413 // constant.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001414 if ((NewMask & (KnownZero|KnownOne)) == NewMask)
Chris Lattnerec665152006-02-26 23:36:02 +00001415 return TLO.CombineTo(Op, TLO.DAG.getConstant(KnownOne, Op.getValueType()));
1416
Nate Begeman368e18d2006-02-16 21:11:51 +00001417 return false;
1418}
1419
Nate Begeman368e18d2006-02-16 21:11:51 +00001420/// computeMaskedBitsForTargetNode - Determine which of the bits specified
1421/// in Mask are known to be either zero or one and return them in the
1422/// KnownZero/KnownOne bitsets.
Dan Gohman475871a2008-07-27 21:46:04 +00001423void TargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Dan Gohman977a76f2008-02-13 22:28:48 +00001424 const APInt &Mask,
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00001425 APInt &KnownZero,
1426 APInt &KnownOne,
Dan Gohmanea859be2007-06-22 14:59:07 +00001427 const SelectionDAG &DAG,
Nate Begeman368e18d2006-02-16 21:11:51 +00001428 unsigned Depth) const {
Chris Lattner1b5232a2006-04-02 06:19:46 +00001429 assert((Op.getOpcode() >= ISD::BUILTIN_OP_END ||
1430 Op.getOpcode() == ISD::INTRINSIC_WO_CHAIN ||
1431 Op.getOpcode() == ISD::INTRINSIC_W_CHAIN ||
1432 Op.getOpcode() == ISD::INTRINSIC_VOID) &&
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +00001433 "Should use MaskedValueIsZero if you don't know whether Op"
1434 " is a target node!");
Dan Gohman977a76f2008-02-13 22:28:48 +00001435 KnownZero = KnownOne = APInt(Mask.getBitWidth(), 0);
Evan Cheng3a03ebb2005-12-21 23:05:39 +00001436}
Chris Lattner4ccb0702006-01-26 20:37:03 +00001437
Chris Lattner5c3e21d2006-05-06 09:27:13 +00001438/// ComputeNumSignBitsForTargetNode - This method can be implemented by
1439/// targets that want to expose additional information about sign bits to the
1440/// DAG Combiner.
Dan Gohman475871a2008-07-27 21:46:04 +00001441unsigned TargetLowering::ComputeNumSignBitsForTargetNode(SDValue Op,
Chris Lattner5c3e21d2006-05-06 09:27:13 +00001442 unsigned Depth) const {
1443 assert((Op.getOpcode() >= ISD::BUILTIN_OP_END ||
1444 Op.getOpcode() == ISD::INTRINSIC_WO_CHAIN ||
1445 Op.getOpcode() == ISD::INTRINSIC_W_CHAIN ||
1446 Op.getOpcode() == ISD::INTRINSIC_VOID) &&
1447 "Should use ComputeNumSignBits if you don't know whether Op"
1448 " is a target node!");
1449 return 1;
1450}
1451
Dan Gohman97d11632009-02-15 23:59:32 +00001452/// ValueHasExactlyOneBitSet - Test if the given value is known to have exactly
1453/// one bit set. This differs from ComputeMaskedBits in that it doesn't need to
1454/// determine which bit is set.
1455///
Dale Johannesen85b0ede2009-02-11 19:19:41 +00001456static bool ValueHasExactlyOneBitSet(SDValue Val, const SelectionDAG &DAG) {
Dan Gohman97d11632009-02-15 23:59:32 +00001457 // A left-shift of a constant one will have exactly one bit set, because
1458 // shifting the bit off the end is undefined.
1459 if (Val.getOpcode() == ISD::SHL)
1460 if (ConstantSDNode *C =
1461 dyn_cast<ConstantSDNode>(Val.getNode()->getOperand(0)))
1462 if (C->getAPIntValue() == 1)
1463 return true;
Dan Gohmane5af2d32009-01-29 01:59:02 +00001464
Dan Gohman97d11632009-02-15 23:59:32 +00001465 // Similarly, a right-shift of a constant sign-bit will have exactly
1466 // one bit set.
1467 if (Val.getOpcode() == ISD::SRL)
1468 if (ConstantSDNode *C =
1469 dyn_cast<ConstantSDNode>(Val.getNode()->getOperand(0)))
1470 if (C->getAPIntValue().isSignBit())
1471 return true;
1472
1473 // More could be done here, though the above checks are enough
1474 // to handle some common cases.
1475
1476 // Fall back to ComputeMaskedBits to catch other known cases.
Dan Gohmane5af2d32009-01-29 01:59:02 +00001477 MVT OpVT = Val.getValueType();
1478 unsigned BitWidth = OpVT.getSizeInBits();
1479 APInt Mask = APInt::getAllOnesValue(BitWidth);
1480 APInt KnownZero, KnownOne;
1481 DAG.ComputeMaskedBits(Val, Mask, KnownZero, KnownOne);
Dale Johannesen85b0ede2009-02-11 19:19:41 +00001482 return (KnownZero.countPopulation() == BitWidth - 1) &&
1483 (KnownOne.countPopulation() == 1);
Dan Gohmane5af2d32009-01-29 01:59:02 +00001484}
Chris Lattner5c3e21d2006-05-06 09:27:13 +00001485
Evan Chengfa1eb272007-02-08 22:13:59 +00001486/// SimplifySetCC - Try to simplify a setcc built with the specified operands
Dan Gohman475871a2008-07-27 21:46:04 +00001487/// and cc. If it is unable to simplify it, return a null SDValue.
1488SDValue
1489TargetLowering::SimplifySetCC(MVT VT, SDValue N0, SDValue N1,
Evan Chengfa1eb272007-02-08 22:13:59 +00001490 ISD::CondCode Cond, bool foldBooleans,
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001491 DAGCombinerInfo &DCI, DebugLoc dl) const {
Evan Chengfa1eb272007-02-08 22:13:59 +00001492 SelectionDAG &DAG = DCI.DAG;
1493
1494 // These setcc operations always fold.
1495 switch (Cond) {
1496 default: break;
1497 case ISD::SETFALSE:
1498 case ISD::SETFALSE2: return DAG.getConstant(0, VT);
1499 case ISD::SETTRUE:
1500 case ISD::SETTRUE2: return DAG.getConstant(1, VT);
1501 }
1502
Gabor Greifba36cb52008-08-28 21:40:38 +00001503 if (ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1.getNode())) {
Dan Gohman6c6cd1c2008-03-03 22:22:56 +00001504 const APInt &C1 = N1C->getAPIntValue();
Gabor Greifba36cb52008-08-28 21:40:38 +00001505 if (isa<ConstantSDNode>(N0.getNode())) {
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001506 return DAG.FoldSetCC(VT, N0, N1, Cond, dl);
Evan Chengfa1eb272007-02-08 22:13:59 +00001507 } else {
1508 // If the LHS is '(srl (ctlz x), 5)', the RHS is 0/1, and this is an
1509 // equality comparison, then we're just comparing whether X itself is
1510 // zero.
1511 if (N0.getOpcode() == ISD::SRL && (C1 == 0 || C1 == 1) &&
1512 N0.getOperand(0).getOpcode() == ISD::CTLZ &&
1513 N0.getOperand(1).getOpcode() == ISD::Constant) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001514 unsigned ShAmt = cast<ConstantSDNode>(N0.getOperand(1))->getZExtValue();
Evan Chengfa1eb272007-02-08 22:13:59 +00001515 if ((Cond == ISD::SETEQ || Cond == ISD::SETNE) &&
Duncan Sands83ec4b62008-06-06 12:08:01 +00001516 ShAmt == Log2_32(N0.getValueType().getSizeInBits())) {
Evan Chengfa1eb272007-02-08 22:13:59 +00001517 if ((C1 == 0) == (Cond == ISD::SETEQ)) {
1518 // (srl (ctlz x), 5) == 0 -> X != 0
1519 // (srl (ctlz x), 5) != 1 -> X != 0
1520 Cond = ISD::SETNE;
1521 } else {
1522 // (srl (ctlz x), 5) != 0 -> X == 0
1523 // (srl (ctlz x), 5) == 1 -> X == 0
1524 Cond = ISD::SETEQ;
1525 }
Dan Gohman475871a2008-07-27 21:46:04 +00001526 SDValue Zero = DAG.getConstant(0, N0.getValueType());
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001527 return DAG.getSetCC(dl, VT, N0.getOperand(0).getOperand(0),
Evan Chengfa1eb272007-02-08 22:13:59 +00001528 Zero, Cond);
1529 }
1530 }
Dale Johannesen89217a62008-11-07 01:28:02 +00001531
1532 // If the LHS is '(and load, const)', the RHS is 0,
1533 // the test is for equality or unsigned, and all 1 bits of the const are
1534 // in the same partial word, see if we can shorten the load.
1535 if (DCI.isBeforeLegalize() &&
1536 N0.getOpcode() == ISD::AND && C1 == 0 &&
Dan Gohmanf50c7982009-04-03 20:11:30 +00001537 N0.getNode()->hasOneUse() &&
Dale Johannesen89217a62008-11-07 01:28:02 +00001538 isa<LoadSDNode>(N0.getOperand(0)) &&
1539 N0.getOperand(0).getNode()->hasOneUse() &&
1540 isa<ConstantSDNode>(N0.getOperand(1))) {
1541 LoadSDNode *Lod = cast<LoadSDNode>(N0.getOperand(0));
Dale Johannesenbaf26b22008-11-10 07:16:42 +00001542 uint64_t bestMask = 0;
Dale Johannesen89217a62008-11-07 01:28:02 +00001543 unsigned bestWidth = 0, bestOffset = 0;
Chris Lattner672452d2009-04-29 03:45:07 +00001544 if (!Lod->isVolatile() && Lod->isUnindexed() &&
1545 // FIXME: This uses getZExtValue() below so it only works on i64 and
1546 // below.
1547 N0.getValueType().getSizeInBits() <= 64) {
Dale Johannesen89217a62008-11-07 01:28:02 +00001548 unsigned origWidth = N0.getValueType().getSizeInBits();
Dale Johannesenbaf26b22008-11-10 07:16:42 +00001549 // We can narrow (e.g.) 16-bit extending loads on 32-bit target to
1550 // 8 bits, but have to be careful...
1551 if (Lod->getExtensionType() != ISD::NON_EXTLOAD)
1552 origWidth = Lod->getMemoryVT().getSizeInBits();
Chris Lattner672452d2009-04-29 03:45:07 +00001553 uint64_t Mask =cast<ConstantSDNode>(N0.getOperand(1))->getZExtValue();
Dale Johannesen89217a62008-11-07 01:28:02 +00001554 for (unsigned width = origWidth / 2; width>=8; width /= 2) {
1555 uint64_t newMask = (1ULL << width) - 1;
1556 for (unsigned offset=0; offset<origWidth/width; offset++) {
Chris Lattner672452d2009-04-29 03:45:07 +00001557 if ((newMask & Mask) == Mask) {
Dale Johannesenb514ac92008-11-08 00:01:16 +00001558 if (!TD->isLittleEndian())
1559 bestOffset = (origWidth/width - offset - 1) * (width/8);
Dale Johannesenbaf26b22008-11-10 07:16:42 +00001560 else
Dale Johannesenb514ac92008-11-08 00:01:16 +00001561 bestOffset = (uint64_t)offset * (width/8);
Dale Johannesencbf7cf52008-11-12 02:00:35 +00001562 bestMask = Mask >> (offset * (width/8) * 8);
Dale Johannesen89217a62008-11-07 01:28:02 +00001563 bestWidth = width;
1564 break;
1565 }
1566 newMask = newMask << width;
1567 }
1568 }
1569 }
1570 if (bestWidth) {
1571 MVT newVT = MVT::getIntegerVT(bestWidth);
1572 if (newVT.isRound()) {
Dale Johannesen89217a62008-11-07 01:28:02 +00001573 MVT PtrType = Lod->getOperand(1).getValueType();
1574 SDValue Ptr = Lod->getBasePtr();
1575 if (bestOffset != 0)
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001576 Ptr = DAG.getNode(ISD::ADD, dl, PtrType, Lod->getBasePtr(),
Dale Johannesen89217a62008-11-07 01:28:02 +00001577 DAG.getConstant(bestOffset, PtrType));
1578 unsigned NewAlign = MinAlign(Lod->getAlignment(), bestOffset);
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001579 SDValue NewLoad = DAG.getLoad(newVT, dl, Lod->getChain(), Ptr,
Dale Johannesen89217a62008-11-07 01:28:02 +00001580 Lod->getSrcValue(),
1581 Lod->getSrcValueOffset() + bestOffset,
1582 false, NewAlign);
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001583 return DAG.getSetCC(dl, VT,
1584 DAG.getNode(ISD::AND, dl, newVT, NewLoad,
Dale Johannesen89217a62008-11-07 01:28:02 +00001585 DAG.getConstant(bestMask, newVT)),
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001586 DAG.getConstant(0LL, newVT), Cond);
Dale Johannesen89217a62008-11-07 01:28:02 +00001587 }
1588 }
1589 }
Bill Wendlingd0ab34b2008-11-10 21:22:06 +00001590
Evan Chengfa1eb272007-02-08 22:13:59 +00001591 // If the LHS is a ZERO_EXTEND, perform the comparison on the input.
1592 if (N0.getOpcode() == ISD::ZERO_EXTEND) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00001593 unsigned InSize = N0.getOperand(0).getValueType().getSizeInBits();
Evan Chengfa1eb272007-02-08 22:13:59 +00001594
1595 // If the comparison constant has bits in the upper part, the
1596 // zero-extended value could never match.
Dan Gohman6c6cd1c2008-03-03 22:22:56 +00001597 if (C1.intersects(APInt::getHighBitsSet(C1.getBitWidth(),
1598 C1.getBitWidth() - InSize))) {
Evan Chengfa1eb272007-02-08 22:13:59 +00001599 switch (Cond) {
1600 case ISD::SETUGT:
1601 case ISD::SETUGE:
1602 case ISD::SETEQ: return DAG.getConstant(0, VT);
1603 case ISD::SETULT:
1604 case ISD::SETULE:
1605 case ISD::SETNE: return DAG.getConstant(1, VT);
1606 case ISD::SETGT:
1607 case ISD::SETGE:
1608 // True if the sign bit of C1 is set.
Dan Gohman6c6cd1c2008-03-03 22:22:56 +00001609 return DAG.getConstant(C1.isNegative(), VT);
Evan Chengfa1eb272007-02-08 22:13:59 +00001610 case ISD::SETLT:
1611 case ISD::SETLE:
1612 // True if the sign bit of C1 isn't set.
Dan Gohman6c6cd1c2008-03-03 22:22:56 +00001613 return DAG.getConstant(C1.isNonNegative(), VT);
Evan Chengfa1eb272007-02-08 22:13:59 +00001614 default:
1615 break;
1616 }
1617 }
1618
1619 // Otherwise, we can perform the comparison with the low bits.
1620 switch (Cond) {
1621 case ISD::SETEQ:
1622 case ISD::SETNE:
1623 case ISD::SETUGT:
1624 case ISD::SETUGE:
1625 case ISD::SETULT:
1626 case ISD::SETULE:
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001627 return DAG.getSetCC(dl, VT, N0.getOperand(0),
Dan Gohman6c6cd1c2008-03-03 22:22:56 +00001628 DAG.getConstant(APInt(C1).trunc(InSize),
1629 N0.getOperand(0).getValueType()),
Evan Chengfa1eb272007-02-08 22:13:59 +00001630 Cond);
1631 default:
1632 break; // todo, be more careful with signed comparisons
1633 }
1634 } else if (N0.getOpcode() == ISD::SIGN_EXTEND_INREG &&
1635 (Cond == ISD::SETEQ || Cond == ISD::SETNE)) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00001636 MVT ExtSrcTy = cast<VTSDNode>(N0.getOperand(1))->getVT();
1637 unsigned ExtSrcTyBits = ExtSrcTy.getSizeInBits();
1638 MVT ExtDstTy = N0.getValueType();
1639 unsigned ExtDstTyBits = ExtDstTy.getSizeInBits();
Evan Chengfa1eb272007-02-08 22:13:59 +00001640
1641 // If the extended part has any inconsistent bits, it cannot ever
1642 // compare equal. In other words, they have to be all ones or all
1643 // zeros.
Dan Gohman6c6cd1c2008-03-03 22:22:56 +00001644 APInt ExtBits =
1645 APInt::getHighBitsSet(ExtDstTyBits, ExtDstTyBits - ExtSrcTyBits);
Evan Chengfa1eb272007-02-08 22:13:59 +00001646 if ((C1 & ExtBits) != 0 && (C1 & ExtBits) != ExtBits)
1647 return DAG.getConstant(Cond == ISD::SETNE, VT);
1648
Dan Gohman475871a2008-07-27 21:46:04 +00001649 SDValue ZextOp;
Duncan Sands83ec4b62008-06-06 12:08:01 +00001650 MVT Op0Ty = N0.getOperand(0).getValueType();
Evan Chengfa1eb272007-02-08 22:13:59 +00001651 if (Op0Ty == ExtSrcTy) {
1652 ZextOp = N0.getOperand(0);
1653 } else {
Dan Gohman3370dd72008-03-03 22:37:52 +00001654 APInt Imm = APInt::getLowBitsSet(ExtDstTyBits, ExtSrcTyBits);
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001655 ZextOp = DAG.getNode(ISD::AND, dl, Op0Ty, N0.getOperand(0),
Evan Chengfa1eb272007-02-08 22:13:59 +00001656 DAG.getConstant(Imm, Op0Ty));
1657 }
1658 if (!DCI.isCalledByLegalizer())
Gabor Greifba36cb52008-08-28 21:40:38 +00001659 DCI.AddToWorklist(ZextOp.getNode());
Evan Chengfa1eb272007-02-08 22:13:59 +00001660 // Otherwise, make this a use of a zext.
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001661 return DAG.getSetCC(dl, VT, ZextOp,
Dan Gohman6c6cd1c2008-03-03 22:22:56 +00001662 DAG.getConstant(C1 & APInt::getLowBitsSet(
1663 ExtDstTyBits,
1664 ExtSrcTyBits),
Evan Chengfa1eb272007-02-08 22:13:59 +00001665 ExtDstTy),
1666 Cond);
Dan Gohman6c6cd1c2008-03-03 22:22:56 +00001667 } else if ((N1C->isNullValue() || N1C->getAPIntValue() == 1) &&
Evan Chengfa1eb272007-02-08 22:13:59 +00001668 (Cond == ISD::SETEQ || Cond == ISD::SETNE)) {
1669
1670 // SETCC (SETCC), [0|1], [EQ|NE] -> SETCC
1671 if (N0.getOpcode() == ISD::SETCC) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001672 bool TrueWhenTrue = (Cond == ISD::SETEQ) ^ (N1C->getZExtValue() != 1);
Evan Chengfa1eb272007-02-08 22:13:59 +00001673 if (TrueWhenTrue)
1674 return N0;
1675
1676 // Invert the condition.
1677 ISD::CondCode CC = cast<CondCodeSDNode>(N0.getOperand(2))->get();
1678 CC = ISD::getSetCCInverse(CC,
Duncan Sands83ec4b62008-06-06 12:08:01 +00001679 N0.getOperand(0).getValueType().isInteger());
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001680 return DAG.getSetCC(dl, VT, N0.getOperand(0), N0.getOperand(1), CC);
Evan Chengfa1eb272007-02-08 22:13:59 +00001681 }
1682
1683 if ((N0.getOpcode() == ISD::XOR ||
1684 (N0.getOpcode() == ISD::AND &&
1685 N0.getOperand(0).getOpcode() == ISD::XOR &&
1686 N0.getOperand(1) == N0.getOperand(0).getOperand(1))) &&
1687 isa<ConstantSDNode>(N0.getOperand(1)) &&
Dan Gohman002e5d02008-03-13 22:13:53 +00001688 cast<ConstantSDNode>(N0.getOperand(1))->getAPIntValue() == 1) {
Evan Chengfa1eb272007-02-08 22:13:59 +00001689 // If this is (X^1) == 0/1, swap the RHS and eliminate the xor. We
1690 // can only do this if the top bits are known zero.
Dan Gohman2e68b6f2008-02-25 21:11:39 +00001691 unsigned BitWidth = N0.getValueSizeInBits();
Dan Gohmanea859be2007-06-22 14:59:07 +00001692 if (DAG.MaskedValueIsZero(N0,
Dan Gohman2e68b6f2008-02-25 21:11:39 +00001693 APInt::getHighBitsSet(BitWidth,
1694 BitWidth-1))) {
Evan Chengfa1eb272007-02-08 22:13:59 +00001695 // Okay, get the un-inverted input value.
Dan Gohman475871a2008-07-27 21:46:04 +00001696 SDValue Val;
Evan Chengfa1eb272007-02-08 22:13:59 +00001697 if (N0.getOpcode() == ISD::XOR)
1698 Val = N0.getOperand(0);
1699 else {
1700 assert(N0.getOpcode() == ISD::AND &&
1701 N0.getOperand(0).getOpcode() == ISD::XOR);
1702 // ((X^1)&1)^1 -> X & 1
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001703 Val = DAG.getNode(ISD::AND, dl, N0.getValueType(),
Evan Chengfa1eb272007-02-08 22:13:59 +00001704 N0.getOperand(0).getOperand(0),
1705 N0.getOperand(1));
1706 }
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001707 return DAG.getSetCC(dl, VT, Val, N1,
Evan Chengfa1eb272007-02-08 22:13:59 +00001708 Cond == ISD::SETEQ ? ISD::SETNE : ISD::SETEQ);
1709 }
1710 }
1711 }
1712
Dan Gohman3370dd72008-03-03 22:37:52 +00001713 APInt MinVal, MaxVal;
Duncan Sands83ec4b62008-06-06 12:08:01 +00001714 unsigned OperandBitSize = N1C->getValueType(0).getSizeInBits();
Evan Chengfa1eb272007-02-08 22:13:59 +00001715 if (ISD::isSignedIntSetCC(Cond)) {
Dan Gohman3370dd72008-03-03 22:37:52 +00001716 MinVal = APInt::getSignedMinValue(OperandBitSize);
1717 MaxVal = APInt::getSignedMaxValue(OperandBitSize);
Evan Chengfa1eb272007-02-08 22:13:59 +00001718 } else {
Dan Gohman3370dd72008-03-03 22:37:52 +00001719 MinVal = APInt::getMinValue(OperandBitSize);
1720 MaxVal = APInt::getMaxValue(OperandBitSize);
Evan Chengfa1eb272007-02-08 22:13:59 +00001721 }
1722
1723 // Canonicalize GE/LE comparisons to use GT/LT comparisons.
1724 if (Cond == ISD::SETGE || Cond == ISD::SETUGE) {
1725 if (C1 == MinVal) return DAG.getConstant(1, VT); // X >= MIN --> true
Dan Gohman6c6cd1c2008-03-03 22:22:56 +00001726 // X >= C0 --> X > (C0-1)
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001727 return DAG.getSetCC(dl, VT, N0,
1728 DAG.getConstant(C1-1, N1.getValueType()),
1729 (Cond == ISD::SETGE) ? ISD::SETGT : ISD::SETUGT);
Evan Chengfa1eb272007-02-08 22:13:59 +00001730 }
1731
1732 if (Cond == ISD::SETLE || Cond == ISD::SETULE) {
1733 if (C1 == MaxVal) return DAG.getConstant(1, VT); // X <= MAX --> true
Dan Gohman6c6cd1c2008-03-03 22:22:56 +00001734 // X <= C0 --> X < (C0+1)
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001735 return DAG.getSetCC(dl, VT, N0,
1736 DAG.getConstant(C1+1, N1.getValueType()),
1737 (Cond == ISD::SETLE) ? ISD::SETLT : ISD::SETULT);
Evan Chengfa1eb272007-02-08 22:13:59 +00001738 }
1739
1740 if ((Cond == ISD::SETLT || Cond == ISD::SETULT) && C1 == MinVal)
1741 return DAG.getConstant(0, VT); // X < MIN --> false
1742 if ((Cond == ISD::SETGE || Cond == ISD::SETUGE) && C1 == MinVal)
1743 return DAG.getConstant(1, VT); // X >= MIN --> true
1744 if ((Cond == ISD::SETGT || Cond == ISD::SETUGT) && C1 == MaxVal)
1745 return DAG.getConstant(0, VT); // X > MAX --> false
1746 if ((Cond == ISD::SETLE || Cond == ISD::SETULE) && C1 == MaxVal)
1747 return DAG.getConstant(1, VT); // X <= MAX --> true
1748
1749 // Canonicalize setgt X, Min --> setne X, Min
1750 if ((Cond == ISD::SETGT || Cond == ISD::SETUGT) && C1 == MinVal)
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001751 return DAG.getSetCC(dl, VT, N0, N1, ISD::SETNE);
Evan Chengfa1eb272007-02-08 22:13:59 +00001752 // Canonicalize setlt X, Max --> setne X, Max
1753 if ((Cond == ISD::SETLT || Cond == ISD::SETULT) && C1 == MaxVal)
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001754 return DAG.getSetCC(dl, VT, N0, N1, ISD::SETNE);
Evan Chengfa1eb272007-02-08 22:13:59 +00001755
1756 // If we have setult X, 1, turn it into seteq X, 0
1757 if ((Cond == ISD::SETLT || Cond == ISD::SETULT) && C1 == MinVal+1)
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001758 return DAG.getSetCC(dl, VT, N0,
1759 DAG.getConstant(MinVal, N0.getValueType()),
1760 ISD::SETEQ);
Evan Chengfa1eb272007-02-08 22:13:59 +00001761 // If we have setugt X, Max-1, turn it into seteq X, Max
1762 else if ((Cond == ISD::SETGT || Cond == ISD::SETUGT) && C1 == MaxVal-1)
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001763 return DAG.getSetCC(dl, VT, N0,
1764 DAG.getConstant(MaxVal, N0.getValueType()),
1765 ISD::SETEQ);
Evan Chengfa1eb272007-02-08 22:13:59 +00001766
1767 // If we have "setcc X, C0", check to see if we can shrink the immediate
1768 // by changing cc.
1769
1770 // SETUGT X, SINTMAX -> SETLT X, 0
Eli Friedman86f874d2008-11-30 04:59:26 +00001771 if (Cond == ISD::SETUGT &&
1772 C1 == APInt::getSignedMaxValue(OperandBitSize))
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001773 return DAG.getSetCC(dl, VT, N0,
1774 DAG.getConstant(0, N1.getValueType()),
Evan Chengfa1eb272007-02-08 22:13:59 +00001775 ISD::SETLT);
1776
Eli Friedman86f874d2008-11-30 04:59:26 +00001777 // SETULT X, SINTMIN -> SETGT X, -1
1778 if (Cond == ISD::SETULT &&
1779 C1 == APInt::getSignedMinValue(OperandBitSize)) {
1780 SDValue ConstMinusOne =
1781 DAG.getConstant(APInt::getAllOnesValue(OperandBitSize),
1782 N1.getValueType());
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001783 return DAG.getSetCC(dl, VT, N0, ConstMinusOne, ISD::SETGT);
Eli Friedman86f874d2008-11-30 04:59:26 +00001784 }
Evan Chengfa1eb272007-02-08 22:13:59 +00001785
1786 // Fold bit comparisons when we can.
1787 if ((Cond == ISD::SETEQ || Cond == ISD::SETNE) &&
1788 VT == N0.getValueType() && N0.getOpcode() == ISD::AND)
1789 if (ConstantSDNode *AndRHS =
1790 dyn_cast<ConstantSDNode>(N0.getOperand(1))) {
Duncan Sands92abc622009-01-31 15:50:11 +00001791 MVT ShiftTy = DCI.isBeforeLegalize() ?
1792 getPointerTy() : getShiftAmountTy();
Evan Chengfa1eb272007-02-08 22:13:59 +00001793 if (Cond == ISD::SETNE && C1 == 0) {// (X & 8) != 0 --> (X & 8) >> 3
1794 // Perform the xform if the AND RHS is a single bit.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001795 if (isPowerOf2_64(AndRHS->getZExtValue())) {
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001796 return DAG.getNode(ISD::SRL, dl, VT, N0,
Duncan Sands92abc622009-01-31 15:50:11 +00001797 DAG.getConstant(Log2_64(AndRHS->getZExtValue()),
1798 ShiftTy));
Evan Chengfa1eb272007-02-08 22:13:59 +00001799 }
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001800 } else if (Cond == ISD::SETEQ && C1 == AndRHS->getZExtValue()) {
Evan Chengfa1eb272007-02-08 22:13:59 +00001801 // (X & 8) == 8 --> (X & 8) >> 3
1802 // Perform the xform if C1 is a single bit.
Dan Gohman6c6cd1c2008-03-03 22:22:56 +00001803 if (C1.isPowerOf2()) {
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001804 return DAG.getNode(ISD::SRL, dl, VT, N0,
Duncan Sands92abc622009-01-31 15:50:11 +00001805 DAG.getConstant(C1.logBase2(), ShiftTy));
Evan Chengfa1eb272007-02-08 22:13:59 +00001806 }
1807 }
1808 }
1809 }
Gabor Greifba36cb52008-08-28 21:40:38 +00001810 } else if (isa<ConstantSDNode>(N0.getNode())) {
Evan Chengfa1eb272007-02-08 22:13:59 +00001811 // Ensure that the constant occurs on the RHS.
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001812 return DAG.getSetCC(dl, VT, N1, N0, ISD::getSetCCSwappedOperands(Cond));
Evan Chengfa1eb272007-02-08 22:13:59 +00001813 }
1814
Gabor Greifba36cb52008-08-28 21:40:38 +00001815 if (isa<ConstantFPSDNode>(N0.getNode())) {
Evan Chengfa1eb272007-02-08 22:13:59 +00001816 // Constant fold or commute setcc.
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001817 SDValue O = DAG.FoldSetCC(VT, N0, N1, Cond, dl);
Gabor Greifba36cb52008-08-28 21:40:38 +00001818 if (O.getNode()) return O;
1819 } else if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(N1.getNode())) {
Chris Lattner63079f02007-12-29 08:37:08 +00001820 // If the RHS of an FP comparison is a constant, simplify it away in
1821 // some cases.
1822 if (CFP->getValueAPF().isNaN()) {
1823 // If an operand is known to be a nan, we can fold it.
1824 switch (ISD::getUnorderedFlavor(Cond)) {
1825 default: assert(0 && "Unknown flavor!");
1826 case 0: // Known false.
1827 return DAG.getConstant(0, VT);
1828 case 1: // Known true.
1829 return DAG.getConstant(1, VT);
Chris Lattner1c3e1e22007-12-30 21:21:10 +00001830 case 2: // Undefined.
Dale Johannesene8d72302009-02-06 23:05:02 +00001831 return DAG.getUNDEF(VT);
Chris Lattner63079f02007-12-29 08:37:08 +00001832 }
1833 }
1834
1835 // Otherwise, we know the RHS is not a NaN. Simplify the node to drop the
1836 // constant if knowing that the operand is non-nan is enough. We prefer to
1837 // have SETO(x,x) instead of SETO(x, 0.0) because this avoids having to
1838 // materialize 0.0.
1839 if (Cond == ISD::SETO || Cond == ISD::SETUO)
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001840 return DAG.getSetCC(dl, VT, N0, N0, Cond);
Evan Chengfa1eb272007-02-08 22:13:59 +00001841 }
1842
1843 if (N0 == N1) {
1844 // We can always fold X == X for integer setcc's.
Duncan Sands83ec4b62008-06-06 12:08:01 +00001845 if (N0.getValueType().isInteger())
Evan Chengfa1eb272007-02-08 22:13:59 +00001846 return DAG.getConstant(ISD::isTrueWhenEqual(Cond), VT);
1847 unsigned UOF = ISD::getUnorderedFlavor(Cond);
1848 if (UOF == 2) // FP operators that are undefined on NaNs.
1849 return DAG.getConstant(ISD::isTrueWhenEqual(Cond), VT);
1850 if (UOF == unsigned(ISD::isTrueWhenEqual(Cond)))
1851 return DAG.getConstant(UOF, VT);
1852 // Otherwise, we can't fold it. However, we can simplify it to SETUO/SETO
1853 // if it is not already.
1854 ISD::CondCode NewCond = UOF == 0 ? ISD::SETO : ISD::SETUO;
1855 if (NewCond != Cond)
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001856 return DAG.getSetCC(dl, VT, N0, N1, NewCond);
Evan Chengfa1eb272007-02-08 22:13:59 +00001857 }
1858
1859 if ((Cond == ISD::SETEQ || Cond == ISD::SETNE) &&
Duncan Sands83ec4b62008-06-06 12:08:01 +00001860 N0.getValueType().isInteger()) {
Evan Chengfa1eb272007-02-08 22:13:59 +00001861 if (N0.getOpcode() == ISD::ADD || N0.getOpcode() == ISD::SUB ||
1862 N0.getOpcode() == ISD::XOR) {
1863 // Simplify (X+Y) == (X+Z) --> Y == Z
1864 if (N0.getOpcode() == N1.getOpcode()) {
1865 if (N0.getOperand(0) == N1.getOperand(0))
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001866 return DAG.getSetCC(dl, VT, N0.getOperand(1), N1.getOperand(1), Cond);
Evan Chengfa1eb272007-02-08 22:13:59 +00001867 if (N0.getOperand(1) == N1.getOperand(1))
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001868 return DAG.getSetCC(dl, VT, N0.getOperand(0), N1.getOperand(0), Cond);
Evan Chengfa1eb272007-02-08 22:13:59 +00001869 if (DAG.isCommutativeBinOp(N0.getOpcode())) {
1870 // If X op Y == Y op X, try other combinations.
1871 if (N0.getOperand(0) == N1.getOperand(1))
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001872 return DAG.getSetCC(dl, VT, N0.getOperand(1), N1.getOperand(0),
1873 Cond);
Evan Chengfa1eb272007-02-08 22:13:59 +00001874 if (N0.getOperand(1) == N1.getOperand(0))
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001875 return DAG.getSetCC(dl, VT, N0.getOperand(0), N1.getOperand(1),
1876 Cond);
Evan Chengfa1eb272007-02-08 22:13:59 +00001877 }
1878 }
1879
1880 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(N1)) {
1881 if (ConstantSDNode *LHSR = dyn_cast<ConstantSDNode>(N0.getOperand(1))) {
1882 // Turn (X+C1) == C2 --> X == C2-C1
Gabor Greifba36cb52008-08-28 21:40:38 +00001883 if (N0.getOpcode() == ISD::ADD && N0.getNode()->hasOneUse()) {
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001884 return DAG.getSetCC(dl, VT, N0.getOperand(0),
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001885 DAG.getConstant(RHSC->getAPIntValue()-
1886 LHSR->getAPIntValue(),
Evan Chengfa1eb272007-02-08 22:13:59 +00001887 N0.getValueType()), Cond);
1888 }
1889
1890 // Turn (X^C1) == C2 into X == C1^C2 iff X&~C1 = 0.
1891 if (N0.getOpcode() == ISD::XOR)
1892 // If we know that all of the inverted bits are zero, don't bother
1893 // performing the inversion.
Dan Gohman2e68b6f2008-02-25 21:11:39 +00001894 if (DAG.MaskedValueIsZero(N0.getOperand(0), ~LHSR->getAPIntValue()))
1895 return
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001896 DAG.getSetCC(dl, VT, N0.getOperand(0),
Dan Gohman2e68b6f2008-02-25 21:11:39 +00001897 DAG.getConstant(LHSR->getAPIntValue() ^
1898 RHSC->getAPIntValue(),
1899 N0.getValueType()),
1900 Cond);
Evan Chengfa1eb272007-02-08 22:13:59 +00001901 }
1902
1903 // Turn (C1-X) == C2 --> X == C1-C2
1904 if (ConstantSDNode *SUBC = dyn_cast<ConstantSDNode>(N0.getOperand(0))) {
Gabor Greifba36cb52008-08-28 21:40:38 +00001905 if (N0.getOpcode() == ISD::SUB && N0.getNode()->hasOneUse()) {
Dan Gohman2e68b6f2008-02-25 21:11:39 +00001906 return
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001907 DAG.getSetCC(dl, VT, N0.getOperand(1),
Dan Gohman2e68b6f2008-02-25 21:11:39 +00001908 DAG.getConstant(SUBC->getAPIntValue() -
1909 RHSC->getAPIntValue(),
1910 N0.getValueType()),
1911 Cond);
Evan Chengfa1eb272007-02-08 22:13:59 +00001912 }
1913 }
1914 }
1915
1916 // Simplify (X+Z) == X --> Z == 0
1917 if (N0.getOperand(0) == N1)
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001918 return DAG.getSetCC(dl, VT, N0.getOperand(1),
Evan Chengfa1eb272007-02-08 22:13:59 +00001919 DAG.getConstant(0, N0.getValueType()), Cond);
1920 if (N0.getOperand(1) == N1) {
1921 if (DAG.isCommutativeBinOp(N0.getOpcode()))
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001922 return DAG.getSetCC(dl, VT, N0.getOperand(0),
Evan Chengfa1eb272007-02-08 22:13:59 +00001923 DAG.getConstant(0, N0.getValueType()), Cond);
Gabor Greifba36cb52008-08-28 21:40:38 +00001924 else if (N0.getNode()->hasOneUse()) {
Evan Chengfa1eb272007-02-08 22:13:59 +00001925 assert(N0.getOpcode() == ISD::SUB && "Unexpected operation!");
1926 // (Z-X) == X --> Z == X<<1
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001927 SDValue SH = DAG.getNode(ISD::SHL, dl, N1.getValueType(),
Evan Chengfa1eb272007-02-08 22:13:59 +00001928 N1,
1929 DAG.getConstant(1, getShiftAmountTy()));
1930 if (!DCI.isCalledByLegalizer())
Gabor Greifba36cb52008-08-28 21:40:38 +00001931 DCI.AddToWorklist(SH.getNode());
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001932 return DAG.getSetCC(dl, VT, N0.getOperand(0), SH, Cond);
Evan Chengfa1eb272007-02-08 22:13:59 +00001933 }
1934 }
1935 }
1936
1937 if (N1.getOpcode() == ISD::ADD || N1.getOpcode() == ISD::SUB ||
1938 N1.getOpcode() == ISD::XOR) {
1939 // Simplify X == (X+Z) --> Z == 0
1940 if (N1.getOperand(0) == N0) {
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001941 return DAG.getSetCC(dl, VT, N1.getOperand(1),
Evan Chengfa1eb272007-02-08 22:13:59 +00001942 DAG.getConstant(0, N1.getValueType()), Cond);
1943 } else if (N1.getOperand(1) == N0) {
1944 if (DAG.isCommutativeBinOp(N1.getOpcode())) {
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001945 return DAG.getSetCC(dl, VT, N1.getOperand(0),
Evan Chengfa1eb272007-02-08 22:13:59 +00001946 DAG.getConstant(0, N1.getValueType()), Cond);
Gabor Greifba36cb52008-08-28 21:40:38 +00001947 } else if (N1.getNode()->hasOneUse()) {
Evan Chengfa1eb272007-02-08 22:13:59 +00001948 assert(N1.getOpcode() == ISD::SUB && "Unexpected operation!");
1949 // X == (Z-X) --> X<<1 == Z
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001950 SDValue SH = DAG.getNode(ISD::SHL, dl, N1.getValueType(), N0,
Evan Chengfa1eb272007-02-08 22:13:59 +00001951 DAG.getConstant(1, getShiftAmountTy()));
1952 if (!DCI.isCalledByLegalizer())
Gabor Greifba36cb52008-08-28 21:40:38 +00001953 DCI.AddToWorklist(SH.getNode());
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001954 return DAG.getSetCC(dl, VT, SH, N1.getOperand(0), Cond);
Evan Chengfa1eb272007-02-08 22:13:59 +00001955 }
1956 }
1957 }
Dan Gohmane5af2d32009-01-29 01:59:02 +00001958
Dan Gohman2c65c3d2009-01-29 16:18:12 +00001959 // Simplify x&y == y to x&y != 0 if y has exactly one bit set.
Dale Johannesen85b0ede2009-02-11 19:19:41 +00001960 // Note that where y is variable and is known to have at most
1961 // one bit set (for example, if it is z&1) we cannot do this;
1962 // the expressions are not equivalent when y==0.
Dan Gohmane5af2d32009-01-29 01:59:02 +00001963 if (N0.getOpcode() == ISD::AND)
1964 if (N0.getOperand(0) == N1 || N0.getOperand(1) == N1) {
Dale Johannesen85b0ede2009-02-11 19:19:41 +00001965 if (ValueHasExactlyOneBitSet(N1, DAG)) {
Dan Gohmane5af2d32009-01-29 01:59:02 +00001966 Cond = ISD::getSetCCInverse(Cond, /*isInteger=*/true);
1967 SDValue Zero = DAG.getConstant(0, N1.getValueType());
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001968 return DAG.getSetCC(dl, VT, N0, Zero, Cond);
Dan Gohmane5af2d32009-01-29 01:59:02 +00001969 }
1970 }
1971 if (N1.getOpcode() == ISD::AND)
1972 if (N1.getOperand(0) == N0 || N1.getOperand(1) == N0) {
Dale Johannesen85b0ede2009-02-11 19:19:41 +00001973 if (ValueHasExactlyOneBitSet(N0, DAG)) {
Dan Gohmane5af2d32009-01-29 01:59:02 +00001974 Cond = ISD::getSetCCInverse(Cond, /*isInteger=*/true);
1975 SDValue Zero = DAG.getConstant(0, N0.getValueType());
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001976 return DAG.getSetCC(dl, VT, N1, Zero, Cond);
Dan Gohmane5af2d32009-01-29 01:59:02 +00001977 }
1978 }
Evan Chengfa1eb272007-02-08 22:13:59 +00001979 }
1980
1981 // Fold away ALL boolean setcc's.
Dan Gohman475871a2008-07-27 21:46:04 +00001982 SDValue Temp;
Evan Chengfa1eb272007-02-08 22:13:59 +00001983 if (N0.getValueType() == MVT::i1 && foldBooleans) {
1984 switch (Cond) {
1985 default: assert(0 && "Unknown integer setcc!");
Bob Wilson4c245462009-01-22 17:39:32 +00001986 case ISD::SETEQ: // X == Y -> ~(X^Y)
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001987 Temp = DAG.getNode(ISD::XOR, dl, MVT::i1, N0, N1);
1988 N0 = DAG.getNOT(dl, Temp, MVT::i1);
Evan Chengfa1eb272007-02-08 22:13:59 +00001989 if (!DCI.isCalledByLegalizer())
Gabor Greifba36cb52008-08-28 21:40:38 +00001990 DCI.AddToWorklist(Temp.getNode());
Evan Chengfa1eb272007-02-08 22:13:59 +00001991 break;
1992 case ISD::SETNE: // X != Y --> (X^Y)
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001993 N0 = DAG.getNode(ISD::XOR, dl, MVT::i1, N0, N1);
Evan Chengfa1eb272007-02-08 22:13:59 +00001994 break;
Bob Wilson4c245462009-01-22 17:39:32 +00001995 case ISD::SETGT: // X >s Y --> X == 0 & Y == 1 --> ~X & Y
1996 case ISD::SETULT: // X <u Y --> X == 0 & Y == 1 --> ~X & Y
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001997 Temp = DAG.getNOT(dl, N0, MVT::i1);
Dale Johannesende064702009-02-06 21:50:26 +00001998 N0 = DAG.getNode(ISD::AND, dl, MVT::i1, N1, Temp);
Evan Chengfa1eb272007-02-08 22:13:59 +00001999 if (!DCI.isCalledByLegalizer())
Gabor Greifba36cb52008-08-28 21:40:38 +00002000 DCI.AddToWorklist(Temp.getNode());
Evan Chengfa1eb272007-02-08 22:13:59 +00002001 break;
Bob Wilson4c245462009-01-22 17:39:32 +00002002 case ISD::SETLT: // X <s Y --> X == 1 & Y == 0 --> ~Y & X
2003 case ISD::SETUGT: // X >u Y --> X == 1 & Y == 0 --> ~Y & X
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002004 Temp = DAG.getNOT(dl, N1, MVT::i1);
2005 N0 = DAG.getNode(ISD::AND, dl, MVT::i1, N0, Temp);
Evan Chengfa1eb272007-02-08 22:13:59 +00002006 if (!DCI.isCalledByLegalizer())
Gabor Greifba36cb52008-08-28 21:40:38 +00002007 DCI.AddToWorklist(Temp.getNode());
Evan Chengfa1eb272007-02-08 22:13:59 +00002008 break;
Bob Wilson4c245462009-01-22 17:39:32 +00002009 case ISD::SETULE: // X <=u Y --> X == 0 | Y == 1 --> ~X | Y
2010 case ISD::SETGE: // X >=s Y --> X == 0 | Y == 1 --> ~X | Y
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002011 Temp = DAG.getNOT(dl, N0, MVT::i1);
2012 N0 = DAG.getNode(ISD::OR, dl, MVT::i1, N1, Temp);
Evan Chengfa1eb272007-02-08 22:13:59 +00002013 if (!DCI.isCalledByLegalizer())
Gabor Greifba36cb52008-08-28 21:40:38 +00002014 DCI.AddToWorklist(Temp.getNode());
Evan Chengfa1eb272007-02-08 22:13:59 +00002015 break;
Bob Wilson4c245462009-01-22 17:39:32 +00002016 case ISD::SETUGE: // X >=u Y --> X == 1 | Y == 0 --> ~Y | X
2017 case ISD::SETLE: // X <=s Y --> X == 1 | Y == 0 --> ~Y | X
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002018 Temp = DAG.getNOT(dl, N1, MVT::i1);
2019 N0 = DAG.getNode(ISD::OR, dl, MVT::i1, N0, Temp);
Evan Chengfa1eb272007-02-08 22:13:59 +00002020 break;
2021 }
2022 if (VT != MVT::i1) {
2023 if (!DCI.isCalledByLegalizer())
Gabor Greifba36cb52008-08-28 21:40:38 +00002024 DCI.AddToWorklist(N0.getNode());
Evan Chengfa1eb272007-02-08 22:13:59 +00002025 // FIXME: If running after legalize, we probably can't do this.
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002026 N0 = DAG.getNode(ISD::ZERO_EXTEND, dl, VT, N0);
Evan Chengfa1eb272007-02-08 22:13:59 +00002027 }
2028 return N0;
2029 }
2030
2031 // Could not fold it.
Dan Gohman475871a2008-07-27 21:46:04 +00002032 return SDValue();
Evan Chengfa1eb272007-02-08 22:13:59 +00002033}
2034
Evan Chengad4196b2008-05-12 19:56:52 +00002035/// isGAPlusOffset - Returns true (and the GlobalValue and the offset) if the
2036/// node is a GlobalAddress + offset.
2037bool TargetLowering::isGAPlusOffset(SDNode *N, GlobalValue* &GA,
2038 int64_t &Offset) const {
2039 if (isa<GlobalAddressSDNode>(N)) {
Dan Gohman9ea3f562008-06-09 22:05:52 +00002040 GlobalAddressSDNode *GASD = cast<GlobalAddressSDNode>(N);
2041 GA = GASD->getGlobal();
2042 Offset += GASD->getOffset();
Evan Chengad4196b2008-05-12 19:56:52 +00002043 return true;
2044 }
2045
2046 if (N->getOpcode() == ISD::ADD) {
Dan Gohman475871a2008-07-27 21:46:04 +00002047 SDValue N1 = N->getOperand(0);
2048 SDValue N2 = N->getOperand(1);
Gabor Greifba36cb52008-08-28 21:40:38 +00002049 if (isGAPlusOffset(N1.getNode(), GA, Offset)) {
Evan Chengad4196b2008-05-12 19:56:52 +00002050 ConstantSDNode *V = dyn_cast<ConstantSDNode>(N2);
2051 if (V) {
Dan Gohman7810bfe2008-09-26 21:54:37 +00002052 Offset += V->getSExtValue();
Evan Chengad4196b2008-05-12 19:56:52 +00002053 return true;
2054 }
Gabor Greifba36cb52008-08-28 21:40:38 +00002055 } else if (isGAPlusOffset(N2.getNode(), GA, Offset)) {
Evan Chengad4196b2008-05-12 19:56:52 +00002056 ConstantSDNode *V = dyn_cast<ConstantSDNode>(N1);
2057 if (V) {
Dan Gohman7810bfe2008-09-26 21:54:37 +00002058 Offset += V->getSExtValue();
Evan Chengad4196b2008-05-12 19:56:52 +00002059 return true;
2060 }
2061 }
2062 }
2063 return false;
2064}
2065
2066
2067/// isConsecutiveLoad - Return true if LD (which must be a LoadSDNode) is
2068/// loading 'Bytes' bytes from a location that is 'Dist' units away from the
2069/// location that the 'Base' load is loading from.
2070bool TargetLowering::isConsecutiveLoad(SDNode *LD, SDNode *Base,
2071 unsigned Bytes, int Dist,
Evan Cheng9bfa03c2008-05-12 23:04:07 +00002072 const MachineFrameInfo *MFI) const {
Gabor Greifba36cb52008-08-28 21:40:38 +00002073 if (LD->getOperand(0).getNode() != Base->getOperand(0).getNode())
Evan Chengad4196b2008-05-12 19:56:52 +00002074 return false;
Duncan Sands83ec4b62008-06-06 12:08:01 +00002075 MVT VT = LD->getValueType(0);
2076 if (VT.getSizeInBits() / 8 != Bytes)
Evan Chengad4196b2008-05-12 19:56:52 +00002077 return false;
2078
Dan Gohman475871a2008-07-27 21:46:04 +00002079 SDValue Loc = LD->getOperand(1);
2080 SDValue BaseLoc = Base->getOperand(1);
Evan Chengad4196b2008-05-12 19:56:52 +00002081 if (Loc.getOpcode() == ISD::FrameIndex) {
2082 if (BaseLoc.getOpcode() != ISD::FrameIndex)
2083 return false;
2084 int FI = cast<FrameIndexSDNode>(Loc)->getIndex();
2085 int BFI = cast<FrameIndexSDNode>(BaseLoc)->getIndex();
2086 int FS = MFI->getObjectSize(FI);
2087 int BFS = MFI->getObjectSize(BFI);
2088 if (FS != BFS || FS != (int)Bytes) return false;
2089 return MFI->getObjectOffset(FI) == (MFI->getObjectOffset(BFI) + Dist*Bytes);
2090 }
2091
2092 GlobalValue *GV1 = NULL;
2093 GlobalValue *GV2 = NULL;
2094 int64_t Offset1 = 0;
2095 int64_t Offset2 = 0;
Gabor Greifba36cb52008-08-28 21:40:38 +00002096 bool isGA1 = isGAPlusOffset(Loc.getNode(), GV1, Offset1);
2097 bool isGA2 = isGAPlusOffset(BaseLoc.getNode(), GV2, Offset2);
Evan Chengad4196b2008-05-12 19:56:52 +00002098 if (isGA1 && isGA2 && GV1 == GV2)
2099 return Offset1 == (Offset2 + Dist*Bytes);
2100 return false;
2101}
2102
2103
Dan Gohman475871a2008-07-27 21:46:04 +00002104SDValue TargetLowering::
Chris Lattner00ffed02006-03-01 04:52:55 +00002105PerformDAGCombine(SDNode *N, DAGCombinerInfo &DCI) const {
2106 // Default implementation: no optimization.
Dan Gohman475871a2008-07-27 21:46:04 +00002107 return SDValue();
Chris Lattner00ffed02006-03-01 04:52:55 +00002108}
2109
Chris Lattnereb8146b2006-02-04 02:13:02 +00002110//===----------------------------------------------------------------------===//
2111// Inline Assembler Implementation Methods
2112//===----------------------------------------------------------------------===//
2113
Chris Lattner4376fea2008-04-27 00:09:47 +00002114
Chris Lattnereb8146b2006-02-04 02:13:02 +00002115TargetLowering::ConstraintType
Chris Lattner4234f572007-03-25 02:14:49 +00002116TargetLowering::getConstraintType(const std::string &Constraint) const {
Chris Lattnereb8146b2006-02-04 02:13:02 +00002117 // FIXME: lots more standard ones to handle.
Chris Lattner4234f572007-03-25 02:14:49 +00002118 if (Constraint.size() == 1) {
2119 switch (Constraint[0]) {
2120 default: break;
2121 case 'r': return C_RegisterClass;
2122 case 'm': // memory
2123 case 'o': // offsetable
2124 case 'V': // not offsetable
2125 return C_Memory;
2126 case 'i': // Simple Integer or Relocatable Constant
2127 case 'n': // Simple Integer
2128 case 's': // Relocatable Constant
Chris Lattnerc13dd1c2007-03-25 04:35:41 +00002129 case 'X': // Allow ANY value.
Chris Lattner4234f572007-03-25 02:14:49 +00002130 case 'I': // Target registers.
2131 case 'J':
2132 case 'K':
2133 case 'L':
2134 case 'M':
2135 case 'N':
2136 case 'O':
2137 case 'P':
2138 return C_Other;
2139 }
Chris Lattnereb8146b2006-02-04 02:13:02 +00002140 }
Chris Lattner065421f2007-03-25 02:18:14 +00002141
2142 if (Constraint.size() > 1 && Constraint[0] == '{' &&
2143 Constraint[Constraint.size()-1] == '}')
2144 return C_Register;
Chris Lattner4234f572007-03-25 02:14:49 +00002145 return C_Unknown;
Chris Lattnereb8146b2006-02-04 02:13:02 +00002146}
2147
Dale Johannesenba2a0b92008-01-29 02:21:21 +00002148/// LowerXConstraint - try to replace an X constraint, which matches anything,
2149/// with another that has more specific requirements based on the type of the
2150/// corresponding operand.
Duncan Sands83ec4b62008-06-06 12:08:01 +00002151const char *TargetLowering::LowerXConstraint(MVT ConstraintVT) const{
2152 if (ConstraintVT.isInteger())
Chris Lattner5e764232008-04-26 23:02:14 +00002153 return "r";
Duncan Sands83ec4b62008-06-06 12:08:01 +00002154 if (ConstraintVT.isFloatingPoint())
Chris Lattner5e764232008-04-26 23:02:14 +00002155 return "f"; // works for many targets
2156 return 0;
Dale Johannesenba2a0b92008-01-29 02:21:21 +00002157}
2158
Chris Lattner48884cd2007-08-25 00:47:38 +00002159/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
2160/// vector. If it is invalid, don't add anything to Ops.
Dan Gohman475871a2008-07-27 21:46:04 +00002161void TargetLowering::LowerAsmOperandForConstraint(SDValue Op,
Chris Lattner48884cd2007-08-25 00:47:38 +00002162 char ConstraintLetter,
Evan Chengda43bcf2008-09-24 00:05:32 +00002163 bool hasMemory,
Dan Gohman475871a2008-07-27 21:46:04 +00002164 std::vector<SDValue> &Ops,
Chris Lattner5e764232008-04-26 23:02:14 +00002165 SelectionDAG &DAG) const {
Chris Lattnereb8146b2006-02-04 02:13:02 +00002166 switch (ConstraintLetter) {
Chris Lattner9ff6ee82007-02-17 06:00:35 +00002167 default: break;
Dale Johanneseneb57ea72007-11-05 21:20:28 +00002168 case 'X': // Allows any operand; labels (basic block) use this.
2169 if (Op.getOpcode() == ISD::BasicBlock) {
2170 Ops.push_back(Op);
2171 return;
2172 }
2173 // fall through
Chris Lattnereb8146b2006-02-04 02:13:02 +00002174 case 'i': // Simple Integer or Relocatable Constant
2175 case 'n': // Simple Integer
Dale Johanneseneb57ea72007-11-05 21:20:28 +00002176 case 's': { // Relocatable Constant
Chris Lattner75c7d2b2007-05-03 16:54:34 +00002177 // These operands are interested in values of the form (GV+C), where C may
2178 // be folded in as an offset of GV, or it may be explicitly added. Also, it
2179 // is possible and fine if either GV or C are missing.
2180 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op);
2181 GlobalAddressSDNode *GA = dyn_cast<GlobalAddressSDNode>(Op);
2182
2183 // If we have "(add GV, C)", pull out GV/C
2184 if (Op.getOpcode() == ISD::ADD) {
2185 C = dyn_cast<ConstantSDNode>(Op.getOperand(1));
2186 GA = dyn_cast<GlobalAddressSDNode>(Op.getOperand(0));
2187 if (C == 0 || GA == 0) {
2188 C = dyn_cast<ConstantSDNode>(Op.getOperand(0));
2189 GA = dyn_cast<GlobalAddressSDNode>(Op.getOperand(1));
2190 }
2191 if (C == 0 || GA == 0)
2192 C = 0, GA = 0;
2193 }
2194
2195 // If we find a valid operand, map to the TargetXXX version so that the
2196 // value itself doesn't get selected.
2197 if (GA) { // Either &GV or &GV+C
2198 if (ConstraintLetter != 'n') {
2199 int64_t Offs = GA->getOffset();
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002200 if (C) Offs += C->getZExtValue();
Chris Lattner48884cd2007-08-25 00:47:38 +00002201 Ops.push_back(DAG.getTargetGlobalAddress(GA->getGlobal(),
2202 Op.getValueType(), Offs));
2203 return;
Chris Lattner75c7d2b2007-05-03 16:54:34 +00002204 }
2205 }
2206 if (C) { // just C, no GV.
Chris Lattner9ff6ee82007-02-17 06:00:35 +00002207 // Simple constants are not allowed for 's'.
Chris Lattner48884cd2007-08-25 00:47:38 +00002208 if (ConstraintLetter != 's') {
Dale Johannesen78e3e522009-02-12 20:58:09 +00002209 // gcc prints these as sign extended. Sign extend value to 64 bits
2210 // now; without this it would get ZExt'd later in
2211 // ScheduleDAGSDNodes::EmitNode, which is very generic.
2212 Ops.push_back(DAG.getTargetConstant(C->getAPIntValue().getSExtValue(),
2213 MVT::i64));
Chris Lattner48884cd2007-08-25 00:47:38 +00002214 return;
2215 }
Chris Lattner9ff6ee82007-02-17 06:00:35 +00002216 }
Chris Lattner9ff6ee82007-02-17 06:00:35 +00002217 break;
Chris Lattnereb8146b2006-02-04 02:13:02 +00002218 }
Chris Lattner75c7d2b2007-05-03 16:54:34 +00002219 }
Chris Lattnereb8146b2006-02-04 02:13:02 +00002220}
2221
Chris Lattner4ccb0702006-01-26 20:37:03 +00002222std::vector<unsigned> TargetLowering::
Chris Lattner1efa40f2006-02-22 00:56:39 +00002223getRegClassForInlineAsmConstraint(const std::string &Constraint,
Duncan Sands83ec4b62008-06-06 12:08:01 +00002224 MVT VT) const {
Chris Lattner1efa40f2006-02-22 00:56:39 +00002225 return std::vector<unsigned>();
2226}
2227
2228
2229std::pair<unsigned, const TargetRegisterClass*> TargetLowering::
Chris Lattner4217ca8dc2006-02-21 23:11:00 +00002230getRegForInlineAsmConstraint(const std::string &Constraint,
Duncan Sands83ec4b62008-06-06 12:08:01 +00002231 MVT VT) const {
Chris Lattner1efa40f2006-02-22 00:56:39 +00002232 if (Constraint[0] != '{')
2233 return std::pair<unsigned, const TargetRegisterClass*>(0, 0);
Chris Lattnera55079a2006-02-01 01:29:47 +00002234 assert(*(Constraint.end()-1) == '}' && "Not a brace enclosed constraint?");
2235
2236 // Remove the braces from around the name.
2237 std::string RegName(Constraint.begin()+1, Constraint.end()-1);
Chris Lattner1efa40f2006-02-22 00:56:39 +00002238
2239 // Figure out which register class contains this reg.
Dan Gohman6f0d0242008-02-10 18:45:23 +00002240 const TargetRegisterInfo *RI = TM.getRegisterInfo();
2241 for (TargetRegisterInfo::regclass_iterator RCI = RI->regclass_begin(),
Chris Lattner1efa40f2006-02-22 00:56:39 +00002242 E = RI->regclass_end(); RCI != E; ++RCI) {
2243 const TargetRegisterClass *RC = *RCI;
Chris Lattnerb3befd42006-02-22 23:00:51 +00002244
2245 // If none of the the value types for this register class are valid, we
2246 // can't use it. For example, 64-bit reg classes on 32-bit targets.
2247 bool isLegal = false;
2248 for (TargetRegisterClass::vt_iterator I = RC->vt_begin(), E = RC->vt_end();
2249 I != E; ++I) {
2250 if (isTypeLegal(*I)) {
2251 isLegal = true;
2252 break;
2253 }
2254 }
2255
2256 if (!isLegal) continue;
2257
Chris Lattner1efa40f2006-02-22 00:56:39 +00002258 for (TargetRegisterClass::iterator I = RC->begin(), E = RC->end();
2259 I != E; ++I) {
Bill Wendling74ab84c2008-02-26 21:11:01 +00002260 if (StringsEqualNoCase(RegName, RI->get(*I).AsmName))
Chris Lattner1efa40f2006-02-22 00:56:39 +00002261 return std::make_pair(*I, RC);
Chris Lattner1efa40f2006-02-22 00:56:39 +00002262 }
Chris Lattner4ccb0702006-01-26 20:37:03 +00002263 }
Chris Lattnera55079a2006-02-01 01:29:47 +00002264
Chris Lattner1efa40f2006-02-22 00:56:39 +00002265 return std::pair<unsigned, const TargetRegisterClass*>(0, 0);
Chris Lattner4ccb0702006-01-26 20:37:03 +00002266}
Evan Cheng30b37b52006-03-13 23:18:16 +00002267
2268//===----------------------------------------------------------------------===//
Chris Lattner4376fea2008-04-27 00:09:47 +00002269// Constraint Selection.
2270
Chris Lattner6bdcda32008-10-17 16:47:46 +00002271/// isMatchingInputConstraint - Return true of this is an input operand that is
2272/// a matching constraint like "4".
2273bool TargetLowering::AsmOperandInfo::isMatchingInputConstraint() const {
Chris Lattner58f15c42008-10-17 16:21:11 +00002274 assert(!ConstraintCode.empty() && "No known constraint!");
2275 return isdigit(ConstraintCode[0]);
2276}
2277
2278/// getMatchedOperand - If this is an input matching constraint, this method
2279/// returns the output operand it matches.
2280unsigned TargetLowering::AsmOperandInfo::getMatchedOperand() const {
2281 assert(!ConstraintCode.empty() && "No known constraint!");
2282 return atoi(ConstraintCode.c_str());
2283}
2284
2285
Chris Lattner4376fea2008-04-27 00:09:47 +00002286/// getConstraintGenerality - Return an integer indicating how general CT
2287/// is.
2288static unsigned getConstraintGenerality(TargetLowering::ConstraintType CT) {
2289 switch (CT) {
2290 default: assert(0 && "Unknown constraint type!");
2291 case TargetLowering::C_Other:
2292 case TargetLowering::C_Unknown:
2293 return 0;
2294 case TargetLowering::C_Register:
2295 return 1;
2296 case TargetLowering::C_RegisterClass:
2297 return 2;
2298 case TargetLowering::C_Memory:
2299 return 3;
2300 }
2301}
2302
2303/// ChooseConstraint - If there are multiple different constraints that we
2304/// could pick for this operand (e.g. "imr") try to pick the 'best' one.
Chris Lattner24e1a9d2008-04-27 01:49:46 +00002305/// This is somewhat tricky: constraints fall into four classes:
Chris Lattner4376fea2008-04-27 00:09:47 +00002306/// Other -> immediates and magic values
2307/// Register -> one specific register
2308/// RegisterClass -> a group of regs
2309/// Memory -> memory
2310/// Ideally, we would pick the most specific constraint possible: if we have
2311/// something that fits into a register, we would pick it. The problem here
2312/// is that if we have something that could either be in a register or in
2313/// memory that use of the register could cause selection of *other*
2314/// operands to fail: they might only succeed if we pick memory. Because of
2315/// this the heuristic we use is:
2316///
2317/// 1) If there is an 'other' constraint, and if the operand is valid for
2318/// that constraint, use it. This makes us take advantage of 'i'
2319/// constraints when available.
2320/// 2) Otherwise, pick the most general constraint present. This prefers
2321/// 'm' over 'r', for example.
2322///
2323static void ChooseConstraint(TargetLowering::AsmOperandInfo &OpInfo,
Evan Chengda43bcf2008-09-24 00:05:32 +00002324 bool hasMemory, const TargetLowering &TLI,
Dan Gohman475871a2008-07-27 21:46:04 +00002325 SDValue Op, SelectionDAG *DAG) {
Chris Lattner4376fea2008-04-27 00:09:47 +00002326 assert(OpInfo.Codes.size() > 1 && "Doesn't have multiple constraint options");
2327 unsigned BestIdx = 0;
2328 TargetLowering::ConstraintType BestType = TargetLowering::C_Unknown;
2329 int BestGenerality = -1;
2330
2331 // Loop over the options, keeping track of the most general one.
2332 for (unsigned i = 0, e = OpInfo.Codes.size(); i != e; ++i) {
2333 TargetLowering::ConstraintType CType =
2334 TLI.getConstraintType(OpInfo.Codes[i]);
2335
Chris Lattner5a096902008-04-27 00:37:18 +00002336 // If this is an 'other' constraint, see if the operand is valid for it.
2337 // For example, on X86 we might have an 'rI' constraint. If the operand
2338 // is an integer in the range [0..31] we want to use I (saving a load
2339 // of a register), otherwise we must use 'r'.
Gabor Greifba36cb52008-08-28 21:40:38 +00002340 if (CType == TargetLowering::C_Other && Op.getNode()) {
Chris Lattner5a096902008-04-27 00:37:18 +00002341 assert(OpInfo.Codes[i].size() == 1 &&
2342 "Unhandled multi-letter 'other' constraint");
Dan Gohman475871a2008-07-27 21:46:04 +00002343 std::vector<SDValue> ResultOps;
Evan Chengda43bcf2008-09-24 00:05:32 +00002344 TLI.LowerAsmOperandForConstraint(Op, OpInfo.Codes[i][0], hasMemory,
Chris Lattner5a096902008-04-27 00:37:18 +00002345 ResultOps, *DAG);
2346 if (!ResultOps.empty()) {
2347 BestType = CType;
2348 BestIdx = i;
2349 break;
2350 }
2351 }
2352
Chris Lattner4376fea2008-04-27 00:09:47 +00002353 // This constraint letter is more general than the previous one, use it.
2354 int Generality = getConstraintGenerality(CType);
2355 if (Generality > BestGenerality) {
2356 BestType = CType;
2357 BestIdx = i;
2358 BestGenerality = Generality;
2359 }
2360 }
2361
2362 OpInfo.ConstraintCode = OpInfo.Codes[BestIdx];
2363 OpInfo.ConstraintType = BestType;
2364}
2365
2366/// ComputeConstraintToUse - Determines the constraint code and constraint
2367/// type to use for the specific AsmOperandInfo, setting
2368/// OpInfo.ConstraintCode and OpInfo.ConstraintType.
Chris Lattner5a096902008-04-27 00:37:18 +00002369void TargetLowering::ComputeConstraintToUse(AsmOperandInfo &OpInfo,
Dan Gohman475871a2008-07-27 21:46:04 +00002370 SDValue Op,
Evan Chengda43bcf2008-09-24 00:05:32 +00002371 bool hasMemory,
Chris Lattner5a096902008-04-27 00:37:18 +00002372 SelectionDAG *DAG) const {
Chris Lattner4376fea2008-04-27 00:09:47 +00002373 assert(!OpInfo.Codes.empty() && "Must have at least one constraint");
2374
2375 // Single-letter constraints ('r') are very common.
2376 if (OpInfo.Codes.size() == 1) {
2377 OpInfo.ConstraintCode = OpInfo.Codes[0];
2378 OpInfo.ConstraintType = getConstraintType(OpInfo.ConstraintCode);
2379 } else {
Evan Chengda43bcf2008-09-24 00:05:32 +00002380 ChooseConstraint(OpInfo, hasMemory, *this, Op, DAG);
Chris Lattner4376fea2008-04-27 00:09:47 +00002381 }
2382
2383 // 'X' matches anything.
2384 if (OpInfo.ConstraintCode == "X" && OpInfo.CallOperandVal) {
2385 // Labels and constants are handled elsewhere ('X' is the only thing
2386 // that matches labels).
2387 if (isa<BasicBlock>(OpInfo.CallOperandVal) ||
2388 isa<ConstantInt>(OpInfo.CallOperandVal))
2389 return;
2390
2391 // Otherwise, try to resolve it to something we know about by looking at
2392 // the actual operand type.
2393 if (const char *Repl = LowerXConstraint(OpInfo.ConstraintVT)) {
2394 OpInfo.ConstraintCode = Repl;
2395 OpInfo.ConstraintType = getConstraintType(OpInfo.ConstraintCode);
2396 }
2397 }
2398}
2399
2400//===----------------------------------------------------------------------===//
Evan Cheng30b37b52006-03-13 23:18:16 +00002401// Loop Strength Reduction hooks
2402//===----------------------------------------------------------------------===//
2403
Chris Lattner1436bb62007-03-30 23:14:50 +00002404/// isLegalAddressingMode - Return true if the addressing mode represented
2405/// by AM is legal for this target, for a load/store of the specified type.
2406bool TargetLowering::isLegalAddressingMode(const AddrMode &AM,
2407 const Type *Ty) const {
2408 // The default implementation of this implements a conservative RISCy, r+r and
2409 // r+i addr mode.
2410
2411 // Allows a sign-extended 16-bit immediate field.
2412 if (AM.BaseOffs <= -(1LL << 16) || AM.BaseOffs >= (1LL << 16)-1)
2413 return false;
2414
2415 // No global is ever allowed as a base.
2416 if (AM.BaseGV)
2417 return false;
2418
2419 // Only support r+r,
2420 switch (AM.Scale) {
2421 case 0: // "r+i" or just "i", depending on HasBaseReg.
2422 break;
2423 case 1:
2424 if (AM.HasBaseReg && AM.BaseOffs) // "r+r+i" is not allowed.
2425 return false;
2426 // Otherwise we have r+r or r+i.
2427 break;
2428 case 2:
2429 if (AM.HasBaseReg || AM.BaseOffs) // 2*r+r or 2*r+i is not allowed.
2430 return false;
2431 // Allow 2*r as r+r.
2432 break;
2433 }
2434
2435 return true;
2436}
2437
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002438/// BuildSDIVSequence - Given an ISD::SDIV node expressing a divide by constant,
2439/// return a DAG expression to select that will generate the same value by
2440/// multiplying by a magic number. See:
2441/// <http://the.wall.riscom.net/books/proc/ppc/cwg/code2.html>
Dan Gohman475871a2008-07-27 21:46:04 +00002442SDValue TargetLowering::BuildSDIV(SDNode *N, SelectionDAG &DAG,
2443 std::vector<SDNode*>* Created) const {
Duncan Sands83ec4b62008-06-06 12:08:01 +00002444 MVT VT = N->getValueType(0);
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002445 DebugLoc dl= N->getDebugLoc();
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002446
2447 // Check to see if we can do this.
Eli Friedmanfc69cb42008-11-30 06:35:39 +00002448 // FIXME: We should be more aggressive here.
2449 if (!isTypeLegal(VT))
2450 return SDValue();
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002451
Eli Friedmanfc69cb42008-11-30 06:35:39 +00002452 APInt d = cast<ConstantSDNode>(N->getOperand(1))->getAPIntValue();
Jay Foad4e5ea552009-04-30 10:15:35 +00002453 APInt::ms magics = d.magic();
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002454
2455 // Multiply the numerator (operand 0) by the magic value
Eli Friedmanfc69cb42008-11-30 06:35:39 +00002456 // FIXME: We should support doing a MUL in a wider type
Dan Gohman475871a2008-07-27 21:46:04 +00002457 SDValue Q;
Dan Gohmanf560ffa2009-01-28 17:46:25 +00002458 if (isOperationLegalOrCustom(ISD::MULHS, VT))
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002459 Q = DAG.getNode(ISD::MULHS, dl, VT, N->getOperand(0),
Dan Gohman525178c2007-10-08 18:33:35 +00002460 DAG.getConstant(magics.m, VT));
Dan Gohmanf560ffa2009-01-28 17:46:25 +00002461 else if (isOperationLegalOrCustom(ISD::SMUL_LOHI, VT))
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002462 Q = SDValue(DAG.getNode(ISD::SMUL_LOHI, dl, DAG.getVTList(VT, VT),
Dan Gohman525178c2007-10-08 18:33:35 +00002463 N->getOperand(0),
Gabor Greifba36cb52008-08-28 21:40:38 +00002464 DAG.getConstant(magics.m, VT)).getNode(), 1);
Dan Gohman525178c2007-10-08 18:33:35 +00002465 else
Dan Gohman475871a2008-07-27 21:46:04 +00002466 return SDValue(); // No mulhs or equvialent
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002467 // If d > 0 and m < 0, add the numerator
Eli Friedmanfc69cb42008-11-30 06:35:39 +00002468 if (d.isStrictlyPositive() && magics.m.isNegative()) {
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002469 Q = DAG.getNode(ISD::ADD, dl, VT, Q, N->getOperand(0));
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002470 if (Created)
Gabor Greifba36cb52008-08-28 21:40:38 +00002471 Created->push_back(Q.getNode());
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002472 }
2473 // If d < 0 and m > 0, subtract the numerator.
Eli Friedmanfc69cb42008-11-30 06:35:39 +00002474 if (d.isNegative() && magics.m.isStrictlyPositive()) {
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002475 Q = DAG.getNode(ISD::SUB, dl, VT, Q, N->getOperand(0));
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002476 if (Created)
Gabor Greifba36cb52008-08-28 21:40:38 +00002477 Created->push_back(Q.getNode());
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002478 }
2479 // Shift right algebraic if shift value is nonzero
2480 if (magics.s > 0) {
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002481 Q = DAG.getNode(ISD::SRA, dl, VT, Q,
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002482 DAG.getConstant(magics.s, getShiftAmountTy()));
2483 if (Created)
Gabor Greifba36cb52008-08-28 21:40:38 +00002484 Created->push_back(Q.getNode());
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002485 }
2486 // Extract the sign bit and add it to the quotient
Dan Gohman475871a2008-07-27 21:46:04 +00002487 SDValue T =
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002488 DAG.getNode(ISD::SRL, dl, VT, Q, DAG.getConstant(VT.getSizeInBits()-1,
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002489 getShiftAmountTy()));
2490 if (Created)
Gabor Greifba36cb52008-08-28 21:40:38 +00002491 Created->push_back(T.getNode());
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002492 return DAG.getNode(ISD::ADD, dl, VT, Q, T);
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002493}
2494
2495/// BuildUDIVSequence - Given an ISD::UDIV node expressing a divide by constant,
2496/// return a DAG expression to select that will generate the same value by
2497/// multiplying by a magic number. See:
2498/// <http://the.wall.riscom.net/books/proc/ppc/cwg/code2.html>
Dan Gohman475871a2008-07-27 21:46:04 +00002499SDValue TargetLowering::BuildUDIV(SDNode *N, SelectionDAG &DAG,
2500 std::vector<SDNode*>* Created) const {
Duncan Sands83ec4b62008-06-06 12:08:01 +00002501 MVT VT = N->getValueType(0);
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002502 DebugLoc dl = N->getDebugLoc();
Eli Friedman201c9772008-11-30 06:02:26 +00002503
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002504 // Check to see if we can do this.
Eli Friedman201c9772008-11-30 06:02:26 +00002505 // FIXME: We should be more aggressive here.
2506 if (!isTypeLegal(VT))
2507 return SDValue();
2508
2509 // FIXME: We should use a narrower constant when the upper
2510 // bits are known to be zero.
2511 ConstantSDNode *N1C = cast<ConstantSDNode>(N->getOperand(1));
Jay Foad4e5ea552009-04-30 10:15:35 +00002512 APInt::mu magics = N1C->getAPIntValue().magicu();
Eli Friedman201c9772008-11-30 06:02:26 +00002513
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002514 // Multiply the numerator (operand 0) by the magic value
Eli Friedman201c9772008-11-30 06:02:26 +00002515 // FIXME: We should support doing a MUL in a wider type
Dan Gohman475871a2008-07-27 21:46:04 +00002516 SDValue Q;
Dan Gohmanf560ffa2009-01-28 17:46:25 +00002517 if (isOperationLegalOrCustom(ISD::MULHU, VT))
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002518 Q = DAG.getNode(ISD::MULHU, dl, VT, N->getOperand(0),
Dan Gohman525178c2007-10-08 18:33:35 +00002519 DAG.getConstant(magics.m, VT));
Dan Gohmanf560ffa2009-01-28 17:46:25 +00002520 else if (isOperationLegalOrCustom(ISD::UMUL_LOHI, VT))
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002521 Q = SDValue(DAG.getNode(ISD::UMUL_LOHI, dl, DAG.getVTList(VT, VT),
Dan Gohman525178c2007-10-08 18:33:35 +00002522 N->getOperand(0),
Gabor Greifba36cb52008-08-28 21:40:38 +00002523 DAG.getConstant(magics.m, VT)).getNode(), 1);
Dan Gohman525178c2007-10-08 18:33:35 +00002524 else
Dan Gohman475871a2008-07-27 21:46:04 +00002525 return SDValue(); // No mulhu or equvialent
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002526 if (Created)
Gabor Greifba36cb52008-08-28 21:40:38 +00002527 Created->push_back(Q.getNode());
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002528
2529 if (magics.a == 0) {
Eli Friedman201c9772008-11-30 06:02:26 +00002530 assert(magics.s < N1C->getAPIntValue().getBitWidth() &&
2531 "We shouldn't generate an undefined shift!");
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002532 return DAG.getNode(ISD::SRL, dl, VT, Q,
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002533 DAG.getConstant(magics.s, getShiftAmountTy()));
2534 } else {
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002535 SDValue NPQ = DAG.getNode(ISD::SUB, dl, VT, N->getOperand(0), Q);
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002536 if (Created)
Gabor Greifba36cb52008-08-28 21:40:38 +00002537 Created->push_back(NPQ.getNode());
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002538 NPQ = DAG.getNode(ISD::SRL, dl, VT, NPQ,
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002539 DAG.getConstant(1, getShiftAmountTy()));
2540 if (Created)
Gabor Greifba36cb52008-08-28 21:40:38 +00002541 Created->push_back(NPQ.getNode());
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002542 NPQ = DAG.getNode(ISD::ADD, dl, VT, NPQ, Q);
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002543 if (Created)
Gabor Greifba36cb52008-08-28 21:40:38 +00002544 Created->push_back(NPQ.getNode());
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002545 return DAG.getNode(ISD::SRL, dl, VT, NPQ,
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002546 DAG.getConstant(magics.s-1, getShiftAmountTy()));
2547 }
2548}
Arnold Schwaighofere75fd692009-03-28 08:33:27 +00002549
Arnold Schwaighofer11ff9782009-03-28 12:36:29 +00002550/// IgnoreHarmlessInstructions - Ignore instructions between a CALL and RET
2551/// node that don't prevent tail call optimization.
2552static SDValue IgnoreHarmlessInstructions(SDValue node) {
2553 // Found call return.
2554 if (node.getOpcode() == ISD::CALL) return node;
2555 // Ignore MERGE_VALUES. Will have at least one operand.
2556 if (node.getOpcode() == ISD::MERGE_VALUES)
2557 return IgnoreHarmlessInstructions(node.getOperand(0));
2558 // Ignore ANY_EXTEND node.
2559 if (node.getOpcode() == ISD::ANY_EXTEND)
2560 return IgnoreHarmlessInstructions(node.getOperand(0));
2561 if (node.getOpcode() == ISD::TRUNCATE)
2562 return IgnoreHarmlessInstructions(node.getOperand(0));
2563 // Any other node type.
2564 return node;
2565}
2566
2567bool TargetLowering::CheckTailCallReturnConstraints(CallSDNode *TheCall,
2568 SDValue Ret) {
Arnold Schwaighofere75fd692009-03-28 08:33:27 +00002569 unsigned NumOps = Ret.getNumOperands();
Arnold Schwaighofer11ff9782009-03-28 12:36:29 +00002570 // ISD::CALL results:(value0, ..., valuen, chain)
2571 // ISD::RET operands:(chain, value0, flag0, ..., valuen, flagn)
2572 // Value return:
2573 // Check that operand of the RET node sources from the CALL node. The RET node
2574 // has at least two operands. Operand 0 holds the chain. Operand 1 holds the
2575 // value.
2576 if (NumOps > 1 &&
2577 IgnoreHarmlessInstructions(Ret.getOperand(1)) == SDValue(TheCall,0))
Arnold Schwaighofere75fd692009-03-28 08:33:27 +00002578 return true;
Arnold Schwaighofer11ff9782009-03-28 12:36:29 +00002579 // void return: The RET node has the chain result value of the CALL node as
2580 // input.
2581 if (NumOps == 1 &&
2582 Ret.getOperand(0) == SDValue(TheCall, TheCall->getNumValues()-1))
Arnold Schwaighofere75fd692009-03-28 08:33:27 +00002583 return true;
Arnold Schwaighofer11ff9782009-03-28 12:36:29 +00002584
Arnold Schwaighofere75fd692009-03-28 08:33:27 +00002585 return false;
2586}